xref: /freebsd/sys/dev/cxgbe/t4_sge.c (revision 1486d2de9ef3e1d313cc0c2a92f0799ad1667bfa)
154e4ee71SNavdeep Parhar /*-
2718cf2ccSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3718cf2ccSPedro F. Giffuni  *
454e4ee71SNavdeep Parhar  * Copyright (c) 2011 Chelsio Communications, Inc.
554e4ee71SNavdeep Parhar  * All rights reserved.
654e4ee71SNavdeep Parhar  * Written by: Navdeep Parhar <np@FreeBSD.org>
754e4ee71SNavdeep Parhar  *
854e4ee71SNavdeep Parhar  * Redistribution and use in source and binary forms, with or without
954e4ee71SNavdeep Parhar  * modification, are permitted provided that the following conditions
1054e4ee71SNavdeep Parhar  * are met:
1154e4ee71SNavdeep Parhar  * 1. Redistributions of source code must retain the above copyright
1254e4ee71SNavdeep Parhar  *    notice, this list of conditions and the following disclaimer.
1354e4ee71SNavdeep Parhar  * 2. Redistributions in binary form must reproduce the above copyright
1454e4ee71SNavdeep Parhar  *    notice, this list of conditions and the following disclaimer in the
1554e4ee71SNavdeep Parhar  *    documentation and/or other materials provided with the distribution.
1654e4ee71SNavdeep Parhar  *
1754e4ee71SNavdeep Parhar  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1854e4ee71SNavdeep Parhar  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1954e4ee71SNavdeep Parhar  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2054e4ee71SNavdeep Parhar  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
2154e4ee71SNavdeep Parhar  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2254e4ee71SNavdeep Parhar  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2354e4ee71SNavdeep Parhar  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2454e4ee71SNavdeep Parhar  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2554e4ee71SNavdeep Parhar  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2654e4ee71SNavdeep Parhar  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2754e4ee71SNavdeep Parhar  * SUCH DAMAGE.
2854e4ee71SNavdeep Parhar  */
2954e4ee71SNavdeep Parhar 
3054e4ee71SNavdeep Parhar #include <sys/cdefs.h>
3154e4ee71SNavdeep Parhar __FBSDID("$FreeBSD$");
3254e4ee71SNavdeep Parhar 
3354e4ee71SNavdeep Parhar #include "opt_inet.h"
34a1ea9a82SNavdeep Parhar #include "opt_inet6.h"
35bddf7343SJohn Baldwin #include "opt_kern_tls.h"
36eff62dbaSNavdeep Parhar #include "opt_ratelimit.h"
3754e4ee71SNavdeep Parhar 
3854e4ee71SNavdeep Parhar #include <sys/types.h>
39c3322cb9SGleb Smirnoff #include <sys/eventhandler.h>
4054e4ee71SNavdeep Parhar #include <sys/mbuf.h>
4154e4ee71SNavdeep Parhar #include <sys/socket.h>
4254e4ee71SNavdeep Parhar #include <sys/kernel.h>
43bddf7343SJohn Baldwin #include <sys/ktls.h>
44ecb79ca4SNavdeep Parhar #include <sys/malloc.h>
45ecb79ca4SNavdeep Parhar #include <sys/queue.h>
4638035ed6SNavdeep Parhar #include <sys/sbuf.h>
47ecb79ca4SNavdeep Parhar #include <sys/taskqueue.h>
48480e603cSNavdeep Parhar #include <sys/time.h>
497951040fSNavdeep Parhar #include <sys/sglist.h>
5054e4ee71SNavdeep Parhar #include <sys/sysctl.h>
51733b9277SNavdeep Parhar #include <sys/smp.h>
52bddf7343SJohn Baldwin #include <sys/socketvar.h>
5382eff304SNavdeep Parhar #include <sys/counter.h>
5454e4ee71SNavdeep Parhar #include <net/bpf.h>
5554e4ee71SNavdeep Parhar #include <net/ethernet.h>
5654e4ee71SNavdeep Parhar #include <net/if.h>
5754e4ee71SNavdeep Parhar #include <net/if_vlan_var.h>
5854e4ee71SNavdeep Parhar #include <netinet/in.h>
5954e4ee71SNavdeep Parhar #include <netinet/ip.h>
60a1ea9a82SNavdeep Parhar #include <netinet/ip6.h>
6154e4ee71SNavdeep Parhar #include <netinet/tcp.h>
62786099deSNavdeep Parhar #include <netinet/udp.h>
636af45170SJohn Baldwin #include <machine/in_cksum.h>
6464db8966SDimitry Andric #include <machine/md_var.h>
6538035ed6SNavdeep Parhar #include <vm/vm.h>
6638035ed6SNavdeep Parhar #include <vm/pmap.h>
67298d969cSNavdeep Parhar #ifdef DEV_NETMAP
68298d969cSNavdeep Parhar #include <machine/bus.h>
69298d969cSNavdeep Parhar #include <sys/selinfo.h>
70298d969cSNavdeep Parhar #include <net/if_var.h>
71298d969cSNavdeep Parhar #include <net/netmap.h>
72298d969cSNavdeep Parhar #include <dev/netmap/netmap_kern.h>
73298d969cSNavdeep Parhar #endif
7454e4ee71SNavdeep Parhar 
7554e4ee71SNavdeep Parhar #include "common/common.h"
7654e4ee71SNavdeep Parhar #include "common/t4_regs.h"
7754e4ee71SNavdeep Parhar #include "common/t4_regs_values.h"
7854e4ee71SNavdeep Parhar #include "common/t4_msg.h"
79671bf2b8SNavdeep Parhar #include "t4_l2t.h"
807951040fSNavdeep Parhar #include "t4_mp_ring.h"
8154e4ee71SNavdeep Parhar 
82d14b0ac1SNavdeep Parhar #ifdef T4_PKT_TIMESTAMP
83d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD (MINCLSIZE - 8)
84d14b0ac1SNavdeep Parhar #else
85d14b0ac1SNavdeep Parhar #define RX_COPY_THRESHOLD MINCLSIZE
86d14b0ac1SNavdeep Parhar #endif
87d14b0ac1SNavdeep Parhar 
885cdaef71SJohn Baldwin /* Internal mbuf flags stored in PH_loc.eight[1]. */
89d76bbe17SJohn Baldwin #define	MC_NOMAP		0x01
905cdaef71SJohn Baldwin #define	MC_RAW_WR		0x02
91bddf7343SJohn Baldwin #define	MC_TLS			0x04
925cdaef71SJohn Baldwin 
939fb8886bSNavdeep Parhar /*
949fb8886bSNavdeep Parhar  * Ethernet frames are DMA'd at this byte offset into the freelist buffer.
959fb8886bSNavdeep Parhar  * 0-7 are valid values.
969fb8886bSNavdeep Parhar  */
97518bca2cSNavdeep Parhar static int fl_pktshift = 0;
982d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, fl_pktshift, CTLFLAG_RDTUN, &fl_pktshift, 0,
992d714dbcSJohn Baldwin     "payload DMA offset in rx buffer (bytes)");
10054e4ee71SNavdeep Parhar 
1019fb8886bSNavdeep Parhar /*
1029fb8886bSNavdeep Parhar  * Pad ethernet payload up to this boundary.
1039fb8886bSNavdeep Parhar  * -1: driver should figure out a good value.
1041458bff9SNavdeep Parhar  *  0: disable padding.
1051458bff9SNavdeep Parhar  *  Any power of 2 from 32 to 4096 (both inclusive) is also a valid value.
1069fb8886bSNavdeep Parhar  */
107298d969cSNavdeep Parhar int fl_pad = -1;
1082d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, fl_pad, CTLFLAG_RDTUN, &fl_pad, 0,
1092d714dbcSJohn Baldwin     "payload pad boundary (bytes)");
1109fb8886bSNavdeep Parhar 
1119fb8886bSNavdeep Parhar /*
1129fb8886bSNavdeep Parhar  * Status page length.
1139fb8886bSNavdeep Parhar  * -1: driver should figure out a good value.
1149fb8886bSNavdeep Parhar  *  64 or 128 are the only other valid values.
1159fb8886bSNavdeep Parhar  */
11629c229e9SJohn Baldwin static int spg_len = -1;
1172d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, spg_len, CTLFLAG_RDTUN, &spg_len, 0,
1182d714dbcSJohn Baldwin     "status page size (bytes)");
1199fb8886bSNavdeep Parhar 
1209fb8886bSNavdeep Parhar /*
1219fb8886bSNavdeep Parhar  * Congestion drops.
1229fb8886bSNavdeep Parhar  * -1: no congestion feedback (not recommended).
1239fb8886bSNavdeep Parhar  *  0: backpressure the channel instead of dropping packets right away.
1249fb8886bSNavdeep Parhar  *  1: no backpressure, drop packets for the congested queue immediately.
1259fb8886bSNavdeep Parhar  */
1269fb8886bSNavdeep Parhar static int cong_drop = 0;
1272d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, cong_drop, CTLFLAG_RDTUN, &cong_drop, 0,
1282d714dbcSJohn Baldwin     "Congestion control for RX queues (0 = backpressure, 1 = drop");
12954e4ee71SNavdeep Parhar 
1301458bff9SNavdeep Parhar /*
1311458bff9SNavdeep Parhar  * Deliver multiple frames in the same free list buffer if they fit.
1321458bff9SNavdeep Parhar  * -1: let the driver decide whether to enable buffer packing or not.
1331458bff9SNavdeep Parhar  *  0: disable buffer packing.
1341458bff9SNavdeep Parhar  *  1: enable buffer packing.
1351458bff9SNavdeep Parhar  */
1361458bff9SNavdeep Parhar static int buffer_packing = -1;
1372d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, buffer_packing, CTLFLAG_RDTUN, &buffer_packing,
1382d714dbcSJohn Baldwin     0, "Enable buffer packing");
1391458bff9SNavdeep Parhar 
1401458bff9SNavdeep Parhar /*
1411458bff9SNavdeep Parhar  * Start next frame in a packed buffer at this boundary.
1421458bff9SNavdeep Parhar  * -1: driver should figure out a good value.
143e3207e19SNavdeep Parhar  * T4: driver will ignore this and use the same value as fl_pad above.
144e3207e19SNavdeep Parhar  * T5: 16, or a power of 2 from 64 to 4096 (both inclusive) is a valid value.
1451458bff9SNavdeep Parhar  */
1461458bff9SNavdeep Parhar static int fl_pack = -1;
1472d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, fl_pack, CTLFLAG_RDTUN, &fl_pack, 0,
1482d714dbcSJohn Baldwin     "payload pack boundary (bytes)");
1491458bff9SNavdeep Parhar 
15038035ed6SNavdeep Parhar /*
15138035ed6SNavdeep Parhar  * Largest rx cluster size that the driver is allowed to allocate.
15238035ed6SNavdeep Parhar  */
15338035ed6SNavdeep Parhar static int largest_rx_cluster = MJUM16BYTES;
1542d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, largest_rx_cluster, CTLFLAG_RDTUN,
1552d714dbcSJohn Baldwin     &largest_rx_cluster, 0, "Largest rx cluster (bytes)");
15638035ed6SNavdeep Parhar 
15738035ed6SNavdeep Parhar /*
15838035ed6SNavdeep Parhar  * Size of cluster allocation that's most likely to succeed.  The driver will
15938035ed6SNavdeep Parhar  * fall back to this size if it fails to allocate clusters larger than this.
16038035ed6SNavdeep Parhar  */
16138035ed6SNavdeep Parhar static int safest_rx_cluster = PAGE_SIZE;
1622d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, safest_rx_cluster, CTLFLAG_RDTUN,
1632d714dbcSJohn Baldwin     &safest_rx_cluster, 0, "Safe rx cluster (bytes)");
16438035ed6SNavdeep Parhar 
165786099deSNavdeep Parhar #ifdef RATELIMIT
166786099deSNavdeep Parhar /*
167786099deSNavdeep Parhar  * Knob to control TCP timestamp rewriting, and the granularity of the tick used
168786099deSNavdeep Parhar  * for rewriting.  -1 and 0-3 are all valid values.
169786099deSNavdeep Parhar  * -1: hardware should leave the TCP timestamps alone.
170786099deSNavdeep Parhar  * 0: 1ms
171786099deSNavdeep Parhar  * 1: 100us
172786099deSNavdeep Parhar  * 2: 10us
173786099deSNavdeep Parhar  * 3: 1us
174786099deSNavdeep Parhar  */
175786099deSNavdeep Parhar static int tsclk = -1;
1762d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, tsclk, CTLFLAG_RDTUN, &tsclk, 0,
1772d714dbcSJohn Baldwin     "Control TCP timestamp rewriting when using pacing");
178786099deSNavdeep Parhar 
179786099deSNavdeep Parhar static int eo_max_backlog = 1024 * 1024;
1802d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, eo_max_backlog, CTLFLAG_RDTUN, &eo_max_backlog,
1812d714dbcSJohn Baldwin     0, "Maximum backlog of ratelimited data per flow");
182786099deSNavdeep Parhar #endif
183786099deSNavdeep Parhar 
184d491f8caSNavdeep Parhar /*
185d491f8caSNavdeep Parhar  * The interrupt holdoff timers are multiplied by this value on T6+.
186d491f8caSNavdeep Parhar  * 1 and 3-17 (both inclusive) are legal values.
187d491f8caSNavdeep Parhar  */
188d491f8caSNavdeep Parhar static int tscale = 1;
1892d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, tscale, CTLFLAG_RDTUN, &tscale, 0,
1902d714dbcSJohn Baldwin     "Interrupt holdoff timer scale on T6+");
191d491f8caSNavdeep Parhar 
19246f48ee5SNavdeep Parhar /*
19346f48ee5SNavdeep Parhar  * Number of LRO entries in the lro_ctrl structure per rx queue.
19446f48ee5SNavdeep Parhar  */
19546f48ee5SNavdeep Parhar static int lro_entries = TCP_LRO_ENTRIES;
1962d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, lro_entries, CTLFLAG_RDTUN, &lro_entries, 0,
1972d714dbcSJohn Baldwin     "Number of LRO entries per RX queue");
19846f48ee5SNavdeep Parhar 
19946f48ee5SNavdeep Parhar /*
20046f48ee5SNavdeep Parhar  * This enables presorting of frames before they're fed into tcp_lro_rx.
20146f48ee5SNavdeep Parhar  */
20246f48ee5SNavdeep Parhar static int lro_mbufs = 0;
2032d714dbcSJohn Baldwin SYSCTL_INT(_hw_cxgbe, OID_AUTO, lro_mbufs, CTLFLAG_RDTUN, &lro_mbufs, 0,
2042d714dbcSJohn Baldwin     "Enable presorting of LRO frames");
20546f48ee5SNavdeep Parhar 
20654e4ee71SNavdeep Parhar struct txpkts {
2077951040fSNavdeep Parhar 	u_int wr_type;		/* type 0 or type 1 */
2087951040fSNavdeep Parhar 	u_int npkt;		/* # of packets in this work request */
2097951040fSNavdeep Parhar 	u_int plen;		/* total payload (sum of all packets) */
2107951040fSNavdeep Parhar 	u_int len16;		/* # of 16B pieces used by this work request */
21154e4ee71SNavdeep Parhar };
21254e4ee71SNavdeep Parhar 
21354e4ee71SNavdeep Parhar /* A packet's SGL.  This + m_pkthdr has all info needed for tx */
21454e4ee71SNavdeep Parhar struct sgl {
2157951040fSNavdeep Parhar 	struct sglist sg;
2167951040fSNavdeep Parhar 	struct sglist_seg seg[TX_SGL_SEGS];
21754e4ee71SNavdeep Parhar };
21854e4ee71SNavdeep Parhar 
219733b9277SNavdeep Parhar static int service_iq(struct sge_iq *, int);
2203098bcfcSNavdeep Parhar static int service_iq_fl(struct sge_iq *, int);
2214d6db4e0SNavdeep Parhar static struct mbuf *get_fl_payload(struct adapter *, struct sge_fl *, uint32_t);
222*1486d2deSNavdeep Parhar static int eth_rx(struct adapter *, struct sge_rxq *, const struct iq_desc *,
223*1486d2deSNavdeep Parhar     u_int);
224b2daa9a9SNavdeep Parhar static inline void init_iq(struct sge_iq *, struct adapter *, int, int, int);
225e3207e19SNavdeep Parhar static inline void init_fl(struct adapter *, struct sge_fl *, int, int, char *);
22690e7434aSNavdeep Parhar static inline void init_eq(struct adapter *, struct sge_eq *, int, int, uint8_t,
22790e7434aSNavdeep Parhar     uint16_t, char *);
22854e4ee71SNavdeep Parhar static int alloc_ring(struct adapter *, size_t, bus_dma_tag_t *, bus_dmamap_t *,
22954e4ee71SNavdeep Parhar     bus_addr_t *, void **);
23054e4ee71SNavdeep Parhar static int free_ring(struct adapter *, bus_dma_tag_t, bus_dmamap_t, bus_addr_t,
23154e4ee71SNavdeep Parhar     void *);
232fe2ebb76SJohn Baldwin static int alloc_iq_fl(struct vi_info *, struct sge_iq *, struct sge_fl *,
233bc14b14dSNavdeep Parhar     int, int);
234fe2ebb76SJohn Baldwin static int free_iq_fl(struct vi_info *, struct sge_iq *, struct sge_fl *);
235348694daSNavdeep Parhar static void add_iq_sysctls(struct sysctl_ctx_list *, struct sysctl_oid *,
236348694daSNavdeep Parhar     struct sge_iq *);
237aa93b99aSNavdeep Parhar static void add_fl_sysctls(struct adapter *, struct sysctl_ctx_list *,
238aa93b99aSNavdeep Parhar     struct sysctl_oid *, struct sge_fl *);
239733b9277SNavdeep Parhar static int alloc_fwq(struct adapter *);
240733b9277SNavdeep Parhar static int free_fwq(struct adapter *);
24137310a98SNavdeep Parhar static int alloc_ctrlq(struct adapter *, struct sge_wrq *, int,
24237310a98SNavdeep Parhar     struct sysctl_oid *);
243fe2ebb76SJohn Baldwin static int alloc_rxq(struct vi_info *, struct sge_rxq *, int, int,
244733b9277SNavdeep Parhar     struct sysctl_oid *);
245fe2ebb76SJohn Baldwin static int free_rxq(struct vi_info *, struct sge_rxq *);
24609fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
247fe2ebb76SJohn Baldwin static int alloc_ofld_rxq(struct vi_info *, struct sge_ofld_rxq *, int, int,
248733b9277SNavdeep Parhar     struct sysctl_oid *);
249fe2ebb76SJohn Baldwin static int free_ofld_rxq(struct vi_info *, struct sge_ofld_rxq *);
250733b9277SNavdeep Parhar #endif
251298d969cSNavdeep Parhar #ifdef DEV_NETMAP
252fe2ebb76SJohn Baldwin static int alloc_nm_rxq(struct vi_info *, struct sge_nm_rxq *, int, int,
253298d969cSNavdeep Parhar     struct sysctl_oid *);
254fe2ebb76SJohn Baldwin static int free_nm_rxq(struct vi_info *, struct sge_nm_rxq *);
255fe2ebb76SJohn Baldwin static int alloc_nm_txq(struct vi_info *, struct sge_nm_txq *, int, int,
256298d969cSNavdeep Parhar     struct sysctl_oid *);
257fe2ebb76SJohn Baldwin static int free_nm_txq(struct vi_info *, struct sge_nm_txq *);
258298d969cSNavdeep Parhar #endif
259733b9277SNavdeep Parhar static int ctrl_eq_alloc(struct adapter *, struct sge_eq *);
260fe2ebb76SJohn Baldwin static int eth_eq_alloc(struct adapter *, struct vi_info *, struct sge_eq *);
261eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
262fe2ebb76SJohn Baldwin static int ofld_eq_alloc(struct adapter *, struct vi_info *, struct sge_eq *);
263733b9277SNavdeep Parhar #endif
264fe2ebb76SJohn Baldwin static int alloc_eq(struct adapter *, struct vi_info *, struct sge_eq *);
265733b9277SNavdeep Parhar static int free_eq(struct adapter *, struct sge_eq *);
266fe2ebb76SJohn Baldwin static int alloc_wrq(struct adapter *, struct vi_info *, struct sge_wrq *,
267733b9277SNavdeep Parhar     struct sysctl_oid *);
268733b9277SNavdeep Parhar static int free_wrq(struct adapter *, struct sge_wrq *);
269fe2ebb76SJohn Baldwin static int alloc_txq(struct vi_info *, struct sge_txq *, int,
270733b9277SNavdeep Parhar     struct sysctl_oid *);
271fe2ebb76SJohn Baldwin static int free_txq(struct vi_info *, struct sge_txq *);
27254e4ee71SNavdeep Parhar static void oneseg_dma_callback(void *, bus_dma_segment_t *, int, int);
27354e4ee71SNavdeep Parhar static inline void ring_fl_db(struct adapter *, struct sge_fl *);
274733b9277SNavdeep Parhar static int refill_fl(struct adapter *, struct sge_fl *, int);
275733b9277SNavdeep Parhar static void refill_sfl(void *);
27654e4ee71SNavdeep Parhar static int alloc_fl_sdesc(struct sge_fl *);
2771458bff9SNavdeep Parhar static void free_fl_sdesc(struct adapter *, struct sge_fl *);
27846e1e307SNavdeep Parhar static int find_refill_source(struct adapter *, int, bool);
279733b9277SNavdeep Parhar static void add_fl_to_sfl(struct adapter *, struct sge_fl *);
28054e4ee71SNavdeep Parhar 
2817951040fSNavdeep Parhar static inline void get_pkt_gl(struct mbuf *, struct sglist *);
2827951040fSNavdeep Parhar static inline u_int txpkt_len16(u_int, u_int);
2836af45170SJohn Baldwin static inline u_int txpkt_vm_len16(u_int, u_int);
2847951040fSNavdeep Parhar static inline u_int txpkts0_len16(u_int);
2857951040fSNavdeep Parhar static inline u_int txpkts1_len16(void);
2865cdaef71SJohn Baldwin static u_int write_raw_wr(struct sge_txq *, void *, struct mbuf *, u_int);
287c0236bd9SNavdeep Parhar static u_int write_txpkt_wr(struct adapter *, struct sge_txq *,
288c0236bd9SNavdeep Parhar     struct fw_eth_tx_pkt_wr *, struct mbuf *, u_int);
289472a6004SNavdeep Parhar static u_int write_txpkt_vm_wr(struct adapter *, struct sge_txq *,
290472a6004SNavdeep Parhar     struct fw_eth_tx_pkt_vm_wr *, struct mbuf *, u_int);
2917951040fSNavdeep Parhar static int try_txpkts(struct mbuf *, struct mbuf *, struct txpkts *, u_int);
2927951040fSNavdeep Parhar static int add_to_txpkts(struct mbuf *, struct txpkts *, u_int);
293c0236bd9SNavdeep Parhar static u_int write_txpkts_wr(struct adapter *, struct sge_txq *,
294c0236bd9SNavdeep Parhar     struct fw_eth_tx_pkts_wr *, struct mbuf *, const struct txpkts *, u_int);
2957951040fSNavdeep Parhar static void write_gl_to_txd(struct sge_txq *, struct mbuf *, caddr_t *, int);
29654e4ee71SNavdeep Parhar static inline void copy_to_txd(struct sge_eq *, caddr_t, caddr_t *, int);
2977951040fSNavdeep Parhar static inline void ring_eq_db(struct adapter *, struct sge_eq *, u_int);
2987951040fSNavdeep Parhar static inline uint16_t read_hw_cidx(struct sge_eq *);
2997951040fSNavdeep Parhar static inline u_int reclaimable_tx_desc(struct sge_eq *);
3007951040fSNavdeep Parhar static inline u_int total_available_tx_desc(struct sge_eq *);
3017951040fSNavdeep Parhar static u_int reclaim_tx_descs(struct sge_txq *, u_int);
3027951040fSNavdeep Parhar static void tx_reclaim(void *, int);
3037951040fSNavdeep Parhar static __be64 get_flit(struct sglist_seg *, int, int);
304733b9277SNavdeep Parhar static int handle_sge_egr_update(struct sge_iq *, const struct rss_header *,
305733b9277SNavdeep Parhar     struct mbuf *);
3061b4cc91fSNavdeep Parhar static int handle_fw_msg(struct sge_iq *, const struct rss_header *,
307733b9277SNavdeep Parhar     struct mbuf *);
308069af0ebSJohn Baldwin static int t4_handle_wrerr_rpl(struct adapter *, const __be64 *);
3097951040fSNavdeep Parhar static void wrq_tx_drain(void *, int);
3107951040fSNavdeep Parhar static void drain_wrq_wr_list(struct adapter *, struct sge_wrq *);
31154e4ee71SNavdeep Parhar 
31256599263SNavdeep Parhar static int sysctl_uint16(SYSCTL_HANDLER_ARGS);
31338035ed6SNavdeep Parhar static int sysctl_bufsizes(SYSCTL_HANDLER_ARGS);
314786099deSNavdeep Parhar #ifdef RATELIMIT
315786099deSNavdeep Parhar static inline u_int txpkt_eo_len16(u_int, u_int, u_int);
316786099deSNavdeep Parhar static int ethofld_fw4_ack(struct sge_iq *, const struct rss_header *,
317786099deSNavdeep Parhar     struct mbuf *);
318786099deSNavdeep Parhar #endif
319f7dfe243SNavdeep Parhar 
32082eff304SNavdeep Parhar static counter_u64_t extfree_refs;
32182eff304SNavdeep Parhar static counter_u64_t extfree_rels;
32282eff304SNavdeep Parhar 
323671bf2b8SNavdeep Parhar an_handler_t t4_an_handler;
324671bf2b8SNavdeep Parhar fw_msg_handler_t t4_fw_msg_handler[NUM_FW6_TYPES];
325671bf2b8SNavdeep Parhar cpl_handler_t t4_cpl_handler[NUM_CPL_CMDS];
3264535e804SNavdeep Parhar cpl_handler_t set_tcb_rpl_handlers[NUM_CPL_COOKIES];
3274535e804SNavdeep Parhar cpl_handler_t l2t_write_rpl_handlers[NUM_CPL_COOKIES];
328111638bfSNavdeep Parhar cpl_handler_t act_open_rpl_handlers[NUM_CPL_COOKIES];
32989f651e7SNavdeep Parhar cpl_handler_t abort_rpl_rss_handlers[NUM_CPL_COOKIES];
3309c707b32SNavdeep Parhar cpl_handler_t fw4_ack_handlers[NUM_CPL_COOKIES];
331671bf2b8SNavdeep Parhar 
3324535e804SNavdeep Parhar void
333671bf2b8SNavdeep Parhar t4_register_an_handler(an_handler_t h)
334671bf2b8SNavdeep Parhar {
3354535e804SNavdeep Parhar 	uintptr_t *loc;
336671bf2b8SNavdeep Parhar 
3374535e804SNavdeep Parhar 	MPASS(h == NULL || t4_an_handler == NULL);
3384535e804SNavdeep Parhar 
339671bf2b8SNavdeep Parhar 	loc = (uintptr_t *)&t4_an_handler;
3404535e804SNavdeep Parhar 	atomic_store_rel_ptr(loc, (uintptr_t)h);
341671bf2b8SNavdeep Parhar }
342671bf2b8SNavdeep Parhar 
3434535e804SNavdeep Parhar void
344671bf2b8SNavdeep Parhar t4_register_fw_msg_handler(int type, fw_msg_handler_t h)
345671bf2b8SNavdeep Parhar {
3464535e804SNavdeep Parhar 	uintptr_t *loc;
347671bf2b8SNavdeep Parhar 
3484535e804SNavdeep Parhar 	MPASS(type < nitems(t4_fw_msg_handler));
3494535e804SNavdeep Parhar 	MPASS(h == NULL || t4_fw_msg_handler[type] == NULL);
350671bf2b8SNavdeep Parhar 	/*
351671bf2b8SNavdeep Parhar 	 * These are dispatched by the handler for FW{4|6}_CPL_MSG using the CPL
352671bf2b8SNavdeep Parhar 	 * handler dispatch table.  Reject any attempt to install a handler for
353671bf2b8SNavdeep Parhar 	 * this subtype.
354671bf2b8SNavdeep Parhar 	 */
3554535e804SNavdeep Parhar 	MPASS(type != FW_TYPE_RSSCPL);
3564535e804SNavdeep Parhar 	MPASS(type != FW6_TYPE_RSSCPL);
357671bf2b8SNavdeep Parhar 
358671bf2b8SNavdeep Parhar 	loc = (uintptr_t *)&t4_fw_msg_handler[type];
3594535e804SNavdeep Parhar 	atomic_store_rel_ptr(loc, (uintptr_t)h);
3604535e804SNavdeep Parhar }
361671bf2b8SNavdeep Parhar 
3624535e804SNavdeep Parhar void
3634535e804SNavdeep Parhar t4_register_cpl_handler(int opcode, cpl_handler_t h)
3644535e804SNavdeep Parhar {
3654535e804SNavdeep Parhar 	uintptr_t *loc;
3664535e804SNavdeep Parhar 
3674535e804SNavdeep Parhar 	MPASS(opcode < nitems(t4_cpl_handler));
3684535e804SNavdeep Parhar 	MPASS(h == NULL || t4_cpl_handler[opcode] == NULL);
3694535e804SNavdeep Parhar 
3704535e804SNavdeep Parhar 	loc = (uintptr_t *)&t4_cpl_handler[opcode];
3714535e804SNavdeep Parhar 	atomic_store_rel_ptr(loc, (uintptr_t)h);
372671bf2b8SNavdeep Parhar }
373671bf2b8SNavdeep Parhar 
374671bf2b8SNavdeep Parhar static int
3754535e804SNavdeep Parhar set_tcb_rpl_handler(struct sge_iq *iq, const struct rss_header *rss,
3764535e804SNavdeep Parhar     struct mbuf *m)
377671bf2b8SNavdeep Parhar {
3784535e804SNavdeep Parhar 	const struct cpl_set_tcb_rpl *cpl = (const void *)(rss + 1);
3794535e804SNavdeep Parhar 	u_int tid;
3804535e804SNavdeep Parhar 	int cookie;
381671bf2b8SNavdeep Parhar 
3824535e804SNavdeep Parhar 	MPASS(m == NULL);
3834535e804SNavdeep Parhar 
3844535e804SNavdeep Parhar 	tid = GET_TID(cpl);
3855fc0f72fSNavdeep Parhar 	if (is_hpftid(iq->adapter, tid) || is_ftid(iq->adapter, tid)) {
3864535e804SNavdeep Parhar 		/*
3874535e804SNavdeep Parhar 		 * The return code for filter-write is put in the CPL cookie so
3884535e804SNavdeep Parhar 		 * we have to rely on the hardware tid (is_ftid) to determine
3894535e804SNavdeep Parhar 		 * that this is a response to a filter.
3904535e804SNavdeep Parhar 		 */
3914535e804SNavdeep Parhar 		cookie = CPL_COOKIE_FILTER;
3924535e804SNavdeep Parhar 	} else {
3934535e804SNavdeep Parhar 		cookie = G_COOKIE(cpl->cookie);
3944535e804SNavdeep Parhar 	}
3954535e804SNavdeep Parhar 	MPASS(cookie > CPL_COOKIE_RESERVED);
3964535e804SNavdeep Parhar 	MPASS(cookie < nitems(set_tcb_rpl_handlers));
3974535e804SNavdeep Parhar 
3984535e804SNavdeep Parhar 	return (set_tcb_rpl_handlers[cookie](iq, rss, m));
399671bf2b8SNavdeep Parhar }
400671bf2b8SNavdeep Parhar 
4014535e804SNavdeep Parhar static int
4024535e804SNavdeep Parhar l2t_write_rpl_handler(struct sge_iq *iq, const struct rss_header *rss,
4034535e804SNavdeep Parhar     struct mbuf *m)
404671bf2b8SNavdeep Parhar {
4054535e804SNavdeep Parhar 	const struct cpl_l2t_write_rpl *rpl = (const void *)(rss + 1);
4064535e804SNavdeep Parhar 	unsigned int cookie;
407671bf2b8SNavdeep Parhar 
4084535e804SNavdeep Parhar 	MPASS(m == NULL);
409671bf2b8SNavdeep Parhar 
4104535e804SNavdeep Parhar 	cookie = GET_TID(rpl) & F_SYNC_WR ? CPL_COOKIE_TOM : CPL_COOKIE_FILTER;
4114535e804SNavdeep Parhar 	return (l2t_write_rpl_handlers[cookie](iq, rss, m));
4124535e804SNavdeep Parhar }
413671bf2b8SNavdeep Parhar 
414111638bfSNavdeep Parhar static int
415111638bfSNavdeep Parhar act_open_rpl_handler(struct sge_iq *iq, const struct rss_header *rss,
416111638bfSNavdeep Parhar     struct mbuf *m)
417111638bfSNavdeep Parhar {
418111638bfSNavdeep Parhar 	const struct cpl_act_open_rpl *cpl = (const void *)(rss + 1);
419111638bfSNavdeep Parhar 	u_int cookie = G_TID_COOKIE(G_AOPEN_ATID(be32toh(cpl->atid_status)));
420111638bfSNavdeep Parhar 
421111638bfSNavdeep Parhar 	MPASS(m == NULL);
422111638bfSNavdeep Parhar 	MPASS(cookie != CPL_COOKIE_RESERVED);
423111638bfSNavdeep Parhar 
424111638bfSNavdeep Parhar 	return (act_open_rpl_handlers[cookie](iq, rss, m));
425111638bfSNavdeep Parhar }
426111638bfSNavdeep Parhar 
42789f651e7SNavdeep Parhar static int
42889f651e7SNavdeep Parhar abort_rpl_rss_handler(struct sge_iq *iq, const struct rss_header *rss,
42989f651e7SNavdeep Parhar     struct mbuf *m)
43089f651e7SNavdeep Parhar {
43189f651e7SNavdeep Parhar 	struct adapter *sc = iq->adapter;
43289f651e7SNavdeep Parhar 	u_int cookie;
43389f651e7SNavdeep Parhar 
43489f651e7SNavdeep Parhar 	MPASS(m == NULL);
43589f651e7SNavdeep Parhar 	if (is_hashfilter(sc))
43689f651e7SNavdeep Parhar 		cookie = CPL_COOKIE_HASHFILTER;
43789f651e7SNavdeep Parhar 	else
43889f651e7SNavdeep Parhar 		cookie = CPL_COOKIE_TOM;
43989f651e7SNavdeep Parhar 
44089f651e7SNavdeep Parhar 	return (abort_rpl_rss_handlers[cookie](iq, rss, m));
44189f651e7SNavdeep Parhar }
44289f651e7SNavdeep Parhar 
4439c707b32SNavdeep Parhar static int
4449c707b32SNavdeep Parhar fw4_ack_handler(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m)
4459c707b32SNavdeep Parhar {
4469c707b32SNavdeep Parhar 	struct adapter *sc = iq->adapter;
4479c707b32SNavdeep Parhar 	const struct cpl_fw4_ack *cpl = (const void *)(rss + 1);
4489c707b32SNavdeep Parhar 	unsigned int tid = G_CPL_FW4_ACK_FLOWID(be32toh(OPCODE_TID(cpl)));
4499c707b32SNavdeep Parhar 	u_int cookie;
4509c707b32SNavdeep Parhar 
4519c707b32SNavdeep Parhar 	MPASS(m == NULL);
4529c707b32SNavdeep Parhar 	if (is_etid(sc, tid))
4539c707b32SNavdeep Parhar 		cookie = CPL_COOKIE_ETHOFLD;
4549c707b32SNavdeep Parhar 	else
4559c707b32SNavdeep Parhar 		cookie = CPL_COOKIE_TOM;
4569c707b32SNavdeep Parhar 
4579c707b32SNavdeep Parhar 	return (fw4_ack_handlers[cookie](iq, rss, m));
4589c707b32SNavdeep Parhar }
4599c707b32SNavdeep Parhar 
4604535e804SNavdeep Parhar static void
4614535e804SNavdeep Parhar t4_init_shared_cpl_handlers(void)
4624535e804SNavdeep Parhar {
4634535e804SNavdeep Parhar 
4644535e804SNavdeep Parhar 	t4_register_cpl_handler(CPL_SET_TCB_RPL, set_tcb_rpl_handler);
4654535e804SNavdeep Parhar 	t4_register_cpl_handler(CPL_L2T_WRITE_RPL, l2t_write_rpl_handler);
466111638bfSNavdeep Parhar 	t4_register_cpl_handler(CPL_ACT_OPEN_RPL, act_open_rpl_handler);
46789f651e7SNavdeep Parhar 	t4_register_cpl_handler(CPL_ABORT_RPL_RSS, abort_rpl_rss_handler);
4689c707b32SNavdeep Parhar 	t4_register_cpl_handler(CPL_FW4_ACK, fw4_ack_handler);
4694535e804SNavdeep Parhar }
4704535e804SNavdeep Parhar 
4714535e804SNavdeep Parhar void
4724535e804SNavdeep Parhar t4_register_shared_cpl_handler(int opcode, cpl_handler_t h, int cookie)
4734535e804SNavdeep Parhar {
4744535e804SNavdeep Parhar 	uintptr_t *loc;
4754535e804SNavdeep Parhar 
4764535e804SNavdeep Parhar 	MPASS(opcode < nitems(t4_cpl_handler));
4774535e804SNavdeep Parhar 	MPASS(cookie > CPL_COOKIE_RESERVED);
4784535e804SNavdeep Parhar 	MPASS(cookie < NUM_CPL_COOKIES);
4794535e804SNavdeep Parhar 	MPASS(t4_cpl_handler[opcode] != NULL);
4804535e804SNavdeep Parhar 
4814535e804SNavdeep Parhar 	switch (opcode) {
4824535e804SNavdeep Parhar 	case CPL_SET_TCB_RPL:
4834535e804SNavdeep Parhar 		loc = (uintptr_t *)&set_tcb_rpl_handlers[cookie];
4844535e804SNavdeep Parhar 		break;
4854535e804SNavdeep Parhar 	case CPL_L2T_WRITE_RPL:
4864535e804SNavdeep Parhar 		loc = (uintptr_t *)&l2t_write_rpl_handlers[cookie];
4874535e804SNavdeep Parhar 		break;
488111638bfSNavdeep Parhar 	case CPL_ACT_OPEN_RPL:
489111638bfSNavdeep Parhar 		loc = (uintptr_t *)&act_open_rpl_handlers[cookie];
490111638bfSNavdeep Parhar 		break;
49189f651e7SNavdeep Parhar 	case CPL_ABORT_RPL_RSS:
49289f651e7SNavdeep Parhar 		loc = (uintptr_t *)&abort_rpl_rss_handlers[cookie];
49389f651e7SNavdeep Parhar 		break;
4949c707b32SNavdeep Parhar 	case CPL_FW4_ACK:
4959c707b32SNavdeep Parhar 		loc = (uintptr_t *)&fw4_ack_handlers[cookie];
4969c707b32SNavdeep Parhar 		break;
4974535e804SNavdeep Parhar 	default:
4984535e804SNavdeep Parhar 		MPASS(0);
4994535e804SNavdeep Parhar 		return;
5004535e804SNavdeep Parhar 	}
5014535e804SNavdeep Parhar 	MPASS(h == NULL || *loc == (uintptr_t)NULL);
5024535e804SNavdeep Parhar 	atomic_store_rel_ptr(loc, (uintptr_t)h);
503671bf2b8SNavdeep Parhar }
504671bf2b8SNavdeep Parhar 
50594586193SNavdeep Parhar /*
5061458bff9SNavdeep Parhar  * Called on MOD_LOAD.  Validates and calculates the SGE tunables.
50794586193SNavdeep Parhar  */
50894586193SNavdeep Parhar void
50994586193SNavdeep Parhar t4_sge_modload(void)
51094586193SNavdeep Parhar {
5114defc81bSNavdeep Parhar 
5129fb8886bSNavdeep Parhar 	if (fl_pktshift < 0 || fl_pktshift > 7) {
5139fb8886bSNavdeep Parhar 		printf("Invalid hw.cxgbe.fl_pktshift value (%d),"
514518bca2cSNavdeep Parhar 		    " using 0 instead.\n", fl_pktshift);
515518bca2cSNavdeep Parhar 		fl_pktshift = 0;
5169fb8886bSNavdeep Parhar 	}
5179fb8886bSNavdeep Parhar 
5189fb8886bSNavdeep Parhar 	if (spg_len != 64 && spg_len != 128) {
5199fb8886bSNavdeep Parhar 		int len;
5209fb8886bSNavdeep Parhar 
5219fb8886bSNavdeep Parhar #if defined(__i386__) || defined(__amd64__)
5229fb8886bSNavdeep Parhar 		len = cpu_clflush_line_size > 64 ? 128 : 64;
5239fb8886bSNavdeep Parhar #else
5249fb8886bSNavdeep Parhar 		len = 64;
5259fb8886bSNavdeep Parhar #endif
5269fb8886bSNavdeep Parhar 		if (spg_len != -1) {
5279fb8886bSNavdeep Parhar 			printf("Invalid hw.cxgbe.spg_len value (%d),"
5289fb8886bSNavdeep Parhar 			    " using %d instead.\n", spg_len, len);
5299fb8886bSNavdeep Parhar 		}
5309fb8886bSNavdeep Parhar 		spg_len = len;
5319fb8886bSNavdeep Parhar 	}
5329fb8886bSNavdeep Parhar 
5339fb8886bSNavdeep Parhar 	if (cong_drop < -1 || cong_drop > 1) {
5349fb8886bSNavdeep Parhar 		printf("Invalid hw.cxgbe.cong_drop value (%d),"
5359fb8886bSNavdeep Parhar 		    " using 0 instead.\n", cong_drop);
5369fb8886bSNavdeep Parhar 		cong_drop = 0;
5379fb8886bSNavdeep Parhar 	}
53882eff304SNavdeep Parhar 
539d491f8caSNavdeep Parhar 	if (tscale != 1 && (tscale < 3 || tscale > 17)) {
540d491f8caSNavdeep Parhar 		printf("Invalid hw.cxgbe.tscale value (%d),"
541d491f8caSNavdeep Parhar 		    " using 1 instead.\n", tscale);
542d491f8caSNavdeep Parhar 		tscale = 1;
543d491f8caSNavdeep Parhar 	}
544d491f8caSNavdeep Parhar 
54582eff304SNavdeep Parhar 	extfree_refs = counter_u64_alloc(M_WAITOK);
54682eff304SNavdeep Parhar 	extfree_rels = counter_u64_alloc(M_WAITOK);
54782eff304SNavdeep Parhar 	counter_u64_zero(extfree_refs);
54882eff304SNavdeep Parhar 	counter_u64_zero(extfree_rels);
549671bf2b8SNavdeep Parhar 
5504535e804SNavdeep Parhar 	t4_init_shared_cpl_handlers();
551671bf2b8SNavdeep Parhar 	t4_register_cpl_handler(CPL_FW4_MSG, handle_fw_msg);
552671bf2b8SNavdeep Parhar 	t4_register_cpl_handler(CPL_FW6_MSG, handle_fw_msg);
553671bf2b8SNavdeep Parhar 	t4_register_cpl_handler(CPL_SGE_EGR_UPDATE, handle_sge_egr_update);
554786099deSNavdeep Parhar #ifdef RATELIMIT
555786099deSNavdeep Parhar 	t4_register_shared_cpl_handler(CPL_FW4_ACK, ethofld_fw4_ack,
556786099deSNavdeep Parhar 	    CPL_COOKIE_ETHOFLD);
557786099deSNavdeep Parhar #endif
558671bf2b8SNavdeep Parhar 	t4_register_fw_msg_handler(FW6_TYPE_CMD_RPL, t4_handle_fw_rpl);
559069af0ebSJohn Baldwin 	t4_register_fw_msg_handler(FW6_TYPE_WRERR_RPL, t4_handle_wrerr_rpl);
56082eff304SNavdeep Parhar }
56182eff304SNavdeep Parhar 
56282eff304SNavdeep Parhar void
56382eff304SNavdeep Parhar t4_sge_modunload(void)
56482eff304SNavdeep Parhar {
56582eff304SNavdeep Parhar 
56682eff304SNavdeep Parhar 	counter_u64_free(extfree_refs);
56782eff304SNavdeep Parhar 	counter_u64_free(extfree_rels);
56882eff304SNavdeep Parhar }
56982eff304SNavdeep Parhar 
57082eff304SNavdeep Parhar uint64_t
57182eff304SNavdeep Parhar t4_sge_extfree_refs(void)
57282eff304SNavdeep Parhar {
57382eff304SNavdeep Parhar 	uint64_t refs, rels;
57482eff304SNavdeep Parhar 
57582eff304SNavdeep Parhar 	rels = counter_u64_fetch(extfree_rels);
57682eff304SNavdeep Parhar 	refs = counter_u64_fetch(extfree_refs);
57782eff304SNavdeep Parhar 
57882eff304SNavdeep Parhar 	return (refs - rels);
57994586193SNavdeep Parhar }
58094586193SNavdeep Parhar 
58144c6fea8SNavdeep Parhar /* max 4096 */
58244c6fea8SNavdeep Parhar #define MAX_PACK_BOUNDARY 512
58344c6fea8SNavdeep Parhar 
584e3207e19SNavdeep Parhar static inline void
585e3207e19SNavdeep Parhar setup_pad_and_pack_boundaries(struct adapter *sc)
586e3207e19SNavdeep Parhar {
587e3207e19SNavdeep Parhar 	uint32_t v, m;
5880dbc6cfdSNavdeep Parhar 	int pad, pack, pad_shift;
589e3207e19SNavdeep Parhar 
5900dbc6cfdSNavdeep Parhar 	pad_shift = chip_id(sc) > CHELSIO_T5 ? X_T6_INGPADBOUNDARY_SHIFT :
5910dbc6cfdSNavdeep Parhar 	    X_INGPADBOUNDARY_SHIFT;
592e3207e19SNavdeep Parhar 	pad = fl_pad;
5930dbc6cfdSNavdeep Parhar 	if (fl_pad < (1 << pad_shift) ||
5940dbc6cfdSNavdeep Parhar 	    fl_pad > (1 << (pad_shift + M_INGPADBOUNDARY)) ||
5950dbc6cfdSNavdeep Parhar 	    !powerof2(fl_pad)) {
596e3207e19SNavdeep Parhar 		/*
597e3207e19SNavdeep Parhar 		 * If there is any chance that we might use buffer packing and
598e3207e19SNavdeep Parhar 		 * the chip is a T4, then pick 64 as the pad/pack boundary.  Set
5990dbc6cfdSNavdeep Parhar 		 * it to the minimum allowed in all other cases.
600e3207e19SNavdeep Parhar 		 */
6010dbc6cfdSNavdeep Parhar 		pad = is_t4(sc) && buffer_packing ? 64 : 1 << pad_shift;
602e3207e19SNavdeep Parhar 
603e3207e19SNavdeep Parhar 		/*
604e3207e19SNavdeep Parhar 		 * For fl_pad = 0 we'll still write a reasonable value to the
605e3207e19SNavdeep Parhar 		 * register but all the freelists will opt out of padding.
606e3207e19SNavdeep Parhar 		 * We'll complain here only if the user tried to set it to a
607e3207e19SNavdeep Parhar 		 * value greater than 0 that was invalid.
608e3207e19SNavdeep Parhar 		 */
609e3207e19SNavdeep Parhar 		if (fl_pad > 0) {
610e3207e19SNavdeep Parhar 			device_printf(sc->dev, "Invalid hw.cxgbe.fl_pad value"
611e3207e19SNavdeep Parhar 			    " (%d), using %d instead.\n", fl_pad, pad);
612e3207e19SNavdeep Parhar 		}
613e3207e19SNavdeep Parhar 	}
614e3207e19SNavdeep Parhar 	m = V_INGPADBOUNDARY(M_INGPADBOUNDARY);
6150dbc6cfdSNavdeep Parhar 	v = V_INGPADBOUNDARY(ilog2(pad) - pad_shift);
616e3207e19SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL, m, v);
617e3207e19SNavdeep Parhar 
618e3207e19SNavdeep Parhar 	if (is_t4(sc)) {
619e3207e19SNavdeep Parhar 		if (fl_pack != -1 && fl_pack != pad) {
620e3207e19SNavdeep Parhar 			/* Complain but carry on. */
621e3207e19SNavdeep Parhar 			device_printf(sc->dev, "hw.cxgbe.fl_pack (%d) ignored,"
622e3207e19SNavdeep Parhar 			    " using %d instead.\n", fl_pack, pad);
623e3207e19SNavdeep Parhar 		}
624e3207e19SNavdeep Parhar 		return;
625e3207e19SNavdeep Parhar 	}
626e3207e19SNavdeep Parhar 
627e3207e19SNavdeep Parhar 	pack = fl_pack;
628e3207e19SNavdeep Parhar 	if (fl_pack < 16 || fl_pack == 32 || fl_pack > 4096 ||
629e3207e19SNavdeep Parhar 	    !powerof2(fl_pack)) {
63044c6fea8SNavdeep Parhar 		if (sc->params.pci.mps > MAX_PACK_BOUNDARY)
63144c6fea8SNavdeep Parhar 			pack = MAX_PACK_BOUNDARY;
63244c6fea8SNavdeep Parhar 		else
633e3207e19SNavdeep Parhar 			pack = max(sc->params.pci.mps, CACHE_LINE_SIZE);
634e3207e19SNavdeep Parhar 		MPASS(powerof2(pack));
635e3207e19SNavdeep Parhar 		if (pack < 16)
636e3207e19SNavdeep Parhar 			pack = 16;
637e3207e19SNavdeep Parhar 		if (pack == 32)
638e3207e19SNavdeep Parhar 			pack = 64;
639e3207e19SNavdeep Parhar 		if (pack > 4096)
640e3207e19SNavdeep Parhar 			pack = 4096;
641e3207e19SNavdeep Parhar 		if (fl_pack != -1) {
642e3207e19SNavdeep Parhar 			device_printf(sc->dev, "Invalid hw.cxgbe.fl_pack value"
643e3207e19SNavdeep Parhar 			    " (%d), using %d instead.\n", fl_pack, pack);
644e3207e19SNavdeep Parhar 		}
645e3207e19SNavdeep Parhar 	}
646e3207e19SNavdeep Parhar 	m = V_INGPACKBOUNDARY(M_INGPACKBOUNDARY);
647e3207e19SNavdeep Parhar 	if (pack == 16)
648e3207e19SNavdeep Parhar 		v = V_INGPACKBOUNDARY(0);
649e3207e19SNavdeep Parhar 	else
650e3207e19SNavdeep Parhar 		v = V_INGPACKBOUNDARY(ilog2(pack) - 5);
651e3207e19SNavdeep Parhar 
652e3207e19SNavdeep Parhar 	MPASS(!is_t4(sc));	/* T4 doesn't have SGE_CONTROL2 */
653e3207e19SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL2, m, v);
654e3207e19SNavdeep Parhar }
655e3207e19SNavdeep Parhar 
656cf738022SNavdeep Parhar /*
657cf738022SNavdeep Parhar  * adap->params.vpd.cclk must be set up before this is called.
658cf738022SNavdeep Parhar  */
659d14b0ac1SNavdeep Parhar void
660d14b0ac1SNavdeep Parhar t4_tweak_chip_settings(struct adapter *sc)
661d14b0ac1SNavdeep Parhar {
66246e1e307SNavdeep Parhar 	int i, reg;
663d14b0ac1SNavdeep Parhar 	uint32_t v, m;
664d14b0ac1SNavdeep Parhar 	int intr_timer[SGE_NTIMERS] = {1, 5, 10, 50, 100, 200};
665cf738022SNavdeep Parhar 	int timer_max = M_TIMERVALUE0 * 1000 / sc->params.vpd.cclk;
666d14b0ac1SNavdeep Parhar 	int intr_pktcount[SGE_NCOUNTERS] = {1, 8, 16, 32}; /* 63 max */
667d14b0ac1SNavdeep Parhar 	uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE);
66846e1e307SNavdeep Parhar 	static int sw_buf_sizes[] = {
6691458bff9SNavdeep Parhar 		MCLBYTES,
6701458bff9SNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES
6711458bff9SNavdeep Parhar 		MJUMPAGESIZE,
6721458bff9SNavdeep Parhar #endif
6731458bff9SNavdeep Parhar 		MJUM9BYTES,
67446e1e307SNavdeep Parhar 		MJUM16BYTES
6751458bff9SNavdeep Parhar 	};
676d14b0ac1SNavdeep Parhar 
677d14b0ac1SNavdeep Parhar 	KASSERT(sc->flags & MASTER_PF,
678d14b0ac1SNavdeep Parhar 	    ("%s: trying to change chip settings when not master.", __func__));
679d14b0ac1SNavdeep Parhar 
6801458bff9SNavdeep Parhar 	m = V_PKTSHIFT(M_PKTSHIFT) | F_RXPKTCPLMODE | F_EGRSTATUSPAGESIZE;
681d14b0ac1SNavdeep Parhar 	v = V_PKTSHIFT(fl_pktshift) | F_RXPKTCPLMODE |
6824defc81bSNavdeep Parhar 	    V_EGRSTATUSPAGESIZE(spg_len == 128);
683d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_SGE_CONTROL, m, v);
68454e4ee71SNavdeep Parhar 
685e3207e19SNavdeep Parhar 	setup_pad_and_pack_boundaries(sc);
6861458bff9SNavdeep Parhar 
687d14b0ac1SNavdeep Parhar 	v = V_HOSTPAGESIZEPF0(PAGE_SHIFT - 10) |
688733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF1(PAGE_SHIFT - 10) |
689733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF2(PAGE_SHIFT - 10) |
690733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF3(PAGE_SHIFT - 10) |
691733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF4(PAGE_SHIFT - 10) |
692733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF5(PAGE_SHIFT - 10) |
693733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF6(PAGE_SHIFT - 10) |
694733b9277SNavdeep Parhar 	    V_HOSTPAGESIZEPF7(PAGE_SHIFT - 10);
695d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_HOST_PAGE_SIZE, v);
696733b9277SNavdeep Parhar 
6979b11a65dSNavdeep Parhar 	t4_write_reg(sc, A_SGE_FL_BUFFER_SIZE0, 4096);
6989b11a65dSNavdeep Parhar 	t4_write_reg(sc, A_SGE_FL_BUFFER_SIZE1, 65536);
69946e1e307SNavdeep Parhar 	reg = A_SGE_FL_BUFFER_SIZE2;
70046e1e307SNavdeep Parhar 	for (i = 0; i < nitems(sw_buf_sizes); i++) {
70146e1e307SNavdeep Parhar 		MPASS(reg <= A_SGE_FL_BUFFER_SIZE15);
70246e1e307SNavdeep Parhar 		t4_write_reg(sc, reg, sw_buf_sizes[i]);
70346e1e307SNavdeep Parhar 		reg += 4;
70446e1e307SNavdeep Parhar 		MPASS(reg <= A_SGE_FL_BUFFER_SIZE15);
70546e1e307SNavdeep Parhar 		t4_write_reg(sc, reg, sw_buf_sizes[i] - CL_METADATA_SIZE);
70646e1e307SNavdeep Parhar 		reg += 4;
70754e4ee71SNavdeep Parhar 	}
70854e4ee71SNavdeep Parhar 
709d14b0ac1SNavdeep Parhar 	v = V_THRESHOLD_0(intr_pktcount[0]) | V_THRESHOLD_1(intr_pktcount[1]) |
710d14b0ac1SNavdeep Parhar 	    V_THRESHOLD_2(intr_pktcount[2]) | V_THRESHOLD_3(intr_pktcount[3]);
711d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_INGRESS_RX_THRESHOLD, v);
71254e4ee71SNavdeep Parhar 
713cf738022SNavdeep Parhar 	KASSERT(intr_timer[0] <= timer_max,
714cf738022SNavdeep Parhar 	    ("%s: not a single usable timer (%d, %d)", __func__, intr_timer[0],
715cf738022SNavdeep Parhar 	    timer_max));
716cf738022SNavdeep Parhar 	for (i = 1; i < nitems(intr_timer); i++) {
717cf738022SNavdeep Parhar 		KASSERT(intr_timer[i] >= intr_timer[i - 1],
718cf738022SNavdeep Parhar 		    ("%s: timers not listed in increasing order (%d)",
719cf738022SNavdeep Parhar 		    __func__, i));
720cf738022SNavdeep Parhar 
721cf738022SNavdeep Parhar 		while (intr_timer[i] > timer_max) {
722cf738022SNavdeep Parhar 			if (i == nitems(intr_timer) - 1) {
723cf738022SNavdeep Parhar 				intr_timer[i] = timer_max;
724cf738022SNavdeep Parhar 				break;
725cf738022SNavdeep Parhar 			}
726cf738022SNavdeep Parhar 			intr_timer[i] += intr_timer[i - 1];
727cf738022SNavdeep Parhar 			intr_timer[i] /= 2;
728cf738022SNavdeep Parhar 		}
729cf738022SNavdeep Parhar 	}
730cf738022SNavdeep Parhar 
731d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE0(us_to_core_ticks(sc, intr_timer[0])) |
732d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE1(us_to_core_ticks(sc, intr_timer[1]));
733d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_0_AND_1, v);
734d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE2(us_to_core_ticks(sc, intr_timer[2])) |
735d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE3(us_to_core_ticks(sc, intr_timer[3]));
736d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_2_AND_3, v);
737d14b0ac1SNavdeep Parhar 	v = V_TIMERVALUE4(us_to_core_ticks(sc, intr_timer[4])) |
738d14b0ac1SNavdeep Parhar 	    V_TIMERVALUE5(us_to_core_ticks(sc, intr_timer[5]));
739d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_SGE_TIMER_VALUE_4_AND_5, v);
74086e02bf2SNavdeep Parhar 
741d491f8caSNavdeep Parhar 	if (chip_id(sc) >= CHELSIO_T6) {
742d491f8caSNavdeep Parhar 		m = V_TSCALE(M_TSCALE);
743d491f8caSNavdeep Parhar 		if (tscale == 1)
744d491f8caSNavdeep Parhar 			v = 0;
745d491f8caSNavdeep Parhar 		else
746d491f8caSNavdeep Parhar 			v = V_TSCALE(tscale - 2);
747d491f8caSNavdeep Parhar 		t4_set_reg_field(sc, A_SGE_ITP_CONTROL, m, v);
7482f318252SNavdeep Parhar 
7492f318252SNavdeep Parhar 		if (sc->debug_flags & DF_DISABLE_TCB_CACHE) {
7502f318252SNavdeep Parhar 			m = V_RDTHRESHOLD(M_RDTHRESHOLD) | F_WRTHRTHRESHEN |
7512f318252SNavdeep Parhar 			    V_WRTHRTHRESH(M_WRTHRTHRESH);
7522f318252SNavdeep Parhar 			t4_tp_pio_read(sc, &v, 1, A_TP_CMM_CONFIG, 1);
7532f318252SNavdeep Parhar 			v &= ~m;
7542f318252SNavdeep Parhar 			v |= V_RDTHRESHOLD(1) | F_WRTHRTHRESHEN |
7552f318252SNavdeep Parhar 			    V_WRTHRTHRESH(16);
7562f318252SNavdeep Parhar 			t4_tp_pio_write(sc, &v, 1, A_TP_CMM_CONFIG, 1);
7572f318252SNavdeep Parhar 		}
758d491f8caSNavdeep Parhar 	}
759d491f8caSNavdeep Parhar 
7607cba15b1SNavdeep Parhar 	/* 4K, 16K, 64K, 256K DDP "page sizes" for TDDP */
761d14b0ac1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6);
762d14b0ac1SNavdeep Parhar 	t4_write_reg(sc, A_ULP_RX_TDDP_PSZ, v);
763d14b0ac1SNavdeep Parhar 
7647cba15b1SNavdeep Parhar 	/*
7657cba15b1SNavdeep Parhar 	 * 4K, 8K, 16K, 64K DDP "page sizes" for iSCSI DDP.  These have been
7667cba15b1SNavdeep Parhar 	 * chosen with MAXPHYS = 128K in mind.  The largest DDP buffer that we
7677cba15b1SNavdeep Parhar 	 * may have to deal with is MAXPHYS + 1 page.
7687cba15b1SNavdeep Parhar 	 */
7697cba15b1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(1) | V_HPZ2(2) | V_HPZ3(4);
7707cba15b1SNavdeep Parhar 	t4_write_reg(sc, A_ULP_RX_ISCSI_PSZ, v);
7717cba15b1SNavdeep Parhar 
7727cba15b1SNavdeep Parhar 	/* We use multiple DDP page sizes both in plain-TOE and ISCSI modes. */
7737cba15b1SNavdeep Parhar 	m = v = F_TDDPTAGTCB | F_ISCSITAGTCB;
774d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_ULP_RX_CTL, m, v);
775d14b0ac1SNavdeep Parhar 
776d14b0ac1SNavdeep Parhar 	m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET |
777d14b0ac1SNavdeep Parhar 	    F_RESETDDPOFFSET;
778d14b0ac1SNavdeep Parhar 	v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET;
779d14b0ac1SNavdeep Parhar 	t4_set_reg_field(sc, A_TP_PARA_REG5, m, v);
780d14b0ac1SNavdeep Parhar }
781d14b0ac1SNavdeep Parhar 
782d14b0ac1SNavdeep Parhar /*
78346e1e307SNavdeep Parhar  * SGE wants the buffer to be at least 64B and then a multiple of 16.  Its
78446e1e307SNavdeep Parhar  * address mut be 16B aligned.  If padding is in use the buffer's start and end
78546e1e307SNavdeep Parhar  * need to be aligned to the pad boundary as well.  We'll just make sure that
78646e1e307SNavdeep Parhar  * the size is a multiple of the pad boundary here, it is up to the buffer
78746e1e307SNavdeep Parhar  * allocation code to make sure the start of the buffer is aligned.
78838035ed6SNavdeep Parhar  */
78938035ed6SNavdeep Parhar static inline int
790e3207e19SNavdeep Parhar hwsz_ok(struct adapter *sc, int hwsz)
79138035ed6SNavdeep Parhar {
79290e7434aSNavdeep Parhar 	int mask = fl_pad ? sc->params.sge.pad_boundary - 1 : 16 - 1;
79338035ed6SNavdeep Parhar 
794b741402cSNavdeep Parhar 	return (hwsz >= 64 && (hwsz & mask) == 0);
79538035ed6SNavdeep Parhar }
79638035ed6SNavdeep Parhar 
79738035ed6SNavdeep Parhar /*
798d14b0ac1SNavdeep Parhar  * XXX: driver really should be able to deal with unexpected settings.
799d14b0ac1SNavdeep Parhar  */
800d14b0ac1SNavdeep Parhar int
801d14b0ac1SNavdeep Parhar t4_read_chip_settings(struct adapter *sc)
802d14b0ac1SNavdeep Parhar {
803d14b0ac1SNavdeep Parhar 	struct sge *s = &sc->sge;
80490e7434aSNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
8051458bff9SNavdeep Parhar 	int i, j, n, rc = 0;
806d14b0ac1SNavdeep Parhar 	uint32_t m, v, r;
807d14b0ac1SNavdeep Parhar 	uint16_t indsz = min(RX_COPY_THRESHOLD - 1, M_INDICATESIZE);
80838035ed6SNavdeep Parhar 	static int sw_buf_sizes[] = {	/* Sorted by size */
8091458bff9SNavdeep Parhar 		MCLBYTES,
8101458bff9SNavdeep Parhar #if MJUMPAGESIZE != MCLBYTES
8111458bff9SNavdeep Parhar 		MJUMPAGESIZE,
8121458bff9SNavdeep Parhar #endif
8131458bff9SNavdeep Parhar 		MJUM9BYTES,
8141458bff9SNavdeep Parhar 		MJUM16BYTES
8151458bff9SNavdeep Parhar 	};
81646e1e307SNavdeep Parhar 	struct rx_buf_info *rxb;
817d14b0ac1SNavdeep Parhar 
81890e7434aSNavdeep Parhar 	m = F_RXPKTCPLMODE;
81990e7434aSNavdeep Parhar 	v = F_RXPKTCPLMODE;
82059c1e950SJohn Baldwin 	r = sc->params.sge.sge_control;
821d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
822d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid SGE_CONTROL(0x%x)\n", r);
823733b9277SNavdeep Parhar 		rc = EINVAL;
824733b9277SNavdeep Parhar 	}
825733b9277SNavdeep Parhar 
82690e7434aSNavdeep Parhar 	/*
82790e7434aSNavdeep Parhar 	 * If this changes then every single use of PAGE_SHIFT in the driver
82890e7434aSNavdeep Parhar 	 * needs to be carefully reviewed for PAGE_SHIFT vs sp->page_shift.
82990e7434aSNavdeep Parhar 	 */
83090e7434aSNavdeep Parhar 	if (sp->page_shift != PAGE_SHIFT) {
831d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid SGE_HOST_PAGE_SIZE(0x%x)\n", r);
832733b9277SNavdeep Parhar 		rc = EINVAL;
833733b9277SNavdeep Parhar 	}
834733b9277SNavdeep Parhar 
83546e1e307SNavdeep Parhar 	s->safe_zidx = -1;
83646e1e307SNavdeep Parhar 	rxb = &s->rx_buf_info[0];
83746e1e307SNavdeep Parhar 	for (i = 0; i < SW_ZONE_SIZES; i++, rxb++) {
83846e1e307SNavdeep Parhar 		rxb->size1 = sw_buf_sizes[i];
83946e1e307SNavdeep Parhar 		rxb->zone = m_getzone(rxb->size1);
84046e1e307SNavdeep Parhar 		rxb->type = m_gettype(rxb->size1);
84146e1e307SNavdeep Parhar 		rxb->size2 = 0;
84246e1e307SNavdeep Parhar 		rxb->hwidx1 = -1;
84346e1e307SNavdeep Parhar 		rxb->hwidx2 = -1;
84446e1e307SNavdeep Parhar 		for (j = 0; j < SGE_FLBUF_SIZES; j++) {
84546e1e307SNavdeep Parhar 			int hwsize = sp->sge_fl_buffer_size[j];
84638035ed6SNavdeep Parhar 
84746e1e307SNavdeep Parhar 			if (!hwsz_ok(sc, hwsize))
848e3207e19SNavdeep Parhar 				continue;
849e3207e19SNavdeep Parhar 
85046e1e307SNavdeep Parhar 			/* hwidx for size1 */
85146e1e307SNavdeep Parhar 			if (rxb->hwidx1 == -1 && rxb->size1 == hwsize)
85246e1e307SNavdeep Parhar 				rxb->hwidx1 = j;
85338035ed6SNavdeep Parhar 
85446e1e307SNavdeep Parhar 			/* hwidx for size2 (buffer packing) */
85546e1e307SNavdeep Parhar 			if (rxb->size1 - CL_METADATA_SIZE < hwsize)
8561458bff9SNavdeep Parhar 				continue;
85746e1e307SNavdeep Parhar 			n = rxb->size1 - hwsize - CL_METADATA_SIZE;
8581458bff9SNavdeep Parhar 			if (n == 0) {
85946e1e307SNavdeep Parhar 				rxb->hwidx2 = j;
86046e1e307SNavdeep Parhar 				rxb->size2 = hwsize;
86146e1e307SNavdeep Parhar 				break;	/* stop looking */
862733b9277SNavdeep Parhar 			}
86346e1e307SNavdeep Parhar 			if (rxb->hwidx2 != -1) {
86446e1e307SNavdeep Parhar 				if (n < sp->sge_fl_buffer_size[rxb->hwidx2] -
86546e1e307SNavdeep Parhar 				    hwsize - CL_METADATA_SIZE) {
86646e1e307SNavdeep Parhar 					rxb->hwidx2 = j;
86746e1e307SNavdeep Parhar 					rxb->size2 = hwsize;
86846e1e307SNavdeep Parhar 				}
86946e1e307SNavdeep Parhar 			} else if (n <= 2 * CL_METADATA_SIZE) {
87046e1e307SNavdeep Parhar 				rxb->hwidx2 = j;
87146e1e307SNavdeep Parhar 				rxb->size2 = hwsize;
87238035ed6SNavdeep Parhar 			}
87338035ed6SNavdeep Parhar 		}
87446e1e307SNavdeep Parhar 		if (rxb->hwidx2 != -1)
87546e1e307SNavdeep Parhar 			sc->flags |= BUF_PACKING_OK;
87646e1e307SNavdeep Parhar 		if (s->safe_zidx == -1 && rxb->size1 == safest_rx_cluster)
87746e1e307SNavdeep Parhar 			s->safe_zidx = i;
878e3207e19SNavdeep Parhar 	}
879733b9277SNavdeep Parhar 
8806af45170SJohn Baldwin 	if (sc->flags & IS_VF)
8816af45170SJohn Baldwin 		return (0);
8826af45170SJohn Baldwin 
883d14b0ac1SNavdeep Parhar 	v = V_HPZ0(0) | V_HPZ1(2) | V_HPZ2(4) | V_HPZ3(6);
884d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_ULP_RX_TDDP_PSZ);
885d14b0ac1SNavdeep Parhar 	if (r != v) {
886d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid ULP_RX_TDDP_PSZ(0x%x)\n", r);
887d14b0ac1SNavdeep Parhar 		rc = EINVAL;
888d14b0ac1SNavdeep Parhar 	}
889733b9277SNavdeep Parhar 
890d14b0ac1SNavdeep Parhar 	m = v = F_TDDPTAGTCB;
891d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_ULP_RX_CTL);
892d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
893d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid ULP_RX_CTL(0x%x)\n", r);
894d14b0ac1SNavdeep Parhar 		rc = EINVAL;
895d14b0ac1SNavdeep Parhar 	}
896d14b0ac1SNavdeep Parhar 
897d14b0ac1SNavdeep Parhar 	m = V_INDICATESIZE(M_INDICATESIZE) | F_REARMDDPOFFSET |
898d14b0ac1SNavdeep Parhar 	    F_RESETDDPOFFSET;
899d14b0ac1SNavdeep Parhar 	v = V_INDICATESIZE(indsz) | F_REARMDDPOFFSET | F_RESETDDPOFFSET;
900d14b0ac1SNavdeep Parhar 	r = t4_read_reg(sc, A_TP_PARA_REG5);
901d14b0ac1SNavdeep Parhar 	if ((r & m) != v) {
902d14b0ac1SNavdeep Parhar 		device_printf(sc->dev, "invalid TP_PARA_REG5(0x%x)\n", r);
903d14b0ac1SNavdeep Parhar 		rc = EINVAL;
904d14b0ac1SNavdeep Parhar 	}
905d14b0ac1SNavdeep Parhar 
906c45b1868SNavdeep Parhar 	t4_init_tp_params(sc, 1);
907d14b0ac1SNavdeep Parhar 
908d14b0ac1SNavdeep Parhar 	t4_read_mtu_tbl(sc, sc->params.mtus, NULL);
909d14b0ac1SNavdeep Parhar 	t4_load_mtus(sc, sc->params.mtus, sc->params.a_wnd, sc->params.b_wnd);
910d14b0ac1SNavdeep Parhar 
911733b9277SNavdeep Parhar 	return (rc);
91254e4ee71SNavdeep Parhar }
91354e4ee71SNavdeep Parhar 
91454e4ee71SNavdeep Parhar int
91554e4ee71SNavdeep Parhar t4_create_dma_tag(struct adapter *sc)
91654e4ee71SNavdeep Parhar {
91754e4ee71SNavdeep Parhar 	int rc;
91854e4ee71SNavdeep Parhar 
91954e4ee71SNavdeep Parhar 	rc = bus_dma_tag_create(bus_get_dma_tag(sc->dev), 1, 0,
92054e4ee71SNavdeep Parhar 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, BUS_SPACE_MAXSIZE,
92154e4ee71SNavdeep Parhar 	    BUS_SPACE_UNRESTRICTED, BUS_SPACE_MAXSIZE, BUS_DMA_ALLOCNOW, NULL,
92254e4ee71SNavdeep Parhar 	    NULL, &sc->dmat);
92354e4ee71SNavdeep Parhar 	if (rc != 0) {
92454e4ee71SNavdeep Parhar 		device_printf(sc->dev,
92554e4ee71SNavdeep Parhar 		    "failed to create main DMA tag: %d\n", rc);
92654e4ee71SNavdeep Parhar 	}
92754e4ee71SNavdeep Parhar 
92854e4ee71SNavdeep Parhar 	return (rc);
92954e4ee71SNavdeep Parhar }
93054e4ee71SNavdeep Parhar 
9316e22f9f3SNavdeep Parhar void
9326e22f9f3SNavdeep Parhar t4_sge_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx,
9336e22f9f3SNavdeep Parhar     struct sysctl_oid_list *children)
9346e22f9f3SNavdeep Parhar {
93590e7434aSNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
9366e22f9f3SNavdeep Parhar 
93738035ed6SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "buffer_sizes",
93846e1e307SNavdeep Parhar 	    CTLTYPE_STRING | CTLFLAG_RD, sc, 0, sysctl_bufsizes, "A",
93938035ed6SNavdeep Parhar 	    "freelist buffer sizes");
94038035ed6SNavdeep Parhar 
9416e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pktshift", CTLFLAG_RD,
94290e7434aSNavdeep Parhar 	    NULL, sp->fl_pktshift, "payload DMA offset in rx buffer (bytes)");
9436e22f9f3SNavdeep Parhar 
9446e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pad", CTLFLAG_RD,
94590e7434aSNavdeep Parhar 	    NULL, sp->pad_boundary, "payload pad boundary (bytes)");
9466e22f9f3SNavdeep Parhar 
9476e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "spg_len", CTLFLAG_RD,
94890e7434aSNavdeep Parhar 	    NULL, sp->spg_len, "status page size (bytes)");
9496e22f9f3SNavdeep Parhar 
9506e22f9f3SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "cong_drop", CTLFLAG_RD,
9516e22f9f3SNavdeep Parhar 	    NULL, cong_drop, "congestion drop setting");
9521458bff9SNavdeep Parhar 
9531458bff9SNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "fl_pack", CTLFLAG_RD,
95490e7434aSNavdeep Parhar 	    NULL, sp->pack_boundary, "payload pack boundary (bytes)");
9556e22f9f3SNavdeep Parhar }
9566e22f9f3SNavdeep Parhar 
95754e4ee71SNavdeep Parhar int
95854e4ee71SNavdeep Parhar t4_destroy_dma_tag(struct adapter *sc)
95954e4ee71SNavdeep Parhar {
96054e4ee71SNavdeep Parhar 	if (sc->dmat)
96154e4ee71SNavdeep Parhar 		bus_dma_tag_destroy(sc->dmat);
96254e4ee71SNavdeep Parhar 
96354e4ee71SNavdeep Parhar 	return (0);
96454e4ee71SNavdeep Parhar }
96554e4ee71SNavdeep Parhar 
96654e4ee71SNavdeep Parhar /*
96737310a98SNavdeep Parhar  * Allocate and initialize the firmware event queue, control queues, and special
96837310a98SNavdeep Parhar  * purpose rx queues owned by the adapter.
96954e4ee71SNavdeep Parhar  *
97054e4ee71SNavdeep Parhar  * Returns errno on failure.  Resources allocated up to that point may still be
97154e4ee71SNavdeep Parhar  * allocated.  Caller is responsible for cleanup in case this function fails.
97254e4ee71SNavdeep Parhar  */
97354e4ee71SNavdeep Parhar int
974f7dfe243SNavdeep Parhar t4_setup_adapter_queues(struct adapter *sc)
97554e4ee71SNavdeep Parhar {
97637310a98SNavdeep Parhar 	struct sysctl_oid *oid;
97737310a98SNavdeep Parhar 	struct sysctl_oid_list *children;
97837310a98SNavdeep Parhar 	int rc, i;
97954e4ee71SNavdeep Parhar 
98054e4ee71SNavdeep Parhar 	ADAPTER_LOCK_ASSERT_NOTOWNED(sc);
98154e4ee71SNavdeep Parhar 
982733b9277SNavdeep Parhar 	sysctl_ctx_init(&sc->ctx);
983733b9277SNavdeep Parhar 	sc->flags |= ADAP_SYSCTL_CTX;
98454e4ee71SNavdeep Parhar 
98556599263SNavdeep Parhar 	/*
98656599263SNavdeep Parhar 	 * Firmware event queue
98756599263SNavdeep Parhar 	 */
988733b9277SNavdeep Parhar 	rc = alloc_fwq(sc);
989aa95b653SNavdeep Parhar 	if (rc != 0)
990f7dfe243SNavdeep Parhar 		return (rc);
991f7dfe243SNavdeep Parhar 
992f7dfe243SNavdeep Parhar 	/*
99337310a98SNavdeep Parhar 	 * That's all for the VF driver.
994f7dfe243SNavdeep Parhar 	 */
99537310a98SNavdeep Parhar 	if (sc->flags & IS_VF)
99637310a98SNavdeep Parhar 		return (rc);
99737310a98SNavdeep Parhar 
99837310a98SNavdeep Parhar 	oid = device_get_sysctl_tree(sc->dev);
99937310a98SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
100037310a98SNavdeep Parhar 
100137310a98SNavdeep Parhar 	/*
100237310a98SNavdeep Parhar 	 * XXX: General purpose rx queues, one per port.
100337310a98SNavdeep Parhar 	 */
100437310a98SNavdeep Parhar 
100537310a98SNavdeep Parhar 	/*
100637310a98SNavdeep Parhar 	 * Control queues, one per port.
100737310a98SNavdeep Parhar 	 */
100837310a98SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&sc->ctx, children, OID_AUTO, "ctrlq",
100937310a98SNavdeep Parhar 	    CTLFLAG_RD, NULL, "control queues");
101037310a98SNavdeep Parhar 	for_each_port(sc, i) {
101137310a98SNavdeep Parhar 		struct sge_wrq *ctrlq = &sc->sge.ctrlq[i];
101237310a98SNavdeep Parhar 
101337310a98SNavdeep Parhar 		rc = alloc_ctrlq(sc, ctrlq, i, oid);
101437310a98SNavdeep Parhar 		if (rc != 0)
101537310a98SNavdeep Parhar 			return (rc);
101637310a98SNavdeep Parhar 	}
101754e4ee71SNavdeep Parhar 
101854e4ee71SNavdeep Parhar 	return (rc);
101954e4ee71SNavdeep Parhar }
102054e4ee71SNavdeep Parhar 
102154e4ee71SNavdeep Parhar /*
102254e4ee71SNavdeep Parhar  * Idempotent
102354e4ee71SNavdeep Parhar  */
102454e4ee71SNavdeep Parhar int
1025f7dfe243SNavdeep Parhar t4_teardown_adapter_queues(struct adapter *sc)
102654e4ee71SNavdeep Parhar {
102737310a98SNavdeep Parhar 	int i;
102854e4ee71SNavdeep Parhar 
102954e4ee71SNavdeep Parhar 	ADAPTER_LOCK_ASSERT_NOTOWNED(sc);
103054e4ee71SNavdeep Parhar 
1031733b9277SNavdeep Parhar 	/* Do this before freeing the queue */
1032733b9277SNavdeep Parhar 	if (sc->flags & ADAP_SYSCTL_CTX) {
1033f7dfe243SNavdeep Parhar 		sysctl_ctx_free(&sc->ctx);
1034733b9277SNavdeep Parhar 		sc->flags &= ~ADAP_SYSCTL_CTX;
1035f7dfe243SNavdeep Parhar 	}
1036f7dfe243SNavdeep Parhar 
1037b8bfcb71SNavdeep Parhar 	if (!(sc->flags & IS_VF)) {
103837310a98SNavdeep Parhar 		for_each_port(sc, i)
103937310a98SNavdeep Parhar 			free_wrq(sc, &sc->sge.ctrlq[i]);
1040b8bfcb71SNavdeep Parhar 	}
1041733b9277SNavdeep Parhar 	free_fwq(sc);
104254e4ee71SNavdeep Parhar 
104354e4ee71SNavdeep Parhar 	return (0);
104454e4ee71SNavdeep Parhar }
104554e4ee71SNavdeep Parhar 
104638035ed6SNavdeep Parhar /* Maximum payload that can be delivered with a single iq descriptor */
10478340ece5SNavdeep Parhar static inline int
10488bf30903SNavdeep Parhar mtu_to_max_payload(struct adapter *sc, int mtu)
10498340ece5SNavdeep Parhar {
10508340ece5SNavdeep Parhar 
105138035ed6SNavdeep Parhar 	/* large enough even when hw VLAN extraction is disabled */
10528bf30903SNavdeep Parhar 	return (sc->params.sge.fl_pktshift + ETHER_HDR_LEN +
10538bf30903SNavdeep Parhar 	    ETHER_VLAN_ENCAP_LEN + mtu);
105438035ed6SNavdeep Parhar }
10556eb3180fSNavdeep Parhar 
1056733b9277SNavdeep Parhar int
1057fe2ebb76SJohn Baldwin t4_setup_vi_queues(struct vi_info *vi)
1058733b9277SNavdeep Parhar {
1059f549e352SNavdeep Parhar 	int rc = 0, i, intr_idx, iqidx;
1060733b9277SNavdeep Parhar 	struct sge_rxq *rxq;
1061733b9277SNavdeep Parhar 	struct sge_txq *txq;
106209fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1063733b9277SNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
1064eff62dbaSNavdeep Parhar #endif
1065eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
1066733b9277SNavdeep Parhar 	struct sge_wrq *ofld_txq;
1067298d969cSNavdeep Parhar #endif
1068298d969cSNavdeep Parhar #ifdef DEV_NETMAP
106962291463SNavdeep Parhar 	int saved_idx;
1070298d969cSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq;
1071298d969cSNavdeep Parhar 	struct sge_nm_txq *nm_txq;
1072733b9277SNavdeep Parhar #endif
1073733b9277SNavdeep Parhar 	char name[16];
1074fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
1075733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
1076fe2ebb76SJohn Baldwin 	struct ifnet *ifp = vi->ifp;
1077fe2ebb76SJohn Baldwin 	struct sysctl_oid *oid = device_get_sysctl_tree(vi->dev);
1078733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
1079e3207e19SNavdeep Parhar 	int maxp, mtu = ifp->if_mtu;
1080733b9277SNavdeep Parhar 
1081733b9277SNavdeep Parhar 	/* Interrupt vector to start from (when using multiple vectors) */
1082f549e352SNavdeep Parhar 	intr_idx = vi->first_intr;
1083fe2ebb76SJohn Baldwin 
1084fe2ebb76SJohn Baldwin #ifdef DEV_NETMAP
108562291463SNavdeep Parhar 	saved_idx = intr_idx;
108662291463SNavdeep Parhar 	if (ifp->if_capabilities & IFCAP_NETMAP) {
108762291463SNavdeep Parhar 
108862291463SNavdeep Parhar 		/* netmap is supported with direct interrupts only. */
1089f549e352SNavdeep Parhar 		MPASS(!forwarding_intr_to_fwq(sc));
109062291463SNavdeep Parhar 
1091fe2ebb76SJohn Baldwin 		/*
1092fe2ebb76SJohn Baldwin 		 * We don't have buffers to back the netmap rx queues
1093fe2ebb76SJohn Baldwin 		 * right now so we create the queues in a way that
1094fe2ebb76SJohn Baldwin 		 * doesn't set off any congestion signal in the chip.
1095fe2ebb76SJohn Baldwin 		 */
109662291463SNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "nm_rxq",
1097fe2ebb76SJohn Baldwin 		    CTLFLAG_RD, NULL, "rx queues");
1098fe2ebb76SJohn Baldwin 		for_each_nm_rxq(vi, i, nm_rxq) {
1099fe2ebb76SJohn Baldwin 			rc = alloc_nm_rxq(vi, nm_rxq, intr_idx, i, oid);
1100fe2ebb76SJohn Baldwin 			if (rc != 0)
1101fe2ebb76SJohn Baldwin 				goto done;
1102fe2ebb76SJohn Baldwin 			intr_idx++;
1103fe2ebb76SJohn Baldwin 		}
1104fe2ebb76SJohn Baldwin 
110562291463SNavdeep Parhar 		oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "nm_txq",
1106fe2ebb76SJohn Baldwin 		    CTLFLAG_RD, NULL, "tx queues");
1107fe2ebb76SJohn Baldwin 		for_each_nm_txq(vi, i, nm_txq) {
1108f549e352SNavdeep Parhar 			iqidx = vi->first_nm_rxq + (i % vi->nnmrxq);
1109f549e352SNavdeep Parhar 			rc = alloc_nm_txq(vi, nm_txq, iqidx, i, oid);
1110fe2ebb76SJohn Baldwin 			if (rc != 0)
1111fe2ebb76SJohn Baldwin 				goto done;
1112fe2ebb76SJohn Baldwin 		}
1113fe2ebb76SJohn Baldwin 	}
111462291463SNavdeep Parhar 
111562291463SNavdeep Parhar 	/* Normal rx queues and netmap rx queues share the same interrupts. */
111662291463SNavdeep Parhar 	intr_idx = saved_idx;
1117fe2ebb76SJohn Baldwin #endif
1118733b9277SNavdeep Parhar 
1119733b9277SNavdeep Parhar 	/*
1120f549e352SNavdeep Parhar 	 * Allocate rx queues first because a default iqid is required when
1121f549e352SNavdeep Parhar 	 * creating a tx queue.
1122733b9277SNavdeep Parhar 	 */
11238bf30903SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu);
1124fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "rxq",
1125298d969cSNavdeep Parhar 	    CTLFLAG_RD, NULL, "rx queues");
1126fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
112754e4ee71SNavdeep Parhar 
1128fe2ebb76SJohn Baldwin 		init_iq(&rxq->iq, sc, vi->tmr_idx, vi->pktc_idx, vi->qsize_rxq);
112954e4ee71SNavdeep Parhar 
113054e4ee71SNavdeep Parhar 		snprintf(name, sizeof(name), "%s rxq%d-fl",
1131fe2ebb76SJohn Baldwin 		    device_get_nameunit(vi->dev), i);
1132fe2ebb76SJohn Baldwin 		init_fl(sc, &rxq->fl, vi->qsize_rxq / 8, maxp, name);
113354e4ee71SNavdeep Parhar 
1134f549e352SNavdeep Parhar 		rc = alloc_rxq(vi, rxq,
1135f549e352SNavdeep Parhar 		    forwarding_intr_to_fwq(sc) ? -1 : intr_idx, i, oid);
113654e4ee71SNavdeep Parhar 		if (rc != 0)
113754e4ee71SNavdeep Parhar 			goto done;
1138733b9277SNavdeep Parhar 		intr_idx++;
1139733b9277SNavdeep Parhar 	}
114062291463SNavdeep Parhar #ifdef DEV_NETMAP
114162291463SNavdeep Parhar 	if (ifp->if_capabilities & IFCAP_NETMAP)
114262291463SNavdeep Parhar 		intr_idx = saved_idx + max(vi->nrxq, vi->nnmrxq);
114362291463SNavdeep Parhar #endif
114409fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1145fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "ofld_rxq",
1146f549e352SNavdeep Parhar 	    CTLFLAG_RD, NULL, "rx queues for offloaded TCP connections");
1147fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
1148733b9277SNavdeep Parhar 
114908cd1f11SNavdeep Parhar 		init_iq(&ofld_rxq->iq, sc, vi->ofld_tmr_idx, vi->ofld_pktc_idx,
1150fe2ebb76SJohn Baldwin 		    vi->qsize_rxq);
1151733b9277SNavdeep Parhar 
1152733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ofld_rxq%d-fl",
1153fe2ebb76SJohn Baldwin 		    device_get_nameunit(vi->dev), i);
1154fe2ebb76SJohn Baldwin 		init_fl(sc, &ofld_rxq->fl, vi->qsize_rxq / 8, maxp, name);
1155733b9277SNavdeep Parhar 
1156f549e352SNavdeep Parhar 		rc = alloc_ofld_rxq(vi, ofld_rxq,
1157f549e352SNavdeep Parhar 		    forwarding_intr_to_fwq(sc) ? -1 : intr_idx, i, oid);
1158733b9277SNavdeep Parhar 		if (rc != 0)
1159733b9277SNavdeep Parhar 			goto done;
1160733b9277SNavdeep Parhar 		intr_idx++;
1161733b9277SNavdeep Parhar 	}
1162733b9277SNavdeep Parhar #endif
1163733b9277SNavdeep Parhar 
1164733b9277SNavdeep Parhar 	/*
1165f549e352SNavdeep Parhar 	 * Now the tx queues.
1166733b9277SNavdeep Parhar 	 */
1167fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "txq", CTLFLAG_RD,
1168733b9277SNavdeep Parhar 	    NULL, "tx queues");
1169fe2ebb76SJohn Baldwin 	for_each_txq(vi, i, txq) {
1170f549e352SNavdeep Parhar 		iqidx = vi->first_rxq + (i % vi->nrxq);
117154e4ee71SNavdeep Parhar 		snprintf(name, sizeof(name), "%s txq%d",
1172fe2ebb76SJohn Baldwin 		    device_get_nameunit(vi->dev), i);
1173f549e352SNavdeep Parhar 		init_eq(sc, &txq->eq, EQ_ETH, vi->qsize_txq, pi->tx_chan,
1174f549e352SNavdeep Parhar 		    sc->sge.rxq[iqidx].iq.cntxt_id, name);
117554e4ee71SNavdeep Parhar 
1176fe2ebb76SJohn Baldwin 		rc = alloc_txq(vi, txq, i, oid);
117754e4ee71SNavdeep Parhar 		if (rc != 0)
117854e4ee71SNavdeep Parhar 			goto done;
117954e4ee71SNavdeep Parhar 	}
1180eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
1181fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, "ofld_txq",
1182eff62dbaSNavdeep Parhar 	    CTLFLAG_RD, NULL, "tx queues for TOE/ETHOFLD");
1183fe2ebb76SJohn Baldwin 	for_each_ofld_txq(vi, i, ofld_txq) {
1184298d969cSNavdeep Parhar 		struct sysctl_oid *oid2;
1185733b9277SNavdeep Parhar 
1186733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%s ofld_txq%d",
1187fe2ebb76SJohn Baldwin 		    device_get_nameunit(vi->dev), i);
1188c3a88be4SNavdeep Parhar 		if (vi->nofldrxq > 0) {
1189eff62dbaSNavdeep Parhar 			iqidx = vi->first_ofld_rxq + (i % vi->nofldrxq);
1190c3a88be4SNavdeep Parhar 			init_eq(sc, &ofld_txq->eq, EQ_OFLD, vi->qsize_txq,
1191c3a88be4SNavdeep Parhar 			    pi->tx_chan, sc->sge.ofld_rxq[iqidx].iq.cntxt_id,
1192c3a88be4SNavdeep Parhar 			    name);
1193c3a88be4SNavdeep Parhar 		} else {
1194eff62dbaSNavdeep Parhar 			iqidx = vi->first_rxq + (i % vi->nrxq);
1195c3a88be4SNavdeep Parhar 			init_eq(sc, &ofld_txq->eq, EQ_OFLD, vi->qsize_txq,
1196c3a88be4SNavdeep Parhar 			    pi->tx_chan, sc->sge.rxq[iqidx].iq.cntxt_id, name);
1197c3a88be4SNavdeep Parhar 		}
1198733b9277SNavdeep Parhar 
1199733b9277SNavdeep Parhar 		snprintf(name, sizeof(name), "%d", i);
1200fe2ebb76SJohn Baldwin 		oid2 = SYSCTL_ADD_NODE(&vi->ctx, SYSCTL_CHILDREN(oid), OID_AUTO,
1201733b9277SNavdeep Parhar 		    name, CTLFLAG_RD, NULL, "offload tx queue");
1202733b9277SNavdeep Parhar 
1203fe2ebb76SJohn Baldwin 		rc = alloc_wrq(sc, vi, ofld_txq, oid2);
1204298d969cSNavdeep Parhar 		if (rc != 0)
1205298d969cSNavdeep Parhar 			goto done;
1206298d969cSNavdeep Parhar 	}
1207298d969cSNavdeep Parhar #endif
120854e4ee71SNavdeep Parhar done:
120954e4ee71SNavdeep Parhar 	if (rc)
1210fe2ebb76SJohn Baldwin 		t4_teardown_vi_queues(vi);
121154e4ee71SNavdeep Parhar 
121254e4ee71SNavdeep Parhar 	return (rc);
121354e4ee71SNavdeep Parhar }
121454e4ee71SNavdeep Parhar 
121554e4ee71SNavdeep Parhar /*
121654e4ee71SNavdeep Parhar  * Idempotent
121754e4ee71SNavdeep Parhar  */
121854e4ee71SNavdeep Parhar int
1219fe2ebb76SJohn Baldwin t4_teardown_vi_queues(struct vi_info *vi)
122054e4ee71SNavdeep Parhar {
122154e4ee71SNavdeep Parhar 	int i;
122254e4ee71SNavdeep Parhar 	struct sge_rxq *rxq;
122354e4ee71SNavdeep Parhar 	struct sge_txq *txq;
122437310a98SNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
122537310a98SNavdeep Parhar 	struct port_info *pi = vi->pi;
122637310a98SNavdeep Parhar 	struct adapter *sc = pi->adapter;
122737310a98SNavdeep Parhar 	struct sge_wrq *ofld_txq;
122837310a98SNavdeep Parhar #endif
122909fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1230733b9277SNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
1231eff62dbaSNavdeep Parhar #endif
1232298d969cSNavdeep Parhar #ifdef DEV_NETMAP
1233298d969cSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq;
1234298d969cSNavdeep Parhar 	struct sge_nm_txq *nm_txq;
1235298d969cSNavdeep Parhar #endif
123654e4ee71SNavdeep Parhar 
123754e4ee71SNavdeep Parhar 	/* Do this before freeing the queues */
1238fe2ebb76SJohn Baldwin 	if (vi->flags & VI_SYSCTL_CTX) {
1239fe2ebb76SJohn Baldwin 		sysctl_ctx_free(&vi->ctx);
1240fe2ebb76SJohn Baldwin 		vi->flags &= ~VI_SYSCTL_CTX;
124154e4ee71SNavdeep Parhar 	}
124254e4ee71SNavdeep Parhar 
1243fe2ebb76SJohn Baldwin #ifdef DEV_NETMAP
124462291463SNavdeep Parhar 	if (vi->ifp->if_capabilities & IFCAP_NETMAP) {
1245fe2ebb76SJohn Baldwin 		for_each_nm_txq(vi, i, nm_txq) {
1246fe2ebb76SJohn Baldwin 			free_nm_txq(vi, nm_txq);
1247fe2ebb76SJohn Baldwin 		}
1248fe2ebb76SJohn Baldwin 
1249fe2ebb76SJohn Baldwin 		for_each_nm_rxq(vi, i, nm_rxq) {
1250fe2ebb76SJohn Baldwin 			free_nm_rxq(vi, nm_rxq);
1251fe2ebb76SJohn Baldwin 		}
1252fe2ebb76SJohn Baldwin 	}
1253fe2ebb76SJohn Baldwin #endif
1254fe2ebb76SJohn Baldwin 
1255733b9277SNavdeep Parhar 	/*
1256733b9277SNavdeep Parhar 	 * Take down all the tx queues first, as they reference the rx queues
1257733b9277SNavdeep Parhar 	 * (for egress updates, etc.).
1258733b9277SNavdeep Parhar 	 */
1259733b9277SNavdeep Parhar 
1260fe2ebb76SJohn Baldwin 	for_each_txq(vi, i, txq) {
1261fe2ebb76SJohn Baldwin 		free_txq(vi, txq);
126254e4ee71SNavdeep Parhar 	}
1263eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
1264fe2ebb76SJohn Baldwin 	for_each_ofld_txq(vi, i, ofld_txq) {
1265733b9277SNavdeep Parhar 		free_wrq(sc, ofld_txq);
1266733b9277SNavdeep Parhar 	}
1267733b9277SNavdeep Parhar #endif
1268733b9277SNavdeep Parhar 
1269733b9277SNavdeep Parhar 	/*
1270f549e352SNavdeep Parhar 	 * Then take down the rx queues.
1271733b9277SNavdeep Parhar 	 */
1272733b9277SNavdeep Parhar 
1273fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
1274fe2ebb76SJohn Baldwin 		free_rxq(vi, rxq);
127554e4ee71SNavdeep Parhar 	}
127609fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
1277fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
1278fe2ebb76SJohn Baldwin 		free_ofld_rxq(vi, ofld_rxq);
1279733b9277SNavdeep Parhar 	}
1280733b9277SNavdeep Parhar #endif
1281733b9277SNavdeep Parhar 
128254e4ee71SNavdeep Parhar 	return (0);
128354e4ee71SNavdeep Parhar }
128454e4ee71SNavdeep Parhar 
1285733b9277SNavdeep Parhar /*
12863098bcfcSNavdeep Parhar  * Interrupt handler when the driver is using only 1 interrupt.  This is a very
12873098bcfcSNavdeep Parhar  * unusual scenario.
12883098bcfcSNavdeep Parhar  *
12893098bcfcSNavdeep Parhar  * a) Deals with errors, if any.
12903098bcfcSNavdeep Parhar  * b) Services firmware event queue, which is taking interrupts for all other
12913098bcfcSNavdeep Parhar  *    queues.
1292733b9277SNavdeep Parhar  */
129354e4ee71SNavdeep Parhar void
129454e4ee71SNavdeep Parhar t4_intr_all(void *arg)
129554e4ee71SNavdeep Parhar {
129654e4ee71SNavdeep Parhar 	struct adapter *sc = arg;
1297733b9277SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
129854e4ee71SNavdeep Parhar 
12993098bcfcSNavdeep Parhar 	MPASS(sc->intr_count == 1);
13003098bcfcSNavdeep Parhar 
13011dca7005SNavdeep Parhar 	if (sc->intr_type == INTR_INTX)
13021dca7005SNavdeep Parhar 		t4_write_reg(sc, MYPF_REG(A_PCIE_PF_CLI), 0);
13031dca7005SNavdeep Parhar 
130454e4ee71SNavdeep Parhar 	t4_intr_err(arg);
13053098bcfcSNavdeep Parhar 	t4_intr_evt(fwq);
130654e4ee71SNavdeep Parhar }
130754e4ee71SNavdeep Parhar 
13083098bcfcSNavdeep Parhar /*
13093098bcfcSNavdeep Parhar  * Interrupt handler for errors (installed directly when multiple interrupts are
13103098bcfcSNavdeep Parhar  * being used, or called by t4_intr_all).
13113098bcfcSNavdeep Parhar  */
131254e4ee71SNavdeep Parhar void
131354e4ee71SNavdeep Parhar t4_intr_err(void *arg)
131454e4ee71SNavdeep Parhar {
131554e4ee71SNavdeep Parhar 	struct adapter *sc = arg;
1316dd3b96ecSNavdeep Parhar 	uint32_t v;
1317cb7c3f12SNavdeep Parhar 	const bool verbose = (sc->debug_flags & DF_VERBOSE_SLOWINTR) != 0;
131854e4ee71SNavdeep Parhar 
1319cb7c3f12SNavdeep Parhar 	if (sc->flags & ADAP_ERR)
1320cb7c3f12SNavdeep Parhar 		return;
1321cb7c3f12SNavdeep Parhar 
1322dd3b96ecSNavdeep Parhar 	v = t4_read_reg(sc, MYPF_REG(A_PL_PF_INT_CAUSE));
1323dd3b96ecSNavdeep Parhar 	if (v & F_PFSW) {
1324dd3b96ecSNavdeep Parhar 		sc->swintr++;
1325dd3b96ecSNavdeep Parhar 		t4_write_reg(sc, MYPF_REG(A_PL_PF_INT_CAUSE), v);
1326dd3b96ecSNavdeep Parhar 	}
1327dd3b96ecSNavdeep Parhar 
1328cb7c3f12SNavdeep Parhar 	t4_slow_intr_handler(sc, verbose);
132954e4ee71SNavdeep Parhar }
133054e4ee71SNavdeep Parhar 
13313098bcfcSNavdeep Parhar /*
13323098bcfcSNavdeep Parhar  * Interrupt handler for iq-only queues.  The firmware event queue is the only
13333098bcfcSNavdeep Parhar  * such queue right now.
13343098bcfcSNavdeep Parhar  */
133554e4ee71SNavdeep Parhar void
133654e4ee71SNavdeep Parhar t4_intr_evt(void *arg)
133754e4ee71SNavdeep Parhar {
133854e4ee71SNavdeep Parhar 	struct sge_iq *iq = arg;
13392be67d29SNavdeep Parhar 
1340733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) {
1341733b9277SNavdeep Parhar 		service_iq(iq, 0);
1342da6e3387SNavdeep Parhar 		(void) atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE);
13432be67d29SNavdeep Parhar 	}
13442be67d29SNavdeep Parhar }
13452be67d29SNavdeep Parhar 
13463098bcfcSNavdeep Parhar /*
13473098bcfcSNavdeep Parhar  * Interrupt handler for iq+fl queues.
13483098bcfcSNavdeep Parhar  */
1349733b9277SNavdeep Parhar void
1350733b9277SNavdeep Parhar t4_intr(void *arg)
13512be67d29SNavdeep Parhar {
13522be67d29SNavdeep Parhar 	struct sge_iq *iq = arg;
1353733b9277SNavdeep Parhar 
1354733b9277SNavdeep Parhar 	if (atomic_cmpset_int(&iq->state, IQS_IDLE, IQS_BUSY)) {
13553098bcfcSNavdeep Parhar 		service_iq_fl(iq, 0);
1356da6e3387SNavdeep Parhar 		(void) atomic_cmpset_int(&iq->state, IQS_BUSY, IQS_IDLE);
1357733b9277SNavdeep Parhar 	}
1358733b9277SNavdeep Parhar }
1359733b9277SNavdeep Parhar 
13603098bcfcSNavdeep Parhar #ifdef DEV_NETMAP
13613098bcfcSNavdeep Parhar /*
13623098bcfcSNavdeep Parhar  * Interrupt handler for netmap rx queues.
13633098bcfcSNavdeep Parhar  */
13643098bcfcSNavdeep Parhar void
13653098bcfcSNavdeep Parhar t4_nm_intr(void *arg)
13663098bcfcSNavdeep Parhar {
13673098bcfcSNavdeep Parhar 	struct sge_nm_rxq *nm_rxq = arg;
13683098bcfcSNavdeep Parhar 
13693098bcfcSNavdeep Parhar 	if (atomic_cmpset_int(&nm_rxq->nm_state, NM_ON, NM_BUSY)) {
13703098bcfcSNavdeep Parhar 		service_nm_rxq(nm_rxq);
1371da6e3387SNavdeep Parhar 		(void) atomic_cmpset_int(&nm_rxq->nm_state, NM_BUSY, NM_ON);
13723098bcfcSNavdeep Parhar 	}
13733098bcfcSNavdeep Parhar }
13743098bcfcSNavdeep Parhar 
13753098bcfcSNavdeep Parhar /*
13763098bcfcSNavdeep Parhar  * Interrupt handler for vectors shared between NIC and netmap rx queues.
13773098bcfcSNavdeep Parhar  */
137862291463SNavdeep Parhar void
137962291463SNavdeep Parhar t4_vi_intr(void *arg)
138062291463SNavdeep Parhar {
138162291463SNavdeep Parhar 	struct irq *irq = arg;
138262291463SNavdeep Parhar 
13833098bcfcSNavdeep Parhar 	MPASS(irq->nm_rxq != NULL);
138462291463SNavdeep Parhar 	t4_nm_intr(irq->nm_rxq);
13853098bcfcSNavdeep Parhar 
13863098bcfcSNavdeep Parhar 	MPASS(irq->rxq != NULL);
138762291463SNavdeep Parhar 	t4_intr(irq->rxq);
138862291463SNavdeep Parhar }
13893098bcfcSNavdeep Parhar #endif
139046f48ee5SNavdeep Parhar 
1391733b9277SNavdeep Parhar /*
13923098bcfcSNavdeep Parhar  * Deals with interrupts on an iq-only (no freelist) queue.
1393733b9277SNavdeep Parhar  */
1394733b9277SNavdeep Parhar static int
1395733b9277SNavdeep Parhar service_iq(struct sge_iq *iq, int budget)
1396733b9277SNavdeep Parhar {
1397733b9277SNavdeep Parhar 	struct sge_iq *q;
139854e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
1399b2daa9a9SNavdeep Parhar 	struct iq_desc *d = &iq->desc[iq->cidx];
14004d6db4e0SNavdeep Parhar 	int ndescs = 0, limit;
14013098bcfcSNavdeep Parhar 	int rsp_type;
1402733b9277SNavdeep Parhar 	uint32_t lq;
1403733b9277SNavdeep Parhar 	STAILQ_HEAD(, sge_iq) iql = STAILQ_HEAD_INITIALIZER(iql);
1404733b9277SNavdeep Parhar 
1405733b9277SNavdeep Parhar 	KASSERT(iq->state == IQS_BUSY, ("%s: iq %p not BUSY", __func__, iq));
14063098bcfcSNavdeep Parhar 	KASSERT((iq->flags & IQ_HAS_FL) == 0,
14073098bcfcSNavdeep Parhar 	    ("%s: called for iq %p with fl (iq->flags 0x%x)", __func__, iq,
14083098bcfcSNavdeep Parhar 	    iq->flags));
14093098bcfcSNavdeep Parhar 	MPASS((iq->flags & IQ_ADJ_CREDIT) == 0);
14103098bcfcSNavdeep Parhar 	MPASS((iq->flags & IQ_LRO_ENABLED) == 0);
1411733b9277SNavdeep Parhar 
14124d6db4e0SNavdeep Parhar 	limit = budget ? budget : iq->qsize / 16;
14134d6db4e0SNavdeep Parhar 
1414733b9277SNavdeep Parhar 	/*
1415733b9277SNavdeep Parhar 	 * We always come back and check the descriptor ring for new indirect
1416733b9277SNavdeep Parhar 	 * interrupts and other responses after running a single handler.
1417733b9277SNavdeep Parhar 	 */
1418733b9277SNavdeep Parhar 	for (;;) {
1419b2daa9a9SNavdeep Parhar 		while ((d->rsp.u.type_gen & F_RSPD_GEN) == iq->gen) {
142054e4ee71SNavdeep Parhar 
142154e4ee71SNavdeep Parhar 			rmb();
142254e4ee71SNavdeep Parhar 
1423b2daa9a9SNavdeep Parhar 			rsp_type = G_RSPD_TYPE(d->rsp.u.type_gen);
1424b2daa9a9SNavdeep Parhar 			lq = be32toh(d->rsp.pldbuflen_qid);
142554e4ee71SNavdeep Parhar 
1426733b9277SNavdeep Parhar 			switch (rsp_type) {
1427733b9277SNavdeep Parhar 			case X_RSPD_TYPE_FLBUF:
14283098bcfcSNavdeep Parhar 				panic("%s: data for an iq (%p) with no freelist",
14293098bcfcSNavdeep Parhar 				    __func__, iq);
143054e4ee71SNavdeep Parhar 
14313098bcfcSNavdeep Parhar 				/* NOTREACHED */
1432733b9277SNavdeep Parhar 
1433733b9277SNavdeep Parhar 			case X_RSPD_TYPE_CPL:
1434b2daa9a9SNavdeep Parhar 				KASSERT(d->rss.opcode < NUM_CPL_CMDS,
1435733b9277SNavdeep Parhar 				    ("%s: bad opcode %02x.", __func__,
1436b2daa9a9SNavdeep Parhar 				    d->rss.opcode));
14373098bcfcSNavdeep Parhar 				t4_cpl_handler[d->rss.opcode](iq, &d->rss, NULL);
1438733b9277SNavdeep Parhar 				break;
1439733b9277SNavdeep Parhar 
1440733b9277SNavdeep Parhar 			case X_RSPD_TYPE_INTR:
144198005176SNavdeep Parhar 				/*
144298005176SNavdeep Parhar 				 * There are 1K interrupt-capable queues (qids 0
144398005176SNavdeep Parhar 				 * through 1023).  A response type indicating a
144498005176SNavdeep Parhar 				 * forwarded interrupt with a qid >= 1K is an
144598005176SNavdeep Parhar 				 * iWARP async notification.
144698005176SNavdeep Parhar 				 */
14473098bcfcSNavdeep Parhar 				if (__predict_true(lq >= 1024)) {
1448671bf2b8SNavdeep Parhar 					t4_an_handler(iq, &d->rsp);
144998005176SNavdeep Parhar 					break;
145098005176SNavdeep Parhar 				}
145198005176SNavdeep Parhar 
1452ec55567cSJohn Baldwin 				q = sc->sge.iqmap[lq - sc->sge.iq_start -
1453ec55567cSJohn Baldwin 				    sc->sge.iq_base];
1454733b9277SNavdeep Parhar 				if (atomic_cmpset_int(&q->state, IQS_IDLE,
1455733b9277SNavdeep Parhar 				    IQS_BUSY)) {
14563098bcfcSNavdeep Parhar 					if (service_iq_fl(q, q->qsize / 16) == 0) {
1457da6e3387SNavdeep Parhar 						(void) atomic_cmpset_int(&q->state,
1458733b9277SNavdeep Parhar 						    IQS_BUSY, IQS_IDLE);
1459733b9277SNavdeep Parhar 					} else {
1460733b9277SNavdeep Parhar 						STAILQ_INSERT_TAIL(&iql, q,
1461733b9277SNavdeep Parhar 						    link);
1462733b9277SNavdeep Parhar 					}
1463733b9277SNavdeep Parhar 				}
1464733b9277SNavdeep Parhar 				break;
1465733b9277SNavdeep Parhar 
1466733b9277SNavdeep Parhar 			default:
146798005176SNavdeep Parhar 				KASSERT(0,
146898005176SNavdeep Parhar 				    ("%s: illegal response type %d on iq %p",
146998005176SNavdeep Parhar 				    __func__, rsp_type, iq));
147098005176SNavdeep Parhar 				log(LOG_ERR,
147198005176SNavdeep Parhar 				    "%s: illegal response type %d on iq %p",
147298005176SNavdeep Parhar 				    device_get_nameunit(sc->dev), rsp_type, iq);
147309fe6320SNavdeep Parhar 				break;
147454e4ee71SNavdeep Parhar 			}
147556599263SNavdeep Parhar 
1476b2daa9a9SNavdeep Parhar 			d++;
1477b2daa9a9SNavdeep Parhar 			if (__predict_false(++iq->cidx == iq->sidx)) {
1478b2daa9a9SNavdeep Parhar 				iq->cidx = 0;
1479b2daa9a9SNavdeep Parhar 				iq->gen ^= F_RSPD_GEN;
1480b2daa9a9SNavdeep Parhar 				d = &iq->desc[0];
1481b2daa9a9SNavdeep Parhar 			}
1482b2daa9a9SNavdeep Parhar 			if (__predict_false(++ndescs == limit)) {
1483315048f2SJohn Baldwin 				t4_write_reg(sc, sc->sge_gts_reg,
1484733b9277SNavdeep Parhar 				    V_CIDXINC(ndescs) |
1485733b9277SNavdeep Parhar 				    V_INGRESSQID(iq->cntxt_id) |
1486733b9277SNavdeep Parhar 				    V_SEINTARM(V_QINTR_TIMER_IDX(X_TIMERREG_UPDATE_CIDX)));
1487733b9277SNavdeep Parhar 				ndescs = 0;
1488733b9277SNavdeep Parhar 
14893098bcfcSNavdeep Parhar 				if (budget) {
14903098bcfcSNavdeep Parhar 					return (EINPROGRESS);
14913098bcfcSNavdeep Parhar 				}
14923098bcfcSNavdeep Parhar 			}
14933098bcfcSNavdeep Parhar 		}
14943098bcfcSNavdeep Parhar 
14953098bcfcSNavdeep Parhar 		if (STAILQ_EMPTY(&iql))
14963098bcfcSNavdeep Parhar 			break;
14973098bcfcSNavdeep Parhar 
14983098bcfcSNavdeep Parhar 		/*
14993098bcfcSNavdeep Parhar 		 * Process the head only, and send it to the back of the list if
15003098bcfcSNavdeep Parhar 		 * it's still not done.
15013098bcfcSNavdeep Parhar 		 */
15023098bcfcSNavdeep Parhar 		q = STAILQ_FIRST(&iql);
15033098bcfcSNavdeep Parhar 		STAILQ_REMOVE_HEAD(&iql, link);
15043098bcfcSNavdeep Parhar 		if (service_iq_fl(q, q->qsize / 8) == 0)
1505da6e3387SNavdeep Parhar 			(void) atomic_cmpset_int(&q->state, IQS_BUSY, IQS_IDLE);
15063098bcfcSNavdeep Parhar 		else
15073098bcfcSNavdeep Parhar 			STAILQ_INSERT_TAIL(&iql, q, link);
15083098bcfcSNavdeep Parhar 	}
15093098bcfcSNavdeep Parhar 
15103098bcfcSNavdeep Parhar 	t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) |
15113098bcfcSNavdeep Parhar 	    V_INGRESSQID((u32)iq->cntxt_id) | V_SEINTARM(iq->intr_params));
15123098bcfcSNavdeep Parhar 
15133098bcfcSNavdeep Parhar 	return (0);
15143098bcfcSNavdeep Parhar }
15153098bcfcSNavdeep Parhar 
15163098bcfcSNavdeep Parhar static inline int
15173098bcfcSNavdeep Parhar sort_before_lro(struct lro_ctrl *lro)
15183098bcfcSNavdeep Parhar {
15193098bcfcSNavdeep Parhar 
15203098bcfcSNavdeep Parhar 	return (lro->lro_mbuf_max != 0);
15213098bcfcSNavdeep Parhar }
15223098bcfcSNavdeep Parhar 
1523e7e08444SNavdeep Parhar static inline uint64_t
1524e7e08444SNavdeep Parhar last_flit_to_ns(struct adapter *sc, uint64_t lf)
1525e7e08444SNavdeep Parhar {
1526e7e08444SNavdeep Parhar 	uint64_t n = be64toh(lf) & 0xfffffffffffffff;	/* 60b, not 64b. */
1527e7e08444SNavdeep Parhar 
1528e7e08444SNavdeep Parhar 	if (n > UINT64_MAX / 1000000)
1529e7e08444SNavdeep Parhar 		return (n / sc->params.vpd.cclk * 1000000);
1530e7e08444SNavdeep Parhar 	else
1531e7e08444SNavdeep Parhar 		return (n * 1000000 / sc->params.vpd.cclk);
1532e7e08444SNavdeep Parhar }
1533e7e08444SNavdeep Parhar 
153446e1e307SNavdeep Parhar static inline void
153546e1e307SNavdeep Parhar move_to_next_rxbuf(struct sge_fl *fl)
153646e1e307SNavdeep Parhar {
153746e1e307SNavdeep Parhar 
153846e1e307SNavdeep Parhar 	fl->rx_offset = 0;
153946e1e307SNavdeep Parhar 	if (__predict_false((++fl->cidx & 7) == 0)) {
154046e1e307SNavdeep Parhar 		uint16_t cidx = fl->cidx >> 3;
154146e1e307SNavdeep Parhar 
154246e1e307SNavdeep Parhar 		if (__predict_false(cidx == fl->sidx))
154346e1e307SNavdeep Parhar 			fl->cidx = cidx = 0;
154446e1e307SNavdeep Parhar 		fl->hw_cidx = cidx;
154546e1e307SNavdeep Parhar 	}
154646e1e307SNavdeep Parhar }
154746e1e307SNavdeep Parhar 
15483098bcfcSNavdeep Parhar /*
15493098bcfcSNavdeep Parhar  * Deals with interrupts on an iq+fl queue.
15503098bcfcSNavdeep Parhar  */
15513098bcfcSNavdeep Parhar static int
15523098bcfcSNavdeep Parhar service_iq_fl(struct sge_iq *iq, int budget)
15533098bcfcSNavdeep Parhar {
15543098bcfcSNavdeep Parhar 	struct sge_rxq *rxq = iq_to_rxq(iq);
15553098bcfcSNavdeep Parhar 	struct sge_fl *fl;
15563098bcfcSNavdeep Parhar 	struct adapter *sc = iq->adapter;
15573098bcfcSNavdeep Parhar 	struct iq_desc *d = &iq->desc[iq->cidx];
155846e1e307SNavdeep Parhar 	int ndescs, limit;
155946e1e307SNavdeep Parhar 	int rsp_type, starved;
15603098bcfcSNavdeep Parhar 	uint32_t lq;
15613098bcfcSNavdeep Parhar 	uint16_t fl_hw_cidx;
15623098bcfcSNavdeep Parhar 	struct mbuf *m0;
15633098bcfcSNavdeep Parhar #if defined(INET) || defined(INET6)
15643098bcfcSNavdeep Parhar 	const struct timeval lro_timeout = {0, sc->lro_timeout};
15653098bcfcSNavdeep Parhar 	struct lro_ctrl *lro = &rxq->lro;
15663098bcfcSNavdeep Parhar #endif
15673098bcfcSNavdeep Parhar 
15683098bcfcSNavdeep Parhar 	KASSERT(iq->state == IQS_BUSY, ("%s: iq %p not BUSY", __func__, iq));
15693098bcfcSNavdeep Parhar 	MPASS(iq->flags & IQ_HAS_FL);
15703098bcfcSNavdeep Parhar 
157146e1e307SNavdeep Parhar 	ndescs = 0;
15723098bcfcSNavdeep Parhar #if defined(INET) || defined(INET6)
15733098bcfcSNavdeep Parhar 	if (iq->flags & IQ_ADJ_CREDIT) {
15743098bcfcSNavdeep Parhar 		MPASS(sort_before_lro(lro));
15753098bcfcSNavdeep Parhar 		iq->flags &= ~IQ_ADJ_CREDIT;
15763098bcfcSNavdeep Parhar 		if ((d->rsp.u.type_gen & F_RSPD_GEN) != iq->gen) {
15773098bcfcSNavdeep Parhar 			tcp_lro_flush_all(lro);
15783098bcfcSNavdeep Parhar 			t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(1) |
15793098bcfcSNavdeep Parhar 			    V_INGRESSQID((u32)iq->cntxt_id) |
15803098bcfcSNavdeep Parhar 			    V_SEINTARM(iq->intr_params));
15813098bcfcSNavdeep Parhar 			return (0);
15823098bcfcSNavdeep Parhar 		}
15833098bcfcSNavdeep Parhar 		ndescs = 1;
15843098bcfcSNavdeep Parhar 	}
15853098bcfcSNavdeep Parhar #else
15863098bcfcSNavdeep Parhar 	MPASS((iq->flags & IQ_ADJ_CREDIT) == 0);
15873098bcfcSNavdeep Parhar #endif
15883098bcfcSNavdeep Parhar 
158946e1e307SNavdeep Parhar 	limit = budget ? budget : iq->qsize / 16;
159046e1e307SNavdeep Parhar 	fl = &rxq->fl;
159146e1e307SNavdeep Parhar 	fl_hw_cidx = fl->hw_cidx;	/* stable snapshot */
15923098bcfcSNavdeep Parhar 	while ((d->rsp.u.type_gen & F_RSPD_GEN) == iq->gen) {
15933098bcfcSNavdeep Parhar 
15943098bcfcSNavdeep Parhar 		rmb();
15953098bcfcSNavdeep Parhar 
15963098bcfcSNavdeep Parhar 		m0 = NULL;
15973098bcfcSNavdeep Parhar 		rsp_type = G_RSPD_TYPE(d->rsp.u.type_gen);
15983098bcfcSNavdeep Parhar 		lq = be32toh(d->rsp.pldbuflen_qid);
15993098bcfcSNavdeep Parhar 
16003098bcfcSNavdeep Parhar 		switch (rsp_type) {
16013098bcfcSNavdeep Parhar 		case X_RSPD_TYPE_FLBUF:
160246e1e307SNavdeep Parhar 			if (lq & F_RSPD_NEWBUF) {
160346e1e307SNavdeep Parhar 				if (fl->rx_offset > 0)
160446e1e307SNavdeep Parhar 					move_to_next_rxbuf(fl);
160546e1e307SNavdeep Parhar 				lq = G_RSPD_LEN(lq);
160646e1e307SNavdeep Parhar 			}
160746e1e307SNavdeep Parhar 			if (IDXDIFF(fl->hw_cidx, fl_hw_cidx, fl->sidx) > 4) {
160846e1e307SNavdeep Parhar 				FL_LOCK(fl);
160946e1e307SNavdeep Parhar 				refill_fl(sc, fl, 64);
161046e1e307SNavdeep Parhar 				FL_UNLOCK(fl);
161146e1e307SNavdeep Parhar 				fl_hw_cidx = fl->hw_cidx;
161246e1e307SNavdeep Parhar 			}
16133098bcfcSNavdeep Parhar 
1614*1486d2deSNavdeep Parhar 			if (d->rss.opcode == CPL_RX_PKT) {
1615*1486d2deSNavdeep Parhar 				if (__predict_true(eth_rx(sc, rxq, d, lq) == 0))
1616*1486d2deSNavdeep Parhar 					break;
1617*1486d2deSNavdeep Parhar 				goto out;
1618*1486d2deSNavdeep Parhar 			}
16193098bcfcSNavdeep Parhar 			m0 = get_fl_payload(sc, fl, lq);
16203098bcfcSNavdeep Parhar 			if (__predict_false(m0 == NULL))
16213098bcfcSNavdeep Parhar 				goto out;
1622e7e08444SNavdeep Parhar 
16233098bcfcSNavdeep Parhar 			/* fall through */
16243098bcfcSNavdeep Parhar 
16253098bcfcSNavdeep Parhar 		case X_RSPD_TYPE_CPL:
16263098bcfcSNavdeep Parhar 			KASSERT(d->rss.opcode < NUM_CPL_CMDS,
16273098bcfcSNavdeep Parhar 			    ("%s: bad opcode %02x.", __func__, d->rss.opcode));
16283098bcfcSNavdeep Parhar 			t4_cpl_handler[d->rss.opcode](iq, &d->rss, m0);
16293098bcfcSNavdeep Parhar 			break;
16303098bcfcSNavdeep Parhar 
16313098bcfcSNavdeep Parhar 		case X_RSPD_TYPE_INTR:
16323098bcfcSNavdeep Parhar 
16333098bcfcSNavdeep Parhar 			/*
16343098bcfcSNavdeep Parhar 			 * There are 1K interrupt-capable queues (qids 0
16353098bcfcSNavdeep Parhar 			 * through 1023).  A response type indicating a
16363098bcfcSNavdeep Parhar 			 * forwarded interrupt with a qid >= 1K is an
16373098bcfcSNavdeep Parhar 			 * iWARP async notification.  That is the only
16383098bcfcSNavdeep Parhar 			 * acceptable indirect interrupt on this queue.
16393098bcfcSNavdeep Parhar 			 */
16403098bcfcSNavdeep Parhar 			if (__predict_false(lq < 1024)) {
16413098bcfcSNavdeep Parhar 				panic("%s: indirect interrupt on iq_fl %p "
16423098bcfcSNavdeep Parhar 				    "with qid %u", __func__, iq, lq);
16433098bcfcSNavdeep Parhar 			}
16443098bcfcSNavdeep Parhar 
16453098bcfcSNavdeep Parhar 			t4_an_handler(iq, &d->rsp);
16463098bcfcSNavdeep Parhar 			break;
16473098bcfcSNavdeep Parhar 
16483098bcfcSNavdeep Parhar 		default:
16493098bcfcSNavdeep Parhar 			KASSERT(0, ("%s: illegal response type %d on iq %p",
16503098bcfcSNavdeep Parhar 			    __func__, rsp_type, iq));
16513098bcfcSNavdeep Parhar 			log(LOG_ERR, "%s: illegal response type %d on iq %p",
16523098bcfcSNavdeep Parhar 			    device_get_nameunit(sc->dev), rsp_type, iq);
16533098bcfcSNavdeep Parhar 			break;
16543098bcfcSNavdeep Parhar 		}
16553098bcfcSNavdeep Parhar 
16563098bcfcSNavdeep Parhar 		d++;
16573098bcfcSNavdeep Parhar 		if (__predict_false(++iq->cidx == iq->sidx)) {
16583098bcfcSNavdeep Parhar 			iq->cidx = 0;
16593098bcfcSNavdeep Parhar 			iq->gen ^= F_RSPD_GEN;
16603098bcfcSNavdeep Parhar 			d = &iq->desc[0];
16613098bcfcSNavdeep Parhar 		}
16623098bcfcSNavdeep Parhar 		if (__predict_false(++ndescs == limit)) {
16633098bcfcSNavdeep Parhar 			t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) |
16643098bcfcSNavdeep Parhar 			    V_INGRESSQID(iq->cntxt_id) |
16653098bcfcSNavdeep Parhar 			    V_SEINTARM(V_QINTR_TIMER_IDX(X_TIMERREG_UPDATE_CIDX)));
16663098bcfcSNavdeep Parhar 
1667480e603cSNavdeep Parhar #if defined(INET) || defined(INET6)
1668480e603cSNavdeep Parhar 			if (iq->flags & IQ_LRO_ENABLED &&
166946f48ee5SNavdeep Parhar 			    !sort_before_lro(lro) &&
1670480e603cSNavdeep Parhar 			    sc->lro_timeout != 0) {
16713098bcfcSNavdeep Parhar 				tcp_lro_flush_inactive(lro, &lro_timeout);
1672480e603cSNavdeep Parhar 			}
1673480e603cSNavdeep Parhar #endif
167446e1e307SNavdeep Parhar 			if (budget)
1675733b9277SNavdeep Parhar 				return (EINPROGRESS);
167646e1e307SNavdeep Parhar 			ndescs = 0;
16774d6db4e0SNavdeep Parhar 		}
1678861e42b2SNavdeep Parhar 	}
16793098bcfcSNavdeep Parhar out:
1680a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
1681733b9277SNavdeep Parhar 	if (iq->flags & IQ_LRO_ENABLED) {
168246f48ee5SNavdeep Parhar 		if (ndescs > 0 && lro->lro_mbuf_count > 8) {
168346f48ee5SNavdeep Parhar 			MPASS(sort_before_lro(lro));
168446f48ee5SNavdeep Parhar 			/* hold back one credit and don't flush LRO state */
168546f48ee5SNavdeep Parhar 			iq->flags |= IQ_ADJ_CREDIT;
168646f48ee5SNavdeep Parhar 			ndescs--;
168746f48ee5SNavdeep Parhar 		} else {
16886dd38b87SSepherosa Ziehau 			tcp_lro_flush_all(lro);
1689733b9277SNavdeep Parhar 		}
169046f48ee5SNavdeep Parhar 	}
1691733b9277SNavdeep Parhar #endif
1692733b9277SNavdeep Parhar 
1693315048f2SJohn Baldwin 	t4_write_reg(sc, sc->sge_gts_reg, V_CIDXINC(ndescs) |
1694733b9277SNavdeep Parhar 	    V_INGRESSQID((u32)iq->cntxt_id) | V_SEINTARM(iq->intr_params));
1695733b9277SNavdeep Parhar 
1696733b9277SNavdeep Parhar 	FL_LOCK(fl);
169738035ed6SNavdeep Parhar 	starved = refill_fl(sc, fl, 64);
1698733b9277SNavdeep Parhar 	FL_UNLOCK(fl);
1699733b9277SNavdeep Parhar 	if (__predict_false(starved != 0))
1700733b9277SNavdeep Parhar 		add_fl_to_sfl(sc, fl);
1701733b9277SNavdeep Parhar 
1702733b9277SNavdeep Parhar 	return (0);
1703733b9277SNavdeep Parhar }
1704733b9277SNavdeep Parhar 
170538035ed6SNavdeep Parhar static inline struct cluster_metadata *
170646e1e307SNavdeep Parhar cl_metadata(struct fl_sdesc *sd)
17071458bff9SNavdeep Parhar {
17081458bff9SNavdeep Parhar 
170946e1e307SNavdeep Parhar 	return ((void *)(sd->cl + sd->moff));
17101458bff9SNavdeep Parhar }
17111458bff9SNavdeep Parhar 
171215c28f87SGleb Smirnoff static void
1713e8fd18f3SGleb Smirnoff rxb_free(struct mbuf *m)
17141458bff9SNavdeep Parhar {
1715d6f79b27SNavdeep Parhar 	struct cluster_metadata *clm = m->m_ext.ext_arg1;
17161458bff9SNavdeep Parhar 
1717d6f79b27SNavdeep Parhar 	uma_zfree(clm->zone, clm->cl);
171882eff304SNavdeep Parhar 	counter_u64_add(extfree_rels, 1);
17191458bff9SNavdeep Parhar }
17201458bff9SNavdeep Parhar 
172138035ed6SNavdeep Parhar /*
172246e1e307SNavdeep Parhar  * The mbuf returned comes from zone_muf and carries the payload in one of these
172346e1e307SNavdeep Parhar  * ways
172446e1e307SNavdeep Parhar  * a) complete frame inside the mbuf
172546e1e307SNavdeep Parhar  * b) m_cljset (for clusters without metadata)
172646e1e307SNavdeep Parhar  * d) m_extaddref (cluster with metadata)
172738035ed6SNavdeep Parhar  */
17281458bff9SNavdeep Parhar static struct mbuf *
1729b741402cSNavdeep Parhar get_scatter_segment(struct adapter *sc, struct sge_fl *fl, int fr_offset,
1730b741402cSNavdeep Parhar     int remaining)
173138035ed6SNavdeep Parhar {
173238035ed6SNavdeep Parhar 	struct mbuf *m;
173338035ed6SNavdeep Parhar 	struct fl_sdesc *sd = &fl->sdesc[fl->cidx];
173446e1e307SNavdeep Parhar 	struct rx_buf_info *rxb = &sc->sge.rx_buf_info[sd->zidx];
173546e1e307SNavdeep Parhar 	struct cluster_metadata *clm;
1736b741402cSNavdeep Parhar 	int len, blen;
173738035ed6SNavdeep Parhar 	caddr_t payload;
173838035ed6SNavdeep Parhar 
1739e3207e19SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
174046e1e307SNavdeep Parhar 		u_int l, pad;
1741b741402cSNavdeep Parhar 
174246e1e307SNavdeep Parhar 		blen = rxb->size2 - fl->rx_offset;	/* max possible in this buf */
174346e1e307SNavdeep Parhar 		len = min(remaining, blen);
174446e1e307SNavdeep Parhar 		payload = sd->cl + fl->rx_offset;
174546e1e307SNavdeep Parhar 
174646e1e307SNavdeep Parhar 		l = fr_offset + len;
174746e1e307SNavdeep Parhar 		pad = roundup2(l, fl->buf_boundary) - l;
174846e1e307SNavdeep Parhar 		if (fl->rx_offset + len + pad < rxb->size2)
1749b741402cSNavdeep Parhar 			blen = len + pad;
175046e1e307SNavdeep Parhar 		MPASS(fl->rx_offset + blen <= rxb->size2);
1751e3207e19SNavdeep Parhar 	} else {
1752e3207e19SNavdeep Parhar 		MPASS(fl->rx_offset == 0);	/* not packing */
175346e1e307SNavdeep Parhar 		blen = rxb->size1;
175446e1e307SNavdeep Parhar 		len = min(remaining, blen);
175546e1e307SNavdeep Parhar 		payload = sd->cl;
1756e3207e19SNavdeep Parhar 	}
175738035ed6SNavdeep Parhar 
175846e1e307SNavdeep Parhar 	if (fr_offset == 0) {
175946e1e307SNavdeep Parhar 		m = m_gethdr(M_NOWAIT, MT_DATA);
176046e1e307SNavdeep Parhar 		if (__predict_false(m == NULL))
176146e1e307SNavdeep Parhar 			return (NULL);
176246e1e307SNavdeep Parhar 		m->m_pkthdr.len = remaining;
176346e1e307SNavdeep Parhar 	} else {
176446e1e307SNavdeep Parhar 		m = m_get(M_NOWAIT, MT_DATA);
176546e1e307SNavdeep Parhar 		if (__predict_false(m == NULL))
176646e1e307SNavdeep Parhar 			return (NULL);
176746e1e307SNavdeep Parhar 	}
176846e1e307SNavdeep Parhar 	m->m_len = len;
1769b741402cSNavdeep Parhar 
177038035ed6SNavdeep Parhar 	if (sc->sc_do_rxcopy && len < RX_COPY_THRESHOLD) {
177138035ed6SNavdeep Parhar 		/* copy data to mbuf */
177238035ed6SNavdeep Parhar 		bcopy(payload, mtod(m, caddr_t), len);
177346e1e307SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING) {
177446e1e307SNavdeep Parhar 			fl->rx_offset += blen;
177546e1e307SNavdeep Parhar 			MPASS(fl->rx_offset <= rxb->size2);
177646e1e307SNavdeep Parhar 			if (fl->rx_offset < rxb->size2)
177746e1e307SNavdeep Parhar 				return (m);	/* without advancing the cidx */
177846e1e307SNavdeep Parhar 		}
177946e1e307SNavdeep Parhar 	} else if (fl->flags & FL_BUF_PACKING) {
178046e1e307SNavdeep Parhar 		clm = cl_metadata(sd);
1781a9c4062aSNavdeep Parhar 		if (sd->nmbuf++ == 0) {
1782a9c4062aSNavdeep Parhar 			clm->refcount = 1;
178346e1e307SNavdeep Parhar 			clm->zone = rxb->zone;
1784d6f79b27SNavdeep Parhar 			clm->cl = sd->cl;
1785a9c4062aSNavdeep Parhar 			counter_u64_add(extfree_refs, 1);
1786a9c4062aSNavdeep Parhar 		}
1787d6f79b27SNavdeep Parhar 		m_extaddref(m, payload, blen, &clm->refcount, rxb_free, clm,
1788d6f79b27SNavdeep Parhar 		    NULL);
178938035ed6SNavdeep Parhar 
179046e1e307SNavdeep Parhar 		fl->rx_offset += blen;
179146e1e307SNavdeep Parhar 		MPASS(fl->rx_offset <= rxb->size2);
179246e1e307SNavdeep Parhar 		if (fl->rx_offset < rxb->size2)
179346e1e307SNavdeep Parhar 			return (m);	/* without advancing the cidx */
1794ccc69b2fSNavdeep Parhar 	} else {
179546e1e307SNavdeep Parhar 		m_cljset(m, sd->cl, rxb->type);
179638035ed6SNavdeep Parhar 		sd->cl = NULL;	/* consumed, not a recycle candidate */
179738035ed6SNavdeep Parhar 	}
179838035ed6SNavdeep Parhar 
179946e1e307SNavdeep Parhar 	move_to_next_rxbuf(fl);
180038035ed6SNavdeep Parhar 
180138035ed6SNavdeep Parhar 	return (m);
180238035ed6SNavdeep Parhar }
180338035ed6SNavdeep Parhar 
180438035ed6SNavdeep Parhar static struct mbuf *
180546e1e307SNavdeep Parhar get_fl_payload(struct adapter *sc, struct sge_fl *fl, const u_int plen)
18061458bff9SNavdeep Parhar {
180738035ed6SNavdeep Parhar 	struct mbuf *m0, *m, **pnext;
1808b741402cSNavdeep Parhar 	u_int remaining;
18091458bff9SNavdeep Parhar 
18104d6db4e0SNavdeep Parhar 	if (__predict_false(fl->flags & FL_BUF_RESUME)) {
1811368541baSNavdeep Parhar 		M_ASSERTPKTHDR(fl->m0);
181246e1e307SNavdeep Parhar 		MPASS(fl->m0->m_pkthdr.len == plen);
181346e1e307SNavdeep Parhar 		MPASS(fl->remaining < plen);
18141458bff9SNavdeep Parhar 
181538035ed6SNavdeep Parhar 		m0 = fl->m0;
181638035ed6SNavdeep Parhar 		pnext = fl->pnext;
1817b741402cSNavdeep Parhar 		remaining = fl->remaining;
18184d6db4e0SNavdeep Parhar 		fl->flags &= ~FL_BUF_RESUME;
181938035ed6SNavdeep Parhar 		goto get_segment;
18201458bff9SNavdeep Parhar 	}
18211458bff9SNavdeep Parhar 
18221458bff9SNavdeep Parhar 	/*
182338035ed6SNavdeep Parhar 	 * Payload starts at rx_offset in the current hw buffer.  Its length is
182438035ed6SNavdeep Parhar 	 * 'len' and it may span multiple hw buffers.
18251458bff9SNavdeep Parhar 	 */
18261458bff9SNavdeep Parhar 
182746e1e307SNavdeep Parhar 	m0 = get_scatter_segment(sc, fl, 0, plen);
1828368541baSNavdeep Parhar 	if (m0 == NULL)
18294d6db4e0SNavdeep Parhar 		return (NULL);
183046e1e307SNavdeep Parhar 	remaining = plen - m0->m_len;
183138035ed6SNavdeep Parhar 	pnext = &m0->m_next;
1832b741402cSNavdeep Parhar 	while (remaining > 0) {
183338035ed6SNavdeep Parhar get_segment:
183438035ed6SNavdeep Parhar 		MPASS(fl->rx_offset == 0);
183546e1e307SNavdeep Parhar 		m = get_scatter_segment(sc, fl, plen - remaining, remaining);
18364d6db4e0SNavdeep Parhar 		if (__predict_false(m == NULL)) {
183738035ed6SNavdeep Parhar 			fl->m0 = m0;
183838035ed6SNavdeep Parhar 			fl->pnext = pnext;
1839b741402cSNavdeep Parhar 			fl->remaining = remaining;
18404d6db4e0SNavdeep Parhar 			fl->flags |= FL_BUF_RESUME;
18414d6db4e0SNavdeep Parhar 			return (NULL);
18421458bff9SNavdeep Parhar 		}
184338035ed6SNavdeep Parhar 		*pnext = m;
184438035ed6SNavdeep Parhar 		pnext = &m->m_next;
1845b741402cSNavdeep Parhar 		remaining -= m->m_len;
1846733b9277SNavdeep Parhar 	}
184738035ed6SNavdeep Parhar 	*pnext = NULL;
18484d6db4e0SNavdeep Parhar 
1849dbbf46c4SNavdeep Parhar 	M_ASSERTPKTHDR(m0);
1850733b9277SNavdeep Parhar 	return (m0);
1851733b9277SNavdeep Parhar }
1852733b9277SNavdeep Parhar 
1853733b9277SNavdeep Parhar static int
1854*1486d2deSNavdeep Parhar eth_rx(struct adapter *sc, struct sge_rxq *rxq, const struct iq_desc *d,
1855*1486d2deSNavdeep Parhar     u_int plen)
1856733b9277SNavdeep Parhar {
1857*1486d2deSNavdeep Parhar 	struct mbuf *m0;
1858733b9277SNavdeep Parhar 	struct ifnet *ifp = rxq->ifp;
1859*1486d2deSNavdeep Parhar 	struct sge_fl *fl = &rxq->fl;
1860*1486d2deSNavdeep Parhar 	const struct cpl_rx_pkt *cpl;
1861a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
1862733b9277SNavdeep Parhar 	struct lro_ctrl *lro = &rxq->lro;
1863733b9277SNavdeep Parhar #endif
186470ca6229SNavdeep Parhar 	static const int sw_hashtype[4][2] = {
186570ca6229SNavdeep Parhar 		{M_HASHTYPE_NONE, M_HASHTYPE_NONE},
186670ca6229SNavdeep Parhar 		{M_HASHTYPE_RSS_IPV4, M_HASHTYPE_RSS_IPV6},
186770ca6229SNavdeep Parhar 		{M_HASHTYPE_RSS_TCP_IPV4, M_HASHTYPE_RSS_TCP_IPV6},
186870ca6229SNavdeep Parhar 		{M_HASHTYPE_RSS_UDP_IPV4, M_HASHTYPE_RSS_UDP_IPV6},
186970ca6229SNavdeep Parhar 	};
1870733b9277SNavdeep Parhar 
1871*1486d2deSNavdeep Parhar 	MPASS(plen > sc->params.sge.fl_pktshift);
1872*1486d2deSNavdeep Parhar 	m0 = get_fl_payload(sc, fl, plen);
1873*1486d2deSNavdeep Parhar 	if (__predict_false(m0 == NULL))
1874*1486d2deSNavdeep Parhar 		return (ENOMEM);
1875733b9277SNavdeep Parhar 
187690e7434aSNavdeep Parhar 	m0->m_pkthdr.len -= sc->params.sge.fl_pktshift;
187790e7434aSNavdeep Parhar 	m0->m_len -= sc->params.sge.fl_pktshift;
187890e7434aSNavdeep Parhar 	m0->m_data += sc->params.sge.fl_pktshift;
187954e4ee71SNavdeep Parhar 
188054e4ee71SNavdeep Parhar 	m0->m_pkthdr.rcvif = ifp;
1881*1486d2deSNavdeep Parhar 	M_HASHTYPE_SET(m0, sw_hashtype[d->rss.hash_type][d->rss.ipv6]);
1882*1486d2deSNavdeep Parhar 	m0->m_pkthdr.flowid = be32toh(d->rss.hash_val);
188354e4ee71SNavdeep Parhar 
1884*1486d2deSNavdeep Parhar 	cpl = (const void *)(&d->rss + 1);
18851de8c69dSNavdeep Parhar 	if (cpl->csum_calc && !(cpl->err_vec & sc->params.tp.err_vec_mask)) {
18869600bf00SNavdeep Parhar 		if (ifp->if_capenable & IFCAP_RXCSUM &&
18879600bf00SNavdeep Parhar 		    cpl->l2info & htobe32(F_RXF_IP)) {
1888932b1a5fSNavdeep Parhar 			m0->m_pkthdr.csum_flags = (CSUM_IP_CHECKED |
188954e4ee71SNavdeep Parhar 			    CSUM_IP_VALID | CSUM_DATA_VALID | CSUM_PSEUDO_HDR);
18909600bf00SNavdeep Parhar 			rxq->rxcsum++;
18919600bf00SNavdeep Parhar 		} else if (ifp->if_capenable & IFCAP_RXCSUM_IPV6 &&
18929600bf00SNavdeep Parhar 		    cpl->l2info & htobe32(F_RXF_IP6)) {
1893932b1a5fSNavdeep Parhar 			m0->m_pkthdr.csum_flags = (CSUM_DATA_VALID_IPV6 |
18949600bf00SNavdeep Parhar 			    CSUM_PSEUDO_HDR);
18959600bf00SNavdeep Parhar 			rxq->rxcsum++;
18969600bf00SNavdeep Parhar 		}
18979600bf00SNavdeep Parhar 
18989600bf00SNavdeep Parhar 		if (__predict_false(cpl->ip_frag))
189954e4ee71SNavdeep Parhar 			m0->m_pkthdr.csum_data = be16toh(cpl->csum);
190054e4ee71SNavdeep Parhar 		else
190154e4ee71SNavdeep Parhar 			m0->m_pkthdr.csum_data = 0xffff;
190254e4ee71SNavdeep Parhar 	}
190354e4ee71SNavdeep Parhar 
190454e4ee71SNavdeep Parhar 	if (cpl->vlan_ex) {
190554e4ee71SNavdeep Parhar 		m0->m_pkthdr.ether_vtag = be16toh(cpl->vlan);
190654e4ee71SNavdeep Parhar 		m0->m_flags |= M_VLANTAG;
190754e4ee71SNavdeep Parhar 		rxq->vlan_extraction++;
190854e4ee71SNavdeep Parhar 	}
190954e4ee71SNavdeep Parhar 
1910*1486d2deSNavdeep Parhar 	if (rxq->iq.flags & IQ_RX_TIMESTAMP) {
1911*1486d2deSNavdeep Parhar 		/*
1912*1486d2deSNavdeep Parhar 		 * Fill up rcv_tstmp but do not set M_TSTMP.
1913*1486d2deSNavdeep Parhar 		 * rcv_tstmp is not in the format that the
1914*1486d2deSNavdeep Parhar 		 * kernel expects and we don't want to mislead
1915*1486d2deSNavdeep Parhar 		 * it.  For now this is only for custom code
1916*1486d2deSNavdeep Parhar 		 * that knows how to interpret cxgbe's stamp.
1917*1486d2deSNavdeep Parhar 		 */
1918*1486d2deSNavdeep Parhar 		m0->m_pkthdr.rcv_tstmp =
1919*1486d2deSNavdeep Parhar 		    last_flit_to_ns(sc, d->rsp.u.last_flit);
1920*1486d2deSNavdeep Parhar #ifdef notyet
1921*1486d2deSNavdeep Parhar 		m0->m_flags |= M_TSTMP;
1922*1486d2deSNavdeep Parhar #endif
1923*1486d2deSNavdeep Parhar 	}
1924*1486d2deSNavdeep Parhar 
192550575ce1SAndrew Gallatin #ifdef NUMA
192650575ce1SAndrew Gallatin 	m0->m_pkthdr.numa_domain = ifp->if_numa_domain;
192750575ce1SAndrew Gallatin #endif
1928a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
1929*1486d2deSNavdeep Parhar 	if (rxq->iq.flags & IQ_LRO_ENABLED &&
19309087a3dfSNavdeep Parhar 	    (M_HASHTYPE_GET(m0) == M_HASHTYPE_RSS_TCP_IPV4 ||
19319087a3dfSNavdeep Parhar 	    M_HASHTYPE_GET(m0) == M_HASHTYPE_RSS_TCP_IPV6)) {
193246f48ee5SNavdeep Parhar 		if (sort_before_lro(lro)) {
193346f48ee5SNavdeep Parhar 			tcp_lro_queue_mbuf(lro, m0);
193446f48ee5SNavdeep Parhar 			return (0); /* queued for sort, then LRO */
193546f48ee5SNavdeep Parhar 		}
193646f48ee5SNavdeep Parhar 		if (tcp_lro_rx(lro, m0, 0) == 0)
193746f48ee5SNavdeep Parhar 			return (0); /* queued for LRO */
193846f48ee5SNavdeep Parhar 	}
193954e4ee71SNavdeep Parhar #endif
19407d29df59SNavdeep Parhar 	ifp->if_input(ifp, m0);
194154e4ee71SNavdeep Parhar 
1942733b9277SNavdeep Parhar 	return (0);
194354e4ee71SNavdeep Parhar }
194454e4ee71SNavdeep Parhar 
1945733b9277SNavdeep Parhar /*
19467951040fSNavdeep Parhar  * Must drain the wrq or make sure that someone else will.
19477951040fSNavdeep Parhar  */
19487951040fSNavdeep Parhar static void
19497951040fSNavdeep Parhar wrq_tx_drain(void *arg, int n)
19507951040fSNavdeep Parhar {
19517951040fSNavdeep Parhar 	struct sge_wrq *wrq = arg;
19527951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
19537951040fSNavdeep Parhar 
19547951040fSNavdeep Parhar 	EQ_LOCK(eq);
19557951040fSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list))
19567951040fSNavdeep Parhar 		drain_wrq_wr_list(wrq->adapter, wrq);
19577951040fSNavdeep Parhar 	EQ_UNLOCK(eq);
19587951040fSNavdeep Parhar }
19597951040fSNavdeep Parhar 
19607951040fSNavdeep Parhar static void
19617951040fSNavdeep Parhar drain_wrq_wr_list(struct adapter *sc, struct sge_wrq *wrq)
19627951040fSNavdeep Parhar {
19637951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
19647951040fSNavdeep Parhar 	u_int available, dbdiff;	/* # of hardware descriptors */
19657951040fSNavdeep Parhar 	u_int n;
19667951040fSNavdeep Parhar 	struct wrqe *wr;
19677951040fSNavdeep Parhar 	struct fw_eth_tx_pkt_wr *dst;	/* any fw WR struct will do */
19687951040fSNavdeep Parhar 
19697951040fSNavdeep Parhar 	EQ_LOCK_ASSERT_OWNED(eq);
19707951040fSNavdeep Parhar 	MPASS(TAILQ_EMPTY(&wrq->incomplete_wrs));
19717951040fSNavdeep Parhar 	wr = STAILQ_FIRST(&wrq->wr_list);
19727951040fSNavdeep Parhar 	MPASS(wr != NULL);	/* Must be called with something useful to do */
1973cda2ab0eSNavdeep Parhar 	MPASS(eq->pidx == eq->dbidx);
1974cda2ab0eSNavdeep Parhar 	dbdiff = 0;
19757951040fSNavdeep Parhar 
19767951040fSNavdeep Parhar 	do {
19777951040fSNavdeep Parhar 		eq->cidx = read_hw_cidx(eq);
19787951040fSNavdeep Parhar 		if (eq->pidx == eq->cidx)
19797951040fSNavdeep Parhar 			available = eq->sidx - 1;
19807951040fSNavdeep Parhar 		else
19817951040fSNavdeep Parhar 			available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
19827951040fSNavdeep Parhar 
19837951040fSNavdeep Parhar 		MPASS(wr->wrq == wrq);
19847951040fSNavdeep Parhar 		n = howmany(wr->wr_len, EQ_ESIZE);
19857951040fSNavdeep Parhar 		if (available < n)
1986cda2ab0eSNavdeep Parhar 			break;
19877951040fSNavdeep Parhar 
19887951040fSNavdeep Parhar 		dst = (void *)&eq->desc[eq->pidx];
19897951040fSNavdeep Parhar 		if (__predict_true(eq->sidx - eq->pidx > n)) {
19907951040fSNavdeep Parhar 			/* Won't wrap, won't end exactly at the status page. */
19917951040fSNavdeep Parhar 			bcopy(&wr->wr[0], dst, wr->wr_len);
19927951040fSNavdeep Parhar 			eq->pidx += n;
19937951040fSNavdeep Parhar 		} else {
19947951040fSNavdeep Parhar 			int first_portion = (eq->sidx - eq->pidx) * EQ_ESIZE;
19957951040fSNavdeep Parhar 
19967951040fSNavdeep Parhar 			bcopy(&wr->wr[0], dst, first_portion);
19977951040fSNavdeep Parhar 			if (wr->wr_len > first_portion) {
19987951040fSNavdeep Parhar 				bcopy(&wr->wr[first_portion], &eq->desc[0],
19997951040fSNavdeep Parhar 				    wr->wr_len - first_portion);
20007951040fSNavdeep Parhar 			}
20017951040fSNavdeep Parhar 			eq->pidx = n - (eq->sidx - eq->pidx);
20027951040fSNavdeep Parhar 		}
20030459a175SNavdeep Parhar 		wrq->tx_wrs_copied++;
20047951040fSNavdeep Parhar 
20057951040fSNavdeep Parhar 		if (available < eq->sidx / 4 &&
20067951040fSNavdeep Parhar 		    atomic_cmpset_int(&eq->equiq, 0, 1)) {
2007ddf09ad6SNavdeep Parhar 				/*
2008ddf09ad6SNavdeep Parhar 				 * XXX: This is not 100% reliable with some
2009ddf09ad6SNavdeep Parhar 				 * types of WRs.  But this is a very unusual
2010ddf09ad6SNavdeep Parhar 				 * situation for an ofld/ctrl queue anyway.
2011ddf09ad6SNavdeep Parhar 				 */
20127951040fSNavdeep Parhar 			dst->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ |
20137951040fSNavdeep Parhar 			    F_FW_WR_EQUEQ);
20147951040fSNavdeep Parhar 		}
20157951040fSNavdeep Parhar 
20167951040fSNavdeep Parhar 		dbdiff += n;
20177951040fSNavdeep Parhar 		if (dbdiff >= 16) {
20187951040fSNavdeep Parhar 			ring_eq_db(sc, eq, dbdiff);
20197951040fSNavdeep Parhar 			dbdiff = 0;
20207951040fSNavdeep Parhar 		}
20217951040fSNavdeep Parhar 
20227951040fSNavdeep Parhar 		STAILQ_REMOVE_HEAD(&wrq->wr_list, link);
20237951040fSNavdeep Parhar 		free_wrqe(wr);
20247951040fSNavdeep Parhar 		MPASS(wrq->nwr_pending > 0);
20257951040fSNavdeep Parhar 		wrq->nwr_pending--;
20267951040fSNavdeep Parhar 		MPASS(wrq->ndesc_needed >= n);
20277951040fSNavdeep Parhar 		wrq->ndesc_needed -= n;
20287951040fSNavdeep Parhar 	} while ((wr = STAILQ_FIRST(&wrq->wr_list)) != NULL);
20297951040fSNavdeep Parhar 
20307951040fSNavdeep Parhar 	if (dbdiff)
20317951040fSNavdeep Parhar 		ring_eq_db(sc, eq, dbdiff);
20327951040fSNavdeep Parhar }
20337951040fSNavdeep Parhar 
20347951040fSNavdeep Parhar /*
2035733b9277SNavdeep Parhar  * Doesn't fail.  Holds on to work requests it can't send right away.
2036733b9277SNavdeep Parhar  */
203709fe6320SNavdeep Parhar void
203809fe6320SNavdeep Parhar t4_wrq_tx_locked(struct adapter *sc, struct sge_wrq *wrq, struct wrqe *wr)
2039733b9277SNavdeep Parhar {
2040733b9277SNavdeep Parhar #ifdef INVARIANTS
20417951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
2042733b9277SNavdeep Parhar #endif
2043733b9277SNavdeep Parhar 
20447951040fSNavdeep Parhar 	EQ_LOCK_ASSERT_OWNED(eq);
20457951040fSNavdeep Parhar 	MPASS(wr != NULL);
20467951040fSNavdeep Parhar 	MPASS(wr->wr_len > 0 && wr->wr_len <= SGE_MAX_WR_LEN);
20477951040fSNavdeep Parhar 	MPASS((wr->wr_len & 0x7) == 0);
2048733b9277SNavdeep Parhar 
20497951040fSNavdeep Parhar 	STAILQ_INSERT_TAIL(&wrq->wr_list, wr, link);
20507951040fSNavdeep Parhar 	wrq->nwr_pending++;
20517951040fSNavdeep Parhar 	wrq->ndesc_needed += howmany(wr->wr_len, EQ_ESIZE);
2052733b9277SNavdeep Parhar 
20537951040fSNavdeep Parhar 	if (!TAILQ_EMPTY(&wrq->incomplete_wrs))
20547951040fSNavdeep Parhar 		return;	/* commit_wrq_wr will drain wr_list as well. */
2055733b9277SNavdeep Parhar 
20567951040fSNavdeep Parhar 	drain_wrq_wr_list(sc, wrq);
2057733b9277SNavdeep Parhar 
20587951040fSNavdeep Parhar 	/* Doorbell must have caught up to the pidx. */
20597951040fSNavdeep Parhar 	MPASS(eq->pidx == eq->dbidx);
206054e4ee71SNavdeep Parhar }
206154e4ee71SNavdeep Parhar 
206254e4ee71SNavdeep Parhar void
206354e4ee71SNavdeep Parhar t4_update_fl_bufsize(struct ifnet *ifp)
206454e4ee71SNavdeep Parhar {
2065fe2ebb76SJohn Baldwin 	struct vi_info *vi = ifp->if_softc;
2066fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
206754e4ee71SNavdeep Parhar 	struct sge_rxq *rxq;
20686eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
20696eb3180fSNavdeep Parhar 	struct sge_ofld_rxq *ofld_rxq;
20706eb3180fSNavdeep Parhar #endif
207154e4ee71SNavdeep Parhar 	struct sge_fl *fl;
207238035ed6SNavdeep Parhar 	int i, maxp, mtu = ifp->if_mtu;
207354e4ee71SNavdeep Parhar 
20748bf30903SNavdeep Parhar 	maxp = mtu_to_max_payload(sc, mtu);
2075fe2ebb76SJohn Baldwin 	for_each_rxq(vi, i, rxq) {
207654e4ee71SNavdeep Parhar 		fl = &rxq->fl;
207754e4ee71SNavdeep Parhar 
207854e4ee71SNavdeep Parhar 		FL_LOCK(fl);
207946e1e307SNavdeep Parhar 		fl->zidx = find_refill_source(sc, maxp,
208046e1e307SNavdeep Parhar 		    fl->flags & FL_BUF_PACKING);
208154e4ee71SNavdeep Parhar 		FL_UNLOCK(fl);
208254e4ee71SNavdeep Parhar 	}
20836eb3180fSNavdeep Parhar #ifdef TCP_OFFLOAD
2084fe2ebb76SJohn Baldwin 	for_each_ofld_rxq(vi, i, ofld_rxq) {
20856eb3180fSNavdeep Parhar 		fl = &ofld_rxq->fl;
20866eb3180fSNavdeep Parhar 
20876eb3180fSNavdeep Parhar 		FL_LOCK(fl);
208846e1e307SNavdeep Parhar 		fl->zidx = find_refill_source(sc, maxp,
208946e1e307SNavdeep Parhar 		    fl->flags & FL_BUF_PACKING);
20906eb3180fSNavdeep Parhar 		FL_UNLOCK(fl);
20916eb3180fSNavdeep Parhar 	}
20926eb3180fSNavdeep Parhar #endif
209354e4ee71SNavdeep Parhar }
209454e4ee71SNavdeep Parhar 
20957951040fSNavdeep Parhar static inline int
20967951040fSNavdeep Parhar mbuf_nsegs(struct mbuf *m)
2097733b9277SNavdeep Parhar {
20980835ddc7SNavdeep Parhar 
20997951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
21007951040fSNavdeep Parhar 	KASSERT(m->m_pkthdr.l5hlen > 0,
21017951040fSNavdeep Parhar 	    ("%s: mbuf %p missing information on # of segments.", __func__, m));
21027951040fSNavdeep Parhar 
21037951040fSNavdeep Parhar 	return (m->m_pkthdr.l5hlen);
21047951040fSNavdeep Parhar }
21057951040fSNavdeep Parhar 
21067951040fSNavdeep Parhar static inline void
21077951040fSNavdeep Parhar set_mbuf_nsegs(struct mbuf *m, uint8_t nsegs)
21087951040fSNavdeep Parhar {
21097951040fSNavdeep Parhar 
21107951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
21117951040fSNavdeep Parhar 	m->m_pkthdr.l5hlen = nsegs;
21127951040fSNavdeep Parhar }
21137951040fSNavdeep Parhar 
21147951040fSNavdeep Parhar static inline int
21155cdaef71SJohn Baldwin mbuf_cflags(struct mbuf *m)
21165cdaef71SJohn Baldwin {
21175cdaef71SJohn Baldwin 
21185cdaef71SJohn Baldwin 	M_ASSERTPKTHDR(m);
21195cdaef71SJohn Baldwin 	return (m->m_pkthdr.PH_loc.eight[4]);
21205cdaef71SJohn Baldwin }
21215cdaef71SJohn Baldwin 
21225cdaef71SJohn Baldwin static inline void
21235cdaef71SJohn Baldwin set_mbuf_cflags(struct mbuf *m, uint8_t flags)
21245cdaef71SJohn Baldwin {
21255cdaef71SJohn Baldwin 
21265cdaef71SJohn Baldwin 	M_ASSERTPKTHDR(m);
21275cdaef71SJohn Baldwin 	m->m_pkthdr.PH_loc.eight[4] = flags;
21285cdaef71SJohn Baldwin }
21295cdaef71SJohn Baldwin 
21305cdaef71SJohn Baldwin static inline int
21317951040fSNavdeep Parhar mbuf_len16(struct mbuf *m)
21327951040fSNavdeep Parhar {
21337951040fSNavdeep Parhar 	int n;
21347951040fSNavdeep Parhar 
21357951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
21367951040fSNavdeep Parhar 	n = m->m_pkthdr.PH_loc.eight[0];
2137bddf7343SJohn Baldwin 	if (!(mbuf_cflags(m) & MC_TLS))
21387951040fSNavdeep Parhar 		MPASS(n > 0 && n <= SGE_MAX_WR_LEN / 16);
21397951040fSNavdeep Parhar 
21407951040fSNavdeep Parhar 	return (n);
21417951040fSNavdeep Parhar }
21427951040fSNavdeep Parhar 
21437951040fSNavdeep Parhar static inline void
21447951040fSNavdeep Parhar set_mbuf_len16(struct mbuf *m, uint8_t len16)
21457951040fSNavdeep Parhar {
21467951040fSNavdeep Parhar 
21477951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
21487951040fSNavdeep Parhar 	m->m_pkthdr.PH_loc.eight[0] = len16;
21497951040fSNavdeep Parhar }
21507951040fSNavdeep Parhar 
2151786099deSNavdeep Parhar #ifdef RATELIMIT
2152786099deSNavdeep Parhar static inline int
2153786099deSNavdeep Parhar mbuf_eo_nsegs(struct mbuf *m)
2154786099deSNavdeep Parhar {
2155786099deSNavdeep Parhar 
2156786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2157786099deSNavdeep Parhar 	return (m->m_pkthdr.PH_loc.eight[1]);
2158786099deSNavdeep Parhar }
2159786099deSNavdeep Parhar 
2160786099deSNavdeep Parhar static inline void
2161786099deSNavdeep Parhar set_mbuf_eo_nsegs(struct mbuf *m, uint8_t nsegs)
2162786099deSNavdeep Parhar {
2163786099deSNavdeep Parhar 
2164786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2165786099deSNavdeep Parhar 	m->m_pkthdr.PH_loc.eight[1] = nsegs;
2166786099deSNavdeep Parhar }
2167786099deSNavdeep Parhar 
2168786099deSNavdeep Parhar static inline int
2169786099deSNavdeep Parhar mbuf_eo_len16(struct mbuf *m)
2170786099deSNavdeep Parhar {
2171786099deSNavdeep Parhar 	int n;
2172786099deSNavdeep Parhar 
2173786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2174786099deSNavdeep Parhar 	n = m->m_pkthdr.PH_loc.eight[2];
2175786099deSNavdeep Parhar 	MPASS(n > 0 && n <= SGE_MAX_WR_LEN / 16);
2176786099deSNavdeep Parhar 
2177786099deSNavdeep Parhar 	return (n);
2178786099deSNavdeep Parhar }
2179786099deSNavdeep Parhar 
2180786099deSNavdeep Parhar static inline void
2181786099deSNavdeep Parhar set_mbuf_eo_len16(struct mbuf *m, uint8_t len16)
2182786099deSNavdeep Parhar {
2183786099deSNavdeep Parhar 
2184786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2185786099deSNavdeep Parhar 	m->m_pkthdr.PH_loc.eight[2] = len16;
2186786099deSNavdeep Parhar }
2187786099deSNavdeep Parhar 
2188786099deSNavdeep Parhar static inline int
2189786099deSNavdeep Parhar mbuf_eo_tsclk_tsoff(struct mbuf *m)
2190786099deSNavdeep Parhar {
2191786099deSNavdeep Parhar 
2192786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2193786099deSNavdeep Parhar 	return (m->m_pkthdr.PH_loc.eight[3]);
2194786099deSNavdeep Parhar }
2195786099deSNavdeep Parhar 
2196786099deSNavdeep Parhar static inline void
2197786099deSNavdeep Parhar set_mbuf_eo_tsclk_tsoff(struct mbuf *m, uint8_t tsclk_tsoff)
2198786099deSNavdeep Parhar {
2199786099deSNavdeep Parhar 
2200786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2201786099deSNavdeep Parhar 	m->m_pkthdr.PH_loc.eight[3] = tsclk_tsoff;
2202786099deSNavdeep Parhar }
2203786099deSNavdeep Parhar 
2204786099deSNavdeep Parhar static inline int
2205e38a50e8SJohn Baldwin needs_eo(struct cxgbe_snd_tag *cst)
2206786099deSNavdeep Parhar {
2207786099deSNavdeep Parhar 
2208e38a50e8SJohn Baldwin 	return (cst != NULL && cst->type == IF_SND_TAG_TYPE_RATE_LIMIT);
2209786099deSNavdeep Parhar }
2210786099deSNavdeep Parhar #endif
2211786099deSNavdeep Parhar 
22125cdaef71SJohn Baldwin /*
22135cdaef71SJohn Baldwin  * Try to allocate an mbuf to contain a raw work request.  To make it
22145cdaef71SJohn Baldwin  * easy to construct the work request, don't allocate a chain but a
22155cdaef71SJohn Baldwin  * single mbuf.
22165cdaef71SJohn Baldwin  */
22175cdaef71SJohn Baldwin struct mbuf *
22185cdaef71SJohn Baldwin alloc_wr_mbuf(int len, int how)
22195cdaef71SJohn Baldwin {
22205cdaef71SJohn Baldwin 	struct mbuf *m;
22215cdaef71SJohn Baldwin 
22225cdaef71SJohn Baldwin 	if (len <= MHLEN)
22235cdaef71SJohn Baldwin 		m = m_gethdr(how, MT_DATA);
22245cdaef71SJohn Baldwin 	else if (len <= MCLBYTES)
22255cdaef71SJohn Baldwin 		m = m_getcl(how, MT_DATA, M_PKTHDR);
22265cdaef71SJohn Baldwin 	else
22275cdaef71SJohn Baldwin 		m = NULL;
22285cdaef71SJohn Baldwin 	if (m == NULL)
22295cdaef71SJohn Baldwin 		return (NULL);
22305cdaef71SJohn Baldwin 	m->m_pkthdr.len = len;
22315cdaef71SJohn Baldwin 	m->m_len = len;
22325cdaef71SJohn Baldwin 	set_mbuf_cflags(m, MC_RAW_WR);
22335cdaef71SJohn Baldwin 	set_mbuf_len16(m, howmany(len, 16));
22345cdaef71SJohn Baldwin 	return (m);
22355cdaef71SJohn Baldwin }
22365cdaef71SJohn Baldwin 
22377951040fSNavdeep Parhar static inline int
2238c0236bd9SNavdeep Parhar needs_hwcsum(struct mbuf *m)
2239c0236bd9SNavdeep Parhar {
2240c0236bd9SNavdeep Parhar 
2241c0236bd9SNavdeep Parhar 	M_ASSERTPKTHDR(m);
2242c0236bd9SNavdeep Parhar 
2243c0236bd9SNavdeep Parhar 	return (m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP | CSUM_IP |
2244c0236bd9SNavdeep Parhar 	    CSUM_TSO | CSUM_UDP_IPV6 | CSUM_TCP_IPV6));
2245c0236bd9SNavdeep Parhar }
2246c0236bd9SNavdeep Parhar 
2247c0236bd9SNavdeep Parhar static inline int
22487951040fSNavdeep Parhar needs_tso(struct mbuf *m)
22497951040fSNavdeep Parhar {
22507951040fSNavdeep Parhar 
22517951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
22527951040fSNavdeep Parhar 
2253a6a8ff35SNavdeep Parhar 	return (m->m_pkthdr.csum_flags & CSUM_TSO);
22547951040fSNavdeep Parhar }
22557951040fSNavdeep Parhar 
22567951040fSNavdeep Parhar static inline int
22577951040fSNavdeep Parhar needs_l3_csum(struct mbuf *m)
22587951040fSNavdeep Parhar {
22597951040fSNavdeep Parhar 
22607951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
22617951040fSNavdeep Parhar 
2262a6a8ff35SNavdeep Parhar 	return (m->m_pkthdr.csum_flags & (CSUM_IP | CSUM_TSO));
22637951040fSNavdeep Parhar }
22647951040fSNavdeep Parhar 
22657951040fSNavdeep Parhar static inline int
2266c0236bd9SNavdeep Parhar needs_tcp_csum(struct mbuf *m)
2267c0236bd9SNavdeep Parhar {
2268c0236bd9SNavdeep Parhar 
2269c0236bd9SNavdeep Parhar 	M_ASSERTPKTHDR(m);
2270c0236bd9SNavdeep Parhar 	return (m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_TCP_IPV6 | CSUM_TSO));
2271c0236bd9SNavdeep Parhar }
2272c0236bd9SNavdeep Parhar 
2273c0236bd9SNavdeep Parhar #ifdef RATELIMIT
2274c0236bd9SNavdeep Parhar static inline int
22757951040fSNavdeep Parhar needs_l4_csum(struct mbuf *m)
22767951040fSNavdeep Parhar {
22777951040fSNavdeep Parhar 
22787951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
22797951040fSNavdeep Parhar 
2280a6a8ff35SNavdeep Parhar 	return (m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP | CSUM_UDP_IPV6 |
2281a6a8ff35SNavdeep Parhar 	    CSUM_TCP_IPV6 | CSUM_TSO));
22827951040fSNavdeep Parhar }
22837951040fSNavdeep Parhar 
22847951040fSNavdeep Parhar static inline int
2285786099deSNavdeep Parhar needs_udp_csum(struct mbuf *m)
2286786099deSNavdeep Parhar {
2287786099deSNavdeep Parhar 
2288786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2289786099deSNavdeep Parhar 	return (m->m_pkthdr.csum_flags & (CSUM_UDP | CSUM_UDP_IPV6));
2290786099deSNavdeep Parhar }
2291c3fce948SNavdeep Parhar #endif
2292786099deSNavdeep Parhar 
2293786099deSNavdeep Parhar static inline int
22947951040fSNavdeep Parhar needs_vlan_insertion(struct mbuf *m)
22957951040fSNavdeep Parhar {
22967951040fSNavdeep Parhar 
22977951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
22987951040fSNavdeep Parhar 
2299a6a8ff35SNavdeep Parhar 	return (m->m_flags & M_VLANTAG);
23007951040fSNavdeep Parhar }
23017951040fSNavdeep Parhar 
23027951040fSNavdeep Parhar static void *
23037951040fSNavdeep Parhar m_advance(struct mbuf **pm, int *poffset, int len)
23047951040fSNavdeep Parhar {
23057951040fSNavdeep Parhar 	struct mbuf *m = *pm;
23067951040fSNavdeep Parhar 	int offset = *poffset;
23077951040fSNavdeep Parhar 	uintptr_t p = 0;
23087951040fSNavdeep Parhar 
23097951040fSNavdeep Parhar 	MPASS(len > 0);
23107951040fSNavdeep Parhar 
2311e06ab612SJohn Baldwin 	for (;;) {
23127951040fSNavdeep Parhar 		if (offset + len < m->m_len) {
23137951040fSNavdeep Parhar 			offset += len;
23147951040fSNavdeep Parhar 			p = mtod(m, uintptr_t) + offset;
23157951040fSNavdeep Parhar 			break;
23167951040fSNavdeep Parhar 		}
23177951040fSNavdeep Parhar 		len -= m->m_len - offset;
23187951040fSNavdeep Parhar 		m = m->m_next;
23197951040fSNavdeep Parhar 		offset = 0;
23207951040fSNavdeep Parhar 		MPASS(m != NULL);
23217951040fSNavdeep Parhar 	}
23227951040fSNavdeep Parhar 	*poffset = offset;
23237951040fSNavdeep Parhar 	*pm = m;
23247951040fSNavdeep Parhar 	return ((void *)p);
23257951040fSNavdeep Parhar }
23267951040fSNavdeep Parhar 
2327d76bbe17SJohn Baldwin static inline int
2328d76bbe17SJohn Baldwin count_mbuf_ext_pgs(struct mbuf *m, int skip, vm_paddr_t *nextaddr)
2329d76bbe17SJohn Baldwin {
2330d76bbe17SJohn Baldwin 	struct mbuf_ext_pgs *ext_pgs;
2331d76bbe17SJohn Baldwin 	vm_paddr_t paddr;
2332d76bbe17SJohn Baldwin 	int i, len, off, pglen, pgoff, seglen, segoff;
2333d76bbe17SJohn Baldwin 	int nsegs = 0;
2334d76bbe17SJohn Baldwin 
2335d76bbe17SJohn Baldwin 	MBUF_EXT_PGS_ASSERT(m);
2336d76bbe17SJohn Baldwin 	ext_pgs = m->m_ext.ext_pgs;
2337d76bbe17SJohn Baldwin 	off = mtod(m, vm_offset_t);
2338d76bbe17SJohn Baldwin 	len = m->m_len;
2339d76bbe17SJohn Baldwin 	off += skip;
2340d76bbe17SJohn Baldwin 	len -= skip;
2341d76bbe17SJohn Baldwin 
2342d76bbe17SJohn Baldwin 	if (ext_pgs->hdr_len != 0) {
2343d76bbe17SJohn Baldwin 		if (off >= ext_pgs->hdr_len) {
2344d76bbe17SJohn Baldwin 			off -= ext_pgs->hdr_len;
2345d76bbe17SJohn Baldwin 		} else {
2346d76bbe17SJohn Baldwin 			seglen = ext_pgs->hdr_len - off;
2347d76bbe17SJohn Baldwin 			segoff = off;
2348d76bbe17SJohn Baldwin 			seglen = min(seglen, len);
2349d76bbe17SJohn Baldwin 			off = 0;
2350d76bbe17SJohn Baldwin 			len -= seglen;
2351d76bbe17SJohn Baldwin 			paddr = pmap_kextract(
2352d76bbe17SJohn Baldwin 			    (vm_offset_t)&ext_pgs->hdr[segoff]);
2353d76bbe17SJohn Baldwin 			if (*nextaddr != paddr)
2354d76bbe17SJohn Baldwin 				nsegs++;
2355d76bbe17SJohn Baldwin 			*nextaddr = paddr + seglen;
2356d76bbe17SJohn Baldwin 		}
2357d76bbe17SJohn Baldwin 	}
2358d76bbe17SJohn Baldwin 	pgoff = ext_pgs->first_pg_off;
2359d76bbe17SJohn Baldwin 	for (i = 0; i < ext_pgs->npgs && len > 0; i++) {
2360d76bbe17SJohn Baldwin 		pglen = mbuf_ext_pg_len(ext_pgs, i, pgoff);
2361d76bbe17SJohn Baldwin 		if (off >= pglen) {
2362d76bbe17SJohn Baldwin 			off -= pglen;
2363d76bbe17SJohn Baldwin 			pgoff = 0;
2364d76bbe17SJohn Baldwin 			continue;
2365d76bbe17SJohn Baldwin 		}
2366d76bbe17SJohn Baldwin 		seglen = pglen - off;
2367d76bbe17SJohn Baldwin 		segoff = pgoff + off;
2368d76bbe17SJohn Baldwin 		off = 0;
2369d76bbe17SJohn Baldwin 		seglen = min(seglen, len);
2370d76bbe17SJohn Baldwin 		len -= seglen;
2371d76bbe17SJohn Baldwin 		paddr = ext_pgs->pa[i] + segoff;
2372d76bbe17SJohn Baldwin 		if (*nextaddr != paddr)
2373d76bbe17SJohn Baldwin 			nsegs++;
2374d76bbe17SJohn Baldwin 		*nextaddr = paddr + seglen;
2375d76bbe17SJohn Baldwin 		pgoff = 0;
2376d76bbe17SJohn Baldwin 	};
2377d76bbe17SJohn Baldwin 	if (len != 0) {
2378d76bbe17SJohn Baldwin 		seglen = min(len, ext_pgs->trail_len - off);
2379d76bbe17SJohn Baldwin 		len -= seglen;
2380d76bbe17SJohn Baldwin 		paddr = pmap_kextract((vm_offset_t)&ext_pgs->trail[off]);
2381d76bbe17SJohn Baldwin 		if (*nextaddr != paddr)
2382d76bbe17SJohn Baldwin 			nsegs++;
2383d76bbe17SJohn Baldwin 		*nextaddr = paddr + seglen;
2384d76bbe17SJohn Baldwin 	}
2385d76bbe17SJohn Baldwin 
2386d76bbe17SJohn Baldwin 	return (nsegs);
2387d76bbe17SJohn Baldwin }
2388d76bbe17SJohn Baldwin 
2389d76bbe17SJohn Baldwin 
23907951040fSNavdeep Parhar /*
23917951040fSNavdeep Parhar  * Can deal with empty mbufs in the chain that have m_len = 0, but the chain
2392786099deSNavdeep Parhar  * must have at least one mbuf that's not empty.  It is possible for this
2393786099deSNavdeep Parhar  * routine to return 0 if skip accounts for all the contents of the mbuf chain.
23947951040fSNavdeep Parhar  */
23957951040fSNavdeep Parhar static inline int
2396d76bbe17SJohn Baldwin count_mbuf_nsegs(struct mbuf *m, int skip, uint8_t *cflags)
23977951040fSNavdeep Parhar {
2398d76bbe17SJohn Baldwin 	vm_paddr_t nextaddr, paddr;
239977e9044cSNavdeep Parhar 	vm_offset_t va;
24007951040fSNavdeep Parhar 	int len, nsegs;
24017951040fSNavdeep Parhar 
2402786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m);
2403786099deSNavdeep Parhar 	MPASS(m->m_pkthdr.len > 0);
2404786099deSNavdeep Parhar 	MPASS(m->m_pkthdr.len >= skip);
24057951040fSNavdeep Parhar 
24067951040fSNavdeep Parhar 	nsegs = 0;
2407d76bbe17SJohn Baldwin 	nextaddr = 0;
24087951040fSNavdeep Parhar 	for (; m; m = m->m_next) {
24097951040fSNavdeep Parhar 		len = m->m_len;
24107951040fSNavdeep Parhar 		if (__predict_false(len == 0))
24117951040fSNavdeep Parhar 			continue;
2412786099deSNavdeep Parhar 		if (skip >= len) {
2413786099deSNavdeep Parhar 			skip -= len;
2414786099deSNavdeep Parhar 			continue;
2415786099deSNavdeep Parhar 		}
2416d76bbe17SJohn Baldwin 		if ((m->m_flags & M_NOMAP) != 0) {
2417d76bbe17SJohn Baldwin 			*cflags |= MC_NOMAP;
2418d76bbe17SJohn Baldwin 			nsegs += count_mbuf_ext_pgs(m, skip, &nextaddr);
2419d76bbe17SJohn Baldwin 			skip = 0;
2420d76bbe17SJohn Baldwin 			continue;
2421d76bbe17SJohn Baldwin 		}
2422786099deSNavdeep Parhar 		va = mtod(m, vm_offset_t) + skip;
2423786099deSNavdeep Parhar 		len -= skip;
2424786099deSNavdeep Parhar 		skip = 0;
2425d76bbe17SJohn Baldwin 		paddr = pmap_kextract(va);
2426786099deSNavdeep Parhar 		nsegs += sglist_count((void *)(uintptr_t)va, len);
2427d76bbe17SJohn Baldwin 		if (paddr == nextaddr)
24287951040fSNavdeep Parhar 			nsegs--;
2429d76bbe17SJohn Baldwin 		nextaddr = pmap_kextract(va + len - 1) + 1;
24307951040fSNavdeep Parhar 	}
24317951040fSNavdeep Parhar 
24327951040fSNavdeep Parhar 	return (nsegs);
24337951040fSNavdeep Parhar }
24347951040fSNavdeep Parhar 
24357951040fSNavdeep Parhar /*
24367951040fSNavdeep Parhar  * Analyze the mbuf to determine its tx needs.  The mbuf passed in may change:
24377951040fSNavdeep Parhar  * a) caller can assume it's been freed if this function returns with an error.
24387951040fSNavdeep Parhar  * b) it may get defragged up if the gather list is too long for the hardware.
24397951040fSNavdeep Parhar  */
24407951040fSNavdeep Parhar int
24416af45170SJohn Baldwin parse_pkt(struct adapter *sc, struct mbuf **mp)
24427951040fSNavdeep Parhar {
24437951040fSNavdeep Parhar 	struct mbuf *m0 = *mp, *m;
24447951040fSNavdeep Parhar 	int rc, nsegs, defragged = 0, offset;
24457951040fSNavdeep Parhar 	struct ether_header *eh;
24467951040fSNavdeep Parhar 	void *l3hdr;
24477951040fSNavdeep Parhar #if defined(INET) || defined(INET6)
24487951040fSNavdeep Parhar 	struct tcphdr *tcp;
24497951040fSNavdeep Parhar #endif
2450bddf7343SJohn Baldwin #if defined(KERN_TLS) || defined(RATELIMIT)
2451e38a50e8SJohn Baldwin 	struct cxgbe_snd_tag *cst;
2452e38a50e8SJohn Baldwin #endif
24537951040fSNavdeep Parhar 	uint16_t eh_type;
2454d76bbe17SJohn Baldwin 	uint8_t cflags;
24557951040fSNavdeep Parhar 
2456d76bbe17SJohn Baldwin 	cflags = 0;
24577951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
24587951040fSNavdeep Parhar 	if (__predict_false(m0->m_pkthdr.len < ETHER_HDR_LEN)) {
24597951040fSNavdeep Parhar 		rc = EINVAL;
24607951040fSNavdeep Parhar fail:
24617951040fSNavdeep Parhar 		m_freem(m0);
24627951040fSNavdeep Parhar 		*mp = NULL;
24637951040fSNavdeep Parhar 		return (rc);
24647951040fSNavdeep Parhar 	}
24657951040fSNavdeep Parhar restart:
24667951040fSNavdeep Parhar 	/*
24677951040fSNavdeep Parhar 	 * First count the number of gather list segments in the payload.
24687951040fSNavdeep Parhar 	 * Defrag the mbuf if nsegs exceeds the hardware limit.
24697951040fSNavdeep Parhar 	 */
24707951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
24717951040fSNavdeep Parhar 	MPASS(m0->m_pkthdr.len > 0);
2472d76bbe17SJohn Baldwin 	nsegs = count_mbuf_nsegs(m0, 0, &cflags);
2473bddf7343SJohn Baldwin #if defined(KERN_TLS) || defined(RATELIMIT)
2474e38a50e8SJohn Baldwin 	if (m0->m_pkthdr.csum_flags & CSUM_SND_TAG)
2475e38a50e8SJohn Baldwin 		cst = mst_to_cst(m0->m_pkthdr.snd_tag);
2476e38a50e8SJohn Baldwin 	else
2477e38a50e8SJohn Baldwin 		cst = NULL;
2478e38a50e8SJohn Baldwin #endif
2479bddf7343SJohn Baldwin #ifdef KERN_TLS
2480bddf7343SJohn Baldwin 	if (cst != NULL && cst->type == IF_SND_TAG_TYPE_TLS) {
2481bddf7343SJohn Baldwin 		int len16;
2482bddf7343SJohn Baldwin 
2483bddf7343SJohn Baldwin 		cflags |= MC_TLS;
2484bddf7343SJohn Baldwin 		set_mbuf_cflags(m0, cflags);
2485bddf7343SJohn Baldwin 		rc = t6_ktls_parse_pkt(m0, &nsegs, &len16);
2486bddf7343SJohn Baldwin 		if (rc != 0)
2487bddf7343SJohn Baldwin 			goto fail;
2488bddf7343SJohn Baldwin 		set_mbuf_nsegs(m0, nsegs);
2489bddf7343SJohn Baldwin 		set_mbuf_len16(m0, len16);
2490bddf7343SJohn Baldwin 		return (0);
2491bddf7343SJohn Baldwin 	}
2492bddf7343SJohn Baldwin #endif
24937951040fSNavdeep Parhar 	if (nsegs > (needs_tso(m0) ? TX_SGL_SEGS_TSO : TX_SGL_SEGS)) {
24947951040fSNavdeep Parhar 		if (defragged++ > 0 || (m = m_defrag(m0, M_NOWAIT)) == NULL) {
24957951040fSNavdeep Parhar 			rc = EFBIG;
24967951040fSNavdeep Parhar 			goto fail;
24977951040fSNavdeep Parhar 		}
24987951040fSNavdeep Parhar 		*mp = m0 = m;	/* update caller's copy after defrag */
24997951040fSNavdeep Parhar 		goto restart;
25007951040fSNavdeep Parhar 	}
25017951040fSNavdeep Parhar 
2502d76bbe17SJohn Baldwin 	if (__predict_false(nsegs > 2 && m0->m_pkthdr.len <= MHLEN &&
2503d76bbe17SJohn Baldwin 	    !(cflags & MC_NOMAP))) {
25047951040fSNavdeep Parhar 		m0 = m_pullup(m0, m0->m_pkthdr.len);
25057951040fSNavdeep Parhar 		if (m0 == NULL) {
25067951040fSNavdeep Parhar 			/* Should have left well enough alone. */
25077951040fSNavdeep Parhar 			rc = EFBIG;
25087951040fSNavdeep Parhar 			goto fail;
25097951040fSNavdeep Parhar 		}
25107951040fSNavdeep Parhar 		*mp = m0;	/* update caller's copy after pullup */
25117951040fSNavdeep Parhar 		goto restart;
25127951040fSNavdeep Parhar 	}
25137951040fSNavdeep Parhar 	set_mbuf_nsegs(m0, nsegs);
2514d76bbe17SJohn Baldwin 	set_mbuf_cflags(m0, cflags);
25156af45170SJohn Baldwin 	if (sc->flags & IS_VF)
25166af45170SJohn Baldwin 		set_mbuf_len16(m0, txpkt_vm_len16(nsegs, needs_tso(m0)));
25176af45170SJohn Baldwin 	else
25187951040fSNavdeep Parhar 		set_mbuf_len16(m0, txpkt_len16(nsegs, needs_tso(m0)));
25197951040fSNavdeep Parhar 
2520786099deSNavdeep Parhar #ifdef RATELIMIT
2521786099deSNavdeep Parhar 	/*
2522786099deSNavdeep Parhar 	 * Ethofld is limited to TCP and UDP for now, and only when L4 hw
2523786099deSNavdeep Parhar 	 * checksumming is enabled.  needs_l4_csum happens to check for all the
2524786099deSNavdeep Parhar 	 * right things.
2525786099deSNavdeep Parhar 	 */
2526e38a50e8SJohn Baldwin 	if (__predict_false(needs_eo(cst) && !needs_l4_csum(m0))) {
2527fb3bc596SJohn Baldwin 		m_snd_tag_rele(m0->m_pkthdr.snd_tag);
2528786099deSNavdeep Parhar 		m0->m_pkthdr.snd_tag = NULL;
2529fb3bc596SJohn Baldwin 		m0->m_pkthdr.csum_flags &= ~CSUM_SND_TAG;
2530e38a50e8SJohn Baldwin 		cst = NULL;
2531fb3bc596SJohn Baldwin 	}
2532786099deSNavdeep Parhar #endif
2533786099deSNavdeep Parhar 
2534c0236bd9SNavdeep Parhar 	if (!needs_hwcsum(m0)
2535786099deSNavdeep Parhar #ifdef RATELIMIT
2536c0236bd9SNavdeep Parhar    		 && !needs_eo(cst)
2537786099deSNavdeep Parhar #endif
2538c0236bd9SNavdeep Parhar 	)
25397951040fSNavdeep Parhar 		return (0);
25407951040fSNavdeep Parhar 
25417951040fSNavdeep Parhar 	m = m0;
25427951040fSNavdeep Parhar 	eh = mtod(m, struct ether_header *);
25437951040fSNavdeep Parhar 	eh_type = ntohs(eh->ether_type);
25447951040fSNavdeep Parhar 	if (eh_type == ETHERTYPE_VLAN) {
25457951040fSNavdeep Parhar 		struct ether_vlan_header *evh = (void *)eh;
25467951040fSNavdeep Parhar 
25477951040fSNavdeep Parhar 		eh_type = ntohs(evh->evl_proto);
25487951040fSNavdeep Parhar 		m0->m_pkthdr.l2hlen = sizeof(*evh);
25497951040fSNavdeep Parhar 	} else
25507951040fSNavdeep Parhar 		m0->m_pkthdr.l2hlen = sizeof(*eh);
25517951040fSNavdeep Parhar 
25527951040fSNavdeep Parhar 	offset = 0;
25537951040fSNavdeep Parhar 	l3hdr = m_advance(&m, &offset, m0->m_pkthdr.l2hlen);
25547951040fSNavdeep Parhar 
25557951040fSNavdeep Parhar 	switch (eh_type) {
25567951040fSNavdeep Parhar #ifdef INET6
25577951040fSNavdeep Parhar 	case ETHERTYPE_IPV6:
25587951040fSNavdeep Parhar 	{
25597951040fSNavdeep Parhar 		struct ip6_hdr *ip6 = l3hdr;
25607951040fSNavdeep Parhar 
25616af45170SJohn Baldwin 		MPASS(!needs_tso(m0) || ip6->ip6_nxt == IPPROTO_TCP);
25627951040fSNavdeep Parhar 
25637951040fSNavdeep Parhar 		m0->m_pkthdr.l3hlen = sizeof(*ip6);
25647951040fSNavdeep Parhar 		break;
25657951040fSNavdeep Parhar 	}
25667951040fSNavdeep Parhar #endif
25677951040fSNavdeep Parhar #ifdef INET
25687951040fSNavdeep Parhar 	case ETHERTYPE_IP:
25697951040fSNavdeep Parhar 	{
25707951040fSNavdeep Parhar 		struct ip *ip = l3hdr;
25717951040fSNavdeep Parhar 
25727951040fSNavdeep Parhar 		m0->m_pkthdr.l3hlen = ip->ip_hl * 4;
25737951040fSNavdeep Parhar 		break;
25747951040fSNavdeep Parhar 	}
25757951040fSNavdeep Parhar #endif
25767951040fSNavdeep Parhar 	default:
25777951040fSNavdeep Parhar 		panic("%s: ethertype 0x%04x unknown.  if_cxgbe must be compiled"
25787951040fSNavdeep Parhar 		    " with the same INET/INET6 options as the kernel.",
25797951040fSNavdeep Parhar 		    __func__, eh_type);
25807951040fSNavdeep Parhar 	}
25817951040fSNavdeep Parhar 
25827951040fSNavdeep Parhar #if defined(INET) || defined(INET6)
2583786099deSNavdeep Parhar 	if (needs_tcp_csum(m0)) {
25847951040fSNavdeep Parhar 		tcp = m_advance(&m, &offset, m0->m_pkthdr.l3hlen);
25857951040fSNavdeep Parhar 		m0->m_pkthdr.l4hlen = tcp->th_off * 4;
2586786099deSNavdeep Parhar #ifdef RATELIMIT
2587786099deSNavdeep Parhar 		if (tsclk >= 0 && *(uint32_t *)(tcp + 1) == ntohl(0x0101080a)) {
2588786099deSNavdeep Parhar 			set_mbuf_eo_tsclk_tsoff(m0,
2589786099deSNavdeep Parhar 			    V_FW_ETH_TX_EO_WR_TSCLK(tsclk) |
2590786099deSNavdeep Parhar 			    V_FW_ETH_TX_EO_WR_TSOFF(sizeof(*tcp) / 2 + 1));
2591786099deSNavdeep Parhar 		} else
2592786099deSNavdeep Parhar 			set_mbuf_eo_tsclk_tsoff(m0, 0);
2593e9edde41SGleb Smirnoff 	} else if (needs_udp_csum(m0)) {
2594786099deSNavdeep Parhar 		m0->m_pkthdr.l4hlen = sizeof(struct udphdr);
2595786099deSNavdeep Parhar #endif
25966af45170SJohn Baldwin 	}
2597786099deSNavdeep Parhar #ifdef RATELIMIT
2598e38a50e8SJohn Baldwin 	if (needs_eo(cst)) {
2599786099deSNavdeep Parhar 		u_int immhdrs;
2600786099deSNavdeep Parhar 
2601786099deSNavdeep Parhar 		/* EO WRs have the headers in the WR and not the GL. */
2602786099deSNavdeep Parhar 		immhdrs = m0->m_pkthdr.l2hlen + m0->m_pkthdr.l3hlen +
2603786099deSNavdeep Parhar 		    m0->m_pkthdr.l4hlen;
2604d76bbe17SJohn Baldwin 		cflags = 0;
2605d76bbe17SJohn Baldwin 		nsegs = count_mbuf_nsegs(m0, immhdrs, &cflags);
2606d76bbe17SJohn Baldwin 		MPASS(cflags == mbuf_cflags(m0));
2607786099deSNavdeep Parhar 		set_mbuf_eo_nsegs(m0, nsegs);
2608786099deSNavdeep Parhar 		set_mbuf_eo_len16(m0,
2609786099deSNavdeep Parhar 		    txpkt_eo_len16(nsegs, immhdrs, needs_tso(m0)));
2610786099deSNavdeep Parhar 	}
2611786099deSNavdeep Parhar #endif
26127951040fSNavdeep Parhar #endif
26137951040fSNavdeep Parhar 	MPASS(m0 == *mp);
26147951040fSNavdeep Parhar 	return (0);
26157951040fSNavdeep Parhar }
26167951040fSNavdeep Parhar 
26177951040fSNavdeep Parhar void *
26187951040fSNavdeep Parhar start_wrq_wr(struct sge_wrq *wrq, int len16, struct wrq_cookie *cookie)
26197951040fSNavdeep Parhar {
26207951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
26217951040fSNavdeep Parhar 	struct adapter *sc = wrq->adapter;
26227951040fSNavdeep Parhar 	int ndesc, available;
26237951040fSNavdeep Parhar 	struct wrqe *wr;
26247951040fSNavdeep Parhar 	void *w;
26257951040fSNavdeep Parhar 
26267951040fSNavdeep Parhar 	MPASS(len16 > 0);
26277951040fSNavdeep Parhar 	ndesc = howmany(len16, EQ_ESIZE / 16);
26287951040fSNavdeep Parhar 	MPASS(ndesc > 0 && ndesc <= SGE_MAX_WR_NDESC);
26297951040fSNavdeep Parhar 
26307951040fSNavdeep Parhar 	EQ_LOCK(eq);
26317951040fSNavdeep Parhar 
26328d6ae10aSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list))
26337951040fSNavdeep Parhar 		drain_wrq_wr_list(sc, wrq);
26347951040fSNavdeep Parhar 
26357951040fSNavdeep Parhar 	if (!STAILQ_EMPTY(&wrq->wr_list)) {
26367951040fSNavdeep Parhar slowpath:
26377951040fSNavdeep Parhar 		EQ_UNLOCK(eq);
26387951040fSNavdeep Parhar 		wr = alloc_wrqe(len16 * 16, wrq);
26397951040fSNavdeep Parhar 		if (__predict_false(wr == NULL))
26407951040fSNavdeep Parhar 			return (NULL);
26417951040fSNavdeep Parhar 		cookie->pidx = -1;
26427951040fSNavdeep Parhar 		cookie->ndesc = ndesc;
26437951040fSNavdeep Parhar 		return (&wr->wr);
26447951040fSNavdeep Parhar 	}
26457951040fSNavdeep Parhar 
26467951040fSNavdeep Parhar 	eq->cidx = read_hw_cidx(eq);
26477951040fSNavdeep Parhar 	if (eq->pidx == eq->cidx)
26487951040fSNavdeep Parhar 		available = eq->sidx - 1;
26497951040fSNavdeep Parhar 	else
26507951040fSNavdeep Parhar 		available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
26517951040fSNavdeep Parhar 	if (available < ndesc)
26527951040fSNavdeep Parhar 		goto slowpath;
26537951040fSNavdeep Parhar 
26547951040fSNavdeep Parhar 	cookie->pidx = eq->pidx;
26557951040fSNavdeep Parhar 	cookie->ndesc = ndesc;
26567951040fSNavdeep Parhar 	TAILQ_INSERT_TAIL(&wrq->incomplete_wrs, cookie, link);
26577951040fSNavdeep Parhar 
26587951040fSNavdeep Parhar 	w = &eq->desc[eq->pidx];
26597951040fSNavdeep Parhar 	IDXINCR(eq->pidx, ndesc, eq->sidx);
2660f50c49ccSNavdeep Parhar 	if (__predict_false(cookie->pidx + ndesc > eq->sidx)) {
26617951040fSNavdeep Parhar 		w = &wrq->ss[0];
26627951040fSNavdeep Parhar 		wrq->ss_pidx = cookie->pidx;
26637951040fSNavdeep Parhar 		wrq->ss_len = len16 * 16;
26647951040fSNavdeep Parhar 	}
26657951040fSNavdeep Parhar 
26667951040fSNavdeep Parhar 	EQ_UNLOCK(eq);
26677951040fSNavdeep Parhar 
26687951040fSNavdeep Parhar 	return (w);
26697951040fSNavdeep Parhar }
26707951040fSNavdeep Parhar 
26717951040fSNavdeep Parhar void
26727951040fSNavdeep Parhar commit_wrq_wr(struct sge_wrq *wrq, void *w, struct wrq_cookie *cookie)
26737951040fSNavdeep Parhar {
26747951040fSNavdeep Parhar 	struct sge_eq *eq = &wrq->eq;
26757951040fSNavdeep Parhar 	struct adapter *sc = wrq->adapter;
26767951040fSNavdeep Parhar 	int ndesc, pidx;
26777951040fSNavdeep Parhar 	struct wrq_cookie *prev, *next;
26787951040fSNavdeep Parhar 
26797951040fSNavdeep Parhar 	if (cookie->pidx == -1) {
26807951040fSNavdeep Parhar 		struct wrqe *wr = __containerof(w, struct wrqe, wr);
26817951040fSNavdeep Parhar 
26827951040fSNavdeep Parhar 		t4_wrq_tx(sc, wr);
26837951040fSNavdeep Parhar 		return;
26847951040fSNavdeep Parhar 	}
26857951040fSNavdeep Parhar 
26867951040fSNavdeep Parhar 	if (__predict_false(w == &wrq->ss[0])) {
26877951040fSNavdeep Parhar 		int n = (eq->sidx - wrq->ss_pidx) * EQ_ESIZE;
26887951040fSNavdeep Parhar 
26897951040fSNavdeep Parhar 		MPASS(wrq->ss_len > n);	/* WR had better wrap around. */
26907951040fSNavdeep Parhar 		bcopy(&wrq->ss[0], &eq->desc[wrq->ss_pidx], n);
26917951040fSNavdeep Parhar 		bcopy(&wrq->ss[n], &eq->desc[0], wrq->ss_len - n);
26927951040fSNavdeep Parhar 		wrq->tx_wrs_ss++;
26937951040fSNavdeep Parhar 	} else
26947951040fSNavdeep Parhar 		wrq->tx_wrs_direct++;
26957951040fSNavdeep Parhar 
26967951040fSNavdeep Parhar 	EQ_LOCK(eq);
26978d6ae10aSNavdeep Parhar 	ndesc = cookie->ndesc;	/* Can be more than SGE_MAX_WR_NDESC here. */
26988d6ae10aSNavdeep Parhar 	pidx = cookie->pidx;
26998d6ae10aSNavdeep Parhar 	MPASS(pidx >= 0 && pidx < eq->sidx);
27007951040fSNavdeep Parhar 	prev = TAILQ_PREV(cookie, wrq_incomplete_wrs, link);
27017951040fSNavdeep Parhar 	next = TAILQ_NEXT(cookie, link);
27027951040fSNavdeep Parhar 	if (prev == NULL) {
27037951040fSNavdeep Parhar 		MPASS(pidx == eq->dbidx);
27042e09fe91SNavdeep Parhar 		if (next == NULL || ndesc >= 16) {
27052e09fe91SNavdeep Parhar 			int available;
27062e09fe91SNavdeep Parhar 			struct fw_eth_tx_pkt_wr *dst;	/* any fw WR struct will do */
27072e09fe91SNavdeep Parhar 
27082e09fe91SNavdeep Parhar 			/*
27092e09fe91SNavdeep Parhar 			 * Note that the WR via which we'll request tx updates
27102e09fe91SNavdeep Parhar 			 * is at pidx and not eq->pidx, which has moved on
27112e09fe91SNavdeep Parhar 			 * already.
27122e09fe91SNavdeep Parhar 			 */
27132e09fe91SNavdeep Parhar 			dst = (void *)&eq->desc[pidx];
27142e09fe91SNavdeep Parhar 			available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
27152e09fe91SNavdeep Parhar 			if (available < eq->sidx / 4 &&
27162e09fe91SNavdeep Parhar 			    atomic_cmpset_int(&eq->equiq, 0, 1)) {
2717ddf09ad6SNavdeep Parhar 				/*
2718ddf09ad6SNavdeep Parhar 				 * XXX: This is not 100% reliable with some
2719ddf09ad6SNavdeep Parhar 				 * types of WRs.  But this is a very unusual
2720ddf09ad6SNavdeep Parhar 				 * situation for an ofld/ctrl queue anyway.
2721ddf09ad6SNavdeep Parhar 				 */
27222e09fe91SNavdeep Parhar 				dst->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ |
27232e09fe91SNavdeep Parhar 				    F_FW_WR_EQUEQ);
27242e09fe91SNavdeep Parhar 			}
27252e09fe91SNavdeep Parhar 
27267951040fSNavdeep Parhar 			ring_eq_db(wrq->adapter, eq, ndesc);
27272e09fe91SNavdeep Parhar 		} else {
27287951040fSNavdeep Parhar 			MPASS(IDXDIFF(next->pidx, pidx, eq->sidx) == ndesc);
27297951040fSNavdeep Parhar 			next->pidx = pidx;
27307951040fSNavdeep Parhar 			next->ndesc += ndesc;
27317951040fSNavdeep Parhar 		}
27327951040fSNavdeep Parhar 	} else {
27337951040fSNavdeep Parhar 		MPASS(IDXDIFF(pidx, prev->pidx, eq->sidx) == prev->ndesc);
27347951040fSNavdeep Parhar 		prev->ndesc += ndesc;
27357951040fSNavdeep Parhar 	}
27367951040fSNavdeep Parhar 	TAILQ_REMOVE(&wrq->incomplete_wrs, cookie, link);
27377951040fSNavdeep Parhar 
27387951040fSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs) && !STAILQ_EMPTY(&wrq->wr_list))
27397951040fSNavdeep Parhar 		drain_wrq_wr_list(sc, wrq);
27407951040fSNavdeep Parhar 
27417951040fSNavdeep Parhar #ifdef INVARIANTS
27427951040fSNavdeep Parhar 	if (TAILQ_EMPTY(&wrq->incomplete_wrs)) {
27437951040fSNavdeep Parhar 		/* Doorbell must have caught up to the pidx. */
27447951040fSNavdeep Parhar 		MPASS(wrq->eq.pidx == wrq->eq.dbidx);
27457951040fSNavdeep Parhar 	}
27467951040fSNavdeep Parhar #endif
27477951040fSNavdeep Parhar 	EQ_UNLOCK(eq);
27487951040fSNavdeep Parhar }
27497951040fSNavdeep Parhar 
27507951040fSNavdeep Parhar static u_int
27517951040fSNavdeep Parhar can_resume_eth_tx(struct mp_ring *r)
27527951040fSNavdeep Parhar {
27537951040fSNavdeep Parhar 	struct sge_eq *eq = r->cookie;
27547951040fSNavdeep Parhar 
27557951040fSNavdeep Parhar 	return (total_available_tx_desc(eq) > eq->sidx / 8);
27567951040fSNavdeep Parhar }
27577951040fSNavdeep Parhar 
27587951040fSNavdeep Parhar static inline int
27597951040fSNavdeep Parhar cannot_use_txpkts(struct mbuf *m)
27607951040fSNavdeep Parhar {
27617951040fSNavdeep Parhar 	/* maybe put a GL limit too, to avoid silliness? */
27627951040fSNavdeep Parhar 
2763bddf7343SJohn Baldwin 	return (needs_tso(m) || (mbuf_cflags(m) & (MC_RAW_WR | MC_TLS)) != 0);
27647951040fSNavdeep Parhar }
27657951040fSNavdeep Parhar 
27661404daa7SNavdeep Parhar static inline int
27671404daa7SNavdeep Parhar discard_tx(struct sge_eq *eq)
27681404daa7SNavdeep Parhar {
27691404daa7SNavdeep Parhar 
27701404daa7SNavdeep Parhar 	return ((eq->flags & (EQ_ENABLED | EQ_QFLUSH)) != EQ_ENABLED);
27711404daa7SNavdeep Parhar }
27721404daa7SNavdeep Parhar 
27735cdaef71SJohn Baldwin static inline int
27745cdaef71SJohn Baldwin wr_can_update_eq(struct fw_eth_tx_pkts_wr *wr)
27755cdaef71SJohn Baldwin {
27765cdaef71SJohn Baldwin 
27775cdaef71SJohn Baldwin 	switch (G_FW_WR_OP(be32toh(wr->op_pkd))) {
27785cdaef71SJohn Baldwin 	case FW_ULPTX_WR:
27795cdaef71SJohn Baldwin 	case FW_ETH_TX_PKT_WR:
27805cdaef71SJohn Baldwin 	case FW_ETH_TX_PKTS_WR:
2781693a9dfcSNavdeep Parhar 	case FW_ETH_TX_PKTS2_WR:
27825cdaef71SJohn Baldwin 	case FW_ETH_TX_PKT_VM_WR:
27835cdaef71SJohn Baldwin 		return (1);
27845cdaef71SJohn Baldwin 	default:
27855cdaef71SJohn Baldwin 		return (0);
27865cdaef71SJohn Baldwin 	}
27875cdaef71SJohn Baldwin }
27885cdaef71SJohn Baldwin 
27897951040fSNavdeep Parhar /*
27907951040fSNavdeep Parhar  * r->items[cidx] to r->items[pidx], with a wraparound at r->size, are ready to
27917951040fSNavdeep Parhar  * be consumed.  Return the actual number consumed.  0 indicates a stall.
27927951040fSNavdeep Parhar  */
27937951040fSNavdeep Parhar static u_int
27947951040fSNavdeep Parhar eth_tx(struct mp_ring *r, u_int cidx, u_int pidx)
27957951040fSNavdeep Parhar {
27967951040fSNavdeep Parhar 	struct sge_txq *txq = r->cookie;
27977951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
27987951040fSNavdeep Parhar 	struct ifnet *ifp = txq->ifp;
2799fe2ebb76SJohn Baldwin 	struct vi_info *vi = ifp->if_softc;
2800fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
28017951040fSNavdeep Parhar 	struct adapter *sc = pi->adapter;
28027951040fSNavdeep Parhar 	u_int total, remaining;		/* # of packets */
28037951040fSNavdeep Parhar 	u_int available, dbdiff;	/* # of hardware descriptors */
28047951040fSNavdeep Parhar 	u_int n, next_cidx;
28057951040fSNavdeep Parhar 	struct mbuf *m0, *tail;
28067951040fSNavdeep Parhar 	struct txpkts txp;
28077951040fSNavdeep Parhar 	struct fw_eth_tx_pkts_wr *wr;	/* any fw WR struct will do */
28087951040fSNavdeep Parhar 
28097951040fSNavdeep Parhar 	remaining = IDXDIFF(pidx, cidx, r->size);
28107951040fSNavdeep Parhar 	MPASS(remaining > 0);	/* Must not be called without work to do. */
28117951040fSNavdeep Parhar 	total = 0;
28127951040fSNavdeep Parhar 
28137951040fSNavdeep Parhar 	TXQ_LOCK(txq);
28141404daa7SNavdeep Parhar 	if (__predict_false(discard_tx(eq))) {
28157951040fSNavdeep Parhar 		while (cidx != pidx) {
28167951040fSNavdeep Parhar 			m0 = r->items[cidx];
28177951040fSNavdeep Parhar 			m_freem(m0);
28187951040fSNavdeep Parhar 			if (++cidx == r->size)
28197951040fSNavdeep Parhar 				cidx = 0;
28207951040fSNavdeep Parhar 		}
28217951040fSNavdeep Parhar 		reclaim_tx_descs(txq, 2048);
28227951040fSNavdeep Parhar 		total = remaining;
28237951040fSNavdeep Parhar 		goto done;
28247951040fSNavdeep Parhar 	}
28257951040fSNavdeep Parhar 
28267951040fSNavdeep Parhar 	/* How many hardware descriptors do we have readily available. */
28277951040fSNavdeep Parhar 	if (eq->pidx == eq->cidx)
28287951040fSNavdeep Parhar 		available = eq->sidx - 1;
28297951040fSNavdeep Parhar 	else
28307951040fSNavdeep Parhar 		available = IDXDIFF(eq->cidx, eq->pidx, eq->sidx) - 1;
28317951040fSNavdeep Parhar 	dbdiff = IDXDIFF(eq->pidx, eq->dbidx, eq->sidx);
28327951040fSNavdeep Parhar 
28337951040fSNavdeep Parhar 	while (remaining > 0) {
28347951040fSNavdeep Parhar 
28357951040fSNavdeep Parhar 		m0 = r->items[cidx];
28367951040fSNavdeep Parhar 		M_ASSERTPKTHDR(m0);
28377951040fSNavdeep Parhar 		MPASS(m0->m_nextpkt == NULL);
28387951040fSNavdeep Parhar 
2839bddf7343SJohn Baldwin 		if (available < howmany(mbuf_len16(m0), EQ_ESIZE / 16)) {
2840bddf7343SJohn Baldwin 			MPASS(howmany(mbuf_len16(m0), EQ_ESIZE / 16) <= 64);
28417951040fSNavdeep Parhar 			available += reclaim_tx_descs(txq, 64);
28427951040fSNavdeep Parhar 			if (available < howmany(mbuf_len16(m0), EQ_ESIZE / 16))
28437951040fSNavdeep Parhar 				break;	/* out of descriptors */
28447951040fSNavdeep Parhar 		}
28457951040fSNavdeep Parhar 
28467951040fSNavdeep Parhar 		next_cidx = cidx + 1;
28477951040fSNavdeep Parhar 		if (__predict_false(next_cidx == r->size))
28487951040fSNavdeep Parhar 			next_cidx = 0;
28497951040fSNavdeep Parhar 
28507951040fSNavdeep Parhar 		wr = (void *)&eq->desc[eq->pidx];
2851bddf7343SJohn Baldwin 		if (mbuf_cflags(m0) & MC_RAW_WR) {
2852bddf7343SJohn Baldwin 			total++;
2853bddf7343SJohn Baldwin 			remaining--;
2854bddf7343SJohn Baldwin 			n = write_raw_wr(txq, (void *)wr, m0, available);
2855bddf7343SJohn Baldwin #ifdef KERN_TLS
2856bddf7343SJohn Baldwin 		} else if (mbuf_cflags(m0) & MC_TLS) {
2857bddf7343SJohn Baldwin 			total++;
2858bddf7343SJohn Baldwin 			remaining--;
2859bddf7343SJohn Baldwin 			ETHER_BPF_MTAP(ifp, m0);
2860bddf7343SJohn Baldwin 			n = t6_ktls_write_wr(txq,(void *)wr, m0,
2861bddf7343SJohn Baldwin 			    mbuf_nsegs(m0), available);
2862bddf7343SJohn Baldwin #endif
2863bddf7343SJohn Baldwin 		} else if (sc->flags & IS_VF) {
28646af45170SJohn Baldwin 			total++;
28656af45170SJohn Baldwin 			remaining--;
28666af45170SJohn Baldwin 			ETHER_BPF_MTAP(ifp, m0);
2867472a6004SNavdeep Parhar 			n = write_txpkt_vm_wr(sc, txq, (void *)wr, m0,
2868472a6004SNavdeep Parhar 			    available);
28696af45170SJohn Baldwin 		} else if (remaining > 1 &&
28707951040fSNavdeep Parhar 		    try_txpkts(m0, r->items[next_cidx], &txp, available) == 0) {
28717951040fSNavdeep Parhar 
28727951040fSNavdeep Parhar 			/* pkts at cidx, next_cidx should both be in txp. */
28737951040fSNavdeep Parhar 			MPASS(txp.npkt == 2);
28747951040fSNavdeep Parhar 			tail = r->items[next_cidx];
28757951040fSNavdeep Parhar 			MPASS(tail->m_nextpkt == NULL);
28767951040fSNavdeep Parhar 			ETHER_BPF_MTAP(ifp, m0);
28777951040fSNavdeep Parhar 			ETHER_BPF_MTAP(ifp, tail);
28787951040fSNavdeep Parhar 			m0->m_nextpkt = tail;
28797951040fSNavdeep Parhar 
28807951040fSNavdeep Parhar 			if (__predict_false(++next_cidx == r->size))
28817951040fSNavdeep Parhar 				next_cidx = 0;
28827951040fSNavdeep Parhar 
28837951040fSNavdeep Parhar 			while (next_cidx != pidx) {
28847951040fSNavdeep Parhar 				if (add_to_txpkts(r->items[next_cidx], &txp,
28857951040fSNavdeep Parhar 				    available) != 0)
28867951040fSNavdeep Parhar 					break;
28877951040fSNavdeep Parhar 				tail->m_nextpkt = r->items[next_cidx];
28887951040fSNavdeep Parhar 				tail = tail->m_nextpkt;
28897951040fSNavdeep Parhar 				ETHER_BPF_MTAP(ifp, tail);
28907951040fSNavdeep Parhar 				if (__predict_false(++next_cidx == r->size))
28917951040fSNavdeep Parhar 					next_cidx = 0;
28927951040fSNavdeep Parhar 			}
28937951040fSNavdeep Parhar 
2894c0236bd9SNavdeep Parhar 			n = write_txpkts_wr(sc, txq, wr, m0, &txp, available);
28957951040fSNavdeep Parhar 			total += txp.npkt;
28967951040fSNavdeep Parhar 			remaining -= txp.npkt;
28977951040fSNavdeep Parhar 		} else {
28987951040fSNavdeep Parhar 			total++;
28997951040fSNavdeep Parhar 			remaining--;
29007951040fSNavdeep Parhar 			ETHER_BPF_MTAP(ifp, m0);
2901c0236bd9SNavdeep Parhar 			n = write_txpkt_wr(sc, txq, (void *)wr, m0, available);
29027951040fSNavdeep Parhar 		}
2903bddf7343SJohn Baldwin 		MPASS(n >= 1 && n <= available);
2904bddf7343SJohn Baldwin 		if (!(mbuf_cflags(m0) & MC_TLS))
2905bddf7343SJohn Baldwin 			MPASS(n <= SGE_MAX_WR_NDESC);
29067951040fSNavdeep Parhar 
29077951040fSNavdeep Parhar 		available -= n;
29087951040fSNavdeep Parhar 		dbdiff += n;
29097951040fSNavdeep Parhar 		IDXINCR(eq->pidx, n, eq->sidx);
29107951040fSNavdeep Parhar 
29115cdaef71SJohn Baldwin 		if (wr_can_update_eq(wr)) {
29127951040fSNavdeep Parhar 			if (total_available_tx_desc(eq) < eq->sidx / 4 &&
29137951040fSNavdeep Parhar 			    atomic_cmpset_int(&eq->equiq, 0, 1)) {
29147951040fSNavdeep Parhar 				wr->equiq_to_len16 |= htobe32(F_FW_WR_EQUIQ |
29157951040fSNavdeep Parhar 				    F_FW_WR_EQUEQ);
29167951040fSNavdeep Parhar 				eq->equeqidx = eq->pidx;
29175cdaef71SJohn Baldwin 			} else if (IDXDIFF(eq->pidx, eq->equeqidx, eq->sidx) >=
29185cdaef71SJohn Baldwin 			    32) {
29197951040fSNavdeep Parhar 				wr->equiq_to_len16 |= htobe32(F_FW_WR_EQUEQ);
29207951040fSNavdeep Parhar 				eq->equeqidx = eq->pidx;
29217951040fSNavdeep Parhar 			}
29225cdaef71SJohn Baldwin 		}
29237951040fSNavdeep Parhar 
29247951040fSNavdeep Parhar 		if (dbdiff >= 16 && remaining >= 4) {
29257951040fSNavdeep Parhar 			ring_eq_db(sc, eq, dbdiff);
29267951040fSNavdeep Parhar 			available += reclaim_tx_descs(txq, 4 * dbdiff);
29277951040fSNavdeep Parhar 			dbdiff = 0;
29287951040fSNavdeep Parhar 		}
29297951040fSNavdeep Parhar 
29307951040fSNavdeep Parhar 		cidx = next_cidx;
29317951040fSNavdeep Parhar 	}
29327951040fSNavdeep Parhar 	if (dbdiff != 0) {
29337951040fSNavdeep Parhar 		ring_eq_db(sc, eq, dbdiff);
29347951040fSNavdeep Parhar 		reclaim_tx_descs(txq, 32);
29357951040fSNavdeep Parhar 	}
29367951040fSNavdeep Parhar done:
29377951040fSNavdeep Parhar 	TXQ_UNLOCK(txq);
29387951040fSNavdeep Parhar 
29397951040fSNavdeep Parhar 	return (total);
2940733b9277SNavdeep Parhar }
2941733b9277SNavdeep Parhar 
294254e4ee71SNavdeep Parhar static inline void
294354e4ee71SNavdeep Parhar init_iq(struct sge_iq *iq, struct adapter *sc, int tmr_idx, int pktc_idx,
2944b2daa9a9SNavdeep Parhar     int qsize)
294554e4ee71SNavdeep Parhar {
2946b2daa9a9SNavdeep Parhar 
294754e4ee71SNavdeep Parhar 	KASSERT(tmr_idx >= 0 && tmr_idx < SGE_NTIMERS,
294854e4ee71SNavdeep Parhar 	    ("%s: bad tmr_idx %d", __func__, tmr_idx));
294954e4ee71SNavdeep Parhar 	KASSERT(pktc_idx < SGE_NCOUNTERS,	/* -ve is ok, means don't use */
295054e4ee71SNavdeep Parhar 	    ("%s: bad pktc_idx %d", __func__, pktc_idx));
295154e4ee71SNavdeep Parhar 
295254e4ee71SNavdeep Parhar 	iq->flags = 0;
295354e4ee71SNavdeep Parhar 	iq->adapter = sc;
29547a32954cSNavdeep Parhar 	iq->intr_params = V_QINTR_TIMER_IDX(tmr_idx);
29557a32954cSNavdeep Parhar 	iq->intr_pktc_idx = SGE_NCOUNTERS - 1;
29567a32954cSNavdeep Parhar 	if (pktc_idx >= 0) {
29577a32954cSNavdeep Parhar 		iq->intr_params |= F_QINTR_CNT_EN;
295854e4ee71SNavdeep Parhar 		iq->intr_pktc_idx = pktc_idx;
29597a32954cSNavdeep Parhar 	}
2960d14b0ac1SNavdeep Parhar 	iq->qsize = roundup2(qsize, 16);	/* See FW_IQ_CMD/iqsize */
296190e7434aSNavdeep Parhar 	iq->sidx = iq->qsize - sc->params.sge.spg_len / IQ_ESIZE;
296254e4ee71SNavdeep Parhar }
296354e4ee71SNavdeep Parhar 
296454e4ee71SNavdeep Parhar static inline void
2965e3207e19SNavdeep Parhar init_fl(struct adapter *sc, struct sge_fl *fl, int qsize, int maxp, char *name)
296654e4ee71SNavdeep Parhar {
29671458bff9SNavdeep Parhar 
296854e4ee71SNavdeep Parhar 	fl->qsize = qsize;
296990e7434aSNavdeep Parhar 	fl->sidx = qsize - sc->params.sge.spg_len / EQ_ESIZE;
297054e4ee71SNavdeep Parhar 	strlcpy(fl->lockname, name, sizeof(fl->lockname));
2971e3207e19SNavdeep Parhar 	if (sc->flags & BUF_PACKING_OK &&
2972e3207e19SNavdeep Parhar 	    ((!is_t4(sc) && buffer_packing) ||	/* T5+: enabled unless 0 */
2973e3207e19SNavdeep Parhar 	    (is_t4(sc) && buffer_packing == 1)))/* T4: disabled unless 1 */
29741458bff9SNavdeep Parhar 		fl->flags |= FL_BUF_PACKING;
297546e1e307SNavdeep Parhar 	fl->zidx = find_refill_source(sc, maxp, fl->flags & FL_BUF_PACKING);
297646e1e307SNavdeep Parhar 	fl->safe_zidx = sc->sge.safe_zidx;
297754e4ee71SNavdeep Parhar }
297854e4ee71SNavdeep Parhar 
297954e4ee71SNavdeep Parhar static inline void
298090e7434aSNavdeep Parhar init_eq(struct adapter *sc, struct sge_eq *eq, int eqtype, int qsize,
298190e7434aSNavdeep Parhar     uint8_t tx_chan, uint16_t iqid, char *name)
298254e4ee71SNavdeep Parhar {
2983733b9277SNavdeep Parhar 	KASSERT(eqtype <= EQ_TYPEMASK, ("%s: bad qtype %d", __func__, eqtype));
2984733b9277SNavdeep Parhar 
2985733b9277SNavdeep Parhar 	eq->flags = eqtype & EQ_TYPEMASK;
2986733b9277SNavdeep Parhar 	eq->tx_chan = tx_chan;
2987733b9277SNavdeep Parhar 	eq->iqid = iqid;
298890e7434aSNavdeep Parhar 	eq->sidx = qsize - sc->params.sge.spg_len / EQ_ESIZE;
2989f7dfe243SNavdeep Parhar 	strlcpy(eq->lockname, name, sizeof(eq->lockname));
299054e4ee71SNavdeep Parhar }
299154e4ee71SNavdeep Parhar 
299254e4ee71SNavdeep Parhar static int
299354e4ee71SNavdeep Parhar alloc_ring(struct adapter *sc, size_t len, bus_dma_tag_t *tag,
299454e4ee71SNavdeep Parhar     bus_dmamap_t *map, bus_addr_t *pa, void **va)
299554e4ee71SNavdeep Parhar {
299654e4ee71SNavdeep Parhar 	int rc;
299754e4ee71SNavdeep Parhar 
299854e4ee71SNavdeep Parhar 	rc = bus_dma_tag_create(sc->dmat, 512, 0, BUS_SPACE_MAXADDR,
299954e4ee71SNavdeep Parhar 	    BUS_SPACE_MAXADDR, NULL, NULL, len, 1, len, 0, NULL, NULL, tag);
300054e4ee71SNavdeep Parhar 	if (rc != 0) {
300154e4ee71SNavdeep Parhar 		device_printf(sc->dev, "cannot allocate DMA tag: %d\n", rc);
300254e4ee71SNavdeep Parhar 		goto done;
300354e4ee71SNavdeep Parhar 	}
300454e4ee71SNavdeep Parhar 
300554e4ee71SNavdeep Parhar 	rc = bus_dmamem_alloc(*tag, va,
300654e4ee71SNavdeep Parhar 	    BUS_DMA_WAITOK | BUS_DMA_COHERENT | BUS_DMA_ZERO, map);
300754e4ee71SNavdeep Parhar 	if (rc != 0) {
300854e4ee71SNavdeep Parhar 		device_printf(sc->dev, "cannot allocate DMA memory: %d\n", rc);
300954e4ee71SNavdeep Parhar 		goto done;
301054e4ee71SNavdeep Parhar 	}
301154e4ee71SNavdeep Parhar 
301254e4ee71SNavdeep Parhar 	rc = bus_dmamap_load(*tag, *map, *va, len, oneseg_dma_callback, pa, 0);
301354e4ee71SNavdeep Parhar 	if (rc != 0) {
301454e4ee71SNavdeep Parhar 		device_printf(sc->dev, "cannot load DMA map: %d\n", rc);
301554e4ee71SNavdeep Parhar 		goto done;
301654e4ee71SNavdeep Parhar 	}
301754e4ee71SNavdeep Parhar done:
301854e4ee71SNavdeep Parhar 	if (rc)
301954e4ee71SNavdeep Parhar 		free_ring(sc, *tag, *map, *pa, *va);
302054e4ee71SNavdeep Parhar 
302154e4ee71SNavdeep Parhar 	return (rc);
302254e4ee71SNavdeep Parhar }
302354e4ee71SNavdeep Parhar 
302454e4ee71SNavdeep Parhar static int
302554e4ee71SNavdeep Parhar free_ring(struct adapter *sc, bus_dma_tag_t tag, bus_dmamap_t map,
302654e4ee71SNavdeep Parhar     bus_addr_t pa, void *va)
302754e4ee71SNavdeep Parhar {
302854e4ee71SNavdeep Parhar 	if (pa)
302954e4ee71SNavdeep Parhar 		bus_dmamap_unload(tag, map);
303054e4ee71SNavdeep Parhar 	if (va)
303154e4ee71SNavdeep Parhar 		bus_dmamem_free(tag, va, map);
303254e4ee71SNavdeep Parhar 	if (tag)
303354e4ee71SNavdeep Parhar 		bus_dma_tag_destroy(tag);
303454e4ee71SNavdeep Parhar 
303554e4ee71SNavdeep Parhar 	return (0);
303654e4ee71SNavdeep Parhar }
303754e4ee71SNavdeep Parhar 
303854e4ee71SNavdeep Parhar /*
303954e4ee71SNavdeep Parhar  * Allocates the ring for an ingress queue and an optional freelist.  If the
304054e4ee71SNavdeep Parhar  * freelist is specified it will be allocated and then associated with the
304154e4ee71SNavdeep Parhar  * ingress queue.
304254e4ee71SNavdeep Parhar  *
304354e4ee71SNavdeep Parhar  * Returns errno on failure.  Resources allocated up to that point may still be
304454e4ee71SNavdeep Parhar  * allocated.  Caller is responsible for cleanup in case this function fails.
304554e4ee71SNavdeep Parhar  *
3046f549e352SNavdeep Parhar  * If the ingress queue will take interrupts directly then the intr_idx
3047f549e352SNavdeep Parhar  * specifies the vector, starting from 0.  -1 means the interrupts for this
3048f549e352SNavdeep Parhar  * queue should be forwarded to the fwq.
304954e4ee71SNavdeep Parhar  */
305054e4ee71SNavdeep Parhar static int
3051fe2ebb76SJohn Baldwin alloc_iq_fl(struct vi_info *vi, struct sge_iq *iq, struct sge_fl *fl,
3052bc14b14dSNavdeep Parhar     int intr_idx, int cong)
305354e4ee71SNavdeep Parhar {
305454e4ee71SNavdeep Parhar 	int rc, i, cntxt_id;
305554e4ee71SNavdeep Parhar 	size_t len;
305654e4ee71SNavdeep Parhar 	struct fw_iq_cmd c;
3057fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
305854e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
305990e7434aSNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
306054e4ee71SNavdeep Parhar 	__be32 v = 0;
306154e4ee71SNavdeep Parhar 
3062b2daa9a9SNavdeep Parhar 	len = iq->qsize * IQ_ESIZE;
306354e4ee71SNavdeep Parhar 	rc = alloc_ring(sc, len, &iq->desc_tag, &iq->desc_map, &iq->ba,
306454e4ee71SNavdeep Parhar 	    (void **)&iq->desc);
306554e4ee71SNavdeep Parhar 	if (rc != 0)
306654e4ee71SNavdeep Parhar 		return (rc);
306754e4ee71SNavdeep Parhar 
306854e4ee71SNavdeep Parhar 	bzero(&c, sizeof(c));
306954e4ee71SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_IQ_CMD) | F_FW_CMD_REQUEST |
307054e4ee71SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_IQ_CMD_PFN(sc->pf) |
307154e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_VFN(0));
307254e4ee71SNavdeep Parhar 
307354e4ee71SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_IQ_CMD_ALLOC | F_FW_IQ_CMD_IQSTART |
307454e4ee71SNavdeep Parhar 	    FW_LEN16(c));
307554e4ee71SNavdeep Parhar 
307654e4ee71SNavdeep Parhar 	/* Special handling for firmware event queue */
307754e4ee71SNavdeep Parhar 	if (iq == &sc->sge.fwq)
307854e4ee71SNavdeep Parhar 		v |= F_FW_IQ_CMD_IQASYNCH;
307954e4ee71SNavdeep Parhar 
3080f549e352SNavdeep Parhar 	if (intr_idx < 0) {
3081f549e352SNavdeep Parhar 		/* Forwarded interrupts, all headed to fwq */
3082f549e352SNavdeep Parhar 		v |= F_FW_IQ_CMD_IQANDST;
3083f549e352SNavdeep Parhar 		v |= V_FW_IQ_CMD_IQANDSTINDEX(sc->sge.fwq.cntxt_id);
3084f549e352SNavdeep Parhar 	} else {
308554e4ee71SNavdeep Parhar 		KASSERT(intr_idx < sc->intr_count,
308654e4ee71SNavdeep Parhar 		    ("%s: invalid direct intr_idx %d", __func__, intr_idx));
308754e4ee71SNavdeep Parhar 		v |= V_FW_IQ_CMD_IQANDSTINDEX(intr_idx);
3088f549e352SNavdeep Parhar 	}
308954e4ee71SNavdeep Parhar 
309054e4ee71SNavdeep Parhar 	c.type_to_iqandstindex = htobe32(v |
309154e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_TYPE(FW_IQ_TYPE_FL_INT_CAP) |
3092fe2ebb76SJohn Baldwin 	    V_FW_IQ_CMD_VIID(vi->viid) |
309354e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_IQANUD(X_UPDATEDELIVERY_INTERRUPT));
309454e4ee71SNavdeep Parhar 	c.iqdroprss_to_iqesize = htobe16(V_FW_IQ_CMD_IQPCIECH(pi->tx_chan) |
309554e4ee71SNavdeep Parhar 	    F_FW_IQ_CMD_IQGTSMODE |
309654e4ee71SNavdeep Parhar 	    V_FW_IQ_CMD_IQINTCNTTHRESH(iq->intr_pktc_idx) |
3097b2daa9a9SNavdeep Parhar 	    V_FW_IQ_CMD_IQESIZE(ilog2(IQ_ESIZE) - 4));
309854e4ee71SNavdeep Parhar 	c.iqsize = htobe16(iq->qsize);
309954e4ee71SNavdeep Parhar 	c.iqaddr = htobe64(iq->ba);
3100bc14b14dSNavdeep Parhar 	if (cong >= 0)
3101bc14b14dSNavdeep Parhar 		c.iqns_to_fl0congen = htobe32(F_FW_IQ_CMD_IQFLINTCONGEN);
310254e4ee71SNavdeep Parhar 
310354e4ee71SNavdeep Parhar 	if (fl) {
310454e4ee71SNavdeep Parhar 		mtx_init(&fl->fl_lock, fl->lockname, NULL, MTX_DEF);
310554e4ee71SNavdeep Parhar 
3106b2daa9a9SNavdeep Parhar 		len = fl->qsize * EQ_ESIZE;
310754e4ee71SNavdeep Parhar 		rc = alloc_ring(sc, len, &fl->desc_tag, &fl->desc_map,
310854e4ee71SNavdeep Parhar 		    &fl->ba, (void **)&fl->desc);
310954e4ee71SNavdeep Parhar 		if (rc)
311054e4ee71SNavdeep Parhar 			return (rc);
311154e4ee71SNavdeep Parhar 
311254e4ee71SNavdeep Parhar 		/* Allocate space for one software descriptor per buffer. */
311354e4ee71SNavdeep Parhar 		rc = alloc_fl_sdesc(fl);
311454e4ee71SNavdeep Parhar 		if (rc != 0) {
311554e4ee71SNavdeep Parhar 			device_printf(sc->dev,
311654e4ee71SNavdeep Parhar 			    "failed to setup fl software descriptors: %d\n",
311754e4ee71SNavdeep Parhar 			    rc);
311854e4ee71SNavdeep Parhar 			return (rc);
311954e4ee71SNavdeep Parhar 		}
31204d6db4e0SNavdeep Parhar 
31214d6db4e0SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING) {
312290e7434aSNavdeep Parhar 			fl->lowat = roundup2(sp->fl_starve_threshold2, 8);
312390e7434aSNavdeep Parhar 			fl->buf_boundary = sp->pack_boundary;
31244d6db4e0SNavdeep Parhar 		} else {
312590e7434aSNavdeep Parhar 			fl->lowat = roundup2(sp->fl_starve_threshold, 8);
3126e3207e19SNavdeep Parhar 			fl->buf_boundary = 16;
31274d6db4e0SNavdeep Parhar 		}
312890e7434aSNavdeep Parhar 		if (fl_pad && fl->buf_boundary < sp->pad_boundary)
312990e7434aSNavdeep Parhar 			fl->buf_boundary = sp->pad_boundary;
313054e4ee71SNavdeep Parhar 
3131214c3582SNavdeep Parhar 		c.iqns_to_fl0congen |=
3132bc14b14dSNavdeep Parhar 		    htobe32(V_FW_IQ_CMD_FL0HOSTFCMODE(X_HOSTFCMODE_NONE) |
3133bc14b14dSNavdeep Parhar 			F_FW_IQ_CMD_FL0FETCHRO | F_FW_IQ_CMD_FL0DATARO |
31341458bff9SNavdeep Parhar 			(fl_pad ? F_FW_IQ_CMD_FL0PADEN : 0) |
31351458bff9SNavdeep Parhar 			(fl->flags & FL_BUF_PACKING ? F_FW_IQ_CMD_FL0PACKEN :
31361458bff9SNavdeep Parhar 			    0));
3137bc14b14dSNavdeep Parhar 		if (cong >= 0) {
3138bc14b14dSNavdeep Parhar 			c.iqns_to_fl0congen |=
3139bc14b14dSNavdeep Parhar 				htobe32(V_FW_IQ_CMD_FL0CNGCHMAP(cong) |
3140bc14b14dSNavdeep Parhar 				    F_FW_IQ_CMD_FL0CONGCIF |
3141bc14b14dSNavdeep Parhar 				    F_FW_IQ_CMD_FL0CONGEN);
3142bc14b14dSNavdeep Parhar 		}
314354e4ee71SNavdeep Parhar 		c.fl0dcaen_to_fl0cidxfthresh =
3144ed7e5640SNavdeep Parhar 		    htobe16(V_FW_IQ_CMD_FL0FBMIN(chip_id(sc) <= CHELSIO_T5 ?
3145adb0cd84SNavdeep Parhar 			X_FETCHBURSTMIN_128B : X_FETCHBURSTMIN_64B_T6) |
3146ed7e5640SNavdeep Parhar 			V_FW_IQ_CMD_FL0FBMAX(chip_id(sc) <= CHELSIO_T5 ?
3147ed7e5640SNavdeep Parhar 			X_FETCHBURSTMAX_512B : X_FETCHBURSTMAX_256B));
314854e4ee71SNavdeep Parhar 		c.fl0size = htobe16(fl->qsize);
314954e4ee71SNavdeep Parhar 		c.fl0addr = htobe64(fl->ba);
315054e4ee71SNavdeep Parhar 	}
315154e4ee71SNavdeep Parhar 
315254e4ee71SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
315354e4ee71SNavdeep Parhar 	if (rc != 0) {
315454e4ee71SNavdeep Parhar 		device_printf(sc->dev,
315554e4ee71SNavdeep Parhar 		    "failed to create ingress queue: %d\n", rc);
315654e4ee71SNavdeep Parhar 		return (rc);
315754e4ee71SNavdeep Parhar 	}
315854e4ee71SNavdeep Parhar 
315954e4ee71SNavdeep Parhar 	iq->cidx = 0;
3160b2daa9a9SNavdeep Parhar 	iq->gen = F_RSPD_GEN;
316154e4ee71SNavdeep Parhar 	iq->intr_next = iq->intr_params;
316254e4ee71SNavdeep Parhar 	iq->cntxt_id = be16toh(c.iqid);
316354e4ee71SNavdeep Parhar 	iq->abs_id = be16toh(c.physiqid);
3164733b9277SNavdeep Parhar 	iq->flags |= IQ_ALLOCATED;
316554e4ee71SNavdeep Parhar 
316654e4ee71SNavdeep Parhar 	cntxt_id = iq->cntxt_id - sc->sge.iq_start;
3167733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.niq) {
3168733b9277SNavdeep Parhar 		panic ("%s: iq->cntxt_id (%d) more than the max (%d)", __func__,
3169733b9277SNavdeep Parhar 		    cntxt_id, sc->sge.niq - 1);
3170733b9277SNavdeep Parhar 	}
317154e4ee71SNavdeep Parhar 	sc->sge.iqmap[cntxt_id] = iq;
317254e4ee71SNavdeep Parhar 
317354e4ee71SNavdeep Parhar 	if (fl) {
31744d6db4e0SNavdeep Parhar 		u_int qid;
31754d6db4e0SNavdeep Parhar 
31764d6db4e0SNavdeep Parhar 		iq->flags |= IQ_HAS_FL;
317754e4ee71SNavdeep Parhar 		fl->cntxt_id = be16toh(c.fl0id);
317854e4ee71SNavdeep Parhar 		fl->pidx = fl->cidx = 0;
317954e4ee71SNavdeep Parhar 
31809f1f7ec9SNavdeep Parhar 		cntxt_id = fl->cntxt_id - sc->sge.eq_start;
3181733b9277SNavdeep Parhar 		if (cntxt_id >= sc->sge.neq) {
3182733b9277SNavdeep Parhar 			panic("%s: fl->cntxt_id (%d) more than the max (%d)",
3183733b9277SNavdeep Parhar 			    __func__, cntxt_id, sc->sge.neq - 1);
3184733b9277SNavdeep Parhar 		}
318554e4ee71SNavdeep Parhar 		sc->sge.eqmap[cntxt_id] = (void *)fl;
318654e4ee71SNavdeep Parhar 
31874d6db4e0SNavdeep Parhar 		qid = fl->cntxt_id;
31884d6db4e0SNavdeep Parhar 		if (isset(&sc->doorbells, DOORBELL_UDB)) {
318990e7434aSNavdeep Parhar 			uint32_t s_qpp = sc->params.sge.eq_s_qpp;
31904d6db4e0SNavdeep Parhar 			uint32_t mask = (1 << s_qpp) - 1;
31914d6db4e0SNavdeep Parhar 			volatile uint8_t *udb;
31924d6db4e0SNavdeep Parhar 
31934d6db4e0SNavdeep Parhar 			udb = sc->udbs_base + UDBS_DB_OFFSET;
31944d6db4e0SNavdeep Parhar 			udb += (qid >> s_qpp) << PAGE_SHIFT;
31954d6db4e0SNavdeep Parhar 			qid &= mask;
31964d6db4e0SNavdeep Parhar 			if (qid < PAGE_SIZE / UDBS_SEG_SIZE) {
31974d6db4e0SNavdeep Parhar 				udb += qid << UDBS_SEG_SHIFT;
31984d6db4e0SNavdeep Parhar 				qid = 0;
31994d6db4e0SNavdeep Parhar 			}
32004d6db4e0SNavdeep Parhar 			fl->udb = (volatile void *)udb;
32014d6db4e0SNavdeep Parhar 		}
3202d1205d09SNavdeep Parhar 		fl->dbval = V_QID(qid) | sc->chip_params->sge_fl_db;
32034d6db4e0SNavdeep Parhar 
320454e4ee71SNavdeep Parhar 		FL_LOCK(fl);
3205733b9277SNavdeep Parhar 		/* Enough to make sure the SGE doesn't think it's starved */
3206733b9277SNavdeep Parhar 		refill_fl(sc, fl, fl->lowat);
320754e4ee71SNavdeep Parhar 		FL_UNLOCK(fl);
320854e4ee71SNavdeep Parhar 	}
320954e4ee71SNavdeep Parhar 
32108c0ca00bSNavdeep Parhar 	if (chip_id(sc) >= CHELSIO_T5 && !(sc->flags & IS_VF) && cong >= 0) {
3211ba41ec48SNavdeep Parhar 		uint32_t param, val;
3212ba41ec48SNavdeep Parhar 
3213ba41ec48SNavdeep Parhar 		param = V_FW_PARAMS_MNEM(FW_PARAMS_MNEM_DMAQ) |
3214ba41ec48SNavdeep Parhar 		    V_FW_PARAMS_PARAM_X(FW_PARAMS_PARAM_DMAQ_CONM_CTXT) |
3215ba41ec48SNavdeep Parhar 		    V_FW_PARAMS_PARAM_YZ(iq->cntxt_id);
321673cd9220SNavdeep Parhar 		if (cong == 0)
321773cd9220SNavdeep Parhar 			val = 1 << 19;
321873cd9220SNavdeep Parhar 		else {
321973cd9220SNavdeep Parhar 			val = 2 << 19;
322073cd9220SNavdeep Parhar 			for (i = 0; i < 4; i++) {
322173cd9220SNavdeep Parhar 				if (cong & (1 << i))
322273cd9220SNavdeep Parhar 					val |= 1 << (i << 2);
322373cd9220SNavdeep Parhar 			}
322473cd9220SNavdeep Parhar 		}
322573cd9220SNavdeep Parhar 
3226ba41ec48SNavdeep Parhar 		rc = -t4_set_params(sc, sc->mbox, sc->pf, 0, 1, &param, &val);
3227ba41ec48SNavdeep Parhar 		if (rc != 0) {
3228ba41ec48SNavdeep Parhar 			/* report error but carry on */
3229ba41ec48SNavdeep Parhar 			device_printf(sc->dev,
3230ba41ec48SNavdeep Parhar 			    "failed to set congestion manager context for "
3231ba41ec48SNavdeep Parhar 			    "ingress queue %d: %d\n", iq->cntxt_id, rc);
3232ba41ec48SNavdeep Parhar 		}
3233ba41ec48SNavdeep Parhar 	}
3234ba41ec48SNavdeep Parhar 
323554e4ee71SNavdeep Parhar 	/* Enable IQ interrupts */
3236733b9277SNavdeep Parhar 	atomic_store_rel_int(&iq->state, IQS_IDLE);
3237315048f2SJohn Baldwin 	t4_write_reg(sc, sc->sge_gts_reg, V_SEINTARM(iq->intr_params) |
323854e4ee71SNavdeep Parhar 	    V_INGRESSQID(iq->cntxt_id));
323954e4ee71SNavdeep Parhar 
324054e4ee71SNavdeep Parhar 	return (0);
324154e4ee71SNavdeep Parhar }
324254e4ee71SNavdeep Parhar 
324354e4ee71SNavdeep Parhar static int
3244fe2ebb76SJohn Baldwin free_iq_fl(struct vi_info *vi, struct sge_iq *iq, struct sge_fl *fl)
324554e4ee71SNavdeep Parhar {
324638035ed6SNavdeep Parhar 	int rc;
324754e4ee71SNavdeep Parhar 	struct adapter *sc = iq->adapter;
324854e4ee71SNavdeep Parhar 	device_t dev;
324954e4ee71SNavdeep Parhar 
325054e4ee71SNavdeep Parhar 	if (sc == NULL)
325154e4ee71SNavdeep Parhar 		return (0);	/* nothing to do */
325254e4ee71SNavdeep Parhar 
3253fe2ebb76SJohn Baldwin 	dev = vi ? vi->dev : sc->dev;
325454e4ee71SNavdeep Parhar 
325554e4ee71SNavdeep Parhar 	if (iq->flags & IQ_ALLOCATED) {
325654e4ee71SNavdeep Parhar 		rc = -t4_iq_free(sc, sc->mbox, sc->pf, 0,
325754e4ee71SNavdeep Parhar 		    FW_IQ_TYPE_FL_INT_CAP, iq->cntxt_id,
325854e4ee71SNavdeep Parhar 		    fl ? fl->cntxt_id : 0xffff, 0xffff);
325954e4ee71SNavdeep Parhar 		if (rc != 0) {
326054e4ee71SNavdeep Parhar 			device_printf(dev,
326154e4ee71SNavdeep Parhar 			    "failed to free queue %p: %d\n", iq, rc);
326254e4ee71SNavdeep Parhar 			return (rc);
326354e4ee71SNavdeep Parhar 		}
326454e4ee71SNavdeep Parhar 		iq->flags &= ~IQ_ALLOCATED;
326554e4ee71SNavdeep Parhar 	}
326654e4ee71SNavdeep Parhar 
326754e4ee71SNavdeep Parhar 	free_ring(sc, iq->desc_tag, iq->desc_map, iq->ba, iq->desc);
326854e4ee71SNavdeep Parhar 
326954e4ee71SNavdeep Parhar 	bzero(iq, sizeof(*iq));
327054e4ee71SNavdeep Parhar 
327154e4ee71SNavdeep Parhar 	if (fl) {
327254e4ee71SNavdeep Parhar 		free_ring(sc, fl->desc_tag, fl->desc_map, fl->ba,
327354e4ee71SNavdeep Parhar 		    fl->desc);
327454e4ee71SNavdeep Parhar 
3275aa9a5cc0SNavdeep Parhar 		if (fl->sdesc)
32761458bff9SNavdeep Parhar 			free_fl_sdesc(sc, fl);
32771458bff9SNavdeep Parhar 
327854e4ee71SNavdeep Parhar 		if (mtx_initialized(&fl->fl_lock))
327954e4ee71SNavdeep Parhar 			mtx_destroy(&fl->fl_lock);
328054e4ee71SNavdeep Parhar 
328154e4ee71SNavdeep Parhar 		bzero(fl, sizeof(*fl));
328254e4ee71SNavdeep Parhar 	}
328354e4ee71SNavdeep Parhar 
328454e4ee71SNavdeep Parhar 	return (0);
328554e4ee71SNavdeep Parhar }
328654e4ee71SNavdeep Parhar 
328738035ed6SNavdeep Parhar static void
3288348694daSNavdeep Parhar add_iq_sysctls(struct sysctl_ctx_list *ctx, struct sysctl_oid *oid,
3289348694daSNavdeep Parhar     struct sge_iq *iq)
3290348694daSNavdeep Parhar {
3291348694daSNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
3292348694daSNavdeep Parhar 
3293348694daSNavdeep Parhar 	SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD, &iq->ba,
3294348694daSNavdeep Parhar 	    "bus address of descriptor ring");
3295348694daSNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
3296348694daSNavdeep Parhar 	    iq->qsize * IQ_ESIZE, "descriptor ring size in bytes");
3297348694daSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "abs_id",
3298348694daSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &iq->abs_id, 0, sysctl_uint16, "I",
3299348694daSNavdeep Parhar 	    "absolute id of the queue");
3300348694daSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id",
3301348694daSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &iq->cntxt_id, 0, sysctl_uint16, "I",
3302348694daSNavdeep Parhar 	    "SGE context id of the queue");
3303348694daSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cidx",
3304348694daSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &iq->cidx, 0, sysctl_uint16, "I",
3305348694daSNavdeep Parhar 	    "consumer index");
3306348694daSNavdeep Parhar }
3307348694daSNavdeep Parhar 
3308348694daSNavdeep Parhar static void
3309aa93b99aSNavdeep Parhar add_fl_sysctls(struct adapter *sc, struct sysctl_ctx_list *ctx,
3310aa93b99aSNavdeep Parhar     struct sysctl_oid *oid, struct sge_fl *fl)
331138035ed6SNavdeep Parhar {
331238035ed6SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
331338035ed6SNavdeep Parhar 
331438035ed6SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "fl", CTLFLAG_RD, NULL,
331538035ed6SNavdeep Parhar 	    "freelist");
331638035ed6SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
331738035ed6SNavdeep Parhar 
3318aa93b99aSNavdeep Parhar 	SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD,
3319aa93b99aSNavdeep Parhar 	    &fl->ba, "bus address of descriptor ring");
3320aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
3321aa93b99aSNavdeep Parhar 	    fl->sidx * EQ_ESIZE + sc->params.sge.spg_len,
3322aa93b99aSNavdeep Parhar 	    "desc ring size in bytes");
332338035ed6SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id",
332438035ed6SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &fl->cntxt_id, 0, sysctl_uint16, "I",
332538035ed6SNavdeep Parhar 	    "SGE context id of the freelist");
3326e3207e19SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "padding", CTLFLAG_RD, NULL,
3327e3207e19SNavdeep Parhar 	    fl_pad ? 1 : 0, "padding enabled");
3328e3207e19SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "packing", CTLFLAG_RD, NULL,
3329e3207e19SNavdeep Parhar 	    fl->flags & FL_BUF_PACKING ? 1 : 0, "packing enabled");
333038035ed6SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD, &fl->cidx,
333138035ed6SNavdeep Parhar 	    0, "consumer index");
333238035ed6SNavdeep Parhar 	if (fl->flags & FL_BUF_PACKING) {
333338035ed6SNavdeep Parhar 		SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "rx_offset",
333438035ed6SNavdeep Parhar 		    CTLFLAG_RD, &fl->rx_offset, 0, "packing rx offset");
333538035ed6SNavdeep Parhar 	}
333638035ed6SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD, &fl->pidx,
333738035ed6SNavdeep Parhar 	    0, "producer index");
333838035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_allocated",
333938035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_allocated, "# of clusters allocated");
334038035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_recycled",
334138035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_recycled, "# of clusters recycled");
334238035ed6SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "cluster_fast_recycled",
334338035ed6SNavdeep Parhar 	    CTLFLAG_RD, &fl->cl_fast_recycled, "# of clusters recycled (fast)");
334438035ed6SNavdeep Parhar }
334538035ed6SNavdeep Parhar 
334654e4ee71SNavdeep Parhar static int
3347733b9277SNavdeep Parhar alloc_fwq(struct adapter *sc)
334854e4ee71SNavdeep Parhar {
3349733b9277SNavdeep Parhar 	int rc, intr_idx;
335056599263SNavdeep Parhar 	struct sge_iq *fwq = &sc->sge.fwq;
3351733b9277SNavdeep Parhar 	struct sysctl_oid *oid = device_get_sysctl_tree(sc->dev);
3352733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
335356599263SNavdeep Parhar 
3354b2daa9a9SNavdeep Parhar 	init_iq(fwq, sc, 0, 0, FW_IQ_QSIZE);
33556af45170SJohn Baldwin 	if (sc->flags & IS_VF)
33566af45170SJohn Baldwin 		intr_idx = 0;
33574535e804SNavdeep Parhar 	else
3358733b9277SNavdeep Parhar 		intr_idx = sc->intr_count > 1 ? 1 : 0;
3359fe2ebb76SJohn Baldwin 	rc = alloc_iq_fl(&sc->port[0]->vi[0], fwq, NULL, intr_idx, -1);
3360733b9277SNavdeep Parhar 	if (rc != 0) {
3361733b9277SNavdeep Parhar 		device_printf(sc->dev,
3362733b9277SNavdeep Parhar 		    "failed to create firmware event queue: %d\n", rc);
336356599263SNavdeep Parhar 		return (rc);
3364733b9277SNavdeep Parhar 	}
336556599263SNavdeep Parhar 
3366733b9277SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&sc->ctx, children, OID_AUTO, "fwq", CTLFLAG_RD,
3367733b9277SNavdeep Parhar 	    NULL, "firmware event queue");
3368348694daSNavdeep Parhar 	add_iq_sysctls(&sc->ctx, oid, fwq);
336956599263SNavdeep Parhar 
3370733b9277SNavdeep Parhar 	return (0);
3371733b9277SNavdeep Parhar }
3372733b9277SNavdeep Parhar 
3373733b9277SNavdeep Parhar static int
3374733b9277SNavdeep Parhar free_fwq(struct adapter *sc)
3375733b9277SNavdeep Parhar {
3376733b9277SNavdeep Parhar 	return free_iq_fl(NULL, &sc->sge.fwq, NULL);
3377733b9277SNavdeep Parhar }
3378733b9277SNavdeep Parhar 
3379733b9277SNavdeep Parhar static int
338037310a98SNavdeep Parhar alloc_ctrlq(struct adapter *sc, struct sge_wrq *ctrlq, int idx,
338137310a98SNavdeep Parhar     struct sysctl_oid *oid)
3382733b9277SNavdeep Parhar {
3383733b9277SNavdeep Parhar 	int rc;
3384733b9277SNavdeep Parhar 	char name[16];
338537310a98SNavdeep Parhar 	struct sysctl_oid_list *children;
3386733b9277SNavdeep Parhar 
338737310a98SNavdeep Parhar 	snprintf(name, sizeof(name), "%s ctrlq%d", device_get_nameunit(sc->dev),
338837310a98SNavdeep Parhar 	    idx);
338937310a98SNavdeep Parhar 	init_eq(sc, &ctrlq->eq, EQ_CTRL, CTRL_EQ_QSIZE, sc->port[idx]->tx_chan,
3390733b9277SNavdeep Parhar 	    sc->sge.fwq.cntxt_id, name);
339137310a98SNavdeep Parhar 
339237310a98SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
339337310a98SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
339437310a98SNavdeep Parhar 	oid = SYSCTL_ADD_NODE(&sc->ctx, children, OID_AUTO, name, CTLFLAG_RD,
339537310a98SNavdeep Parhar 	    NULL, "ctrl queue");
339637310a98SNavdeep Parhar 	rc = alloc_wrq(sc, NULL, ctrlq, oid);
339737310a98SNavdeep Parhar 
339856599263SNavdeep Parhar 	return (rc);
339956599263SNavdeep Parhar }
340056599263SNavdeep Parhar 
34011605bac6SNavdeep Parhar int
34029af71ab3SNavdeep Parhar tnl_cong(struct port_info *pi, int drop)
34039fb8886bSNavdeep Parhar {
34049fb8886bSNavdeep Parhar 
34059af71ab3SNavdeep Parhar 	if (drop == -1)
34069fb8886bSNavdeep Parhar 		return (-1);
34079af71ab3SNavdeep Parhar 	else if (drop == 1)
34089fb8886bSNavdeep Parhar 		return (0);
34099fb8886bSNavdeep Parhar 	else
34105bcae8ddSNavdeep Parhar 		return (pi->rx_e_chan_map);
34119fb8886bSNavdeep Parhar }
34129fb8886bSNavdeep Parhar 
3413733b9277SNavdeep Parhar static int
3414fe2ebb76SJohn Baldwin alloc_rxq(struct vi_info *vi, struct sge_rxq *rxq, int intr_idx, int idx,
3415733b9277SNavdeep Parhar     struct sysctl_oid *oid)
341654e4ee71SNavdeep Parhar {
341754e4ee71SNavdeep Parhar 	int rc;
3418ec55567cSJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
341954e4ee71SNavdeep Parhar 	struct sysctl_oid_list *children;
342054e4ee71SNavdeep Parhar 	char name[16];
342154e4ee71SNavdeep Parhar 
3422fe2ebb76SJohn Baldwin 	rc = alloc_iq_fl(vi, &rxq->iq, &rxq->fl, intr_idx,
3423fe2ebb76SJohn Baldwin 	    tnl_cong(vi->pi, cong_drop));
342454e4ee71SNavdeep Parhar 	if (rc != 0)
342554e4ee71SNavdeep Parhar 		return (rc);
342654e4ee71SNavdeep Parhar 
3427ec55567cSJohn Baldwin 	if (idx == 0)
3428ec55567cSJohn Baldwin 		sc->sge.iq_base = rxq->iq.abs_id - rxq->iq.cntxt_id;
3429ec55567cSJohn Baldwin 	else
3430ec55567cSJohn Baldwin 		KASSERT(rxq->iq.cntxt_id + sc->sge.iq_base == rxq->iq.abs_id,
3431ec55567cSJohn Baldwin 		    ("iq_base mismatch"));
3432ec55567cSJohn Baldwin 	KASSERT(sc->sge.iq_base == 0 || sc->flags & IS_VF,
3433ec55567cSJohn Baldwin 	    ("PF with non-zero iq_base"));
3434ec55567cSJohn Baldwin 
34354d6db4e0SNavdeep Parhar 	/*
34364d6db4e0SNavdeep Parhar 	 * The freelist is just barely above the starvation threshold right now,
34374d6db4e0SNavdeep Parhar 	 * fill it up a bit more.
34384d6db4e0SNavdeep Parhar 	 */
34399b4d7b4eSNavdeep Parhar 	FL_LOCK(&rxq->fl);
3440ec55567cSJohn Baldwin 	refill_fl(sc, &rxq->fl, 128);
34419b4d7b4eSNavdeep Parhar 	FL_UNLOCK(&rxq->fl);
34429b4d7b4eSNavdeep Parhar 
3443a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
344446f48ee5SNavdeep Parhar 	rc = tcp_lro_init_args(&rxq->lro, vi->ifp, lro_entries, lro_mbufs);
344554e4ee71SNavdeep Parhar 	if (rc != 0)
344654e4ee71SNavdeep Parhar 		return (rc);
344746f48ee5SNavdeep Parhar 	MPASS(rxq->lro.ifp == vi->ifp);	/* also indicates LRO init'ed */
344854e4ee71SNavdeep Parhar 
3449fe2ebb76SJohn Baldwin 	if (vi->ifp->if_capenable & IFCAP_LRO)
3450733b9277SNavdeep Parhar 		rxq->iq.flags |= IQ_LRO_ENABLED;
345154e4ee71SNavdeep Parhar #endif
34529877f735SNavdeep Parhar 	if (vi->ifp->if_capenable & IFCAP_HWRXTSTMP)
34539877f735SNavdeep Parhar 		rxq->iq.flags |= IQ_RX_TIMESTAMP;
3454fe2ebb76SJohn Baldwin 	rxq->ifp = vi->ifp;
345554e4ee71SNavdeep Parhar 
3456733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
345754e4ee71SNavdeep Parhar 
345854e4ee71SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
3459fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
346054e4ee71SNavdeep Parhar 	    NULL, "rx queue");
346154e4ee71SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
346254e4ee71SNavdeep Parhar 
3463348694daSNavdeep Parhar 	add_iq_sysctls(&vi->ctx, oid, &rxq->iq);
3464a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
3465e936121dSHans Petter Selasky 	SYSCTL_ADD_U64(&vi->ctx, children, OID_AUTO, "lro_queued", CTLFLAG_RD,
346654e4ee71SNavdeep Parhar 	    &rxq->lro.lro_queued, 0, NULL);
3467e936121dSHans Petter Selasky 	SYSCTL_ADD_U64(&vi->ctx, children, OID_AUTO, "lro_flushed", CTLFLAG_RD,
346854e4ee71SNavdeep Parhar 	    &rxq->lro.lro_flushed, 0, NULL);
34697d29df59SNavdeep Parhar #endif
3470fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "rxcsum", CTLFLAG_RD,
347154e4ee71SNavdeep Parhar 	    &rxq->rxcsum, "# of times hardware assisted with checksum");
3472fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "vlan_extraction",
347354e4ee71SNavdeep Parhar 	    CTLFLAG_RD, &rxq->vlan_extraction,
347454e4ee71SNavdeep Parhar 	    "# of times hardware extracted 802.1Q tag");
347554e4ee71SNavdeep Parhar 
3476aa93b99aSNavdeep Parhar 	add_fl_sysctls(sc, &vi->ctx, oid, &rxq->fl);
347759bc8ce0SNavdeep Parhar 
347854e4ee71SNavdeep Parhar 	return (rc);
347954e4ee71SNavdeep Parhar }
348054e4ee71SNavdeep Parhar 
348154e4ee71SNavdeep Parhar static int
3482fe2ebb76SJohn Baldwin free_rxq(struct vi_info *vi, struct sge_rxq *rxq)
348354e4ee71SNavdeep Parhar {
348454e4ee71SNavdeep Parhar 	int rc;
348554e4ee71SNavdeep Parhar 
3486a1ea9a82SNavdeep Parhar #if defined(INET) || defined(INET6)
348754e4ee71SNavdeep Parhar 	if (rxq->lro.ifp) {
348854e4ee71SNavdeep Parhar 		tcp_lro_free(&rxq->lro);
348954e4ee71SNavdeep Parhar 		rxq->lro.ifp = NULL;
349054e4ee71SNavdeep Parhar 	}
349154e4ee71SNavdeep Parhar #endif
349254e4ee71SNavdeep Parhar 
3493fe2ebb76SJohn Baldwin 	rc = free_iq_fl(vi, &rxq->iq, &rxq->fl);
349454e4ee71SNavdeep Parhar 	if (rc == 0)
349554e4ee71SNavdeep Parhar 		bzero(rxq, sizeof(*rxq));
349654e4ee71SNavdeep Parhar 
349754e4ee71SNavdeep Parhar 	return (rc);
349854e4ee71SNavdeep Parhar }
349954e4ee71SNavdeep Parhar 
350009fe6320SNavdeep Parhar #ifdef TCP_OFFLOAD
350154e4ee71SNavdeep Parhar static int
3502fe2ebb76SJohn Baldwin alloc_ofld_rxq(struct vi_info *vi, struct sge_ofld_rxq *ofld_rxq,
3503733b9277SNavdeep Parhar     int intr_idx, int idx, struct sysctl_oid *oid)
3504f7dfe243SNavdeep Parhar {
3505aa93b99aSNavdeep Parhar 	struct port_info *pi = vi->pi;
3506733b9277SNavdeep Parhar 	int rc;
3507f7dfe243SNavdeep Parhar 	struct sysctl_oid_list *children;
3508733b9277SNavdeep Parhar 	char name[16];
3509f7dfe243SNavdeep Parhar 
35105bcae8ddSNavdeep Parhar 	rc = alloc_iq_fl(vi, &ofld_rxq->iq, &ofld_rxq->fl, intr_idx, 0);
3511733b9277SNavdeep Parhar 	if (rc != 0)
3512f7dfe243SNavdeep Parhar 		return (rc);
3513f7dfe243SNavdeep Parhar 
3514733b9277SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3515733b9277SNavdeep Parhar 
3516733b9277SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
3517fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
3518733b9277SNavdeep Parhar 	    NULL, "rx queue");
3519348694daSNavdeep Parhar 	add_iq_sysctls(&vi->ctx, oid, &ofld_rxq->iq);
3520aa93b99aSNavdeep Parhar 	add_fl_sysctls(pi->adapter, &vi->ctx, oid, &ofld_rxq->fl);
3521733b9277SNavdeep Parhar 
3522733b9277SNavdeep Parhar 	return (rc);
3523733b9277SNavdeep Parhar }
3524733b9277SNavdeep Parhar 
3525733b9277SNavdeep Parhar static int
3526fe2ebb76SJohn Baldwin free_ofld_rxq(struct vi_info *vi, struct sge_ofld_rxq *ofld_rxq)
3527733b9277SNavdeep Parhar {
3528733b9277SNavdeep Parhar 	int rc;
3529733b9277SNavdeep Parhar 
3530fe2ebb76SJohn Baldwin 	rc = free_iq_fl(vi, &ofld_rxq->iq, &ofld_rxq->fl);
3531733b9277SNavdeep Parhar 	if (rc == 0)
3532733b9277SNavdeep Parhar 		bzero(ofld_rxq, sizeof(*ofld_rxq));
3533733b9277SNavdeep Parhar 
3534733b9277SNavdeep Parhar 	return (rc);
3535733b9277SNavdeep Parhar }
3536733b9277SNavdeep Parhar #endif
3537733b9277SNavdeep Parhar 
3538298d969cSNavdeep Parhar #ifdef DEV_NETMAP
3539298d969cSNavdeep Parhar static int
3540fe2ebb76SJohn Baldwin alloc_nm_rxq(struct vi_info *vi, struct sge_nm_rxq *nm_rxq, int intr_idx,
3541298d969cSNavdeep Parhar     int idx, struct sysctl_oid *oid)
3542298d969cSNavdeep Parhar {
3543298d969cSNavdeep Parhar 	int rc;
3544298d969cSNavdeep Parhar 	struct sysctl_oid_list *children;
3545298d969cSNavdeep Parhar 	struct sysctl_ctx_list *ctx;
3546298d969cSNavdeep Parhar 	char name[16];
3547298d969cSNavdeep Parhar 	size_t len;
3548fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
3549fe2ebb76SJohn Baldwin 	struct netmap_adapter *na = NA(vi->ifp);
3550298d969cSNavdeep Parhar 
3551298d969cSNavdeep Parhar 	MPASS(na != NULL);
3552298d969cSNavdeep Parhar 
3553fe2ebb76SJohn Baldwin 	len = vi->qsize_rxq * IQ_ESIZE;
3554298d969cSNavdeep Parhar 	rc = alloc_ring(sc, len, &nm_rxq->iq_desc_tag, &nm_rxq->iq_desc_map,
3555298d969cSNavdeep Parhar 	    &nm_rxq->iq_ba, (void **)&nm_rxq->iq_desc);
3556298d969cSNavdeep Parhar 	if (rc != 0)
3557298d969cSNavdeep Parhar 		return (rc);
3558298d969cSNavdeep Parhar 
355990e7434aSNavdeep Parhar 	len = na->num_rx_desc * EQ_ESIZE + sc->params.sge.spg_len;
3560298d969cSNavdeep Parhar 	rc = alloc_ring(sc, len, &nm_rxq->fl_desc_tag, &nm_rxq->fl_desc_map,
3561298d969cSNavdeep Parhar 	    &nm_rxq->fl_ba, (void **)&nm_rxq->fl_desc);
3562298d969cSNavdeep Parhar 	if (rc != 0)
3563298d969cSNavdeep Parhar 		return (rc);
3564298d969cSNavdeep Parhar 
3565fe2ebb76SJohn Baldwin 	nm_rxq->vi = vi;
3566298d969cSNavdeep Parhar 	nm_rxq->nid = idx;
3567298d969cSNavdeep Parhar 	nm_rxq->iq_cidx = 0;
356890e7434aSNavdeep Parhar 	nm_rxq->iq_sidx = vi->qsize_rxq - sc->params.sge.spg_len / IQ_ESIZE;
3569298d969cSNavdeep Parhar 	nm_rxq->iq_gen = F_RSPD_GEN;
3570298d969cSNavdeep Parhar 	nm_rxq->fl_pidx = nm_rxq->fl_cidx = 0;
3571298d969cSNavdeep Parhar 	nm_rxq->fl_sidx = na->num_rx_desc;
3572298d969cSNavdeep Parhar 	nm_rxq->intr_idx = intr_idx;
3573a8c4fcb9SNavdeep Parhar 	nm_rxq->iq_cntxt_id = INVALID_NM_RXQ_CNTXT_ID;
3574298d969cSNavdeep Parhar 
3575fe2ebb76SJohn Baldwin 	ctx = &vi->ctx;
3576298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3577298d969cSNavdeep Parhar 
3578298d969cSNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
3579298d969cSNavdeep Parhar 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, name, CTLFLAG_RD, NULL,
3580298d969cSNavdeep Parhar 	    "rx queue");
3581298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3582298d969cSNavdeep Parhar 
3583298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "abs_id",
3584298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_abs_id, 0, sysctl_uint16,
3585298d969cSNavdeep Parhar 	    "I", "absolute id of the queue");
3586298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id",
3587298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_cntxt_id, 0, sysctl_uint16,
3588298d969cSNavdeep Parhar 	    "I", "SGE context id of the queue");
3589298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cidx",
3590298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->iq_cidx, 0, sysctl_uint16, "I",
3591298d969cSNavdeep Parhar 	    "consumer index");
3592298d969cSNavdeep Parhar 
3593298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3594298d969cSNavdeep Parhar 	oid = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "fl", CTLFLAG_RD, NULL,
3595298d969cSNavdeep Parhar 	    "freelist");
3596298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3597298d969cSNavdeep Parhar 
3598298d969cSNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cntxt_id",
3599298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_rxq->fl_cntxt_id, 0, sysctl_uint16,
3600298d969cSNavdeep Parhar 	    "I", "SGE context id of the freelist");
3601298d969cSNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cidx", CTLFLAG_RD,
3602298d969cSNavdeep Parhar 	    &nm_rxq->fl_cidx, 0, "consumer index");
3603298d969cSNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "pidx", CTLFLAG_RD,
3604298d969cSNavdeep Parhar 	    &nm_rxq->fl_pidx, 0, "producer index");
3605298d969cSNavdeep Parhar 
3606298d969cSNavdeep Parhar 	return (rc);
3607298d969cSNavdeep Parhar }
3608298d969cSNavdeep Parhar 
3609298d969cSNavdeep Parhar 
3610298d969cSNavdeep Parhar static int
3611fe2ebb76SJohn Baldwin free_nm_rxq(struct vi_info *vi, struct sge_nm_rxq *nm_rxq)
3612298d969cSNavdeep Parhar {
3613fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
3614298d969cSNavdeep Parhar 
36150fa7560dSNavdeep Parhar 	if (vi->flags & VI_INIT_DONE)
3616a8c4fcb9SNavdeep Parhar 		MPASS(nm_rxq->iq_cntxt_id == INVALID_NM_RXQ_CNTXT_ID);
36170fa7560dSNavdeep Parhar 	else
36180fa7560dSNavdeep Parhar 		MPASS(nm_rxq->iq_cntxt_id == 0);
3619a8c4fcb9SNavdeep Parhar 
3620298d969cSNavdeep Parhar 	free_ring(sc, nm_rxq->iq_desc_tag, nm_rxq->iq_desc_map, nm_rxq->iq_ba,
3621298d969cSNavdeep Parhar 	    nm_rxq->iq_desc);
3622298d969cSNavdeep Parhar 	free_ring(sc, nm_rxq->fl_desc_tag, nm_rxq->fl_desc_map, nm_rxq->fl_ba,
3623298d969cSNavdeep Parhar 	    nm_rxq->fl_desc);
3624298d969cSNavdeep Parhar 
3625298d969cSNavdeep Parhar 	return (0);
3626298d969cSNavdeep Parhar }
3627298d969cSNavdeep Parhar 
3628298d969cSNavdeep Parhar static int
3629fe2ebb76SJohn Baldwin alloc_nm_txq(struct vi_info *vi, struct sge_nm_txq *nm_txq, int iqidx, int idx,
3630298d969cSNavdeep Parhar     struct sysctl_oid *oid)
3631298d969cSNavdeep Parhar {
3632298d969cSNavdeep Parhar 	int rc;
3633298d969cSNavdeep Parhar 	size_t len;
3634fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
3635298d969cSNavdeep Parhar 	struct adapter *sc = pi->adapter;
3636fe2ebb76SJohn Baldwin 	struct netmap_adapter *na = NA(vi->ifp);
3637298d969cSNavdeep Parhar 	char name[16];
3638298d969cSNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
3639298d969cSNavdeep Parhar 
364090e7434aSNavdeep Parhar 	len = na->num_tx_desc * EQ_ESIZE + sc->params.sge.spg_len;
3641298d969cSNavdeep Parhar 	rc = alloc_ring(sc, len, &nm_txq->desc_tag, &nm_txq->desc_map,
3642298d969cSNavdeep Parhar 	    &nm_txq->ba, (void **)&nm_txq->desc);
3643298d969cSNavdeep Parhar 	if (rc)
3644298d969cSNavdeep Parhar 		return (rc);
3645298d969cSNavdeep Parhar 
3646298d969cSNavdeep Parhar 	nm_txq->pidx = nm_txq->cidx = 0;
3647298d969cSNavdeep Parhar 	nm_txq->sidx = na->num_tx_desc;
3648298d969cSNavdeep Parhar 	nm_txq->nid = idx;
3649298d969cSNavdeep Parhar 	nm_txq->iqidx = iqidx;
3650298d969cSNavdeep Parhar 	nm_txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT) |
3651edb518f4SNavdeep Parhar 	    V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_PF(sc->pf) |
3652edb518f4SNavdeep Parhar 	    V_TXPKT_VF(vi->vin) | V_TXPKT_VF_VLD(vi->vfvld));
3653aa7bdbc0SNavdeep Parhar 	if (sc->params.fw_vers >= FW_VERSION32(1, 24, 11, 0))
3654aa7bdbc0SNavdeep Parhar 		nm_txq->op_pkd = htobe32(V_FW_WR_OP(FW_ETH_TX_PKTS2_WR));
3655aa7bdbc0SNavdeep Parhar 	else
3656aa7bdbc0SNavdeep Parhar 		nm_txq->op_pkd = htobe32(V_FW_WR_OP(FW_ETH_TX_PKTS_WR));
3657a8c4fcb9SNavdeep Parhar 	nm_txq->cntxt_id = INVALID_NM_TXQ_CNTXT_ID;
3658298d969cSNavdeep Parhar 
3659298d969cSNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
3660fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
3661298d969cSNavdeep Parhar 	    NULL, "netmap tx queue");
3662298d969cSNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
3663298d969cSNavdeep Parhar 
3664fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UINT(&vi->ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
3665298d969cSNavdeep Parhar 	    &nm_txq->cntxt_id, 0, "SGE context id of the queue");
3666fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cidx",
3667298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_txq->cidx, 0, sysctl_uint16, "I",
3668298d969cSNavdeep Parhar 	    "consumer index");
3669fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "pidx",
3670298d969cSNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &nm_txq->pidx, 0, sysctl_uint16, "I",
3671298d969cSNavdeep Parhar 	    "producer index");
3672298d969cSNavdeep Parhar 
3673298d969cSNavdeep Parhar 	return (rc);
3674298d969cSNavdeep Parhar }
3675298d969cSNavdeep Parhar 
3676298d969cSNavdeep Parhar static int
3677fe2ebb76SJohn Baldwin free_nm_txq(struct vi_info *vi, struct sge_nm_txq *nm_txq)
3678298d969cSNavdeep Parhar {
3679fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
3680298d969cSNavdeep Parhar 
36810fa7560dSNavdeep Parhar 	if (vi->flags & VI_INIT_DONE)
3682a8c4fcb9SNavdeep Parhar 		MPASS(nm_txq->cntxt_id == INVALID_NM_TXQ_CNTXT_ID);
36830fa7560dSNavdeep Parhar 	else
36840fa7560dSNavdeep Parhar 		MPASS(nm_txq->cntxt_id == 0);
3685a8c4fcb9SNavdeep Parhar 
3686298d969cSNavdeep Parhar 	free_ring(sc, nm_txq->desc_tag, nm_txq->desc_map, nm_txq->ba,
3687298d969cSNavdeep Parhar 	    nm_txq->desc);
3688298d969cSNavdeep Parhar 
3689298d969cSNavdeep Parhar 	return (0);
3690298d969cSNavdeep Parhar }
3691298d969cSNavdeep Parhar #endif
3692298d969cSNavdeep Parhar 
3693ddf09ad6SNavdeep Parhar /*
3694ddf09ad6SNavdeep Parhar  * Returns a reasonable automatic cidx flush threshold for a given queue size.
3695ddf09ad6SNavdeep Parhar  */
3696ddf09ad6SNavdeep Parhar static u_int
3697ddf09ad6SNavdeep Parhar qsize_to_fthresh(int qsize)
3698ddf09ad6SNavdeep Parhar {
3699ddf09ad6SNavdeep Parhar 	u_int fthresh;
3700ddf09ad6SNavdeep Parhar 
3701ddf09ad6SNavdeep Parhar 	while (!powerof2(qsize))
3702ddf09ad6SNavdeep Parhar 		qsize++;
3703ddf09ad6SNavdeep Parhar 	fthresh = ilog2(qsize);
3704ddf09ad6SNavdeep Parhar 	if (fthresh > X_CIDXFLUSHTHRESH_128)
3705ddf09ad6SNavdeep Parhar 		fthresh = X_CIDXFLUSHTHRESH_128;
3706ddf09ad6SNavdeep Parhar 
3707ddf09ad6SNavdeep Parhar 	return (fthresh);
3708ddf09ad6SNavdeep Parhar }
3709ddf09ad6SNavdeep Parhar 
3710733b9277SNavdeep Parhar static int
3711733b9277SNavdeep Parhar ctrl_eq_alloc(struct adapter *sc, struct sge_eq *eq)
3712733b9277SNavdeep Parhar {
3713733b9277SNavdeep Parhar 	int rc, cntxt_id;
3714733b9277SNavdeep Parhar 	struct fw_eq_ctrl_cmd c;
371590e7434aSNavdeep Parhar 	int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
3716f7dfe243SNavdeep Parhar 
3717f7dfe243SNavdeep Parhar 	bzero(&c, sizeof(c));
3718f7dfe243SNavdeep Parhar 
3719f7dfe243SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_CTRL_CMD) | F_FW_CMD_REQUEST |
3720f7dfe243SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_CTRL_CMD_PFN(sc->pf) |
3721f7dfe243SNavdeep Parhar 	    V_FW_EQ_CTRL_CMD_VFN(0));
3722f7dfe243SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_EQ_CTRL_CMD_ALLOC |
3723f7dfe243SNavdeep Parhar 	    F_FW_EQ_CTRL_CMD_EQSTART | FW_LEN16(c));
37247951040fSNavdeep Parhar 	c.cmpliqid_eqid = htonl(V_FW_EQ_CTRL_CMD_CMPLIQID(eq->iqid));
3725f7dfe243SNavdeep Parhar 	c.physeqid_pkd = htobe32(0);
3726f7dfe243SNavdeep Parhar 	c.fetchszm_to_iqid =
372787b027baSNavdeep Parhar 	    htobe32(V_FW_EQ_CTRL_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) |
3728733b9277SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_PCIECHN(eq->tx_chan) |
372956599263SNavdeep Parhar 		F_FW_EQ_CTRL_CMD_FETCHRO | V_FW_EQ_CTRL_CMD_IQID(eq->iqid));
3730f7dfe243SNavdeep Parhar 	c.dcaen_to_eqsize =
3731adb0cd84SNavdeep Parhar 	    htobe32(V_FW_EQ_CTRL_CMD_FBMIN(chip_id(sc) <= CHELSIO_T5 ?
3732adb0cd84SNavdeep Parhar 		X_FETCHBURSTMIN_64B : X_FETCHBURSTMIN_64B_T6) |
3733f7dfe243SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
3734ddf09ad6SNavdeep Parhar 		V_FW_EQ_CTRL_CMD_CIDXFTHRESH(qsize_to_fthresh(qsize)) |
37357951040fSNavdeep Parhar 		V_FW_EQ_CTRL_CMD_EQSIZE(qsize));
3736f7dfe243SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
3737f7dfe243SNavdeep Parhar 
3738f7dfe243SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
3739f7dfe243SNavdeep Parhar 	if (rc != 0) {
3740f7dfe243SNavdeep Parhar 		device_printf(sc->dev,
3741733b9277SNavdeep Parhar 		    "failed to create control queue %d: %d\n", eq->tx_chan, rc);
3742f7dfe243SNavdeep Parhar 		return (rc);
3743f7dfe243SNavdeep Parhar 	}
3744733b9277SNavdeep Parhar 	eq->flags |= EQ_ALLOCATED;
3745f7dfe243SNavdeep Parhar 
3746f7dfe243SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_CTRL_CMD_EQID(be32toh(c.cmpliqid_eqid));
3747f7dfe243SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
3748733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.neq)
3749733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
3750733b9277SNavdeep Parhar 		cntxt_id, sc->sge.neq - 1);
3751f7dfe243SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
3752f7dfe243SNavdeep Parhar 
3753f7dfe243SNavdeep Parhar 	return (rc);
3754f7dfe243SNavdeep Parhar }
3755f7dfe243SNavdeep Parhar 
3756f7dfe243SNavdeep Parhar static int
3757fe2ebb76SJohn Baldwin eth_eq_alloc(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq)
375854e4ee71SNavdeep Parhar {
375954e4ee71SNavdeep Parhar 	int rc, cntxt_id;
376054e4ee71SNavdeep Parhar 	struct fw_eq_eth_cmd c;
376190e7434aSNavdeep Parhar 	int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
376254e4ee71SNavdeep Parhar 
376354e4ee71SNavdeep Parhar 	bzero(&c, sizeof(c));
376454e4ee71SNavdeep Parhar 
376554e4ee71SNavdeep Parhar 	c.op_to_vfn = htobe32(V_FW_CMD_OP(FW_EQ_ETH_CMD) | F_FW_CMD_REQUEST |
376654e4ee71SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_ETH_CMD_PFN(sc->pf) |
376754e4ee71SNavdeep Parhar 	    V_FW_EQ_ETH_CMD_VFN(0));
376854e4ee71SNavdeep Parhar 	c.alloc_to_len16 = htobe32(F_FW_EQ_ETH_CMD_ALLOC |
376954e4ee71SNavdeep Parhar 	    F_FW_EQ_ETH_CMD_EQSTART | FW_LEN16(c));
37707951040fSNavdeep Parhar 	c.autoequiqe_to_viid = htobe32(F_FW_EQ_ETH_CMD_AUTOEQUIQE |
3771fe2ebb76SJohn Baldwin 	    F_FW_EQ_ETH_CMD_AUTOEQUEQE | V_FW_EQ_ETH_CMD_VIID(vi->viid));
377254e4ee71SNavdeep Parhar 	c.fetchszm_to_iqid =
37737951040fSNavdeep Parhar 	    htobe32(V_FW_EQ_ETH_CMD_HOSTFCMODE(X_HOSTFCMODE_NONE) |
3774733b9277SNavdeep Parhar 		V_FW_EQ_ETH_CMD_PCIECHN(eq->tx_chan) | F_FW_EQ_ETH_CMD_FETCHRO |
3775aa2457e1SNavdeep Parhar 		V_FW_EQ_ETH_CMD_IQID(eq->iqid));
3776adb0cd84SNavdeep Parhar 	c.dcaen_to_eqsize =
3777adb0cd84SNavdeep Parhar 	    htobe32(V_FW_EQ_ETH_CMD_FBMIN(chip_id(sc) <= CHELSIO_T5 ?
3778adb0cd84SNavdeep Parhar 		X_FETCHBURSTMIN_64B : X_FETCHBURSTMIN_64B_T6) |
377954e4ee71SNavdeep Parhar 		V_FW_EQ_ETH_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
37807951040fSNavdeep Parhar 		V_FW_EQ_ETH_CMD_EQSIZE(qsize));
378154e4ee71SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
378254e4ee71SNavdeep Parhar 
378354e4ee71SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
378454e4ee71SNavdeep Parhar 	if (rc != 0) {
3785fe2ebb76SJohn Baldwin 		device_printf(vi->dev,
3786733b9277SNavdeep Parhar 		    "failed to create Ethernet egress queue: %d\n", rc);
3787733b9277SNavdeep Parhar 		return (rc);
3788733b9277SNavdeep Parhar 	}
3789733b9277SNavdeep Parhar 	eq->flags |= EQ_ALLOCATED;
3790733b9277SNavdeep Parhar 
3791733b9277SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_ETH_CMD_EQID(be32toh(c.eqid_pkd));
3792ec55567cSJohn Baldwin 	eq->abs_id = G_FW_EQ_ETH_CMD_PHYSEQID(be32toh(c.physeqid_pkd));
3793733b9277SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
3794733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.neq)
3795733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
3796733b9277SNavdeep Parhar 		cntxt_id, sc->sge.neq - 1);
3797733b9277SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
3798733b9277SNavdeep Parhar 
379954e4ee71SNavdeep Parhar 	return (rc);
380054e4ee71SNavdeep Parhar }
380154e4ee71SNavdeep Parhar 
3802eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
3803733b9277SNavdeep Parhar static int
3804fe2ebb76SJohn Baldwin ofld_eq_alloc(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq)
3805733b9277SNavdeep Parhar {
3806733b9277SNavdeep Parhar 	int rc, cntxt_id;
3807733b9277SNavdeep Parhar 	struct fw_eq_ofld_cmd c;
380890e7434aSNavdeep Parhar 	int qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
380954e4ee71SNavdeep Parhar 
3810733b9277SNavdeep Parhar 	bzero(&c, sizeof(c));
3811733b9277SNavdeep Parhar 
3812733b9277SNavdeep Parhar 	c.op_to_vfn = htonl(V_FW_CMD_OP(FW_EQ_OFLD_CMD) | F_FW_CMD_REQUEST |
3813733b9277SNavdeep Parhar 	    F_FW_CMD_WRITE | F_FW_CMD_EXEC | V_FW_EQ_OFLD_CMD_PFN(sc->pf) |
3814733b9277SNavdeep Parhar 	    V_FW_EQ_OFLD_CMD_VFN(0));
3815733b9277SNavdeep Parhar 	c.alloc_to_len16 = htonl(F_FW_EQ_OFLD_CMD_ALLOC |
3816733b9277SNavdeep Parhar 	    F_FW_EQ_OFLD_CMD_EQSTART | FW_LEN16(c));
3817733b9277SNavdeep Parhar 	c.fetchszm_to_iqid =
3818ddf09ad6SNavdeep Parhar 		htonl(V_FW_EQ_OFLD_CMD_HOSTFCMODE(X_HOSTFCMODE_STATUS_PAGE) |
3819733b9277SNavdeep Parhar 		    V_FW_EQ_OFLD_CMD_PCIECHN(eq->tx_chan) |
3820733b9277SNavdeep Parhar 		    F_FW_EQ_OFLD_CMD_FETCHRO | V_FW_EQ_OFLD_CMD_IQID(eq->iqid));
3821733b9277SNavdeep Parhar 	c.dcaen_to_eqsize =
3822adb0cd84SNavdeep Parhar 	    htobe32(V_FW_EQ_OFLD_CMD_FBMIN(chip_id(sc) <= CHELSIO_T5 ?
3823adb0cd84SNavdeep Parhar 		X_FETCHBURSTMIN_64B : X_FETCHBURSTMIN_64B_T6) |
3824733b9277SNavdeep Parhar 		V_FW_EQ_OFLD_CMD_FBMAX(X_FETCHBURSTMAX_512B) |
3825ddf09ad6SNavdeep Parhar 		V_FW_EQ_OFLD_CMD_CIDXFTHRESH(qsize_to_fthresh(qsize)) |
38267951040fSNavdeep Parhar 		V_FW_EQ_OFLD_CMD_EQSIZE(qsize));
3827733b9277SNavdeep Parhar 	c.eqaddr = htobe64(eq->ba);
3828733b9277SNavdeep Parhar 
3829733b9277SNavdeep Parhar 	rc = -t4_wr_mbox(sc, sc->mbox, &c, sizeof(c), &c);
3830733b9277SNavdeep Parhar 	if (rc != 0) {
3831fe2ebb76SJohn Baldwin 		device_printf(vi->dev,
3832733b9277SNavdeep Parhar 		    "failed to create egress queue for TCP offload: %d\n", rc);
3833733b9277SNavdeep Parhar 		return (rc);
3834733b9277SNavdeep Parhar 	}
3835733b9277SNavdeep Parhar 	eq->flags |= EQ_ALLOCATED;
3836733b9277SNavdeep Parhar 
3837733b9277SNavdeep Parhar 	eq->cntxt_id = G_FW_EQ_OFLD_CMD_EQID(be32toh(c.eqid_pkd));
383854e4ee71SNavdeep Parhar 	cntxt_id = eq->cntxt_id - sc->sge.eq_start;
3839733b9277SNavdeep Parhar 	if (cntxt_id >= sc->sge.neq)
3840733b9277SNavdeep Parhar 	    panic("%s: eq->cntxt_id (%d) more than the max (%d)", __func__,
3841733b9277SNavdeep Parhar 		cntxt_id, sc->sge.neq - 1);
384254e4ee71SNavdeep Parhar 	sc->sge.eqmap[cntxt_id] = eq;
384354e4ee71SNavdeep Parhar 
3844733b9277SNavdeep Parhar 	return (rc);
3845733b9277SNavdeep Parhar }
3846733b9277SNavdeep Parhar #endif
3847733b9277SNavdeep Parhar 
3848733b9277SNavdeep Parhar static int
3849fe2ebb76SJohn Baldwin alloc_eq(struct adapter *sc, struct vi_info *vi, struct sge_eq *eq)
3850733b9277SNavdeep Parhar {
38517951040fSNavdeep Parhar 	int rc, qsize;
3852733b9277SNavdeep Parhar 	size_t len;
3853733b9277SNavdeep Parhar 
3854733b9277SNavdeep Parhar 	mtx_init(&eq->eq_lock, eq->lockname, NULL, MTX_DEF);
3855733b9277SNavdeep Parhar 
385690e7434aSNavdeep Parhar 	qsize = eq->sidx + sc->params.sge.spg_len / EQ_ESIZE;
38577951040fSNavdeep Parhar 	len = qsize * EQ_ESIZE;
3858733b9277SNavdeep Parhar 	rc = alloc_ring(sc, len, &eq->desc_tag, &eq->desc_map,
3859733b9277SNavdeep Parhar 	    &eq->ba, (void **)&eq->desc);
3860733b9277SNavdeep Parhar 	if (rc)
3861733b9277SNavdeep Parhar 		return (rc);
3862733b9277SNavdeep Parhar 
3863ddf09ad6SNavdeep Parhar 	eq->pidx = eq->cidx = eq->dbidx = 0;
3864ddf09ad6SNavdeep Parhar 	/* Note that equeqidx is not used with sge_wrq (OFLD/CTRL) queues. */
3865ddf09ad6SNavdeep Parhar 	eq->equeqidx = 0;
3866d14b0ac1SNavdeep Parhar 	eq->doorbells = sc->doorbells;
3867733b9277SNavdeep Parhar 
3868733b9277SNavdeep Parhar 	switch (eq->flags & EQ_TYPEMASK) {
3869733b9277SNavdeep Parhar 	case EQ_CTRL:
3870733b9277SNavdeep Parhar 		rc = ctrl_eq_alloc(sc, eq);
3871733b9277SNavdeep Parhar 		break;
3872733b9277SNavdeep Parhar 
3873733b9277SNavdeep Parhar 	case EQ_ETH:
3874fe2ebb76SJohn Baldwin 		rc = eth_eq_alloc(sc, vi, eq);
3875733b9277SNavdeep Parhar 		break;
3876733b9277SNavdeep Parhar 
3877eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
3878733b9277SNavdeep Parhar 	case EQ_OFLD:
3879fe2ebb76SJohn Baldwin 		rc = ofld_eq_alloc(sc, vi, eq);
3880733b9277SNavdeep Parhar 		break;
3881733b9277SNavdeep Parhar #endif
3882733b9277SNavdeep Parhar 
3883733b9277SNavdeep Parhar 	default:
3884733b9277SNavdeep Parhar 		panic("%s: invalid eq type %d.", __func__,
3885733b9277SNavdeep Parhar 		    eq->flags & EQ_TYPEMASK);
3886733b9277SNavdeep Parhar 	}
3887733b9277SNavdeep Parhar 	if (rc != 0) {
3888733b9277SNavdeep Parhar 		device_printf(sc->dev,
3889c086e3d1SNavdeep Parhar 		    "failed to allocate egress queue(%d): %d\n",
3890733b9277SNavdeep Parhar 		    eq->flags & EQ_TYPEMASK, rc);
3891733b9277SNavdeep Parhar 	}
3892733b9277SNavdeep Parhar 
3893d14b0ac1SNavdeep Parhar 	if (isset(&eq->doorbells, DOORBELL_UDB) ||
3894d14b0ac1SNavdeep Parhar 	    isset(&eq->doorbells, DOORBELL_UDBWC) ||
389577ad3c41SNavdeep Parhar 	    isset(&eq->doorbells, DOORBELL_WCWR)) {
389690e7434aSNavdeep Parhar 		uint32_t s_qpp = sc->params.sge.eq_s_qpp;
3897d14b0ac1SNavdeep Parhar 		uint32_t mask = (1 << s_qpp) - 1;
3898d14b0ac1SNavdeep Parhar 		volatile uint8_t *udb;
3899d14b0ac1SNavdeep Parhar 
3900d14b0ac1SNavdeep Parhar 		udb = sc->udbs_base + UDBS_DB_OFFSET;
3901d14b0ac1SNavdeep Parhar 		udb += (eq->cntxt_id >> s_qpp) << PAGE_SHIFT;	/* pg offset */
3902d14b0ac1SNavdeep Parhar 		eq->udb_qid = eq->cntxt_id & mask;		/* id in page */
3903f10405b3SNavdeep Parhar 		if (eq->udb_qid >= PAGE_SIZE / UDBS_SEG_SIZE)
390477ad3c41SNavdeep Parhar 	    		clrbit(&eq->doorbells, DOORBELL_WCWR);
3905d14b0ac1SNavdeep Parhar 		else {
3906d14b0ac1SNavdeep Parhar 			udb += eq->udb_qid << UDBS_SEG_SHIFT;	/* seg offset */
3907d14b0ac1SNavdeep Parhar 			eq->udb_qid = 0;
3908d14b0ac1SNavdeep Parhar 		}
3909d14b0ac1SNavdeep Parhar 		eq->udb = (volatile void *)udb;
3910d14b0ac1SNavdeep Parhar 	}
3911d14b0ac1SNavdeep Parhar 
3912733b9277SNavdeep Parhar 	return (rc);
3913733b9277SNavdeep Parhar }
3914733b9277SNavdeep Parhar 
3915733b9277SNavdeep Parhar static int
3916733b9277SNavdeep Parhar free_eq(struct adapter *sc, struct sge_eq *eq)
3917733b9277SNavdeep Parhar {
3918733b9277SNavdeep Parhar 	int rc;
3919733b9277SNavdeep Parhar 
3920733b9277SNavdeep Parhar 	if (eq->flags & EQ_ALLOCATED) {
3921733b9277SNavdeep Parhar 		switch (eq->flags & EQ_TYPEMASK) {
3922733b9277SNavdeep Parhar 		case EQ_CTRL:
3923733b9277SNavdeep Parhar 			rc = -t4_ctrl_eq_free(sc, sc->mbox, sc->pf, 0,
3924733b9277SNavdeep Parhar 			    eq->cntxt_id);
3925733b9277SNavdeep Parhar 			break;
3926733b9277SNavdeep Parhar 
3927733b9277SNavdeep Parhar 		case EQ_ETH:
3928733b9277SNavdeep Parhar 			rc = -t4_eth_eq_free(sc, sc->mbox, sc->pf, 0,
3929733b9277SNavdeep Parhar 			    eq->cntxt_id);
3930733b9277SNavdeep Parhar 			break;
3931733b9277SNavdeep Parhar 
3932eff62dbaSNavdeep Parhar #if defined(TCP_OFFLOAD) || defined(RATELIMIT)
3933733b9277SNavdeep Parhar 		case EQ_OFLD:
3934733b9277SNavdeep Parhar 			rc = -t4_ofld_eq_free(sc, sc->mbox, sc->pf, 0,
3935733b9277SNavdeep Parhar 			    eq->cntxt_id);
3936733b9277SNavdeep Parhar 			break;
3937733b9277SNavdeep Parhar #endif
3938733b9277SNavdeep Parhar 
3939733b9277SNavdeep Parhar 		default:
3940733b9277SNavdeep Parhar 			panic("%s: invalid eq type %d.", __func__,
3941733b9277SNavdeep Parhar 			    eq->flags & EQ_TYPEMASK);
3942733b9277SNavdeep Parhar 		}
3943733b9277SNavdeep Parhar 		if (rc != 0) {
3944733b9277SNavdeep Parhar 			device_printf(sc->dev,
3945733b9277SNavdeep Parhar 			    "failed to free egress queue (%d): %d\n",
3946733b9277SNavdeep Parhar 			    eq->flags & EQ_TYPEMASK, rc);
3947733b9277SNavdeep Parhar 			return (rc);
3948733b9277SNavdeep Parhar 		}
3949733b9277SNavdeep Parhar 		eq->flags &= ~EQ_ALLOCATED;
3950733b9277SNavdeep Parhar 	}
3951733b9277SNavdeep Parhar 
3952733b9277SNavdeep Parhar 	free_ring(sc, eq->desc_tag, eq->desc_map, eq->ba, eq->desc);
3953733b9277SNavdeep Parhar 
3954733b9277SNavdeep Parhar 	if (mtx_initialized(&eq->eq_lock))
3955733b9277SNavdeep Parhar 		mtx_destroy(&eq->eq_lock);
3956733b9277SNavdeep Parhar 
3957733b9277SNavdeep Parhar 	bzero(eq, sizeof(*eq));
3958733b9277SNavdeep Parhar 	return (0);
3959733b9277SNavdeep Parhar }
3960733b9277SNavdeep Parhar 
3961733b9277SNavdeep Parhar static int
3962fe2ebb76SJohn Baldwin alloc_wrq(struct adapter *sc, struct vi_info *vi, struct sge_wrq *wrq,
3963733b9277SNavdeep Parhar     struct sysctl_oid *oid)
3964733b9277SNavdeep Parhar {
3965733b9277SNavdeep Parhar 	int rc;
3966fe2ebb76SJohn Baldwin 	struct sysctl_ctx_list *ctx = vi ? &vi->ctx : &sc->ctx;
3967733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
3968733b9277SNavdeep Parhar 
3969fe2ebb76SJohn Baldwin 	rc = alloc_eq(sc, vi, &wrq->eq);
3970733b9277SNavdeep Parhar 	if (rc)
3971733b9277SNavdeep Parhar 		return (rc);
3972733b9277SNavdeep Parhar 
3973733b9277SNavdeep Parhar 	wrq->adapter = sc;
39747951040fSNavdeep Parhar 	TASK_INIT(&wrq->wrq_tx_task, 0, wrq_tx_drain, wrq);
39757951040fSNavdeep Parhar 	TAILQ_INIT(&wrq->incomplete_wrs);
397609fe6320SNavdeep Parhar 	STAILQ_INIT(&wrq->wr_list);
39777951040fSNavdeep Parhar 	wrq->nwr_pending = 0;
39787951040fSNavdeep Parhar 	wrq->ndesc_needed = 0;
3979733b9277SNavdeep Parhar 
3980aa93b99aSNavdeep Parhar 	SYSCTL_ADD_UAUTO(ctx, children, OID_AUTO, "ba", CTLFLAG_RD,
3981aa93b99aSNavdeep Parhar 	    &wrq->eq.ba, "bus address of descriptor ring");
3982aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
3983aa93b99aSNavdeep Parhar 	    wrq->eq.sidx * EQ_ESIZE + sc->params.sge.spg_len,
3984aa93b99aSNavdeep Parhar 	    "desc ring size in bytes");
3985733b9277SNavdeep Parhar 	SYSCTL_ADD_UINT(ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
3986733b9277SNavdeep Parhar 	    &wrq->eq.cntxt_id, 0, "SGE context id of the queue");
3987733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "cidx",
3988733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &wrq->eq.cidx, 0, sysctl_uint16, "I",
3989733b9277SNavdeep Parhar 	    "consumer index");
3990733b9277SNavdeep Parhar 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "pidx",
3991733b9277SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &wrq->eq.pidx, 0, sysctl_uint16, "I",
3992733b9277SNavdeep Parhar 	    "producer index");
3993aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "sidx", CTLFLAG_RD, NULL,
3994aa93b99aSNavdeep Parhar 	    wrq->eq.sidx, "status page index");
39957951040fSNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_direct", CTLFLAG_RD,
39967951040fSNavdeep Parhar 	    &wrq->tx_wrs_direct, "# of work requests (direct)");
39977951040fSNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_copied", CTLFLAG_RD,
39987951040fSNavdeep Parhar 	    &wrq->tx_wrs_copied, "# of work requests (copied)");
39990459a175SNavdeep Parhar 	SYSCTL_ADD_UQUAD(ctx, children, OID_AUTO, "tx_wrs_sspace", CTLFLAG_RD,
40000459a175SNavdeep Parhar 	    &wrq->tx_wrs_ss, "# of work requests (copied from scratch space)");
4001733b9277SNavdeep Parhar 
4002733b9277SNavdeep Parhar 	return (rc);
4003733b9277SNavdeep Parhar }
4004733b9277SNavdeep Parhar 
4005733b9277SNavdeep Parhar static int
4006733b9277SNavdeep Parhar free_wrq(struct adapter *sc, struct sge_wrq *wrq)
4007733b9277SNavdeep Parhar {
4008733b9277SNavdeep Parhar 	int rc;
4009733b9277SNavdeep Parhar 
4010733b9277SNavdeep Parhar 	rc = free_eq(sc, &wrq->eq);
4011733b9277SNavdeep Parhar 	if (rc)
4012733b9277SNavdeep Parhar 		return (rc);
4013733b9277SNavdeep Parhar 
4014733b9277SNavdeep Parhar 	bzero(wrq, sizeof(*wrq));
4015733b9277SNavdeep Parhar 	return (0);
4016733b9277SNavdeep Parhar }
4017733b9277SNavdeep Parhar 
4018733b9277SNavdeep Parhar static int
4019fe2ebb76SJohn Baldwin alloc_txq(struct vi_info *vi, struct sge_txq *txq, int idx,
4020733b9277SNavdeep Parhar     struct sysctl_oid *oid)
4021733b9277SNavdeep Parhar {
4022733b9277SNavdeep Parhar 	int rc;
4023fe2ebb76SJohn Baldwin 	struct port_info *pi = vi->pi;
4024733b9277SNavdeep Parhar 	struct adapter *sc = pi->adapter;
4025733b9277SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
4026733b9277SNavdeep Parhar 	char name[16];
4027733b9277SNavdeep Parhar 	struct sysctl_oid_list *children = SYSCTL_CHILDREN(oid);
4028733b9277SNavdeep Parhar 
40297951040fSNavdeep Parhar 	rc = mp_ring_alloc(&txq->r, eq->sidx, txq, eth_tx, can_resume_eth_tx,
40307951040fSNavdeep Parhar 	    M_CXGBE, M_WAITOK);
40317951040fSNavdeep Parhar 	if (rc != 0) {
40327951040fSNavdeep Parhar 		device_printf(sc->dev, "failed to allocate mp_ring: %d\n", rc);
40337951040fSNavdeep Parhar 		return (rc);
40347951040fSNavdeep Parhar 	}
40357951040fSNavdeep Parhar 
4036fe2ebb76SJohn Baldwin 	rc = alloc_eq(sc, vi, eq);
40377951040fSNavdeep Parhar 	if (rc != 0) {
40387951040fSNavdeep Parhar 		mp_ring_free(txq->r);
40397951040fSNavdeep Parhar 		txq->r = NULL;
4040733b9277SNavdeep Parhar 		return (rc);
40417951040fSNavdeep Parhar 	}
4042733b9277SNavdeep Parhar 
40437951040fSNavdeep Parhar 	/* Can't fail after this point. */
40447951040fSNavdeep Parhar 
4045ec55567cSJohn Baldwin 	if (idx == 0)
4046ec55567cSJohn Baldwin 		sc->sge.eq_base = eq->abs_id - eq->cntxt_id;
4047ec55567cSJohn Baldwin 	else
4048ec55567cSJohn Baldwin 		KASSERT(eq->cntxt_id + sc->sge.eq_base == eq->abs_id,
4049ec55567cSJohn Baldwin 		    ("eq_base mismatch"));
4050ec55567cSJohn Baldwin 	KASSERT(sc->sge.eq_base == 0 || sc->flags & IS_VF,
4051ec55567cSJohn Baldwin 	    ("PF with non-zero eq_base"));
4052ec55567cSJohn Baldwin 
40537951040fSNavdeep Parhar 	TASK_INIT(&txq->tx_reclaim_task, 0, tx_reclaim, eq);
4054fe2ebb76SJohn Baldwin 	txq->ifp = vi->ifp;
40557951040fSNavdeep Parhar 	txq->gl = sglist_alloc(TX_SGL_SEGS, M_WAITOK);
40566af45170SJohn Baldwin 	if (sc->flags & IS_VF)
40576af45170SJohn Baldwin 		txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT_XT) |
40586af45170SJohn Baldwin 		    V_TXPKT_INTF(pi->tx_chan));
40596af45170SJohn Baldwin 	else
4060c0236bd9SNavdeep Parhar 		txq->cpl_ctrl0 = htobe32(V_TXPKT_OPCODE(CPL_TX_PKT_XT) |
4061edb518f4SNavdeep Parhar 		    V_TXPKT_INTF(pi->tx_chan) | V_TXPKT_PF(sc->pf) |
4062edb518f4SNavdeep Parhar 		    V_TXPKT_VF(vi->vin) | V_TXPKT_VF_VLD(vi->vfvld));
406302f972e8SNavdeep Parhar 	txq->tc_idx = -1;
40647951040fSNavdeep Parhar 	txq->sdesc = malloc(eq->sidx * sizeof(struct tx_sdesc), M_CXGBE,
4065733b9277SNavdeep Parhar 	    M_ZERO | M_WAITOK);
406654e4ee71SNavdeep Parhar 
406754e4ee71SNavdeep Parhar 	snprintf(name, sizeof(name), "%d", idx);
4068fe2ebb76SJohn Baldwin 	oid = SYSCTL_ADD_NODE(&vi->ctx, children, OID_AUTO, name, CTLFLAG_RD,
406954e4ee71SNavdeep Parhar 	    NULL, "tx queue");
407054e4ee71SNavdeep Parhar 	children = SYSCTL_CHILDREN(oid);
407154e4ee71SNavdeep Parhar 
4072aa93b99aSNavdeep Parhar 	SYSCTL_ADD_UAUTO(&vi->ctx, children, OID_AUTO, "ba", CTLFLAG_RD,
4073aa93b99aSNavdeep Parhar 	    &eq->ba, "bus address of descriptor ring");
4074aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(&vi->ctx, children, OID_AUTO, "dmalen", CTLFLAG_RD, NULL,
4075aa93b99aSNavdeep Parhar 	    eq->sidx * EQ_ESIZE + sc->params.sge.spg_len,
4076aa93b99aSNavdeep Parhar 	    "desc ring size in bytes");
4077ec55567cSJohn Baldwin 	SYSCTL_ADD_UINT(&vi->ctx, children, OID_AUTO, "abs_id", CTLFLAG_RD,
4078ec55567cSJohn Baldwin 	    &eq->abs_id, 0, "absolute id of the queue");
4079fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UINT(&vi->ctx, children, OID_AUTO, "cntxt_id", CTLFLAG_RD,
408059bc8ce0SNavdeep Parhar 	    &eq->cntxt_id, 0, "SGE context id of the queue");
4081fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "cidx",
408259bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &eq->cidx, 0, sysctl_uint16, "I",
408359bc8ce0SNavdeep Parhar 	    "consumer index");
4084fe2ebb76SJohn Baldwin 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "pidx",
408559bc8ce0SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RD, &eq->pidx, 0, sysctl_uint16, "I",
408659bc8ce0SNavdeep Parhar 	    "producer index");
4087aa93b99aSNavdeep Parhar 	SYSCTL_ADD_INT(&vi->ctx, children, OID_AUTO, "sidx", CTLFLAG_RD, NULL,
4088aa93b99aSNavdeep Parhar 	    eq->sidx, "status page index");
408959bc8ce0SNavdeep Parhar 
409002f972e8SNavdeep Parhar 	SYSCTL_ADD_PROC(&vi->ctx, children, OID_AUTO, "tc",
409102f972e8SNavdeep Parhar 	    CTLTYPE_INT | CTLFLAG_RW, vi, idx, sysctl_tc, "I",
409202f972e8SNavdeep Parhar 	    "traffic class (-1 means none)");
409302f972e8SNavdeep Parhar 
4094fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txcsum", CTLFLAG_RD,
409554e4ee71SNavdeep Parhar 	    &txq->txcsum, "# of times hardware assisted with checksum");
4096fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "vlan_insertion",
409754e4ee71SNavdeep Parhar 	    CTLFLAG_RD, &txq->vlan_insertion,
409854e4ee71SNavdeep Parhar 	    "# of times hardware inserted 802.1Q tag");
4099fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "tso_wrs", CTLFLAG_RD,
4100a1ea9a82SNavdeep Parhar 	    &txq->tso_wrs, "# of TSO work requests");
4101fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "imm_wrs", CTLFLAG_RD,
410254e4ee71SNavdeep Parhar 	    &txq->imm_wrs, "# of work requests with immediate data");
4103fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "sgl_wrs", CTLFLAG_RD,
410454e4ee71SNavdeep Parhar 	    &txq->sgl_wrs, "# of work requests with direct SGL");
4105fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkt_wrs", CTLFLAG_RD,
410654e4ee71SNavdeep Parhar 	    &txq->txpkt_wrs, "# of txpkt work requests (one pkt/WR)");
4107fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts0_wrs",
41087951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->txpkts0_wrs,
41097951040fSNavdeep Parhar 	    "# of txpkts (type 0) work requests");
4110fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts1_wrs",
41117951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->txpkts1_wrs,
41127951040fSNavdeep Parhar 	    "# of txpkts (type 1) work requests");
4113fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts0_pkts",
41147951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->txpkts0_pkts,
41157951040fSNavdeep Parhar 	    "# of frames tx'd using type0 txpkts work requests");
4116fe2ebb76SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "txpkts1_pkts",
41177951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->txpkts1_pkts,
41187951040fSNavdeep Parhar 	    "# of frames tx'd using type1 txpkts work requests");
41195cdaef71SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "raw_wrs", CTLFLAG_RD,
41205cdaef71SJohn Baldwin 	    &txq->raw_wrs, "# of raw work requests (non-packets)");
4121bddf7343SJohn Baldwin 	SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO, "tls_wrs", CTLFLAG_RD,
4122bddf7343SJohn Baldwin 	    &txq->tls_wrs, "# of TLS work requests (TLS records)");
4123bddf7343SJohn Baldwin 
4124bddf7343SJohn Baldwin #ifdef KERN_TLS
4125bddf7343SJohn Baldwin 	if (sc->flags & KERN_TLS_OK) {
4126bddf7343SJohn Baldwin 		SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO,
4127bddf7343SJohn Baldwin 		    "kern_tls_records", CTLFLAG_RD, &txq->kern_tls_records,
4128bddf7343SJohn Baldwin 		    "# of NIC TLS records transmitted");
4129bddf7343SJohn Baldwin 		SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO,
4130bddf7343SJohn Baldwin 		    "kern_tls_short", CTLFLAG_RD, &txq->kern_tls_short,
4131bddf7343SJohn Baldwin 		    "# of short NIC TLS records transmitted");
4132bddf7343SJohn Baldwin 		SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO,
4133bddf7343SJohn Baldwin 		    "kern_tls_partial", CTLFLAG_RD, &txq->kern_tls_partial,
4134bddf7343SJohn Baldwin 		    "# of partial NIC TLS records transmitted");
4135bddf7343SJohn Baldwin 		SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO,
4136bddf7343SJohn Baldwin 		    "kern_tls_full", CTLFLAG_RD, &txq->kern_tls_full,
4137bddf7343SJohn Baldwin 		    "# of full NIC TLS records transmitted");
4138bddf7343SJohn Baldwin 		SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO,
4139bddf7343SJohn Baldwin 		    "kern_tls_octets", CTLFLAG_RD, &txq->kern_tls_octets,
4140bddf7343SJohn Baldwin 		    "# of payload octets in transmitted NIC TLS records");
4141bddf7343SJohn Baldwin 		SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO,
4142bddf7343SJohn Baldwin 		    "kern_tls_waste", CTLFLAG_RD, &txq->kern_tls_waste,
4143bddf7343SJohn Baldwin 		    "# of octets DMAd but not transmitted in NIC TLS records");
4144bddf7343SJohn Baldwin 		SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO,
4145bddf7343SJohn Baldwin 		    "kern_tls_options", CTLFLAG_RD, &txq->kern_tls_options,
4146bddf7343SJohn Baldwin 		    "# of NIC TLS options-only packets transmitted");
4147bddf7343SJohn Baldwin 		SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO,
4148bddf7343SJohn Baldwin 		    "kern_tls_header", CTLFLAG_RD, &txq->kern_tls_header,
4149bddf7343SJohn Baldwin 		    "# of NIC TLS header-only packets transmitted");
4150bddf7343SJohn Baldwin 		SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO,
4151bddf7343SJohn Baldwin 		    "kern_tls_fin", CTLFLAG_RD, &txq->kern_tls_fin,
4152bddf7343SJohn Baldwin 		    "# of NIC TLS FIN-only packets transmitted");
4153bddf7343SJohn Baldwin 		SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO,
4154bddf7343SJohn Baldwin 		    "kern_tls_fin_short", CTLFLAG_RD, &txq->kern_tls_fin_short,
4155bddf7343SJohn Baldwin 		    "# of NIC TLS padded FIN packets on short TLS records");
4156bddf7343SJohn Baldwin 		SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO,
4157bddf7343SJohn Baldwin 		    "kern_tls_cbc", CTLFLAG_RD, &txq->kern_tls_cbc,
4158bddf7343SJohn Baldwin 		    "# of NIC TLS sessions using AES-CBC");
4159bddf7343SJohn Baldwin 		SYSCTL_ADD_UQUAD(&vi->ctx, children, OID_AUTO,
4160bddf7343SJohn Baldwin 		    "kern_tls_gcm", CTLFLAG_RD, &txq->kern_tls_gcm,
4161bddf7343SJohn Baldwin 		    "# of NIC TLS sessions using AES-GCM");
4162bddf7343SJohn Baldwin 	}
4163bddf7343SJohn Baldwin #endif
416454e4ee71SNavdeep Parhar 
4165fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_enqueues",
41667951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->enqueues,
41677951040fSNavdeep Parhar 	    "# of enqueues to the mp_ring for this queue");
4168fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_drops",
41697951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->drops,
41707951040fSNavdeep Parhar 	    "# of drops in the mp_ring for this queue");
4171fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_starts",
41727951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->starts,
41737951040fSNavdeep Parhar 	    "# of normal consumer starts in the mp_ring for this queue");
4174fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_stalls",
41757951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->stalls,
41767951040fSNavdeep Parhar 	    "# of consumer stalls in the mp_ring for this queue");
4177fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_restarts",
41787951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->restarts,
41797951040fSNavdeep Parhar 	    "# of consumer restarts in the mp_ring for this queue");
4180fe2ebb76SJohn Baldwin 	SYSCTL_ADD_COUNTER_U64(&vi->ctx, children, OID_AUTO, "r_abdications",
41817951040fSNavdeep Parhar 	    CTLFLAG_RD, &txq->r->abdications,
41827951040fSNavdeep Parhar 	    "# of consumer abdications in the mp_ring for this queue");
418354e4ee71SNavdeep Parhar 
41847951040fSNavdeep Parhar 	return (0);
418554e4ee71SNavdeep Parhar }
418654e4ee71SNavdeep Parhar 
418754e4ee71SNavdeep Parhar static int
4188fe2ebb76SJohn Baldwin free_txq(struct vi_info *vi, struct sge_txq *txq)
418954e4ee71SNavdeep Parhar {
419054e4ee71SNavdeep Parhar 	int rc;
4191fe2ebb76SJohn Baldwin 	struct adapter *sc = vi->pi->adapter;
419254e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
419354e4ee71SNavdeep Parhar 
4194733b9277SNavdeep Parhar 	rc = free_eq(sc, eq);
4195733b9277SNavdeep Parhar 	if (rc)
419654e4ee71SNavdeep Parhar 		return (rc);
419754e4ee71SNavdeep Parhar 
41987951040fSNavdeep Parhar 	sglist_free(txq->gl);
4199f7dfe243SNavdeep Parhar 	free(txq->sdesc, M_CXGBE);
42007951040fSNavdeep Parhar 	mp_ring_free(txq->r);
420154e4ee71SNavdeep Parhar 
420254e4ee71SNavdeep Parhar 	bzero(txq, sizeof(*txq));
420354e4ee71SNavdeep Parhar 	return (0);
420454e4ee71SNavdeep Parhar }
420554e4ee71SNavdeep Parhar 
420654e4ee71SNavdeep Parhar static void
420754e4ee71SNavdeep Parhar oneseg_dma_callback(void *arg, bus_dma_segment_t *segs, int nseg, int error)
420854e4ee71SNavdeep Parhar {
420954e4ee71SNavdeep Parhar 	bus_addr_t *ba = arg;
421054e4ee71SNavdeep Parhar 
421154e4ee71SNavdeep Parhar 	KASSERT(nseg == 1,
421254e4ee71SNavdeep Parhar 	    ("%s meant for single segment mappings only.", __func__));
421354e4ee71SNavdeep Parhar 
421454e4ee71SNavdeep Parhar 	*ba = error ? 0 : segs->ds_addr;
421554e4ee71SNavdeep Parhar }
421654e4ee71SNavdeep Parhar 
421754e4ee71SNavdeep Parhar static inline void
421854e4ee71SNavdeep Parhar ring_fl_db(struct adapter *sc, struct sge_fl *fl)
421954e4ee71SNavdeep Parhar {
42204d6db4e0SNavdeep Parhar 	uint32_t n, v;
422154e4ee71SNavdeep Parhar 
422246e1e307SNavdeep Parhar 	n = IDXDIFF(fl->pidx >> 3, fl->dbidx, fl->sidx);
42234d6db4e0SNavdeep Parhar 	MPASS(n > 0);
4224d14b0ac1SNavdeep Parhar 
422554e4ee71SNavdeep Parhar 	wmb();
42264d6db4e0SNavdeep Parhar 	v = fl->dbval | V_PIDX(n);
42274d6db4e0SNavdeep Parhar 	if (fl->udb)
42284d6db4e0SNavdeep Parhar 		*fl->udb = htole32(v);
42294d6db4e0SNavdeep Parhar 	else
4230315048f2SJohn Baldwin 		t4_write_reg(sc, sc->sge_kdoorbell_reg, v);
42314d6db4e0SNavdeep Parhar 	IDXINCR(fl->dbidx, n, fl->sidx);
423254e4ee71SNavdeep Parhar }
423354e4ee71SNavdeep Parhar 
4234fb12416cSNavdeep Parhar /*
42354d6db4e0SNavdeep Parhar  * Fills up the freelist by allocating up to 'n' buffers.  Buffers that are
42364d6db4e0SNavdeep Parhar  * recycled do not count towards this allocation budget.
4237733b9277SNavdeep Parhar  *
42384d6db4e0SNavdeep Parhar  * Returns non-zero to indicate that this freelist should be added to the list
42394d6db4e0SNavdeep Parhar  * of starving freelists.
4240fb12416cSNavdeep Parhar  */
4241733b9277SNavdeep Parhar static int
42424d6db4e0SNavdeep Parhar refill_fl(struct adapter *sc, struct sge_fl *fl, int n)
424354e4ee71SNavdeep Parhar {
42444d6db4e0SNavdeep Parhar 	__be64 *d;
42454d6db4e0SNavdeep Parhar 	struct fl_sdesc *sd;
424638035ed6SNavdeep Parhar 	uintptr_t pa;
424754e4ee71SNavdeep Parhar 	caddr_t cl;
424846e1e307SNavdeep Parhar 	struct rx_buf_info *rxb;
424938035ed6SNavdeep Parhar 	struct cluster_metadata *clm;
42504d6db4e0SNavdeep Parhar 	uint16_t max_pidx;
42514d6db4e0SNavdeep Parhar 	uint16_t hw_cidx = fl->hw_cidx;		/* stable snapshot */
425254e4ee71SNavdeep Parhar 
425354e4ee71SNavdeep Parhar 	FL_LOCK_ASSERT_OWNED(fl);
425454e4ee71SNavdeep Parhar 
42554d6db4e0SNavdeep Parhar 	/*
4256453130d9SPedro F. Giffuni 	 * We always stop at the beginning of the hardware descriptor that's just
42574d6db4e0SNavdeep Parhar 	 * before the one with the hw cidx.  This is to avoid hw pidx = hw cidx,
42584d6db4e0SNavdeep Parhar 	 * which would mean an empty freelist to the chip.
42594d6db4e0SNavdeep Parhar 	 */
42604d6db4e0SNavdeep Parhar 	max_pidx = __predict_false(hw_cidx == 0) ? fl->sidx - 1 : hw_cidx - 1;
42614d6db4e0SNavdeep Parhar 	if (fl->pidx == max_pidx * 8)
42624d6db4e0SNavdeep Parhar 		return (0);
426354e4ee71SNavdeep Parhar 
42644d6db4e0SNavdeep Parhar 	d = &fl->desc[fl->pidx];
42654d6db4e0SNavdeep Parhar 	sd = &fl->sdesc[fl->pidx];
42664d6db4e0SNavdeep Parhar 
42674d6db4e0SNavdeep Parhar 	while (n > 0) {
426854e4ee71SNavdeep Parhar 
426954e4ee71SNavdeep Parhar 		if (sd->cl != NULL) {
427054e4ee71SNavdeep Parhar 
4271c3fb7725SNavdeep Parhar 			if (sd->nmbuf == 0) {
427238035ed6SNavdeep Parhar 				/*
427338035ed6SNavdeep Parhar 				 * Fast recycle without involving any atomics on
427438035ed6SNavdeep Parhar 				 * the cluster's metadata (if the cluster has
427538035ed6SNavdeep Parhar 				 * metadata).  This happens when all frames
427638035ed6SNavdeep Parhar 				 * received in the cluster were small enough to
427738035ed6SNavdeep Parhar 				 * fit within a single mbuf each.
427838035ed6SNavdeep Parhar 				 */
427938035ed6SNavdeep Parhar 				fl->cl_fast_recycled++;
4280a9c4062aSNavdeep Parhar 				goto recycled;
428138035ed6SNavdeep Parhar 			}
428254e4ee71SNavdeep Parhar 
428338035ed6SNavdeep Parhar 			/*
428438035ed6SNavdeep Parhar 			 * Cluster is guaranteed to have metadata.  Clusters
428538035ed6SNavdeep Parhar 			 * without metadata always take the fast recycle path
428638035ed6SNavdeep Parhar 			 * when they're recycled.
428738035ed6SNavdeep Parhar 			 */
428846e1e307SNavdeep Parhar 			clm = cl_metadata(sd);
428938035ed6SNavdeep Parhar 			MPASS(clm != NULL);
42901458bff9SNavdeep Parhar 
429138035ed6SNavdeep Parhar 			if (atomic_fetchadd_int(&clm->refcount, -1) == 1) {
429238035ed6SNavdeep Parhar 				fl->cl_recycled++;
429382eff304SNavdeep Parhar 				counter_u64_add(extfree_rels, 1);
429454e4ee71SNavdeep Parhar 				goto recycled;
429554e4ee71SNavdeep Parhar 			}
42961458bff9SNavdeep Parhar 			sd->cl = NULL;	/* gave up my reference */
42971458bff9SNavdeep Parhar 		}
429838035ed6SNavdeep Parhar 		MPASS(sd->cl == NULL);
429946e1e307SNavdeep Parhar 		rxb = &sc->sge.rx_buf_info[fl->zidx];
430046e1e307SNavdeep Parhar 		cl = uma_zalloc(rxb->zone, M_NOWAIT);
430146e1e307SNavdeep Parhar 		if (__predict_false(cl == NULL) && fl->zidx != fl->safe_zidx) {
430246e1e307SNavdeep Parhar 			rxb = &sc->sge.rx_buf_info[fl->safe_zidx];
430346e1e307SNavdeep Parhar 			cl = uma_zalloc(rxb->zone, M_NOWAIT);
430446e1e307SNavdeep Parhar 			if (__predict_false(cl == NULL))
430554e4ee71SNavdeep Parhar 				break;
430654e4ee71SNavdeep Parhar 		}
430738035ed6SNavdeep Parhar 		fl->cl_allocated++;
43084d6db4e0SNavdeep Parhar 		n--;
430954e4ee71SNavdeep Parhar 
431038035ed6SNavdeep Parhar 		pa = pmap_kextract((vm_offset_t)cl);
431154e4ee71SNavdeep Parhar 		sd->cl = cl;
431246e1e307SNavdeep Parhar 		sd->zidx = fl->zidx;
431346e1e307SNavdeep Parhar 
431446e1e307SNavdeep Parhar 		if (fl->flags & FL_BUF_PACKING) {
431546e1e307SNavdeep Parhar 			*d = htobe64(pa | rxb->hwidx2);
431646e1e307SNavdeep Parhar 			sd->moff = rxb->size2;
431746e1e307SNavdeep Parhar 		} else {
431846e1e307SNavdeep Parhar 			*d = htobe64(pa | rxb->hwidx1);
431946e1e307SNavdeep Parhar 			sd->moff = 0;
432046e1e307SNavdeep Parhar 		}
43217d29df59SNavdeep Parhar recycled:
4322c3fb7725SNavdeep Parhar 		sd->nmbuf = 0;
432338035ed6SNavdeep Parhar 		d++;
432454e4ee71SNavdeep Parhar 		sd++;
432546e1e307SNavdeep Parhar 		if (__predict_false((++fl->pidx & 7) == 0)) {
432646e1e307SNavdeep Parhar 			uint16_t pidx = fl->pidx >> 3;
43274d6db4e0SNavdeep Parhar 
43284d6db4e0SNavdeep Parhar 			if (__predict_false(pidx == fl->sidx)) {
432954e4ee71SNavdeep Parhar 				fl->pidx = 0;
43304d6db4e0SNavdeep Parhar 				pidx = 0;
433154e4ee71SNavdeep Parhar 				sd = fl->sdesc;
433254e4ee71SNavdeep Parhar 				d = fl->desc;
433354e4ee71SNavdeep Parhar 			}
433446e1e307SNavdeep Parhar 			if (n < 8 || pidx == max_pidx)
43354d6db4e0SNavdeep Parhar 				break;
43364d6db4e0SNavdeep Parhar 
43374d6db4e0SNavdeep Parhar 			if (IDXDIFF(pidx, fl->dbidx, fl->sidx) >= 4)
43384d6db4e0SNavdeep Parhar 				ring_fl_db(sc, fl);
43394d6db4e0SNavdeep Parhar 		}
434054e4ee71SNavdeep Parhar 	}
4341fb12416cSNavdeep Parhar 
434246e1e307SNavdeep Parhar 	if ((fl->pidx >> 3) != fl->dbidx)
4343fb12416cSNavdeep Parhar 		ring_fl_db(sc, fl);
4344733b9277SNavdeep Parhar 
4345733b9277SNavdeep Parhar 	return (FL_RUNNING_LOW(fl) && !(fl->flags & FL_STARVING));
4346733b9277SNavdeep Parhar }
4347733b9277SNavdeep Parhar 
4348733b9277SNavdeep Parhar /*
4349733b9277SNavdeep Parhar  * Attempt to refill all starving freelists.
4350733b9277SNavdeep Parhar  */
4351733b9277SNavdeep Parhar static void
4352733b9277SNavdeep Parhar refill_sfl(void *arg)
4353733b9277SNavdeep Parhar {
4354733b9277SNavdeep Parhar 	struct adapter *sc = arg;
4355733b9277SNavdeep Parhar 	struct sge_fl *fl, *fl_temp;
4356733b9277SNavdeep Parhar 
4357fe2ebb76SJohn Baldwin 	mtx_assert(&sc->sfl_lock, MA_OWNED);
4358733b9277SNavdeep Parhar 	TAILQ_FOREACH_SAFE(fl, &sc->sfl, link, fl_temp) {
4359733b9277SNavdeep Parhar 		FL_LOCK(fl);
4360733b9277SNavdeep Parhar 		refill_fl(sc, fl, 64);
4361733b9277SNavdeep Parhar 		if (FL_NOT_RUNNING_LOW(fl) || fl->flags & FL_DOOMED) {
4362733b9277SNavdeep Parhar 			TAILQ_REMOVE(&sc->sfl, fl, link);
4363733b9277SNavdeep Parhar 			fl->flags &= ~FL_STARVING;
4364733b9277SNavdeep Parhar 		}
4365733b9277SNavdeep Parhar 		FL_UNLOCK(fl);
4366733b9277SNavdeep Parhar 	}
4367733b9277SNavdeep Parhar 
4368733b9277SNavdeep Parhar 	if (!TAILQ_EMPTY(&sc->sfl))
4369733b9277SNavdeep Parhar 		callout_schedule(&sc->sfl_callout, hz / 5);
437054e4ee71SNavdeep Parhar }
437154e4ee71SNavdeep Parhar 
437254e4ee71SNavdeep Parhar static int
437354e4ee71SNavdeep Parhar alloc_fl_sdesc(struct sge_fl *fl)
437454e4ee71SNavdeep Parhar {
437554e4ee71SNavdeep Parhar 
43764d6db4e0SNavdeep Parhar 	fl->sdesc = malloc(fl->sidx * 8 * sizeof(struct fl_sdesc), M_CXGBE,
437754e4ee71SNavdeep Parhar 	    M_ZERO | M_WAITOK);
437854e4ee71SNavdeep Parhar 
437954e4ee71SNavdeep Parhar 	return (0);
438054e4ee71SNavdeep Parhar }
438154e4ee71SNavdeep Parhar 
438254e4ee71SNavdeep Parhar static void
43831458bff9SNavdeep Parhar free_fl_sdesc(struct adapter *sc, struct sge_fl *fl)
438454e4ee71SNavdeep Parhar {
438554e4ee71SNavdeep Parhar 	struct fl_sdesc *sd;
438638035ed6SNavdeep Parhar 	struct cluster_metadata *clm;
438754e4ee71SNavdeep Parhar 	int i;
438854e4ee71SNavdeep Parhar 
438954e4ee71SNavdeep Parhar 	sd = fl->sdesc;
43904d6db4e0SNavdeep Parhar 	for (i = 0; i < fl->sidx * 8; i++, sd++) {
439138035ed6SNavdeep Parhar 		if (sd->cl == NULL)
439238035ed6SNavdeep Parhar 			continue;
439354e4ee71SNavdeep Parhar 
439482eff304SNavdeep Parhar 		if (sd->nmbuf == 0)
439546e1e307SNavdeep Parhar 			uma_zfree(sc->sge.rx_buf_info[sd->zidx].zone, sd->cl);
439646e1e307SNavdeep Parhar 		else if (fl->flags & FL_BUF_PACKING) {
439746e1e307SNavdeep Parhar 			clm = cl_metadata(sd);
439846e1e307SNavdeep Parhar 			if (atomic_fetchadd_int(&clm->refcount, -1) == 1) {
439946e1e307SNavdeep Parhar 				uma_zfree(sc->sge.rx_buf_info[sd->zidx].zone,
440046e1e307SNavdeep Parhar 				    sd->cl);
440182eff304SNavdeep Parhar 				counter_u64_add(extfree_rels, 1);
440254e4ee71SNavdeep Parhar 			}
440346e1e307SNavdeep Parhar 		}
440438035ed6SNavdeep Parhar 		sd->cl = NULL;
440554e4ee71SNavdeep Parhar 	}
440654e4ee71SNavdeep Parhar 
440754e4ee71SNavdeep Parhar 	free(fl->sdesc, M_CXGBE);
440854e4ee71SNavdeep Parhar 	fl->sdesc = NULL;
440954e4ee71SNavdeep Parhar }
441054e4ee71SNavdeep Parhar 
44117951040fSNavdeep Parhar static inline void
44127951040fSNavdeep Parhar get_pkt_gl(struct mbuf *m, struct sglist *gl)
441354e4ee71SNavdeep Parhar {
44147951040fSNavdeep Parhar 	int rc;
441554e4ee71SNavdeep Parhar 
44167951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m);
441754e4ee71SNavdeep Parhar 
44187951040fSNavdeep Parhar 	sglist_reset(gl);
44197951040fSNavdeep Parhar 	rc = sglist_append_mbuf(gl, m);
44207951040fSNavdeep Parhar 	if (__predict_false(rc != 0)) {
44217951040fSNavdeep Parhar 		panic("%s: mbuf %p (%d segs) was vetted earlier but now fails "
44227951040fSNavdeep Parhar 		    "with %d.", __func__, m, mbuf_nsegs(m), rc);
442354e4ee71SNavdeep Parhar 	}
442454e4ee71SNavdeep Parhar 
44257951040fSNavdeep Parhar 	KASSERT(gl->sg_nseg == mbuf_nsegs(m),
44267951040fSNavdeep Parhar 	    ("%s: nsegs changed for mbuf %p from %d to %d", __func__, m,
44277951040fSNavdeep Parhar 	    mbuf_nsegs(m), gl->sg_nseg));
44287951040fSNavdeep Parhar 	KASSERT(gl->sg_nseg > 0 &&
44297951040fSNavdeep Parhar 	    gl->sg_nseg <= (needs_tso(m) ? TX_SGL_SEGS_TSO : TX_SGL_SEGS),
44307951040fSNavdeep Parhar 	    ("%s: %d segments, should have been 1 <= nsegs <= %d", __func__,
44317951040fSNavdeep Parhar 		gl->sg_nseg, needs_tso(m) ? TX_SGL_SEGS_TSO : TX_SGL_SEGS));
443254e4ee71SNavdeep Parhar }
443354e4ee71SNavdeep Parhar 
443454e4ee71SNavdeep Parhar /*
44357951040fSNavdeep Parhar  * len16 for a txpkt WR with a GL.  Includes the firmware work request header.
443654e4ee71SNavdeep Parhar  */
44377951040fSNavdeep Parhar static inline u_int
44387951040fSNavdeep Parhar txpkt_len16(u_int nsegs, u_int tso)
44397951040fSNavdeep Parhar {
44407951040fSNavdeep Parhar 	u_int n;
44417951040fSNavdeep Parhar 
44427951040fSNavdeep Parhar 	MPASS(nsegs > 0);
44437951040fSNavdeep Parhar 
44447951040fSNavdeep Parhar 	nsegs--; /* first segment is part of ulptx_sgl */
44457951040fSNavdeep Parhar 	n = sizeof(struct fw_eth_tx_pkt_wr) + sizeof(struct cpl_tx_pkt_core) +
44467951040fSNavdeep Parhar 	    sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1));
44477951040fSNavdeep Parhar 	if (tso)
44487951040fSNavdeep Parhar 		n += sizeof(struct cpl_tx_pkt_lso_core);
44497951040fSNavdeep Parhar 
44507951040fSNavdeep Parhar 	return (howmany(n, 16));
44517951040fSNavdeep Parhar }
445254e4ee71SNavdeep Parhar 
445354e4ee71SNavdeep Parhar /*
44546af45170SJohn Baldwin  * len16 for a txpkt_vm WR with a GL.  Includes the firmware work
44556af45170SJohn Baldwin  * request header.
44566af45170SJohn Baldwin  */
44576af45170SJohn Baldwin static inline u_int
44586af45170SJohn Baldwin txpkt_vm_len16(u_int nsegs, u_int tso)
44596af45170SJohn Baldwin {
44606af45170SJohn Baldwin 	u_int n;
44616af45170SJohn Baldwin 
44626af45170SJohn Baldwin 	MPASS(nsegs > 0);
44636af45170SJohn Baldwin 
44646af45170SJohn Baldwin 	nsegs--; /* first segment is part of ulptx_sgl */
44656af45170SJohn Baldwin 	n = sizeof(struct fw_eth_tx_pkt_vm_wr) +
44666af45170SJohn Baldwin 	    sizeof(struct cpl_tx_pkt_core) +
44676af45170SJohn Baldwin 	    sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1));
44686af45170SJohn Baldwin 	if (tso)
44696af45170SJohn Baldwin 		n += sizeof(struct cpl_tx_pkt_lso_core);
44706af45170SJohn Baldwin 
44716af45170SJohn Baldwin 	return (howmany(n, 16));
44726af45170SJohn Baldwin }
44736af45170SJohn Baldwin 
44746af45170SJohn Baldwin /*
44757951040fSNavdeep Parhar  * len16 for a txpkts type 0 WR with a GL.  Does not include the firmware work
44767951040fSNavdeep Parhar  * request header.
44777951040fSNavdeep Parhar  */
44787951040fSNavdeep Parhar static inline u_int
44797951040fSNavdeep Parhar txpkts0_len16(u_int nsegs)
44807951040fSNavdeep Parhar {
44817951040fSNavdeep Parhar 	u_int n;
44827951040fSNavdeep Parhar 
44837951040fSNavdeep Parhar 	MPASS(nsegs > 0);
44847951040fSNavdeep Parhar 
44857951040fSNavdeep Parhar 	nsegs--; /* first segment is part of ulptx_sgl */
44867951040fSNavdeep Parhar 	n = sizeof(struct ulp_txpkt) + sizeof(struct ulptx_idata) +
44877951040fSNavdeep Parhar 	    sizeof(struct cpl_tx_pkt_core) + sizeof(struct ulptx_sgl) +
44887951040fSNavdeep Parhar 	    8 * ((3 * nsegs) / 2 + (nsegs & 1));
44897951040fSNavdeep Parhar 
44907951040fSNavdeep Parhar 	return (howmany(n, 16));
44917951040fSNavdeep Parhar }
44927951040fSNavdeep Parhar 
44937951040fSNavdeep Parhar /*
44947951040fSNavdeep Parhar  * len16 for a txpkts type 1 WR with a GL.  Does not include the firmware work
44957951040fSNavdeep Parhar  * request header.
44967951040fSNavdeep Parhar  */
44977951040fSNavdeep Parhar static inline u_int
44987951040fSNavdeep Parhar txpkts1_len16(void)
44997951040fSNavdeep Parhar {
45007951040fSNavdeep Parhar 	u_int n;
45017951040fSNavdeep Parhar 
45027951040fSNavdeep Parhar 	n = sizeof(struct cpl_tx_pkt_core) + sizeof(struct ulptx_sgl);
45037951040fSNavdeep Parhar 
45047951040fSNavdeep Parhar 	return (howmany(n, 16));
45057951040fSNavdeep Parhar }
45067951040fSNavdeep Parhar 
45077951040fSNavdeep Parhar static inline u_int
45087951040fSNavdeep Parhar imm_payload(u_int ndesc)
45097951040fSNavdeep Parhar {
45107951040fSNavdeep Parhar 	u_int n;
45117951040fSNavdeep Parhar 
45127951040fSNavdeep Parhar 	n = ndesc * EQ_ESIZE - sizeof(struct fw_eth_tx_pkt_wr) -
45137951040fSNavdeep Parhar 	    sizeof(struct cpl_tx_pkt_core);
45147951040fSNavdeep Parhar 
45157951040fSNavdeep Parhar 	return (n);
45167951040fSNavdeep Parhar }
45177951040fSNavdeep Parhar 
4518c0236bd9SNavdeep Parhar static inline uint64_t
4519c0236bd9SNavdeep Parhar csum_to_ctrl(struct adapter *sc, struct mbuf *m)
4520c0236bd9SNavdeep Parhar {
4521c0236bd9SNavdeep Parhar 	uint64_t ctrl;
4522c0236bd9SNavdeep Parhar 	int csum_type;
4523c0236bd9SNavdeep Parhar 
4524c0236bd9SNavdeep Parhar 	M_ASSERTPKTHDR(m);
4525c0236bd9SNavdeep Parhar 
4526c0236bd9SNavdeep Parhar 	if (needs_hwcsum(m) == 0)
4527c0236bd9SNavdeep Parhar 		return (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS);
4528c0236bd9SNavdeep Parhar 
4529c0236bd9SNavdeep Parhar 	ctrl = 0;
4530c0236bd9SNavdeep Parhar 	if (needs_l3_csum(m) == 0)
4531c0236bd9SNavdeep Parhar 		ctrl |= F_TXPKT_IPCSUM_DIS;
4532c0236bd9SNavdeep Parhar 	switch (m->m_pkthdr.csum_flags &
4533c0236bd9SNavdeep Parhar 	    (CSUM_IP_TCP | CSUM_IP_UDP | CSUM_IP6_TCP | CSUM_IP6_UDP)) {
4534c0236bd9SNavdeep Parhar 	case CSUM_IP_TCP:
4535c0236bd9SNavdeep Parhar 		csum_type = TX_CSUM_TCPIP;
4536c0236bd9SNavdeep Parhar 		break;
4537c0236bd9SNavdeep Parhar 	case CSUM_IP_UDP:
4538c0236bd9SNavdeep Parhar 		csum_type = TX_CSUM_UDPIP;
4539c0236bd9SNavdeep Parhar 		break;
4540c0236bd9SNavdeep Parhar 	case CSUM_IP6_TCP:
4541c0236bd9SNavdeep Parhar 		csum_type = TX_CSUM_TCPIP6;
4542c0236bd9SNavdeep Parhar 		break;
4543c0236bd9SNavdeep Parhar 	case CSUM_IP6_UDP:
4544c0236bd9SNavdeep Parhar 		csum_type = TX_CSUM_UDPIP6;
4545c0236bd9SNavdeep Parhar 		break;
4546c0236bd9SNavdeep Parhar 	default:
4547c0236bd9SNavdeep Parhar 		/* needs_hwcsum told us that at least some hwcsum is needed. */
4548c0236bd9SNavdeep Parhar 		MPASS(ctrl == 0);
4549c0236bd9SNavdeep Parhar 		MPASS(m->m_pkthdr.csum_flags & CSUM_IP);
4550c0236bd9SNavdeep Parhar 		ctrl |= F_TXPKT_L4CSUM_DIS;
4551c0236bd9SNavdeep Parhar 		csum_type = TX_CSUM_IP;
4552c0236bd9SNavdeep Parhar 		break;
4553c0236bd9SNavdeep Parhar 	}
4554c0236bd9SNavdeep Parhar 
4555c0236bd9SNavdeep Parhar 	MPASS(m->m_pkthdr.l2hlen > 0);
4556c0236bd9SNavdeep Parhar 	MPASS(m->m_pkthdr.l3hlen > 0);
4557c0236bd9SNavdeep Parhar 	ctrl |= V_TXPKT_CSUM_TYPE(csum_type) |
4558c0236bd9SNavdeep Parhar 	    V_TXPKT_IPHDR_LEN(m->m_pkthdr.l3hlen);
4559c0236bd9SNavdeep Parhar 	if (chip_id(sc) <= CHELSIO_T5)
4560c0236bd9SNavdeep Parhar 		ctrl |= V_TXPKT_ETHHDR_LEN(m->m_pkthdr.l2hlen - ETHER_HDR_LEN);
4561c0236bd9SNavdeep Parhar 	else
4562c0236bd9SNavdeep Parhar 		ctrl |= V_T6_TXPKT_ETHHDR_LEN(m->m_pkthdr.l2hlen - ETHER_HDR_LEN);
4563c0236bd9SNavdeep Parhar 
4564c0236bd9SNavdeep Parhar 	return (ctrl);
4565c0236bd9SNavdeep Parhar }
4566c0236bd9SNavdeep Parhar 
45677951040fSNavdeep Parhar /*
45686af45170SJohn Baldwin  * Write a VM txpkt WR for this packet to the hardware descriptors, update the
45696af45170SJohn Baldwin  * software descriptor, and advance the pidx.  It is guaranteed that enough
45706af45170SJohn Baldwin  * descriptors are available.
45716af45170SJohn Baldwin  *
45726af45170SJohn Baldwin  * The return value is the # of hardware descriptors used.
45736af45170SJohn Baldwin  */
45746af45170SJohn Baldwin static u_int
4575472a6004SNavdeep Parhar write_txpkt_vm_wr(struct adapter *sc, struct sge_txq *txq,
4576472a6004SNavdeep Parhar     struct fw_eth_tx_pkt_vm_wr *wr, struct mbuf *m0, u_int available)
45776af45170SJohn Baldwin {
45786af45170SJohn Baldwin 	struct sge_eq *eq = &txq->eq;
45796af45170SJohn Baldwin 	struct tx_sdesc *txsd;
45806af45170SJohn Baldwin 	struct cpl_tx_pkt_core *cpl;
45816af45170SJohn Baldwin 	uint32_t ctrl;	/* used in many unrelated places */
45826af45170SJohn Baldwin 	uint64_t ctrl1;
4583c0236bd9SNavdeep Parhar 	int len16, ndesc, pktlen, nsegs;
45846af45170SJohn Baldwin 	caddr_t dst;
45856af45170SJohn Baldwin 
45866af45170SJohn Baldwin 	TXQ_LOCK_ASSERT_OWNED(txq);
45876af45170SJohn Baldwin 	M_ASSERTPKTHDR(m0);
45886af45170SJohn Baldwin 	MPASS(available > 0 && available < eq->sidx);
45896af45170SJohn Baldwin 
45906af45170SJohn Baldwin 	len16 = mbuf_len16(m0);
45916af45170SJohn Baldwin 	nsegs = mbuf_nsegs(m0);
45926af45170SJohn Baldwin 	pktlen = m0->m_pkthdr.len;
45936af45170SJohn Baldwin 	ctrl = sizeof(struct cpl_tx_pkt_core);
45946af45170SJohn Baldwin 	if (needs_tso(m0))
45956af45170SJohn Baldwin 		ctrl += sizeof(struct cpl_tx_pkt_lso_core);
45966af45170SJohn Baldwin 	ndesc = howmany(len16, EQ_ESIZE / 16);
45976af45170SJohn Baldwin 	MPASS(ndesc <= available);
45986af45170SJohn Baldwin 
45996af45170SJohn Baldwin 	/* Firmware work request header */
46006af45170SJohn Baldwin 	MPASS(wr == (void *)&eq->desc[eq->pidx]);
46016af45170SJohn Baldwin 	wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_VM_WR) |
46026af45170SJohn Baldwin 	    V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl));
46036af45170SJohn Baldwin 
46046af45170SJohn Baldwin 	ctrl = V_FW_WR_LEN16(len16);
46056af45170SJohn Baldwin 	wr->equiq_to_len16 = htobe32(ctrl);
46066af45170SJohn Baldwin 	wr->r3[0] = 0;
46076af45170SJohn Baldwin 	wr->r3[1] = 0;
46086af45170SJohn Baldwin 
46096af45170SJohn Baldwin 	/*
46106af45170SJohn Baldwin 	 * Copy over ethmacdst, ethmacsrc, ethtype, and vlantci.
46116af45170SJohn Baldwin 	 * vlantci is ignored unless the ethtype is 0x8100, so it's
46126af45170SJohn Baldwin 	 * simpler to always copy it rather than making it
46136af45170SJohn Baldwin 	 * conditional.  Also, it seems that we do not have to set
46146af45170SJohn Baldwin 	 * vlantci or fake the ethtype when doing VLAN tag insertion.
46156af45170SJohn Baldwin 	 */
46166af45170SJohn Baldwin 	m_copydata(m0, 0, sizeof(struct ether_header) + 2, wr->ethmacdst);
46176af45170SJohn Baldwin 
46186af45170SJohn Baldwin 	if (needs_tso(m0)) {
46196af45170SJohn Baldwin 		struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1);
46206af45170SJohn Baldwin 
46216af45170SJohn Baldwin 		KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 &&
46226af45170SJohn Baldwin 		    m0->m_pkthdr.l4hlen > 0,
46236af45170SJohn Baldwin 		    ("%s: mbuf %p needs TSO but missing header lengths",
46246af45170SJohn Baldwin 			__func__, m0));
46256af45170SJohn Baldwin 
46266af45170SJohn Baldwin 		ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) | F_LSO_FIRST_SLICE |
4627c0236bd9SNavdeep Parhar 		    F_LSO_LAST_SLICE | V_LSO_ETHHDR_LEN((m0->m_pkthdr.l2hlen -
4628c0236bd9SNavdeep Parhar 			ETHER_HDR_LEN) >> 2) |
4629c0236bd9SNavdeep Parhar 		    V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2) |
4630c0236bd9SNavdeep Parhar 		    V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2);
46316af45170SJohn Baldwin 		if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr))
46326af45170SJohn Baldwin 			ctrl |= F_LSO_IPV6;
46336af45170SJohn Baldwin 
46346af45170SJohn Baldwin 		lso->lso_ctrl = htobe32(ctrl);
46356af45170SJohn Baldwin 		lso->ipid_ofst = htobe16(0);
46366af45170SJohn Baldwin 		lso->mss = htobe16(m0->m_pkthdr.tso_segsz);
46376af45170SJohn Baldwin 		lso->seqno_offset = htobe32(0);
46386af45170SJohn Baldwin 		lso->len = htobe32(pktlen);
46396af45170SJohn Baldwin 
46406af45170SJohn Baldwin 		cpl = (void *)(lso + 1);
46416af45170SJohn Baldwin 
46426af45170SJohn Baldwin 		txq->tso_wrs++;
4643c0236bd9SNavdeep Parhar 	} else
46446af45170SJohn Baldwin 		cpl = (void *)(wr + 1);
46456af45170SJohn Baldwin 
46466af45170SJohn Baldwin 	/* Checksum offload */
4647c0236bd9SNavdeep Parhar 	ctrl1 = csum_to_ctrl(sc, m0);
4648c0236bd9SNavdeep Parhar 	if (ctrl1 != (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS))
46496af45170SJohn Baldwin 		txq->txcsum++;	/* some hardware assistance provided */
46506af45170SJohn Baldwin 
46516af45170SJohn Baldwin 	/* VLAN tag insertion */
46526af45170SJohn Baldwin 	if (needs_vlan_insertion(m0)) {
46536af45170SJohn Baldwin 		ctrl1 |= F_TXPKT_VLAN_VLD |
46546af45170SJohn Baldwin 		    V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag);
46556af45170SJohn Baldwin 		txq->vlan_insertion++;
46566af45170SJohn Baldwin 	}
46576af45170SJohn Baldwin 
46586af45170SJohn Baldwin 	/* CPL header */
46596af45170SJohn Baldwin 	cpl->ctrl0 = txq->cpl_ctrl0;
46606af45170SJohn Baldwin 	cpl->pack = 0;
46616af45170SJohn Baldwin 	cpl->len = htobe16(pktlen);
46626af45170SJohn Baldwin 	cpl->ctrl1 = htobe64(ctrl1);
46636af45170SJohn Baldwin 
46646af45170SJohn Baldwin 	/* SGL */
46656af45170SJohn Baldwin 	dst = (void *)(cpl + 1);
46666af45170SJohn Baldwin 
46676af45170SJohn Baldwin 	/*
46686af45170SJohn Baldwin 	 * A packet using TSO will use up an entire descriptor for the
46696af45170SJohn Baldwin 	 * firmware work request header, LSO CPL, and TX_PKT_XT CPL.
46706af45170SJohn Baldwin 	 * If this descriptor is the last descriptor in the ring, wrap
46716af45170SJohn Baldwin 	 * around to the front of the ring explicitly for the start of
46726af45170SJohn Baldwin 	 * the sgl.
46736af45170SJohn Baldwin 	 */
46746af45170SJohn Baldwin 	if (dst == (void *)&eq->desc[eq->sidx]) {
46756af45170SJohn Baldwin 		dst = (void *)&eq->desc[0];
46766af45170SJohn Baldwin 		write_gl_to_txd(txq, m0, &dst, 0);
46776af45170SJohn Baldwin 	} else
46786af45170SJohn Baldwin 		write_gl_to_txd(txq, m0, &dst, eq->sidx - ndesc < eq->pidx);
46796af45170SJohn Baldwin 	txq->sgl_wrs++;
46806af45170SJohn Baldwin 
46816af45170SJohn Baldwin 	txq->txpkt_wrs++;
46826af45170SJohn Baldwin 
46836af45170SJohn Baldwin 	txsd = &txq->sdesc[eq->pidx];
46846af45170SJohn Baldwin 	txsd->m = m0;
46856af45170SJohn Baldwin 	txsd->desc_used = ndesc;
46866af45170SJohn Baldwin 
46876af45170SJohn Baldwin 	return (ndesc);
46886af45170SJohn Baldwin }
46896af45170SJohn Baldwin 
46906af45170SJohn Baldwin /*
46915cdaef71SJohn Baldwin  * Write a raw WR to the hardware descriptors, update the software
46925cdaef71SJohn Baldwin  * descriptor, and advance the pidx.  It is guaranteed that enough
46935cdaef71SJohn Baldwin  * descriptors are available.
46945cdaef71SJohn Baldwin  *
46955cdaef71SJohn Baldwin  * The return value is the # of hardware descriptors used.
46965cdaef71SJohn Baldwin  */
46975cdaef71SJohn Baldwin static u_int
46985cdaef71SJohn Baldwin write_raw_wr(struct sge_txq *txq, void *wr, struct mbuf *m0, u_int available)
46995cdaef71SJohn Baldwin {
47005cdaef71SJohn Baldwin 	struct sge_eq *eq = &txq->eq;
47015cdaef71SJohn Baldwin 	struct tx_sdesc *txsd;
47025cdaef71SJohn Baldwin 	struct mbuf *m;
47035cdaef71SJohn Baldwin 	caddr_t dst;
47045cdaef71SJohn Baldwin 	int len16, ndesc;
47055cdaef71SJohn Baldwin 
47065cdaef71SJohn Baldwin 	len16 = mbuf_len16(m0);
47075cdaef71SJohn Baldwin 	ndesc = howmany(len16, EQ_ESIZE / 16);
47085cdaef71SJohn Baldwin 	MPASS(ndesc <= available);
47095cdaef71SJohn Baldwin 
47105cdaef71SJohn Baldwin 	dst = wr;
47115cdaef71SJohn Baldwin 	for (m = m0; m != NULL; m = m->m_next)
47125cdaef71SJohn Baldwin 		copy_to_txd(eq, mtod(m, caddr_t), &dst, m->m_len);
47135cdaef71SJohn Baldwin 
47145cdaef71SJohn Baldwin 	txq->raw_wrs++;
47155cdaef71SJohn Baldwin 
47165cdaef71SJohn Baldwin 	txsd = &txq->sdesc[eq->pidx];
47175cdaef71SJohn Baldwin 	txsd->m = m0;
47185cdaef71SJohn Baldwin 	txsd->desc_used = ndesc;
47195cdaef71SJohn Baldwin 
47205cdaef71SJohn Baldwin 	return (ndesc);
47215cdaef71SJohn Baldwin }
47225cdaef71SJohn Baldwin 
47235cdaef71SJohn Baldwin /*
47247951040fSNavdeep Parhar  * Write a txpkt WR for this packet to the hardware descriptors, update the
47257951040fSNavdeep Parhar  * software descriptor, and advance the pidx.  It is guaranteed that enough
47267951040fSNavdeep Parhar  * descriptors are available.
472754e4ee71SNavdeep Parhar  *
47287951040fSNavdeep Parhar  * The return value is the # of hardware descriptors used.
472954e4ee71SNavdeep Parhar  */
47307951040fSNavdeep Parhar static u_int
4731c0236bd9SNavdeep Parhar write_txpkt_wr(struct adapter *sc, struct sge_txq *txq,
4732c0236bd9SNavdeep Parhar     struct fw_eth_tx_pkt_wr *wr, struct mbuf *m0, u_int available)
473354e4ee71SNavdeep Parhar {
473454e4ee71SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
47357951040fSNavdeep Parhar 	struct tx_sdesc *txsd;
473654e4ee71SNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
473754e4ee71SNavdeep Parhar 	uint32_t ctrl;	/* used in many unrelated places */
473854e4ee71SNavdeep Parhar 	uint64_t ctrl1;
47397951040fSNavdeep Parhar 	int len16, ndesc, pktlen, nsegs;
474054e4ee71SNavdeep Parhar 	caddr_t dst;
474154e4ee71SNavdeep Parhar 
474254e4ee71SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
47437951040fSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
47447951040fSNavdeep Parhar 	MPASS(available > 0 && available < eq->sidx);
474554e4ee71SNavdeep Parhar 
47467951040fSNavdeep Parhar 	len16 = mbuf_len16(m0);
47477951040fSNavdeep Parhar 	nsegs = mbuf_nsegs(m0);
47487951040fSNavdeep Parhar 	pktlen = m0->m_pkthdr.len;
474954e4ee71SNavdeep Parhar 	ctrl = sizeof(struct cpl_tx_pkt_core);
47507951040fSNavdeep Parhar 	if (needs_tso(m0))
47512a5f6b0eSNavdeep Parhar 		ctrl += sizeof(struct cpl_tx_pkt_lso_core);
4752d76bbe17SJohn Baldwin 	else if (!(mbuf_cflags(m0) & MC_NOMAP) && pktlen <= imm_payload(2) &&
4753d76bbe17SJohn Baldwin 	    available >= 2) {
47547951040fSNavdeep Parhar 		/* Immediate data.  Recalculate len16 and set nsegs to 0. */
4755ecb79ca4SNavdeep Parhar 		ctrl += pktlen;
47567951040fSNavdeep Parhar 		len16 = howmany(sizeof(struct fw_eth_tx_pkt_wr) +
47577951040fSNavdeep Parhar 		    sizeof(struct cpl_tx_pkt_core) + pktlen, 16);
47587951040fSNavdeep Parhar 		nsegs = 0;
475954e4ee71SNavdeep Parhar 	}
47607951040fSNavdeep Parhar 	ndesc = howmany(len16, EQ_ESIZE / 16);
47617951040fSNavdeep Parhar 	MPASS(ndesc <= available);
476254e4ee71SNavdeep Parhar 
476354e4ee71SNavdeep Parhar 	/* Firmware work request header */
47647951040fSNavdeep Parhar 	MPASS(wr == (void *)&eq->desc[eq->pidx]);
476554e4ee71SNavdeep Parhar 	wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_PKT_WR) |
4766733b9277SNavdeep Parhar 	    V_FW_ETH_TX_PKT_WR_IMMDLEN(ctrl));
47676b49a4ecSNavdeep Parhar 
47687951040fSNavdeep Parhar 	ctrl = V_FW_WR_LEN16(len16);
476954e4ee71SNavdeep Parhar 	wr->equiq_to_len16 = htobe32(ctrl);
477054e4ee71SNavdeep Parhar 	wr->r3 = 0;
477154e4ee71SNavdeep Parhar 
47727951040fSNavdeep Parhar 	if (needs_tso(m0)) {
47732a5f6b0eSNavdeep Parhar 		struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1);
47747951040fSNavdeep Parhar 
47757951040fSNavdeep Parhar 		KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 &&
47767951040fSNavdeep Parhar 		    m0->m_pkthdr.l4hlen > 0,
47777951040fSNavdeep Parhar 		    ("%s: mbuf %p needs TSO but missing header lengths",
47787951040fSNavdeep Parhar 			__func__, m0));
477954e4ee71SNavdeep Parhar 
478054e4ee71SNavdeep Parhar 		ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) | F_LSO_FIRST_SLICE |
4781c0236bd9SNavdeep Parhar 		    F_LSO_LAST_SLICE | V_LSO_ETHHDR_LEN((m0->m_pkthdr.l2hlen -
4782c0236bd9SNavdeep Parhar 			ETHER_HDR_LEN) >> 2) |
4783c0236bd9SNavdeep Parhar 		    V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2) |
4784c0236bd9SNavdeep Parhar 		    V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2);
47857951040fSNavdeep Parhar 		if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr))
4786a1ea9a82SNavdeep Parhar 			ctrl |= F_LSO_IPV6;
478754e4ee71SNavdeep Parhar 
478854e4ee71SNavdeep Parhar 		lso->lso_ctrl = htobe32(ctrl);
478954e4ee71SNavdeep Parhar 		lso->ipid_ofst = htobe16(0);
47907951040fSNavdeep Parhar 		lso->mss = htobe16(m0->m_pkthdr.tso_segsz);
479154e4ee71SNavdeep Parhar 		lso->seqno_offset = htobe32(0);
4792ecb79ca4SNavdeep Parhar 		lso->len = htobe32(pktlen);
479354e4ee71SNavdeep Parhar 
479454e4ee71SNavdeep Parhar 		cpl = (void *)(lso + 1);
479554e4ee71SNavdeep Parhar 
479654e4ee71SNavdeep Parhar 		txq->tso_wrs++;
479754e4ee71SNavdeep Parhar 	} else
479854e4ee71SNavdeep Parhar 		cpl = (void *)(wr + 1);
479954e4ee71SNavdeep Parhar 
480054e4ee71SNavdeep Parhar 	/* Checksum offload */
4801c0236bd9SNavdeep Parhar 	ctrl1 = csum_to_ctrl(sc, m0);
4802c0236bd9SNavdeep Parhar 	if (ctrl1 != (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS))
480354e4ee71SNavdeep Parhar 		txq->txcsum++;	/* some hardware assistance provided */
480454e4ee71SNavdeep Parhar 
480554e4ee71SNavdeep Parhar 	/* VLAN tag insertion */
48067951040fSNavdeep Parhar 	if (needs_vlan_insertion(m0)) {
48077951040fSNavdeep Parhar 		ctrl1 |= F_TXPKT_VLAN_VLD | V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag);
480854e4ee71SNavdeep Parhar 		txq->vlan_insertion++;
480954e4ee71SNavdeep Parhar 	}
481054e4ee71SNavdeep Parhar 
481154e4ee71SNavdeep Parhar 	/* CPL header */
48127951040fSNavdeep Parhar 	cpl->ctrl0 = txq->cpl_ctrl0;
481354e4ee71SNavdeep Parhar 	cpl->pack = 0;
4814ecb79ca4SNavdeep Parhar 	cpl->len = htobe16(pktlen);
481554e4ee71SNavdeep Parhar 	cpl->ctrl1 = htobe64(ctrl1);
481654e4ee71SNavdeep Parhar 
481754e4ee71SNavdeep Parhar 	/* SGL */
481854e4ee71SNavdeep Parhar 	dst = (void *)(cpl + 1);
48197951040fSNavdeep Parhar 	if (nsegs > 0) {
48207951040fSNavdeep Parhar 
48217951040fSNavdeep Parhar 		write_gl_to_txd(txq, m0, &dst, eq->sidx - ndesc < eq->pidx);
482254e4ee71SNavdeep Parhar 		txq->sgl_wrs++;
482354e4ee71SNavdeep Parhar 	} else {
48247951040fSNavdeep Parhar 		struct mbuf *m;
48257951040fSNavdeep Parhar 
48267951040fSNavdeep Parhar 		for (m = m0; m != NULL; m = m->m_next) {
482754e4ee71SNavdeep Parhar 			copy_to_txd(eq, mtod(m, caddr_t), &dst, m->m_len);
4828ecb79ca4SNavdeep Parhar #ifdef INVARIANTS
4829ecb79ca4SNavdeep Parhar 			pktlen -= m->m_len;
4830ecb79ca4SNavdeep Parhar #endif
483154e4ee71SNavdeep Parhar 		}
4832ecb79ca4SNavdeep Parhar #ifdef INVARIANTS
4833ecb79ca4SNavdeep Parhar 		KASSERT(pktlen == 0, ("%s: %d bytes left.", __func__, pktlen));
4834ecb79ca4SNavdeep Parhar #endif
48357951040fSNavdeep Parhar 		txq->imm_wrs++;
483654e4ee71SNavdeep Parhar 	}
483754e4ee71SNavdeep Parhar 
483854e4ee71SNavdeep Parhar 	txq->txpkt_wrs++;
483954e4ee71SNavdeep Parhar 
4840f7dfe243SNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
48417951040fSNavdeep Parhar 	txsd->m = m0;
484254e4ee71SNavdeep Parhar 	txsd->desc_used = ndesc;
484354e4ee71SNavdeep Parhar 
48447951040fSNavdeep Parhar 	return (ndesc);
484554e4ee71SNavdeep Parhar }
484654e4ee71SNavdeep Parhar 
48477951040fSNavdeep Parhar static int
48487951040fSNavdeep Parhar try_txpkts(struct mbuf *m, struct mbuf *n, struct txpkts *txp, u_int available)
484954e4ee71SNavdeep Parhar {
48507951040fSNavdeep Parhar 	u_int needed, nsegs1, nsegs2, l1, l2;
48517951040fSNavdeep Parhar 
48527951040fSNavdeep Parhar 	if (cannot_use_txpkts(m) || cannot_use_txpkts(n))
48537951040fSNavdeep Parhar 		return (1);
48547951040fSNavdeep Parhar 
48557951040fSNavdeep Parhar 	nsegs1 = mbuf_nsegs(m);
48567951040fSNavdeep Parhar 	nsegs2 = mbuf_nsegs(n);
48577951040fSNavdeep Parhar 	if (nsegs1 + nsegs2 == 2) {
48587951040fSNavdeep Parhar 		txp->wr_type = 1;
48597951040fSNavdeep Parhar 		l1 = l2 = txpkts1_len16();
48607951040fSNavdeep Parhar 	} else {
48617951040fSNavdeep Parhar 		txp->wr_type = 0;
48627951040fSNavdeep Parhar 		l1 = txpkts0_len16(nsegs1);
48637951040fSNavdeep Parhar 		l2 = txpkts0_len16(nsegs2);
48647951040fSNavdeep Parhar 	}
48657951040fSNavdeep Parhar 	txp->len16 = howmany(sizeof(struct fw_eth_tx_pkts_wr), 16) + l1 + l2;
48667951040fSNavdeep Parhar 	needed = howmany(txp->len16, EQ_ESIZE / 16);
48677951040fSNavdeep Parhar 	if (needed > SGE_MAX_WR_NDESC || needed > available)
48687951040fSNavdeep Parhar 		return (1);
48697951040fSNavdeep Parhar 
48707951040fSNavdeep Parhar 	txp->plen = m->m_pkthdr.len + n->m_pkthdr.len;
48717951040fSNavdeep Parhar 	if (txp->plen > 65535)
48727951040fSNavdeep Parhar 		return (1);
48737951040fSNavdeep Parhar 
48747951040fSNavdeep Parhar 	txp->npkt = 2;
48757951040fSNavdeep Parhar 	set_mbuf_len16(m, l1);
48767951040fSNavdeep Parhar 	set_mbuf_len16(n, l2);
48777951040fSNavdeep Parhar 
48787951040fSNavdeep Parhar 	return (0);
48797951040fSNavdeep Parhar }
48807951040fSNavdeep Parhar 
48817951040fSNavdeep Parhar static int
48827951040fSNavdeep Parhar add_to_txpkts(struct mbuf *m, struct txpkts *txp, u_int available)
48837951040fSNavdeep Parhar {
48847951040fSNavdeep Parhar 	u_int plen, len16, needed, nsegs;
48857951040fSNavdeep Parhar 
48867951040fSNavdeep Parhar 	MPASS(txp->wr_type == 0 || txp->wr_type == 1);
48877951040fSNavdeep Parhar 
48887890b5c1SJohn Baldwin 	if (cannot_use_txpkts(m))
48897890b5c1SJohn Baldwin 		return (1);
48907890b5c1SJohn Baldwin 
48917951040fSNavdeep Parhar 	nsegs = mbuf_nsegs(m);
48927890b5c1SJohn Baldwin 	if (txp->wr_type == 1 && nsegs != 1)
48937951040fSNavdeep Parhar 		return (1);
48947951040fSNavdeep Parhar 
48957951040fSNavdeep Parhar 	plen = txp->plen + m->m_pkthdr.len;
48967951040fSNavdeep Parhar 	if (plen > 65535)
48977951040fSNavdeep Parhar 		return (1);
48987951040fSNavdeep Parhar 
48997951040fSNavdeep Parhar 	if (txp->wr_type == 0)
49007951040fSNavdeep Parhar 		len16 = txpkts0_len16(nsegs);
49017951040fSNavdeep Parhar 	else
49027951040fSNavdeep Parhar 		len16 = txpkts1_len16();
49037951040fSNavdeep Parhar 	needed = howmany(txp->len16 + len16, EQ_ESIZE / 16);
49047951040fSNavdeep Parhar 	if (needed > SGE_MAX_WR_NDESC || needed > available)
49057951040fSNavdeep Parhar 		return (1);
49067951040fSNavdeep Parhar 
49077951040fSNavdeep Parhar 	txp->npkt++;
49087951040fSNavdeep Parhar 	txp->plen = plen;
49097951040fSNavdeep Parhar 	txp->len16 += len16;
49107951040fSNavdeep Parhar 	set_mbuf_len16(m, len16);
49117951040fSNavdeep Parhar 
49127951040fSNavdeep Parhar 	return (0);
49137951040fSNavdeep Parhar }
49147951040fSNavdeep Parhar 
49157951040fSNavdeep Parhar /*
49167951040fSNavdeep Parhar  * Write a txpkts WR for the packets in txp to the hardware descriptors, update
49177951040fSNavdeep Parhar  * the software descriptor, and advance the pidx.  It is guaranteed that enough
49187951040fSNavdeep Parhar  * descriptors are available.
49197951040fSNavdeep Parhar  *
49207951040fSNavdeep Parhar  * The return value is the # of hardware descriptors used.
49217951040fSNavdeep Parhar  */
49227951040fSNavdeep Parhar static u_int
4923c0236bd9SNavdeep Parhar write_txpkts_wr(struct adapter *sc, struct sge_txq *txq,
4924c0236bd9SNavdeep Parhar     struct fw_eth_tx_pkts_wr *wr, struct mbuf *m0, const struct txpkts *txp,
4925c0236bd9SNavdeep Parhar     u_int available)
49267951040fSNavdeep Parhar {
49277951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
49287951040fSNavdeep Parhar 	struct tx_sdesc *txsd;
49297951040fSNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
49307951040fSNavdeep Parhar 	uint32_t ctrl;
49317951040fSNavdeep Parhar 	uint64_t ctrl1;
49327951040fSNavdeep Parhar 	int ndesc, checkwrap;
49337951040fSNavdeep Parhar 	struct mbuf *m;
49347951040fSNavdeep Parhar 	void *flitp;
49357951040fSNavdeep Parhar 
49367951040fSNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
49377951040fSNavdeep Parhar 	MPASS(txp->npkt > 0);
49387951040fSNavdeep Parhar 	MPASS(txp->plen < 65536);
49397951040fSNavdeep Parhar 	MPASS(m0 != NULL);
49407951040fSNavdeep Parhar 	MPASS(m0->m_nextpkt != NULL);
49417951040fSNavdeep Parhar 	MPASS(txp->len16 <= howmany(SGE_MAX_WR_LEN, 16));
49427951040fSNavdeep Parhar 	MPASS(available > 0 && available < eq->sidx);
49437951040fSNavdeep Parhar 
49447951040fSNavdeep Parhar 	ndesc = howmany(txp->len16, EQ_ESIZE / 16);
49457951040fSNavdeep Parhar 	MPASS(ndesc <= available);
49467951040fSNavdeep Parhar 
49477951040fSNavdeep Parhar 	MPASS(wr == (void *)&eq->desc[eq->pidx]);
49487951040fSNavdeep Parhar 	wr->op_pkd = htobe32(V_FW_WR_OP(FW_ETH_TX_PKTS_WR));
49497951040fSNavdeep Parhar 	ctrl = V_FW_WR_LEN16(txp->len16);
49507951040fSNavdeep Parhar 	wr->equiq_to_len16 = htobe32(ctrl);
49517951040fSNavdeep Parhar 	wr->plen = htobe16(txp->plen);
49527951040fSNavdeep Parhar 	wr->npkt = txp->npkt;
49537951040fSNavdeep Parhar 	wr->r3 = 0;
49547951040fSNavdeep Parhar 	wr->type = txp->wr_type;
49557951040fSNavdeep Parhar 	flitp = wr + 1;
49567951040fSNavdeep Parhar 
49577951040fSNavdeep Parhar 	/*
49587951040fSNavdeep Parhar 	 * At this point we are 16B into a hardware descriptor.  If checkwrap is
49597951040fSNavdeep Parhar 	 * set then we know the WR is going to wrap around somewhere.  We'll
49607951040fSNavdeep Parhar 	 * check for that at appropriate points.
49617951040fSNavdeep Parhar 	 */
49627951040fSNavdeep Parhar 	checkwrap = eq->sidx - ndesc < eq->pidx;
49637951040fSNavdeep Parhar 	for (m = m0; m != NULL; m = m->m_nextpkt) {
49647951040fSNavdeep Parhar 		if (txp->wr_type == 0) {
496554e4ee71SNavdeep Parhar 			struct ulp_txpkt *ulpmc;
496654e4ee71SNavdeep Parhar 			struct ulptx_idata *ulpsc;
496754e4ee71SNavdeep Parhar 
49687951040fSNavdeep Parhar 			/* ULP master command */
49697951040fSNavdeep Parhar 			ulpmc = flitp;
49707951040fSNavdeep Parhar 			ulpmc->cmd_dest = htobe32(V_ULPTX_CMD(ULP_TX_PKT) |
49717951040fSNavdeep Parhar 			    V_ULP_TXPKT_DEST(0) | V_ULP_TXPKT_FID(eq->iqid));
49727951040fSNavdeep Parhar 			ulpmc->len = htobe32(mbuf_len16(m));
497354e4ee71SNavdeep Parhar 
49747951040fSNavdeep Parhar 			/* ULP subcommand */
49757951040fSNavdeep Parhar 			ulpsc = (void *)(ulpmc + 1);
49767951040fSNavdeep Parhar 			ulpsc->cmd_more = htobe32(V_ULPTX_CMD(ULP_TX_SC_IMM) |
49777951040fSNavdeep Parhar 			    F_ULP_TX_SC_MORE);
49787951040fSNavdeep Parhar 			ulpsc->len = htobe32(sizeof(struct cpl_tx_pkt_core));
49797951040fSNavdeep Parhar 
49807951040fSNavdeep Parhar 			cpl = (void *)(ulpsc + 1);
49817951040fSNavdeep Parhar 			if (checkwrap &&
49827951040fSNavdeep Parhar 			    (uintptr_t)cpl == (uintptr_t)&eq->desc[eq->sidx])
49837951040fSNavdeep Parhar 				cpl = (void *)&eq->desc[0];
49847951040fSNavdeep Parhar 		} else {
49857951040fSNavdeep Parhar 			cpl = flitp;
49867951040fSNavdeep Parhar 		}
498754e4ee71SNavdeep Parhar 
498854e4ee71SNavdeep Parhar 		/* Checksum offload */
4989c0236bd9SNavdeep Parhar 		ctrl1 = csum_to_ctrl(sc, m);
4990c0236bd9SNavdeep Parhar 		if (ctrl1 != (F_TXPKT_IPCSUM_DIS | F_TXPKT_L4CSUM_DIS))
499154e4ee71SNavdeep Parhar 			txq->txcsum++;	/* some hardware assistance provided */
499254e4ee71SNavdeep Parhar 
499354e4ee71SNavdeep Parhar 		/* VLAN tag insertion */
49947951040fSNavdeep Parhar 		if (needs_vlan_insertion(m)) {
49957951040fSNavdeep Parhar 			ctrl1 |= F_TXPKT_VLAN_VLD |
49967951040fSNavdeep Parhar 			    V_TXPKT_VLAN(m->m_pkthdr.ether_vtag);
499754e4ee71SNavdeep Parhar 			txq->vlan_insertion++;
499854e4ee71SNavdeep Parhar 		}
499954e4ee71SNavdeep Parhar 
50007951040fSNavdeep Parhar 		/* CPL header */
50017951040fSNavdeep Parhar 		cpl->ctrl0 = txq->cpl_ctrl0;
500254e4ee71SNavdeep Parhar 		cpl->pack = 0;
500354e4ee71SNavdeep Parhar 		cpl->len = htobe16(m->m_pkthdr.len);
50047951040fSNavdeep Parhar 		cpl->ctrl1 = htobe64(ctrl1);
500554e4ee71SNavdeep Parhar 
50067951040fSNavdeep Parhar 		flitp = cpl + 1;
50077951040fSNavdeep Parhar 		if (checkwrap &&
50087951040fSNavdeep Parhar 		    (uintptr_t)flitp == (uintptr_t)&eq->desc[eq->sidx])
50097951040fSNavdeep Parhar 			flitp = (void *)&eq->desc[0];
501054e4ee71SNavdeep Parhar 
50117951040fSNavdeep Parhar 		write_gl_to_txd(txq, m, (caddr_t *)(&flitp), checkwrap);
501254e4ee71SNavdeep Parhar 
50137951040fSNavdeep Parhar 	}
50147951040fSNavdeep Parhar 
5015a59a1477SNavdeep Parhar 	if (txp->wr_type == 0) {
5016a59a1477SNavdeep Parhar 		txq->txpkts0_pkts += txp->npkt;
5017a59a1477SNavdeep Parhar 		txq->txpkts0_wrs++;
5018a59a1477SNavdeep Parhar 	} else {
5019a59a1477SNavdeep Parhar 		txq->txpkts1_pkts += txp->npkt;
5020a59a1477SNavdeep Parhar 		txq->txpkts1_wrs++;
5021a59a1477SNavdeep Parhar 	}
5022a59a1477SNavdeep Parhar 
50237951040fSNavdeep Parhar 	txsd = &txq->sdesc[eq->pidx];
50247951040fSNavdeep Parhar 	txsd->m = m0;
50257951040fSNavdeep Parhar 	txsd->desc_used = ndesc;
50267951040fSNavdeep Parhar 
50277951040fSNavdeep Parhar 	return (ndesc);
502854e4ee71SNavdeep Parhar }
502954e4ee71SNavdeep Parhar 
503054e4ee71SNavdeep Parhar /*
503154e4ee71SNavdeep Parhar  * If the SGL ends on an address that is not 16 byte aligned, this function will
50327951040fSNavdeep Parhar  * add a 0 filled flit at the end.
503354e4ee71SNavdeep Parhar  */
50347951040fSNavdeep Parhar static void
50357951040fSNavdeep Parhar write_gl_to_txd(struct sge_txq *txq, struct mbuf *m, caddr_t *to, int checkwrap)
503654e4ee71SNavdeep Parhar {
50377951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
50387951040fSNavdeep Parhar 	struct sglist *gl = txq->gl;
50397951040fSNavdeep Parhar 	struct sglist_seg *seg;
50407951040fSNavdeep Parhar 	__be64 *flitp, *wrap;
504154e4ee71SNavdeep Parhar 	struct ulptx_sgl *usgl;
50427951040fSNavdeep Parhar 	int i, nflits, nsegs;
504354e4ee71SNavdeep Parhar 
504454e4ee71SNavdeep Parhar 	KASSERT(((uintptr_t)(*to) & 0xf) == 0,
504554e4ee71SNavdeep Parhar 	    ("%s: SGL must start at a 16 byte boundary: %p", __func__, *to));
50467951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) >= (uintptr_t)&eq->desc[0]);
50477951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) < (uintptr_t)&eq->desc[eq->sidx]);
504854e4ee71SNavdeep Parhar 
50497951040fSNavdeep Parhar 	get_pkt_gl(m, gl);
50507951040fSNavdeep Parhar 	nsegs = gl->sg_nseg;
50517951040fSNavdeep Parhar 	MPASS(nsegs > 0);
50527951040fSNavdeep Parhar 
50537951040fSNavdeep Parhar 	nflits = (3 * (nsegs - 1)) / 2 + ((nsegs - 1) & 1) + 2;
505454e4ee71SNavdeep Parhar 	flitp = (__be64 *)(*to);
50557951040fSNavdeep Parhar 	wrap = (__be64 *)(&eq->desc[eq->sidx]);
50567951040fSNavdeep Parhar 	seg = &gl->sg_segs[0];
505754e4ee71SNavdeep Parhar 	usgl = (void *)flitp;
505854e4ee71SNavdeep Parhar 
505954e4ee71SNavdeep Parhar 	/*
506054e4ee71SNavdeep Parhar 	 * We start at a 16 byte boundary somewhere inside the tx descriptor
506154e4ee71SNavdeep Parhar 	 * ring, so we're at least 16 bytes away from the status page.  There is
506254e4ee71SNavdeep Parhar 	 * no chance of a wrap around in the middle of usgl (which is 16 bytes).
506354e4ee71SNavdeep Parhar 	 */
506454e4ee71SNavdeep Parhar 
506554e4ee71SNavdeep Parhar 	usgl->cmd_nsge = htobe32(V_ULPTX_CMD(ULP_TX_SC_DSGL) |
50667951040fSNavdeep Parhar 	    V_ULPTX_NSGE(nsegs));
50677951040fSNavdeep Parhar 	usgl->len0 = htobe32(seg->ss_len);
50687951040fSNavdeep Parhar 	usgl->addr0 = htobe64(seg->ss_paddr);
506954e4ee71SNavdeep Parhar 	seg++;
507054e4ee71SNavdeep Parhar 
50717951040fSNavdeep Parhar 	if (checkwrap == 0 || (uintptr_t)(flitp + nflits) <= (uintptr_t)wrap) {
507254e4ee71SNavdeep Parhar 
507354e4ee71SNavdeep Parhar 		/* Won't wrap around at all */
507454e4ee71SNavdeep Parhar 
50757951040fSNavdeep Parhar 		for (i = 0; i < nsegs - 1; i++, seg++) {
50767951040fSNavdeep Parhar 			usgl->sge[i / 2].len[i & 1] = htobe32(seg->ss_len);
50777951040fSNavdeep Parhar 			usgl->sge[i / 2].addr[i & 1] = htobe64(seg->ss_paddr);
507854e4ee71SNavdeep Parhar 		}
507954e4ee71SNavdeep Parhar 		if (i & 1)
508054e4ee71SNavdeep Parhar 			usgl->sge[i / 2].len[1] = htobe32(0);
50817951040fSNavdeep Parhar 		flitp += nflits;
508254e4ee71SNavdeep Parhar 	} else {
508354e4ee71SNavdeep Parhar 
508454e4ee71SNavdeep Parhar 		/* Will wrap somewhere in the rest of the SGL */
508554e4ee71SNavdeep Parhar 
508654e4ee71SNavdeep Parhar 		/* 2 flits already written, write the rest flit by flit */
508754e4ee71SNavdeep Parhar 		flitp = (void *)(usgl + 1);
50887951040fSNavdeep Parhar 		for (i = 0; i < nflits - 2; i++) {
50897951040fSNavdeep Parhar 			if (flitp == wrap)
509054e4ee71SNavdeep Parhar 				flitp = (void *)eq->desc;
50917951040fSNavdeep Parhar 			*flitp++ = get_flit(seg, nsegs - 1, i);
509254e4ee71SNavdeep Parhar 		}
509354e4ee71SNavdeep Parhar 	}
509454e4ee71SNavdeep Parhar 
50957951040fSNavdeep Parhar 	if (nflits & 1) {
50967951040fSNavdeep Parhar 		MPASS(((uintptr_t)flitp) & 0xf);
50977951040fSNavdeep Parhar 		*flitp++ = 0;
50987951040fSNavdeep Parhar 	}
509954e4ee71SNavdeep Parhar 
51007951040fSNavdeep Parhar 	MPASS((((uintptr_t)flitp) & 0xf) == 0);
51017951040fSNavdeep Parhar 	if (__predict_false(flitp == wrap))
510254e4ee71SNavdeep Parhar 		*to = (void *)eq->desc;
510354e4ee71SNavdeep Parhar 	else
51047951040fSNavdeep Parhar 		*to = (void *)flitp;
510554e4ee71SNavdeep Parhar }
510654e4ee71SNavdeep Parhar 
510754e4ee71SNavdeep Parhar static inline void
510854e4ee71SNavdeep Parhar copy_to_txd(struct sge_eq *eq, caddr_t from, caddr_t *to, int len)
510954e4ee71SNavdeep Parhar {
51107951040fSNavdeep Parhar 
51117951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) >= (uintptr_t)&eq->desc[0]);
51127951040fSNavdeep Parhar 	MPASS((uintptr_t)(*to) < (uintptr_t)&eq->desc[eq->sidx]);
51137951040fSNavdeep Parhar 
51147951040fSNavdeep Parhar 	if (__predict_true((uintptr_t)(*to) + len <=
51157951040fSNavdeep Parhar 	    (uintptr_t)&eq->desc[eq->sidx])) {
511654e4ee71SNavdeep Parhar 		bcopy(from, *to, len);
511754e4ee71SNavdeep Parhar 		(*to) += len;
511854e4ee71SNavdeep Parhar 	} else {
51197951040fSNavdeep Parhar 		int portion = (uintptr_t)&eq->desc[eq->sidx] - (uintptr_t)(*to);
512054e4ee71SNavdeep Parhar 
512154e4ee71SNavdeep Parhar 		bcopy(from, *to, portion);
512254e4ee71SNavdeep Parhar 		from += portion;
512354e4ee71SNavdeep Parhar 		portion = len - portion;	/* remaining */
512454e4ee71SNavdeep Parhar 		bcopy(from, (void *)eq->desc, portion);
512554e4ee71SNavdeep Parhar 		(*to) = (caddr_t)eq->desc + portion;
512654e4ee71SNavdeep Parhar 	}
512754e4ee71SNavdeep Parhar }
512854e4ee71SNavdeep Parhar 
512954e4ee71SNavdeep Parhar static inline void
51307951040fSNavdeep Parhar ring_eq_db(struct adapter *sc, struct sge_eq *eq, u_int n)
513154e4ee71SNavdeep Parhar {
51327951040fSNavdeep Parhar 	u_int db;
51337951040fSNavdeep Parhar 
51347951040fSNavdeep Parhar 	MPASS(n > 0);
5135d14b0ac1SNavdeep Parhar 
5136d14b0ac1SNavdeep Parhar 	db = eq->doorbells;
51377951040fSNavdeep Parhar 	if (n > 1)
513877ad3c41SNavdeep Parhar 		clrbit(&db, DOORBELL_WCWR);
5139d14b0ac1SNavdeep Parhar 	wmb();
5140d14b0ac1SNavdeep Parhar 
5141d14b0ac1SNavdeep Parhar 	switch (ffs(db) - 1) {
5142d14b0ac1SNavdeep Parhar 	case DOORBELL_UDB:
51437951040fSNavdeep Parhar 		*eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(n));
51447951040fSNavdeep Parhar 		break;
5145d14b0ac1SNavdeep Parhar 
514677ad3c41SNavdeep Parhar 	case DOORBELL_WCWR: {
5147d14b0ac1SNavdeep Parhar 		volatile uint64_t *dst, *src;
5148d14b0ac1SNavdeep Parhar 		int i;
5149d14b0ac1SNavdeep Parhar 
5150d14b0ac1SNavdeep Parhar 		/*
5151d14b0ac1SNavdeep Parhar 		 * Queues whose 128B doorbell segment fits in the page do not
5152d14b0ac1SNavdeep Parhar 		 * use relative qid (udb_qid is always 0).  Only queues with
515377ad3c41SNavdeep Parhar 		 * doorbell segments can do WCWR.
5154d14b0ac1SNavdeep Parhar 		 */
51557951040fSNavdeep Parhar 		KASSERT(eq->udb_qid == 0 && n == 1,
5156d14b0ac1SNavdeep Parhar 		    ("%s: inappropriate doorbell (0x%x, %d, %d) for eq %p",
51577951040fSNavdeep Parhar 		    __func__, eq->doorbells, n, eq->dbidx, eq));
5158d14b0ac1SNavdeep Parhar 
5159d14b0ac1SNavdeep Parhar 		dst = (volatile void *)((uintptr_t)eq->udb + UDBS_WR_OFFSET -
5160d14b0ac1SNavdeep Parhar 		    UDBS_DB_OFFSET);
51617951040fSNavdeep Parhar 		i = eq->dbidx;
5162d14b0ac1SNavdeep Parhar 		src = (void *)&eq->desc[i];
5163d14b0ac1SNavdeep Parhar 		while (src != (void *)&eq->desc[i + 1])
5164d14b0ac1SNavdeep Parhar 			*dst++ = *src++;
5165d14b0ac1SNavdeep Parhar 		wmb();
51667951040fSNavdeep Parhar 		break;
5167d14b0ac1SNavdeep Parhar 	}
5168d14b0ac1SNavdeep Parhar 
5169d14b0ac1SNavdeep Parhar 	case DOORBELL_UDBWC:
51707951040fSNavdeep Parhar 		*eq->udb = htole32(V_QID(eq->udb_qid) | V_PIDX(n));
5171d14b0ac1SNavdeep Parhar 		wmb();
51727951040fSNavdeep Parhar 		break;
5173d14b0ac1SNavdeep Parhar 
5174d14b0ac1SNavdeep Parhar 	case DOORBELL_KDB:
5175315048f2SJohn Baldwin 		t4_write_reg(sc, sc->sge_kdoorbell_reg,
51767951040fSNavdeep Parhar 		    V_QID(eq->cntxt_id) | V_PIDX(n));
51777951040fSNavdeep Parhar 		break;
517854e4ee71SNavdeep Parhar 	}
517954e4ee71SNavdeep Parhar 
51807951040fSNavdeep Parhar 	IDXINCR(eq->dbidx, n, eq->sidx);
51817951040fSNavdeep Parhar }
51827951040fSNavdeep Parhar 
51837951040fSNavdeep Parhar static inline u_int
51847951040fSNavdeep Parhar reclaimable_tx_desc(struct sge_eq *eq)
518554e4ee71SNavdeep Parhar {
51867951040fSNavdeep Parhar 	uint16_t hw_cidx;
518754e4ee71SNavdeep Parhar 
51887951040fSNavdeep Parhar 	hw_cidx = read_hw_cidx(eq);
51897951040fSNavdeep Parhar 	return (IDXDIFF(hw_cidx, eq->cidx, eq->sidx));
51907951040fSNavdeep Parhar }
519154e4ee71SNavdeep Parhar 
51927951040fSNavdeep Parhar static inline u_int
51937951040fSNavdeep Parhar total_available_tx_desc(struct sge_eq *eq)
51947951040fSNavdeep Parhar {
51957951040fSNavdeep Parhar 	uint16_t hw_cidx, pidx;
51967951040fSNavdeep Parhar 
51977951040fSNavdeep Parhar 	hw_cidx = read_hw_cidx(eq);
51987951040fSNavdeep Parhar 	pidx = eq->pidx;
51997951040fSNavdeep Parhar 
52007951040fSNavdeep Parhar 	if (pidx == hw_cidx)
52017951040fSNavdeep Parhar 		return (eq->sidx - 1);
520254e4ee71SNavdeep Parhar 	else
52037951040fSNavdeep Parhar 		return (IDXDIFF(hw_cidx, pidx, eq->sidx) - 1);
52047951040fSNavdeep Parhar }
52057951040fSNavdeep Parhar 
52067951040fSNavdeep Parhar static inline uint16_t
52077951040fSNavdeep Parhar read_hw_cidx(struct sge_eq *eq)
52087951040fSNavdeep Parhar {
52097951040fSNavdeep Parhar 	struct sge_qstat *spg = (void *)&eq->desc[eq->sidx];
52107951040fSNavdeep Parhar 	uint16_t cidx = spg->cidx;	/* stable snapshot */
52117951040fSNavdeep Parhar 
52127951040fSNavdeep Parhar 	return (be16toh(cidx));
5213e874ff7aSNavdeep Parhar }
521454e4ee71SNavdeep Parhar 
5215e874ff7aSNavdeep Parhar /*
52167951040fSNavdeep Parhar  * Reclaim 'n' descriptors approximately.
5217e874ff7aSNavdeep Parhar  */
52187951040fSNavdeep Parhar static u_int
52197951040fSNavdeep Parhar reclaim_tx_descs(struct sge_txq *txq, u_int n)
5220e874ff7aSNavdeep Parhar {
5221e874ff7aSNavdeep Parhar 	struct tx_sdesc *txsd;
5222f7dfe243SNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
52237951040fSNavdeep Parhar 	u_int can_reclaim, reclaimed;
522454e4ee71SNavdeep Parhar 
5225733b9277SNavdeep Parhar 	TXQ_LOCK_ASSERT_OWNED(txq);
52267951040fSNavdeep Parhar 	MPASS(n > 0);
5227e874ff7aSNavdeep Parhar 
52287951040fSNavdeep Parhar 	reclaimed = 0;
52297951040fSNavdeep Parhar 	can_reclaim = reclaimable_tx_desc(eq);
52307951040fSNavdeep Parhar 	while (can_reclaim && reclaimed < n) {
523154e4ee71SNavdeep Parhar 		int ndesc;
52327951040fSNavdeep Parhar 		struct mbuf *m, *nextpkt;
523354e4ee71SNavdeep Parhar 
5234f7dfe243SNavdeep Parhar 		txsd = &txq->sdesc[eq->cidx];
523554e4ee71SNavdeep Parhar 		ndesc = txsd->desc_used;
523654e4ee71SNavdeep Parhar 
523754e4ee71SNavdeep Parhar 		/* Firmware doesn't return "partial" credits. */
523854e4ee71SNavdeep Parhar 		KASSERT(can_reclaim >= ndesc,
523954e4ee71SNavdeep Parhar 		    ("%s: unexpected number of credits: %d, %d",
524054e4ee71SNavdeep Parhar 		    __func__, can_reclaim, ndesc));
5241dcd50a20SJohn Baldwin 		KASSERT(ndesc != 0,
5242dcd50a20SJohn Baldwin 		    ("%s: descriptor with no credits: cidx %d",
5243dcd50a20SJohn Baldwin 		    __func__, eq->cidx));
524454e4ee71SNavdeep Parhar 
52457951040fSNavdeep Parhar 		for (m = txsd->m; m != NULL; m = nextpkt) {
52467951040fSNavdeep Parhar 			nextpkt = m->m_nextpkt;
52477951040fSNavdeep Parhar 			m->m_nextpkt = NULL;
52487951040fSNavdeep Parhar 			m_freem(m);
52497951040fSNavdeep Parhar 		}
525054e4ee71SNavdeep Parhar 		reclaimed += ndesc;
525154e4ee71SNavdeep Parhar 		can_reclaim -= ndesc;
52527951040fSNavdeep Parhar 		IDXINCR(eq->cidx, ndesc, eq->sidx);
525354e4ee71SNavdeep Parhar 	}
525454e4ee71SNavdeep Parhar 
525554e4ee71SNavdeep Parhar 	return (reclaimed);
525654e4ee71SNavdeep Parhar }
525754e4ee71SNavdeep Parhar 
525854e4ee71SNavdeep Parhar static void
52597951040fSNavdeep Parhar tx_reclaim(void *arg, int n)
526054e4ee71SNavdeep Parhar {
52617951040fSNavdeep Parhar 	struct sge_txq *txq = arg;
52627951040fSNavdeep Parhar 	struct sge_eq *eq = &txq->eq;
526354e4ee71SNavdeep Parhar 
52647951040fSNavdeep Parhar 	do {
52657951040fSNavdeep Parhar 		if (TXQ_TRYLOCK(txq) == 0)
52667951040fSNavdeep Parhar 			break;
52677951040fSNavdeep Parhar 		n = reclaim_tx_descs(txq, 32);
52687951040fSNavdeep Parhar 		if (eq->cidx == eq->pidx)
52697951040fSNavdeep Parhar 			eq->equeqidx = eq->pidx;
52707951040fSNavdeep Parhar 		TXQ_UNLOCK(txq);
52717951040fSNavdeep Parhar 	} while (n > 0);
527254e4ee71SNavdeep Parhar }
527354e4ee71SNavdeep Parhar 
527454e4ee71SNavdeep Parhar static __be64
52757951040fSNavdeep Parhar get_flit(struct sglist_seg *segs, int nsegs, int idx)
527654e4ee71SNavdeep Parhar {
527754e4ee71SNavdeep Parhar 	int i = (idx / 3) * 2;
527854e4ee71SNavdeep Parhar 
527954e4ee71SNavdeep Parhar 	switch (idx % 3) {
528054e4ee71SNavdeep Parhar 	case 0: {
5281f078ecf6SWojciech Macek 		uint64_t rc;
528254e4ee71SNavdeep Parhar 
5283f078ecf6SWojciech Macek 		rc = (uint64_t)segs[i].ss_len << 32;
528454e4ee71SNavdeep Parhar 		if (i + 1 < nsegs)
5285f078ecf6SWojciech Macek 			rc |= (uint64_t)(segs[i + 1].ss_len);
528654e4ee71SNavdeep Parhar 
5287f078ecf6SWojciech Macek 		return (htobe64(rc));
528854e4ee71SNavdeep Parhar 	}
528954e4ee71SNavdeep Parhar 	case 1:
52907951040fSNavdeep Parhar 		return (htobe64(segs[i].ss_paddr));
529154e4ee71SNavdeep Parhar 	case 2:
52927951040fSNavdeep Parhar 		return (htobe64(segs[i + 1].ss_paddr));
529354e4ee71SNavdeep Parhar 	}
529454e4ee71SNavdeep Parhar 
529554e4ee71SNavdeep Parhar 	return (0);
529654e4ee71SNavdeep Parhar }
529754e4ee71SNavdeep Parhar 
529846e1e307SNavdeep Parhar static int
529946e1e307SNavdeep Parhar find_refill_source(struct adapter *sc, int maxp, bool packing)
530054e4ee71SNavdeep Parhar {
530146e1e307SNavdeep Parhar 	int i, zidx = -1;
530246e1e307SNavdeep Parhar 	struct rx_buf_info *rxb = &sc->sge.rx_buf_info[0];
530354e4ee71SNavdeep Parhar 
530446e1e307SNavdeep Parhar 	if (packing) {
530546e1e307SNavdeep Parhar 		for (i = 0; i < SW_ZONE_SIZES; i++, rxb++) {
530646e1e307SNavdeep Parhar 			if (rxb->hwidx2 == -1)
530746e1e307SNavdeep Parhar 				continue;
530846e1e307SNavdeep Parhar 			if (rxb->size1 < PAGE_SIZE &&
530946e1e307SNavdeep Parhar 			    rxb->size1 < largest_rx_cluster)
531046e1e307SNavdeep Parhar 				continue;
531146e1e307SNavdeep Parhar 			if (rxb->size1 > largest_rx_cluster)
531238035ed6SNavdeep Parhar 				break;
531346e1e307SNavdeep Parhar 			MPASS(rxb->size1 - rxb->size2 >= CL_METADATA_SIZE);
531446e1e307SNavdeep Parhar 			if (rxb->size2 >= maxp)
531546e1e307SNavdeep Parhar 				return (i);
531646e1e307SNavdeep Parhar 			zidx = i;
531738035ed6SNavdeep Parhar 		}
531838035ed6SNavdeep Parhar 	} else {
531946e1e307SNavdeep Parhar 		for (i = 0; i < SW_ZONE_SIZES; i++, rxb++) {
532046e1e307SNavdeep Parhar 			if (rxb->hwidx1 == -1)
532146e1e307SNavdeep Parhar 				continue;
532246e1e307SNavdeep Parhar 			if (rxb->size1 > largest_rx_cluster)
532338035ed6SNavdeep Parhar 				break;
532446e1e307SNavdeep Parhar 			if (rxb->size1 >= maxp)
532546e1e307SNavdeep Parhar 				return (i);
532646e1e307SNavdeep Parhar 			zidx = i;
532738035ed6SNavdeep Parhar 		}
532838035ed6SNavdeep Parhar 	}
532938035ed6SNavdeep Parhar 
533046e1e307SNavdeep Parhar 	return (zidx);
533154e4ee71SNavdeep Parhar }
5332ecb79ca4SNavdeep Parhar 
5333733b9277SNavdeep Parhar static void
5334733b9277SNavdeep Parhar add_fl_to_sfl(struct adapter *sc, struct sge_fl *fl)
5335ecb79ca4SNavdeep Parhar {
5336733b9277SNavdeep Parhar 	mtx_lock(&sc->sfl_lock);
5337733b9277SNavdeep Parhar 	FL_LOCK(fl);
5338733b9277SNavdeep Parhar 	if ((fl->flags & FL_DOOMED) == 0) {
5339733b9277SNavdeep Parhar 		fl->flags |= FL_STARVING;
5340733b9277SNavdeep Parhar 		TAILQ_INSERT_TAIL(&sc->sfl, fl, link);
5341733b9277SNavdeep Parhar 		callout_reset(&sc->sfl_callout, hz / 5, refill_sfl, sc);
5342733b9277SNavdeep Parhar 	}
5343733b9277SNavdeep Parhar 	FL_UNLOCK(fl);
5344733b9277SNavdeep Parhar 	mtx_unlock(&sc->sfl_lock);
5345733b9277SNavdeep Parhar }
5346ecb79ca4SNavdeep Parhar 
53477951040fSNavdeep Parhar static void
53487951040fSNavdeep Parhar handle_wrq_egr_update(struct adapter *sc, struct sge_eq *eq)
53497951040fSNavdeep Parhar {
53507951040fSNavdeep Parhar 	struct sge_wrq *wrq = (void *)eq;
53517951040fSNavdeep Parhar 
53527951040fSNavdeep Parhar 	atomic_readandclear_int(&eq->equiq);
53537951040fSNavdeep Parhar 	taskqueue_enqueue(sc->tq[eq->tx_chan], &wrq->wrq_tx_task);
53547951040fSNavdeep Parhar }
53557951040fSNavdeep Parhar 
53567951040fSNavdeep Parhar static void
53577951040fSNavdeep Parhar handle_eth_egr_update(struct adapter *sc, struct sge_eq *eq)
53587951040fSNavdeep Parhar {
53597951040fSNavdeep Parhar 	struct sge_txq *txq = (void *)eq;
53607951040fSNavdeep Parhar 
53617951040fSNavdeep Parhar 	MPASS((eq->flags & EQ_TYPEMASK) == EQ_ETH);
53627951040fSNavdeep Parhar 
53637951040fSNavdeep Parhar 	atomic_readandclear_int(&eq->equiq);
53647951040fSNavdeep Parhar 	mp_ring_check_drainage(txq->r, 0);
53657951040fSNavdeep Parhar 	taskqueue_enqueue(sc->tq[eq->tx_chan], &txq->tx_reclaim_task);
53667951040fSNavdeep Parhar }
53677951040fSNavdeep Parhar 
5368733b9277SNavdeep Parhar static int
5369733b9277SNavdeep Parhar handle_sge_egr_update(struct sge_iq *iq, const struct rss_header *rss,
5370733b9277SNavdeep Parhar     struct mbuf *m)
5371733b9277SNavdeep Parhar {
5372733b9277SNavdeep Parhar 	const struct cpl_sge_egr_update *cpl = (const void *)(rss + 1);
5373733b9277SNavdeep Parhar 	unsigned int qid = G_EGR_QID(ntohl(cpl->opcode_qid));
5374733b9277SNavdeep Parhar 	struct adapter *sc = iq->adapter;
5375733b9277SNavdeep Parhar 	struct sge *s = &sc->sge;
5376733b9277SNavdeep Parhar 	struct sge_eq *eq;
53777951040fSNavdeep Parhar 	static void (*h[])(struct adapter *, struct sge_eq *) = {NULL,
53787951040fSNavdeep Parhar 		&handle_wrq_egr_update, &handle_eth_egr_update,
53797951040fSNavdeep Parhar 		&handle_wrq_egr_update};
5380733b9277SNavdeep Parhar 
5381733b9277SNavdeep Parhar 	KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__,
5382733b9277SNavdeep Parhar 	    rss->opcode));
5383733b9277SNavdeep Parhar 
5384ec55567cSJohn Baldwin 	eq = s->eqmap[qid - s->eq_start - s->eq_base];
53857951040fSNavdeep Parhar 	(*h[eq->flags & EQ_TYPEMASK])(sc, eq);
5386ecb79ca4SNavdeep Parhar 
5387ecb79ca4SNavdeep Parhar 	return (0);
5388ecb79ca4SNavdeep Parhar }
5389f7dfe243SNavdeep Parhar 
53900abd31e2SNavdeep Parhar /* handle_fw_msg works for both fw4_msg and fw6_msg because this is valid */
53910abd31e2SNavdeep Parhar CTASSERT(offsetof(struct cpl_fw4_msg, data) == \
53920abd31e2SNavdeep Parhar     offsetof(struct cpl_fw6_msg, data));
53930abd31e2SNavdeep Parhar 
5394733b9277SNavdeep Parhar static int
53951b4cc91fSNavdeep Parhar handle_fw_msg(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m)
539656599263SNavdeep Parhar {
53971b4cc91fSNavdeep Parhar 	struct adapter *sc = iq->adapter;
539856599263SNavdeep Parhar 	const struct cpl_fw6_msg *cpl = (const void *)(rss + 1);
539956599263SNavdeep Parhar 
5400733b9277SNavdeep Parhar 	KASSERT(m == NULL, ("%s: payload with opcode %02x", __func__,
5401733b9277SNavdeep Parhar 	    rss->opcode));
5402733b9277SNavdeep Parhar 
54030abd31e2SNavdeep Parhar 	if (cpl->type == FW_TYPE_RSSCPL || cpl->type == FW6_TYPE_RSSCPL) {
54040abd31e2SNavdeep Parhar 		const struct rss_header *rss2;
54050abd31e2SNavdeep Parhar 
54060abd31e2SNavdeep Parhar 		rss2 = (const struct rss_header *)&cpl->data[0];
5407671bf2b8SNavdeep Parhar 		return (t4_cpl_handler[rss2->opcode](iq, rss2, m));
54080abd31e2SNavdeep Parhar 	}
54090abd31e2SNavdeep Parhar 
5410671bf2b8SNavdeep Parhar 	return (t4_fw_msg_handler[cpl->type](sc, &cpl->data[0]));
5411f7dfe243SNavdeep Parhar }
5412af49c942SNavdeep Parhar 
5413069af0ebSJohn Baldwin /**
5414069af0ebSJohn Baldwin  *	t4_handle_wrerr_rpl - process a FW work request error message
5415069af0ebSJohn Baldwin  *	@adap: the adapter
5416069af0ebSJohn Baldwin  *	@rpl: start of the FW message
5417069af0ebSJohn Baldwin  */
5418069af0ebSJohn Baldwin static int
5419069af0ebSJohn Baldwin t4_handle_wrerr_rpl(struct adapter *adap, const __be64 *rpl)
5420069af0ebSJohn Baldwin {
5421069af0ebSJohn Baldwin 	u8 opcode = *(const u8 *)rpl;
5422069af0ebSJohn Baldwin 	const struct fw_error_cmd *e = (const void *)rpl;
5423069af0ebSJohn Baldwin 	unsigned int i;
5424069af0ebSJohn Baldwin 
5425069af0ebSJohn Baldwin 	if (opcode != FW_ERROR_CMD) {
5426069af0ebSJohn Baldwin 		log(LOG_ERR,
5427069af0ebSJohn Baldwin 		    "%s: Received WRERR_RPL message with opcode %#x\n",
5428069af0ebSJohn Baldwin 		    device_get_nameunit(adap->dev), opcode);
5429069af0ebSJohn Baldwin 		return (EINVAL);
5430069af0ebSJohn Baldwin 	}
5431069af0ebSJohn Baldwin 	log(LOG_ERR, "%s: FW_ERROR (%s) ", device_get_nameunit(adap->dev),
5432069af0ebSJohn Baldwin 	    G_FW_ERROR_CMD_FATAL(be32toh(e->op_to_type)) ? "fatal" :
5433069af0ebSJohn Baldwin 	    "non-fatal");
5434069af0ebSJohn Baldwin 	switch (G_FW_ERROR_CMD_TYPE(be32toh(e->op_to_type))) {
5435069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_EXCEPTION:
5436069af0ebSJohn Baldwin 		log(LOG_ERR, "exception info:\n");
5437069af0ebSJohn Baldwin 		for (i = 0; i < nitems(e->u.exception.info); i++)
5438069af0ebSJohn Baldwin 			log(LOG_ERR, "%s%08x", i == 0 ? "\t" : " ",
5439069af0ebSJohn Baldwin 			    be32toh(e->u.exception.info[i]));
5440069af0ebSJohn Baldwin 		log(LOG_ERR, "\n");
5441069af0ebSJohn Baldwin 		break;
5442069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_HWMODULE:
5443069af0ebSJohn Baldwin 		log(LOG_ERR, "HW module regaddr %08x regval %08x\n",
5444069af0ebSJohn Baldwin 		    be32toh(e->u.hwmodule.regaddr),
5445069af0ebSJohn Baldwin 		    be32toh(e->u.hwmodule.regval));
5446069af0ebSJohn Baldwin 		break;
5447069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_WR:
5448069af0ebSJohn Baldwin 		log(LOG_ERR, "WR cidx %d PF %d VF %d eqid %d hdr:\n",
5449069af0ebSJohn Baldwin 		    be16toh(e->u.wr.cidx),
5450069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_PFN(be16toh(e->u.wr.pfn_vfn)),
5451069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_VFN(be16toh(e->u.wr.pfn_vfn)),
5452069af0ebSJohn Baldwin 		    be32toh(e->u.wr.eqid));
5453069af0ebSJohn Baldwin 		for (i = 0; i < nitems(e->u.wr.wrhdr); i++)
5454069af0ebSJohn Baldwin 			log(LOG_ERR, "%s%02x", i == 0 ? "\t" : " ",
5455069af0ebSJohn Baldwin 			    e->u.wr.wrhdr[i]);
5456069af0ebSJohn Baldwin 		log(LOG_ERR, "\n");
5457069af0ebSJohn Baldwin 		break;
5458069af0ebSJohn Baldwin 	case FW_ERROR_TYPE_ACL:
5459069af0ebSJohn Baldwin 		log(LOG_ERR, "ACL cidx %d PF %d VF %d eqid %d %s",
5460069af0ebSJohn Baldwin 		    be16toh(e->u.acl.cidx),
5461069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_PFN(be16toh(e->u.acl.pfn_vfn)),
5462069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_VFN(be16toh(e->u.acl.pfn_vfn)),
5463069af0ebSJohn Baldwin 		    be32toh(e->u.acl.eqid),
5464069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_MV(be16toh(e->u.acl.mv_pkd)) ? "vlanid" :
5465069af0ebSJohn Baldwin 		    "MAC");
5466069af0ebSJohn Baldwin 		for (i = 0; i < nitems(e->u.acl.val); i++)
5467069af0ebSJohn Baldwin 			log(LOG_ERR, " %02x", e->u.acl.val[i]);
5468069af0ebSJohn Baldwin 		log(LOG_ERR, "\n");
5469069af0ebSJohn Baldwin 		break;
5470069af0ebSJohn Baldwin 	default:
5471069af0ebSJohn Baldwin 		log(LOG_ERR, "type %#x\n",
5472069af0ebSJohn Baldwin 		    G_FW_ERROR_CMD_TYPE(be32toh(e->op_to_type)));
5473069af0ebSJohn Baldwin 		return (EINVAL);
5474069af0ebSJohn Baldwin 	}
5475069af0ebSJohn Baldwin 	return (0);
5476069af0ebSJohn Baldwin }
5477069af0ebSJohn Baldwin 
5478af49c942SNavdeep Parhar static int
547956599263SNavdeep Parhar sysctl_uint16(SYSCTL_HANDLER_ARGS)
5480af49c942SNavdeep Parhar {
5481af49c942SNavdeep Parhar 	uint16_t *id = arg1;
5482af49c942SNavdeep Parhar 	int i = *id;
5483af49c942SNavdeep Parhar 
5484af49c942SNavdeep Parhar 	return sysctl_handle_int(oidp, &i, 0, req);
5485af49c942SNavdeep Parhar }
548638035ed6SNavdeep Parhar 
548746e1e307SNavdeep Parhar static inline bool
548846e1e307SNavdeep Parhar bufidx_used(struct adapter *sc, int idx)
548946e1e307SNavdeep Parhar {
549046e1e307SNavdeep Parhar 	struct rx_buf_info *rxb = &sc->sge.rx_buf_info[0];
549146e1e307SNavdeep Parhar 	int i;
549246e1e307SNavdeep Parhar 
549346e1e307SNavdeep Parhar 	for (i = 0; i < SW_ZONE_SIZES; i++, rxb++) {
549446e1e307SNavdeep Parhar 		if (rxb->size1 > largest_rx_cluster)
549546e1e307SNavdeep Parhar 			continue;
549646e1e307SNavdeep Parhar 		if (rxb->hwidx1 == idx || rxb->hwidx2 == idx)
549746e1e307SNavdeep Parhar 			return (true);
549846e1e307SNavdeep Parhar 	}
549946e1e307SNavdeep Parhar 
550046e1e307SNavdeep Parhar 	return (false);
550146e1e307SNavdeep Parhar }
550246e1e307SNavdeep Parhar 
550338035ed6SNavdeep Parhar static int
550438035ed6SNavdeep Parhar sysctl_bufsizes(SYSCTL_HANDLER_ARGS)
550538035ed6SNavdeep Parhar {
550646e1e307SNavdeep Parhar 	struct adapter *sc = arg1;
550746e1e307SNavdeep Parhar 	struct sge_params *sp = &sc->params.sge;
550838035ed6SNavdeep Parhar 	int i, rc;
550938035ed6SNavdeep Parhar 	struct sbuf sb;
551038035ed6SNavdeep Parhar 	char c;
551138035ed6SNavdeep Parhar 
551246e1e307SNavdeep Parhar 	sbuf_new(&sb, NULL, 128, SBUF_AUTOEXTEND);
551346e1e307SNavdeep Parhar 	for (i = 0; i < SGE_FLBUF_SIZES; i++) {
551446e1e307SNavdeep Parhar 		if (bufidx_used(sc, i))
551538035ed6SNavdeep Parhar 			c = '*';
551638035ed6SNavdeep Parhar 		else
551738035ed6SNavdeep Parhar 			c = '\0';
551838035ed6SNavdeep Parhar 
551946e1e307SNavdeep Parhar 		sbuf_printf(&sb, "%u%c ", sp->sge_fl_buffer_size[i], c);
552038035ed6SNavdeep Parhar 	}
552138035ed6SNavdeep Parhar 	sbuf_trim(&sb);
552238035ed6SNavdeep Parhar 	sbuf_finish(&sb);
552338035ed6SNavdeep Parhar 	rc = sysctl_handle_string(oidp, sbuf_data(&sb), sbuf_len(&sb), req);
552438035ed6SNavdeep Parhar 	sbuf_delete(&sb);
552538035ed6SNavdeep Parhar 	return (rc);
552638035ed6SNavdeep Parhar }
552702f972e8SNavdeep Parhar 
5528786099deSNavdeep Parhar #ifdef RATELIMIT
5529786099deSNavdeep Parhar /*
5530786099deSNavdeep Parhar  * len16 for a txpkt WR with a GL.  Includes the firmware work request header.
5531786099deSNavdeep Parhar  */
5532786099deSNavdeep Parhar static inline u_int
5533786099deSNavdeep Parhar txpkt_eo_len16(u_int nsegs, u_int immhdrs, u_int tso)
5534786099deSNavdeep Parhar {
5535786099deSNavdeep Parhar 	u_int n;
5536786099deSNavdeep Parhar 
5537786099deSNavdeep Parhar 	MPASS(immhdrs > 0);
5538786099deSNavdeep Parhar 
5539786099deSNavdeep Parhar 	n = roundup2(sizeof(struct fw_eth_tx_eo_wr) +
5540786099deSNavdeep Parhar 	    sizeof(struct cpl_tx_pkt_core) + immhdrs, 16);
5541786099deSNavdeep Parhar 	if (__predict_false(nsegs == 0))
5542786099deSNavdeep Parhar 		goto done;
5543786099deSNavdeep Parhar 
5544786099deSNavdeep Parhar 	nsegs--; /* first segment is part of ulptx_sgl */
5545786099deSNavdeep Parhar 	n += sizeof(struct ulptx_sgl) + 8 * ((3 * nsegs) / 2 + (nsegs & 1));
5546786099deSNavdeep Parhar 	if (tso)
5547786099deSNavdeep Parhar 		n += sizeof(struct cpl_tx_pkt_lso_core);
5548786099deSNavdeep Parhar 
5549786099deSNavdeep Parhar done:
5550786099deSNavdeep Parhar 	return (howmany(n, 16));
5551786099deSNavdeep Parhar }
5552786099deSNavdeep Parhar 
5553786099deSNavdeep Parhar #define ETID_FLOWC_NPARAMS 6
5554786099deSNavdeep Parhar #define ETID_FLOWC_LEN (roundup2((sizeof(struct fw_flowc_wr) + \
5555786099deSNavdeep Parhar     ETID_FLOWC_NPARAMS * sizeof(struct fw_flowc_mnemval)), 16))
5556786099deSNavdeep Parhar #define ETID_FLOWC_LEN16 (howmany(ETID_FLOWC_LEN, 16))
5557786099deSNavdeep Parhar 
5558786099deSNavdeep Parhar static int
5559e38a50e8SJohn Baldwin send_etid_flowc_wr(struct cxgbe_rate_tag *cst, struct port_info *pi,
5560786099deSNavdeep Parhar     struct vi_info *vi)
5561786099deSNavdeep Parhar {
5562786099deSNavdeep Parhar 	struct wrq_cookie cookie;
5563edb518f4SNavdeep Parhar 	u_int pfvf = pi->adapter->pf << S_FW_VIID_PFN;
5564786099deSNavdeep Parhar 	struct fw_flowc_wr *flowc;
5565786099deSNavdeep Parhar 
5566786099deSNavdeep Parhar 	mtx_assert(&cst->lock, MA_OWNED);
5567786099deSNavdeep Parhar 	MPASS((cst->flags & (EO_FLOWC_PENDING | EO_FLOWC_RPL_PENDING)) ==
5568786099deSNavdeep Parhar 	    EO_FLOWC_PENDING);
5569786099deSNavdeep Parhar 
5570786099deSNavdeep Parhar 	flowc = start_wrq_wr(cst->eo_txq, ETID_FLOWC_LEN16, &cookie);
5571786099deSNavdeep Parhar 	if (__predict_false(flowc == NULL))
5572786099deSNavdeep Parhar 		return (ENOMEM);
5573786099deSNavdeep Parhar 
5574786099deSNavdeep Parhar 	bzero(flowc, ETID_FLOWC_LEN);
5575786099deSNavdeep Parhar 	flowc->op_to_nparams = htobe32(V_FW_WR_OP(FW_FLOWC_WR) |
5576786099deSNavdeep Parhar 	    V_FW_FLOWC_WR_NPARAMS(ETID_FLOWC_NPARAMS) | V_FW_WR_COMPL(0));
5577786099deSNavdeep Parhar 	flowc->flowid_len16 = htonl(V_FW_WR_LEN16(ETID_FLOWC_LEN16) |
5578786099deSNavdeep Parhar 	    V_FW_WR_FLOWID(cst->etid));
5579786099deSNavdeep Parhar 	flowc->mnemval[0].mnemonic = FW_FLOWC_MNEM_PFNVFN;
5580786099deSNavdeep Parhar 	flowc->mnemval[0].val = htobe32(pfvf);
5581786099deSNavdeep Parhar 	flowc->mnemval[1].mnemonic = FW_FLOWC_MNEM_CH;
5582786099deSNavdeep Parhar 	flowc->mnemval[1].val = htobe32(pi->tx_chan);
5583786099deSNavdeep Parhar 	flowc->mnemval[2].mnemonic = FW_FLOWC_MNEM_PORT;
5584786099deSNavdeep Parhar 	flowc->mnemval[2].val = htobe32(pi->tx_chan);
5585786099deSNavdeep Parhar 	flowc->mnemval[3].mnemonic = FW_FLOWC_MNEM_IQID;
5586786099deSNavdeep Parhar 	flowc->mnemval[3].val = htobe32(cst->iqid);
5587786099deSNavdeep Parhar 	flowc->mnemval[4].mnemonic = FW_FLOWC_MNEM_EOSTATE;
5588786099deSNavdeep Parhar 	flowc->mnemval[4].val = htobe32(FW_FLOWC_MNEM_EOSTATE_ESTABLISHED);
5589786099deSNavdeep Parhar 	flowc->mnemval[5].mnemonic = FW_FLOWC_MNEM_SCHEDCLASS;
5590786099deSNavdeep Parhar 	flowc->mnemval[5].val = htobe32(cst->schedcl);
5591786099deSNavdeep Parhar 
5592786099deSNavdeep Parhar 	commit_wrq_wr(cst->eo_txq, flowc, &cookie);
5593786099deSNavdeep Parhar 
5594786099deSNavdeep Parhar 	cst->flags &= ~EO_FLOWC_PENDING;
5595786099deSNavdeep Parhar 	cst->flags |= EO_FLOWC_RPL_PENDING;
5596786099deSNavdeep Parhar 	MPASS(cst->tx_credits >= ETID_FLOWC_LEN16);	/* flowc is first WR. */
5597786099deSNavdeep Parhar 	cst->tx_credits -= ETID_FLOWC_LEN16;
5598786099deSNavdeep Parhar 
5599786099deSNavdeep Parhar 	return (0);
5600786099deSNavdeep Parhar }
5601786099deSNavdeep Parhar 
5602786099deSNavdeep Parhar #define ETID_FLUSH_LEN16 (howmany(sizeof (struct fw_flowc_wr), 16))
5603786099deSNavdeep Parhar 
5604786099deSNavdeep Parhar void
5605e38a50e8SJohn Baldwin send_etid_flush_wr(struct cxgbe_rate_tag *cst)
5606786099deSNavdeep Parhar {
5607786099deSNavdeep Parhar 	struct fw_flowc_wr *flowc;
5608786099deSNavdeep Parhar 	struct wrq_cookie cookie;
5609786099deSNavdeep Parhar 
5610786099deSNavdeep Parhar 	mtx_assert(&cst->lock, MA_OWNED);
5611786099deSNavdeep Parhar 
5612786099deSNavdeep Parhar 	flowc = start_wrq_wr(cst->eo_txq, ETID_FLUSH_LEN16, &cookie);
5613786099deSNavdeep Parhar 	if (__predict_false(flowc == NULL))
5614786099deSNavdeep Parhar 		CXGBE_UNIMPLEMENTED(__func__);
5615786099deSNavdeep Parhar 
5616786099deSNavdeep Parhar 	bzero(flowc, ETID_FLUSH_LEN16 * 16);
5617786099deSNavdeep Parhar 	flowc->op_to_nparams = htobe32(V_FW_WR_OP(FW_FLOWC_WR) |
5618786099deSNavdeep Parhar 	    V_FW_FLOWC_WR_NPARAMS(0) | F_FW_WR_COMPL);
5619786099deSNavdeep Parhar 	flowc->flowid_len16 = htobe32(V_FW_WR_LEN16(ETID_FLUSH_LEN16) |
5620786099deSNavdeep Parhar 	    V_FW_WR_FLOWID(cst->etid));
5621786099deSNavdeep Parhar 
5622786099deSNavdeep Parhar 	commit_wrq_wr(cst->eo_txq, flowc, &cookie);
5623786099deSNavdeep Parhar 
5624786099deSNavdeep Parhar 	cst->flags |= EO_FLUSH_RPL_PENDING;
5625786099deSNavdeep Parhar 	MPASS(cst->tx_credits >= ETID_FLUSH_LEN16);
5626786099deSNavdeep Parhar 	cst->tx_credits -= ETID_FLUSH_LEN16;
5627786099deSNavdeep Parhar 	cst->ncompl++;
5628786099deSNavdeep Parhar }
5629786099deSNavdeep Parhar 
5630786099deSNavdeep Parhar static void
5631e38a50e8SJohn Baldwin write_ethofld_wr(struct cxgbe_rate_tag *cst, struct fw_eth_tx_eo_wr *wr,
5632786099deSNavdeep Parhar     struct mbuf *m0, int compl)
5633786099deSNavdeep Parhar {
5634786099deSNavdeep Parhar 	struct cpl_tx_pkt_core *cpl;
5635786099deSNavdeep Parhar 	uint64_t ctrl1;
5636786099deSNavdeep Parhar 	uint32_t ctrl;	/* used in many unrelated places */
5637786099deSNavdeep Parhar 	int len16, pktlen, nsegs, immhdrs;
5638786099deSNavdeep Parhar 	caddr_t dst;
5639786099deSNavdeep Parhar 	uintptr_t p;
5640786099deSNavdeep Parhar 	struct ulptx_sgl *usgl;
5641786099deSNavdeep Parhar 	struct sglist sg;
5642786099deSNavdeep Parhar 	struct sglist_seg segs[38];	/* XXX: find real limit.  XXX: get off the stack */
5643786099deSNavdeep Parhar 
5644786099deSNavdeep Parhar 	mtx_assert(&cst->lock, MA_OWNED);
5645786099deSNavdeep Parhar 	M_ASSERTPKTHDR(m0);
5646786099deSNavdeep Parhar 	KASSERT(m0->m_pkthdr.l2hlen > 0 && m0->m_pkthdr.l3hlen > 0 &&
5647786099deSNavdeep Parhar 	    m0->m_pkthdr.l4hlen > 0,
5648786099deSNavdeep Parhar 	    ("%s: ethofld mbuf %p is missing header lengths", __func__, m0));
5649786099deSNavdeep Parhar 
5650786099deSNavdeep Parhar 	len16 = mbuf_eo_len16(m0);
5651786099deSNavdeep Parhar 	nsegs = mbuf_eo_nsegs(m0);
5652786099deSNavdeep Parhar 	pktlen = m0->m_pkthdr.len;
5653786099deSNavdeep Parhar 	ctrl = sizeof(struct cpl_tx_pkt_core);
5654786099deSNavdeep Parhar 	if (needs_tso(m0))
5655786099deSNavdeep Parhar 		ctrl += sizeof(struct cpl_tx_pkt_lso_core);
5656786099deSNavdeep Parhar 	immhdrs = m0->m_pkthdr.l2hlen + m0->m_pkthdr.l3hlen + m0->m_pkthdr.l4hlen;
5657786099deSNavdeep Parhar 	ctrl += immhdrs;
5658786099deSNavdeep Parhar 
5659786099deSNavdeep Parhar 	wr->op_immdlen = htobe32(V_FW_WR_OP(FW_ETH_TX_EO_WR) |
5660786099deSNavdeep Parhar 	    V_FW_ETH_TX_EO_WR_IMMDLEN(ctrl) | V_FW_WR_COMPL(!!compl));
5661786099deSNavdeep Parhar 	wr->equiq_to_len16 = htobe32(V_FW_WR_LEN16(len16) |
5662786099deSNavdeep Parhar 	    V_FW_WR_FLOWID(cst->etid));
5663786099deSNavdeep Parhar 	wr->r3 = 0;
56646933902dSNavdeep Parhar 	if (needs_udp_csum(m0)) {
56656933902dSNavdeep Parhar 		wr->u.udpseg.type = FW_ETH_TX_EO_TYPE_UDPSEG;
56666933902dSNavdeep Parhar 		wr->u.udpseg.ethlen = m0->m_pkthdr.l2hlen;
56676933902dSNavdeep Parhar 		wr->u.udpseg.iplen = htobe16(m0->m_pkthdr.l3hlen);
56686933902dSNavdeep Parhar 		wr->u.udpseg.udplen = m0->m_pkthdr.l4hlen;
56696933902dSNavdeep Parhar 		wr->u.udpseg.rtplen = 0;
56706933902dSNavdeep Parhar 		wr->u.udpseg.r4 = 0;
56716933902dSNavdeep Parhar 		wr->u.udpseg.mss = htobe16(pktlen - immhdrs);
56726933902dSNavdeep Parhar 		wr->u.udpseg.schedpktsize = wr->u.udpseg.mss;
56736933902dSNavdeep Parhar 		wr->u.udpseg.plen = htobe32(pktlen - immhdrs);
56746933902dSNavdeep Parhar 		cpl = (void *)(wr + 1);
56756933902dSNavdeep Parhar 	} else {
56766933902dSNavdeep Parhar 		MPASS(needs_tcp_csum(m0));
5677786099deSNavdeep Parhar 		wr->u.tcpseg.type = FW_ETH_TX_EO_TYPE_TCPSEG;
5678786099deSNavdeep Parhar 		wr->u.tcpseg.ethlen = m0->m_pkthdr.l2hlen;
5679786099deSNavdeep Parhar 		wr->u.tcpseg.iplen = htobe16(m0->m_pkthdr.l3hlen);
5680786099deSNavdeep Parhar 		wr->u.tcpseg.tcplen = m0->m_pkthdr.l4hlen;
5681786099deSNavdeep Parhar 		wr->u.tcpseg.tsclk_tsoff = mbuf_eo_tsclk_tsoff(m0);
5682786099deSNavdeep Parhar 		wr->u.tcpseg.r4 = 0;
5683786099deSNavdeep Parhar 		wr->u.tcpseg.r5 = 0;
5684786099deSNavdeep Parhar 		wr->u.tcpseg.plen = htobe32(pktlen - immhdrs);
5685786099deSNavdeep Parhar 
5686786099deSNavdeep Parhar 		if (needs_tso(m0)) {
5687786099deSNavdeep Parhar 			struct cpl_tx_pkt_lso_core *lso = (void *)(wr + 1);
5688786099deSNavdeep Parhar 
5689786099deSNavdeep Parhar 			wr->u.tcpseg.mss = htobe16(m0->m_pkthdr.tso_segsz);
5690786099deSNavdeep Parhar 
56916933902dSNavdeep Parhar 			ctrl = V_LSO_OPCODE(CPL_TX_PKT_LSO) |
56926933902dSNavdeep Parhar 			    F_LSO_FIRST_SLICE | F_LSO_LAST_SLICE |
5693c0236bd9SNavdeep Parhar 			    V_LSO_ETHHDR_LEN((m0->m_pkthdr.l2hlen -
5694c0236bd9SNavdeep Parhar 				ETHER_HDR_LEN) >> 2) |
56956933902dSNavdeep Parhar 			    V_LSO_IPHDR_LEN(m0->m_pkthdr.l3hlen >> 2) |
56966933902dSNavdeep Parhar 			    V_LSO_TCPHDR_LEN(m0->m_pkthdr.l4hlen >> 2);
5697786099deSNavdeep Parhar 			if (m0->m_pkthdr.l3hlen == sizeof(struct ip6_hdr))
5698786099deSNavdeep Parhar 				ctrl |= F_LSO_IPV6;
5699786099deSNavdeep Parhar 			lso->lso_ctrl = htobe32(ctrl);
5700786099deSNavdeep Parhar 			lso->ipid_ofst = htobe16(0);
5701786099deSNavdeep Parhar 			lso->mss = htobe16(m0->m_pkthdr.tso_segsz);
5702786099deSNavdeep Parhar 			lso->seqno_offset = htobe32(0);
5703786099deSNavdeep Parhar 			lso->len = htobe32(pktlen);
5704786099deSNavdeep Parhar 
5705786099deSNavdeep Parhar 			cpl = (void *)(lso + 1);
5706786099deSNavdeep Parhar 		} else {
5707786099deSNavdeep Parhar 			wr->u.tcpseg.mss = htobe16(0xffff);
5708786099deSNavdeep Parhar 			cpl = (void *)(wr + 1);
5709786099deSNavdeep Parhar 		}
57106933902dSNavdeep Parhar 	}
5711786099deSNavdeep Parhar 
5712786099deSNavdeep Parhar 	/* Checksum offload must be requested for ethofld. */
5713786099deSNavdeep Parhar 	MPASS(needs_l4_csum(m0));
5714c0236bd9SNavdeep Parhar 	ctrl1 = csum_to_ctrl(cst->adapter, m0);
5715786099deSNavdeep Parhar 
5716786099deSNavdeep Parhar 	/* VLAN tag insertion */
5717786099deSNavdeep Parhar 	if (needs_vlan_insertion(m0)) {
5718786099deSNavdeep Parhar 		ctrl1 |= F_TXPKT_VLAN_VLD |
5719786099deSNavdeep Parhar 		    V_TXPKT_VLAN(m0->m_pkthdr.ether_vtag);
5720786099deSNavdeep Parhar 	}
5721786099deSNavdeep Parhar 
5722786099deSNavdeep Parhar 	/* CPL header */
5723786099deSNavdeep Parhar 	cpl->ctrl0 = cst->ctrl0;
5724786099deSNavdeep Parhar 	cpl->pack = 0;
5725786099deSNavdeep Parhar 	cpl->len = htobe16(pktlen);
5726786099deSNavdeep Parhar 	cpl->ctrl1 = htobe64(ctrl1);
5727786099deSNavdeep Parhar 
57286933902dSNavdeep Parhar 	/* Copy Ethernet, IP & TCP/UDP hdrs as immediate data */
5729786099deSNavdeep Parhar 	p = (uintptr_t)(cpl + 1);
5730786099deSNavdeep Parhar 	m_copydata(m0, 0, immhdrs, (void *)p);
5731786099deSNavdeep Parhar 
5732786099deSNavdeep Parhar 	/* SGL */
5733786099deSNavdeep Parhar 	dst = (void *)(cpl + 1);
5734786099deSNavdeep Parhar 	if (nsegs > 0) {
5735786099deSNavdeep Parhar 		int i, pad;
5736786099deSNavdeep Parhar 
5737786099deSNavdeep Parhar 		/* zero-pad upto next 16Byte boundary, if not 16Byte aligned */
5738786099deSNavdeep Parhar 		p += immhdrs;
5739786099deSNavdeep Parhar 		pad = 16 - (immhdrs & 0xf);
5740786099deSNavdeep Parhar 		bzero((void *)p, pad);
5741786099deSNavdeep Parhar 
5742786099deSNavdeep Parhar 		usgl = (void *)(p + pad);
5743786099deSNavdeep Parhar 		usgl->cmd_nsge = htobe32(V_ULPTX_CMD(ULP_TX_SC_DSGL) |
5744786099deSNavdeep Parhar 		    V_ULPTX_NSGE(nsegs));
5745786099deSNavdeep Parhar 
5746786099deSNavdeep Parhar 		sglist_init(&sg, nitems(segs), segs);
5747786099deSNavdeep Parhar 		for (; m0 != NULL; m0 = m0->m_next) {
5748786099deSNavdeep Parhar 			if (__predict_false(m0->m_len == 0))
5749786099deSNavdeep Parhar 				continue;
5750786099deSNavdeep Parhar 			if (immhdrs >= m0->m_len) {
5751786099deSNavdeep Parhar 				immhdrs -= m0->m_len;
5752786099deSNavdeep Parhar 				continue;
5753786099deSNavdeep Parhar 			}
5754786099deSNavdeep Parhar 
5755786099deSNavdeep Parhar 			sglist_append(&sg, mtod(m0, char *) + immhdrs,
5756786099deSNavdeep Parhar 			    m0->m_len - immhdrs);
5757786099deSNavdeep Parhar 			immhdrs = 0;
5758786099deSNavdeep Parhar 		}
5759786099deSNavdeep Parhar 		MPASS(sg.sg_nseg == nsegs);
5760786099deSNavdeep Parhar 
5761786099deSNavdeep Parhar 		/*
5762786099deSNavdeep Parhar 		 * Zero pad last 8B in case the WR doesn't end on a 16B
5763786099deSNavdeep Parhar 		 * boundary.
5764786099deSNavdeep Parhar 		 */
5765786099deSNavdeep Parhar 		*(uint64_t *)((char *)wr + len16 * 16 - 8) = 0;
5766786099deSNavdeep Parhar 
5767786099deSNavdeep Parhar 		usgl->len0 = htobe32(segs[0].ss_len);
5768786099deSNavdeep Parhar 		usgl->addr0 = htobe64(segs[0].ss_paddr);
5769786099deSNavdeep Parhar 		for (i = 0; i < nsegs - 1; i++) {
5770786099deSNavdeep Parhar 			usgl->sge[i / 2].len[i & 1] = htobe32(segs[i + 1].ss_len);
5771786099deSNavdeep Parhar 			usgl->sge[i / 2].addr[i & 1] = htobe64(segs[i + 1].ss_paddr);
5772786099deSNavdeep Parhar 		}
5773786099deSNavdeep Parhar 		if (i & 1)
5774786099deSNavdeep Parhar 			usgl->sge[i / 2].len[1] = htobe32(0);
5775786099deSNavdeep Parhar 	}
5776786099deSNavdeep Parhar 
5777786099deSNavdeep Parhar }
5778786099deSNavdeep Parhar 
5779786099deSNavdeep Parhar static void
5780e38a50e8SJohn Baldwin ethofld_tx(struct cxgbe_rate_tag *cst)
5781786099deSNavdeep Parhar {
5782786099deSNavdeep Parhar 	struct mbuf *m;
5783786099deSNavdeep Parhar 	struct wrq_cookie cookie;
5784786099deSNavdeep Parhar 	int next_credits, compl;
5785786099deSNavdeep Parhar 	struct fw_eth_tx_eo_wr *wr;
5786786099deSNavdeep Parhar 
5787786099deSNavdeep Parhar 	mtx_assert(&cst->lock, MA_OWNED);
5788786099deSNavdeep Parhar 
5789786099deSNavdeep Parhar 	while ((m = mbufq_first(&cst->pending_tx)) != NULL) {
5790786099deSNavdeep Parhar 		M_ASSERTPKTHDR(m);
5791786099deSNavdeep Parhar 
5792786099deSNavdeep Parhar 		/* How many len16 credits do we need to send this mbuf. */
5793786099deSNavdeep Parhar 		next_credits = mbuf_eo_len16(m);
5794786099deSNavdeep Parhar 		MPASS(next_credits > 0);
5795786099deSNavdeep Parhar 		if (next_credits > cst->tx_credits) {
5796786099deSNavdeep Parhar 			/*
5797786099deSNavdeep Parhar 			 * Tx will make progress eventually because there is at
5798786099deSNavdeep Parhar 			 * least one outstanding fw4_ack that will return
5799786099deSNavdeep Parhar 			 * credits and kick the tx.
5800786099deSNavdeep Parhar 			 */
5801786099deSNavdeep Parhar 			MPASS(cst->ncompl > 0);
5802786099deSNavdeep Parhar 			return;
5803786099deSNavdeep Parhar 		}
5804786099deSNavdeep Parhar 		wr = start_wrq_wr(cst->eo_txq, next_credits, &cookie);
5805786099deSNavdeep Parhar 		if (__predict_false(wr == NULL)) {
5806786099deSNavdeep Parhar 			/* XXX: wishful thinking, not a real assertion. */
5807786099deSNavdeep Parhar 			MPASS(cst->ncompl > 0);
5808786099deSNavdeep Parhar 			return;
5809786099deSNavdeep Parhar 		}
5810786099deSNavdeep Parhar 		cst->tx_credits -= next_credits;
5811786099deSNavdeep Parhar 		cst->tx_nocompl += next_credits;
5812786099deSNavdeep Parhar 		compl = cst->ncompl == 0 || cst->tx_nocompl >= cst->tx_total / 2;
5813e38a50e8SJohn Baldwin 		ETHER_BPF_MTAP(cst->com.com.ifp, m);
5814786099deSNavdeep Parhar 		write_ethofld_wr(cst, wr, m, compl);
5815786099deSNavdeep Parhar 		commit_wrq_wr(cst->eo_txq, wr, &cookie);
5816786099deSNavdeep Parhar 		if (compl) {
5817786099deSNavdeep Parhar 			cst->ncompl++;
5818786099deSNavdeep Parhar 			cst->tx_nocompl	= 0;
5819786099deSNavdeep Parhar 		}
5820786099deSNavdeep Parhar 		(void) mbufq_dequeue(&cst->pending_tx);
5821fb3bc596SJohn Baldwin 
5822fb3bc596SJohn Baldwin 		/*
5823fb3bc596SJohn Baldwin 		 * Drop the mbuf's reference on the tag now rather
5824fb3bc596SJohn Baldwin 		 * than waiting until m_freem().  This ensures that
5825e38a50e8SJohn Baldwin 		 * cxgbe_rate_tag_free gets called when the inp drops
5826fb3bc596SJohn Baldwin 		 * its reference on the tag and there are no more
5827fb3bc596SJohn Baldwin 		 * mbufs in the pending_tx queue and can flush any
5828fb3bc596SJohn Baldwin 		 * pending requests.  Otherwise if the last mbuf
5829fb3bc596SJohn Baldwin 		 * doesn't request a completion the etid will never be
5830fb3bc596SJohn Baldwin 		 * released.
5831fb3bc596SJohn Baldwin 		 */
5832fb3bc596SJohn Baldwin 		m->m_pkthdr.snd_tag = NULL;
5833fb3bc596SJohn Baldwin 		m->m_pkthdr.csum_flags &= ~CSUM_SND_TAG;
5834e38a50e8SJohn Baldwin 		m_snd_tag_rele(&cst->com.com);
5835fb3bc596SJohn Baldwin 
5836786099deSNavdeep Parhar 		mbufq_enqueue(&cst->pending_fwack, m);
5837786099deSNavdeep Parhar 	}
5838786099deSNavdeep Parhar }
5839786099deSNavdeep Parhar 
5840786099deSNavdeep Parhar int
5841786099deSNavdeep Parhar ethofld_transmit(struct ifnet *ifp, struct mbuf *m0)
5842786099deSNavdeep Parhar {
5843e38a50e8SJohn Baldwin 	struct cxgbe_rate_tag *cst;
5844786099deSNavdeep Parhar 	int rc;
5845786099deSNavdeep Parhar 
5846786099deSNavdeep Parhar 	MPASS(m0->m_nextpkt == NULL);
5847fb3bc596SJohn Baldwin 	MPASS(m0->m_pkthdr.csum_flags & CSUM_SND_TAG);
5848786099deSNavdeep Parhar 	MPASS(m0->m_pkthdr.snd_tag != NULL);
5849e38a50e8SJohn Baldwin 	cst = mst_to_crt(m0->m_pkthdr.snd_tag);
5850786099deSNavdeep Parhar 
5851786099deSNavdeep Parhar 	mtx_lock(&cst->lock);
5852786099deSNavdeep Parhar 	MPASS(cst->flags & EO_SND_TAG_REF);
5853786099deSNavdeep Parhar 
5854786099deSNavdeep Parhar 	if (__predict_false(cst->flags & EO_FLOWC_PENDING)) {
5855786099deSNavdeep Parhar 		struct vi_info *vi = ifp->if_softc;
5856786099deSNavdeep Parhar 		struct port_info *pi = vi->pi;
5857786099deSNavdeep Parhar 		struct adapter *sc = pi->adapter;
5858786099deSNavdeep Parhar 		const uint32_t rss_mask = vi->rss_size - 1;
5859786099deSNavdeep Parhar 		uint32_t rss_hash;
5860786099deSNavdeep Parhar 
5861786099deSNavdeep Parhar 		cst->eo_txq = &sc->sge.ofld_txq[vi->first_ofld_txq];
5862786099deSNavdeep Parhar 		if (M_HASHTYPE_ISHASH(m0))
5863786099deSNavdeep Parhar 			rss_hash = m0->m_pkthdr.flowid;
5864786099deSNavdeep Parhar 		else
5865786099deSNavdeep Parhar 			rss_hash = arc4random();
5866786099deSNavdeep Parhar 		/* We assume RSS hashing */
5867786099deSNavdeep Parhar 		cst->iqid = vi->rss[rss_hash & rss_mask];
5868786099deSNavdeep Parhar 		cst->eo_txq += rss_hash % vi->nofldtxq;
5869786099deSNavdeep Parhar 		rc = send_etid_flowc_wr(cst, pi, vi);
5870786099deSNavdeep Parhar 		if (rc != 0)
5871786099deSNavdeep Parhar 			goto done;
5872786099deSNavdeep Parhar 	}
5873786099deSNavdeep Parhar 
5874786099deSNavdeep Parhar 	if (__predict_false(cst->plen + m0->m_pkthdr.len > eo_max_backlog)) {
5875786099deSNavdeep Parhar 		rc = ENOBUFS;
5876786099deSNavdeep Parhar 		goto done;
5877786099deSNavdeep Parhar 	}
5878786099deSNavdeep Parhar 
5879786099deSNavdeep Parhar 	mbufq_enqueue(&cst->pending_tx, m0);
5880786099deSNavdeep Parhar 	cst->plen += m0->m_pkthdr.len;
5881786099deSNavdeep Parhar 
5882fb3bc596SJohn Baldwin 	/*
5883fb3bc596SJohn Baldwin 	 * Hold an extra reference on the tag while generating work
5884fb3bc596SJohn Baldwin 	 * requests to ensure that we don't try to free the tag during
5885fb3bc596SJohn Baldwin 	 * ethofld_tx() in case we are sending the final mbuf after
5886fb3bc596SJohn Baldwin 	 * the inp was freed.
5887fb3bc596SJohn Baldwin 	 */
5888e38a50e8SJohn Baldwin 	m_snd_tag_ref(&cst->com.com);
5889786099deSNavdeep Parhar 	ethofld_tx(cst);
5890fb3bc596SJohn Baldwin 	mtx_unlock(&cst->lock);
5891e38a50e8SJohn Baldwin 	m_snd_tag_rele(&cst->com.com);
5892fb3bc596SJohn Baldwin 	return (0);
5893fb3bc596SJohn Baldwin 
5894786099deSNavdeep Parhar done:
5895786099deSNavdeep Parhar 	mtx_unlock(&cst->lock);
5896786099deSNavdeep Parhar 	if (__predict_false(rc != 0))
5897786099deSNavdeep Parhar 		m_freem(m0);
5898786099deSNavdeep Parhar 	return (rc);
5899786099deSNavdeep Parhar }
5900786099deSNavdeep Parhar 
5901786099deSNavdeep Parhar static int
5902786099deSNavdeep Parhar ethofld_fw4_ack(struct sge_iq *iq, const struct rss_header *rss, struct mbuf *m0)
5903786099deSNavdeep Parhar {
5904786099deSNavdeep Parhar 	struct adapter *sc = iq->adapter;
5905786099deSNavdeep Parhar 	const struct cpl_fw4_ack *cpl = (const void *)(rss + 1);
5906786099deSNavdeep Parhar 	struct mbuf *m;
5907786099deSNavdeep Parhar 	u_int etid = G_CPL_FW4_ACK_FLOWID(be32toh(OPCODE_TID(cpl)));
5908e38a50e8SJohn Baldwin 	struct cxgbe_rate_tag *cst;
5909786099deSNavdeep Parhar 	uint8_t credits = cpl->credits;
5910786099deSNavdeep Parhar 
5911786099deSNavdeep Parhar 	cst = lookup_etid(sc, etid);
5912786099deSNavdeep Parhar 	mtx_lock(&cst->lock);
5913786099deSNavdeep Parhar 	if (__predict_false(cst->flags & EO_FLOWC_RPL_PENDING)) {
5914786099deSNavdeep Parhar 		MPASS(credits >= ETID_FLOWC_LEN16);
5915786099deSNavdeep Parhar 		credits -= ETID_FLOWC_LEN16;
5916786099deSNavdeep Parhar 		cst->flags &= ~EO_FLOWC_RPL_PENDING;
5917786099deSNavdeep Parhar 	}
5918786099deSNavdeep Parhar 
5919786099deSNavdeep Parhar 	KASSERT(cst->ncompl > 0,
5920786099deSNavdeep Parhar 	    ("%s: etid %u (%p) wasn't expecting completion.",
5921786099deSNavdeep Parhar 	    __func__, etid, cst));
5922786099deSNavdeep Parhar 	cst->ncompl--;
5923786099deSNavdeep Parhar 
5924786099deSNavdeep Parhar 	while (credits > 0) {
5925786099deSNavdeep Parhar 		m = mbufq_dequeue(&cst->pending_fwack);
5926786099deSNavdeep Parhar 		if (__predict_false(m == NULL)) {
5927786099deSNavdeep Parhar 			/*
5928786099deSNavdeep Parhar 			 * The remaining credits are for the final flush that
5929786099deSNavdeep Parhar 			 * was issued when the tag was freed by the kernel.
5930786099deSNavdeep Parhar 			 */
5931786099deSNavdeep Parhar 			MPASS((cst->flags &
5932786099deSNavdeep Parhar 			    (EO_FLUSH_RPL_PENDING | EO_SND_TAG_REF)) ==
5933786099deSNavdeep Parhar 			    EO_FLUSH_RPL_PENDING);
5934786099deSNavdeep Parhar 			MPASS(credits == ETID_FLUSH_LEN16);
5935786099deSNavdeep Parhar 			MPASS(cst->tx_credits + cpl->credits == cst->tx_total);
5936786099deSNavdeep Parhar 			MPASS(cst->ncompl == 0);
5937786099deSNavdeep Parhar 
5938786099deSNavdeep Parhar 			cst->flags &= ~EO_FLUSH_RPL_PENDING;
5939786099deSNavdeep Parhar 			cst->tx_credits += cpl->credits;
5940e38a50e8SJohn Baldwin 			cxgbe_rate_tag_free_locked(cst);
5941786099deSNavdeep Parhar 			return (0);	/* cst is gone. */
5942786099deSNavdeep Parhar 		}
5943786099deSNavdeep Parhar 		KASSERT(m != NULL,
5944786099deSNavdeep Parhar 		    ("%s: too many credits (%u, %u)", __func__, cpl->credits,
5945786099deSNavdeep Parhar 		    credits));
5946786099deSNavdeep Parhar 		KASSERT(credits >= mbuf_eo_len16(m),
5947786099deSNavdeep Parhar 		    ("%s: too few credits (%u, %u, %u)", __func__,
5948786099deSNavdeep Parhar 		    cpl->credits, credits, mbuf_eo_len16(m)));
5949786099deSNavdeep Parhar 		credits -= mbuf_eo_len16(m);
5950786099deSNavdeep Parhar 		cst->plen -= m->m_pkthdr.len;
5951786099deSNavdeep Parhar 		m_freem(m);
5952786099deSNavdeep Parhar 	}
5953786099deSNavdeep Parhar 
5954786099deSNavdeep Parhar 	cst->tx_credits += cpl->credits;
5955786099deSNavdeep Parhar 	MPASS(cst->tx_credits <= cst->tx_total);
5956786099deSNavdeep Parhar 
5957fb3bc596SJohn Baldwin 	if (cst->flags & EO_SND_TAG_REF) {
5958fb3bc596SJohn Baldwin 		/*
5959fb3bc596SJohn Baldwin 		 * As with ethofld_transmit(), hold an extra reference
5960fb3bc596SJohn Baldwin 		 * so that the tag is stable across ethold_tx().
5961fb3bc596SJohn Baldwin 		 */
5962e38a50e8SJohn Baldwin 		m_snd_tag_ref(&cst->com.com);
5963786099deSNavdeep Parhar 		m = mbufq_first(&cst->pending_tx);
5964786099deSNavdeep Parhar 		if (m != NULL && cst->tx_credits >= mbuf_eo_len16(m))
5965786099deSNavdeep Parhar 			ethofld_tx(cst);
5966786099deSNavdeep Parhar 		mtx_unlock(&cst->lock);
5967e38a50e8SJohn Baldwin 		m_snd_tag_rele(&cst->com.com);
5968fb3bc596SJohn Baldwin 	} else {
5969fb3bc596SJohn Baldwin 		/*
5970fb3bc596SJohn Baldwin 		 * There shouldn't be any pending packets if the tag
5971fb3bc596SJohn Baldwin 		 * was freed by the kernel since any pending packet
5972fb3bc596SJohn Baldwin 		 * should hold a reference to the tag.
5973fb3bc596SJohn Baldwin 		 */
5974fb3bc596SJohn Baldwin 		MPASS(mbufq_first(&cst->pending_tx) == NULL);
5975fb3bc596SJohn Baldwin 		mtx_unlock(&cst->lock);
5976fb3bc596SJohn Baldwin 	}
5977786099deSNavdeep Parhar 
5978786099deSNavdeep Parhar 	return (0);
5979786099deSNavdeep Parhar }
5980786099deSNavdeep Parhar #endif
5981