1 /*- 2 * Copyright (c) 2011 Chelsio Communications, Inc. 3 * All rights reserved. 4 * Written by: Navdeep Parhar <np@FreeBSD.org> 5 * 6 * Redistribution and use in source and binary forms, with or without 7 * modification, are permitted provided that the following conditions 8 * are met: 9 * 1. Redistributions of source code must retain the above copyright 10 * notice, this list of conditions and the following disclaimer. 11 * 2. Redistributions in binary form must reproduce the above copyright 12 * notice, this list of conditions and the following disclaimer in the 13 * documentation and/or other materials provided with the distribution. 14 * 15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 16 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 17 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 18 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 19 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 20 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 21 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 22 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 23 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 24 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 25 * SUCH DAMAGE. 26 * 27 * $FreeBSD$ 28 * 29 */ 30 31 #ifndef __T4_IOCTL_H__ 32 #define __T4_IOCTL_H__ 33 34 #include <sys/types.h> 35 #include <net/ethernet.h> 36 37 /* 38 * Ioctl commands specific to this driver. 39 */ 40 enum { 41 T4_GETREG = 0x40, /* read register */ 42 T4_SETREG, /* write register */ 43 T4_REGDUMP, /* dump of all registers */ 44 T4_GET_FILTER_MODE, /* get global filter mode */ 45 T4_SET_FILTER_MODE, /* set global filter mode */ 46 T4_GET_FILTER, /* get information about a filter */ 47 T4_SET_FILTER, /* program a filter */ 48 T4_DEL_FILTER, /* delete a filter */ 49 T4_GET_SGE_CONTEXT, /* get SGE context for a queue */ 50 T4_LOAD_FW, /* flash firmware */ 51 T4_GET_MEM, /* read memory */ 52 T4_GET_I2C, /* read from i2c addressible device */ 53 T4_CLEAR_STATS, /* clear a port's MAC statistics */ 54 T4_SET_OFLD_POLICY, /* Set offload policy */ 55 T4_SET_SCHED_CLASS, /* set sched class */ 56 T4_SET_SCHED_QUEUE, /* set queue class */ 57 T4_GET_TRACER, /* get information about a tracer */ 58 T4_SET_TRACER, /* program a tracer */ 59 T4_LOAD_CFG, /* copy a config file to card's flash */ 60 }; 61 62 struct t4_reg { 63 uint32_t addr; 64 uint32_t size; 65 uint64_t val; 66 }; 67 68 #define T4_REGDUMP_SIZE (160 * 1024) 69 #define T5_REGDUMP_SIZE (332 * 1024) 70 struct t4_regdump { 71 uint32_t version; 72 uint32_t len; /* bytes */ 73 uint32_t *data; 74 }; 75 76 struct t4_data { 77 uint32_t len; 78 uint8_t *data; 79 }; 80 81 struct t4_i2c_data { 82 uint8_t port_id; 83 uint8_t dev_addr; 84 uint8_t offset; 85 uint8_t len; 86 uint8_t data[8]; 87 }; 88 89 /* 90 * A hardware filter is some valid combination of these. 91 */ 92 #define T4_FILTER_IPv4 0x1 /* IPv4 packet */ 93 #define T4_FILTER_IPv6 0x2 /* IPv6 packet */ 94 #define T4_FILTER_IP_SADDR 0x4 /* Source IP address or network */ 95 #define T4_FILTER_IP_DADDR 0x8 /* Destination IP address or network */ 96 #define T4_FILTER_IP_SPORT 0x10 /* Source IP port */ 97 #define T4_FILTER_IP_DPORT 0x20 /* Destination IP port */ 98 #define T4_FILTER_FCoE 0x40 /* Fibre Channel over Ethernet packet */ 99 #define T4_FILTER_PORT 0x80 /* Physical ingress port */ 100 #define T4_FILTER_VNIC 0x100 /* VNIC id or outer VLAN */ 101 #define T4_FILTER_VLAN 0x200 /* VLAN ID */ 102 #define T4_FILTER_IP_TOS 0x400 /* IPv4 TOS/IPv6 Traffic Class */ 103 #define T4_FILTER_IP_PROTO 0x800 /* IP protocol */ 104 #define T4_FILTER_ETH_TYPE 0x1000 /* Ethernet Type */ 105 #define T4_FILTER_MAC_IDX 0x2000 /* MPS MAC address match index */ 106 #define T4_FILTER_MPS_HIT_TYPE 0x4000 /* MPS match type */ 107 #define T4_FILTER_IP_FRAGMENT 0x8000 /* IP fragment */ 108 109 #define T4_FILTER_IC_VNIC 0x80000000 /* TP Ingress Config's F_VNIC 110 bit. It indicates whether 111 T4_FILTER_VNIC bit means VNIC 112 id (PF/VF) or outer VLAN. 113 0 = oVLAN, 1 = VNIC */ 114 115 /* Filter action */ 116 enum { 117 FILTER_PASS = 0, /* default */ 118 FILTER_DROP, 119 FILTER_SWITCH 120 }; 121 122 /* 802.1q manipulation on FILTER_SWITCH */ 123 enum { 124 VLAN_NOCHANGE = 0, /* default */ 125 VLAN_REMOVE, 126 VLAN_INSERT, 127 VLAN_REWRITE 128 }; 129 130 /* MPS match type */ 131 enum { 132 UCAST_EXACT = 0, /* exact unicast match */ 133 UCAST_HASH = 1, /* inexact (hashed) unicast match */ 134 MCAST_EXACT = 2, /* exact multicast match */ 135 MCAST_HASH = 3, /* inexact (hashed) multicast match */ 136 PROMISC = 4, /* no match but port is promiscuous */ 137 HYPPROMISC = 5, /* port is hypervisor-promisuous + not bcast */ 138 BCAST = 6, /* broadcast packet */ 139 }; 140 141 /* Rx steering */ 142 enum { 143 DST_MODE_QUEUE, /* queue is directly specified by filter */ 144 DST_MODE_RSS_QUEUE, /* filter specifies RSS entry containing queue */ 145 DST_MODE_RSS, /* queue selected by default RSS hash lookup */ 146 DST_MODE_FILT_RSS /* queue selected by hashing in filter-specified 147 RSS subtable */ 148 }; 149 150 struct t4_filter_tuple { 151 /* 152 * These are always available. 153 */ 154 uint8_t sip[16]; /* source IP address (IPv4 in [3:0]) */ 155 uint8_t dip[16]; /* destinatin IP address (IPv4 in [3:0]) */ 156 uint16_t sport; /* source port */ 157 uint16_t dport; /* destination port */ 158 159 /* 160 * A combination of these (up to 36 bits) is available. TP_VLAN_PRI_MAP 161 * is used to select the global mode and all filters are limited to the 162 * set of fields allowed by the global mode. 163 */ 164 uint16_t vnic; /* VNIC id (PF/VF) or outer VLAN tag */ 165 uint16_t vlan; /* VLAN tag */ 166 uint16_t ethtype; /* Ethernet type */ 167 uint8_t tos; /* TOS/Traffic Type */ 168 uint8_t proto; /* protocol type */ 169 uint32_t fcoe:1; /* FCoE packet */ 170 uint32_t iport:3; /* ingress port */ 171 uint32_t matchtype:3; /* MPS match type */ 172 uint32_t frag:1; /* fragmentation extension header */ 173 uint32_t macidx:9; /* exact match MAC index */ 174 uint32_t vlan_vld:1; /* VLAN valid */ 175 uint32_t ovlan_vld:1; /* outer VLAN tag valid, value in "vnic" */ 176 uint32_t pfvf_vld:1; /* VNIC id (PF/VF) valid, value in "vnic" */ 177 }; 178 179 struct t4_filter_specification { 180 uint32_t hitcnts:1; /* count filter hits in TCB */ 181 uint32_t prio:1; /* filter has priority over active/server */ 182 uint32_t type:1; /* 0 => IPv4, 1 => IPv6 */ 183 uint32_t action:2; /* drop, pass, switch */ 184 uint32_t rpttid:1; /* report TID in RSS hash field */ 185 uint32_t dirsteer:1; /* 0 => RSS, 1 => steer to iq */ 186 uint32_t iq:10; /* ingress queue */ 187 uint32_t maskhash:1; /* dirsteer=0: store RSS hash in TCB */ 188 uint32_t dirsteerhash:1;/* dirsteer=1: 0 => TCB contains RSS hash */ 189 /* 1 => TCB contains IQ ID */ 190 191 /* 192 * Switch proxy/rewrite fields. An ingress packet which matches a 193 * filter with "switch" set will be looped back out as an egress 194 * packet -- potentially with some Ethernet header rewriting. 195 */ 196 uint32_t eport:2; /* egress port to switch packet out */ 197 uint32_t newdmac:1; /* rewrite destination MAC address */ 198 uint32_t newsmac:1; /* rewrite source MAC address */ 199 uint32_t newvlan:2; /* rewrite VLAN Tag */ 200 uint8_t dmac[ETHER_ADDR_LEN]; /* new destination MAC address */ 201 uint8_t smac[ETHER_ADDR_LEN]; /* new source MAC address */ 202 uint16_t vlan; /* VLAN Tag to insert */ 203 204 /* 205 * Filter rule value/mask pairs. 206 */ 207 struct t4_filter_tuple val; 208 struct t4_filter_tuple mask; 209 }; 210 211 struct t4_filter { 212 uint32_t idx; 213 uint16_t l2tidx; 214 uint16_t smtidx; 215 uint64_t hits; 216 struct t4_filter_specification fs; 217 }; 218 219 /* Tx Scheduling Class parameters */ 220 struct t4_sched_class_params { 221 int8_t level; /* scheduler hierarchy level */ 222 int8_t mode; /* per-class or per-flow */ 223 int8_t rateunit; /* bit or packet rate */ 224 int8_t ratemode; /* %port relative or kbps absolute */ 225 int8_t channel; /* scheduler channel [0..N] */ 226 int8_t cl; /* scheduler class [0..N] */ 227 int32_t minrate; /* minimum rate */ 228 int32_t maxrate; /* maximum rate */ 229 int16_t weight; /* percent weight */ 230 int16_t pktsize; /* average packet size */ 231 }; 232 233 /* 234 * Support for "sched-class" command to allow a TX Scheduling Class to be 235 * programmed with various parameters. 236 */ 237 struct t4_sched_params { 238 int8_t subcmd; /* sub-command */ 239 int8_t type; /* packet or flow */ 240 union { 241 struct { /* sub-command SCHED_CLASS_CONFIG */ 242 int8_t minmax; /* minmax enable */ 243 } config; 244 struct t4_sched_class_params params; 245 uint8_t reserved[6 + 8 * 8]; 246 } u; 247 }; 248 249 enum { 250 SCHED_CLASS_SUBCMD_CONFIG, /* config sub-command */ 251 SCHED_CLASS_SUBCMD_PARAMS, /* params sub-command */ 252 }; 253 254 enum { 255 SCHED_CLASS_TYPE_PACKET, 256 }; 257 258 enum { 259 SCHED_CLASS_LEVEL_CL_RL, /* class rate limiter */ 260 SCHED_CLASS_LEVEL_CL_WRR, /* class weighted round robin */ 261 SCHED_CLASS_LEVEL_CH_RL, /* channel rate limiter */ 262 }; 263 264 enum { 265 SCHED_CLASS_MODE_CLASS, /* per-class scheduling */ 266 SCHED_CLASS_MODE_FLOW, /* per-flow scheduling */ 267 }; 268 269 enum { 270 SCHED_CLASS_RATEUNIT_BITS, /* bit rate scheduling */ 271 SCHED_CLASS_RATEUNIT_PKTS, /* packet rate scheduling */ 272 }; 273 274 enum { 275 SCHED_CLASS_RATEMODE_REL, /* percent of port bandwidth */ 276 SCHED_CLASS_RATEMODE_ABS, /* Kb/s */ 277 }; 278 279 /* 280 * Support for "sched_queue" command to allow one or more NIC TX Queues to be 281 * bound to a TX Scheduling Class. 282 */ 283 struct t4_sched_queue { 284 uint8_t port; 285 int8_t queue; /* queue index; -1 => all queues */ 286 int8_t cl; /* class index; -1 => unbind */ 287 }; 288 289 #define T4_SGE_CONTEXT_SIZE 24 290 enum { 291 SGE_CONTEXT_EGRESS, 292 SGE_CONTEXT_INGRESS, 293 SGE_CONTEXT_FLM, 294 SGE_CONTEXT_CNM 295 }; 296 297 struct t4_sge_context { 298 uint32_t mem_id; 299 uint32_t cid; 300 uint32_t data[T4_SGE_CONTEXT_SIZE / 4]; 301 }; 302 303 struct t4_mem_range { 304 uint32_t addr; 305 uint32_t len; 306 uint32_t *data; 307 }; 308 309 #define T4_TRACE_LEN 112 310 struct t4_trace_params { 311 uint32_t data[T4_TRACE_LEN / 4]; 312 uint32_t mask[T4_TRACE_LEN / 4]; 313 uint16_t snap_len; 314 uint16_t min_len; 315 uint8_t skip_ofst; 316 uint8_t skip_len; 317 uint8_t invert; 318 uint8_t port; 319 }; 320 321 struct t4_tracer { 322 uint8_t idx; 323 uint8_t enabled; 324 uint8_t valid; 325 struct t4_trace_params tp; 326 }; 327 328 #define CHELSIO_T4_GETREG _IOWR('f', T4_GETREG, struct t4_reg) 329 #define CHELSIO_T4_SETREG _IOW('f', T4_SETREG, struct t4_reg) 330 #define CHELSIO_T4_REGDUMP _IOWR('f', T4_REGDUMP, struct t4_regdump) 331 #define CHELSIO_T4_GET_FILTER_MODE _IOWR('f', T4_GET_FILTER_MODE, uint32_t) 332 #define CHELSIO_T4_SET_FILTER_MODE _IOW('f', T4_SET_FILTER_MODE, uint32_t) 333 #define CHELSIO_T4_GET_FILTER _IOWR('f', T4_GET_FILTER, struct t4_filter) 334 #define CHELSIO_T4_SET_FILTER _IOW('f', T4_SET_FILTER, struct t4_filter) 335 #define CHELSIO_T4_DEL_FILTER _IOW('f', T4_DEL_FILTER, struct t4_filter) 336 #define CHELSIO_T4_GET_SGE_CONTEXT _IOWR('f', T4_GET_SGE_CONTEXT, \ 337 struct t4_sge_context) 338 #define CHELSIO_T4_LOAD_FW _IOW('f', T4_LOAD_FW, struct t4_data) 339 #define CHELSIO_T4_GET_MEM _IOW('f', T4_GET_MEM, struct t4_mem_range) 340 #define CHELSIO_T4_GET_I2C _IOWR('f', T4_GET_I2C, struct t4_i2c_data) 341 #define CHELSIO_T4_CLEAR_STATS _IOW('f', T4_CLEAR_STATS, uint32_t) 342 #define CHELSIO_T4_SCHED_CLASS _IOW('f', T4_SET_SCHED_CLASS, \ 343 struct t4_sched_params) 344 #define CHELSIO_T4_SCHED_QUEUE _IOW('f', T4_SET_SCHED_QUEUE, \ 345 struct t4_sched_queue) 346 #define CHELSIO_T4_GET_TRACER _IOWR('f', T4_GET_TRACER, struct t4_tracer) 347 #define CHELSIO_T4_SET_TRACER _IOW('f', T4_SET_TRACER, struct t4_tracer) 348 #define CHELSIO_T4_LOAD_CFG _IOW('f', T4_LOAD_CFG, struct t4_data) 349 #endif 350