xref: /freebsd/sys/dev/cxgbe/t4_ioctl.h (revision 95ee2897e98f5d444f26ed2334cc7c439f9c16c6)
154e4ee71SNavdeep Parhar /*-
2*4d846d26SWarner Losh  * SPDX-License-Identifier: BSD-2-Clause
3718cf2ccSPedro F. Giffuni  *
454e4ee71SNavdeep Parhar  * Copyright (c) 2011 Chelsio Communications, Inc.
554e4ee71SNavdeep Parhar  * All rights reserved.
654e4ee71SNavdeep Parhar  * Written by: Navdeep Parhar <np@FreeBSD.org>
754e4ee71SNavdeep Parhar  *
854e4ee71SNavdeep Parhar  * Redistribution and use in source and binary forms, with or without
954e4ee71SNavdeep Parhar  * modification, are permitted provided that the following conditions
1054e4ee71SNavdeep Parhar  * are met:
1154e4ee71SNavdeep Parhar  * 1. Redistributions of source code must retain the above copyright
1254e4ee71SNavdeep Parhar  *    notice, this list of conditions and the following disclaimer.
1354e4ee71SNavdeep Parhar  * 2. Redistributions in binary form must reproduce the above copyright
1454e4ee71SNavdeep Parhar  *    notice, this list of conditions and the following disclaimer in the
1554e4ee71SNavdeep Parhar  *    documentation and/or other materials provided with the distribution.
1654e4ee71SNavdeep Parhar  *
1754e4ee71SNavdeep Parhar  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1854e4ee71SNavdeep Parhar  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1954e4ee71SNavdeep Parhar  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2054e4ee71SNavdeep Parhar  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
2154e4ee71SNavdeep Parhar  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2254e4ee71SNavdeep Parhar  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2354e4ee71SNavdeep Parhar  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2454e4ee71SNavdeep Parhar  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2554e4ee71SNavdeep Parhar  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2654e4ee71SNavdeep Parhar  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2754e4ee71SNavdeep Parhar  * SUCH DAMAGE.
2854e4ee71SNavdeep Parhar  *
2954e4ee71SNavdeep Parhar  */
3054e4ee71SNavdeep Parhar 
3154e4ee71SNavdeep Parhar #ifndef __T4_IOCTL_H__
3254e4ee71SNavdeep Parhar #define __T4_IOCTL_H__
3354e4ee71SNavdeep Parhar 
348820ce5fSNavdeep Parhar #include <sys/types.h>
358820ce5fSNavdeep Parhar #include <net/ethernet.h>
361131c927SNavdeep Parhar #include <net/bpf.h>
378820ce5fSNavdeep Parhar 
3854e4ee71SNavdeep Parhar /*
3954e4ee71SNavdeep Parhar  * Ioctl commands specific to this driver.
4054e4ee71SNavdeep Parhar  */
4154e4ee71SNavdeep Parhar enum {
42bd0d6201SNavdeep Parhar 	T4_GETREG = 0x40,		/* read register */
43bd0d6201SNavdeep Parhar 	T4_SETREG,			/* write register */
4454e4ee71SNavdeep Parhar 	T4_REGDUMP,			/* dump of all registers */
458820ce5fSNavdeep Parhar 	T4_GET_FILTER_MODE,		/* get global filter mode */
468820ce5fSNavdeep Parhar 	T4_SET_FILTER_MODE,		/* set global filter mode */
478820ce5fSNavdeep Parhar 	T4_GET_FILTER,			/* get information about a filter */
488820ce5fSNavdeep Parhar 	T4_SET_FILTER,			/* program a filter */
498820ce5fSNavdeep Parhar 	T4_DEL_FILTER,			/* delete a filter */
5059bc8ce0SNavdeep Parhar 	T4_GET_SGE_CONTEXT,		/* get SGE context for a queue */
51733b9277SNavdeep Parhar 	T4_LOAD_FW,			/* flash firmware */
52733b9277SNavdeep Parhar 	T4_GET_MEM,			/* read memory */
538d92e1dbSNavdeep Parhar 	T4_GET_I2C,			/* read from i2c addressible device */
54c2e35e3fSNavdeep Parhar 	T4_CLEAR_STATS,			/* clear a port's MAC statistics */
554ff45b8bSNavdeep Parhar 	T4_SET_OFLD_POLICY,		/* Set offload policy */
564ff45b8bSNavdeep Parhar 	T4_SET_SCHED_CLASS,             /* set sched class */
574ff45b8bSNavdeep Parhar 	T4_SET_SCHED_QUEUE,             /* set queue class */
58caf20efcSNavdeep Parhar 	T4_GET_TRACER,			/* get information about a tracer */
59caf20efcSNavdeep Parhar 	T4_SET_TRACER,			/* program a tracer */
6035b5ef91SNavdeep Parhar 	T4_LOAD_CFG,			/* copy a config file to card's flash */
611e5f9430SNavdeep Parhar 	T4_LOAD_BOOT,			/* flash boot rom */
621e5f9430SNavdeep Parhar 	T4_LOAD_BOOTCFG,		/* flash bootcfg */
63f856f099SNavdeep Parhar 	T4_CUDBG_DUMP,			/* debug dump of chip state */
64c91dda5aSNavdeep Parhar 	T4_SET_FILTER_MASK,		/* set filter mask (hashfilter mode) */
6524b98f28SNavdeep Parhar 	T4_HOLD_CLIP_ADDR,		/* add ref on an IP in the CLIP */
6624b98f28SNavdeep Parhar 	T4_RELEASE_CLIP_ADDR,		/* remove ref from an IP in the CLIP */
6754e4ee71SNavdeep Parhar };
6854e4ee71SNavdeep Parhar 
69bd0d6201SNavdeep Parhar struct t4_reg {
7054e4ee71SNavdeep Parhar 	uint32_t addr;
71bd0d6201SNavdeep Parhar 	uint32_t size;
72bd0d6201SNavdeep Parhar 	uint64_t val;
7354e4ee71SNavdeep Parhar };
7454e4ee71SNavdeep Parhar 
7554e4ee71SNavdeep Parhar #define T4_REGDUMP_SIZE  (160 * 1024)
76d14b0ac1SNavdeep Parhar #define T5_REGDUMP_SIZE  (332 * 1024)
7754e4ee71SNavdeep Parhar struct t4_regdump {
7854e4ee71SNavdeep Parhar 	uint32_t version;
7954e4ee71SNavdeep Parhar 	uint32_t len; /* bytes */
80bd0d6201SNavdeep Parhar 	uint32_t *data;
8154e4ee71SNavdeep Parhar };
8254e4ee71SNavdeep Parhar 
83733b9277SNavdeep Parhar struct t4_data {
84733b9277SNavdeep Parhar 	uint32_t len;
85733b9277SNavdeep Parhar 	uint8_t *data;
86733b9277SNavdeep Parhar };
87733b9277SNavdeep Parhar 
881e5f9430SNavdeep Parhar struct t4_bootrom {
891e5f9430SNavdeep Parhar 	uint32_t pf_offset;
901e5f9430SNavdeep Parhar 	uint32_t pfidx_addr;
911e5f9430SNavdeep Parhar 	uint32_t len;
921e5f9430SNavdeep Parhar 	uint8_t *data;
931e5f9430SNavdeep Parhar };
941e5f9430SNavdeep Parhar 
958d92e1dbSNavdeep Parhar struct t4_i2c_data {
968d92e1dbSNavdeep Parhar 	uint8_t port_id;
978d92e1dbSNavdeep Parhar 	uint8_t dev_addr;
988d92e1dbSNavdeep Parhar 	uint8_t offset;
998d92e1dbSNavdeep Parhar 	uint8_t len;
1008d92e1dbSNavdeep Parhar 	uint8_t data[8];
1018d92e1dbSNavdeep Parhar };
1028d92e1dbSNavdeep Parhar 
1038820ce5fSNavdeep Parhar /*
1048820ce5fSNavdeep Parhar  * A hardware filter is some valid combination of these.
1058820ce5fSNavdeep Parhar  */
1068820ce5fSNavdeep Parhar #define T4_FILTER_IPv4		0x1	/* IPv4 packet */
1078820ce5fSNavdeep Parhar #define T4_FILTER_IPv6		0x2	/* IPv6 packet */
1088820ce5fSNavdeep Parhar #define T4_FILTER_IP_SADDR	0x4	/* Source IP address or network */
1098820ce5fSNavdeep Parhar #define T4_FILTER_IP_DADDR	0x8	/* Destination IP address or network */
1108820ce5fSNavdeep Parhar #define T4_FILTER_IP_SPORT	0x10	/* Source IP port */
1118820ce5fSNavdeep Parhar #define T4_FILTER_IP_DPORT	0x20	/* Destination IP port */
1128820ce5fSNavdeep Parhar #define T4_FILTER_FCoE		0x40	/* Fibre Channel over Ethernet packet */
1138820ce5fSNavdeep Parhar #define T4_FILTER_PORT		0x80	/* Physical ingress port */
1147ac8040aSNavdeep Parhar #define T4_FILTER_VNIC		0x100	/* See the IC_* bits towards the end */
115733b9277SNavdeep Parhar #define T4_FILTER_VLAN		0x200	/* VLAN ID */
1168820ce5fSNavdeep Parhar #define T4_FILTER_IP_TOS	0x400	/* IPv4 TOS/IPv6 Traffic Class */
1178820ce5fSNavdeep Parhar #define T4_FILTER_IP_PROTO	0x800	/* IP protocol */
1188820ce5fSNavdeep Parhar #define T4_FILTER_ETH_TYPE	0x1000	/* Ethernet Type */
1198820ce5fSNavdeep Parhar #define T4_FILTER_MAC_IDX	0x2000	/* MPS MAC address match index */
1208820ce5fSNavdeep Parhar #define T4_FILTER_MPS_HIT_TYPE	0x4000	/* MPS match type */
1218820ce5fSNavdeep Parhar #define T4_FILTER_IP_FRAGMENT	0x8000	/* IP fragment */
1227ac8040aSNavdeep Parhar /*
1237ac8040aSNavdeep Parhar  * T4_FILTER_VNIC's real meaning depends on the ingress config.
1247ac8040aSNavdeep Parhar  */
1257ac8040aSNavdeep Parhar #define T4_FILTER_IC_OVLAN	0		/* outer VLAN */
1267ac8040aSNavdeep Parhar #define T4_FILTER_IC_VNIC	0x80000000	/* VNIC id (PF/VF) */
1277ac8040aSNavdeep Parhar #define T4_FILTER_IC_ENCAP	0x40000000
128700cfba7SNavdeep Parhar 
1298820ce5fSNavdeep Parhar /* Filter action */
1308820ce5fSNavdeep Parhar enum {
1318820ce5fSNavdeep Parhar 	FILTER_PASS = 0,	/* default */
1328820ce5fSNavdeep Parhar 	FILTER_DROP,
1338820ce5fSNavdeep Parhar 	FILTER_SWITCH
1348820ce5fSNavdeep Parhar };
1358820ce5fSNavdeep Parhar 
1368820ce5fSNavdeep Parhar /* 802.1q manipulation on FILTER_SWITCH */
1378820ce5fSNavdeep Parhar enum {
1388820ce5fSNavdeep Parhar 	VLAN_NOCHANGE = 0,	/* default */
1398820ce5fSNavdeep Parhar 	VLAN_REMOVE,
1408820ce5fSNavdeep Parhar 	VLAN_INSERT,
1418820ce5fSNavdeep Parhar 	VLAN_REWRITE
1428820ce5fSNavdeep Parhar };
1438820ce5fSNavdeep Parhar 
1448820ce5fSNavdeep Parhar /* MPS match type */
1458820ce5fSNavdeep Parhar enum {
1468820ce5fSNavdeep Parhar 	UCAST_EXACT = 0,       /* exact unicast match */
1478820ce5fSNavdeep Parhar 	UCAST_HASH  = 1,       /* inexact (hashed) unicast match */
1488820ce5fSNavdeep Parhar 	MCAST_EXACT = 2,       /* exact multicast match */
1498820ce5fSNavdeep Parhar 	MCAST_HASH  = 3,       /* inexact (hashed) multicast match */
1508820ce5fSNavdeep Parhar 	PROMISC     = 4,       /* no match but port is promiscuous */
1518820ce5fSNavdeep Parhar 	HYPPROMISC  = 5,       /* port is hypervisor-promisuous + not bcast */
1528820ce5fSNavdeep Parhar 	BCAST       = 6,       /* broadcast packet */
1538820ce5fSNavdeep Parhar };
1548820ce5fSNavdeep Parhar 
1558820ce5fSNavdeep Parhar /* Rx steering */
1568820ce5fSNavdeep Parhar enum {
1578820ce5fSNavdeep Parhar 	DST_MODE_QUEUE,        /* queue is directly specified by filter */
1588820ce5fSNavdeep Parhar 	DST_MODE_RSS_QUEUE,    /* filter specifies RSS entry containing queue */
1598820ce5fSNavdeep Parhar 	DST_MODE_RSS,          /* queue selected by default RSS hash lookup */
1608820ce5fSNavdeep Parhar 	DST_MODE_FILT_RSS      /* queue selected by hashing in filter-specified
1618820ce5fSNavdeep Parhar 				  RSS subtable */
1628820ce5fSNavdeep Parhar };
1638820ce5fSNavdeep Parhar 
164f348cdadSNavdeep Parhar enum {
165f348cdadSNavdeep Parhar 	NAT_MODE_NONE = 0,	/* No NAT performed */
166f348cdadSNavdeep Parhar 	NAT_MODE_DIP,		/* NAT on Dst IP */
167f348cdadSNavdeep Parhar 	NAT_MODE_DIP_DP,	/* NAT on Dst IP, Dst Port */
168f348cdadSNavdeep Parhar 	NAT_MODE_DIP_DP_SIP,	/* NAT on Dst IP, Dst Port and Src IP */
169f348cdadSNavdeep Parhar 	NAT_MODE_DIP_DP_SP,	/* NAT on Dst IP, Dst Port and Src Port */
170f348cdadSNavdeep Parhar 	NAT_MODE_SIP_SP,	/* NAT on Src IP and Src Port */
171f348cdadSNavdeep Parhar 	NAT_MODE_DIP_SIP_SP,	/* NAT on Dst IP, Src IP and Src Port */
172f348cdadSNavdeep Parhar 	NAT_MODE_ALL		/* NAT on entire 4-tuple */
173f348cdadSNavdeep Parhar };
174f348cdadSNavdeep Parhar 
1758820ce5fSNavdeep Parhar struct t4_filter_tuple {
1768820ce5fSNavdeep Parhar 	/*
1778820ce5fSNavdeep Parhar 	 * These are always available.
1788820ce5fSNavdeep Parhar 	 */
1798820ce5fSNavdeep Parhar 	uint8_t sip[16];	/* source IP address (IPv4 in [3:0]) */
180f348cdadSNavdeep Parhar 	uint8_t dip[16];	/* destination IP address (IPv4 in [3:0]) */
1818820ce5fSNavdeep Parhar 	uint16_t sport;		/* source port */
1828820ce5fSNavdeep Parhar 	uint16_t dport;		/* destination port */
1838820ce5fSNavdeep Parhar 
1848820ce5fSNavdeep Parhar 	/*
1858820ce5fSNavdeep Parhar 	 * A combination of these (up to 36 bits) is available.  TP_VLAN_PRI_MAP
1868820ce5fSNavdeep Parhar 	 * is used to select the global mode and all filters are limited to the
1878820ce5fSNavdeep Parhar 	 * set of fields allowed by the global mode.
1888820ce5fSNavdeep Parhar 	 */
189700cfba7SNavdeep Parhar 	uint16_t vnic;		/* VNIC id (PF/VF) or outer VLAN tag */
190733b9277SNavdeep Parhar 	uint16_t vlan;		/* VLAN tag */
1918820ce5fSNavdeep Parhar 	uint16_t ethtype;	/* Ethernet type */
1928820ce5fSNavdeep Parhar 	uint8_t  tos;		/* TOS/Traffic Type */
1938820ce5fSNavdeep Parhar 	uint8_t  proto;		/* protocol type */
1948820ce5fSNavdeep Parhar 	uint32_t fcoe:1;	/* FCoE packet */
1958820ce5fSNavdeep Parhar 	uint32_t iport:3;	/* ingress port */
1968820ce5fSNavdeep Parhar 	uint32_t matchtype:3;	/* MPS match type */
1978820ce5fSNavdeep Parhar 	uint32_t frag:1;	/* fragmentation extension header */
1988820ce5fSNavdeep Parhar 	uint32_t macidx:9;	/* exact match MAC index */
199733b9277SNavdeep Parhar 	uint32_t vlan_vld:1;	/* VLAN valid */
200700cfba7SNavdeep Parhar 	uint32_t ovlan_vld:1;	/* outer VLAN tag valid, value in "vnic" */
201700cfba7SNavdeep Parhar 	uint32_t pfvf_vld:1;	/* VNIC id (PF/VF) valid, value in "vnic" */
2028820ce5fSNavdeep Parhar };
2038820ce5fSNavdeep Parhar 
2048820ce5fSNavdeep Parhar struct t4_filter_specification {
2058820ce5fSNavdeep Parhar 	uint32_t hitcnts:1;	/* count filter hits in TCB */
2068820ce5fSNavdeep Parhar 	uint32_t prio:1;	/* filter has priority over active/server */
2078820ce5fSNavdeep Parhar 	uint32_t type:1;	/* 0 => IPv4, 1 => IPv6 */
20889f651e7SNavdeep Parhar 	uint32_t hash:1;	/* 0 => LE TCAM, 1 => Hash */
2098820ce5fSNavdeep Parhar 	uint32_t action:2;	/* drop, pass, switch */
2108820ce5fSNavdeep Parhar 	uint32_t rpttid:1;	/* report TID in RSS hash field */
2118820ce5fSNavdeep Parhar 	uint32_t dirsteer:1;	/* 0 => RSS, 1 => steer to iq */
2128820ce5fSNavdeep Parhar 	uint32_t iq:10;		/* ingress queue */
213d54dafc6SNavdeep Parhar 	uint32_t maskhash:1;	/* dirsteer=0: steer to an RSS sub-region */
2148820ce5fSNavdeep Parhar 	uint32_t dirsteerhash:1;/* dirsteer=1: 0 => TCB contains RSS hash */
2158820ce5fSNavdeep Parhar 				/*             1 => TCB contains IQ ID */
2168820ce5fSNavdeep Parhar 
2178820ce5fSNavdeep Parhar 	/*
2188820ce5fSNavdeep Parhar 	 * Switch proxy/rewrite fields.  An ingress packet which matches a
2198820ce5fSNavdeep Parhar 	 * filter with "switch" set will be looped back out as an egress
2208820ce5fSNavdeep Parhar 	 * packet -- potentially with some Ethernet header rewriting.
2218820ce5fSNavdeep Parhar 	 */
2228820ce5fSNavdeep Parhar 	uint32_t eport:2;	/* egress port to switch packet out */
2238820ce5fSNavdeep Parhar 	uint32_t newdmac:1;	/* rewrite destination MAC address */
2248820ce5fSNavdeep Parhar 	uint32_t newsmac:1;	/* rewrite source MAC address */
225f348cdadSNavdeep Parhar 	uint32_t swapmac:1;	/* swap SMAC/DMAC for loopback packet */
2268820ce5fSNavdeep Parhar 	uint32_t newvlan:2;	/* rewrite VLAN Tag */
227f348cdadSNavdeep Parhar 	uint32_t nat_mode:3;	/* NAT operation mode */
228f348cdadSNavdeep Parhar 	uint32_t nat_flag_chk:1;/* check TCP flags before NAT'ing */
229f348cdadSNavdeep Parhar 	uint32_t nat_seq_chk;	/* sequence value to use for NAT check*/
2308820ce5fSNavdeep Parhar 	uint8_t dmac[ETHER_ADDR_LEN];	/* new destination MAC address */
2318820ce5fSNavdeep Parhar 	uint8_t smac[ETHER_ADDR_LEN];	/* new source MAC address */
2328820ce5fSNavdeep Parhar 	uint16_t vlan;		/* VLAN Tag to insert */
2338820ce5fSNavdeep Parhar 
234f348cdadSNavdeep Parhar 	uint8_t nat_dip[16];	/* destination IP to use after NAT'ing */
235f348cdadSNavdeep Parhar 	uint8_t nat_sip[16];	/* source IP to use after NAT'ing */
236f348cdadSNavdeep Parhar 	uint16_t nat_dport;	/* destination port to use after NAT'ing */
237f348cdadSNavdeep Parhar 	uint16_t nat_sport;	/* source port to use after NAT'ing */
238f348cdadSNavdeep Parhar 
2398820ce5fSNavdeep Parhar 	/*
2408820ce5fSNavdeep Parhar 	 * Filter rule value/mask pairs.
2418820ce5fSNavdeep Parhar 	 */
2428820ce5fSNavdeep Parhar 	struct t4_filter_tuple val;
2438820ce5fSNavdeep Parhar 	struct t4_filter_tuple mask;
2448820ce5fSNavdeep Parhar };
2458820ce5fSNavdeep Parhar 
2468820ce5fSNavdeep Parhar struct t4_filter {
2478820ce5fSNavdeep Parhar 	uint32_t idx;
2484dba21f1SNavdeep Parhar 	uint16_t l2tidx;
2494dba21f1SNavdeep Parhar 	uint16_t smtidx;
2508820ce5fSNavdeep Parhar 	uint64_t hits;
2518820ce5fSNavdeep Parhar 	struct t4_filter_specification fs;
2528820ce5fSNavdeep Parhar };
2538820ce5fSNavdeep Parhar 
254db80d073SNavdeep Parhar /* Tx Scheduling Class parameters */
255db80d073SNavdeep Parhar struct t4_sched_class_params {
256db80d073SNavdeep Parhar 	int8_t   level;		/* scheduler hierarchy level */
257db80d073SNavdeep Parhar 	int8_t   mode;		/* per-class or per-flow */
258db80d073SNavdeep Parhar 	int8_t   rateunit;	/* bit or packet rate */
259db80d073SNavdeep Parhar 	int8_t   ratemode;	/* %port relative or kbps absolute */
260db80d073SNavdeep Parhar 	int8_t   channel;	/* scheduler channel [0..N] */
261db80d073SNavdeep Parhar 	int8_t   cl;		/* scheduler class [0..N] */
262db80d073SNavdeep Parhar 	int32_t  minrate;	/* minimum rate */
263db80d073SNavdeep Parhar 	int32_t  maxrate;	/* maximum rate */
264db80d073SNavdeep Parhar 	int16_t  weight;	/* percent weight */
265db80d073SNavdeep Parhar 	int16_t  pktsize;	/* average packet size */
266db80d073SNavdeep Parhar };
267db80d073SNavdeep Parhar 
26805337b80SNavdeep Parhar /*
26905337b80SNavdeep Parhar  * Support for "sched-class" command to allow a TX Scheduling Class to be
27005337b80SNavdeep Parhar  * programmed with various parameters.
27105337b80SNavdeep Parhar  */
27205337b80SNavdeep Parhar struct t4_sched_params {
27305337b80SNavdeep Parhar 	int8_t   subcmd;		/* sub-command */
27405337b80SNavdeep Parhar 	int8_t   type;			/* packet or flow */
27505337b80SNavdeep Parhar 	union {
27605337b80SNavdeep Parhar 		struct {		/* sub-command SCHED_CLASS_CONFIG */
27705337b80SNavdeep Parhar 			int8_t   minmax;	/* minmax enable */
27805337b80SNavdeep Parhar 		} config;
279db80d073SNavdeep Parhar 		struct t4_sched_class_params params;
28005337b80SNavdeep Parhar 		uint8_t     reserved[6 + 8 * 8];
28105337b80SNavdeep Parhar 	} u;
28205337b80SNavdeep Parhar };
28305337b80SNavdeep Parhar 
28405337b80SNavdeep Parhar enum {
28505337b80SNavdeep Parhar 	SCHED_CLASS_SUBCMD_CONFIG,	/* config sub-command */
28605337b80SNavdeep Parhar 	SCHED_CLASS_SUBCMD_PARAMS,	/* params sub-command */
28705337b80SNavdeep Parhar };
28805337b80SNavdeep Parhar 
28905337b80SNavdeep Parhar enum {
29005337b80SNavdeep Parhar 	SCHED_CLASS_TYPE_PACKET,
29105337b80SNavdeep Parhar };
29205337b80SNavdeep Parhar 
29305337b80SNavdeep Parhar enum {
29405337b80SNavdeep Parhar 	SCHED_CLASS_LEVEL_CL_RL,	/* class rate limiter */
29505337b80SNavdeep Parhar 	SCHED_CLASS_LEVEL_CL_WRR,	/* class weighted round robin */
29605337b80SNavdeep Parhar 	SCHED_CLASS_LEVEL_CH_RL,	/* channel rate limiter */
29705337b80SNavdeep Parhar };
29805337b80SNavdeep Parhar 
29905337b80SNavdeep Parhar enum {
30005337b80SNavdeep Parhar 	SCHED_CLASS_MODE_CLASS,		/* per-class scheduling */
30105337b80SNavdeep Parhar 	SCHED_CLASS_MODE_FLOW,		/* per-flow scheduling */
30205337b80SNavdeep Parhar };
30305337b80SNavdeep Parhar 
30405337b80SNavdeep Parhar enum {
30505337b80SNavdeep Parhar 	SCHED_CLASS_RATEUNIT_BITS,	/* bit rate scheduling */
30605337b80SNavdeep Parhar 	SCHED_CLASS_RATEUNIT_PKTS,	/* packet rate scheduling */
30705337b80SNavdeep Parhar };
30805337b80SNavdeep Parhar 
30905337b80SNavdeep Parhar enum {
31005337b80SNavdeep Parhar 	SCHED_CLASS_RATEMODE_REL,	/* percent of port bandwidth */
31105337b80SNavdeep Parhar 	SCHED_CLASS_RATEMODE_ABS,	/* Kb/s */
31205337b80SNavdeep Parhar };
31305337b80SNavdeep Parhar 
31405337b80SNavdeep Parhar /*
31505337b80SNavdeep Parhar  * Support for "sched_queue" command to allow one or more NIC TX Queues to be
31605337b80SNavdeep Parhar  * bound to a TX Scheduling Class.
31705337b80SNavdeep Parhar  */
31805337b80SNavdeep Parhar struct t4_sched_queue {
31905337b80SNavdeep Parhar 	uint8_t  port;
32005337b80SNavdeep Parhar 	int8_t   queue;	/* queue index; -1 => all queues */
32105337b80SNavdeep Parhar 	int8_t   cl;	/* class index; -1 => unbind */
32205337b80SNavdeep Parhar };
32305337b80SNavdeep Parhar 
32459bc8ce0SNavdeep Parhar #define T4_SGE_CONTEXT_SIZE 24
32559bc8ce0SNavdeep Parhar enum {
32659bc8ce0SNavdeep Parhar 	SGE_CONTEXT_EGRESS,
32759bc8ce0SNavdeep Parhar 	SGE_CONTEXT_INGRESS,
32859bc8ce0SNavdeep Parhar 	SGE_CONTEXT_FLM,
32959bc8ce0SNavdeep Parhar 	SGE_CONTEXT_CNM
33059bc8ce0SNavdeep Parhar };
33159bc8ce0SNavdeep Parhar 
33259bc8ce0SNavdeep Parhar struct t4_sge_context {
33359bc8ce0SNavdeep Parhar 	uint32_t mem_id;
33459bc8ce0SNavdeep Parhar 	uint32_t cid;
33559bc8ce0SNavdeep Parhar 	uint32_t data[T4_SGE_CONTEXT_SIZE / 4];
33659bc8ce0SNavdeep Parhar };
33759bc8ce0SNavdeep Parhar 
338733b9277SNavdeep Parhar struct t4_mem_range {
339733b9277SNavdeep Parhar 	uint32_t addr;
340733b9277SNavdeep Parhar 	uint32_t len;
341733b9277SNavdeep Parhar 	uint32_t *data;
342733b9277SNavdeep Parhar };
343733b9277SNavdeep Parhar 
344caf20efcSNavdeep Parhar #define T4_TRACE_LEN 112
345caf20efcSNavdeep Parhar struct t4_trace_params {
346caf20efcSNavdeep Parhar 	uint32_t data[T4_TRACE_LEN / 4];
347caf20efcSNavdeep Parhar 	uint32_t mask[T4_TRACE_LEN / 4];
348caf20efcSNavdeep Parhar 	uint16_t snap_len;
349caf20efcSNavdeep Parhar 	uint16_t min_len;
350caf20efcSNavdeep Parhar 	uint8_t skip_ofst;
351caf20efcSNavdeep Parhar 	uint8_t skip_len;
352caf20efcSNavdeep Parhar 	uint8_t invert;
353caf20efcSNavdeep Parhar 	uint8_t port;
354caf20efcSNavdeep Parhar };
355caf20efcSNavdeep Parhar 
356caf20efcSNavdeep Parhar struct t4_tracer {
357caf20efcSNavdeep Parhar 	uint8_t idx;
358caf20efcSNavdeep Parhar 	uint8_t enabled;
359caf20efcSNavdeep Parhar 	uint8_t valid;
360caf20efcSNavdeep Parhar 	struct t4_trace_params tp;
361caf20efcSNavdeep Parhar };
362caf20efcSNavdeep Parhar 
363f856f099SNavdeep Parhar struct t4_cudbg_dump {
364f856f099SNavdeep Parhar 	uint8_t wr_flash;
365f856f099SNavdeep Parhar 	uint8_t	bitmap[16];
366f856f099SNavdeep Parhar 	uint32_t len;
367f856f099SNavdeep Parhar 	uint8_t *data;
368f856f099SNavdeep Parhar };
369f856f099SNavdeep Parhar 
3701131c927SNavdeep Parhar enum {
3711131c927SNavdeep Parhar 	OPEN_TYPE_LISTEN = 'L',
3721131c927SNavdeep Parhar 	OPEN_TYPE_ACTIVE = 'A',
3731131c927SNavdeep Parhar 	OPEN_TYPE_PASSIVE = 'P',
3741131c927SNavdeep Parhar 	OPEN_TYPE_DONTCARE = 'D',
3751131c927SNavdeep Parhar };
3761131c927SNavdeep Parhar 
377db28d4a0SNavdeep Parhar enum {
378db28d4a0SNavdeep Parhar 	QUEUE_RANDOM = -1,
379db28d4a0SNavdeep Parhar 	QUEUE_ROUNDROBIN = -2,
380db28d4a0SNavdeep Parhar };
381db28d4a0SNavdeep Parhar 
3821131c927SNavdeep Parhar struct offload_settings {
3831131c927SNavdeep Parhar 	int8_t offload;
3841131c927SNavdeep Parhar 	int8_t rx_coalesce;
3851131c927SNavdeep Parhar 	int8_t cong_algo;
3861131c927SNavdeep Parhar 	int8_t sched_class;
3871131c927SNavdeep Parhar 	int8_t tstamp;
3881131c927SNavdeep Parhar 	int8_t sack;
3891131c927SNavdeep Parhar 	int8_t nagle;
3901131c927SNavdeep Parhar 	int8_t ecn;
3911131c927SNavdeep Parhar 	int8_t ddp;
3921131c927SNavdeep Parhar 	int8_t tls;
3931131c927SNavdeep Parhar 	int16_t txq;
3941131c927SNavdeep Parhar 	int16_t rxq;
3951131c927SNavdeep Parhar 	int16_t mss;
3961131c927SNavdeep Parhar };
3971131c927SNavdeep Parhar 
3981131c927SNavdeep Parhar struct offload_rule {
3991131c927SNavdeep Parhar 	char open_type;
4001131c927SNavdeep Parhar 	struct offload_settings settings;
4011131c927SNavdeep Parhar 	struct bpf_program bpf_prog;	/* compiled program/filter */
4021131c927SNavdeep Parhar };
4031131c927SNavdeep Parhar 
4041131c927SNavdeep Parhar /*
4051131c927SNavdeep Parhar  * An offload policy consists of a set of rules matched in sequence.  The
4061131c927SNavdeep Parhar  * settings of the first rule that matches are applied to that connection.
4071131c927SNavdeep Parhar  */
4081131c927SNavdeep Parhar struct t4_offload_policy {
4091131c927SNavdeep Parhar 	uint32_t nrules;
4101131c927SNavdeep Parhar 	struct offload_rule *rule;
4111131c927SNavdeep Parhar };
4121131c927SNavdeep Parhar 
41324b98f28SNavdeep Parhar /* Address/mask entry in the CLIP.  FW_CLIP2_CMD is aware of the mask. */
41424b98f28SNavdeep Parhar struct t4_clip_addr {
41524b98f28SNavdeep Parhar 	uint8_t addr[16];
41624b98f28SNavdeep Parhar 	uint8_t mask[16];
41724b98f28SNavdeep Parhar };
41824b98f28SNavdeep Parhar 
419bd0d6201SNavdeep Parhar #define CHELSIO_T4_GETREG	_IOWR('f', T4_GETREG, struct t4_reg)
420bd0d6201SNavdeep Parhar #define CHELSIO_T4_SETREG	_IOW('f', T4_SETREG, struct t4_reg)
42154e4ee71SNavdeep Parhar #define CHELSIO_T4_REGDUMP	_IOWR('f', T4_REGDUMP, struct t4_regdump)
4228820ce5fSNavdeep Parhar #define CHELSIO_T4_GET_FILTER_MODE _IOWR('f', T4_GET_FILTER_MODE, uint32_t)
4238820ce5fSNavdeep Parhar #define CHELSIO_T4_SET_FILTER_MODE _IOW('f', T4_SET_FILTER_MODE, uint32_t)
4248820ce5fSNavdeep Parhar #define CHELSIO_T4_GET_FILTER	_IOWR('f', T4_GET_FILTER, struct t4_filter)
42589f651e7SNavdeep Parhar #define CHELSIO_T4_SET_FILTER	_IOWR('f', T4_SET_FILTER, struct t4_filter)
4268820ce5fSNavdeep Parhar #define CHELSIO_T4_DEL_FILTER	_IOW('f', T4_DEL_FILTER, struct t4_filter)
42759bc8ce0SNavdeep Parhar #define CHELSIO_T4_GET_SGE_CONTEXT _IOWR('f', T4_GET_SGE_CONTEXT, \
42859bc8ce0SNavdeep Parhar     struct t4_sge_context)
429733b9277SNavdeep Parhar #define CHELSIO_T4_LOAD_FW	_IOW('f', T4_LOAD_FW, struct t4_data)
430733b9277SNavdeep Parhar #define CHELSIO_T4_GET_MEM	_IOW('f', T4_GET_MEM, struct t4_mem_range)
4318d92e1dbSNavdeep Parhar #define CHELSIO_T4_GET_I2C	_IOWR('f', T4_GET_I2C, struct t4_i2c_data)
432c2e35e3fSNavdeep Parhar #define CHELSIO_T4_CLEAR_STATS	_IOW('f', T4_CLEAR_STATS, uint32_t)
43305337b80SNavdeep Parhar #define CHELSIO_T4_SCHED_CLASS  _IOW('f', T4_SET_SCHED_CLASS, \
43405337b80SNavdeep Parhar     struct t4_sched_params)
43505337b80SNavdeep Parhar #define CHELSIO_T4_SCHED_QUEUE  _IOW('f', T4_SET_SCHED_QUEUE, \
43605337b80SNavdeep Parhar     struct t4_sched_queue)
437caf20efcSNavdeep Parhar #define CHELSIO_T4_GET_TRACER	_IOWR('f', T4_GET_TRACER, struct t4_tracer)
438caf20efcSNavdeep Parhar #define CHELSIO_T4_SET_TRACER	_IOW('f', T4_SET_TRACER, struct t4_tracer)
43935b5ef91SNavdeep Parhar #define CHELSIO_T4_LOAD_CFG	_IOW('f', T4_LOAD_CFG, struct t4_data)
4401e5f9430SNavdeep Parhar #define CHELSIO_T4_LOAD_BOOT	_IOW('f', T4_LOAD_BOOT, struct t4_bootrom)
4411e5f9430SNavdeep Parhar #define CHELSIO_T4_LOAD_BOOTCFG	_IOW('f', T4_LOAD_BOOTCFG, struct t4_data)
442f856f099SNavdeep Parhar #define CHELSIO_T4_CUDBG_DUMP	_IOWR('f', T4_CUDBG_DUMP, struct t4_cudbg_dump)
4431131c927SNavdeep Parhar #define CHELSIO_T4_SET_OFLD_POLICY _IOW('f', T4_SET_OFLD_POLICY, struct t4_offload_policy)
444c91dda5aSNavdeep Parhar #define CHELSIO_T4_SET_FILTER_MASK _IOW('f', T4_SET_FILTER_MASK, uint32_t)
44524b98f28SNavdeep Parhar #define CHELSIO_T4_HOLD_CLIP_ADDR _IOW('f', T4_HOLD_CLIP_ADDR, struct t4_clip_addr)
44624b98f28SNavdeep Parhar #define CHELSIO_T4_RELEASE_CLIP_ADDR _IOW('f', T4_RELEASE_CLIP_ADDR, struct t4_clip_addr)
44754e4ee71SNavdeep Parhar #endif
448