xref: /freebsd/sys/dev/cxgbe/iw_cxgbe/iw_cxgbe.h (revision 8254a276ad893ae2a1b35fcbbad255f06e29b8c6)
1718cf2ccSPedro F. Giffuni /*-
24d846d26SWarner Losh  * SPDX-License-Identifier: BSD-2-Clause
3718cf2ccSPedro F. Giffuni  *
4097f289fSNavdeep Parhar  * Copyright (c) 2009-2013, 2016 Chelsio, Inc. All rights reserved.
5fb93f5c4SNavdeep Parhar  *
6fb93f5c4SNavdeep Parhar  * This software is available to you under a choice of one of two
7fb93f5c4SNavdeep Parhar  * licenses.  You may choose to be licensed under the terms of the GNU
8fb93f5c4SNavdeep Parhar  * General Public License (GPL) Version 2, available from the file
9fb93f5c4SNavdeep Parhar  * COPYING in the main directory of this source tree, or the
10fb93f5c4SNavdeep Parhar  * OpenIB.org BSD license below:
11fb93f5c4SNavdeep Parhar  *
12fb93f5c4SNavdeep Parhar  *     Redistribution and use in source and binary forms, with or
13fb93f5c4SNavdeep Parhar  *     without modification, are permitted provided that the following
14fb93f5c4SNavdeep Parhar  *     conditions are met:
15fb93f5c4SNavdeep Parhar  *
16fb93f5c4SNavdeep Parhar  *      - Redistributions of source code must retain the above
17fb93f5c4SNavdeep Parhar  *	  copyright notice, this list of conditions and the following
18fb93f5c4SNavdeep Parhar  *	  disclaimer.
19fb93f5c4SNavdeep Parhar  *      - Redistributions in binary form must reproduce the above
20fb93f5c4SNavdeep Parhar  *	  copyright notice, this list of conditions and the following
21fb93f5c4SNavdeep Parhar  *	  disclaimer in the documentation and/or other materials
22fb93f5c4SNavdeep Parhar  *	  provided with the distribution.
23fb93f5c4SNavdeep Parhar  *
24fb93f5c4SNavdeep Parhar  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25fb93f5c4SNavdeep Parhar  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26fb93f5c4SNavdeep Parhar  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27fb93f5c4SNavdeep Parhar  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28fb93f5c4SNavdeep Parhar  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29fb93f5c4SNavdeep Parhar  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30fb93f5c4SNavdeep Parhar  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31fb93f5c4SNavdeep Parhar  * SOFTWARE.
32fb93f5c4SNavdeep Parhar  */
33fb93f5c4SNavdeep Parhar #ifndef __IW_CXGB4_H__
34fb93f5c4SNavdeep Parhar #define __IW_CXGB4_H__
35fb93f5c4SNavdeep Parhar 
36fb93f5c4SNavdeep Parhar #include <linux/list.h>
37fb93f5c4SNavdeep Parhar #include <linux/spinlock.h>
38fb93f5c4SNavdeep Parhar #include <linux/idr.h>
39fb93f5c4SNavdeep Parhar #include <linux/completion.h>
40fb93f5c4SNavdeep Parhar #include <linux/sched.h>
41fb93f5c4SNavdeep Parhar #include <linux/pci.h>
42fb93f5c4SNavdeep Parhar #include <linux/dma-mapping.h>
43fb93f5c4SNavdeep Parhar #include <linux/wait.h>
44fb93f5c4SNavdeep Parhar #include <linux/kref.h>
45fb93f5c4SNavdeep Parhar #include <linux/timer.h>
46fb93f5c4SNavdeep Parhar #include <linux/io.h>
4769b913d6SNavdeep Parhar #include <sys/vmem.h>
48fb93f5c4SNavdeep Parhar 
49fb93f5c4SNavdeep Parhar #include <asm/byteorder.h>
50fb93f5c4SNavdeep Parhar 
51fb93f5c4SNavdeep Parhar #include <netinet/in.h>
52fb93f5c4SNavdeep Parhar #include <netinet/toecore.h>
53fb93f5c4SNavdeep Parhar 
54fb93f5c4SNavdeep Parhar #include <rdma/ib_verbs.h>
55fb93f5c4SNavdeep Parhar #include <rdma/iw_cm.h>
56b633e08cSHans Petter Selasky #include <rdma/uverbs_ioctl.h>
57fb93f5c4SNavdeep Parhar 
58fb93f5c4SNavdeep Parhar #include "common/common.h"
59fb93f5c4SNavdeep Parhar #include "common/t4_msg.h"
60fb93f5c4SNavdeep Parhar #include "common/t4_regs.h"
61fb93f5c4SNavdeep Parhar #include "common/t4_tcb.h"
62fb93f5c4SNavdeep Parhar #include "t4_l2t.h"
63fb93f5c4SNavdeep Parhar 
64fb93f5c4SNavdeep Parhar #define DRV_NAME "iw_cxgbe"
65fb93f5c4SNavdeep Parhar #define MOD DRV_NAME ":"
66fb93f5c4SNavdeep Parhar #define KTR_IW_CXGBE	KTR_SPARE3
67fb93f5c4SNavdeep Parhar 
68fb93f5c4SNavdeep Parhar extern int c4iw_debug;
69121684b7SNavdeep Parhar extern int use_dsgl;
70121684b7SNavdeep Parhar extern int inline_threshold;
71121684b7SNavdeep Parhar 
72fb93f5c4SNavdeep Parhar #define PDBG(fmt, args...) \
73fb93f5c4SNavdeep Parhar do { \
74fb93f5c4SNavdeep Parhar 	if (c4iw_debug) \
75fb93f5c4SNavdeep Parhar 		printf(MOD fmt, ## args); \
76fb93f5c4SNavdeep Parhar } while (0)
77fb93f5c4SNavdeep Parhar 
78fb93f5c4SNavdeep Parhar #include "t4.h"
79fb93f5c4SNavdeep Parhar 
cplhdr(struct mbuf * m)80fb93f5c4SNavdeep Parhar static inline void *cplhdr(struct mbuf *m)
81fb93f5c4SNavdeep Parhar {
82fb93f5c4SNavdeep Parhar 	return mtod(m, void*);
83fb93f5c4SNavdeep Parhar }
84fb93f5c4SNavdeep Parhar 
85fb93f5c4SNavdeep Parhar #define PBL_OFF(rdev_p, a) ((a) - (rdev_p)->adap->vres.pbl.start)
86fb93f5c4SNavdeep Parhar #define RQT_OFF(rdev_p, a) ((a) - (rdev_p)->adap->vres.rq.start)
87fb93f5c4SNavdeep Parhar 
88fb93f5c4SNavdeep Parhar #define C4IW_ID_TABLE_F_RANDOM 1       /* Pseudo-randomize the id's returned */
89fb93f5c4SNavdeep Parhar #define C4IW_ID_TABLE_F_EMPTY  2       /* Table is initially empty */
9046d29cabSNavdeep Parhar #define C4IW_MAX_PAGE_SIZE 0x8000000
91fb93f5c4SNavdeep Parhar 
92fb93f5c4SNavdeep Parhar struct c4iw_id_table {
93fb93f5c4SNavdeep Parhar 	u32 flags;
94fb93f5c4SNavdeep Parhar 	u32 start;              /* logical minimal id */
95fb93f5c4SNavdeep Parhar 	u32 last;               /* hint for find */
96fb93f5c4SNavdeep Parhar 	u32 max;
97fb93f5c4SNavdeep Parhar 	spinlock_t lock;
98fb93f5c4SNavdeep Parhar 	unsigned long *table;
99fb93f5c4SNavdeep Parhar };
100fb93f5c4SNavdeep Parhar 
101fb93f5c4SNavdeep Parhar struct c4iw_resource {
102fb93f5c4SNavdeep Parhar 	struct c4iw_id_table tpt_table;
103fb93f5c4SNavdeep Parhar 	struct c4iw_id_table qid_table;
104fb93f5c4SNavdeep Parhar 	struct c4iw_id_table pdid_table;
105fb93f5c4SNavdeep Parhar };
106fb93f5c4SNavdeep Parhar 
107fb93f5c4SNavdeep Parhar struct c4iw_qid_list {
108fb93f5c4SNavdeep Parhar 	struct list_head entry;
109fb93f5c4SNavdeep Parhar 	u32 qid;
110fb93f5c4SNavdeep Parhar };
111fb93f5c4SNavdeep Parhar 
112fb93f5c4SNavdeep Parhar struct c4iw_dev_ucontext {
113fb93f5c4SNavdeep Parhar 	struct list_head qpids;
114fb93f5c4SNavdeep Parhar 	struct list_head cqids;
115fb93f5c4SNavdeep Parhar 	struct mutex lock;
116fb93f5c4SNavdeep Parhar };
117fb93f5c4SNavdeep Parhar 
118fb93f5c4SNavdeep Parhar enum c4iw_rdev_flags {
119*8254a276SNavdeep Parhar 	T4_IW_STOPPED = (1<<0),
1205c2bacdeSNavdeep Parhar 	T4_STATUS_PAGE_DISABLED = (1<<1),
121fb93f5c4SNavdeep Parhar };
122fb93f5c4SNavdeep Parhar 
123fb93f5c4SNavdeep Parhar struct c4iw_stat {
124fb93f5c4SNavdeep Parhar 	u64 total;
125fb93f5c4SNavdeep Parhar 	u64 cur;
126fb93f5c4SNavdeep Parhar 	u64 max;
127fb93f5c4SNavdeep Parhar 	u64 fail;
128fb93f5c4SNavdeep Parhar };
129fb93f5c4SNavdeep Parhar 
130fb93f5c4SNavdeep Parhar struct c4iw_stats {
131fb93f5c4SNavdeep Parhar 	struct mutex lock;
132fb93f5c4SNavdeep Parhar 	struct c4iw_stat qid;
133fb93f5c4SNavdeep Parhar 	struct c4iw_stat pd;
134fb93f5c4SNavdeep Parhar 	struct c4iw_stat stag;
135fb93f5c4SNavdeep Parhar 	struct c4iw_stat pbl;
136fb93f5c4SNavdeep Parhar 	struct c4iw_stat rqt;
137fb93f5c4SNavdeep Parhar };
138fb93f5c4SNavdeep Parhar 
1395c2bacdeSNavdeep Parhar struct c4iw_hw_queue {
1405c2bacdeSNavdeep Parhar 	int t4_eq_status_entries;
1415c2bacdeSNavdeep Parhar 	int t4_max_eq_size;
1425c2bacdeSNavdeep Parhar 	int t4_max_iq_size;
1435c2bacdeSNavdeep Parhar 	int t4_max_rq_size;
1445c2bacdeSNavdeep Parhar 	int t4_max_sq_size;
1455c2bacdeSNavdeep Parhar 	int t4_max_qp_depth;
1465c2bacdeSNavdeep Parhar 	int t4_max_cq_depth;
1475c2bacdeSNavdeep Parhar 	int t4_stat_len;
1485c2bacdeSNavdeep Parhar };
1495c2bacdeSNavdeep Parhar 
150fb93f5c4SNavdeep Parhar struct c4iw_rdev {
151fb93f5c4SNavdeep Parhar 	struct adapter *adap;
152fb93f5c4SNavdeep Parhar 	struct c4iw_resource resource;
153fb93f5c4SNavdeep Parhar 	unsigned long qpshift;
154fb93f5c4SNavdeep Parhar 	u32 qpmask;
155fb93f5c4SNavdeep Parhar 	unsigned long cqshift;
156fb93f5c4SNavdeep Parhar 	u32 cqmask;
157fb93f5c4SNavdeep Parhar 	struct c4iw_dev_ucontext uctx;
15869b913d6SNavdeep Parhar 	vmem_t          *rqt_arena;
15969b913d6SNavdeep Parhar 	vmem_t          *pbl_arena;
160fb93f5c4SNavdeep Parhar 	u32 flags;
161fb93f5c4SNavdeep Parhar 	struct c4iw_stats stats;
1625c2bacdeSNavdeep Parhar 	struct c4iw_hw_queue hw_queue;
1635c2bacdeSNavdeep Parhar 	struct t4_dev_status_page *status_page;
1645c2bacdeSNavdeep Parhar 	unsigned long bar2_pa;
1655c2bacdeSNavdeep Parhar 	void __iomem *bar2_kva;
1665c2bacdeSNavdeep Parhar 	unsigned int bar2_len;
1675c2bacdeSNavdeep Parhar 	struct workqueue_struct *free_workq;
168fb93f5c4SNavdeep Parhar };
169fb93f5c4SNavdeep Parhar 
c4iw_stopped(struct c4iw_rdev * rdev)170*8254a276SNavdeep Parhar static inline int c4iw_stopped(struct c4iw_rdev *rdev)
171fb93f5c4SNavdeep Parhar {
172*8254a276SNavdeep Parhar 	return rdev->flags & T4_IW_STOPPED;
173fb93f5c4SNavdeep Parhar }
174fb93f5c4SNavdeep Parhar 
c4iw_num_stags(struct c4iw_rdev * rdev)175fb93f5c4SNavdeep Parhar static inline int c4iw_num_stags(struct c4iw_rdev *rdev)
176fb93f5c4SNavdeep Parhar {
1778d814a45SNavdeep Parhar 	return (int)(rdev->adap->vres.stag.size >> 5);
178fb93f5c4SNavdeep Parhar }
179fb93f5c4SNavdeep Parhar 
t4_max_fr_depth(struct c4iw_rdev * rdev,bool use_dsgl)180211972cfSNavdeep Parhar static inline int t4_max_fr_depth(struct c4iw_rdev *rdev, bool use_dsgl)
181211972cfSNavdeep Parhar {
182211972cfSNavdeep Parhar 	if (rdev->adap->params.ulptx_memwrite_dsgl && use_dsgl)
183211972cfSNavdeep Parhar 		return rdev->adap->params.dev_512sgl_mr ? T4_MAX_FR_FW_DSGL_DEPTH : T4_MAX_FR_DSGL_DEPTH;
184211972cfSNavdeep Parhar 	else
185211972cfSNavdeep Parhar 		return T4_MAX_FR_IMMD_DEPTH;
186211972cfSNavdeep Parhar }
187211972cfSNavdeep Parhar 
188034b4dcfSNavdeep Parhar #define C4IW_WR_TO (60*HZ)
189fb93f5c4SNavdeep Parhar 
190fb93f5c4SNavdeep Parhar struct c4iw_wr_wait {
191fb93f5c4SNavdeep Parhar 	int ret;
192034b4dcfSNavdeep Parhar 	struct completion completion;
193fb93f5c4SNavdeep Parhar };
194fb93f5c4SNavdeep Parhar 
c4iw_init_wr_wait(struct c4iw_wr_wait * wr_waitp)195fb93f5c4SNavdeep Parhar static inline void c4iw_init_wr_wait(struct c4iw_wr_wait *wr_waitp)
196fb93f5c4SNavdeep Parhar {
197fb93f5c4SNavdeep Parhar 	wr_waitp->ret = 0;
198034b4dcfSNavdeep Parhar 	init_completion(&wr_waitp->completion);
199fb93f5c4SNavdeep Parhar }
200fb93f5c4SNavdeep Parhar 
c4iw_wake_up(struct c4iw_wr_wait * wr_waitp,int ret)201fb93f5c4SNavdeep Parhar static inline void c4iw_wake_up(struct c4iw_wr_wait *wr_waitp, int ret)
202fb93f5c4SNavdeep Parhar {
203fb93f5c4SNavdeep Parhar 	wr_waitp->ret = ret;
204034b4dcfSNavdeep Parhar 	complete(&wr_waitp->completion);
205fb93f5c4SNavdeep Parhar }
206fb93f5c4SNavdeep Parhar 
207fb93f5c4SNavdeep Parhar static inline int
c4iw_wait_for_reply(struct c4iw_rdev * rdev,struct c4iw_wr_wait * wr_waitp,u32 hwtid,u32 qpid,struct socket * so,const char * func)208fb93f5c4SNavdeep Parhar c4iw_wait_for_reply(struct c4iw_rdev *rdev, struct c4iw_wr_wait *wr_waitp,
2095c2bacdeSNavdeep Parhar 		u32 hwtid, u32 qpid, struct socket *so, const char *func)
210fb93f5c4SNavdeep Parhar {
211fb93f5c4SNavdeep Parhar 	struct adapter *sc = rdev->adap;
212fb93f5c4SNavdeep Parhar 	unsigned to = C4IW_WR_TO;
213034b4dcfSNavdeep Parhar 	int ret;
214034b4dcfSNavdeep Parhar 	int timedout = 0;
215034b4dcfSNavdeep Parhar 	struct timeval t1, t2;
216fb93f5c4SNavdeep Parhar 
217*8254a276SNavdeep Parhar 	if (c4iw_stopped(rdev)) {
218034b4dcfSNavdeep Parhar 		wr_waitp->ret = -EIO;
219034b4dcfSNavdeep Parhar 		goto out;
220034b4dcfSNavdeep Parhar 	}
221034b4dcfSNavdeep Parhar 
222034b4dcfSNavdeep Parhar 	getmicrotime(&t1);
223034b4dcfSNavdeep Parhar 	do {
2245c2bacdeSNavdeep Parhar 		/* If waiting for reply in rdma_init()/rdma_fini() threads, then
2255c2bacdeSNavdeep Parhar 		 * check if there are any connection errors.
2265c2bacdeSNavdeep Parhar 		 */
2275c2bacdeSNavdeep Parhar 		if (so && so->so_error) {
2285c2bacdeSNavdeep Parhar 			wr_waitp->ret = -ECONNRESET;
2295c2bacdeSNavdeep Parhar 			CTR5(KTR_IW_CXGBE, "%s - Connection ERROR %u for sock %p"
2305c2bacdeSNavdeep Parhar 			    "tid %u qpid %u", func,
2315c2bacdeSNavdeep Parhar 			    so->so_error, so, hwtid, qpid);
2325c2bacdeSNavdeep Parhar 			break;
2335c2bacdeSNavdeep Parhar 		}
2345c2bacdeSNavdeep Parhar 
235034b4dcfSNavdeep Parhar 		ret = wait_for_completion_timeout(&wr_waitp->completion, to);
236034b4dcfSNavdeep Parhar 		if (!ret) {
237034b4dcfSNavdeep Parhar 			getmicrotime(&t2);
238034b4dcfSNavdeep Parhar 			timevalsub(&t2, &t1);
239034b4dcfSNavdeep Parhar 			printf("%s - Device %s not responding after %ld.%06ld "
240034b4dcfSNavdeep Parhar 			    "seconds - tid %u qpid %u\n", func,
241034b4dcfSNavdeep Parhar 			    device_get_nameunit(sc->dev), t2.tv_sec, t2.tv_usec,
242034b4dcfSNavdeep Parhar 			    hwtid, qpid);
243*8254a276SNavdeep Parhar 			if (c4iw_stopped(rdev)) {
244fb93f5c4SNavdeep Parhar 				wr_waitp->ret = -EIO;
245fb93f5c4SNavdeep Parhar 				break;
246fb93f5c4SNavdeep Parhar 			}
247fb93f5c4SNavdeep Parhar 			to = to << 2;
248034b4dcfSNavdeep Parhar 			timedout = 1;
249fb93f5c4SNavdeep Parhar 		}
250034b4dcfSNavdeep Parhar 	} while (!ret);
251034b4dcfSNavdeep Parhar 
252034b4dcfSNavdeep Parhar out:
253034b4dcfSNavdeep Parhar 	if (timedout) {
254034b4dcfSNavdeep Parhar 		getmicrotime(&t2);
255034b4dcfSNavdeep Parhar 		timevalsub(&t2, &t1);
256034b4dcfSNavdeep Parhar 		printf("%s - Device %s reply after %ld.%06ld seconds - "
257034b4dcfSNavdeep Parhar 		    "tid %u qpid %u\n", func, device_get_nameunit(sc->dev),
258034b4dcfSNavdeep Parhar 		    t2.tv_sec, t2.tv_usec, hwtid, qpid);
259fb93f5c4SNavdeep Parhar 	}
260fb93f5c4SNavdeep Parhar 	if (wr_waitp->ret)
261034b4dcfSNavdeep Parhar 		CTR4(KTR_IW_CXGBE, "%p: FW reply %d tid %u qpid %u", sc,
262034b4dcfSNavdeep Parhar 		    wr_waitp->ret, hwtid, qpid);
263fb93f5c4SNavdeep Parhar 	return (wr_waitp->ret);
264fb93f5c4SNavdeep Parhar }
265fb93f5c4SNavdeep Parhar 
266fb93f5c4SNavdeep Parhar struct c4iw_dev {
267fb93f5c4SNavdeep Parhar 	struct ib_device ibdev;
268a3372bd8SNavdeep Parhar 	struct pci_dev pdev;
269fb93f5c4SNavdeep Parhar 	struct c4iw_rdev rdev;
270fb93f5c4SNavdeep Parhar 	u32 device_cap_flags;
271fb93f5c4SNavdeep Parhar 	struct idr cqidr;
272fb93f5c4SNavdeep Parhar 	struct idr qpidr;
273fb93f5c4SNavdeep Parhar 	struct idr mmidr;
274fb93f5c4SNavdeep Parhar 	spinlock_t lock;
275fb93f5c4SNavdeep Parhar 	struct dentry *debugfs_root;
2765c2bacdeSNavdeep Parhar 	u32 avail_ird;
277fb93f5c4SNavdeep Parhar };
278fb93f5c4SNavdeep Parhar 
to_c4iw_dev(struct ib_device * ibdev)279fb93f5c4SNavdeep Parhar static inline struct c4iw_dev *to_c4iw_dev(struct ib_device *ibdev)
280fb93f5c4SNavdeep Parhar {
281fb93f5c4SNavdeep Parhar 	return container_of(ibdev, struct c4iw_dev, ibdev);
282fb93f5c4SNavdeep Parhar }
283fb93f5c4SNavdeep Parhar 
rdev_to_c4iw_dev(struct c4iw_rdev * rdev)284fb93f5c4SNavdeep Parhar static inline struct c4iw_dev *rdev_to_c4iw_dev(struct c4iw_rdev *rdev)
285fb93f5c4SNavdeep Parhar {
286fb93f5c4SNavdeep Parhar 	return container_of(rdev, struct c4iw_dev, rdev);
287fb93f5c4SNavdeep Parhar }
288fb93f5c4SNavdeep Parhar 
get_chp(struct c4iw_dev * rhp,u32 cqid)289fb93f5c4SNavdeep Parhar static inline struct c4iw_cq *get_chp(struct c4iw_dev *rhp, u32 cqid)
290fb93f5c4SNavdeep Parhar {
291fb93f5c4SNavdeep Parhar 	return idr_find(&rhp->cqidr, cqid);
292fb93f5c4SNavdeep Parhar }
293fb93f5c4SNavdeep Parhar 
get_qhp(struct c4iw_dev * rhp,u32 qpid)294fb93f5c4SNavdeep Parhar static inline struct c4iw_qp *get_qhp(struct c4iw_dev *rhp, u32 qpid)
295fb93f5c4SNavdeep Parhar {
296fb93f5c4SNavdeep Parhar 	return idr_find(&rhp->qpidr, qpid);
297fb93f5c4SNavdeep Parhar }
298fb93f5c4SNavdeep Parhar 
get_mhp(struct c4iw_dev * rhp,u32 mmid)299fb93f5c4SNavdeep Parhar static inline struct c4iw_mr *get_mhp(struct c4iw_dev *rhp, u32 mmid)
300fb93f5c4SNavdeep Parhar {
301fb93f5c4SNavdeep Parhar 	return idr_find(&rhp->mmidr, mmid);
302fb93f5c4SNavdeep Parhar }
303fb93f5c4SNavdeep Parhar 
_insert_handle(struct c4iw_dev * rhp,struct idr * idr,void * handle,u32 id,int lock)304fb93f5c4SNavdeep Parhar static inline int _insert_handle(struct c4iw_dev *rhp, struct idr *idr,
305fb93f5c4SNavdeep Parhar 				 void *handle, u32 id, int lock)
306fb93f5c4SNavdeep Parhar {
307fb93f5c4SNavdeep Parhar 	int ret;
308fb93f5c4SNavdeep Parhar 	int newid;
309fb93f5c4SNavdeep Parhar 
310fb93f5c4SNavdeep Parhar 	do {
311fb93f5c4SNavdeep Parhar 		if (!idr_pre_get(idr, lock ? GFP_KERNEL : GFP_ATOMIC))
312fb93f5c4SNavdeep Parhar 			return -ENOMEM;
313fb93f5c4SNavdeep Parhar 		if (lock)
314fb93f5c4SNavdeep Parhar 			spin_lock_irq(&rhp->lock);
315fb93f5c4SNavdeep Parhar 		ret = idr_get_new_above(idr, handle, id, &newid);
316fb93f5c4SNavdeep Parhar 		BUG_ON(!ret && newid != id);
317fb93f5c4SNavdeep Parhar 		if (lock)
318fb93f5c4SNavdeep Parhar 			spin_unlock_irq(&rhp->lock);
319fb93f5c4SNavdeep Parhar 	} while (ret == -EAGAIN);
320fb93f5c4SNavdeep Parhar 
321fb93f5c4SNavdeep Parhar 	return ret;
322fb93f5c4SNavdeep Parhar }
323fb93f5c4SNavdeep Parhar 
insert_handle(struct c4iw_dev * rhp,struct idr * idr,void * handle,u32 id)324fb93f5c4SNavdeep Parhar static inline int insert_handle(struct c4iw_dev *rhp, struct idr *idr,
325fb93f5c4SNavdeep Parhar 				void *handle, u32 id)
326fb93f5c4SNavdeep Parhar {
327fb93f5c4SNavdeep Parhar 	return _insert_handle(rhp, idr, handle, id, 1);
328fb93f5c4SNavdeep Parhar }
329fb93f5c4SNavdeep Parhar 
insert_handle_nolock(struct c4iw_dev * rhp,struct idr * idr,void * handle,u32 id)330fb93f5c4SNavdeep Parhar static inline int insert_handle_nolock(struct c4iw_dev *rhp, struct idr *idr,
331fb93f5c4SNavdeep Parhar 				       void *handle, u32 id)
332fb93f5c4SNavdeep Parhar {
333fb93f5c4SNavdeep Parhar 	return _insert_handle(rhp, idr, handle, id, 0);
334fb93f5c4SNavdeep Parhar }
335fb93f5c4SNavdeep Parhar 
_remove_handle(struct c4iw_dev * rhp,struct idr * idr,u32 id,int lock)336fb93f5c4SNavdeep Parhar static inline void _remove_handle(struct c4iw_dev *rhp, struct idr *idr,
337fb93f5c4SNavdeep Parhar 				   u32 id, int lock)
338fb93f5c4SNavdeep Parhar {
339fb93f5c4SNavdeep Parhar 	if (lock)
340fb93f5c4SNavdeep Parhar 		spin_lock_irq(&rhp->lock);
341fb93f5c4SNavdeep Parhar 	idr_remove(idr, id);
342fb93f5c4SNavdeep Parhar 	if (lock)
343fb93f5c4SNavdeep Parhar 		spin_unlock_irq(&rhp->lock);
344fb93f5c4SNavdeep Parhar }
345fb93f5c4SNavdeep Parhar 
remove_handle(struct c4iw_dev * rhp,struct idr * idr,u32 id)346fb93f5c4SNavdeep Parhar static inline void remove_handle(struct c4iw_dev *rhp, struct idr *idr, u32 id)
347fb93f5c4SNavdeep Parhar {
348fb93f5c4SNavdeep Parhar 	_remove_handle(rhp, idr, id, 1);
349fb93f5c4SNavdeep Parhar }
350fb93f5c4SNavdeep Parhar 
remove_handle_nolock(struct c4iw_dev * rhp,struct idr * idr,u32 id)351fb93f5c4SNavdeep Parhar static inline void remove_handle_nolock(struct c4iw_dev *rhp,
352fb93f5c4SNavdeep Parhar 					 struct idr *idr, u32 id)
353fb93f5c4SNavdeep Parhar {
354fb93f5c4SNavdeep Parhar 	_remove_handle(rhp, idr, id, 0);
355fb93f5c4SNavdeep Parhar }
356fb93f5c4SNavdeep Parhar 
3575c2bacdeSNavdeep Parhar extern int c4iw_max_read_depth;
3585c2bacdeSNavdeep Parhar 
cur_max_read_depth(struct c4iw_dev * dev)3595c2bacdeSNavdeep Parhar static inline int cur_max_read_depth(struct c4iw_dev *dev)
3605c2bacdeSNavdeep Parhar {
3615c2bacdeSNavdeep Parhar 	return min(dev->rdev.adap->params.max_ordird_qp, c4iw_max_read_depth);
3625c2bacdeSNavdeep Parhar }
3635c2bacdeSNavdeep Parhar 
364fb93f5c4SNavdeep Parhar struct c4iw_pd {
365fb93f5c4SNavdeep Parhar 	struct ib_pd ibpd;
366fb93f5c4SNavdeep Parhar 	u32 pdid;
367fb93f5c4SNavdeep Parhar 	struct c4iw_dev *rhp;
368fb93f5c4SNavdeep Parhar };
369fb93f5c4SNavdeep Parhar 
to_c4iw_pd(struct ib_pd * ibpd)370fb93f5c4SNavdeep Parhar static inline struct c4iw_pd *to_c4iw_pd(struct ib_pd *ibpd)
371fb93f5c4SNavdeep Parhar {
372fb93f5c4SNavdeep Parhar 	return container_of(ibpd, struct c4iw_pd, ibpd);
373fb93f5c4SNavdeep Parhar }
374fb93f5c4SNavdeep Parhar 
375fb93f5c4SNavdeep Parhar struct tpt_attributes {
376fb93f5c4SNavdeep Parhar 	u64 len;
377fb93f5c4SNavdeep Parhar 	u64 va_fbo;
378fb93f5c4SNavdeep Parhar 	enum fw_ri_mem_perms perms;
379fb93f5c4SNavdeep Parhar 	u32 stag;
380fb93f5c4SNavdeep Parhar 	u32 pdid;
381fb93f5c4SNavdeep Parhar 	u32 qpid;
382fb93f5c4SNavdeep Parhar 	u32 pbl_addr;
383fb93f5c4SNavdeep Parhar 	u32 pbl_size;
384fb93f5c4SNavdeep Parhar 	u32 state:1;
385fb93f5c4SNavdeep Parhar 	u32 type:2;
386fb93f5c4SNavdeep Parhar 	u32 rsvd:1;
387fb93f5c4SNavdeep Parhar 	u32 remote_invaliate_disable:1;
388fb93f5c4SNavdeep Parhar 	u32 zbva:1;
389fb93f5c4SNavdeep Parhar 	u32 mw_bind_enable:1;
390fb93f5c4SNavdeep Parhar 	u32 page_size:5;
391fb93f5c4SNavdeep Parhar };
392fb93f5c4SNavdeep Parhar 
393fb93f5c4SNavdeep Parhar struct c4iw_mr {
394fb93f5c4SNavdeep Parhar 	struct ib_mr ibmr;
395fb93f5c4SNavdeep Parhar 	struct ib_umem *umem;
396fb93f5c4SNavdeep Parhar 	struct c4iw_dev *rhp;
397fb93f5c4SNavdeep Parhar 	u64 kva;
398fb93f5c4SNavdeep Parhar 	struct tpt_attributes attr;
3995c2bacdeSNavdeep Parhar 	u64 *mpl;
4005c2bacdeSNavdeep Parhar 	dma_addr_t mpl_addr;
4015c2bacdeSNavdeep Parhar 	u32 max_mpl_len;
4025c2bacdeSNavdeep Parhar 	u32 mpl_len;
403fb93f5c4SNavdeep Parhar };
404fb93f5c4SNavdeep Parhar 
to_c4iw_mr(struct ib_mr * ibmr)405fb93f5c4SNavdeep Parhar static inline struct c4iw_mr *to_c4iw_mr(struct ib_mr *ibmr)
406fb93f5c4SNavdeep Parhar {
407fb93f5c4SNavdeep Parhar 	return container_of(ibmr, struct c4iw_mr, ibmr);
408fb93f5c4SNavdeep Parhar }
409fb93f5c4SNavdeep Parhar 
410fb93f5c4SNavdeep Parhar struct c4iw_mw {
411fb93f5c4SNavdeep Parhar 	struct ib_mw ibmw;
412fb93f5c4SNavdeep Parhar 	struct c4iw_dev *rhp;
413fb93f5c4SNavdeep Parhar 	u64 kva;
414fb93f5c4SNavdeep Parhar 	struct tpt_attributes attr;
415fb93f5c4SNavdeep Parhar };
416fb93f5c4SNavdeep Parhar 
to_c4iw_mw(struct ib_mw * ibmw)417fb93f5c4SNavdeep Parhar static inline struct c4iw_mw *to_c4iw_mw(struct ib_mw *ibmw)
418fb93f5c4SNavdeep Parhar {
419fb93f5c4SNavdeep Parhar 	return container_of(ibmw, struct c4iw_mw, ibmw);
420fb93f5c4SNavdeep Parhar }
421fb93f5c4SNavdeep Parhar 
422fb93f5c4SNavdeep Parhar struct c4iw_cq {
423fb93f5c4SNavdeep Parhar 	struct ib_cq ibcq;
424fb93f5c4SNavdeep Parhar 	struct c4iw_dev *rhp;
425fb93f5c4SNavdeep Parhar 	struct t4_cq cq;
426fb93f5c4SNavdeep Parhar 	spinlock_t lock;
427fb93f5c4SNavdeep Parhar 	spinlock_t comp_handler_lock;
428fb93f5c4SNavdeep Parhar 	atomic_t refcnt;
429fb93f5c4SNavdeep Parhar 	wait_queue_head_t wait;
430fb93f5c4SNavdeep Parhar };
431fb93f5c4SNavdeep Parhar 
to_c4iw_cq(struct ib_cq * ibcq)432fb93f5c4SNavdeep Parhar static inline struct c4iw_cq *to_c4iw_cq(struct ib_cq *ibcq)
433fb93f5c4SNavdeep Parhar {
434fb93f5c4SNavdeep Parhar 	return container_of(ibcq, struct c4iw_cq, ibcq);
435fb93f5c4SNavdeep Parhar }
436fb93f5c4SNavdeep Parhar 
437fb93f5c4SNavdeep Parhar struct c4iw_mpa_attributes {
438fb93f5c4SNavdeep Parhar 	u8 initiator;
439fb93f5c4SNavdeep Parhar 	u8 recv_marker_enabled;
440fb93f5c4SNavdeep Parhar 	u8 xmit_marker_enabled;
441fb93f5c4SNavdeep Parhar 	u8 crc_enabled;
442fb93f5c4SNavdeep Parhar 	u8 enhanced_rdma_conn;
443fb93f5c4SNavdeep Parhar 	u8 version;
444fb93f5c4SNavdeep Parhar 	u8 p2p_type;
445fb93f5c4SNavdeep Parhar };
446fb93f5c4SNavdeep Parhar 
447fb93f5c4SNavdeep Parhar struct c4iw_qp_attributes {
448fb93f5c4SNavdeep Parhar 	u32 scq;
449fb93f5c4SNavdeep Parhar 	u32 rcq;
450fb93f5c4SNavdeep Parhar 	u32 sq_num_entries;
451fb93f5c4SNavdeep Parhar 	u32 rq_num_entries;
452fb93f5c4SNavdeep Parhar 	u32 sq_max_sges;
453fb93f5c4SNavdeep Parhar 	u32 sq_max_sges_rdma_write;
454fb93f5c4SNavdeep Parhar 	u32 rq_max_sges;
455fb93f5c4SNavdeep Parhar 	u32 state;
456fb93f5c4SNavdeep Parhar 	u8 enable_rdma_read;
457fb93f5c4SNavdeep Parhar 	u8 enable_rdma_write;
458fb93f5c4SNavdeep Parhar 	u8 enable_bind;
459fb93f5c4SNavdeep Parhar 	u8 enable_mmid0_fastreg;
460fb93f5c4SNavdeep Parhar 	u32 max_ord;
461fb93f5c4SNavdeep Parhar 	u32 max_ird;
462fb93f5c4SNavdeep Parhar 	u32 pd;
463fb93f5c4SNavdeep Parhar 	u32 next_state;
464fb93f5c4SNavdeep Parhar 	char terminate_buffer[52];
465fb93f5c4SNavdeep Parhar 	u32 terminate_msg_len;
466fb93f5c4SNavdeep Parhar 	u8 is_terminate_local;
467fb93f5c4SNavdeep Parhar 	struct c4iw_mpa_attributes mpa_attr;
468fb93f5c4SNavdeep Parhar 	struct c4iw_ep *llp_stream_handle;
469fb93f5c4SNavdeep Parhar 	u8 layer_etype;
470fb93f5c4SNavdeep Parhar 	u8 ecode;
471fb93f5c4SNavdeep Parhar 	u16 sq_db_inc;
472fb93f5c4SNavdeep Parhar 	u16 rq_db_inc;
4735c2bacdeSNavdeep Parhar 	u8 send_term;
474fb93f5c4SNavdeep Parhar };
475fb93f5c4SNavdeep Parhar 
476b633e08cSHans Petter Selasky struct c4iw_ib_srq {
477b633e08cSHans Petter Selasky 	struct ib_srq ibsrq;
478b633e08cSHans Petter Selasky };
479b633e08cSHans Petter Selasky 
480b633e08cSHans Petter Selasky struct c4iw_ib_ah {
481b633e08cSHans Petter Selasky 	struct ib_ah ibah;
482b633e08cSHans Petter Selasky };
483b633e08cSHans Petter Selasky 
484fb93f5c4SNavdeep Parhar struct c4iw_qp {
485fb93f5c4SNavdeep Parhar 	struct ib_qp ibqp;
486fb93f5c4SNavdeep Parhar 	struct c4iw_dev *rhp;
487fb93f5c4SNavdeep Parhar 	struct c4iw_ep *ep;
488fb93f5c4SNavdeep Parhar 	struct c4iw_qp_attributes attr;
489fb93f5c4SNavdeep Parhar 	struct t4_wq wq;
490fb93f5c4SNavdeep Parhar 	spinlock_t lock;
491fb93f5c4SNavdeep Parhar 	struct mutex mutex;
4925c2bacdeSNavdeep Parhar 	struct kref kref;
493fb93f5c4SNavdeep Parhar 	wait_queue_head_t wait;
494fb93f5c4SNavdeep Parhar 	struct timer_list timer;
4958d814a45SNavdeep Parhar 	int sq_sig_all;
4965c2bacdeSNavdeep Parhar 	struct work_struct free_work;
4975c2bacdeSNavdeep Parhar 	struct c4iw_ucontext *ucontext;
498fb93f5c4SNavdeep Parhar };
499fb93f5c4SNavdeep Parhar 
to_c4iw_qp(struct ib_qp * ibqp)500fb93f5c4SNavdeep Parhar static inline struct c4iw_qp *to_c4iw_qp(struct ib_qp *ibqp)
501fb93f5c4SNavdeep Parhar {
502fb93f5c4SNavdeep Parhar 	return container_of(ibqp, struct c4iw_qp, ibqp);
503fb93f5c4SNavdeep Parhar }
504fb93f5c4SNavdeep Parhar 
505fb93f5c4SNavdeep Parhar struct c4iw_ucontext {
506fb93f5c4SNavdeep Parhar 	struct ib_ucontext ibucontext;
507fb93f5c4SNavdeep Parhar 	struct c4iw_dev_ucontext uctx;
508fb93f5c4SNavdeep Parhar 	u32 key;
509fb93f5c4SNavdeep Parhar 	spinlock_t mmap_lock;
510fb93f5c4SNavdeep Parhar 	struct list_head mmaps;
511fb93f5c4SNavdeep Parhar };
512fb93f5c4SNavdeep Parhar 
to_c4iw_ucontext(struct ib_ucontext * c)513fb93f5c4SNavdeep Parhar static inline struct c4iw_ucontext *to_c4iw_ucontext(struct ib_ucontext *c)
514fb93f5c4SNavdeep Parhar {
515fb93f5c4SNavdeep Parhar 	return container_of(c, struct c4iw_ucontext, ibucontext);
516fb93f5c4SNavdeep Parhar }
517fb93f5c4SNavdeep Parhar 
518fb93f5c4SNavdeep Parhar struct c4iw_mm_entry {
519fb93f5c4SNavdeep Parhar 	struct list_head entry;
520fb93f5c4SNavdeep Parhar 	u64 addr;
521fb93f5c4SNavdeep Parhar 	u32 key;
522fb93f5c4SNavdeep Parhar 	unsigned len;
523fb93f5c4SNavdeep Parhar };
524fb93f5c4SNavdeep Parhar 
remove_mmap(struct c4iw_ucontext * ucontext,u32 key,unsigned len)525fb93f5c4SNavdeep Parhar static inline struct c4iw_mm_entry *remove_mmap(struct c4iw_ucontext *ucontext,
526fb93f5c4SNavdeep Parhar 						u32 key, unsigned len)
527fb93f5c4SNavdeep Parhar {
528fb93f5c4SNavdeep Parhar 	struct list_head *pos, *nxt;
529fb93f5c4SNavdeep Parhar 	struct c4iw_mm_entry *mm;
530fb93f5c4SNavdeep Parhar 
531fb93f5c4SNavdeep Parhar 	spin_lock(&ucontext->mmap_lock);
532fb93f5c4SNavdeep Parhar 	list_for_each_safe(pos, nxt, &ucontext->mmaps) {
533fb93f5c4SNavdeep Parhar 
534fb93f5c4SNavdeep Parhar 		mm = list_entry(pos, struct c4iw_mm_entry, entry);
535fb93f5c4SNavdeep Parhar 		if (mm->key == key && mm->len == len) {
536fb93f5c4SNavdeep Parhar 			list_del_init(&mm->entry);
537fb93f5c4SNavdeep Parhar 			spin_unlock(&ucontext->mmap_lock);
538fb93f5c4SNavdeep Parhar 			CTR4(KTR_IW_CXGBE, "%s key 0x%x addr 0x%llx len %d",
539fb93f5c4SNavdeep Parhar 			     __func__, key, (unsigned long long) mm->addr,
540fb93f5c4SNavdeep Parhar 			     mm->len);
541fb93f5c4SNavdeep Parhar 			return mm;
542fb93f5c4SNavdeep Parhar 		}
543fb93f5c4SNavdeep Parhar 	}
544fb93f5c4SNavdeep Parhar 	spin_unlock(&ucontext->mmap_lock);
545fb93f5c4SNavdeep Parhar 	return NULL;
546fb93f5c4SNavdeep Parhar }
547fb93f5c4SNavdeep Parhar 
insert_mmap(struct c4iw_ucontext * ucontext,struct c4iw_mm_entry * mm)548fb93f5c4SNavdeep Parhar static inline void insert_mmap(struct c4iw_ucontext *ucontext,
549fb93f5c4SNavdeep Parhar 			       struct c4iw_mm_entry *mm)
550fb93f5c4SNavdeep Parhar {
551fb93f5c4SNavdeep Parhar 	spin_lock(&ucontext->mmap_lock);
552fb93f5c4SNavdeep Parhar 	CTR4(KTR_IW_CXGBE, "%s key 0x%x addr 0x%llx len %d", __func__, mm->key,
553fb93f5c4SNavdeep Parhar 	    (unsigned long long) mm->addr, mm->len);
554fb93f5c4SNavdeep Parhar 	list_add_tail(&mm->entry, &ucontext->mmaps);
555fb93f5c4SNavdeep Parhar 	spin_unlock(&ucontext->mmap_lock);
556fb93f5c4SNavdeep Parhar }
557fb93f5c4SNavdeep Parhar 
558fb93f5c4SNavdeep Parhar enum c4iw_qp_attr_mask {
559fb93f5c4SNavdeep Parhar 	C4IW_QP_ATTR_NEXT_STATE = 1 << 0,
560fb93f5c4SNavdeep Parhar 	C4IW_QP_ATTR_SQ_DB = 1<<1,
561fb93f5c4SNavdeep Parhar 	C4IW_QP_ATTR_RQ_DB = 1<<2,
562fb93f5c4SNavdeep Parhar 	C4IW_QP_ATTR_ENABLE_RDMA_READ = 1 << 7,
563fb93f5c4SNavdeep Parhar 	C4IW_QP_ATTR_ENABLE_RDMA_WRITE = 1 << 8,
564fb93f5c4SNavdeep Parhar 	C4IW_QP_ATTR_ENABLE_RDMA_BIND = 1 << 9,
565fb93f5c4SNavdeep Parhar 	C4IW_QP_ATTR_MAX_ORD = 1 << 11,
566fb93f5c4SNavdeep Parhar 	C4IW_QP_ATTR_MAX_IRD = 1 << 12,
567fb93f5c4SNavdeep Parhar 	C4IW_QP_ATTR_LLP_STREAM_HANDLE = 1 << 22,
568fb93f5c4SNavdeep Parhar 	C4IW_QP_ATTR_STREAM_MSG_BUFFER = 1 << 23,
569fb93f5c4SNavdeep Parhar 	C4IW_QP_ATTR_MPA_ATTR = 1 << 24,
570fb93f5c4SNavdeep Parhar 	C4IW_QP_ATTR_QP_CONTEXT_ACTIVATE = 1 << 25,
571fb93f5c4SNavdeep Parhar 	C4IW_QP_ATTR_VALID_MODIFY = (C4IW_QP_ATTR_ENABLE_RDMA_READ |
572fb93f5c4SNavdeep Parhar 				     C4IW_QP_ATTR_ENABLE_RDMA_WRITE |
573fb93f5c4SNavdeep Parhar 				     C4IW_QP_ATTR_MAX_ORD |
574fb93f5c4SNavdeep Parhar 				     C4IW_QP_ATTR_MAX_IRD |
575fb93f5c4SNavdeep Parhar 				     C4IW_QP_ATTR_LLP_STREAM_HANDLE |
576fb93f5c4SNavdeep Parhar 				     C4IW_QP_ATTR_STREAM_MSG_BUFFER |
577fb93f5c4SNavdeep Parhar 				     C4IW_QP_ATTR_MPA_ATTR |
578fb93f5c4SNavdeep Parhar 				     C4IW_QP_ATTR_QP_CONTEXT_ACTIVATE)
579fb93f5c4SNavdeep Parhar };
580fb93f5c4SNavdeep Parhar 
581fb93f5c4SNavdeep Parhar int c4iw_modify_qp(struct c4iw_dev *rhp,
582fb93f5c4SNavdeep Parhar 				struct c4iw_qp *qhp,
583fb93f5c4SNavdeep Parhar 				enum c4iw_qp_attr_mask mask,
584fb93f5c4SNavdeep Parhar 				struct c4iw_qp_attributes *attrs,
585fb93f5c4SNavdeep Parhar 				int internal);
586fb93f5c4SNavdeep Parhar 
587fb93f5c4SNavdeep Parhar enum c4iw_qp_state {
588fb93f5c4SNavdeep Parhar 	C4IW_QP_STATE_IDLE,
589fb93f5c4SNavdeep Parhar 	C4IW_QP_STATE_RTS,
590fb93f5c4SNavdeep Parhar 	C4IW_QP_STATE_ERROR,
591fb93f5c4SNavdeep Parhar 	C4IW_QP_STATE_TERMINATE,
592fb93f5c4SNavdeep Parhar 	C4IW_QP_STATE_CLOSING,
593fb93f5c4SNavdeep Parhar 	C4IW_QP_STATE_TOT
594fb93f5c4SNavdeep Parhar };
595fb93f5c4SNavdeep Parhar 
59674308c68SNavdeep Parhar /*
59774308c68SNavdeep Parhar  * IW_CXGBE event bits.
59874308c68SNavdeep Parhar  * These bits are used for handling all events for a particular 'ep' serially.
59974308c68SNavdeep Parhar  */
60074308c68SNavdeep Parhar #define	C4IW_EVENT_SOCKET	0x0001
60174308c68SNavdeep Parhar #define	C4IW_EVENT_TIMEOUT	0x0002
60274308c68SNavdeep Parhar #define	C4IW_EVENT_TERM		0x0004
60374308c68SNavdeep Parhar 
c4iw_convert_state(enum ib_qp_state ib_state)604fb93f5c4SNavdeep Parhar static inline int c4iw_convert_state(enum ib_qp_state ib_state)
605fb93f5c4SNavdeep Parhar {
606fb93f5c4SNavdeep Parhar 	switch (ib_state) {
607fb93f5c4SNavdeep Parhar 	case IB_QPS_RESET:
608fb93f5c4SNavdeep Parhar 	case IB_QPS_INIT:
609fb93f5c4SNavdeep Parhar 		return C4IW_QP_STATE_IDLE;
610fb93f5c4SNavdeep Parhar 	case IB_QPS_RTS:
611fb93f5c4SNavdeep Parhar 		return C4IW_QP_STATE_RTS;
612fb93f5c4SNavdeep Parhar 	case IB_QPS_SQD:
613fb93f5c4SNavdeep Parhar 		return C4IW_QP_STATE_CLOSING;
614fb93f5c4SNavdeep Parhar 	case IB_QPS_SQE:
615fb93f5c4SNavdeep Parhar 		return C4IW_QP_STATE_TERMINATE;
616fb93f5c4SNavdeep Parhar 	case IB_QPS_ERR:
617fb93f5c4SNavdeep Parhar 		return C4IW_QP_STATE_ERROR;
618fb93f5c4SNavdeep Parhar 	default:
619fb93f5c4SNavdeep Parhar 		return -1;
620fb93f5c4SNavdeep Parhar 	}
621fb93f5c4SNavdeep Parhar }
622fb93f5c4SNavdeep Parhar 
to_ib_qp_state(int c4iw_qp_state)623fb93f5c4SNavdeep Parhar static inline int to_ib_qp_state(int c4iw_qp_state)
624fb93f5c4SNavdeep Parhar {
625fb93f5c4SNavdeep Parhar 	switch (c4iw_qp_state) {
626fb93f5c4SNavdeep Parhar 	case C4IW_QP_STATE_IDLE:
627fb93f5c4SNavdeep Parhar 		return IB_QPS_INIT;
628fb93f5c4SNavdeep Parhar 	case C4IW_QP_STATE_RTS:
629fb93f5c4SNavdeep Parhar 		return IB_QPS_RTS;
630fb93f5c4SNavdeep Parhar 	case C4IW_QP_STATE_CLOSING:
631fb93f5c4SNavdeep Parhar 		return IB_QPS_SQD;
632fb93f5c4SNavdeep Parhar 	case C4IW_QP_STATE_TERMINATE:
633fb93f5c4SNavdeep Parhar 		return IB_QPS_SQE;
634fb93f5c4SNavdeep Parhar 	case C4IW_QP_STATE_ERROR:
635fb93f5c4SNavdeep Parhar 		return IB_QPS_ERR;
636fb93f5c4SNavdeep Parhar 	}
637fb93f5c4SNavdeep Parhar 	return IB_QPS_ERR;
638fb93f5c4SNavdeep Parhar }
639fb93f5c4SNavdeep Parhar 
640401032c6SNavdeep Parhar #define C4IW_DRAIN_OPCODE FW_RI_SGE_EC_CR_RETURN
641401032c6SNavdeep Parhar 
c4iw_ib_to_tpt_access(int a)642fb93f5c4SNavdeep Parhar static inline u32 c4iw_ib_to_tpt_access(int a)
643fb93f5c4SNavdeep Parhar {
644fb93f5c4SNavdeep Parhar 	return (a & IB_ACCESS_REMOTE_WRITE ? FW_RI_MEM_ACCESS_REM_WRITE : 0) |
645fb93f5c4SNavdeep Parhar 	       (a & IB_ACCESS_REMOTE_READ ? FW_RI_MEM_ACCESS_REM_READ : 0) |
646fb93f5c4SNavdeep Parhar 	       (a & IB_ACCESS_LOCAL_WRITE ? FW_RI_MEM_ACCESS_LOCAL_WRITE : 0) |
647fb93f5c4SNavdeep Parhar 	       FW_RI_MEM_ACCESS_LOCAL_READ;
648fb93f5c4SNavdeep Parhar }
649fb93f5c4SNavdeep Parhar 
c4iw_ib_to_tpt_bind_access(int acc)650fb93f5c4SNavdeep Parhar static inline u32 c4iw_ib_to_tpt_bind_access(int acc)
651fb93f5c4SNavdeep Parhar {
652fb93f5c4SNavdeep Parhar 	return (acc & IB_ACCESS_REMOTE_WRITE ? FW_RI_MEM_ACCESS_REM_WRITE : 0) |
653fb93f5c4SNavdeep Parhar 	       (acc & IB_ACCESS_REMOTE_READ ? FW_RI_MEM_ACCESS_REM_READ : 0);
654fb93f5c4SNavdeep Parhar }
655fb93f5c4SNavdeep Parhar 
656fb93f5c4SNavdeep Parhar enum c4iw_mmid_state {
657fb93f5c4SNavdeep Parhar 	C4IW_STAG_STATE_VALID,
658fb93f5c4SNavdeep Parhar 	C4IW_STAG_STATE_INVALID
659fb93f5c4SNavdeep Parhar };
660fb93f5c4SNavdeep Parhar 
661fb93f5c4SNavdeep Parhar #define C4IW_NODE_DESC "iw_cxgbe Chelsio Communications"
662fb93f5c4SNavdeep Parhar 
663fb93f5c4SNavdeep Parhar #define MPA_KEY_REQ "MPA ID Req Frame"
664fb93f5c4SNavdeep Parhar #define MPA_KEY_REP "MPA ID Rep Frame"
665fb93f5c4SNavdeep Parhar 
666fb93f5c4SNavdeep Parhar #define MPA_MAX_PRIVATE_DATA	256
667fb93f5c4SNavdeep Parhar #define MPA_ENHANCED_RDMA_CONN	0x10
668fb93f5c4SNavdeep Parhar #define MPA_REJECT		0x20
669fb93f5c4SNavdeep Parhar #define MPA_CRC			0x40
670fb93f5c4SNavdeep Parhar #define MPA_MARKERS		0x80
671fb93f5c4SNavdeep Parhar #define MPA_FLAGS_MASK		0xE0
672fb93f5c4SNavdeep Parhar 
673fb93f5c4SNavdeep Parhar #define MPA_V2_PEER2PEER_MODEL          0x8000
674fb93f5c4SNavdeep Parhar #define MPA_V2_ZERO_LEN_FPDU_RTR        0x4000
675fb93f5c4SNavdeep Parhar #define MPA_V2_RDMA_WRITE_RTR           0x8000
676fb93f5c4SNavdeep Parhar #define MPA_V2_RDMA_READ_RTR            0x4000
677fb93f5c4SNavdeep Parhar #define MPA_V2_IRD_ORD_MASK             0x3FFF
678fb93f5c4SNavdeep Parhar 
679fb93f5c4SNavdeep Parhar #define c4iw_put_ep(ep) { \
680fb93f5c4SNavdeep Parhar 	CTR4(KTR_IW_CXGBE, "put_ep (%s:%u) ep %p, refcnt %d", \
68109d7f260SMateusz Guzik 	     __func__, __LINE__, ep, kref_read(&(ep)->kref)); \
68209d7f260SMateusz Guzik 	WARN_ON(kref_read(&(ep)->kref) < 1); \
683fb93f5c4SNavdeep Parhar         kref_put(&((ep)->kref), _c4iw_free_ep); \
684fb93f5c4SNavdeep Parhar }
685fb93f5c4SNavdeep Parhar 
686fb93f5c4SNavdeep Parhar #define c4iw_get_ep(ep) { \
687fb93f5c4SNavdeep Parhar 	CTR4(KTR_IW_CXGBE, "get_ep (%s:%u) ep %p, refcnt %d", \
68809d7f260SMateusz Guzik 	      __func__, __LINE__, ep, kref_read(&(ep)->kref)); \
689fb93f5c4SNavdeep Parhar         kref_get(&((ep)->kref));  \
690fb93f5c4SNavdeep Parhar }
691fb93f5c4SNavdeep Parhar 
692fb93f5c4SNavdeep Parhar void _c4iw_free_ep(struct kref *kref);
693fb93f5c4SNavdeep Parhar 
694fb93f5c4SNavdeep Parhar struct mpa_message {
695fb93f5c4SNavdeep Parhar 	u8 key[16];
696fb93f5c4SNavdeep Parhar 	u8 flags;
697fb93f5c4SNavdeep Parhar 	u8 revision;
698fb93f5c4SNavdeep Parhar 	__be16 private_data_size;
699fb93f5c4SNavdeep Parhar 	u8 private_data[0];
700fb93f5c4SNavdeep Parhar };
701fb93f5c4SNavdeep Parhar 
702fb93f5c4SNavdeep Parhar struct mpa_v2_conn_params {
703fb93f5c4SNavdeep Parhar 	__be16 ird;
704fb93f5c4SNavdeep Parhar 	__be16 ord;
705fb93f5c4SNavdeep Parhar };
706fb93f5c4SNavdeep Parhar 
707fb93f5c4SNavdeep Parhar struct terminate_message {
708fb93f5c4SNavdeep Parhar 	u8 layer_etype;
709fb93f5c4SNavdeep Parhar 	u8 ecode;
710fb93f5c4SNavdeep Parhar 	__be16 hdrct_rsvd;
711fb93f5c4SNavdeep Parhar 	u8 len_hdrs[0];
712fb93f5c4SNavdeep Parhar };
713fb93f5c4SNavdeep Parhar 
714fb93f5c4SNavdeep Parhar #define TERM_MAX_LENGTH (sizeof(struct terminate_message) + 2 + 18 + 28)
715fb93f5c4SNavdeep Parhar 
716fb93f5c4SNavdeep Parhar enum c4iw_layers_types {
717fb93f5c4SNavdeep Parhar 	LAYER_RDMAP		= 0x00,
718fb93f5c4SNavdeep Parhar 	LAYER_DDP		= 0x10,
719fb93f5c4SNavdeep Parhar 	LAYER_MPA		= 0x20,
720fb93f5c4SNavdeep Parhar 	RDMAP_LOCAL_CATA	= 0x00,
721fb93f5c4SNavdeep Parhar 	RDMAP_REMOTE_PROT	= 0x01,
722fb93f5c4SNavdeep Parhar 	RDMAP_REMOTE_OP		= 0x02,
723fb93f5c4SNavdeep Parhar 	DDP_LOCAL_CATA		= 0x00,
724fb93f5c4SNavdeep Parhar 	DDP_TAGGED_ERR		= 0x01,
725fb93f5c4SNavdeep Parhar 	DDP_UNTAGGED_ERR	= 0x02,
726fb93f5c4SNavdeep Parhar 	DDP_LLP			= 0x03
727fb93f5c4SNavdeep Parhar };
728fb93f5c4SNavdeep Parhar 
729fb93f5c4SNavdeep Parhar enum c4iw_rdma_ecodes {
730fb93f5c4SNavdeep Parhar 	RDMAP_INV_STAG		= 0x00,
731fb93f5c4SNavdeep Parhar 	RDMAP_BASE_BOUNDS	= 0x01,
732fb93f5c4SNavdeep Parhar 	RDMAP_ACC_VIOL		= 0x02,
733fb93f5c4SNavdeep Parhar 	RDMAP_STAG_NOT_ASSOC	= 0x03,
734fb93f5c4SNavdeep Parhar 	RDMAP_TO_WRAP		= 0x04,
735fb93f5c4SNavdeep Parhar 	RDMAP_INV_VERS		= 0x05,
736fb93f5c4SNavdeep Parhar 	RDMAP_INV_OPCODE	= 0x06,
737fb93f5c4SNavdeep Parhar 	RDMAP_STREAM_CATA	= 0x07,
738fb93f5c4SNavdeep Parhar 	RDMAP_GLOBAL_CATA	= 0x08,
739fb93f5c4SNavdeep Parhar 	RDMAP_CANT_INV_STAG	= 0x09,
740fb93f5c4SNavdeep Parhar 	RDMAP_UNSPECIFIED	= 0xff
741fb93f5c4SNavdeep Parhar };
742fb93f5c4SNavdeep Parhar 
743fb93f5c4SNavdeep Parhar enum c4iw_ddp_ecodes {
744fb93f5c4SNavdeep Parhar 	DDPT_INV_STAG		= 0x00,
745fb93f5c4SNavdeep Parhar 	DDPT_BASE_BOUNDS	= 0x01,
746fb93f5c4SNavdeep Parhar 	DDPT_STAG_NOT_ASSOC	= 0x02,
747fb93f5c4SNavdeep Parhar 	DDPT_TO_WRAP		= 0x03,
748fb93f5c4SNavdeep Parhar 	DDPT_INV_VERS		= 0x04,
749fb93f5c4SNavdeep Parhar 	DDPU_INV_QN		= 0x01,
750fb93f5c4SNavdeep Parhar 	DDPU_INV_MSN_NOBUF	= 0x02,
751fb93f5c4SNavdeep Parhar 	DDPU_INV_MSN_RANGE	= 0x03,
752fb93f5c4SNavdeep Parhar 	DDPU_INV_MO		= 0x04,
753fb93f5c4SNavdeep Parhar 	DDPU_MSG_TOOBIG		= 0x05,
754fb93f5c4SNavdeep Parhar 	DDPU_INV_VERS		= 0x06
755fb93f5c4SNavdeep Parhar };
756fb93f5c4SNavdeep Parhar 
757fb93f5c4SNavdeep Parhar enum c4iw_mpa_ecodes {
758fb93f5c4SNavdeep Parhar 	MPA_CRC_ERR		= 0x02,
759fb93f5c4SNavdeep Parhar 	MPA_MARKER_ERR		= 0x03,
760fb93f5c4SNavdeep Parhar 	MPA_LOCAL_CATA          = 0x05,
761fb93f5c4SNavdeep Parhar 	MPA_INSUFF_IRD          = 0x06,
762fb93f5c4SNavdeep Parhar 	MPA_NOMATCH_RTR         = 0x07,
763fb93f5c4SNavdeep Parhar };
764fb93f5c4SNavdeep Parhar 
765fb93f5c4SNavdeep Parhar enum c4iw_ep_state {
766fb93f5c4SNavdeep Parhar 	IDLE = 0,
767fb93f5c4SNavdeep Parhar 	LISTEN,
768fb93f5c4SNavdeep Parhar 	CONNECTING,
769fb93f5c4SNavdeep Parhar 	MPA_REQ_WAIT,
770fb93f5c4SNavdeep Parhar 	MPA_REQ_SENT,
771fb93f5c4SNavdeep Parhar 	MPA_REQ_RCVD,
772fb93f5c4SNavdeep Parhar 	MPA_REP_SENT,
773fb93f5c4SNavdeep Parhar 	FPDU_MODE,
774fb93f5c4SNavdeep Parhar 	ABORTING,
775fb93f5c4SNavdeep Parhar 	CLOSING,
776fb93f5c4SNavdeep Parhar 	MORIBUND,
777fb93f5c4SNavdeep Parhar 	DEAD,
778fb93f5c4SNavdeep Parhar };
779fb93f5c4SNavdeep Parhar 
780fb93f5c4SNavdeep Parhar enum c4iw_ep_flags {
781fb93f5c4SNavdeep Parhar 	PEER_ABORT_IN_PROGRESS	= 0,
782fb93f5c4SNavdeep Parhar 	ABORT_REQ_IN_PROGRESS	= 1,
783fb93f5c4SNavdeep Parhar 	RELEASE_RESOURCES	= 2,
784fb93f5c4SNavdeep Parhar 	CLOSE_SENT		= 3,
7858d814a45SNavdeep Parhar 	TIMEOUT                 = 4,
7865c2bacdeSNavdeep Parhar 	QP_REFERENCED		= 5,
7875c2bacdeSNavdeep Parhar 	STOP_MPA_TIMER		= 7,
788fb93f5c4SNavdeep Parhar };
789fb93f5c4SNavdeep Parhar 
790fb93f5c4SNavdeep Parhar enum c4iw_ep_history {
791fb93f5c4SNavdeep Parhar         ACT_OPEN_REQ            = 0,
792fb93f5c4SNavdeep Parhar         ACT_OFLD_CONN           = 1,
793fb93f5c4SNavdeep Parhar         ACT_OPEN_RPL            = 2,
794fb93f5c4SNavdeep Parhar         ACT_ESTAB               = 3,
795fb93f5c4SNavdeep Parhar         PASS_ACCEPT_REQ         = 4,
796fb93f5c4SNavdeep Parhar         PASS_ESTAB              = 5,
797fb93f5c4SNavdeep Parhar         ABORT_UPCALL            = 6,
798fb93f5c4SNavdeep Parhar         ESTAB_UPCALL            = 7,
799fb93f5c4SNavdeep Parhar         CLOSE_UPCALL            = 8,
800fb93f5c4SNavdeep Parhar         ULP_ACCEPT              = 9,
801fb93f5c4SNavdeep Parhar         ULP_REJECT              = 10,
802fb93f5c4SNavdeep Parhar         TIMEDOUT                = 11,
803fb93f5c4SNavdeep Parhar         PEER_ABORT              = 12,
804fb93f5c4SNavdeep Parhar         PEER_CLOSE              = 13,
805fb93f5c4SNavdeep Parhar         CONNREQ_UPCALL          = 14,
806fb93f5c4SNavdeep Parhar         ABORT_CONN              = 15,
807fb93f5c4SNavdeep Parhar         DISCONN_UPCALL          = 16,
808fb93f5c4SNavdeep Parhar         EP_DISC_CLOSE           = 17,
809fb93f5c4SNavdeep Parhar         EP_DISC_ABORT           = 18,
810fb93f5c4SNavdeep Parhar         CONN_RPL_UPCALL         = 19,
811fb93f5c4SNavdeep Parhar         ACT_RETRY_NOMEM         = 20,
8128d814a45SNavdeep Parhar         ACT_RETRY_INUSE         = 21,
8138d814a45SNavdeep Parhar         CLOSE_CON_RPL           = 22,
8148d814a45SNavdeep Parhar         EP_DISC_FAIL            = 24,
8158d814a45SNavdeep Parhar         QP_REFED                = 25,
8168d814a45SNavdeep Parhar         QP_DEREFED              = 26,
8178d814a45SNavdeep Parhar         CM_ID_REFED             = 27,
8188d814a45SNavdeep Parhar         CM_ID_DEREFED           = 28
819fb93f5c4SNavdeep Parhar };
820fb93f5c4SNavdeep Parhar 
821fb93f5c4SNavdeep Parhar struct c4iw_ep_common {
822fb93f5c4SNavdeep Parhar 	TAILQ_ENTRY(c4iw_ep_common) entry;	/* Work queue attachment */
823fb93f5c4SNavdeep Parhar 	struct iw_cm_id *cm_id;
824fb93f5c4SNavdeep Parhar 	struct c4iw_qp *qp;
825fb93f5c4SNavdeep Parhar 	struct c4iw_dev *dev;
826fb93f5c4SNavdeep Parhar 	enum c4iw_ep_state state;
827fb93f5c4SNavdeep Parhar 	struct kref kref;
828fb93f5c4SNavdeep Parhar 	struct mutex mutex;
8295c2bacdeSNavdeep Parhar 	struct sockaddr_storage local_addr;
8305c2bacdeSNavdeep Parhar 	struct sockaddr_storage remote_addr;
831fb93f5c4SNavdeep Parhar 	struct c4iw_wr_wait wr_wait;
832fb93f5c4SNavdeep Parhar 	unsigned long flags;
833fb93f5c4SNavdeep Parhar 	unsigned long history;
834fb93f5c4SNavdeep Parhar         int rpl_err;
835fb93f5c4SNavdeep Parhar         int rpl_done;
836fb93f5c4SNavdeep Parhar         struct thread *thread;
837fb93f5c4SNavdeep Parhar         struct socket *so;
83874308c68SNavdeep Parhar 	int ep_events;
839fb93f5c4SNavdeep Parhar };
840fb93f5c4SNavdeep Parhar 
841fb93f5c4SNavdeep Parhar struct c4iw_listen_ep {
842fb93f5c4SNavdeep Parhar 	struct c4iw_ep_common com;
843fb93f5c4SNavdeep Parhar 	unsigned int stid;
844fb93f5c4SNavdeep Parhar 	int backlog;
8455c2bacdeSNavdeep Parhar 	struct list_head listen_ep_list;  /* list of all listener ep's bound
8465c2bacdeSNavdeep Parhar 					     to one port address */
847fb93f5c4SNavdeep Parhar };
848fb93f5c4SNavdeep Parhar 
849fb93f5c4SNavdeep Parhar struct c4iw_ep {
850fb93f5c4SNavdeep Parhar 	struct c4iw_ep_common com;
8515c2bacdeSNavdeep Parhar 	struct c4iw_listen_ep *parent_ep;
852fb93f5c4SNavdeep Parhar 	struct timer_list timer;
853fb93f5c4SNavdeep Parhar 	unsigned int atid;
854fb93f5c4SNavdeep Parhar 	u32 hwtid;
855fb93f5c4SNavdeep Parhar 	u32 snd_seq;
856fb93f5c4SNavdeep Parhar 	u32 rcv_seq;
857fb93f5c4SNavdeep Parhar 	struct l2t_entry *l2t;
858fb93f5c4SNavdeep Parhar 	struct dst_entry *dst;
859fb93f5c4SNavdeep Parhar 	struct c4iw_mpa_attributes mpa_attr;
860fb93f5c4SNavdeep Parhar 	u8 mpa_pkt[sizeof(struct mpa_message) + MPA_MAX_PRIVATE_DATA];
861fb93f5c4SNavdeep Parhar 	unsigned int mpa_pkt_len;
862fb93f5c4SNavdeep Parhar 	u32 ird;
863fb93f5c4SNavdeep Parhar 	u32 ord;
864fb93f5c4SNavdeep Parhar 	u32 tx_chan;
865fb93f5c4SNavdeep Parhar 	u32 mtu;
866fb93f5c4SNavdeep Parhar 	u16 mss;
867fb93f5c4SNavdeep Parhar 	u16 plen;
868fb93f5c4SNavdeep Parhar 	u16 rss_qid;
869fb93f5c4SNavdeep Parhar 	u16 txq_idx;
870fb93f5c4SNavdeep Parhar 	u16 ctrlq_idx;
871fb93f5c4SNavdeep Parhar 	u8 tos;
872fb93f5c4SNavdeep Parhar 	u8 retry_with_mpa_v1;
873fb93f5c4SNavdeep Parhar 	u8 tried_with_mpa_v1;
874fb93f5c4SNavdeep Parhar };
875fb93f5c4SNavdeep Parhar 
to_ep(struct iw_cm_id * cm_id)876fb93f5c4SNavdeep Parhar static inline struct c4iw_ep *to_ep(struct iw_cm_id *cm_id)
877fb93f5c4SNavdeep Parhar {
878fb93f5c4SNavdeep Parhar 	return cm_id->provider_data;
879fb93f5c4SNavdeep Parhar }
880fb93f5c4SNavdeep Parhar 
to_listen_ep(struct iw_cm_id * cm_id)881fb93f5c4SNavdeep Parhar static inline struct c4iw_listen_ep *to_listen_ep(struct iw_cm_id *cm_id)
882fb93f5c4SNavdeep Parhar {
883fb93f5c4SNavdeep Parhar 	return cm_id->provider_data;
884fb93f5c4SNavdeep Parhar }
885fb93f5c4SNavdeep Parhar 
compute_wscale(int win)886fb93f5c4SNavdeep Parhar static inline int compute_wscale(int win)
887fb93f5c4SNavdeep Parhar {
888fb93f5c4SNavdeep Parhar 	int wscale = 0;
889fb93f5c4SNavdeep Parhar 
890fb93f5c4SNavdeep Parhar 	while (wscale < 14 && (65535<<wscale) < win)
891fb93f5c4SNavdeep Parhar 		wscale++;
892fb93f5c4SNavdeep Parhar 	return wscale;
893fb93f5c4SNavdeep Parhar }
894fb93f5c4SNavdeep Parhar 
895fb93f5c4SNavdeep Parhar u32 c4iw_id_alloc(struct c4iw_id_table *alloc);
896fb93f5c4SNavdeep Parhar void c4iw_id_free(struct c4iw_id_table *alloc, u32 obj);
897fb93f5c4SNavdeep Parhar int c4iw_id_table_alloc(struct c4iw_id_table *alloc, u32 start, u32 num,
898fb93f5c4SNavdeep Parhar 			u32 reserved, u32 flags);
899fb93f5c4SNavdeep Parhar void c4iw_id_table_free(struct c4iw_id_table *alloc);
900fb93f5c4SNavdeep Parhar 
901fb93f5c4SNavdeep Parhar typedef int (*c4iw_handler_func)(struct c4iw_dev *dev, struct mbuf *m);
902fb93f5c4SNavdeep Parhar 
903fb93f5c4SNavdeep Parhar int c4iw_ep_redirect(void *ctx, struct dst_entry *old, struct dst_entry *new,
904fb93f5c4SNavdeep Parhar 		     struct l2t_entry *l2t);
905fb93f5c4SNavdeep Parhar u32 c4iw_get_resource(struct c4iw_id_table *id_table);
906fb93f5c4SNavdeep Parhar void c4iw_put_resource(struct c4iw_id_table *id_table, u32 entry);
907fb93f5c4SNavdeep Parhar int c4iw_init_resource(struct c4iw_rdev *rdev, u32 nr_tpt, u32 nr_pdid);
908fb93f5c4SNavdeep Parhar int c4iw_init_ctrl_qp(struct c4iw_rdev *rdev);
909fb93f5c4SNavdeep Parhar int c4iw_pblpool_create(struct c4iw_rdev *rdev);
910fb93f5c4SNavdeep Parhar int c4iw_rqtpool_create(struct c4iw_rdev *rdev);
911fb93f5c4SNavdeep Parhar void c4iw_pblpool_destroy(struct c4iw_rdev *rdev);
912fb93f5c4SNavdeep Parhar void c4iw_rqtpool_destroy(struct c4iw_rdev *rdev);
913fb93f5c4SNavdeep Parhar void c4iw_destroy_resource(struct c4iw_resource *rscp);
914fb93f5c4SNavdeep Parhar int c4iw_destroy_ctrl_qp(struct c4iw_rdev *rdev);
915fb93f5c4SNavdeep Parhar int c4iw_register_device(struct c4iw_dev *dev);
916fb93f5c4SNavdeep Parhar void c4iw_unregister_device(struct c4iw_dev *dev);
917fb93f5c4SNavdeep Parhar int __init c4iw_cm_init(void);
918fb93f5c4SNavdeep Parhar void __exit c4iw_cm_term(void);
919fb93f5c4SNavdeep Parhar void c4iw_release_dev_ucontext(struct c4iw_rdev *rdev,
920fb93f5c4SNavdeep Parhar 			       struct c4iw_dev_ucontext *uctx);
921fb93f5c4SNavdeep Parhar void c4iw_init_dev_ucontext(struct c4iw_rdev *rdev,
922fb93f5c4SNavdeep Parhar 			    struct c4iw_dev_ucontext *uctx);
923fb93f5c4SNavdeep Parhar int c4iw_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
924c3987b8eSHans Petter Selasky int c4iw_post_send(struct ib_qp *ibqp, const struct ib_send_wr *wr,
925c3987b8eSHans Petter Selasky 		      const struct ib_send_wr **bad_wr);
926c3987b8eSHans Petter Selasky int c4iw_post_receive(struct ib_qp *ibqp, const struct ib_recv_wr *wr,
927c3987b8eSHans Petter Selasky 		      const struct ib_recv_wr **bad_wr);
928fb93f5c4SNavdeep Parhar int c4iw_connect(struct iw_cm_id *cm_id, struct iw_cm_conn_param *conn_param);
9295c2bacdeSNavdeep Parhar int c4iw_create_listen(struct iw_cm_id *cm_id, int backlog);
9305c2bacdeSNavdeep Parhar int c4iw_destroy_listen(struct iw_cm_id *cm_id);
931fb93f5c4SNavdeep Parhar int c4iw_accept_cr(struct iw_cm_id *cm_id, struct iw_cm_conn_param *conn_param);
932fb93f5c4SNavdeep Parhar int c4iw_reject_cr(struct iw_cm_id *cm_id, const void *pdata, u8 pdata_len);
933fb93f5c4SNavdeep Parhar void c4iw_qp_add_ref(struct ib_qp *qp);
934fb93f5c4SNavdeep Parhar void c4iw_qp_rem_ref(struct ib_qp *qp);
9355c2bacdeSNavdeep Parhar struct ib_mr *c4iw_alloc_mr(struct ib_pd *pd, enum ib_mr_type mr_type,
936b633e08cSHans Petter Selasky 		u32 max_num_sg, struct ib_udata *udata);
9375c2bacdeSNavdeep Parhar int c4iw_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg,
9385c2bacdeSNavdeep Parhar 		int sg_nents, unsigned int *sg_offset);
939fb93f5c4SNavdeep Parhar int c4iw_dealloc_mw(struct ib_mw *mw);
9405c2bacdeSNavdeep Parhar struct ib_mw *c4iw_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
9415c2bacdeSNavdeep Parhar 		struct ib_udata *udata);
942fb93f5c4SNavdeep Parhar struct ib_mr *c4iw_reg_user_mr(struct ib_pd *pd, u64 start, u64 length, u64
9435c2bacdeSNavdeep Parhar 		virt, int acc, struct ib_udata *udata);
944fb93f5c4SNavdeep Parhar struct ib_mr *c4iw_get_dma_mr(struct ib_pd *pd, int acc);
945b633e08cSHans Petter Selasky int c4iw_dereg_mr(struct ib_mr *ib_mr, struct ib_udata *udata);
9465c2bacdeSNavdeep Parhar void c4iw_invalidate_mr(struct c4iw_dev *rhp, u32 rkey);
947b633e08cSHans Petter Selasky void c4iw_destroy_cq(struct ib_cq *ib_cq, struct ib_udata *udata);
948b633e08cSHans Petter Selasky int c4iw_create_cq(struct ib_cq *ibcq,
9495c2bacdeSNavdeep Parhar 		   const struct ib_cq_init_attr *attr,
950fb93f5c4SNavdeep Parhar 		   struct ib_udata *udata);
951fb93f5c4SNavdeep Parhar int c4iw_resize_cq(struct ib_cq *cq, int cqe, struct ib_udata *udata);
952fb93f5c4SNavdeep Parhar int c4iw_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
953b633e08cSHans Petter Selasky int c4iw_destroy_qp(struct ib_qp *ib_qp, struct ib_udata *udata);
954fb93f5c4SNavdeep Parhar struct ib_qp *c4iw_create_qp(struct ib_pd *pd,
955fb93f5c4SNavdeep Parhar 			     struct ib_qp_init_attr *attrs,
956fb93f5c4SNavdeep Parhar 			     struct ib_udata *udata);
957fb93f5c4SNavdeep Parhar int c4iw_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
958fb93f5c4SNavdeep Parhar 				 int attr_mask, struct ib_udata *udata);
959fb93f5c4SNavdeep Parhar int c4iw_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
960fb93f5c4SNavdeep Parhar 		     int attr_mask, struct ib_qp_init_attr *init_attr);
961fb93f5c4SNavdeep Parhar struct ib_qp *c4iw_get_qp(struct ib_device *dev, int qpn);
962fb93f5c4SNavdeep Parhar u32 c4iw_rqtpool_alloc(struct c4iw_rdev *rdev, int size);
963fb93f5c4SNavdeep Parhar void c4iw_rqtpool_free(struct c4iw_rdev *rdev, u32 addr, int size);
964fb93f5c4SNavdeep Parhar u32 c4iw_pblpool_alloc(struct c4iw_rdev *rdev, int size);
965fb93f5c4SNavdeep Parhar void c4iw_pblpool_free(struct c4iw_rdev *rdev, u32 addr, int size);
966fb93f5c4SNavdeep Parhar int c4iw_ofld_send(struct c4iw_rdev *rdev, struct mbuf *m);
9675c2bacdeSNavdeep Parhar void c4iw_flush_hw_cq(struct c4iw_cq *cq);
968fb93f5c4SNavdeep Parhar void c4iw_count_rcqes(struct t4_cq *cq, struct t4_wq *wq, int *count);
969fb93f5c4SNavdeep Parhar int c4iw_ep_disconnect(struct c4iw_ep *ep, int abrupt, gfp_t gfp);
9705c2bacdeSNavdeep Parhar int __c4iw_ep_disconnect(struct c4iw_ep *ep, int abrupt, gfp_t gfp);
971fb93f5c4SNavdeep Parhar int c4iw_flush_rq(struct t4_wq *wq, struct t4_cq *cq, int count);
9725c2bacdeSNavdeep Parhar int c4iw_flush_sq(struct c4iw_qp *qhp);
973fb93f5c4SNavdeep Parhar int c4iw_ev_handler(struct sge_iq *, const struct rsp_ctrl *);
974fb93f5c4SNavdeep Parhar u16 c4iw_rqes_posted(struct c4iw_qp *qhp);
975fb93f5c4SNavdeep Parhar int c4iw_post_terminate(struct c4iw_qp *qhp, struct t4_cqe *err_cqe);
976fb93f5c4SNavdeep Parhar u32 c4iw_get_cqid(struct c4iw_rdev *rdev, struct c4iw_dev_ucontext *uctx);
977fb93f5c4SNavdeep Parhar void c4iw_put_cqid(struct c4iw_rdev *rdev, u32 qid,
978fb93f5c4SNavdeep Parhar 		struct c4iw_dev_ucontext *uctx);
979fb93f5c4SNavdeep Parhar u32 c4iw_get_qpid(struct c4iw_rdev *rdev, struct c4iw_dev_ucontext *uctx);
980fb93f5c4SNavdeep Parhar void c4iw_put_qpid(struct c4iw_rdev *rdev, u32 qid,
981fb93f5c4SNavdeep Parhar 		struct c4iw_dev_ucontext *uctx);
982fb93f5c4SNavdeep Parhar void c4iw_ev_dispatch(struct c4iw_dev *dev, struct t4_cqe *err_cqe);
9837adf138bSNavdeep Parhar void t4_dump_stag(struct adapter *sc, const u32 stag);
9847adf138bSNavdeep Parhar void t4_dump_all_stag(struct adapter *sc);
985fb93f5c4SNavdeep Parhar #endif
986