1718cf2ccSPedro F. Giffuni /*-
24d846d26SWarner Losh * SPDX-License-Identifier: BSD-2-Clause
3718cf2ccSPedro F. Giffuni *
4fb93f5c4SNavdeep Parhar * Copyright (c) 2009-2013 Chelsio, Inc. All rights reserved.
5fb93f5c4SNavdeep Parhar *
6fb93f5c4SNavdeep Parhar * This software is available to you under a choice of one of two
7fb93f5c4SNavdeep Parhar * licenses. You may choose to be licensed under the terms of the GNU
8fb93f5c4SNavdeep Parhar * General Public License (GPL) Version 2, available from the file
9fb93f5c4SNavdeep Parhar * COPYING in the main directory of this source tree, or the
10fb93f5c4SNavdeep Parhar * OpenIB.org BSD license below:
11fb93f5c4SNavdeep Parhar *
12fb93f5c4SNavdeep Parhar * Redistribution and use in source and binary forms, with or
13fb93f5c4SNavdeep Parhar * without modification, are permitted provided that the following
14fb93f5c4SNavdeep Parhar * conditions are met:
15fb93f5c4SNavdeep Parhar *
16fb93f5c4SNavdeep Parhar * - Redistributions of source code must retain the above
17fb93f5c4SNavdeep Parhar * copyright notice, this list of conditions and the following
18fb93f5c4SNavdeep Parhar * disclaimer.
19fb93f5c4SNavdeep Parhar *
20fb93f5c4SNavdeep Parhar * - Redistributions in binary form must reproduce the above
21fb93f5c4SNavdeep Parhar * copyright notice, this list of conditions and the following
22fb93f5c4SNavdeep Parhar * disclaimer in the documentation and/or other materials
23fb93f5c4SNavdeep Parhar * provided with the distribution.
24fb93f5c4SNavdeep Parhar *
25fb93f5c4SNavdeep Parhar * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26fb93f5c4SNavdeep Parhar * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27fb93f5c4SNavdeep Parhar * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28fb93f5c4SNavdeep Parhar * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29fb93f5c4SNavdeep Parhar * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30fb93f5c4SNavdeep Parhar * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31fb93f5c4SNavdeep Parhar * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32fb93f5c4SNavdeep Parhar * SOFTWARE.
33fb93f5c4SNavdeep Parhar */
34fb93f5c4SNavdeep Parhar #include <sys/cdefs.h>
35fb93f5c4SNavdeep Parhar #include "opt_inet.h"
36fb93f5c4SNavdeep Parhar
37fb93f5c4SNavdeep Parhar #ifdef TCP_OFFLOAD
38fb93f5c4SNavdeep Parhar #include <sys/param.h>
39fb93f5c4SNavdeep Parhar #include <sys/systm.h>
40fb93f5c4SNavdeep Parhar #include <sys/kernel.h>
41fb93f5c4SNavdeep Parhar #include <sys/ktr.h>
42fb93f5c4SNavdeep Parhar #include <sys/bus.h>
43fb93f5c4SNavdeep Parhar #include <sys/lock.h>
44fb93f5c4SNavdeep Parhar #include <sys/mutex.h>
45fb93f5c4SNavdeep Parhar #include <sys/rwlock.h>
46fb93f5c4SNavdeep Parhar #include <sys/socket.h>
47fb93f5c4SNavdeep Parhar #include <sys/sbuf.h>
48fb93f5c4SNavdeep Parhar
49fb93f5c4SNavdeep Parhar #include "iw_cxgbe.h"
50fb93f5c4SNavdeep Parhar #include "user.h"
51fb93f5c4SNavdeep Parhar
destroy_cq(struct c4iw_rdev * rdev,struct t4_cq * cq,struct c4iw_dev_ucontext * uctx)52fb93f5c4SNavdeep Parhar static int destroy_cq(struct c4iw_rdev *rdev, struct t4_cq *cq,
53fb93f5c4SNavdeep Parhar struct c4iw_dev_ucontext *uctx)
54fb93f5c4SNavdeep Parhar {
55fb93f5c4SNavdeep Parhar struct adapter *sc = rdev->adap;
565c2bacdeSNavdeep Parhar struct c4iw_dev *rhp = rdev_to_c4iw_dev(rdev);
57fb93f5c4SNavdeep Parhar struct fw_ri_res_wr *res_wr;
58fb93f5c4SNavdeep Parhar struct fw_ri_res *res;
59fb93f5c4SNavdeep Parhar int wr_len;
60fb93f5c4SNavdeep Parhar struct c4iw_wr_wait wr_wait;
61fb93f5c4SNavdeep Parhar struct wrqe *wr;
62fb93f5c4SNavdeep Parhar
63fb93f5c4SNavdeep Parhar wr_len = sizeof *res_wr + sizeof *res;
6437310a98SNavdeep Parhar wr = alloc_wrqe(wr_len, &sc->sge.ctrlq[0]);
65fb93f5c4SNavdeep Parhar if (wr == NULL)
66fb93f5c4SNavdeep Parhar return (0);
67fb93f5c4SNavdeep Parhar res_wr = wrtod(wr);
68fb93f5c4SNavdeep Parhar memset(res_wr, 0, wr_len);
69fb93f5c4SNavdeep Parhar res_wr->op_nres = cpu_to_be32(
70fb93f5c4SNavdeep Parhar V_FW_WR_OP(FW_RI_RES_WR) |
71fb93f5c4SNavdeep Parhar V_FW_RI_RES_WR_NRES(1) |
72fb93f5c4SNavdeep Parhar F_FW_WR_COMPL);
73fb93f5c4SNavdeep Parhar res_wr->len16_pkd = cpu_to_be32(DIV_ROUND_UP(wr_len, 16));
74fb93f5c4SNavdeep Parhar res_wr->cookie = (unsigned long) &wr_wait;
75fb93f5c4SNavdeep Parhar res = res_wr->res;
76fb93f5c4SNavdeep Parhar res->u.cq.restype = FW_RI_RES_TYPE_CQ;
77fb93f5c4SNavdeep Parhar res->u.cq.op = FW_RI_RES_OP_RESET;
78fb93f5c4SNavdeep Parhar res->u.cq.iqid = cpu_to_be32(cq->cqid);
79fb93f5c4SNavdeep Parhar
80fb93f5c4SNavdeep Parhar c4iw_init_wr_wait(&wr_wait);
81fb93f5c4SNavdeep Parhar
82fb93f5c4SNavdeep Parhar t4_wrq_tx(sc, wr);
83fb93f5c4SNavdeep Parhar
845c2bacdeSNavdeep Parhar c4iw_wait_for_reply(rdev, &wr_wait, 0, 0, NULL, __func__);
85fb93f5c4SNavdeep Parhar
86fb93f5c4SNavdeep Parhar kfree(cq->sw_queue);
875c2bacdeSNavdeep Parhar dma_free_coherent(rhp->ibdev.dma_device,
885c2bacdeSNavdeep Parhar cq->memsize, cq->queue,
895c2bacdeSNavdeep Parhar dma_unmap_addr(cq, mapping));
90fb93f5c4SNavdeep Parhar c4iw_put_cqid(rdev, cq->cqid, uctx);
91fb93f5c4SNavdeep Parhar return 0;
92fb93f5c4SNavdeep Parhar }
93fb93f5c4SNavdeep Parhar
94fb93f5c4SNavdeep Parhar static int
create_cq(struct c4iw_rdev * rdev,struct t4_cq * cq,struct c4iw_dev_ucontext * uctx)95fb93f5c4SNavdeep Parhar create_cq(struct c4iw_rdev *rdev, struct t4_cq *cq,
96fb93f5c4SNavdeep Parhar struct c4iw_dev_ucontext *uctx)
97fb93f5c4SNavdeep Parhar {
98fb93f5c4SNavdeep Parhar struct adapter *sc = rdev->adap;
995c2bacdeSNavdeep Parhar struct c4iw_dev *rhp = rdev_to_c4iw_dev(rdev);
100fb93f5c4SNavdeep Parhar struct fw_ri_res_wr *res_wr;
101fb93f5c4SNavdeep Parhar struct fw_ri_res *res;
102fb93f5c4SNavdeep Parhar int wr_len;
103fb93f5c4SNavdeep Parhar int user = (uctx != &rdev->uctx);
104fb93f5c4SNavdeep Parhar struct c4iw_wr_wait wr_wait;
105fb93f5c4SNavdeep Parhar int ret;
106fb93f5c4SNavdeep Parhar struct wrqe *wr;
1075c2bacdeSNavdeep Parhar u64 cq_bar2_qoffset = 0;
108fb93f5c4SNavdeep Parhar
109*9fdb683dSNavdeep Parhar if (__predict_false(c4iw_stopped(rdev)))
110*9fdb683dSNavdeep Parhar return -EIO;
111fb93f5c4SNavdeep Parhar cq->cqid = c4iw_get_cqid(rdev, uctx);
112fb93f5c4SNavdeep Parhar if (!cq->cqid) {
113fb93f5c4SNavdeep Parhar ret = -ENOMEM;
114fb93f5c4SNavdeep Parhar goto err1;
115fb93f5c4SNavdeep Parhar }
116fb93f5c4SNavdeep Parhar
117fb93f5c4SNavdeep Parhar if (!user) {
118fb93f5c4SNavdeep Parhar cq->sw_queue = kzalloc(cq->memsize, GFP_KERNEL);
119fb93f5c4SNavdeep Parhar if (!cq->sw_queue) {
120fb93f5c4SNavdeep Parhar ret = -ENOMEM;
121fb93f5c4SNavdeep Parhar goto err2;
122fb93f5c4SNavdeep Parhar }
123fb93f5c4SNavdeep Parhar }
1245c2bacdeSNavdeep Parhar cq->queue = dma_alloc_coherent(rhp->ibdev.dma_device, cq->memsize,
1255c2bacdeSNavdeep Parhar &cq->dma_addr, GFP_KERNEL);
1265c2bacdeSNavdeep Parhar if (!cq->queue) {
127fb93f5c4SNavdeep Parhar ret = -ENOMEM;
128fb93f5c4SNavdeep Parhar goto err3;
129fb93f5c4SNavdeep Parhar }
1305c2bacdeSNavdeep Parhar dma_unmap_addr_set(cq, mapping, cq->dma_addr);
131fb93f5c4SNavdeep Parhar memset(cq->queue, 0, cq->memsize);
132fb93f5c4SNavdeep Parhar
133fb93f5c4SNavdeep Parhar /* build fw_ri_res_wr */
134fb93f5c4SNavdeep Parhar wr_len = sizeof *res_wr + sizeof *res;
135fb93f5c4SNavdeep Parhar
13637310a98SNavdeep Parhar wr = alloc_wrqe(wr_len, &sc->sge.ctrlq[0]);
137fb93f5c4SNavdeep Parhar if (wr == NULL)
138fb93f5c4SNavdeep Parhar return (0);
139fb93f5c4SNavdeep Parhar res_wr = wrtod(wr);
140fb93f5c4SNavdeep Parhar
141fb93f5c4SNavdeep Parhar memset(res_wr, 0, wr_len);
142fb93f5c4SNavdeep Parhar res_wr->op_nres = cpu_to_be32(
143fb93f5c4SNavdeep Parhar V_FW_WR_OP(FW_RI_RES_WR) |
144fb93f5c4SNavdeep Parhar V_FW_RI_RES_WR_NRES(1) |
145fb93f5c4SNavdeep Parhar F_FW_WR_COMPL);
146fb93f5c4SNavdeep Parhar res_wr->len16_pkd = cpu_to_be32(DIV_ROUND_UP(wr_len, 16));
147fb93f5c4SNavdeep Parhar res_wr->cookie = (unsigned long) &wr_wait;
148fb93f5c4SNavdeep Parhar res = res_wr->res;
149fb93f5c4SNavdeep Parhar res->u.cq.restype = FW_RI_RES_TYPE_CQ;
150fb93f5c4SNavdeep Parhar res->u.cq.op = FW_RI_RES_OP_WRITE;
151fb93f5c4SNavdeep Parhar res->u.cq.iqid = cpu_to_be32(cq->cqid);
152fb93f5c4SNavdeep Parhar //Fixme: Always use first queue id for IQANDSTINDEX. Linux does the same.
153fb93f5c4SNavdeep Parhar res->u.cq.iqandst_to_iqandstindex = cpu_to_be32(
154fb93f5c4SNavdeep Parhar V_FW_RI_RES_WR_IQANUS(0) |
155fb93f5c4SNavdeep Parhar V_FW_RI_RES_WR_IQANUD(1) |
156fb93f5c4SNavdeep Parhar F_FW_RI_RES_WR_IQANDST |
157fb93f5c4SNavdeep Parhar V_FW_RI_RES_WR_IQANDSTINDEX(sc->sge.ofld_rxq[0].iq.abs_id));
158fb93f5c4SNavdeep Parhar res->u.cq.iqdroprss_to_iqesize = cpu_to_be16(
159fb93f5c4SNavdeep Parhar F_FW_RI_RES_WR_IQDROPRSS |
160fb93f5c4SNavdeep Parhar V_FW_RI_RES_WR_IQPCIECH(2) |
161fb93f5c4SNavdeep Parhar V_FW_RI_RES_WR_IQINTCNTTHRESH(0) |
162fb93f5c4SNavdeep Parhar F_FW_RI_RES_WR_IQO |
163fb93f5c4SNavdeep Parhar V_FW_RI_RES_WR_IQESIZE(1));
164fb93f5c4SNavdeep Parhar res->u.cq.iqsize = cpu_to_be16(cq->size);
165fb93f5c4SNavdeep Parhar res->u.cq.iqaddr = cpu_to_be64(cq->dma_addr);
166fb93f5c4SNavdeep Parhar
167fb93f5c4SNavdeep Parhar c4iw_init_wr_wait(&wr_wait);
168fb93f5c4SNavdeep Parhar
169fb93f5c4SNavdeep Parhar t4_wrq_tx(sc, wr);
170fb93f5c4SNavdeep Parhar
171fb93f5c4SNavdeep Parhar CTR2(KTR_IW_CXGBE, "%s wait_event wr_wait %p", __func__, &wr_wait);
1725c2bacdeSNavdeep Parhar ret = c4iw_wait_for_reply(rdev, &wr_wait, 0, 0, NULL, __func__);
173fb93f5c4SNavdeep Parhar if (ret)
174fb93f5c4SNavdeep Parhar goto err4;
175fb93f5c4SNavdeep Parhar
176fb93f5c4SNavdeep Parhar cq->gen = 1;
177fb93f5c4SNavdeep Parhar cq->rdev = rdev;
178fb93f5c4SNavdeep Parhar
1795c2bacdeSNavdeep Parhar /* Determine the BAR2 queue offset and qid. */
1805c2bacdeSNavdeep Parhar t4_bar2_sge_qregs(rdev->adap, cq->cqid, T4_BAR2_QTYPE_INGRESS, user,
1815c2bacdeSNavdeep Parhar &cq_bar2_qoffset, &cq->bar2_qid);
1825c2bacdeSNavdeep Parhar
1835c2bacdeSNavdeep Parhar /* If user mapping then compute the page-aligned physical
1845c2bacdeSNavdeep Parhar * address for mapping.
1855c2bacdeSNavdeep Parhar */
1865c2bacdeSNavdeep Parhar if (user)
1875c2bacdeSNavdeep Parhar cq->bar2_pa = (rdev->bar2_pa + cq_bar2_qoffset) & PAGE_MASK;
1885c2bacdeSNavdeep Parhar else
1895c2bacdeSNavdeep Parhar cq->bar2_va = (void __iomem *)((u64)rdev->bar2_kva +
1905c2bacdeSNavdeep Parhar cq_bar2_qoffset);
1915c2bacdeSNavdeep Parhar
192fb93f5c4SNavdeep Parhar return 0;
193fb93f5c4SNavdeep Parhar err4:
1945c2bacdeSNavdeep Parhar dma_free_coherent(rhp->ibdev.dma_device, cq->memsize, cq->queue,
1955c2bacdeSNavdeep Parhar dma_unmap_addr(cq, mapping));
196fb93f5c4SNavdeep Parhar err3:
197fb93f5c4SNavdeep Parhar kfree(cq->sw_queue);
198fb93f5c4SNavdeep Parhar err2:
199fb93f5c4SNavdeep Parhar c4iw_put_cqid(rdev, cq->cqid, uctx);
200fb93f5c4SNavdeep Parhar err1:
201fb93f5c4SNavdeep Parhar return ret;
202fb93f5c4SNavdeep Parhar }
203fb93f5c4SNavdeep Parhar
insert_recv_cqe(struct t4_wq * wq,struct t4_cq * cq)204fb93f5c4SNavdeep Parhar static void insert_recv_cqe(struct t4_wq *wq, struct t4_cq *cq)
205fb93f5c4SNavdeep Parhar {
206fb93f5c4SNavdeep Parhar struct t4_cqe cqe;
207fb93f5c4SNavdeep Parhar
208fb93f5c4SNavdeep Parhar CTR5(KTR_IW_CXGBE, "%s wq %p cq %p sw_cidx %u sw_pidx %u", __func__, wq,
209fb93f5c4SNavdeep Parhar cq, cq->sw_cidx, cq->sw_pidx);
210fb93f5c4SNavdeep Parhar memset(&cqe, 0, sizeof(cqe));
211fb93f5c4SNavdeep Parhar cqe.header = cpu_to_be32(V_CQE_STATUS(T4_ERR_SWFLUSH) |
212fb93f5c4SNavdeep Parhar V_CQE_OPCODE(FW_RI_SEND) |
213fb93f5c4SNavdeep Parhar V_CQE_TYPE(0) |
214fb93f5c4SNavdeep Parhar V_CQE_SWCQE(1) |
215fb93f5c4SNavdeep Parhar V_CQE_QPID(wq->sq.qid));
216fb93f5c4SNavdeep Parhar cqe.bits_type_ts = cpu_to_be64(V_CQE_GENBIT((u64)cq->gen));
217fb93f5c4SNavdeep Parhar cq->sw_queue[cq->sw_pidx] = cqe;
218fb93f5c4SNavdeep Parhar t4_swcq_produce(cq);
219fb93f5c4SNavdeep Parhar }
220fb93f5c4SNavdeep Parhar
c4iw_flush_rq(struct t4_wq * wq,struct t4_cq * cq,int count)221fb93f5c4SNavdeep Parhar int c4iw_flush_rq(struct t4_wq *wq, struct t4_cq *cq, int count)
222fb93f5c4SNavdeep Parhar {
223fb93f5c4SNavdeep Parhar int flushed = 0;
224fb93f5c4SNavdeep Parhar int in_use = wq->rq.in_use - count;
225fb93f5c4SNavdeep Parhar
226fb93f5c4SNavdeep Parhar BUG_ON(in_use < 0);
227fb93f5c4SNavdeep Parhar CTR5(KTR_IW_CXGBE, "%s wq %p cq %p rq.in_use %u skip count %u",
228fb93f5c4SNavdeep Parhar __func__, wq, cq, wq->rq.in_use, count);
229fb93f5c4SNavdeep Parhar while (in_use--) {
230fb93f5c4SNavdeep Parhar insert_recv_cqe(wq, cq);
231fb93f5c4SNavdeep Parhar flushed++;
232fb93f5c4SNavdeep Parhar }
233fb93f5c4SNavdeep Parhar return flushed;
234fb93f5c4SNavdeep Parhar }
235fb93f5c4SNavdeep Parhar
insert_sq_cqe(struct t4_wq * wq,struct t4_cq * cq,struct t4_swsqe * swcqe)236fb93f5c4SNavdeep Parhar static void insert_sq_cqe(struct t4_wq *wq, struct t4_cq *cq,
237fb93f5c4SNavdeep Parhar struct t4_swsqe *swcqe)
238fb93f5c4SNavdeep Parhar {
239fb93f5c4SNavdeep Parhar struct t4_cqe cqe;
240fb93f5c4SNavdeep Parhar
241fb93f5c4SNavdeep Parhar CTR5(KTR_IW_CXGBE, "%s wq %p cq %p sw_cidx %u sw_pidx %u", __func__, wq,
242fb93f5c4SNavdeep Parhar cq, cq->sw_cidx, cq->sw_pidx);
243fb93f5c4SNavdeep Parhar memset(&cqe, 0, sizeof(cqe));
244fb93f5c4SNavdeep Parhar cqe.header = cpu_to_be32(V_CQE_STATUS(T4_ERR_SWFLUSH) |
245fb93f5c4SNavdeep Parhar V_CQE_OPCODE(swcqe->opcode) |
246fb93f5c4SNavdeep Parhar V_CQE_TYPE(1) |
247fb93f5c4SNavdeep Parhar V_CQE_SWCQE(1) |
248fb93f5c4SNavdeep Parhar V_CQE_QPID(wq->sq.qid));
249fb93f5c4SNavdeep Parhar CQE_WRID_SQ_IDX(&cqe) = swcqe->idx;
250fb93f5c4SNavdeep Parhar cqe.bits_type_ts = cpu_to_be64(V_CQE_GENBIT((u64)cq->gen));
251fb93f5c4SNavdeep Parhar cq->sw_queue[cq->sw_pidx] = cqe;
252fb93f5c4SNavdeep Parhar t4_swcq_produce(cq);
253fb93f5c4SNavdeep Parhar }
254fb93f5c4SNavdeep Parhar
2555c2bacdeSNavdeep Parhar static void advance_oldest_read(struct t4_wq *wq);
2565c2bacdeSNavdeep Parhar
c4iw_flush_sq(struct c4iw_qp * qhp)2575c2bacdeSNavdeep Parhar int c4iw_flush_sq(struct c4iw_qp *qhp)
258fb93f5c4SNavdeep Parhar {
259fb93f5c4SNavdeep Parhar int flushed = 0;
2605c2bacdeSNavdeep Parhar struct t4_wq *wq = &qhp->wq;
2615c2bacdeSNavdeep Parhar struct c4iw_cq *chp = to_c4iw_cq(qhp->ibqp.send_cq);
2625c2bacdeSNavdeep Parhar struct t4_cq *cq = &chp->cq;
2635c2bacdeSNavdeep Parhar int idx;
2645c2bacdeSNavdeep Parhar struct t4_swsqe *swsqe;
265fb93f5c4SNavdeep Parhar
2665c2bacdeSNavdeep Parhar if (wq->sq.flush_cidx == -1)
2675c2bacdeSNavdeep Parhar wq->sq.flush_cidx = wq->sq.cidx;
2685c2bacdeSNavdeep Parhar idx = wq->sq.flush_cidx;
2695c2bacdeSNavdeep Parhar BUG_ON(idx >= wq->sq.size);
2705c2bacdeSNavdeep Parhar while (idx != wq->sq.pidx) {
2715c2bacdeSNavdeep Parhar swsqe = &wq->sq.sw_sq[idx];
2725c2bacdeSNavdeep Parhar BUG_ON(swsqe->flushed);
2735c2bacdeSNavdeep Parhar swsqe->flushed = 1;
274fb93f5c4SNavdeep Parhar insert_sq_cqe(wq, cq, swsqe);
2755c2bacdeSNavdeep Parhar if (wq->sq.oldest_read == swsqe) {
2765c2bacdeSNavdeep Parhar BUG_ON(swsqe->opcode != FW_RI_READ_REQ);
2775c2bacdeSNavdeep Parhar advance_oldest_read(wq);
278fb93f5c4SNavdeep Parhar }
2795c2bacdeSNavdeep Parhar flushed++;
2805c2bacdeSNavdeep Parhar if (++idx == wq->sq.size)
2815c2bacdeSNavdeep Parhar idx = 0;
2825c2bacdeSNavdeep Parhar }
2835c2bacdeSNavdeep Parhar wq->sq.flush_cidx += flushed;
2845c2bacdeSNavdeep Parhar if (wq->sq.flush_cidx >= wq->sq.size)
2855c2bacdeSNavdeep Parhar wq->sq.flush_cidx -= wq->sq.size;
286fb93f5c4SNavdeep Parhar return flushed;
287fb93f5c4SNavdeep Parhar }
288fb93f5c4SNavdeep Parhar
flush_completed_wrs(struct t4_wq * wq,struct t4_cq * cq)2895c2bacdeSNavdeep Parhar static void flush_completed_wrs(struct t4_wq *wq, struct t4_cq *cq)
2905c2bacdeSNavdeep Parhar {
2915c2bacdeSNavdeep Parhar struct t4_swsqe *swsqe;
2925c2bacdeSNavdeep Parhar int cidx;
2935c2bacdeSNavdeep Parhar
2945c2bacdeSNavdeep Parhar if (wq->sq.flush_cidx == -1)
2955c2bacdeSNavdeep Parhar wq->sq.flush_cidx = wq->sq.cidx;
2965c2bacdeSNavdeep Parhar cidx = wq->sq.flush_cidx;
2975c2bacdeSNavdeep Parhar BUG_ON(cidx > wq->sq.size);
2985c2bacdeSNavdeep Parhar
2995c2bacdeSNavdeep Parhar while (cidx != wq->sq.pidx) {
3005c2bacdeSNavdeep Parhar swsqe = &wq->sq.sw_sq[cidx];
3015c2bacdeSNavdeep Parhar if (!swsqe->signaled) {
3025c2bacdeSNavdeep Parhar if (++cidx == wq->sq.size)
3035c2bacdeSNavdeep Parhar cidx = 0;
3045c2bacdeSNavdeep Parhar } else if (swsqe->complete) {
3055c2bacdeSNavdeep Parhar
3065c2bacdeSNavdeep Parhar BUG_ON(swsqe->flushed);
3075c2bacdeSNavdeep Parhar
3085c2bacdeSNavdeep Parhar /*
3095c2bacdeSNavdeep Parhar * Insert this completed cqe into the swcq.
3105c2bacdeSNavdeep Parhar */
3115c2bacdeSNavdeep Parhar CTR3(KTR_IW_CXGBE,
3125c2bacdeSNavdeep Parhar "%s moving cqe into swcq sq idx %u cq idx %u\n",
3135c2bacdeSNavdeep Parhar __func__, cidx, cq->sw_pidx);
3145c2bacdeSNavdeep Parhar swsqe->cqe.header |= htonl(V_CQE_SWCQE(1));
3155c2bacdeSNavdeep Parhar cq->sw_queue[cq->sw_pidx] = swsqe->cqe;
3165c2bacdeSNavdeep Parhar t4_swcq_produce(cq);
3175c2bacdeSNavdeep Parhar swsqe->flushed = 1;
3185c2bacdeSNavdeep Parhar if (++cidx == wq->sq.size)
3195c2bacdeSNavdeep Parhar cidx = 0;
3205c2bacdeSNavdeep Parhar wq->sq.flush_cidx = cidx;
3215c2bacdeSNavdeep Parhar } else
3225c2bacdeSNavdeep Parhar break;
3235c2bacdeSNavdeep Parhar }
3245c2bacdeSNavdeep Parhar }
3255c2bacdeSNavdeep Parhar
create_read_req_cqe(struct t4_wq * wq,struct t4_cqe * hw_cqe,struct t4_cqe * read_cqe)3265c2bacdeSNavdeep Parhar static void create_read_req_cqe(struct t4_wq *wq, struct t4_cqe *hw_cqe,
3275c2bacdeSNavdeep Parhar struct t4_cqe *read_cqe)
3285c2bacdeSNavdeep Parhar {
3295c2bacdeSNavdeep Parhar read_cqe->u.scqe.cidx = wq->sq.oldest_read->idx;
3305c2bacdeSNavdeep Parhar read_cqe->len = htonl(wq->sq.oldest_read->read_len);
3315c2bacdeSNavdeep Parhar read_cqe->header = htonl(V_CQE_QPID(CQE_QPID(hw_cqe)) |
3325c2bacdeSNavdeep Parhar V_CQE_SWCQE(SW_CQE(hw_cqe)) |
3335c2bacdeSNavdeep Parhar V_CQE_OPCODE(FW_RI_READ_REQ) |
3345c2bacdeSNavdeep Parhar V_CQE_TYPE(1));
3355c2bacdeSNavdeep Parhar read_cqe->bits_type_ts = hw_cqe->bits_type_ts;
3365c2bacdeSNavdeep Parhar }
3375c2bacdeSNavdeep Parhar
advance_oldest_read(struct t4_wq * wq)3385c2bacdeSNavdeep Parhar static void advance_oldest_read(struct t4_wq *wq)
3395c2bacdeSNavdeep Parhar {
3405c2bacdeSNavdeep Parhar
3415c2bacdeSNavdeep Parhar u32 rptr = wq->sq.oldest_read - wq->sq.sw_sq + 1;
3425c2bacdeSNavdeep Parhar
3435c2bacdeSNavdeep Parhar if (rptr == wq->sq.size)
3445c2bacdeSNavdeep Parhar rptr = 0;
3455c2bacdeSNavdeep Parhar while (rptr != wq->sq.pidx) {
3465c2bacdeSNavdeep Parhar wq->sq.oldest_read = &wq->sq.sw_sq[rptr];
3475c2bacdeSNavdeep Parhar
3485c2bacdeSNavdeep Parhar if (wq->sq.oldest_read->opcode == FW_RI_READ_REQ)
3495c2bacdeSNavdeep Parhar return;
3505c2bacdeSNavdeep Parhar if (++rptr == wq->sq.size)
3515c2bacdeSNavdeep Parhar rptr = 0;
3525c2bacdeSNavdeep Parhar }
3535c2bacdeSNavdeep Parhar wq->sq.oldest_read = NULL;
3545c2bacdeSNavdeep Parhar }
3555c2bacdeSNavdeep Parhar
356fb93f5c4SNavdeep Parhar /*
357fb93f5c4SNavdeep Parhar * Move all CQEs from the HWCQ into the SWCQ.
3585c2bacdeSNavdeep Parhar * Deal with out-of-order and/or completions that complete
3595c2bacdeSNavdeep Parhar * prior unsignalled WRs.
360fb93f5c4SNavdeep Parhar */
c4iw_flush_hw_cq(struct c4iw_cq * chp)3615c2bacdeSNavdeep Parhar void c4iw_flush_hw_cq(struct c4iw_cq *chp)
362fb93f5c4SNavdeep Parhar {
3635c2bacdeSNavdeep Parhar struct t4_cqe *hw_cqe, *swcqe, read_cqe;
3645c2bacdeSNavdeep Parhar struct c4iw_qp *qhp;
3655c2bacdeSNavdeep Parhar struct t4_swsqe *swsqe;
366fb93f5c4SNavdeep Parhar int ret;
367fb93f5c4SNavdeep Parhar
3685c2bacdeSNavdeep Parhar CTR3(KTR_IW_CXGBE, "%s cq %p cqid 0x%x", __func__, &chp->cq,
3695c2bacdeSNavdeep Parhar chp->cq.cqid);
3705c2bacdeSNavdeep Parhar ret = t4_next_hw_cqe(&chp->cq, &hw_cqe);
3715c2bacdeSNavdeep Parhar
3725c2bacdeSNavdeep Parhar /*
3735c2bacdeSNavdeep Parhar * This logic is similar to poll_cq(), but not quite the same
3745c2bacdeSNavdeep Parhar * unfortunately. Need to move pertinent HW CQEs to the SW CQ but
3755c2bacdeSNavdeep Parhar * also do any translation magic that poll_cq() normally does.
3765c2bacdeSNavdeep Parhar */
377fb93f5c4SNavdeep Parhar while (!ret) {
3785c2bacdeSNavdeep Parhar qhp = get_qhp(chp->rhp, CQE_QPID(hw_cqe));
3795c2bacdeSNavdeep Parhar
3805c2bacdeSNavdeep Parhar /*
3815c2bacdeSNavdeep Parhar * drop CQEs with no associated QP
3825c2bacdeSNavdeep Parhar */
3835c2bacdeSNavdeep Parhar if (qhp == NULL)
3845c2bacdeSNavdeep Parhar goto next_cqe;
3855c2bacdeSNavdeep Parhar
3865c2bacdeSNavdeep Parhar if (CQE_OPCODE(hw_cqe) == FW_RI_TERMINATE)
3875c2bacdeSNavdeep Parhar goto next_cqe;
3885c2bacdeSNavdeep Parhar
3895c2bacdeSNavdeep Parhar if (CQE_OPCODE(hw_cqe) == FW_RI_READ_RESP) {
3905c2bacdeSNavdeep Parhar
3915c2bacdeSNavdeep Parhar /* If we have reached here because of async
3925c2bacdeSNavdeep Parhar * event or other error, and have egress error
3935c2bacdeSNavdeep Parhar * then drop
3945c2bacdeSNavdeep Parhar */
3955c2bacdeSNavdeep Parhar if (CQE_TYPE(hw_cqe) == 1)
3965c2bacdeSNavdeep Parhar goto next_cqe;
3975c2bacdeSNavdeep Parhar
3985c2bacdeSNavdeep Parhar /* drop peer2peer RTR reads.
3995c2bacdeSNavdeep Parhar */
4005c2bacdeSNavdeep Parhar if (CQE_WRID_STAG(hw_cqe) == 1)
4015c2bacdeSNavdeep Parhar goto next_cqe;
4025c2bacdeSNavdeep Parhar
4035c2bacdeSNavdeep Parhar /*
4045c2bacdeSNavdeep Parhar * Eat completions for unsignaled read WRs.
4055c2bacdeSNavdeep Parhar */
4065c2bacdeSNavdeep Parhar if (!qhp->wq.sq.oldest_read->signaled) {
4075c2bacdeSNavdeep Parhar advance_oldest_read(&qhp->wq);
4085c2bacdeSNavdeep Parhar goto next_cqe;
4095c2bacdeSNavdeep Parhar }
4105c2bacdeSNavdeep Parhar
4115c2bacdeSNavdeep Parhar /*
4125c2bacdeSNavdeep Parhar * Don't write to the HWCQ, create a new read req CQE
4135c2bacdeSNavdeep Parhar * in local memory and move it into the swcq.
4145c2bacdeSNavdeep Parhar */
4155c2bacdeSNavdeep Parhar create_read_req_cqe(&qhp->wq, hw_cqe, &read_cqe);
4165c2bacdeSNavdeep Parhar hw_cqe = &read_cqe;
4175c2bacdeSNavdeep Parhar advance_oldest_read(&qhp->wq);
4185c2bacdeSNavdeep Parhar }
4195c2bacdeSNavdeep Parhar
4205c2bacdeSNavdeep Parhar /* if its a SQ completion, then do the magic to move all the
4215c2bacdeSNavdeep Parhar * unsignaled and now in-order completions into the swcq.
4225c2bacdeSNavdeep Parhar */
4235c2bacdeSNavdeep Parhar if (SQ_TYPE(hw_cqe)) {
4245c2bacdeSNavdeep Parhar swsqe = &qhp->wq.sq.sw_sq[CQE_WRID_SQ_IDX(hw_cqe)];
4255c2bacdeSNavdeep Parhar swsqe->cqe = *hw_cqe;
4265c2bacdeSNavdeep Parhar swsqe->complete = 1;
4275c2bacdeSNavdeep Parhar flush_completed_wrs(&qhp->wq, &chp->cq);
4285c2bacdeSNavdeep Parhar } else {
4295c2bacdeSNavdeep Parhar swcqe = &chp->cq.sw_queue[chp->cq.sw_pidx];
4305c2bacdeSNavdeep Parhar *swcqe = *hw_cqe;
431fb93f5c4SNavdeep Parhar swcqe->header |= cpu_to_be32(V_CQE_SWCQE(1));
4325c2bacdeSNavdeep Parhar t4_swcq_produce(&chp->cq);
4335c2bacdeSNavdeep Parhar }
4345c2bacdeSNavdeep Parhar next_cqe:
4355c2bacdeSNavdeep Parhar t4_hwcq_consume(&chp->cq);
4365c2bacdeSNavdeep Parhar ret = t4_next_hw_cqe(&chp->cq, &hw_cqe);
437fb93f5c4SNavdeep Parhar }
438fb93f5c4SNavdeep Parhar }
439fb93f5c4SNavdeep Parhar
cqe_completes_wr(struct t4_cqe * cqe,struct t4_wq * wq)440fb93f5c4SNavdeep Parhar static int cqe_completes_wr(struct t4_cqe *cqe, struct t4_wq *wq)
441fb93f5c4SNavdeep Parhar {
442fb93f5c4SNavdeep Parhar if (CQE_OPCODE(cqe) == FW_RI_TERMINATE)
443fb93f5c4SNavdeep Parhar return 0;
444fb93f5c4SNavdeep Parhar
445fb93f5c4SNavdeep Parhar if ((CQE_OPCODE(cqe) == FW_RI_RDMA_WRITE) && RQ_TYPE(cqe))
446fb93f5c4SNavdeep Parhar return 0;
447fb93f5c4SNavdeep Parhar
448fb93f5c4SNavdeep Parhar if ((CQE_OPCODE(cqe) == FW_RI_READ_RESP) && SQ_TYPE(cqe))
449fb93f5c4SNavdeep Parhar return 0;
450fb93f5c4SNavdeep Parhar
451fb93f5c4SNavdeep Parhar if (CQE_SEND_OPCODE(cqe) && RQ_TYPE(cqe) && t4_rq_empty(wq))
452fb93f5c4SNavdeep Parhar return 0;
453fb93f5c4SNavdeep Parhar return 1;
454fb93f5c4SNavdeep Parhar }
455fb93f5c4SNavdeep Parhar
c4iw_count_rcqes(struct t4_cq * cq,struct t4_wq * wq,int * count)456fb93f5c4SNavdeep Parhar void c4iw_count_rcqes(struct t4_cq *cq, struct t4_wq *wq, int *count)
457fb93f5c4SNavdeep Parhar {
458fb93f5c4SNavdeep Parhar struct t4_cqe *cqe;
459fb93f5c4SNavdeep Parhar u32 ptr;
460fb93f5c4SNavdeep Parhar
461fb93f5c4SNavdeep Parhar *count = 0;
462fb93f5c4SNavdeep Parhar CTR2(KTR_IW_CXGBE, "%s count zero %d", __func__, *count);
463fb93f5c4SNavdeep Parhar ptr = cq->sw_cidx;
464fb93f5c4SNavdeep Parhar while (ptr != cq->sw_pidx) {
465fb93f5c4SNavdeep Parhar cqe = &cq->sw_queue[ptr];
466fb93f5c4SNavdeep Parhar if (RQ_TYPE(cqe) && (CQE_OPCODE(cqe) != FW_RI_READ_RESP) &&
467fb93f5c4SNavdeep Parhar (CQE_QPID(cqe) == wq->sq.qid) && cqe_completes_wr(cqe, wq))
468fb93f5c4SNavdeep Parhar (*count)++;
469fb93f5c4SNavdeep Parhar if (++ptr == cq->size)
470fb93f5c4SNavdeep Parhar ptr = 0;
471fb93f5c4SNavdeep Parhar }
472fb93f5c4SNavdeep Parhar CTR3(KTR_IW_CXGBE, "%s cq %p count %d", __func__, cq, *count);
473fb93f5c4SNavdeep Parhar }
474fb93f5c4SNavdeep Parhar
475fb93f5c4SNavdeep Parhar /*
476fb93f5c4SNavdeep Parhar * poll_cq
477fb93f5c4SNavdeep Parhar *
478fb93f5c4SNavdeep Parhar * Caller must:
479fb93f5c4SNavdeep Parhar * check the validity of the first CQE,
480fb93f5c4SNavdeep Parhar * supply the wq assicated with the qpid.
481fb93f5c4SNavdeep Parhar *
482fb93f5c4SNavdeep Parhar * credit: cq credit to return to sge.
483fb93f5c4SNavdeep Parhar * cqe_flushed: 1 iff the CQE is flushed.
484fb93f5c4SNavdeep Parhar * cqe: copy of the polled CQE.
485fb93f5c4SNavdeep Parhar *
486fb93f5c4SNavdeep Parhar * return value:
487fb93f5c4SNavdeep Parhar * 0 CQE returned ok.
488fb93f5c4SNavdeep Parhar * -EAGAIN CQE skipped, try again.
489fb93f5c4SNavdeep Parhar * -EOVERFLOW CQ overflow detected.
490fb93f5c4SNavdeep Parhar */
poll_cq(struct t4_wq * wq,struct t4_cq * cq,struct t4_cqe * cqe,u8 * cqe_flushed,u64 * cookie,u32 * credit)491fb93f5c4SNavdeep Parhar static int poll_cq(struct t4_wq *wq, struct t4_cq *cq, struct t4_cqe *cqe,
492fb93f5c4SNavdeep Parhar u8 *cqe_flushed, u64 *cookie, u32 *credit)
493fb93f5c4SNavdeep Parhar {
494fb93f5c4SNavdeep Parhar int ret = 0;
495fb93f5c4SNavdeep Parhar struct t4_cqe *hw_cqe, read_cqe;
496fb93f5c4SNavdeep Parhar
497fb93f5c4SNavdeep Parhar *cqe_flushed = 0;
498fb93f5c4SNavdeep Parhar *credit = 0;
499fb93f5c4SNavdeep Parhar ret = t4_next_cqe(cq, &hw_cqe);
500fb93f5c4SNavdeep Parhar if (ret)
501fb93f5c4SNavdeep Parhar return ret;
502fb93f5c4SNavdeep Parhar
503fb93f5c4SNavdeep Parhar CTR6(KTR_IW_CXGBE,
504fb93f5c4SNavdeep Parhar "%s CQE OVF %u qpid 0x%0x genbit %u type %u status 0x%0x", __func__,
505fb93f5c4SNavdeep Parhar CQE_OVFBIT(hw_cqe), CQE_QPID(hw_cqe), CQE_GENBIT(hw_cqe),
506fb93f5c4SNavdeep Parhar CQE_TYPE(hw_cqe), CQE_STATUS(hw_cqe));
507fb93f5c4SNavdeep Parhar CTR5(KTR_IW_CXGBE,
508fb93f5c4SNavdeep Parhar "%s opcode 0x%0x len 0x%0x wrid_hi_stag 0x%x wrid_low_msn 0x%x",
509fb93f5c4SNavdeep Parhar __func__, CQE_OPCODE(hw_cqe), CQE_LEN(hw_cqe), CQE_WRID_HI(hw_cqe),
510fb93f5c4SNavdeep Parhar CQE_WRID_LOW(hw_cqe));
511fb93f5c4SNavdeep Parhar
512fb93f5c4SNavdeep Parhar /*
513fb93f5c4SNavdeep Parhar * skip cqe's not affiliated with a QP.
514fb93f5c4SNavdeep Parhar */
515fb93f5c4SNavdeep Parhar if (wq == NULL) {
516fb93f5c4SNavdeep Parhar ret = -EAGAIN;
517fb93f5c4SNavdeep Parhar goto skip_cqe;
518fb93f5c4SNavdeep Parhar }
519fb93f5c4SNavdeep Parhar
520fb93f5c4SNavdeep Parhar /*
5215c2bacdeSNavdeep Parhar * skip hw cqe's if the wq is flushed.
5225c2bacdeSNavdeep Parhar */
5235c2bacdeSNavdeep Parhar if (wq->flushed && !SW_CQE(hw_cqe)) {
5245c2bacdeSNavdeep Parhar ret = -EAGAIN;
5255c2bacdeSNavdeep Parhar goto skip_cqe;
5265c2bacdeSNavdeep Parhar }
5275c2bacdeSNavdeep Parhar
5285c2bacdeSNavdeep Parhar /*
5295c2bacdeSNavdeep Parhar * skip TERMINATE cqes...
5305c2bacdeSNavdeep Parhar */
5315c2bacdeSNavdeep Parhar if (CQE_OPCODE(hw_cqe) == FW_RI_TERMINATE) {
5325c2bacdeSNavdeep Parhar ret = -EAGAIN;
5335c2bacdeSNavdeep Parhar goto skip_cqe;
5345c2bacdeSNavdeep Parhar }
5355c2bacdeSNavdeep Parhar
5365c2bacdeSNavdeep Parhar /*
537401032c6SNavdeep Parhar * Special cqe for drain WR completions...
538401032c6SNavdeep Parhar */
539401032c6SNavdeep Parhar if (CQE_OPCODE(hw_cqe) == C4IW_DRAIN_OPCODE) {
540401032c6SNavdeep Parhar *cookie = CQE_DRAIN_COOKIE(hw_cqe);
541401032c6SNavdeep Parhar *cqe = *hw_cqe;
542401032c6SNavdeep Parhar goto skip_cqe;
543401032c6SNavdeep Parhar }
544401032c6SNavdeep Parhar
545401032c6SNavdeep Parhar /*
546fb93f5c4SNavdeep Parhar * Gotta tweak READ completions:
547fb93f5c4SNavdeep Parhar * 1) the cqe doesn't contain the sq_wptr from the wr.
548fb93f5c4SNavdeep Parhar * 2) opcode not reflected from the wr.
549fb93f5c4SNavdeep Parhar * 3) read_len not reflected from the wr.
550fb93f5c4SNavdeep Parhar * 4) cq_type is RQ_TYPE not SQ_TYPE.
551fb93f5c4SNavdeep Parhar */
552fb93f5c4SNavdeep Parhar if (RQ_TYPE(hw_cqe) && (CQE_OPCODE(hw_cqe) == FW_RI_READ_RESP)) {
553fb93f5c4SNavdeep Parhar
5545c2bacdeSNavdeep Parhar /* If we have reached here because of async
5555c2bacdeSNavdeep Parhar * event or other error, and have egress error
5565c2bacdeSNavdeep Parhar * then drop
5575c2bacdeSNavdeep Parhar */
5585c2bacdeSNavdeep Parhar if (CQE_TYPE(hw_cqe) == 1) {
5595c2bacdeSNavdeep Parhar if (CQE_STATUS(hw_cqe))
5605c2bacdeSNavdeep Parhar t4_set_wq_in_error(wq);
5615c2bacdeSNavdeep Parhar ret = -EAGAIN;
5625c2bacdeSNavdeep Parhar goto skip_cqe;
5635c2bacdeSNavdeep Parhar }
5645c2bacdeSNavdeep Parhar
5655c2bacdeSNavdeep Parhar /* If this is an unsolicited read response, then the read
566fb93f5c4SNavdeep Parhar * was generated by the kernel driver as part of peer-2-peer
567fb93f5c4SNavdeep Parhar * connection setup. So ignore the completion.
568fb93f5c4SNavdeep Parhar */
5695c2bacdeSNavdeep Parhar if (CQE_WRID_STAG(hw_cqe) == 1) {
570fb93f5c4SNavdeep Parhar if (CQE_STATUS(hw_cqe))
571fb93f5c4SNavdeep Parhar t4_set_wq_in_error(wq);
572fb93f5c4SNavdeep Parhar ret = -EAGAIN;
573fb93f5c4SNavdeep Parhar goto skip_cqe;
574fb93f5c4SNavdeep Parhar }
575fb93f5c4SNavdeep Parhar
576fb93f5c4SNavdeep Parhar /*
5775c2bacdeSNavdeep Parhar * Eat completions for unsignaled read WRs.
5785c2bacdeSNavdeep Parhar */
5795c2bacdeSNavdeep Parhar if (!wq->sq.oldest_read->signaled) {
5805c2bacdeSNavdeep Parhar advance_oldest_read(wq);
5815c2bacdeSNavdeep Parhar ret = -EAGAIN;
5825c2bacdeSNavdeep Parhar goto skip_cqe;
5835c2bacdeSNavdeep Parhar }
5845c2bacdeSNavdeep Parhar
5855c2bacdeSNavdeep Parhar /*
586fb93f5c4SNavdeep Parhar * Don't write to the HWCQ, so create a new read req CQE
587fb93f5c4SNavdeep Parhar * in local memory.
588fb93f5c4SNavdeep Parhar */
589fb93f5c4SNavdeep Parhar create_read_req_cqe(wq, hw_cqe, &read_cqe);
590fb93f5c4SNavdeep Parhar hw_cqe = &read_cqe;
591fb93f5c4SNavdeep Parhar advance_oldest_read(wq);
592fb93f5c4SNavdeep Parhar }
593fb93f5c4SNavdeep Parhar
594fb93f5c4SNavdeep Parhar if (CQE_STATUS(hw_cqe) || t4_wq_in_error(wq)) {
5955c2bacdeSNavdeep Parhar *cqe_flushed = (CQE_STATUS(hw_cqe) == T4_ERR_SWFLUSH);
596fb93f5c4SNavdeep Parhar t4_set_wq_in_error(wq);
597fb93f5c4SNavdeep Parhar }
598fb93f5c4SNavdeep Parhar
599fb93f5c4SNavdeep Parhar /*
600fb93f5c4SNavdeep Parhar * RECV completion.
601fb93f5c4SNavdeep Parhar */
602fb93f5c4SNavdeep Parhar if (RQ_TYPE(hw_cqe)) {
603fb93f5c4SNavdeep Parhar
604fb93f5c4SNavdeep Parhar /*
605fb93f5c4SNavdeep Parhar * HW only validates 4 bits of MSN. So we must validate that
606fb93f5c4SNavdeep Parhar * the MSN in the SEND is the next expected MSN. If its not,
607fb93f5c4SNavdeep Parhar * then we complete this with T4_ERR_MSN and mark the wq in
608fb93f5c4SNavdeep Parhar * error.
609fb93f5c4SNavdeep Parhar */
610fb93f5c4SNavdeep Parhar
611fb93f5c4SNavdeep Parhar if (t4_rq_empty(wq)) {
612fb93f5c4SNavdeep Parhar t4_set_wq_in_error(wq);
613fb93f5c4SNavdeep Parhar ret = -EAGAIN;
614fb93f5c4SNavdeep Parhar goto skip_cqe;
615fb93f5c4SNavdeep Parhar }
616fb93f5c4SNavdeep Parhar if (unlikely((CQE_WRID_MSN(hw_cqe) != (wq->rq.msn)))) {
617fb93f5c4SNavdeep Parhar t4_set_wq_in_error(wq);
618fb93f5c4SNavdeep Parhar hw_cqe->header |= htonl(V_CQE_STATUS(T4_ERR_MSN));
619fb93f5c4SNavdeep Parhar goto proc_cqe;
620fb93f5c4SNavdeep Parhar }
621fb93f5c4SNavdeep Parhar goto proc_cqe;
622fb93f5c4SNavdeep Parhar }
623fb93f5c4SNavdeep Parhar
624fb93f5c4SNavdeep Parhar /*
625fb93f5c4SNavdeep Parhar * If we get here its a send completion.
626fb93f5c4SNavdeep Parhar *
627fb93f5c4SNavdeep Parhar * Handle out of order completion. These get stuffed
628fb93f5c4SNavdeep Parhar * in the SW SQ. Then the SW SQ is walked to move any
629fb93f5c4SNavdeep Parhar * now in-order completions into the SW CQ. This handles
630fb93f5c4SNavdeep Parhar * 2 cases:
631fb93f5c4SNavdeep Parhar * 1) reaping unsignaled WRs when the first subsequent
632fb93f5c4SNavdeep Parhar * signaled WR is completed.
633fb93f5c4SNavdeep Parhar * 2) out of order read completions.
634fb93f5c4SNavdeep Parhar */
635fb93f5c4SNavdeep Parhar if (!SW_CQE(hw_cqe) && (CQE_WRID_SQ_IDX(hw_cqe) != wq->sq.cidx)) {
636fb93f5c4SNavdeep Parhar struct t4_swsqe *swsqe;
637fb93f5c4SNavdeep Parhar
638fb93f5c4SNavdeep Parhar CTR2(KTR_IW_CXGBE,
639fb93f5c4SNavdeep Parhar "%s out of order completion going in sw_sq at idx %u",
640fb93f5c4SNavdeep Parhar __func__, CQE_WRID_SQ_IDX(hw_cqe));
641fb93f5c4SNavdeep Parhar swsqe = &wq->sq.sw_sq[CQE_WRID_SQ_IDX(hw_cqe)];
642fb93f5c4SNavdeep Parhar swsqe->cqe = *hw_cqe;
643fb93f5c4SNavdeep Parhar swsqe->complete = 1;
644fb93f5c4SNavdeep Parhar ret = -EAGAIN;
645fb93f5c4SNavdeep Parhar goto flush_wq;
646fb93f5c4SNavdeep Parhar }
647fb93f5c4SNavdeep Parhar
648fb93f5c4SNavdeep Parhar proc_cqe:
649fb93f5c4SNavdeep Parhar *cqe = *hw_cqe;
650fb93f5c4SNavdeep Parhar
651fb93f5c4SNavdeep Parhar /*
652fb93f5c4SNavdeep Parhar * Reap the associated WR(s) that are freed up with this
653fb93f5c4SNavdeep Parhar * completion.
654fb93f5c4SNavdeep Parhar */
655fb93f5c4SNavdeep Parhar if (SQ_TYPE(hw_cqe)) {
6565c2bacdeSNavdeep Parhar int idx = CQE_WRID_SQ_IDX(hw_cqe);
6575c2bacdeSNavdeep Parhar BUG_ON(idx >= wq->sq.size);
6585c2bacdeSNavdeep Parhar
6595c2bacdeSNavdeep Parhar /*
6605c2bacdeSNavdeep Parhar * Account for any unsignaled completions completed by
6615c2bacdeSNavdeep Parhar * this signaled completion. In this case, cidx points
6625c2bacdeSNavdeep Parhar * to the first unsignaled one, and idx points to the
6635c2bacdeSNavdeep Parhar * signaled one. So adjust in_use based on this delta.
6645c2bacdeSNavdeep Parhar * if this is not completing any unsigned wrs, then the
6655c2bacdeSNavdeep Parhar * delta will be 0. Handle wrapping also!
6665c2bacdeSNavdeep Parhar */
6675c2bacdeSNavdeep Parhar if (idx < wq->sq.cidx)
6685c2bacdeSNavdeep Parhar wq->sq.in_use -= wq->sq.size + idx - wq->sq.cidx;
6695c2bacdeSNavdeep Parhar else
6705c2bacdeSNavdeep Parhar wq->sq.in_use -= idx - wq->sq.cidx;
6715c2bacdeSNavdeep Parhar BUG_ON(wq->sq.in_use <= 0 && wq->sq.in_use >= wq->sq.size);
6725c2bacdeSNavdeep Parhar
6735c2bacdeSNavdeep Parhar wq->sq.cidx = (uint16_t)idx;
6746bb03465SNavdeep Parhar CTR2(KTR_IW_CXGBE, "%s completing sq idx %u",
675fb93f5c4SNavdeep Parhar __func__, wq->sq.cidx);
676fb93f5c4SNavdeep Parhar *cookie = wq->sq.sw_sq[wq->sq.cidx].wr_id;
677fb93f5c4SNavdeep Parhar t4_sq_consume(wq);
678fb93f5c4SNavdeep Parhar } else {
679fb93f5c4SNavdeep Parhar CTR2(KTR_IW_CXGBE, "%s completing rq idx %u",
680fb93f5c4SNavdeep Parhar __func__, wq->rq.cidx);
681fb93f5c4SNavdeep Parhar *cookie = wq->rq.sw_rq[wq->rq.cidx].wr_id;
682fb93f5c4SNavdeep Parhar BUG_ON(t4_rq_empty(wq));
683fb93f5c4SNavdeep Parhar t4_rq_consume(wq);
6845c2bacdeSNavdeep Parhar goto skip_cqe;
685fb93f5c4SNavdeep Parhar }
686fb93f5c4SNavdeep Parhar
687fb93f5c4SNavdeep Parhar flush_wq:
688fb93f5c4SNavdeep Parhar /*
689fb93f5c4SNavdeep Parhar * Flush any completed cqes that are now in-order.
690fb93f5c4SNavdeep Parhar */
691fb93f5c4SNavdeep Parhar flush_completed_wrs(wq, cq);
692fb93f5c4SNavdeep Parhar
693fb93f5c4SNavdeep Parhar skip_cqe:
694fb93f5c4SNavdeep Parhar if (SW_CQE(hw_cqe)) {
695fb93f5c4SNavdeep Parhar CTR4(KTR_IW_CXGBE, "%s cq %p cqid 0x%x skip sw cqe cidx %u",
696fb93f5c4SNavdeep Parhar __func__, cq, cq->cqid, cq->sw_cidx);
697fb93f5c4SNavdeep Parhar t4_swcq_consume(cq);
698fb93f5c4SNavdeep Parhar } else {
699fb93f5c4SNavdeep Parhar CTR4(KTR_IW_CXGBE, "%s cq %p cqid 0x%x skip hw cqe cidx %u",
700fb93f5c4SNavdeep Parhar __func__, cq, cq->cqid, cq->cidx);
701fb93f5c4SNavdeep Parhar t4_hwcq_consume(cq);
702fb93f5c4SNavdeep Parhar }
703fb93f5c4SNavdeep Parhar return ret;
704fb93f5c4SNavdeep Parhar }
705fb93f5c4SNavdeep Parhar
706fb93f5c4SNavdeep Parhar /*
707fb93f5c4SNavdeep Parhar * Get one cq entry from c4iw and map it to openib.
708fb93f5c4SNavdeep Parhar *
709fb93f5c4SNavdeep Parhar * Returns:
710fb93f5c4SNavdeep Parhar * 0 cqe returned
711fb93f5c4SNavdeep Parhar * -ENODATA EMPTY;
712fb93f5c4SNavdeep Parhar * -EAGAIN caller must try again
713fb93f5c4SNavdeep Parhar * any other -errno fatal error
714fb93f5c4SNavdeep Parhar */
c4iw_poll_cq_one(struct c4iw_cq * chp,struct ib_wc * wc)715fb93f5c4SNavdeep Parhar static int c4iw_poll_cq_one(struct c4iw_cq *chp, struct ib_wc *wc)
716fb93f5c4SNavdeep Parhar {
717fb93f5c4SNavdeep Parhar struct c4iw_qp *qhp = NULL;
718fb93f5c4SNavdeep Parhar struct t4_cqe cqe = {0, 0}, *rd_cqe;
719fb93f5c4SNavdeep Parhar struct t4_wq *wq;
720fb93f5c4SNavdeep Parhar u32 credit = 0;
721fb93f5c4SNavdeep Parhar u8 cqe_flushed;
722fb93f5c4SNavdeep Parhar u64 cookie = 0;
723fb93f5c4SNavdeep Parhar int ret;
724fb93f5c4SNavdeep Parhar
725fb93f5c4SNavdeep Parhar ret = t4_next_cqe(&chp->cq, &rd_cqe);
726fb93f5c4SNavdeep Parhar
727fb93f5c4SNavdeep Parhar if (ret)
728fb93f5c4SNavdeep Parhar return ret;
729fb93f5c4SNavdeep Parhar
730fb93f5c4SNavdeep Parhar qhp = get_qhp(chp->rhp, CQE_QPID(rd_cqe));
731fb93f5c4SNavdeep Parhar if (!qhp)
732fb93f5c4SNavdeep Parhar wq = NULL;
733fb93f5c4SNavdeep Parhar else {
734fb93f5c4SNavdeep Parhar spin_lock(&qhp->lock);
735fb93f5c4SNavdeep Parhar wq = &(qhp->wq);
736fb93f5c4SNavdeep Parhar }
737fb93f5c4SNavdeep Parhar ret = poll_cq(wq, &(chp->cq), &cqe, &cqe_flushed, &cookie, &credit);
738fb93f5c4SNavdeep Parhar if (ret)
739fb93f5c4SNavdeep Parhar goto out;
740fb93f5c4SNavdeep Parhar
741fb93f5c4SNavdeep Parhar wc->wr_id = cookie;
742fb93f5c4SNavdeep Parhar wc->qp = &qhp->ibqp;
743fb93f5c4SNavdeep Parhar wc->vendor_err = CQE_STATUS(&cqe);
744fb93f5c4SNavdeep Parhar wc->wc_flags = 0;
745fb93f5c4SNavdeep Parhar
746fb93f5c4SNavdeep Parhar CTR5(KTR_IW_CXGBE, "%s qpid 0x%x type %d opcode %d status 0x%x",
747fb93f5c4SNavdeep Parhar __func__, CQE_QPID(&cqe), CQE_TYPE(&cqe), CQE_OPCODE(&cqe),
748fb93f5c4SNavdeep Parhar CQE_STATUS(&cqe));
749fb93f5c4SNavdeep Parhar CTR5(KTR_IW_CXGBE, "%s len %u wrid hi 0x%x lo 0x%x cookie 0x%llx",
750fb93f5c4SNavdeep Parhar __func__, CQE_LEN(&cqe), CQE_WRID_HI(&cqe), CQE_WRID_LOW(&cqe),
751fb93f5c4SNavdeep Parhar (unsigned long long)cookie);
752fb93f5c4SNavdeep Parhar
753fb93f5c4SNavdeep Parhar if (CQE_TYPE(&cqe) == 0) {
754fb93f5c4SNavdeep Parhar if (!CQE_STATUS(&cqe))
755fb93f5c4SNavdeep Parhar wc->byte_len = CQE_LEN(&cqe);
756fb93f5c4SNavdeep Parhar else
757fb93f5c4SNavdeep Parhar wc->byte_len = 0;
758fb93f5c4SNavdeep Parhar wc->opcode = IB_WC_RECV;
759fb93f5c4SNavdeep Parhar if (CQE_OPCODE(&cqe) == FW_RI_SEND_WITH_INV ||
760fb93f5c4SNavdeep Parhar CQE_OPCODE(&cqe) == FW_RI_SEND_WITH_SE_INV) {
761fb93f5c4SNavdeep Parhar wc->ex.invalidate_rkey = CQE_WRID_STAG(&cqe);
762fb93f5c4SNavdeep Parhar wc->wc_flags |= IB_WC_WITH_INVALIDATE;
7635c2bacdeSNavdeep Parhar c4iw_invalidate_mr(qhp->rhp, wc->ex.invalidate_rkey);
764fb93f5c4SNavdeep Parhar }
765fb93f5c4SNavdeep Parhar } else {
766fb93f5c4SNavdeep Parhar switch (CQE_OPCODE(&cqe)) {
767fb93f5c4SNavdeep Parhar case FW_RI_RDMA_WRITE:
768fb93f5c4SNavdeep Parhar wc->opcode = IB_WC_RDMA_WRITE;
769fb93f5c4SNavdeep Parhar break;
770fb93f5c4SNavdeep Parhar case FW_RI_READ_REQ:
771fb93f5c4SNavdeep Parhar wc->opcode = IB_WC_RDMA_READ;
772fb93f5c4SNavdeep Parhar wc->byte_len = CQE_LEN(&cqe);
773fb93f5c4SNavdeep Parhar break;
774fb93f5c4SNavdeep Parhar case FW_RI_SEND_WITH_INV:
775fb93f5c4SNavdeep Parhar case FW_RI_SEND_WITH_SE_INV:
776fb93f5c4SNavdeep Parhar wc->opcode = IB_WC_SEND;
777fb93f5c4SNavdeep Parhar wc->wc_flags |= IB_WC_WITH_INVALIDATE;
778fb93f5c4SNavdeep Parhar break;
779fb93f5c4SNavdeep Parhar case FW_RI_SEND:
780fb93f5c4SNavdeep Parhar case FW_RI_SEND_WITH_SE:
781fb93f5c4SNavdeep Parhar wc->opcode = IB_WC_SEND;
782fb93f5c4SNavdeep Parhar break;
783fb93f5c4SNavdeep Parhar case FW_RI_LOCAL_INV:
784fb93f5c4SNavdeep Parhar wc->opcode = IB_WC_LOCAL_INV;
785fb93f5c4SNavdeep Parhar break;
786fb93f5c4SNavdeep Parhar case FW_RI_FAST_REGISTER:
7875c2bacdeSNavdeep Parhar wc->opcode = IB_WC_REG_MR;
7885c2bacdeSNavdeep Parhar
7895c2bacdeSNavdeep Parhar /* Invalidate the MR if the fastreg failed */
7905c2bacdeSNavdeep Parhar if (CQE_STATUS(&cqe) != T4_ERR_SUCCESS)
7915c2bacdeSNavdeep Parhar c4iw_invalidate_mr(qhp->rhp,
7925c2bacdeSNavdeep Parhar CQE_WRID_FR_STAG(&cqe));
793fb93f5c4SNavdeep Parhar break;
794401032c6SNavdeep Parhar case C4IW_DRAIN_OPCODE:
795401032c6SNavdeep Parhar wc->opcode = IB_WC_SEND;
796401032c6SNavdeep Parhar break;
797fb93f5c4SNavdeep Parhar default:
798fb93f5c4SNavdeep Parhar printf("Unexpected opcode %d "
799fb93f5c4SNavdeep Parhar "in the CQE received for QPID = 0x%0x\n",
800fb93f5c4SNavdeep Parhar CQE_OPCODE(&cqe), CQE_QPID(&cqe));
801fb93f5c4SNavdeep Parhar ret = -EINVAL;
802fb93f5c4SNavdeep Parhar goto out;
803fb93f5c4SNavdeep Parhar }
804fb93f5c4SNavdeep Parhar }
805fb93f5c4SNavdeep Parhar
806fb93f5c4SNavdeep Parhar if (cqe_flushed)
807fb93f5c4SNavdeep Parhar wc->status = IB_WC_WR_FLUSH_ERR;
808fb93f5c4SNavdeep Parhar else {
809fb93f5c4SNavdeep Parhar
810fb93f5c4SNavdeep Parhar switch (CQE_STATUS(&cqe)) {
811fb93f5c4SNavdeep Parhar case T4_ERR_SUCCESS:
812fb93f5c4SNavdeep Parhar wc->status = IB_WC_SUCCESS;
813fb93f5c4SNavdeep Parhar break;
814fb93f5c4SNavdeep Parhar case T4_ERR_STAG:
815fb93f5c4SNavdeep Parhar wc->status = IB_WC_LOC_ACCESS_ERR;
816fb93f5c4SNavdeep Parhar break;
817fb93f5c4SNavdeep Parhar case T4_ERR_PDID:
818fb93f5c4SNavdeep Parhar wc->status = IB_WC_LOC_PROT_ERR;
819fb93f5c4SNavdeep Parhar break;
820fb93f5c4SNavdeep Parhar case T4_ERR_QPID:
821fb93f5c4SNavdeep Parhar case T4_ERR_ACCESS:
822fb93f5c4SNavdeep Parhar wc->status = IB_WC_LOC_ACCESS_ERR;
823fb93f5c4SNavdeep Parhar break;
824fb93f5c4SNavdeep Parhar case T4_ERR_WRAP:
825fb93f5c4SNavdeep Parhar wc->status = IB_WC_GENERAL_ERR;
826fb93f5c4SNavdeep Parhar break;
827fb93f5c4SNavdeep Parhar case T4_ERR_BOUND:
828fb93f5c4SNavdeep Parhar wc->status = IB_WC_LOC_LEN_ERR;
829fb93f5c4SNavdeep Parhar break;
830fb93f5c4SNavdeep Parhar case T4_ERR_INVALIDATE_SHARED_MR:
831fb93f5c4SNavdeep Parhar case T4_ERR_INVALIDATE_MR_WITH_MW_BOUND:
832fb93f5c4SNavdeep Parhar wc->status = IB_WC_MW_BIND_ERR;
833fb93f5c4SNavdeep Parhar break;
834fb93f5c4SNavdeep Parhar case T4_ERR_CRC:
835fb93f5c4SNavdeep Parhar case T4_ERR_MARKER:
836fb93f5c4SNavdeep Parhar case T4_ERR_PDU_LEN_ERR:
837fb93f5c4SNavdeep Parhar case T4_ERR_OUT_OF_RQE:
838fb93f5c4SNavdeep Parhar case T4_ERR_DDP_VERSION:
839fb93f5c4SNavdeep Parhar case T4_ERR_RDMA_VERSION:
840fb93f5c4SNavdeep Parhar case T4_ERR_DDP_QUEUE_NUM:
841fb93f5c4SNavdeep Parhar case T4_ERR_MSN:
842fb93f5c4SNavdeep Parhar case T4_ERR_TBIT:
843fb93f5c4SNavdeep Parhar case T4_ERR_MO:
844fb93f5c4SNavdeep Parhar case T4_ERR_MSN_RANGE:
845fb93f5c4SNavdeep Parhar case T4_ERR_IRD_OVERFLOW:
846fb93f5c4SNavdeep Parhar case T4_ERR_OPCODE:
847fb93f5c4SNavdeep Parhar case T4_ERR_INTERNAL_ERR:
848fb93f5c4SNavdeep Parhar wc->status = IB_WC_FATAL_ERR;
849fb93f5c4SNavdeep Parhar break;
850fb93f5c4SNavdeep Parhar case T4_ERR_SWFLUSH:
851fb93f5c4SNavdeep Parhar wc->status = IB_WC_WR_FLUSH_ERR;
852fb93f5c4SNavdeep Parhar break;
853fb93f5c4SNavdeep Parhar default:
854fb93f5c4SNavdeep Parhar printf("Unexpected cqe_status 0x%x for QPID = 0x%0x\n",
855fb93f5c4SNavdeep Parhar CQE_STATUS(&cqe), CQE_QPID(&cqe));
8568d814a45SNavdeep Parhar wc->status = IB_WC_FATAL_ERR;
857fb93f5c4SNavdeep Parhar }
858fb93f5c4SNavdeep Parhar }
859fb93f5c4SNavdeep Parhar out:
860fb93f5c4SNavdeep Parhar if (wq)
861fb93f5c4SNavdeep Parhar spin_unlock(&qhp->lock);
862fb93f5c4SNavdeep Parhar return ret;
863fb93f5c4SNavdeep Parhar }
864fb93f5c4SNavdeep Parhar
c4iw_poll_cq(struct ib_cq * ibcq,int num_entries,struct ib_wc * wc)865fb93f5c4SNavdeep Parhar int c4iw_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc)
866fb93f5c4SNavdeep Parhar {
867fb93f5c4SNavdeep Parhar struct c4iw_cq *chp;
868fb93f5c4SNavdeep Parhar unsigned long flags;
869fb93f5c4SNavdeep Parhar int npolled;
870fb93f5c4SNavdeep Parhar int err = 0;
871fb93f5c4SNavdeep Parhar
872fb93f5c4SNavdeep Parhar chp = to_c4iw_cq(ibcq);
873fb93f5c4SNavdeep Parhar
874fb93f5c4SNavdeep Parhar spin_lock_irqsave(&chp->lock, flags);
875fb93f5c4SNavdeep Parhar for (npolled = 0; npolled < num_entries; ++npolled) {
876fb93f5c4SNavdeep Parhar do {
877fb93f5c4SNavdeep Parhar err = c4iw_poll_cq_one(chp, wc + npolled);
878fb93f5c4SNavdeep Parhar } while (err == -EAGAIN);
879fb93f5c4SNavdeep Parhar if (err)
880fb93f5c4SNavdeep Parhar break;
881fb93f5c4SNavdeep Parhar }
882fb93f5c4SNavdeep Parhar spin_unlock_irqrestore(&chp->lock, flags);
883fb93f5c4SNavdeep Parhar return !err || err == -ENODATA ? npolled : err;
884fb93f5c4SNavdeep Parhar }
885fb93f5c4SNavdeep Parhar
c4iw_destroy_cq(struct ib_cq * ib_cq,struct ib_udata * udata)886b633e08cSHans Petter Selasky void c4iw_destroy_cq(struct ib_cq *ib_cq, struct ib_udata *udata)
887fb93f5c4SNavdeep Parhar {
888fb93f5c4SNavdeep Parhar struct c4iw_cq *chp;
889fb93f5c4SNavdeep Parhar struct c4iw_ucontext *ucontext;
890fb93f5c4SNavdeep Parhar
891fb93f5c4SNavdeep Parhar CTR2(KTR_IW_CXGBE, "%s ib_cq %p", __func__, ib_cq);
892fb93f5c4SNavdeep Parhar chp = to_c4iw_cq(ib_cq);
893fb93f5c4SNavdeep Parhar
894fb93f5c4SNavdeep Parhar remove_handle(chp->rhp, &chp->rhp->cqidr, chp->cq.cqid);
895fb93f5c4SNavdeep Parhar atomic_dec(&chp->refcnt);
896fb93f5c4SNavdeep Parhar wait_event(chp->wait, !atomic_read(&chp->refcnt));
897fb93f5c4SNavdeep Parhar
898b633e08cSHans Petter Selasky ucontext = rdma_udata_to_drv_context(udata, struct c4iw_ucontext,
899b633e08cSHans Petter Selasky ibucontext);
900fb93f5c4SNavdeep Parhar destroy_cq(&chp->rhp->rdev, &chp->cq,
901fb93f5c4SNavdeep Parhar ucontext ? &ucontext->uctx : &chp->cq.rdev->uctx);
902fb93f5c4SNavdeep Parhar }
903fb93f5c4SNavdeep Parhar
c4iw_create_cq(struct ib_cq * ibcq,const struct ib_cq_init_attr * attr,struct ib_udata * udata)904b633e08cSHans Petter Selasky int c4iw_create_cq(struct ib_cq *ibcq, const struct ib_cq_init_attr *attr,
905b633e08cSHans Petter Selasky struct ib_udata *udata)
906fb93f5c4SNavdeep Parhar {
907b633e08cSHans Petter Selasky struct ib_device *ibdev = ibcq->device;
9085c2bacdeSNavdeep Parhar int entries = attr->cqe;
9095c2bacdeSNavdeep Parhar int vector = attr->comp_vector;
910fb93f5c4SNavdeep Parhar struct c4iw_dev *rhp;
911b633e08cSHans Petter Selasky struct c4iw_cq *chp = to_c4iw_cq(ibcq);
912fb93f5c4SNavdeep Parhar struct c4iw_create_cq_resp uresp;
913fb93f5c4SNavdeep Parhar struct c4iw_ucontext *ucontext = NULL;
914fb93f5c4SNavdeep Parhar int ret;
915fb93f5c4SNavdeep Parhar size_t memsize, hwentries;
916fb93f5c4SNavdeep Parhar struct c4iw_mm_entry *mm, *mm2;
917fb93f5c4SNavdeep Parhar
918fb93f5c4SNavdeep Parhar CTR3(KTR_IW_CXGBE, "%s ib_dev %p entries %d", __func__, ibdev, entries);
9195c2bacdeSNavdeep Parhar if (attr->flags)
920b633e08cSHans Petter Selasky return -EINVAL;
921fb93f5c4SNavdeep Parhar
922fb93f5c4SNavdeep Parhar rhp = to_c4iw_dev(ibdev);
923fb93f5c4SNavdeep Parhar
924b633e08cSHans Petter Selasky ucontext = rdma_udata_to_drv_context(udata, struct c4iw_ucontext,
925b633e08cSHans Petter Selasky ibucontext);
926fb93f5c4SNavdeep Parhar
927fb93f5c4SNavdeep Parhar /* account for the status page. */
928fb93f5c4SNavdeep Parhar entries++;
929fb93f5c4SNavdeep Parhar
930fb93f5c4SNavdeep Parhar /* IQ needs one extra entry to differentiate full vs empty. */
931fb93f5c4SNavdeep Parhar entries++;
932fb93f5c4SNavdeep Parhar
933fb93f5c4SNavdeep Parhar /*
934fb93f5c4SNavdeep Parhar * entries must be multiple of 16 for HW.
935fb93f5c4SNavdeep Parhar */
936fb93f5c4SNavdeep Parhar entries = roundup(entries, 16);
937fb93f5c4SNavdeep Parhar
938fb93f5c4SNavdeep Parhar /*
9395c2bacdeSNavdeep Parhar * Make actual HW queue 2x to avoid cdix_inc overflows.
940fb93f5c4SNavdeep Parhar */
9415c2bacdeSNavdeep Parhar hwentries = min(entries * 2, rhp->rdev.hw_queue.t4_max_iq_size);
942fb93f5c4SNavdeep Parhar
943fb93f5c4SNavdeep Parhar /*
944fb93f5c4SNavdeep Parhar * Make HW queue at least 64 entries so GTS updates aren't too
945fb93f5c4SNavdeep Parhar * frequent.
946fb93f5c4SNavdeep Parhar */
947fb93f5c4SNavdeep Parhar if (hwentries < 64)
948fb93f5c4SNavdeep Parhar hwentries = 64;
949fb93f5c4SNavdeep Parhar
950fb93f5c4SNavdeep Parhar memsize = hwentries * sizeof *chp->cq.queue;
951fb93f5c4SNavdeep Parhar
952fb93f5c4SNavdeep Parhar /*
953fb93f5c4SNavdeep Parhar * memsize must be a multiple of the page size if its a user cq.
954fb93f5c4SNavdeep Parhar */
9555c2bacdeSNavdeep Parhar if (ucontext)
956fb93f5c4SNavdeep Parhar memsize = roundup(memsize, PAGE_SIZE);
957fb93f5c4SNavdeep Parhar chp->cq.size = hwentries;
958fb93f5c4SNavdeep Parhar chp->cq.memsize = memsize;
9595c2bacdeSNavdeep Parhar chp->cq.vector = vector;
960fb93f5c4SNavdeep Parhar
961fb93f5c4SNavdeep Parhar ret = create_cq(&rhp->rdev, &chp->cq,
962fb93f5c4SNavdeep Parhar ucontext ? &ucontext->uctx : &rhp->rdev.uctx);
963fb93f5c4SNavdeep Parhar if (ret)
964fb93f5c4SNavdeep Parhar goto err1;
965fb93f5c4SNavdeep Parhar
966fb93f5c4SNavdeep Parhar chp->rhp = rhp;
967fb93f5c4SNavdeep Parhar chp->cq.size--; /* status page */
968fb93f5c4SNavdeep Parhar chp->ibcq.cqe = entries - 2;
969fb93f5c4SNavdeep Parhar spin_lock_init(&chp->lock);
970fb93f5c4SNavdeep Parhar spin_lock_init(&chp->comp_handler_lock);
971fb93f5c4SNavdeep Parhar atomic_set(&chp->refcnt, 1);
972fb93f5c4SNavdeep Parhar init_waitqueue_head(&chp->wait);
973fb93f5c4SNavdeep Parhar ret = insert_handle(rhp, &rhp->cqidr, chp, chp->cq.cqid);
974fb93f5c4SNavdeep Parhar if (ret)
975fb93f5c4SNavdeep Parhar goto err2;
976fb93f5c4SNavdeep Parhar
977fb93f5c4SNavdeep Parhar if (ucontext) {
9785c2bacdeSNavdeep Parhar ret = -ENOMEM;
979fb93f5c4SNavdeep Parhar mm = kmalloc(sizeof *mm, GFP_KERNEL);
980fb93f5c4SNavdeep Parhar if (!mm)
981fb93f5c4SNavdeep Parhar goto err3;
982fb93f5c4SNavdeep Parhar mm2 = kmalloc(sizeof *mm2, GFP_KERNEL);
983fb93f5c4SNavdeep Parhar if (!mm2)
984fb93f5c4SNavdeep Parhar goto err4;
985fb93f5c4SNavdeep Parhar
9868d814a45SNavdeep Parhar memset(&uresp, 0, sizeof(uresp));
987fb93f5c4SNavdeep Parhar uresp.qid_mask = rhp->rdev.cqmask;
988fb93f5c4SNavdeep Parhar uresp.cqid = chp->cq.cqid;
989fb93f5c4SNavdeep Parhar uresp.size = chp->cq.size;
990fb93f5c4SNavdeep Parhar uresp.memsize = chp->cq.memsize;
991fb93f5c4SNavdeep Parhar spin_lock(&ucontext->mmap_lock);
992fb93f5c4SNavdeep Parhar uresp.key = ucontext->key;
993fb93f5c4SNavdeep Parhar ucontext->key += PAGE_SIZE;
994fb93f5c4SNavdeep Parhar uresp.gts_key = ucontext->key;
995fb93f5c4SNavdeep Parhar ucontext->key += PAGE_SIZE;
996fb93f5c4SNavdeep Parhar spin_unlock(&ucontext->mmap_lock);
9978d814a45SNavdeep Parhar ret = ib_copy_to_udata(udata, &uresp,
9988d814a45SNavdeep Parhar sizeof(uresp) - sizeof(uresp.reserved));
999fb93f5c4SNavdeep Parhar if (ret)
1000fb93f5c4SNavdeep Parhar goto err5;
1001fb93f5c4SNavdeep Parhar
1002fb93f5c4SNavdeep Parhar mm->key = uresp.key;
1003fb93f5c4SNavdeep Parhar mm->addr = vtophys(chp->cq.queue);
1004fb93f5c4SNavdeep Parhar mm->len = chp->cq.memsize;
1005fb93f5c4SNavdeep Parhar insert_mmap(ucontext, mm);
1006fb93f5c4SNavdeep Parhar
1007fb93f5c4SNavdeep Parhar mm2->key = uresp.gts_key;
10085c2bacdeSNavdeep Parhar mm2->addr = chp->cq.bar2_pa;
1009fb93f5c4SNavdeep Parhar mm2->len = PAGE_SIZE;
1010fb93f5c4SNavdeep Parhar insert_mmap(ucontext, mm2);
1011fb93f5c4SNavdeep Parhar }
1012fb93f5c4SNavdeep Parhar CTR6(KTR_IW_CXGBE,
1013fb93f5c4SNavdeep Parhar "%s cqid 0x%0x chp %p size %u memsize %zu, dma_addr 0x%0llx",
1014fb93f5c4SNavdeep Parhar __func__, chp->cq.cqid, chp, chp->cq.size, chp->cq.memsize,
1015fb93f5c4SNavdeep Parhar (unsigned long long) chp->cq.dma_addr);
1016b633e08cSHans Petter Selasky return 0;
1017fb93f5c4SNavdeep Parhar err5:
1018fb93f5c4SNavdeep Parhar kfree(mm2);
1019fb93f5c4SNavdeep Parhar err4:
1020fb93f5c4SNavdeep Parhar kfree(mm);
1021fb93f5c4SNavdeep Parhar err3:
1022fb93f5c4SNavdeep Parhar remove_handle(rhp, &rhp->cqidr, chp->cq.cqid);
1023fb93f5c4SNavdeep Parhar err2:
1024fb93f5c4SNavdeep Parhar destroy_cq(&chp->rhp->rdev, &chp->cq,
1025fb93f5c4SNavdeep Parhar ucontext ? &ucontext->uctx : &rhp->rdev.uctx);
1026fb93f5c4SNavdeep Parhar err1:
1027b633e08cSHans Petter Selasky return ret;
1028fb93f5c4SNavdeep Parhar }
1029fb93f5c4SNavdeep Parhar
c4iw_resize_cq(struct ib_cq * cq,int cqe,struct ib_udata * udata)1030fb93f5c4SNavdeep Parhar int c4iw_resize_cq(struct ib_cq *cq, int cqe, struct ib_udata *udata)
1031fb93f5c4SNavdeep Parhar {
1032fb93f5c4SNavdeep Parhar return -ENOSYS;
1033fb93f5c4SNavdeep Parhar }
1034fb93f5c4SNavdeep Parhar
c4iw_arm_cq(struct ib_cq * ibcq,enum ib_cq_notify_flags flags)1035fb93f5c4SNavdeep Parhar int c4iw_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags)
1036fb93f5c4SNavdeep Parhar {
1037fb93f5c4SNavdeep Parhar struct c4iw_cq *chp;
10385c2bacdeSNavdeep Parhar int ret = 0;
1039fb93f5c4SNavdeep Parhar unsigned long flag;
1040fb93f5c4SNavdeep Parhar
1041fb93f5c4SNavdeep Parhar chp = to_c4iw_cq(ibcq);
1042*9fdb683dSNavdeep Parhar if (__predict_false(c4iw_stopped(chp->cq.rdev)))
1043*9fdb683dSNavdeep Parhar return -EIO;
1044fb93f5c4SNavdeep Parhar spin_lock_irqsave(&chp->lock, flag);
10455c2bacdeSNavdeep Parhar t4_arm_cq(&chp->cq,
1046fb93f5c4SNavdeep Parhar (flags & IB_CQ_SOLICITED_MASK) == IB_CQ_SOLICITED);
10475c2bacdeSNavdeep Parhar if (flags & IB_CQ_REPORT_MISSED_EVENTS)
10485c2bacdeSNavdeep Parhar ret = t4_cq_notempty(&chp->cq);
1049fb93f5c4SNavdeep Parhar spin_unlock_irqrestore(&chp->lock, flag);
1050fb93f5c4SNavdeep Parhar return ret;
1051fb93f5c4SNavdeep Parhar }
1052fb93f5c4SNavdeep Parhar #endif
1053