1 /*- 2 * SPDX-License-Identifier: BSD-2-Clause 3 * 4 * Copyright (c) 2011 Chelsio Communications, Inc. 5 * All rights reserved. 6 * 7 * Redistribution and use in source and binary forms, with or without 8 * modification, are permitted provided that the following conditions 9 * are met: 10 * 1. Redistributions of source code must retain the above copyright 11 * notice, this list of conditions and the following disclaimer. 12 * 2. Redistributions in binary form must reproduce the above copyright 13 * notice, this list of conditions and the following disclaimer in the 14 * documentation and/or other materials provided with the distribution. 15 * 16 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 17 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 20 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26 * SUCH DAMAGE. 27 * 28 */ 29 30 #ifndef __CHELSIO_COMMON_H 31 #define __CHELSIO_COMMON_H 32 33 #include "t4_hw.h" 34 35 enum { 36 MAX_NPORTS = 4, /* max # of ports */ 37 SERNUM_LEN = 24, /* Serial # length */ 38 EC_LEN = 16, /* E/C length */ 39 ID_LEN = 16, /* ID length */ 40 PN_LEN = 16, /* Part Number length */ 41 MD_LEN = 16, /* MFG diags version length */ 42 MACADDR_LEN = 12, /* MAC Address length */ 43 }; 44 45 enum { 46 T4_REGMAP_SIZE = (160 * 1024), 47 T5_REGMAP_SIZE = (332 * 1024), 48 }; 49 50 enum { MEM_EDC0, MEM_EDC1, MEM_MC, MEM_MC0 = MEM_MC, MEM_MC1, MEM_HMA }; 51 52 enum dev_master { MASTER_CANT, MASTER_MAY, MASTER_MUST }; 53 54 enum dev_state { DEV_STATE_UNINIT, DEV_STATE_INIT, DEV_STATE_ERR }; 55 56 enum { 57 PAUSE_RX = 1 << 0, 58 PAUSE_TX = 1 << 1, 59 PAUSE_AUTONEG = 1 << 2 60 }; 61 62 enum { 63 /* 64 * Real FECs. In the same order as the FEC portion of caps32 so that 65 * the code can do (fec & M_FW_PORT_CAP32_FEC) to get all the real FECs. 66 */ 67 FEC_RS = 1 << 0, /* Reed-Solomon */ 68 FEC_BASER_RS = 1 << 1, /* BASE-R, aka Firecode */ 69 FEC_NONE = 1 << 2, /* no FEC */ 70 71 /* 72 * Pseudo FECs that translate to real FECs. The firmware knows nothing 73 * about these and they start at M_FW_PORT_CAP32_FEC + 1. AUTO should 74 * be set all by itself. 75 */ 76 FEC_AUTO = 1 << 5, 77 FEC_MODULE = 1 << 6, /* FEC suggested by the cable/transceiver. */ 78 }; 79 80 enum t4_bar2_qtype { T4_BAR2_QTYPE_EGRESS, T4_BAR2_QTYPE_INGRESS }; 81 82 struct port_stats { 83 u64 tx_octets; /* total # of octets in good frames */ 84 u64 tx_frames; /* all good frames */ 85 u64 tx_bcast_frames; /* all broadcast frames */ 86 u64 tx_mcast_frames; /* all multicast frames */ 87 u64 tx_ucast_frames; /* all unicast frames */ 88 u64 tx_error_frames; /* all error frames */ 89 90 u64 tx_frames_64; /* # of Tx frames in a particular range */ 91 u64 tx_frames_65_127; 92 u64 tx_frames_128_255; 93 u64 tx_frames_256_511; 94 u64 tx_frames_512_1023; 95 u64 tx_frames_1024_1518; 96 u64 tx_frames_1519_max; 97 98 u64 tx_drop; /* # of dropped Tx frames */ 99 u64 tx_pause; /* # of transmitted pause frames */ 100 u64 tx_ppp0; /* # of transmitted PPP prio 0 frames */ 101 u64 tx_ppp1; /* # of transmitted PPP prio 1 frames */ 102 u64 tx_ppp2; /* # of transmitted PPP prio 2 frames */ 103 u64 tx_ppp3; /* # of transmitted PPP prio 3 frames */ 104 u64 tx_ppp4; /* # of transmitted PPP prio 4 frames */ 105 u64 tx_ppp5; /* # of transmitted PPP prio 5 frames */ 106 u64 tx_ppp6; /* # of transmitted PPP prio 6 frames */ 107 u64 tx_ppp7; /* # of transmitted PPP prio 7 frames */ 108 109 u64 rx_octets; /* total # of octets in good frames */ 110 u64 rx_frames; /* all good frames */ 111 u64 rx_bcast_frames; /* all broadcast frames */ 112 u64 rx_mcast_frames; /* all multicast frames */ 113 u64 rx_ucast_frames; /* all unicast frames */ 114 u64 rx_too_long; /* # of frames exceeding MTU */ 115 u64 rx_jabber; /* # of jabber frames */ 116 u64 rx_fcs_err; /* # of received frames with bad FCS */ 117 u64 rx_len_err; /* # of received frames with length error */ 118 u64 rx_symbol_err; /* symbol errors */ 119 u64 rx_runt; /* # of short frames */ 120 121 u64 rx_frames_64; /* # of Rx frames in a particular range */ 122 u64 rx_frames_65_127; 123 u64 rx_frames_128_255; 124 u64 rx_frames_256_511; 125 u64 rx_frames_512_1023; 126 u64 rx_frames_1024_1518; 127 u64 rx_frames_1519_max; 128 129 u64 rx_pause; /* # of received pause frames */ 130 u64 rx_ppp0; /* # of received PPP prio 0 frames */ 131 u64 rx_ppp1; /* # of received PPP prio 1 frames */ 132 u64 rx_ppp2; /* # of received PPP prio 2 frames */ 133 u64 rx_ppp3; /* # of received PPP prio 3 frames */ 134 u64 rx_ppp4; /* # of received PPP prio 4 frames */ 135 u64 rx_ppp5; /* # of received PPP prio 5 frames */ 136 u64 rx_ppp6; /* # of received PPP prio 6 frames */ 137 u64 rx_ppp7; /* # of received PPP prio 7 frames */ 138 139 u64 rx_ovflow0; /* drops due to buffer-group 0 overflows */ 140 u64 rx_ovflow1; /* drops due to buffer-group 1 overflows */ 141 u64 rx_ovflow2; /* drops due to buffer-group 2 overflows */ 142 u64 rx_ovflow3; /* drops due to buffer-group 3 overflows */ 143 u64 rx_trunc0; /* buffer-group 0 truncated packets */ 144 u64 rx_trunc1; /* buffer-group 1 truncated packets */ 145 u64 rx_trunc2; /* buffer-group 2 truncated packets */ 146 u64 rx_trunc3; /* buffer-group 3 truncated packets */ 147 }; 148 149 struct lb_port_stats { 150 u64 octets; 151 u64 frames; 152 u64 bcast_frames; 153 u64 mcast_frames; 154 u64 ucast_frames; 155 u64 error_frames; 156 157 u64 frames_64; 158 u64 frames_65_127; 159 u64 frames_128_255; 160 u64 frames_256_511; 161 u64 frames_512_1023; 162 u64 frames_1024_1518; 163 u64 frames_1519_max; 164 165 u64 drop; 166 167 u64 ovflow0; 168 u64 ovflow1; 169 u64 ovflow2; 170 u64 ovflow3; 171 u64 trunc0; 172 u64 trunc1; 173 u64 trunc2; 174 u64 trunc3; 175 }; 176 177 struct tp_tcp_stats { 178 u32 tcp_out_rsts; 179 u64 tcp_in_segs; 180 u64 tcp_out_segs; 181 u64 tcp_retrans_segs; 182 }; 183 184 struct tp_usm_stats { 185 u32 frames; 186 u32 drops; 187 u64 octets; 188 }; 189 190 struct tp_tid_stats { 191 u32 del; 192 u32 inv; 193 u32 act; 194 u32 pas; 195 }; 196 197 struct tp_fcoe_stats { 198 u32 frames_ddp; 199 u32 frames_drop; 200 u64 octets_ddp; 201 }; 202 203 struct tp_err_stats { 204 u32 mac_in_errs[MAX_NCHAN]; 205 u32 hdr_in_errs[MAX_NCHAN]; 206 u32 tcp_in_errs[MAX_NCHAN]; 207 u32 tnl_cong_drops[MAX_NCHAN]; 208 u32 ofld_chan_drops[MAX_NCHAN]; 209 u32 tnl_tx_drops[MAX_NCHAN]; 210 u32 ofld_vlan_drops[MAX_NCHAN]; 211 u32 tcp6_in_errs[MAX_NCHAN]; 212 u32 ofld_no_neigh; 213 u32 ofld_cong_defer; 214 }; 215 216 struct tp_tnl_stats { 217 u32 out_pkt[MAX_NCHAN]; 218 u32 in_pkt[MAX_NCHAN]; 219 }; 220 221 struct tp_proxy_stats { 222 u32 proxy[MAX_NCHAN]; 223 }; 224 225 struct tp_cpl_stats { 226 u32 req[MAX_NCHAN]; 227 u32 rsp[MAX_NCHAN]; 228 }; 229 230 struct tp_rdma_stats { 231 u32 rqe_dfr_pkt; 232 u32 rqe_dfr_mod; 233 }; 234 235 struct sge_params { 236 int timer_val[SGE_NTIMERS]; /* final, scaled values */ 237 int counter_val[SGE_NCOUNTERS]; 238 int fl_starve_threshold; 239 int fl_starve_threshold2; 240 int page_shift; 241 int eq_s_qpp; 242 int iq_s_qpp; 243 int spg_len; 244 int pad_boundary; 245 int pack_boundary; 246 int fl_pktshift; 247 u32 sge_control; 248 u32 sge_fl_buffer_size[SGE_FLBUF_SIZES]; 249 }; 250 251 struct tp_params { 252 unsigned int tre; /* log2 of core clocks per TP tick */ 253 unsigned int dack_re; /* DACK timer resolution */ 254 unsigned int la_mask; /* what events are recorded by TP LA */ 255 unsigned short tx_modq[MAX_NCHAN]; /* channel to modulation queue map */ 256 257 uint16_t filter_mode; 258 uint16_t filter_mask; /* Used by TOE and hashfilters */ 259 int vnic_mode; 260 uint32_t max_rx_pdu; 261 uint32_t max_tx_pdu; 262 bool rx_pkt_encap; 263 264 int8_t fcoe_shift; 265 int8_t port_shift; 266 int8_t vnic_shift; 267 int8_t vlan_shift; 268 int8_t tos_shift; 269 int8_t protocol_shift; 270 int8_t ethertype_shift; 271 int8_t macmatch_shift; 272 int8_t matchtype_shift; 273 int8_t frag_shift; 274 }; 275 276 struct vpd_params { 277 unsigned int cclk; 278 u8 ec[EC_LEN + 1]; 279 u8 sn[SERNUM_LEN + 1]; 280 u8 id[ID_LEN + 1]; 281 u8 pn[PN_LEN + 1]; 282 u8 na[MACADDR_LEN + 1]; 283 u8 md[MD_LEN + 1]; 284 }; 285 286 struct pci_params { 287 unsigned int vpd_cap_addr; 288 unsigned int mps; 289 unsigned short speed; 290 unsigned short width; 291 }; 292 293 /* 294 * Firmware device log. 295 */ 296 struct devlog_params { 297 u32 memtype; /* which memory (FW_MEMTYPE_* ) */ 298 u32 start; /* start of log in firmware memory */ 299 u32 size; /* size of log */ 300 u32 addr; /* start address in flat addr space */ 301 }; 302 303 /* Stores chip specific parameters */ 304 struct chip_params { 305 u8 nchan; 306 u8 pm_stats_cnt; 307 u8 cng_ch_bits_log; /* congestion channel map bits width */ 308 u8 nsched_cls; 309 u8 cim_num_obq; 310 u8 filter_opt_len; 311 u16 mps_rplc_size; 312 u16 vfcount; 313 u32 sge_fl_db; 314 u16 mps_tcam_size; 315 u16 rss_nentries; 316 }; 317 318 /* VF-only parameters. */ 319 320 /* 321 * Global Receive Side Scaling (RSS) parameters in host-native format. 322 */ 323 struct rss_params { 324 unsigned int mode; /* RSS mode */ 325 union { 326 struct { 327 u_int synmapen:1; /* SYN Map Enable */ 328 u_int syn4tupenipv6:1; /* enable hashing 4-tuple IPv6 SYNs */ 329 u_int syn2tupenipv6:1; /* enable hashing 2-tuple IPv6 SYNs */ 330 u_int syn4tupenipv4:1; /* enable hashing 4-tuple IPv4 SYNs */ 331 u_int syn2tupenipv4:1; /* enable hashing 2-tuple IPv4 SYNs */ 332 u_int ofdmapen:1; /* Offload Map Enable */ 333 u_int tnlmapen:1; /* Tunnel Map Enable */ 334 u_int tnlalllookup:1; /* Tunnel All Lookup */ 335 u_int hashtoeplitz:1; /* use Toeplitz hash */ 336 } basicvirtual; 337 } u; 338 }; 339 340 /* 341 * Maximum resources provisioned for a PCI VF. 342 */ 343 struct vf_resources { 344 unsigned int nvi; /* N virtual interfaces */ 345 unsigned int neq; /* N egress Qs */ 346 unsigned int nethctrl; /* N egress ETH or CTRL Qs */ 347 unsigned int niqflint; /* N ingress Qs/w free list(s) & intr */ 348 unsigned int niq; /* N ingress Qs */ 349 unsigned int tc; /* PCI-E traffic class */ 350 unsigned int pmask; /* port access rights mask */ 351 unsigned int nexactf; /* N exact MPS filters */ 352 unsigned int r_caps; /* read capabilities */ 353 unsigned int wx_caps; /* write/execute capabilities */ 354 }; 355 356 struct adapter_params { 357 struct sge_params sge; 358 struct tp_params tp; /* PF-only */ 359 struct vpd_params vpd; 360 struct pci_params pci; 361 struct devlog_params devlog; /* PF-only */ 362 struct rss_params rss; /* VF-only */ 363 struct vf_resources vfres; /* VF-only */ 364 unsigned int core_vdd; 365 366 unsigned int sf_size; /* serial flash size in bytes */ 367 unsigned int sf_nsec; /* # of flash sectors */ 368 369 unsigned int fw_vers; /* firmware version */ 370 unsigned int bs_vers; /* bootstrap version */ 371 unsigned int tp_vers; /* TP microcode version */ 372 unsigned int er_vers; /* expansion ROM version */ 373 unsigned int scfg_vers; /* Serial Configuration version */ 374 unsigned int vpd_vers; /* VPD version */ 375 376 unsigned short mtus[NMTUS]; 377 unsigned short a_wnd[NCCTRL_WIN]; 378 unsigned short b_wnd[NCCTRL_WIN]; 379 380 unsigned int cim_la_size; 381 382 uint8_t nports; /* # of ethernet ports */ 383 uint8_t portvec; 384 unsigned int chipid:4; /* chip ID. T4 = 4, T5 = 5, ... */ 385 unsigned int rev:4; /* chip revision */ 386 unsigned int fpga:1; /* this is an FPGA */ 387 unsigned int offload:1; /* hw is TOE capable, fw has divvied up card 388 resources for TOE operation. */ 389 unsigned int bypass:1; /* this is a bypass card */ 390 unsigned int ethoffload:1; 391 unsigned int hash_filter:1; 392 unsigned int filter2_wr_support:1; 393 unsigned int port_caps32:1; 394 unsigned int smac_add_support:1; 395 396 unsigned int ofldq_wr_cred; 397 unsigned int eo_wr_cred; 398 399 unsigned int max_ordird_qp; 400 unsigned int max_ird_adapter; 401 402 uint32_t mps_bg_map; /* rx buffer group map for all ports (upto 4) */ 403 404 bool ulptx_memwrite_dsgl; /* use of T5 DSGL allowed */ 405 bool fr_nsmr_tpte_wr_support; /* FW support for FR_NSMR_TPTE_WR */ 406 bool dev_512sgl_mr; /* FW support for 512 SGL per FR MR */ 407 bool viid_smt_extn_support; /* FW returns vin, vfvld & smt index? */ 408 unsigned int max_pkts_per_eth_tx_pkts_wr; 409 uint8_t nsched_cls; /* # of usable sched classes per port */ 410 }; 411 412 #define CHELSIO_T4 0x4 413 #define CHELSIO_T5 0x5 414 #define CHELSIO_T6 0x6 415 416 /* 417 * State needed to monitor the forward progress of SGE Ingress DMA activities 418 * and possible hangs. 419 */ 420 struct sge_idma_monitor_state { 421 unsigned int idma_1s_thresh; /* 1s threshold in Core Clock ticks */ 422 unsigned int idma_stalled[2]; /* synthesized stalled timers in HZ */ 423 unsigned int idma_state[2]; /* IDMA Hang detect state */ 424 unsigned int idma_qid[2]; /* IDMA Hung Ingress Queue ID */ 425 unsigned int idma_warn[2]; /* time to warning in HZ */ 426 }; 427 428 struct trace_params { 429 u32 data[TRACE_LEN / 4]; 430 u32 mask[TRACE_LEN / 4]; 431 unsigned short snap_len; 432 unsigned short min_len; 433 unsigned char skip_ofst; 434 unsigned char skip_len; 435 unsigned char invert; 436 unsigned char port; 437 }; 438 439 struct link_config { 440 /* OS-specific code owns all the requested_* fields. */ 441 int8_t requested_aneg; /* link autonegotiation */ 442 int8_t requested_fc; /* flow control */ 443 int8_t requested_fec; /* FEC */ 444 int8_t force_fec; /* FORCE_FEC in L1_CFG32 command. */ 445 u_int requested_speed; /* speed (Mbps) */ 446 uint32_t requested_caps;/* rcap in last l1cfg issued by the driver. */ 447 448 /* These are populated with information from the firmware. */ 449 uint32_t pcaps; /* link capabilities */ 450 uint32_t acaps; /* advertised capabilities */ 451 uint32_t lpacaps; /* peer advertised capabilities */ 452 u_int speed; /* actual link speed (Mbps) */ 453 int8_t fc; /* actual link flow control */ 454 int8_t fec_hint; /* cable/transceiver recommended fec */ 455 int8_t fec; /* actual FEC */ 456 bool link_ok; /* link up? */ 457 uint8_t link_down_rc; /* link down reason */ 458 }; 459 460 #include "adapter.h" 461 462 #ifndef PCI_VENDOR_ID_CHELSIO 463 # define PCI_VENDOR_ID_CHELSIO 0x1425 464 #endif 465 466 #define for_each_port(adapter, iter) \ 467 for (iter = 0; iter < (adapter)->params.nports; ++iter) 468 469 static inline int is_ftid(const struct adapter *sc, u_int tid) 470 { 471 472 return (sc->tids.nftids > 0 && tid >= sc->tids.ftid_base && 473 tid <= sc->tids.ftid_end); 474 } 475 476 static inline int is_hpftid(const struct adapter *sc, u_int tid) 477 { 478 479 return (sc->tids.nhpftids > 0 && tid >= sc->tids.hpftid_base && 480 tid <= sc->tids.hpftid_end); 481 } 482 483 static inline int is_etid(const struct adapter *sc, u_int tid) 484 { 485 486 return (sc->tids.netids > 0 && tid >= sc->tids.etid_base && 487 tid <= sc->tids.etid_end); 488 } 489 490 static inline int is_offload(const struct adapter *adap) 491 { 492 return adap->params.offload; 493 } 494 495 static inline int is_ethoffload(const struct adapter *adap) 496 { 497 return adap->params.ethoffload; 498 } 499 500 static inline int is_hashfilter(const struct adapter *adap) 501 { 502 return adap->params.hash_filter; 503 } 504 505 static inline int is_ktls(const struct adapter *adap) 506 { 507 return adap->cryptocaps & FW_CAPS_CONFIG_TLS_HW; 508 } 509 510 static inline int chip_id(struct adapter *adap) 511 { 512 return adap->params.chipid; 513 } 514 515 static inline int chip_rev(struct adapter *adap) 516 { 517 return adap->params.rev; 518 } 519 520 static inline int is_t4(struct adapter *adap) 521 { 522 return adap->params.chipid == CHELSIO_T4; 523 } 524 525 static inline int is_t5(struct adapter *adap) 526 { 527 return adap->params.chipid == CHELSIO_T5; 528 } 529 530 static inline int is_t6(struct adapter *adap) 531 { 532 return adap->params.chipid == CHELSIO_T6; 533 } 534 535 static inline int is_fpga(struct adapter *adap) 536 { 537 return adap->params.fpga; 538 } 539 540 static inline unsigned int core_ticks_per_usec(const struct adapter *adap) 541 { 542 return adap->params.vpd.cclk / 1000; 543 } 544 545 static inline unsigned int us_to_core_ticks(const struct adapter *adap, 546 unsigned int us) 547 { 548 return (us * adap->params.vpd.cclk) / 1000; 549 } 550 551 static inline unsigned int core_ticks_to_us(const struct adapter *adapter, 552 unsigned int ticks) 553 { 554 /* add Core Clock / 2 to round ticks to nearest uS */ 555 return ((ticks * 1000 + adapter->params.vpd.cclk/2) / 556 adapter->params.vpd.cclk); 557 } 558 559 static inline unsigned int dack_ticks_to_usec(const struct adapter *adap, 560 unsigned int ticks) 561 { 562 return (ticks << adap->params.tp.dack_re) / core_ticks_per_usec(adap); 563 } 564 565 static inline u_int us_to_tcp_ticks(const struct adapter *adap, u_long us) 566 { 567 568 return (us * adap->params.vpd.cclk / 1000 >> adap->params.tp.tre); 569 } 570 571 static inline u_int tcp_ticks_to_us(const struct adapter *adap, u_int ticks) 572 { 573 return ((uint64_t)ticks << adap->params.tp.tre) / 574 core_ticks_per_usec(adap); 575 } 576 577 void t4_set_reg_field(struct adapter *adap, unsigned int addr, u32 mask, u32 val); 578 579 int t4_wr_mbox_meat_timeout(struct adapter *adap, int mbox, const void *cmd, 580 int size, void *rpl, bool sleep_ok, int timeout); 581 int t4_wr_mbox_meat(struct adapter *adap, int mbox, const void *cmd, int size, 582 void *rpl, bool sleep_ok); 583 void t4_report_fw_error(struct adapter *adap); 584 585 static inline int t4_wr_mbox_timeout(struct adapter *adap, int mbox, 586 const void *cmd, int size, void *rpl, 587 int timeout) 588 { 589 return t4_wr_mbox_meat_timeout(adap, mbox, cmd, size, rpl, true, 590 timeout); 591 } 592 593 static inline int t4_wr_mbox(struct adapter *adap, int mbox, const void *cmd, 594 int size, void *rpl) 595 { 596 return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, true); 597 } 598 599 static inline int t4_wr_mbox_ns(struct adapter *adap, int mbox, const void *cmd, 600 int size, void *rpl) 601 { 602 return t4_wr_mbox_meat(adap, mbox, cmd, size, rpl, false); 603 } 604 605 void t4_read_indirect(struct adapter *adap, unsigned int addr_reg, 606 unsigned int data_reg, u32 *vals, unsigned int nregs, 607 unsigned int start_idx); 608 void t4_write_indirect(struct adapter *adap, unsigned int addr_reg, 609 unsigned int data_reg, const u32 *vals, 610 unsigned int nregs, unsigned int start_idx); 611 612 u32 t4_hw_pci_read_cfg4(adapter_t *adapter, int reg); 613 614 struct fw_filter_wr; 615 616 void t4_intr_enable(struct adapter *adapter); 617 void t4_intr_disable(struct adapter *adapter); 618 void t4_intr_clear(struct adapter *adapter); 619 bool t4_slow_intr_handler(struct adapter *adapter, bool verbose); 620 621 int t4_hash_mac_addr(const u8 *addr); 622 int t4_link_l1cfg(struct adapter *adap, unsigned int mbox, unsigned int port, 623 struct link_config *lc); 624 int t4_restart_aneg(struct adapter *adap, unsigned int mbox, unsigned int port); 625 int t4_seeprom_read(struct adapter *adapter, u32 addr, u32 *data); 626 int t4_seeprom_write(struct adapter *adapter, u32 addr, u32 data); 627 int t4_eeprom_ptov(unsigned int phys_addr, unsigned int fn, unsigned int sz); 628 int t4_seeprom_wp(struct adapter *adapter, int enable); 629 int t4_read_flash(struct adapter *adapter, unsigned int addr, unsigned int nwords, 630 u32 *data, int byte_oriented); 631 int t4_write_flash(struct adapter *adapter, unsigned int addr, 632 unsigned int n, const u8 *data, int byte_oriented); 633 int t4_load_fw(struct adapter *adapter, const u8 *fw_data, unsigned int size); 634 int t4_fwcache(struct adapter *adap, enum fw_params_param_dev_fwcache op); 635 int t5_fw_init_extern_mem(struct adapter *adap); 636 int t4_load_bootcfg(struct adapter *adapter, const u8 *cfg_data, unsigned int size); 637 int t4_load_boot(struct adapter *adap, u8 *boot_data, 638 unsigned int boot_addr, unsigned int size); 639 int t4_flash_erase_sectors(struct adapter *adapter, int start, int end); 640 int t4_flash_cfg_addr(struct adapter *adapter); 641 int t4_load_cfg(struct adapter *adapter, const u8 *cfg_data, unsigned int size); 642 int t4_get_fw_version(struct adapter *adapter, u32 *vers); 643 int t4_get_fw_hdr(struct adapter *adapter, struct fw_hdr *hdr); 644 int t4_get_bs_version(struct adapter *adapter, u32 *vers); 645 int t4_get_tp_version(struct adapter *adapter, u32 *vers); 646 int t4_get_exprom_version(struct adapter *adapter, u32 *vers); 647 int t4_get_scfg_version(struct adapter *adapter, u32 *vers); 648 int t4_get_vpd_version(struct adapter *adapter, u32 *vers); 649 int t4_get_version_info(struct adapter *adapter); 650 int t4_init_hw(struct adapter *adapter, u32 fw_params); 651 const struct chip_params *t4_get_chip_params(int chipid); 652 int t4_prep_adapter(struct adapter *adapter, u32 *buf); 653 int t4_shutdown_adapter(struct adapter *adapter); 654 int t4_init_devlog_params(struct adapter *adapter, int fw_attach); 655 int t4_init_sge_params(struct adapter *adapter); 656 int t4_init_tp_params(struct adapter *adap); 657 int t4_filter_field_shift(const struct adapter *adap, int filter_sel); 658 int t4_port_init(struct adapter *adap, int mbox, int pf, int vf, int port_id); 659 void t4_fatal_err(struct adapter *adapter, bool fw_error); 660 int t4_set_trace_filter(struct adapter *adapter, const struct trace_params *tp, 661 int filter_index, int enable); 662 void t4_get_trace_filter(struct adapter *adapter, struct trace_params *tp, 663 int filter_index, int *enabled); 664 int t4_config_rss_range(struct adapter *adapter, int mbox, unsigned int viid, 665 int start, int n, const u16 *rspq, unsigned int nrspq); 666 int t4_config_glbl_rss(struct adapter *adapter, int mbox, unsigned int mode, 667 unsigned int flags); 668 int t4_config_vi_rss(struct adapter *adapter, int mbox, unsigned int viid, 669 unsigned int flags, unsigned int defq, unsigned int skeyidx, 670 unsigned int skey); 671 int t4_read_rss(struct adapter *adapter, u16 *entries); 672 void t4_read_rss_key(struct adapter *adapter, u32 *key, bool sleep_ok); 673 void t4_write_rss_key(struct adapter *adap, const u32 *key, int idx, 674 bool sleep_ok); 675 void t4_read_rss_pf_config(struct adapter *adapter, unsigned int index, 676 u32 *valp, bool sleep_ok); 677 void t4_write_rss_pf_config(struct adapter *adapter, unsigned int index, 678 u32 val, bool sleep_ok); 679 void t4_read_rss_vf_config(struct adapter *adapter, unsigned int index, 680 u32 *vfl, u32 *vfh, bool sleep_ok); 681 void t4_write_rss_vf_config(struct adapter *adapter, unsigned int index, 682 u32 vfl, u32 vfh, bool sleep_ok); 683 u32 t4_read_rss_pf_map(struct adapter *adapter, bool sleep_ok); 684 void t4_write_rss_pf_map(struct adapter *adapter, u32 pfmap, bool sleep_ok); 685 u32 t4_read_rss_pf_mask(struct adapter *adapter, bool sleep_ok); 686 void t4_write_rss_pf_mask(struct adapter *adapter, u32 pfmask, bool sleep_ok); 687 int t4_mps_set_active_ports(struct adapter *adap, unsigned int port_mask); 688 void t4_pmtx_get_stats(struct adapter *adap, u32 cnt[], u64 cycles[]); 689 void t4_pmrx_get_stats(struct adapter *adap, u32 cnt[], u64 cycles[]); 690 void t4_read_cimq_cfg(struct adapter *adap, u16 *base, u16 *size, u16 *thres); 691 int t4_read_cim_ibq(struct adapter *adap, unsigned int qid, u32 *data, size_t n); 692 int t4_read_cim_obq(struct adapter *adap, unsigned int qid, u32 *data, size_t n); 693 int t4_cim_read(struct adapter *adap, unsigned int addr, unsigned int n, 694 unsigned int *valp); 695 int t4_cim_write(struct adapter *adap, unsigned int addr, unsigned int n, 696 const unsigned int *valp); 697 int t4_cim_ctl_read(struct adapter *adap, unsigned int addr, unsigned int n, 698 unsigned int *valp); 699 int t4_cim_read_la(struct adapter *adap, u32 *la_buf, unsigned int *wrptr); 700 void t4_cim_read_pif_la(struct adapter *adap, u32 *pif_req, u32 *pif_rsp, 701 unsigned int *pif_req_wrptr, unsigned int *pif_rsp_wrptr); 702 void t4_cim_read_ma_la(struct adapter *adap, u32 *ma_req, u32 *ma_rsp); 703 int t4_get_flash_params(struct adapter *adapter); 704 705 u32 t4_read_pcie_cfg4(struct adapter *adap, int reg, int drv_fw_attach); 706 int t4_mc_read(struct adapter *adap, int idx, u32 addr, 707 __be32 *data, u64 *parity); 708 int t4_edc_read(struct adapter *adap, int idx, u32 addr, __be32 *data, u64 *parity); 709 int t4_mem_read(struct adapter *adap, int mtype, u32 addr, u32 size, 710 __be32 *data); 711 void t4_idma_monitor_init(struct adapter *adapter, 712 struct sge_idma_monitor_state *idma); 713 void t4_idma_monitor(struct adapter *adapter, 714 struct sge_idma_monitor_state *idma, 715 int hz, int ticks); 716 int t4_set_vf_mac(struct adapter *adapter, unsigned int pf, unsigned int vf, 717 unsigned int naddr, u8 *addr); 718 719 unsigned int t4_get_regs_len(struct adapter *adapter); 720 void t4_get_regs(struct adapter *adap, u8 *buf, size_t buf_size); 721 722 const char *t4_get_port_type_description(enum fw_port_type port_type); 723 void t4_get_port_stats(struct adapter *adap, int idx, struct port_stats *p); 724 void t4_get_port_stats_offset(struct adapter *adap, int idx, 725 struct port_stats *stats, 726 struct port_stats *offset); 727 void t4_get_lb_stats(struct adapter *adap, int idx, struct lb_port_stats *p); 728 void t4_clr_port_stats(struct adapter *adap, int idx); 729 730 void t4_read_mtu_tbl(struct adapter *adap, u16 *mtus, u8 *mtu_log); 731 void t4_read_cong_tbl(struct adapter *adap, u16 incr[NMTUS][NCCTRL_WIN]); 732 void t4_read_pace_tbl(struct adapter *adap, unsigned int pace_vals[NTX_SCHED]); 733 void t4_get_tx_sched(struct adapter *adap, unsigned int sched, unsigned int *kbps, 734 unsigned int *ipg, bool sleep_ok); 735 void t4_tp_wr_bits_indirect(struct adapter *adap, unsigned int addr, 736 unsigned int mask, unsigned int val); 737 void t4_tp_read_la(struct adapter *adap, u64 *la_buf, unsigned int *wrptr); 738 void t4_tp_get_err_stats(struct adapter *adap, struct tp_err_stats *st, 739 bool sleep_ok); 740 void t4_tp_get_tnl_stats(struct adapter *adap, struct tp_tnl_stats *st, 741 bool sleep_ok); 742 void t4_tp_get_proxy_stats(struct adapter *adap, struct tp_proxy_stats *st, 743 bool sleep_ok); 744 void t4_tp_get_cpl_stats(struct adapter *adap, struct tp_cpl_stats *st, 745 bool sleep_ok); 746 void t4_tp_get_rdma_stats(struct adapter *adap, struct tp_rdma_stats *st, 747 bool sleep_ok); 748 void t4_get_usm_stats(struct adapter *adap, struct tp_usm_stats *st, 749 bool sleep_ok); 750 void t4_tp_get_tid_stats(struct adapter *adap, struct tp_tid_stats *st, 751 bool sleep_ok); 752 void t4_tp_get_tcp_stats(struct adapter *adap, struct tp_tcp_stats *v4, 753 struct tp_tcp_stats *v6, bool sleep_ok); 754 void t4_get_fcoe_stats(struct adapter *adap, unsigned int idx, 755 struct tp_fcoe_stats *st, bool sleep_ok); 756 void t4_load_mtus(struct adapter *adap, const unsigned short *mtus, 757 const unsigned short *alpha, const unsigned short *beta); 758 759 void t4_ulprx_read_la(struct adapter *adap, u32 *la_buf); 760 761 int t4_set_sched_bps(struct adapter *adap, int sched, unsigned int kbps); 762 int t4_set_sched_ipg(struct adapter *adap, int sched, unsigned int ipg); 763 int t4_set_pace_tbl(struct adapter *adap, const unsigned int *pace_vals, 764 unsigned int start, unsigned int n); 765 void t4_get_chan_txrate(struct adapter *adap, u64 *nic_rate, u64 *ofld_rate); 766 int t4_set_filter_cfg(struct adapter *adap, int mode, int mask, int vnic_mode); 767 void t4_mk_filtdelwr(unsigned int ftid, struct fw_filter_wr *wr, int qid); 768 769 void t4_wol_magic_enable(struct adapter *adap, unsigned int port, const u8 *addr); 770 int t4_wol_pat_enable(struct adapter *adap, unsigned int port, unsigned int map, 771 u64 mask0, u64 mask1, unsigned int crc, bool enable); 772 773 int t4_fw_hello(struct adapter *adap, unsigned int mbox, unsigned int evt_mbox, 774 enum dev_master master, enum dev_state *state); 775 int t4_fw_bye(struct adapter *adap, unsigned int mbox); 776 int t4_fw_reset(struct adapter *adap, unsigned int mbox, int reset); 777 int t4_fw_halt(struct adapter *adap, unsigned int mbox, int force); 778 int t4_fw_restart(struct adapter *adap, unsigned int mbox); 779 int t4_fw_upgrade(struct adapter *adap, unsigned int mbox, 780 const u8 *fw_data, unsigned int size, int force); 781 int t4_fw_initialize(struct adapter *adap, unsigned int mbox); 782 int t4_query_params(struct adapter *adap, unsigned int mbox, unsigned int pf, 783 unsigned int vf, unsigned int nparams, const u32 *params, 784 u32 *val); 785 int t4_query_params_rw(struct adapter *adap, unsigned int mbox, unsigned int pf, 786 unsigned int vf, unsigned int nparams, const u32 *params, 787 u32 *val, int rw); 788 int t4_set_params_timeout(struct adapter *adap, unsigned int mbox, 789 unsigned int pf, unsigned int vf, 790 unsigned int nparams, const u32 *params, 791 const u32 *val, int timeout); 792 int t4_set_params(struct adapter *adap, unsigned int mbox, unsigned int pf, 793 unsigned int vf, unsigned int nparams, const u32 *params, 794 const u32 *val); 795 int t4_cfg_pfvf(struct adapter *adap, unsigned int mbox, unsigned int pf, 796 unsigned int vf, unsigned int txq, unsigned int txq_eth_ctrl, 797 unsigned int rxqi, unsigned int rxq, unsigned int tc, 798 unsigned int vi, unsigned int cmask, unsigned int pmask, 799 unsigned int exactf, unsigned int rcaps, unsigned int wxcaps); 800 int t4_alloc_vi_func(struct adapter *adap, unsigned int mbox, 801 unsigned int port, unsigned int pf, unsigned int vf, 802 unsigned int nmac, u8 *mac, u16 *rss_size, 803 uint8_t *vfvld, uint16_t *vin, 804 unsigned int portfunc, unsigned int idstype); 805 int t4_alloc_vi(struct adapter *adap, unsigned int mbox, unsigned int port, 806 unsigned int pf, unsigned int vf, unsigned int nmac, u8 *mac, 807 u16 *rss_size, uint8_t *vfvld, uint16_t *vin); 808 int t4_free_vi(struct adapter *adap, unsigned int mbox, 809 unsigned int pf, unsigned int vf, 810 unsigned int viid); 811 int t4_set_rxmode(struct adapter *adap, unsigned int mbox, unsigned int viid, 812 int mtu, int promisc, int all_multi, int bcast, int vlanex, 813 bool sleep_ok); 814 int t4_alloc_mac_filt(struct adapter *adap, unsigned int mbox, unsigned int viid, 815 bool free, unsigned int naddr, const u8 **addr, u16 *idx, 816 u64 *hash, bool sleep_ok); 817 int t4_free_mac_filt(struct adapter *adap, unsigned int mbox, 818 unsigned int viid, unsigned int naddr, 819 const u8 **addr, bool sleep_ok); 820 int t4_free_encap_mac_filt(struct adapter *adap, unsigned int viid, 821 int idx, bool sleep_ok); 822 int t4_free_raw_mac_filt(struct adapter *adap, unsigned int viid, 823 const u8 *addr, const u8 *mask, unsigned int idx, 824 u8 lookup_type, u8 port_id, bool sleep_ok); 825 int t4_alloc_raw_mac_filt(struct adapter *adap, unsigned int viid, 826 const u8 *addr, const u8 *mask, unsigned int idx, 827 u8 lookup_type, u8 port_id, bool sleep_ok); 828 int t4_alloc_encap_mac_filt(struct adapter *adap, unsigned int viid, 829 const u8 *addr, const u8 *mask, unsigned int vni, 830 unsigned int vni_mask, u8 dip_hit, u8 lookup_type, 831 bool sleep_ok); 832 int t4_change_mac(struct adapter *adap, unsigned int mbox, unsigned int viid, 833 int idx, const u8 *addr, bool persist, uint16_t *smt_idx); 834 int t4_del_mac(struct adapter *adap, unsigned int mbox, unsigned int viid, 835 const u8 *addr, bool smac); 836 int t4_add_mac(struct adapter *adap, unsigned int mbox, unsigned int viid, 837 int idx, const u8 *addr, bool persist, u8 *smt_idx, bool smac); 838 int t4_set_addr_hash(struct adapter *adap, unsigned int mbox, unsigned int viid, 839 bool ucast, u64 vec, bool sleep_ok); 840 int t4_enable_vi_params(struct adapter *adap, unsigned int mbox, 841 unsigned int viid, bool rx_en, bool tx_en, bool dcb_en); 842 int t4_enable_vi(struct adapter *adap, unsigned int mbox, unsigned int viid, 843 bool rx_en, bool tx_en); 844 int t4_identify_port(struct adapter *adap, unsigned int mbox, unsigned int viid, 845 unsigned int nblinks); 846 int t4_mdio_rd(struct adapter *adap, unsigned int mbox, unsigned int phy_addr, 847 unsigned int mmd, unsigned int reg, unsigned int *valp); 848 int t4_mdio_wr(struct adapter *adap, unsigned int mbox, unsigned int phy_addr, 849 unsigned int mmd, unsigned int reg, unsigned int val); 850 int t4_i2c_io(struct adapter *adap, unsigned int mbox, 851 int port, unsigned int devid, 852 unsigned int offset, unsigned int len, 853 u8 *buf, bool write); 854 int t4_i2c_rd(struct adapter *adap, unsigned int mbox, 855 int port, unsigned int devid, 856 unsigned int offset, unsigned int len, 857 u8 *buf); 858 int t4_i2c_wr(struct adapter *adap, unsigned int mbox, 859 int port, unsigned int devid, 860 unsigned int offset, unsigned int len, 861 u8 *buf); 862 int t4_iq_stop(struct adapter *adap, unsigned int mbox, unsigned int pf, 863 unsigned int vf, unsigned int iqtype, unsigned int iqid, 864 unsigned int fl0id, unsigned int fl1id); 865 int t4_iq_free(struct adapter *adap, unsigned int mbox, unsigned int pf, 866 unsigned int vf, unsigned int iqtype, unsigned int iqid, 867 unsigned int fl0id, unsigned int fl1id); 868 int t4_eth_eq_stop(struct adapter *adap, unsigned int mbox, unsigned int pf, 869 unsigned int vf, unsigned int eqid); 870 int t4_eth_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf, 871 unsigned int vf, unsigned int eqid); 872 int t4_ctrl_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf, 873 unsigned int vf, unsigned int eqid); 874 int t4_ofld_eq_free(struct adapter *adap, unsigned int mbox, unsigned int pf, 875 unsigned int vf, unsigned int eqid); 876 int t4_sge_ctxt_rd(struct adapter *adap, unsigned int mbox, unsigned int cid, 877 enum ctxt_type ctype, u32 *data); 878 int t4_sge_ctxt_rd_bd(struct adapter *adap, unsigned int cid, enum ctxt_type ctype, 879 u32 *data); 880 int t4_sge_ctxt_flush(struct adapter *adap, unsigned int mbox, int ctxt_type); 881 const char *t4_link_down_rc_str(unsigned char link_down_rc); 882 int t4_update_port_info(struct port_info *pi); 883 int t4_handle_fw_rpl(struct adapter *adap, const __be64 *rpl); 884 int t4_fwaddrspace_write(struct adapter *adap, unsigned int mbox, u32 addr, u32 val); 885 int t4_sched_config(struct adapter *adapter, int type, int minmaxen, 886 int sleep_ok); 887 int t4_sched_params(struct adapter *adapter, int type, int level, int mode, 888 int rateunit, int ratemode, int channel, int cl, 889 int minrate, int maxrate, int weight, int pktsize, 890 int burstsize, int sleep_ok); 891 int t4_sched_params_ch_rl(struct adapter *adapter, int channel, int ratemode, 892 unsigned int maxrate, int sleep_ok); 893 int t4_sched_params_cl_wrr(struct adapter *adapter, int channel, int cl, 894 int weight, int sleep_ok); 895 int t4_sched_params_cl_rl_kbps(struct adapter *adapter, int channel, int cl, 896 int mode, unsigned int maxrate, int pktsize, 897 int sleep_ok); 898 int t4_config_watchdog(struct adapter *adapter, unsigned int mbox, 899 unsigned int pf, unsigned int vf, 900 unsigned int timeout, unsigned int action); 901 int t4_get_devlog_level(struct adapter *adapter, unsigned int *level); 902 int t4_set_devlog_level(struct adapter *adapter, unsigned int level); 903 void t4_sge_decode_idma_state(struct adapter *adapter, int state); 904 905 void t4_tp_pio_read(struct adapter *adap, u32 *buff, u32 nregs, 906 u32 start_index, bool sleep_ok); 907 void t4_tp_pio_write(struct adapter *adap, const u32 *buff, u32 nregs, 908 u32 start_index, bool sleep_ok); 909 void t4_tp_tm_pio_read(struct adapter *adap, u32 *buff, u32 nregs, 910 u32 start_index, bool sleep_ok); 911 void t4_tp_mib_read(struct adapter *adap, u32 *buff, u32 nregs, 912 u32 start_index, bool sleep_ok); 913 int t4_configure_ringbb(struct adapter *adap); 914 int t4_configure_add_smac(struct adapter *adap); 915 int t4_set_vlan_acl(struct adapter *adap, unsigned int mbox, unsigned int vf, 916 u16 vlan); 917 918 static inline int t4vf_query_params(struct adapter *adapter, 919 unsigned int nparams, const u32 *params, 920 u32 *vals) 921 { 922 return t4_query_params(adapter, 0, 0, 0, nparams, params, vals); 923 } 924 925 static inline int t4vf_set_params(struct adapter *adapter, 926 unsigned int nparams, const u32 *params, 927 const u32 *vals) 928 { 929 return t4_set_params(adapter, 0, 0, 0, nparams, params, vals); 930 } 931 932 static inline int t4vf_wr_mbox(struct adapter *adap, const void *cmd, 933 int size, void *rpl) 934 { 935 return t4_wr_mbox(adap, adap->mbox, cmd, size, rpl); 936 } 937 938 int t4vf_wait_dev_ready(struct adapter *adapter); 939 int t4vf_fw_reset(struct adapter *adapter); 940 int t4vf_get_sge_params(struct adapter *adapter); 941 int t4vf_get_rss_glb_config(struct adapter *adapter); 942 int t4vf_get_vfres(struct adapter *adapter); 943 int t4vf_prep_adapter(struct adapter *adapter); 944 int t4vf_get_vf_mac(struct adapter *adapter, unsigned int port, 945 unsigned int *naddr, u8 *addr); 946 int t4_bar2_sge_qregs(struct adapter *adapter, unsigned int qid, 947 enum t4_bar2_qtype qtype, int user, u64 *pbar2_qoffset, 948 unsigned int *pbar2_qid); 949 unsigned int fwcap_to_speed(uint32_t caps); 950 uint32_t speed_to_fwcap(unsigned int speed); 951 uint32_t fwcap_top_speed(uint32_t caps); 952 953 static inline int 954 port_top_speed(const struct port_info *pi) 955 { 956 957 /* Mbps -> Gbps */ 958 return (fwcap_to_speed(pi->link_cfg.pcaps) / 1000); 959 } 960 961 #endif /* __CHELSIO_COMMON_H */ 962