1 /*- 2 * Copyright (c) 2011 Chelsio Communications, Inc. 3 * All rights reserved. 4 * Written by: Navdeep Parhar <np@FreeBSD.org> 5 * 6 * Redistribution and use in source and binary forms, with or without 7 * modification, are permitted provided that the following conditions 8 * are met: 9 * 1. Redistributions of source code must retain the above copyright 10 * notice, this list of conditions and the following disclaimer. 11 * 2. Redistributions in binary form must reproduce the above copyright 12 * notice, this list of conditions and the following disclaimer in the 13 * documentation and/or other materials provided with the distribution. 14 * 15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 16 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 17 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 18 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 19 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 20 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 21 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 22 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 23 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 24 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 25 * SUCH DAMAGE. 26 * 27 * $FreeBSD$ 28 * 29 */ 30 31 #ifndef __T4_ADAPTER_H__ 32 #define __T4_ADAPTER_H__ 33 34 #include <sys/kernel.h> 35 #include <sys/bus.h> 36 #include <sys/rman.h> 37 #include <sys/types.h> 38 #include <sys/lock.h> 39 #include <sys/malloc.h> 40 #include <sys/rwlock.h> 41 #include <sys/sx.h> 42 #include <vm/uma.h> 43 44 #include <dev/pci/pcivar.h> 45 #include <dev/pci/pcireg.h> 46 #include <machine/bus.h> 47 #include <sys/socket.h> 48 #include <sys/sysctl.h> 49 #include <net/ethernet.h> 50 #include <net/if.h> 51 #include <net/if_var.h> 52 #include <net/if_media.h> 53 #include <netinet/in.h> 54 #include <netinet/tcp_lro.h> 55 56 #include "offload.h" 57 #include "t4_ioctl.h" 58 #include "common/t4_msg.h" 59 #include "firmware/t4fw_interface.h" 60 61 #define KTR_CXGBE KTR_SPARE3 62 MALLOC_DECLARE(M_CXGBE); 63 #define CXGBE_UNIMPLEMENTED(s) \ 64 panic("%s (%s, line %d) not implemented yet.", s, __FILE__, __LINE__) 65 66 #if defined(__i386__) || defined(__amd64__) 67 static __inline void 68 prefetch(void *x) 69 { 70 __asm volatile("prefetcht0 %0" :: "m" (*(unsigned long *)x)); 71 } 72 #else 73 #define prefetch(x) 74 #endif 75 76 #ifndef SYSCTL_ADD_UQUAD 77 #define SYSCTL_ADD_UQUAD SYSCTL_ADD_QUAD 78 #define sysctl_handle_64 sysctl_handle_quad 79 #define CTLTYPE_U64 CTLTYPE_QUAD 80 #endif 81 82 #if (__FreeBSD_version >= 900030) || \ 83 ((__FreeBSD_version >= 802507) && (__FreeBSD_version < 900000)) 84 #define SBUF_DRAIN 1 85 #endif 86 87 struct adapter; 88 typedef struct adapter adapter_t; 89 90 enum { 91 /* 92 * All ingress queues use this entry size. Note that the firmware event 93 * queue and any iq expecting CPL_RX_PKT in the descriptor needs this to 94 * be at least 64. 95 */ 96 IQ_ESIZE = 64, 97 98 /* Default queue sizes for all kinds of ingress queues */ 99 FW_IQ_QSIZE = 256, 100 RX_IQ_QSIZE = 1024, 101 102 /* All egress queues use this entry size */ 103 EQ_ESIZE = 64, 104 105 /* Default queue sizes for all kinds of egress queues */ 106 CTRL_EQ_QSIZE = 128, 107 TX_EQ_QSIZE = 1024, 108 109 #if MJUMPAGESIZE != MCLBYTES 110 SW_ZONE_SIZES = 4, /* cluster, jumbop, jumbo9k, jumbo16k */ 111 #else 112 SW_ZONE_SIZES = 3, /* cluster, jumbo9k, jumbo16k */ 113 #endif 114 CL_METADATA_SIZE = CACHE_LINE_SIZE, 115 116 SGE_MAX_WR_NDESC = SGE_MAX_WR_LEN / EQ_ESIZE, /* max WR size in desc */ 117 TX_SGL_SEGS = 39, 118 TX_SGL_SEGS_TSO = 38, 119 TX_WR_FLITS = SGE_MAX_WR_LEN / 8 120 }; 121 122 enum { 123 /* adapter intr_type */ 124 INTR_INTX = (1 << 0), 125 INTR_MSI = (1 << 1), 126 INTR_MSIX = (1 << 2) 127 }; 128 129 enum { 130 XGMAC_MTU = (1 << 0), 131 XGMAC_PROMISC = (1 << 1), 132 XGMAC_ALLMULTI = (1 << 2), 133 XGMAC_VLANEX = (1 << 3), 134 XGMAC_UCADDR = (1 << 4), 135 XGMAC_MCADDRS = (1 << 5), 136 137 XGMAC_ALL = 0xffff 138 }; 139 140 enum { 141 /* flags understood by begin_synchronized_op */ 142 HOLD_LOCK = (1 << 0), 143 SLEEP_OK = (1 << 1), 144 INTR_OK = (1 << 2), 145 146 /* flags understood by end_synchronized_op */ 147 LOCK_HELD = HOLD_LOCK, 148 }; 149 150 enum { 151 /* adapter flags */ 152 FULL_INIT_DONE = (1 << 0), 153 FW_OK = (1 << 1), 154 CHK_MBOX_ACCESS = (1 << 2), 155 MASTER_PF = (1 << 3), 156 ADAP_SYSCTL_CTX = (1 << 4), 157 /* TOM_INIT_DONE= (1 << 5), No longer used */ 158 BUF_PACKING_OK = (1 << 6), 159 IS_VF = (1 << 7), 160 161 CXGBE_BUSY = (1 << 9), 162 163 /* port flags */ 164 HAS_TRACEQ = (1 << 3), 165 166 /* VI flags */ 167 DOOMED = (1 << 0), 168 VI_INIT_DONE = (1 << 1), 169 VI_SYSCTL_CTX = (1 << 2), 170 INTR_RXQ = (1 << 4), /* All NIC rxq's take interrupts */ 171 INTR_OFLD_RXQ = (1 << 5), /* All TOE rxq's take interrupts */ 172 INTR_ALL = (INTR_RXQ | INTR_OFLD_RXQ), 173 174 /* adapter debug_flags */ 175 DF_DUMP_MBOX = (1 << 0), /* Log all mbox cmd/rpl. */ 176 DF_LOAD_FW_ANYTIME = (1 << 1), /* Allow LOAD_FW after init */ 177 DF_DISABLE_TCB_CACHE = (1 << 2), /* Disable TCB cache (T6+) */ 178 }; 179 180 #define IS_DOOMED(vi) ((vi)->flags & DOOMED) 181 #define SET_DOOMED(vi) do {(vi)->flags |= DOOMED;} while (0) 182 #define IS_BUSY(sc) ((sc)->flags & CXGBE_BUSY) 183 #define SET_BUSY(sc) do {(sc)->flags |= CXGBE_BUSY;} while (0) 184 #define CLR_BUSY(sc) do {(sc)->flags &= ~CXGBE_BUSY;} while (0) 185 186 struct vi_info { 187 device_t dev; 188 struct port_info *pi; 189 190 struct ifnet *ifp; 191 192 unsigned long flags; 193 int if_flags; 194 195 uint16_t *rss, *nm_rss; 196 int smt_idx; /* for convenience */ 197 uint16_t viid; 198 int16_t xact_addr_filt;/* index of exact MAC address filter */ 199 uint16_t rss_size; /* size of VI's RSS table slice */ 200 uint16_t rss_base; /* start of VI's RSS table slice */ 201 202 eventhandler_tag vlan_c; 203 204 int nintr; 205 int first_intr; 206 207 /* These need to be int as they are used in sysctl */ 208 int ntxq; /* # of tx queues */ 209 int first_txq; /* index of first tx queue */ 210 int rsrv_noflowq; /* Reserve queue 0 for non-flowid packets */ 211 int nrxq; /* # of rx queues */ 212 int first_rxq; /* index of first rx queue */ 213 int nofldtxq; /* # of offload tx queues */ 214 int first_ofld_txq; /* index of first offload tx queue */ 215 int nofldrxq; /* # of offload rx queues */ 216 int first_ofld_rxq; /* index of first offload rx queue */ 217 int nnmtxq; 218 int first_nm_txq; 219 int nnmrxq; 220 int first_nm_rxq; 221 int tmr_idx; 222 int ofld_tmr_idx; 223 int pktc_idx; 224 int ofld_pktc_idx; 225 int qsize_rxq; 226 int qsize_txq; 227 228 struct timeval last_refreshed; 229 struct fw_vi_stats_vf stats; 230 231 struct callout tick; 232 struct sysctl_ctx_list ctx; /* from ifconfig up to driver detach */ 233 234 uint8_t hw_addr[ETHER_ADDR_LEN]; /* factory MAC address, won't change */ 235 }; 236 237 struct tx_ch_rl_params { 238 enum fw_sched_params_rate ratemode; /* %port (REL) or kbps (ABS) */ 239 uint32_t maxrate; 240 }; 241 242 enum { 243 TX_CLRL_REFRESH = (1 << 0), /* Need to update hardware state. */ 244 TX_CLRL_ERROR = (1 << 1), /* Error, hardware state unknown. */ 245 }; 246 247 struct tx_cl_rl_params { 248 int refcount; 249 u_int flags; 250 enum fw_sched_params_rate ratemode; /* %port REL or ABS value */ 251 enum fw_sched_params_unit rateunit; /* kbps or pps (when ABS) */ 252 enum fw_sched_params_mode mode; /* aggr or per-flow */ 253 uint32_t maxrate; 254 uint16_t pktsize; 255 }; 256 257 /* Tx scheduler parameters for a channel/port */ 258 struct tx_sched_params { 259 /* Channel Rate Limiter */ 260 struct tx_ch_rl_params ch_rl; 261 262 /* Class WRR */ 263 /* XXX */ 264 265 /* Class Rate Limiter */ 266 struct tx_cl_rl_params cl_rl[]; 267 }; 268 269 struct port_info { 270 device_t dev; 271 struct adapter *adapter; 272 273 struct vi_info *vi; 274 int nvi; 275 int up_vis; 276 int uld_vis; 277 278 struct tx_sched_params *sched_params; 279 280 struct mtx pi_lock; 281 char lockname[16]; 282 unsigned long flags; 283 284 uint8_t lport; /* associated offload logical port */ 285 int8_t mdio_addr; 286 uint8_t port_type; 287 uint8_t mod_type; 288 uint8_t port_id; 289 uint8_t tx_chan; 290 uint8_t rx_chan_map; /* rx MPS channel bitmap */ 291 292 struct link_config link_cfg; 293 struct link_config old_link_cfg; 294 struct ifmedia media; 295 296 struct timeval last_refreshed; 297 struct port_stats stats; 298 u_int tnl_cong_drops; 299 u_int tx_parse_error; 300 301 struct callout tick; 302 }; 303 304 #define IS_MAIN_VI(vi) ((vi) == &((vi)->pi->vi[0])) 305 306 /* Where the cluster came from, how it has been carved up. */ 307 struct cluster_layout { 308 int8_t zidx; 309 int8_t hwidx; 310 uint16_t region1; /* mbufs laid out within this region */ 311 /* region2 is the DMA region */ 312 uint16_t region3; /* cluster_metadata within this region */ 313 }; 314 315 struct cluster_metadata { 316 u_int refcount; 317 struct fl_sdesc *sd; /* For debug only. Could easily be stale */ 318 }; 319 320 struct fl_sdesc { 321 caddr_t cl; 322 uint16_t nmbuf; /* # of driver originated mbufs with ref on cluster */ 323 struct cluster_layout cll; 324 }; 325 326 struct tx_desc { 327 __be64 flit[8]; 328 }; 329 330 struct tx_sdesc { 331 struct mbuf *m; /* m_nextpkt linked chain of frames */ 332 uint8_t desc_used; /* # of hardware descriptors used by the WR */ 333 }; 334 335 336 #define IQ_PAD (IQ_ESIZE - sizeof(struct rsp_ctrl) - sizeof(struct rss_header)) 337 struct iq_desc { 338 struct rss_header rss; 339 uint8_t cpl[IQ_PAD]; 340 struct rsp_ctrl rsp; 341 }; 342 #undef IQ_PAD 343 CTASSERT(sizeof(struct iq_desc) == IQ_ESIZE); 344 345 enum { 346 /* iq flags */ 347 IQ_ALLOCATED = (1 << 0), /* firmware resources allocated */ 348 IQ_HAS_FL = (1 << 1), /* iq associated with a freelist */ 349 IQ_INTR = (1 << 2), /* iq takes direct interrupt */ 350 IQ_LRO_ENABLED = (1 << 3), /* iq is an eth rxq with LRO enabled */ 351 IQ_ADJ_CREDIT = (1 << 4), /* hw is off by 1 credit for this iq */ 352 353 /* iq state */ 354 IQS_DISABLED = 0, 355 IQS_BUSY = 1, 356 IQS_IDLE = 2, 357 358 /* netmap related flags */ 359 NM_OFF = 0, 360 NM_ON = 1, 361 NM_BUSY = 2, 362 }; 363 364 struct sge_iq; 365 struct rss_header; 366 typedef int (*cpl_handler_t)(struct sge_iq *, const struct rss_header *, 367 struct mbuf *); 368 typedef int (*an_handler_t)(struct sge_iq *, const struct rsp_ctrl *); 369 typedef int (*fw_msg_handler_t)(struct adapter *, const __be64 *); 370 371 /* 372 * Ingress Queue: T4 is producer, driver is consumer. 373 */ 374 struct sge_iq { 375 uint32_t flags; 376 volatile int state; 377 struct adapter *adapter; 378 cpl_handler_t set_tcb_rpl; 379 cpl_handler_t l2t_write_rpl; 380 struct iq_desc *desc; /* KVA of descriptor ring */ 381 int8_t intr_pktc_idx; /* packet count threshold index */ 382 uint8_t gen; /* generation bit */ 383 uint8_t intr_params; /* interrupt holdoff parameters */ 384 uint8_t intr_next; /* XXX: holdoff for next interrupt */ 385 uint16_t qsize; /* size (# of entries) of the queue */ 386 uint16_t sidx; /* index of the entry with the status page */ 387 uint16_t cidx; /* consumer index */ 388 uint16_t cntxt_id; /* SGE context id for the iq */ 389 uint16_t abs_id; /* absolute SGE id for the iq */ 390 391 STAILQ_ENTRY(sge_iq) link; 392 393 bus_dma_tag_t desc_tag; 394 bus_dmamap_t desc_map; 395 bus_addr_t ba; /* bus address of descriptor ring */ 396 }; 397 398 enum { 399 EQ_CTRL = 1, 400 EQ_ETH = 2, 401 EQ_OFLD = 3, 402 403 /* eq flags */ 404 EQ_TYPEMASK = 0x3, /* 2 lsbits hold the type (see above) */ 405 EQ_ALLOCATED = (1 << 2), /* firmware resources allocated */ 406 EQ_ENABLED = (1 << 3), /* open for business */ 407 EQ_QFLUSH = (1 << 4), /* if_qflush in progress */ 408 }; 409 410 /* Listed in order of preference. Update t4_sysctls too if you change these */ 411 enum {DOORBELL_UDB, DOORBELL_WCWR, DOORBELL_UDBWC, DOORBELL_KDB}; 412 413 /* 414 * Egress Queue: driver is producer, T4 is consumer. 415 * 416 * Note: A free list is an egress queue (driver produces the buffers and T4 417 * consumes them) but it's special enough to have its own struct (see sge_fl). 418 */ 419 struct sge_eq { 420 unsigned int flags; /* MUST be first */ 421 unsigned int cntxt_id; /* SGE context id for the eq */ 422 unsigned int abs_id; /* absolute SGE id for the eq */ 423 struct mtx eq_lock; 424 425 struct tx_desc *desc; /* KVA of descriptor ring */ 426 uint16_t doorbells; 427 volatile uint32_t *udb; /* KVA of doorbell (lies within BAR2) */ 428 u_int udb_qid; /* relative qid within the doorbell page */ 429 uint16_t sidx; /* index of the entry with the status page */ 430 uint16_t cidx; /* consumer idx (desc idx) */ 431 uint16_t pidx; /* producer idx (desc idx) */ 432 uint16_t equeqidx; /* EQUEQ last requested at this pidx */ 433 uint16_t dbidx; /* pidx of the most recent doorbell */ 434 uint16_t iqid; /* iq that gets egr_update for the eq */ 435 uint8_t tx_chan; /* tx channel used by the eq */ 436 volatile u_int equiq; /* EQUIQ outstanding */ 437 438 bus_dma_tag_t desc_tag; 439 bus_dmamap_t desc_map; 440 bus_addr_t ba; /* bus address of descriptor ring */ 441 char lockname[16]; 442 }; 443 444 struct sw_zone_info { 445 uma_zone_t zone; /* zone that this cluster comes from */ 446 int size; /* size of cluster: 2K, 4K, 9K, 16K, etc. */ 447 int type; /* EXT_xxx type of the cluster */ 448 int8_t head_hwidx; 449 int8_t tail_hwidx; 450 }; 451 452 struct hw_buf_info { 453 int8_t zidx; /* backpointer to zone; -ve means unused */ 454 int8_t next; /* next hwidx for this zone; -1 means no more */ 455 int size; 456 }; 457 458 enum { 459 NUM_MEMWIN = 3, 460 461 MEMWIN0_APERTURE = 2048, 462 MEMWIN0_BASE = 0x1b800, 463 464 MEMWIN1_APERTURE = 32768, 465 MEMWIN1_BASE = 0x28000, 466 467 MEMWIN2_APERTURE_T4 = 65536, 468 MEMWIN2_BASE_T4 = 0x30000, 469 470 MEMWIN2_APERTURE_T5 = 128 * 1024, 471 MEMWIN2_BASE_T5 = 0x60000, 472 }; 473 474 struct memwin { 475 struct rwlock mw_lock __aligned(CACHE_LINE_SIZE); 476 uint32_t mw_base; /* constant after setup_memwin */ 477 uint32_t mw_aperture; /* ditto */ 478 uint32_t mw_curpos; /* protected by mw_lock */ 479 }; 480 481 enum { 482 FL_STARVING = (1 << 0), /* on the adapter's list of starving fl's */ 483 FL_DOOMED = (1 << 1), /* about to be destroyed */ 484 FL_BUF_PACKING = (1 << 2), /* buffer packing enabled */ 485 FL_BUF_RESUME = (1 << 3), /* resume from the middle of the frame */ 486 }; 487 488 #define FL_RUNNING_LOW(fl) \ 489 (IDXDIFF(fl->dbidx * 8, fl->cidx, fl->sidx * 8) <= fl->lowat) 490 #define FL_NOT_RUNNING_LOW(fl) \ 491 (IDXDIFF(fl->dbidx * 8, fl->cidx, fl->sidx * 8) >= 2 * fl->lowat) 492 493 struct sge_fl { 494 struct mtx fl_lock; 495 __be64 *desc; /* KVA of descriptor ring, ptr to addresses */ 496 struct fl_sdesc *sdesc; /* KVA of software descriptor ring */ 497 struct cluster_layout cll_def; /* default refill zone, layout */ 498 uint16_t lowat; /* # of buffers <= this means fl needs help */ 499 int flags; 500 uint16_t buf_boundary; 501 502 /* The 16b idx all deal with hw descriptors */ 503 uint16_t dbidx; /* hw pidx after last doorbell */ 504 uint16_t sidx; /* index of status page */ 505 volatile uint16_t hw_cidx; 506 507 /* The 32b idx are all buffer idx, not hardware descriptor idx */ 508 uint32_t cidx; /* consumer index */ 509 uint32_t pidx; /* producer index */ 510 511 uint32_t dbval; 512 u_int rx_offset; /* offset in fl buf (when buffer packing) */ 513 volatile uint32_t *udb; 514 515 uint64_t mbuf_allocated;/* # of mbuf allocated from zone_mbuf */ 516 uint64_t mbuf_inlined; /* # of mbuf created within clusters */ 517 uint64_t cl_allocated; /* # of clusters allocated */ 518 uint64_t cl_recycled; /* # of clusters recycled */ 519 uint64_t cl_fast_recycled; /* # of clusters recycled (fast) */ 520 521 /* These 3 are valid when FL_BUF_RESUME is set, stale otherwise. */ 522 struct mbuf *m0; 523 struct mbuf **pnext; 524 u_int remaining; 525 526 uint16_t qsize; /* # of hw descriptors (status page included) */ 527 uint16_t cntxt_id; /* SGE context id for the freelist */ 528 TAILQ_ENTRY(sge_fl) link; /* All starving freelists */ 529 bus_dma_tag_t desc_tag; 530 bus_dmamap_t desc_map; 531 char lockname[16]; 532 bus_addr_t ba; /* bus address of descriptor ring */ 533 struct cluster_layout cll_alt; /* alternate refill zone, layout */ 534 }; 535 536 struct mp_ring; 537 538 /* txq: SGE egress queue + what's needed for Ethernet NIC */ 539 struct sge_txq { 540 struct sge_eq eq; /* MUST be first */ 541 542 struct ifnet *ifp; /* the interface this txq belongs to */ 543 struct mp_ring *r; /* tx software ring */ 544 struct tx_sdesc *sdesc; /* KVA of software descriptor ring */ 545 struct sglist *gl; 546 __be32 cpl_ctrl0; /* for convenience */ 547 int tc_idx; /* traffic class */ 548 549 struct task tx_reclaim_task; 550 /* stats for common events first */ 551 552 uint64_t txcsum; /* # of times hardware assisted with checksum */ 553 uint64_t tso_wrs; /* # of TSO work requests */ 554 uint64_t vlan_insertion;/* # of times VLAN tag was inserted */ 555 uint64_t imm_wrs; /* # of work requests with immediate data */ 556 uint64_t sgl_wrs; /* # of work requests with direct SGL */ 557 uint64_t txpkt_wrs; /* # of txpkt work requests (not coalesced) */ 558 uint64_t txpkts0_wrs; /* # of type0 coalesced tx work requests */ 559 uint64_t txpkts1_wrs; /* # of type1 coalesced tx work requests */ 560 uint64_t txpkts0_pkts; /* # of frames in type0 coalesced tx WRs */ 561 uint64_t txpkts1_pkts; /* # of frames in type1 coalesced tx WRs */ 562 563 /* stats for not-that-common events */ 564 } __aligned(CACHE_LINE_SIZE); 565 566 /* rxq: SGE ingress queue + SGE free list + miscellaneous items */ 567 struct sge_rxq { 568 struct sge_iq iq; /* MUST be first */ 569 struct sge_fl fl; /* MUST follow iq */ 570 571 struct ifnet *ifp; /* the interface this rxq belongs to */ 572 #if defined(INET) || defined(INET6) 573 struct lro_ctrl lro; /* LRO state */ 574 #endif 575 576 /* stats for common events first */ 577 578 uint64_t rxcsum; /* # of times hardware assisted with checksum */ 579 uint64_t vlan_extraction;/* # of times VLAN tag was extracted */ 580 581 /* stats for not-that-common events */ 582 583 } __aligned(CACHE_LINE_SIZE); 584 585 static inline struct sge_rxq * 586 iq_to_rxq(struct sge_iq *iq) 587 { 588 589 return (__containerof(iq, struct sge_rxq, iq)); 590 } 591 592 593 /* ofld_rxq: SGE ingress queue + SGE free list + miscellaneous items */ 594 struct sge_ofld_rxq { 595 struct sge_iq iq; /* MUST be first */ 596 struct sge_fl fl; /* MUST follow iq */ 597 } __aligned(CACHE_LINE_SIZE); 598 599 static inline struct sge_ofld_rxq * 600 iq_to_ofld_rxq(struct sge_iq *iq) 601 { 602 603 return (__containerof(iq, struct sge_ofld_rxq, iq)); 604 } 605 606 struct wrqe { 607 STAILQ_ENTRY(wrqe) link; 608 struct sge_wrq *wrq; 609 int wr_len; 610 char wr[] __aligned(16); 611 }; 612 613 struct wrq_cookie { 614 TAILQ_ENTRY(wrq_cookie) link; 615 int ndesc; 616 int pidx; 617 }; 618 619 /* 620 * wrq: SGE egress queue that is given prebuilt work requests. Both the control 621 * and offload tx queues are of this type. 622 */ 623 struct sge_wrq { 624 struct sge_eq eq; /* MUST be first */ 625 626 struct adapter *adapter; 627 struct task wrq_tx_task; 628 629 /* Tx desc reserved but WR not "committed" yet. */ 630 TAILQ_HEAD(wrq_incomplete_wrs , wrq_cookie) incomplete_wrs; 631 632 /* List of WRs ready to go out as soon as descriptors are available. */ 633 STAILQ_HEAD(, wrqe) wr_list; 634 u_int nwr_pending; 635 u_int ndesc_needed; 636 637 /* stats for common events first */ 638 639 uint64_t tx_wrs_direct; /* # of WRs written directly to desc ring. */ 640 uint64_t tx_wrs_ss; /* # of WRs copied from scratch space. */ 641 uint64_t tx_wrs_copied; /* # of WRs queued and copied to desc ring. */ 642 643 /* stats for not-that-common events */ 644 645 /* 646 * Scratch space for work requests that wrap around after reaching the 647 * status page, and some information about the last WR that used it. 648 */ 649 uint16_t ss_pidx; 650 uint16_t ss_len; 651 uint8_t ss[SGE_MAX_WR_LEN]; 652 653 } __aligned(CACHE_LINE_SIZE); 654 655 #define INVALID_NM_RXQ_CNTXT_ID ((uint16_t)(-1)) 656 struct sge_nm_rxq { 657 struct vi_info *vi; 658 659 struct iq_desc *iq_desc; 660 uint16_t iq_abs_id; 661 uint16_t iq_cntxt_id; 662 uint16_t iq_cidx; 663 uint16_t iq_sidx; 664 uint8_t iq_gen; 665 666 __be64 *fl_desc; 667 uint16_t fl_cntxt_id; 668 uint32_t fl_cidx; 669 uint32_t fl_pidx; 670 uint32_t fl_sidx; 671 uint32_t fl_db_val; 672 u_int fl_hwidx:4; 673 674 u_int nid; /* netmap ring # for this queue */ 675 676 /* infrequently used items after this */ 677 678 bus_dma_tag_t iq_desc_tag; 679 bus_dmamap_t iq_desc_map; 680 bus_addr_t iq_ba; 681 int intr_idx; 682 683 bus_dma_tag_t fl_desc_tag; 684 bus_dmamap_t fl_desc_map; 685 bus_addr_t fl_ba; 686 } __aligned(CACHE_LINE_SIZE); 687 688 #define INVALID_NM_TXQ_CNTXT_ID ((u_int)(-1)) 689 struct sge_nm_txq { 690 struct tx_desc *desc; 691 uint16_t cidx; 692 uint16_t pidx; 693 uint16_t sidx; 694 uint16_t equiqidx; /* EQUIQ last requested at this pidx */ 695 uint16_t equeqidx; /* EQUEQ last requested at this pidx */ 696 uint16_t dbidx; /* pidx of the most recent doorbell */ 697 uint16_t doorbells; 698 volatile uint32_t *udb; 699 u_int udb_qid; 700 u_int cntxt_id; 701 __be32 cpl_ctrl0; /* for convenience */ 702 u_int nid; /* netmap ring # for this queue */ 703 704 /* infrequently used items after this */ 705 706 bus_dma_tag_t desc_tag; 707 bus_dmamap_t desc_map; 708 bus_addr_t ba; 709 int iqidx; 710 } __aligned(CACHE_LINE_SIZE); 711 712 struct sge { 713 int nrxq; /* total # of Ethernet rx queues */ 714 int ntxq; /* total # of Ethernet tx queues */ 715 int nofldrxq; /* total # of TOE rx queues */ 716 int nofldtxq; /* total # of TOE tx queues */ 717 int nnmrxq; /* total # of netmap rx queues */ 718 int nnmtxq; /* total # of netmap tx queues */ 719 int niq; /* total # of ingress queues */ 720 int neq; /* total # of egress queues */ 721 722 struct sge_iq fwq; /* Firmware event queue */ 723 struct sge_wrq mgmtq; /* Management queue (control queue) */ 724 struct sge_wrq *ctrlq; /* Control queues */ 725 struct sge_txq *txq; /* NIC tx queues */ 726 struct sge_rxq *rxq; /* NIC rx queues */ 727 struct sge_wrq *ofld_txq; /* TOE tx queues */ 728 struct sge_ofld_rxq *ofld_rxq; /* TOE rx queues */ 729 struct sge_nm_txq *nm_txq; /* netmap tx queues */ 730 struct sge_nm_rxq *nm_rxq; /* netmap rx queues */ 731 732 uint16_t iq_start; /* first cntxt_id */ 733 uint16_t iq_base; /* first abs_id */ 734 int eq_start; /* first cntxt_id */ 735 int eq_base; /* first abs_id */ 736 struct sge_iq **iqmap; /* iq->cntxt_id to iq mapping */ 737 struct sge_eq **eqmap; /* eq->cntxt_id to eq mapping */ 738 739 int8_t safe_hwidx1; /* may not have room for metadata */ 740 int8_t safe_hwidx2; /* with room for metadata and maybe more */ 741 struct sw_zone_info sw_zone_info[SW_ZONE_SIZES]; 742 struct hw_buf_info hw_buf_info[SGE_FLBUF_SIZES]; 743 }; 744 745 struct devnames { 746 const char *nexus_name; 747 const char *ifnet_name; 748 const char *vi_ifnet_name; 749 const char *pf03_drv_name; 750 const char *vf_nexus_name; 751 const char *vf_ifnet_name; 752 }; 753 754 struct adapter { 755 SLIST_ENTRY(adapter) link; 756 device_t dev; 757 struct cdev *cdev; 758 const struct devnames *names; 759 760 /* PCIe register resources */ 761 int regs_rid; 762 struct resource *regs_res; 763 int msix_rid; 764 struct resource *msix_res; 765 bus_space_handle_t bh; 766 bus_space_tag_t bt; 767 bus_size_t mmio_len; 768 int udbs_rid; 769 struct resource *udbs_res; 770 volatile uint8_t *udbs_base; 771 772 unsigned int pf; 773 unsigned int mbox; 774 unsigned int vpd_busy; 775 unsigned int vpd_flag; 776 777 /* Interrupt information */ 778 int intr_type; 779 int intr_count; 780 struct irq { 781 struct resource *res; 782 int rid; 783 volatile int nm_state; /* NM_OFF, NM_ON, or NM_BUSY */ 784 void *tag; 785 struct sge_rxq *rxq; 786 struct sge_nm_rxq *nm_rxq; 787 } __aligned(CACHE_LINE_SIZE) *irq; 788 int sge_gts_reg; 789 int sge_kdoorbell_reg; 790 791 bus_dma_tag_t dmat; /* Parent DMA tag */ 792 793 struct sge sge; 794 int lro_timeout; 795 int sc_do_rxcopy; 796 797 struct taskqueue *tq[MAX_NCHAN]; /* General purpose taskqueues */ 798 struct port_info *port[MAX_NPORTS]; 799 uint8_t chan_map[MAX_NCHAN]; 800 801 void *tom_softc; /* (struct tom_data *) */ 802 struct tom_tunables tt; 803 void *iwarp_softc; /* (struct c4iw_dev *) */ 804 void *iscsi_ulp_softc; /* (struct cxgbei_data *) */ 805 void *ccr_softc; /* (struct ccr_softc *) */ 806 struct l2t_data *l2t; /* L2 table */ 807 struct tid_info tids; 808 809 uint16_t doorbells; 810 int offload_map; /* ports with IFCAP_TOE enabled */ 811 int active_ulds; /* ULDs activated on this adapter */ 812 int flags; 813 int debug_flags; 814 815 char ifp_lockname[16]; 816 struct mtx ifp_lock; 817 struct ifnet *ifp; /* tracer ifp */ 818 struct ifmedia media; 819 int traceq; /* iq used by all tracers, -1 if none */ 820 int tracer_valid; /* bitmap of valid tracers */ 821 int tracer_enabled; /* bitmap of enabled tracers */ 822 823 char fw_version[16]; 824 char tp_version[16]; 825 char er_version[16]; 826 char bs_version[16]; 827 char cfg_file[32]; 828 u_int cfcsum; 829 struct adapter_params params; 830 const struct chip_params *chip_params; 831 struct t4_virt_res vres; 832 833 uint16_t nbmcaps; 834 uint16_t linkcaps; 835 uint16_t switchcaps; 836 uint16_t niccaps; 837 uint16_t toecaps; 838 uint16_t rdmacaps; 839 uint16_t cryptocaps; 840 uint16_t iscsicaps; 841 uint16_t fcoecaps; 842 843 struct sysctl_ctx_list ctx; /* from adapter_full_init to full_uninit */ 844 845 struct mtx sc_lock; 846 char lockname[16]; 847 848 /* Starving free lists */ 849 struct mtx sfl_lock; /* same cache-line as sc_lock? but that's ok */ 850 TAILQ_HEAD(, sge_fl) sfl; 851 struct callout sfl_callout; 852 853 struct mtx reg_lock; /* for indirect register access */ 854 855 struct memwin memwin[NUM_MEMWIN]; /* memory windows */ 856 857 struct mtx tc_lock; 858 struct task tc_task; 859 860 const char *last_op; 861 const void *last_op_thr; 862 int last_op_flags; 863 }; 864 865 #define ADAPTER_LOCK(sc) mtx_lock(&(sc)->sc_lock) 866 #define ADAPTER_UNLOCK(sc) mtx_unlock(&(sc)->sc_lock) 867 #define ADAPTER_LOCK_ASSERT_OWNED(sc) mtx_assert(&(sc)->sc_lock, MA_OWNED) 868 #define ADAPTER_LOCK_ASSERT_NOTOWNED(sc) mtx_assert(&(sc)->sc_lock, MA_NOTOWNED) 869 870 #define ASSERT_SYNCHRONIZED_OP(sc) \ 871 KASSERT(IS_BUSY(sc) && \ 872 (mtx_owned(&(sc)->sc_lock) || sc->last_op_thr == curthread), \ 873 ("%s: operation not synchronized.", __func__)) 874 875 #define PORT_LOCK(pi) mtx_lock(&(pi)->pi_lock) 876 #define PORT_UNLOCK(pi) mtx_unlock(&(pi)->pi_lock) 877 #define PORT_LOCK_ASSERT_OWNED(pi) mtx_assert(&(pi)->pi_lock, MA_OWNED) 878 #define PORT_LOCK_ASSERT_NOTOWNED(pi) mtx_assert(&(pi)->pi_lock, MA_NOTOWNED) 879 880 #define FL_LOCK(fl) mtx_lock(&(fl)->fl_lock) 881 #define FL_TRYLOCK(fl) mtx_trylock(&(fl)->fl_lock) 882 #define FL_UNLOCK(fl) mtx_unlock(&(fl)->fl_lock) 883 #define FL_LOCK_ASSERT_OWNED(fl) mtx_assert(&(fl)->fl_lock, MA_OWNED) 884 #define FL_LOCK_ASSERT_NOTOWNED(fl) mtx_assert(&(fl)->fl_lock, MA_NOTOWNED) 885 886 #define RXQ_FL_LOCK(rxq) FL_LOCK(&(rxq)->fl) 887 #define RXQ_FL_UNLOCK(rxq) FL_UNLOCK(&(rxq)->fl) 888 #define RXQ_FL_LOCK_ASSERT_OWNED(rxq) FL_LOCK_ASSERT_OWNED(&(rxq)->fl) 889 #define RXQ_FL_LOCK_ASSERT_NOTOWNED(rxq) FL_LOCK_ASSERT_NOTOWNED(&(rxq)->fl) 890 891 #define EQ_LOCK(eq) mtx_lock(&(eq)->eq_lock) 892 #define EQ_TRYLOCK(eq) mtx_trylock(&(eq)->eq_lock) 893 #define EQ_UNLOCK(eq) mtx_unlock(&(eq)->eq_lock) 894 #define EQ_LOCK_ASSERT_OWNED(eq) mtx_assert(&(eq)->eq_lock, MA_OWNED) 895 #define EQ_LOCK_ASSERT_NOTOWNED(eq) mtx_assert(&(eq)->eq_lock, MA_NOTOWNED) 896 897 #define TXQ_LOCK(txq) EQ_LOCK(&(txq)->eq) 898 #define TXQ_TRYLOCK(txq) EQ_TRYLOCK(&(txq)->eq) 899 #define TXQ_UNLOCK(txq) EQ_UNLOCK(&(txq)->eq) 900 #define TXQ_LOCK_ASSERT_OWNED(txq) EQ_LOCK_ASSERT_OWNED(&(txq)->eq) 901 #define TXQ_LOCK_ASSERT_NOTOWNED(txq) EQ_LOCK_ASSERT_NOTOWNED(&(txq)->eq) 902 903 #define CH_DUMP_MBOX(sc, mbox, data_reg) \ 904 do { \ 905 if (sc->debug_flags & DF_DUMP_MBOX) { \ 906 log(LOG_NOTICE, \ 907 "%s mbox %u: %016llx %016llx %016llx %016llx " \ 908 "%016llx %016llx %016llx %016llx\n", \ 909 device_get_nameunit(sc->dev), mbox, \ 910 (unsigned long long)t4_read_reg64(sc, data_reg), \ 911 (unsigned long long)t4_read_reg64(sc, data_reg + 8), \ 912 (unsigned long long)t4_read_reg64(sc, data_reg + 16), \ 913 (unsigned long long)t4_read_reg64(sc, data_reg + 24), \ 914 (unsigned long long)t4_read_reg64(sc, data_reg + 32), \ 915 (unsigned long long)t4_read_reg64(sc, data_reg + 40), \ 916 (unsigned long long)t4_read_reg64(sc, data_reg + 48), \ 917 (unsigned long long)t4_read_reg64(sc, data_reg + 56)); \ 918 } \ 919 } while (0) 920 921 #define for_each_txq(vi, iter, q) \ 922 for (q = &vi->pi->adapter->sge.txq[vi->first_txq], iter = 0; \ 923 iter < vi->ntxq; ++iter, ++q) 924 #define for_each_rxq(vi, iter, q) \ 925 for (q = &vi->pi->adapter->sge.rxq[vi->first_rxq], iter = 0; \ 926 iter < vi->nrxq; ++iter, ++q) 927 #define for_each_ofld_txq(vi, iter, q) \ 928 for (q = &vi->pi->adapter->sge.ofld_txq[vi->first_ofld_txq], iter = 0; \ 929 iter < vi->nofldtxq; ++iter, ++q) 930 #define for_each_ofld_rxq(vi, iter, q) \ 931 for (q = &vi->pi->adapter->sge.ofld_rxq[vi->first_ofld_rxq], iter = 0; \ 932 iter < vi->nofldrxq; ++iter, ++q) 933 #define for_each_nm_txq(vi, iter, q) \ 934 for (q = &vi->pi->adapter->sge.nm_txq[vi->first_nm_txq], iter = 0; \ 935 iter < vi->nnmtxq; ++iter, ++q) 936 #define for_each_nm_rxq(vi, iter, q) \ 937 for (q = &vi->pi->adapter->sge.nm_rxq[vi->first_nm_rxq], iter = 0; \ 938 iter < vi->nnmrxq; ++iter, ++q) 939 #define for_each_vi(_pi, _iter, _vi) \ 940 for ((_vi) = (_pi)->vi, (_iter) = 0; (_iter) < (_pi)->nvi; \ 941 ++(_iter), ++(_vi)) 942 943 #define IDXINCR(idx, incr, wrap) do { \ 944 idx = wrap - idx > incr ? idx + incr : incr - (wrap - idx); \ 945 } while (0) 946 #define IDXDIFF(head, tail, wrap) \ 947 ((head) >= (tail) ? (head) - (tail) : (wrap) - (tail) + (head)) 948 949 /* One for errors, one for firmware events */ 950 #define T4_EXTRA_INTR 2 951 952 /* One for firmware events */ 953 #define T4VF_EXTRA_INTR 1 954 955 static inline uint32_t 956 t4_read_reg(struct adapter *sc, uint32_t reg) 957 { 958 959 return bus_space_read_4(sc->bt, sc->bh, reg); 960 } 961 962 static inline void 963 t4_write_reg(struct adapter *sc, uint32_t reg, uint32_t val) 964 { 965 966 bus_space_write_4(sc->bt, sc->bh, reg, val); 967 } 968 969 static inline uint64_t 970 t4_read_reg64(struct adapter *sc, uint32_t reg) 971 { 972 973 #ifdef __LP64__ 974 return bus_space_read_8(sc->bt, sc->bh, reg); 975 #else 976 return (uint64_t)bus_space_read_4(sc->bt, sc->bh, reg) + 977 ((uint64_t)bus_space_read_4(sc->bt, sc->bh, reg + 4) << 32); 978 979 #endif 980 } 981 982 static inline void 983 t4_write_reg64(struct adapter *sc, uint32_t reg, uint64_t val) 984 { 985 986 #ifdef __LP64__ 987 bus_space_write_8(sc->bt, sc->bh, reg, val); 988 #else 989 bus_space_write_4(sc->bt, sc->bh, reg, val); 990 bus_space_write_4(sc->bt, sc->bh, reg + 4, val>> 32); 991 #endif 992 } 993 994 static inline void 995 t4_os_pci_read_cfg1(struct adapter *sc, int reg, uint8_t *val) 996 { 997 998 *val = pci_read_config(sc->dev, reg, 1); 999 } 1000 1001 static inline void 1002 t4_os_pci_write_cfg1(struct adapter *sc, int reg, uint8_t val) 1003 { 1004 1005 pci_write_config(sc->dev, reg, val, 1); 1006 } 1007 1008 static inline void 1009 t4_os_pci_read_cfg2(struct adapter *sc, int reg, uint16_t *val) 1010 { 1011 1012 *val = pci_read_config(sc->dev, reg, 2); 1013 } 1014 1015 static inline void 1016 t4_os_pci_write_cfg2(struct adapter *sc, int reg, uint16_t val) 1017 { 1018 1019 pci_write_config(sc->dev, reg, val, 2); 1020 } 1021 1022 static inline void 1023 t4_os_pci_read_cfg4(struct adapter *sc, int reg, uint32_t *val) 1024 { 1025 1026 *val = pci_read_config(sc->dev, reg, 4); 1027 } 1028 1029 static inline void 1030 t4_os_pci_write_cfg4(struct adapter *sc, int reg, uint32_t val) 1031 { 1032 1033 pci_write_config(sc->dev, reg, val, 4); 1034 } 1035 1036 static inline struct port_info * 1037 adap2pinfo(struct adapter *sc, int idx) 1038 { 1039 1040 return (sc->port[idx]); 1041 } 1042 1043 static inline void 1044 t4_os_set_hw_addr(struct port_info *pi, uint8_t hw_addr[]) 1045 { 1046 1047 bcopy(hw_addr, pi->vi[0].hw_addr, ETHER_ADDR_LEN); 1048 } 1049 1050 static inline bool 1051 is_10G_port(const struct port_info *pi) 1052 { 1053 1054 return ((pi->link_cfg.supported & FW_PORT_CAP_SPEED_10G) != 0); 1055 } 1056 1057 static inline bool 1058 is_25G_port(const struct port_info *pi) 1059 { 1060 1061 return ((pi->link_cfg.supported & FW_PORT_CAP_SPEED_25G) != 0); 1062 } 1063 1064 static inline bool 1065 is_40G_port(const struct port_info *pi) 1066 { 1067 1068 return ((pi->link_cfg.supported & FW_PORT_CAP_SPEED_40G) != 0); 1069 } 1070 1071 static inline bool 1072 is_100G_port(const struct port_info *pi) 1073 { 1074 1075 return ((pi->link_cfg.supported & FW_PORT_CAP_SPEED_100G) != 0); 1076 } 1077 1078 static inline int 1079 port_top_speed(const struct port_info *pi) 1080 { 1081 1082 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_100G) 1083 return (100); 1084 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_40G) 1085 return (40); 1086 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_25G) 1087 return (25); 1088 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_10G) 1089 return (10); 1090 if (pi->link_cfg.supported & FW_PORT_CAP_SPEED_1G) 1091 return (1); 1092 1093 return (0); 1094 } 1095 1096 static inline int 1097 tx_resume_threshold(struct sge_eq *eq) 1098 { 1099 1100 /* not quite the same as qsize / 4, but this will do. */ 1101 return (eq->sidx / 4); 1102 } 1103 1104 static inline int 1105 t4_use_ldst(struct adapter *sc) 1106 { 1107 1108 #ifdef notyet 1109 return (sc->flags & FW_OK || !sc->use_bd); 1110 #else 1111 return (0); 1112 #endif 1113 } 1114 1115 /* t4_main.c */ 1116 extern int t4_ntxq10g; 1117 extern int t4_nrxq10g; 1118 extern int t4_ntxq1g; 1119 extern int t4_nrxq1g; 1120 extern int t4_intr_types; 1121 extern int t4_tmr_idx_10g; 1122 extern int t4_pktc_idx_10g; 1123 extern int t4_tmr_idx_1g; 1124 extern int t4_pktc_idx_1g; 1125 extern unsigned int t4_qsize_rxq; 1126 extern unsigned int t4_qsize_txq; 1127 extern device_method_t cxgbe_methods[]; 1128 1129 int t4_os_find_pci_capability(struct adapter *, int); 1130 int t4_os_pci_save_state(struct adapter *); 1131 int t4_os_pci_restore_state(struct adapter *); 1132 void t4_os_portmod_changed(struct port_info *); 1133 void t4_os_link_changed(struct port_info *); 1134 void t4_iterate(void (*)(struct adapter *, void *), void *); 1135 void t4_init_devnames(struct adapter *); 1136 void t4_add_adapter(struct adapter *); 1137 int t4_detach_common(device_t); 1138 int t4_filter_rpl(struct sge_iq *, const struct rss_header *, struct mbuf *); 1139 int t4_map_bars_0_and_4(struct adapter *); 1140 int t4_map_bar_2(struct adapter *); 1141 int t4_setup_intr_handlers(struct adapter *); 1142 void t4_sysctls(struct adapter *); 1143 int begin_synchronized_op(struct adapter *, struct vi_info *, int, char *); 1144 void doom_vi(struct adapter *, struct vi_info *); 1145 void end_synchronized_op(struct adapter *, int); 1146 int update_mac_settings(struct ifnet *, int); 1147 int adapter_full_init(struct adapter *); 1148 int adapter_full_uninit(struct adapter *); 1149 uint64_t cxgbe_get_counter(struct ifnet *, ift_counter); 1150 int vi_full_init(struct vi_info *); 1151 int vi_full_uninit(struct vi_info *); 1152 void vi_sysctls(struct vi_info *); 1153 void vi_tick(void *); 1154 1155 #ifdef DEV_NETMAP 1156 /* t4_netmap.c */ 1157 void cxgbe_nm_attach(struct vi_info *); 1158 void cxgbe_nm_detach(struct vi_info *); 1159 void t4_nm_intr(void *); 1160 #endif 1161 1162 /* t4_sge.c */ 1163 void t4_sge_modload(void); 1164 void t4_sge_modunload(void); 1165 uint64_t t4_sge_extfree_refs(void); 1166 void t4_tweak_chip_settings(struct adapter *); 1167 int t4_read_chip_settings(struct adapter *); 1168 int t4_create_dma_tag(struct adapter *); 1169 void t4_sge_sysctls(struct adapter *, struct sysctl_ctx_list *, 1170 struct sysctl_oid_list *); 1171 int t4_destroy_dma_tag(struct adapter *); 1172 int t4_setup_adapter_queues(struct adapter *); 1173 int t4_teardown_adapter_queues(struct adapter *); 1174 int t4_setup_vi_queues(struct vi_info *); 1175 int t4_teardown_vi_queues(struct vi_info *); 1176 void t4_intr_all(void *); 1177 void t4_intr(void *); 1178 void t4_vi_intr(void *); 1179 void t4_intr_err(void *); 1180 void t4_intr_evt(void *); 1181 void t4_wrq_tx_locked(struct adapter *, struct sge_wrq *, struct wrqe *); 1182 void t4_update_fl_bufsize(struct ifnet *); 1183 int parse_pkt(struct adapter *, struct mbuf **); 1184 void *start_wrq_wr(struct sge_wrq *, int, struct wrq_cookie *); 1185 void commit_wrq_wr(struct sge_wrq *, void *, struct wrq_cookie *); 1186 int tnl_cong(struct port_info *, int); 1187 int t4_register_an_handler(an_handler_t); 1188 int t4_register_fw_msg_handler(int, fw_msg_handler_t); 1189 int t4_register_cpl_handler(int, cpl_handler_t); 1190 1191 /* t4_tracer.c */ 1192 struct t4_tracer; 1193 void t4_tracer_modload(void); 1194 void t4_tracer_modunload(void); 1195 void t4_tracer_port_detach(struct adapter *); 1196 int t4_get_tracer(struct adapter *, struct t4_tracer *); 1197 int t4_set_tracer(struct adapter *, struct t4_tracer *); 1198 int t4_trace_pkt(struct sge_iq *, const struct rss_header *, struct mbuf *); 1199 int t5_trace_pkt(struct sge_iq *, const struct rss_header *, struct mbuf *); 1200 1201 /* t4_sched.c */ 1202 int t4_set_sched_class(struct adapter *, struct t4_sched_params *); 1203 int t4_set_sched_queue(struct adapter *, struct t4_sched_queue *); 1204 int t4_init_tx_sched(struct adapter *); 1205 int t4_free_tx_sched(struct adapter *); 1206 void t4_update_tx_sched(struct adapter *); 1207 int t4_reserve_cl_rl_kbps(struct adapter *, int, u_int, int *); 1208 void t4_release_cl_rl_kbps(struct adapter *, int, int); 1209 1210 static inline struct wrqe * 1211 alloc_wrqe(int wr_len, struct sge_wrq *wrq) 1212 { 1213 int len = offsetof(struct wrqe, wr) + wr_len; 1214 struct wrqe *wr; 1215 1216 wr = malloc(len, M_CXGBE, M_NOWAIT); 1217 if (__predict_false(wr == NULL)) 1218 return (NULL); 1219 wr->wr_len = wr_len; 1220 wr->wrq = wrq; 1221 return (wr); 1222 } 1223 1224 static inline void * 1225 wrtod(struct wrqe *wr) 1226 { 1227 return (&wr->wr[0]); 1228 } 1229 1230 static inline void 1231 free_wrqe(struct wrqe *wr) 1232 { 1233 free(wr, M_CXGBE); 1234 } 1235 1236 static inline void 1237 t4_wrq_tx(struct adapter *sc, struct wrqe *wr) 1238 { 1239 struct sge_wrq *wrq = wr->wrq; 1240 1241 TXQ_LOCK(wrq); 1242 t4_wrq_tx_locked(sc, wrq, wr); 1243 TXQ_UNLOCK(wrq); 1244 } 1245 1246 #endif 1247