1b6d90eb7SKip Macy /************************************************************************** 2b6d90eb7SKip Macy 346b0a854SKip Macy Copyright (c) 2007-2008, Chelsio Inc. 4b6d90eb7SKip Macy All rights reserved. 5b6d90eb7SKip Macy 6b6d90eb7SKip Macy Redistribution and use in source and binary forms, with or without 7b6d90eb7SKip Macy modification, are permitted provided that the following conditions are met: 8b6d90eb7SKip Macy 9b6d90eb7SKip Macy 1. Redistributions of source code must retain the above copyright notice, 10b6d90eb7SKip Macy this list of conditions and the following disclaimer. 11b6d90eb7SKip Macy 12d722cab4SKip Macy 2. Neither the name of the Chelsio Corporation nor the names of its 13b6d90eb7SKip Macy contributors may be used to endorse or promote products derived from 14b6d90eb7SKip Macy this software without specific prior written permission. 15b6d90eb7SKip Macy 16b6d90eb7SKip Macy THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 17b6d90eb7SKip Macy AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18b6d90eb7SKip Macy IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19b6d90eb7SKip Macy ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 20b6d90eb7SKip Macy LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 21b6d90eb7SKip Macy CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 22b6d90eb7SKip Macy SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 23b6d90eb7SKip Macy INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 24b6d90eb7SKip Macy CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 25b6d90eb7SKip Macy ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 26b6d90eb7SKip Macy POSSIBILITY OF SUCH DAMAGE. 27b6d90eb7SKip Macy 28b6d90eb7SKip Macy ***************************************************************************/ 29b6d90eb7SKip Macy 30b6d90eb7SKip Macy #include <sys/cdefs.h> 31b6d90eb7SKip Macy __FBSDID("$FreeBSD$"); 32b6d90eb7SKip Macy 33b6d90eb7SKip Macy #include <sys/param.h> 34b6d90eb7SKip Macy #include <sys/systm.h> 35b6d90eb7SKip Macy #include <sys/kernel.h> 36b6d90eb7SKip Macy #include <sys/bus.h> 37b6d90eb7SKip Macy #include <sys/module.h> 38b6d90eb7SKip Macy #include <sys/pciio.h> 39b6d90eb7SKip Macy #include <sys/conf.h> 40b6d90eb7SKip Macy #include <machine/bus.h> 41b6d90eb7SKip Macy #include <machine/resource.h> 42b6d90eb7SKip Macy #include <sys/bus_dma.h> 438e10660fSKip Macy #include <sys/ktr.h> 44b6d90eb7SKip Macy #include <sys/rman.h> 45b6d90eb7SKip Macy #include <sys/ioccom.h> 46b6d90eb7SKip Macy #include <sys/mbuf.h> 47b6d90eb7SKip Macy #include <sys/linker.h> 48b6d90eb7SKip Macy #include <sys/firmware.h> 49b6d90eb7SKip Macy #include <sys/socket.h> 50b6d90eb7SKip Macy #include <sys/sockio.h> 51b6d90eb7SKip Macy #include <sys/smp.h> 52b6d90eb7SKip Macy #include <sys/sysctl.h> 538090c9f5SKip Macy #include <sys/syslog.h> 54b6d90eb7SKip Macy #include <sys/queue.h> 55b6d90eb7SKip Macy #include <sys/taskqueue.h> 568090c9f5SKip Macy #include <sys/proc.h> 57b6d90eb7SKip Macy 58b6d90eb7SKip Macy #include <net/bpf.h> 59b6d90eb7SKip Macy #include <net/ethernet.h> 60b6d90eb7SKip Macy #include <net/if.h> 61b6d90eb7SKip Macy #include <net/if_arp.h> 62b6d90eb7SKip Macy #include <net/if_dl.h> 63b6d90eb7SKip Macy #include <net/if_media.h> 64b6d90eb7SKip Macy #include <net/if_types.h> 654af83c8cSKip Macy #include <net/if_vlan_var.h> 66b6d90eb7SKip Macy 67b6d90eb7SKip Macy #include <netinet/in_systm.h> 68b6d90eb7SKip Macy #include <netinet/in.h> 69b6d90eb7SKip Macy #include <netinet/if_ether.h> 70b6d90eb7SKip Macy #include <netinet/ip.h> 71b6d90eb7SKip Macy #include <netinet/ip.h> 72b6d90eb7SKip Macy #include <netinet/tcp.h> 73b6d90eb7SKip Macy #include <netinet/udp.h> 74b6d90eb7SKip Macy 75b6d90eb7SKip Macy #include <dev/pci/pcireg.h> 76b6d90eb7SKip Macy #include <dev/pci/pcivar.h> 77b6d90eb7SKip Macy #include <dev/pci/pci_private.h> 78b6d90eb7SKip Macy 7910faa568SKip Macy #include <cxgb_include.h> 80b6d90eb7SKip Macy 81b6d90eb7SKip Macy #ifdef PRIV_SUPPORTED 82b6d90eb7SKip Macy #include <sys/priv.h> 83b6d90eb7SKip Macy #endif 84b6d90eb7SKip Macy 85b6d90eb7SKip Macy static int cxgb_setup_msix(adapter_t *, int); 86ef72318fSKip Macy static void cxgb_teardown_msix(adapter_t *); 87b6d90eb7SKip Macy static void cxgb_init(void *); 88b6d90eb7SKip Macy static void cxgb_init_locked(struct port_info *); 8977f07749SKip Macy static void cxgb_stop_locked(struct port_info *); 90b6d90eb7SKip Macy static void cxgb_set_rxmode(struct port_info *); 91b6d90eb7SKip Macy static int cxgb_ioctl(struct ifnet *, unsigned long, caddr_t); 92b6d90eb7SKip Macy static int cxgb_media_change(struct ifnet *); 93b6d90eb7SKip Macy static void cxgb_media_status(struct ifnet *, struct ifmediareq *); 94b6d90eb7SKip Macy static int setup_sge_qsets(adapter_t *); 95b6d90eb7SKip Macy static void cxgb_async_intr(void *); 96b6d90eb7SKip Macy static void cxgb_ext_intr_handler(void *, int); 97bb38cd2fSKip Macy static void cxgb_tick_handler(void *, int); 98bb38cd2fSKip Macy static void cxgb_down_locked(struct adapter *sc); 99b6d90eb7SKip Macy static void cxgb_tick(void *); 100b6d90eb7SKip Macy static void setup_rss(adapter_t *sc); 101b6d90eb7SKip Macy 102b6d90eb7SKip Macy /* Attachment glue for the PCI controller end of the device. Each port of 103b6d90eb7SKip Macy * the device is attached separately, as defined later. 104b6d90eb7SKip Macy */ 105b6d90eb7SKip Macy static int cxgb_controller_probe(device_t); 106b6d90eb7SKip Macy static int cxgb_controller_attach(device_t); 107b6d90eb7SKip Macy static int cxgb_controller_detach(device_t); 108b6d90eb7SKip Macy static void cxgb_free(struct adapter *); 109b6d90eb7SKip Macy static __inline void reg_block_dump(struct adapter *ap, uint8_t *buf, unsigned int start, 110b6d90eb7SKip Macy unsigned int end); 1111ffd6e58SKip Macy static void cxgb_get_regs(adapter_t *sc, struct ch_ifconf_regs *regs, uint8_t *buf); 112b6d90eb7SKip Macy static int cxgb_get_regs_len(void); 113d722cab4SKip Macy static int offload_open(struct port_info *pi); 1147ac2e6c3SKip Macy static void touch_bars(device_t dev); 1153e96c7e7SKip Macy static int offload_close(struct t3cdev *tdev); 1168e10660fSKip Macy static void cxgb_link_start(struct port_info *p); 117b6d90eb7SKip Macy 118b6d90eb7SKip Macy static device_method_t cxgb_controller_methods[] = { 119b6d90eb7SKip Macy DEVMETHOD(device_probe, cxgb_controller_probe), 120b6d90eb7SKip Macy DEVMETHOD(device_attach, cxgb_controller_attach), 121b6d90eb7SKip Macy DEVMETHOD(device_detach, cxgb_controller_detach), 122b6d90eb7SKip Macy 123b6d90eb7SKip Macy /* bus interface */ 124b6d90eb7SKip Macy DEVMETHOD(bus_print_child, bus_generic_print_child), 125b6d90eb7SKip Macy DEVMETHOD(bus_driver_added, bus_generic_driver_added), 126b6d90eb7SKip Macy 127b6d90eb7SKip Macy { 0, 0 } 128b6d90eb7SKip Macy }; 129b6d90eb7SKip Macy 130b6d90eb7SKip Macy static driver_t cxgb_controller_driver = { 131b6d90eb7SKip Macy "cxgbc", 132b6d90eb7SKip Macy cxgb_controller_methods, 133b6d90eb7SKip Macy sizeof(struct adapter) 134b6d90eb7SKip Macy }; 135b6d90eb7SKip Macy 136b6d90eb7SKip Macy static devclass_t cxgb_controller_devclass; 137b6d90eb7SKip Macy DRIVER_MODULE(cxgbc, pci, cxgb_controller_driver, cxgb_controller_devclass, 0, 0); 138b6d90eb7SKip Macy 139b6d90eb7SKip Macy /* 140b6d90eb7SKip Macy * Attachment glue for the ports. Attachment is done directly to the 141b6d90eb7SKip Macy * controller device. 142b6d90eb7SKip Macy */ 143b6d90eb7SKip Macy static int cxgb_port_probe(device_t); 144b6d90eb7SKip Macy static int cxgb_port_attach(device_t); 145b6d90eb7SKip Macy static int cxgb_port_detach(device_t); 146b6d90eb7SKip Macy 147b6d90eb7SKip Macy static device_method_t cxgb_port_methods[] = { 148b6d90eb7SKip Macy DEVMETHOD(device_probe, cxgb_port_probe), 149b6d90eb7SKip Macy DEVMETHOD(device_attach, cxgb_port_attach), 150b6d90eb7SKip Macy DEVMETHOD(device_detach, cxgb_port_detach), 151b6d90eb7SKip Macy { 0, 0 } 152b6d90eb7SKip Macy }; 153b6d90eb7SKip Macy 154b6d90eb7SKip Macy static driver_t cxgb_port_driver = { 155b6d90eb7SKip Macy "cxgb", 156b6d90eb7SKip Macy cxgb_port_methods, 157b6d90eb7SKip Macy 0 158b6d90eb7SKip Macy }; 159b6d90eb7SKip Macy 160b6d90eb7SKip Macy static d_ioctl_t cxgb_extension_ioctl; 161ef72318fSKip Macy static d_open_t cxgb_extension_open; 162ef72318fSKip Macy static d_close_t cxgb_extension_close; 163ef72318fSKip Macy 164ef72318fSKip Macy static struct cdevsw cxgb_cdevsw = { 165ef72318fSKip Macy .d_version = D_VERSION, 166ef72318fSKip Macy .d_flags = 0, 167ef72318fSKip Macy .d_open = cxgb_extension_open, 168ef72318fSKip Macy .d_close = cxgb_extension_close, 169ef72318fSKip Macy .d_ioctl = cxgb_extension_ioctl, 170ef72318fSKip Macy .d_name = "cxgb", 171ef72318fSKip Macy }; 172b6d90eb7SKip Macy 173b6d90eb7SKip Macy static devclass_t cxgb_port_devclass; 174b6d90eb7SKip Macy DRIVER_MODULE(cxgb, cxgbc, cxgb_port_driver, cxgb_port_devclass, 0, 0); 175b6d90eb7SKip Macy 176b6d90eb7SKip Macy #define SGE_MSIX_COUNT (SGE_QSETS + 1) 177b6d90eb7SKip Macy 178b6d90eb7SKip Macy /* 179b6d90eb7SKip Macy * The driver uses the best interrupt scheme available on a platform in the 180b6d90eb7SKip Macy * order MSI-X, MSI, legacy pin interrupts. This parameter determines which 181b6d90eb7SKip Macy * of these schemes the driver may consider as follows: 182b6d90eb7SKip Macy * 183b6d90eb7SKip Macy * msi = 2: choose from among all three options 184b6d90eb7SKip Macy * msi = 1 : only consider MSI and pin interrupts 185b6d90eb7SKip Macy * msi = 0: force pin interrupts 186b6d90eb7SKip Macy */ 187693d746cSKip Macy static int msi_allowed = 2; 188cebf6b9fSKip Macy 189b6d90eb7SKip Macy TUNABLE_INT("hw.cxgb.msi_allowed", &msi_allowed); 190b6d90eb7SKip Macy SYSCTL_NODE(_hw, OID_AUTO, cxgb, CTLFLAG_RD, 0, "CXGB driver parameters"); 191b6d90eb7SKip Macy SYSCTL_UINT(_hw_cxgb, OID_AUTO, msi_allowed, CTLFLAG_RDTUN, &msi_allowed, 0, 192b6d90eb7SKip Macy "MSI-X, MSI, INTx selector"); 193d722cab4SKip Macy 19464c43db5SKip Macy /* 195d722cab4SKip Macy * The driver enables offload as a default. 196d722cab4SKip Macy * To disable it, use ofld_disable = 1. 197d722cab4SKip Macy */ 198d722cab4SKip Macy static int ofld_disable = 0; 199d722cab4SKip Macy TUNABLE_INT("hw.cxgb.ofld_disable", &ofld_disable); 200d722cab4SKip Macy SYSCTL_UINT(_hw_cxgb, OID_AUTO, ofld_disable, CTLFLAG_RDTUN, &ofld_disable, 0, 201d722cab4SKip Macy "disable ULP offload"); 202d722cab4SKip Macy 203d722cab4SKip Macy /* 204d722cab4SKip Macy * The driver uses an auto-queue algorithm by default. 205a02573bcSKip Macy * To disable it and force a single queue-set per port, use multiq = 0 20664c43db5SKip Macy */ 207a02573bcSKip Macy static int multiq = 1; 208a02573bcSKip Macy TUNABLE_INT("hw.cxgb.multiq", &multiq); 209a02573bcSKip Macy SYSCTL_UINT(_hw_cxgb, OID_AUTO, multiq, CTLFLAG_RDTUN, &multiq, 0, 210a02573bcSKip Macy "use min(ncpus/ports, 8) queue-sets per port"); 211f001b63dSKip Macy 212404825a7SKip Macy /* 213a02573bcSKip Macy * By default the driver will not update the firmware unless 214a02573bcSKip Macy * it was compiled against a newer version 215a02573bcSKip Macy * 216404825a7SKip Macy */ 217404825a7SKip Macy static int force_fw_update = 0; 218404825a7SKip Macy TUNABLE_INT("hw.cxgb.force_fw_update", &force_fw_update); 219404825a7SKip Macy SYSCTL_UINT(_hw_cxgb, OID_AUTO, force_fw_update, CTLFLAG_RDTUN, &force_fw_update, 0, 220404825a7SKip Macy "update firmware even if up to date"); 221f001b63dSKip Macy 222af9b081cSKip Macy int cxgb_use_16k_clusters = 1; 223f001b63dSKip Macy TUNABLE_INT("hw.cxgb.use_16k_clusters", &cxgb_use_16k_clusters); 224f001b63dSKip Macy SYSCTL_UINT(_hw_cxgb, OID_AUTO, use_16k_clusters, CTLFLAG_RDTUN, 225f001b63dSKip Macy &cxgb_use_16k_clusters, 0, "use 16kB clusters for the jumbo queue "); 226f001b63dSKip Macy 227b6d90eb7SKip Macy enum { 228b6d90eb7SKip Macy MAX_TXQ_ENTRIES = 16384, 229b6d90eb7SKip Macy MAX_CTRL_TXQ_ENTRIES = 1024, 230b6d90eb7SKip Macy MAX_RSPQ_ENTRIES = 16384, 231b6d90eb7SKip Macy MAX_RX_BUFFERS = 16384, 232b6d90eb7SKip Macy MAX_RX_JUMBO_BUFFERS = 16384, 233b6d90eb7SKip Macy MIN_TXQ_ENTRIES = 4, 234b6d90eb7SKip Macy MIN_CTRL_TXQ_ENTRIES = 4, 235b6d90eb7SKip Macy MIN_RSPQ_ENTRIES = 32, 2365c5df3daSKip Macy MIN_FL_ENTRIES = 32, 2375c5df3daSKip Macy MIN_FL_JUMBO_ENTRIES = 32 238b6d90eb7SKip Macy }; 239b6d90eb7SKip Macy 240ac3a6d9cSKip Macy struct filter_info { 241ac3a6d9cSKip Macy u32 sip; 242ac3a6d9cSKip Macy u32 sip_mask; 243ac3a6d9cSKip Macy u32 dip; 244ac3a6d9cSKip Macy u16 sport; 245ac3a6d9cSKip Macy u16 dport; 246ac3a6d9cSKip Macy u32 vlan:12; 247ac3a6d9cSKip Macy u32 vlan_prio:3; 248ac3a6d9cSKip Macy u32 mac_hit:1; 249ac3a6d9cSKip Macy u32 mac_idx:4; 250ac3a6d9cSKip Macy u32 mac_vld:1; 251ac3a6d9cSKip Macy u32 pkt_type:2; 252ac3a6d9cSKip Macy u32 report_filter_id:1; 253ac3a6d9cSKip Macy u32 pass:1; 254ac3a6d9cSKip Macy u32 rss:1; 255ac3a6d9cSKip Macy u32 qset:3; 256ac3a6d9cSKip Macy u32 locked:1; 257ac3a6d9cSKip Macy u32 valid:1; 258ac3a6d9cSKip Macy }; 259ac3a6d9cSKip Macy 260ac3a6d9cSKip Macy enum { FILTER_NO_VLAN_PRI = 7 }; 261ac3a6d9cSKip Macy 2621ffd6e58SKip Macy #define EEPROM_MAGIC 0x38E2F10C 2631ffd6e58SKip Macy 264b6d90eb7SKip Macy #define PORT_MASK ((1 << MAX_NPORTS) - 1) 265b6d90eb7SKip Macy 266b6d90eb7SKip Macy /* Table for probing the cards. The desc field isn't actually used */ 267b6d90eb7SKip Macy struct cxgb_ident { 268b6d90eb7SKip Macy uint16_t vendor; 269b6d90eb7SKip Macy uint16_t device; 270b6d90eb7SKip Macy int index; 271b6d90eb7SKip Macy char *desc; 272b6d90eb7SKip Macy } cxgb_identifiers[] = { 273b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0020, 0, "PE9000"}, 274b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0021, 1, "T302E"}, 275b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0022, 2, "T310E"}, 276b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0023, 3, "T320X"}, 277b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0024, 1, "T302X"}, 278b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0025, 3, "T320E"}, 279b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0026, 2, "T310X"}, 280b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0030, 2, "T3B10"}, 281b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0031, 3, "T3B20"}, 282b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0032, 1, "T3B02"}, 283ef72318fSKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0033, 4, "T3B04"}, 284b6d90eb7SKip Macy {0, 0, 0, NULL} 285b6d90eb7SKip Macy }; 286b6d90eb7SKip Macy 287ac3a6d9cSKip Macy static int set_eeprom(struct port_info *pi, const uint8_t *data, int len, int offset); 288ac3a6d9cSKip Macy 2898e10660fSKip Macy 2908090c9f5SKip Macy static __inline char 291ac3a6d9cSKip Macy t3rev2char(struct adapter *adapter) 292ac3a6d9cSKip Macy { 293ac3a6d9cSKip Macy char rev = 'z'; 294ac3a6d9cSKip Macy 295ac3a6d9cSKip Macy switch(adapter->params.rev) { 296ac3a6d9cSKip Macy case T3_REV_A: 297ac3a6d9cSKip Macy rev = 'a'; 298ac3a6d9cSKip Macy break; 299ac3a6d9cSKip Macy case T3_REV_B: 300ac3a6d9cSKip Macy case T3_REV_B2: 301ac3a6d9cSKip Macy rev = 'b'; 302ac3a6d9cSKip Macy break; 303ac3a6d9cSKip Macy case T3_REV_C: 304ac3a6d9cSKip Macy rev = 'c'; 305ac3a6d9cSKip Macy break; 306ac3a6d9cSKip Macy } 307ac3a6d9cSKip Macy return rev; 308ac3a6d9cSKip Macy } 309ac3a6d9cSKip Macy 310b6d90eb7SKip Macy static struct cxgb_ident * 311b6d90eb7SKip Macy cxgb_get_ident(device_t dev) 312b6d90eb7SKip Macy { 313b6d90eb7SKip Macy struct cxgb_ident *id; 314b6d90eb7SKip Macy 315b6d90eb7SKip Macy for (id = cxgb_identifiers; id->desc != NULL; id++) { 316b6d90eb7SKip Macy if ((id->vendor == pci_get_vendor(dev)) && 317b6d90eb7SKip Macy (id->device == pci_get_device(dev))) { 318b6d90eb7SKip Macy return (id); 319b6d90eb7SKip Macy } 320b6d90eb7SKip Macy } 321b6d90eb7SKip Macy return (NULL); 322b6d90eb7SKip Macy } 323b6d90eb7SKip Macy 324b6d90eb7SKip Macy static const struct adapter_info * 325b6d90eb7SKip Macy cxgb_get_adapter_info(device_t dev) 326b6d90eb7SKip Macy { 327b6d90eb7SKip Macy struct cxgb_ident *id; 328b6d90eb7SKip Macy const struct adapter_info *ai; 329b6d90eb7SKip Macy 330b6d90eb7SKip Macy id = cxgb_get_ident(dev); 331b6d90eb7SKip Macy if (id == NULL) 332b6d90eb7SKip Macy return (NULL); 333b6d90eb7SKip Macy 334b6d90eb7SKip Macy ai = t3_get_adapter_info(id->index); 335b6d90eb7SKip Macy 336b6d90eb7SKip Macy return (ai); 337b6d90eb7SKip Macy } 338b6d90eb7SKip Macy 339b6d90eb7SKip Macy static int 340b6d90eb7SKip Macy cxgb_controller_probe(device_t dev) 341b6d90eb7SKip Macy { 342b6d90eb7SKip Macy const struct adapter_info *ai; 343b6d90eb7SKip Macy char *ports, buf[80]; 344ef72318fSKip Macy int nports; 3456eb15755SKip Macy struct adapter *sc = device_get_softc(dev); 346b6d90eb7SKip Macy 347b6d90eb7SKip Macy ai = cxgb_get_adapter_info(dev); 348b6d90eb7SKip Macy if (ai == NULL) 349b6d90eb7SKip Macy return (ENXIO); 350b6d90eb7SKip Macy 351ef72318fSKip Macy nports = ai->nports0 + ai->nports1; 352ef72318fSKip Macy if (nports == 1) 353b6d90eb7SKip Macy ports = "port"; 354b6d90eb7SKip Macy else 355b6d90eb7SKip Macy ports = "ports"; 356b6d90eb7SKip Macy 3576eb15755SKip Macy snprintf(buf, sizeof(buf), "%s %sNIC, rev: %d nports: %d %s", 3586eb15755SKip Macy ai->desc, is_offload(sc) ? "R" : "", 3596eb15755SKip Macy sc->params.rev, nports, ports); 360b6d90eb7SKip Macy device_set_desc_copy(dev, buf); 361b6d90eb7SKip Macy return (BUS_PROBE_DEFAULT); 362b6d90eb7SKip Macy } 363b6d90eb7SKip Macy 364404825a7SKip Macy #define FW_FNAME "cxgb_t3fw" 36564a37133SKip Macy #define TPEEPROM_NAME "t3b_tp_eeprom" 36664a37133SKip Macy #define TPSRAM_NAME "t3b_protocol_sram" 367ac3a6d9cSKip Macy 368b6d90eb7SKip Macy static int 369d722cab4SKip Macy upgrade_fw(adapter_t *sc) 370b6d90eb7SKip Macy { 371b6d90eb7SKip Macy #ifdef FIRMWARE_LATEST 372b6d90eb7SKip Macy const struct firmware *fw; 373b6d90eb7SKip Macy #else 374b6d90eb7SKip Macy struct firmware *fw; 375b6d90eb7SKip Macy #endif 376b6d90eb7SKip Macy int status; 377b6d90eb7SKip Macy 378404825a7SKip Macy if ((fw = firmware_get(FW_FNAME)) == NULL) { 379404825a7SKip Macy device_printf(sc->dev, "Could not find firmware image %s\n", FW_FNAME); 380d722cab4SKip Macy return (ENOENT); 381ac3a6d9cSKip Macy } else 382404825a7SKip Macy device_printf(sc->dev, "updating firmware on card\n"); 383b6d90eb7SKip Macy status = t3_load_fw(sc, (const uint8_t *)fw->data, fw->datasize); 384b6d90eb7SKip Macy 385ac3a6d9cSKip Macy device_printf(sc->dev, "firmware update returned %s %d\n", (status == 0) ? "success" : "fail", status); 386ac3a6d9cSKip Macy 387b6d90eb7SKip Macy firmware_put(fw, FIRMWARE_UNLOAD); 388b6d90eb7SKip Macy 389b6d90eb7SKip Macy return (status); 390b6d90eb7SKip Macy } 391b6d90eb7SKip Macy 392b6d90eb7SKip Macy static int 393b6d90eb7SKip Macy cxgb_controller_attach(device_t dev) 394b6d90eb7SKip Macy { 395b6d90eb7SKip Macy device_t child; 396b6d90eb7SKip Macy const struct adapter_info *ai; 397b6d90eb7SKip Macy struct adapter *sc; 3982de1fa86SKip Macy int i, error = 0; 399b6d90eb7SKip Macy uint32_t vers; 400693d746cSKip Macy int port_qsets = 1; 4017aff6d8eSKip Macy #ifdef MSI_SUPPORTED 4022de1fa86SKip Macy int msi_needed, reg; 4037aff6d8eSKip Macy #endif 4048e10660fSKip Macy int must_load = 0; 405b6d90eb7SKip Macy sc = device_get_softc(dev); 406b6d90eb7SKip Macy sc->dev = dev; 407d722cab4SKip Macy sc->msi_count = 0; 4082de1fa86SKip Macy ai = cxgb_get_adapter_info(dev); 409b6d90eb7SKip Macy 4102de1fa86SKip Macy /* 4112de1fa86SKip Macy * XXX not really related but a recent addition 4122de1fa86SKip Macy */ 4132de1fa86SKip Macy #ifdef MSI_SUPPORTED 414fc01c613SKip Macy /* find the PCIe link width and set max read request to 4KB*/ 415fc01c613SKip Macy if (pci_find_extcap(dev, PCIY_EXPRESS, ®) == 0) { 416fc01c613SKip Macy uint16_t lnk, pectl; 417fc01c613SKip Macy lnk = pci_read_config(dev, reg + 0x12, 2); 418fc01c613SKip Macy sc->link_width = (lnk >> 4) & 0x3f; 419fc01c613SKip Macy 420fc01c613SKip Macy pectl = pci_read_config(dev, reg + 0x8, 2); 421fc01c613SKip Macy pectl = (pectl & ~0x7000) | (5 << 12); 422fc01c613SKip Macy pci_write_config(dev, reg + 0x8, pectl, 2); 423fc01c613SKip Macy } 424ac3a6d9cSKip Macy 425ac3a6d9cSKip Macy if (sc->link_width != 0 && sc->link_width <= 4 && 426ac3a6d9cSKip Macy (ai->nports0 + ai->nports1) <= 2) { 427fc01c613SKip Macy device_printf(sc->dev, 428ac6b4cf1SKip Macy "PCIe x%d Link, expect reduced performance\n", 429fc01c613SKip Macy sc->link_width); 430fc01c613SKip Macy } 4312de1fa86SKip Macy #endif 4327ac2e6c3SKip Macy touch_bars(dev); 433b6d90eb7SKip Macy pci_enable_busmaster(dev); 434b6d90eb7SKip Macy /* 435b6d90eb7SKip Macy * Allocate the registers and make them available to the driver. 436b6d90eb7SKip Macy * The registers that we care about for NIC mode are in BAR 0 437b6d90eb7SKip Macy */ 438b6d90eb7SKip Macy sc->regs_rid = PCIR_BAR(0); 439b6d90eb7SKip Macy if ((sc->regs_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 440b6d90eb7SKip Macy &sc->regs_rid, RF_ACTIVE)) == NULL) { 4418e10660fSKip Macy device_printf(dev, "Cannot allocate BAR region 0\n"); 442b6d90eb7SKip Macy return (ENXIO); 443b6d90eb7SKip Macy } 4448e10660fSKip Macy sc->udbs_rid = PCIR_BAR(2); 4458e10660fSKip Macy if ((sc->udbs_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 4468e10660fSKip Macy &sc->udbs_rid, RF_ACTIVE)) == NULL) { 4478e10660fSKip Macy device_printf(dev, "Cannot allocate BAR region 1\n"); 4488e10660fSKip Macy error = ENXIO; 4498e10660fSKip Macy goto out; 4508e10660fSKip Macy } 451b6d90eb7SKip Macy 452bb38cd2fSKip Macy snprintf(sc->lockbuf, ADAPTER_LOCK_NAME_LEN, "cxgb controller lock %d", 453bb38cd2fSKip Macy device_get_unit(dev)); 454bb38cd2fSKip Macy ADAPTER_LOCK_INIT(sc, sc->lockbuf); 455bb38cd2fSKip Macy 456bb38cd2fSKip Macy snprintf(sc->reglockbuf, ADAPTER_LOCK_NAME_LEN, "SGE reg lock %d", 457bb38cd2fSKip Macy device_get_unit(dev)); 458bb38cd2fSKip Macy snprintf(sc->mdiolockbuf, ADAPTER_LOCK_NAME_LEN, "cxgb mdio lock %d", 459bb38cd2fSKip Macy device_get_unit(dev)); 460bb38cd2fSKip Macy snprintf(sc->elmerlockbuf, ADAPTER_LOCK_NAME_LEN, "cxgb elmer lock %d", 461bb38cd2fSKip Macy device_get_unit(dev)); 462bb38cd2fSKip Macy 4638e10660fSKip Macy MTX_INIT(&sc->sge.reg_lock, sc->reglockbuf, NULL, MTX_SPIN); 464bb38cd2fSKip Macy MTX_INIT(&sc->mdio_lock, sc->mdiolockbuf, NULL, MTX_DEF); 465bb38cd2fSKip Macy MTX_INIT(&sc->elmer_lock, sc->elmerlockbuf, NULL, MTX_DEF); 466b6d90eb7SKip Macy 467b6d90eb7SKip Macy sc->bt = rman_get_bustag(sc->regs_res); 468b6d90eb7SKip Macy sc->bh = rman_get_bushandle(sc->regs_res); 469b6d90eb7SKip Macy sc->mmio_len = rman_get_size(sc->regs_res); 470b6d90eb7SKip Macy 47124cdd067SKip Macy if (t3_prep_adapter(sc, ai, 1) < 0) { 472ef72318fSKip Macy printf("prep adapter failed\n"); 47324cdd067SKip Macy error = ENODEV; 47424cdd067SKip Macy goto out; 47524cdd067SKip Macy } 476b6d90eb7SKip Macy /* Allocate the BAR for doing MSI-X. If it succeeds, try to allocate 477b6d90eb7SKip Macy * enough messages for the queue sets. If that fails, try falling 478b6d90eb7SKip Macy * back to MSI. If that fails, then try falling back to the legacy 479b6d90eb7SKip Macy * interrupt pin model. 480b6d90eb7SKip Macy */ 481b6d90eb7SKip Macy #ifdef MSI_SUPPORTED 482693d746cSKip Macy 483b6d90eb7SKip Macy sc->msix_regs_rid = 0x20; 484b6d90eb7SKip Macy if ((msi_allowed >= 2) && 485b6d90eb7SKip Macy (sc->msix_regs_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 486b6d90eb7SKip Macy &sc->msix_regs_rid, RF_ACTIVE)) != NULL) { 487b6d90eb7SKip Macy 488d722cab4SKip Macy msi_needed = sc->msi_count = SGE_MSIX_COUNT; 489693d746cSKip Macy 490d722cab4SKip Macy if (((error = pci_alloc_msix(dev, &sc->msi_count)) != 0) || 491d722cab4SKip Macy (sc->msi_count != msi_needed)) { 492d722cab4SKip Macy device_printf(dev, "msix allocation failed - msi_count = %d" 493d722cab4SKip Macy " msi_needed=%d will try msi err=%d\n", sc->msi_count, 494d722cab4SKip Macy msi_needed, error); 495d722cab4SKip Macy sc->msi_count = 0; 496b6d90eb7SKip Macy pci_release_msi(dev); 497b6d90eb7SKip Macy bus_release_resource(dev, SYS_RES_MEMORY, 498b6d90eb7SKip Macy sc->msix_regs_rid, sc->msix_regs_res); 499b6d90eb7SKip Macy sc->msix_regs_res = NULL; 500b6d90eb7SKip Macy } else { 501b6d90eb7SKip Macy sc->flags |= USING_MSIX; 502f0a542f8SKip Macy sc->cxgb_intr = t3_intr_msix; 503b6d90eb7SKip Macy } 504b6d90eb7SKip Macy } 505b6d90eb7SKip Macy 506d722cab4SKip Macy if ((msi_allowed >= 1) && (sc->msi_count == 0)) { 507d722cab4SKip Macy sc->msi_count = 1; 508d722cab4SKip Macy if (pci_alloc_msi(dev, &sc->msi_count)) { 509693d746cSKip Macy device_printf(dev, "alloc msi failed - will try INTx\n"); 510d722cab4SKip Macy sc->msi_count = 0; 511b6d90eb7SKip Macy pci_release_msi(dev); 512b6d90eb7SKip Macy } else { 513b6d90eb7SKip Macy sc->flags |= USING_MSI; 514b6d90eb7SKip Macy sc->irq_rid = 1; 515f0a542f8SKip Macy sc->cxgb_intr = t3_intr_msi; 516b6d90eb7SKip Macy } 517b6d90eb7SKip Macy } 518b6d90eb7SKip Macy #endif 519d722cab4SKip Macy if (sc->msi_count == 0) { 520693d746cSKip Macy device_printf(dev, "using line interrupts\n"); 521b6d90eb7SKip Macy sc->irq_rid = 0; 522f0a542f8SKip Macy sc->cxgb_intr = t3b_intr; 523b6d90eb7SKip Macy } 524b6d90eb7SKip Macy 525a02573bcSKip Macy if ((sc->flags & USING_MSIX) && multiq) 526f705d735SKip Macy port_qsets = min((SGE_QSETS/(sc)->params.nports), mp_ncpus); 527b6d90eb7SKip Macy 528b6d90eb7SKip Macy /* Create a private taskqueue thread for handling driver events */ 529b6d90eb7SKip Macy #ifdef TASKQUEUE_CURRENT 530b6d90eb7SKip Macy sc->tq = taskqueue_create("cxgb_taskq", M_NOWAIT, 531b6d90eb7SKip Macy taskqueue_thread_enqueue, &sc->tq); 532b6d90eb7SKip Macy #else 533b6d90eb7SKip Macy sc->tq = taskqueue_create_fast("cxgb_taskq", M_NOWAIT, 534b6d90eb7SKip Macy taskqueue_thread_enqueue, &sc->tq); 535b6d90eb7SKip Macy #endif 536b6d90eb7SKip Macy if (sc->tq == NULL) { 537b6d90eb7SKip Macy device_printf(dev, "failed to allocate controller task queue\n"); 538b6d90eb7SKip Macy goto out; 539b6d90eb7SKip Macy } 540b6d90eb7SKip Macy 541b6d90eb7SKip Macy taskqueue_start_threads(&sc->tq, 1, PI_NET, "%s taskq", 542b6d90eb7SKip Macy device_get_nameunit(dev)); 543b6d90eb7SKip Macy TASK_INIT(&sc->ext_intr_task, 0, cxgb_ext_intr_handler, sc); 544bb38cd2fSKip Macy TASK_INIT(&sc->tick_task, 0, cxgb_tick_handler, sc); 545b6d90eb7SKip Macy 546b6d90eb7SKip Macy 547b6d90eb7SKip Macy /* Create a periodic callout for checking adapter status */ 548bb38cd2fSKip Macy callout_init(&sc->cxgb_tick_ch, TRUE); 549b6d90eb7SKip Macy 550404825a7SKip Macy if ((t3_check_fw_version(sc, &must_load) != 0 && must_load) || force_fw_update) { 551b6d90eb7SKip Macy /* 552b6d90eb7SKip Macy * Warn user that a firmware update will be attempted in init. 553b6d90eb7SKip Macy */ 554d722cab4SKip Macy device_printf(dev, "firmware needs to be updated to version %d.%d.%d\n", 555d722cab4SKip Macy FW_VERSION_MAJOR, FW_VERSION_MINOR, FW_VERSION_MICRO); 556b6d90eb7SKip Macy sc->flags &= ~FW_UPTODATE; 557b6d90eb7SKip Macy } else { 558b6d90eb7SKip Macy sc->flags |= FW_UPTODATE; 559b6d90eb7SKip Macy } 560b6d90eb7SKip Macy 5618e10660fSKip Macy if (t3_check_tpsram_version(sc, &must_load) != 0 && must_load) { 562ac3a6d9cSKip Macy /* 563ac3a6d9cSKip Macy * Warn user that a firmware update will be attempted in init. 564ac3a6d9cSKip Macy */ 565ac3a6d9cSKip Macy device_printf(dev, "SRAM needs to be updated to version %c-%d.%d.%d\n", 566ac3a6d9cSKip Macy t3rev2char(sc), TP_VERSION_MAJOR, TP_VERSION_MINOR, TP_VERSION_MICRO); 567ac3a6d9cSKip Macy sc->flags &= ~TPS_UPTODATE; 568ac3a6d9cSKip Macy } else { 569ac3a6d9cSKip Macy sc->flags |= TPS_UPTODATE; 570ac3a6d9cSKip Macy } 571ac3a6d9cSKip Macy 572b6d90eb7SKip Macy /* 573b6d90eb7SKip Macy * Create a child device for each MAC. The ethernet attachment 574b6d90eb7SKip Macy * will be done in these children. 575b6d90eb7SKip Macy */ 576693d746cSKip Macy for (i = 0; i < (sc)->params.nports; i++) { 5777ac2e6c3SKip Macy struct port_info *pi; 5787ac2e6c3SKip Macy 579b6d90eb7SKip Macy if ((child = device_add_child(dev, "cxgb", -1)) == NULL) { 580b6d90eb7SKip Macy device_printf(dev, "failed to add child port\n"); 581b6d90eb7SKip Macy error = EINVAL; 582b6d90eb7SKip Macy goto out; 583b6d90eb7SKip Macy } 5847ac2e6c3SKip Macy pi = &sc->port[i]; 5857ac2e6c3SKip Macy pi->adapter = sc; 5867ac2e6c3SKip Macy pi->nqsets = port_qsets; 5877ac2e6c3SKip Macy pi->first_qset = i*port_qsets; 5887ac2e6c3SKip Macy pi->port_id = i; 5897ac2e6c3SKip Macy pi->tx_chan = i >= ai->nports0; 5907ac2e6c3SKip Macy pi->txpkt_intf = pi->tx_chan ? 2 * (i - ai->nports0) + 1 : 2 * i; 5917ac2e6c3SKip Macy sc->rxpkt_map[pi->txpkt_intf] = i; 5928090c9f5SKip Macy sc->port[i].tx_chan = i >= ai->nports0; 593ac3a6d9cSKip Macy sc->portdev[i] = child; 5947ac2e6c3SKip Macy device_set_softc(child, pi); 595b6d90eb7SKip Macy } 596b6d90eb7SKip Macy if ((error = bus_generic_attach(dev)) != 0) 597b6d90eb7SKip Macy goto out; 598b6d90eb7SKip Macy 599b6d90eb7SKip Macy /* initialize sge private state */ 600ef72318fSKip Macy t3_sge_init_adapter(sc); 601b6d90eb7SKip Macy 602b6d90eb7SKip Macy t3_led_ready(sc); 603b6d90eb7SKip Macy 604d722cab4SKip Macy cxgb_offload_init(); 605d722cab4SKip Macy if (is_offload(sc)) { 606d722cab4SKip Macy setbit(&sc->registered_device_map, OFFLOAD_DEVMAP_BIT); 607d722cab4SKip Macy cxgb_adapter_ofld(sc); 608d722cab4SKip Macy } 609b6d90eb7SKip Macy error = t3_get_fw_version(sc, &vers); 610b6d90eb7SKip Macy if (error) 611b6d90eb7SKip Macy goto out; 612b6d90eb7SKip Macy 613d722cab4SKip Macy snprintf(&sc->fw_version[0], sizeof(sc->fw_version), "%d.%d.%d", 614d722cab4SKip Macy G_FW_VERSION_MAJOR(vers), G_FW_VERSION_MINOR(vers), 615d722cab4SKip Macy G_FW_VERSION_MICRO(vers)); 616b6d90eb7SKip Macy 6178e10660fSKip Macy device_printf(sc->dev, "Firmware Version %s\n", &sc->fw_version[0]); 618706cb31fSKip Macy callout_reset(&sc->cxgb_tick_ch, CXGB_TICKS(sc), cxgb_tick, sc); 6198090c9f5SKip Macy t3_add_attach_sysctls(sc); 620b6d90eb7SKip Macy out: 621b6d90eb7SKip Macy if (error) 622b6d90eb7SKip Macy cxgb_free(sc); 623b6d90eb7SKip Macy 624b6d90eb7SKip Macy return (error); 625b6d90eb7SKip Macy } 626b6d90eb7SKip Macy 627b6d90eb7SKip Macy static int 628b6d90eb7SKip Macy cxgb_controller_detach(device_t dev) 629b6d90eb7SKip Macy { 630b6d90eb7SKip Macy struct adapter *sc; 631b6d90eb7SKip Macy 632b6d90eb7SKip Macy sc = device_get_softc(dev); 633b6d90eb7SKip Macy 634b6d90eb7SKip Macy cxgb_free(sc); 635b6d90eb7SKip Macy 636b6d90eb7SKip Macy return (0); 637b6d90eb7SKip Macy } 638b6d90eb7SKip Macy 639b6d90eb7SKip Macy static void 640b6d90eb7SKip Macy cxgb_free(struct adapter *sc) 641b6d90eb7SKip Macy { 642b6d90eb7SKip Macy int i; 643b6d90eb7SKip Macy 6448e10660fSKip Macy ADAPTER_LOCK(sc); 6458e10660fSKip Macy sc->flags |= CXGB_SHUTDOWN; 6468e10660fSKip Macy ADAPTER_UNLOCK(sc); 6478090c9f5SKip Macy cxgb_pcpu_shutdown_threads(sc); 648bb38cd2fSKip Macy ADAPTER_LOCK(sc); 6498e10660fSKip Macy 650bb38cd2fSKip Macy /* 651bb38cd2fSKip Macy * drops the lock 652bb38cd2fSKip Macy */ 653bb38cd2fSKip Macy cxgb_down_locked(sc); 654d722cab4SKip Macy 655d722cab4SKip Macy #ifdef MSI_SUPPORTED 656d722cab4SKip Macy if (sc->flags & (USING_MSI | USING_MSIX)) { 657d722cab4SKip Macy device_printf(sc->dev, "releasing msi message(s)\n"); 658d722cab4SKip Macy pci_release_msi(sc->dev); 659d722cab4SKip Macy } else { 660d722cab4SKip Macy device_printf(sc->dev, "no msi message to release\n"); 661d722cab4SKip Macy } 662d722cab4SKip Macy #endif 663d722cab4SKip Macy if (sc->msix_regs_res != NULL) { 664d722cab4SKip Macy bus_release_resource(sc->dev, SYS_RES_MEMORY, sc->msix_regs_rid, 665d722cab4SKip Macy sc->msix_regs_res); 666d722cab4SKip Macy } 667d722cab4SKip Macy 6687ac2e6c3SKip Macy t3_sge_deinit_sw(sc); 6697ac2e6c3SKip Macy /* 6707ac2e6c3SKip Macy * Wait for last callout 6717ac2e6c3SKip Macy */ 672b6d90eb7SKip Macy 6738090c9f5SKip Macy DELAY(hz*100); 674bb38cd2fSKip Macy 675693d746cSKip Macy for (i = 0; i < (sc)->params.nports; ++i) { 676693d746cSKip Macy if (sc->portdev[i] != NULL) 677693d746cSKip Macy device_delete_child(sc->dev, sc->portdev[i]); 678693d746cSKip Macy } 679b6d90eb7SKip Macy 680b6d90eb7SKip Macy bus_generic_detach(sc->dev); 6818e10660fSKip Macy if (sc->tq != NULL) { 6827ac2e6c3SKip Macy taskqueue_free(sc->tq); 6838e10660fSKip Macy sc->tq = NULL; 6848e10660fSKip Macy } 6858e10660fSKip Macy 686d722cab4SKip Macy if (is_offload(sc)) { 687d722cab4SKip Macy cxgb_adapter_unofld(sc); 688d722cab4SKip Macy if (isset(&sc->open_device_map, OFFLOAD_DEVMAP_BIT)) 689d722cab4SKip Macy offload_close(&sc->tdev); 6908090c9f5SKip Macy else 6918090c9f5SKip Macy printf("cxgb_free: DEVMAP_BIT not set\n"); 6928090c9f5SKip Macy } else 6938090c9f5SKip Macy printf("not offloading set\n"); 69446b0a854SKip Macy #ifdef notyet 6958e10660fSKip Macy if (sc->flags & CXGB_OFLD_INIT) 6968e10660fSKip Macy cxgb_offload_deactivate(sc); 69746b0a854SKip Macy #endif 698ac3a6d9cSKip Macy free(sc->filters, M_DEVBUF); 699b6d90eb7SKip Macy t3_sge_free(sc); 700b6d90eb7SKip Macy 701bb38cd2fSKip Macy cxgb_offload_exit(); 702bb38cd2fSKip Macy 7038e10660fSKip Macy if (sc->udbs_res != NULL) 7048e10660fSKip Macy bus_release_resource(sc->dev, SYS_RES_MEMORY, sc->udbs_rid, 7058e10660fSKip Macy sc->udbs_res); 7068e10660fSKip Macy 707b6d90eb7SKip Macy if (sc->regs_res != NULL) 708b6d90eb7SKip Macy bus_release_resource(sc->dev, SYS_RES_MEMORY, sc->regs_rid, 709b6d90eb7SKip Macy sc->regs_res); 710b6d90eb7SKip Macy 711bb38cd2fSKip Macy MTX_DESTROY(&sc->mdio_lock); 712bb38cd2fSKip Macy MTX_DESTROY(&sc->sge.reg_lock); 713bb38cd2fSKip Macy MTX_DESTROY(&sc->elmer_lock); 714bb38cd2fSKip Macy ADAPTER_LOCK_DEINIT(sc); 715b6d90eb7SKip Macy } 716b6d90eb7SKip Macy 717b6d90eb7SKip Macy /** 718b6d90eb7SKip Macy * setup_sge_qsets - configure SGE Tx/Rx/response queues 719b6d90eb7SKip Macy * @sc: the controller softc 720b6d90eb7SKip Macy * 721b6d90eb7SKip Macy * Determines how many sets of SGE queues to use and initializes them. 722b6d90eb7SKip Macy * We support multiple queue sets per port if we have MSI-X, otherwise 723b6d90eb7SKip Macy * just one queue set per port. 724b6d90eb7SKip Macy */ 725b6d90eb7SKip Macy static int 726b6d90eb7SKip Macy setup_sge_qsets(adapter_t *sc) 727b6d90eb7SKip Macy { 7285c5df3daSKip Macy int i, j, err, irq_idx = 0, qset_idx = 0; 729d722cab4SKip Macy u_int ntxq = SGE_TXQ_PER_SET; 730b6d90eb7SKip Macy 731b6d90eb7SKip Macy if ((err = t3_sge_alloc(sc)) != 0) { 732693d746cSKip Macy device_printf(sc->dev, "t3_sge_alloc returned %d\n", err); 733b6d90eb7SKip Macy return (err); 734b6d90eb7SKip Macy } 735b6d90eb7SKip Macy 736b6d90eb7SKip Macy if (sc->params.rev > 0 && !(sc->flags & USING_MSI)) 737b6d90eb7SKip Macy irq_idx = -1; 738b6d90eb7SKip Macy 7395c5df3daSKip Macy for (i = 0; i < (sc)->params.nports; i++) { 740b6d90eb7SKip Macy struct port_info *pi = &sc->port[i]; 741b6d90eb7SKip Macy 7427ac2e6c3SKip Macy for (j = 0; j < pi->nqsets; j++, qset_idx++) { 743693d746cSKip Macy err = t3_sge_alloc_qset(sc, qset_idx, (sc)->params.nports, 744b6d90eb7SKip Macy (sc->flags & USING_MSIX) ? qset_idx + 1 : irq_idx, 745b6d90eb7SKip Macy &sc->params.sge.qset[qset_idx], ntxq, pi); 746b6d90eb7SKip Macy if (err) { 747b6d90eb7SKip Macy t3_free_sge_resources(sc); 7487ac2e6c3SKip Macy device_printf(sc->dev, "t3_sge_alloc_qset failed with %d\n", 7497ac2e6c3SKip Macy err); 750b6d90eb7SKip Macy return (err); 751b6d90eb7SKip Macy } 752b6d90eb7SKip Macy } 753b6d90eb7SKip Macy } 754b6d90eb7SKip Macy 755b6d90eb7SKip Macy return (0); 756b6d90eb7SKip Macy } 757b6d90eb7SKip Macy 758ef72318fSKip Macy static void 759ef72318fSKip Macy cxgb_teardown_msix(adapter_t *sc) 760ef72318fSKip Macy { 761ef72318fSKip Macy int i, nqsets; 762ef72318fSKip Macy 763ef72318fSKip Macy for (nqsets = i = 0; i < (sc)->params.nports; i++) 764ef72318fSKip Macy nqsets += sc->port[i].nqsets; 765ef72318fSKip Macy 766ef72318fSKip Macy for (i = 0; i < nqsets; i++) { 767ef72318fSKip Macy if (sc->msix_intr_tag[i] != NULL) { 768ef72318fSKip Macy bus_teardown_intr(sc->dev, sc->msix_irq_res[i], 769ef72318fSKip Macy sc->msix_intr_tag[i]); 770ef72318fSKip Macy sc->msix_intr_tag[i] = NULL; 771ef72318fSKip Macy } 772ef72318fSKip Macy if (sc->msix_irq_res[i] != NULL) { 773ef72318fSKip Macy bus_release_resource(sc->dev, SYS_RES_IRQ, 774ef72318fSKip Macy sc->msix_irq_rid[i], sc->msix_irq_res[i]); 775ef72318fSKip Macy sc->msix_irq_res[i] = NULL; 776ef72318fSKip Macy } 777ef72318fSKip Macy } 778ef72318fSKip Macy } 779ef72318fSKip Macy 780b6d90eb7SKip Macy static int 781b6d90eb7SKip Macy cxgb_setup_msix(adapter_t *sc, int msix_count) 782b6d90eb7SKip Macy { 783b6d90eb7SKip Macy int i, j, k, nqsets, rid; 784b6d90eb7SKip Macy 785b6d90eb7SKip Macy /* The first message indicates link changes and error conditions */ 786b6d90eb7SKip Macy sc->irq_rid = 1; 787b6d90eb7SKip Macy if ((sc->irq_res = bus_alloc_resource_any(sc->dev, SYS_RES_IRQ, 788b6d90eb7SKip Macy &sc->irq_rid, RF_SHAREABLE | RF_ACTIVE)) == NULL) { 789b6d90eb7SKip Macy device_printf(sc->dev, "Cannot allocate msix interrupt\n"); 790b6d90eb7SKip Macy return (EINVAL); 791b6d90eb7SKip Macy } 792693d746cSKip Macy 793b6d90eb7SKip Macy if (bus_setup_intr(sc->dev, sc->irq_res, INTR_MPSAFE|INTR_TYPE_NET, 794b6d90eb7SKip Macy #ifdef INTR_FILTERS 795b6d90eb7SKip Macy NULL, 796b6d90eb7SKip Macy #endif 797b6d90eb7SKip Macy cxgb_async_intr, sc, &sc->intr_tag)) { 798b6d90eb7SKip Macy device_printf(sc->dev, "Cannot set up interrupt\n"); 799b6d90eb7SKip Macy return (EINVAL); 800b6d90eb7SKip Macy } 801ef72318fSKip Macy for (i = k = 0; i < (sc)->params.nports; i++) { 802b6d90eb7SKip Macy nqsets = sc->port[i].nqsets; 803ef72318fSKip Macy for (j = 0; j < nqsets; j++, k++) { 804b6d90eb7SKip Macy struct sge_qset *qs = &sc->sge.qs[k]; 805b6d90eb7SKip Macy 806b6d90eb7SKip Macy rid = k + 2; 807b6d90eb7SKip Macy if (cxgb_debug) 808b6d90eb7SKip Macy printf("rid=%d ", rid); 809b6d90eb7SKip Macy if ((sc->msix_irq_res[k] = bus_alloc_resource_any( 810b6d90eb7SKip Macy sc->dev, SYS_RES_IRQ, &rid, 811b6d90eb7SKip Macy RF_SHAREABLE | RF_ACTIVE)) == NULL) { 812b6d90eb7SKip Macy device_printf(sc->dev, "Cannot allocate " 813b6d90eb7SKip Macy "interrupt for message %d\n", rid); 814b6d90eb7SKip Macy return (EINVAL); 815b6d90eb7SKip Macy } 816b6d90eb7SKip Macy sc->msix_irq_rid[k] = rid; 817ef72318fSKip Macy if (bus_setup_intr(sc->dev, sc->msix_irq_res[k], 818b6d90eb7SKip Macy INTR_MPSAFE|INTR_TYPE_NET, 819b6d90eb7SKip Macy #ifdef INTR_FILTERS 820b6d90eb7SKip Macy NULL, 821b6d90eb7SKip Macy #endif 822b6d90eb7SKip Macy t3_intr_msix, qs, &sc->msix_intr_tag[k])) { 823b6d90eb7SKip Macy device_printf(sc->dev, "Cannot set up " 824b6d90eb7SKip Macy "interrupt for message %d\n", rid); 825b6d90eb7SKip Macy return (EINVAL); 826a02573bcSKip Macy 827b6d90eb7SKip Macy } 828a02573bcSKip Macy #if 0 8298090c9f5SKip Macy #ifdef IFNET_MULTIQUEUE 830a02573bcSKip Macy if (multiq) { 8318090c9f5SKip Macy int vector = rman_get_start(sc->msix_irq_res[k]); 8328090c9f5SKip Macy if (bootverbose) 8338090c9f5SKip Macy device_printf(sc->dev, "binding vector=%d to cpu=%d\n", vector, k % mp_ncpus); 8348090c9f5SKip Macy intr_bind(vector, k % mp_ncpus); 8358090c9f5SKip Macy } 8368090c9f5SKip Macy #endif 837a02573bcSKip Macy #endif 838b6d90eb7SKip Macy } 839b6d90eb7SKip Macy } 840693d746cSKip Macy 841b6d90eb7SKip Macy return (0); 842b6d90eb7SKip Macy } 843b6d90eb7SKip Macy 844b6d90eb7SKip Macy static int 845b6d90eb7SKip Macy cxgb_port_probe(device_t dev) 846b6d90eb7SKip Macy { 847b6d90eb7SKip Macy struct port_info *p; 848b6d90eb7SKip Macy char buf[80]; 8498e10660fSKip Macy const char *desc; 850b6d90eb7SKip Macy 851b6d90eb7SKip Macy p = device_get_softc(dev); 8528e10660fSKip Macy desc = p->phy.desc; 8538e10660fSKip Macy snprintf(buf, sizeof(buf), "Port %d %s", p->port_id, desc); 854b6d90eb7SKip Macy device_set_desc_copy(dev, buf); 855b6d90eb7SKip Macy return (0); 856b6d90eb7SKip Macy } 857b6d90eb7SKip Macy 858b6d90eb7SKip Macy 859b6d90eb7SKip Macy static int 860b6d90eb7SKip Macy cxgb_makedev(struct port_info *pi) 861b6d90eb7SKip Macy { 862b6d90eb7SKip Macy 863ef72318fSKip Macy pi->port_cdev = make_dev(&cxgb_cdevsw, pi->ifp->if_dunit, 864ef72318fSKip Macy UID_ROOT, GID_WHEEL, 0600, if_name(pi->ifp)); 865b6d90eb7SKip Macy 866b6d90eb7SKip Macy if (pi->port_cdev == NULL) 867b6d90eb7SKip Macy return (ENOMEM); 868b6d90eb7SKip Macy 869b6d90eb7SKip Macy pi->port_cdev->si_drv1 = (void *)pi; 870b6d90eb7SKip Macy 871b6d90eb7SKip Macy return (0); 872b6d90eb7SKip Macy } 873b6d90eb7SKip Macy 874e97121daSKip Macy #ifndef LRO_SUPPORTED 875e97121daSKip Macy #ifdef IFCAP_LRO 876e97121daSKip Macy #undef IFCAP_LRO 877e97121daSKip Macy #endif 878e97121daSKip Macy #define IFCAP_LRO 0x0 879e97121daSKip Macy #endif 880b6d90eb7SKip Macy 881b6d90eb7SKip Macy #ifdef TSO_SUPPORTED 88225292debSKip Macy #define CXGB_CAP (IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU | IFCAP_HWCSUM | IFCAP_VLAN_HWCSUM | IFCAP_TSO | IFCAP_JUMBO_MTU | IFCAP_LRO) 883b6d90eb7SKip Macy /* Don't enable TSO6 yet */ 88425292debSKip Macy #define CXGB_CAP_ENABLE (IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU | IFCAP_HWCSUM | IFCAP_VLAN_HWCSUM | IFCAP_TSO4 | IFCAP_JUMBO_MTU | IFCAP_LRO) 885b6d90eb7SKip Macy #else 886b6d90eb7SKip Macy #define CXGB_CAP (IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU | IFCAP_HWCSUM | IFCAP_JUMBO_MTU) 887b6d90eb7SKip Macy /* Don't enable TSO6 yet */ 888b6d90eb7SKip Macy #define CXGB_CAP_ENABLE (IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU | IFCAP_HWCSUM | IFCAP_JUMBO_MTU) 889b6d90eb7SKip Macy #define IFCAP_TSO4 0x0 8907aff6d8eSKip Macy #define IFCAP_TSO6 0x0 891b6d90eb7SKip Macy #define CSUM_TSO 0x0 892b6d90eb7SKip Macy #endif 893b6d90eb7SKip Macy 894b6d90eb7SKip Macy 895b6d90eb7SKip Macy static int 896b6d90eb7SKip Macy cxgb_port_attach(device_t dev) 897b6d90eb7SKip Macy { 898b6d90eb7SKip Macy struct port_info *p; 899b6d90eb7SKip Macy struct ifnet *ifp; 900ef72318fSKip Macy int err, media_flags; 9018e10660fSKip Macy struct adapter *sc; 9028e10660fSKip Macy 903b6d90eb7SKip Macy 904b6d90eb7SKip Macy p = device_get_softc(dev); 9058e10660fSKip Macy sc = p->adapter; 906bb38cd2fSKip Macy snprintf(p->lockbuf, PORT_NAME_LEN, "cxgb port lock %d:%d", 9076b68e276SKip Macy device_get_unit(device_get_parent(dev)), p->port_id); 908bb38cd2fSKip Macy PORT_LOCK_INIT(p, p->lockbuf); 909b6d90eb7SKip Macy 910b6d90eb7SKip Macy /* Allocate an ifnet object and set it up */ 911b6d90eb7SKip Macy ifp = p->ifp = if_alloc(IFT_ETHER); 912b6d90eb7SKip Macy if (ifp == NULL) { 913b6d90eb7SKip Macy device_printf(dev, "Cannot allocate ifnet\n"); 914b6d90eb7SKip Macy return (ENOMEM); 915b6d90eb7SKip Macy } 916b6d90eb7SKip Macy 917b6d90eb7SKip Macy /* 918b6d90eb7SKip Macy * Note that there is currently no watchdog timer. 919b6d90eb7SKip Macy */ 920b6d90eb7SKip Macy if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 921b6d90eb7SKip Macy ifp->if_init = cxgb_init; 922b6d90eb7SKip Macy ifp->if_softc = p; 923b6d90eb7SKip Macy ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 924b6d90eb7SKip Macy ifp->if_ioctl = cxgb_ioctl; 925b6d90eb7SKip Macy ifp->if_start = cxgb_start; 9268090c9f5SKip Macy 927a02573bcSKip Macy 928b6d90eb7SKip Macy ifp->if_timer = 0; /* Disable ifnet watchdog */ 929b6d90eb7SKip Macy ifp->if_watchdog = NULL; 930b6d90eb7SKip Macy 931a02573bcSKip Macy ifp->if_snd.ifq_drv_maxlen = IFQ_MAXLEN; 932b6d90eb7SKip Macy IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen); 933b6d90eb7SKip Macy IFQ_SET_READY(&ifp->if_snd); 934b6d90eb7SKip Macy 935b6d90eb7SKip Macy ifp->if_hwassist = ifp->if_capabilities = ifp->if_capenable = 0; 936b6d90eb7SKip Macy ifp->if_capabilities |= CXGB_CAP; 937b6d90eb7SKip Macy ifp->if_capenable |= CXGB_CAP_ENABLE; 938b6d90eb7SKip Macy ifp->if_hwassist |= (CSUM_TCP | CSUM_UDP | CSUM_IP | CSUM_TSO); 939ac3a6d9cSKip Macy /* 940ac3a6d9cSKip Macy * disable TSO on 4-port - it isn't supported by the firmware yet 941ac3a6d9cSKip Macy */ 942ac3a6d9cSKip Macy if (p->adapter->params.nports > 2) { 943ac3a6d9cSKip Macy ifp->if_capabilities &= ~(IFCAP_TSO4 | IFCAP_TSO6); 944ac3a6d9cSKip Macy ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_TSO6); 945ac3a6d9cSKip Macy ifp->if_hwassist &= ~CSUM_TSO; 946ac3a6d9cSKip Macy } 947b6d90eb7SKip Macy 948b6d90eb7SKip Macy ether_ifattach(ifp, p->hw_addr); 9495eba27feSKip Macy #ifdef IFNET_MULTIQUEUE 950a02573bcSKip Macy ifp->if_transmit = cxgb_pcpu_transmit; 9515eba27feSKip Macy #endif 952ac3a6d9cSKip Macy /* 953ac3a6d9cSKip Macy * Only default to jumbo frames on 10GigE 954ac3a6d9cSKip Macy */ 955ac3a6d9cSKip Macy if (p->adapter->params.nports <= 2) 9564af83c8cSKip Macy ifp->if_mtu = ETHERMTU_JUMBO; 957b6d90eb7SKip Macy if ((err = cxgb_makedev(p)) != 0) { 958b6d90eb7SKip Macy printf("makedev failed %d\n", err); 959b6d90eb7SKip Macy return (err); 960b6d90eb7SKip Macy } 961b6d90eb7SKip Macy ifmedia_init(&p->media, IFM_IMASK, cxgb_media_change, 962b6d90eb7SKip Macy cxgb_media_status); 963b6d90eb7SKip Macy 9648e10660fSKip Macy if (!strcmp(p->phy.desc, "10GBASE-CX4")) { 965ef72318fSKip Macy media_flags = IFM_ETHER | IFM_10G_CX4 | IFM_FDX; 9668e10660fSKip Macy } else if (!strcmp(p->phy.desc, "10GBASE-SR")) { 967ef72318fSKip Macy media_flags = IFM_ETHER | IFM_10G_SR | IFM_FDX; 96819905d6dSKip Macy } else if (!strcmp(p->phy.desc, "10GBASE-R")) { 969ef72318fSKip Macy media_flags = IFM_ETHER | IFM_10G_LR | IFM_FDX; 9708e10660fSKip Macy } else if (!strcmp(p->phy.desc, "10/100/1000BASE-T")) { 971ef72318fSKip Macy ifmedia_add(&p->media, IFM_ETHER | IFM_10_T, 0, NULL); 972ef72318fSKip Macy ifmedia_add(&p->media, IFM_ETHER | IFM_10_T | IFM_FDX, 973ef72318fSKip Macy 0, NULL); 974ef72318fSKip Macy ifmedia_add(&p->media, IFM_ETHER | IFM_100_TX, 975ef72318fSKip Macy 0, NULL); 976ef72318fSKip Macy ifmedia_add(&p->media, IFM_ETHER | IFM_100_TX | IFM_FDX, 977ef72318fSKip Macy 0, NULL); 978ef72318fSKip Macy ifmedia_add(&p->media, IFM_ETHER | IFM_1000_T | IFM_FDX, 979ef72318fSKip Macy 0, NULL); 980ef72318fSKip Macy media_flags = 0; 98141509ecdSKip Macy } else if (!strcmp(p->phy.desc, "1000BASE-X")) { 98241509ecdSKip Macy /* 98341509ecdSKip Macy * XXX: This is not very accurate. Fix when common code 98441509ecdSKip Macy * returns more specific value - eg 1000BASE-SX, LX, etc. 98541509ecdSKip Macy */ 98641509ecdSKip Macy media_flags = IFM_ETHER | IFM_1000_SX | IFM_FDX; 987ef72318fSKip Macy } else { 9888e10660fSKip Macy printf("unsupported media type %s\n", p->phy.desc); 989b6d90eb7SKip Macy return (ENXIO); 990b6d90eb7SKip Macy } 991ef72318fSKip Macy if (media_flags) { 992b6d90eb7SKip Macy ifmedia_add(&p->media, media_flags, 0, NULL); 993b6d90eb7SKip Macy ifmedia_set(&p->media, media_flags); 994ef72318fSKip Macy } else { 995ef72318fSKip Macy ifmedia_add(&p->media, IFM_ETHER | IFM_AUTO, 0, NULL); 996ef72318fSKip Macy ifmedia_set(&p->media, IFM_ETHER | IFM_AUTO); 997ef72318fSKip Macy } 998ef72318fSKip Macy 99919905d6dSKip Macy /* Get the latest mac address, User can use a LAA */ 100019905d6dSKip Macy bcopy(IF_LLADDR(p->ifp), p->hw_addr, ETHER_ADDR_LEN); 1001ef72318fSKip Macy t3_sge_init_port(p); 1002ef027c52SKip Macy #if defined(LINK_ATTACH) 10038e10660fSKip Macy cxgb_link_start(p); 10048e10660fSKip Macy t3_link_changed(sc, p->port_id); 1005ef027c52SKip Macy #endif 1006b6d90eb7SKip Macy return (0); 1007b6d90eb7SKip Macy } 1008b6d90eb7SKip Macy 1009b6d90eb7SKip Macy static int 1010b6d90eb7SKip Macy cxgb_port_detach(device_t dev) 1011b6d90eb7SKip Macy { 1012b6d90eb7SKip Macy struct port_info *p; 1013b6d90eb7SKip Macy 1014b6d90eb7SKip Macy p = device_get_softc(dev); 1015d722cab4SKip Macy 1016d722cab4SKip Macy PORT_LOCK(p); 1017ef72318fSKip Macy if (p->ifp->if_drv_flags & IFF_DRV_RUNNING) 1018d722cab4SKip Macy cxgb_stop_locked(p); 1019d722cab4SKip Macy PORT_UNLOCK(p); 1020d722cab4SKip Macy 1021b6d90eb7SKip Macy ether_ifdetach(p->ifp); 10228090c9f5SKip Macy printf("waiting for callout to stop ..."); 10238090c9f5SKip Macy DELAY(1000000); 10248090c9f5SKip Macy printf("done\n"); 10257ac2e6c3SKip Macy /* 10267ac2e6c3SKip Macy * the lock may be acquired in ifdetach 10277ac2e6c3SKip Macy */ 10287ac2e6c3SKip Macy PORT_LOCK_DEINIT(p); 1029b6d90eb7SKip Macy if_free(p->ifp); 1030b6d90eb7SKip Macy 1031ef72318fSKip Macy if (p->port_cdev != NULL) 1032b6d90eb7SKip Macy destroy_dev(p->port_cdev); 1033b6d90eb7SKip Macy 1034b6d90eb7SKip Macy return (0); 1035b6d90eb7SKip Macy } 1036b6d90eb7SKip Macy 1037b6d90eb7SKip Macy void 1038b6d90eb7SKip Macy t3_fatal_err(struct adapter *sc) 1039b6d90eb7SKip Macy { 1040b6d90eb7SKip Macy u_int fw_status[4]; 1041b6d90eb7SKip Macy 10425c5df3daSKip Macy if (sc->flags & FULL_INIT_DONE) { 10435c5df3daSKip Macy t3_sge_stop(sc); 10445c5df3daSKip Macy t3_write_reg(sc, A_XGM_TX_CTRL, 0); 10455c5df3daSKip Macy t3_write_reg(sc, A_XGM_RX_CTRL, 0); 10465c5df3daSKip Macy t3_write_reg(sc, XGM_REG(A_XGM_TX_CTRL, 1), 0); 10475c5df3daSKip Macy t3_write_reg(sc, XGM_REG(A_XGM_RX_CTRL, 1), 0); 10485c5df3daSKip Macy t3_intr_disable(sc); 10495c5df3daSKip Macy } 1050b6d90eb7SKip Macy device_printf(sc->dev,"encountered fatal error, operation suspended\n"); 1051b6d90eb7SKip Macy if (!t3_cim_ctl_blk_read(sc, 0xa0, 4, fw_status)) 1052b6d90eb7SKip Macy device_printf(sc->dev, "FW_ status: 0x%x, 0x%x, 0x%x, 0x%x\n", 1053b6d90eb7SKip Macy fw_status[0], fw_status[1], fw_status[2], fw_status[3]); 1054b6d90eb7SKip Macy } 1055b6d90eb7SKip Macy 1056b6d90eb7SKip Macy int 1057b6d90eb7SKip Macy t3_os_find_pci_capability(adapter_t *sc, int cap) 1058b6d90eb7SKip Macy { 1059b6d90eb7SKip Macy device_t dev; 1060b6d90eb7SKip Macy struct pci_devinfo *dinfo; 1061b6d90eb7SKip Macy pcicfgregs *cfg; 1062b6d90eb7SKip Macy uint32_t status; 1063b6d90eb7SKip Macy uint8_t ptr; 1064b6d90eb7SKip Macy 1065b6d90eb7SKip Macy dev = sc->dev; 1066b6d90eb7SKip Macy dinfo = device_get_ivars(dev); 1067b6d90eb7SKip Macy cfg = &dinfo->cfg; 1068b6d90eb7SKip Macy 1069b6d90eb7SKip Macy status = pci_read_config(dev, PCIR_STATUS, 2); 1070b6d90eb7SKip Macy if (!(status & PCIM_STATUS_CAPPRESENT)) 1071b6d90eb7SKip Macy return (0); 1072b6d90eb7SKip Macy 1073b6d90eb7SKip Macy switch (cfg->hdrtype & PCIM_HDRTYPE) { 1074b6d90eb7SKip Macy case 0: 1075b6d90eb7SKip Macy case 1: 1076b6d90eb7SKip Macy ptr = PCIR_CAP_PTR; 1077b6d90eb7SKip Macy break; 1078b6d90eb7SKip Macy case 2: 1079b6d90eb7SKip Macy ptr = PCIR_CAP_PTR_2; 1080b6d90eb7SKip Macy break; 1081b6d90eb7SKip Macy default: 1082b6d90eb7SKip Macy return (0); 1083b6d90eb7SKip Macy break; 1084b6d90eb7SKip Macy } 1085b6d90eb7SKip Macy ptr = pci_read_config(dev, ptr, 1); 1086b6d90eb7SKip Macy 1087b6d90eb7SKip Macy while (ptr != 0) { 1088b6d90eb7SKip Macy if (pci_read_config(dev, ptr + PCICAP_ID, 1) == cap) 1089b6d90eb7SKip Macy return (ptr); 1090b6d90eb7SKip Macy ptr = pci_read_config(dev, ptr + PCICAP_NEXTPTR, 1); 1091b6d90eb7SKip Macy } 1092b6d90eb7SKip Macy 1093b6d90eb7SKip Macy return (0); 1094b6d90eb7SKip Macy } 1095b6d90eb7SKip Macy 1096b6d90eb7SKip Macy int 1097b6d90eb7SKip Macy t3_os_pci_save_state(struct adapter *sc) 1098b6d90eb7SKip Macy { 1099b6d90eb7SKip Macy device_t dev; 1100b6d90eb7SKip Macy struct pci_devinfo *dinfo; 1101b6d90eb7SKip Macy 1102b6d90eb7SKip Macy dev = sc->dev; 1103b6d90eb7SKip Macy dinfo = device_get_ivars(dev); 1104b6d90eb7SKip Macy 1105b6d90eb7SKip Macy pci_cfg_save(dev, dinfo, 0); 1106b6d90eb7SKip Macy return (0); 1107b6d90eb7SKip Macy } 1108b6d90eb7SKip Macy 1109b6d90eb7SKip Macy int 1110b6d90eb7SKip Macy t3_os_pci_restore_state(struct adapter *sc) 1111b6d90eb7SKip Macy { 1112b6d90eb7SKip Macy device_t dev; 1113b6d90eb7SKip Macy struct pci_devinfo *dinfo; 1114b6d90eb7SKip Macy 1115b6d90eb7SKip Macy dev = sc->dev; 1116b6d90eb7SKip Macy dinfo = device_get_ivars(dev); 1117b6d90eb7SKip Macy 1118b6d90eb7SKip Macy pci_cfg_restore(dev, dinfo); 1119b6d90eb7SKip Macy return (0); 1120b6d90eb7SKip Macy } 1121b6d90eb7SKip Macy 1122b6d90eb7SKip Macy /** 1123b6d90eb7SKip Macy * t3_os_link_changed - handle link status changes 1124b6d90eb7SKip Macy * @adapter: the adapter associated with the link change 1125b6d90eb7SKip Macy * @port_id: the port index whose limk status has changed 112619905d6dSKip Macy * @link_status: the new status of the link 1127b6d90eb7SKip Macy * @speed: the new speed setting 1128b6d90eb7SKip Macy * @duplex: the new duplex setting 1129b6d90eb7SKip Macy * @fc: the new flow-control setting 1130b6d90eb7SKip Macy * 1131b6d90eb7SKip Macy * This is the OS-dependent handler for link status changes. The OS 1132b6d90eb7SKip Macy * neutral handler takes care of most of the processing for these events, 1133b6d90eb7SKip Macy * then calls this handler for any OS-specific processing. 1134b6d90eb7SKip Macy */ 1135b6d90eb7SKip Macy void 1136b6d90eb7SKip Macy t3_os_link_changed(adapter_t *adapter, int port_id, int link_status, int speed, 1137b6d90eb7SKip Macy int duplex, int fc) 1138b6d90eb7SKip Macy { 1139b6d90eb7SKip Macy struct port_info *pi = &adapter->port[port_id]; 1140d722cab4SKip Macy struct cmac *mac = &adapter->port[port_id].mac; 1141b6d90eb7SKip Macy 1142d722cab4SKip Macy if (link_status) { 114319905d6dSKip Macy DELAY(10); 114419905d6dSKip Macy t3_mac_enable(mac, MAC_DIRECTION_RX | MAC_DIRECTION_TX); 114519905d6dSKip Macy /* Clear errors created by MAC enable */ 114619905d6dSKip Macy t3_set_reg_field(adapter, 114719905d6dSKip Macy A_XGM_STAT_CTRL + pi->mac.offset, 114819905d6dSKip Macy F_CLRSTATS, 1); 1149b6d90eb7SKip Macy if_link_state_change(pi->ifp, LINK_STATE_UP); 115019905d6dSKip Macy 1151d722cab4SKip Macy } else { 1152d722cab4SKip Macy pi->phy.ops->power_down(&pi->phy, 1); 1153d722cab4SKip Macy t3_mac_disable(mac, MAC_DIRECTION_RX); 1154d722cab4SKip Macy t3_link_start(&pi->phy, mac, &pi->link_config); 115519905d6dSKip Macy t3_mac_enable(mac, MAC_DIRECTION_RX | MAC_DIRECTION_TX); 11568e10660fSKip Macy if_link_state_change(pi->ifp, LINK_STATE_DOWN); 1157d722cab4SKip Macy } 1158b6d90eb7SKip Macy } 1159b6d90eb7SKip Macy 11609b4de886SKip Macy /** 11619b4de886SKip Macy * t3_os_phymod_changed - handle PHY module changes 11629b4de886SKip Macy * @phy: the PHY reporting the module change 11639b4de886SKip Macy * @mod_type: new module type 11649b4de886SKip Macy * 11659b4de886SKip Macy * This is the OS-dependent handler for PHY module changes. It is 11669b4de886SKip Macy * invoked when a PHY module is removed or inserted for any OS-specific 11679b4de886SKip Macy * processing. 11689b4de886SKip Macy */ 11699b4de886SKip Macy void t3_os_phymod_changed(struct adapter *adap, int port_id) 11709b4de886SKip Macy { 11719b4de886SKip Macy static const char *mod_str[] = { 11729b4de886SKip Macy NULL, "SR", "LR", "LRM", "TWINAX", "TWINAX", "unknown" 11739b4de886SKip Macy }; 11749b4de886SKip Macy 11759b4de886SKip Macy struct port_info *pi = &adap->port[port_id]; 11769b4de886SKip Macy 11779b4de886SKip Macy if (pi->phy.modtype == phy_modtype_none) 11789b4de886SKip Macy device_printf(adap->dev, "PHY module unplugged\n"); 11799b4de886SKip Macy else { 11809b4de886SKip Macy KASSERT(pi->phy.modtype < ARRAY_SIZE(mod_str), 11819b4de886SKip Macy ("invalid PHY module type %d", pi->phy.modtype)); 11829b4de886SKip Macy device_printf(adap->dev, "%s PHY module inserted\n", 11839b4de886SKip Macy mod_str[pi->phy.modtype]); 11849b4de886SKip Macy } 11859b4de886SKip Macy } 11869b4de886SKip Macy 1187b6d90eb7SKip Macy /* 1188b6d90eb7SKip Macy * Interrupt-context handler for external (PHY) interrupts. 1189b6d90eb7SKip Macy */ 1190b6d90eb7SKip Macy void 1191b6d90eb7SKip Macy t3_os_ext_intr_handler(adapter_t *sc) 1192b6d90eb7SKip Macy { 1193b6d90eb7SKip Macy if (cxgb_debug) 1194b6d90eb7SKip Macy printf("t3_os_ext_intr_handler\n"); 1195b6d90eb7SKip Macy /* 1196b6d90eb7SKip Macy * Schedule a task to handle external interrupts as they may be slow 1197b6d90eb7SKip Macy * and we use a mutex to protect MDIO registers. We disable PHY 1198b6d90eb7SKip Macy * interrupts in the meantime and let the task reenable them when 1199b6d90eb7SKip Macy * it's done. 1200b6d90eb7SKip Macy */ 1201d722cab4SKip Macy ADAPTER_LOCK(sc); 1202b6d90eb7SKip Macy if (sc->slow_intr_mask) { 1203b6d90eb7SKip Macy sc->slow_intr_mask &= ~F_T3DBG; 1204b6d90eb7SKip Macy t3_write_reg(sc, A_PL_INT_ENABLE0, sc->slow_intr_mask); 1205b6d90eb7SKip Macy taskqueue_enqueue(sc->tq, &sc->ext_intr_task); 1206b6d90eb7SKip Macy } 1207d722cab4SKip Macy ADAPTER_UNLOCK(sc); 1208b6d90eb7SKip Macy } 1209b6d90eb7SKip Macy 1210b6d90eb7SKip Macy void 1211b6d90eb7SKip Macy t3_os_set_hw_addr(adapter_t *adapter, int port_idx, u8 hw_addr[]) 1212b6d90eb7SKip Macy { 1213b6d90eb7SKip Macy 1214b6d90eb7SKip Macy /* 1215b6d90eb7SKip Macy * The ifnet might not be allocated before this gets called, 1216b6d90eb7SKip Macy * as this is called early on in attach by t3_prep_adapter 1217b6d90eb7SKip Macy * save the address off in the port structure 1218b6d90eb7SKip Macy */ 1219b6d90eb7SKip Macy if (cxgb_debug) 1220b6d90eb7SKip Macy printf("set_hw_addr on idx %d addr %6D\n", port_idx, hw_addr, ":"); 1221b6d90eb7SKip Macy bcopy(hw_addr, adapter->port[port_idx].hw_addr, ETHER_ADDR_LEN); 1222b6d90eb7SKip Macy } 1223b6d90eb7SKip Macy 1224b6d90eb7SKip Macy /** 1225b6d90eb7SKip Macy * link_start - enable a port 1226b6d90eb7SKip Macy * @p: the port to enable 1227b6d90eb7SKip Macy * 1228b6d90eb7SKip Macy * Performs the MAC and PHY actions needed to enable a port. 1229b6d90eb7SKip Macy */ 1230b6d90eb7SKip Macy static void 1231b6d90eb7SKip Macy cxgb_link_start(struct port_info *p) 1232b6d90eb7SKip Macy { 1233b6d90eb7SKip Macy struct ifnet *ifp; 1234b6d90eb7SKip Macy struct t3_rx_mode rm; 1235b6d90eb7SKip Macy struct cmac *mac = &p->mac; 12364af83c8cSKip Macy int mtu, hwtagging; 1237b6d90eb7SKip Macy 1238b6d90eb7SKip Macy ifp = p->ifp; 1239b6d90eb7SKip Macy 12404af83c8cSKip Macy bcopy(IF_LLADDR(ifp), p->hw_addr, ETHER_ADDR_LEN); 12414af83c8cSKip Macy 12424af83c8cSKip Macy mtu = ifp->if_mtu; 12434af83c8cSKip Macy if (ifp->if_capenable & IFCAP_VLAN_MTU) 12444af83c8cSKip Macy mtu += ETHER_VLAN_ENCAP_LEN; 12454af83c8cSKip Macy 12464af83c8cSKip Macy hwtagging = (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0; 12474af83c8cSKip Macy 1248b6d90eb7SKip Macy t3_init_rx_mode(&rm, p); 12497ac2e6c3SKip Macy if (!mac->multiport) 1250b6d90eb7SKip Macy t3_mac_reset(mac); 12514af83c8cSKip Macy t3_mac_set_mtu(mac, mtu); 12524af83c8cSKip Macy t3_set_vlan_accel(p->adapter, 1 << p->tx_chan, hwtagging); 1253b6d90eb7SKip Macy t3_mac_set_address(mac, 0, p->hw_addr); 1254b6d90eb7SKip Macy t3_mac_set_rx_mode(mac, &rm); 1255b6d90eb7SKip Macy t3_link_start(&p->phy, mac, &p->link_config); 1256b6d90eb7SKip Macy t3_mac_enable(mac, MAC_DIRECTION_RX | MAC_DIRECTION_TX); 1257b6d90eb7SKip Macy } 1258b6d90eb7SKip Macy 12598e10660fSKip Macy 12608e10660fSKip Macy static int 12618e10660fSKip Macy await_mgmt_replies(struct adapter *adap, unsigned long init_cnt, 12628e10660fSKip Macy unsigned long n) 12638e10660fSKip Macy { 12648e10660fSKip Macy int attempts = 5; 12658e10660fSKip Macy 12668e10660fSKip Macy while (adap->sge.qs[0].rspq.offload_pkts < init_cnt + n) { 12678e10660fSKip Macy if (!--attempts) 12688e10660fSKip Macy return (ETIMEDOUT); 12698e10660fSKip Macy t3_os_sleep(10); 12708e10660fSKip Macy } 12718e10660fSKip Macy return 0; 12728e10660fSKip Macy } 12738e10660fSKip Macy 12748e10660fSKip Macy static int 12758e10660fSKip Macy init_tp_parity(struct adapter *adap) 12768e10660fSKip Macy { 12778e10660fSKip Macy int i; 12788e10660fSKip Macy struct mbuf *m; 12798e10660fSKip Macy struct cpl_set_tcb_field *greq; 12808e10660fSKip Macy unsigned long cnt = adap->sge.qs[0].rspq.offload_pkts; 12818e10660fSKip Macy 12828e10660fSKip Macy t3_tp_set_offload_mode(adap, 1); 12838e10660fSKip Macy 12848e10660fSKip Macy for (i = 0; i < 16; i++) { 12858e10660fSKip Macy struct cpl_smt_write_req *req; 12868e10660fSKip Macy 12878e10660fSKip Macy m = m_gethdr(M_WAITOK, MT_DATA); 12888e10660fSKip Macy req = mtod(m, struct cpl_smt_write_req *); 12898e10660fSKip Macy m->m_len = m->m_pkthdr.len = sizeof(*req); 12908e10660fSKip Macy memset(req, 0, sizeof(*req)); 12918e10660fSKip Macy req->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD)); 12928e10660fSKip Macy OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_SMT_WRITE_REQ, i)); 12938e10660fSKip Macy req->iff = i; 12948e10660fSKip Macy t3_mgmt_tx(adap, m); 12958e10660fSKip Macy } 12968e10660fSKip Macy 12978e10660fSKip Macy for (i = 0; i < 2048; i++) { 12988e10660fSKip Macy struct cpl_l2t_write_req *req; 12998e10660fSKip Macy 13008e10660fSKip Macy m = m_gethdr(M_WAITOK, MT_DATA); 13018e10660fSKip Macy req = mtod(m, struct cpl_l2t_write_req *); 13028e10660fSKip Macy m->m_len = m->m_pkthdr.len = sizeof(*req); 13038e10660fSKip Macy memset(req, 0, sizeof(*req)); 13048e10660fSKip Macy req->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD)); 13058e10660fSKip Macy OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_L2T_WRITE_REQ, i)); 13068e10660fSKip Macy req->params = htonl(V_L2T_W_IDX(i)); 13078e10660fSKip Macy t3_mgmt_tx(adap, m); 13088e10660fSKip Macy } 13098e10660fSKip Macy 13108e10660fSKip Macy for (i = 0; i < 2048; i++) { 13118e10660fSKip Macy struct cpl_rte_write_req *req; 13128e10660fSKip Macy 13138e10660fSKip Macy m = m_gethdr(M_WAITOK, MT_DATA); 13148e10660fSKip Macy req = mtod(m, struct cpl_rte_write_req *); 13158e10660fSKip Macy m->m_len = m->m_pkthdr.len = sizeof(*req); 13168e10660fSKip Macy memset(req, 0, sizeof(*req)); 13178e10660fSKip Macy req->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD)); 13188e10660fSKip Macy OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_RTE_WRITE_REQ, i)); 13198e10660fSKip Macy req->l2t_idx = htonl(V_L2T_W_IDX(i)); 13208e10660fSKip Macy t3_mgmt_tx(adap, m); 13218e10660fSKip Macy } 13228e10660fSKip Macy 13238e10660fSKip Macy m = m_gethdr(M_WAITOK, MT_DATA); 13248e10660fSKip Macy greq = mtod(m, struct cpl_set_tcb_field *); 13258e10660fSKip Macy m->m_len = m->m_pkthdr.len = sizeof(*greq); 13268e10660fSKip Macy memset(greq, 0, sizeof(*greq)); 13278e10660fSKip Macy greq->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD)); 13288e10660fSKip Macy OPCODE_TID(greq) = htonl(MK_OPCODE_TID(CPL_SET_TCB_FIELD, 0)); 13298e10660fSKip Macy greq->mask = htobe64(1); 13308e10660fSKip Macy t3_mgmt_tx(adap, m); 13318e10660fSKip Macy 13328e10660fSKip Macy i = await_mgmt_replies(adap, cnt, 16 + 2048 + 2048 + 1); 13338e10660fSKip Macy t3_tp_set_offload_mode(adap, 0); 13348e10660fSKip Macy return (i); 13358e10660fSKip Macy } 13368e10660fSKip Macy 1337b6d90eb7SKip Macy /** 1338b6d90eb7SKip Macy * setup_rss - configure Receive Side Steering (per-queue connection demux) 1339b6d90eb7SKip Macy * @adap: the adapter 1340b6d90eb7SKip Macy * 1341b6d90eb7SKip Macy * Sets up RSS to distribute packets to multiple receive queues. We 1342b6d90eb7SKip Macy * configure the RSS CPU lookup table to distribute to the number of HW 1343b6d90eb7SKip Macy * receive queues, and the response queue lookup table to narrow that 1344b6d90eb7SKip Macy * down to the response queues actually configured for each port. 1345b6d90eb7SKip Macy * We always configure the RSS mapping for two ports since the mapping 1346b6d90eb7SKip Macy * table has plenty of entries. 1347b6d90eb7SKip Macy */ 1348b6d90eb7SKip Macy static void 1349b6d90eb7SKip Macy setup_rss(adapter_t *adap) 1350b6d90eb7SKip Macy { 1351b6d90eb7SKip Macy int i; 1352ac3a6d9cSKip Macy u_int nq[2]; 1353b6d90eb7SKip Macy uint8_t cpus[SGE_QSETS + 1]; 1354b6d90eb7SKip Macy uint16_t rspq_map[RSS_TABLE_SIZE]; 13555c5df3daSKip Macy 1356b6d90eb7SKip Macy for (i = 0; i < SGE_QSETS; ++i) 1357b6d90eb7SKip Macy cpus[i] = i; 1358b6d90eb7SKip Macy cpus[SGE_QSETS] = 0xff; 1359b6d90eb7SKip Macy 13607ac2e6c3SKip Macy nq[0] = nq[1] = 0; 13617ac2e6c3SKip Macy for_each_port(adap, i) { 13627ac2e6c3SKip Macy const struct port_info *pi = adap2pinfo(adap, i); 13637ac2e6c3SKip Macy 13647ac2e6c3SKip Macy nq[pi->tx_chan] += pi->nqsets; 13657ac2e6c3SKip Macy } 1366b6d90eb7SKip Macy for (i = 0; i < RSS_TABLE_SIZE / 2; ++i) { 13678e10660fSKip Macy rspq_map[i] = nq[0] ? i % nq[0] : 0; 13688e10660fSKip Macy rspq_map[i + RSS_TABLE_SIZE / 2] = nq[1] ? i % nq[1] + nq[0] : 0; 1369b6d90eb7SKip Macy } 1370ac3a6d9cSKip Macy /* Calculate the reverse RSS map table */ 1371ac3a6d9cSKip Macy for (i = 0; i < RSS_TABLE_SIZE; ++i) 1372ac3a6d9cSKip Macy if (adap->rrss_map[rspq_map[i]] == 0xff) 1373ac3a6d9cSKip Macy adap->rrss_map[rspq_map[i]] = i; 1374b6d90eb7SKip Macy 1375b6d90eb7SKip Macy t3_config_rss(adap, F_RQFEEDBACKENABLE | F_TNLLKPEN | F_TNLMAPEN | 1376ac3a6d9cSKip Macy F_TNLPRTEN | F_TNL2TUPEN | F_TNL4TUPEN | F_OFDMAPEN | 13778e10660fSKip Macy F_RRCPLMAPEN | V_RRCPLCPUSIZE(6) | F_HASHTOEPLITZ, 13788e10660fSKip Macy cpus, rspq_map); 1379ac3a6d9cSKip Macy 1380b6d90eb7SKip Macy } 1381b6d90eb7SKip Macy 1382d722cab4SKip Macy /* 1383d722cab4SKip Macy * Sends an mbuf to an offload queue driver 1384d722cab4SKip Macy * after dealing with any active network taps. 1385d722cab4SKip Macy */ 1386d722cab4SKip Macy static inline int 13873e96c7e7SKip Macy offload_tx(struct t3cdev *tdev, struct mbuf *m) 1388d722cab4SKip Macy { 1389d722cab4SKip Macy int ret; 1390d722cab4SKip Macy 1391d722cab4SKip Macy ret = t3_offload_tx(tdev, m); 1392ef72318fSKip Macy return (ret); 1393d722cab4SKip Macy } 1394d722cab4SKip Macy 1395d722cab4SKip Macy static int 1396d722cab4SKip Macy write_smt_entry(struct adapter *adapter, int idx) 1397d722cab4SKip Macy { 1398d722cab4SKip Macy struct port_info *pi = &adapter->port[idx]; 1399d722cab4SKip Macy struct cpl_smt_write_req *req; 1400d722cab4SKip Macy struct mbuf *m; 1401d722cab4SKip Macy 1402d722cab4SKip Macy if ((m = m_gethdr(M_NOWAIT, MT_DATA)) == NULL) 1403d722cab4SKip Macy return (ENOMEM); 1404d722cab4SKip Macy 1405d722cab4SKip Macy req = mtod(m, struct cpl_smt_write_req *); 14068090c9f5SKip Macy m->m_pkthdr.len = m->m_len = sizeof(struct cpl_smt_write_req); 14078090c9f5SKip Macy 1408d722cab4SKip Macy req->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD)); 1409d722cab4SKip Macy OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_SMT_WRITE_REQ, idx)); 1410d722cab4SKip Macy req->mtu_idx = NMTUS - 1; /* should be 0 but there's a T3 bug */ 1411d722cab4SKip Macy req->iff = idx; 1412d722cab4SKip Macy memset(req->src_mac1, 0, sizeof(req->src_mac1)); 1413d722cab4SKip Macy memcpy(req->src_mac0, pi->hw_addr, ETHER_ADDR_LEN); 1414d722cab4SKip Macy 1415d722cab4SKip Macy m_set_priority(m, 1); 1416d722cab4SKip Macy 1417d722cab4SKip Macy offload_tx(&adapter->tdev, m); 1418d722cab4SKip Macy 1419d722cab4SKip Macy return (0); 1420d722cab4SKip Macy } 1421d722cab4SKip Macy 1422d722cab4SKip Macy static int 1423d722cab4SKip Macy init_smt(struct adapter *adapter) 1424d722cab4SKip Macy { 1425d722cab4SKip Macy int i; 1426d722cab4SKip Macy 1427d722cab4SKip Macy for_each_port(adapter, i) 1428d722cab4SKip Macy write_smt_entry(adapter, i); 1429d722cab4SKip Macy return 0; 1430d722cab4SKip Macy } 1431d722cab4SKip Macy 1432d722cab4SKip Macy static void 1433d722cab4SKip Macy init_port_mtus(adapter_t *adapter) 1434d722cab4SKip Macy { 1435d722cab4SKip Macy unsigned int mtus = adapter->port[0].ifp->if_mtu; 1436d722cab4SKip Macy 1437d722cab4SKip Macy if (adapter->port[1].ifp) 1438d722cab4SKip Macy mtus |= adapter->port[1].ifp->if_mtu << 16; 1439d722cab4SKip Macy t3_write_reg(adapter, A_TP_MTU_PORT_TABLE, mtus); 1440d722cab4SKip Macy } 1441d722cab4SKip Macy 1442b6d90eb7SKip Macy static void 1443b6d90eb7SKip Macy send_pktsched_cmd(struct adapter *adap, int sched, int qidx, int lo, 1444b6d90eb7SKip Macy int hi, int port) 1445b6d90eb7SKip Macy { 1446b6d90eb7SKip Macy struct mbuf *m; 1447b6d90eb7SKip Macy struct mngt_pktsched_wr *req; 1448b6d90eb7SKip Macy 1449ac3a6d9cSKip Macy m = m_gethdr(M_DONTWAIT, MT_DATA); 145020fe52b8SKip Macy if (m) { 1451d722cab4SKip Macy req = mtod(m, struct mngt_pktsched_wr *); 1452b6d90eb7SKip Macy req->wr_hi = htonl(V_WR_OP(FW_WROPCODE_MNGT)); 1453b6d90eb7SKip Macy req->mngt_opcode = FW_MNGTOPCODE_PKTSCHED_SET; 1454b6d90eb7SKip Macy req->sched = sched; 1455b6d90eb7SKip Macy req->idx = qidx; 1456b6d90eb7SKip Macy req->min = lo; 1457b6d90eb7SKip Macy req->max = hi; 1458b6d90eb7SKip Macy req->binding = port; 1459b6d90eb7SKip Macy m->m_len = m->m_pkthdr.len = sizeof(*req); 1460b6d90eb7SKip Macy t3_mgmt_tx(adap, m); 1461b6d90eb7SKip Macy } 146220fe52b8SKip Macy } 1463b6d90eb7SKip Macy 1464b6d90eb7SKip Macy static void 1465b6d90eb7SKip Macy bind_qsets(adapter_t *sc) 1466b6d90eb7SKip Macy { 1467b6d90eb7SKip Macy int i, j; 1468b6d90eb7SKip Macy 14698090c9f5SKip Macy cxgb_pcpu_startup_threads(sc); 1470b6d90eb7SKip Macy for (i = 0; i < (sc)->params.nports; ++i) { 1471b6d90eb7SKip Macy const struct port_info *pi = adap2pinfo(sc, i); 1472b6d90eb7SKip Macy 14735c5df3daSKip Macy for (j = 0; j < pi->nqsets; ++j) { 1474b6d90eb7SKip Macy send_pktsched_cmd(sc, 1, pi->first_qset + j, -1, 14755c5df3daSKip Macy -1, pi->tx_chan); 14765c5df3daSKip Macy 14775c5df3daSKip Macy } 1478b6d90eb7SKip Macy } 1479b6d90eb7SKip Macy } 1480b6d90eb7SKip Macy 1481ac3a6d9cSKip Macy static void 1482ac3a6d9cSKip Macy update_tpeeprom(struct adapter *adap) 1483ac3a6d9cSKip Macy { 14842de1fa86SKip Macy #ifdef FIRMWARE_LATEST 1485ac3a6d9cSKip Macy const struct firmware *tpeeprom; 14862de1fa86SKip Macy #else 14872de1fa86SKip Macy struct firmware *tpeeprom; 14882de1fa86SKip Macy #endif 14892de1fa86SKip Macy 1490ac3a6d9cSKip Macy uint32_t version; 1491ac3a6d9cSKip Macy unsigned int major, minor; 1492ac3a6d9cSKip Macy int ret, len; 1493ac3a6d9cSKip Macy char rev; 1494ac3a6d9cSKip Macy 1495ac3a6d9cSKip Macy t3_seeprom_read(adap, TP_SRAM_OFFSET, &version); 1496ac3a6d9cSKip Macy 1497ac3a6d9cSKip Macy major = G_TP_VERSION_MAJOR(version); 1498ac3a6d9cSKip Macy minor = G_TP_VERSION_MINOR(version); 1499ac3a6d9cSKip Macy if (major == TP_VERSION_MAJOR && minor == TP_VERSION_MINOR) 1500ac3a6d9cSKip Macy return; 1501ac3a6d9cSKip Macy 1502ac3a6d9cSKip Macy rev = t3rev2char(adap); 1503ac3a6d9cSKip Macy 150464a37133SKip Macy tpeeprom = firmware_get(TPEEPROM_NAME); 1505ac3a6d9cSKip Macy if (tpeeprom == NULL) { 1506ac3a6d9cSKip Macy device_printf(adap->dev, "could not load TP EEPROM: unable to load %s\n", 150764a37133SKip Macy TPEEPROM_NAME); 1508ac3a6d9cSKip Macy return; 1509ac3a6d9cSKip Macy } 1510ac3a6d9cSKip Macy 1511ac3a6d9cSKip Macy len = tpeeprom->datasize - 4; 1512ac3a6d9cSKip Macy 1513ac3a6d9cSKip Macy ret = t3_check_tpsram(adap, tpeeprom->data, tpeeprom->datasize); 1514ac3a6d9cSKip Macy if (ret) 1515ac3a6d9cSKip Macy goto release_tpeeprom; 1516ac3a6d9cSKip Macy 1517ac3a6d9cSKip Macy if (len != TP_SRAM_LEN) { 151864a37133SKip Macy device_printf(adap->dev, "%s length is wrong len=%d expected=%d\n", TPEEPROM_NAME, len, TP_SRAM_LEN); 1519ac3a6d9cSKip Macy return; 1520ac3a6d9cSKip Macy } 1521ac3a6d9cSKip Macy 1522ac3a6d9cSKip Macy ret = set_eeprom(&adap->port[0], tpeeprom->data, tpeeprom->datasize, 1523ac3a6d9cSKip Macy TP_SRAM_OFFSET); 1524ac3a6d9cSKip Macy 1525ac3a6d9cSKip Macy if (!ret) { 1526ac3a6d9cSKip Macy device_printf(adap->dev, 1527ac3a6d9cSKip Macy "Protocol SRAM image updated in EEPROM to %d.%d.%d\n", 1528ac3a6d9cSKip Macy TP_VERSION_MAJOR, TP_VERSION_MINOR, TP_VERSION_MICRO); 1529ac3a6d9cSKip Macy } else 1530ac3a6d9cSKip Macy device_printf(adap->dev, "Protocol SRAM image update in EEPROM failed\n"); 1531ac3a6d9cSKip Macy 1532ac3a6d9cSKip Macy release_tpeeprom: 1533ac3a6d9cSKip Macy firmware_put(tpeeprom, FIRMWARE_UNLOAD); 1534ac3a6d9cSKip Macy 1535ac3a6d9cSKip Macy return; 1536ac3a6d9cSKip Macy } 1537ac3a6d9cSKip Macy 1538ac3a6d9cSKip Macy static int 1539ac3a6d9cSKip Macy update_tpsram(struct adapter *adap) 1540ac3a6d9cSKip Macy { 15412de1fa86SKip Macy #ifdef FIRMWARE_LATEST 1542ac3a6d9cSKip Macy const struct firmware *tpsram; 15432de1fa86SKip Macy #else 15442de1fa86SKip Macy struct firmware *tpsram; 15452de1fa86SKip Macy #endif 1546ac3a6d9cSKip Macy int ret; 1547ac3a6d9cSKip Macy char rev; 1548ac3a6d9cSKip Macy 1549ac3a6d9cSKip Macy rev = t3rev2char(adap); 1550ac3a6d9cSKip Macy if (!rev) 1551ac3a6d9cSKip Macy return 0; 1552ac3a6d9cSKip Macy 1553ac3a6d9cSKip Macy update_tpeeprom(adap); 1554ac3a6d9cSKip Macy 155564a37133SKip Macy tpsram = firmware_get(TPSRAM_NAME); 1556ac3a6d9cSKip Macy if (tpsram == NULL){ 155764a37133SKip Macy device_printf(adap->dev, "could not load TP SRAM\n"); 1558ac3a6d9cSKip Macy return (EINVAL); 1559ac3a6d9cSKip Macy } else 156064a37133SKip Macy device_printf(adap->dev, "updating TP SRAM\n"); 1561ac3a6d9cSKip Macy 1562ac3a6d9cSKip Macy ret = t3_check_tpsram(adap, tpsram->data, tpsram->datasize); 1563ac3a6d9cSKip Macy if (ret) 1564ac3a6d9cSKip Macy goto release_tpsram; 1565ac3a6d9cSKip Macy 1566ac3a6d9cSKip Macy ret = t3_set_proto_sram(adap, tpsram->data); 1567ac3a6d9cSKip Macy if (ret) 1568ac3a6d9cSKip Macy device_printf(adap->dev, "loading protocol SRAM failed\n"); 1569ac3a6d9cSKip Macy 1570ac3a6d9cSKip Macy release_tpsram: 1571ac3a6d9cSKip Macy firmware_put(tpsram, FIRMWARE_UNLOAD); 1572ac3a6d9cSKip Macy 1573ac3a6d9cSKip Macy return ret; 1574ac3a6d9cSKip Macy } 1575ac3a6d9cSKip Macy 1576d722cab4SKip Macy /** 1577d722cab4SKip Macy * cxgb_up - enable the adapter 1578d722cab4SKip Macy * @adap: adapter being enabled 1579d722cab4SKip Macy * 1580d722cab4SKip Macy * Called when the first port is enabled, this function performs the 1581d722cab4SKip Macy * actions necessary to make an adapter operational, such as completing 1582d722cab4SKip Macy * the initialization of HW modules, and enabling interrupts. 1583d722cab4SKip Macy * 1584d722cab4SKip Macy */ 1585d722cab4SKip Macy static int 1586d722cab4SKip Macy cxgb_up(struct adapter *sc) 1587d722cab4SKip Macy { 1588d722cab4SKip Macy int err = 0; 1589d722cab4SKip Macy 1590d722cab4SKip Macy if ((sc->flags & FULL_INIT_DONE) == 0) { 1591d722cab4SKip Macy 1592d722cab4SKip Macy if ((sc->flags & FW_UPTODATE) == 0) 1593ac3a6d9cSKip Macy if ((err = upgrade_fw(sc))) 1594d722cab4SKip Macy goto out; 1595ac3a6d9cSKip Macy if ((sc->flags & TPS_UPTODATE) == 0) 1596ac3a6d9cSKip Macy if ((err = update_tpsram(sc))) 1597ac3a6d9cSKip Macy goto out; 1598d722cab4SKip Macy err = t3_init_hw(sc, 0); 1599d722cab4SKip Macy if (err) 1600d722cab4SKip Macy goto out; 1601d722cab4SKip Macy 16028e10660fSKip Macy t3_set_reg_field(sc, A_TP_PARA_REG5, 0, F_RXDDPOFFINIT); 1603d722cab4SKip Macy t3_write_reg(sc, A_ULPRX_TDDP_PSZ, V_HPZ0(PAGE_SHIFT - 12)); 1604d722cab4SKip Macy 1605d722cab4SKip Macy err = setup_sge_qsets(sc); 1606d722cab4SKip Macy if (err) 1607d722cab4SKip Macy goto out; 1608d722cab4SKip Macy 1609d722cab4SKip Macy setup_rss(sc); 16108090c9f5SKip Macy t3_add_configured_sysctls(sc); 1611d722cab4SKip Macy sc->flags |= FULL_INIT_DONE; 1612d722cab4SKip Macy } 1613d722cab4SKip Macy 1614d722cab4SKip Macy t3_intr_clear(sc); 1615d722cab4SKip Macy 1616d722cab4SKip Macy /* If it's MSI or INTx, allocate a single interrupt for everything */ 1617d722cab4SKip Macy if ((sc->flags & USING_MSIX) == 0) { 1618d722cab4SKip Macy if ((sc->irq_res = bus_alloc_resource_any(sc->dev, SYS_RES_IRQ, 1619d722cab4SKip Macy &sc->irq_rid, RF_SHAREABLE | RF_ACTIVE)) == NULL) { 16207ac2e6c3SKip Macy device_printf(sc->dev, "Cannot allocate interrupt rid=%d\n", 16217ac2e6c3SKip Macy sc->irq_rid); 1622d722cab4SKip Macy err = EINVAL; 1623d722cab4SKip Macy goto out; 1624d722cab4SKip Macy } 1625d722cab4SKip Macy device_printf(sc->dev, "allocated irq_res=%p\n", sc->irq_res); 1626d722cab4SKip Macy 1627d722cab4SKip Macy if (bus_setup_intr(sc->dev, sc->irq_res, INTR_MPSAFE|INTR_TYPE_NET, 1628d722cab4SKip Macy #ifdef INTR_FILTERS 1629d722cab4SKip Macy NULL, 1630d722cab4SKip Macy #endif 1631d722cab4SKip Macy sc->cxgb_intr, sc, &sc->intr_tag)) { 1632d722cab4SKip Macy device_printf(sc->dev, "Cannot set up interrupt\n"); 1633d722cab4SKip Macy err = EINVAL; 1634d722cab4SKip Macy goto irq_err; 1635d722cab4SKip Macy } 1636d722cab4SKip Macy } else { 1637d722cab4SKip Macy cxgb_setup_msix(sc, sc->msi_count); 1638d722cab4SKip Macy } 1639d722cab4SKip Macy 1640d722cab4SKip Macy t3_sge_start(sc); 1641d722cab4SKip Macy t3_intr_enable(sc); 1642d722cab4SKip Macy 16438e10660fSKip Macy if (sc->params.rev >= T3_REV_C && !(sc->flags & TP_PARITY_INIT) && 16448e10660fSKip Macy is_offload(sc) && init_tp_parity(sc) == 0) 16458e10660fSKip Macy sc->flags |= TP_PARITY_INIT; 16468e10660fSKip Macy 16478e10660fSKip Macy if (sc->flags & TP_PARITY_INIT) { 16488e10660fSKip Macy t3_write_reg(sc, A_TP_INT_CAUSE, 16498e10660fSKip Macy F_CMCACHEPERR | F_ARPLUTPERR); 16508e10660fSKip Macy t3_write_reg(sc, A_TP_INT_ENABLE, 0x7fbfffff); 16518e10660fSKip Macy } 16528e10660fSKip Macy 16538e10660fSKip Macy 16545c5df3daSKip Macy if (!(sc->flags & QUEUES_BOUND)) { 1655d722cab4SKip Macy bind_qsets(sc); 1656d722cab4SKip Macy sc->flags |= QUEUES_BOUND; 1657ac3a6d9cSKip Macy } 1658d722cab4SKip Macy out: 1659d722cab4SKip Macy return (err); 1660d722cab4SKip Macy irq_err: 1661d722cab4SKip Macy CH_ERR(sc, "request_irq failed, err %d\n", err); 1662d722cab4SKip Macy goto out; 1663d722cab4SKip Macy } 1664d722cab4SKip Macy 1665d722cab4SKip Macy 1666d722cab4SKip Macy /* 1667d722cab4SKip Macy * Release resources when all the ports and offloading have been stopped. 1668d722cab4SKip Macy */ 1669d722cab4SKip Macy static void 1670bb38cd2fSKip Macy cxgb_down_locked(struct adapter *sc) 1671d722cab4SKip Macy { 1672d722cab4SKip Macy 1673d722cab4SKip Macy t3_sge_stop(sc); 1674d722cab4SKip Macy t3_intr_disable(sc); 1675d722cab4SKip Macy 1676d722cab4SKip Macy if (sc->intr_tag != NULL) { 1677d722cab4SKip Macy bus_teardown_intr(sc->dev, sc->irq_res, sc->intr_tag); 1678d722cab4SKip Macy sc->intr_tag = NULL; 1679d722cab4SKip Macy } 1680d722cab4SKip Macy if (sc->irq_res != NULL) { 1681d722cab4SKip Macy device_printf(sc->dev, "de-allocating interrupt irq_rid=%d irq_res=%p\n", 1682d722cab4SKip Macy sc->irq_rid, sc->irq_res); 1683d722cab4SKip Macy bus_release_resource(sc->dev, SYS_RES_IRQ, sc->irq_rid, 1684d722cab4SKip Macy sc->irq_res); 1685d722cab4SKip Macy sc->irq_res = NULL; 1686d722cab4SKip Macy } 1687d722cab4SKip Macy 1688ef72318fSKip Macy if (sc->flags & USING_MSIX) 1689ef72318fSKip Macy cxgb_teardown_msix(sc); 1690ef72318fSKip Macy 16918090c9f5SKip Macy callout_stop(&sc->cxgb_tick_ch); 16928090c9f5SKip Macy callout_stop(&sc->sge_timer_ch); 1693bb38cd2fSKip Macy callout_drain(&sc->cxgb_tick_ch); 1694d722cab4SKip Macy callout_drain(&sc->sge_timer_ch); 1695bb38cd2fSKip Macy 16967ac2e6c3SKip Macy if (sc->tq != NULL) { 16978e10660fSKip Macy printf("draining slow intr\n"); 16988e10660fSKip Macy 1699d722cab4SKip Macy taskqueue_drain(sc->tq, &sc->slow_intr_task); 17008e10660fSKip Macy printf("draining ext intr\n"); 17018e10660fSKip Macy taskqueue_drain(sc->tq, &sc->ext_intr_task); 17028e10660fSKip Macy printf("draining tick task\n"); 17038e10660fSKip Macy taskqueue_drain(sc->tq, &sc->tick_task); 17047ac2e6c3SKip Macy } 17058e10660fSKip Macy ADAPTER_UNLOCK(sc); 1706d722cab4SKip Macy } 1707d722cab4SKip Macy 1708d722cab4SKip Macy static int 1709d722cab4SKip Macy offload_open(struct port_info *pi) 1710d722cab4SKip Macy { 1711d722cab4SKip Macy struct adapter *adapter = pi->adapter; 17128090c9f5SKip Macy struct t3cdev *tdev = &adapter->tdev; 1713af9b081cSKip Macy 1714d722cab4SKip Macy int adap_up = adapter->open_device_map & PORT_MASK; 1715d722cab4SKip Macy int err = 0; 1716d722cab4SKip Macy 1717d722cab4SKip Macy if (atomic_cmpset_int(&adapter->open_device_map, 17188090c9f5SKip Macy (adapter->open_device_map & ~(1<<OFFLOAD_DEVMAP_BIT)), 17198090c9f5SKip Macy (adapter->open_device_map | (1<<OFFLOAD_DEVMAP_BIT))) == 0) 1720d722cab4SKip Macy return (0); 1721d722cab4SKip Macy 17228090c9f5SKip Macy if (!isset(&adapter->open_device_map, OFFLOAD_DEVMAP_BIT)) 1723af9b081cSKip Macy printf("offload_open: DEVMAP_BIT did not get set 0x%x\n", 1724af9b081cSKip Macy adapter->open_device_map); 1725d722cab4SKip Macy ADAPTER_LOCK(pi->adapter); 1726d722cab4SKip Macy if (!adap_up) 1727d722cab4SKip Macy err = cxgb_up(adapter); 1728d722cab4SKip Macy ADAPTER_UNLOCK(pi->adapter); 1729ac3a6d9cSKip Macy if (err) 1730d722cab4SKip Macy return (err); 1731d722cab4SKip Macy 1732d722cab4SKip Macy t3_tp_set_offload_mode(adapter, 1); 17338090c9f5SKip Macy tdev->lldev = pi->ifp; 1734d722cab4SKip Macy 1735d722cab4SKip Macy init_port_mtus(adapter); 1736d722cab4SKip Macy t3_load_mtus(adapter, adapter->params.mtus, adapter->params.a_wnd, 1737d722cab4SKip Macy adapter->params.b_wnd, 1738d722cab4SKip Macy adapter->params.rev == 0 ? 1739d722cab4SKip Macy adapter->port[0].ifp->if_mtu : 0xffff); 1740d722cab4SKip Macy init_smt(adapter); 1741ed0fb18dSKip Macy /* Call back all registered clients */ 1742ed0fb18dSKip Macy cxgb_add_clients(tdev); 1743ed0fb18dSKip Macy 1744d722cab4SKip Macy /* restore them in case the offload module has changed them */ 1745d722cab4SKip Macy if (err) { 1746d722cab4SKip Macy t3_tp_set_offload_mode(adapter, 0); 1747d722cab4SKip Macy clrbit(&adapter->open_device_map, OFFLOAD_DEVMAP_BIT); 1748d722cab4SKip Macy cxgb_set_dummy_ops(tdev); 1749d722cab4SKip Macy } 1750d722cab4SKip Macy return (err); 1751d722cab4SKip Macy } 17528090c9f5SKip Macy 1753d722cab4SKip Macy static int 17548090c9f5SKip Macy offload_close(struct t3cdev *tdev) 1755d722cab4SKip Macy { 1756d722cab4SKip Macy struct adapter *adapter = tdev2adap(tdev); 1757d722cab4SKip Macy 17588e10660fSKip Macy if (!isset(&adapter->open_device_map, OFFLOAD_DEVMAP_BIT)) 1759ef72318fSKip Macy return (0); 1760d722cab4SKip Macy 1761ed0fb18dSKip Macy /* Call back all registered clients */ 1762ed0fb18dSKip Macy cxgb_remove_clients(tdev); 1763ed0fb18dSKip Macy 1764d722cab4SKip Macy tdev->lldev = NULL; 1765d722cab4SKip Macy cxgb_set_dummy_ops(tdev); 1766d722cab4SKip Macy t3_tp_set_offload_mode(adapter, 0); 1767d722cab4SKip Macy clrbit(&adapter->open_device_map, OFFLOAD_DEVMAP_BIT); 1768d722cab4SKip Macy 17698090c9f5SKip Macy ADAPTER_LOCK(adapter); 1770d722cab4SKip Macy if (!adapter->open_device_map) 17718090c9f5SKip Macy cxgb_down_locked(adapter); 17728090c9f5SKip Macy else 17738090c9f5SKip Macy ADAPTER_UNLOCK(adapter); 1774ef72318fSKip Macy return (0); 1775d722cab4SKip Macy } 17768090c9f5SKip Macy 1777d722cab4SKip Macy 1778b6d90eb7SKip Macy static void 1779b6d90eb7SKip Macy cxgb_init(void *arg) 1780b6d90eb7SKip Macy { 1781b6d90eb7SKip Macy struct port_info *p = arg; 1782b6d90eb7SKip Macy 1783b6d90eb7SKip Macy PORT_LOCK(p); 1784b6d90eb7SKip Macy cxgb_init_locked(p); 1785b6d90eb7SKip Macy PORT_UNLOCK(p); 1786b6d90eb7SKip Macy } 1787b6d90eb7SKip Macy 1788b6d90eb7SKip Macy static void 1789b6d90eb7SKip Macy cxgb_init_locked(struct port_info *p) 1790b6d90eb7SKip Macy { 1791b6d90eb7SKip Macy struct ifnet *ifp; 1792b6d90eb7SKip Macy adapter_t *sc = p->adapter; 1793d722cab4SKip Macy int err; 1794b6d90eb7SKip Macy 1795bb38cd2fSKip Macy PORT_LOCK_ASSERT_OWNED(p); 1796b6d90eb7SKip Macy ifp = p->ifp; 1797d722cab4SKip Macy 1798d722cab4SKip Macy ADAPTER_LOCK(p->adapter); 1799ac3a6d9cSKip Macy if ((sc->open_device_map == 0) && (err = cxgb_up(sc))) { 1800d722cab4SKip Macy ADAPTER_UNLOCK(p->adapter); 1801d722cab4SKip Macy cxgb_stop_locked(p); 1802b6d90eb7SKip Macy return; 1803b6d90eb7SKip Macy } 1804bb38cd2fSKip Macy if (p->adapter->open_device_map == 0) { 1805b6d90eb7SKip Macy t3_intr_clear(sc); 1806bb38cd2fSKip Macy } 18076b68e276SKip Macy setbit(&p->adapter->open_device_map, p->port_id); 1808b6d90eb7SKip Macy ADAPTER_UNLOCK(p->adapter); 1809ef72318fSKip Macy 1810d722cab4SKip Macy if (is_offload(sc) && !ofld_disable) { 1811d722cab4SKip Macy err = offload_open(p); 1812d722cab4SKip Macy if (err) 1813d722cab4SKip Macy log(LOG_WARNING, 1814d722cab4SKip Macy "Could not initialize offload capabilities\n"); 1815d722cab4SKip Macy } 1816ef027c52SKip Macy #if !defined(LINK_ATTACH) 1817ef027c52SKip Macy cxgb_link_start(p); 1818ef027c52SKip Macy t3_link_changed(sc, p->port_id); 1819ef027c52SKip Macy #endif 1820ef72318fSKip Macy ifp->if_baudrate = p->link_config.speed * 1000000; 1821ef72318fSKip Macy 18225c5df3daSKip Macy device_printf(sc->dev, "enabling interrupts on port=%d\n", p->port_id); 18236b68e276SKip Macy t3_port_intr_enable(sc, p->port_id); 1824693d746cSKip Macy 18259330dbc3SKip Macy t3_sge_reset_adapter(sc); 1826b6d90eb7SKip Macy 1827b6d90eb7SKip Macy ifp->if_drv_flags |= IFF_DRV_RUNNING; 1828b6d90eb7SKip Macy ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 1829b6d90eb7SKip Macy } 1830b6d90eb7SKip Macy 1831b6d90eb7SKip Macy static void 1832b6d90eb7SKip Macy cxgb_set_rxmode(struct port_info *p) 1833b6d90eb7SKip Macy { 1834b6d90eb7SKip Macy struct t3_rx_mode rm; 1835b6d90eb7SKip Macy struct cmac *mac = &p->mac; 1836b6d90eb7SKip Macy 1837b6d90eb7SKip Macy t3_init_rx_mode(&rm, p); 18388e10660fSKip Macy mtx_lock(&p->adapter->mdio_lock); 1839b6d90eb7SKip Macy t3_mac_set_rx_mode(mac, &rm); 18408e10660fSKip Macy mtx_unlock(&p->adapter->mdio_lock); 1841b6d90eb7SKip Macy } 1842b6d90eb7SKip Macy 1843b6d90eb7SKip Macy static void 184419905d6dSKip Macy cxgb_stop_locked(struct port_info *pi) 1845b6d90eb7SKip Macy { 1846b6d90eb7SKip Macy struct ifnet *ifp; 1847b6d90eb7SKip Macy 184819905d6dSKip Macy PORT_LOCK_ASSERT_OWNED(pi); 184919905d6dSKip Macy ADAPTER_LOCK_ASSERT_NOTOWNED(pi->adapter); 185077f07749SKip Macy 185119905d6dSKip Macy ifp = pi->ifp; 185219905d6dSKip Macy t3_port_intr_disable(pi->adapter, pi->port_id); 1853d722cab4SKip Macy ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 1854b6d90eb7SKip Macy 185519905d6dSKip Macy /* disable pause frames */ 185619905d6dSKip Macy t3_set_reg_field(pi->adapter, A_XGM_TX_CFG + pi->mac.offset, 185719905d6dSKip Macy F_TXPAUSEEN, 0); 1858bb38cd2fSKip Macy 185919905d6dSKip Macy /* Reset RX FIFO HWM */ 186019905d6dSKip Macy t3_set_reg_field(pi->adapter, A_XGM_RXFIFO_CFG + pi->mac.offset, 186119905d6dSKip Macy V_RXFIFOPAUSEHWM(M_RXFIFOPAUSEHWM), 0); 186219905d6dSKip Macy 186319905d6dSKip Macy 186419905d6dSKip Macy ADAPTER_LOCK(pi->adapter); 186519905d6dSKip Macy clrbit(&pi->adapter->open_device_map, pi->port_id); 186619905d6dSKip Macy 186719905d6dSKip Macy if (pi->adapter->open_device_map == 0) { 186819905d6dSKip Macy cxgb_down_locked(pi->adapter); 1869bb38cd2fSKip Macy } else 187019905d6dSKip Macy ADAPTER_UNLOCK(pi->adapter); 187119905d6dSKip Macy 1872ef027c52SKip Macy #if !defined(LINK_ATTACH) 187319905d6dSKip Macy DELAY(100); 187419905d6dSKip Macy 187519905d6dSKip Macy /* Wait for TXFIFO empty */ 187619905d6dSKip Macy t3_wait_op_done(pi->adapter, A_XGM_TXFIFO_CFG + pi->mac.offset, 187719905d6dSKip Macy F_TXFIFO_EMPTY, 1, 20, 5); 187819905d6dSKip Macy 187919905d6dSKip Macy DELAY(100); 188019905d6dSKip Macy t3_mac_disable(&pi->mac, MAC_DIRECTION_TX | MAC_DIRECTION_RX); 188119905d6dSKip Macy 188219905d6dSKip Macy pi->phy.ops->power_down(&pi->phy, 1); 1883ef027c52SKip Macy #endif 1884bb38cd2fSKip Macy 1885b6d90eb7SKip Macy } 1886b6d90eb7SKip Macy 1887b6d90eb7SKip Macy static int 1888ef72318fSKip Macy cxgb_set_mtu(struct port_info *p, int mtu) 1889ef72318fSKip Macy { 1890ef72318fSKip Macy struct ifnet *ifp = p->ifp; 1891ef72318fSKip Macy int error = 0; 1892ef72318fSKip Macy 18934af83c8cSKip Macy if ((mtu < ETHERMIN) || (mtu > ETHERMTU_JUMBO)) 1894ef72318fSKip Macy error = EINVAL; 1895ef72318fSKip Macy else if (ifp->if_mtu != mtu) { 1896ef72318fSKip Macy PORT_LOCK(p); 1897ef72318fSKip Macy ifp->if_mtu = mtu; 1898ef72318fSKip Macy if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 1899ef72318fSKip Macy cxgb_stop_locked(p); 1900ef72318fSKip Macy cxgb_init_locked(p); 1901ef72318fSKip Macy } 1902ef72318fSKip Macy PORT_UNLOCK(p); 1903ef72318fSKip Macy } 1904ef72318fSKip Macy return (error); 1905ef72318fSKip Macy } 1906ef72318fSKip Macy 1907e97121daSKip Macy #ifdef LRO_SUPPORTED 190825292debSKip Macy /* 190925292debSKip Macy * Mark lro enabled or disabled in all qsets for this port 191025292debSKip Macy */ 191125292debSKip Macy static int 191225292debSKip Macy cxgb_set_lro(struct port_info *p, int enabled) 191325292debSKip Macy { 191425292debSKip Macy int i; 191525292debSKip Macy struct adapter *adp = p->adapter; 191625292debSKip Macy struct sge_qset *q; 191725292debSKip Macy 191825292debSKip Macy PORT_LOCK_ASSERT_OWNED(p); 191925292debSKip Macy for (i = 0; i < p->nqsets; i++) { 192025292debSKip Macy q = &adp->sge.qs[p->first_qset + i]; 192125292debSKip Macy q->lro.enabled = (enabled != 0); 192225292debSKip Macy } 192325292debSKip Macy return (0); 192425292debSKip Macy } 1925e97121daSKip Macy #endif 192625292debSKip Macy 1927ef72318fSKip Macy static int 1928b6d90eb7SKip Macy cxgb_ioctl(struct ifnet *ifp, unsigned long command, caddr_t data) 1929b6d90eb7SKip Macy { 1930b6d90eb7SKip Macy struct port_info *p = ifp->if_softc; 193134627f93SBjoern A. Zeeb #ifdef INET 1932b6d90eb7SKip Macy struct ifaddr *ifa = (struct ifaddr *)data; 193334627f93SBjoern A. Zeeb #endif 1934b6d90eb7SKip Macy struct ifreq *ifr = (struct ifreq *)data; 19354af83c8cSKip Macy int flags, error = 0, reinit = 0; 1936b6d90eb7SKip Macy uint32_t mask; 1937b6d90eb7SKip Macy 193851580731SKip Macy /* 193951580731SKip Macy * XXX need to check that we aren't in the middle of an unload 194051580731SKip Macy */ 1941b6d90eb7SKip Macy switch (command) { 1942b6d90eb7SKip Macy case SIOCSIFMTU: 1943ef72318fSKip Macy error = cxgb_set_mtu(p, ifr->ifr_mtu); 1944b6d90eb7SKip Macy break; 1945b6d90eb7SKip Macy case SIOCSIFADDR: 194634627f93SBjoern A. Zeeb #ifdef INET 1947b6d90eb7SKip Macy if (ifa->ifa_addr->sa_family == AF_INET) { 1948b6d90eb7SKip Macy ifp->if_flags |= IFF_UP; 19498e10660fSKip Macy if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 19508e10660fSKip Macy PORT_LOCK(p); 1951ef72318fSKip Macy cxgb_init_locked(p); 19524f6a96aeSKip Macy PORT_UNLOCK(p); 19538e10660fSKip Macy } 19548e10660fSKip Macy arp_ifinit(ifp, ifa); 1955b6d90eb7SKip Macy } else 195634627f93SBjoern A. Zeeb #endif 1957b6d90eb7SKip Macy error = ether_ioctl(ifp, command, data); 1958b6d90eb7SKip Macy break; 1959b6d90eb7SKip Macy case SIOCSIFFLAGS: 1960693d746cSKip Macy PORT_LOCK(p); 1961ef72318fSKip Macy if (ifp->if_flags & IFF_UP) { 1962b6d90eb7SKip Macy if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 1963b6d90eb7SKip Macy flags = p->if_flags; 1964b6d90eb7SKip Macy if (((ifp->if_flags ^ flags) & IFF_PROMISC) || 1965b6d90eb7SKip Macy ((ifp->if_flags ^ flags) & IFF_ALLMULTI)) 1966b6d90eb7SKip Macy cxgb_set_rxmode(p); 1967b6d90eb7SKip Macy } else 1968b6d90eb7SKip Macy cxgb_init_locked(p); 1969b6d90eb7SKip Macy p->if_flags = ifp->if_flags; 1970bb38cd2fSKip Macy } else if (ifp->if_drv_flags & IFF_DRV_RUNNING) 1971693d746cSKip Macy cxgb_stop_locked(p); 1972bb38cd2fSKip Macy 1973ef72318fSKip Macy PORT_UNLOCK(p); 1974b6d90eb7SKip Macy break; 19758e10660fSKip Macy case SIOCADDMULTI: 19768e10660fSKip Macy case SIOCDELMULTI: 19778e10660fSKip Macy if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 19788e10660fSKip Macy cxgb_set_rxmode(p); 19798e10660fSKip Macy } 19808e10660fSKip Macy break; 1981b6d90eb7SKip Macy case SIOCSIFMEDIA: 1982b6d90eb7SKip Macy case SIOCGIFMEDIA: 1983b6d90eb7SKip Macy error = ifmedia_ioctl(ifp, ifr, &p->media, command); 1984b6d90eb7SKip Macy break; 1985b6d90eb7SKip Macy case SIOCSIFCAP: 1986b6d90eb7SKip Macy PORT_LOCK(p); 1987b6d90eb7SKip Macy mask = ifr->ifr_reqcap ^ ifp->if_capenable; 1988b6d90eb7SKip Macy if (mask & IFCAP_TXCSUM) { 1989b6d90eb7SKip Macy if (IFCAP_TXCSUM & ifp->if_capenable) { 1990b6d90eb7SKip Macy ifp->if_capenable &= ~(IFCAP_TXCSUM|IFCAP_TSO4); 1991b6d90eb7SKip Macy ifp->if_hwassist &= ~(CSUM_TCP | CSUM_UDP 19924af83c8cSKip Macy | CSUM_IP | CSUM_TSO); 1993b6d90eb7SKip Macy } else { 1994b6d90eb7SKip Macy ifp->if_capenable |= IFCAP_TXCSUM; 19954af83c8cSKip Macy ifp->if_hwassist |= (CSUM_TCP | CSUM_UDP 19964af83c8cSKip Macy | CSUM_IP); 1997b6d90eb7SKip Macy } 1998b6d90eb7SKip Macy } 19994af83c8cSKip Macy if (mask & IFCAP_RXCSUM) { 20004af83c8cSKip Macy ifp->if_capenable ^= IFCAP_RXCSUM; 2001b6d90eb7SKip Macy } 2002b6d90eb7SKip Macy if (mask & IFCAP_TSO4) { 2003b6d90eb7SKip Macy if (IFCAP_TSO4 & ifp->if_capenable) { 2004b6d90eb7SKip Macy ifp->if_capenable &= ~IFCAP_TSO4; 2005b6d90eb7SKip Macy ifp->if_hwassist &= ~CSUM_TSO; 2006b6d90eb7SKip Macy } else if (IFCAP_TXCSUM & ifp->if_capenable) { 2007b6d90eb7SKip Macy ifp->if_capenable |= IFCAP_TSO4; 2008b6d90eb7SKip Macy ifp->if_hwassist |= CSUM_TSO; 2009b6d90eb7SKip Macy } else { 2010b6d90eb7SKip Macy if (cxgb_debug) 2011b6d90eb7SKip Macy printf("cxgb requires tx checksum offload" 2012b6d90eb7SKip Macy " be enabled to use TSO\n"); 2013b6d90eb7SKip Macy error = EINVAL; 2014b6d90eb7SKip Macy } 2015b6d90eb7SKip Macy } 2016e97121daSKip Macy #ifdef LRO_SUPPORTED 201725292debSKip Macy if (mask & IFCAP_LRO) { 201825292debSKip Macy ifp->if_capenable ^= IFCAP_LRO; 201925292debSKip Macy 202025292debSKip Macy /* Safe to do this even if cxgb_up not called yet */ 202125292debSKip Macy cxgb_set_lro(p, ifp->if_capenable & IFCAP_LRO); 202225292debSKip Macy } 2023e97121daSKip Macy #endif 20244af83c8cSKip Macy if (mask & IFCAP_VLAN_HWTAGGING) { 20254af83c8cSKip Macy ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 20264af83c8cSKip Macy reinit = ifp->if_drv_flags & IFF_DRV_RUNNING; 20274af83c8cSKip Macy } 20284af83c8cSKip Macy if (mask & IFCAP_VLAN_MTU) { 20294af83c8cSKip Macy ifp->if_capenable ^= IFCAP_VLAN_MTU; 20304af83c8cSKip Macy reinit = ifp->if_drv_flags & IFF_DRV_RUNNING; 20314af83c8cSKip Macy } 20324af83c8cSKip Macy if (mask & IFCAP_VLAN_HWCSUM) { 20334af83c8cSKip Macy ifp->if_capenable ^= IFCAP_VLAN_HWCSUM; 20344af83c8cSKip Macy } 20354af83c8cSKip Macy if (reinit) { 20364af83c8cSKip Macy cxgb_stop_locked(p); 20374af83c8cSKip Macy cxgb_init_locked(p); 20384af83c8cSKip Macy } 2039b6d90eb7SKip Macy PORT_UNLOCK(p); 20404af83c8cSKip Macy 20414af83c8cSKip Macy #ifdef VLAN_CAPABILITIES 20424af83c8cSKip Macy VLAN_CAPABILITIES(ifp); 20434af83c8cSKip Macy #endif 2044b6d90eb7SKip Macy break; 2045b6d90eb7SKip Macy default: 2046b6d90eb7SKip Macy error = ether_ioctl(ifp, command, data); 2047b6d90eb7SKip Macy break; 2048b6d90eb7SKip Macy } 2049b6d90eb7SKip Macy return (error); 2050b6d90eb7SKip Macy } 2051b6d90eb7SKip Macy 2052b6d90eb7SKip Macy static int 2053b6d90eb7SKip Macy cxgb_media_change(struct ifnet *ifp) 2054b6d90eb7SKip Macy { 2055b6d90eb7SKip Macy if_printf(ifp, "media change not supported\n"); 2056b6d90eb7SKip Macy return (ENXIO); 2057b6d90eb7SKip Macy } 2058b6d90eb7SKip Macy 2059b6d90eb7SKip Macy static void 2060b6d90eb7SKip Macy cxgb_media_status(struct ifnet *ifp, struct ifmediareq *ifmr) 2061b6d90eb7SKip Macy { 2062b6d90eb7SKip Macy struct port_info *p = ifp->if_softc; 2063b6d90eb7SKip Macy 2064b6d90eb7SKip Macy ifmr->ifm_status = IFM_AVALID; 2065b6d90eb7SKip Macy ifmr->ifm_active = IFM_ETHER; 2066b6d90eb7SKip Macy 2067b6d90eb7SKip Macy if (!p->link_config.link_ok) 2068b6d90eb7SKip Macy return; 2069b6d90eb7SKip Macy 2070b6d90eb7SKip Macy ifmr->ifm_status |= IFM_ACTIVE; 2071b6d90eb7SKip Macy 2072ef72318fSKip Macy switch (p->link_config.speed) { 2073ef72318fSKip Macy case 10: 2074ef72318fSKip Macy ifmr->ifm_active |= IFM_10_T; 2075ef72318fSKip Macy break; 2076ef72318fSKip Macy case 100: 2077ef72318fSKip Macy ifmr->ifm_active |= IFM_100_TX; 2078ef72318fSKip Macy break; 2079ef72318fSKip Macy case 1000: 2080ef72318fSKip Macy ifmr->ifm_active |= IFM_1000_T; 2081ef72318fSKip Macy break; 2082ef72318fSKip Macy } 2083ef72318fSKip Macy 2084b6d90eb7SKip Macy if (p->link_config.duplex) 2085b6d90eb7SKip Macy ifmr->ifm_active |= IFM_FDX; 2086b6d90eb7SKip Macy else 2087b6d90eb7SKip Macy ifmr->ifm_active |= IFM_HDX; 2088b6d90eb7SKip Macy } 2089b6d90eb7SKip Macy 2090b6d90eb7SKip Macy static void 2091b6d90eb7SKip Macy cxgb_async_intr(void *data) 2092b6d90eb7SKip Macy { 2093693d746cSKip Macy adapter_t *sc = data; 2094693d746cSKip Macy 2095b6d90eb7SKip Macy if (cxgb_debug) 2096693d746cSKip Macy device_printf(sc->dev, "cxgb_async_intr\n"); 2097bb38cd2fSKip Macy /* 2098bb38cd2fSKip Macy * May need to sleep - defer to taskqueue 2099bb38cd2fSKip Macy */ 2100bb38cd2fSKip Macy taskqueue_enqueue(sc->tq, &sc->slow_intr_task); 2101b6d90eb7SKip Macy } 2102b6d90eb7SKip Macy 2103b6d90eb7SKip Macy static void 2104b6d90eb7SKip Macy cxgb_ext_intr_handler(void *arg, int count) 2105b6d90eb7SKip Macy { 2106b6d90eb7SKip Macy adapter_t *sc = (adapter_t *)arg; 2107b6d90eb7SKip Macy 2108b6d90eb7SKip Macy if (cxgb_debug) 2109b6d90eb7SKip Macy printf("cxgb_ext_intr_handler\n"); 2110b6d90eb7SKip Macy 2111b6d90eb7SKip Macy t3_phy_intr_handler(sc); 2112b6d90eb7SKip Macy 2113b6d90eb7SKip Macy /* Now reenable external interrupts */ 2114d722cab4SKip Macy ADAPTER_LOCK(sc); 2115b6d90eb7SKip Macy if (sc->slow_intr_mask) { 2116b6d90eb7SKip Macy sc->slow_intr_mask |= F_T3DBG; 2117b6d90eb7SKip Macy t3_write_reg(sc, A_PL_INT_CAUSE0, F_T3DBG); 2118b6d90eb7SKip Macy t3_write_reg(sc, A_PL_INT_ENABLE0, sc->slow_intr_mask); 2119b6d90eb7SKip Macy } 2120d722cab4SKip Macy ADAPTER_UNLOCK(sc); 2121b6d90eb7SKip Macy } 2122b6d90eb7SKip Macy 2123b6d90eb7SKip Macy static void 2124b6d90eb7SKip Macy check_link_status(adapter_t *sc) 2125b6d90eb7SKip Macy { 2126b6d90eb7SKip Macy int i; 2127b6d90eb7SKip Macy 2128b6d90eb7SKip Macy for (i = 0; i < (sc)->params.nports; ++i) { 2129b6d90eb7SKip Macy struct port_info *p = &sc->port[i]; 2130b6d90eb7SKip Macy 21318e10660fSKip Macy if (!(p->phy.caps & SUPPORTED_IRQ)) 2132b6d90eb7SKip Macy t3_link_changed(sc, i); 2133ef72318fSKip Macy p->ifp->if_baudrate = p->link_config.speed * 1000000; 2134b6d90eb7SKip Macy } 2135b6d90eb7SKip Macy } 2136b6d90eb7SKip Macy 2137577e9bbeSKip Macy static void 2138577e9bbeSKip Macy check_t3b2_mac(struct adapter *adapter) 2139577e9bbeSKip Macy { 2140577e9bbeSKip Macy int i; 2141577e9bbeSKip Macy 21428e10660fSKip Macy if(adapter->flags & CXGB_SHUTDOWN) 21438e10660fSKip Macy return; 21448e10660fSKip Macy 2145577e9bbeSKip Macy for_each_port(adapter, i) { 2146577e9bbeSKip Macy struct port_info *p = &adapter->port[i]; 2147577e9bbeSKip Macy struct ifnet *ifp = p->ifp; 2148577e9bbeSKip Macy int status; 2149577e9bbeSKip Macy 21508e10660fSKip Macy if(adapter->flags & CXGB_SHUTDOWN) 21518e10660fSKip Macy return; 21528e10660fSKip Macy 2153577e9bbeSKip Macy if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 2154577e9bbeSKip Macy continue; 2155577e9bbeSKip Macy 2156577e9bbeSKip Macy status = 0; 2157577e9bbeSKip Macy PORT_LOCK(p); 2158577e9bbeSKip Macy if ((ifp->if_drv_flags & IFF_DRV_RUNNING)) 2159577e9bbeSKip Macy status = t3b2_mac_watchdog_task(&p->mac); 2160577e9bbeSKip Macy if (status == 1) 2161577e9bbeSKip Macy p->mac.stats.num_toggled++; 2162577e9bbeSKip Macy else if (status == 2) { 2163577e9bbeSKip Macy struct cmac *mac = &p->mac; 21644af83c8cSKip Macy int mtu = ifp->if_mtu; 2165577e9bbeSKip Macy 21664af83c8cSKip Macy if (ifp->if_capenable & IFCAP_VLAN_MTU) 21674af83c8cSKip Macy mtu += ETHER_VLAN_ENCAP_LEN; 21684af83c8cSKip Macy t3_mac_set_mtu(mac, mtu); 2169577e9bbeSKip Macy t3_mac_set_address(mac, 0, p->hw_addr); 2170577e9bbeSKip Macy cxgb_set_rxmode(p); 2171577e9bbeSKip Macy t3_link_start(&p->phy, mac, &p->link_config); 2172577e9bbeSKip Macy t3_mac_enable(mac, MAC_DIRECTION_RX | MAC_DIRECTION_TX); 21736b68e276SKip Macy t3_port_intr_enable(adapter, p->port_id); 2174577e9bbeSKip Macy p->mac.stats.num_resets++; 2175577e9bbeSKip Macy } 2176577e9bbeSKip Macy PORT_UNLOCK(p); 2177577e9bbeSKip Macy } 2178577e9bbeSKip Macy } 2179577e9bbeSKip Macy 2180577e9bbeSKip Macy static void 2181577e9bbeSKip Macy cxgb_tick(void *arg) 2182577e9bbeSKip Macy { 2183577e9bbeSKip Macy adapter_t *sc = (adapter_t *)arg; 21848090c9f5SKip Macy 21858e10660fSKip Macy if(sc->flags & CXGB_SHUTDOWN) 21868090c9f5SKip Macy return; 2187577e9bbeSKip Macy 2188bb38cd2fSKip Macy taskqueue_enqueue(sc->tq, &sc->tick_task); 2189706cb31fSKip Macy callout_reset(&sc->cxgb_tick_ch, CXGB_TICKS(sc), cxgb_tick, sc); 2190bb38cd2fSKip Macy } 2191bb38cd2fSKip Macy 2192bb38cd2fSKip Macy static void 2193bb38cd2fSKip Macy cxgb_tick_handler(void *arg, int count) 2194bb38cd2fSKip Macy { 2195bb38cd2fSKip Macy adapter_t *sc = (adapter_t *)arg; 2196bb38cd2fSKip Macy const struct adapter_params *p = &sc->params; 2197706cb31fSKip Macy int i; 2198bb38cd2fSKip Macy 21998e10660fSKip Macy if(sc->flags & CXGB_SHUTDOWN) 22008e10660fSKip Macy return; 22018e10660fSKip Macy 2202bb38cd2fSKip Macy ADAPTER_LOCK(sc); 2203bb38cd2fSKip Macy if (p->linkpoll_period) 2204bb38cd2fSKip Macy check_link_status(sc); 2205577e9bbeSKip Macy 2206ceac50ebSKip Macy 2207f35c2d65SKip Macy sc->check_task_cnt++; 2208f35c2d65SKip Macy 2209f35c2d65SKip Macy /* 2210f35c2d65SKip Macy * adapter lock can currently only be acquired after the 2211f35c2d65SKip Macy * port lock 2212f35c2d65SKip Macy */ 2213f35c2d65SKip Macy ADAPTER_UNLOCK(sc); 2214f35c2d65SKip Macy 2215f35c2d65SKip Macy if (p->rev == T3_REV_B2 && p->nports < 4 && sc->open_device_map) 2216f35c2d65SKip Macy check_t3b2_mac(sc); 2217f35c2d65SKip Macy 2218ceac50ebSKip Macy for (i = 0; i < sc->params.nports; i++) { 2219ceac50ebSKip Macy struct port_info *pi = &sc->port[i]; 2220ceac50ebSKip Macy struct ifnet *ifp = pi->ifp; 2221ceac50ebSKip Macy struct mac_stats *mstats = &pi->mac.stats; 2222f35c2d65SKip Macy PORT_LOCK(pi); 2223f35c2d65SKip Macy t3_mac_update_stats(&pi->mac); 2224f35c2d65SKip Macy PORT_UNLOCK(pi); 2225f35c2d65SKip Macy 2226ceac50ebSKip Macy 2227ceac50ebSKip Macy ifp->if_opackets = 2228ceac50ebSKip Macy mstats->tx_frames_64 + 2229ceac50ebSKip Macy mstats->tx_frames_65_127 + 2230ceac50ebSKip Macy mstats->tx_frames_128_255 + 2231ceac50ebSKip Macy mstats->tx_frames_256_511 + 2232ceac50ebSKip Macy mstats->tx_frames_512_1023 + 2233ceac50ebSKip Macy mstats->tx_frames_1024_1518 + 2234ceac50ebSKip Macy mstats->tx_frames_1519_max; 2235ceac50ebSKip Macy 2236ceac50ebSKip Macy ifp->if_ipackets = 2237ceac50ebSKip Macy mstats->rx_frames_64 + 2238ceac50ebSKip Macy mstats->rx_frames_65_127 + 2239ceac50ebSKip Macy mstats->rx_frames_128_255 + 2240ceac50ebSKip Macy mstats->rx_frames_256_511 + 2241ceac50ebSKip Macy mstats->rx_frames_512_1023 + 2242ceac50ebSKip Macy mstats->rx_frames_1024_1518 + 2243ceac50ebSKip Macy mstats->rx_frames_1519_max; 2244ceac50ebSKip Macy 2245ceac50ebSKip Macy ifp->if_obytes = mstats->tx_octets; 2246ceac50ebSKip Macy ifp->if_ibytes = mstats->rx_octets; 2247ceac50ebSKip Macy ifp->if_omcasts = mstats->tx_mcast_frames; 2248ceac50ebSKip Macy ifp->if_imcasts = mstats->rx_mcast_frames; 2249ceac50ebSKip Macy 2250ceac50ebSKip Macy ifp->if_collisions = 2251ceac50ebSKip Macy mstats->tx_total_collisions; 2252ceac50ebSKip Macy 2253ceac50ebSKip Macy ifp->if_iqdrops = mstats->rx_cong_drops; 2254ceac50ebSKip Macy 2255ceac50ebSKip Macy ifp->if_oerrors = 2256ceac50ebSKip Macy mstats->tx_excess_collisions + 2257ceac50ebSKip Macy mstats->tx_underrun + 2258ceac50ebSKip Macy mstats->tx_len_errs + 2259ceac50ebSKip Macy mstats->tx_mac_internal_errs + 2260ceac50ebSKip Macy mstats->tx_excess_deferral + 2261ceac50ebSKip Macy mstats->tx_fcs_errs; 2262ceac50ebSKip Macy ifp->if_ierrors = 2263ceac50ebSKip Macy mstats->rx_jabber + 2264ceac50ebSKip Macy mstats->rx_data_errs + 2265ceac50ebSKip Macy mstats->rx_sequence_errs + 2266ceac50ebSKip Macy mstats->rx_runt + 2267ceac50ebSKip Macy mstats->rx_too_long + 2268ceac50ebSKip Macy mstats->rx_mac_internal_errs + 2269ceac50ebSKip Macy mstats->rx_short + 2270ceac50ebSKip Macy mstats->rx_fcs_errs; 2271ceac50ebSKip Macy } 2272577e9bbeSKip Macy } 2273577e9bbeSKip Macy 22747ac2e6c3SKip Macy static void 22757ac2e6c3SKip Macy touch_bars(device_t dev) 22767ac2e6c3SKip Macy { 22777ac2e6c3SKip Macy /* 22787ac2e6c3SKip Macy * Don't enable yet 22797ac2e6c3SKip Macy */ 22807ac2e6c3SKip Macy #if !defined(__LP64__) && 0 22817ac2e6c3SKip Macy u32 v; 22827ac2e6c3SKip Macy 22837ac2e6c3SKip Macy pci_read_config_dword(pdev, PCI_BASE_ADDRESS_1, &v); 22847ac2e6c3SKip Macy pci_write_config_dword(pdev, PCI_BASE_ADDRESS_1, v); 22857ac2e6c3SKip Macy pci_read_config_dword(pdev, PCI_BASE_ADDRESS_3, &v); 22867ac2e6c3SKip Macy pci_write_config_dword(pdev, PCI_BASE_ADDRESS_3, v); 22877ac2e6c3SKip Macy pci_read_config_dword(pdev, PCI_BASE_ADDRESS_5, &v); 22887ac2e6c3SKip Macy pci_write_config_dword(pdev, PCI_BASE_ADDRESS_5, v); 22897ac2e6c3SKip Macy #endif 22907ac2e6c3SKip Macy } 22917ac2e6c3SKip Macy 2292ac3a6d9cSKip Macy static int 2293ac3a6d9cSKip Macy set_eeprom(struct port_info *pi, const uint8_t *data, int len, int offset) 2294ac3a6d9cSKip Macy { 2295ac3a6d9cSKip Macy uint8_t *buf; 2296ac3a6d9cSKip Macy int err = 0; 2297ac3a6d9cSKip Macy u32 aligned_offset, aligned_len, *p; 2298ac3a6d9cSKip Macy struct adapter *adapter = pi->adapter; 2299ac3a6d9cSKip Macy 2300ac3a6d9cSKip Macy 2301ac3a6d9cSKip Macy aligned_offset = offset & ~3; 2302ac3a6d9cSKip Macy aligned_len = (len + (offset & 3) + 3) & ~3; 2303ac3a6d9cSKip Macy 2304ac3a6d9cSKip Macy if (aligned_offset != offset || aligned_len != len) { 2305ac3a6d9cSKip Macy buf = malloc(aligned_len, M_DEVBUF, M_WAITOK|M_ZERO); 2306ac3a6d9cSKip Macy if (!buf) 2307ac3a6d9cSKip Macy return (ENOMEM); 2308ac3a6d9cSKip Macy err = t3_seeprom_read(adapter, aligned_offset, (u32 *)buf); 2309ac3a6d9cSKip Macy if (!err && aligned_len > 4) 2310ac3a6d9cSKip Macy err = t3_seeprom_read(adapter, 2311ac3a6d9cSKip Macy aligned_offset + aligned_len - 4, 2312ac3a6d9cSKip Macy (u32 *)&buf[aligned_len - 4]); 2313ac3a6d9cSKip Macy if (err) 2314ac3a6d9cSKip Macy goto out; 2315ac3a6d9cSKip Macy memcpy(buf + (offset & 3), data, len); 2316ac3a6d9cSKip Macy } else 2317ac3a6d9cSKip Macy buf = (uint8_t *)(uintptr_t)data; 2318ac3a6d9cSKip Macy 2319ac3a6d9cSKip Macy err = t3_seeprom_wp(adapter, 0); 2320ac3a6d9cSKip Macy if (err) 2321ac3a6d9cSKip Macy goto out; 2322ac3a6d9cSKip Macy 2323ac3a6d9cSKip Macy for (p = (u32 *)buf; !err && aligned_len; aligned_len -= 4, p++) { 2324ac3a6d9cSKip Macy err = t3_seeprom_write(adapter, aligned_offset, *p); 2325ac3a6d9cSKip Macy aligned_offset += 4; 2326ac3a6d9cSKip Macy } 2327ac3a6d9cSKip Macy 2328ac3a6d9cSKip Macy if (!err) 2329ac3a6d9cSKip Macy err = t3_seeprom_wp(adapter, 1); 2330ac3a6d9cSKip Macy out: 2331ac3a6d9cSKip Macy if (buf != data) 2332ac3a6d9cSKip Macy free(buf, M_DEVBUF); 2333ac3a6d9cSKip Macy return err; 2334ac3a6d9cSKip Macy } 2335ac3a6d9cSKip Macy 2336ac3a6d9cSKip Macy 2337b6d90eb7SKip Macy static int 2338b6d90eb7SKip Macy in_range(int val, int lo, int hi) 2339b6d90eb7SKip Macy { 2340b6d90eb7SKip Macy return val < 0 || (val <= hi && val >= lo); 2341b6d90eb7SKip Macy } 2342b6d90eb7SKip Macy 2343b6d90eb7SKip Macy static int 2344ef72318fSKip Macy cxgb_extension_open(struct cdev *dev, int flags, int fmp, d_thread_t *td) 2345ef72318fSKip Macy { 2346ef72318fSKip Macy return (0); 2347ef72318fSKip Macy } 2348ef72318fSKip Macy 2349ef72318fSKip Macy static int 2350ef72318fSKip Macy cxgb_extension_close(struct cdev *dev, int flags, int fmt, d_thread_t *td) 2351ef72318fSKip Macy { 2352ef72318fSKip Macy return (0); 2353ef72318fSKip Macy } 2354ef72318fSKip Macy 2355ef72318fSKip Macy static int 2356b6d90eb7SKip Macy cxgb_extension_ioctl(struct cdev *dev, unsigned long cmd, caddr_t data, 2357b6d90eb7SKip Macy int fflag, struct thread *td) 2358b6d90eb7SKip Macy { 2359b6d90eb7SKip Macy int mmd, error = 0; 2360b6d90eb7SKip Macy struct port_info *pi = dev->si_drv1; 2361b6d90eb7SKip Macy adapter_t *sc = pi->adapter; 2362b6d90eb7SKip Macy 2363b6d90eb7SKip Macy #ifdef PRIV_SUPPORTED 2364b6d90eb7SKip Macy if (priv_check(td, PRIV_DRIVER)) { 2365b6d90eb7SKip Macy if (cxgb_debug) 2366b6d90eb7SKip Macy printf("user does not have access to privileged ioctls\n"); 2367b6d90eb7SKip Macy return (EPERM); 2368b6d90eb7SKip Macy } 2369b6d90eb7SKip Macy #else 2370b6d90eb7SKip Macy if (suser(td)) { 2371b6d90eb7SKip Macy if (cxgb_debug) 2372b6d90eb7SKip Macy printf("user does not have access to privileged ioctls\n"); 2373b6d90eb7SKip Macy return (EPERM); 2374b6d90eb7SKip Macy } 2375b6d90eb7SKip Macy #endif 2376b6d90eb7SKip Macy 2377b6d90eb7SKip Macy switch (cmd) { 23781ffd6e58SKip Macy case CHELSIO_GET_MIIREG: { 2379b6d90eb7SKip Macy uint32_t val; 2380b6d90eb7SKip Macy struct cphy *phy = &pi->phy; 23811ffd6e58SKip Macy struct ch_mii_data *mid = (struct ch_mii_data *)data; 2382b6d90eb7SKip Macy 2383b6d90eb7SKip Macy if (!phy->mdio_read) 2384b6d90eb7SKip Macy return (EOPNOTSUPP); 2385b6d90eb7SKip Macy if (is_10G(sc)) { 2386b6d90eb7SKip Macy mmd = mid->phy_id >> 8; 2387b6d90eb7SKip Macy if (!mmd) 2388b6d90eb7SKip Macy mmd = MDIO_DEV_PCS; 2389b6d90eb7SKip Macy else if (mmd > MDIO_DEV_XGXS) 2390ac3a6d9cSKip Macy return (EINVAL); 2391b6d90eb7SKip Macy 2392b6d90eb7SKip Macy error = phy->mdio_read(sc, mid->phy_id & 0x1f, mmd, 2393b6d90eb7SKip Macy mid->reg_num, &val); 2394b6d90eb7SKip Macy } else 2395b6d90eb7SKip Macy error = phy->mdio_read(sc, mid->phy_id & 0x1f, 0, 2396b6d90eb7SKip Macy mid->reg_num & 0x1f, &val); 2397b6d90eb7SKip Macy if (error == 0) 2398b6d90eb7SKip Macy mid->val_out = val; 2399b6d90eb7SKip Macy break; 2400b6d90eb7SKip Macy } 24011ffd6e58SKip Macy case CHELSIO_SET_MIIREG: { 2402b6d90eb7SKip Macy struct cphy *phy = &pi->phy; 24031ffd6e58SKip Macy struct ch_mii_data *mid = (struct ch_mii_data *)data; 2404b6d90eb7SKip Macy 2405b6d90eb7SKip Macy if (!phy->mdio_write) 2406b6d90eb7SKip Macy return (EOPNOTSUPP); 2407b6d90eb7SKip Macy if (is_10G(sc)) { 2408b6d90eb7SKip Macy mmd = mid->phy_id >> 8; 2409b6d90eb7SKip Macy if (!mmd) 2410b6d90eb7SKip Macy mmd = MDIO_DEV_PCS; 2411b6d90eb7SKip Macy else if (mmd > MDIO_DEV_XGXS) 2412b6d90eb7SKip Macy return (EINVAL); 2413b6d90eb7SKip Macy 2414b6d90eb7SKip Macy error = phy->mdio_write(sc, mid->phy_id & 0x1f, 2415b6d90eb7SKip Macy mmd, mid->reg_num, mid->val_in); 2416b6d90eb7SKip Macy } else 2417b6d90eb7SKip Macy error = phy->mdio_write(sc, mid->phy_id & 0x1f, 0, 2418b6d90eb7SKip Macy mid->reg_num & 0x1f, 2419b6d90eb7SKip Macy mid->val_in); 2420b6d90eb7SKip Macy break; 2421b6d90eb7SKip Macy } 2422b6d90eb7SKip Macy case CHELSIO_SETREG: { 2423b6d90eb7SKip Macy struct ch_reg *edata = (struct ch_reg *)data; 2424b6d90eb7SKip Macy if ((edata->addr & 0x3) != 0 || edata->addr >= sc->mmio_len) 2425b6d90eb7SKip Macy return (EFAULT); 2426b6d90eb7SKip Macy t3_write_reg(sc, edata->addr, edata->val); 2427b6d90eb7SKip Macy break; 2428b6d90eb7SKip Macy } 2429b6d90eb7SKip Macy case CHELSIO_GETREG: { 2430b6d90eb7SKip Macy struct ch_reg *edata = (struct ch_reg *)data; 2431b6d90eb7SKip Macy if ((edata->addr & 0x3) != 0 || edata->addr >= sc->mmio_len) 2432b6d90eb7SKip Macy return (EFAULT); 2433b6d90eb7SKip Macy edata->val = t3_read_reg(sc, edata->addr); 2434b6d90eb7SKip Macy break; 2435b6d90eb7SKip Macy } 2436b6d90eb7SKip Macy case CHELSIO_GET_SGE_CONTEXT: { 2437b6d90eb7SKip Macy struct ch_cntxt *ecntxt = (struct ch_cntxt *)data; 24388e10660fSKip Macy mtx_lock_spin(&sc->sge.reg_lock); 2439b6d90eb7SKip Macy switch (ecntxt->cntxt_type) { 2440b6d90eb7SKip Macy case CNTXT_TYPE_EGRESS: 24411ffd6e58SKip Macy error = -t3_sge_read_ecntxt(sc, ecntxt->cntxt_id, 2442b6d90eb7SKip Macy ecntxt->data); 2443b6d90eb7SKip Macy break; 2444b6d90eb7SKip Macy case CNTXT_TYPE_FL: 24451ffd6e58SKip Macy error = -t3_sge_read_fl(sc, ecntxt->cntxt_id, 2446b6d90eb7SKip Macy ecntxt->data); 2447b6d90eb7SKip Macy break; 2448b6d90eb7SKip Macy case CNTXT_TYPE_RSP: 24491ffd6e58SKip Macy error = -t3_sge_read_rspq(sc, ecntxt->cntxt_id, 2450b6d90eb7SKip Macy ecntxt->data); 2451b6d90eb7SKip Macy break; 2452b6d90eb7SKip Macy case CNTXT_TYPE_CQ: 24531ffd6e58SKip Macy error = -t3_sge_read_cq(sc, ecntxt->cntxt_id, 2454b6d90eb7SKip Macy ecntxt->data); 2455b6d90eb7SKip Macy break; 2456b6d90eb7SKip Macy default: 2457b6d90eb7SKip Macy error = EINVAL; 2458b6d90eb7SKip Macy break; 2459b6d90eb7SKip Macy } 24608e10660fSKip Macy mtx_unlock_spin(&sc->sge.reg_lock); 2461b6d90eb7SKip Macy break; 2462b6d90eb7SKip Macy } 2463b6d90eb7SKip Macy case CHELSIO_GET_SGE_DESC: { 2464b6d90eb7SKip Macy struct ch_desc *edesc = (struct ch_desc *)data; 2465b6d90eb7SKip Macy int ret; 2466b6d90eb7SKip Macy if (edesc->queue_num >= SGE_QSETS * 6) 2467b6d90eb7SKip Macy return (EINVAL); 2468b6d90eb7SKip Macy ret = t3_get_desc(&sc->sge.qs[edesc->queue_num / 6], 2469b6d90eb7SKip Macy edesc->queue_num % 6, edesc->idx, edesc->data); 2470b6d90eb7SKip Macy if (ret < 0) 2471b6d90eb7SKip Macy return (EINVAL); 2472b6d90eb7SKip Macy edesc->size = ret; 2473b6d90eb7SKip Macy break; 2474b6d90eb7SKip Macy } 2475b6d90eb7SKip Macy case CHELSIO_GET_QSET_PARAMS: { 2476b6d90eb7SKip Macy struct qset_params *q; 2477b6d90eb7SKip Macy struct ch_qset_params *t = (struct ch_qset_params *)data; 24781ffd6e58SKip Macy int q1 = pi->first_qset; 24791ffd6e58SKip Macy int nqsets = pi->nqsets; 24801ffd6e58SKip Macy int i; 2481b6d90eb7SKip Macy 24821ffd6e58SKip Macy if (t->qset_idx >= nqsets) 24831ffd6e58SKip Macy return EINVAL; 2484b6d90eb7SKip Macy 24851ffd6e58SKip Macy i = q1 + t->qset_idx; 24861ffd6e58SKip Macy q = &sc->params.sge.qset[i]; 2487b6d90eb7SKip Macy t->rspq_size = q->rspq_size; 2488b6d90eb7SKip Macy t->txq_size[0] = q->txq_size[0]; 2489b6d90eb7SKip Macy t->txq_size[1] = q->txq_size[1]; 2490b6d90eb7SKip Macy t->txq_size[2] = q->txq_size[2]; 2491b6d90eb7SKip Macy t->fl_size[0] = q->fl_size; 2492b6d90eb7SKip Macy t->fl_size[1] = q->jumbo_size; 2493b6d90eb7SKip Macy t->polling = q->polling; 24941ffd6e58SKip Macy t->lro = q->lro; 24954af83c8cSKip Macy t->intr_lat = q->coalesce_usecs; 2496b6d90eb7SKip Macy t->cong_thres = q->cong_thres; 24971ffd6e58SKip Macy t->qnum = i; 2498b6d90eb7SKip Macy 24991ffd6e58SKip Macy if (sc->flags & USING_MSIX) 25001ffd6e58SKip Macy t->vector = rman_get_start(sc->msix_irq_res[i]); 25011ffd6e58SKip Macy else 25021ffd6e58SKip Macy t->vector = rman_get_start(sc->irq_res); 25031ffd6e58SKip Macy 2504b6d90eb7SKip Macy break; 2505b6d90eb7SKip Macy } 2506b6d90eb7SKip Macy case CHELSIO_GET_QSET_NUM: { 2507b6d90eb7SKip Macy struct ch_reg *edata = (struct ch_reg *)data; 2508b6d90eb7SKip Macy edata->val = pi->nqsets; 2509b6d90eb7SKip Macy break; 2510b6d90eb7SKip Macy } 25111ffd6e58SKip Macy case CHELSIO_LOAD_FW: { 25121ffd6e58SKip Macy uint8_t *fw_data; 25131ffd6e58SKip Macy uint32_t vers; 25141ffd6e58SKip Macy struct ch_mem_range *t = (struct ch_mem_range *)data; 25151ffd6e58SKip Macy 25161ffd6e58SKip Macy /* 25171ffd6e58SKip Macy * You're allowed to load a firmware only before FULL_INIT_DONE 25181ffd6e58SKip Macy * 25191ffd6e58SKip Macy * FW_UPTODATE is also set so the rest of the initialization 25201ffd6e58SKip Macy * will not overwrite what was loaded here. This gives you the 25211ffd6e58SKip Macy * flexibility to load any firmware (and maybe shoot yourself in 25221ffd6e58SKip Macy * the foot). 25231ffd6e58SKip Macy */ 25241ffd6e58SKip Macy 25251ffd6e58SKip Macy ADAPTER_LOCK(sc); 25261ffd6e58SKip Macy if (sc->open_device_map || sc->flags & FULL_INIT_DONE) { 25271ffd6e58SKip Macy ADAPTER_UNLOCK(sc); 25281ffd6e58SKip Macy return (EBUSY); 25291ffd6e58SKip Macy } 25301ffd6e58SKip Macy 25311ffd6e58SKip Macy fw_data = malloc(t->len, M_DEVBUF, M_NOWAIT); 25321ffd6e58SKip Macy if (!fw_data) 25331ffd6e58SKip Macy error = ENOMEM; 25341ffd6e58SKip Macy else 25351ffd6e58SKip Macy error = copyin(t->buf, fw_data, t->len); 25361ffd6e58SKip Macy 25371ffd6e58SKip Macy if (!error) 25381ffd6e58SKip Macy error = -t3_load_fw(sc, fw_data, t->len); 25391ffd6e58SKip Macy 25401ffd6e58SKip Macy if (t3_get_fw_version(sc, &vers) == 0) { 25411ffd6e58SKip Macy snprintf(&sc->fw_version[0], sizeof(sc->fw_version), 25421ffd6e58SKip Macy "%d.%d.%d", G_FW_VERSION_MAJOR(vers), 25431ffd6e58SKip Macy G_FW_VERSION_MINOR(vers), G_FW_VERSION_MICRO(vers)); 25441ffd6e58SKip Macy } 25451ffd6e58SKip Macy 25461ffd6e58SKip Macy if (!error) 25471ffd6e58SKip Macy sc->flags |= FW_UPTODATE; 25481ffd6e58SKip Macy 25491ffd6e58SKip Macy free(fw_data, M_DEVBUF); 25501ffd6e58SKip Macy ADAPTER_UNLOCK(sc); 2551b6d90eb7SKip Macy break; 25521ffd6e58SKip Macy } 25531ffd6e58SKip Macy case CHELSIO_LOAD_BOOT: { 25541ffd6e58SKip Macy uint8_t *boot_data; 25551ffd6e58SKip Macy struct ch_mem_range *t = (struct ch_mem_range *)data; 25561ffd6e58SKip Macy 25571ffd6e58SKip Macy boot_data = malloc(t->len, M_DEVBUF, M_NOWAIT); 25581ffd6e58SKip Macy if (!boot_data) 25591ffd6e58SKip Macy return ENOMEM; 25601ffd6e58SKip Macy 25611ffd6e58SKip Macy error = copyin(t->buf, boot_data, t->len); 25621ffd6e58SKip Macy if (!error) 25631ffd6e58SKip Macy error = -t3_load_boot(sc, boot_data, t->len); 25641ffd6e58SKip Macy 25651ffd6e58SKip Macy free(boot_data, M_DEVBUF); 25661ffd6e58SKip Macy break; 25671ffd6e58SKip Macy } 25681ffd6e58SKip Macy case CHELSIO_GET_PM: { 25691ffd6e58SKip Macy struct ch_pm *m = (struct ch_pm *)data; 25701ffd6e58SKip Macy struct tp_params *p = &sc->params.tp; 25711ffd6e58SKip Macy 25721ffd6e58SKip Macy if (!is_offload(sc)) 25731ffd6e58SKip Macy return (EOPNOTSUPP); 25741ffd6e58SKip Macy 25751ffd6e58SKip Macy m->tx_pg_sz = p->tx_pg_size; 25761ffd6e58SKip Macy m->tx_num_pg = p->tx_num_pgs; 25771ffd6e58SKip Macy m->rx_pg_sz = p->rx_pg_size; 25781ffd6e58SKip Macy m->rx_num_pg = p->rx_num_pgs; 25791ffd6e58SKip Macy m->pm_total = p->pmtx_size + p->chan_rx_size * p->nchan; 25801ffd6e58SKip Macy 25811ffd6e58SKip Macy break; 25821ffd6e58SKip Macy } 25831ffd6e58SKip Macy case CHELSIO_SET_PM: { 25841ffd6e58SKip Macy struct ch_pm *m = (struct ch_pm *)data; 25851ffd6e58SKip Macy struct tp_params *p = &sc->params.tp; 25861ffd6e58SKip Macy 25871ffd6e58SKip Macy if (!is_offload(sc)) 25881ffd6e58SKip Macy return (EOPNOTSUPP); 25891ffd6e58SKip Macy if (sc->flags & FULL_INIT_DONE) 25901ffd6e58SKip Macy return (EBUSY); 25911ffd6e58SKip Macy 25921ffd6e58SKip Macy if (!m->rx_pg_sz || (m->rx_pg_sz & (m->rx_pg_sz - 1)) || 25931ffd6e58SKip Macy !m->tx_pg_sz || (m->tx_pg_sz & (m->tx_pg_sz - 1))) 25941ffd6e58SKip Macy return (EINVAL); /* not power of 2 */ 25951ffd6e58SKip Macy if (!(m->rx_pg_sz & 0x14000)) 25961ffd6e58SKip Macy return (EINVAL); /* not 16KB or 64KB */ 25971ffd6e58SKip Macy if (!(m->tx_pg_sz & 0x1554000)) 25981ffd6e58SKip Macy return (EINVAL); 25991ffd6e58SKip Macy if (m->tx_num_pg == -1) 26001ffd6e58SKip Macy m->tx_num_pg = p->tx_num_pgs; 26011ffd6e58SKip Macy if (m->rx_num_pg == -1) 26021ffd6e58SKip Macy m->rx_num_pg = p->rx_num_pgs; 26031ffd6e58SKip Macy if (m->tx_num_pg % 24 || m->rx_num_pg % 24) 26041ffd6e58SKip Macy return (EINVAL); 26051ffd6e58SKip Macy if (m->rx_num_pg * m->rx_pg_sz > p->chan_rx_size || 26061ffd6e58SKip Macy m->tx_num_pg * m->tx_pg_sz > p->chan_tx_size) 26071ffd6e58SKip Macy return (EINVAL); 26081ffd6e58SKip Macy 26091ffd6e58SKip Macy p->rx_pg_size = m->rx_pg_sz; 26101ffd6e58SKip Macy p->tx_pg_size = m->tx_pg_sz; 26111ffd6e58SKip Macy p->rx_num_pgs = m->rx_num_pg; 26121ffd6e58SKip Macy p->tx_num_pgs = m->tx_num_pg; 26131ffd6e58SKip Macy break; 26141ffd6e58SKip Macy } 2615d722cab4SKip Macy case CHELSIO_SETMTUTAB: { 2616d722cab4SKip Macy struct ch_mtus *m = (struct ch_mtus *)data; 2617d722cab4SKip Macy int i; 2618d722cab4SKip Macy 2619d722cab4SKip Macy if (!is_offload(sc)) 2620d722cab4SKip Macy return (EOPNOTSUPP); 2621d722cab4SKip Macy if (offload_running(sc)) 2622d722cab4SKip Macy return (EBUSY); 2623d722cab4SKip Macy if (m->nmtus != NMTUS) 2624d722cab4SKip Macy return (EINVAL); 2625d722cab4SKip Macy if (m->mtus[0] < 81) /* accommodate SACK */ 2626d722cab4SKip Macy return (EINVAL); 2627d722cab4SKip Macy 2628d722cab4SKip Macy /* 2629d722cab4SKip Macy * MTUs must be in ascending order 2630d722cab4SKip Macy */ 2631d722cab4SKip Macy for (i = 1; i < NMTUS; ++i) 2632d722cab4SKip Macy if (m->mtus[i] < m->mtus[i - 1]) 2633d722cab4SKip Macy return (EINVAL); 2634d722cab4SKip Macy 26351ffd6e58SKip Macy memcpy(sc->params.mtus, m->mtus, sizeof(sc->params.mtus)); 2636d722cab4SKip Macy break; 2637d722cab4SKip Macy } 2638d722cab4SKip Macy case CHELSIO_GETMTUTAB: { 2639d722cab4SKip Macy struct ch_mtus *m = (struct ch_mtus *)data; 2640d722cab4SKip Macy 2641d722cab4SKip Macy if (!is_offload(sc)) 2642d722cab4SKip Macy return (EOPNOTSUPP); 2643d722cab4SKip Macy 2644d722cab4SKip Macy memcpy(m->mtus, sc->params.mtus, sizeof(m->mtus)); 2645d722cab4SKip Macy m->nmtus = NMTUS; 2646d722cab4SKip Macy break; 2647d722cab4SKip Macy } 2648b6d90eb7SKip Macy case CHELSIO_GET_MEM: { 2649b6d90eb7SKip Macy struct ch_mem_range *t = (struct ch_mem_range *)data; 2650b6d90eb7SKip Macy struct mc7 *mem; 2651b6d90eb7SKip Macy uint8_t *useraddr; 2652b6d90eb7SKip Macy u64 buf[32]; 2653b6d90eb7SKip Macy 26541ffd6e58SKip Macy /* 26551ffd6e58SKip Macy * Use these to avoid modifying len/addr in the the return 26561ffd6e58SKip Macy * struct 26571ffd6e58SKip Macy */ 26581ffd6e58SKip Macy uint32_t len = t->len, addr = t->addr; 26591ffd6e58SKip Macy 2660b6d90eb7SKip Macy if (!is_offload(sc)) 2661b6d90eb7SKip Macy return (EOPNOTSUPP); 2662b6d90eb7SKip Macy if (!(sc->flags & FULL_INIT_DONE)) 2663b6d90eb7SKip Macy return (EIO); /* need the memory controllers */ 26641ffd6e58SKip Macy if ((addr & 0x7) || (len & 0x7)) 2665b6d90eb7SKip Macy return (EINVAL); 2666b6d90eb7SKip Macy if (t->mem_id == MEM_CM) 2667b6d90eb7SKip Macy mem = &sc->cm; 2668b6d90eb7SKip Macy else if (t->mem_id == MEM_PMRX) 2669b6d90eb7SKip Macy mem = &sc->pmrx; 2670b6d90eb7SKip Macy else if (t->mem_id == MEM_PMTX) 2671b6d90eb7SKip Macy mem = &sc->pmtx; 2672b6d90eb7SKip Macy else 2673b6d90eb7SKip Macy return (EINVAL); 2674b6d90eb7SKip Macy 2675b6d90eb7SKip Macy /* 2676b6d90eb7SKip Macy * Version scheme: 2677b6d90eb7SKip Macy * bits 0..9: chip version 2678b6d90eb7SKip Macy * bits 10..15: chip revision 2679b6d90eb7SKip Macy */ 2680b6d90eb7SKip Macy t->version = 3 | (sc->params.rev << 10); 2681b6d90eb7SKip Macy 2682b6d90eb7SKip Macy /* 2683b6d90eb7SKip Macy * Read 256 bytes at a time as len can be large and we don't 2684b6d90eb7SKip Macy * want to use huge intermediate buffers. 2685b6d90eb7SKip Macy */ 26868090c9f5SKip Macy useraddr = (uint8_t *)t->buf; 26871ffd6e58SKip Macy while (len) { 26881ffd6e58SKip Macy unsigned int chunk = min(len, sizeof(buf)); 2689b6d90eb7SKip Macy 26901ffd6e58SKip Macy error = t3_mc7_bd_read(mem, addr / 8, chunk / 8, buf); 2691b6d90eb7SKip Macy if (error) 2692b6d90eb7SKip Macy return (-error); 2693b6d90eb7SKip Macy if (copyout(buf, useraddr, chunk)) 2694b6d90eb7SKip Macy return (EFAULT); 2695b6d90eb7SKip Macy useraddr += chunk; 26961ffd6e58SKip Macy addr += chunk; 26971ffd6e58SKip Macy len -= chunk; 2698b6d90eb7SKip Macy } 2699b6d90eb7SKip Macy break; 2700b6d90eb7SKip Macy } 2701d722cab4SKip Macy case CHELSIO_READ_TCAM_WORD: { 2702d722cab4SKip Macy struct ch_tcam_word *t = (struct ch_tcam_word *)data; 2703d722cab4SKip Macy 2704d722cab4SKip Macy if (!is_offload(sc)) 2705d722cab4SKip Macy return (EOPNOTSUPP); 2706ac3a6d9cSKip Macy if (!(sc->flags & FULL_INIT_DONE)) 2707ac3a6d9cSKip Macy return (EIO); /* need MC5 */ 2708d722cab4SKip Macy return -t3_read_mc5_range(&sc->mc5, t->addr, 1, t->buf); 2709d722cab4SKip Macy break; 2710d722cab4SKip Macy } 2711b6d90eb7SKip Macy case CHELSIO_SET_TRACE_FILTER: { 2712b6d90eb7SKip Macy struct ch_trace *t = (struct ch_trace *)data; 2713b6d90eb7SKip Macy const struct trace_params *tp; 2714b6d90eb7SKip Macy 2715b6d90eb7SKip Macy tp = (const struct trace_params *)&t->sip; 2716b6d90eb7SKip Macy if (t->config_tx) 2717b6d90eb7SKip Macy t3_config_trace_filter(sc, tp, 0, t->invert_match, 2718b6d90eb7SKip Macy t->trace_tx); 2719b6d90eb7SKip Macy if (t->config_rx) 2720b6d90eb7SKip Macy t3_config_trace_filter(sc, tp, 1, t->invert_match, 2721b6d90eb7SKip Macy t->trace_rx); 2722b6d90eb7SKip Macy break; 2723b6d90eb7SKip Macy } 2724b6d90eb7SKip Macy case CHELSIO_SET_PKTSCHED: { 2725b6d90eb7SKip Macy struct ch_pktsched_params *p = (struct ch_pktsched_params *)data; 2726b6d90eb7SKip Macy if (sc->open_device_map == 0) 2727b6d90eb7SKip Macy return (EAGAIN); 2728b6d90eb7SKip Macy send_pktsched_cmd(sc, p->sched, p->idx, p->min, p->max, 2729b6d90eb7SKip Macy p->binding); 2730b6d90eb7SKip Macy break; 2731b6d90eb7SKip Macy } 2732b6d90eb7SKip Macy case CHELSIO_IFCONF_GETREGS: { 27331ffd6e58SKip Macy struct ch_ifconf_regs *regs = (struct ch_ifconf_regs *)data; 2734b6d90eb7SKip Macy int reglen = cxgb_get_regs_len(); 27351ffd6e58SKip Macy uint8_t *buf = malloc(reglen, M_DEVBUF, M_NOWAIT); 2736b6d90eb7SKip Macy if (buf == NULL) { 2737b6d90eb7SKip Macy return (ENOMEM); 2738b6d90eb7SKip Macy } 27391ffd6e58SKip Macy if (regs->len > reglen) 27401ffd6e58SKip Macy regs->len = reglen; 27411ffd6e58SKip Macy else if (regs->len < reglen) 27421ffd6e58SKip Macy error = E2BIG; 27431ffd6e58SKip Macy 27441ffd6e58SKip Macy if (!error) { 2745b6d90eb7SKip Macy cxgb_get_regs(sc, regs, buf); 2746b6d90eb7SKip Macy error = copyout(buf, regs->data, reglen); 27471ffd6e58SKip Macy } 2748b6d90eb7SKip Macy free(buf, M_DEVBUF); 2749b6d90eb7SKip Macy 2750b6d90eb7SKip Macy break; 2751b6d90eb7SKip Macy } 2752d722cab4SKip Macy case CHELSIO_SET_HW_SCHED: { 2753d722cab4SKip Macy struct ch_hw_sched *t = (struct ch_hw_sched *)data; 2754d722cab4SKip Macy unsigned int ticks_per_usec = core_ticks_per_usec(sc); 2755d722cab4SKip Macy 2756d722cab4SKip Macy if ((sc->flags & FULL_INIT_DONE) == 0) 2757d722cab4SKip Macy return (EAGAIN); /* need TP to be initialized */ 2758d722cab4SKip Macy if (t->sched >= NTX_SCHED || !in_range(t->mode, 0, 1) || 2759d722cab4SKip Macy !in_range(t->channel, 0, 1) || 2760d722cab4SKip Macy !in_range(t->kbps, 0, 10000000) || 2761d722cab4SKip Macy !in_range(t->class_ipg, 0, 10000 * 65535 / ticks_per_usec) || 2762d722cab4SKip Macy !in_range(t->flow_ipg, 0, 2763d722cab4SKip Macy dack_ticks_to_usec(sc, 0x7ff))) 2764d722cab4SKip Macy return (EINVAL); 2765d722cab4SKip Macy 2766d722cab4SKip Macy if (t->kbps >= 0) { 2767d722cab4SKip Macy error = t3_config_sched(sc, t->kbps, t->sched); 2768d722cab4SKip Macy if (error < 0) 2769d722cab4SKip Macy return (-error); 2770d722cab4SKip Macy } 2771d722cab4SKip Macy if (t->class_ipg >= 0) 2772d722cab4SKip Macy t3_set_sched_ipg(sc, t->sched, t->class_ipg); 2773d722cab4SKip Macy if (t->flow_ipg >= 0) { 2774d722cab4SKip Macy t->flow_ipg *= 1000; /* us -> ns */ 2775d722cab4SKip Macy t3_set_pace_tbl(sc, &t->flow_ipg, t->sched, 1); 2776d722cab4SKip Macy } 2777d722cab4SKip Macy if (t->mode >= 0) { 2778d722cab4SKip Macy int bit = 1 << (S_TX_MOD_TIMER_MODE + t->sched); 2779d722cab4SKip Macy 2780d722cab4SKip Macy t3_set_reg_field(sc, A_TP_TX_MOD_QUEUE_REQ_MAP, 2781d722cab4SKip Macy bit, t->mode ? bit : 0); 2782d722cab4SKip Macy } 2783d722cab4SKip Macy if (t->channel >= 0) 2784d722cab4SKip Macy t3_set_reg_field(sc, A_TP_TX_MOD_QUEUE_REQ_MAP, 2785d722cab4SKip Macy 1 << t->sched, t->channel << t->sched); 2786d722cab4SKip Macy break; 2787d722cab4SKip Macy } 27881ffd6e58SKip Macy case CHELSIO_GET_EEPROM: { 27891ffd6e58SKip Macy int i; 27901ffd6e58SKip Macy struct ch_eeprom *e = (struct ch_eeprom *)data; 27911ffd6e58SKip Macy uint8_t *buf = malloc(EEPROMSIZE, M_DEVBUF, M_NOWAIT); 27921ffd6e58SKip Macy 27931ffd6e58SKip Macy if (buf == NULL) { 27941ffd6e58SKip Macy return (ENOMEM); 27951ffd6e58SKip Macy } 27961ffd6e58SKip Macy e->magic = EEPROM_MAGIC; 27971ffd6e58SKip Macy for (i = e->offset & ~3; !error && i < e->offset + e->len; i += 4) 27981ffd6e58SKip Macy error = -t3_seeprom_read(sc, i, (uint32_t *)&buf[i]); 27991ffd6e58SKip Macy 28001ffd6e58SKip Macy if (!error) 28011ffd6e58SKip Macy error = copyout(buf + e->offset, e->data, e->len); 28021ffd6e58SKip Macy 28031ffd6e58SKip Macy free(buf, M_DEVBUF); 28041ffd6e58SKip Macy break; 28051ffd6e58SKip Macy } 28061ffd6e58SKip Macy case CHELSIO_CLEAR_STATS: { 28071ffd6e58SKip Macy if (!(sc->flags & FULL_INIT_DONE)) 28081ffd6e58SKip Macy return EAGAIN; 28091ffd6e58SKip Macy 28101ffd6e58SKip Macy PORT_LOCK(pi); 28111ffd6e58SKip Macy t3_mac_update_stats(&pi->mac); 28121ffd6e58SKip Macy memset(&pi->mac.stats, 0, sizeof(pi->mac.stats)); 28131ffd6e58SKip Macy PORT_UNLOCK(pi); 28141ffd6e58SKip Macy break; 28151ffd6e58SKip Macy } 2816b6d90eb7SKip Macy default: 2817b6d90eb7SKip Macy return (EOPNOTSUPP); 2818b6d90eb7SKip Macy break; 2819b6d90eb7SKip Macy } 2820b6d90eb7SKip Macy 2821b6d90eb7SKip Macy return (error); 2822b6d90eb7SKip Macy } 2823b6d90eb7SKip Macy 2824b6d90eb7SKip Macy static __inline void 2825b6d90eb7SKip Macy reg_block_dump(struct adapter *ap, uint8_t *buf, unsigned int start, 2826b6d90eb7SKip Macy unsigned int end) 2827b6d90eb7SKip Macy { 28281ffd6e58SKip Macy uint32_t *p = (uint32_t *)(buf + start); 2829b6d90eb7SKip Macy 2830b6d90eb7SKip Macy for ( ; start <= end; start += sizeof(uint32_t)) 2831b6d90eb7SKip Macy *p++ = t3_read_reg(ap, start); 2832b6d90eb7SKip Macy } 2833b6d90eb7SKip Macy 2834b6d90eb7SKip Macy #define T3_REGMAP_SIZE (3 * 1024) 2835b6d90eb7SKip Macy static int 2836b6d90eb7SKip Macy cxgb_get_regs_len(void) 2837b6d90eb7SKip Macy { 2838b6d90eb7SKip Macy return T3_REGMAP_SIZE; 2839b6d90eb7SKip Macy } 2840b6d90eb7SKip Macy 2841b6d90eb7SKip Macy static void 28421ffd6e58SKip Macy cxgb_get_regs(adapter_t *sc, struct ch_ifconf_regs *regs, uint8_t *buf) 2843b6d90eb7SKip Macy { 2844b6d90eb7SKip Macy 2845b6d90eb7SKip Macy /* 2846b6d90eb7SKip Macy * Version scheme: 2847b6d90eb7SKip Macy * bits 0..9: chip version 2848b6d90eb7SKip Macy * bits 10..15: chip revision 2849b6d90eb7SKip Macy * bit 31: set for PCIe cards 2850b6d90eb7SKip Macy */ 2851b6d90eb7SKip Macy regs->version = 3 | (sc->params.rev << 10) | (is_pcie(sc) << 31); 2852b6d90eb7SKip Macy 2853b6d90eb7SKip Macy /* 2854b6d90eb7SKip Macy * We skip the MAC statistics registers because they are clear-on-read. 2855b6d90eb7SKip Macy * Also reading multi-register stats would need to synchronize with the 2856b6d90eb7SKip Macy * periodic mac stats accumulation. Hard to justify the complexity. 2857b6d90eb7SKip Macy */ 28581ffd6e58SKip Macy memset(buf, 0, cxgb_get_regs_len()); 2859b6d90eb7SKip Macy reg_block_dump(sc, buf, 0, A_SG_RSPQ_CREDIT_RETURN); 2860b6d90eb7SKip Macy reg_block_dump(sc, buf, A_SG_HI_DRB_HI_THRSH, A_ULPRX_PBL_ULIMIT); 2861b6d90eb7SKip Macy reg_block_dump(sc, buf, A_ULPTX_CONFIG, A_MPS_INT_CAUSE); 2862b6d90eb7SKip Macy reg_block_dump(sc, buf, A_CPL_SWITCH_CNTRL, A_CPL_MAP_TBL_DATA); 2863b6d90eb7SKip Macy reg_block_dump(sc, buf, A_SMB_GLOBAL_TIME_CFG, A_XGM_SERDES_STAT3); 2864b6d90eb7SKip Macy reg_block_dump(sc, buf, A_XGM_SERDES_STATUS0, 2865b6d90eb7SKip Macy XGM_REG(A_XGM_SERDES_STAT3, 1)); 2866b6d90eb7SKip Macy reg_block_dump(sc, buf, XGM_REG(A_XGM_SERDES_STATUS0, 1), 2867b6d90eb7SKip Macy XGM_REG(A_XGM_RX_SPI4_SOP_EOP_CNT, 1)); 2868b6d90eb7SKip Macy } 2869404825a7SKip Macy 2870404825a7SKip Macy 2871404825a7SKip Macy MODULE_DEPEND(if_cxgb, cxgb_t3fw, 1, 1, 1); 2872