1b6d90eb7SKip Macy /************************************************************************** 2b6d90eb7SKip Macy 346b0a854SKip Macy Copyright (c) 2007-2008, Chelsio Inc. 4b6d90eb7SKip Macy All rights reserved. 5b6d90eb7SKip Macy 6b6d90eb7SKip Macy Redistribution and use in source and binary forms, with or without 7b6d90eb7SKip Macy modification, are permitted provided that the following conditions are met: 8b6d90eb7SKip Macy 9b6d90eb7SKip Macy 1. Redistributions of source code must retain the above copyright notice, 10b6d90eb7SKip Macy this list of conditions and the following disclaimer. 11b6d90eb7SKip Macy 12d722cab4SKip Macy 2. Neither the name of the Chelsio Corporation nor the names of its 13b6d90eb7SKip Macy contributors may be used to endorse or promote products derived from 14b6d90eb7SKip Macy this software without specific prior written permission. 15b6d90eb7SKip Macy 16b6d90eb7SKip Macy THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 17b6d90eb7SKip Macy AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18b6d90eb7SKip Macy IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19b6d90eb7SKip Macy ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 20b6d90eb7SKip Macy LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 21b6d90eb7SKip Macy CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 22b6d90eb7SKip Macy SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 23b6d90eb7SKip Macy INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 24b6d90eb7SKip Macy CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 25b6d90eb7SKip Macy ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 26b6d90eb7SKip Macy POSSIBILITY OF SUCH DAMAGE. 27b6d90eb7SKip Macy 28b6d90eb7SKip Macy ***************************************************************************/ 29b6d90eb7SKip Macy 30b6d90eb7SKip Macy #include <sys/cdefs.h> 31b6d90eb7SKip Macy __FBSDID("$FreeBSD$"); 32b6d90eb7SKip Macy 33b6d90eb7SKip Macy #include <sys/param.h> 34b6d90eb7SKip Macy #include <sys/systm.h> 35b6d90eb7SKip Macy #include <sys/kernel.h> 36b6d90eb7SKip Macy #include <sys/bus.h> 37b6d90eb7SKip Macy #include <sys/module.h> 38b6d90eb7SKip Macy #include <sys/pciio.h> 39b6d90eb7SKip Macy #include <sys/conf.h> 40b6d90eb7SKip Macy #include <machine/bus.h> 41b6d90eb7SKip Macy #include <machine/resource.h> 42b6d90eb7SKip Macy #include <sys/bus_dma.h> 438e10660fSKip Macy #include <sys/ktr.h> 44b6d90eb7SKip Macy #include <sys/rman.h> 45b6d90eb7SKip Macy #include <sys/ioccom.h> 46b6d90eb7SKip Macy #include <sys/mbuf.h> 47b6d90eb7SKip Macy #include <sys/linker.h> 48b6d90eb7SKip Macy #include <sys/firmware.h> 49b6d90eb7SKip Macy #include <sys/socket.h> 50b6d90eb7SKip Macy #include <sys/sockio.h> 51b6d90eb7SKip Macy #include <sys/smp.h> 52b6d90eb7SKip Macy #include <sys/sysctl.h> 538090c9f5SKip Macy #include <sys/syslog.h> 54b6d90eb7SKip Macy #include <sys/queue.h> 55b6d90eb7SKip Macy #include <sys/taskqueue.h> 568090c9f5SKip Macy #include <sys/proc.h> 57b6d90eb7SKip Macy 58b6d90eb7SKip Macy #include <net/bpf.h> 59b6d90eb7SKip Macy #include <net/ethernet.h> 60b6d90eb7SKip Macy #include <net/if.h> 61b6d90eb7SKip Macy #include <net/if_arp.h> 62b6d90eb7SKip Macy #include <net/if_dl.h> 63b6d90eb7SKip Macy #include <net/if_media.h> 64b6d90eb7SKip Macy #include <net/if_types.h> 654af83c8cSKip Macy #include <net/if_vlan_var.h> 66b6d90eb7SKip Macy 67b6d90eb7SKip Macy #include <netinet/in_systm.h> 68b6d90eb7SKip Macy #include <netinet/in.h> 69b6d90eb7SKip Macy #include <netinet/if_ether.h> 70b6d90eb7SKip Macy #include <netinet/ip.h> 71b6d90eb7SKip Macy #include <netinet/ip.h> 72b6d90eb7SKip Macy #include <netinet/tcp.h> 73b6d90eb7SKip Macy #include <netinet/udp.h> 74b6d90eb7SKip Macy 75b6d90eb7SKip Macy #include <dev/pci/pcireg.h> 76b6d90eb7SKip Macy #include <dev/pci/pcivar.h> 77b6d90eb7SKip Macy #include <dev/pci/pci_private.h> 78b6d90eb7SKip Macy 7910faa568SKip Macy #include <cxgb_include.h> 80b6d90eb7SKip Macy 81b6d90eb7SKip Macy #ifdef PRIV_SUPPORTED 82b6d90eb7SKip Macy #include <sys/priv.h> 83b6d90eb7SKip Macy #endif 84b6d90eb7SKip Macy 8581186fb4SKip Macy #ifdef IFNET_MULTIQUEUE 868090c9f5SKip Macy #include <machine/intr_machdep.h> 8781186fb4SKip Macy #endif 888090c9f5SKip Macy 89b6d90eb7SKip Macy static int cxgb_setup_msix(adapter_t *, int); 90ef72318fSKip Macy static void cxgb_teardown_msix(adapter_t *); 91b6d90eb7SKip Macy static void cxgb_init(void *); 92b6d90eb7SKip Macy static void cxgb_init_locked(struct port_info *); 9377f07749SKip Macy static void cxgb_stop_locked(struct port_info *); 94b6d90eb7SKip Macy static void cxgb_set_rxmode(struct port_info *); 95b6d90eb7SKip Macy static int cxgb_ioctl(struct ifnet *, unsigned long, caddr_t); 96b6d90eb7SKip Macy static int cxgb_media_change(struct ifnet *); 97b6d90eb7SKip Macy static void cxgb_media_status(struct ifnet *, struct ifmediareq *); 98b6d90eb7SKip Macy static int setup_sge_qsets(adapter_t *); 99b6d90eb7SKip Macy static void cxgb_async_intr(void *); 100b6d90eb7SKip Macy static void cxgb_ext_intr_handler(void *, int); 101bb38cd2fSKip Macy static void cxgb_tick_handler(void *, int); 102bb38cd2fSKip Macy static void cxgb_down_locked(struct adapter *sc); 103b6d90eb7SKip Macy static void cxgb_tick(void *); 104b6d90eb7SKip Macy static void setup_rss(adapter_t *sc); 105b6d90eb7SKip Macy 106b6d90eb7SKip Macy /* Attachment glue for the PCI controller end of the device. Each port of 107b6d90eb7SKip Macy * the device is attached separately, as defined later. 108b6d90eb7SKip Macy */ 109b6d90eb7SKip Macy static int cxgb_controller_probe(device_t); 110b6d90eb7SKip Macy static int cxgb_controller_attach(device_t); 111b6d90eb7SKip Macy static int cxgb_controller_detach(device_t); 112b6d90eb7SKip Macy static void cxgb_free(struct adapter *); 113b6d90eb7SKip Macy static __inline void reg_block_dump(struct adapter *ap, uint8_t *buf, unsigned int start, 114b6d90eb7SKip Macy unsigned int end); 1151ffd6e58SKip Macy static void cxgb_get_regs(adapter_t *sc, struct ch_ifconf_regs *regs, uint8_t *buf); 116b6d90eb7SKip Macy static int cxgb_get_regs_len(void); 117d722cab4SKip Macy static int offload_open(struct port_info *pi); 1187ac2e6c3SKip Macy static void touch_bars(device_t dev); 1193e96c7e7SKip Macy static int offload_close(struct t3cdev *tdev); 1208e10660fSKip Macy static void cxgb_link_start(struct port_info *p); 121b6d90eb7SKip Macy 122b6d90eb7SKip Macy static device_method_t cxgb_controller_methods[] = { 123b6d90eb7SKip Macy DEVMETHOD(device_probe, cxgb_controller_probe), 124b6d90eb7SKip Macy DEVMETHOD(device_attach, cxgb_controller_attach), 125b6d90eb7SKip Macy DEVMETHOD(device_detach, cxgb_controller_detach), 126b6d90eb7SKip Macy 127b6d90eb7SKip Macy /* bus interface */ 128b6d90eb7SKip Macy DEVMETHOD(bus_print_child, bus_generic_print_child), 129b6d90eb7SKip Macy DEVMETHOD(bus_driver_added, bus_generic_driver_added), 130b6d90eb7SKip Macy 131b6d90eb7SKip Macy { 0, 0 } 132b6d90eb7SKip Macy }; 133b6d90eb7SKip Macy 134b6d90eb7SKip Macy static driver_t cxgb_controller_driver = { 135b6d90eb7SKip Macy "cxgbc", 136b6d90eb7SKip Macy cxgb_controller_methods, 137b6d90eb7SKip Macy sizeof(struct adapter) 138b6d90eb7SKip Macy }; 139b6d90eb7SKip Macy 140b6d90eb7SKip Macy static devclass_t cxgb_controller_devclass; 141b6d90eb7SKip Macy DRIVER_MODULE(cxgbc, pci, cxgb_controller_driver, cxgb_controller_devclass, 0, 0); 142b6d90eb7SKip Macy 143b6d90eb7SKip Macy /* 144b6d90eb7SKip Macy * Attachment glue for the ports. Attachment is done directly to the 145b6d90eb7SKip Macy * controller device. 146b6d90eb7SKip Macy */ 147b6d90eb7SKip Macy static int cxgb_port_probe(device_t); 148b6d90eb7SKip Macy static int cxgb_port_attach(device_t); 149b6d90eb7SKip Macy static int cxgb_port_detach(device_t); 150b6d90eb7SKip Macy 151b6d90eb7SKip Macy static device_method_t cxgb_port_methods[] = { 152b6d90eb7SKip Macy DEVMETHOD(device_probe, cxgb_port_probe), 153b6d90eb7SKip Macy DEVMETHOD(device_attach, cxgb_port_attach), 154b6d90eb7SKip Macy DEVMETHOD(device_detach, cxgb_port_detach), 155b6d90eb7SKip Macy { 0, 0 } 156b6d90eb7SKip Macy }; 157b6d90eb7SKip Macy 158b6d90eb7SKip Macy static driver_t cxgb_port_driver = { 159b6d90eb7SKip Macy "cxgb", 160b6d90eb7SKip Macy cxgb_port_methods, 161b6d90eb7SKip Macy 0 162b6d90eb7SKip Macy }; 163b6d90eb7SKip Macy 164b6d90eb7SKip Macy static d_ioctl_t cxgb_extension_ioctl; 165ef72318fSKip Macy static d_open_t cxgb_extension_open; 166ef72318fSKip Macy static d_close_t cxgb_extension_close; 167ef72318fSKip Macy 168ef72318fSKip Macy static struct cdevsw cxgb_cdevsw = { 169ef72318fSKip Macy .d_version = D_VERSION, 170ef72318fSKip Macy .d_flags = 0, 171ef72318fSKip Macy .d_open = cxgb_extension_open, 172ef72318fSKip Macy .d_close = cxgb_extension_close, 173ef72318fSKip Macy .d_ioctl = cxgb_extension_ioctl, 174ef72318fSKip Macy .d_name = "cxgb", 175ef72318fSKip Macy }; 176b6d90eb7SKip Macy 177b6d90eb7SKip Macy static devclass_t cxgb_port_devclass; 178b6d90eb7SKip Macy DRIVER_MODULE(cxgb, cxgbc, cxgb_port_driver, cxgb_port_devclass, 0, 0); 179b6d90eb7SKip Macy 180b6d90eb7SKip Macy #define SGE_MSIX_COUNT (SGE_QSETS + 1) 181b6d90eb7SKip Macy 182b6d90eb7SKip Macy /* 183b6d90eb7SKip Macy * The driver uses the best interrupt scheme available on a platform in the 184b6d90eb7SKip Macy * order MSI-X, MSI, legacy pin interrupts. This parameter determines which 185b6d90eb7SKip Macy * of these schemes the driver may consider as follows: 186b6d90eb7SKip Macy * 187b6d90eb7SKip Macy * msi = 2: choose from among all three options 188b6d90eb7SKip Macy * msi = 1 : only consider MSI and pin interrupts 189b6d90eb7SKip Macy * msi = 0: force pin interrupts 190b6d90eb7SKip Macy */ 191693d746cSKip Macy static int msi_allowed = 2; 192cebf6b9fSKip Macy 193b6d90eb7SKip Macy TUNABLE_INT("hw.cxgb.msi_allowed", &msi_allowed); 194b6d90eb7SKip Macy SYSCTL_NODE(_hw, OID_AUTO, cxgb, CTLFLAG_RD, 0, "CXGB driver parameters"); 195b6d90eb7SKip Macy SYSCTL_UINT(_hw_cxgb, OID_AUTO, msi_allowed, CTLFLAG_RDTUN, &msi_allowed, 0, 196b6d90eb7SKip Macy "MSI-X, MSI, INTx selector"); 197d722cab4SKip Macy 19864c43db5SKip Macy /* 199d722cab4SKip Macy * The driver enables offload as a default. 200d722cab4SKip Macy * To disable it, use ofld_disable = 1. 201d722cab4SKip Macy */ 202d722cab4SKip Macy static int ofld_disable = 0; 203d722cab4SKip Macy TUNABLE_INT("hw.cxgb.ofld_disable", &ofld_disable); 204d722cab4SKip Macy SYSCTL_UINT(_hw_cxgb, OID_AUTO, ofld_disable, CTLFLAG_RDTUN, &ofld_disable, 0, 205d722cab4SKip Macy "disable ULP offload"); 206d722cab4SKip Macy 207d722cab4SKip Macy /* 208d722cab4SKip Macy * The driver uses an auto-queue algorithm by default. 209a02573bcSKip Macy * To disable it and force a single queue-set per port, use multiq = 0 21064c43db5SKip Macy */ 211a02573bcSKip Macy static int multiq = 1; 212a02573bcSKip Macy TUNABLE_INT("hw.cxgb.multiq", &multiq); 213a02573bcSKip Macy SYSCTL_UINT(_hw_cxgb, OID_AUTO, multiq, CTLFLAG_RDTUN, &multiq, 0, 214a02573bcSKip Macy "use min(ncpus/ports, 8) queue-sets per port"); 215f001b63dSKip Macy 216404825a7SKip Macy /* 217a02573bcSKip Macy * By default the driver will not update the firmware unless 218a02573bcSKip Macy * it was compiled against a newer version 219a02573bcSKip Macy * 220404825a7SKip Macy */ 221404825a7SKip Macy static int force_fw_update = 0; 222404825a7SKip Macy TUNABLE_INT("hw.cxgb.force_fw_update", &force_fw_update); 223404825a7SKip Macy SYSCTL_UINT(_hw_cxgb, OID_AUTO, force_fw_update, CTLFLAG_RDTUN, &force_fw_update, 0, 224404825a7SKip Macy "update firmware even if up to date"); 225f001b63dSKip Macy 226af9b081cSKip Macy int cxgb_use_16k_clusters = 1; 227f001b63dSKip Macy TUNABLE_INT("hw.cxgb.use_16k_clusters", &cxgb_use_16k_clusters); 228f001b63dSKip Macy SYSCTL_UINT(_hw_cxgb, OID_AUTO, use_16k_clusters, CTLFLAG_RDTUN, 229f001b63dSKip Macy &cxgb_use_16k_clusters, 0, "use 16kB clusters for the jumbo queue "); 230f001b63dSKip Macy 231b6d90eb7SKip Macy enum { 232b6d90eb7SKip Macy MAX_TXQ_ENTRIES = 16384, 233b6d90eb7SKip Macy MAX_CTRL_TXQ_ENTRIES = 1024, 234b6d90eb7SKip Macy MAX_RSPQ_ENTRIES = 16384, 235b6d90eb7SKip Macy MAX_RX_BUFFERS = 16384, 236b6d90eb7SKip Macy MAX_RX_JUMBO_BUFFERS = 16384, 237b6d90eb7SKip Macy MIN_TXQ_ENTRIES = 4, 238b6d90eb7SKip Macy MIN_CTRL_TXQ_ENTRIES = 4, 239b6d90eb7SKip Macy MIN_RSPQ_ENTRIES = 32, 2405c5df3daSKip Macy MIN_FL_ENTRIES = 32, 2415c5df3daSKip Macy MIN_FL_JUMBO_ENTRIES = 32 242b6d90eb7SKip Macy }; 243b6d90eb7SKip Macy 244ac3a6d9cSKip Macy struct filter_info { 245ac3a6d9cSKip Macy u32 sip; 246ac3a6d9cSKip Macy u32 sip_mask; 247ac3a6d9cSKip Macy u32 dip; 248ac3a6d9cSKip Macy u16 sport; 249ac3a6d9cSKip Macy u16 dport; 250ac3a6d9cSKip Macy u32 vlan:12; 251ac3a6d9cSKip Macy u32 vlan_prio:3; 252ac3a6d9cSKip Macy u32 mac_hit:1; 253ac3a6d9cSKip Macy u32 mac_idx:4; 254ac3a6d9cSKip Macy u32 mac_vld:1; 255ac3a6d9cSKip Macy u32 pkt_type:2; 256ac3a6d9cSKip Macy u32 report_filter_id:1; 257ac3a6d9cSKip Macy u32 pass:1; 258ac3a6d9cSKip Macy u32 rss:1; 259ac3a6d9cSKip Macy u32 qset:3; 260ac3a6d9cSKip Macy u32 locked:1; 261ac3a6d9cSKip Macy u32 valid:1; 262ac3a6d9cSKip Macy }; 263ac3a6d9cSKip Macy 264ac3a6d9cSKip Macy enum { FILTER_NO_VLAN_PRI = 7 }; 265ac3a6d9cSKip Macy 2661ffd6e58SKip Macy #define EEPROM_MAGIC 0x38E2F10C 2671ffd6e58SKip Macy 268b6d90eb7SKip Macy #define PORT_MASK ((1 << MAX_NPORTS) - 1) 269b6d90eb7SKip Macy 270b6d90eb7SKip Macy /* Table for probing the cards. The desc field isn't actually used */ 271b6d90eb7SKip Macy struct cxgb_ident { 272b6d90eb7SKip Macy uint16_t vendor; 273b6d90eb7SKip Macy uint16_t device; 274b6d90eb7SKip Macy int index; 275b6d90eb7SKip Macy char *desc; 276b6d90eb7SKip Macy } cxgb_identifiers[] = { 277b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0020, 0, "PE9000"}, 278b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0021, 1, "T302E"}, 279b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0022, 2, "T310E"}, 280b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0023, 3, "T320X"}, 281b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0024, 1, "T302X"}, 282b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0025, 3, "T320E"}, 283b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0026, 2, "T310X"}, 284b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0030, 2, "T3B10"}, 285b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0031, 3, "T3B20"}, 286b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0032, 1, "T3B02"}, 287ef72318fSKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0033, 4, "T3B04"}, 288b6d90eb7SKip Macy {0, 0, 0, NULL} 289b6d90eb7SKip Macy }; 290b6d90eb7SKip Macy 291ac3a6d9cSKip Macy static int set_eeprom(struct port_info *pi, const uint8_t *data, int len, int offset); 292ac3a6d9cSKip Macy 2938e10660fSKip Macy 2948090c9f5SKip Macy static __inline char 295ac3a6d9cSKip Macy t3rev2char(struct adapter *adapter) 296ac3a6d9cSKip Macy { 297ac3a6d9cSKip Macy char rev = 'z'; 298ac3a6d9cSKip Macy 299ac3a6d9cSKip Macy switch(adapter->params.rev) { 300ac3a6d9cSKip Macy case T3_REV_A: 301ac3a6d9cSKip Macy rev = 'a'; 302ac3a6d9cSKip Macy break; 303ac3a6d9cSKip Macy case T3_REV_B: 304ac3a6d9cSKip Macy case T3_REV_B2: 305ac3a6d9cSKip Macy rev = 'b'; 306ac3a6d9cSKip Macy break; 307ac3a6d9cSKip Macy case T3_REV_C: 308ac3a6d9cSKip Macy rev = 'c'; 309ac3a6d9cSKip Macy break; 310ac3a6d9cSKip Macy } 311ac3a6d9cSKip Macy return rev; 312ac3a6d9cSKip Macy } 313ac3a6d9cSKip Macy 314b6d90eb7SKip Macy static struct cxgb_ident * 315b6d90eb7SKip Macy cxgb_get_ident(device_t dev) 316b6d90eb7SKip Macy { 317b6d90eb7SKip Macy struct cxgb_ident *id; 318b6d90eb7SKip Macy 319b6d90eb7SKip Macy for (id = cxgb_identifiers; id->desc != NULL; id++) { 320b6d90eb7SKip Macy if ((id->vendor == pci_get_vendor(dev)) && 321b6d90eb7SKip Macy (id->device == pci_get_device(dev))) { 322b6d90eb7SKip Macy return (id); 323b6d90eb7SKip Macy } 324b6d90eb7SKip Macy } 325b6d90eb7SKip Macy return (NULL); 326b6d90eb7SKip Macy } 327b6d90eb7SKip Macy 328b6d90eb7SKip Macy static const struct adapter_info * 329b6d90eb7SKip Macy cxgb_get_adapter_info(device_t dev) 330b6d90eb7SKip Macy { 331b6d90eb7SKip Macy struct cxgb_ident *id; 332b6d90eb7SKip Macy const struct adapter_info *ai; 333b6d90eb7SKip Macy 334b6d90eb7SKip Macy id = cxgb_get_ident(dev); 335b6d90eb7SKip Macy if (id == NULL) 336b6d90eb7SKip Macy return (NULL); 337b6d90eb7SKip Macy 338b6d90eb7SKip Macy ai = t3_get_adapter_info(id->index); 339b6d90eb7SKip Macy 340b6d90eb7SKip Macy return (ai); 341b6d90eb7SKip Macy } 342b6d90eb7SKip Macy 343b6d90eb7SKip Macy static int 344b6d90eb7SKip Macy cxgb_controller_probe(device_t dev) 345b6d90eb7SKip Macy { 346b6d90eb7SKip Macy const struct adapter_info *ai; 347b6d90eb7SKip Macy char *ports, buf[80]; 348ef72318fSKip Macy int nports; 3496eb15755SKip Macy struct adapter *sc = device_get_softc(dev); 350b6d90eb7SKip Macy 351b6d90eb7SKip Macy ai = cxgb_get_adapter_info(dev); 352b6d90eb7SKip Macy if (ai == NULL) 353b6d90eb7SKip Macy return (ENXIO); 354b6d90eb7SKip Macy 355ef72318fSKip Macy nports = ai->nports0 + ai->nports1; 356ef72318fSKip Macy if (nports == 1) 357b6d90eb7SKip Macy ports = "port"; 358b6d90eb7SKip Macy else 359b6d90eb7SKip Macy ports = "ports"; 360b6d90eb7SKip Macy 3616eb15755SKip Macy snprintf(buf, sizeof(buf), "%s %sNIC, rev: %d nports: %d %s", 3626eb15755SKip Macy ai->desc, is_offload(sc) ? "R" : "", 3636eb15755SKip Macy sc->params.rev, nports, ports); 364b6d90eb7SKip Macy device_set_desc_copy(dev, buf); 365b6d90eb7SKip Macy return (BUS_PROBE_DEFAULT); 366b6d90eb7SKip Macy } 367b6d90eb7SKip Macy 368404825a7SKip Macy #define FW_FNAME "cxgb_t3fw" 36964a37133SKip Macy #define TPEEPROM_NAME "t3b_tp_eeprom" 37064a37133SKip Macy #define TPSRAM_NAME "t3b_protocol_sram" 371ac3a6d9cSKip Macy 372b6d90eb7SKip Macy static int 373d722cab4SKip Macy upgrade_fw(adapter_t *sc) 374b6d90eb7SKip Macy { 375b6d90eb7SKip Macy #ifdef FIRMWARE_LATEST 376b6d90eb7SKip Macy const struct firmware *fw; 377b6d90eb7SKip Macy #else 378b6d90eb7SKip Macy struct firmware *fw; 379b6d90eb7SKip Macy #endif 380b6d90eb7SKip Macy int status; 381b6d90eb7SKip Macy 382404825a7SKip Macy if ((fw = firmware_get(FW_FNAME)) == NULL) { 383404825a7SKip Macy device_printf(sc->dev, "Could not find firmware image %s\n", FW_FNAME); 384d722cab4SKip Macy return (ENOENT); 385ac3a6d9cSKip Macy } else 386404825a7SKip Macy device_printf(sc->dev, "updating firmware on card\n"); 387b6d90eb7SKip Macy status = t3_load_fw(sc, (const uint8_t *)fw->data, fw->datasize); 388b6d90eb7SKip Macy 389ac3a6d9cSKip Macy device_printf(sc->dev, "firmware update returned %s %d\n", (status == 0) ? "success" : "fail", status); 390ac3a6d9cSKip Macy 391b6d90eb7SKip Macy firmware_put(fw, FIRMWARE_UNLOAD); 392b6d90eb7SKip Macy 393b6d90eb7SKip Macy return (status); 394b6d90eb7SKip Macy } 395b6d90eb7SKip Macy 396b6d90eb7SKip Macy static int 397b6d90eb7SKip Macy cxgb_controller_attach(device_t dev) 398b6d90eb7SKip Macy { 399b6d90eb7SKip Macy device_t child; 400b6d90eb7SKip Macy const struct adapter_info *ai; 401b6d90eb7SKip Macy struct adapter *sc; 4022de1fa86SKip Macy int i, error = 0; 403b6d90eb7SKip Macy uint32_t vers; 404693d746cSKip Macy int port_qsets = 1; 4057aff6d8eSKip Macy #ifdef MSI_SUPPORTED 4062de1fa86SKip Macy int msi_needed, reg; 4077aff6d8eSKip Macy #endif 4088e10660fSKip Macy int must_load = 0; 409b6d90eb7SKip Macy sc = device_get_softc(dev); 410b6d90eb7SKip Macy sc->dev = dev; 411d722cab4SKip Macy sc->msi_count = 0; 4122de1fa86SKip Macy ai = cxgb_get_adapter_info(dev); 413b6d90eb7SKip Macy 4142de1fa86SKip Macy /* 4152de1fa86SKip Macy * XXX not really related but a recent addition 4162de1fa86SKip Macy */ 4172de1fa86SKip Macy #ifdef MSI_SUPPORTED 418fc01c613SKip Macy /* find the PCIe link width and set max read request to 4KB*/ 419fc01c613SKip Macy if (pci_find_extcap(dev, PCIY_EXPRESS, ®) == 0) { 420fc01c613SKip Macy uint16_t lnk, pectl; 421fc01c613SKip Macy lnk = pci_read_config(dev, reg + 0x12, 2); 422fc01c613SKip Macy sc->link_width = (lnk >> 4) & 0x3f; 423fc01c613SKip Macy 424fc01c613SKip Macy pectl = pci_read_config(dev, reg + 0x8, 2); 425fc01c613SKip Macy pectl = (pectl & ~0x7000) | (5 << 12); 426fc01c613SKip Macy pci_write_config(dev, reg + 0x8, pectl, 2); 427fc01c613SKip Macy } 428ac3a6d9cSKip Macy 429ac3a6d9cSKip Macy if (sc->link_width != 0 && sc->link_width <= 4 && 430ac3a6d9cSKip Macy (ai->nports0 + ai->nports1) <= 2) { 431fc01c613SKip Macy device_printf(sc->dev, 432ac6b4cf1SKip Macy "PCIe x%d Link, expect reduced performance\n", 433fc01c613SKip Macy sc->link_width); 434fc01c613SKip Macy } 4352de1fa86SKip Macy #endif 4367ac2e6c3SKip Macy touch_bars(dev); 437b6d90eb7SKip Macy pci_enable_busmaster(dev); 438b6d90eb7SKip Macy /* 439b6d90eb7SKip Macy * Allocate the registers and make them available to the driver. 440b6d90eb7SKip Macy * The registers that we care about for NIC mode are in BAR 0 441b6d90eb7SKip Macy */ 442b6d90eb7SKip Macy sc->regs_rid = PCIR_BAR(0); 443b6d90eb7SKip Macy if ((sc->regs_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 444b6d90eb7SKip Macy &sc->regs_rid, RF_ACTIVE)) == NULL) { 4458e10660fSKip Macy device_printf(dev, "Cannot allocate BAR region 0\n"); 446b6d90eb7SKip Macy return (ENXIO); 447b6d90eb7SKip Macy } 4488e10660fSKip Macy sc->udbs_rid = PCIR_BAR(2); 4498e10660fSKip Macy if ((sc->udbs_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 4508e10660fSKip Macy &sc->udbs_rid, RF_ACTIVE)) == NULL) { 4518e10660fSKip Macy device_printf(dev, "Cannot allocate BAR region 1\n"); 4528e10660fSKip Macy error = ENXIO; 4538e10660fSKip Macy goto out; 4548e10660fSKip Macy } 455b6d90eb7SKip Macy 456bb38cd2fSKip Macy snprintf(sc->lockbuf, ADAPTER_LOCK_NAME_LEN, "cxgb controller lock %d", 457bb38cd2fSKip Macy device_get_unit(dev)); 458bb38cd2fSKip Macy ADAPTER_LOCK_INIT(sc, sc->lockbuf); 459bb38cd2fSKip Macy 460bb38cd2fSKip Macy snprintf(sc->reglockbuf, ADAPTER_LOCK_NAME_LEN, "SGE reg lock %d", 461bb38cd2fSKip Macy device_get_unit(dev)); 462bb38cd2fSKip Macy snprintf(sc->mdiolockbuf, ADAPTER_LOCK_NAME_LEN, "cxgb mdio lock %d", 463bb38cd2fSKip Macy device_get_unit(dev)); 464bb38cd2fSKip Macy snprintf(sc->elmerlockbuf, ADAPTER_LOCK_NAME_LEN, "cxgb elmer lock %d", 465bb38cd2fSKip Macy device_get_unit(dev)); 466bb38cd2fSKip Macy 4678e10660fSKip Macy MTX_INIT(&sc->sge.reg_lock, sc->reglockbuf, NULL, MTX_SPIN); 468bb38cd2fSKip Macy MTX_INIT(&sc->mdio_lock, sc->mdiolockbuf, NULL, MTX_DEF); 469bb38cd2fSKip Macy MTX_INIT(&sc->elmer_lock, sc->elmerlockbuf, NULL, MTX_DEF); 470b6d90eb7SKip Macy 471b6d90eb7SKip Macy sc->bt = rman_get_bustag(sc->regs_res); 472b6d90eb7SKip Macy sc->bh = rman_get_bushandle(sc->regs_res); 473b6d90eb7SKip Macy sc->mmio_len = rman_get_size(sc->regs_res); 474b6d90eb7SKip Macy 47524cdd067SKip Macy if (t3_prep_adapter(sc, ai, 1) < 0) { 476ef72318fSKip Macy printf("prep adapter failed\n"); 47724cdd067SKip Macy error = ENODEV; 47824cdd067SKip Macy goto out; 47924cdd067SKip Macy } 480b6d90eb7SKip Macy /* Allocate the BAR for doing MSI-X. If it succeeds, try to allocate 481b6d90eb7SKip Macy * enough messages for the queue sets. If that fails, try falling 482b6d90eb7SKip Macy * back to MSI. If that fails, then try falling back to the legacy 483b6d90eb7SKip Macy * interrupt pin model. 484b6d90eb7SKip Macy */ 485b6d90eb7SKip Macy #ifdef MSI_SUPPORTED 486693d746cSKip Macy 487b6d90eb7SKip Macy sc->msix_regs_rid = 0x20; 488b6d90eb7SKip Macy if ((msi_allowed >= 2) && 489b6d90eb7SKip Macy (sc->msix_regs_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 490b6d90eb7SKip Macy &sc->msix_regs_rid, RF_ACTIVE)) != NULL) { 491b6d90eb7SKip Macy 492d722cab4SKip Macy msi_needed = sc->msi_count = SGE_MSIX_COUNT; 493693d746cSKip Macy 494d722cab4SKip Macy if (((error = pci_alloc_msix(dev, &sc->msi_count)) != 0) || 495d722cab4SKip Macy (sc->msi_count != msi_needed)) { 496d722cab4SKip Macy device_printf(dev, "msix allocation failed - msi_count = %d" 497d722cab4SKip Macy " msi_needed=%d will try msi err=%d\n", sc->msi_count, 498d722cab4SKip Macy msi_needed, error); 499d722cab4SKip Macy sc->msi_count = 0; 500b6d90eb7SKip Macy pci_release_msi(dev); 501b6d90eb7SKip Macy bus_release_resource(dev, SYS_RES_MEMORY, 502b6d90eb7SKip Macy sc->msix_regs_rid, sc->msix_regs_res); 503b6d90eb7SKip Macy sc->msix_regs_res = NULL; 504b6d90eb7SKip Macy } else { 505b6d90eb7SKip Macy sc->flags |= USING_MSIX; 506f0a542f8SKip Macy sc->cxgb_intr = t3_intr_msix; 507b6d90eb7SKip Macy } 508b6d90eb7SKip Macy } 509b6d90eb7SKip Macy 510d722cab4SKip Macy if ((msi_allowed >= 1) && (sc->msi_count == 0)) { 511d722cab4SKip Macy sc->msi_count = 1; 512d722cab4SKip Macy if (pci_alloc_msi(dev, &sc->msi_count)) { 513693d746cSKip Macy device_printf(dev, "alloc msi failed - will try INTx\n"); 514d722cab4SKip Macy sc->msi_count = 0; 515b6d90eb7SKip Macy pci_release_msi(dev); 516b6d90eb7SKip Macy } else { 517b6d90eb7SKip Macy sc->flags |= USING_MSI; 518b6d90eb7SKip Macy sc->irq_rid = 1; 519f0a542f8SKip Macy sc->cxgb_intr = t3_intr_msi; 520b6d90eb7SKip Macy } 521b6d90eb7SKip Macy } 522b6d90eb7SKip Macy #endif 523d722cab4SKip Macy if (sc->msi_count == 0) { 524693d746cSKip Macy device_printf(dev, "using line interrupts\n"); 525b6d90eb7SKip Macy sc->irq_rid = 0; 526f0a542f8SKip Macy sc->cxgb_intr = t3b_intr; 527b6d90eb7SKip Macy } 528b6d90eb7SKip Macy 529a02573bcSKip Macy if ((sc->flags & USING_MSIX) && multiq) 530f705d735SKip Macy port_qsets = min((SGE_QSETS/(sc)->params.nports), mp_ncpus); 531b6d90eb7SKip Macy 532b6d90eb7SKip Macy /* Create a private taskqueue thread for handling driver events */ 533b6d90eb7SKip Macy #ifdef TASKQUEUE_CURRENT 534b6d90eb7SKip Macy sc->tq = taskqueue_create("cxgb_taskq", M_NOWAIT, 535b6d90eb7SKip Macy taskqueue_thread_enqueue, &sc->tq); 536b6d90eb7SKip Macy #else 537b6d90eb7SKip Macy sc->tq = taskqueue_create_fast("cxgb_taskq", M_NOWAIT, 538b6d90eb7SKip Macy taskqueue_thread_enqueue, &sc->tq); 539b6d90eb7SKip Macy #endif 540b6d90eb7SKip Macy if (sc->tq == NULL) { 541b6d90eb7SKip Macy device_printf(dev, "failed to allocate controller task queue\n"); 542b6d90eb7SKip Macy goto out; 543b6d90eb7SKip Macy } 544b6d90eb7SKip Macy 545b6d90eb7SKip Macy taskqueue_start_threads(&sc->tq, 1, PI_NET, "%s taskq", 546b6d90eb7SKip Macy device_get_nameunit(dev)); 547b6d90eb7SKip Macy TASK_INIT(&sc->ext_intr_task, 0, cxgb_ext_intr_handler, sc); 548bb38cd2fSKip Macy TASK_INIT(&sc->tick_task, 0, cxgb_tick_handler, sc); 549b6d90eb7SKip Macy 550b6d90eb7SKip Macy 551b6d90eb7SKip Macy /* Create a periodic callout for checking adapter status */ 552bb38cd2fSKip Macy callout_init(&sc->cxgb_tick_ch, TRUE); 553b6d90eb7SKip Macy 554404825a7SKip Macy if ((t3_check_fw_version(sc, &must_load) != 0 && must_load) || force_fw_update) { 555b6d90eb7SKip Macy /* 556b6d90eb7SKip Macy * Warn user that a firmware update will be attempted in init. 557b6d90eb7SKip Macy */ 558d722cab4SKip Macy device_printf(dev, "firmware needs to be updated to version %d.%d.%d\n", 559d722cab4SKip Macy FW_VERSION_MAJOR, FW_VERSION_MINOR, FW_VERSION_MICRO); 560b6d90eb7SKip Macy sc->flags &= ~FW_UPTODATE; 561b6d90eb7SKip Macy } else { 562b6d90eb7SKip Macy sc->flags |= FW_UPTODATE; 563b6d90eb7SKip Macy } 564b6d90eb7SKip Macy 5658e10660fSKip Macy if (t3_check_tpsram_version(sc, &must_load) != 0 && must_load) { 566ac3a6d9cSKip Macy /* 567ac3a6d9cSKip Macy * Warn user that a firmware update will be attempted in init. 568ac3a6d9cSKip Macy */ 569ac3a6d9cSKip Macy device_printf(dev, "SRAM needs to be updated to version %c-%d.%d.%d\n", 570ac3a6d9cSKip Macy t3rev2char(sc), TP_VERSION_MAJOR, TP_VERSION_MINOR, TP_VERSION_MICRO); 571ac3a6d9cSKip Macy sc->flags &= ~TPS_UPTODATE; 572ac3a6d9cSKip Macy } else { 573ac3a6d9cSKip Macy sc->flags |= TPS_UPTODATE; 574ac3a6d9cSKip Macy } 575ac3a6d9cSKip Macy 576b6d90eb7SKip Macy /* 577b6d90eb7SKip Macy * Create a child device for each MAC. The ethernet attachment 578b6d90eb7SKip Macy * will be done in these children. 579b6d90eb7SKip Macy */ 580693d746cSKip Macy for (i = 0; i < (sc)->params.nports; i++) { 5817ac2e6c3SKip Macy struct port_info *pi; 5827ac2e6c3SKip Macy 583b6d90eb7SKip Macy if ((child = device_add_child(dev, "cxgb", -1)) == NULL) { 584b6d90eb7SKip Macy device_printf(dev, "failed to add child port\n"); 585b6d90eb7SKip Macy error = EINVAL; 586b6d90eb7SKip Macy goto out; 587b6d90eb7SKip Macy } 5887ac2e6c3SKip Macy pi = &sc->port[i]; 5897ac2e6c3SKip Macy pi->adapter = sc; 5907ac2e6c3SKip Macy pi->nqsets = port_qsets; 5917ac2e6c3SKip Macy pi->first_qset = i*port_qsets; 5927ac2e6c3SKip Macy pi->port_id = i; 5937ac2e6c3SKip Macy pi->tx_chan = i >= ai->nports0; 5947ac2e6c3SKip Macy pi->txpkt_intf = pi->tx_chan ? 2 * (i - ai->nports0) + 1 : 2 * i; 5957ac2e6c3SKip Macy sc->rxpkt_map[pi->txpkt_intf] = i; 5968090c9f5SKip Macy sc->port[i].tx_chan = i >= ai->nports0; 597ac3a6d9cSKip Macy sc->portdev[i] = child; 5987ac2e6c3SKip Macy device_set_softc(child, pi); 599b6d90eb7SKip Macy } 600b6d90eb7SKip Macy if ((error = bus_generic_attach(dev)) != 0) 601b6d90eb7SKip Macy goto out; 602b6d90eb7SKip Macy 603b6d90eb7SKip Macy /* initialize sge private state */ 604ef72318fSKip Macy t3_sge_init_adapter(sc); 605b6d90eb7SKip Macy 606b6d90eb7SKip Macy t3_led_ready(sc); 607b6d90eb7SKip Macy 608d722cab4SKip Macy cxgb_offload_init(); 609d722cab4SKip Macy if (is_offload(sc)) { 610d722cab4SKip Macy setbit(&sc->registered_device_map, OFFLOAD_DEVMAP_BIT); 611d722cab4SKip Macy cxgb_adapter_ofld(sc); 612d722cab4SKip Macy } 613b6d90eb7SKip Macy error = t3_get_fw_version(sc, &vers); 614b6d90eb7SKip Macy if (error) 615b6d90eb7SKip Macy goto out; 616b6d90eb7SKip Macy 617d722cab4SKip Macy snprintf(&sc->fw_version[0], sizeof(sc->fw_version), "%d.%d.%d", 618d722cab4SKip Macy G_FW_VERSION_MAJOR(vers), G_FW_VERSION_MINOR(vers), 619d722cab4SKip Macy G_FW_VERSION_MICRO(vers)); 620b6d90eb7SKip Macy 6218e10660fSKip Macy device_printf(sc->dev, "Firmware Version %s\n", &sc->fw_version[0]); 622706cb31fSKip Macy callout_reset(&sc->cxgb_tick_ch, CXGB_TICKS(sc), cxgb_tick, sc); 6238090c9f5SKip Macy t3_add_attach_sysctls(sc); 624b6d90eb7SKip Macy out: 625b6d90eb7SKip Macy if (error) 626b6d90eb7SKip Macy cxgb_free(sc); 627b6d90eb7SKip Macy 628b6d90eb7SKip Macy return (error); 629b6d90eb7SKip Macy } 630b6d90eb7SKip Macy 631b6d90eb7SKip Macy static int 632b6d90eb7SKip Macy cxgb_controller_detach(device_t dev) 633b6d90eb7SKip Macy { 634b6d90eb7SKip Macy struct adapter *sc; 635b6d90eb7SKip Macy 636b6d90eb7SKip Macy sc = device_get_softc(dev); 637b6d90eb7SKip Macy 638b6d90eb7SKip Macy cxgb_free(sc); 639b6d90eb7SKip Macy 640b6d90eb7SKip Macy return (0); 641b6d90eb7SKip Macy } 642b6d90eb7SKip Macy 643b6d90eb7SKip Macy static void 644b6d90eb7SKip Macy cxgb_free(struct adapter *sc) 645b6d90eb7SKip Macy { 646b6d90eb7SKip Macy int i; 647b6d90eb7SKip Macy 6488e10660fSKip Macy ADAPTER_LOCK(sc); 6498e10660fSKip Macy sc->flags |= CXGB_SHUTDOWN; 6508e10660fSKip Macy ADAPTER_UNLOCK(sc); 6518090c9f5SKip Macy cxgb_pcpu_shutdown_threads(sc); 652bb38cd2fSKip Macy ADAPTER_LOCK(sc); 6538e10660fSKip Macy 654bb38cd2fSKip Macy /* 655bb38cd2fSKip Macy * drops the lock 656bb38cd2fSKip Macy */ 657bb38cd2fSKip Macy cxgb_down_locked(sc); 658d722cab4SKip Macy 659d722cab4SKip Macy #ifdef MSI_SUPPORTED 660d722cab4SKip Macy if (sc->flags & (USING_MSI | USING_MSIX)) { 661d722cab4SKip Macy device_printf(sc->dev, "releasing msi message(s)\n"); 662d722cab4SKip Macy pci_release_msi(sc->dev); 663d722cab4SKip Macy } else { 664d722cab4SKip Macy device_printf(sc->dev, "no msi message to release\n"); 665d722cab4SKip Macy } 666d722cab4SKip Macy #endif 667d722cab4SKip Macy if (sc->msix_regs_res != NULL) { 668d722cab4SKip Macy bus_release_resource(sc->dev, SYS_RES_MEMORY, sc->msix_regs_rid, 669d722cab4SKip Macy sc->msix_regs_res); 670d722cab4SKip Macy } 671d722cab4SKip Macy 6727ac2e6c3SKip Macy t3_sge_deinit_sw(sc); 6737ac2e6c3SKip Macy /* 6747ac2e6c3SKip Macy * Wait for last callout 6757ac2e6c3SKip Macy */ 676b6d90eb7SKip Macy 6778090c9f5SKip Macy DELAY(hz*100); 678bb38cd2fSKip Macy 679693d746cSKip Macy for (i = 0; i < (sc)->params.nports; ++i) { 680693d746cSKip Macy if (sc->portdev[i] != NULL) 681693d746cSKip Macy device_delete_child(sc->dev, sc->portdev[i]); 682693d746cSKip Macy } 683b6d90eb7SKip Macy 684b6d90eb7SKip Macy bus_generic_detach(sc->dev); 6858e10660fSKip Macy if (sc->tq != NULL) { 6867ac2e6c3SKip Macy taskqueue_free(sc->tq); 6878e10660fSKip Macy sc->tq = NULL; 6888e10660fSKip Macy } 6898e10660fSKip Macy 690d722cab4SKip Macy if (is_offload(sc)) { 691d722cab4SKip Macy cxgb_adapter_unofld(sc); 692d722cab4SKip Macy if (isset(&sc->open_device_map, OFFLOAD_DEVMAP_BIT)) 693d722cab4SKip Macy offload_close(&sc->tdev); 6948090c9f5SKip Macy else 6958090c9f5SKip Macy printf("cxgb_free: DEVMAP_BIT not set\n"); 6968090c9f5SKip Macy } else 6978090c9f5SKip Macy printf("not offloading set\n"); 69846b0a854SKip Macy #ifdef notyet 6998e10660fSKip Macy if (sc->flags & CXGB_OFLD_INIT) 7008e10660fSKip Macy cxgb_offload_deactivate(sc); 70146b0a854SKip Macy #endif 702ac3a6d9cSKip Macy free(sc->filters, M_DEVBUF); 703b6d90eb7SKip Macy t3_sge_free(sc); 704b6d90eb7SKip Macy 705bb38cd2fSKip Macy cxgb_offload_exit(); 706bb38cd2fSKip Macy 7078e10660fSKip Macy if (sc->udbs_res != NULL) 7088e10660fSKip Macy bus_release_resource(sc->dev, SYS_RES_MEMORY, sc->udbs_rid, 7098e10660fSKip Macy sc->udbs_res); 7108e10660fSKip Macy 711b6d90eb7SKip Macy if (sc->regs_res != NULL) 712b6d90eb7SKip Macy bus_release_resource(sc->dev, SYS_RES_MEMORY, sc->regs_rid, 713b6d90eb7SKip Macy sc->regs_res); 714b6d90eb7SKip Macy 715bb38cd2fSKip Macy MTX_DESTROY(&sc->mdio_lock); 716bb38cd2fSKip Macy MTX_DESTROY(&sc->sge.reg_lock); 717bb38cd2fSKip Macy MTX_DESTROY(&sc->elmer_lock); 718bb38cd2fSKip Macy ADAPTER_LOCK_DEINIT(sc); 719b6d90eb7SKip Macy } 720b6d90eb7SKip Macy 721b6d90eb7SKip Macy /** 722b6d90eb7SKip Macy * setup_sge_qsets - configure SGE Tx/Rx/response queues 723b6d90eb7SKip Macy * @sc: the controller softc 724b6d90eb7SKip Macy * 725b6d90eb7SKip Macy * Determines how many sets of SGE queues to use and initializes them. 726b6d90eb7SKip Macy * We support multiple queue sets per port if we have MSI-X, otherwise 727b6d90eb7SKip Macy * just one queue set per port. 728b6d90eb7SKip Macy */ 729b6d90eb7SKip Macy static int 730b6d90eb7SKip Macy setup_sge_qsets(adapter_t *sc) 731b6d90eb7SKip Macy { 7325c5df3daSKip Macy int i, j, err, irq_idx = 0, qset_idx = 0; 733d722cab4SKip Macy u_int ntxq = SGE_TXQ_PER_SET; 734b6d90eb7SKip Macy 735b6d90eb7SKip Macy if ((err = t3_sge_alloc(sc)) != 0) { 736693d746cSKip Macy device_printf(sc->dev, "t3_sge_alloc returned %d\n", err); 737b6d90eb7SKip Macy return (err); 738b6d90eb7SKip Macy } 739b6d90eb7SKip Macy 740b6d90eb7SKip Macy if (sc->params.rev > 0 && !(sc->flags & USING_MSI)) 741b6d90eb7SKip Macy irq_idx = -1; 742b6d90eb7SKip Macy 7435c5df3daSKip Macy for (i = 0; i < (sc)->params.nports; i++) { 744b6d90eb7SKip Macy struct port_info *pi = &sc->port[i]; 745b6d90eb7SKip Macy 7467ac2e6c3SKip Macy for (j = 0; j < pi->nqsets; j++, qset_idx++) { 747693d746cSKip Macy err = t3_sge_alloc_qset(sc, qset_idx, (sc)->params.nports, 748b6d90eb7SKip Macy (sc->flags & USING_MSIX) ? qset_idx + 1 : irq_idx, 749b6d90eb7SKip Macy &sc->params.sge.qset[qset_idx], ntxq, pi); 750b6d90eb7SKip Macy if (err) { 751b6d90eb7SKip Macy t3_free_sge_resources(sc); 7527ac2e6c3SKip Macy device_printf(sc->dev, "t3_sge_alloc_qset failed with %d\n", 7537ac2e6c3SKip Macy err); 754b6d90eb7SKip Macy return (err); 755b6d90eb7SKip Macy } 756b6d90eb7SKip Macy } 757b6d90eb7SKip Macy } 758b6d90eb7SKip Macy 759b6d90eb7SKip Macy return (0); 760b6d90eb7SKip Macy } 761b6d90eb7SKip Macy 762ef72318fSKip Macy static void 763ef72318fSKip Macy cxgb_teardown_msix(adapter_t *sc) 764ef72318fSKip Macy { 765ef72318fSKip Macy int i, nqsets; 766ef72318fSKip Macy 767ef72318fSKip Macy for (nqsets = i = 0; i < (sc)->params.nports; i++) 768ef72318fSKip Macy nqsets += sc->port[i].nqsets; 769ef72318fSKip Macy 770ef72318fSKip Macy for (i = 0; i < nqsets; i++) { 771ef72318fSKip Macy if (sc->msix_intr_tag[i] != NULL) { 772ef72318fSKip Macy bus_teardown_intr(sc->dev, sc->msix_irq_res[i], 773ef72318fSKip Macy sc->msix_intr_tag[i]); 774ef72318fSKip Macy sc->msix_intr_tag[i] = NULL; 775ef72318fSKip Macy } 776ef72318fSKip Macy if (sc->msix_irq_res[i] != NULL) { 777ef72318fSKip Macy bus_release_resource(sc->dev, SYS_RES_IRQ, 778ef72318fSKip Macy sc->msix_irq_rid[i], sc->msix_irq_res[i]); 779ef72318fSKip Macy sc->msix_irq_res[i] = NULL; 780ef72318fSKip Macy } 781ef72318fSKip Macy } 782ef72318fSKip Macy } 783ef72318fSKip Macy 784b6d90eb7SKip Macy static int 785b6d90eb7SKip Macy cxgb_setup_msix(adapter_t *sc, int msix_count) 786b6d90eb7SKip Macy { 787b6d90eb7SKip Macy int i, j, k, nqsets, rid; 788b6d90eb7SKip Macy 789b6d90eb7SKip Macy /* The first message indicates link changes and error conditions */ 790b6d90eb7SKip Macy sc->irq_rid = 1; 791b6d90eb7SKip Macy if ((sc->irq_res = bus_alloc_resource_any(sc->dev, SYS_RES_IRQ, 792b6d90eb7SKip Macy &sc->irq_rid, RF_SHAREABLE | RF_ACTIVE)) == NULL) { 793b6d90eb7SKip Macy device_printf(sc->dev, "Cannot allocate msix interrupt\n"); 794b6d90eb7SKip Macy return (EINVAL); 795b6d90eb7SKip Macy } 796693d746cSKip Macy 797b6d90eb7SKip Macy if (bus_setup_intr(sc->dev, sc->irq_res, INTR_MPSAFE|INTR_TYPE_NET, 798b6d90eb7SKip Macy #ifdef INTR_FILTERS 799b6d90eb7SKip Macy NULL, 800b6d90eb7SKip Macy #endif 801b6d90eb7SKip Macy cxgb_async_intr, sc, &sc->intr_tag)) { 802b6d90eb7SKip Macy device_printf(sc->dev, "Cannot set up interrupt\n"); 803b6d90eb7SKip Macy return (EINVAL); 804b6d90eb7SKip Macy } 805ef72318fSKip Macy for (i = k = 0; i < (sc)->params.nports; i++) { 806b6d90eb7SKip Macy nqsets = sc->port[i].nqsets; 807ef72318fSKip Macy for (j = 0; j < nqsets; j++, k++) { 808b6d90eb7SKip Macy struct sge_qset *qs = &sc->sge.qs[k]; 809b6d90eb7SKip Macy 810b6d90eb7SKip Macy rid = k + 2; 811b6d90eb7SKip Macy if (cxgb_debug) 812b6d90eb7SKip Macy printf("rid=%d ", rid); 813b6d90eb7SKip Macy if ((sc->msix_irq_res[k] = bus_alloc_resource_any( 814b6d90eb7SKip Macy sc->dev, SYS_RES_IRQ, &rid, 815b6d90eb7SKip Macy RF_SHAREABLE | RF_ACTIVE)) == NULL) { 816b6d90eb7SKip Macy device_printf(sc->dev, "Cannot allocate " 817b6d90eb7SKip Macy "interrupt for message %d\n", rid); 818b6d90eb7SKip Macy return (EINVAL); 819b6d90eb7SKip Macy } 820b6d90eb7SKip Macy sc->msix_irq_rid[k] = rid; 821ef72318fSKip Macy if (bus_setup_intr(sc->dev, sc->msix_irq_res[k], 822b6d90eb7SKip Macy INTR_MPSAFE|INTR_TYPE_NET, 823b6d90eb7SKip Macy #ifdef INTR_FILTERS 824b6d90eb7SKip Macy NULL, 825b6d90eb7SKip Macy #endif 826b6d90eb7SKip Macy t3_intr_msix, qs, &sc->msix_intr_tag[k])) { 827b6d90eb7SKip Macy device_printf(sc->dev, "Cannot set up " 828b6d90eb7SKip Macy "interrupt for message %d\n", rid); 829b6d90eb7SKip Macy return (EINVAL); 830a02573bcSKip Macy 831b6d90eb7SKip Macy } 832a02573bcSKip Macy #if 0 8338090c9f5SKip Macy #ifdef IFNET_MULTIQUEUE 834a02573bcSKip Macy if (multiq) { 8358090c9f5SKip Macy int vector = rman_get_start(sc->msix_irq_res[k]); 8368090c9f5SKip Macy if (bootverbose) 8378090c9f5SKip Macy device_printf(sc->dev, "binding vector=%d to cpu=%d\n", vector, k % mp_ncpus); 8388090c9f5SKip Macy intr_bind(vector, k % mp_ncpus); 8398090c9f5SKip Macy } 8408090c9f5SKip Macy #endif 841a02573bcSKip Macy #endif 842b6d90eb7SKip Macy } 843b6d90eb7SKip Macy } 844693d746cSKip Macy 845b6d90eb7SKip Macy return (0); 846b6d90eb7SKip Macy } 847b6d90eb7SKip Macy 848b6d90eb7SKip Macy static int 849b6d90eb7SKip Macy cxgb_port_probe(device_t dev) 850b6d90eb7SKip Macy { 851b6d90eb7SKip Macy struct port_info *p; 852b6d90eb7SKip Macy char buf[80]; 8538e10660fSKip Macy const char *desc; 854b6d90eb7SKip Macy 855b6d90eb7SKip Macy p = device_get_softc(dev); 8568e10660fSKip Macy desc = p->phy.desc; 8578e10660fSKip Macy snprintf(buf, sizeof(buf), "Port %d %s", p->port_id, desc); 858b6d90eb7SKip Macy device_set_desc_copy(dev, buf); 859b6d90eb7SKip Macy return (0); 860b6d90eb7SKip Macy } 861b6d90eb7SKip Macy 862b6d90eb7SKip Macy 863b6d90eb7SKip Macy static int 864b6d90eb7SKip Macy cxgb_makedev(struct port_info *pi) 865b6d90eb7SKip Macy { 866b6d90eb7SKip Macy 867ef72318fSKip Macy pi->port_cdev = make_dev(&cxgb_cdevsw, pi->ifp->if_dunit, 868ef72318fSKip Macy UID_ROOT, GID_WHEEL, 0600, if_name(pi->ifp)); 869b6d90eb7SKip Macy 870b6d90eb7SKip Macy if (pi->port_cdev == NULL) 871b6d90eb7SKip Macy return (ENOMEM); 872b6d90eb7SKip Macy 873b6d90eb7SKip Macy pi->port_cdev->si_drv1 = (void *)pi; 874b6d90eb7SKip Macy 875b6d90eb7SKip Macy return (0); 876b6d90eb7SKip Macy } 877b6d90eb7SKip Macy 878e97121daSKip Macy #ifndef LRO_SUPPORTED 879e97121daSKip Macy #ifdef IFCAP_LRO 880e97121daSKip Macy #undef IFCAP_LRO 881e97121daSKip Macy #endif 882e97121daSKip Macy #define IFCAP_LRO 0x0 883e97121daSKip Macy #endif 884b6d90eb7SKip Macy 885b6d90eb7SKip Macy #ifdef TSO_SUPPORTED 88625292debSKip Macy #define CXGB_CAP (IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU | IFCAP_HWCSUM | IFCAP_VLAN_HWCSUM | IFCAP_TSO | IFCAP_JUMBO_MTU | IFCAP_LRO) 887b6d90eb7SKip Macy /* Don't enable TSO6 yet */ 88825292debSKip Macy #define CXGB_CAP_ENABLE (IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU | IFCAP_HWCSUM | IFCAP_VLAN_HWCSUM | IFCAP_TSO4 | IFCAP_JUMBO_MTU | IFCAP_LRO) 889b6d90eb7SKip Macy #else 890b6d90eb7SKip Macy #define CXGB_CAP (IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU | IFCAP_HWCSUM | IFCAP_JUMBO_MTU) 891b6d90eb7SKip Macy /* Don't enable TSO6 yet */ 892b6d90eb7SKip Macy #define CXGB_CAP_ENABLE (IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU | IFCAP_HWCSUM | IFCAP_JUMBO_MTU) 893b6d90eb7SKip Macy #define IFCAP_TSO4 0x0 8947aff6d8eSKip Macy #define IFCAP_TSO6 0x0 895b6d90eb7SKip Macy #define CSUM_TSO 0x0 896b6d90eb7SKip Macy #endif 897b6d90eb7SKip Macy 898b6d90eb7SKip Macy 899b6d90eb7SKip Macy static int 900b6d90eb7SKip Macy cxgb_port_attach(device_t dev) 901b6d90eb7SKip Macy { 902b6d90eb7SKip Macy struct port_info *p; 903b6d90eb7SKip Macy struct ifnet *ifp; 904ef72318fSKip Macy int err, media_flags; 9058e10660fSKip Macy struct adapter *sc; 9068e10660fSKip Macy 907b6d90eb7SKip Macy 908b6d90eb7SKip Macy p = device_get_softc(dev); 9098e10660fSKip Macy sc = p->adapter; 910bb38cd2fSKip Macy snprintf(p->lockbuf, PORT_NAME_LEN, "cxgb port lock %d:%d", 9116b68e276SKip Macy device_get_unit(device_get_parent(dev)), p->port_id); 912bb38cd2fSKip Macy PORT_LOCK_INIT(p, p->lockbuf); 913b6d90eb7SKip Macy 914b6d90eb7SKip Macy /* Allocate an ifnet object and set it up */ 915b6d90eb7SKip Macy ifp = p->ifp = if_alloc(IFT_ETHER); 916b6d90eb7SKip Macy if (ifp == NULL) { 917b6d90eb7SKip Macy device_printf(dev, "Cannot allocate ifnet\n"); 918b6d90eb7SKip Macy return (ENOMEM); 919b6d90eb7SKip Macy } 920b6d90eb7SKip Macy 921b6d90eb7SKip Macy /* 922b6d90eb7SKip Macy * Note that there is currently no watchdog timer. 923b6d90eb7SKip Macy */ 924b6d90eb7SKip Macy if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 925b6d90eb7SKip Macy ifp->if_init = cxgb_init; 926b6d90eb7SKip Macy ifp->if_softc = p; 927b6d90eb7SKip Macy ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 928b6d90eb7SKip Macy ifp->if_ioctl = cxgb_ioctl; 929b6d90eb7SKip Macy ifp->if_start = cxgb_start; 9308090c9f5SKip Macy 931a02573bcSKip Macy 932b6d90eb7SKip Macy ifp->if_timer = 0; /* Disable ifnet watchdog */ 933b6d90eb7SKip Macy ifp->if_watchdog = NULL; 934b6d90eb7SKip Macy 935a02573bcSKip Macy ifp->if_snd.ifq_drv_maxlen = IFQ_MAXLEN; 936b6d90eb7SKip Macy IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen); 937b6d90eb7SKip Macy IFQ_SET_READY(&ifp->if_snd); 938b6d90eb7SKip Macy 939b6d90eb7SKip Macy ifp->if_hwassist = ifp->if_capabilities = ifp->if_capenable = 0; 940b6d90eb7SKip Macy ifp->if_capabilities |= CXGB_CAP; 941b6d90eb7SKip Macy ifp->if_capenable |= CXGB_CAP_ENABLE; 942b6d90eb7SKip Macy ifp->if_hwassist |= (CSUM_TCP | CSUM_UDP | CSUM_IP | CSUM_TSO); 943ac3a6d9cSKip Macy /* 944ac3a6d9cSKip Macy * disable TSO on 4-port - it isn't supported by the firmware yet 945ac3a6d9cSKip Macy */ 946ac3a6d9cSKip Macy if (p->adapter->params.nports > 2) { 947ac3a6d9cSKip Macy ifp->if_capabilities &= ~(IFCAP_TSO4 | IFCAP_TSO6); 948ac3a6d9cSKip Macy ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_TSO6); 949ac3a6d9cSKip Macy ifp->if_hwassist &= ~CSUM_TSO; 950ac3a6d9cSKip Macy } 951b6d90eb7SKip Macy 952b6d90eb7SKip Macy ether_ifattach(ifp, p->hw_addr); 953a02573bcSKip Macy 954a02573bcSKip Macy ifp->if_transmit = cxgb_pcpu_transmit; 955ac3a6d9cSKip Macy /* 956ac3a6d9cSKip Macy * Only default to jumbo frames on 10GigE 957ac3a6d9cSKip Macy */ 958ac3a6d9cSKip Macy if (p->adapter->params.nports <= 2) 9594af83c8cSKip Macy ifp->if_mtu = ETHERMTU_JUMBO; 960b6d90eb7SKip Macy if ((err = cxgb_makedev(p)) != 0) { 961b6d90eb7SKip Macy printf("makedev failed %d\n", err); 962b6d90eb7SKip Macy return (err); 963b6d90eb7SKip Macy } 964b6d90eb7SKip Macy ifmedia_init(&p->media, IFM_IMASK, cxgb_media_change, 965b6d90eb7SKip Macy cxgb_media_status); 966b6d90eb7SKip Macy 9678e10660fSKip Macy if (!strcmp(p->phy.desc, "10GBASE-CX4")) { 968ef72318fSKip Macy media_flags = IFM_ETHER | IFM_10G_CX4 | IFM_FDX; 9698e10660fSKip Macy } else if (!strcmp(p->phy.desc, "10GBASE-SR")) { 970ef72318fSKip Macy media_flags = IFM_ETHER | IFM_10G_SR | IFM_FDX; 97119905d6dSKip Macy } else if (!strcmp(p->phy.desc, "10GBASE-R")) { 972ef72318fSKip Macy media_flags = IFM_ETHER | IFM_10G_LR | IFM_FDX; 9738e10660fSKip Macy } else if (!strcmp(p->phy.desc, "10/100/1000BASE-T")) { 974ef72318fSKip Macy ifmedia_add(&p->media, IFM_ETHER | IFM_10_T, 0, NULL); 975ef72318fSKip Macy ifmedia_add(&p->media, IFM_ETHER | IFM_10_T | IFM_FDX, 976ef72318fSKip Macy 0, NULL); 977ef72318fSKip Macy ifmedia_add(&p->media, IFM_ETHER | IFM_100_TX, 978ef72318fSKip Macy 0, NULL); 979ef72318fSKip Macy ifmedia_add(&p->media, IFM_ETHER | IFM_100_TX | IFM_FDX, 980ef72318fSKip Macy 0, NULL); 981ef72318fSKip Macy ifmedia_add(&p->media, IFM_ETHER | IFM_1000_T | IFM_FDX, 982ef72318fSKip Macy 0, NULL); 983ef72318fSKip Macy media_flags = 0; 98441509ecdSKip Macy } else if (!strcmp(p->phy.desc, "1000BASE-X")) { 98541509ecdSKip Macy /* 98641509ecdSKip Macy * XXX: This is not very accurate. Fix when common code 98741509ecdSKip Macy * returns more specific value - eg 1000BASE-SX, LX, etc. 98841509ecdSKip Macy */ 98941509ecdSKip Macy media_flags = IFM_ETHER | IFM_1000_SX | IFM_FDX; 990ef72318fSKip Macy } else { 9918e10660fSKip Macy printf("unsupported media type %s\n", p->phy.desc); 992b6d90eb7SKip Macy return (ENXIO); 993b6d90eb7SKip Macy } 994ef72318fSKip Macy if (media_flags) { 995b6d90eb7SKip Macy ifmedia_add(&p->media, media_flags, 0, NULL); 996b6d90eb7SKip Macy ifmedia_set(&p->media, media_flags); 997ef72318fSKip Macy } else { 998ef72318fSKip Macy ifmedia_add(&p->media, IFM_ETHER | IFM_AUTO, 0, NULL); 999ef72318fSKip Macy ifmedia_set(&p->media, IFM_ETHER | IFM_AUTO); 1000ef72318fSKip Macy } 1001ef72318fSKip Macy 100219905d6dSKip Macy /* Get the latest mac address, User can use a LAA */ 100319905d6dSKip Macy bcopy(IF_LLADDR(p->ifp), p->hw_addr, ETHER_ADDR_LEN); 1004ef72318fSKip Macy t3_sge_init_port(p); 1005ef027c52SKip Macy #if defined(LINK_ATTACH) 10068e10660fSKip Macy cxgb_link_start(p); 10078e10660fSKip Macy t3_link_changed(sc, p->port_id); 1008ef027c52SKip Macy #endif 1009b6d90eb7SKip Macy return (0); 1010b6d90eb7SKip Macy } 1011b6d90eb7SKip Macy 1012b6d90eb7SKip Macy static int 1013b6d90eb7SKip Macy cxgb_port_detach(device_t dev) 1014b6d90eb7SKip Macy { 1015b6d90eb7SKip Macy struct port_info *p; 1016b6d90eb7SKip Macy 1017b6d90eb7SKip Macy p = device_get_softc(dev); 1018d722cab4SKip Macy 1019d722cab4SKip Macy PORT_LOCK(p); 1020ef72318fSKip Macy if (p->ifp->if_drv_flags & IFF_DRV_RUNNING) 1021d722cab4SKip Macy cxgb_stop_locked(p); 1022d722cab4SKip Macy PORT_UNLOCK(p); 1023d722cab4SKip Macy 1024b6d90eb7SKip Macy ether_ifdetach(p->ifp); 10258090c9f5SKip Macy printf("waiting for callout to stop ..."); 10268090c9f5SKip Macy DELAY(1000000); 10278090c9f5SKip Macy printf("done\n"); 10287ac2e6c3SKip Macy /* 10297ac2e6c3SKip Macy * the lock may be acquired in ifdetach 10307ac2e6c3SKip Macy */ 10317ac2e6c3SKip Macy PORT_LOCK_DEINIT(p); 1032b6d90eb7SKip Macy if_free(p->ifp); 1033b6d90eb7SKip Macy 1034ef72318fSKip Macy if (p->port_cdev != NULL) 1035b6d90eb7SKip Macy destroy_dev(p->port_cdev); 1036b6d90eb7SKip Macy 1037b6d90eb7SKip Macy return (0); 1038b6d90eb7SKip Macy } 1039b6d90eb7SKip Macy 1040b6d90eb7SKip Macy void 1041b6d90eb7SKip Macy t3_fatal_err(struct adapter *sc) 1042b6d90eb7SKip Macy { 1043b6d90eb7SKip Macy u_int fw_status[4]; 1044b6d90eb7SKip Macy 10455c5df3daSKip Macy if (sc->flags & FULL_INIT_DONE) { 10465c5df3daSKip Macy t3_sge_stop(sc); 10475c5df3daSKip Macy t3_write_reg(sc, A_XGM_TX_CTRL, 0); 10485c5df3daSKip Macy t3_write_reg(sc, A_XGM_RX_CTRL, 0); 10495c5df3daSKip Macy t3_write_reg(sc, XGM_REG(A_XGM_TX_CTRL, 1), 0); 10505c5df3daSKip Macy t3_write_reg(sc, XGM_REG(A_XGM_RX_CTRL, 1), 0); 10515c5df3daSKip Macy t3_intr_disable(sc); 10525c5df3daSKip Macy } 1053b6d90eb7SKip Macy device_printf(sc->dev,"encountered fatal error, operation suspended\n"); 1054b6d90eb7SKip Macy if (!t3_cim_ctl_blk_read(sc, 0xa0, 4, fw_status)) 1055b6d90eb7SKip Macy device_printf(sc->dev, "FW_ status: 0x%x, 0x%x, 0x%x, 0x%x\n", 1056b6d90eb7SKip Macy fw_status[0], fw_status[1], fw_status[2], fw_status[3]); 1057b6d90eb7SKip Macy } 1058b6d90eb7SKip Macy 1059b6d90eb7SKip Macy int 1060b6d90eb7SKip Macy t3_os_find_pci_capability(adapter_t *sc, int cap) 1061b6d90eb7SKip Macy { 1062b6d90eb7SKip Macy device_t dev; 1063b6d90eb7SKip Macy struct pci_devinfo *dinfo; 1064b6d90eb7SKip Macy pcicfgregs *cfg; 1065b6d90eb7SKip Macy uint32_t status; 1066b6d90eb7SKip Macy uint8_t ptr; 1067b6d90eb7SKip Macy 1068b6d90eb7SKip Macy dev = sc->dev; 1069b6d90eb7SKip Macy dinfo = device_get_ivars(dev); 1070b6d90eb7SKip Macy cfg = &dinfo->cfg; 1071b6d90eb7SKip Macy 1072b6d90eb7SKip Macy status = pci_read_config(dev, PCIR_STATUS, 2); 1073b6d90eb7SKip Macy if (!(status & PCIM_STATUS_CAPPRESENT)) 1074b6d90eb7SKip Macy return (0); 1075b6d90eb7SKip Macy 1076b6d90eb7SKip Macy switch (cfg->hdrtype & PCIM_HDRTYPE) { 1077b6d90eb7SKip Macy case 0: 1078b6d90eb7SKip Macy case 1: 1079b6d90eb7SKip Macy ptr = PCIR_CAP_PTR; 1080b6d90eb7SKip Macy break; 1081b6d90eb7SKip Macy case 2: 1082b6d90eb7SKip Macy ptr = PCIR_CAP_PTR_2; 1083b6d90eb7SKip Macy break; 1084b6d90eb7SKip Macy default: 1085b6d90eb7SKip Macy return (0); 1086b6d90eb7SKip Macy break; 1087b6d90eb7SKip Macy } 1088b6d90eb7SKip Macy ptr = pci_read_config(dev, ptr, 1); 1089b6d90eb7SKip Macy 1090b6d90eb7SKip Macy while (ptr != 0) { 1091b6d90eb7SKip Macy if (pci_read_config(dev, ptr + PCICAP_ID, 1) == cap) 1092b6d90eb7SKip Macy return (ptr); 1093b6d90eb7SKip Macy ptr = pci_read_config(dev, ptr + PCICAP_NEXTPTR, 1); 1094b6d90eb7SKip Macy } 1095b6d90eb7SKip Macy 1096b6d90eb7SKip Macy return (0); 1097b6d90eb7SKip Macy } 1098b6d90eb7SKip Macy 1099b6d90eb7SKip Macy int 1100b6d90eb7SKip Macy t3_os_pci_save_state(struct adapter *sc) 1101b6d90eb7SKip Macy { 1102b6d90eb7SKip Macy device_t dev; 1103b6d90eb7SKip Macy struct pci_devinfo *dinfo; 1104b6d90eb7SKip Macy 1105b6d90eb7SKip Macy dev = sc->dev; 1106b6d90eb7SKip Macy dinfo = device_get_ivars(dev); 1107b6d90eb7SKip Macy 1108b6d90eb7SKip Macy pci_cfg_save(dev, dinfo, 0); 1109b6d90eb7SKip Macy return (0); 1110b6d90eb7SKip Macy } 1111b6d90eb7SKip Macy 1112b6d90eb7SKip Macy int 1113b6d90eb7SKip Macy t3_os_pci_restore_state(struct adapter *sc) 1114b6d90eb7SKip Macy { 1115b6d90eb7SKip Macy device_t dev; 1116b6d90eb7SKip Macy struct pci_devinfo *dinfo; 1117b6d90eb7SKip Macy 1118b6d90eb7SKip Macy dev = sc->dev; 1119b6d90eb7SKip Macy dinfo = device_get_ivars(dev); 1120b6d90eb7SKip Macy 1121b6d90eb7SKip Macy pci_cfg_restore(dev, dinfo); 1122b6d90eb7SKip Macy return (0); 1123b6d90eb7SKip Macy } 1124b6d90eb7SKip Macy 1125b6d90eb7SKip Macy /** 1126b6d90eb7SKip Macy * t3_os_link_changed - handle link status changes 1127b6d90eb7SKip Macy * @adapter: the adapter associated with the link change 1128b6d90eb7SKip Macy * @port_id: the port index whose limk status has changed 112919905d6dSKip Macy * @link_status: the new status of the link 1130b6d90eb7SKip Macy * @speed: the new speed setting 1131b6d90eb7SKip Macy * @duplex: the new duplex setting 1132b6d90eb7SKip Macy * @fc: the new flow-control setting 1133b6d90eb7SKip Macy * 1134b6d90eb7SKip Macy * This is the OS-dependent handler for link status changes. The OS 1135b6d90eb7SKip Macy * neutral handler takes care of most of the processing for these events, 1136b6d90eb7SKip Macy * then calls this handler for any OS-specific processing. 1137b6d90eb7SKip Macy */ 1138b6d90eb7SKip Macy void 1139b6d90eb7SKip Macy t3_os_link_changed(adapter_t *adapter, int port_id, int link_status, int speed, 1140b6d90eb7SKip Macy int duplex, int fc) 1141b6d90eb7SKip Macy { 1142b6d90eb7SKip Macy struct port_info *pi = &adapter->port[port_id]; 1143d722cab4SKip Macy struct cmac *mac = &adapter->port[port_id].mac; 1144b6d90eb7SKip Macy 1145d722cab4SKip Macy if (link_status) { 114619905d6dSKip Macy DELAY(10); 114719905d6dSKip Macy t3_mac_enable(mac, MAC_DIRECTION_RX | MAC_DIRECTION_TX); 114819905d6dSKip Macy /* Clear errors created by MAC enable */ 114919905d6dSKip Macy t3_set_reg_field(adapter, 115019905d6dSKip Macy A_XGM_STAT_CTRL + pi->mac.offset, 115119905d6dSKip Macy F_CLRSTATS, 1); 1152b6d90eb7SKip Macy if_link_state_change(pi->ifp, LINK_STATE_UP); 115319905d6dSKip Macy 1154d722cab4SKip Macy } else { 1155d722cab4SKip Macy pi->phy.ops->power_down(&pi->phy, 1); 1156d722cab4SKip Macy t3_mac_disable(mac, MAC_DIRECTION_RX); 1157d722cab4SKip Macy t3_link_start(&pi->phy, mac, &pi->link_config); 115819905d6dSKip Macy t3_mac_enable(mac, MAC_DIRECTION_RX | MAC_DIRECTION_TX); 11598e10660fSKip Macy if_link_state_change(pi->ifp, LINK_STATE_DOWN); 1160d722cab4SKip Macy } 1161b6d90eb7SKip Macy } 1162b6d90eb7SKip Macy 11639b4de886SKip Macy /** 11649b4de886SKip Macy * t3_os_phymod_changed - handle PHY module changes 11659b4de886SKip Macy * @phy: the PHY reporting the module change 11669b4de886SKip Macy * @mod_type: new module type 11679b4de886SKip Macy * 11689b4de886SKip Macy * This is the OS-dependent handler for PHY module changes. It is 11699b4de886SKip Macy * invoked when a PHY module is removed or inserted for any OS-specific 11709b4de886SKip Macy * processing. 11719b4de886SKip Macy */ 11729b4de886SKip Macy void t3_os_phymod_changed(struct adapter *adap, int port_id) 11739b4de886SKip Macy { 11749b4de886SKip Macy static const char *mod_str[] = { 11759b4de886SKip Macy NULL, "SR", "LR", "LRM", "TWINAX", "TWINAX", "unknown" 11769b4de886SKip Macy }; 11779b4de886SKip Macy 11789b4de886SKip Macy struct port_info *pi = &adap->port[port_id]; 11799b4de886SKip Macy 11809b4de886SKip Macy if (pi->phy.modtype == phy_modtype_none) 11819b4de886SKip Macy device_printf(adap->dev, "PHY module unplugged\n"); 11829b4de886SKip Macy else { 11839b4de886SKip Macy KASSERT(pi->phy.modtype < ARRAY_SIZE(mod_str), 11849b4de886SKip Macy ("invalid PHY module type %d", pi->phy.modtype)); 11859b4de886SKip Macy device_printf(adap->dev, "%s PHY module inserted\n", 11869b4de886SKip Macy mod_str[pi->phy.modtype]); 11879b4de886SKip Macy } 11889b4de886SKip Macy } 11899b4de886SKip Macy 1190b6d90eb7SKip Macy /* 1191b6d90eb7SKip Macy * Interrupt-context handler for external (PHY) interrupts. 1192b6d90eb7SKip Macy */ 1193b6d90eb7SKip Macy void 1194b6d90eb7SKip Macy t3_os_ext_intr_handler(adapter_t *sc) 1195b6d90eb7SKip Macy { 1196b6d90eb7SKip Macy if (cxgb_debug) 1197b6d90eb7SKip Macy printf("t3_os_ext_intr_handler\n"); 1198b6d90eb7SKip Macy /* 1199b6d90eb7SKip Macy * Schedule a task to handle external interrupts as they may be slow 1200b6d90eb7SKip Macy * and we use a mutex to protect MDIO registers. We disable PHY 1201b6d90eb7SKip Macy * interrupts in the meantime and let the task reenable them when 1202b6d90eb7SKip Macy * it's done. 1203b6d90eb7SKip Macy */ 1204d722cab4SKip Macy ADAPTER_LOCK(sc); 1205b6d90eb7SKip Macy if (sc->slow_intr_mask) { 1206b6d90eb7SKip Macy sc->slow_intr_mask &= ~F_T3DBG; 1207b6d90eb7SKip Macy t3_write_reg(sc, A_PL_INT_ENABLE0, sc->slow_intr_mask); 1208b6d90eb7SKip Macy taskqueue_enqueue(sc->tq, &sc->ext_intr_task); 1209b6d90eb7SKip Macy } 1210d722cab4SKip Macy ADAPTER_UNLOCK(sc); 1211b6d90eb7SKip Macy } 1212b6d90eb7SKip Macy 1213b6d90eb7SKip Macy void 1214b6d90eb7SKip Macy t3_os_set_hw_addr(adapter_t *adapter, int port_idx, u8 hw_addr[]) 1215b6d90eb7SKip Macy { 1216b6d90eb7SKip Macy 1217b6d90eb7SKip Macy /* 1218b6d90eb7SKip Macy * The ifnet might not be allocated before this gets called, 1219b6d90eb7SKip Macy * as this is called early on in attach by t3_prep_adapter 1220b6d90eb7SKip Macy * save the address off in the port structure 1221b6d90eb7SKip Macy */ 1222b6d90eb7SKip Macy if (cxgb_debug) 1223b6d90eb7SKip Macy printf("set_hw_addr on idx %d addr %6D\n", port_idx, hw_addr, ":"); 1224b6d90eb7SKip Macy bcopy(hw_addr, adapter->port[port_idx].hw_addr, ETHER_ADDR_LEN); 1225b6d90eb7SKip Macy } 1226b6d90eb7SKip Macy 1227b6d90eb7SKip Macy /** 1228b6d90eb7SKip Macy * link_start - enable a port 1229b6d90eb7SKip Macy * @p: the port to enable 1230b6d90eb7SKip Macy * 1231b6d90eb7SKip Macy * Performs the MAC and PHY actions needed to enable a port. 1232b6d90eb7SKip Macy */ 1233b6d90eb7SKip Macy static void 1234b6d90eb7SKip Macy cxgb_link_start(struct port_info *p) 1235b6d90eb7SKip Macy { 1236b6d90eb7SKip Macy struct ifnet *ifp; 1237b6d90eb7SKip Macy struct t3_rx_mode rm; 1238b6d90eb7SKip Macy struct cmac *mac = &p->mac; 12394af83c8cSKip Macy int mtu, hwtagging; 1240b6d90eb7SKip Macy 1241b6d90eb7SKip Macy ifp = p->ifp; 1242b6d90eb7SKip Macy 12434af83c8cSKip Macy bcopy(IF_LLADDR(ifp), p->hw_addr, ETHER_ADDR_LEN); 12444af83c8cSKip Macy 12454af83c8cSKip Macy mtu = ifp->if_mtu; 12464af83c8cSKip Macy if (ifp->if_capenable & IFCAP_VLAN_MTU) 12474af83c8cSKip Macy mtu += ETHER_VLAN_ENCAP_LEN; 12484af83c8cSKip Macy 12494af83c8cSKip Macy hwtagging = (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0; 12504af83c8cSKip Macy 1251b6d90eb7SKip Macy t3_init_rx_mode(&rm, p); 12527ac2e6c3SKip Macy if (!mac->multiport) 1253b6d90eb7SKip Macy t3_mac_reset(mac); 12544af83c8cSKip Macy t3_mac_set_mtu(mac, mtu); 12554af83c8cSKip Macy t3_set_vlan_accel(p->adapter, 1 << p->tx_chan, hwtagging); 1256b6d90eb7SKip Macy t3_mac_set_address(mac, 0, p->hw_addr); 1257b6d90eb7SKip Macy t3_mac_set_rx_mode(mac, &rm); 1258b6d90eb7SKip Macy t3_link_start(&p->phy, mac, &p->link_config); 1259b6d90eb7SKip Macy t3_mac_enable(mac, MAC_DIRECTION_RX | MAC_DIRECTION_TX); 1260b6d90eb7SKip Macy } 1261b6d90eb7SKip Macy 12628e10660fSKip Macy 12638e10660fSKip Macy static int 12648e10660fSKip Macy await_mgmt_replies(struct adapter *adap, unsigned long init_cnt, 12658e10660fSKip Macy unsigned long n) 12668e10660fSKip Macy { 12678e10660fSKip Macy int attempts = 5; 12688e10660fSKip Macy 12698e10660fSKip Macy while (adap->sge.qs[0].rspq.offload_pkts < init_cnt + n) { 12708e10660fSKip Macy if (!--attempts) 12718e10660fSKip Macy return (ETIMEDOUT); 12728e10660fSKip Macy t3_os_sleep(10); 12738e10660fSKip Macy } 12748e10660fSKip Macy return 0; 12758e10660fSKip Macy } 12768e10660fSKip Macy 12778e10660fSKip Macy static int 12788e10660fSKip Macy init_tp_parity(struct adapter *adap) 12798e10660fSKip Macy { 12808e10660fSKip Macy int i; 12818e10660fSKip Macy struct mbuf *m; 12828e10660fSKip Macy struct cpl_set_tcb_field *greq; 12838e10660fSKip Macy unsigned long cnt = adap->sge.qs[0].rspq.offload_pkts; 12848e10660fSKip Macy 12858e10660fSKip Macy t3_tp_set_offload_mode(adap, 1); 12868e10660fSKip Macy 12878e10660fSKip Macy for (i = 0; i < 16; i++) { 12888e10660fSKip Macy struct cpl_smt_write_req *req; 12898e10660fSKip Macy 12908e10660fSKip Macy m = m_gethdr(M_WAITOK, MT_DATA); 12918e10660fSKip Macy req = mtod(m, struct cpl_smt_write_req *); 12928e10660fSKip Macy m->m_len = m->m_pkthdr.len = sizeof(*req); 12938e10660fSKip Macy memset(req, 0, sizeof(*req)); 12948e10660fSKip Macy req->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD)); 12958e10660fSKip Macy OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_SMT_WRITE_REQ, i)); 12968e10660fSKip Macy req->iff = i; 12978e10660fSKip Macy t3_mgmt_tx(adap, m); 12988e10660fSKip Macy } 12998e10660fSKip Macy 13008e10660fSKip Macy for (i = 0; i < 2048; i++) { 13018e10660fSKip Macy struct cpl_l2t_write_req *req; 13028e10660fSKip Macy 13038e10660fSKip Macy m = m_gethdr(M_WAITOK, MT_DATA); 13048e10660fSKip Macy req = mtod(m, struct cpl_l2t_write_req *); 13058e10660fSKip Macy m->m_len = m->m_pkthdr.len = sizeof(*req); 13068e10660fSKip Macy memset(req, 0, sizeof(*req)); 13078e10660fSKip Macy req->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD)); 13088e10660fSKip Macy OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_L2T_WRITE_REQ, i)); 13098e10660fSKip Macy req->params = htonl(V_L2T_W_IDX(i)); 13108e10660fSKip Macy t3_mgmt_tx(adap, m); 13118e10660fSKip Macy } 13128e10660fSKip Macy 13138e10660fSKip Macy for (i = 0; i < 2048; i++) { 13148e10660fSKip Macy struct cpl_rte_write_req *req; 13158e10660fSKip Macy 13168e10660fSKip Macy m = m_gethdr(M_WAITOK, MT_DATA); 13178e10660fSKip Macy req = mtod(m, struct cpl_rte_write_req *); 13188e10660fSKip Macy m->m_len = m->m_pkthdr.len = sizeof(*req); 13198e10660fSKip Macy memset(req, 0, sizeof(*req)); 13208e10660fSKip Macy req->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD)); 13218e10660fSKip Macy OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_RTE_WRITE_REQ, i)); 13228e10660fSKip Macy req->l2t_idx = htonl(V_L2T_W_IDX(i)); 13238e10660fSKip Macy t3_mgmt_tx(adap, m); 13248e10660fSKip Macy } 13258e10660fSKip Macy 13268e10660fSKip Macy m = m_gethdr(M_WAITOK, MT_DATA); 13278e10660fSKip Macy greq = mtod(m, struct cpl_set_tcb_field *); 13288e10660fSKip Macy m->m_len = m->m_pkthdr.len = sizeof(*greq); 13298e10660fSKip Macy memset(greq, 0, sizeof(*greq)); 13308e10660fSKip Macy greq->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD)); 13318e10660fSKip Macy OPCODE_TID(greq) = htonl(MK_OPCODE_TID(CPL_SET_TCB_FIELD, 0)); 13328e10660fSKip Macy greq->mask = htobe64(1); 13338e10660fSKip Macy t3_mgmt_tx(adap, m); 13348e10660fSKip Macy 13358e10660fSKip Macy i = await_mgmt_replies(adap, cnt, 16 + 2048 + 2048 + 1); 13368e10660fSKip Macy t3_tp_set_offload_mode(adap, 0); 13378e10660fSKip Macy return (i); 13388e10660fSKip Macy } 13398e10660fSKip Macy 1340b6d90eb7SKip Macy /** 1341b6d90eb7SKip Macy * setup_rss - configure Receive Side Steering (per-queue connection demux) 1342b6d90eb7SKip Macy * @adap: the adapter 1343b6d90eb7SKip Macy * 1344b6d90eb7SKip Macy * Sets up RSS to distribute packets to multiple receive queues. We 1345b6d90eb7SKip Macy * configure the RSS CPU lookup table to distribute to the number of HW 1346b6d90eb7SKip Macy * receive queues, and the response queue lookup table to narrow that 1347b6d90eb7SKip Macy * down to the response queues actually configured for each port. 1348b6d90eb7SKip Macy * We always configure the RSS mapping for two ports since the mapping 1349b6d90eb7SKip Macy * table has plenty of entries. 1350b6d90eb7SKip Macy */ 1351b6d90eb7SKip Macy static void 1352b6d90eb7SKip Macy setup_rss(adapter_t *adap) 1353b6d90eb7SKip Macy { 1354b6d90eb7SKip Macy int i; 1355ac3a6d9cSKip Macy u_int nq[2]; 1356b6d90eb7SKip Macy uint8_t cpus[SGE_QSETS + 1]; 1357b6d90eb7SKip Macy uint16_t rspq_map[RSS_TABLE_SIZE]; 13585c5df3daSKip Macy 1359b6d90eb7SKip Macy for (i = 0; i < SGE_QSETS; ++i) 1360b6d90eb7SKip Macy cpus[i] = i; 1361b6d90eb7SKip Macy cpus[SGE_QSETS] = 0xff; 1362b6d90eb7SKip Macy 13637ac2e6c3SKip Macy nq[0] = nq[1] = 0; 13647ac2e6c3SKip Macy for_each_port(adap, i) { 13657ac2e6c3SKip Macy const struct port_info *pi = adap2pinfo(adap, i); 13667ac2e6c3SKip Macy 13677ac2e6c3SKip Macy nq[pi->tx_chan] += pi->nqsets; 13687ac2e6c3SKip Macy } 1369b6d90eb7SKip Macy for (i = 0; i < RSS_TABLE_SIZE / 2; ++i) { 13708e10660fSKip Macy rspq_map[i] = nq[0] ? i % nq[0] : 0; 13718e10660fSKip Macy rspq_map[i + RSS_TABLE_SIZE / 2] = nq[1] ? i % nq[1] + nq[0] : 0; 1372b6d90eb7SKip Macy } 1373ac3a6d9cSKip Macy /* Calculate the reverse RSS map table */ 1374ac3a6d9cSKip Macy for (i = 0; i < RSS_TABLE_SIZE; ++i) 1375ac3a6d9cSKip Macy if (adap->rrss_map[rspq_map[i]] == 0xff) 1376ac3a6d9cSKip Macy adap->rrss_map[rspq_map[i]] = i; 1377b6d90eb7SKip Macy 1378b6d90eb7SKip Macy t3_config_rss(adap, F_RQFEEDBACKENABLE | F_TNLLKPEN | F_TNLMAPEN | 1379ac3a6d9cSKip Macy F_TNLPRTEN | F_TNL2TUPEN | F_TNL4TUPEN | F_OFDMAPEN | 13808e10660fSKip Macy F_RRCPLMAPEN | V_RRCPLCPUSIZE(6) | F_HASHTOEPLITZ, 13818e10660fSKip Macy cpus, rspq_map); 1382ac3a6d9cSKip Macy 1383b6d90eb7SKip Macy } 1384b6d90eb7SKip Macy 1385d722cab4SKip Macy /* 1386d722cab4SKip Macy * Sends an mbuf to an offload queue driver 1387d722cab4SKip Macy * after dealing with any active network taps. 1388d722cab4SKip Macy */ 1389d722cab4SKip Macy static inline int 13903e96c7e7SKip Macy offload_tx(struct t3cdev *tdev, struct mbuf *m) 1391d722cab4SKip Macy { 1392d722cab4SKip Macy int ret; 1393d722cab4SKip Macy 1394d722cab4SKip Macy ret = t3_offload_tx(tdev, m); 1395ef72318fSKip Macy return (ret); 1396d722cab4SKip Macy } 1397d722cab4SKip Macy 1398d722cab4SKip Macy static int 1399d722cab4SKip Macy write_smt_entry(struct adapter *adapter, int idx) 1400d722cab4SKip Macy { 1401d722cab4SKip Macy struct port_info *pi = &adapter->port[idx]; 1402d722cab4SKip Macy struct cpl_smt_write_req *req; 1403d722cab4SKip Macy struct mbuf *m; 1404d722cab4SKip Macy 1405d722cab4SKip Macy if ((m = m_gethdr(M_NOWAIT, MT_DATA)) == NULL) 1406d722cab4SKip Macy return (ENOMEM); 1407d722cab4SKip Macy 1408d722cab4SKip Macy req = mtod(m, struct cpl_smt_write_req *); 14098090c9f5SKip Macy m->m_pkthdr.len = m->m_len = sizeof(struct cpl_smt_write_req); 14108090c9f5SKip Macy 1411d722cab4SKip Macy req->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD)); 1412d722cab4SKip Macy OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_SMT_WRITE_REQ, idx)); 1413d722cab4SKip Macy req->mtu_idx = NMTUS - 1; /* should be 0 but there's a T3 bug */ 1414d722cab4SKip Macy req->iff = idx; 1415d722cab4SKip Macy memset(req->src_mac1, 0, sizeof(req->src_mac1)); 1416d722cab4SKip Macy memcpy(req->src_mac0, pi->hw_addr, ETHER_ADDR_LEN); 1417d722cab4SKip Macy 1418d722cab4SKip Macy m_set_priority(m, 1); 1419d722cab4SKip Macy 1420d722cab4SKip Macy offload_tx(&adapter->tdev, m); 1421d722cab4SKip Macy 1422d722cab4SKip Macy return (0); 1423d722cab4SKip Macy } 1424d722cab4SKip Macy 1425d722cab4SKip Macy static int 1426d722cab4SKip Macy init_smt(struct adapter *adapter) 1427d722cab4SKip Macy { 1428d722cab4SKip Macy int i; 1429d722cab4SKip Macy 1430d722cab4SKip Macy for_each_port(adapter, i) 1431d722cab4SKip Macy write_smt_entry(adapter, i); 1432d722cab4SKip Macy return 0; 1433d722cab4SKip Macy } 1434d722cab4SKip Macy 1435d722cab4SKip Macy static void 1436d722cab4SKip Macy init_port_mtus(adapter_t *adapter) 1437d722cab4SKip Macy { 1438d722cab4SKip Macy unsigned int mtus = adapter->port[0].ifp->if_mtu; 1439d722cab4SKip Macy 1440d722cab4SKip Macy if (adapter->port[1].ifp) 1441d722cab4SKip Macy mtus |= adapter->port[1].ifp->if_mtu << 16; 1442d722cab4SKip Macy t3_write_reg(adapter, A_TP_MTU_PORT_TABLE, mtus); 1443d722cab4SKip Macy } 1444d722cab4SKip Macy 1445b6d90eb7SKip Macy static void 1446b6d90eb7SKip Macy send_pktsched_cmd(struct adapter *adap, int sched, int qidx, int lo, 1447b6d90eb7SKip Macy int hi, int port) 1448b6d90eb7SKip Macy { 1449b6d90eb7SKip Macy struct mbuf *m; 1450b6d90eb7SKip Macy struct mngt_pktsched_wr *req; 1451b6d90eb7SKip Macy 1452ac3a6d9cSKip Macy m = m_gethdr(M_DONTWAIT, MT_DATA); 145320fe52b8SKip Macy if (m) { 1454d722cab4SKip Macy req = mtod(m, struct mngt_pktsched_wr *); 1455b6d90eb7SKip Macy req->wr_hi = htonl(V_WR_OP(FW_WROPCODE_MNGT)); 1456b6d90eb7SKip Macy req->mngt_opcode = FW_MNGTOPCODE_PKTSCHED_SET; 1457b6d90eb7SKip Macy req->sched = sched; 1458b6d90eb7SKip Macy req->idx = qidx; 1459b6d90eb7SKip Macy req->min = lo; 1460b6d90eb7SKip Macy req->max = hi; 1461b6d90eb7SKip Macy req->binding = port; 1462b6d90eb7SKip Macy m->m_len = m->m_pkthdr.len = sizeof(*req); 1463b6d90eb7SKip Macy t3_mgmt_tx(adap, m); 1464b6d90eb7SKip Macy } 146520fe52b8SKip Macy } 1466b6d90eb7SKip Macy 1467b6d90eb7SKip Macy static void 1468b6d90eb7SKip Macy bind_qsets(adapter_t *sc) 1469b6d90eb7SKip Macy { 1470b6d90eb7SKip Macy int i, j; 1471b6d90eb7SKip Macy 14728090c9f5SKip Macy cxgb_pcpu_startup_threads(sc); 1473b6d90eb7SKip Macy for (i = 0; i < (sc)->params.nports; ++i) { 1474b6d90eb7SKip Macy const struct port_info *pi = adap2pinfo(sc, i); 1475b6d90eb7SKip Macy 14765c5df3daSKip Macy for (j = 0; j < pi->nqsets; ++j) { 1477b6d90eb7SKip Macy send_pktsched_cmd(sc, 1, pi->first_qset + j, -1, 14785c5df3daSKip Macy -1, pi->tx_chan); 14795c5df3daSKip Macy 14805c5df3daSKip Macy } 1481b6d90eb7SKip Macy } 1482b6d90eb7SKip Macy } 1483b6d90eb7SKip Macy 1484ac3a6d9cSKip Macy static void 1485ac3a6d9cSKip Macy update_tpeeprom(struct adapter *adap) 1486ac3a6d9cSKip Macy { 14872de1fa86SKip Macy #ifdef FIRMWARE_LATEST 1488ac3a6d9cSKip Macy const struct firmware *tpeeprom; 14892de1fa86SKip Macy #else 14902de1fa86SKip Macy struct firmware *tpeeprom; 14912de1fa86SKip Macy #endif 14922de1fa86SKip Macy 1493ac3a6d9cSKip Macy uint32_t version; 1494ac3a6d9cSKip Macy unsigned int major, minor; 1495ac3a6d9cSKip Macy int ret, len; 1496ac3a6d9cSKip Macy char rev; 1497ac3a6d9cSKip Macy 1498ac3a6d9cSKip Macy t3_seeprom_read(adap, TP_SRAM_OFFSET, &version); 1499ac3a6d9cSKip Macy 1500ac3a6d9cSKip Macy major = G_TP_VERSION_MAJOR(version); 1501ac3a6d9cSKip Macy minor = G_TP_VERSION_MINOR(version); 1502ac3a6d9cSKip Macy if (major == TP_VERSION_MAJOR && minor == TP_VERSION_MINOR) 1503ac3a6d9cSKip Macy return; 1504ac3a6d9cSKip Macy 1505ac3a6d9cSKip Macy rev = t3rev2char(adap); 1506ac3a6d9cSKip Macy 150764a37133SKip Macy tpeeprom = firmware_get(TPEEPROM_NAME); 1508ac3a6d9cSKip Macy if (tpeeprom == NULL) { 1509ac3a6d9cSKip Macy device_printf(adap->dev, "could not load TP EEPROM: unable to load %s\n", 151064a37133SKip Macy TPEEPROM_NAME); 1511ac3a6d9cSKip Macy return; 1512ac3a6d9cSKip Macy } 1513ac3a6d9cSKip Macy 1514ac3a6d9cSKip Macy len = tpeeprom->datasize - 4; 1515ac3a6d9cSKip Macy 1516ac3a6d9cSKip Macy ret = t3_check_tpsram(adap, tpeeprom->data, tpeeprom->datasize); 1517ac3a6d9cSKip Macy if (ret) 1518ac3a6d9cSKip Macy goto release_tpeeprom; 1519ac3a6d9cSKip Macy 1520ac3a6d9cSKip Macy if (len != TP_SRAM_LEN) { 152164a37133SKip Macy device_printf(adap->dev, "%s length is wrong len=%d expected=%d\n", TPEEPROM_NAME, len, TP_SRAM_LEN); 1522ac3a6d9cSKip Macy return; 1523ac3a6d9cSKip Macy } 1524ac3a6d9cSKip Macy 1525ac3a6d9cSKip Macy ret = set_eeprom(&adap->port[0], tpeeprom->data, tpeeprom->datasize, 1526ac3a6d9cSKip Macy TP_SRAM_OFFSET); 1527ac3a6d9cSKip Macy 1528ac3a6d9cSKip Macy if (!ret) { 1529ac3a6d9cSKip Macy device_printf(adap->dev, 1530ac3a6d9cSKip Macy "Protocol SRAM image updated in EEPROM to %d.%d.%d\n", 1531ac3a6d9cSKip Macy TP_VERSION_MAJOR, TP_VERSION_MINOR, TP_VERSION_MICRO); 1532ac3a6d9cSKip Macy } else 1533ac3a6d9cSKip Macy device_printf(adap->dev, "Protocol SRAM image update in EEPROM failed\n"); 1534ac3a6d9cSKip Macy 1535ac3a6d9cSKip Macy release_tpeeprom: 1536ac3a6d9cSKip Macy firmware_put(tpeeprom, FIRMWARE_UNLOAD); 1537ac3a6d9cSKip Macy 1538ac3a6d9cSKip Macy return; 1539ac3a6d9cSKip Macy } 1540ac3a6d9cSKip Macy 1541ac3a6d9cSKip Macy static int 1542ac3a6d9cSKip Macy update_tpsram(struct adapter *adap) 1543ac3a6d9cSKip Macy { 15442de1fa86SKip Macy #ifdef FIRMWARE_LATEST 1545ac3a6d9cSKip Macy const struct firmware *tpsram; 15462de1fa86SKip Macy #else 15472de1fa86SKip Macy struct firmware *tpsram; 15482de1fa86SKip Macy #endif 1549ac3a6d9cSKip Macy int ret; 1550ac3a6d9cSKip Macy char rev; 1551ac3a6d9cSKip Macy 1552ac3a6d9cSKip Macy rev = t3rev2char(adap); 1553ac3a6d9cSKip Macy if (!rev) 1554ac3a6d9cSKip Macy return 0; 1555ac3a6d9cSKip Macy 1556ac3a6d9cSKip Macy update_tpeeprom(adap); 1557ac3a6d9cSKip Macy 155864a37133SKip Macy tpsram = firmware_get(TPSRAM_NAME); 1559ac3a6d9cSKip Macy if (tpsram == NULL){ 156064a37133SKip Macy device_printf(adap->dev, "could not load TP SRAM\n"); 1561ac3a6d9cSKip Macy return (EINVAL); 1562ac3a6d9cSKip Macy } else 156364a37133SKip Macy device_printf(adap->dev, "updating TP SRAM\n"); 1564ac3a6d9cSKip Macy 1565ac3a6d9cSKip Macy ret = t3_check_tpsram(adap, tpsram->data, tpsram->datasize); 1566ac3a6d9cSKip Macy if (ret) 1567ac3a6d9cSKip Macy goto release_tpsram; 1568ac3a6d9cSKip Macy 1569ac3a6d9cSKip Macy ret = t3_set_proto_sram(adap, tpsram->data); 1570ac3a6d9cSKip Macy if (ret) 1571ac3a6d9cSKip Macy device_printf(adap->dev, "loading protocol SRAM failed\n"); 1572ac3a6d9cSKip Macy 1573ac3a6d9cSKip Macy release_tpsram: 1574ac3a6d9cSKip Macy firmware_put(tpsram, FIRMWARE_UNLOAD); 1575ac3a6d9cSKip Macy 1576ac3a6d9cSKip Macy return ret; 1577ac3a6d9cSKip Macy } 1578ac3a6d9cSKip Macy 1579d722cab4SKip Macy /** 1580d722cab4SKip Macy * cxgb_up - enable the adapter 1581d722cab4SKip Macy * @adap: adapter being enabled 1582d722cab4SKip Macy * 1583d722cab4SKip Macy * Called when the first port is enabled, this function performs the 1584d722cab4SKip Macy * actions necessary to make an adapter operational, such as completing 1585d722cab4SKip Macy * the initialization of HW modules, and enabling interrupts. 1586d722cab4SKip Macy * 1587d722cab4SKip Macy */ 1588d722cab4SKip Macy static int 1589d722cab4SKip Macy cxgb_up(struct adapter *sc) 1590d722cab4SKip Macy { 1591d722cab4SKip Macy int err = 0; 1592d722cab4SKip Macy 1593d722cab4SKip Macy if ((sc->flags & FULL_INIT_DONE) == 0) { 1594d722cab4SKip Macy 1595d722cab4SKip Macy if ((sc->flags & FW_UPTODATE) == 0) 1596ac3a6d9cSKip Macy if ((err = upgrade_fw(sc))) 1597d722cab4SKip Macy goto out; 1598ac3a6d9cSKip Macy if ((sc->flags & TPS_UPTODATE) == 0) 1599ac3a6d9cSKip Macy if ((err = update_tpsram(sc))) 1600ac3a6d9cSKip Macy goto out; 1601d722cab4SKip Macy err = t3_init_hw(sc, 0); 1602d722cab4SKip Macy if (err) 1603d722cab4SKip Macy goto out; 1604d722cab4SKip Macy 16058e10660fSKip Macy t3_set_reg_field(sc, A_TP_PARA_REG5, 0, F_RXDDPOFFINIT); 1606d722cab4SKip Macy t3_write_reg(sc, A_ULPRX_TDDP_PSZ, V_HPZ0(PAGE_SHIFT - 12)); 1607d722cab4SKip Macy 1608d722cab4SKip Macy err = setup_sge_qsets(sc); 1609d722cab4SKip Macy if (err) 1610d722cab4SKip Macy goto out; 1611d722cab4SKip Macy 1612d722cab4SKip Macy setup_rss(sc); 16138090c9f5SKip Macy t3_add_configured_sysctls(sc); 1614d722cab4SKip Macy sc->flags |= FULL_INIT_DONE; 1615d722cab4SKip Macy } 1616d722cab4SKip Macy 1617d722cab4SKip Macy t3_intr_clear(sc); 1618d722cab4SKip Macy 1619d722cab4SKip Macy /* If it's MSI or INTx, allocate a single interrupt for everything */ 1620d722cab4SKip Macy if ((sc->flags & USING_MSIX) == 0) { 1621d722cab4SKip Macy if ((sc->irq_res = bus_alloc_resource_any(sc->dev, SYS_RES_IRQ, 1622d722cab4SKip Macy &sc->irq_rid, RF_SHAREABLE | RF_ACTIVE)) == NULL) { 16237ac2e6c3SKip Macy device_printf(sc->dev, "Cannot allocate interrupt rid=%d\n", 16247ac2e6c3SKip Macy sc->irq_rid); 1625d722cab4SKip Macy err = EINVAL; 1626d722cab4SKip Macy goto out; 1627d722cab4SKip Macy } 1628d722cab4SKip Macy device_printf(sc->dev, "allocated irq_res=%p\n", sc->irq_res); 1629d722cab4SKip Macy 1630d722cab4SKip Macy if (bus_setup_intr(sc->dev, sc->irq_res, INTR_MPSAFE|INTR_TYPE_NET, 1631d722cab4SKip Macy #ifdef INTR_FILTERS 1632d722cab4SKip Macy NULL, 1633d722cab4SKip Macy #endif 1634d722cab4SKip Macy sc->cxgb_intr, sc, &sc->intr_tag)) { 1635d722cab4SKip Macy device_printf(sc->dev, "Cannot set up interrupt\n"); 1636d722cab4SKip Macy err = EINVAL; 1637d722cab4SKip Macy goto irq_err; 1638d722cab4SKip Macy } 1639d722cab4SKip Macy } else { 1640d722cab4SKip Macy cxgb_setup_msix(sc, sc->msi_count); 1641d722cab4SKip Macy } 1642d722cab4SKip Macy 1643d722cab4SKip Macy t3_sge_start(sc); 1644d722cab4SKip Macy t3_intr_enable(sc); 1645d722cab4SKip Macy 16468e10660fSKip Macy if (sc->params.rev >= T3_REV_C && !(sc->flags & TP_PARITY_INIT) && 16478e10660fSKip Macy is_offload(sc) && init_tp_parity(sc) == 0) 16488e10660fSKip Macy sc->flags |= TP_PARITY_INIT; 16498e10660fSKip Macy 16508e10660fSKip Macy if (sc->flags & TP_PARITY_INIT) { 16518e10660fSKip Macy t3_write_reg(sc, A_TP_INT_CAUSE, 16528e10660fSKip Macy F_CMCACHEPERR | F_ARPLUTPERR); 16538e10660fSKip Macy t3_write_reg(sc, A_TP_INT_ENABLE, 0x7fbfffff); 16548e10660fSKip Macy } 16558e10660fSKip Macy 16568e10660fSKip Macy 16575c5df3daSKip Macy if (!(sc->flags & QUEUES_BOUND)) { 1658d722cab4SKip Macy bind_qsets(sc); 1659d722cab4SKip Macy sc->flags |= QUEUES_BOUND; 1660ac3a6d9cSKip Macy } 1661d722cab4SKip Macy out: 1662d722cab4SKip Macy return (err); 1663d722cab4SKip Macy irq_err: 1664d722cab4SKip Macy CH_ERR(sc, "request_irq failed, err %d\n", err); 1665d722cab4SKip Macy goto out; 1666d722cab4SKip Macy } 1667d722cab4SKip Macy 1668d722cab4SKip Macy 1669d722cab4SKip Macy /* 1670d722cab4SKip Macy * Release resources when all the ports and offloading have been stopped. 1671d722cab4SKip Macy */ 1672d722cab4SKip Macy static void 1673bb38cd2fSKip Macy cxgb_down_locked(struct adapter *sc) 1674d722cab4SKip Macy { 1675d722cab4SKip Macy 1676d722cab4SKip Macy t3_sge_stop(sc); 1677d722cab4SKip Macy t3_intr_disable(sc); 1678d722cab4SKip Macy 1679d722cab4SKip Macy if (sc->intr_tag != NULL) { 1680d722cab4SKip Macy bus_teardown_intr(sc->dev, sc->irq_res, sc->intr_tag); 1681d722cab4SKip Macy sc->intr_tag = NULL; 1682d722cab4SKip Macy } 1683d722cab4SKip Macy if (sc->irq_res != NULL) { 1684d722cab4SKip Macy device_printf(sc->dev, "de-allocating interrupt irq_rid=%d irq_res=%p\n", 1685d722cab4SKip Macy sc->irq_rid, sc->irq_res); 1686d722cab4SKip Macy bus_release_resource(sc->dev, SYS_RES_IRQ, sc->irq_rid, 1687d722cab4SKip Macy sc->irq_res); 1688d722cab4SKip Macy sc->irq_res = NULL; 1689d722cab4SKip Macy } 1690d722cab4SKip Macy 1691ef72318fSKip Macy if (sc->flags & USING_MSIX) 1692ef72318fSKip Macy cxgb_teardown_msix(sc); 1693ef72318fSKip Macy 16948090c9f5SKip Macy callout_stop(&sc->cxgb_tick_ch); 16958090c9f5SKip Macy callout_stop(&sc->sge_timer_ch); 1696bb38cd2fSKip Macy callout_drain(&sc->cxgb_tick_ch); 1697d722cab4SKip Macy callout_drain(&sc->sge_timer_ch); 1698bb38cd2fSKip Macy 16997ac2e6c3SKip Macy if (sc->tq != NULL) { 17008e10660fSKip Macy printf("draining slow intr\n"); 17018e10660fSKip Macy 1702d722cab4SKip Macy taskqueue_drain(sc->tq, &sc->slow_intr_task); 17038e10660fSKip Macy printf("draining ext intr\n"); 17048e10660fSKip Macy taskqueue_drain(sc->tq, &sc->ext_intr_task); 17058e10660fSKip Macy printf("draining tick task\n"); 17068e10660fSKip Macy taskqueue_drain(sc->tq, &sc->tick_task); 17077ac2e6c3SKip Macy } 17088e10660fSKip Macy ADAPTER_UNLOCK(sc); 1709d722cab4SKip Macy } 1710d722cab4SKip Macy 1711d722cab4SKip Macy static int 1712d722cab4SKip Macy offload_open(struct port_info *pi) 1713d722cab4SKip Macy { 1714d722cab4SKip Macy struct adapter *adapter = pi->adapter; 17158090c9f5SKip Macy struct t3cdev *tdev = &adapter->tdev; 1716af9b081cSKip Macy 1717d722cab4SKip Macy int adap_up = adapter->open_device_map & PORT_MASK; 1718d722cab4SKip Macy int err = 0; 1719d722cab4SKip Macy 1720d722cab4SKip Macy if (atomic_cmpset_int(&adapter->open_device_map, 17218090c9f5SKip Macy (adapter->open_device_map & ~(1<<OFFLOAD_DEVMAP_BIT)), 17228090c9f5SKip Macy (adapter->open_device_map | (1<<OFFLOAD_DEVMAP_BIT))) == 0) 1723d722cab4SKip Macy return (0); 1724d722cab4SKip Macy 17258090c9f5SKip Macy if (!isset(&adapter->open_device_map, OFFLOAD_DEVMAP_BIT)) 1726af9b081cSKip Macy printf("offload_open: DEVMAP_BIT did not get set 0x%x\n", 1727af9b081cSKip Macy adapter->open_device_map); 1728d722cab4SKip Macy ADAPTER_LOCK(pi->adapter); 1729d722cab4SKip Macy if (!adap_up) 1730d722cab4SKip Macy err = cxgb_up(adapter); 1731d722cab4SKip Macy ADAPTER_UNLOCK(pi->adapter); 1732ac3a6d9cSKip Macy if (err) 1733d722cab4SKip Macy return (err); 1734d722cab4SKip Macy 1735d722cab4SKip Macy t3_tp_set_offload_mode(adapter, 1); 17368090c9f5SKip Macy tdev->lldev = pi->ifp; 1737d722cab4SKip Macy 1738d722cab4SKip Macy init_port_mtus(adapter); 1739d722cab4SKip Macy t3_load_mtus(adapter, adapter->params.mtus, adapter->params.a_wnd, 1740d722cab4SKip Macy adapter->params.b_wnd, 1741d722cab4SKip Macy adapter->params.rev == 0 ? 1742d722cab4SKip Macy adapter->port[0].ifp->if_mtu : 0xffff); 1743d722cab4SKip Macy init_smt(adapter); 1744ed0fb18dSKip Macy /* Call back all registered clients */ 1745ed0fb18dSKip Macy cxgb_add_clients(tdev); 1746ed0fb18dSKip Macy 1747d722cab4SKip Macy /* restore them in case the offload module has changed them */ 1748d722cab4SKip Macy if (err) { 1749d722cab4SKip Macy t3_tp_set_offload_mode(adapter, 0); 1750d722cab4SKip Macy clrbit(&adapter->open_device_map, OFFLOAD_DEVMAP_BIT); 1751d722cab4SKip Macy cxgb_set_dummy_ops(tdev); 1752d722cab4SKip Macy } 1753d722cab4SKip Macy return (err); 1754d722cab4SKip Macy } 17558090c9f5SKip Macy 1756d722cab4SKip Macy static int 17578090c9f5SKip Macy offload_close(struct t3cdev *tdev) 1758d722cab4SKip Macy { 1759d722cab4SKip Macy struct adapter *adapter = tdev2adap(tdev); 1760d722cab4SKip Macy 17618e10660fSKip Macy if (!isset(&adapter->open_device_map, OFFLOAD_DEVMAP_BIT)) 1762ef72318fSKip Macy return (0); 1763d722cab4SKip Macy 1764ed0fb18dSKip Macy /* Call back all registered clients */ 1765ed0fb18dSKip Macy cxgb_remove_clients(tdev); 1766ed0fb18dSKip Macy 1767d722cab4SKip Macy tdev->lldev = NULL; 1768d722cab4SKip Macy cxgb_set_dummy_ops(tdev); 1769d722cab4SKip Macy t3_tp_set_offload_mode(adapter, 0); 1770d722cab4SKip Macy clrbit(&adapter->open_device_map, OFFLOAD_DEVMAP_BIT); 1771d722cab4SKip Macy 17728090c9f5SKip Macy ADAPTER_LOCK(adapter); 1773d722cab4SKip Macy if (!adapter->open_device_map) 17748090c9f5SKip Macy cxgb_down_locked(adapter); 17758090c9f5SKip Macy else 17768090c9f5SKip Macy ADAPTER_UNLOCK(adapter); 1777ef72318fSKip Macy return (0); 1778d722cab4SKip Macy } 17798090c9f5SKip Macy 1780d722cab4SKip Macy 1781b6d90eb7SKip Macy static void 1782b6d90eb7SKip Macy cxgb_init(void *arg) 1783b6d90eb7SKip Macy { 1784b6d90eb7SKip Macy struct port_info *p = arg; 1785b6d90eb7SKip Macy 1786b6d90eb7SKip Macy PORT_LOCK(p); 1787b6d90eb7SKip Macy cxgb_init_locked(p); 1788b6d90eb7SKip Macy PORT_UNLOCK(p); 1789b6d90eb7SKip Macy } 1790b6d90eb7SKip Macy 1791b6d90eb7SKip Macy static void 1792b6d90eb7SKip Macy cxgb_init_locked(struct port_info *p) 1793b6d90eb7SKip Macy { 1794b6d90eb7SKip Macy struct ifnet *ifp; 1795b6d90eb7SKip Macy adapter_t *sc = p->adapter; 1796d722cab4SKip Macy int err; 1797b6d90eb7SKip Macy 1798bb38cd2fSKip Macy PORT_LOCK_ASSERT_OWNED(p); 1799b6d90eb7SKip Macy ifp = p->ifp; 1800d722cab4SKip Macy 1801d722cab4SKip Macy ADAPTER_LOCK(p->adapter); 1802ac3a6d9cSKip Macy if ((sc->open_device_map == 0) && (err = cxgb_up(sc))) { 1803d722cab4SKip Macy ADAPTER_UNLOCK(p->adapter); 1804d722cab4SKip Macy cxgb_stop_locked(p); 1805b6d90eb7SKip Macy return; 1806b6d90eb7SKip Macy } 1807bb38cd2fSKip Macy if (p->adapter->open_device_map == 0) { 1808b6d90eb7SKip Macy t3_intr_clear(sc); 1809bb38cd2fSKip Macy } 18106b68e276SKip Macy setbit(&p->adapter->open_device_map, p->port_id); 1811b6d90eb7SKip Macy ADAPTER_UNLOCK(p->adapter); 1812ef72318fSKip Macy 1813d722cab4SKip Macy if (is_offload(sc) && !ofld_disable) { 1814d722cab4SKip Macy err = offload_open(p); 1815d722cab4SKip Macy if (err) 1816d722cab4SKip Macy log(LOG_WARNING, 1817d722cab4SKip Macy "Could not initialize offload capabilities\n"); 1818d722cab4SKip Macy } 1819ef027c52SKip Macy #if !defined(LINK_ATTACH) 1820ef027c52SKip Macy cxgb_link_start(p); 1821ef027c52SKip Macy t3_link_changed(sc, p->port_id); 1822ef027c52SKip Macy #endif 1823ef72318fSKip Macy ifp->if_baudrate = p->link_config.speed * 1000000; 1824ef72318fSKip Macy 18255c5df3daSKip Macy device_printf(sc->dev, "enabling interrupts on port=%d\n", p->port_id); 18266b68e276SKip Macy t3_port_intr_enable(sc, p->port_id); 1827693d746cSKip Macy 18289330dbc3SKip Macy t3_sge_reset_adapter(sc); 1829b6d90eb7SKip Macy 1830b6d90eb7SKip Macy ifp->if_drv_flags |= IFF_DRV_RUNNING; 1831b6d90eb7SKip Macy ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 1832b6d90eb7SKip Macy } 1833b6d90eb7SKip Macy 1834b6d90eb7SKip Macy static void 1835b6d90eb7SKip Macy cxgb_set_rxmode(struct port_info *p) 1836b6d90eb7SKip Macy { 1837b6d90eb7SKip Macy struct t3_rx_mode rm; 1838b6d90eb7SKip Macy struct cmac *mac = &p->mac; 1839b6d90eb7SKip Macy 1840b6d90eb7SKip Macy t3_init_rx_mode(&rm, p); 18418e10660fSKip Macy mtx_lock(&p->adapter->mdio_lock); 1842b6d90eb7SKip Macy t3_mac_set_rx_mode(mac, &rm); 18438e10660fSKip Macy mtx_unlock(&p->adapter->mdio_lock); 1844b6d90eb7SKip Macy } 1845b6d90eb7SKip Macy 1846b6d90eb7SKip Macy static void 184719905d6dSKip Macy cxgb_stop_locked(struct port_info *pi) 1848b6d90eb7SKip Macy { 1849b6d90eb7SKip Macy struct ifnet *ifp; 1850b6d90eb7SKip Macy 185119905d6dSKip Macy PORT_LOCK_ASSERT_OWNED(pi); 185219905d6dSKip Macy ADAPTER_LOCK_ASSERT_NOTOWNED(pi->adapter); 185377f07749SKip Macy 185419905d6dSKip Macy ifp = pi->ifp; 185519905d6dSKip Macy t3_port_intr_disable(pi->adapter, pi->port_id); 1856d722cab4SKip Macy ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 1857b6d90eb7SKip Macy 185819905d6dSKip Macy /* disable pause frames */ 185919905d6dSKip Macy t3_set_reg_field(pi->adapter, A_XGM_TX_CFG + pi->mac.offset, 186019905d6dSKip Macy F_TXPAUSEEN, 0); 1861bb38cd2fSKip Macy 186219905d6dSKip Macy /* Reset RX FIFO HWM */ 186319905d6dSKip Macy t3_set_reg_field(pi->adapter, A_XGM_RXFIFO_CFG + pi->mac.offset, 186419905d6dSKip Macy V_RXFIFOPAUSEHWM(M_RXFIFOPAUSEHWM), 0); 186519905d6dSKip Macy 186619905d6dSKip Macy 186719905d6dSKip Macy ADAPTER_LOCK(pi->adapter); 186819905d6dSKip Macy clrbit(&pi->adapter->open_device_map, pi->port_id); 186919905d6dSKip Macy 187019905d6dSKip Macy if (pi->adapter->open_device_map == 0) { 187119905d6dSKip Macy cxgb_down_locked(pi->adapter); 1872bb38cd2fSKip Macy } else 187319905d6dSKip Macy ADAPTER_UNLOCK(pi->adapter); 187419905d6dSKip Macy 1875ef027c52SKip Macy #if !defined(LINK_ATTACH) 187619905d6dSKip Macy DELAY(100); 187719905d6dSKip Macy 187819905d6dSKip Macy /* Wait for TXFIFO empty */ 187919905d6dSKip Macy t3_wait_op_done(pi->adapter, A_XGM_TXFIFO_CFG + pi->mac.offset, 188019905d6dSKip Macy F_TXFIFO_EMPTY, 1, 20, 5); 188119905d6dSKip Macy 188219905d6dSKip Macy DELAY(100); 188319905d6dSKip Macy t3_mac_disable(&pi->mac, MAC_DIRECTION_TX | MAC_DIRECTION_RX); 188419905d6dSKip Macy 188519905d6dSKip Macy pi->phy.ops->power_down(&pi->phy, 1); 1886ef027c52SKip Macy #endif 1887bb38cd2fSKip Macy 1888b6d90eb7SKip Macy } 1889b6d90eb7SKip Macy 1890b6d90eb7SKip Macy static int 1891ef72318fSKip Macy cxgb_set_mtu(struct port_info *p, int mtu) 1892ef72318fSKip Macy { 1893ef72318fSKip Macy struct ifnet *ifp = p->ifp; 1894ef72318fSKip Macy int error = 0; 1895ef72318fSKip Macy 18964af83c8cSKip Macy if ((mtu < ETHERMIN) || (mtu > ETHERMTU_JUMBO)) 1897ef72318fSKip Macy error = EINVAL; 1898ef72318fSKip Macy else if (ifp->if_mtu != mtu) { 1899ef72318fSKip Macy PORT_LOCK(p); 1900ef72318fSKip Macy ifp->if_mtu = mtu; 1901ef72318fSKip Macy if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 1902ef72318fSKip Macy cxgb_stop_locked(p); 1903ef72318fSKip Macy cxgb_init_locked(p); 1904ef72318fSKip Macy } 1905ef72318fSKip Macy PORT_UNLOCK(p); 1906ef72318fSKip Macy } 1907ef72318fSKip Macy return (error); 1908ef72318fSKip Macy } 1909ef72318fSKip Macy 1910e97121daSKip Macy #ifdef LRO_SUPPORTED 191125292debSKip Macy /* 191225292debSKip Macy * Mark lro enabled or disabled in all qsets for this port 191325292debSKip Macy */ 191425292debSKip Macy static int 191525292debSKip Macy cxgb_set_lro(struct port_info *p, int enabled) 191625292debSKip Macy { 191725292debSKip Macy int i; 191825292debSKip Macy struct adapter *adp = p->adapter; 191925292debSKip Macy struct sge_qset *q; 192025292debSKip Macy 192125292debSKip Macy PORT_LOCK_ASSERT_OWNED(p); 192225292debSKip Macy for (i = 0; i < p->nqsets; i++) { 192325292debSKip Macy q = &adp->sge.qs[p->first_qset + i]; 192425292debSKip Macy q->lro.enabled = (enabled != 0); 192525292debSKip Macy } 192625292debSKip Macy return (0); 192725292debSKip Macy } 1928e97121daSKip Macy #endif 192925292debSKip Macy 1930ef72318fSKip Macy static int 1931b6d90eb7SKip Macy cxgb_ioctl(struct ifnet *ifp, unsigned long command, caddr_t data) 1932b6d90eb7SKip Macy { 1933b6d90eb7SKip Macy struct port_info *p = ifp->if_softc; 193434627f93SBjoern A. Zeeb #ifdef INET 1935b6d90eb7SKip Macy struct ifaddr *ifa = (struct ifaddr *)data; 193634627f93SBjoern A. Zeeb #endif 1937b6d90eb7SKip Macy struct ifreq *ifr = (struct ifreq *)data; 19384af83c8cSKip Macy int flags, error = 0, reinit = 0; 1939b6d90eb7SKip Macy uint32_t mask; 1940b6d90eb7SKip Macy 194151580731SKip Macy /* 194251580731SKip Macy * XXX need to check that we aren't in the middle of an unload 194351580731SKip Macy */ 1944b6d90eb7SKip Macy switch (command) { 1945b6d90eb7SKip Macy case SIOCSIFMTU: 1946ef72318fSKip Macy error = cxgb_set_mtu(p, ifr->ifr_mtu); 1947b6d90eb7SKip Macy break; 1948b6d90eb7SKip Macy case SIOCSIFADDR: 194934627f93SBjoern A. Zeeb #ifdef INET 1950b6d90eb7SKip Macy if (ifa->ifa_addr->sa_family == AF_INET) { 1951b6d90eb7SKip Macy ifp->if_flags |= IFF_UP; 19528e10660fSKip Macy if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 19538e10660fSKip Macy PORT_LOCK(p); 1954ef72318fSKip Macy cxgb_init_locked(p); 19554f6a96aeSKip Macy PORT_UNLOCK(p); 19568e10660fSKip Macy } 19578e10660fSKip Macy arp_ifinit(ifp, ifa); 1958b6d90eb7SKip Macy } else 195934627f93SBjoern A. Zeeb #endif 1960b6d90eb7SKip Macy error = ether_ioctl(ifp, command, data); 1961b6d90eb7SKip Macy break; 1962b6d90eb7SKip Macy case SIOCSIFFLAGS: 1963693d746cSKip Macy PORT_LOCK(p); 1964ef72318fSKip Macy if (ifp->if_flags & IFF_UP) { 1965b6d90eb7SKip Macy if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 1966b6d90eb7SKip Macy flags = p->if_flags; 1967b6d90eb7SKip Macy if (((ifp->if_flags ^ flags) & IFF_PROMISC) || 1968b6d90eb7SKip Macy ((ifp->if_flags ^ flags) & IFF_ALLMULTI)) 1969b6d90eb7SKip Macy cxgb_set_rxmode(p); 1970b6d90eb7SKip Macy } else 1971b6d90eb7SKip Macy cxgb_init_locked(p); 1972b6d90eb7SKip Macy p->if_flags = ifp->if_flags; 1973bb38cd2fSKip Macy } else if (ifp->if_drv_flags & IFF_DRV_RUNNING) 1974693d746cSKip Macy cxgb_stop_locked(p); 1975bb38cd2fSKip Macy 1976ef72318fSKip Macy PORT_UNLOCK(p); 1977b6d90eb7SKip Macy break; 19788e10660fSKip Macy case SIOCADDMULTI: 19798e10660fSKip Macy case SIOCDELMULTI: 19808e10660fSKip Macy if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 19818e10660fSKip Macy cxgb_set_rxmode(p); 19828e10660fSKip Macy } 19838e10660fSKip Macy break; 1984b6d90eb7SKip Macy case SIOCSIFMEDIA: 1985b6d90eb7SKip Macy case SIOCGIFMEDIA: 1986b6d90eb7SKip Macy error = ifmedia_ioctl(ifp, ifr, &p->media, command); 1987b6d90eb7SKip Macy break; 1988b6d90eb7SKip Macy case SIOCSIFCAP: 1989b6d90eb7SKip Macy PORT_LOCK(p); 1990b6d90eb7SKip Macy mask = ifr->ifr_reqcap ^ ifp->if_capenable; 1991b6d90eb7SKip Macy if (mask & IFCAP_TXCSUM) { 1992b6d90eb7SKip Macy if (IFCAP_TXCSUM & ifp->if_capenable) { 1993b6d90eb7SKip Macy ifp->if_capenable &= ~(IFCAP_TXCSUM|IFCAP_TSO4); 1994b6d90eb7SKip Macy ifp->if_hwassist &= ~(CSUM_TCP | CSUM_UDP 19954af83c8cSKip Macy | CSUM_IP | CSUM_TSO); 1996b6d90eb7SKip Macy } else { 1997b6d90eb7SKip Macy ifp->if_capenable |= IFCAP_TXCSUM; 19984af83c8cSKip Macy ifp->if_hwassist |= (CSUM_TCP | CSUM_UDP 19994af83c8cSKip Macy | CSUM_IP); 2000b6d90eb7SKip Macy } 2001b6d90eb7SKip Macy } 20024af83c8cSKip Macy if (mask & IFCAP_RXCSUM) { 20034af83c8cSKip Macy ifp->if_capenable ^= IFCAP_RXCSUM; 2004b6d90eb7SKip Macy } 2005b6d90eb7SKip Macy if (mask & IFCAP_TSO4) { 2006b6d90eb7SKip Macy if (IFCAP_TSO4 & ifp->if_capenable) { 2007b6d90eb7SKip Macy ifp->if_capenable &= ~IFCAP_TSO4; 2008b6d90eb7SKip Macy ifp->if_hwassist &= ~CSUM_TSO; 2009b6d90eb7SKip Macy } else if (IFCAP_TXCSUM & ifp->if_capenable) { 2010b6d90eb7SKip Macy ifp->if_capenable |= IFCAP_TSO4; 2011b6d90eb7SKip Macy ifp->if_hwassist |= CSUM_TSO; 2012b6d90eb7SKip Macy } else { 2013b6d90eb7SKip Macy if (cxgb_debug) 2014b6d90eb7SKip Macy printf("cxgb requires tx checksum offload" 2015b6d90eb7SKip Macy " be enabled to use TSO\n"); 2016b6d90eb7SKip Macy error = EINVAL; 2017b6d90eb7SKip Macy } 2018b6d90eb7SKip Macy } 2019e97121daSKip Macy #ifdef LRO_SUPPORTED 202025292debSKip Macy if (mask & IFCAP_LRO) { 202125292debSKip Macy ifp->if_capenable ^= IFCAP_LRO; 202225292debSKip Macy 202325292debSKip Macy /* Safe to do this even if cxgb_up not called yet */ 202425292debSKip Macy cxgb_set_lro(p, ifp->if_capenable & IFCAP_LRO); 202525292debSKip Macy } 2026e97121daSKip Macy #endif 20274af83c8cSKip Macy if (mask & IFCAP_VLAN_HWTAGGING) { 20284af83c8cSKip Macy ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 20294af83c8cSKip Macy reinit = ifp->if_drv_flags & IFF_DRV_RUNNING; 20304af83c8cSKip Macy } 20314af83c8cSKip Macy if (mask & IFCAP_VLAN_MTU) { 20324af83c8cSKip Macy ifp->if_capenable ^= IFCAP_VLAN_MTU; 20334af83c8cSKip Macy reinit = ifp->if_drv_flags & IFF_DRV_RUNNING; 20344af83c8cSKip Macy } 20354af83c8cSKip Macy if (mask & IFCAP_VLAN_HWCSUM) { 20364af83c8cSKip Macy ifp->if_capenable ^= IFCAP_VLAN_HWCSUM; 20374af83c8cSKip Macy } 20384af83c8cSKip Macy if (reinit) { 20394af83c8cSKip Macy cxgb_stop_locked(p); 20404af83c8cSKip Macy cxgb_init_locked(p); 20414af83c8cSKip Macy } 2042b6d90eb7SKip Macy PORT_UNLOCK(p); 20434af83c8cSKip Macy 20444af83c8cSKip Macy #ifdef VLAN_CAPABILITIES 20454af83c8cSKip Macy VLAN_CAPABILITIES(ifp); 20464af83c8cSKip Macy #endif 2047b6d90eb7SKip Macy break; 2048b6d90eb7SKip Macy default: 2049b6d90eb7SKip Macy error = ether_ioctl(ifp, command, data); 2050b6d90eb7SKip Macy break; 2051b6d90eb7SKip Macy } 2052b6d90eb7SKip Macy return (error); 2053b6d90eb7SKip Macy } 2054b6d90eb7SKip Macy 2055b6d90eb7SKip Macy static int 2056b6d90eb7SKip Macy cxgb_media_change(struct ifnet *ifp) 2057b6d90eb7SKip Macy { 2058b6d90eb7SKip Macy if_printf(ifp, "media change not supported\n"); 2059b6d90eb7SKip Macy return (ENXIO); 2060b6d90eb7SKip Macy } 2061b6d90eb7SKip Macy 2062b6d90eb7SKip Macy static void 2063b6d90eb7SKip Macy cxgb_media_status(struct ifnet *ifp, struct ifmediareq *ifmr) 2064b6d90eb7SKip Macy { 2065b6d90eb7SKip Macy struct port_info *p = ifp->if_softc; 2066b6d90eb7SKip Macy 2067b6d90eb7SKip Macy ifmr->ifm_status = IFM_AVALID; 2068b6d90eb7SKip Macy ifmr->ifm_active = IFM_ETHER; 2069b6d90eb7SKip Macy 2070b6d90eb7SKip Macy if (!p->link_config.link_ok) 2071b6d90eb7SKip Macy return; 2072b6d90eb7SKip Macy 2073b6d90eb7SKip Macy ifmr->ifm_status |= IFM_ACTIVE; 2074b6d90eb7SKip Macy 2075ef72318fSKip Macy switch (p->link_config.speed) { 2076ef72318fSKip Macy case 10: 2077ef72318fSKip Macy ifmr->ifm_active |= IFM_10_T; 2078ef72318fSKip Macy break; 2079ef72318fSKip Macy case 100: 2080ef72318fSKip Macy ifmr->ifm_active |= IFM_100_TX; 2081ef72318fSKip Macy break; 2082ef72318fSKip Macy case 1000: 2083ef72318fSKip Macy ifmr->ifm_active |= IFM_1000_T; 2084ef72318fSKip Macy break; 2085ef72318fSKip Macy } 2086ef72318fSKip Macy 2087b6d90eb7SKip Macy if (p->link_config.duplex) 2088b6d90eb7SKip Macy ifmr->ifm_active |= IFM_FDX; 2089b6d90eb7SKip Macy else 2090b6d90eb7SKip Macy ifmr->ifm_active |= IFM_HDX; 2091b6d90eb7SKip Macy } 2092b6d90eb7SKip Macy 2093b6d90eb7SKip Macy static void 2094b6d90eb7SKip Macy cxgb_async_intr(void *data) 2095b6d90eb7SKip Macy { 2096693d746cSKip Macy adapter_t *sc = data; 2097693d746cSKip Macy 2098b6d90eb7SKip Macy if (cxgb_debug) 2099693d746cSKip Macy device_printf(sc->dev, "cxgb_async_intr\n"); 2100bb38cd2fSKip Macy /* 2101bb38cd2fSKip Macy * May need to sleep - defer to taskqueue 2102bb38cd2fSKip Macy */ 2103bb38cd2fSKip Macy taskqueue_enqueue(sc->tq, &sc->slow_intr_task); 2104b6d90eb7SKip Macy } 2105b6d90eb7SKip Macy 2106b6d90eb7SKip Macy static void 2107b6d90eb7SKip Macy cxgb_ext_intr_handler(void *arg, int count) 2108b6d90eb7SKip Macy { 2109b6d90eb7SKip Macy adapter_t *sc = (adapter_t *)arg; 2110b6d90eb7SKip Macy 2111b6d90eb7SKip Macy if (cxgb_debug) 2112b6d90eb7SKip Macy printf("cxgb_ext_intr_handler\n"); 2113b6d90eb7SKip Macy 2114b6d90eb7SKip Macy t3_phy_intr_handler(sc); 2115b6d90eb7SKip Macy 2116b6d90eb7SKip Macy /* Now reenable external interrupts */ 2117d722cab4SKip Macy ADAPTER_LOCK(sc); 2118b6d90eb7SKip Macy if (sc->slow_intr_mask) { 2119b6d90eb7SKip Macy sc->slow_intr_mask |= F_T3DBG; 2120b6d90eb7SKip Macy t3_write_reg(sc, A_PL_INT_CAUSE0, F_T3DBG); 2121b6d90eb7SKip Macy t3_write_reg(sc, A_PL_INT_ENABLE0, sc->slow_intr_mask); 2122b6d90eb7SKip Macy } 2123d722cab4SKip Macy ADAPTER_UNLOCK(sc); 2124b6d90eb7SKip Macy } 2125b6d90eb7SKip Macy 2126b6d90eb7SKip Macy static void 2127b6d90eb7SKip Macy check_link_status(adapter_t *sc) 2128b6d90eb7SKip Macy { 2129b6d90eb7SKip Macy int i; 2130b6d90eb7SKip Macy 2131b6d90eb7SKip Macy for (i = 0; i < (sc)->params.nports; ++i) { 2132b6d90eb7SKip Macy struct port_info *p = &sc->port[i]; 2133b6d90eb7SKip Macy 21348e10660fSKip Macy if (!(p->phy.caps & SUPPORTED_IRQ)) 2135b6d90eb7SKip Macy t3_link_changed(sc, i); 2136ef72318fSKip Macy p->ifp->if_baudrate = p->link_config.speed * 1000000; 2137b6d90eb7SKip Macy } 2138b6d90eb7SKip Macy } 2139b6d90eb7SKip Macy 2140577e9bbeSKip Macy static void 2141577e9bbeSKip Macy check_t3b2_mac(struct adapter *adapter) 2142577e9bbeSKip Macy { 2143577e9bbeSKip Macy int i; 2144577e9bbeSKip Macy 21458e10660fSKip Macy if(adapter->flags & CXGB_SHUTDOWN) 21468e10660fSKip Macy return; 21478e10660fSKip Macy 2148577e9bbeSKip Macy for_each_port(adapter, i) { 2149577e9bbeSKip Macy struct port_info *p = &adapter->port[i]; 2150577e9bbeSKip Macy struct ifnet *ifp = p->ifp; 2151577e9bbeSKip Macy int status; 2152577e9bbeSKip Macy 21538e10660fSKip Macy if(adapter->flags & CXGB_SHUTDOWN) 21548e10660fSKip Macy return; 21558e10660fSKip Macy 2156577e9bbeSKip Macy if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 2157577e9bbeSKip Macy continue; 2158577e9bbeSKip Macy 2159577e9bbeSKip Macy status = 0; 2160577e9bbeSKip Macy PORT_LOCK(p); 2161577e9bbeSKip Macy if ((ifp->if_drv_flags & IFF_DRV_RUNNING)) 2162577e9bbeSKip Macy status = t3b2_mac_watchdog_task(&p->mac); 2163577e9bbeSKip Macy if (status == 1) 2164577e9bbeSKip Macy p->mac.stats.num_toggled++; 2165577e9bbeSKip Macy else if (status == 2) { 2166577e9bbeSKip Macy struct cmac *mac = &p->mac; 21674af83c8cSKip Macy int mtu = ifp->if_mtu; 2168577e9bbeSKip Macy 21694af83c8cSKip Macy if (ifp->if_capenable & IFCAP_VLAN_MTU) 21704af83c8cSKip Macy mtu += ETHER_VLAN_ENCAP_LEN; 21714af83c8cSKip Macy t3_mac_set_mtu(mac, mtu); 2172577e9bbeSKip Macy t3_mac_set_address(mac, 0, p->hw_addr); 2173577e9bbeSKip Macy cxgb_set_rxmode(p); 2174577e9bbeSKip Macy t3_link_start(&p->phy, mac, &p->link_config); 2175577e9bbeSKip Macy t3_mac_enable(mac, MAC_DIRECTION_RX | MAC_DIRECTION_TX); 21766b68e276SKip Macy t3_port_intr_enable(adapter, p->port_id); 2177577e9bbeSKip Macy p->mac.stats.num_resets++; 2178577e9bbeSKip Macy } 2179577e9bbeSKip Macy PORT_UNLOCK(p); 2180577e9bbeSKip Macy } 2181577e9bbeSKip Macy } 2182577e9bbeSKip Macy 2183577e9bbeSKip Macy static void 2184577e9bbeSKip Macy cxgb_tick(void *arg) 2185577e9bbeSKip Macy { 2186577e9bbeSKip Macy adapter_t *sc = (adapter_t *)arg; 21878090c9f5SKip Macy 21888e10660fSKip Macy if(sc->flags & CXGB_SHUTDOWN) 21898090c9f5SKip Macy return; 2190577e9bbeSKip Macy 2191bb38cd2fSKip Macy taskqueue_enqueue(sc->tq, &sc->tick_task); 2192706cb31fSKip Macy callout_reset(&sc->cxgb_tick_ch, CXGB_TICKS(sc), cxgb_tick, sc); 2193bb38cd2fSKip Macy } 2194bb38cd2fSKip Macy 2195bb38cd2fSKip Macy static void 2196bb38cd2fSKip Macy cxgb_tick_handler(void *arg, int count) 2197bb38cd2fSKip Macy { 2198bb38cd2fSKip Macy adapter_t *sc = (adapter_t *)arg; 2199bb38cd2fSKip Macy const struct adapter_params *p = &sc->params; 2200706cb31fSKip Macy int i; 2201bb38cd2fSKip Macy 22028e10660fSKip Macy if(sc->flags & CXGB_SHUTDOWN) 22038e10660fSKip Macy return; 22048e10660fSKip Macy 2205bb38cd2fSKip Macy ADAPTER_LOCK(sc); 2206bb38cd2fSKip Macy if (p->linkpoll_period) 2207bb38cd2fSKip Macy check_link_status(sc); 2208577e9bbeSKip Macy 2209706cb31fSKip Macy sc->check_task_cnt++; 2210706cb31fSKip Macy 2211577e9bbeSKip Macy /* 22128e10660fSKip Macy * adapter lock can currently only be acquired after the 2213577e9bbeSKip Macy * port lock 2214577e9bbeSKip Macy */ 2215577e9bbeSKip Macy ADAPTER_UNLOCK(sc); 2216ef72318fSKip Macy 22178e10660fSKip Macy if (p->rev == T3_REV_B2 && p->nports < 4 && sc->open_device_map) 2218577e9bbeSKip Macy check_t3b2_mac(sc); 2219706cb31fSKip Macy 2220706cb31fSKip Macy /* Update MAC stats if it's time to do so */ 2221706cb31fSKip Macy if (!p->linkpoll_period || 2222706cb31fSKip Macy (sc->check_task_cnt * p->linkpoll_period) / 10 >= 2223706cb31fSKip Macy p->stats_update_period) { 2224706cb31fSKip Macy for_each_port(sc, i) { 2225706cb31fSKip Macy struct port_info *port = &sc->port[i]; 2226706cb31fSKip Macy PORT_LOCK(port); 2227706cb31fSKip Macy t3_mac_update_stats(&port->mac); 2228706cb31fSKip Macy PORT_UNLOCK(port); 2229706cb31fSKip Macy } 2230706cb31fSKip Macy sc->check_task_cnt = 0; 2231706cb31fSKip Macy } 2232577e9bbeSKip Macy } 2233577e9bbeSKip Macy 22347ac2e6c3SKip Macy static void 22357ac2e6c3SKip Macy touch_bars(device_t dev) 22367ac2e6c3SKip Macy { 22377ac2e6c3SKip Macy /* 22387ac2e6c3SKip Macy * Don't enable yet 22397ac2e6c3SKip Macy */ 22407ac2e6c3SKip Macy #if !defined(__LP64__) && 0 22417ac2e6c3SKip Macy u32 v; 22427ac2e6c3SKip Macy 22437ac2e6c3SKip Macy pci_read_config_dword(pdev, PCI_BASE_ADDRESS_1, &v); 22447ac2e6c3SKip Macy pci_write_config_dword(pdev, PCI_BASE_ADDRESS_1, v); 22457ac2e6c3SKip Macy pci_read_config_dword(pdev, PCI_BASE_ADDRESS_3, &v); 22467ac2e6c3SKip Macy pci_write_config_dword(pdev, PCI_BASE_ADDRESS_3, v); 22477ac2e6c3SKip Macy pci_read_config_dword(pdev, PCI_BASE_ADDRESS_5, &v); 22487ac2e6c3SKip Macy pci_write_config_dword(pdev, PCI_BASE_ADDRESS_5, v); 22497ac2e6c3SKip Macy #endif 22507ac2e6c3SKip Macy } 22517ac2e6c3SKip Macy 2252ac3a6d9cSKip Macy static int 2253ac3a6d9cSKip Macy set_eeprom(struct port_info *pi, const uint8_t *data, int len, int offset) 2254ac3a6d9cSKip Macy { 2255ac3a6d9cSKip Macy uint8_t *buf; 2256ac3a6d9cSKip Macy int err = 0; 2257ac3a6d9cSKip Macy u32 aligned_offset, aligned_len, *p; 2258ac3a6d9cSKip Macy struct adapter *adapter = pi->adapter; 2259ac3a6d9cSKip Macy 2260ac3a6d9cSKip Macy 2261ac3a6d9cSKip Macy aligned_offset = offset & ~3; 2262ac3a6d9cSKip Macy aligned_len = (len + (offset & 3) + 3) & ~3; 2263ac3a6d9cSKip Macy 2264ac3a6d9cSKip Macy if (aligned_offset != offset || aligned_len != len) { 2265ac3a6d9cSKip Macy buf = malloc(aligned_len, M_DEVBUF, M_WAITOK|M_ZERO); 2266ac3a6d9cSKip Macy if (!buf) 2267ac3a6d9cSKip Macy return (ENOMEM); 2268ac3a6d9cSKip Macy err = t3_seeprom_read(adapter, aligned_offset, (u32 *)buf); 2269ac3a6d9cSKip Macy if (!err && aligned_len > 4) 2270ac3a6d9cSKip Macy err = t3_seeprom_read(adapter, 2271ac3a6d9cSKip Macy aligned_offset + aligned_len - 4, 2272ac3a6d9cSKip Macy (u32 *)&buf[aligned_len - 4]); 2273ac3a6d9cSKip Macy if (err) 2274ac3a6d9cSKip Macy goto out; 2275ac3a6d9cSKip Macy memcpy(buf + (offset & 3), data, len); 2276ac3a6d9cSKip Macy } else 2277ac3a6d9cSKip Macy buf = (uint8_t *)(uintptr_t)data; 2278ac3a6d9cSKip Macy 2279ac3a6d9cSKip Macy err = t3_seeprom_wp(adapter, 0); 2280ac3a6d9cSKip Macy if (err) 2281ac3a6d9cSKip Macy goto out; 2282ac3a6d9cSKip Macy 2283ac3a6d9cSKip Macy for (p = (u32 *)buf; !err && aligned_len; aligned_len -= 4, p++) { 2284ac3a6d9cSKip Macy err = t3_seeprom_write(adapter, aligned_offset, *p); 2285ac3a6d9cSKip Macy aligned_offset += 4; 2286ac3a6d9cSKip Macy } 2287ac3a6d9cSKip Macy 2288ac3a6d9cSKip Macy if (!err) 2289ac3a6d9cSKip Macy err = t3_seeprom_wp(adapter, 1); 2290ac3a6d9cSKip Macy out: 2291ac3a6d9cSKip Macy if (buf != data) 2292ac3a6d9cSKip Macy free(buf, M_DEVBUF); 2293ac3a6d9cSKip Macy return err; 2294ac3a6d9cSKip Macy } 2295ac3a6d9cSKip Macy 2296ac3a6d9cSKip Macy 2297b6d90eb7SKip Macy static int 2298b6d90eb7SKip Macy in_range(int val, int lo, int hi) 2299b6d90eb7SKip Macy { 2300b6d90eb7SKip Macy return val < 0 || (val <= hi && val >= lo); 2301b6d90eb7SKip Macy } 2302b6d90eb7SKip Macy 2303b6d90eb7SKip Macy static int 2304ef72318fSKip Macy cxgb_extension_open(struct cdev *dev, int flags, int fmp, d_thread_t *td) 2305ef72318fSKip Macy { 2306ef72318fSKip Macy return (0); 2307ef72318fSKip Macy } 2308ef72318fSKip Macy 2309ef72318fSKip Macy static int 2310ef72318fSKip Macy cxgb_extension_close(struct cdev *dev, int flags, int fmt, d_thread_t *td) 2311ef72318fSKip Macy { 2312ef72318fSKip Macy return (0); 2313ef72318fSKip Macy } 2314ef72318fSKip Macy 2315ef72318fSKip Macy static int 2316b6d90eb7SKip Macy cxgb_extension_ioctl(struct cdev *dev, unsigned long cmd, caddr_t data, 2317b6d90eb7SKip Macy int fflag, struct thread *td) 2318b6d90eb7SKip Macy { 2319b6d90eb7SKip Macy int mmd, error = 0; 2320b6d90eb7SKip Macy struct port_info *pi = dev->si_drv1; 2321b6d90eb7SKip Macy adapter_t *sc = pi->adapter; 2322b6d90eb7SKip Macy 2323b6d90eb7SKip Macy #ifdef PRIV_SUPPORTED 2324b6d90eb7SKip Macy if (priv_check(td, PRIV_DRIVER)) { 2325b6d90eb7SKip Macy if (cxgb_debug) 2326b6d90eb7SKip Macy printf("user does not have access to privileged ioctls\n"); 2327b6d90eb7SKip Macy return (EPERM); 2328b6d90eb7SKip Macy } 2329b6d90eb7SKip Macy #else 2330b6d90eb7SKip Macy if (suser(td)) { 2331b6d90eb7SKip Macy if (cxgb_debug) 2332b6d90eb7SKip Macy printf("user does not have access to privileged ioctls\n"); 2333b6d90eb7SKip Macy return (EPERM); 2334b6d90eb7SKip Macy } 2335b6d90eb7SKip Macy #endif 2336b6d90eb7SKip Macy 2337b6d90eb7SKip Macy switch (cmd) { 23381ffd6e58SKip Macy case CHELSIO_GET_MIIREG: { 2339b6d90eb7SKip Macy uint32_t val; 2340b6d90eb7SKip Macy struct cphy *phy = &pi->phy; 23411ffd6e58SKip Macy struct ch_mii_data *mid = (struct ch_mii_data *)data; 2342b6d90eb7SKip Macy 2343b6d90eb7SKip Macy if (!phy->mdio_read) 2344b6d90eb7SKip Macy return (EOPNOTSUPP); 2345b6d90eb7SKip Macy if (is_10G(sc)) { 2346b6d90eb7SKip Macy mmd = mid->phy_id >> 8; 2347b6d90eb7SKip Macy if (!mmd) 2348b6d90eb7SKip Macy mmd = MDIO_DEV_PCS; 2349b6d90eb7SKip Macy else if (mmd > MDIO_DEV_XGXS) 2350ac3a6d9cSKip Macy return (EINVAL); 2351b6d90eb7SKip Macy 2352b6d90eb7SKip Macy error = phy->mdio_read(sc, mid->phy_id & 0x1f, mmd, 2353b6d90eb7SKip Macy mid->reg_num, &val); 2354b6d90eb7SKip Macy } else 2355b6d90eb7SKip Macy error = phy->mdio_read(sc, mid->phy_id & 0x1f, 0, 2356b6d90eb7SKip Macy mid->reg_num & 0x1f, &val); 2357b6d90eb7SKip Macy if (error == 0) 2358b6d90eb7SKip Macy mid->val_out = val; 2359b6d90eb7SKip Macy break; 2360b6d90eb7SKip Macy } 23611ffd6e58SKip Macy case CHELSIO_SET_MIIREG: { 2362b6d90eb7SKip Macy struct cphy *phy = &pi->phy; 23631ffd6e58SKip Macy struct ch_mii_data *mid = (struct ch_mii_data *)data; 2364b6d90eb7SKip Macy 2365b6d90eb7SKip Macy if (!phy->mdio_write) 2366b6d90eb7SKip Macy return (EOPNOTSUPP); 2367b6d90eb7SKip Macy if (is_10G(sc)) { 2368b6d90eb7SKip Macy mmd = mid->phy_id >> 8; 2369b6d90eb7SKip Macy if (!mmd) 2370b6d90eb7SKip Macy mmd = MDIO_DEV_PCS; 2371b6d90eb7SKip Macy else if (mmd > MDIO_DEV_XGXS) 2372b6d90eb7SKip Macy return (EINVAL); 2373b6d90eb7SKip Macy 2374b6d90eb7SKip Macy error = phy->mdio_write(sc, mid->phy_id & 0x1f, 2375b6d90eb7SKip Macy mmd, mid->reg_num, mid->val_in); 2376b6d90eb7SKip Macy } else 2377b6d90eb7SKip Macy error = phy->mdio_write(sc, mid->phy_id & 0x1f, 0, 2378b6d90eb7SKip Macy mid->reg_num & 0x1f, 2379b6d90eb7SKip Macy mid->val_in); 2380b6d90eb7SKip Macy break; 2381b6d90eb7SKip Macy } 2382b6d90eb7SKip Macy case CHELSIO_SETREG: { 2383b6d90eb7SKip Macy struct ch_reg *edata = (struct ch_reg *)data; 2384b6d90eb7SKip Macy if ((edata->addr & 0x3) != 0 || edata->addr >= sc->mmio_len) 2385b6d90eb7SKip Macy return (EFAULT); 2386b6d90eb7SKip Macy t3_write_reg(sc, edata->addr, edata->val); 2387b6d90eb7SKip Macy break; 2388b6d90eb7SKip Macy } 2389b6d90eb7SKip Macy case CHELSIO_GETREG: { 2390b6d90eb7SKip Macy struct ch_reg *edata = (struct ch_reg *)data; 2391b6d90eb7SKip Macy if ((edata->addr & 0x3) != 0 || edata->addr >= sc->mmio_len) 2392b6d90eb7SKip Macy return (EFAULT); 2393b6d90eb7SKip Macy edata->val = t3_read_reg(sc, edata->addr); 2394b6d90eb7SKip Macy break; 2395b6d90eb7SKip Macy } 2396b6d90eb7SKip Macy case CHELSIO_GET_SGE_CONTEXT: { 2397b6d90eb7SKip Macy struct ch_cntxt *ecntxt = (struct ch_cntxt *)data; 23988e10660fSKip Macy mtx_lock_spin(&sc->sge.reg_lock); 2399b6d90eb7SKip Macy switch (ecntxt->cntxt_type) { 2400b6d90eb7SKip Macy case CNTXT_TYPE_EGRESS: 24011ffd6e58SKip Macy error = -t3_sge_read_ecntxt(sc, ecntxt->cntxt_id, 2402b6d90eb7SKip Macy ecntxt->data); 2403b6d90eb7SKip Macy break; 2404b6d90eb7SKip Macy case CNTXT_TYPE_FL: 24051ffd6e58SKip Macy error = -t3_sge_read_fl(sc, ecntxt->cntxt_id, 2406b6d90eb7SKip Macy ecntxt->data); 2407b6d90eb7SKip Macy break; 2408b6d90eb7SKip Macy case CNTXT_TYPE_RSP: 24091ffd6e58SKip Macy error = -t3_sge_read_rspq(sc, ecntxt->cntxt_id, 2410b6d90eb7SKip Macy ecntxt->data); 2411b6d90eb7SKip Macy break; 2412b6d90eb7SKip Macy case CNTXT_TYPE_CQ: 24131ffd6e58SKip Macy error = -t3_sge_read_cq(sc, ecntxt->cntxt_id, 2414b6d90eb7SKip Macy ecntxt->data); 2415b6d90eb7SKip Macy break; 2416b6d90eb7SKip Macy default: 2417b6d90eb7SKip Macy error = EINVAL; 2418b6d90eb7SKip Macy break; 2419b6d90eb7SKip Macy } 24208e10660fSKip Macy mtx_unlock_spin(&sc->sge.reg_lock); 2421b6d90eb7SKip Macy break; 2422b6d90eb7SKip Macy } 2423b6d90eb7SKip Macy case CHELSIO_GET_SGE_DESC: { 2424b6d90eb7SKip Macy struct ch_desc *edesc = (struct ch_desc *)data; 2425b6d90eb7SKip Macy int ret; 2426b6d90eb7SKip Macy if (edesc->queue_num >= SGE_QSETS * 6) 2427b6d90eb7SKip Macy return (EINVAL); 2428b6d90eb7SKip Macy ret = t3_get_desc(&sc->sge.qs[edesc->queue_num / 6], 2429b6d90eb7SKip Macy edesc->queue_num % 6, edesc->idx, edesc->data); 2430b6d90eb7SKip Macy if (ret < 0) 2431b6d90eb7SKip Macy return (EINVAL); 2432b6d90eb7SKip Macy edesc->size = ret; 2433b6d90eb7SKip Macy break; 2434b6d90eb7SKip Macy } 2435b6d90eb7SKip Macy case CHELSIO_GET_QSET_PARAMS: { 2436b6d90eb7SKip Macy struct qset_params *q; 2437b6d90eb7SKip Macy struct ch_qset_params *t = (struct ch_qset_params *)data; 24381ffd6e58SKip Macy int q1 = pi->first_qset; 24391ffd6e58SKip Macy int nqsets = pi->nqsets; 24401ffd6e58SKip Macy int i; 2441b6d90eb7SKip Macy 24421ffd6e58SKip Macy if (t->qset_idx >= nqsets) 24431ffd6e58SKip Macy return EINVAL; 2444b6d90eb7SKip Macy 24451ffd6e58SKip Macy i = q1 + t->qset_idx; 24461ffd6e58SKip Macy q = &sc->params.sge.qset[i]; 2447b6d90eb7SKip Macy t->rspq_size = q->rspq_size; 2448b6d90eb7SKip Macy t->txq_size[0] = q->txq_size[0]; 2449b6d90eb7SKip Macy t->txq_size[1] = q->txq_size[1]; 2450b6d90eb7SKip Macy t->txq_size[2] = q->txq_size[2]; 2451b6d90eb7SKip Macy t->fl_size[0] = q->fl_size; 2452b6d90eb7SKip Macy t->fl_size[1] = q->jumbo_size; 2453b6d90eb7SKip Macy t->polling = q->polling; 24541ffd6e58SKip Macy t->lro = q->lro; 24554af83c8cSKip Macy t->intr_lat = q->coalesce_usecs; 2456b6d90eb7SKip Macy t->cong_thres = q->cong_thres; 24571ffd6e58SKip Macy t->qnum = i; 2458b6d90eb7SKip Macy 24591ffd6e58SKip Macy if (sc->flags & USING_MSIX) 24601ffd6e58SKip Macy t->vector = rman_get_start(sc->msix_irq_res[i]); 24611ffd6e58SKip Macy else 24621ffd6e58SKip Macy t->vector = rman_get_start(sc->irq_res); 24631ffd6e58SKip Macy 2464b6d90eb7SKip Macy break; 2465b6d90eb7SKip Macy } 2466b6d90eb7SKip Macy case CHELSIO_GET_QSET_NUM: { 2467b6d90eb7SKip Macy struct ch_reg *edata = (struct ch_reg *)data; 2468b6d90eb7SKip Macy edata->val = pi->nqsets; 2469b6d90eb7SKip Macy break; 2470b6d90eb7SKip Macy } 24711ffd6e58SKip Macy case CHELSIO_LOAD_FW: { 24721ffd6e58SKip Macy uint8_t *fw_data; 24731ffd6e58SKip Macy uint32_t vers; 24741ffd6e58SKip Macy struct ch_mem_range *t = (struct ch_mem_range *)data; 24751ffd6e58SKip Macy 24761ffd6e58SKip Macy /* 24771ffd6e58SKip Macy * You're allowed to load a firmware only before FULL_INIT_DONE 24781ffd6e58SKip Macy * 24791ffd6e58SKip Macy * FW_UPTODATE is also set so the rest of the initialization 24801ffd6e58SKip Macy * will not overwrite what was loaded here. This gives you the 24811ffd6e58SKip Macy * flexibility to load any firmware (and maybe shoot yourself in 24821ffd6e58SKip Macy * the foot). 24831ffd6e58SKip Macy */ 24841ffd6e58SKip Macy 24851ffd6e58SKip Macy ADAPTER_LOCK(sc); 24861ffd6e58SKip Macy if (sc->open_device_map || sc->flags & FULL_INIT_DONE) { 24871ffd6e58SKip Macy ADAPTER_UNLOCK(sc); 24881ffd6e58SKip Macy return (EBUSY); 24891ffd6e58SKip Macy } 24901ffd6e58SKip Macy 24911ffd6e58SKip Macy fw_data = malloc(t->len, M_DEVBUF, M_NOWAIT); 24921ffd6e58SKip Macy if (!fw_data) 24931ffd6e58SKip Macy error = ENOMEM; 24941ffd6e58SKip Macy else 24951ffd6e58SKip Macy error = copyin(t->buf, fw_data, t->len); 24961ffd6e58SKip Macy 24971ffd6e58SKip Macy if (!error) 24981ffd6e58SKip Macy error = -t3_load_fw(sc, fw_data, t->len); 24991ffd6e58SKip Macy 25001ffd6e58SKip Macy if (t3_get_fw_version(sc, &vers) == 0) { 25011ffd6e58SKip Macy snprintf(&sc->fw_version[0], sizeof(sc->fw_version), 25021ffd6e58SKip Macy "%d.%d.%d", G_FW_VERSION_MAJOR(vers), 25031ffd6e58SKip Macy G_FW_VERSION_MINOR(vers), G_FW_VERSION_MICRO(vers)); 25041ffd6e58SKip Macy } 25051ffd6e58SKip Macy 25061ffd6e58SKip Macy if (!error) 25071ffd6e58SKip Macy sc->flags |= FW_UPTODATE; 25081ffd6e58SKip Macy 25091ffd6e58SKip Macy free(fw_data, M_DEVBUF); 25101ffd6e58SKip Macy ADAPTER_UNLOCK(sc); 2511b6d90eb7SKip Macy break; 25121ffd6e58SKip Macy } 25131ffd6e58SKip Macy case CHELSIO_LOAD_BOOT: { 25141ffd6e58SKip Macy uint8_t *boot_data; 25151ffd6e58SKip Macy struct ch_mem_range *t = (struct ch_mem_range *)data; 25161ffd6e58SKip Macy 25171ffd6e58SKip Macy boot_data = malloc(t->len, M_DEVBUF, M_NOWAIT); 25181ffd6e58SKip Macy if (!boot_data) 25191ffd6e58SKip Macy return ENOMEM; 25201ffd6e58SKip Macy 25211ffd6e58SKip Macy error = copyin(t->buf, boot_data, t->len); 25221ffd6e58SKip Macy if (!error) 25231ffd6e58SKip Macy error = -t3_load_boot(sc, boot_data, t->len); 25241ffd6e58SKip Macy 25251ffd6e58SKip Macy free(boot_data, M_DEVBUF); 25261ffd6e58SKip Macy break; 25271ffd6e58SKip Macy } 25281ffd6e58SKip Macy case CHELSIO_GET_PM: { 25291ffd6e58SKip Macy struct ch_pm *m = (struct ch_pm *)data; 25301ffd6e58SKip Macy struct tp_params *p = &sc->params.tp; 25311ffd6e58SKip Macy 25321ffd6e58SKip Macy if (!is_offload(sc)) 25331ffd6e58SKip Macy return (EOPNOTSUPP); 25341ffd6e58SKip Macy 25351ffd6e58SKip Macy m->tx_pg_sz = p->tx_pg_size; 25361ffd6e58SKip Macy m->tx_num_pg = p->tx_num_pgs; 25371ffd6e58SKip Macy m->rx_pg_sz = p->rx_pg_size; 25381ffd6e58SKip Macy m->rx_num_pg = p->rx_num_pgs; 25391ffd6e58SKip Macy m->pm_total = p->pmtx_size + p->chan_rx_size * p->nchan; 25401ffd6e58SKip Macy 25411ffd6e58SKip Macy break; 25421ffd6e58SKip Macy } 25431ffd6e58SKip Macy case CHELSIO_SET_PM: { 25441ffd6e58SKip Macy struct ch_pm *m = (struct ch_pm *)data; 25451ffd6e58SKip Macy struct tp_params *p = &sc->params.tp; 25461ffd6e58SKip Macy 25471ffd6e58SKip Macy if (!is_offload(sc)) 25481ffd6e58SKip Macy return (EOPNOTSUPP); 25491ffd6e58SKip Macy if (sc->flags & FULL_INIT_DONE) 25501ffd6e58SKip Macy return (EBUSY); 25511ffd6e58SKip Macy 25521ffd6e58SKip Macy if (!m->rx_pg_sz || (m->rx_pg_sz & (m->rx_pg_sz - 1)) || 25531ffd6e58SKip Macy !m->tx_pg_sz || (m->tx_pg_sz & (m->tx_pg_sz - 1))) 25541ffd6e58SKip Macy return (EINVAL); /* not power of 2 */ 25551ffd6e58SKip Macy if (!(m->rx_pg_sz & 0x14000)) 25561ffd6e58SKip Macy return (EINVAL); /* not 16KB or 64KB */ 25571ffd6e58SKip Macy if (!(m->tx_pg_sz & 0x1554000)) 25581ffd6e58SKip Macy return (EINVAL); 25591ffd6e58SKip Macy if (m->tx_num_pg == -1) 25601ffd6e58SKip Macy m->tx_num_pg = p->tx_num_pgs; 25611ffd6e58SKip Macy if (m->rx_num_pg == -1) 25621ffd6e58SKip Macy m->rx_num_pg = p->rx_num_pgs; 25631ffd6e58SKip Macy if (m->tx_num_pg % 24 || m->rx_num_pg % 24) 25641ffd6e58SKip Macy return (EINVAL); 25651ffd6e58SKip Macy if (m->rx_num_pg * m->rx_pg_sz > p->chan_rx_size || 25661ffd6e58SKip Macy m->tx_num_pg * m->tx_pg_sz > p->chan_tx_size) 25671ffd6e58SKip Macy return (EINVAL); 25681ffd6e58SKip Macy 25691ffd6e58SKip Macy p->rx_pg_size = m->rx_pg_sz; 25701ffd6e58SKip Macy p->tx_pg_size = m->tx_pg_sz; 25711ffd6e58SKip Macy p->rx_num_pgs = m->rx_num_pg; 25721ffd6e58SKip Macy p->tx_num_pgs = m->tx_num_pg; 25731ffd6e58SKip Macy break; 25741ffd6e58SKip Macy } 2575d722cab4SKip Macy case CHELSIO_SETMTUTAB: { 2576d722cab4SKip Macy struct ch_mtus *m = (struct ch_mtus *)data; 2577d722cab4SKip Macy int i; 2578d722cab4SKip Macy 2579d722cab4SKip Macy if (!is_offload(sc)) 2580d722cab4SKip Macy return (EOPNOTSUPP); 2581d722cab4SKip Macy if (offload_running(sc)) 2582d722cab4SKip Macy return (EBUSY); 2583d722cab4SKip Macy if (m->nmtus != NMTUS) 2584d722cab4SKip Macy return (EINVAL); 2585d722cab4SKip Macy if (m->mtus[0] < 81) /* accommodate SACK */ 2586d722cab4SKip Macy return (EINVAL); 2587d722cab4SKip Macy 2588d722cab4SKip Macy /* 2589d722cab4SKip Macy * MTUs must be in ascending order 2590d722cab4SKip Macy */ 2591d722cab4SKip Macy for (i = 1; i < NMTUS; ++i) 2592d722cab4SKip Macy if (m->mtus[i] < m->mtus[i - 1]) 2593d722cab4SKip Macy return (EINVAL); 2594d722cab4SKip Macy 25951ffd6e58SKip Macy memcpy(sc->params.mtus, m->mtus, sizeof(sc->params.mtus)); 2596d722cab4SKip Macy break; 2597d722cab4SKip Macy } 2598d722cab4SKip Macy case CHELSIO_GETMTUTAB: { 2599d722cab4SKip Macy struct ch_mtus *m = (struct ch_mtus *)data; 2600d722cab4SKip Macy 2601d722cab4SKip Macy if (!is_offload(sc)) 2602d722cab4SKip Macy return (EOPNOTSUPP); 2603d722cab4SKip Macy 2604d722cab4SKip Macy memcpy(m->mtus, sc->params.mtus, sizeof(m->mtus)); 2605d722cab4SKip Macy m->nmtus = NMTUS; 2606d722cab4SKip Macy break; 2607d722cab4SKip Macy } 2608b6d90eb7SKip Macy case CHELSIO_GET_MEM: { 2609b6d90eb7SKip Macy struct ch_mem_range *t = (struct ch_mem_range *)data; 2610b6d90eb7SKip Macy struct mc7 *mem; 2611b6d90eb7SKip Macy uint8_t *useraddr; 2612b6d90eb7SKip Macy u64 buf[32]; 2613b6d90eb7SKip Macy 26141ffd6e58SKip Macy /* 26151ffd6e58SKip Macy * Use these to avoid modifying len/addr in the the return 26161ffd6e58SKip Macy * struct 26171ffd6e58SKip Macy */ 26181ffd6e58SKip Macy uint32_t len = t->len, addr = t->addr; 26191ffd6e58SKip Macy 2620b6d90eb7SKip Macy if (!is_offload(sc)) 2621b6d90eb7SKip Macy return (EOPNOTSUPP); 2622b6d90eb7SKip Macy if (!(sc->flags & FULL_INIT_DONE)) 2623b6d90eb7SKip Macy return (EIO); /* need the memory controllers */ 26241ffd6e58SKip Macy if ((addr & 0x7) || (len & 0x7)) 2625b6d90eb7SKip Macy return (EINVAL); 2626b6d90eb7SKip Macy if (t->mem_id == MEM_CM) 2627b6d90eb7SKip Macy mem = &sc->cm; 2628b6d90eb7SKip Macy else if (t->mem_id == MEM_PMRX) 2629b6d90eb7SKip Macy mem = &sc->pmrx; 2630b6d90eb7SKip Macy else if (t->mem_id == MEM_PMTX) 2631b6d90eb7SKip Macy mem = &sc->pmtx; 2632b6d90eb7SKip Macy else 2633b6d90eb7SKip Macy return (EINVAL); 2634b6d90eb7SKip Macy 2635b6d90eb7SKip Macy /* 2636b6d90eb7SKip Macy * Version scheme: 2637b6d90eb7SKip Macy * bits 0..9: chip version 2638b6d90eb7SKip Macy * bits 10..15: chip revision 2639b6d90eb7SKip Macy */ 2640b6d90eb7SKip Macy t->version = 3 | (sc->params.rev << 10); 2641b6d90eb7SKip Macy 2642b6d90eb7SKip Macy /* 2643b6d90eb7SKip Macy * Read 256 bytes at a time as len can be large and we don't 2644b6d90eb7SKip Macy * want to use huge intermediate buffers. 2645b6d90eb7SKip Macy */ 26468090c9f5SKip Macy useraddr = (uint8_t *)t->buf; 26471ffd6e58SKip Macy while (len) { 26481ffd6e58SKip Macy unsigned int chunk = min(len, sizeof(buf)); 2649b6d90eb7SKip Macy 26501ffd6e58SKip Macy error = t3_mc7_bd_read(mem, addr / 8, chunk / 8, buf); 2651b6d90eb7SKip Macy if (error) 2652b6d90eb7SKip Macy return (-error); 2653b6d90eb7SKip Macy if (copyout(buf, useraddr, chunk)) 2654b6d90eb7SKip Macy return (EFAULT); 2655b6d90eb7SKip Macy useraddr += chunk; 26561ffd6e58SKip Macy addr += chunk; 26571ffd6e58SKip Macy len -= chunk; 2658b6d90eb7SKip Macy } 2659b6d90eb7SKip Macy break; 2660b6d90eb7SKip Macy } 2661d722cab4SKip Macy case CHELSIO_READ_TCAM_WORD: { 2662d722cab4SKip Macy struct ch_tcam_word *t = (struct ch_tcam_word *)data; 2663d722cab4SKip Macy 2664d722cab4SKip Macy if (!is_offload(sc)) 2665d722cab4SKip Macy return (EOPNOTSUPP); 2666ac3a6d9cSKip Macy if (!(sc->flags & FULL_INIT_DONE)) 2667ac3a6d9cSKip Macy return (EIO); /* need MC5 */ 2668d722cab4SKip Macy return -t3_read_mc5_range(&sc->mc5, t->addr, 1, t->buf); 2669d722cab4SKip Macy break; 2670d722cab4SKip Macy } 2671b6d90eb7SKip Macy case CHELSIO_SET_TRACE_FILTER: { 2672b6d90eb7SKip Macy struct ch_trace *t = (struct ch_trace *)data; 2673b6d90eb7SKip Macy const struct trace_params *tp; 2674b6d90eb7SKip Macy 2675b6d90eb7SKip Macy tp = (const struct trace_params *)&t->sip; 2676b6d90eb7SKip Macy if (t->config_tx) 2677b6d90eb7SKip Macy t3_config_trace_filter(sc, tp, 0, t->invert_match, 2678b6d90eb7SKip Macy t->trace_tx); 2679b6d90eb7SKip Macy if (t->config_rx) 2680b6d90eb7SKip Macy t3_config_trace_filter(sc, tp, 1, t->invert_match, 2681b6d90eb7SKip Macy t->trace_rx); 2682b6d90eb7SKip Macy break; 2683b6d90eb7SKip Macy } 2684b6d90eb7SKip Macy case CHELSIO_SET_PKTSCHED: { 2685b6d90eb7SKip Macy struct ch_pktsched_params *p = (struct ch_pktsched_params *)data; 2686b6d90eb7SKip Macy if (sc->open_device_map == 0) 2687b6d90eb7SKip Macy return (EAGAIN); 2688b6d90eb7SKip Macy send_pktsched_cmd(sc, p->sched, p->idx, p->min, p->max, 2689b6d90eb7SKip Macy p->binding); 2690b6d90eb7SKip Macy break; 2691b6d90eb7SKip Macy } 2692b6d90eb7SKip Macy case CHELSIO_IFCONF_GETREGS: { 26931ffd6e58SKip Macy struct ch_ifconf_regs *regs = (struct ch_ifconf_regs *)data; 2694b6d90eb7SKip Macy int reglen = cxgb_get_regs_len(); 26951ffd6e58SKip Macy uint8_t *buf = malloc(reglen, M_DEVBUF, M_NOWAIT); 2696b6d90eb7SKip Macy if (buf == NULL) { 2697b6d90eb7SKip Macy return (ENOMEM); 2698b6d90eb7SKip Macy } 26991ffd6e58SKip Macy if (regs->len > reglen) 27001ffd6e58SKip Macy regs->len = reglen; 27011ffd6e58SKip Macy else if (regs->len < reglen) 27021ffd6e58SKip Macy error = E2BIG; 27031ffd6e58SKip Macy 27041ffd6e58SKip Macy if (!error) { 2705b6d90eb7SKip Macy cxgb_get_regs(sc, regs, buf); 2706b6d90eb7SKip Macy error = copyout(buf, regs->data, reglen); 27071ffd6e58SKip Macy } 2708b6d90eb7SKip Macy free(buf, M_DEVBUF); 2709b6d90eb7SKip Macy 2710b6d90eb7SKip Macy break; 2711b6d90eb7SKip Macy } 2712d722cab4SKip Macy case CHELSIO_SET_HW_SCHED: { 2713d722cab4SKip Macy struct ch_hw_sched *t = (struct ch_hw_sched *)data; 2714d722cab4SKip Macy unsigned int ticks_per_usec = core_ticks_per_usec(sc); 2715d722cab4SKip Macy 2716d722cab4SKip Macy if ((sc->flags & FULL_INIT_DONE) == 0) 2717d722cab4SKip Macy return (EAGAIN); /* need TP to be initialized */ 2718d722cab4SKip Macy if (t->sched >= NTX_SCHED || !in_range(t->mode, 0, 1) || 2719d722cab4SKip Macy !in_range(t->channel, 0, 1) || 2720d722cab4SKip Macy !in_range(t->kbps, 0, 10000000) || 2721d722cab4SKip Macy !in_range(t->class_ipg, 0, 10000 * 65535 / ticks_per_usec) || 2722d722cab4SKip Macy !in_range(t->flow_ipg, 0, 2723d722cab4SKip Macy dack_ticks_to_usec(sc, 0x7ff))) 2724d722cab4SKip Macy return (EINVAL); 2725d722cab4SKip Macy 2726d722cab4SKip Macy if (t->kbps >= 0) { 2727d722cab4SKip Macy error = t3_config_sched(sc, t->kbps, t->sched); 2728d722cab4SKip Macy if (error < 0) 2729d722cab4SKip Macy return (-error); 2730d722cab4SKip Macy } 2731d722cab4SKip Macy if (t->class_ipg >= 0) 2732d722cab4SKip Macy t3_set_sched_ipg(sc, t->sched, t->class_ipg); 2733d722cab4SKip Macy if (t->flow_ipg >= 0) { 2734d722cab4SKip Macy t->flow_ipg *= 1000; /* us -> ns */ 2735d722cab4SKip Macy t3_set_pace_tbl(sc, &t->flow_ipg, t->sched, 1); 2736d722cab4SKip Macy } 2737d722cab4SKip Macy if (t->mode >= 0) { 2738d722cab4SKip Macy int bit = 1 << (S_TX_MOD_TIMER_MODE + t->sched); 2739d722cab4SKip Macy 2740d722cab4SKip Macy t3_set_reg_field(sc, A_TP_TX_MOD_QUEUE_REQ_MAP, 2741d722cab4SKip Macy bit, t->mode ? bit : 0); 2742d722cab4SKip Macy } 2743d722cab4SKip Macy if (t->channel >= 0) 2744d722cab4SKip Macy t3_set_reg_field(sc, A_TP_TX_MOD_QUEUE_REQ_MAP, 2745d722cab4SKip Macy 1 << t->sched, t->channel << t->sched); 2746d722cab4SKip Macy break; 2747d722cab4SKip Macy } 27481ffd6e58SKip Macy case CHELSIO_GET_EEPROM: { 27491ffd6e58SKip Macy int i; 27501ffd6e58SKip Macy struct ch_eeprom *e = (struct ch_eeprom *)data; 27511ffd6e58SKip Macy uint8_t *buf = malloc(EEPROMSIZE, M_DEVBUF, M_NOWAIT); 27521ffd6e58SKip Macy 27531ffd6e58SKip Macy if (buf == NULL) { 27541ffd6e58SKip Macy return (ENOMEM); 27551ffd6e58SKip Macy } 27561ffd6e58SKip Macy e->magic = EEPROM_MAGIC; 27571ffd6e58SKip Macy for (i = e->offset & ~3; !error && i < e->offset + e->len; i += 4) 27581ffd6e58SKip Macy error = -t3_seeprom_read(sc, i, (uint32_t *)&buf[i]); 27591ffd6e58SKip Macy 27601ffd6e58SKip Macy if (!error) 27611ffd6e58SKip Macy error = copyout(buf + e->offset, e->data, e->len); 27621ffd6e58SKip Macy 27631ffd6e58SKip Macy free(buf, M_DEVBUF); 27641ffd6e58SKip Macy break; 27651ffd6e58SKip Macy } 27661ffd6e58SKip Macy case CHELSIO_CLEAR_STATS: { 27671ffd6e58SKip Macy if (!(sc->flags & FULL_INIT_DONE)) 27681ffd6e58SKip Macy return EAGAIN; 27691ffd6e58SKip Macy 27701ffd6e58SKip Macy PORT_LOCK(pi); 27711ffd6e58SKip Macy t3_mac_update_stats(&pi->mac); 27721ffd6e58SKip Macy memset(&pi->mac.stats, 0, sizeof(pi->mac.stats)); 27731ffd6e58SKip Macy PORT_UNLOCK(pi); 27741ffd6e58SKip Macy break; 27751ffd6e58SKip Macy } 2776b6d90eb7SKip Macy default: 2777b6d90eb7SKip Macy return (EOPNOTSUPP); 2778b6d90eb7SKip Macy break; 2779b6d90eb7SKip Macy } 2780b6d90eb7SKip Macy 2781b6d90eb7SKip Macy return (error); 2782b6d90eb7SKip Macy } 2783b6d90eb7SKip Macy 2784b6d90eb7SKip Macy static __inline void 2785b6d90eb7SKip Macy reg_block_dump(struct adapter *ap, uint8_t *buf, unsigned int start, 2786b6d90eb7SKip Macy unsigned int end) 2787b6d90eb7SKip Macy { 27881ffd6e58SKip Macy uint32_t *p = (uint32_t *)(buf + start); 2789b6d90eb7SKip Macy 2790b6d90eb7SKip Macy for ( ; start <= end; start += sizeof(uint32_t)) 2791b6d90eb7SKip Macy *p++ = t3_read_reg(ap, start); 2792b6d90eb7SKip Macy } 2793b6d90eb7SKip Macy 2794b6d90eb7SKip Macy #define T3_REGMAP_SIZE (3 * 1024) 2795b6d90eb7SKip Macy static int 2796b6d90eb7SKip Macy cxgb_get_regs_len(void) 2797b6d90eb7SKip Macy { 2798b6d90eb7SKip Macy return T3_REGMAP_SIZE; 2799b6d90eb7SKip Macy } 2800b6d90eb7SKip Macy 2801b6d90eb7SKip Macy static void 28021ffd6e58SKip Macy cxgb_get_regs(adapter_t *sc, struct ch_ifconf_regs *regs, uint8_t *buf) 2803b6d90eb7SKip Macy { 2804b6d90eb7SKip Macy 2805b6d90eb7SKip Macy /* 2806b6d90eb7SKip Macy * Version scheme: 2807b6d90eb7SKip Macy * bits 0..9: chip version 2808b6d90eb7SKip Macy * bits 10..15: chip revision 2809b6d90eb7SKip Macy * bit 31: set for PCIe cards 2810b6d90eb7SKip Macy */ 2811b6d90eb7SKip Macy regs->version = 3 | (sc->params.rev << 10) | (is_pcie(sc) << 31); 2812b6d90eb7SKip Macy 2813b6d90eb7SKip Macy /* 2814b6d90eb7SKip Macy * We skip the MAC statistics registers because they are clear-on-read. 2815b6d90eb7SKip Macy * Also reading multi-register stats would need to synchronize with the 2816b6d90eb7SKip Macy * periodic mac stats accumulation. Hard to justify the complexity. 2817b6d90eb7SKip Macy */ 28181ffd6e58SKip Macy memset(buf, 0, cxgb_get_regs_len()); 2819b6d90eb7SKip Macy reg_block_dump(sc, buf, 0, A_SG_RSPQ_CREDIT_RETURN); 2820b6d90eb7SKip Macy reg_block_dump(sc, buf, A_SG_HI_DRB_HI_THRSH, A_ULPRX_PBL_ULIMIT); 2821b6d90eb7SKip Macy reg_block_dump(sc, buf, A_ULPTX_CONFIG, A_MPS_INT_CAUSE); 2822b6d90eb7SKip Macy reg_block_dump(sc, buf, A_CPL_SWITCH_CNTRL, A_CPL_MAP_TBL_DATA); 2823b6d90eb7SKip Macy reg_block_dump(sc, buf, A_SMB_GLOBAL_TIME_CFG, A_XGM_SERDES_STAT3); 2824b6d90eb7SKip Macy reg_block_dump(sc, buf, A_XGM_SERDES_STATUS0, 2825b6d90eb7SKip Macy XGM_REG(A_XGM_SERDES_STAT3, 1)); 2826b6d90eb7SKip Macy reg_block_dump(sc, buf, XGM_REG(A_XGM_SERDES_STATUS0, 1), 2827b6d90eb7SKip Macy XGM_REG(A_XGM_RX_SPI4_SOP_EOP_CNT, 1)); 2828b6d90eb7SKip Macy } 2829404825a7SKip Macy 2830404825a7SKip Macy 2831404825a7SKip Macy MODULE_DEPEND(if_cxgb, cxgb_t3fw, 1, 1, 1); 2832