1b6d90eb7SKip Macy /************************************************************************** 2b6d90eb7SKip Macy 3b6d90eb7SKip Macy Copyright (c) 2007, Chelsio Inc. 4b6d90eb7SKip Macy All rights reserved. 5b6d90eb7SKip Macy 6b6d90eb7SKip Macy Redistribution and use in source and binary forms, with or without 7b6d90eb7SKip Macy modification, are permitted provided that the following conditions are met: 8b6d90eb7SKip Macy 9b6d90eb7SKip Macy 1. Redistributions of source code must retain the above copyright notice, 10b6d90eb7SKip Macy this list of conditions and the following disclaimer. 11b6d90eb7SKip Macy 12b6d90eb7SKip Macy 2. Redistributions in binary form must reproduce the above copyright 13b6d90eb7SKip Macy notice, this list of conditions and the following disclaimer in the 14b6d90eb7SKip Macy documentation and/or other materials provided with the distribution. 15b6d90eb7SKip Macy 16b6d90eb7SKip Macy 3. Neither the name of the Chelsio Corporation nor the names of its 17b6d90eb7SKip Macy contributors may be used to endorse or promote products derived from 18b6d90eb7SKip Macy this software without specific prior written permission. 19b6d90eb7SKip Macy 20b6d90eb7SKip Macy THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 21b6d90eb7SKip Macy AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 22b6d90eb7SKip Macy IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 23b6d90eb7SKip Macy ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 24b6d90eb7SKip Macy LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25b6d90eb7SKip Macy CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26b6d90eb7SKip Macy SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27b6d90eb7SKip Macy INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28b6d90eb7SKip Macy CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29b6d90eb7SKip Macy ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 30b6d90eb7SKip Macy POSSIBILITY OF SUCH DAMAGE. 31b6d90eb7SKip Macy 32b6d90eb7SKip Macy ***************************************************************************/ 33b6d90eb7SKip Macy 34b6d90eb7SKip Macy #include <sys/cdefs.h> 35b6d90eb7SKip Macy __FBSDID("$FreeBSD$"); 36b6d90eb7SKip Macy 37b6d90eb7SKip Macy #include <sys/param.h> 38b6d90eb7SKip Macy #include <sys/systm.h> 39b6d90eb7SKip Macy #include <sys/kernel.h> 40b6d90eb7SKip Macy #include <sys/bus.h> 41b6d90eb7SKip Macy #include <sys/module.h> 42b6d90eb7SKip Macy #include <sys/pciio.h> 43b6d90eb7SKip Macy #include <sys/conf.h> 44b6d90eb7SKip Macy #include <machine/bus.h> 45b6d90eb7SKip Macy #include <machine/resource.h> 46b6d90eb7SKip Macy #include <sys/bus_dma.h> 47b6d90eb7SKip Macy #include <sys/rman.h> 48b6d90eb7SKip Macy #include <sys/ioccom.h> 49b6d90eb7SKip Macy #include <sys/mbuf.h> 50b6d90eb7SKip Macy #include <sys/linker.h> 51b6d90eb7SKip Macy #include <sys/firmware.h> 52b6d90eb7SKip Macy #include <sys/socket.h> 53b6d90eb7SKip Macy #include <sys/sockio.h> 54b6d90eb7SKip Macy #include <sys/smp.h> 55b6d90eb7SKip Macy #include <sys/sysctl.h> 56b6d90eb7SKip Macy #include <sys/queue.h> 57b6d90eb7SKip Macy #include <sys/taskqueue.h> 58b6d90eb7SKip Macy 59b6d90eb7SKip Macy 60b6d90eb7SKip Macy 61b6d90eb7SKip Macy #include <net/bpf.h> 62b6d90eb7SKip Macy #include <net/ethernet.h> 63b6d90eb7SKip Macy #include <net/if.h> 64b6d90eb7SKip Macy #include <net/if_arp.h> 65b6d90eb7SKip Macy #include <net/if_dl.h> 66b6d90eb7SKip Macy #include <net/if_media.h> 67b6d90eb7SKip Macy #include <net/if_types.h> 68b6d90eb7SKip Macy 69b6d90eb7SKip Macy #include <netinet/in_systm.h> 70b6d90eb7SKip Macy #include <netinet/in.h> 71b6d90eb7SKip Macy #include <netinet/if_ether.h> 72b6d90eb7SKip Macy #include <netinet/ip.h> 73b6d90eb7SKip Macy #include <netinet/ip.h> 74b6d90eb7SKip Macy #include <netinet/tcp.h> 75b6d90eb7SKip Macy #include <netinet/udp.h> 76b6d90eb7SKip Macy 77b6d90eb7SKip Macy #include <dev/pci/pcireg.h> 78b6d90eb7SKip Macy #include <dev/pci/pcivar.h> 79b6d90eb7SKip Macy #include <dev/pci/pci_private.h> 80b6d90eb7SKip Macy 81b6d90eb7SKip Macy #include <dev/cxgb/cxgb_osdep.h> 82b6d90eb7SKip Macy #include <dev/cxgb/common/cxgb_common.h> 83b6d90eb7SKip Macy #include <dev/cxgb/cxgb_ioctl.h> 84b6d90eb7SKip Macy #include <dev/cxgb/common/cxgb_regs.h> 85b6d90eb7SKip Macy #include <dev/cxgb/common/cxgb_t3_cpl.h> 86b6d90eb7SKip Macy #include <dev/cxgb/common/cxgb_firmware_exports.h> 87b6d90eb7SKip Macy 88b6d90eb7SKip Macy 89b6d90eb7SKip Macy #ifdef PRIV_SUPPORTED 90b6d90eb7SKip Macy #include <sys/priv.h> 91b6d90eb7SKip Macy #endif 92b6d90eb7SKip Macy 93b6d90eb7SKip Macy static int cxgb_setup_msix(adapter_t *, int); 94b6d90eb7SKip Macy static void cxgb_init(void *); 95b6d90eb7SKip Macy static void cxgb_init_locked(struct port_info *); 9677f07749SKip Macy static void cxgb_stop_locked(struct port_info *); 97b6d90eb7SKip Macy static void cxgb_set_rxmode(struct port_info *); 98b6d90eb7SKip Macy static int cxgb_ioctl(struct ifnet *, unsigned long, caddr_t); 99b6d90eb7SKip Macy static void cxgb_start(struct ifnet *); 100b6d90eb7SKip Macy static void cxgb_start_proc(void *, int ncount); 101b6d90eb7SKip Macy static int cxgb_media_change(struct ifnet *); 102b6d90eb7SKip Macy static void cxgb_media_status(struct ifnet *, struct ifmediareq *); 103b6d90eb7SKip Macy static int setup_sge_qsets(adapter_t *); 104b6d90eb7SKip Macy static void cxgb_async_intr(void *); 105b6d90eb7SKip Macy static void cxgb_ext_intr_handler(void *, int); 106b6d90eb7SKip Macy static void cxgb_tick(void *); 107b6d90eb7SKip Macy static void check_link_status(adapter_t *sc); 108b6d90eb7SKip Macy static void setup_rss(adapter_t *sc); 109b6d90eb7SKip Macy 110b6d90eb7SKip Macy /* Attachment glue for the PCI controller end of the device. Each port of 111b6d90eb7SKip Macy * the device is attached separately, as defined later. 112b6d90eb7SKip Macy */ 113b6d90eb7SKip Macy static int cxgb_controller_probe(device_t); 114b6d90eb7SKip Macy static int cxgb_controller_attach(device_t); 115b6d90eb7SKip Macy static int cxgb_controller_detach(device_t); 116b6d90eb7SKip Macy static void cxgb_free(struct adapter *); 117b6d90eb7SKip Macy static __inline void reg_block_dump(struct adapter *ap, uint8_t *buf, unsigned int start, 118b6d90eb7SKip Macy unsigned int end); 119b6d90eb7SKip Macy static void cxgb_get_regs(adapter_t *sc, struct ifconf_regs *regs, uint8_t *buf); 120b6d90eb7SKip Macy static int cxgb_get_regs_len(void); 121b6d90eb7SKip Macy 122b6d90eb7SKip Macy static device_method_t cxgb_controller_methods[] = { 123b6d90eb7SKip Macy DEVMETHOD(device_probe, cxgb_controller_probe), 124b6d90eb7SKip Macy DEVMETHOD(device_attach, cxgb_controller_attach), 125b6d90eb7SKip Macy DEVMETHOD(device_detach, cxgb_controller_detach), 126b6d90eb7SKip Macy 127b6d90eb7SKip Macy /* bus interface */ 128b6d90eb7SKip Macy DEVMETHOD(bus_print_child, bus_generic_print_child), 129b6d90eb7SKip Macy DEVMETHOD(bus_driver_added, bus_generic_driver_added), 130b6d90eb7SKip Macy 131b6d90eb7SKip Macy { 0, 0 } 132b6d90eb7SKip Macy }; 133b6d90eb7SKip Macy 134b6d90eb7SKip Macy static driver_t cxgb_controller_driver = { 135b6d90eb7SKip Macy "cxgbc", 136b6d90eb7SKip Macy cxgb_controller_methods, 137b6d90eb7SKip Macy sizeof(struct adapter) 138b6d90eb7SKip Macy }; 139b6d90eb7SKip Macy 140b6d90eb7SKip Macy static devclass_t cxgb_controller_devclass; 141b6d90eb7SKip Macy DRIVER_MODULE(cxgbc, pci, cxgb_controller_driver, cxgb_controller_devclass, 0, 0); 142b6d90eb7SKip Macy 143b6d90eb7SKip Macy /* 144b6d90eb7SKip Macy * Attachment glue for the ports. Attachment is done directly to the 145b6d90eb7SKip Macy * controller device. 146b6d90eb7SKip Macy */ 147b6d90eb7SKip Macy static int cxgb_port_probe(device_t); 148b6d90eb7SKip Macy static int cxgb_port_attach(device_t); 149b6d90eb7SKip Macy static int cxgb_port_detach(device_t); 150b6d90eb7SKip Macy 151b6d90eb7SKip Macy static device_method_t cxgb_port_methods[] = { 152b6d90eb7SKip Macy DEVMETHOD(device_probe, cxgb_port_probe), 153b6d90eb7SKip Macy DEVMETHOD(device_attach, cxgb_port_attach), 154b6d90eb7SKip Macy DEVMETHOD(device_detach, cxgb_port_detach), 155b6d90eb7SKip Macy { 0, 0 } 156b6d90eb7SKip Macy }; 157b6d90eb7SKip Macy 158b6d90eb7SKip Macy static driver_t cxgb_port_driver = { 159b6d90eb7SKip Macy "cxgb", 160b6d90eb7SKip Macy cxgb_port_methods, 161b6d90eb7SKip Macy 0 162b6d90eb7SKip Macy }; 163b6d90eb7SKip Macy 164b6d90eb7SKip Macy static d_ioctl_t cxgb_extension_ioctl; 165b6d90eb7SKip Macy 166b6d90eb7SKip Macy static devclass_t cxgb_port_devclass; 167b6d90eb7SKip Macy DRIVER_MODULE(cxgb, cxgbc, cxgb_port_driver, cxgb_port_devclass, 0, 0); 168b6d90eb7SKip Macy 169b6d90eb7SKip Macy #define SGE_MSIX_COUNT (SGE_QSETS + 1) 170b6d90eb7SKip Macy 171b6d90eb7SKip Macy /* 172b6d90eb7SKip Macy * The driver uses the best interrupt scheme available on a platform in the 173b6d90eb7SKip Macy * order MSI-X, MSI, legacy pin interrupts. This parameter determines which 174b6d90eb7SKip Macy * of these schemes the driver may consider as follows: 175b6d90eb7SKip Macy * 176b6d90eb7SKip Macy * msi = 2: choose from among all three options 177b6d90eb7SKip Macy * msi = 1 : only consider MSI and pin interrupts 178b6d90eb7SKip Macy * msi = 0: force pin interrupts 179b6d90eb7SKip Macy */ 180b6d90eb7SKip Macy static int msi_allowed = 0; 181b6d90eb7SKip Macy TUNABLE_INT("hw.cxgb.msi_allowed", &msi_allowed); 182b6d90eb7SKip Macy 183b6d90eb7SKip Macy SYSCTL_NODE(_hw, OID_AUTO, cxgb, CTLFLAG_RD, 0, "CXGB driver parameters"); 184b6d90eb7SKip Macy SYSCTL_UINT(_hw_cxgb, OID_AUTO, msi_allowed, CTLFLAG_RDTUN, &msi_allowed, 0, 185b6d90eb7SKip Macy "MSI-X, MSI, INTx selector"); 186b6d90eb7SKip Macy 187b6d90eb7SKip Macy enum { 188b6d90eb7SKip Macy MAX_TXQ_ENTRIES = 16384, 189b6d90eb7SKip Macy MAX_CTRL_TXQ_ENTRIES = 1024, 190b6d90eb7SKip Macy MAX_RSPQ_ENTRIES = 16384, 191b6d90eb7SKip Macy MAX_RX_BUFFERS = 16384, 192b6d90eb7SKip Macy MAX_RX_JUMBO_BUFFERS = 16384, 193b6d90eb7SKip Macy MIN_TXQ_ENTRIES = 4, 194b6d90eb7SKip Macy MIN_CTRL_TXQ_ENTRIES = 4, 195b6d90eb7SKip Macy MIN_RSPQ_ENTRIES = 32, 196b6d90eb7SKip Macy MIN_FL_ENTRIES = 32 197b6d90eb7SKip Macy }; 198b6d90eb7SKip Macy 199b6d90eb7SKip Macy #define PORT_MASK ((1 << MAX_NPORTS) - 1) 200b6d90eb7SKip Macy 201b6d90eb7SKip Macy /* Table for probing the cards. The desc field isn't actually used */ 202b6d90eb7SKip Macy struct cxgb_ident { 203b6d90eb7SKip Macy uint16_t vendor; 204b6d90eb7SKip Macy uint16_t device; 205b6d90eb7SKip Macy int index; 206b6d90eb7SKip Macy char *desc; 207b6d90eb7SKip Macy } cxgb_identifiers[] = { 208b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0020, 0, "PE9000"}, 209b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0021, 1, "T302E"}, 210b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0022, 2, "T310E"}, 211b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0023, 3, "T320X"}, 212b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0024, 1, "T302X"}, 213b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0025, 3, "T320E"}, 214b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0026, 2, "T310X"}, 215b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0030, 2, "T3B10"}, 216b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0031, 3, "T3B20"}, 217b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0032, 1, "T3B02"}, 218b6d90eb7SKip Macy {0, 0, 0, NULL} 219b6d90eb7SKip Macy }; 220b6d90eb7SKip Macy 221b6d90eb7SKip Macy static struct cxgb_ident * 222b6d90eb7SKip Macy cxgb_get_ident(device_t dev) 223b6d90eb7SKip Macy { 224b6d90eb7SKip Macy struct cxgb_ident *id; 225b6d90eb7SKip Macy 226b6d90eb7SKip Macy for (id = cxgb_identifiers; id->desc != NULL; id++) { 227b6d90eb7SKip Macy if ((id->vendor == pci_get_vendor(dev)) && 228b6d90eb7SKip Macy (id->device == pci_get_device(dev))) { 229b6d90eb7SKip Macy return (id); 230b6d90eb7SKip Macy } 231b6d90eb7SKip Macy } 232b6d90eb7SKip Macy return (NULL); 233b6d90eb7SKip Macy } 234b6d90eb7SKip Macy 235b6d90eb7SKip Macy static const struct adapter_info * 236b6d90eb7SKip Macy cxgb_get_adapter_info(device_t dev) 237b6d90eb7SKip Macy { 238b6d90eb7SKip Macy struct cxgb_ident *id; 239b6d90eb7SKip Macy const struct adapter_info *ai; 240b6d90eb7SKip Macy 241b6d90eb7SKip Macy id = cxgb_get_ident(dev); 242b6d90eb7SKip Macy if (id == NULL) 243b6d90eb7SKip Macy return (NULL); 244b6d90eb7SKip Macy 245b6d90eb7SKip Macy ai = t3_get_adapter_info(id->index); 246b6d90eb7SKip Macy 247b6d90eb7SKip Macy return (ai); 248b6d90eb7SKip Macy } 249b6d90eb7SKip Macy 250b6d90eb7SKip Macy static int 251b6d90eb7SKip Macy cxgb_controller_probe(device_t dev) 252b6d90eb7SKip Macy { 253b6d90eb7SKip Macy const struct adapter_info *ai; 254b6d90eb7SKip Macy char *ports, buf[80]; 255b6d90eb7SKip Macy 256b6d90eb7SKip Macy ai = cxgb_get_adapter_info(dev); 257b6d90eb7SKip Macy if (ai == NULL) 258b6d90eb7SKip Macy return (ENXIO); 259b6d90eb7SKip Macy 260b6d90eb7SKip Macy if (ai->nports == 1) 261b6d90eb7SKip Macy ports = "port"; 262b6d90eb7SKip Macy else 263b6d90eb7SKip Macy ports = "ports"; 264b6d90eb7SKip Macy 265b6d90eb7SKip Macy snprintf(buf, sizeof(buf), "%s RNIC, %d %s", ai->desc, ai->nports, ports); 266b6d90eb7SKip Macy device_set_desc_copy(dev, buf); 267b6d90eb7SKip Macy return (BUS_PROBE_DEFAULT); 268b6d90eb7SKip Macy } 269b6d90eb7SKip Macy 270b6d90eb7SKip Macy static int 271b6d90eb7SKip Macy cxgb_fw_download(adapter_t *sc, device_t dev) 272b6d90eb7SKip Macy { 273b6d90eb7SKip Macy char buf[32]; 274b6d90eb7SKip Macy #ifdef FIRMWARE_LATEST 275b6d90eb7SKip Macy const struct firmware *fw; 276b6d90eb7SKip Macy #else 277b6d90eb7SKip Macy struct firmware *fw; 278b6d90eb7SKip Macy #endif 279b6d90eb7SKip Macy int status; 280b6d90eb7SKip Macy 281b6d90eb7SKip Macy snprintf(&buf[0], sizeof(buf), "t3fw%d%d", CHELSIO_FW_MAJOR, CHELSIO_FW_MINOR); 282b6d90eb7SKip Macy 283b6d90eb7SKip Macy fw = firmware_get(buf); 284b6d90eb7SKip Macy 285b6d90eb7SKip Macy 286b6d90eb7SKip Macy if (fw == NULL) { 287b6d90eb7SKip Macy device_printf(dev, "Could not find firmware image %s\n", buf); 288b6d90eb7SKip Macy return ENOENT; 289b6d90eb7SKip Macy } 290b6d90eb7SKip Macy 291b6d90eb7SKip Macy status = t3_load_fw(sc, (const uint8_t *)fw->data, fw->datasize); 292b6d90eb7SKip Macy 293b6d90eb7SKip Macy firmware_put(fw, FIRMWARE_UNLOAD); 294b6d90eb7SKip Macy 295b6d90eb7SKip Macy return (status); 296b6d90eb7SKip Macy } 297b6d90eb7SKip Macy 298b6d90eb7SKip Macy 299b6d90eb7SKip Macy static int 300b6d90eb7SKip Macy cxgb_controller_attach(device_t dev) 301b6d90eb7SKip Macy { 302b6d90eb7SKip Macy driver_intr_t *cxgb_intr = NULL; 303b6d90eb7SKip Macy device_t child; 304b6d90eb7SKip Macy const struct adapter_info *ai; 305b6d90eb7SKip Macy struct adapter *sc; 306b6d90eb7SKip Macy int i, msi_count = 0, error = 0; 307b6d90eb7SKip Macy uint32_t vers; 308b6d90eb7SKip Macy 309b6d90eb7SKip Macy sc = device_get_softc(dev); 310b6d90eb7SKip Macy sc->dev = dev; 311b6d90eb7SKip Macy 312b6d90eb7SKip Macy pci_enable_busmaster(dev); 313b6d90eb7SKip Macy 314b6d90eb7SKip Macy /* 315b6d90eb7SKip Macy * Allocate the registers and make them available to the driver. 316b6d90eb7SKip Macy * The registers that we care about for NIC mode are in BAR 0 317b6d90eb7SKip Macy */ 318b6d90eb7SKip Macy sc->regs_rid = PCIR_BAR(0); 319b6d90eb7SKip Macy if ((sc->regs_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 320b6d90eb7SKip Macy &sc->regs_rid, RF_ACTIVE)) == NULL) { 321b6d90eb7SKip Macy device_printf(dev, "Cannot allocate BAR\n"); 322b6d90eb7SKip Macy return (ENXIO); 323b6d90eb7SKip Macy } 324b6d90eb7SKip Macy 325b6d90eb7SKip Macy mtx_init(&sc->sge.reg_lock, "SGE reg lock", NULL, MTX_DEF); 326b6d90eb7SKip Macy mtx_init(&sc->lock, "cxgb controller lock", NULL, MTX_DEF); 327b6d90eb7SKip Macy mtx_init(&sc->mdio_lock, "cxgb mdio", NULL, MTX_DEF); 328b6d90eb7SKip Macy 329b6d90eb7SKip Macy sc->bt = rman_get_bustag(sc->regs_res); 330b6d90eb7SKip Macy sc->bh = rman_get_bushandle(sc->regs_res); 331b6d90eb7SKip Macy sc->mmio_len = rman_get_size(sc->regs_res); 332b6d90eb7SKip Macy 333b6d90eb7SKip Macy /* Allocate the BAR for doing MSI-X. If it succeeds, try to allocate 334b6d90eb7SKip Macy * enough messages for the queue sets. If that fails, try falling 335b6d90eb7SKip Macy * back to MSI. If that fails, then try falling back to the legacy 336b6d90eb7SKip Macy * interrupt pin model. 337b6d90eb7SKip Macy */ 338b6d90eb7SKip Macy #ifdef MSI_SUPPORTED 339b6d90eb7SKip Macy sc->msix_regs_rid = 0x20; 340b6d90eb7SKip Macy if ((msi_allowed >= 2) && 341b6d90eb7SKip Macy (sc->msix_regs_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 342b6d90eb7SKip Macy &sc->msix_regs_rid, RF_ACTIVE)) != NULL) { 343b6d90eb7SKip Macy 344b6d90eb7SKip Macy msi_count = SGE_MSIX_COUNT; 345b6d90eb7SKip Macy if ((pci_alloc_msix(dev, &msi_count) != 0) || 346b6d90eb7SKip Macy (msi_count != SGE_MSIX_COUNT)) { 347b6d90eb7SKip Macy msi_count = 0; 348b6d90eb7SKip Macy pci_release_msi(dev); 349b6d90eb7SKip Macy bus_release_resource(dev, SYS_RES_MEMORY, 350b6d90eb7SKip Macy sc->msix_regs_rid, sc->msix_regs_res); 351b6d90eb7SKip Macy sc->msix_regs_res = NULL; 352b6d90eb7SKip Macy } else { 353b6d90eb7SKip Macy sc->flags |= USING_MSIX; 354b6d90eb7SKip Macy cxgb_intr = t3_intr_msix; 355b6d90eb7SKip Macy } 356b6d90eb7SKip Macy 357b6d90eb7SKip Macy printf("allocated %d msix intrs\n", msi_count); 358b6d90eb7SKip Macy } 359b6d90eb7SKip Macy 360b6d90eb7SKip Macy if ((msi_allowed >= 1) && (msi_count == 0)) { 361b6d90eb7SKip Macy msi_count = 1; 362b6d90eb7SKip Macy if (pci_alloc_msi(dev, &msi_count)) { 363b6d90eb7SKip Macy device_printf(dev, "alloc msi failed\n"); 364b6d90eb7SKip Macy msi_count = 0; 365b6d90eb7SKip Macy pci_release_msi(dev); 366b6d90eb7SKip Macy } else { 367b6d90eb7SKip Macy sc->flags |= USING_MSI; 368b6d90eb7SKip Macy sc->irq_rid = 1; 369b6d90eb7SKip Macy cxgb_intr = t3_intr_msi; 370b6d90eb7SKip Macy } 371b6d90eb7SKip Macy } 372b6d90eb7SKip Macy #endif 373b6d90eb7SKip Macy if (msi_count == 0) { 374b6d90eb7SKip Macy sc->irq_rid = 0; 375b6d90eb7SKip Macy cxgb_intr = t3b_intr; 376b6d90eb7SKip Macy } 377b6d90eb7SKip Macy 378b6d90eb7SKip Macy 379b6d90eb7SKip Macy /* Create a private taskqueue thread for handling driver events */ 380b6d90eb7SKip Macy #ifdef TASKQUEUE_CURRENT 381b6d90eb7SKip Macy sc->tq = taskqueue_create("cxgb_taskq", M_NOWAIT, 382b6d90eb7SKip Macy taskqueue_thread_enqueue, &sc->tq); 383b6d90eb7SKip Macy #else 384b6d90eb7SKip Macy sc->tq = taskqueue_create_fast("cxgb_taskq", M_NOWAIT, 385b6d90eb7SKip Macy taskqueue_thread_enqueue, &sc->tq); 386b6d90eb7SKip Macy #endif 387b6d90eb7SKip Macy if (sc->tq == NULL) { 388b6d90eb7SKip Macy device_printf(dev, "failed to allocate controller task queue\n"); 389b6d90eb7SKip Macy goto out; 390b6d90eb7SKip Macy } 391b6d90eb7SKip Macy 392b6d90eb7SKip Macy taskqueue_start_threads(&sc->tq, 1, PI_NET, "%s taskq", 393b6d90eb7SKip Macy device_get_nameunit(dev)); 394b6d90eb7SKip Macy TASK_INIT(&sc->ext_intr_task, 0, cxgb_ext_intr_handler, sc); 395b6d90eb7SKip Macy 396b6d90eb7SKip Macy 397b6d90eb7SKip Macy /* Create a periodic callout for checking adapter status */ 398b6d90eb7SKip Macy callout_init_mtx(&sc->cxgb_tick_ch, &sc->lock, 0); 399b6d90eb7SKip Macy 400b6d90eb7SKip Macy ai = cxgb_get_adapter_info(dev); 401b6d90eb7SKip Macy if (t3_prep_adapter(sc, ai, 1) < 0) { 402b6d90eb7SKip Macy error = ENODEV; 403b6d90eb7SKip Macy goto out; 404b6d90eb7SKip Macy } 405b6d90eb7SKip Macy if (t3_check_fw_version(sc) != 0) { 406b6d90eb7SKip Macy /* 407b6d90eb7SKip Macy * Warn user that a firmware update will be attempted in init. 408b6d90eb7SKip Macy */ 409b6d90eb7SKip Macy device_printf(dev, "firmware needs to be updated to version %d.%d\n", 410b6d90eb7SKip Macy CHELSIO_FW_MAJOR, CHELSIO_FW_MINOR); 411b6d90eb7SKip Macy sc->flags &= ~FW_UPTODATE; 412b6d90eb7SKip Macy } else { 413b6d90eb7SKip Macy sc->flags |= FW_UPTODATE; 414b6d90eb7SKip Macy } 415b6d90eb7SKip Macy 416b6d90eb7SKip Macy if (t3_init_hw(sc, 0) != 0) { 417b6d90eb7SKip Macy device_printf(dev, "hw initialization failed\n"); 418b6d90eb7SKip Macy error = ENXIO; 419b6d90eb7SKip Macy goto out; 420b6d90eb7SKip Macy } 421b6d90eb7SKip Macy t3_write_reg(sc, A_ULPRX_TDDP_PSZ, V_HPZ0(PAGE_SHIFT - 12)); 422b6d90eb7SKip Macy 423b6d90eb7SKip Macy /* 424b6d90eb7SKip Macy * Create a child device for each MAC. The ethernet attachment 425b6d90eb7SKip Macy * will be done in these children. 426b6d90eb7SKip Macy */ 427b6d90eb7SKip Macy for (i = 0; i < (sc)->params.nports; ++i) { 428b6d90eb7SKip Macy if ((child = device_add_child(dev, "cxgb", -1)) == NULL) { 429b6d90eb7SKip Macy device_printf(dev, "failed to add child port\n"); 430b6d90eb7SKip Macy error = EINVAL; 431b6d90eb7SKip Macy goto out; 432b6d90eb7SKip Macy } 433b6d90eb7SKip Macy sc->portdev[i] = child; 434b6d90eb7SKip Macy sc->port[i].adapter = sc; 435b6d90eb7SKip Macy #ifdef MULTIQ 436b6d90eb7SKip Macy sc->port[i].nqsets = mp_ncpus; 437b6d90eb7SKip Macy #else 438b6d90eb7SKip Macy sc->port[i].nqsets = 1; 439b6d90eb7SKip Macy #endif 440b6d90eb7SKip Macy sc->port[i].first_qset = i; 441b6d90eb7SKip Macy sc->port[i].port = i; 442b6d90eb7SKip Macy device_set_softc(child, &sc->port[i]); 443b6d90eb7SKip Macy } 444b6d90eb7SKip Macy if ((error = bus_generic_attach(dev)) != 0) 445b6d90eb7SKip Macy goto out;; 446b6d90eb7SKip Macy 447b6d90eb7SKip Macy if ((error = setup_sge_qsets(sc)) != 0) 448b6d90eb7SKip Macy goto out; 449b6d90eb7SKip Macy 450b6d90eb7SKip Macy setup_rss(sc); 451b6d90eb7SKip Macy 452b6d90eb7SKip Macy /* If it's MSI or INTx, allocate a single interrupt for everything */ 453b6d90eb7SKip Macy if ((sc->flags & USING_MSIX) == 0) { 454b6d90eb7SKip Macy if ((sc->irq_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, 455b6d90eb7SKip Macy &sc->irq_rid, RF_SHAREABLE | RF_ACTIVE)) == NULL) { 456b6d90eb7SKip Macy device_printf(dev, "Cannot allocate interrupt rid=%d\n", sc->irq_rid); 457b6d90eb7SKip Macy error = EINVAL; 458b6d90eb7SKip Macy goto out; 459b6d90eb7SKip Macy } 460b6d90eb7SKip Macy device_printf(dev, "allocated irq_res=%p\n", sc->irq_res); 461b6d90eb7SKip Macy 462b6d90eb7SKip Macy if (bus_setup_intr(dev, sc->irq_res, INTR_MPSAFE|INTR_TYPE_NET, 463b6d90eb7SKip Macy #ifdef INTR_FILTERS 464b6d90eb7SKip Macy NULL, 465b6d90eb7SKip Macy #endif 466b6d90eb7SKip Macy cxgb_intr, sc, &sc->intr_tag)) { 467b6d90eb7SKip Macy device_printf(dev, "Cannot set up interrupt\n"); 468b6d90eb7SKip Macy error = EINVAL; 469b6d90eb7SKip Macy goto out; 470b6d90eb7SKip Macy } 471b6d90eb7SKip Macy } else { 472b6d90eb7SKip Macy cxgb_setup_msix(sc, msi_count); 473b6d90eb7SKip Macy } 474b6d90eb7SKip Macy 475b6d90eb7SKip Macy sc->params.stats_update_period = 1; 476b6d90eb7SKip Macy 477b6d90eb7SKip Macy /* initialize sge private state */ 478b6d90eb7SKip Macy t3_sge_init_sw(sc); 479b6d90eb7SKip Macy 480b6d90eb7SKip Macy t3_led_ready(sc); 481b6d90eb7SKip Macy 482b6d90eb7SKip Macy error = t3_get_fw_version(sc, &vers); 483b6d90eb7SKip Macy if (error) 484b6d90eb7SKip Macy goto out; 485b6d90eb7SKip Macy 486b6d90eb7SKip Macy snprintf(&sc->fw_version[0], sizeof(sc->fw_version), "%d.%d", G_FW_VERSION_MAJOR(vers), 487b6d90eb7SKip Macy G_FW_VERSION_MINOR(vers)); 488b6d90eb7SKip Macy 489b6d90eb7SKip Macy t3_add_sysctls(sc); 490b6d90eb7SKip Macy 491b6d90eb7SKip Macy out: 492b6d90eb7SKip Macy if (error) 493b6d90eb7SKip Macy cxgb_free(sc); 494b6d90eb7SKip Macy 495b6d90eb7SKip Macy return (error); 496b6d90eb7SKip Macy } 497b6d90eb7SKip Macy 498b6d90eb7SKip Macy static int 499b6d90eb7SKip Macy cxgb_controller_detach(device_t dev) 500b6d90eb7SKip Macy { 501b6d90eb7SKip Macy struct adapter *sc; 502b6d90eb7SKip Macy 503b6d90eb7SKip Macy sc = device_get_softc(dev); 504b6d90eb7SKip Macy 505b6d90eb7SKip Macy cxgb_free(sc); 506b6d90eb7SKip Macy 507b6d90eb7SKip Macy return (0); 508b6d90eb7SKip Macy } 509b6d90eb7SKip Macy 510b6d90eb7SKip Macy static void 511b6d90eb7SKip Macy cxgb_free(struct adapter *sc) 512b6d90eb7SKip Macy { 513b6d90eb7SKip Macy int i; 514b6d90eb7SKip Macy 515b6d90eb7SKip Macy for (i = 0; i < (sc)->params.nports; ++i) { 516b6d90eb7SKip Macy if (sc->portdev[i] != NULL) 517b6d90eb7SKip Macy device_delete_child(sc->dev, sc->portdev[i]); 518b6d90eb7SKip Macy } 519b6d90eb7SKip Macy 520b6d90eb7SKip Macy t3_sge_deinit_sw(sc); 521b6d90eb7SKip Macy 522b6d90eb7SKip Macy if (sc->tq != NULL) { 523b6d90eb7SKip Macy taskqueue_drain(sc->tq, &sc->ext_intr_task); 524b6d90eb7SKip Macy taskqueue_free(sc->tq); 525b6d90eb7SKip Macy } 526b6d90eb7SKip Macy 527b6d90eb7SKip Macy callout_drain(&sc->cxgb_tick_ch); 528b6d90eb7SKip Macy 529b6d90eb7SKip Macy bus_generic_detach(sc->dev); 530b6d90eb7SKip Macy 531b6d90eb7SKip Macy t3_free_sge_resources(sc); 532b6d90eb7SKip Macy t3_sge_free(sc); 533b6d90eb7SKip Macy 534b6d90eb7SKip Macy for (i = 0; i < SGE_QSETS; i++) { 535b6d90eb7SKip Macy if (sc->msix_intr_tag[i] != NULL) { 536b6d90eb7SKip Macy bus_teardown_intr(sc->dev, sc->msix_irq_res[i], 537b6d90eb7SKip Macy sc->msix_intr_tag[i]); 538b6d90eb7SKip Macy } 539b6d90eb7SKip Macy if (sc->msix_irq_res[i] != NULL) { 540b6d90eb7SKip Macy bus_release_resource(sc->dev, SYS_RES_IRQ, 541b6d90eb7SKip Macy sc->msix_irq_rid[i], sc->msix_irq_res[i]); 542b6d90eb7SKip Macy } 543b6d90eb7SKip Macy } 544b6d90eb7SKip Macy 545b6d90eb7SKip Macy if (sc->intr_tag != NULL) { 546b6d90eb7SKip Macy bus_teardown_intr(sc->dev, sc->irq_res, sc->intr_tag); 547b6d90eb7SKip Macy } 548b6d90eb7SKip Macy 549b6d90eb7SKip Macy if (sc->irq_res != NULL) { 550b6d90eb7SKip Macy device_printf(sc->dev, "de-allocating interrupt irq_rid=%d irq_res=%p\n", 551b6d90eb7SKip Macy sc->irq_rid, sc->irq_res); 552b6d90eb7SKip Macy bus_release_resource(sc->dev, SYS_RES_IRQ, sc->irq_rid, 553b6d90eb7SKip Macy sc->irq_res); 554b6d90eb7SKip Macy } 555b6d90eb7SKip Macy #ifdef MSI_SUPPORTED 556b6d90eb7SKip Macy if (sc->flags & (USING_MSI | USING_MSIX)) { 557b6d90eb7SKip Macy device_printf(sc->dev, "releasing msi message(s)\n"); 558b6d90eb7SKip Macy pci_release_msi(sc->dev); 559b6d90eb7SKip Macy } 560b6d90eb7SKip Macy #endif 561b6d90eb7SKip Macy if (sc->msix_regs_res != NULL) { 562b6d90eb7SKip Macy bus_release_resource(sc->dev, SYS_RES_MEMORY, sc->msix_regs_rid, 563b6d90eb7SKip Macy sc->msix_regs_res); 564b6d90eb7SKip Macy } 565b6d90eb7SKip Macy 566b6d90eb7SKip Macy if (sc->regs_res != NULL) 567b6d90eb7SKip Macy bus_release_resource(sc->dev, SYS_RES_MEMORY, sc->regs_rid, 568b6d90eb7SKip Macy sc->regs_res); 569b6d90eb7SKip Macy 570b6d90eb7SKip Macy mtx_destroy(&sc->mdio_lock); 571b6d90eb7SKip Macy mtx_destroy(&sc->sge.reg_lock); 572b6d90eb7SKip Macy mtx_destroy(&sc->lock); 573b6d90eb7SKip Macy 574b6d90eb7SKip Macy return; 575b6d90eb7SKip Macy } 576b6d90eb7SKip Macy 577b6d90eb7SKip Macy /** 578b6d90eb7SKip Macy * setup_sge_qsets - configure SGE Tx/Rx/response queues 579b6d90eb7SKip Macy * @sc: the controller softc 580b6d90eb7SKip Macy * 581b6d90eb7SKip Macy * Determines how many sets of SGE queues to use and initializes them. 582b6d90eb7SKip Macy * We support multiple queue sets per port if we have MSI-X, otherwise 583b6d90eb7SKip Macy * just one queue set per port. 584b6d90eb7SKip Macy */ 585b6d90eb7SKip Macy static int 586b6d90eb7SKip Macy setup_sge_qsets(adapter_t *sc) 587b6d90eb7SKip Macy { 588b6d90eb7SKip Macy int i, j, err, irq_idx, qset_idx; 589b6d90eb7SKip Macy u_int ntxq = 3; 590b6d90eb7SKip Macy 591b6d90eb7SKip Macy if ((err = t3_sge_alloc(sc)) != 0) { 592b6d90eb7SKip Macy printf("t3_sge_alloc returned %d\n", err); 593b6d90eb7SKip Macy return (err); 594b6d90eb7SKip Macy } 595b6d90eb7SKip Macy 596b6d90eb7SKip Macy if (sc->params.rev > 0 && !(sc->flags & USING_MSI)) 597b6d90eb7SKip Macy irq_idx = -1; 598b6d90eb7SKip Macy else 599b6d90eb7SKip Macy irq_idx = 0; 600b6d90eb7SKip Macy 601b6d90eb7SKip Macy for (qset_idx = 0, i = 0; i < (sc)->params.nports; ++i) { 602b6d90eb7SKip Macy struct port_info *pi = &sc->port[i]; 603b6d90eb7SKip Macy 604b6d90eb7SKip Macy for (j = 0; j < pi->nqsets; ++j, ++qset_idx) { 605b6d90eb7SKip Macy err = t3_sge_alloc_qset(sc, qset_idx, 1, 606b6d90eb7SKip Macy (sc->flags & USING_MSIX) ? qset_idx + 1 : irq_idx, 607b6d90eb7SKip Macy &sc->params.sge.qset[qset_idx], ntxq, pi); 608b6d90eb7SKip Macy if (err) { 609b6d90eb7SKip Macy t3_free_sge_resources(sc); 610b6d90eb7SKip Macy printf("t3_sge_alloc_qset failed with %d\n", err); 611b6d90eb7SKip Macy return (err); 612b6d90eb7SKip Macy } 613b6d90eb7SKip Macy } 614b6d90eb7SKip Macy } 615b6d90eb7SKip Macy 616b6d90eb7SKip Macy return (0); 617b6d90eb7SKip Macy } 618b6d90eb7SKip Macy 619b6d90eb7SKip Macy static int 620b6d90eb7SKip Macy cxgb_setup_msix(adapter_t *sc, int msix_count) 621b6d90eb7SKip Macy { 622b6d90eb7SKip Macy int i, j, k, nqsets, rid; 623b6d90eb7SKip Macy 624b6d90eb7SKip Macy /* The first message indicates link changes and error conditions */ 625b6d90eb7SKip Macy sc->irq_rid = 1; 626b6d90eb7SKip Macy if ((sc->irq_res = bus_alloc_resource_any(sc->dev, SYS_RES_IRQ, 627b6d90eb7SKip Macy &sc->irq_rid, RF_SHAREABLE | RF_ACTIVE)) == NULL) { 628b6d90eb7SKip Macy device_printf(sc->dev, "Cannot allocate msix interrupt\n"); 629b6d90eb7SKip Macy return (EINVAL); 630b6d90eb7SKip Macy } 631b6d90eb7SKip Macy if (bus_setup_intr(sc->dev, sc->irq_res, INTR_MPSAFE|INTR_TYPE_NET, 632b6d90eb7SKip Macy #ifdef INTR_FILTERS 633b6d90eb7SKip Macy NULL, 634b6d90eb7SKip Macy #endif 635b6d90eb7SKip Macy cxgb_async_intr, sc, &sc->intr_tag)) { 636b6d90eb7SKip Macy device_printf(sc->dev, "Cannot set up interrupt\n"); 637b6d90eb7SKip Macy return (EINVAL); 638b6d90eb7SKip Macy } 639b6d90eb7SKip Macy 640b6d90eb7SKip Macy for (i = 0, k = 0; i < (sc)->params.nports; ++i) { 641b6d90eb7SKip Macy nqsets = sc->port[i].nqsets; 642b6d90eb7SKip Macy for (j = 0; j < nqsets; ++j, k++) { 643b6d90eb7SKip Macy struct sge_qset *qs = &sc->sge.qs[k]; 644b6d90eb7SKip Macy 645b6d90eb7SKip Macy rid = k + 2; 646b6d90eb7SKip Macy if (cxgb_debug) 647b6d90eb7SKip Macy printf("rid=%d ", rid); 648b6d90eb7SKip Macy if ((sc->msix_irq_res[k] = bus_alloc_resource_any( 649b6d90eb7SKip Macy sc->dev, SYS_RES_IRQ, &rid, 650b6d90eb7SKip Macy RF_SHAREABLE | RF_ACTIVE)) == NULL) { 651b6d90eb7SKip Macy device_printf(sc->dev, "Cannot allocate " 652b6d90eb7SKip Macy "interrupt for message %d\n", rid); 653b6d90eb7SKip Macy return (EINVAL); 654b6d90eb7SKip Macy } 655b6d90eb7SKip Macy sc->msix_irq_rid[k] = rid; 656b6d90eb7SKip Macy if (bus_setup_intr(sc->dev, sc->msix_irq_res[j], 657b6d90eb7SKip Macy INTR_MPSAFE|INTR_TYPE_NET, 658b6d90eb7SKip Macy #ifdef INTR_FILTERS 659b6d90eb7SKip Macy NULL, 660b6d90eb7SKip Macy #endif 661b6d90eb7SKip Macy t3_intr_msix, qs, &sc->msix_intr_tag[k])) { 662b6d90eb7SKip Macy device_printf(sc->dev, "Cannot set up " 663b6d90eb7SKip Macy "interrupt for message %d\n", rid); 664b6d90eb7SKip Macy return (EINVAL); 665b6d90eb7SKip Macy } 666b6d90eb7SKip Macy } 667b6d90eb7SKip Macy } 668b6d90eb7SKip Macy return (0); 669b6d90eb7SKip Macy } 670b6d90eb7SKip Macy 671b6d90eb7SKip Macy static int 672b6d90eb7SKip Macy cxgb_port_probe(device_t dev) 673b6d90eb7SKip Macy { 674b6d90eb7SKip Macy struct port_info *p; 675b6d90eb7SKip Macy char buf[80]; 676b6d90eb7SKip Macy 677b6d90eb7SKip Macy p = device_get_softc(dev); 678b6d90eb7SKip Macy 679b6d90eb7SKip Macy snprintf(buf, sizeof(buf), "Port %d %s", p->port, p->port_type->desc); 680b6d90eb7SKip Macy device_set_desc_copy(dev, buf); 681b6d90eb7SKip Macy return (0); 682b6d90eb7SKip Macy } 683b6d90eb7SKip Macy 684b6d90eb7SKip Macy 685b6d90eb7SKip Macy static int 686b6d90eb7SKip Macy cxgb_makedev(struct port_info *pi) 687b6d90eb7SKip Macy { 688b6d90eb7SKip Macy struct cdevsw *cxgb_cdevsw; 689b6d90eb7SKip Macy 690b6d90eb7SKip Macy if ((cxgb_cdevsw = malloc(sizeof(struct cdevsw), M_DEVBUF, M_NOWAIT|M_ZERO)) == NULL) 691b6d90eb7SKip Macy return (ENOMEM); 692b6d90eb7SKip Macy 693b6d90eb7SKip Macy cxgb_cdevsw->d_version = D_VERSION; 694b6d90eb7SKip Macy cxgb_cdevsw->d_name = strdup(pi->ifp->if_xname, M_DEVBUF); 695b6d90eb7SKip Macy cxgb_cdevsw->d_ioctl = cxgb_extension_ioctl; 696b6d90eb7SKip Macy 697b6d90eb7SKip Macy pi->port_cdev = make_dev(cxgb_cdevsw, 0, UID_ROOT, GID_WHEEL, 0600, 698b6d90eb7SKip Macy pi->ifp->if_xname); 699b6d90eb7SKip Macy 700b6d90eb7SKip Macy if (pi->port_cdev == NULL) 701b6d90eb7SKip Macy return (ENOMEM); 702b6d90eb7SKip Macy 703b6d90eb7SKip Macy pi->port_cdev->si_drv1 = (void *)pi; 704b6d90eb7SKip Macy 705b6d90eb7SKip Macy return (0); 706b6d90eb7SKip Macy } 707b6d90eb7SKip Macy 708b6d90eb7SKip Macy 709b6d90eb7SKip Macy #ifdef TSO_SUPPORTED 710b6d90eb7SKip Macy #define CXGB_CAP (IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU | IFCAP_HWCSUM | IFCAP_VLAN_HWCSUM | IFCAP_TSO | IFCAP_JUMBO_MTU) 711b6d90eb7SKip Macy /* Don't enable TSO6 yet */ 712b6d90eb7SKip Macy #define CXGB_CAP_ENABLE (IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU | IFCAP_HWCSUM | IFCAP_VLAN_HWCSUM | IFCAP_TSO4 | IFCAP_JUMBO_MTU) 713b6d90eb7SKip Macy #else 714b6d90eb7SKip Macy #define CXGB_CAP (IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU | IFCAP_HWCSUM | IFCAP_JUMBO_MTU) 715b6d90eb7SKip Macy /* Don't enable TSO6 yet */ 716b6d90eb7SKip Macy #define CXGB_CAP_ENABLE (IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU | IFCAP_HWCSUM | IFCAP_JUMBO_MTU) 717b6d90eb7SKip Macy #define IFCAP_TSO4 0x0 718b6d90eb7SKip Macy #define CSUM_TSO 0x0 719b6d90eb7SKip Macy #endif 720b6d90eb7SKip Macy 721b6d90eb7SKip Macy 722b6d90eb7SKip Macy static int 723b6d90eb7SKip Macy cxgb_port_attach(device_t dev) 724b6d90eb7SKip Macy { 725b6d90eb7SKip Macy struct port_info *p; 726b6d90eb7SKip Macy struct ifnet *ifp; 727b6d90eb7SKip Macy int media_flags; 728b6d90eb7SKip Macy int err; 729b6d90eb7SKip Macy char buf[64]; 730b6d90eb7SKip Macy 731b6d90eb7SKip Macy p = device_get_softc(dev); 732b6d90eb7SKip Macy 733b6d90eb7SKip Macy snprintf(buf, sizeof(buf), "cxgb port %d", p->port); 734b6d90eb7SKip Macy mtx_init(&p->lock, buf, 0, MTX_DEF); 735b6d90eb7SKip Macy 736b6d90eb7SKip Macy /* Allocate an ifnet object and set it up */ 737b6d90eb7SKip Macy ifp = p->ifp = if_alloc(IFT_ETHER); 738b6d90eb7SKip Macy if (ifp == NULL) { 739b6d90eb7SKip Macy device_printf(dev, "Cannot allocate ifnet\n"); 740b6d90eb7SKip Macy return (ENOMEM); 741b6d90eb7SKip Macy } 742b6d90eb7SKip Macy 743b6d90eb7SKip Macy /* 744b6d90eb7SKip Macy * Note that there is currently no watchdog timer. 745b6d90eb7SKip Macy */ 746b6d90eb7SKip Macy if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 747b6d90eb7SKip Macy ifp->if_init = cxgb_init; 748b6d90eb7SKip Macy ifp->if_softc = p; 749b6d90eb7SKip Macy ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 750b6d90eb7SKip Macy ifp->if_ioctl = cxgb_ioctl; 751b6d90eb7SKip Macy ifp->if_start = cxgb_start; 752b6d90eb7SKip Macy ifp->if_timer = 0; /* Disable ifnet watchdog */ 753b6d90eb7SKip Macy ifp->if_watchdog = NULL; 754b6d90eb7SKip Macy 755b6d90eb7SKip Macy ifp->if_snd.ifq_drv_maxlen = TX_ETH_Q_SIZE; 756b6d90eb7SKip Macy IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen); 757b6d90eb7SKip Macy IFQ_SET_READY(&ifp->if_snd); 758b6d90eb7SKip Macy 759b6d90eb7SKip Macy ifp->if_hwassist = ifp->if_capabilities = ifp->if_capenable = 0; 760b6d90eb7SKip Macy ifp->if_capabilities |= CXGB_CAP; 761b6d90eb7SKip Macy ifp->if_capenable |= CXGB_CAP_ENABLE; 762b6d90eb7SKip Macy ifp->if_hwassist |= (CSUM_TCP | CSUM_UDP | CSUM_IP | CSUM_TSO); 763b6d90eb7SKip Macy ifp->if_baudrate = 100000000; 764b6d90eb7SKip Macy 765b6d90eb7SKip Macy ether_ifattach(ifp, p->hw_addr); 766b6d90eb7SKip Macy #ifdef DEFAULT_JUMBO 767b6d90eb7SKip Macy ifp->if_mtu = 9000; 768b6d90eb7SKip Macy #endif 769b6d90eb7SKip Macy if ((err = cxgb_makedev(p)) != 0) { 770b6d90eb7SKip Macy printf("makedev failed %d\n", err); 771b6d90eb7SKip Macy return (err); 772b6d90eb7SKip Macy } 773b6d90eb7SKip Macy ifmedia_init(&p->media, IFM_IMASK, cxgb_media_change, 774b6d90eb7SKip Macy cxgb_media_status); 775b6d90eb7SKip Macy 776b6d90eb7SKip Macy if (!strcmp(p->port_type->desc, "10GBASE-CX4")) 777b6d90eb7SKip Macy media_flags = IFM_ETHER | IFM_10G_CX4; 778b6d90eb7SKip Macy else if (!strcmp(p->port_type->desc, "10GBASE-SR")) 779b6d90eb7SKip Macy media_flags = IFM_ETHER | IFM_10G_SR; 780b6d90eb7SKip Macy else if (!strcmp(p->port_type->desc, "10GBASE-XR")) 781b6d90eb7SKip Macy media_flags = IFM_ETHER | IFM_10G_LR; 782b6d90eb7SKip Macy else { 783b6d90eb7SKip Macy printf("unsupported media type %s\n", p->port_type->desc); 784b6d90eb7SKip Macy return (ENXIO); 785b6d90eb7SKip Macy } 786b6d90eb7SKip Macy 787b6d90eb7SKip Macy ifmedia_add(&p->media, media_flags, 0, NULL); 788b6d90eb7SKip Macy ifmedia_add(&p->media, IFM_ETHER | IFM_AUTO, 0, NULL); 789b6d90eb7SKip Macy ifmedia_set(&p->media, media_flags); 790b6d90eb7SKip Macy 791b6d90eb7SKip Macy snprintf(buf, sizeof(buf), "cxgb_port_taskq%d", p->port); 792b6d90eb7SKip Macy #ifdef TASKQUEUE_CURRENT 793b6d90eb7SKip Macy /* Create a port for handling TX without starvation */ 794b6d90eb7SKip Macy p->tq = taskqueue_create(buf, M_NOWAIT, 795b6d90eb7SKip Macy taskqueue_thread_enqueue, &p->tq); 796b6d90eb7SKip Macy #else 797b6d90eb7SKip Macy /* Create a port for handling TX without starvation */ 798b6d90eb7SKip Macy p->tq = taskqueue_create_fast(buf, M_NOWAIT, 799b6d90eb7SKip Macy taskqueue_thread_enqueue, &p->tq); 800b6d90eb7SKip Macy #endif 801b6d90eb7SKip Macy 802b6d90eb7SKip Macy 803b6d90eb7SKip Macy if (p->tq == NULL) { 804b6d90eb7SKip Macy device_printf(dev, "failed to allocate port task queue\n"); 805b6d90eb7SKip Macy return (ENOMEM); 806b6d90eb7SKip Macy } 807b6d90eb7SKip Macy taskqueue_start_threads(&p->tq, 1, PI_NET, "%s taskq", 808b6d90eb7SKip Macy device_get_nameunit(dev)); 809b6d90eb7SKip Macy TASK_INIT(&p->start_task, 0, cxgb_start_proc, ifp); 810b6d90eb7SKip Macy 811b6d90eb7SKip Macy 812b6d90eb7SKip Macy return (0); 813b6d90eb7SKip Macy } 814b6d90eb7SKip Macy 815b6d90eb7SKip Macy static int 816b6d90eb7SKip Macy cxgb_port_detach(device_t dev) 817b6d90eb7SKip Macy { 818b6d90eb7SKip Macy struct port_info *p; 819b6d90eb7SKip Macy 820b6d90eb7SKip Macy p = device_get_softc(dev); 821b6d90eb7SKip Macy mtx_destroy(&p->lock); 822b6d90eb7SKip Macy if (p->tq != NULL) { 823b6d90eb7SKip Macy taskqueue_drain(p->tq, &p->start_task); 824b6d90eb7SKip Macy taskqueue_free(p->tq); 825b6d90eb7SKip Macy p->tq = NULL; 826b6d90eb7SKip Macy } 827b6d90eb7SKip Macy 828b6d90eb7SKip Macy ether_ifdetach(p->ifp); 829b6d90eb7SKip Macy if_free(p->ifp); 830b6d90eb7SKip Macy 831b6d90eb7SKip Macy destroy_dev(p->port_cdev); 832b6d90eb7SKip Macy 833b6d90eb7SKip Macy 834b6d90eb7SKip Macy return (0); 835b6d90eb7SKip Macy } 836b6d90eb7SKip Macy 837b6d90eb7SKip Macy void 838b6d90eb7SKip Macy t3_fatal_err(struct adapter *sc) 839b6d90eb7SKip Macy { 840b6d90eb7SKip Macy u_int fw_status[4]; 841b6d90eb7SKip Macy 842b6d90eb7SKip Macy device_printf(sc->dev,"encountered fatal error, operation suspended\n"); 843b6d90eb7SKip Macy if (!t3_cim_ctl_blk_read(sc, 0xa0, 4, fw_status)) 844b6d90eb7SKip Macy device_printf(sc->dev, "FW_ status: 0x%x, 0x%x, 0x%x, 0x%x\n", 845b6d90eb7SKip Macy fw_status[0], fw_status[1], fw_status[2], fw_status[3]); 846b6d90eb7SKip Macy } 847b6d90eb7SKip Macy 848b6d90eb7SKip Macy int 849b6d90eb7SKip Macy t3_os_find_pci_capability(adapter_t *sc, int cap) 850b6d90eb7SKip Macy { 851b6d90eb7SKip Macy device_t dev; 852b6d90eb7SKip Macy struct pci_devinfo *dinfo; 853b6d90eb7SKip Macy pcicfgregs *cfg; 854b6d90eb7SKip Macy uint32_t status; 855b6d90eb7SKip Macy uint8_t ptr; 856b6d90eb7SKip Macy 857b6d90eb7SKip Macy dev = sc->dev; 858b6d90eb7SKip Macy dinfo = device_get_ivars(dev); 859b6d90eb7SKip Macy cfg = &dinfo->cfg; 860b6d90eb7SKip Macy 861b6d90eb7SKip Macy status = pci_read_config(dev, PCIR_STATUS, 2); 862b6d90eb7SKip Macy if (!(status & PCIM_STATUS_CAPPRESENT)) 863b6d90eb7SKip Macy return (0); 864b6d90eb7SKip Macy 865b6d90eb7SKip Macy switch (cfg->hdrtype & PCIM_HDRTYPE) { 866b6d90eb7SKip Macy case 0: 867b6d90eb7SKip Macy case 1: 868b6d90eb7SKip Macy ptr = PCIR_CAP_PTR; 869b6d90eb7SKip Macy break; 870b6d90eb7SKip Macy case 2: 871b6d90eb7SKip Macy ptr = PCIR_CAP_PTR_2; 872b6d90eb7SKip Macy break; 873b6d90eb7SKip Macy default: 874b6d90eb7SKip Macy return (0); 875b6d90eb7SKip Macy break; 876b6d90eb7SKip Macy } 877b6d90eb7SKip Macy ptr = pci_read_config(dev, ptr, 1); 878b6d90eb7SKip Macy 879b6d90eb7SKip Macy while (ptr != 0) { 880b6d90eb7SKip Macy if (pci_read_config(dev, ptr + PCICAP_ID, 1) == cap) 881b6d90eb7SKip Macy return (ptr); 882b6d90eb7SKip Macy ptr = pci_read_config(dev, ptr + PCICAP_NEXTPTR, 1); 883b6d90eb7SKip Macy } 884b6d90eb7SKip Macy 885b6d90eb7SKip Macy return (0); 886b6d90eb7SKip Macy } 887b6d90eb7SKip Macy 888b6d90eb7SKip Macy int 889b6d90eb7SKip Macy t3_os_pci_save_state(struct adapter *sc) 890b6d90eb7SKip Macy { 891b6d90eb7SKip Macy device_t dev; 892b6d90eb7SKip Macy struct pci_devinfo *dinfo; 893b6d90eb7SKip Macy 894b6d90eb7SKip Macy dev = sc->dev; 895b6d90eb7SKip Macy dinfo = device_get_ivars(dev); 896b6d90eb7SKip Macy 897b6d90eb7SKip Macy pci_cfg_save(dev, dinfo, 0); 898b6d90eb7SKip Macy return (0); 899b6d90eb7SKip Macy } 900b6d90eb7SKip Macy 901b6d90eb7SKip Macy int 902b6d90eb7SKip Macy t3_os_pci_restore_state(struct adapter *sc) 903b6d90eb7SKip Macy { 904b6d90eb7SKip Macy device_t dev; 905b6d90eb7SKip Macy struct pci_devinfo *dinfo; 906b6d90eb7SKip Macy 907b6d90eb7SKip Macy dev = sc->dev; 908b6d90eb7SKip Macy dinfo = device_get_ivars(dev); 909b6d90eb7SKip Macy 910b6d90eb7SKip Macy pci_cfg_restore(dev, dinfo); 911b6d90eb7SKip Macy return (0); 912b6d90eb7SKip Macy } 913b6d90eb7SKip Macy 914b6d90eb7SKip Macy /** 915b6d90eb7SKip Macy * t3_os_link_changed - handle link status changes 916b6d90eb7SKip Macy * @adapter: the adapter associated with the link change 917b6d90eb7SKip Macy * @port_id: the port index whose limk status has changed 918b6d90eb7SKip Macy * @link_stat: the new status of the link 919b6d90eb7SKip Macy * @speed: the new speed setting 920b6d90eb7SKip Macy * @duplex: the new duplex setting 921b6d90eb7SKip Macy * @fc: the new flow-control setting 922b6d90eb7SKip Macy * 923b6d90eb7SKip Macy * This is the OS-dependent handler for link status changes. The OS 924b6d90eb7SKip Macy * neutral handler takes care of most of the processing for these events, 925b6d90eb7SKip Macy * then calls this handler for any OS-specific processing. 926b6d90eb7SKip Macy */ 927b6d90eb7SKip Macy void 928b6d90eb7SKip Macy t3_os_link_changed(adapter_t *adapter, int port_id, int link_status, int speed, 929b6d90eb7SKip Macy int duplex, int fc) 930b6d90eb7SKip Macy { 931b6d90eb7SKip Macy struct port_info *pi = &adapter->port[port_id]; 932b6d90eb7SKip Macy 933b6d90eb7SKip Macy if ((pi->ifp->if_flags & IFF_UP) == 0) 934b6d90eb7SKip Macy return; 935b6d90eb7SKip Macy 936b6d90eb7SKip Macy if (link_status) 937b6d90eb7SKip Macy if_link_state_change(pi->ifp, LINK_STATE_UP); 938b6d90eb7SKip Macy else 939b6d90eb7SKip Macy if_link_state_change(pi->ifp, LINK_STATE_DOWN); 940b6d90eb7SKip Macy 941b6d90eb7SKip Macy } 942b6d90eb7SKip Macy 943b6d90eb7SKip Macy 944b6d90eb7SKip Macy /* 945b6d90eb7SKip Macy * Interrupt-context handler for external (PHY) interrupts. 946b6d90eb7SKip Macy */ 947b6d90eb7SKip Macy void 948b6d90eb7SKip Macy t3_os_ext_intr_handler(adapter_t *sc) 949b6d90eb7SKip Macy { 950b6d90eb7SKip Macy if (cxgb_debug) 951b6d90eb7SKip Macy printf("t3_os_ext_intr_handler\n"); 952b6d90eb7SKip Macy /* 953b6d90eb7SKip Macy * Schedule a task to handle external interrupts as they may be slow 954b6d90eb7SKip Macy * and we use a mutex to protect MDIO registers. We disable PHY 955b6d90eb7SKip Macy * interrupts in the meantime and let the task reenable them when 956b6d90eb7SKip Macy * it's done. 957b6d90eb7SKip Macy */ 958b6d90eb7SKip Macy if (sc->slow_intr_mask) { 959b6d90eb7SKip Macy sc->slow_intr_mask &= ~F_T3DBG; 960b6d90eb7SKip Macy t3_write_reg(sc, A_PL_INT_ENABLE0, sc->slow_intr_mask); 961b6d90eb7SKip Macy taskqueue_enqueue(sc->tq, &sc->ext_intr_task); 962b6d90eb7SKip Macy } 963b6d90eb7SKip Macy } 964b6d90eb7SKip Macy 965b6d90eb7SKip Macy void 966b6d90eb7SKip Macy t3_os_set_hw_addr(adapter_t *adapter, int port_idx, u8 hw_addr[]) 967b6d90eb7SKip Macy { 968b6d90eb7SKip Macy 969b6d90eb7SKip Macy /* 970b6d90eb7SKip Macy * The ifnet might not be allocated before this gets called, 971b6d90eb7SKip Macy * as this is called early on in attach by t3_prep_adapter 972b6d90eb7SKip Macy * save the address off in the port structure 973b6d90eb7SKip Macy */ 974b6d90eb7SKip Macy if (cxgb_debug) 975b6d90eb7SKip Macy printf("set_hw_addr on idx %d addr %6D\n", port_idx, hw_addr, ":"); 976b6d90eb7SKip Macy bcopy(hw_addr, adapter->port[port_idx].hw_addr, ETHER_ADDR_LEN); 977b6d90eb7SKip Macy } 978b6d90eb7SKip Macy 979b6d90eb7SKip Macy /** 980b6d90eb7SKip Macy * link_start - enable a port 981b6d90eb7SKip Macy * @p: the port to enable 982b6d90eb7SKip Macy * 983b6d90eb7SKip Macy * Performs the MAC and PHY actions needed to enable a port. 984b6d90eb7SKip Macy */ 985b6d90eb7SKip Macy static void 986b6d90eb7SKip Macy cxgb_link_start(struct port_info *p) 987b6d90eb7SKip Macy { 988b6d90eb7SKip Macy struct ifnet *ifp; 989b6d90eb7SKip Macy struct t3_rx_mode rm; 990b6d90eb7SKip Macy struct cmac *mac = &p->mac; 991b6d90eb7SKip Macy 992b6d90eb7SKip Macy ifp = p->ifp; 993b6d90eb7SKip Macy 994b6d90eb7SKip Macy t3_init_rx_mode(&rm, p); 995b6d90eb7SKip Macy t3_mac_reset(mac); 996b6d90eb7SKip Macy t3_mac_set_mtu(mac, ifp->if_mtu); 997b6d90eb7SKip Macy t3_mac_set_address(mac, 0, p->hw_addr); 998b6d90eb7SKip Macy t3_mac_set_rx_mode(mac, &rm); 999b6d90eb7SKip Macy t3_link_start(&p->phy, mac, &p->link_config); 1000b6d90eb7SKip Macy t3_mac_enable(mac, MAC_DIRECTION_RX | MAC_DIRECTION_TX); 1001b6d90eb7SKip Macy } 1002b6d90eb7SKip Macy 1003b6d90eb7SKip Macy /** 1004b6d90eb7SKip Macy * setup_rss - configure Receive Side Steering (per-queue connection demux) 1005b6d90eb7SKip Macy * @adap: the adapter 1006b6d90eb7SKip Macy * 1007b6d90eb7SKip Macy * Sets up RSS to distribute packets to multiple receive queues. We 1008b6d90eb7SKip Macy * configure the RSS CPU lookup table to distribute to the number of HW 1009b6d90eb7SKip Macy * receive queues, and the response queue lookup table to narrow that 1010b6d90eb7SKip Macy * down to the response queues actually configured for each port. 1011b6d90eb7SKip Macy * We always configure the RSS mapping for two ports since the mapping 1012b6d90eb7SKip Macy * table has plenty of entries. 1013b6d90eb7SKip Macy */ 1014b6d90eb7SKip Macy static void 1015b6d90eb7SKip Macy setup_rss(adapter_t *adap) 1016b6d90eb7SKip Macy { 1017b6d90eb7SKip Macy int i; 1018b6d90eb7SKip Macy u_int nq0 = adap->port[0].nqsets; 1019b6d90eb7SKip Macy u_int nq1 = max((u_int)adap->port[1].nqsets, 1U); 1020b6d90eb7SKip Macy uint8_t cpus[SGE_QSETS + 1]; 1021b6d90eb7SKip Macy uint16_t rspq_map[RSS_TABLE_SIZE]; 1022b6d90eb7SKip Macy 1023b6d90eb7SKip Macy for (i = 0; i < SGE_QSETS; ++i) 1024b6d90eb7SKip Macy cpus[i] = i; 1025b6d90eb7SKip Macy cpus[SGE_QSETS] = 0xff; 1026b6d90eb7SKip Macy 1027b6d90eb7SKip Macy for (i = 0; i < RSS_TABLE_SIZE / 2; ++i) { 1028b6d90eb7SKip Macy rspq_map[i] = i % nq0; 1029b6d90eb7SKip Macy rspq_map[i + RSS_TABLE_SIZE / 2] = (i % nq1) + nq0; 1030b6d90eb7SKip Macy } 1031b6d90eb7SKip Macy 1032b6d90eb7SKip Macy t3_config_rss(adap, F_RQFEEDBACKENABLE | F_TNLLKPEN | F_TNLMAPEN | 1033b6d90eb7SKip Macy F_TNLPRTEN | F_TNL2TUPEN | F_TNL4TUPEN | 1034b6d90eb7SKip Macy V_RRCPLCPUSIZE(6), cpus, rspq_map); 1035b6d90eb7SKip Macy } 1036b6d90eb7SKip Macy 1037b6d90eb7SKip Macy static void 1038b6d90eb7SKip Macy send_pktsched_cmd(struct adapter *adap, int sched, int qidx, int lo, 1039b6d90eb7SKip Macy int hi, int port) 1040b6d90eb7SKip Macy { 1041b6d90eb7SKip Macy struct mbuf *m; 1042b6d90eb7SKip Macy struct mngt_pktsched_wr *req; 1043b6d90eb7SKip Macy 1044b6d90eb7SKip Macy m = m_gethdr(M_NOWAIT, MT_DATA); 1045b6d90eb7SKip Macy req = (struct mngt_pktsched_wr *)m->m_data; 1046b6d90eb7SKip Macy req->wr_hi = htonl(V_WR_OP(FW_WROPCODE_MNGT)); 1047b6d90eb7SKip Macy req->mngt_opcode = FW_MNGTOPCODE_PKTSCHED_SET; 1048b6d90eb7SKip Macy req->sched = sched; 1049b6d90eb7SKip Macy req->idx = qidx; 1050b6d90eb7SKip Macy req->min = lo; 1051b6d90eb7SKip Macy req->max = hi; 1052b6d90eb7SKip Macy req->binding = port; 1053b6d90eb7SKip Macy m->m_len = m->m_pkthdr.len = sizeof(*req); 1054b6d90eb7SKip Macy t3_mgmt_tx(adap, m); 1055b6d90eb7SKip Macy } 1056b6d90eb7SKip Macy 1057b6d90eb7SKip Macy static void 1058b6d90eb7SKip Macy bind_qsets(adapter_t *sc) 1059b6d90eb7SKip Macy { 1060b6d90eb7SKip Macy int i, j; 1061b6d90eb7SKip Macy 1062b6d90eb7SKip Macy for (i = 0; i < (sc)->params.nports; ++i) { 1063b6d90eb7SKip Macy const struct port_info *pi = adap2pinfo(sc, i); 1064b6d90eb7SKip Macy 1065b6d90eb7SKip Macy for (j = 0; j < pi->nqsets; ++j) 1066b6d90eb7SKip Macy send_pktsched_cmd(sc, 1, pi->first_qset + j, -1, 1067b6d90eb7SKip Macy -1, i); 1068b6d90eb7SKip Macy } 1069b6d90eb7SKip Macy } 1070b6d90eb7SKip Macy 1071b6d90eb7SKip Macy static void 1072b6d90eb7SKip Macy cxgb_init(void *arg) 1073b6d90eb7SKip Macy { 1074b6d90eb7SKip Macy struct port_info *p = arg; 1075b6d90eb7SKip Macy 1076b6d90eb7SKip Macy PORT_LOCK(p); 1077b6d90eb7SKip Macy cxgb_init_locked(p); 1078b6d90eb7SKip Macy PORT_UNLOCK(p); 1079b6d90eb7SKip Macy } 1080b6d90eb7SKip Macy 1081b6d90eb7SKip Macy static void 1082b6d90eb7SKip Macy cxgb_init_locked(struct port_info *p) 1083b6d90eb7SKip Macy { 1084b6d90eb7SKip Macy struct ifnet *ifp; 1085b6d90eb7SKip Macy adapter_t *sc = p->adapter; 1086b6d90eb7SKip Macy int error; 1087b6d90eb7SKip Macy 1088b6d90eb7SKip Macy mtx_assert(&p->lock, MA_OWNED); 1089b6d90eb7SKip Macy 1090b6d90eb7SKip Macy ifp = p->ifp; 1091b6d90eb7SKip Macy if ((sc->flags & FW_UPTODATE) == 0) { 1092b6d90eb7SKip Macy device_printf(sc->dev, "updating firmware to version %d.%d\n", 1093b6d90eb7SKip Macy CHELSIO_FW_MAJOR, CHELSIO_FW_MINOR); 1094b6d90eb7SKip Macy if ((error = cxgb_fw_download(sc, sc->dev)) != 0) { 1095b6d90eb7SKip Macy device_printf(sc->dev, "firmware download failed err: %d" 1096b6d90eb7SKip Macy "interface will be unavailable\n", error); 1097b6d90eb7SKip Macy return; 1098b6d90eb7SKip Macy } 1099b6d90eb7SKip Macy sc->flags |= FW_UPTODATE; 1100b6d90eb7SKip Macy } 1101b6d90eb7SKip Macy 1102b6d90eb7SKip Macy cxgb_link_start(p); 1103b6d90eb7SKip Macy ADAPTER_LOCK(p->adapter); 1104b6d90eb7SKip Macy if (p->adapter->open_device_map == 0) 1105b6d90eb7SKip Macy t3_intr_clear(sc); 1106b6d90eb7SKip Macy t3_sge_start(sc); 1107b6d90eb7SKip Macy 1108b6d90eb7SKip Macy p->adapter->open_device_map |= (1 << p->port); 1109b6d90eb7SKip Macy ADAPTER_UNLOCK(p->adapter); 1110b6d90eb7SKip Macy t3_intr_enable(sc); 1111b6d90eb7SKip Macy t3_port_intr_enable(sc, p->port); 1112b6d90eb7SKip Macy if ((p->adapter->flags & (USING_MSIX | QUEUES_BOUND)) == USING_MSIX) 1113b6d90eb7SKip Macy bind_qsets(sc); 1114b6d90eb7SKip Macy p->adapter->flags |= QUEUES_BOUND; 1115b6d90eb7SKip Macy callout_reset(&sc->cxgb_tick_ch, sc->params.stats_update_period * hz, 1116b6d90eb7SKip Macy cxgb_tick, sc); 1117b6d90eb7SKip Macy 1118b6d90eb7SKip Macy 1119b6d90eb7SKip Macy ifp->if_drv_flags |= IFF_DRV_RUNNING; 1120b6d90eb7SKip Macy ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 1121b6d90eb7SKip Macy } 1122b6d90eb7SKip Macy 1123b6d90eb7SKip Macy static void 1124b6d90eb7SKip Macy cxgb_set_rxmode(struct port_info *p) 1125b6d90eb7SKip Macy { 1126b6d90eb7SKip Macy struct t3_rx_mode rm; 1127b6d90eb7SKip Macy struct cmac *mac = &p->mac; 1128b6d90eb7SKip Macy 1129b6d90eb7SKip Macy t3_init_rx_mode(&rm, p); 1130b6d90eb7SKip Macy t3_mac_set_rx_mode(mac, &rm); 1131b6d90eb7SKip Macy } 1132b6d90eb7SKip Macy 1133b6d90eb7SKip Macy static void 113477f07749SKip Macy cxgb_stop_locked(struct port_info *p) 1135b6d90eb7SKip Macy { 1136b6d90eb7SKip Macy struct ifnet *ifp; 1137b6d90eb7SKip Macy 113877f07749SKip Macy mtx_assert(&p->lock, MA_OWNED); 113977f07749SKip Macy mtx_assert(&p->adapter->lock, MA_NOTOWNED); 114077f07749SKip Macy 114177f07749SKip Macy callout_stop(&p->adapter->cxgb_tick_ch); 1142b6d90eb7SKip Macy ifp = p->ifp; 1143b6d90eb7SKip Macy 1144b6d90eb7SKip Macy ADAPTER_LOCK(p->adapter); 1145b6d90eb7SKip Macy ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 1146b6d90eb7SKip Macy p->adapter->open_device_map &= ~(1 << p->port); 1147b6d90eb7SKip Macy if (p->adapter->open_device_map == 0) 1148b6d90eb7SKip Macy t3_intr_disable(p->adapter); 1149b6d90eb7SKip Macy ADAPTER_UNLOCK(p->adapter); 1150b6d90eb7SKip Macy t3_port_intr_disable(p->adapter, p->port); 1151b6d90eb7SKip Macy t3_mac_disable(&p->mac, MAC_DIRECTION_TX | MAC_DIRECTION_RX); 1152b6d90eb7SKip Macy 1153b6d90eb7SKip Macy } 1154b6d90eb7SKip Macy 1155b6d90eb7SKip Macy static int 1156b6d90eb7SKip Macy cxgb_ioctl(struct ifnet *ifp, unsigned long command, caddr_t data) 1157b6d90eb7SKip Macy { 1158b6d90eb7SKip Macy struct port_info *p = ifp->if_softc; 1159b6d90eb7SKip Macy struct ifaddr *ifa = (struct ifaddr *)data; 1160b6d90eb7SKip Macy struct ifreq *ifr = (struct ifreq *)data; 1161b6d90eb7SKip Macy int flags, error = 0; 1162b6d90eb7SKip Macy uint32_t mask; 1163b6d90eb7SKip Macy 1164b6d90eb7SKip Macy switch (command) { 1165b6d90eb7SKip Macy case SIOCSIFMTU: 1166b6d90eb7SKip Macy if ((ifr->ifr_mtu < ETHERMIN) || 1167b6d90eb7SKip Macy (ifr->ifr_mtu > ETHER_MAX_LEN_JUMBO)) 1168b6d90eb7SKip Macy error = EINVAL; 1169b6d90eb7SKip Macy else if (ifp->if_mtu != ifr->ifr_mtu) { 1170b6d90eb7SKip Macy PORT_LOCK(p); 1171b6d90eb7SKip Macy ifp->if_mtu = ifr->ifr_mtu; 1172b6d90eb7SKip Macy t3_mac_set_mtu(&p->mac, ifp->if_mtu); 1173b6d90eb7SKip Macy PORT_UNLOCK(p); 1174b6d90eb7SKip Macy } 1175b6d90eb7SKip Macy break; 1176b6d90eb7SKip Macy case SIOCSIFADDR: 1177b6d90eb7SKip Macy case SIOCGIFADDR: 1178b6d90eb7SKip Macy if (ifa->ifa_addr->sa_family == AF_INET) { 1179b6d90eb7SKip Macy ifp->if_flags |= IFF_UP; 1180b6d90eb7SKip Macy if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 1181b6d90eb7SKip Macy cxgb_init(p); 1182b6d90eb7SKip Macy } 1183b6d90eb7SKip Macy arp_ifinit(ifp, ifa); 1184b6d90eb7SKip Macy } else 1185b6d90eb7SKip Macy error = ether_ioctl(ifp, command, data); 1186b6d90eb7SKip Macy break; 1187b6d90eb7SKip Macy case SIOCSIFFLAGS: 1188b6d90eb7SKip Macy PORT_LOCK(p); 1189b6d90eb7SKip Macy if (ifp->if_flags & IFF_UP) { 1190b6d90eb7SKip Macy if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 1191b6d90eb7SKip Macy flags = p->if_flags; 1192b6d90eb7SKip Macy if (((ifp->if_flags ^ flags) & IFF_PROMISC) || 1193b6d90eb7SKip Macy ((ifp->if_flags ^ flags) & IFF_ALLMULTI)) 1194b6d90eb7SKip Macy cxgb_set_rxmode(p); 1195b6d90eb7SKip Macy 1196b6d90eb7SKip Macy } else 1197b6d90eb7SKip Macy cxgb_init_locked(p); 1198b6d90eb7SKip Macy } else { 1199b6d90eb7SKip Macy if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 120077f07749SKip Macy cxgb_stop_locked(p); 1201b6d90eb7SKip Macy } 1202b6d90eb7SKip Macy } 1203b6d90eb7SKip Macy p->if_flags = ifp->if_flags; 1204b6d90eb7SKip Macy PORT_UNLOCK(p); 1205b6d90eb7SKip Macy break; 1206b6d90eb7SKip Macy case SIOCSIFMEDIA: 1207b6d90eb7SKip Macy case SIOCGIFMEDIA: 1208b6d90eb7SKip Macy error = ifmedia_ioctl(ifp, ifr, &p->media, command); 1209b6d90eb7SKip Macy break; 1210b6d90eb7SKip Macy case SIOCSIFCAP: 1211b6d90eb7SKip Macy PORT_LOCK(p); 1212b6d90eb7SKip Macy mask = ifr->ifr_reqcap ^ ifp->if_capenable; 1213b6d90eb7SKip Macy if (mask & IFCAP_TXCSUM) { 1214b6d90eb7SKip Macy if (IFCAP_TXCSUM & ifp->if_capenable) { 1215b6d90eb7SKip Macy ifp->if_capenable &= ~(IFCAP_TXCSUM|IFCAP_TSO4); 1216b6d90eb7SKip Macy ifp->if_hwassist &= ~(CSUM_TCP | CSUM_UDP 1217b6d90eb7SKip Macy | CSUM_TSO); 1218b6d90eb7SKip Macy } else { 1219b6d90eb7SKip Macy ifp->if_capenable |= IFCAP_TXCSUM; 1220b6d90eb7SKip Macy ifp->if_hwassist |= (CSUM_TCP | CSUM_UDP); 1221b6d90eb7SKip Macy } 1222b6d90eb7SKip Macy } else if (mask & IFCAP_RXCSUM) { 1223b6d90eb7SKip Macy if (IFCAP_RXCSUM & ifp->if_capenable) { 1224b6d90eb7SKip Macy ifp->if_capenable &= ~IFCAP_RXCSUM; 1225b6d90eb7SKip Macy } else { 1226b6d90eb7SKip Macy ifp->if_capenable |= IFCAP_RXCSUM; 1227b6d90eb7SKip Macy } 1228b6d90eb7SKip Macy } 1229b6d90eb7SKip Macy if (mask & IFCAP_TSO4) { 1230b6d90eb7SKip Macy if (IFCAP_TSO4 & ifp->if_capenable) { 1231b6d90eb7SKip Macy ifp->if_capenable &= ~IFCAP_TSO4; 1232b6d90eb7SKip Macy ifp->if_hwassist &= ~CSUM_TSO; 1233b6d90eb7SKip Macy } else if (IFCAP_TXCSUM & ifp->if_capenable) { 1234b6d90eb7SKip Macy ifp->if_capenable |= IFCAP_TSO4; 1235b6d90eb7SKip Macy ifp->if_hwassist |= CSUM_TSO; 1236b6d90eb7SKip Macy } else { 1237b6d90eb7SKip Macy if (cxgb_debug) 1238b6d90eb7SKip Macy printf("cxgb requires tx checksum offload" 1239b6d90eb7SKip Macy " be enabled to use TSO\n"); 1240b6d90eb7SKip Macy error = EINVAL; 1241b6d90eb7SKip Macy } 1242b6d90eb7SKip Macy } 1243b6d90eb7SKip Macy PORT_UNLOCK(p); 1244b6d90eb7SKip Macy break; 1245b6d90eb7SKip Macy default: 1246b6d90eb7SKip Macy error = ether_ioctl(ifp, command, data); 1247b6d90eb7SKip Macy break; 1248b6d90eb7SKip Macy } 1249b6d90eb7SKip Macy 1250b6d90eb7SKip Macy return (error); 1251b6d90eb7SKip Macy } 1252b6d90eb7SKip Macy 1253b6d90eb7SKip Macy static int 1254b6d90eb7SKip Macy cxgb_start_tx(struct ifnet *ifp, uint32_t txmax) 1255b6d90eb7SKip Macy { 1256b6d90eb7SKip Macy struct sge_qset *qs; 1257b6d90eb7SKip Macy struct sge_txq *txq; 1258b6d90eb7SKip Macy struct port_info *p = ifp->if_softc; 1259b6d90eb7SKip Macy struct mbuf *m = NULL; 1260b6d90eb7SKip Macy int err, in_use_init; 1261b6d90eb7SKip Macy 1262b6d90eb7SKip Macy 1263b6d90eb7SKip Macy if (!p->link_config.link_ok) 1264b6d90eb7SKip Macy return (ENXIO); 1265b6d90eb7SKip Macy 1266b6d90eb7SKip Macy if (IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 1267b6d90eb7SKip Macy return (ENOBUFS); 1268b6d90eb7SKip Macy 1269b6d90eb7SKip Macy qs = &p->adapter->sge.qs[p->first_qset]; 1270b6d90eb7SKip Macy txq = &qs->txq[TXQ_ETH]; 1271b6d90eb7SKip Macy err = 0; 1272b6d90eb7SKip Macy 1273b6d90eb7SKip Macy mtx_lock(&txq->lock); 1274b6d90eb7SKip Macy in_use_init = txq->in_use; 1275b6d90eb7SKip Macy while ((txq->in_use - in_use_init < txmax) && 1276b6d90eb7SKip Macy (txq->size > txq->in_use + TX_MAX_DESC)) { 1277b6d90eb7SKip Macy IFQ_DRV_DEQUEUE(&ifp->if_snd, m); 1278b6d90eb7SKip Macy if (m == NULL) 1279b6d90eb7SKip Macy break; 1280b6d90eb7SKip Macy if ((err = t3_encap(p, &m)) != 0) 1281b6d90eb7SKip Macy break; 1282b6d90eb7SKip Macy BPF_MTAP(ifp, m); 1283b6d90eb7SKip Macy } 1284b6d90eb7SKip Macy mtx_unlock(&txq->lock); 1285b6d90eb7SKip Macy 1286b6d90eb7SKip Macy if (__predict_false(err)) { 1287b6d90eb7SKip Macy if (cxgb_debug) 1288b6d90eb7SKip Macy printf("would set OFLAGS\n"); 1289b6d90eb7SKip Macy if (err == ENOMEM) { 1290b6d90eb7SKip Macy IFQ_LOCK(&ifp->if_snd); 1291b6d90eb7SKip Macy IFQ_DRV_PREPEND(&ifp->if_snd, m); 1292b6d90eb7SKip Macy IFQ_UNLOCK(&ifp->if_snd); 1293b6d90eb7SKip Macy } 1294b6d90eb7SKip Macy } 1295b6d90eb7SKip Macy if (err == 0 && m == NULL) 1296b6d90eb7SKip Macy err = ENOBUFS; 1297b6d90eb7SKip Macy 1298b6d90eb7SKip Macy return (err); 1299b6d90eb7SKip Macy } 1300b6d90eb7SKip Macy 1301b6d90eb7SKip Macy static void 1302b6d90eb7SKip Macy cxgb_start_proc(void *arg, int ncount) 1303b6d90eb7SKip Macy { 1304b6d90eb7SKip Macy struct ifnet *ifp = arg; 1305b6d90eb7SKip Macy struct port_info *pi = ifp->if_softc; 1306b6d90eb7SKip Macy struct sge_qset *qs; 1307b6d90eb7SKip Macy struct sge_txq *txq; 1308b6d90eb7SKip Macy int error = 0; 1309b6d90eb7SKip Macy 1310b6d90eb7SKip Macy qs = &pi->adapter->sge.qs[pi->first_qset]; 1311b6d90eb7SKip Macy txq = &qs->txq[TXQ_ETH]; 1312b6d90eb7SKip Macy 1313f467efb7SKip Macy while (error == 0) { 1314f467efb7SKip Macy if (desc_reclaimable(txq) > TX_CLEAN_MAX_DESC) 1315f467efb7SKip Macy taskqueue_enqueue(pi->adapter->tq, 1316f467efb7SKip Macy &pi->adapter->timer_reclaim_task); 13171940bc69SKip Macy 1318f467efb7SKip Macy error = cxgb_start_tx(ifp, TX_START_MAX_DESC); 1319f467efb7SKip Macy } 1320b6d90eb7SKip Macy } 1321b6d90eb7SKip Macy 1322b6d90eb7SKip Macy static void 1323b6d90eb7SKip Macy cxgb_start(struct ifnet *ifp) 1324b6d90eb7SKip Macy { 1325b6d90eb7SKip Macy struct port_info *pi = ifp->if_softc; 1326b6d90eb7SKip Macy struct sge_qset *qs; 1327b6d90eb7SKip Macy struct sge_txq *txq; 1328b6d90eb7SKip Macy int err; 1329b6d90eb7SKip Macy 1330b6d90eb7SKip Macy qs = &pi->adapter->sge.qs[pi->first_qset]; 1331b6d90eb7SKip Macy txq = &qs->txq[TXQ_ETH]; 1332b6d90eb7SKip Macy 1333f467efb7SKip Macy if (desc_reclaimable(txq) > TX_CLEAN_MAX_DESC) 1334f467efb7SKip Macy taskqueue_enqueue(pi->adapter->tq, 1335f467efb7SKip Macy &pi->adapter->timer_reclaim_task); 1336f467efb7SKip Macy 1337b6d90eb7SKip Macy err = cxgb_start_tx(ifp, TX_START_MAX_DESC); 1338b6d90eb7SKip Macy 1339b6d90eb7SKip Macy if (err == 0) 1340b6d90eb7SKip Macy taskqueue_enqueue(pi->tq, &pi->start_task); 1341b6d90eb7SKip Macy } 1342b6d90eb7SKip Macy 1343b6d90eb7SKip Macy 1344b6d90eb7SKip Macy static int 1345b6d90eb7SKip Macy cxgb_media_change(struct ifnet *ifp) 1346b6d90eb7SKip Macy { 1347b6d90eb7SKip Macy if_printf(ifp, "media change not supported\n"); 1348b6d90eb7SKip Macy return (ENXIO); 1349b6d90eb7SKip Macy } 1350b6d90eb7SKip Macy 1351b6d90eb7SKip Macy static void 1352b6d90eb7SKip Macy cxgb_media_status(struct ifnet *ifp, struct ifmediareq *ifmr) 1353b6d90eb7SKip Macy { 1354b6d90eb7SKip Macy struct port_info *p = ifp->if_softc; 1355b6d90eb7SKip Macy 1356b6d90eb7SKip Macy ifmr->ifm_status = IFM_AVALID; 1357b6d90eb7SKip Macy ifmr->ifm_active = IFM_ETHER; 1358b6d90eb7SKip Macy 1359b6d90eb7SKip Macy if (!p->link_config.link_ok) 1360b6d90eb7SKip Macy return; 1361b6d90eb7SKip Macy 1362b6d90eb7SKip Macy ifmr->ifm_status |= IFM_ACTIVE; 1363b6d90eb7SKip Macy 1364b6d90eb7SKip Macy if (p->link_config.duplex) 1365b6d90eb7SKip Macy ifmr->ifm_active |= IFM_FDX; 1366b6d90eb7SKip Macy else 1367b6d90eb7SKip Macy ifmr->ifm_active |= IFM_HDX; 1368b6d90eb7SKip Macy } 1369b6d90eb7SKip Macy 1370b6d90eb7SKip Macy static void 1371b6d90eb7SKip Macy cxgb_async_intr(void *data) 1372b6d90eb7SKip Macy { 1373b6d90eb7SKip Macy if (cxgb_debug) 1374b6d90eb7SKip Macy printf("cxgb_async_intr\n"); 1375b6d90eb7SKip Macy } 1376b6d90eb7SKip Macy 1377b6d90eb7SKip Macy static void 1378b6d90eb7SKip Macy cxgb_ext_intr_handler(void *arg, int count) 1379b6d90eb7SKip Macy { 1380b6d90eb7SKip Macy adapter_t *sc = (adapter_t *)arg; 1381b6d90eb7SKip Macy 1382b6d90eb7SKip Macy if (cxgb_debug) 1383b6d90eb7SKip Macy printf("cxgb_ext_intr_handler\n"); 1384b6d90eb7SKip Macy 1385b6d90eb7SKip Macy t3_phy_intr_handler(sc); 1386b6d90eb7SKip Macy 1387b6d90eb7SKip Macy /* Now reenable external interrupts */ 1388b6d90eb7SKip Macy if (sc->slow_intr_mask) { 1389b6d90eb7SKip Macy sc->slow_intr_mask |= F_T3DBG; 1390b6d90eb7SKip Macy t3_write_reg(sc, A_PL_INT_CAUSE0, F_T3DBG); 1391b6d90eb7SKip Macy t3_write_reg(sc, A_PL_INT_ENABLE0, sc->slow_intr_mask); 1392b6d90eb7SKip Macy } 1393b6d90eb7SKip Macy } 1394b6d90eb7SKip Macy 1395b6d90eb7SKip Macy static void 1396b6d90eb7SKip Macy cxgb_tick(void *arg) 1397b6d90eb7SKip Macy { 1398b6d90eb7SKip Macy adapter_t *sc = (adapter_t *)arg; 1399b6d90eb7SKip Macy const struct adapter_params *p = &sc->params; 1400b6d90eb7SKip Macy 1401b6d90eb7SKip Macy if (p->linkpoll_period) 1402b6d90eb7SKip Macy check_link_status(sc); 1403b6d90eb7SKip Macy 1404b6d90eb7SKip Macy callout_reset(&sc->cxgb_tick_ch, sc->params.stats_update_period * hz, 1405b6d90eb7SKip Macy cxgb_tick, sc); 1406b6d90eb7SKip Macy } 1407b6d90eb7SKip Macy 1408b6d90eb7SKip Macy static void 1409b6d90eb7SKip Macy check_link_status(adapter_t *sc) 1410b6d90eb7SKip Macy { 1411b6d90eb7SKip Macy int i; 1412b6d90eb7SKip Macy 1413b6d90eb7SKip Macy for (i = 0; i < (sc)->params.nports; ++i) { 1414b6d90eb7SKip Macy struct port_info *p = &sc->port[i]; 1415b6d90eb7SKip Macy 1416b6d90eb7SKip Macy if (!(p->port_type->caps & SUPPORTED_IRQ)) 1417b6d90eb7SKip Macy t3_link_changed(sc, i); 1418b6d90eb7SKip Macy } 1419b6d90eb7SKip Macy } 1420b6d90eb7SKip Macy 1421b6d90eb7SKip Macy static int 1422b6d90eb7SKip Macy in_range(int val, int lo, int hi) 1423b6d90eb7SKip Macy { 1424b6d90eb7SKip Macy return val < 0 || (val <= hi && val >= lo); 1425b6d90eb7SKip Macy } 1426b6d90eb7SKip Macy 1427b6d90eb7SKip Macy static int 1428b6d90eb7SKip Macy cxgb_extension_ioctl(struct cdev *dev, unsigned long cmd, caddr_t data, 1429b6d90eb7SKip Macy int fflag, struct thread *td) 1430b6d90eb7SKip Macy { 1431b6d90eb7SKip Macy int mmd, error = 0; 1432b6d90eb7SKip Macy struct port_info *pi = dev->si_drv1; 1433b6d90eb7SKip Macy adapter_t *sc = pi->adapter; 1434b6d90eb7SKip Macy 1435b6d90eb7SKip Macy #ifdef PRIV_SUPPORTED 1436b6d90eb7SKip Macy if (priv_check(td, PRIV_DRIVER)) { 1437b6d90eb7SKip Macy if (cxgb_debug) 1438b6d90eb7SKip Macy printf("user does not have access to privileged ioctls\n"); 1439b6d90eb7SKip Macy return (EPERM); 1440b6d90eb7SKip Macy } 1441b6d90eb7SKip Macy #else 1442b6d90eb7SKip Macy if (suser(td)) { 1443b6d90eb7SKip Macy if (cxgb_debug) 1444b6d90eb7SKip Macy printf("user does not have access to privileged ioctls\n"); 1445b6d90eb7SKip Macy return (EPERM); 1446b6d90eb7SKip Macy } 1447b6d90eb7SKip Macy #endif 1448b6d90eb7SKip Macy 1449b6d90eb7SKip Macy switch (cmd) { 1450b6d90eb7SKip Macy case SIOCGMIIREG: { 1451b6d90eb7SKip Macy uint32_t val; 1452b6d90eb7SKip Macy struct cphy *phy = &pi->phy; 1453b6d90eb7SKip Macy struct mii_data *mid = (struct mii_data *)data; 1454b6d90eb7SKip Macy 1455b6d90eb7SKip Macy if (!phy->mdio_read) 1456b6d90eb7SKip Macy return (EOPNOTSUPP); 1457b6d90eb7SKip Macy if (is_10G(sc)) { 1458b6d90eb7SKip Macy mmd = mid->phy_id >> 8; 1459b6d90eb7SKip Macy if (!mmd) 1460b6d90eb7SKip Macy mmd = MDIO_DEV_PCS; 1461b6d90eb7SKip Macy else if (mmd > MDIO_DEV_XGXS) 1462b6d90eb7SKip Macy return -EINVAL; 1463b6d90eb7SKip Macy 1464b6d90eb7SKip Macy error = phy->mdio_read(sc, mid->phy_id & 0x1f, mmd, 1465b6d90eb7SKip Macy mid->reg_num, &val); 1466b6d90eb7SKip Macy } else 1467b6d90eb7SKip Macy error = phy->mdio_read(sc, mid->phy_id & 0x1f, 0, 1468b6d90eb7SKip Macy mid->reg_num & 0x1f, &val); 1469b6d90eb7SKip Macy if (error == 0) 1470b6d90eb7SKip Macy mid->val_out = val; 1471b6d90eb7SKip Macy break; 1472b6d90eb7SKip Macy } 1473b6d90eb7SKip Macy case SIOCSMIIREG: { 1474b6d90eb7SKip Macy struct cphy *phy = &pi->phy; 1475b6d90eb7SKip Macy struct mii_data *mid = (struct mii_data *)data; 1476b6d90eb7SKip Macy 1477b6d90eb7SKip Macy if (!phy->mdio_write) 1478b6d90eb7SKip Macy return (EOPNOTSUPP); 1479b6d90eb7SKip Macy if (is_10G(sc)) { 1480b6d90eb7SKip Macy mmd = mid->phy_id >> 8; 1481b6d90eb7SKip Macy if (!mmd) 1482b6d90eb7SKip Macy mmd = MDIO_DEV_PCS; 1483b6d90eb7SKip Macy else if (mmd > MDIO_DEV_XGXS) 1484b6d90eb7SKip Macy return (EINVAL); 1485b6d90eb7SKip Macy 1486b6d90eb7SKip Macy error = phy->mdio_write(sc, mid->phy_id & 0x1f, 1487b6d90eb7SKip Macy mmd, mid->reg_num, mid->val_in); 1488b6d90eb7SKip Macy } else 1489b6d90eb7SKip Macy error = phy->mdio_write(sc, mid->phy_id & 0x1f, 0, 1490b6d90eb7SKip Macy mid->reg_num & 0x1f, 1491b6d90eb7SKip Macy mid->val_in); 1492b6d90eb7SKip Macy break; 1493b6d90eb7SKip Macy } 1494b6d90eb7SKip Macy case CHELSIO_SETREG: { 1495b6d90eb7SKip Macy struct ch_reg *edata = (struct ch_reg *)data; 1496b6d90eb7SKip Macy if ((edata->addr & 0x3) != 0 || edata->addr >= sc->mmio_len) 1497b6d90eb7SKip Macy return (EFAULT); 1498b6d90eb7SKip Macy t3_write_reg(sc, edata->addr, edata->val); 1499b6d90eb7SKip Macy break; 1500b6d90eb7SKip Macy } 1501b6d90eb7SKip Macy case CHELSIO_GETREG: { 1502b6d90eb7SKip Macy struct ch_reg *edata = (struct ch_reg *)data; 1503b6d90eb7SKip Macy if ((edata->addr & 0x3) != 0 || edata->addr >= sc->mmio_len) 1504b6d90eb7SKip Macy return (EFAULT); 1505b6d90eb7SKip Macy edata->val = t3_read_reg(sc, edata->addr); 1506b6d90eb7SKip Macy break; 1507b6d90eb7SKip Macy } 1508b6d90eb7SKip Macy case CHELSIO_GET_SGE_CONTEXT: { 1509b6d90eb7SKip Macy struct ch_cntxt *ecntxt = (struct ch_cntxt *)data; 1510b6d90eb7SKip Macy mtx_lock(&sc->sge.reg_lock); 1511b6d90eb7SKip Macy switch (ecntxt->cntxt_type) { 1512b6d90eb7SKip Macy case CNTXT_TYPE_EGRESS: 1513b6d90eb7SKip Macy error = t3_sge_read_ecntxt(sc, ecntxt->cntxt_id, 1514b6d90eb7SKip Macy ecntxt->data); 1515b6d90eb7SKip Macy break; 1516b6d90eb7SKip Macy case CNTXT_TYPE_FL: 1517b6d90eb7SKip Macy error = t3_sge_read_fl(sc, ecntxt->cntxt_id, 1518b6d90eb7SKip Macy ecntxt->data); 1519b6d90eb7SKip Macy break; 1520b6d90eb7SKip Macy case CNTXT_TYPE_RSP: 1521b6d90eb7SKip Macy error = t3_sge_read_rspq(sc, ecntxt->cntxt_id, 1522b6d90eb7SKip Macy ecntxt->data); 1523b6d90eb7SKip Macy break; 1524b6d90eb7SKip Macy case CNTXT_TYPE_CQ: 1525b6d90eb7SKip Macy error = t3_sge_read_cq(sc, ecntxt->cntxt_id, 1526b6d90eb7SKip Macy ecntxt->data); 1527b6d90eb7SKip Macy break; 1528b6d90eb7SKip Macy default: 1529b6d90eb7SKip Macy error = EINVAL; 1530b6d90eb7SKip Macy break; 1531b6d90eb7SKip Macy } 1532b6d90eb7SKip Macy mtx_unlock(&sc->sge.reg_lock); 1533b6d90eb7SKip Macy break; 1534b6d90eb7SKip Macy } 1535b6d90eb7SKip Macy case CHELSIO_GET_SGE_DESC: { 1536b6d90eb7SKip Macy struct ch_desc *edesc = (struct ch_desc *)data; 1537b6d90eb7SKip Macy int ret; 1538b6d90eb7SKip Macy if (edesc->queue_num >= SGE_QSETS * 6) 1539b6d90eb7SKip Macy return (EINVAL); 1540b6d90eb7SKip Macy ret = t3_get_desc(&sc->sge.qs[edesc->queue_num / 6], 1541b6d90eb7SKip Macy edesc->queue_num % 6, edesc->idx, edesc->data); 1542b6d90eb7SKip Macy if (ret < 0) 1543b6d90eb7SKip Macy return (EINVAL); 1544b6d90eb7SKip Macy edesc->size = ret; 1545b6d90eb7SKip Macy break; 1546b6d90eb7SKip Macy } 1547b6d90eb7SKip Macy case CHELSIO_SET_QSET_PARAMS: { 1548b6d90eb7SKip Macy struct qset_params *q; 1549b6d90eb7SKip Macy struct ch_qset_params *t = (struct ch_qset_params *)data; 1550b6d90eb7SKip Macy 1551b6d90eb7SKip Macy if (t->qset_idx >= SGE_QSETS) 1552b6d90eb7SKip Macy return -EINVAL; 1553b6d90eb7SKip Macy if (!in_range(t->intr_lat, 0, M_NEWTIMER) || 1554b6d90eb7SKip Macy !in_range(t->cong_thres, 0, 255) || 1555b6d90eb7SKip Macy !in_range(t->txq_size[0], MIN_TXQ_ENTRIES, 1556b6d90eb7SKip Macy MAX_TXQ_ENTRIES) || 1557b6d90eb7SKip Macy !in_range(t->txq_size[1], MIN_TXQ_ENTRIES, 1558b6d90eb7SKip Macy MAX_TXQ_ENTRIES) || 1559b6d90eb7SKip Macy !in_range(t->txq_size[2], MIN_CTRL_TXQ_ENTRIES, 1560b6d90eb7SKip Macy MAX_CTRL_TXQ_ENTRIES) || 1561b6d90eb7SKip Macy !in_range(t->fl_size[0], MIN_FL_ENTRIES, MAX_RX_BUFFERS) || 1562b6d90eb7SKip Macy !in_range(t->fl_size[1], MIN_FL_ENTRIES, 1563b6d90eb7SKip Macy MAX_RX_JUMBO_BUFFERS) || 1564b6d90eb7SKip Macy !in_range(t->rspq_size, MIN_RSPQ_ENTRIES, MAX_RSPQ_ENTRIES)) 1565b6d90eb7SKip Macy return -EINVAL; 1566b6d90eb7SKip Macy if ((sc->flags & FULL_INIT_DONE) && 1567b6d90eb7SKip Macy (t->rspq_size >= 0 || t->fl_size[0] >= 0 || 1568b6d90eb7SKip Macy t->fl_size[1] >= 0 || t->txq_size[0] >= 0 || 1569b6d90eb7SKip Macy t->txq_size[1] >= 0 || t->txq_size[2] >= 0 || 1570b6d90eb7SKip Macy t->polling >= 0 || t->cong_thres >= 0)) 1571b6d90eb7SKip Macy return -EBUSY; 1572b6d90eb7SKip Macy 1573b6d90eb7SKip Macy q = &sc->params.sge.qset[t->qset_idx]; 1574b6d90eb7SKip Macy 1575b6d90eb7SKip Macy if (t->rspq_size >= 0) 1576b6d90eb7SKip Macy q->rspq_size = t->rspq_size; 1577b6d90eb7SKip Macy if (t->fl_size[0] >= 0) 1578b6d90eb7SKip Macy q->fl_size = t->fl_size[0]; 1579b6d90eb7SKip Macy if (t->fl_size[1] >= 0) 1580b6d90eb7SKip Macy q->jumbo_size = t->fl_size[1]; 1581b6d90eb7SKip Macy if (t->txq_size[0] >= 0) 1582b6d90eb7SKip Macy q->txq_size[0] = t->txq_size[0]; 1583b6d90eb7SKip Macy if (t->txq_size[1] >= 0) 1584b6d90eb7SKip Macy q->txq_size[1] = t->txq_size[1]; 1585b6d90eb7SKip Macy if (t->txq_size[2] >= 0) 1586b6d90eb7SKip Macy q->txq_size[2] = t->txq_size[2]; 1587b6d90eb7SKip Macy if (t->cong_thres >= 0) 1588b6d90eb7SKip Macy q->cong_thres = t->cong_thres; 1589b6d90eb7SKip Macy if (t->intr_lat >= 0) { 1590b6d90eb7SKip Macy struct sge_qset *qs = &sc->sge.qs[t->qset_idx]; 1591b6d90eb7SKip Macy 1592b6d90eb7SKip Macy q->coalesce_nsecs = t->intr_lat*1000; 1593b6d90eb7SKip Macy t3_update_qset_coalesce(qs, q); 1594b6d90eb7SKip Macy } 1595b6d90eb7SKip Macy break; 1596b6d90eb7SKip Macy } 1597b6d90eb7SKip Macy case CHELSIO_GET_QSET_PARAMS: { 1598b6d90eb7SKip Macy struct qset_params *q; 1599b6d90eb7SKip Macy struct ch_qset_params *t = (struct ch_qset_params *)data; 1600b6d90eb7SKip Macy 1601b6d90eb7SKip Macy if (t->qset_idx >= SGE_QSETS) 1602b6d90eb7SKip Macy return (EINVAL); 1603b6d90eb7SKip Macy 1604b6d90eb7SKip Macy q = &(sc)->params.sge.qset[t->qset_idx]; 1605b6d90eb7SKip Macy t->rspq_size = q->rspq_size; 1606b6d90eb7SKip Macy t->txq_size[0] = q->txq_size[0]; 1607b6d90eb7SKip Macy t->txq_size[1] = q->txq_size[1]; 1608b6d90eb7SKip Macy t->txq_size[2] = q->txq_size[2]; 1609b6d90eb7SKip Macy t->fl_size[0] = q->fl_size; 1610b6d90eb7SKip Macy t->fl_size[1] = q->jumbo_size; 1611b6d90eb7SKip Macy t->polling = q->polling; 1612b6d90eb7SKip Macy t->intr_lat = q->coalesce_nsecs / 1000; 1613b6d90eb7SKip Macy t->cong_thres = q->cong_thres; 1614b6d90eb7SKip Macy break; 1615b6d90eb7SKip Macy } 1616b6d90eb7SKip Macy case CHELSIO_SET_QSET_NUM: { 1617b6d90eb7SKip Macy struct ch_reg *edata = (struct ch_reg *)data; 1618b6d90eb7SKip Macy unsigned int port_idx = pi->port; 1619b6d90eb7SKip Macy 1620b6d90eb7SKip Macy if (sc->flags & FULL_INIT_DONE) 1621b6d90eb7SKip Macy return (EBUSY); 1622b6d90eb7SKip Macy if (edata->val < 1 || 1623b6d90eb7SKip Macy (edata->val > 1 && !(sc->flags & USING_MSIX))) 1624b6d90eb7SKip Macy return (EINVAL); 1625b6d90eb7SKip Macy if (edata->val + sc->port[!port_idx].nqsets > SGE_QSETS) 1626b6d90eb7SKip Macy return (EINVAL); 1627b6d90eb7SKip Macy sc->port[port_idx].nqsets = edata->val; 1628b6d90eb7SKip Macy /* 1629b6d90eb7SKip Macy * XXX we're hardcoding ourselves to 2 ports 1630b6d90eb7SKip Macy * just like the LEENUX 1631b6d90eb7SKip Macy */ 1632b6d90eb7SKip Macy sc->port[1].first_qset = sc->port[0].nqsets; 1633b6d90eb7SKip Macy break; 1634b6d90eb7SKip Macy } 1635b6d90eb7SKip Macy case CHELSIO_GET_QSET_NUM: { 1636b6d90eb7SKip Macy struct ch_reg *edata = (struct ch_reg *)data; 1637b6d90eb7SKip Macy edata->val = pi->nqsets; 1638b6d90eb7SKip Macy break; 1639b6d90eb7SKip Macy } 1640b6d90eb7SKip Macy #ifdef notyet 1641b6d90eb7SKip Macy /* 1642b6d90eb7SKip Macy * XXX FreeBSD driver does not currently support any 1643b6d90eb7SKip Macy * offload functionality 1644b6d90eb7SKip Macy */ 1645b6d90eb7SKip Macy case CHELSIO_LOAD_FW: 1646b6d90eb7SKip Macy case CHELSIO_DEVUP: 1647b6d90eb7SKip Macy case CHELSIO_SETMTUTAB: 1648b6d90eb7SKip Macy case CHELSIO_GET_PM: 1649b6d90eb7SKip Macy case CHELSIO_SET_PM: 1650b6d90eb7SKip Macy case CHELSIO_READ_TCAM_WORD: 1651b6d90eb7SKip Macy return (EOPNOTSUPP); 1652b6d90eb7SKip Macy break; 1653b6d90eb7SKip Macy #endif 1654b6d90eb7SKip Macy case CHELSIO_GET_MEM: { 1655b6d90eb7SKip Macy struct ch_mem_range *t = (struct ch_mem_range *)data; 1656b6d90eb7SKip Macy struct mc7 *mem; 1657b6d90eb7SKip Macy uint8_t *useraddr; 1658b6d90eb7SKip Macy u64 buf[32]; 1659b6d90eb7SKip Macy 1660b6d90eb7SKip Macy if (!is_offload(sc)) 1661b6d90eb7SKip Macy return (EOPNOTSUPP); 1662b6d90eb7SKip Macy if (!(sc->flags & FULL_INIT_DONE)) 1663b6d90eb7SKip Macy return (EIO); /* need the memory controllers */ 1664b6d90eb7SKip Macy if ((t->addr & 0x7) || (t->len & 0x7)) 1665b6d90eb7SKip Macy return (EINVAL); 1666b6d90eb7SKip Macy if (t->mem_id == MEM_CM) 1667b6d90eb7SKip Macy mem = &sc->cm; 1668b6d90eb7SKip Macy else if (t->mem_id == MEM_PMRX) 1669b6d90eb7SKip Macy mem = &sc->pmrx; 1670b6d90eb7SKip Macy else if (t->mem_id == MEM_PMTX) 1671b6d90eb7SKip Macy mem = &sc->pmtx; 1672b6d90eb7SKip Macy else 1673b6d90eb7SKip Macy return (EINVAL); 1674b6d90eb7SKip Macy 1675b6d90eb7SKip Macy /* 1676b6d90eb7SKip Macy * Version scheme: 1677b6d90eb7SKip Macy * bits 0..9: chip version 1678b6d90eb7SKip Macy * bits 10..15: chip revision 1679b6d90eb7SKip Macy */ 1680b6d90eb7SKip Macy t->version = 3 | (sc->params.rev << 10); 1681b6d90eb7SKip Macy 1682b6d90eb7SKip Macy /* 1683b6d90eb7SKip Macy * Read 256 bytes at a time as len can be large and we don't 1684b6d90eb7SKip Macy * want to use huge intermediate buffers. 1685b6d90eb7SKip Macy */ 1686b6d90eb7SKip Macy useraddr = (uint8_t *)(t + 1); /* advance to start of buffer */ 1687b6d90eb7SKip Macy while (t->len) { 1688b6d90eb7SKip Macy unsigned int chunk = min(t->len, sizeof(buf)); 1689b6d90eb7SKip Macy 1690b6d90eb7SKip Macy error = t3_mc7_bd_read(mem, t->addr / 8, chunk / 8, buf); 1691b6d90eb7SKip Macy if (error) 1692b6d90eb7SKip Macy return (-error); 1693b6d90eb7SKip Macy if (copyout(buf, useraddr, chunk)) 1694b6d90eb7SKip Macy return (EFAULT); 1695b6d90eb7SKip Macy useraddr += chunk; 1696b6d90eb7SKip Macy t->addr += chunk; 1697b6d90eb7SKip Macy t->len -= chunk; 1698b6d90eb7SKip Macy } 1699b6d90eb7SKip Macy break; 1700b6d90eb7SKip Macy } 1701b6d90eb7SKip Macy case CHELSIO_SET_TRACE_FILTER: { 1702b6d90eb7SKip Macy struct ch_trace *t = (struct ch_trace *)data; 1703b6d90eb7SKip Macy const struct trace_params *tp; 1704b6d90eb7SKip Macy 1705b6d90eb7SKip Macy tp = (const struct trace_params *)&t->sip; 1706b6d90eb7SKip Macy if (t->config_tx) 1707b6d90eb7SKip Macy t3_config_trace_filter(sc, tp, 0, t->invert_match, 1708b6d90eb7SKip Macy t->trace_tx); 1709b6d90eb7SKip Macy if (t->config_rx) 1710b6d90eb7SKip Macy t3_config_trace_filter(sc, tp, 1, t->invert_match, 1711b6d90eb7SKip Macy t->trace_rx); 1712b6d90eb7SKip Macy break; 1713b6d90eb7SKip Macy } 1714b6d90eb7SKip Macy case CHELSIO_SET_PKTSCHED: { 1715b6d90eb7SKip Macy struct ch_pktsched_params *p = (struct ch_pktsched_params *)data; 1716b6d90eb7SKip Macy if (sc->open_device_map == 0) 1717b6d90eb7SKip Macy return (EAGAIN); 1718b6d90eb7SKip Macy send_pktsched_cmd(sc, p->sched, p->idx, p->min, p->max, 1719b6d90eb7SKip Macy p->binding); 1720b6d90eb7SKip Macy break; 1721b6d90eb7SKip Macy } 1722b6d90eb7SKip Macy case CHELSIO_IFCONF_GETREGS: { 1723b6d90eb7SKip Macy struct ifconf_regs *regs = (struct ifconf_regs *)data; 1724b6d90eb7SKip Macy int reglen = cxgb_get_regs_len(); 1725b6d90eb7SKip Macy uint8_t *buf = malloc(REGDUMP_SIZE, M_DEVBUF, M_NOWAIT); 1726b6d90eb7SKip Macy if (buf == NULL) { 1727b6d90eb7SKip Macy return (ENOMEM); 1728b6d90eb7SKip Macy } if (regs->len > reglen) 1729b6d90eb7SKip Macy regs->len = reglen; 1730b6d90eb7SKip Macy else if (regs->len < reglen) { 1731b6d90eb7SKip Macy error = E2BIG; 1732b6d90eb7SKip Macy goto done; 1733b6d90eb7SKip Macy } 1734b6d90eb7SKip Macy cxgb_get_regs(sc, regs, buf); 1735b6d90eb7SKip Macy error = copyout(buf, regs->data, reglen); 1736b6d90eb7SKip Macy 1737b6d90eb7SKip Macy done: 1738b6d90eb7SKip Macy free(buf, M_DEVBUF); 1739b6d90eb7SKip Macy 1740b6d90eb7SKip Macy break; 1741b6d90eb7SKip Macy } 1742b6d90eb7SKip Macy default: 1743b6d90eb7SKip Macy return (EOPNOTSUPP); 1744b6d90eb7SKip Macy break; 1745b6d90eb7SKip Macy } 1746b6d90eb7SKip Macy 1747b6d90eb7SKip Macy return (error); 1748b6d90eb7SKip Macy } 1749b6d90eb7SKip Macy 1750b6d90eb7SKip Macy static __inline void 1751b6d90eb7SKip Macy reg_block_dump(struct adapter *ap, uint8_t *buf, unsigned int start, 1752b6d90eb7SKip Macy unsigned int end) 1753b6d90eb7SKip Macy { 1754b6d90eb7SKip Macy uint32_t *p = (uint32_t *)buf + start; 1755b6d90eb7SKip Macy 1756b6d90eb7SKip Macy for ( ; start <= end; start += sizeof(uint32_t)) 1757b6d90eb7SKip Macy *p++ = t3_read_reg(ap, start); 1758b6d90eb7SKip Macy } 1759b6d90eb7SKip Macy 1760b6d90eb7SKip Macy #define T3_REGMAP_SIZE (3 * 1024) 1761b6d90eb7SKip Macy static int 1762b6d90eb7SKip Macy cxgb_get_regs_len(void) 1763b6d90eb7SKip Macy { 1764b6d90eb7SKip Macy return T3_REGMAP_SIZE; 1765b6d90eb7SKip Macy } 1766b6d90eb7SKip Macy #undef T3_REGMAP_SIZE 1767b6d90eb7SKip Macy 1768b6d90eb7SKip Macy static void 1769b6d90eb7SKip Macy cxgb_get_regs(adapter_t *sc, struct ifconf_regs *regs, uint8_t *buf) 1770b6d90eb7SKip Macy { 1771b6d90eb7SKip Macy 1772b6d90eb7SKip Macy /* 1773b6d90eb7SKip Macy * Version scheme: 1774b6d90eb7SKip Macy * bits 0..9: chip version 1775b6d90eb7SKip Macy * bits 10..15: chip revision 1776b6d90eb7SKip Macy * bit 31: set for PCIe cards 1777b6d90eb7SKip Macy */ 1778b6d90eb7SKip Macy regs->version = 3 | (sc->params.rev << 10) | (is_pcie(sc) << 31); 1779b6d90eb7SKip Macy 1780b6d90eb7SKip Macy /* 1781b6d90eb7SKip Macy * We skip the MAC statistics registers because they are clear-on-read. 1782b6d90eb7SKip Macy * Also reading multi-register stats would need to synchronize with the 1783b6d90eb7SKip Macy * periodic mac stats accumulation. Hard to justify the complexity. 1784b6d90eb7SKip Macy */ 1785b6d90eb7SKip Macy memset(buf, 0, REGDUMP_SIZE); 1786b6d90eb7SKip Macy reg_block_dump(sc, buf, 0, A_SG_RSPQ_CREDIT_RETURN); 1787b6d90eb7SKip Macy reg_block_dump(sc, buf, A_SG_HI_DRB_HI_THRSH, A_ULPRX_PBL_ULIMIT); 1788b6d90eb7SKip Macy reg_block_dump(sc, buf, A_ULPTX_CONFIG, A_MPS_INT_CAUSE); 1789b6d90eb7SKip Macy reg_block_dump(sc, buf, A_CPL_SWITCH_CNTRL, A_CPL_MAP_TBL_DATA); 1790b6d90eb7SKip Macy reg_block_dump(sc, buf, A_SMB_GLOBAL_TIME_CFG, A_XGM_SERDES_STAT3); 1791b6d90eb7SKip Macy reg_block_dump(sc, buf, A_XGM_SERDES_STATUS0, 1792b6d90eb7SKip Macy XGM_REG(A_XGM_SERDES_STAT3, 1)); 1793b6d90eb7SKip Macy reg_block_dump(sc, buf, XGM_REG(A_XGM_SERDES_STATUS0, 1), 1794b6d90eb7SKip Macy XGM_REG(A_XGM_RX_SPI4_SOP_EOP_CNT, 1)); 1795b6d90eb7SKip Macy } 1796