1b6d90eb7SKip Macy /************************************************************************** 2b6d90eb7SKip Macy 3b6d90eb7SKip Macy Copyright (c) 2007, Chelsio Inc. 4b6d90eb7SKip Macy All rights reserved. 5b6d90eb7SKip Macy 6b6d90eb7SKip Macy Redistribution and use in source and binary forms, with or without 7b6d90eb7SKip Macy modification, are permitted provided that the following conditions are met: 8b6d90eb7SKip Macy 9b6d90eb7SKip Macy 1. Redistributions of source code must retain the above copyright notice, 10b6d90eb7SKip Macy this list of conditions and the following disclaimer. 11b6d90eb7SKip Macy 12d722cab4SKip Macy 2. Neither the name of the Chelsio Corporation nor the names of its 13b6d90eb7SKip Macy contributors may be used to endorse or promote products derived from 14b6d90eb7SKip Macy this software without specific prior written permission. 15b6d90eb7SKip Macy 16b6d90eb7SKip Macy THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 17b6d90eb7SKip Macy AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18b6d90eb7SKip Macy IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19b6d90eb7SKip Macy ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 20b6d90eb7SKip Macy LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 21b6d90eb7SKip Macy CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 22b6d90eb7SKip Macy SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 23b6d90eb7SKip Macy INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 24b6d90eb7SKip Macy CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 25b6d90eb7SKip Macy ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 26b6d90eb7SKip Macy POSSIBILITY OF SUCH DAMAGE. 27b6d90eb7SKip Macy 28b6d90eb7SKip Macy ***************************************************************************/ 29b6d90eb7SKip Macy 30b6d90eb7SKip Macy #include <sys/cdefs.h> 31b6d90eb7SKip Macy __FBSDID("$FreeBSD$"); 32b6d90eb7SKip Macy 33b6d90eb7SKip Macy #include <sys/param.h> 34b6d90eb7SKip Macy #include <sys/systm.h> 35b6d90eb7SKip Macy #include <sys/kernel.h> 36b6d90eb7SKip Macy #include <sys/bus.h> 37b6d90eb7SKip Macy #include <sys/module.h> 38b6d90eb7SKip Macy #include <sys/pciio.h> 39b6d90eb7SKip Macy #include <sys/conf.h> 40b6d90eb7SKip Macy #include <machine/bus.h> 41b6d90eb7SKip Macy #include <machine/resource.h> 42b6d90eb7SKip Macy #include <sys/bus_dma.h> 438e10660fSKip Macy #include <sys/ktr.h> 44b6d90eb7SKip Macy #include <sys/rman.h> 45b6d90eb7SKip Macy #include <sys/ioccom.h> 46b6d90eb7SKip Macy #include <sys/mbuf.h> 47b6d90eb7SKip Macy #include <sys/linker.h> 48b6d90eb7SKip Macy #include <sys/firmware.h> 49b6d90eb7SKip Macy #include <sys/socket.h> 50b6d90eb7SKip Macy #include <sys/sockio.h> 51b6d90eb7SKip Macy #include <sys/smp.h> 52b6d90eb7SKip Macy #include <sys/sysctl.h> 538090c9f5SKip Macy #include <sys/syslog.h> 54b6d90eb7SKip Macy #include <sys/queue.h> 55b6d90eb7SKip Macy #include <sys/taskqueue.h> 568090c9f5SKip Macy #include <sys/proc.h> 57b6d90eb7SKip Macy 58b6d90eb7SKip Macy #include <net/bpf.h> 59b6d90eb7SKip Macy #include <net/ethernet.h> 60b6d90eb7SKip Macy #include <net/if.h> 61b6d90eb7SKip Macy #include <net/if_arp.h> 62b6d90eb7SKip Macy #include <net/if_dl.h> 63b6d90eb7SKip Macy #include <net/if_media.h> 64b6d90eb7SKip Macy #include <net/if_types.h> 65b6d90eb7SKip Macy 66b6d90eb7SKip Macy #include <netinet/in_systm.h> 67b6d90eb7SKip Macy #include <netinet/in.h> 68b6d90eb7SKip Macy #include <netinet/if_ether.h> 69b6d90eb7SKip Macy #include <netinet/ip.h> 70b6d90eb7SKip Macy #include <netinet/ip.h> 71b6d90eb7SKip Macy #include <netinet/tcp.h> 72b6d90eb7SKip Macy #include <netinet/udp.h> 73b6d90eb7SKip Macy 74b6d90eb7SKip Macy #include <dev/pci/pcireg.h> 75b6d90eb7SKip Macy #include <dev/pci/pcivar.h> 76b6d90eb7SKip Macy #include <dev/pci/pci_private.h> 77b6d90eb7SKip Macy 7810faa568SKip Macy #ifdef CONFIG_DEFINED 7910faa568SKip Macy #include <cxgb_include.h> 8010faa568SKip Macy #else 8110faa568SKip Macy #include <dev/cxgb/cxgb_include.h> 8210faa568SKip Macy #endif 83b6d90eb7SKip Macy 84b6d90eb7SKip Macy #ifdef PRIV_SUPPORTED 85b6d90eb7SKip Macy #include <sys/priv.h> 86b6d90eb7SKip Macy #endif 87b6d90eb7SKip Macy 8881186fb4SKip Macy #ifdef IFNET_MULTIQUEUE 898090c9f5SKip Macy #include <machine/intr_machdep.h> 9081186fb4SKip Macy #endif 918090c9f5SKip Macy 92b6d90eb7SKip Macy static int cxgb_setup_msix(adapter_t *, int); 93ef72318fSKip Macy static void cxgb_teardown_msix(adapter_t *); 94b6d90eb7SKip Macy static void cxgb_init(void *); 95b6d90eb7SKip Macy static void cxgb_init_locked(struct port_info *); 9677f07749SKip Macy static void cxgb_stop_locked(struct port_info *); 97b6d90eb7SKip Macy static void cxgb_set_rxmode(struct port_info *); 98b6d90eb7SKip Macy static int cxgb_ioctl(struct ifnet *, unsigned long, caddr_t); 99b6d90eb7SKip Macy static int cxgb_media_change(struct ifnet *); 100b6d90eb7SKip Macy static void cxgb_media_status(struct ifnet *, struct ifmediareq *); 101b6d90eb7SKip Macy static int setup_sge_qsets(adapter_t *); 102b6d90eb7SKip Macy static void cxgb_async_intr(void *); 103b6d90eb7SKip Macy static void cxgb_ext_intr_handler(void *, int); 104bb38cd2fSKip Macy static void cxgb_tick_handler(void *, int); 105bb38cd2fSKip Macy static void cxgb_down_locked(struct adapter *sc); 106b6d90eb7SKip Macy static void cxgb_tick(void *); 107b6d90eb7SKip Macy static void setup_rss(adapter_t *sc); 108b6d90eb7SKip Macy 109b6d90eb7SKip Macy /* Attachment glue for the PCI controller end of the device. Each port of 110b6d90eb7SKip Macy * the device is attached separately, as defined later. 111b6d90eb7SKip Macy */ 112b6d90eb7SKip Macy static int cxgb_controller_probe(device_t); 113b6d90eb7SKip Macy static int cxgb_controller_attach(device_t); 114b6d90eb7SKip Macy static int cxgb_controller_detach(device_t); 115b6d90eb7SKip Macy static void cxgb_free(struct adapter *); 116b6d90eb7SKip Macy static __inline void reg_block_dump(struct adapter *ap, uint8_t *buf, unsigned int start, 117b6d90eb7SKip Macy unsigned int end); 118b6d90eb7SKip Macy static void cxgb_get_regs(adapter_t *sc, struct ifconf_regs *regs, uint8_t *buf); 119b6d90eb7SKip Macy static int cxgb_get_regs_len(void); 120d722cab4SKip Macy static int offload_open(struct port_info *pi); 1217ac2e6c3SKip Macy static void touch_bars(device_t dev); 1223e96c7e7SKip Macy static int offload_close(struct t3cdev *tdev); 1238e10660fSKip Macy static void cxgb_link_start(struct port_info *p); 124b6d90eb7SKip Macy 125b6d90eb7SKip Macy static device_method_t cxgb_controller_methods[] = { 126b6d90eb7SKip Macy DEVMETHOD(device_probe, cxgb_controller_probe), 127b6d90eb7SKip Macy DEVMETHOD(device_attach, cxgb_controller_attach), 128b6d90eb7SKip Macy DEVMETHOD(device_detach, cxgb_controller_detach), 129b6d90eb7SKip Macy 130b6d90eb7SKip Macy /* bus interface */ 131b6d90eb7SKip Macy DEVMETHOD(bus_print_child, bus_generic_print_child), 132b6d90eb7SKip Macy DEVMETHOD(bus_driver_added, bus_generic_driver_added), 133b6d90eb7SKip Macy 134b6d90eb7SKip Macy { 0, 0 } 135b6d90eb7SKip Macy }; 136b6d90eb7SKip Macy 137b6d90eb7SKip Macy static driver_t cxgb_controller_driver = { 138b6d90eb7SKip Macy "cxgbc", 139b6d90eb7SKip Macy cxgb_controller_methods, 140b6d90eb7SKip Macy sizeof(struct adapter) 141b6d90eb7SKip Macy }; 142b6d90eb7SKip Macy 143b6d90eb7SKip Macy static devclass_t cxgb_controller_devclass; 144b6d90eb7SKip Macy DRIVER_MODULE(cxgbc, pci, cxgb_controller_driver, cxgb_controller_devclass, 0, 0); 145b6d90eb7SKip Macy 146b6d90eb7SKip Macy /* 147b6d90eb7SKip Macy * Attachment glue for the ports. Attachment is done directly to the 148b6d90eb7SKip Macy * controller device. 149b6d90eb7SKip Macy */ 150b6d90eb7SKip Macy static int cxgb_port_probe(device_t); 151b6d90eb7SKip Macy static int cxgb_port_attach(device_t); 152b6d90eb7SKip Macy static int cxgb_port_detach(device_t); 153b6d90eb7SKip Macy 154b6d90eb7SKip Macy static device_method_t cxgb_port_methods[] = { 155b6d90eb7SKip Macy DEVMETHOD(device_probe, cxgb_port_probe), 156b6d90eb7SKip Macy DEVMETHOD(device_attach, cxgb_port_attach), 157b6d90eb7SKip Macy DEVMETHOD(device_detach, cxgb_port_detach), 158b6d90eb7SKip Macy { 0, 0 } 159b6d90eb7SKip Macy }; 160b6d90eb7SKip Macy 161b6d90eb7SKip Macy static driver_t cxgb_port_driver = { 162b6d90eb7SKip Macy "cxgb", 163b6d90eb7SKip Macy cxgb_port_methods, 164b6d90eb7SKip Macy 0 165b6d90eb7SKip Macy }; 166b6d90eb7SKip Macy 167b6d90eb7SKip Macy static d_ioctl_t cxgb_extension_ioctl; 168ef72318fSKip Macy static d_open_t cxgb_extension_open; 169ef72318fSKip Macy static d_close_t cxgb_extension_close; 170ef72318fSKip Macy 171ef72318fSKip Macy static struct cdevsw cxgb_cdevsw = { 172ef72318fSKip Macy .d_version = D_VERSION, 173ef72318fSKip Macy .d_flags = 0, 174ef72318fSKip Macy .d_open = cxgb_extension_open, 175ef72318fSKip Macy .d_close = cxgb_extension_close, 176ef72318fSKip Macy .d_ioctl = cxgb_extension_ioctl, 177ef72318fSKip Macy .d_name = "cxgb", 178ef72318fSKip Macy }; 179b6d90eb7SKip Macy 180b6d90eb7SKip Macy static devclass_t cxgb_port_devclass; 181b6d90eb7SKip Macy DRIVER_MODULE(cxgb, cxgbc, cxgb_port_driver, cxgb_port_devclass, 0, 0); 182b6d90eb7SKip Macy 183b6d90eb7SKip Macy #define SGE_MSIX_COUNT (SGE_QSETS + 1) 184b6d90eb7SKip Macy 185b6d90eb7SKip Macy /* 186b6d90eb7SKip Macy * The driver uses the best interrupt scheme available on a platform in the 187b6d90eb7SKip Macy * order MSI-X, MSI, legacy pin interrupts. This parameter determines which 188b6d90eb7SKip Macy * of these schemes the driver may consider as follows: 189b6d90eb7SKip Macy * 190b6d90eb7SKip Macy * msi = 2: choose from among all three options 191b6d90eb7SKip Macy * msi = 1 : only consider MSI and pin interrupts 192b6d90eb7SKip Macy * msi = 0: force pin interrupts 193b6d90eb7SKip Macy */ 194693d746cSKip Macy static int msi_allowed = 2; 195cebf6b9fSKip Macy 196b6d90eb7SKip Macy TUNABLE_INT("hw.cxgb.msi_allowed", &msi_allowed); 197b6d90eb7SKip Macy SYSCTL_NODE(_hw, OID_AUTO, cxgb, CTLFLAG_RD, 0, "CXGB driver parameters"); 198b6d90eb7SKip Macy SYSCTL_UINT(_hw_cxgb, OID_AUTO, msi_allowed, CTLFLAG_RDTUN, &msi_allowed, 0, 199b6d90eb7SKip Macy "MSI-X, MSI, INTx selector"); 200d722cab4SKip Macy 20164c43db5SKip Macy /* 202d722cab4SKip Macy * The driver enables offload as a default. 203d722cab4SKip Macy * To disable it, use ofld_disable = 1. 204d722cab4SKip Macy */ 205d722cab4SKip Macy static int ofld_disable = 0; 206d722cab4SKip Macy TUNABLE_INT("hw.cxgb.ofld_disable", &ofld_disable); 207d722cab4SKip Macy SYSCTL_UINT(_hw_cxgb, OID_AUTO, ofld_disable, CTLFLAG_RDTUN, &ofld_disable, 0, 208d722cab4SKip Macy "disable ULP offload"); 209d722cab4SKip Macy 210d722cab4SKip Macy /* 211d722cab4SKip Macy * The driver uses an auto-queue algorithm by default. 212d722cab4SKip Macy * To disable it and force a single queue-set per port, use singleq = 1. 21364c43db5SKip Macy */ 2148090c9f5SKip Macy static int singleq = 0; 215d722cab4SKip Macy TUNABLE_INT("hw.cxgb.singleq", &singleq); 216d722cab4SKip Macy SYSCTL_UINT(_hw_cxgb, OID_AUTO, singleq, CTLFLAG_RDTUN, &singleq, 0, 217d722cab4SKip Macy "use a single queue-set per port"); 218b6d90eb7SKip Macy 219f001b63dSKip Macy 220404825a7SKip Macy /* 221404825a7SKip Macy * The driver uses an auto-queue algorithm by default. 222404825a7SKip Macy * To disable it and force a single queue-set per port, use singleq = 1. 223404825a7SKip Macy */ 224404825a7SKip Macy static int force_fw_update = 0; 225404825a7SKip Macy TUNABLE_INT("hw.cxgb.force_fw_update", &force_fw_update); 226404825a7SKip Macy SYSCTL_UINT(_hw_cxgb, OID_AUTO, force_fw_update, CTLFLAG_RDTUN, &force_fw_update, 0, 227404825a7SKip Macy "update firmware even if up to date"); 228f001b63dSKip Macy 229f001b63dSKip Macy int cxgb_use_16k_clusters = 0; 230f001b63dSKip Macy TUNABLE_INT("hw.cxgb.use_16k_clusters", &cxgb_use_16k_clusters); 231f001b63dSKip Macy SYSCTL_UINT(_hw_cxgb, OID_AUTO, use_16k_clusters, CTLFLAG_RDTUN, 232f001b63dSKip Macy &cxgb_use_16k_clusters, 0, "use 16kB clusters for the jumbo queue "); 233f001b63dSKip Macy 234b6d90eb7SKip Macy enum { 235b6d90eb7SKip Macy MAX_TXQ_ENTRIES = 16384, 236b6d90eb7SKip Macy MAX_CTRL_TXQ_ENTRIES = 1024, 237b6d90eb7SKip Macy MAX_RSPQ_ENTRIES = 16384, 238b6d90eb7SKip Macy MAX_RX_BUFFERS = 16384, 239b6d90eb7SKip Macy MAX_RX_JUMBO_BUFFERS = 16384, 240b6d90eb7SKip Macy MIN_TXQ_ENTRIES = 4, 241b6d90eb7SKip Macy MIN_CTRL_TXQ_ENTRIES = 4, 242b6d90eb7SKip Macy MIN_RSPQ_ENTRIES = 32, 2435c5df3daSKip Macy MIN_FL_ENTRIES = 32, 2445c5df3daSKip Macy MIN_FL_JUMBO_ENTRIES = 32 245b6d90eb7SKip Macy }; 246b6d90eb7SKip Macy 247ac3a6d9cSKip Macy struct filter_info { 248ac3a6d9cSKip Macy u32 sip; 249ac3a6d9cSKip Macy u32 sip_mask; 250ac3a6d9cSKip Macy u32 dip; 251ac3a6d9cSKip Macy u16 sport; 252ac3a6d9cSKip Macy u16 dport; 253ac3a6d9cSKip Macy u32 vlan:12; 254ac3a6d9cSKip Macy u32 vlan_prio:3; 255ac3a6d9cSKip Macy u32 mac_hit:1; 256ac3a6d9cSKip Macy u32 mac_idx:4; 257ac3a6d9cSKip Macy u32 mac_vld:1; 258ac3a6d9cSKip Macy u32 pkt_type:2; 259ac3a6d9cSKip Macy u32 report_filter_id:1; 260ac3a6d9cSKip Macy u32 pass:1; 261ac3a6d9cSKip Macy u32 rss:1; 262ac3a6d9cSKip Macy u32 qset:3; 263ac3a6d9cSKip Macy u32 locked:1; 264ac3a6d9cSKip Macy u32 valid:1; 265ac3a6d9cSKip Macy }; 266ac3a6d9cSKip Macy 267ac3a6d9cSKip Macy enum { FILTER_NO_VLAN_PRI = 7 }; 268ac3a6d9cSKip Macy 269b6d90eb7SKip Macy #define PORT_MASK ((1 << MAX_NPORTS) - 1) 270b6d90eb7SKip Macy 271b6d90eb7SKip Macy /* Table for probing the cards. The desc field isn't actually used */ 272b6d90eb7SKip Macy struct cxgb_ident { 273b6d90eb7SKip Macy uint16_t vendor; 274b6d90eb7SKip Macy uint16_t device; 275b6d90eb7SKip Macy int index; 276b6d90eb7SKip Macy char *desc; 277b6d90eb7SKip Macy } cxgb_identifiers[] = { 278b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0020, 0, "PE9000"}, 279b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0021, 1, "T302E"}, 280b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0022, 2, "T310E"}, 281b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0023, 3, "T320X"}, 282b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0024, 1, "T302X"}, 283b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0025, 3, "T320E"}, 284b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0026, 2, "T310X"}, 285b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0030, 2, "T3B10"}, 286b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0031, 3, "T3B20"}, 287b6d90eb7SKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0032, 1, "T3B02"}, 288ef72318fSKip Macy {PCI_VENDOR_ID_CHELSIO, 0x0033, 4, "T3B04"}, 289b6d90eb7SKip Macy {0, 0, 0, NULL} 290b6d90eb7SKip Macy }; 291b6d90eb7SKip Macy 292ac3a6d9cSKip Macy static int set_eeprom(struct port_info *pi, const uint8_t *data, int len, int offset); 293ac3a6d9cSKip Macy 2948e10660fSKip Macy 2958e10660fSKip Macy void 2968e10660fSKip Macy cxgb_log_tcb(struct adapter *sc, unsigned int tid) 2978e10660fSKip Macy { 2988e10660fSKip Macy char buf[TCB_SIZE]; 2998e10660fSKip Macy uint64_t *tcb = (uint64_t *)buf; 3008e10660fSKip Macy int i, error; 3018e10660fSKip Macy struct mc7 *mem = &sc->cm; 3028e10660fSKip Macy 3038e10660fSKip Macy error = t3_mc7_bd_read(mem, tid*TCB_SIZE/8, TCB_SIZE/8, tcb); 3048e10660fSKip Macy if (error) 3058e10660fSKip Macy printf("cxgb_tcb_log failed\n"); 3068e10660fSKip Macy 3078e10660fSKip Macy CTR1(KTR_CXGB, "TCB tid=%u", tid); 3088e10660fSKip Macy for (i = 0; i < TCB_SIZE / 32; i++) { 3098e10660fSKip Macy CTR5(KTR_CXGB, "%1d: %08x %08x %08x %08x", 3108e10660fSKip Macy i, (uint32_t)tcb[1], (uint32_t)(tcb[1] >> 32), 3118e10660fSKip Macy (uint32_t)tcb[0], (uint32_t)(tcb[0] >> 32)); 3128e10660fSKip Macy tcb += 2; 3138e10660fSKip Macy CTR4(KTR_CXGB, " %08x %08x %08x %08x", 3148e10660fSKip Macy (uint32_t)tcb[1], (uint32_t)(tcb[1] >> 32), 3158e10660fSKip Macy (uint32_t)tcb[0], (uint32_t)(tcb[0] >> 32)); 3168e10660fSKip Macy tcb += 2; 3178e10660fSKip Macy } 3188e10660fSKip Macy } 3198e10660fSKip Macy 3208090c9f5SKip Macy static __inline char 321ac3a6d9cSKip Macy t3rev2char(struct adapter *adapter) 322ac3a6d9cSKip Macy { 323ac3a6d9cSKip Macy char rev = 'z'; 324ac3a6d9cSKip Macy 325ac3a6d9cSKip Macy switch(adapter->params.rev) { 326ac3a6d9cSKip Macy case T3_REV_A: 327ac3a6d9cSKip Macy rev = 'a'; 328ac3a6d9cSKip Macy break; 329ac3a6d9cSKip Macy case T3_REV_B: 330ac3a6d9cSKip Macy case T3_REV_B2: 331ac3a6d9cSKip Macy rev = 'b'; 332ac3a6d9cSKip Macy break; 333ac3a6d9cSKip Macy case T3_REV_C: 334ac3a6d9cSKip Macy rev = 'c'; 335ac3a6d9cSKip Macy break; 336ac3a6d9cSKip Macy } 337ac3a6d9cSKip Macy return rev; 338ac3a6d9cSKip Macy } 339ac3a6d9cSKip Macy 340b6d90eb7SKip Macy static struct cxgb_ident * 341b6d90eb7SKip Macy cxgb_get_ident(device_t dev) 342b6d90eb7SKip Macy { 343b6d90eb7SKip Macy struct cxgb_ident *id; 344b6d90eb7SKip Macy 345b6d90eb7SKip Macy for (id = cxgb_identifiers; id->desc != NULL; id++) { 346b6d90eb7SKip Macy if ((id->vendor == pci_get_vendor(dev)) && 347b6d90eb7SKip Macy (id->device == pci_get_device(dev))) { 348b6d90eb7SKip Macy return (id); 349b6d90eb7SKip Macy } 350b6d90eb7SKip Macy } 351b6d90eb7SKip Macy return (NULL); 352b6d90eb7SKip Macy } 353b6d90eb7SKip Macy 354b6d90eb7SKip Macy static const struct adapter_info * 355b6d90eb7SKip Macy cxgb_get_adapter_info(device_t dev) 356b6d90eb7SKip Macy { 357b6d90eb7SKip Macy struct cxgb_ident *id; 358b6d90eb7SKip Macy const struct adapter_info *ai; 359b6d90eb7SKip Macy 360b6d90eb7SKip Macy id = cxgb_get_ident(dev); 361b6d90eb7SKip Macy if (id == NULL) 362b6d90eb7SKip Macy return (NULL); 363b6d90eb7SKip Macy 364b6d90eb7SKip Macy ai = t3_get_adapter_info(id->index); 365b6d90eb7SKip Macy 366b6d90eb7SKip Macy return (ai); 367b6d90eb7SKip Macy } 368b6d90eb7SKip Macy 369b6d90eb7SKip Macy static int 370b6d90eb7SKip Macy cxgb_controller_probe(device_t dev) 371b6d90eb7SKip Macy { 372b6d90eb7SKip Macy const struct adapter_info *ai; 373b6d90eb7SKip Macy char *ports, buf[80]; 374ef72318fSKip Macy int nports; 375b6d90eb7SKip Macy 376b6d90eb7SKip Macy ai = cxgb_get_adapter_info(dev); 377b6d90eb7SKip Macy if (ai == NULL) 378b6d90eb7SKip Macy return (ENXIO); 379b6d90eb7SKip Macy 380ef72318fSKip Macy nports = ai->nports0 + ai->nports1; 381ef72318fSKip Macy if (nports == 1) 382b6d90eb7SKip Macy ports = "port"; 383b6d90eb7SKip Macy else 384b6d90eb7SKip Macy ports = "ports"; 385b6d90eb7SKip Macy 386ef72318fSKip Macy snprintf(buf, sizeof(buf), "%s RNIC, %d %s", ai->desc, nports, ports); 387b6d90eb7SKip Macy device_set_desc_copy(dev, buf); 388b6d90eb7SKip Macy return (BUS_PROBE_DEFAULT); 389b6d90eb7SKip Macy } 390b6d90eb7SKip Macy 391404825a7SKip Macy #define FW_FNAME "cxgb_t3fw" 39264a37133SKip Macy #define TPEEPROM_NAME "t3b_tp_eeprom" 39364a37133SKip Macy #define TPSRAM_NAME "t3b_protocol_sram" 394ac3a6d9cSKip Macy 395b6d90eb7SKip Macy static int 396d722cab4SKip Macy upgrade_fw(adapter_t *sc) 397b6d90eb7SKip Macy { 398b6d90eb7SKip Macy #ifdef FIRMWARE_LATEST 399b6d90eb7SKip Macy const struct firmware *fw; 400b6d90eb7SKip Macy #else 401b6d90eb7SKip Macy struct firmware *fw; 402b6d90eb7SKip Macy #endif 403b6d90eb7SKip Macy int status; 404b6d90eb7SKip Macy 405404825a7SKip Macy if ((fw = firmware_get(FW_FNAME)) == NULL) { 406404825a7SKip Macy device_printf(sc->dev, "Could not find firmware image %s\n", FW_FNAME); 407d722cab4SKip Macy return (ENOENT); 408ac3a6d9cSKip Macy } else 409404825a7SKip Macy device_printf(sc->dev, "updating firmware on card\n"); 410b6d90eb7SKip Macy status = t3_load_fw(sc, (const uint8_t *)fw->data, fw->datasize); 411b6d90eb7SKip Macy 412ac3a6d9cSKip Macy device_printf(sc->dev, "firmware update returned %s %d\n", (status == 0) ? "success" : "fail", status); 413ac3a6d9cSKip Macy 414b6d90eb7SKip Macy firmware_put(fw, FIRMWARE_UNLOAD); 415b6d90eb7SKip Macy 416b6d90eb7SKip Macy return (status); 417b6d90eb7SKip Macy } 418b6d90eb7SKip Macy 419b6d90eb7SKip Macy static int 420b6d90eb7SKip Macy cxgb_controller_attach(device_t dev) 421b6d90eb7SKip Macy { 422b6d90eb7SKip Macy device_t child; 423b6d90eb7SKip Macy const struct adapter_info *ai; 424b6d90eb7SKip Macy struct adapter *sc; 4252de1fa86SKip Macy int i, error = 0; 426b6d90eb7SKip Macy uint32_t vers; 427693d746cSKip Macy int port_qsets = 1; 4287aff6d8eSKip Macy #ifdef MSI_SUPPORTED 4292de1fa86SKip Macy int msi_needed, reg; 4307aff6d8eSKip Macy #endif 4318e10660fSKip Macy int must_load = 0; 432b6d90eb7SKip Macy sc = device_get_softc(dev); 433b6d90eb7SKip Macy sc->dev = dev; 434d722cab4SKip Macy sc->msi_count = 0; 4352de1fa86SKip Macy ai = cxgb_get_adapter_info(dev); 436b6d90eb7SKip Macy 4372de1fa86SKip Macy /* 4382de1fa86SKip Macy * XXX not really related but a recent addition 4392de1fa86SKip Macy */ 4402de1fa86SKip Macy #ifdef MSI_SUPPORTED 441fc01c613SKip Macy /* find the PCIe link width and set max read request to 4KB*/ 442fc01c613SKip Macy if (pci_find_extcap(dev, PCIY_EXPRESS, ®) == 0) { 443fc01c613SKip Macy uint16_t lnk, pectl; 444fc01c613SKip Macy lnk = pci_read_config(dev, reg + 0x12, 2); 445fc01c613SKip Macy sc->link_width = (lnk >> 4) & 0x3f; 446fc01c613SKip Macy 447fc01c613SKip Macy pectl = pci_read_config(dev, reg + 0x8, 2); 448fc01c613SKip Macy pectl = (pectl & ~0x7000) | (5 << 12); 449fc01c613SKip Macy pci_write_config(dev, reg + 0x8, pectl, 2); 450fc01c613SKip Macy } 451ac3a6d9cSKip Macy 452ac3a6d9cSKip Macy if (sc->link_width != 0 && sc->link_width <= 4 && 453ac3a6d9cSKip Macy (ai->nports0 + ai->nports1) <= 2) { 454fc01c613SKip Macy device_printf(sc->dev, 455ac6b4cf1SKip Macy "PCIe x%d Link, expect reduced performance\n", 456fc01c613SKip Macy sc->link_width); 457fc01c613SKip Macy } 4582de1fa86SKip Macy #endif 4597ac2e6c3SKip Macy touch_bars(dev); 460b6d90eb7SKip Macy pci_enable_busmaster(dev); 461b6d90eb7SKip Macy /* 462b6d90eb7SKip Macy * Allocate the registers and make them available to the driver. 463b6d90eb7SKip Macy * The registers that we care about for NIC mode are in BAR 0 464b6d90eb7SKip Macy */ 465b6d90eb7SKip Macy sc->regs_rid = PCIR_BAR(0); 466b6d90eb7SKip Macy if ((sc->regs_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 467b6d90eb7SKip Macy &sc->regs_rid, RF_ACTIVE)) == NULL) { 4688e10660fSKip Macy device_printf(dev, "Cannot allocate BAR region 0\n"); 469b6d90eb7SKip Macy return (ENXIO); 470b6d90eb7SKip Macy } 4718e10660fSKip Macy sc->udbs_rid = PCIR_BAR(2); 4728e10660fSKip Macy if ((sc->udbs_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 4738e10660fSKip Macy &sc->udbs_rid, RF_ACTIVE)) == NULL) { 4748e10660fSKip Macy device_printf(dev, "Cannot allocate BAR region 1\n"); 4758e10660fSKip Macy error = ENXIO; 4768e10660fSKip Macy goto out; 4778e10660fSKip Macy } 478b6d90eb7SKip Macy 479bb38cd2fSKip Macy snprintf(sc->lockbuf, ADAPTER_LOCK_NAME_LEN, "cxgb controller lock %d", 480bb38cd2fSKip Macy device_get_unit(dev)); 481bb38cd2fSKip Macy ADAPTER_LOCK_INIT(sc, sc->lockbuf); 482bb38cd2fSKip Macy 483bb38cd2fSKip Macy snprintf(sc->reglockbuf, ADAPTER_LOCK_NAME_LEN, "SGE reg lock %d", 484bb38cd2fSKip Macy device_get_unit(dev)); 485bb38cd2fSKip Macy snprintf(sc->mdiolockbuf, ADAPTER_LOCK_NAME_LEN, "cxgb mdio lock %d", 486bb38cd2fSKip Macy device_get_unit(dev)); 487bb38cd2fSKip Macy snprintf(sc->elmerlockbuf, ADAPTER_LOCK_NAME_LEN, "cxgb elmer lock %d", 488bb38cd2fSKip Macy device_get_unit(dev)); 489bb38cd2fSKip Macy 4908e10660fSKip Macy MTX_INIT(&sc->sge.reg_lock, sc->reglockbuf, NULL, MTX_SPIN); 491bb38cd2fSKip Macy MTX_INIT(&sc->mdio_lock, sc->mdiolockbuf, NULL, MTX_DEF); 492bb38cd2fSKip Macy MTX_INIT(&sc->elmer_lock, sc->elmerlockbuf, NULL, MTX_DEF); 493b6d90eb7SKip Macy 494b6d90eb7SKip Macy sc->bt = rman_get_bustag(sc->regs_res); 495b6d90eb7SKip Macy sc->bh = rman_get_bushandle(sc->regs_res); 496b6d90eb7SKip Macy sc->mmio_len = rman_get_size(sc->regs_res); 497b6d90eb7SKip Macy 49824cdd067SKip Macy if (t3_prep_adapter(sc, ai, 1) < 0) { 499ef72318fSKip Macy printf("prep adapter failed\n"); 50024cdd067SKip Macy error = ENODEV; 50124cdd067SKip Macy goto out; 50224cdd067SKip Macy } 503b6d90eb7SKip Macy /* Allocate the BAR for doing MSI-X. If it succeeds, try to allocate 504b6d90eb7SKip Macy * enough messages for the queue sets. If that fails, try falling 505b6d90eb7SKip Macy * back to MSI. If that fails, then try falling back to the legacy 506b6d90eb7SKip Macy * interrupt pin model. 507b6d90eb7SKip Macy */ 508b6d90eb7SKip Macy #ifdef MSI_SUPPORTED 509693d746cSKip Macy 510b6d90eb7SKip Macy sc->msix_regs_rid = 0x20; 511b6d90eb7SKip Macy if ((msi_allowed >= 2) && 512b6d90eb7SKip Macy (sc->msix_regs_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, 513b6d90eb7SKip Macy &sc->msix_regs_rid, RF_ACTIVE)) != NULL) { 514b6d90eb7SKip Macy 515d722cab4SKip Macy msi_needed = sc->msi_count = SGE_MSIX_COUNT; 516693d746cSKip Macy 517d722cab4SKip Macy if (((error = pci_alloc_msix(dev, &sc->msi_count)) != 0) || 518d722cab4SKip Macy (sc->msi_count != msi_needed)) { 519d722cab4SKip Macy device_printf(dev, "msix allocation failed - msi_count = %d" 520d722cab4SKip Macy " msi_needed=%d will try msi err=%d\n", sc->msi_count, 521d722cab4SKip Macy msi_needed, error); 522d722cab4SKip Macy sc->msi_count = 0; 523b6d90eb7SKip Macy pci_release_msi(dev); 524b6d90eb7SKip Macy bus_release_resource(dev, SYS_RES_MEMORY, 525b6d90eb7SKip Macy sc->msix_regs_rid, sc->msix_regs_res); 526b6d90eb7SKip Macy sc->msix_regs_res = NULL; 527b6d90eb7SKip Macy } else { 528b6d90eb7SKip Macy sc->flags |= USING_MSIX; 529f0a542f8SKip Macy sc->cxgb_intr = t3_intr_msix; 530b6d90eb7SKip Macy } 531b6d90eb7SKip Macy } 532b6d90eb7SKip Macy 533d722cab4SKip Macy if ((msi_allowed >= 1) && (sc->msi_count == 0)) { 534d722cab4SKip Macy sc->msi_count = 1; 535d722cab4SKip Macy if (pci_alloc_msi(dev, &sc->msi_count)) { 536693d746cSKip Macy device_printf(dev, "alloc msi failed - will try INTx\n"); 537d722cab4SKip Macy sc->msi_count = 0; 538b6d90eb7SKip Macy pci_release_msi(dev); 539b6d90eb7SKip Macy } else { 540b6d90eb7SKip Macy sc->flags |= USING_MSI; 541b6d90eb7SKip Macy sc->irq_rid = 1; 542f0a542f8SKip Macy sc->cxgb_intr = t3_intr_msi; 543b6d90eb7SKip Macy } 544b6d90eb7SKip Macy } 545b6d90eb7SKip Macy #endif 546d722cab4SKip Macy if (sc->msi_count == 0) { 547693d746cSKip Macy device_printf(dev, "using line interrupts\n"); 548b6d90eb7SKip Macy sc->irq_rid = 0; 549f0a542f8SKip Macy sc->cxgb_intr = t3b_intr; 550b6d90eb7SKip Macy } 551b6d90eb7SKip Macy 552b6d90eb7SKip Macy 553b6d90eb7SKip Macy /* Create a private taskqueue thread for handling driver events */ 554b6d90eb7SKip Macy #ifdef TASKQUEUE_CURRENT 555b6d90eb7SKip Macy sc->tq = taskqueue_create("cxgb_taskq", M_NOWAIT, 556b6d90eb7SKip Macy taskqueue_thread_enqueue, &sc->tq); 557b6d90eb7SKip Macy #else 558b6d90eb7SKip Macy sc->tq = taskqueue_create_fast("cxgb_taskq", M_NOWAIT, 559b6d90eb7SKip Macy taskqueue_thread_enqueue, &sc->tq); 560b6d90eb7SKip Macy #endif 561b6d90eb7SKip Macy if (sc->tq == NULL) { 562b6d90eb7SKip Macy device_printf(dev, "failed to allocate controller task queue\n"); 563b6d90eb7SKip Macy goto out; 564b6d90eb7SKip Macy } 565b6d90eb7SKip Macy 566b6d90eb7SKip Macy taskqueue_start_threads(&sc->tq, 1, PI_NET, "%s taskq", 567b6d90eb7SKip Macy device_get_nameunit(dev)); 568b6d90eb7SKip Macy TASK_INIT(&sc->ext_intr_task, 0, cxgb_ext_intr_handler, sc); 569bb38cd2fSKip Macy TASK_INIT(&sc->tick_task, 0, cxgb_tick_handler, sc); 570b6d90eb7SKip Macy 571b6d90eb7SKip Macy 572b6d90eb7SKip Macy /* Create a periodic callout for checking adapter status */ 573bb38cd2fSKip Macy callout_init(&sc->cxgb_tick_ch, TRUE); 574b6d90eb7SKip Macy 575404825a7SKip Macy if ((t3_check_fw_version(sc, &must_load) != 0 && must_load) || force_fw_update) { 576b6d90eb7SKip Macy /* 577b6d90eb7SKip Macy * Warn user that a firmware update will be attempted in init. 578b6d90eb7SKip Macy */ 579d722cab4SKip Macy device_printf(dev, "firmware needs to be updated to version %d.%d.%d\n", 580d722cab4SKip Macy FW_VERSION_MAJOR, FW_VERSION_MINOR, FW_VERSION_MICRO); 581b6d90eb7SKip Macy sc->flags &= ~FW_UPTODATE; 582b6d90eb7SKip Macy } else { 583b6d90eb7SKip Macy sc->flags |= FW_UPTODATE; 584b6d90eb7SKip Macy } 585b6d90eb7SKip Macy 5868e10660fSKip Macy if (t3_check_tpsram_version(sc, &must_load) != 0 && must_load) { 587ac3a6d9cSKip Macy /* 588ac3a6d9cSKip Macy * Warn user that a firmware update will be attempted in init. 589ac3a6d9cSKip Macy */ 590ac3a6d9cSKip Macy device_printf(dev, "SRAM needs to be updated to version %c-%d.%d.%d\n", 591ac3a6d9cSKip Macy t3rev2char(sc), TP_VERSION_MAJOR, TP_VERSION_MINOR, TP_VERSION_MICRO); 592ac3a6d9cSKip Macy sc->flags &= ~TPS_UPTODATE; 593ac3a6d9cSKip Macy } else { 594ac3a6d9cSKip Macy sc->flags |= TPS_UPTODATE; 595ac3a6d9cSKip Macy } 596ac3a6d9cSKip Macy 597d722cab4SKip Macy if ((sc->flags & USING_MSIX) && !singleq) 598693d746cSKip Macy port_qsets = min((SGE_QSETS/(sc)->params.nports), mp_ncpus); 599693d746cSKip Macy 600b6d90eb7SKip Macy /* 601b6d90eb7SKip Macy * Create a child device for each MAC. The ethernet attachment 602b6d90eb7SKip Macy * will be done in these children. 603b6d90eb7SKip Macy */ 604693d746cSKip Macy for (i = 0; i < (sc)->params.nports; i++) { 6057ac2e6c3SKip Macy struct port_info *pi; 6067ac2e6c3SKip Macy 607b6d90eb7SKip Macy if ((child = device_add_child(dev, "cxgb", -1)) == NULL) { 608b6d90eb7SKip Macy device_printf(dev, "failed to add child port\n"); 609b6d90eb7SKip Macy error = EINVAL; 610b6d90eb7SKip Macy goto out; 611b6d90eb7SKip Macy } 6127ac2e6c3SKip Macy pi = &sc->port[i]; 6137ac2e6c3SKip Macy pi->adapter = sc; 6147ac2e6c3SKip Macy pi->nqsets = port_qsets; 6157ac2e6c3SKip Macy pi->first_qset = i*port_qsets; 6167ac2e6c3SKip Macy pi->port_id = i; 6177ac2e6c3SKip Macy pi->tx_chan = i >= ai->nports0; 6187ac2e6c3SKip Macy pi->txpkt_intf = pi->tx_chan ? 2 * (i - ai->nports0) + 1 : 2 * i; 6197ac2e6c3SKip Macy sc->rxpkt_map[pi->txpkt_intf] = i; 6208090c9f5SKip Macy sc->port[i].tx_chan = i >= ai->nports0; 621ac3a6d9cSKip Macy sc->portdev[i] = child; 6227ac2e6c3SKip Macy device_set_softc(child, pi); 623b6d90eb7SKip Macy } 624b6d90eb7SKip Macy if ((error = bus_generic_attach(dev)) != 0) 625b6d90eb7SKip Macy goto out; 626b6d90eb7SKip Macy 627d722cab4SKip Macy /* 628d722cab4SKip Macy * XXX need to poll for link status 629d722cab4SKip Macy */ 630b6d90eb7SKip Macy sc->params.stats_update_period = 1; 631b6d90eb7SKip Macy 632b6d90eb7SKip Macy /* initialize sge private state */ 633ef72318fSKip Macy t3_sge_init_adapter(sc); 634b6d90eb7SKip Macy 635b6d90eb7SKip Macy t3_led_ready(sc); 636b6d90eb7SKip Macy 637d722cab4SKip Macy cxgb_offload_init(); 638d722cab4SKip Macy if (is_offload(sc)) { 639d722cab4SKip Macy setbit(&sc->registered_device_map, OFFLOAD_DEVMAP_BIT); 640d722cab4SKip Macy cxgb_adapter_ofld(sc); 641d722cab4SKip Macy } 642b6d90eb7SKip Macy error = t3_get_fw_version(sc, &vers); 643b6d90eb7SKip Macy if (error) 644b6d90eb7SKip Macy goto out; 645b6d90eb7SKip Macy 646d722cab4SKip Macy snprintf(&sc->fw_version[0], sizeof(sc->fw_version), "%d.%d.%d", 647d722cab4SKip Macy G_FW_VERSION_MAJOR(vers), G_FW_VERSION_MINOR(vers), 648d722cab4SKip Macy G_FW_VERSION_MICRO(vers)); 649b6d90eb7SKip Macy 6508e10660fSKip Macy device_printf(sc->dev, "Firmware Version %s\n", &sc->fw_version[0]); 6518e10660fSKip Macy callout_reset(&sc->cxgb_tick_ch, hz, cxgb_tick, sc); 6528090c9f5SKip Macy t3_add_attach_sysctls(sc); 653b6d90eb7SKip Macy out: 654b6d90eb7SKip Macy if (error) 655b6d90eb7SKip Macy cxgb_free(sc); 656b6d90eb7SKip Macy 657b6d90eb7SKip Macy return (error); 658b6d90eb7SKip Macy } 659b6d90eb7SKip Macy 660b6d90eb7SKip Macy static int 661b6d90eb7SKip Macy cxgb_controller_detach(device_t dev) 662b6d90eb7SKip Macy { 663b6d90eb7SKip Macy struct adapter *sc; 664b6d90eb7SKip Macy 665b6d90eb7SKip Macy sc = device_get_softc(dev); 666b6d90eb7SKip Macy 667b6d90eb7SKip Macy cxgb_free(sc); 668b6d90eb7SKip Macy 669b6d90eb7SKip Macy return (0); 670b6d90eb7SKip Macy } 671b6d90eb7SKip Macy 672b6d90eb7SKip Macy static void 673b6d90eb7SKip Macy cxgb_free(struct adapter *sc) 674b6d90eb7SKip Macy { 675b6d90eb7SKip Macy int i; 676b6d90eb7SKip Macy 6778e10660fSKip Macy ADAPTER_LOCK(sc); 6788e10660fSKip Macy sc->flags |= CXGB_SHUTDOWN; 6798e10660fSKip Macy ADAPTER_UNLOCK(sc); 6808090c9f5SKip Macy cxgb_pcpu_shutdown_threads(sc); 681bb38cd2fSKip Macy ADAPTER_LOCK(sc); 6828e10660fSKip Macy 683bb38cd2fSKip Macy /* 684bb38cd2fSKip Macy * drops the lock 685bb38cd2fSKip Macy */ 686bb38cd2fSKip Macy cxgb_down_locked(sc); 687d722cab4SKip Macy 688d722cab4SKip Macy #ifdef MSI_SUPPORTED 689d722cab4SKip Macy if (sc->flags & (USING_MSI | USING_MSIX)) { 690d722cab4SKip Macy device_printf(sc->dev, "releasing msi message(s)\n"); 691d722cab4SKip Macy pci_release_msi(sc->dev); 692d722cab4SKip Macy } else { 693d722cab4SKip Macy device_printf(sc->dev, "no msi message to release\n"); 694d722cab4SKip Macy } 695d722cab4SKip Macy #endif 696d722cab4SKip Macy if (sc->msix_regs_res != NULL) { 697d722cab4SKip Macy bus_release_resource(sc->dev, SYS_RES_MEMORY, sc->msix_regs_rid, 698d722cab4SKip Macy sc->msix_regs_res); 699d722cab4SKip Macy } 700d722cab4SKip Macy 7017ac2e6c3SKip Macy t3_sge_deinit_sw(sc); 7027ac2e6c3SKip Macy /* 7037ac2e6c3SKip Macy * Wait for last callout 7047ac2e6c3SKip Macy */ 705b6d90eb7SKip Macy 7068090c9f5SKip Macy DELAY(hz*100); 707bb38cd2fSKip Macy 708693d746cSKip Macy for (i = 0; i < (sc)->params.nports; ++i) { 709693d746cSKip Macy if (sc->portdev[i] != NULL) 710693d746cSKip Macy device_delete_child(sc->dev, sc->portdev[i]); 711693d746cSKip Macy } 712b6d90eb7SKip Macy 713b6d90eb7SKip Macy bus_generic_detach(sc->dev); 7148e10660fSKip Macy if (sc->tq != NULL) { 7157ac2e6c3SKip Macy taskqueue_free(sc->tq); 7168e10660fSKip Macy sc->tq = NULL; 7178e10660fSKip Macy } 7188e10660fSKip Macy 719d722cab4SKip Macy if (is_offload(sc)) { 720d722cab4SKip Macy cxgb_adapter_unofld(sc); 721d722cab4SKip Macy if (isset(&sc->open_device_map, OFFLOAD_DEVMAP_BIT)) 722d722cab4SKip Macy offload_close(&sc->tdev); 7238090c9f5SKip Macy else 7248090c9f5SKip Macy printf("cxgb_free: DEVMAP_BIT not set\n"); 7258090c9f5SKip Macy } else 7268090c9f5SKip Macy printf("not offloading set\n"); 7278e10660fSKip Macy 7288e10660fSKip Macy if (sc->flags & CXGB_OFLD_INIT) 7298e10660fSKip Macy cxgb_offload_deactivate(sc); 730ac3a6d9cSKip Macy free(sc->filters, M_DEVBUF); 731b6d90eb7SKip Macy t3_sge_free(sc); 732b6d90eb7SKip Macy 733bb38cd2fSKip Macy cxgb_offload_exit(); 734bb38cd2fSKip Macy 7358e10660fSKip Macy if (sc->udbs_res != NULL) 7368e10660fSKip Macy bus_release_resource(sc->dev, SYS_RES_MEMORY, sc->udbs_rid, 7378e10660fSKip Macy sc->udbs_res); 7388e10660fSKip Macy 739b6d90eb7SKip Macy if (sc->regs_res != NULL) 740b6d90eb7SKip Macy bus_release_resource(sc->dev, SYS_RES_MEMORY, sc->regs_rid, 741b6d90eb7SKip Macy sc->regs_res); 742b6d90eb7SKip Macy 743bb38cd2fSKip Macy MTX_DESTROY(&sc->mdio_lock); 744bb38cd2fSKip Macy MTX_DESTROY(&sc->sge.reg_lock); 745bb38cd2fSKip Macy MTX_DESTROY(&sc->elmer_lock); 746bb38cd2fSKip Macy ADAPTER_LOCK_DEINIT(sc); 747b6d90eb7SKip Macy } 748b6d90eb7SKip Macy 749b6d90eb7SKip Macy /** 750b6d90eb7SKip Macy * setup_sge_qsets - configure SGE Tx/Rx/response queues 751b6d90eb7SKip Macy * @sc: the controller softc 752b6d90eb7SKip Macy * 753b6d90eb7SKip Macy * Determines how many sets of SGE queues to use and initializes them. 754b6d90eb7SKip Macy * We support multiple queue sets per port if we have MSI-X, otherwise 755b6d90eb7SKip Macy * just one queue set per port. 756b6d90eb7SKip Macy */ 757b6d90eb7SKip Macy static int 758b6d90eb7SKip Macy setup_sge_qsets(adapter_t *sc) 759b6d90eb7SKip Macy { 7605c5df3daSKip Macy int i, j, err, irq_idx = 0, qset_idx = 0; 761d722cab4SKip Macy u_int ntxq = SGE_TXQ_PER_SET; 762b6d90eb7SKip Macy 763b6d90eb7SKip Macy if ((err = t3_sge_alloc(sc)) != 0) { 764693d746cSKip Macy device_printf(sc->dev, "t3_sge_alloc returned %d\n", err); 765b6d90eb7SKip Macy return (err); 766b6d90eb7SKip Macy } 767b6d90eb7SKip Macy 768b6d90eb7SKip Macy if (sc->params.rev > 0 && !(sc->flags & USING_MSI)) 769b6d90eb7SKip Macy irq_idx = -1; 770b6d90eb7SKip Macy 7715c5df3daSKip Macy for (i = 0; i < (sc)->params.nports; i++) { 772b6d90eb7SKip Macy struct port_info *pi = &sc->port[i]; 773b6d90eb7SKip Macy 7747ac2e6c3SKip Macy for (j = 0; j < pi->nqsets; j++, qset_idx++) { 775693d746cSKip Macy err = t3_sge_alloc_qset(sc, qset_idx, (sc)->params.nports, 776b6d90eb7SKip Macy (sc->flags & USING_MSIX) ? qset_idx + 1 : irq_idx, 777b6d90eb7SKip Macy &sc->params.sge.qset[qset_idx], ntxq, pi); 778b6d90eb7SKip Macy if (err) { 779b6d90eb7SKip Macy t3_free_sge_resources(sc); 7807ac2e6c3SKip Macy device_printf(sc->dev, "t3_sge_alloc_qset failed with %d\n", 7817ac2e6c3SKip Macy err); 782b6d90eb7SKip Macy return (err); 783b6d90eb7SKip Macy } 784b6d90eb7SKip Macy } 785b6d90eb7SKip Macy } 786b6d90eb7SKip Macy 787b6d90eb7SKip Macy return (0); 788b6d90eb7SKip Macy } 789b6d90eb7SKip Macy 790ef72318fSKip Macy static void 791ef72318fSKip Macy cxgb_teardown_msix(adapter_t *sc) 792ef72318fSKip Macy { 793ef72318fSKip Macy int i, nqsets; 794ef72318fSKip Macy 795ef72318fSKip Macy for (nqsets = i = 0; i < (sc)->params.nports; i++) 796ef72318fSKip Macy nqsets += sc->port[i].nqsets; 797ef72318fSKip Macy 798ef72318fSKip Macy for (i = 0; i < nqsets; i++) { 799ef72318fSKip Macy if (sc->msix_intr_tag[i] != NULL) { 800ef72318fSKip Macy bus_teardown_intr(sc->dev, sc->msix_irq_res[i], 801ef72318fSKip Macy sc->msix_intr_tag[i]); 802ef72318fSKip Macy sc->msix_intr_tag[i] = NULL; 803ef72318fSKip Macy } 804ef72318fSKip Macy if (sc->msix_irq_res[i] != NULL) { 805ef72318fSKip Macy bus_release_resource(sc->dev, SYS_RES_IRQ, 806ef72318fSKip Macy sc->msix_irq_rid[i], sc->msix_irq_res[i]); 807ef72318fSKip Macy sc->msix_irq_res[i] = NULL; 808ef72318fSKip Macy } 809ef72318fSKip Macy } 810ef72318fSKip Macy } 811ef72318fSKip Macy 812b6d90eb7SKip Macy static int 813b6d90eb7SKip Macy cxgb_setup_msix(adapter_t *sc, int msix_count) 814b6d90eb7SKip Macy { 815b6d90eb7SKip Macy int i, j, k, nqsets, rid; 816b6d90eb7SKip Macy 817b6d90eb7SKip Macy /* The first message indicates link changes and error conditions */ 818b6d90eb7SKip Macy sc->irq_rid = 1; 819b6d90eb7SKip Macy if ((sc->irq_res = bus_alloc_resource_any(sc->dev, SYS_RES_IRQ, 820b6d90eb7SKip Macy &sc->irq_rid, RF_SHAREABLE | RF_ACTIVE)) == NULL) { 821b6d90eb7SKip Macy device_printf(sc->dev, "Cannot allocate msix interrupt\n"); 822b6d90eb7SKip Macy return (EINVAL); 823b6d90eb7SKip Macy } 824693d746cSKip Macy 825b6d90eb7SKip Macy if (bus_setup_intr(sc->dev, sc->irq_res, INTR_MPSAFE|INTR_TYPE_NET, 826b6d90eb7SKip Macy #ifdef INTR_FILTERS 827b6d90eb7SKip Macy NULL, 828b6d90eb7SKip Macy #endif 829b6d90eb7SKip Macy cxgb_async_intr, sc, &sc->intr_tag)) { 830b6d90eb7SKip Macy device_printf(sc->dev, "Cannot set up interrupt\n"); 831b6d90eb7SKip Macy return (EINVAL); 832b6d90eb7SKip Macy } 833ef72318fSKip Macy for (i = k = 0; i < (sc)->params.nports; i++) { 834b6d90eb7SKip Macy nqsets = sc->port[i].nqsets; 835ef72318fSKip Macy for (j = 0; j < nqsets; j++, k++) { 836b6d90eb7SKip Macy struct sge_qset *qs = &sc->sge.qs[k]; 837b6d90eb7SKip Macy 838b6d90eb7SKip Macy rid = k + 2; 839b6d90eb7SKip Macy if (cxgb_debug) 840b6d90eb7SKip Macy printf("rid=%d ", rid); 841b6d90eb7SKip Macy if ((sc->msix_irq_res[k] = bus_alloc_resource_any( 842b6d90eb7SKip Macy sc->dev, SYS_RES_IRQ, &rid, 843b6d90eb7SKip Macy RF_SHAREABLE | RF_ACTIVE)) == NULL) { 844b6d90eb7SKip Macy device_printf(sc->dev, "Cannot allocate " 845b6d90eb7SKip Macy "interrupt for message %d\n", rid); 846b6d90eb7SKip Macy return (EINVAL); 847b6d90eb7SKip Macy } 848b6d90eb7SKip Macy sc->msix_irq_rid[k] = rid; 849ef72318fSKip Macy if (bus_setup_intr(sc->dev, sc->msix_irq_res[k], 850b6d90eb7SKip Macy INTR_MPSAFE|INTR_TYPE_NET, 851b6d90eb7SKip Macy #ifdef INTR_FILTERS 852b6d90eb7SKip Macy NULL, 853b6d90eb7SKip Macy #endif 854b6d90eb7SKip Macy t3_intr_msix, qs, &sc->msix_intr_tag[k])) { 855b6d90eb7SKip Macy device_printf(sc->dev, "Cannot set up " 856b6d90eb7SKip Macy "interrupt for message %d\n", rid); 857b6d90eb7SKip Macy return (EINVAL); 858b6d90eb7SKip Macy } 8598090c9f5SKip Macy #ifdef IFNET_MULTIQUEUE 8608090c9f5SKip Macy if (singleq == 0) { 8618090c9f5SKip Macy int vector = rman_get_start(sc->msix_irq_res[k]); 8628090c9f5SKip Macy if (bootverbose) 8638090c9f5SKip Macy device_printf(sc->dev, "binding vector=%d to cpu=%d\n", vector, k % mp_ncpus); 8648090c9f5SKip Macy intr_bind(vector, k % mp_ncpus); 8658090c9f5SKip Macy } 8668090c9f5SKip Macy #endif 867b6d90eb7SKip Macy } 868b6d90eb7SKip Macy } 869693d746cSKip Macy 870b6d90eb7SKip Macy return (0); 871b6d90eb7SKip Macy } 872b6d90eb7SKip Macy 873b6d90eb7SKip Macy static int 874b6d90eb7SKip Macy cxgb_port_probe(device_t dev) 875b6d90eb7SKip Macy { 876b6d90eb7SKip Macy struct port_info *p; 877b6d90eb7SKip Macy char buf[80]; 8788e10660fSKip Macy const char *desc; 879b6d90eb7SKip Macy 880b6d90eb7SKip Macy p = device_get_softc(dev); 8818e10660fSKip Macy desc = p->phy.desc; 8828e10660fSKip Macy snprintf(buf, sizeof(buf), "Port %d %s", p->port_id, desc); 883b6d90eb7SKip Macy device_set_desc_copy(dev, buf); 884b6d90eb7SKip Macy return (0); 885b6d90eb7SKip Macy } 886b6d90eb7SKip Macy 887b6d90eb7SKip Macy 888b6d90eb7SKip Macy static int 889b6d90eb7SKip Macy cxgb_makedev(struct port_info *pi) 890b6d90eb7SKip Macy { 891b6d90eb7SKip Macy 892ef72318fSKip Macy pi->port_cdev = make_dev(&cxgb_cdevsw, pi->ifp->if_dunit, 893ef72318fSKip Macy UID_ROOT, GID_WHEEL, 0600, if_name(pi->ifp)); 894b6d90eb7SKip Macy 895b6d90eb7SKip Macy if (pi->port_cdev == NULL) 896b6d90eb7SKip Macy return (ENOMEM); 897b6d90eb7SKip Macy 898b6d90eb7SKip Macy pi->port_cdev->si_drv1 = (void *)pi; 899b6d90eb7SKip Macy 900b6d90eb7SKip Macy return (0); 901b6d90eb7SKip Macy } 902b6d90eb7SKip Macy 903b6d90eb7SKip Macy 904b6d90eb7SKip Macy #ifdef TSO_SUPPORTED 905b6d90eb7SKip Macy #define CXGB_CAP (IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU | IFCAP_HWCSUM | IFCAP_VLAN_HWCSUM | IFCAP_TSO | IFCAP_JUMBO_MTU) 906b6d90eb7SKip Macy /* Don't enable TSO6 yet */ 907b6d90eb7SKip Macy #define CXGB_CAP_ENABLE (IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU | IFCAP_HWCSUM | IFCAP_VLAN_HWCSUM | IFCAP_TSO4 | IFCAP_JUMBO_MTU) 908b6d90eb7SKip Macy #else 909b6d90eb7SKip Macy #define CXGB_CAP (IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU | IFCAP_HWCSUM | IFCAP_JUMBO_MTU) 910b6d90eb7SKip Macy /* Don't enable TSO6 yet */ 911b6d90eb7SKip Macy #define CXGB_CAP_ENABLE (IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU | IFCAP_HWCSUM | IFCAP_JUMBO_MTU) 912b6d90eb7SKip Macy #define IFCAP_TSO4 0x0 9137aff6d8eSKip Macy #define IFCAP_TSO6 0x0 914b6d90eb7SKip Macy #define CSUM_TSO 0x0 915b6d90eb7SKip Macy #endif 916b6d90eb7SKip Macy 917b6d90eb7SKip Macy 918b6d90eb7SKip Macy static int 919b6d90eb7SKip Macy cxgb_port_attach(device_t dev) 920b6d90eb7SKip Macy { 921b6d90eb7SKip Macy struct port_info *p; 922b6d90eb7SKip Macy struct ifnet *ifp; 923ef72318fSKip Macy int err, media_flags; 9248e10660fSKip Macy struct adapter *sc; 9258e10660fSKip Macy 926b6d90eb7SKip Macy 927b6d90eb7SKip Macy p = device_get_softc(dev); 9288e10660fSKip Macy sc = p->adapter; 929bb38cd2fSKip Macy snprintf(p->lockbuf, PORT_NAME_LEN, "cxgb port lock %d:%d", 9306b68e276SKip Macy device_get_unit(device_get_parent(dev)), p->port_id); 931bb38cd2fSKip Macy PORT_LOCK_INIT(p, p->lockbuf); 932b6d90eb7SKip Macy 933b6d90eb7SKip Macy /* Allocate an ifnet object and set it up */ 934b6d90eb7SKip Macy ifp = p->ifp = if_alloc(IFT_ETHER); 935b6d90eb7SKip Macy if (ifp == NULL) { 936b6d90eb7SKip Macy device_printf(dev, "Cannot allocate ifnet\n"); 937b6d90eb7SKip Macy return (ENOMEM); 938b6d90eb7SKip Macy } 939b6d90eb7SKip Macy 940b6d90eb7SKip Macy /* 941b6d90eb7SKip Macy * Note that there is currently no watchdog timer. 942b6d90eb7SKip Macy */ 943b6d90eb7SKip Macy if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 944b6d90eb7SKip Macy ifp->if_init = cxgb_init; 945b6d90eb7SKip Macy ifp->if_softc = p; 946b6d90eb7SKip Macy ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 947b6d90eb7SKip Macy ifp->if_ioctl = cxgb_ioctl; 948b6d90eb7SKip Macy ifp->if_start = cxgb_start; 9498090c9f5SKip Macy 9508e10660fSKip Macy #if 0 9518090c9f5SKip Macy #ifdef IFNET_MULTIQUEUE 9528090c9f5SKip Macy ifp->if_flags |= IFF_MULTIQ; 9538090c9f5SKip Macy ifp->if_mq_start = cxgb_pcpu_start; 9548090c9f5SKip Macy #endif 9558e10660fSKip Macy #endif 956b6d90eb7SKip Macy ifp->if_timer = 0; /* Disable ifnet watchdog */ 957b6d90eb7SKip Macy ifp->if_watchdog = NULL; 958b6d90eb7SKip Macy 9599346e519SKip Macy ifp->if_snd.ifq_drv_maxlen = IFQ_MAXLEN; 960b6d90eb7SKip Macy IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen); 961b6d90eb7SKip Macy IFQ_SET_READY(&ifp->if_snd); 962b6d90eb7SKip Macy 963b6d90eb7SKip Macy ifp->if_hwassist = ifp->if_capabilities = ifp->if_capenable = 0; 964b6d90eb7SKip Macy ifp->if_capabilities |= CXGB_CAP; 965b6d90eb7SKip Macy ifp->if_capenable |= CXGB_CAP_ENABLE; 966b6d90eb7SKip Macy ifp->if_hwassist |= (CSUM_TCP | CSUM_UDP | CSUM_IP | CSUM_TSO); 967ac3a6d9cSKip Macy /* 968ac3a6d9cSKip Macy * disable TSO on 4-port - it isn't supported by the firmware yet 969ac3a6d9cSKip Macy */ 970ac3a6d9cSKip Macy if (p->adapter->params.nports > 2) { 971ac3a6d9cSKip Macy ifp->if_capabilities &= ~(IFCAP_TSO4 | IFCAP_TSO6); 972ac3a6d9cSKip Macy ifp->if_capenable &= ~(IFCAP_TSO4 | IFCAP_TSO6); 973ac3a6d9cSKip Macy ifp->if_hwassist &= ~CSUM_TSO; 974ac3a6d9cSKip Macy } 975b6d90eb7SKip Macy 976b6d90eb7SKip Macy ether_ifattach(ifp, p->hw_addr); 977ac3a6d9cSKip Macy /* 978ac3a6d9cSKip Macy * Only default to jumbo frames on 10GigE 979ac3a6d9cSKip Macy */ 980ac3a6d9cSKip Macy if (p->adapter->params.nports <= 2) 981b6d90eb7SKip Macy ifp->if_mtu = 9000; 982b6d90eb7SKip Macy if ((err = cxgb_makedev(p)) != 0) { 983b6d90eb7SKip Macy printf("makedev failed %d\n", err); 984b6d90eb7SKip Macy return (err); 985b6d90eb7SKip Macy } 986b6d90eb7SKip Macy ifmedia_init(&p->media, IFM_IMASK, cxgb_media_change, 987b6d90eb7SKip Macy cxgb_media_status); 988b6d90eb7SKip Macy 9898e10660fSKip Macy if (!strcmp(p->phy.desc, "10GBASE-CX4")) { 990ef72318fSKip Macy media_flags = IFM_ETHER | IFM_10G_CX4 | IFM_FDX; 9918e10660fSKip Macy } else if (!strcmp(p->phy.desc, "10GBASE-SR")) { 992ef72318fSKip Macy media_flags = IFM_ETHER | IFM_10G_SR | IFM_FDX; 99319905d6dSKip Macy } else if (!strcmp(p->phy.desc, "10GBASE-R")) { 994ef72318fSKip Macy media_flags = IFM_ETHER | IFM_10G_LR | IFM_FDX; 9958e10660fSKip Macy } else if (!strcmp(p->phy.desc, "10/100/1000BASE-T")) { 996ef72318fSKip Macy ifmedia_add(&p->media, IFM_ETHER | IFM_10_T, 0, NULL); 997ef72318fSKip Macy ifmedia_add(&p->media, IFM_ETHER | IFM_10_T | IFM_FDX, 998ef72318fSKip Macy 0, NULL); 999ef72318fSKip Macy ifmedia_add(&p->media, IFM_ETHER | IFM_100_TX, 1000ef72318fSKip Macy 0, NULL); 1001ef72318fSKip Macy ifmedia_add(&p->media, IFM_ETHER | IFM_100_TX | IFM_FDX, 1002ef72318fSKip Macy 0, NULL); 1003ef72318fSKip Macy ifmedia_add(&p->media, IFM_ETHER | IFM_1000_T | IFM_FDX, 1004ef72318fSKip Macy 0, NULL); 1005ef72318fSKip Macy media_flags = 0; 1006ef72318fSKip Macy } else { 10078e10660fSKip Macy printf("unsupported media type %s\n", p->phy.desc); 1008b6d90eb7SKip Macy return (ENXIO); 1009b6d90eb7SKip Macy } 1010ef72318fSKip Macy if (media_flags) { 1011b6d90eb7SKip Macy ifmedia_add(&p->media, media_flags, 0, NULL); 1012b6d90eb7SKip Macy ifmedia_set(&p->media, media_flags); 1013ef72318fSKip Macy } else { 1014ef72318fSKip Macy ifmedia_add(&p->media, IFM_ETHER | IFM_AUTO, 0, NULL); 1015ef72318fSKip Macy ifmedia_set(&p->media, IFM_ETHER | IFM_AUTO); 1016ef72318fSKip Macy } 1017ef72318fSKip Macy 1018b6d90eb7SKip Macy 10196b68e276SKip Macy snprintf(p->taskqbuf, TASKQ_NAME_LEN, "cxgb_port_taskq%d", p->port_id); 1020b6d90eb7SKip Macy #ifdef TASKQUEUE_CURRENT 1021b6d90eb7SKip Macy /* Create a port for handling TX without starvation */ 1022bb38cd2fSKip Macy p->tq = taskqueue_create(p->taskqbuf, M_NOWAIT, 1023b6d90eb7SKip Macy taskqueue_thread_enqueue, &p->tq); 1024b6d90eb7SKip Macy #else 1025b6d90eb7SKip Macy /* Create a port for handling TX without starvation */ 10267aff6d8eSKip Macy p->tq = taskqueue_create_fast(p->taskqbuf, M_NOWAIT, 1027b6d90eb7SKip Macy taskqueue_thread_enqueue, &p->tq); 1028b6d90eb7SKip Macy #endif 102919905d6dSKip Macy /* Get the latest mac address, User can use a LAA */ 103019905d6dSKip Macy bcopy(IF_LLADDR(p->ifp), p->hw_addr, ETHER_ADDR_LEN); 1031ef72318fSKip Macy t3_sge_init_port(p); 10328e10660fSKip Macy cxgb_link_start(p); 10338e10660fSKip Macy t3_link_changed(sc, p->port_id); 1034b6d90eb7SKip Macy return (0); 1035b6d90eb7SKip Macy } 1036b6d90eb7SKip Macy 1037b6d90eb7SKip Macy static int 1038b6d90eb7SKip Macy cxgb_port_detach(device_t dev) 1039b6d90eb7SKip Macy { 1040b6d90eb7SKip Macy struct port_info *p; 1041b6d90eb7SKip Macy 1042b6d90eb7SKip Macy p = device_get_softc(dev); 1043d722cab4SKip Macy 1044d722cab4SKip Macy PORT_LOCK(p); 1045ef72318fSKip Macy if (p->ifp->if_drv_flags & IFF_DRV_RUNNING) 1046d722cab4SKip Macy cxgb_stop_locked(p); 1047d722cab4SKip Macy PORT_UNLOCK(p); 1048d722cab4SKip Macy 1049b6d90eb7SKip Macy if (p->tq != NULL) { 1050b6d90eb7SKip Macy taskqueue_drain(p->tq, &p->start_task); 1051b6d90eb7SKip Macy taskqueue_free(p->tq); 1052b6d90eb7SKip Macy p->tq = NULL; 1053b6d90eb7SKip Macy } 1054b6d90eb7SKip Macy 1055b6d90eb7SKip Macy ether_ifdetach(p->ifp); 10568090c9f5SKip Macy printf("waiting for callout to stop ..."); 10578090c9f5SKip Macy DELAY(1000000); 10588090c9f5SKip Macy printf("done\n"); 10597ac2e6c3SKip Macy /* 10607ac2e6c3SKip Macy * the lock may be acquired in ifdetach 10617ac2e6c3SKip Macy */ 10627ac2e6c3SKip Macy PORT_LOCK_DEINIT(p); 1063b6d90eb7SKip Macy if_free(p->ifp); 1064b6d90eb7SKip Macy 1065ef72318fSKip Macy if (p->port_cdev != NULL) 1066b6d90eb7SKip Macy destroy_dev(p->port_cdev); 1067b6d90eb7SKip Macy 1068b6d90eb7SKip Macy return (0); 1069b6d90eb7SKip Macy } 1070b6d90eb7SKip Macy 1071b6d90eb7SKip Macy void 1072b6d90eb7SKip Macy t3_fatal_err(struct adapter *sc) 1073b6d90eb7SKip Macy { 1074b6d90eb7SKip Macy u_int fw_status[4]; 1075b6d90eb7SKip Macy 10765c5df3daSKip Macy if (sc->flags & FULL_INIT_DONE) { 10775c5df3daSKip Macy t3_sge_stop(sc); 10785c5df3daSKip Macy t3_write_reg(sc, A_XGM_TX_CTRL, 0); 10795c5df3daSKip Macy t3_write_reg(sc, A_XGM_RX_CTRL, 0); 10805c5df3daSKip Macy t3_write_reg(sc, XGM_REG(A_XGM_TX_CTRL, 1), 0); 10815c5df3daSKip Macy t3_write_reg(sc, XGM_REG(A_XGM_RX_CTRL, 1), 0); 10825c5df3daSKip Macy t3_intr_disable(sc); 10835c5df3daSKip Macy } 1084b6d90eb7SKip Macy device_printf(sc->dev,"encountered fatal error, operation suspended\n"); 1085b6d90eb7SKip Macy if (!t3_cim_ctl_blk_read(sc, 0xa0, 4, fw_status)) 1086b6d90eb7SKip Macy device_printf(sc->dev, "FW_ status: 0x%x, 0x%x, 0x%x, 0x%x\n", 1087b6d90eb7SKip Macy fw_status[0], fw_status[1], fw_status[2], fw_status[3]); 1088b6d90eb7SKip Macy } 1089b6d90eb7SKip Macy 1090b6d90eb7SKip Macy int 1091b6d90eb7SKip Macy t3_os_find_pci_capability(adapter_t *sc, int cap) 1092b6d90eb7SKip Macy { 1093b6d90eb7SKip Macy device_t dev; 1094b6d90eb7SKip Macy struct pci_devinfo *dinfo; 1095b6d90eb7SKip Macy pcicfgregs *cfg; 1096b6d90eb7SKip Macy uint32_t status; 1097b6d90eb7SKip Macy uint8_t ptr; 1098b6d90eb7SKip Macy 1099b6d90eb7SKip Macy dev = sc->dev; 1100b6d90eb7SKip Macy dinfo = device_get_ivars(dev); 1101b6d90eb7SKip Macy cfg = &dinfo->cfg; 1102b6d90eb7SKip Macy 1103b6d90eb7SKip Macy status = pci_read_config(dev, PCIR_STATUS, 2); 1104b6d90eb7SKip Macy if (!(status & PCIM_STATUS_CAPPRESENT)) 1105b6d90eb7SKip Macy return (0); 1106b6d90eb7SKip Macy 1107b6d90eb7SKip Macy switch (cfg->hdrtype & PCIM_HDRTYPE) { 1108b6d90eb7SKip Macy case 0: 1109b6d90eb7SKip Macy case 1: 1110b6d90eb7SKip Macy ptr = PCIR_CAP_PTR; 1111b6d90eb7SKip Macy break; 1112b6d90eb7SKip Macy case 2: 1113b6d90eb7SKip Macy ptr = PCIR_CAP_PTR_2; 1114b6d90eb7SKip Macy break; 1115b6d90eb7SKip Macy default: 1116b6d90eb7SKip Macy return (0); 1117b6d90eb7SKip Macy break; 1118b6d90eb7SKip Macy } 1119b6d90eb7SKip Macy ptr = pci_read_config(dev, ptr, 1); 1120b6d90eb7SKip Macy 1121b6d90eb7SKip Macy while (ptr != 0) { 1122b6d90eb7SKip Macy if (pci_read_config(dev, ptr + PCICAP_ID, 1) == cap) 1123b6d90eb7SKip Macy return (ptr); 1124b6d90eb7SKip Macy ptr = pci_read_config(dev, ptr + PCICAP_NEXTPTR, 1); 1125b6d90eb7SKip Macy } 1126b6d90eb7SKip Macy 1127b6d90eb7SKip Macy return (0); 1128b6d90eb7SKip Macy } 1129b6d90eb7SKip Macy 1130b6d90eb7SKip Macy int 1131b6d90eb7SKip Macy t3_os_pci_save_state(struct adapter *sc) 1132b6d90eb7SKip Macy { 1133b6d90eb7SKip Macy device_t dev; 1134b6d90eb7SKip Macy struct pci_devinfo *dinfo; 1135b6d90eb7SKip Macy 1136b6d90eb7SKip Macy dev = sc->dev; 1137b6d90eb7SKip Macy dinfo = device_get_ivars(dev); 1138b6d90eb7SKip Macy 1139b6d90eb7SKip Macy pci_cfg_save(dev, dinfo, 0); 1140b6d90eb7SKip Macy return (0); 1141b6d90eb7SKip Macy } 1142b6d90eb7SKip Macy 1143b6d90eb7SKip Macy int 1144b6d90eb7SKip Macy t3_os_pci_restore_state(struct adapter *sc) 1145b6d90eb7SKip Macy { 1146b6d90eb7SKip Macy device_t dev; 1147b6d90eb7SKip Macy struct pci_devinfo *dinfo; 1148b6d90eb7SKip Macy 1149b6d90eb7SKip Macy dev = sc->dev; 1150b6d90eb7SKip Macy dinfo = device_get_ivars(dev); 1151b6d90eb7SKip Macy 1152b6d90eb7SKip Macy pci_cfg_restore(dev, dinfo); 1153b6d90eb7SKip Macy return (0); 1154b6d90eb7SKip Macy } 1155b6d90eb7SKip Macy 1156b6d90eb7SKip Macy /** 1157b6d90eb7SKip Macy * t3_os_link_changed - handle link status changes 1158b6d90eb7SKip Macy * @adapter: the adapter associated with the link change 1159b6d90eb7SKip Macy * @port_id: the port index whose limk status has changed 116019905d6dSKip Macy * @link_status: the new status of the link 1161b6d90eb7SKip Macy * @speed: the new speed setting 1162b6d90eb7SKip Macy * @duplex: the new duplex setting 1163b6d90eb7SKip Macy * @fc: the new flow-control setting 1164b6d90eb7SKip Macy * 1165b6d90eb7SKip Macy * This is the OS-dependent handler for link status changes. The OS 1166b6d90eb7SKip Macy * neutral handler takes care of most of the processing for these events, 1167b6d90eb7SKip Macy * then calls this handler for any OS-specific processing. 1168b6d90eb7SKip Macy */ 1169b6d90eb7SKip Macy void 1170b6d90eb7SKip Macy t3_os_link_changed(adapter_t *adapter, int port_id, int link_status, int speed, 1171b6d90eb7SKip Macy int duplex, int fc) 1172b6d90eb7SKip Macy { 1173b6d90eb7SKip Macy struct port_info *pi = &adapter->port[port_id]; 1174d722cab4SKip Macy struct cmac *mac = &adapter->port[port_id].mac; 1175b6d90eb7SKip Macy 1176d722cab4SKip Macy if (link_status) { 117719905d6dSKip Macy DELAY(10); 117819905d6dSKip Macy t3_mac_enable(mac, MAC_DIRECTION_RX | MAC_DIRECTION_TX); 117919905d6dSKip Macy /* Clear errors created by MAC enable */ 118019905d6dSKip Macy t3_set_reg_field(adapter, 118119905d6dSKip Macy A_XGM_STAT_CTRL + pi->mac.offset, 118219905d6dSKip Macy F_CLRSTATS, 1); 1183b6d90eb7SKip Macy if_link_state_change(pi->ifp, LINK_STATE_UP); 118419905d6dSKip Macy 1185d722cab4SKip Macy } else { 1186d722cab4SKip Macy pi->phy.ops->power_down(&pi->phy, 1); 1187d722cab4SKip Macy t3_mac_disable(mac, MAC_DIRECTION_RX); 1188d722cab4SKip Macy t3_link_start(&pi->phy, mac, &pi->link_config); 118919905d6dSKip Macy t3_mac_enable(mac, MAC_DIRECTION_RX | MAC_DIRECTION_TX); 11908e10660fSKip Macy if_link_state_change(pi->ifp, LINK_STATE_DOWN); 1191d722cab4SKip Macy } 1192b6d90eb7SKip Macy } 1193b6d90eb7SKip Macy 1194b6d90eb7SKip Macy /* 1195b6d90eb7SKip Macy * Interrupt-context handler for external (PHY) interrupts. 1196b6d90eb7SKip Macy */ 1197b6d90eb7SKip Macy void 1198b6d90eb7SKip Macy t3_os_ext_intr_handler(adapter_t *sc) 1199b6d90eb7SKip Macy { 1200b6d90eb7SKip Macy if (cxgb_debug) 1201b6d90eb7SKip Macy printf("t3_os_ext_intr_handler\n"); 1202b6d90eb7SKip Macy /* 1203b6d90eb7SKip Macy * Schedule a task to handle external interrupts as they may be slow 1204b6d90eb7SKip Macy * and we use a mutex to protect MDIO registers. We disable PHY 1205b6d90eb7SKip Macy * interrupts in the meantime and let the task reenable them when 1206b6d90eb7SKip Macy * it's done. 1207b6d90eb7SKip Macy */ 1208d722cab4SKip Macy ADAPTER_LOCK(sc); 1209b6d90eb7SKip Macy if (sc->slow_intr_mask) { 1210b6d90eb7SKip Macy sc->slow_intr_mask &= ~F_T3DBG; 1211b6d90eb7SKip Macy t3_write_reg(sc, A_PL_INT_ENABLE0, sc->slow_intr_mask); 1212b6d90eb7SKip Macy taskqueue_enqueue(sc->tq, &sc->ext_intr_task); 1213b6d90eb7SKip Macy } 1214d722cab4SKip Macy ADAPTER_UNLOCK(sc); 1215b6d90eb7SKip Macy } 1216b6d90eb7SKip Macy 1217b6d90eb7SKip Macy void 1218b6d90eb7SKip Macy t3_os_set_hw_addr(adapter_t *adapter, int port_idx, u8 hw_addr[]) 1219b6d90eb7SKip Macy { 1220b6d90eb7SKip Macy 1221b6d90eb7SKip Macy /* 1222b6d90eb7SKip Macy * The ifnet might not be allocated before this gets called, 1223b6d90eb7SKip Macy * as this is called early on in attach by t3_prep_adapter 1224b6d90eb7SKip Macy * save the address off in the port structure 1225b6d90eb7SKip Macy */ 1226b6d90eb7SKip Macy if (cxgb_debug) 1227b6d90eb7SKip Macy printf("set_hw_addr on idx %d addr %6D\n", port_idx, hw_addr, ":"); 1228b6d90eb7SKip Macy bcopy(hw_addr, adapter->port[port_idx].hw_addr, ETHER_ADDR_LEN); 1229b6d90eb7SKip Macy } 1230b6d90eb7SKip Macy 1231b6d90eb7SKip Macy /** 1232b6d90eb7SKip Macy * link_start - enable a port 1233b6d90eb7SKip Macy * @p: the port to enable 1234b6d90eb7SKip Macy * 1235b6d90eb7SKip Macy * Performs the MAC and PHY actions needed to enable a port. 1236b6d90eb7SKip Macy */ 1237b6d90eb7SKip Macy static void 1238b6d90eb7SKip Macy cxgb_link_start(struct port_info *p) 1239b6d90eb7SKip Macy { 1240b6d90eb7SKip Macy struct ifnet *ifp; 1241b6d90eb7SKip Macy struct t3_rx_mode rm; 1242b6d90eb7SKip Macy struct cmac *mac = &p->mac; 1243b6d90eb7SKip Macy 1244b6d90eb7SKip Macy ifp = p->ifp; 1245b6d90eb7SKip Macy 1246b6d90eb7SKip Macy t3_init_rx_mode(&rm, p); 12477ac2e6c3SKip Macy if (!mac->multiport) 1248b6d90eb7SKip Macy t3_mac_reset(mac); 1249ef72318fSKip Macy t3_mac_set_mtu(mac, ifp->if_mtu + ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN); 1250b6d90eb7SKip Macy t3_mac_set_address(mac, 0, p->hw_addr); 1251b6d90eb7SKip Macy t3_mac_set_rx_mode(mac, &rm); 1252b6d90eb7SKip Macy t3_link_start(&p->phy, mac, &p->link_config); 1253b6d90eb7SKip Macy t3_mac_enable(mac, MAC_DIRECTION_RX | MAC_DIRECTION_TX); 1254b6d90eb7SKip Macy } 1255b6d90eb7SKip Macy 12568e10660fSKip Macy 12578e10660fSKip Macy static int 12588e10660fSKip Macy await_mgmt_replies(struct adapter *adap, unsigned long init_cnt, 12598e10660fSKip Macy unsigned long n) 12608e10660fSKip Macy { 12618e10660fSKip Macy int attempts = 5; 12628e10660fSKip Macy 12638e10660fSKip Macy while (adap->sge.qs[0].rspq.offload_pkts < init_cnt + n) { 12648e10660fSKip Macy if (!--attempts) 12658e10660fSKip Macy return (ETIMEDOUT); 12668e10660fSKip Macy t3_os_sleep(10); 12678e10660fSKip Macy } 12688e10660fSKip Macy return 0; 12698e10660fSKip Macy } 12708e10660fSKip Macy 12718e10660fSKip Macy static int 12728e10660fSKip Macy init_tp_parity(struct adapter *adap) 12738e10660fSKip Macy { 12748e10660fSKip Macy int i; 12758e10660fSKip Macy struct mbuf *m; 12768e10660fSKip Macy struct cpl_set_tcb_field *greq; 12778e10660fSKip Macy unsigned long cnt = adap->sge.qs[0].rspq.offload_pkts; 12788e10660fSKip Macy 12798e10660fSKip Macy t3_tp_set_offload_mode(adap, 1); 12808e10660fSKip Macy 12818e10660fSKip Macy for (i = 0; i < 16; i++) { 12828e10660fSKip Macy struct cpl_smt_write_req *req; 12838e10660fSKip Macy 12848e10660fSKip Macy m = m_gethdr(M_WAITOK, MT_DATA); 12858e10660fSKip Macy req = mtod(m, struct cpl_smt_write_req *); 12868e10660fSKip Macy m->m_len = m->m_pkthdr.len = sizeof(*req); 12878e10660fSKip Macy memset(req, 0, sizeof(*req)); 12888e10660fSKip Macy req->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD)); 12898e10660fSKip Macy OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_SMT_WRITE_REQ, i)); 12908e10660fSKip Macy req->iff = i; 12918e10660fSKip Macy t3_mgmt_tx(adap, m); 12928e10660fSKip Macy } 12938e10660fSKip Macy 12948e10660fSKip Macy for (i = 0; i < 2048; i++) { 12958e10660fSKip Macy struct cpl_l2t_write_req *req; 12968e10660fSKip Macy 12978e10660fSKip Macy m = m_gethdr(M_WAITOK, MT_DATA); 12988e10660fSKip Macy req = mtod(m, struct cpl_l2t_write_req *); 12998e10660fSKip Macy m->m_len = m->m_pkthdr.len = sizeof(*req); 13008e10660fSKip Macy memset(req, 0, sizeof(*req)); 13018e10660fSKip Macy req->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD)); 13028e10660fSKip Macy OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_L2T_WRITE_REQ, i)); 13038e10660fSKip Macy req->params = htonl(V_L2T_W_IDX(i)); 13048e10660fSKip Macy t3_mgmt_tx(adap, m); 13058e10660fSKip Macy } 13068e10660fSKip Macy 13078e10660fSKip Macy for (i = 0; i < 2048; i++) { 13088e10660fSKip Macy struct cpl_rte_write_req *req; 13098e10660fSKip Macy 13108e10660fSKip Macy m = m_gethdr(M_WAITOK, MT_DATA); 13118e10660fSKip Macy req = mtod(m, struct cpl_rte_write_req *); 13128e10660fSKip Macy m->m_len = m->m_pkthdr.len = sizeof(*req); 13138e10660fSKip Macy memset(req, 0, sizeof(*req)); 13148e10660fSKip Macy req->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD)); 13158e10660fSKip Macy OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_RTE_WRITE_REQ, i)); 13168e10660fSKip Macy req->l2t_idx = htonl(V_L2T_W_IDX(i)); 13178e10660fSKip Macy t3_mgmt_tx(adap, m); 13188e10660fSKip Macy } 13198e10660fSKip Macy 13208e10660fSKip Macy m = m_gethdr(M_WAITOK, MT_DATA); 13218e10660fSKip Macy greq = mtod(m, struct cpl_set_tcb_field *); 13228e10660fSKip Macy m->m_len = m->m_pkthdr.len = sizeof(*greq); 13238e10660fSKip Macy memset(greq, 0, sizeof(*greq)); 13248e10660fSKip Macy greq->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD)); 13258e10660fSKip Macy OPCODE_TID(greq) = htonl(MK_OPCODE_TID(CPL_SET_TCB_FIELD, 0)); 13268e10660fSKip Macy greq->mask = htobe64(1); 13278e10660fSKip Macy t3_mgmt_tx(adap, m); 13288e10660fSKip Macy 13298e10660fSKip Macy i = await_mgmt_replies(adap, cnt, 16 + 2048 + 2048 + 1); 13308e10660fSKip Macy t3_tp_set_offload_mode(adap, 0); 13318e10660fSKip Macy return (i); 13328e10660fSKip Macy } 13338e10660fSKip Macy 1334b6d90eb7SKip Macy /** 1335b6d90eb7SKip Macy * setup_rss - configure Receive Side Steering (per-queue connection demux) 1336b6d90eb7SKip Macy * @adap: the adapter 1337b6d90eb7SKip Macy * 1338b6d90eb7SKip Macy * Sets up RSS to distribute packets to multiple receive queues. We 1339b6d90eb7SKip Macy * configure the RSS CPU lookup table to distribute to the number of HW 1340b6d90eb7SKip Macy * receive queues, and the response queue lookup table to narrow that 1341b6d90eb7SKip Macy * down to the response queues actually configured for each port. 1342b6d90eb7SKip Macy * We always configure the RSS mapping for two ports since the mapping 1343b6d90eb7SKip Macy * table has plenty of entries. 1344b6d90eb7SKip Macy */ 1345b6d90eb7SKip Macy static void 1346b6d90eb7SKip Macy setup_rss(adapter_t *adap) 1347b6d90eb7SKip Macy { 1348b6d90eb7SKip Macy int i; 1349ac3a6d9cSKip Macy u_int nq[2]; 1350b6d90eb7SKip Macy uint8_t cpus[SGE_QSETS + 1]; 1351b6d90eb7SKip Macy uint16_t rspq_map[RSS_TABLE_SIZE]; 13525c5df3daSKip Macy 1353b6d90eb7SKip Macy for (i = 0; i < SGE_QSETS; ++i) 1354b6d90eb7SKip Macy cpus[i] = i; 1355b6d90eb7SKip Macy cpus[SGE_QSETS] = 0xff; 1356b6d90eb7SKip Macy 13577ac2e6c3SKip Macy nq[0] = nq[1] = 0; 13587ac2e6c3SKip Macy for_each_port(adap, i) { 13597ac2e6c3SKip Macy const struct port_info *pi = adap2pinfo(adap, i); 13607ac2e6c3SKip Macy 13617ac2e6c3SKip Macy nq[pi->tx_chan] += pi->nqsets; 13627ac2e6c3SKip Macy } 1363b6d90eb7SKip Macy for (i = 0; i < RSS_TABLE_SIZE / 2; ++i) { 13648e10660fSKip Macy rspq_map[i] = nq[0] ? i % nq[0] : 0; 13658e10660fSKip Macy rspq_map[i + RSS_TABLE_SIZE / 2] = nq[1] ? i % nq[1] + nq[0] : 0; 1366b6d90eb7SKip Macy } 1367ac3a6d9cSKip Macy /* Calculate the reverse RSS map table */ 1368ac3a6d9cSKip Macy for (i = 0; i < RSS_TABLE_SIZE; ++i) 1369ac3a6d9cSKip Macy if (adap->rrss_map[rspq_map[i]] == 0xff) 1370ac3a6d9cSKip Macy adap->rrss_map[rspq_map[i]] = i; 1371b6d90eb7SKip Macy 1372b6d90eb7SKip Macy t3_config_rss(adap, F_RQFEEDBACKENABLE | F_TNLLKPEN | F_TNLMAPEN | 1373ac3a6d9cSKip Macy F_TNLPRTEN | F_TNL2TUPEN | F_TNL4TUPEN | F_OFDMAPEN | 13748e10660fSKip Macy F_RRCPLMAPEN | V_RRCPLCPUSIZE(6) | F_HASHTOEPLITZ, 13758e10660fSKip Macy cpus, rspq_map); 1376ac3a6d9cSKip Macy 1377b6d90eb7SKip Macy } 1378b6d90eb7SKip Macy 1379d722cab4SKip Macy /* 1380d722cab4SKip Macy * Sends an mbuf to an offload queue driver 1381d722cab4SKip Macy * after dealing with any active network taps. 1382d722cab4SKip Macy */ 1383d722cab4SKip Macy static inline int 13843e96c7e7SKip Macy offload_tx(struct t3cdev *tdev, struct mbuf *m) 1385d722cab4SKip Macy { 1386d722cab4SKip Macy int ret; 1387d722cab4SKip Macy 1388d722cab4SKip Macy ret = t3_offload_tx(tdev, m); 1389ef72318fSKip Macy return (ret); 1390d722cab4SKip Macy } 1391d722cab4SKip Macy 1392d722cab4SKip Macy static int 1393d722cab4SKip Macy write_smt_entry(struct adapter *adapter, int idx) 1394d722cab4SKip Macy { 1395d722cab4SKip Macy struct port_info *pi = &adapter->port[idx]; 1396d722cab4SKip Macy struct cpl_smt_write_req *req; 1397d722cab4SKip Macy struct mbuf *m; 1398d722cab4SKip Macy 1399d722cab4SKip Macy if ((m = m_gethdr(M_NOWAIT, MT_DATA)) == NULL) 1400d722cab4SKip Macy return (ENOMEM); 1401d722cab4SKip Macy 1402d722cab4SKip Macy req = mtod(m, struct cpl_smt_write_req *); 14038090c9f5SKip Macy m->m_pkthdr.len = m->m_len = sizeof(struct cpl_smt_write_req); 14048090c9f5SKip Macy 1405d722cab4SKip Macy req->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD)); 1406d722cab4SKip Macy OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_SMT_WRITE_REQ, idx)); 1407d722cab4SKip Macy req->mtu_idx = NMTUS - 1; /* should be 0 but there's a T3 bug */ 1408d722cab4SKip Macy req->iff = idx; 1409d722cab4SKip Macy memset(req->src_mac1, 0, sizeof(req->src_mac1)); 1410d722cab4SKip Macy memcpy(req->src_mac0, pi->hw_addr, ETHER_ADDR_LEN); 1411d722cab4SKip Macy 1412d722cab4SKip Macy m_set_priority(m, 1); 1413d722cab4SKip Macy 1414d722cab4SKip Macy offload_tx(&adapter->tdev, m); 1415d722cab4SKip Macy 1416d722cab4SKip Macy return (0); 1417d722cab4SKip Macy } 1418d722cab4SKip Macy 1419d722cab4SKip Macy static int 1420d722cab4SKip Macy init_smt(struct adapter *adapter) 1421d722cab4SKip Macy { 1422d722cab4SKip Macy int i; 1423d722cab4SKip Macy 1424d722cab4SKip Macy for_each_port(adapter, i) 1425d722cab4SKip Macy write_smt_entry(adapter, i); 1426d722cab4SKip Macy return 0; 1427d722cab4SKip Macy } 1428d722cab4SKip Macy 1429d722cab4SKip Macy static void 1430d722cab4SKip Macy init_port_mtus(adapter_t *adapter) 1431d722cab4SKip Macy { 1432d722cab4SKip Macy unsigned int mtus = adapter->port[0].ifp->if_mtu; 1433d722cab4SKip Macy 1434d722cab4SKip Macy if (adapter->port[1].ifp) 1435d722cab4SKip Macy mtus |= adapter->port[1].ifp->if_mtu << 16; 1436d722cab4SKip Macy t3_write_reg(adapter, A_TP_MTU_PORT_TABLE, mtus); 1437d722cab4SKip Macy } 1438d722cab4SKip Macy 1439b6d90eb7SKip Macy static void 1440b6d90eb7SKip Macy send_pktsched_cmd(struct adapter *adap, int sched, int qidx, int lo, 1441b6d90eb7SKip Macy int hi, int port) 1442b6d90eb7SKip Macy { 1443b6d90eb7SKip Macy struct mbuf *m; 1444b6d90eb7SKip Macy struct mngt_pktsched_wr *req; 1445b6d90eb7SKip Macy 1446ac3a6d9cSKip Macy m = m_gethdr(M_DONTWAIT, MT_DATA); 144720fe52b8SKip Macy if (m) { 1448d722cab4SKip Macy req = mtod(m, struct mngt_pktsched_wr *); 1449b6d90eb7SKip Macy req->wr_hi = htonl(V_WR_OP(FW_WROPCODE_MNGT)); 1450b6d90eb7SKip Macy req->mngt_opcode = FW_MNGTOPCODE_PKTSCHED_SET; 1451b6d90eb7SKip Macy req->sched = sched; 1452b6d90eb7SKip Macy req->idx = qidx; 1453b6d90eb7SKip Macy req->min = lo; 1454b6d90eb7SKip Macy req->max = hi; 1455b6d90eb7SKip Macy req->binding = port; 1456b6d90eb7SKip Macy m->m_len = m->m_pkthdr.len = sizeof(*req); 1457b6d90eb7SKip Macy t3_mgmt_tx(adap, m); 1458b6d90eb7SKip Macy } 145920fe52b8SKip Macy } 1460b6d90eb7SKip Macy 1461b6d90eb7SKip Macy static void 1462b6d90eb7SKip Macy bind_qsets(adapter_t *sc) 1463b6d90eb7SKip Macy { 1464b6d90eb7SKip Macy int i, j; 1465b6d90eb7SKip Macy 14668090c9f5SKip Macy cxgb_pcpu_startup_threads(sc); 1467b6d90eb7SKip Macy for (i = 0; i < (sc)->params.nports; ++i) { 1468b6d90eb7SKip Macy const struct port_info *pi = adap2pinfo(sc, i); 1469b6d90eb7SKip Macy 14705c5df3daSKip Macy for (j = 0; j < pi->nqsets; ++j) { 1471b6d90eb7SKip Macy send_pktsched_cmd(sc, 1, pi->first_qset + j, -1, 14725c5df3daSKip Macy -1, pi->tx_chan); 14735c5df3daSKip Macy 14745c5df3daSKip Macy } 1475b6d90eb7SKip Macy } 1476b6d90eb7SKip Macy } 1477b6d90eb7SKip Macy 1478ac3a6d9cSKip Macy static void 1479ac3a6d9cSKip Macy update_tpeeprom(struct adapter *adap) 1480ac3a6d9cSKip Macy { 14812de1fa86SKip Macy #ifdef FIRMWARE_LATEST 1482ac3a6d9cSKip Macy const struct firmware *tpeeprom; 14832de1fa86SKip Macy #else 14842de1fa86SKip Macy struct firmware *tpeeprom; 14852de1fa86SKip Macy #endif 14862de1fa86SKip Macy 1487ac3a6d9cSKip Macy uint32_t version; 1488ac3a6d9cSKip Macy unsigned int major, minor; 1489ac3a6d9cSKip Macy int ret, len; 1490ac3a6d9cSKip Macy char rev; 1491ac3a6d9cSKip Macy 1492ac3a6d9cSKip Macy t3_seeprom_read(adap, TP_SRAM_OFFSET, &version); 1493ac3a6d9cSKip Macy 1494ac3a6d9cSKip Macy major = G_TP_VERSION_MAJOR(version); 1495ac3a6d9cSKip Macy minor = G_TP_VERSION_MINOR(version); 1496ac3a6d9cSKip Macy if (major == TP_VERSION_MAJOR && minor == TP_VERSION_MINOR) 1497ac3a6d9cSKip Macy return; 1498ac3a6d9cSKip Macy 1499ac3a6d9cSKip Macy rev = t3rev2char(adap); 1500ac3a6d9cSKip Macy 150164a37133SKip Macy tpeeprom = firmware_get(TPEEPROM_NAME); 1502ac3a6d9cSKip Macy if (tpeeprom == NULL) { 1503ac3a6d9cSKip Macy device_printf(adap->dev, "could not load TP EEPROM: unable to load %s\n", 150464a37133SKip Macy TPEEPROM_NAME); 1505ac3a6d9cSKip Macy return; 1506ac3a6d9cSKip Macy } 1507ac3a6d9cSKip Macy 1508ac3a6d9cSKip Macy len = tpeeprom->datasize - 4; 1509ac3a6d9cSKip Macy 1510ac3a6d9cSKip Macy ret = t3_check_tpsram(adap, tpeeprom->data, tpeeprom->datasize); 1511ac3a6d9cSKip Macy if (ret) 1512ac3a6d9cSKip Macy goto release_tpeeprom; 1513ac3a6d9cSKip Macy 1514ac3a6d9cSKip Macy if (len != TP_SRAM_LEN) { 151564a37133SKip Macy device_printf(adap->dev, "%s length is wrong len=%d expected=%d\n", TPEEPROM_NAME, len, TP_SRAM_LEN); 1516ac3a6d9cSKip Macy return; 1517ac3a6d9cSKip Macy } 1518ac3a6d9cSKip Macy 1519ac3a6d9cSKip Macy ret = set_eeprom(&adap->port[0], tpeeprom->data, tpeeprom->datasize, 1520ac3a6d9cSKip Macy TP_SRAM_OFFSET); 1521ac3a6d9cSKip Macy 1522ac3a6d9cSKip Macy if (!ret) { 1523ac3a6d9cSKip Macy device_printf(adap->dev, 1524ac3a6d9cSKip Macy "Protocol SRAM image updated in EEPROM to %d.%d.%d\n", 1525ac3a6d9cSKip Macy TP_VERSION_MAJOR, TP_VERSION_MINOR, TP_VERSION_MICRO); 1526ac3a6d9cSKip Macy } else 1527ac3a6d9cSKip Macy device_printf(adap->dev, "Protocol SRAM image update in EEPROM failed\n"); 1528ac3a6d9cSKip Macy 1529ac3a6d9cSKip Macy release_tpeeprom: 1530ac3a6d9cSKip Macy firmware_put(tpeeprom, FIRMWARE_UNLOAD); 1531ac3a6d9cSKip Macy 1532ac3a6d9cSKip Macy return; 1533ac3a6d9cSKip Macy } 1534ac3a6d9cSKip Macy 1535ac3a6d9cSKip Macy static int 1536ac3a6d9cSKip Macy update_tpsram(struct adapter *adap) 1537ac3a6d9cSKip Macy { 15382de1fa86SKip Macy #ifdef FIRMWARE_LATEST 1539ac3a6d9cSKip Macy const struct firmware *tpsram; 15402de1fa86SKip Macy #else 15412de1fa86SKip Macy struct firmware *tpsram; 15422de1fa86SKip Macy #endif 1543ac3a6d9cSKip Macy int ret; 1544ac3a6d9cSKip Macy char rev; 1545ac3a6d9cSKip Macy 1546ac3a6d9cSKip Macy rev = t3rev2char(adap); 1547ac3a6d9cSKip Macy if (!rev) 1548ac3a6d9cSKip Macy return 0; 1549ac3a6d9cSKip Macy 1550ac3a6d9cSKip Macy update_tpeeprom(adap); 1551ac3a6d9cSKip Macy 155264a37133SKip Macy tpsram = firmware_get(TPSRAM_NAME); 1553ac3a6d9cSKip Macy if (tpsram == NULL){ 155464a37133SKip Macy device_printf(adap->dev, "could not load TP SRAM\n"); 1555ac3a6d9cSKip Macy return (EINVAL); 1556ac3a6d9cSKip Macy } else 155764a37133SKip Macy device_printf(adap->dev, "updating TP SRAM\n"); 1558ac3a6d9cSKip Macy 1559ac3a6d9cSKip Macy ret = t3_check_tpsram(adap, tpsram->data, tpsram->datasize); 1560ac3a6d9cSKip Macy if (ret) 1561ac3a6d9cSKip Macy goto release_tpsram; 1562ac3a6d9cSKip Macy 1563ac3a6d9cSKip Macy ret = t3_set_proto_sram(adap, tpsram->data); 1564ac3a6d9cSKip Macy if (ret) 1565ac3a6d9cSKip Macy device_printf(adap->dev, "loading protocol SRAM failed\n"); 1566ac3a6d9cSKip Macy 1567ac3a6d9cSKip Macy release_tpsram: 1568ac3a6d9cSKip Macy firmware_put(tpsram, FIRMWARE_UNLOAD); 1569ac3a6d9cSKip Macy 1570ac3a6d9cSKip Macy return ret; 1571ac3a6d9cSKip Macy } 1572ac3a6d9cSKip Macy 1573d722cab4SKip Macy /** 1574d722cab4SKip Macy * cxgb_up - enable the adapter 1575d722cab4SKip Macy * @adap: adapter being enabled 1576d722cab4SKip Macy * 1577d722cab4SKip Macy * Called when the first port is enabled, this function performs the 1578d722cab4SKip Macy * actions necessary to make an adapter operational, such as completing 1579d722cab4SKip Macy * the initialization of HW modules, and enabling interrupts. 1580d722cab4SKip Macy * 1581d722cab4SKip Macy */ 1582d722cab4SKip Macy static int 1583d722cab4SKip Macy cxgb_up(struct adapter *sc) 1584d722cab4SKip Macy { 1585d722cab4SKip Macy int err = 0; 1586d722cab4SKip Macy 1587d722cab4SKip Macy if ((sc->flags & FULL_INIT_DONE) == 0) { 1588d722cab4SKip Macy 1589d722cab4SKip Macy if ((sc->flags & FW_UPTODATE) == 0) 1590ac3a6d9cSKip Macy if ((err = upgrade_fw(sc))) 1591d722cab4SKip Macy goto out; 1592ac3a6d9cSKip Macy if ((sc->flags & TPS_UPTODATE) == 0) 1593ac3a6d9cSKip Macy if ((err = update_tpsram(sc))) 1594ac3a6d9cSKip Macy goto out; 1595d722cab4SKip Macy err = t3_init_hw(sc, 0); 1596d722cab4SKip Macy if (err) 1597d722cab4SKip Macy goto out; 1598d722cab4SKip Macy 15998e10660fSKip Macy t3_set_reg_field(sc, A_TP_PARA_REG5, 0, F_RXDDPOFFINIT); 1600d722cab4SKip Macy t3_write_reg(sc, A_ULPRX_TDDP_PSZ, V_HPZ0(PAGE_SHIFT - 12)); 1601d722cab4SKip Macy 1602d722cab4SKip Macy err = setup_sge_qsets(sc); 1603d722cab4SKip Macy if (err) 1604d722cab4SKip Macy goto out; 1605d722cab4SKip Macy 1606d722cab4SKip Macy setup_rss(sc); 16078090c9f5SKip Macy t3_add_configured_sysctls(sc); 1608d722cab4SKip Macy sc->flags |= FULL_INIT_DONE; 1609d722cab4SKip Macy } 1610d722cab4SKip Macy 1611d722cab4SKip Macy t3_intr_clear(sc); 1612d722cab4SKip Macy 1613d722cab4SKip Macy /* If it's MSI or INTx, allocate a single interrupt for everything */ 1614d722cab4SKip Macy if ((sc->flags & USING_MSIX) == 0) { 1615d722cab4SKip Macy if ((sc->irq_res = bus_alloc_resource_any(sc->dev, SYS_RES_IRQ, 1616d722cab4SKip Macy &sc->irq_rid, RF_SHAREABLE | RF_ACTIVE)) == NULL) { 16177ac2e6c3SKip Macy device_printf(sc->dev, "Cannot allocate interrupt rid=%d\n", 16187ac2e6c3SKip Macy sc->irq_rid); 1619d722cab4SKip Macy err = EINVAL; 1620d722cab4SKip Macy goto out; 1621d722cab4SKip Macy } 1622d722cab4SKip Macy device_printf(sc->dev, "allocated irq_res=%p\n", sc->irq_res); 1623d722cab4SKip Macy 1624d722cab4SKip Macy if (bus_setup_intr(sc->dev, sc->irq_res, INTR_MPSAFE|INTR_TYPE_NET, 1625d722cab4SKip Macy #ifdef INTR_FILTERS 1626d722cab4SKip Macy NULL, 1627d722cab4SKip Macy #endif 1628d722cab4SKip Macy sc->cxgb_intr, sc, &sc->intr_tag)) { 1629d722cab4SKip Macy device_printf(sc->dev, "Cannot set up interrupt\n"); 1630d722cab4SKip Macy err = EINVAL; 1631d722cab4SKip Macy goto irq_err; 1632d722cab4SKip Macy } 1633d722cab4SKip Macy } else { 1634d722cab4SKip Macy cxgb_setup_msix(sc, sc->msi_count); 1635d722cab4SKip Macy } 1636d722cab4SKip Macy 1637d722cab4SKip Macy t3_sge_start(sc); 1638d722cab4SKip Macy t3_intr_enable(sc); 1639d722cab4SKip Macy 16408e10660fSKip Macy if (sc->params.rev >= T3_REV_C && !(sc->flags & TP_PARITY_INIT) && 16418e10660fSKip Macy is_offload(sc) && init_tp_parity(sc) == 0) 16428e10660fSKip Macy sc->flags |= TP_PARITY_INIT; 16438e10660fSKip Macy 16448e10660fSKip Macy if (sc->flags & TP_PARITY_INIT) { 16458e10660fSKip Macy t3_write_reg(sc, A_TP_INT_CAUSE, 16468e10660fSKip Macy F_CMCACHEPERR | F_ARPLUTPERR); 16478e10660fSKip Macy t3_write_reg(sc, A_TP_INT_ENABLE, 0x7fbfffff); 16488e10660fSKip Macy } 16498e10660fSKip Macy 16508e10660fSKip Macy 16515c5df3daSKip Macy if (!(sc->flags & QUEUES_BOUND)) { 1652d722cab4SKip Macy bind_qsets(sc); 1653d722cab4SKip Macy sc->flags |= QUEUES_BOUND; 1654ac3a6d9cSKip Macy } 1655d722cab4SKip Macy out: 1656d722cab4SKip Macy return (err); 1657d722cab4SKip Macy irq_err: 1658d722cab4SKip Macy CH_ERR(sc, "request_irq failed, err %d\n", err); 1659d722cab4SKip Macy goto out; 1660d722cab4SKip Macy } 1661d722cab4SKip Macy 1662d722cab4SKip Macy 1663d722cab4SKip Macy /* 1664d722cab4SKip Macy * Release resources when all the ports and offloading have been stopped. 1665d722cab4SKip Macy */ 1666d722cab4SKip Macy static void 1667bb38cd2fSKip Macy cxgb_down_locked(struct adapter *sc) 1668d722cab4SKip Macy { 1669d722cab4SKip Macy 1670d722cab4SKip Macy t3_sge_stop(sc); 1671d722cab4SKip Macy t3_intr_disable(sc); 1672d722cab4SKip Macy 1673d722cab4SKip Macy if (sc->intr_tag != NULL) { 1674d722cab4SKip Macy bus_teardown_intr(sc->dev, sc->irq_res, sc->intr_tag); 1675d722cab4SKip Macy sc->intr_tag = NULL; 1676d722cab4SKip Macy } 1677d722cab4SKip Macy if (sc->irq_res != NULL) { 1678d722cab4SKip Macy device_printf(sc->dev, "de-allocating interrupt irq_rid=%d irq_res=%p\n", 1679d722cab4SKip Macy sc->irq_rid, sc->irq_res); 1680d722cab4SKip Macy bus_release_resource(sc->dev, SYS_RES_IRQ, sc->irq_rid, 1681d722cab4SKip Macy sc->irq_res); 1682d722cab4SKip Macy sc->irq_res = NULL; 1683d722cab4SKip Macy } 1684d722cab4SKip Macy 1685ef72318fSKip Macy if (sc->flags & USING_MSIX) 1686ef72318fSKip Macy cxgb_teardown_msix(sc); 1687ef72318fSKip Macy 16888090c9f5SKip Macy callout_stop(&sc->cxgb_tick_ch); 16898090c9f5SKip Macy callout_stop(&sc->sge_timer_ch); 1690bb38cd2fSKip Macy callout_drain(&sc->cxgb_tick_ch); 1691d722cab4SKip Macy callout_drain(&sc->sge_timer_ch); 1692bb38cd2fSKip Macy 16937ac2e6c3SKip Macy if (sc->tq != NULL) { 16948e10660fSKip Macy printf("draining slow intr\n"); 16958e10660fSKip Macy 1696d722cab4SKip Macy taskqueue_drain(sc->tq, &sc->slow_intr_task); 16978e10660fSKip Macy printf("draining ext intr\n"); 16988e10660fSKip Macy taskqueue_drain(sc->tq, &sc->ext_intr_task); 16998e10660fSKip Macy printf("draining tick task\n"); 17008e10660fSKip Macy taskqueue_drain(sc->tq, &sc->tick_task); 17017ac2e6c3SKip Macy } 17028e10660fSKip Macy ADAPTER_UNLOCK(sc); 1703d722cab4SKip Macy } 1704d722cab4SKip Macy 1705d722cab4SKip Macy static int 1706d722cab4SKip Macy offload_open(struct port_info *pi) 1707d722cab4SKip Macy { 1708d722cab4SKip Macy struct adapter *adapter = pi->adapter; 17098090c9f5SKip Macy struct t3cdev *tdev = &adapter->tdev; 17108090c9f5SKip Macy #ifdef notyet 17118090c9f5SKip Macy T3CDEV(pi->ifp); 17128090c9f5SKip Macy #endif 1713d722cab4SKip Macy int adap_up = adapter->open_device_map & PORT_MASK; 1714d722cab4SKip Macy int err = 0; 1715d722cab4SKip Macy 17168e10660fSKip Macy CTR1(KTR_CXGB, "device_map=0x%x", adapter->open_device_map); 1717d722cab4SKip Macy if (atomic_cmpset_int(&adapter->open_device_map, 17188090c9f5SKip Macy (adapter->open_device_map & ~(1<<OFFLOAD_DEVMAP_BIT)), 17198090c9f5SKip Macy (adapter->open_device_map | (1<<OFFLOAD_DEVMAP_BIT))) == 0) 1720d722cab4SKip Macy return (0); 1721d722cab4SKip Macy 17228090c9f5SKip Macy 17238090c9f5SKip Macy if (!isset(&adapter->open_device_map, OFFLOAD_DEVMAP_BIT)) 17248090c9f5SKip Macy printf("offload_open: DEVMAP_BIT did not get set 0x%x\n", adapter->open_device_map); 1725d722cab4SKip Macy ADAPTER_LOCK(pi->adapter); 1726d722cab4SKip Macy if (!adap_up) 1727d722cab4SKip Macy err = cxgb_up(adapter); 1728d722cab4SKip Macy ADAPTER_UNLOCK(pi->adapter); 1729ac3a6d9cSKip Macy if (err) 1730d722cab4SKip Macy return (err); 1731d722cab4SKip Macy 1732d722cab4SKip Macy t3_tp_set_offload_mode(adapter, 1); 17338090c9f5SKip Macy tdev->lldev = pi->ifp; 1734d722cab4SKip Macy err = cxgb_offload_activate(adapter); 1735d722cab4SKip Macy if (err) 1736d722cab4SKip Macy goto out; 1737d722cab4SKip Macy 1738d722cab4SKip Macy init_port_mtus(adapter); 1739d722cab4SKip Macy t3_load_mtus(adapter, adapter->params.mtus, adapter->params.a_wnd, 1740d722cab4SKip Macy adapter->params.b_wnd, 1741d722cab4SKip Macy adapter->params.rev == 0 ? 1742d722cab4SKip Macy adapter->port[0].ifp->if_mtu : 0xffff); 1743d722cab4SKip Macy init_smt(adapter); 1744d722cab4SKip Macy 1745d722cab4SKip Macy /* Call back all registered clients */ 1746d722cab4SKip Macy cxgb_add_clients(tdev); 1747d722cab4SKip Macy 1748d722cab4SKip Macy out: 1749d722cab4SKip Macy /* restore them in case the offload module has changed them */ 1750d722cab4SKip Macy if (err) { 1751d722cab4SKip Macy t3_tp_set_offload_mode(adapter, 0); 1752d722cab4SKip Macy clrbit(&adapter->open_device_map, OFFLOAD_DEVMAP_BIT); 1753d722cab4SKip Macy cxgb_set_dummy_ops(tdev); 1754d722cab4SKip Macy } 1755d722cab4SKip Macy return (err); 1756d722cab4SKip Macy } 17578090c9f5SKip Macy 1758d722cab4SKip Macy static int 17598090c9f5SKip Macy offload_close(struct t3cdev *tdev) 1760d722cab4SKip Macy { 1761d722cab4SKip Macy struct adapter *adapter = tdev2adap(tdev); 1762d722cab4SKip Macy 17638e10660fSKip Macy if (!isset(&adapter->open_device_map, OFFLOAD_DEVMAP_BIT)) 1764ef72318fSKip Macy return (0); 1765d722cab4SKip Macy 1766d722cab4SKip Macy /* Call back all registered clients */ 1767d722cab4SKip Macy cxgb_remove_clients(tdev); 1768d722cab4SKip Macy tdev->lldev = NULL; 1769d722cab4SKip Macy cxgb_set_dummy_ops(tdev); 1770d722cab4SKip Macy t3_tp_set_offload_mode(adapter, 0); 1771d722cab4SKip Macy clrbit(&adapter->open_device_map, OFFLOAD_DEVMAP_BIT); 1772d722cab4SKip Macy 17738090c9f5SKip Macy ADAPTER_LOCK(adapter); 1774d722cab4SKip Macy if (!adapter->open_device_map) 17758090c9f5SKip Macy cxgb_down_locked(adapter); 17768090c9f5SKip Macy else 17778090c9f5SKip Macy ADAPTER_UNLOCK(adapter); 1778ef72318fSKip Macy return (0); 1779d722cab4SKip Macy } 17808090c9f5SKip Macy 1781d722cab4SKip Macy 1782b6d90eb7SKip Macy static void 1783b6d90eb7SKip Macy cxgb_init(void *arg) 1784b6d90eb7SKip Macy { 1785b6d90eb7SKip Macy struct port_info *p = arg; 1786b6d90eb7SKip Macy 1787b6d90eb7SKip Macy PORT_LOCK(p); 1788b6d90eb7SKip Macy cxgb_init_locked(p); 1789b6d90eb7SKip Macy PORT_UNLOCK(p); 1790b6d90eb7SKip Macy } 1791b6d90eb7SKip Macy 1792b6d90eb7SKip Macy static void 1793b6d90eb7SKip Macy cxgb_init_locked(struct port_info *p) 1794b6d90eb7SKip Macy { 1795b6d90eb7SKip Macy struct ifnet *ifp; 1796b6d90eb7SKip Macy adapter_t *sc = p->adapter; 1797d722cab4SKip Macy int err; 1798b6d90eb7SKip Macy 1799bb38cd2fSKip Macy PORT_LOCK_ASSERT_OWNED(p); 1800b6d90eb7SKip Macy ifp = p->ifp; 1801d722cab4SKip Macy 1802d722cab4SKip Macy ADAPTER_LOCK(p->adapter); 1803ac3a6d9cSKip Macy if ((sc->open_device_map == 0) && (err = cxgb_up(sc))) { 1804d722cab4SKip Macy ADAPTER_UNLOCK(p->adapter); 1805d722cab4SKip Macy cxgb_stop_locked(p); 1806b6d90eb7SKip Macy return; 1807b6d90eb7SKip Macy } 1808bb38cd2fSKip Macy if (p->adapter->open_device_map == 0) { 1809b6d90eb7SKip Macy t3_intr_clear(sc); 1810bb38cd2fSKip Macy } 18116b68e276SKip Macy setbit(&p->adapter->open_device_map, p->port_id); 1812b6d90eb7SKip Macy ADAPTER_UNLOCK(p->adapter); 1813ef72318fSKip Macy 1814d722cab4SKip Macy if (is_offload(sc) && !ofld_disable) { 1815d722cab4SKip Macy err = offload_open(p); 1816d722cab4SKip Macy if (err) 1817d722cab4SKip Macy log(LOG_WARNING, 1818d722cab4SKip Macy "Could not initialize offload capabilities\n"); 1819d722cab4SKip Macy } 1820ef72318fSKip Macy ifp->if_baudrate = p->link_config.speed * 1000000; 1821ef72318fSKip Macy 18225c5df3daSKip Macy device_printf(sc->dev, "enabling interrupts on port=%d\n", p->port_id); 18236b68e276SKip Macy t3_port_intr_enable(sc, p->port_id); 1824693d746cSKip Macy 18259330dbc3SKip Macy t3_sge_reset_adapter(sc); 1826b6d90eb7SKip Macy 1827b6d90eb7SKip Macy ifp->if_drv_flags |= IFF_DRV_RUNNING; 1828b6d90eb7SKip Macy ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 1829b6d90eb7SKip Macy } 1830b6d90eb7SKip Macy 1831b6d90eb7SKip Macy static void 1832b6d90eb7SKip Macy cxgb_set_rxmode(struct port_info *p) 1833b6d90eb7SKip Macy { 1834b6d90eb7SKip Macy struct t3_rx_mode rm; 1835b6d90eb7SKip Macy struct cmac *mac = &p->mac; 1836b6d90eb7SKip Macy 1837b6d90eb7SKip Macy t3_init_rx_mode(&rm, p); 18388e10660fSKip Macy mtx_lock(&p->adapter->mdio_lock); 1839b6d90eb7SKip Macy t3_mac_set_rx_mode(mac, &rm); 18408e10660fSKip Macy mtx_unlock(&p->adapter->mdio_lock); 1841b6d90eb7SKip Macy } 1842b6d90eb7SKip Macy 1843b6d90eb7SKip Macy static void 184419905d6dSKip Macy cxgb_stop_locked(struct port_info *pi) 1845b6d90eb7SKip Macy { 1846b6d90eb7SKip Macy struct ifnet *ifp; 1847b6d90eb7SKip Macy 184819905d6dSKip Macy PORT_LOCK_ASSERT_OWNED(pi); 184919905d6dSKip Macy ADAPTER_LOCK_ASSERT_NOTOWNED(pi->adapter); 185077f07749SKip Macy 185119905d6dSKip Macy ifp = pi->ifp; 185219905d6dSKip Macy t3_port_intr_disable(pi->adapter, pi->port_id); 1853d722cab4SKip Macy ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 1854b6d90eb7SKip Macy 185519905d6dSKip Macy /* disable pause frames */ 185619905d6dSKip Macy t3_set_reg_field(pi->adapter, A_XGM_TX_CFG + pi->mac.offset, 185719905d6dSKip Macy F_TXPAUSEEN, 0); 1858bb38cd2fSKip Macy 185919905d6dSKip Macy /* Reset RX FIFO HWM */ 186019905d6dSKip Macy t3_set_reg_field(pi->adapter, A_XGM_RXFIFO_CFG + pi->mac.offset, 186119905d6dSKip Macy V_RXFIFOPAUSEHWM(M_RXFIFOPAUSEHWM), 0); 186219905d6dSKip Macy 186319905d6dSKip Macy 186419905d6dSKip Macy ADAPTER_LOCK(pi->adapter); 186519905d6dSKip Macy clrbit(&pi->adapter->open_device_map, pi->port_id); 186619905d6dSKip Macy 186719905d6dSKip Macy if (pi->adapter->open_device_map == 0) { 186819905d6dSKip Macy cxgb_down_locked(pi->adapter); 1869bb38cd2fSKip Macy } else 187019905d6dSKip Macy ADAPTER_UNLOCK(pi->adapter); 187119905d6dSKip Macy 187219905d6dSKip Macy DELAY(100); 187319905d6dSKip Macy 187419905d6dSKip Macy 187519905d6dSKip Macy /* Wait for TXFIFO empty */ 187619905d6dSKip Macy t3_wait_op_done(pi->adapter, A_XGM_TXFIFO_CFG + pi->mac.offset, 187719905d6dSKip Macy F_TXFIFO_EMPTY, 1, 20, 5); 187819905d6dSKip Macy 187919905d6dSKip Macy DELAY(100); 188019905d6dSKip Macy t3_mac_disable(&pi->mac, MAC_DIRECTION_TX | MAC_DIRECTION_RX); 188119905d6dSKip Macy 188219905d6dSKip Macy pi->phy.ops->power_down(&pi->phy, 1); 188319905d6dSKip Macy 1884bb38cd2fSKip Macy 1885b6d90eb7SKip Macy } 1886b6d90eb7SKip Macy 1887b6d90eb7SKip Macy static int 1888ef72318fSKip Macy cxgb_set_mtu(struct port_info *p, int mtu) 1889ef72318fSKip Macy { 1890ef72318fSKip Macy struct ifnet *ifp = p->ifp; 1891ef72318fSKip Macy int error = 0; 1892ef72318fSKip Macy 1893ef72318fSKip Macy if ((mtu < ETHERMIN) || (mtu > ETHER_MAX_LEN_JUMBO)) 1894ef72318fSKip Macy error = EINVAL; 1895ef72318fSKip Macy else if (ifp->if_mtu != mtu) { 1896ef72318fSKip Macy PORT_LOCK(p); 1897ef72318fSKip Macy ifp->if_mtu = mtu; 1898ef72318fSKip Macy if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 1899ef72318fSKip Macy cxgb_stop_locked(p); 1900ef72318fSKip Macy cxgb_init_locked(p); 1901ef72318fSKip Macy } 1902ef72318fSKip Macy PORT_UNLOCK(p); 1903ef72318fSKip Macy } 1904ef72318fSKip Macy return (error); 1905ef72318fSKip Macy } 1906ef72318fSKip Macy 1907ef72318fSKip Macy static int 1908b6d90eb7SKip Macy cxgb_ioctl(struct ifnet *ifp, unsigned long command, caddr_t data) 1909b6d90eb7SKip Macy { 1910b6d90eb7SKip Macy struct port_info *p = ifp->if_softc; 1911b6d90eb7SKip Macy struct ifaddr *ifa = (struct ifaddr *)data; 1912b6d90eb7SKip Macy struct ifreq *ifr = (struct ifreq *)data; 1913b6d90eb7SKip Macy int flags, error = 0; 1914b6d90eb7SKip Macy uint32_t mask; 1915b6d90eb7SKip Macy 191651580731SKip Macy /* 191751580731SKip Macy * XXX need to check that we aren't in the middle of an unload 191851580731SKip Macy */ 1919b6d90eb7SKip Macy switch (command) { 1920b6d90eb7SKip Macy case SIOCSIFMTU: 1921ef72318fSKip Macy error = cxgb_set_mtu(p, ifr->ifr_mtu); 1922b6d90eb7SKip Macy break; 1923b6d90eb7SKip Macy case SIOCSIFADDR: 1924b6d90eb7SKip Macy if (ifa->ifa_addr->sa_family == AF_INET) { 1925b6d90eb7SKip Macy ifp->if_flags |= IFF_UP; 19268e10660fSKip Macy if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 19278e10660fSKip Macy PORT_LOCK(p); 1928ef72318fSKip Macy cxgb_init_locked(p); 19294f6a96aeSKip Macy PORT_UNLOCK(p); 19308e10660fSKip Macy } 19318e10660fSKip Macy arp_ifinit(ifp, ifa); 1932b6d90eb7SKip Macy } else 1933b6d90eb7SKip Macy error = ether_ioctl(ifp, command, data); 1934b6d90eb7SKip Macy break; 1935b6d90eb7SKip Macy case SIOCSIFFLAGS: 1936693d746cSKip Macy PORT_LOCK(p); 1937ef72318fSKip Macy if (ifp->if_flags & IFF_UP) { 1938b6d90eb7SKip Macy if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 1939b6d90eb7SKip Macy flags = p->if_flags; 1940b6d90eb7SKip Macy if (((ifp->if_flags ^ flags) & IFF_PROMISC) || 1941b6d90eb7SKip Macy ((ifp->if_flags ^ flags) & IFF_ALLMULTI)) 1942b6d90eb7SKip Macy cxgb_set_rxmode(p); 1943b6d90eb7SKip Macy } else 1944b6d90eb7SKip Macy cxgb_init_locked(p); 1945b6d90eb7SKip Macy p->if_flags = ifp->if_flags; 1946bb38cd2fSKip Macy } else if (ifp->if_drv_flags & IFF_DRV_RUNNING) 1947693d746cSKip Macy cxgb_stop_locked(p); 1948bb38cd2fSKip Macy 1949ef72318fSKip Macy PORT_UNLOCK(p); 1950b6d90eb7SKip Macy break; 19518e10660fSKip Macy case SIOCADDMULTI: 19528e10660fSKip Macy case SIOCDELMULTI: 19538e10660fSKip Macy if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 19548e10660fSKip Macy cxgb_set_rxmode(p); 19558e10660fSKip Macy } 19568e10660fSKip Macy break; 1957b6d90eb7SKip Macy case SIOCSIFMEDIA: 1958b6d90eb7SKip Macy case SIOCGIFMEDIA: 1959b6d90eb7SKip Macy error = ifmedia_ioctl(ifp, ifr, &p->media, command); 1960b6d90eb7SKip Macy break; 1961b6d90eb7SKip Macy case SIOCSIFCAP: 1962b6d90eb7SKip Macy PORT_LOCK(p); 1963b6d90eb7SKip Macy mask = ifr->ifr_reqcap ^ ifp->if_capenable; 1964b6d90eb7SKip Macy if (mask & IFCAP_TXCSUM) { 1965b6d90eb7SKip Macy if (IFCAP_TXCSUM & ifp->if_capenable) { 1966b6d90eb7SKip Macy ifp->if_capenable &= ~(IFCAP_TXCSUM|IFCAP_TSO4); 1967b6d90eb7SKip Macy ifp->if_hwassist &= ~(CSUM_TCP | CSUM_UDP 1968b6d90eb7SKip Macy | CSUM_TSO); 1969b6d90eb7SKip Macy } else { 1970b6d90eb7SKip Macy ifp->if_capenable |= IFCAP_TXCSUM; 1971b6d90eb7SKip Macy ifp->if_hwassist |= (CSUM_TCP | CSUM_UDP); 1972b6d90eb7SKip Macy } 1973b6d90eb7SKip Macy } else if (mask & IFCAP_RXCSUM) { 1974b6d90eb7SKip Macy if (IFCAP_RXCSUM & ifp->if_capenable) { 1975b6d90eb7SKip Macy ifp->if_capenable &= ~IFCAP_RXCSUM; 1976b6d90eb7SKip Macy } else { 1977b6d90eb7SKip Macy ifp->if_capenable |= IFCAP_RXCSUM; 1978b6d90eb7SKip Macy } 1979b6d90eb7SKip Macy } 1980b6d90eb7SKip Macy if (mask & IFCAP_TSO4) { 1981b6d90eb7SKip Macy if (IFCAP_TSO4 & ifp->if_capenable) { 1982b6d90eb7SKip Macy ifp->if_capenable &= ~IFCAP_TSO4; 1983b6d90eb7SKip Macy ifp->if_hwassist &= ~CSUM_TSO; 1984b6d90eb7SKip Macy } else if (IFCAP_TXCSUM & ifp->if_capenable) { 1985b6d90eb7SKip Macy ifp->if_capenable |= IFCAP_TSO4; 1986b6d90eb7SKip Macy ifp->if_hwassist |= CSUM_TSO; 1987b6d90eb7SKip Macy } else { 1988b6d90eb7SKip Macy if (cxgb_debug) 1989b6d90eb7SKip Macy printf("cxgb requires tx checksum offload" 1990b6d90eb7SKip Macy " be enabled to use TSO\n"); 1991b6d90eb7SKip Macy error = EINVAL; 1992b6d90eb7SKip Macy } 1993b6d90eb7SKip Macy } 1994b6d90eb7SKip Macy PORT_UNLOCK(p); 1995b6d90eb7SKip Macy break; 1996b6d90eb7SKip Macy default: 1997b6d90eb7SKip Macy error = ether_ioctl(ifp, command, data); 1998b6d90eb7SKip Macy break; 1999b6d90eb7SKip Macy } 2000b6d90eb7SKip Macy return (error); 2001b6d90eb7SKip Macy } 2002b6d90eb7SKip Macy 2003b6d90eb7SKip Macy static int 2004b6d90eb7SKip Macy cxgb_media_change(struct ifnet *ifp) 2005b6d90eb7SKip Macy { 2006b6d90eb7SKip Macy if_printf(ifp, "media change not supported\n"); 2007b6d90eb7SKip Macy return (ENXIO); 2008b6d90eb7SKip Macy } 2009b6d90eb7SKip Macy 2010b6d90eb7SKip Macy static void 2011b6d90eb7SKip Macy cxgb_media_status(struct ifnet *ifp, struct ifmediareq *ifmr) 2012b6d90eb7SKip Macy { 2013b6d90eb7SKip Macy struct port_info *p = ifp->if_softc; 2014b6d90eb7SKip Macy 2015b6d90eb7SKip Macy ifmr->ifm_status = IFM_AVALID; 2016b6d90eb7SKip Macy ifmr->ifm_active = IFM_ETHER; 2017b6d90eb7SKip Macy 2018b6d90eb7SKip Macy if (!p->link_config.link_ok) 2019b6d90eb7SKip Macy return; 2020b6d90eb7SKip Macy 2021b6d90eb7SKip Macy ifmr->ifm_status |= IFM_ACTIVE; 2022b6d90eb7SKip Macy 2023ef72318fSKip Macy switch (p->link_config.speed) { 2024ef72318fSKip Macy case 10: 2025ef72318fSKip Macy ifmr->ifm_active |= IFM_10_T; 2026ef72318fSKip Macy break; 2027ef72318fSKip Macy case 100: 2028ef72318fSKip Macy ifmr->ifm_active |= IFM_100_TX; 2029ef72318fSKip Macy break; 2030ef72318fSKip Macy case 1000: 2031ef72318fSKip Macy ifmr->ifm_active |= IFM_1000_T; 2032ef72318fSKip Macy break; 2033ef72318fSKip Macy } 2034ef72318fSKip Macy 2035b6d90eb7SKip Macy if (p->link_config.duplex) 2036b6d90eb7SKip Macy ifmr->ifm_active |= IFM_FDX; 2037b6d90eb7SKip Macy else 2038b6d90eb7SKip Macy ifmr->ifm_active |= IFM_HDX; 2039b6d90eb7SKip Macy } 2040b6d90eb7SKip Macy 2041b6d90eb7SKip Macy static void 2042b6d90eb7SKip Macy cxgb_async_intr(void *data) 2043b6d90eb7SKip Macy { 2044693d746cSKip Macy adapter_t *sc = data; 2045693d746cSKip Macy 2046b6d90eb7SKip Macy if (cxgb_debug) 2047693d746cSKip Macy device_printf(sc->dev, "cxgb_async_intr\n"); 2048bb38cd2fSKip Macy /* 2049bb38cd2fSKip Macy * May need to sleep - defer to taskqueue 2050bb38cd2fSKip Macy */ 2051bb38cd2fSKip Macy taskqueue_enqueue(sc->tq, &sc->slow_intr_task); 2052b6d90eb7SKip Macy } 2053b6d90eb7SKip Macy 2054b6d90eb7SKip Macy static void 2055b6d90eb7SKip Macy cxgb_ext_intr_handler(void *arg, int count) 2056b6d90eb7SKip Macy { 2057b6d90eb7SKip Macy adapter_t *sc = (adapter_t *)arg; 2058b6d90eb7SKip Macy 2059b6d90eb7SKip Macy if (cxgb_debug) 2060b6d90eb7SKip Macy printf("cxgb_ext_intr_handler\n"); 2061b6d90eb7SKip Macy 2062b6d90eb7SKip Macy t3_phy_intr_handler(sc); 2063b6d90eb7SKip Macy 2064b6d90eb7SKip Macy /* Now reenable external interrupts */ 2065d722cab4SKip Macy ADAPTER_LOCK(sc); 2066b6d90eb7SKip Macy if (sc->slow_intr_mask) { 2067b6d90eb7SKip Macy sc->slow_intr_mask |= F_T3DBG; 2068b6d90eb7SKip Macy t3_write_reg(sc, A_PL_INT_CAUSE0, F_T3DBG); 2069b6d90eb7SKip Macy t3_write_reg(sc, A_PL_INT_ENABLE0, sc->slow_intr_mask); 2070b6d90eb7SKip Macy } 2071d722cab4SKip Macy ADAPTER_UNLOCK(sc); 2072b6d90eb7SKip Macy } 2073b6d90eb7SKip Macy 2074b6d90eb7SKip Macy static void 2075b6d90eb7SKip Macy check_link_status(adapter_t *sc) 2076b6d90eb7SKip Macy { 2077b6d90eb7SKip Macy int i; 2078b6d90eb7SKip Macy 2079b6d90eb7SKip Macy for (i = 0; i < (sc)->params.nports; ++i) { 2080b6d90eb7SKip Macy struct port_info *p = &sc->port[i]; 2081b6d90eb7SKip Macy 20828e10660fSKip Macy if (!(p->phy.caps & SUPPORTED_IRQ)) 2083b6d90eb7SKip Macy t3_link_changed(sc, i); 2084ef72318fSKip Macy p->ifp->if_baudrate = p->link_config.speed * 1000000; 2085b6d90eb7SKip Macy } 2086b6d90eb7SKip Macy } 2087b6d90eb7SKip Macy 2088577e9bbeSKip Macy static void 2089577e9bbeSKip Macy check_t3b2_mac(struct adapter *adapter) 2090577e9bbeSKip Macy { 2091577e9bbeSKip Macy int i; 2092577e9bbeSKip Macy 20938e10660fSKip Macy if(adapter->flags & CXGB_SHUTDOWN) 20948e10660fSKip Macy return; 20958e10660fSKip Macy 2096577e9bbeSKip Macy for_each_port(adapter, i) { 2097577e9bbeSKip Macy struct port_info *p = &adapter->port[i]; 2098577e9bbeSKip Macy struct ifnet *ifp = p->ifp; 2099577e9bbeSKip Macy int status; 2100577e9bbeSKip Macy 21018e10660fSKip Macy if(adapter->flags & CXGB_SHUTDOWN) 21028e10660fSKip Macy return; 21038e10660fSKip Macy 2104577e9bbeSKip Macy if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) 2105577e9bbeSKip Macy continue; 2106577e9bbeSKip Macy 2107577e9bbeSKip Macy status = 0; 2108577e9bbeSKip Macy PORT_LOCK(p); 2109577e9bbeSKip Macy if ((ifp->if_drv_flags & IFF_DRV_RUNNING)) 2110577e9bbeSKip Macy status = t3b2_mac_watchdog_task(&p->mac); 2111577e9bbeSKip Macy if (status == 1) 2112577e9bbeSKip Macy p->mac.stats.num_toggled++; 2113577e9bbeSKip Macy else if (status == 2) { 2114577e9bbeSKip Macy struct cmac *mac = &p->mac; 2115577e9bbeSKip Macy 2116ef72318fSKip Macy t3_mac_set_mtu(mac, ifp->if_mtu + ETHER_HDR_LEN 2117ef72318fSKip Macy + ETHER_VLAN_ENCAP_LEN); 2118577e9bbeSKip Macy t3_mac_set_address(mac, 0, p->hw_addr); 2119577e9bbeSKip Macy cxgb_set_rxmode(p); 2120577e9bbeSKip Macy t3_link_start(&p->phy, mac, &p->link_config); 2121577e9bbeSKip Macy t3_mac_enable(mac, MAC_DIRECTION_RX | MAC_DIRECTION_TX); 21226b68e276SKip Macy t3_port_intr_enable(adapter, p->port_id); 2123577e9bbeSKip Macy p->mac.stats.num_resets++; 2124577e9bbeSKip Macy } 2125577e9bbeSKip Macy PORT_UNLOCK(p); 2126577e9bbeSKip Macy } 2127577e9bbeSKip Macy } 2128577e9bbeSKip Macy 2129577e9bbeSKip Macy static void 2130577e9bbeSKip Macy cxgb_tick(void *arg) 2131577e9bbeSKip Macy { 2132577e9bbeSKip Macy adapter_t *sc = (adapter_t *)arg; 21338090c9f5SKip Macy 21348e10660fSKip Macy if(sc->flags & CXGB_SHUTDOWN) 21358090c9f5SKip Macy return; 2136577e9bbeSKip Macy 2137bb38cd2fSKip Macy taskqueue_enqueue(sc->tq, &sc->tick_task); 21388090c9f5SKip Macy callout_reset(&sc->cxgb_tick_ch, hz, cxgb_tick, sc); 2139bb38cd2fSKip Macy } 2140bb38cd2fSKip Macy 2141bb38cd2fSKip Macy static void 2142bb38cd2fSKip Macy cxgb_tick_handler(void *arg, int count) 2143bb38cd2fSKip Macy { 2144bb38cd2fSKip Macy adapter_t *sc = (adapter_t *)arg; 2145bb38cd2fSKip Macy const struct adapter_params *p = &sc->params; 2146bb38cd2fSKip Macy 21478e10660fSKip Macy if(sc->flags & CXGB_SHUTDOWN) 21488e10660fSKip Macy return; 21498e10660fSKip Macy 2150bb38cd2fSKip Macy ADAPTER_LOCK(sc); 2151bb38cd2fSKip Macy if (p->linkpoll_period) 2152bb38cd2fSKip Macy check_link_status(sc); 2153577e9bbeSKip Macy 2154577e9bbeSKip Macy /* 21558e10660fSKip Macy * adapter lock can currently only be acquired after the 2156577e9bbeSKip Macy * port lock 2157577e9bbeSKip Macy */ 2158577e9bbeSKip Macy ADAPTER_UNLOCK(sc); 2159ef72318fSKip Macy 21608e10660fSKip Macy if (p->rev == T3_REV_B2 && p->nports < 4 && sc->open_device_map) 2161577e9bbeSKip Macy check_t3b2_mac(sc); 2162577e9bbeSKip Macy } 2163577e9bbeSKip Macy 21647ac2e6c3SKip Macy static void 21657ac2e6c3SKip Macy touch_bars(device_t dev) 21667ac2e6c3SKip Macy { 21677ac2e6c3SKip Macy /* 21687ac2e6c3SKip Macy * Don't enable yet 21697ac2e6c3SKip Macy */ 21707ac2e6c3SKip Macy #if !defined(__LP64__) && 0 21717ac2e6c3SKip Macy u32 v; 21727ac2e6c3SKip Macy 21737ac2e6c3SKip Macy pci_read_config_dword(pdev, PCI_BASE_ADDRESS_1, &v); 21747ac2e6c3SKip Macy pci_write_config_dword(pdev, PCI_BASE_ADDRESS_1, v); 21757ac2e6c3SKip Macy pci_read_config_dword(pdev, PCI_BASE_ADDRESS_3, &v); 21767ac2e6c3SKip Macy pci_write_config_dword(pdev, PCI_BASE_ADDRESS_3, v); 21777ac2e6c3SKip Macy pci_read_config_dword(pdev, PCI_BASE_ADDRESS_5, &v); 21787ac2e6c3SKip Macy pci_write_config_dword(pdev, PCI_BASE_ADDRESS_5, v); 21797ac2e6c3SKip Macy #endif 21807ac2e6c3SKip Macy } 21817ac2e6c3SKip Macy 2182ac3a6d9cSKip Macy static int 2183ac3a6d9cSKip Macy set_eeprom(struct port_info *pi, const uint8_t *data, int len, int offset) 2184ac3a6d9cSKip Macy { 2185ac3a6d9cSKip Macy uint8_t *buf; 2186ac3a6d9cSKip Macy int err = 0; 2187ac3a6d9cSKip Macy u32 aligned_offset, aligned_len, *p; 2188ac3a6d9cSKip Macy struct adapter *adapter = pi->adapter; 2189ac3a6d9cSKip Macy 2190ac3a6d9cSKip Macy 2191ac3a6d9cSKip Macy aligned_offset = offset & ~3; 2192ac3a6d9cSKip Macy aligned_len = (len + (offset & 3) + 3) & ~3; 2193ac3a6d9cSKip Macy 2194ac3a6d9cSKip Macy if (aligned_offset != offset || aligned_len != len) { 2195ac3a6d9cSKip Macy buf = malloc(aligned_len, M_DEVBUF, M_WAITOK|M_ZERO); 2196ac3a6d9cSKip Macy if (!buf) 2197ac3a6d9cSKip Macy return (ENOMEM); 2198ac3a6d9cSKip Macy err = t3_seeprom_read(adapter, aligned_offset, (u32 *)buf); 2199ac3a6d9cSKip Macy if (!err && aligned_len > 4) 2200ac3a6d9cSKip Macy err = t3_seeprom_read(adapter, 2201ac3a6d9cSKip Macy aligned_offset + aligned_len - 4, 2202ac3a6d9cSKip Macy (u32 *)&buf[aligned_len - 4]); 2203ac3a6d9cSKip Macy if (err) 2204ac3a6d9cSKip Macy goto out; 2205ac3a6d9cSKip Macy memcpy(buf + (offset & 3), data, len); 2206ac3a6d9cSKip Macy } else 2207ac3a6d9cSKip Macy buf = (uint8_t *)(uintptr_t)data; 2208ac3a6d9cSKip Macy 2209ac3a6d9cSKip Macy err = t3_seeprom_wp(adapter, 0); 2210ac3a6d9cSKip Macy if (err) 2211ac3a6d9cSKip Macy goto out; 2212ac3a6d9cSKip Macy 2213ac3a6d9cSKip Macy for (p = (u32 *)buf; !err && aligned_len; aligned_len -= 4, p++) { 2214ac3a6d9cSKip Macy err = t3_seeprom_write(adapter, aligned_offset, *p); 2215ac3a6d9cSKip Macy aligned_offset += 4; 2216ac3a6d9cSKip Macy } 2217ac3a6d9cSKip Macy 2218ac3a6d9cSKip Macy if (!err) 2219ac3a6d9cSKip Macy err = t3_seeprom_wp(adapter, 1); 2220ac3a6d9cSKip Macy out: 2221ac3a6d9cSKip Macy if (buf != data) 2222ac3a6d9cSKip Macy free(buf, M_DEVBUF); 2223ac3a6d9cSKip Macy return err; 2224ac3a6d9cSKip Macy } 2225ac3a6d9cSKip Macy 2226ac3a6d9cSKip Macy 2227b6d90eb7SKip Macy static int 2228b6d90eb7SKip Macy in_range(int val, int lo, int hi) 2229b6d90eb7SKip Macy { 2230b6d90eb7SKip Macy return val < 0 || (val <= hi && val >= lo); 2231b6d90eb7SKip Macy } 2232b6d90eb7SKip Macy 2233b6d90eb7SKip Macy static int 2234ef72318fSKip Macy cxgb_extension_open(struct cdev *dev, int flags, int fmp, d_thread_t *td) 2235ef72318fSKip Macy { 2236ef72318fSKip Macy return (0); 2237ef72318fSKip Macy } 2238ef72318fSKip Macy 2239ef72318fSKip Macy static int 2240ef72318fSKip Macy cxgb_extension_close(struct cdev *dev, int flags, int fmt, d_thread_t *td) 2241ef72318fSKip Macy { 2242ef72318fSKip Macy return (0); 2243ef72318fSKip Macy } 2244ef72318fSKip Macy 2245ef72318fSKip Macy static int 2246b6d90eb7SKip Macy cxgb_extension_ioctl(struct cdev *dev, unsigned long cmd, caddr_t data, 2247b6d90eb7SKip Macy int fflag, struct thread *td) 2248b6d90eb7SKip Macy { 2249b6d90eb7SKip Macy int mmd, error = 0; 2250b6d90eb7SKip Macy struct port_info *pi = dev->si_drv1; 2251b6d90eb7SKip Macy adapter_t *sc = pi->adapter; 2252b6d90eb7SKip Macy 2253b6d90eb7SKip Macy #ifdef PRIV_SUPPORTED 2254b6d90eb7SKip Macy if (priv_check(td, PRIV_DRIVER)) { 2255b6d90eb7SKip Macy if (cxgb_debug) 2256b6d90eb7SKip Macy printf("user does not have access to privileged ioctls\n"); 2257b6d90eb7SKip Macy return (EPERM); 2258b6d90eb7SKip Macy } 2259b6d90eb7SKip Macy #else 2260b6d90eb7SKip Macy if (suser(td)) { 2261b6d90eb7SKip Macy if (cxgb_debug) 2262b6d90eb7SKip Macy printf("user does not have access to privileged ioctls\n"); 2263b6d90eb7SKip Macy return (EPERM); 2264b6d90eb7SKip Macy } 2265b6d90eb7SKip Macy #endif 2266b6d90eb7SKip Macy 2267b6d90eb7SKip Macy switch (cmd) { 2268b6d90eb7SKip Macy case SIOCGMIIREG: { 2269b6d90eb7SKip Macy uint32_t val; 2270b6d90eb7SKip Macy struct cphy *phy = &pi->phy; 2271b6d90eb7SKip Macy struct mii_data *mid = (struct mii_data *)data; 2272b6d90eb7SKip Macy 2273b6d90eb7SKip Macy if (!phy->mdio_read) 2274b6d90eb7SKip Macy return (EOPNOTSUPP); 2275b6d90eb7SKip Macy if (is_10G(sc)) { 2276b6d90eb7SKip Macy mmd = mid->phy_id >> 8; 2277b6d90eb7SKip Macy if (!mmd) 2278b6d90eb7SKip Macy mmd = MDIO_DEV_PCS; 2279b6d90eb7SKip Macy else if (mmd > MDIO_DEV_XGXS) 2280ac3a6d9cSKip Macy return (EINVAL); 2281b6d90eb7SKip Macy 2282b6d90eb7SKip Macy error = phy->mdio_read(sc, mid->phy_id & 0x1f, mmd, 2283b6d90eb7SKip Macy mid->reg_num, &val); 2284b6d90eb7SKip Macy } else 2285b6d90eb7SKip Macy error = phy->mdio_read(sc, mid->phy_id & 0x1f, 0, 2286b6d90eb7SKip Macy mid->reg_num & 0x1f, &val); 2287b6d90eb7SKip Macy if (error == 0) 2288b6d90eb7SKip Macy mid->val_out = val; 2289b6d90eb7SKip Macy break; 2290b6d90eb7SKip Macy } 2291b6d90eb7SKip Macy case SIOCSMIIREG: { 2292b6d90eb7SKip Macy struct cphy *phy = &pi->phy; 2293b6d90eb7SKip Macy struct mii_data *mid = (struct mii_data *)data; 2294b6d90eb7SKip Macy 2295b6d90eb7SKip Macy if (!phy->mdio_write) 2296b6d90eb7SKip Macy return (EOPNOTSUPP); 2297b6d90eb7SKip Macy if (is_10G(sc)) { 2298b6d90eb7SKip Macy mmd = mid->phy_id >> 8; 2299b6d90eb7SKip Macy if (!mmd) 2300b6d90eb7SKip Macy mmd = MDIO_DEV_PCS; 2301b6d90eb7SKip Macy else if (mmd > MDIO_DEV_XGXS) 2302b6d90eb7SKip Macy return (EINVAL); 2303b6d90eb7SKip Macy 2304b6d90eb7SKip Macy error = phy->mdio_write(sc, mid->phy_id & 0x1f, 2305b6d90eb7SKip Macy mmd, mid->reg_num, mid->val_in); 2306b6d90eb7SKip Macy } else 2307b6d90eb7SKip Macy error = phy->mdio_write(sc, mid->phy_id & 0x1f, 0, 2308b6d90eb7SKip Macy mid->reg_num & 0x1f, 2309b6d90eb7SKip Macy mid->val_in); 2310b6d90eb7SKip Macy break; 2311b6d90eb7SKip Macy } 2312b6d90eb7SKip Macy case CHELSIO_SETREG: { 2313b6d90eb7SKip Macy struct ch_reg *edata = (struct ch_reg *)data; 2314b6d90eb7SKip Macy if ((edata->addr & 0x3) != 0 || edata->addr >= sc->mmio_len) 2315b6d90eb7SKip Macy return (EFAULT); 2316b6d90eb7SKip Macy t3_write_reg(sc, edata->addr, edata->val); 2317b6d90eb7SKip Macy break; 2318b6d90eb7SKip Macy } 2319b6d90eb7SKip Macy case CHELSIO_GETREG: { 2320b6d90eb7SKip Macy struct ch_reg *edata = (struct ch_reg *)data; 2321b6d90eb7SKip Macy if ((edata->addr & 0x3) != 0 || edata->addr >= sc->mmio_len) 2322b6d90eb7SKip Macy return (EFAULT); 2323b6d90eb7SKip Macy edata->val = t3_read_reg(sc, edata->addr); 2324b6d90eb7SKip Macy break; 2325b6d90eb7SKip Macy } 2326b6d90eb7SKip Macy case CHELSIO_GET_SGE_CONTEXT: { 2327b6d90eb7SKip Macy struct ch_cntxt *ecntxt = (struct ch_cntxt *)data; 23288e10660fSKip Macy mtx_lock_spin(&sc->sge.reg_lock); 2329b6d90eb7SKip Macy switch (ecntxt->cntxt_type) { 2330b6d90eb7SKip Macy case CNTXT_TYPE_EGRESS: 2331b6d90eb7SKip Macy error = t3_sge_read_ecntxt(sc, ecntxt->cntxt_id, 2332b6d90eb7SKip Macy ecntxt->data); 2333b6d90eb7SKip Macy break; 2334b6d90eb7SKip Macy case CNTXT_TYPE_FL: 2335b6d90eb7SKip Macy error = t3_sge_read_fl(sc, ecntxt->cntxt_id, 2336b6d90eb7SKip Macy ecntxt->data); 2337b6d90eb7SKip Macy break; 2338b6d90eb7SKip Macy case CNTXT_TYPE_RSP: 2339b6d90eb7SKip Macy error = t3_sge_read_rspq(sc, ecntxt->cntxt_id, 2340b6d90eb7SKip Macy ecntxt->data); 2341b6d90eb7SKip Macy break; 2342b6d90eb7SKip Macy case CNTXT_TYPE_CQ: 2343b6d90eb7SKip Macy error = t3_sge_read_cq(sc, ecntxt->cntxt_id, 2344b6d90eb7SKip Macy ecntxt->data); 2345b6d90eb7SKip Macy break; 2346b6d90eb7SKip Macy default: 2347b6d90eb7SKip Macy error = EINVAL; 2348b6d90eb7SKip Macy break; 2349b6d90eb7SKip Macy } 23508e10660fSKip Macy mtx_unlock_spin(&sc->sge.reg_lock); 2351b6d90eb7SKip Macy break; 2352b6d90eb7SKip Macy } 2353b6d90eb7SKip Macy case CHELSIO_GET_SGE_DESC: { 2354b6d90eb7SKip Macy struct ch_desc *edesc = (struct ch_desc *)data; 2355b6d90eb7SKip Macy int ret; 2356b6d90eb7SKip Macy if (edesc->queue_num >= SGE_QSETS * 6) 2357b6d90eb7SKip Macy return (EINVAL); 2358b6d90eb7SKip Macy ret = t3_get_desc(&sc->sge.qs[edesc->queue_num / 6], 2359b6d90eb7SKip Macy edesc->queue_num % 6, edesc->idx, edesc->data); 2360b6d90eb7SKip Macy if (ret < 0) 2361b6d90eb7SKip Macy return (EINVAL); 2362b6d90eb7SKip Macy edesc->size = ret; 2363b6d90eb7SKip Macy break; 2364b6d90eb7SKip Macy } 2365b6d90eb7SKip Macy case CHELSIO_SET_QSET_PARAMS: { 2366b6d90eb7SKip Macy struct qset_params *q; 2367b6d90eb7SKip Macy struct ch_qset_params *t = (struct ch_qset_params *)data; 23688e10660fSKip Macy int i; 2369b6d90eb7SKip Macy 2370b6d90eb7SKip Macy if (t->qset_idx >= SGE_QSETS) 2371ac3a6d9cSKip Macy return (EINVAL); 2372b6d90eb7SKip Macy if (!in_range(t->intr_lat, 0, M_NEWTIMER) || 2373b6d90eb7SKip Macy !in_range(t->cong_thres, 0, 255) || 2374b6d90eb7SKip Macy !in_range(t->txq_size[0], MIN_TXQ_ENTRIES, 2375b6d90eb7SKip Macy MAX_TXQ_ENTRIES) || 2376b6d90eb7SKip Macy !in_range(t->txq_size[1], MIN_TXQ_ENTRIES, 2377b6d90eb7SKip Macy MAX_TXQ_ENTRIES) || 2378b6d90eb7SKip Macy !in_range(t->txq_size[2], MIN_CTRL_TXQ_ENTRIES, 2379b6d90eb7SKip Macy MAX_CTRL_TXQ_ENTRIES) || 2380b6d90eb7SKip Macy !in_range(t->fl_size[0], MIN_FL_ENTRIES, MAX_RX_BUFFERS) || 2381b6d90eb7SKip Macy !in_range(t->fl_size[1], MIN_FL_ENTRIES, 2382b6d90eb7SKip Macy MAX_RX_JUMBO_BUFFERS) || 2383b6d90eb7SKip Macy !in_range(t->rspq_size, MIN_RSPQ_ENTRIES, MAX_RSPQ_ENTRIES)) 2384ac3a6d9cSKip Macy return (EINVAL); 23858e10660fSKip Macy 23868e10660fSKip Macy if ((sc->flags & FULL_INIT_DONE) && t->lro > 0) 23878e10660fSKip Macy for_each_port(sc, i) { 23888e10660fSKip Macy pi = adap2pinfo(sc, i); 23898e10660fSKip Macy if (t->qset_idx >= pi->first_qset && 23908e10660fSKip Macy t->qset_idx < pi->first_qset + pi->nqsets 23918e10660fSKip Macy #if 0 23928e10660fSKip Macy && !pi->rx_csum_offload 23938e10660fSKip Macy #endif 23948e10660fSKip Macy ) 23958e10660fSKip Macy return -EINVAL; 23968e10660fSKip Macy } 2397b6d90eb7SKip Macy if ((sc->flags & FULL_INIT_DONE) && 2398b6d90eb7SKip Macy (t->rspq_size >= 0 || t->fl_size[0] >= 0 || 2399b6d90eb7SKip Macy t->fl_size[1] >= 0 || t->txq_size[0] >= 0 || 2400b6d90eb7SKip Macy t->txq_size[1] >= 0 || t->txq_size[2] >= 0 || 2401b6d90eb7SKip Macy t->polling >= 0 || t->cong_thres >= 0)) 2402ac3a6d9cSKip Macy return (EBUSY); 2403b6d90eb7SKip Macy 2404b6d90eb7SKip Macy q = &sc->params.sge.qset[t->qset_idx]; 2405b6d90eb7SKip Macy 2406b6d90eb7SKip Macy if (t->rspq_size >= 0) 2407b6d90eb7SKip Macy q->rspq_size = t->rspq_size; 2408b6d90eb7SKip Macy if (t->fl_size[0] >= 0) 2409b6d90eb7SKip Macy q->fl_size = t->fl_size[0]; 2410b6d90eb7SKip Macy if (t->fl_size[1] >= 0) 2411b6d90eb7SKip Macy q->jumbo_size = t->fl_size[1]; 2412b6d90eb7SKip Macy if (t->txq_size[0] >= 0) 2413b6d90eb7SKip Macy q->txq_size[0] = t->txq_size[0]; 2414b6d90eb7SKip Macy if (t->txq_size[1] >= 0) 2415b6d90eb7SKip Macy q->txq_size[1] = t->txq_size[1]; 2416b6d90eb7SKip Macy if (t->txq_size[2] >= 0) 2417b6d90eb7SKip Macy q->txq_size[2] = t->txq_size[2]; 2418b6d90eb7SKip Macy if (t->cong_thres >= 0) 2419b6d90eb7SKip Macy q->cong_thres = t->cong_thres; 2420b6d90eb7SKip Macy if (t->intr_lat >= 0) { 2421b6d90eb7SKip Macy struct sge_qset *qs = &sc->sge.qs[t->qset_idx]; 2422b6d90eb7SKip Macy 2423b6d90eb7SKip Macy q->coalesce_nsecs = t->intr_lat*1000; 2424b6d90eb7SKip Macy t3_update_qset_coalesce(qs, q); 2425b6d90eb7SKip Macy } 2426b6d90eb7SKip Macy break; 2427b6d90eb7SKip Macy } 2428b6d90eb7SKip Macy case CHELSIO_GET_QSET_PARAMS: { 2429b6d90eb7SKip Macy struct qset_params *q; 2430b6d90eb7SKip Macy struct ch_qset_params *t = (struct ch_qset_params *)data; 2431b6d90eb7SKip Macy 2432b6d90eb7SKip Macy if (t->qset_idx >= SGE_QSETS) 2433b6d90eb7SKip Macy return (EINVAL); 2434b6d90eb7SKip Macy 2435b6d90eb7SKip Macy q = &(sc)->params.sge.qset[t->qset_idx]; 2436b6d90eb7SKip Macy t->rspq_size = q->rspq_size; 2437b6d90eb7SKip Macy t->txq_size[0] = q->txq_size[0]; 2438b6d90eb7SKip Macy t->txq_size[1] = q->txq_size[1]; 2439b6d90eb7SKip Macy t->txq_size[2] = q->txq_size[2]; 2440b6d90eb7SKip Macy t->fl_size[0] = q->fl_size; 2441b6d90eb7SKip Macy t->fl_size[1] = q->jumbo_size; 2442b6d90eb7SKip Macy t->polling = q->polling; 2443b6d90eb7SKip Macy t->intr_lat = q->coalesce_nsecs / 1000; 2444b6d90eb7SKip Macy t->cong_thres = q->cong_thres; 2445b6d90eb7SKip Macy break; 2446b6d90eb7SKip Macy } 2447b6d90eb7SKip Macy case CHELSIO_SET_QSET_NUM: { 2448b6d90eb7SKip Macy struct ch_reg *edata = (struct ch_reg *)data; 24496b68e276SKip Macy unsigned int port_idx = pi->port_id; 2450b6d90eb7SKip Macy 2451b6d90eb7SKip Macy if (sc->flags & FULL_INIT_DONE) 2452b6d90eb7SKip Macy return (EBUSY); 2453b6d90eb7SKip Macy if (edata->val < 1 || 2454b6d90eb7SKip Macy (edata->val > 1 && !(sc->flags & USING_MSIX))) 2455b6d90eb7SKip Macy return (EINVAL); 2456b6d90eb7SKip Macy if (edata->val + sc->port[!port_idx].nqsets > SGE_QSETS) 2457b6d90eb7SKip Macy return (EINVAL); 2458b6d90eb7SKip Macy sc->port[port_idx].nqsets = edata->val; 2459d722cab4SKip Macy sc->port[0].first_qset = 0; 2460b6d90eb7SKip Macy /* 2461d722cab4SKip Macy * XXX hardcode ourselves to 2 ports just like LEEENUX 2462b6d90eb7SKip Macy */ 2463b6d90eb7SKip Macy sc->port[1].first_qset = sc->port[0].nqsets; 2464b6d90eb7SKip Macy break; 2465b6d90eb7SKip Macy } 2466b6d90eb7SKip Macy case CHELSIO_GET_QSET_NUM: { 2467b6d90eb7SKip Macy struct ch_reg *edata = (struct ch_reg *)data; 2468b6d90eb7SKip Macy edata->val = pi->nqsets; 2469b6d90eb7SKip Macy break; 2470b6d90eb7SKip Macy } 2471b6d90eb7SKip Macy #ifdef notyet 2472b6d90eb7SKip Macy case CHELSIO_LOAD_FW: 2473b6d90eb7SKip Macy case CHELSIO_GET_PM: 2474b6d90eb7SKip Macy case CHELSIO_SET_PM: 2475b6d90eb7SKip Macy return (EOPNOTSUPP); 2476b6d90eb7SKip Macy break; 2477b6d90eb7SKip Macy #endif 2478d722cab4SKip Macy case CHELSIO_SETMTUTAB: { 2479d722cab4SKip Macy struct ch_mtus *m = (struct ch_mtus *)data; 2480d722cab4SKip Macy int i; 2481d722cab4SKip Macy 2482d722cab4SKip Macy if (!is_offload(sc)) 2483d722cab4SKip Macy return (EOPNOTSUPP); 2484d722cab4SKip Macy if (offload_running(sc)) 2485d722cab4SKip Macy return (EBUSY); 2486d722cab4SKip Macy if (m->nmtus != NMTUS) 2487d722cab4SKip Macy return (EINVAL); 2488d722cab4SKip Macy if (m->mtus[0] < 81) /* accommodate SACK */ 2489d722cab4SKip Macy return (EINVAL); 2490d722cab4SKip Macy 2491d722cab4SKip Macy /* 2492d722cab4SKip Macy * MTUs must be in ascending order 2493d722cab4SKip Macy */ 2494d722cab4SKip Macy for (i = 1; i < NMTUS; ++i) 2495d722cab4SKip Macy if (m->mtus[i] < m->mtus[i - 1]) 2496d722cab4SKip Macy return (EINVAL); 2497d722cab4SKip Macy 2498d722cab4SKip Macy memcpy(sc->params.mtus, m->mtus, 2499d722cab4SKip Macy sizeof(sc->params.mtus)); 2500d722cab4SKip Macy break; 2501d722cab4SKip Macy } 2502d722cab4SKip Macy case CHELSIO_GETMTUTAB: { 2503d722cab4SKip Macy struct ch_mtus *m = (struct ch_mtus *)data; 2504d722cab4SKip Macy 2505d722cab4SKip Macy if (!is_offload(sc)) 2506d722cab4SKip Macy return (EOPNOTSUPP); 2507d722cab4SKip Macy 2508d722cab4SKip Macy memcpy(m->mtus, sc->params.mtus, sizeof(m->mtus)); 2509d722cab4SKip Macy m->nmtus = NMTUS; 2510d722cab4SKip Macy break; 2511d722cab4SKip Macy } 2512d722cab4SKip Macy case CHELSIO_DEVUP: 2513d722cab4SKip Macy if (!is_offload(sc)) 2514d722cab4SKip Macy return (EOPNOTSUPP); 2515d722cab4SKip Macy return offload_open(pi); 2516d722cab4SKip Macy break; 2517b6d90eb7SKip Macy case CHELSIO_GET_MEM: { 2518b6d90eb7SKip Macy struct ch_mem_range *t = (struct ch_mem_range *)data; 2519b6d90eb7SKip Macy struct mc7 *mem; 2520b6d90eb7SKip Macy uint8_t *useraddr; 2521b6d90eb7SKip Macy u64 buf[32]; 2522b6d90eb7SKip Macy 2523b6d90eb7SKip Macy if (!is_offload(sc)) 2524b6d90eb7SKip Macy return (EOPNOTSUPP); 2525b6d90eb7SKip Macy if (!(sc->flags & FULL_INIT_DONE)) 2526b6d90eb7SKip Macy return (EIO); /* need the memory controllers */ 2527b6d90eb7SKip Macy if ((t->addr & 0x7) || (t->len & 0x7)) 2528b6d90eb7SKip Macy return (EINVAL); 2529b6d90eb7SKip Macy if (t->mem_id == MEM_CM) 2530b6d90eb7SKip Macy mem = &sc->cm; 2531b6d90eb7SKip Macy else if (t->mem_id == MEM_PMRX) 2532b6d90eb7SKip Macy mem = &sc->pmrx; 2533b6d90eb7SKip Macy else if (t->mem_id == MEM_PMTX) 2534b6d90eb7SKip Macy mem = &sc->pmtx; 2535b6d90eb7SKip Macy else 2536b6d90eb7SKip Macy return (EINVAL); 2537b6d90eb7SKip Macy 2538b6d90eb7SKip Macy /* 2539b6d90eb7SKip Macy * Version scheme: 2540b6d90eb7SKip Macy * bits 0..9: chip version 2541b6d90eb7SKip Macy * bits 10..15: chip revision 2542b6d90eb7SKip Macy */ 2543b6d90eb7SKip Macy t->version = 3 | (sc->params.rev << 10); 2544b6d90eb7SKip Macy 2545b6d90eb7SKip Macy /* 2546b6d90eb7SKip Macy * Read 256 bytes at a time as len can be large and we don't 2547b6d90eb7SKip Macy * want to use huge intermediate buffers. 2548b6d90eb7SKip Macy */ 25498090c9f5SKip Macy useraddr = (uint8_t *)t->buf; 2550b6d90eb7SKip Macy while (t->len) { 2551b6d90eb7SKip Macy unsigned int chunk = min(t->len, sizeof(buf)); 2552b6d90eb7SKip Macy 2553b6d90eb7SKip Macy error = t3_mc7_bd_read(mem, t->addr / 8, chunk / 8, buf); 2554b6d90eb7SKip Macy if (error) 2555b6d90eb7SKip Macy return (-error); 2556b6d90eb7SKip Macy if (copyout(buf, useraddr, chunk)) 2557b6d90eb7SKip Macy return (EFAULT); 2558b6d90eb7SKip Macy useraddr += chunk; 2559b6d90eb7SKip Macy t->addr += chunk; 2560b6d90eb7SKip Macy t->len -= chunk; 2561b6d90eb7SKip Macy } 2562b6d90eb7SKip Macy break; 2563b6d90eb7SKip Macy } 2564d722cab4SKip Macy case CHELSIO_READ_TCAM_WORD: { 2565d722cab4SKip Macy struct ch_tcam_word *t = (struct ch_tcam_word *)data; 2566d722cab4SKip Macy 2567d722cab4SKip Macy if (!is_offload(sc)) 2568d722cab4SKip Macy return (EOPNOTSUPP); 2569ac3a6d9cSKip Macy if (!(sc->flags & FULL_INIT_DONE)) 2570ac3a6d9cSKip Macy return (EIO); /* need MC5 */ 2571d722cab4SKip Macy return -t3_read_mc5_range(&sc->mc5, t->addr, 1, t->buf); 2572d722cab4SKip Macy break; 2573d722cab4SKip Macy } 2574b6d90eb7SKip Macy case CHELSIO_SET_TRACE_FILTER: { 2575b6d90eb7SKip Macy struct ch_trace *t = (struct ch_trace *)data; 2576b6d90eb7SKip Macy const struct trace_params *tp; 2577b6d90eb7SKip Macy 2578b6d90eb7SKip Macy tp = (const struct trace_params *)&t->sip; 2579b6d90eb7SKip Macy if (t->config_tx) 2580b6d90eb7SKip Macy t3_config_trace_filter(sc, tp, 0, t->invert_match, 2581b6d90eb7SKip Macy t->trace_tx); 2582b6d90eb7SKip Macy if (t->config_rx) 2583b6d90eb7SKip Macy t3_config_trace_filter(sc, tp, 1, t->invert_match, 2584b6d90eb7SKip Macy t->trace_rx); 2585b6d90eb7SKip Macy break; 2586b6d90eb7SKip Macy } 2587b6d90eb7SKip Macy case CHELSIO_SET_PKTSCHED: { 2588b6d90eb7SKip Macy struct ch_pktsched_params *p = (struct ch_pktsched_params *)data; 2589b6d90eb7SKip Macy if (sc->open_device_map == 0) 2590b6d90eb7SKip Macy return (EAGAIN); 2591b6d90eb7SKip Macy send_pktsched_cmd(sc, p->sched, p->idx, p->min, p->max, 2592b6d90eb7SKip Macy p->binding); 2593b6d90eb7SKip Macy break; 2594b6d90eb7SKip Macy } 2595b6d90eb7SKip Macy case CHELSIO_IFCONF_GETREGS: { 2596b6d90eb7SKip Macy struct ifconf_regs *regs = (struct ifconf_regs *)data; 2597b6d90eb7SKip Macy int reglen = cxgb_get_regs_len(); 2598b6d90eb7SKip Macy uint8_t *buf = malloc(REGDUMP_SIZE, M_DEVBUF, M_NOWAIT); 2599b6d90eb7SKip Macy if (buf == NULL) { 2600b6d90eb7SKip Macy return (ENOMEM); 2601b6d90eb7SKip Macy } if (regs->len > reglen) 2602b6d90eb7SKip Macy regs->len = reglen; 2603b6d90eb7SKip Macy else if (regs->len < reglen) { 2604b6d90eb7SKip Macy error = E2BIG; 2605b6d90eb7SKip Macy goto done; 2606b6d90eb7SKip Macy } 2607b6d90eb7SKip Macy cxgb_get_regs(sc, regs, buf); 2608b6d90eb7SKip Macy error = copyout(buf, regs->data, reglen); 2609b6d90eb7SKip Macy 2610b6d90eb7SKip Macy done: 2611b6d90eb7SKip Macy free(buf, M_DEVBUF); 2612b6d90eb7SKip Macy 2613b6d90eb7SKip Macy break; 2614b6d90eb7SKip Macy } 2615d722cab4SKip Macy case CHELSIO_SET_HW_SCHED: { 2616d722cab4SKip Macy struct ch_hw_sched *t = (struct ch_hw_sched *)data; 2617d722cab4SKip Macy unsigned int ticks_per_usec = core_ticks_per_usec(sc); 2618d722cab4SKip Macy 2619d722cab4SKip Macy if ((sc->flags & FULL_INIT_DONE) == 0) 2620d722cab4SKip Macy return (EAGAIN); /* need TP to be initialized */ 2621d722cab4SKip Macy if (t->sched >= NTX_SCHED || !in_range(t->mode, 0, 1) || 2622d722cab4SKip Macy !in_range(t->channel, 0, 1) || 2623d722cab4SKip Macy !in_range(t->kbps, 0, 10000000) || 2624d722cab4SKip Macy !in_range(t->class_ipg, 0, 10000 * 65535 / ticks_per_usec) || 2625d722cab4SKip Macy !in_range(t->flow_ipg, 0, 2626d722cab4SKip Macy dack_ticks_to_usec(sc, 0x7ff))) 2627d722cab4SKip Macy return (EINVAL); 2628d722cab4SKip Macy 2629d722cab4SKip Macy if (t->kbps >= 0) { 2630d722cab4SKip Macy error = t3_config_sched(sc, t->kbps, t->sched); 2631d722cab4SKip Macy if (error < 0) 2632d722cab4SKip Macy return (-error); 2633d722cab4SKip Macy } 2634d722cab4SKip Macy if (t->class_ipg >= 0) 2635d722cab4SKip Macy t3_set_sched_ipg(sc, t->sched, t->class_ipg); 2636d722cab4SKip Macy if (t->flow_ipg >= 0) { 2637d722cab4SKip Macy t->flow_ipg *= 1000; /* us -> ns */ 2638d722cab4SKip Macy t3_set_pace_tbl(sc, &t->flow_ipg, t->sched, 1); 2639d722cab4SKip Macy } 2640d722cab4SKip Macy if (t->mode >= 0) { 2641d722cab4SKip Macy int bit = 1 << (S_TX_MOD_TIMER_MODE + t->sched); 2642d722cab4SKip Macy 2643d722cab4SKip Macy t3_set_reg_field(sc, A_TP_TX_MOD_QUEUE_REQ_MAP, 2644d722cab4SKip Macy bit, t->mode ? bit : 0); 2645d722cab4SKip Macy } 2646d722cab4SKip Macy if (t->channel >= 0) 2647d722cab4SKip Macy t3_set_reg_field(sc, A_TP_TX_MOD_QUEUE_REQ_MAP, 2648d722cab4SKip Macy 1 << t->sched, t->channel << t->sched); 2649d722cab4SKip Macy break; 2650d722cab4SKip Macy } 2651b6d90eb7SKip Macy default: 2652b6d90eb7SKip Macy return (EOPNOTSUPP); 2653b6d90eb7SKip Macy break; 2654b6d90eb7SKip Macy } 2655b6d90eb7SKip Macy 2656b6d90eb7SKip Macy return (error); 2657b6d90eb7SKip Macy } 2658b6d90eb7SKip Macy 2659b6d90eb7SKip Macy static __inline void 2660b6d90eb7SKip Macy reg_block_dump(struct adapter *ap, uint8_t *buf, unsigned int start, 2661b6d90eb7SKip Macy unsigned int end) 2662b6d90eb7SKip Macy { 2663b6d90eb7SKip Macy uint32_t *p = (uint32_t *)buf + start; 2664b6d90eb7SKip Macy 2665b6d90eb7SKip Macy for ( ; start <= end; start += sizeof(uint32_t)) 2666b6d90eb7SKip Macy *p++ = t3_read_reg(ap, start); 2667b6d90eb7SKip Macy } 2668b6d90eb7SKip Macy 2669b6d90eb7SKip Macy #define T3_REGMAP_SIZE (3 * 1024) 2670b6d90eb7SKip Macy static int 2671b6d90eb7SKip Macy cxgb_get_regs_len(void) 2672b6d90eb7SKip Macy { 2673b6d90eb7SKip Macy return T3_REGMAP_SIZE; 2674b6d90eb7SKip Macy } 2675b6d90eb7SKip Macy #undef T3_REGMAP_SIZE 2676b6d90eb7SKip Macy 2677b6d90eb7SKip Macy static void 2678b6d90eb7SKip Macy cxgb_get_regs(adapter_t *sc, struct ifconf_regs *regs, uint8_t *buf) 2679b6d90eb7SKip Macy { 2680b6d90eb7SKip Macy 2681b6d90eb7SKip Macy /* 2682b6d90eb7SKip Macy * Version scheme: 2683b6d90eb7SKip Macy * bits 0..9: chip version 2684b6d90eb7SKip Macy * bits 10..15: chip revision 2685b6d90eb7SKip Macy * bit 31: set for PCIe cards 2686b6d90eb7SKip Macy */ 2687b6d90eb7SKip Macy regs->version = 3 | (sc->params.rev << 10) | (is_pcie(sc) << 31); 2688b6d90eb7SKip Macy 2689b6d90eb7SKip Macy /* 2690b6d90eb7SKip Macy * We skip the MAC statistics registers because they are clear-on-read. 2691b6d90eb7SKip Macy * Also reading multi-register stats would need to synchronize with the 2692b6d90eb7SKip Macy * periodic mac stats accumulation. Hard to justify the complexity. 2693b6d90eb7SKip Macy */ 2694b6d90eb7SKip Macy memset(buf, 0, REGDUMP_SIZE); 2695b6d90eb7SKip Macy reg_block_dump(sc, buf, 0, A_SG_RSPQ_CREDIT_RETURN); 2696b6d90eb7SKip Macy reg_block_dump(sc, buf, A_SG_HI_DRB_HI_THRSH, A_ULPRX_PBL_ULIMIT); 2697b6d90eb7SKip Macy reg_block_dump(sc, buf, A_ULPTX_CONFIG, A_MPS_INT_CAUSE); 2698b6d90eb7SKip Macy reg_block_dump(sc, buf, A_CPL_SWITCH_CNTRL, A_CPL_MAP_TBL_DATA); 2699b6d90eb7SKip Macy reg_block_dump(sc, buf, A_SMB_GLOBAL_TIME_CFG, A_XGM_SERDES_STAT3); 2700b6d90eb7SKip Macy reg_block_dump(sc, buf, A_XGM_SERDES_STATUS0, 2701b6d90eb7SKip Macy XGM_REG(A_XGM_SERDES_STAT3, 1)); 2702b6d90eb7SKip Macy reg_block_dump(sc, buf, XGM_REG(A_XGM_SERDES_STATUS0, 1), 2703b6d90eb7SKip Macy XGM_REG(A_XGM_RX_SPI4_SOP_EOP_CNT, 1)); 2704b6d90eb7SKip Macy } 2705404825a7SKip Macy 2706404825a7SKip Macy 2707404825a7SKip Macy MODULE_DEPEND(if_cxgb, cxgb_t3fw, 1, 1, 1); 2708