xref: /freebsd/sys/dev/cxgb/cxgb_main.c (revision 10faa568707403e7f72d9e20467c2d06b5517e43)
1b6d90eb7SKip Macy /**************************************************************************
2b6d90eb7SKip Macy 
3b6d90eb7SKip Macy Copyright (c) 2007, Chelsio Inc.
4b6d90eb7SKip Macy All rights reserved.
5b6d90eb7SKip Macy 
6b6d90eb7SKip Macy Redistribution and use in source and binary forms, with or without
7b6d90eb7SKip Macy modification, are permitted provided that the following conditions are met:
8b6d90eb7SKip Macy 
9b6d90eb7SKip Macy  1. Redistributions of source code must retain the above copyright notice,
10b6d90eb7SKip Macy     this list of conditions and the following disclaimer.
11b6d90eb7SKip Macy 
12d722cab4SKip Macy 2. Neither the name of the Chelsio Corporation nor the names of its
13b6d90eb7SKip Macy     contributors may be used to endorse or promote products derived from
14b6d90eb7SKip Macy     this software without specific prior written permission.
15b6d90eb7SKip Macy 
16b6d90eb7SKip Macy THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
17b6d90eb7SKip Macy AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18b6d90eb7SKip Macy IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19b6d90eb7SKip Macy ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
20b6d90eb7SKip Macy LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21b6d90eb7SKip Macy CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22b6d90eb7SKip Macy SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23b6d90eb7SKip Macy INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24b6d90eb7SKip Macy CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25b6d90eb7SKip Macy ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26b6d90eb7SKip Macy POSSIBILITY OF SUCH DAMAGE.
27b6d90eb7SKip Macy 
28b6d90eb7SKip Macy ***************************************************************************/
29b6d90eb7SKip Macy 
30b6d90eb7SKip Macy #include <sys/cdefs.h>
31b6d90eb7SKip Macy __FBSDID("$FreeBSD$");
32b6d90eb7SKip Macy 
33b6d90eb7SKip Macy #include <sys/param.h>
34b6d90eb7SKip Macy #include <sys/systm.h>
35b6d90eb7SKip Macy #include <sys/kernel.h>
36b6d90eb7SKip Macy #include <sys/bus.h>
37b6d90eb7SKip Macy #include <sys/module.h>
38b6d90eb7SKip Macy #include <sys/pciio.h>
39b6d90eb7SKip Macy #include <sys/conf.h>
40b6d90eb7SKip Macy #include <machine/bus.h>
41b6d90eb7SKip Macy #include <machine/resource.h>
42b6d90eb7SKip Macy #include <sys/bus_dma.h>
43b6d90eb7SKip Macy #include <sys/rman.h>
44b6d90eb7SKip Macy #include <sys/ioccom.h>
45b6d90eb7SKip Macy #include <sys/mbuf.h>
46b6d90eb7SKip Macy #include <sys/linker.h>
47b6d90eb7SKip Macy #include <sys/firmware.h>
48b6d90eb7SKip Macy #include <sys/socket.h>
49b6d90eb7SKip Macy #include <sys/sockio.h>
50b6d90eb7SKip Macy #include <sys/smp.h>
51b6d90eb7SKip Macy #include <sys/sysctl.h>
52b6d90eb7SKip Macy #include <sys/queue.h>
53b6d90eb7SKip Macy #include <sys/taskqueue.h>
54b6d90eb7SKip Macy 
55b6d90eb7SKip Macy #include <net/bpf.h>
56b6d90eb7SKip Macy #include <net/ethernet.h>
57b6d90eb7SKip Macy #include <net/if.h>
58b6d90eb7SKip Macy #include <net/if_arp.h>
59b6d90eb7SKip Macy #include <net/if_dl.h>
60b6d90eb7SKip Macy #include <net/if_media.h>
61b6d90eb7SKip Macy #include <net/if_types.h>
62b6d90eb7SKip Macy 
63b6d90eb7SKip Macy #include <netinet/in_systm.h>
64b6d90eb7SKip Macy #include <netinet/in.h>
65b6d90eb7SKip Macy #include <netinet/if_ether.h>
66b6d90eb7SKip Macy #include <netinet/ip.h>
67b6d90eb7SKip Macy #include <netinet/ip.h>
68b6d90eb7SKip Macy #include <netinet/tcp.h>
69b6d90eb7SKip Macy #include <netinet/udp.h>
70b6d90eb7SKip Macy 
71b6d90eb7SKip Macy #include <dev/pci/pcireg.h>
72b6d90eb7SKip Macy #include <dev/pci/pcivar.h>
73b6d90eb7SKip Macy #include <dev/pci/pci_private.h>
74b6d90eb7SKip Macy 
7510faa568SKip Macy #ifdef CONFIG_DEFINED
7610faa568SKip Macy #include <cxgb_include.h>
7710faa568SKip Macy #else
7810faa568SKip Macy #include <dev/cxgb/cxgb_include.h>
7910faa568SKip Macy #endif
80b6d90eb7SKip Macy 
81b6d90eb7SKip Macy #ifdef PRIV_SUPPORTED
82b6d90eb7SKip Macy #include <sys/priv.h>
83b6d90eb7SKip Macy #endif
84b6d90eb7SKip Macy 
85b6d90eb7SKip Macy static int cxgb_setup_msix(adapter_t *, int);
86b6d90eb7SKip Macy static void cxgb_init(void *);
87b6d90eb7SKip Macy static void cxgb_init_locked(struct port_info *);
8877f07749SKip Macy static void cxgb_stop_locked(struct port_info *);
89b6d90eb7SKip Macy static void cxgb_set_rxmode(struct port_info *);
90b6d90eb7SKip Macy static int cxgb_ioctl(struct ifnet *, unsigned long, caddr_t);
91b6d90eb7SKip Macy static void cxgb_start(struct ifnet *);
92b6d90eb7SKip Macy static void cxgb_start_proc(void *, int ncount);
93b6d90eb7SKip Macy static int cxgb_media_change(struct ifnet *);
94b6d90eb7SKip Macy static void cxgb_media_status(struct ifnet *, struct ifmediareq *);
95b6d90eb7SKip Macy static int setup_sge_qsets(adapter_t *);
96b6d90eb7SKip Macy static void cxgb_async_intr(void *);
97b6d90eb7SKip Macy static void cxgb_ext_intr_handler(void *, int);
98d722cab4SKip Macy static void cxgb_down(struct adapter *sc);
99b6d90eb7SKip Macy static void cxgb_tick(void *);
100b6d90eb7SKip Macy static void setup_rss(adapter_t *sc);
101b6d90eb7SKip Macy 
102b6d90eb7SKip Macy /* Attachment glue for the PCI controller end of the device.  Each port of
103b6d90eb7SKip Macy  * the device is attached separately, as defined later.
104b6d90eb7SKip Macy  */
105b6d90eb7SKip Macy static int cxgb_controller_probe(device_t);
106b6d90eb7SKip Macy static int cxgb_controller_attach(device_t);
107b6d90eb7SKip Macy static int cxgb_controller_detach(device_t);
108b6d90eb7SKip Macy static void cxgb_free(struct adapter *);
109b6d90eb7SKip Macy static __inline void reg_block_dump(struct adapter *ap, uint8_t *buf, unsigned int start,
110b6d90eb7SKip Macy     unsigned int end);
111b6d90eb7SKip Macy static void cxgb_get_regs(adapter_t *sc, struct ifconf_regs *regs, uint8_t *buf);
112b6d90eb7SKip Macy static int cxgb_get_regs_len(void);
113d722cab4SKip Macy static int offload_open(struct port_info *pi);
114d722cab4SKip Macy static int offload_close(struct toedev *tdev);
115d722cab4SKip Macy 
116d722cab4SKip Macy 
117b6d90eb7SKip Macy 
118b6d90eb7SKip Macy static device_method_t cxgb_controller_methods[] = {
119b6d90eb7SKip Macy 	DEVMETHOD(device_probe,		cxgb_controller_probe),
120b6d90eb7SKip Macy 	DEVMETHOD(device_attach,	cxgb_controller_attach),
121b6d90eb7SKip Macy 	DEVMETHOD(device_detach,	cxgb_controller_detach),
122b6d90eb7SKip Macy 
123b6d90eb7SKip Macy 	/* bus interface */
124b6d90eb7SKip Macy 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
125b6d90eb7SKip Macy 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
126b6d90eb7SKip Macy 
127b6d90eb7SKip Macy 	{ 0, 0 }
128b6d90eb7SKip Macy };
129b6d90eb7SKip Macy 
130b6d90eb7SKip Macy static driver_t cxgb_controller_driver = {
131b6d90eb7SKip Macy 	"cxgbc",
132b6d90eb7SKip Macy 	cxgb_controller_methods,
133b6d90eb7SKip Macy 	sizeof(struct adapter)
134b6d90eb7SKip Macy };
135b6d90eb7SKip Macy 
136b6d90eb7SKip Macy static devclass_t	cxgb_controller_devclass;
137b6d90eb7SKip Macy DRIVER_MODULE(cxgbc, pci, cxgb_controller_driver, cxgb_controller_devclass, 0, 0);
138b6d90eb7SKip Macy 
139b6d90eb7SKip Macy /*
140b6d90eb7SKip Macy  * Attachment glue for the ports.  Attachment is done directly to the
141b6d90eb7SKip Macy  * controller device.
142b6d90eb7SKip Macy  */
143b6d90eb7SKip Macy static int cxgb_port_probe(device_t);
144b6d90eb7SKip Macy static int cxgb_port_attach(device_t);
145b6d90eb7SKip Macy static int cxgb_port_detach(device_t);
146b6d90eb7SKip Macy 
147b6d90eb7SKip Macy static device_method_t cxgb_port_methods[] = {
148b6d90eb7SKip Macy 	DEVMETHOD(device_probe,		cxgb_port_probe),
149b6d90eb7SKip Macy 	DEVMETHOD(device_attach,	cxgb_port_attach),
150b6d90eb7SKip Macy 	DEVMETHOD(device_detach,	cxgb_port_detach),
151b6d90eb7SKip Macy 	{ 0, 0 }
152b6d90eb7SKip Macy };
153b6d90eb7SKip Macy 
154b6d90eb7SKip Macy static driver_t cxgb_port_driver = {
155b6d90eb7SKip Macy 	"cxgb",
156b6d90eb7SKip Macy 	cxgb_port_methods,
157b6d90eb7SKip Macy 	0
158b6d90eb7SKip Macy };
159b6d90eb7SKip Macy 
160b6d90eb7SKip Macy static d_ioctl_t cxgb_extension_ioctl;
161b6d90eb7SKip Macy 
162b6d90eb7SKip Macy static devclass_t	cxgb_port_devclass;
163b6d90eb7SKip Macy DRIVER_MODULE(cxgb, cxgbc, cxgb_port_driver, cxgb_port_devclass, 0, 0);
164b6d90eb7SKip Macy 
165b6d90eb7SKip Macy #define SGE_MSIX_COUNT (SGE_QSETS + 1)
166b6d90eb7SKip Macy 
167d43f50b9SKip Macy extern int collapse_mbufs;
168b6d90eb7SKip Macy /*
169b6d90eb7SKip Macy  * The driver uses the best interrupt scheme available on a platform in the
170b6d90eb7SKip Macy  * order MSI-X, MSI, legacy pin interrupts.  This parameter determines which
171b6d90eb7SKip Macy  * of these schemes the driver may consider as follows:
172b6d90eb7SKip Macy  *
173b6d90eb7SKip Macy  * msi = 2: choose from among all three options
174b6d90eb7SKip Macy  * msi = 1 : only consider MSI and pin interrupts
175b6d90eb7SKip Macy  * msi = 0: force pin interrupts
176b6d90eb7SKip Macy  */
177693d746cSKip Macy static int msi_allowed = 2;
178b6d90eb7SKip Macy TUNABLE_INT("hw.cxgb.msi_allowed", &msi_allowed);
179b6d90eb7SKip Macy SYSCTL_NODE(_hw, OID_AUTO, cxgb, CTLFLAG_RD, 0, "CXGB driver parameters");
180b6d90eb7SKip Macy SYSCTL_UINT(_hw_cxgb, OID_AUTO, msi_allowed, CTLFLAG_RDTUN, &msi_allowed, 0,
181b6d90eb7SKip Macy     "MSI-X, MSI, INTx selector");
182d722cab4SKip Macy 
18364c43db5SKip Macy /*
184d722cab4SKip Macy  * The driver enables offload as a default.
185d722cab4SKip Macy  * To disable it, use ofld_disable = 1.
186d722cab4SKip Macy  */
187d722cab4SKip Macy static int ofld_disable = 0;
188d722cab4SKip Macy TUNABLE_INT("hw.cxgb.ofld_disable", &ofld_disable);
189d722cab4SKip Macy SYSCTL_UINT(_hw_cxgb, OID_AUTO, ofld_disable, CTLFLAG_RDTUN, &ofld_disable, 0,
190d722cab4SKip Macy     "disable ULP offload");
191d722cab4SKip Macy 
192d722cab4SKip Macy /*
193d722cab4SKip Macy  * The driver uses an auto-queue algorithm by default.
194d722cab4SKip Macy  * To disable it and force a single queue-set per port, use singleq = 1.
19564c43db5SKip Macy  */
19664c43db5SKip Macy static int singleq = 1;
197d722cab4SKip Macy TUNABLE_INT("hw.cxgb.singleq", &singleq);
198d722cab4SKip Macy SYSCTL_UINT(_hw_cxgb, OID_AUTO, singleq, CTLFLAG_RDTUN, &singleq, 0,
199d722cab4SKip Macy     "use a single queue-set per port");
200b6d90eb7SKip Macy 
201b6d90eb7SKip Macy enum {
202b6d90eb7SKip Macy 	MAX_TXQ_ENTRIES      = 16384,
203b6d90eb7SKip Macy 	MAX_CTRL_TXQ_ENTRIES = 1024,
204b6d90eb7SKip Macy 	MAX_RSPQ_ENTRIES     = 16384,
205b6d90eb7SKip Macy 	MAX_RX_BUFFERS       = 16384,
206b6d90eb7SKip Macy 	MAX_RX_JUMBO_BUFFERS = 16384,
207b6d90eb7SKip Macy 	MIN_TXQ_ENTRIES      = 4,
208b6d90eb7SKip Macy 	MIN_CTRL_TXQ_ENTRIES = 4,
209b6d90eb7SKip Macy 	MIN_RSPQ_ENTRIES     = 32,
210b6d90eb7SKip Macy 	MIN_FL_ENTRIES       = 32
211b6d90eb7SKip Macy };
212b6d90eb7SKip Macy 
213b6d90eb7SKip Macy #define PORT_MASK ((1 << MAX_NPORTS) - 1)
214b6d90eb7SKip Macy 
215b6d90eb7SKip Macy /* Table for probing the cards.  The desc field isn't actually used */
216b6d90eb7SKip Macy struct cxgb_ident {
217b6d90eb7SKip Macy 	uint16_t	vendor;
218b6d90eb7SKip Macy 	uint16_t	device;
219b6d90eb7SKip Macy 	int		index;
220b6d90eb7SKip Macy 	char		*desc;
221b6d90eb7SKip Macy } cxgb_identifiers[] = {
222b6d90eb7SKip Macy 	{PCI_VENDOR_ID_CHELSIO, 0x0020, 0, "PE9000"},
223b6d90eb7SKip Macy 	{PCI_VENDOR_ID_CHELSIO, 0x0021, 1, "T302E"},
224b6d90eb7SKip Macy 	{PCI_VENDOR_ID_CHELSIO, 0x0022, 2, "T310E"},
225b6d90eb7SKip Macy 	{PCI_VENDOR_ID_CHELSIO, 0x0023, 3, "T320X"},
226b6d90eb7SKip Macy 	{PCI_VENDOR_ID_CHELSIO, 0x0024, 1, "T302X"},
227b6d90eb7SKip Macy 	{PCI_VENDOR_ID_CHELSIO, 0x0025, 3, "T320E"},
228b6d90eb7SKip Macy 	{PCI_VENDOR_ID_CHELSIO, 0x0026, 2, "T310X"},
229b6d90eb7SKip Macy 	{PCI_VENDOR_ID_CHELSIO, 0x0030, 2, "T3B10"},
230b6d90eb7SKip Macy 	{PCI_VENDOR_ID_CHELSIO, 0x0031, 3, "T3B20"},
231b6d90eb7SKip Macy 	{PCI_VENDOR_ID_CHELSIO, 0x0032, 1, "T3B02"},
232b6d90eb7SKip Macy 	{0, 0, 0, NULL}
233b6d90eb7SKip Macy };
234b6d90eb7SKip Macy 
235b6d90eb7SKip Macy static struct cxgb_ident *
236b6d90eb7SKip Macy cxgb_get_ident(device_t dev)
237b6d90eb7SKip Macy {
238b6d90eb7SKip Macy 	struct cxgb_ident *id;
239b6d90eb7SKip Macy 
240b6d90eb7SKip Macy 	for (id = cxgb_identifiers; id->desc != NULL; id++) {
241b6d90eb7SKip Macy 		if ((id->vendor == pci_get_vendor(dev)) &&
242b6d90eb7SKip Macy 		    (id->device == pci_get_device(dev))) {
243b6d90eb7SKip Macy 			return (id);
244b6d90eb7SKip Macy 		}
245b6d90eb7SKip Macy 	}
246b6d90eb7SKip Macy 	return (NULL);
247b6d90eb7SKip Macy }
248b6d90eb7SKip Macy 
249b6d90eb7SKip Macy static const struct adapter_info *
250b6d90eb7SKip Macy cxgb_get_adapter_info(device_t dev)
251b6d90eb7SKip Macy {
252b6d90eb7SKip Macy 	struct cxgb_ident *id;
253b6d90eb7SKip Macy 	const struct adapter_info *ai;
254b6d90eb7SKip Macy 
255b6d90eb7SKip Macy 	id = cxgb_get_ident(dev);
256b6d90eb7SKip Macy 	if (id == NULL)
257b6d90eb7SKip Macy 		return (NULL);
258b6d90eb7SKip Macy 
259b6d90eb7SKip Macy 	ai = t3_get_adapter_info(id->index);
260b6d90eb7SKip Macy 
261b6d90eb7SKip Macy 	return (ai);
262b6d90eb7SKip Macy }
263b6d90eb7SKip Macy 
264b6d90eb7SKip Macy static int
265b6d90eb7SKip Macy cxgb_controller_probe(device_t dev)
266b6d90eb7SKip Macy {
267b6d90eb7SKip Macy 	const struct adapter_info *ai;
268b6d90eb7SKip Macy 	char *ports, buf[80];
269b6d90eb7SKip Macy 
270b6d90eb7SKip Macy 	ai = cxgb_get_adapter_info(dev);
271b6d90eb7SKip Macy 	if (ai == NULL)
272b6d90eb7SKip Macy 		return (ENXIO);
273b6d90eb7SKip Macy 
274b6d90eb7SKip Macy 	if (ai->nports == 1)
275b6d90eb7SKip Macy 		ports = "port";
276b6d90eb7SKip Macy 	else
277b6d90eb7SKip Macy 		ports = "ports";
278b6d90eb7SKip Macy 
279b6d90eb7SKip Macy 	snprintf(buf, sizeof(buf), "%s RNIC, %d %s", ai->desc, ai->nports, ports);
280b6d90eb7SKip Macy 	device_set_desc_copy(dev, buf);
281b6d90eb7SKip Macy 	return (BUS_PROBE_DEFAULT);
282b6d90eb7SKip Macy }
283b6d90eb7SKip Macy 
284b6d90eb7SKip Macy static int
285d722cab4SKip Macy upgrade_fw(adapter_t *sc)
286b6d90eb7SKip Macy {
287b6d90eb7SKip Macy 	char buf[32];
288b6d90eb7SKip Macy #ifdef FIRMWARE_LATEST
289b6d90eb7SKip Macy 	const struct firmware *fw;
290b6d90eb7SKip Macy #else
291b6d90eb7SKip Macy 	struct firmware *fw;
292b6d90eb7SKip Macy #endif
293b6d90eb7SKip Macy 	int status;
294b6d90eb7SKip Macy 
295d722cab4SKip Macy 	snprintf(&buf[0], sizeof(buf), "t3fw%d%d%d", FW_VERSION_MAJOR,
296d722cab4SKip Macy 	    FW_VERSION_MINOR, FW_VERSION_MICRO);
297b6d90eb7SKip Macy 
298b6d90eb7SKip Macy 	fw = firmware_get(buf);
299b6d90eb7SKip Macy 
300b6d90eb7SKip Macy 	if (fw == NULL) {
301d722cab4SKip Macy 		device_printf(sc->dev, "Could not find firmware image %s\n", buf);
302d722cab4SKip Macy 		return (ENOENT);
303b6d90eb7SKip Macy 	}
304b6d90eb7SKip Macy 
305b6d90eb7SKip Macy 	status = t3_load_fw(sc, (const uint8_t *)fw->data, fw->datasize);
306b6d90eb7SKip Macy 
307b6d90eb7SKip Macy 	firmware_put(fw, FIRMWARE_UNLOAD);
308b6d90eb7SKip Macy 
309b6d90eb7SKip Macy 	return (status);
310b6d90eb7SKip Macy }
311b6d90eb7SKip Macy 
312b6d90eb7SKip Macy static int
313b6d90eb7SKip Macy cxgb_controller_attach(device_t dev)
314b6d90eb7SKip Macy {
315b6d90eb7SKip Macy 	driver_intr_t *cxgb_intr = NULL;
316b6d90eb7SKip Macy 	device_t child;
317b6d90eb7SKip Macy 	const struct adapter_info *ai;
318b6d90eb7SKip Macy 	struct adapter *sc;
319d722cab4SKip Macy 	int i, reg, msi_needed, error = 0;
320b6d90eb7SKip Macy 	uint32_t vers;
321693d746cSKip Macy 	int port_qsets = 1;
322b6d90eb7SKip Macy 
323b6d90eb7SKip Macy 	sc = device_get_softc(dev);
324b6d90eb7SKip Macy 	sc->dev = dev;
325d722cab4SKip Macy 	sc->msi_count = 0;
326b6d90eb7SKip Macy 
327fc01c613SKip Macy 	/* find the PCIe link width and set max read request to 4KB*/
328fc01c613SKip Macy 	if (pci_find_extcap(dev, PCIY_EXPRESS, &reg) == 0) {
329fc01c613SKip Macy 		uint16_t lnk, pectl;
330fc01c613SKip Macy 		lnk = pci_read_config(dev, reg + 0x12, 2);
331fc01c613SKip Macy 		sc->link_width = (lnk >> 4) & 0x3f;
332fc01c613SKip Macy 
333fc01c613SKip Macy 		pectl = pci_read_config(dev, reg + 0x8, 2);
334fc01c613SKip Macy 		pectl = (pectl & ~0x7000) | (5 << 12);
335fc01c613SKip Macy 		pci_write_config(dev, reg + 0x8, pectl, 2);
336fc01c613SKip Macy 	}
337fc01c613SKip Macy 	if (sc->link_width != 0 && sc->link_width <= 4) {
338fc01c613SKip Macy 		device_printf(sc->dev,
339ac6b4cf1SKip Macy 		    "PCIe x%d Link, expect reduced performance\n",
340fc01c613SKip Macy 		    sc->link_width);
341fc01c613SKip Macy 	}
342fc01c613SKip Macy 
343b6d90eb7SKip Macy 	pci_enable_busmaster(dev);
344b6d90eb7SKip Macy 
345b6d90eb7SKip Macy 	/*
346b6d90eb7SKip Macy 	 * Allocate the registers and make them available to the driver.
347b6d90eb7SKip Macy 	 * The registers that we care about for NIC mode are in BAR 0
348b6d90eb7SKip Macy 	 */
349b6d90eb7SKip Macy 	sc->regs_rid = PCIR_BAR(0);
350b6d90eb7SKip Macy 	if ((sc->regs_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
351b6d90eb7SKip Macy 	    &sc->regs_rid, RF_ACTIVE)) == NULL) {
352b6d90eb7SKip Macy 		device_printf(dev, "Cannot allocate BAR\n");
353b6d90eb7SKip Macy 		return (ENXIO);
354b6d90eb7SKip Macy 	}
355b6d90eb7SKip Macy 
356b6d90eb7SKip Macy 	mtx_init(&sc->sge.reg_lock, "SGE reg lock", NULL, MTX_DEF);
357b6d90eb7SKip Macy 	mtx_init(&sc->lock, "cxgb controller lock", NULL, MTX_DEF);
358b6d90eb7SKip Macy 	mtx_init(&sc->mdio_lock, "cxgb mdio", NULL, MTX_DEF);
359b6d90eb7SKip Macy 
360b6d90eb7SKip Macy 	sc->bt = rman_get_bustag(sc->regs_res);
361b6d90eb7SKip Macy 	sc->bh = rman_get_bushandle(sc->regs_res);
362b6d90eb7SKip Macy 	sc->mmio_len = rman_get_size(sc->regs_res);
363b6d90eb7SKip Macy 
36424cdd067SKip Macy 	ai = cxgb_get_adapter_info(dev);
36524cdd067SKip Macy 	if (t3_prep_adapter(sc, ai, 1) < 0) {
36624cdd067SKip Macy 		error = ENODEV;
36724cdd067SKip Macy 		goto out;
36824cdd067SKip Macy 	}
36924cdd067SKip Macy 
370b6d90eb7SKip Macy 	/* Allocate the BAR for doing MSI-X.  If it succeeds, try to allocate
371b6d90eb7SKip Macy 	 * enough messages for the queue sets.  If that fails, try falling
372b6d90eb7SKip Macy 	 * back to MSI.  If that fails, then try falling back to the legacy
373b6d90eb7SKip Macy 	 * interrupt pin model.
374b6d90eb7SKip Macy 	 */
375b6d90eb7SKip Macy #ifdef MSI_SUPPORTED
376693d746cSKip Macy 
377b6d90eb7SKip Macy 	sc->msix_regs_rid = 0x20;
378b6d90eb7SKip Macy 	if ((msi_allowed >= 2) &&
379b6d90eb7SKip Macy 	    (sc->msix_regs_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY,
380b6d90eb7SKip Macy 	    &sc->msix_regs_rid, RF_ACTIVE)) != NULL) {
381b6d90eb7SKip Macy 
382d722cab4SKip Macy 		msi_needed = sc->msi_count = SGE_MSIX_COUNT;
383693d746cSKip Macy 
384d722cab4SKip Macy 		if (((error = pci_alloc_msix(dev, &sc->msi_count)) != 0) ||
385d722cab4SKip Macy 		    (sc->msi_count != msi_needed)) {
386d722cab4SKip Macy 			device_printf(dev, "msix allocation failed - msi_count = %d"
387d722cab4SKip Macy 			    " msi_needed=%d will try msi err=%d\n", sc->msi_count,
388d722cab4SKip Macy 			    msi_needed, error);
389d722cab4SKip Macy 			sc->msi_count = 0;
390b6d90eb7SKip Macy 			pci_release_msi(dev);
391b6d90eb7SKip Macy 			bus_release_resource(dev, SYS_RES_MEMORY,
392b6d90eb7SKip Macy 			    sc->msix_regs_rid, sc->msix_regs_res);
393b6d90eb7SKip Macy 			sc->msix_regs_res = NULL;
394b6d90eb7SKip Macy 		} else {
395b6d90eb7SKip Macy 			sc->flags |= USING_MSIX;
396b6d90eb7SKip Macy 			cxgb_intr = t3_intr_msix;
397b6d90eb7SKip Macy 		}
398b6d90eb7SKip Macy 	}
399b6d90eb7SKip Macy 
400d722cab4SKip Macy 	if ((msi_allowed >= 1) && (sc->msi_count == 0)) {
401d722cab4SKip Macy 		sc->msi_count = 1;
402d722cab4SKip Macy 		if (pci_alloc_msi(dev, &sc->msi_count)) {
403693d746cSKip Macy 			device_printf(dev, "alloc msi failed - will try INTx\n");
404d722cab4SKip Macy 			sc->msi_count = 0;
405b6d90eb7SKip Macy 			pci_release_msi(dev);
406b6d90eb7SKip Macy 		} else {
407b6d90eb7SKip Macy 			sc->flags |= USING_MSI;
408b6d90eb7SKip Macy 			sc->irq_rid = 1;
409b6d90eb7SKip Macy 			cxgb_intr = t3_intr_msi;
410b6d90eb7SKip Macy 		}
411b6d90eb7SKip Macy 	}
412b6d90eb7SKip Macy #endif
413d722cab4SKip Macy 	if (sc->msi_count == 0) {
414693d746cSKip Macy 		device_printf(dev, "using line interrupts\n");
415b6d90eb7SKip Macy 		sc->irq_rid = 0;
416b6d90eb7SKip Macy 		cxgb_intr = t3b_intr;
417b6d90eb7SKip Macy 	}
418b6d90eb7SKip Macy 
419b6d90eb7SKip Macy 
420b6d90eb7SKip Macy 	/* Create a private taskqueue thread for handling driver events */
421b6d90eb7SKip Macy #ifdef TASKQUEUE_CURRENT
422b6d90eb7SKip Macy 	sc->tq = taskqueue_create("cxgb_taskq", M_NOWAIT,
423b6d90eb7SKip Macy 	    taskqueue_thread_enqueue, &sc->tq);
424b6d90eb7SKip Macy #else
425b6d90eb7SKip Macy 	sc->tq = taskqueue_create_fast("cxgb_taskq", M_NOWAIT,
426b6d90eb7SKip Macy 	    taskqueue_thread_enqueue, &sc->tq);
427b6d90eb7SKip Macy #endif
428b6d90eb7SKip Macy 	if (sc->tq == NULL) {
429b6d90eb7SKip Macy 		device_printf(dev, "failed to allocate controller task queue\n");
430b6d90eb7SKip Macy 		goto out;
431b6d90eb7SKip Macy 	}
432b6d90eb7SKip Macy 
433b6d90eb7SKip Macy 	taskqueue_start_threads(&sc->tq, 1, PI_NET, "%s taskq",
434b6d90eb7SKip Macy 	    device_get_nameunit(dev));
435b6d90eb7SKip Macy 	TASK_INIT(&sc->ext_intr_task, 0, cxgb_ext_intr_handler, sc);
436b6d90eb7SKip Macy 
437b6d90eb7SKip Macy 
438b6d90eb7SKip Macy 	/* Create a periodic callout for checking adapter status */
439577e9bbeSKip Macy 	callout_init_mtx(&sc->cxgb_tick_ch, &sc->lock, CALLOUT_RETURNUNLOCKED);
440b6d90eb7SKip Macy 
441b6d90eb7SKip Macy 	if (t3_check_fw_version(sc) != 0) {
442b6d90eb7SKip Macy 		/*
443b6d90eb7SKip Macy 		 * Warn user that a firmware update will be attempted in init.
444b6d90eb7SKip Macy 		 */
445d722cab4SKip Macy 		device_printf(dev, "firmware needs to be updated to version %d.%d.%d\n",
446d722cab4SKip Macy 		    FW_VERSION_MAJOR, FW_VERSION_MINOR, FW_VERSION_MICRO);
447b6d90eb7SKip Macy 		sc->flags &= ~FW_UPTODATE;
448b6d90eb7SKip Macy 	} else {
449b6d90eb7SKip Macy 		sc->flags |= FW_UPTODATE;
450b6d90eb7SKip Macy 	}
451b6d90eb7SKip Macy 
452d722cab4SKip Macy 	if ((sc->flags & USING_MSIX) && !singleq)
453693d746cSKip Macy 		port_qsets = min((SGE_QSETS/(sc)->params.nports), mp_ncpus);
454693d746cSKip Macy 
455b6d90eb7SKip Macy 	/*
456b6d90eb7SKip Macy 	 * Create a child device for each MAC.  The ethernet attachment
457b6d90eb7SKip Macy 	 * will be done in these children.
458b6d90eb7SKip Macy 	 */
459693d746cSKip Macy 	for (i = 0; i < (sc)->params.nports; i++) {
460b6d90eb7SKip Macy 		if ((child = device_add_child(dev, "cxgb", -1)) == NULL) {
461b6d90eb7SKip Macy 			device_printf(dev, "failed to add child port\n");
462b6d90eb7SKip Macy 			error = EINVAL;
463b6d90eb7SKip Macy 			goto out;
464b6d90eb7SKip Macy 		}
465b6d90eb7SKip Macy 		sc->portdev[i] = child;
466b6d90eb7SKip Macy 		sc->port[i].adapter = sc;
467693d746cSKip Macy 		sc->port[i].nqsets = port_qsets;
468693d746cSKip Macy 		sc->port[i].first_qset = i*port_qsets;
469b6d90eb7SKip Macy 		sc->port[i].port = i;
470b6d90eb7SKip Macy 		device_set_softc(child, &sc->port[i]);
471b6d90eb7SKip Macy 	}
472b6d90eb7SKip Macy 	if ((error = bus_generic_attach(dev)) != 0)
473b6d90eb7SKip Macy 		goto out;
474b6d90eb7SKip Macy 
475d722cab4SKip Macy 	/*
476d722cab4SKip Macy 	 * XXX need to poll for link status
477d722cab4SKip Macy 	 */
478b6d90eb7SKip Macy 	sc->params.stats_update_period = 1;
479b6d90eb7SKip Macy 
480b6d90eb7SKip Macy 	/* initialize sge private state */
481b6d90eb7SKip Macy 	t3_sge_init_sw(sc);
482b6d90eb7SKip Macy 
483b6d90eb7SKip Macy 	t3_led_ready(sc);
484b6d90eb7SKip Macy 
485d722cab4SKip Macy 	cxgb_offload_init();
486d722cab4SKip Macy 	if (is_offload(sc)) {
487d722cab4SKip Macy 		setbit(&sc->registered_device_map, OFFLOAD_DEVMAP_BIT);
488d722cab4SKip Macy 		cxgb_adapter_ofld(sc);
489d722cab4SKip Macy         }
490b6d90eb7SKip Macy 	error = t3_get_fw_version(sc, &vers);
491b6d90eb7SKip Macy 	if (error)
492b6d90eb7SKip Macy 		goto out;
493b6d90eb7SKip Macy 
494d722cab4SKip Macy 	snprintf(&sc->fw_version[0], sizeof(sc->fw_version), "%d.%d.%d",
495d722cab4SKip Macy 	    G_FW_VERSION_MAJOR(vers), G_FW_VERSION_MINOR(vers),
496d722cab4SKip Macy 	    G_FW_VERSION_MICRO(vers));
497b6d90eb7SKip Macy 
498b6d90eb7SKip Macy 	t3_add_sysctls(sc);
499b6d90eb7SKip Macy out:
500b6d90eb7SKip Macy 	if (error)
501b6d90eb7SKip Macy 		cxgb_free(sc);
502b6d90eb7SKip Macy 
503b6d90eb7SKip Macy 	return (error);
504b6d90eb7SKip Macy }
505b6d90eb7SKip Macy 
506b6d90eb7SKip Macy static int
507b6d90eb7SKip Macy cxgb_controller_detach(device_t dev)
508b6d90eb7SKip Macy {
509b6d90eb7SKip Macy 	struct adapter *sc;
510b6d90eb7SKip Macy 
511b6d90eb7SKip Macy 	sc = device_get_softc(dev);
512b6d90eb7SKip Macy 
513b6d90eb7SKip Macy 	cxgb_free(sc);
514b6d90eb7SKip Macy 
515b6d90eb7SKip Macy 	return (0);
516b6d90eb7SKip Macy }
517b6d90eb7SKip Macy 
518b6d90eb7SKip Macy static void
519b6d90eb7SKip Macy cxgb_free(struct adapter *sc)
520b6d90eb7SKip Macy {
521b6d90eb7SKip Macy 	int i;
522b6d90eb7SKip Macy 
523d722cab4SKip Macy 	cxgb_down(sc);
524d722cab4SKip Macy 
525d722cab4SKip Macy #ifdef MSI_SUPPORTED
526d722cab4SKip Macy 	if (sc->flags & (USING_MSI | USING_MSIX)) {
527d722cab4SKip Macy 		device_printf(sc->dev, "releasing msi message(s)\n");
528d722cab4SKip Macy 		pci_release_msi(sc->dev);
529d722cab4SKip Macy 	} else {
530d722cab4SKip Macy 		device_printf(sc->dev, "no msi message to release\n");
531d722cab4SKip Macy 	}
532d722cab4SKip Macy #endif
533d722cab4SKip Macy 	if (sc->msix_regs_res != NULL) {
534d722cab4SKip Macy 		bus_release_resource(sc->dev, SYS_RES_MEMORY, sc->msix_regs_rid,
535d722cab4SKip Macy 		    sc->msix_regs_res);
536d722cab4SKip Macy 	}
537d722cab4SKip Macy 
53851580731SKip Macy 	/*
53951580731SKip Macy 	 * XXX need to drain the ifq by hand until
54051580731SKip Macy 	 * it is taught about mbuf iovecs
54151580731SKip Macy 	 */
542693d746cSKip Macy 	callout_drain(&sc->cxgb_tick_ch);
543b6d90eb7SKip Macy 
544b6d90eb7SKip Macy 	t3_sge_deinit_sw(sc);
545b6d90eb7SKip Macy 
546b6d90eb7SKip Macy 	if (sc->tq != NULL) {
547b6d90eb7SKip Macy 		taskqueue_drain(sc->tq, &sc->ext_intr_task);
548b6d90eb7SKip Macy 		taskqueue_free(sc->tq);
549b6d90eb7SKip Macy 	}
550b6d90eb7SKip Macy 
551693d746cSKip Macy 	for (i = 0; i < (sc)->params.nports; ++i) {
552693d746cSKip Macy 		if (sc->portdev[i] != NULL)
553693d746cSKip Macy 			device_delete_child(sc->dev, sc->portdev[i]);
554693d746cSKip Macy 	}
555b6d90eb7SKip Macy 
556b6d90eb7SKip Macy 	bus_generic_detach(sc->dev);
557b6d90eb7SKip Macy 
558d722cab4SKip Macy 	if (is_offload(sc)) {
559d722cab4SKip Macy 		cxgb_adapter_unofld(sc);
560d722cab4SKip Macy 		if (isset(&sc->open_device_map,	OFFLOAD_DEVMAP_BIT))
561d722cab4SKip Macy 			offload_close(&sc->tdev);
562d722cab4SKip Macy 	}
563b6d90eb7SKip Macy 	t3_free_sge_resources(sc);
564b6d90eb7SKip Macy 	t3_sge_free(sc);
565b6d90eb7SKip Macy 
566b6d90eb7SKip Macy 	if (sc->regs_res != NULL)
567b6d90eb7SKip Macy 		bus_release_resource(sc->dev, SYS_RES_MEMORY, sc->regs_rid,
568b6d90eb7SKip Macy 		    sc->regs_res);
569b6d90eb7SKip Macy 
570b6d90eb7SKip Macy 	mtx_destroy(&sc->mdio_lock);
571b6d90eb7SKip Macy 	mtx_destroy(&sc->sge.reg_lock);
572b6d90eb7SKip Macy 	mtx_destroy(&sc->lock);
573b6d90eb7SKip Macy 
574b6d90eb7SKip Macy 	return;
575b6d90eb7SKip Macy }
576b6d90eb7SKip Macy 
577b6d90eb7SKip Macy /**
578b6d90eb7SKip Macy  *	setup_sge_qsets - configure SGE Tx/Rx/response queues
579b6d90eb7SKip Macy  *	@sc: the controller softc
580b6d90eb7SKip Macy  *
581b6d90eb7SKip Macy  *	Determines how many sets of SGE queues to use and initializes them.
582b6d90eb7SKip Macy  *	We support multiple queue sets per port if we have MSI-X, otherwise
583b6d90eb7SKip Macy  *	just one queue set per port.
584b6d90eb7SKip Macy  */
585b6d90eb7SKip Macy static int
586b6d90eb7SKip Macy setup_sge_qsets(adapter_t *sc)
587b6d90eb7SKip Macy {
588b6d90eb7SKip Macy 	int i, j, err, irq_idx, qset_idx;
589d722cab4SKip Macy 	u_int ntxq = SGE_TXQ_PER_SET;
590b6d90eb7SKip Macy 
591b6d90eb7SKip Macy 	if ((err = t3_sge_alloc(sc)) != 0) {
592693d746cSKip Macy 		device_printf(sc->dev, "t3_sge_alloc returned %d\n", err);
593b6d90eb7SKip Macy 		return (err);
594b6d90eb7SKip Macy 	}
595b6d90eb7SKip Macy 
596b6d90eb7SKip Macy 	if (sc->params.rev > 0 && !(sc->flags & USING_MSI))
597b6d90eb7SKip Macy 		irq_idx = -1;
598b6d90eb7SKip Macy 	else
599b6d90eb7SKip Macy 		irq_idx = 0;
600b6d90eb7SKip Macy 
601b6d90eb7SKip Macy 	for (qset_idx = 0, i = 0; i < (sc)->params.nports; ++i) {
602b6d90eb7SKip Macy 		struct port_info *pi = &sc->port[i];
603b6d90eb7SKip Macy 
604b6d90eb7SKip Macy 		for (j = 0; j < pi->nqsets; ++j, ++qset_idx) {
605693d746cSKip Macy 			err = t3_sge_alloc_qset(sc, qset_idx, (sc)->params.nports,
606b6d90eb7SKip Macy 			    (sc->flags & USING_MSIX) ? qset_idx + 1 : irq_idx,
607b6d90eb7SKip Macy 			    &sc->params.sge.qset[qset_idx], ntxq, pi);
608b6d90eb7SKip Macy 			if (err) {
609b6d90eb7SKip Macy 				t3_free_sge_resources(sc);
610693d746cSKip Macy 				device_printf(sc->dev, "t3_sge_alloc_qset failed with %d\n", err);
611b6d90eb7SKip Macy 				return (err);
612b6d90eb7SKip Macy 			}
613b6d90eb7SKip Macy 		}
614b6d90eb7SKip Macy 	}
615b6d90eb7SKip Macy 
616b6d90eb7SKip Macy 	return (0);
617b6d90eb7SKip Macy }
618b6d90eb7SKip Macy 
619b6d90eb7SKip Macy static int
620b6d90eb7SKip Macy cxgb_setup_msix(adapter_t *sc, int msix_count)
621b6d90eb7SKip Macy {
622b6d90eb7SKip Macy 	int i, j, k, nqsets, rid;
623b6d90eb7SKip Macy 
624b6d90eb7SKip Macy 	/* The first message indicates link changes and error conditions */
625b6d90eb7SKip Macy 	sc->irq_rid = 1;
626b6d90eb7SKip Macy 	if ((sc->irq_res = bus_alloc_resource_any(sc->dev, SYS_RES_IRQ,
627b6d90eb7SKip Macy 	   &sc->irq_rid, RF_SHAREABLE | RF_ACTIVE)) == NULL) {
628b6d90eb7SKip Macy 		device_printf(sc->dev, "Cannot allocate msix interrupt\n");
629b6d90eb7SKip Macy 		return (EINVAL);
630b6d90eb7SKip Macy 	}
631693d746cSKip Macy 
632b6d90eb7SKip Macy 	if (bus_setup_intr(sc->dev, sc->irq_res, INTR_MPSAFE|INTR_TYPE_NET,
633b6d90eb7SKip Macy #ifdef INTR_FILTERS
634b6d90eb7SKip Macy 			NULL,
635b6d90eb7SKip Macy #endif
636b6d90eb7SKip Macy 		cxgb_async_intr, sc, &sc->intr_tag)) {
637b6d90eb7SKip Macy 		device_printf(sc->dev, "Cannot set up interrupt\n");
638b6d90eb7SKip Macy 		return (EINVAL);
639b6d90eb7SKip Macy 	}
640b6d90eb7SKip Macy 	for (i = 0, k = 0; i < (sc)->params.nports; ++i) {
641b6d90eb7SKip Macy 		nqsets = sc->port[i].nqsets;
642b6d90eb7SKip Macy 		for (j = 0; j < nqsets; ++j, k++) {
643b6d90eb7SKip Macy 			struct sge_qset *qs = &sc->sge.qs[k];
644b6d90eb7SKip Macy 
645b6d90eb7SKip Macy 			rid = k + 2;
646b6d90eb7SKip Macy 			if (cxgb_debug)
647b6d90eb7SKip Macy 				printf("rid=%d ", rid);
648b6d90eb7SKip Macy 			if ((sc->msix_irq_res[k] = bus_alloc_resource_any(
649b6d90eb7SKip Macy 			    sc->dev, SYS_RES_IRQ, &rid,
650b6d90eb7SKip Macy 			    RF_SHAREABLE | RF_ACTIVE)) == NULL) {
651b6d90eb7SKip Macy 				device_printf(sc->dev, "Cannot allocate "
652b6d90eb7SKip Macy 				    "interrupt for message %d\n", rid);
653b6d90eb7SKip Macy 				return (EINVAL);
654b6d90eb7SKip Macy 			}
655b6d90eb7SKip Macy 			sc->msix_irq_rid[k] = rid;
656b6d90eb7SKip Macy 			if (bus_setup_intr(sc->dev, sc->msix_irq_res[j],
657b6d90eb7SKip Macy 			    INTR_MPSAFE|INTR_TYPE_NET,
658b6d90eb7SKip Macy #ifdef INTR_FILTERS
659b6d90eb7SKip Macy 			NULL,
660b6d90eb7SKip Macy #endif
661b6d90eb7SKip Macy 				t3_intr_msix, qs, &sc->msix_intr_tag[k])) {
662b6d90eb7SKip Macy 				device_printf(sc->dev, "Cannot set up "
663b6d90eb7SKip Macy 				    "interrupt for message %d\n", rid);
664b6d90eb7SKip Macy 				return (EINVAL);
665b6d90eb7SKip Macy 			}
666b6d90eb7SKip Macy 		}
667b6d90eb7SKip Macy 	}
668693d746cSKip Macy 
669693d746cSKip Macy 
670b6d90eb7SKip Macy 	return (0);
671b6d90eb7SKip Macy }
672b6d90eb7SKip Macy 
673b6d90eb7SKip Macy static int
674b6d90eb7SKip Macy cxgb_port_probe(device_t dev)
675b6d90eb7SKip Macy {
676b6d90eb7SKip Macy 	struct port_info *p;
677b6d90eb7SKip Macy 	char buf[80];
678b6d90eb7SKip Macy 
679b6d90eb7SKip Macy 	p = device_get_softc(dev);
680b6d90eb7SKip Macy 
681b6d90eb7SKip Macy 	snprintf(buf, sizeof(buf), "Port %d %s", p->port, p->port_type->desc);
682b6d90eb7SKip Macy 	device_set_desc_copy(dev, buf);
683b6d90eb7SKip Macy 	return (0);
684b6d90eb7SKip Macy }
685b6d90eb7SKip Macy 
686b6d90eb7SKip Macy 
687b6d90eb7SKip Macy static int
688b6d90eb7SKip Macy cxgb_makedev(struct port_info *pi)
689b6d90eb7SKip Macy {
690b6d90eb7SKip Macy 	struct cdevsw *cxgb_cdevsw;
691b6d90eb7SKip Macy 
692b6d90eb7SKip Macy 	if ((cxgb_cdevsw = malloc(sizeof(struct cdevsw), M_DEVBUF, M_NOWAIT|M_ZERO)) == NULL)
693b6d90eb7SKip Macy 		return (ENOMEM);
694b6d90eb7SKip Macy 
695b6d90eb7SKip Macy 	cxgb_cdevsw->d_version = D_VERSION;
696b6d90eb7SKip Macy 	cxgb_cdevsw->d_name = strdup(pi->ifp->if_xname, M_DEVBUF);
697b6d90eb7SKip Macy 	cxgb_cdevsw->d_ioctl = cxgb_extension_ioctl;
698b6d90eb7SKip Macy 
699b6d90eb7SKip Macy 	pi->port_cdev = make_dev(cxgb_cdevsw, 0, UID_ROOT, GID_WHEEL, 0600,
700b6d90eb7SKip Macy 	    pi->ifp->if_xname);
701b6d90eb7SKip Macy 
702b6d90eb7SKip Macy 	if (pi->port_cdev == NULL)
703b6d90eb7SKip Macy 		return (ENOMEM);
704b6d90eb7SKip Macy 
705b6d90eb7SKip Macy 	pi->port_cdev->si_drv1 = (void *)pi;
706b6d90eb7SKip Macy 
707b6d90eb7SKip Macy 	return (0);
708b6d90eb7SKip Macy }
709b6d90eb7SKip Macy 
710b6d90eb7SKip Macy 
711b6d90eb7SKip Macy #ifdef TSO_SUPPORTED
712b6d90eb7SKip Macy #define CXGB_CAP (IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU | IFCAP_HWCSUM | IFCAP_VLAN_HWCSUM | IFCAP_TSO | IFCAP_JUMBO_MTU)
713b6d90eb7SKip Macy /* Don't enable TSO6 yet */
714b6d90eb7SKip Macy #define CXGB_CAP_ENABLE (IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU | IFCAP_HWCSUM | IFCAP_VLAN_HWCSUM | IFCAP_TSO4 | IFCAP_JUMBO_MTU)
715b6d90eb7SKip Macy #else
716b6d90eb7SKip Macy #define CXGB_CAP (IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU | IFCAP_HWCSUM | IFCAP_JUMBO_MTU)
717b6d90eb7SKip Macy /* Don't enable TSO6 yet */
718b6d90eb7SKip Macy #define CXGB_CAP_ENABLE (IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU | IFCAP_HWCSUM |  IFCAP_JUMBO_MTU)
719b6d90eb7SKip Macy #define IFCAP_TSO4 0x0
720b6d90eb7SKip Macy #define CSUM_TSO   0x0
721b6d90eb7SKip Macy #endif
722b6d90eb7SKip Macy 
723b6d90eb7SKip Macy 
724b6d90eb7SKip Macy static int
725b6d90eb7SKip Macy cxgb_port_attach(device_t dev)
726b6d90eb7SKip Macy {
727b6d90eb7SKip Macy 	struct port_info *p;
728b6d90eb7SKip Macy 	struct ifnet *ifp;
729b6d90eb7SKip Macy 	int media_flags;
730b6d90eb7SKip Macy 	int err;
731b6d90eb7SKip Macy 	char buf[64];
732b6d90eb7SKip Macy 
733b6d90eb7SKip Macy 	p = device_get_softc(dev);
734b6d90eb7SKip Macy 
735b6d90eb7SKip Macy 	snprintf(buf, sizeof(buf), "cxgb port %d", p->port);
736b6d90eb7SKip Macy 	mtx_init(&p->lock, buf, 0, MTX_DEF);
737b6d90eb7SKip Macy 
738b6d90eb7SKip Macy 	/* Allocate an ifnet object and set it up */
739b6d90eb7SKip Macy 	ifp = p->ifp = if_alloc(IFT_ETHER);
740b6d90eb7SKip Macy 	if (ifp == NULL) {
741b6d90eb7SKip Macy 		device_printf(dev, "Cannot allocate ifnet\n");
742b6d90eb7SKip Macy 		return (ENOMEM);
743b6d90eb7SKip Macy 	}
744b6d90eb7SKip Macy 
745b6d90eb7SKip Macy 	/*
746b6d90eb7SKip Macy 	 * Note that there is currently no watchdog timer.
747b6d90eb7SKip Macy 	 */
748b6d90eb7SKip Macy 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
749b6d90eb7SKip Macy 	ifp->if_init = cxgb_init;
750b6d90eb7SKip Macy 	ifp->if_softc = p;
751b6d90eb7SKip Macy 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
752b6d90eb7SKip Macy 	ifp->if_ioctl = cxgb_ioctl;
753b6d90eb7SKip Macy 	ifp->if_start = cxgb_start;
754b6d90eb7SKip Macy 	ifp->if_timer = 0;	/* Disable ifnet watchdog */
755b6d90eb7SKip Macy 	ifp->if_watchdog = NULL;
756b6d90eb7SKip Macy 
757b6d90eb7SKip Macy 	ifp->if_snd.ifq_drv_maxlen = TX_ETH_Q_SIZE;
758b6d90eb7SKip Macy 	IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen);
759b6d90eb7SKip Macy 	IFQ_SET_READY(&ifp->if_snd);
760b6d90eb7SKip Macy 
761b6d90eb7SKip Macy 	ifp->if_hwassist = ifp->if_capabilities = ifp->if_capenable = 0;
762b6d90eb7SKip Macy 	ifp->if_capabilities |= CXGB_CAP;
763b6d90eb7SKip Macy 	ifp->if_capenable |= CXGB_CAP_ENABLE;
764b6d90eb7SKip Macy 	ifp->if_hwassist |= (CSUM_TCP | CSUM_UDP | CSUM_IP | CSUM_TSO);
765b6d90eb7SKip Macy 	ifp->if_baudrate = 100000000;
766b6d90eb7SKip Macy 
767b6d90eb7SKip Macy 	ether_ifattach(ifp, p->hw_addr);
768b6d90eb7SKip Macy #ifdef DEFAULT_JUMBO
769b6d90eb7SKip Macy 	ifp->if_mtu = 9000;
770b6d90eb7SKip Macy #endif
771b6d90eb7SKip Macy 	if ((err = cxgb_makedev(p)) != 0) {
772b6d90eb7SKip Macy 		printf("makedev failed %d\n", err);
773b6d90eb7SKip Macy 		return (err);
774b6d90eb7SKip Macy 	}
775b6d90eb7SKip Macy 	ifmedia_init(&p->media, IFM_IMASK, cxgb_media_change,
776b6d90eb7SKip Macy 	    cxgb_media_status);
777b6d90eb7SKip Macy 
778b6d90eb7SKip Macy 	if (!strcmp(p->port_type->desc, "10GBASE-CX4"))
779b6d90eb7SKip Macy 	        media_flags = IFM_ETHER | IFM_10G_CX4;
780b6d90eb7SKip Macy 	else if (!strcmp(p->port_type->desc, "10GBASE-SR"))
781b6d90eb7SKip Macy 	        media_flags = IFM_ETHER | IFM_10G_SR;
782b6d90eb7SKip Macy 	else if (!strcmp(p->port_type->desc, "10GBASE-XR"))
783b6d90eb7SKip Macy 	        media_flags = IFM_ETHER | IFM_10G_LR;
784b6d90eb7SKip Macy 	else {
785b6d90eb7SKip Macy 	        printf("unsupported media type %s\n", p->port_type->desc);
786b6d90eb7SKip Macy 		return (ENXIO);
787b6d90eb7SKip Macy 	}
788b6d90eb7SKip Macy 
789b6d90eb7SKip Macy 	ifmedia_add(&p->media, media_flags, 0, NULL);
790b6d90eb7SKip Macy 	ifmedia_add(&p->media, IFM_ETHER | IFM_AUTO, 0, NULL);
791b6d90eb7SKip Macy 	ifmedia_set(&p->media, media_flags);
792b6d90eb7SKip Macy 
793b6d90eb7SKip Macy 	snprintf(buf, sizeof(buf), "cxgb_port_taskq%d", p->port);
794b6d90eb7SKip Macy #ifdef TASKQUEUE_CURRENT
795b6d90eb7SKip Macy 	/* Create a port for handling TX without starvation */
796b6d90eb7SKip Macy 	p->tq = taskqueue_create(buf, M_NOWAIT,
797b6d90eb7SKip Macy 	    taskqueue_thread_enqueue, &p->tq);
798b6d90eb7SKip Macy #else
799b6d90eb7SKip Macy 	/* Create a port for handling TX without starvation */
800b6d90eb7SKip Macy 	p->tq = taskqueue_create_fast(buf, M_NOWAIT,
801b6d90eb7SKip Macy 	    taskqueue_thread_enqueue, &p->tq);
802b6d90eb7SKip Macy #endif
803b6d90eb7SKip Macy 
804b6d90eb7SKip Macy 
805b6d90eb7SKip Macy 	if (p->tq == NULL) {
806b6d90eb7SKip Macy 		device_printf(dev, "failed to allocate port task queue\n");
807b6d90eb7SKip Macy 		return (ENOMEM);
808b6d90eb7SKip Macy 	}
809b6d90eb7SKip Macy 	taskqueue_start_threads(&p->tq, 1, PI_NET, "%s taskq",
810b6d90eb7SKip Macy 	    device_get_nameunit(dev));
811b6d90eb7SKip Macy 	TASK_INIT(&p->start_task, 0, cxgb_start_proc, ifp);
812b6d90eb7SKip Macy 
813b6d90eb7SKip Macy 
814b6d90eb7SKip Macy 	return (0);
815b6d90eb7SKip Macy }
816b6d90eb7SKip Macy 
817b6d90eb7SKip Macy static int
818b6d90eb7SKip Macy cxgb_port_detach(device_t dev)
819b6d90eb7SKip Macy {
820b6d90eb7SKip Macy 	struct port_info *p;
821b6d90eb7SKip Macy 
822b6d90eb7SKip Macy 	p = device_get_softc(dev);
823d722cab4SKip Macy 
824d722cab4SKip Macy 	PORT_LOCK(p);
825d722cab4SKip Macy 	cxgb_stop_locked(p);
826d722cab4SKip Macy 	PORT_UNLOCK(p);
827d722cab4SKip Macy 
828b6d90eb7SKip Macy 	mtx_destroy(&p->lock);
829b6d90eb7SKip Macy 	if (p->tq != NULL) {
830b6d90eb7SKip Macy 		taskqueue_drain(p->tq, &p->start_task);
831b6d90eb7SKip Macy 		taskqueue_free(p->tq);
832b6d90eb7SKip Macy 		p->tq = NULL;
833b6d90eb7SKip Macy 	}
834b6d90eb7SKip Macy 
835b6d90eb7SKip Macy 	ether_ifdetach(p->ifp);
836b6d90eb7SKip Macy 	if_free(p->ifp);
837b6d90eb7SKip Macy 
838b6d90eb7SKip Macy 	destroy_dev(p->port_cdev);
839b6d90eb7SKip Macy 
840b6d90eb7SKip Macy 
841b6d90eb7SKip Macy 	return (0);
842b6d90eb7SKip Macy }
843b6d90eb7SKip Macy 
844b6d90eb7SKip Macy void
845b6d90eb7SKip Macy t3_fatal_err(struct adapter *sc)
846b6d90eb7SKip Macy {
847b6d90eb7SKip Macy 	u_int fw_status[4];
848b6d90eb7SKip Macy 
849b6d90eb7SKip Macy 	device_printf(sc->dev,"encountered fatal error, operation suspended\n");
850b6d90eb7SKip Macy 	if (!t3_cim_ctl_blk_read(sc, 0xa0, 4, fw_status))
851b6d90eb7SKip Macy 		device_printf(sc->dev, "FW_ status: 0x%x, 0x%x, 0x%x, 0x%x\n",
852b6d90eb7SKip Macy 		    fw_status[0], fw_status[1], fw_status[2], fw_status[3]);
853b6d90eb7SKip Macy }
854b6d90eb7SKip Macy 
855b6d90eb7SKip Macy int
856b6d90eb7SKip Macy t3_os_find_pci_capability(adapter_t *sc, int cap)
857b6d90eb7SKip Macy {
858b6d90eb7SKip Macy 	device_t dev;
859b6d90eb7SKip Macy 	struct pci_devinfo *dinfo;
860b6d90eb7SKip Macy 	pcicfgregs *cfg;
861b6d90eb7SKip Macy 	uint32_t status;
862b6d90eb7SKip Macy 	uint8_t ptr;
863b6d90eb7SKip Macy 
864b6d90eb7SKip Macy 	dev = sc->dev;
865b6d90eb7SKip Macy 	dinfo = device_get_ivars(dev);
866b6d90eb7SKip Macy 	cfg = &dinfo->cfg;
867b6d90eb7SKip Macy 
868b6d90eb7SKip Macy 	status = pci_read_config(dev, PCIR_STATUS, 2);
869b6d90eb7SKip Macy 	if (!(status & PCIM_STATUS_CAPPRESENT))
870b6d90eb7SKip Macy 		return (0);
871b6d90eb7SKip Macy 
872b6d90eb7SKip Macy 	switch (cfg->hdrtype & PCIM_HDRTYPE) {
873b6d90eb7SKip Macy 	case 0:
874b6d90eb7SKip Macy 	case 1:
875b6d90eb7SKip Macy 		ptr = PCIR_CAP_PTR;
876b6d90eb7SKip Macy 		break;
877b6d90eb7SKip Macy 	case 2:
878b6d90eb7SKip Macy 		ptr = PCIR_CAP_PTR_2;
879b6d90eb7SKip Macy 		break;
880b6d90eb7SKip Macy 	default:
881b6d90eb7SKip Macy 		return (0);
882b6d90eb7SKip Macy 		break;
883b6d90eb7SKip Macy 	}
884b6d90eb7SKip Macy 	ptr = pci_read_config(dev, ptr, 1);
885b6d90eb7SKip Macy 
886b6d90eb7SKip Macy 	while (ptr != 0) {
887b6d90eb7SKip Macy 		if (pci_read_config(dev, ptr + PCICAP_ID, 1) == cap)
888b6d90eb7SKip Macy 			return (ptr);
889b6d90eb7SKip Macy 		ptr = pci_read_config(dev, ptr + PCICAP_NEXTPTR, 1);
890b6d90eb7SKip Macy 	}
891b6d90eb7SKip Macy 
892b6d90eb7SKip Macy 	return (0);
893b6d90eb7SKip Macy }
894b6d90eb7SKip Macy 
895b6d90eb7SKip Macy int
896b6d90eb7SKip Macy t3_os_pci_save_state(struct adapter *sc)
897b6d90eb7SKip Macy {
898b6d90eb7SKip Macy 	device_t dev;
899b6d90eb7SKip Macy 	struct pci_devinfo *dinfo;
900b6d90eb7SKip Macy 
901b6d90eb7SKip Macy 	dev = sc->dev;
902b6d90eb7SKip Macy 	dinfo = device_get_ivars(dev);
903b6d90eb7SKip Macy 
904b6d90eb7SKip Macy 	pci_cfg_save(dev, dinfo, 0);
905b6d90eb7SKip Macy 	return (0);
906b6d90eb7SKip Macy }
907b6d90eb7SKip Macy 
908b6d90eb7SKip Macy int
909b6d90eb7SKip Macy t3_os_pci_restore_state(struct adapter *sc)
910b6d90eb7SKip Macy {
911b6d90eb7SKip Macy 	device_t dev;
912b6d90eb7SKip Macy 	struct pci_devinfo *dinfo;
913b6d90eb7SKip Macy 
914b6d90eb7SKip Macy 	dev = sc->dev;
915b6d90eb7SKip Macy 	dinfo = device_get_ivars(dev);
916b6d90eb7SKip Macy 
917b6d90eb7SKip Macy 	pci_cfg_restore(dev, dinfo);
918b6d90eb7SKip Macy 	return (0);
919b6d90eb7SKip Macy }
920b6d90eb7SKip Macy 
921b6d90eb7SKip Macy /**
922b6d90eb7SKip Macy  *	t3_os_link_changed - handle link status changes
923b6d90eb7SKip Macy  *	@adapter: the adapter associated with the link change
924b6d90eb7SKip Macy  *	@port_id: the port index whose limk status has changed
925b6d90eb7SKip Macy  *	@link_stat: the new status of the link
926b6d90eb7SKip Macy  *	@speed: the new speed setting
927b6d90eb7SKip Macy  *	@duplex: the new duplex setting
928b6d90eb7SKip Macy  *	@fc: the new flow-control setting
929b6d90eb7SKip Macy  *
930b6d90eb7SKip Macy  *	This is the OS-dependent handler for link status changes.  The OS
931b6d90eb7SKip Macy  *	neutral handler takes care of most of the processing for these events,
932b6d90eb7SKip Macy  *	then calls this handler for any OS-specific processing.
933b6d90eb7SKip Macy  */
934b6d90eb7SKip Macy void
935b6d90eb7SKip Macy t3_os_link_changed(adapter_t *adapter, int port_id, int link_status, int speed,
936b6d90eb7SKip Macy      int duplex, int fc)
937b6d90eb7SKip Macy {
938b6d90eb7SKip Macy 	struct port_info *pi = &adapter->port[port_id];
939d722cab4SKip Macy 	struct cmac *mac = &adapter->port[port_id].mac;
940b6d90eb7SKip Macy 
941b6d90eb7SKip Macy 	if ((pi->ifp->if_flags & IFF_UP) == 0)
942b6d90eb7SKip Macy 		return;
943b6d90eb7SKip Macy 
944d722cab4SKip Macy 	if (link_status) {
945d722cab4SKip Macy 		t3_mac_enable(mac, MAC_DIRECTION_RX);
946b6d90eb7SKip Macy 		if_link_state_change(pi->ifp, LINK_STATE_UP);
947d722cab4SKip Macy 	} else {
948b6d90eb7SKip Macy 		if_link_state_change(pi->ifp, LINK_STATE_DOWN);
949d722cab4SKip Macy 		pi->phy.ops->power_down(&pi->phy, 1);
950d722cab4SKip Macy 		t3_mac_disable(mac, MAC_DIRECTION_RX);
951d722cab4SKip Macy 		t3_link_start(&pi->phy, mac, &pi->link_config);
952d722cab4SKip Macy 	}
953b6d90eb7SKip Macy }
954b6d90eb7SKip Macy 
955b6d90eb7SKip Macy 
956b6d90eb7SKip Macy /*
957b6d90eb7SKip Macy  * Interrupt-context handler for external (PHY) interrupts.
958b6d90eb7SKip Macy  */
959b6d90eb7SKip Macy void
960b6d90eb7SKip Macy t3_os_ext_intr_handler(adapter_t *sc)
961b6d90eb7SKip Macy {
962b6d90eb7SKip Macy 	if (cxgb_debug)
963b6d90eb7SKip Macy 		printf("t3_os_ext_intr_handler\n");
964b6d90eb7SKip Macy 	/*
965b6d90eb7SKip Macy 	 * Schedule a task to handle external interrupts as they may be slow
966b6d90eb7SKip Macy 	 * and we use a mutex to protect MDIO registers.  We disable PHY
967b6d90eb7SKip Macy 	 * interrupts in the meantime and let the task reenable them when
968b6d90eb7SKip Macy 	 * it's done.
969b6d90eb7SKip Macy 	 */
970d722cab4SKip Macy 	ADAPTER_LOCK(sc);
971b6d90eb7SKip Macy 	if (sc->slow_intr_mask) {
972b6d90eb7SKip Macy 		sc->slow_intr_mask &= ~F_T3DBG;
973b6d90eb7SKip Macy 		t3_write_reg(sc, A_PL_INT_ENABLE0, sc->slow_intr_mask);
974b6d90eb7SKip Macy 		taskqueue_enqueue(sc->tq, &sc->ext_intr_task);
975b6d90eb7SKip Macy 	}
976d722cab4SKip Macy 	ADAPTER_UNLOCK(sc);
977b6d90eb7SKip Macy }
978b6d90eb7SKip Macy 
979b6d90eb7SKip Macy void
980b6d90eb7SKip Macy t3_os_set_hw_addr(adapter_t *adapter, int port_idx, u8 hw_addr[])
981b6d90eb7SKip Macy {
982b6d90eb7SKip Macy 
983b6d90eb7SKip Macy 	/*
984b6d90eb7SKip Macy 	 * The ifnet might not be allocated before this gets called,
985b6d90eb7SKip Macy 	 * as this is called early on in attach by t3_prep_adapter
986b6d90eb7SKip Macy 	 * save the address off in the port structure
987b6d90eb7SKip Macy 	 */
988b6d90eb7SKip Macy 	if (cxgb_debug)
989b6d90eb7SKip Macy 		printf("set_hw_addr on idx %d addr %6D\n", port_idx, hw_addr, ":");
990b6d90eb7SKip Macy 	bcopy(hw_addr, adapter->port[port_idx].hw_addr, ETHER_ADDR_LEN);
991b6d90eb7SKip Macy }
992b6d90eb7SKip Macy 
993b6d90eb7SKip Macy /**
994b6d90eb7SKip Macy  *	link_start - enable a port
995b6d90eb7SKip Macy  *	@p: the port to enable
996b6d90eb7SKip Macy  *
997b6d90eb7SKip Macy  *	Performs the MAC and PHY actions needed to enable a port.
998b6d90eb7SKip Macy  */
999b6d90eb7SKip Macy static void
1000b6d90eb7SKip Macy cxgb_link_start(struct port_info *p)
1001b6d90eb7SKip Macy {
1002b6d90eb7SKip Macy 	struct ifnet *ifp;
1003b6d90eb7SKip Macy 	struct t3_rx_mode rm;
1004b6d90eb7SKip Macy 	struct cmac *mac = &p->mac;
1005b6d90eb7SKip Macy 
1006b6d90eb7SKip Macy 	ifp = p->ifp;
1007b6d90eb7SKip Macy 
1008b6d90eb7SKip Macy 	t3_init_rx_mode(&rm, p);
1009b6d90eb7SKip Macy 	t3_mac_reset(mac);
101023ed7b51SKip Macy 	t3_mac_set_mtu(mac, ifp->if_mtu + ETHER_HDR_LEN);
1011b6d90eb7SKip Macy 	t3_mac_set_address(mac, 0, p->hw_addr);
1012b6d90eb7SKip Macy 	t3_mac_set_rx_mode(mac, &rm);
1013b6d90eb7SKip Macy 	t3_link_start(&p->phy, mac, &p->link_config);
1014b6d90eb7SKip Macy 	t3_mac_enable(mac, MAC_DIRECTION_RX | MAC_DIRECTION_TX);
1015b6d90eb7SKip Macy }
1016b6d90eb7SKip Macy 
1017b6d90eb7SKip Macy /**
1018b6d90eb7SKip Macy  *	setup_rss - configure Receive Side Steering (per-queue connection demux)
1019b6d90eb7SKip Macy  *	@adap: the adapter
1020b6d90eb7SKip Macy  *
1021b6d90eb7SKip Macy  *	Sets up RSS to distribute packets to multiple receive queues.  We
1022b6d90eb7SKip Macy  *	configure the RSS CPU lookup table to distribute to the number of HW
1023b6d90eb7SKip Macy  *	receive queues, and the response queue lookup table to narrow that
1024b6d90eb7SKip Macy  *	down to the response queues actually configured for each port.
1025b6d90eb7SKip Macy  *	We always configure the RSS mapping for two ports since the mapping
1026b6d90eb7SKip Macy  *	table has plenty of entries.
1027b6d90eb7SKip Macy  */
1028b6d90eb7SKip Macy static void
1029b6d90eb7SKip Macy setup_rss(adapter_t *adap)
1030b6d90eb7SKip Macy {
1031b6d90eb7SKip Macy 	int i;
1032b6d90eb7SKip Macy 	u_int nq0 = adap->port[0].nqsets;
1033b6d90eb7SKip Macy 	u_int nq1 = max((u_int)adap->port[1].nqsets, 1U);
1034b6d90eb7SKip Macy 	uint8_t cpus[SGE_QSETS + 1];
1035b6d90eb7SKip Macy 	uint16_t rspq_map[RSS_TABLE_SIZE];
1036b6d90eb7SKip Macy 
1037b6d90eb7SKip Macy 	for (i = 0; i < SGE_QSETS; ++i)
1038b6d90eb7SKip Macy 		cpus[i] = i;
1039b6d90eb7SKip Macy 	cpus[SGE_QSETS] = 0xff;
1040b6d90eb7SKip Macy 
1041b6d90eb7SKip Macy 	for (i = 0; i < RSS_TABLE_SIZE / 2; ++i) {
1042b6d90eb7SKip Macy 		rspq_map[i] = i % nq0;
1043b6d90eb7SKip Macy 		rspq_map[i + RSS_TABLE_SIZE / 2] = (i % nq1) + nq0;
1044b6d90eb7SKip Macy 	}
1045b6d90eb7SKip Macy 
1046b6d90eb7SKip Macy 	t3_config_rss(adap, F_RQFEEDBACKENABLE | F_TNLLKPEN | F_TNLMAPEN |
1047b6d90eb7SKip Macy 	    F_TNLPRTEN | F_TNL2TUPEN | F_TNL4TUPEN |
1048b6d90eb7SKip Macy 	    V_RRCPLCPUSIZE(6), cpus, rspq_map);
1049b6d90eb7SKip Macy }
1050b6d90eb7SKip Macy 
1051d722cab4SKip Macy /*
1052d722cab4SKip Macy  * Sends an mbuf to an offload queue driver
1053d722cab4SKip Macy  * after dealing with any active network taps.
1054d722cab4SKip Macy  */
1055d722cab4SKip Macy static inline int
1056d722cab4SKip Macy offload_tx(struct toedev *tdev, struct mbuf *m)
1057d722cab4SKip Macy {
1058d722cab4SKip Macy 	int ret;
1059d722cab4SKip Macy 
1060d722cab4SKip Macy 	critical_enter();
1061d722cab4SKip Macy 	ret = t3_offload_tx(tdev, m);
1062d722cab4SKip Macy 	critical_exit();
1063d722cab4SKip Macy 	return ret;
1064d722cab4SKip Macy }
1065d722cab4SKip Macy 
1066d722cab4SKip Macy static int
1067d722cab4SKip Macy write_smt_entry(struct adapter *adapter, int idx)
1068d722cab4SKip Macy {
1069d722cab4SKip Macy 	struct port_info *pi = &adapter->port[idx];
1070d722cab4SKip Macy 	struct cpl_smt_write_req *req;
1071d722cab4SKip Macy 	struct mbuf *m;
1072d722cab4SKip Macy 
1073d722cab4SKip Macy 	if ((m = m_gethdr(M_NOWAIT, MT_DATA)) == NULL)
1074d722cab4SKip Macy 		return (ENOMEM);
1075d722cab4SKip Macy 
1076d722cab4SKip Macy 	req = mtod(m, struct cpl_smt_write_req *);
1077d722cab4SKip Macy 	req->wr.wr_hi = htonl(V_WR_OP(FW_WROPCODE_FORWARD));
1078d722cab4SKip Macy 	OPCODE_TID(req) = htonl(MK_OPCODE_TID(CPL_SMT_WRITE_REQ, idx));
1079d722cab4SKip Macy 	req->mtu_idx = NMTUS - 1;  /* should be 0 but there's a T3 bug */
1080d722cab4SKip Macy 	req->iff = idx;
1081d722cab4SKip Macy 	memset(req->src_mac1, 0, sizeof(req->src_mac1));
1082d722cab4SKip Macy 	memcpy(req->src_mac0, pi->hw_addr, ETHER_ADDR_LEN);
1083d722cab4SKip Macy 
1084d722cab4SKip Macy 	m_set_priority(m, 1);
1085d722cab4SKip Macy 
1086d722cab4SKip Macy 	offload_tx(&adapter->tdev, m);
1087d722cab4SKip Macy 
1088d722cab4SKip Macy 	return (0);
1089d722cab4SKip Macy }
1090d722cab4SKip Macy 
1091d722cab4SKip Macy static int
1092d722cab4SKip Macy init_smt(struct adapter *adapter)
1093d722cab4SKip Macy {
1094d722cab4SKip Macy 	int i;
1095d722cab4SKip Macy 
1096d722cab4SKip Macy 	for_each_port(adapter, i)
1097d722cab4SKip Macy 		write_smt_entry(adapter, i);
1098d722cab4SKip Macy 	return 0;
1099d722cab4SKip Macy }
1100d722cab4SKip Macy 
1101d722cab4SKip Macy static void
1102d722cab4SKip Macy init_port_mtus(adapter_t *adapter)
1103d722cab4SKip Macy {
1104d722cab4SKip Macy 	unsigned int mtus = adapter->port[0].ifp->if_mtu;
1105d722cab4SKip Macy 
1106d722cab4SKip Macy 	if (adapter->port[1].ifp)
1107d722cab4SKip Macy 		mtus |= adapter->port[1].ifp->if_mtu << 16;
1108d722cab4SKip Macy 	t3_write_reg(adapter, A_TP_MTU_PORT_TABLE, mtus);
1109d722cab4SKip Macy }
1110d722cab4SKip Macy 
1111b6d90eb7SKip Macy static void
1112b6d90eb7SKip Macy send_pktsched_cmd(struct adapter *adap, int sched, int qidx, int lo,
1113b6d90eb7SKip Macy 			      int hi, int port)
1114b6d90eb7SKip Macy {
1115b6d90eb7SKip Macy 	struct mbuf *m;
1116b6d90eb7SKip Macy 	struct mngt_pktsched_wr *req;
1117b6d90eb7SKip Macy 
1118b6d90eb7SKip Macy 	m = m_gethdr(M_NOWAIT, MT_DATA);
111920fe52b8SKip Macy 	if (m) {
1120d722cab4SKip Macy 		req = mtod(m, struct mngt_pktsched_wr *);
1121b6d90eb7SKip Macy 		req->wr_hi = htonl(V_WR_OP(FW_WROPCODE_MNGT));
1122b6d90eb7SKip Macy 		req->mngt_opcode = FW_MNGTOPCODE_PKTSCHED_SET;
1123b6d90eb7SKip Macy 		req->sched = sched;
1124b6d90eb7SKip Macy 		req->idx = qidx;
1125b6d90eb7SKip Macy 		req->min = lo;
1126b6d90eb7SKip Macy 		req->max = hi;
1127b6d90eb7SKip Macy 		req->binding = port;
1128b6d90eb7SKip Macy 		m->m_len = m->m_pkthdr.len = sizeof(*req);
1129b6d90eb7SKip Macy 		t3_mgmt_tx(adap, m);
1130b6d90eb7SKip Macy 	}
113120fe52b8SKip Macy }
1132b6d90eb7SKip Macy 
1133b6d90eb7SKip Macy static void
1134b6d90eb7SKip Macy bind_qsets(adapter_t *sc)
1135b6d90eb7SKip Macy {
1136b6d90eb7SKip Macy 	int i, j;
1137b6d90eb7SKip Macy 
11385dfb4c0bSKip Macy 	if (singleq)
11395dfb4c0bSKip Macy 		return;
11405dfb4c0bSKip Macy 
1141b6d90eb7SKip Macy 	for (i = 0; i < (sc)->params.nports; ++i) {
1142b6d90eb7SKip Macy 		const struct port_info *pi = adap2pinfo(sc, i);
1143b6d90eb7SKip Macy 
1144b6d90eb7SKip Macy 		for (j = 0; j < pi->nqsets; ++j)
1145b6d90eb7SKip Macy 			send_pktsched_cmd(sc, 1, pi->first_qset + j, -1,
1146b6d90eb7SKip Macy 					  -1, i);
1147b6d90eb7SKip Macy 	}
1148b6d90eb7SKip Macy }
1149b6d90eb7SKip Macy 
1150d722cab4SKip Macy /**
1151d722cab4SKip Macy  *	cxgb_up - enable the adapter
1152d722cab4SKip Macy  *	@adap: adapter being enabled
1153d722cab4SKip Macy  *
1154d722cab4SKip Macy  *	Called when the first port is enabled, this function performs the
1155d722cab4SKip Macy  *	actions necessary to make an adapter operational, such as completing
1156d722cab4SKip Macy  *	the initialization of HW modules, and enabling interrupts.
1157d722cab4SKip Macy  *
1158d722cab4SKip Macy  */
1159d722cab4SKip Macy static int
1160d722cab4SKip Macy cxgb_up(struct adapter *sc)
1161d722cab4SKip Macy {
1162d722cab4SKip Macy 	int err = 0;
1163d722cab4SKip Macy 
1164d722cab4SKip Macy 	if ((sc->flags & FULL_INIT_DONE) == 0) {
1165d722cab4SKip Macy 
1166d722cab4SKip Macy 		if ((sc->flags & FW_UPTODATE) == 0)
1167d722cab4SKip Macy 			err = upgrade_fw(sc);
1168d722cab4SKip Macy 
1169d722cab4SKip Macy 		if (err)
1170d722cab4SKip Macy 			goto out;
1171d722cab4SKip Macy 
1172d722cab4SKip Macy 		err = t3_init_hw(sc, 0);
1173d722cab4SKip Macy 		if (err)
1174d722cab4SKip Macy 			goto out;
1175d722cab4SKip Macy 
1176d722cab4SKip Macy 		t3_write_reg(sc, A_ULPRX_TDDP_PSZ, V_HPZ0(PAGE_SHIFT - 12));
1177d722cab4SKip Macy 
1178d722cab4SKip Macy 		err = setup_sge_qsets(sc);
1179d722cab4SKip Macy 		if (err)
1180d722cab4SKip Macy 			goto out;
1181d722cab4SKip Macy 
1182d722cab4SKip Macy 		setup_rss(sc);
1183d722cab4SKip Macy 		sc->flags |= FULL_INIT_DONE;
1184d722cab4SKip Macy 	}
1185d722cab4SKip Macy 
1186d722cab4SKip Macy 	t3_intr_clear(sc);
1187d722cab4SKip Macy 
1188d722cab4SKip Macy 	/* If it's MSI or INTx, allocate a single interrupt for everything */
1189d722cab4SKip Macy 	if ((sc->flags & USING_MSIX) == 0) {
1190d722cab4SKip Macy 		if ((sc->irq_res = bus_alloc_resource_any(sc->dev, SYS_RES_IRQ,
1191d722cab4SKip Macy 		   &sc->irq_rid, RF_SHAREABLE | RF_ACTIVE)) == NULL) {
1192d722cab4SKip Macy 			device_printf(sc->dev, "Cannot allocate interrupt rid=%d\n", sc->irq_rid);
1193d722cab4SKip Macy 			err = EINVAL;
1194d722cab4SKip Macy 			goto out;
1195d722cab4SKip Macy 		}
1196d722cab4SKip Macy 		device_printf(sc->dev, "allocated irq_res=%p\n", sc->irq_res);
1197d722cab4SKip Macy 
1198d722cab4SKip Macy 		if (bus_setup_intr(sc->dev, sc->irq_res, INTR_MPSAFE|INTR_TYPE_NET,
1199d722cab4SKip Macy #ifdef INTR_FILTERS
1200d722cab4SKip Macy 			NULL,
1201d722cab4SKip Macy #endif
1202d722cab4SKip Macy 			sc->cxgb_intr, sc, &sc->intr_tag)) {
1203d722cab4SKip Macy 			device_printf(sc->dev, "Cannot set up interrupt\n");
1204d722cab4SKip Macy 			err = EINVAL;
1205d722cab4SKip Macy 			goto irq_err;
1206d722cab4SKip Macy 		}
1207d722cab4SKip Macy 	} else {
1208d722cab4SKip Macy 		cxgb_setup_msix(sc, sc->msi_count);
1209d722cab4SKip Macy 	}
1210d722cab4SKip Macy 
1211d722cab4SKip Macy 	t3_sge_start(sc);
1212d722cab4SKip Macy 	t3_intr_enable(sc);
1213d722cab4SKip Macy 
1214d722cab4SKip Macy 	if ((sc->flags & (USING_MSIX | QUEUES_BOUND)) == USING_MSIX)
1215d722cab4SKip Macy 		bind_qsets(sc);
1216d722cab4SKip Macy 	sc->flags |= QUEUES_BOUND;
1217d722cab4SKip Macy out:
1218d722cab4SKip Macy 	return (err);
1219d722cab4SKip Macy irq_err:
1220d722cab4SKip Macy 	CH_ERR(sc, "request_irq failed, err %d\n", err);
1221d722cab4SKip Macy 	goto out;
1222d722cab4SKip Macy }
1223d722cab4SKip Macy 
1224d722cab4SKip Macy 
1225d722cab4SKip Macy /*
1226d722cab4SKip Macy  * Release resources when all the ports and offloading have been stopped.
1227d722cab4SKip Macy  */
1228d722cab4SKip Macy static void
1229d722cab4SKip Macy cxgb_down(struct adapter *sc)
1230d722cab4SKip Macy {
1231d722cab4SKip Macy 	int i;
1232d722cab4SKip Macy 
1233d722cab4SKip Macy 	t3_sge_stop(sc);
1234d722cab4SKip Macy 	t3_intr_disable(sc);
1235d722cab4SKip Macy 
1236d722cab4SKip Macy 	for (i = 0; i < SGE_QSETS; i++) {
1237d722cab4SKip Macy 		if (sc->msix_intr_tag[i] != NULL) {
1238d722cab4SKip Macy 			bus_teardown_intr(sc->dev, sc->msix_irq_res[i],
1239d722cab4SKip Macy 			    sc->msix_intr_tag[i]);
1240d722cab4SKip Macy 			sc->msix_intr_tag[i] = NULL;
1241d722cab4SKip Macy 		}
1242d722cab4SKip Macy 		if (sc->msix_irq_res[i] != NULL) {
1243d722cab4SKip Macy 			bus_release_resource(sc->dev, SYS_RES_IRQ,
1244d722cab4SKip Macy 			    sc->msix_irq_rid[i], sc->msix_irq_res[i]);
1245d722cab4SKip Macy 			sc->msix_irq_res[i] = NULL;
1246d722cab4SKip Macy 		}
1247d722cab4SKip Macy 	}
1248d722cab4SKip Macy 
1249d722cab4SKip Macy 	if (sc->intr_tag != NULL) {
1250d722cab4SKip Macy 		bus_teardown_intr(sc->dev, sc->irq_res, sc->intr_tag);
1251d722cab4SKip Macy 		sc->intr_tag = NULL;
1252d722cab4SKip Macy 	}
1253d722cab4SKip Macy 	if (sc->irq_res != NULL) {
1254d722cab4SKip Macy 		device_printf(sc->dev, "de-allocating interrupt irq_rid=%d irq_res=%p\n",
1255d722cab4SKip Macy 		    sc->irq_rid, sc->irq_res);
1256d722cab4SKip Macy 		bus_release_resource(sc->dev, SYS_RES_IRQ, sc->irq_rid,
1257d722cab4SKip Macy 		    sc->irq_res);
1258d722cab4SKip Macy 		sc->irq_res = NULL;
1259d722cab4SKip Macy 	}
1260d722cab4SKip Macy 
1261d722cab4SKip Macy 	callout_drain(&sc->sge_timer_ch);
1262d722cab4SKip Macy 	taskqueue_drain(sc->tq, &sc->slow_intr_task);
1263d722cab4SKip Macy 	taskqueue_drain(sc->tq, &sc->timer_reclaim_task);
1264d722cab4SKip Macy }
1265d722cab4SKip Macy 
1266d722cab4SKip Macy static int
1267d722cab4SKip Macy offload_open(struct port_info *pi)
1268d722cab4SKip Macy {
1269d722cab4SKip Macy 	struct adapter *adapter = pi->adapter;
1270d722cab4SKip Macy 	struct toedev *tdev = TOEDEV(pi->ifp);
1271d722cab4SKip Macy 	int adap_up = adapter->open_device_map & PORT_MASK;
1272d722cab4SKip Macy 	int err = 0;
1273d722cab4SKip Macy 
1274d722cab4SKip Macy 	if (atomic_cmpset_int(&adapter->open_device_map,
1275d722cab4SKip Macy 		(adapter->open_device_map & ~OFFLOAD_DEVMAP_BIT),
1276d722cab4SKip Macy 		(adapter->open_device_map | OFFLOAD_DEVMAP_BIT)) == 0)
1277d722cab4SKip Macy 		return (0);
1278d722cab4SKip Macy 
1279d722cab4SKip Macy 	ADAPTER_LOCK(pi->adapter);
1280d722cab4SKip Macy 	if (!adap_up)
1281d722cab4SKip Macy 		err = cxgb_up(adapter);
1282d722cab4SKip Macy 	ADAPTER_UNLOCK(pi->adapter);
1283d722cab4SKip Macy 	if (err < 0)
1284d722cab4SKip Macy 		return (err);
1285d722cab4SKip Macy 
1286d722cab4SKip Macy 	t3_tp_set_offload_mode(adapter, 1);
1287d722cab4SKip Macy 	tdev->lldev = adapter->port[0].ifp;
1288d722cab4SKip Macy 	err = cxgb_offload_activate(adapter);
1289d722cab4SKip Macy 	if (err)
1290d722cab4SKip Macy 		goto out;
1291d722cab4SKip Macy 
1292d722cab4SKip Macy 	init_port_mtus(adapter);
1293d722cab4SKip Macy 	t3_load_mtus(adapter, adapter->params.mtus, adapter->params.a_wnd,
1294d722cab4SKip Macy 		     adapter->params.b_wnd,
1295d722cab4SKip Macy 		     adapter->params.rev == 0 ?
1296d722cab4SKip Macy 		       adapter->port[0].ifp->if_mtu : 0xffff);
1297d722cab4SKip Macy 	init_smt(adapter);
1298d722cab4SKip Macy 
1299d722cab4SKip Macy 	/* Call back all registered clients */
1300d722cab4SKip Macy 	cxgb_add_clients(tdev);
1301d722cab4SKip Macy 
1302d722cab4SKip Macy out:
1303d722cab4SKip Macy 	/* restore them in case the offload module has changed them */
1304d722cab4SKip Macy 	if (err) {
1305d722cab4SKip Macy 		t3_tp_set_offload_mode(adapter, 0);
1306d722cab4SKip Macy 		clrbit(&adapter->open_device_map, OFFLOAD_DEVMAP_BIT);
1307d722cab4SKip Macy 		cxgb_set_dummy_ops(tdev);
1308d722cab4SKip Macy 	}
1309d722cab4SKip Macy 	return (err);
1310d722cab4SKip Macy }
1311d722cab4SKip Macy 
1312d722cab4SKip Macy static int
1313d722cab4SKip Macy offload_close(struct toedev *tdev)
1314d722cab4SKip Macy {
1315d722cab4SKip Macy 	struct adapter *adapter = tdev2adap(tdev);
1316d722cab4SKip Macy 
1317d722cab4SKip Macy 	if (!isset(&adapter->open_device_map, OFFLOAD_DEVMAP_BIT))
1318d722cab4SKip Macy 		return 0;
1319d722cab4SKip Macy 
1320d722cab4SKip Macy 	/* Call back all registered clients */
1321d722cab4SKip Macy 	cxgb_remove_clients(tdev);
1322d722cab4SKip Macy 	tdev->lldev = NULL;
1323d722cab4SKip Macy 	cxgb_set_dummy_ops(tdev);
1324d722cab4SKip Macy 	t3_tp_set_offload_mode(adapter, 0);
1325d722cab4SKip Macy 	clrbit(&adapter->open_device_map, OFFLOAD_DEVMAP_BIT);
1326d722cab4SKip Macy 
1327d722cab4SKip Macy 	ADAPTER_LOCK(adapter);
1328d722cab4SKip Macy 	if (!adapter->open_device_map)
1329d722cab4SKip Macy 		cxgb_down(adapter);
1330d722cab4SKip Macy 	ADAPTER_UNLOCK(adapter);
1331d722cab4SKip Macy 
1332d722cab4SKip Macy 	cxgb_offload_deactivate(adapter);
1333d722cab4SKip Macy 	return 0;
1334d722cab4SKip Macy }
1335d722cab4SKip Macy 
1336b6d90eb7SKip Macy static void
1337b6d90eb7SKip Macy cxgb_init(void *arg)
1338b6d90eb7SKip Macy {
1339b6d90eb7SKip Macy 	struct port_info *p = arg;
1340b6d90eb7SKip Macy 
1341b6d90eb7SKip Macy 	PORT_LOCK(p);
1342b6d90eb7SKip Macy 	cxgb_init_locked(p);
1343b6d90eb7SKip Macy 	PORT_UNLOCK(p);
1344b6d90eb7SKip Macy }
1345b6d90eb7SKip Macy 
1346b6d90eb7SKip Macy static void
1347b6d90eb7SKip Macy cxgb_init_locked(struct port_info *p)
1348b6d90eb7SKip Macy {
1349b6d90eb7SKip Macy 	struct ifnet *ifp;
1350b6d90eb7SKip Macy 	adapter_t *sc = p->adapter;
1351d722cab4SKip Macy 	int err;
1352b6d90eb7SKip Macy 
1353b6d90eb7SKip Macy 	mtx_assert(&p->lock, MA_OWNED);
1354b6d90eb7SKip Macy 	ifp = p->ifp;
1355d722cab4SKip Macy 
1356d722cab4SKip Macy 	ADAPTER_LOCK(p->adapter);
1357d722cab4SKip Macy 	if ((sc->open_device_map == 0) && ((err = cxgb_up(sc)) < 0)) {
1358d722cab4SKip Macy 		ADAPTER_UNLOCK(p->adapter);
1359d722cab4SKip Macy 		cxgb_stop_locked(p);
1360b6d90eb7SKip Macy 		return;
1361b6d90eb7SKip Macy 	}
1362b6d90eb7SKip Macy 	if (p->adapter->open_device_map == 0)
1363b6d90eb7SKip Macy 		t3_intr_clear(sc);
1364b6d90eb7SKip Macy 
1365d722cab4SKip Macy 	setbit(&p->adapter->open_device_map, p->port);
1366d722cab4SKip Macy 
1367b6d90eb7SKip Macy 	ADAPTER_UNLOCK(p->adapter);
1368d722cab4SKip Macy 	if (is_offload(sc) && !ofld_disable) {
1369d722cab4SKip Macy 		err = offload_open(p);
1370d722cab4SKip Macy 		if (err)
1371d722cab4SKip Macy 			log(LOG_WARNING,
1372d722cab4SKip Macy 			    "Could not initialize offload capabilities\n");
1373d722cab4SKip Macy 	}
1374d722cab4SKip Macy 	cxgb_link_start(p);
1375b6d90eb7SKip Macy 	t3_port_intr_enable(sc, p->port);
1376693d746cSKip Macy 
1377b6d90eb7SKip Macy 	callout_reset(&sc->cxgb_tick_ch, sc->params.stats_update_period * hz,
1378b6d90eb7SKip Macy 	    cxgb_tick, sc);
1379b6d90eb7SKip Macy 
1380d722cab4SKip Macy 	PORT_LOCK(p);
1381b6d90eb7SKip Macy 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
1382b6d90eb7SKip Macy 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
1383d722cab4SKip Macy 	PORT_UNLOCK(p);
1384b6d90eb7SKip Macy }
1385b6d90eb7SKip Macy 
1386b6d90eb7SKip Macy static void
1387b6d90eb7SKip Macy cxgb_set_rxmode(struct port_info *p)
1388b6d90eb7SKip Macy {
1389b6d90eb7SKip Macy 	struct t3_rx_mode rm;
1390b6d90eb7SKip Macy 	struct cmac *mac = &p->mac;
1391b6d90eb7SKip Macy 
1392693d746cSKip Macy 	mtx_assert(&p->lock, MA_OWNED);
1393693d746cSKip Macy 
1394b6d90eb7SKip Macy 	t3_init_rx_mode(&rm, p);
1395b6d90eb7SKip Macy 	t3_mac_set_rx_mode(mac, &rm);
1396b6d90eb7SKip Macy }
1397b6d90eb7SKip Macy 
1398b6d90eb7SKip Macy static void
139977f07749SKip Macy cxgb_stop_locked(struct port_info *p)
1400b6d90eb7SKip Macy {
1401b6d90eb7SKip Macy 	struct ifnet *ifp;
1402b6d90eb7SKip Macy 
140377f07749SKip Macy 	mtx_assert(&p->lock, MA_OWNED);
140477f07749SKip Macy 	mtx_assert(&p->adapter->lock, MA_NOTOWNED);
140577f07749SKip Macy 
1406b6d90eb7SKip Macy 	ifp = p->ifp;
1407b6d90eb7SKip Macy 
1408b6d90eb7SKip Macy 	t3_port_intr_disable(p->adapter, p->port);
1409d722cab4SKip Macy 	PORT_LOCK(p);
1410d722cab4SKip Macy 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
1411d722cab4SKip Macy 	PORT_UNLOCK(p);
1412d722cab4SKip Macy 	p->phy.ops->power_down(&p->phy, 1);
1413b6d90eb7SKip Macy 	t3_mac_disable(&p->mac, MAC_DIRECTION_TX | MAC_DIRECTION_RX);
1414b6d90eb7SKip Macy 
1415d722cab4SKip Macy 	ADAPTER_LOCK(p->adapter);
1416d722cab4SKip Macy 	clrbit(&p->adapter->open_device_map, p->port);
1417d722cab4SKip Macy 	/*
1418d722cab4SKip Macy 	 * XXX cancel check_task
1419d722cab4SKip Macy 	 */
1420d722cab4SKip Macy 	if (p->adapter->open_device_map == 0)
1421d722cab4SKip Macy 		cxgb_down(p->adapter);
1422d722cab4SKip Macy 	ADAPTER_UNLOCK(p->adapter);
1423b6d90eb7SKip Macy }
1424b6d90eb7SKip Macy 
1425b6d90eb7SKip Macy static int
1426b6d90eb7SKip Macy cxgb_ioctl(struct ifnet *ifp, unsigned long command, caddr_t data)
1427b6d90eb7SKip Macy {
1428b6d90eb7SKip Macy 	struct port_info *p = ifp->if_softc;
1429b6d90eb7SKip Macy 	struct ifaddr *ifa = (struct ifaddr *)data;
1430b6d90eb7SKip Macy 	struct ifreq *ifr = (struct ifreq *)data;
1431b6d90eb7SKip Macy 	int flags, error = 0;
1432b6d90eb7SKip Macy 	uint32_t mask;
1433b6d90eb7SKip Macy 
143451580731SKip Macy 	/*
143551580731SKip Macy 	 * XXX need to check that we aren't in the middle of an unload
143651580731SKip Macy 	 */
1437b6d90eb7SKip Macy 	switch (command) {
1438b6d90eb7SKip Macy 	case SIOCSIFMTU:
1439b6d90eb7SKip Macy 		if ((ifr->ifr_mtu < ETHERMIN) ||
1440b6d90eb7SKip Macy 		    (ifr->ifr_mtu > ETHER_MAX_LEN_JUMBO))
1441b6d90eb7SKip Macy 			error = EINVAL;
1442b6d90eb7SKip Macy 		else if (ifp->if_mtu != ifr->ifr_mtu) {
1443b6d90eb7SKip Macy 			PORT_LOCK(p);
1444b6d90eb7SKip Macy 			ifp->if_mtu = ifr->ifr_mtu;
144523ed7b51SKip Macy 			t3_mac_set_mtu(&p->mac, ifp->if_mtu + ETHER_HDR_LEN);
1446b6d90eb7SKip Macy 			PORT_UNLOCK(p);
1447b6d90eb7SKip Macy 		}
1448b6d90eb7SKip Macy 		break;
1449b6d90eb7SKip Macy 	case SIOCSIFADDR:
1450b6d90eb7SKip Macy 	case SIOCGIFADDR:
1451b6d90eb7SKip Macy 		if (ifa->ifa_addr->sa_family == AF_INET) {
1452b6d90eb7SKip Macy 			ifp->if_flags |= IFF_UP;
1453b6d90eb7SKip Macy 			if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) {
1454b6d90eb7SKip Macy 				cxgb_init(p);
1455b6d90eb7SKip Macy 			}
1456b6d90eb7SKip Macy 			arp_ifinit(ifp, ifa);
1457b6d90eb7SKip Macy 		} else
1458b6d90eb7SKip Macy 			error = ether_ioctl(ifp, command, data);
1459b6d90eb7SKip Macy 		break;
1460b6d90eb7SKip Macy 	case SIOCSIFFLAGS:
1461b6d90eb7SKip Macy 		if (ifp->if_flags & IFF_UP) {
1462693d746cSKip Macy 			PORT_LOCK(p);
1463b6d90eb7SKip Macy 			if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
1464b6d90eb7SKip Macy 				flags = p->if_flags;
1465b6d90eb7SKip Macy 				if (((ifp->if_flags ^ flags) & IFF_PROMISC) ||
1466b6d90eb7SKip Macy 				    ((ifp->if_flags ^ flags) & IFF_ALLMULTI))
1467b6d90eb7SKip Macy 					cxgb_set_rxmode(p);
1468b6d90eb7SKip Macy 
1469b6d90eb7SKip Macy 			} else
1470b6d90eb7SKip Macy 				cxgb_init_locked(p);
1471b6d90eb7SKip Macy 			p->if_flags = ifp->if_flags;
1472b6d90eb7SKip Macy 			PORT_UNLOCK(p);
1473693d746cSKip Macy 		} else {
1474693d746cSKip Macy 			callout_drain(&p->adapter->cxgb_tick_ch);
1475693d746cSKip Macy 			PORT_LOCK(p);
1476693d746cSKip Macy 			if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
1477693d746cSKip Macy 				cxgb_stop_locked(p);
1478693d746cSKip Macy 			} else {
1479693d746cSKip Macy 				adapter_t *sc = p->adapter;
1480693d746cSKip Macy 				callout_reset(&sc->cxgb_tick_ch,
1481693d746cSKip Macy 				    sc->params.stats_update_period * hz,
1482693d746cSKip Macy 				    cxgb_tick, sc);
1483693d746cSKip Macy 			}
1484693d746cSKip Macy 			PORT_UNLOCK(p);
1485693d746cSKip Macy 		}
1486693d746cSKip Macy 
1487693d746cSKip Macy 
1488b6d90eb7SKip Macy 		break;
1489b6d90eb7SKip Macy 	case SIOCSIFMEDIA:
1490b6d90eb7SKip Macy 	case SIOCGIFMEDIA:
1491b6d90eb7SKip Macy 		error = ifmedia_ioctl(ifp, ifr, &p->media, command);
1492b6d90eb7SKip Macy 		break;
1493b6d90eb7SKip Macy 	case SIOCSIFCAP:
1494b6d90eb7SKip Macy 		PORT_LOCK(p);
1495b6d90eb7SKip Macy 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
1496b6d90eb7SKip Macy 		if (mask & IFCAP_TXCSUM) {
1497b6d90eb7SKip Macy 			if (IFCAP_TXCSUM & ifp->if_capenable) {
1498b6d90eb7SKip Macy 				ifp->if_capenable &= ~(IFCAP_TXCSUM|IFCAP_TSO4);
1499b6d90eb7SKip Macy 				ifp->if_hwassist &= ~(CSUM_TCP | CSUM_UDP
1500b6d90eb7SKip Macy 				    | CSUM_TSO);
1501b6d90eb7SKip Macy 			} else {
1502b6d90eb7SKip Macy 				ifp->if_capenable |= IFCAP_TXCSUM;
1503b6d90eb7SKip Macy 				ifp->if_hwassist |= (CSUM_TCP | CSUM_UDP);
1504b6d90eb7SKip Macy 			}
1505b6d90eb7SKip Macy 		} else if (mask & IFCAP_RXCSUM) {
1506b6d90eb7SKip Macy 			if (IFCAP_RXCSUM & ifp->if_capenable) {
1507b6d90eb7SKip Macy 				ifp->if_capenable &= ~IFCAP_RXCSUM;
1508b6d90eb7SKip Macy 			} else {
1509b6d90eb7SKip Macy 				ifp->if_capenable |= IFCAP_RXCSUM;
1510b6d90eb7SKip Macy 			}
1511b6d90eb7SKip Macy 		}
1512b6d90eb7SKip Macy 		if (mask & IFCAP_TSO4) {
1513b6d90eb7SKip Macy 			if (IFCAP_TSO4 & ifp->if_capenable) {
1514b6d90eb7SKip Macy 				ifp->if_capenable &= ~IFCAP_TSO4;
1515b6d90eb7SKip Macy 				ifp->if_hwassist &= ~CSUM_TSO;
1516b6d90eb7SKip Macy 			} else if (IFCAP_TXCSUM & ifp->if_capenable) {
1517b6d90eb7SKip Macy 				ifp->if_capenable |= IFCAP_TSO4;
1518b6d90eb7SKip Macy 				ifp->if_hwassist |= CSUM_TSO;
1519b6d90eb7SKip Macy 			} else {
1520b6d90eb7SKip Macy 				if (cxgb_debug)
1521b6d90eb7SKip Macy 					printf("cxgb requires tx checksum offload"
1522b6d90eb7SKip Macy 					    " be enabled to use TSO\n");
1523b6d90eb7SKip Macy 				error = EINVAL;
1524b6d90eb7SKip Macy 			}
1525b6d90eb7SKip Macy 		}
1526b6d90eb7SKip Macy 		PORT_UNLOCK(p);
1527b6d90eb7SKip Macy 		break;
1528b6d90eb7SKip Macy 	default:
1529b6d90eb7SKip Macy 		error = ether_ioctl(ifp, command, data);
1530b6d90eb7SKip Macy 		break;
1531b6d90eb7SKip Macy 	}
1532b6d90eb7SKip Macy 
1533b6d90eb7SKip Macy 	return (error);
1534b6d90eb7SKip Macy }
1535b6d90eb7SKip Macy 
1536b6d90eb7SKip Macy static int
1537b6d90eb7SKip Macy cxgb_start_tx(struct ifnet *ifp, uint32_t txmax)
1538b6d90eb7SKip Macy {
1539b6d90eb7SKip Macy 	struct sge_qset *qs;
1540b6d90eb7SKip Macy 	struct sge_txq *txq;
1541b6d90eb7SKip Macy 	struct port_info *p = ifp->if_softc;
154251580731SKip Macy 	struct mbuf *m0, *m = NULL;
1543b6d90eb7SKip Macy 	int err, in_use_init;
1544b6d90eb7SKip Macy 
1545b6d90eb7SKip Macy 	if (!p->link_config.link_ok)
1546b6d90eb7SKip Macy 		return (ENXIO);
1547b6d90eb7SKip Macy 
1548b6d90eb7SKip Macy 	if (IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1549b6d90eb7SKip Macy 		return (ENOBUFS);
1550b6d90eb7SKip Macy 
1551b6d90eb7SKip Macy 	qs = &p->adapter->sge.qs[p->first_qset];
1552b6d90eb7SKip Macy 	txq = &qs->txq[TXQ_ETH];
1553b6d90eb7SKip Macy 	err = 0;
1554b6d90eb7SKip Macy 
1555b6d90eb7SKip Macy 	mtx_lock(&txq->lock);
1556b6d90eb7SKip Macy 	in_use_init = txq->in_use;
1557b6d90eb7SKip Macy 	while ((txq->in_use - in_use_init < txmax) &&
1558b6d90eb7SKip Macy 	    (txq->size > txq->in_use + TX_MAX_DESC)) {
1559b6d90eb7SKip Macy 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m);
1560b6d90eb7SKip Macy 		if (m == NULL)
1561b6d90eb7SKip Macy 			break;
156251580731SKip Macy 		/*
156351580731SKip Macy 		 * Convert chain to M_IOVEC
156451580731SKip Macy 		 */
156551580731SKip Macy 		KASSERT((m->m_flags & M_IOVEC) == 0, ("IOVEC set too early"));
156651580731SKip Macy 		m0 = m;
156751580731SKip Macy #ifdef INVARIANTS
156851580731SKip Macy 		/*
156951580731SKip Macy 		 * Clean up after net stack sloppiness
157051580731SKip Macy 		 * before calling m_sanity
157151580731SKip Macy 		 */
157251580731SKip Macy 		m0 = m->m_next;
157351580731SKip Macy 		while (m0) {
157451580731SKip Macy 			m0->m_flags &= ~M_PKTHDR;
157551580731SKip Macy 			m0 = m0->m_next;
157651580731SKip Macy 		}
157751580731SKip Macy 		m_sanity(m0, 0);
157851580731SKip Macy 		m0 = m;
157951580731SKip Macy #endif
1580d43f50b9SKip Macy 		if (collapse_mbufs && m->m_pkthdr.len > MCLBYTES &&
158151580731SKip Macy 		    m_collapse(m, TX_MAX_SEGS, &m0) == EFBIG) {
158251580731SKip Macy 			if ((m0 = m_defrag(m, M_NOWAIT)) != NULL) {
158351580731SKip Macy 				m = m0;
158451580731SKip Macy 				m_collapse(m, TX_MAX_SEGS, &m0);
158551580731SKip Macy 			} else
158651580731SKip Macy 				break;
158751580731SKip Macy 		}
158851580731SKip Macy 		m = m0;
1589b6d90eb7SKip Macy 		if ((err = t3_encap(p, &m)) != 0)
1590b6d90eb7SKip Macy 			break;
1591b6d90eb7SKip Macy 		BPF_MTAP(ifp, m);
1592b6d90eb7SKip Macy 	}
1593b6d90eb7SKip Macy 	mtx_unlock(&txq->lock);
1594b6d90eb7SKip Macy 
1595b6d90eb7SKip Macy 	if (__predict_false(err)) {
1596b6d90eb7SKip Macy 		if (err == ENOMEM) {
1597b6d90eb7SKip Macy 			IFQ_LOCK(&ifp->if_snd);
1598b6d90eb7SKip Macy 			IFQ_DRV_PREPEND(&ifp->if_snd, m);
1599b6d90eb7SKip Macy 			IFQ_UNLOCK(&ifp->if_snd);
1600b6d90eb7SKip Macy 		}
1601b6d90eb7SKip Macy 	}
160210faa568SKip Macy 	if (err == 0 && m == NULL) {
160310faa568SKip Macy 		ifp->if_drv_flags |= IFF_DRV_OACTIVE;
160410faa568SKip Macy 		return (ENOBUFS);
160510faa568SKip Macy 	}
1606b2dda71eSKip Macy 	if ((err == 0) &&  (txq->size <= txq->in_use + TX_MAX_DESC) &&
1607b2dda71eSKip Macy 	    (ifp->if_drv_flags & IFF_DRV_OACTIVE) == 0) {
1608b2dda71eSKip Macy 		ifp->if_drv_flags |= IFF_DRV_OACTIVE;
160910faa568SKip Macy 		return (ENOSPC);
1610b2dda71eSKip Macy 	}
1611b6d90eb7SKip Macy 	return (err);
1612b6d90eb7SKip Macy }
1613b6d90eb7SKip Macy 
1614b6d90eb7SKip Macy static void
1615b6d90eb7SKip Macy cxgb_start_proc(void *arg, int ncount)
1616b6d90eb7SKip Macy {
1617b6d90eb7SKip Macy 	struct ifnet *ifp = arg;
1618b6d90eb7SKip Macy 	struct port_info *pi = ifp->if_softc;
1619b6d90eb7SKip Macy 	struct sge_qset *qs;
1620b6d90eb7SKip Macy 	struct sge_txq *txq;
1621b6d90eb7SKip Macy 	int error = 0;
1622b6d90eb7SKip Macy 
1623b6d90eb7SKip Macy 	qs = &pi->adapter->sge.qs[pi->first_qset];
1624b6d90eb7SKip Macy 	txq = &qs->txq[TXQ_ETH];
1625b6d90eb7SKip Macy 
1626f467efb7SKip Macy 	while (error == 0) {
1627f467efb7SKip Macy 		if (desc_reclaimable(txq) > TX_CLEAN_MAX_DESC)
1628f467efb7SKip Macy 			taskqueue_enqueue(pi->adapter->tq,
1629f467efb7SKip Macy 			    &pi->adapter->timer_reclaim_task);
16301940bc69SKip Macy 
1631f467efb7SKip Macy 		error = cxgb_start_tx(ifp, TX_START_MAX_DESC);
1632f467efb7SKip Macy 	}
1633b6d90eb7SKip Macy }
1634b6d90eb7SKip Macy 
1635b6d90eb7SKip Macy static void
1636b6d90eb7SKip Macy cxgb_start(struct ifnet *ifp)
1637b6d90eb7SKip Macy {
1638b6d90eb7SKip Macy 	struct port_info *pi = ifp->if_softc;
1639b6d90eb7SKip Macy 	struct sge_qset *qs;
1640b6d90eb7SKip Macy 	struct sge_txq *txq;
1641b6d90eb7SKip Macy 	int err;
1642b6d90eb7SKip Macy 
1643b6d90eb7SKip Macy 	qs = &pi->adapter->sge.qs[pi->first_qset];
1644b6d90eb7SKip Macy 	txq = &qs->txq[TXQ_ETH];
1645b6d90eb7SKip Macy 
1646f467efb7SKip Macy 	if (desc_reclaimable(txq) > TX_CLEAN_MAX_DESC)
1647f467efb7SKip Macy 		taskqueue_enqueue(pi->adapter->tq,
1648f467efb7SKip Macy 		    &pi->adapter->timer_reclaim_task);
1649f467efb7SKip Macy 
1650b6d90eb7SKip Macy 	err = cxgb_start_tx(ifp, TX_START_MAX_DESC);
1651b6d90eb7SKip Macy 
1652b6d90eb7SKip Macy 	if (err == 0)
1653b6d90eb7SKip Macy 		taskqueue_enqueue(pi->tq, &pi->start_task);
1654b6d90eb7SKip Macy }
1655b6d90eb7SKip Macy 
1656b6d90eb7SKip Macy 
1657b6d90eb7SKip Macy static int
1658b6d90eb7SKip Macy cxgb_media_change(struct ifnet *ifp)
1659b6d90eb7SKip Macy {
1660b6d90eb7SKip Macy 	if_printf(ifp, "media change not supported\n");
1661b6d90eb7SKip Macy 	return (ENXIO);
1662b6d90eb7SKip Macy }
1663b6d90eb7SKip Macy 
1664b6d90eb7SKip Macy static void
1665b6d90eb7SKip Macy cxgb_media_status(struct ifnet *ifp, struct ifmediareq *ifmr)
1666b6d90eb7SKip Macy {
1667b6d90eb7SKip Macy 	struct port_info *p = ifp->if_softc;
1668b6d90eb7SKip Macy 
1669b6d90eb7SKip Macy 	ifmr->ifm_status = IFM_AVALID;
1670b6d90eb7SKip Macy 	ifmr->ifm_active = IFM_ETHER;
1671b6d90eb7SKip Macy 
1672b6d90eb7SKip Macy 	if (!p->link_config.link_ok)
1673b6d90eb7SKip Macy 		return;
1674b6d90eb7SKip Macy 
1675b6d90eb7SKip Macy 	ifmr->ifm_status |= IFM_ACTIVE;
1676b6d90eb7SKip Macy 
1677b6d90eb7SKip Macy 	if (p->link_config.duplex)
1678b6d90eb7SKip Macy 		ifmr->ifm_active |= IFM_FDX;
1679b6d90eb7SKip Macy 	else
1680b6d90eb7SKip Macy 		ifmr->ifm_active |= IFM_HDX;
1681b6d90eb7SKip Macy }
1682b6d90eb7SKip Macy 
1683b6d90eb7SKip Macy static void
1684b6d90eb7SKip Macy cxgb_async_intr(void *data)
1685b6d90eb7SKip Macy {
1686693d746cSKip Macy 	adapter_t *sc = data;
1687693d746cSKip Macy 
1688b6d90eb7SKip Macy 	if (cxgb_debug)
1689693d746cSKip Macy 		device_printf(sc->dev, "cxgb_async_intr\n");
1690693d746cSKip Macy 
1691693d746cSKip Macy 	t3_slow_intr_handler(sc);
1692693d746cSKip Macy 
1693b6d90eb7SKip Macy }
1694b6d90eb7SKip Macy 
1695b6d90eb7SKip Macy static void
1696b6d90eb7SKip Macy cxgb_ext_intr_handler(void *arg, int count)
1697b6d90eb7SKip Macy {
1698b6d90eb7SKip Macy 	adapter_t *sc = (adapter_t *)arg;
1699b6d90eb7SKip Macy 
1700b6d90eb7SKip Macy 	if (cxgb_debug)
1701b6d90eb7SKip Macy 		printf("cxgb_ext_intr_handler\n");
1702b6d90eb7SKip Macy 
1703b6d90eb7SKip Macy 	t3_phy_intr_handler(sc);
1704b6d90eb7SKip Macy 
1705b6d90eb7SKip Macy 	/* Now reenable external interrupts */
1706d722cab4SKip Macy 	ADAPTER_LOCK(sc);
1707b6d90eb7SKip Macy 	if (sc->slow_intr_mask) {
1708b6d90eb7SKip Macy 		sc->slow_intr_mask |= F_T3DBG;
1709b6d90eb7SKip Macy 		t3_write_reg(sc, A_PL_INT_CAUSE0, F_T3DBG);
1710b6d90eb7SKip Macy 		t3_write_reg(sc, A_PL_INT_ENABLE0, sc->slow_intr_mask);
1711b6d90eb7SKip Macy 	}
1712d722cab4SKip Macy 	ADAPTER_UNLOCK(sc);
1713b6d90eb7SKip Macy }
1714b6d90eb7SKip Macy 
1715b6d90eb7SKip Macy static void
1716b6d90eb7SKip Macy check_link_status(adapter_t *sc)
1717b6d90eb7SKip Macy {
1718b6d90eb7SKip Macy 	int i;
1719b6d90eb7SKip Macy 
1720b6d90eb7SKip Macy 	for (i = 0; i < (sc)->params.nports; ++i) {
1721b6d90eb7SKip Macy 		struct port_info *p = &sc->port[i];
1722b6d90eb7SKip Macy 
1723b6d90eb7SKip Macy 		if (!(p->port_type->caps & SUPPORTED_IRQ))
1724b6d90eb7SKip Macy 			t3_link_changed(sc, i);
1725b6d90eb7SKip Macy 	}
1726b6d90eb7SKip Macy }
1727b6d90eb7SKip Macy 
1728577e9bbeSKip Macy static void
1729577e9bbeSKip Macy check_t3b2_mac(struct adapter *adapter)
1730577e9bbeSKip Macy {
1731577e9bbeSKip Macy 	int i;
1732577e9bbeSKip Macy 
1733577e9bbeSKip Macy 	for_each_port(adapter, i) {
1734577e9bbeSKip Macy 		struct port_info *p = &adapter->port[i];
1735577e9bbeSKip Macy 		struct ifnet *ifp = p->ifp;
1736577e9bbeSKip Macy 		int status;
1737577e9bbeSKip Macy 
1738577e9bbeSKip Macy 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
1739577e9bbeSKip Macy 			continue;
1740577e9bbeSKip Macy 
1741577e9bbeSKip Macy 		status = 0;
1742577e9bbeSKip Macy 		PORT_LOCK(p);
1743577e9bbeSKip Macy 		if ((ifp->if_drv_flags & IFF_DRV_RUNNING))
1744577e9bbeSKip Macy 			status = t3b2_mac_watchdog_task(&p->mac);
1745577e9bbeSKip Macy 		if (status == 1)
1746577e9bbeSKip Macy 			p->mac.stats.num_toggled++;
1747577e9bbeSKip Macy 		else if (status == 2) {
1748577e9bbeSKip Macy 			struct cmac *mac = &p->mac;
1749577e9bbeSKip Macy 
175023ed7b51SKip Macy 			t3_mac_set_mtu(mac, ifp->if_mtu + ETHER_HDR_LEN);
1751577e9bbeSKip Macy 			t3_mac_set_address(mac, 0, p->hw_addr);
1752577e9bbeSKip Macy 			cxgb_set_rxmode(p);
1753577e9bbeSKip Macy 			t3_link_start(&p->phy, mac, &p->link_config);
1754577e9bbeSKip Macy 			t3_mac_enable(mac, MAC_DIRECTION_RX | MAC_DIRECTION_TX);
1755577e9bbeSKip Macy 			t3_port_intr_enable(adapter, p->port);
1756577e9bbeSKip Macy 			p->mac.stats.num_resets++;
1757577e9bbeSKip Macy 		}
1758577e9bbeSKip Macy 		PORT_UNLOCK(p);
1759577e9bbeSKip Macy 	}
1760577e9bbeSKip Macy }
1761577e9bbeSKip Macy 
1762577e9bbeSKip Macy static void
1763577e9bbeSKip Macy cxgb_tick(void *arg)
1764577e9bbeSKip Macy {
1765577e9bbeSKip Macy 	adapter_t *sc = (adapter_t *)arg;
1766577e9bbeSKip Macy 	const struct adapter_params *p = &sc->params;
1767577e9bbeSKip Macy 
1768577e9bbeSKip Macy 	if (p->linkpoll_period)
1769577e9bbeSKip Macy 		check_link_status(sc);
1770577e9bbeSKip Macy 	callout_reset(&sc->cxgb_tick_ch, sc->params.stats_update_period * hz,
1771577e9bbeSKip Macy 	    cxgb_tick, sc);
1772577e9bbeSKip Macy 
1773577e9bbeSKip Macy 	/*
1774577e9bbeSKip Macy 	 * adapter lock can currently only be acquire after the
1775577e9bbeSKip Macy 	 * port lock
1776577e9bbeSKip Macy 	 */
1777577e9bbeSKip Macy 	ADAPTER_UNLOCK(sc);
1778577e9bbeSKip Macy 	if (p->rev == T3_REV_B2)
1779577e9bbeSKip Macy 		check_t3b2_mac(sc);
1780577e9bbeSKip Macy 
1781577e9bbeSKip Macy }
1782577e9bbeSKip Macy 
1783b6d90eb7SKip Macy static int
1784b6d90eb7SKip Macy in_range(int val, int lo, int hi)
1785b6d90eb7SKip Macy {
1786b6d90eb7SKip Macy 	return val < 0 || (val <= hi && val >= lo);
1787b6d90eb7SKip Macy }
1788b6d90eb7SKip Macy 
1789b6d90eb7SKip Macy static int
1790b6d90eb7SKip Macy cxgb_extension_ioctl(struct cdev *dev, unsigned long cmd, caddr_t data,
1791b6d90eb7SKip Macy     int fflag, struct thread *td)
1792b6d90eb7SKip Macy {
1793b6d90eb7SKip Macy 	int mmd, error = 0;
1794b6d90eb7SKip Macy 	struct port_info *pi = dev->si_drv1;
1795b6d90eb7SKip Macy 	adapter_t *sc = pi->adapter;
1796b6d90eb7SKip Macy 
1797b6d90eb7SKip Macy #ifdef PRIV_SUPPORTED
1798b6d90eb7SKip Macy 	if (priv_check(td, PRIV_DRIVER)) {
1799b6d90eb7SKip Macy 		if (cxgb_debug)
1800b6d90eb7SKip Macy 			printf("user does not have access to privileged ioctls\n");
1801b6d90eb7SKip Macy 		return (EPERM);
1802b6d90eb7SKip Macy 	}
1803b6d90eb7SKip Macy #else
1804b6d90eb7SKip Macy 	if (suser(td)) {
1805b6d90eb7SKip Macy 		if (cxgb_debug)
1806b6d90eb7SKip Macy 			printf("user does not have access to privileged ioctls\n");
1807b6d90eb7SKip Macy 		return (EPERM);
1808b6d90eb7SKip Macy 	}
1809b6d90eb7SKip Macy #endif
1810b6d90eb7SKip Macy 
1811b6d90eb7SKip Macy 	switch (cmd) {
1812b6d90eb7SKip Macy 	case SIOCGMIIREG: {
1813b6d90eb7SKip Macy 		uint32_t val;
1814b6d90eb7SKip Macy 		struct cphy *phy = &pi->phy;
1815b6d90eb7SKip Macy 		struct mii_data *mid = (struct mii_data *)data;
1816b6d90eb7SKip Macy 
1817b6d90eb7SKip Macy 		if (!phy->mdio_read)
1818b6d90eb7SKip Macy 			return (EOPNOTSUPP);
1819b6d90eb7SKip Macy 		if (is_10G(sc)) {
1820b6d90eb7SKip Macy 			mmd = mid->phy_id >> 8;
1821b6d90eb7SKip Macy 			if (!mmd)
1822b6d90eb7SKip Macy 				mmd = MDIO_DEV_PCS;
1823b6d90eb7SKip Macy 			else if (mmd > MDIO_DEV_XGXS)
1824b6d90eb7SKip Macy 				return -EINVAL;
1825b6d90eb7SKip Macy 
1826b6d90eb7SKip Macy 			error = phy->mdio_read(sc, mid->phy_id & 0x1f, mmd,
1827b6d90eb7SKip Macy 					     mid->reg_num, &val);
1828b6d90eb7SKip Macy 		} else
1829b6d90eb7SKip Macy 		        error = phy->mdio_read(sc, mid->phy_id & 0x1f, 0,
1830b6d90eb7SKip Macy 					     mid->reg_num & 0x1f, &val);
1831b6d90eb7SKip Macy 		if (error == 0)
1832b6d90eb7SKip Macy 			mid->val_out = val;
1833b6d90eb7SKip Macy 		break;
1834b6d90eb7SKip Macy 	}
1835b6d90eb7SKip Macy 	case SIOCSMIIREG: {
1836b6d90eb7SKip Macy 		struct cphy *phy = &pi->phy;
1837b6d90eb7SKip Macy 		struct mii_data *mid = (struct mii_data *)data;
1838b6d90eb7SKip Macy 
1839b6d90eb7SKip Macy 		if (!phy->mdio_write)
1840b6d90eb7SKip Macy 			return (EOPNOTSUPP);
1841b6d90eb7SKip Macy 		if (is_10G(sc)) {
1842b6d90eb7SKip Macy 			mmd = mid->phy_id >> 8;
1843b6d90eb7SKip Macy 			if (!mmd)
1844b6d90eb7SKip Macy 				mmd = MDIO_DEV_PCS;
1845b6d90eb7SKip Macy 			else if (mmd > MDIO_DEV_XGXS)
1846b6d90eb7SKip Macy 				return (EINVAL);
1847b6d90eb7SKip Macy 
1848b6d90eb7SKip Macy 			error = phy->mdio_write(sc, mid->phy_id & 0x1f,
1849b6d90eb7SKip Macy 					      mmd, mid->reg_num, mid->val_in);
1850b6d90eb7SKip Macy 		} else
1851b6d90eb7SKip Macy 			error = phy->mdio_write(sc, mid->phy_id & 0x1f, 0,
1852b6d90eb7SKip Macy 					      mid->reg_num & 0x1f,
1853b6d90eb7SKip Macy 					      mid->val_in);
1854b6d90eb7SKip Macy 		break;
1855b6d90eb7SKip Macy 	}
1856b6d90eb7SKip Macy 	case CHELSIO_SETREG: {
1857b6d90eb7SKip Macy 		struct ch_reg *edata = (struct ch_reg *)data;
1858b6d90eb7SKip Macy 		if ((edata->addr & 0x3) != 0 || edata->addr >= sc->mmio_len)
1859b6d90eb7SKip Macy 			return (EFAULT);
1860b6d90eb7SKip Macy 		t3_write_reg(sc, edata->addr, edata->val);
1861b6d90eb7SKip Macy 		break;
1862b6d90eb7SKip Macy 	}
1863b6d90eb7SKip Macy 	case CHELSIO_GETREG: {
1864b6d90eb7SKip Macy 		struct ch_reg *edata = (struct ch_reg *)data;
1865b6d90eb7SKip Macy 		if ((edata->addr & 0x3) != 0 || edata->addr >= sc->mmio_len)
1866b6d90eb7SKip Macy 			return (EFAULT);
1867b6d90eb7SKip Macy 		edata->val = t3_read_reg(sc, edata->addr);
1868b6d90eb7SKip Macy 		break;
1869b6d90eb7SKip Macy 	}
1870b6d90eb7SKip Macy 	case CHELSIO_GET_SGE_CONTEXT: {
1871b6d90eb7SKip Macy 		struct ch_cntxt *ecntxt = (struct ch_cntxt *)data;
1872b6d90eb7SKip Macy 		mtx_lock(&sc->sge.reg_lock);
1873b6d90eb7SKip Macy 		switch (ecntxt->cntxt_type) {
1874b6d90eb7SKip Macy 		case CNTXT_TYPE_EGRESS:
1875b6d90eb7SKip Macy 			error = t3_sge_read_ecntxt(sc, ecntxt->cntxt_id,
1876b6d90eb7SKip Macy 			    ecntxt->data);
1877b6d90eb7SKip Macy 			break;
1878b6d90eb7SKip Macy 		case CNTXT_TYPE_FL:
1879b6d90eb7SKip Macy 			error = t3_sge_read_fl(sc, ecntxt->cntxt_id,
1880b6d90eb7SKip Macy 			    ecntxt->data);
1881b6d90eb7SKip Macy 			break;
1882b6d90eb7SKip Macy 		case CNTXT_TYPE_RSP:
1883b6d90eb7SKip Macy 			error = t3_sge_read_rspq(sc, ecntxt->cntxt_id,
1884b6d90eb7SKip Macy 			    ecntxt->data);
1885b6d90eb7SKip Macy 			break;
1886b6d90eb7SKip Macy 		case CNTXT_TYPE_CQ:
1887b6d90eb7SKip Macy 			error = t3_sge_read_cq(sc, ecntxt->cntxt_id,
1888b6d90eb7SKip Macy 			    ecntxt->data);
1889b6d90eb7SKip Macy 			break;
1890b6d90eb7SKip Macy 		default:
1891b6d90eb7SKip Macy 			error = EINVAL;
1892b6d90eb7SKip Macy 			break;
1893b6d90eb7SKip Macy 		}
1894b6d90eb7SKip Macy 		mtx_unlock(&sc->sge.reg_lock);
1895b6d90eb7SKip Macy 		break;
1896b6d90eb7SKip Macy 	}
1897b6d90eb7SKip Macy 	case CHELSIO_GET_SGE_DESC: {
1898b6d90eb7SKip Macy 		struct ch_desc *edesc = (struct ch_desc *)data;
1899b6d90eb7SKip Macy 		int ret;
1900b6d90eb7SKip Macy 		if (edesc->queue_num >= SGE_QSETS * 6)
1901b6d90eb7SKip Macy 			return (EINVAL);
1902b6d90eb7SKip Macy 		ret = t3_get_desc(&sc->sge.qs[edesc->queue_num / 6],
1903b6d90eb7SKip Macy 		    edesc->queue_num % 6, edesc->idx, edesc->data);
1904b6d90eb7SKip Macy 		if (ret < 0)
1905b6d90eb7SKip Macy 			return (EINVAL);
1906b6d90eb7SKip Macy 		edesc->size = ret;
1907b6d90eb7SKip Macy 		break;
1908b6d90eb7SKip Macy 	}
1909b6d90eb7SKip Macy 	case CHELSIO_SET_QSET_PARAMS: {
1910b6d90eb7SKip Macy 		struct qset_params *q;
1911b6d90eb7SKip Macy 		struct ch_qset_params *t = (struct ch_qset_params *)data;
1912b6d90eb7SKip Macy 
1913b6d90eb7SKip Macy 		if (t->qset_idx >= SGE_QSETS)
1914b6d90eb7SKip Macy 			return -EINVAL;
1915b6d90eb7SKip Macy 		if (!in_range(t->intr_lat, 0, M_NEWTIMER) ||
1916b6d90eb7SKip Macy 		    !in_range(t->cong_thres, 0, 255) ||
1917b6d90eb7SKip Macy 		    !in_range(t->txq_size[0], MIN_TXQ_ENTRIES,
1918b6d90eb7SKip Macy 			      MAX_TXQ_ENTRIES) ||
1919b6d90eb7SKip Macy 		    !in_range(t->txq_size[1], MIN_TXQ_ENTRIES,
1920b6d90eb7SKip Macy 			      MAX_TXQ_ENTRIES) ||
1921b6d90eb7SKip Macy 		    !in_range(t->txq_size[2], MIN_CTRL_TXQ_ENTRIES,
1922b6d90eb7SKip Macy 			      MAX_CTRL_TXQ_ENTRIES) ||
1923b6d90eb7SKip Macy 		    !in_range(t->fl_size[0], MIN_FL_ENTRIES, MAX_RX_BUFFERS) ||
1924b6d90eb7SKip Macy 		    !in_range(t->fl_size[1], MIN_FL_ENTRIES,
1925b6d90eb7SKip Macy 			      MAX_RX_JUMBO_BUFFERS) ||
1926b6d90eb7SKip Macy 		    !in_range(t->rspq_size, MIN_RSPQ_ENTRIES, MAX_RSPQ_ENTRIES))
1927b6d90eb7SKip Macy 		       return -EINVAL;
1928b6d90eb7SKip Macy 		if ((sc->flags & FULL_INIT_DONE) &&
1929b6d90eb7SKip Macy 		    (t->rspq_size >= 0 || t->fl_size[0] >= 0 ||
1930b6d90eb7SKip Macy 		     t->fl_size[1] >= 0 || t->txq_size[0] >= 0 ||
1931b6d90eb7SKip Macy 		     t->txq_size[1] >= 0 || t->txq_size[2] >= 0 ||
1932b6d90eb7SKip Macy 		     t->polling >= 0 || t->cong_thres >= 0))
1933b6d90eb7SKip Macy 			return -EBUSY;
1934b6d90eb7SKip Macy 
1935b6d90eb7SKip Macy 		q = &sc->params.sge.qset[t->qset_idx];
1936b6d90eb7SKip Macy 
1937b6d90eb7SKip Macy 		if (t->rspq_size >= 0)
1938b6d90eb7SKip Macy 			q->rspq_size = t->rspq_size;
1939b6d90eb7SKip Macy 		if (t->fl_size[0] >= 0)
1940b6d90eb7SKip Macy 			q->fl_size = t->fl_size[0];
1941b6d90eb7SKip Macy 		if (t->fl_size[1] >= 0)
1942b6d90eb7SKip Macy 			q->jumbo_size = t->fl_size[1];
1943b6d90eb7SKip Macy 		if (t->txq_size[0] >= 0)
1944b6d90eb7SKip Macy 			q->txq_size[0] = t->txq_size[0];
1945b6d90eb7SKip Macy 		if (t->txq_size[1] >= 0)
1946b6d90eb7SKip Macy 			q->txq_size[1] = t->txq_size[1];
1947b6d90eb7SKip Macy 		if (t->txq_size[2] >= 0)
1948b6d90eb7SKip Macy 			q->txq_size[2] = t->txq_size[2];
1949b6d90eb7SKip Macy 		if (t->cong_thres >= 0)
1950b6d90eb7SKip Macy 			q->cong_thres = t->cong_thres;
1951b6d90eb7SKip Macy 		if (t->intr_lat >= 0) {
1952b6d90eb7SKip Macy 			struct sge_qset *qs = &sc->sge.qs[t->qset_idx];
1953b6d90eb7SKip Macy 
1954b6d90eb7SKip Macy 			q->coalesce_nsecs = t->intr_lat*1000;
1955b6d90eb7SKip Macy 			t3_update_qset_coalesce(qs, q);
1956b6d90eb7SKip Macy 		}
1957b6d90eb7SKip Macy 		break;
1958b6d90eb7SKip Macy 	}
1959b6d90eb7SKip Macy 	case CHELSIO_GET_QSET_PARAMS: {
1960b6d90eb7SKip Macy 		struct qset_params *q;
1961b6d90eb7SKip Macy 		struct ch_qset_params *t = (struct ch_qset_params *)data;
1962b6d90eb7SKip Macy 
1963b6d90eb7SKip Macy 		if (t->qset_idx >= SGE_QSETS)
1964b6d90eb7SKip Macy 			return (EINVAL);
1965b6d90eb7SKip Macy 
1966b6d90eb7SKip Macy 		q = &(sc)->params.sge.qset[t->qset_idx];
1967b6d90eb7SKip Macy 		t->rspq_size   = q->rspq_size;
1968b6d90eb7SKip Macy 		t->txq_size[0] = q->txq_size[0];
1969b6d90eb7SKip Macy 		t->txq_size[1] = q->txq_size[1];
1970b6d90eb7SKip Macy 		t->txq_size[2] = q->txq_size[2];
1971b6d90eb7SKip Macy 		t->fl_size[0]  = q->fl_size;
1972b6d90eb7SKip Macy 		t->fl_size[1]  = q->jumbo_size;
1973b6d90eb7SKip Macy 		t->polling     = q->polling;
1974b6d90eb7SKip Macy 		t->intr_lat    = q->coalesce_nsecs / 1000;
1975b6d90eb7SKip Macy 		t->cong_thres  = q->cong_thres;
1976b6d90eb7SKip Macy 		break;
1977b6d90eb7SKip Macy 	}
1978b6d90eb7SKip Macy 	case CHELSIO_SET_QSET_NUM: {
1979b6d90eb7SKip Macy 		struct ch_reg *edata = (struct ch_reg *)data;
1980b6d90eb7SKip Macy 		unsigned int port_idx = pi->port;
1981b6d90eb7SKip Macy 
1982b6d90eb7SKip Macy 		if (sc->flags & FULL_INIT_DONE)
1983b6d90eb7SKip Macy 			return (EBUSY);
1984b6d90eb7SKip Macy 		if (edata->val < 1 ||
1985b6d90eb7SKip Macy 		    (edata->val > 1 && !(sc->flags & USING_MSIX)))
1986b6d90eb7SKip Macy 			return (EINVAL);
1987b6d90eb7SKip Macy 		if (edata->val + sc->port[!port_idx].nqsets > SGE_QSETS)
1988b6d90eb7SKip Macy 			return (EINVAL);
1989b6d90eb7SKip Macy 		sc->port[port_idx].nqsets = edata->val;
1990d722cab4SKip Macy 		sc->port[0].first_qset = 0;
1991b6d90eb7SKip Macy 		/*
1992d722cab4SKip Macy 		 * XXX hardcode ourselves to 2 ports just like LEEENUX
1993b6d90eb7SKip Macy 		 */
1994b6d90eb7SKip Macy 		sc->port[1].first_qset = sc->port[0].nqsets;
1995b6d90eb7SKip Macy 		break;
1996b6d90eb7SKip Macy 	}
1997b6d90eb7SKip Macy 	case CHELSIO_GET_QSET_NUM: {
1998b6d90eb7SKip Macy 		struct ch_reg *edata = (struct ch_reg *)data;
1999b6d90eb7SKip Macy 		edata->val = pi->nqsets;
2000b6d90eb7SKip Macy 		break;
2001b6d90eb7SKip Macy 	}
2002b6d90eb7SKip Macy #ifdef notyet
2003b6d90eb7SKip Macy 	case CHELSIO_LOAD_FW:
2004b6d90eb7SKip Macy 	case CHELSIO_GET_PM:
2005b6d90eb7SKip Macy 	case CHELSIO_SET_PM:
2006b6d90eb7SKip Macy 		return (EOPNOTSUPP);
2007b6d90eb7SKip Macy 		break;
2008b6d90eb7SKip Macy #endif
2009d722cab4SKip Macy 	case CHELSIO_SETMTUTAB: {
2010d722cab4SKip Macy 		struct ch_mtus *m = (struct ch_mtus *)data;
2011d722cab4SKip Macy 		int i;
2012d722cab4SKip Macy 
2013d722cab4SKip Macy 		if (!is_offload(sc))
2014d722cab4SKip Macy 			return (EOPNOTSUPP);
2015d722cab4SKip Macy 		if (offload_running(sc))
2016d722cab4SKip Macy 			return (EBUSY);
2017d722cab4SKip Macy 		if (m->nmtus != NMTUS)
2018d722cab4SKip Macy 			return (EINVAL);
2019d722cab4SKip Macy 		if (m->mtus[0] < 81)         /* accommodate SACK */
2020d722cab4SKip Macy 			return (EINVAL);
2021d722cab4SKip Macy 
2022d722cab4SKip Macy 		/*
2023d722cab4SKip Macy 		 * MTUs must be in ascending order
2024d722cab4SKip Macy 		 */
2025d722cab4SKip Macy 		for (i = 1; i < NMTUS; ++i)
2026d722cab4SKip Macy 			if (m->mtus[i] < m->mtus[i - 1])
2027d722cab4SKip Macy 				return (EINVAL);
2028d722cab4SKip Macy 
2029d722cab4SKip Macy 		memcpy(sc->params.mtus, m->mtus,
2030d722cab4SKip Macy 		       sizeof(sc->params.mtus));
2031d722cab4SKip Macy 		break;
2032d722cab4SKip Macy 	}
2033d722cab4SKip Macy 	case CHELSIO_GETMTUTAB: {
2034d722cab4SKip Macy 		struct ch_mtus *m = (struct ch_mtus *)data;
2035d722cab4SKip Macy 
2036d722cab4SKip Macy 		if (!is_offload(sc))
2037d722cab4SKip Macy 			return (EOPNOTSUPP);
2038d722cab4SKip Macy 
2039d722cab4SKip Macy 		memcpy(m->mtus, sc->params.mtus, sizeof(m->mtus));
2040d722cab4SKip Macy 		m->nmtus = NMTUS;
2041d722cab4SKip Macy 		break;
2042d722cab4SKip Macy 	}
2043d722cab4SKip Macy 	case CHELSIO_DEVUP:
2044d722cab4SKip Macy 		if (!is_offload(sc))
2045d722cab4SKip Macy 			return (EOPNOTSUPP);
2046d722cab4SKip Macy 		return offload_open(pi);
2047d722cab4SKip Macy 		break;
2048b6d90eb7SKip Macy 	case CHELSIO_GET_MEM: {
2049b6d90eb7SKip Macy 		struct ch_mem_range *t = (struct ch_mem_range *)data;
2050b6d90eb7SKip Macy 		struct mc7 *mem;
2051b6d90eb7SKip Macy 		uint8_t *useraddr;
2052b6d90eb7SKip Macy 		u64 buf[32];
2053b6d90eb7SKip Macy 
2054b6d90eb7SKip Macy 		if (!is_offload(sc))
2055b6d90eb7SKip Macy 			return (EOPNOTSUPP);
2056b6d90eb7SKip Macy 		if (!(sc->flags & FULL_INIT_DONE))
2057b6d90eb7SKip Macy 			return (EIO);         /* need the memory controllers */
2058b6d90eb7SKip Macy 		if ((t->addr & 0x7) || (t->len & 0x7))
2059b6d90eb7SKip Macy 			return (EINVAL);
2060b6d90eb7SKip Macy 		if (t->mem_id == MEM_CM)
2061b6d90eb7SKip Macy 			mem = &sc->cm;
2062b6d90eb7SKip Macy 		else if (t->mem_id == MEM_PMRX)
2063b6d90eb7SKip Macy 			mem = &sc->pmrx;
2064b6d90eb7SKip Macy 		else if (t->mem_id == MEM_PMTX)
2065b6d90eb7SKip Macy 			mem = &sc->pmtx;
2066b6d90eb7SKip Macy 		else
2067b6d90eb7SKip Macy 			return (EINVAL);
2068b6d90eb7SKip Macy 
2069b6d90eb7SKip Macy 		/*
2070b6d90eb7SKip Macy 		 * Version scheme:
2071b6d90eb7SKip Macy 		 * bits 0..9: chip version
2072b6d90eb7SKip Macy 		 * bits 10..15: chip revision
2073b6d90eb7SKip Macy 		 */
2074b6d90eb7SKip Macy 		t->version = 3 | (sc->params.rev << 10);
2075b6d90eb7SKip Macy 
2076b6d90eb7SKip Macy 		/*
2077b6d90eb7SKip Macy 		 * Read 256 bytes at a time as len can be large and we don't
2078b6d90eb7SKip Macy 		 * want to use huge intermediate buffers.
2079b6d90eb7SKip Macy 		 */
2080b6d90eb7SKip Macy 		useraddr = (uint8_t *)(t + 1);   /* advance to start of buffer */
2081b6d90eb7SKip Macy 		while (t->len) {
2082b6d90eb7SKip Macy 			unsigned int chunk = min(t->len, sizeof(buf));
2083b6d90eb7SKip Macy 
2084b6d90eb7SKip Macy 			error = t3_mc7_bd_read(mem, t->addr / 8, chunk / 8, buf);
2085b6d90eb7SKip Macy 			if (error)
2086b6d90eb7SKip Macy 				return (-error);
2087b6d90eb7SKip Macy 			if (copyout(buf, useraddr, chunk))
2088b6d90eb7SKip Macy 				return (EFAULT);
2089b6d90eb7SKip Macy 			useraddr += chunk;
2090b6d90eb7SKip Macy 			t->addr += chunk;
2091b6d90eb7SKip Macy 			t->len -= chunk;
2092b6d90eb7SKip Macy 		}
2093b6d90eb7SKip Macy 		break;
2094b6d90eb7SKip Macy 	}
2095d722cab4SKip Macy 	case CHELSIO_READ_TCAM_WORD: {
2096d722cab4SKip Macy 		struct ch_tcam_word *t = (struct ch_tcam_word *)data;
2097d722cab4SKip Macy 
2098d722cab4SKip Macy 		if (!is_offload(sc))
2099d722cab4SKip Macy 			return (EOPNOTSUPP);
2100d722cab4SKip Macy 		return -t3_read_mc5_range(&sc->mc5, t->addr, 1, t->buf);
2101d722cab4SKip Macy 		break;
2102d722cab4SKip Macy 	}
2103b6d90eb7SKip Macy 	case CHELSIO_SET_TRACE_FILTER: {
2104b6d90eb7SKip Macy 		struct ch_trace *t = (struct ch_trace *)data;
2105b6d90eb7SKip Macy 		const struct trace_params *tp;
2106b6d90eb7SKip Macy 
2107b6d90eb7SKip Macy 		tp = (const struct trace_params *)&t->sip;
2108b6d90eb7SKip Macy 		if (t->config_tx)
2109b6d90eb7SKip Macy 			t3_config_trace_filter(sc, tp, 0, t->invert_match,
2110b6d90eb7SKip Macy 					       t->trace_tx);
2111b6d90eb7SKip Macy 		if (t->config_rx)
2112b6d90eb7SKip Macy 			t3_config_trace_filter(sc, tp, 1, t->invert_match,
2113b6d90eb7SKip Macy 					       t->trace_rx);
2114b6d90eb7SKip Macy 		break;
2115b6d90eb7SKip Macy 	}
2116b6d90eb7SKip Macy 	case CHELSIO_SET_PKTSCHED: {
2117b6d90eb7SKip Macy 		struct ch_pktsched_params *p = (struct ch_pktsched_params *)data;
2118b6d90eb7SKip Macy 		if (sc->open_device_map == 0)
2119b6d90eb7SKip Macy 			return (EAGAIN);
2120b6d90eb7SKip Macy 		send_pktsched_cmd(sc, p->sched, p->idx, p->min, p->max,
2121b6d90eb7SKip Macy 		    p->binding);
2122b6d90eb7SKip Macy 		break;
2123b6d90eb7SKip Macy 	}
2124b6d90eb7SKip Macy 	case CHELSIO_IFCONF_GETREGS: {
2125b6d90eb7SKip Macy 		struct ifconf_regs *regs = (struct ifconf_regs *)data;
2126b6d90eb7SKip Macy 		int reglen = cxgb_get_regs_len();
2127b6d90eb7SKip Macy 		uint8_t *buf = malloc(REGDUMP_SIZE, M_DEVBUF, M_NOWAIT);
2128b6d90eb7SKip Macy 		if (buf == NULL) {
2129b6d90eb7SKip Macy 			return (ENOMEM);
2130b6d90eb7SKip Macy 		} if (regs->len > reglen)
2131b6d90eb7SKip Macy 			regs->len = reglen;
2132b6d90eb7SKip Macy 		else if (regs->len < reglen) {
2133b6d90eb7SKip Macy 			error = E2BIG;
2134b6d90eb7SKip Macy 			goto done;
2135b6d90eb7SKip Macy 		}
2136b6d90eb7SKip Macy 		cxgb_get_regs(sc, regs, buf);
2137b6d90eb7SKip Macy 		error = copyout(buf, regs->data, reglen);
2138b6d90eb7SKip Macy 
2139b6d90eb7SKip Macy 		done:
2140b6d90eb7SKip Macy 		free(buf, M_DEVBUF);
2141b6d90eb7SKip Macy 
2142b6d90eb7SKip Macy 		break;
2143b6d90eb7SKip Macy 	}
2144d722cab4SKip Macy 	case CHELSIO_SET_HW_SCHED: {
2145d722cab4SKip Macy 		struct ch_hw_sched *t = (struct ch_hw_sched *)data;
2146d722cab4SKip Macy 		unsigned int ticks_per_usec = core_ticks_per_usec(sc);
2147d722cab4SKip Macy 
2148d722cab4SKip Macy 		if ((sc->flags & FULL_INIT_DONE) == 0)
2149d722cab4SKip Macy 			return (EAGAIN);       /* need TP to be initialized */
2150d722cab4SKip Macy 		if (t->sched >= NTX_SCHED || !in_range(t->mode, 0, 1) ||
2151d722cab4SKip Macy 		    !in_range(t->channel, 0, 1) ||
2152d722cab4SKip Macy 		    !in_range(t->kbps, 0, 10000000) ||
2153d722cab4SKip Macy 		    !in_range(t->class_ipg, 0, 10000 * 65535 / ticks_per_usec) ||
2154d722cab4SKip Macy 		    !in_range(t->flow_ipg, 0,
2155d722cab4SKip Macy 			      dack_ticks_to_usec(sc, 0x7ff)))
2156d722cab4SKip Macy 			return (EINVAL);
2157d722cab4SKip Macy 
2158d722cab4SKip Macy 		if (t->kbps >= 0) {
2159d722cab4SKip Macy 			error = t3_config_sched(sc, t->kbps, t->sched);
2160d722cab4SKip Macy 			if (error < 0)
2161d722cab4SKip Macy 				return (-error);
2162d722cab4SKip Macy 		}
2163d722cab4SKip Macy 		if (t->class_ipg >= 0)
2164d722cab4SKip Macy 			t3_set_sched_ipg(sc, t->sched, t->class_ipg);
2165d722cab4SKip Macy 		if (t->flow_ipg >= 0) {
2166d722cab4SKip Macy 			t->flow_ipg *= 1000;     /* us -> ns */
2167d722cab4SKip Macy 			t3_set_pace_tbl(sc, &t->flow_ipg, t->sched, 1);
2168d722cab4SKip Macy 		}
2169d722cab4SKip Macy 		if (t->mode >= 0) {
2170d722cab4SKip Macy 			int bit = 1 << (S_TX_MOD_TIMER_MODE + t->sched);
2171d722cab4SKip Macy 
2172d722cab4SKip Macy 			t3_set_reg_field(sc, A_TP_TX_MOD_QUEUE_REQ_MAP,
2173d722cab4SKip Macy 					 bit, t->mode ? bit : 0);
2174d722cab4SKip Macy 		}
2175d722cab4SKip Macy 		if (t->channel >= 0)
2176d722cab4SKip Macy 			t3_set_reg_field(sc, A_TP_TX_MOD_QUEUE_REQ_MAP,
2177d722cab4SKip Macy 					 1 << t->sched, t->channel << t->sched);
2178d722cab4SKip Macy 		break;
2179d722cab4SKip Macy 	}
2180b6d90eb7SKip Macy 	default:
2181b6d90eb7SKip Macy 		return (EOPNOTSUPP);
2182b6d90eb7SKip Macy 		break;
2183b6d90eb7SKip Macy 	}
2184b6d90eb7SKip Macy 
2185b6d90eb7SKip Macy 	return (error);
2186b6d90eb7SKip Macy }
2187b6d90eb7SKip Macy 
2188b6d90eb7SKip Macy static __inline void
2189b6d90eb7SKip Macy reg_block_dump(struct adapter *ap, uint8_t *buf, unsigned int start,
2190b6d90eb7SKip Macy     unsigned int end)
2191b6d90eb7SKip Macy {
2192b6d90eb7SKip Macy 	uint32_t *p = (uint32_t *)buf + start;
2193b6d90eb7SKip Macy 
2194b6d90eb7SKip Macy 	for ( ; start <= end; start += sizeof(uint32_t))
2195b6d90eb7SKip Macy 		*p++ = t3_read_reg(ap, start);
2196b6d90eb7SKip Macy }
2197b6d90eb7SKip Macy 
2198b6d90eb7SKip Macy #define T3_REGMAP_SIZE (3 * 1024)
2199b6d90eb7SKip Macy static int
2200b6d90eb7SKip Macy cxgb_get_regs_len(void)
2201b6d90eb7SKip Macy {
2202b6d90eb7SKip Macy 	return T3_REGMAP_SIZE;
2203b6d90eb7SKip Macy }
2204b6d90eb7SKip Macy #undef T3_REGMAP_SIZE
2205b6d90eb7SKip Macy 
2206b6d90eb7SKip Macy static void
2207b6d90eb7SKip Macy cxgb_get_regs(adapter_t *sc, struct ifconf_regs *regs, uint8_t *buf)
2208b6d90eb7SKip Macy {
2209b6d90eb7SKip Macy 
2210b6d90eb7SKip Macy 	/*
2211b6d90eb7SKip Macy 	 * Version scheme:
2212b6d90eb7SKip Macy 	 * bits 0..9: chip version
2213b6d90eb7SKip Macy 	 * bits 10..15: chip revision
2214b6d90eb7SKip Macy 	 * bit 31: set for PCIe cards
2215b6d90eb7SKip Macy 	 */
2216b6d90eb7SKip Macy 	regs->version = 3 | (sc->params.rev << 10) | (is_pcie(sc) << 31);
2217b6d90eb7SKip Macy 
2218b6d90eb7SKip Macy 	/*
2219b6d90eb7SKip Macy 	 * We skip the MAC statistics registers because they are clear-on-read.
2220b6d90eb7SKip Macy 	 * Also reading multi-register stats would need to synchronize with the
2221b6d90eb7SKip Macy 	 * periodic mac stats accumulation.  Hard to justify the complexity.
2222b6d90eb7SKip Macy 	 */
2223b6d90eb7SKip Macy 	memset(buf, 0, REGDUMP_SIZE);
2224b6d90eb7SKip Macy 	reg_block_dump(sc, buf, 0, A_SG_RSPQ_CREDIT_RETURN);
2225b6d90eb7SKip Macy 	reg_block_dump(sc, buf, A_SG_HI_DRB_HI_THRSH, A_ULPRX_PBL_ULIMIT);
2226b6d90eb7SKip Macy 	reg_block_dump(sc, buf, A_ULPTX_CONFIG, A_MPS_INT_CAUSE);
2227b6d90eb7SKip Macy 	reg_block_dump(sc, buf, A_CPL_SWITCH_CNTRL, A_CPL_MAP_TBL_DATA);
2228b6d90eb7SKip Macy 	reg_block_dump(sc, buf, A_SMB_GLOBAL_TIME_CFG, A_XGM_SERDES_STAT3);
2229b6d90eb7SKip Macy 	reg_block_dump(sc, buf, A_XGM_SERDES_STATUS0,
2230b6d90eb7SKip Macy 		       XGM_REG(A_XGM_SERDES_STAT3, 1));
2231b6d90eb7SKip Macy 	reg_block_dump(sc, buf, XGM_REG(A_XGM_SERDES_STATUS0, 1),
2232b6d90eb7SKip Macy 		       XGM_REG(A_XGM_RX_SPI4_SOP_EOP_CNT, 1));
2233b6d90eb7SKip Macy }
2234