1 /************************************************************************** 2 3 Copyright (c) 2007, Chelsio Inc. 4 All rights reserved. 5 6 Redistribution and use in source and binary forms, with or without 7 modification, are permitted provided that the following conditions are met: 8 9 1. Redistributions of source code must retain the above copyright notice, 10 this list of conditions and the following disclaimer. 11 12 2. Redistributions in binary form must reproduce the above copyright 13 notice, this list of conditions and the following disclaimer in the 14 documentation and/or other materials provided with the distribution. 15 16 3. Neither the name of the Chelsio Corporation nor the names of its 17 contributors may be used to endorse or promote products derived from 18 this software without specific prior written permission. 19 20 THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 21 AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 22 IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 23 ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 24 LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25 CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26 SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27 INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28 CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29 ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 30 POSSIBILITY OF SUCH DAMAGE. 31 32 $FreeBSD$ 33 34 ***************************************************************************/ 35 /* This file is automatically generated --- do not edit */ 36 37 /* registers for module SGE3 */ 38 #define SGE3_BASE_ADDR 0x0 39 40 #define A_SG_CONTROL 0x0 41 42 #define S_EGRENUPBP 21 43 #define V_EGRENUPBP(x) ((x) << S_EGRENUPBP) 44 #define F_EGRENUPBP V_EGRENUPBP(1U) 45 46 #define S_DROPPKT 20 47 #define V_DROPPKT(x) ((x) << S_DROPPKT) 48 #define F_DROPPKT V_DROPPKT(1U) 49 50 #define S_EGRGENCTRL 19 51 #define V_EGRGENCTRL(x) ((x) << S_EGRGENCTRL) 52 #define F_EGRGENCTRL V_EGRGENCTRL(1U) 53 54 #define S_USERSPACESIZE 14 55 #define M_USERSPACESIZE 0x1f 56 #define V_USERSPACESIZE(x) ((x) << S_USERSPACESIZE) 57 #define G_USERSPACESIZE(x) (((x) >> S_USERSPACESIZE) & M_USERSPACESIZE) 58 59 #define S_HOSTPAGESIZE 11 60 #define M_HOSTPAGESIZE 0x7 61 #define V_HOSTPAGESIZE(x) ((x) << S_HOSTPAGESIZE) 62 #define G_HOSTPAGESIZE(x) (((x) >> S_HOSTPAGESIZE) & M_HOSTPAGESIZE) 63 64 #define S_PCIRELAX 10 65 #define V_PCIRELAX(x) ((x) << S_PCIRELAX) 66 #define F_PCIRELAX V_PCIRELAX(1U) 67 68 #define S_FLMODE 9 69 #define V_FLMODE(x) ((x) << S_FLMODE) 70 #define F_FLMODE V_FLMODE(1U) 71 72 #define S_PKTSHIFT 6 73 #define M_PKTSHIFT 0x7 74 #define V_PKTSHIFT(x) ((x) << S_PKTSHIFT) 75 #define G_PKTSHIFT(x) (((x) >> S_PKTSHIFT) & M_PKTSHIFT) 76 77 #define S_ONEINTMULTQ 5 78 #define V_ONEINTMULTQ(x) ((x) << S_ONEINTMULTQ) 79 #define F_ONEINTMULTQ V_ONEINTMULTQ(1U) 80 81 #define S_FLPICKAVAIL 4 82 #define V_FLPICKAVAIL(x) ((x) << S_FLPICKAVAIL) 83 #define F_FLPICKAVAIL V_FLPICKAVAIL(1U) 84 85 #define S_BIGENDIANEGRESS 3 86 #define V_BIGENDIANEGRESS(x) ((x) << S_BIGENDIANEGRESS) 87 #define F_BIGENDIANEGRESS V_BIGENDIANEGRESS(1U) 88 89 #define S_BIGENDIANINGRESS 2 90 #define V_BIGENDIANINGRESS(x) ((x) << S_BIGENDIANINGRESS) 91 #define F_BIGENDIANINGRESS V_BIGENDIANINGRESS(1U) 92 93 #define S_ISCSICOALESCING 1 94 #define V_ISCSICOALESCING(x) ((x) << S_ISCSICOALESCING) 95 #define F_ISCSICOALESCING V_ISCSICOALESCING(1U) 96 97 #define S_GLOBALENABLE 0 98 #define V_GLOBALENABLE(x) ((x) << S_GLOBALENABLE) 99 #define F_GLOBALENABLE V_GLOBALENABLE(1U) 100 101 #define S_URGTNL 26 102 #define V_URGTNL(x) ((x) << S_URGTNL) 103 #define F_URGTNL V_URGTNL(1U) 104 105 #define S_NEWNOTIFY 25 106 #define V_NEWNOTIFY(x) ((x) << S_NEWNOTIFY) 107 #define F_NEWNOTIFY V_NEWNOTIFY(1U) 108 109 #define S_AVOIDCQOVFL 24 110 #define V_AVOIDCQOVFL(x) ((x) << S_AVOIDCQOVFL) 111 #define F_AVOIDCQOVFL V_AVOIDCQOVFL(1U) 112 113 #define S_OPTONEINTMULTQ 23 114 #define V_OPTONEINTMULTQ(x) ((x) << S_OPTONEINTMULTQ) 115 #define F_OPTONEINTMULTQ V_OPTONEINTMULTQ(1U) 116 117 #define S_CQCRDTCTRL 22 118 #define V_CQCRDTCTRL(x) ((x) << S_CQCRDTCTRL) 119 #define F_CQCRDTCTRL V_CQCRDTCTRL(1U) 120 121 #define A_SG_KDOORBELL 0x4 122 123 #define S_SELEGRCNTX 31 124 #define V_SELEGRCNTX(x) ((x) << S_SELEGRCNTX) 125 #define F_SELEGRCNTX V_SELEGRCNTX(1U) 126 127 #define S_EGRCNTX 0 128 #define M_EGRCNTX 0xffff 129 #define V_EGRCNTX(x) ((x) << S_EGRCNTX) 130 #define G_EGRCNTX(x) (((x) >> S_EGRCNTX) & M_EGRCNTX) 131 132 #define A_SG_GTS 0x8 133 134 #define S_RSPQ 29 135 #define M_RSPQ 0x7 136 #define V_RSPQ(x) ((x) << S_RSPQ) 137 #define G_RSPQ(x) (((x) >> S_RSPQ) & M_RSPQ) 138 139 #define S_NEWTIMER 16 140 #define M_NEWTIMER 0x1fff 141 #define V_NEWTIMER(x) ((x) << S_NEWTIMER) 142 #define G_NEWTIMER(x) (((x) >> S_NEWTIMER) & M_NEWTIMER) 143 144 #define S_NEWINDEX 0 145 #define M_NEWINDEX 0xffff 146 #define V_NEWINDEX(x) ((x) << S_NEWINDEX) 147 #define G_NEWINDEX(x) (((x) >> S_NEWINDEX) & M_NEWINDEX) 148 149 #define A_SG_CONTEXT_CMD 0xc 150 151 #define S_CONTEXT_CMD_OPCODE 28 152 #define M_CONTEXT_CMD_OPCODE 0xf 153 #define V_CONTEXT_CMD_OPCODE(x) ((x) << S_CONTEXT_CMD_OPCODE) 154 #define G_CONTEXT_CMD_OPCODE(x) (((x) >> S_CONTEXT_CMD_OPCODE) & M_CONTEXT_CMD_OPCODE) 155 156 #define S_CONTEXT_CMD_BUSY 27 157 #define V_CONTEXT_CMD_BUSY(x) ((x) << S_CONTEXT_CMD_BUSY) 158 #define F_CONTEXT_CMD_BUSY V_CONTEXT_CMD_BUSY(1U) 159 160 #define S_CQ_CREDIT 20 161 #define M_CQ_CREDIT 0x7f 162 #define V_CQ_CREDIT(x) ((x) << S_CQ_CREDIT) 163 #define G_CQ_CREDIT(x) (((x) >> S_CQ_CREDIT) & M_CQ_CREDIT) 164 165 #define S_CQ 19 166 #define V_CQ(x) ((x) << S_CQ) 167 #define F_CQ V_CQ(1U) 168 169 #define S_RESPONSEQ 18 170 #define V_RESPONSEQ(x) ((x) << S_RESPONSEQ) 171 #define F_RESPONSEQ V_RESPONSEQ(1U) 172 173 #define S_EGRESS 17 174 #define V_EGRESS(x) ((x) << S_EGRESS) 175 #define F_EGRESS V_EGRESS(1U) 176 177 #define S_FREELIST 16 178 #define V_FREELIST(x) ((x) << S_FREELIST) 179 #define F_FREELIST V_FREELIST(1U) 180 181 #define S_CONTEXT 0 182 #define M_CONTEXT 0xffff 183 #define V_CONTEXT(x) ((x) << S_CONTEXT) 184 #define G_CONTEXT(x) (((x) >> S_CONTEXT) & M_CONTEXT) 185 186 #define A_SG_CONTEXT_DATA0 0x10 187 #define A_SG_CONTEXT_DATA1 0x14 188 #define A_SG_CONTEXT_DATA2 0x18 189 #define A_SG_CONTEXT_DATA3 0x1c 190 #define A_SG_CONTEXT_MASK0 0x20 191 #define A_SG_CONTEXT_MASK1 0x24 192 #define A_SG_CONTEXT_MASK2 0x28 193 #define A_SG_CONTEXT_MASK3 0x2c 194 #define A_SG_RSPQ_CREDIT_RETURN 0x30 195 196 #define S_CREDITS 0 197 #define M_CREDITS 0xffff 198 #define V_CREDITS(x) ((x) << S_CREDITS) 199 #define G_CREDITS(x) (((x) >> S_CREDITS) & M_CREDITS) 200 201 #define A_SG_DATA_INTR 0x34 202 203 #define S_ERRINTR 31 204 #define V_ERRINTR(x) ((x) << S_ERRINTR) 205 #define F_ERRINTR V_ERRINTR(1U) 206 207 #define S_DATAINTR 0 208 #define M_DATAINTR 0xff 209 #define V_DATAINTR(x) ((x) << S_DATAINTR) 210 #define G_DATAINTR(x) (((x) >> S_DATAINTR) & M_DATAINTR) 211 212 #define A_SG_HI_DRB_HI_THRSH 0x38 213 214 #define S_HIDRBHITHRSH 0 215 #define M_HIDRBHITHRSH 0x3ff 216 #define V_HIDRBHITHRSH(x) ((x) << S_HIDRBHITHRSH) 217 #define G_HIDRBHITHRSH(x) (((x) >> S_HIDRBHITHRSH) & M_HIDRBHITHRSH) 218 219 #define A_SG_HI_DRB_LO_THRSH 0x3c 220 221 #define S_HIDRBLOTHRSH 0 222 #define M_HIDRBLOTHRSH 0x3ff 223 #define V_HIDRBLOTHRSH(x) ((x) << S_HIDRBLOTHRSH) 224 #define G_HIDRBLOTHRSH(x) (((x) >> S_HIDRBLOTHRSH) & M_HIDRBLOTHRSH) 225 226 #define A_SG_LO_DRB_HI_THRSH 0x40 227 228 #define S_LODRBHITHRSH 0 229 #define M_LODRBHITHRSH 0x3ff 230 #define V_LODRBHITHRSH(x) ((x) << S_LODRBHITHRSH) 231 #define G_LODRBHITHRSH(x) (((x) >> S_LODRBHITHRSH) & M_LODRBHITHRSH) 232 233 #define A_SG_LO_DRB_LO_THRSH 0x44 234 235 #define S_LODRBLOTHRSH 0 236 #define M_LODRBLOTHRSH 0x3ff 237 #define V_LODRBLOTHRSH(x) ((x) << S_LODRBLOTHRSH) 238 #define G_LODRBLOTHRSH(x) (((x) >> S_LODRBLOTHRSH) & M_LODRBLOTHRSH) 239 240 #define A_SG_ONE_INT_MULT_Q_COALESCING_TIMER 0x48 241 #define A_SG_RSPQ_FL_STATUS 0x4c 242 243 #define S_RSPQ0STARVED 0 244 #define V_RSPQ0STARVED(x) ((x) << S_RSPQ0STARVED) 245 #define F_RSPQ0STARVED V_RSPQ0STARVED(1U) 246 247 #define S_RSPQ1STARVED 1 248 #define V_RSPQ1STARVED(x) ((x) << S_RSPQ1STARVED) 249 #define F_RSPQ1STARVED V_RSPQ1STARVED(1U) 250 251 #define S_RSPQ2STARVED 2 252 #define V_RSPQ2STARVED(x) ((x) << S_RSPQ2STARVED) 253 #define F_RSPQ2STARVED V_RSPQ2STARVED(1U) 254 255 #define S_RSPQ3STARVED 3 256 #define V_RSPQ3STARVED(x) ((x) << S_RSPQ3STARVED) 257 #define F_RSPQ3STARVED V_RSPQ3STARVED(1U) 258 259 #define S_RSPQ4STARVED 4 260 #define V_RSPQ4STARVED(x) ((x) << S_RSPQ4STARVED) 261 #define F_RSPQ4STARVED V_RSPQ4STARVED(1U) 262 263 #define S_RSPQ5STARVED 5 264 #define V_RSPQ5STARVED(x) ((x) << S_RSPQ5STARVED) 265 #define F_RSPQ5STARVED V_RSPQ5STARVED(1U) 266 267 #define S_RSPQ6STARVED 6 268 #define V_RSPQ6STARVED(x) ((x) << S_RSPQ6STARVED) 269 #define F_RSPQ6STARVED V_RSPQ6STARVED(1U) 270 271 #define S_RSPQ7STARVED 7 272 #define V_RSPQ7STARVED(x) ((x) << S_RSPQ7STARVED) 273 #define F_RSPQ7STARVED V_RSPQ7STARVED(1U) 274 275 #define S_RSPQ0DISABLED 8 276 #define V_RSPQ0DISABLED(x) ((x) << S_RSPQ0DISABLED) 277 #define F_RSPQ0DISABLED V_RSPQ0DISABLED(1U) 278 279 #define S_RSPQ1DISABLED 9 280 #define V_RSPQ1DISABLED(x) ((x) << S_RSPQ1DISABLED) 281 #define F_RSPQ1DISABLED V_RSPQ1DISABLED(1U) 282 283 #define S_RSPQ2DISABLED 10 284 #define V_RSPQ2DISABLED(x) ((x) << S_RSPQ2DISABLED) 285 #define F_RSPQ2DISABLED V_RSPQ2DISABLED(1U) 286 287 #define S_RSPQ3DISABLED 11 288 #define V_RSPQ3DISABLED(x) ((x) << S_RSPQ3DISABLED) 289 #define F_RSPQ3DISABLED V_RSPQ3DISABLED(1U) 290 291 #define S_RSPQ4DISABLED 12 292 #define V_RSPQ4DISABLED(x) ((x) << S_RSPQ4DISABLED) 293 #define F_RSPQ4DISABLED V_RSPQ4DISABLED(1U) 294 295 #define S_RSPQ5DISABLED 13 296 #define V_RSPQ5DISABLED(x) ((x) << S_RSPQ5DISABLED) 297 #define F_RSPQ5DISABLED V_RSPQ5DISABLED(1U) 298 299 #define S_RSPQ6DISABLED 14 300 #define V_RSPQ6DISABLED(x) ((x) << S_RSPQ6DISABLED) 301 #define F_RSPQ6DISABLED V_RSPQ6DISABLED(1U) 302 303 #define S_RSPQ7DISABLED 15 304 #define V_RSPQ7DISABLED(x) ((x) << S_RSPQ7DISABLED) 305 #define F_RSPQ7DISABLED V_RSPQ7DISABLED(1U) 306 307 #define S_FL0EMPTY 16 308 #define V_FL0EMPTY(x) ((x) << S_FL0EMPTY) 309 #define F_FL0EMPTY V_FL0EMPTY(1U) 310 311 #define S_FL1EMPTY 17 312 #define V_FL1EMPTY(x) ((x) << S_FL1EMPTY) 313 #define F_FL1EMPTY V_FL1EMPTY(1U) 314 315 #define S_FL2EMPTY 18 316 #define V_FL2EMPTY(x) ((x) << S_FL2EMPTY) 317 #define F_FL2EMPTY V_FL2EMPTY(1U) 318 319 #define S_FL3EMPTY 19 320 #define V_FL3EMPTY(x) ((x) << S_FL3EMPTY) 321 #define F_FL3EMPTY V_FL3EMPTY(1U) 322 323 #define S_FL4EMPTY 20 324 #define V_FL4EMPTY(x) ((x) << S_FL4EMPTY) 325 #define F_FL4EMPTY V_FL4EMPTY(1U) 326 327 #define S_FL5EMPTY 21 328 #define V_FL5EMPTY(x) ((x) << S_FL5EMPTY) 329 #define F_FL5EMPTY V_FL5EMPTY(1U) 330 331 #define S_FL6EMPTY 22 332 #define V_FL6EMPTY(x) ((x) << S_FL6EMPTY) 333 #define F_FL6EMPTY V_FL6EMPTY(1U) 334 335 #define S_FL7EMPTY 23 336 #define V_FL7EMPTY(x) ((x) << S_FL7EMPTY) 337 #define F_FL7EMPTY V_FL7EMPTY(1U) 338 339 #define S_FL8EMPTY 24 340 #define V_FL8EMPTY(x) ((x) << S_FL8EMPTY) 341 #define F_FL8EMPTY V_FL8EMPTY(1U) 342 343 #define S_FL9EMPTY 25 344 #define V_FL9EMPTY(x) ((x) << S_FL9EMPTY) 345 #define F_FL9EMPTY V_FL9EMPTY(1U) 346 347 #define S_FL10EMPTY 26 348 #define V_FL10EMPTY(x) ((x) << S_FL10EMPTY) 349 #define F_FL10EMPTY V_FL10EMPTY(1U) 350 351 #define S_FL11EMPTY 27 352 #define V_FL11EMPTY(x) ((x) << S_FL11EMPTY) 353 #define F_FL11EMPTY V_FL11EMPTY(1U) 354 355 #define S_FL12EMPTY 28 356 #define V_FL12EMPTY(x) ((x) << S_FL12EMPTY) 357 #define F_FL12EMPTY V_FL12EMPTY(1U) 358 359 #define S_FL13EMPTY 29 360 #define V_FL13EMPTY(x) ((x) << S_FL13EMPTY) 361 #define F_FL13EMPTY V_FL13EMPTY(1U) 362 363 #define S_FL14EMPTY 30 364 #define V_FL14EMPTY(x) ((x) << S_FL14EMPTY) 365 #define F_FL14EMPTY V_FL14EMPTY(1U) 366 367 #define S_FL15EMPTY 31 368 #define V_FL15EMPTY(x) ((x) << S_FL15EMPTY) 369 #define F_FL15EMPTY V_FL15EMPTY(1U) 370 371 #define A_SG_EGR_PRI_CNT 0x50 372 373 #define S_EGRPRICNT 0 374 #define M_EGRPRICNT 0x1f 375 #define V_EGRPRICNT(x) ((x) << S_EGRPRICNT) 376 #define G_EGRPRICNT(x) (((x) >> S_EGRPRICNT) & M_EGRPRICNT) 377 378 #define S_EGRERROPCODE 24 379 #define M_EGRERROPCODE 0xff 380 #define V_EGRERROPCODE(x) ((x) << S_EGRERROPCODE) 381 #define G_EGRERROPCODE(x) (((x) >> S_EGRERROPCODE) & M_EGRERROPCODE) 382 383 #define S_EGRHIOPCODE 16 384 #define M_EGRHIOPCODE 0xff 385 #define V_EGRHIOPCODE(x) ((x) << S_EGRHIOPCODE) 386 #define G_EGRHIOPCODE(x) (((x) >> S_EGRHIOPCODE) & M_EGRHIOPCODE) 387 388 #define S_EGRLOOPCODE 8 389 #define M_EGRLOOPCODE 0xff 390 #define V_EGRLOOPCODE(x) ((x) << S_EGRLOOPCODE) 391 #define G_EGRLOOPCODE(x) (((x) >> S_EGRLOOPCODE) & M_EGRLOOPCODE) 392 393 #define A_SG_EGR_RCQ_DRB_THRSH 0x54 394 395 #define S_HIRCQDRBTHRSH 16 396 #define M_HIRCQDRBTHRSH 0x7ff 397 #define V_HIRCQDRBTHRSH(x) ((x) << S_HIRCQDRBTHRSH) 398 #define G_HIRCQDRBTHRSH(x) (((x) >> S_HIRCQDRBTHRSH) & M_HIRCQDRBTHRSH) 399 400 #define S_LORCQDRBTHRSH 0 401 #define M_LORCQDRBTHRSH 0x7ff 402 #define V_LORCQDRBTHRSH(x) ((x) << S_LORCQDRBTHRSH) 403 #define G_LORCQDRBTHRSH(x) (((x) >> S_LORCQDRBTHRSH) & M_LORCQDRBTHRSH) 404 405 #define A_SG_EGR_CNTX_BADDR 0x58 406 407 #define S_EGRCNTXBADDR 5 408 #define M_EGRCNTXBADDR 0x7ffffff 409 #define V_EGRCNTXBADDR(x) ((x) << S_EGRCNTXBADDR) 410 #define G_EGRCNTXBADDR(x) (((x) >> S_EGRCNTXBADDR) & M_EGRCNTXBADDR) 411 412 #define A_SG_INT_CAUSE 0x5c 413 414 #define S_HICTLDRBDROPERR 13 415 #define V_HICTLDRBDROPERR(x) ((x) << S_HICTLDRBDROPERR) 416 #define F_HICTLDRBDROPERR V_HICTLDRBDROPERR(1U) 417 418 #define S_LOCTLDRBDROPERR 12 419 #define V_LOCTLDRBDROPERR(x) ((x) << S_LOCTLDRBDROPERR) 420 #define F_LOCTLDRBDROPERR V_LOCTLDRBDROPERR(1U) 421 422 #define S_HIPIODRBDROPERR 11 423 #define V_HIPIODRBDROPERR(x) ((x) << S_HIPIODRBDROPERR) 424 #define F_HIPIODRBDROPERR V_HIPIODRBDROPERR(1U) 425 426 #define S_LOPIODRBDROPERR 10 427 #define V_LOPIODRBDROPERR(x) ((x) << S_LOPIODRBDROPERR) 428 #define F_LOPIODRBDROPERR V_LOPIODRBDROPERR(1U) 429 430 #define S_HICRDTUNDFLOWERR 9 431 #define V_HICRDTUNDFLOWERR(x) ((x) << S_HICRDTUNDFLOWERR) 432 #define F_HICRDTUNDFLOWERR V_HICRDTUNDFLOWERR(1U) 433 434 #define S_LOCRDTUNDFLOWERR 8 435 #define V_LOCRDTUNDFLOWERR(x) ((x) << S_LOCRDTUNDFLOWERR) 436 #define F_LOCRDTUNDFLOWERR V_LOCRDTUNDFLOWERR(1U) 437 438 #define S_HIPRIORITYDBFULL 7 439 #define V_HIPRIORITYDBFULL(x) ((x) << S_HIPRIORITYDBFULL) 440 #define F_HIPRIORITYDBFULL V_HIPRIORITYDBFULL(1U) 441 442 #define S_HIPRIORITYDBEMPTY 6 443 #define V_HIPRIORITYDBEMPTY(x) ((x) << S_HIPRIORITYDBEMPTY) 444 #define F_HIPRIORITYDBEMPTY V_HIPRIORITYDBEMPTY(1U) 445 446 #define S_LOPRIORITYDBFULL 5 447 #define V_LOPRIORITYDBFULL(x) ((x) << S_LOPRIORITYDBFULL) 448 #define F_LOPRIORITYDBFULL V_LOPRIORITYDBFULL(1U) 449 450 #define S_LOPRIORITYDBEMPTY 4 451 #define V_LOPRIORITYDBEMPTY(x) ((x) << S_LOPRIORITYDBEMPTY) 452 #define F_LOPRIORITYDBEMPTY V_LOPRIORITYDBEMPTY(1U) 453 454 #define S_RSPQDISABLED 3 455 #define V_RSPQDISABLED(x) ((x) << S_RSPQDISABLED) 456 #define F_RSPQDISABLED V_RSPQDISABLED(1U) 457 458 #define S_RSPQCREDITOVERFOW 2 459 #define V_RSPQCREDITOVERFOW(x) ((x) << S_RSPQCREDITOVERFOW) 460 #define F_RSPQCREDITOVERFOW V_RSPQCREDITOVERFOW(1U) 461 462 #define S_FLEMPTY 1 463 #define V_FLEMPTY(x) ((x) << S_FLEMPTY) 464 #define F_FLEMPTY V_FLEMPTY(1U) 465 466 #define S_RSPQSTARVE 0 467 #define V_RSPQSTARVE(x) ((x) << S_RSPQSTARVE) 468 #define F_RSPQSTARVE V_RSPQSTARVE(1U) 469 470 #define A_SG_INT_ENABLE 0x60 471 #define A_SG_CMDQ_CREDIT_TH 0x64 472 473 #define S_TIMEOUT 8 474 #define M_TIMEOUT 0xffffff 475 #define V_TIMEOUT(x) ((x) << S_TIMEOUT) 476 #define G_TIMEOUT(x) (((x) >> S_TIMEOUT) & M_TIMEOUT) 477 478 #define S_THRESHOLD 0 479 #define M_THRESHOLD 0xff 480 #define V_THRESHOLD(x) ((x) << S_THRESHOLD) 481 #define G_THRESHOLD(x) (((x) >> S_THRESHOLD) & M_THRESHOLD) 482 483 #define A_SG_TIMER_TICK 0x68 484 #define A_SG_CQ_CONTEXT_BADDR 0x6c 485 486 #define S_BASEADDR 5 487 #define M_BASEADDR 0x7ffffff 488 #define V_BASEADDR(x) ((x) << S_BASEADDR) 489 #define G_BASEADDR(x) (((x) >> S_BASEADDR) & M_BASEADDR) 490 491 #define A_SG_OCO_BASE 0x70 492 493 #define S_BASE1 16 494 #define M_BASE1 0xffff 495 #define V_BASE1(x) ((x) << S_BASE1) 496 #define G_BASE1(x) (((x) >> S_BASE1) & M_BASE1) 497 498 #define S_BASE0 0 499 #define M_BASE0 0xffff 500 #define V_BASE0(x) ((x) << S_BASE0) 501 #define G_BASE0(x) (((x) >> S_BASE0) & M_BASE0) 502 503 #define A_SG_DRB_PRI_THRESH 0x74 504 505 #define S_DRBPRITHRSH 0 506 #define M_DRBPRITHRSH 0xffff 507 #define V_DRBPRITHRSH(x) ((x) << S_DRBPRITHRSH) 508 #define G_DRBPRITHRSH(x) (((x) >> S_DRBPRITHRSH) & M_DRBPRITHRSH) 509 510 #define A_SG_DEBUG_INDEX 0x78 511 #define A_SG_DEBUG_DATA 0x7c 512 513 /* registers for module PCIX1 */ 514 #define PCIX1_BASE_ADDR 0x80 515 516 #define A_PCIX_INT_ENABLE 0x80 517 518 #define S_MSIXPARERR 22 519 #define M_MSIXPARERR 0x7 520 #define V_MSIXPARERR(x) ((x) << S_MSIXPARERR) 521 #define G_MSIXPARERR(x) (((x) >> S_MSIXPARERR) & M_MSIXPARERR) 522 523 #define S_CFPARERR 18 524 #define M_CFPARERR 0xf 525 #define V_CFPARERR(x) ((x) << S_CFPARERR) 526 #define G_CFPARERR(x) (((x) >> S_CFPARERR) & M_CFPARERR) 527 528 #define S_RFPARERR 14 529 #define M_RFPARERR 0xf 530 #define V_RFPARERR(x) ((x) << S_RFPARERR) 531 #define G_RFPARERR(x) (((x) >> S_RFPARERR) & M_RFPARERR) 532 533 #define S_WFPARERR 12 534 #define M_WFPARERR 0x3 535 #define V_WFPARERR(x) ((x) << S_WFPARERR) 536 #define G_WFPARERR(x) (((x) >> S_WFPARERR) & M_WFPARERR) 537 538 #define S_PIOPARERR 11 539 #define V_PIOPARERR(x) ((x) << S_PIOPARERR) 540 #define F_PIOPARERR V_PIOPARERR(1U) 541 542 #define S_DETUNCECCERR 10 543 #define V_DETUNCECCERR(x) ((x) << S_DETUNCECCERR) 544 #define F_DETUNCECCERR V_DETUNCECCERR(1U) 545 546 #define S_DETCORECCERR 9 547 #define V_DETCORECCERR(x) ((x) << S_DETCORECCERR) 548 #define F_DETCORECCERR V_DETCORECCERR(1U) 549 550 #define S_RCVSPLCMPERR 8 551 #define V_RCVSPLCMPERR(x) ((x) << S_RCVSPLCMPERR) 552 #define F_RCVSPLCMPERR V_RCVSPLCMPERR(1U) 553 554 #define S_UNXSPLCMP 7 555 #define V_UNXSPLCMP(x) ((x) << S_UNXSPLCMP) 556 #define F_UNXSPLCMP V_UNXSPLCMP(1U) 557 558 #define S_SPLCMPDIS 6 559 #define V_SPLCMPDIS(x) ((x) << S_SPLCMPDIS) 560 #define F_SPLCMPDIS V_SPLCMPDIS(1U) 561 562 #define S_DETPARERR 5 563 #define V_DETPARERR(x) ((x) << S_DETPARERR) 564 #define F_DETPARERR V_DETPARERR(1U) 565 566 #define S_SIGSYSERR 4 567 #define V_SIGSYSERR(x) ((x) << S_SIGSYSERR) 568 #define F_SIGSYSERR V_SIGSYSERR(1U) 569 570 #define S_RCVMSTABT 3 571 #define V_RCVMSTABT(x) ((x) << S_RCVMSTABT) 572 #define F_RCVMSTABT V_RCVMSTABT(1U) 573 574 #define S_RCVTARABT 2 575 #define V_RCVTARABT(x) ((x) << S_RCVTARABT) 576 #define F_RCVTARABT V_RCVTARABT(1U) 577 578 #define S_SIGTARABT 1 579 #define V_SIGTARABT(x) ((x) << S_SIGTARABT) 580 #define F_SIGTARABT V_SIGTARABT(1U) 581 582 #define S_MSTDETPARERR 0 583 #define V_MSTDETPARERR(x) ((x) << S_MSTDETPARERR) 584 #define F_MSTDETPARERR V_MSTDETPARERR(1U) 585 586 #define A_PCIX_INT_CAUSE 0x84 587 #define A_PCIX_CFG 0x88 588 589 #define S_CLIDECEN 18 590 #define V_CLIDECEN(x) ((x) << S_CLIDECEN) 591 #define F_CLIDECEN V_CLIDECEN(1U) 592 593 #define S_LATTMRDIS 17 594 #define V_LATTMRDIS(x) ((x) << S_LATTMRDIS) 595 #define F_LATTMRDIS V_LATTMRDIS(1U) 596 597 #define S_LOWPWREN 16 598 #define V_LOWPWREN(x) ((x) << S_LOWPWREN) 599 #define F_LOWPWREN V_LOWPWREN(1U) 600 601 #define S_ASYNCINTVEC 11 602 #define M_ASYNCINTVEC 0x1f 603 #define V_ASYNCINTVEC(x) ((x) << S_ASYNCINTVEC) 604 #define G_ASYNCINTVEC(x) (((x) >> S_ASYNCINTVEC) & M_ASYNCINTVEC) 605 606 #define S_MAXSPLTRNC 8 607 #define M_MAXSPLTRNC 0x7 608 #define V_MAXSPLTRNC(x) ((x) << S_MAXSPLTRNC) 609 #define G_MAXSPLTRNC(x) (((x) >> S_MAXSPLTRNC) & M_MAXSPLTRNC) 610 611 #define S_MAXSPLTRNR 5 612 #define M_MAXSPLTRNR 0x7 613 #define V_MAXSPLTRNR(x) ((x) << S_MAXSPLTRNR) 614 #define G_MAXSPLTRNR(x) (((x) >> S_MAXSPLTRNR) & M_MAXSPLTRNR) 615 616 #define S_MAXWRBYTECNT 3 617 #define M_MAXWRBYTECNT 0x3 618 #define V_MAXWRBYTECNT(x) ((x) << S_MAXWRBYTECNT) 619 #define G_MAXWRBYTECNT(x) (((x) >> S_MAXWRBYTECNT) & M_MAXWRBYTECNT) 620 621 #define S_WRREQATOMICEN 2 622 #define V_WRREQATOMICEN(x) ((x) << S_WRREQATOMICEN) 623 #define F_WRREQATOMICEN V_WRREQATOMICEN(1U) 624 625 #define S_RSTWRMMODE 1 626 #define V_RSTWRMMODE(x) ((x) << S_RSTWRMMODE) 627 #define F_RSTWRMMODE V_RSTWRMMODE(1U) 628 629 #define S_PIOACK64EN 0 630 #define V_PIOACK64EN(x) ((x) << S_PIOACK64EN) 631 #define F_PIOACK64EN V_PIOACK64EN(1U) 632 633 #define A_PCIX_MODE 0x8c 634 635 #define S_PCLKRANGE 6 636 #define M_PCLKRANGE 0x3 637 #define V_PCLKRANGE(x) ((x) << S_PCLKRANGE) 638 #define G_PCLKRANGE(x) (((x) >> S_PCLKRANGE) & M_PCLKRANGE) 639 640 #define S_PCIXINITPAT 2 641 #define M_PCIXINITPAT 0xf 642 #define V_PCIXINITPAT(x) ((x) << S_PCIXINITPAT) 643 #define G_PCIXINITPAT(x) (((x) >> S_PCIXINITPAT) & M_PCIXINITPAT) 644 645 #define S_66MHZ 1 646 #define V_66MHZ(x) ((x) << S_66MHZ) 647 #define F_66MHZ V_66MHZ(1U) 648 649 #define S_64BIT 0 650 #define V_64BIT(x) ((x) << S_64BIT) 651 #define F_64BIT V_64BIT(1U) 652 653 #define A_PCIX_CAL 0x90 654 655 #define S_BUSY 31 656 #define V_BUSY(x) ((x) << S_BUSY) 657 #define F_BUSY V_BUSY(1U) 658 659 #define S_PERCALDIV 22 660 #define M_PERCALDIV 0xff 661 #define V_PERCALDIV(x) ((x) << S_PERCALDIV) 662 #define G_PERCALDIV(x) (((x) >> S_PERCALDIV) & M_PERCALDIV) 663 664 #define S_PERCALEN 21 665 #define V_PERCALEN(x) ((x) << S_PERCALEN) 666 #define F_PERCALEN V_PERCALEN(1U) 667 668 #define S_SGLCALEN 20 669 #define V_SGLCALEN(x) ((x) << S_SGLCALEN) 670 #define F_SGLCALEN V_SGLCALEN(1U) 671 672 #define S_ZINUPDMODE 19 673 #define V_ZINUPDMODE(x) ((x) << S_ZINUPDMODE) 674 #define F_ZINUPDMODE V_ZINUPDMODE(1U) 675 676 #define S_ZINSEL 18 677 #define V_ZINSEL(x) ((x) << S_ZINSEL) 678 #define F_ZINSEL V_ZINSEL(1U) 679 680 #define S_ZPDMAN 15 681 #define M_ZPDMAN 0x7 682 #define V_ZPDMAN(x) ((x) << S_ZPDMAN) 683 #define G_ZPDMAN(x) (((x) >> S_ZPDMAN) & M_ZPDMAN) 684 685 #define S_ZPUMAN 12 686 #define M_ZPUMAN 0x7 687 #define V_ZPUMAN(x) ((x) << S_ZPUMAN) 688 #define G_ZPUMAN(x) (((x) >> S_ZPUMAN) & M_ZPUMAN) 689 690 #define S_ZPDOUT 9 691 #define M_ZPDOUT 0x7 692 #define V_ZPDOUT(x) ((x) << S_ZPDOUT) 693 #define G_ZPDOUT(x) (((x) >> S_ZPDOUT) & M_ZPDOUT) 694 695 #define S_ZPUOUT 6 696 #define M_ZPUOUT 0x7 697 #define V_ZPUOUT(x) ((x) << S_ZPUOUT) 698 #define G_ZPUOUT(x) (((x) >> S_ZPUOUT) & M_ZPUOUT) 699 700 #define S_ZPDIN 3 701 #define M_ZPDIN 0x7 702 #define V_ZPDIN(x) ((x) << S_ZPDIN) 703 #define G_ZPDIN(x) (((x) >> S_ZPDIN) & M_ZPDIN) 704 705 #define S_ZPUIN 0 706 #define M_ZPUIN 0x7 707 #define V_ZPUIN(x) ((x) << S_ZPUIN) 708 #define G_ZPUIN(x) (((x) >> S_ZPUIN) & M_ZPUIN) 709 710 #define A_PCIX_WOL 0x94 711 712 #define S_WAKEUP1 3 713 #define V_WAKEUP1(x) ((x) << S_WAKEUP1) 714 #define F_WAKEUP1 V_WAKEUP1(1U) 715 716 #define S_WAKEUP0 2 717 #define V_WAKEUP0(x) ((x) << S_WAKEUP0) 718 #define F_WAKEUP0 V_WAKEUP0(1U) 719 720 #define S_SLEEPMODE1 1 721 #define V_SLEEPMODE1(x) ((x) << S_SLEEPMODE1) 722 #define F_SLEEPMODE1 V_SLEEPMODE1(1U) 723 724 #define S_SLEEPMODE0 0 725 #define V_SLEEPMODE0(x) ((x) << S_SLEEPMODE0) 726 #define F_SLEEPMODE0 V_SLEEPMODE0(1U) 727 728 /* registers for module PCIE0 */ 729 #define PCIE0_BASE_ADDR 0x80 730 731 #define A_PCIE_INT_ENABLE 0x80 732 733 #define S_BISTERR 15 734 #define M_BISTERR 0xff 735 #define V_BISTERR(x) ((x) << S_BISTERR) 736 #define G_BISTERR(x) (((x) >> S_BISTERR) & M_BISTERR) 737 738 #define S_PCIE_MSIXPARERR 12 739 #define M_PCIE_MSIXPARERR 0x7 740 #define V_PCIE_MSIXPARERR(x) ((x) << S_PCIE_MSIXPARERR) 741 #define G_PCIE_MSIXPARERR(x) (((x) >> S_PCIE_MSIXPARERR) & M_PCIE_MSIXPARERR) 742 743 #define S_PCIE_CFPARERR 11 744 #define V_PCIE_CFPARERR(x) ((x) << S_PCIE_CFPARERR) 745 #define F_PCIE_CFPARERR V_PCIE_CFPARERR(1U) 746 747 #define S_PCIE_RFPARERR 10 748 #define V_PCIE_RFPARERR(x) ((x) << S_PCIE_RFPARERR) 749 #define F_PCIE_RFPARERR V_PCIE_RFPARERR(1U) 750 751 #define S_PCIE_WFPARERR 9 752 #define V_PCIE_WFPARERR(x) ((x) << S_PCIE_WFPARERR) 753 #define F_PCIE_WFPARERR V_PCIE_WFPARERR(1U) 754 755 #define S_PCIE_PIOPARERR 8 756 #define V_PCIE_PIOPARERR(x) ((x) << S_PCIE_PIOPARERR) 757 #define F_PCIE_PIOPARERR V_PCIE_PIOPARERR(1U) 758 759 #define S_UNXSPLCPLERRC 7 760 #define V_UNXSPLCPLERRC(x) ((x) << S_UNXSPLCPLERRC) 761 #define F_UNXSPLCPLERRC V_UNXSPLCPLERRC(1U) 762 763 #define S_UNXSPLCPLERRR 6 764 #define V_UNXSPLCPLERRR(x) ((x) << S_UNXSPLCPLERRR) 765 #define F_UNXSPLCPLERRR V_UNXSPLCPLERRR(1U) 766 767 #define S_VPDADDRCHNG 5 768 #define V_VPDADDRCHNG(x) ((x) << S_VPDADDRCHNG) 769 #define F_VPDADDRCHNG V_VPDADDRCHNG(1U) 770 771 #define S_BUSMSTREN 4 772 #define V_BUSMSTREN(x) ((x) << S_BUSMSTREN) 773 #define F_BUSMSTREN V_BUSMSTREN(1U) 774 775 #define S_PMSTCHNG 3 776 #define V_PMSTCHNG(x) ((x) << S_PMSTCHNG) 777 #define F_PMSTCHNG V_PMSTCHNG(1U) 778 779 #define S_PEXMSG 2 780 #define V_PEXMSG(x) ((x) << S_PEXMSG) 781 #define F_PEXMSG V_PEXMSG(1U) 782 783 #define S_ZEROLENRD 1 784 #define V_ZEROLENRD(x) ((x) << S_ZEROLENRD) 785 #define F_ZEROLENRD V_ZEROLENRD(1U) 786 787 #define S_PEXERR 0 788 #define V_PEXERR(x) ((x) << S_PEXERR) 789 #define F_PEXERR V_PEXERR(1U) 790 791 #define A_PCIE_INT_CAUSE 0x84 792 #define A_PCIE_CFG 0x88 793 794 #define S_ENABLELINKDWNDRST 21 795 #define V_ENABLELINKDWNDRST(x) ((x) << S_ENABLELINKDWNDRST) 796 #define F_ENABLELINKDWNDRST V_ENABLELINKDWNDRST(1U) 797 798 #define S_ENABLELINKDOWNRST 20 799 #define V_ENABLELINKDOWNRST(x) ((x) << S_ENABLELINKDOWNRST) 800 #define F_ENABLELINKDOWNRST V_ENABLELINKDOWNRST(1U) 801 802 #define S_ENABLEHOTRST 19 803 #define V_ENABLEHOTRST(x) ((x) << S_ENABLEHOTRST) 804 #define F_ENABLEHOTRST V_ENABLEHOTRST(1U) 805 806 #define S_INIWAITFORGNT 18 807 #define V_INIWAITFORGNT(x) ((x) << S_INIWAITFORGNT) 808 #define F_INIWAITFORGNT V_INIWAITFORGNT(1U) 809 810 #define S_INIBEDIS 17 811 #define V_INIBEDIS(x) ((x) << S_INIBEDIS) 812 #define F_INIBEDIS V_INIBEDIS(1U) 813 814 #define S_PCIE_CLIDECEN 16 815 #define V_PCIE_CLIDECEN(x) ((x) << S_PCIE_CLIDECEN) 816 #define F_PCIE_CLIDECEN V_PCIE_CLIDECEN(1U) 817 818 #define S_PCIE_MAXSPLTRNC 7 819 #define M_PCIE_MAXSPLTRNC 0xf 820 #define V_PCIE_MAXSPLTRNC(x) ((x) << S_PCIE_MAXSPLTRNC) 821 #define G_PCIE_MAXSPLTRNC(x) (((x) >> S_PCIE_MAXSPLTRNC) & M_PCIE_MAXSPLTRNC) 822 823 #define S_PCIE_MAXSPLTRNR 1 824 #define M_PCIE_MAXSPLTRNR 0x3f 825 #define V_PCIE_MAXSPLTRNR(x) ((x) << S_PCIE_MAXSPLTRNR) 826 #define G_PCIE_MAXSPLTRNR(x) (((x) >> S_PCIE_MAXSPLTRNR) & M_PCIE_MAXSPLTRNR) 827 828 #define S_CRSTWRMMODE 0 829 #define V_CRSTWRMMODE(x) ((x) << S_CRSTWRMMODE) 830 #define F_CRSTWRMMODE V_CRSTWRMMODE(1U) 831 832 #define S_PRIORITYINTA 23 833 #define V_PRIORITYINTA(x) ((x) << S_PRIORITYINTA) 834 #define F_PRIORITYINTA V_PRIORITYINTA(1U) 835 836 #define S_INIFULLPKT 22 837 #define V_INIFULLPKT(x) ((x) << S_INIFULLPKT) 838 #define F_INIFULLPKT V_INIFULLPKT(1U) 839 840 #define A_PCIE_MODE 0x8c 841 842 #define S_LNKCNTLSTATE 2 843 #define M_LNKCNTLSTATE 0xff 844 #define V_LNKCNTLSTATE(x) ((x) << S_LNKCNTLSTATE) 845 #define G_LNKCNTLSTATE(x) (((x) >> S_LNKCNTLSTATE) & M_LNKCNTLSTATE) 846 847 #define S_VC0UP 1 848 #define V_VC0UP(x) ((x) << S_VC0UP) 849 #define F_VC0UP V_VC0UP(1U) 850 851 #define S_LNKINITIAL 0 852 #define V_LNKINITIAL(x) ((x) << S_LNKINITIAL) 853 #define F_LNKINITIAL V_LNKINITIAL(1U) 854 855 #define S_NUMFSTTRNSEQRX 10 856 #define M_NUMFSTTRNSEQRX 0xff 857 #define V_NUMFSTTRNSEQRX(x) ((x) << S_NUMFSTTRNSEQRX) 858 #define G_NUMFSTTRNSEQRX(x) (((x) >> S_NUMFSTTRNSEQRX) & M_NUMFSTTRNSEQRX) 859 860 #define A_PCIE_CAL 0x90 861 862 #define S_CALBUSY 31 863 #define V_CALBUSY(x) ((x) << S_CALBUSY) 864 #define F_CALBUSY V_CALBUSY(1U) 865 866 #define S_CALFAULT 30 867 #define V_CALFAULT(x) ((x) << S_CALFAULT) 868 #define F_CALFAULT V_CALFAULT(1U) 869 870 #define S_PCIE_ZINSEL 11 871 #define V_PCIE_ZINSEL(x) ((x) << S_PCIE_ZINSEL) 872 #define F_PCIE_ZINSEL V_PCIE_ZINSEL(1U) 873 874 #define S_ZMAN 8 875 #define M_ZMAN 0x7 876 #define V_ZMAN(x) ((x) << S_ZMAN) 877 #define G_ZMAN(x) (((x) >> S_ZMAN) & M_ZMAN) 878 879 #define S_ZOUT 3 880 #define M_ZOUT 0x1f 881 #define V_ZOUT(x) ((x) << S_ZOUT) 882 #define G_ZOUT(x) (((x) >> S_ZOUT) & M_ZOUT) 883 884 #define S_ZIN 0 885 #define M_ZIN 0x7 886 #define V_ZIN(x) ((x) << S_ZIN) 887 #define G_ZIN(x) (((x) >> S_ZIN) & M_ZIN) 888 889 #define A_PCIE_WOL 0x94 890 #define A_PCIE_PEX_CTRL0 0x98 891 892 #define S_NUMFSTTRNSEQ 22 893 #define M_NUMFSTTRNSEQ 0xff 894 #define V_NUMFSTTRNSEQ(x) ((x) << S_NUMFSTTRNSEQ) 895 #define G_NUMFSTTRNSEQ(x) (((x) >> S_NUMFSTTRNSEQ) & M_NUMFSTTRNSEQ) 896 897 #define S_REPLAYLMT 2 898 #define M_REPLAYLMT 0xfffff 899 #define V_REPLAYLMT(x) ((x) << S_REPLAYLMT) 900 #define G_REPLAYLMT(x) (((x) >> S_REPLAYLMT) & M_REPLAYLMT) 901 902 #define S_TXPNDCHKEN 1 903 #define V_TXPNDCHKEN(x) ((x) << S_TXPNDCHKEN) 904 #define F_TXPNDCHKEN V_TXPNDCHKEN(1U) 905 906 #define S_CPLPNDCHKEN 0 907 #define V_CPLPNDCHKEN(x) ((x) << S_CPLPNDCHKEN) 908 #define F_CPLPNDCHKEN V_CPLPNDCHKEN(1U) 909 910 #define S_CPLTIMEOUTRETRY 31 911 #define V_CPLTIMEOUTRETRY(x) ((x) << S_CPLTIMEOUTRETRY) 912 #define F_CPLTIMEOUTRETRY V_CPLTIMEOUTRETRY(1U) 913 914 #define S_STRICTTSMN 30 915 #define V_STRICTTSMN(x) ((x) << S_STRICTTSMN) 916 #define F_STRICTTSMN V_STRICTTSMN(1U) 917 918 #define A_PCIE_PEX_CTRL1 0x9c 919 920 #define S_T3A_DLLPTIMEOUTLMT 11 921 #define M_T3A_DLLPTIMEOUTLMT 0xfffff 922 #define V_T3A_DLLPTIMEOUTLMT(x) ((x) << S_T3A_DLLPTIMEOUTLMT) 923 #define G_T3A_DLLPTIMEOUTLMT(x) (((x) >> S_T3A_DLLPTIMEOUTLMT) & M_T3A_DLLPTIMEOUTLMT) 924 925 #define S_T3A_ACKLAT 0 926 #define M_T3A_ACKLAT 0x7ff 927 #define V_T3A_ACKLAT(x) ((x) << S_T3A_ACKLAT) 928 #define G_T3A_ACKLAT(x) (((x) >> S_T3A_ACKLAT) & M_T3A_ACKLAT) 929 930 #define S_RXPHYERREN 31 931 #define V_RXPHYERREN(x) ((x) << S_RXPHYERREN) 932 #define F_RXPHYERREN V_RXPHYERREN(1U) 933 934 #define S_DLLPTIMEOUTLMT 13 935 #define M_DLLPTIMEOUTLMT 0x3ffff 936 #define V_DLLPTIMEOUTLMT(x) ((x) << S_DLLPTIMEOUTLMT) 937 #define G_DLLPTIMEOUTLMT(x) (((x) >> S_DLLPTIMEOUTLMT) & M_DLLPTIMEOUTLMT) 938 939 #define S_ACKLAT 0 940 #define M_ACKLAT 0x1fff 941 #define V_ACKLAT(x) ((x) << S_ACKLAT) 942 #define G_ACKLAT(x) (((x) >> S_ACKLAT) & M_ACKLAT) 943 944 #define A_PCIE_PEX_CTRL2 0xa0 945 946 #define S_PMEXITL1REQ 29 947 #define V_PMEXITL1REQ(x) ((x) << S_PMEXITL1REQ) 948 #define F_PMEXITL1REQ V_PMEXITL1REQ(1U) 949 950 #define S_PMTXIDLE 28 951 #define V_PMTXIDLE(x) ((x) << S_PMTXIDLE) 952 #define F_PMTXIDLE V_PMTXIDLE(1U) 953 954 #define S_PCIMODELOOP 27 955 #define V_PCIMODELOOP(x) ((x) << S_PCIMODELOOP) 956 #define F_PCIMODELOOP V_PCIMODELOOP(1U) 957 958 #define S_L1ASPMTXRXL0STIME 15 959 #define M_L1ASPMTXRXL0STIME 0xfff 960 #define V_L1ASPMTXRXL0STIME(x) ((x) << S_L1ASPMTXRXL0STIME) 961 #define G_L1ASPMTXRXL0STIME(x) (((x) >> S_L1ASPMTXRXL0STIME) & M_L1ASPMTXRXL0STIME) 962 963 #define S_L0SIDLETIME 4 964 #define M_L0SIDLETIME 0x7ff 965 #define V_L0SIDLETIME(x) ((x) << S_L0SIDLETIME) 966 #define G_L0SIDLETIME(x) (((x) >> S_L0SIDLETIME) & M_L0SIDLETIME) 967 968 #define S_ENTERL23 3 969 #define V_ENTERL23(x) ((x) << S_ENTERL23) 970 #define F_ENTERL23 V_ENTERL23(1U) 971 972 #define S_ENTERL1ASPMEN 2 973 #define V_ENTERL1ASPMEN(x) ((x) << S_ENTERL1ASPMEN) 974 #define F_ENTERL1ASPMEN V_ENTERL1ASPMEN(1U) 975 976 #define S_ENTERL1EN 1 977 #define V_ENTERL1EN(x) ((x) << S_ENTERL1EN) 978 #define F_ENTERL1EN V_ENTERL1EN(1U) 979 980 #define S_ENTERL0SEN 0 981 #define V_ENTERL0SEN(x) ((x) << S_ENTERL0SEN) 982 #define F_ENTERL0SEN V_ENTERL0SEN(1U) 983 984 #define S_LNKCNTLDETDIR 30 985 #define V_LNKCNTLDETDIR(x) ((x) << S_LNKCNTLDETDIR) 986 #define F_LNKCNTLDETDIR V_LNKCNTLDETDIR(1U) 987 988 #define S_ENTERL1REN 29 989 #define V_ENTERL1REN(x) ((x) << S_ENTERL1REN) 990 #define F_ENTERL1REN V_ENTERL1REN(1U) 991 992 #define A_PCIE_PEX_ERR 0xa4 993 994 #define S_FLOWCTLOFLOWERR 17 995 #define V_FLOWCTLOFLOWERR(x) ((x) << S_FLOWCTLOFLOWERR) 996 #define F_FLOWCTLOFLOWERR V_FLOWCTLOFLOWERR(1U) 997 998 #define S_REPLAYTIMEOUT 16 999 #define V_REPLAYTIMEOUT(x) ((x) << S_REPLAYTIMEOUT) 1000 #define F_REPLAYTIMEOUT V_REPLAYTIMEOUT(1U) 1001 1002 #define S_REPLAYROLLOVER 15 1003 #define V_REPLAYROLLOVER(x) ((x) << S_REPLAYROLLOVER) 1004 #define F_REPLAYROLLOVER V_REPLAYROLLOVER(1U) 1005 1006 #define S_BADDLLP 14 1007 #define V_BADDLLP(x) ((x) << S_BADDLLP) 1008 #define F_BADDLLP V_BADDLLP(1U) 1009 1010 #define S_DLLPERR 13 1011 #define V_DLLPERR(x) ((x) << S_DLLPERR) 1012 #define F_DLLPERR V_DLLPERR(1U) 1013 1014 #define S_FLOWCTLPROTERR 12 1015 #define V_FLOWCTLPROTERR(x) ((x) << S_FLOWCTLPROTERR) 1016 #define F_FLOWCTLPROTERR V_FLOWCTLPROTERR(1U) 1017 1018 #define S_CPLTIMEOUT 11 1019 #define V_CPLTIMEOUT(x) ((x) << S_CPLTIMEOUT) 1020 #define F_CPLTIMEOUT V_CPLTIMEOUT(1U) 1021 1022 #define S_PHYRCVERR 10 1023 #define V_PHYRCVERR(x) ((x) << S_PHYRCVERR) 1024 #define F_PHYRCVERR V_PHYRCVERR(1U) 1025 1026 #define S_DISTLP 9 1027 #define V_DISTLP(x) ((x) << S_DISTLP) 1028 #define F_DISTLP V_DISTLP(1U) 1029 1030 #define S_BADECRC 8 1031 #define V_BADECRC(x) ((x) << S_BADECRC) 1032 #define F_BADECRC V_BADECRC(1U) 1033 1034 #define S_BADTLP 7 1035 #define V_BADTLP(x) ((x) << S_BADTLP) 1036 #define F_BADTLP V_BADTLP(1U) 1037 1038 #define S_MALTLP 6 1039 #define V_MALTLP(x) ((x) << S_MALTLP) 1040 #define F_MALTLP V_MALTLP(1U) 1041 1042 #define S_UNXCPL 5 1043 #define V_UNXCPL(x) ((x) << S_UNXCPL) 1044 #define F_UNXCPL V_UNXCPL(1U) 1045 1046 #define S_UNSREQ 4 1047 #define V_UNSREQ(x) ((x) << S_UNSREQ) 1048 #define F_UNSREQ V_UNSREQ(1U) 1049 1050 #define S_PSNREQ 3 1051 #define V_PSNREQ(x) ((x) << S_PSNREQ) 1052 #define F_PSNREQ V_PSNREQ(1U) 1053 1054 #define S_UNSCPL 2 1055 #define V_UNSCPL(x) ((x) << S_UNSCPL) 1056 #define F_UNSCPL V_UNSCPL(1U) 1057 1058 #define S_CPLABT 1 1059 #define V_CPLABT(x) ((x) << S_CPLABT) 1060 #define F_CPLABT V_CPLABT(1U) 1061 1062 #define S_PSNCPL 0 1063 #define V_PSNCPL(x) ((x) << S_PSNCPL) 1064 #define F_PSNCPL V_PSNCPL(1U) 1065 1066 #define S_CPLTIMEOUTID 18 1067 #define M_CPLTIMEOUTID 0x7f 1068 #define V_CPLTIMEOUTID(x) ((x) << S_CPLTIMEOUTID) 1069 #define G_CPLTIMEOUTID(x) (((x) >> S_CPLTIMEOUTID) & M_CPLTIMEOUTID) 1070 1071 #define A_PCIE_PIPE_CTRL 0xa8 1072 1073 #define S_RECDETUSEC 19 1074 #define M_RECDETUSEC 0x7 1075 #define V_RECDETUSEC(x) ((x) << S_RECDETUSEC) 1076 #define G_RECDETUSEC(x) (((x) >> S_RECDETUSEC) & M_RECDETUSEC) 1077 1078 #define S_PLLLCKCYC 6 1079 #define M_PLLLCKCYC 0x1fff 1080 #define V_PLLLCKCYC(x) ((x) << S_PLLLCKCYC) 1081 #define G_PLLLCKCYC(x) (((x) >> S_PLLLCKCYC) & M_PLLLCKCYC) 1082 1083 #define S_ELECIDLEDETCYC 3 1084 #define M_ELECIDLEDETCYC 0x7 1085 #define V_ELECIDLEDETCYC(x) ((x) << S_ELECIDLEDETCYC) 1086 #define G_ELECIDLEDETCYC(x) (((x) >> S_ELECIDLEDETCYC) & M_ELECIDLEDETCYC) 1087 1088 #define S_USECDRLOS 2 1089 #define V_USECDRLOS(x) ((x) << S_USECDRLOS) 1090 #define F_USECDRLOS V_USECDRLOS(1U) 1091 1092 #define S_PCLKREQINP1 1 1093 #define V_PCLKREQINP1(x) ((x) << S_PCLKREQINP1) 1094 #define F_PCLKREQINP1 V_PCLKREQINP1(1U) 1095 1096 #define S_PCLKOFFINP1 0 1097 #define V_PCLKOFFINP1(x) ((x) << S_PCLKOFFINP1) 1098 #define F_PCLKOFFINP1 V_PCLKOFFINP1(1U) 1099 1100 #define S_PMASEL 3 1101 #define V_PMASEL(x) ((x) << S_PMASEL) 1102 #define F_PMASEL V_PMASEL(1U) 1103 1104 #define S_LANE 0 1105 #define M_LANE 0x7 1106 #define V_LANE(x) ((x) << S_LANE) 1107 #define G_LANE(x) (((x) >> S_LANE) & M_LANE) 1108 1109 #define A_PCIE_SERDES_CTRL 0xac 1110 1111 #define S_MANMODE 31 1112 #define V_MANMODE(x) ((x) << S_MANMODE) 1113 #define F_MANMODE V_MANMODE(1U) 1114 1115 #define S_MANLPBKEN 29 1116 #define M_MANLPBKEN 0x3 1117 #define V_MANLPBKEN(x) ((x) << S_MANLPBKEN) 1118 #define G_MANLPBKEN(x) (((x) >> S_MANLPBKEN) & M_MANLPBKEN) 1119 1120 #define S_MANTXRECDETEN 28 1121 #define V_MANTXRECDETEN(x) ((x) << S_MANTXRECDETEN) 1122 #define F_MANTXRECDETEN V_MANTXRECDETEN(1U) 1123 1124 #define S_MANTXBEACON 27 1125 #define V_MANTXBEACON(x) ((x) << S_MANTXBEACON) 1126 #define F_MANTXBEACON V_MANTXBEACON(1U) 1127 1128 #define S_MANTXEI 26 1129 #define V_MANTXEI(x) ((x) << S_MANTXEI) 1130 #define F_MANTXEI V_MANTXEI(1U) 1131 1132 #define S_MANRXPOLARITY 25 1133 #define V_MANRXPOLARITY(x) ((x) << S_MANRXPOLARITY) 1134 #define F_MANRXPOLARITY V_MANRXPOLARITY(1U) 1135 1136 #define S_MANTXRST 24 1137 #define V_MANTXRST(x) ((x) << S_MANTXRST) 1138 #define F_MANTXRST V_MANTXRST(1U) 1139 1140 #define S_MANRXRST 23 1141 #define V_MANRXRST(x) ((x) << S_MANRXRST) 1142 #define F_MANRXRST V_MANRXRST(1U) 1143 1144 #define S_MANTXEN 22 1145 #define V_MANTXEN(x) ((x) << S_MANTXEN) 1146 #define F_MANTXEN V_MANTXEN(1U) 1147 1148 #define S_MANRXEN 21 1149 #define V_MANRXEN(x) ((x) << S_MANRXEN) 1150 #define F_MANRXEN V_MANRXEN(1U) 1151 1152 #define S_MANEN 20 1153 #define V_MANEN(x) ((x) << S_MANEN) 1154 #define F_MANEN V_MANEN(1U) 1155 1156 #define S_PCIE_CMURANGE 17 1157 #define M_PCIE_CMURANGE 0x7 1158 #define V_PCIE_CMURANGE(x) ((x) << S_PCIE_CMURANGE) 1159 #define G_PCIE_CMURANGE(x) (((x) >> S_PCIE_CMURANGE) & M_PCIE_CMURANGE) 1160 1161 #define S_PCIE_BGENB 16 1162 #define V_PCIE_BGENB(x) ((x) << S_PCIE_BGENB) 1163 #define F_PCIE_BGENB V_PCIE_BGENB(1U) 1164 1165 #define S_PCIE_ENSKPDROP 15 1166 #define V_PCIE_ENSKPDROP(x) ((x) << S_PCIE_ENSKPDROP) 1167 #define F_PCIE_ENSKPDROP V_PCIE_ENSKPDROP(1U) 1168 1169 #define S_PCIE_ENCOMMA 14 1170 #define V_PCIE_ENCOMMA(x) ((x) << S_PCIE_ENCOMMA) 1171 #define F_PCIE_ENCOMMA V_PCIE_ENCOMMA(1U) 1172 1173 #define S_PCIE_EN8B10B 13 1174 #define V_PCIE_EN8B10B(x) ((x) << S_PCIE_EN8B10B) 1175 #define F_PCIE_EN8B10B V_PCIE_EN8B10B(1U) 1176 1177 #define S_PCIE_ENELBUF 12 1178 #define V_PCIE_ENELBUF(x) ((x) << S_PCIE_ENELBUF) 1179 #define F_PCIE_ENELBUF V_PCIE_ENELBUF(1U) 1180 1181 #define S_PCIE_GAIN 7 1182 #define M_PCIE_GAIN 0x1f 1183 #define V_PCIE_GAIN(x) ((x) << S_PCIE_GAIN) 1184 #define G_PCIE_GAIN(x) (((x) >> S_PCIE_GAIN) & M_PCIE_GAIN) 1185 1186 #define S_PCIE_BANDGAP 3 1187 #define M_PCIE_BANDGAP 0xf 1188 #define V_PCIE_BANDGAP(x) ((x) << S_PCIE_BANDGAP) 1189 #define G_PCIE_BANDGAP(x) (((x) >> S_PCIE_BANDGAP) & M_PCIE_BANDGAP) 1190 1191 #define S_RXCOMADJ 2 1192 #define V_RXCOMADJ(x) ((x) << S_RXCOMADJ) 1193 #define F_RXCOMADJ V_RXCOMADJ(1U) 1194 1195 #define S_PREEMPH 0 1196 #define M_PREEMPH 0x3 1197 #define V_PREEMPH(x) ((x) << S_PREEMPH) 1198 #define G_PREEMPH(x) (((x) >> S_PREEMPH) & M_PREEMPH) 1199 1200 #define A_PCIE_SERDES_QUAD_CTRL0 0xac 1201 1202 #define S_TESTSIG 10 1203 #define M_TESTSIG 0x7ffff 1204 #define V_TESTSIG(x) ((x) << S_TESTSIG) 1205 #define G_TESTSIG(x) (((x) >> S_TESTSIG) & M_TESTSIG) 1206 1207 #define S_OFFSET 2 1208 #define M_OFFSET 0xff 1209 #define V_OFFSET(x) ((x) << S_OFFSET) 1210 #define G_OFFSET(x) (((x) >> S_OFFSET) & M_OFFSET) 1211 1212 #define S_OFFSETEN 1 1213 #define V_OFFSETEN(x) ((x) << S_OFFSETEN) 1214 #define F_OFFSETEN V_OFFSETEN(1U) 1215 1216 #define S_IDDQB 0 1217 #define V_IDDQB(x) ((x) << S_IDDQB) 1218 #define F_IDDQB V_IDDQB(1U) 1219 1220 #define A_PCIE_SERDES_STATUS0 0xb0 1221 1222 #define S_RXERRLANE7 21 1223 #define M_RXERRLANE7 0x7 1224 #define V_RXERRLANE7(x) ((x) << S_RXERRLANE7) 1225 #define G_RXERRLANE7(x) (((x) >> S_RXERRLANE7) & M_RXERRLANE7) 1226 1227 #define S_RXERRLANE6 18 1228 #define M_RXERRLANE6 0x7 1229 #define V_RXERRLANE6(x) ((x) << S_RXERRLANE6) 1230 #define G_RXERRLANE6(x) (((x) >> S_RXERRLANE6) & M_RXERRLANE6) 1231 1232 #define S_RXERRLANE5 15 1233 #define M_RXERRLANE5 0x7 1234 #define V_RXERRLANE5(x) ((x) << S_RXERRLANE5) 1235 #define G_RXERRLANE5(x) (((x) >> S_RXERRLANE5) & M_RXERRLANE5) 1236 1237 #define S_RXERRLANE4 12 1238 #define M_RXERRLANE4 0x7 1239 #define V_RXERRLANE4(x) ((x) << S_RXERRLANE4) 1240 #define G_RXERRLANE4(x) (((x) >> S_RXERRLANE4) & M_RXERRLANE4) 1241 1242 #define S_PCIE_RXERRLANE3 9 1243 #define M_PCIE_RXERRLANE3 0x7 1244 #define V_PCIE_RXERRLANE3(x) ((x) << S_PCIE_RXERRLANE3) 1245 #define G_PCIE_RXERRLANE3(x) (((x) >> S_PCIE_RXERRLANE3) & M_PCIE_RXERRLANE3) 1246 1247 #define S_PCIE_RXERRLANE2 6 1248 #define M_PCIE_RXERRLANE2 0x7 1249 #define V_PCIE_RXERRLANE2(x) ((x) << S_PCIE_RXERRLANE2) 1250 #define G_PCIE_RXERRLANE2(x) (((x) >> S_PCIE_RXERRLANE2) & M_PCIE_RXERRLANE2) 1251 1252 #define S_PCIE_RXERRLANE1 3 1253 #define M_PCIE_RXERRLANE1 0x7 1254 #define V_PCIE_RXERRLANE1(x) ((x) << S_PCIE_RXERRLANE1) 1255 #define G_PCIE_RXERRLANE1(x) (((x) >> S_PCIE_RXERRLANE1) & M_PCIE_RXERRLANE1) 1256 1257 #define S_PCIE_RXERRLANE0 0 1258 #define M_PCIE_RXERRLANE0 0x7 1259 #define V_PCIE_RXERRLANE0(x) ((x) << S_PCIE_RXERRLANE0) 1260 #define G_PCIE_RXERRLANE0(x) (((x) >> S_PCIE_RXERRLANE0) & M_PCIE_RXERRLANE0) 1261 1262 #define A_PCIE_SERDES_QUAD_CTRL1 0xb0 1263 1264 #define S_FASTINIT 28 1265 #define V_FASTINIT(x) ((x) << S_FASTINIT) 1266 #define F_FASTINIT V_FASTINIT(1U) 1267 1268 #define S_CTCDISABLE 27 1269 #define V_CTCDISABLE(x) ((x) << S_CTCDISABLE) 1270 #define F_CTCDISABLE V_CTCDISABLE(1U) 1271 1272 #define S_MANRESETPLL 26 1273 #define V_MANRESETPLL(x) ((x) << S_MANRESETPLL) 1274 #define F_MANRESETPLL V_MANRESETPLL(1U) 1275 1276 #define S_MANL2PWRDN 25 1277 #define V_MANL2PWRDN(x) ((x) << S_MANL2PWRDN) 1278 #define F_MANL2PWRDN V_MANL2PWRDN(1U) 1279 1280 #define S_MANQUADEN 24 1281 #define V_MANQUADEN(x) ((x) << S_MANQUADEN) 1282 #define F_MANQUADEN V_MANQUADEN(1U) 1283 1284 #define S_RXEQCTL 22 1285 #define M_RXEQCTL 0x3 1286 #define V_RXEQCTL(x) ((x) << S_RXEQCTL) 1287 #define G_RXEQCTL(x) (((x) >> S_RXEQCTL) & M_RXEQCTL) 1288 1289 #define S_HIVMODE 21 1290 #define V_HIVMODE(x) ((x) << S_HIVMODE) 1291 #define F_HIVMODE V_HIVMODE(1U) 1292 1293 #define S_REFSEL 19 1294 #define M_REFSEL 0x3 1295 #define V_REFSEL(x) ((x) << S_REFSEL) 1296 #define G_REFSEL(x) (((x) >> S_REFSEL) & M_REFSEL) 1297 1298 #define S_RXTERMADJ 17 1299 #define M_RXTERMADJ 0x3 1300 #define V_RXTERMADJ(x) ((x) << S_RXTERMADJ) 1301 #define G_RXTERMADJ(x) (((x) >> S_RXTERMADJ) & M_RXTERMADJ) 1302 1303 #define S_TXTERMADJ 15 1304 #define M_TXTERMADJ 0x3 1305 #define V_TXTERMADJ(x) ((x) << S_TXTERMADJ) 1306 #define G_TXTERMADJ(x) (((x) >> S_TXTERMADJ) & M_TXTERMADJ) 1307 1308 #define S_DEQ 11 1309 #define M_DEQ 0xf 1310 #define V_DEQ(x) ((x) << S_DEQ) 1311 #define G_DEQ(x) (((x) >> S_DEQ) & M_DEQ) 1312 1313 #define S_DTX 7 1314 #define M_DTX 0xf 1315 #define V_DTX(x) ((x) << S_DTX) 1316 #define G_DTX(x) (((x) >> S_DTX) & M_DTX) 1317 1318 #define S_LODRV 6 1319 #define V_LODRV(x) ((x) << S_LODRV) 1320 #define F_LODRV V_LODRV(1U) 1321 1322 #define S_HIDRV 5 1323 #define V_HIDRV(x) ((x) << S_HIDRV) 1324 #define F_HIDRV V_HIDRV(1U) 1325 1326 #define S_INTPARRESET 4 1327 #define V_INTPARRESET(x) ((x) << S_INTPARRESET) 1328 #define F_INTPARRESET V_INTPARRESET(1U) 1329 1330 #define S_INTPARLPBK 3 1331 #define V_INTPARLPBK(x) ((x) << S_INTPARLPBK) 1332 #define F_INTPARLPBK V_INTPARLPBK(1U) 1333 1334 #define S_INTSERLPBKWDRV 2 1335 #define V_INTSERLPBKWDRV(x) ((x) << S_INTSERLPBKWDRV) 1336 #define F_INTSERLPBKWDRV V_INTSERLPBKWDRV(1U) 1337 1338 #define S_PW 1 1339 #define V_PW(x) ((x) << S_PW) 1340 #define F_PW V_PW(1U) 1341 1342 #define S_PCLKDETECT 0 1343 #define V_PCLKDETECT(x) ((x) << S_PCLKDETECT) 1344 #define F_PCLKDETECT V_PCLKDETECT(1U) 1345 1346 #define A_PCIE_SERDES_STATUS1 0xb4 1347 1348 #define S_CMULOCK 31 1349 #define V_CMULOCK(x) ((x) << S_CMULOCK) 1350 #define F_CMULOCK V_CMULOCK(1U) 1351 1352 #define S_RXKLOCKLANE7 23 1353 #define V_RXKLOCKLANE7(x) ((x) << S_RXKLOCKLANE7) 1354 #define F_RXKLOCKLANE7 V_RXKLOCKLANE7(1U) 1355 1356 #define S_RXKLOCKLANE6 22 1357 #define V_RXKLOCKLANE6(x) ((x) << S_RXKLOCKLANE6) 1358 #define F_RXKLOCKLANE6 V_RXKLOCKLANE6(1U) 1359 1360 #define S_RXKLOCKLANE5 21 1361 #define V_RXKLOCKLANE5(x) ((x) << S_RXKLOCKLANE5) 1362 #define F_RXKLOCKLANE5 V_RXKLOCKLANE5(1U) 1363 1364 #define S_RXKLOCKLANE4 20 1365 #define V_RXKLOCKLANE4(x) ((x) << S_RXKLOCKLANE4) 1366 #define F_RXKLOCKLANE4 V_RXKLOCKLANE4(1U) 1367 1368 #define S_PCIE_RXKLOCKLANE3 19 1369 #define V_PCIE_RXKLOCKLANE3(x) ((x) << S_PCIE_RXKLOCKLANE3) 1370 #define F_PCIE_RXKLOCKLANE3 V_PCIE_RXKLOCKLANE3(1U) 1371 1372 #define S_PCIE_RXKLOCKLANE2 18 1373 #define V_PCIE_RXKLOCKLANE2(x) ((x) << S_PCIE_RXKLOCKLANE2) 1374 #define F_PCIE_RXKLOCKLANE2 V_PCIE_RXKLOCKLANE2(1U) 1375 1376 #define S_PCIE_RXKLOCKLANE1 17 1377 #define V_PCIE_RXKLOCKLANE1(x) ((x) << S_PCIE_RXKLOCKLANE1) 1378 #define F_PCIE_RXKLOCKLANE1 V_PCIE_RXKLOCKLANE1(1U) 1379 1380 #define S_PCIE_RXKLOCKLANE0 16 1381 #define V_PCIE_RXKLOCKLANE0(x) ((x) << S_PCIE_RXKLOCKLANE0) 1382 #define F_PCIE_RXKLOCKLANE0 V_PCIE_RXKLOCKLANE0(1U) 1383 1384 #define S_RXUFLOWLANE7 15 1385 #define V_RXUFLOWLANE7(x) ((x) << S_RXUFLOWLANE7) 1386 #define F_RXUFLOWLANE7 V_RXUFLOWLANE7(1U) 1387 1388 #define S_RXUFLOWLANE6 14 1389 #define V_RXUFLOWLANE6(x) ((x) << S_RXUFLOWLANE6) 1390 #define F_RXUFLOWLANE6 V_RXUFLOWLANE6(1U) 1391 1392 #define S_RXUFLOWLANE5 13 1393 #define V_RXUFLOWLANE5(x) ((x) << S_RXUFLOWLANE5) 1394 #define F_RXUFLOWLANE5 V_RXUFLOWLANE5(1U) 1395 1396 #define S_RXUFLOWLANE4 12 1397 #define V_RXUFLOWLANE4(x) ((x) << S_RXUFLOWLANE4) 1398 #define F_RXUFLOWLANE4 V_RXUFLOWLANE4(1U) 1399 1400 #define S_PCIE_RXUFLOWLANE3 11 1401 #define V_PCIE_RXUFLOWLANE3(x) ((x) << S_PCIE_RXUFLOWLANE3) 1402 #define F_PCIE_RXUFLOWLANE3 V_PCIE_RXUFLOWLANE3(1U) 1403 1404 #define S_PCIE_RXUFLOWLANE2 10 1405 #define V_PCIE_RXUFLOWLANE2(x) ((x) << S_PCIE_RXUFLOWLANE2) 1406 #define F_PCIE_RXUFLOWLANE2 V_PCIE_RXUFLOWLANE2(1U) 1407 1408 #define S_PCIE_RXUFLOWLANE1 9 1409 #define V_PCIE_RXUFLOWLANE1(x) ((x) << S_PCIE_RXUFLOWLANE1) 1410 #define F_PCIE_RXUFLOWLANE1 V_PCIE_RXUFLOWLANE1(1U) 1411 1412 #define S_PCIE_RXUFLOWLANE0 8 1413 #define V_PCIE_RXUFLOWLANE0(x) ((x) << S_PCIE_RXUFLOWLANE0) 1414 #define F_PCIE_RXUFLOWLANE0 V_PCIE_RXUFLOWLANE0(1U) 1415 1416 #define S_RXOFLOWLANE7 7 1417 #define V_RXOFLOWLANE7(x) ((x) << S_RXOFLOWLANE7) 1418 #define F_RXOFLOWLANE7 V_RXOFLOWLANE7(1U) 1419 1420 #define S_RXOFLOWLANE6 6 1421 #define V_RXOFLOWLANE6(x) ((x) << S_RXOFLOWLANE6) 1422 #define F_RXOFLOWLANE6 V_RXOFLOWLANE6(1U) 1423 1424 #define S_RXOFLOWLANE5 5 1425 #define V_RXOFLOWLANE5(x) ((x) << S_RXOFLOWLANE5) 1426 #define F_RXOFLOWLANE5 V_RXOFLOWLANE5(1U) 1427 1428 #define S_RXOFLOWLANE4 4 1429 #define V_RXOFLOWLANE4(x) ((x) << S_RXOFLOWLANE4) 1430 #define F_RXOFLOWLANE4 V_RXOFLOWLANE4(1U) 1431 1432 #define S_PCIE_RXOFLOWLANE3 3 1433 #define V_PCIE_RXOFLOWLANE3(x) ((x) << S_PCIE_RXOFLOWLANE3) 1434 #define F_PCIE_RXOFLOWLANE3 V_PCIE_RXOFLOWLANE3(1U) 1435 1436 #define S_PCIE_RXOFLOWLANE2 2 1437 #define V_PCIE_RXOFLOWLANE2(x) ((x) << S_PCIE_RXOFLOWLANE2) 1438 #define F_PCIE_RXOFLOWLANE2 V_PCIE_RXOFLOWLANE2(1U) 1439 1440 #define S_PCIE_RXOFLOWLANE1 1 1441 #define V_PCIE_RXOFLOWLANE1(x) ((x) << S_PCIE_RXOFLOWLANE1) 1442 #define F_PCIE_RXOFLOWLANE1 V_PCIE_RXOFLOWLANE1(1U) 1443 1444 #define S_PCIE_RXOFLOWLANE0 0 1445 #define V_PCIE_RXOFLOWLANE0(x) ((x) << S_PCIE_RXOFLOWLANE0) 1446 #define F_PCIE_RXOFLOWLANE0 V_PCIE_RXOFLOWLANE0(1U) 1447 1448 #define A_PCIE_SERDES_LANE_CTRL 0xb4 1449 1450 #define S_EXTBISTCHKERRCLR 22 1451 #define V_EXTBISTCHKERRCLR(x) ((x) << S_EXTBISTCHKERRCLR) 1452 #define F_EXTBISTCHKERRCLR V_EXTBISTCHKERRCLR(1U) 1453 1454 #define S_EXTBISTCHKEN 21 1455 #define V_EXTBISTCHKEN(x) ((x) << S_EXTBISTCHKEN) 1456 #define F_EXTBISTCHKEN V_EXTBISTCHKEN(1U) 1457 1458 #define S_EXTBISTGENEN 20 1459 #define V_EXTBISTGENEN(x) ((x) << S_EXTBISTGENEN) 1460 #define F_EXTBISTGENEN V_EXTBISTGENEN(1U) 1461 1462 #define S_EXTBISTPAT 17 1463 #define M_EXTBISTPAT 0x7 1464 #define V_EXTBISTPAT(x) ((x) << S_EXTBISTPAT) 1465 #define G_EXTBISTPAT(x) (((x) >> S_EXTBISTPAT) & M_EXTBISTPAT) 1466 1467 #define S_EXTPARRESET 16 1468 #define V_EXTPARRESET(x) ((x) << S_EXTPARRESET) 1469 #define F_EXTPARRESET V_EXTPARRESET(1U) 1470 1471 #define S_EXTPARLPBK 15 1472 #define V_EXTPARLPBK(x) ((x) << S_EXTPARLPBK) 1473 #define F_EXTPARLPBK V_EXTPARLPBK(1U) 1474 1475 #define S_MANRXTERMEN 14 1476 #define V_MANRXTERMEN(x) ((x) << S_MANRXTERMEN) 1477 #define F_MANRXTERMEN V_MANRXTERMEN(1U) 1478 1479 #define S_MANBEACONTXEN 13 1480 #define V_MANBEACONTXEN(x) ((x) << S_MANBEACONTXEN) 1481 #define F_MANBEACONTXEN V_MANBEACONTXEN(1U) 1482 1483 #define S_MANRXDETECTEN 12 1484 #define V_MANRXDETECTEN(x) ((x) << S_MANRXDETECTEN) 1485 #define F_MANRXDETECTEN V_MANRXDETECTEN(1U) 1486 1487 #define S_MANTXIDLEEN 11 1488 #define V_MANTXIDLEEN(x) ((x) << S_MANTXIDLEEN) 1489 #define F_MANTXIDLEEN V_MANTXIDLEEN(1U) 1490 1491 #define S_MANRXIDLEEN 10 1492 #define V_MANRXIDLEEN(x) ((x) << S_MANRXIDLEEN) 1493 #define F_MANRXIDLEEN V_MANRXIDLEEN(1U) 1494 1495 #define S_MANL1PWRDN 9 1496 #define V_MANL1PWRDN(x) ((x) << S_MANL1PWRDN) 1497 #define F_MANL1PWRDN V_MANL1PWRDN(1U) 1498 1499 #define S_MANRESET 8 1500 #define V_MANRESET(x) ((x) << S_MANRESET) 1501 #define F_MANRESET V_MANRESET(1U) 1502 1503 #define S_MANFMOFFSET 3 1504 #define M_MANFMOFFSET 0x1f 1505 #define V_MANFMOFFSET(x) ((x) << S_MANFMOFFSET) 1506 #define G_MANFMOFFSET(x) (((x) >> S_MANFMOFFSET) & M_MANFMOFFSET) 1507 1508 #define S_MANFMOFFSETEN 2 1509 #define V_MANFMOFFSETEN(x) ((x) << S_MANFMOFFSETEN) 1510 #define F_MANFMOFFSETEN V_MANFMOFFSETEN(1U) 1511 1512 #define S_MANLANEEN 1 1513 #define V_MANLANEEN(x) ((x) << S_MANLANEEN) 1514 #define F_MANLANEEN V_MANLANEEN(1U) 1515 1516 #define S_INTSERLPBK 0 1517 #define V_INTSERLPBK(x) ((x) << S_INTSERLPBK) 1518 #define F_INTSERLPBK V_INTSERLPBK(1U) 1519 1520 #define A_PCIE_SERDES_STATUS2 0xb8 1521 1522 #define S_TXRECDETLANE7 31 1523 #define V_TXRECDETLANE7(x) ((x) << S_TXRECDETLANE7) 1524 #define F_TXRECDETLANE7 V_TXRECDETLANE7(1U) 1525 1526 #define S_TXRECDETLANE6 30 1527 #define V_TXRECDETLANE6(x) ((x) << S_TXRECDETLANE6) 1528 #define F_TXRECDETLANE6 V_TXRECDETLANE6(1U) 1529 1530 #define S_TXRECDETLANE5 29 1531 #define V_TXRECDETLANE5(x) ((x) << S_TXRECDETLANE5) 1532 #define F_TXRECDETLANE5 V_TXRECDETLANE5(1U) 1533 1534 #define S_TXRECDETLANE4 28 1535 #define V_TXRECDETLANE4(x) ((x) << S_TXRECDETLANE4) 1536 #define F_TXRECDETLANE4 V_TXRECDETLANE4(1U) 1537 1538 #define S_TXRECDETLANE3 27 1539 #define V_TXRECDETLANE3(x) ((x) << S_TXRECDETLANE3) 1540 #define F_TXRECDETLANE3 V_TXRECDETLANE3(1U) 1541 1542 #define S_TXRECDETLANE2 26 1543 #define V_TXRECDETLANE2(x) ((x) << S_TXRECDETLANE2) 1544 #define F_TXRECDETLANE2 V_TXRECDETLANE2(1U) 1545 1546 #define S_TXRECDETLANE1 25 1547 #define V_TXRECDETLANE1(x) ((x) << S_TXRECDETLANE1) 1548 #define F_TXRECDETLANE1 V_TXRECDETLANE1(1U) 1549 1550 #define S_TXRECDETLANE0 24 1551 #define V_TXRECDETLANE0(x) ((x) << S_TXRECDETLANE0) 1552 #define F_TXRECDETLANE0 V_TXRECDETLANE0(1U) 1553 1554 #define S_RXEIDLANE7 23 1555 #define V_RXEIDLANE7(x) ((x) << S_RXEIDLANE7) 1556 #define F_RXEIDLANE7 V_RXEIDLANE7(1U) 1557 1558 #define S_RXEIDLANE6 22 1559 #define V_RXEIDLANE6(x) ((x) << S_RXEIDLANE6) 1560 #define F_RXEIDLANE6 V_RXEIDLANE6(1U) 1561 1562 #define S_RXEIDLANE5 21 1563 #define V_RXEIDLANE5(x) ((x) << S_RXEIDLANE5) 1564 #define F_RXEIDLANE5 V_RXEIDLANE5(1U) 1565 1566 #define S_RXEIDLANE4 20 1567 #define V_RXEIDLANE4(x) ((x) << S_RXEIDLANE4) 1568 #define F_RXEIDLANE4 V_RXEIDLANE4(1U) 1569 1570 #define S_RXEIDLANE3 19 1571 #define V_RXEIDLANE3(x) ((x) << S_RXEIDLANE3) 1572 #define F_RXEIDLANE3 V_RXEIDLANE3(1U) 1573 1574 #define S_RXEIDLANE2 18 1575 #define V_RXEIDLANE2(x) ((x) << S_RXEIDLANE2) 1576 #define F_RXEIDLANE2 V_RXEIDLANE2(1U) 1577 1578 #define S_RXEIDLANE1 17 1579 #define V_RXEIDLANE1(x) ((x) << S_RXEIDLANE1) 1580 #define F_RXEIDLANE1 V_RXEIDLANE1(1U) 1581 1582 #define S_RXEIDLANE0 16 1583 #define V_RXEIDLANE0(x) ((x) << S_RXEIDLANE0) 1584 #define F_RXEIDLANE0 V_RXEIDLANE0(1U) 1585 1586 #define S_RXREMSKIPLANE7 15 1587 #define V_RXREMSKIPLANE7(x) ((x) << S_RXREMSKIPLANE7) 1588 #define F_RXREMSKIPLANE7 V_RXREMSKIPLANE7(1U) 1589 1590 #define S_RXREMSKIPLANE6 14 1591 #define V_RXREMSKIPLANE6(x) ((x) << S_RXREMSKIPLANE6) 1592 #define F_RXREMSKIPLANE6 V_RXREMSKIPLANE6(1U) 1593 1594 #define S_RXREMSKIPLANE5 13 1595 #define V_RXREMSKIPLANE5(x) ((x) << S_RXREMSKIPLANE5) 1596 #define F_RXREMSKIPLANE5 V_RXREMSKIPLANE5(1U) 1597 1598 #define S_RXREMSKIPLANE4 12 1599 #define V_RXREMSKIPLANE4(x) ((x) << S_RXREMSKIPLANE4) 1600 #define F_RXREMSKIPLANE4 V_RXREMSKIPLANE4(1U) 1601 1602 #define S_PCIE_RXREMSKIPLANE3 11 1603 #define V_PCIE_RXREMSKIPLANE3(x) ((x) << S_PCIE_RXREMSKIPLANE3) 1604 #define F_PCIE_RXREMSKIPLANE3 V_PCIE_RXREMSKIPLANE3(1U) 1605 1606 #define S_PCIE_RXREMSKIPLANE2 10 1607 #define V_PCIE_RXREMSKIPLANE2(x) ((x) << S_PCIE_RXREMSKIPLANE2) 1608 #define F_PCIE_RXREMSKIPLANE2 V_PCIE_RXREMSKIPLANE2(1U) 1609 1610 #define S_PCIE_RXREMSKIPLANE1 9 1611 #define V_PCIE_RXREMSKIPLANE1(x) ((x) << S_PCIE_RXREMSKIPLANE1) 1612 #define F_PCIE_RXREMSKIPLANE1 V_PCIE_RXREMSKIPLANE1(1U) 1613 1614 #define S_PCIE_RXREMSKIPLANE0 8 1615 #define V_PCIE_RXREMSKIPLANE0(x) ((x) << S_PCIE_RXREMSKIPLANE0) 1616 #define F_PCIE_RXREMSKIPLANE0 V_PCIE_RXREMSKIPLANE0(1U) 1617 1618 #define S_RXADDSKIPLANE7 7 1619 #define V_RXADDSKIPLANE7(x) ((x) << S_RXADDSKIPLANE7) 1620 #define F_RXADDSKIPLANE7 V_RXADDSKIPLANE7(1U) 1621 1622 #define S_RXADDSKIPLANE6 6 1623 #define V_RXADDSKIPLANE6(x) ((x) << S_RXADDSKIPLANE6) 1624 #define F_RXADDSKIPLANE6 V_RXADDSKIPLANE6(1U) 1625 1626 #define S_RXADDSKIPLANE5 5 1627 #define V_RXADDSKIPLANE5(x) ((x) << S_RXADDSKIPLANE5) 1628 #define F_RXADDSKIPLANE5 V_RXADDSKIPLANE5(1U) 1629 1630 #define S_RXADDSKIPLANE4 4 1631 #define V_RXADDSKIPLANE4(x) ((x) << S_RXADDSKIPLANE4) 1632 #define F_RXADDSKIPLANE4 V_RXADDSKIPLANE4(1U) 1633 1634 #define S_PCIE_RXADDSKIPLANE3 3 1635 #define V_PCIE_RXADDSKIPLANE3(x) ((x) << S_PCIE_RXADDSKIPLANE3) 1636 #define F_PCIE_RXADDSKIPLANE3 V_PCIE_RXADDSKIPLANE3(1U) 1637 1638 #define S_PCIE_RXADDSKIPLANE2 2 1639 #define V_PCIE_RXADDSKIPLANE2(x) ((x) << S_PCIE_RXADDSKIPLANE2) 1640 #define F_PCIE_RXADDSKIPLANE2 V_PCIE_RXADDSKIPLANE2(1U) 1641 1642 #define S_PCIE_RXADDSKIPLANE1 1 1643 #define V_PCIE_RXADDSKIPLANE1(x) ((x) << S_PCIE_RXADDSKIPLANE1) 1644 #define F_PCIE_RXADDSKIPLANE1 V_PCIE_RXADDSKIPLANE1(1U) 1645 1646 #define S_PCIE_RXADDSKIPLANE0 0 1647 #define V_PCIE_RXADDSKIPLANE0(x) ((x) << S_PCIE_RXADDSKIPLANE0) 1648 #define F_PCIE_RXADDSKIPLANE0 V_PCIE_RXADDSKIPLANE0(1U) 1649 1650 #define A_PCIE_SERDES_LANE_STAT 0xb8 1651 1652 #define S_EXTBISTCHKERRCNT 8 1653 #define M_EXTBISTCHKERRCNT 0xffffff 1654 #define V_EXTBISTCHKERRCNT(x) ((x) << S_EXTBISTCHKERRCNT) 1655 #define G_EXTBISTCHKERRCNT(x) (((x) >> S_EXTBISTCHKERRCNT) & M_EXTBISTCHKERRCNT) 1656 1657 #define S_EXTBISTCHKFMD 7 1658 #define V_EXTBISTCHKFMD(x) ((x) << S_EXTBISTCHKFMD) 1659 #define F_EXTBISTCHKFMD V_EXTBISTCHKFMD(1U) 1660 1661 #define S_BEACONDETECTCHG 6 1662 #define V_BEACONDETECTCHG(x) ((x) << S_BEACONDETECTCHG) 1663 #define F_BEACONDETECTCHG V_BEACONDETECTCHG(1U) 1664 1665 #define S_RXDETECTCHG 5 1666 #define V_RXDETECTCHG(x) ((x) << S_RXDETECTCHG) 1667 #define F_RXDETECTCHG V_RXDETECTCHG(1U) 1668 1669 #define S_TXIDLEDETECTCHG 4 1670 #define V_TXIDLEDETECTCHG(x) ((x) << S_TXIDLEDETECTCHG) 1671 #define F_TXIDLEDETECTCHG V_TXIDLEDETECTCHG(1U) 1672 1673 #define S_BEACONDETECT 2 1674 #define V_BEACONDETECT(x) ((x) << S_BEACONDETECT) 1675 #define F_BEACONDETECT V_BEACONDETECT(1U) 1676 1677 #define S_RXDETECT 1 1678 #define V_RXDETECT(x) ((x) << S_RXDETECT) 1679 #define F_RXDETECT V_RXDETECT(1U) 1680 1681 #define S_TXIDLEDETECT 0 1682 #define V_TXIDLEDETECT(x) ((x) << S_TXIDLEDETECT) 1683 #define F_TXIDLEDETECT V_TXIDLEDETECT(1U) 1684 1685 #define A_PCIE_SERDES_BIST 0xbc 1686 1687 #define S_PCIE_BISTDONE 24 1688 #define M_PCIE_BISTDONE 0xff 1689 #define V_PCIE_BISTDONE(x) ((x) << S_PCIE_BISTDONE) 1690 #define G_PCIE_BISTDONE(x) (((x) >> S_PCIE_BISTDONE) & M_PCIE_BISTDONE) 1691 1692 #define S_PCIE_BISTCYCLETHRESH 3 1693 #define M_PCIE_BISTCYCLETHRESH 0xffff 1694 #define V_PCIE_BISTCYCLETHRESH(x) ((x) << S_PCIE_BISTCYCLETHRESH) 1695 #define G_PCIE_BISTCYCLETHRESH(x) (((x) >> S_PCIE_BISTCYCLETHRESH) & M_PCIE_BISTCYCLETHRESH) 1696 1697 #define S_BISTMODE 0 1698 #define M_BISTMODE 0x7 1699 #define V_BISTMODE(x) ((x) << S_BISTMODE) 1700 #define G_BISTMODE(x) (((x) >> S_BISTMODE) & M_BISTMODE) 1701 1702 /* registers for module T3DBG */ 1703 #define T3DBG_BASE_ADDR 0xc0 1704 1705 #define A_T3DBG_DBG0_CFG 0xc0 1706 1707 #define S_REGSELECT 9 1708 #define M_REGSELECT 0xff 1709 #define V_REGSELECT(x) ((x) << S_REGSELECT) 1710 #define G_REGSELECT(x) (((x) >> S_REGSELECT) & M_REGSELECT) 1711 1712 #define S_MODULESELECT 4 1713 #define M_MODULESELECT 0x1f 1714 #define V_MODULESELECT(x) ((x) << S_MODULESELECT) 1715 #define G_MODULESELECT(x) (((x) >> S_MODULESELECT) & M_MODULESELECT) 1716 1717 #define S_CLKSELECT 0 1718 #define M_CLKSELECT 0xf 1719 #define V_CLKSELECT(x) ((x) << S_CLKSELECT) 1720 #define G_CLKSELECT(x) (((x) >> S_CLKSELECT) & M_CLKSELECT) 1721 1722 #define A_T3DBG_DBG0_EN 0xc4 1723 1724 #define S_SDRBYTE0 8 1725 #define V_SDRBYTE0(x) ((x) << S_SDRBYTE0) 1726 #define F_SDRBYTE0 V_SDRBYTE0(1U) 1727 1728 #define S_DDREN 4 1729 #define V_DDREN(x) ((x) << S_DDREN) 1730 #define F_DDREN V_DDREN(1U) 1731 1732 #define S_PORTEN 0 1733 #define V_PORTEN(x) ((x) << S_PORTEN) 1734 #define F_PORTEN V_PORTEN(1U) 1735 1736 #define A_T3DBG_DBG1_CFG 0xc8 1737 #define A_T3DBG_DBG1_EN 0xcc 1738 #define A_T3DBG_GPIO_EN 0xd0 1739 1740 #define S_GPIO11_OEN 27 1741 #define V_GPIO11_OEN(x) ((x) << S_GPIO11_OEN) 1742 #define F_GPIO11_OEN V_GPIO11_OEN(1U) 1743 1744 #define S_GPIO10_OEN 26 1745 #define V_GPIO10_OEN(x) ((x) << S_GPIO10_OEN) 1746 #define F_GPIO10_OEN V_GPIO10_OEN(1U) 1747 1748 #define S_GPIO9_OEN 25 1749 #define V_GPIO9_OEN(x) ((x) << S_GPIO9_OEN) 1750 #define F_GPIO9_OEN V_GPIO9_OEN(1U) 1751 1752 #define S_GPIO8_OEN 24 1753 #define V_GPIO8_OEN(x) ((x) << S_GPIO8_OEN) 1754 #define F_GPIO8_OEN V_GPIO8_OEN(1U) 1755 1756 #define S_GPIO7_OEN 23 1757 #define V_GPIO7_OEN(x) ((x) << S_GPIO7_OEN) 1758 #define F_GPIO7_OEN V_GPIO7_OEN(1U) 1759 1760 #define S_GPIO6_OEN 22 1761 #define V_GPIO6_OEN(x) ((x) << S_GPIO6_OEN) 1762 #define F_GPIO6_OEN V_GPIO6_OEN(1U) 1763 1764 #define S_GPIO5_OEN 21 1765 #define V_GPIO5_OEN(x) ((x) << S_GPIO5_OEN) 1766 #define F_GPIO5_OEN V_GPIO5_OEN(1U) 1767 1768 #define S_GPIO4_OEN 20 1769 #define V_GPIO4_OEN(x) ((x) << S_GPIO4_OEN) 1770 #define F_GPIO4_OEN V_GPIO4_OEN(1U) 1771 1772 #define S_GPIO3_OEN 19 1773 #define V_GPIO3_OEN(x) ((x) << S_GPIO3_OEN) 1774 #define F_GPIO3_OEN V_GPIO3_OEN(1U) 1775 1776 #define S_GPIO2_OEN 18 1777 #define V_GPIO2_OEN(x) ((x) << S_GPIO2_OEN) 1778 #define F_GPIO2_OEN V_GPIO2_OEN(1U) 1779 1780 #define S_GPIO1_OEN 17 1781 #define V_GPIO1_OEN(x) ((x) << S_GPIO1_OEN) 1782 #define F_GPIO1_OEN V_GPIO1_OEN(1U) 1783 1784 #define S_GPIO0_OEN 16 1785 #define V_GPIO0_OEN(x) ((x) << S_GPIO0_OEN) 1786 #define F_GPIO0_OEN V_GPIO0_OEN(1U) 1787 1788 #define S_GPIO11_OUT_VAL 11 1789 #define V_GPIO11_OUT_VAL(x) ((x) << S_GPIO11_OUT_VAL) 1790 #define F_GPIO11_OUT_VAL V_GPIO11_OUT_VAL(1U) 1791 1792 #define S_GPIO10_OUT_VAL 10 1793 #define V_GPIO10_OUT_VAL(x) ((x) << S_GPIO10_OUT_VAL) 1794 #define F_GPIO10_OUT_VAL V_GPIO10_OUT_VAL(1U) 1795 1796 #define S_GPIO9_OUT_VAL 9 1797 #define V_GPIO9_OUT_VAL(x) ((x) << S_GPIO9_OUT_VAL) 1798 #define F_GPIO9_OUT_VAL V_GPIO9_OUT_VAL(1U) 1799 1800 #define S_GPIO8_OUT_VAL 8 1801 #define V_GPIO8_OUT_VAL(x) ((x) << S_GPIO8_OUT_VAL) 1802 #define F_GPIO8_OUT_VAL V_GPIO8_OUT_VAL(1U) 1803 1804 #define S_GPIO7_OUT_VAL 7 1805 #define V_GPIO7_OUT_VAL(x) ((x) << S_GPIO7_OUT_VAL) 1806 #define F_GPIO7_OUT_VAL V_GPIO7_OUT_VAL(1U) 1807 1808 #define S_GPIO6_OUT_VAL 6 1809 #define V_GPIO6_OUT_VAL(x) ((x) << S_GPIO6_OUT_VAL) 1810 #define F_GPIO6_OUT_VAL V_GPIO6_OUT_VAL(1U) 1811 1812 #define S_GPIO5_OUT_VAL 5 1813 #define V_GPIO5_OUT_VAL(x) ((x) << S_GPIO5_OUT_VAL) 1814 #define F_GPIO5_OUT_VAL V_GPIO5_OUT_VAL(1U) 1815 1816 #define S_GPIO4_OUT_VAL 4 1817 #define V_GPIO4_OUT_VAL(x) ((x) << S_GPIO4_OUT_VAL) 1818 #define F_GPIO4_OUT_VAL V_GPIO4_OUT_VAL(1U) 1819 1820 #define S_GPIO3_OUT_VAL 3 1821 #define V_GPIO3_OUT_VAL(x) ((x) << S_GPIO3_OUT_VAL) 1822 #define F_GPIO3_OUT_VAL V_GPIO3_OUT_VAL(1U) 1823 1824 #define S_GPIO2_OUT_VAL 2 1825 #define V_GPIO2_OUT_VAL(x) ((x) << S_GPIO2_OUT_VAL) 1826 #define F_GPIO2_OUT_VAL V_GPIO2_OUT_VAL(1U) 1827 1828 #define S_GPIO1_OUT_VAL 1 1829 #define V_GPIO1_OUT_VAL(x) ((x) << S_GPIO1_OUT_VAL) 1830 #define F_GPIO1_OUT_VAL V_GPIO1_OUT_VAL(1U) 1831 1832 #define S_GPIO0_OUT_VAL 0 1833 #define V_GPIO0_OUT_VAL(x) ((x) << S_GPIO0_OUT_VAL) 1834 #define F_GPIO0_OUT_VAL V_GPIO0_OUT_VAL(1U) 1835 1836 #define A_T3DBG_GPIO_IN 0xd4 1837 1838 #define S_GPIO11_IN 11 1839 #define V_GPIO11_IN(x) ((x) << S_GPIO11_IN) 1840 #define F_GPIO11_IN V_GPIO11_IN(1U) 1841 1842 #define S_GPIO10_IN 10 1843 #define V_GPIO10_IN(x) ((x) << S_GPIO10_IN) 1844 #define F_GPIO10_IN V_GPIO10_IN(1U) 1845 1846 #define S_GPIO9_IN 9 1847 #define V_GPIO9_IN(x) ((x) << S_GPIO9_IN) 1848 #define F_GPIO9_IN V_GPIO9_IN(1U) 1849 1850 #define S_GPIO8_IN 8 1851 #define V_GPIO8_IN(x) ((x) << S_GPIO8_IN) 1852 #define F_GPIO8_IN V_GPIO8_IN(1U) 1853 1854 #define S_GPIO7_IN 7 1855 #define V_GPIO7_IN(x) ((x) << S_GPIO7_IN) 1856 #define F_GPIO7_IN V_GPIO7_IN(1U) 1857 1858 #define S_GPIO6_IN 6 1859 #define V_GPIO6_IN(x) ((x) << S_GPIO6_IN) 1860 #define F_GPIO6_IN V_GPIO6_IN(1U) 1861 1862 #define S_GPIO5_IN 5 1863 #define V_GPIO5_IN(x) ((x) << S_GPIO5_IN) 1864 #define F_GPIO5_IN V_GPIO5_IN(1U) 1865 1866 #define S_GPIO4_IN 4 1867 #define V_GPIO4_IN(x) ((x) << S_GPIO4_IN) 1868 #define F_GPIO4_IN V_GPIO4_IN(1U) 1869 1870 #define S_GPIO3_IN 3 1871 #define V_GPIO3_IN(x) ((x) << S_GPIO3_IN) 1872 #define F_GPIO3_IN V_GPIO3_IN(1U) 1873 1874 #define S_GPIO2_IN 2 1875 #define V_GPIO2_IN(x) ((x) << S_GPIO2_IN) 1876 #define F_GPIO2_IN V_GPIO2_IN(1U) 1877 1878 #define S_GPIO1_IN 1 1879 #define V_GPIO1_IN(x) ((x) << S_GPIO1_IN) 1880 #define F_GPIO1_IN V_GPIO1_IN(1U) 1881 1882 #define S_GPIO0_IN 0 1883 #define V_GPIO0_IN(x) ((x) << S_GPIO0_IN) 1884 #define F_GPIO0_IN V_GPIO0_IN(1U) 1885 1886 #define S_GPIO11_CHG_DET 27 1887 #define V_GPIO11_CHG_DET(x) ((x) << S_GPIO11_CHG_DET) 1888 #define F_GPIO11_CHG_DET V_GPIO11_CHG_DET(1U) 1889 1890 #define S_GPIO10_CHG_DET 26 1891 #define V_GPIO10_CHG_DET(x) ((x) << S_GPIO10_CHG_DET) 1892 #define F_GPIO10_CHG_DET V_GPIO10_CHG_DET(1U) 1893 1894 #define S_GPIO9_CHG_DET 25 1895 #define V_GPIO9_CHG_DET(x) ((x) << S_GPIO9_CHG_DET) 1896 #define F_GPIO9_CHG_DET V_GPIO9_CHG_DET(1U) 1897 1898 #define S_GPIO8_CHG_DET 24 1899 #define V_GPIO8_CHG_DET(x) ((x) << S_GPIO8_CHG_DET) 1900 #define F_GPIO8_CHG_DET V_GPIO8_CHG_DET(1U) 1901 1902 #define S_GPIO7_CHG_DET 23 1903 #define V_GPIO7_CHG_DET(x) ((x) << S_GPIO7_CHG_DET) 1904 #define F_GPIO7_CHG_DET V_GPIO7_CHG_DET(1U) 1905 1906 #define S_GPIO6_CHG_DET 22 1907 #define V_GPIO6_CHG_DET(x) ((x) << S_GPIO6_CHG_DET) 1908 #define F_GPIO6_CHG_DET V_GPIO6_CHG_DET(1U) 1909 1910 #define S_GPIO5_CHG_DET 21 1911 #define V_GPIO5_CHG_DET(x) ((x) << S_GPIO5_CHG_DET) 1912 #define F_GPIO5_CHG_DET V_GPIO5_CHG_DET(1U) 1913 1914 #define S_GPIO4_CHG_DET 20 1915 #define V_GPIO4_CHG_DET(x) ((x) << S_GPIO4_CHG_DET) 1916 #define F_GPIO4_CHG_DET V_GPIO4_CHG_DET(1U) 1917 1918 #define S_GPIO3_CHG_DET 19 1919 #define V_GPIO3_CHG_DET(x) ((x) << S_GPIO3_CHG_DET) 1920 #define F_GPIO3_CHG_DET V_GPIO3_CHG_DET(1U) 1921 1922 #define S_GPIO2_CHG_DET 18 1923 #define V_GPIO2_CHG_DET(x) ((x) << S_GPIO2_CHG_DET) 1924 #define F_GPIO2_CHG_DET V_GPIO2_CHG_DET(1U) 1925 1926 #define S_GPIO1_CHG_DET 17 1927 #define V_GPIO1_CHG_DET(x) ((x) << S_GPIO1_CHG_DET) 1928 #define F_GPIO1_CHG_DET V_GPIO1_CHG_DET(1U) 1929 1930 #define S_GPIO0_CHG_DET 16 1931 #define V_GPIO0_CHG_DET(x) ((x) << S_GPIO0_CHG_DET) 1932 #define F_GPIO0_CHG_DET V_GPIO0_CHG_DET(1U) 1933 1934 #define A_T3DBG_INT_ENABLE 0xd8 1935 1936 #define S_C_LOCK 21 1937 #define V_C_LOCK(x) ((x) << S_C_LOCK) 1938 #define F_C_LOCK V_C_LOCK(1U) 1939 1940 #define S_M_LOCK 20 1941 #define V_M_LOCK(x) ((x) << S_M_LOCK) 1942 #define F_M_LOCK V_M_LOCK(1U) 1943 1944 #define S_U_LOCK 19 1945 #define V_U_LOCK(x) ((x) << S_U_LOCK) 1946 #define F_U_LOCK V_U_LOCK(1U) 1947 1948 #define S_R_LOCK 18 1949 #define V_R_LOCK(x) ((x) << S_R_LOCK) 1950 #define F_R_LOCK V_R_LOCK(1U) 1951 1952 #define S_PX_LOCK 17 1953 #define V_PX_LOCK(x) ((x) << S_PX_LOCK) 1954 #define F_PX_LOCK V_PX_LOCK(1U) 1955 1956 #define S_PE_LOCK 16 1957 #define V_PE_LOCK(x) ((x) << S_PE_LOCK) 1958 #define F_PE_LOCK V_PE_LOCK(1U) 1959 1960 #define S_GPIO11 11 1961 #define V_GPIO11(x) ((x) << S_GPIO11) 1962 #define F_GPIO11 V_GPIO11(1U) 1963 1964 #define S_GPIO10 10 1965 #define V_GPIO10(x) ((x) << S_GPIO10) 1966 #define F_GPIO10 V_GPIO10(1U) 1967 1968 #define S_GPIO9 9 1969 #define V_GPIO9(x) ((x) << S_GPIO9) 1970 #define F_GPIO9 V_GPIO9(1U) 1971 1972 #define S_GPIO8 8 1973 #define V_GPIO8(x) ((x) << S_GPIO8) 1974 #define F_GPIO8 V_GPIO8(1U) 1975 1976 #define S_GPIO7 7 1977 #define V_GPIO7(x) ((x) << S_GPIO7) 1978 #define F_GPIO7 V_GPIO7(1U) 1979 1980 #define S_GPIO6 6 1981 #define V_GPIO6(x) ((x) << S_GPIO6) 1982 #define F_GPIO6 V_GPIO6(1U) 1983 1984 #define S_GPIO5 5 1985 #define V_GPIO5(x) ((x) << S_GPIO5) 1986 #define F_GPIO5 V_GPIO5(1U) 1987 1988 #define S_GPIO4 4 1989 #define V_GPIO4(x) ((x) << S_GPIO4) 1990 #define F_GPIO4 V_GPIO4(1U) 1991 1992 #define S_GPIO3 3 1993 #define V_GPIO3(x) ((x) << S_GPIO3) 1994 #define F_GPIO3 V_GPIO3(1U) 1995 1996 #define S_GPIO2 2 1997 #define V_GPIO2(x) ((x) << S_GPIO2) 1998 #define F_GPIO2 V_GPIO2(1U) 1999 2000 #define S_GPIO1 1 2001 #define V_GPIO1(x) ((x) << S_GPIO1) 2002 #define F_GPIO1 V_GPIO1(1U) 2003 2004 #define S_GPIO0 0 2005 #define V_GPIO0(x) ((x) << S_GPIO0) 2006 #define F_GPIO0 V_GPIO0(1U) 2007 2008 #define A_T3DBG_INT_CAUSE 0xdc 2009 #define A_T3DBG_DBG0_RST_VALUE 0xe0 2010 2011 #define S_DEBUGDATA 0 2012 #define V_DEBUGDATA(x) ((x) << S_DEBUGDATA) 2013 #define F_DEBUGDATA V_DEBUGDATA(1U) 2014 2015 #define A_T3DBG_PLL_OCLK_PAD_EN 0xe4 2016 2017 #define S_PCIE_OCLK_EN 20 2018 #define V_PCIE_OCLK_EN(x) ((x) << S_PCIE_OCLK_EN) 2019 #define F_PCIE_OCLK_EN V_PCIE_OCLK_EN(1U) 2020 2021 #define S_PCIX_OCLK_EN 16 2022 #define V_PCIX_OCLK_EN(x) ((x) << S_PCIX_OCLK_EN) 2023 #define F_PCIX_OCLK_EN V_PCIX_OCLK_EN(1U) 2024 2025 #define S_U_OCLK_EN 12 2026 #define V_U_OCLK_EN(x) ((x) << S_U_OCLK_EN) 2027 #define F_U_OCLK_EN V_U_OCLK_EN(1U) 2028 2029 #define S_R_OCLK_EN 8 2030 #define V_R_OCLK_EN(x) ((x) << S_R_OCLK_EN) 2031 #define F_R_OCLK_EN V_R_OCLK_EN(1U) 2032 2033 #define S_M_OCLK_EN 4 2034 #define V_M_OCLK_EN(x) ((x) << S_M_OCLK_EN) 2035 #define F_M_OCLK_EN V_M_OCLK_EN(1U) 2036 2037 #define S_C_OCLK_EN 0 2038 #define V_C_OCLK_EN(x) ((x) << S_C_OCLK_EN) 2039 #define F_C_OCLK_EN V_C_OCLK_EN(1U) 2040 2041 #define S_PCLKTREE_DBG_EN 17 2042 #define V_PCLKTREE_DBG_EN(x) ((x) << S_PCLKTREE_DBG_EN) 2043 #define F_PCLKTREE_DBG_EN V_PCLKTREE_DBG_EN(1U) 2044 2045 #define A_T3DBG_PLL_LOCK 0xe8 2046 2047 #define S_PCIE_LOCK 20 2048 #define V_PCIE_LOCK(x) ((x) << S_PCIE_LOCK) 2049 #define F_PCIE_LOCK V_PCIE_LOCK(1U) 2050 2051 #define S_PCIX_LOCK 16 2052 #define V_PCIX_LOCK(x) ((x) << S_PCIX_LOCK) 2053 #define F_PCIX_LOCK V_PCIX_LOCK(1U) 2054 2055 #define S_PLL_U_LOCK 12 2056 #define V_PLL_U_LOCK(x) ((x) << S_PLL_U_LOCK) 2057 #define F_PLL_U_LOCK V_PLL_U_LOCK(1U) 2058 2059 #define S_PLL_R_LOCK 8 2060 #define V_PLL_R_LOCK(x) ((x) << S_PLL_R_LOCK) 2061 #define F_PLL_R_LOCK V_PLL_R_LOCK(1U) 2062 2063 #define S_PLL_M_LOCK 4 2064 #define V_PLL_M_LOCK(x) ((x) << S_PLL_M_LOCK) 2065 #define F_PLL_M_LOCK V_PLL_M_LOCK(1U) 2066 2067 #define S_PLL_C_LOCK 0 2068 #define V_PLL_C_LOCK(x) ((x) << S_PLL_C_LOCK) 2069 #define F_PLL_C_LOCK V_PLL_C_LOCK(1U) 2070 2071 #define A_T3DBG_SERDES_RBC_CFG 0xec 2072 2073 #define S_X_RBC_LANE_SEL 16 2074 #define V_X_RBC_LANE_SEL(x) ((x) << S_X_RBC_LANE_SEL) 2075 #define F_X_RBC_LANE_SEL V_X_RBC_LANE_SEL(1U) 2076 2077 #define S_X_RBC_DBG_EN 12 2078 #define V_X_RBC_DBG_EN(x) ((x) << S_X_RBC_DBG_EN) 2079 #define F_X_RBC_DBG_EN V_X_RBC_DBG_EN(1U) 2080 2081 #define S_X_SERDES_SEL 8 2082 #define V_X_SERDES_SEL(x) ((x) << S_X_SERDES_SEL) 2083 #define F_X_SERDES_SEL V_X_SERDES_SEL(1U) 2084 2085 #define S_PE_RBC_LANE_SEL 4 2086 #define V_PE_RBC_LANE_SEL(x) ((x) << S_PE_RBC_LANE_SEL) 2087 #define F_PE_RBC_LANE_SEL V_PE_RBC_LANE_SEL(1U) 2088 2089 #define S_PE_RBC_DBG_EN 0 2090 #define V_PE_RBC_DBG_EN(x) ((x) << S_PE_RBC_DBG_EN) 2091 #define F_PE_RBC_DBG_EN V_PE_RBC_DBG_EN(1U) 2092 2093 #define A_T3DBG_GPIO_ACT_LOW 0xf0 2094 2095 #define S_C_LOCK_ACT_LOW 21 2096 #define V_C_LOCK_ACT_LOW(x) ((x) << S_C_LOCK_ACT_LOW) 2097 #define F_C_LOCK_ACT_LOW V_C_LOCK_ACT_LOW(1U) 2098 2099 #define S_M_LOCK_ACT_LOW 20 2100 #define V_M_LOCK_ACT_LOW(x) ((x) << S_M_LOCK_ACT_LOW) 2101 #define F_M_LOCK_ACT_LOW V_M_LOCK_ACT_LOW(1U) 2102 2103 #define S_U_LOCK_ACT_LOW 19 2104 #define V_U_LOCK_ACT_LOW(x) ((x) << S_U_LOCK_ACT_LOW) 2105 #define F_U_LOCK_ACT_LOW V_U_LOCK_ACT_LOW(1U) 2106 2107 #define S_R_LOCK_ACT_LOW 18 2108 #define V_R_LOCK_ACT_LOW(x) ((x) << S_R_LOCK_ACT_LOW) 2109 #define F_R_LOCK_ACT_LOW V_R_LOCK_ACT_LOW(1U) 2110 2111 #define S_PX_LOCK_ACT_LOW 17 2112 #define V_PX_LOCK_ACT_LOW(x) ((x) << S_PX_LOCK_ACT_LOW) 2113 #define F_PX_LOCK_ACT_LOW V_PX_LOCK_ACT_LOW(1U) 2114 2115 #define S_PE_LOCK_ACT_LOW 16 2116 #define V_PE_LOCK_ACT_LOW(x) ((x) << S_PE_LOCK_ACT_LOW) 2117 #define F_PE_LOCK_ACT_LOW V_PE_LOCK_ACT_LOW(1U) 2118 2119 #define S_GPIO11_ACT_LOW 11 2120 #define V_GPIO11_ACT_LOW(x) ((x) << S_GPIO11_ACT_LOW) 2121 #define F_GPIO11_ACT_LOW V_GPIO11_ACT_LOW(1U) 2122 2123 #define S_GPIO10_ACT_LOW 10 2124 #define V_GPIO10_ACT_LOW(x) ((x) << S_GPIO10_ACT_LOW) 2125 #define F_GPIO10_ACT_LOW V_GPIO10_ACT_LOW(1U) 2126 2127 #define S_GPIO9_ACT_LOW 9 2128 #define V_GPIO9_ACT_LOW(x) ((x) << S_GPIO9_ACT_LOW) 2129 #define F_GPIO9_ACT_LOW V_GPIO9_ACT_LOW(1U) 2130 2131 #define S_GPIO8_ACT_LOW 8 2132 #define V_GPIO8_ACT_LOW(x) ((x) << S_GPIO8_ACT_LOW) 2133 #define F_GPIO8_ACT_LOW V_GPIO8_ACT_LOW(1U) 2134 2135 #define S_GPIO7_ACT_LOW 7 2136 #define V_GPIO7_ACT_LOW(x) ((x) << S_GPIO7_ACT_LOW) 2137 #define F_GPIO7_ACT_LOW V_GPIO7_ACT_LOW(1U) 2138 2139 #define S_GPIO6_ACT_LOW 6 2140 #define V_GPIO6_ACT_LOW(x) ((x) << S_GPIO6_ACT_LOW) 2141 #define F_GPIO6_ACT_LOW V_GPIO6_ACT_LOW(1U) 2142 2143 #define S_GPIO5_ACT_LOW 5 2144 #define V_GPIO5_ACT_LOW(x) ((x) << S_GPIO5_ACT_LOW) 2145 #define F_GPIO5_ACT_LOW V_GPIO5_ACT_LOW(1U) 2146 2147 #define S_GPIO4_ACT_LOW 4 2148 #define V_GPIO4_ACT_LOW(x) ((x) << S_GPIO4_ACT_LOW) 2149 #define F_GPIO4_ACT_LOW V_GPIO4_ACT_LOW(1U) 2150 2151 #define S_GPIO3_ACT_LOW 3 2152 #define V_GPIO3_ACT_LOW(x) ((x) << S_GPIO3_ACT_LOW) 2153 #define F_GPIO3_ACT_LOW V_GPIO3_ACT_LOW(1U) 2154 2155 #define S_GPIO2_ACT_LOW 2 2156 #define V_GPIO2_ACT_LOW(x) ((x) << S_GPIO2_ACT_LOW) 2157 #define F_GPIO2_ACT_LOW V_GPIO2_ACT_LOW(1U) 2158 2159 #define S_GPIO1_ACT_LOW 1 2160 #define V_GPIO1_ACT_LOW(x) ((x) << S_GPIO1_ACT_LOW) 2161 #define F_GPIO1_ACT_LOW V_GPIO1_ACT_LOW(1U) 2162 2163 #define S_GPIO0_ACT_LOW 0 2164 #define V_GPIO0_ACT_LOW(x) ((x) << S_GPIO0_ACT_LOW) 2165 #define F_GPIO0_ACT_LOW V_GPIO0_ACT_LOW(1U) 2166 2167 #define A_T3DBG_PMON_CFG 0xf4 2168 2169 #define S_PMON_DONE 29 2170 #define V_PMON_DONE(x) ((x) << S_PMON_DONE) 2171 #define F_PMON_DONE V_PMON_DONE(1U) 2172 2173 #define S_PMON_FAIL 28 2174 #define V_PMON_FAIL(x) ((x) << S_PMON_FAIL) 2175 #define F_PMON_FAIL V_PMON_FAIL(1U) 2176 2177 #define S_PMON_FDEL_AUTO 22 2178 #define V_PMON_FDEL_AUTO(x) ((x) << S_PMON_FDEL_AUTO) 2179 #define F_PMON_FDEL_AUTO V_PMON_FDEL_AUTO(1U) 2180 2181 #define S_PMON_CDEL_AUTO 16 2182 #define V_PMON_CDEL_AUTO(x) ((x) << S_PMON_CDEL_AUTO) 2183 #define F_PMON_CDEL_AUTO V_PMON_CDEL_AUTO(1U) 2184 2185 #define S_PMON_FDEL_MANUAL 10 2186 #define V_PMON_FDEL_MANUAL(x) ((x) << S_PMON_FDEL_MANUAL) 2187 #define F_PMON_FDEL_MANUAL V_PMON_FDEL_MANUAL(1U) 2188 2189 #define S_PMON_CDEL_MANUAL 4 2190 #define V_PMON_CDEL_MANUAL(x) ((x) << S_PMON_CDEL_MANUAL) 2191 #define F_PMON_CDEL_MANUAL V_PMON_CDEL_MANUAL(1U) 2192 2193 #define S_PMON_MANUAL 1 2194 #define V_PMON_MANUAL(x) ((x) << S_PMON_MANUAL) 2195 #define F_PMON_MANUAL V_PMON_MANUAL(1U) 2196 2197 #define S_PMON_AUTO 0 2198 #define V_PMON_AUTO(x) ((x) << S_PMON_AUTO) 2199 #define F_PMON_AUTO V_PMON_AUTO(1U) 2200 2201 #define A_T3DBG_SERDES_REFCLK_CFG 0xf8 2202 2203 #define S_PE_REFCLK_DBG_EN 12 2204 #define V_PE_REFCLK_DBG_EN(x) ((x) << S_PE_REFCLK_DBG_EN) 2205 #define F_PE_REFCLK_DBG_EN V_PE_REFCLK_DBG_EN(1U) 2206 2207 #define S_X_REFCLK_DBG_EN 8 2208 #define V_X_REFCLK_DBG_EN(x) ((x) << S_X_REFCLK_DBG_EN) 2209 #define F_X_REFCLK_DBG_EN V_X_REFCLK_DBG_EN(1U) 2210 2211 #define S_PE_REFCLK_TERMADJ 5 2212 #define M_PE_REFCLK_TERMADJ 0x3 2213 #define V_PE_REFCLK_TERMADJ(x) ((x) << S_PE_REFCLK_TERMADJ) 2214 #define G_PE_REFCLK_TERMADJ(x) (((x) >> S_PE_REFCLK_TERMADJ) & M_PE_REFCLK_TERMADJ) 2215 2216 #define S_PE_REFCLK_PD 4 2217 #define V_PE_REFCLK_PD(x) ((x) << S_PE_REFCLK_PD) 2218 #define F_PE_REFCLK_PD V_PE_REFCLK_PD(1U) 2219 2220 #define S_X_REFCLK_TERMADJ 1 2221 #define M_X_REFCLK_TERMADJ 0x3 2222 #define V_X_REFCLK_TERMADJ(x) ((x) << S_X_REFCLK_TERMADJ) 2223 #define G_X_REFCLK_TERMADJ(x) (((x) >> S_X_REFCLK_TERMADJ) & M_X_REFCLK_TERMADJ) 2224 2225 #define S_X_REFCLK_PD 0 2226 #define V_X_REFCLK_PD(x) ((x) << S_X_REFCLK_PD) 2227 #define F_X_REFCLK_PD V_X_REFCLK_PD(1U) 2228 2229 #define A_T3DBG_PCIE_PMA_BSPIN_CFG 0xfc 2230 2231 #define S_BSMODEQUAD1 31 2232 #define V_BSMODEQUAD1(x) ((x) << S_BSMODEQUAD1) 2233 #define F_BSMODEQUAD1 V_BSMODEQUAD1(1U) 2234 2235 #define S_BSINSELLANE7 29 2236 #define M_BSINSELLANE7 0x3 2237 #define V_BSINSELLANE7(x) ((x) << S_BSINSELLANE7) 2238 #define G_BSINSELLANE7(x) (((x) >> S_BSINSELLANE7) & M_BSINSELLANE7) 2239 2240 #define S_BSENLANE7 28 2241 #define V_BSENLANE7(x) ((x) << S_BSENLANE7) 2242 #define F_BSENLANE7 V_BSENLANE7(1U) 2243 2244 #define S_BSINSELLANE6 25 2245 #define M_BSINSELLANE6 0x3 2246 #define V_BSINSELLANE6(x) ((x) << S_BSINSELLANE6) 2247 #define G_BSINSELLANE6(x) (((x) >> S_BSINSELLANE6) & M_BSINSELLANE6) 2248 2249 #define S_BSENLANE6 24 2250 #define V_BSENLANE6(x) ((x) << S_BSENLANE6) 2251 #define F_BSENLANE6 V_BSENLANE6(1U) 2252 2253 #define S_BSINSELLANE5 21 2254 #define M_BSINSELLANE5 0x3 2255 #define V_BSINSELLANE5(x) ((x) << S_BSINSELLANE5) 2256 #define G_BSINSELLANE5(x) (((x) >> S_BSINSELLANE5) & M_BSINSELLANE5) 2257 2258 #define S_BSENLANE5 20 2259 #define V_BSENLANE5(x) ((x) << S_BSENLANE5) 2260 #define F_BSENLANE5 V_BSENLANE5(1U) 2261 2262 #define S_BSINSELLANE4 17 2263 #define M_BSINSELLANE4 0x3 2264 #define V_BSINSELLANE4(x) ((x) << S_BSINSELLANE4) 2265 #define G_BSINSELLANE4(x) (((x) >> S_BSINSELLANE4) & M_BSINSELLANE4) 2266 2267 #define S_BSENLANE4 16 2268 #define V_BSENLANE4(x) ((x) << S_BSENLANE4) 2269 #define F_BSENLANE4 V_BSENLANE4(1U) 2270 2271 #define S_BSMODEQUAD0 15 2272 #define V_BSMODEQUAD0(x) ((x) << S_BSMODEQUAD0) 2273 #define F_BSMODEQUAD0 V_BSMODEQUAD0(1U) 2274 2275 #define S_BSINSELLANE3 13 2276 #define M_BSINSELLANE3 0x3 2277 #define V_BSINSELLANE3(x) ((x) << S_BSINSELLANE3) 2278 #define G_BSINSELLANE3(x) (((x) >> S_BSINSELLANE3) & M_BSINSELLANE3) 2279 2280 #define S_BSENLANE3 12 2281 #define V_BSENLANE3(x) ((x) << S_BSENLANE3) 2282 #define F_BSENLANE3 V_BSENLANE3(1U) 2283 2284 #define S_BSINSELLANE2 9 2285 #define M_BSINSELLANE2 0x3 2286 #define V_BSINSELLANE2(x) ((x) << S_BSINSELLANE2) 2287 #define G_BSINSELLANE2(x) (((x) >> S_BSINSELLANE2) & M_BSINSELLANE2) 2288 2289 #define S_BSENLANE2 8 2290 #define V_BSENLANE2(x) ((x) << S_BSENLANE2) 2291 #define F_BSENLANE2 V_BSENLANE2(1U) 2292 2293 #define S_BSINSELLANE1 5 2294 #define M_BSINSELLANE1 0x3 2295 #define V_BSINSELLANE1(x) ((x) << S_BSINSELLANE1) 2296 #define G_BSINSELLANE1(x) (((x) >> S_BSINSELLANE1) & M_BSINSELLANE1) 2297 2298 #define S_BSENLANE1 4 2299 #define V_BSENLANE1(x) ((x) << S_BSENLANE1) 2300 #define F_BSENLANE1 V_BSENLANE1(1U) 2301 2302 #define S_BSINSELLANE0 1 2303 #define M_BSINSELLANE0 0x3 2304 #define V_BSINSELLANE0(x) ((x) << S_BSINSELLANE0) 2305 #define G_BSINSELLANE0(x) (((x) >> S_BSINSELLANE0) & M_BSINSELLANE0) 2306 2307 #define S_BSENLANE0 0 2308 #define V_BSENLANE0(x) ((x) << S_BSENLANE0) 2309 #define F_BSENLANE0 V_BSENLANE0(1U) 2310 2311 /* registers for module MC7_PMRX */ 2312 #define MC7_PMRX_BASE_ADDR 0x100 2313 2314 #define A_MC7_CFG 0x100 2315 2316 #define S_IMPSETUPDATE 14 2317 #define V_IMPSETUPDATE(x) ((x) << S_IMPSETUPDATE) 2318 #define F_IMPSETUPDATE V_IMPSETUPDATE(1U) 2319 2320 #define S_IFEN 13 2321 #define V_IFEN(x) ((x) << S_IFEN) 2322 #define F_IFEN V_IFEN(1U) 2323 2324 #define S_TERM300 12 2325 #define V_TERM300(x) ((x) << S_TERM300) 2326 #define F_TERM300 V_TERM300(1U) 2327 2328 #define S_TERM150 11 2329 #define V_TERM150(x) ((x) << S_TERM150) 2330 #define F_TERM150 V_TERM150(1U) 2331 2332 #define S_SLOW 10 2333 #define V_SLOW(x) ((x) << S_SLOW) 2334 #define F_SLOW V_SLOW(1U) 2335 2336 #define S_WIDTH 8 2337 #define M_WIDTH 0x3 2338 #define V_WIDTH(x) ((x) << S_WIDTH) 2339 #define G_WIDTH(x) (((x) >> S_WIDTH) & M_WIDTH) 2340 2341 #define S_ODTEN 7 2342 #define V_ODTEN(x) ((x) << S_ODTEN) 2343 #define F_ODTEN V_ODTEN(1U) 2344 2345 #define S_BKS 6 2346 #define V_BKS(x) ((x) << S_BKS) 2347 #define F_BKS V_BKS(1U) 2348 2349 #define S_ORG 5 2350 #define V_ORG(x) ((x) << S_ORG) 2351 #define F_ORG V_ORG(1U) 2352 2353 #define S_DEN 2 2354 #define M_DEN 0x7 2355 #define V_DEN(x) ((x) << S_DEN) 2356 #define G_DEN(x) (((x) >> S_DEN) & M_DEN) 2357 2358 #define S_RDY 1 2359 #define V_RDY(x) ((x) << S_RDY) 2360 #define F_RDY V_RDY(1U) 2361 2362 #define S_CLKEN 0 2363 #define V_CLKEN(x) ((x) << S_CLKEN) 2364 #define F_CLKEN V_CLKEN(1U) 2365 2366 #define A_MC7_MODE 0x104 2367 2368 #define S_MODE 0 2369 #define M_MODE 0xffff 2370 #define V_MODE(x) ((x) << S_MODE) 2371 #define G_MODE(x) (((x) >> S_MODE) & M_MODE) 2372 2373 #define A_MC7_EXT_MODE1 0x108 2374 2375 #define S_OCDADJUSTMODE 20 2376 #define V_OCDADJUSTMODE(x) ((x) << S_OCDADJUSTMODE) 2377 #define F_OCDADJUSTMODE V_OCDADJUSTMODE(1U) 2378 2379 #define S_OCDCODE 16 2380 #define M_OCDCODE 0xf 2381 #define V_OCDCODE(x) ((x) << S_OCDCODE) 2382 #define G_OCDCODE(x) (((x) >> S_OCDCODE) & M_OCDCODE) 2383 2384 #define S_EXTMODE1 0 2385 #define M_EXTMODE1 0xffff 2386 #define V_EXTMODE1(x) ((x) << S_EXTMODE1) 2387 #define G_EXTMODE1(x) (((x) >> S_EXTMODE1) & M_EXTMODE1) 2388 2389 #define A_MC7_EXT_MODE2 0x10c 2390 2391 #define S_EXTMODE2 0 2392 #define M_EXTMODE2 0xffff 2393 #define V_EXTMODE2(x) ((x) << S_EXTMODE2) 2394 #define G_EXTMODE2(x) (((x) >> S_EXTMODE2) & M_EXTMODE2) 2395 2396 #define A_MC7_EXT_MODE3 0x110 2397 2398 #define S_EXTMODE3 0 2399 #define M_EXTMODE3 0xffff 2400 #define V_EXTMODE3(x) ((x) << S_EXTMODE3) 2401 #define G_EXTMODE3(x) (((x) >> S_EXTMODE3) & M_EXTMODE3) 2402 2403 #define A_MC7_PRE 0x114 2404 #define A_MC7_REF 0x118 2405 2406 #define S_PREREFDIV 1 2407 #define M_PREREFDIV 0x3fff 2408 #define V_PREREFDIV(x) ((x) << S_PREREFDIV) 2409 #define G_PREREFDIV(x) (((x) >> S_PREREFDIV) & M_PREREFDIV) 2410 2411 #define S_PERREFEN 0 2412 #define V_PERREFEN(x) ((x) << S_PERREFEN) 2413 #define F_PERREFEN V_PERREFEN(1U) 2414 2415 #define A_MC7_DLL 0x11c 2416 2417 #define S_DLLLOCK 31 2418 #define V_DLLLOCK(x) ((x) << S_DLLLOCK) 2419 #define F_DLLLOCK V_DLLLOCK(1U) 2420 2421 #define S_DLLDELTA 24 2422 #define M_DLLDELTA 0x7f 2423 #define V_DLLDELTA(x) ((x) << S_DLLDELTA) 2424 #define G_DLLDELTA(x) (((x) >> S_DLLDELTA) & M_DLLDELTA) 2425 2426 #define S_MANDELTA 3 2427 #define M_MANDELTA 0x7f 2428 #define V_MANDELTA(x) ((x) << S_MANDELTA) 2429 #define G_MANDELTA(x) (((x) >> S_MANDELTA) & M_MANDELTA) 2430 2431 #define S_DLLDELTASEL 2 2432 #define V_DLLDELTASEL(x) ((x) << S_DLLDELTASEL) 2433 #define F_DLLDELTASEL V_DLLDELTASEL(1U) 2434 2435 #define S_DLLENB 1 2436 #define V_DLLENB(x) ((x) << S_DLLENB) 2437 #define F_DLLENB V_DLLENB(1U) 2438 2439 #define S_DLLRST 0 2440 #define V_DLLRST(x) ((x) << S_DLLRST) 2441 #define F_DLLRST V_DLLRST(1U) 2442 2443 #define A_MC7_PARM 0x120 2444 2445 #define S_ACTTOPREDLY 26 2446 #define M_ACTTOPREDLY 0xf 2447 #define V_ACTTOPREDLY(x) ((x) << S_ACTTOPREDLY) 2448 #define G_ACTTOPREDLY(x) (((x) >> S_ACTTOPREDLY) & M_ACTTOPREDLY) 2449 2450 #define S_ACTTORDWRDLY 23 2451 #define M_ACTTORDWRDLY 0x7 2452 #define V_ACTTORDWRDLY(x) ((x) << S_ACTTORDWRDLY) 2453 #define G_ACTTORDWRDLY(x) (((x) >> S_ACTTORDWRDLY) & M_ACTTORDWRDLY) 2454 2455 #define S_PRECYC 20 2456 #define M_PRECYC 0x7 2457 #define V_PRECYC(x) ((x) << S_PRECYC) 2458 #define G_PRECYC(x) (((x) >> S_PRECYC) & M_PRECYC) 2459 2460 #define S_REFCYC 13 2461 #define M_REFCYC 0x7f 2462 #define V_REFCYC(x) ((x) << S_REFCYC) 2463 #define G_REFCYC(x) (((x) >> S_REFCYC) & M_REFCYC) 2464 2465 #define S_BKCYC 8 2466 #define M_BKCYC 0x1f 2467 #define V_BKCYC(x) ((x) << S_BKCYC) 2468 #define G_BKCYC(x) (((x) >> S_BKCYC) & M_BKCYC) 2469 2470 #define S_WRTORDDLY 4 2471 #define M_WRTORDDLY 0xf 2472 #define V_WRTORDDLY(x) ((x) << S_WRTORDDLY) 2473 #define G_WRTORDDLY(x) (((x) >> S_WRTORDDLY) & M_WRTORDDLY) 2474 2475 #define S_RDTOWRDLY 0 2476 #define M_RDTOWRDLY 0xf 2477 #define V_RDTOWRDLY(x) ((x) << S_RDTOWRDLY) 2478 #define G_RDTOWRDLY(x) (((x) >> S_RDTOWRDLY) & M_RDTOWRDLY) 2479 2480 #define A_MC7_HWM_WRR 0x124 2481 2482 #define S_MEM_HWM 26 2483 #define M_MEM_HWM 0x3f 2484 #define V_MEM_HWM(x) ((x) << S_MEM_HWM) 2485 #define G_MEM_HWM(x) (((x) >> S_MEM_HWM) & M_MEM_HWM) 2486 2487 #define S_ULP_HWM 22 2488 #define M_ULP_HWM 0xf 2489 #define V_ULP_HWM(x) ((x) << S_ULP_HWM) 2490 #define G_ULP_HWM(x) (((x) >> S_ULP_HWM) & M_ULP_HWM) 2491 2492 #define S_TOT_RLD_WT 14 2493 #define M_TOT_RLD_WT 0xff 2494 #define V_TOT_RLD_WT(x) ((x) << S_TOT_RLD_WT) 2495 #define G_TOT_RLD_WT(x) (((x) >> S_TOT_RLD_WT) & M_TOT_RLD_WT) 2496 2497 #define S_MEM_RLD_WT 7 2498 #define M_MEM_RLD_WT 0x7f 2499 #define V_MEM_RLD_WT(x) ((x) << S_MEM_RLD_WT) 2500 #define G_MEM_RLD_WT(x) (((x) >> S_MEM_RLD_WT) & M_MEM_RLD_WT) 2501 2502 #define S_ULP_RLD_WT 0 2503 #define M_ULP_RLD_WT 0x7f 2504 #define V_ULP_RLD_WT(x) ((x) << S_ULP_RLD_WT) 2505 #define G_ULP_RLD_WT(x) (((x) >> S_ULP_RLD_WT) & M_ULP_RLD_WT) 2506 2507 #define A_MC7_CAL 0x128 2508 2509 #define S_BUSY 31 2510 #define V_BUSY(x) ((x) << S_BUSY) 2511 #define F_BUSY V_BUSY(1U) 2512 2513 #define S_CAL_FAULT 30 2514 #define V_CAL_FAULT(x) ((x) << S_CAL_FAULT) 2515 #define F_CAL_FAULT V_CAL_FAULT(1U) 2516 2517 #define S_PER_CAL_DIV 22 2518 #define M_PER_CAL_DIV 0xff 2519 #define V_PER_CAL_DIV(x) ((x) << S_PER_CAL_DIV) 2520 #define G_PER_CAL_DIV(x) (((x) >> S_PER_CAL_DIV) & M_PER_CAL_DIV) 2521 2522 #define S_PER_CAL_EN 21 2523 #define V_PER_CAL_EN(x) ((x) << S_PER_CAL_EN) 2524 #define F_PER_CAL_EN V_PER_CAL_EN(1U) 2525 2526 #define S_SGL_CAL_EN 20 2527 #define V_SGL_CAL_EN(x) ((x) << S_SGL_CAL_EN) 2528 #define F_SGL_CAL_EN V_SGL_CAL_EN(1U) 2529 2530 #define S_IMP_UPD_MODE 19 2531 #define V_IMP_UPD_MODE(x) ((x) << S_IMP_UPD_MODE) 2532 #define F_IMP_UPD_MODE V_IMP_UPD_MODE(1U) 2533 2534 #define S_IMP_SEL 18 2535 #define V_IMP_SEL(x) ((x) << S_IMP_SEL) 2536 #define F_IMP_SEL V_IMP_SEL(1U) 2537 2538 #define S_IMP_MAN_PD 15 2539 #define M_IMP_MAN_PD 0x7 2540 #define V_IMP_MAN_PD(x) ((x) << S_IMP_MAN_PD) 2541 #define G_IMP_MAN_PD(x) (((x) >> S_IMP_MAN_PD) & M_IMP_MAN_PD) 2542 2543 #define S_IMP_MAN_PU 12 2544 #define M_IMP_MAN_PU 0x7 2545 #define V_IMP_MAN_PU(x) ((x) << S_IMP_MAN_PU) 2546 #define G_IMP_MAN_PU(x) (((x) >> S_IMP_MAN_PU) & M_IMP_MAN_PU) 2547 2548 #define S_IMP_CAL_PD 9 2549 #define M_IMP_CAL_PD 0x7 2550 #define V_IMP_CAL_PD(x) ((x) << S_IMP_CAL_PD) 2551 #define G_IMP_CAL_PD(x) (((x) >> S_IMP_CAL_PD) & M_IMP_CAL_PD) 2552 2553 #define S_IMP_CAL_PU 6 2554 #define M_IMP_CAL_PU 0x7 2555 #define V_IMP_CAL_PU(x) ((x) << S_IMP_CAL_PU) 2556 #define G_IMP_CAL_PU(x) (((x) >> S_IMP_CAL_PU) & M_IMP_CAL_PU) 2557 2558 #define S_IMP_SET_PD 3 2559 #define M_IMP_SET_PD 0x7 2560 #define V_IMP_SET_PD(x) ((x) << S_IMP_SET_PD) 2561 #define G_IMP_SET_PD(x) (((x) >> S_IMP_SET_PD) & M_IMP_SET_PD) 2562 2563 #define S_IMP_SET_PU 0 2564 #define M_IMP_SET_PU 0x7 2565 #define V_IMP_SET_PU(x) ((x) << S_IMP_SET_PU) 2566 #define G_IMP_SET_PU(x) (((x) >> S_IMP_SET_PU) & M_IMP_SET_PU) 2567 2568 #define A_MC7_ERR_ADDR 0x12c 2569 2570 #define S_ERRADDRESS 3 2571 #define M_ERRADDRESS 0x1fffffff 2572 #define V_ERRADDRESS(x) ((x) << S_ERRADDRESS) 2573 #define G_ERRADDRESS(x) (((x) >> S_ERRADDRESS) & M_ERRADDRESS) 2574 2575 #define S_ERRAGENT 1 2576 #define M_ERRAGENT 0x3 2577 #define V_ERRAGENT(x) ((x) << S_ERRAGENT) 2578 #define G_ERRAGENT(x) (((x) >> S_ERRAGENT) & M_ERRAGENT) 2579 2580 #define S_ERROP 0 2581 #define V_ERROP(x) ((x) << S_ERROP) 2582 #define F_ERROP V_ERROP(1U) 2583 2584 #define A_MC7_ECC 0x130 2585 2586 #define S_UECNT 10 2587 #define M_UECNT 0xff 2588 #define V_UECNT(x) ((x) << S_UECNT) 2589 #define G_UECNT(x) (((x) >> S_UECNT) & M_UECNT) 2590 2591 #define S_CECNT 2 2592 #define M_CECNT 0xff 2593 #define V_CECNT(x) ((x) << S_CECNT) 2594 #define G_CECNT(x) (((x) >> S_CECNT) & M_CECNT) 2595 2596 #define S_ECCCHKEN 1 2597 #define V_ECCCHKEN(x) ((x) << S_ECCCHKEN) 2598 #define F_ECCCHKEN V_ECCCHKEN(1U) 2599 2600 #define S_ECCGENEN 0 2601 #define V_ECCGENEN(x) ((x) << S_ECCGENEN) 2602 #define F_ECCGENEN V_ECCGENEN(1U) 2603 2604 #define A_MC7_CE_ADDR 0x134 2605 #define A_MC7_CE_DATA0 0x138 2606 #define A_MC7_CE_DATA1 0x13c 2607 #define A_MC7_CE_DATA2 0x140 2608 2609 #define S_DATA 0 2610 #define M_DATA 0xff 2611 #define V_DATA(x) ((x) << S_DATA) 2612 #define G_DATA(x) (((x) >> S_DATA) & M_DATA) 2613 2614 #define A_MC7_UE_ADDR 0x144 2615 #define A_MC7_UE_DATA0 0x148 2616 #define A_MC7_UE_DATA1 0x14c 2617 #define A_MC7_UE_DATA2 0x150 2618 #define A_MC7_BD_ADDR 0x154 2619 2620 #define S_ADDR 3 2621 #define M_ADDR 0x1fffffff 2622 #define V_ADDR(x) ((x) << S_ADDR) 2623 #define G_ADDR(x) (((x) >> S_ADDR) & M_ADDR) 2624 2625 #define A_MC7_BD_DATA0 0x158 2626 #define A_MC7_BD_DATA1 0x15c 2627 #define A_MC7_BD_DATA2 0x160 2628 #define A_MC7_BD_OP 0x164 2629 2630 #define S_OP 0 2631 #define V_OP(x) ((x) << S_OP) 2632 #define F_OP V_OP(1U) 2633 2634 #define A_MC7_BIST_ADDR_BEG 0x168 2635 2636 #define S_ADDRBEG 5 2637 #define M_ADDRBEG 0x7ffffff 2638 #define V_ADDRBEG(x) ((x) << S_ADDRBEG) 2639 #define G_ADDRBEG(x) (((x) >> S_ADDRBEG) & M_ADDRBEG) 2640 2641 #define A_MC7_BIST_ADDR_END 0x16c 2642 2643 #define S_ADDREND 5 2644 #define M_ADDREND 0x7ffffff 2645 #define V_ADDREND(x) ((x) << S_ADDREND) 2646 #define G_ADDREND(x) (((x) >> S_ADDREND) & M_ADDREND) 2647 2648 #define A_MC7_BIST_DATA 0x170 2649 #define A_MC7_BIST_OP 0x174 2650 2651 #define S_GAP 4 2652 #define M_GAP 0x1f 2653 #define V_GAP(x) ((x) << S_GAP) 2654 #define G_GAP(x) (((x) >> S_GAP) & M_GAP) 2655 2656 #define S_CONT 3 2657 #define V_CONT(x) ((x) << S_CONT) 2658 #define F_CONT V_CONT(1U) 2659 2660 #define S_DATAPAT 1 2661 #define M_DATAPAT 0x3 2662 #define V_DATAPAT(x) ((x) << S_DATAPAT) 2663 #define G_DATAPAT(x) (((x) >> S_DATAPAT) & M_DATAPAT) 2664 2665 #define A_MC7_INT_ENABLE 0x178 2666 2667 #define S_AE 17 2668 #define V_AE(x) ((x) << S_AE) 2669 #define F_AE V_AE(1U) 2670 2671 #define S_PE 2 2672 #define M_PE 0x7fff 2673 #define V_PE(x) ((x) << S_PE) 2674 #define G_PE(x) (((x) >> S_PE) & M_PE) 2675 2676 #define S_UE 1 2677 #define V_UE(x) ((x) << S_UE) 2678 #define F_UE V_UE(1U) 2679 2680 #define S_CE 0 2681 #define V_CE(x) ((x) << S_CE) 2682 #define F_CE V_CE(1U) 2683 2684 #define A_MC7_INT_CAUSE 0x17c 2685 2686 /* registers for module MC7_PMTX */ 2687 #define MC7_PMTX_BASE_ADDR 0x180 2688 2689 /* registers for module MC7_CM */ 2690 #define MC7_CM_BASE_ADDR 0x200 2691 2692 /* registers for module CIM */ 2693 #define CIM_BASE_ADDR 0x280 2694 2695 #define A_CIM_BOOT_CFG 0x280 2696 2697 #define S_BOOTADDR 2 2698 #define M_BOOTADDR 0x3fffffff 2699 #define V_BOOTADDR(x) ((x) << S_BOOTADDR) 2700 #define G_BOOTADDR(x) (((x) >> S_BOOTADDR) & M_BOOTADDR) 2701 2702 #define S_BOOTSDRAM 1 2703 #define V_BOOTSDRAM(x) ((x) << S_BOOTSDRAM) 2704 #define F_BOOTSDRAM V_BOOTSDRAM(1U) 2705 2706 #define S_UPCRST 0 2707 #define V_UPCRST(x) ((x) << S_UPCRST) 2708 #define F_UPCRST V_UPCRST(1U) 2709 2710 #define A_CIM_FLASH_BASE_ADDR 0x284 2711 2712 #define S_FLASHBASEADDR 2 2713 #define M_FLASHBASEADDR 0x3fffff 2714 #define V_FLASHBASEADDR(x) ((x) << S_FLASHBASEADDR) 2715 #define G_FLASHBASEADDR(x) (((x) >> S_FLASHBASEADDR) & M_FLASHBASEADDR) 2716 2717 #define A_CIM_FLASH_ADDR_SIZE 0x288 2718 2719 #define S_FLASHADDRSIZE 2 2720 #define M_FLASHADDRSIZE 0x3fffff 2721 #define V_FLASHADDRSIZE(x) ((x) << S_FLASHADDRSIZE) 2722 #define G_FLASHADDRSIZE(x) (((x) >> S_FLASHADDRSIZE) & M_FLASHADDRSIZE) 2723 2724 #define A_CIM_SDRAM_BASE_ADDR 0x28c 2725 2726 #define S_SDRAMBASEADDR 2 2727 #define M_SDRAMBASEADDR 0x3fffffff 2728 #define V_SDRAMBASEADDR(x) ((x) << S_SDRAMBASEADDR) 2729 #define G_SDRAMBASEADDR(x) (((x) >> S_SDRAMBASEADDR) & M_SDRAMBASEADDR) 2730 2731 #define A_CIM_SDRAM_ADDR_SIZE 0x290 2732 2733 #define S_SDRAMADDRSIZE 2 2734 #define M_SDRAMADDRSIZE 0x3fffffff 2735 #define V_SDRAMADDRSIZE(x) ((x) << S_SDRAMADDRSIZE) 2736 #define G_SDRAMADDRSIZE(x) (((x) >> S_SDRAMADDRSIZE) & M_SDRAMADDRSIZE) 2737 2738 #define A_CIM_UP_SPARE_INT 0x294 2739 2740 #define S_UPSPAREINT 0 2741 #define M_UPSPAREINT 0x7 2742 #define V_UPSPAREINT(x) ((x) << S_UPSPAREINT) 2743 #define G_UPSPAREINT(x) (((x) >> S_UPSPAREINT) & M_UPSPAREINT) 2744 2745 #define A_CIM_HOST_INT_ENABLE 0x298 2746 2747 #define S_TIMER1INTEN 15 2748 #define V_TIMER1INTEN(x) ((x) << S_TIMER1INTEN) 2749 #define F_TIMER1INTEN V_TIMER1INTEN(1U) 2750 2751 #define S_TIMER0INTEN 14 2752 #define V_TIMER0INTEN(x) ((x) << S_TIMER0INTEN) 2753 #define F_TIMER0INTEN V_TIMER0INTEN(1U) 2754 2755 #define S_PREFDROPINTEN 13 2756 #define V_PREFDROPINTEN(x) ((x) << S_PREFDROPINTEN) 2757 #define F_PREFDROPINTEN V_PREFDROPINTEN(1U) 2758 2759 #define S_BLKWRPLINTEN 12 2760 #define V_BLKWRPLINTEN(x) ((x) << S_BLKWRPLINTEN) 2761 #define F_BLKWRPLINTEN V_BLKWRPLINTEN(1U) 2762 2763 #define S_BLKRDPLINTEN 11 2764 #define V_BLKRDPLINTEN(x) ((x) << S_BLKRDPLINTEN) 2765 #define F_BLKRDPLINTEN V_BLKRDPLINTEN(1U) 2766 2767 #define S_BLKWRCTLINTEN 10 2768 #define V_BLKWRCTLINTEN(x) ((x) << S_BLKWRCTLINTEN) 2769 #define F_BLKWRCTLINTEN V_BLKWRCTLINTEN(1U) 2770 2771 #define S_BLKRDCTLINTEN 9 2772 #define V_BLKRDCTLINTEN(x) ((x) << S_BLKRDCTLINTEN) 2773 #define F_BLKRDCTLINTEN V_BLKRDCTLINTEN(1U) 2774 2775 #define S_BLKWRFLASHINTEN 8 2776 #define V_BLKWRFLASHINTEN(x) ((x) << S_BLKWRFLASHINTEN) 2777 #define F_BLKWRFLASHINTEN V_BLKWRFLASHINTEN(1U) 2778 2779 #define S_BLKRDFLASHINTEN 7 2780 #define V_BLKRDFLASHINTEN(x) ((x) << S_BLKRDFLASHINTEN) 2781 #define F_BLKRDFLASHINTEN V_BLKRDFLASHINTEN(1U) 2782 2783 #define S_SGLWRFLASHINTEN 6 2784 #define V_SGLWRFLASHINTEN(x) ((x) << S_SGLWRFLASHINTEN) 2785 #define F_SGLWRFLASHINTEN V_SGLWRFLASHINTEN(1U) 2786 2787 #define S_WRBLKFLASHINTEN 5 2788 #define V_WRBLKFLASHINTEN(x) ((x) << S_WRBLKFLASHINTEN) 2789 #define F_WRBLKFLASHINTEN V_WRBLKFLASHINTEN(1U) 2790 2791 #define S_BLKWRBOOTINTEN 4 2792 #define V_BLKWRBOOTINTEN(x) ((x) << S_BLKWRBOOTINTEN) 2793 #define F_BLKWRBOOTINTEN V_BLKWRBOOTINTEN(1U) 2794 2795 #define S_BLKRDBOOTINTEN 3 2796 #define V_BLKRDBOOTINTEN(x) ((x) << S_BLKRDBOOTINTEN) 2797 #define F_BLKRDBOOTINTEN V_BLKRDBOOTINTEN(1U) 2798 2799 #define S_FLASHRANGEINTEN 2 2800 #define V_FLASHRANGEINTEN(x) ((x) << S_FLASHRANGEINTEN) 2801 #define F_FLASHRANGEINTEN V_FLASHRANGEINTEN(1U) 2802 2803 #define S_SDRAMRANGEINTEN 1 2804 #define V_SDRAMRANGEINTEN(x) ((x) << S_SDRAMRANGEINTEN) 2805 #define F_SDRAMRANGEINTEN V_SDRAMRANGEINTEN(1U) 2806 2807 #define S_RSVDSPACEINTEN 0 2808 #define V_RSVDSPACEINTEN(x) ((x) << S_RSVDSPACEINTEN) 2809 #define F_RSVDSPACEINTEN V_RSVDSPACEINTEN(1U) 2810 2811 #define A_CIM_HOST_INT_CAUSE 0x29c 2812 2813 #define S_TIMER1INT 15 2814 #define V_TIMER1INT(x) ((x) << S_TIMER1INT) 2815 #define F_TIMER1INT V_TIMER1INT(1U) 2816 2817 #define S_TIMER0INT 14 2818 #define V_TIMER0INT(x) ((x) << S_TIMER0INT) 2819 #define F_TIMER0INT V_TIMER0INT(1U) 2820 2821 #define S_PREFDROPINT 13 2822 #define V_PREFDROPINT(x) ((x) << S_PREFDROPINT) 2823 #define F_PREFDROPINT V_PREFDROPINT(1U) 2824 2825 #define S_BLKWRPLINT 12 2826 #define V_BLKWRPLINT(x) ((x) << S_BLKWRPLINT) 2827 #define F_BLKWRPLINT V_BLKWRPLINT(1U) 2828 2829 #define S_BLKRDPLINT 11 2830 #define V_BLKRDPLINT(x) ((x) << S_BLKRDPLINT) 2831 #define F_BLKRDPLINT V_BLKRDPLINT(1U) 2832 2833 #define S_BLKWRCTLINT 10 2834 #define V_BLKWRCTLINT(x) ((x) << S_BLKWRCTLINT) 2835 #define F_BLKWRCTLINT V_BLKWRCTLINT(1U) 2836 2837 #define S_BLKRDCTLINT 9 2838 #define V_BLKRDCTLINT(x) ((x) << S_BLKRDCTLINT) 2839 #define F_BLKRDCTLINT V_BLKRDCTLINT(1U) 2840 2841 #define S_BLKWRFLASHINT 8 2842 #define V_BLKWRFLASHINT(x) ((x) << S_BLKWRFLASHINT) 2843 #define F_BLKWRFLASHINT V_BLKWRFLASHINT(1U) 2844 2845 #define S_BLKRDFLASHINT 7 2846 #define V_BLKRDFLASHINT(x) ((x) << S_BLKRDFLASHINT) 2847 #define F_BLKRDFLASHINT V_BLKRDFLASHINT(1U) 2848 2849 #define S_SGLWRFLASHINT 6 2850 #define V_SGLWRFLASHINT(x) ((x) << S_SGLWRFLASHINT) 2851 #define F_SGLWRFLASHINT V_SGLWRFLASHINT(1U) 2852 2853 #define S_WRBLKFLASHINT 5 2854 #define V_WRBLKFLASHINT(x) ((x) << S_WRBLKFLASHINT) 2855 #define F_WRBLKFLASHINT V_WRBLKFLASHINT(1U) 2856 2857 #define S_BLKWRBOOTINT 4 2858 #define V_BLKWRBOOTINT(x) ((x) << S_BLKWRBOOTINT) 2859 #define F_BLKWRBOOTINT V_BLKWRBOOTINT(1U) 2860 2861 #define S_BLKRDBOOTINT 3 2862 #define V_BLKRDBOOTINT(x) ((x) << S_BLKRDBOOTINT) 2863 #define F_BLKRDBOOTINT V_BLKRDBOOTINT(1U) 2864 2865 #define S_FLASHRANGEINT 2 2866 #define V_FLASHRANGEINT(x) ((x) << S_FLASHRANGEINT) 2867 #define F_FLASHRANGEINT V_FLASHRANGEINT(1U) 2868 2869 #define S_SDRAMRANGEINT 1 2870 #define V_SDRAMRANGEINT(x) ((x) << S_SDRAMRANGEINT) 2871 #define F_SDRAMRANGEINT V_SDRAMRANGEINT(1U) 2872 2873 #define S_RSVDSPACEINT 0 2874 #define V_RSVDSPACEINT(x) ((x) << S_RSVDSPACEINT) 2875 #define F_RSVDSPACEINT V_RSVDSPACEINT(1U) 2876 2877 #define A_CIM_UP_INT_ENABLE 0x2a0 2878 2879 #define S_MSTPLINTEN 16 2880 #define V_MSTPLINTEN(x) ((x) << S_MSTPLINTEN) 2881 #define F_MSTPLINTEN V_MSTPLINTEN(1U) 2882 2883 #define A_CIM_UP_INT_CAUSE 0x2a4 2884 2885 #define S_MSTPLINT 16 2886 #define V_MSTPLINT(x) ((x) << S_MSTPLINT) 2887 #define F_MSTPLINT V_MSTPLINT(1U) 2888 2889 #define A_CIM_IBQ_FULLA_THRSH 0x2a8 2890 2891 #define S_IBQ0FULLTHRSH 0 2892 #define M_IBQ0FULLTHRSH 0x1ff 2893 #define V_IBQ0FULLTHRSH(x) ((x) << S_IBQ0FULLTHRSH) 2894 #define G_IBQ0FULLTHRSH(x) (((x) >> S_IBQ0FULLTHRSH) & M_IBQ0FULLTHRSH) 2895 2896 #define S_IBQ1FULLTHRSH 16 2897 #define M_IBQ1FULLTHRSH 0x1ff 2898 #define V_IBQ1FULLTHRSH(x) ((x) << S_IBQ1FULLTHRSH) 2899 #define G_IBQ1FULLTHRSH(x) (((x) >> S_IBQ1FULLTHRSH) & M_IBQ1FULLTHRSH) 2900 2901 #define A_CIM_IBQ_FULLB_THRSH 0x2ac 2902 2903 #define S_IBQ2FULLTHRSH 0 2904 #define M_IBQ2FULLTHRSH 0x1ff 2905 #define V_IBQ2FULLTHRSH(x) ((x) << S_IBQ2FULLTHRSH) 2906 #define G_IBQ2FULLTHRSH(x) (((x) >> S_IBQ2FULLTHRSH) & M_IBQ2FULLTHRSH) 2907 2908 #define S_IBQ3FULLTHRSH 16 2909 #define M_IBQ3FULLTHRSH 0x1ff 2910 #define V_IBQ3FULLTHRSH(x) ((x) << S_IBQ3FULLTHRSH) 2911 #define G_IBQ3FULLTHRSH(x) (((x) >> S_IBQ3FULLTHRSH) & M_IBQ3FULLTHRSH) 2912 2913 #define A_CIM_HOST_ACC_CTRL 0x2b0 2914 2915 #define S_HOSTBUSY 17 2916 #define V_HOSTBUSY(x) ((x) << S_HOSTBUSY) 2917 #define F_HOSTBUSY V_HOSTBUSY(1U) 2918 2919 #define S_HOSTWRITE 16 2920 #define V_HOSTWRITE(x) ((x) << S_HOSTWRITE) 2921 #define F_HOSTWRITE V_HOSTWRITE(1U) 2922 2923 #define S_HOSTADDR 0 2924 #define M_HOSTADDR 0xffff 2925 #define V_HOSTADDR(x) ((x) << S_HOSTADDR) 2926 #define G_HOSTADDR(x) (((x) >> S_HOSTADDR) & M_HOSTADDR) 2927 2928 #define A_CIM_HOST_ACC_DATA 0x2b4 2929 #define A_CIM_IBQ_DBG_CFG 0x2c0 2930 2931 #define S_IBQDBGADDR 16 2932 #define M_IBQDBGADDR 0x1ff 2933 #define V_IBQDBGADDR(x) ((x) << S_IBQDBGADDR) 2934 #define G_IBQDBGADDR(x) (((x) >> S_IBQDBGADDR) & M_IBQDBGADDR) 2935 2936 #define S_IBQDBGQID 3 2937 #define M_IBQDBGQID 0x3 2938 #define V_IBQDBGQID(x) ((x) << S_IBQDBGQID) 2939 #define G_IBQDBGQID(x) (((x) >> S_IBQDBGQID) & M_IBQDBGQID) 2940 2941 #define S_IBQDBGWR 2 2942 #define V_IBQDBGWR(x) ((x) << S_IBQDBGWR) 2943 #define F_IBQDBGWR V_IBQDBGWR(1U) 2944 2945 #define S_IBQDBGBUSY 1 2946 #define V_IBQDBGBUSY(x) ((x) << S_IBQDBGBUSY) 2947 #define F_IBQDBGBUSY V_IBQDBGBUSY(1U) 2948 2949 #define S_IBQDBGEN 0 2950 #define V_IBQDBGEN(x) ((x) << S_IBQDBGEN) 2951 #define F_IBQDBGEN V_IBQDBGEN(1U) 2952 2953 #define A_CIM_OBQ_DBG_CFG 0x2c4 2954 2955 #define S_OBQDBGADDR 16 2956 #define M_OBQDBGADDR 0x1ff 2957 #define V_OBQDBGADDR(x) ((x) << S_OBQDBGADDR) 2958 #define G_OBQDBGADDR(x) (((x) >> S_OBQDBGADDR) & M_OBQDBGADDR) 2959 2960 #define S_OBQDBGQID 3 2961 #define M_OBQDBGQID 0x3 2962 #define V_OBQDBGQID(x) ((x) << S_OBQDBGQID) 2963 #define G_OBQDBGQID(x) (((x) >> S_OBQDBGQID) & M_OBQDBGQID) 2964 2965 #define S_OBQDBGWR 2 2966 #define V_OBQDBGWR(x) ((x) << S_OBQDBGWR) 2967 #define F_OBQDBGWR V_OBQDBGWR(1U) 2968 2969 #define S_OBQDBGBUSY 1 2970 #define V_OBQDBGBUSY(x) ((x) << S_OBQDBGBUSY) 2971 #define F_OBQDBGBUSY V_OBQDBGBUSY(1U) 2972 2973 #define S_OBQDBGEN 0 2974 #define V_OBQDBGEN(x) ((x) << S_OBQDBGEN) 2975 #define F_OBQDBGEN V_OBQDBGEN(1U) 2976 2977 #define A_CIM_IBQ_DBG_DATA 0x2c8 2978 #define A_CIM_OBQ_DBG_DATA 0x2cc 2979 #define A_CIM_CDEBUGDATA 0x2d0 2980 2981 #define S_CDEBUGDATAH 16 2982 #define M_CDEBUGDATAH 0xffff 2983 #define V_CDEBUGDATAH(x) ((x) << S_CDEBUGDATAH) 2984 #define G_CDEBUGDATAH(x) (((x) >> S_CDEBUGDATAH) & M_CDEBUGDATAH) 2985 2986 #define S_CDEBUGDATAL 0 2987 #define M_CDEBUGDATAL 0xffff 2988 #define V_CDEBUGDATAL(x) ((x) << S_CDEBUGDATAL) 2989 #define G_CDEBUGDATAL(x) (((x) >> S_CDEBUGDATAL) & M_CDEBUGDATAL) 2990 2991 #define A_CIM_DEBUGCFG 0x2e0 2992 2993 #define S_POLADBGRDPTR 23 2994 #define M_POLADBGRDPTR 0x1ff 2995 #define V_POLADBGRDPTR(x) ((x) << S_POLADBGRDPTR) 2996 #define G_POLADBGRDPTR(x) (((x) >> S_POLADBGRDPTR) & M_POLADBGRDPTR) 2997 2998 #define S_PILADBGRDPTR 14 2999 #define M_PILADBGRDPTR 0x1ff 3000 #define V_PILADBGRDPTR(x) ((x) << S_PILADBGRDPTR) 3001 #define G_PILADBGRDPTR(x) (((x) >> S_PILADBGRDPTR) & M_PILADBGRDPTR) 3002 3003 #define S_CIM_LADBGEN 12 3004 #define V_CIM_LADBGEN(x) ((x) << S_CIM_LADBGEN) 3005 #define F_CIM_LADBGEN V_CIM_LADBGEN(1U) 3006 3007 #define S_DEBUGSELHI 5 3008 #define M_DEBUGSELHI 0x1f 3009 #define V_DEBUGSELHI(x) ((x) << S_DEBUGSELHI) 3010 #define G_DEBUGSELHI(x) (((x) >> S_DEBUGSELHI) & M_DEBUGSELHI) 3011 3012 #define S_DEBUGSELLO 0 3013 #define M_DEBUGSELLO 0x1f 3014 #define V_DEBUGSELLO(x) ((x) << S_DEBUGSELLO) 3015 #define G_DEBUGSELLO(x) (((x) >> S_DEBUGSELLO) & M_DEBUGSELLO) 3016 3017 #define A_CIM_DEBUGSTS 0x2e4 3018 3019 #define S_POLADBGWRPTR 16 3020 #define M_POLADBGWRPTR 0x1ff 3021 #define V_POLADBGWRPTR(x) ((x) << S_POLADBGWRPTR) 3022 #define G_POLADBGWRPTR(x) (((x) >> S_POLADBGWRPTR) & M_POLADBGWRPTR) 3023 3024 #define S_PILADBGWRPTR 0 3025 #define M_PILADBGWRPTR 0x1ff 3026 #define V_PILADBGWRPTR(x) ((x) << S_PILADBGWRPTR) 3027 #define G_PILADBGWRPTR(x) (((x) >> S_PILADBGWRPTR) & M_PILADBGWRPTR) 3028 3029 #define A_CIM_PO_LA_DEBUGDATA 0x2e8 3030 #define A_CIM_PI_LA_DEBUGDATA 0x2ec 3031 3032 /* registers for module TP1 */ 3033 #define TP1_BASE_ADDR 0x300 3034 3035 #define A_TP_IN_CONFIG 0x300 3036 3037 #define S_RXFBARBPRIO 25 3038 #define V_RXFBARBPRIO(x) ((x) << S_RXFBARBPRIO) 3039 #define F_RXFBARBPRIO V_RXFBARBPRIO(1U) 3040 3041 #define S_TXFBARBPRIO 24 3042 #define V_TXFBARBPRIO(x) ((x) << S_TXFBARBPRIO) 3043 #define F_TXFBARBPRIO V_TXFBARBPRIO(1U) 3044 3045 #define S_DBMAXOPCNT 16 3046 #define M_DBMAXOPCNT 0xff 3047 #define V_DBMAXOPCNT(x) ((x) << S_DBMAXOPCNT) 3048 #define G_DBMAXOPCNT(x) (((x) >> S_DBMAXOPCNT) & M_DBMAXOPCNT) 3049 3050 #define S_NICMODE 14 3051 #define V_NICMODE(x) ((x) << S_NICMODE) 3052 #define F_NICMODE V_NICMODE(1U) 3053 3054 #define S_ECHECKSUMCHECKTCP 13 3055 #define V_ECHECKSUMCHECKTCP(x) ((x) << S_ECHECKSUMCHECKTCP) 3056 #define F_ECHECKSUMCHECKTCP V_ECHECKSUMCHECKTCP(1U) 3057 3058 #define S_ECHECKSUMCHECKIP 12 3059 #define V_ECHECKSUMCHECKIP(x) ((x) << S_ECHECKSUMCHECKIP) 3060 #define F_ECHECKSUMCHECKIP V_ECHECKSUMCHECKIP(1U) 3061 3062 #define S_ECPL 10 3063 #define V_ECPL(x) ((x) << S_ECPL) 3064 #define F_ECPL V_ECPL(1U) 3065 3066 #define S_EETHERNET 8 3067 #define V_EETHERNET(x) ((x) << S_EETHERNET) 3068 #define F_EETHERNET V_EETHERNET(1U) 3069 3070 #define S_ETUNNEL 7 3071 #define V_ETUNNEL(x) ((x) << S_ETUNNEL) 3072 #define F_ETUNNEL V_ETUNNEL(1U) 3073 3074 #define S_CCHECKSUMCHECKTCP 6 3075 #define V_CCHECKSUMCHECKTCP(x) ((x) << S_CCHECKSUMCHECKTCP) 3076 #define F_CCHECKSUMCHECKTCP V_CCHECKSUMCHECKTCP(1U) 3077 3078 #define S_CCHECKSUMCHECKIP 5 3079 #define V_CCHECKSUMCHECKIP(x) ((x) << S_CCHECKSUMCHECKIP) 3080 #define F_CCHECKSUMCHECKIP V_CCHECKSUMCHECKIP(1U) 3081 3082 #define S_CCPL 3 3083 #define V_CCPL(x) ((x) << S_CCPL) 3084 #define F_CCPL V_CCPL(1U) 3085 3086 #define S_CETHERNET 1 3087 #define V_CETHERNET(x) ((x) << S_CETHERNET) 3088 #define F_CETHERNET V_CETHERNET(1U) 3089 3090 #define S_CTUNNEL 0 3091 #define V_CTUNNEL(x) ((x) << S_CTUNNEL) 3092 #define F_CTUNNEL V_CTUNNEL(1U) 3093 3094 #define S_IPV6ENABLE 15 3095 #define V_IPV6ENABLE(x) ((x) << S_IPV6ENABLE) 3096 #define F_IPV6ENABLE V_IPV6ENABLE(1U) 3097 3098 #define A_TP_OUT_CONFIG 0x304 3099 3100 #define S_VLANEXTRACTIONENABLE 12 3101 #define V_VLANEXTRACTIONENABLE(x) ((x) << S_VLANEXTRACTIONENABLE) 3102 #define F_VLANEXTRACTIONENABLE V_VLANEXTRACTIONENABLE(1U) 3103 3104 #define S_ECHECKSUMGENERATETCP 11 3105 #define V_ECHECKSUMGENERATETCP(x) ((x) << S_ECHECKSUMGENERATETCP) 3106 #define F_ECHECKSUMGENERATETCP V_ECHECKSUMGENERATETCP(1U) 3107 3108 #define S_ECHECKSUMGENERATEIP 10 3109 #define V_ECHECKSUMGENERATEIP(x) ((x) << S_ECHECKSUMGENERATEIP) 3110 #define F_ECHECKSUMGENERATEIP V_ECHECKSUMGENERATEIP(1U) 3111 3112 #define S_OUT_ECPL 8 3113 #define V_OUT_ECPL(x) ((x) << S_OUT_ECPL) 3114 #define F_OUT_ECPL V_OUT_ECPL(1U) 3115 3116 #define S_OUT_EETHERNET 6 3117 #define V_OUT_EETHERNET(x) ((x) << S_OUT_EETHERNET) 3118 #define F_OUT_EETHERNET V_OUT_EETHERNET(1U) 3119 3120 #define S_CCHECKSUMGENERATETCP 5 3121 #define V_CCHECKSUMGENERATETCP(x) ((x) << S_CCHECKSUMGENERATETCP) 3122 #define F_CCHECKSUMGENERATETCP V_CCHECKSUMGENERATETCP(1U) 3123 3124 #define S_CCHECKSUMGENERATEIP 4 3125 #define V_CCHECKSUMGENERATEIP(x) ((x) << S_CCHECKSUMGENERATEIP) 3126 #define F_CCHECKSUMGENERATEIP V_CCHECKSUMGENERATEIP(1U) 3127 3128 #define S_OUT_CCPL 2 3129 #define V_OUT_CCPL(x) ((x) << S_OUT_CCPL) 3130 #define F_OUT_CCPL V_OUT_CCPL(1U) 3131 3132 #define S_OUT_CETHERNET 0 3133 #define V_OUT_CETHERNET(x) ((x) << S_OUT_CETHERNET) 3134 #define F_OUT_CETHERNET V_OUT_CETHERNET(1U) 3135 3136 #define S_IPIDSPLITMODE 16 3137 #define V_IPIDSPLITMODE(x) ((x) << S_IPIDSPLITMODE) 3138 #define F_IPIDSPLITMODE V_IPIDSPLITMODE(1U) 3139 3140 #define S_VLANEXTRACTIONENABLE2NDPORT 13 3141 #define V_VLANEXTRACTIONENABLE2NDPORT(x) ((x) << S_VLANEXTRACTIONENABLE2NDPORT) 3142 #define F_VLANEXTRACTIONENABLE2NDPORT V_VLANEXTRACTIONENABLE2NDPORT(1U) 3143 3144 #define A_TP_GLOBAL_CONFIG 0x308 3145 3146 #define S_RXFLOWCONTROLDISABLE 25 3147 #define V_RXFLOWCONTROLDISABLE(x) ((x) << S_RXFLOWCONTROLDISABLE) 3148 #define F_RXFLOWCONTROLDISABLE V_RXFLOWCONTROLDISABLE(1U) 3149 3150 #define S_TXPACINGENABLE 24 3151 #define V_TXPACINGENABLE(x) ((x) << S_TXPACINGENABLE) 3152 #define F_TXPACINGENABLE V_TXPACINGENABLE(1U) 3153 3154 #define S_ATTACKFILTERENABLE 23 3155 #define V_ATTACKFILTERENABLE(x) ((x) << S_ATTACKFILTERENABLE) 3156 #define F_ATTACKFILTERENABLE V_ATTACKFILTERENABLE(1U) 3157 3158 #define S_SYNCOOKIENOOPTIONS 22 3159 #define V_SYNCOOKIENOOPTIONS(x) ((x) << S_SYNCOOKIENOOPTIONS) 3160 #define F_SYNCOOKIENOOPTIONS V_SYNCOOKIENOOPTIONS(1U) 3161 3162 #define S_PROTECTEDMODE 21 3163 #define V_PROTECTEDMODE(x) ((x) << S_PROTECTEDMODE) 3164 #define F_PROTECTEDMODE V_PROTECTEDMODE(1U) 3165 3166 #define S_PINGDROP 20 3167 #define V_PINGDROP(x) ((x) << S_PINGDROP) 3168 #define F_PINGDROP V_PINGDROP(1U) 3169 3170 #define S_FRAGMENTDROP 19 3171 #define V_FRAGMENTDROP(x) ((x) << S_FRAGMENTDROP) 3172 #define F_FRAGMENTDROP V_FRAGMENTDROP(1U) 3173 3174 #define S_FIVETUPLELOOKUP 17 3175 #define M_FIVETUPLELOOKUP 0x3 3176 #define V_FIVETUPLELOOKUP(x) ((x) << S_FIVETUPLELOOKUP) 3177 #define G_FIVETUPLELOOKUP(x) (((x) >> S_FIVETUPLELOOKUP) & M_FIVETUPLELOOKUP) 3178 3179 #define S_PATHMTU 15 3180 #define V_PATHMTU(x) ((x) << S_PATHMTU) 3181 #define F_PATHMTU V_PATHMTU(1U) 3182 3183 #define S_IPIDENTSPLIT 14 3184 #define V_IPIDENTSPLIT(x) ((x) << S_IPIDENTSPLIT) 3185 #define F_IPIDENTSPLIT V_IPIDENTSPLIT(1U) 3186 3187 #define S_IPCHECKSUMOFFLOAD 13 3188 #define V_IPCHECKSUMOFFLOAD(x) ((x) << S_IPCHECKSUMOFFLOAD) 3189 #define F_IPCHECKSUMOFFLOAD V_IPCHECKSUMOFFLOAD(1U) 3190 3191 #define S_UDPCHECKSUMOFFLOAD 12 3192 #define V_UDPCHECKSUMOFFLOAD(x) ((x) << S_UDPCHECKSUMOFFLOAD) 3193 #define F_UDPCHECKSUMOFFLOAD V_UDPCHECKSUMOFFLOAD(1U) 3194 3195 #define S_TCPCHECKSUMOFFLOAD 11 3196 #define V_TCPCHECKSUMOFFLOAD(x) ((x) << S_TCPCHECKSUMOFFLOAD) 3197 #define F_TCPCHECKSUMOFFLOAD V_TCPCHECKSUMOFFLOAD(1U) 3198 3199 #define S_QOSMAPPING 10 3200 #define V_QOSMAPPING(x) ((x) << S_QOSMAPPING) 3201 #define F_QOSMAPPING V_QOSMAPPING(1U) 3202 3203 #define S_TCAMSERVERUSE 8 3204 #define M_TCAMSERVERUSE 0x3 3205 #define V_TCAMSERVERUSE(x) ((x) << S_TCAMSERVERUSE) 3206 #define G_TCAMSERVERUSE(x) (((x) >> S_TCAMSERVERUSE) & M_TCAMSERVERUSE) 3207 3208 #define S_IPTTL 0 3209 #define M_IPTTL 0xff 3210 #define V_IPTTL(x) ((x) << S_IPTTL) 3211 #define G_IPTTL(x) (((x) >> S_IPTTL) & M_IPTTL) 3212 3213 #define S_SYNCOOKIEPARAMS 26 3214 #define M_SYNCOOKIEPARAMS 0x3f 3215 #define V_SYNCOOKIEPARAMS(x) ((x) << S_SYNCOOKIEPARAMS) 3216 #define G_SYNCOOKIEPARAMS(x) (((x) >> S_SYNCOOKIEPARAMS) & M_SYNCOOKIEPARAMS) 3217 3218 #define A_TP_GLOBAL_RX_CREDIT 0x30c 3219 #define A_TP_CMM_SIZE 0x310 3220 3221 #define S_CMMEMMGRSIZE 0 3222 #define M_CMMEMMGRSIZE 0xfffffff 3223 #define V_CMMEMMGRSIZE(x) ((x) << S_CMMEMMGRSIZE) 3224 #define G_CMMEMMGRSIZE(x) (((x) >> S_CMMEMMGRSIZE) & M_CMMEMMGRSIZE) 3225 3226 #define A_TP_CMM_MM_BASE 0x314 3227 3228 #define S_CMMEMMGRBASE 0 3229 #define M_CMMEMMGRBASE 0xfffffff 3230 #define V_CMMEMMGRBASE(x) ((x) << S_CMMEMMGRBASE) 3231 #define G_CMMEMMGRBASE(x) (((x) >> S_CMMEMMGRBASE) & M_CMMEMMGRBASE) 3232 3233 #define A_TP_CMM_TIMER_BASE 0x318 3234 3235 #define S_CMTIMERBASE 0 3236 #define M_CMTIMERBASE 0xfffffff 3237 #define V_CMTIMERBASE(x) ((x) << S_CMTIMERBASE) 3238 #define G_CMTIMERBASE(x) (((x) >> S_CMTIMERBASE) & M_CMTIMERBASE) 3239 3240 #define S_CMTIMERMAXNUM 28 3241 #define M_CMTIMERMAXNUM 0x3 3242 #define V_CMTIMERMAXNUM(x) ((x) << S_CMTIMERMAXNUM) 3243 #define G_CMTIMERMAXNUM(x) (((x) >> S_CMTIMERMAXNUM) & M_CMTIMERMAXNUM) 3244 3245 #define A_TP_PMM_SIZE 0x31c 3246 3247 #define S_PMSIZE 0 3248 #define M_PMSIZE 0xfffffff 3249 #define V_PMSIZE(x) ((x) << S_PMSIZE) 3250 #define G_PMSIZE(x) (((x) >> S_PMSIZE) & M_PMSIZE) 3251 3252 #define A_TP_PMM_TX_BASE 0x320 3253 #define A_TP_PMM_DEFRAG_BASE 0x324 3254 #define A_TP_PMM_RX_BASE 0x328 3255 #define A_TP_PMM_RX_PAGE_SIZE 0x32c 3256 #define A_TP_PMM_RX_MAX_PAGE 0x330 3257 3258 #define S_PMRXMAXPAGE 0 3259 #define M_PMRXMAXPAGE 0x1fffff 3260 #define V_PMRXMAXPAGE(x) ((x) << S_PMRXMAXPAGE) 3261 #define G_PMRXMAXPAGE(x) (((x) >> S_PMRXMAXPAGE) & M_PMRXMAXPAGE) 3262 3263 #define A_TP_PMM_TX_PAGE_SIZE 0x334 3264 #define A_TP_PMM_TX_MAX_PAGE 0x338 3265 3266 #define S_PMTXMAXPAGE 0 3267 #define M_PMTXMAXPAGE 0x1fffff 3268 #define V_PMTXMAXPAGE(x) ((x) << S_PMTXMAXPAGE) 3269 #define G_PMTXMAXPAGE(x) (((x) >> S_PMTXMAXPAGE) & M_PMTXMAXPAGE) 3270 3271 #define A_TP_TCP_OPTIONS 0x340 3272 3273 #define S_MTUDEFAULT 16 3274 #define M_MTUDEFAULT 0xffff 3275 #define V_MTUDEFAULT(x) ((x) << S_MTUDEFAULT) 3276 #define G_MTUDEFAULT(x) (((x) >> S_MTUDEFAULT) & M_MTUDEFAULT) 3277 3278 #define S_MTUENABLE 10 3279 #define V_MTUENABLE(x) ((x) << S_MTUENABLE) 3280 #define F_MTUENABLE V_MTUENABLE(1U) 3281 3282 #define S_SACKTX 9 3283 #define V_SACKTX(x) ((x) << S_SACKTX) 3284 #define F_SACKTX V_SACKTX(1U) 3285 3286 #define S_SACKRX 8 3287 #define V_SACKRX(x) ((x) << S_SACKRX) 3288 #define F_SACKRX V_SACKRX(1U) 3289 3290 #define S_SACKMODE 4 3291 #define M_SACKMODE 0x3 3292 #define V_SACKMODE(x) ((x) << S_SACKMODE) 3293 #define G_SACKMODE(x) (((x) >> S_SACKMODE) & M_SACKMODE) 3294 3295 #define S_WINDOWSCALEMODE 2 3296 #define M_WINDOWSCALEMODE 0x3 3297 #define V_WINDOWSCALEMODE(x) ((x) << S_WINDOWSCALEMODE) 3298 #define G_WINDOWSCALEMODE(x) (((x) >> S_WINDOWSCALEMODE) & M_WINDOWSCALEMODE) 3299 3300 #define S_TIMESTAMPSMODE 0 3301 #define M_TIMESTAMPSMODE 0x3 3302 #define V_TIMESTAMPSMODE(x) ((x) << S_TIMESTAMPSMODE) 3303 #define G_TIMESTAMPSMODE(x) (((x) >> S_TIMESTAMPSMODE) & M_TIMESTAMPSMODE) 3304 3305 #define A_TP_DACK_CONFIG 0x344 3306 3307 #define S_AUTOSTATE3 30 3308 #define M_AUTOSTATE3 0x3 3309 #define V_AUTOSTATE3(x) ((x) << S_AUTOSTATE3) 3310 #define G_AUTOSTATE3(x) (((x) >> S_AUTOSTATE3) & M_AUTOSTATE3) 3311 3312 #define S_AUTOSTATE2 28 3313 #define M_AUTOSTATE2 0x3 3314 #define V_AUTOSTATE2(x) ((x) << S_AUTOSTATE2) 3315 #define G_AUTOSTATE2(x) (((x) >> S_AUTOSTATE2) & M_AUTOSTATE2) 3316 3317 #define S_AUTOSTATE1 26 3318 #define M_AUTOSTATE1 0x3 3319 #define V_AUTOSTATE1(x) ((x) << S_AUTOSTATE1) 3320 #define G_AUTOSTATE1(x) (((x) >> S_AUTOSTATE1) & M_AUTOSTATE1) 3321 3322 #define S_BYTETHRESHOLD 5 3323 #define M_BYTETHRESHOLD 0xfffff 3324 #define V_BYTETHRESHOLD(x) ((x) << S_BYTETHRESHOLD) 3325 #define G_BYTETHRESHOLD(x) (((x) >> S_BYTETHRESHOLD) & M_BYTETHRESHOLD) 3326 3327 #define S_MSSTHRESHOLD 3 3328 #define M_MSSTHRESHOLD 0x3 3329 #define V_MSSTHRESHOLD(x) ((x) << S_MSSTHRESHOLD) 3330 #define G_MSSTHRESHOLD(x) (((x) >> S_MSSTHRESHOLD) & M_MSSTHRESHOLD) 3331 3332 #define S_AUTOCAREFUL 2 3333 #define V_AUTOCAREFUL(x) ((x) << S_AUTOCAREFUL) 3334 #define F_AUTOCAREFUL V_AUTOCAREFUL(1U) 3335 3336 #define S_AUTOENABLE 1 3337 #define V_AUTOENABLE(x) ((x) << S_AUTOENABLE) 3338 #define F_AUTOENABLE V_AUTOENABLE(1U) 3339 3340 #define S_DACK_MODE 0 3341 #define V_DACK_MODE(x) ((x) << S_DACK_MODE) 3342 #define F_DACK_MODE V_DACK_MODE(1U) 3343 3344 #define A_TP_PC_CONFIG 0x348 3345 3346 #define S_TXTOSQUEUEMAPMODE 26 3347 #define V_TXTOSQUEUEMAPMODE(x) ((x) << S_TXTOSQUEUEMAPMODE) 3348 #define F_TXTOSQUEUEMAPMODE V_TXTOSQUEUEMAPMODE(1U) 3349 3350 #define S_RDDPCONGEN 25 3351 #define V_RDDPCONGEN(x) ((x) << S_RDDPCONGEN) 3352 #define F_RDDPCONGEN V_RDDPCONGEN(1U) 3353 3354 #define S_ENABLEONFLYPDU 24 3355 #define V_ENABLEONFLYPDU(x) ((x) << S_ENABLEONFLYPDU) 3356 #define F_ENABLEONFLYPDU V_ENABLEONFLYPDU(1U) 3357 3358 #define S_ENABLEEPCMDAFULL 23 3359 #define V_ENABLEEPCMDAFULL(x) ((x) << S_ENABLEEPCMDAFULL) 3360 #define F_ENABLEEPCMDAFULL V_ENABLEEPCMDAFULL(1U) 3361 3362 #define S_MODULATEUNIONMODE 22 3363 #define V_MODULATEUNIONMODE(x) ((x) << S_MODULATEUNIONMODE) 3364 #define F_MODULATEUNIONMODE V_MODULATEUNIONMODE(1U) 3365 3366 #define S_TXDATAACKRATEENABLE 21 3367 #define V_TXDATAACKRATEENABLE(x) ((x) << S_TXDATAACKRATEENABLE) 3368 #define F_TXDATAACKRATEENABLE V_TXDATAACKRATEENABLE(1U) 3369 3370 #define S_TXDEFERENABLE 20 3371 #define V_TXDEFERENABLE(x) ((x) << S_TXDEFERENABLE) 3372 #define F_TXDEFERENABLE V_TXDEFERENABLE(1U) 3373 3374 #define S_RXCONGESTIONMODE 19 3375 #define V_RXCONGESTIONMODE(x) ((x) << S_RXCONGESTIONMODE) 3376 #define F_RXCONGESTIONMODE V_RXCONGESTIONMODE(1U) 3377 3378 #define S_HEARBEATONCEDACK 18 3379 #define V_HEARBEATONCEDACK(x) ((x) << S_HEARBEATONCEDACK) 3380 #define F_HEARBEATONCEDACK V_HEARBEATONCEDACK(1U) 3381 3382 #define S_HEARBEATONCEHEAP 17 3383 #define V_HEARBEATONCEHEAP(x) ((x) << S_HEARBEATONCEHEAP) 3384 #define F_HEARBEATONCEHEAP V_HEARBEATONCEHEAP(1U) 3385 3386 #define S_HEARBEATDACK 16 3387 #define V_HEARBEATDACK(x) ((x) << S_HEARBEATDACK) 3388 #define F_HEARBEATDACK V_HEARBEATDACK(1U) 3389 3390 #define S_TXCONGESTIONMODE 15 3391 #define V_TXCONGESTIONMODE(x) ((x) << S_TXCONGESTIONMODE) 3392 #define F_TXCONGESTIONMODE V_TXCONGESTIONMODE(1U) 3393 3394 #define S_ACCEPTLATESTRCVADV 14 3395 #define V_ACCEPTLATESTRCVADV(x) ((x) << S_ACCEPTLATESTRCVADV) 3396 #define F_ACCEPTLATESTRCVADV V_ACCEPTLATESTRCVADV(1U) 3397 3398 #define S_DISABLESYNDATA 13 3399 #define V_DISABLESYNDATA(x) ((x) << S_DISABLESYNDATA) 3400 #define F_DISABLESYNDATA V_DISABLESYNDATA(1U) 3401 3402 #define S_DISABLEWINDOWPSH 12 3403 #define V_DISABLEWINDOWPSH(x) ((x) << S_DISABLEWINDOWPSH) 3404 #define F_DISABLEWINDOWPSH V_DISABLEWINDOWPSH(1U) 3405 3406 #define S_DISABLEFINOLDDATA 11 3407 #define V_DISABLEFINOLDDATA(x) ((x) << S_DISABLEFINOLDDATA) 3408 #define F_DISABLEFINOLDDATA V_DISABLEFINOLDDATA(1U) 3409 3410 #define S_ENABLEFLMERROR 10 3411 #define V_ENABLEFLMERROR(x) ((x) << S_ENABLEFLMERROR) 3412 #define F_ENABLEFLMERROR V_ENABLEFLMERROR(1U) 3413 3414 #define S_DISABLENEXTMTU 9 3415 #define V_DISABLENEXTMTU(x) ((x) << S_DISABLENEXTMTU) 3416 #define F_DISABLENEXTMTU V_DISABLENEXTMTU(1U) 3417 3418 #define S_FILTERPEERFIN 8 3419 #define V_FILTERPEERFIN(x) ((x) << S_FILTERPEERFIN) 3420 #define F_FILTERPEERFIN V_FILTERPEERFIN(1U) 3421 3422 #define S_ENABLEFEEDBACKSEND 7 3423 #define V_ENABLEFEEDBACKSEND(x) ((x) << S_ENABLEFEEDBACKSEND) 3424 #define F_ENABLEFEEDBACKSEND V_ENABLEFEEDBACKSEND(1U) 3425 3426 #define S_ENABLERDMAERROR 6 3427 #define V_ENABLERDMAERROR(x) ((x) << S_ENABLERDMAERROR) 3428 #define F_ENABLERDMAERROR V_ENABLERDMAERROR(1U) 3429 3430 #define S_ENABLEDDPFLOWCONTROL 5 3431 #define V_ENABLEDDPFLOWCONTROL(x) ((x) << S_ENABLEDDPFLOWCONTROL) 3432 #define F_ENABLEDDPFLOWCONTROL V_ENABLEDDPFLOWCONTROL(1U) 3433 3434 #define S_DISABLEHELDFIN 4 3435 #define V_DISABLEHELDFIN(x) ((x) << S_DISABLEHELDFIN) 3436 #define F_DISABLEHELDFIN V_DISABLEHELDFIN(1U) 3437 3438 #define S_TABLELATENCYDELTA 0 3439 #define M_TABLELATENCYDELTA 0xf 3440 #define V_TABLELATENCYDELTA(x) ((x) << S_TABLELATENCYDELTA) 3441 #define G_TABLELATENCYDELTA(x) (((x) >> S_TABLELATENCYDELTA) & M_TABLELATENCYDELTA) 3442 3443 #define S_CMCACHEDISABLE 31 3444 #define V_CMCACHEDISABLE(x) ((x) << S_CMCACHEDISABLE) 3445 #define F_CMCACHEDISABLE V_CMCACHEDISABLE(1U) 3446 3447 #define S_ENABLEOCSPIFULL 30 3448 #define V_ENABLEOCSPIFULL(x) ((x) << S_ENABLEOCSPIFULL) 3449 #define F_ENABLEOCSPIFULL V_ENABLEOCSPIFULL(1U) 3450 3451 #define S_ENABLEFLMERRORDDP 29 3452 #define V_ENABLEFLMERRORDDP(x) ((x) << S_ENABLEFLMERRORDDP) 3453 #define F_ENABLEFLMERRORDDP V_ENABLEFLMERRORDDP(1U) 3454 3455 #define S_LOCKTID 28 3456 #define V_LOCKTID(x) ((x) << S_LOCKTID) 3457 #define F_LOCKTID V_LOCKTID(1U) 3458 3459 #define S_FIXRCVWND 27 3460 #define V_FIXRCVWND(x) ((x) << S_FIXRCVWND) 3461 #define F_FIXRCVWND V_FIXRCVWND(1U) 3462 3463 #define A_TP_PC_CONFIG2 0x34c 3464 3465 #define S_ENABLEDROPRQEMPTYPKT 10 3466 #define V_ENABLEDROPRQEMPTYPKT(x) ((x) << S_ENABLEDROPRQEMPTYPKT) 3467 #define F_ENABLEDROPRQEMPTYPKT V_ENABLEDROPRQEMPTYPKT(1U) 3468 3469 #define S_ENABLETXPORTFROMDA2 9 3470 #define V_ENABLETXPORTFROMDA2(x) ((x) << S_ENABLETXPORTFROMDA2) 3471 #define F_ENABLETXPORTFROMDA2 V_ENABLETXPORTFROMDA2(1U) 3472 3473 #define S_ENABLERXPKTTMSTPRSS 8 3474 #define V_ENABLERXPKTTMSTPRSS(x) ((x) << S_ENABLERXPKTTMSTPRSS) 3475 #define F_ENABLERXPKTTMSTPRSS V_ENABLERXPKTTMSTPRSS(1U) 3476 3477 #define S_ENABLESNDUNAINRXDATA 7 3478 #define V_ENABLESNDUNAINRXDATA(x) ((x) << S_ENABLESNDUNAINRXDATA) 3479 #define F_ENABLESNDUNAINRXDATA V_ENABLESNDUNAINRXDATA(1U) 3480 3481 #define S_ENABLERXPORTFROMADDR 6 3482 #define V_ENABLERXPORTFROMADDR(x) ((x) << S_ENABLERXPORTFROMADDR) 3483 #define F_ENABLERXPORTFROMADDR V_ENABLERXPORTFROMADDR(1U) 3484 3485 #define S_ENABLETXPORTFROMDA 5 3486 #define V_ENABLETXPORTFROMDA(x) ((x) << S_ENABLETXPORTFROMDA) 3487 #define F_ENABLETXPORTFROMDA V_ENABLETXPORTFROMDA(1U) 3488 3489 #define S_CHDRAFULL 4 3490 #define V_CHDRAFULL(x) ((x) << S_CHDRAFULL) 3491 #define F_CHDRAFULL V_CHDRAFULL(1U) 3492 3493 #define S_ENABLENONOFDSCBBIT 3 3494 #define V_ENABLENONOFDSCBBIT(x) ((x) << S_ENABLENONOFDSCBBIT) 3495 #define F_ENABLENONOFDSCBBIT V_ENABLENONOFDSCBBIT(1U) 3496 3497 #define S_ENABLENONOFDTIDRSS 2 3498 #define V_ENABLENONOFDTIDRSS(x) ((x) << S_ENABLENONOFDTIDRSS) 3499 #define F_ENABLENONOFDTIDRSS V_ENABLENONOFDTIDRSS(1U) 3500 3501 #define S_ENABLENONOFDTCBRSS 1 3502 #define V_ENABLENONOFDTCBRSS(x) ((x) << S_ENABLENONOFDTCBRSS) 3503 #define F_ENABLENONOFDTCBRSS V_ENABLENONOFDTCBRSS(1U) 3504 3505 #define S_ENABLEOLDRXFORWARD 0 3506 #define V_ENABLEOLDRXFORWARD(x) ((x) << S_ENABLEOLDRXFORWARD) 3507 #define F_ENABLEOLDRXFORWARD V_ENABLEOLDRXFORWARD(1U) 3508 3509 #define A_TP_TCP_BACKOFF_REG0 0x350 3510 3511 #define S_TIMERBACKOFFINDEX3 24 3512 #define M_TIMERBACKOFFINDEX3 0xff 3513 #define V_TIMERBACKOFFINDEX3(x) ((x) << S_TIMERBACKOFFINDEX3) 3514 #define G_TIMERBACKOFFINDEX3(x) (((x) >> S_TIMERBACKOFFINDEX3) & M_TIMERBACKOFFINDEX3) 3515 3516 #define S_TIMERBACKOFFINDEX2 16 3517 #define M_TIMERBACKOFFINDEX2 0xff 3518 #define V_TIMERBACKOFFINDEX2(x) ((x) << S_TIMERBACKOFFINDEX2) 3519 #define G_TIMERBACKOFFINDEX2(x) (((x) >> S_TIMERBACKOFFINDEX2) & M_TIMERBACKOFFINDEX2) 3520 3521 #define S_TIMERBACKOFFINDEX1 8 3522 #define M_TIMERBACKOFFINDEX1 0xff 3523 #define V_TIMERBACKOFFINDEX1(x) ((x) << S_TIMERBACKOFFINDEX1) 3524 #define G_TIMERBACKOFFINDEX1(x) (((x) >> S_TIMERBACKOFFINDEX1) & M_TIMERBACKOFFINDEX1) 3525 3526 #define S_TIMERBACKOFFINDEX0 0 3527 #define M_TIMERBACKOFFINDEX0 0xff 3528 #define V_TIMERBACKOFFINDEX0(x) ((x) << S_TIMERBACKOFFINDEX0) 3529 #define G_TIMERBACKOFFINDEX0(x) (((x) >> S_TIMERBACKOFFINDEX0) & M_TIMERBACKOFFINDEX0) 3530 3531 #define A_TP_TCP_BACKOFF_REG1 0x354 3532 3533 #define S_TIMERBACKOFFINDEX7 24 3534 #define M_TIMERBACKOFFINDEX7 0xff 3535 #define V_TIMERBACKOFFINDEX7(x) ((x) << S_TIMERBACKOFFINDEX7) 3536 #define G_TIMERBACKOFFINDEX7(x) (((x) >> S_TIMERBACKOFFINDEX7) & M_TIMERBACKOFFINDEX7) 3537 3538 #define S_TIMERBACKOFFINDEX6 16 3539 #define M_TIMERBACKOFFINDEX6 0xff 3540 #define V_TIMERBACKOFFINDEX6(x) ((x) << S_TIMERBACKOFFINDEX6) 3541 #define G_TIMERBACKOFFINDEX6(x) (((x) >> S_TIMERBACKOFFINDEX6) & M_TIMERBACKOFFINDEX6) 3542 3543 #define S_TIMERBACKOFFINDEX5 8 3544 #define M_TIMERBACKOFFINDEX5 0xff 3545 #define V_TIMERBACKOFFINDEX5(x) ((x) << S_TIMERBACKOFFINDEX5) 3546 #define G_TIMERBACKOFFINDEX5(x) (((x) >> S_TIMERBACKOFFINDEX5) & M_TIMERBACKOFFINDEX5) 3547 3548 #define S_TIMERBACKOFFINDEX4 0 3549 #define M_TIMERBACKOFFINDEX4 0xff 3550 #define V_TIMERBACKOFFINDEX4(x) ((x) << S_TIMERBACKOFFINDEX4) 3551 #define G_TIMERBACKOFFINDEX4(x) (((x) >> S_TIMERBACKOFFINDEX4) & M_TIMERBACKOFFINDEX4) 3552 3553 #define A_TP_TCP_BACKOFF_REG2 0x358 3554 3555 #define S_TIMERBACKOFFINDEX11 24 3556 #define M_TIMERBACKOFFINDEX11 0xff 3557 #define V_TIMERBACKOFFINDEX11(x) ((x) << S_TIMERBACKOFFINDEX11) 3558 #define G_TIMERBACKOFFINDEX11(x) (((x) >> S_TIMERBACKOFFINDEX11) & M_TIMERBACKOFFINDEX11) 3559 3560 #define S_TIMERBACKOFFINDEX10 16 3561 #define M_TIMERBACKOFFINDEX10 0xff 3562 #define V_TIMERBACKOFFINDEX10(x) ((x) << S_TIMERBACKOFFINDEX10) 3563 #define G_TIMERBACKOFFINDEX10(x) (((x) >> S_TIMERBACKOFFINDEX10) & M_TIMERBACKOFFINDEX10) 3564 3565 #define S_TIMERBACKOFFINDEX9 8 3566 #define M_TIMERBACKOFFINDEX9 0xff 3567 #define V_TIMERBACKOFFINDEX9(x) ((x) << S_TIMERBACKOFFINDEX9) 3568 #define G_TIMERBACKOFFINDEX9(x) (((x) >> S_TIMERBACKOFFINDEX9) & M_TIMERBACKOFFINDEX9) 3569 3570 #define S_TIMERBACKOFFINDEX8 0 3571 #define M_TIMERBACKOFFINDEX8 0xff 3572 #define V_TIMERBACKOFFINDEX8(x) ((x) << S_TIMERBACKOFFINDEX8) 3573 #define G_TIMERBACKOFFINDEX8(x) (((x) >> S_TIMERBACKOFFINDEX8) & M_TIMERBACKOFFINDEX8) 3574 3575 #define A_TP_TCP_BACKOFF_REG3 0x35c 3576 3577 #define S_TIMERBACKOFFINDEX15 24 3578 #define M_TIMERBACKOFFINDEX15 0xff 3579 #define V_TIMERBACKOFFINDEX15(x) ((x) << S_TIMERBACKOFFINDEX15) 3580 #define G_TIMERBACKOFFINDEX15(x) (((x) >> S_TIMERBACKOFFINDEX15) & M_TIMERBACKOFFINDEX15) 3581 3582 #define S_TIMERBACKOFFINDEX14 16 3583 #define M_TIMERBACKOFFINDEX14 0xff 3584 #define V_TIMERBACKOFFINDEX14(x) ((x) << S_TIMERBACKOFFINDEX14) 3585 #define G_TIMERBACKOFFINDEX14(x) (((x) >> S_TIMERBACKOFFINDEX14) & M_TIMERBACKOFFINDEX14) 3586 3587 #define S_TIMERBACKOFFINDEX13 8 3588 #define M_TIMERBACKOFFINDEX13 0xff 3589 #define V_TIMERBACKOFFINDEX13(x) ((x) << S_TIMERBACKOFFINDEX13) 3590 #define G_TIMERBACKOFFINDEX13(x) (((x) >> S_TIMERBACKOFFINDEX13) & M_TIMERBACKOFFINDEX13) 3591 3592 #define S_TIMERBACKOFFINDEX12 0 3593 #define M_TIMERBACKOFFINDEX12 0xff 3594 #define V_TIMERBACKOFFINDEX12(x) ((x) << S_TIMERBACKOFFINDEX12) 3595 #define G_TIMERBACKOFFINDEX12(x) (((x) >> S_TIMERBACKOFFINDEX12) & M_TIMERBACKOFFINDEX12) 3596 3597 #define A_TP_PARA_REG0 0x360 3598 3599 #define S_INITCWND 24 3600 #define M_INITCWND 0x7 3601 #define V_INITCWND(x) ((x) << S_INITCWND) 3602 #define G_INITCWND(x) (((x) >> S_INITCWND) & M_INITCWND) 3603 3604 #define S_DUPACKTHRESH 20 3605 #define M_DUPACKTHRESH 0xf 3606 #define V_DUPACKTHRESH(x) ((x) << S_DUPACKTHRESH) 3607 #define G_DUPACKTHRESH(x) (((x) >> S_DUPACKTHRESH) & M_DUPACKTHRESH) 3608 3609 #define A_TP_PARA_REG1 0x364 3610 3611 #define S_INITRWND 16 3612 #define M_INITRWND 0xffff 3613 #define V_INITRWND(x) ((x) << S_INITRWND) 3614 #define G_INITRWND(x) (((x) >> S_INITRWND) & M_INITRWND) 3615 3616 #define S_INITIALSSTHRESH 0 3617 #define M_INITIALSSTHRESH 0xffff 3618 #define V_INITIALSSTHRESH(x) ((x) << S_INITIALSSTHRESH) 3619 #define G_INITIALSSTHRESH(x) (((x) >> S_INITIALSSTHRESH) & M_INITIALSSTHRESH) 3620 3621 #define A_TP_PARA_REG2 0x368 3622 3623 #define S_MAXRXDATA 16 3624 #define M_MAXRXDATA 0xffff 3625 #define V_MAXRXDATA(x) ((x) << S_MAXRXDATA) 3626 #define G_MAXRXDATA(x) (((x) >> S_MAXRXDATA) & M_MAXRXDATA) 3627 3628 #define S_RXCOALESCESIZE 0 3629 #define M_RXCOALESCESIZE 0xffff 3630 #define V_RXCOALESCESIZE(x) ((x) << S_RXCOALESCESIZE) 3631 #define G_RXCOALESCESIZE(x) (((x) >> S_RXCOALESCESIZE) & M_RXCOALESCESIZE) 3632 3633 #define A_TP_PARA_REG3 0x36c 3634 3635 #define S_TUNNELCNGDROP1 21 3636 #define V_TUNNELCNGDROP1(x) ((x) << S_TUNNELCNGDROP1) 3637 #define F_TUNNELCNGDROP1 V_TUNNELCNGDROP1(1U) 3638 3639 #define S_TUNNELCNGDROP0 20 3640 #define V_TUNNELCNGDROP0(x) ((x) << S_TUNNELCNGDROP0) 3641 #define F_TUNNELCNGDROP0 V_TUNNELCNGDROP0(1U) 3642 3643 #define S_TXDATAACKIDX 16 3644 #define M_TXDATAACKIDX 0xf 3645 #define V_TXDATAACKIDX(x) ((x) << S_TXDATAACKIDX) 3646 #define G_TXDATAACKIDX(x) (((x) >> S_TXDATAACKIDX) & M_TXDATAACKIDX) 3647 3648 #define S_RXFRAGENABLE 12 3649 #define M_RXFRAGENABLE 0x7 3650 #define V_RXFRAGENABLE(x) ((x) << S_RXFRAGENABLE) 3651 #define G_RXFRAGENABLE(x) (((x) >> S_RXFRAGENABLE) & M_RXFRAGENABLE) 3652 3653 #define S_TXPACEFIXEDSTRICT 11 3654 #define V_TXPACEFIXEDSTRICT(x) ((x) << S_TXPACEFIXEDSTRICT) 3655 #define F_TXPACEFIXEDSTRICT V_TXPACEFIXEDSTRICT(1U) 3656 3657 #define S_TXPACEAUTOSTRICT 10 3658 #define V_TXPACEAUTOSTRICT(x) ((x) << S_TXPACEAUTOSTRICT) 3659 #define F_TXPACEAUTOSTRICT V_TXPACEAUTOSTRICT(1U) 3660 3661 #define S_TXPACEFIXED 9 3662 #define V_TXPACEFIXED(x) ((x) << S_TXPACEFIXED) 3663 #define F_TXPACEFIXED V_TXPACEFIXED(1U) 3664 3665 #define S_TXPACEAUTO 8 3666 #define V_TXPACEAUTO(x) ((x) << S_TXPACEAUTO) 3667 #define F_TXPACEAUTO V_TXPACEAUTO(1U) 3668 3669 #define S_RXURGMODE 5 3670 #define V_RXURGMODE(x) ((x) << S_RXURGMODE) 3671 #define F_RXURGMODE V_RXURGMODE(1U) 3672 3673 #define S_TXURGMODE 4 3674 #define V_TXURGMODE(x) ((x) << S_TXURGMODE) 3675 #define F_TXURGMODE V_TXURGMODE(1U) 3676 3677 #define S_CNGCTRLMODE 2 3678 #define M_CNGCTRLMODE 0x3 3679 #define V_CNGCTRLMODE(x) ((x) << S_CNGCTRLMODE) 3680 #define G_CNGCTRLMODE(x) (((x) >> S_CNGCTRLMODE) & M_CNGCTRLMODE) 3681 3682 #define S_RXCOALESCEENABLE 1 3683 #define V_RXCOALESCEENABLE(x) ((x) << S_RXCOALESCEENABLE) 3684 #define F_RXCOALESCEENABLE V_RXCOALESCEENABLE(1U) 3685 3686 #define S_RXCOALESCEPSHEN 0 3687 #define V_RXCOALESCEPSHEN(x) ((x) << S_RXCOALESCEPSHEN) 3688 #define F_RXCOALESCEPSHEN V_RXCOALESCEPSHEN(1U) 3689 3690 #define S_RXURGTUNNEL 6 3691 #define V_RXURGTUNNEL(x) ((x) << S_RXURGTUNNEL) 3692 #define F_RXURGTUNNEL V_RXURGTUNNEL(1U) 3693 3694 #define A_TP_PARA_REG4 0x370 3695 3696 #define S_HIGHSPEEDCFG 24 3697 #define M_HIGHSPEEDCFG 0xff 3698 #define V_HIGHSPEEDCFG(x) ((x) << S_HIGHSPEEDCFG) 3699 #define G_HIGHSPEEDCFG(x) (((x) >> S_HIGHSPEEDCFG) & M_HIGHSPEEDCFG) 3700 3701 #define S_NEWRENOCFG 16 3702 #define M_NEWRENOCFG 0xff 3703 #define V_NEWRENOCFG(x) ((x) << S_NEWRENOCFG) 3704 #define G_NEWRENOCFG(x) (((x) >> S_NEWRENOCFG) & M_NEWRENOCFG) 3705 3706 #define S_TAHOECFG 8 3707 #define M_TAHOECFG 0xff 3708 #define V_TAHOECFG(x) ((x) << S_TAHOECFG) 3709 #define G_TAHOECFG(x) (((x) >> S_TAHOECFG) & M_TAHOECFG) 3710 3711 #define S_RENOCFG 0 3712 #define M_RENOCFG 0xff 3713 #define V_RENOCFG(x) ((x) << S_RENOCFG) 3714 #define G_RENOCFG(x) (((x) >> S_RENOCFG) & M_RENOCFG) 3715 3716 #define A_TP_PARA_REG5 0x374 3717 3718 #define S_INDICATESIZE 16 3719 #define M_INDICATESIZE 0xffff 3720 #define V_INDICATESIZE(x) ((x) << S_INDICATESIZE) 3721 #define G_INDICATESIZE(x) (((x) >> S_INDICATESIZE) & M_INDICATESIZE) 3722 3723 #define S_SCHDENABLE 8 3724 #define V_SCHDENABLE(x) ((x) << S_SCHDENABLE) 3725 #define F_SCHDENABLE V_SCHDENABLE(1U) 3726 3727 #define S_ONFLYDDPENABLE 2 3728 #define V_ONFLYDDPENABLE(x) ((x) << S_ONFLYDDPENABLE) 3729 #define F_ONFLYDDPENABLE V_ONFLYDDPENABLE(1U) 3730 3731 #define S_DACKTIMERSPIN 1 3732 #define V_DACKTIMERSPIN(x) ((x) << S_DACKTIMERSPIN) 3733 #define F_DACKTIMERSPIN V_DACKTIMERSPIN(1U) 3734 3735 #define S_PUSHTIMERENABLE 0 3736 #define V_PUSHTIMERENABLE(x) ((x) << S_PUSHTIMERENABLE) 3737 #define F_PUSHTIMERENABLE V_PUSHTIMERENABLE(1U) 3738 3739 #define A_TP_PARA_REG6 0x378 3740 3741 #define S_TXPDUSIZEADJ 16 3742 #define M_TXPDUSIZEADJ 0xff 3743 #define V_TXPDUSIZEADJ(x) ((x) << S_TXPDUSIZEADJ) 3744 #define G_TXPDUSIZEADJ(x) (((x) >> S_TXPDUSIZEADJ) & M_TXPDUSIZEADJ) 3745 3746 #define S_ENABLEEPDU 14 3747 #define V_ENABLEEPDU(x) ((x) << S_ENABLEEPDU) 3748 #define F_ENABLEEPDU V_ENABLEEPDU(1U) 3749 3750 #define S_T3A_ENABLEESND 13 3751 #define V_T3A_ENABLEESND(x) ((x) << S_T3A_ENABLEESND) 3752 #define F_T3A_ENABLEESND V_T3A_ENABLEESND(1U) 3753 3754 #define S_T3A_ENABLECSND 12 3755 #define V_T3A_ENABLECSND(x) ((x) << S_T3A_ENABLECSND) 3756 #define F_T3A_ENABLECSND V_T3A_ENABLECSND(1U) 3757 3758 #define S_T3A_ENABLEDEFERACK 9 3759 #define V_T3A_ENABLEDEFERACK(x) ((x) << S_T3A_ENABLEDEFERACK) 3760 #define F_T3A_ENABLEDEFERACK V_T3A_ENABLEDEFERACK(1U) 3761 3762 #define S_ENABLEPDUC 8 3763 #define V_ENABLEPDUC(x) ((x) << S_ENABLEPDUC) 3764 #define F_ENABLEPDUC V_ENABLEPDUC(1U) 3765 3766 #define S_ENABLEPDUI 7 3767 #define V_ENABLEPDUI(x) ((x) << S_ENABLEPDUI) 3768 #define F_ENABLEPDUI V_ENABLEPDUI(1U) 3769 3770 #define S_T3A_ENABLEPDUE 6 3771 #define V_T3A_ENABLEPDUE(x) ((x) << S_T3A_ENABLEPDUE) 3772 #define F_T3A_ENABLEPDUE V_T3A_ENABLEPDUE(1U) 3773 3774 #define S_ENABLEDEFER 5 3775 #define V_ENABLEDEFER(x) ((x) << S_ENABLEDEFER) 3776 #define F_ENABLEDEFER V_ENABLEDEFER(1U) 3777 3778 #define S_ENABLECLEARRXMTOOS 4 3779 #define V_ENABLECLEARRXMTOOS(x) ((x) << S_ENABLECLEARRXMTOOS) 3780 #define F_ENABLECLEARRXMTOOS V_ENABLECLEARRXMTOOS(1U) 3781 3782 #define S_DISABLEPDUCNG 3 3783 #define V_DISABLEPDUCNG(x) ((x) << S_DISABLEPDUCNG) 3784 #define F_DISABLEPDUCNG V_DISABLEPDUCNG(1U) 3785 3786 #define S_DISABLEPDUTIMEOUT 2 3787 #define V_DISABLEPDUTIMEOUT(x) ((x) << S_DISABLEPDUTIMEOUT) 3788 #define F_DISABLEPDUTIMEOUT V_DISABLEPDUTIMEOUT(1U) 3789 3790 #define S_DISABLEPDURXMT 1 3791 #define V_DISABLEPDURXMT(x) ((x) << S_DISABLEPDURXMT) 3792 #define F_DISABLEPDURXMT V_DISABLEPDURXMT(1U) 3793 3794 #define S_DISABLEPDUXMT 0 3795 #define V_DISABLEPDUXMT(x) ((x) << S_DISABLEPDUXMT) 3796 #define F_DISABLEPDUXMT V_DISABLEPDUXMT(1U) 3797 3798 #define S_ENABLEDEFERACK 12 3799 #define V_ENABLEDEFERACK(x) ((x) << S_ENABLEDEFERACK) 3800 #define F_ENABLEDEFERACK V_ENABLEDEFERACK(1U) 3801 3802 #define S_ENABLEESND 11 3803 #define V_ENABLEESND(x) ((x) << S_ENABLEESND) 3804 #define F_ENABLEESND V_ENABLEESND(1U) 3805 3806 #define S_ENABLECSND 10 3807 #define V_ENABLECSND(x) ((x) << S_ENABLECSND) 3808 #define F_ENABLECSND V_ENABLECSND(1U) 3809 3810 #define S_ENABLEPDUE 9 3811 #define V_ENABLEPDUE(x) ((x) << S_ENABLEPDUE) 3812 #define F_ENABLEPDUE V_ENABLEPDUE(1U) 3813 3814 #define S_ENABLEBUFI 7 3815 #define V_ENABLEBUFI(x) ((x) << S_ENABLEBUFI) 3816 #define F_ENABLEBUFI V_ENABLEBUFI(1U) 3817 3818 #define S_ENABLEBUFE 6 3819 #define V_ENABLEBUFE(x) ((x) << S_ENABLEBUFE) 3820 #define F_ENABLEBUFE V_ENABLEBUFE(1U) 3821 3822 #define A_TP_PARA_REG7 0x37c 3823 3824 #define S_PMMAXXFERLEN1 16 3825 #define M_PMMAXXFERLEN1 0xffff 3826 #define V_PMMAXXFERLEN1(x) ((x) << S_PMMAXXFERLEN1) 3827 #define G_PMMAXXFERLEN1(x) (((x) >> S_PMMAXXFERLEN1) & M_PMMAXXFERLEN1) 3828 3829 #define S_PMMAXXFERLEN0 0 3830 #define M_PMMAXXFERLEN0 0xffff 3831 #define V_PMMAXXFERLEN0(x) ((x) << S_PMMAXXFERLEN0) 3832 #define G_PMMAXXFERLEN0(x) (((x) >> S_PMMAXXFERLEN0) & M_PMMAXXFERLEN0) 3833 3834 #define A_TP_TIMER_RESOLUTION 0x390 3835 3836 #define S_TIMERRESOLUTION 16 3837 #define M_TIMERRESOLUTION 0xff 3838 #define V_TIMERRESOLUTION(x) ((x) << S_TIMERRESOLUTION) 3839 #define G_TIMERRESOLUTION(x) (((x) >> S_TIMERRESOLUTION) & M_TIMERRESOLUTION) 3840 3841 #define S_TIMESTAMPRESOLUTION 8 3842 #define M_TIMESTAMPRESOLUTION 0xff 3843 #define V_TIMESTAMPRESOLUTION(x) ((x) << S_TIMESTAMPRESOLUTION) 3844 #define G_TIMESTAMPRESOLUTION(x) (((x) >> S_TIMESTAMPRESOLUTION) & M_TIMESTAMPRESOLUTION) 3845 3846 #define S_DELAYEDACKRESOLUTION 0 3847 #define M_DELAYEDACKRESOLUTION 0xff 3848 #define V_DELAYEDACKRESOLUTION(x) ((x) << S_DELAYEDACKRESOLUTION) 3849 #define G_DELAYEDACKRESOLUTION(x) (((x) >> S_DELAYEDACKRESOLUTION) & M_DELAYEDACKRESOLUTION) 3850 3851 #define A_TP_MSL 0x394 3852 3853 #define S_MSL 0 3854 #define M_MSL 0x3fffffff 3855 #define V_MSL(x) ((x) << S_MSL) 3856 #define G_MSL(x) (((x) >> S_MSL) & M_MSL) 3857 3858 #define A_TP_RXT_MIN 0x398 3859 3860 #define S_RXTMIN 0 3861 #define M_RXTMIN 0x3fffffff 3862 #define V_RXTMIN(x) ((x) << S_RXTMIN) 3863 #define G_RXTMIN(x) (((x) >> S_RXTMIN) & M_RXTMIN) 3864 3865 #define A_TP_RXT_MAX 0x39c 3866 3867 #define S_RXTMAX 0 3868 #define M_RXTMAX 0x3fffffff 3869 #define V_RXTMAX(x) ((x) << S_RXTMAX) 3870 #define G_RXTMAX(x) (((x) >> S_RXTMAX) & M_RXTMAX) 3871 3872 #define A_TP_PERS_MIN 0x3a0 3873 3874 #define S_PERSMIN 0 3875 #define M_PERSMIN 0x3fffffff 3876 #define V_PERSMIN(x) ((x) << S_PERSMIN) 3877 #define G_PERSMIN(x) (((x) >> S_PERSMIN) & M_PERSMIN) 3878 3879 #define A_TP_PERS_MAX 0x3a4 3880 3881 #define S_PERSMAX 0 3882 #define M_PERSMAX 0x3fffffff 3883 #define V_PERSMAX(x) ((x) << S_PERSMAX) 3884 #define G_PERSMAX(x) (((x) >> S_PERSMAX) & M_PERSMAX) 3885 3886 #define A_TP_KEEP_IDLE 0x3a8 3887 3888 #define S_KEEPALIVEIDLE 0 3889 #define M_KEEPALIVEIDLE 0x3fffffff 3890 #define V_KEEPALIVEIDLE(x) ((x) << S_KEEPALIVEIDLE) 3891 #define G_KEEPALIVEIDLE(x) (((x) >> S_KEEPALIVEIDLE) & M_KEEPALIVEIDLE) 3892 3893 #define A_TP_KEEP_INTVL 0x3ac 3894 3895 #define S_KEEPALIVEINTVL 0 3896 #define M_KEEPALIVEINTVL 0x3fffffff 3897 #define V_KEEPALIVEINTVL(x) ((x) << S_KEEPALIVEINTVL) 3898 #define G_KEEPALIVEINTVL(x) (((x) >> S_KEEPALIVEINTVL) & M_KEEPALIVEINTVL) 3899 3900 #define A_TP_INIT_SRTT 0x3b0 3901 3902 #define S_INITSRTT 0 3903 #define M_INITSRTT 0xffff 3904 #define V_INITSRTT(x) ((x) << S_INITSRTT) 3905 #define G_INITSRTT(x) (((x) >> S_INITSRTT) & M_INITSRTT) 3906 3907 #define A_TP_DACK_TIMER 0x3b4 3908 3909 #define S_DACKTIME 0 3910 #define M_DACKTIME 0xfff 3911 #define V_DACKTIME(x) ((x) << S_DACKTIME) 3912 #define G_DACKTIME(x) (((x) >> S_DACKTIME) & M_DACKTIME) 3913 3914 #define A_TP_FINWAIT2_TIMER 0x3b8 3915 3916 #define S_FINWAIT2TIME 0 3917 #define M_FINWAIT2TIME 0x3fffffff 3918 #define V_FINWAIT2TIME(x) ((x) << S_FINWAIT2TIME) 3919 #define G_FINWAIT2TIME(x) (((x) >> S_FINWAIT2TIME) & M_FINWAIT2TIME) 3920 3921 #define A_TP_FAST_FINWAIT2_TIMER 0x3bc 3922 3923 #define S_FASTFINWAIT2TIME 0 3924 #define M_FASTFINWAIT2TIME 0x3fffffff 3925 #define V_FASTFINWAIT2TIME(x) ((x) << S_FASTFINWAIT2TIME) 3926 #define G_FASTFINWAIT2TIME(x) (((x) >> S_FASTFINWAIT2TIME) & M_FASTFINWAIT2TIME) 3927 3928 #define A_TP_SHIFT_CNT 0x3c0 3929 3930 #define S_SYNSHIFTMAX 24 3931 #define M_SYNSHIFTMAX 0xff 3932 #define V_SYNSHIFTMAX(x) ((x) << S_SYNSHIFTMAX) 3933 #define G_SYNSHIFTMAX(x) (((x) >> S_SYNSHIFTMAX) & M_SYNSHIFTMAX) 3934 3935 #define S_RXTSHIFTMAXR1 20 3936 #define M_RXTSHIFTMAXR1 0xf 3937 #define V_RXTSHIFTMAXR1(x) ((x) << S_RXTSHIFTMAXR1) 3938 #define G_RXTSHIFTMAXR1(x) (((x) >> S_RXTSHIFTMAXR1) & M_RXTSHIFTMAXR1) 3939 3940 #define S_RXTSHIFTMAXR2 16 3941 #define M_RXTSHIFTMAXR2 0xf 3942 #define V_RXTSHIFTMAXR2(x) ((x) << S_RXTSHIFTMAXR2) 3943 #define G_RXTSHIFTMAXR2(x) (((x) >> S_RXTSHIFTMAXR2) & M_RXTSHIFTMAXR2) 3944 3945 #define S_PERSHIFTBACKOFFMAX 12 3946 #define M_PERSHIFTBACKOFFMAX 0xf 3947 #define V_PERSHIFTBACKOFFMAX(x) ((x) << S_PERSHIFTBACKOFFMAX) 3948 #define G_PERSHIFTBACKOFFMAX(x) (((x) >> S_PERSHIFTBACKOFFMAX) & M_PERSHIFTBACKOFFMAX) 3949 3950 #define S_PERSHIFTMAX 8 3951 #define M_PERSHIFTMAX 0xf 3952 #define V_PERSHIFTMAX(x) ((x) << S_PERSHIFTMAX) 3953 #define G_PERSHIFTMAX(x) (((x) >> S_PERSHIFTMAX) & M_PERSHIFTMAX) 3954 3955 #define S_KEEPALIVEMAX 0 3956 #define M_KEEPALIVEMAX 0xff 3957 #define V_KEEPALIVEMAX(x) ((x) << S_KEEPALIVEMAX) 3958 #define G_KEEPALIVEMAX(x) (((x) >> S_KEEPALIVEMAX) & M_KEEPALIVEMAX) 3959 3960 #define A_TP_TIME_HI 0x3c8 3961 #define A_TP_TIME_LO 0x3cc 3962 #define A_TP_MTU_PORT_TABLE 0x3d0 3963 3964 #define S_PORT1MTUVALUE 16 3965 #define M_PORT1MTUVALUE 0xffff 3966 #define V_PORT1MTUVALUE(x) ((x) << S_PORT1MTUVALUE) 3967 #define G_PORT1MTUVALUE(x) (((x) >> S_PORT1MTUVALUE) & M_PORT1MTUVALUE) 3968 3969 #define S_PORT0MTUVALUE 0 3970 #define M_PORT0MTUVALUE 0xffff 3971 #define V_PORT0MTUVALUE(x) ((x) << S_PORT0MTUVALUE) 3972 #define G_PORT0MTUVALUE(x) (((x) >> S_PORT0MTUVALUE) & M_PORT0MTUVALUE) 3973 3974 #define A_TP_ULP_TABLE 0x3d4 3975 3976 #define S_ULPTYPE7FIELD 28 3977 #define M_ULPTYPE7FIELD 0xf 3978 #define V_ULPTYPE7FIELD(x) ((x) << S_ULPTYPE7FIELD) 3979 #define G_ULPTYPE7FIELD(x) (((x) >> S_ULPTYPE7FIELD) & M_ULPTYPE7FIELD) 3980 3981 #define S_ULPTYPE6FIELD 24 3982 #define M_ULPTYPE6FIELD 0xf 3983 #define V_ULPTYPE6FIELD(x) ((x) << S_ULPTYPE6FIELD) 3984 #define G_ULPTYPE6FIELD(x) (((x) >> S_ULPTYPE6FIELD) & M_ULPTYPE6FIELD) 3985 3986 #define S_ULPTYPE5FIELD 20 3987 #define M_ULPTYPE5FIELD 0xf 3988 #define V_ULPTYPE5FIELD(x) ((x) << S_ULPTYPE5FIELD) 3989 #define G_ULPTYPE5FIELD(x) (((x) >> S_ULPTYPE5FIELD) & M_ULPTYPE5FIELD) 3990 3991 #define S_ULPTYPE4FIELD 16 3992 #define M_ULPTYPE4FIELD 0xf 3993 #define V_ULPTYPE4FIELD(x) ((x) << S_ULPTYPE4FIELD) 3994 #define G_ULPTYPE4FIELD(x) (((x) >> S_ULPTYPE4FIELD) & M_ULPTYPE4FIELD) 3995 3996 #define S_ULPTYPE3FIELD 12 3997 #define M_ULPTYPE3FIELD 0xf 3998 #define V_ULPTYPE3FIELD(x) ((x) << S_ULPTYPE3FIELD) 3999 #define G_ULPTYPE3FIELD(x) (((x) >> S_ULPTYPE3FIELD) & M_ULPTYPE3FIELD) 4000 4001 #define S_ULPTYPE2FIELD 8 4002 #define M_ULPTYPE2FIELD 0xf 4003 #define V_ULPTYPE2FIELD(x) ((x) << S_ULPTYPE2FIELD) 4004 #define G_ULPTYPE2FIELD(x) (((x) >> S_ULPTYPE2FIELD) & M_ULPTYPE2FIELD) 4005 4006 #define S_ULPTYPE1FIELD 4 4007 #define M_ULPTYPE1FIELD 0xf 4008 #define V_ULPTYPE1FIELD(x) ((x) << S_ULPTYPE1FIELD) 4009 #define G_ULPTYPE1FIELD(x) (((x) >> S_ULPTYPE1FIELD) & M_ULPTYPE1FIELD) 4010 4011 #define S_ULPTYPE0FIELD 0 4012 #define M_ULPTYPE0FIELD 0xf 4013 #define V_ULPTYPE0FIELD(x) ((x) << S_ULPTYPE0FIELD) 4014 #define G_ULPTYPE0FIELD(x) (((x) >> S_ULPTYPE0FIELD) & M_ULPTYPE0FIELD) 4015 4016 #define A_TP_PACE_TABLE 0x3d8 4017 #define A_TP_CCTRL_TABLE 0x3dc 4018 #define A_TP_TOS_TABLE 0x3e0 4019 #define A_TP_MTU_TABLE 0x3e4 4020 #define A_TP_RSS_MAP_TABLE 0x3e8 4021 #define A_TP_RSS_LKP_TABLE 0x3ec 4022 #define A_TP_RSS_CONFIG 0x3f0 4023 4024 #define S_TNL4TUPEN 29 4025 #define V_TNL4TUPEN(x) ((x) << S_TNL4TUPEN) 4026 #define F_TNL4TUPEN V_TNL4TUPEN(1U) 4027 4028 #define S_TNL2TUPEN 28 4029 #define V_TNL2TUPEN(x) ((x) << S_TNL2TUPEN) 4030 #define F_TNL2TUPEN V_TNL2TUPEN(1U) 4031 4032 #define S_TNLPRTEN 26 4033 #define V_TNLPRTEN(x) ((x) << S_TNLPRTEN) 4034 #define F_TNLPRTEN V_TNLPRTEN(1U) 4035 4036 #define S_TNLMAPEN 25 4037 #define V_TNLMAPEN(x) ((x) << S_TNLMAPEN) 4038 #define F_TNLMAPEN V_TNLMAPEN(1U) 4039 4040 #define S_TNLLKPEN 24 4041 #define V_TNLLKPEN(x) ((x) << S_TNLLKPEN) 4042 #define F_TNLLKPEN V_TNLLKPEN(1U) 4043 4044 #define S_OFD4TUPEN 21 4045 #define V_OFD4TUPEN(x) ((x) << S_OFD4TUPEN) 4046 #define F_OFD4TUPEN V_OFD4TUPEN(1U) 4047 4048 #define S_OFD2TUPEN 20 4049 #define V_OFD2TUPEN(x) ((x) << S_OFD2TUPEN) 4050 #define F_OFD2TUPEN V_OFD2TUPEN(1U) 4051 4052 #define S_OFDMAPEN 17 4053 #define V_OFDMAPEN(x) ((x) << S_OFDMAPEN) 4054 #define F_OFDMAPEN V_OFDMAPEN(1U) 4055 4056 #define S_OFDLKPEN 16 4057 #define V_OFDLKPEN(x) ((x) << S_OFDLKPEN) 4058 #define F_OFDLKPEN V_OFDLKPEN(1U) 4059 4060 #define S_SYN4TUPEN 13 4061 #define V_SYN4TUPEN(x) ((x) << S_SYN4TUPEN) 4062 #define F_SYN4TUPEN V_SYN4TUPEN(1U) 4063 4064 #define S_SYN2TUPEN 12 4065 #define V_SYN2TUPEN(x) ((x) << S_SYN2TUPEN) 4066 #define F_SYN2TUPEN V_SYN2TUPEN(1U) 4067 4068 #define S_SYNMAPEN 9 4069 #define V_SYNMAPEN(x) ((x) << S_SYNMAPEN) 4070 #define F_SYNMAPEN V_SYNMAPEN(1U) 4071 4072 #define S_SYNLKPEN 8 4073 #define V_SYNLKPEN(x) ((x) << S_SYNLKPEN) 4074 #define F_SYNLKPEN V_SYNLKPEN(1U) 4075 4076 #define S_RRCPLMAPEN 7 4077 #define V_RRCPLMAPEN(x) ((x) << S_RRCPLMAPEN) 4078 #define F_RRCPLMAPEN V_RRCPLMAPEN(1U) 4079 4080 #define S_RRCPLCPUSIZE 4 4081 #define M_RRCPLCPUSIZE 0x7 4082 #define V_RRCPLCPUSIZE(x) ((x) << S_RRCPLCPUSIZE) 4083 #define G_RRCPLCPUSIZE(x) (((x) >> S_RRCPLCPUSIZE) & M_RRCPLCPUSIZE) 4084 4085 #define S_RQFEEDBACKENABLE 3 4086 #define V_RQFEEDBACKENABLE(x) ((x) << S_RQFEEDBACKENABLE) 4087 #define F_RQFEEDBACKENABLE V_RQFEEDBACKENABLE(1U) 4088 4089 #define S_HASHTOEPLITZ 2 4090 #define V_HASHTOEPLITZ(x) ((x) << S_HASHTOEPLITZ) 4091 #define F_HASHTOEPLITZ V_HASHTOEPLITZ(1U) 4092 4093 #define S_HASHSAVE 1 4094 #define V_HASHSAVE(x) ((x) << S_HASHSAVE) 4095 #define F_HASHSAVE V_HASHSAVE(1U) 4096 4097 #define S_DISABLE 0 4098 #define V_DISABLE(x) ((x) << S_DISABLE) 4099 #define F_DISABLE V_DISABLE(1U) 4100 4101 #define A_TP_RSS_CONFIG_TNL 0x3f4 4102 4103 #define S_MASKSIZE 28 4104 #define M_MASKSIZE 0x7 4105 #define V_MASKSIZE(x) ((x) << S_MASKSIZE) 4106 #define G_MASKSIZE(x) (((x) >> S_MASKSIZE) & M_MASKSIZE) 4107 4108 #define S_DEFAULTCPUBASE 22 4109 #define M_DEFAULTCPUBASE 0x3f 4110 #define V_DEFAULTCPUBASE(x) ((x) << S_DEFAULTCPUBASE) 4111 #define G_DEFAULTCPUBASE(x) (((x) >> S_DEFAULTCPUBASE) & M_DEFAULTCPUBASE) 4112 4113 #define S_DEFAULTCPU 16 4114 #define M_DEFAULTCPU 0x3f 4115 #define V_DEFAULTCPU(x) ((x) << S_DEFAULTCPU) 4116 #define G_DEFAULTCPU(x) (((x) >> S_DEFAULTCPU) & M_DEFAULTCPU) 4117 4118 #define S_DEFAULTQUEUE 0 4119 #define M_DEFAULTQUEUE 0xffff 4120 #define V_DEFAULTQUEUE(x) ((x) << S_DEFAULTQUEUE) 4121 #define G_DEFAULTQUEUE(x) (((x) >> S_DEFAULTQUEUE) & M_DEFAULTQUEUE) 4122 4123 #define A_TP_RSS_CONFIG_OFD 0x3f8 4124 #define A_TP_RSS_CONFIG_SYN 0x3fc 4125 #define A_TP_RSS_SECRET_KEY0 0x400 4126 #define A_TP_RSS_SECRET_KEY1 0x404 4127 #define A_TP_RSS_SECRET_KEY2 0x408 4128 #define A_TP_RSS_SECRET_KEY3 0x40c 4129 #define A_TP_TM_PIO_ADDR 0x418 4130 #define A_TP_TM_PIO_DATA 0x41c 4131 #define A_TP_TX_MOD_QUE_TABLE 0x420 4132 #define A_TP_TX_RESOURCE_LIMIT 0x424 4133 4134 #define S_TX_RESOURCE_LIMIT_CH1_PC 24 4135 #define M_TX_RESOURCE_LIMIT_CH1_PC 0xff 4136 #define V_TX_RESOURCE_LIMIT_CH1_PC(x) ((x) << S_TX_RESOURCE_LIMIT_CH1_PC) 4137 #define G_TX_RESOURCE_LIMIT_CH1_PC(x) (((x) >> S_TX_RESOURCE_LIMIT_CH1_PC) & M_TX_RESOURCE_LIMIT_CH1_PC) 4138 4139 #define S_TX_RESOURCE_LIMIT_CH1_NON_PC 16 4140 #define M_TX_RESOURCE_LIMIT_CH1_NON_PC 0xff 4141 #define V_TX_RESOURCE_LIMIT_CH1_NON_PC(x) ((x) << S_TX_RESOURCE_LIMIT_CH1_NON_PC) 4142 #define G_TX_RESOURCE_LIMIT_CH1_NON_PC(x) (((x) >> S_TX_RESOURCE_LIMIT_CH1_NON_PC) & M_TX_RESOURCE_LIMIT_CH1_NON_PC) 4143 4144 #define S_TX_RESOURCE_LIMIT_CH0_PC 8 4145 #define M_TX_RESOURCE_LIMIT_CH0_PC 0xff 4146 #define V_TX_RESOURCE_LIMIT_CH0_PC(x) ((x) << S_TX_RESOURCE_LIMIT_CH0_PC) 4147 #define G_TX_RESOURCE_LIMIT_CH0_PC(x) (((x) >> S_TX_RESOURCE_LIMIT_CH0_PC) & M_TX_RESOURCE_LIMIT_CH0_PC) 4148 4149 #define S_TX_RESOURCE_LIMIT_CH0_NON_PC 0 4150 #define M_TX_RESOURCE_LIMIT_CH0_NON_PC 0xff 4151 #define V_TX_RESOURCE_LIMIT_CH0_NON_PC(x) ((x) << S_TX_RESOURCE_LIMIT_CH0_NON_PC) 4152 #define G_TX_RESOURCE_LIMIT_CH0_NON_PC(x) (((x) >> S_TX_RESOURCE_LIMIT_CH0_NON_PC) & M_TX_RESOURCE_LIMIT_CH0_NON_PC) 4153 4154 #define A_TP_TX_MOD_QUEUE_REQ_MAP 0x428 4155 4156 #define S_RX_MOD_WEIGHT 24 4157 #define M_RX_MOD_WEIGHT 0xff 4158 #define V_RX_MOD_WEIGHT(x) ((x) << S_RX_MOD_WEIGHT) 4159 #define G_RX_MOD_WEIGHT(x) (((x) >> S_RX_MOD_WEIGHT) & M_RX_MOD_WEIGHT) 4160 4161 #define S_TX_MOD_WEIGHT 16 4162 #define M_TX_MOD_WEIGHT 0xff 4163 #define V_TX_MOD_WEIGHT(x) ((x) << S_TX_MOD_WEIGHT) 4164 #define G_TX_MOD_WEIGHT(x) (((x) >> S_TX_MOD_WEIGHT) & M_TX_MOD_WEIGHT) 4165 4166 #define S_TX_MOD_TIMER_MODE 8 4167 #define M_TX_MOD_TIMER_MODE 0xff 4168 #define V_TX_MOD_TIMER_MODE(x) ((x) << S_TX_MOD_TIMER_MODE) 4169 #define G_TX_MOD_TIMER_MODE(x) (((x) >> S_TX_MOD_TIMER_MODE) & M_TX_MOD_TIMER_MODE) 4170 4171 #define S_TX_MOD_QUEUE_REQ_MAP 0 4172 #define M_TX_MOD_QUEUE_REQ_MAP 0xff 4173 #define V_TX_MOD_QUEUE_REQ_MAP(x) ((x) << S_TX_MOD_QUEUE_REQ_MAP) 4174 #define G_TX_MOD_QUEUE_REQ_MAP(x) (((x) >> S_TX_MOD_QUEUE_REQ_MAP) & M_TX_MOD_QUEUE_REQ_MAP) 4175 4176 #define A_TP_TX_MOD_QUEUE_WEIGHT1 0x42c 4177 4178 #define S_TP_TX_MODQ_WGHT7 24 4179 #define M_TP_TX_MODQ_WGHT7 0xff 4180 #define V_TP_TX_MODQ_WGHT7(x) ((x) << S_TP_TX_MODQ_WGHT7) 4181 #define G_TP_TX_MODQ_WGHT7(x) (((x) >> S_TP_TX_MODQ_WGHT7) & M_TP_TX_MODQ_WGHT7) 4182 4183 #define S_TP_TX_MODQ_WGHT6 16 4184 #define M_TP_TX_MODQ_WGHT6 0xff 4185 #define V_TP_TX_MODQ_WGHT6(x) ((x) << S_TP_TX_MODQ_WGHT6) 4186 #define G_TP_TX_MODQ_WGHT6(x) (((x) >> S_TP_TX_MODQ_WGHT6) & M_TP_TX_MODQ_WGHT6) 4187 4188 #define S_TP_TX_MODQ_WGHT5 8 4189 #define M_TP_TX_MODQ_WGHT5 0xff 4190 #define V_TP_TX_MODQ_WGHT5(x) ((x) << S_TP_TX_MODQ_WGHT5) 4191 #define G_TP_TX_MODQ_WGHT5(x) (((x) >> S_TP_TX_MODQ_WGHT5) & M_TP_TX_MODQ_WGHT5) 4192 4193 #define S_TP_TX_MODQ_WGHT4 0 4194 #define M_TP_TX_MODQ_WGHT4 0xff 4195 #define V_TP_TX_MODQ_WGHT4(x) ((x) << S_TP_TX_MODQ_WGHT4) 4196 #define G_TP_TX_MODQ_WGHT4(x) (((x) >> S_TP_TX_MODQ_WGHT4) & M_TP_TX_MODQ_WGHT4) 4197 4198 #define A_TP_TX_MOD_QUEUE_WEIGHT0 0x430 4199 4200 #define S_TP_TX_MODQ_WGHT3 24 4201 #define M_TP_TX_MODQ_WGHT3 0xff 4202 #define V_TP_TX_MODQ_WGHT3(x) ((x) << S_TP_TX_MODQ_WGHT3) 4203 #define G_TP_TX_MODQ_WGHT3(x) (((x) >> S_TP_TX_MODQ_WGHT3) & M_TP_TX_MODQ_WGHT3) 4204 4205 #define S_TP_TX_MODQ_WGHT2 16 4206 #define M_TP_TX_MODQ_WGHT2 0xff 4207 #define V_TP_TX_MODQ_WGHT2(x) ((x) << S_TP_TX_MODQ_WGHT2) 4208 #define G_TP_TX_MODQ_WGHT2(x) (((x) >> S_TP_TX_MODQ_WGHT2) & M_TP_TX_MODQ_WGHT2) 4209 4210 #define S_TP_TX_MODQ_WGHT1 8 4211 #define M_TP_TX_MODQ_WGHT1 0xff 4212 #define V_TP_TX_MODQ_WGHT1(x) ((x) << S_TP_TX_MODQ_WGHT1) 4213 #define G_TP_TX_MODQ_WGHT1(x) (((x) >> S_TP_TX_MODQ_WGHT1) & M_TP_TX_MODQ_WGHT1) 4214 4215 #define S_TP_TX_MODQ_WGHT0 0 4216 #define M_TP_TX_MODQ_WGHT0 0xff 4217 #define V_TP_TX_MODQ_WGHT0(x) ((x) << S_TP_TX_MODQ_WGHT0) 4218 #define G_TP_TX_MODQ_WGHT0(x) (((x) >> S_TP_TX_MODQ_WGHT0) & M_TP_TX_MODQ_WGHT0) 4219 4220 #define A_TP_MOD_CHANNEL_WEIGHT 0x434 4221 4222 #define S_RX_MOD_CHANNEL_WEIGHT1 24 4223 #define M_RX_MOD_CHANNEL_WEIGHT1 0xff 4224 #define V_RX_MOD_CHANNEL_WEIGHT1(x) ((x) << S_RX_MOD_CHANNEL_WEIGHT1) 4225 #define G_RX_MOD_CHANNEL_WEIGHT1(x) (((x) >> S_RX_MOD_CHANNEL_WEIGHT1) & M_RX_MOD_CHANNEL_WEIGHT1) 4226 4227 #define S_RX_MOD_CHANNEL_WEIGHT0 16 4228 #define M_RX_MOD_CHANNEL_WEIGHT0 0xff 4229 #define V_RX_MOD_CHANNEL_WEIGHT0(x) ((x) << S_RX_MOD_CHANNEL_WEIGHT0) 4230 #define G_RX_MOD_CHANNEL_WEIGHT0(x) (((x) >> S_RX_MOD_CHANNEL_WEIGHT0) & M_RX_MOD_CHANNEL_WEIGHT0) 4231 4232 #define S_TX_MOD_CHANNEL_WEIGHT1 8 4233 #define M_TX_MOD_CHANNEL_WEIGHT1 0xff 4234 #define V_TX_MOD_CHANNEL_WEIGHT1(x) ((x) << S_TX_MOD_CHANNEL_WEIGHT1) 4235 #define G_TX_MOD_CHANNEL_WEIGHT1(x) (((x) >> S_TX_MOD_CHANNEL_WEIGHT1) & M_TX_MOD_CHANNEL_WEIGHT1) 4236 4237 #define S_TX_MOD_CHANNEL_WEIGHT0 0 4238 #define M_TX_MOD_CHANNEL_WEIGHT0 0xff 4239 #define V_TX_MOD_CHANNEL_WEIGHT0(x) ((x) << S_TX_MOD_CHANNEL_WEIGHT0) 4240 #define G_TX_MOD_CHANNEL_WEIGHT0(x) (((x) >> S_TX_MOD_CHANNEL_WEIGHT0) & M_TX_MOD_CHANNEL_WEIGHT0) 4241 4242 #define A_TP_MOD_RATE_LIMIT 0x438 4243 4244 #define S_RX_MOD_RATE_LIMIT_INC 24 4245 #define M_RX_MOD_RATE_LIMIT_INC 0xff 4246 #define V_RX_MOD_RATE_LIMIT_INC(x) ((x) << S_RX_MOD_RATE_LIMIT_INC) 4247 #define G_RX_MOD_RATE_LIMIT_INC(x) (((x) >> S_RX_MOD_RATE_LIMIT_INC) & M_RX_MOD_RATE_LIMIT_INC) 4248 4249 #define S_RX_MOD_RATE_LIMIT_TICK 16 4250 #define M_RX_MOD_RATE_LIMIT_TICK 0xff 4251 #define V_RX_MOD_RATE_LIMIT_TICK(x) ((x) << S_RX_MOD_RATE_LIMIT_TICK) 4252 #define G_RX_MOD_RATE_LIMIT_TICK(x) (((x) >> S_RX_MOD_RATE_LIMIT_TICK) & M_RX_MOD_RATE_LIMIT_TICK) 4253 4254 #define S_TX_MOD_RATE_LIMIT_INC 8 4255 #define M_TX_MOD_RATE_LIMIT_INC 0xff 4256 #define V_TX_MOD_RATE_LIMIT_INC(x) ((x) << S_TX_MOD_RATE_LIMIT_INC) 4257 #define G_TX_MOD_RATE_LIMIT_INC(x) (((x) >> S_TX_MOD_RATE_LIMIT_INC) & M_TX_MOD_RATE_LIMIT_INC) 4258 4259 #define S_TX_MOD_RATE_LIMIT_TICK 0 4260 #define M_TX_MOD_RATE_LIMIT_TICK 0xff 4261 #define V_TX_MOD_RATE_LIMIT_TICK(x) ((x) << S_TX_MOD_RATE_LIMIT_TICK) 4262 #define G_TX_MOD_RATE_LIMIT_TICK(x) (((x) >> S_TX_MOD_RATE_LIMIT_TICK) & M_TX_MOD_RATE_LIMIT_TICK) 4263 4264 #define A_TP_PIO_ADDR 0x440 4265 #define A_TP_PIO_DATA 0x444 4266 #define A_TP_RESET 0x44c 4267 4268 #define S_FLSTINITENABLE 1 4269 #define V_FLSTINITENABLE(x) ((x) << S_FLSTINITENABLE) 4270 #define F_FLSTINITENABLE V_FLSTINITENABLE(1U) 4271 4272 #define S_TPRESET 0 4273 #define V_TPRESET(x) ((x) << S_TPRESET) 4274 #define F_TPRESET V_TPRESET(1U) 4275 4276 #define A_TP_MIB_INDEX 0x450 4277 #define A_TP_MIB_RDATA 0x454 4278 #define A_TP_SYNC_TIME_HI 0x458 4279 #define A_TP_SYNC_TIME_LO 0x45c 4280 #define A_TP_CMM_MM_RX_FLST_BASE 0x460 4281 4282 #define S_CMRXFLSTBASE 0 4283 #define M_CMRXFLSTBASE 0xfffffff 4284 #define V_CMRXFLSTBASE(x) ((x) << S_CMRXFLSTBASE) 4285 #define G_CMRXFLSTBASE(x) (((x) >> S_CMRXFLSTBASE) & M_CMRXFLSTBASE) 4286 4287 #define A_TP_CMM_MM_TX_FLST_BASE 0x464 4288 4289 #define S_CMTXFLSTBASE 0 4290 #define M_CMTXFLSTBASE 0xfffffff 4291 #define V_CMTXFLSTBASE(x) ((x) << S_CMTXFLSTBASE) 4292 #define G_CMTXFLSTBASE(x) (((x) >> S_CMTXFLSTBASE) & M_CMTXFLSTBASE) 4293 4294 #define A_TP_CMM_MM_PS_FLST_BASE 0x468 4295 4296 #define S_CMPSFLSTBASE 0 4297 #define M_CMPSFLSTBASE 0xfffffff 4298 #define V_CMPSFLSTBASE(x) ((x) << S_CMPSFLSTBASE) 4299 #define G_CMPSFLSTBASE(x) (((x) >> S_CMPSFLSTBASE) & M_CMPSFLSTBASE) 4300 4301 #define A_TP_CMM_MM_MAX_PSTRUCT 0x46c 4302 4303 #define S_CMMAXPSTRUCT 0 4304 #define M_CMMAXPSTRUCT 0x1fffff 4305 #define V_CMMAXPSTRUCT(x) ((x) << S_CMMAXPSTRUCT) 4306 #define G_CMMAXPSTRUCT(x) (((x) >> S_CMMAXPSTRUCT) & M_CMMAXPSTRUCT) 4307 4308 #define A_TP_INT_ENABLE 0x470 4309 #define A_TP_INT_CAUSE 0x474 4310 #define A_TP_FLM_FREE_PS_CNT 0x480 4311 4312 #define S_FREEPSTRUCTCOUNT 0 4313 #define M_FREEPSTRUCTCOUNT 0x1fffff 4314 #define V_FREEPSTRUCTCOUNT(x) ((x) << S_FREEPSTRUCTCOUNT) 4315 #define G_FREEPSTRUCTCOUNT(x) (((x) >> S_FREEPSTRUCTCOUNT) & M_FREEPSTRUCTCOUNT) 4316 4317 #define A_TP_FLM_FREE_RX_CNT 0x484 4318 4319 #define S_FREERXPAGECOUNT 0 4320 #define M_FREERXPAGECOUNT 0x1fffff 4321 #define V_FREERXPAGECOUNT(x) ((x) << S_FREERXPAGECOUNT) 4322 #define G_FREERXPAGECOUNT(x) (((x) >> S_FREERXPAGECOUNT) & M_FREERXPAGECOUNT) 4323 4324 #define A_TP_FLM_FREE_TX_CNT 0x488 4325 4326 #define S_FREETXPAGECOUNT 0 4327 #define M_FREETXPAGECOUNT 0x1fffff 4328 #define V_FREETXPAGECOUNT(x) ((x) << S_FREETXPAGECOUNT) 4329 #define G_FREETXPAGECOUNT(x) (((x) >> S_FREETXPAGECOUNT) & M_FREETXPAGECOUNT) 4330 4331 #define A_TP_TM_HEAP_PUSH_CNT 0x48c 4332 #define A_TP_TM_HEAP_POP_CNT 0x490 4333 #define A_TP_TM_DACK_PUSH_CNT 0x494 4334 #define A_TP_TM_DACK_POP_CNT 0x498 4335 #define A_TP_TM_MOD_PUSH_CNT 0x49c 4336 #define A_TP_MOD_POP_CNT 0x4a0 4337 #define A_TP_TIMER_SEPARATOR 0x4a4 4338 #define A_TP_DEBUG_SEL 0x4a8 4339 #define A_TP_DEBUG_FLAGS 0x4ac 4340 4341 #define S_RXDEBUGFLAGS 16 4342 #define M_RXDEBUGFLAGS 0xffff 4343 #define V_RXDEBUGFLAGS(x) ((x) << S_RXDEBUGFLAGS) 4344 #define G_RXDEBUGFLAGS(x) (((x) >> S_RXDEBUGFLAGS) & M_RXDEBUGFLAGS) 4345 4346 #define S_TXDEBUGFLAGS 0 4347 #define M_TXDEBUGFLAGS 0xffff 4348 #define V_TXDEBUGFLAGS(x) ((x) << S_TXDEBUGFLAGS) 4349 #define G_TXDEBUGFLAGS(x) (((x) >> S_TXDEBUGFLAGS) & M_TXDEBUGFLAGS) 4350 4351 #define S_RXTIMERDACKFIRST 26 4352 #define V_RXTIMERDACKFIRST(x) ((x) << S_RXTIMERDACKFIRST) 4353 #define F_RXTIMERDACKFIRST V_RXTIMERDACKFIRST(1U) 4354 4355 #define S_RXTIMERDACK 25 4356 #define V_RXTIMERDACK(x) ((x) << S_RXTIMERDACK) 4357 #define F_RXTIMERDACK V_RXTIMERDACK(1U) 4358 4359 #define S_RXTIMERHEARTBEAT 24 4360 #define V_RXTIMERHEARTBEAT(x) ((x) << S_RXTIMERHEARTBEAT) 4361 #define F_RXTIMERHEARTBEAT V_RXTIMERHEARTBEAT(1U) 4362 4363 #define S_RXPAWSDROP 23 4364 #define V_RXPAWSDROP(x) ((x) << S_RXPAWSDROP) 4365 #define F_RXPAWSDROP V_RXPAWSDROP(1U) 4366 4367 #define S_RXURGDATADROP 22 4368 #define V_RXURGDATADROP(x) ((x) << S_RXURGDATADROP) 4369 #define F_RXURGDATADROP V_RXURGDATADROP(1U) 4370 4371 #define S_RXFUTUREDATA 21 4372 #define V_RXFUTUREDATA(x) ((x) << S_RXFUTUREDATA) 4373 #define F_RXFUTUREDATA V_RXFUTUREDATA(1U) 4374 4375 #define S_RXRCVRXMDATA 20 4376 #define V_RXRCVRXMDATA(x) ((x) << S_RXRCVRXMDATA) 4377 #define F_RXRCVRXMDATA V_RXRCVRXMDATA(1U) 4378 4379 #define S_RXRCVOOODATAFIN 19 4380 #define V_RXRCVOOODATAFIN(x) ((x) << S_RXRCVOOODATAFIN) 4381 #define F_RXRCVOOODATAFIN V_RXRCVOOODATAFIN(1U) 4382 4383 #define S_RXRCVOOODATA 18 4384 #define V_RXRCVOOODATA(x) ((x) << S_RXRCVOOODATA) 4385 #define F_RXRCVOOODATA V_RXRCVOOODATA(1U) 4386 4387 #define S_RXRCVWNDZERO 17 4388 #define V_RXRCVWNDZERO(x) ((x) << S_RXRCVWNDZERO) 4389 #define F_RXRCVWNDZERO V_RXRCVWNDZERO(1U) 4390 4391 #define S_RXRCVWNDLTMSS 16 4392 #define V_RXRCVWNDLTMSS(x) ((x) << S_RXRCVWNDLTMSS) 4393 #define F_RXRCVWNDLTMSS V_RXRCVWNDLTMSS(1U) 4394 4395 #define S_TXDUPACKINC 11 4396 #define V_TXDUPACKINC(x) ((x) << S_TXDUPACKINC) 4397 #define F_TXDUPACKINC V_TXDUPACKINC(1U) 4398 4399 #define S_TXRXMURG 10 4400 #define V_TXRXMURG(x) ((x) << S_TXRXMURG) 4401 #define F_TXRXMURG V_TXRXMURG(1U) 4402 4403 #define S_TXRXMFIN 9 4404 #define V_TXRXMFIN(x) ((x) << S_TXRXMFIN) 4405 #define F_TXRXMFIN V_TXRXMFIN(1U) 4406 4407 #define S_TXRXMSYN 8 4408 #define V_TXRXMSYN(x) ((x) << S_TXRXMSYN) 4409 #define F_TXRXMSYN V_TXRXMSYN(1U) 4410 4411 #define S_TXRXMNEWRENO 7 4412 #define V_TXRXMNEWRENO(x) ((x) << S_TXRXMNEWRENO) 4413 #define F_TXRXMNEWRENO V_TXRXMNEWRENO(1U) 4414 4415 #define S_TXRXMFAST 6 4416 #define V_TXRXMFAST(x) ((x) << S_TXRXMFAST) 4417 #define F_TXRXMFAST V_TXRXMFAST(1U) 4418 4419 #define S_TXRXMTIMER 5 4420 #define V_TXRXMTIMER(x) ((x) << S_TXRXMTIMER) 4421 #define F_TXRXMTIMER V_TXRXMTIMER(1U) 4422 4423 #define S_TXRXMTIMERKEEPALIVE 4 4424 #define V_TXRXMTIMERKEEPALIVE(x) ((x) << S_TXRXMTIMERKEEPALIVE) 4425 #define F_TXRXMTIMERKEEPALIVE V_TXRXMTIMERKEEPALIVE(1U) 4426 4427 #define S_TXRXMTIMERPERSIST 3 4428 #define V_TXRXMTIMERPERSIST(x) ((x) << S_TXRXMTIMERPERSIST) 4429 #define F_TXRXMTIMERPERSIST V_TXRXMTIMERPERSIST(1U) 4430 4431 #define S_TXRCVADVSHRUNK 2 4432 #define V_TXRCVADVSHRUNK(x) ((x) << S_TXRCVADVSHRUNK) 4433 #define F_TXRCVADVSHRUNK V_TXRCVADVSHRUNK(1U) 4434 4435 #define S_TXRCVADVZERO 1 4436 #define V_TXRCVADVZERO(x) ((x) << S_TXRCVADVZERO) 4437 #define F_TXRCVADVZERO V_TXRCVADVZERO(1U) 4438 4439 #define S_TXRCVADVLTMSS 0 4440 #define V_TXRCVADVLTMSS(x) ((x) << S_TXRCVADVLTMSS) 4441 #define F_TXRCVADVLTMSS V_TXRCVADVLTMSS(1U) 4442 4443 #define A_TP_CM_FLOW_CNTL_MODE 0x4b0 4444 4445 #define S_CMFLOWCACHEDISABLE 0 4446 #define V_CMFLOWCACHEDISABLE(x) ((x) << S_CMFLOWCACHEDISABLE) 4447 #define F_CMFLOWCACHEDISABLE V_CMFLOWCACHEDISABLE(1U) 4448 4449 #define A_TP_PROXY_FLOW_CNTL 0x4b0 4450 #define A_TP_PC_CONGESTION_CNTL 0x4b4 4451 4452 #define S_EDROPTUNNEL 19 4453 #define V_EDROPTUNNEL(x) ((x) << S_EDROPTUNNEL) 4454 #define F_EDROPTUNNEL V_EDROPTUNNEL(1U) 4455 4456 #define S_CDROPTUNNEL 18 4457 #define V_CDROPTUNNEL(x) ((x) << S_CDROPTUNNEL) 4458 #define F_CDROPTUNNEL V_CDROPTUNNEL(1U) 4459 4460 #define S_ETHRESHOLD 12 4461 #define M_ETHRESHOLD 0x3f 4462 #define V_ETHRESHOLD(x) ((x) << S_ETHRESHOLD) 4463 #define G_ETHRESHOLD(x) (((x) >> S_ETHRESHOLD) & M_ETHRESHOLD) 4464 4465 #define S_CTHRESHOLD 6 4466 #define M_CTHRESHOLD 0x3f 4467 #define V_CTHRESHOLD(x) ((x) << S_CTHRESHOLD) 4468 #define G_CTHRESHOLD(x) (((x) >> S_CTHRESHOLD) & M_CTHRESHOLD) 4469 4470 #define S_TXTHRESHOLD 0 4471 #define M_TXTHRESHOLD 0x3f 4472 #define V_TXTHRESHOLD(x) ((x) << S_TXTHRESHOLD) 4473 #define G_TXTHRESHOLD(x) (((x) >> S_TXTHRESHOLD) & M_TXTHRESHOLD) 4474 4475 #define A_TP_TX_DROP_COUNT 0x4bc 4476 #define A_TP_CLEAR_DEBUG 0x4c0 4477 4478 #define S_CLRDEBUG 0 4479 #define V_CLRDEBUG(x) ((x) << S_CLRDEBUG) 4480 #define F_CLRDEBUG V_CLRDEBUG(1U) 4481 4482 #define A_TP_DEBUG_VEC 0x4c4 4483 #define A_TP_DEBUG_VEC2 0x4c8 4484 #define A_TP_DEBUG_REG_SEL 0x4cc 4485 #define A_TP_DEBUG 0x4d0 4486 #define A_TP_DBG_LA_CONFIG 0x4d4 4487 #define A_TP_DBG_LA_DATAH 0x4d8 4488 #define A_TP_DBG_LA_DATAL 0x4dc 4489 #define A_TP_EMBED_OP_FIELD0 0x4e8 4490 #define A_TP_EMBED_OP_FIELD1 0x4ec 4491 #define A_TP_EMBED_OP_FIELD2 0x4f0 4492 #define A_TP_EMBED_OP_FIELD3 0x4f4 4493 #define A_TP_EMBED_OP_FIELD4 0x4f8 4494 #define A_TP_EMBED_OP_FIELD5 0x4fc 4495 #define A_TP_TX_MOD_Q7_Q6_TIMER_SEPARATOR 0x0 4496 #define A_TP_TX_MOD_Q5_Q4_TIMER_SEPARATOR 0x1 4497 #define A_TP_TX_MOD_Q3_Q2_TIMER_SEPARATOR 0x2 4498 #define A_TP_TX_MOD_Q1_Q0_TIMER_SEPARATOR 0x3 4499 #define A_TP_RX_MOD_Q1_Q0_TIMER_SEPARATOR 0x4 4500 #define A_TP_TX_MOD_Q7_Q6_RATE_LIMIT 0x5 4501 #define A_TP_TX_MOD_Q5_Q4_RATE_LIMIT 0x6 4502 #define A_TP_TX_MOD_Q3_Q2_RATE_LIMIT 0x7 4503 #define A_TP_TX_MOD_Q1_Q0_RATE_LIMIT 0x8 4504 #define A_TP_RX_MOD_Q1_Q0_RATE_LIMIT 0x9 4505 #define A_TP_TX_TRC_KEY0 0x20 4506 #define A_TP_TX_TRC_MASK0 0x21 4507 #define A_TP_TX_TRC_KEY1 0x22 4508 #define A_TP_TX_TRC_MASK1 0x23 4509 #define A_TP_TX_TRC_KEY2 0x24 4510 #define A_TP_TX_TRC_MASK2 0x25 4511 #define A_TP_TX_TRC_KEY3 0x26 4512 #define A_TP_TX_TRC_MASK3 0x27 4513 #define A_TP_IPMI_CFG1 0x28 4514 4515 #define S_VLANENABLE 31 4516 #define V_VLANENABLE(x) ((x) << S_VLANENABLE) 4517 #define F_VLANENABLE V_VLANENABLE(1U) 4518 4519 #define S_PRIMARYPORTENABLE 30 4520 #define V_PRIMARYPORTENABLE(x) ((x) << S_PRIMARYPORTENABLE) 4521 #define F_PRIMARYPORTENABLE V_PRIMARYPORTENABLE(1U) 4522 4523 #define S_SECUREPORTENABLE 29 4524 #define V_SECUREPORTENABLE(x) ((x) << S_SECUREPORTENABLE) 4525 #define F_SECUREPORTENABLE V_SECUREPORTENABLE(1U) 4526 4527 #define S_ARPENABLE 28 4528 #define V_ARPENABLE(x) ((x) << S_ARPENABLE) 4529 #define F_ARPENABLE V_ARPENABLE(1U) 4530 4531 #define S_VLAN 0 4532 #define M_VLAN 0xffff 4533 #define V_VLAN(x) ((x) << S_VLAN) 4534 #define G_VLAN(x) (((x) >> S_VLAN) & M_VLAN) 4535 4536 #define A_TP_IPMI_CFG2 0x29 4537 4538 #define S_SECUREPORT 16 4539 #define M_SECUREPORT 0xffff 4540 #define V_SECUREPORT(x) ((x) << S_SECUREPORT) 4541 #define G_SECUREPORT(x) (((x) >> S_SECUREPORT) & M_SECUREPORT) 4542 4543 #define S_PRIMARYPORT 0 4544 #define M_PRIMARYPORT 0xffff 4545 #define V_PRIMARYPORT(x) ((x) << S_PRIMARYPORT) 4546 #define G_PRIMARYPORT(x) (((x) >> S_PRIMARYPORT) & M_PRIMARYPORT) 4547 4548 #define A_TP_RX_TRC_KEY0 0x120 4549 #define A_TP_RX_TRC_MASK0 0x121 4550 #define A_TP_RX_TRC_KEY1 0x122 4551 #define A_TP_RX_TRC_MASK1 0x123 4552 #define A_TP_RX_TRC_KEY2 0x124 4553 #define A_TP_RX_TRC_MASK2 0x125 4554 #define A_TP_RX_TRC_KEY3 0x126 4555 #define A_TP_RX_TRC_MASK3 0x127 4556 #define A_TP_QOS_RX_TOS_MAP_H 0x128 4557 #define A_TP_QOS_RX_TOS_MAP_L 0x129 4558 #define A_TP_QOS_RX_MAP_MODE 0x12a 4559 4560 #define S_DEFAULTCH 11 4561 #define V_DEFAULTCH(x) ((x) << S_DEFAULTCH) 4562 #define F_DEFAULTCH V_DEFAULTCH(1U) 4563 4564 #define S_RXMAPMODE 8 4565 #define M_RXMAPMODE 0x7 4566 #define V_RXMAPMODE(x) ((x) << S_RXMAPMODE) 4567 #define G_RXMAPMODE(x) (((x) >> S_RXMAPMODE) & M_RXMAPMODE) 4568 4569 #define S_RXVLANMAP 7 4570 #define V_RXVLANMAP(x) ((x) << S_RXVLANMAP) 4571 #define F_RXVLANMAP V_RXVLANMAP(1U) 4572 4573 #define A_TP_TX_DROP_CFG_CH0 0x12b 4574 4575 #define S_TIMERENABLED 31 4576 #define V_TIMERENABLED(x) ((x) << S_TIMERENABLED) 4577 #define F_TIMERENABLED V_TIMERENABLED(1U) 4578 4579 #define S_TIMERERRORENABLE 30 4580 #define V_TIMERERRORENABLE(x) ((x) << S_TIMERERRORENABLE) 4581 #define F_TIMERERRORENABLE V_TIMERERRORENABLE(1U) 4582 4583 #define S_TIMERTHRESHOLD 4 4584 #define M_TIMERTHRESHOLD 0x3ffffff 4585 #define V_TIMERTHRESHOLD(x) ((x) << S_TIMERTHRESHOLD) 4586 #define G_TIMERTHRESHOLD(x) (((x) >> S_TIMERTHRESHOLD) & M_TIMERTHRESHOLD) 4587 4588 #define S_PACKETDROPS 0 4589 #define M_PACKETDROPS 0xf 4590 #define V_PACKETDROPS(x) ((x) << S_PACKETDROPS) 4591 #define G_PACKETDROPS(x) (((x) >> S_PACKETDROPS) & M_PACKETDROPS) 4592 4593 #define A_TP_TX_DROP_CFG_CH1 0x12c 4594 #define A_TP_TX_DROP_CNT_CH0 0x12d 4595 4596 #define S_TXDROPCNTCH0SENT 16 4597 #define M_TXDROPCNTCH0SENT 0xffff 4598 #define V_TXDROPCNTCH0SENT(x) ((x) << S_TXDROPCNTCH0SENT) 4599 #define G_TXDROPCNTCH0SENT(x) (((x) >> S_TXDROPCNTCH0SENT) & M_TXDROPCNTCH0SENT) 4600 4601 #define S_TXDROPCNTCH0RCVD 0 4602 #define M_TXDROPCNTCH0RCVD 0xffff 4603 #define V_TXDROPCNTCH0RCVD(x) ((x) << S_TXDROPCNTCH0RCVD) 4604 #define G_TXDROPCNTCH0RCVD(x) (((x) >> S_TXDROPCNTCH0RCVD) & M_TXDROPCNTCH0RCVD) 4605 4606 #define A_TP_TX_DROP_CNT_CH1 0x12e 4607 4608 #define S_TXDROPCNTCH1SENT 16 4609 #define M_TXDROPCNTCH1SENT 0xffff 4610 #define V_TXDROPCNTCH1SENT(x) ((x) << S_TXDROPCNTCH1SENT) 4611 #define G_TXDROPCNTCH1SENT(x) (((x) >> S_TXDROPCNTCH1SENT) & M_TXDROPCNTCH1SENT) 4612 4613 #define S_TXDROPCNTCH1RCVD 0 4614 #define M_TXDROPCNTCH1RCVD 0xffff 4615 #define V_TXDROPCNTCH1RCVD(x) ((x) << S_TXDROPCNTCH1RCVD) 4616 #define G_TXDROPCNTCH1RCVD(x) (((x) >> S_TXDROPCNTCH1RCVD) & M_TXDROPCNTCH1RCVD) 4617 4618 #define A_TP_TX_DROP_MODE 0x12f 4619 4620 #define S_TXDROPMODECH1 1 4621 #define V_TXDROPMODECH1(x) ((x) << S_TXDROPMODECH1) 4622 #define F_TXDROPMODECH1 V_TXDROPMODECH1(1U) 4623 4624 #define S_TXDROPMODECH0 0 4625 #define V_TXDROPMODECH0(x) ((x) << S_TXDROPMODECH0) 4626 #define F_TXDROPMODECH0 V_TXDROPMODECH0(1U) 4627 4628 #define A_TP_VLAN_PRI_MAP 0x137 4629 4630 #define S_VLANPRIMAP7 14 4631 #define M_VLANPRIMAP7 0x3 4632 #define V_VLANPRIMAP7(x) ((x) << S_VLANPRIMAP7) 4633 #define G_VLANPRIMAP7(x) (((x) >> S_VLANPRIMAP7) & M_VLANPRIMAP7) 4634 4635 #define S_VLANPRIMAP6 12 4636 #define M_VLANPRIMAP6 0x3 4637 #define V_VLANPRIMAP6(x) ((x) << S_VLANPRIMAP6) 4638 #define G_VLANPRIMAP6(x) (((x) >> S_VLANPRIMAP6) & M_VLANPRIMAP6) 4639 4640 #define S_VLANPRIMAP5 10 4641 #define M_VLANPRIMAP5 0x3 4642 #define V_VLANPRIMAP5(x) ((x) << S_VLANPRIMAP5) 4643 #define G_VLANPRIMAP5(x) (((x) >> S_VLANPRIMAP5) & M_VLANPRIMAP5) 4644 4645 #define S_VLANPRIMAP4 8 4646 #define M_VLANPRIMAP4 0x3 4647 #define V_VLANPRIMAP4(x) ((x) << S_VLANPRIMAP4) 4648 #define G_VLANPRIMAP4(x) (((x) >> S_VLANPRIMAP4) & M_VLANPRIMAP4) 4649 4650 #define S_VLANPRIMAP3 6 4651 #define M_VLANPRIMAP3 0x3 4652 #define V_VLANPRIMAP3(x) ((x) << S_VLANPRIMAP3) 4653 #define G_VLANPRIMAP3(x) (((x) >> S_VLANPRIMAP3) & M_VLANPRIMAP3) 4654 4655 #define S_VLANPRIMAP2 4 4656 #define M_VLANPRIMAP2 0x3 4657 #define V_VLANPRIMAP2(x) ((x) << S_VLANPRIMAP2) 4658 #define G_VLANPRIMAP2(x) (((x) >> S_VLANPRIMAP2) & M_VLANPRIMAP2) 4659 4660 #define S_VLANPRIMAP1 2 4661 #define M_VLANPRIMAP1 0x3 4662 #define V_VLANPRIMAP1(x) ((x) << S_VLANPRIMAP1) 4663 #define G_VLANPRIMAP1(x) (((x) >> S_VLANPRIMAP1) & M_VLANPRIMAP1) 4664 4665 #define S_VLANPRIMAP0 0 4666 #define M_VLANPRIMAP0 0x3 4667 #define V_VLANPRIMAP0(x) ((x) << S_VLANPRIMAP0) 4668 #define G_VLANPRIMAP0(x) (((x) >> S_VLANPRIMAP0) & M_VLANPRIMAP0) 4669 4670 #define A_TP_MAC_MATCH_MAP0 0x138 4671 4672 #define S_MACMATCHMAP7 21 4673 #define M_MACMATCHMAP7 0x7 4674 #define V_MACMATCHMAP7(x) ((x) << S_MACMATCHMAP7) 4675 #define G_MACMATCHMAP7(x) (((x) >> S_MACMATCHMAP7) & M_MACMATCHMAP7) 4676 4677 #define S_MACMATCHMAP6 18 4678 #define M_MACMATCHMAP6 0x7 4679 #define V_MACMATCHMAP6(x) ((x) << S_MACMATCHMAP6) 4680 #define G_MACMATCHMAP6(x) (((x) >> S_MACMATCHMAP6) & M_MACMATCHMAP6) 4681 4682 #define S_MACMATCHMAP5 15 4683 #define M_MACMATCHMAP5 0x7 4684 #define V_MACMATCHMAP5(x) ((x) << S_MACMATCHMAP5) 4685 #define G_MACMATCHMAP5(x) (((x) >> S_MACMATCHMAP5) & M_MACMATCHMAP5) 4686 4687 #define S_MACMATCHMAP4 12 4688 #define M_MACMATCHMAP4 0x7 4689 #define V_MACMATCHMAP4(x) ((x) << S_MACMATCHMAP4) 4690 #define G_MACMATCHMAP4(x) (((x) >> S_MACMATCHMAP4) & M_MACMATCHMAP4) 4691 4692 #define S_MACMATCHMAP3 9 4693 #define M_MACMATCHMAP3 0x7 4694 #define V_MACMATCHMAP3(x) ((x) << S_MACMATCHMAP3) 4695 #define G_MACMATCHMAP3(x) (((x) >> S_MACMATCHMAP3) & M_MACMATCHMAP3) 4696 4697 #define S_MACMATCHMAP2 6 4698 #define M_MACMATCHMAP2 0x7 4699 #define V_MACMATCHMAP2(x) ((x) << S_MACMATCHMAP2) 4700 #define G_MACMATCHMAP2(x) (((x) >> S_MACMATCHMAP2) & M_MACMATCHMAP2) 4701 4702 #define S_MACMATCHMAP1 3 4703 #define M_MACMATCHMAP1 0x7 4704 #define V_MACMATCHMAP1(x) ((x) << S_MACMATCHMAP1) 4705 #define G_MACMATCHMAP1(x) (((x) >> S_MACMATCHMAP1) & M_MACMATCHMAP1) 4706 4707 #define S_MACMATCHMAP0 0 4708 #define M_MACMATCHMAP0 0x7 4709 #define V_MACMATCHMAP0(x) ((x) << S_MACMATCHMAP0) 4710 #define G_MACMATCHMAP0(x) (((x) >> S_MACMATCHMAP0) & M_MACMATCHMAP0) 4711 4712 #define A_TP_MAC_MATCH_MAP1 0x139 4713 #define A_TP_INGRESS_CONFIG 0x141 4714 4715 #define S_LOOKUPEVERYPKT 28 4716 #define V_LOOKUPEVERYPKT(x) ((x) << S_LOOKUPEVERYPKT) 4717 #define F_LOOKUPEVERYPKT V_LOOKUPEVERYPKT(1U) 4718 4719 #define S_ENABLEINSERTIONSFD 27 4720 #define V_ENABLEINSERTIONSFD(x) ((x) << S_ENABLEINSERTIONSFD) 4721 #define F_ENABLEINSERTIONSFD V_ENABLEINSERTIONSFD(1U) 4722 4723 #define S_ENABLEINSERTION 26 4724 #define V_ENABLEINSERTION(x) ((x) << S_ENABLEINSERTION) 4725 #define F_ENABLEINSERTION V_ENABLEINSERTION(1U) 4726 4727 #define S_ENABLEEXTRACTIONSFD 25 4728 #define V_ENABLEEXTRACTIONSFD(x) ((x) << S_ENABLEEXTRACTIONSFD) 4729 #define F_ENABLEEXTRACTIONSFD V_ENABLEEXTRACTIONSFD(1U) 4730 4731 #define S_ENABLEEXTRACT 24 4732 #define V_ENABLEEXTRACT(x) ((x) << S_ENABLEEXTRACT) 4733 #define F_ENABLEEXTRACT V_ENABLEEXTRACT(1U) 4734 4735 #define S_BITPOS3 18 4736 #define M_BITPOS3 0x3f 4737 #define V_BITPOS3(x) ((x) << S_BITPOS3) 4738 #define G_BITPOS3(x) (((x) >> S_BITPOS3) & M_BITPOS3) 4739 4740 #define S_BITPOS2 12 4741 #define M_BITPOS2 0x3f 4742 #define V_BITPOS2(x) ((x) << S_BITPOS2) 4743 #define G_BITPOS2(x) (((x) >> S_BITPOS2) & M_BITPOS2) 4744 4745 #define S_BITPOS1 6 4746 #define M_BITPOS1 0x3f 4747 #define V_BITPOS1(x) ((x) << S_BITPOS1) 4748 #define G_BITPOS1(x) (((x) >> S_BITPOS1) & M_BITPOS1) 4749 4750 #define S_BITPOS0 0 4751 #define M_BITPOS0 0x3f 4752 #define V_BITPOS0(x) ((x) << S_BITPOS0) 4753 #define G_BITPOS0(x) (((x) >> S_BITPOS0) & M_BITPOS0) 4754 4755 #define A_TP_PREAMBLE_MSB 0x142 4756 #define A_TP_PREAMBLE_LSB 0x143 4757 #define A_TP_EGRESS_CONFIG 0x145 4758 4759 #define S_REWRITEFORCETOSIZE 0 4760 #define V_REWRITEFORCETOSIZE(x) ((x) << S_REWRITEFORCETOSIZE) 4761 #define F_REWRITEFORCETOSIZE V_REWRITEFORCETOSIZE(1U) 4762 4763 #define A_TP_INTF_FROM_TX_PKT 0x244 4764 4765 #define S_INTFFROMTXPKT 0 4766 #define V_INTFFROMTXPKT(x) ((x) << S_INTFFROMTXPKT) 4767 #define F_INTFFROMTXPKT V_INTFFROMTXPKT(1U) 4768 4769 #define A_TP_FIFO_CONFIG 0x8c0 4770 4771 #define S_RXFIFOCONFIG 10 4772 #define M_RXFIFOCONFIG 0x3f 4773 #define V_RXFIFOCONFIG(x) ((x) << S_RXFIFOCONFIG) 4774 #define G_RXFIFOCONFIG(x) (((x) >> S_RXFIFOCONFIG) & M_RXFIFOCONFIG) 4775 4776 #define S_TXFIFOCONFIG 2 4777 #define M_TXFIFOCONFIG 0x3f 4778 #define V_TXFIFOCONFIG(x) ((x) << S_TXFIFOCONFIG) 4779 #define G_TXFIFOCONFIG(x) (((x) >> S_TXFIFOCONFIG) & M_TXFIFOCONFIG) 4780 4781 /* registers for module ULP2_RX */ 4782 #define ULP2_RX_BASE_ADDR 0x500 4783 4784 #define A_ULPRX_CTL 0x500 4785 4786 #define S_PCMD1THRESHOLD 24 4787 #define M_PCMD1THRESHOLD 0xff 4788 #define V_PCMD1THRESHOLD(x) ((x) << S_PCMD1THRESHOLD) 4789 #define G_PCMD1THRESHOLD(x) (((x) >> S_PCMD1THRESHOLD) & M_PCMD1THRESHOLD) 4790 4791 #define S_PCMD0THRESHOLD 16 4792 #define M_PCMD0THRESHOLD 0xff 4793 #define V_PCMD0THRESHOLD(x) ((x) << S_PCMD0THRESHOLD) 4794 #define G_PCMD0THRESHOLD(x) (((x) >> S_PCMD0THRESHOLD) & M_PCMD0THRESHOLD) 4795 4796 #define S_ROUND_ROBIN 4 4797 #define V_ROUND_ROBIN(x) ((x) << S_ROUND_ROBIN) 4798 #define F_ROUND_ROBIN V_ROUND_ROBIN(1U) 4799 4800 #define S_RDMA_PERMISSIVE_MODE 3 4801 #define V_RDMA_PERMISSIVE_MODE(x) ((x) << S_RDMA_PERMISSIVE_MODE) 4802 #define F_RDMA_PERMISSIVE_MODE V_RDMA_PERMISSIVE_MODE(1U) 4803 4804 #define S_PAGEPODME 2 4805 #define V_PAGEPODME(x) ((x) << S_PAGEPODME) 4806 #define F_PAGEPODME V_PAGEPODME(1U) 4807 4808 #define S_ISCSITAGTCB 1 4809 #define V_ISCSITAGTCB(x) ((x) << S_ISCSITAGTCB) 4810 #define F_ISCSITAGTCB V_ISCSITAGTCB(1U) 4811 4812 #define S_TDDPTAGTCB 0 4813 #define V_TDDPTAGTCB(x) ((x) << S_TDDPTAGTCB) 4814 #define F_TDDPTAGTCB V_TDDPTAGTCB(1U) 4815 4816 #define A_ULPRX_INT_ENABLE 0x504 4817 4818 #define S_PARERR 0 4819 #define V_PARERR(x) ((x) << S_PARERR) 4820 #define F_PARERR V_PARERR(1U) 4821 4822 #define A_ULPRX_INT_CAUSE 0x508 4823 #define A_ULPRX_ISCSI_LLIMIT 0x50c 4824 4825 #define S_ISCSILLIMIT 6 4826 #define M_ISCSILLIMIT 0x3ffffff 4827 #define V_ISCSILLIMIT(x) ((x) << S_ISCSILLIMIT) 4828 #define G_ISCSILLIMIT(x) (((x) >> S_ISCSILLIMIT) & M_ISCSILLIMIT) 4829 4830 #define A_ULPRX_ISCSI_ULIMIT 0x510 4831 4832 #define S_ISCSIULIMIT 6 4833 #define M_ISCSIULIMIT 0x3ffffff 4834 #define V_ISCSIULIMIT(x) ((x) << S_ISCSIULIMIT) 4835 #define G_ISCSIULIMIT(x) (((x) >> S_ISCSIULIMIT) & M_ISCSIULIMIT) 4836 4837 #define A_ULPRX_ISCSI_TAGMASK 0x514 4838 4839 #define S_ISCSITAGMASK 6 4840 #define M_ISCSITAGMASK 0x3ffffff 4841 #define V_ISCSITAGMASK(x) ((x) << S_ISCSITAGMASK) 4842 #define G_ISCSITAGMASK(x) (((x) >> S_ISCSITAGMASK) & M_ISCSITAGMASK) 4843 4844 #define A_ULPRX_ISCSI_PSZ 0x518 4845 4846 #define S_HPZ3 24 4847 #define M_HPZ3 0xf 4848 #define V_HPZ3(x) ((x) << S_HPZ3) 4849 #define G_HPZ3(x) (((x) >> S_HPZ3) & M_HPZ3) 4850 4851 #define S_HPZ2 16 4852 #define M_HPZ2 0xf 4853 #define V_HPZ2(x) ((x) << S_HPZ2) 4854 #define G_HPZ2(x) (((x) >> S_HPZ2) & M_HPZ2) 4855 4856 #define S_HPZ1 8 4857 #define M_HPZ1 0xf 4858 #define V_HPZ1(x) ((x) << S_HPZ1) 4859 #define G_HPZ1(x) (((x) >> S_HPZ1) & M_HPZ1) 4860 4861 #define S_HPZ0 0 4862 #define M_HPZ0 0xf 4863 #define V_HPZ0(x) ((x) << S_HPZ0) 4864 #define G_HPZ0(x) (((x) >> S_HPZ0) & M_HPZ0) 4865 4866 #define A_ULPRX_TDDP_LLIMIT 0x51c 4867 4868 #define S_TDDPLLIMIT 6 4869 #define M_TDDPLLIMIT 0x3ffffff 4870 #define V_TDDPLLIMIT(x) ((x) << S_TDDPLLIMIT) 4871 #define G_TDDPLLIMIT(x) (((x) >> S_TDDPLLIMIT) & M_TDDPLLIMIT) 4872 4873 #define A_ULPRX_TDDP_ULIMIT 0x520 4874 4875 #define S_TDDPULIMIT 6 4876 #define M_TDDPULIMIT 0x3ffffff 4877 #define V_TDDPULIMIT(x) ((x) << S_TDDPULIMIT) 4878 #define G_TDDPULIMIT(x) (((x) >> S_TDDPULIMIT) & M_TDDPULIMIT) 4879 4880 #define A_ULPRX_TDDP_TAGMASK 0x524 4881 4882 #define S_TDDPTAGMASK 6 4883 #define M_TDDPTAGMASK 0x3ffffff 4884 #define V_TDDPTAGMASK(x) ((x) << S_TDDPTAGMASK) 4885 #define G_TDDPTAGMASK(x) (((x) >> S_TDDPTAGMASK) & M_TDDPTAGMASK) 4886 4887 #define A_ULPRX_TDDP_PSZ 0x528 4888 #define A_ULPRX_STAG_LLIMIT 0x52c 4889 #define A_ULPRX_STAG_ULIMIT 0x530 4890 #define A_ULPRX_RQ_LLIMIT 0x534 4891 #define A_ULPRX_RQ_ULIMIT 0x538 4892 #define A_ULPRX_PBL_LLIMIT 0x53c 4893 #define A_ULPRX_PBL_ULIMIT 0x540 4894 4895 /* registers for module ULP2_TX */ 4896 #define ULP2_TX_BASE_ADDR 0x580 4897 4898 #define A_ULPTX_CONFIG 0x580 4899 4900 #define S_CFG_RR_ARB 0 4901 #define V_CFG_RR_ARB(x) ((x) << S_CFG_RR_ARB) 4902 #define F_CFG_RR_ARB V_CFG_RR_ARB(1U) 4903 4904 #define A_ULPTX_INT_ENABLE 0x584 4905 4906 #define S_PBL_BOUND_ERR_CH1 1 4907 #define V_PBL_BOUND_ERR_CH1(x) ((x) << S_PBL_BOUND_ERR_CH1) 4908 #define F_PBL_BOUND_ERR_CH1 V_PBL_BOUND_ERR_CH1(1U) 4909 4910 #define S_PBL_BOUND_ERR_CH0 0 4911 #define V_PBL_BOUND_ERR_CH0(x) ((x) << S_PBL_BOUND_ERR_CH0) 4912 #define F_PBL_BOUND_ERR_CH0 V_PBL_BOUND_ERR_CH0(1U) 4913 4914 #define A_ULPTX_INT_CAUSE 0x588 4915 #define A_ULPTX_TPT_LLIMIT 0x58c 4916 #define A_ULPTX_TPT_ULIMIT 0x590 4917 #define A_ULPTX_PBL_LLIMIT 0x594 4918 #define A_ULPTX_PBL_ULIMIT 0x598 4919 #define A_ULPTX_CPL_ERR_OFFSET 0x59c 4920 #define A_ULPTX_CPL_ERR_MASK 0x5a0 4921 #define A_ULPTX_CPL_ERR_VALUE 0x5a4 4922 #define A_ULPTX_CPL_PACK_SIZE 0x5a8 4923 4924 #define S_VALUE 24 4925 #define M_VALUE 0xff 4926 #define V_VALUE(x) ((x) << S_VALUE) 4927 #define G_VALUE(x) (((x) >> S_VALUE) & M_VALUE) 4928 4929 #define S_CH1SIZE2 24 4930 #define M_CH1SIZE2 0xff 4931 #define V_CH1SIZE2(x) ((x) << S_CH1SIZE2) 4932 #define G_CH1SIZE2(x) (((x) >> S_CH1SIZE2) & M_CH1SIZE2) 4933 4934 #define S_CH1SIZE1 16 4935 #define M_CH1SIZE1 0xff 4936 #define V_CH1SIZE1(x) ((x) << S_CH1SIZE1) 4937 #define G_CH1SIZE1(x) (((x) >> S_CH1SIZE1) & M_CH1SIZE1) 4938 4939 #define S_CH0SIZE2 8 4940 #define M_CH0SIZE2 0xff 4941 #define V_CH0SIZE2(x) ((x) << S_CH0SIZE2) 4942 #define G_CH0SIZE2(x) (((x) >> S_CH0SIZE2) & M_CH0SIZE2) 4943 4944 #define S_CH0SIZE1 0 4945 #define M_CH0SIZE1 0xff 4946 #define V_CH0SIZE1(x) ((x) << S_CH0SIZE1) 4947 #define G_CH0SIZE1(x) (((x) >> S_CH0SIZE1) & M_CH0SIZE1) 4948 4949 #define A_ULPTX_DMA_WEIGHT 0x5ac 4950 4951 #define S_D1_WEIGHT 16 4952 #define M_D1_WEIGHT 0xffff 4953 #define V_D1_WEIGHT(x) ((x) << S_D1_WEIGHT) 4954 #define G_D1_WEIGHT(x) (((x) >> S_D1_WEIGHT) & M_D1_WEIGHT) 4955 4956 #define S_D0_WEIGHT 0 4957 #define M_D0_WEIGHT 0xffff 4958 #define V_D0_WEIGHT(x) ((x) << S_D0_WEIGHT) 4959 #define G_D0_WEIGHT(x) (((x) >> S_D0_WEIGHT) & M_D0_WEIGHT) 4960 4961 /* registers for module PM1_RX */ 4962 #define PM1_RX_BASE_ADDR 0x5c0 4963 4964 #define A_PM1_RX_CFG 0x5c0 4965 #define A_PM1_RX_MODE 0x5c4 4966 4967 #define S_STAT_CHANNEL 1 4968 #define V_STAT_CHANNEL(x) ((x) << S_STAT_CHANNEL) 4969 #define F_STAT_CHANNEL V_STAT_CHANNEL(1U) 4970 4971 #define S_PRIORITY_CH 0 4972 #define V_PRIORITY_CH(x) ((x) << S_PRIORITY_CH) 4973 #define F_PRIORITY_CH V_PRIORITY_CH(1U) 4974 4975 #define A_PM1_RX_STAT_CONFIG 0x5c8 4976 #define A_PM1_RX_STAT_COUNT 0x5cc 4977 #define A_PM1_RX_STAT_MSB 0x5d0 4978 #define A_PM1_RX_STAT_LSB 0x5d4 4979 #define A_PM1_RX_INT_ENABLE 0x5d8 4980 4981 #define S_ZERO_E_CMD_ERROR 18 4982 #define V_ZERO_E_CMD_ERROR(x) ((x) << S_ZERO_E_CMD_ERROR) 4983 #define F_ZERO_E_CMD_ERROR V_ZERO_E_CMD_ERROR(1U) 4984 4985 #define S_IESPI0_FIFO2X_RX_FRAMING_ERROR 17 4986 #define V_IESPI0_FIFO2X_RX_FRAMING_ERROR(x) ((x) << S_IESPI0_FIFO2X_RX_FRAMING_ERROR) 4987 #define F_IESPI0_FIFO2X_RX_FRAMING_ERROR V_IESPI0_FIFO2X_RX_FRAMING_ERROR(1U) 4988 4989 #define S_IESPI1_FIFO2X_RX_FRAMING_ERROR 16 4990 #define V_IESPI1_FIFO2X_RX_FRAMING_ERROR(x) ((x) << S_IESPI1_FIFO2X_RX_FRAMING_ERROR) 4991 #define F_IESPI1_FIFO2X_RX_FRAMING_ERROR V_IESPI1_FIFO2X_RX_FRAMING_ERROR(1U) 4992 4993 #define S_IESPI0_RX_FRAMING_ERROR 15 4994 #define V_IESPI0_RX_FRAMING_ERROR(x) ((x) << S_IESPI0_RX_FRAMING_ERROR) 4995 #define F_IESPI0_RX_FRAMING_ERROR V_IESPI0_RX_FRAMING_ERROR(1U) 4996 4997 #define S_IESPI1_RX_FRAMING_ERROR 14 4998 #define V_IESPI1_RX_FRAMING_ERROR(x) ((x) << S_IESPI1_RX_FRAMING_ERROR) 4999 #define F_IESPI1_RX_FRAMING_ERROR V_IESPI1_RX_FRAMING_ERROR(1U) 5000 5001 #define S_IESPI0_TX_FRAMING_ERROR 13 5002 #define V_IESPI0_TX_FRAMING_ERROR(x) ((x) << S_IESPI0_TX_FRAMING_ERROR) 5003 #define F_IESPI0_TX_FRAMING_ERROR V_IESPI0_TX_FRAMING_ERROR(1U) 5004 5005 #define S_IESPI1_TX_FRAMING_ERROR 12 5006 #define V_IESPI1_TX_FRAMING_ERROR(x) ((x) << S_IESPI1_TX_FRAMING_ERROR) 5007 #define F_IESPI1_TX_FRAMING_ERROR V_IESPI1_TX_FRAMING_ERROR(1U) 5008 5009 #define S_OCSPI0_RX_FRAMING_ERROR 11 5010 #define V_OCSPI0_RX_FRAMING_ERROR(x) ((x) << S_OCSPI0_RX_FRAMING_ERROR) 5011 #define F_OCSPI0_RX_FRAMING_ERROR V_OCSPI0_RX_FRAMING_ERROR(1U) 5012 5013 #define S_OCSPI1_RX_FRAMING_ERROR 10 5014 #define V_OCSPI1_RX_FRAMING_ERROR(x) ((x) << S_OCSPI1_RX_FRAMING_ERROR) 5015 #define F_OCSPI1_RX_FRAMING_ERROR V_OCSPI1_RX_FRAMING_ERROR(1U) 5016 5017 #define S_OCSPI0_TX_FRAMING_ERROR 9 5018 #define V_OCSPI0_TX_FRAMING_ERROR(x) ((x) << S_OCSPI0_TX_FRAMING_ERROR) 5019 #define F_OCSPI0_TX_FRAMING_ERROR V_OCSPI0_TX_FRAMING_ERROR(1U) 5020 5021 #define S_OCSPI1_TX_FRAMING_ERROR 8 5022 #define V_OCSPI1_TX_FRAMING_ERROR(x) ((x) << S_OCSPI1_TX_FRAMING_ERROR) 5023 #define F_OCSPI1_TX_FRAMING_ERROR V_OCSPI1_TX_FRAMING_ERROR(1U) 5024 5025 #define S_OCSPI0_OFIFO2X_TX_FRAMING_ERROR 7 5026 #define V_OCSPI0_OFIFO2X_TX_FRAMING_ERROR(x) ((x) << S_OCSPI0_OFIFO2X_TX_FRAMING_ERROR) 5027 #define F_OCSPI0_OFIFO2X_TX_FRAMING_ERROR V_OCSPI0_OFIFO2X_TX_FRAMING_ERROR(1U) 5028 5029 #define S_OCSPI1_OFIFO2X_TX_FRAMING_ERROR 6 5030 #define V_OCSPI1_OFIFO2X_TX_FRAMING_ERROR(x) ((x) << S_OCSPI1_OFIFO2X_TX_FRAMING_ERROR) 5031 #define F_OCSPI1_OFIFO2X_TX_FRAMING_ERROR V_OCSPI1_OFIFO2X_TX_FRAMING_ERROR(1U) 5032 5033 #define S_IESPI_PAR_ERROR 3 5034 #define M_IESPI_PAR_ERROR 0x7 5035 #define V_IESPI_PAR_ERROR(x) ((x) << S_IESPI_PAR_ERROR) 5036 #define G_IESPI_PAR_ERROR(x) (((x) >> S_IESPI_PAR_ERROR) & M_IESPI_PAR_ERROR) 5037 5038 #define S_OCSPI_PAR_ERROR 0 5039 #define M_OCSPI_PAR_ERROR 0x7 5040 #define V_OCSPI_PAR_ERROR(x) ((x) << S_OCSPI_PAR_ERROR) 5041 #define G_OCSPI_PAR_ERROR(x) (((x) >> S_OCSPI_PAR_ERROR) & M_OCSPI_PAR_ERROR) 5042 5043 #define A_PM1_RX_INT_CAUSE 0x5dc 5044 5045 /* registers for module PM1_TX */ 5046 #define PM1_TX_BASE_ADDR 0x5e0 5047 5048 #define A_PM1_TX_CFG 0x5e0 5049 #define A_PM1_TX_MODE 0x5e4 5050 #define A_PM1_TX_STAT_CONFIG 0x5e8 5051 #define A_PM1_TX_STAT_COUNT 0x5ec 5052 #define A_PM1_TX_STAT_MSB 0x5f0 5053 #define A_PM1_TX_STAT_LSB 0x5f4 5054 #define A_PM1_TX_INT_ENABLE 0x5f8 5055 5056 #define S_ZERO_C_CMD_ERROR 18 5057 #define V_ZERO_C_CMD_ERROR(x) ((x) << S_ZERO_C_CMD_ERROR) 5058 #define F_ZERO_C_CMD_ERROR V_ZERO_C_CMD_ERROR(1U) 5059 5060 #define S_ICSPI0_FIFO2X_RX_FRAMING_ERROR 17 5061 #define V_ICSPI0_FIFO2X_RX_FRAMING_ERROR(x) ((x) << S_ICSPI0_FIFO2X_RX_FRAMING_ERROR) 5062 #define F_ICSPI0_FIFO2X_RX_FRAMING_ERROR V_ICSPI0_FIFO2X_RX_FRAMING_ERROR(1U) 5063 5064 #define S_ICSPI1_FIFO2X_RX_FRAMING_ERROR 16 5065 #define V_ICSPI1_FIFO2X_RX_FRAMING_ERROR(x) ((x) << S_ICSPI1_FIFO2X_RX_FRAMING_ERROR) 5066 #define F_ICSPI1_FIFO2X_RX_FRAMING_ERROR V_ICSPI1_FIFO2X_RX_FRAMING_ERROR(1U) 5067 5068 #define S_ICSPI0_RX_FRAMING_ERROR 15 5069 #define V_ICSPI0_RX_FRAMING_ERROR(x) ((x) << S_ICSPI0_RX_FRAMING_ERROR) 5070 #define F_ICSPI0_RX_FRAMING_ERROR V_ICSPI0_RX_FRAMING_ERROR(1U) 5071 5072 #define S_ICSPI1_RX_FRAMING_ERROR 14 5073 #define V_ICSPI1_RX_FRAMING_ERROR(x) ((x) << S_ICSPI1_RX_FRAMING_ERROR) 5074 #define F_ICSPI1_RX_FRAMING_ERROR V_ICSPI1_RX_FRAMING_ERROR(1U) 5075 5076 #define S_ICSPI0_TX_FRAMING_ERROR 13 5077 #define V_ICSPI0_TX_FRAMING_ERROR(x) ((x) << S_ICSPI0_TX_FRAMING_ERROR) 5078 #define F_ICSPI0_TX_FRAMING_ERROR V_ICSPI0_TX_FRAMING_ERROR(1U) 5079 5080 #define S_ICSPI1_TX_FRAMING_ERROR 12 5081 #define V_ICSPI1_TX_FRAMING_ERROR(x) ((x) << S_ICSPI1_TX_FRAMING_ERROR) 5082 #define F_ICSPI1_TX_FRAMING_ERROR V_ICSPI1_TX_FRAMING_ERROR(1U) 5083 5084 #define S_OESPI0_RX_FRAMING_ERROR 11 5085 #define V_OESPI0_RX_FRAMING_ERROR(x) ((x) << S_OESPI0_RX_FRAMING_ERROR) 5086 #define F_OESPI0_RX_FRAMING_ERROR V_OESPI0_RX_FRAMING_ERROR(1U) 5087 5088 #define S_OESPI1_RX_FRAMING_ERROR 10 5089 #define V_OESPI1_RX_FRAMING_ERROR(x) ((x) << S_OESPI1_RX_FRAMING_ERROR) 5090 #define F_OESPI1_RX_FRAMING_ERROR V_OESPI1_RX_FRAMING_ERROR(1U) 5091 5092 #define S_OESPI0_TX_FRAMING_ERROR 9 5093 #define V_OESPI0_TX_FRAMING_ERROR(x) ((x) << S_OESPI0_TX_FRAMING_ERROR) 5094 #define F_OESPI0_TX_FRAMING_ERROR V_OESPI0_TX_FRAMING_ERROR(1U) 5095 5096 #define S_OESPI1_TX_FRAMING_ERROR 8 5097 #define V_OESPI1_TX_FRAMING_ERROR(x) ((x) << S_OESPI1_TX_FRAMING_ERROR) 5098 #define F_OESPI1_TX_FRAMING_ERROR V_OESPI1_TX_FRAMING_ERROR(1U) 5099 5100 #define S_OESPI0_OFIFO2X_TX_FRAMING_ERROR 7 5101 #define V_OESPI0_OFIFO2X_TX_FRAMING_ERROR(x) ((x) << S_OESPI0_OFIFO2X_TX_FRAMING_ERROR) 5102 #define F_OESPI0_OFIFO2X_TX_FRAMING_ERROR V_OESPI0_OFIFO2X_TX_FRAMING_ERROR(1U) 5103 5104 #define S_OESPI1_OFIFO2X_TX_FRAMING_ERROR 6 5105 #define V_OESPI1_OFIFO2X_TX_FRAMING_ERROR(x) ((x) << S_OESPI1_OFIFO2X_TX_FRAMING_ERROR) 5106 #define F_OESPI1_OFIFO2X_TX_FRAMING_ERROR V_OESPI1_OFIFO2X_TX_FRAMING_ERROR(1U) 5107 5108 #define S_ICSPI_PAR_ERROR 3 5109 #define M_ICSPI_PAR_ERROR 0x7 5110 #define V_ICSPI_PAR_ERROR(x) ((x) << S_ICSPI_PAR_ERROR) 5111 #define G_ICSPI_PAR_ERROR(x) (((x) >> S_ICSPI_PAR_ERROR) & M_ICSPI_PAR_ERROR) 5112 5113 #define S_OESPI_PAR_ERROR 0 5114 #define M_OESPI_PAR_ERROR 0x7 5115 #define V_OESPI_PAR_ERROR(x) ((x) << S_OESPI_PAR_ERROR) 5116 #define G_OESPI_PAR_ERROR(x) (((x) >> S_OESPI_PAR_ERROR) & M_OESPI_PAR_ERROR) 5117 5118 #define A_PM1_TX_INT_CAUSE 0x5fc 5119 5120 /* registers for module MPS0 */ 5121 #define MPS0_BASE_ADDR 0x600 5122 5123 #define A_MPS_CFG 0x600 5124 5125 #define S_SGETPQID 8 5126 #define M_SGETPQID 0x7 5127 #define V_SGETPQID(x) ((x) << S_SGETPQID) 5128 #define G_SGETPQID(x) (((x) >> S_SGETPQID) & M_SGETPQID) 5129 5130 #define S_TPRXPORTSIZE 7 5131 #define V_TPRXPORTSIZE(x) ((x) << S_TPRXPORTSIZE) 5132 #define F_TPRXPORTSIZE V_TPRXPORTSIZE(1U) 5133 5134 #define S_TPTXPORT1SIZE 6 5135 #define V_TPTXPORT1SIZE(x) ((x) << S_TPTXPORT1SIZE) 5136 #define F_TPTXPORT1SIZE V_TPTXPORT1SIZE(1U) 5137 5138 #define S_TPTXPORT0SIZE 5 5139 #define V_TPTXPORT0SIZE(x) ((x) << S_TPTXPORT0SIZE) 5140 #define F_TPTXPORT0SIZE V_TPTXPORT0SIZE(1U) 5141 5142 #define S_TPRXPORTEN 4 5143 #define V_TPRXPORTEN(x) ((x) << S_TPRXPORTEN) 5144 #define F_TPRXPORTEN V_TPRXPORTEN(1U) 5145 5146 #define S_TPTXPORT1EN 3 5147 #define V_TPTXPORT1EN(x) ((x) << S_TPTXPORT1EN) 5148 #define F_TPTXPORT1EN V_TPTXPORT1EN(1U) 5149 5150 #define S_TPTXPORT0EN 2 5151 #define V_TPTXPORT0EN(x) ((x) << S_TPTXPORT0EN) 5152 #define F_TPTXPORT0EN V_TPTXPORT0EN(1U) 5153 5154 #define S_PORT1ACTIVE 1 5155 #define V_PORT1ACTIVE(x) ((x) << S_PORT1ACTIVE) 5156 #define F_PORT1ACTIVE V_PORT1ACTIVE(1U) 5157 5158 #define S_PORT0ACTIVE 0 5159 #define V_PORT0ACTIVE(x) ((x) << S_PORT0ACTIVE) 5160 #define F_PORT0ACTIVE V_PORT0ACTIVE(1U) 5161 5162 #define S_ENFORCEPKT 11 5163 #define V_ENFORCEPKT(x) ((x) << S_ENFORCEPKT) 5164 #define F_ENFORCEPKT V_ENFORCEPKT(1U) 5165 5166 #define A_MPS_DRR_CFG1 0x604 5167 5168 #define S_RLDWTTPD1 11 5169 #define M_RLDWTTPD1 0x7ff 5170 #define V_RLDWTTPD1(x) ((x) << S_RLDWTTPD1) 5171 #define G_RLDWTTPD1(x) (((x) >> S_RLDWTTPD1) & M_RLDWTTPD1) 5172 5173 #define S_RLDWTTPD0 0 5174 #define M_RLDWTTPD0 0x7ff 5175 #define V_RLDWTTPD0(x) ((x) << S_RLDWTTPD0) 5176 #define G_RLDWTTPD0(x) (((x) >> S_RLDWTTPD0) & M_RLDWTTPD0) 5177 5178 #define A_MPS_DRR_CFG2 0x608 5179 5180 #define S_RLDWTTOTAL 0 5181 #define M_RLDWTTOTAL 0xfff 5182 #define V_RLDWTTOTAL(x) ((x) << S_RLDWTTOTAL) 5183 #define G_RLDWTTOTAL(x) (((x) >> S_RLDWTTOTAL) & M_RLDWTTOTAL) 5184 5185 #define A_MPS_MCA_STATUS 0x60c 5186 5187 #define S_MCAPKTCNT 12 5188 #define M_MCAPKTCNT 0xfffff 5189 #define V_MCAPKTCNT(x) ((x) << S_MCAPKTCNT) 5190 #define G_MCAPKTCNT(x) (((x) >> S_MCAPKTCNT) & M_MCAPKTCNT) 5191 5192 #define S_MCADEPTH 0 5193 #define M_MCADEPTH 0xfff 5194 #define V_MCADEPTH(x) ((x) << S_MCADEPTH) 5195 #define G_MCADEPTH(x) (((x) >> S_MCADEPTH) & M_MCADEPTH) 5196 5197 #define A_MPS_TX0_TP_CNT 0x610 5198 5199 #define S_TX0TPDISCNT 24 5200 #define M_TX0TPDISCNT 0xff 5201 #define V_TX0TPDISCNT(x) ((x) << S_TX0TPDISCNT) 5202 #define G_TX0TPDISCNT(x) (((x) >> S_TX0TPDISCNT) & M_TX0TPDISCNT) 5203 5204 #define S_TX0TPCNT 0 5205 #define M_TX0TPCNT 0xffffff 5206 #define V_TX0TPCNT(x) ((x) << S_TX0TPCNT) 5207 #define G_TX0TPCNT(x) (((x) >> S_TX0TPCNT) & M_TX0TPCNT) 5208 5209 #define A_MPS_TX1_TP_CNT 0x614 5210 5211 #define S_TX1TPDISCNT 24 5212 #define M_TX1TPDISCNT 0xff 5213 #define V_TX1TPDISCNT(x) ((x) << S_TX1TPDISCNT) 5214 #define G_TX1TPDISCNT(x) (((x) >> S_TX1TPDISCNT) & M_TX1TPDISCNT) 5215 5216 #define S_TX1TPCNT 0 5217 #define M_TX1TPCNT 0xffffff 5218 #define V_TX1TPCNT(x) ((x) << S_TX1TPCNT) 5219 #define G_TX1TPCNT(x) (((x) >> S_TX1TPCNT) & M_TX1TPCNT) 5220 5221 #define A_MPS_RX_TP_CNT 0x618 5222 5223 #define S_RXTPDISCNT 24 5224 #define M_RXTPDISCNT 0xff 5225 #define V_RXTPDISCNT(x) ((x) << S_RXTPDISCNT) 5226 #define G_RXTPDISCNT(x) (((x) >> S_RXTPDISCNT) & M_RXTPDISCNT) 5227 5228 #define S_RXTPCNT 0 5229 #define M_RXTPCNT 0xffffff 5230 #define V_RXTPCNT(x) ((x) << S_RXTPCNT) 5231 #define G_RXTPCNT(x) (((x) >> S_RXTPCNT) & M_RXTPCNT) 5232 5233 #define A_MPS_INT_ENABLE 0x61c 5234 5235 #define S_MCAPARERRENB 6 5236 #define M_MCAPARERRENB 0x7 5237 #define V_MCAPARERRENB(x) ((x) << S_MCAPARERRENB) 5238 #define G_MCAPARERRENB(x) (((x) >> S_MCAPARERRENB) & M_MCAPARERRENB) 5239 5240 #define S_RXTPPARERRENB 4 5241 #define M_RXTPPARERRENB 0x3 5242 #define V_RXTPPARERRENB(x) ((x) << S_RXTPPARERRENB) 5243 #define G_RXTPPARERRENB(x) (((x) >> S_RXTPPARERRENB) & M_RXTPPARERRENB) 5244 5245 #define S_TX1TPPARERRENB 2 5246 #define M_TX1TPPARERRENB 0x3 5247 #define V_TX1TPPARERRENB(x) ((x) << S_TX1TPPARERRENB) 5248 #define G_TX1TPPARERRENB(x) (((x) >> S_TX1TPPARERRENB) & M_TX1TPPARERRENB) 5249 5250 #define S_TX0TPPARERRENB 0 5251 #define M_TX0TPPARERRENB 0x3 5252 #define V_TX0TPPARERRENB(x) ((x) << S_TX0TPPARERRENB) 5253 #define G_TX0TPPARERRENB(x) (((x) >> S_TX0TPPARERRENB) & M_TX0TPPARERRENB) 5254 5255 #define A_MPS_INT_CAUSE 0x620 5256 5257 #define S_MCAPARERR 6 5258 #define M_MCAPARERR 0x7 5259 #define V_MCAPARERR(x) ((x) << S_MCAPARERR) 5260 #define G_MCAPARERR(x) (((x) >> S_MCAPARERR) & M_MCAPARERR) 5261 5262 #define S_RXTPPARERR 4 5263 #define M_RXTPPARERR 0x3 5264 #define V_RXTPPARERR(x) ((x) << S_RXTPPARERR) 5265 #define G_RXTPPARERR(x) (((x) >> S_RXTPPARERR) & M_RXTPPARERR) 5266 5267 #define S_TX1TPPARERR 2 5268 #define M_TX1TPPARERR 0x3 5269 #define V_TX1TPPARERR(x) ((x) << S_TX1TPPARERR) 5270 #define G_TX1TPPARERR(x) (((x) >> S_TX1TPPARERR) & M_TX1TPPARERR) 5271 5272 #define S_TX0TPPARERR 0 5273 #define M_TX0TPPARERR 0x3 5274 #define V_TX0TPPARERR(x) ((x) << S_TX0TPPARERR) 5275 #define G_TX0TPPARERR(x) (((x) >> S_TX0TPPARERR) & M_TX0TPPARERR) 5276 5277 /* registers for module CPL_SWITCH */ 5278 #define CPL_SWITCH_BASE_ADDR 0x640 5279 5280 #define A_CPL_SWITCH_CNTRL 0x640 5281 5282 #define S_CPL_PKT_TID 8 5283 #define M_CPL_PKT_TID 0xffffff 5284 #define V_CPL_PKT_TID(x) ((x) << S_CPL_PKT_TID) 5285 #define G_CPL_PKT_TID(x) (((x) >> S_CPL_PKT_TID) & M_CPL_PKT_TID) 5286 5287 #define S_CPU_NO_3F_CIM_ENABLE 3 5288 #define V_CPU_NO_3F_CIM_ENABLE(x) ((x) << S_CPU_NO_3F_CIM_ENABLE) 5289 #define F_CPU_NO_3F_CIM_ENABLE V_CPU_NO_3F_CIM_ENABLE(1U) 5290 5291 #define S_SWITCH_TABLE_ENABLE 2 5292 #define V_SWITCH_TABLE_ENABLE(x) ((x) << S_SWITCH_TABLE_ENABLE) 5293 #define F_SWITCH_TABLE_ENABLE V_SWITCH_TABLE_ENABLE(1U) 5294 5295 #define S_SGE_ENABLE 1 5296 #define V_SGE_ENABLE(x) ((x) << S_SGE_ENABLE) 5297 #define F_SGE_ENABLE V_SGE_ENABLE(1U) 5298 5299 #define S_CIM_ENABLE 0 5300 #define V_CIM_ENABLE(x) ((x) << S_CIM_ENABLE) 5301 #define F_CIM_ENABLE V_CIM_ENABLE(1U) 5302 5303 #define A_CPL_SWITCH_TBL_IDX 0x644 5304 5305 #define S_SWITCH_TBL_IDX 0 5306 #define M_SWITCH_TBL_IDX 0xf 5307 #define V_SWITCH_TBL_IDX(x) ((x) << S_SWITCH_TBL_IDX) 5308 #define G_SWITCH_TBL_IDX(x) (((x) >> S_SWITCH_TBL_IDX) & M_SWITCH_TBL_IDX) 5309 5310 #define A_CPL_SWITCH_TBL_DATA 0x648 5311 #define A_CPL_SWITCH_ZERO_ERROR 0x64c 5312 5313 #define S_ZERO_CMD 0 5314 #define M_ZERO_CMD 0xff 5315 #define V_ZERO_CMD(x) ((x) << S_ZERO_CMD) 5316 #define G_ZERO_CMD(x) (((x) >> S_ZERO_CMD) & M_ZERO_CMD) 5317 5318 #define A_CPL_INTR_ENABLE 0x650 5319 5320 #define S_CIM_OVFL_ERROR 4 5321 #define V_CIM_OVFL_ERROR(x) ((x) << S_CIM_OVFL_ERROR) 5322 #define F_CIM_OVFL_ERROR V_CIM_OVFL_ERROR(1U) 5323 5324 #define S_TP_FRAMING_ERROR 3 5325 #define V_TP_FRAMING_ERROR(x) ((x) << S_TP_FRAMING_ERROR) 5326 #define F_TP_FRAMING_ERROR V_TP_FRAMING_ERROR(1U) 5327 5328 #define S_SGE_FRAMING_ERROR 2 5329 #define V_SGE_FRAMING_ERROR(x) ((x) << S_SGE_FRAMING_ERROR) 5330 #define F_SGE_FRAMING_ERROR V_SGE_FRAMING_ERROR(1U) 5331 5332 #define S_CIM_FRAMING_ERROR 1 5333 #define V_CIM_FRAMING_ERROR(x) ((x) << S_CIM_FRAMING_ERROR) 5334 #define F_CIM_FRAMING_ERROR V_CIM_FRAMING_ERROR(1U) 5335 5336 #define S_ZERO_SWITCH_ERROR 0 5337 #define V_ZERO_SWITCH_ERROR(x) ((x) << S_ZERO_SWITCH_ERROR) 5338 #define F_ZERO_SWITCH_ERROR V_ZERO_SWITCH_ERROR(1U) 5339 5340 #define A_CPL_INTR_CAUSE 0x654 5341 #define A_CPL_MAP_TBL_IDX 0x658 5342 5343 #define S_CPL_MAP_TBL_IDX 0 5344 #define M_CPL_MAP_TBL_IDX 0xff 5345 #define V_CPL_MAP_TBL_IDX(x) ((x) << S_CPL_MAP_TBL_IDX) 5346 #define G_CPL_MAP_TBL_IDX(x) (((x) >> S_CPL_MAP_TBL_IDX) & M_CPL_MAP_TBL_IDX) 5347 5348 #define A_CPL_MAP_TBL_DATA 0x65c 5349 5350 #define S_CPL_MAP_TBL_DATA 0 5351 #define M_CPL_MAP_TBL_DATA 0xff 5352 #define V_CPL_MAP_TBL_DATA(x) ((x) << S_CPL_MAP_TBL_DATA) 5353 #define G_CPL_MAP_TBL_DATA(x) (((x) >> S_CPL_MAP_TBL_DATA) & M_CPL_MAP_TBL_DATA) 5354 5355 /* registers for module SMB0 */ 5356 #define SMB0_BASE_ADDR 0x660 5357 5358 #define A_SMB_GLOBAL_TIME_CFG 0x660 5359 5360 #define S_LADBGWRPTR 24 5361 #define M_LADBGWRPTR 0xff 5362 #define V_LADBGWRPTR(x) ((x) << S_LADBGWRPTR) 5363 #define G_LADBGWRPTR(x) (((x) >> S_LADBGWRPTR) & M_LADBGWRPTR) 5364 5365 #define S_LADBGRDPTR 16 5366 #define M_LADBGRDPTR 0xff 5367 #define V_LADBGRDPTR(x) ((x) << S_LADBGRDPTR) 5368 #define G_LADBGRDPTR(x) (((x) >> S_LADBGRDPTR) & M_LADBGRDPTR) 5369 5370 #define S_LADBGEN 13 5371 #define V_LADBGEN(x) ((x) << S_LADBGEN) 5372 #define F_LADBGEN V_LADBGEN(1U) 5373 5374 #define S_MACROCNTCFG 8 5375 #define M_MACROCNTCFG 0x1f 5376 #define V_MACROCNTCFG(x) ((x) << S_MACROCNTCFG) 5377 #define G_MACROCNTCFG(x) (((x) >> S_MACROCNTCFG) & M_MACROCNTCFG) 5378 5379 #define S_MICROCNTCFG 0 5380 #define M_MICROCNTCFG 0xff 5381 #define V_MICROCNTCFG(x) ((x) << S_MICROCNTCFG) 5382 #define G_MICROCNTCFG(x) (((x) >> S_MICROCNTCFG) & M_MICROCNTCFG) 5383 5384 #define A_SMB_MST_TIMEOUT_CFG 0x664 5385 5386 #define S_DEBUGSELH 28 5387 #define M_DEBUGSELH 0xf 5388 #define V_DEBUGSELH(x) ((x) << S_DEBUGSELH) 5389 #define G_DEBUGSELH(x) (((x) >> S_DEBUGSELH) & M_DEBUGSELH) 5390 5391 #define S_DEBUGSELL 24 5392 #define M_DEBUGSELL 0xf 5393 #define V_DEBUGSELL(x) ((x) << S_DEBUGSELL) 5394 #define G_DEBUGSELL(x) (((x) >> S_DEBUGSELL) & M_DEBUGSELL) 5395 5396 #define S_MSTTIMEOUTCFG 0 5397 #define M_MSTTIMEOUTCFG 0xffffff 5398 #define V_MSTTIMEOUTCFG(x) ((x) << S_MSTTIMEOUTCFG) 5399 #define G_MSTTIMEOUTCFG(x) (((x) >> S_MSTTIMEOUTCFG) & M_MSTTIMEOUTCFG) 5400 5401 #define A_SMB_MST_CTL_CFG 0x668 5402 5403 #define S_MSTFIFODBG 31 5404 #define V_MSTFIFODBG(x) ((x) << S_MSTFIFODBG) 5405 #define F_MSTFIFODBG V_MSTFIFODBG(1U) 5406 5407 #define S_MSTFIFODBGCLR 30 5408 #define V_MSTFIFODBGCLR(x) ((x) << S_MSTFIFODBGCLR) 5409 #define F_MSTFIFODBGCLR V_MSTFIFODBGCLR(1U) 5410 5411 #define S_MSTRXBYTECFG 12 5412 #define M_MSTRXBYTECFG 0x3f 5413 #define V_MSTRXBYTECFG(x) ((x) << S_MSTRXBYTECFG) 5414 #define G_MSTRXBYTECFG(x) (((x) >> S_MSTRXBYTECFG) & M_MSTRXBYTECFG) 5415 5416 #define S_MSTTXBYTECFG 6 5417 #define M_MSTTXBYTECFG 0x3f 5418 #define V_MSTTXBYTECFG(x) ((x) << S_MSTTXBYTECFG) 5419 #define G_MSTTXBYTECFG(x) (((x) >> S_MSTTXBYTECFG) & M_MSTTXBYTECFG) 5420 5421 #define S_MSTRESET 1 5422 #define V_MSTRESET(x) ((x) << S_MSTRESET) 5423 #define F_MSTRESET V_MSTRESET(1U) 5424 5425 #define S_MSTCTLEN 0 5426 #define V_MSTCTLEN(x) ((x) << S_MSTCTLEN) 5427 #define F_MSTCTLEN V_MSTCTLEN(1U) 5428 5429 #define A_SMB_MST_CTL_STS 0x66c 5430 5431 #define S_MSTRXBYTECNT 12 5432 #define M_MSTRXBYTECNT 0x3f 5433 #define V_MSTRXBYTECNT(x) ((x) << S_MSTRXBYTECNT) 5434 #define G_MSTRXBYTECNT(x) (((x) >> S_MSTRXBYTECNT) & M_MSTRXBYTECNT) 5435 5436 #define S_MSTTXBYTECNT 6 5437 #define M_MSTTXBYTECNT 0x3f 5438 #define V_MSTTXBYTECNT(x) ((x) << S_MSTTXBYTECNT) 5439 #define G_MSTTXBYTECNT(x) (((x) >> S_MSTTXBYTECNT) & M_MSTTXBYTECNT) 5440 5441 #define S_MSTBUSYSTS 0 5442 #define V_MSTBUSYSTS(x) ((x) << S_MSTBUSYSTS) 5443 #define F_MSTBUSYSTS V_MSTBUSYSTS(1U) 5444 5445 #define A_SMB_MST_TX_FIFO_RDWR 0x670 5446 #define A_SMB_MST_RX_FIFO_RDWR 0x674 5447 #define A_SMB_SLV_TIMEOUT_CFG 0x678 5448 5449 #define S_SLVTIMEOUTCFG 0 5450 #define M_SLVTIMEOUTCFG 0xffffff 5451 #define V_SLVTIMEOUTCFG(x) ((x) << S_SLVTIMEOUTCFG) 5452 #define G_SLVTIMEOUTCFG(x) (((x) >> S_SLVTIMEOUTCFG) & M_SLVTIMEOUTCFG) 5453 5454 #define A_SMB_SLV_CTL_CFG 0x67c 5455 5456 #define S_SLVFIFODBG 31 5457 #define V_SLVFIFODBG(x) ((x) << S_SLVFIFODBG) 5458 #define F_SLVFIFODBG V_SLVFIFODBG(1U) 5459 5460 #define S_SLVFIFODBGCLR 30 5461 #define V_SLVFIFODBGCLR(x) ((x) << S_SLVFIFODBGCLR) 5462 #define F_SLVFIFODBGCLR V_SLVFIFODBGCLR(1U) 5463 5464 #define S_SLVADDRCFG 4 5465 #define M_SLVADDRCFG 0x7f 5466 #define V_SLVADDRCFG(x) ((x) << S_SLVADDRCFG) 5467 #define G_SLVADDRCFG(x) (((x) >> S_SLVADDRCFG) & M_SLVADDRCFG) 5468 5469 #define S_SLVALRTSET 2 5470 #define V_SLVALRTSET(x) ((x) << S_SLVALRTSET) 5471 #define F_SLVALRTSET V_SLVALRTSET(1U) 5472 5473 #define S_SLVRESET 1 5474 #define V_SLVRESET(x) ((x) << S_SLVRESET) 5475 #define F_SLVRESET V_SLVRESET(1U) 5476 5477 #define S_SLVCTLEN 0 5478 #define V_SLVCTLEN(x) ((x) << S_SLVCTLEN) 5479 #define F_SLVCTLEN V_SLVCTLEN(1U) 5480 5481 #define A_SMB_SLV_CTL_STS 0x680 5482 5483 #define S_SLVFIFOTXCNT 12 5484 #define M_SLVFIFOTXCNT 0x3f 5485 #define V_SLVFIFOTXCNT(x) ((x) << S_SLVFIFOTXCNT) 5486 #define G_SLVFIFOTXCNT(x) (((x) >> S_SLVFIFOTXCNT) & M_SLVFIFOTXCNT) 5487 5488 #define S_SLVFIFOCNT 6 5489 #define M_SLVFIFOCNT 0x3f 5490 #define V_SLVFIFOCNT(x) ((x) << S_SLVFIFOCNT) 5491 #define G_SLVFIFOCNT(x) (((x) >> S_SLVFIFOCNT) & M_SLVFIFOCNT) 5492 5493 #define S_SLVALRTSTS 2 5494 #define V_SLVALRTSTS(x) ((x) << S_SLVALRTSTS) 5495 #define F_SLVALRTSTS V_SLVALRTSTS(1U) 5496 5497 #define S_SLVBUSYSTS 0 5498 #define V_SLVBUSYSTS(x) ((x) << S_SLVBUSYSTS) 5499 #define F_SLVBUSYSTS V_SLVBUSYSTS(1U) 5500 5501 #define A_SMB_SLV_FIFO_RDWR 0x684 5502 #define A_SMB_SLV_CMD_FIFO_RDWR 0x688 5503 #define A_SMB_INT_ENABLE 0x68c 5504 5505 #define S_SLVTIMEOUTINTEN 7 5506 #define V_SLVTIMEOUTINTEN(x) ((x) << S_SLVTIMEOUTINTEN) 5507 #define F_SLVTIMEOUTINTEN V_SLVTIMEOUTINTEN(1U) 5508 5509 #define S_SLVERRINTEN 6 5510 #define V_SLVERRINTEN(x) ((x) << S_SLVERRINTEN) 5511 #define F_SLVERRINTEN V_SLVERRINTEN(1U) 5512 5513 #define S_SLVDONEINTEN 5 5514 #define V_SLVDONEINTEN(x) ((x) << S_SLVDONEINTEN) 5515 #define F_SLVDONEINTEN V_SLVDONEINTEN(1U) 5516 5517 #define S_SLVRXRDYINTEN 4 5518 #define V_SLVRXRDYINTEN(x) ((x) << S_SLVRXRDYINTEN) 5519 #define F_SLVRXRDYINTEN V_SLVRXRDYINTEN(1U) 5520 5521 #define S_MSTTIMEOUTINTEN 3 5522 #define V_MSTTIMEOUTINTEN(x) ((x) << S_MSTTIMEOUTINTEN) 5523 #define F_MSTTIMEOUTINTEN V_MSTTIMEOUTINTEN(1U) 5524 5525 #define S_MSTNACKINTEN 2 5526 #define V_MSTNACKINTEN(x) ((x) << S_MSTNACKINTEN) 5527 #define F_MSTNACKINTEN V_MSTNACKINTEN(1U) 5528 5529 #define S_MSTLOSTARBINTEN 1 5530 #define V_MSTLOSTARBINTEN(x) ((x) << S_MSTLOSTARBINTEN) 5531 #define F_MSTLOSTARBINTEN V_MSTLOSTARBINTEN(1U) 5532 5533 #define S_MSTDONEINTEN 0 5534 #define V_MSTDONEINTEN(x) ((x) << S_MSTDONEINTEN) 5535 #define F_MSTDONEINTEN V_MSTDONEINTEN(1U) 5536 5537 #define A_SMB_INT_CAUSE 0x690 5538 5539 #define S_SLVTIMEOUTINT 7 5540 #define V_SLVTIMEOUTINT(x) ((x) << S_SLVTIMEOUTINT) 5541 #define F_SLVTIMEOUTINT V_SLVTIMEOUTINT(1U) 5542 5543 #define S_SLVERRINT 6 5544 #define V_SLVERRINT(x) ((x) << S_SLVERRINT) 5545 #define F_SLVERRINT V_SLVERRINT(1U) 5546 5547 #define S_SLVDONEINT 5 5548 #define V_SLVDONEINT(x) ((x) << S_SLVDONEINT) 5549 #define F_SLVDONEINT V_SLVDONEINT(1U) 5550 5551 #define S_SLVRXRDYINT 4 5552 #define V_SLVRXRDYINT(x) ((x) << S_SLVRXRDYINT) 5553 #define F_SLVRXRDYINT V_SLVRXRDYINT(1U) 5554 5555 #define S_MSTTIMEOUTINT 3 5556 #define V_MSTTIMEOUTINT(x) ((x) << S_MSTTIMEOUTINT) 5557 #define F_MSTTIMEOUTINT V_MSTTIMEOUTINT(1U) 5558 5559 #define S_MSTNACKINT 2 5560 #define V_MSTNACKINT(x) ((x) << S_MSTNACKINT) 5561 #define F_MSTNACKINT V_MSTNACKINT(1U) 5562 5563 #define S_MSTLOSTARBINT 1 5564 #define V_MSTLOSTARBINT(x) ((x) << S_MSTLOSTARBINT) 5565 #define F_MSTLOSTARBINT V_MSTLOSTARBINT(1U) 5566 5567 #define S_MSTDONEINT 0 5568 #define V_MSTDONEINT(x) ((x) << S_MSTDONEINT) 5569 #define F_MSTDONEINT V_MSTDONEINT(1U) 5570 5571 #define A_SMB_DEBUG_DATA 0x694 5572 5573 #define S_DEBUGDATAH 16 5574 #define M_DEBUGDATAH 0xffff 5575 #define V_DEBUGDATAH(x) ((x) << S_DEBUGDATAH) 5576 #define G_DEBUGDATAH(x) (((x) >> S_DEBUGDATAH) & M_DEBUGDATAH) 5577 5578 #define S_DEBUGDATAL 0 5579 #define M_DEBUGDATAL 0xffff 5580 #define V_DEBUGDATAL(x) ((x) << S_DEBUGDATAL) 5581 #define G_DEBUGDATAL(x) (((x) >> S_DEBUGDATAL) & M_DEBUGDATAL) 5582 5583 #define A_SMB_DEBUG_LA 0x69c 5584 5585 #define S_DEBUGLAREQADDR 0 5586 #define M_DEBUGLAREQADDR 0x3ff 5587 #define V_DEBUGLAREQADDR(x) ((x) << S_DEBUGLAREQADDR) 5588 #define G_DEBUGLAREQADDR(x) (((x) >> S_DEBUGLAREQADDR) & M_DEBUGLAREQADDR) 5589 5590 /* registers for module I2CM0 */ 5591 #define I2CM0_BASE_ADDR 0x6a0 5592 5593 #define A_I2C_CFG 0x6a0 5594 5595 #define S_I2C_CLKDIV 0 5596 #define M_I2C_CLKDIV 0xfff 5597 #define V_I2C_CLKDIV(x) ((x) << S_I2C_CLKDIV) 5598 #define G_I2C_CLKDIV(x) (((x) >> S_I2C_CLKDIV) & M_I2C_CLKDIV) 5599 5600 #define A_I2C_DATA 0x6a4 5601 #define A_I2C_OP 0x6a8 5602 5603 #define S_ACK 30 5604 #define V_ACK(x) ((x) << S_ACK) 5605 #define F_ACK V_ACK(1U) 5606 5607 #define S_I2C_CONT 1 5608 #define V_I2C_CONT(x) ((x) << S_I2C_CONT) 5609 #define F_I2C_CONT V_I2C_CONT(1U) 5610 5611 /* registers for module MI1 */ 5612 #define MI1_BASE_ADDR 0x6b0 5613 5614 #define A_MI1_CFG 0x6b0 5615 5616 #define S_CLKDIV 5 5617 #define M_CLKDIV 0xff 5618 #define V_CLKDIV(x) ((x) << S_CLKDIV) 5619 #define G_CLKDIV(x) (((x) >> S_CLKDIV) & M_CLKDIV) 5620 5621 #define S_ST 3 5622 #define M_ST 0x3 5623 #define V_ST(x) ((x) << S_ST) 5624 #define G_ST(x) (((x) >> S_ST) & M_ST) 5625 5626 #define S_PREEN 2 5627 #define V_PREEN(x) ((x) << S_PREEN) 5628 #define F_PREEN V_PREEN(1U) 5629 5630 #define S_MDIINV 1 5631 #define V_MDIINV(x) ((x) << S_MDIINV) 5632 #define F_MDIINV V_MDIINV(1U) 5633 5634 #define S_MDIEN 0 5635 #define V_MDIEN(x) ((x) << S_MDIEN) 5636 #define F_MDIEN V_MDIEN(1U) 5637 5638 #define A_MI1_ADDR 0x6b4 5639 5640 #define S_PHYADDR 5 5641 #define M_PHYADDR 0x1f 5642 #define V_PHYADDR(x) ((x) << S_PHYADDR) 5643 #define G_PHYADDR(x) (((x) >> S_PHYADDR) & M_PHYADDR) 5644 5645 #define S_REGADDR 0 5646 #define M_REGADDR 0x1f 5647 #define V_REGADDR(x) ((x) << S_REGADDR) 5648 #define G_REGADDR(x) (((x) >> S_REGADDR) & M_REGADDR) 5649 5650 #define A_MI1_DATA 0x6b8 5651 5652 #define S_MDI_DATA 0 5653 #define M_MDI_DATA 0xffff 5654 #define V_MDI_DATA(x) ((x) << S_MDI_DATA) 5655 #define G_MDI_DATA(x) (((x) >> S_MDI_DATA) & M_MDI_DATA) 5656 5657 #define A_MI1_OP 0x6bc 5658 5659 #define S_INC 2 5660 #define V_INC(x) ((x) << S_INC) 5661 #define F_INC V_INC(1U) 5662 5663 #define S_MDI_OP 0 5664 #define M_MDI_OP 0x3 5665 #define V_MDI_OP(x) ((x) << S_MDI_OP) 5666 #define G_MDI_OP(x) (((x) >> S_MDI_OP) & M_MDI_OP) 5667 5668 /* registers for module JM1 */ 5669 #define JM1_BASE_ADDR 0x6c0 5670 5671 #define A_JM_CFG 0x6c0 5672 5673 #define S_JM_CLKDIV 2 5674 #define M_JM_CLKDIV 0xff 5675 #define V_JM_CLKDIV(x) ((x) << S_JM_CLKDIV) 5676 #define G_JM_CLKDIV(x) (((x) >> S_JM_CLKDIV) & M_JM_CLKDIV) 5677 5678 #define S_TRST 1 5679 #define V_TRST(x) ((x) << S_TRST) 5680 #define F_TRST V_TRST(1U) 5681 5682 #define S_EN 0 5683 #define V_EN(x) ((x) << S_EN) 5684 #define F_EN V_EN(1U) 5685 5686 #define A_JM_MODE 0x6c4 5687 #define A_JM_DATA 0x6c8 5688 #define A_JM_OP 0x6cc 5689 5690 #define S_CNT 0 5691 #define M_CNT 0x1f 5692 #define V_CNT(x) ((x) << S_CNT) 5693 #define G_CNT(x) (((x) >> S_CNT) & M_CNT) 5694 5695 /* registers for module SF1 */ 5696 #define SF1_BASE_ADDR 0x6d8 5697 5698 #define A_SF_DATA 0x6d8 5699 #define A_SF_OP 0x6dc 5700 5701 #define S_BYTECNT 1 5702 #define M_BYTECNT 0x3 5703 #define V_BYTECNT(x) ((x) << S_BYTECNT) 5704 #define G_BYTECNT(x) (((x) >> S_BYTECNT) & M_BYTECNT) 5705 5706 /* registers for module PL3 */ 5707 #define PL3_BASE_ADDR 0x6e0 5708 5709 #define A_PL_INT_ENABLE0 0x6e0 5710 5711 #define S_EXT 24 5712 #define V_EXT(x) ((x) << S_EXT) 5713 #define F_EXT V_EXT(1U) 5714 5715 #define S_T3DBG 23 5716 #define V_T3DBG(x) ((x) << S_T3DBG) 5717 #define F_T3DBG V_T3DBG(1U) 5718 5719 #define S_XGMAC0_1 20 5720 #define V_XGMAC0_1(x) ((x) << S_XGMAC0_1) 5721 #define F_XGMAC0_1 V_XGMAC0_1(1U) 5722 5723 #define S_XGMAC0_0 19 5724 #define V_XGMAC0_0(x) ((x) << S_XGMAC0_0) 5725 #define F_XGMAC0_0 V_XGMAC0_0(1U) 5726 5727 #define S_MC5A 18 5728 #define V_MC5A(x) ((x) << S_MC5A) 5729 #define F_MC5A V_MC5A(1U) 5730 5731 #define S_SF1 17 5732 #define V_SF1(x) ((x) << S_SF1) 5733 #define F_SF1 V_SF1(1U) 5734 5735 #define S_SMB0 15 5736 #define V_SMB0(x) ((x) << S_SMB0) 5737 #define F_SMB0 V_SMB0(1U) 5738 5739 #define S_I2CM0 14 5740 #define V_I2CM0(x) ((x) << S_I2CM0) 5741 #define F_I2CM0 V_I2CM0(1U) 5742 5743 #define S_MI1 13 5744 #define V_MI1(x) ((x) << S_MI1) 5745 #define F_MI1 V_MI1(1U) 5746 5747 #define S_CPL_SWITCH 12 5748 #define V_CPL_SWITCH(x) ((x) << S_CPL_SWITCH) 5749 #define F_CPL_SWITCH V_CPL_SWITCH(1U) 5750 5751 #define S_MPS0 11 5752 #define V_MPS0(x) ((x) << S_MPS0) 5753 #define F_MPS0 V_MPS0(1U) 5754 5755 #define S_PM1_TX 10 5756 #define V_PM1_TX(x) ((x) << S_PM1_TX) 5757 #define F_PM1_TX V_PM1_TX(1U) 5758 5759 #define S_PM1_RX 9 5760 #define V_PM1_RX(x) ((x) << S_PM1_RX) 5761 #define F_PM1_RX V_PM1_RX(1U) 5762 5763 #define S_ULP2_TX 8 5764 #define V_ULP2_TX(x) ((x) << S_ULP2_TX) 5765 #define F_ULP2_TX V_ULP2_TX(1U) 5766 5767 #define S_ULP2_RX 7 5768 #define V_ULP2_RX(x) ((x) << S_ULP2_RX) 5769 #define F_ULP2_RX V_ULP2_RX(1U) 5770 5771 #define S_TP1 6 5772 #define V_TP1(x) ((x) << S_TP1) 5773 #define F_TP1 V_TP1(1U) 5774 5775 #define S_CIM 5 5776 #define V_CIM(x) ((x) << S_CIM) 5777 #define F_CIM V_CIM(1U) 5778 5779 #define S_MC7_CM 4 5780 #define V_MC7_CM(x) ((x) << S_MC7_CM) 5781 #define F_MC7_CM V_MC7_CM(1U) 5782 5783 #define S_MC7_PMTX 3 5784 #define V_MC7_PMTX(x) ((x) << S_MC7_PMTX) 5785 #define F_MC7_PMTX V_MC7_PMTX(1U) 5786 5787 #define S_MC7_PMRX 2 5788 #define V_MC7_PMRX(x) ((x) << S_MC7_PMRX) 5789 #define F_MC7_PMRX V_MC7_PMRX(1U) 5790 5791 #define S_PCIM0 1 5792 #define V_PCIM0(x) ((x) << S_PCIM0) 5793 #define F_PCIM0 V_PCIM0(1U) 5794 5795 #define S_SGE3 0 5796 #define V_SGE3(x) ((x) << S_SGE3) 5797 #define F_SGE3 V_SGE3(1U) 5798 5799 #define S_SW 25 5800 #define V_SW(x) ((x) << S_SW) 5801 #define F_SW V_SW(1U) 5802 5803 #define A_PL_INT_CAUSE0 0x6e4 5804 #define A_PL_INT_ENABLE1 0x6e8 5805 #define A_PL_INT_CAUSE1 0x6ec 5806 #define A_PL_RST 0x6f0 5807 5808 #define S_CRSTWRM 1 5809 #define V_CRSTWRM(x) ((x) << S_CRSTWRM) 5810 #define F_CRSTWRM V_CRSTWRM(1U) 5811 5812 #define S_SWINT1 3 5813 #define V_SWINT1(x) ((x) << S_SWINT1) 5814 #define F_SWINT1 V_SWINT1(1U) 5815 5816 #define S_SWINT0 2 5817 #define V_SWINT0(x) ((x) << S_SWINT0) 5818 #define F_SWINT0 V_SWINT0(1U) 5819 5820 #define A_PL_REV 0x6f4 5821 5822 #define S_REV 0 5823 #define M_REV 0xf 5824 #define V_REV(x) ((x) << S_REV) 5825 #define G_REV(x) (((x) >> S_REV) & M_REV) 5826 5827 #define A_PL_CLI 0x6f8 5828 #define A_PL_LCK 0x6fc 5829 5830 #define S_LCK 0 5831 #define M_LCK 0x3 5832 #define V_LCK(x) ((x) << S_LCK) 5833 #define G_LCK(x) (((x) >> S_LCK) & M_LCK) 5834 5835 /* registers for module MC5A */ 5836 #define MC5A_BASE_ADDR 0x700 5837 5838 #define A_MC5_BUF_CONFIG 0x700 5839 5840 #define S_TERM300_240 31 5841 #define V_TERM300_240(x) ((x) << S_TERM300_240) 5842 #define F_TERM300_240 V_TERM300_240(1U) 5843 5844 #define S_MC5_TERM150 30 5845 #define V_MC5_TERM150(x) ((x) << S_MC5_TERM150) 5846 #define F_MC5_TERM150 V_MC5_TERM150(1U) 5847 5848 #define S_TERM60 29 5849 #define V_TERM60(x) ((x) << S_TERM60) 5850 #define F_TERM60 V_TERM60(1U) 5851 5852 #define S_GDDRIII 28 5853 #define V_GDDRIII(x) ((x) << S_GDDRIII) 5854 #define F_GDDRIII V_GDDRIII(1U) 5855 5856 #define S_GDDRII 27 5857 #define V_GDDRII(x) ((x) << S_GDDRII) 5858 #define F_GDDRII V_GDDRII(1U) 5859 5860 #define S_GDDRI 26 5861 #define V_GDDRI(x) ((x) << S_GDDRI) 5862 #define F_GDDRI V_GDDRI(1U) 5863 5864 #define S_READ 25 5865 #define V_READ(x) ((x) << S_READ) 5866 #define F_READ V_READ(1U) 5867 5868 #define S_CAL_IMP_UPD 23 5869 #define V_CAL_IMP_UPD(x) ((x) << S_CAL_IMP_UPD) 5870 #define F_CAL_IMP_UPD V_CAL_IMP_UPD(1U) 5871 5872 #define S_CAL_BUSY 22 5873 #define V_CAL_BUSY(x) ((x) << S_CAL_BUSY) 5874 #define F_CAL_BUSY V_CAL_BUSY(1U) 5875 5876 #define S_CAL_ERROR 21 5877 #define V_CAL_ERROR(x) ((x) << S_CAL_ERROR) 5878 #define F_CAL_ERROR V_CAL_ERROR(1U) 5879 5880 #define S_SGL_CAL_EN 20 5881 #define V_SGL_CAL_EN(x) ((x) << S_SGL_CAL_EN) 5882 #define F_SGL_CAL_EN V_SGL_CAL_EN(1U) 5883 5884 #define S_IMP_UPD_MODE 19 5885 #define V_IMP_UPD_MODE(x) ((x) << S_IMP_UPD_MODE) 5886 #define F_IMP_UPD_MODE V_IMP_UPD_MODE(1U) 5887 5888 #define S_IMP_SEL 18 5889 #define V_IMP_SEL(x) ((x) << S_IMP_SEL) 5890 #define F_IMP_SEL V_IMP_SEL(1U) 5891 5892 #define S_MAN_PU 15 5893 #define M_MAN_PU 0x7 5894 #define V_MAN_PU(x) ((x) << S_MAN_PU) 5895 #define G_MAN_PU(x) (((x) >> S_MAN_PU) & M_MAN_PU) 5896 5897 #define S_MAN_PD 12 5898 #define M_MAN_PD 0x7 5899 #define V_MAN_PD(x) ((x) << S_MAN_PD) 5900 #define G_MAN_PD(x) (((x) >> S_MAN_PD) & M_MAN_PD) 5901 5902 #define S_CAL_PU 9 5903 #define M_CAL_PU 0x7 5904 #define V_CAL_PU(x) ((x) << S_CAL_PU) 5905 #define G_CAL_PU(x) (((x) >> S_CAL_PU) & M_CAL_PU) 5906 5907 #define S_CAL_PD 6 5908 #define M_CAL_PD 0x7 5909 #define V_CAL_PD(x) ((x) << S_CAL_PD) 5910 #define G_CAL_PD(x) (((x) >> S_CAL_PD) & M_CAL_PD) 5911 5912 #define S_SET_PU 3 5913 #define M_SET_PU 0x7 5914 #define V_SET_PU(x) ((x) << S_SET_PU) 5915 #define G_SET_PU(x) (((x) >> S_SET_PU) & M_SET_PU) 5916 5917 #define S_SET_PD 0 5918 #define M_SET_PD 0x7 5919 #define V_SET_PD(x) ((x) << S_SET_PD) 5920 #define G_SET_PD(x) (((x) >> S_SET_PD) & M_SET_PD) 5921 5922 #define S_IMP_SET_UPDATE 24 5923 #define V_IMP_SET_UPDATE(x) ((x) << S_IMP_SET_UPDATE) 5924 #define F_IMP_SET_UPDATE V_IMP_SET_UPDATE(1U) 5925 5926 #define S_CAL_UPDATE 23 5927 #define V_CAL_UPDATE(x) ((x) << S_CAL_UPDATE) 5928 #define F_CAL_UPDATE V_CAL_UPDATE(1U) 5929 5930 #define A_MC5_DB_CONFIG 0x704 5931 5932 #define S_TMCFGWRLOCK 31 5933 #define V_TMCFGWRLOCK(x) ((x) << S_TMCFGWRLOCK) 5934 #define F_TMCFGWRLOCK V_TMCFGWRLOCK(1U) 5935 5936 #define S_TMTYPEHI 30 5937 #define V_TMTYPEHI(x) ((x) << S_TMTYPEHI) 5938 #define F_TMTYPEHI V_TMTYPEHI(1U) 5939 5940 #define S_TMPARTSIZE 28 5941 #define M_TMPARTSIZE 0x3 5942 #define V_TMPARTSIZE(x) ((x) << S_TMPARTSIZE) 5943 #define G_TMPARTSIZE(x) (((x) >> S_TMPARTSIZE) & M_TMPARTSIZE) 5944 5945 #define S_TMTYPE 26 5946 #define M_TMTYPE 0x3 5947 #define V_TMTYPE(x) ((x) << S_TMTYPE) 5948 #define G_TMTYPE(x) (((x) >> S_TMTYPE) & M_TMTYPE) 5949 5950 #define S_TMPARTCOUNT 24 5951 #define M_TMPARTCOUNT 0x3 5952 #define V_TMPARTCOUNT(x) ((x) << S_TMPARTCOUNT) 5953 #define G_TMPARTCOUNT(x) (((x) >> S_TMPARTCOUNT) & M_TMPARTCOUNT) 5954 5955 #define S_NLIP 18 5956 #define M_NLIP 0x3f 5957 #define V_NLIP(x) ((x) << S_NLIP) 5958 #define G_NLIP(x) (((x) >> S_NLIP) & M_NLIP) 5959 5960 #define S_COMPEN 17 5961 #define V_COMPEN(x) ((x) << S_COMPEN) 5962 #define F_COMPEN V_COMPEN(1U) 5963 5964 #define S_BUILD 16 5965 #define V_BUILD(x) ((x) << S_BUILD) 5966 #define F_BUILD V_BUILD(1U) 5967 5968 #define S_TM_IO_PDOWN 9 5969 #define V_TM_IO_PDOWN(x) ((x) << S_TM_IO_PDOWN) 5970 #define F_TM_IO_PDOWN V_TM_IO_PDOWN(1U) 5971 5972 #define S_SYNMODE 7 5973 #define M_SYNMODE 0x3 5974 #define V_SYNMODE(x) ((x) << S_SYNMODE) 5975 #define G_SYNMODE(x) (((x) >> S_SYNMODE) & M_SYNMODE) 5976 5977 #define S_PRTYEN 6 5978 #define V_PRTYEN(x) ((x) << S_PRTYEN) 5979 #define F_PRTYEN V_PRTYEN(1U) 5980 5981 #define S_MBUSEN 5 5982 #define V_MBUSEN(x) ((x) << S_MBUSEN) 5983 #define F_MBUSEN V_MBUSEN(1U) 5984 5985 #define S_DBGIEN 4 5986 #define V_DBGIEN(x) ((x) << S_DBGIEN) 5987 #define F_DBGIEN V_DBGIEN(1U) 5988 5989 #define S_TMRDY 2 5990 #define V_TMRDY(x) ((x) << S_TMRDY) 5991 #define F_TMRDY V_TMRDY(1U) 5992 5993 #define S_TMRST 1 5994 #define V_TMRST(x) ((x) << S_TMRST) 5995 #define F_TMRST V_TMRST(1U) 5996 5997 #define S_TMMODE 0 5998 #define V_TMMODE(x) ((x) << S_TMMODE) 5999 #define F_TMMODE V_TMMODE(1U) 6000 6001 #define S_FILTEREN 11 6002 #define V_FILTEREN(x) ((x) << S_FILTEREN) 6003 #define F_FILTEREN V_FILTEREN(1U) 6004 6005 #define S_CLIPUPDATE 10 6006 #define V_CLIPUPDATE(x) ((x) << S_CLIPUPDATE) 6007 #define F_CLIPUPDATE V_CLIPUPDATE(1U) 6008 6009 #define S_TCMCFGOVR 3 6010 #define V_TCMCFGOVR(x) ((x) << S_TCMCFGOVR) 6011 #define F_TCMCFGOVR V_TCMCFGOVR(1U) 6012 6013 #define A_MC5_MISC 0x708 6014 6015 #define S_LIP_CMP_UNAVAILABLE 0 6016 #define M_LIP_CMP_UNAVAILABLE 0xf 6017 #define V_LIP_CMP_UNAVAILABLE(x) ((x) << S_LIP_CMP_UNAVAILABLE) 6018 #define G_LIP_CMP_UNAVAILABLE(x) (((x) >> S_LIP_CMP_UNAVAILABLE) & M_LIP_CMP_UNAVAILABLE) 6019 6020 #define A_MC5_DB_ROUTING_TABLE_INDEX 0x70c 6021 6022 #define S_RTINDX 0 6023 #define M_RTINDX 0x3fffff 6024 #define V_RTINDX(x) ((x) << S_RTINDX) 6025 #define G_RTINDX(x) (((x) >> S_RTINDX) & M_RTINDX) 6026 6027 #define A_MC5_DB_FILTER_TABLE 0x710 6028 #define A_MC5_DB_SERVER_INDEX 0x714 6029 6030 #define S_SRINDX 0 6031 #define M_SRINDX 0x3fffff 6032 #define V_SRINDX(x) ((x) << S_SRINDX) 6033 #define G_SRINDX(x) (((x) >> S_SRINDX) & M_SRINDX) 6034 6035 #define A_MC5_DB_LIP_RAM_ADDR 0x718 6036 6037 #define S_RAMWR 8 6038 #define V_RAMWR(x) ((x) << S_RAMWR) 6039 #define F_RAMWR V_RAMWR(1U) 6040 6041 #define S_RAMADDR 0 6042 #define M_RAMADDR 0x3f 6043 #define V_RAMADDR(x) ((x) << S_RAMADDR) 6044 #define G_RAMADDR(x) (((x) >> S_RAMADDR) & M_RAMADDR) 6045 6046 #define A_MC5_DB_LIP_RAM_DATA 0x71c 6047 #define A_MC5_DB_RSP_LATENCY 0x720 6048 6049 #define S_RDLAT 16 6050 #define M_RDLAT 0x1f 6051 #define V_RDLAT(x) ((x) << S_RDLAT) 6052 #define G_RDLAT(x) (((x) >> S_RDLAT) & M_RDLAT) 6053 6054 #define S_LRNLAT 8 6055 #define M_LRNLAT 0x1f 6056 #define V_LRNLAT(x) ((x) << S_LRNLAT) 6057 #define G_LRNLAT(x) (((x) >> S_LRNLAT) & M_LRNLAT) 6058 6059 #define S_SRCHLAT 0 6060 #define M_SRCHLAT 0x1f 6061 #define V_SRCHLAT(x) ((x) << S_SRCHLAT) 6062 #define G_SRCHLAT(x) (((x) >> S_SRCHLAT) & M_SRCHLAT) 6063 6064 #define A_MC5_DB_PARITY_LATENCY 0x724 6065 6066 #define S_PARLAT 0 6067 #define M_PARLAT 0xf 6068 #define V_PARLAT(x) ((x) << S_PARLAT) 6069 #define G_PARLAT(x) (((x) >> S_PARLAT) & M_PARLAT) 6070 6071 #define A_MC5_DB_WR_LRN_VERIFY 0x728 6072 6073 #define S_VWVEREN 2 6074 #define V_VWVEREN(x) ((x) << S_VWVEREN) 6075 #define F_VWVEREN V_VWVEREN(1U) 6076 6077 #define S_LRNVEREN 1 6078 #define V_LRNVEREN(x) ((x) << S_LRNVEREN) 6079 #define F_LRNVEREN V_LRNVEREN(1U) 6080 6081 #define S_POVEREN 0 6082 #define V_POVEREN(x) ((x) << S_POVEREN) 6083 #define F_POVEREN V_POVEREN(1U) 6084 6085 #define A_MC5_DB_PART_ID_INDEX 0x72c 6086 6087 #define S_IDINDEX 0 6088 #define M_IDINDEX 0xf 6089 #define V_IDINDEX(x) ((x) << S_IDINDEX) 6090 #define G_IDINDEX(x) (((x) >> S_IDINDEX) & M_IDINDEX) 6091 6092 #define A_MC5_DB_RESET_MAX 0x730 6093 6094 #define S_RSTMAX 0 6095 #define M_RSTMAX 0xf 6096 #define V_RSTMAX(x) ((x) << S_RSTMAX) 6097 #define G_RSTMAX(x) (((x) >> S_RSTMAX) & M_RSTMAX) 6098 6099 #define A_MC5_DB_ACT_CNT 0x734 6100 6101 #define S_ACTCNT 0 6102 #define M_ACTCNT 0xfffff 6103 #define V_ACTCNT(x) ((x) << S_ACTCNT) 6104 #define G_ACTCNT(x) (((x) >> S_ACTCNT) & M_ACTCNT) 6105 6106 #define A_MC5_DB_CLIP_MAP 0x738 6107 6108 #define S_CLIPMAPOP 31 6109 #define V_CLIPMAPOP(x) ((x) << S_CLIPMAPOP) 6110 #define F_CLIPMAPOP V_CLIPMAPOP(1U) 6111 6112 #define S_CLIPMAPVAL 16 6113 #define M_CLIPMAPVAL 0x3f 6114 #define V_CLIPMAPVAL(x) ((x) << S_CLIPMAPVAL) 6115 #define G_CLIPMAPVAL(x) (((x) >> S_CLIPMAPVAL) & M_CLIPMAPVAL) 6116 6117 #define S_CLIPMAPADDR 0 6118 #define M_CLIPMAPADDR 0x3f 6119 #define V_CLIPMAPADDR(x) ((x) << S_CLIPMAPADDR) 6120 #define G_CLIPMAPADDR(x) (((x) >> S_CLIPMAPADDR) & M_CLIPMAPADDR) 6121 6122 #define A_MC5_DB_INT_ENABLE 0x740 6123 6124 #define S_MSGSEL 28 6125 #define M_MSGSEL 0xf 6126 #define V_MSGSEL(x) ((x) << S_MSGSEL) 6127 #define G_MSGSEL(x) (((x) >> S_MSGSEL) & M_MSGSEL) 6128 6129 #define S_DELACTEMPTY 18 6130 #define V_DELACTEMPTY(x) ((x) << S_DELACTEMPTY) 6131 #define F_DELACTEMPTY V_DELACTEMPTY(1U) 6132 6133 #define S_DISPQPARERR 17 6134 #define V_DISPQPARERR(x) ((x) << S_DISPQPARERR) 6135 #define F_DISPQPARERR V_DISPQPARERR(1U) 6136 6137 #define S_REQQPARERR 16 6138 #define V_REQQPARERR(x) ((x) << S_REQQPARERR) 6139 #define F_REQQPARERR V_REQQPARERR(1U) 6140 6141 #define S_UNKNOWNCMD 15 6142 #define V_UNKNOWNCMD(x) ((x) << S_UNKNOWNCMD) 6143 #define F_UNKNOWNCMD V_UNKNOWNCMD(1U) 6144 6145 #define S_SYNCOOKIEOFF 11 6146 #define V_SYNCOOKIEOFF(x) ((x) << S_SYNCOOKIEOFF) 6147 #define F_SYNCOOKIEOFF V_SYNCOOKIEOFF(1U) 6148 6149 #define S_SYNCOOKIEBAD 10 6150 #define V_SYNCOOKIEBAD(x) ((x) << S_SYNCOOKIEBAD) 6151 #define F_SYNCOOKIEBAD V_SYNCOOKIEBAD(1U) 6152 6153 #define S_SYNCOOKIE 9 6154 #define V_SYNCOOKIE(x) ((x) << S_SYNCOOKIE) 6155 #define F_SYNCOOKIE V_SYNCOOKIE(1U) 6156 6157 #define S_NFASRCHFAIL 8 6158 #define V_NFASRCHFAIL(x) ((x) << S_NFASRCHFAIL) 6159 #define F_NFASRCHFAIL V_NFASRCHFAIL(1U) 6160 6161 #define S_ACTRGNFULL 7 6162 #define V_ACTRGNFULL(x) ((x) << S_ACTRGNFULL) 6163 #define F_ACTRGNFULL V_ACTRGNFULL(1U) 6164 6165 #define S_PARITYERR 6 6166 #define V_PARITYERR(x) ((x) << S_PARITYERR) 6167 #define F_PARITYERR V_PARITYERR(1U) 6168 6169 #define S_LIPMISS 5 6170 #define V_LIPMISS(x) ((x) << S_LIPMISS) 6171 #define F_LIPMISS V_LIPMISS(1U) 6172 6173 #define S_LIP0 4 6174 #define V_LIP0(x) ((x) << S_LIP0) 6175 #define F_LIP0 V_LIP0(1U) 6176 6177 #define S_MISS 3 6178 #define V_MISS(x) ((x) << S_MISS) 6179 #define F_MISS V_MISS(1U) 6180 6181 #define S_ROUTINGHIT 2 6182 #define V_ROUTINGHIT(x) ((x) << S_ROUTINGHIT) 6183 #define F_ROUTINGHIT V_ROUTINGHIT(1U) 6184 6185 #define S_ACTIVEHIT 1 6186 #define V_ACTIVEHIT(x) ((x) << S_ACTIVEHIT) 6187 #define F_ACTIVEHIT V_ACTIVEHIT(1U) 6188 6189 #define S_ACTIVEOUTHIT 0 6190 #define V_ACTIVEOUTHIT(x) ((x) << S_ACTIVEOUTHIT) 6191 #define F_ACTIVEOUTHIT V_ACTIVEOUTHIT(1U) 6192 6193 #define A_MC5_DB_INT_CAUSE 0x744 6194 #define A_MC5_DB_INT_TID 0x748 6195 6196 #define S_INTTID 0 6197 #define M_INTTID 0xfffff 6198 #define V_INTTID(x) ((x) << S_INTTID) 6199 #define G_INTTID(x) (((x) >> S_INTTID) & M_INTTID) 6200 6201 #define A_MC5_DB_INT_PTID 0x74c 6202 6203 #define S_INTPTID 0 6204 #define M_INTPTID 0xfffff 6205 #define V_INTPTID(x) ((x) << S_INTPTID) 6206 #define G_INTPTID(x) (((x) >> S_INTPTID) & M_INTPTID) 6207 6208 #define A_MC5_DB_DBGI_CONFIG 0x774 6209 6210 #define S_WRREQSIZE 22 6211 #define M_WRREQSIZE 0x3ff 6212 #define V_WRREQSIZE(x) ((x) << S_WRREQSIZE) 6213 #define G_WRREQSIZE(x) (((x) >> S_WRREQSIZE) & M_WRREQSIZE) 6214 6215 #define S_SADRSEL 4 6216 #define V_SADRSEL(x) ((x) << S_SADRSEL) 6217 #define F_SADRSEL V_SADRSEL(1U) 6218 6219 #define S_CMDMODE 0 6220 #define M_CMDMODE 0x7 6221 #define V_CMDMODE(x) ((x) << S_CMDMODE) 6222 #define G_CMDMODE(x) (((x) >> S_CMDMODE) & M_CMDMODE) 6223 6224 #define A_MC5_DB_DBGI_REQ_CMD 0x778 6225 6226 #define S_MBUSCMD 0 6227 #define M_MBUSCMD 0xf 6228 #define V_MBUSCMD(x) ((x) << S_MBUSCMD) 6229 #define G_MBUSCMD(x) (((x) >> S_MBUSCMD) & M_MBUSCMD) 6230 6231 #define S_IDTCMDHI 11 6232 #define M_IDTCMDHI 0x7 6233 #define V_IDTCMDHI(x) ((x) << S_IDTCMDHI) 6234 #define G_IDTCMDHI(x) (((x) >> S_IDTCMDHI) & M_IDTCMDHI) 6235 6236 #define S_IDTCMDLO 0 6237 #define M_IDTCMDLO 0xf 6238 #define V_IDTCMDLO(x) ((x) << S_IDTCMDLO) 6239 #define G_IDTCMDLO(x) (((x) >> S_IDTCMDLO) & M_IDTCMDLO) 6240 6241 #define S_IDTCMD 0 6242 #define M_IDTCMD 0xfffff 6243 #define V_IDTCMD(x) ((x) << S_IDTCMD) 6244 #define G_IDTCMD(x) (((x) >> S_IDTCMD) & M_IDTCMD) 6245 6246 #define S_LCMDB 16 6247 #define M_LCMDB 0x7ff 6248 #define V_LCMDB(x) ((x) << S_LCMDB) 6249 #define G_LCMDB(x) (((x) >> S_LCMDB) & M_LCMDB) 6250 6251 #define S_LCMDA 0 6252 #define M_LCMDA 0x7ff 6253 #define V_LCMDA(x) ((x) << S_LCMDA) 6254 #define G_LCMDA(x) (((x) >> S_LCMDA) & M_LCMDA) 6255 6256 #define A_MC5_DB_DBGI_REQ_ADDR0 0x77c 6257 #define A_MC5_DB_DBGI_REQ_ADDR1 0x780 6258 #define A_MC5_DB_DBGI_REQ_ADDR2 0x784 6259 6260 #define S_DBGIREQADRHI 0 6261 #define M_DBGIREQADRHI 0xff 6262 #define V_DBGIREQADRHI(x) ((x) << S_DBGIREQADRHI) 6263 #define G_DBGIREQADRHI(x) (((x) >> S_DBGIREQADRHI) & M_DBGIREQADRHI) 6264 6265 #define A_MC5_DB_DBGI_REQ_DATA0 0x788 6266 #define A_MC5_DB_DBGI_REQ_DATA1 0x78c 6267 #define A_MC5_DB_DBGI_REQ_DATA2 0x790 6268 #define A_MC5_DB_DBGI_REQ_DATA3 0x794 6269 #define A_MC5_DB_DBGI_REQ_DATA4 0x798 6270 6271 #define S_DBGIREQDATA4 0 6272 #define M_DBGIREQDATA4 0xffff 6273 #define V_DBGIREQDATA4(x) ((x) << S_DBGIREQDATA4) 6274 #define G_DBGIREQDATA4(x) (((x) >> S_DBGIREQDATA4) & M_DBGIREQDATA4) 6275 6276 #define A_MC5_DB_DBGI_REQ_MASK0 0x79c 6277 #define A_MC5_DB_DBGI_REQ_MASK1 0x7a0 6278 #define A_MC5_DB_DBGI_REQ_MASK2 0x7a4 6279 #define A_MC5_DB_DBGI_REQ_MASK3 0x7a8 6280 #define A_MC5_DB_DBGI_REQ_MASK4 0x7ac 6281 6282 #define S_DBGIREQMSK4 0 6283 #define M_DBGIREQMSK4 0xffff 6284 #define V_DBGIREQMSK4(x) ((x) << S_DBGIREQMSK4) 6285 #define G_DBGIREQMSK4(x) (((x) >> S_DBGIREQMSK4) & M_DBGIREQMSK4) 6286 6287 #define A_MC5_DB_DBGI_RSP_STATUS 0x7b0 6288 6289 #define S_DBGIRSPMSG 8 6290 #define M_DBGIRSPMSG 0xf 6291 #define V_DBGIRSPMSG(x) ((x) << S_DBGIRSPMSG) 6292 #define G_DBGIRSPMSG(x) (((x) >> S_DBGIRSPMSG) & M_DBGIRSPMSG) 6293 6294 #define S_DBGIRSPMSGVLD 2 6295 #define V_DBGIRSPMSGVLD(x) ((x) << S_DBGIRSPMSGVLD) 6296 #define F_DBGIRSPMSGVLD V_DBGIRSPMSGVLD(1U) 6297 6298 #define S_DBGIRSPHIT 1 6299 #define V_DBGIRSPHIT(x) ((x) << S_DBGIRSPHIT) 6300 #define F_DBGIRSPHIT V_DBGIRSPHIT(1U) 6301 6302 #define S_DBGIRSPVALID 0 6303 #define V_DBGIRSPVALID(x) ((x) << S_DBGIRSPVALID) 6304 #define F_DBGIRSPVALID V_DBGIRSPVALID(1U) 6305 6306 #define A_MC5_DB_DBGI_RSP_DATA0 0x7b4 6307 #define A_MC5_DB_DBGI_RSP_DATA1 0x7b8 6308 #define A_MC5_DB_DBGI_RSP_DATA2 0x7bc 6309 #define A_MC5_DB_DBGI_RSP_DATA3 0x7c0 6310 #define A_MC5_DB_DBGI_RSP_DATA4 0x7c4 6311 6312 #define S_DBGIRSPDATA3 0 6313 #define M_DBGIRSPDATA3 0xffff 6314 #define V_DBGIRSPDATA3(x) ((x) << S_DBGIRSPDATA3) 6315 #define G_DBGIRSPDATA3(x) (((x) >> S_DBGIRSPDATA3) & M_DBGIRSPDATA3) 6316 6317 #define A_MC5_DB_DBGI_RSP_LAST_CMD 0x7c8 6318 6319 #define S_LASTCMDB 16 6320 #define M_LASTCMDB 0x7ff 6321 #define V_LASTCMDB(x) ((x) << S_LASTCMDB) 6322 #define G_LASTCMDB(x) (((x) >> S_LASTCMDB) & M_LASTCMDB) 6323 6324 #define S_LASTCMDA 0 6325 #define M_LASTCMDA 0x7ff 6326 #define V_LASTCMDA(x) ((x) << S_LASTCMDA) 6327 #define G_LASTCMDA(x) (((x) >> S_LASTCMDA) & M_LASTCMDA) 6328 6329 #define A_MC5_DB_POPEN_DATA_WR_CMD 0x7cc 6330 6331 #define S_PO_DWR 0 6332 #define M_PO_DWR 0xfffff 6333 #define V_PO_DWR(x) ((x) << S_PO_DWR) 6334 #define G_PO_DWR(x) (((x) >> S_PO_DWR) & M_PO_DWR) 6335 6336 #define A_MC5_DB_POPEN_MASK_WR_CMD 0x7d0 6337 6338 #define S_PO_MWR 0 6339 #define M_PO_MWR 0xfffff 6340 #define V_PO_MWR(x) ((x) << S_PO_MWR) 6341 #define G_PO_MWR(x) (((x) >> S_PO_MWR) & M_PO_MWR) 6342 6343 #define A_MC5_DB_AOPEN_SRCH_CMD 0x7d4 6344 6345 #define S_AO_SRCH 0 6346 #define M_AO_SRCH 0xfffff 6347 #define V_AO_SRCH(x) ((x) << S_AO_SRCH) 6348 #define G_AO_SRCH(x) (((x) >> S_AO_SRCH) & M_AO_SRCH) 6349 6350 #define A_MC5_DB_AOPEN_LRN_CMD 0x7d8 6351 6352 #define S_AO_LRN 0 6353 #define M_AO_LRN 0xfffff 6354 #define V_AO_LRN(x) ((x) << S_AO_LRN) 6355 #define G_AO_LRN(x) (((x) >> S_AO_LRN) & M_AO_LRN) 6356 6357 #define A_MC5_DB_SYN_SRCH_CMD 0x7dc 6358 6359 #define S_SYN_SRCH 0 6360 #define M_SYN_SRCH 0xfffff 6361 #define V_SYN_SRCH(x) ((x) << S_SYN_SRCH) 6362 #define G_SYN_SRCH(x) (((x) >> S_SYN_SRCH) & M_SYN_SRCH) 6363 6364 #define A_MC5_DB_SYN_LRN_CMD 0x7e0 6365 6366 #define S_SYN_LRN 0 6367 #define M_SYN_LRN 0xfffff 6368 #define V_SYN_LRN(x) ((x) << S_SYN_LRN) 6369 #define G_SYN_LRN(x) (((x) >> S_SYN_LRN) & M_SYN_LRN) 6370 6371 #define A_MC5_DB_ACK_SRCH_CMD 0x7e4 6372 6373 #define S_ACK_SRCH 0 6374 #define M_ACK_SRCH 0xfffff 6375 #define V_ACK_SRCH(x) ((x) << S_ACK_SRCH) 6376 #define G_ACK_SRCH(x) (((x) >> S_ACK_SRCH) & M_ACK_SRCH) 6377 6378 #define A_MC5_DB_ACK_LRN_CMD 0x7e8 6379 6380 #define S_ACK_LRN 0 6381 #define M_ACK_LRN 0xfffff 6382 #define V_ACK_LRN(x) ((x) << S_ACK_LRN) 6383 #define G_ACK_LRN(x) (((x) >> S_ACK_LRN) & M_ACK_LRN) 6384 6385 #define A_MC5_DB_ILOOKUP_CMD 0x7ec 6386 6387 #define S_I_SRCH 0 6388 #define M_I_SRCH 0xfffff 6389 #define V_I_SRCH(x) ((x) << S_I_SRCH) 6390 #define G_I_SRCH(x) (((x) >> S_I_SRCH) & M_I_SRCH) 6391 6392 #define A_MC5_DB_ELOOKUP_CMD 0x7f0 6393 6394 #define S_E_SRCH 0 6395 #define M_E_SRCH 0xfffff 6396 #define V_E_SRCH(x) ((x) << S_E_SRCH) 6397 #define G_E_SRCH(x) (((x) >> S_E_SRCH) & M_E_SRCH) 6398 6399 #define A_MC5_DB_DATA_WRITE_CMD 0x7f4 6400 6401 #define S_WRITE 0 6402 #define M_WRITE 0xfffff 6403 #define V_WRITE(x) ((x) << S_WRITE) 6404 #define G_WRITE(x) (((x) >> S_WRITE) & M_WRITE) 6405 6406 #define A_MC5_DB_DATA_READ_CMD 0x7f8 6407 6408 #define S_READCMD 0 6409 #define M_READCMD 0xfffff 6410 #define V_READCMD(x) ((x) << S_READCMD) 6411 #define G_READCMD(x) (((x) >> S_READCMD) & M_READCMD) 6412 6413 #define A_MC5_DB_MASK_WRITE_CMD 0x7fc 6414 6415 #define S_MASKWR 0 6416 #define M_MASKWR 0xffff 6417 #define V_MASKWR(x) ((x) << S_MASKWR) 6418 #define G_MASKWR(x) (((x) >> S_MASKWR) & M_MASKWR) 6419 6420 /* registers for module XGMAC0_0 */ 6421 #define XGMAC0_0_BASE_ADDR 0x800 6422 6423 #define A_XGM_TX_CTRL 0x800 6424 6425 #define S_SENDPAUSE 2 6426 #define V_SENDPAUSE(x) ((x) << S_SENDPAUSE) 6427 #define F_SENDPAUSE V_SENDPAUSE(1U) 6428 6429 #define S_SENDZEROPAUSE 1 6430 #define V_SENDZEROPAUSE(x) ((x) << S_SENDZEROPAUSE) 6431 #define F_SENDZEROPAUSE V_SENDZEROPAUSE(1U) 6432 6433 #define S_TXEN 0 6434 #define V_TXEN(x) ((x) << S_TXEN) 6435 #define F_TXEN V_TXEN(1U) 6436 6437 #define A_XGM_TX_CFG 0x804 6438 6439 #define S_CFGCLKSPEED 2 6440 #define M_CFGCLKSPEED 0x7 6441 #define V_CFGCLKSPEED(x) ((x) << S_CFGCLKSPEED) 6442 #define G_CFGCLKSPEED(x) (((x) >> S_CFGCLKSPEED) & M_CFGCLKSPEED) 6443 6444 #define S_STRETCHMODE 1 6445 #define V_STRETCHMODE(x) ((x) << S_STRETCHMODE) 6446 #define F_STRETCHMODE V_STRETCHMODE(1U) 6447 6448 #define S_TXPAUSEEN 0 6449 #define V_TXPAUSEEN(x) ((x) << S_TXPAUSEEN) 6450 #define F_TXPAUSEEN V_TXPAUSEEN(1U) 6451 6452 #define A_XGM_TX_PAUSE_QUANTA 0x808 6453 6454 #define S_TXPAUSEQUANTA 0 6455 #define M_TXPAUSEQUANTA 0xffff 6456 #define V_TXPAUSEQUANTA(x) ((x) << S_TXPAUSEQUANTA) 6457 #define G_TXPAUSEQUANTA(x) (((x) >> S_TXPAUSEQUANTA) & M_TXPAUSEQUANTA) 6458 6459 #define A_XGM_RX_CTRL 0x80c 6460 6461 #define S_RXEN 0 6462 #define V_RXEN(x) ((x) << S_RXEN) 6463 #define F_RXEN V_RXEN(1U) 6464 6465 #define A_XGM_RX_CFG 0x810 6466 6467 #define S_CON802_3PREAMBLE 12 6468 #define V_CON802_3PREAMBLE(x) ((x) << S_CON802_3PREAMBLE) 6469 #define F_CON802_3PREAMBLE V_CON802_3PREAMBLE(1U) 6470 6471 #define S_ENNON802_3PREAMBLE 11 6472 #define V_ENNON802_3PREAMBLE(x) ((x) << S_ENNON802_3PREAMBLE) 6473 #define F_ENNON802_3PREAMBLE V_ENNON802_3PREAMBLE(1U) 6474 6475 #define S_COPYPREAMBLE 10 6476 #define V_COPYPREAMBLE(x) ((x) << S_COPYPREAMBLE) 6477 #define F_COPYPREAMBLE V_COPYPREAMBLE(1U) 6478 6479 #define S_DISPAUSEFRAMES 9 6480 #define V_DISPAUSEFRAMES(x) ((x) << S_DISPAUSEFRAMES) 6481 #define F_DISPAUSEFRAMES V_DISPAUSEFRAMES(1U) 6482 6483 #define S_EN1536BFRAMES 8 6484 #define V_EN1536BFRAMES(x) ((x) << S_EN1536BFRAMES) 6485 #define F_EN1536BFRAMES V_EN1536BFRAMES(1U) 6486 6487 #define S_ENJUMBO 7 6488 #define V_ENJUMBO(x) ((x) << S_ENJUMBO) 6489 #define F_ENJUMBO V_ENJUMBO(1U) 6490 6491 #define S_RMFCS 6 6492 #define V_RMFCS(x) ((x) << S_RMFCS) 6493 #define F_RMFCS V_RMFCS(1U) 6494 6495 #define S_DISNONVLAN 5 6496 #define V_DISNONVLAN(x) ((x) << S_DISNONVLAN) 6497 #define F_DISNONVLAN V_DISNONVLAN(1U) 6498 6499 #define S_ENEXTMATCH 4 6500 #define V_ENEXTMATCH(x) ((x) << S_ENEXTMATCH) 6501 #define F_ENEXTMATCH V_ENEXTMATCH(1U) 6502 6503 #define S_ENHASHUCAST 3 6504 #define V_ENHASHUCAST(x) ((x) << S_ENHASHUCAST) 6505 #define F_ENHASHUCAST V_ENHASHUCAST(1U) 6506 6507 #define S_ENHASHMCAST 2 6508 #define V_ENHASHMCAST(x) ((x) << S_ENHASHMCAST) 6509 #define F_ENHASHMCAST V_ENHASHMCAST(1U) 6510 6511 #define S_DISBCAST 1 6512 #define V_DISBCAST(x) ((x) << S_DISBCAST) 6513 #define F_DISBCAST V_DISBCAST(1U) 6514 6515 #define S_COPYALLFRAMES 0 6516 #define V_COPYALLFRAMES(x) ((x) << S_COPYALLFRAMES) 6517 #define F_COPYALLFRAMES V_COPYALLFRAMES(1U) 6518 6519 #define A_XGM_RX_HASH_LOW 0x814 6520 #define A_XGM_RX_HASH_HIGH 0x818 6521 #define A_XGM_RX_EXACT_MATCH_LOW_1 0x81c 6522 #define A_XGM_RX_EXACT_MATCH_HIGH_1 0x820 6523 6524 #define S_ADDRESS_HIGH 0 6525 #define M_ADDRESS_HIGH 0xffff 6526 #define V_ADDRESS_HIGH(x) ((x) << S_ADDRESS_HIGH) 6527 #define G_ADDRESS_HIGH(x) (((x) >> S_ADDRESS_HIGH) & M_ADDRESS_HIGH) 6528 6529 #define A_XGM_RX_EXACT_MATCH_LOW_2 0x824 6530 #define A_XGM_RX_EXACT_MATCH_HIGH_2 0x828 6531 #define A_XGM_RX_EXACT_MATCH_LOW_3 0x82c 6532 #define A_XGM_RX_EXACT_MATCH_HIGH_3 0x830 6533 #define A_XGM_RX_EXACT_MATCH_LOW_4 0x834 6534 #define A_XGM_RX_EXACT_MATCH_HIGH_4 0x838 6535 #define A_XGM_RX_EXACT_MATCH_LOW_5 0x83c 6536 #define A_XGM_RX_EXACT_MATCH_HIGH_5 0x840 6537 #define A_XGM_RX_EXACT_MATCH_LOW_6 0x844 6538 #define A_XGM_RX_EXACT_MATCH_HIGH_6 0x848 6539 #define A_XGM_RX_EXACT_MATCH_LOW_7 0x84c 6540 #define A_XGM_RX_EXACT_MATCH_HIGH_7 0x850 6541 #define A_XGM_RX_EXACT_MATCH_LOW_8 0x854 6542 #define A_XGM_RX_EXACT_MATCH_HIGH_8 0x858 6543 #define A_XGM_RX_TYPE_MATCH_1 0x85c 6544 6545 #define S_ENTYPEMATCH 31 6546 #define V_ENTYPEMATCH(x) ((x) << S_ENTYPEMATCH) 6547 #define F_ENTYPEMATCH V_ENTYPEMATCH(1U) 6548 6549 #define S_TYPE 0 6550 #define M_TYPE 0xffff 6551 #define V_TYPE(x) ((x) << S_TYPE) 6552 #define G_TYPE(x) (((x) >> S_TYPE) & M_TYPE) 6553 6554 #define A_XGM_RX_TYPE_MATCH_2 0x860 6555 #define A_XGM_RX_TYPE_MATCH_3 0x864 6556 #define A_XGM_RX_TYPE_MATCH_4 0x868 6557 #define A_XGM_INT_STATUS 0x86c 6558 6559 #define S_XGMIIEXTINT 10 6560 #define V_XGMIIEXTINT(x) ((x) << S_XGMIIEXTINT) 6561 #define F_XGMIIEXTINT V_XGMIIEXTINT(1U) 6562 6563 #define S_LINKFAULTCHANGE 9 6564 #define V_LINKFAULTCHANGE(x) ((x) << S_LINKFAULTCHANGE) 6565 #define F_LINKFAULTCHANGE V_LINKFAULTCHANGE(1U) 6566 6567 #define S_PHYFRAMECOMPLETE 8 6568 #define V_PHYFRAMECOMPLETE(x) ((x) << S_PHYFRAMECOMPLETE) 6569 #define F_PHYFRAMECOMPLETE V_PHYFRAMECOMPLETE(1U) 6570 6571 #define S_PAUSEFRAMETXMT 7 6572 #define V_PAUSEFRAMETXMT(x) ((x) << S_PAUSEFRAMETXMT) 6573 #define F_PAUSEFRAMETXMT V_PAUSEFRAMETXMT(1U) 6574 6575 #define S_PAUSECNTRTIMEOUT 6 6576 #define V_PAUSECNTRTIMEOUT(x) ((x) << S_PAUSECNTRTIMEOUT) 6577 #define F_PAUSECNTRTIMEOUT V_PAUSECNTRTIMEOUT(1U) 6578 6579 #define S_NON0PAUSERCVD 5 6580 #define V_NON0PAUSERCVD(x) ((x) << S_NON0PAUSERCVD) 6581 #define F_NON0PAUSERCVD V_NON0PAUSERCVD(1U) 6582 6583 #define S_STATOFLOW 4 6584 #define V_STATOFLOW(x) ((x) << S_STATOFLOW) 6585 #define F_STATOFLOW V_STATOFLOW(1U) 6586 6587 #define S_TXERRFIFO 3 6588 #define V_TXERRFIFO(x) ((x) << S_TXERRFIFO) 6589 #define F_TXERRFIFO V_TXERRFIFO(1U) 6590 6591 #define S_TXUFLOW 2 6592 #define V_TXUFLOW(x) ((x) << S_TXUFLOW) 6593 #define F_TXUFLOW V_TXUFLOW(1U) 6594 6595 #define S_FRAMETXMT 1 6596 #define V_FRAMETXMT(x) ((x) << S_FRAMETXMT) 6597 #define F_FRAMETXMT V_FRAMETXMT(1U) 6598 6599 #define S_FRAMERCVD 0 6600 #define V_FRAMERCVD(x) ((x) << S_FRAMERCVD) 6601 #define F_FRAMERCVD V_FRAMERCVD(1U) 6602 6603 #define A_XGM_XGM_INT_MASK 0x870 6604 #define A_XGM_XGM_INT_ENABLE 0x874 6605 #define A_XGM_XGM_INT_DISABLE 0x878 6606 #define A_XGM_TX_PAUSE_TIMER 0x87c 6607 6608 #define S_CURPAUSETIMER 0 6609 #define M_CURPAUSETIMER 0xffff 6610 #define V_CURPAUSETIMER(x) ((x) << S_CURPAUSETIMER) 6611 #define G_CURPAUSETIMER(x) (((x) >> S_CURPAUSETIMER) & M_CURPAUSETIMER) 6612 6613 #define A_XGM_STAT_CTRL 0x880 6614 6615 #define S_READSNPSHOT 4 6616 #define V_READSNPSHOT(x) ((x) << S_READSNPSHOT) 6617 #define F_READSNPSHOT V_READSNPSHOT(1U) 6618 6619 #define S_TAKESNPSHOT 3 6620 #define V_TAKESNPSHOT(x) ((x) << S_TAKESNPSHOT) 6621 #define F_TAKESNPSHOT V_TAKESNPSHOT(1U) 6622 6623 #define S_CLRSTATS 2 6624 #define V_CLRSTATS(x) ((x) << S_CLRSTATS) 6625 #define F_CLRSTATS V_CLRSTATS(1U) 6626 6627 #define S_INCRSTATS 1 6628 #define V_INCRSTATS(x) ((x) << S_INCRSTATS) 6629 #define F_INCRSTATS V_INCRSTATS(1U) 6630 6631 #define S_ENTESTMODEWR 0 6632 #define V_ENTESTMODEWR(x) ((x) << S_ENTESTMODEWR) 6633 #define F_ENTESTMODEWR V_ENTESTMODEWR(1U) 6634 6635 #define A_XGM_RXFIFO_CFG 0x884 6636 6637 #define S_RXFIFOPAUSEHWM 17 6638 #define M_RXFIFOPAUSEHWM 0xfff 6639 #define V_RXFIFOPAUSEHWM(x) ((x) << S_RXFIFOPAUSEHWM) 6640 #define G_RXFIFOPAUSEHWM(x) (((x) >> S_RXFIFOPAUSEHWM) & M_RXFIFOPAUSEHWM) 6641 6642 #define S_RXFIFOPAUSELWM 5 6643 #define M_RXFIFOPAUSELWM 0xfff 6644 #define V_RXFIFOPAUSELWM(x) ((x) << S_RXFIFOPAUSELWM) 6645 #define G_RXFIFOPAUSELWM(x) (((x) >> S_RXFIFOPAUSELWM) & M_RXFIFOPAUSELWM) 6646 6647 #define S_FORCEDPAUSE 4 6648 #define V_FORCEDPAUSE(x) ((x) << S_FORCEDPAUSE) 6649 #define F_FORCEDPAUSE V_FORCEDPAUSE(1U) 6650 6651 #define S_EXTERNLOOPBACK 3 6652 #define V_EXTERNLOOPBACK(x) ((x) << S_EXTERNLOOPBACK) 6653 #define F_EXTERNLOOPBACK V_EXTERNLOOPBACK(1U) 6654 6655 #define S_RXBYTESWAP 2 6656 #define V_RXBYTESWAP(x) ((x) << S_RXBYTESWAP) 6657 #define F_RXBYTESWAP V_RXBYTESWAP(1U) 6658 6659 #define S_RXSTRFRWRD 1 6660 #define V_RXSTRFRWRD(x) ((x) << S_RXSTRFRWRD) 6661 #define F_RXSTRFRWRD V_RXSTRFRWRD(1U) 6662 6663 #define S_DISERRFRAMES 0 6664 #define V_DISERRFRAMES(x) ((x) << S_DISERRFRAMES) 6665 #define F_DISERRFRAMES V_DISERRFRAMES(1U) 6666 6667 #define A_XGM_TXFIFO_CFG 0x888 6668 6669 #define S_TXIPG 13 6670 #define M_TXIPG 0xff 6671 #define V_TXIPG(x) ((x) << S_TXIPG) 6672 #define G_TXIPG(x) (((x) >> S_TXIPG) & M_TXIPG) 6673 6674 #define S_TXFIFOTHRESH 4 6675 #define M_TXFIFOTHRESH 0x1ff 6676 #define V_TXFIFOTHRESH(x) ((x) << S_TXFIFOTHRESH) 6677 #define G_TXFIFOTHRESH(x) (((x) >> S_TXFIFOTHRESH) & M_TXFIFOTHRESH) 6678 6679 #define S_INTERNLOOPBACK 3 6680 #define V_INTERNLOOPBACK(x) ((x) << S_INTERNLOOPBACK) 6681 #define F_INTERNLOOPBACK V_INTERNLOOPBACK(1U) 6682 6683 #define S_TXBYTESWAP 2 6684 #define V_TXBYTESWAP(x) ((x) << S_TXBYTESWAP) 6685 #define F_TXBYTESWAP V_TXBYTESWAP(1U) 6686 6687 #define S_DISCRC 1 6688 #define V_DISCRC(x) ((x) << S_DISCRC) 6689 #define F_DISCRC V_DISCRC(1U) 6690 6691 #define S_DISPREAMBLE 0 6692 #define V_DISPREAMBLE(x) ((x) << S_DISPREAMBLE) 6693 #define F_DISPREAMBLE V_DISPREAMBLE(1U) 6694 6695 #define S_ENDROPPKT 21 6696 #define V_ENDROPPKT(x) ((x) << S_ENDROPPKT) 6697 #define F_ENDROPPKT V_ENDROPPKT(1U) 6698 6699 #define A_XGM_SLOW_TIMER 0x88c 6700 6701 #define S_PAUSESLOWTIMEREN 31 6702 #define V_PAUSESLOWTIMEREN(x) ((x) << S_PAUSESLOWTIMEREN) 6703 #define F_PAUSESLOWTIMEREN V_PAUSESLOWTIMEREN(1U) 6704 6705 #define S_PAUSESLOWTIMER 0 6706 #define M_PAUSESLOWTIMER 0xfffff 6707 #define V_PAUSESLOWTIMER(x) ((x) << S_PAUSESLOWTIMER) 6708 #define G_PAUSESLOWTIMER(x) (((x) >> S_PAUSESLOWTIMER) & M_PAUSESLOWTIMER) 6709 6710 #define A_XGM_SERDES_CTRL 0x890 6711 6712 #define S_SERDESEN 25 6713 #define V_SERDESEN(x) ((x) << S_SERDESEN) 6714 #define F_SERDESEN V_SERDESEN(1U) 6715 6716 #define S_SERDESRESET_ 24 6717 #define V_SERDESRESET_(x) ((x) << S_SERDESRESET_) 6718 #define F_SERDESRESET_ V_SERDESRESET_(1U) 6719 6720 #define S_CMURANGE 21 6721 #define M_CMURANGE 0x7 6722 #define V_CMURANGE(x) ((x) << S_CMURANGE) 6723 #define G_CMURANGE(x) (((x) >> S_CMURANGE) & M_CMURANGE) 6724 6725 #define S_BGENB 20 6726 #define V_BGENB(x) ((x) << S_BGENB) 6727 #define F_BGENB V_BGENB(1U) 6728 6729 #define S_ENSKPDROP 19 6730 #define V_ENSKPDROP(x) ((x) << S_ENSKPDROP) 6731 #define F_ENSKPDROP V_ENSKPDROP(1U) 6732 6733 #define S_ENCOMMA 18 6734 #define V_ENCOMMA(x) ((x) << S_ENCOMMA) 6735 #define F_ENCOMMA V_ENCOMMA(1U) 6736 6737 #define S_EN8B10B 17 6738 #define V_EN8B10B(x) ((x) << S_EN8B10B) 6739 #define F_EN8B10B V_EN8B10B(1U) 6740 6741 #define S_ENELBUF 16 6742 #define V_ENELBUF(x) ((x) << S_ENELBUF) 6743 #define F_ENELBUF V_ENELBUF(1U) 6744 6745 #define S_GAIN 11 6746 #define M_GAIN 0x1f 6747 #define V_GAIN(x) ((x) << S_GAIN) 6748 #define G_GAIN(x) (((x) >> S_GAIN) & M_GAIN) 6749 6750 #define S_BANDGAP 7 6751 #define M_BANDGAP 0xf 6752 #define V_BANDGAP(x) ((x) << S_BANDGAP) 6753 #define G_BANDGAP(x) (((x) >> S_BANDGAP) & M_BANDGAP) 6754 6755 #define S_LPBKEN 5 6756 #define M_LPBKEN 0x3 6757 #define V_LPBKEN(x) ((x) << S_LPBKEN) 6758 #define G_LPBKEN(x) (((x) >> S_LPBKEN) & M_LPBKEN) 6759 6760 #define S_RXENABLE 4 6761 #define V_RXENABLE(x) ((x) << S_RXENABLE) 6762 #define F_RXENABLE V_RXENABLE(1U) 6763 6764 #define S_TXENABLE 3 6765 #define V_TXENABLE(x) ((x) << S_TXENABLE) 6766 #define F_TXENABLE V_TXENABLE(1U) 6767 6768 #define A_XGM_PAUSE_TIMER 0x890 6769 6770 #define S_PAUSETIMER 0 6771 #define M_PAUSETIMER 0xfffff 6772 #define V_PAUSETIMER(x) ((x) << S_PAUSETIMER) 6773 #define G_PAUSETIMER(x) (((x) >> S_PAUSETIMER) & M_PAUSETIMER) 6774 6775 #define A_XGM_XAUI_PCS_TEST 0x894 6776 6777 #define S_TESTPATTERN 1 6778 #define M_TESTPATTERN 0x3 6779 #define V_TESTPATTERN(x) ((x) << S_TESTPATTERN) 6780 #define G_TESTPATTERN(x) (((x) >> S_TESTPATTERN) & M_TESTPATTERN) 6781 6782 #define S_ENTEST 0 6783 #define V_ENTEST(x) ((x) << S_ENTEST) 6784 #define F_ENTEST V_ENTEST(1U) 6785 6786 #define A_XGM_RGMII_CTRL 0x898 6787 6788 #define S_PHALIGNFIFOTHRESH 1 6789 #define M_PHALIGNFIFOTHRESH 0x3 6790 #define V_PHALIGNFIFOTHRESH(x) ((x) << S_PHALIGNFIFOTHRESH) 6791 #define G_PHALIGNFIFOTHRESH(x) (((x) >> S_PHALIGNFIFOTHRESH) & M_PHALIGNFIFOTHRESH) 6792 6793 #define S_TXCLK90SHIFT 0 6794 #define V_TXCLK90SHIFT(x) ((x) << S_TXCLK90SHIFT) 6795 #define F_TXCLK90SHIFT V_TXCLK90SHIFT(1U) 6796 6797 #define A_XGM_RGMII_IMP 0x89c 6798 6799 #define S_XGM_IMPSETUPDATE 6 6800 #define V_XGM_IMPSETUPDATE(x) ((x) << S_XGM_IMPSETUPDATE) 6801 #define F_XGM_IMPSETUPDATE V_XGM_IMPSETUPDATE(1U) 6802 6803 #define S_RGMIIIMPPD 3 6804 #define M_RGMIIIMPPD 0x7 6805 #define V_RGMIIIMPPD(x) ((x) << S_RGMIIIMPPD) 6806 #define G_RGMIIIMPPD(x) (((x) >> S_RGMIIIMPPD) & M_RGMIIIMPPD) 6807 6808 #define S_RGMIIIMPPU 0 6809 #define M_RGMIIIMPPU 0x7 6810 #define V_RGMIIIMPPU(x) ((x) << S_RGMIIIMPPU) 6811 #define G_RGMIIIMPPU(x) (((x) >> S_RGMIIIMPPU) & M_RGMIIIMPPU) 6812 6813 #define S_CALRESET 8 6814 #define V_CALRESET(x) ((x) << S_CALRESET) 6815 #define F_CALRESET V_CALRESET(1U) 6816 6817 #define S_CALUPDATE 7 6818 #define V_CALUPDATE(x) ((x) << S_CALUPDATE) 6819 #define F_CALUPDATE V_CALUPDATE(1U) 6820 6821 #define A_XGM_XAUI_IMP 0x8a0 6822 6823 #define S_XGM_CALFAULT 29 6824 #define V_XGM_CALFAULT(x) ((x) << S_XGM_CALFAULT) 6825 #define F_XGM_CALFAULT V_XGM_CALFAULT(1U) 6826 6827 #define S_CALIMP 24 6828 #define M_CALIMP 0x1f 6829 #define V_CALIMP(x) ((x) << S_CALIMP) 6830 #define G_CALIMP(x) (((x) >> S_CALIMP) & M_CALIMP) 6831 6832 #define S_XAUIIMP 0 6833 #define M_XAUIIMP 0x7 6834 #define V_XAUIIMP(x) ((x) << S_XAUIIMP) 6835 #define G_XAUIIMP(x) (((x) >> S_XAUIIMP) & M_XAUIIMP) 6836 6837 #define A_XGM_SERDES_BIST 0x8a4 6838 6839 #define S_BISTDONE 28 6840 #define M_BISTDONE 0xf 6841 #define V_BISTDONE(x) ((x) << S_BISTDONE) 6842 #define G_BISTDONE(x) (((x) >> S_BISTDONE) & M_BISTDONE) 6843 6844 #define S_BISTCYCLETHRESH 3 6845 #define M_BISTCYCLETHRESH 0x1ffff 6846 #define V_BISTCYCLETHRESH(x) ((x) << S_BISTCYCLETHRESH) 6847 #define G_BISTCYCLETHRESH(x) (((x) >> S_BISTCYCLETHRESH) & M_BISTCYCLETHRESH) 6848 6849 #define A_XGM_RX_MAX_PKT_SIZE 0x8a8 6850 6851 #define S_RXMAXPKTSIZE 0 6852 #define M_RXMAXPKTSIZE 0x3fff 6853 #define V_RXMAXPKTSIZE(x) ((x) << S_RXMAXPKTSIZE) 6854 #define G_RXMAXPKTSIZE(x) (((x) >> S_RXMAXPKTSIZE) & M_RXMAXPKTSIZE) 6855 6856 #define A_XGM_RESET_CTRL 0x8ac 6857 6858 #define S_XG2G_RESET_ 3 6859 #define V_XG2G_RESET_(x) ((x) << S_XG2G_RESET_) 6860 #define F_XG2G_RESET_ V_XG2G_RESET_(1U) 6861 6862 #define S_RGMII_RESET_ 2 6863 #define V_RGMII_RESET_(x) ((x) << S_RGMII_RESET_) 6864 #define F_RGMII_RESET_ V_RGMII_RESET_(1U) 6865 6866 #define S_PCS_RESET_ 1 6867 #define V_PCS_RESET_(x) ((x) << S_PCS_RESET_) 6868 #define F_PCS_RESET_ V_PCS_RESET_(1U) 6869 6870 #define S_MAC_RESET_ 0 6871 #define V_MAC_RESET_(x) ((x) << S_MAC_RESET_) 6872 #define F_MAC_RESET_ V_MAC_RESET_(1U) 6873 6874 #define A_XGM_XAUI1G_CTRL 0x8b0 6875 6876 #define S_XAUI1GLINKID 0 6877 #define M_XAUI1GLINKID 0x3 6878 #define V_XAUI1GLINKID(x) ((x) << S_XAUI1GLINKID) 6879 #define G_XAUI1GLINKID(x) (((x) >> S_XAUI1GLINKID) & M_XAUI1GLINKID) 6880 6881 #define A_XGM_SERDES_LANE_CTRL 0x8b4 6882 6883 #define S_LANEREVERSAL 8 6884 #define V_LANEREVERSAL(x) ((x) << S_LANEREVERSAL) 6885 #define F_LANEREVERSAL V_LANEREVERSAL(1U) 6886 6887 #define S_TXPOLARITY 4 6888 #define M_TXPOLARITY 0xf 6889 #define V_TXPOLARITY(x) ((x) << S_TXPOLARITY) 6890 #define G_TXPOLARITY(x) (((x) >> S_TXPOLARITY) & M_TXPOLARITY) 6891 6892 #define S_RXPOLARITY 0 6893 #define M_RXPOLARITY 0xf 6894 #define V_RXPOLARITY(x) ((x) << S_RXPOLARITY) 6895 #define G_RXPOLARITY(x) (((x) >> S_RXPOLARITY) & M_RXPOLARITY) 6896 6897 #define A_XGM_PORT_CFG 0x8b8 6898 6899 #define S_SAFESPEEDCHANGE 4 6900 #define V_SAFESPEEDCHANGE(x) ((x) << S_SAFESPEEDCHANGE) 6901 #define F_SAFESPEEDCHANGE V_SAFESPEEDCHANGE(1U) 6902 6903 #define S_CLKDIVRESET_ 3 6904 #define V_CLKDIVRESET_(x) ((x) << S_CLKDIVRESET_) 6905 #define F_CLKDIVRESET_ V_CLKDIVRESET_(1U) 6906 6907 #define S_PORTSPEED 1 6908 #define M_PORTSPEED 0x3 6909 #define V_PORTSPEED(x) ((x) << S_PORTSPEED) 6910 #define G_PORTSPEED(x) (((x) >> S_PORTSPEED) & M_PORTSPEED) 6911 6912 #define S_ENRGMII 0 6913 #define V_ENRGMII(x) ((x) << S_ENRGMII) 6914 #define F_ENRGMII V_ENRGMII(1U) 6915 6916 #define A_XGM_EPIO_DATA0 0x8c0 6917 #define A_XGM_EPIO_DATA1 0x8c4 6918 #define A_XGM_EPIO_DATA2 0x8c8 6919 #define A_XGM_EPIO_DATA3 0x8cc 6920 #define A_XGM_EPIO_OP 0x8d0 6921 6922 #define S_PIO_READY 31 6923 #define V_PIO_READY(x) ((x) << S_PIO_READY) 6924 #define F_PIO_READY V_PIO_READY(1U) 6925 6926 #define S_PIO_WRRD 24 6927 #define V_PIO_WRRD(x) ((x) << S_PIO_WRRD) 6928 #define F_PIO_WRRD V_PIO_WRRD(1U) 6929 6930 #define S_PIO_ADDRESS 0 6931 #define M_PIO_ADDRESS 0xff 6932 #define V_PIO_ADDRESS(x) ((x) << S_PIO_ADDRESS) 6933 #define G_PIO_ADDRESS(x) (((x) >> S_PIO_ADDRESS) & M_PIO_ADDRESS) 6934 6935 #define A_XGM_INT_ENABLE 0x8d4 6936 6937 #define S_SERDESCMULOCK_LOSS 24 6938 #define V_SERDESCMULOCK_LOSS(x) ((x) << S_SERDESCMULOCK_LOSS) 6939 #define F_SERDESCMULOCK_LOSS V_SERDESCMULOCK_LOSS(1U) 6940 6941 #define S_RGMIIRXFIFOOVERFLOW 23 6942 #define V_RGMIIRXFIFOOVERFLOW(x) ((x) << S_RGMIIRXFIFOOVERFLOW) 6943 #define F_RGMIIRXFIFOOVERFLOW V_RGMIIRXFIFOOVERFLOW(1U) 6944 6945 #define S_RGMIIRXFIFOUNDERFLOW 22 6946 #define V_RGMIIRXFIFOUNDERFLOW(x) ((x) << S_RGMIIRXFIFOUNDERFLOW) 6947 #define F_RGMIIRXFIFOUNDERFLOW V_RGMIIRXFIFOUNDERFLOW(1U) 6948 6949 #define S_RXPKTSIZEERROR 21 6950 #define V_RXPKTSIZEERROR(x) ((x) << S_RXPKTSIZEERROR) 6951 #define F_RXPKTSIZEERROR V_RXPKTSIZEERROR(1U) 6952 6953 #define S_WOLPATDETECTED 20 6954 #define V_WOLPATDETECTED(x) ((x) << S_WOLPATDETECTED) 6955 #define F_WOLPATDETECTED V_WOLPATDETECTED(1U) 6956 6957 #define S_TXFIFO_PRTY_ERR 17 6958 #define M_TXFIFO_PRTY_ERR 0x7 6959 #define V_TXFIFO_PRTY_ERR(x) ((x) << S_TXFIFO_PRTY_ERR) 6960 #define G_TXFIFO_PRTY_ERR(x) (((x) >> S_TXFIFO_PRTY_ERR) & M_TXFIFO_PRTY_ERR) 6961 6962 #define S_RXFIFO_PRTY_ERR 14 6963 #define M_RXFIFO_PRTY_ERR 0x7 6964 #define V_RXFIFO_PRTY_ERR(x) ((x) << S_RXFIFO_PRTY_ERR) 6965 #define G_RXFIFO_PRTY_ERR(x) (((x) >> S_RXFIFO_PRTY_ERR) & M_RXFIFO_PRTY_ERR) 6966 6967 #define S_TXFIFO_UNDERRUN 13 6968 #define V_TXFIFO_UNDERRUN(x) ((x) << S_TXFIFO_UNDERRUN) 6969 #define F_TXFIFO_UNDERRUN V_TXFIFO_UNDERRUN(1U) 6970 6971 #define S_RXFIFO_OVERFLOW 12 6972 #define V_RXFIFO_OVERFLOW(x) ((x) << S_RXFIFO_OVERFLOW) 6973 #define F_RXFIFO_OVERFLOW V_RXFIFO_OVERFLOW(1U) 6974 6975 #define S_SERDESBIST_ERR 8 6976 #define M_SERDESBIST_ERR 0xf 6977 #define V_SERDESBIST_ERR(x) ((x) << S_SERDESBIST_ERR) 6978 #define G_SERDESBIST_ERR(x) (((x) >> S_SERDESBIST_ERR) & M_SERDESBIST_ERR) 6979 6980 #define S_SERDES_LOS 4 6981 #define M_SERDES_LOS 0xf 6982 #define V_SERDES_LOS(x) ((x) << S_SERDES_LOS) 6983 #define G_SERDES_LOS(x) (((x) >> S_SERDES_LOS) & M_SERDES_LOS) 6984 6985 #define S_XAUIPCSCTCERR 3 6986 #define V_XAUIPCSCTCERR(x) ((x) << S_XAUIPCSCTCERR) 6987 #define F_XAUIPCSCTCERR V_XAUIPCSCTCERR(1U) 6988 6989 #define S_XAUIPCSALIGNCHANGE 2 6990 #define V_XAUIPCSALIGNCHANGE(x) ((x) << S_XAUIPCSALIGNCHANGE) 6991 #define F_XAUIPCSALIGNCHANGE V_XAUIPCSALIGNCHANGE(1U) 6992 6993 #define S_RGMIILINKSTSCHANGE 1 6994 #define V_RGMIILINKSTSCHANGE(x) ((x) << S_RGMIILINKSTSCHANGE) 6995 #define F_RGMIILINKSTSCHANGE V_RGMIILINKSTSCHANGE(1U) 6996 6997 #define S_XGM_INT 0 6998 #define V_XGM_INT(x) ((x) << S_XGM_INT) 6999 #define F_XGM_INT V_XGM_INT(1U) 7000 7001 #define S_SERDESBISTERR 8 7002 #define M_SERDESBISTERR 0xf 7003 #define V_SERDESBISTERR(x) ((x) << S_SERDESBISTERR) 7004 #define G_SERDESBISTERR(x) (((x) >> S_SERDESBISTERR) & M_SERDESBISTERR) 7005 7006 #define S_SERDESLOWSIGCHANGE 4 7007 #define M_SERDESLOWSIGCHANGE 0xf 7008 #define V_SERDESLOWSIGCHANGE(x) ((x) << S_SERDESLOWSIGCHANGE) 7009 #define G_SERDESLOWSIGCHANGE(x) (((x) >> S_SERDESLOWSIGCHANGE) & M_SERDESLOWSIGCHANGE) 7010 7011 #define A_XGM_INT_CAUSE 0x8d8 7012 #define A_XGM_XAUI_ACT_CTRL 0x8dc 7013 7014 #define S_TXACTENABLE 1 7015 #define V_TXACTENABLE(x) ((x) << S_TXACTENABLE) 7016 #define F_TXACTENABLE V_TXACTENABLE(1U) 7017 7018 #define A_XGM_SERDES_CTRL0 0x8e0 7019 7020 #define S_INTSERLPBK3 27 7021 #define V_INTSERLPBK3(x) ((x) << S_INTSERLPBK3) 7022 #define F_INTSERLPBK3 V_INTSERLPBK3(1U) 7023 7024 #define S_INTSERLPBK2 26 7025 #define V_INTSERLPBK2(x) ((x) << S_INTSERLPBK2) 7026 #define F_INTSERLPBK2 V_INTSERLPBK2(1U) 7027 7028 #define S_INTSERLPBK1 25 7029 #define V_INTSERLPBK1(x) ((x) << S_INTSERLPBK1) 7030 #define F_INTSERLPBK1 V_INTSERLPBK1(1U) 7031 7032 #define S_INTSERLPBK0 24 7033 #define V_INTSERLPBK0(x) ((x) << S_INTSERLPBK0) 7034 #define F_INTSERLPBK0 V_INTSERLPBK0(1U) 7035 7036 #define S_RESET3 23 7037 #define V_RESET3(x) ((x) << S_RESET3) 7038 #define F_RESET3 V_RESET3(1U) 7039 7040 #define S_RESET2 22 7041 #define V_RESET2(x) ((x) << S_RESET2) 7042 #define F_RESET2 V_RESET2(1U) 7043 7044 #define S_RESET1 21 7045 #define V_RESET1(x) ((x) << S_RESET1) 7046 #define F_RESET1 V_RESET1(1U) 7047 7048 #define S_RESET0 20 7049 #define V_RESET0(x) ((x) << S_RESET0) 7050 #define F_RESET0 V_RESET0(1U) 7051 7052 #define S_PWRDN3 19 7053 #define V_PWRDN3(x) ((x) << S_PWRDN3) 7054 #define F_PWRDN3 V_PWRDN3(1U) 7055 7056 #define S_PWRDN2 18 7057 #define V_PWRDN2(x) ((x) << S_PWRDN2) 7058 #define F_PWRDN2 V_PWRDN2(1U) 7059 7060 #define S_PWRDN1 17 7061 #define V_PWRDN1(x) ((x) << S_PWRDN1) 7062 #define F_PWRDN1 V_PWRDN1(1U) 7063 7064 #define S_PWRDN0 16 7065 #define V_PWRDN0(x) ((x) << S_PWRDN0) 7066 #define F_PWRDN0 V_PWRDN0(1U) 7067 7068 #define S_RESETPLL23 15 7069 #define V_RESETPLL23(x) ((x) << S_RESETPLL23) 7070 #define F_RESETPLL23 V_RESETPLL23(1U) 7071 7072 #define S_RESETPLL01 14 7073 #define V_RESETPLL01(x) ((x) << S_RESETPLL01) 7074 #define F_RESETPLL01 V_RESETPLL01(1U) 7075 7076 #define S_PW23 12 7077 #define M_PW23 0x3 7078 #define V_PW23(x) ((x) << S_PW23) 7079 #define G_PW23(x) (((x) >> S_PW23) & M_PW23) 7080 7081 #define S_PW01 10 7082 #define M_PW01 0x3 7083 #define V_PW01(x) ((x) << S_PW01) 7084 #define G_PW01(x) (((x) >> S_PW01) & M_PW01) 7085 7086 #define S_XGM_DEQ 6 7087 #define M_XGM_DEQ 0xf 7088 #define V_XGM_DEQ(x) ((x) << S_XGM_DEQ) 7089 #define G_XGM_DEQ(x) (((x) >> S_XGM_DEQ) & M_XGM_DEQ) 7090 7091 #define S_XGM_DTX 2 7092 #define M_XGM_DTX 0xf 7093 #define V_XGM_DTX(x) ((x) << S_XGM_DTX) 7094 #define G_XGM_DTX(x) (((x) >> S_XGM_DTX) & M_XGM_DTX) 7095 7096 #define S_XGM_LODRV 1 7097 #define V_XGM_LODRV(x) ((x) << S_XGM_LODRV) 7098 #define F_XGM_LODRV V_XGM_LODRV(1U) 7099 7100 #define S_XGM_HIDRV 0 7101 #define V_XGM_HIDRV(x) ((x) << S_XGM_HIDRV) 7102 #define F_XGM_HIDRV V_XGM_HIDRV(1U) 7103 7104 #define A_XGM_SERDES_CTRL1 0x8e4 7105 7106 #define S_FMOFFSET3 19 7107 #define M_FMOFFSET3 0x1f 7108 #define V_FMOFFSET3(x) ((x) << S_FMOFFSET3) 7109 #define G_FMOFFSET3(x) (((x) >> S_FMOFFSET3) & M_FMOFFSET3) 7110 7111 #define S_FMOFFSETEN3 18 7112 #define V_FMOFFSETEN3(x) ((x) << S_FMOFFSETEN3) 7113 #define F_FMOFFSETEN3 V_FMOFFSETEN3(1U) 7114 7115 #define S_FMOFFSET2 13 7116 #define M_FMOFFSET2 0x1f 7117 #define V_FMOFFSET2(x) ((x) << S_FMOFFSET2) 7118 #define G_FMOFFSET2(x) (((x) >> S_FMOFFSET2) & M_FMOFFSET2) 7119 7120 #define S_FMOFFSETEN2 12 7121 #define V_FMOFFSETEN2(x) ((x) << S_FMOFFSETEN2) 7122 #define F_FMOFFSETEN2 V_FMOFFSETEN2(1U) 7123 7124 #define S_FMOFFSET1 7 7125 #define M_FMOFFSET1 0x1f 7126 #define V_FMOFFSET1(x) ((x) << S_FMOFFSET1) 7127 #define G_FMOFFSET1(x) (((x) >> S_FMOFFSET1) & M_FMOFFSET1) 7128 7129 #define S_FMOFFSETEN1 6 7130 #define V_FMOFFSETEN1(x) ((x) << S_FMOFFSETEN1) 7131 #define F_FMOFFSETEN1 V_FMOFFSETEN1(1U) 7132 7133 #define S_FMOFFSET0 1 7134 #define M_FMOFFSET0 0x1f 7135 #define V_FMOFFSET0(x) ((x) << S_FMOFFSET0) 7136 #define G_FMOFFSET0(x) (((x) >> S_FMOFFSET0) & M_FMOFFSET0) 7137 7138 #define S_FMOFFSETEN0 0 7139 #define V_FMOFFSETEN0(x) ((x) << S_FMOFFSETEN0) 7140 #define F_FMOFFSETEN0 V_FMOFFSETEN0(1U) 7141 7142 #define A_XGM_SERDES_CTRL2 0x8e8 7143 7144 #define S_DNIN3 11 7145 #define V_DNIN3(x) ((x) << S_DNIN3) 7146 #define F_DNIN3 V_DNIN3(1U) 7147 7148 #define S_UPIN3 10 7149 #define V_UPIN3(x) ((x) << S_UPIN3) 7150 #define F_UPIN3 V_UPIN3(1U) 7151 7152 #define S_RXSLAVE3 9 7153 #define V_RXSLAVE3(x) ((x) << S_RXSLAVE3) 7154 #define F_RXSLAVE3 V_RXSLAVE3(1U) 7155 7156 #define S_DNIN2 8 7157 #define V_DNIN2(x) ((x) << S_DNIN2) 7158 #define F_DNIN2 V_DNIN2(1U) 7159 7160 #define S_UPIN2 7 7161 #define V_UPIN2(x) ((x) << S_UPIN2) 7162 #define F_UPIN2 V_UPIN2(1U) 7163 7164 #define S_RXSLAVE2 6 7165 #define V_RXSLAVE2(x) ((x) << S_RXSLAVE2) 7166 #define F_RXSLAVE2 V_RXSLAVE2(1U) 7167 7168 #define S_DNIN1 5 7169 #define V_DNIN1(x) ((x) << S_DNIN1) 7170 #define F_DNIN1 V_DNIN1(1U) 7171 7172 #define S_UPIN1 4 7173 #define V_UPIN1(x) ((x) << S_UPIN1) 7174 #define F_UPIN1 V_UPIN1(1U) 7175 7176 #define S_RXSLAVE1 3 7177 #define V_RXSLAVE1(x) ((x) << S_RXSLAVE1) 7178 #define F_RXSLAVE1 V_RXSLAVE1(1U) 7179 7180 #define S_DNIN0 2 7181 #define V_DNIN0(x) ((x) << S_DNIN0) 7182 #define F_DNIN0 V_DNIN0(1U) 7183 7184 #define S_UPIN0 1 7185 #define V_UPIN0(x) ((x) << S_UPIN0) 7186 #define F_UPIN0 V_UPIN0(1U) 7187 7188 #define S_RXSLAVE0 0 7189 #define V_RXSLAVE0(x) ((x) << S_RXSLAVE0) 7190 #define F_RXSLAVE0 V_RXSLAVE0(1U) 7191 7192 #define A_XGM_SERDES_CTRL3 0x8ec 7193 7194 #define S_EXTBISTCHKERRCLR3 31 7195 #define V_EXTBISTCHKERRCLR3(x) ((x) << S_EXTBISTCHKERRCLR3) 7196 #define F_EXTBISTCHKERRCLR3 V_EXTBISTCHKERRCLR3(1U) 7197 7198 #define S_EXTBISTCHKEN3 30 7199 #define V_EXTBISTCHKEN3(x) ((x) << S_EXTBISTCHKEN3) 7200 #define F_EXTBISTCHKEN3 V_EXTBISTCHKEN3(1U) 7201 7202 #define S_EXTBISTGENEN3 29 7203 #define V_EXTBISTGENEN3(x) ((x) << S_EXTBISTGENEN3) 7204 #define F_EXTBISTGENEN3 V_EXTBISTGENEN3(1U) 7205 7206 #define S_EXTBISTPAT3 26 7207 #define M_EXTBISTPAT3 0x7 7208 #define V_EXTBISTPAT3(x) ((x) << S_EXTBISTPAT3) 7209 #define G_EXTBISTPAT3(x) (((x) >> S_EXTBISTPAT3) & M_EXTBISTPAT3) 7210 7211 #define S_EXTPARRESET3 25 7212 #define V_EXTPARRESET3(x) ((x) << S_EXTPARRESET3) 7213 #define F_EXTPARRESET3 V_EXTPARRESET3(1U) 7214 7215 #define S_EXTPARLPBK3 24 7216 #define V_EXTPARLPBK3(x) ((x) << S_EXTPARLPBK3) 7217 #define F_EXTPARLPBK3 V_EXTPARLPBK3(1U) 7218 7219 #define S_EXTBISTCHKERRCLR2 23 7220 #define V_EXTBISTCHKERRCLR2(x) ((x) << S_EXTBISTCHKERRCLR2) 7221 #define F_EXTBISTCHKERRCLR2 V_EXTBISTCHKERRCLR2(1U) 7222 7223 #define S_EXTBISTCHKEN2 22 7224 #define V_EXTBISTCHKEN2(x) ((x) << S_EXTBISTCHKEN2) 7225 #define F_EXTBISTCHKEN2 V_EXTBISTCHKEN2(1U) 7226 7227 #define S_EXTBISTGENEN2 21 7228 #define V_EXTBISTGENEN2(x) ((x) << S_EXTBISTGENEN2) 7229 #define F_EXTBISTGENEN2 V_EXTBISTGENEN2(1U) 7230 7231 #define S_EXTBISTPAT2 18 7232 #define M_EXTBISTPAT2 0x7 7233 #define V_EXTBISTPAT2(x) ((x) << S_EXTBISTPAT2) 7234 #define G_EXTBISTPAT2(x) (((x) >> S_EXTBISTPAT2) & M_EXTBISTPAT2) 7235 7236 #define S_EXTPARRESET2 17 7237 #define V_EXTPARRESET2(x) ((x) << S_EXTPARRESET2) 7238 #define F_EXTPARRESET2 V_EXTPARRESET2(1U) 7239 7240 #define S_EXTPARLPBK2 16 7241 #define V_EXTPARLPBK2(x) ((x) << S_EXTPARLPBK2) 7242 #define F_EXTPARLPBK2 V_EXTPARLPBK2(1U) 7243 7244 #define S_EXTBISTCHKERRCLR1 15 7245 #define V_EXTBISTCHKERRCLR1(x) ((x) << S_EXTBISTCHKERRCLR1) 7246 #define F_EXTBISTCHKERRCLR1 V_EXTBISTCHKERRCLR1(1U) 7247 7248 #define S_EXTBISTCHKEN1 14 7249 #define V_EXTBISTCHKEN1(x) ((x) << S_EXTBISTCHKEN1) 7250 #define F_EXTBISTCHKEN1 V_EXTBISTCHKEN1(1U) 7251 7252 #define S_EXTBISTGENEN1 13 7253 #define V_EXTBISTGENEN1(x) ((x) << S_EXTBISTGENEN1) 7254 #define F_EXTBISTGENEN1 V_EXTBISTGENEN1(1U) 7255 7256 #define S_EXTBISTPAT1 10 7257 #define M_EXTBISTPAT1 0x7 7258 #define V_EXTBISTPAT1(x) ((x) << S_EXTBISTPAT1) 7259 #define G_EXTBISTPAT1(x) (((x) >> S_EXTBISTPAT1) & M_EXTBISTPAT1) 7260 7261 #define S_EXTPARRESET1 9 7262 #define V_EXTPARRESET1(x) ((x) << S_EXTPARRESET1) 7263 #define F_EXTPARRESET1 V_EXTPARRESET1(1U) 7264 7265 #define S_EXTPARLPBK1 8 7266 #define V_EXTPARLPBK1(x) ((x) << S_EXTPARLPBK1) 7267 #define F_EXTPARLPBK1 V_EXTPARLPBK1(1U) 7268 7269 #define S_EXTBISTCHKERRCLR0 7 7270 #define V_EXTBISTCHKERRCLR0(x) ((x) << S_EXTBISTCHKERRCLR0) 7271 #define F_EXTBISTCHKERRCLR0 V_EXTBISTCHKERRCLR0(1U) 7272 7273 #define S_EXTBISTCHKEN0 6 7274 #define V_EXTBISTCHKEN0(x) ((x) << S_EXTBISTCHKEN0) 7275 #define F_EXTBISTCHKEN0 V_EXTBISTCHKEN0(1U) 7276 7277 #define S_EXTBISTGENEN0 5 7278 #define V_EXTBISTGENEN0(x) ((x) << S_EXTBISTGENEN0) 7279 #define F_EXTBISTGENEN0 V_EXTBISTGENEN0(1U) 7280 7281 #define S_EXTBISTPAT0 2 7282 #define M_EXTBISTPAT0 0x7 7283 #define V_EXTBISTPAT0(x) ((x) << S_EXTBISTPAT0) 7284 #define G_EXTBISTPAT0(x) (((x) >> S_EXTBISTPAT0) & M_EXTBISTPAT0) 7285 7286 #define S_EXTPARRESET0 1 7287 #define V_EXTPARRESET0(x) ((x) << S_EXTPARRESET0) 7288 #define F_EXTPARRESET0 V_EXTPARRESET0(1U) 7289 7290 #define S_EXTPARLPBK0 0 7291 #define V_EXTPARLPBK0(x) ((x) << S_EXTPARLPBK0) 7292 #define F_EXTPARLPBK0 V_EXTPARLPBK0(1U) 7293 7294 #define A_XGM_SERDES_STAT0 0x8f0 7295 7296 #define S_EXTBISTCHKERRCNT0 4 7297 #define M_EXTBISTCHKERRCNT0 0xffffff 7298 #define V_EXTBISTCHKERRCNT0(x) ((x) << S_EXTBISTCHKERRCNT0) 7299 #define G_EXTBISTCHKERRCNT0(x) (((x) >> S_EXTBISTCHKERRCNT0) & M_EXTBISTCHKERRCNT0) 7300 7301 #define S_EXTBISTCHKFMD0 3 7302 #define V_EXTBISTCHKFMD0(x) ((x) << S_EXTBISTCHKFMD0) 7303 #define F_EXTBISTCHKFMD0 V_EXTBISTCHKFMD0(1U) 7304 7305 #define S_LOWSIG0 0 7306 #define V_LOWSIG0(x) ((x) << S_LOWSIG0) 7307 #define F_LOWSIG0 V_LOWSIG0(1U) 7308 7309 #define A_XGM_SERDES_STAT1 0x8f4 7310 7311 #define S_EXTBISTCHKERRCNT1 4 7312 #define M_EXTBISTCHKERRCNT1 0xffffff 7313 #define V_EXTBISTCHKERRCNT1(x) ((x) << S_EXTBISTCHKERRCNT1) 7314 #define G_EXTBISTCHKERRCNT1(x) (((x) >> S_EXTBISTCHKERRCNT1) & M_EXTBISTCHKERRCNT1) 7315 7316 #define S_EXTBISTCHKFMD1 3 7317 #define V_EXTBISTCHKFMD1(x) ((x) << S_EXTBISTCHKFMD1) 7318 #define F_EXTBISTCHKFMD1 V_EXTBISTCHKFMD1(1U) 7319 7320 #define S_LOWSIG1 0 7321 #define V_LOWSIG1(x) ((x) << S_LOWSIG1) 7322 #define F_LOWSIG1 V_LOWSIG1(1U) 7323 7324 #define A_XGM_SERDES_STAT2 0x8f8 7325 7326 #define S_EXTBISTCHKERRCNT2 4 7327 #define M_EXTBISTCHKERRCNT2 0xffffff 7328 #define V_EXTBISTCHKERRCNT2(x) ((x) << S_EXTBISTCHKERRCNT2) 7329 #define G_EXTBISTCHKERRCNT2(x) (((x) >> S_EXTBISTCHKERRCNT2) & M_EXTBISTCHKERRCNT2) 7330 7331 #define S_EXTBISTCHKFMD2 3 7332 #define V_EXTBISTCHKFMD2(x) ((x) << S_EXTBISTCHKFMD2) 7333 #define F_EXTBISTCHKFMD2 V_EXTBISTCHKFMD2(1U) 7334 7335 #define S_LOWSIG2 0 7336 #define V_LOWSIG2(x) ((x) << S_LOWSIG2) 7337 #define F_LOWSIG2 V_LOWSIG2(1U) 7338 7339 #define A_XGM_SERDES_STAT3 0x8fc 7340 7341 #define S_EXTBISTCHKERRCNT3 4 7342 #define M_EXTBISTCHKERRCNT3 0xffffff 7343 #define V_EXTBISTCHKERRCNT3(x) ((x) << S_EXTBISTCHKERRCNT3) 7344 #define G_EXTBISTCHKERRCNT3(x) (((x) >> S_EXTBISTCHKERRCNT3) & M_EXTBISTCHKERRCNT3) 7345 7346 #define S_EXTBISTCHKFMD3 3 7347 #define V_EXTBISTCHKFMD3(x) ((x) << S_EXTBISTCHKFMD3) 7348 #define F_EXTBISTCHKFMD3 V_EXTBISTCHKFMD3(1U) 7349 7350 #define S_LOWSIG3 0 7351 #define V_LOWSIG3(x) ((x) << S_LOWSIG3) 7352 #define F_LOWSIG3 V_LOWSIG3(1U) 7353 7354 #define A_XGM_STAT_TX_BYTE_LOW 0x900 7355 #define A_XGM_STAT_TX_BYTE_HIGH 0x904 7356 7357 #define S_TXBYTES_HIGH 0 7358 #define M_TXBYTES_HIGH 0x1fff 7359 #define V_TXBYTES_HIGH(x) ((x) << S_TXBYTES_HIGH) 7360 #define G_TXBYTES_HIGH(x) (((x) >> S_TXBYTES_HIGH) & M_TXBYTES_HIGH) 7361 7362 #define A_XGM_STAT_TX_FRAME_LOW 0x908 7363 #define A_XGM_STAT_TX_FRAME_HIGH 0x90c 7364 7365 #define S_TXFRAMES_HIGH 0 7366 #define M_TXFRAMES_HIGH 0xf 7367 #define V_TXFRAMES_HIGH(x) ((x) << S_TXFRAMES_HIGH) 7368 #define G_TXFRAMES_HIGH(x) (((x) >> S_TXFRAMES_HIGH) & M_TXFRAMES_HIGH) 7369 7370 #define A_XGM_STAT_TX_BCAST 0x910 7371 #define A_XGM_STAT_TX_MCAST 0x914 7372 #define A_XGM_STAT_TX_PAUSE 0x918 7373 #define A_XGM_STAT_TX_64B_FRAMES 0x91c 7374 #define A_XGM_STAT_TX_65_127B_FRAMES 0x920 7375 #define A_XGM_STAT_TX_128_255B_FRAMES 0x924 7376 #define A_XGM_STAT_TX_256_511B_FRAMES 0x928 7377 #define A_XGM_STAT_TX_512_1023B_FRAMES 0x92c 7378 #define A_XGM_STAT_TX_1024_1518B_FRAMES 0x930 7379 #define A_XGM_STAT_TX_1519_MAXB_FRAMES 0x934 7380 #define A_XGM_STAT_TX_ERR_FRAMES 0x938 7381 #define A_XGM_STAT_RX_BYTES_LOW 0x93c 7382 #define A_XGM_STAT_RX_BYTES_HIGH 0x940 7383 7384 #define S_RXBYTES_HIGH 0 7385 #define M_RXBYTES_HIGH 0x1fff 7386 #define V_RXBYTES_HIGH(x) ((x) << S_RXBYTES_HIGH) 7387 #define G_RXBYTES_HIGH(x) (((x) >> S_RXBYTES_HIGH) & M_RXBYTES_HIGH) 7388 7389 #define A_XGM_STAT_RX_FRAMES_LOW 0x944 7390 #define A_XGM_STAT_RX_FRAMES_HIGH 0x948 7391 7392 #define S_RXFRAMES_HIGH 0 7393 #define M_RXFRAMES_HIGH 0xf 7394 #define V_RXFRAMES_HIGH(x) ((x) << S_RXFRAMES_HIGH) 7395 #define G_RXFRAMES_HIGH(x) (((x) >> S_RXFRAMES_HIGH) & M_RXFRAMES_HIGH) 7396 7397 #define A_XGM_STAT_RX_BCAST_FRAMES 0x94c 7398 #define A_XGM_STAT_RX_MCAST_FRAMES 0x950 7399 #define A_XGM_STAT_RX_PAUSE_FRAMES 0x954 7400 7401 #define S_RXPAUSEFRAMES 0 7402 #define M_RXPAUSEFRAMES 0xffff 7403 #define V_RXPAUSEFRAMES(x) ((x) << S_RXPAUSEFRAMES) 7404 #define G_RXPAUSEFRAMES(x) (((x) >> S_RXPAUSEFRAMES) & M_RXPAUSEFRAMES) 7405 7406 #define A_XGM_STAT_RX_64B_FRAMES 0x958 7407 #define A_XGM_STAT_RX_65_127B_FRAMES 0x95c 7408 #define A_XGM_STAT_RX_128_255B_FRAMES 0x960 7409 #define A_XGM_STAT_RX_256_511B_FRAMES 0x964 7410 #define A_XGM_STAT_RX_512_1023B_FRAMES 0x968 7411 #define A_XGM_STAT_RX_1024_1518B_FRAMES 0x96c 7412 #define A_XGM_STAT_RX_1519_MAXB_FRAMES 0x970 7413 #define A_XGM_STAT_RX_SHORT_FRAMES 0x974 7414 7415 #define S_RXSHORTFRAMES 0 7416 #define M_RXSHORTFRAMES 0xffff 7417 #define V_RXSHORTFRAMES(x) ((x) << S_RXSHORTFRAMES) 7418 #define G_RXSHORTFRAMES(x) (((x) >> S_RXSHORTFRAMES) & M_RXSHORTFRAMES) 7419 7420 #define A_XGM_STAT_RX_OVERSIZE_FRAMES 0x978 7421 7422 #define S_RXOVERSIZEFRAMES 0 7423 #define M_RXOVERSIZEFRAMES 0xffff 7424 #define V_RXOVERSIZEFRAMES(x) ((x) << S_RXOVERSIZEFRAMES) 7425 #define G_RXOVERSIZEFRAMES(x) (((x) >> S_RXOVERSIZEFRAMES) & M_RXOVERSIZEFRAMES) 7426 7427 #define A_XGM_STAT_RX_JABBER_FRAMES 0x97c 7428 7429 #define S_RXJABBERFRAMES 0 7430 #define M_RXJABBERFRAMES 0xffff 7431 #define V_RXJABBERFRAMES(x) ((x) << S_RXJABBERFRAMES) 7432 #define G_RXJABBERFRAMES(x) (((x) >> S_RXJABBERFRAMES) & M_RXJABBERFRAMES) 7433 7434 #define A_XGM_STAT_RX_CRC_ERR_FRAMES 0x980 7435 7436 #define S_RXCRCERRFRAMES 0 7437 #define M_RXCRCERRFRAMES 0xffff 7438 #define V_RXCRCERRFRAMES(x) ((x) << S_RXCRCERRFRAMES) 7439 #define G_RXCRCERRFRAMES(x) (((x) >> S_RXCRCERRFRAMES) & M_RXCRCERRFRAMES) 7440 7441 #define A_XGM_STAT_RX_LENGTH_ERR_FRAMES 0x984 7442 7443 #define S_RXLENGTHERRFRAMES 0 7444 #define M_RXLENGTHERRFRAMES 0xffff 7445 #define V_RXLENGTHERRFRAMES(x) ((x) << S_RXLENGTHERRFRAMES) 7446 #define G_RXLENGTHERRFRAMES(x) (((x) >> S_RXLENGTHERRFRAMES) & M_RXLENGTHERRFRAMES) 7447 7448 #define A_XGM_STAT_RX_SYM_CODE_ERR_FRAMES 0x988 7449 7450 #define S_RXSYMCODEERRFRAMES 0 7451 #define M_RXSYMCODEERRFRAMES 0xffff 7452 #define V_RXSYMCODEERRFRAMES(x) ((x) << S_RXSYMCODEERRFRAMES) 7453 #define G_RXSYMCODEERRFRAMES(x) (((x) >> S_RXSYMCODEERRFRAMES) & M_RXSYMCODEERRFRAMES) 7454 7455 #define A_XGM_SERDES_STATUS0 0x98c 7456 7457 #define S_RXERRLANE3 9 7458 #define M_RXERRLANE3 0x7 7459 #define V_RXERRLANE3(x) ((x) << S_RXERRLANE3) 7460 #define G_RXERRLANE3(x) (((x) >> S_RXERRLANE3) & M_RXERRLANE3) 7461 7462 #define S_RXERRLANE2 6 7463 #define M_RXERRLANE2 0x7 7464 #define V_RXERRLANE2(x) ((x) << S_RXERRLANE2) 7465 #define G_RXERRLANE2(x) (((x) >> S_RXERRLANE2) & M_RXERRLANE2) 7466 7467 #define S_RXERRLANE1 3 7468 #define M_RXERRLANE1 0x7 7469 #define V_RXERRLANE1(x) ((x) << S_RXERRLANE1) 7470 #define G_RXERRLANE1(x) (((x) >> S_RXERRLANE1) & M_RXERRLANE1) 7471 7472 #define S_RXERRLANE0 0 7473 #define M_RXERRLANE0 0x7 7474 #define V_RXERRLANE0(x) ((x) << S_RXERRLANE0) 7475 #define G_RXERRLANE0(x) (((x) >> S_RXERRLANE0) & M_RXERRLANE0) 7476 7477 #define A_XGM_SERDES_STATUS1 0x990 7478 7479 #define S_RXKLOCKLANE3 11 7480 #define V_RXKLOCKLANE3(x) ((x) << S_RXKLOCKLANE3) 7481 #define F_RXKLOCKLANE3 V_RXKLOCKLANE3(1U) 7482 7483 #define S_RXKLOCKLANE2 10 7484 #define V_RXKLOCKLANE2(x) ((x) << S_RXKLOCKLANE2) 7485 #define F_RXKLOCKLANE2 V_RXKLOCKLANE2(1U) 7486 7487 #define S_RXKLOCKLANE1 9 7488 #define V_RXKLOCKLANE1(x) ((x) << S_RXKLOCKLANE1) 7489 #define F_RXKLOCKLANE1 V_RXKLOCKLANE1(1U) 7490 7491 #define S_RXKLOCKLANE0 8 7492 #define V_RXKLOCKLANE0(x) ((x) << S_RXKLOCKLANE0) 7493 #define F_RXKLOCKLANE0 V_RXKLOCKLANE0(1U) 7494 7495 #define S_RXUFLOWLANE3 7 7496 #define V_RXUFLOWLANE3(x) ((x) << S_RXUFLOWLANE3) 7497 #define F_RXUFLOWLANE3 V_RXUFLOWLANE3(1U) 7498 7499 #define S_RXUFLOWLANE2 6 7500 #define V_RXUFLOWLANE2(x) ((x) << S_RXUFLOWLANE2) 7501 #define F_RXUFLOWLANE2 V_RXUFLOWLANE2(1U) 7502 7503 #define S_RXUFLOWLANE1 5 7504 #define V_RXUFLOWLANE1(x) ((x) << S_RXUFLOWLANE1) 7505 #define F_RXUFLOWLANE1 V_RXUFLOWLANE1(1U) 7506 7507 #define S_RXUFLOWLANE0 4 7508 #define V_RXUFLOWLANE0(x) ((x) << S_RXUFLOWLANE0) 7509 #define F_RXUFLOWLANE0 V_RXUFLOWLANE0(1U) 7510 7511 #define S_RXOFLOWLANE3 3 7512 #define V_RXOFLOWLANE3(x) ((x) << S_RXOFLOWLANE3) 7513 #define F_RXOFLOWLANE3 V_RXOFLOWLANE3(1U) 7514 7515 #define S_RXOFLOWLANE2 2 7516 #define V_RXOFLOWLANE2(x) ((x) << S_RXOFLOWLANE2) 7517 #define F_RXOFLOWLANE2 V_RXOFLOWLANE2(1U) 7518 7519 #define S_RXOFLOWLANE1 1 7520 #define V_RXOFLOWLANE1(x) ((x) << S_RXOFLOWLANE1) 7521 #define F_RXOFLOWLANE1 V_RXOFLOWLANE1(1U) 7522 7523 #define S_RXOFLOWLANE0 0 7524 #define V_RXOFLOWLANE0(x) ((x) << S_RXOFLOWLANE0) 7525 #define F_RXOFLOWLANE0 V_RXOFLOWLANE0(1U) 7526 7527 #define A_XGM_SERDES_STATUS2 0x994 7528 7529 #define S_XGM_RXEIDLANE3 11 7530 #define V_XGM_RXEIDLANE3(x) ((x) << S_XGM_RXEIDLANE3) 7531 #define F_XGM_RXEIDLANE3 V_XGM_RXEIDLANE3(1U) 7532 7533 #define S_XGM_RXEIDLANE2 10 7534 #define V_XGM_RXEIDLANE2(x) ((x) << S_XGM_RXEIDLANE2) 7535 #define F_XGM_RXEIDLANE2 V_XGM_RXEIDLANE2(1U) 7536 7537 #define S_XGM_RXEIDLANE1 9 7538 #define V_XGM_RXEIDLANE1(x) ((x) << S_XGM_RXEIDLANE1) 7539 #define F_XGM_RXEIDLANE1 V_XGM_RXEIDLANE1(1U) 7540 7541 #define S_XGM_RXEIDLANE0 8 7542 #define V_XGM_RXEIDLANE0(x) ((x) << S_XGM_RXEIDLANE0) 7543 #define F_XGM_RXEIDLANE0 V_XGM_RXEIDLANE0(1U) 7544 7545 #define S_RXREMSKIPLANE3 7 7546 #define V_RXREMSKIPLANE3(x) ((x) << S_RXREMSKIPLANE3) 7547 #define F_RXREMSKIPLANE3 V_RXREMSKIPLANE3(1U) 7548 7549 #define S_RXREMSKIPLANE2 6 7550 #define V_RXREMSKIPLANE2(x) ((x) << S_RXREMSKIPLANE2) 7551 #define F_RXREMSKIPLANE2 V_RXREMSKIPLANE2(1U) 7552 7553 #define S_RXREMSKIPLANE1 5 7554 #define V_RXREMSKIPLANE1(x) ((x) << S_RXREMSKIPLANE1) 7555 #define F_RXREMSKIPLANE1 V_RXREMSKIPLANE1(1U) 7556 7557 #define S_RXREMSKIPLANE0 4 7558 #define V_RXREMSKIPLANE0(x) ((x) << S_RXREMSKIPLANE0) 7559 #define F_RXREMSKIPLANE0 V_RXREMSKIPLANE0(1U) 7560 7561 #define S_RXADDSKIPLANE3 3 7562 #define V_RXADDSKIPLANE3(x) ((x) << S_RXADDSKIPLANE3) 7563 #define F_RXADDSKIPLANE3 V_RXADDSKIPLANE3(1U) 7564 7565 #define S_RXADDSKIPLANE2 2 7566 #define V_RXADDSKIPLANE2(x) ((x) << S_RXADDSKIPLANE2) 7567 #define F_RXADDSKIPLANE2 V_RXADDSKIPLANE2(1U) 7568 7569 #define S_RXADDSKIPLANE1 1 7570 #define V_RXADDSKIPLANE1(x) ((x) << S_RXADDSKIPLANE1) 7571 #define F_RXADDSKIPLANE1 V_RXADDSKIPLANE1(1U) 7572 7573 #define S_RXADDSKIPLANE0 0 7574 #define V_RXADDSKIPLANE0(x) ((x) << S_RXADDSKIPLANE0) 7575 #define F_RXADDSKIPLANE0 V_RXADDSKIPLANE0(1U) 7576 7577 #define A_XGM_XAUI_PCS_ERR 0x998 7578 7579 #define S_PCS_SYNCSTATUS 5 7580 #define M_PCS_SYNCSTATUS 0xf 7581 #define V_PCS_SYNCSTATUS(x) ((x) << S_PCS_SYNCSTATUS) 7582 #define G_PCS_SYNCSTATUS(x) (((x) >> S_PCS_SYNCSTATUS) & M_PCS_SYNCSTATUS) 7583 7584 #define S_PCS_CTCFIFOERR 1 7585 #define M_PCS_CTCFIFOERR 0xf 7586 #define V_PCS_CTCFIFOERR(x) ((x) << S_PCS_CTCFIFOERR) 7587 #define G_PCS_CTCFIFOERR(x) (((x) >> S_PCS_CTCFIFOERR) & M_PCS_CTCFIFOERR) 7588 7589 #define S_PCS_NOTALIGNED 0 7590 #define V_PCS_NOTALIGNED(x) ((x) << S_PCS_NOTALIGNED) 7591 #define F_PCS_NOTALIGNED V_PCS_NOTALIGNED(1U) 7592 7593 #define A_XGM_RGMII_STATUS 0x99c 7594 7595 #define S_GMIIDUPLEX 3 7596 #define V_GMIIDUPLEX(x) ((x) << S_GMIIDUPLEX) 7597 #define F_GMIIDUPLEX V_GMIIDUPLEX(1U) 7598 7599 #define S_GMIISPEED 1 7600 #define M_GMIISPEED 0x3 7601 #define V_GMIISPEED(x) ((x) << S_GMIISPEED) 7602 #define G_GMIISPEED(x) (((x) >> S_GMIISPEED) & M_GMIISPEED) 7603 7604 #define S_GMIILINKSTATUS 0 7605 #define V_GMIILINKSTATUS(x) ((x) << S_GMIILINKSTATUS) 7606 #define F_GMIILINKSTATUS V_GMIILINKSTATUS(1U) 7607 7608 #define A_XGM_WOL_STATUS 0x9a0 7609 7610 #define S_PATDETECTED 31 7611 #define V_PATDETECTED(x) ((x) << S_PATDETECTED) 7612 #define F_PATDETECTED V_PATDETECTED(1U) 7613 7614 #define S_MATCHEDFILTER 0 7615 #define M_MATCHEDFILTER 0x7 7616 #define V_MATCHEDFILTER(x) ((x) << S_MATCHEDFILTER) 7617 #define G_MATCHEDFILTER(x) (((x) >> S_MATCHEDFILTER) & M_MATCHEDFILTER) 7618 7619 #define A_XGM_RX_MAX_PKT_SIZE_ERR_CNT 0x9a4 7620 #define A_XGM_TX_SPI4_SOP_EOP_CNT 0x9a8 7621 7622 #define S_TXSPI4SOPCNT 16 7623 #define M_TXSPI4SOPCNT 0xffff 7624 #define V_TXSPI4SOPCNT(x) ((x) << S_TXSPI4SOPCNT) 7625 #define G_TXSPI4SOPCNT(x) (((x) >> S_TXSPI4SOPCNT) & M_TXSPI4SOPCNT) 7626 7627 #define S_TXSPI4EOPCNT 0 7628 #define M_TXSPI4EOPCNT 0xffff 7629 #define V_TXSPI4EOPCNT(x) ((x) << S_TXSPI4EOPCNT) 7630 #define G_TXSPI4EOPCNT(x) (((x) >> S_TXSPI4EOPCNT) & M_TXSPI4EOPCNT) 7631 7632 #define A_XGM_RX_SPI4_SOP_EOP_CNT 0x9ac 7633 7634 #define S_RXSPI4SOPCNT 16 7635 #define M_RXSPI4SOPCNT 0xffff 7636 #define V_RXSPI4SOPCNT(x) ((x) << S_RXSPI4SOPCNT) 7637 #define G_RXSPI4SOPCNT(x) (((x) >> S_RXSPI4SOPCNT) & M_RXSPI4SOPCNT) 7638 7639 #define S_RXSPI4EOPCNT 0 7640 #define M_RXSPI4EOPCNT 0xffff 7641 #define V_RXSPI4EOPCNT(x) ((x) << S_RXSPI4EOPCNT) 7642 #define G_RXSPI4EOPCNT(x) (((x) >> S_RXSPI4EOPCNT) & M_RXSPI4EOPCNT) 7643 7644 /* registers for module XGMAC0_1 */ 7645 #define XGMAC0_1_BASE_ADDR 0xa00 7646