xref: /freebsd/sys/dev/bxe/ecore_init_ops.h (revision 685dc743dc3b5645e34836464128e1c0558b404b)
14e400768SDavid Christensen /*-
2*7282444bSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause
3*7282444bSPedro F. Giffuni  *
44ef8ebfdSDavid C Somayajulu  * Copyright (c) 2007-2017 QLogic Corporation. All rights reserved.
54e400768SDavid Christensen  *
64e400768SDavid Christensen  * Redistribution and use in source and binary forms, with or without
74e400768SDavid Christensen  * modification, are permitted provided that the following conditions
84e400768SDavid Christensen  * are met:
94e400768SDavid Christensen  *
104e400768SDavid Christensen  * 1. Redistributions of source code must retain the above copyright
114e400768SDavid Christensen  *    notice, this list of conditions and the following disclaimer.
124e400768SDavid Christensen  * 2. Redistributions in binary form must reproduce the above copyright
134e400768SDavid Christensen  *    notice, this list of conditions and the following disclaimer in the
144e400768SDavid Christensen  *    documentation and/or other materials provided with the distribution.
154e400768SDavid Christensen  *
164ef8ebfdSDavid C Somayajulu  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
174e400768SDavid Christensen  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
184e400768SDavid Christensen  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
194e400768SDavid Christensen  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
204e400768SDavid Christensen  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
214e400768SDavid Christensen  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
224e400768SDavid Christensen  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
234e400768SDavid Christensen  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
244e400768SDavid Christensen  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
254e400768SDavid Christensen  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
264e400768SDavid Christensen  * THE POSSIBILITY OF SUCH DAMAGE.
274e400768SDavid Christensen  */
284e400768SDavid Christensen 
294e400768SDavid Christensen #include <sys/cdefs.h>
304e400768SDavid Christensen #ifndef ECORE_INIT_OPS_H
314e400768SDavid Christensen #define ECORE_INIT_OPS_H
324e400768SDavid Christensen 
334e400768SDavid Christensen 
344e400768SDavid Christensen 
354e400768SDavid Christensen 
364e400768SDavid Christensen 
374e400768SDavid Christensen 
384e400768SDavid Christensen 
394e400768SDavid Christensen 
404e400768SDavid Christensen 
414e400768SDavid Christensen 
424e400768SDavid Christensen static int ecore_gunzip(struct bxe_softc *sc, const uint8_t *zbuf, int len);
434e400768SDavid Christensen static void ecore_reg_wr_ind(struct bxe_softc *sc, uint32_t addr, uint32_t val);
444e400768SDavid Christensen static void ecore_write_dmae_phys_len(struct bxe_softc *sc,
454e400768SDavid Christensen 				      ecore_dma_addr_t phys_addr, uint32_t addr,
464e400768SDavid Christensen 				      uint32_t len);
474e400768SDavid Christensen 
ecore_init_str_wr(struct bxe_softc * sc,uint32_t addr,const uint32_t * data,uint32_t len)484e400768SDavid Christensen static void ecore_init_str_wr(struct bxe_softc *sc, uint32_t addr,
494e400768SDavid Christensen 			      const uint32_t *data, uint32_t len)
504e400768SDavid Christensen {
514e400768SDavid Christensen 	uint32_t i;
524e400768SDavid Christensen 
534e400768SDavid Christensen 	for (i = 0; i < len; i++)
544e400768SDavid Christensen 		REG_WR(sc, addr + i*4, data[i]);
554e400768SDavid Christensen }
564e400768SDavid Christensen 
ecore_init_ind_wr(struct bxe_softc * sc,uint32_t addr,const uint32_t * data,uint32_t len)574e400768SDavid Christensen static void ecore_init_ind_wr(struct bxe_softc *sc, uint32_t addr,
584e400768SDavid Christensen 			      const uint32_t *data, uint32_t len)
594e400768SDavid Christensen {
604e400768SDavid Christensen 	uint32_t i;
614e400768SDavid Christensen 
624e400768SDavid Christensen 	for (i = 0; i < len; i++)
634e400768SDavid Christensen 		ecore_reg_wr_ind(sc, addr + i*4, data[i]);
644e400768SDavid Christensen }
654e400768SDavid Christensen 
ecore_write_big_buf(struct bxe_softc * sc,uint32_t addr,uint32_t len,uint8_t wb)664e400768SDavid Christensen static void ecore_write_big_buf(struct bxe_softc *sc, uint32_t addr, uint32_t len,
674e400768SDavid Christensen 				uint8_t wb)
684e400768SDavid Christensen {
694e400768SDavid Christensen 	if (DMAE_READY(sc))
704e400768SDavid Christensen 		ecore_write_dmae_phys_len(sc, GUNZIP_PHYS(sc), addr, len);
714e400768SDavid Christensen 
724e400768SDavid Christensen 	/* in E1 chips BIOS initiated ZLR may interrupt widebus writes */
734e400768SDavid Christensen 	else if (wb && CHIP_IS_E1(sc))
744e400768SDavid Christensen 		ecore_init_ind_wr(sc, addr, GUNZIP_BUF(sc), len);
754e400768SDavid Christensen 
764e400768SDavid Christensen 	/* in later chips PXP root complex handles BIOS ZLR w/o interrupting */
774e400768SDavid Christensen 	else
784e400768SDavid Christensen 		ecore_init_str_wr(sc, addr, GUNZIP_BUF(sc), len);
794e400768SDavid Christensen }
804e400768SDavid Christensen 
ecore_init_fill(struct bxe_softc * sc,uint32_t addr,int fill,uint32_t len,uint8_t wb)814e400768SDavid Christensen static void ecore_init_fill(struct bxe_softc *sc, uint32_t addr, int fill,
824e400768SDavid Christensen 			    uint32_t len, uint8_t wb)
834e400768SDavid Christensen {
844e400768SDavid Christensen 	uint32_t buf_len = (((len*4) > FW_BUF_SIZE) ? FW_BUF_SIZE : (len*4));
854e400768SDavid Christensen 	uint32_t buf_len32 = buf_len/4;
864e400768SDavid Christensen 	uint32_t i;
874e400768SDavid Christensen 
884e400768SDavid Christensen 	ECORE_MEMSET(GUNZIP_BUF(sc), (uint8_t)fill, buf_len);
894e400768SDavid Christensen 
904e400768SDavid Christensen 	for (i = 0; i < len; i += buf_len32) {
914e400768SDavid Christensen 		uint32_t cur_len = min(buf_len32, len - i);
924e400768SDavid Christensen 
934e400768SDavid Christensen 		ecore_write_big_buf(sc, addr + i*4, cur_len, wb);
944e400768SDavid Christensen 	}
954e400768SDavid Christensen }
964e400768SDavid Christensen 
ecore_write_big_buf_wb(struct bxe_softc * sc,uint32_t addr,uint32_t len)974e400768SDavid Christensen static void ecore_write_big_buf_wb(struct bxe_softc *sc, uint32_t addr, uint32_t len)
984e400768SDavid Christensen {
994e400768SDavid Christensen 	if (DMAE_READY(sc))
1004e400768SDavid Christensen 		ecore_write_dmae_phys_len(sc, GUNZIP_PHYS(sc), addr, len);
1014e400768SDavid Christensen 
1024e400768SDavid Christensen 	/* in E1 chips BIOS initiated ZLR may interrupt widebus writes */
1034e400768SDavid Christensen 	else if (CHIP_IS_E1(sc))
1044e400768SDavid Christensen 		ecore_init_ind_wr(sc, addr, GUNZIP_BUF(sc), len);
1054e400768SDavid Christensen 
1064e400768SDavid Christensen 	/* in later chips PXP root complex handles BIOS ZLR w/o interrupting */
1074e400768SDavid Christensen 	else
1084e400768SDavid Christensen 		ecore_init_str_wr(sc, addr, GUNZIP_BUF(sc), len);
1094e400768SDavid Christensen }
1104e400768SDavid Christensen 
ecore_init_wr_64(struct bxe_softc * sc,uint32_t addr,const uint32_t * data,uint32_t len64)1114e400768SDavid Christensen static void ecore_init_wr_64(struct bxe_softc *sc, uint32_t addr,
1124e400768SDavid Christensen 			     const uint32_t *data, uint32_t len64)
1134e400768SDavid Christensen {
1144e400768SDavid Christensen 	uint32_t buf_len32 = FW_BUF_SIZE/4;
1154e400768SDavid Christensen 	uint32_t len = len64*2;
1164e400768SDavid Christensen 	uint64_t data64 = 0;
1174e400768SDavid Christensen 	uint32_t i;
1184e400768SDavid Christensen 
1194e400768SDavid Christensen 	/* 64 bit value is in a blob: first low DWORD, then high DWORD */
1204e400768SDavid Christensen 	data64 = HILO_U64((*(data + 1)), (*data));
1214e400768SDavid Christensen 
1224e400768SDavid Christensen 	len64 = min((uint32_t)(FW_BUF_SIZE/8), len64);
1234e400768SDavid Christensen 	for (i = 0; i < len64; i++) {
1244e400768SDavid Christensen 		uint64_t *pdata = ((uint64_t *)(GUNZIP_BUF(sc))) + i;
1254e400768SDavid Christensen 
1264e400768SDavid Christensen 		*pdata = data64;
1274e400768SDavid Christensen 	}
1284e400768SDavid Christensen 
1294e400768SDavid Christensen 	for (i = 0; i < len; i += buf_len32) {
1304e400768SDavid Christensen 		uint32_t cur_len = min(buf_len32, len - i);
1314e400768SDavid Christensen 
1324e400768SDavid Christensen 		ecore_write_big_buf_wb(sc, addr + i*4, cur_len);
1334e400768SDavid Christensen 	}
1344e400768SDavid Christensen }
1354e400768SDavid Christensen 
1364e400768SDavid Christensen /*********************************************************
1374e400768SDavid Christensen    There are different blobs for each PRAM section.
1384e400768SDavid Christensen    In addition, each blob write operation is divided into a few operations
1394e400768SDavid Christensen    in order to decrease the amount of phys. contiguous buffer needed.
1404e400768SDavid Christensen    Thus, when we select a blob the address may be with some offset
1414e400768SDavid Christensen    from the beginning of PRAM section.
1424e400768SDavid Christensen    The same holds for the INT_TABLE sections.
1434e400768SDavid Christensen **********************************************************/
1444e400768SDavid Christensen #define IF_IS_INT_TABLE_ADDR(base, addr) \
1454e400768SDavid Christensen 			if (((base) <= (addr)) && ((base) + 0x400 >= (addr)))
1464e400768SDavid Christensen 
1474e400768SDavid Christensen #define IF_IS_PRAM_ADDR(base, addr) \
1484e400768SDavid Christensen 			if (((base) <= (addr)) && ((base) + 0x40000 >= (addr)))
1494e400768SDavid Christensen 
ecore_sel_blob(struct bxe_softc * sc,uint32_t addr,const uint8_t * data)1504e400768SDavid Christensen static const uint8_t *ecore_sel_blob(struct bxe_softc *sc, uint32_t addr,
1514e400768SDavid Christensen 				const uint8_t *data)
1524e400768SDavid Christensen {
1534e400768SDavid Christensen 	IF_IS_INT_TABLE_ADDR(TSEM_REG_INT_TABLE, addr)
1544e400768SDavid Christensen 		data = INIT_TSEM_INT_TABLE_DATA(sc);
1554e400768SDavid Christensen 	else
1564e400768SDavid Christensen 		IF_IS_INT_TABLE_ADDR(CSEM_REG_INT_TABLE, addr)
1574e400768SDavid Christensen 			data = INIT_CSEM_INT_TABLE_DATA(sc);
1584e400768SDavid Christensen 	else
1594e400768SDavid Christensen 		IF_IS_INT_TABLE_ADDR(USEM_REG_INT_TABLE, addr)
1604e400768SDavid Christensen 			data = INIT_USEM_INT_TABLE_DATA(sc);
1614e400768SDavid Christensen 	else
1624e400768SDavid Christensen 		IF_IS_INT_TABLE_ADDR(XSEM_REG_INT_TABLE, addr)
1634e400768SDavid Christensen 			data = INIT_XSEM_INT_TABLE_DATA(sc);
1644e400768SDavid Christensen 	else
1654e400768SDavid Christensen 		IF_IS_PRAM_ADDR(TSEM_REG_PRAM, addr)
1664e400768SDavid Christensen 			data = INIT_TSEM_PRAM_DATA(sc);
1674e400768SDavid Christensen 	else
1684e400768SDavid Christensen 		IF_IS_PRAM_ADDR(CSEM_REG_PRAM, addr)
1694e400768SDavid Christensen 			data = INIT_CSEM_PRAM_DATA(sc);
1704e400768SDavid Christensen 	else
1714e400768SDavid Christensen 		IF_IS_PRAM_ADDR(USEM_REG_PRAM, addr)
1724e400768SDavid Christensen 			data = INIT_USEM_PRAM_DATA(sc);
1734e400768SDavid Christensen 	else
1744e400768SDavid Christensen 		IF_IS_PRAM_ADDR(XSEM_REG_PRAM, addr)
1754e400768SDavid Christensen 			data = INIT_XSEM_PRAM_DATA(sc);
1764e400768SDavid Christensen 
1774e400768SDavid Christensen 	return data;
1784e400768SDavid Christensen }
1794e400768SDavid Christensen 
ecore_init_wr_wb(struct bxe_softc * sc,uint32_t addr,const uint32_t * data,uint32_t len)1804e400768SDavid Christensen static void ecore_init_wr_wb(struct bxe_softc *sc, uint32_t addr,
1814e400768SDavid Christensen 			     const uint32_t *data, uint32_t len)
1824e400768SDavid Christensen {
1834e400768SDavid Christensen 	if (DMAE_READY(sc))
1844e400768SDavid Christensen 		VIRT_WR_DMAE_LEN(sc, data, addr, len, 0);
1854e400768SDavid Christensen 
1864e400768SDavid Christensen 	/* in E1 chips BIOS initiated ZLR may interrupt widebus writes */
1874e400768SDavid Christensen 	else if (CHIP_IS_E1(sc))
1884e400768SDavid Christensen 		ecore_init_ind_wr(sc, addr, data, len);
1894e400768SDavid Christensen 
1904e400768SDavid Christensen 	/* in later chips PXP root complex handles BIOS ZLR w/o interrupting */
1914e400768SDavid Christensen 	else
1924e400768SDavid Christensen 		ecore_init_str_wr(sc, addr, data, len);
1934e400768SDavid Christensen }
1944e400768SDavid Christensen 
1954e400768SDavid Christensen #ifndef FW_ZIP_SUPPORT
ecore_init_fw(struct bxe_softc * sc,uint32_t addr,uint32_t len)1964e400768SDavid Christensen static void ecore_init_fw(struct bxe_softc *sc, uint32_t addr, uint32_t len)
1974e400768SDavid Christensen {
1984e400768SDavid Christensen 	const uint8_t *data = NULL;
1994e400768SDavid Christensen 
2004e400768SDavid Christensen 	data = ecore_sel_blob(sc, addr, (const uint8_t *)data);
2014e400768SDavid Christensen 
2024e400768SDavid Christensen 	if (DMAE_READY(sc))
2034e400768SDavid Christensen 		VIRT_WR_DMAE_LEN(sc, data, addr, len, 1);
2044e400768SDavid Christensen 
2054e400768SDavid Christensen 	/* in E1 BIOS initiated ZLR may interrupt widebus writes */
2064e400768SDavid Christensen 	else if (CHIP_IS_E1(sc))
2074e400768SDavid Christensen 		ecore_init_ind_wr(sc, addr, (const uint32_t *)data, len);
2084e400768SDavid Christensen 
2094e400768SDavid Christensen 	/* in later chips PXP root complex handles BIOS ZLR w/o interrupting */
2104e400768SDavid Christensen 	else
2114e400768SDavid Christensen 		ecore_init_str_wr(sc, addr, (const uint32_t *)data, len);
2124e400768SDavid Christensen }
2134e400768SDavid Christensen 
2144e400768SDavid Christensen #endif
2154e400768SDavid Christensen 
ecore_wr_64(struct bxe_softc * sc,uint32_t reg,uint32_t val_lo,uint32_t val_hi)2164e400768SDavid Christensen static void ecore_wr_64(struct bxe_softc *sc, uint32_t reg, uint32_t val_lo,
2174e400768SDavid Christensen 			uint32_t val_hi)
2184e400768SDavid Christensen {
2194e400768SDavid Christensen 	uint32_t wb_write[2];
2204e400768SDavid Christensen 
2214e400768SDavid Christensen 	wb_write[0] = val_lo;
2224e400768SDavid Christensen 	wb_write[1] = val_hi;
2234e400768SDavid Christensen 	REG_WR_DMAE_LEN(sc, reg, wb_write, 2);
2244e400768SDavid Christensen }
2254e400768SDavid Christensen 
ecore_init_wr_zp(struct bxe_softc * sc,uint32_t addr,uint32_t len,uint32_t blob_off)2264e400768SDavid Christensen static void ecore_init_wr_zp(struct bxe_softc *sc, uint32_t addr, uint32_t len,
2274e400768SDavid Christensen 			     uint32_t blob_off)
2284e400768SDavid Christensen {
2294e400768SDavid Christensen 	const uint8_t *data = NULL;
2304e400768SDavid Christensen 	int rc;
2314e400768SDavid Christensen 	uint32_t i;
2324e400768SDavid Christensen 
2334e400768SDavid Christensen 	data = ecore_sel_blob(sc, addr, data) + blob_off*4;
2344e400768SDavid Christensen 
2354e400768SDavid Christensen 	rc = ecore_gunzip(sc, data, len);
2364e400768SDavid Christensen 	if (rc)
2374e400768SDavid Christensen 		return;
2384e400768SDavid Christensen 
2394e400768SDavid Christensen 	/* gunzip_outlen is in dwords */
2404e400768SDavid Christensen 	len = GUNZIP_OUTLEN(sc);
2414e400768SDavid Christensen 	for (i = 0; i < len; i++)
2424e400768SDavid Christensen 		((uint32_t *)GUNZIP_BUF(sc))[i] = (uint32_t)
2434e400768SDavid Christensen 				ECORE_CPU_TO_LE32(((uint32_t *)GUNZIP_BUF(sc))[i]);
2444e400768SDavid Christensen 
2454e400768SDavid Christensen 	ecore_write_big_buf_wb(sc, addr, len);
2464e400768SDavid Christensen }
2474e400768SDavid Christensen 
ecore_init_block(struct bxe_softc * sc,uint32_t block,uint32_t stage)2484e400768SDavid Christensen static void ecore_init_block(struct bxe_softc *sc, uint32_t block, uint32_t stage)
2494e400768SDavid Christensen {
2504e400768SDavid Christensen 	uint16_t op_start =
2514e400768SDavid Christensen 		INIT_OPS_OFFSETS(sc)[BLOCK_OPS_IDX(block, stage,
2524e400768SDavid Christensen 						     STAGE_START)];
2534e400768SDavid Christensen 	uint16_t op_end =
2544e400768SDavid Christensen 		INIT_OPS_OFFSETS(sc)[BLOCK_OPS_IDX(block, stage,
2554e400768SDavid Christensen 						     STAGE_END)];
2564e400768SDavid Christensen 	const union init_op *op;
2574e400768SDavid Christensen 	uint32_t op_idx, op_type, addr, len;
2584e400768SDavid Christensen 	const uint32_t *data, *data_base;
2594e400768SDavid Christensen 
2604e400768SDavid Christensen 	/* If empty block */
2614e400768SDavid Christensen 	if (op_start == op_end)
2624e400768SDavid Christensen 		return;
2634e400768SDavid Christensen 
2644e400768SDavid Christensen 	data_base = INIT_DATA(sc);
2654e400768SDavid Christensen 
2664e400768SDavid Christensen 	for (op_idx = op_start; op_idx < op_end; op_idx++) {
2674e400768SDavid Christensen 
2684e400768SDavid Christensen 		op = (const union init_op *)&(INIT_OPS(sc)[op_idx]);
2694e400768SDavid Christensen 		/* Get generic data */
2704e400768SDavid Christensen 		op_type = op->raw.op;
2714e400768SDavid Christensen 		addr = op->raw.offset;
2724e400768SDavid Christensen 		/* Get data that's used for OP_SW, OP_WB, OP_FW, OP_ZP and
2734e400768SDavid Christensen 		 * OP_WR64 (we assume that op_arr_write and op_write have the
2744e400768SDavid Christensen 		 * same structure).
2754e400768SDavid Christensen 		 */
2764e400768SDavid Christensen 		len = op->arr_wr.data_len;
2774e400768SDavid Christensen 		data = data_base + op->arr_wr.data_off;
2784e400768SDavid Christensen 
2794e400768SDavid Christensen 		switch (op_type) {
2804e400768SDavid Christensen 		case OP_RD:
2814e400768SDavid Christensen 			REG_RD(sc, addr);
2824e400768SDavid Christensen 			break;
2834e400768SDavid Christensen 		case OP_WR:
2844e400768SDavid Christensen 			REG_WR(sc, addr, op->write.val);
2854e400768SDavid Christensen 			break;
2864e400768SDavid Christensen 		case OP_SW:
2874e400768SDavid Christensen 			ecore_init_str_wr(sc, addr, data, len);
2884e400768SDavid Christensen 			break;
2894e400768SDavid Christensen 		case OP_WB:
2904e400768SDavid Christensen 			ecore_init_wr_wb(sc, addr, data, len);
2914e400768SDavid Christensen 			break;
2924e400768SDavid Christensen #ifndef FW_ZIP_SUPPORT
2934e400768SDavid Christensen 		case OP_FW:
2944e400768SDavid Christensen 			ecore_init_fw(sc, addr, len);
2954e400768SDavid Christensen 			break;
2964e400768SDavid Christensen #endif
2974e400768SDavid Christensen 		case OP_ZR:
2984e400768SDavid Christensen 			ecore_init_fill(sc, addr, 0, op->zero.len, 0);
2994e400768SDavid Christensen 			break;
3004e400768SDavid Christensen 		case OP_WB_ZR:
3014e400768SDavid Christensen 			ecore_init_fill(sc, addr, 0, op->zero.len, 1);
3024e400768SDavid Christensen 			break;
3034e400768SDavid Christensen 		case OP_ZP:
3044e400768SDavid Christensen 			ecore_init_wr_zp(sc, addr, len,
3054e400768SDavid Christensen 					 op->arr_wr.data_off);
3064e400768SDavid Christensen 			break;
3074e400768SDavid Christensen 		case OP_WR_64:
3084e400768SDavid Christensen 			ecore_init_wr_64(sc, addr, data, len);
3094e400768SDavid Christensen 			break;
3104e400768SDavid Christensen 		case OP_IF_MODE_AND:
3114e400768SDavid Christensen 			/* if any of the flags doesn't match, skip the
3124e400768SDavid Christensen 			 * conditional block.
3134e400768SDavid Christensen 			 */
3144e400768SDavid Christensen 			if ((INIT_MODE_FLAGS(sc) &
3154e400768SDavid Christensen 				op->if_mode.mode_bit_map) !=
3164e400768SDavid Christensen 				op->if_mode.mode_bit_map)
3174e400768SDavid Christensen 				op_idx += op->if_mode.cmd_offset;
3184e400768SDavid Christensen 			break;
3194e400768SDavid Christensen 		case OP_IF_MODE_OR:
3204e400768SDavid Christensen 			/* if all the flags don't match, skip the conditional
3214e400768SDavid Christensen 			 * block.
3224e400768SDavid Christensen 			 */
3234e400768SDavid Christensen 			if ((INIT_MODE_FLAGS(sc) &
3244e400768SDavid Christensen 				op->if_mode.mode_bit_map) == 0)
3254e400768SDavid Christensen 				op_idx += op->if_mode.cmd_offset;
3264e400768SDavid Christensen 			break;
3274e400768SDavid Christensen 		    /* the following opcodes are unused at the moment. */
3284e400768SDavid Christensen 		case OP_IF_PHASE:
3294e400768SDavid Christensen 		case OP_RT:
3304e400768SDavid Christensen 		case OP_DELAY:
3314e400768SDavid Christensen 		case OP_VERIFY:
3324e400768SDavid Christensen 		default:
3334e400768SDavid Christensen 			/* Should never get here! */
3344e400768SDavid Christensen 
3354e400768SDavid Christensen 			break;
3364e400768SDavid Christensen 		}
3374e400768SDavid Christensen 	}
3384e400768SDavid Christensen }
3394e400768SDavid Christensen 
3404e400768SDavid Christensen 
3414e400768SDavid Christensen /****************************************************************************
3424e400768SDavid Christensen * PXP Arbiter
3434e400768SDavid Christensen ****************************************************************************/
3444e400768SDavid Christensen /*
3454e400768SDavid Christensen  * This code configures the PCI read/write arbiter
3464e400768SDavid Christensen  * which implements a weighted round robin
3474e400768SDavid Christensen  * between the virtual queues in the chip.
3484e400768SDavid Christensen  *
3494e400768SDavid Christensen  * The values were derived for each PCI max payload and max request size.
3504e400768SDavid Christensen  * since max payload and max request size are only known at run time,
3514e400768SDavid Christensen  * this is done as a separate init stage.
3524e400768SDavid Christensen  */
3534e400768SDavid Christensen 
3544e400768SDavid Christensen #define NUM_WR_Q			13
3554e400768SDavid Christensen #define NUM_RD_Q			29
3564e400768SDavid Christensen #define MAX_RD_ORD			3
3574e400768SDavid Christensen #define MAX_WR_ORD			2
3584e400768SDavid Christensen 
3594e400768SDavid Christensen /* configuration for one arbiter queue */
3604e400768SDavid Christensen struct arb_line {
3614e400768SDavid Christensen 	int l;
3624e400768SDavid Christensen 	int add;
3634e400768SDavid Christensen 	int ubound;
3644e400768SDavid Christensen };
3654e400768SDavid Christensen 
3664e400768SDavid Christensen /* derived configuration for each read queue for each max request size */
3674e400768SDavid Christensen static const struct arb_line read_arb_data[NUM_RD_Q][MAX_RD_ORD + 1] = {
3684e400768SDavid Christensen /* 1 */	{ {8, 64, 25}, {16, 64, 25}, {32, 64, 25}, {64, 64, 41} },
3694e400768SDavid Christensen 	{ {4, 8,  4},  {4,  8,  4},  {4,  8,  4},  {4,  8,  4}  },
3704e400768SDavid Christensen 	{ {4, 3,  3},  {4,  3,  3},  {4,  3,  3},  {4,  3,  3}  },
3714e400768SDavid Christensen 	{ {8, 3,  6},  {16, 3,  11}, {16, 3,  11}, {16, 3,  11} },
3724e400768SDavid Christensen 	{ {8, 64, 25}, {16, 64, 25}, {32, 64, 25}, {64, 64, 41} },
3734e400768SDavid Christensen 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {64, 3,  41} },
3744e400768SDavid Christensen 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {64, 3,  41} },
3754e400768SDavid Christensen 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {64, 3,  41} },
3764e400768SDavid Christensen 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {64, 3,  41} },
3774e400768SDavid Christensen /* 10 */{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
3784e400768SDavid Christensen 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
3794e400768SDavid Christensen 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
3804e400768SDavid Christensen 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
3814e400768SDavid Christensen 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
3824e400768SDavid Christensen 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
3834e400768SDavid Christensen 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
3844e400768SDavid Christensen 	{ {8, 64, 6},  {16, 64, 11}, {32, 64, 21}, {32, 64, 21} },
3854e400768SDavid Christensen 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
3864e400768SDavid Christensen 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
3874e400768SDavid Christensen /* 20 */{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
3884e400768SDavid Christensen 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
3894e400768SDavid Christensen 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
3904e400768SDavid Christensen 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
3914e400768SDavid Christensen 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
3924e400768SDavid Christensen 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
3934e400768SDavid Christensen 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
3944e400768SDavid Christensen 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
3954e400768SDavid Christensen 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
3964e400768SDavid Christensen 	{ {8, 64, 25}, {16, 64, 41}, {32, 64, 81}, {64, 64, 120} }
3974e400768SDavid Christensen };
3984e400768SDavid Christensen 
3994e400768SDavid Christensen /* derived configuration for each write queue for each max request size */
4004e400768SDavid Christensen static const struct arb_line write_arb_data[NUM_WR_Q][MAX_WR_ORD + 1] = {
4014e400768SDavid Christensen /* 1 */	{ {4, 6,  3},  {4,  6,  3},  {4,  6,  3} },
4024e400768SDavid Christensen 	{ {4, 2,  3},  {4,  2,  3},  {4,  2,  3} },
4034e400768SDavid Christensen 	{ {8, 2,  6},  {16, 2,  11}, {16, 2,  11} },
4044e400768SDavid Christensen 	{ {8, 2,  6},  {16, 2,  11}, {32, 2,  21} },
4054e400768SDavid Christensen 	{ {8, 2,  6},  {16, 2,  11}, {32, 2,  21} },
4064e400768SDavid Christensen 	{ {8, 2,  6},  {16, 2,  11}, {32, 2,  21} },
4074e400768SDavid Christensen 	{ {8, 64, 25}, {16, 64, 25}, {32, 64, 25} },
4084e400768SDavid Christensen 	{ {8, 2,  6},  {16, 2,  11}, {16, 2,  11} },
4094e400768SDavid Christensen 	{ {8, 2,  6},  {16, 2,  11}, {16, 2,  11} },
4104e400768SDavid Christensen /* 10 */{ {8, 9,  6},  {16, 9,  11}, {32, 9,  21} },
4114e400768SDavid Christensen 	{ {8, 47, 19}, {16, 47, 19}, {32, 47, 21} },
4124e400768SDavid Christensen 	{ {8, 9,  6},  {16, 9,  11}, {16, 9,  11} },
4134e400768SDavid Christensen 	{ {8, 64, 25}, {16, 64, 41}, {32, 64, 81} }
4144e400768SDavid Christensen };
4154e400768SDavid Christensen 
4164e400768SDavid Christensen /* register addresses for read queues */
4174e400768SDavid Christensen static const struct arb_line read_arb_addr[NUM_RD_Q-1] = {
4184e400768SDavid Christensen /* 1 */	{PXP2_REG_RQ_BW_RD_L0, PXP2_REG_RQ_BW_RD_ADD0,
4194e400768SDavid Christensen 		PXP2_REG_RQ_BW_RD_UBOUND0},
4204e400768SDavid Christensen 	{PXP2_REG_PSWRQ_BW_L1, PXP2_REG_PSWRQ_BW_ADD1,
4214e400768SDavid Christensen 		PXP2_REG_PSWRQ_BW_UB1},
4224e400768SDavid Christensen 	{PXP2_REG_PSWRQ_BW_L2, PXP2_REG_PSWRQ_BW_ADD2,
4234e400768SDavid Christensen 		PXP2_REG_PSWRQ_BW_UB2},
4244e400768SDavid Christensen 	{PXP2_REG_PSWRQ_BW_L3, PXP2_REG_PSWRQ_BW_ADD3,
4254e400768SDavid Christensen 		PXP2_REG_PSWRQ_BW_UB3},
4264e400768SDavid Christensen 	{PXP2_REG_RQ_BW_RD_L4, PXP2_REG_RQ_BW_RD_ADD4,
4274e400768SDavid Christensen 		PXP2_REG_RQ_BW_RD_UBOUND4},
4284e400768SDavid Christensen 	{PXP2_REG_RQ_BW_RD_L5, PXP2_REG_RQ_BW_RD_ADD5,
4294e400768SDavid Christensen 		PXP2_REG_RQ_BW_RD_UBOUND5},
4304e400768SDavid Christensen 	{PXP2_REG_PSWRQ_BW_L6, PXP2_REG_PSWRQ_BW_ADD6,
4314e400768SDavid Christensen 		PXP2_REG_PSWRQ_BW_UB6},
4324e400768SDavid Christensen 	{PXP2_REG_PSWRQ_BW_L7, PXP2_REG_PSWRQ_BW_ADD7,
4334e400768SDavid Christensen 		PXP2_REG_PSWRQ_BW_UB7},
4344e400768SDavid Christensen 	{PXP2_REG_PSWRQ_BW_L8, PXP2_REG_PSWRQ_BW_ADD8,
4354e400768SDavid Christensen 		PXP2_REG_PSWRQ_BW_UB8},
4364e400768SDavid Christensen /* 10 */{PXP2_REG_PSWRQ_BW_L9, PXP2_REG_PSWRQ_BW_ADD9,
4374e400768SDavid Christensen 		PXP2_REG_PSWRQ_BW_UB9},
4384e400768SDavid Christensen 	{PXP2_REG_PSWRQ_BW_L10, PXP2_REG_PSWRQ_BW_ADD10,
4394e400768SDavid Christensen 		PXP2_REG_PSWRQ_BW_UB10},
4404e400768SDavid Christensen 	{PXP2_REG_PSWRQ_BW_L11, PXP2_REG_PSWRQ_BW_ADD11,
4414e400768SDavid Christensen 		PXP2_REG_PSWRQ_BW_UB11},
4424e400768SDavid Christensen 	{PXP2_REG_RQ_BW_RD_L12, PXP2_REG_RQ_BW_RD_ADD12,
4434e400768SDavid Christensen 		PXP2_REG_RQ_BW_RD_UBOUND12},
4444e400768SDavid Christensen 	{PXP2_REG_RQ_BW_RD_L13, PXP2_REG_RQ_BW_RD_ADD13,
4454e400768SDavid Christensen 		PXP2_REG_RQ_BW_RD_UBOUND13},
4464e400768SDavid Christensen 	{PXP2_REG_RQ_BW_RD_L14, PXP2_REG_RQ_BW_RD_ADD14,
4474e400768SDavid Christensen 		PXP2_REG_RQ_BW_RD_UBOUND14},
4484e400768SDavid Christensen 	{PXP2_REG_RQ_BW_RD_L15, PXP2_REG_RQ_BW_RD_ADD15,
4494e400768SDavid Christensen 		PXP2_REG_RQ_BW_RD_UBOUND15},
4504e400768SDavid Christensen 	{PXP2_REG_RQ_BW_RD_L16, PXP2_REG_RQ_BW_RD_ADD16,
4514e400768SDavid Christensen 		PXP2_REG_RQ_BW_RD_UBOUND16},
4524e400768SDavid Christensen 	{PXP2_REG_RQ_BW_RD_L17, PXP2_REG_RQ_BW_RD_ADD17,
4534e400768SDavid Christensen 		PXP2_REG_RQ_BW_RD_UBOUND17},
4544e400768SDavid Christensen 	{PXP2_REG_RQ_BW_RD_L18, PXP2_REG_RQ_BW_RD_ADD18,
4554e400768SDavid Christensen 		PXP2_REG_RQ_BW_RD_UBOUND18},
4564e400768SDavid Christensen /* 20 */{PXP2_REG_RQ_BW_RD_L19, PXP2_REG_RQ_BW_RD_ADD19,
4574e400768SDavid Christensen 		PXP2_REG_RQ_BW_RD_UBOUND19},
4584e400768SDavid Christensen 	{PXP2_REG_RQ_BW_RD_L20, PXP2_REG_RQ_BW_RD_ADD20,
4594e400768SDavid Christensen 		PXP2_REG_RQ_BW_RD_UBOUND20},
4604e400768SDavid Christensen 	{PXP2_REG_RQ_BW_RD_L22, PXP2_REG_RQ_BW_RD_ADD22,
4614e400768SDavid Christensen 		PXP2_REG_RQ_BW_RD_UBOUND22},
4624e400768SDavid Christensen 	{PXP2_REG_RQ_BW_RD_L23, PXP2_REG_RQ_BW_RD_ADD23,
4634e400768SDavid Christensen 		PXP2_REG_RQ_BW_RD_UBOUND23},
4644e400768SDavid Christensen 	{PXP2_REG_RQ_BW_RD_L24, PXP2_REG_RQ_BW_RD_ADD24,
4654e400768SDavid Christensen 		PXP2_REG_RQ_BW_RD_UBOUND24},
4664e400768SDavid Christensen 	{PXP2_REG_RQ_BW_RD_L25, PXP2_REG_RQ_BW_RD_ADD25,
4674e400768SDavid Christensen 		PXP2_REG_RQ_BW_RD_UBOUND25},
4684e400768SDavid Christensen 	{PXP2_REG_RQ_BW_RD_L26, PXP2_REG_RQ_BW_RD_ADD26,
4694e400768SDavid Christensen 		PXP2_REG_RQ_BW_RD_UBOUND26},
4704e400768SDavid Christensen 	{PXP2_REG_RQ_BW_RD_L27, PXP2_REG_RQ_BW_RD_ADD27,
4714e400768SDavid Christensen 		PXP2_REG_RQ_BW_RD_UBOUND27},
4724e400768SDavid Christensen 	{PXP2_REG_PSWRQ_BW_L28, PXP2_REG_PSWRQ_BW_ADD28,
4734e400768SDavid Christensen 		PXP2_REG_PSWRQ_BW_UB28}
4744e400768SDavid Christensen };
4754e400768SDavid Christensen 
4764e400768SDavid Christensen /* register addresses for write queues */
4774e400768SDavid Christensen static const struct arb_line write_arb_addr[NUM_WR_Q-1] = {
4784e400768SDavid Christensen /* 1 */	{PXP2_REG_PSWRQ_BW_L1, PXP2_REG_PSWRQ_BW_ADD1,
4794e400768SDavid Christensen 		PXP2_REG_PSWRQ_BW_UB1},
4804e400768SDavid Christensen 	{PXP2_REG_PSWRQ_BW_L2, PXP2_REG_PSWRQ_BW_ADD2,
4814e400768SDavid Christensen 		PXP2_REG_PSWRQ_BW_UB2},
4824e400768SDavid Christensen 	{PXP2_REG_PSWRQ_BW_L3, PXP2_REG_PSWRQ_BW_ADD3,
4834e400768SDavid Christensen 		PXP2_REG_PSWRQ_BW_UB3},
4844e400768SDavid Christensen 	{PXP2_REG_PSWRQ_BW_L6, PXP2_REG_PSWRQ_BW_ADD6,
4854e400768SDavid Christensen 		PXP2_REG_PSWRQ_BW_UB6},
4864e400768SDavid Christensen 	{PXP2_REG_PSWRQ_BW_L7, PXP2_REG_PSWRQ_BW_ADD7,
4874e400768SDavid Christensen 		PXP2_REG_PSWRQ_BW_UB7},
4884e400768SDavid Christensen 	{PXP2_REG_PSWRQ_BW_L8, PXP2_REG_PSWRQ_BW_ADD8,
4894e400768SDavid Christensen 		PXP2_REG_PSWRQ_BW_UB8},
4904e400768SDavid Christensen 	{PXP2_REG_PSWRQ_BW_L9, PXP2_REG_PSWRQ_BW_ADD9,
4914e400768SDavid Christensen 		PXP2_REG_PSWRQ_BW_UB9},
4924e400768SDavid Christensen 	{PXP2_REG_PSWRQ_BW_L10, PXP2_REG_PSWRQ_BW_ADD10,
4934e400768SDavid Christensen 		PXP2_REG_PSWRQ_BW_UB10},
4944e400768SDavid Christensen 	{PXP2_REG_PSWRQ_BW_L11, PXP2_REG_PSWRQ_BW_ADD11,
4954e400768SDavid Christensen 		PXP2_REG_PSWRQ_BW_UB11},
4964e400768SDavid Christensen /* 10 */{PXP2_REG_PSWRQ_BW_L28, PXP2_REG_PSWRQ_BW_ADD28,
4974e400768SDavid Christensen 		PXP2_REG_PSWRQ_BW_UB28},
4984e400768SDavid Christensen 	{PXP2_REG_RQ_BW_WR_L29, PXP2_REG_RQ_BW_WR_ADD29,
4994e400768SDavid Christensen 		PXP2_REG_RQ_BW_WR_UBOUND29},
5004e400768SDavid Christensen 	{PXP2_REG_RQ_BW_WR_L30, PXP2_REG_RQ_BW_WR_ADD30,
5014e400768SDavid Christensen 		PXP2_REG_RQ_BW_WR_UBOUND30}
5024e400768SDavid Christensen };
5034e400768SDavid Christensen 
ecore_init_pxp_arb(struct bxe_softc * sc,int r_order,int w_order)5044e400768SDavid Christensen static void ecore_init_pxp_arb(struct bxe_softc *sc, int r_order,
5054e400768SDavid Christensen 			       int w_order)
5064e400768SDavid Christensen {
5074e400768SDavid Christensen 	uint32_t val, i;
5084e400768SDavid Christensen 
5094e400768SDavid Christensen 	if (r_order > MAX_RD_ORD) {
5104e400768SDavid Christensen 		ECORE_MSG(sc, "read order of %d  order adjusted to %d\n",
5114e400768SDavid Christensen 			   r_order, MAX_RD_ORD);
5124e400768SDavid Christensen 		r_order = MAX_RD_ORD;
5134e400768SDavid Christensen 	}
5144e400768SDavid Christensen 	if (w_order > MAX_WR_ORD) {
5154e400768SDavid Christensen 		ECORE_MSG(sc, "write order of %d  order adjusted to %d\n",
5164e400768SDavid Christensen 			   w_order, MAX_WR_ORD);
5174e400768SDavid Christensen 		w_order = MAX_WR_ORD;
5184e400768SDavid Christensen 	}
5194e400768SDavid Christensen 	if (CHIP_REV_IS_FPGA(sc)) {
5204e400768SDavid Christensen 		ECORE_MSG(sc, "write order adjusted to 1 for FPGA\n");
5214e400768SDavid Christensen 		w_order = 0;
5224e400768SDavid Christensen 	}
5234e400768SDavid Christensen 	ECORE_MSG(sc, "read order %d  write order %d\n", r_order, w_order);
5244e400768SDavid Christensen 
5254e400768SDavid Christensen 	for (i = 0; i < NUM_RD_Q-1; i++) {
5264e400768SDavid Christensen 		REG_WR(sc, read_arb_addr[i].l, read_arb_data[i][r_order].l);
5274e400768SDavid Christensen 		REG_WR(sc, read_arb_addr[i].add,
5284e400768SDavid Christensen 		       read_arb_data[i][r_order].add);
5294e400768SDavid Christensen 		REG_WR(sc, read_arb_addr[i].ubound,
5304e400768SDavid Christensen 		       read_arb_data[i][r_order].ubound);
5314e400768SDavid Christensen 	}
5324e400768SDavid Christensen 
5334e400768SDavid Christensen 	for (i = 0; i < NUM_WR_Q-1; i++) {
5344e400768SDavid Christensen 		if ((write_arb_addr[i].l == PXP2_REG_RQ_BW_WR_L29) ||
5354e400768SDavid Christensen 		    (write_arb_addr[i].l == PXP2_REG_RQ_BW_WR_L30)) {
5364e400768SDavid Christensen 
5374e400768SDavid Christensen 			REG_WR(sc, write_arb_addr[i].l,
5384e400768SDavid Christensen 			       write_arb_data[i][w_order].l);
5394e400768SDavid Christensen 
5404e400768SDavid Christensen 			REG_WR(sc, write_arb_addr[i].add,
5414e400768SDavid Christensen 			       write_arb_data[i][w_order].add);
5424e400768SDavid Christensen 
5434e400768SDavid Christensen 			REG_WR(sc, write_arb_addr[i].ubound,
5444e400768SDavid Christensen 			       write_arb_data[i][w_order].ubound);
5454e400768SDavid Christensen 		} else {
5464e400768SDavid Christensen 
5474e400768SDavid Christensen 			val = REG_RD(sc, write_arb_addr[i].l);
5484e400768SDavid Christensen 			REG_WR(sc, write_arb_addr[i].l,
5494e400768SDavid Christensen 			       val | (write_arb_data[i][w_order].l << 10));
5504e400768SDavid Christensen 
5514e400768SDavid Christensen 			val = REG_RD(sc, write_arb_addr[i].add);
5524e400768SDavid Christensen 			REG_WR(sc, write_arb_addr[i].add,
5534e400768SDavid Christensen 			       val | (write_arb_data[i][w_order].add << 10));
5544e400768SDavid Christensen 
5554e400768SDavid Christensen 			val = REG_RD(sc, write_arb_addr[i].ubound);
5564e400768SDavid Christensen 			REG_WR(sc, write_arb_addr[i].ubound,
5574e400768SDavid Christensen 			       val | (write_arb_data[i][w_order].ubound << 7));
5584e400768SDavid Christensen 		}
5594e400768SDavid Christensen 	}
5604e400768SDavid Christensen 
5614e400768SDavid Christensen 	val =  write_arb_data[NUM_WR_Q-1][w_order].add;
5624e400768SDavid Christensen 	val += write_arb_data[NUM_WR_Q-1][w_order].ubound << 10;
5634e400768SDavid Christensen 	val += write_arb_data[NUM_WR_Q-1][w_order].l << 17;
5644e400768SDavid Christensen 	REG_WR(sc, PXP2_REG_PSWRQ_BW_RD, val);
5654e400768SDavid Christensen 
5664e400768SDavid Christensen 	val =  read_arb_data[NUM_RD_Q-1][r_order].add;
5674e400768SDavid Christensen 	val += read_arb_data[NUM_RD_Q-1][r_order].ubound << 10;
5684e400768SDavid Christensen 	val += read_arb_data[NUM_RD_Q-1][r_order].l << 17;
5694e400768SDavid Christensen 	REG_WR(sc, PXP2_REG_PSWRQ_BW_WR, val);
5704e400768SDavid Christensen 
5714e400768SDavid Christensen 	REG_WR(sc, PXP2_REG_RQ_WR_MBS0, w_order);
5724e400768SDavid Christensen 	REG_WR(sc, PXP2_REG_RQ_WR_MBS1, w_order);
5734e400768SDavid Christensen 	REG_WR(sc, PXP2_REG_RQ_RD_MBS0, r_order);
5744e400768SDavid Christensen 	REG_WR(sc, PXP2_REG_RQ_RD_MBS1, r_order);
5754e400768SDavid Christensen 
5764e400768SDavid Christensen 	if ((CHIP_IS_E1(sc) || CHIP_IS_E1H(sc)) && (r_order == MAX_RD_ORD))
5774e400768SDavid Christensen 		REG_WR(sc, PXP2_REG_RQ_PDR_LIMIT, 0xe00);
5784e400768SDavid Christensen 
5794e400768SDavid Christensen 	if (CHIP_IS_E3(sc))
5804e400768SDavid Christensen 		REG_WR(sc, PXP2_REG_WR_USDMDP_TH, (0x4 << w_order));
5814e400768SDavid Christensen 	else if (CHIP_IS_E2(sc))
5824e400768SDavid Christensen 		REG_WR(sc, PXP2_REG_WR_USDMDP_TH, (0x8 << w_order));
5834e400768SDavid Christensen 	else
5844e400768SDavid Christensen 		REG_WR(sc, PXP2_REG_WR_USDMDP_TH, (0x18 << w_order));
5854e400768SDavid Christensen 
5864e400768SDavid Christensen 	if (!CHIP_IS_E1(sc)) {
5874e400768SDavid Christensen 		/*    MPS      w_order     optimal TH      presently TH
5884e400768SDavid Christensen 		 *    128         0             0               2
5894e400768SDavid Christensen 		 *    256         1             1               3
5904e400768SDavid Christensen 		 *    >=512       2             2               3
5914e400768SDavid Christensen 		 */
5924e400768SDavid Christensen 		/* DMAE is special */
5934e400768SDavid Christensen 		if (!CHIP_IS_E1H(sc)) {
5944e400768SDavid Christensen 			/* E2 can use optimal TH */
5954e400768SDavid Christensen 			val = w_order;
5964e400768SDavid Christensen 			REG_WR(sc, PXP2_REG_WR_DMAE_MPS, val);
5974e400768SDavid Christensen 		} else {
5984e400768SDavid Christensen 			val = ((w_order == 0) ? 2 : 3);
5994e400768SDavid Christensen 			REG_WR(sc, PXP2_REG_WR_DMAE_MPS, 2);
6004e400768SDavid Christensen 		}
6014e400768SDavid Christensen 
6024e400768SDavid Christensen 		REG_WR(sc, PXP2_REG_WR_HC_MPS, val);
6034e400768SDavid Christensen 		REG_WR(sc, PXP2_REG_WR_USDM_MPS, val);
6044e400768SDavid Christensen 		REG_WR(sc, PXP2_REG_WR_CSDM_MPS, val);
6054e400768SDavid Christensen 		REG_WR(sc, PXP2_REG_WR_TSDM_MPS, val);
6064e400768SDavid Christensen 		REG_WR(sc, PXP2_REG_WR_XSDM_MPS, val);
6074e400768SDavid Christensen 		REG_WR(sc, PXP2_REG_WR_QM_MPS, val);
6084e400768SDavid Christensen 		REG_WR(sc, PXP2_REG_WR_TM_MPS, val);
6094e400768SDavid Christensen 		REG_WR(sc, PXP2_REG_WR_SRC_MPS, val);
6104e400768SDavid Christensen 		REG_WR(sc, PXP2_REG_WR_DBG_MPS, val);
6114e400768SDavid Christensen 		REG_WR(sc, PXP2_REG_WR_CDU_MPS, val);
6124e400768SDavid Christensen 	}
6134e400768SDavid Christensen 
6144e400768SDavid Christensen 	/* Validate number of tags suppoted by device */
6154e400768SDavid Christensen #define PCIE_REG_PCIER_TL_HDR_FC_ST		0x2980
6164e400768SDavid Christensen 	val = REG_RD(sc, PCIE_REG_PCIER_TL_HDR_FC_ST);
6174e400768SDavid Christensen 	val &= 0xFF;
6184e400768SDavid Christensen 	if (val <= 0x20)
6194e400768SDavid Christensen 		REG_WR(sc, PXP2_REG_PGL_TAGS_LIMIT, 0x20);
6204e400768SDavid Christensen }
6214e400768SDavid Christensen 
6224e400768SDavid Christensen /****************************************************************************
6234e400768SDavid Christensen * ILT management
6244e400768SDavid Christensen ****************************************************************************/
6254e400768SDavid Christensen /*
6264e400768SDavid Christensen  * This codes hides the low level HW interaction for ILT management and
6274e400768SDavid Christensen  * configuration. The API consists of a shadow ILT table which is set by the
6284e400768SDavid Christensen  * driver and a set of routines to use it to configure the HW.
6294e400768SDavid Christensen  *
6304e400768SDavid Christensen  */
6314e400768SDavid Christensen 
6324e400768SDavid Christensen /* ILT HW init operations */
6334e400768SDavid Christensen 
6344e400768SDavid Christensen /* ILT memory management operations */
6354e400768SDavid Christensen #define ILT_MEMOP_ALLOC		0
6364e400768SDavid Christensen #define ILT_MEMOP_FREE		1
6374e400768SDavid Christensen 
6384e400768SDavid Christensen /* the phys address is shifted right 12 bits and has an added
6394e400768SDavid Christensen  * 1=valid bit added to the 53rd bit
6404e400768SDavid Christensen  * then since this is a wide register(TM)
6414e400768SDavid Christensen  * we split it into two 32 bit writes
6424e400768SDavid Christensen  */
6434e400768SDavid Christensen #define ILT_ADDR1(x)		((uint32_t)(((uint64_t)x >> 12) & 0xFFFFFFFF))
6444e400768SDavid Christensen #define ILT_ADDR2(x)		((uint32_t)((1 << 20) | ((uint64_t)x >> 44)))
6454e400768SDavid Christensen #define ILT_RANGE(f, l)		(((l) << 10) | f)
6464e400768SDavid Christensen 
ecore_ilt_line_mem_op(struct bxe_softc * sc,struct ilt_line * line,uint32_t size,uint8_t memop)6474e400768SDavid Christensen static int ecore_ilt_line_mem_op(struct bxe_softc *sc,
6484e400768SDavid Christensen 				 struct ilt_line *line, uint32_t size, uint8_t memop)
6494e400768SDavid Christensen {
6504e400768SDavid Christensen 	if (memop == ILT_MEMOP_FREE) {
6514e400768SDavid Christensen 		ECORE_ILT_FREE(line->page, line->page_mapping, line->size);
6524e400768SDavid Christensen 		return 0;
6534e400768SDavid Christensen 	}
6544e400768SDavid Christensen 	ECORE_ILT_ZALLOC(line->page, &line->page_mapping, size);
6554e400768SDavid Christensen 	if (!line->page)
6564e400768SDavid Christensen 		return -1;
6574e400768SDavid Christensen 	line->size = size;
6584e400768SDavid Christensen 	return 0;
6594e400768SDavid Christensen }
6604e400768SDavid Christensen 
6614e400768SDavid Christensen 
ecore_ilt_client_mem_op(struct bxe_softc * sc,int cli_num,uint8_t memop)6624e400768SDavid Christensen static int ecore_ilt_client_mem_op(struct bxe_softc *sc, int cli_num,
6634e400768SDavid Christensen 				   uint8_t memop)
6644e400768SDavid Christensen {
6654e400768SDavid Christensen 	int i, rc;
6664e400768SDavid Christensen 	struct ecore_ilt *ilt = SC_ILT(sc);
6674e400768SDavid Christensen 	struct ilt_client_info *ilt_cli = &ilt->clients[cli_num];
6684e400768SDavid Christensen 
6694e400768SDavid Christensen 	if (!ilt || !ilt->lines)
6704e400768SDavid Christensen 		return -1;
6714e400768SDavid Christensen 
6724e400768SDavid Christensen 	if (ilt_cli->flags & (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM))
6734e400768SDavid Christensen 		return 0;
6744e400768SDavid Christensen 
6754e400768SDavid Christensen 	for (rc = 0, i = ilt_cli->start; i <= ilt_cli->end && !rc; i++) {
6764e400768SDavid Christensen 		rc = ecore_ilt_line_mem_op(sc, &ilt->lines[i],
6774e400768SDavid Christensen 					   ilt_cli->page_size, memop);
6784e400768SDavid Christensen 	}
6794e400768SDavid Christensen 	return rc;
6804e400768SDavid Christensen }
6814e400768SDavid Christensen 
ecore_ilt_mem_op_cnic(struct bxe_softc * sc,uint8_t memop)6824e400768SDavid Christensen static inline int ecore_ilt_mem_op_cnic(struct bxe_softc *sc, uint8_t memop)
6834e400768SDavid Christensen {
6844e400768SDavid Christensen 	int rc = 0;
6854e400768SDavid Christensen 
6864e400768SDavid Christensen 	if (CONFIGURE_NIC_MODE(sc))
6874e400768SDavid Christensen 		rc = ecore_ilt_client_mem_op(sc, ILT_CLIENT_SRC, memop);
6884e400768SDavid Christensen 	if (!rc)
6894e400768SDavid Christensen 		rc = ecore_ilt_client_mem_op(sc, ILT_CLIENT_TM, memop);
6904e400768SDavid Christensen 
6914e400768SDavid Christensen 	return rc;
6924e400768SDavid Christensen }
6934e400768SDavid Christensen 
ecore_ilt_mem_op(struct bxe_softc * sc,uint8_t memop)6944e400768SDavid Christensen static int ecore_ilt_mem_op(struct bxe_softc *sc, uint8_t memop)
6954e400768SDavid Christensen {
6964e400768SDavid Christensen 	int rc = ecore_ilt_client_mem_op(sc, ILT_CLIENT_CDU, memop);
6974e400768SDavid Christensen 	if (!rc)
6984e400768SDavid Christensen 		rc = ecore_ilt_client_mem_op(sc, ILT_CLIENT_QM, memop);
6994e400768SDavid Christensen 	if (!rc && CNIC_SUPPORT(sc) && !CONFIGURE_NIC_MODE(sc))
7004e400768SDavid Christensen 		rc = ecore_ilt_client_mem_op(sc, ILT_CLIENT_SRC, memop);
7014e400768SDavid Christensen 
7024e400768SDavid Christensen 	return rc;
7034e400768SDavid Christensen }
7044e400768SDavid Christensen 
ecore_ilt_line_wr(struct bxe_softc * sc,int abs_idx,ecore_dma_addr_t page_mapping)7054e400768SDavid Christensen static void ecore_ilt_line_wr(struct bxe_softc *sc, int abs_idx,
7064e400768SDavid Christensen 			      ecore_dma_addr_t page_mapping)
7074e400768SDavid Christensen {
7084e400768SDavid Christensen 	uint32_t reg;
7094e400768SDavid Christensen 
7104e400768SDavid Christensen 	if (CHIP_IS_E1(sc))
7114e400768SDavid Christensen 		reg = PXP2_REG_RQ_ONCHIP_AT + abs_idx*8;
7124e400768SDavid Christensen 	else
7134e400768SDavid Christensen 		reg = PXP2_REG_RQ_ONCHIP_AT_B0 + abs_idx*8;
7144e400768SDavid Christensen 
7154e400768SDavid Christensen 	ecore_wr_64(sc, reg, ILT_ADDR1(page_mapping), ILT_ADDR2(page_mapping));
7164e400768SDavid Christensen }
7174e400768SDavid Christensen 
ecore_ilt_line_init_op(struct bxe_softc * sc,struct ecore_ilt * ilt,int idx,uint8_t initop)7184e400768SDavid Christensen static void ecore_ilt_line_init_op(struct bxe_softc *sc,
7194e400768SDavid Christensen 				   struct ecore_ilt *ilt, int idx, uint8_t initop)
7204e400768SDavid Christensen {
7214e400768SDavid Christensen 	ecore_dma_addr_t	null_mapping;
7224e400768SDavid Christensen 	int abs_idx = ilt->start_line + idx;
7234e400768SDavid Christensen 
7244e400768SDavid Christensen 
7254e400768SDavid Christensen 	switch (initop) {
7264e400768SDavid Christensen 	case INITOP_INIT:
7274e400768SDavid Christensen 		/* set in the init-value array */
7284e400768SDavid Christensen 	case INITOP_SET:
7294e400768SDavid Christensen 		ecore_ilt_line_wr(sc, abs_idx, ilt->lines[idx].page_mapping);
7304e400768SDavid Christensen 		break;
7314e400768SDavid Christensen 	case INITOP_CLEAR:
7324e400768SDavid Christensen 		null_mapping = 0;
7334e400768SDavid Christensen 		ecore_ilt_line_wr(sc, abs_idx, null_mapping);
7344e400768SDavid Christensen 		break;
7354e400768SDavid Christensen 	}
7364e400768SDavid Christensen }
7374e400768SDavid Christensen 
ecore_ilt_boundry_init_op(struct bxe_softc * sc,struct ilt_client_info * ilt_cli,uint32_t ilt_start,uint8_t initop)7384e400768SDavid Christensen static void ecore_ilt_boundry_init_op(struct bxe_softc *sc,
7394e400768SDavid Christensen 				      struct ilt_client_info *ilt_cli,
7404e400768SDavid Christensen 				      uint32_t ilt_start, uint8_t initop)
7414e400768SDavid Christensen {
7424e400768SDavid Christensen 	uint32_t start_reg = 0;
7434e400768SDavid Christensen 	uint32_t end_reg = 0;
7444e400768SDavid Christensen 
7454e400768SDavid Christensen 	/* The boundary is either SET or INIT,
7464e400768SDavid Christensen 	   CLEAR => SET and for now SET ~~ INIT */
7474e400768SDavid Christensen 
7484e400768SDavid Christensen 	/* find the appropriate regs */
7494e400768SDavid Christensen 	if (CHIP_IS_E1(sc)) {
7504e400768SDavid Christensen 		switch (ilt_cli->client_num) {
7514e400768SDavid Christensen 		case ILT_CLIENT_CDU:
7524e400768SDavid Christensen 			start_reg = PXP2_REG_PSWRQ_CDU0_L2P;
7534e400768SDavid Christensen 			break;
7544e400768SDavid Christensen 		case ILT_CLIENT_QM:
7554e400768SDavid Christensen 			start_reg = PXP2_REG_PSWRQ_QM0_L2P;
7564e400768SDavid Christensen 			break;
7574e400768SDavid Christensen 		case ILT_CLIENT_SRC:
7584e400768SDavid Christensen 			start_reg = PXP2_REG_PSWRQ_SRC0_L2P;
7594e400768SDavid Christensen 			break;
7604e400768SDavid Christensen 		case ILT_CLIENT_TM:
7614e400768SDavid Christensen 			start_reg = PXP2_REG_PSWRQ_TM0_L2P;
7624e400768SDavid Christensen 			break;
7634e400768SDavid Christensen 		}
7644e400768SDavid Christensen 		REG_WR(sc, start_reg + SC_FUNC(sc)*4,
7654e400768SDavid Christensen 		       ILT_RANGE((ilt_start + ilt_cli->start),
7664e400768SDavid Christensen 				 (ilt_start + ilt_cli->end)));
7674e400768SDavid Christensen 	} else {
7684e400768SDavid Christensen 		switch (ilt_cli->client_num) {
7694e400768SDavid Christensen 		case ILT_CLIENT_CDU:
7704e400768SDavid Christensen 			start_reg = PXP2_REG_RQ_CDU_FIRST_ILT;
7714e400768SDavid Christensen 			end_reg = PXP2_REG_RQ_CDU_LAST_ILT;
7724e400768SDavid Christensen 			break;
7734e400768SDavid Christensen 		case ILT_CLIENT_QM:
7744e400768SDavid Christensen 			start_reg = PXP2_REG_RQ_QM_FIRST_ILT;
7754e400768SDavid Christensen 			end_reg = PXP2_REG_RQ_QM_LAST_ILT;
7764e400768SDavid Christensen 			break;
7774e400768SDavid Christensen 		case ILT_CLIENT_SRC:
7784e400768SDavid Christensen 			start_reg = PXP2_REG_RQ_SRC_FIRST_ILT;
7794e400768SDavid Christensen 			end_reg = PXP2_REG_RQ_SRC_LAST_ILT;
7804e400768SDavid Christensen 			break;
7814e400768SDavid Christensen 		case ILT_CLIENT_TM:
7824e400768SDavid Christensen 			start_reg = PXP2_REG_RQ_TM_FIRST_ILT;
7834e400768SDavid Christensen 			end_reg = PXP2_REG_RQ_TM_LAST_ILT;
7844e400768SDavid Christensen 			break;
7854e400768SDavid Christensen 		}
7864e400768SDavid Christensen 		REG_WR(sc, start_reg, (ilt_start + ilt_cli->start));
7874e400768SDavid Christensen 		REG_WR(sc, end_reg, (ilt_start + ilt_cli->end));
7884e400768SDavid Christensen 	}
7894e400768SDavid Christensen }
7904e400768SDavid Christensen 
ecore_ilt_client_init_op_ilt(struct bxe_softc * sc,struct ecore_ilt * ilt,struct ilt_client_info * ilt_cli,uint8_t initop)7914e400768SDavid Christensen static void ecore_ilt_client_init_op_ilt(struct bxe_softc *sc,
7924e400768SDavid Christensen 					 struct ecore_ilt *ilt,
7934e400768SDavid Christensen 					 struct ilt_client_info *ilt_cli,
7944e400768SDavid Christensen 					 uint8_t initop)
7954e400768SDavid Christensen {
7964e400768SDavid Christensen 	int i;
7974e400768SDavid Christensen 
7984e400768SDavid Christensen 	if (ilt_cli->flags & ILT_CLIENT_SKIP_INIT)
7994e400768SDavid Christensen 		return;
8004e400768SDavid Christensen 
8014e400768SDavid Christensen 	for (i = ilt_cli->start; i <= ilt_cli->end; i++)
8024e400768SDavid Christensen 		ecore_ilt_line_init_op(sc, ilt, i, initop);
8034e400768SDavid Christensen 
8044e400768SDavid Christensen 	/* init/clear the ILT boundries */
8054e400768SDavid Christensen 	ecore_ilt_boundry_init_op(sc, ilt_cli, ilt->start_line, initop);
8064e400768SDavid Christensen }
8074e400768SDavid Christensen 
ecore_ilt_client_init_op(struct bxe_softc * sc,struct ilt_client_info * ilt_cli,uint8_t initop)8084e400768SDavid Christensen static void ecore_ilt_client_init_op(struct bxe_softc *sc,
8094e400768SDavid Christensen 				     struct ilt_client_info *ilt_cli, uint8_t initop)
8104e400768SDavid Christensen {
8114e400768SDavid Christensen 	struct ecore_ilt *ilt = SC_ILT(sc);
8124e400768SDavid Christensen 
8134e400768SDavid Christensen 	ecore_ilt_client_init_op_ilt(sc, ilt, ilt_cli, initop);
8144e400768SDavid Christensen }
8154e400768SDavid Christensen 
ecore_ilt_client_id_init_op(struct bxe_softc * sc,int cli_num,uint8_t initop)8164e400768SDavid Christensen static void ecore_ilt_client_id_init_op(struct bxe_softc *sc,
8174e400768SDavid Christensen 					int cli_num, uint8_t initop)
8184e400768SDavid Christensen {
8194e400768SDavid Christensen 	struct ecore_ilt *ilt = SC_ILT(sc);
8204e400768SDavid Christensen 	struct ilt_client_info *ilt_cli = &ilt->clients[cli_num];
8214e400768SDavid Christensen 
8224e400768SDavid Christensen 	ecore_ilt_client_init_op(sc, ilt_cli, initop);
8234e400768SDavid Christensen }
8244e400768SDavid Christensen 
ecore_ilt_init_op_cnic(struct bxe_softc * sc,uint8_t initop)8254e400768SDavid Christensen static inline void ecore_ilt_init_op_cnic(struct bxe_softc *sc, uint8_t initop)
8264e400768SDavid Christensen {
8274e400768SDavid Christensen 	if (CONFIGURE_NIC_MODE(sc))
8284e400768SDavid Christensen 		ecore_ilt_client_id_init_op(sc, ILT_CLIENT_SRC, initop);
8294e400768SDavid Christensen 	ecore_ilt_client_id_init_op(sc, ILT_CLIENT_TM, initop);
8304e400768SDavid Christensen }
8314e400768SDavid Christensen 
ecore_ilt_init_op(struct bxe_softc * sc,uint8_t initop)8324e400768SDavid Christensen static void ecore_ilt_init_op(struct bxe_softc *sc, uint8_t initop)
8334e400768SDavid Christensen {
8344e400768SDavid Christensen 	ecore_ilt_client_id_init_op(sc, ILT_CLIENT_CDU, initop);
8354e400768SDavid Christensen 	ecore_ilt_client_id_init_op(sc, ILT_CLIENT_QM, initop);
8364e400768SDavid Christensen 	if (CNIC_SUPPORT(sc) && !CONFIGURE_NIC_MODE(sc))
8374e400768SDavid Christensen 		ecore_ilt_client_id_init_op(sc, ILT_CLIENT_SRC, initop);
8384e400768SDavid Christensen }
8394e400768SDavid Christensen 
ecore_ilt_init_client_psz(struct bxe_softc * sc,int cli_num,uint32_t psz_reg,uint8_t initop)8404e400768SDavid Christensen static void ecore_ilt_init_client_psz(struct bxe_softc *sc, int cli_num,
8414e400768SDavid Christensen 				      uint32_t psz_reg, uint8_t initop)
8424e400768SDavid Christensen {
8434e400768SDavid Christensen 	struct ecore_ilt *ilt = SC_ILT(sc);
8444e400768SDavid Christensen 	struct ilt_client_info *ilt_cli = &ilt->clients[cli_num];
8454e400768SDavid Christensen 
8464e400768SDavid Christensen 	if (ilt_cli->flags & ILT_CLIENT_SKIP_INIT)
8474e400768SDavid Christensen 		return;
8484e400768SDavid Christensen 
8494e400768SDavid Christensen 	switch (initop) {
8504e400768SDavid Christensen 	case INITOP_INIT:
8514e400768SDavid Christensen 		/* set in the init-value array */
8524e400768SDavid Christensen 	case INITOP_SET:
8534e400768SDavid Christensen 		REG_WR(sc, psz_reg, ILOG2(ilt_cli->page_size >> 12));
8544e400768SDavid Christensen 		break;
8554e400768SDavid Christensen 	case INITOP_CLEAR:
8564e400768SDavid Christensen 		break;
8574e400768SDavid Christensen 	}
8584e400768SDavid Christensen }
8594e400768SDavid Christensen 
8604e400768SDavid Christensen /*
8614e400768SDavid Christensen  * called during init common stage, ilt clients should be initialized
8624e400768SDavid Christensen  * prioir to calling this function
8634e400768SDavid Christensen  */
ecore_ilt_init_page_size(struct bxe_softc * sc,uint8_t initop)8644e400768SDavid Christensen static void ecore_ilt_init_page_size(struct bxe_softc *sc, uint8_t initop)
8654e400768SDavid Christensen {
8664e400768SDavid Christensen 	ecore_ilt_init_client_psz(sc, ILT_CLIENT_CDU,
8674e400768SDavid Christensen 				  PXP2_REG_RQ_CDU_P_SIZE, initop);
8684e400768SDavid Christensen 	ecore_ilt_init_client_psz(sc, ILT_CLIENT_QM,
8694e400768SDavid Christensen 				  PXP2_REG_RQ_QM_P_SIZE, initop);
8704e400768SDavid Christensen 	ecore_ilt_init_client_psz(sc, ILT_CLIENT_SRC,
8714e400768SDavid Christensen 				  PXP2_REG_RQ_SRC_P_SIZE, initop);
8724e400768SDavid Christensen 	ecore_ilt_init_client_psz(sc, ILT_CLIENT_TM,
8734e400768SDavid Christensen 				  PXP2_REG_RQ_TM_P_SIZE, initop);
8744e400768SDavid Christensen }
8754e400768SDavid Christensen 
8764e400768SDavid Christensen /****************************************************************************
8774e400768SDavid Christensen * QM initializations
8784e400768SDavid Christensen ****************************************************************************/
8794e400768SDavid Christensen #define QM_QUEUES_PER_FUNC	16 /* E1 has 32, but only 16 are used */
8804e400768SDavid Christensen #define QM_INIT_MIN_CID_COUNT	31
8814e400768SDavid Christensen #define QM_INIT(cid_cnt)	(cid_cnt > QM_INIT_MIN_CID_COUNT)
8824e400768SDavid Christensen 
8834e400768SDavid Christensen /* called during init port stage */
ecore_qm_init_cid_count(struct bxe_softc * sc,int qm_cid_count,uint8_t initop)8844e400768SDavid Christensen static void ecore_qm_init_cid_count(struct bxe_softc *sc, int qm_cid_count,
8854e400768SDavid Christensen 				    uint8_t initop)
8864e400768SDavid Christensen {
8874e400768SDavid Christensen 	int port = SC_PORT(sc);
8884e400768SDavid Christensen 
8894e400768SDavid Christensen 	if (QM_INIT(qm_cid_count)) {
8904e400768SDavid Christensen 		switch (initop) {
8914e400768SDavid Christensen 		case INITOP_INIT:
8924e400768SDavid Christensen 			/* set in the init-value array */
8934e400768SDavid Christensen 		case INITOP_SET:
8944e400768SDavid Christensen 			REG_WR(sc, QM_REG_CONNNUM_0 + port*4,
8954e400768SDavid Christensen 			       qm_cid_count/16 - 1);
8964e400768SDavid Christensen 			break;
8974e400768SDavid Christensen 		case INITOP_CLEAR:
8984e400768SDavid Christensen 			break;
8994e400768SDavid Christensen 		}
9004e400768SDavid Christensen 	}
9014e400768SDavid Christensen }
9024e400768SDavid Christensen 
ecore_qm_set_ptr_table(struct bxe_softc * sc,int qm_cid_count,uint32_t base_reg,uint32_t reg)9034e400768SDavid Christensen static void ecore_qm_set_ptr_table(struct bxe_softc *sc, int qm_cid_count,
9044e400768SDavid Christensen 				   uint32_t base_reg, uint32_t reg)
9054e400768SDavid Christensen {
9064e400768SDavid Christensen 	int i;
9074e400768SDavid Christensen 	uint32_t wb_data[2] = {0, 0};
9084e400768SDavid Christensen 	for (i = 0; i < 4 * QM_QUEUES_PER_FUNC; i++) {
9094e400768SDavid Christensen 		REG_WR(sc, base_reg + i*4,
9104e400768SDavid Christensen 		       qm_cid_count * 4 * (i % QM_QUEUES_PER_FUNC));
9114e400768SDavid Christensen 		ecore_init_wr_wb(sc, reg + i*8,
9124e400768SDavid Christensen 				 wb_data, 2);
9134e400768SDavid Christensen 	}
9144e400768SDavid Christensen }
9154e400768SDavid Christensen 
9164e400768SDavid Christensen /* called during init common stage */
ecore_qm_init_ptr_table(struct bxe_softc * sc,int qm_cid_count,uint8_t initop)9174e400768SDavid Christensen static void ecore_qm_init_ptr_table(struct bxe_softc *sc, int qm_cid_count,
9184e400768SDavid Christensen 				    uint8_t initop)
9194e400768SDavid Christensen {
9204e400768SDavid Christensen 	if (!QM_INIT(qm_cid_count))
9214e400768SDavid Christensen 		return;
9224e400768SDavid Christensen 
9234e400768SDavid Christensen 	switch (initop) {
9244e400768SDavid Christensen 	case INITOP_INIT:
9254e400768SDavid Christensen 		/* set in the init-value array */
9264e400768SDavid Christensen 	case INITOP_SET:
9274e400768SDavid Christensen 		ecore_qm_set_ptr_table(sc, qm_cid_count,
9284e400768SDavid Christensen 				       QM_REG_BASEADDR, QM_REG_PTRTBL);
9294e400768SDavid Christensen 		if (CHIP_IS_E1H(sc))
9304e400768SDavid Christensen 			ecore_qm_set_ptr_table(sc, qm_cid_count,
9314e400768SDavid Christensen 					       QM_REG_BASEADDR_EXT_A,
9324e400768SDavid Christensen 					       QM_REG_PTRTBL_EXT_A);
9334e400768SDavid Christensen 		break;
9344e400768SDavid Christensen 	case INITOP_CLEAR:
9354e400768SDavid Christensen 		break;
9364e400768SDavid Christensen 	}
9374e400768SDavid Christensen }
9384e400768SDavid Christensen 
9394e400768SDavid Christensen /****************************************************************************
9404e400768SDavid Christensen * SRC initializations
9414e400768SDavid Christensen ****************************************************************************/
9424e400768SDavid Christensen #ifdef ECORE_L5
9434e400768SDavid Christensen /* called during init func stage */
ecore_src_init_t2(struct bxe_softc * sc,struct src_ent * t2,ecore_dma_addr_t t2_mapping,int src_cid_count)9444e400768SDavid Christensen static void ecore_src_init_t2(struct bxe_softc *sc, struct src_ent *t2,
9454e400768SDavid Christensen 			      ecore_dma_addr_t t2_mapping, int src_cid_count)
9464e400768SDavid Christensen {
9474e400768SDavid Christensen 	int i;
9484e400768SDavid Christensen 	int port = SC_PORT(sc);
9494e400768SDavid Christensen 
9504e400768SDavid Christensen 	/* Initialize T2 */
9514e400768SDavid Christensen 	for (i = 0; i < src_cid_count-1; i++)
9524e400768SDavid Christensen 		t2[i].next = (uint64_t)(t2_mapping +
9534e400768SDavid Christensen 			     (i+1)*sizeof(struct src_ent));
9544e400768SDavid Christensen 
9554e400768SDavid Christensen 	/* tell the searcher where the T2 table is */
9564e400768SDavid Christensen 	REG_WR(sc, SRC_REG_COUNTFREE0 + port*4, src_cid_count);
9574e400768SDavid Christensen 
9584e400768SDavid Christensen 	ecore_wr_64(sc, SRC_REG_FIRSTFREE0 + port*16,
9594e400768SDavid Christensen 		    U64_LO(t2_mapping), U64_HI(t2_mapping));
9604e400768SDavid Christensen 
9614e400768SDavid Christensen 	ecore_wr_64(sc, SRC_REG_LASTFREE0 + port*16,
9624e400768SDavid Christensen 		    U64_LO((uint64_t)t2_mapping +
9634e400768SDavid Christensen 			   (src_cid_count-1) * sizeof(struct src_ent)),
9644e400768SDavid Christensen 		    U64_HI((uint64_t)t2_mapping +
9654e400768SDavid Christensen 			   (src_cid_count-1) * sizeof(struct src_ent)));
9664e400768SDavid Christensen }
9674e400768SDavid Christensen #endif
9684e400768SDavid Christensen #endif /* ECORE_INIT_OPS_H */
969