14ad7e9b0SAdrian Chadd /*- 2*4d846d26SWarner Losh * SPDX-License-Identifier: BSD-2-Clause 36e778a7eSPedro F. Giffuni * 4caeff9a3SLandon J. Fuller * Copyright (c) 2015-2016 Landon Fuller <landon@landonf.org> 5caeff9a3SLandon J. Fuller * Copyright (c) 2017 The FreeBSD Foundation 64ad7e9b0SAdrian Chadd * All rights reserved. 74ad7e9b0SAdrian Chadd * 8caeff9a3SLandon J. Fuller * Portions of this software were developed by Landon Fuller 9caeff9a3SLandon J. Fuller * under sponsorship from the FreeBSD Foundation. 10caeff9a3SLandon J. Fuller * 114ad7e9b0SAdrian Chadd * Redistribution and use in source and binary forms, with or without 124ad7e9b0SAdrian Chadd * modification, are permitted provided that the following conditions 134ad7e9b0SAdrian Chadd * are met: 144ad7e9b0SAdrian Chadd * 1. Redistributions of source code must retain the above copyright 154ad7e9b0SAdrian Chadd * notice, this list of conditions and the following disclaimer, 164ad7e9b0SAdrian Chadd * without modification. 174ad7e9b0SAdrian Chadd * 2. Redistributions in binary form must reproduce at minimum a disclaimer 184ad7e9b0SAdrian Chadd * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any 194ad7e9b0SAdrian Chadd * redistribution must be conditioned upon including a substantially 204ad7e9b0SAdrian Chadd * similar Disclaimer requirement for further binary redistribution. 214ad7e9b0SAdrian Chadd * 224ad7e9b0SAdrian Chadd * NO WARRANTY 234ad7e9b0SAdrian Chadd * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 244ad7e9b0SAdrian Chadd * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 254ad7e9b0SAdrian Chadd * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY 264ad7e9b0SAdrian Chadd * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL 274ad7e9b0SAdrian Chadd * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, 284ad7e9b0SAdrian Chadd * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 294ad7e9b0SAdrian Chadd * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 304ad7e9b0SAdrian Chadd * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER 314ad7e9b0SAdrian Chadd * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 324ad7e9b0SAdrian Chadd * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 334ad7e9b0SAdrian Chadd * THE POSSIBILITY OF SUCH DAMAGES. 344ad7e9b0SAdrian Chadd * 354ad7e9b0SAdrian Chadd */ 364ad7e9b0SAdrian Chadd 374ad7e9b0SAdrian Chadd #ifndef _BHND_CORES_CHIPC_CHIPCVAR_H_ 384ad7e9b0SAdrian Chadd #define _BHND_CORES_CHIPC_CHIPCVAR_H_ 394ad7e9b0SAdrian Chadd 4056a4cdd1SLandon J. Fuller #include <sys/types.h> 4156a4cdd1SLandon J. Fuller #include <sys/rman.h> 4256a4cdd1SLandon J. Fuller 43e83ce340SAdrian Chadd #include <dev/bhnd/nvram/bhnd_spromvar.h> 44e83ce340SAdrian Chadd 454ad7e9b0SAdrian Chadd #include "chipc.h" 464ad7e9b0SAdrian Chadd 47f90f4b65SLandon J. Fuller DECLARE_CLASS(bhnd_chipc_driver); 484ad7e9b0SAdrian Chadd 49f4a3eb02SAdrian Chadd struct chipc_region; 50f4a3eb02SAdrian Chadd 510c91e892SLandon J. Fuller const char *chipc_flash_name(chipc_flash type); 520c91e892SLandon J. Fuller const char *chipc_flash_bus_name(chipc_flash type); 530c91e892SLandon J. Fuller const char *chipc_sflash_device_name(chipc_flash type); 540c91e892SLandon J. Fuller 554ad7e9b0SAdrian Chadd /* 564ad7e9b0SAdrian Chadd * ChipCommon device quirks / features 574ad7e9b0SAdrian Chadd */ 584ad7e9b0SAdrian Chadd enum { 594ad7e9b0SAdrian Chadd /** No quirks */ 604ad7e9b0SAdrian Chadd CHIPC_QUIRK_NONE = 0, 614ad7e9b0SAdrian Chadd 624ad7e9b0SAdrian Chadd /** 63e83ce340SAdrian Chadd * ChipCommon-controlled SPROM/OTP is supported, along with the 64e83ce340SAdrian Chadd * CHIPC_CAP_SPROM capability flag. 654ad7e9b0SAdrian Chadd */ 66e83ce340SAdrian Chadd CHIPC_QUIRK_SUPPORTS_SPROM = (1<<1), 674ad7e9b0SAdrian Chadd 684ad7e9b0SAdrian Chadd /** 69f4a3eb02SAdrian Chadd * The BCM4706 NAND flash interface is supported, along with the 70f4a3eb02SAdrian Chadd * CHIPC_CAP_4706_NFLASH capability flag. 714ad7e9b0SAdrian Chadd */ 72f4a3eb02SAdrian Chadd CHIPC_QUIRK_4706_NFLASH = (1<<2), 73e83ce340SAdrian Chadd 74e83ce340SAdrian Chadd /** 75e83ce340SAdrian Chadd * The SPROM is attached via muxed pins. The pins must be switched 76e83ce340SAdrian Chadd * to allow reading/writing. 77e83ce340SAdrian Chadd */ 78e83ce340SAdrian Chadd CHIPC_QUIRK_MUX_SPROM = (1<<3), 79e83ce340SAdrian Chadd 80e83ce340SAdrian Chadd /** 81e83ce340SAdrian Chadd * Access to the SPROM uses pins shared with the 802.11a external PA. 82e83ce340SAdrian Chadd * 83e83ce340SAdrian Chadd * On modules using these 4331 packages, the CCTRL4331_EXTPA_EN flag 84e83ce340SAdrian Chadd * must be cleared to allow SPROM access. 85e83ce340SAdrian Chadd */ 86e83ce340SAdrian Chadd CHIPC_QUIRK_4331_EXTPA_MUX_SPROM = (1<<4) | 87e83ce340SAdrian Chadd CHIPC_QUIRK_MUX_SPROM, 88e83ce340SAdrian Chadd 89e83ce340SAdrian Chadd /** 90e83ce340SAdrian Chadd * Access to the SPROM uses pins shared with the 802.11a external PA. 91e83ce340SAdrian Chadd * 92e83ce340SAdrian Chadd * On modules using these 4331 chip packages, the external PA is 93e83ce340SAdrian Chadd * attached via GPIO 2, 5, and sprom_dout pins. 94e83ce340SAdrian Chadd * 95e83ce340SAdrian Chadd * When enabling and disabling EXTPA to allow SPROM access, the 96e83ce340SAdrian Chadd * CCTRL4331_EXTPA_ON_GPIO2_5 flag must also be set or cleared, 97e83ce340SAdrian Chadd * respectively. 98e83ce340SAdrian Chadd */ 99e83ce340SAdrian Chadd CHIPC_QUIRK_4331_GPIO2_5_MUX_SPROM = (1<<5) | 100e83ce340SAdrian Chadd CHIPC_QUIRK_4331_EXTPA_MUX_SPROM, 101e83ce340SAdrian Chadd 102e83ce340SAdrian Chadd /** 103e83ce340SAdrian Chadd * Access to the SPROM uses pins shared with two 802.11a external PAs. 104e83ce340SAdrian Chadd * 105e83ce340SAdrian Chadd * When enabling and disabling EXTPA, the CCTRL4331_EXTPA_EN2 must also 106e83ce340SAdrian Chadd * be cleared to allow SPROM access. 107e83ce340SAdrian Chadd */ 108e83ce340SAdrian Chadd CHIPC_QUIRK_4331_EXTPA2_MUX_SPROM = (1<<6) | 109e83ce340SAdrian Chadd CHIPC_QUIRK_4331_EXTPA_MUX_SPROM, 110e83ce340SAdrian Chadd 111e83ce340SAdrian Chadd /** 112e83ce340SAdrian Chadd * SPROM pins are muxed with the FEM control lines on this 4360-family 113e83ce340SAdrian Chadd * device. The muxed pins must be switched to allow reading/writing 114e83ce340SAdrian Chadd * the SPROM. 115e83ce340SAdrian Chadd */ 116f4a3eb02SAdrian Chadd CHIPC_QUIRK_4360_FEM_MUX_SPROM = (1<<5) | 117f4a3eb02SAdrian Chadd CHIPC_QUIRK_MUX_SPROM, 118f4a3eb02SAdrian Chadd 119f4a3eb02SAdrian Chadd /** Supports CHIPC_CAPABILITIES_EXT register */ 120f4a3eb02SAdrian Chadd CHIPC_QUIRK_SUPPORTS_CAP_EXT = (1<<6), 121f4a3eb02SAdrian Chadd 12256a4cdd1SLandon J. Fuller /** Supports HND or IPX OTP registers (CHIPC_OTPST, CHIPC_OTPCTRL, 12356a4cdd1SLandon J. Fuller * CHIPC_OTPPROG) */ 12456a4cdd1SLandon J. Fuller CHIPC_QUIRK_SUPPORTS_OTP = (1<<7), 12556a4cdd1SLandon J. Fuller 12656a4cdd1SLandon J. Fuller /** Supports HND OTP registers. */ 12756a4cdd1SLandon J. Fuller CHIPC_QUIRK_OTP_HND = (1<<8) | 12856a4cdd1SLandon J. Fuller CHIPC_QUIRK_SUPPORTS_OTP, 12956a4cdd1SLandon J. Fuller 13056a4cdd1SLandon J. Fuller /** Supports IPX OTP registers. */ 13156a4cdd1SLandon J. Fuller CHIPC_QUIRK_OTP_IPX = (1<<9) | 13256a4cdd1SLandon J. Fuller CHIPC_QUIRK_SUPPORTS_OTP, 13356a4cdd1SLandon J. Fuller 134f4a3eb02SAdrian Chadd /** OTP size is defined via CHIPC_OTPLAYOUT register in later 135f4a3eb02SAdrian Chadd * ChipCommon revisions using the 'IPX' OTP controller. */ 13656a4cdd1SLandon J. Fuller CHIPC_QUIRK_IPX_OTPL_SIZE = (1<<10) 1374ad7e9b0SAdrian Chadd }; 1384ad7e9b0SAdrian Chadd 139f4a3eb02SAdrian Chadd /** 140f4a3eb02SAdrian Chadd * chipc child device info. 141f4a3eb02SAdrian Chadd */ 142f4a3eb02SAdrian Chadd struct chipc_devinfo { 143f4a3eb02SAdrian Chadd struct resource_list resources; /**< child resources */ 144caeff9a3SLandon J. Fuller rman_res_t irq; /**< child IRQ, if mapped */ 145caeff9a3SLandon J. Fuller bool irq_mapped; /**< true if IRQ mapped, false otherwise */ 146f4a3eb02SAdrian Chadd }; 147f4a3eb02SAdrian Chadd 148f4a3eb02SAdrian Chadd /** 149f4a3eb02SAdrian Chadd * chipc driver instance state. 150f4a3eb02SAdrian Chadd */ 1514ad7e9b0SAdrian Chadd struct chipc_softc { 1524ad7e9b0SAdrian Chadd device_t dev; 1534ad7e9b0SAdrian Chadd 1544ad7e9b0SAdrian Chadd struct bhnd_resource *core; /**< core registers. */ 155f4a3eb02SAdrian Chadd struct chipc_region *core_region; /**< region containing core registers */ 156f4a3eb02SAdrian Chadd 157f4a3eb02SAdrian Chadd uint32_t quirks; /**< chipc quirk flags */ 158f4a3eb02SAdrian Chadd struct chipc_caps caps; /**< chipc capabilities */ 159f4a3eb02SAdrian Chadd 160e83ce340SAdrian Chadd struct mtx mtx; /**< state mutex. */ 16172ebcd5dSAdrian Chadd size_t sprom_refcnt; /**< SPROM pin enable refcount */ 162f4a3eb02SAdrian Chadd struct rman mem_rman; /**< port memory manager */ 163f4a3eb02SAdrian Chadd STAILQ_HEAD(, chipc_region) mem_regions;/**< memory allocation records */ 1644ad7e9b0SAdrian Chadd }; 1654ad7e9b0SAdrian Chadd 166e83ce340SAdrian Chadd #define CHIPC_LOCK_INIT(sc) \ 167e83ce340SAdrian Chadd mtx_init(&(sc)->mtx, device_get_nameunit((sc)->dev), \ 168e83ce340SAdrian Chadd "BHND chipc driver lock", MTX_DEF) 169e83ce340SAdrian Chadd #define CHIPC_LOCK(sc) mtx_lock(&(sc)->mtx) 170e83ce340SAdrian Chadd #define CHIPC_UNLOCK(sc) mtx_unlock(&(sc)->mtx) 171e83ce340SAdrian Chadd #define CHIPC_LOCK_ASSERT(sc, what) mtx_assert(&(sc)->mtx, what) 172e83ce340SAdrian Chadd #define CHIPC_LOCK_DESTROY(sc) mtx_destroy(&(sc)->mtx) 173e83ce340SAdrian Chadd 1744ad7e9b0SAdrian Chadd #endif /* _BHND_CORES_CHIPC_CHIPCVAR_H_ */ 175