1098ca2bdSWarner Losh /*- 295d67482SBill Paul * Copyright (c) 2001 Wind River Systems 395d67482SBill Paul * Copyright (c) 1997, 1998, 1999, 2001 495d67482SBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 595d67482SBill Paul * 695d67482SBill Paul * Redistribution and use in source and binary forms, with or without 795d67482SBill Paul * modification, are permitted provided that the following conditions 895d67482SBill Paul * are met: 995d67482SBill Paul * 1. Redistributions of source code must retain the above copyright 1095d67482SBill Paul * notice, this list of conditions and the following disclaimer. 1195d67482SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1295d67482SBill Paul * notice, this list of conditions and the following disclaimer in the 1395d67482SBill Paul * documentation and/or other materials provided with the distribution. 1495d67482SBill Paul * 3. All advertising materials mentioning features or use of this software 1595d67482SBill Paul * must display the following acknowledgement: 1695d67482SBill Paul * This product includes software developed by Bill Paul. 1795d67482SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1895d67482SBill Paul * may be used to endorse or promote products derived from this software 1995d67482SBill Paul * without specific prior written permission. 2095d67482SBill Paul * 2195d67482SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2295d67482SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2395d67482SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2495d67482SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2595d67482SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2695d67482SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2795d67482SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2895d67482SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2995d67482SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 3095d67482SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3195d67482SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3295d67482SBill Paul * 3395d67482SBill Paul * $FreeBSD$ 3495d67482SBill Paul */ 3595d67482SBill Paul 3695d67482SBill Paul /* 3795d67482SBill Paul * BCM570x memory map. The internal memory layout varies somewhat 3895d67482SBill Paul * depending on whether or not we have external SSRAM attached. 3995d67482SBill Paul * The BCM5700 can have up to 16MB of external memory. The BCM5701 4095d67482SBill Paul * is apparently not designed to use external SSRAM. The mappings 4195d67482SBill Paul * up to the first 4 send rings are the same for both internal and 4295d67482SBill Paul * external memory configurations. Note that mini RX ring space is 4395d67482SBill Paul * only available with external SSRAM configurations, which means 4495d67482SBill Paul * the mini RX ring is not supported on the BCM5701. 4595d67482SBill Paul * 4695d67482SBill Paul * The NIC's memory can be accessed by the host in one of 3 ways: 4795d67482SBill Paul * 4895d67482SBill Paul * 1) Indirect register access. The MEMWIN_BASEADDR and MEMWIN_DATA 4995d67482SBill Paul * registers in PCI config space can be used to read any 32-bit 5095d67482SBill Paul * address within the NIC's memory. 5195d67482SBill Paul * 5295d67482SBill Paul * 2) Memory window access. The MEMWIN_BASEADDR register in PCI config 5395d67482SBill Paul * space can be used in conjunction with the memory window in the 5495d67482SBill Paul * device register space at offset 0x8000 to read any 32K chunk 5595d67482SBill Paul * of NIC memory. 5695d67482SBill Paul * 5795d67482SBill Paul * 3) Flat mode. If the 'flat mode' bit in the PCI state register is 5895d67482SBill Paul * set, the device I/O mapping consumes 32MB of host address space, 5995d67482SBill Paul * allowing all of the registers and internal NIC memory to be 6095d67482SBill Paul * accessed directly. NIC memory addresses are offset by 0x01000000. 6195d67482SBill Paul * Flat mode consumes so much host address space that it is not 6295d67482SBill Paul * recommended. 6395d67482SBill Paul */ 6495d67482SBill Paul #define BGE_PAGE_ZERO 0x00000000 6595d67482SBill Paul #define BGE_PAGE_ZERO_END 0x000000FF 6695d67482SBill Paul #define BGE_SEND_RING_RCB 0x00000100 6795d67482SBill Paul #define BGE_SEND_RING_RCB_END 0x000001FF 6895d67482SBill Paul #define BGE_RX_RETURN_RING_RCB 0x00000200 6995d67482SBill Paul #define BGE_RX_RETURN_RING_RCB_END 0x000002FF 7095d67482SBill Paul #define BGE_STATS_BLOCK 0x00000300 7195d67482SBill Paul #define BGE_STATS_BLOCK_END 0x00000AFF 7295d67482SBill Paul #define BGE_STATUS_BLOCK 0x00000B00 7395d67482SBill Paul #define BGE_STATUS_BLOCK_END 0x00000B4F 74888b47f0SPyun YongHyeon #define BGE_SRAM_FW_MB 0x00000B50 75888b47f0SPyun YongHyeon #define BGE_SRAM_DATA_SIG 0x00000B54 76888b47f0SPyun YongHyeon #define BGE_SRAM_DATA_CFG 0x00000B58 77888b47f0SPyun YongHyeon #define BGE_SRAM_FW_CMD_MB 0x00000B78 78888b47f0SPyun YongHyeon #define BGE_SRAM_FW_CMD_LEN_MB 0x00000B7C 79888b47f0SPyun YongHyeon #define BGE_SRAM_FW_CMD_DATA_MB 0x00000B80 80224f8785SPyun YongHyeon #define BGE_SRAM_FW_DRV_STATE_MB 0x00000C04 8173635418SPyun YongHyeon #define BGE_SRAM_MAC_ADDR_HIGH_MB 0x00000C14 8273635418SPyun YongHyeon #define BGE_SRAM_MAC_ADDR_LOW_MB 0x00000C18 8395d67482SBill Paul #define BGE_SOFTWARE_GENCOMM_END 0x00000FFF 8495d67482SBill Paul #define BGE_UNMAPPED 0x00001000 8595d67482SBill Paul #define BGE_UNMAPPED_END 0x00001FFF 8695d67482SBill Paul #define BGE_DMA_DESCRIPTORS 0x00002000 8795d67482SBill Paul #define BGE_DMA_DESCRIPTORS_END 0x00003FFF 881108273aSPyun YongHyeon #define BGE_SEND_RING_5717 0x00004000 8995d67482SBill Paul #define BGE_SEND_RING_1_TO_4 0x00004000 9095d67482SBill Paul #define BGE_SEND_RING_1_TO_4_END 0x00005FFF 9195d67482SBill Paul 92797b2220SJung-uk Kim /* Firmware interface */ 93888b47f0SPyun YongHyeon #define BGE_SRAM_DATA_SIG_MAGIC 0x4B657654 /* 'KevT' */ 943c201200SPyun YongHyeon 953c201200SPyun YongHyeon #define BGE_FW_CMD_DRV_ALIVE 0x00000001 963c201200SPyun YongHyeon #define BGE_FW_CMD_PAUSE 0x00000002 973c201200SPyun YongHyeon #define BGE_FW_CMD_IPV4_ADDR_CHANGE 0x00000003 983c201200SPyun YongHyeon #define BGE_FW_CMD_IPV6_ADDR_CHANGE 0x00000004 993c201200SPyun YongHyeon #define BGE_FW_CMD_LINK_UPDATE 0x0000000C 1003c201200SPyun YongHyeon #define BGE_FW_CMD_DRV_ALIVE2 0x0000000D 1013c201200SPyun YongHyeon #define BGE_FW_CMD_DRV_ALIVE3 0x0000000E 102797b2220SJung-uk Kim 103941a6e13SPyun YongHyeon #define BGE_FW_HB_TIMEOUT_SEC 3 104941a6e13SPyun YongHyeon 105224f8785SPyun YongHyeon #define BGE_FW_DRV_STATE_START 0x00000001 106224f8785SPyun YongHyeon #define BGE_FW_DRV_STATE_START_DONE 0x80000001 107224f8785SPyun YongHyeon #define BGE_FW_DRV_STATE_UNLOAD 0x00000002 108224f8785SPyun YongHyeon #define BGE_FW_DRV_STATE_UNLOAD_DONE 0x80000002 109224f8785SPyun YongHyeon #define BGE_FW_DRV_STATE_WOL 0x00000003 110224f8785SPyun YongHyeon #define BGE_FW_DRV_STATE_SUSPEND 0x00000004 111224f8785SPyun YongHyeon 11295d67482SBill Paul /* Mappings for internal memory configuration */ 11395d67482SBill Paul #define BGE_STD_RX_RINGS 0x00006000 11495d67482SBill Paul #define BGE_STD_RX_RINGS_END 0x00006FFF 11595d67482SBill Paul #define BGE_JUMBO_RX_RINGS 0x00007000 11695d67482SBill Paul #define BGE_JUMBO_RX_RINGS_END 0x00007FFF 11795d67482SBill Paul #define BGE_BUFFPOOL_1 0x00008000 11895d67482SBill Paul #define BGE_BUFFPOOL_1_END 0x0000FFFF 11995d67482SBill Paul #define BGE_BUFFPOOL_2 0x00010000 /* or expansion ROM */ 12095d67482SBill Paul #define BGE_BUFFPOOL_2_END 0x00017FFF 12195d67482SBill Paul #define BGE_BUFFPOOL_3 0x00018000 /* or expansion ROM */ 12295d67482SBill Paul #define BGE_BUFFPOOL_3_END 0x0001FFFF 1231108273aSPyun YongHyeon #define BGE_STD_RX_RINGS_5717 0x00040000 1241108273aSPyun YongHyeon #define BGE_JUMBO_RX_RINGS_5717 0x00044400 12595d67482SBill Paul 12695d67482SBill Paul /* Mappings for external SSRAM configurations */ 12795d67482SBill Paul #define BGE_SEND_RING_5_TO_6 0x00006000 12895d67482SBill Paul #define BGE_SEND_RING_5_TO_6_END 0x00006FFF 12995d67482SBill Paul #define BGE_SEND_RING_7_TO_8 0x00007000 13095d67482SBill Paul #define BGE_SEND_RING_7_TO_8_END 0x00007FFF 13195d67482SBill Paul #define BGE_SEND_RING_9_TO_16 0x00008000 13295d67482SBill Paul #define BGE_SEND_RING_9_TO_16_END 0x0000BFFF 13395d67482SBill Paul #define BGE_EXT_STD_RX_RINGS 0x0000C000 13495d67482SBill Paul #define BGE_EXT_STD_RX_RINGS_END 0x0000CFFF 13595d67482SBill Paul #define BGE_EXT_JUMBO_RX_RINGS 0x0000D000 13695d67482SBill Paul #define BGE_EXT_JUMBO_RX_RINGS_END 0x0000DFFF 13795d67482SBill Paul #define BGE_MINI_RX_RINGS 0x0000E000 13895d67482SBill Paul #define BGE_MINI_RX_RINGS_END 0x0000FFFF 13995d67482SBill Paul #define BGE_AVAIL_REGION1 0x00010000 /* or expansion ROM */ 14095d67482SBill Paul #define BGE_AVAIL_REGION1_END 0x00017FFF 14195d67482SBill Paul #define BGE_AVAIL_REGION2 0x00018000 /* or expansion ROM */ 14295d67482SBill Paul #define BGE_AVAIL_REGION2_END 0x0001FFFF 14395d67482SBill Paul #define BGE_EXT_SSRAM 0x00020000 14495d67482SBill Paul #define BGE_EXT_SSRAM_END 0x000FFFFF 14595d67482SBill Paul 14695d67482SBill Paul 14795d67482SBill Paul /* 14895d67482SBill Paul * BCM570x register offsets. These are memory mapped registers 14995d67482SBill Paul * which can be accessed with the CSR_READ_4()/CSR_WRITE_4() macros. 15095d67482SBill Paul * Each register must be accessed using 32 bit operations. 15195d67482SBill Paul * 15295d67482SBill Paul * All registers are accessed through a 32K shared memory block. 15395d67482SBill Paul * The first group of registers are actually copies of the PCI 15495d67482SBill Paul * configuration space registers. 15595d67482SBill Paul */ 15695d67482SBill Paul 15795d67482SBill Paul /* 15895d67482SBill Paul * PCI registers defined in the PCI 2.2 spec. 15995d67482SBill Paul */ 16095d67482SBill Paul #define BGE_PCI_VID 0x00 16195d67482SBill Paul #define BGE_PCI_DID 0x02 16295d67482SBill Paul #define BGE_PCI_CMD 0x04 16395d67482SBill Paul #define BGE_PCI_STS 0x06 16495d67482SBill Paul #define BGE_PCI_REV 0x08 16595d67482SBill Paul #define BGE_PCI_CLASS 0x09 16695d67482SBill Paul #define BGE_PCI_CACHESZ 0x0C 16795d67482SBill Paul #define BGE_PCI_LATTIMER 0x0D 16895d67482SBill Paul #define BGE_PCI_HDRTYPE 0x0E 16995d67482SBill Paul #define BGE_PCI_BIST 0x0F 17095d67482SBill Paul #define BGE_PCI_BAR0 0x10 17195d67482SBill Paul #define BGE_PCI_BAR1 0x14 17295d67482SBill Paul #define BGE_PCI_SUBSYS 0x2C 17395d67482SBill Paul #define BGE_PCI_SUBVID 0x2E 17495d67482SBill Paul #define BGE_PCI_ROMBASE 0x30 17595d67482SBill Paul #define BGE_PCI_CAPPTR 0x34 17695d67482SBill Paul #define BGE_PCI_INTLINE 0x3C 17795d67482SBill Paul #define BGE_PCI_INTPIN 0x3D 17895d67482SBill Paul #define BGE_PCI_MINGNT 0x3E 17995d67482SBill Paul #define BGE_PCI_MAXLAT 0x3F 18095d67482SBill Paul #define BGE_PCI_PCIXCAP 0x40 18195d67482SBill Paul #define BGE_PCI_NEXTPTR_PM 0x41 18295d67482SBill Paul #define BGE_PCI_PCIX_CMD 0x42 18395d67482SBill Paul #define BGE_PCI_PCIX_STS 0x44 18495d67482SBill Paul #define BGE_PCI_PWRMGMT_CAPID 0x48 18595d67482SBill Paul #define BGE_PCI_NEXTPTR_VPD 0x49 18695d67482SBill Paul #define BGE_PCI_PWRMGMT_CAPS 0x4A 18795d67482SBill Paul #define BGE_PCI_PWRMGMT_CMD 0x4C 18895d67482SBill Paul #define BGE_PCI_PWRMGMT_STS 0x4D 18995d67482SBill Paul #define BGE_PCI_PWRMGMT_DATA 0x4F 19095d67482SBill Paul #define BGE_PCI_VPD_CAPID 0x50 19195d67482SBill Paul #define BGE_PCI_NEXTPTR_MSI 0x51 19295d67482SBill Paul #define BGE_PCI_VPD_ADDR 0x52 19395d67482SBill Paul #define BGE_PCI_VPD_DATA 0x54 19495d67482SBill Paul #define BGE_PCI_MSI_CAPID 0x58 19595d67482SBill Paul #define BGE_PCI_NEXTPTR_NONE 0x59 19695d67482SBill Paul #define BGE_PCI_MSI_CTL 0x5A 19795d67482SBill Paul #define BGE_PCI_MSI_ADDR_HI 0x5C 19895d67482SBill Paul #define BGE_PCI_MSI_ADDR_LO 0x60 19995d67482SBill Paul #define BGE_PCI_MSI_DATA 0x64 20095d67482SBill Paul 2014f09c4c7SMarius Strobl /* 2024f09c4c7SMarius Strobl * PCI Express definitions 2034f09c4c7SMarius Strobl * According to 2044f09c4c7SMarius Strobl * PCI Express base specification, REV. 1.0a 2054f09c4c7SMarius Strobl */ 2064f09c4c7SMarius Strobl 2074f09c4c7SMarius Strobl /* PCI Express device control, 16bits */ 2084f09c4c7SMarius Strobl #define BGE_PCIE_DEVCTL 0x08 2094f09c4c7SMarius Strobl #define BGE_PCIE_DEVCTL_MAX_READRQ_MASK 0x7000 2104f09c4c7SMarius Strobl #define BGE_PCIE_DEVCTL_MAX_READRQ_128 0x0000 2114f09c4c7SMarius Strobl #define BGE_PCIE_DEVCTL_MAX_READRQ_256 0x1000 2124f09c4c7SMarius Strobl #define BGE_PCIE_DEVCTL_MAX_READRQ_512 0x2000 2134f09c4c7SMarius Strobl #define BGE_PCIE_DEVCTL_MAX_READRQ_1024 0x3000 2144f09c4c7SMarius Strobl #define BGE_PCIE_DEVCTL_MAX_READRQ_2048 0x4000 2154f09c4c7SMarius Strobl #define BGE_PCIE_DEVCTL_MAX_READRQ_4096 0x5000 2164f09c4c7SMarius Strobl 217e53d81eeSPaul Saab /* PCI MSI. ??? */ 218e53d81eeSPaul Saab #define BGE_PCIE_CAPID_REG 0xD0 219e53d81eeSPaul Saab #define BGE_PCIE_CAPID 0x10 220e53d81eeSPaul Saab 22195d67482SBill Paul /* 22295d67482SBill Paul * PCI registers specific to the BCM570x family. 22395d67482SBill Paul */ 22495d67482SBill Paul #define BGE_PCI_MISC_CTL 0x68 22595d67482SBill Paul #define BGE_PCI_DMA_RW_CTL 0x6C 22695d67482SBill Paul #define BGE_PCI_PCISTATE 0x70 22795d67482SBill Paul #define BGE_PCI_CLKCTL 0x74 22895d67482SBill Paul #define BGE_PCI_REG_BASEADDR 0x78 22995d67482SBill Paul #define BGE_PCI_MEMWIN_BASEADDR 0x7C 23095d67482SBill Paul #define BGE_PCI_REG_DATA 0x80 23195d67482SBill Paul #define BGE_PCI_MEMWIN_DATA 0x84 23295d67482SBill Paul #define BGE_PCI_MODECTL 0x88 23395d67482SBill Paul #define BGE_PCI_MISC_CFG 0x8C 23495d67482SBill Paul #define BGE_PCI_MISC_LOCALCTL 0x90 23595d67482SBill Paul #define BGE_PCI_UNDI_RX_STD_PRODIDX_HI 0x98 23695d67482SBill Paul #define BGE_PCI_UNDI_RX_STD_PRODIDX_LO 0x9C 23795d67482SBill Paul #define BGE_PCI_UNDI_RX_RTN_CONSIDX_HI 0xA0 23895d67482SBill Paul #define BGE_PCI_UNDI_RX_RTN_CONSIDX_LO 0xA4 23995d67482SBill Paul #define BGE_PCI_UNDI_TX_BD_PRODIDX_HI 0xA8 24095d67482SBill Paul #define BGE_PCI_UNDI_TX_BD_PRODIDX_LO 0xAC 24195d67482SBill Paul #define BGE_PCI_ISR_MBX_HI 0xB0 24295d67482SBill Paul #define BGE_PCI_ISR_MBX_LO 0xB4 243a5779553SStanislav Sedov #define BGE_PCI_PRODID_ASICREV 0xBC 2441108273aSPyun YongHyeon #define BGE_PCI_GEN2_PRODID_ASICREV 0xF4 245b4a256acSPyun YongHyeon #define BGE_PCI_GEN15_PRODID_ASICREV 0xFC 24695d67482SBill Paul 24795d67482SBill Paul /* PCI Misc. Host control register */ 24895d67482SBill Paul #define BGE_PCIMISCCTL_CLEAR_INTA 0x00000001 24995d67482SBill Paul #define BGE_PCIMISCCTL_MASK_PCI_INTR 0x00000002 25095d67482SBill Paul #define BGE_PCIMISCCTL_ENDIAN_BYTESWAP 0x00000004 25195d67482SBill Paul #define BGE_PCIMISCCTL_ENDIAN_WORDSWAP 0x00000008 25295d67482SBill Paul #define BGE_PCIMISCCTL_PCISTATE_RW 0x00000010 25395d67482SBill Paul #define BGE_PCIMISCCTL_CLOCKCTL_RW 0x00000020 25495d67482SBill Paul #define BGE_PCIMISCCTL_REG_WORDSWAP 0x00000040 25595d67482SBill Paul #define BGE_PCIMISCCTL_INDIRECT_ACCESS 0x00000080 2561108273aSPyun YongHyeon #define BGE_PCIMISCCTL_TAGGED_STATUS 0x00000200 25795d67482SBill Paul #define BGE_PCIMISCCTL_ASICREV 0xFFFF0000 258a5779553SStanislav Sedov #define BGE_PCIMISCCTL_ASICREV_SHIFT 16 25995d67482SBill Paul 260e907febfSPyun YongHyeon #define BGE_HIF_SWAP_OPTIONS (BGE_PCIMISCCTL_ENDIAN_WORDSWAP) 26195d67482SBill Paul 262e907febfSPyun YongHyeon #define BGE_INIT \ 263e907febfSPyun YongHyeon (BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_CLEAR_INTA| \ 264e907febfSPyun YongHyeon BGE_PCIMISCCTL_MASK_PCI_INTR|BGE_PCIMISCCTL_INDIRECT_ACCESS) 26595d67482SBill Paul 266a5779553SStanislav Sedov #define BGE_CHIPID_TIGON_I 0x4000 267a5779553SStanislav Sedov #define BGE_CHIPID_TIGON_II 0x6000 268a5779553SStanislav Sedov #define BGE_CHIPID_BCM5700_A0 0x7000 269a5779553SStanislav Sedov #define BGE_CHIPID_BCM5700_A1 0x7001 270a5779553SStanislav Sedov #define BGE_CHIPID_BCM5700_B0 0x7100 271a5779553SStanislav Sedov #define BGE_CHIPID_BCM5700_B1 0x7101 272a5779553SStanislav Sedov #define BGE_CHIPID_BCM5700_B2 0x7102 273a5779553SStanislav Sedov #define BGE_CHIPID_BCM5700_B3 0x7103 274a5779553SStanislav Sedov #define BGE_CHIPID_BCM5700_ALTIMA 0x7104 275a5779553SStanislav Sedov #define BGE_CHIPID_BCM5700_C0 0x7200 276a5779553SStanislav Sedov #define BGE_CHIPID_BCM5701_A0 0x0000 /* grrrr */ 277a5779553SStanislav Sedov #define BGE_CHIPID_BCM5701_B0 0x0100 278a5779553SStanislav Sedov #define BGE_CHIPID_BCM5701_B2 0x0102 279a5779553SStanislav Sedov #define BGE_CHIPID_BCM5701_B5 0x0105 280a5779553SStanislav Sedov #define BGE_CHIPID_BCM5703_A0 0x1000 281a5779553SStanislav Sedov #define BGE_CHIPID_BCM5703_A1 0x1001 282a5779553SStanislav Sedov #define BGE_CHIPID_BCM5703_A2 0x1002 283a5779553SStanislav Sedov #define BGE_CHIPID_BCM5703_A3 0x1003 284a5779553SStanislav Sedov #define BGE_CHIPID_BCM5703_B0 0x1100 285a5779553SStanislav Sedov #define BGE_CHIPID_BCM5704_A0 0x2000 286a5779553SStanislav Sedov #define BGE_CHIPID_BCM5704_A1 0x2001 287a5779553SStanislav Sedov #define BGE_CHIPID_BCM5704_A2 0x2002 288a5779553SStanislav Sedov #define BGE_CHIPID_BCM5704_A3 0x2003 289a5779553SStanislav Sedov #define BGE_CHIPID_BCM5704_B0 0x2100 290a5779553SStanislav Sedov #define BGE_CHIPID_BCM5705_A0 0x3000 291a5779553SStanislav Sedov #define BGE_CHIPID_BCM5705_A1 0x3001 292a5779553SStanislav Sedov #define BGE_CHIPID_BCM5705_A2 0x3002 293a5779553SStanislav Sedov #define BGE_CHIPID_BCM5705_A3 0x3003 294a5779553SStanislav Sedov #define BGE_CHIPID_BCM5750_A0 0x4000 295a5779553SStanislav Sedov #define BGE_CHIPID_BCM5750_A1 0x4001 296a5779553SStanislav Sedov #define BGE_CHIPID_BCM5750_A3 0x4000 297a5779553SStanislav Sedov #define BGE_CHIPID_BCM5750_B0 0x4100 298a5779553SStanislav Sedov #define BGE_CHIPID_BCM5750_B1 0x4101 299a5779553SStanislav Sedov #define BGE_CHIPID_BCM5750_C0 0x4200 300a5779553SStanislav Sedov #define BGE_CHIPID_BCM5750_C1 0x4201 301a5779553SStanislav Sedov #define BGE_CHIPID_BCM5750_C2 0x4202 302a5779553SStanislav Sedov #define BGE_CHIPID_BCM5714_A0 0x5000 303a5779553SStanislav Sedov #define BGE_CHIPID_BCM5752_A0 0x6000 304a5779553SStanislav Sedov #define BGE_CHIPID_BCM5752_A1 0x6001 305a5779553SStanislav Sedov #define BGE_CHIPID_BCM5752_A2 0x6002 306a5779553SStanislav Sedov #define BGE_CHIPID_BCM5714_B0 0x8000 307a5779553SStanislav Sedov #define BGE_CHIPID_BCM5714_B3 0x8003 308a5779553SStanislav Sedov #define BGE_CHIPID_BCM5715_A0 0x9000 309a5779553SStanislav Sedov #define BGE_CHIPID_BCM5715_A1 0x9001 310a5779553SStanislav Sedov #define BGE_CHIPID_BCM5715_A3 0x9003 311a5779553SStanislav Sedov #define BGE_CHIPID_BCM5755_A0 0xa000 312a5779553SStanislav Sedov #define BGE_CHIPID_BCM5755_A1 0xa001 313a5779553SStanislav Sedov #define BGE_CHIPID_BCM5755_A2 0xa002 314a5779553SStanislav Sedov #define BGE_CHIPID_BCM5722_A0 0xa200 315a5779553SStanislav Sedov #define BGE_CHIPID_BCM5754_A0 0xb000 316a5779553SStanislav Sedov #define BGE_CHIPID_BCM5754_A1 0xb001 317a5779553SStanislav Sedov #define BGE_CHIPID_BCM5754_A2 0xb002 318a5779553SStanislav Sedov #define BGE_CHIPID_BCM5761_A0 0x5761000 319a5779553SStanislav Sedov #define BGE_CHIPID_BCM5761_A1 0x5761100 320a5779553SStanislav Sedov #define BGE_CHIPID_BCM5784_A0 0x5784000 321a5779553SStanislav Sedov #define BGE_CHIPID_BCM5784_A1 0x5784100 322a5779553SStanislav Sedov #define BGE_CHIPID_BCM5787_A0 0xb000 323a5779553SStanislav Sedov #define BGE_CHIPID_BCM5787_A1 0xb001 324a5779553SStanislav Sedov #define BGE_CHIPID_BCM5787_A2 0xb002 325ca4f8986SPyun YongHyeon #define BGE_CHIPID_BCM5906_A0 0xc000 326a5779553SStanislav Sedov #define BGE_CHIPID_BCM5906_A1 0xc001 327a5779553SStanislav Sedov #define BGE_CHIPID_BCM5906_A2 0xc002 328a5779553SStanislav Sedov #define BGE_CHIPID_BCM57780_A0 0x57780000 329a5779553SStanislav Sedov #define BGE_CHIPID_BCM57780_A1 0x57780001 3301108273aSPyun YongHyeon #define BGE_CHIPID_BCM5717_A0 0x05717000 3311108273aSPyun YongHyeon #define BGE_CHIPID_BCM5717_B0 0x05717100 332bbe2ca75SPyun YongHyeon #define BGE_CHIPID_BCM5719_A0 0x05719000 33350515680SPyun YongHyeon #define BGE_CHIPID_BCM5720_A0 0x05720000 334b4a256acSPyun YongHyeon #define BGE_CHIPID_BCM57765_A0 0x57785000 335b4a256acSPyun YongHyeon #define BGE_CHIPID_BCM57765_B0 0x57785100 33695d67482SBill Paul 337a1d52896SBill Paul /* shorthand one */ 338a5779553SStanislav Sedov #define BGE_ASICREV(x) ((x) >> 12) 3395cba12d3SPaul Saab #define BGE_ASICREV_BCM5701 0x00 3405cba12d3SPaul Saab #define BGE_ASICREV_BCM5703 0x01 3415cba12d3SPaul Saab #define BGE_ASICREV_BCM5704 0x02 3420434d1b8SBill Paul #define BGE_ASICREV_BCM5705 0x03 343e53d81eeSPaul Saab #define BGE_ASICREV_BCM5750 0x04 3444c0da0ffSGleb Smirnoff #define BGE_ASICREV_BCM5714_A0 0x05 345560c1670SGleb Smirnoff #define BGE_ASICREV_BCM5752 0x06 3464c0da0ffSGleb Smirnoff #define BGE_ASICREV_BCM5700 0x07 3474c0da0ffSGleb Smirnoff #define BGE_ASICREV_BCM5780 0x08 3484c0da0ffSGleb Smirnoff #define BGE_ASICREV_BCM5714 0x09 3499e86676bSGleb Smirnoff #define BGE_ASICREV_BCM5755 0x0a 3506f8718a3SScott Long #define BGE_ASICREV_BCM5754 0x0b 3519e86676bSGleb Smirnoff #define BGE_ASICREV_BCM5787 0x0b 35238cc658fSJohn Baldwin #define BGE_ASICREV_BCM5906 0x0c 353a5779553SStanislav Sedov /* Should consult BGE_PCI_PRODID_ASICREV for ChipID */ 354a5779553SStanislav Sedov #define BGE_ASICREV_USE_PRODID_REG 0x0f 355a5779553SStanislav Sedov /* BGE_PCI_PRODID_ASICREV ASIC rev. identifiers. */ 3561108273aSPyun YongHyeon #define BGE_ASICREV_BCM5717 0x5717 357bbe2ca75SPyun YongHyeon #define BGE_ASICREV_BCM5719 0x5719 35850515680SPyun YongHyeon #define BGE_ASICREV_BCM5720 0x5720 359a5779553SStanislav Sedov #define BGE_ASICREV_BCM5761 0x5761 360a5779553SStanislav Sedov #define BGE_ASICREV_BCM5784 0x5784 361a5779553SStanislav Sedov #define BGE_ASICREV_BCM5785 0x5785 362b4a256acSPyun YongHyeon #define BGE_ASICREV_BCM57765 0x57785 363fe26ad88SPyun YongHyeon #define BGE_ASICREV_BCM57766 0x57766 364a5779553SStanislav Sedov #define BGE_ASICREV_BCM57780 0x57780 365a1d52896SBill Paul 366e0ced696SPaul Saab /* chip revisions */ 367a5779553SStanislav Sedov #define BGE_CHIPREV(x) ((x) >> 8) 368e0ced696SPaul Saab #define BGE_CHIPREV_5700_AX 0x70 369e0ced696SPaul Saab #define BGE_CHIPREV_5700_BX 0x71 370e0ced696SPaul Saab #define BGE_CHIPREV_5700_CX 0x72 371e0ced696SPaul Saab #define BGE_CHIPREV_5701_AX 0x00 3725ee49a3aSJung-uk Kim #define BGE_CHIPREV_5703_AX 0x10 3735ee49a3aSJung-uk Kim #define BGE_CHIPREV_5704_AX 0x20 3745ee49a3aSJung-uk Kim #define BGE_CHIPREV_5704_BX 0x21 375bf6ef57aSJohn Polstra #define BGE_CHIPREV_5750_AX 0x40 376bf6ef57aSJohn Polstra #define BGE_CHIPREV_5750_BX 0x41 377a5779553SStanislav Sedov /* BGE_PCI_PRODID_ASICREV chip rev. identifiers. */ 3781108273aSPyun YongHyeon #define BGE_CHIPREV_5717_AX 0x57170 3791108273aSPyun YongHyeon #define BGE_CHIPREV_5717_BX 0x57171 380a5779553SStanislav Sedov #define BGE_CHIPREV_5761_AX 0x57611 381*f8bb33c3SPyun YongHyeon #define BGE_CHIPREV_57765_AX 0x577850 382a5779553SStanislav Sedov #define BGE_CHIPREV_5784_AX 0x57841 383e0ced696SPaul Saab 38495d67482SBill Paul /* PCI DMA Read/Write Control register */ 38595d67482SBill Paul #define BGE_PCIDMARWCTL_MINDMA 0x000000FF 3861108273aSPyun YongHyeon #define BGE_PCIDMARWCTL_DIS_CACHE_ALIGNMENT 0x00000001 38795d67482SBill Paul #define BGE_PCIDMARWCTL_RDADRR_BNDRY 0x00000700 38895d67482SBill Paul #define BGE_PCIDMARWCTL_WRADDR_BNDRY 0x00003800 389186f842bSJung-uk Kim #define BGE_PCIDMARWCTL_ONEDMA_ATONCE 0x0000C000 390186f842bSJung-uk Kim #define BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL 0x00004000 391186f842bSJung-uk Kim #define BGE_PCIDMARWCTL_ONEDMA_ATONCE_LOCAL 0x00008000 39295d67482SBill Paul #define BGE_PCIDMARWCTL_RD_WAT 0x00070000 39395d67482SBill Paul #define BGE_PCIDMARWCTL_WR_WAT 0x00380000 39495d67482SBill Paul #define BGE_PCIDMARWCTL_USE_MRM 0x00400000 39595d67482SBill Paul #define BGE_PCIDMARWCTL_ASRT_ALL_BE 0x00800000 39695d67482SBill Paul #define BGE_PCIDMARWCTL_DFLT_PCI_RD_CMD 0x0F000000 39795d67482SBill Paul #define BGE_PCIDMARWCTL_DFLT_PCI_WR_CMD 0xF0000000 398797b2220SJung-uk Kim 399797b2220SJung-uk Kim #define BGE_PCIDMARWCTL_RD_WAT_SHIFT(x) ((x) << 16) 400797b2220SJung-uk Kim #define BGE_PCIDMARWCTL_WR_WAT_SHIFT(x) ((x) << 19) 401797b2220SJung-uk Kim #define BGE_PCIDMARWCTL_RD_CMD_SHIFT(x) ((x) << 24) 402797b2220SJung-uk Kim #define BGE_PCIDMARWCTL_WR_CMD_SHIFT(x) ((x) << 28) 40395d67482SBill Paul 404bbe2ca75SPyun YongHyeon #define BGE_PCIDMARWCTL_TAGGED_STATUS_WA 0x00000080 405b4a256acSPyun YongHyeon #define BGE_PCIDMARWCTL_CRDRDR_RDMA_MRRS_MSK 0x00000380 406b4a256acSPyun YongHyeon 40795d67482SBill Paul #define BGE_PCI_READ_BNDRY_DISABLE 0x00000000 40895d67482SBill Paul #define BGE_PCI_READ_BNDRY_16BYTES 0x00000100 40995d67482SBill Paul #define BGE_PCI_READ_BNDRY_32BYTES 0x00000200 41095d67482SBill Paul #define BGE_PCI_READ_BNDRY_64BYTES 0x00000300 41195d67482SBill Paul #define BGE_PCI_READ_BNDRY_128BYTES 0x00000400 41295d67482SBill Paul #define BGE_PCI_READ_BNDRY_256BYTES 0x00000500 41395d67482SBill Paul #define BGE_PCI_READ_BNDRY_512BYTES 0x00000600 41495d67482SBill Paul #define BGE_PCI_READ_BNDRY_1024BYTES 0x00000700 41595d67482SBill Paul 41695d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_DISABLE 0x00000000 41795d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_16BYTES 0x00000800 41895d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_32BYTES 0x00001000 41995d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_64BYTES 0x00001800 42095d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_128BYTES 0x00002000 42195d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_256BYTES 0x00002800 42295d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_512BYTES 0x00003000 42395d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_1024BYTES 0x00003800 42495d67482SBill Paul 42595d67482SBill Paul /* 42695d67482SBill Paul * PCI state register -- note, this register is read only 42795d67482SBill Paul * unless the PCISTATE_WR bit of the PCI Misc. Host Control 42895d67482SBill Paul * register is set. 42995d67482SBill Paul */ 43095d67482SBill Paul #define BGE_PCISTATE_FORCE_RESET 0x00000001 43195d67482SBill Paul #define BGE_PCISTATE_INTR_STATE 0x00000002 43295d67482SBill Paul #define BGE_PCISTATE_PCI_BUSMODE 0x00000004 /* 1 = PCI, 0 = PCI-X */ 4330fb18ca8SJohn Polstra #define BGE_PCISTATE_PCI_BUSSPEED 0x00000008 /* 1 = 66/133, 0 = 33/66 */ 43495d67482SBill Paul #define BGE_PCISTATE_32BIT_BUS 0x00000010 /* 1 = 32bit, 0 = 64bit */ 435cc085b36SPyun YongHyeon #define BGE_PCISTATE_ROM_ENABLE 0x00000020 436cc085b36SPyun YongHyeon #define BGE_PCISTATE_ROM_RETRY_ENABLE 0x00000040 43795d67482SBill Paul #define BGE_PCISTATE_FLATVIEW_MODE 0x00000100 43895d67482SBill Paul #define BGE_PCISTATE_PCI_TGT_RETRY_MAX 0x00000E00 439cc085b36SPyun YongHyeon #define BGE_PCISTATE_RETRY_SAME_DMA 0x00002000 440548c8f1aSPyun YongHyeon #define BGE_PCISTATE_ALLOW_APE_CTLSPC_WR 0x00010000 441548c8f1aSPyun YongHyeon #define BGE_PCISTATE_ALLOW_APE_SHMEM_WR 0x00020000 442548c8f1aSPyun YongHyeon #define BGE_PCISTATE_ALLOW_APE_PSPACE_WR 0x00040000 44395d67482SBill Paul 44495d67482SBill Paul /* 44595d67482SBill Paul * PCI Clock Control register -- note, this register is read only 44695d67482SBill Paul * unless the CLOCKCTL_RW bit of the PCI Misc. Host Control 44795d67482SBill Paul * register is set. 44895d67482SBill Paul */ 44995d67482SBill Paul #define BGE_PCICLOCKCTL_DETECTED_SPEED 0x0000000F 45095d67482SBill Paul #define BGE_PCICLOCKCTL_M66EN 0x00000080 45195d67482SBill Paul #define BGE_PCICLOCKCTL_LOWPWR_CLKMODE 0x00000200 45295d67482SBill Paul #define BGE_PCICLOCKCTL_RXCPU_CLK_DIS 0x00000400 45395d67482SBill Paul #define BGE_PCICLOCKCTL_TXCPU_CLK_DIS 0x00000800 45495d67482SBill Paul #define BGE_PCICLOCKCTL_ALTCLK 0x00001000 45595d67482SBill Paul #define BGE_PCICLOCKCTL_ALTCLK_SRC 0x00002000 45695d67482SBill Paul #define BGE_PCICLOCKCTL_PCIPLL_DISABLE 0x00004000 45795d67482SBill Paul #define BGE_PCICLOCKCTL_SYSPLL_DISABLE 0x00008000 45895d67482SBill Paul #define BGE_PCICLOCKCTL_BIST_ENABLE 0x00010000 45995d67482SBill Paul 46095d67482SBill Paul 46195d67482SBill Paul #ifndef PCIM_CMD_MWIEN 46295d67482SBill Paul #define PCIM_CMD_MWIEN 0x0010 46395d67482SBill Paul #endif 464c9ffd9f0SMarius Strobl #ifndef PCIM_CMD_INTxDIS 465c9ffd9f0SMarius Strobl #define PCIM_CMD_INTxDIS 0x0400 466c9ffd9f0SMarius Strobl #endif 46795d67482SBill Paul 468548c8f1aSPyun YongHyeon /* BAR0 (MAC) Register Definitions */ 469548c8f1aSPyun YongHyeon 47095d67482SBill Paul /* 47195d67482SBill Paul * High priority mailbox registers 47295d67482SBill Paul * Each mailbox is 64-bits wide, though we only use the 47395d67482SBill Paul * lower 32 bits. To write a 64-bit value, write the upper 32 bits 47495d67482SBill Paul * first. The NIC will load the mailbox after the lower 32 bit word 47595d67482SBill Paul * has been updated. 47695d67482SBill Paul */ 47795d67482SBill Paul #define BGE_MBX_IRQ0_HI 0x0200 47895d67482SBill Paul #define BGE_MBX_IRQ0_LO 0x0204 47995d67482SBill Paul #define BGE_MBX_IRQ1_HI 0x0208 48095d67482SBill Paul #define BGE_MBX_IRQ1_LO 0x020C 48195d67482SBill Paul #define BGE_MBX_IRQ2_HI 0x0210 48295d67482SBill Paul #define BGE_MBX_IRQ2_LO 0x0214 48395d67482SBill Paul #define BGE_MBX_IRQ3_HI 0x0218 48495d67482SBill Paul #define BGE_MBX_IRQ3_LO 0x021C 48595d67482SBill Paul #define BGE_MBX_GEN0_HI 0x0220 48695d67482SBill Paul #define BGE_MBX_GEN0_LO 0x0224 48795d67482SBill Paul #define BGE_MBX_GEN1_HI 0x0228 48895d67482SBill Paul #define BGE_MBX_GEN1_LO 0x022C 48995d67482SBill Paul #define BGE_MBX_GEN2_HI 0x0230 49095d67482SBill Paul #define BGE_MBX_GEN2_LO 0x0234 49195d67482SBill Paul #define BGE_MBX_GEN3_HI 0x0228 49295d67482SBill Paul #define BGE_MBX_GEN3_LO 0x022C 49395d67482SBill Paul #define BGE_MBX_GEN4_HI 0x0240 49495d67482SBill Paul #define BGE_MBX_GEN4_LO 0x0244 49595d67482SBill Paul #define BGE_MBX_GEN5_HI 0x0248 49695d67482SBill Paul #define BGE_MBX_GEN5_LO 0x024C 49795d67482SBill Paul #define BGE_MBX_GEN6_HI 0x0250 49895d67482SBill Paul #define BGE_MBX_GEN6_LO 0x0254 49995d67482SBill Paul #define BGE_MBX_GEN7_HI 0x0258 50095d67482SBill Paul #define BGE_MBX_GEN7_LO 0x025C 50195d67482SBill Paul #define BGE_MBX_RELOAD_STATS_HI 0x0260 50295d67482SBill Paul #define BGE_MBX_RELOAD_STATS_LO 0x0264 50395d67482SBill Paul #define BGE_MBX_RX_STD_PROD_HI 0x0268 50495d67482SBill Paul #define BGE_MBX_RX_STD_PROD_LO 0x026C 50595d67482SBill Paul #define BGE_MBX_RX_JUMBO_PROD_HI 0x0270 50695d67482SBill Paul #define BGE_MBX_RX_JUMBO_PROD_LO 0x0274 50795d67482SBill Paul #define BGE_MBX_RX_MINI_PROD_HI 0x0278 50895d67482SBill Paul #define BGE_MBX_RX_MINI_PROD_LO 0x027C 50995d67482SBill Paul #define BGE_MBX_RX_CONS0_HI 0x0280 51095d67482SBill Paul #define BGE_MBX_RX_CONS0_LO 0x0284 51195d67482SBill Paul #define BGE_MBX_RX_CONS1_HI 0x0288 51295d67482SBill Paul #define BGE_MBX_RX_CONS1_LO 0x028C 51395d67482SBill Paul #define BGE_MBX_RX_CONS2_HI 0x0290 51495d67482SBill Paul #define BGE_MBX_RX_CONS2_LO 0x0294 51595d67482SBill Paul #define BGE_MBX_RX_CONS3_HI 0x0298 51695d67482SBill Paul #define BGE_MBX_RX_CONS3_LO 0x029C 51795d67482SBill Paul #define BGE_MBX_RX_CONS4_HI 0x02A0 51895d67482SBill Paul #define BGE_MBX_RX_CONS4_LO 0x02A4 51995d67482SBill Paul #define BGE_MBX_RX_CONS5_HI 0x02A8 52095d67482SBill Paul #define BGE_MBX_RX_CONS5_LO 0x02AC 52195d67482SBill Paul #define BGE_MBX_RX_CONS6_HI 0x02B0 52295d67482SBill Paul #define BGE_MBX_RX_CONS6_LO 0x02B4 52395d67482SBill Paul #define BGE_MBX_RX_CONS7_HI 0x02B8 52495d67482SBill Paul #define BGE_MBX_RX_CONS7_LO 0x02BC 52595d67482SBill Paul #define BGE_MBX_RX_CONS8_HI 0x02C0 52695d67482SBill Paul #define BGE_MBX_RX_CONS8_LO 0x02C4 52795d67482SBill Paul #define BGE_MBX_RX_CONS9_HI 0x02C8 52895d67482SBill Paul #define BGE_MBX_RX_CONS9_LO 0x02CC 52995d67482SBill Paul #define BGE_MBX_RX_CONS10_HI 0x02D0 53095d67482SBill Paul #define BGE_MBX_RX_CONS10_LO 0x02D4 53195d67482SBill Paul #define BGE_MBX_RX_CONS11_HI 0x02D8 53295d67482SBill Paul #define BGE_MBX_RX_CONS11_LO 0x02DC 53395d67482SBill Paul #define BGE_MBX_RX_CONS12_HI 0x02E0 53495d67482SBill Paul #define BGE_MBX_RX_CONS12_LO 0x02E4 53595d67482SBill Paul #define BGE_MBX_RX_CONS13_HI 0x02E8 53695d67482SBill Paul #define BGE_MBX_RX_CONS13_LO 0x02EC 53795d67482SBill Paul #define BGE_MBX_RX_CONS14_HI 0x02F0 53895d67482SBill Paul #define BGE_MBX_RX_CONS14_LO 0x02F4 53995d67482SBill Paul #define BGE_MBX_RX_CONS15_HI 0x02F8 54095d67482SBill Paul #define BGE_MBX_RX_CONS15_LO 0x02FC 54195d67482SBill Paul #define BGE_MBX_TX_HOST_PROD0_HI 0x0300 54295d67482SBill Paul #define BGE_MBX_TX_HOST_PROD0_LO 0x0304 54395d67482SBill Paul #define BGE_MBX_TX_HOST_PROD1_HI 0x0308 54495d67482SBill Paul #define BGE_MBX_TX_HOST_PROD1_LO 0x030C 54595d67482SBill Paul #define BGE_MBX_TX_HOST_PROD2_HI 0x0310 54695d67482SBill Paul #define BGE_MBX_TX_HOST_PROD2_LO 0x0314 54795d67482SBill Paul #define BGE_MBX_TX_HOST_PROD3_HI 0x0318 54895d67482SBill Paul #define BGE_MBX_TX_HOST_PROD3_LO 0x031C 54995d67482SBill Paul #define BGE_MBX_TX_HOST_PROD4_HI 0x0320 55095d67482SBill Paul #define BGE_MBX_TX_HOST_PROD4_LO 0x0324 55195d67482SBill Paul #define BGE_MBX_TX_HOST_PROD5_HI 0x0328 55295d67482SBill Paul #define BGE_MBX_TX_HOST_PROD5_LO 0x032C 55395d67482SBill Paul #define BGE_MBX_TX_HOST_PROD6_HI 0x0330 55495d67482SBill Paul #define BGE_MBX_TX_HOST_PROD6_LO 0x0334 55595d67482SBill Paul #define BGE_MBX_TX_HOST_PROD7_HI 0x0338 55695d67482SBill Paul #define BGE_MBX_TX_HOST_PROD7_LO 0x033C 55795d67482SBill Paul #define BGE_MBX_TX_HOST_PROD8_HI 0x0340 55895d67482SBill Paul #define BGE_MBX_TX_HOST_PROD8_LO 0x0344 55995d67482SBill Paul #define BGE_MBX_TX_HOST_PROD9_HI 0x0348 56095d67482SBill Paul #define BGE_MBX_TX_HOST_PROD9_LO 0x034C 56195d67482SBill Paul #define BGE_MBX_TX_HOST_PROD10_HI 0x0350 56295d67482SBill Paul #define BGE_MBX_TX_HOST_PROD10_LO 0x0354 56395d67482SBill Paul #define BGE_MBX_TX_HOST_PROD11_HI 0x0358 56495d67482SBill Paul #define BGE_MBX_TX_HOST_PROD11_LO 0x035C 56595d67482SBill Paul #define BGE_MBX_TX_HOST_PROD12_HI 0x0360 56695d67482SBill Paul #define BGE_MBX_TX_HOST_PROD12_LO 0x0364 56795d67482SBill Paul #define BGE_MBX_TX_HOST_PROD13_HI 0x0368 56895d67482SBill Paul #define BGE_MBX_TX_HOST_PROD13_LO 0x036C 56995d67482SBill Paul #define BGE_MBX_TX_HOST_PROD14_HI 0x0370 57095d67482SBill Paul #define BGE_MBX_TX_HOST_PROD14_LO 0x0374 57195d67482SBill Paul #define BGE_MBX_TX_HOST_PROD15_HI 0x0378 57295d67482SBill Paul #define BGE_MBX_TX_HOST_PROD15_LO 0x037C 57395d67482SBill Paul #define BGE_MBX_TX_NIC_PROD0_HI 0x0380 57495d67482SBill Paul #define BGE_MBX_TX_NIC_PROD0_LO 0x0384 57595d67482SBill Paul #define BGE_MBX_TX_NIC_PROD1_HI 0x0388 57695d67482SBill Paul #define BGE_MBX_TX_NIC_PROD1_LO 0x038C 57795d67482SBill Paul #define BGE_MBX_TX_NIC_PROD2_HI 0x0390 57895d67482SBill Paul #define BGE_MBX_TX_NIC_PROD2_LO 0x0394 57995d67482SBill Paul #define BGE_MBX_TX_NIC_PROD3_HI 0x0398 58095d67482SBill Paul #define BGE_MBX_TX_NIC_PROD3_LO 0x039C 58195d67482SBill Paul #define BGE_MBX_TX_NIC_PROD4_HI 0x03A0 58295d67482SBill Paul #define BGE_MBX_TX_NIC_PROD4_LO 0x03A4 58395d67482SBill Paul #define BGE_MBX_TX_NIC_PROD5_HI 0x03A8 58495d67482SBill Paul #define BGE_MBX_TX_NIC_PROD5_LO 0x03AC 58595d67482SBill Paul #define BGE_MBX_TX_NIC_PROD6_HI 0x03B0 58695d67482SBill Paul #define BGE_MBX_TX_NIC_PROD6_LO 0x03B4 58795d67482SBill Paul #define BGE_MBX_TX_NIC_PROD7_HI 0x03B8 58895d67482SBill Paul #define BGE_MBX_TX_NIC_PROD7_LO 0x03BC 58995d67482SBill Paul #define BGE_MBX_TX_NIC_PROD8_HI 0x03C0 59095d67482SBill Paul #define BGE_MBX_TX_NIC_PROD8_LO 0x03C4 59195d67482SBill Paul #define BGE_MBX_TX_NIC_PROD9_HI 0x03C8 59295d67482SBill Paul #define BGE_MBX_TX_NIC_PROD9_LO 0x03CC 59395d67482SBill Paul #define BGE_MBX_TX_NIC_PROD10_HI 0x03D0 59495d67482SBill Paul #define BGE_MBX_TX_NIC_PROD10_LO 0x03D4 59595d67482SBill Paul #define BGE_MBX_TX_NIC_PROD11_HI 0x03D8 59695d67482SBill Paul #define BGE_MBX_TX_NIC_PROD11_LO 0x03DC 59795d67482SBill Paul #define BGE_MBX_TX_NIC_PROD12_HI 0x03E0 59895d67482SBill Paul #define BGE_MBX_TX_NIC_PROD12_LO 0x03E4 59995d67482SBill Paul #define BGE_MBX_TX_NIC_PROD13_HI 0x03E8 60095d67482SBill Paul #define BGE_MBX_TX_NIC_PROD13_LO 0x03EC 60195d67482SBill Paul #define BGE_MBX_TX_NIC_PROD14_HI 0x03F0 60295d67482SBill Paul #define BGE_MBX_TX_NIC_PROD14_LO 0x03F4 60395d67482SBill Paul #define BGE_MBX_TX_NIC_PROD15_HI 0x03F8 60495d67482SBill Paul #define BGE_MBX_TX_NIC_PROD15_LO 0x03FC 60595d67482SBill Paul 60695d67482SBill Paul #define BGE_TX_RINGS_MAX 4 60795d67482SBill Paul #define BGE_TX_RINGS_EXTSSRAM_MAX 16 60895d67482SBill Paul #define BGE_RX_RINGS_MAX 16 6091108273aSPyun YongHyeon #define BGE_RX_RINGS_MAX_5717 17 61095d67482SBill Paul 61195d67482SBill Paul /* Ethernet MAC control registers */ 61295d67482SBill Paul #define BGE_MAC_MODE 0x0400 61395d67482SBill Paul #define BGE_MAC_STS 0x0404 61495d67482SBill Paul #define BGE_MAC_EVT_ENB 0x0408 61595d67482SBill Paul #define BGE_MAC_LED_CTL 0x040C 61695d67482SBill Paul #define BGE_MAC_ADDR1_LO 0x0410 61795d67482SBill Paul #define BGE_MAC_ADDR1_HI 0x0414 61895d67482SBill Paul #define BGE_MAC_ADDR2_LO 0x0418 61995d67482SBill Paul #define BGE_MAC_ADDR2_HI 0x041C 62095d67482SBill Paul #define BGE_MAC_ADDR3_LO 0x0420 62195d67482SBill Paul #define BGE_MAC_ADDR3_HI 0x0424 62295d67482SBill Paul #define BGE_MAC_ADDR4_LO 0x0428 62395d67482SBill Paul #define BGE_MAC_ADDR4_HI 0x042C 62495d67482SBill Paul #define BGE_WOL_PATPTR 0x0430 62595d67482SBill Paul #define BGE_WOL_PATCFG 0x0434 62695d67482SBill Paul #define BGE_TX_RANDOM_BACKOFF 0x0438 62795d67482SBill Paul #define BGE_RX_MTU 0x043C 62895d67482SBill Paul #define BGE_GBIT_PCS_TEST 0x0440 62995d67482SBill Paul #define BGE_TX_TBI_AUTONEG 0x0444 63095d67482SBill Paul #define BGE_RX_TBI_AUTONEG 0x0448 63195d67482SBill Paul #define BGE_MI_COMM 0x044C 63295d67482SBill Paul #define BGE_MI_STS 0x0450 63395d67482SBill Paul #define BGE_MI_MODE 0x0454 63495d67482SBill Paul #define BGE_AUTOPOLL_STS 0x0458 63595d67482SBill Paul #define BGE_TX_MODE 0x045C 63695d67482SBill Paul #define BGE_TX_STS 0x0460 63795d67482SBill Paul #define BGE_TX_LENGTHS 0x0464 63895d67482SBill Paul #define BGE_RX_MODE 0x0468 63995d67482SBill Paul #define BGE_RX_STS 0x046C 64095d67482SBill Paul #define BGE_MAR0 0x0470 64195d67482SBill Paul #define BGE_MAR1 0x0474 64295d67482SBill Paul #define BGE_MAR2 0x0478 64395d67482SBill Paul #define BGE_MAR3 0x047C 64495d67482SBill Paul #define BGE_RX_BD_RULES_CTL0 0x0480 64595d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL0 0x0484 64695d67482SBill Paul #define BGE_RX_BD_RULES_CTL1 0x0488 64795d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL1 0x048C 64895d67482SBill Paul #define BGE_RX_BD_RULES_CTL2 0x0490 64995d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL2 0x0494 65095d67482SBill Paul #define BGE_RX_BD_RULES_CTL3 0x0498 65195d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL3 0x049C 65295d67482SBill Paul #define BGE_RX_BD_RULES_CTL4 0x04A0 65395d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL4 0x04A4 65495d67482SBill Paul #define BGE_RX_BD_RULES_CTL5 0x04A8 65595d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL5 0x04AC 65695d67482SBill Paul #define BGE_RX_BD_RULES_CTL6 0x04B0 65795d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL6 0x04B4 65895d67482SBill Paul #define BGE_RX_BD_RULES_CTL7 0x04B8 65995d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL7 0x04BC 66095d67482SBill Paul #define BGE_RX_BD_RULES_CTL8 0x04C0 66195d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL8 0x04C4 66295d67482SBill Paul #define BGE_RX_BD_RULES_CTL9 0x04C8 66395d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL9 0x04CC 66495d67482SBill Paul #define BGE_RX_BD_RULES_CTL10 0x04D0 66595d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL10 0x04D4 66695d67482SBill Paul #define BGE_RX_BD_RULES_CTL11 0x04D8 66795d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL11 0x04DC 66895d67482SBill Paul #define BGE_RX_BD_RULES_CTL12 0x04E0 66995d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL12 0x04E4 67095d67482SBill Paul #define BGE_RX_BD_RULES_CTL13 0x04E8 67195d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL13 0x04EC 67295d67482SBill Paul #define BGE_RX_BD_RULES_CTL14 0x04F0 67395d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL14 0x04F4 67495d67482SBill Paul #define BGE_RX_BD_RULES_CTL15 0x04F8 67595d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL15 0x04FC 67695d67482SBill Paul #define BGE_RX_RULES_CFG 0x0500 677dedcdf57SPyun YongHyeon #define BGE_MAX_RX_FRAME_LOWAT 0x0504 678da3003f0SBill Paul #define BGE_SERDES_CFG 0x0590 679da3003f0SBill Paul #define BGE_SERDES_STS 0x0594 680da3003f0SBill Paul #define BGE_SGDIG_CFG 0x05B0 681da3003f0SBill Paul #define BGE_SGDIG_STS 0x05B4 6822280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_OCTETS 0x0800 6832280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_0 0x0804 6842280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_COLLS 0x0808 6852280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_XON_SENT 0x080C 6862280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_XOFF_SENT 0x0810 6872280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_1 0x0814 6882280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_ERRORS 0x0818 6892280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_SINGLE_COLL 0x081C 6902280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_MULTI_COLL 0x0820 6912280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_DEFERRED 0x0824 6922280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_2 0x0828 6932280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_EXCESS_COLL 0x082C 6942280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_LATE_COLL 0x0830 6952280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_3 0x0834 6962280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_4 0x0838 6972280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_5 0x083C 6982280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_6 0x0840 6992280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_7 0x0844 7002280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_8 0x0848 7012280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_9 0x084C 7022280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_10 0x0850 7032280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_11 0x0854 7042280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_12 0x0858 7052280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_13 0x085C 7062280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_14 0x0860 7072280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_15 0x0864 7082280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_16 0x0868 7092280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_UCAST 0x086C 7102280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_MCAST 0x0870 7112280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_BCAST 0x0874 7122280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_17 0x0878 7132280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_18 0x087C 7142280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_OCTESTS 0x0880 7152280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_RESERVE_0 0x0884 7162280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_FRAGMENTS 0x0888 7172280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_UCAST 0x088C 7182280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_MCAST 0x0890 7192280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_BCAST 0x0894 7202280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_FCS_ERRORS 0x0898 7212280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_ALGIN_ERRORS 0x089C 7222280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_XON_RCVD 0x08A0 7232280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_XOFF_RCVD 0x08A4 7242280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_CTRL_RCVD 0x08A8 7252280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_XOFF_ENTERED 0x08AC 7262280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_FRAME_TOO_LONG 0x08B0 7272280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_JABBERS 0x08B4 7282280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_UNDERSIZE 0x08B8 72995d67482SBill Paul 73095d67482SBill Paul /* Ethernet MAC Mode register */ 73195d67482SBill Paul #define BGE_MACMODE_RESET 0x00000001 73295d67482SBill Paul #define BGE_MACMODE_HALF_DUPLEX 0x00000002 73395d67482SBill Paul #define BGE_MACMODE_PORTMODE 0x0000000C 73495d67482SBill Paul #define BGE_MACMODE_LOOPBACK 0x00000010 73595d67482SBill Paul #define BGE_MACMODE_RX_TAGGEDPKT 0x00000080 73695d67482SBill Paul #define BGE_MACMODE_TX_BURST_ENB 0x00000100 73795d67482SBill Paul #define BGE_MACMODE_MAX_DEFER 0x00000200 73895d67482SBill Paul #define BGE_MACMODE_LINK_POLARITY 0x00000400 73995d67482SBill Paul #define BGE_MACMODE_RX_STATS_ENB 0x00000800 74095d67482SBill Paul #define BGE_MACMODE_RX_STATS_CLEAR 0x00001000 74195d67482SBill Paul #define BGE_MACMODE_RX_STATS_FLUSH 0x00002000 74295d67482SBill Paul #define BGE_MACMODE_TX_STATS_ENB 0x00004000 74395d67482SBill Paul #define BGE_MACMODE_TX_STATS_CLEAR 0x00008000 74495d67482SBill Paul #define BGE_MACMODE_TX_STATS_FLUSH 0x00010000 74595d67482SBill Paul #define BGE_MACMODE_TBI_SEND_CFGS 0x00020000 74695d67482SBill Paul #define BGE_MACMODE_MAGIC_PKT_ENB 0x00040000 74795d67482SBill Paul #define BGE_MACMODE_ACPI_PWRON_ENB 0x00080000 74895d67482SBill Paul #define BGE_MACMODE_MIP_ENB 0x00100000 74995d67482SBill Paul #define BGE_MACMODE_TXDMA_ENB 0x00200000 75095d67482SBill Paul #define BGE_MACMODE_RXDMA_ENB 0x00400000 75195d67482SBill Paul #define BGE_MACMODE_FRMHDR_DMA_ENB 0x00800000 752548c8f1aSPyun YongHyeon #define BGE_MACMODE_APE_RX_EN 0x08000000 753548c8f1aSPyun YongHyeon #define BGE_MACMODE_APE_TX_EN 0x10000000 75495d67482SBill Paul 75595d67482SBill Paul #define BGE_PORTMODE_NONE 0x00000000 75695d67482SBill Paul #define BGE_PORTMODE_MII 0x00000004 75795d67482SBill Paul #define BGE_PORTMODE_GMII 0x00000008 75895d67482SBill Paul #define BGE_PORTMODE_TBI 0x0000000C 75995d67482SBill Paul 76095d67482SBill Paul /* MAC Status register */ 76195d67482SBill Paul #define BGE_MACSTAT_TBI_PCS_SYNCHED 0x00000001 76295d67482SBill Paul #define BGE_MACSTAT_TBI_SIGNAL_DETECT 0x00000002 76395d67482SBill Paul #define BGE_MACSTAT_RX_CFG 0x00000004 76495d67482SBill Paul #define BGE_MACSTAT_CFG_CHANGED 0x00000008 76595d67482SBill Paul #define BGE_MACSTAT_SYNC_CHANGED 0x00000010 76695d67482SBill Paul #define BGE_MACSTAT_PORT_DECODE_ERROR 0x00000400 76795d67482SBill Paul #define BGE_MACSTAT_LINK_CHANGED 0x00001000 76895d67482SBill Paul #define BGE_MACSTAT_MI_COMPLETE 0x00400000 76995d67482SBill Paul #define BGE_MACSTAT_MI_INTERRUPT 0x00800000 77095d67482SBill Paul #define BGE_MACSTAT_AUTOPOLL_ERROR 0x01000000 77195d67482SBill Paul #define BGE_MACSTAT_ODI_ERROR 0x02000000 77295d67482SBill Paul #define BGE_MACSTAT_RXSTAT_OFLOW 0x04000000 77395d67482SBill Paul #define BGE_MACSTAT_TXSTAT_OFLOW 0x08000000 77495d67482SBill Paul 77595d67482SBill Paul /* MAC Event Enable Register */ 77695d67482SBill Paul #define BGE_EVTENB_PORT_DECODE_ERROR 0x00000400 77795d67482SBill Paul #define BGE_EVTENB_LINK_CHANGED 0x00001000 77895d67482SBill Paul #define BGE_EVTENB_MI_COMPLETE 0x00400000 77995d67482SBill Paul #define BGE_EVTENB_MI_INTERRUPT 0x00800000 78095d67482SBill Paul #define BGE_EVTENB_AUTOPOLL_ERROR 0x01000000 78195d67482SBill Paul #define BGE_EVTENB_ODI_ERROR 0x02000000 78295d67482SBill Paul #define BGE_EVTENB_RXSTAT_OFLOW 0x04000000 78395d67482SBill Paul #define BGE_EVTENB_TXSTAT_OFLOW 0x08000000 78495d67482SBill Paul 78595d67482SBill Paul /* LED Control Register */ 78695d67482SBill Paul #define BGE_LEDCTL_LINKLED_OVERRIDE 0x00000001 78795d67482SBill Paul #define BGE_LEDCTL_1000MBPS_LED 0x00000002 78895d67482SBill Paul #define BGE_LEDCTL_100MBPS_LED 0x00000004 78995d67482SBill Paul #define BGE_LEDCTL_10MBPS_LED 0x00000008 79095d67482SBill Paul #define BGE_LEDCTL_TRAFLED_OVERRIDE 0x00000010 79195d67482SBill Paul #define BGE_LEDCTL_TRAFLED_BLINK 0x00000020 79255b5758cSPyun YongHyeon #define BGE_LEDCTL_TRAFLED_BLINK_2 0x00000040 79395d67482SBill Paul #define BGE_LEDCTL_1000MBPS_STS 0x00000080 79495d67482SBill Paul #define BGE_LEDCTL_100MBPS_STS 0x00000100 79595d67482SBill Paul #define BGE_LEDCTL_10MBPS_STS 0x00000200 79655b5758cSPyun YongHyeon #define BGE_LEDCTL_TRAFLED_STS 0x00000400 79795d67482SBill Paul #define BGE_LEDCTL_BLINKPERIOD 0x7FF80000 79895d67482SBill Paul #define BGE_LEDCTL_BLINKPERIOD_OVERRIDE 0x80000000 79995d67482SBill Paul 80095d67482SBill Paul /* TX backoff seed register */ 8010a2cc827SPyun YongHyeon #define BGE_TX_BACKOFF_SEED_MASK 0x3FF 80295d67482SBill Paul 80395d67482SBill Paul /* Autopoll status register */ 80495d67482SBill Paul #define BGE_AUTOPOLLSTS_ERROR 0x00000001 80595d67482SBill Paul 80695d67482SBill Paul /* Transmit MAC mode register */ 80795d67482SBill Paul #define BGE_TXMODE_RESET 0x00000001 80895d67482SBill Paul #define BGE_TXMODE_ENABLE 0x00000002 80995d67482SBill Paul #define BGE_TXMODE_FLOWCTL_ENABLE 0x00000010 81095d67482SBill Paul #define BGE_TXMODE_BIGBACKOFF_ENABLE 0x00000020 81195d67482SBill Paul #define BGE_TXMODE_LONGPAUSE_ENABLE 0x00000040 812f6a65488SPyun YongHyeon #define BGE_TXMODE_MBUF_LOCKUP_FIX 0x00000100 81350515680SPyun YongHyeon #define BGE_TXMODE_JMB_FRM_LEN 0x00400000 81450515680SPyun YongHyeon #define BGE_TXMODE_CNT_DN_MODE 0x00800000 81595d67482SBill Paul 81695d67482SBill Paul /* Transmit MAC status register */ 81795d67482SBill Paul #define BGE_TXSTAT_RX_XOFFED 0x00000001 81895d67482SBill Paul #define BGE_TXSTAT_SENT_XOFF 0x00000002 81995d67482SBill Paul #define BGE_TXSTAT_SENT_XON 0x00000004 82095d67482SBill Paul #define BGE_TXSTAT_LINK_UP 0x00000008 82195d67482SBill Paul #define BGE_TXSTAT_ODI_UFLOW 0x00000010 82295d67482SBill Paul #define BGE_TXSTAT_ODI_OFLOW 0x00000020 82395d67482SBill Paul 82495d67482SBill Paul /* Transmit MAC lengths register */ 82595d67482SBill Paul #define BGE_TXLEN_SLOTTIME 0x000000FF 82695d67482SBill Paul #define BGE_TXLEN_IPG 0x00000F00 82795d67482SBill Paul #define BGE_TXLEN_CRS 0x00003000 82850515680SPyun YongHyeon #define BGE_TXLEN_JMB_FRM_LEN_MSK 0x00FF0000 82950515680SPyun YongHyeon #define BGE_TXLEN_CNT_DN_VAL_MSK 0xFF000000 83095d67482SBill Paul 83195d67482SBill Paul /* Receive MAC mode register */ 83295d67482SBill Paul #define BGE_RXMODE_RESET 0x00000001 83395d67482SBill Paul #define BGE_RXMODE_ENABLE 0x00000002 83495d67482SBill Paul #define BGE_RXMODE_FLOWCTL_ENABLE 0x00000004 83595d67482SBill Paul #define BGE_RXMODE_RX_GIANTS 0x00000020 83695d67482SBill Paul #define BGE_RXMODE_RX_RUNTS 0x00000040 83795d67482SBill Paul #define BGE_RXMODE_8022_LENCHECK 0x00000080 83895d67482SBill Paul #define BGE_RXMODE_RX_PROMISC 0x00000100 83995d67482SBill Paul #define BGE_RXMODE_RX_NO_CRC_CHECK 0x00000200 84095d67482SBill Paul #define BGE_RXMODE_RX_KEEP_VLAN_DIAG 0x00000400 841548c8f1aSPyun YongHyeon #define BGE_RXMODE_IPV6_ENABLE 0x01000000 84295d67482SBill Paul 84395d67482SBill Paul /* Receive MAC status register */ 84495d67482SBill Paul #define BGE_RXSTAT_REMOTE_XOFFED 0x00000001 84595d67482SBill Paul #define BGE_RXSTAT_RCVD_XOFF 0x00000002 84695d67482SBill Paul #define BGE_RXSTAT_RCVD_XON 0x00000004 84795d67482SBill Paul 84895d67482SBill Paul /* Receive Rules Control register */ 84995d67482SBill Paul #define BGE_RXRULECTL_OFFSET 0x000000FF 85095d67482SBill Paul #define BGE_RXRULECTL_CLASS 0x00001F00 85195d67482SBill Paul #define BGE_RXRULECTL_HDRTYPE 0x0000E000 85295d67482SBill Paul #define BGE_RXRULECTL_COMPARE_OP 0x00030000 85395d67482SBill Paul #define BGE_RXRULECTL_MAP 0x01000000 85495d67482SBill Paul #define BGE_RXRULECTL_DISCARD 0x02000000 85595d67482SBill Paul #define BGE_RXRULECTL_MASK 0x04000000 85695d67482SBill Paul #define BGE_RXRULECTL_ACTIVATE_PROC3 0x08000000 85795d67482SBill Paul #define BGE_RXRULECTL_ACTIVATE_PROC2 0x10000000 85895d67482SBill Paul #define BGE_RXRULECTL_ACTIVATE_PROC1 0x20000000 85995d67482SBill Paul #define BGE_RXRULECTL_ANDWITHNEXT 0x40000000 86095d67482SBill Paul 86195d67482SBill Paul /* Receive Rules Mask register */ 86295d67482SBill Paul #define BGE_RXRULEMASK_VALUE 0x0000FFFF 86395d67482SBill Paul #define BGE_RXRULEMASK_MASKVAL 0xFFFF0000 86495d67482SBill Paul 865da3003f0SBill Paul /* SERDES configuration register */ 866da3003f0SBill Paul #define BGE_SERDESCFG_RXR 0x00000007 /* phase interpolator */ 867da3003f0SBill Paul #define BGE_SERDESCFG_RXG 0x00000018 /* rx gain setting */ 868da3003f0SBill Paul #define BGE_SERDESCFG_RXEDGESEL 0x00000040 /* rising/falling egde */ 869da3003f0SBill Paul #define BGE_SERDESCFG_TX_BIAS 0x00000380 /* TXDAC bias setting */ 870da3003f0SBill Paul #define BGE_SERDESCFG_IBMAX 0x00000400 /* bias current +25% */ 871da3003f0SBill Paul #define BGE_SERDESCFG_IBMIN 0x00000800 /* bias current -25% */ 872da3003f0SBill Paul #define BGE_SERDESCFG_TXMODE 0x00001000 873da3003f0SBill Paul #define BGE_SERDESCFG_TXEDGESEL 0x00002000 /* rising/falling edge */ 874da3003f0SBill Paul #define BGE_SERDESCFG_MODE 0x00004000 /* TXCP/TXCN disabled */ 875da3003f0SBill Paul #define BGE_SERDESCFG_PLLTEST 0x00008000 /* PLL test mode */ 876da3003f0SBill Paul #define BGE_SERDESCFG_CDET 0x00010000 /* comma detect enable */ 877da3003f0SBill Paul #define BGE_SERDESCFG_TBILOOP 0x00020000 /* local loopback */ 878da3003f0SBill Paul #define BGE_SERDESCFG_REMLOOP 0x00040000 /* remote loopback */ 879da3003f0SBill Paul #define BGE_SERDESCFG_INVPHASE 0x00080000 /* Reverse 125Mhz clock */ 880da3003f0SBill Paul #define BGE_SERDESCFG_12REGCTL 0x00300000 /* 1.2v regulator ctl */ 881da3003f0SBill Paul #define BGE_SERDESCFG_REGCTL 0x00C00000 /* regulator ctl (2.5v) */ 882da3003f0SBill Paul 883da3003f0SBill Paul /* SERDES status register */ 884da3003f0SBill Paul #define BGE_SERDESSTS_RXSTAT 0x0000000F /* receive status bits */ 885da3003f0SBill Paul #define BGE_SERDESSTS_CDET 0x00000010 /* comma code detected */ 886da3003f0SBill Paul 887da3003f0SBill Paul /* SGDIG config (not documented) */ 888da3003f0SBill Paul #define BGE_SGDIGCFG_PAUSE_CAP 0x00000800 889da3003f0SBill Paul #define BGE_SGDIGCFG_ASYM_PAUSE 0x00001000 890da3003f0SBill Paul #define BGE_SGDIGCFG_SEND 0x40000000 891da3003f0SBill Paul #define BGE_SGDIGCFG_AUTO 0x80000000 892da3003f0SBill Paul 893da3003f0SBill Paul /* SGDIG status (not documented) */ 8941108273aSPyun YongHyeon #define BGE_SGDIGSTS_DONE 0x00000002 8951108273aSPyun YongHyeon #define BGE_SGDIGSTS_IS_SERDES 0x00000100 896da3003f0SBill Paul #define BGE_SGDIGSTS_PAUSE_CAP 0x00080000 897da3003f0SBill Paul #define BGE_SGDIGSTS_ASYM_PAUSE 0x00100000 898da3003f0SBill Paul 899da3003f0SBill Paul 90095d67482SBill Paul /* MI communication register */ 90195d67482SBill Paul #define BGE_MICOMM_DATA 0x0000FFFF 90295d67482SBill Paul #define BGE_MICOMM_REG 0x001F0000 90395d67482SBill Paul #define BGE_MICOMM_PHY 0x03E00000 90495d67482SBill Paul #define BGE_MICOMM_CMD 0x0C000000 90595d67482SBill Paul #define BGE_MICOMM_READFAIL 0x10000000 90695d67482SBill Paul #define BGE_MICOMM_BUSY 0x20000000 90795d67482SBill Paul 90895d67482SBill Paul #define BGE_MIREG(x) ((x & 0x1F) << 16) 90995d67482SBill Paul #define BGE_MIPHY(x) ((x & 0x1F) << 21) 91095d67482SBill Paul #define BGE_MICMD_WRITE 0x04000000 91195d67482SBill Paul #define BGE_MICMD_READ 0x08000000 91295d67482SBill Paul 91395d67482SBill Paul /* MI status register */ 91495d67482SBill Paul #define BGE_MISTS_LINK 0x00000001 91595d67482SBill Paul #define BGE_MISTS_10MBPS 0x00000002 91695d67482SBill Paul 917a813ed78SPyun YongHyeon #define BGE_MIMODE_CLK_10MHZ 0x00000001 91895d67482SBill Paul #define BGE_MIMODE_SHORTPREAMBLE 0x00000002 91995d67482SBill Paul #define BGE_MIMODE_AUTOPOLL 0x00000010 92095d67482SBill Paul #define BGE_MIMODE_CLKCNT 0x001F0000 921a813ed78SPyun YongHyeon #define BGE_MIMODE_500KHZ_CONST 0x00008000 922a813ed78SPyun YongHyeon #define BGE_MIMODE_BASE 0x000C0000 92395d67482SBill Paul 92495d67482SBill Paul 92595d67482SBill Paul /* 92695d67482SBill Paul * Send data initiator control registers. 92795d67482SBill Paul */ 92895d67482SBill Paul #define BGE_SDI_MODE 0x0C00 92995d67482SBill Paul #define BGE_SDI_STATUS 0x0C04 93095d67482SBill Paul #define BGE_SDI_STATS_CTL 0x0C08 93195d67482SBill Paul #define BGE_SDI_STATS_ENABLE_MASK 0x0C0C 93295d67482SBill Paul #define BGE_SDI_STATS_INCREMENT_MASK 0x0C10 9338d5f7181SPyun YongHyeon #define BGE_ISO_PKT_TX 0x0C20 93495d67482SBill Paul #define BGE_LOCSTATS_COS0 0x0C80 93595d67482SBill Paul #define BGE_LOCSTATS_COS1 0x0C84 93695d67482SBill Paul #define BGE_LOCSTATS_COS2 0x0C88 93795d67482SBill Paul #define BGE_LOCSTATS_COS3 0x0C8C 93895d67482SBill Paul #define BGE_LOCSTATS_COS4 0x0C90 93995d67482SBill Paul #define BGE_LOCSTATS_COS5 0x0C84 94095d67482SBill Paul #define BGE_LOCSTATS_COS6 0x0C98 94195d67482SBill Paul #define BGE_LOCSTATS_COS7 0x0C9C 94295d67482SBill Paul #define BGE_LOCSTATS_COS8 0x0CA0 94395d67482SBill Paul #define BGE_LOCSTATS_COS9 0x0CA4 94495d67482SBill Paul #define BGE_LOCSTATS_COS10 0x0CA8 94595d67482SBill Paul #define BGE_LOCSTATS_COS11 0x0CAC 94695d67482SBill Paul #define BGE_LOCSTATS_COS12 0x0CB0 94795d67482SBill Paul #define BGE_LOCSTATS_COS13 0x0CB4 94895d67482SBill Paul #define BGE_LOCSTATS_COS14 0x0CB8 94995d67482SBill Paul #define BGE_LOCSTATS_COS15 0x0CBC 95095d67482SBill Paul #define BGE_LOCSTATS_DMA_RQ_FULL 0x0CC0 95195d67482SBill Paul #define BGE_LOCSTATS_DMA_HIPRIO_RQ_FULL 0x0CC4 95295d67482SBill Paul #define BGE_LOCSTATS_SDC_QUEUE_FULL 0x0CC8 95395d67482SBill Paul #define BGE_LOCSTATS_NIC_SENDPROD_SET 0x0CCC 95495d67482SBill Paul #define BGE_LOCSTATS_STATS_UPDATED 0x0CD0 95595d67482SBill Paul #define BGE_LOCSTATS_IRQS 0x0CD4 95695d67482SBill Paul #define BGE_LOCSTATS_AVOIDED_IRQS 0x0CD8 95795d67482SBill Paul #define BGE_LOCSTATS_TX_THRESH_HIT 0x0CDC 95895d67482SBill Paul 95995d67482SBill Paul /* Send Data Initiator mode register */ 96095d67482SBill Paul #define BGE_SDIMODE_RESET 0x00000001 96195d67482SBill Paul #define BGE_SDIMODE_ENABLE 0x00000002 96295d67482SBill Paul #define BGE_SDIMODE_STATS_OFLOW_ATTN 0x00000004 9631108273aSPyun YongHyeon #define BGE_SDIMODE_HW_LSO_PRE_DMA 0x00000008 96495d67482SBill Paul 96595d67482SBill Paul /* Send Data Initiator stats register */ 96695d67482SBill Paul #define BGE_SDISTAT_STATS_OFLOW_ATTN 0x00000004 96795d67482SBill Paul 96895d67482SBill Paul /* Send Data Initiator stats control register */ 96995d67482SBill Paul #define BGE_SDISTATSCTL_ENABLE 0x00000001 97095d67482SBill Paul #define BGE_SDISTATSCTL_FASTER 0x00000002 97195d67482SBill Paul #define BGE_SDISTATSCTL_CLEAR 0x00000004 97295d67482SBill Paul #define BGE_SDISTATSCTL_FORCEFLUSH 0x00000008 97395d67482SBill Paul #define BGE_SDISTATSCTL_FORCEZERO 0x00000010 97495d67482SBill Paul 97595d67482SBill Paul /* 97695d67482SBill Paul * Send Data Completion Control registers 97795d67482SBill Paul */ 97895d67482SBill Paul #define BGE_SDC_MODE 0x1000 97995d67482SBill Paul #define BGE_SDC_STATUS 0x1004 98095d67482SBill Paul 98195d67482SBill Paul /* Send Data completion mode register */ 98295d67482SBill Paul #define BGE_SDCMODE_RESET 0x00000001 98395d67482SBill Paul #define BGE_SDCMODE_ENABLE 0x00000002 98495d67482SBill Paul #define BGE_SDCMODE_ATTN 0x00000004 985a5779553SStanislav Sedov #define BGE_SDCMODE_CDELAY 0x00000010 98695d67482SBill Paul 98795d67482SBill Paul /* Send Data completion status register */ 98895d67482SBill Paul #define BGE_SDCSTAT_ATTN 0x00000004 98995d67482SBill Paul 99095d67482SBill Paul /* 99195d67482SBill Paul * Send BD Ring Selector Control registers 99295d67482SBill Paul */ 99395d67482SBill Paul #define BGE_SRS_MODE 0x1400 99495d67482SBill Paul #define BGE_SRS_STATUS 0x1404 99595d67482SBill Paul #define BGE_SRS_HWDIAG 0x1408 99695d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS0 0x1440 99795d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS1 0x1444 99895d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS2 0x1448 99995d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS3 0x144C 100095d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS4 0x1450 100195d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS5 0x1454 100295d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS6 0x1458 100395d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS7 0x145C 100495d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS8 0x1460 100595d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS9 0x1464 100695d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS10 0x1468 100795d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS11 0x146C 100895d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS12 0x1470 100995d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS13 0x1474 101095d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS14 0x1478 101195d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS15 0x147C 101295d67482SBill Paul 101395d67482SBill Paul /* Send BD Ring Selector Mode register */ 101495d67482SBill Paul #define BGE_SRSMODE_RESET 0x00000001 101595d67482SBill Paul #define BGE_SRSMODE_ENABLE 0x00000002 101695d67482SBill Paul #define BGE_SRSMODE_ATTN 0x00000004 101795d67482SBill Paul 101895d67482SBill Paul /* Send BD Ring Selector Status register */ 101995d67482SBill Paul #define BGE_SRSSTAT_ERROR 0x00000004 102095d67482SBill Paul 102195d67482SBill Paul /* Send BD Ring Selector HW Diagnostics register */ 102295d67482SBill Paul #define BGE_SRSHWDIAG_STATE 0x0000000F 102395d67482SBill Paul #define BGE_SRSHWDIAG_CURRINGNUM 0x000000F0 102495d67482SBill Paul #define BGE_SRSHWDIAG_STAGEDRINGNUM 0x00000F00 102595d67482SBill Paul #define BGE_SRSHWDIAG_RINGNUM_IN_MBX 0x0000F000 102695d67482SBill Paul 102795d67482SBill Paul /* 102895d67482SBill Paul * Send BD Initiator Selector Control registers 102995d67482SBill Paul */ 103095d67482SBill Paul #define BGE_SBDI_MODE 0x1800 103195d67482SBill Paul #define BGE_SBDI_STATUS 0x1804 103295d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD0 0x1808 103395d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD1 0x180C 103495d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD2 0x1810 103595d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD3 0x1814 103695d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD4 0x1818 103795d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD5 0x181C 103895d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD6 0x1820 103995d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD7 0x1824 104095d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD8 0x1828 104195d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD9 0x182C 104295d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD10 0x1830 104395d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD11 0x1834 104495d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD12 0x1838 104595d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD13 0x183C 104695d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD14 0x1840 104795d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD15 0x1844 104895d67482SBill Paul 104995d67482SBill Paul /* Send BD Initiator Mode register */ 105095d67482SBill Paul #define BGE_SBDIMODE_RESET 0x00000001 105195d67482SBill Paul #define BGE_SBDIMODE_ENABLE 0x00000002 105295d67482SBill Paul #define BGE_SBDIMODE_ATTN 0x00000004 105395d67482SBill Paul 105495d67482SBill Paul /* Send BD Initiator Status register */ 105595d67482SBill Paul #define BGE_SBDISTAT_ERROR 0x00000004 105695d67482SBill Paul 105795d67482SBill Paul /* 105895d67482SBill Paul * Send BD Completion Control registers 105995d67482SBill Paul */ 106095d67482SBill Paul #define BGE_SBDC_MODE 0x1C00 106195d67482SBill Paul #define BGE_SBDC_STATUS 0x1C04 106295d67482SBill Paul 106395d67482SBill Paul /* Send BD Completion Control Mode register */ 106495d67482SBill Paul #define BGE_SBDCMODE_RESET 0x00000001 106595d67482SBill Paul #define BGE_SBDCMODE_ENABLE 0x00000002 106695d67482SBill Paul #define BGE_SBDCMODE_ATTN 0x00000004 106795d67482SBill Paul 106895d67482SBill Paul /* Send BD Completion Control Status register */ 106995d67482SBill Paul #define BGE_SBDCSTAT_ATTN 0x00000004 107095d67482SBill Paul 107195d67482SBill Paul /* 107295d67482SBill Paul * Receive List Placement Control registers 107395d67482SBill Paul */ 107495d67482SBill Paul #define BGE_RXLP_MODE 0x2000 107595d67482SBill Paul #define BGE_RXLP_STATUS 0x2004 107695d67482SBill Paul #define BGE_RXLP_SEL_LIST_LOCK 0x2008 107795d67482SBill Paul #define BGE_RXLP_SEL_NON_EMPTY_BITS 0x200C 107895d67482SBill Paul #define BGE_RXLP_CFG 0x2010 107995d67482SBill Paul #define BGE_RXLP_STATS_CTL 0x2014 108095d67482SBill Paul #define BGE_RXLP_STATS_ENABLE_MASK 0x2018 108195d67482SBill Paul #define BGE_RXLP_STATS_INCREMENT_MASK 0x201C 108295d67482SBill Paul #define BGE_RXLP_HEAD0 0x2100 108395d67482SBill Paul #define BGE_RXLP_TAIL0 0x2104 108495d67482SBill Paul #define BGE_RXLP_COUNT0 0x2108 108595d67482SBill Paul #define BGE_RXLP_HEAD1 0x2110 108695d67482SBill Paul #define BGE_RXLP_TAIL1 0x2114 108795d67482SBill Paul #define BGE_RXLP_COUNT1 0x2118 108895d67482SBill Paul #define BGE_RXLP_HEAD2 0x2120 108995d67482SBill Paul #define BGE_RXLP_TAIL2 0x2124 109095d67482SBill Paul #define BGE_RXLP_COUNT2 0x2128 109195d67482SBill Paul #define BGE_RXLP_HEAD3 0x2130 109295d67482SBill Paul #define BGE_RXLP_TAIL3 0x2134 109395d67482SBill Paul #define BGE_RXLP_COUNT3 0x2138 109495d67482SBill Paul #define BGE_RXLP_HEAD4 0x2140 109595d67482SBill Paul #define BGE_RXLP_TAIL4 0x2144 109695d67482SBill Paul #define BGE_RXLP_COUNT4 0x2148 109795d67482SBill Paul #define BGE_RXLP_HEAD5 0x2150 109895d67482SBill Paul #define BGE_RXLP_TAIL5 0x2154 109995d67482SBill Paul #define BGE_RXLP_COUNT5 0x2158 110095d67482SBill Paul #define BGE_RXLP_HEAD6 0x2160 110195d67482SBill Paul #define BGE_RXLP_TAIL6 0x2164 110295d67482SBill Paul #define BGE_RXLP_COUNT6 0x2168 110395d67482SBill Paul #define BGE_RXLP_HEAD7 0x2170 110495d67482SBill Paul #define BGE_RXLP_TAIL7 0x2174 110595d67482SBill Paul #define BGE_RXLP_COUNT7 0x2178 110695d67482SBill Paul #define BGE_RXLP_HEAD8 0x2180 110795d67482SBill Paul #define BGE_RXLP_TAIL8 0x2184 110895d67482SBill Paul #define BGE_RXLP_COUNT8 0x2188 110995d67482SBill Paul #define BGE_RXLP_HEAD9 0x2190 111095d67482SBill Paul #define BGE_RXLP_TAIL9 0x2194 111195d67482SBill Paul #define BGE_RXLP_COUNT9 0x2198 111295d67482SBill Paul #define BGE_RXLP_HEAD10 0x21A0 111395d67482SBill Paul #define BGE_RXLP_TAIL10 0x21A4 111495d67482SBill Paul #define BGE_RXLP_COUNT10 0x21A8 111595d67482SBill Paul #define BGE_RXLP_HEAD11 0x21B0 111695d67482SBill Paul #define BGE_RXLP_TAIL11 0x21B4 111795d67482SBill Paul #define BGE_RXLP_COUNT11 0x21B8 111895d67482SBill Paul #define BGE_RXLP_HEAD12 0x21C0 111995d67482SBill Paul #define BGE_RXLP_TAIL12 0x21C4 112095d67482SBill Paul #define BGE_RXLP_COUNT12 0x21C8 112195d67482SBill Paul #define BGE_RXLP_HEAD13 0x21D0 112295d67482SBill Paul #define BGE_RXLP_TAIL13 0x21D4 112395d67482SBill Paul #define BGE_RXLP_COUNT13 0x21D8 112495d67482SBill Paul #define BGE_RXLP_HEAD14 0x21E0 112595d67482SBill Paul #define BGE_RXLP_TAIL14 0x21E4 112695d67482SBill Paul #define BGE_RXLP_COUNT14 0x21E8 112795d67482SBill Paul #define BGE_RXLP_HEAD15 0x21F0 112895d67482SBill Paul #define BGE_RXLP_TAIL15 0x21F4 112995d67482SBill Paul #define BGE_RXLP_COUNT15 0x21F8 113095d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS0 0x2200 113195d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS1 0x2204 113295d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS2 0x2208 113395d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS3 0x220C 113495d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS4 0x2210 113595d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS5 0x2214 113695d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS6 0x2218 113795d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS7 0x221C 113895d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS8 0x2220 113995d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS9 0x2224 114095d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS10 0x2228 114195d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS11 0x222C 114295d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS12 0x2230 114395d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS13 0x2234 114495d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS14 0x2238 114595d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS15 0x223C 114695d67482SBill Paul #define BGE_RXLP_LOCSTAT_FILTDROP 0x2240 114795d67482SBill Paul #define BGE_RXLP_LOCSTAT_DMA_WRQ_FULL 0x2244 114895d67482SBill Paul #define BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL 0x2248 114995d67482SBill Paul #define BGE_RXLP_LOCSTAT_OUT_OF_BDS 0x224C 115095d67482SBill Paul #define BGE_RXLP_LOCSTAT_IFIN_DROPS 0x2250 115195d67482SBill Paul #define BGE_RXLP_LOCSTAT_IFIN_ERRORS 0x2254 115295d67482SBill Paul #define BGE_RXLP_LOCSTAT_RXTHRESH_HIT 0x2258 115395d67482SBill Paul 115495d67482SBill Paul 115595d67482SBill Paul /* Receive List Placement mode register */ 115695d67482SBill Paul #define BGE_RXLPMODE_RESET 0x00000001 115795d67482SBill Paul #define BGE_RXLPMODE_ENABLE 0x00000002 115895d67482SBill Paul #define BGE_RXLPMODE_CLASS0_ATTN 0x00000004 115995d67482SBill Paul #define BGE_RXLPMODE_MAPOUTRANGE_ATTN 0x00000008 116095d67482SBill Paul #define BGE_RXLPMODE_STATSOFLOW_ATTN 0x00000010 116195d67482SBill Paul 116295d67482SBill Paul /* Receive List Placement Status register */ 116395d67482SBill Paul #define BGE_RXLPSTAT_CLASS0_ATTN 0x00000004 116495d67482SBill Paul #define BGE_RXLPSTAT_MAPOUTRANGE_ATTN 0x00000008 116595d67482SBill Paul #define BGE_RXLPSTAT_STATSOFLOW_ATTN 0x00000010 116695d67482SBill Paul 116795d67482SBill Paul /* 116895d67482SBill Paul * Receive Data and Receive BD Initiator Control Registers 116995d67482SBill Paul */ 117095d67482SBill Paul #define BGE_RDBDI_MODE 0x2400 117195d67482SBill Paul #define BGE_RDBDI_STATUS 0x2404 117295d67482SBill Paul #define BGE_RX_JUMBO_RCB_HADDR_HI 0x2440 117395d67482SBill Paul #define BGE_RX_JUMBO_RCB_HADDR_LO 0x2444 117495d67482SBill Paul #define BGE_RX_JUMBO_RCB_MAXLEN_FLAGS 0x2448 117595d67482SBill Paul #define BGE_RX_JUMBO_RCB_NICADDR 0x244C 117695d67482SBill Paul #define BGE_RX_STD_RCB_HADDR_HI 0x2450 117795d67482SBill Paul #define BGE_RX_STD_RCB_HADDR_LO 0x2454 117895d67482SBill Paul #define BGE_RX_STD_RCB_MAXLEN_FLAGS 0x2458 117995d67482SBill Paul #define BGE_RX_STD_RCB_NICADDR 0x245C 118095d67482SBill Paul #define BGE_RX_MINI_RCB_HADDR_HI 0x2460 118195d67482SBill Paul #define BGE_RX_MINI_RCB_HADDR_LO 0x2464 118295d67482SBill Paul #define BGE_RX_MINI_RCB_MAXLEN_FLAGS 0x2468 118395d67482SBill Paul #define BGE_RX_MINI_RCB_NICADDR 0x246C 118495d67482SBill Paul #define BGE_RDBDI_JUMBO_RX_CONS 0x2470 118595d67482SBill Paul #define BGE_RDBDI_STD_RX_CONS 0x2474 118695d67482SBill Paul #define BGE_RDBDI_MINI_RX_CONS 0x2478 118795d67482SBill Paul #define BGE_RDBDI_RETURN_PROD0 0x2480 118895d67482SBill Paul #define BGE_RDBDI_RETURN_PROD1 0x2484 118995d67482SBill Paul #define BGE_RDBDI_RETURN_PROD2 0x2488 119095d67482SBill Paul #define BGE_RDBDI_RETURN_PROD3 0x248C 119195d67482SBill Paul #define BGE_RDBDI_RETURN_PROD4 0x2490 119295d67482SBill Paul #define BGE_RDBDI_RETURN_PROD5 0x2494 119395d67482SBill Paul #define BGE_RDBDI_RETURN_PROD6 0x2498 119495d67482SBill Paul #define BGE_RDBDI_RETURN_PROD7 0x249C 119595d67482SBill Paul #define BGE_RDBDI_RETURN_PROD8 0x24A0 119695d67482SBill Paul #define BGE_RDBDI_RETURN_PROD9 0x24A4 119795d67482SBill Paul #define BGE_RDBDI_RETURN_PROD10 0x24A8 119895d67482SBill Paul #define BGE_RDBDI_RETURN_PROD11 0x24AC 119995d67482SBill Paul #define BGE_RDBDI_RETURN_PROD12 0x24B0 120095d67482SBill Paul #define BGE_RDBDI_RETURN_PROD13 0x24B4 120195d67482SBill Paul #define BGE_RDBDI_RETURN_PROD14 0x24B8 120295d67482SBill Paul #define BGE_RDBDI_RETURN_PROD15 0x24BC 120395d67482SBill Paul #define BGE_RDBDI_HWDIAG 0x24C0 120495d67482SBill Paul 120595d67482SBill Paul 120695d67482SBill Paul /* Receive Data and Receive BD Initiator Mode register */ 120795d67482SBill Paul #define BGE_RDBDIMODE_RESET 0x00000001 120895d67482SBill Paul #define BGE_RDBDIMODE_ENABLE 0x00000002 120995d67482SBill Paul #define BGE_RDBDIMODE_JUMBO_ATTN 0x00000004 121095d67482SBill Paul #define BGE_RDBDIMODE_GIANT_ATTN 0x00000008 121195d67482SBill Paul #define BGE_RDBDIMODE_BADRINGSZ_ATTN 0x00000010 121295d67482SBill Paul 121395d67482SBill Paul /* Receive Data and Receive BD Initiator Status register */ 121495d67482SBill Paul #define BGE_RDBDISTAT_JUMBO_ATTN 0x00000004 121595d67482SBill Paul #define BGE_RDBDISTAT_GIANT_ATTN 0x00000008 121695d67482SBill Paul #define BGE_RDBDISTAT_BADRINGSZ_ATTN 0x00000010 121795d67482SBill Paul 121895d67482SBill Paul 121995d67482SBill Paul /* 122095d67482SBill Paul * Receive Data Completion Control registers 122195d67482SBill Paul */ 122295d67482SBill Paul #define BGE_RDC_MODE 0x2800 122395d67482SBill Paul 122495d67482SBill Paul /* Receive Data Completion Mode register */ 122595d67482SBill Paul #define BGE_RDCMODE_RESET 0x00000001 122695d67482SBill Paul #define BGE_RDCMODE_ENABLE 0x00000002 122795d67482SBill Paul #define BGE_RDCMODE_ATTN 0x00000004 122895d67482SBill Paul 122995d67482SBill Paul /* 123095d67482SBill Paul * Receive BD Initiator Control registers 123195d67482SBill Paul */ 123295d67482SBill Paul #define BGE_RBDI_MODE 0x2C00 123395d67482SBill Paul #define BGE_RBDI_STATUS 0x2C04 123495d67482SBill Paul #define BGE_RBDI_NIC_JUMBO_BD_PROD 0x2C08 123595d67482SBill Paul #define BGE_RBDI_NIC_STD_BD_PROD 0x2C0C 123695d67482SBill Paul #define BGE_RBDI_NIC_MINI_BD_PROD 0x2C10 123795d67482SBill Paul #define BGE_RBDI_MINI_REPL_THRESH 0x2C14 123895d67482SBill Paul #define BGE_RBDI_STD_REPL_THRESH 0x2C18 123995d67482SBill Paul #define BGE_RBDI_JUMBO_REPL_THRESH 0x2C1C 124095d67482SBill Paul 12411108273aSPyun YongHyeon #define BGE_STD_REPLENISH_LWM 0x2D00 12421108273aSPyun YongHyeon #define BGE_JMB_REPLENISH_LWM 0x2D04 12431108273aSPyun YongHyeon 124495d67482SBill Paul /* Receive BD Initiator Mode register */ 124595d67482SBill Paul #define BGE_RBDIMODE_RESET 0x00000001 124695d67482SBill Paul #define BGE_RBDIMODE_ENABLE 0x00000002 124795d67482SBill Paul #define BGE_RBDIMODE_ATTN 0x00000004 124895d67482SBill Paul 124995d67482SBill Paul /* Receive BD Initiator Status register */ 125095d67482SBill Paul #define BGE_RBDISTAT_ATTN 0x00000004 125195d67482SBill Paul 125295d67482SBill Paul /* 125395d67482SBill Paul * Receive BD Completion Control registers 125495d67482SBill Paul */ 125595d67482SBill Paul #define BGE_RBDC_MODE 0x3000 125695d67482SBill Paul #define BGE_RBDC_STATUS 0x3004 125795d67482SBill Paul #define BGE_RBDC_JUMBO_BD_PROD 0x3008 125895d67482SBill Paul #define BGE_RBDC_STD_BD_PROD 0x300C 125995d67482SBill Paul #define BGE_RBDC_MINI_BD_PROD 0x3010 126095d67482SBill Paul 126195d67482SBill Paul /* Receive BD completion mode register */ 126295d67482SBill Paul #define BGE_RBDCMODE_RESET 0x00000001 126395d67482SBill Paul #define BGE_RBDCMODE_ENABLE 0x00000002 126495d67482SBill Paul #define BGE_RBDCMODE_ATTN 0x00000004 126595d67482SBill Paul 126695d67482SBill Paul /* Receive BD completion status register */ 126795d67482SBill Paul #define BGE_RBDCSTAT_ERROR 0x00000004 126895d67482SBill Paul 126995d67482SBill Paul /* 127095d67482SBill Paul * Receive List Selector Control registers 127195d67482SBill Paul */ 127295d67482SBill Paul #define BGE_RXLS_MODE 0x3400 127395d67482SBill Paul #define BGE_RXLS_STATUS 0x3404 127495d67482SBill Paul 127595d67482SBill Paul /* Receive List Selector Mode register */ 127695d67482SBill Paul #define BGE_RXLSMODE_RESET 0x00000001 127795d67482SBill Paul #define BGE_RXLSMODE_ENABLE 0x00000002 127895d67482SBill Paul #define BGE_RXLSMODE_ATTN 0x00000004 127995d67482SBill Paul 128095d67482SBill Paul /* Receive List Selector Status register */ 128195d67482SBill Paul #define BGE_RXLSSTAT_ERROR 0x00000004 128295d67482SBill Paul 1283a813ed78SPyun YongHyeon #define BGE_CPMU_CTRL 0x3600 1284a813ed78SPyun YongHyeon #define BGE_CPMU_LSPD_10MB_CLK 0x3604 1285a813ed78SPyun YongHyeon #define BGE_CPMU_LSPD_1000MB_CLK 0x360C 1286a813ed78SPyun YongHyeon #define BGE_CPMU_LNK_AWARE_PWRMD 0x3610 1287a813ed78SPyun YongHyeon #define BGE_CPMU_HST_ACC 0x361C 128850515680SPyun YongHyeon #define BGE_CPMU_CLCK_ORIDE 0x3624 1289a813ed78SPyun YongHyeon #define BGE_CPMU_CLCK_STAT 0x3630 1290a813ed78SPyun YongHyeon #define BGE_CPMU_MUTEX_REQ 0x365C 1291a813ed78SPyun YongHyeon #define BGE_CPMU_MUTEX_GNT 0x3660 1292a813ed78SPyun YongHyeon #define BGE_CPMU_PHY_STRAP 0x3664 1293*f8bb33c3SPyun YongHyeon #define BGE_CPMU_PADRNG_CTL 0x3668 1294a813ed78SPyun YongHyeon 1295a813ed78SPyun YongHyeon /* Central Power Management Unit (CPMU) register */ 1296a813ed78SPyun YongHyeon #define BGE_CPMU_CTRL_LINK_IDLE_MODE 0x00000200 1297a813ed78SPyun YongHyeon #define BGE_CPMU_CTRL_LINK_AWARE_MODE 0x00000400 1298a813ed78SPyun YongHyeon #define BGE_CPMU_CTRL_LINK_SPEED_MODE 0x00004000 1299a813ed78SPyun YongHyeon #define BGE_CPMU_CTRL_GPHY_10MB_RXONLY 0x00010000 1300a813ed78SPyun YongHyeon 1301a813ed78SPyun YongHyeon /* Link Speed 10MB/No Link Power Mode Clock Policy register */ 1302a813ed78SPyun YongHyeon #define BGE_CPMU_LSPD_10MB_MACCLK_MASK 0x001F0000 1303a813ed78SPyun YongHyeon #define BGE_CPMU_LSPD_10MB_MACCLK_6_25 0x00130000 1304a813ed78SPyun YongHyeon 1305a813ed78SPyun YongHyeon /* Link Speed 1000MB Power Mode Clock Policy register */ 1306a813ed78SPyun YongHyeon #define BGE_CPMU_LSPD_1000MB_MACCLK_62_5 0x00000000 1307a813ed78SPyun YongHyeon #define BGE_CPMU_LSPD_1000MB_MACCLK_12_5 0x00110000 1308a813ed78SPyun YongHyeon #define BGE_CPMU_LSPD_1000MB_MACCLK_MASK 0x001F0000 1309a813ed78SPyun YongHyeon 1310a813ed78SPyun YongHyeon /* Link Aware Power Mode Clock Policy register */ 1311a813ed78SPyun YongHyeon #define BGE_CPMU_LNK_AWARE_MACCLK_MASK 0x001F0000 1312a813ed78SPyun YongHyeon #define BGE_CPMU_LNK_AWARE_MACCLK_6_25 0x00130000 1313a813ed78SPyun YongHyeon 1314a813ed78SPyun YongHyeon #define BGE_CPMU_HST_ACC_MACCLK_MASK 0x001F0000 1315a813ed78SPyun YongHyeon #define BGE_CPMU_HST_ACC_MACCLK_6_25 0x00130000 1316a813ed78SPyun YongHyeon 131750515680SPyun YongHyeon /* Clock Speed Override Policy register */ 131850515680SPyun YongHyeon #define CPMU_CLCK_ORIDE_MAC_ORIDE_EN 0x80000000 131950515680SPyun YongHyeon 1320a813ed78SPyun YongHyeon /* CPMU Clock Status register */ 1321a813ed78SPyun YongHyeon #define BGE_CPMU_CLCK_STAT_MAC_CLCK_MASK 0x001F0000 1322a813ed78SPyun YongHyeon #define BGE_CPMU_CLCK_STAT_MAC_CLCK_62_5 0x00000000 1323a813ed78SPyun YongHyeon #define BGE_CPMU_CLCK_STAT_MAC_CLCK_12_5 0x00110000 1324a813ed78SPyun YongHyeon #define BGE_CPMU_CLCK_STAT_MAC_CLCK_6_25 0x00130000 1325a813ed78SPyun YongHyeon 1326a813ed78SPyun YongHyeon /* CPMU Mutex Request register */ 1327a813ed78SPyun YongHyeon #define BGE_CPMU_MUTEX_REQ_DRIVER 0x00001000 1328a813ed78SPyun YongHyeon #define BGE_CPMU_MUTEX_GNT_DRIVER 0x00001000 1329a813ed78SPyun YongHyeon 1330a813ed78SPyun YongHyeon /* CPMU GPHY Strap register */ 1331a813ed78SPyun YongHyeon #define BGE_CPMU_PHY_STRAP_IS_SERDES 0x00000020 1332a813ed78SPyun YongHyeon 1333*f8bb33c3SPyun YongHyeon /* CPMU Padring Control register */ 1334*f8bb33c3SPyun YongHyeon #define BGE_CPMU_PADRNG_CTL_RDIV2 0x00040000 1335*f8bb33c3SPyun YongHyeon 133695d67482SBill Paul /* 133795d67482SBill Paul * Mbuf Cluster Free registers (has nothing to do with BSD mbufs) 133895d67482SBill Paul */ 133995d67482SBill Paul #define BGE_MBCF_MODE 0x3800 134095d67482SBill Paul #define BGE_MBCF_STATUS 0x3804 134195d67482SBill Paul 134295d67482SBill Paul /* Mbuf Cluster Free mode register */ 134395d67482SBill Paul #define BGE_MBCFMODE_RESET 0x00000001 134495d67482SBill Paul #define BGE_MBCFMODE_ENABLE 0x00000002 134595d67482SBill Paul #define BGE_MBCFMODE_ATTN 0x00000004 134695d67482SBill Paul 134795d67482SBill Paul /* Mbuf Cluster Free status register */ 134895d67482SBill Paul #define BGE_MBCFSTAT_ERROR 0x00000004 134995d67482SBill Paul 135095d67482SBill Paul /* 135195d67482SBill Paul * Host Coalescing Control registers 135295d67482SBill Paul */ 135395d67482SBill Paul #define BGE_HCC_MODE 0x3C00 135495d67482SBill Paul #define BGE_HCC_STATUS 0x3C04 135595d67482SBill Paul #define BGE_HCC_RX_COAL_TICKS 0x3C08 135695d67482SBill Paul #define BGE_HCC_TX_COAL_TICKS 0x3C0C 135795d67482SBill Paul #define BGE_HCC_RX_MAX_COAL_BDS 0x3C10 135895d67482SBill Paul #define BGE_HCC_TX_MAX_COAL_BDS 0x3C14 135995d67482SBill Paul #define BGE_HCC_RX_COAL_TICKS_INT 0x3C18 /* ticks during interrupt */ 136095d67482SBill Paul #define BGE_HCC_TX_COAL_TICKS_INT 0x3C1C /* ticks during interrupt */ 136195d67482SBill Paul #define BGE_HCC_RX_MAX_COAL_BDS_INT 0x3C20 /* BDs during interrupt */ 1362f53579cfSPaul Saab #define BGE_HCC_TX_MAX_COAL_BDS_INT 0x3C24 /* BDs during interrupt */ 136395d67482SBill Paul #define BGE_HCC_STATS_TICKS 0x3C28 136495d67482SBill Paul #define BGE_HCC_STATS_ADDR_HI 0x3C30 136595d67482SBill Paul #define BGE_HCC_STATS_ADDR_LO 0x3C34 136695d67482SBill Paul #define BGE_HCC_STATUSBLK_ADDR_HI 0x3C38 136795d67482SBill Paul #define BGE_HCC_STATUSBLK_ADDR_LO 0x3C3C 136895d67482SBill Paul #define BGE_HCC_STATS_BASEADDR 0x3C40 /* address in NIC memory */ 136995d67482SBill Paul #define BGE_HCC_STATUSBLK_BASEADDR 0x3C44 /* address in NIC memory */ 137095d67482SBill Paul #define BGE_FLOW_ATTN 0x3C48 137195d67482SBill Paul #define BGE_HCC_JUMBO_BD_CONS 0x3C50 137295d67482SBill Paul #define BGE_HCC_STD_BD_CONS 0x3C54 137395d67482SBill Paul #define BGE_HCC_MINI_BD_CONS 0x3C58 137495d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD0 0x3C80 137595d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD1 0x3C84 137695d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD2 0x3C88 137795d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD3 0x3C8C 137895d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD4 0x3C90 137995d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD5 0x3C94 138095d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD6 0x3C98 138195d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD7 0x3C9C 138295d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD8 0x3CA0 138395d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD9 0x3CA4 138495d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD10 0x3CA8 138595d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD11 0x3CAC 138695d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD12 0x3CB0 138795d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD13 0x3CB4 138895d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD14 0x3CB8 138995d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD15 0x3CBC 139095d67482SBill Paul #define BGE_HCC_TX_BD_CONS0 0x3CC0 139195d67482SBill Paul #define BGE_HCC_TX_BD_CONS1 0x3CC4 139295d67482SBill Paul #define BGE_HCC_TX_BD_CONS2 0x3CC8 139395d67482SBill Paul #define BGE_HCC_TX_BD_CONS3 0x3CCC 139495d67482SBill Paul #define BGE_HCC_TX_BD_CONS4 0x3CD0 139595d67482SBill Paul #define BGE_HCC_TX_BD_CONS5 0x3CD4 139695d67482SBill Paul #define BGE_HCC_TX_BD_CONS6 0x3CD8 139795d67482SBill Paul #define BGE_HCC_TX_BD_CONS7 0x3CDC 139895d67482SBill Paul #define BGE_HCC_TX_BD_CONS8 0x3CE0 139995d67482SBill Paul #define BGE_HCC_TX_BD_CONS9 0x3CE4 140095d67482SBill Paul #define BGE_HCC_TX_BD_CONS10 0x3CE8 140195d67482SBill Paul #define BGE_HCC_TX_BD_CONS11 0x3CEC 140295d67482SBill Paul #define BGE_HCC_TX_BD_CONS12 0x3CF0 140395d67482SBill Paul #define BGE_HCC_TX_BD_CONS13 0x3CF4 140495d67482SBill Paul #define BGE_HCC_TX_BD_CONS14 0x3CF8 140595d67482SBill Paul #define BGE_HCC_TX_BD_CONS15 0x3CFC 140695d67482SBill Paul 140795d67482SBill Paul 140895d67482SBill Paul /* Host coalescing mode register */ 140995d67482SBill Paul #define BGE_HCCMODE_RESET 0x00000001 141095d67482SBill Paul #define BGE_HCCMODE_ENABLE 0x00000002 141195d67482SBill Paul #define BGE_HCCMODE_ATTN 0x00000004 141295d67482SBill Paul #define BGE_HCCMODE_COAL_NOW 0x00000008 14134a531e8dSPawel Jakub Dawidek #define BGE_HCCMODE_MSI_BITS 0x00000070 141495d67482SBill Paul #define BGE_HCCMODE_STATBLK_SIZE 0x00000180 141595d67482SBill Paul 141695d67482SBill Paul #define BGE_STATBLKSZ_FULL 0x00000000 141795d67482SBill Paul #define BGE_STATBLKSZ_64BYTE 0x00000080 141895d67482SBill Paul #define BGE_STATBLKSZ_32BYTE 0x00000100 141995d67482SBill Paul 142095d67482SBill Paul /* Host coalescing status register */ 142195d67482SBill Paul #define BGE_HCCSTAT_ERROR 0x00000004 142295d67482SBill Paul 142395d67482SBill Paul /* Flow attention register */ 142495d67482SBill Paul #define BGE_FLOWATTN_MB_LOWAT 0x00000040 142595d67482SBill Paul #define BGE_FLOWATTN_MEMARB 0x00000080 142695d67482SBill Paul #define BGE_FLOWATTN_HOSTCOAL 0x00008000 142795d67482SBill Paul #define BGE_FLOWATTN_DMADONE_DISCARD 0x00010000 142895d67482SBill Paul #define BGE_FLOWATTN_RCB_INVAL 0x00020000 142995d67482SBill Paul #define BGE_FLOWATTN_RXDATA_CORRUPT 0x00040000 143095d67482SBill Paul #define BGE_FLOWATTN_RDBDI 0x00080000 143195d67482SBill Paul #define BGE_FLOWATTN_RXLS 0x00100000 143295d67482SBill Paul #define BGE_FLOWATTN_RXLP 0x00200000 143395d67482SBill Paul #define BGE_FLOWATTN_RBDC 0x00400000 143495d67482SBill Paul #define BGE_FLOWATTN_RBDI 0x00800000 143595d67482SBill Paul #define BGE_FLOWATTN_SDC 0x08000000 143695d67482SBill Paul #define BGE_FLOWATTN_SDI 0x10000000 143795d67482SBill Paul #define BGE_FLOWATTN_SRS 0x20000000 143895d67482SBill Paul #define BGE_FLOWATTN_SBDC 0x40000000 143995d67482SBill Paul #define BGE_FLOWATTN_SBDI 0x80000000 144095d67482SBill Paul 144195d67482SBill Paul /* 144295d67482SBill Paul * Memory arbiter registers 144395d67482SBill Paul */ 144495d67482SBill Paul #define BGE_MARB_MODE 0x4000 144595d67482SBill Paul #define BGE_MARB_STATUS 0x4004 144695d67482SBill Paul #define BGE_MARB_TRAPADDR_HI 0x4008 144795d67482SBill Paul #define BGE_MARB_TRAPADDR_LO 0x400C 144895d67482SBill Paul 144995d67482SBill Paul /* Memory arbiter mode register */ 145095d67482SBill Paul #define BGE_MARBMODE_RESET 0x00000001 145195d67482SBill Paul #define BGE_MARBMODE_ENABLE 0x00000002 145295d67482SBill Paul #define BGE_MARBMODE_TX_ADDR_TRAP 0x00000004 145395d67482SBill Paul #define BGE_MARBMODE_RX_ADDR_TRAP 0x00000008 145495d67482SBill Paul #define BGE_MARBMODE_DMAW1_TRAP 0x00000010 145595d67482SBill Paul #define BGE_MARBMODE_DMAR1_TRAP 0x00000020 145695d67482SBill Paul #define BGE_MARBMODE_RXRISC_TRAP 0x00000040 145795d67482SBill Paul #define BGE_MARBMODE_TXRISC_TRAP 0x00000080 145895d67482SBill Paul #define BGE_MARBMODE_PCI_TRAP 0x00000100 145995d67482SBill Paul #define BGE_MARBMODE_DMAR2_TRAP 0x00000200 146095d67482SBill Paul #define BGE_MARBMODE_RXQ_TRAP 0x00000400 146195d67482SBill Paul #define BGE_MARBMODE_RXDI1_TRAP 0x00000800 146295d67482SBill Paul #define BGE_MARBMODE_RXDI2_TRAP 0x00001000 146395d67482SBill Paul #define BGE_MARBMODE_DC_GRPMEM_TRAP 0x00002000 146495d67482SBill Paul #define BGE_MARBMODE_HCOAL_TRAP 0x00004000 146595d67482SBill Paul #define BGE_MARBMODE_MBUF_TRAP 0x00008000 146695d67482SBill Paul #define BGE_MARBMODE_TXDI_TRAP 0x00010000 146795d67482SBill Paul #define BGE_MARBMODE_SDC_DMAC_TRAP 0x00020000 146895d67482SBill Paul #define BGE_MARBMODE_TXBD_TRAP 0x00040000 146995d67482SBill Paul #define BGE_MARBMODE_BUFFMAN_TRAP 0x00080000 147095d67482SBill Paul #define BGE_MARBMODE_DMAW2_TRAP 0x00100000 147195d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_ROFLO_TRAP 0x00200000 147295d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_RUFLO_TRAP 0x00400000 147395d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_WOFLO_TRAP 0x00800000 147495d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_WUFLO_TRAP 0x01000000 147595d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_PERR_TRAP 0x02000000 147695d67482SBill Paul 147795d67482SBill Paul /* Memory arbiter status register */ 147895d67482SBill Paul #define BGE_MARBSTAT_TX_ADDR_TRAP 0x00000004 147995d67482SBill Paul #define BGE_MARBSTAT_RX_ADDR_TRAP 0x00000008 148095d67482SBill Paul #define BGE_MARBSTAT_DMAW1_TRAP 0x00000010 148195d67482SBill Paul #define BGE_MARBSTAT_DMAR1_TRAP 0x00000020 148295d67482SBill Paul #define BGE_MARBSTAT_RXRISC_TRAP 0x00000040 148395d67482SBill Paul #define BGE_MARBSTAT_TXRISC_TRAP 0x00000080 148495d67482SBill Paul #define BGE_MARBSTAT_PCI_TRAP 0x00000100 148595d67482SBill Paul #define BGE_MARBSTAT_DMAR2_TRAP 0x00000200 148695d67482SBill Paul #define BGE_MARBSTAT_RXQ_TRAP 0x00000400 148795d67482SBill Paul #define BGE_MARBSTAT_RXDI1_TRAP 0x00000800 148895d67482SBill Paul #define BGE_MARBSTAT_RXDI2_TRAP 0x00001000 148995d67482SBill Paul #define BGE_MARBSTAT_DC_GRPMEM_TRAP 0x00002000 149095d67482SBill Paul #define BGE_MARBSTAT_HCOAL_TRAP 0x00004000 149195d67482SBill Paul #define BGE_MARBSTAT_MBUF_TRAP 0x00008000 149295d67482SBill Paul #define BGE_MARBSTAT_TXDI_TRAP 0x00010000 149395d67482SBill Paul #define BGE_MARBSTAT_SDC_DMAC_TRAP 0x00020000 149495d67482SBill Paul #define BGE_MARBSTAT_TXBD_TRAP 0x00040000 149595d67482SBill Paul #define BGE_MARBSTAT_BUFFMAN_TRAP 0x00080000 149695d67482SBill Paul #define BGE_MARBSTAT_DMAW2_TRAP 0x00100000 149795d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_ROFLO_TRAP 0x00200000 149895d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_RUFLO_TRAP 0x00400000 149995d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_WOFLO_TRAP 0x00800000 150095d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_WUFLO_TRAP 0x01000000 150195d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_PERR_TRAP 0x02000000 150295d67482SBill Paul 150395d67482SBill Paul /* 150495d67482SBill Paul * Buffer manager control registers 150595d67482SBill Paul */ 150695d67482SBill Paul #define BGE_BMAN_MODE 0x4400 150795d67482SBill Paul #define BGE_BMAN_STATUS 0x4404 150895d67482SBill Paul #define BGE_BMAN_MBUFPOOL_BASEADDR 0x4408 150995d67482SBill Paul #define BGE_BMAN_MBUFPOOL_LEN 0x440C 151095d67482SBill Paul #define BGE_BMAN_MBUFPOOL_READDMA_LOWAT 0x4410 151195d67482SBill Paul #define BGE_BMAN_MBUFPOOL_MACRX_LOWAT 0x4414 151295d67482SBill Paul #define BGE_BMAN_MBUFPOOL_HIWAT 0x4418 151395d67482SBill Paul #define BGE_BMAN_RXCPU_MBALLOC_REQ 0x441C 151495d67482SBill Paul #define BGE_BMAN_RXCPU_MBALLOC_RESP 0x4420 151595d67482SBill Paul #define BGE_BMAN_TXCPU_MBALLOC_REQ 0x4424 151695d67482SBill Paul #define BGE_BMAN_TXCPU_MBALLOC_RESP 0x4428 151795d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_BASEADDR 0x442C 151895d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_LEN 0x4430 151995d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_LOWAT 0x4434 152095d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_HIWAT 0x4438 152195d67482SBill Paul #define BGE_BMAN_RXCPU_DMAALLOC_REQ 0x443C 152295d67482SBill Paul #define BGE_BMAN_RXCPU_DMAALLOC_RESP 0x4440 152395d67482SBill Paul #define BGE_BMAN_TXCPU_DMAALLOC_REQ 0x4444 152495d67482SBill Paul #define BGE_BMAN_TXCPU_DMALLLOC_RESP 0x4448 152595d67482SBill Paul #define BGE_BMAN_HWDIAG_1 0x444C 152695d67482SBill Paul #define BGE_BMAN_HWDIAG_2 0x4450 152795d67482SBill Paul #define BGE_BMAN_HWDIAG_3 0x4454 152895d67482SBill Paul 152995d67482SBill Paul /* Buffer manager mode register */ 153095d67482SBill Paul #define BGE_BMANMODE_RESET 0x00000001 153195d67482SBill Paul #define BGE_BMANMODE_ENABLE 0x00000002 153295d67482SBill Paul #define BGE_BMANMODE_ATTN 0x00000004 153395d67482SBill Paul #define BGE_BMANMODE_TESTMODE 0x00000008 153495d67482SBill Paul #define BGE_BMANMODE_LOMBUF_ATTN 0x00000010 1535bbe2ca75SPyun YongHyeon #define BGE_BMANMODE_NO_TX_UNDERRUN 0x80000000 153695d67482SBill Paul 153795d67482SBill Paul /* Buffer manager status register */ 153895d67482SBill Paul #define BGE_BMANSTAT_ERRO 0x00000004 153995d67482SBill Paul #define BGE_BMANSTAT_LOWMBUF_ERROR 0x00000010 154095d67482SBill Paul 154195d67482SBill Paul 154295d67482SBill Paul /* 154395d67482SBill Paul * Read DMA Control registers 154495d67482SBill Paul */ 154595d67482SBill Paul #define BGE_RDMA_MODE 0x4800 154695d67482SBill Paul #define BGE_RDMA_STATUS 0x4804 1547d255f2a9SPyun YongHyeon #define BGE_RDMA_RSRVCTRL 0x4900 1548bbe2ca75SPyun YongHyeon #define BGE_RDMA_LSO_CRPTEN_CTRL 0x4910 154995d67482SBill Paul 155095d67482SBill Paul /* Read DMA mode register */ 155195d67482SBill Paul #define BGE_RDMAMODE_RESET 0x00000001 155295d67482SBill Paul #define BGE_RDMAMODE_ENABLE 0x00000002 155395d67482SBill Paul #define BGE_RDMAMODE_PCI_TGT_ABRT_ATTN 0x00000004 155495d67482SBill Paul #define BGE_RDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008 155595d67482SBill Paul #define BGE_RDMAMODE_PCI_PERR_ATTN 0x00000010 155695d67482SBill Paul #define BGE_RDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020 155795d67482SBill Paul #define BGE_RDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040 155895d67482SBill Paul #define BGE_RDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080 155995d67482SBill Paul #define BGE_RDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100 156095d67482SBill Paul #define BGE_RDMAMODE_LOCWRITE_TOOBIG 0x00000200 156195d67482SBill Paul #define BGE_RDMAMODE_ALL_ATTNS 0x000003FC 1562a5779553SStanislav Sedov #define BGE_RDMAMODE_BD_SBD_CRPT_ATTN 0x00000800 1563a5779553SStanislav Sedov #define BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN 0x00001000 1564a5779553SStanislav Sedov #define BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN 0x00002000 15654f09c4c7SMarius Strobl #define BGE_RDMAMODE_FIFO_SIZE_128 0x00020000 15664f09c4c7SMarius Strobl #define BGE_RDMAMODE_FIFO_LONG_BURST 0x00030000 15671108273aSPyun YongHyeon #define BGE_RDMAMODE_MULT_DMA_RD_DIS 0x01000000 1568ca3f1187SPyun YongHyeon #define BGE_RDMAMODE_TSO4_ENABLE 0x08000000 1569ca3f1187SPyun YongHyeon #define BGE_RDMAMODE_TSO6_ENABLE 0x10000000 157050515680SPyun YongHyeon #define BGE_RDMAMODE_H2BNC_VLAN_DET 0x20000000 157195d67482SBill Paul 157295d67482SBill Paul /* Read DMA status register */ 157395d67482SBill Paul #define BGE_RDMASTAT_PCI_TGT_ABRT_ATTN 0x00000004 157495d67482SBill Paul #define BGE_RDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008 157595d67482SBill Paul #define BGE_RDMASTAT_PCI_PERR_ATTN 0x00000010 157695d67482SBill Paul #define BGE_RDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020 157795d67482SBill Paul #define BGE_RDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040 157895d67482SBill Paul #define BGE_RDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080 157995d67482SBill Paul #define BGE_RDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100 158095d67482SBill Paul #define BGE_RDMASTAT_LOCWRITE_TOOBIG 0x00000200 158195d67482SBill Paul 1582d255f2a9SPyun YongHyeon /* Read DMA Reserved Control register */ 1583d255f2a9SPyun YongHyeon #define BGE_RDMA_RSRVCTRL_FIFO_OFLW_FIX 0x00000004 1584bbe2ca75SPyun YongHyeon #define BGE_RDMA_RSRVCTRL_FIFO_LWM_1_5K 0x00000C00 1585bbe2ca75SPyun YongHyeon #define BGE_RDMA_RSRVCTRL_FIFO_HWM_1_5K 0x000C0000 1586bbe2ca75SPyun YongHyeon #define BGE_RDMA_RSRVCTRL_TXMRGN_320B 0x28000000 1587bbe2ca75SPyun YongHyeon #define BGE_RDMA_RSRVCTRL_FIFO_LWM_MASK 0x00000FF0 1588bbe2ca75SPyun YongHyeon #define BGE_RDMA_RSRVCTRL_FIFO_HWM_MASK 0x000FF000 1589bbe2ca75SPyun YongHyeon #define BGE_RDMA_RSRVCTRL_TXMRGN_MASK 0xFFE00000 1590bbe2ca75SPyun YongHyeon 1591e3215f76SPyun YongHyeon #define BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_512 0x00020000 1592bbe2ca75SPyun YongHyeon #define BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_4K 0x00030000 1593bbe2ca75SPyun YongHyeon #define BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_LSO_4K 0x000C0000 159429b44b09SPyun YongHyeon #define BGE_RDMA_TX_LENGTH_WA_5719 0x02000000 159529b44b09SPyun YongHyeon #define BGE_RDMA_TX_LENGTH_WA_5720 0x00200000 1596d255f2a9SPyun YongHyeon 1597548c8f1aSPyun YongHyeon /* BD Read DMA Mode register */ 1598548c8f1aSPyun YongHyeon #define BGE_RDMA_BD_MODE 0x4A00 1599548c8f1aSPyun YongHyeon /* BD Read DMA Mode status register */ 1600548c8f1aSPyun YongHyeon #define BGE_RDMA_BD_STATUS 0x4A04 1601548c8f1aSPyun YongHyeon 1602548c8f1aSPyun YongHyeon #define BGE_RDMA_BD_MODE_RESET 0x00000001 1603548c8f1aSPyun YongHyeon #define BGE_RDMA_BD_MODE_ENABLE 0x00000002 1604548c8f1aSPyun YongHyeon 1605548c8f1aSPyun YongHyeon /* Non-LSO Read DMA Mode register */ 1606548c8f1aSPyun YongHyeon #define BGE_RDMA_NON_LSO_MODE 0x4B00 1607548c8f1aSPyun YongHyeon /* Non-LSO Read DMA Mode status register */ 1608548c8f1aSPyun YongHyeon #define BGE_RDMA_NON_LSO_STATUS 0x4B04 1609548c8f1aSPyun YongHyeon 1610548c8f1aSPyun YongHyeon #define BGE_RDMA_NON_LSO_MODE_RESET 0x00000001 1611548c8f1aSPyun YongHyeon #define BGE_RDMA_NON_LSO_MODE_ENABLE 0x00000002 1612548c8f1aSPyun YongHyeon 161329b44b09SPyun YongHyeon #define BGE_RDMA_LENGTH 0x4BE0 161429b44b09SPyun YongHyeon #define BGE_NUM_RDMA_CHANNELS 4 161529b44b09SPyun YongHyeon 161695d67482SBill Paul /* 161795d67482SBill Paul * Write DMA control registers 161895d67482SBill Paul */ 161995d67482SBill Paul #define BGE_WDMA_MODE 0x4C00 162095d67482SBill Paul #define BGE_WDMA_STATUS 0x4C04 162195d67482SBill Paul 162295d67482SBill Paul /* Write DMA mode register */ 162395d67482SBill Paul #define BGE_WDMAMODE_RESET 0x00000001 162495d67482SBill Paul #define BGE_WDMAMODE_ENABLE 0x00000002 162595d67482SBill Paul #define BGE_WDMAMODE_PCI_TGT_ABRT_ATTN 0x00000004 162695d67482SBill Paul #define BGE_WDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008 162795d67482SBill Paul #define BGE_WDMAMODE_PCI_PERR_ATTN 0x00000010 162895d67482SBill Paul #define BGE_WDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020 162995d67482SBill Paul #define BGE_WDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040 163095d67482SBill Paul #define BGE_WDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080 163195d67482SBill Paul #define BGE_WDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100 163295d67482SBill Paul #define BGE_WDMAMODE_LOCREAD_TOOBIG 0x00000200 163395d67482SBill Paul #define BGE_WDMAMODE_ALL_ATTNS 0x000003FC 16343889907fSStanislav Sedov #define BGE_WDMAMODE_STATUS_TAG_FIX 0x20000000 16357aa4b937SPyun YongHyeon #define BGE_WDMAMODE_BURST_ALL_DATA 0xC0000000 163695d67482SBill Paul 163795d67482SBill Paul /* Write DMA status register */ 163895d67482SBill Paul #define BGE_WDMASTAT_PCI_TGT_ABRT_ATTN 0x00000004 163995d67482SBill Paul #define BGE_WDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008 164095d67482SBill Paul #define BGE_WDMASTAT_PCI_PERR_ATTN 0x00000010 164195d67482SBill Paul #define BGE_WDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020 164295d67482SBill Paul #define BGE_WDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040 164395d67482SBill Paul #define BGE_WDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080 164495d67482SBill Paul #define BGE_WDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100 164595d67482SBill Paul #define BGE_WDMASTAT_LOCREAD_TOOBIG 0x00000200 164695d67482SBill Paul 164795d67482SBill Paul 164895d67482SBill Paul /* 164995d67482SBill Paul * RX CPU registers 165095d67482SBill Paul */ 165195d67482SBill Paul #define BGE_RXCPU_MODE 0x5000 165295d67482SBill Paul #define BGE_RXCPU_STATUS 0x5004 165395d67482SBill Paul #define BGE_RXCPU_PC 0x501C 165495d67482SBill Paul 165595d67482SBill Paul /* RX CPU mode register */ 165695d67482SBill Paul #define BGE_RXCPUMODE_RESET 0x00000001 165795d67482SBill Paul #define BGE_RXCPUMODE_SINGLESTEP 0x00000002 165895d67482SBill Paul #define BGE_RXCPUMODE_P0_DATAHLT_ENB 0x00000004 165995d67482SBill Paul #define BGE_RXCPUMODE_P0_INSTRHLT_ENB 0x00000008 166095d67482SBill Paul #define BGE_RXCPUMODE_WR_POSTBUF_ENB 0x00000010 166195d67482SBill Paul #define BGE_RXCPUMODE_DATACACHE_ENB 0x00000020 166295d67482SBill Paul #define BGE_RXCPUMODE_ROMFAIL 0x00000040 166395d67482SBill Paul #define BGE_RXCPUMODE_WATCHDOG_ENB 0x00000080 166495d67482SBill Paul #define BGE_RXCPUMODE_INSTRCACHE_PRF 0x00000100 166595d67482SBill Paul #define BGE_RXCPUMODE_INSTRCACHE_FLUSH 0x00000200 166695d67482SBill Paul #define BGE_RXCPUMODE_HALTCPU 0x00000400 166795d67482SBill Paul #define BGE_RXCPUMODE_INVDATAHLT_ENB 0x00000800 166895d67482SBill Paul #define BGE_RXCPUMODE_MADDRTRAPHLT_ENB 0x00001000 166995d67482SBill Paul #define BGE_RXCPUMODE_RADDRTRAPHLT_ENB 0x00002000 167095d67482SBill Paul 167195d67482SBill Paul /* RX CPU status register */ 167295d67482SBill Paul #define BGE_RXCPUSTAT_HW_BREAKPOINT 0x00000001 167395d67482SBill Paul #define BGE_RXCPUSTAT_HLTINSTR_EXECUTED 0x00000002 167495d67482SBill Paul #define BGE_RXCPUSTAT_INVALID_INSTR 0x00000004 167595d67482SBill Paul #define BGE_RXCPUSTAT_P0_DATAREF 0x00000008 167695d67482SBill Paul #define BGE_RXCPUSTAT_P0_INSTRREF 0x00000010 167795d67482SBill Paul #define BGE_RXCPUSTAT_INVALID_DATAACC 0x00000020 167895d67482SBill Paul #define BGE_RXCPUSTAT_INVALID_INSTRFTCH 0x00000040 167995d67482SBill Paul #define BGE_RXCPUSTAT_BAD_MEMALIGN 0x00000080 168095d67482SBill Paul #define BGE_RXCPUSTAT_MADDR_TRAP 0x00000100 168195d67482SBill Paul #define BGE_RXCPUSTAT_REGADDR_TRAP 0x00000200 168295d67482SBill Paul #define BGE_RXCPUSTAT_DATAACC_STALL 0x00001000 168395d67482SBill Paul #define BGE_RXCPUSTAT_INSTRFETCH_STALL 0x00002000 168495d67482SBill Paul #define BGE_RXCPUSTAT_MA_WR_FIFOOFLOW 0x08000000 168595d67482SBill Paul #define BGE_RXCPUSTAT_MA_RD_FIFOOFLOW 0x10000000 168695d67482SBill Paul #define BGE_RXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000 168795d67482SBill Paul #define BGE_RXCPUSTAT_MA_REQ_FIFOOFLOW 0x40000000 168895d67482SBill Paul #define BGE_RXCPUSTAT_BLOCKING_READ 0x80000000 168995d67482SBill Paul 169038cc658fSJohn Baldwin /* 169138cc658fSJohn Baldwin * V? CPU registers 169238cc658fSJohn Baldwin */ 169338cc658fSJohn Baldwin #define BGE_VCPU_STATUS 0x5100 169438cc658fSJohn Baldwin #define BGE_VCPU_EXT_CTRL 0x6890 169538cc658fSJohn Baldwin 169638cc658fSJohn Baldwin #define BGE_VCPU_STATUS_INIT_DONE 0x04000000 169738cc658fSJohn Baldwin #define BGE_VCPU_STATUS_DRV_RESET 0x08000000 169838cc658fSJohn Baldwin 169938cc658fSJohn Baldwin #define BGE_VCPU_EXT_CTRL_HALT_CPU 0x00400000 170038cc658fSJohn Baldwin #define BGE_VCPU_EXT_CTRL_DISABLE_WOL 0x20000000 170195d67482SBill Paul 170295d67482SBill Paul /* 170395d67482SBill Paul * TX CPU registers 170495d67482SBill Paul */ 170595d67482SBill Paul #define BGE_TXCPU_MODE 0x5400 170695d67482SBill Paul #define BGE_TXCPU_STATUS 0x5404 170795d67482SBill Paul #define BGE_TXCPU_PC 0x541C 170895d67482SBill Paul 170995d67482SBill Paul /* TX CPU mode register */ 171095d67482SBill Paul #define BGE_TXCPUMODE_RESET 0x00000001 171195d67482SBill Paul #define BGE_TXCPUMODE_SINGLESTEP 0x00000002 171295d67482SBill Paul #define BGE_TXCPUMODE_P0_DATAHLT_ENB 0x00000004 171395d67482SBill Paul #define BGE_TXCPUMODE_P0_INSTRHLT_ENB 0x00000008 171495d67482SBill Paul #define BGE_TXCPUMODE_WR_POSTBUF_ENB 0x00000010 171595d67482SBill Paul #define BGE_TXCPUMODE_DATACACHE_ENB 0x00000020 171695d67482SBill Paul #define BGE_TXCPUMODE_ROMFAIL 0x00000040 171795d67482SBill Paul #define BGE_TXCPUMODE_WATCHDOG_ENB 0x00000080 171895d67482SBill Paul #define BGE_TXCPUMODE_INSTRCACHE_PRF 0x00000100 171995d67482SBill Paul #define BGE_TXCPUMODE_INSTRCACHE_FLUSH 0x00000200 172095d67482SBill Paul #define BGE_TXCPUMODE_HALTCPU 0x00000400 172195d67482SBill Paul #define BGE_TXCPUMODE_INVDATAHLT_ENB 0x00000800 172295d67482SBill Paul #define BGE_TXCPUMODE_MADDRTRAPHLT_ENB 0x00001000 172395d67482SBill Paul 172495d67482SBill Paul /* TX CPU status register */ 172595d67482SBill Paul #define BGE_TXCPUSTAT_HW_BREAKPOINT 0x00000001 172695d67482SBill Paul #define BGE_TXCPUSTAT_HLTINSTR_EXECUTED 0x00000002 172795d67482SBill Paul #define BGE_TXCPUSTAT_INVALID_INSTR 0x00000004 172895d67482SBill Paul #define BGE_TXCPUSTAT_P0_DATAREF 0x00000008 172995d67482SBill Paul #define BGE_TXCPUSTAT_P0_INSTRREF 0x00000010 173095d67482SBill Paul #define BGE_TXCPUSTAT_INVALID_DATAACC 0x00000020 173195d67482SBill Paul #define BGE_TXCPUSTAT_INVALID_INSTRFTCH 0x00000040 173295d67482SBill Paul #define BGE_TXCPUSTAT_BAD_MEMALIGN 0x00000080 173395d67482SBill Paul #define BGE_TXCPUSTAT_MADDR_TRAP 0x00000100 173495d67482SBill Paul #define BGE_TXCPUSTAT_REGADDR_TRAP 0x00000200 173595d67482SBill Paul #define BGE_TXCPUSTAT_DATAACC_STALL 0x00001000 173695d67482SBill Paul #define BGE_TXCPUSTAT_INSTRFETCH_STALL 0x00002000 173795d67482SBill Paul #define BGE_TXCPUSTAT_MA_WR_FIFOOFLOW 0x08000000 173895d67482SBill Paul #define BGE_TXCPUSTAT_MA_RD_FIFOOFLOW 0x10000000 173995d67482SBill Paul #define BGE_TXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000 174095d67482SBill Paul #define BGE_TXCPUSTAT_MA_REQ_FIFOOFLOW 0x40000000 174195d67482SBill Paul #define BGE_TXCPUSTAT_BLOCKING_READ 0x80000000 174295d67482SBill Paul 174395d67482SBill Paul 174495d67482SBill Paul /* 174595d67482SBill Paul * Low priority mailbox registers 174695d67482SBill Paul */ 174795d67482SBill Paul #define BGE_LPMBX_IRQ0_HI 0x5800 174895d67482SBill Paul #define BGE_LPMBX_IRQ0_LO 0x5804 174995d67482SBill Paul #define BGE_LPMBX_IRQ1_HI 0x5808 175095d67482SBill Paul #define BGE_LPMBX_IRQ1_LO 0x580C 175195d67482SBill Paul #define BGE_LPMBX_IRQ2_HI 0x5810 175295d67482SBill Paul #define BGE_LPMBX_IRQ2_LO 0x5814 175395d67482SBill Paul #define BGE_LPMBX_IRQ3_HI 0x5818 175495d67482SBill Paul #define BGE_LPMBX_IRQ3_LO 0x581C 175595d67482SBill Paul #define BGE_LPMBX_GEN0_HI 0x5820 175695d67482SBill Paul #define BGE_LPMBX_GEN0_LO 0x5824 175795d67482SBill Paul #define BGE_LPMBX_GEN1_HI 0x5828 175895d67482SBill Paul #define BGE_LPMBX_GEN1_LO 0x582C 175995d67482SBill Paul #define BGE_LPMBX_GEN2_HI 0x5830 176095d67482SBill Paul #define BGE_LPMBX_GEN2_LO 0x5834 176195d67482SBill Paul #define BGE_LPMBX_GEN3_HI 0x5828 176295d67482SBill Paul #define BGE_LPMBX_GEN3_LO 0x582C 176395d67482SBill Paul #define BGE_LPMBX_GEN4_HI 0x5840 176495d67482SBill Paul #define BGE_LPMBX_GEN4_LO 0x5844 176595d67482SBill Paul #define BGE_LPMBX_GEN5_HI 0x5848 176695d67482SBill Paul #define BGE_LPMBX_GEN5_LO 0x584C 176795d67482SBill Paul #define BGE_LPMBX_GEN6_HI 0x5850 176895d67482SBill Paul #define BGE_LPMBX_GEN6_LO 0x5854 176995d67482SBill Paul #define BGE_LPMBX_GEN7_HI 0x5858 177095d67482SBill Paul #define BGE_LPMBX_GEN7_LO 0x585C 177195d67482SBill Paul #define BGE_LPMBX_RELOAD_STATS_HI 0x5860 177295d67482SBill Paul #define BGE_LPMBX_RELOAD_STATS_LO 0x5864 177395d67482SBill Paul #define BGE_LPMBX_RX_STD_PROD_HI 0x5868 177495d67482SBill Paul #define BGE_LPMBX_RX_STD_PROD_LO 0x586C 177595d67482SBill Paul #define BGE_LPMBX_RX_JUMBO_PROD_HI 0x5870 177695d67482SBill Paul #define BGE_LPMBX_RX_JUMBO_PROD_LO 0x5874 177795d67482SBill Paul #define BGE_LPMBX_RX_MINI_PROD_HI 0x5878 177895d67482SBill Paul #define BGE_LPMBX_RX_MINI_PROD_LO 0x587C 177995d67482SBill Paul #define BGE_LPMBX_RX_CONS0_HI 0x5880 178095d67482SBill Paul #define BGE_LPMBX_RX_CONS0_LO 0x5884 178195d67482SBill Paul #define BGE_LPMBX_RX_CONS1_HI 0x5888 178295d67482SBill Paul #define BGE_LPMBX_RX_CONS1_LO 0x588C 178395d67482SBill Paul #define BGE_LPMBX_RX_CONS2_HI 0x5890 178495d67482SBill Paul #define BGE_LPMBX_RX_CONS2_LO 0x5894 178595d67482SBill Paul #define BGE_LPMBX_RX_CONS3_HI 0x5898 178695d67482SBill Paul #define BGE_LPMBX_RX_CONS3_LO 0x589C 178795d67482SBill Paul #define BGE_LPMBX_RX_CONS4_HI 0x58A0 178895d67482SBill Paul #define BGE_LPMBX_RX_CONS4_LO 0x58A4 178995d67482SBill Paul #define BGE_LPMBX_RX_CONS5_HI 0x58A8 179095d67482SBill Paul #define BGE_LPMBX_RX_CONS5_LO 0x58AC 179195d67482SBill Paul #define BGE_LPMBX_RX_CONS6_HI 0x58B0 179295d67482SBill Paul #define BGE_LPMBX_RX_CONS6_LO 0x58B4 179395d67482SBill Paul #define BGE_LPMBX_RX_CONS7_HI 0x58B8 179495d67482SBill Paul #define BGE_LPMBX_RX_CONS7_LO 0x58BC 179595d67482SBill Paul #define BGE_LPMBX_RX_CONS8_HI 0x58C0 179695d67482SBill Paul #define BGE_LPMBX_RX_CONS8_LO 0x58C4 179795d67482SBill Paul #define BGE_LPMBX_RX_CONS9_HI 0x58C8 179895d67482SBill Paul #define BGE_LPMBX_RX_CONS9_LO 0x58CC 179995d67482SBill Paul #define BGE_LPMBX_RX_CONS10_HI 0x58D0 180095d67482SBill Paul #define BGE_LPMBX_RX_CONS10_LO 0x58D4 180195d67482SBill Paul #define BGE_LPMBX_RX_CONS11_HI 0x58D8 180295d67482SBill Paul #define BGE_LPMBX_RX_CONS11_LO 0x58DC 180395d67482SBill Paul #define BGE_LPMBX_RX_CONS12_HI 0x58E0 180495d67482SBill Paul #define BGE_LPMBX_RX_CONS12_LO 0x58E4 180595d67482SBill Paul #define BGE_LPMBX_RX_CONS13_HI 0x58E8 180695d67482SBill Paul #define BGE_LPMBX_RX_CONS13_LO 0x58EC 180795d67482SBill Paul #define BGE_LPMBX_RX_CONS14_HI 0x58F0 180895d67482SBill Paul #define BGE_LPMBX_RX_CONS14_LO 0x58F4 180995d67482SBill Paul #define BGE_LPMBX_RX_CONS15_HI 0x58F8 181095d67482SBill Paul #define BGE_LPMBX_RX_CONS15_LO 0x58FC 181195d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD0_HI 0x5900 181295d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD0_LO 0x5904 181395d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD1_HI 0x5908 181495d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD1_LO 0x590C 181595d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD2_HI 0x5910 181695d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD2_LO 0x5914 181795d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD3_HI 0x5918 181895d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD3_LO 0x591C 181995d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD4_HI 0x5920 182095d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD4_LO 0x5924 182195d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD5_HI 0x5928 182295d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD5_LO 0x592C 182395d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD6_HI 0x5930 182495d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD6_LO 0x5934 182595d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD7_HI 0x5938 182695d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD7_LO 0x593C 182795d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD8_HI 0x5940 182895d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD8_LO 0x5944 182995d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD9_HI 0x5948 183095d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD9_LO 0x594C 183195d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD10_HI 0x5950 183295d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD10_LO 0x5954 183395d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD11_HI 0x5958 183495d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD11_LO 0x595C 183595d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD12_HI 0x5960 183695d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD12_LO 0x5964 183795d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD13_HI 0x5968 183895d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD13_LO 0x596C 183995d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD14_HI 0x5970 184095d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD14_LO 0x5974 184195d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD15_HI 0x5978 184295d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD15_LO 0x597C 184395d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD0_HI 0x5980 184495d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD0_LO 0x5984 184595d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD1_HI 0x5988 184695d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD1_LO 0x598C 184795d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD2_HI 0x5990 184895d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD2_LO 0x5994 184995d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD3_HI 0x5998 185095d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD3_LO 0x599C 185195d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD4_HI 0x59A0 185295d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD4_LO 0x59A4 185395d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD5_HI 0x59A8 185495d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD5_LO 0x59AC 185595d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD6_HI 0x59B0 185695d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD6_LO 0x59B4 185795d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD7_HI 0x59B8 185895d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD7_LO 0x59BC 185995d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD8_HI 0x59C0 186095d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD8_LO 0x59C4 186195d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD9_HI 0x59C8 186295d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD9_LO 0x59CC 186395d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD10_HI 0x59D0 186495d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD10_LO 0x59D4 186595d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD11_HI 0x59D8 186695d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD11_LO 0x59DC 186795d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD12_HI 0x59E0 186895d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD12_LO 0x59E4 186995d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD13_HI 0x59E8 187095d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD13_LO 0x59EC 187195d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD14_HI 0x59F0 187295d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD14_LO 0x59F4 187395d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD15_HI 0x59F8 187495d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD15_LO 0x59FC 187595d67482SBill Paul 187695d67482SBill Paul /* 187795d67482SBill Paul * Flow throw Queue reset register 187895d67482SBill Paul */ 187995d67482SBill Paul #define BGE_FTQ_RESET 0x5C00 188095d67482SBill Paul 188195d67482SBill Paul #define BGE_FTQRESET_DMAREAD 0x00000002 188295d67482SBill Paul #define BGE_FTQRESET_DMAHIPRIO_RD 0x00000004 188395d67482SBill Paul #define BGE_FTQRESET_DMADONE 0x00000010 188495d67482SBill Paul #define BGE_FTQRESET_SBDC 0x00000020 188595d67482SBill Paul #define BGE_FTQRESET_SDI 0x00000040 188695d67482SBill Paul #define BGE_FTQRESET_WDMA 0x00000080 188795d67482SBill Paul #define BGE_FTQRESET_DMAHIPRIO_WR 0x00000100 188895d67482SBill Paul #define BGE_FTQRESET_TYPE1_SOFTWARE 0x00000200 188995d67482SBill Paul #define BGE_FTQRESET_SDC 0x00000400 189095d67482SBill Paul #define BGE_FTQRESET_HCC 0x00000800 189195d67482SBill Paul #define BGE_FTQRESET_TXFIFO 0x00001000 189295d67482SBill Paul #define BGE_FTQRESET_MBC 0x00002000 189395d67482SBill Paul #define BGE_FTQRESET_RBDC 0x00004000 189495d67482SBill Paul #define BGE_FTQRESET_RXLP 0x00008000 189595d67482SBill Paul #define BGE_FTQRESET_RDBDI 0x00010000 189695d67482SBill Paul #define BGE_FTQRESET_RDC 0x00020000 189795d67482SBill Paul #define BGE_FTQRESET_TYPE2_SOFTWARE 0x00040000 189895d67482SBill Paul 189995d67482SBill Paul /* 190095d67482SBill Paul * Message Signaled Interrupt registers 190195d67482SBill Paul */ 190295d67482SBill Paul #define BGE_MSI_MODE 0x6000 190395d67482SBill Paul #define BGE_MSI_STATUS 0x6004 190495d67482SBill Paul #define BGE_MSI_FIFOACCESS 0x6008 190595d67482SBill Paul 190695d67482SBill Paul /* MSI mode register */ 190795d67482SBill Paul #define BGE_MSIMODE_RESET 0x00000001 190895d67482SBill Paul #define BGE_MSIMODE_ENABLE 0x00000002 1909c3bbfed4SPyun YongHyeon #define BGE_MSIMODE_ONE_SHOT_DISABLE 0x00000020 1910c3bbfed4SPyun YongHyeon #define BGE_MSIMODE_MULTIVEC_ENABLE 0x00000080 191195d67482SBill Paul 191295d67482SBill Paul /* MSI status register */ 191395d67482SBill Paul #define BGE_MSISTAT_PCI_TGT_ABRT_ATTN 0x00000004 191495d67482SBill Paul #define BGE_MSISTAT_PCI_MSTR_ABRT_ATTN 0x00000008 191595d67482SBill Paul #define BGE_MSISTAT_PCI_PERR_ATTN 0x00000010 191695d67482SBill Paul #define BGE_MSISTAT_MSI_FIFOUFLOW_ATTN 0x00000020 191795d67482SBill Paul #define BGE_MSISTAT_MSI_FIFOOFLOW_ATTN 0x00000040 191895d67482SBill Paul 191995d67482SBill Paul 192095d67482SBill Paul /* 192195d67482SBill Paul * DMA Completion registers 192295d67482SBill Paul */ 192395d67482SBill Paul #define BGE_DMAC_MODE 0x6400 192495d67482SBill Paul 192595d67482SBill Paul /* DMA Completion mode register */ 192695d67482SBill Paul #define BGE_DMACMODE_RESET 0x00000001 192795d67482SBill Paul #define BGE_DMACMODE_ENABLE 0x00000002 192895d67482SBill Paul 192995d67482SBill Paul 193095d67482SBill Paul /* 193195d67482SBill Paul * General control registers. 193295d67482SBill Paul */ 193395d67482SBill Paul #define BGE_MODE_CTL 0x6800 193495d67482SBill Paul #define BGE_MISC_CFG 0x6804 193595d67482SBill Paul #define BGE_MISC_LOCAL_CTL 0x6808 19363fed2d5dSPyun YongHyeon #define BGE_RX_CPU_EVENT 0x6810 19373fed2d5dSPyun YongHyeon #define BGE_TX_CPU_EVENT 0x6820 193895d67482SBill Paul #define BGE_EE_ADDR 0x6838 193995d67482SBill Paul #define BGE_EE_DATA 0x683C 194095d67482SBill Paul #define BGE_EE_CTL 0x6840 194195d67482SBill Paul #define BGE_MDI_CTL 0x6844 194295d67482SBill Paul #define BGE_EE_DELAY 0x6848 19436f8718a3SScott Long #define BGE_FASTBOOT_PC 0x6894 194495d67482SBill Paul 19459931ba85SPyun YongHyeon #define BGE_RX_CPU_DRV_EVENT 0x00004000 19469931ba85SPyun YongHyeon 194738cc658fSJohn Baldwin /* 194838cc658fSJohn Baldwin * NVRAM Control registers 194938cc658fSJohn Baldwin */ 195038cc658fSJohn Baldwin #define BGE_NVRAM_CMD 0x7000 195138cc658fSJohn Baldwin #define BGE_NVRAM_STAT 0x7004 195238cc658fSJohn Baldwin #define BGE_NVRAM_WRDATA 0x7008 195338cc658fSJohn Baldwin #define BGE_NVRAM_ADDR 0x700c 195438cc658fSJohn Baldwin #define BGE_NVRAM_RDDATA 0x7010 195538cc658fSJohn Baldwin #define BGE_NVRAM_CFG1 0x7014 195638cc658fSJohn Baldwin #define BGE_NVRAM_CFG2 0x7018 195738cc658fSJohn Baldwin #define BGE_NVRAM_CFG3 0x701c 195838cc658fSJohn Baldwin #define BGE_NVRAM_SWARB 0x7020 195938cc658fSJohn Baldwin #define BGE_NVRAM_ACCESS 0x7024 196038cc658fSJohn Baldwin #define BGE_NVRAM_WRITE1 0x7028 196138cc658fSJohn Baldwin 196238cc658fSJohn Baldwin #define BGE_NVRAMCMD_RESET 0x00000001 196338cc658fSJohn Baldwin #define BGE_NVRAMCMD_DONE 0x00000008 196438cc658fSJohn Baldwin #define BGE_NVRAMCMD_START 0x00000010 196538cc658fSJohn Baldwin #define BGE_NVRAMCMD_WR 0x00000020 /* 1 = wr, 0 = rd */ 196638cc658fSJohn Baldwin #define BGE_NVRAMCMD_ERASE 0x00000040 196738cc658fSJohn Baldwin #define BGE_NVRAMCMD_FIRST 0x00000080 196838cc658fSJohn Baldwin #define BGE_NVRAMCMD_LAST 0x00000100 196938cc658fSJohn Baldwin 197038cc658fSJohn Baldwin #define BGE_NVRAM_READCMD \ 197138cc658fSJohn Baldwin (BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \ 197238cc658fSJohn Baldwin BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE) 197338cc658fSJohn Baldwin #define BGE_NVRAM_WRITECMD \ 197438cc658fSJohn Baldwin (BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \ 197538cc658fSJohn Baldwin BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE|BGE_NVRAMCMD_WR) 197638cc658fSJohn Baldwin 197738cc658fSJohn Baldwin #define BGE_NVRAMSWARB_SET0 0x00000001 197838cc658fSJohn Baldwin #define BGE_NVRAMSWARB_SET1 0x00000002 197938cc658fSJohn Baldwin #define BGE_NVRAMSWARB_SET2 0x00000003 198038cc658fSJohn Baldwin #define BGE_NVRAMSWARB_SET3 0x00000004 198138cc658fSJohn Baldwin #define BGE_NVRAMSWARB_CLR0 0x00000010 198238cc658fSJohn Baldwin #define BGE_NVRAMSWARB_CLR1 0x00000020 198338cc658fSJohn Baldwin #define BGE_NVRAMSWARB_CLR2 0x00000040 198438cc658fSJohn Baldwin #define BGE_NVRAMSWARB_CLR3 0x00000080 198538cc658fSJohn Baldwin #define BGE_NVRAMSWARB_GNT0 0x00000100 198638cc658fSJohn Baldwin #define BGE_NVRAMSWARB_GNT1 0x00000200 198738cc658fSJohn Baldwin #define BGE_NVRAMSWARB_GNT2 0x00000400 198838cc658fSJohn Baldwin #define BGE_NVRAMSWARB_GNT3 0x00000800 198938cc658fSJohn Baldwin #define BGE_NVRAMSWARB_REQ0 0x00001000 199038cc658fSJohn Baldwin #define BGE_NVRAMSWARB_REQ1 0x00002000 199138cc658fSJohn Baldwin #define BGE_NVRAMSWARB_REQ2 0x00004000 199238cc658fSJohn Baldwin #define BGE_NVRAMSWARB_REQ3 0x00008000 199338cc658fSJohn Baldwin 199438cc658fSJohn Baldwin #define BGE_NVRAMACC_ENABLE 0x00000001 199538cc658fSJohn Baldwin #define BGE_NVRAMACC_WRENABLE 0x00000002 199638cc658fSJohn Baldwin 199795d67482SBill Paul /* Mode control register */ 199895d67482SBill Paul #define BGE_MODECTL_INT_SNDCOAL_ONLY 0x00000001 199995d67482SBill Paul #define BGE_MODECTL_BYTESWAP_NONFRAME 0x00000002 200095d67482SBill Paul #define BGE_MODECTL_WORDSWAP_NONFRAME 0x00000004 200195d67482SBill Paul #define BGE_MODECTL_BYTESWAP_DATA 0x00000010 200295d67482SBill Paul #define BGE_MODECTL_WORDSWAP_DATA 0x00000020 200350515680SPyun YongHyeon #define BGE_MODECTL_BYTESWAP_B2HRX_DATA 0x00000040 200450515680SPyun YongHyeon #define BGE_MODECTL_WORDSWAP_B2HRX_DATA 0x00000080 200595d67482SBill Paul #define BGE_MODECTL_NO_FRAME_CRACKING 0x00000200 200695d67482SBill Paul #define BGE_MODECTL_NO_RX_CRC 0x00000400 200795d67482SBill Paul #define BGE_MODECTL_RX_BADFRAMES 0x00000800 200895d67482SBill Paul #define BGE_MODECTL_NO_TX_INTR 0x00002000 200995d67482SBill Paul #define BGE_MODECTL_NO_RX_INTR 0x00004000 201095d67482SBill Paul #define BGE_MODECTL_FORCE_PCI32 0x00008000 201150515680SPyun YongHyeon #define BGE_MODECTL_B2HRX_ENABLE 0x00008000 201295d67482SBill Paul #define BGE_MODECTL_STACKUP 0x00010000 201395d67482SBill Paul #define BGE_MODECTL_HOST_SEND_BDS 0x00020000 201450515680SPyun YongHyeon #define BGE_MODECTL_HTX2B_ENABLE 0x00040000 201595d67482SBill Paul #define BGE_MODECTL_TX_NO_PHDR_CSUM 0x00100000 201695d67482SBill Paul #define BGE_MODECTL_RX_NO_PHDR_CSUM 0x00800000 201795d67482SBill Paul #define BGE_MODECTL_TX_ATTN_INTR 0x01000000 201895d67482SBill Paul #define BGE_MODECTL_RX_ATTN_INTR 0x02000000 201995d67482SBill Paul #define BGE_MODECTL_MAC_ATTN_INTR 0x04000000 202095d67482SBill Paul #define BGE_MODECTL_DMA_ATTN_INTR 0x08000000 202195d67482SBill Paul #define BGE_MODECTL_FLOWCTL_ATTN_INTR 0x10000000 202295d67482SBill Paul #define BGE_MODECTL_4X_SENDRING_SZ 0x20000000 202395d67482SBill Paul #define BGE_MODECTL_FW_PROCESS_MCASTS 0x40000000 202495d67482SBill Paul 202595d67482SBill Paul /* Misc. config register */ 202695d67482SBill Paul #define BGE_MISCCFG_RESET_CORE_CLOCKS 0x00000001 202795d67482SBill Paul #define BGE_MISCCFG_TIMER_PRESCALER 0x000000FE 2028ea9c3a30SPyun YongHyeon #define BGE_MISCCFG_BOARD_ID_MASK 0x0001E000 2029ea9c3a30SPyun YongHyeon #define BGE_MISCCFG_BOARD_ID_5704 0x00000000 2030ea9c3a30SPyun YongHyeon #define BGE_MISCCFG_BOARD_ID_5704CIOBE 0x00004000 20314f0794ffSBjoern A. Zeeb #define BGE_MISCCFG_BOARD_ID_5788 0x00010000 20324f0794ffSBjoern A. Zeeb #define BGE_MISCCFG_BOARD_ID_5788M 0x00018000 203338cc658fSJohn Baldwin #define BGE_MISCCFG_EPHY_IDDQ 0x00200000 2034caf088fcSPyun YongHyeon #define BGE_MISCCFG_GPHY_PD_OVERRIDE 0x04000000 203595d67482SBill Paul 203695d67482SBill Paul #define BGE_32BITTIME_66MHZ (0x41 << 1) 203795d67482SBill Paul 203895d67482SBill Paul /* Misc. Local Control */ 203995d67482SBill Paul #define BGE_MLC_INTR_STATE 0x00000001 204095d67482SBill Paul #define BGE_MLC_INTR_CLR 0x00000002 204195d67482SBill Paul #define BGE_MLC_INTR_SET 0x00000004 204295d67482SBill Paul #define BGE_MLC_INTR_ONATTN 0x00000008 204395d67482SBill Paul #define BGE_MLC_MISCIO_IN0 0x00000100 204495d67482SBill Paul #define BGE_MLC_MISCIO_IN1 0x00000200 204595d67482SBill Paul #define BGE_MLC_MISCIO_IN2 0x00000400 204695d67482SBill Paul #define BGE_MLC_MISCIO_OUTEN0 0x00000800 204795d67482SBill Paul #define BGE_MLC_MISCIO_OUTEN1 0x00001000 204895d67482SBill Paul #define BGE_MLC_MISCIO_OUTEN2 0x00002000 204995d67482SBill Paul #define BGE_MLC_MISCIO_OUT0 0x00004000 205095d67482SBill Paul #define BGE_MLC_MISCIO_OUT1 0x00008000 205195d67482SBill Paul #define BGE_MLC_MISCIO_OUT2 0x00010000 205295d67482SBill Paul #define BGE_MLC_EXTRAM_ENB 0x00020000 205395d67482SBill Paul #define BGE_MLC_SRAM_SIZE 0x001C0000 205495d67482SBill Paul #define BGE_MLC_BANK_SEL 0x00200000 /* 0 = 2 banks, 1 == 1 */ 205595d67482SBill Paul #define BGE_MLC_SSRAM_TYPE 0x00400000 /* 1 = ZBT, 0 = standard */ 205695d67482SBill Paul #define BGE_MLC_SSRAM_CYC_DESEL 0x00800000 205795d67482SBill Paul #define BGE_MLC_AUTO_EEPROM 0x01000000 205895d67482SBill Paul 205995d67482SBill Paul #define BGE_SSRAMSIZE_256KB 0x00000000 206095d67482SBill Paul #define BGE_SSRAMSIZE_512KB 0x00040000 206195d67482SBill Paul #define BGE_SSRAMSIZE_1MB 0x00080000 206295d67482SBill Paul #define BGE_SSRAMSIZE_2MB 0x000C0000 206395d67482SBill Paul #define BGE_SSRAMSIZE_4MB 0x00100000 206495d67482SBill Paul #define BGE_SSRAMSIZE_8MB 0x00140000 206595d67482SBill Paul #define BGE_SSRAMSIZE_16M 0x00180000 206695d67482SBill Paul 206795d67482SBill Paul /* EEPROM address register */ 206895d67482SBill Paul #define BGE_EEADDR_ADDRESS 0x0000FFFC 206995d67482SBill Paul #define BGE_EEADDR_HALFCLK 0x01FF0000 207095d67482SBill Paul #define BGE_EEADDR_START 0x02000000 207195d67482SBill Paul #define BGE_EEADDR_DEVID 0x1C000000 207295d67482SBill Paul #define BGE_EEADDR_RESET 0x20000000 207395d67482SBill Paul #define BGE_EEADDR_DONE 0x40000000 207495d67482SBill Paul #define BGE_EEADDR_RW 0x80000000 /* 1 = rd, 0 = wr */ 207595d67482SBill Paul 207695d67482SBill Paul #define BGE_EEDEVID(x) ((x & 7) << 26) 207795d67482SBill Paul #define BGE_EEHALFCLK(x) ((x & 0x1FF) << 16) 207895d67482SBill Paul #define BGE_HALFCLK_384SCL 0x60 207995d67482SBill Paul #define BGE_EE_READCMD \ 208095d67482SBill Paul (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)| \ 208195d67482SBill Paul BGE_EEADDR_START|BGE_EEADDR_RW|BGE_EEADDR_DONE) 208295d67482SBill Paul #define BGE_EE_WRCMD \ 208395d67482SBill Paul (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)| \ 208495d67482SBill Paul BGE_EEADDR_START|BGE_EEADDR_DONE) 208595d67482SBill Paul 208695d67482SBill Paul /* EEPROM Control register */ 208795d67482SBill Paul #define BGE_EECTL_CLKOUT_TRISTATE 0x00000001 208895d67482SBill Paul #define BGE_EECTL_CLKOUT 0x00000002 208995d67482SBill Paul #define BGE_EECTL_CLKIN 0x00000004 209095d67482SBill Paul #define BGE_EECTL_DATAOUT_TRISTATE 0x00000008 209195d67482SBill Paul #define BGE_EECTL_DATAOUT 0x00000010 209295d67482SBill Paul #define BGE_EECTL_DATAIN 0x00000020 209395d67482SBill Paul 209495d67482SBill Paul /* MDI (MII/GMII) access register */ 209595d67482SBill Paul #define BGE_MDI_DATA 0x00000001 209695d67482SBill Paul #define BGE_MDI_DIR 0x00000002 209795d67482SBill Paul #define BGE_MDI_SEL 0x00000004 209895d67482SBill Paul #define BGE_MDI_CLK 0x00000008 209995d67482SBill Paul 210095d67482SBill Paul #define BGE_MEMWIN_START 0x00008000 210195d67482SBill Paul #define BGE_MEMWIN_END 0x0000FFFF 210295d67482SBill Paul 2103548c8f1aSPyun YongHyeon /* BAR1 (APE) Register Definitions */ 2104548c8f1aSPyun YongHyeon 2105548c8f1aSPyun YongHyeon #define BGE_APE_GPIO_MSG 0x0008 2106548c8f1aSPyun YongHyeon #define BGE_APE_EVENT 0x000C 2107548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_REQ 0x002C 2108548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_GRANT 0x004C 2109548c8f1aSPyun YongHyeon 2110548c8f1aSPyun YongHyeon #define BGE_APE_GPIO_MSG_SHIFT 4 2111548c8f1aSPyun YongHyeon 2112548c8f1aSPyun YongHyeon #define BGE_APE_EVENT_1 0x00000001 2113548c8f1aSPyun YongHyeon 2114548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_REQ_DRIVER0 0x00001000 2115548c8f1aSPyun YongHyeon 2116548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_GRANT_DRIVER0 0x00001000 2117548c8f1aSPyun YongHyeon 2118548c8f1aSPyun YongHyeon /* APE Shared Memory block (writable by APE only) */ 2119548c8f1aSPyun YongHyeon #define BGE_APE_SEG_SIG 0x4000 2120548c8f1aSPyun YongHyeon #define BGE_APE_FW_STATUS 0x400C 2121548c8f1aSPyun YongHyeon #define BGE_APE_FW_FEATURES 0x4010 2122548c8f1aSPyun YongHyeon #define BGE_APE_FW_BEHAVIOR 0x4014 2123548c8f1aSPyun YongHyeon #define BGE_APE_FW_VERSION 0x4018 2124548c8f1aSPyun YongHyeon #define BGE_APE_FW_HEARTBEAT_INTERVAL 0x4024 2125548c8f1aSPyun YongHyeon #define BGE_APE_FW_HEARTBEAT 0x4028 2126548c8f1aSPyun YongHyeon #define BGE_APE_FW_ERROR_FLAGS 0x4074 2127548c8f1aSPyun YongHyeon 2128548c8f1aSPyun YongHyeon #define BGE_APE_SEG_SIG_MAGIC 0x41504521 2129548c8f1aSPyun YongHyeon 2130548c8f1aSPyun YongHyeon #define BGE_APE_FW_STATUS_READY 0x00000100 2131548c8f1aSPyun YongHyeon 2132548c8f1aSPyun YongHyeon #define BGE_APE_FW_FEATURE_DASH 0x00000001 2133548c8f1aSPyun YongHyeon #define BGE_APE_FW_FEATURE_NCSI 0x00000002 2134548c8f1aSPyun YongHyeon 2135548c8f1aSPyun YongHyeon #define BGE_APE_FW_VERSION_MAJMSK 0xFF000000 2136548c8f1aSPyun YongHyeon #define BGE_APE_FW_VERSION_MAJSFT 24 2137548c8f1aSPyun YongHyeon #define BGE_APE_FW_VERSION_MINMSK 0x00FF0000 2138548c8f1aSPyun YongHyeon #define BGE_APE_FW_VERSION_MINSFT 16 2139548c8f1aSPyun YongHyeon #define BGE_APE_FW_VERSION_REVMSK 0x0000FF00 2140548c8f1aSPyun YongHyeon #define BGE_APE_FW_VERSION_REVSFT 8 2141548c8f1aSPyun YongHyeon #define BGE_APE_FW_VERSION_BLDMSK 0x000000FF 2142548c8f1aSPyun YongHyeon 2143548c8f1aSPyun YongHyeon /* Host Shared Memory block (writable by host only) */ 2144548c8f1aSPyun YongHyeon #define BGE_APE_HOST_SEG_SIG 0x4200 2145548c8f1aSPyun YongHyeon #define BGE_APE_HOST_SEG_LEN 0x4204 2146548c8f1aSPyun YongHyeon #define BGE_APE_HOST_INIT_COUNT 0x4208 2147548c8f1aSPyun YongHyeon #define BGE_APE_HOST_DRIVER_ID 0x420C 2148548c8f1aSPyun YongHyeon #define BGE_APE_HOST_BEHAVIOR 0x4210 2149548c8f1aSPyun YongHyeon #define BGE_APE_HOST_HEARTBEAT_INT_MS 0x4214 2150548c8f1aSPyun YongHyeon #define BGE_APE_HOST_HEARTBEAT_COUNT 0x4218 2151548c8f1aSPyun YongHyeon #define BGE_APE_HOST_DRVR_STATE 0x421C 2152548c8f1aSPyun YongHyeon #define BGE_APE_HOST_WOL_SPEED 0x4224 2153548c8f1aSPyun YongHyeon 2154548c8f1aSPyun YongHyeon #define BGE_APE_HOST_SEG_SIG_MAGIC 0x484F5354 2155548c8f1aSPyun YongHyeon 2156548c8f1aSPyun YongHyeon #define BGE_APE_HOST_SEG_LEN_MAGIC 0x00000020 2157548c8f1aSPyun YongHyeon 2158548c8f1aSPyun YongHyeon #define BGE_APE_HOST_DRIVER_ID_FBSD 0xF6000000 2159548c8f1aSPyun YongHyeon #define BGE_APE_HOST_DRIVER_ID_MAGIC(maj, min) \ 2160548c8f1aSPyun YongHyeon (BGE_APE_HOST_DRIVER_ID_FBSD | \ 2161548c8f1aSPyun YongHyeon ((maj) & 0xffd) << 16 | ((min) & 0xff) << 8) 2162548c8f1aSPyun YongHyeon 2163548c8f1aSPyun YongHyeon #define BGE_APE_HOST_BEHAV_NO_PHYLOCK 0x00000001 2164548c8f1aSPyun YongHyeon 2165548c8f1aSPyun YongHyeon #define BGE_APE_HOST_HEARTBEAT_INT_DISABLE 0 2166548c8f1aSPyun YongHyeon #define BGE_APE_HOST_HEARTBEAT_INT_5SEC 5000 2167548c8f1aSPyun YongHyeon 2168548c8f1aSPyun YongHyeon #define BGE_APE_HOST_DRVR_STATE_START 0x00000001 2169548c8f1aSPyun YongHyeon #define BGE_APE_HOST_DRVR_STATE_UNLOAD 0x00000002 2170548c8f1aSPyun YongHyeon #define BGE_APE_HOST_DRVR_STATE_WOL 0x00000003 2171548c8f1aSPyun YongHyeon #define BGE_APE_HOST_DRVR_STATE_SUSPEND 0x00000004 2172548c8f1aSPyun YongHyeon 2173548c8f1aSPyun YongHyeon #define BGE_APE_HOST_WOL_SPEED_AUTO 0x00008000 2174548c8f1aSPyun YongHyeon 2175548c8f1aSPyun YongHyeon #define BGE_APE_EVENT_STATUS 0x4300 2176548c8f1aSPyun YongHyeon 2177548c8f1aSPyun YongHyeon #define BGE_APE_EVENT_STATUS_DRIVER_EVNT 0x00000010 2178548c8f1aSPyun YongHyeon #define BGE_APE_EVENT_STATUS_STATE_CHNGE 0x00000500 2179548c8f1aSPyun YongHyeon #define BGE_APE_EVENT_STATUS_STATE_START 0x00010000 2180548c8f1aSPyun YongHyeon #define BGE_APE_EVENT_STATUS_STATE_UNLOAD 0x00020000 2181548c8f1aSPyun YongHyeon #define BGE_APE_EVENT_STATUS_STATE_WOL 0x00030000 2182548c8f1aSPyun YongHyeon #define BGE_APE_EVENT_STATUS_STATE_SUSPEND 0x00040000 2183548c8f1aSPyun YongHyeon #define BGE_APE_EVENT_STATUS_EVENT_PENDING 0x80000000 2184548c8f1aSPyun YongHyeon 2185548c8f1aSPyun YongHyeon #define BGE_APE_DEBUG_LOG 0x4E00 2186548c8f1aSPyun YongHyeon #define BGE_APE_DEBUG_LOG_LEN 0x0100 2187548c8f1aSPyun YongHyeon 2188548c8f1aSPyun YongHyeon #define BGE_APE_PER_LOCK_REQ 0x8400 2189548c8f1aSPyun YongHyeon #define BGE_APE_PER_LOCK_GRANT 0x8420 2190548c8f1aSPyun YongHyeon 2191548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_PER_REQ_DRIVER0 0x00001000 2192548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_PER_REQ_DRIVER1 0x00000002 2193548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_PER_REQ_DRIVER2 0x00000004 2194548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_PER_REQ_DRIVER3 0x00000008 2195548c8f1aSPyun YongHyeon 2196548c8f1aSPyun YongHyeon #define BGE_APE_PER_LOCK_GRANT_DRIVER0 0x00001000 2197548c8f1aSPyun YongHyeon #define BGE_APE_PER_LOCK_GRANT_DRIVER1 0x00000002 2198548c8f1aSPyun YongHyeon #define BGE_APE_PER_LOCK_GRANT_DRIVER2 0x00000004 2199548c8f1aSPyun YongHyeon #define BGE_APE_PER_LOCK_GRANT_DRIVER3 0x00000008 2200548c8f1aSPyun YongHyeon 2201548c8f1aSPyun YongHyeon /* APE Mutex Resources */ 2202548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_PHY0 0 2203548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_GRC 1 2204548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_PHY1 2 2205548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_PHY2 3 2206548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_MEM 4 2207548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_PHY3 5 2208548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_GPIO 7 220995d67482SBill Paul 221095d67482SBill Paul #define BGE_MEMWIN_READ(sc, x, val) \ 221195d67482SBill Paul do { \ 221295d67482SBill Paul pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR, \ 221395d67482SBill Paul (0xFFFF0000 & x), 4); \ 221495d67482SBill Paul val = CSR_READ_4(sc, BGE_MEMWIN_START + (x & 0xFFFF)); \ 221595d67482SBill Paul } while(0) 221695d67482SBill Paul 221795d67482SBill Paul #define BGE_MEMWIN_WRITE(sc, x, val) \ 221895d67482SBill Paul do { \ 221995d67482SBill Paul pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR, \ 222095d67482SBill Paul (0xFFFF0000 & x), 4); \ 222195d67482SBill Paul CSR_WRITE_4(sc, BGE_MEMWIN_START + (x & 0xFFFF), val); \ 222295d67482SBill Paul } while(0) 222395d67482SBill Paul 222495d67482SBill Paul /* 222521c9e407SDavid Christensen * This magic number is written to the firmware mailbox at 0xb50 222621c9e407SDavid Christensen * before a software reset is issued. After the internal firmware 222721c9e407SDavid Christensen * has completed its initialization it will write the opposite of 2228888b47f0SPyun YongHyeon * this value, ~BGE_SRAM_FW_MB_MAGIC, to the same location, 2229888b47f0SPyun YongHyeon * allowing the driver to synchronize with the firmware. 223095d67482SBill Paul */ 2231888b47f0SPyun YongHyeon #define BGE_SRAM_FW_MB_MAGIC 0x4B657654 223295d67482SBill Paul 223395d67482SBill Paul typedef struct { 2234a6c21371SGleb Smirnoff uint32_t bge_addr_hi; 2235a6c21371SGleb Smirnoff uint32_t bge_addr_lo; 223695d67482SBill Paul } bge_hostaddr; 2237f41ac2beSBill Paul 2238487a8c7eSPaul Saab #define BGE_HOSTADDR(x, y) \ 2239487a8c7eSPaul Saab do { \ 2240a6c21371SGleb Smirnoff (x).bge_addr_lo = ((uint64_t) (y) & 0xffffffff); \ 2241a6c21371SGleb Smirnoff (x).bge_addr_hi = ((uint64_t) (y) >> 32); \ 2242487a8c7eSPaul Saab } while(0) 224395d67482SBill Paul 2244f41ac2beSBill Paul #define BGE_ADDR_LO(y) \ 2245a6c21371SGleb Smirnoff ((uint64_t) (y) & 0xFFFFFFFF) 2246f41ac2beSBill Paul #define BGE_ADDR_HI(y) \ 2247a6c21371SGleb Smirnoff ((uint64_t) (y) >> 32) 2248f41ac2beSBill Paul 224995d67482SBill Paul /* Ring control block structure */ 225095d67482SBill Paul struct bge_rcb { 225195d67482SBill Paul bge_hostaddr bge_hostaddr; 2252a6c21371SGleb Smirnoff uint32_t bge_maxlen_flags; 2253a6c21371SGleb Smirnoff uint32_t bge_nicaddr; 225495d67482SBill Paul }; 2255e907febfSPyun YongHyeon 2256e907febfSPyun YongHyeon #define RCB_WRITE_4(sc, rcb, offset, val) \ 2257c00cf722SMarius Strobl bus_write_4(sc->bge_res, rcb + offsetof(struct bge_rcb, offset), val) 225867111612SJohn Polstra #define BGE_RCB_MAXLEN_FLAGS(maxlen, flags) ((maxlen) << 16 | (flags)) 225995d67482SBill Paul 226095d67482SBill Paul #define BGE_RCB_FLAG_USE_EXT_RX_BD 0x0001 226195d67482SBill Paul #define BGE_RCB_FLAG_RING_DISABLED 0x0002 226295d67482SBill Paul 226395d67482SBill Paul struct bge_tx_bd { 226495d67482SBill Paul bge_hostaddr bge_addr; 2265e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 2266a6c21371SGleb Smirnoff uint16_t bge_flags; 2267a6c21371SGleb Smirnoff uint16_t bge_len; 2268a6c21371SGleb Smirnoff uint16_t bge_vlan_tag; 2269ca3f1187SPyun YongHyeon uint16_t bge_mss; 2270e907febfSPyun YongHyeon #else 2271a6c21371SGleb Smirnoff uint16_t bge_len; 2272a6c21371SGleb Smirnoff uint16_t bge_flags; 2273ca3f1187SPyun YongHyeon uint16_t bge_mss; 2274a6c21371SGleb Smirnoff uint16_t bge_vlan_tag; 2275e907febfSPyun YongHyeon #endif 227695d67482SBill Paul }; 227795d67482SBill Paul 227895d67482SBill Paul #define BGE_TXBDFLAG_TCP_UDP_CSUM 0x0001 227995d67482SBill Paul #define BGE_TXBDFLAG_IP_CSUM 0x0002 228095d67482SBill Paul #define BGE_TXBDFLAG_END 0x0004 228195d67482SBill Paul #define BGE_TXBDFLAG_IP_FRAG 0x0008 22821108273aSPyun YongHyeon #define BGE_TXBDFLAG_JUMBO_FRAME 0x0008 /* 5717 */ 228395d67482SBill Paul #define BGE_TXBDFLAG_IP_FRAG_END 0x0010 22841108273aSPyun YongHyeon #define BGE_TXBDFLAG_HDRLEN_BIT2 0x0010 /* 5717 */ 22851108273aSPyun YongHyeon #define BGE_TXBDFLAG_SNAP 0x0020 /* 5717 */ 228695d67482SBill Paul #define BGE_TXBDFLAG_VLAN_TAG 0x0040 228795d67482SBill Paul #define BGE_TXBDFLAG_COAL_NOW 0x0080 228895d67482SBill Paul #define BGE_TXBDFLAG_CPU_PRE_DMA 0x0100 228995d67482SBill Paul #define BGE_TXBDFLAG_CPU_POST_DMA 0x0200 22901108273aSPyun YongHyeon #define BGE_TXBDFLAG_HDRLEN_BIT3 0x0400 /* 5717 */ 22911108273aSPyun YongHyeon #define BGE_TXBDFLAG_HDRLEN_BIT4 0x0800 /* 5717 */ 229295d67482SBill Paul #define BGE_TXBDFLAG_INSERT_SRC_ADDR 0x1000 22931108273aSPyun YongHyeon #define BGE_TXBDFLAG_HDRLEN_BIT5 0x1000 /* 5717 */ 22941108273aSPyun YongHyeon #define BGE_TXBDFLAG_HDRLEN_BIT6 0x2000 /* 5717 */ 22951108273aSPyun YongHyeon #define BGE_TXBDFLAG_HDRLEN_BIT7 0x4000 /* 5717 */ 229695d67482SBill Paul #define BGE_TXBDFLAG_CHOOSE_SRC_ADDR 0x6000 229795d67482SBill Paul #define BGE_TXBDFLAG_NO_CRC 0x8000 229895d67482SBill Paul 22991108273aSPyun YongHyeon #define BGE_TXBDFLAG_MSS_SIZE_MASK 0x3FFF /* 5717 */ 23001108273aSPyun YongHyeon /* Bits [1:0] of the MSS header length. */ 23011108273aSPyun YongHyeon #define BGE_TXBDFLAG_MSS_HDRLEN_MASK 0xC000 /* 5717 */ 23021108273aSPyun YongHyeon 230395d67482SBill Paul #define BGE_NIC_TXRING_ADDR(ringno, size) \ 230495d67482SBill Paul BGE_SEND_RING_1_TO_4 + \ 230595d67482SBill Paul ((ringno * sizeof(struct bge_tx_bd) * size) / 4) 230695d67482SBill Paul 230795d67482SBill Paul struct bge_rx_bd { 230895d67482SBill Paul bge_hostaddr bge_addr; 2309e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 2310a6c21371SGleb Smirnoff uint16_t bge_len; 2311a6c21371SGleb Smirnoff uint16_t bge_idx; 2312a6c21371SGleb Smirnoff uint16_t bge_flags; 2313a6c21371SGleb Smirnoff uint16_t bge_type; 2314a6c21371SGleb Smirnoff uint16_t bge_tcp_udp_csum; 2315a6c21371SGleb Smirnoff uint16_t bge_ip_csum; 2316a6c21371SGleb Smirnoff uint16_t bge_vlan_tag; 2317a6c21371SGleb Smirnoff uint16_t bge_error_flag; 2318e907febfSPyun YongHyeon #else 2319a6c21371SGleb Smirnoff uint16_t bge_idx; 2320a6c21371SGleb Smirnoff uint16_t bge_len; 2321a6c21371SGleb Smirnoff uint16_t bge_type; 2322a6c21371SGleb Smirnoff uint16_t bge_flags; 2323a6c21371SGleb Smirnoff uint16_t bge_ip_csum; 2324a6c21371SGleb Smirnoff uint16_t bge_tcp_udp_csum; 2325a6c21371SGleb Smirnoff uint16_t bge_error_flag; 2326a6c21371SGleb Smirnoff uint16_t bge_vlan_tag; 2327e907febfSPyun YongHyeon #endif 2328a6c21371SGleb Smirnoff uint32_t bge_rsvd; 2329a6c21371SGleb Smirnoff uint32_t bge_opaque; 233095d67482SBill Paul }; 233195d67482SBill Paul 23321be6acb7SGleb Smirnoff struct bge_extrx_bd { 23331be6acb7SGleb Smirnoff bge_hostaddr bge_addr1; 23341be6acb7SGleb Smirnoff bge_hostaddr bge_addr2; 23351be6acb7SGleb Smirnoff bge_hostaddr bge_addr3; 2336e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 2337a6c21371SGleb Smirnoff uint16_t bge_len2; 2338a6c21371SGleb Smirnoff uint16_t bge_len1; 2339a6c21371SGleb Smirnoff uint16_t bge_rsvd1; 2340a6c21371SGleb Smirnoff uint16_t bge_len3; 2341e907febfSPyun YongHyeon #else 2342a6c21371SGleb Smirnoff uint16_t bge_len1; 2343a6c21371SGleb Smirnoff uint16_t bge_len2; 2344a6c21371SGleb Smirnoff uint16_t bge_len3; 2345a6c21371SGleb Smirnoff uint16_t bge_rsvd1; 2346e907febfSPyun YongHyeon #endif 23471be6acb7SGleb Smirnoff bge_hostaddr bge_addr0; 2348e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 2349a6c21371SGleb Smirnoff uint16_t bge_len0; 2350a6c21371SGleb Smirnoff uint16_t bge_idx; 2351a6c21371SGleb Smirnoff uint16_t bge_flags; 2352a6c21371SGleb Smirnoff uint16_t bge_type; 2353a6c21371SGleb Smirnoff uint16_t bge_tcp_udp_csum; 2354a6c21371SGleb Smirnoff uint16_t bge_ip_csum; 2355a6c21371SGleb Smirnoff uint16_t bge_vlan_tag; 2356a6c21371SGleb Smirnoff uint16_t bge_error_flag; 2357e907febfSPyun YongHyeon #else 2358a6c21371SGleb Smirnoff uint16_t bge_idx; 2359a6c21371SGleb Smirnoff uint16_t bge_len0; 2360a6c21371SGleb Smirnoff uint16_t bge_type; 2361a6c21371SGleb Smirnoff uint16_t bge_flags; 2362a6c21371SGleb Smirnoff uint16_t bge_ip_csum; 2363a6c21371SGleb Smirnoff uint16_t bge_tcp_udp_csum; 2364a6c21371SGleb Smirnoff uint16_t bge_error_flag; 2365a6c21371SGleb Smirnoff uint16_t bge_vlan_tag; 2366e907febfSPyun YongHyeon #endif 2367a6c21371SGleb Smirnoff uint32_t bge_rsvd0; 2368a6c21371SGleb Smirnoff uint32_t bge_opaque; 23691be6acb7SGleb Smirnoff }; 23701be6acb7SGleb Smirnoff 237195d67482SBill Paul #define BGE_RXBDFLAG_END 0x0004 237295d67482SBill Paul #define BGE_RXBDFLAG_JUMBO_RING 0x0020 237395d67482SBill Paul #define BGE_RXBDFLAG_VLAN_TAG 0x0040 237495d67482SBill Paul #define BGE_RXBDFLAG_ERROR 0x0400 237595d67482SBill Paul #define BGE_RXBDFLAG_MINI_RING 0x0800 237695d67482SBill Paul #define BGE_RXBDFLAG_IP_CSUM 0x1000 237795d67482SBill Paul #define BGE_RXBDFLAG_TCP_UDP_CSUM 0x2000 237895d67482SBill Paul #define BGE_RXBDFLAG_TCP_UDP_IS_TCP 0x4000 23791108273aSPyun YongHyeon #define BGE_RXBDFLAG_IPV6 0x8000 238095d67482SBill Paul 238195d67482SBill Paul #define BGE_RXERRFLAG_BAD_CRC 0x0001 238295d67482SBill Paul #define BGE_RXERRFLAG_COLL_DETECT 0x0002 238395d67482SBill Paul #define BGE_RXERRFLAG_LINK_LOST 0x0004 238495d67482SBill Paul #define BGE_RXERRFLAG_PHY_DECODE_ERR 0x0008 238595d67482SBill Paul #define BGE_RXERRFLAG_MAC_ABORT 0x0010 238695d67482SBill Paul #define BGE_RXERRFLAG_RUNT 0x0020 238795d67482SBill Paul #define BGE_RXERRFLAG_TRUNC_NO_RSRCS 0x0040 238895d67482SBill Paul #define BGE_RXERRFLAG_GIANT 0x0080 23891108273aSPyun YongHyeon #define BGE_RXERRFLAG_IP_CSUM_NOK 0x1000 /* 5717 */ 239095d67482SBill Paul 239195d67482SBill Paul struct bge_sts_idx { 2392e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 2393a6c21371SGleb Smirnoff uint16_t bge_rx_prod_idx; 2394a6c21371SGleb Smirnoff uint16_t bge_tx_cons_idx; 2395e907febfSPyun YongHyeon #else 2396a6c21371SGleb Smirnoff uint16_t bge_tx_cons_idx; 2397a6c21371SGleb Smirnoff uint16_t bge_rx_prod_idx; 2398e907febfSPyun YongHyeon #endif 239995d67482SBill Paul }; 240095d67482SBill Paul 240195d67482SBill Paul struct bge_status_block { 2402a6c21371SGleb Smirnoff uint32_t bge_status; 24031108273aSPyun YongHyeon uint32_t bge_status_tag; 2404e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 2405a6c21371SGleb Smirnoff uint16_t bge_rx_jumbo_cons_idx; 2406a6c21371SGleb Smirnoff uint16_t bge_rx_std_cons_idx; 2407a6c21371SGleb Smirnoff uint16_t bge_rx_mini_cons_idx; 2408a6c21371SGleb Smirnoff uint16_t bge_rsvd1; 2409e907febfSPyun YongHyeon #else 2410a6c21371SGleb Smirnoff uint16_t bge_rx_std_cons_idx; 2411a6c21371SGleb Smirnoff uint16_t bge_rx_jumbo_cons_idx; 2412a6c21371SGleb Smirnoff uint16_t bge_rsvd1; 2413a6c21371SGleb Smirnoff uint16_t bge_rx_mini_cons_idx; 2414e907febfSPyun YongHyeon #endif 241595d67482SBill Paul struct bge_sts_idx bge_idx[16]; 241695d67482SBill Paul }; 241795d67482SBill Paul 241895d67482SBill Paul #define BGE_STATFLAG_UPDATED 0x00000001 241995d67482SBill Paul #define BGE_STATFLAG_LINKSTATE_CHANGED 0x00000002 242095d67482SBill Paul #define BGE_STATFLAG_ERROR 0x00000004 242195d67482SBill Paul 242295d67482SBill Paul 242395d67482SBill Paul /* 242495d67482SBill Paul * Broadcom Vendor ID 242595d67482SBill Paul * (Note: the BCM570x still defaults to the Alteon PCI vendor ID 242695d67482SBill Paul * even though they're now manufactured by Broadcom) 242795d67482SBill Paul */ 242895d67482SBill Paul #define BCOM_VENDORID 0x14E4 242995d67482SBill Paul #define BCOM_DEVICEID_BCM5700 0x1644 243095d67482SBill Paul #define BCOM_DEVICEID_BCM5701 0x1645 24314c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5702 0x1646 24324c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5702X 0x16A6 24334c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5702_ALT 0x16C6 24344c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5703 0x1647 24354c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5703X 0x16A7 24364c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5703_ALT 0x16C7 24376ac6d2c8SPaul Saab #define BCOM_DEVICEID_BCM5704C 0x1648 24386ac6d2c8SPaul Saab #define BCOM_DEVICEID_BCM5704S 0x16A8 24394c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5704S_ALT 0x1649 24400434d1b8SBill Paul #define BCOM_DEVICEID_BCM5705 0x1653 2441c001ccf2SPaul Saab #define BCOM_DEVICEID_BCM5705K 0x1654 24424c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5705F 0x166E 24430434d1b8SBill Paul #define BCOM_DEVICEID_BCM5705M 0x165D 24440434d1b8SBill Paul #define BCOM_DEVICEID_BCM5705M_ALT 0x165E 2445419c028bSPaul Saab #define BCOM_DEVICEID_BCM5714C 0x1668 24464c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5714S 0x1669 24474c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5715 0x1678 24484c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5715S 0x1679 24491108273aSPyun YongHyeon #define BCOM_DEVICEID_BCM5717 0x1655 24501108273aSPyun YongHyeon #define BCOM_DEVICEID_BCM5718 0x1656 2451bbe2ca75SPyun YongHyeon #define BCOM_DEVICEID_BCM5719 0x1657 245250515680SPyun YongHyeon #define BCOM_DEVICEID_BCM5720_PP 0x1658 /* Not released to public. */ 245350515680SPyun YongHyeon #define BCOM_DEVICEID_BCM5720 0x165F 24544c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5721 0x1659 24558c9056b5SJohn Baldwin #define BCOM_DEVICEID_BCM5722 0x165A 2456a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5723 0x165B 2457e53d81eeSPaul Saab #define BCOM_DEVICEID_BCM5750 0x1676 2458e53d81eeSPaul Saab #define BCOM_DEVICEID_BCM5750M 0x167C 2459e53d81eeSPaul Saab #define BCOM_DEVICEID_BCM5751 0x1677 24604c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5751F 0x167E 2461d2014b30STai-hwa Liang #define BCOM_DEVICEID_BCM5751M 0x167D 2462560c1670SGleb Smirnoff #define BCOM_DEVICEID_BCM5752 0x1600 24634c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5752M 0x1601 24644c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5753 0x16F7 24654c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5753F 0x16FE 24664c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5753M 0x16FD 24679e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5754 0x167A 24689e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5754M 0x1672 24699e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5755 0x167B 24709e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5755M 0x1673 2471f7d1b2ebSXin LI #define BCOM_DEVICEID_BCM5756 0x1674 2472a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5761 0x1681 2473a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5761E 0x1680 2474a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5761S 0x1688 2475a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5761SE 0x1689 2476a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5764 0x1684 24774c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5780 0x166A 24784c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5780S 0x166B 24794c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5781 0x16DD 24800434d1b8SBill Paul #define BCOM_DEVICEID_BCM5782 0x1696 2481a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5784 0x1698 2482a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5785F 0x16a0 2483a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5785G 0x1699 24849e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5786 0x169A 24859e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5787 0x169B 24869e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5787M 0x1693 2487a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5787F 0x167f 24889f71a4c2SBill Paul #define BCOM_DEVICEID_BCM5788 0x169C 2489c3615d48SMike Silbersack #define BCOM_DEVICEID_BCM5789 0x169D 24905d99c641SBill Paul #define BCOM_DEVICEID_BCM5901 0x170D 24915d99c641SBill Paul #define BCOM_DEVICEID_BCM5901A2 0x170E 24924c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5903M 0x16FF 249338cc658fSJohn Baldwin #define BCOM_DEVICEID_BCM5906 0x1712 249438cc658fSJohn Baldwin #define BCOM_DEVICEID_BCM5906M 0x1713 2495a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM57760 0x1690 2496b4a256acSPyun YongHyeon #define BCOM_DEVICEID_BCM57761 0x16B0 2497fe26ad88SPyun YongHyeon #define BCOM_DEVICEID_BCM57762 0x1682 2498b4a256acSPyun YongHyeon #define BCOM_DEVICEID_BCM57765 0x16B4 2499fe26ad88SPyun YongHyeon #define BCOM_DEVICEID_BCM57766 0x1686 2500a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM57780 0x1692 2501b4a256acSPyun YongHyeon #define BCOM_DEVICEID_BCM57781 0x16B1 2502b4a256acSPyun YongHyeon #define BCOM_DEVICEID_BCM57785 0x16B5 2503a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM57788 0x1691 2504a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM57790 0x1694 2505b4a256acSPyun YongHyeon #define BCOM_DEVICEID_BCM57791 0x16B2 2506b4a256acSPyun YongHyeon #define BCOM_DEVICEID_BCM57795 0x16B6 250795d67482SBill Paul 250895d67482SBill Paul /* 250995d67482SBill Paul * Alteon AceNIC PCI vendor/device ID. 251095d67482SBill Paul */ 25114c0da0ffSGleb Smirnoff #define ALTEON_VENDORID 0x12AE 25124c0da0ffSGleb Smirnoff #define ALTEON_DEVICEID_ACENIC 0x0001 25134c0da0ffSGleb Smirnoff #define ALTEON_DEVICEID_ACENIC_COPPER 0x0002 25144c0da0ffSGleb Smirnoff #define ALTEON_DEVICEID_BCM5700 0x0003 25154c0da0ffSGleb Smirnoff #define ALTEON_DEVICEID_BCM5701 0x0004 251695d67482SBill Paul 251795d67482SBill Paul /* 25189a3fc40aSGleb Smirnoff * 3Com 3c996 PCI vendor/device ID. 251995d67482SBill Paul */ 252095d67482SBill Paul #define TC_VENDORID 0x10B7 252195d67482SBill Paul #define TC_DEVICEID_3C996 0x0003 252295d67482SBill Paul 252395d67482SBill Paul /* 252495d67482SBill Paul * SysKonnect PCI vendor ID 252595d67482SBill Paul */ 252695d67482SBill Paul #define SK_VENDORID 0x1148 252795d67482SBill Paul #define SK_DEVICEID_ALTIMA 0x4400 252895d67482SBill Paul #define SK_SUBSYSID_9D21 0x4421 252995d67482SBill Paul #define SK_SUBSYSID_9D41 0x4441 253095d67482SBill Paul 253195d67482SBill Paul /* 2532586d7c2eSJohn Polstra * Altima PCI vendor/device ID. 2533586d7c2eSJohn Polstra */ 2534586d7c2eSJohn Polstra #define ALTIMA_VENDORID 0x173b 2535586d7c2eSJohn Polstra #define ALTIMA_DEVICE_AC1000 0x03e8 25362aae6624SBill Paul #define ALTIMA_DEVICE_AC1002 0x03e9 2537470bd96aSJohn Polstra #define ALTIMA_DEVICE_AC9100 0x03ea 2538586d7c2eSJohn Polstra 2539586d7c2eSJohn Polstra /* 25406d2a9bd6SDoug Ambrisko * Dell PCI vendor ID 25416d2a9bd6SDoug Ambrisko */ 25426d2a9bd6SDoug Ambrisko 25436d2a9bd6SDoug Ambrisko #define DELL_VENDORID 0x1028 25446d2a9bd6SDoug Ambrisko 25456d2a9bd6SDoug Ambrisko /* 25464c0da0ffSGleb Smirnoff * Apple PCI vendor ID. 25474c0da0ffSGleb Smirnoff */ 25484c0da0ffSGleb Smirnoff #define APPLE_VENDORID 0x106b 25494c0da0ffSGleb Smirnoff #define APPLE_DEVICE_BCM5701 0x1645 25504c0da0ffSGleb Smirnoff 25514c0da0ffSGleb Smirnoff /* 255208013fd3SMarius Strobl * Sun PCI vendor ID 255308013fd3SMarius Strobl */ 255408013fd3SMarius Strobl #define SUN_VENDORID 0x108e 255508013fd3SMarius Strobl 255608013fd3SMarius Strobl /* 2557a5779553SStanislav Sedov * Fujitsu vendor/device IDs 2558a5779553SStanislav Sedov */ 2559a5779553SStanislav Sedov #define FJTSU_VENDORID 0x10cf 2560a5779553SStanislav Sedov #define FJTSU_DEVICEID_PW008GE5 0x11a1 2561a5779553SStanislav Sedov #define FJTSU_DEVICEID_PW008GE4 0x11a2 2562a5779553SStanislav Sedov #define FJTSU_DEVICEID_PP250450 0x11cc /* PRIMEPOWER250/450 LAN */ 2563a5779553SStanislav Sedov 2564a5779553SStanislav Sedov /* 256595d67482SBill Paul * Offset of MAC address inside EEPROM. 256695d67482SBill Paul */ 256795d67482SBill Paul #define BGE_EE_MAC_OFFSET 0x7C 256838cc658fSJohn Baldwin #define BGE_EE_MAC_OFFSET_5906 0x10 256995d67482SBill Paul #define BGE_EE_HWCFG_OFFSET 0xC8 257095d67482SBill Paul 2571a1d52896SBill Paul #define BGE_HWCFG_VOLTAGE 0x00000003 2572a1d52896SBill Paul #define BGE_HWCFG_PHYLED_MODE 0x0000000C 2573a1d52896SBill Paul #define BGE_HWCFG_MEDIA 0x00000030 25748cb1383cSDoug Ambrisko #define BGE_HWCFG_ASF 0x00000080 2575a1d52896SBill Paul 2576a1d52896SBill Paul #define BGE_VOLTAGE_1POINT3 0x00000000 2577a1d52896SBill Paul #define BGE_VOLTAGE_1POINT8 0x00000001 2578a1d52896SBill Paul 2579a1d52896SBill Paul #define BGE_PHYLEDMODE_UNSPEC 0x00000000 2580a1d52896SBill Paul #define BGE_PHYLEDMODE_TRIPLELED 0x00000004 2581a1d52896SBill Paul #define BGE_PHYLEDMODE_SINGLELED 0x00000008 2582a1d52896SBill Paul 2583a1d52896SBill Paul #define BGE_MEDIA_UNSPEC 0x00000000 2584a1d52896SBill Paul #define BGE_MEDIA_COPPER 0x00000010 2585a1d52896SBill Paul #define BGE_MEDIA_FIBER 0x00000020 2586a1d52896SBill Paul 258795d67482SBill Paul #define BGE_TICKS_PER_SEC 1000000 258895d67482SBill Paul 258995d67482SBill Paul /* 259095d67482SBill Paul * Ring size constants. 259195d67482SBill Paul */ 259295d67482SBill Paul #define BGE_EVENT_RING_CNT 256 259395d67482SBill Paul #define BGE_CMD_RING_CNT 64 259495d67482SBill Paul #define BGE_STD_RX_RING_CNT 512 259595d67482SBill Paul #define BGE_JUMBO_RX_RING_CNT 256 259695d67482SBill Paul #define BGE_MINI_RX_RING_CNT 1024 259795d67482SBill Paul #define BGE_RETURN_RING_CNT 1024 259895d67482SBill Paul 25990434d1b8SBill Paul /* 5705 has smaller return ring size */ 26000434d1b8SBill Paul 26010434d1b8SBill Paul #define BGE_RETURN_RING_CNT_5705 512 26020434d1b8SBill Paul 260395d67482SBill Paul /* 260495d67482SBill Paul * Possible TX ring sizes. 260595d67482SBill Paul */ 260695d67482SBill Paul #define BGE_TX_RING_CNT_128 128 260795d67482SBill Paul #define BGE_TX_RING_BASE_128 0x3800 260895d67482SBill Paul 260995d67482SBill Paul #define BGE_TX_RING_CNT_256 256 261095d67482SBill Paul #define BGE_TX_RING_BASE_256 0x3000 261195d67482SBill Paul 261295d67482SBill Paul #define BGE_TX_RING_CNT_512 512 261395d67482SBill Paul #define BGE_TX_RING_BASE_512 0x2000 261495d67482SBill Paul 261595d67482SBill Paul #define BGE_TX_RING_CNT BGE_TX_RING_CNT_512 261695d67482SBill Paul #define BGE_TX_RING_BASE BGE_TX_RING_BASE_512 261795d67482SBill Paul 261895d67482SBill Paul /* 261995d67482SBill Paul * Tigon III statistics counters. 262095d67482SBill Paul */ 26210434d1b8SBill Paul /* Statistics maintained MAC Receive block. */ 26220434d1b8SBill Paul struct bge_rx_mac_stats { 262395d67482SBill Paul bge_hostaddr ifHCInOctets; 262495d67482SBill Paul bge_hostaddr Reserved1; 262595d67482SBill Paul bge_hostaddr etherStatsFragments; 262695d67482SBill Paul bge_hostaddr ifHCInUcastPkts; 262795d67482SBill Paul bge_hostaddr ifHCInMulticastPkts; 262895d67482SBill Paul bge_hostaddr ifHCInBroadcastPkts; 262995d67482SBill Paul bge_hostaddr dot3StatsFCSErrors; 263095d67482SBill Paul bge_hostaddr dot3StatsAlignmentErrors; 263195d67482SBill Paul bge_hostaddr xonPauseFramesReceived; 263295d67482SBill Paul bge_hostaddr xoffPauseFramesReceived; 263395d67482SBill Paul bge_hostaddr macControlFramesReceived; 263495d67482SBill Paul bge_hostaddr xoffStateEntered; 263595d67482SBill Paul bge_hostaddr dot3StatsFramesTooLong; 263695d67482SBill Paul bge_hostaddr etherStatsJabbers; 263795d67482SBill Paul bge_hostaddr etherStatsUndersizePkts; 263895d67482SBill Paul bge_hostaddr inRangeLengthError; 263995d67482SBill Paul bge_hostaddr outRangeLengthError; 264095d67482SBill Paul bge_hostaddr etherStatsPkts64Octets; 264195d67482SBill Paul bge_hostaddr etherStatsPkts65Octetsto127Octets; 264295d67482SBill Paul bge_hostaddr etherStatsPkts128Octetsto255Octets; 264395d67482SBill Paul bge_hostaddr etherStatsPkts256Octetsto511Octets; 264495d67482SBill Paul bge_hostaddr etherStatsPkts512Octetsto1023Octets; 264595d67482SBill Paul bge_hostaddr etherStatsPkts1024Octetsto1522Octets; 264695d67482SBill Paul bge_hostaddr etherStatsPkts1523Octetsto2047Octets; 264795d67482SBill Paul bge_hostaddr etherStatsPkts2048Octetsto4095Octets; 264895d67482SBill Paul bge_hostaddr etherStatsPkts4096Octetsto8191Octets; 264995d67482SBill Paul bge_hostaddr etherStatsPkts8192Octetsto9022Octets; 26500434d1b8SBill Paul }; 265195d67482SBill Paul 265295d67482SBill Paul 26530434d1b8SBill Paul /* Statistics maintained MAC Transmit block. */ 26540434d1b8SBill Paul struct bge_tx_mac_stats { 265595d67482SBill Paul bge_hostaddr ifHCOutOctets; 265695d67482SBill Paul bge_hostaddr Reserved2; 265795d67482SBill Paul bge_hostaddr etherStatsCollisions; 265895d67482SBill Paul bge_hostaddr outXonSent; 265995d67482SBill Paul bge_hostaddr outXoffSent; 266095d67482SBill Paul bge_hostaddr flowControlDone; 266195d67482SBill Paul bge_hostaddr dot3StatsInternalMacTransmitErrors; 266295d67482SBill Paul bge_hostaddr dot3StatsSingleCollisionFrames; 266395d67482SBill Paul bge_hostaddr dot3StatsMultipleCollisionFrames; 266495d67482SBill Paul bge_hostaddr dot3StatsDeferredTransmissions; 266595d67482SBill Paul bge_hostaddr Reserved3; 266695d67482SBill Paul bge_hostaddr dot3StatsExcessiveCollisions; 266795d67482SBill Paul bge_hostaddr dot3StatsLateCollisions; 266895d67482SBill Paul bge_hostaddr dot3Collided2Times; 266995d67482SBill Paul bge_hostaddr dot3Collided3Times; 267095d67482SBill Paul bge_hostaddr dot3Collided4Times; 267195d67482SBill Paul bge_hostaddr dot3Collided5Times; 267295d67482SBill Paul bge_hostaddr dot3Collided6Times; 267395d67482SBill Paul bge_hostaddr dot3Collided7Times; 267495d67482SBill Paul bge_hostaddr dot3Collided8Times; 267595d67482SBill Paul bge_hostaddr dot3Collided9Times; 267695d67482SBill Paul bge_hostaddr dot3Collided10Times; 267795d67482SBill Paul bge_hostaddr dot3Collided11Times; 267895d67482SBill Paul bge_hostaddr dot3Collided12Times; 267995d67482SBill Paul bge_hostaddr dot3Collided13Times; 268095d67482SBill Paul bge_hostaddr dot3Collided14Times; 268195d67482SBill Paul bge_hostaddr dot3Collided15Times; 268295d67482SBill Paul bge_hostaddr ifHCOutUcastPkts; 268395d67482SBill Paul bge_hostaddr ifHCOutMulticastPkts; 268495d67482SBill Paul bge_hostaddr ifHCOutBroadcastPkts; 268595d67482SBill Paul bge_hostaddr dot3StatsCarrierSenseErrors; 268695d67482SBill Paul bge_hostaddr ifOutDiscards; 268795d67482SBill Paul bge_hostaddr ifOutErrors; 26880434d1b8SBill Paul }; 26890434d1b8SBill Paul 26900434d1b8SBill Paul /* Stats counters access through registers */ 26912280c16bSPyun YongHyeon struct bge_mac_stats { 26922280c16bSPyun YongHyeon /* TX MAC statistics */ 26932280c16bSPyun YongHyeon uint64_t ifHCOutOctets; 26942280c16bSPyun YongHyeon uint64_t Reserved0; 26952280c16bSPyun YongHyeon uint64_t etherStatsCollisions; 26962280c16bSPyun YongHyeon uint64_t outXonSent; 26972280c16bSPyun YongHyeon uint64_t outXoffSent; 26982280c16bSPyun YongHyeon uint64_t Reserved1; 26992280c16bSPyun YongHyeon uint64_t dot3StatsInternalMacTransmitErrors; 27002280c16bSPyun YongHyeon uint64_t dot3StatsSingleCollisionFrames; 27012280c16bSPyun YongHyeon uint64_t dot3StatsMultipleCollisionFrames; 27022280c16bSPyun YongHyeon uint64_t dot3StatsDeferredTransmissions; 27032280c16bSPyun YongHyeon uint64_t Reserved2; 27042280c16bSPyun YongHyeon uint64_t dot3StatsExcessiveCollisions; 27052280c16bSPyun YongHyeon uint64_t dot3StatsLateCollisions; 27062280c16bSPyun YongHyeon uint64_t Reserved3[14]; 27072280c16bSPyun YongHyeon uint64_t ifHCOutUcastPkts; 27082280c16bSPyun YongHyeon uint64_t ifHCOutMulticastPkts; 27092280c16bSPyun YongHyeon uint64_t ifHCOutBroadcastPkts; 27102280c16bSPyun YongHyeon uint64_t Reserved4[2]; 27112280c16bSPyun YongHyeon /* RX MAC statistics */ 27122280c16bSPyun YongHyeon uint64_t ifHCInOctets; 27132280c16bSPyun YongHyeon uint64_t Reserved5; 27142280c16bSPyun YongHyeon uint64_t etherStatsFragments; 27152280c16bSPyun YongHyeon uint64_t ifHCInUcastPkts; 27162280c16bSPyun YongHyeon uint64_t ifHCInMulticastPkts; 27172280c16bSPyun YongHyeon uint64_t ifHCInBroadcastPkts; 27182280c16bSPyun YongHyeon uint64_t dot3StatsFCSErrors; 27192280c16bSPyun YongHyeon uint64_t dot3StatsAlignmentErrors; 27202280c16bSPyun YongHyeon uint64_t xonPauseFramesReceived; 27212280c16bSPyun YongHyeon uint64_t xoffPauseFramesReceived; 27222280c16bSPyun YongHyeon uint64_t macControlFramesReceived; 27232280c16bSPyun YongHyeon uint64_t xoffStateEntered; 27242280c16bSPyun YongHyeon uint64_t dot3StatsFramesTooLong; 27252280c16bSPyun YongHyeon uint64_t etherStatsJabbers; 27262280c16bSPyun YongHyeon uint64_t etherStatsUndersizePkts; 27272280c16bSPyun YongHyeon /* Receive List Placement control */ 27282280c16bSPyun YongHyeon uint64_t FramesDroppedDueToFilters; 27292280c16bSPyun YongHyeon uint64_t DmaWriteQueueFull; 27302280c16bSPyun YongHyeon uint64_t DmaWriteHighPriQueueFull; 27312280c16bSPyun YongHyeon uint64_t NoMoreRxBDs; 27322280c16bSPyun YongHyeon uint64_t InputDiscards; 27332280c16bSPyun YongHyeon uint64_t InputErrors; 27342280c16bSPyun YongHyeon uint64_t RecvThresholdHit; 27350434d1b8SBill Paul }; 27360434d1b8SBill Paul 27370434d1b8SBill Paul struct bge_stats { 2738a6c21371SGleb Smirnoff uint8_t Reserved0[256]; 27390434d1b8SBill Paul 27400434d1b8SBill Paul /* Statistics maintained by Receive MAC. */ 27410434d1b8SBill Paul struct bge_rx_mac_stats rxstats; 27420434d1b8SBill Paul 27430434d1b8SBill Paul bge_hostaddr Unused1[37]; 27440434d1b8SBill Paul 27450434d1b8SBill Paul /* Statistics maintained by Transmit MAC. */ 27460434d1b8SBill Paul struct bge_tx_mac_stats txstats; 274795d67482SBill Paul 274895d67482SBill Paul bge_hostaddr Unused2[31]; 274995d67482SBill Paul 275095d67482SBill Paul /* Statistics maintained by Receive List Placement. */ 275195d67482SBill Paul bge_hostaddr COSIfHCInPkts[16]; 275295d67482SBill Paul bge_hostaddr COSFramesDroppedDueToFilters; 275395d67482SBill Paul bge_hostaddr nicDmaWriteQueueFull; 275495d67482SBill Paul bge_hostaddr nicDmaWriteHighPriQueueFull; 275595d67482SBill Paul bge_hostaddr nicNoMoreRxBDs; 275695d67482SBill Paul bge_hostaddr ifInDiscards; 275795d67482SBill Paul bge_hostaddr ifInErrors; 275895d67482SBill Paul bge_hostaddr nicRecvThresholdHit; 275995d67482SBill Paul 276095d67482SBill Paul bge_hostaddr Unused3[9]; 276195d67482SBill Paul 276295d67482SBill Paul /* Statistics maintained by Send Data Initiator. */ 276395d67482SBill Paul bge_hostaddr COSIfHCOutPkts[16]; 276495d67482SBill Paul bge_hostaddr nicDmaReadQueueFull; 276595d67482SBill Paul bge_hostaddr nicDmaReadHighPriQueueFull; 276695d67482SBill Paul bge_hostaddr nicSendDataCompQueueFull; 276795d67482SBill Paul 276895d67482SBill Paul /* Statistics maintained by Host Coalescing. */ 276995d67482SBill Paul bge_hostaddr nicRingSetSendProdIndex; 277095d67482SBill Paul bge_hostaddr nicRingStatusUpdate; 277195d67482SBill Paul bge_hostaddr nicInterrupts; 277295d67482SBill Paul bge_hostaddr nicAvoidedInterrupts; 277395d67482SBill Paul bge_hostaddr nicSendThresholdHit; 277495d67482SBill Paul 2775a6c21371SGleb Smirnoff uint8_t Reserved4[320]; 277695d67482SBill Paul }; 277795d67482SBill Paul 277895d67482SBill Paul /* 277995d67482SBill Paul * Tigon general information block. This resides in host memory 278095d67482SBill Paul * and contains the status counters, ring control blocks and 278195d67482SBill Paul * producer pointers. 278295d67482SBill Paul */ 278395d67482SBill Paul 278495d67482SBill Paul struct bge_gib { 278595d67482SBill Paul struct bge_stats bge_stats; 278695d67482SBill Paul struct bge_rcb bge_tx_rcb[16]; 278795d67482SBill Paul struct bge_rcb bge_std_rx_rcb; 278895d67482SBill Paul struct bge_rcb bge_jumbo_rx_rcb; 278995d67482SBill Paul struct bge_rcb bge_mini_rx_rcb; 279095d67482SBill Paul struct bge_rcb bge_return_rcb; 279195d67482SBill Paul }; 279295d67482SBill Paul 279395d67482SBill Paul #define BGE_FRAMELEN 1518 279495d67482SBill Paul #define BGE_MAX_FRAMELEN 1536 279595d67482SBill Paul #define BGE_JUMBO_FRAMELEN 9018 279695d67482SBill Paul #define BGE_JUMBO_MTU (BGE_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN) 279795d67482SBill Paul #define BGE_MIN_FRAMELEN 60 279895d67482SBill Paul 279995d67482SBill Paul /* 280095d67482SBill Paul * Other utility macros. 280195d67482SBill Paul */ 280295d67482SBill Paul #define BGE_INC(x, y) (x) = (x + 1) % y 280395d67482SBill Paul 280495d67482SBill Paul /* 2805548c8f1aSPyun YongHyeon * BAR0 MAC register access macros. The Tigon always uses memory mapped register 280695d67482SBill Paul * accesses and all registers must be accessed with 32 bit operations. 280795d67482SBill Paul */ 280895d67482SBill Paul 280995d67482SBill Paul #define CSR_WRITE_4(sc, reg, val) \ 2810c00cf722SMarius Strobl bus_write_4(sc->bge_res, reg, val) 281195d67482SBill Paul 281295d67482SBill Paul #define CSR_READ_4(sc, reg) \ 2813c00cf722SMarius Strobl bus_read_4(sc->bge_res, reg) 281495d67482SBill Paul 281595d67482SBill Paul #define BGE_SETBIT(sc, reg, x) \ 281629f19445SAlfred Perlstein CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) | (x))) 281795d67482SBill Paul #define BGE_CLRBIT(sc, reg, x) \ 281829f19445SAlfred Perlstein CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) & ~(x))) 281995d67482SBill Paul 2820548c8f1aSPyun YongHyeon /* BAR2 APE register access macros. */ 2821548c8f1aSPyun YongHyeon #define APE_WRITE_4(sc, reg, val) \ 2822548c8f1aSPyun YongHyeon bus_write_4(sc->bge_res2, reg, val) 2823548c8f1aSPyun YongHyeon 2824548c8f1aSPyun YongHyeon #define APE_READ_4(sc, reg) \ 2825548c8f1aSPyun YongHyeon bus_read_4(sc->bge_res2, reg) 2826548c8f1aSPyun YongHyeon 2827548c8f1aSPyun YongHyeon #define APE_SETBIT(sc, reg, x) \ 2828548c8f1aSPyun YongHyeon APE_WRITE_4(sc, reg, (APE_READ_4(sc, reg) | (x))) 2829548c8f1aSPyun YongHyeon #define APE_CLRBIT(sc, reg, x) \ 2830548c8f1aSPyun YongHyeon APE_WRITE_4(sc, reg, (APE_READ_4(sc, reg) & ~(x))) 2831548c8f1aSPyun YongHyeon 283295d67482SBill Paul #define PCI_SETBIT(dev, reg, x, s) \ 283329f19445SAlfred Perlstein pci_write_config(dev, reg, (pci_read_config(dev, reg, s) | (x)), s) 283495d67482SBill Paul #define PCI_CLRBIT(dev, reg, x, s) \ 283529f19445SAlfred Perlstein pci_write_config(dev, reg, (pci_read_config(dev, reg, s) & ~(x)), s) 283695d67482SBill Paul 283795d67482SBill Paul /* 283877982948SPyun YongHyeon * Memory management stuff. 283995d67482SBill Paul */ 284095d67482SBill Paul 28414e7ba1abSGleb Smirnoff #define BGE_NSEG_JUMBO 4 28421be6acb7SGleb Smirnoff #define BGE_NSEG_NEW 32 2843ca3f1187SPyun YongHyeon #define BGE_TSOSEG_SZ 4096 28441be6acb7SGleb Smirnoff 2845f681b29aSPyun YongHyeon /* Maximum DMA address for controllers that have 40bit DMA address bug. */ 2846f681b29aSPyun YongHyeon #if (BUS_SPACE_MAXADDR < 0xFFFFFFFFFF) 2847f681b29aSPyun YongHyeon #define BGE_DMA_MAXADDR BUS_SPACE_MAXADDR 2848f681b29aSPyun YongHyeon #else 2849f681b29aSPyun YongHyeon #define BGE_DMA_MAXADDR 0xFFFFFFFFFF 2850f681b29aSPyun YongHyeon #endif 2851f681b29aSPyun YongHyeon 285295d67482SBill Paul /* 285395d67482SBill Paul * Ring structures. Most of these reside in host memory and we tell 285495d67482SBill Paul * the NIC where they are via the ring control blocks. The exceptions 285595d67482SBill Paul * are the tx and command rings, which live in NIC memory and which 285695d67482SBill Paul * we access via the shared memory window. 285795d67482SBill Paul */ 2858f41ac2beSBill Paul 285995d67482SBill Paul struct bge_ring_data { 2860f41ac2beSBill Paul struct bge_rx_bd *bge_rx_std_ring; 2861f41ac2beSBill Paul bus_addr_t bge_rx_std_ring_paddr; 28621be6acb7SGleb Smirnoff struct bge_extrx_bd *bge_rx_jumbo_ring; 2863f41ac2beSBill Paul bus_addr_t bge_rx_jumbo_ring_paddr; 2864f41ac2beSBill Paul struct bge_rx_bd *bge_rx_return_ring; 2865f41ac2beSBill Paul bus_addr_t bge_rx_return_ring_paddr; 2866f41ac2beSBill Paul struct bge_tx_bd *bge_tx_ring; 2867f41ac2beSBill Paul bus_addr_t bge_tx_ring_paddr; 2868f41ac2beSBill Paul struct bge_status_block *bge_status_block; 2869f41ac2beSBill Paul bus_addr_t bge_status_block_paddr; 2870f41ac2beSBill Paul struct bge_stats *bge_stats; 2871f41ac2beSBill Paul bus_addr_t bge_stats_paddr; 287295d67482SBill Paul struct bge_gib bge_info; 287395d67482SBill Paul }; 287495d67482SBill Paul 2875f41ac2beSBill Paul #define BGE_STD_RX_RING_SZ \ 2876f41ac2beSBill Paul (sizeof(struct bge_rx_bd) * BGE_STD_RX_RING_CNT) 2877f41ac2beSBill Paul #define BGE_JUMBO_RX_RING_SZ \ 28781be6acb7SGleb Smirnoff (sizeof(struct bge_extrx_bd) * BGE_JUMBO_RX_RING_CNT) 2879f41ac2beSBill Paul #define BGE_TX_RING_SZ \ 2880f41ac2beSBill Paul (sizeof(struct bge_tx_bd) * BGE_TX_RING_CNT) 2881f41ac2beSBill Paul #define BGE_RX_RTN_RING_SZ(x) \ 2882f41ac2beSBill Paul (sizeof(struct bge_rx_bd) * x->bge_return_ring_cnt) 2883f41ac2beSBill Paul 2884f41ac2beSBill Paul #define BGE_STATUS_BLK_SZ sizeof (struct bge_status_block) 2885f41ac2beSBill Paul 2886f41ac2beSBill Paul #define BGE_STATS_SZ sizeof (struct bge_stats) 2887f41ac2beSBill Paul 288895d67482SBill Paul /* 288995d67482SBill Paul * Mbuf pointers. We need these to keep track of the virtual addresses 289095d67482SBill Paul * of our mbuf chains since we can only convert from physical to virtual, 289195d67482SBill Paul * not the other way around. 289295d67482SBill Paul */ 289395d67482SBill Paul struct bge_chain_data { 2894f41ac2beSBill Paul bus_dma_tag_t bge_parent_tag; 28955b610048SPyun YongHyeon bus_dma_tag_t bge_buffer_tag; 2896f41ac2beSBill Paul bus_dma_tag_t bge_rx_std_ring_tag; 2897f41ac2beSBill Paul bus_dma_tag_t bge_rx_jumbo_ring_tag; 2898f41ac2beSBill Paul bus_dma_tag_t bge_rx_return_ring_tag; 2899f41ac2beSBill Paul bus_dma_tag_t bge_tx_ring_tag; 2900f41ac2beSBill Paul bus_dma_tag_t bge_status_tag; 2901f41ac2beSBill Paul bus_dma_tag_t bge_stats_tag; 29020ac56796SPyun YongHyeon bus_dma_tag_t bge_rx_mtag; /* Rx mbuf mapping tag */ 29030ac56796SPyun YongHyeon bus_dma_tag_t bge_tx_mtag; /* Tx mbuf mapping tag */ 29040ac56796SPyun YongHyeon bus_dma_tag_t bge_mtag_jumbo; /* Jumbo mbuf mapping tag */ 2905f41ac2beSBill Paul bus_dmamap_t bge_tx_dmamap[BGE_TX_RING_CNT]; 2906943787f3SPyun YongHyeon bus_dmamap_t bge_rx_std_sparemap; 2907f41ac2beSBill Paul bus_dmamap_t bge_rx_std_dmamap[BGE_STD_RX_RING_CNT]; 2908943787f3SPyun YongHyeon bus_dmamap_t bge_rx_jumbo_sparemap; 2909f41ac2beSBill Paul bus_dmamap_t bge_rx_jumbo_dmamap[BGE_JUMBO_RX_RING_CNT]; 2910f41ac2beSBill Paul bus_dmamap_t bge_rx_std_ring_map; 2911f41ac2beSBill Paul bus_dmamap_t bge_rx_jumbo_ring_map; 2912f41ac2beSBill Paul bus_dmamap_t bge_tx_ring_map; 2913f41ac2beSBill Paul bus_dmamap_t bge_rx_return_ring_map; 2914f41ac2beSBill Paul bus_dmamap_t bge_status_map; 2915f41ac2beSBill Paul bus_dmamap_t bge_stats_map; 291695d67482SBill Paul struct mbuf *bge_tx_chain[BGE_TX_RING_CNT]; 291795d67482SBill Paul struct mbuf *bge_rx_std_chain[BGE_STD_RX_RING_CNT]; 291895d67482SBill Paul struct mbuf *bge_rx_jumbo_chain[BGE_JUMBO_RX_RING_CNT]; 2919e0b7b101SPyun YongHyeon int bge_rx_std_seglen[BGE_STD_RX_RING_CNT]; 2920e0b7b101SPyun YongHyeon int bge_rx_jumbo_seglen[BGE_JUMBO_RX_RING_CNT][4]; 2921f41ac2beSBill Paul }; 2922f41ac2beSBill Paul 2923f41ac2beSBill Paul struct bge_dmamap_arg { 2924f41ac2beSBill Paul bus_addr_t bge_busaddr; 292595d67482SBill Paul }; 292695d67482SBill Paul 292795d67482SBill Paul #define BGE_HWREV_TIGON 0x01 292895d67482SBill Paul #define BGE_HWREV_TIGON_II 0x02 29290434d1b8SBill Paul #define BGE_TIMEOUT 100000 293095d67482SBill Paul #define BGE_TXCONS_UNSET 0xFFFF /* impossible value */ 2931b584d2b3SPyun YongHyeon #define BGE_TX_TIMEOUT 5 293295d67482SBill Paul 293395d67482SBill Paul struct bge_bcom_hack { 293495d67482SBill Paul int reg; 293595d67482SBill Paul int val; 293695d67482SBill Paul }; 293795d67482SBill Paul 29388cb1383cSDoug Ambrisko #define ASF_ENABLE 1 29398cb1383cSDoug Ambrisko #define ASF_NEW_HANDSHAKE 2 29408cb1383cSDoug Ambrisko #define ASF_STACKUP 4 29418cb1383cSDoug Ambrisko 294295d67482SBill Paul struct bge_softc { 2943fc74a9f9SBrooks Davis struct ifnet *bge_ifp; /* interface info */ 294495d67482SBill Paul device_t bge_dev; 29450f9bd73bSSam Leffler struct mtx bge_mtx; 294695d67482SBill Paul device_t bge_miibus; 294795d67482SBill Paul void *bge_intrhand; 294895d67482SBill Paul struct resource *bge_irq; 2949548c8f1aSPyun YongHyeon struct resource *bge_res; /* MAC mapped I/O */ 2950548c8f1aSPyun YongHyeon struct resource *bge_res2; /* APE mapped I/O */ 295195d67482SBill Paul struct ifmedia bge_ifmedia; /* TBI media info */ 29520aaf1057SPyun YongHyeon int bge_expcap; 295348630d79SPyun YongHyeon int bge_expmrq; 29540aaf1057SPyun YongHyeon int bge_msicap; 29550aaf1057SPyun YongHyeon int bge_pcixcap; 2956652ae483SGleb Smirnoff uint32_t bge_flags; 29575ee49a3aSJung-uk Kim #define BGE_FLAG_TBI 0x00000001 29585ee49a3aSJung-uk Kim #define BGE_FLAG_JUMBO 0x00000002 2959f5459d4cSPyun YongHyeon #define BGE_FLAG_JUMBO_STD 0x00000004 29605fea260fSMarius Strobl #define BGE_FLAG_EADDR 0x00000008 2961ea3b4127SPyun YongHyeon #define BGE_FLAG_MII_SERDES 0x00000010 2962a813ed78SPyun YongHyeon #define BGE_FLAG_CPMU_PRESENT 0x00000020 29631108273aSPyun YongHyeon #define BGE_FLAG_TAGGED_STATUS 0x00000040 2964548c8f1aSPyun YongHyeon #define BGE_FLAG_APE 0x00000080 29655ee49a3aSJung-uk Kim #define BGE_FLAG_MSI 0x00000100 29665ee49a3aSJung-uk Kim #define BGE_FLAG_PCIX 0x00000200 29675ee49a3aSJung-uk Kim #define BGE_FLAG_PCIE 0x00000400 2968ca3f1187SPyun YongHyeon #define BGE_FLAG_TSO 0x00000800 29691108273aSPyun YongHyeon #define BGE_FLAG_TSO3 0x00001000 29701108273aSPyun YongHyeon #define BGE_FLAG_JUMBO_FRAME 0x00002000 2971757402fbSPyun YongHyeon #define BGE_FLAG_5700_FAMILY 0x00010000 2972757402fbSPyun YongHyeon #define BGE_FLAG_5705_PLUS 0x00020000 2973757402fbSPyun YongHyeon #define BGE_FLAG_5714_FAMILY 0x00040000 2974757402fbSPyun YongHyeon #define BGE_FLAG_575X_PLUS 0x00080000 2975757402fbSPyun YongHyeon #define BGE_FLAG_5755_PLUS 0x00100000 2976757402fbSPyun YongHyeon #define BGE_FLAG_5788 0x00200000 29771108273aSPyun YongHyeon #define BGE_FLAG_5717_PLUS 0x00400000 2978fe26ad88SPyun YongHyeon #define BGE_FLAG_57765_PLUS 0x00800000 2979757402fbSPyun YongHyeon #define BGE_FLAG_40BIT_BUG 0x01000000 2980757402fbSPyun YongHyeon #define BGE_FLAG_4G_BNDRY_BUG 0x02000000 2981757402fbSPyun YongHyeon #define BGE_FLAG_RX_ALIGNBUG 0x04000000 2982d598b626SPyun YongHyeon #define BGE_FLAG_SHORT_DMA_BUG 0x08000000 2983a7fcfcf3SPyun YongHyeon #define BGE_FLAG_4K_RDMA_BUG 0x10000000 2984062af0b0SPyun YongHyeon #define BGE_FLAG_MBOX_REORDER 0x20000000 298529b44b09SPyun YongHyeon #define BGE_FLAG_RDMA_BUG 0x40000000 2986548c8f1aSPyun YongHyeon uint32_t bge_mfw_flags; /* Management F/W flags */ 2987548c8f1aSPyun YongHyeon #define BGE_MFW_ON_RXCPU 0x00000001 2988548c8f1aSPyun YongHyeon #define BGE_MFW_ON_APE 0x00000002 2989548c8f1aSPyun YongHyeon #define BGE_MFW_TYPE_NCSI 0x00000004 2990548c8f1aSPyun YongHyeon #define BGE_MFW_TYPE_DASH 0x00000008 2991548c8f1aSPyun YongHyeon int bge_phy_ape_lock; 2992548c8f1aSPyun YongHyeon int bge_func_addr; 2993daeeb75cSPyun YongHyeon int bge_phy_addr; 2994757402fbSPyun YongHyeon uint32_t bge_phy_flags; 2995cb777a07SPyun YongHyeon #define BGE_PHY_NO_WIRESPEED 0x00000001 2996757402fbSPyun YongHyeon #define BGE_PHY_ADC_BUG 0x00000002 2997757402fbSPyun YongHyeon #define BGE_PHY_5704_A0_BUG 0x00000004 2998757402fbSPyun YongHyeon #define BGE_PHY_JITTER_BUG 0x00000008 2999757402fbSPyun YongHyeon #define BGE_PHY_BER_BUG 0x00000010 3000757402fbSPyun YongHyeon #define BGE_PHY_ADJUST_TRIM 0x00000020 3001757402fbSPyun YongHyeon #define BGE_PHY_CRC_BUG 0x00000040 3002757402fbSPyun YongHyeon #define BGE_PHY_NO_3LED 0x00000080 3003a6c21371SGleb Smirnoff uint32_t bge_chipid; 3004a5779553SStanislav Sedov uint32_t bge_asicrev; 3005a5779553SStanislav Sedov uint32_t bge_chiprev; 30068cb1383cSDoug Ambrisko uint8_t bge_asf_mode; 30078cb1383cSDoug Ambrisko uint8_t bge_asf_count; 300848630d79SPyun YongHyeon uint16_t bge_mps; 3009f41ac2beSBill Paul struct bge_ring_data bge_ldata; /* rings */ 301095d67482SBill Paul struct bge_chain_data bge_cdata; /* mbufs */ 3011a6c21371SGleb Smirnoff uint16_t bge_tx_saved_considx; 3012a6c21371SGleb Smirnoff uint16_t bge_rx_saved_considx; 3013a6c21371SGleb Smirnoff uint16_t bge_ev_saved_considx; 3014a6c21371SGleb Smirnoff uint16_t bge_return_ring_cnt; 3015a6c21371SGleb Smirnoff uint16_t bge_std; /* current std ring head */ 3016a6c21371SGleb Smirnoff uint16_t bge_jumbo; /* current jumo ring head */ 3017a6c21371SGleb Smirnoff uint32_t bge_stat_ticks; 3018a6c21371SGleb Smirnoff uint32_t bge_rx_coal_ticks; 3019a6c21371SGleb Smirnoff uint32_t bge_tx_coal_ticks; 3020a6c21371SGleb Smirnoff uint32_t bge_tx_prodidx; 3021a6c21371SGleb Smirnoff uint32_t bge_rx_max_coal_bds; 3022a6c21371SGleb Smirnoff uint32_t bge_tx_max_coal_bds; 3023a813ed78SPyun YongHyeon uint32_t bge_mi_mode; 302495d67482SBill Paul int bge_if_flags; 302595d67482SBill Paul int bge_txcnt; 30267b97099dSOleg Bulyzhin int bge_link; /* link state */ 30277b97099dSOleg Bulyzhin int bge_link_evt; /* pending link event */ 3028b74e67fbSGleb Smirnoff int bge_timer; 3029beaa2ae1SPyun YongHyeon int bge_forced_collapse; 303035f945cdSPyun YongHyeon int bge_forced_udpcsum; 30312ae7f64bSPyun YongHyeon int bge_msi; 303235f945cdSPyun YongHyeon int bge_csum_features; 30330f9bd73bSSam Leffler struct callout bge_stat_ch; 30347e6e2507SJung-uk Kim uint32_t bge_rx_discards; 303537ee7cc7SPyun YongHyeon uint32_t bge_rx_inerrs; 303637ee7cc7SPyun YongHyeon uint32_t bge_rx_nobds; 30377e6e2507SJung-uk Kim uint32_t bge_tx_discards; 30387e6e2507SJung-uk Kim uint32_t bge_tx_collisions; 303975719184SGleb Smirnoff #ifdef DEVICE_POLLING 304075719184SGleb Smirnoff int rxcycles; 304175719184SGleb Smirnoff #endif /* DEVICE_POLLING */ 30422280c16bSPyun YongHyeon struct bge_mac_stats bge_mac_stats; 3043dfe0df9aSPyun YongHyeon struct task bge_intr_task; 3044dfe0df9aSPyun YongHyeon struct taskqueue *bge_tq; 304595d67482SBill Paul }; 30460f9bd73bSSam Leffler 30470f9bd73bSSam Leffler #define BGE_LOCK_INIT(_sc, _name) \ 30480f9bd73bSSam Leffler mtx_init(&(_sc)->bge_mtx, _name, MTX_NETWORK_LOCK, MTX_DEF) 30490f9bd73bSSam Leffler #define BGE_LOCK(_sc) mtx_lock(&(_sc)->bge_mtx) 30500f9bd73bSSam Leffler #define BGE_LOCK_ASSERT(_sc) mtx_assert(&(_sc)->bge_mtx, MA_OWNED) 30510f9bd73bSSam Leffler #define BGE_UNLOCK(_sc) mtx_unlock(&(_sc)->bge_mtx) 30520f9bd73bSSam Leffler #define BGE_LOCK_DESTROY(_sc) mtx_destroy(&(_sc)->bge_mtx) 3053