1098ca2bdSWarner Losh /*- 295d67482SBill Paul * Copyright (c) 2001 Wind River Systems 395d67482SBill Paul * Copyright (c) 1997, 1998, 1999, 2001 495d67482SBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 595d67482SBill Paul * 695d67482SBill Paul * Redistribution and use in source and binary forms, with or without 795d67482SBill Paul * modification, are permitted provided that the following conditions 895d67482SBill Paul * are met: 995d67482SBill Paul * 1. Redistributions of source code must retain the above copyright 1095d67482SBill Paul * notice, this list of conditions and the following disclaimer. 1195d67482SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1295d67482SBill Paul * notice, this list of conditions and the following disclaimer in the 1395d67482SBill Paul * documentation and/or other materials provided with the distribution. 1495d67482SBill Paul * 3. All advertising materials mentioning features or use of this software 1595d67482SBill Paul * must display the following acknowledgement: 1695d67482SBill Paul * This product includes software developed by Bill Paul. 1795d67482SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1895d67482SBill Paul * may be used to endorse or promote products derived from this software 1995d67482SBill Paul * without specific prior written permission. 2095d67482SBill Paul * 2195d67482SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2295d67482SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2395d67482SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2495d67482SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2595d67482SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2695d67482SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2795d67482SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2895d67482SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2995d67482SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 3095d67482SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3195d67482SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3295d67482SBill Paul * 3395d67482SBill Paul * $FreeBSD$ 3495d67482SBill Paul */ 3595d67482SBill Paul 3695d67482SBill Paul /* 3795d67482SBill Paul * BCM570x memory map. The internal memory layout varies somewhat 3895d67482SBill Paul * depending on whether or not we have external SSRAM attached. 3995d67482SBill Paul * The BCM5700 can have up to 16MB of external memory. The BCM5701 4095d67482SBill Paul * is apparently not designed to use external SSRAM. The mappings 4195d67482SBill Paul * up to the first 4 send rings are the same for both internal and 4295d67482SBill Paul * external memory configurations. Note that mini RX ring space is 4395d67482SBill Paul * only available with external SSRAM configurations, which means 4495d67482SBill Paul * the mini RX ring is not supported on the BCM5701. 4595d67482SBill Paul * 4695d67482SBill Paul * The NIC's memory can be accessed by the host in one of 3 ways: 4795d67482SBill Paul * 4895d67482SBill Paul * 1) Indirect register access. The MEMWIN_BASEADDR and MEMWIN_DATA 4995d67482SBill Paul * registers in PCI config space can be used to read any 32-bit 5095d67482SBill Paul * address within the NIC's memory. 5195d67482SBill Paul * 5295d67482SBill Paul * 2) Memory window access. The MEMWIN_BASEADDR register in PCI config 5395d67482SBill Paul * space can be used in conjunction with the memory window in the 5495d67482SBill Paul * device register space at offset 0x8000 to read any 32K chunk 5595d67482SBill Paul * of NIC memory. 5695d67482SBill Paul * 5795d67482SBill Paul * 3) Flat mode. If the 'flat mode' bit in the PCI state register is 5895d67482SBill Paul * set, the device I/O mapping consumes 32MB of host address space, 5995d67482SBill Paul * allowing all of the registers and internal NIC memory to be 6095d67482SBill Paul * accessed directly. NIC memory addresses are offset by 0x01000000. 6195d67482SBill Paul * Flat mode consumes so much host address space that it is not 6295d67482SBill Paul * recommended. 6395d67482SBill Paul */ 6495d67482SBill Paul #define BGE_PAGE_ZERO 0x00000000 6595d67482SBill Paul #define BGE_PAGE_ZERO_END 0x000000FF 6695d67482SBill Paul #define BGE_SEND_RING_RCB 0x00000100 6795d67482SBill Paul #define BGE_SEND_RING_RCB_END 0x000001FF 6895d67482SBill Paul #define BGE_RX_RETURN_RING_RCB 0x00000200 6995d67482SBill Paul #define BGE_RX_RETURN_RING_RCB_END 0x000002FF 7095d67482SBill Paul #define BGE_STATS_BLOCK 0x00000300 7195d67482SBill Paul #define BGE_STATS_BLOCK_END 0x00000AFF 7295d67482SBill Paul #define BGE_STATUS_BLOCK 0x00000B00 7395d67482SBill Paul #define BGE_STATUS_BLOCK_END 0x00000B4F 7495d67482SBill Paul #define BGE_SOFTWARE_GENCOMM 0x00000B50 7541abcc1bSPaul Saab #define BGE_SOFTWARE_GENCOMM_SIG 0x00000B54 7641abcc1bSPaul Saab #define BGE_SOFTWARE_GENCOMM_NICCFG 0x00000B58 778cb1383cSDoug Ambrisko #define BGE_SOFTWARE_GENCOMM_FW 0x00000B78 788cb1383cSDoug Ambrisko #define BGE_FW_DRV_ALIVE 0x00000001 798cb1383cSDoug Ambrisko #define BGE_FW_PAUSE 0x00000002 808cb1383cSDoug Ambrisko #define BGE_SOFTWARE_GENNCOMM_FW_LEN 0x00000B7C 818cb1383cSDoug Ambrisko #define BGE_SOFTWARE_GENNCOMM_FW_DATA 0x00000B80 8295d67482SBill Paul #define BGE_SOFTWARE_GENCOMM_END 0x00000FFF 8395d67482SBill Paul #define BGE_UNMAPPED 0x00001000 8495d67482SBill Paul #define BGE_UNMAPPED_END 0x00001FFF 8595d67482SBill Paul #define BGE_DMA_DESCRIPTORS 0x00002000 8695d67482SBill Paul #define BGE_DMA_DESCRIPTORS_END 0x00003FFF 8795d67482SBill Paul #define BGE_SEND_RING_1_TO_4 0x00004000 8895d67482SBill Paul #define BGE_SEND_RING_1_TO_4_END 0x00005FFF 8995d67482SBill Paul 9095d67482SBill Paul /* Mappings for internal memory configuration */ 9195d67482SBill Paul #define BGE_STD_RX_RINGS 0x00006000 9295d67482SBill Paul #define BGE_STD_RX_RINGS_END 0x00006FFF 9395d67482SBill Paul #define BGE_JUMBO_RX_RINGS 0x00007000 9495d67482SBill Paul #define BGE_JUMBO_RX_RINGS_END 0x00007FFF 9595d67482SBill Paul #define BGE_BUFFPOOL_1 0x00008000 9695d67482SBill Paul #define BGE_BUFFPOOL_1_END 0x0000FFFF 9795d67482SBill Paul #define BGE_BUFFPOOL_2 0x00010000 /* or expansion ROM */ 9895d67482SBill Paul #define BGE_BUFFPOOL_2_END 0x00017FFF 9995d67482SBill Paul #define BGE_BUFFPOOL_3 0x00018000 /* or expansion ROM */ 10095d67482SBill Paul #define BGE_BUFFPOOL_3_END 0x0001FFFF 10195d67482SBill Paul 10295d67482SBill Paul /* Mappings for external SSRAM configurations */ 10395d67482SBill Paul #define BGE_SEND_RING_5_TO_6 0x00006000 10495d67482SBill Paul #define BGE_SEND_RING_5_TO_6_END 0x00006FFF 10595d67482SBill Paul #define BGE_SEND_RING_7_TO_8 0x00007000 10695d67482SBill Paul #define BGE_SEND_RING_7_TO_8_END 0x00007FFF 10795d67482SBill Paul #define BGE_SEND_RING_9_TO_16 0x00008000 10895d67482SBill Paul #define BGE_SEND_RING_9_TO_16_END 0x0000BFFF 10995d67482SBill Paul #define BGE_EXT_STD_RX_RINGS 0x0000C000 11095d67482SBill Paul #define BGE_EXT_STD_RX_RINGS_END 0x0000CFFF 11195d67482SBill Paul #define BGE_EXT_JUMBO_RX_RINGS 0x0000D000 11295d67482SBill Paul #define BGE_EXT_JUMBO_RX_RINGS_END 0x0000DFFF 11395d67482SBill Paul #define BGE_MINI_RX_RINGS 0x0000E000 11495d67482SBill Paul #define BGE_MINI_RX_RINGS_END 0x0000FFFF 11595d67482SBill Paul #define BGE_AVAIL_REGION1 0x00010000 /* or expansion ROM */ 11695d67482SBill Paul #define BGE_AVAIL_REGION1_END 0x00017FFF 11795d67482SBill Paul #define BGE_AVAIL_REGION2 0x00018000 /* or expansion ROM */ 11895d67482SBill Paul #define BGE_AVAIL_REGION2_END 0x0001FFFF 11995d67482SBill Paul #define BGE_EXT_SSRAM 0x00020000 12095d67482SBill Paul #define BGE_EXT_SSRAM_END 0x000FFFFF 12195d67482SBill Paul 12295d67482SBill Paul 12395d67482SBill Paul /* 12495d67482SBill Paul * BCM570x register offsets. These are memory mapped registers 12595d67482SBill Paul * which can be accessed with the CSR_READ_4()/CSR_WRITE_4() macros. 12695d67482SBill Paul * Each register must be accessed using 32 bit operations. 12795d67482SBill Paul * 12895d67482SBill Paul * All registers are accessed through a 32K shared memory block. 12995d67482SBill Paul * The first group of registers are actually copies of the PCI 13095d67482SBill Paul * configuration space registers. 13195d67482SBill Paul */ 13295d67482SBill Paul 13395d67482SBill Paul /* 13495d67482SBill Paul * PCI registers defined in the PCI 2.2 spec. 13595d67482SBill Paul */ 13695d67482SBill Paul #define BGE_PCI_VID 0x00 13795d67482SBill Paul #define BGE_PCI_DID 0x02 13895d67482SBill Paul #define BGE_PCI_CMD 0x04 13995d67482SBill Paul #define BGE_PCI_STS 0x06 14095d67482SBill Paul #define BGE_PCI_REV 0x08 14195d67482SBill Paul #define BGE_PCI_CLASS 0x09 14295d67482SBill Paul #define BGE_PCI_CACHESZ 0x0C 14395d67482SBill Paul #define BGE_PCI_LATTIMER 0x0D 14495d67482SBill Paul #define BGE_PCI_HDRTYPE 0x0E 14595d67482SBill Paul #define BGE_PCI_BIST 0x0F 14695d67482SBill Paul #define BGE_PCI_BAR0 0x10 14795d67482SBill Paul #define BGE_PCI_BAR1 0x14 14895d67482SBill Paul #define BGE_PCI_SUBSYS 0x2C 14995d67482SBill Paul #define BGE_PCI_SUBVID 0x2E 15095d67482SBill Paul #define BGE_PCI_ROMBASE 0x30 15195d67482SBill Paul #define BGE_PCI_CAPPTR 0x34 15295d67482SBill Paul #define BGE_PCI_INTLINE 0x3C 15395d67482SBill Paul #define BGE_PCI_INTPIN 0x3D 15495d67482SBill Paul #define BGE_PCI_MINGNT 0x3E 15595d67482SBill Paul #define BGE_PCI_MAXLAT 0x3F 15695d67482SBill Paul #define BGE_PCI_PCIXCAP 0x40 15795d67482SBill Paul #define BGE_PCI_NEXTPTR_PM 0x41 15895d67482SBill Paul #define BGE_PCI_PCIX_CMD 0x42 15995d67482SBill Paul #define BGE_PCI_PCIX_STS 0x44 16095d67482SBill Paul #define BGE_PCI_PWRMGMT_CAPID 0x48 16195d67482SBill Paul #define BGE_PCI_NEXTPTR_VPD 0x49 16295d67482SBill Paul #define BGE_PCI_PWRMGMT_CAPS 0x4A 16395d67482SBill Paul #define BGE_PCI_PWRMGMT_CMD 0x4C 16495d67482SBill Paul #define BGE_PCI_PWRMGMT_STS 0x4D 16595d67482SBill Paul #define BGE_PCI_PWRMGMT_DATA 0x4F 16695d67482SBill Paul #define BGE_PCI_VPD_CAPID 0x50 16795d67482SBill Paul #define BGE_PCI_NEXTPTR_MSI 0x51 16895d67482SBill Paul #define BGE_PCI_VPD_ADDR 0x52 16995d67482SBill Paul #define BGE_PCI_VPD_DATA 0x54 17095d67482SBill Paul #define BGE_PCI_MSI_CAPID 0x58 17195d67482SBill Paul #define BGE_PCI_NEXTPTR_NONE 0x59 17295d67482SBill Paul #define BGE_PCI_MSI_CTL 0x5A 17395d67482SBill Paul #define BGE_PCI_MSI_ADDR_HI 0x5C 17495d67482SBill Paul #define BGE_PCI_MSI_ADDR_LO 0x60 17595d67482SBill Paul #define BGE_PCI_MSI_DATA 0x64 17695d67482SBill Paul 177e53d81eeSPaul Saab /* PCI MSI. ??? */ 178e53d81eeSPaul Saab #define BGE_PCIE_CAPID_REG 0xD0 179e53d81eeSPaul Saab #define BGE_PCIE_CAPID 0x10 180e53d81eeSPaul Saab 18195d67482SBill Paul /* 18295d67482SBill Paul * PCI registers specific to the BCM570x family. 18395d67482SBill Paul */ 18495d67482SBill Paul #define BGE_PCI_MISC_CTL 0x68 18595d67482SBill Paul #define BGE_PCI_DMA_RW_CTL 0x6C 18695d67482SBill Paul #define BGE_PCI_PCISTATE 0x70 18795d67482SBill Paul #define BGE_PCI_CLKCTL 0x74 18895d67482SBill Paul #define BGE_PCI_REG_BASEADDR 0x78 18995d67482SBill Paul #define BGE_PCI_MEMWIN_BASEADDR 0x7C 19095d67482SBill Paul #define BGE_PCI_REG_DATA 0x80 19195d67482SBill Paul #define BGE_PCI_MEMWIN_DATA 0x84 19295d67482SBill Paul #define BGE_PCI_MODECTL 0x88 19395d67482SBill Paul #define BGE_PCI_MISC_CFG 0x8C 19495d67482SBill Paul #define BGE_PCI_MISC_LOCALCTL 0x90 19595d67482SBill Paul #define BGE_PCI_UNDI_RX_STD_PRODIDX_HI 0x98 19695d67482SBill Paul #define BGE_PCI_UNDI_RX_STD_PRODIDX_LO 0x9C 19795d67482SBill Paul #define BGE_PCI_UNDI_RX_RTN_CONSIDX_HI 0xA0 19895d67482SBill Paul #define BGE_PCI_UNDI_RX_RTN_CONSIDX_LO 0xA4 19995d67482SBill Paul #define BGE_PCI_UNDI_TX_BD_PRODIDX_HI 0xA8 20095d67482SBill Paul #define BGE_PCI_UNDI_TX_BD_PRODIDX_LO 0xAC 20195d67482SBill Paul #define BGE_PCI_ISR_MBX_HI 0xB0 20295d67482SBill Paul #define BGE_PCI_ISR_MBX_LO 0xB4 20395d67482SBill Paul 20495d67482SBill Paul /* PCI Misc. Host control register */ 20595d67482SBill Paul #define BGE_PCIMISCCTL_CLEAR_INTA 0x00000001 20695d67482SBill Paul #define BGE_PCIMISCCTL_MASK_PCI_INTR 0x00000002 20795d67482SBill Paul #define BGE_PCIMISCCTL_ENDIAN_BYTESWAP 0x00000004 20895d67482SBill Paul #define BGE_PCIMISCCTL_ENDIAN_WORDSWAP 0x00000008 20995d67482SBill Paul #define BGE_PCIMISCCTL_PCISTATE_RW 0x00000010 21095d67482SBill Paul #define BGE_PCIMISCCTL_CLOCKCTL_RW 0x00000020 21195d67482SBill Paul #define BGE_PCIMISCCTL_REG_WORDSWAP 0x00000040 21295d67482SBill Paul #define BGE_PCIMISCCTL_INDIRECT_ACCESS 0x00000080 21395d67482SBill Paul #define BGE_PCIMISCCTL_ASICREV 0xFFFF0000 21495d67482SBill Paul 215e907febfSPyun YongHyeon #define BGE_HIF_SWAP_OPTIONS (BGE_PCIMISCCTL_ENDIAN_WORDSWAP) 216e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 217e907febfSPyun YongHyeon #define BGE_DMA_SWAP_OPTIONS \ 218e907febfSPyun YongHyeon BGE_MODECTL_WORDSWAP_NONFRAME| \ 219e907febfSPyun YongHyeon BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA 220e907febfSPyun YongHyeon #else 221e907febfSPyun YongHyeon #define BGE_DMA_SWAP_OPTIONS \ 222e907febfSPyun YongHyeon BGE_MODECTL_WORDSWAP_NONFRAME|BGE_MODECTL_BYTESWAP_NONFRAME| \ 223e907febfSPyun YongHyeon BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA 224e907febfSPyun YongHyeon #endif 22595d67482SBill Paul 226e907febfSPyun YongHyeon #define BGE_INIT \ 227e907febfSPyun YongHyeon (BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_CLEAR_INTA| \ 228e907febfSPyun YongHyeon BGE_PCIMISCCTL_MASK_PCI_INTR|BGE_PCIMISCCTL_INDIRECT_ACCESS) 22995d67482SBill Paul 230e0ced696SPaul Saab #define BGE_CHIPID_TIGON_I 0x40000000 231e0ced696SPaul Saab #define BGE_CHIPID_TIGON_II 0x60000000 2324c0da0ffSGleb Smirnoff #define BGE_CHIPID_BCM5700_A0 0x70000000 2334c0da0ffSGleb Smirnoff #define BGE_CHIPID_BCM5700_A1 0x70010000 234e0ced696SPaul Saab #define BGE_CHIPID_BCM5700_B0 0x71000000 2354c0da0ffSGleb Smirnoff #define BGE_CHIPID_BCM5700_B1 0x71010000 2364c0da0ffSGleb Smirnoff #define BGE_CHIPID_BCM5700_B2 0x71020000 2374c0da0ffSGleb Smirnoff #define BGE_CHIPID_BCM5700_B3 0x71030000 238e0ced696SPaul Saab #define BGE_CHIPID_BCM5700_ALTIMA 0x71040000 239e0ced696SPaul Saab #define BGE_CHIPID_BCM5700_C0 0x72000000 240e0ced696SPaul Saab #define BGE_CHIPID_BCM5701_A0 0x00000000 /* grrrr */ 241e0ced696SPaul Saab #define BGE_CHIPID_BCM5701_B0 0x01000000 242e0ced696SPaul Saab #define BGE_CHIPID_BCM5701_B2 0x01020000 243e0ced696SPaul Saab #define BGE_CHIPID_BCM5701_B5 0x01050000 244e0ced696SPaul Saab #define BGE_CHIPID_BCM5703_A0 0x10000000 245e0ced696SPaul Saab #define BGE_CHIPID_BCM5703_A1 0x10010000 246e0ced696SPaul Saab #define BGE_CHIPID_BCM5703_A2 0x10020000 2474c0da0ffSGleb Smirnoff #define BGE_CHIPID_BCM5703_A3 0x10030000 2489e86676bSGleb Smirnoff #define BGE_CHIPID_BCM5703_B0 0x11000000 249e0ced696SPaul Saab #define BGE_CHIPID_BCM5704_A0 0x20000000 250e0ced696SPaul Saab #define BGE_CHIPID_BCM5704_A1 0x20010000 251e0ced696SPaul Saab #define BGE_CHIPID_BCM5704_A2 0x20020000 2524c0da0ffSGleb Smirnoff #define BGE_CHIPID_BCM5704_A3 0x20030000 2534c0da0ffSGleb Smirnoff #define BGE_CHIPID_BCM5704_B0 0x21000000 2540434d1b8SBill Paul #define BGE_CHIPID_BCM5705_A0 0x30000000 2550434d1b8SBill Paul #define BGE_CHIPID_BCM5705_A1 0x30010000 2560434d1b8SBill Paul #define BGE_CHIPID_BCM5705_A2 0x30020000 2570434d1b8SBill Paul #define BGE_CHIPID_BCM5705_A3 0x30030000 258e53d81eeSPaul Saab #define BGE_CHIPID_BCM5750_A0 0x40000000 259e53d81eeSPaul Saab #define BGE_CHIPID_BCM5750_A1 0x40010000 2604c0da0ffSGleb Smirnoff #define BGE_CHIPID_BCM5750_A3 0x40030000 2614c0da0ffSGleb Smirnoff #define BGE_CHIPID_BCM5750_B0 0x40100000 2624c0da0ffSGleb Smirnoff #define BGE_CHIPID_BCM5750_B1 0x41010000 2634c0da0ffSGleb Smirnoff #define BGE_CHIPID_BCM5750_C0 0x42000000 2644c0da0ffSGleb Smirnoff #define BGE_CHIPID_BCM5750_C1 0x42010000 26542787b76SGleb Smirnoff #define BGE_CHIPID_BCM5750_C2 0x42020000 266419c028bSPaul Saab #define BGE_CHIPID_BCM5714_A0 0x50000000 2674c0da0ffSGleb Smirnoff #define BGE_CHIPID_BCM5752_A0 0x60000000 2684c0da0ffSGleb Smirnoff #define BGE_CHIPID_BCM5752_A1 0x60010000 2694c0da0ffSGleb Smirnoff #define BGE_CHIPID_BCM5752_A2 0x60020000 2704c0da0ffSGleb Smirnoff #define BGE_CHIPID_BCM5714_B0 0x80000000 2714c0da0ffSGleb Smirnoff #define BGE_CHIPID_BCM5714_B3 0x80030000 2724c0da0ffSGleb Smirnoff #define BGE_CHIPID_BCM5715_A0 0x90000000 2734c0da0ffSGleb Smirnoff #define BGE_CHIPID_BCM5715_A1 0x90010000 27495d67482SBill Paul 275a1d52896SBill Paul /* shorthand one */ 2765cba12d3SPaul Saab #define BGE_ASICREV(x) ((x) >> 28) 2775cba12d3SPaul Saab #define BGE_ASICREV_BCM5701 0x00 2785cba12d3SPaul Saab #define BGE_ASICREV_BCM5703 0x01 2795cba12d3SPaul Saab #define BGE_ASICREV_BCM5704 0x02 2800434d1b8SBill Paul #define BGE_ASICREV_BCM5705 0x03 281e53d81eeSPaul Saab #define BGE_ASICREV_BCM5750 0x04 2824c0da0ffSGleb Smirnoff #define BGE_ASICREV_BCM5714_A0 0x05 283560c1670SGleb Smirnoff #define BGE_ASICREV_BCM5752 0x06 2844c0da0ffSGleb Smirnoff #define BGE_ASICREV_BCM5700 0x07 2854c0da0ffSGleb Smirnoff #define BGE_ASICREV_BCM5780 0x08 2864c0da0ffSGleb Smirnoff #define BGE_ASICREV_BCM5714 0x09 2879e86676bSGleb Smirnoff #define BGE_ASICREV_BCM5755 0x0a 2889e86676bSGleb Smirnoff #define BGE_ASICREV_BCM5787 0x0b 289a1d52896SBill Paul 290e0ced696SPaul Saab /* chip revisions */ 291e0ced696SPaul Saab #define BGE_CHIPREV(x) ((x) >> 24) 292e0ced696SPaul Saab #define BGE_CHIPREV_5700_AX 0x70 293e0ced696SPaul Saab #define BGE_CHIPREV_5700_BX 0x71 294e0ced696SPaul Saab #define BGE_CHIPREV_5700_CX 0x72 295e0ced696SPaul Saab #define BGE_CHIPREV_5701_AX 0x00 296e0ced696SPaul Saab 29795d67482SBill Paul /* PCI DMA Read/Write Control register */ 29895d67482SBill Paul #define BGE_PCIDMARWCTL_MINDMA 0x000000FF 29995d67482SBill Paul #define BGE_PCIDMARWCTL_RDADRR_BNDRY 0x00000700 30095d67482SBill Paul #define BGE_PCIDMARWCTL_WRADDR_BNDRY 0x00003800 30195d67482SBill Paul #define BGE_PCIDMARWCTL_ONEDMA_ATONCE 0x00004000 30295d67482SBill Paul #define BGE_PCIDMARWCTL_RD_WAT 0x00070000 3035cba12d3SPaul Saab # define BGE_PCIDMARWCTL_RD_WAT_SHIFT 16 30495d67482SBill Paul #define BGE_PCIDMARWCTL_WR_WAT 0x00380000 3055cba12d3SPaul Saab # define BGE_PCIDMARWCTL_WR_WAT_SHIFT 19 30695d67482SBill Paul #define BGE_PCIDMARWCTL_USE_MRM 0x00400000 30795d67482SBill Paul #define BGE_PCIDMARWCTL_ASRT_ALL_BE 0x00800000 30895d67482SBill Paul #define BGE_PCIDMARWCTL_DFLT_PCI_RD_CMD 0x0F000000 3095cba12d3SPaul Saab # define BGE_PCIDMA_RWCTL_PCI_RD_CMD_SHIFT 24 31095d67482SBill Paul #define BGE_PCIDMARWCTL_DFLT_PCI_WR_CMD 0xF0000000 3115cba12d3SPaul Saab # define BGE_PCIDMA_RWCTL_PCI_WR_CMD_SHIFT 28 31295d67482SBill Paul 31395d67482SBill Paul #define BGE_PCI_READ_BNDRY_DISABLE 0x00000000 31495d67482SBill Paul #define BGE_PCI_READ_BNDRY_16BYTES 0x00000100 31595d67482SBill Paul #define BGE_PCI_READ_BNDRY_32BYTES 0x00000200 31695d67482SBill Paul #define BGE_PCI_READ_BNDRY_64BYTES 0x00000300 31795d67482SBill Paul #define BGE_PCI_READ_BNDRY_128BYTES 0x00000400 31895d67482SBill Paul #define BGE_PCI_READ_BNDRY_256BYTES 0x00000500 31995d67482SBill Paul #define BGE_PCI_READ_BNDRY_512BYTES 0x00000600 32095d67482SBill Paul #define BGE_PCI_READ_BNDRY_1024BYTES 0x00000700 32195d67482SBill Paul 32295d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_DISABLE 0x00000000 32395d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_16BYTES 0x00000800 32495d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_32BYTES 0x00001000 32595d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_64BYTES 0x00001800 32695d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_128BYTES 0x00002000 32795d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_256BYTES 0x00002800 32895d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_512BYTES 0x00003000 32995d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_1024BYTES 0x00003800 33095d67482SBill Paul 33195d67482SBill Paul /* 33295d67482SBill Paul * PCI state register -- note, this register is read only 33395d67482SBill Paul * unless the PCISTATE_WR bit of the PCI Misc. Host Control 33495d67482SBill Paul * register is set. 33595d67482SBill Paul */ 33695d67482SBill Paul #define BGE_PCISTATE_FORCE_RESET 0x00000001 33795d67482SBill Paul #define BGE_PCISTATE_INTR_STATE 0x00000002 33895d67482SBill Paul #define BGE_PCISTATE_PCI_BUSMODE 0x00000004 /* 1 = PCI, 0 = PCI-X */ 33995d67482SBill Paul #define BGE_PCISTATE_PCI_BUSSPEED 0x00000008 /* 1 = 33/66, 0 = 66/133 */ 34095d67482SBill Paul #define BGE_PCISTATE_32BIT_BUS 0x00000010 /* 1 = 32bit, 0 = 64bit */ 34195d67482SBill Paul #define BGE_PCISTATE_WANT_EXPROM 0x00000020 34295d67482SBill Paul #define BGE_PCISTATE_EXPROM_RETRY 0x00000040 34395d67482SBill Paul #define BGE_PCISTATE_FLATVIEW_MODE 0x00000100 34495d67482SBill Paul #define BGE_PCISTATE_PCI_TGT_RETRY_MAX 0x00000E00 34595d67482SBill Paul 34695d67482SBill Paul /* 34795d67482SBill Paul * PCI Clock Control register -- note, this register is read only 34895d67482SBill Paul * unless the CLOCKCTL_RW bit of the PCI Misc. Host Control 34995d67482SBill Paul * register is set. 35095d67482SBill Paul */ 35195d67482SBill Paul #define BGE_PCICLOCKCTL_DETECTED_SPEED 0x0000000F 35295d67482SBill Paul #define BGE_PCICLOCKCTL_M66EN 0x00000080 35395d67482SBill Paul #define BGE_PCICLOCKCTL_LOWPWR_CLKMODE 0x00000200 35495d67482SBill Paul #define BGE_PCICLOCKCTL_RXCPU_CLK_DIS 0x00000400 35595d67482SBill Paul #define BGE_PCICLOCKCTL_TXCPU_CLK_DIS 0x00000800 35695d67482SBill Paul #define BGE_PCICLOCKCTL_ALTCLK 0x00001000 35795d67482SBill Paul #define BGE_PCICLOCKCTL_ALTCLK_SRC 0x00002000 35895d67482SBill Paul #define BGE_PCICLOCKCTL_PCIPLL_DISABLE 0x00004000 35995d67482SBill Paul #define BGE_PCICLOCKCTL_SYSPLL_DISABLE 0x00008000 36095d67482SBill Paul #define BGE_PCICLOCKCTL_BIST_ENABLE 0x00010000 36195d67482SBill Paul 36295d67482SBill Paul 36395d67482SBill Paul #ifndef PCIM_CMD_MWIEN 36495d67482SBill Paul #define PCIM_CMD_MWIEN 0x0010 36595d67482SBill Paul #endif 36695d67482SBill Paul 36795d67482SBill Paul /* 36895d67482SBill Paul * High priority mailbox registers 36995d67482SBill Paul * Each mailbox is 64-bits wide, though we only use the 37095d67482SBill Paul * lower 32 bits. To write a 64-bit value, write the upper 32 bits 37195d67482SBill Paul * first. The NIC will load the mailbox after the lower 32 bit word 37295d67482SBill Paul * has been updated. 37395d67482SBill Paul */ 37495d67482SBill Paul #define BGE_MBX_IRQ0_HI 0x0200 37595d67482SBill Paul #define BGE_MBX_IRQ0_LO 0x0204 37695d67482SBill Paul #define BGE_MBX_IRQ1_HI 0x0208 37795d67482SBill Paul #define BGE_MBX_IRQ1_LO 0x020C 37895d67482SBill Paul #define BGE_MBX_IRQ2_HI 0x0210 37995d67482SBill Paul #define BGE_MBX_IRQ2_LO 0x0214 38095d67482SBill Paul #define BGE_MBX_IRQ3_HI 0x0218 38195d67482SBill Paul #define BGE_MBX_IRQ3_LO 0x021C 38295d67482SBill Paul #define BGE_MBX_GEN0_HI 0x0220 38395d67482SBill Paul #define BGE_MBX_GEN0_LO 0x0224 38495d67482SBill Paul #define BGE_MBX_GEN1_HI 0x0228 38595d67482SBill Paul #define BGE_MBX_GEN1_LO 0x022C 38695d67482SBill Paul #define BGE_MBX_GEN2_HI 0x0230 38795d67482SBill Paul #define BGE_MBX_GEN2_LO 0x0234 38895d67482SBill Paul #define BGE_MBX_GEN3_HI 0x0228 38995d67482SBill Paul #define BGE_MBX_GEN3_LO 0x022C 39095d67482SBill Paul #define BGE_MBX_GEN4_HI 0x0240 39195d67482SBill Paul #define BGE_MBX_GEN4_LO 0x0244 39295d67482SBill Paul #define BGE_MBX_GEN5_HI 0x0248 39395d67482SBill Paul #define BGE_MBX_GEN5_LO 0x024C 39495d67482SBill Paul #define BGE_MBX_GEN6_HI 0x0250 39595d67482SBill Paul #define BGE_MBX_GEN6_LO 0x0254 39695d67482SBill Paul #define BGE_MBX_GEN7_HI 0x0258 39795d67482SBill Paul #define BGE_MBX_GEN7_LO 0x025C 39895d67482SBill Paul #define BGE_MBX_RELOAD_STATS_HI 0x0260 39995d67482SBill Paul #define BGE_MBX_RELOAD_STATS_LO 0x0264 40095d67482SBill Paul #define BGE_MBX_RX_STD_PROD_HI 0x0268 40195d67482SBill Paul #define BGE_MBX_RX_STD_PROD_LO 0x026C 40295d67482SBill Paul #define BGE_MBX_RX_JUMBO_PROD_HI 0x0270 40395d67482SBill Paul #define BGE_MBX_RX_JUMBO_PROD_LO 0x0274 40495d67482SBill Paul #define BGE_MBX_RX_MINI_PROD_HI 0x0278 40595d67482SBill Paul #define BGE_MBX_RX_MINI_PROD_LO 0x027C 40695d67482SBill Paul #define BGE_MBX_RX_CONS0_HI 0x0280 40795d67482SBill Paul #define BGE_MBX_RX_CONS0_LO 0x0284 40895d67482SBill Paul #define BGE_MBX_RX_CONS1_HI 0x0288 40995d67482SBill Paul #define BGE_MBX_RX_CONS1_LO 0x028C 41095d67482SBill Paul #define BGE_MBX_RX_CONS2_HI 0x0290 41195d67482SBill Paul #define BGE_MBX_RX_CONS2_LO 0x0294 41295d67482SBill Paul #define BGE_MBX_RX_CONS3_HI 0x0298 41395d67482SBill Paul #define BGE_MBX_RX_CONS3_LO 0x029C 41495d67482SBill Paul #define BGE_MBX_RX_CONS4_HI 0x02A0 41595d67482SBill Paul #define BGE_MBX_RX_CONS4_LO 0x02A4 41695d67482SBill Paul #define BGE_MBX_RX_CONS5_HI 0x02A8 41795d67482SBill Paul #define BGE_MBX_RX_CONS5_LO 0x02AC 41895d67482SBill Paul #define BGE_MBX_RX_CONS6_HI 0x02B0 41995d67482SBill Paul #define BGE_MBX_RX_CONS6_LO 0x02B4 42095d67482SBill Paul #define BGE_MBX_RX_CONS7_HI 0x02B8 42195d67482SBill Paul #define BGE_MBX_RX_CONS7_LO 0x02BC 42295d67482SBill Paul #define BGE_MBX_RX_CONS8_HI 0x02C0 42395d67482SBill Paul #define BGE_MBX_RX_CONS8_LO 0x02C4 42495d67482SBill Paul #define BGE_MBX_RX_CONS9_HI 0x02C8 42595d67482SBill Paul #define BGE_MBX_RX_CONS9_LO 0x02CC 42695d67482SBill Paul #define BGE_MBX_RX_CONS10_HI 0x02D0 42795d67482SBill Paul #define BGE_MBX_RX_CONS10_LO 0x02D4 42895d67482SBill Paul #define BGE_MBX_RX_CONS11_HI 0x02D8 42995d67482SBill Paul #define BGE_MBX_RX_CONS11_LO 0x02DC 43095d67482SBill Paul #define BGE_MBX_RX_CONS12_HI 0x02E0 43195d67482SBill Paul #define BGE_MBX_RX_CONS12_LO 0x02E4 43295d67482SBill Paul #define BGE_MBX_RX_CONS13_HI 0x02E8 43395d67482SBill Paul #define BGE_MBX_RX_CONS13_LO 0x02EC 43495d67482SBill Paul #define BGE_MBX_RX_CONS14_HI 0x02F0 43595d67482SBill Paul #define BGE_MBX_RX_CONS14_LO 0x02F4 43695d67482SBill Paul #define BGE_MBX_RX_CONS15_HI 0x02F8 43795d67482SBill Paul #define BGE_MBX_RX_CONS15_LO 0x02FC 43895d67482SBill Paul #define BGE_MBX_TX_HOST_PROD0_HI 0x0300 43995d67482SBill Paul #define BGE_MBX_TX_HOST_PROD0_LO 0x0304 44095d67482SBill Paul #define BGE_MBX_TX_HOST_PROD1_HI 0x0308 44195d67482SBill Paul #define BGE_MBX_TX_HOST_PROD1_LO 0x030C 44295d67482SBill Paul #define BGE_MBX_TX_HOST_PROD2_HI 0x0310 44395d67482SBill Paul #define BGE_MBX_TX_HOST_PROD2_LO 0x0314 44495d67482SBill Paul #define BGE_MBX_TX_HOST_PROD3_HI 0x0318 44595d67482SBill Paul #define BGE_MBX_TX_HOST_PROD3_LO 0x031C 44695d67482SBill Paul #define BGE_MBX_TX_HOST_PROD4_HI 0x0320 44795d67482SBill Paul #define BGE_MBX_TX_HOST_PROD4_LO 0x0324 44895d67482SBill Paul #define BGE_MBX_TX_HOST_PROD5_HI 0x0328 44995d67482SBill Paul #define BGE_MBX_TX_HOST_PROD5_LO 0x032C 45095d67482SBill Paul #define BGE_MBX_TX_HOST_PROD6_HI 0x0330 45195d67482SBill Paul #define BGE_MBX_TX_HOST_PROD6_LO 0x0334 45295d67482SBill Paul #define BGE_MBX_TX_HOST_PROD7_HI 0x0338 45395d67482SBill Paul #define BGE_MBX_TX_HOST_PROD7_LO 0x033C 45495d67482SBill Paul #define BGE_MBX_TX_HOST_PROD8_HI 0x0340 45595d67482SBill Paul #define BGE_MBX_TX_HOST_PROD8_LO 0x0344 45695d67482SBill Paul #define BGE_MBX_TX_HOST_PROD9_HI 0x0348 45795d67482SBill Paul #define BGE_MBX_TX_HOST_PROD9_LO 0x034C 45895d67482SBill Paul #define BGE_MBX_TX_HOST_PROD10_HI 0x0350 45995d67482SBill Paul #define BGE_MBX_TX_HOST_PROD10_LO 0x0354 46095d67482SBill Paul #define BGE_MBX_TX_HOST_PROD11_HI 0x0358 46195d67482SBill Paul #define BGE_MBX_TX_HOST_PROD11_LO 0x035C 46295d67482SBill Paul #define BGE_MBX_TX_HOST_PROD12_HI 0x0360 46395d67482SBill Paul #define BGE_MBX_TX_HOST_PROD12_LO 0x0364 46495d67482SBill Paul #define BGE_MBX_TX_HOST_PROD13_HI 0x0368 46595d67482SBill Paul #define BGE_MBX_TX_HOST_PROD13_LO 0x036C 46695d67482SBill Paul #define BGE_MBX_TX_HOST_PROD14_HI 0x0370 46795d67482SBill Paul #define BGE_MBX_TX_HOST_PROD14_LO 0x0374 46895d67482SBill Paul #define BGE_MBX_TX_HOST_PROD15_HI 0x0378 46995d67482SBill Paul #define BGE_MBX_TX_HOST_PROD15_LO 0x037C 47095d67482SBill Paul #define BGE_MBX_TX_NIC_PROD0_HI 0x0380 47195d67482SBill Paul #define BGE_MBX_TX_NIC_PROD0_LO 0x0384 47295d67482SBill Paul #define BGE_MBX_TX_NIC_PROD1_HI 0x0388 47395d67482SBill Paul #define BGE_MBX_TX_NIC_PROD1_LO 0x038C 47495d67482SBill Paul #define BGE_MBX_TX_NIC_PROD2_HI 0x0390 47595d67482SBill Paul #define BGE_MBX_TX_NIC_PROD2_LO 0x0394 47695d67482SBill Paul #define BGE_MBX_TX_NIC_PROD3_HI 0x0398 47795d67482SBill Paul #define BGE_MBX_TX_NIC_PROD3_LO 0x039C 47895d67482SBill Paul #define BGE_MBX_TX_NIC_PROD4_HI 0x03A0 47995d67482SBill Paul #define BGE_MBX_TX_NIC_PROD4_LO 0x03A4 48095d67482SBill Paul #define BGE_MBX_TX_NIC_PROD5_HI 0x03A8 48195d67482SBill Paul #define BGE_MBX_TX_NIC_PROD5_LO 0x03AC 48295d67482SBill Paul #define BGE_MBX_TX_NIC_PROD6_HI 0x03B0 48395d67482SBill Paul #define BGE_MBX_TX_NIC_PROD6_LO 0x03B4 48495d67482SBill Paul #define BGE_MBX_TX_NIC_PROD7_HI 0x03B8 48595d67482SBill Paul #define BGE_MBX_TX_NIC_PROD7_LO 0x03BC 48695d67482SBill Paul #define BGE_MBX_TX_NIC_PROD8_HI 0x03C0 48795d67482SBill Paul #define BGE_MBX_TX_NIC_PROD8_LO 0x03C4 48895d67482SBill Paul #define BGE_MBX_TX_NIC_PROD9_HI 0x03C8 48995d67482SBill Paul #define BGE_MBX_TX_NIC_PROD9_LO 0x03CC 49095d67482SBill Paul #define BGE_MBX_TX_NIC_PROD10_HI 0x03D0 49195d67482SBill Paul #define BGE_MBX_TX_NIC_PROD10_LO 0x03D4 49295d67482SBill Paul #define BGE_MBX_TX_NIC_PROD11_HI 0x03D8 49395d67482SBill Paul #define BGE_MBX_TX_NIC_PROD11_LO 0x03DC 49495d67482SBill Paul #define BGE_MBX_TX_NIC_PROD12_HI 0x03E0 49595d67482SBill Paul #define BGE_MBX_TX_NIC_PROD12_LO 0x03E4 49695d67482SBill Paul #define BGE_MBX_TX_NIC_PROD13_HI 0x03E8 49795d67482SBill Paul #define BGE_MBX_TX_NIC_PROD13_LO 0x03EC 49895d67482SBill Paul #define BGE_MBX_TX_NIC_PROD14_HI 0x03F0 49995d67482SBill Paul #define BGE_MBX_TX_NIC_PROD14_LO 0x03F4 50095d67482SBill Paul #define BGE_MBX_TX_NIC_PROD15_HI 0x03F8 50195d67482SBill Paul #define BGE_MBX_TX_NIC_PROD15_LO 0x03FC 50295d67482SBill Paul 50395d67482SBill Paul #define BGE_TX_RINGS_MAX 4 50495d67482SBill Paul #define BGE_TX_RINGS_EXTSSRAM_MAX 16 50595d67482SBill Paul #define BGE_RX_RINGS_MAX 16 50695d67482SBill Paul 50795d67482SBill Paul /* Ethernet MAC control registers */ 50895d67482SBill Paul #define BGE_MAC_MODE 0x0400 50995d67482SBill Paul #define BGE_MAC_STS 0x0404 51095d67482SBill Paul #define BGE_MAC_EVT_ENB 0x0408 51195d67482SBill Paul #define BGE_MAC_LED_CTL 0x040C 51295d67482SBill Paul #define BGE_MAC_ADDR1_LO 0x0410 51395d67482SBill Paul #define BGE_MAC_ADDR1_HI 0x0414 51495d67482SBill Paul #define BGE_MAC_ADDR2_LO 0x0418 51595d67482SBill Paul #define BGE_MAC_ADDR2_HI 0x041C 51695d67482SBill Paul #define BGE_MAC_ADDR3_LO 0x0420 51795d67482SBill Paul #define BGE_MAC_ADDR3_HI 0x0424 51895d67482SBill Paul #define BGE_MAC_ADDR4_LO 0x0428 51995d67482SBill Paul #define BGE_MAC_ADDR4_HI 0x042C 52095d67482SBill Paul #define BGE_WOL_PATPTR 0x0430 52195d67482SBill Paul #define BGE_WOL_PATCFG 0x0434 52295d67482SBill Paul #define BGE_TX_RANDOM_BACKOFF 0x0438 52395d67482SBill Paul #define BGE_RX_MTU 0x043C 52495d67482SBill Paul #define BGE_GBIT_PCS_TEST 0x0440 52595d67482SBill Paul #define BGE_TX_TBI_AUTONEG 0x0444 52695d67482SBill Paul #define BGE_RX_TBI_AUTONEG 0x0448 52795d67482SBill Paul #define BGE_MI_COMM 0x044C 52895d67482SBill Paul #define BGE_MI_STS 0x0450 52995d67482SBill Paul #define BGE_MI_MODE 0x0454 53095d67482SBill Paul #define BGE_AUTOPOLL_STS 0x0458 53195d67482SBill Paul #define BGE_TX_MODE 0x045C 53295d67482SBill Paul #define BGE_TX_STS 0x0460 53395d67482SBill Paul #define BGE_TX_LENGTHS 0x0464 53495d67482SBill Paul #define BGE_RX_MODE 0x0468 53595d67482SBill Paul #define BGE_RX_STS 0x046C 53695d67482SBill Paul #define BGE_MAR0 0x0470 53795d67482SBill Paul #define BGE_MAR1 0x0474 53895d67482SBill Paul #define BGE_MAR2 0x0478 53995d67482SBill Paul #define BGE_MAR3 0x047C 54095d67482SBill Paul #define BGE_RX_BD_RULES_CTL0 0x0480 54195d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL0 0x0484 54295d67482SBill Paul #define BGE_RX_BD_RULES_CTL1 0x0488 54395d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL1 0x048C 54495d67482SBill Paul #define BGE_RX_BD_RULES_CTL2 0x0490 54595d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL2 0x0494 54695d67482SBill Paul #define BGE_RX_BD_RULES_CTL3 0x0498 54795d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL3 0x049C 54895d67482SBill Paul #define BGE_RX_BD_RULES_CTL4 0x04A0 54995d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL4 0x04A4 55095d67482SBill Paul #define BGE_RX_BD_RULES_CTL5 0x04A8 55195d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL5 0x04AC 55295d67482SBill Paul #define BGE_RX_BD_RULES_CTL6 0x04B0 55395d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL6 0x04B4 55495d67482SBill Paul #define BGE_RX_BD_RULES_CTL7 0x04B8 55595d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL7 0x04BC 55695d67482SBill Paul #define BGE_RX_BD_RULES_CTL8 0x04C0 55795d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL8 0x04C4 55895d67482SBill Paul #define BGE_RX_BD_RULES_CTL9 0x04C8 55995d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL9 0x04CC 56095d67482SBill Paul #define BGE_RX_BD_RULES_CTL10 0x04D0 56195d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL10 0x04D4 56295d67482SBill Paul #define BGE_RX_BD_RULES_CTL11 0x04D8 56395d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL11 0x04DC 56495d67482SBill Paul #define BGE_RX_BD_RULES_CTL12 0x04E0 56595d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL12 0x04E4 56695d67482SBill Paul #define BGE_RX_BD_RULES_CTL13 0x04E8 56795d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL13 0x04EC 56895d67482SBill Paul #define BGE_RX_BD_RULES_CTL14 0x04F0 56995d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL14 0x04F4 57095d67482SBill Paul #define BGE_RX_BD_RULES_CTL15 0x04F8 57195d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL15 0x04FC 57295d67482SBill Paul #define BGE_RX_RULES_CFG 0x0500 573da3003f0SBill Paul #define BGE_SERDES_CFG 0x0590 574da3003f0SBill Paul #define BGE_SERDES_STS 0x0594 575da3003f0SBill Paul #define BGE_SGDIG_CFG 0x05B0 576da3003f0SBill Paul #define BGE_SGDIG_STS 0x05B4 57795d67482SBill Paul #define BGE_RX_STATS 0x0800 57895d67482SBill Paul #define BGE_TX_STATS 0x0880 57995d67482SBill Paul 58095d67482SBill Paul /* Ethernet MAC Mode register */ 58195d67482SBill Paul #define BGE_MACMODE_RESET 0x00000001 58295d67482SBill Paul #define BGE_MACMODE_HALF_DUPLEX 0x00000002 58395d67482SBill Paul #define BGE_MACMODE_PORTMODE 0x0000000C 58495d67482SBill Paul #define BGE_MACMODE_LOOPBACK 0x00000010 58595d67482SBill Paul #define BGE_MACMODE_RX_TAGGEDPKT 0x00000080 58695d67482SBill Paul #define BGE_MACMODE_TX_BURST_ENB 0x00000100 58795d67482SBill Paul #define BGE_MACMODE_MAX_DEFER 0x00000200 58895d67482SBill Paul #define BGE_MACMODE_LINK_POLARITY 0x00000400 58995d67482SBill Paul #define BGE_MACMODE_RX_STATS_ENB 0x00000800 59095d67482SBill Paul #define BGE_MACMODE_RX_STATS_CLEAR 0x00001000 59195d67482SBill Paul #define BGE_MACMODE_RX_STATS_FLUSH 0x00002000 59295d67482SBill Paul #define BGE_MACMODE_TX_STATS_ENB 0x00004000 59395d67482SBill Paul #define BGE_MACMODE_TX_STATS_CLEAR 0x00008000 59495d67482SBill Paul #define BGE_MACMODE_TX_STATS_FLUSH 0x00010000 59595d67482SBill Paul #define BGE_MACMODE_TBI_SEND_CFGS 0x00020000 59695d67482SBill Paul #define BGE_MACMODE_MAGIC_PKT_ENB 0x00040000 59795d67482SBill Paul #define BGE_MACMODE_ACPI_PWRON_ENB 0x00080000 59895d67482SBill Paul #define BGE_MACMODE_MIP_ENB 0x00100000 59995d67482SBill Paul #define BGE_MACMODE_TXDMA_ENB 0x00200000 60095d67482SBill Paul #define BGE_MACMODE_RXDMA_ENB 0x00400000 60195d67482SBill Paul #define BGE_MACMODE_FRMHDR_DMA_ENB 0x00800000 60295d67482SBill Paul 60395d67482SBill Paul #define BGE_PORTMODE_NONE 0x00000000 60495d67482SBill Paul #define BGE_PORTMODE_MII 0x00000004 60595d67482SBill Paul #define BGE_PORTMODE_GMII 0x00000008 60695d67482SBill Paul #define BGE_PORTMODE_TBI 0x0000000C 60795d67482SBill Paul 60895d67482SBill Paul /* MAC Status register */ 60995d67482SBill Paul #define BGE_MACSTAT_TBI_PCS_SYNCHED 0x00000001 61095d67482SBill Paul #define BGE_MACSTAT_TBI_SIGNAL_DETECT 0x00000002 61195d67482SBill Paul #define BGE_MACSTAT_RX_CFG 0x00000004 61295d67482SBill Paul #define BGE_MACSTAT_CFG_CHANGED 0x00000008 61395d67482SBill Paul #define BGE_MACSTAT_SYNC_CHANGED 0x00000010 61495d67482SBill Paul #define BGE_MACSTAT_PORT_DECODE_ERROR 0x00000400 61595d67482SBill Paul #define BGE_MACSTAT_LINK_CHANGED 0x00001000 61695d67482SBill Paul #define BGE_MACSTAT_MI_COMPLETE 0x00400000 61795d67482SBill Paul #define BGE_MACSTAT_MI_INTERRUPT 0x00800000 61895d67482SBill Paul #define BGE_MACSTAT_AUTOPOLL_ERROR 0x01000000 61995d67482SBill Paul #define BGE_MACSTAT_ODI_ERROR 0x02000000 62095d67482SBill Paul #define BGE_MACSTAT_RXSTAT_OFLOW 0x04000000 62195d67482SBill Paul #define BGE_MACSTAT_TXSTAT_OFLOW 0x08000000 62295d67482SBill Paul 62395d67482SBill Paul /* MAC Event Enable Register */ 62495d67482SBill Paul #define BGE_EVTENB_PORT_DECODE_ERROR 0x00000400 62595d67482SBill Paul #define BGE_EVTENB_LINK_CHANGED 0x00001000 62695d67482SBill Paul #define BGE_EVTENB_MI_COMPLETE 0x00400000 62795d67482SBill Paul #define BGE_EVTENB_MI_INTERRUPT 0x00800000 62895d67482SBill Paul #define BGE_EVTENB_AUTOPOLL_ERROR 0x01000000 62995d67482SBill Paul #define BGE_EVTENB_ODI_ERROR 0x02000000 63095d67482SBill Paul #define BGE_EVTENB_RXSTAT_OFLOW 0x04000000 63195d67482SBill Paul #define BGE_EVTENB_TXSTAT_OFLOW 0x08000000 63295d67482SBill Paul 63395d67482SBill Paul /* LED Control Register */ 63495d67482SBill Paul #define BGE_LEDCTL_LINKLED_OVERRIDE 0x00000001 63595d67482SBill Paul #define BGE_LEDCTL_1000MBPS_LED 0x00000002 63695d67482SBill Paul #define BGE_LEDCTL_100MBPS_LED 0x00000004 63795d67482SBill Paul #define BGE_LEDCTL_10MBPS_LED 0x00000008 63895d67482SBill Paul #define BGE_LEDCTL_TRAFLED_OVERRIDE 0x00000010 63995d67482SBill Paul #define BGE_LEDCTL_TRAFLED_BLINK 0x00000020 64095d67482SBill Paul #define BGE_LEDCTL_TREFLED_BLINK_2 0x00000040 64195d67482SBill Paul #define BGE_LEDCTL_1000MBPS_STS 0x00000080 64295d67482SBill Paul #define BGE_LEDCTL_100MBPS_STS 0x00000100 64395d67482SBill Paul #define BGE_LEDCTL_10MBPS_STS 0x00000200 64495d67482SBill Paul #define BGE_LEDCTL_TRADLED_STS 0x00000400 64595d67482SBill Paul #define BGE_LEDCTL_BLINKPERIOD 0x7FF80000 64695d67482SBill Paul #define BGE_LEDCTL_BLINKPERIOD_OVERRIDE 0x80000000 64795d67482SBill Paul 64895d67482SBill Paul /* TX backoff seed register */ 64995d67482SBill Paul #define BGE_TX_BACKOFF_SEED_MASK 0x3F 65095d67482SBill Paul 65195d67482SBill Paul /* Autopoll status register */ 65295d67482SBill Paul #define BGE_AUTOPOLLSTS_ERROR 0x00000001 65395d67482SBill Paul 65495d67482SBill Paul /* Transmit MAC mode register */ 65595d67482SBill Paul #define BGE_TXMODE_RESET 0x00000001 65695d67482SBill Paul #define BGE_TXMODE_ENABLE 0x00000002 65795d67482SBill Paul #define BGE_TXMODE_FLOWCTL_ENABLE 0x00000010 65895d67482SBill Paul #define BGE_TXMODE_BIGBACKOFF_ENABLE 0x00000020 65995d67482SBill Paul #define BGE_TXMODE_LONGPAUSE_ENABLE 0x00000040 66095d67482SBill Paul 66195d67482SBill Paul /* Transmit MAC status register */ 66295d67482SBill Paul #define BGE_TXSTAT_RX_XOFFED 0x00000001 66395d67482SBill Paul #define BGE_TXSTAT_SENT_XOFF 0x00000002 66495d67482SBill Paul #define BGE_TXSTAT_SENT_XON 0x00000004 66595d67482SBill Paul #define BGE_TXSTAT_LINK_UP 0x00000008 66695d67482SBill Paul #define BGE_TXSTAT_ODI_UFLOW 0x00000010 66795d67482SBill Paul #define BGE_TXSTAT_ODI_OFLOW 0x00000020 66895d67482SBill Paul 66995d67482SBill Paul /* Transmit MAC lengths register */ 67095d67482SBill Paul #define BGE_TXLEN_SLOTTIME 0x000000FF 67195d67482SBill Paul #define BGE_TXLEN_IPG 0x00000F00 67295d67482SBill Paul #define BGE_TXLEN_CRS 0x00003000 67395d67482SBill Paul 67495d67482SBill Paul /* Receive MAC mode register */ 67595d67482SBill Paul #define BGE_RXMODE_RESET 0x00000001 67695d67482SBill Paul #define BGE_RXMODE_ENABLE 0x00000002 67795d67482SBill Paul #define BGE_RXMODE_FLOWCTL_ENABLE 0x00000004 67895d67482SBill Paul #define BGE_RXMODE_RX_GIANTS 0x00000020 67995d67482SBill Paul #define BGE_RXMODE_RX_RUNTS 0x00000040 68095d67482SBill Paul #define BGE_RXMODE_8022_LENCHECK 0x00000080 68195d67482SBill Paul #define BGE_RXMODE_RX_PROMISC 0x00000100 68295d67482SBill Paul #define BGE_RXMODE_RX_NO_CRC_CHECK 0x00000200 68395d67482SBill Paul #define BGE_RXMODE_RX_KEEP_VLAN_DIAG 0x00000400 68495d67482SBill Paul 68595d67482SBill Paul /* Receive MAC status register */ 68695d67482SBill Paul #define BGE_RXSTAT_REMOTE_XOFFED 0x00000001 68795d67482SBill Paul #define BGE_RXSTAT_RCVD_XOFF 0x00000002 68895d67482SBill Paul #define BGE_RXSTAT_RCVD_XON 0x00000004 68995d67482SBill Paul 69095d67482SBill Paul /* Receive Rules Control register */ 69195d67482SBill Paul #define BGE_RXRULECTL_OFFSET 0x000000FF 69295d67482SBill Paul #define BGE_RXRULECTL_CLASS 0x00001F00 69395d67482SBill Paul #define BGE_RXRULECTL_HDRTYPE 0x0000E000 69495d67482SBill Paul #define BGE_RXRULECTL_COMPARE_OP 0x00030000 69595d67482SBill Paul #define BGE_RXRULECTL_MAP 0x01000000 69695d67482SBill Paul #define BGE_RXRULECTL_DISCARD 0x02000000 69795d67482SBill Paul #define BGE_RXRULECTL_MASK 0x04000000 69895d67482SBill Paul #define BGE_RXRULECTL_ACTIVATE_PROC3 0x08000000 69995d67482SBill Paul #define BGE_RXRULECTL_ACTIVATE_PROC2 0x10000000 70095d67482SBill Paul #define BGE_RXRULECTL_ACTIVATE_PROC1 0x20000000 70195d67482SBill Paul #define BGE_RXRULECTL_ANDWITHNEXT 0x40000000 70295d67482SBill Paul 70395d67482SBill Paul /* Receive Rules Mask register */ 70495d67482SBill Paul #define BGE_RXRULEMASK_VALUE 0x0000FFFF 70595d67482SBill Paul #define BGE_RXRULEMASK_MASKVAL 0xFFFF0000 70695d67482SBill Paul 707da3003f0SBill Paul /* SERDES configuration register */ 708da3003f0SBill Paul #define BGE_SERDESCFG_RXR 0x00000007 /* phase interpolator */ 709da3003f0SBill Paul #define BGE_SERDESCFG_RXG 0x00000018 /* rx gain setting */ 710da3003f0SBill Paul #define BGE_SERDESCFG_RXEDGESEL 0x00000040 /* rising/falling egde */ 711da3003f0SBill Paul #define BGE_SERDESCFG_TX_BIAS 0x00000380 /* TXDAC bias setting */ 712da3003f0SBill Paul #define BGE_SERDESCFG_IBMAX 0x00000400 /* bias current +25% */ 713da3003f0SBill Paul #define BGE_SERDESCFG_IBMIN 0x00000800 /* bias current -25% */ 714da3003f0SBill Paul #define BGE_SERDESCFG_TXMODE 0x00001000 715da3003f0SBill Paul #define BGE_SERDESCFG_TXEDGESEL 0x00002000 /* rising/falling edge */ 716da3003f0SBill Paul #define BGE_SERDESCFG_MODE 0x00004000 /* TXCP/TXCN disabled */ 717da3003f0SBill Paul #define BGE_SERDESCFG_PLLTEST 0x00008000 /* PLL test mode */ 718da3003f0SBill Paul #define BGE_SERDESCFG_CDET 0x00010000 /* comma detect enable */ 719da3003f0SBill Paul #define BGE_SERDESCFG_TBILOOP 0x00020000 /* local loopback */ 720da3003f0SBill Paul #define BGE_SERDESCFG_REMLOOP 0x00040000 /* remote loopback */ 721da3003f0SBill Paul #define BGE_SERDESCFG_INVPHASE 0x00080000 /* Reverse 125Mhz clock */ 722da3003f0SBill Paul #define BGE_SERDESCFG_12REGCTL 0x00300000 /* 1.2v regulator ctl */ 723da3003f0SBill Paul #define BGE_SERDESCFG_REGCTL 0x00C00000 /* regulator ctl (2.5v) */ 724da3003f0SBill Paul 725da3003f0SBill Paul /* SERDES status register */ 726da3003f0SBill Paul #define BGE_SERDESSTS_RXSTAT 0x0000000F /* receive status bits */ 727da3003f0SBill Paul #define BGE_SERDESSTS_CDET 0x00000010 /* comma code detected */ 728da3003f0SBill Paul 729da3003f0SBill Paul /* SGDIG config (not documented) */ 730da3003f0SBill Paul #define BGE_SGDIGCFG_PAUSE_CAP 0x00000800 731da3003f0SBill Paul #define BGE_SGDIGCFG_ASYM_PAUSE 0x00001000 732da3003f0SBill Paul #define BGE_SGDIGCFG_SEND 0x40000000 733da3003f0SBill Paul #define BGE_SGDIGCFG_AUTO 0x80000000 734da3003f0SBill Paul 735da3003f0SBill Paul /* SGDIG status (not documented) */ 736da3003f0SBill Paul #define BGE_SGDIGSTS_PAUSE_CAP 0x00080000 737da3003f0SBill Paul #define BGE_SGDIGSTS_ASYM_PAUSE 0x00100000 738da3003f0SBill Paul #define BGE_SGDIGSTS_DONE 0x00000002 739da3003f0SBill Paul 740da3003f0SBill Paul 74195d67482SBill Paul /* MI communication register */ 74295d67482SBill Paul #define BGE_MICOMM_DATA 0x0000FFFF 74395d67482SBill Paul #define BGE_MICOMM_REG 0x001F0000 74495d67482SBill Paul #define BGE_MICOMM_PHY 0x03E00000 74595d67482SBill Paul #define BGE_MICOMM_CMD 0x0C000000 74695d67482SBill Paul #define BGE_MICOMM_READFAIL 0x10000000 74795d67482SBill Paul #define BGE_MICOMM_BUSY 0x20000000 74895d67482SBill Paul 74995d67482SBill Paul #define BGE_MIREG(x) ((x & 0x1F) << 16) 75095d67482SBill Paul #define BGE_MIPHY(x) ((x & 0x1F) << 21) 75195d67482SBill Paul #define BGE_MICMD_WRITE 0x04000000 75295d67482SBill Paul #define BGE_MICMD_READ 0x08000000 75395d67482SBill Paul 75495d67482SBill Paul /* MI status register */ 75595d67482SBill Paul #define BGE_MISTS_LINK 0x00000001 75695d67482SBill Paul #define BGE_MISTS_10MBPS 0x00000002 75795d67482SBill Paul 75895d67482SBill Paul #define BGE_MIMODE_SHORTPREAMBLE 0x00000002 75995d67482SBill Paul #define BGE_MIMODE_AUTOPOLL 0x00000010 76095d67482SBill Paul #define BGE_MIMODE_CLKCNT 0x001F0000 76195d67482SBill Paul 76295d67482SBill Paul 76395d67482SBill Paul /* 76495d67482SBill Paul * Send data initiator control registers. 76595d67482SBill Paul */ 76695d67482SBill Paul #define BGE_SDI_MODE 0x0C00 76795d67482SBill Paul #define BGE_SDI_STATUS 0x0C04 76895d67482SBill Paul #define BGE_SDI_STATS_CTL 0x0C08 76995d67482SBill Paul #define BGE_SDI_STATS_ENABLE_MASK 0x0C0C 77095d67482SBill Paul #define BGE_SDI_STATS_INCREMENT_MASK 0x0C10 77195d67482SBill Paul #define BGE_LOCSTATS_COS0 0x0C80 77295d67482SBill Paul #define BGE_LOCSTATS_COS1 0x0C84 77395d67482SBill Paul #define BGE_LOCSTATS_COS2 0x0C88 77495d67482SBill Paul #define BGE_LOCSTATS_COS3 0x0C8C 77595d67482SBill Paul #define BGE_LOCSTATS_COS4 0x0C90 77695d67482SBill Paul #define BGE_LOCSTATS_COS5 0x0C84 77795d67482SBill Paul #define BGE_LOCSTATS_COS6 0x0C98 77895d67482SBill Paul #define BGE_LOCSTATS_COS7 0x0C9C 77995d67482SBill Paul #define BGE_LOCSTATS_COS8 0x0CA0 78095d67482SBill Paul #define BGE_LOCSTATS_COS9 0x0CA4 78195d67482SBill Paul #define BGE_LOCSTATS_COS10 0x0CA8 78295d67482SBill Paul #define BGE_LOCSTATS_COS11 0x0CAC 78395d67482SBill Paul #define BGE_LOCSTATS_COS12 0x0CB0 78495d67482SBill Paul #define BGE_LOCSTATS_COS13 0x0CB4 78595d67482SBill Paul #define BGE_LOCSTATS_COS14 0x0CB8 78695d67482SBill Paul #define BGE_LOCSTATS_COS15 0x0CBC 78795d67482SBill Paul #define BGE_LOCSTATS_DMA_RQ_FULL 0x0CC0 78895d67482SBill Paul #define BGE_LOCSTATS_DMA_HIPRIO_RQ_FULL 0x0CC4 78995d67482SBill Paul #define BGE_LOCSTATS_SDC_QUEUE_FULL 0x0CC8 79095d67482SBill Paul #define BGE_LOCSTATS_NIC_SENDPROD_SET 0x0CCC 79195d67482SBill Paul #define BGE_LOCSTATS_STATS_UPDATED 0x0CD0 79295d67482SBill Paul #define BGE_LOCSTATS_IRQS 0x0CD4 79395d67482SBill Paul #define BGE_LOCSTATS_AVOIDED_IRQS 0x0CD8 79495d67482SBill Paul #define BGE_LOCSTATS_TX_THRESH_HIT 0x0CDC 79595d67482SBill Paul 79695d67482SBill Paul /* Send Data Initiator mode register */ 79795d67482SBill Paul #define BGE_SDIMODE_RESET 0x00000001 79895d67482SBill Paul #define BGE_SDIMODE_ENABLE 0x00000002 79995d67482SBill Paul #define BGE_SDIMODE_STATS_OFLOW_ATTN 0x00000004 80095d67482SBill Paul 80195d67482SBill Paul /* Send Data Initiator stats register */ 80295d67482SBill Paul #define BGE_SDISTAT_STATS_OFLOW_ATTN 0x00000004 80395d67482SBill Paul 80495d67482SBill Paul /* Send Data Initiator stats control register */ 80595d67482SBill Paul #define BGE_SDISTATSCTL_ENABLE 0x00000001 80695d67482SBill Paul #define BGE_SDISTATSCTL_FASTER 0x00000002 80795d67482SBill Paul #define BGE_SDISTATSCTL_CLEAR 0x00000004 80895d67482SBill Paul #define BGE_SDISTATSCTL_FORCEFLUSH 0x00000008 80995d67482SBill Paul #define BGE_SDISTATSCTL_FORCEZERO 0x00000010 81095d67482SBill Paul 81195d67482SBill Paul /* 81295d67482SBill Paul * Send Data Completion Control registers 81395d67482SBill Paul */ 81495d67482SBill Paul #define BGE_SDC_MODE 0x1000 81595d67482SBill Paul #define BGE_SDC_STATUS 0x1004 81695d67482SBill Paul 81795d67482SBill Paul /* Send Data completion mode register */ 81895d67482SBill Paul #define BGE_SDCMODE_RESET 0x00000001 81995d67482SBill Paul #define BGE_SDCMODE_ENABLE 0x00000002 82095d67482SBill Paul #define BGE_SDCMODE_ATTN 0x00000004 82195d67482SBill Paul 82295d67482SBill Paul /* Send Data completion status register */ 82395d67482SBill Paul #define BGE_SDCSTAT_ATTN 0x00000004 82495d67482SBill Paul 82595d67482SBill Paul /* 82695d67482SBill Paul * Send BD Ring Selector Control registers 82795d67482SBill Paul */ 82895d67482SBill Paul #define BGE_SRS_MODE 0x1400 82995d67482SBill Paul #define BGE_SRS_STATUS 0x1404 83095d67482SBill Paul #define BGE_SRS_HWDIAG 0x1408 83195d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS0 0x1440 83295d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS1 0x1444 83395d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS2 0x1448 83495d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS3 0x144C 83595d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS4 0x1450 83695d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS5 0x1454 83795d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS6 0x1458 83895d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS7 0x145C 83995d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS8 0x1460 84095d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS9 0x1464 84195d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS10 0x1468 84295d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS11 0x146C 84395d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS12 0x1470 84495d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS13 0x1474 84595d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS14 0x1478 84695d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS15 0x147C 84795d67482SBill Paul 84895d67482SBill Paul /* Send BD Ring Selector Mode register */ 84995d67482SBill Paul #define BGE_SRSMODE_RESET 0x00000001 85095d67482SBill Paul #define BGE_SRSMODE_ENABLE 0x00000002 85195d67482SBill Paul #define BGE_SRSMODE_ATTN 0x00000004 85295d67482SBill Paul 85395d67482SBill Paul /* Send BD Ring Selector Status register */ 85495d67482SBill Paul #define BGE_SRSSTAT_ERROR 0x00000004 85595d67482SBill Paul 85695d67482SBill Paul /* Send BD Ring Selector HW Diagnostics register */ 85795d67482SBill Paul #define BGE_SRSHWDIAG_STATE 0x0000000F 85895d67482SBill Paul #define BGE_SRSHWDIAG_CURRINGNUM 0x000000F0 85995d67482SBill Paul #define BGE_SRSHWDIAG_STAGEDRINGNUM 0x00000F00 86095d67482SBill Paul #define BGE_SRSHWDIAG_RINGNUM_IN_MBX 0x0000F000 86195d67482SBill Paul 86295d67482SBill Paul /* 86395d67482SBill Paul * Send BD Initiator Selector Control registers 86495d67482SBill Paul */ 86595d67482SBill Paul #define BGE_SBDI_MODE 0x1800 86695d67482SBill Paul #define BGE_SBDI_STATUS 0x1804 86795d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD0 0x1808 86895d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD1 0x180C 86995d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD2 0x1810 87095d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD3 0x1814 87195d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD4 0x1818 87295d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD5 0x181C 87395d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD6 0x1820 87495d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD7 0x1824 87595d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD8 0x1828 87695d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD9 0x182C 87795d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD10 0x1830 87895d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD11 0x1834 87995d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD12 0x1838 88095d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD13 0x183C 88195d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD14 0x1840 88295d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD15 0x1844 88395d67482SBill Paul 88495d67482SBill Paul /* Send BD Initiator Mode register */ 88595d67482SBill Paul #define BGE_SBDIMODE_RESET 0x00000001 88695d67482SBill Paul #define BGE_SBDIMODE_ENABLE 0x00000002 88795d67482SBill Paul #define BGE_SBDIMODE_ATTN 0x00000004 88895d67482SBill Paul 88995d67482SBill Paul /* Send BD Initiator Status register */ 89095d67482SBill Paul #define BGE_SBDISTAT_ERROR 0x00000004 89195d67482SBill Paul 89295d67482SBill Paul /* 89395d67482SBill Paul * Send BD Completion Control registers 89495d67482SBill Paul */ 89595d67482SBill Paul #define BGE_SBDC_MODE 0x1C00 89695d67482SBill Paul #define BGE_SBDC_STATUS 0x1C04 89795d67482SBill Paul 89895d67482SBill Paul /* Send BD Completion Control Mode register */ 89995d67482SBill Paul #define BGE_SBDCMODE_RESET 0x00000001 90095d67482SBill Paul #define BGE_SBDCMODE_ENABLE 0x00000002 90195d67482SBill Paul #define BGE_SBDCMODE_ATTN 0x00000004 90295d67482SBill Paul 90395d67482SBill Paul /* Send BD Completion Control Status register */ 90495d67482SBill Paul #define BGE_SBDCSTAT_ATTN 0x00000004 90595d67482SBill Paul 90695d67482SBill Paul /* 90795d67482SBill Paul * Receive List Placement Control registers 90895d67482SBill Paul */ 90995d67482SBill Paul #define BGE_RXLP_MODE 0x2000 91095d67482SBill Paul #define BGE_RXLP_STATUS 0x2004 91195d67482SBill Paul #define BGE_RXLP_SEL_LIST_LOCK 0x2008 91295d67482SBill Paul #define BGE_RXLP_SEL_NON_EMPTY_BITS 0x200C 91395d67482SBill Paul #define BGE_RXLP_CFG 0x2010 91495d67482SBill Paul #define BGE_RXLP_STATS_CTL 0x2014 91595d67482SBill Paul #define BGE_RXLP_STATS_ENABLE_MASK 0x2018 91695d67482SBill Paul #define BGE_RXLP_STATS_INCREMENT_MASK 0x201C 91795d67482SBill Paul #define BGE_RXLP_HEAD0 0x2100 91895d67482SBill Paul #define BGE_RXLP_TAIL0 0x2104 91995d67482SBill Paul #define BGE_RXLP_COUNT0 0x2108 92095d67482SBill Paul #define BGE_RXLP_HEAD1 0x2110 92195d67482SBill Paul #define BGE_RXLP_TAIL1 0x2114 92295d67482SBill Paul #define BGE_RXLP_COUNT1 0x2118 92395d67482SBill Paul #define BGE_RXLP_HEAD2 0x2120 92495d67482SBill Paul #define BGE_RXLP_TAIL2 0x2124 92595d67482SBill Paul #define BGE_RXLP_COUNT2 0x2128 92695d67482SBill Paul #define BGE_RXLP_HEAD3 0x2130 92795d67482SBill Paul #define BGE_RXLP_TAIL3 0x2134 92895d67482SBill Paul #define BGE_RXLP_COUNT3 0x2138 92995d67482SBill Paul #define BGE_RXLP_HEAD4 0x2140 93095d67482SBill Paul #define BGE_RXLP_TAIL4 0x2144 93195d67482SBill Paul #define BGE_RXLP_COUNT4 0x2148 93295d67482SBill Paul #define BGE_RXLP_HEAD5 0x2150 93395d67482SBill Paul #define BGE_RXLP_TAIL5 0x2154 93495d67482SBill Paul #define BGE_RXLP_COUNT5 0x2158 93595d67482SBill Paul #define BGE_RXLP_HEAD6 0x2160 93695d67482SBill Paul #define BGE_RXLP_TAIL6 0x2164 93795d67482SBill Paul #define BGE_RXLP_COUNT6 0x2168 93895d67482SBill Paul #define BGE_RXLP_HEAD7 0x2170 93995d67482SBill Paul #define BGE_RXLP_TAIL7 0x2174 94095d67482SBill Paul #define BGE_RXLP_COUNT7 0x2178 94195d67482SBill Paul #define BGE_RXLP_HEAD8 0x2180 94295d67482SBill Paul #define BGE_RXLP_TAIL8 0x2184 94395d67482SBill Paul #define BGE_RXLP_COUNT8 0x2188 94495d67482SBill Paul #define BGE_RXLP_HEAD9 0x2190 94595d67482SBill Paul #define BGE_RXLP_TAIL9 0x2194 94695d67482SBill Paul #define BGE_RXLP_COUNT9 0x2198 94795d67482SBill Paul #define BGE_RXLP_HEAD10 0x21A0 94895d67482SBill Paul #define BGE_RXLP_TAIL10 0x21A4 94995d67482SBill Paul #define BGE_RXLP_COUNT10 0x21A8 95095d67482SBill Paul #define BGE_RXLP_HEAD11 0x21B0 95195d67482SBill Paul #define BGE_RXLP_TAIL11 0x21B4 95295d67482SBill Paul #define BGE_RXLP_COUNT11 0x21B8 95395d67482SBill Paul #define BGE_RXLP_HEAD12 0x21C0 95495d67482SBill Paul #define BGE_RXLP_TAIL12 0x21C4 95595d67482SBill Paul #define BGE_RXLP_COUNT12 0x21C8 95695d67482SBill Paul #define BGE_RXLP_HEAD13 0x21D0 95795d67482SBill Paul #define BGE_RXLP_TAIL13 0x21D4 95895d67482SBill Paul #define BGE_RXLP_COUNT13 0x21D8 95995d67482SBill Paul #define BGE_RXLP_HEAD14 0x21E0 96095d67482SBill Paul #define BGE_RXLP_TAIL14 0x21E4 96195d67482SBill Paul #define BGE_RXLP_COUNT14 0x21E8 96295d67482SBill Paul #define BGE_RXLP_HEAD15 0x21F0 96395d67482SBill Paul #define BGE_RXLP_TAIL15 0x21F4 96495d67482SBill Paul #define BGE_RXLP_COUNT15 0x21F8 96595d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS0 0x2200 96695d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS1 0x2204 96795d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS2 0x2208 96895d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS3 0x220C 96995d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS4 0x2210 97095d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS5 0x2214 97195d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS6 0x2218 97295d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS7 0x221C 97395d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS8 0x2220 97495d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS9 0x2224 97595d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS10 0x2228 97695d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS11 0x222C 97795d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS12 0x2230 97895d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS13 0x2234 97995d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS14 0x2238 98095d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS15 0x223C 98195d67482SBill Paul #define BGE_RXLP_LOCSTAT_FILTDROP 0x2240 98295d67482SBill Paul #define BGE_RXLP_LOCSTAT_DMA_WRQ_FULL 0x2244 98395d67482SBill Paul #define BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL 0x2248 98495d67482SBill Paul #define BGE_RXLP_LOCSTAT_OUT_OF_BDS 0x224C 98595d67482SBill Paul #define BGE_RXLP_LOCSTAT_IFIN_DROPS 0x2250 98695d67482SBill Paul #define BGE_RXLP_LOCSTAT_IFIN_ERRORS 0x2254 98795d67482SBill Paul #define BGE_RXLP_LOCSTAT_RXTHRESH_HIT 0x2258 98895d67482SBill Paul 98995d67482SBill Paul 99095d67482SBill Paul /* Receive List Placement mode register */ 99195d67482SBill Paul #define BGE_RXLPMODE_RESET 0x00000001 99295d67482SBill Paul #define BGE_RXLPMODE_ENABLE 0x00000002 99395d67482SBill Paul #define BGE_RXLPMODE_CLASS0_ATTN 0x00000004 99495d67482SBill Paul #define BGE_RXLPMODE_MAPOUTRANGE_ATTN 0x00000008 99595d67482SBill Paul #define BGE_RXLPMODE_STATSOFLOW_ATTN 0x00000010 99695d67482SBill Paul 99795d67482SBill Paul /* Receive List Placement Status register */ 99895d67482SBill Paul #define BGE_RXLPSTAT_CLASS0_ATTN 0x00000004 99995d67482SBill Paul #define BGE_RXLPSTAT_MAPOUTRANGE_ATTN 0x00000008 100095d67482SBill Paul #define BGE_RXLPSTAT_STATSOFLOW_ATTN 0x00000010 100195d67482SBill Paul 100295d67482SBill Paul /* 100395d67482SBill Paul * Receive Data and Receive BD Initiator Control Registers 100495d67482SBill Paul */ 100595d67482SBill Paul #define BGE_RDBDI_MODE 0x2400 100695d67482SBill Paul #define BGE_RDBDI_STATUS 0x2404 100795d67482SBill Paul #define BGE_RX_JUMBO_RCB_HADDR_HI 0x2440 100895d67482SBill Paul #define BGE_RX_JUMBO_RCB_HADDR_LO 0x2444 100995d67482SBill Paul #define BGE_RX_JUMBO_RCB_MAXLEN_FLAGS 0x2448 101095d67482SBill Paul #define BGE_RX_JUMBO_RCB_NICADDR 0x244C 101195d67482SBill Paul #define BGE_RX_STD_RCB_HADDR_HI 0x2450 101295d67482SBill Paul #define BGE_RX_STD_RCB_HADDR_LO 0x2454 101395d67482SBill Paul #define BGE_RX_STD_RCB_MAXLEN_FLAGS 0x2458 101495d67482SBill Paul #define BGE_RX_STD_RCB_NICADDR 0x245C 101595d67482SBill Paul #define BGE_RX_MINI_RCB_HADDR_HI 0x2460 101695d67482SBill Paul #define BGE_RX_MINI_RCB_HADDR_LO 0x2464 101795d67482SBill Paul #define BGE_RX_MINI_RCB_MAXLEN_FLAGS 0x2468 101895d67482SBill Paul #define BGE_RX_MINI_RCB_NICADDR 0x246C 101995d67482SBill Paul #define BGE_RDBDI_JUMBO_RX_CONS 0x2470 102095d67482SBill Paul #define BGE_RDBDI_STD_RX_CONS 0x2474 102195d67482SBill Paul #define BGE_RDBDI_MINI_RX_CONS 0x2478 102295d67482SBill Paul #define BGE_RDBDI_RETURN_PROD0 0x2480 102395d67482SBill Paul #define BGE_RDBDI_RETURN_PROD1 0x2484 102495d67482SBill Paul #define BGE_RDBDI_RETURN_PROD2 0x2488 102595d67482SBill Paul #define BGE_RDBDI_RETURN_PROD3 0x248C 102695d67482SBill Paul #define BGE_RDBDI_RETURN_PROD4 0x2490 102795d67482SBill Paul #define BGE_RDBDI_RETURN_PROD5 0x2494 102895d67482SBill Paul #define BGE_RDBDI_RETURN_PROD6 0x2498 102995d67482SBill Paul #define BGE_RDBDI_RETURN_PROD7 0x249C 103095d67482SBill Paul #define BGE_RDBDI_RETURN_PROD8 0x24A0 103195d67482SBill Paul #define BGE_RDBDI_RETURN_PROD9 0x24A4 103295d67482SBill Paul #define BGE_RDBDI_RETURN_PROD10 0x24A8 103395d67482SBill Paul #define BGE_RDBDI_RETURN_PROD11 0x24AC 103495d67482SBill Paul #define BGE_RDBDI_RETURN_PROD12 0x24B0 103595d67482SBill Paul #define BGE_RDBDI_RETURN_PROD13 0x24B4 103695d67482SBill Paul #define BGE_RDBDI_RETURN_PROD14 0x24B8 103795d67482SBill Paul #define BGE_RDBDI_RETURN_PROD15 0x24BC 103895d67482SBill Paul #define BGE_RDBDI_HWDIAG 0x24C0 103995d67482SBill Paul 104095d67482SBill Paul 104195d67482SBill Paul /* Receive Data and Receive BD Initiator Mode register */ 104295d67482SBill Paul #define BGE_RDBDIMODE_RESET 0x00000001 104395d67482SBill Paul #define BGE_RDBDIMODE_ENABLE 0x00000002 104495d67482SBill Paul #define BGE_RDBDIMODE_JUMBO_ATTN 0x00000004 104595d67482SBill Paul #define BGE_RDBDIMODE_GIANT_ATTN 0x00000008 104695d67482SBill Paul #define BGE_RDBDIMODE_BADRINGSZ_ATTN 0x00000010 104795d67482SBill Paul 104895d67482SBill Paul /* Receive Data and Receive BD Initiator Status register */ 104995d67482SBill Paul #define BGE_RDBDISTAT_JUMBO_ATTN 0x00000004 105095d67482SBill Paul #define BGE_RDBDISTAT_GIANT_ATTN 0x00000008 105195d67482SBill Paul #define BGE_RDBDISTAT_BADRINGSZ_ATTN 0x00000010 105295d67482SBill Paul 105395d67482SBill Paul 105495d67482SBill Paul /* 105595d67482SBill Paul * Receive Data Completion Control registers 105695d67482SBill Paul */ 105795d67482SBill Paul #define BGE_RDC_MODE 0x2800 105895d67482SBill Paul 105995d67482SBill Paul /* Receive Data Completion Mode register */ 106095d67482SBill Paul #define BGE_RDCMODE_RESET 0x00000001 106195d67482SBill Paul #define BGE_RDCMODE_ENABLE 0x00000002 106295d67482SBill Paul #define BGE_RDCMODE_ATTN 0x00000004 106395d67482SBill Paul 106495d67482SBill Paul /* 106595d67482SBill Paul * Receive BD Initiator Control registers 106695d67482SBill Paul */ 106795d67482SBill Paul #define BGE_RBDI_MODE 0x2C00 106895d67482SBill Paul #define BGE_RBDI_STATUS 0x2C04 106995d67482SBill Paul #define BGE_RBDI_NIC_JUMBO_BD_PROD 0x2C08 107095d67482SBill Paul #define BGE_RBDI_NIC_STD_BD_PROD 0x2C0C 107195d67482SBill Paul #define BGE_RBDI_NIC_MINI_BD_PROD 0x2C10 107295d67482SBill Paul #define BGE_RBDI_MINI_REPL_THRESH 0x2C14 107395d67482SBill Paul #define BGE_RBDI_STD_REPL_THRESH 0x2C18 107495d67482SBill Paul #define BGE_RBDI_JUMBO_REPL_THRESH 0x2C1C 107595d67482SBill Paul 107695d67482SBill Paul /* Receive BD Initiator Mode register */ 107795d67482SBill Paul #define BGE_RBDIMODE_RESET 0x00000001 107895d67482SBill Paul #define BGE_RBDIMODE_ENABLE 0x00000002 107995d67482SBill Paul #define BGE_RBDIMODE_ATTN 0x00000004 108095d67482SBill Paul 108195d67482SBill Paul /* Receive BD Initiator Status register */ 108295d67482SBill Paul #define BGE_RBDISTAT_ATTN 0x00000004 108395d67482SBill Paul 108495d67482SBill Paul /* 108595d67482SBill Paul * Receive BD Completion Control registers 108695d67482SBill Paul */ 108795d67482SBill Paul #define BGE_RBDC_MODE 0x3000 108895d67482SBill Paul #define BGE_RBDC_STATUS 0x3004 108995d67482SBill Paul #define BGE_RBDC_JUMBO_BD_PROD 0x3008 109095d67482SBill Paul #define BGE_RBDC_STD_BD_PROD 0x300C 109195d67482SBill Paul #define BGE_RBDC_MINI_BD_PROD 0x3010 109295d67482SBill Paul 109395d67482SBill Paul /* Receive BD completion mode register */ 109495d67482SBill Paul #define BGE_RBDCMODE_RESET 0x00000001 109595d67482SBill Paul #define BGE_RBDCMODE_ENABLE 0x00000002 109695d67482SBill Paul #define BGE_RBDCMODE_ATTN 0x00000004 109795d67482SBill Paul 109895d67482SBill Paul /* Receive BD completion status register */ 109995d67482SBill Paul #define BGE_RBDCSTAT_ERROR 0x00000004 110095d67482SBill Paul 110195d67482SBill Paul /* 110295d67482SBill Paul * Receive List Selector Control registers 110395d67482SBill Paul */ 110495d67482SBill Paul #define BGE_RXLS_MODE 0x3400 110595d67482SBill Paul #define BGE_RXLS_STATUS 0x3404 110695d67482SBill Paul 110795d67482SBill Paul /* Receive List Selector Mode register */ 110895d67482SBill Paul #define BGE_RXLSMODE_RESET 0x00000001 110995d67482SBill Paul #define BGE_RXLSMODE_ENABLE 0x00000002 111095d67482SBill Paul #define BGE_RXLSMODE_ATTN 0x00000004 111195d67482SBill Paul 111295d67482SBill Paul /* Receive List Selector Status register */ 111395d67482SBill Paul #define BGE_RXLSSTAT_ERROR 0x00000004 111495d67482SBill Paul 111595d67482SBill Paul /* 111695d67482SBill Paul * Mbuf Cluster Free registers (has nothing to do with BSD mbufs) 111795d67482SBill Paul */ 111895d67482SBill Paul #define BGE_MBCF_MODE 0x3800 111995d67482SBill Paul #define BGE_MBCF_STATUS 0x3804 112095d67482SBill Paul 112195d67482SBill Paul /* Mbuf Cluster Free mode register */ 112295d67482SBill Paul #define BGE_MBCFMODE_RESET 0x00000001 112395d67482SBill Paul #define BGE_MBCFMODE_ENABLE 0x00000002 112495d67482SBill Paul #define BGE_MBCFMODE_ATTN 0x00000004 112595d67482SBill Paul 112695d67482SBill Paul /* Mbuf Cluster Free status register */ 112795d67482SBill Paul #define BGE_MBCFSTAT_ERROR 0x00000004 112895d67482SBill Paul 112995d67482SBill Paul /* 113095d67482SBill Paul * Host Coalescing Control registers 113195d67482SBill Paul */ 113295d67482SBill Paul #define BGE_HCC_MODE 0x3C00 113395d67482SBill Paul #define BGE_HCC_STATUS 0x3C04 113495d67482SBill Paul #define BGE_HCC_RX_COAL_TICKS 0x3C08 113595d67482SBill Paul #define BGE_HCC_TX_COAL_TICKS 0x3C0C 113695d67482SBill Paul #define BGE_HCC_RX_MAX_COAL_BDS 0x3C10 113795d67482SBill Paul #define BGE_HCC_TX_MAX_COAL_BDS 0x3C14 113895d67482SBill Paul #define BGE_HCC_RX_COAL_TICKS_INT 0x3C18 /* ticks during interrupt */ 113995d67482SBill Paul #define BGE_HCC_TX_COAL_TICKS_INT 0x3C1C /* ticks during interrupt */ 114095d67482SBill Paul #define BGE_HCC_RX_MAX_COAL_BDS_INT 0x3C20 /* BDs during interrupt */ 1141f53579cfSPaul Saab #define BGE_HCC_TX_MAX_COAL_BDS_INT 0x3C24 /* BDs during interrupt */ 114295d67482SBill Paul #define BGE_HCC_STATS_TICKS 0x3C28 114395d67482SBill Paul #define BGE_HCC_STATS_ADDR_HI 0x3C30 114495d67482SBill Paul #define BGE_HCC_STATS_ADDR_LO 0x3C34 114595d67482SBill Paul #define BGE_HCC_STATUSBLK_ADDR_HI 0x3C38 114695d67482SBill Paul #define BGE_HCC_STATUSBLK_ADDR_LO 0x3C3C 114795d67482SBill Paul #define BGE_HCC_STATS_BASEADDR 0x3C40 /* address in NIC memory */ 114895d67482SBill Paul #define BGE_HCC_STATUSBLK_BASEADDR 0x3C44 /* address in NIC memory */ 114995d67482SBill Paul #define BGE_FLOW_ATTN 0x3C48 115095d67482SBill Paul #define BGE_HCC_JUMBO_BD_CONS 0x3C50 115195d67482SBill Paul #define BGE_HCC_STD_BD_CONS 0x3C54 115295d67482SBill Paul #define BGE_HCC_MINI_BD_CONS 0x3C58 115395d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD0 0x3C80 115495d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD1 0x3C84 115595d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD2 0x3C88 115695d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD3 0x3C8C 115795d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD4 0x3C90 115895d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD5 0x3C94 115995d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD6 0x3C98 116095d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD7 0x3C9C 116195d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD8 0x3CA0 116295d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD9 0x3CA4 116395d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD10 0x3CA8 116495d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD11 0x3CAC 116595d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD12 0x3CB0 116695d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD13 0x3CB4 116795d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD14 0x3CB8 116895d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD15 0x3CBC 116995d67482SBill Paul #define BGE_HCC_TX_BD_CONS0 0x3CC0 117095d67482SBill Paul #define BGE_HCC_TX_BD_CONS1 0x3CC4 117195d67482SBill Paul #define BGE_HCC_TX_BD_CONS2 0x3CC8 117295d67482SBill Paul #define BGE_HCC_TX_BD_CONS3 0x3CCC 117395d67482SBill Paul #define BGE_HCC_TX_BD_CONS4 0x3CD0 117495d67482SBill Paul #define BGE_HCC_TX_BD_CONS5 0x3CD4 117595d67482SBill Paul #define BGE_HCC_TX_BD_CONS6 0x3CD8 117695d67482SBill Paul #define BGE_HCC_TX_BD_CONS7 0x3CDC 117795d67482SBill Paul #define BGE_HCC_TX_BD_CONS8 0x3CE0 117895d67482SBill Paul #define BGE_HCC_TX_BD_CONS9 0x3CE4 117995d67482SBill Paul #define BGE_HCC_TX_BD_CONS10 0x3CE8 118095d67482SBill Paul #define BGE_HCC_TX_BD_CONS11 0x3CEC 118195d67482SBill Paul #define BGE_HCC_TX_BD_CONS12 0x3CF0 118295d67482SBill Paul #define BGE_HCC_TX_BD_CONS13 0x3CF4 118395d67482SBill Paul #define BGE_HCC_TX_BD_CONS14 0x3CF8 118495d67482SBill Paul #define BGE_HCC_TX_BD_CONS15 0x3CFC 118595d67482SBill Paul 118695d67482SBill Paul 118795d67482SBill Paul /* Host coalescing mode register */ 118895d67482SBill Paul #define BGE_HCCMODE_RESET 0x00000001 118995d67482SBill Paul #define BGE_HCCMODE_ENABLE 0x00000002 119095d67482SBill Paul #define BGE_HCCMODE_ATTN 0x00000004 119195d67482SBill Paul #define BGE_HCCMODE_COAL_NOW 0x00000008 11924a531e8dSPawel Jakub Dawidek #define BGE_HCCMODE_MSI_BITS 0x00000070 119395d67482SBill Paul #define BGE_HCCMODE_STATBLK_SIZE 0x00000180 119495d67482SBill Paul 119595d67482SBill Paul #define BGE_STATBLKSZ_FULL 0x00000000 119695d67482SBill Paul #define BGE_STATBLKSZ_64BYTE 0x00000080 119795d67482SBill Paul #define BGE_STATBLKSZ_32BYTE 0x00000100 119895d67482SBill Paul 119995d67482SBill Paul /* Host coalescing status register */ 120095d67482SBill Paul #define BGE_HCCSTAT_ERROR 0x00000004 120195d67482SBill Paul 120295d67482SBill Paul /* Flow attention register */ 120395d67482SBill Paul #define BGE_FLOWATTN_MB_LOWAT 0x00000040 120495d67482SBill Paul #define BGE_FLOWATTN_MEMARB 0x00000080 120595d67482SBill Paul #define BGE_FLOWATTN_HOSTCOAL 0x00008000 120695d67482SBill Paul #define BGE_FLOWATTN_DMADONE_DISCARD 0x00010000 120795d67482SBill Paul #define BGE_FLOWATTN_RCB_INVAL 0x00020000 120895d67482SBill Paul #define BGE_FLOWATTN_RXDATA_CORRUPT 0x00040000 120995d67482SBill Paul #define BGE_FLOWATTN_RDBDI 0x00080000 121095d67482SBill Paul #define BGE_FLOWATTN_RXLS 0x00100000 121195d67482SBill Paul #define BGE_FLOWATTN_RXLP 0x00200000 121295d67482SBill Paul #define BGE_FLOWATTN_RBDC 0x00400000 121395d67482SBill Paul #define BGE_FLOWATTN_RBDI 0x00800000 121495d67482SBill Paul #define BGE_FLOWATTN_SDC 0x08000000 121595d67482SBill Paul #define BGE_FLOWATTN_SDI 0x10000000 121695d67482SBill Paul #define BGE_FLOWATTN_SRS 0x20000000 121795d67482SBill Paul #define BGE_FLOWATTN_SBDC 0x40000000 121895d67482SBill Paul #define BGE_FLOWATTN_SBDI 0x80000000 121995d67482SBill Paul 122095d67482SBill Paul /* 122195d67482SBill Paul * Memory arbiter registers 122295d67482SBill Paul */ 122395d67482SBill Paul #define BGE_MARB_MODE 0x4000 122495d67482SBill Paul #define BGE_MARB_STATUS 0x4004 122595d67482SBill Paul #define BGE_MARB_TRAPADDR_HI 0x4008 122695d67482SBill Paul #define BGE_MARB_TRAPADDR_LO 0x400C 122795d67482SBill Paul 122895d67482SBill Paul /* Memory arbiter mode register */ 122995d67482SBill Paul #define BGE_MARBMODE_RESET 0x00000001 123095d67482SBill Paul #define BGE_MARBMODE_ENABLE 0x00000002 123195d67482SBill Paul #define BGE_MARBMODE_TX_ADDR_TRAP 0x00000004 123295d67482SBill Paul #define BGE_MARBMODE_RX_ADDR_TRAP 0x00000008 123395d67482SBill Paul #define BGE_MARBMODE_DMAW1_TRAP 0x00000010 123495d67482SBill Paul #define BGE_MARBMODE_DMAR1_TRAP 0x00000020 123595d67482SBill Paul #define BGE_MARBMODE_RXRISC_TRAP 0x00000040 123695d67482SBill Paul #define BGE_MARBMODE_TXRISC_TRAP 0x00000080 123795d67482SBill Paul #define BGE_MARBMODE_PCI_TRAP 0x00000100 123895d67482SBill Paul #define BGE_MARBMODE_DMAR2_TRAP 0x00000200 123995d67482SBill Paul #define BGE_MARBMODE_RXQ_TRAP 0x00000400 124095d67482SBill Paul #define BGE_MARBMODE_RXDI1_TRAP 0x00000800 124195d67482SBill Paul #define BGE_MARBMODE_RXDI2_TRAP 0x00001000 124295d67482SBill Paul #define BGE_MARBMODE_DC_GRPMEM_TRAP 0x00002000 124395d67482SBill Paul #define BGE_MARBMODE_HCOAL_TRAP 0x00004000 124495d67482SBill Paul #define BGE_MARBMODE_MBUF_TRAP 0x00008000 124595d67482SBill Paul #define BGE_MARBMODE_TXDI_TRAP 0x00010000 124695d67482SBill Paul #define BGE_MARBMODE_SDC_DMAC_TRAP 0x00020000 124795d67482SBill Paul #define BGE_MARBMODE_TXBD_TRAP 0x00040000 124895d67482SBill Paul #define BGE_MARBMODE_BUFFMAN_TRAP 0x00080000 124995d67482SBill Paul #define BGE_MARBMODE_DMAW2_TRAP 0x00100000 125095d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_ROFLO_TRAP 0x00200000 125195d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_RUFLO_TRAP 0x00400000 125295d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_WOFLO_TRAP 0x00800000 125395d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_WUFLO_TRAP 0x01000000 125495d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_PERR_TRAP 0x02000000 125595d67482SBill Paul 125695d67482SBill Paul /* Memory arbiter status register */ 125795d67482SBill Paul #define BGE_MARBSTAT_TX_ADDR_TRAP 0x00000004 125895d67482SBill Paul #define BGE_MARBSTAT_RX_ADDR_TRAP 0x00000008 125995d67482SBill Paul #define BGE_MARBSTAT_DMAW1_TRAP 0x00000010 126095d67482SBill Paul #define BGE_MARBSTAT_DMAR1_TRAP 0x00000020 126195d67482SBill Paul #define BGE_MARBSTAT_RXRISC_TRAP 0x00000040 126295d67482SBill Paul #define BGE_MARBSTAT_TXRISC_TRAP 0x00000080 126395d67482SBill Paul #define BGE_MARBSTAT_PCI_TRAP 0x00000100 126495d67482SBill Paul #define BGE_MARBSTAT_DMAR2_TRAP 0x00000200 126595d67482SBill Paul #define BGE_MARBSTAT_RXQ_TRAP 0x00000400 126695d67482SBill Paul #define BGE_MARBSTAT_RXDI1_TRAP 0x00000800 126795d67482SBill Paul #define BGE_MARBSTAT_RXDI2_TRAP 0x00001000 126895d67482SBill Paul #define BGE_MARBSTAT_DC_GRPMEM_TRAP 0x00002000 126995d67482SBill Paul #define BGE_MARBSTAT_HCOAL_TRAP 0x00004000 127095d67482SBill Paul #define BGE_MARBSTAT_MBUF_TRAP 0x00008000 127195d67482SBill Paul #define BGE_MARBSTAT_TXDI_TRAP 0x00010000 127295d67482SBill Paul #define BGE_MARBSTAT_SDC_DMAC_TRAP 0x00020000 127395d67482SBill Paul #define BGE_MARBSTAT_TXBD_TRAP 0x00040000 127495d67482SBill Paul #define BGE_MARBSTAT_BUFFMAN_TRAP 0x00080000 127595d67482SBill Paul #define BGE_MARBSTAT_DMAW2_TRAP 0x00100000 127695d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_ROFLO_TRAP 0x00200000 127795d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_RUFLO_TRAP 0x00400000 127895d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_WOFLO_TRAP 0x00800000 127995d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_WUFLO_TRAP 0x01000000 128095d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_PERR_TRAP 0x02000000 128195d67482SBill Paul 128295d67482SBill Paul /* 128395d67482SBill Paul * Buffer manager control registers 128495d67482SBill Paul */ 128595d67482SBill Paul #define BGE_BMAN_MODE 0x4400 128695d67482SBill Paul #define BGE_BMAN_STATUS 0x4404 128795d67482SBill Paul #define BGE_BMAN_MBUFPOOL_BASEADDR 0x4408 128895d67482SBill Paul #define BGE_BMAN_MBUFPOOL_LEN 0x440C 128995d67482SBill Paul #define BGE_BMAN_MBUFPOOL_READDMA_LOWAT 0x4410 129095d67482SBill Paul #define BGE_BMAN_MBUFPOOL_MACRX_LOWAT 0x4414 129195d67482SBill Paul #define BGE_BMAN_MBUFPOOL_HIWAT 0x4418 129295d67482SBill Paul #define BGE_BMAN_RXCPU_MBALLOC_REQ 0x441C 129395d67482SBill Paul #define BGE_BMAN_RXCPU_MBALLOC_RESP 0x4420 129495d67482SBill Paul #define BGE_BMAN_TXCPU_MBALLOC_REQ 0x4424 129595d67482SBill Paul #define BGE_BMAN_TXCPU_MBALLOC_RESP 0x4428 129695d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_BASEADDR 0x442C 129795d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_LEN 0x4430 129895d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_LOWAT 0x4434 129995d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_HIWAT 0x4438 130095d67482SBill Paul #define BGE_BMAN_RXCPU_DMAALLOC_REQ 0x443C 130195d67482SBill Paul #define BGE_BMAN_RXCPU_DMAALLOC_RESP 0x4440 130295d67482SBill Paul #define BGE_BMAN_TXCPU_DMAALLOC_REQ 0x4444 130395d67482SBill Paul #define BGE_BMAN_TXCPU_DMALLLOC_RESP 0x4448 130495d67482SBill Paul #define BGE_BMAN_HWDIAG_1 0x444C 130595d67482SBill Paul #define BGE_BMAN_HWDIAG_2 0x4450 130695d67482SBill Paul #define BGE_BMAN_HWDIAG_3 0x4454 130795d67482SBill Paul 130895d67482SBill Paul /* Buffer manager mode register */ 130995d67482SBill Paul #define BGE_BMANMODE_RESET 0x00000001 131095d67482SBill Paul #define BGE_BMANMODE_ENABLE 0x00000002 131195d67482SBill Paul #define BGE_BMANMODE_ATTN 0x00000004 131295d67482SBill Paul #define BGE_BMANMODE_TESTMODE 0x00000008 131395d67482SBill Paul #define BGE_BMANMODE_LOMBUF_ATTN 0x00000010 131495d67482SBill Paul 131595d67482SBill Paul /* Buffer manager status register */ 131695d67482SBill Paul #define BGE_BMANSTAT_ERRO 0x00000004 131795d67482SBill Paul #define BGE_BMANSTAT_LOWMBUF_ERROR 0x00000010 131895d67482SBill Paul 131995d67482SBill Paul 132095d67482SBill Paul /* 132195d67482SBill Paul * Read DMA Control registers 132295d67482SBill Paul */ 132395d67482SBill Paul #define BGE_RDMA_MODE 0x4800 132495d67482SBill Paul #define BGE_RDMA_STATUS 0x4804 132595d67482SBill Paul 132695d67482SBill Paul /* Read DMA mode register */ 132795d67482SBill Paul #define BGE_RDMAMODE_RESET 0x00000001 132895d67482SBill Paul #define BGE_RDMAMODE_ENABLE 0x00000002 132995d67482SBill Paul #define BGE_RDMAMODE_PCI_TGT_ABRT_ATTN 0x00000004 133095d67482SBill Paul #define BGE_RDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008 133195d67482SBill Paul #define BGE_RDMAMODE_PCI_PERR_ATTN 0x00000010 133295d67482SBill Paul #define BGE_RDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020 133395d67482SBill Paul #define BGE_RDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040 133495d67482SBill Paul #define BGE_RDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080 133595d67482SBill Paul #define BGE_RDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100 133695d67482SBill Paul #define BGE_RDMAMODE_LOCWRITE_TOOBIG 0x00000200 133795d67482SBill Paul #define BGE_RDMAMODE_ALL_ATTNS 0x000003FC 133895d67482SBill Paul 133995d67482SBill Paul /* Read DMA status register */ 134095d67482SBill Paul #define BGE_RDMASTAT_PCI_TGT_ABRT_ATTN 0x00000004 134195d67482SBill Paul #define BGE_RDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008 134295d67482SBill Paul #define BGE_RDMASTAT_PCI_PERR_ATTN 0x00000010 134395d67482SBill Paul #define BGE_RDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020 134495d67482SBill Paul #define BGE_RDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040 134595d67482SBill Paul #define BGE_RDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080 134695d67482SBill Paul #define BGE_RDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100 134795d67482SBill Paul #define BGE_RDMASTAT_LOCWRITE_TOOBIG 0x00000200 134895d67482SBill Paul 134995d67482SBill Paul /* 135095d67482SBill Paul * Write DMA control registers 135195d67482SBill Paul */ 135295d67482SBill Paul #define BGE_WDMA_MODE 0x4C00 135395d67482SBill Paul #define BGE_WDMA_STATUS 0x4C04 135495d67482SBill Paul 135595d67482SBill Paul /* Write DMA mode register */ 135695d67482SBill Paul #define BGE_WDMAMODE_RESET 0x00000001 135795d67482SBill Paul #define BGE_WDMAMODE_ENABLE 0x00000002 135895d67482SBill Paul #define BGE_WDMAMODE_PCI_TGT_ABRT_ATTN 0x00000004 135995d67482SBill Paul #define BGE_WDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008 136095d67482SBill Paul #define BGE_WDMAMODE_PCI_PERR_ATTN 0x00000010 136195d67482SBill Paul #define BGE_WDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020 136295d67482SBill Paul #define BGE_WDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040 136395d67482SBill Paul #define BGE_WDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080 136495d67482SBill Paul #define BGE_WDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100 136595d67482SBill Paul #define BGE_WDMAMODE_LOCREAD_TOOBIG 0x00000200 136695d67482SBill Paul #define BGE_WDMAMODE_ALL_ATTNS 0x000003FC 136795d67482SBill Paul 136895d67482SBill Paul /* Write DMA status register */ 136995d67482SBill Paul #define BGE_WDMASTAT_PCI_TGT_ABRT_ATTN 0x00000004 137095d67482SBill Paul #define BGE_WDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008 137195d67482SBill Paul #define BGE_WDMASTAT_PCI_PERR_ATTN 0x00000010 137295d67482SBill Paul #define BGE_WDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020 137395d67482SBill Paul #define BGE_WDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040 137495d67482SBill Paul #define BGE_WDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080 137595d67482SBill Paul #define BGE_WDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100 137695d67482SBill Paul #define BGE_WDMASTAT_LOCREAD_TOOBIG 0x00000200 137795d67482SBill Paul 137895d67482SBill Paul 137995d67482SBill Paul /* 138095d67482SBill Paul * RX CPU registers 138195d67482SBill Paul */ 138295d67482SBill Paul #define BGE_RXCPU_MODE 0x5000 138395d67482SBill Paul #define BGE_RXCPU_STATUS 0x5004 138495d67482SBill Paul #define BGE_RXCPU_PC 0x501C 138595d67482SBill Paul 138695d67482SBill Paul /* RX CPU mode register */ 138795d67482SBill Paul #define BGE_RXCPUMODE_RESET 0x00000001 138895d67482SBill Paul #define BGE_RXCPUMODE_SINGLESTEP 0x00000002 138995d67482SBill Paul #define BGE_RXCPUMODE_P0_DATAHLT_ENB 0x00000004 139095d67482SBill Paul #define BGE_RXCPUMODE_P0_INSTRHLT_ENB 0x00000008 139195d67482SBill Paul #define BGE_RXCPUMODE_WR_POSTBUF_ENB 0x00000010 139295d67482SBill Paul #define BGE_RXCPUMODE_DATACACHE_ENB 0x00000020 139395d67482SBill Paul #define BGE_RXCPUMODE_ROMFAIL 0x00000040 139495d67482SBill Paul #define BGE_RXCPUMODE_WATCHDOG_ENB 0x00000080 139595d67482SBill Paul #define BGE_RXCPUMODE_INSTRCACHE_PRF 0x00000100 139695d67482SBill Paul #define BGE_RXCPUMODE_INSTRCACHE_FLUSH 0x00000200 139795d67482SBill Paul #define BGE_RXCPUMODE_HALTCPU 0x00000400 139895d67482SBill Paul #define BGE_RXCPUMODE_INVDATAHLT_ENB 0x00000800 139995d67482SBill Paul #define BGE_RXCPUMODE_MADDRTRAPHLT_ENB 0x00001000 140095d67482SBill Paul #define BGE_RXCPUMODE_RADDRTRAPHLT_ENB 0x00002000 140195d67482SBill Paul 140295d67482SBill Paul /* RX CPU status register */ 140395d67482SBill Paul #define BGE_RXCPUSTAT_HW_BREAKPOINT 0x00000001 140495d67482SBill Paul #define BGE_RXCPUSTAT_HLTINSTR_EXECUTED 0x00000002 140595d67482SBill Paul #define BGE_RXCPUSTAT_INVALID_INSTR 0x00000004 140695d67482SBill Paul #define BGE_RXCPUSTAT_P0_DATAREF 0x00000008 140795d67482SBill Paul #define BGE_RXCPUSTAT_P0_INSTRREF 0x00000010 140895d67482SBill Paul #define BGE_RXCPUSTAT_INVALID_DATAACC 0x00000020 140995d67482SBill Paul #define BGE_RXCPUSTAT_INVALID_INSTRFTCH 0x00000040 141095d67482SBill Paul #define BGE_RXCPUSTAT_BAD_MEMALIGN 0x00000080 141195d67482SBill Paul #define BGE_RXCPUSTAT_MADDR_TRAP 0x00000100 141295d67482SBill Paul #define BGE_RXCPUSTAT_REGADDR_TRAP 0x00000200 141395d67482SBill Paul #define BGE_RXCPUSTAT_DATAACC_STALL 0x00001000 141495d67482SBill Paul #define BGE_RXCPUSTAT_INSTRFETCH_STALL 0x00002000 141595d67482SBill Paul #define BGE_RXCPUSTAT_MA_WR_FIFOOFLOW 0x08000000 141695d67482SBill Paul #define BGE_RXCPUSTAT_MA_RD_FIFOOFLOW 0x10000000 141795d67482SBill Paul #define BGE_RXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000 141895d67482SBill Paul #define BGE_RXCPUSTAT_MA_REQ_FIFOOFLOW 0x40000000 141995d67482SBill Paul #define BGE_RXCPUSTAT_BLOCKING_READ 0x80000000 142095d67482SBill Paul 142195d67482SBill Paul 142295d67482SBill Paul /* 142395d67482SBill Paul * TX CPU registers 142495d67482SBill Paul */ 142595d67482SBill Paul #define BGE_TXCPU_MODE 0x5400 142695d67482SBill Paul #define BGE_TXCPU_STATUS 0x5404 142795d67482SBill Paul #define BGE_TXCPU_PC 0x541C 142895d67482SBill Paul 142995d67482SBill Paul /* TX CPU mode register */ 143095d67482SBill Paul #define BGE_TXCPUMODE_RESET 0x00000001 143195d67482SBill Paul #define BGE_TXCPUMODE_SINGLESTEP 0x00000002 143295d67482SBill Paul #define BGE_TXCPUMODE_P0_DATAHLT_ENB 0x00000004 143395d67482SBill Paul #define BGE_TXCPUMODE_P0_INSTRHLT_ENB 0x00000008 143495d67482SBill Paul #define BGE_TXCPUMODE_WR_POSTBUF_ENB 0x00000010 143595d67482SBill Paul #define BGE_TXCPUMODE_DATACACHE_ENB 0x00000020 143695d67482SBill Paul #define BGE_TXCPUMODE_ROMFAIL 0x00000040 143795d67482SBill Paul #define BGE_TXCPUMODE_WATCHDOG_ENB 0x00000080 143895d67482SBill Paul #define BGE_TXCPUMODE_INSTRCACHE_PRF 0x00000100 143995d67482SBill Paul #define BGE_TXCPUMODE_INSTRCACHE_FLUSH 0x00000200 144095d67482SBill Paul #define BGE_TXCPUMODE_HALTCPU 0x00000400 144195d67482SBill Paul #define BGE_TXCPUMODE_INVDATAHLT_ENB 0x00000800 144295d67482SBill Paul #define BGE_TXCPUMODE_MADDRTRAPHLT_ENB 0x00001000 144395d67482SBill Paul 144495d67482SBill Paul /* TX CPU status register */ 144595d67482SBill Paul #define BGE_TXCPUSTAT_HW_BREAKPOINT 0x00000001 144695d67482SBill Paul #define BGE_TXCPUSTAT_HLTINSTR_EXECUTED 0x00000002 144795d67482SBill Paul #define BGE_TXCPUSTAT_INVALID_INSTR 0x00000004 144895d67482SBill Paul #define BGE_TXCPUSTAT_P0_DATAREF 0x00000008 144995d67482SBill Paul #define BGE_TXCPUSTAT_P0_INSTRREF 0x00000010 145095d67482SBill Paul #define BGE_TXCPUSTAT_INVALID_DATAACC 0x00000020 145195d67482SBill Paul #define BGE_TXCPUSTAT_INVALID_INSTRFTCH 0x00000040 145295d67482SBill Paul #define BGE_TXCPUSTAT_BAD_MEMALIGN 0x00000080 145395d67482SBill Paul #define BGE_TXCPUSTAT_MADDR_TRAP 0x00000100 145495d67482SBill Paul #define BGE_TXCPUSTAT_REGADDR_TRAP 0x00000200 145595d67482SBill Paul #define BGE_TXCPUSTAT_DATAACC_STALL 0x00001000 145695d67482SBill Paul #define BGE_TXCPUSTAT_INSTRFETCH_STALL 0x00002000 145795d67482SBill Paul #define BGE_TXCPUSTAT_MA_WR_FIFOOFLOW 0x08000000 145895d67482SBill Paul #define BGE_TXCPUSTAT_MA_RD_FIFOOFLOW 0x10000000 145995d67482SBill Paul #define BGE_TXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000 146095d67482SBill Paul #define BGE_TXCPUSTAT_MA_REQ_FIFOOFLOW 0x40000000 146195d67482SBill Paul #define BGE_TXCPUSTAT_BLOCKING_READ 0x80000000 146295d67482SBill Paul 146395d67482SBill Paul 146495d67482SBill Paul /* 146595d67482SBill Paul * Low priority mailbox registers 146695d67482SBill Paul */ 146795d67482SBill Paul #define BGE_LPMBX_IRQ0_HI 0x5800 146895d67482SBill Paul #define BGE_LPMBX_IRQ0_LO 0x5804 146995d67482SBill Paul #define BGE_LPMBX_IRQ1_HI 0x5808 147095d67482SBill Paul #define BGE_LPMBX_IRQ1_LO 0x580C 147195d67482SBill Paul #define BGE_LPMBX_IRQ2_HI 0x5810 147295d67482SBill Paul #define BGE_LPMBX_IRQ2_LO 0x5814 147395d67482SBill Paul #define BGE_LPMBX_IRQ3_HI 0x5818 147495d67482SBill Paul #define BGE_LPMBX_IRQ3_LO 0x581C 147595d67482SBill Paul #define BGE_LPMBX_GEN0_HI 0x5820 147695d67482SBill Paul #define BGE_LPMBX_GEN0_LO 0x5824 147795d67482SBill Paul #define BGE_LPMBX_GEN1_HI 0x5828 147895d67482SBill Paul #define BGE_LPMBX_GEN1_LO 0x582C 147995d67482SBill Paul #define BGE_LPMBX_GEN2_HI 0x5830 148095d67482SBill Paul #define BGE_LPMBX_GEN2_LO 0x5834 148195d67482SBill Paul #define BGE_LPMBX_GEN3_HI 0x5828 148295d67482SBill Paul #define BGE_LPMBX_GEN3_LO 0x582C 148395d67482SBill Paul #define BGE_LPMBX_GEN4_HI 0x5840 148495d67482SBill Paul #define BGE_LPMBX_GEN4_LO 0x5844 148595d67482SBill Paul #define BGE_LPMBX_GEN5_HI 0x5848 148695d67482SBill Paul #define BGE_LPMBX_GEN5_LO 0x584C 148795d67482SBill Paul #define BGE_LPMBX_GEN6_HI 0x5850 148895d67482SBill Paul #define BGE_LPMBX_GEN6_LO 0x5854 148995d67482SBill Paul #define BGE_LPMBX_GEN7_HI 0x5858 149095d67482SBill Paul #define BGE_LPMBX_GEN7_LO 0x585C 149195d67482SBill Paul #define BGE_LPMBX_RELOAD_STATS_HI 0x5860 149295d67482SBill Paul #define BGE_LPMBX_RELOAD_STATS_LO 0x5864 149395d67482SBill Paul #define BGE_LPMBX_RX_STD_PROD_HI 0x5868 149495d67482SBill Paul #define BGE_LPMBX_RX_STD_PROD_LO 0x586C 149595d67482SBill Paul #define BGE_LPMBX_RX_JUMBO_PROD_HI 0x5870 149695d67482SBill Paul #define BGE_LPMBX_RX_JUMBO_PROD_LO 0x5874 149795d67482SBill Paul #define BGE_LPMBX_RX_MINI_PROD_HI 0x5878 149895d67482SBill Paul #define BGE_LPMBX_RX_MINI_PROD_LO 0x587C 149995d67482SBill Paul #define BGE_LPMBX_RX_CONS0_HI 0x5880 150095d67482SBill Paul #define BGE_LPMBX_RX_CONS0_LO 0x5884 150195d67482SBill Paul #define BGE_LPMBX_RX_CONS1_HI 0x5888 150295d67482SBill Paul #define BGE_LPMBX_RX_CONS1_LO 0x588C 150395d67482SBill Paul #define BGE_LPMBX_RX_CONS2_HI 0x5890 150495d67482SBill Paul #define BGE_LPMBX_RX_CONS2_LO 0x5894 150595d67482SBill Paul #define BGE_LPMBX_RX_CONS3_HI 0x5898 150695d67482SBill Paul #define BGE_LPMBX_RX_CONS3_LO 0x589C 150795d67482SBill Paul #define BGE_LPMBX_RX_CONS4_HI 0x58A0 150895d67482SBill Paul #define BGE_LPMBX_RX_CONS4_LO 0x58A4 150995d67482SBill Paul #define BGE_LPMBX_RX_CONS5_HI 0x58A8 151095d67482SBill Paul #define BGE_LPMBX_RX_CONS5_LO 0x58AC 151195d67482SBill Paul #define BGE_LPMBX_RX_CONS6_HI 0x58B0 151295d67482SBill Paul #define BGE_LPMBX_RX_CONS6_LO 0x58B4 151395d67482SBill Paul #define BGE_LPMBX_RX_CONS7_HI 0x58B8 151495d67482SBill Paul #define BGE_LPMBX_RX_CONS7_LO 0x58BC 151595d67482SBill Paul #define BGE_LPMBX_RX_CONS8_HI 0x58C0 151695d67482SBill Paul #define BGE_LPMBX_RX_CONS8_LO 0x58C4 151795d67482SBill Paul #define BGE_LPMBX_RX_CONS9_HI 0x58C8 151895d67482SBill Paul #define BGE_LPMBX_RX_CONS9_LO 0x58CC 151995d67482SBill Paul #define BGE_LPMBX_RX_CONS10_HI 0x58D0 152095d67482SBill Paul #define BGE_LPMBX_RX_CONS10_LO 0x58D4 152195d67482SBill Paul #define BGE_LPMBX_RX_CONS11_HI 0x58D8 152295d67482SBill Paul #define BGE_LPMBX_RX_CONS11_LO 0x58DC 152395d67482SBill Paul #define BGE_LPMBX_RX_CONS12_HI 0x58E0 152495d67482SBill Paul #define BGE_LPMBX_RX_CONS12_LO 0x58E4 152595d67482SBill Paul #define BGE_LPMBX_RX_CONS13_HI 0x58E8 152695d67482SBill Paul #define BGE_LPMBX_RX_CONS13_LO 0x58EC 152795d67482SBill Paul #define BGE_LPMBX_RX_CONS14_HI 0x58F0 152895d67482SBill Paul #define BGE_LPMBX_RX_CONS14_LO 0x58F4 152995d67482SBill Paul #define BGE_LPMBX_RX_CONS15_HI 0x58F8 153095d67482SBill Paul #define BGE_LPMBX_RX_CONS15_LO 0x58FC 153195d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD0_HI 0x5900 153295d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD0_LO 0x5904 153395d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD1_HI 0x5908 153495d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD1_LO 0x590C 153595d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD2_HI 0x5910 153695d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD2_LO 0x5914 153795d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD3_HI 0x5918 153895d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD3_LO 0x591C 153995d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD4_HI 0x5920 154095d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD4_LO 0x5924 154195d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD5_HI 0x5928 154295d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD5_LO 0x592C 154395d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD6_HI 0x5930 154495d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD6_LO 0x5934 154595d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD7_HI 0x5938 154695d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD7_LO 0x593C 154795d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD8_HI 0x5940 154895d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD8_LO 0x5944 154995d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD9_HI 0x5948 155095d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD9_LO 0x594C 155195d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD10_HI 0x5950 155295d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD10_LO 0x5954 155395d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD11_HI 0x5958 155495d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD11_LO 0x595C 155595d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD12_HI 0x5960 155695d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD12_LO 0x5964 155795d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD13_HI 0x5968 155895d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD13_LO 0x596C 155995d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD14_HI 0x5970 156095d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD14_LO 0x5974 156195d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD15_HI 0x5978 156295d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD15_LO 0x597C 156395d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD0_HI 0x5980 156495d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD0_LO 0x5984 156595d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD1_HI 0x5988 156695d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD1_LO 0x598C 156795d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD2_HI 0x5990 156895d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD2_LO 0x5994 156995d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD3_HI 0x5998 157095d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD3_LO 0x599C 157195d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD4_HI 0x59A0 157295d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD4_LO 0x59A4 157395d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD5_HI 0x59A8 157495d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD5_LO 0x59AC 157595d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD6_HI 0x59B0 157695d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD6_LO 0x59B4 157795d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD7_HI 0x59B8 157895d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD7_LO 0x59BC 157995d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD8_HI 0x59C0 158095d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD8_LO 0x59C4 158195d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD9_HI 0x59C8 158295d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD9_LO 0x59CC 158395d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD10_HI 0x59D0 158495d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD10_LO 0x59D4 158595d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD11_HI 0x59D8 158695d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD11_LO 0x59DC 158795d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD12_HI 0x59E0 158895d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD12_LO 0x59E4 158995d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD13_HI 0x59E8 159095d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD13_LO 0x59EC 159195d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD14_HI 0x59F0 159295d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD14_LO 0x59F4 159395d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD15_HI 0x59F8 159495d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD15_LO 0x59FC 159595d67482SBill Paul 159695d67482SBill Paul /* 159795d67482SBill Paul * Flow throw Queue reset register 159895d67482SBill Paul */ 159995d67482SBill Paul #define BGE_FTQ_RESET 0x5C00 160095d67482SBill Paul 160195d67482SBill Paul #define BGE_FTQRESET_DMAREAD 0x00000002 160295d67482SBill Paul #define BGE_FTQRESET_DMAHIPRIO_RD 0x00000004 160395d67482SBill Paul #define BGE_FTQRESET_DMADONE 0x00000010 160495d67482SBill Paul #define BGE_FTQRESET_SBDC 0x00000020 160595d67482SBill Paul #define BGE_FTQRESET_SDI 0x00000040 160695d67482SBill Paul #define BGE_FTQRESET_WDMA 0x00000080 160795d67482SBill Paul #define BGE_FTQRESET_DMAHIPRIO_WR 0x00000100 160895d67482SBill Paul #define BGE_FTQRESET_TYPE1_SOFTWARE 0x00000200 160995d67482SBill Paul #define BGE_FTQRESET_SDC 0x00000400 161095d67482SBill Paul #define BGE_FTQRESET_HCC 0x00000800 161195d67482SBill Paul #define BGE_FTQRESET_TXFIFO 0x00001000 161295d67482SBill Paul #define BGE_FTQRESET_MBC 0x00002000 161395d67482SBill Paul #define BGE_FTQRESET_RBDC 0x00004000 161495d67482SBill Paul #define BGE_FTQRESET_RXLP 0x00008000 161595d67482SBill Paul #define BGE_FTQRESET_RDBDI 0x00010000 161695d67482SBill Paul #define BGE_FTQRESET_RDC 0x00020000 161795d67482SBill Paul #define BGE_FTQRESET_TYPE2_SOFTWARE 0x00040000 161895d67482SBill Paul 161995d67482SBill Paul /* 162095d67482SBill Paul * Message Signaled Interrupt registers 162195d67482SBill Paul */ 162295d67482SBill Paul #define BGE_MSI_MODE 0x6000 162395d67482SBill Paul #define BGE_MSI_STATUS 0x6004 162495d67482SBill Paul #define BGE_MSI_FIFOACCESS 0x6008 162595d67482SBill Paul 162695d67482SBill Paul /* MSI mode register */ 162795d67482SBill Paul #define BGE_MSIMODE_RESET 0x00000001 162895d67482SBill Paul #define BGE_MSIMODE_ENABLE 0x00000002 162995d67482SBill Paul #define BGE_MSIMODE_PCI_TGT_ABRT_ATTN 0x00000004 163095d67482SBill Paul #define BGE_MSIMODE_PCI_MSTR_ABRT_ATTN 0x00000008 163195d67482SBill Paul #define BGE_MSIMODE_PCI_PERR_ATTN 0x00000010 163295d67482SBill Paul #define BGE_MSIMODE_MSI_FIFOUFLOW_ATTN 0x00000020 163395d67482SBill Paul #define BGE_MSIMODE_MSI_FIFOOFLOW_ATTN 0x00000040 163495d67482SBill Paul 163595d67482SBill Paul /* MSI status register */ 163695d67482SBill Paul #define BGE_MSISTAT_PCI_TGT_ABRT_ATTN 0x00000004 163795d67482SBill Paul #define BGE_MSISTAT_PCI_MSTR_ABRT_ATTN 0x00000008 163895d67482SBill Paul #define BGE_MSISTAT_PCI_PERR_ATTN 0x00000010 163995d67482SBill Paul #define BGE_MSISTAT_MSI_FIFOUFLOW_ATTN 0x00000020 164095d67482SBill Paul #define BGE_MSISTAT_MSI_FIFOOFLOW_ATTN 0x00000040 164195d67482SBill Paul 164295d67482SBill Paul 164395d67482SBill Paul /* 164495d67482SBill Paul * DMA Completion registers 164595d67482SBill Paul */ 164695d67482SBill Paul #define BGE_DMAC_MODE 0x6400 164795d67482SBill Paul 164895d67482SBill Paul /* DMA Completion mode register */ 164995d67482SBill Paul #define BGE_DMACMODE_RESET 0x00000001 165095d67482SBill Paul #define BGE_DMACMODE_ENABLE 0x00000002 165195d67482SBill Paul 165295d67482SBill Paul 165395d67482SBill Paul /* 165495d67482SBill Paul * General control registers. 165595d67482SBill Paul */ 165695d67482SBill Paul #define BGE_MODE_CTL 0x6800 165795d67482SBill Paul #define BGE_MISC_CFG 0x6804 165895d67482SBill Paul #define BGE_MISC_LOCAL_CTL 0x6808 16598cb1383cSDoug Ambrisko #define BGE_CPU_EVENT 0x6810 166095d67482SBill Paul #define BGE_EE_ADDR 0x6838 166195d67482SBill Paul #define BGE_EE_DATA 0x683C 166295d67482SBill Paul #define BGE_EE_CTL 0x6840 166395d67482SBill Paul #define BGE_MDI_CTL 0x6844 166495d67482SBill Paul #define BGE_EE_DELAY 0x6848 166595d67482SBill Paul 166695d67482SBill Paul /* Mode control register */ 166795d67482SBill Paul #define BGE_MODECTL_INT_SNDCOAL_ONLY 0x00000001 166895d67482SBill Paul #define BGE_MODECTL_BYTESWAP_NONFRAME 0x00000002 166995d67482SBill Paul #define BGE_MODECTL_WORDSWAP_NONFRAME 0x00000004 167095d67482SBill Paul #define BGE_MODECTL_BYTESWAP_DATA 0x00000010 167195d67482SBill Paul #define BGE_MODECTL_WORDSWAP_DATA 0x00000020 167295d67482SBill Paul #define BGE_MODECTL_NO_FRAME_CRACKING 0x00000200 167395d67482SBill Paul #define BGE_MODECTL_NO_RX_CRC 0x00000400 167495d67482SBill Paul #define BGE_MODECTL_RX_BADFRAMES 0x00000800 167595d67482SBill Paul #define BGE_MODECTL_NO_TX_INTR 0x00002000 167695d67482SBill Paul #define BGE_MODECTL_NO_RX_INTR 0x00004000 167795d67482SBill Paul #define BGE_MODECTL_FORCE_PCI32 0x00008000 167895d67482SBill Paul #define BGE_MODECTL_STACKUP 0x00010000 167995d67482SBill Paul #define BGE_MODECTL_HOST_SEND_BDS 0x00020000 168095d67482SBill Paul #define BGE_MODECTL_TX_NO_PHDR_CSUM 0x00100000 168195d67482SBill Paul #define BGE_MODECTL_RX_NO_PHDR_CSUM 0x00800000 168295d67482SBill Paul #define BGE_MODECTL_TX_ATTN_INTR 0x01000000 168395d67482SBill Paul #define BGE_MODECTL_RX_ATTN_INTR 0x02000000 168495d67482SBill Paul #define BGE_MODECTL_MAC_ATTN_INTR 0x04000000 168595d67482SBill Paul #define BGE_MODECTL_DMA_ATTN_INTR 0x08000000 168695d67482SBill Paul #define BGE_MODECTL_FLOWCTL_ATTN_INTR 0x10000000 168795d67482SBill Paul #define BGE_MODECTL_4X_SENDRING_SZ 0x20000000 168895d67482SBill Paul #define BGE_MODECTL_FW_PROCESS_MCASTS 0x40000000 168995d67482SBill Paul 169095d67482SBill Paul /* Misc. config register */ 169195d67482SBill Paul #define BGE_MISCCFG_RESET_CORE_CLOCKS 0x00000001 169295d67482SBill Paul #define BGE_MISCCFG_TIMER_PRESCALER 0x000000FE 169395d67482SBill Paul 169495d67482SBill Paul #define BGE_32BITTIME_66MHZ (0x41 << 1) 169595d67482SBill Paul 169695d67482SBill Paul /* Misc. Local Control */ 169795d67482SBill Paul #define BGE_MLC_INTR_STATE 0x00000001 169895d67482SBill Paul #define BGE_MLC_INTR_CLR 0x00000002 169995d67482SBill Paul #define BGE_MLC_INTR_SET 0x00000004 170095d67482SBill Paul #define BGE_MLC_INTR_ONATTN 0x00000008 170195d67482SBill Paul #define BGE_MLC_MISCIO_IN0 0x00000100 170295d67482SBill Paul #define BGE_MLC_MISCIO_IN1 0x00000200 170395d67482SBill Paul #define BGE_MLC_MISCIO_IN2 0x00000400 170495d67482SBill Paul #define BGE_MLC_MISCIO_OUTEN0 0x00000800 170595d67482SBill Paul #define BGE_MLC_MISCIO_OUTEN1 0x00001000 170695d67482SBill Paul #define BGE_MLC_MISCIO_OUTEN2 0x00002000 170795d67482SBill Paul #define BGE_MLC_MISCIO_OUT0 0x00004000 170895d67482SBill Paul #define BGE_MLC_MISCIO_OUT1 0x00008000 170995d67482SBill Paul #define BGE_MLC_MISCIO_OUT2 0x00010000 171095d67482SBill Paul #define BGE_MLC_EXTRAM_ENB 0x00020000 171195d67482SBill Paul #define BGE_MLC_SRAM_SIZE 0x001C0000 171295d67482SBill Paul #define BGE_MLC_BANK_SEL 0x00200000 /* 0 = 2 banks, 1 == 1 */ 171395d67482SBill Paul #define BGE_MLC_SSRAM_TYPE 0x00400000 /* 1 = ZBT, 0 = standard */ 171495d67482SBill Paul #define BGE_MLC_SSRAM_CYC_DESEL 0x00800000 171595d67482SBill Paul #define BGE_MLC_AUTO_EEPROM 0x01000000 171695d67482SBill Paul 171795d67482SBill Paul #define BGE_SSRAMSIZE_256KB 0x00000000 171895d67482SBill Paul #define BGE_SSRAMSIZE_512KB 0x00040000 171995d67482SBill Paul #define BGE_SSRAMSIZE_1MB 0x00080000 172095d67482SBill Paul #define BGE_SSRAMSIZE_2MB 0x000C0000 172195d67482SBill Paul #define BGE_SSRAMSIZE_4MB 0x00100000 172295d67482SBill Paul #define BGE_SSRAMSIZE_8MB 0x00140000 172395d67482SBill Paul #define BGE_SSRAMSIZE_16M 0x00180000 172495d67482SBill Paul 172595d67482SBill Paul /* EEPROM address register */ 172695d67482SBill Paul #define BGE_EEADDR_ADDRESS 0x0000FFFC 172795d67482SBill Paul #define BGE_EEADDR_HALFCLK 0x01FF0000 172895d67482SBill Paul #define BGE_EEADDR_START 0x02000000 172995d67482SBill Paul #define BGE_EEADDR_DEVID 0x1C000000 173095d67482SBill Paul #define BGE_EEADDR_RESET 0x20000000 173195d67482SBill Paul #define BGE_EEADDR_DONE 0x40000000 173295d67482SBill Paul #define BGE_EEADDR_RW 0x80000000 /* 1 = rd, 0 = wr */ 173395d67482SBill Paul 173495d67482SBill Paul #define BGE_EEDEVID(x) ((x & 7) << 26) 173595d67482SBill Paul #define BGE_EEHALFCLK(x) ((x & 0x1FF) << 16) 173695d67482SBill Paul #define BGE_HALFCLK_384SCL 0x60 173795d67482SBill Paul #define BGE_EE_READCMD \ 173895d67482SBill Paul (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)| \ 173995d67482SBill Paul BGE_EEADDR_START|BGE_EEADDR_RW|BGE_EEADDR_DONE) 174095d67482SBill Paul #define BGE_EE_WRCMD \ 174195d67482SBill Paul (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)| \ 174295d67482SBill Paul BGE_EEADDR_START|BGE_EEADDR_DONE) 174395d67482SBill Paul 174495d67482SBill Paul /* EEPROM Control register */ 174595d67482SBill Paul #define BGE_EECTL_CLKOUT_TRISTATE 0x00000001 174695d67482SBill Paul #define BGE_EECTL_CLKOUT 0x00000002 174795d67482SBill Paul #define BGE_EECTL_CLKIN 0x00000004 174895d67482SBill Paul #define BGE_EECTL_DATAOUT_TRISTATE 0x00000008 174995d67482SBill Paul #define BGE_EECTL_DATAOUT 0x00000010 175095d67482SBill Paul #define BGE_EECTL_DATAIN 0x00000020 175195d67482SBill Paul 175295d67482SBill Paul /* MDI (MII/GMII) access register */ 175395d67482SBill Paul #define BGE_MDI_DATA 0x00000001 175495d67482SBill Paul #define BGE_MDI_DIR 0x00000002 175595d67482SBill Paul #define BGE_MDI_SEL 0x00000004 175695d67482SBill Paul #define BGE_MDI_CLK 0x00000008 175795d67482SBill Paul 175895d67482SBill Paul #define BGE_MEMWIN_START 0x00008000 175995d67482SBill Paul #define BGE_MEMWIN_END 0x0000FFFF 176095d67482SBill Paul 176195d67482SBill Paul 176295d67482SBill Paul #define BGE_MEMWIN_READ(sc, x, val) \ 176395d67482SBill Paul do { \ 176495d67482SBill Paul pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR, \ 176595d67482SBill Paul (0xFFFF0000 & x), 4); \ 176695d67482SBill Paul val = CSR_READ_4(sc, BGE_MEMWIN_START + (x & 0xFFFF)); \ 176795d67482SBill Paul } while(0) 176895d67482SBill Paul 176995d67482SBill Paul #define BGE_MEMWIN_WRITE(sc, x, val) \ 177095d67482SBill Paul do { \ 177195d67482SBill Paul pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR, \ 177295d67482SBill Paul (0xFFFF0000 & x), 4); \ 177395d67482SBill Paul CSR_WRITE_4(sc, BGE_MEMWIN_START + (x & 0xFFFF), val); \ 177495d67482SBill Paul } while(0) 177595d67482SBill Paul 177695d67482SBill Paul /* 177721c9e407SDavid Christensen * This magic number is written to the firmware mailbox at 0xb50 177821c9e407SDavid Christensen * before a software reset is issued. After the internal firmware 177921c9e407SDavid Christensen * has completed its initialization it will write the opposite of 178021c9e407SDavid Christensen * this value, ~BGE_MAGIC_NUMBER, to the same location, allowing the 178121c9e407SDavid Christensen * driver to synchronize with the firmware. 178295d67482SBill Paul */ 178395d67482SBill Paul #define BGE_MAGIC_NUMBER 0x4B657654 178495d67482SBill Paul 178595d67482SBill Paul typedef struct { 1786a6c21371SGleb Smirnoff uint32_t bge_addr_hi; 1787a6c21371SGleb Smirnoff uint32_t bge_addr_lo; 178895d67482SBill Paul } bge_hostaddr; 1789f41ac2beSBill Paul 1790487a8c7eSPaul Saab #define BGE_HOSTADDR(x, y) \ 1791487a8c7eSPaul Saab do { \ 1792a6c21371SGleb Smirnoff (x).bge_addr_lo = ((uint64_t) (y) & 0xffffffff); \ 1793a6c21371SGleb Smirnoff (x).bge_addr_hi = ((uint64_t) (y) >> 32); \ 1794487a8c7eSPaul Saab } while(0) 179595d67482SBill Paul 1796f41ac2beSBill Paul #define BGE_ADDR_LO(y) \ 1797a6c21371SGleb Smirnoff ((uint64_t) (y) & 0xFFFFFFFF) 1798f41ac2beSBill Paul #define BGE_ADDR_HI(y) \ 1799a6c21371SGleb Smirnoff ((uint64_t) (y) >> 32) 1800f41ac2beSBill Paul 180195d67482SBill Paul /* Ring control block structure */ 180295d67482SBill Paul struct bge_rcb { 180395d67482SBill Paul bge_hostaddr bge_hostaddr; 1804a6c21371SGleb Smirnoff uint32_t bge_maxlen_flags; 1805a6c21371SGleb Smirnoff uint32_t bge_nicaddr; 180695d67482SBill Paul }; 1807e907febfSPyun YongHyeon 1808e907febfSPyun YongHyeon #define RCB_WRITE_4(sc, rcb, offset, val) \ 1809e907febfSPyun YongHyeon bus_space_write_4(sc->bge_btag, sc->bge_bhandle, \ 1810e907febfSPyun YongHyeon rcb + offsetof(struct bge_rcb, offset), val) 181167111612SJohn Polstra #define BGE_RCB_MAXLEN_FLAGS(maxlen, flags) ((maxlen) << 16 | (flags)) 181295d67482SBill Paul 181395d67482SBill Paul #define BGE_RCB_FLAG_USE_EXT_RX_BD 0x0001 181495d67482SBill Paul #define BGE_RCB_FLAG_RING_DISABLED 0x0002 181595d67482SBill Paul 181695d67482SBill Paul struct bge_tx_bd { 181795d67482SBill Paul bge_hostaddr bge_addr; 1818e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 1819a6c21371SGleb Smirnoff uint16_t bge_flags; 1820a6c21371SGleb Smirnoff uint16_t bge_len; 1821a6c21371SGleb Smirnoff uint16_t bge_vlan_tag; 1822a6c21371SGleb Smirnoff uint16_t bge_rsvd; 1823e907febfSPyun YongHyeon #else 1824a6c21371SGleb Smirnoff uint16_t bge_len; 1825a6c21371SGleb Smirnoff uint16_t bge_flags; 1826a6c21371SGleb Smirnoff uint16_t bge_rsvd; 1827a6c21371SGleb Smirnoff uint16_t bge_vlan_tag; 1828e907febfSPyun YongHyeon #endif 182995d67482SBill Paul }; 183095d67482SBill Paul 183195d67482SBill Paul #define BGE_TXBDFLAG_TCP_UDP_CSUM 0x0001 183295d67482SBill Paul #define BGE_TXBDFLAG_IP_CSUM 0x0002 183395d67482SBill Paul #define BGE_TXBDFLAG_END 0x0004 183495d67482SBill Paul #define BGE_TXBDFLAG_IP_FRAG 0x0008 183595d67482SBill Paul #define BGE_TXBDFLAG_IP_FRAG_END 0x0010 183695d67482SBill Paul #define BGE_TXBDFLAG_VLAN_TAG 0x0040 183795d67482SBill Paul #define BGE_TXBDFLAG_COAL_NOW 0x0080 183895d67482SBill Paul #define BGE_TXBDFLAG_CPU_PRE_DMA 0x0100 183995d67482SBill Paul #define BGE_TXBDFLAG_CPU_POST_DMA 0x0200 184095d67482SBill Paul #define BGE_TXBDFLAG_INSERT_SRC_ADDR 0x1000 184195d67482SBill Paul #define BGE_TXBDFLAG_CHOOSE_SRC_ADDR 0x6000 184295d67482SBill Paul #define BGE_TXBDFLAG_NO_CRC 0x8000 184395d67482SBill Paul 184495d67482SBill Paul #define BGE_NIC_TXRING_ADDR(ringno, size) \ 184595d67482SBill Paul BGE_SEND_RING_1_TO_4 + \ 184695d67482SBill Paul ((ringno * sizeof(struct bge_tx_bd) * size) / 4) 184795d67482SBill Paul 184895d67482SBill Paul struct bge_rx_bd { 184995d67482SBill Paul bge_hostaddr bge_addr; 1850e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 1851a6c21371SGleb Smirnoff uint16_t bge_len; 1852a6c21371SGleb Smirnoff uint16_t bge_idx; 1853a6c21371SGleb Smirnoff uint16_t bge_flags; 1854a6c21371SGleb Smirnoff uint16_t bge_type; 1855a6c21371SGleb Smirnoff uint16_t bge_tcp_udp_csum; 1856a6c21371SGleb Smirnoff uint16_t bge_ip_csum; 1857a6c21371SGleb Smirnoff uint16_t bge_vlan_tag; 1858a6c21371SGleb Smirnoff uint16_t bge_error_flag; 1859e907febfSPyun YongHyeon #else 1860a6c21371SGleb Smirnoff uint16_t bge_idx; 1861a6c21371SGleb Smirnoff uint16_t bge_len; 1862a6c21371SGleb Smirnoff uint16_t bge_type; 1863a6c21371SGleb Smirnoff uint16_t bge_flags; 1864a6c21371SGleb Smirnoff uint16_t bge_ip_csum; 1865a6c21371SGleb Smirnoff uint16_t bge_tcp_udp_csum; 1866a6c21371SGleb Smirnoff uint16_t bge_error_flag; 1867a6c21371SGleb Smirnoff uint16_t bge_vlan_tag; 1868e907febfSPyun YongHyeon #endif 1869a6c21371SGleb Smirnoff uint32_t bge_rsvd; 1870a6c21371SGleb Smirnoff uint32_t bge_opaque; 187195d67482SBill Paul }; 187295d67482SBill Paul 18731be6acb7SGleb Smirnoff struct bge_extrx_bd { 18741be6acb7SGleb Smirnoff bge_hostaddr bge_addr1; 18751be6acb7SGleb Smirnoff bge_hostaddr bge_addr2; 18761be6acb7SGleb Smirnoff bge_hostaddr bge_addr3; 1877e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 1878a6c21371SGleb Smirnoff uint16_t bge_len2; 1879a6c21371SGleb Smirnoff uint16_t bge_len1; 1880a6c21371SGleb Smirnoff uint16_t bge_rsvd1; 1881a6c21371SGleb Smirnoff uint16_t bge_len3; 1882e907febfSPyun YongHyeon #else 1883a6c21371SGleb Smirnoff uint16_t bge_len1; 1884a6c21371SGleb Smirnoff uint16_t bge_len2; 1885a6c21371SGleb Smirnoff uint16_t bge_len3; 1886a6c21371SGleb Smirnoff uint16_t bge_rsvd1; 1887e907febfSPyun YongHyeon #endif 18881be6acb7SGleb Smirnoff bge_hostaddr bge_addr0; 1889e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 1890a6c21371SGleb Smirnoff uint16_t bge_len0; 1891a6c21371SGleb Smirnoff uint16_t bge_idx; 1892a6c21371SGleb Smirnoff uint16_t bge_flags; 1893a6c21371SGleb Smirnoff uint16_t bge_type; 1894a6c21371SGleb Smirnoff uint16_t bge_tcp_udp_csum; 1895a6c21371SGleb Smirnoff uint16_t bge_ip_csum; 1896a6c21371SGleb Smirnoff uint16_t bge_vlan_tag; 1897a6c21371SGleb Smirnoff uint16_t bge_error_flag; 1898e907febfSPyun YongHyeon #else 1899a6c21371SGleb Smirnoff uint16_t bge_idx; 1900a6c21371SGleb Smirnoff uint16_t bge_len0; 1901a6c21371SGleb Smirnoff uint16_t bge_type; 1902a6c21371SGleb Smirnoff uint16_t bge_flags; 1903a6c21371SGleb Smirnoff uint16_t bge_ip_csum; 1904a6c21371SGleb Smirnoff uint16_t bge_tcp_udp_csum; 1905a6c21371SGleb Smirnoff uint16_t bge_error_flag; 1906a6c21371SGleb Smirnoff uint16_t bge_vlan_tag; 1907e907febfSPyun YongHyeon #endif 1908a6c21371SGleb Smirnoff uint32_t bge_rsvd0; 1909a6c21371SGleb Smirnoff uint32_t bge_opaque; 19101be6acb7SGleb Smirnoff }; 19111be6acb7SGleb Smirnoff 191295d67482SBill Paul #define BGE_RXBDFLAG_END 0x0004 191395d67482SBill Paul #define BGE_RXBDFLAG_JUMBO_RING 0x0020 191495d67482SBill Paul #define BGE_RXBDFLAG_VLAN_TAG 0x0040 191595d67482SBill Paul #define BGE_RXBDFLAG_ERROR 0x0400 191695d67482SBill Paul #define BGE_RXBDFLAG_MINI_RING 0x0800 191795d67482SBill Paul #define BGE_RXBDFLAG_IP_CSUM 0x1000 191895d67482SBill Paul #define BGE_RXBDFLAG_TCP_UDP_CSUM 0x2000 191995d67482SBill Paul #define BGE_RXBDFLAG_TCP_UDP_IS_TCP 0x4000 192095d67482SBill Paul 192195d67482SBill Paul #define BGE_RXERRFLAG_BAD_CRC 0x0001 192295d67482SBill Paul #define BGE_RXERRFLAG_COLL_DETECT 0x0002 192395d67482SBill Paul #define BGE_RXERRFLAG_LINK_LOST 0x0004 192495d67482SBill Paul #define BGE_RXERRFLAG_PHY_DECODE_ERR 0x0008 192595d67482SBill Paul #define BGE_RXERRFLAG_MAC_ABORT 0x0010 192695d67482SBill Paul #define BGE_RXERRFLAG_RUNT 0x0020 192795d67482SBill Paul #define BGE_RXERRFLAG_TRUNC_NO_RSRCS 0x0040 192895d67482SBill Paul #define BGE_RXERRFLAG_GIANT 0x0080 192995d67482SBill Paul 193095d67482SBill Paul struct bge_sts_idx { 1931e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 1932a6c21371SGleb Smirnoff uint16_t bge_rx_prod_idx; 1933a6c21371SGleb Smirnoff uint16_t bge_tx_cons_idx; 1934e907febfSPyun YongHyeon #else 1935a6c21371SGleb Smirnoff uint16_t bge_tx_cons_idx; 1936a6c21371SGleb Smirnoff uint16_t bge_rx_prod_idx; 1937e907febfSPyun YongHyeon #endif 193895d67482SBill Paul }; 193995d67482SBill Paul 194095d67482SBill Paul struct bge_status_block { 1941a6c21371SGleb Smirnoff uint32_t bge_status; 1942a6c21371SGleb Smirnoff uint32_t bge_rsvd0; 1943e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 1944a6c21371SGleb Smirnoff uint16_t bge_rx_jumbo_cons_idx; 1945a6c21371SGleb Smirnoff uint16_t bge_rx_std_cons_idx; 1946a6c21371SGleb Smirnoff uint16_t bge_rx_mini_cons_idx; 1947a6c21371SGleb Smirnoff uint16_t bge_rsvd1; 1948e907febfSPyun YongHyeon #else 1949a6c21371SGleb Smirnoff uint16_t bge_rx_std_cons_idx; 1950a6c21371SGleb Smirnoff uint16_t bge_rx_jumbo_cons_idx; 1951a6c21371SGleb Smirnoff uint16_t bge_rsvd1; 1952a6c21371SGleb Smirnoff uint16_t bge_rx_mini_cons_idx; 1953e907febfSPyun YongHyeon #endif 195495d67482SBill Paul struct bge_sts_idx bge_idx[16]; 195595d67482SBill Paul }; 195695d67482SBill Paul 195795d67482SBill Paul #define BGE_TX_CONSIDX(x, i) x->bge_idx[i].bge_tx_considx 195895d67482SBill Paul #define BGE_RX_PRODIDX(x, i) x->bge_idx[i].bge_rx_prodidx 195995d67482SBill Paul 196095d67482SBill Paul #define BGE_STATFLAG_UPDATED 0x00000001 196195d67482SBill Paul #define BGE_STATFLAG_LINKSTATE_CHANGED 0x00000002 196295d67482SBill Paul #define BGE_STATFLAG_ERROR 0x00000004 196395d67482SBill Paul 196495d67482SBill Paul 196595d67482SBill Paul /* 196695d67482SBill Paul * Broadcom Vendor ID 196795d67482SBill Paul * (Note: the BCM570x still defaults to the Alteon PCI vendor ID 196895d67482SBill Paul * even though they're now manufactured by Broadcom) 196995d67482SBill Paul */ 197095d67482SBill Paul #define BCOM_VENDORID 0x14E4 197195d67482SBill Paul #define BCOM_DEVICEID_BCM5700 0x1644 197295d67482SBill Paul #define BCOM_DEVICEID_BCM5701 0x1645 19734c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5702 0x1646 19744c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5702X 0x16A6 19754c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5702_ALT 0x16C6 19764c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5703 0x1647 19774c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5703X 0x16A7 19784c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5703_ALT 0x16C7 19796ac6d2c8SPaul Saab #define BCOM_DEVICEID_BCM5704C 0x1648 19806ac6d2c8SPaul Saab #define BCOM_DEVICEID_BCM5704S 0x16A8 19814c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5704S_ALT 0x1649 19820434d1b8SBill Paul #define BCOM_DEVICEID_BCM5705 0x1653 1983c001ccf2SPaul Saab #define BCOM_DEVICEID_BCM5705K 0x1654 19844c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5705F 0x166E 19850434d1b8SBill Paul #define BCOM_DEVICEID_BCM5705M 0x165D 19860434d1b8SBill Paul #define BCOM_DEVICEID_BCM5705M_ALT 0x165E 1987419c028bSPaul Saab #define BCOM_DEVICEID_BCM5714C 0x1668 19884c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5714S 0x1669 19894c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5715 0x1678 19904c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5715S 0x1679 19914c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5720 0x1658 19924c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5721 0x1659 1993e53d81eeSPaul Saab #define BCOM_DEVICEID_BCM5750 0x1676 1994e53d81eeSPaul Saab #define BCOM_DEVICEID_BCM5750M 0x167C 1995e53d81eeSPaul Saab #define BCOM_DEVICEID_BCM5751 0x1677 19964c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5751F 0x167E 1997d2014b30STai-hwa Liang #define BCOM_DEVICEID_BCM5751M 0x167D 1998560c1670SGleb Smirnoff #define BCOM_DEVICEID_BCM5752 0x1600 19994c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5752M 0x1601 20004c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5753 0x16F7 20014c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5753F 0x16FE 20024c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5753M 0x16FD 20039e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5754 0x167A 20049e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5754M 0x1672 20059e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5755 0x167B 20069e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5755M 0x1673 20074c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5780 0x166A 20084c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5780S 0x166B 20094c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5781 0x16DD 20100434d1b8SBill Paul #define BCOM_DEVICEID_BCM5782 0x1696 20119e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5786 0x169A 20129e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5787 0x169B 20139e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5787M 0x1693 20149f71a4c2SBill Paul #define BCOM_DEVICEID_BCM5788 0x169C 2015c3615d48SMike Silbersack #define BCOM_DEVICEID_BCM5789 0x169D 20165d99c641SBill Paul #define BCOM_DEVICEID_BCM5901 0x170D 20175d99c641SBill Paul #define BCOM_DEVICEID_BCM5901A2 0x170E 20184c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5903M 0x16FF 201995d67482SBill Paul 202095d67482SBill Paul /* 202195d67482SBill Paul * Alteon AceNIC PCI vendor/device ID. 202295d67482SBill Paul */ 20234c0da0ffSGleb Smirnoff #define ALTEON_VENDORID 0x12AE 20244c0da0ffSGleb Smirnoff #define ALTEON_DEVICEID_ACENIC 0x0001 20254c0da0ffSGleb Smirnoff #define ALTEON_DEVICEID_ACENIC_COPPER 0x0002 20264c0da0ffSGleb Smirnoff #define ALTEON_DEVICEID_BCM5700 0x0003 20274c0da0ffSGleb Smirnoff #define ALTEON_DEVICEID_BCM5701 0x0004 202895d67482SBill Paul 202995d67482SBill Paul /* 20309a3fc40aSGleb Smirnoff * 3Com 3c996 PCI vendor/device ID. 203195d67482SBill Paul */ 203295d67482SBill Paul #define TC_VENDORID 0x10B7 203395d67482SBill Paul #define TC_DEVICEID_3C996 0x0003 203495d67482SBill Paul 203595d67482SBill Paul /* 203695d67482SBill Paul * SysKonnect PCI vendor ID 203795d67482SBill Paul */ 203895d67482SBill Paul #define SK_VENDORID 0x1148 203995d67482SBill Paul #define SK_DEVICEID_ALTIMA 0x4400 204095d67482SBill Paul #define SK_SUBSYSID_9D21 0x4421 204195d67482SBill Paul #define SK_SUBSYSID_9D41 0x4441 204295d67482SBill Paul 204395d67482SBill Paul /* 2044586d7c2eSJohn Polstra * Altima PCI vendor/device ID. 2045586d7c2eSJohn Polstra */ 2046586d7c2eSJohn Polstra #define ALTIMA_VENDORID 0x173b 2047586d7c2eSJohn Polstra #define ALTIMA_DEVICE_AC1000 0x03e8 20482aae6624SBill Paul #define ALTIMA_DEVICE_AC1002 0x03e9 2049470bd96aSJohn Polstra #define ALTIMA_DEVICE_AC9100 0x03ea 2050586d7c2eSJohn Polstra 2051586d7c2eSJohn Polstra /* 20526d2a9bd6SDoug Ambrisko * Dell PCI vendor ID 20536d2a9bd6SDoug Ambrisko */ 20546d2a9bd6SDoug Ambrisko 20556d2a9bd6SDoug Ambrisko #define DELL_VENDORID 0x1028 20566d2a9bd6SDoug Ambrisko 20576d2a9bd6SDoug Ambrisko /* 20584c0da0ffSGleb Smirnoff * Apple PCI vendor ID. 20594c0da0ffSGleb Smirnoff */ 20604c0da0ffSGleb Smirnoff #define APPLE_VENDORID 0x106b 20614c0da0ffSGleb Smirnoff #define APPLE_DEVICE_BCM5701 0x1645 20624c0da0ffSGleb Smirnoff 20634c0da0ffSGleb Smirnoff /* 206495d67482SBill Paul * Offset of MAC address inside EEPROM. 206595d67482SBill Paul */ 206695d67482SBill Paul #define BGE_EE_MAC_OFFSET 0x7C 206795d67482SBill Paul #define BGE_EE_HWCFG_OFFSET 0xC8 206895d67482SBill Paul 2069a1d52896SBill Paul #define BGE_HWCFG_VOLTAGE 0x00000003 2070a1d52896SBill Paul #define BGE_HWCFG_PHYLED_MODE 0x0000000C 2071a1d52896SBill Paul #define BGE_HWCFG_MEDIA 0x00000030 20728cb1383cSDoug Ambrisko #define BGE_HWCFG_ASF 0x00000080 2073a1d52896SBill Paul 2074a1d52896SBill Paul #define BGE_VOLTAGE_1POINT3 0x00000000 2075a1d52896SBill Paul #define BGE_VOLTAGE_1POINT8 0x00000001 2076a1d52896SBill Paul 2077a1d52896SBill Paul #define BGE_PHYLEDMODE_UNSPEC 0x00000000 2078a1d52896SBill Paul #define BGE_PHYLEDMODE_TRIPLELED 0x00000004 2079a1d52896SBill Paul #define BGE_PHYLEDMODE_SINGLELED 0x00000008 2080a1d52896SBill Paul 2081a1d52896SBill Paul #define BGE_MEDIA_UNSPEC 0x00000000 2082a1d52896SBill Paul #define BGE_MEDIA_COPPER 0x00000010 2083a1d52896SBill Paul #define BGE_MEDIA_FIBER 0x00000020 2084a1d52896SBill Paul 208595d67482SBill Paul #define BGE_PCI_READ_CMD 0x06000000 208695d67482SBill Paul #define BGE_PCI_WRITE_CMD 0x70000000 208795d67482SBill Paul 208895d67482SBill Paul #define BGE_TICKS_PER_SEC 1000000 208995d67482SBill Paul 209095d67482SBill Paul /* 209195d67482SBill Paul * Ring size constants. 209295d67482SBill Paul */ 209395d67482SBill Paul #define BGE_EVENT_RING_CNT 256 209495d67482SBill Paul #define BGE_CMD_RING_CNT 64 209595d67482SBill Paul #define BGE_STD_RX_RING_CNT 512 209695d67482SBill Paul #define BGE_JUMBO_RX_RING_CNT 256 209795d67482SBill Paul #define BGE_MINI_RX_RING_CNT 1024 209895d67482SBill Paul #define BGE_RETURN_RING_CNT 1024 209995d67482SBill Paul 21000434d1b8SBill Paul /* 5705 has smaller return ring size */ 21010434d1b8SBill Paul 21020434d1b8SBill Paul #define BGE_RETURN_RING_CNT_5705 512 21030434d1b8SBill Paul 210495d67482SBill Paul /* 210595d67482SBill Paul * Possible TX ring sizes. 210695d67482SBill Paul */ 210795d67482SBill Paul #define BGE_TX_RING_CNT_128 128 210895d67482SBill Paul #define BGE_TX_RING_BASE_128 0x3800 210995d67482SBill Paul 211095d67482SBill Paul #define BGE_TX_RING_CNT_256 256 211195d67482SBill Paul #define BGE_TX_RING_BASE_256 0x3000 211295d67482SBill Paul 211395d67482SBill Paul #define BGE_TX_RING_CNT_512 512 211495d67482SBill Paul #define BGE_TX_RING_BASE_512 0x2000 211595d67482SBill Paul 211695d67482SBill Paul #define BGE_TX_RING_CNT BGE_TX_RING_CNT_512 211795d67482SBill Paul #define BGE_TX_RING_BASE BGE_TX_RING_BASE_512 211895d67482SBill Paul 211995d67482SBill Paul /* 212095d67482SBill Paul * Tigon III statistics counters. 212195d67482SBill Paul */ 21220434d1b8SBill Paul /* Statistics maintained MAC Receive block. */ 21230434d1b8SBill Paul struct bge_rx_mac_stats { 212495d67482SBill Paul bge_hostaddr ifHCInOctets; 212595d67482SBill Paul bge_hostaddr Reserved1; 212695d67482SBill Paul bge_hostaddr etherStatsFragments; 212795d67482SBill Paul bge_hostaddr ifHCInUcastPkts; 212895d67482SBill Paul bge_hostaddr ifHCInMulticastPkts; 212995d67482SBill Paul bge_hostaddr ifHCInBroadcastPkts; 213095d67482SBill Paul bge_hostaddr dot3StatsFCSErrors; 213195d67482SBill Paul bge_hostaddr dot3StatsAlignmentErrors; 213295d67482SBill Paul bge_hostaddr xonPauseFramesReceived; 213395d67482SBill Paul bge_hostaddr xoffPauseFramesReceived; 213495d67482SBill Paul bge_hostaddr macControlFramesReceived; 213595d67482SBill Paul bge_hostaddr xoffStateEntered; 213695d67482SBill Paul bge_hostaddr dot3StatsFramesTooLong; 213795d67482SBill Paul bge_hostaddr etherStatsJabbers; 213895d67482SBill Paul bge_hostaddr etherStatsUndersizePkts; 213995d67482SBill Paul bge_hostaddr inRangeLengthError; 214095d67482SBill Paul bge_hostaddr outRangeLengthError; 214195d67482SBill Paul bge_hostaddr etherStatsPkts64Octets; 214295d67482SBill Paul bge_hostaddr etherStatsPkts65Octetsto127Octets; 214395d67482SBill Paul bge_hostaddr etherStatsPkts128Octetsto255Octets; 214495d67482SBill Paul bge_hostaddr etherStatsPkts256Octetsto511Octets; 214595d67482SBill Paul bge_hostaddr etherStatsPkts512Octetsto1023Octets; 214695d67482SBill Paul bge_hostaddr etherStatsPkts1024Octetsto1522Octets; 214795d67482SBill Paul bge_hostaddr etherStatsPkts1523Octetsto2047Octets; 214895d67482SBill Paul bge_hostaddr etherStatsPkts2048Octetsto4095Octets; 214995d67482SBill Paul bge_hostaddr etherStatsPkts4096Octetsto8191Octets; 215095d67482SBill Paul bge_hostaddr etherStatsPkts8192Octetsto9022Octets; 21510434d1b8SBill Paul }; 215295d67482SBill Paul 215395d67482SBill Paul 21540434d1b8SBill Paul /* Statistics maintained MAC Transmit block. */ 21550434d1b8SBill Paul struct bge_tx_mac_stats { 215695d67482SBill Paul bge_hostaddr ifHCOutOctets; 215795d67482SBill Paul bge_hostaddr Reserved2; 215895d67482SBill Paul bge_hostaddr etherStatsCollisions; 215995d67482SBill Paul bge_hostaddr outXonSent; 216095d67482SBill Paul bge_hostaddr outXoffSent; 216195d67482SBill Paul bge_hostaddr flowControlDone; 216295d67482SBill Paul bge_hostaddr dot3StatsInternalMacTransmitErrors; 216395d67482SBill Paul bge_hostaddr dot3StatsSingleCollisionFrames; 216495d67482SBill Paul bge_hostaddr dot3StatsMultipleCollisionFrames; 216595d67482SBill Paul bge_hostaddr dot3StatsDeferredTransmissions; 216695d67482SBill Paul bge_hostaddr Reserved3; 216795d67482SBill Paul bge_hostaddr dot3StatsExcessiveCollisions; 216895d67482SBill Paul bge_hostaddr dot3StatsLateCollisions; 216995d67482SBill Paul bge_hostaddr dot3Collided2Times; 217095d67482SBill Paul bge_hostaddr dot3Collided3Times; 217195d67482SBill Paul bge_hostaddr dot3Collided4Times; 217295d67482SBill Paul bge_hostaddr dot3Collided5Times; 217395d67482SBill Paul bge_hostaddr dot3Collided6Times; 217495d67482SBill Paul bge_hostaddr dot3Collided7Times; 217595d67482SBill Paul bge_hostaddr dot3Collided8Times; 217695d67482SBill Paul bge_hostaddr dot3Collided9Times; 217795d67482SBill Paul bge_hostaddr dot3Collided10Times; 217895d67482SBill Paul bge_hostaddr dot3Collided11Times; 217995d67482SBill Paul bge_hostaddr dot3Collided12Times; 218095d67482SBill Paul bge_hostaddr dot3Collided13Times; 218195d67482SBill Paul bge_hostaddr dot3Collided14Times; 218295d67482SBill Paul bge_hostaddr dot3Collided15Times; 218395d67482SBill Paul bge_hostaddr ifHCOutUcastPkts; 218495d67482SBill Paul bge_hostaddr ifHCOutMulticastPkts; 218595d67482SBill Paul bge_hostaddr ifHCOutBroadcastPkts; 218695d67482SBill Paul bge_hostaddr dot3StatsCarrierSenseErrors; 218795d67482SBill Paul bge_hostaddr ifOutDiscards; 218895d67482SBill Paul bge_hostaddr ifOutErrors; 21890434d1b8SBill Paul }; 21900434d1b8SBill Paul 21910434d1b8SBill Paul /* Stats counters access through registers */ 21920434d1b8SBill Paul struct bge_mac_stats_regs { 2193a6c21371SGleb Smirnoff uint32_t ifHCOutOctets; 2194a6c21371SGleb Smirnoff uint32_t Reserved0; 2195a6c21371SGleb Smirnoff uint32_t etherStatsCollisions; 2196a6c21371SGleb Smirnoff uint32_t outXonSent; 2197a6c21371SGleb Smirnoff uint32_t outXoffSent; 2198a6c21371SGleb Smirnoff uint32_t Reserved1; 2199a6c21371SGleb Smirnoff uint32_t dot3StatsInternalMacTransmitErrors; 2200a6c21371SGleb Smirnoff uint32_t dot3StatsSingleCollisionFrames; 2201a6c21371SGleb Smirnoff uint32_t dot3StatsMultipleCollisionFrames; 2202a6c21371SGleb Smirnoff uint32_t dot3StatsDeferredTransmissions; 2203a6c21371SGleb Smirnoff uint32_t Reserved2; 2204a6c21371SGleb Smirnoff uint32_t dot3StatsExcessiveCollisions; 2205a6c21371SGleb Smirnoff uint32_t dot3StatsLateCollisions; 2206a6c21371SGleb Smirnoff uint32_t Reserved3[14]; 2207a6c21371SGleb Smirnoff uint32_t ifHCOutUcastPkts; 2208a6c21371SGleb Smirnoff uint32_t ifHCOutMulticastPkts; 2209a6c21371SGleb Smirnoff uint32_t ifHCOutBroadcastPkts; 2210a6c21371SGleb Smirnoff uint32_t Reserved4[2]; 2211a6c21371SGleb Smirnoff uint32_t ifHCInOctets; 2212a6c21371SGleb Smirnoff uint32_t Reserved5; 2213a6c21371SGleb Smirnoff uint32_t etherStatsFragments; 2214a6c21371SGleb Smirnoff uint32_t ifHCInUcastPkts; 2215a6c21371SGleb Smirnoff uint32_t ifHCInMulticastPkts; 2216a6c21371SGleb Smirnoff uint32_t ifHCInBroadcastPkts; 2217a6c21371SGleb Smirnoff uint32_t dot3StatsFCSErrors; 2218a6c21371SGleb Smirnoff uint32_t dot3StatsAlignmentErrors; 2219a6c21371SGleb Smirnoff uint32_t xonPauseFramesReceived; 2220a6c21371SGleb Smirnoff uint32_t xoffPauseFramesReceived; 2221a6c21371SGleb Smirnoff uint32_t macControlFramesReceived; 2222a6c21371SGleb Smirnoff uint32_t xoffStateEntered; 2223a6c21371SGleb Smirnoff uint32_t dot3StatsFramesTooLong; 2224a6c21371SGleb Smirnoff uint32_t etherStatsJabbers; 2225a6c21371SGleb Smirnoff uint32_t etherStatsUndersizePkts; 22260434d1b8SBill Paul }; 22270434d1b8SBill Paul 22280434d1b8SBill Paul struct bge_stats { 2229a6c21371SGleb Smirnoff uint8_t Reserved0[256]; 22300434d1b8SBill Paul 22310434d1b8SBill Paul /* Statistics maintained by Receive MAC. */ 22320434d1b8SBill Paul struct bge_rx_mac_stats rxstats; 22330434d1b8SBill Paul 22340434d1b8SBill Paul bge_hostaddr Unused1[37]; 22350434d1b8SBill Paul 22360434d1b8SBill Paul /* Statistics maintained by Transmit MAC. */ 22370434d1b8SBill Paul struct bge_tx_mac_stats txstats; 223895d67482SBill Paul 223995d67482SBill Paul bge_hostaddr Unused2[31]; 224095d67482SBill Paul 224195d67482SBill Paul /* Statistics maintained by Receive List Placement. */ 224295d67482SBill Paul bge_hostaddr COSIfHCInPkts[16]; 224395d67482SBill Paul bge_hostaddr COSFramesDroppedDueToFilters; 224495d67482SBill Paul bge_hostaddr nicDmaWriteQueueFull; 224595d67482SBill Paul bge_hostaddr nicDmaWriteHighPriQueueFull; 224695d67482SBill Paul bge_hostaddr nicNoMoreRxBDs; 224795d67482SBill Paul bge_hostaddr ifInDiscards; 224895d67482SBill Paul bge_hostaddr ifInErrors; 224995d67482SBill Paul bge_hostaddr nicRecvThresholdHit; 225095d67482SBill Paul 225195d67482SBill Paul bge_hostaddr Unused3[9]; 225295d67482SBill Paul 225395d67482SBill Paul /* Statistics maintained by Send Data Initiator. */ 225495d67482SBill Paul bge_hostaddr COSIfHCOutPkts[16]; 225595d67482SBill Paul bge_hostaddr nicDmaReadQueueFull; 225695d67482SBill Paul bge_hostaddr nicDmaReadHighPriQueueFull; 225795d67482SBill Paul bge_hostaddr nicSendDataCompQueueFull; 225895d67482SBill Paul 225995d67482SBill Paul /* Statistics maintained by Host Coalescing. */ 226095d67482SBill Paul bge_hostaddr nicRingSetSendProdIndex; 226195d67482SBill Paul bge_hostaddr nicRingStatusUpdate; 226295d67482SBill Paul bge_hostaddr nicInterrupts; 226395d67482SBill Paul bge_hostaddr nicAvoidedInterrupts; 226495d67482SBill Paul bge_hostaddr nicSendThresholdHit; 226595d67482SBill Paul 2266a6c21371SGleb Smirnoff uint8_t Reserved4[320]; 226795d67482SBill Paul }; 226895d67482SBill Paul 226995d67482SBill Paul /* 227095d67482SBill Paul * Tigon general information block. This resides in host memory 227195d67482SBill Paul * and contains the status counters, ring control blocks and 227295d67482SBill Paul * producer pointers. 227395d67482SBill Paul */ 227495d67482SBill Paul 227595d67482SBill Paul struct bge_gib { 227695d67482SBill Paul struct bge_stats bge_stats; 227795d67482SBill Paul struct bge_rcb bge_tx_rcb[16]; 227895d67482SBill Paul struct bge_rcb bge_std_rx_rcb; 227995d67482SBill Paul struct bge_rcb bge_jumbo_rx_rcb; 228095d67482SBill Paul struct bge_rcb bge_mini_rx_rcb; 228195d67482SBill Paul struct bge_rcb bge_return_rcb; 228295d67482SBill Paul }; 228395d67482SBill Paul 228495d67482SBill Paul #define BGE_FRAMELEN 1518 228595d67482SBill Paul #define BGE_MAX_FRAMELEN 1536 228695d67482SBill Paul #define BGE_JUMBO_FRAMELEN 9018 228795d67482SBill Paul #define BGE_JUMBO_MTU (BGE_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN) 228895d67482SBill Paul #define BGE_MIN_FRAMELEN 60 228995d67482SBill Paul 229095d67482SBill Paul /* 229195d67482SBill Paul * Other utility macros. 229295d67482SBill Paul */ 229395d67482SBill Paul #define BGE_INC(x, y) (x) = (x + 1) % y 229495d67482SBill Paul 229595d67482SBill Paul /* 229695d67482SBill Paul * Vital product data and structures. 229795d67482SBill Paul */ 229895d67482SBill Paul #define BGE_VPD_FLAG 0x8000 229995d67482SBill Paul 230095d67482SBill Paul /* VPD structures */ 230195d67482SBill Paul struct vpd_res { 2302a6c21371SGleb Smirnoff uint8_t vr_id; 2303a6c21371SGleb Smirnoff uint8_t vr_len; 2304a6c21371SGleb Smirnoff uint8_t vr_pad; 230595d67482SBill Paul }; 230695d67482SBill Paul 230795d67482SBill Paul struct vpd_key { 230895d67482SBill Paul char vk_key[2]; 2309a6c21371SGleb Smirnoff uint8_t vk_len; 231095d67482SBill Paul }; 231195d67482SBill Paul 231295d67482SBill Paul #define VPD_RES_ID 0x82 /* ID string */ 231395d67482SBill Paul #define VPD_RES_READ 0x90 /* start of read only area */ 231495d67482SBill Paul #define VPD_RES_WRITE 0x81 /* start of read/write area */ 231595d67482SBill Paul #define VPD_RES_END 0x78 /* end tag */ 231695d67482SBill Paul 231795d67482SBill Paul 231895d67482SBill Paul /* 231995d67482SBill Paul * Register access macros. The Tigon always uses memory mapped register 232095d67482SBill Paul * accesses and all registers must be accessed with 32 bit operations. 232195d67482SBill Paul */ 232295d67482SBill Paul 232395d67482SBill Paul #define CSR_WRITE_4(sc, reg, val) \ 232495d67482SBill Paul bus_space_write_4(sc->bge_btag, sc->bge_bhandle, reg, val) 232595d67482SBill Paul 232695d67482SBill Paul #define CSR_READ_4(sc, reg) \ 232795d67482SBill Paul bus_space_read_4(sc->bge_btag, sc->bge_bhandle, reg) 232895d67482SBill Paul 232995d67482SBill Paul #define BGE_SETBIT(sc, reg, x) \ 233029f19445SAlfred Perlstein CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) | (x))) 233195d67482SBill Paul #define BGE_CLRBIT(sc, reg, x) \ 233229f19445SAlfred Perlstein CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) & ~(x))) 233395d67482SBill Paul 233495d67482SBill Paul #define PCI_SETBIT(dev, reg, x, s) \ 233529f19445SAlfred Perlstein pci_write_config(dev, reg, (pci_read_config(dev, reg, s) | (x)), s) 233695d67482SBill Paul #define PCI_CLRBIT(dev, reg, x, s) \ 233729f19445SAlfred Perlstein pci_write_config(dev, reg, (pci_read_config(dev, reg, s) & ~(x)), s) 233895d67482SBill Paul 233995d67482SBill Paul /* 234095d67482SBill Paul * Memory management stuff. Note: the SSLOTS, MSLOTS and JSLOTS 234195d67482SBill Paul * values are tuneable. They control the actual amount of buffers 234295d67482SBill Paul * allocated for the standard, mini and jumbo receive rings. 234395d67482SBill Paul */ 234495d67482SBill Paul 234595d67482SBill Paul #define BGE_SSLOTS 256 234695d67482SBill Paul #define BGE_MSLOTS 256 234795d67482SBill Paul #define BGE_JSLOTS 384 234895d67482SBill Paul 234995d67482SBill Paul #define BGE_JRAWLEN (BGE_JUMBO_FRAMELEN + ETHER_ALIGN) 2350a6c21371SGleb Smirnoff #define BGE_JLEN (BGE_JRAWLEN + (sizeof(uint64_t) - \ 2351a6c21371SGleb Smirnoff (BGE_JRAWLEN % sizeof(uint64_t)))) 235295d67482SBill Paul #define BGE_JPAGESZ PAGE_SIZE 235395d67482SBill Paul #define BGE_RESID (BGE_JPAGESZ - (BGE_JLEN * BGE_JSLOTS) % BGE_JPAGESZ) 235495d67482SBill Paul #define BGE_JMEM ((BGE_JLEN * BGE_JSLOTS) + BGE_RESID) 235595d67482SBill Paul 23564e7ba1abSGleb Smirnoff #define BGE_NSEG_JUMBO 4 23571be6acb7SGleb Smirnoff #define BGE_NSEG_NEW 32 23581be6acb7SGleb Smirnoff 235995d67482SBill Paul /* 236095d67482SBill Paul * Ring structures. Most of these reside in host memory and we tell 236195d67482SBill Paul * the NIC where they are via the ring control blocks. The exceptions 236295d67482SBill Paul * are the tx and command rings, which live in NIC memory and which 236395d67482SBill Paul * we access via the shared memory window. 236495d67482SBill Paul */ 2365f41ac2beSBill Paul 236695d67482SBill Paul struct bge_ring_data { 2367f41ac2beSBill Paul struct bge_rx_bd *bge_rx_std_ring; 2368f41ac2beSBill Paul bus_addr_t bge_rx_std_ring_paddr; 23691be6acb7SGleb Smirnoff struct bge_extrx_bd *bge_rx_jumbo_ring; 2370f41ac2beSBill Paul bus_addr_t bge_rx_jumbo_ring_paddr; 2371f41ac2beSBill Paul struct bge_rx_bd *bge_rx_return_ring; 2372f41ac2beSBill Paul bus_addr_t bge_rx_return_ring_paddr; 2373f41ac2beSBill Paul struct bge_tx_bd *bge_tx_ring; 2374f41ac2beSBill Paul bus_addr_t bge_tx_ring_paddr; 2375f41ac2beSBill Paul struct bge_status_block *bge_status_block; 2376f41ac2beSBill Paul bus_addr_t bge_status_block_paddr; 2377f41ac2beSBill Paul struct bge_stats *bge_stats; 2378f41ac2beSBill Paul bus_addr_t bge_stats_paddr; 237995d67482SBill Paul struct bge_gib bge_info; 238095d67482SBill Paul }; 238195d67482SBill Paul 2382f41ac2beSBill Paul #define BGE_STD_RX_RING_SZ \ 2383f41ac2beSBill Paul (sizeof(struct bge_rx_bd) * BGE_STD_RX_RING_CNT) 2384f41ac2beSBill Paul #define BGE_JUMBO_RX_RING_SZ \ 23851be6acb7SGleb Smirnoff (sizeof(struct bge_extrx_bd) * BGE_JUMBO_RX_RING_CNT) 2386f41ac2beSBill Paul #define BGE_TX_RING_SZ \ 2387f41ac2beSBill Paul (sizeof(struct bge_tx_bd) * BGE_TX_RING_CNT) 2388f41ac2beSBill Paul #define BGE_RX_RTN_RING_SZ(x) \ 2389f41ac2beSBill Paul (sizeof(struct bge_rx_bd) * x->bge_return_ring_cnt) 2390f41ac2beSBill Paul 2391f41ac2beSBill Paul #define BGE_STATUS_BLK_SZ sizeof (struct bge_status_block) 2392f41ac2beSBill Paul 2393f41ac2beSBill Paul #define BGE_STATS_SZ sizeof (struct bge_stats) 2394f41ac2beSBill Paul 239595d67482SBill Paul /* 239695d67482SBill Paul * Mbuf pointers. We need these to keep track of the virtual addresses 239795d67482SBill Paul * of our mbuf chains since we can only convert from physical to virtual, 239895d67482SBill Paul * not the other way around. 239995d67482SBill Paul */ 240095d67482SBill Paul struct bge_chain_data { 2401f41ac2beSBill Paul bus_dma_tag_t bge_parent_tag; 2402f41ac2beSBill Paul bus_dma_tag_t bge_rx_std_ring_tag; 2403f41ac2beSBill Paul bus_dma_tag_t bge_rx_jumbo_ring_tag; 2404f41ac2beSBill Paul bus_dma_tag_t bge_rx_return_ring_tag; 2405f41ac2beSBill Paul bus_dma_tag_t bge_tx_ring_tag; 2406f41ac2beSBill Paul bus_dma_tag_t bge_status_tag; 2407f41ac2beSBill Paul bus_dma_tag_t bge_stats_tag; 2408f41ac2beSBill Paul bus_dma_tag_t bge_mtag; /* mbuf mapping tag */ 2409f41ac2beSBill Paul bus_dma_tag_t bge_mtag_jumbo; /* mbuf mapping tag */ 2410f41ac2beSBill Paul bus_dmamap_t bge_tx_dmamap[BGE_TX_RING_CNT]; 2411f41ac2beSBill Paul bus_dmamap_t bge_rx_std_dmamap[BGE_STD_RX_RING_CNT]; 2412f41ac2beSBill Paul bus_dmamap_t bge_rx_jumbo_dmamap[BGE_JUMBO_RX_RING_CNT]; 2413f41ac2beSBill Paul bus_dmamap_t bge_rx_std_ring_map; 2414f41ac2beSBill Paul bus_dmamap_t bge_rx_jumbo_ring_map; 2415f41ac2beSBill Paul bus_dmamap_t bge_tx_ring_map; 2416f41ac2beSBill Paul bus_dmamap_t bge_rx_return_ring_map; 2417f41ac2beSBill Paul bus_dmamap_t bge_status_map; 2418f41ac2beSBill Paul bus_dmamap_t bge_stats_map; 241995d67482SBill Paul struct mbuf *bge_tx_chain[BGE_TX_RING_CNT]; 242095d67482SBill Paul struct mbuf *bge_rx_std_chain[BGE_STD_RX_RING_CNT]; 242195d67482SBill Paul struct mbuf *bge_rx_jumbo_chain[BGE_JUMBO_RX_RING_CNT]; 2422f41ac2beSBill Paul }; 2423f41ac2beSBill Paul 2424f41ac2beSBill Paul struct bge_dmamap_arg { 2425f41ac2beSBill Paul struct bge_softc *sc; 2426f41ac2beSBill Paul bus_addr_t bge_busaddr; 2427a6c21371SGleb Smirnoff uint16_t bge_flags; 2428f41ac2beSBill Paul int bge_idx; 2429f41ac2beSBill Paul int bge_maxsegs; 2430f41ac2beSBill Paul struct bge_tx_bd *bge_ring; 243195d67482SBill Paul }; 243295d67482SBill Paul 243395d67482SBill Paul #define BGE_HWREV_TIGON 0x01 243495d67482SBill Paul #define BGE_HWREV_TIGON_II 0x02 24350434d1b8SBill Paul #define BGE_TIMEOUT 100000 243695d67482SBill Paul #define BGE_TXCONS_UNSET 0xFFFF /* impossible value */ 243795d67482SBill Paul 243895d67482SBill Paul struct bge_bcom_hack { 243995d67482SBill Paul int reg; 244095d67482SBill Paul int val; 244195d67482SBill Paul }; 244295d67482SBill Paul 24438cb1383cSDoug Ambrisko #define ASF_ENABLE 1 24448cb1383cSDoug Ambrisko #define ASF_NEW_HANDSHAKE 2 24458cb1383cSDoug Ambrisko #define ASF_STACKUP 4 24468cb1383cSDoug Ambrisko 244795d67482SBill Paul struct bge_softc { 2448fc74a9f9SBrooks Davis struct ifnet *bge_ifp; /* interface info */ 244995d67482SBill Paul device_t bge_dev; 24500f9bd73bSSam Leffler struct mtx bge_mtx; 245195d67482SBill Paul device_t bge_miibus; 245295d67482SBill Paul bus_space_handle_t bge_bhandle; 245395d67482SBill Paul bus_space_tag_t bge_btag; 245495d67482SBill Paul void *bge_intrhand; 245595d67482SBill Paul struct resource *bge_irq; 245695d67482SBill Paul struct resource *bge_res; 245795d67482SBill Paul struct ifmedia bge_ifmedia; /* TBI media info */ 2458652ae483SGleb Smirnoff uint32_t bge_flags; 2459652ae483SGleb Smirnoff #define BGE_FLAG_EXTRAM 0x00000001 /* Has external SSRAM. */ 2460652ae483SGleb Smirnoff #define BGE_FLAG_TBI 0x00000002 2461652ae483SGleb Smirnoff #define BGE_FLAG_RX_ALIGNBUG 0x00000004 2462652ae483SGleb Smirnoff #define BGE_FLAG_NO3LED 0x00000008 2463652ae483SGleb Smirnoff #define BGE_FLAG_PCIX 0x00000010 2464652ae483SGleb Smirnoff #define BGE_FLAG_PCIE 0x00000020 2465a6c21371SGleb Smirnoff uint32_t bge_chipid; 2466a6c21371SGleb Smirnoff uint8_t bge_asicrev; 2467a6c21371SGleb Smirnoff uint8_t bge_chiprev; 24688cb1383cSDoug Ambrisko uint8_t bge_asf_mode; 24698cb1383cSDoug Ambrisko uint8_t bge_asf_count; 2470f41ac2beSBill Paul struct bge_ring_data bge_ldata; /* rings */ 247195d67482SBill Paul struct bge_chain_data bge_cdata; /* mbufs */ 2472a6c21371SGleb Smirnoff uint16_t bge_tx_saved_considx; 2473a6c21371SGleb Smirnoff uint16_t bge_rx_saved_considx; 2474a6c21371SGleb Smirnoff uint16_t bge_ev_saved_considx; 2475a6c21371SGleb Smirnoff uint16_t bge_return_ring_cnt; 2476a6c21371SGleb Smirnoff uint16_t bge_std; /* current std ring head */ 2477a6c21371SGleb Smirnoff uint16_t bge_jumbo; /* current jumo ring head */ 2478a6c21371SGleb Smirnoff uint32_t bge_stat_ticks; 2479a6c21371SGleb Smirnoff uint32_t bge_rx_coal_ticks; 2480a6c21371SGleb Smirnoff uint32_t bge_tx_coal_ticks; 2481a6c21371SGleb Smirnoff uint32_t bge_tx_prodidx; 2482a6c21371SGleb Smirnoff uint32_t bge_rx_max_coal_bds; 2483a6c21371SGleb Smirnoff uint32_t bge_tx_max_coal_bds; 2484a6c21371SGleb Smirnoff uint32_t bge_tx_buf_ratio; 248595d67482SBill Paul int bge_if_flags; 248695d67482SBill Paul int bge_txcnt; 24877b97099dSOleg Bulyzhin int bge_link; /* link state */ 24887b97099dSOleg Bulyzhin int bge_link_evt; /* pending link event */ 2489b74e67fbSGleb Smirnoff int bge_timer; 24900f9bd73bSSam Leffler struct callout bge_stat_ch; 249195d67482SBill Paul char *bge_vpd_prodname; 249295d67482SBill Paul char *bge_vpd_readonly; 24936fb34dd2SOleg Bulyzhin u_long bge_rx_discards; 24946fb34dd2SOleg Bulyzhin u_long bge_tx_discards; 24956fb34dd2SOleg Bulyzhin u_long bge_tx_collisions; 249675719184SGleb Smirnoff #ifdef DEVICE_POLLING 249775719184SGleb Smirnoff int rxcycles; 249875719184SGleb Smirnoff #endif /* DEVICE_POLLING */ 249995d67482SBill Paul }; 25000f9bd73bSSam Leffler 25010f9bd73bSSam Leffler #define BGE_LOCK_INIT(_sc, _name) \ 25020f9bd73bSSam Leffler mtx_init(&(_sc)->bge_mtx, _name, MTX_NETWORK_LOCK, MTX_DEF) 25030f9bd73bSSam Leffler #define BGE_LOCK(_sc) mtx_lock(&(_sc)->bge_mtx) 25040f9bd73bSSam Leffler #define BGE_LOCK_ASSERT(_sc) mtx_assert(&(_sc)->bge_mtx, MA_OWNED) 25050f9bd73bSSam Leffler #define BGE_UNLOCK(_sc) mtx_unlock(&(_sc)->bge_mtx) 25060f9bd73bSSam Leffler #define BGE_LOCK_DESTROY(_sc) mtx_destroy(&(_sc)->bge_mtx) 2507