1098ca2bdSWarner Losh /*- 295d67482SBill Paul * Copyright (c) 2001 Wind River Systems 395d67482SBill Paul * Copyright (c) 1997, 1998, 1999, 2001 495d67482SBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 595d67482SBill Paul * 695d67482SBill Paul * Redistribution and use in source and binary forms, with or without 795d67482SBill Paul * modification, are permitted provided that the following conditions 895d67482SBill Paul * are met: 995d67482SBill Paul * 1. Redistributions of source code must retain the above copyright 1095d67482SBill Paul * notice, this list of conditions and the following disclaimer. 1195d67482SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1295d67482SBill Paul * notice, this list of conditions and the following disclaimer in the 1395d67482SBill Paul * documentation and/or other materials provided with the distribution. 1495d67482SBill Paul * 3. All advertising materials mentioning features or use of this software 1595d67482SBill Paul * must display the following acknowledgement: 1695d67482SBill Paul * This product includes software developed by Bill Paul. 1795d67482SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1895d67482SBill Paul * may be used to endorse or promote products derived from this software 1995d67482SBill Paul * without specific prior written permission. 2095d67482SBill Paul * 2195d67482SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2295d67482SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2395d67482SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2495d67482SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2595d67482SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2695d67482SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2795d67482SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2895d67482SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2995d67482SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 3095d67482SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3195d67482SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3295d67482SBill Paul * 3395d67482SBill Paul * $FreeBSD$ 3495d67482SBill Paul */ 3595d67482SBill Paul 3695d67482SBill Paul /* 3795d67482SBill Paul * BCM570x memory map. The internal memory layout varies somewhat 3895d67482SBill Paul * depending on whether or not we have external SSRAM attached. 3995d67482SBill Paul * The BCM5700 can have up to 16MB of external memory. The BCM5701 4095d67482SBill Paul * is apparently not designed to use external SSRAM. The mappings 4195d67482SBill Paul * up to the first 4 send rings are the same for both internal and 4295d67482SBill Paul * external memory configurations. Note that mini RX ring space is 4395d67482SBill Paul * only available with external SSRAM configurations, which means 4495d67482SBill Paul * the mini RX ring is not supported on the BCM5701. 4595d67482SBill Paul * 4695d67482SBill Paul * The NIC's memory can be accessed by the host in one of 3 ways: 4795d67482SBill Paul * 4895d67482SBill Paul * 1) Indirect register access. The MEMWIN_BASEADDR and MEMWIN_DATA 4995d67482SBill Paul * registers in PCI config space can be used to read any 32-bit 5095d67482SBill Paul * address within the NIC's memory. 5195d67482SBill Paul * 5295d67482SBill Paul * 2) Memory window access. The MEMWIN_BASEADDR register in PCI config 5395d67482SBill Paul * space can be used in conjunction with the memory window in the 5495d67482SBill Paul * device register space at offset 0x8000 to read any 32K chunk 5595d67482SBill Paul * of NIC memory. 5695d67482SBill Paul * 5795d67482SBill Paul * 3) Flat mode. If the 'flat mode' bit in the PCI state register is 5895d67482SBill Paul * set, the device I/O mapping consumes 32MB of host address space, 5995d67482SBill Paul * allowing all of the registers and internal NIC memory to be 6095d67482SBill Paul * accessed directly. NIC memory addresses are offset by 0x01000000. 6195d67482SBill Paul * Flat mode consumes so much host address space that it is not 6295d67482SBill Paul * recommended. 6395d67482SBill Paul */ 6495d67482SBill Paul #define BGE_PAGE_ZERO 0x00000000 6595d67482SBill Paul #define BGE_PAGE_ZERO_END 0x000000FF 6695d67482SBill Paul #define BGE_SEND_RING_RCB 0x00000100 6795d67482SBill Paul #define BGE_SEND_RING_RCB_END 0x000001FF 6895d67482SBill Paul #define BGE_RX_RETURN_RING_RCB 0x00000200 6995d67482SBill Paul #define BGE_RX_RETURN_RING_RCB_END 0x000002FF 7095d67482SBill Paul #define BGE_STATS_BLOCK 0x00000300 7195d67482SBill Paul #define BGE_STATS_BLOCK_END 0x00000AFF 7295d67482SBill Paul #define BGE_STATUS_BLOCK 0x00000B00 7395d67482SBill Paul #define BGE_STATUS_BLOCK_END 0x00000B4F 7495d67482SBill Paul #define BGE_SOFTWARE_GENCOMM 0x00000B50 7541abcc1bSPaul Saab #define BGE_SOFTWARE_GENCOMM_SIG 0x00000B54 7641abcc1bSPaul Saab #define BGE_SOFTWARE_GENCOMM_NICCFG 0x00000B58 778cb1383cSDoug Ambrisko #define BGE_SOFTWARE_GENCOMM_FW 0x00000B78 788cb1383cSDoug Ambrisko #define BGE_SOFTWARE_GENNCOMM_FW_LEN 0x00000B7C 798cb1383cSDoug Ambrisko #define BGE_SOFTWARE_GENNCOMM_FW_DATA 0x00000B80 8095d67482SBill Paul #define BGE_SOFTWARE_GENCOMM_END 0x00000FFF 8195d67482SBill Paul #define BGE_UNMAPPED 0x00001000 8295d67482SBill Paul #define BGE_UNMAPPED_END 0x00001FFF 8395d67482SBill Paul #define BGE_DMA_DESCRIPTORS 0x00002000 8495d67482SBill Paul #define BGE_DMA_DESCRIPTORS_END 0x00003FFF 851108273aSPyun YongHyeon #define BGE_SEND_RING_5717 0x00004000 8695d67482SBill Paul #define BGE_SEND_RING_1_TO_4 0x00004000 8795d67482SBill Paul #define BGE_SEND_RING_1_TO_4_END 0x00005FFF 8895d67482SBill Paul 89797b2220SJung-uk Kim /* Firmware interface */ 90797b2220SJung-uk Kim #define BGE_FW_DRV_ALIVE 0x00000001 91797b2220SJung-uk Kim #define BGE_FW_PAUSE 0x00000002 92797b2220SJung-uk Kim 9395d67482SBill Paul /* Mappings for internal memory configuration */ 9495d67482SBill Paul #define BGE_STD_RX_RINGS 0x00006000 9595d67482SBill Paul #define BGE_STD_RX_RINGS_END 0x00006FFF 9695d67482SBill Paul #define BGE_JUMBO_RX_RINGS 0x00007000 9795d67482SBill Paul #define BGE_JUMBO_RX_RINGS_END 0x00007FFF 9895d67482SBill Paul #define BGE_BUFFPOOL_1 0x00008000 9995d67482SBill Paul #define BGE_BUFFPOOL_1_END 0x0000FFFF 10095d67482SBill Paul #define BGE_BUFFPOOL_2 0x00010000 /* or expansion ROM */ 10195d67482SBill Paul #define BGE_BUFFPOOL_2_END 0x00017FFF 10295d67482SBill Paul #define BGE_BUFFPOOL_3 0x00018000 /* or expansion ROM */ 10395d67482SBill Paul #define BGE_BUFFPOOL_3_END 0x0001FFFF 1041108273aSPyun YongHyeon #define BGE_STD_RX_RINGS_5717 0x00040000 1051108273aSPyun YongHyeon #define BGE_JUMBO_RX_RINGS_5717 0x00044400 10695d67482SBill Paul 10795d67482SBill Paul /* Mappings for external SSRAM configurations */ 10895d67482SBill Paul #define BGE_SEND_RING_5_TO_6 0x00006000 10995d67482SBill Paul #define BGE_SEND_RING_5_TO_6_END 0x00006FFF 11095d67482SBill Paul #define BGE_SEND_RING_7_TO_8 0x00007000 11195d67482SBill Paul #define BGE_SEND_RING_7_TO_8_END 0x00007FFF 11295d67482SBill Paul #define BGE_SEND_RING_9_TO_16 0x00008000 11395d67482SBill Paul #define BGE_SEND_RING_9_TO_16_END 0x0000BFFF 11495d67482SBill Paul #define BGE_EXT_STD_RX_RINGS 0x0000C000 11595d67482SBill Paul #define BGE_EXT_STD_RX_RINGS_END 0x0000CFFF 11695d67482SBill Paul #define BGE_EXT_JUMBO_RX_RINGS 0x0000D000 11795d67482SBill Paul #define BGE_EXT_JUMBO_RX_RINGS_END 0x0000DFFF 11895d67482SBill Paul #define BGE_MINI_RX_RINGS 0x0000E000 11995d67482SBill Paul #define BGE_MINI_RX_RINGS_END 0x0000FFFF 12095d67482SBill Paul #define BGE_AVAIL_REGION1 0x00010000 /* or expansion ROM */ 12195d67482SBill Paul #define BGE_AVAIL_REGION1_END 0x00017FFF 12295d67482SBill Paul #define BGE_AVAIL_REGION2 0x00018000 /* or expansion ROM */ 12395d67482SBill Paul #define BGE_AVAIL_REGION2_END 0x0001FFFF 12495d67482SBill Paul #define BGE_EXT_SSRAM 0x00020000 12595d67482SBill Paul #define BGE_EXT_SSRAM_END 0x000FFFFF 12695d67482SBill Paul 12795d67482SBill Paul 12895d67482SBill Paul /* 12995d67482SBill Paul * BCM570x register offsets. These are memory mapped registers 13095d67482SBill Paul * which can be accessed with the CSR_READ_4()/CSR_WRITE_4() macros. 13195d67482SBill Paul * Each register must be accessed using 32 bit operations. 13295d67482SBill Paul * 13395d67482SBill Paul * All registers are accessed through a 32K shared memory block. 13495d67482SBill Paul * The first group of registers are actually copies of the PCI 13595d67482SBill Paul * configuration space registers. 13695d67482SBill Paul */ 13795d67482SBill Paul 13895d67482SBill Paul /* 13995d67482SBill Paul * PCI registers defined in the PCI 2.2 spec. 14095d67482SBill Paul */ 14195d67482SBill Paul #define BGE_PCI_VID 0x00 14295d67482SBill Paul #define BGE_PCI_DID 0x02 14395d67482SBill Paul #define BGE_PCI_CMD 0x04 14495d67482SBill Paul #define BGE_PCI_STS 0x06 14595d67482SBill Paul #define BGE_PCI_REV 0x08 14695d67482SBill Paul #define BGE_PCI_CLASS 0x09 14795d67482SBill Paul #define BGE_PCI_CACHESZ 0x0C 14895d67482SBill Paul #define BGE_PCI_LATTIMER 0x0D 14995d67482SBill Paul #define BGE_PCI_HDRTYPE 0x0E 15095d67482SBill Paul #define BGE_PCI_BIST 0x0F 15195d67482SBill Paul #define BGE_PCI_BAR0 0x10 15295d67482SBill Paul #define BGE_PCI_BAR1 0x14 15395d67482SBill Paul #define BGE_PCI_SUBSYS 0x2C 15495d67482SBill Paul #define BGE_PCI_SUBVID 0x2E 15595d67482SBill Paul #define BGE_PCI_ROMBASE 0x30 15695d67482SBill Paul #define BGE_PCI_CAPPTR 0x34 15795d67482SBill Paul #define BGE_PCI_INTLINE 0x3C 15895d67482SBill Paul #define BGE_PCI_INTPIN 0x3D 15995d67482SBill Paul #define BGE_PCI_MINGNT 0x3E 16095d67482SBill Paul #define BGE_PCI_MAXLAT 0x3F 16195d67482SBill Paul #define BGE_PCI_PCIXCAP 0x40 16295d67482SBill Paul #define BGE_PCI_NEXTPTR_PM 0x41 16395d67482SBill Paul #define BGE_PCI_PCIX_CMD 0x42 16495d67482SBill Paul #define BGE_PCI_PCIX_STS 0x44 16595d67482SBill Paul #define BGE_PCI_PWRMGMT_CAPID 0x48 16695d67482SBill Paul #define BGE_PCI_NEXTPTR_VPD 0x49 16795d67482SBill Paul #define BGE_PCI_PWRMGMT_CAPS 0x4A 16895d67482SBill Paul #define BGE_PCI_PWRMGMT_CMD 0x4C 16995d67482SBill Paul #define BGE_PCI_PWRMGMT_STS 0x4D 17095d67482SBill Paul #define BGE_PCI_PWRMGMT_DATA 0x4F 17195d67482SBill Paul #define BGE_PCI_VPD_CAPID 0x50 17295d67482SBill Paul #define BGE_PCI_NEXTPTR_MSI 0x51 17395d67482SBill Paul #define BGE_PCI_VPD_ADDR 0x52 17495d67482SBill Paul #define BGE_PCI_VPD_DATA 0x54 17595d67482SBill Paul #define BGE_PCI_MSI_CAPID 0x58 17695d67482SBill Paul #define BGE_PCI_NEXTPTR_NONE 0x59 17795d67482SBill Paul #define BGE_PCI_MSI_CTL 0x5A 17895d67482SBill Paul #define BGE_PCI_MSI_ADDR_HI 0x5C 17995d67482SBill Paul #define BGE_PCI_MSI_ADDR_LO 0x60 18095d67482SBill Paul #define BGE_PCI_MSI_DATA 0x64 18195d67482SBill Paul 1824f09c4c7SMarius Strobl /* 1834f09c4c7SMarius Strobl * PCI Express definitions 1844f09c4c7SMarius Strobl * According to 1854f09c4c7SMarius Strobl * PCI Express base specification, REV. 1.0a 1864f09c4c7SMarius Strobl */ 1874f09c4c7SMarius Strobl 1884f09c4c7SMarius Strobl /* PCI Express device control, 16bits */ 1894f09c4c7SMarius Strobl #define BGE_PCIE_DEVCTL 0x08 1904f09c4c7SMarius Strobl #define BGE_PCIE_DEVCTL_MAX_READRQ_MASK 0x7000 1914f09c4c7SMarius Strobl #define BGE_PCIE_DEVCTL_MAX_READRQ_128 0x0000 1924f09c4c7SMarius Strobl #define BGE_PCIE_DEVCTL_MAX_READRQ_256 0x1000 1934f09c4c7SMarius Strobl #define BGE_PCIE_DEVCTL_MAX_READRQ_512 0x2000 1944f09c4c7SMarius Strobl #define BGE_PCIE_DEVCTL_MAX_READRQ_1024 0x3000 1954f09c4c7SMarius Strobl #define BGE_PCIE_DEVCTL_MAX_READRQ_2048 0x4000 1964f09c4c7SMarius Strobl #define BGE_PCIE_DEVCTL_MAX_READRQ_4096 0x5000 1974f09c4c7SMarius Strobl 198e53d81eeSPaul Saab /* PCI MSI. ??? */ 199e53d81eeSPaul Saab #define BGE_PCIE_CAPID_REG 0xD0 200e53d81eeSPaul Saab #define BGE_PCIE_CAPID 0x10 201e53d81eeSPaul Saab 20295d67482SBill Paul /* 20395d67482SBill Paul * PCI registers specific to the BCM570x family. 20495d67482SBill Paul */ 20595d67482SBill Paul #define BGE_PCI_MISC_CTL 0x68 20695d67482SBill Paul #define BGE_PCI_DMA_RW_CTL 0x6C 20795d67482SBill Paul #define BGE_PCI_PCISTATE 0x70 20895d67482SBill Paul #define BGE_PCI_CLKCTL 0x74 20995d67482SBill Paul #define BGE_PCI_REG_BASEADDR 0x78 21095d67482SBill Paul #define BGE_PCI_MEMWIN_BASEADDR 0x7C 21195d67482SBill Paul #define BGE_PCI_REG_DATA 0x80 21295d67482SBill Paul #define BGE_PCI_MEMWIN_DATA 0x84 21395d67482SBill Paul #define BGE_PCI_MODECTL 0x88 21495d67482SBill Paul #define BGE_PCI_MISC_CFG 0x8C 21595d67482SBill Paul #define BGE_PCI_MISC_LOCALCTL 0x90 21695d67482SBill Paul #define BGE_PCI_UNDI_RX_STD_PRODIDX_HI 0x98 21795d67482SBill Paul #define BGE_PCI_UNDI_RX_STD_PRODIDX_LO 0x9C 21895d67482SBill Paul #define BGE_PCI_UNDI_RX_RTN_CONSIDX_HI 0xA0 21995d67482SBill Paul #define BGE_PCI_UNDI_RX_RTN_CONSIDX_LO 0xA4 22095d67482SBill Paul #define BGE_PCI_UNDI_TX_BD_PRODIDX_HI 0xA8 22195d67482SBill Paul #define BGE_PCI_UNDI_TX_BD_PRODIDX_LO 0xAC 22295d67482SBill Paul #define BGE_PCI_ISR_MBX_HI 0xB0 22395d67482SBill Paul #define BGE_PCI_ISR_MBX_LO 0xB4 224a5779553SStanislav Sedov #define BGE_PCI_PRODID_ASICREV 0xBC 2251108273aSPyun YongHyeon #define BGE_PCI_GEN2_PRODID_ASICREV 0xF4 226*b4a256acSPyun YongHyeon #define BGE_PCI_GEN15_PRODID_ASICREV 0xFC 22795d67482SBill Paul 22895d67482SBill Paul /* PCI Misc. Host control register */ 22995d67482SBill Paul #define BGE_PCIMISCCTL_CLEAR_INTA 0x00000001 23095d67482SBill Paul #define BGE_PCIMISCCTL_MASK_PCI_INTR 0x00000002 23195d67482SBill Paul #define BGE_PCIMISCCTL_ENDIAN_BYTESWAP 0x00000004 23295d67482SBill Paul #define BGE_PCIMISCCTL_ENDIAN_WORDSWAP 0x00000008 23395d67482SBill Paul #define BGE_PCIMISCCTL_PCISTATE_RW 0x00000010 23495d67482SBill Paul #define BGE_PCIMISCCTL_CLOCKCTL_RW 0x00000020 23595d67482SBill Paul #define BGE_PCIMISCCTL_REG_WORDSWAP 0x00000040 23695d67482SBill Paul #define BGE_PCIMISCCTL_INDIRECT_ACCESS 0x00000080 2371108273aSPyun YongHyeon #define BGE_PCIMISCCTL_TAGGED_STATUS 0x00000200 23895d67482SBill Paul #define BGE_PCIMISCCTL_ASICREV 0xFFFF0000 239a5779553SStanislav Sedov #define BGE_PCIMISCCTL_ASICREV_SHIFT 16 24095d67482SBill Paul 241e907febfSPyun YongHyeon #define BGE_HIF_SWAP_OPTIONS (BGE_PCIMISCCTL_ENDIAN_WORDSWAP) 242e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 243e907febfSPyun YongHyeon #define BGE_DMA_SWAP_OPTIONS \ 244e907febfSPyun YongHyeon BGE_MODECTL_WORDSWAP_NONFRAME| \ 245e907febfSPyun YongHyeon BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA 246e907febfSPyun YongHyeon #else 247e907febfSPyun YongHyeon #define BGE_DMA_SWAP_OPTIONS \ 248e907febfSPyun YongHyeon BGE_MODECTL_WORDSWAP_NONFRAME|BGE_MODECTL_BYTESWAP_NONFRAME| \ 249e907febfSPyun YongHyeon BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA 250e907febfSPyun YongHyeon #endif 25195d67482SBill Paul 252e907febfSPyun YongHyeon #define BGE_INIT \ 253e907febfSPyun YongHyeon (BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_CLEAR_INTA| \ 254e907febfSPyun YongHyeon BGE_PCIMISCCTL_MASK_PCI_INTR|BGE_PCIMISCCTL_INDIRECT_ACCESS) 25595d67482SBill Paul 256a5779553SStanislav Sedov #define BGE_CHIPID_TIGON_I 0x4000 257a5779553SStanislav Sedov #define BGE_CHIPID_TIGON_II 0x6000 258a5779553SStanislav Sedov #define BGE_CHIPID_BCM5700_A0 0x7000 259a5779553SStanislav Sedov #define BGE_CHIPID_BCM5700_A1 0x7001 260a5779553SStanislav Sedov #define BGE_CHIPID_BCM5700_B0 0x7100 261a5779553SStanislav Sedov #define BGE_CHIPID_BCM5700_B1 0x7101 262a5779553SStanislav Sedov #define BGE_CHIPID_BCM5700_B2 0x7102 263a5779553SStanislav Sedov #define BGE_CHIPID_BCM5700_B3 0x7103 264a5779553SStanislav Sedov #define BGE_CHIPID_BCM5700_ALTIMA 0x7104 265a5779553SStanislav Sedov #define BGE_CHIPID_BCM5700_C0 0x7200 266a5779553SStanislav Sedov #define BGE_CHIPID_BCM5701_A0 0x0000 /* grrrr */ 267a5779553SStanislav Sedov #define BGE_CHIPID_BCM5701_B0 0x0100 268a5779553SStanislav Sedov #define BGE_CHIPID_BCM5701_B2 0x0102 269a5779553SStanislav Sedov #define BGE_CHIPID_BCM5701_B5 0x0105 270a5779553SStanislav Sedov #define BGE_CHIPID_BCM5703_A0 0x1000 271a5779553SStanislav Sedov #define BGE_CHIPID_BCM5703_A1 0x1001 272a5779553SStanislav Sedov #define BGE_CHIPID_BCM5703_A2 0x1002 273a5779553SStanislav Sedov #define BGE_CHIPID_BCM5703_A3 0x1003 274a5779553SStanislav Sedov #define BGE_CHIPID_BCM5703_B0 0x1100 275a5779553SStanislav Sedov #define BGE_CHIPID_BCM5704_A0 0x2000 276a5779553SStanislav Sedov #define BGE_CHIPID_BCM5704_A1 0x2001 277a5779553SStanislav Sedov #define BGE_CHIPID_BCM5704_A2 0x2002 278a5779553SStanislav Sedov #define BGE_CHIPID_BCM5704_A3 0x2003 279a5779553SStanislav Sedov #define BGE_CHIPID_BCM5704_B0 0x2100 280a5779553SStanislav Sedov #define BGE_CHIPID_BCM5705_A0 0x3000 281a5779553SStanislav Sedov #define BGE_CHIPID_BCM5705_A1 0x3001 282a5779553SStanislav Sedov #define BGE_CHIPID_BCM5705_A2 0x3002 283a5779553SStanislav Sedov #define BGE_CHIPID_BCM5705_A3 0x3003 284a5779553SStanislav Sedov #define BGE_CHIPID_BCM5750_A0 0x4000 285a5779553SStanislav Sedov #define BGE_CHIPID_BCM5750_A1 0x4001 286a5779553SStanislav Sedov #define BGE_CHIPID_BCM5750_A3 0x4000 287a5779553SStanislav Sedov #define BGE_CHIPID_BCM5750_B0 0x4100 288a5779553SStanislav Sedov #define BGE_CHIPID_BCM5750_B1 0x4101 289a5779553SStanislav Sedov #define BGE_CHIPID_BCM5750_C0 0x4200 290a5779553SStanislav Sedov #define BGE_CHIPID_BCM5750_C1 0x4201 291a5779553SStanislav Sedov #define BGE_CHIPID_BCM5750_C2 0x4202 292a5779553SStanislav Sedov #define BGE_CHIPID_BCM5714_A0 0x5000 293a5779553SStanislav Sedov #define BGE_CHIPID_BCM5752_A0 0x6000 294a5779553SStanislav Sedov #define BGE_CHIPID_BCM5752_A1 0x6001 295a5779553SStanislav Sedov #define BGE_CHIPID_BCM5752_A2 0x6002 296a5779553SStanislav Sedov #define BGE_CHIPID_BCM5714_B0 0x8000 297a5779553SStanislav Sedov #define BGE_CHIPID_BCM5714_B3 0x8003 298a5779553SStanislav Sedov #define BGE_CHIPID_BCM5715_A0 0x9000 299a5779553SStanislav Sedov #define BGE_CHIPID_BCM5715_A1 0x9001 300a5779553SStanislav Sedov #define BGE_CHIPID_BCM5715_A3 0x9003 301a5779553SStanislav Sedov #define BGE_CHIPID_BCM5755_A0 0xa000 302a5779553SStanislav Sedov #define BGE_CHIPID_BCM5755_A1 0xa001 303a5779553SStanislav Sedov #define BGE_CHIPID_BCM5755_A2 0xa002 304a5779553SStanislav Sedov #define BGE_CHIPID_BCM5722_A0 0xa200 305a5779553SStanislav Sedov #define BGE_CHIPID_BCM5754_A0 0xb000 306a5779553SStanislav Sedov #define BGE_CHIPID_BCM5754_A1 0xb001 307a5779553SStanislav Sedov #define BGE_CHIPID_BCM5754_A2 0xb002 308a5779553SStanislav Sedov #define BGE_CHIPID_BCM5761_A0 0x5761000 309a5779553SStanislav Sedov #define BGE_CHIPID_BCM5761_A1 0x5761100 310a5779553SStanislav Sedov #define BGE_CHIPID_BCM5784_A0 0x5784000 311a5779553SStanislav Sedov #define BGE_CHIPID_BCM5784_A1 0x5784100 312a5779553SStanislav Sedov #define BGE_CHIPID_BCM5787_A0 0xb000 313a5779553SStanislav Sedov #define BGE_CHIPID_BCM5787_A1 0xb001 314a5779553SStanislav Sedov #define BGE_CHIPID_BCM5787_A2 0xb002 315ca4f8986SPyun YongHyeon #define BGE_CHIPID_BCM5906_A0 0xc000 316a5779553SStanislav Sedov #define BGE_CHIPID_BCM5906_A1 0xc001 317a5779553SStanislav Sedov #define BGE_CHIPID_BCM5906_A2 0xc002 318a5779553SStanislav Sedov #define BGE_CHIPID_BCM57780_A0 0x57780000 319a5779553SStanislav Sedov #define BGE_CHIPID_BCM57780_A1 0x57780001 3201108273aSPyun YongHyeon #define BGE_CHIPID_BCM5717_A0 0x05717000 3211108273aSPyun YongHyeon #define BGE_CHIPID_BCM5717_B0 0x05717100 322*b4a256acSPyun YongHyeon #define BGE_CHIPID_BCM57765_A0 0x57785000 323*b4a256acSPyun YongHyeon #define BGE_CHIPID_BCM57765_B0 0x57785100 32495d67482SBill Paul 325a1d52896SBill Paul /* shorthand one */ 326a5779553SStanislav Sedov #define BGE_ASICREV(x) ((x) >> 12) 3275cba12d3SPaul Saab #define BGE_ASICREV_BCM5701 0x00 3285cba12d3SPaul Saab #define BGE_ASICREV_BCM5703 0x01 3295cba12d3SPaul Saab #define BGE_ASICREV_BCM5704 0x02 3300434d1b8SBill Paul #define BGE_ASICREV_BCM5705 0x03 331e53d81eeSPaul Saab #define BGE_ASICREV_BCM5750 0x04 3324c0da0ffSGleb Smirnoff #define BGE_ASICREV_BCM5714_A0 0x05 333560c1670SGleb Smirnoff #define BGE_ASICREV_BCM5752 0x06 3344c0da0ffSGleb Smirnoff #define BGE_ASICREV_BCM5700 0x07 3354c0da0ffSGleb Smirnoff #define BGE_ASICREV_BCM5780 0x08 3364c0da0ffSGleb Smirnoff #define BGE_ASICREV_BCM5714 0x09 3379e86676bSGleb Smirnoff #define BGE_ASICREV_BCM5755 0x0a 3386f8718a3SScott Long #define BGE_ASICREV_BCM5754 0x0b 3399e86676bSGleb Smirnoff #define BGE_ASICREV_BCM5787 0x0b 34038cc658fSJohn Baldwin #define BGE_ASICREV_BCM5906 0x0c 341a5779553SStanislav Sedov /* Should consult BGE_PCI_PRODID_ASICREV for ChipID */ 342a5779553SStanislav Sedov #define BGE_ASICREV_USE_PRODID_REG 0x0f 343a5779553SStanislav Sedov /* BGE_PCI_PRODID_ASICREV ASIC rev. identifiers. */ 3441108273aSPyun YongHyeon #define BGE_ASICREV_BCM5717 0x5717 345a5779553SStanislav Sedov #define BGE_ASICREV_BCM5761 0x5761 346a5779553SStanislav Sedov #define BGE_ASICREV_BCM5784 0x5784 347a5779553SStanislav Sedov #define BGE_ASICREV_BCM5785 0x5785 348*b4a256acSPyun YongHyeon #define BGE_ASICREV_BCM57765 0x57785 349a5779553SStanislav Sedov #define BGE_ASICREV_BCM57780 0x57780 350a1d52896SBill Paul 351e0ced696SPaul Saab /* chip revisions */ 352a5779553SStanislav Sedov #define BGE_CHIPREV(x) ((x) >> 8) 353e0ced696SPaul Saab #define BGE_CHIPREV_5700_AX 0x70 354e0ced696SPaul Saab #define BGE_CHIPREV_5700_BX 0x71 355e0ced696SPaul Saab #define BGE_CHIPREV_5700_CX 0x72 356e0ced696SPaul Saab #define BGE_CHIPREV_5701_AX 0x00 3575ee49a3aSJung-uk Kim #define BGE_CHIPREV_5703_AX 0x10 3585ee49a3aSJung-uk Kim #define BGE_CHIPREV_5704_AX 0x20 3595ee49a3aSJung-uk Kim #define BGE_CHIPREV_5704_BX 0x21 360bf6ef57aSJohn Polstra #define BGE_CHIPREV_5750_AX 0x40 361bf6ef57aSJohn Polstra #define BGE_CHIPREV_5750_BX 0x41 362a5779553SStanislav Sedov /* BGE_PCI_PRODID_ASICREV chip rev. identifiers. */ 3631108273aSPyun YongHyeon #define BGE_CHIPREV_5717_AX 0x57170 3641108273aSPyun YongHyeon #define BGE_CHIPREV_5717_BX 0x57171 365a5779553SStanislav Sedov #define BGE_CHIPREV_5761_AX 0x57611 366a5779553SStanislav Sedov #define BGE_CHIPREV_5784_AX 0x57841 367e0ced696SPaul Saab 36895d67482SBill Paul /* PCI DMA Read/Write Control register */ 36995d67482SBill Paul #define BGE_PCIDMARWCTL_MINDMA 0x000000FF 3701108273aSPyun YongHyeon #define BGE_PCIDMARWCTL_DIS_CACHE_ALIGNMENT 0x00000001 37195d67482SBill Paul #define BGE_PCIDMARWCTL_RDADRR_BNDRY 0x00000700 37295d67482SBill Paul #define BGE_PCIDMARWCTL_WRADDR_BNDRY 0x00003800 373186f842bSJung-uk Kim #define BGE_PCIDMARWCTL_ONEDMA_ATONCE 0x0000C000 374186f842bSJung-uk Kim #define BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL 0x00004000 375186f842bSJung-uk Kim #define BGE_PCIDMARWCTL_ONEDMA_ATONCE_LOCAL 0x00008000 37695d67482SBill Paul #define BGE_PCIDMARWCTL_RD_WAT 0x00070000 37795d67482SBill Paul #define BGE_PCIDMARWCTL_WR_WAT 0x00380000 37895d67482SBill Paul #define BGE_PCIDMARWCTL_USE_MRM 0x00400000 37995d67482SBill Paul #define BGE_PCIDMARWCTL_ASRT_ALL_BE 0x00800000 38095d67482SBill Paul #define BGE_PCIDMARWCTL_DFLT_PCI_RD_CMD 0x0F000000 38195d67482SBill Paul #define BGE_PCIDMARWCTL_DFLT_PCI_WR_CMD 0xF0000000 382797b2220SJung-uk Kim 383797b2220SJung-uk Kim #define BGE_PCIDMARWCTL_RD_WAT_SHIFT(x) ((x) << 16) 384797b2220SJung-uk Kim #define BGE_PCIDMARWCTL_WR_WAT_SHIFT(x) ((x) << 19) 385797b2220SJung-uk Kim #define BGE_PCIDMARWCTL_RD_CMD_SHIFT(x) ((x) << 24) 386797b2220SJung-uk Kim #define BGE_PCIDMARWCTL_WR_CMD_SHIFT(x) ((x) << 28) 38795d67482SBill Paul 388*b4a256acSPyun YongHyeon #define BGE_PCIDMARWCTL_CRDRDR_RDMA_MRRS_MSK 0x00000380 389*b4a256acSPyun YongHyeon 39095d67482SBill Paul #define BGE_PCI_READ_BNDRY_DISABLE 0x00000000 39195d67482SBill Paul #define BGE_PCI_READ_BNDRY_16BYTES 0x00000100 39295d67482SBill Paul #define BGE_PCI_READ_BNDRY_32BYTES 0x00000200 39395d67482SBill Paul #define BGE_PCI_READ_BNDRY_64BYTES 0x00000300 39495d67482SBill Paul #define BGE_PCI_READ_BNDRY_128BYTES 0x00000400 39595d67482SBill Paul #define BGE_PCI_READ_BNDRY_256BYTES 0x00000500 39695d67482SBill Paul #define BGE_PCI_READ_BNDRY_512BYTES 0x00000600 39795d67482SBill Paul #define BGE_PCI_READ_BNDRY_1024BYTES 0x00000700 39895d67482SBill Paul 39995d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_DISABLE 0x00000000 40095d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_16BYTES 0x00000800 40195d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_32BYTES 0x00001000 40295d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_64BYTES 0x00001800 40395d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_128BYTES 0x00002000 40495d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_256BYTES 0x00002800 40595d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_512BYTES 0x00003000 40695d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_1024BYTES 0x00003800 40795d67482SBill Paul 40895d67482SBill Paul /* 40995d67482SBill Paul * PCI state register -- note, this register is read only 41095d67482SBill Paul * unless the PCISTATE_WR bit of the PCI Misc. Host Control 41195d67482SBill Paul * register is set. 41295d67482SBill Paul */ 41395d67482SBill Paul #define BGE_PCISTATE_FORCE_RESET 0x00000001 41495d67482SBill Paul #define BGE_PCISTATE_INTR_STATE 0x00000002 41595d67482SBill Paul #define BGE_PCISTATE_PCI_BUSMODE 0x00000004 /* 1 = PCI, 0 = PCI-X */ 4160fb18ca8SJohn Polstra #define BGE_PCISTATE_PCI_BUSSPEED 0x00000008 /* 1 = 66/133, 0 = 33/66 */ 41795d67482SBill Paul #define BGE_PCISTATE_32BIT_BUS 0x00000010 /* 1 = 32bit, 0 = 64bit */ 41895d67482SBill Paul #define BGE_PCISTATE_WANT_EXPROM 0x00000020 41995d67482SBill Paul #define BGE_PCISTATE_EXPROM_RETRY 0x00000040 42095d67482SBill Paul #define BGE_PCISTATE_FLATVIEW_MODE 0x00000100 42195d67482SBill Paul #define BGE_PCISTATE_PCI_TGT_RETRY_MAX 0x00000E00 42295d67482SBill Paul 42395d67482SBill Paul /* 42495d67482SBill Paul * PCI Clock Control register -- note, this register is read only 42595d67482SBill Paul * unless the CLOCKCTL_RW bit of the PCI Misc. Host Control 42695d67482SBill Paul * register is set. 42795d67482SBill Paul */ 42895d67482SBill Paul #define BGE_PCICLOCKCTL_DETECTED_SPEED 0x0000000F 42995d67482SBill Paul #define BGE_PCICLOCKCTL_M66EN 0x00000080 43095d67482SBill Paul #define BGE_PCICLOCKCTL_LOWPWR_CLKMODE 0x00000200 43195d67482SBill Paul #define BGE_PCICLOCKCTL_RXCPU_CLK_DIS 0x00000400 43295d67482SBill Paul #define BGE_PCICLOCKCTL_TXCPU_CLK_DIS 0x00000800 43395d67482SBill Paul #define BGE_PCICLOCKCTL_ALTCLK 0x00001000 43495d67482SBill Paul #define BGE_PCICLOCKCTL_ALTCLK_SRC 0x00002000 43595d67482SBill Paul #define BGE_PCICLOCKCTL_PCIPLL_DISABLE 0x00004000 43695d67482SBill Paul #define BGE_PCICLOCKCTL_SYSPLL_DISABLE 0x00008000 43795d67482SBill Paul #define BGE_PCICLOCKCTL_BIST_ENABLE 0x00010000 43895d67482SBill Paul 43995d67482SBill Paul 44095d67482SBill Paul #ifndef PCIM_CMD_MWIEN 44195d67482SBill Paul #define PCIM_CMD_MWIEN 0x0010 44295d67482SBill Paul #endif 443c9ffd9f0SMarius Strobl #ifndef PCIM_CMD_INTxDIS 444c9ffd9f0SMarius Strobl #define PCIM_CMD_INTxDIS 0x0400 445c9ffd9f0SMarius Strobl #endif 44695d67482SBill Paul 44795d67482SBill Paul /* 44895d67482SBill Paul * High priority mailbox registers 44995d67482SBill Paul * Each mailbox is 64-bits wide, though we only use the 45095d67482SBill Paul * lower 32 bits. To write a 64-bit value, write the upper 32 bits 45195d67482SBill Paul * first. The NIC will load the mailbox after the lower 32 bit word 45295d67482SBill Paul * has been updated. 45395d67482SBill Paul */ 45495d67482SBill Paul #define BGE_MBX_IRQ0_HI 0x0200 45595d67482SBill Paul #define BGE_MBX_IRQ0_LO 0x0204 45695d67482SBill Paul #define BGE_MBX_IRQ1_HI 0x0208 45795d67482SBill Paul #define BGE_MBX_IRQ1_LO 0x020C 45895d67482SBill Paul #define BGE_MBX_IRQ2_HI 0x0210 45995d67482SBill Paul #define BGE_MBX_IRQ2_LO 0x0214 46095d67482SBill Paul #define BGE_MBX_IRQ3_HI 0x0218 46195d67482SBill Paul #define BGE_MBX_IRQ3_LO 0x021C 46295d67482SBill Paul #define BGE_MBX_GEN0_HI 0x0220 46395d67482SBill Paul #define BGE_MBX_GEN0_LO 0x0224 46495d67482SBill Paul #define BGE_MBX_GEN1_HI 0x0228 46595d67482SBill Paul #define BGE_MBX_GEN1_LO 0x022C 46695d67482SBill Paul #define BGE_MBX_GEN2_HI 0x0230 46795d67482SBill Paul #define BGE_MBX_GEN2_LO 0x0234 46895d67482SBill Paul #define BGE_MBX_GEN3_HI 0x0228 46995d67482SBill Paul #define BGE_MBX_GEN3_LO 0x022C 47095d67482SBill Paul #define BGE_MBX_GEN4_HI 0x0240 47195d67482SBill Paul #define BGE_MBX_GEN4_LO 0x0244 47295d67482SBill Paul #define BGE_MBX_GEN5_HI 0x0248 47395d67482SBill Paul #define BGE_MBX_GEN5_LO 0x024C 47495d67482SBill Paul #define BGE_MBX_GEN6_HI 0x0250 47595d67482SBill Paul #define BGE_MBX_GEN6_LO 0x0254 47695d67482SBill Paul #define BGE_MBX_GEN7_HI 0x0258 47795d67482SBill Paul #define BGE_MBX_GEN7_LO 0x025C 47895d67482SBill Paul #define BGE_MBX_RELOAD_STATS_HI 0x0260 47995d67482SBill Paul #define BGE_MBX_RELOAD_STATS_LO 0x0264 48095d67482SBill Paul #define BGE_MBX_RX_STD_PROD_HI 0x0268 48195d67482SBill Paul #define BGE_MBX_RX_STD_PROD_LO 0x026C 48295d67482SBill Paul #define BGE_MBX_RX_JUMBO_PROD_HI 0x0270 48395d67482SBill Paul #define BGE_MBX_RX_JUMBO_PROD_LO 0x0274 48495d67482SBill Paul #define BGE_MBX_RX_MINI_PROD_HI 0x0278 48595d67482SBill Paul #define BGE_MBX_RX_MINI_PROD_LO 0x027C 48695d67482SBill Paul #define BGE_MBX_RX_CONS0_HI 0x0280 48795d67482SBill Paul #define BGE_MBX_RX_CONS0_LO 0x0284 48895d67482SBill Paul #define BGE_MBX_RX_CONS1_HI 0x0288 48995d67482SBill Paul #define BGE_MBX_RX_CONS1_LO 0x028C 49095d67482SBill Paul #define BGE_MBX_RX_CONS2_HI 0x0290 49195d67482SBill Paul #define BGE_MBX_RX_CONS2_LO 0x0294 49295d67482SBill Paul #define BGE_MBX_RX_CONS3_HI 0x0298 49395d67482SBill Paul #define BGE_MBX_RX_CONS3_LO 0x029C 49495d67482SBill Paul #define BGE_MBX_RX_CONS4_HI 0x02A0 49595d67482SBill Paul #define BGE_MBX_RX_CONS4_LO 0x02A4 49695d67482SBill Paul #define BGE_MBX_RX_CONS5_HI 0x02A8 49795d67482SBill Paul #define BGE_MBX_RX_CONS5_LO 0x02AC 49895d67482SBill Paul #define BGE_MBX_RX_CONS6_HI 0x02B0 49995d67482SBill Paul #define BGE_MBX_RX_CONS6_LO 0x02B4 50095d67482SBill Paul #define BGE_MBX_RX_CONS7_HI 0x02B8 50195d67482SBill Paul #define BGE_MBX_RX_CONS7_LO 0x02BC 50295d67482SBill Paul #define BGE_MBX_RX_CONS8_HI 0x02C0 50395d67482SBill Paul #define BGE_MBX_RX_CONS8_LO 0x02C4 50495d67482SBill Paul #define BGE_MBX_RX_CONS9_HI 0x02C8 50595d67482SBill Paul #define BGE_MBX_RX_CONS9_LO 0x02CC 50695d67482SBill Paul #define BGE_MBX_RX_CONS10_HI 0x02D0 50795d67482SBill Paul #define BGE_MBX_RX_CONS10_LO 0x02D4 50895d67482SBill Paul #define BGE_MBX_RX_CONS11_HI 0x02D8 50995d67482SBill Paul #define BGE_MBX_RX_CONS11_LO 0x02DC 51095d67482SBill Paul #define BGE_MBX_RX_CONS12_HI 0x02E0 51195d67482SBill Paul #define BGE_MBX_RX_CONS12_LO 0x02E4 51295d67482SBill Paul #define BGE_MBX_RX_CONS13_HI 0x02E8 51395d67482SBill Paul #define BGE_MBX_RX_CONS13_LO 0x02EC 51495d67482SBill Paul #define BGE_MBX_RX_CONS14_HI 0x02F0 51595d67482SBill Paul #define BGE_MBX_RX_CONS14_LO 0x02F4 51695d67482SBill Paul #define BGE_MBX_RX_CONS15_HI 0x02F8 51795d67482SBill Paul #define BGE_MBX_RX_CONS15_LO 0x02FC 51895d67482SBill Paul #define BGE_MBX_TX_HOST_PROD0_HI 0x0300 51995d67482SBill Paul #define BGE_MBX_TX_HOST_PROD0_LO 0x0304 52095d67482SBill Paul #define BGE_MBX_TX_HOST_PROD1_HI 0x0308 52195d67482SBill Paul #define BGE_MBX_TX_HOST_PROD1_LO 0x030C 52295d67482SBill Paul #define BGE_MBX_TX_HOST_PROD2_HI 0x0310 52395d67482SBill Paul #define BGE_MBX_TX_HOST_PROD2_LO 0x0314 52495d67482SBill Paul #define BGE_MBX_TX_HOST_PROD3_HI 0x0318 52595d67482SBill Paul #define BGE_MBX_TX_HOST_PROD3_LO 0x031C 52695d67482SBill Paul #define BGE_MBX_TX_HOST_PROD4_HI 0x0320 52795d67482SBill Paul #define BGE_MBX_TX_HOST_PROD4_LO 0x0324 52895d67482SBill Paul #define BGE_MBX_TX_HOST_PROD5_HI 0x0328 52995d67482SBill Paul #define BGE_MBX_TX_HOST_PROD5_LO 0x032C 53095d67482SBill Paul #define BGE_MBX_TX_HOST_PROD6_HI 0x0330 53195d67482SBill Paul #define BGE_MBX_TX_HOST_PROD6_LO 0x0334 53295d67482SBill Paul #define BGE_MBX_TX_HOST_PROD7_HI 0x0338 53395d67482SBill Paul #define BGE_MBX_TX_HOST_PROD7_LO 0x033C 53495d67482SBill Paul #define BGE_MBX_TX_HOST_PROD8_HI 0x0340 53595d67482SBill Paul #define BGE_MBX_TX_HOST_PROD8_LO 0x0344 53695d67482SBill Paul #define BGE_MBX_TX_HOST_PROD9_HI 0x0348 53795d67482SBill Paul #define BGE_MBX_TX_HOST_PROD9_LO 0x034C 53895d67482SBill Paul #define BGE_MBX_TX_HOST_PROD10_HI 0x0350 53995d67482SBill Paul #define BGE_MBX_TX_HOST_PROD10_LO 0x0354 54095d67482SBill Paul #define BGE_MBX_TX_HOST_PROD11_HI 0x0358 54195d67482SBill Paul #define BGE_MBX_TX_HOST_PROD11_LO 0x035C 54295d67482SBill Paul #define BGE_MBX_TX_HOST_PROD12_HI 0x0360 54395d67482SBill Paul #define BGE_MBX_TX_HOST_PROD12_LO 0x0364 54495d67482SBill Paul #define BGE_MBX_TX_HOST_PROD13_HI 0x0368 54595d67482SBill Paul #define BGE_MBX_TX_HOST_PROD13_LO 0x036C 54695d67482SBill Paul #define BGE_MBX_TX_HOST_PROD14_HI 0x0370 54795d67482SBill Paul #define BGE_MBX_TX_HOST_PROD14_LO 0x0374 54895d67482SBill Paul #define BGE_MBX_TX_HOST_PROD15_HI 0x0378 54995d67482SBill Paul #define BGE_MBX_TX_HOST_PROD15_LO 0x037C 55095d67482SBill Paul #define BGE_MBX_TX_NIC_PROD0_HI 0x0380 55195d67482SBill Paul #define BGE_MBX_TX_NIC_PROD0_LO 0x0384 55295d67482SBill Paul #define BGE_MBX_TX_NIC_PROD1_HI 0x0388 55395d67482SBill Paul #define BGE_MBX_TX_NIC_PROD1_LO 0x038C 55495d67482SBill Paul #define BGE_MBX_TX_NIC_PROD2_HI 0x0390 55595d67482SBill Paul #define BGE_MBX_TX_NIC_PROD2_LO 0x0394 55695d67482SBill Paul #define BGE_MBX_TX_NIC_PROD3_HI 0x0398 55795d67482SBill Paul #define BGE_MBX_TX_NIC_PROD3_LO 0x039C 55895d67482SBill Paul #define BGE_MBX_TX_NIC_PROD4_HI 0x03A0 55995d67482SBill Paul #define BGE_MBX_TX_NIC_PROD4_LO 0x03A4 56095d67482SBill Paul #define BGE_MBX_TX_NIC_PROD5_HI 0x03A8 56195d67482SBill Paul #define BGE_MBX_TX_NIC_PROD5_LO 0x03AC 56295d67482SBill Paul #define BGE_MBX_TX_NIC_PROD6_HI 0x03B0 56395d67482SBill Paul #define BGE_MBX_TX_NIC_PROD6_LO 0x03B4 56495d67482SBill Paul #define BGE_MBX_TX_NIC_PROD7_HI 0x03B8 56595d67482SBill Paul #define BGE_MBX_TX_NIC_PROD7_LO 0x03BC 56695d67482SBill Paul #define BGE_MBX_TX_NIC_PROD8_HI 0x03C0 56795d67482SBill Paul #define BGE_MBX_TX_NIC_PROD8_LO 0x03C4 56895d67482SBill Paul #define BGE_MBX_TX_NIC_PROD9_HI 0x03C8 56995d67482SBill Paul #define BGE_MBX_TX_NIC_PROD9_LO 0x03CC 57095d67482SBill Paul #define BGE_MBX_TX_NIC_PROD10_HI 0x03D0 57195d67482SBill Paul #define BGE_MBX_TX_NIC_PROD10_LO 0x03D4 57295d67482SBill Paul #define BGE_MBX_TX_NIC_PROD11_HI 0x03D8 57395d67482SBill Paul #define BGE_MBX_TX_NIC_PROD11_LO 0x03DC 57495d67482SBill Paul #define BGE_MBX_TX_NIC_PROD12_HI 0x03E0 57595d67482SBill Paul #define BGE_MBX_TX_NIC_PROD12_LO 0x03E4 57695d67482SBill Paul #define BGE_MBX_TX_NIC_PROD13_HI 0x03E8 57795d67482SBill Paul #define BGE_MBX_TX_NIC_PROD13_LO 0x03EC 57895d67482SBill Paul #define BGE_MBX_TX_NIC_PROD14_HI 0x03F0 57995d67482SBill Paul #define BGE_MBX_TX_NIC_PROD14_LO 0x03F4 58095d67482SBill Paul #define BGE_MBX_TX_NIC_PROD15_HI 0x03F8 58195d67482SBill Paul #define BGE_MBX_TX_NIC_PROD15_LO 0x03FC 58295d67482SBill Paul 58395d67482SBill Paul #define BGE_TX_RINGS_MAX 4 58495d67482SBill Paul #define BGE_TX_RINGS_EXTSSRAM_MAX 16 58595d67482SBill Paul #define BGE_RX_RINGS_MAX 16 5861108273aSPyun YongHyeon #define BGE_RX_RINGS_MAX_5717 17 58795d67482SBill Paul 58895d67482SBill Paul /* Ethernet MAC control registers */ 58995d67482SBill Paul #define BGE_MAC_MODE 0x0400 59095d67482SBill Paul #define BGE_MAC_STS 0x0404 59195d67482SBill Paul #define BGE_MAC_EVT_ENB 0x0408 59295d67482SBill Paul #define BGE_MAC_LED_CTL 0x040C 59395d67482SBill Paul #define BGE_MAC_ADDR1_LO 0x0410 59495d67482SBill Paul #define BGE_MAC_ADDR1_HI 0x0414 59595d67482SBill Paul #define BGE_MAC_ADDR2_LO 0x0418 59695d67482SBill Paul #define BGE_MAC_ADDR2_HI 0x041C 59795d67482SBill Paul #define BGE_MAC_ADDR3_LO 0x0420 59895d67482SBill Paul #define BGE_MAC_ADDR3_HI 0x0424 59995d67482SBill Paul #define BGE_MAC_ADDR4_LO 0x0428 60095d67482SBill Paul #define BGE_MAC_ADDR4_HI 0x042C 60195d67482SBill Paul #define BGE_WOL_PATPTR 0x0430 60295d67482SBill Paul #define BGE_WOL_PATCFG 0x0434 60395d67482SBill Paul #define BGE_TX_RANDOM_BACKOFF 0x0438 60495d67482SBill Paul #define BGE_RX_MTU 0x043C 60595d67482SBill Paul #define BGE_GBIT_PCS_TEST 0x0440 60695d67482SBill Paul #define BGE_TX_TBI_AUTONEG 0x0444 60795d67482SBill Paul #define BGE_RX_TBI_AUTONEG 0x0448 60895d67482SBill Paul #define BGE_MI_COMM 0x044C 60995d67482SBill Paul #define BGE_MI_STS 0x0450 61095d67482SBill Paul #define BGE_MI_MODE 0x0454 61195d67482SBill Paul #define BGE_AUTOPOLL_STS 0x0458 61295d67482SBill Paul #define BGE_TX_MODE 0x045C 61395d67482SBill Paul #define BGE_TX_STS 0x0460 61495d67482SBill Paul #define BGE_TX_LENGTHS 0x0464 61595d67482SBill Paul #define BGE_RX_MODE 0x0468 61695d67482SBill Paul #define BGE_RX_STS 0x046C 61795d67482SBill Paul #define BGE_MAR0 0x0470 61895d67482SBill Paul #define BGE_MAR1 0x0474 61995d67482SBill Paul #define BGE_MAR2 0x0478 62095d67482SBill Paul #define BGE_MAR3 0x047C 62195d67482SBill Paul #define BGE_RX_BD_RULES_CTL0 0x0480 62295d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL0 0x0484 62395d67482SBill Paul #define BGE_RX_BD_RULES_CTL1 0x0488 62495d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL1 0x048C 62595d67482SBill Paul #define BGE_RX_BD_RULES_CTL2 0x0490 62695d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL2 0x0494 62795d67482SBill Paul #define BGE_RX_BD_RULES_CTL3 0x0498 62895d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL3 0x049C 62995d67482SBill Paul #define BGE_RX_BD_RULES_CTL4 0x04A0 63095d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL4 0x04A4 63195d67482SBill Paul #define BGE_RX_BD_RULES_CTL5 0x04A8 63295d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL5 0x04AC 63395d67482SBill Paul #define BGE_RX_BD_RULES_CTL6 0x04B0 63495d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL6 0x04B4 63595d67482SBill Paul #define BGE_RX_BD_RULES_CTL7 0x04B8 63695d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL7 0x04BC 63795d67482SBill Paul #define BGE_RX_BD_RULES_CTL8 0x04C0 63895d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL8 0x04C4 63995d67482SBill Paul #define BGE_RX_BD_RULES_CTL9 0x04C8 64095d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL9 0x04CC 64195d67482SBill Paul #define BGE_RX_BD_RULES_CTL10 0x04D0 64295d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL10 0x04D4 64395d67482SBill Paul #define BGE_RX_BD_RULES_CTL11 0x04D8 64495d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL11 0x04DC 64595d67482SBill Paul #define BGE_RX_BD_RULES_CTL12 0x04E0 64695d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL12 0x04E4 64795d67482SBill Paul #define BGE_RX_BD_RULES_CTL13 0x04E8 64895d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL13 0x04EC 64995d67482SBill Paul #define BGE_RX_BD_RULES_CTL14 0x04F0 65095d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL14 0x04F4 65195d67482SBill Paul #define BGE_RX_BD_RULES_CTL15 0x04F8 65295d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL15 0x04FC 65395d67482SBill Paul #define BGE_RX_RULES_CFG 0x0500 654dedcdf57SPyun YongHyeon #define BGE_MAX_RX_FRAME_LOWAT 0x0504 655da3003f0SBill Paul #define BGE_SERDES_CFG 0x0590 656da3003f0SBill Paul #define BGE_SERDES_STS 0x0594 657da3003f0SBill Paul #define BGE_SGDIG_CFG 0x05B0 658da3003f0SBill Paul #define BGE_SGDIG_STS 0x05B4 6592280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_OCTETS 0x0800 6602280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_0 0x0804 6612280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_COLLS 0x0808 6622280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_XON_SENT 0x080C 6632280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_XOFF_SENT 0x0810 6642280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_1 0x0814 6652280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_ERRORS 0x0818 6662280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_SINGLE_COLL 0x081C 6672280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_MULTI_COLL 0x0820 6682280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_DEFERRED 0x0824 6692280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_2 0x0828 6702280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_EXCESS_COLL 0x082C 6712280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_LATE_COLL 0x0830 6722280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_3 0x0834 6732280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_4 0x0838 6742280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_5 0x083C 6752280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_6 0x0840 6762280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_7 0x0844 6772280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_8 0x0848 6782280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_9 0x084C 6792280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_10 0x0850 6802280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_11 0x0854 6812280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_12 0x0858 6822280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_13 0x085C 6832280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_14 0x0860 6842280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_15 0x0864 6852280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_16 0x0868 6862280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_UCAST 0x086C 6872280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_MCAST 0x0870 6882280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_BCAST 0x0874 6892280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_17 0x0878 6902280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_18 0x087C 6912280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_OCTESTS 0x0880 6922280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_RESERVE_0 0x0884 6932280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_FRAGMENTS 0x0888 6942280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_UCAST 0x088C 6952280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_MCAST 0x0890 6962280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_BCAST 0x0894 6972280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_FCS_ERRORS 0x0898 6982280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_ALGIN_ERRORS 0x089C 6992280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_XON_RCVD 0x08A0 7002280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_XOFF_RCVD 0x08A4 7012280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_CTRL_RCVD 0x08A8 7022280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_XOFF_ENTERED 0x08AC 7032280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_FRAME_TOO_LONG 0x08B0 7042280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_JABBERS 0x08B4 7052280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_UNDERSIZE 0x08B8 70695d67482SBill Paul 70795d67482SBill Paul /* Ethernet MAC Mode register */ 70895d67482SBill Paul #define BGE_MACMODE_RESET 0x00000001 70995d67482SBill Paul #define BGE_MACMODE_HALF_DUPLEX 0x00000002 71095d67482SBill Paul #define BGE_MACMODE_PORTMODE 0x0000000C 71195d67482SBill Paul #define BGE_MACMODE_LOOPBACK 0x00000010 71295d67482SBill Paul #define BGE_MACMODE_RX_TAGGEDPKT 0x00000080 71395d67482SBill Paul #define BGE_MACMODE_TX_BURST_ENB 0x00000100 71495d67482SBill Paul #define BGE_MACMODE_MAX_DEFER 0x00000200 71595d67482SBill Paul #define BGE_MACMODE_LINK_POLARITY 0x00000400 71695d67482SBill Paul #define BGE_MACMODE_RX_STATS_ENB 0x00000800 71795d67482SBill Paul #define BGE_MACMODE_RX_STATS_CLEAR 0x00001000 71895d67482SBill Paul #define BGE_MACMODE_RX_STATS_FLUSH 0x00002000 71995d67482SBill Paul #define BGE_MACMODE_TX_STATS_ENB 0x00004000 72095d67482SBill Paul #define BGE_MACMODE_TX_STATS_CLEAR 0x00008000 72195d67482SBill Paul #define BGE_MACMODE_TX_STATS_FLUSH 0x00010000 72295d67482SBill Paul #define BGE_MACMODE_TBI_SEND_CFGS 0x00020000 72395d67482SBill Paul #define BGE_MACMODE_MAGIC_PKT_ENB 0x00040000 72495d67482SBill Paul #define BGE_MACMODE_ACPI_PWRON_ENB 0x00080000 72595d67482SBill Paul #define BGE_MACMODE_MIP_ENB 0x00100000 72695d67482SBill Paul #define BGE_MACMODE_TXDMA_ENB 0x00200000 72795d67482SBill Paul #define BGE_MACMODE_RXDMA_ENB 0x00400000 72895d67482SBill Paul #define BGE_MACMODE_FRMHDR_DMA_ENB 0x00800000 72995d67482SBill Paul 73095d67482SBill Paul #define BGE_PORTMODE_NONE 0x00000000 73195d67482SBill Paul #define BGE_PORTMODE_MII 0x00000004 73295d67482SBill Paul #define BGE_PORTMODE_GMII 0x00000008 73395d67482SBill Paul #define BGE_PORTMODE_TBI 0x0000000C 73495d67482SBill Paul 73595d67482SBill Paul /* MAC Status register */ 73695d67482SBill Paul #define BGE_MACSTAT_TBI_PCS_SYNCHED 0x00000001 73795d67482SBill Paul #define BGE_MACSTAT_TBI_SIGNAL_DETECT 0x00000002 73895d67482SBill Paul #define BGE_MACSTAT_RX_CFG 0x00000004 73995d67482SBill Paul #define BGE_MACSTAT_CFG_CHANGED 0x00000008 74095d67482SBill Paul #define BGE_MACSTAT_SYNC_CHANGED 0x00000010 74195d67482SBill Paul #define BGE_MACSTAT_PORT_DECODE_ERROR 0x00000400 74295d67482SBill Paul #define BGE_MACSTAT_LINK_CHANGED 0x00001000 74395d67482SBill Paul #define BGE_MACSTAT_MI_COMPLETE 0x00400000 74495d67482SBill Paul #define BGE_MACSTAT_MI_INTERRUPT 0x00800000 74595d67482SBill Paul #define BGE_MACSTAT_AUTOPOLL_ERROR 0x01000000 74695d67482SBill Paul #define BGE_MACSTAT_ODI_ERROR 0x02000000 74795d67482SBill Paul #define BGE_MACSTAT_RXSTAT_OFLOW 0x04000000 74895d67482SBill Paul #define BGE_MACSTAT_TXSTAT_OFLOW 0x08000000 74995d67482SBill Paul 75095d67482SBill Paul /* MAC Event Enable Register */ 75195d67482SBill Paul #define BGE_EVTENB_PORT_DECODE_ERROR 0x00000400 75295d67482SBill Paul #define BGE_EVTENB_LINK_CHANGED 0x00001000 75395d67482SBill Paul #define BGE_EVTENB_MI_COMPLETE 0x00400000 75495d67482SBill Paul #define BGE_EVTENB_MI_INTERRUPT 0x00800000 75595d67482SBill Paul #define BGE_EVTENB_AUTOPOLL_ERROR 0x01000000 75695d67482SBill Paul #define BGE_EVTENB_ODI_ERROR 0x02000000 75795d67482SBill Paul #define BGE_EVTENB_RXSTAT_OFLOW 0x04000000 75895d67482SBill Paul #define BGE_EVTENB_TXSTAT_OFLOW 0x08000000 75995d67482SBill Paul 76095d67482SBill Paul /* LED Control Register */ 76195d67482SBill Paul #define BGE_LEDCTL_LINKLED_OVERRIDE 0x00000001 76295d67482SBill Paul #define BGE_LEDCTL_1000MBPS_LED 0x00000002 76395d67482SBill Paul #define BGE_LEDCTL_100MBPS_LED 0x00000004 76495d67482SBill Paul #define BGE_LEDCTL_10MBPS_LED 0x00000008 76595d67482SBill Paul #define BGE_LEDCTL_TRAFLED_OVERRIDE 0x00000010 76695d67482SBill Paul #define BGE_LEDCTL_TRAFLED_BLINK 0x00000020 76795d67482SBill Paul #define BGE_LEDCTL_TREFLED_BLINK_2 0x00000040 76895d67482SBill Paul #define BGE_LEDCTL_1000MBPS_STS 0x00000080 76995d67482SBill Paul #define BGE_LEDCTL_100MBPS_STS 0x00000100 77095d67482SBill Paul #define BGE_LEDCTL_10MBPS_STS 0x00000200 77195d67482SBill Paul #define BGE_LEDCTL_TRADLED_STS 0x00000400 77295d67482SBill Paul #define BGE_LEDCTL_BLINKPERIOD 0x7FF80000 77395d67482SBill Paul #define BGE_LEDCTL_BLINKPERIOD_OVERRIDE 0x80000000 77495d67482SBill Paul 77595d67482SBill Paul /* TX backoff seed register */ 77695d67482SBill Paul #define BGE_TX_BACKOFF_SEED_MASK 0x3F 77795d67482SBill Paul 77895d67482SBill Paul /* Autopoll status register */ 77995d67482SBill Paul #define BGE_AUTOPOLLSTS_ERROR 0x00000001 78095d67482SBill Paul 78195d67482SBill Paul /* Transmit MAC mode register */ 78295d67482SBill Paul #define BGE_TXMODE_RESET 0x00000001 78395d67482SBill Paul #define BGE_TXMODE_ENABLE 0x00000002 78495d67482SBill Paul #define BGE_TXMODE_FLOWCTL_ENABLE 0x00000010 78595d67482SBill Paul #define BGE_TXMODE_BIGBACKOFF_ENABLE 0x00000020 78695d67482SBill Paul #define BGE_TXMODE_LONGPAUSE_ENABLE 0x00000040 787f6a65488SPyun YongHyeon #define BGE_TXMODE_MBUF_LOCKUP_FIX 0x00000100 78895d67482SBill Paul 78995d67482SBill Paul /* Transmit MAC status register */ 79095d67482SBill Paul #define BGE_TXSTAT_RX_XOFFED 0x00000001 79195d67482SBill Paul #define BGE_TXSTAT_SENT_XOFF 0x00000002 79295d67482SBill Paul #define BGE_TXSTAT_SENT_XON 0x00000004 79395d67482SBill Paul #define BGE_TXSTAT_LINK_UP 0x00000008 79495d67482SBill Paul #define BGE_TXSTAT_ODI_UFLOW 0x00000010 79595d67482SBill Paul #define BGE_TXSTAT_ODI_OFLOW 0x00000020 79695d67482SBill Paul 79795d67482SBill Paul /* Transmit MAC lengths register */ 79895d67482SBill Paul #define BGE_TXLEN_SLOTTIME 0x000000FF 79995d67482SBill Paul #define BGE_TXLEN_IPG 0x00000F00 80095d67482SBill Paul #define BGE_TXLEN_CRS 0x00003000 80195d67482SBill Paul 80295d67482SBill Paul /* Receive MAC mode register */ 80395d67482SBill Paul #define BGE_RXMODE_RESET 0x00000001 80495d67482SBill Paul #define BGE_RXMODE_ENABLE 0x00000002 80595d67482SBill Paul #define BGE_RXMODE_FLOWCTL_ENABLE 0x00000004 80695d67482SBill Paul #define BGE_RXMODE_RX_GIANTS 0x00000020 80795d67482SBill Paul #define BGE_RXMODE_RX_RUNTS 0x00000040 80895d67482SBill Paul #define BGE_RXMODE_8022_LENCHECK 0x00000080 80995d67482SBill Paul #define BGE_RXMODE_RX_PROMISC 0x00000100 81095d67482SBill Paul #define BGE_RXMODE_RX_NO_CRC_CHECK 0x00000200 81195d67482SBill Paul #define BGE_RXMODE_RX_KEEP_VLAN_DIAG 0x00000400 81295d67482SBill Paul 81395d67482SBill Paul /* Receive MAC status register */ 81495d67482SBill Paul #define BGE_RXSTAT_REMOTE_XOFFED 0x00000001 81595d67482SBill Paul #define BGE_RXSTAT_RCVD_XOFF 0x00000002 81695d67482SBill Paul #define BGE_RXSTAT_RCVD_XON 0x00000004 81795d67482SBill Paul 81895d67482SBill Paul /* Receive Rules Control register */ 81995d67482SBill Paul #define BGE_RXRULECTL_OFFSET 0x000000FF 82095d67482SBill Paul #define BGE_RXRULECTL_CLASS 0x00001F00 82195d67482SBill Paul #define BGE_RXRULECTL_HDRTYPE 0x0000E000 82295d67482SBill Paul #define BGE_RXRULECTL_COMPARE_OP 0x00030000 82395d67482SBill Paul #define BGE_RXRULECTL_MAP 0x01000000 82495d67482SBill Paul #define BGE_RXRULECTL_DISCARD 0x02000000 82595d67482SBill Paul #define BGE_RXRULECTL_MASK 0x04000000 82695d67482SBill Paul #define BGE_RXRULECTL_ACTIVATE_PROC3 0x08000000 82795d67482SBill Paul #define BGE_RXRULECTL_ACTIVATE_PROC2 0x10000000 82895d67482SBill Paul #define BGE_RXRULECTL_ACTIVATE_PROC1 0x20000000 82995d67482SBill Paul #define BGE_RXRULECTL_ANDWITHNEXT 0x40000000 83095d67482SBill Paul 83195d67482SBill Paul /* Receive Rules Mask register */ 83295d67482SBill Paul #define BGE_RXRULEMASK_VALUE 0x0000FFFF 83395d67482SBill Paul #define BGE_RXRULEMASK_MASKVAL 0xFFFF0000 83495d67482SBill Paul 835da3003f0SBill Paul /* SERDES configuration register */ 836da3003f0SBill Paul #define BGE_SERDESCFG_RXR 0x00000007 /* phase interpolator */ 837da3003f0SBill Paul #define BGE_SERDESCFG_RXG 0x00000018 /* rx gain setting */ 838da3003f0SBill Paul #define BGE_SERDESCFG_RXEDGESEL 0x00000040 /* rising/falling egde */ 839da3003f0SBill Paul #define BGE_SERDESCFG_TX_BIAS 0x00000380 /* TXDAC bias setting */ 840da3003f0SBill Paul #define BGE_SERDESCFG_IBMAX 0x00000400 /* bias current +25% */ 841da3003f0SBill Paul #define BGE_SERDESCFG_IBMIN 0x00000800 /* bias current -25% */ 842da3003f0SBill Paul #define BGE_SERDESCFG_TXMODE 0x00001000 843da3003f0SBill Paul #define BGE_SERDESCFG_TXEDGESEL 0x00002000 /* rising/falling edge */ 844da3003f0SBill Paul #define BGE_SERDESCFG_MODE 0x00004000 /* TXCP/TXCN disabled */ 845da3003f0SBill Paul #define BGE_SERDESCFG_PLLTEST 0x00008000 /* PLL test mode */ 846da3003f0SBill Paul #define BGE_SERDESCFG_CDET 0x00010000 /* comma detect enable */ 847da3003f0SBill Paul #define BGE_SERDESCFG_TBILOOP 0x00020000 /* local loopback */ 848da3003f0SBill Paul #define BGE_SERDESCFG_REMLOOP 0x00040000 /* remote loopback */ 849da3003f0SBill Paul #define BGE_SERDESCFG_INVPHASE 0x00080000 /* Reverse 125Mhz clock */ 850da3003f0SBill Paul #define BGE_SERDESCFG_12REGCTL 0x00300000 /* 1.2v regulator ctl */ 851da3003f0SBill Paul #define BGE_SERDESCFG_REGCTL 0x00C00000 /* regulator ctl (2.5v) */ 852da3003f0SBill Paul 853da3003f0SBill Paul /* SERDES status register */ 854da3003f0SBill Paul #define BGE_SERDESSTS_RXSTAT 0x0000000F /* receive status bits */ 855da3003f0SBill Paul #define BGE_SERDESSTS_CDET 0x00000010 /* comma code detected */ 856da3003f0SBill Paul 857da3003f0SBill Paul /* SGDIG config (not documented) */ 858da3003f0SBill Paul #define BGE_SGDIGCFG_PAUSE_CAP 0x00000800 859da3003f0SBill Paul #define BGE_SGDIGCFG_ASYM_PAUSE 0x00001000 860da3003f0SBill Paul #define BGE_SGDIGCFG_SEND 0x40000000 861da3003f0SBill Paul #define BGE_SGDIGCFG_AUTO 0x80000000 862da3003f0SBill Paul 863da3003f0SBill Paul /* SGDIG status (not documented) */ 8641108273aSPyun YongHyeon #define BGE_SGDIGSTS_DONE 0x00000002 8651108273aSPyun YongHyeon #define BGE_SGDIGSTS_IS_SERDES 0x00000100 866da3003f0SBill Paul #define BGE_SGDIGSTS_PAUSE_CAP 0x00080000 867da3003f0SBill Paul #define BGE_SGDIGSTS_ASYM_PAUSE 0x00100000 868da3003f0SBill Paul 869da3003f0SBill Paul 87095d67482SBill Paul /* MI communication register */ 87195d67482SBill Paul #define BGE_MICOMM_DATA 0x0000FFFF 87295d67482SBill Paul #define BGE_MICOMM_REG 0x001F0000 87395d67482SBill Paul #define BGE_MICOMM_PHY 0x03E00000 87495d67482SBill Paul #define BGE_MICOMM_CMD 0x0C000000 87595d67482SBill Paul #define BGE_MICOMM_READFAIL 0x10000000 87695d67482SBill Paul #define BGE_MICOMM_BUSY 0x20000000 87795d67482SBill Paul 87895d67482SBill Paul #define BGE_MIREG(x) ((x & 0x1F) << 16) 87995d67482SBill Paul #define BGE_MIPHY(x) ((x & 0x1F) << 21) 88095d67482SBill Paul #define BGE_MICMD_WRITE 0x04000000 88195d67482SBill Paul #define BGE_MICMD_READ 0x08000000 88295d67482SBill Paul 88395d67482SBill Paul /* MI status register */ 88495d67482SBill Paul #define BGE_MISTS_LINK 0x00000001 88595d67482SBill Paul #define BGE_MISTS_10MBPS 0x00000002 88695d67482SBill Paul 887a813ed78SPyun YongHyeon #define BGE_MIMODE_CLK_10MHZ 0x00000001 88895d67482SBill Paul #define BGE_MIMODE_SHORTPREAMBLE 0x00000002 88995d67482SBill Paul #define BGE_MIMODE_AUTOPOLL 0x00000010 89095d67482SBill Paul #define BGE_MIMODE_CLKCNT 0x001F0000 891a813ed78SPyun YongHyeon #define BGE_MIMODE_500KHZ_CONST 0x00008000 892a813ed78SPyun YongHyeon #define BGE_MIMODE_BASE 0x000C0000 89395d67482SBill Paul 89495d67482SBill Paul 89595d67482SBill Paul /* 89695d67482SBill Paul * Send data initiator control registers. 89795d67482SBill Paul */ 89895d67482SBill Paul #define BGE_SDI_MODE 0x0C00 89995d67482SBill Paul #define BGE_SDI_STATUS 0x0C04 90095d67482SBill Paul #define BGE_SDI_STATS_CTL 0x0C08 90195d67482SBill Paul #define BGE_SDI_STATS_ENABLE_MASK 0x0C0C 90295d67482SBill Paul #define BGE_SDI_STATS_INCREMENT_MASK 0x0C10 9038d5f7181SPyun YongHyeon #define BGE_ISO_PKT_TX 0x0C20 90495d67482SBill Paul #define BGE_LOCSTATS_COS0 0x0C80 90595d67482SBill Paul #define BGE_LOCSTATS_COS1 0x0C84 90695d67482SBill Paul #define BGE_LOCSTATS_COS2 0x0C88 90795d67482SBill Paul #define BGE_LOCSTATS_COS3 0x0C8C 90895d67482SBill Paul #define BGE_LOCSTATS_COS4 0x0C90 90995d67482SBill Paul #define BGE_LOCSTATS_COS5 0x0C84 91095d67482SBill Paul #define BGE_LOCSTATS_COS6 0x0C98 91195d67482SBill Paul #define BGE_LOCSTATS_COS7 0x0C9C 91295d67482SBill Paul #define BGE_LOCSTATS_COS8 0x0CA0 91395d67482SBill Paul #define BGE_LOCSTATS_COS9 0x0CA4 91495d67482SBill Paul #define BGE_LOCSTATS_COS10 0x0CA8 91595d67482SBill Paul #define BGE_LOCSTATS_COS11 0x0CAC 91695d67482SBill Paul #define BGE_LOCSTATS_COS12 0x0CB0 91795d67482SBill Paul #define BGE_LOCSTATS_COS13 0x0CB4 91895d67482SBill Paul #define BGE_LOCSTATS_COS14 0x0CB8 91995d67482SBill Paul #define BGE_LOCSTATS_COS15 0x0CBC 92095d67482SBill Paul #define BGE_LOCSTATS_DMA_RQ_FULL 0x0CC0 92195d67482SBill Paul #define BGE_LOCSTATS_DMA_HIPRIO_RQ_FULL 0x0CC4 92295d67482SBill Paul #define BGE_LOCSTATS_SDC_QUEUE_FULL 0x0CC8 92395d67482SBill Paul #define BGE_LOCSTATS_NIC_SENDPROD_SET 0x0CCC 92495d67482SBill Paul #define BGE_LOCSTATS_STATS_UPDATED 0x0CD0 92595d67482SBill Paul #define BGE_LOCSTATS_IRQS 0x0CD4 92695d67482SBill Paul #define BGE_LOCSTATS_AVOIDED_IRQS 0x0CD8 92795d67482SBill Paul #define BGE_LOCSTATS_TX_THRESH_HIT 0x0CDC 92895d67482SBill Paul 92995d67482SBill Paul /* Send Data Initiator mode register */ 93095d67482SBill Paul #define BGE_SDIMODE_RESET 0x00000001 93195d67482SBill Paul #define BGE_SDIMODE_ENABLE 0x00000002 93295d67482SBill Paul #define BGE_SDIMODE_STATS_OFLOW_ATTN 0x00000004 9331108273aSPyun YongHyeon #define BGE_SDIMODE_HW_LSO_PRE_DMA 0x00000008 93495d67482SBill Paul 93595d67482SBill Paul /* Send Data Initiator stats register */ 93695d67482SBill Paul #define BGE_SDISTAT_STATS_OFLOW_ATTN 0x00000004 93795d67482SBill Paul 93895d67482SBill Paul /* Send Data Initiator stats control register */ 93995d67482SBill Paul #define BGE_SDISTATSCTL_ENABLE 0x00000001 94095d67482SBill Paul #define BGE_SDISTATSCTL_FASTER 0x00000002 94195d67482SBill Paul #define BGE_SDISTATSCTL_CLEAR 0x00000004 94295d67482SBill Paul #define BGE_SDISTATSCTL_FORCEFLUSH 0x00000008 94395d67482SBill Paul #define BGE_SDISTATSCTL_FORCEZERO 0x00000010 94495d67482SBill Paul 94595d67482SBill Paul /* 94695d67482SBill Paul * Send Data Completion Control registers 94795d67482SBill Paul */ 94895d67482SBill Paul #define BGE_SDC_MODE 0x1000 94995d67482SBill Paul #define BGE_SDC_STATUS 0x1004 95095d67482SBill Paul 95195d67482SBill Paul /* Send Data completion mode register */ 95295d67482SBill Paul #define BGE_SDCMODE_RESET 0x00000001 95395d67482SBill Paul #define BGE_SDCMODE_ENABLE 0x00000002 95495d67482SBill Paul #define BGE_SDCMODE_ATTN 0x00000004 955a5779553SStanislav Sedov #define BGE_SDCMODE_CDELAY 0x00000010 95695d67482SBill Paul 95795d67482SBill Paul /* Send Data completion status register */ 95895d67482SBill Paul #define BGE_SDCSTAT_ATTN 0x00000004 95995d67482SBill Paul 96095d67482SBill Paul /* 96195d67482SBill Paul * Send BD Ring Selector Control registers 96295d67482SBill Paul */ 96395d67482SBill Paul #define BGE_SRS_MODE 0x1400 96495d67482SBill Paul #define BGE_SRS_STATUS 0x1404 96595d67482SBill Paul #define BGE_SRS_HWDIAG 0x1408 96695d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS0 0x1440 96795d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS1 0x1444 96895d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS2 0x1448 96995d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS3 0x144C 97095d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS4 0x1450 97195d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS5 0x1454 97295d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS6 0x1458 97395d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS7 0x145C 97495d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS8 0x1460 97595d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS9 0x1464 97695d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS10 0x1468 97795d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS11 0x146C 97895d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS12 0x1470 97995d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS13 0x1474 98095d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS14 0x1478 98195d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS15 0x147C 98295d67482SBill Paul 98395d67482SBill Paul /* Send BD Ring Selector Mode register */ 98495d67482SBill Paul #define BGE_SRSMODE_RESET 0x00000001 98595d67482SBill Paul #define BGE_SRSMODE_ENABLE 0x00000002 98695d67482SBill Paul #define BGE_SRSMODE_ATTN 0x00000004 98795d67482SBill Paul 98895d67482SBill Paul /* Send BD Ring Selector Status register */ 98995d67482SBill Paul #define BGE_SRSSTAT_ERROR 0x00000004 99095d67482SBill Paul 99195d67482SBill Paul /* Send BD Ring Selector HW Diagnostics register */ 99295d67482SBill Paul #define BGE_SRSHWDIAG_STATE 0x0000000F 99395d67482SBill Paul #define BGE_SRSHWDIAG_CURRINGNUM 0x000000F0 99495d67482SBill Paul #define BGE_SRSHWDIAG_STAGEDRINGNUM 0x00000F00 99595d67482SBill Paul #define BGE_SRSHWDIAG_RINGNUM_IN_MBX 0x0000F000 99695d67482SBill Paul 99795d67482SBill Paul /* 99895d67482SBill Paul * Send BD Initiator Selector Control registers 99995d67482SBill Paul */ 100095d67482SBill Paul #define BGE_SBDI_MODE 0x1800 100195d67482SBill Paul #define BGE_SBDI_STATUS 0x1804 100295d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD0 0x1808 100395d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD1 0x180C 100495d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD2 0x1810 100595d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD3 0x1814 100695d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD4 0x1818 100795d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD5 0x181C 100895d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD6 0x1820 100995d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD7 0x1824 101095d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD8 0x1828 101195d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD9 0x182C 101295d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD10 0x1830 101395d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD11 0x1834 101495d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD12 0x1838 101595d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD13 0x183C 101695d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD14 0x1840 101795d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD15 0x1844 101895d67482SBill Paul 101995d67482SBill Paul /* Send BD Initiator Mode register */ 102095d67482SBill Paul #define BGE_SBDIMODE_RESET 0x00000001 102195d67482SBill Paul #define BGE_SBDIMODE_ENABLE 0x00000002 102295d67482SBill Paul #define BGE_SBDIMODE_ATTN 0x00000004 102395d67482SBill Paul 102495d67482SBill Paul /* Send BD Initiator Status register */ 102595d67482SBill Paul #define BGE_SBDISTAT_ERROR 0x00000004 102695d67482SBill Paul 102795d67482SBill Paul /* 102895d67482SBill Paul * Send BD Completion Control registers 102995d67482SBill Paul */ 103095d67482SBill Paul #define BGE_SBDC_MODE 0x1C00 103195d67482SBill Paul #define BGE_SBDC_STATUS 0x1C04 103295d67482SBill Paul 103395d67482SBill Paul /* Send BD Completion Control Mode register */ 103495d67482SBill Paul #define BGE_SBDCMODE_RESET 0x00000001 103595d67482SBill Paul #define BGE_SBDCMODE_ENABLE 0x00000002 103695d67482SBill Paul #define BGE_SBDCMODE_ATTN 0x00000004 103795d67482SBill Paul 103895d67482SBill Paul /* Send BD Completion Control Status register */ 103995d67482SBill Paul #define BGE_SBDCSTAT_ATTN 0x00000004 104095d67482SBill Paul 104195d67482SBill Paul /* 104295d67482SBill Paul * Receive List Placement Control registers 104395d67482SBill Paul */ 104495d67482SBill Paul #define BGE_RXLP_MODE 0x2000 104595d67482SBill Paul #define BGE_RXLP_STATUS 0x2004 104695d67482SBill Paul #define BGE_RXLP_SEL_LIST_LOCK 0x2008 104795d67482SBill Paul #define BGE_RXLP_SEL_NON_EMPTY_BITS 0x200C 104895d67482SBill Paul #define BGE_RXLP_CFG 0x2010 104995d67482SBill Paul #define BGE_RXLP_STATS_CTL 0x2014 105095d67482SBill Paul #define BGE_RXLP_STATS_ENABLE_MASK 0x2018 105195d67482SBill Paul #define BGE_RXLP_STATS_INCREMENT_MASK 0x201C 105295d67482SBill Paul #define BGE_RXLP_HEAD0 0x2100 105395d67482SBill Paul #define BGE_RXLP_TAIL0 0x2104 105495d67482SBill Paul #define BGE_RXLP_COUNT0 0x2108 105595d67482SBill Paul #define BGE_RXLP_HEAD1 0x2110 105695d67482SBill Paul #define BGE_RXLP_TAIL1 0x2114 105795d67482SBill Paul #define BGE_RXLP_COUNT1 0x2118 105895d67482SBill Paul #define BGE_RXLP_HEAD2 0x2120 105995d67482SBill Paul #define BGE_RXLP_TAIL2 0x2124 106095d67482SBill Paul #define BGE_RXLP_COUNT2 0x2128 106195d67482SBill Paul #define BGE_RXLP_HEAD3 0x2130 106295d67482SBill Paul #define BGE_RXLP_TAIL3 0x2134 106395d67482SBill Paul #define BGE_RXLP_COUNT3 0x2138 106495d67482SBill Paul #define BGE_RXLP_HEAD4 0x2140 106595d67482SBill Paul #define BGE_RXLP_TAIL4 0x2144 106695d67482SBill Paul #define BGE_RXLP_COUNT4 0x2148 106795d67482SBill Paul #define BGE_RXLP_HEAD5 0x2150 106895d67482SBill Paul #define BGE_RXLP_TAIL5 0x2154 106995d67482SBill Paul #define BGE_RXLP_COUNT5 0x2158 107095d67482SBill Paul #define BGE_RXLP_HEAD6 0x2160 107195d67482SBill Paul #define BGE_RXLP_TAIL6 0x2164 107295d67482SBill Paul #define BGE_RXLP_COUNT6 0x2168 107395d67482SBill Paul #define BGE_RXLP_HEAD7 0x2170 107495d67482SBill Paul #define BGE_RXLP_TAIL7 0x2174 107595d67482SBill Paul #define BGE_RXLP_COUNT7 0x2178 107695d67482SBill Paul #define BGE_RXLP_HEAD8 0x2180 107795d67482SBill Paul #define BGE_RXLP_TAIL8 0x2184 107895d67482SBill Paul #define BGE_RXLP_COUNT8 0x2188 107995d67482SBill Paul #define BGE_RXLP_HEAD9 0x2190 108095d67482SBill Paul #define BGE_RXLP_TAIL9 0x2194 108195d67482SBill Paul #define BGE_RXLP_COUNT9 0x2198 108295d67482SBill Paul #define BGE_RXLP_HEAD10 0x21A0 108395d67482SBill Paul #define BGE_RXLP_TAIL10 0x21A4 108495d67482SBill Paul #define BGE_RXLP_COUNT10 0x21A8 108595d67482SBill Paul #define BGE_RXLP_HEAD11 0x21B0 108695d67482SBill Paul #define BGE_RXLP_TAIL11 0x21B4 108795d67482SBill Paul #define BGE_RXLP_COUNT11 0x21B8 108895d67482SBill Paul #define BGE_RXLP_HEAD12 0x21C0 108995d67482SBill Paul #define BGE_RXLP_TAIL12 0x21C4 109095d67482SBill Paul #define BGE_RXLP_COUNT12 0x21C8 109195d67482SBill Paul #define BGE_RXLP_HEAD13 0x21D0 109295d67482SBill Paul #define BGE_RXLP_TAIL13 0x21D4 109395d67482SBill Paul #define BGE_RXLP_COUNT13 0x21D8 109495d67482SBill Paul #define BGE_RXLP_HEAD14 0x21E0 109595d67482SBill Paul #define BGE_RXLP_TAIL14 0x21E4 109695d67482SBill Paul #define BGE_RXLP_COUNT14 0x21E8 109795d67482SBill Paul #define BGE_RXLP_HEAD15 0x21F0 109895d67482SBill Paul #define BGE_RXLP_TAIL15 0x21F4 109995d67482SBill Paul #define BGE_RXLP_COUNT15 0x21F8 110095d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS0 0x2200 110195d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS1 0x2204 110295d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS2 0x2208 110395d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS3 0x220C 110495d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS4 0x2210 110595d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS5 0x2214 110695d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS6 0x2218 110795d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS7 0x221C 110895d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS8 0x2220 110995d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS9 0x2224 111095d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS10 0x2228 111195d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS11 0x222C 111295d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS12 0x2230 111395d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS13 0x2234 111495d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS14 0x2238 111595d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS15 0x223C 111695d67482SBill Paul #define BGE_RXLP_LOCSTAT_FILTDROP 0x2240 111795d67482SBill Paul #define BGE_RXLP_LOCSTAT_DMA_WRQ_FULL 0x2244 111895d67482SBill Paul #define BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL 0x2248 111995d67482SBill Paul #define BGE_RXLP_LOCSTAT_OUT_OF_BDS 0x224C 112095d67482SBill Paul #define BGE_RXLP_LOCSTAT_IFIN_DROPS 0x2250 112195d67482SBill Paul #define BGE_RXLP_LOCSTAT_IFIN_ERRORS 0x2254 112295d67482SBill Paul #define BGE_RXLP_LOCSTAT_RXTHRESH_HIT 0x2258 112395d67482SBill Paul 112495d67482SBill Paul 112595d67482SBill Paul /* Receive List Placement mode register */ 112695d67482SBill Paul #define BGE_RXLPMODE_RESET 0x00000001 112795d67482SBill Paul #define BGE_RXLPMODE_ENABLE 0x00000002 112895d67482SBill Paul #define BGE_RXLPMODE_CLASS0_ATTN 0x00000004 112995d67482SBill Paul #define BGE_RXLPMODE_MAPOUTRANGE_ATTN 0x00000008 113095d67482SBill Paul #define BGE_RXLPMODE_STATSOFLOW_ATTN 0x00000010 113195d67482SBill Paul 113295d67482SBill Paul /* Receive List Placement Status register */ 113395d67482SBill Paul #define BGE_RXLPSTAT_CLASS0_ATTN 0x00000004 113495d67482SBill Paul #define BGE_RXLPSTAT_MAPOUTRANGE_ATTN 0x00000008 113595d67482SBill Paul #define BGE_RXLPSTAT_STATSOFLOW_ATTN 0x00000010 113695d67482SBill Paul 113795d67482SBill Paul /* 113895d67482SBill Paul * Receive Data and Receive BD Initiator Control Registers 113995d67482SBill Paul */ 114095d67482SBill Paul #define BGE_RDBDI_MODE 0x2400 114195d67482SBill Paul #define BGE_RDBDI_STATUS 0x2404 114295d67482SBill Paul #define BGE_RX_JUMBO_RCB_HADDR_HI 0x2440 114395d67482SBill Paul #define BGE_RX_JUMBO_RCB_HADDR_LO 0x2444 114495d67482SBill Paul #define BGE_RX_JUMBO_RCB_MAXLEN_FLAGS 0x2448 114595d67482SBill Paul #define BGE_RX_JUMBO_RCB_NICADDR 0x244C 114695d67482SBill Paul #define BGE_RX_STD_RCB_HADDR_HI 0x2450 114795d67482SBill Paul #define BGE_RX_STD_RCB_HADDR_LO 0x2454 114895d67482SBill Paul #define BGE_RX_STD_RCB_MAXLEN_FLAGS 0x2458 114995d67482SBill Paul #define BGE_RX_STD_RCB_NICADDR 0x245C 115095d67482SBill Paul #define BGE_RX_MINI_RCB_HADDR_HI 0x2460 115195d67482SBill Paul #define BGE_RX_MINI_RCB_HADDR_LO 0x2464 115295d67482SBill Paul #define BGE_RX_MINI_RCB_MAXLEN_FLAGS 0x2468 115395d67482SBill Paul #define BGE_RX_MINI_RCB_NICADDR 0x246C 115495d67482SBill Paul #define BGE_RDBDI_JUMBO_RX_CONS 0x2470 115595d67482SBill Paul #define BGE_RDBDI_STD_RX_CONS 0x2474 115695d67482SBill Paul #define BGE_RDBDI_MINI_RX_CONS 0x2478 115795d67482SBill Paul #define BGE_RDBDI_RETURN_PROD0 0x2480 115895d67482SBill Paul #define BGE_RDBDI_RETURN_PROD1 0x2484 115995d67482SBill Paul #define BGE_RDBDI_RETURN_PROD2 0x2488 116095d67482SBill Paul #define BGE_RDBDI_RETURN_PROD3 0x248C 116195d67482SBill Paul #define BGE_RDBDI_RETURN_PROD4 0x2490 116295d67482SBill Paul #define BGE_RDBDI_RETURN_PROD5 0x2494 116395d67482SBill Paul #define BGE_RDBDI_RETURN_PROD6 0x2498 116495d67482SBill Paul #define BGE_RDBDI_RETURN_PROD7 0x249C 116595d67482SBill Paul #define BGE_RDBDI_RETURN_PROD8 0x24A0 116695d67482SBill Paul #define BGE_RDBDI_RETURN_PROD9 0x24A4 116795d67482SBill Paul #define BGE_RDBDI_RETURN_PROD10 0x24A8 116895d67482SBill Paul #define BGE_RDBDI_RETURN_PROD11 0x24AC 116995d67482SBill Paul #define BGE_RDBDI_RETURN_PROD12 0x24B0 117095d67482SBill Paul #define BGE_RDBDI_RETURN_PROD13 0x24B4 117195d67482SBill Paul #define BGE_RDBDI_RETURN_PROD14 0x24B8 117295d67482SBill Paul #define BGE_RDBDI_RETURN_PROD15 0x24BC 117395d67482SBill Paul #define BGE_RDBDI_HWDIAG 0x24C0 117495d67482SBill Paul 117595d67482SBill Paul 117695d67482SBill Paul /* Receive Data and Receive BD Initiator Mode register */ 117795d67482SBill Paul #define BGE_RDBDIMODE_RESET 0x00000001 117895d67482SBill Paul #define BGE_RDBDIMODE_ENABLE 0x00000002 117995d67482SBill Paul #define BGE_RDBDIMODE_JUMBO_ATTN 0x00000004 118095d67482SBill Paul #define BGE_RDBDIMODE_GIANT_ATTN 0x00000008 118195d67482SBill Paul #define BGE_RDBDIMODE_BADRINGSZ_ATTN 0x00000010 118295d67482SBill Paul 118395d67482SBill Paul /* Receive Data and Receive BD Initiator Status register */ 118495d67482SBill Paul #define BGE_RDBDISTAT_JUMBO_ATTN 0x00000004 118595d67482SBill Paul #define BGE_RDBDISTAT_GIANT_ATTN 0x00000008 118695d67482SBill Paul #define BGE_RDBDISTAT_BADRINGSZ_ATTN 0x00000010 118795d67482SBill Paul 118895d67482SBill Paul 118995d67482SBill Paul /* 119095d67482SBill Paul * Receive Data Completion Control registers 119195d67482SBill Paul */ 119295d67482SBill Paul #define BGE_RDC_MODE 0x2800 119395d67482SBill Paul 119495d67482SBill Paul /* Receive Data Completion Mode register */ 119595d67482SBill Paul #define BGE_RDCMODE_RESET 0x00000001 119695d67482SBill Paul #define BGE_RDCMODE_ENABLE 0x00000002 119795d67482SBill Paul #define BGE_RDCMODE_ATTN 0x00000004 119895d67482SBill Paul 119995d67482SBill Paul /* 120095d67482SBill Paul * Receive BD Initiator Control registers 120195d67482SBill Paul */ 120295d67482SBill Paul #define BGE_RBDI_MODE 0x2C00 120395d67482SBill Paul #define BGE_RBDI_STATUS 0x2C04 120495d67482SBill Paul #define BGE_RBDI_NIC_JUMBO_BD_PROD 0x2C08 120595d67482SBill Paul #define BGE_RBDI_NIC_STD_BD_PROD 0x2C0C 120695d67482SBill Paul #define BGE_RBDI_NIC_MINI_BD_PROD 0x2C10 120795d67482SBill Paul #define BGE_RBDI_MINI_REPL_THRESH 0x2C14 120895d67482SBill Paul #define BGE_RBDI_STD_REPL_THRESH 0x2C18 120995d67482SBill Paul #define BGE_RBDI_JUMBO_REPL_THRESH 0x2C1C 121095d67482SBill Paul 12111108273aSPyun YongHyeon #define BGE_STD_REPLENISH_LWM 0x2D00 12121108273aSPyun YongHyeon #define BGE_JMB_REPLENISH_LWM 0x2D04 12131108273aSPyun YongHyeon 121495d67482SBill Paul /* Receive BD Initiator Mode register */ 121595d67482SBill Paul #define BGE_RBDIMODE_RESET 0x00000001 121695d67482SBill Paul #define BGE_RBDIMODE_ENABLE 0x00000002 121795d67482SBill Paul #define BGE_RBDIMODE_ATTN 0x00000004 121895d67482SBill Paul 121995d67482SBill Paul /* Receive BD Initiator Status register */ 122095d67482SBill Paul #define BGE_RBDISTAT_ATTN 0x00000004 122195d67482SBill Paul 122295d67482SBill Paul /* 122395d67482SBill Paul * Receive BD Completion Control registers 122495d67482SBill Paul */ 122595d67482SBill Paul #define BGE_RBDC_MODE 0x3000 122695d67482SBill Paul #define BGE_RBDC_STATUS 0x3004 122795d67482SBill Paul #define BGE_RBDC_JUMBO_BD_PROD 0x3008 122895d67482SBill Paul #define BGE_RBDC_STD_BD_PROD 0x300C 122995d67482SBill Paul #define BGE_RBDC_MINI_BD_PROD 0x3010 123095d67482SBill Paul 123195d67482SBill Paul /* Receive BD completion mode register */ 123295d67482SBill Paul #define BGE_RBDCMODE_RESET 0x00000001 123395d67482SBill Paul #define BGE_RBDCMODE_ENABLE 0x00000002 123495d67482SBill Paul #define BGE_RBDCMODE_ATTN 0x00000004 123595d67482SBill Paul 123695d67482SBill Paul /* Receive BD completion status register */ 123795d67482SBill Paul #define BGE_RBDCSTAT_ERROR 0x00000004 123895d67482SBill Paul 123995d67482SBill Paul /* 124095d67482SBill Paul * Receive List Selector Control registers 124195d67482SBill Paul */ 124295d67482SBill Paul #define BGE_RXLS_MODE 0x3400 124395d67482SBill Paul #define BGE_RXLS_STATUS 0x3404 124495d67482SBill Paul 124595d67482SBill Paul /* Receive List Selector Mode register */ 124695d67482SBill Paul #define BGE_RXLSMODE_RESET 0x00000001 124795d67482SBill Paul #define BGE_RXLSMODE_ENABLE 0x00000002 124895d67482SBill Paul #define BGE_RXLSMODE_ATTN 0x00000004 124995d67482SBill Paul 125095d67482SBill Paul /* Receive List Selector Status register */ 125195d67482SBill Paul #define BGE_RXLSSTAT_ERROR 0x00000004 125295d67482SBill Paul 1253a813ed78SPyun YongHyeon #define BGE_CPMU_CTRL 0x3600 1254a813ed78SPyun YongHyeon #define BGE_CPMU_LSPD_10MB_CLK 0x3604 1255a813ed78SPyun YongHyeon #define BGE_CPMU_LSPD_1000MB_CLK 0x360C 1256a813ed78SPyun YongHyeon #define BGE_CPMU_LNK_AWARE_PWRMD 0x3610 1257a813ed78SPyun YongHyeon #define BGE_CPMU_HST_ACC 0x361C 1258a813ed78SPyun YongHyeon #define BGE_CPMU_CLCK_STAT 0x3630 1259a813ed78SPyun YongHyeon #define BGE_CPMU_MUTEX_REQ 0x365C 1260a813ed78SPyun YongHyeon #define BGE_CPMU_MUTEX_GNT 0x3660 1261a813ed78SPyun YongHyeon #define BGE_CPMU_PHY_STRAP 0x3664 1262a813ed78SPyun YongHyeon 1263a813ed78SPyun YongHyeon /* Central Power Management Unit (CPMU) register */ 1264a813ed78SPyun YongHyeon #define BGE_CPMU_CTRL_LINK_IDLE_MODE 0x00000200 1265a813ed78SPyun YongHyeon #define BGE_CPMU_CTRL_LINK_AWARE_MODE 0x00000400 1266a813ed78SPyun YongHyeon #define BGE_CPMU_CTRL_LINK_SPEED_MODE 0x00004000 1267a813ed78SPyun YongHyeon #define BGE_CPMU_CTRL_GPHY_10MB_RXONLY 0x00010000 1268a813ed78SPyun YongHyeon 1269a813ed78SPyun YongHyeon /* Link Speed 10MB/No Link Power Mode Clock Policy register */ 1270a813ed78SPyun YongHyeon #define BGE_CPMU_LSPD_10MB_MACCLK_MASK 0x001F0000 1271a813ed78SPyun YongHyeon #define BGE_CPMU_LSPD_10MB_MACCLK_6_25 0x00130000 1272a813ed78SPyun YongHyeon 1273a813ed78SPyun YongHyeon /* Link Speed 1000MB Power Mode Clock Policy register */ 1274a813ed78SPyun YongHyeon #define BGE_CPMU_LSPD_1000MB_MACCLK_62_5 0x00000000 1275a813ed78SPyun YongHyeon #define BGE_CPMU_LSPD_1000MB_MACCLK_12_5 0x00110000 1276a813ed78SPyun YongHyeon #define BGE_CPMU_LSPD_1000MB_MACCLK_MASK 0x001F0000 1277a813ed78SPyun YongHyeon 1278a813ed78SPyun YongHyeon /* Link Aware Power Mode Clock Policy register */ 1279a813ed78SPyun YongHyeon #define BGE_CPMU_LNK_AWARE_MACCLK_MASK 0x001F0000 1280a813ed78SPyun YongHyeon #define BGE_CPMU_LNK_AWARE_MACCLK_6_25 0x00130000 1281a813ed78SPyun YongHyeon 1282a813ed78SPyun YongHyeon #define BGE_CPMU_HST_ACC_MACCLK_MASK 0x001F0000 1283a813ed78SPyun YongHyeon #define BGE_CPMU_HST_ACC_MACCLK_6_25 0x00130000 1284a813ed78SPyun YongHyeon 1285a813ed78SPyun YongHyeon /* CPMU Clock Status register */ 1286a813ed78SPyun YongHyeon #define BGE_CPMU_CLCK_STAT_MAC_CLCK_MASK 0x001F0000 1287a813ed78SPyun YongHyeon #define BGE_CPMU_CLCK_STAT_MAC_CLCK_62_5 0x00000000 1288a813ed78SPyun YongHyeon #define BGE_CPMU_CLCK_STAT_MAC_CLCK_12_5 0x00110000 1289a813ed78SPyun YongHyeon #define BGE_CPMU_CLCK_STAT_MAC_CLCK_6_25 0x00130000 1290a813ed78SPyun YongHyeon 1291a813ed78SPyun YongHyeon /* CPMU Mutex Request register */ 1292a813ed78SPyun YongHyeon #define BGE_CPMU_MUTEX_REQ_DRIVER 0x00001000 1293a813ed78SPyun YongHyeon #define BGE_CPMU_MUTEX_GNT_DRIVER 0x00001000 1294a813ed78SPyun YongHyeon 1295a813ed78SPyun YongHyeon /* CPMU GPHY Strap register */ 1296a813ed78SPyun YongHyeon #define BGE_CPMU_PHY_STRAP_IS_SERDES 0x00000020 1297a813ed78SPyun YongHyeon 129895d67482SBill Paul /* 129995d67482SBill Paul * Mbuf Cluster Free registers (has nothing to do with BSD mbufs) 130095d67482SBill Paul */ 130195d67482SBill Paul #define BGE_MBCF_MODE 0x3800 130295d67482SBill Paul #define BGE_MBCF_STATUS 0x3804 130395d67482SBill Paul 130495d67482SBill Paul /* Mbuf Cluster Free mode register */ 130595d67482SBill Paul #define BGE_MBCFMODE_RESET 0x00000001 130695d67482SBill Paul #define BGE_MBCFMODE_ENABLE 0x00000002 130795d67482SBill Paul #define BGE_MBCFMODE_ATTN 0x00000004 130895d67482SBill Paul 130995d67482SBill Paul /* Mbuf Cluster Free status register */ 131095d67482SBill Paul #define BGE_MBCFSTAT_ERROR 0x00000004 131195d67482SBill Paul 131295d67482SBill Paul /* 131395d67482SBill Paul * Host Coalescing Control registers 131495d67482SBill Paul */ 131595d67482SBill Paul #define BGE_HCC_MODE 0x3C00 131695d67482SBill Paul #define BGE_HCC_STATUS 0x3C04 131795d67482SBill Paul #define BGE_HCC_RX_COAL_TICKS 0x3C08 131895d67482SBill Paul #define BGE_HCC_TX_COAL_TICKS 0x3C0C 131995d67482SBill Paul #define BGE_HCC_RX_MAX_COAL_BDS 0x3C10 132095d67482SBill Paul #define BGE_HCC_TX_MAX_COAL_BDS 0x3C14 132195d67482SBill Paul #define BGE_HCC_RX_COAL_TICKS_INT 0x3C18 /* ticks during interrupt */ 132295d67482SBill Paul #define BGE_HCC_TX_COAL_TICKS_INT 0x3C1C /* ticks during interrupt */ 132395d67482SBill Paul #define BGE_HCC_RX_MAX_COAL_BDS_INT 0x3C20 /* BDs during interrupt */ 1324f53579cfSPaul Saab #define BGE_HCC_TX_MAX_COAL_BDS_INT 0x3C24 /* BDs during interrupt */ 132595d67482SBill Paul #define BGE_HCC_STATS_TICKS 0x3C28 132695d67482SBill Paul #define BGE_HCC_STATS_ADDR_HI 0x3C30 132795d67482SBill Paul #define BGE_HCC_STATS_ADDR_LO 0x3C34 132895d67482SBill Paul #define BGE_HCC_STATUSBLK_ADDR_HI 0x3C38 132995d67482SBill Paul #define BGE_HCC_STATUSBLK_ADDR_LO 0x3C3C 133095d67482SBill Paul #define BGE_HCC_STATS_BASEADDR 0x3C40 /* address in NIC memory */ 133195d67482SBill Paul #define BGE_HCC_STATUSBLK_BASEADDR 0x3C44 /* address in NIC memory */ 133295d67482SBill Paul #define BGE_FLOW_ATTN 0x3C48 133395d67482SBill Paul #define BGE_HCC_JUMBO_BD_CONS 0x3C50 133495d67482SBill Paul #define BGE_HCC_STD_BD_CONS 0x3C54 133595d67482SBill Paul #define BGE_HCC_MINI_BD_CONS 0x3C58 133695d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD0 0x3C80 133795d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD1 0x3C84 133895d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD2 0x3C88 133995d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD3 0x3C8C 134095d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD4 0x3C90 134195d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD5 0x3C94 134295d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD6 0x3C98 134395d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD7 0x3C9C 134495d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD8 0x3CA0 134595d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD9 0x3CA4 134695d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD10 0x3CA8 134795d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD11 0x3CAC 134895d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD12 0x3CB0 134995d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD13 0x3CB4 135095d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD14 0x3CB8 135195d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD15 0x3CBC 135295d67482SBill Paul #define BGE_HCC_TX_BD_CONS0 0x3CC0 135395d67482SBill Paul #define BGE_HCC_TX_BD_CONS1 0x3CC4 135495d67482SBill Paul #define BGE_HCC_TX_BD_CONS2 0x3CC8 135595d67482SBill Paul #define BGE_HCC_TX_BD_CONS3 0x3CCC 135695d67482SBill Paul #define BGE_HCC_TX_BD_CONS4 0x3CD0 135795d67482SBill Paul #define BGE_HCC_TX_BD_CONS5 0x3CD4 135895d67482SBill Paul #define BGE_HCC_TX_BD_CONS6 0x3CD8 135995d67482SBill Paul #define BGE_HCC_TX_BD_CONS7 0x3CDC 136095d67482SBill Paul #define BGE_HCC_TX_BD_CONS8 0x3CE0 136195d67482SBill Paul #define BGE_HCC_TX_BD_CONS9 0x3CE4 136295d67482SBill Paul #define BGE_HCC_TX_BD_CONS10 0x3CE8 136395d67482SBill Paul #define BGE_HCC_TX_BD_CONS11 0x3CEC 136495d67482SBill Paul #define BGE_HCC_TX_BD_CONS12 0x3CF0 136595d67482SBill Paul #define BGE_HCC_TX_BD_CONS13 0x3CF4 136695d67482SBill Paul #define BGE_HCC_TX_BD_CONS14 0x3CF8 136795d67482SBill Paul #define BGE_HCC_TX_BD_CONS15 0x3CFC 136895d67482SBill Paul 136995d67482SBill Paul 137095d67482SBill Paul /* Host coalescing mode register */ 137195d67482SBill Paul #define BGE_HCCMODE_RESET 0x00000001 137295d67482SBill Paul #define BGE_HCCMODE_ENABLE 0x00000002 137395d67482SBill Paul #define BGE_HCCMODE_ATTN 0x00000004 137495d67482SBill Paul #define BGE_HCCMODE_COAL_NOW 0x00000008 13754a531e8dSPawel Jakub Dawidek #define BGE_HCCMODE_MSI_BITS 0x00000070 137695d67482SBill Paul #define BGE_HCCMODE_STATBLK_SIZE 0x00000180 137795d67482SBill Paul 137895d67482SBill Paul #define BGE_STATBLKSZ_FULL 0x00000000 137995d67482SBill Paul #define BGE_STATBLKSZ_64BYTE 0x00000080 138095d67482SBill Paul #define BGE_STATBLKSZ_32BYTE 0x00000100 138195d67482SBill Paul 138295d67482SBill Paul /* Host coalescing status register */ 138395d67482SBill Paul #define BGE_HCCSTAT_ERROR 0x00000004 138495d67482SBill Paul 138595d67482SBill Paul /* Flow attention register */ 138695d67482SBill Paul #define BGE_FLOWATTN_MB_LOWAT 0x00000040 138795d67482SBill Paul #define BGE_FLOWATTN_MEMARB 0x00000080 138895d67482SBill Paul #define BGE_FLOWATTN_HOSTCOAL 0x00008000 138995d67482SBill Paul #define BGE_FLOWATTN_DMADONE_DISCARD 0x00010000 139095d67482SBill Paul #define BGE_FLOWATTN_RCB_INVAL 0x00020000 139195d67482SBill Paul #define BGE_FLOWATTN_RXDATA_CORRUPT 0x00040000 139295d67482SBill Paul #define BGE_FLOWATTN_RDBDI 0x00080000 139395d67482SBill Paul #define BGE_FLOWATTN_RXLS 0x00100000 139495d67482SBill Paul #define BGE_FLOWATTN_RXLP 0x00200000 139595d67482SBill Paul #define BGE_FLOWATTN_RBDC 0x00400000 139695d67482SBill Paul #define BGE_FLOWATTN_RBDI 0x00800000 139795d67482SBill Paul #define BGE_FLOWATTN_SDC 0x08000000 139895d67482SBill Paul #define BGE_FLOWATTN_SDI 0x10000000 139995d67482SBill Paul #define BGE_FLOWATTN_SRS 0x20000000 140095d67482SBill Paul #define BGE_FLOWATTN_SBDC 0x40000000 140195d67482SBill Paul #define BGE_FLOWATTN_SBDI 0x80000000 140295d67482SBill Paul 140395d67482SBill Paul /* 140495d67482SBill Paul * Memory arbiter registers 140595d67482SBill Paul */ 140695d67482SBill Paul #define BGE_MARB_MODE 0x4000 140795d67482SBill Paul #define BGE_MARB_STATUS 0x4004 140895d67482SBill Paul #define BGE_MARB_TRAPADDR_HI 0x4008 140995d67482SBill Paul #define BGE_MARB_TRAPADDR_LO 0x400C 141095d67482SBill Paul 141195d67482SBill Paul /* Memory arbiter mode register */ 141295d67482SBill Paul #define BGE_MARBMODE_RESET 0x00000001 141395d67482SBill Paul #define BGE_MARBMODE_ENABLE 0x00000002 141495d67482SBill Paul #define BGE_MARBMODE_TX_ADDR_TRAP 0x00000004 141595d67482SBill Paul #define BGE_MARBMODE_RX_ADDR_TRAP 0x00000008 141695d67482SBill Paul #define BGE_MARBMODE_DMAW1_TRAP 0x00000010 141795d67482SBill Paul #define BGE_MARBMODE_DMAR1_TRAP 0x00000020 141895d67482SBill Paul #define BGE_MARBMODE_RXRISC_TRAP 0x00000040 141995d67482SBill Paul #define BGE_MARBMODE_TXRISC_TRAP 0x00000080 142095d67482SBill Paul #define BGE_MARBMODE_PCI_TRAP 0x00000100 142195d67482SBill Paul #define BGE_MARBMODE_DMAR2_TRAP 0x00000200 142295d67482SBill Paul #define BGE_MARBMODE_RXQ_TRAP 0x00000400 142395d67482SBill Paul #define BGE_MARBMODE_RXDI1_TRAP 0x00000800 142495d67482SBill Paul #define BGE_MARBMODE_RXDI2_TRAP 0x00001000 142595d67482SBill Paul #define BGE_MARBMODE_DC_GRPMEM_TRAP 0x00002000 142695d67482SBill Paul #define BGE_MARBMODE_HCOAL_TRAP 0x00004000 142795d67482SBill Paul #define BGE_MARBMODE_MBUF_TRAP 0x00008000 142895d67482SBill Paul #define BGE_MARBMODE_TXDI_TRAP 0x00010000 142995d67482SBill Paul #define BGE_MARBMODE_SDC_DMAC_TRAP 0x00020000 143095d67482SBill Paul #define BGE_MARBMODE_TXBD_TRAP 0x00040000 143195d67482SBill Paul #define BGE_MARBMODE_BUFFMAN_TRAP 0x00080000 143295d67482SBill Paul #define BGE_MARBMODE_DMAW2_TRAP 0x00100000 143395d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_ROFLO_TRAP 0x00200000 143495d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_RUFLO_TRAP 0x00400000 143595d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_WOFLO_TRAP 0x00800000 143695d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_WUFLO_TRAP 0x01000000 143795d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_PERR_TRAP 0x02000000 143895d67482SBill Paul 143995d67482SBill Paul /* Memory arbiter status register */ 144095d67482SBill Paul #define BGE_MARBSTAT_TX_ADDR_TRAP 0x00000004 144195d67482SBill Paul #define BGE_MARBSTAT_RX_ADDR_TRAP 0x00000008 144295d67482SBill Paul #define BGE_MARBSTAT_DMAW1_TRAP 0x00000010 144395d67482SBill Paul #define BGE_MARBSTAT_DMAR1_TRAP 0x00000020 144495d67482SBill Paul #define BGE_MARBSTAT_RXRISC_TRAP 0x00000040 144595d67482SBill Paul #define BGE_MARBSTAT_TXRISC_TRAP 0x00000080 144695d67482SBill Paul #define BGE_MARBSTAT_PCI_TRAP 0x00000100 144795d67482SBill Paul #define BGE_MARBSTAT_DMAR2_TRAP 0x00000200 144895d67482SBill Paul #define BGE_MARBSTAT_RXQ_TRAP 0x00000400 144995d67482SBill Paul #define BGE_MARBSTAT_RXDI1_TRAP 0x00000800 145095d67482SBill Paul #define BGE_MARBSTAT_RXDI2_TRAP 0x00001000 145195d67482SBill Paul #define BGE_MARBSTAT_DC_GRPMEM_TRAP 0x00002000 145295d67482SBill Paul #define BGE_MARBSTAT_HCOAL_TRAP 0x00004000 145395d67482SBill Paul #define BGE_MARBSTAT_MBUF_TRAP 0x00008000 145495d67482SBill Paul #define BGE_MARBSTAT_TXDI_TRAP 0x00010000 145595d67482SBill Paul #define BGE_MARBSTAT_SDC_DMAC_TRAP 0x00020000 145695d67482SBill Paul #define BGE_MARBSTAT_TXBD_TRAP 0x00040000 145795d67482SBill Paul #define BGE_MARBSTAT_BUFFMAN_TRAP 0x00080000 145895d67482SBill Paul #define BGE_MARBSTAT_DMAW2_TRAP 0x00100000 145995d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_ROFLO_TRAP 0x00200000 146095d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_RUFLO_TRAP 0x00400000 146195d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_WOFLO_TRAP 0x00800000 146295d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_WUFLO_TRAP 0x01000000 146395d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_PERR_TRAP 0x02000000 146495d67482SBill Paul 146595d67482SBill Paul /* 146695d67482SBill Paul * Buffer manager control registers 146795d67482SBill Paul */ 146895d67482SBill Paul #define BGE_BMAN_MODE 0x4400 146995d67482SBill Paul #define BGE_BMAN_STATUS 0x4404 147095d67482SBill Paul #define BGE_BMAN_MBUFPOOL_BASEADDR 0x4408 147195d67482SBill Paul #define BGE_BMAN_MBUFPOOL_LEN 0x440C 147295d67482SBill Paul #define BGE_BMAN_MBUFPOOL_READDMA_LOWAT 0x4410 147395d67482SBill Paul #define BGE_BMAN_MBUFPOOL_MACRX_LOWAT 0x4414 147495d67482SBill Paul #define BGE_BMAN_MBUFPOOL_HIWAT 0x4418 147595d67482SBill Paul #define BGE_BMAN_RXCPU_MBALLOC_REQ 0x441C 147695d67482SBill Paul #define BGE_BMAN_RXCPU_MBALLOC_RESP 0x4420 147795d67482SBill Paul #define BGE_BMAN_TXCPU_MBALLOC_REQ 0x4424 147895d67482SBill Paul #define BGE_BMAN_TXCPU_MBALLOC_RESP 0x4428 147995d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_BASEADDR 0x442C 148095d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_LEN 0x4430 148195d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_LOWAT 0x4434 148295d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_HIWAT 0x4438 148395d67482SBill Paul #define BGE_BMAN_RXCPU_DMAALLOC_REQ 0x443C 148495d67482SBill Paul #define BGE_BMAN_RXCPU_DMAALLOC_RESP 0x4440 148595d67482SBill Paul #define BGE_BMAN_TXCPU_DMAALLOC_REQ 0x4444 148695d67482SBill Paul #define BGE_BMAN_TXCPU_DMALLLOC_RESP 0x4448 148795d67482SBill Paul #define BGE_BMAN_HWDIAG_1 0x444C 148895d67482SBill Paul #define BGE_BMAN_HWDIAG_2 0x4450 148995d67482SBill Paul #define BGE_BMAN_HWDIAG_3 0x4454 149095d67482SBill Paul 149195d67482SBill Paul /* Buffer manager mode register */ 149295d67482SBill Paul #define BGE_BMANMODE_RESET 0x00000001 149395d67482SBill Paul #define BGE_BMANMODE_ENABLE 0x00000002 149495d67482SBill Paul #define BGE_BMANMODE_ATTN 0x00000004 149595d67482SBill Paul #define BGE_BMANMODE_TESTMODE 0x00000008 149695d67482SBill Paul #define BGE_BMANMODE_LOMBUF_ATTN 0x00000010 149795d67482SBill Paul 149895d67482SBill Paul /* Buffer manager status register */ 149995d67482SBill Paul #define BGE_BMANSTAT_ERRO 0x00000004 150095d67482SBill Paul #define BGE_BMANSTAT_LOWMBUF_ERROR 0x00000010 150195d67482SBill Paul 150295d67482SBill Paul 150395d67482SBill Paul /* 150495d67482SBill Paul * Read DMA Control registers 150595d67482SBill Paul */ 150695d67482SBill Paul #define BGE_RDMA_MODE 0x4800 150795d67482SBill Paul #define BGE_RDMA_STATUS 0x4804 1508d255f2a9SPyun YongHyeon #define BGE_RDMA_RSRVCTRL 0x4900 150995d67482SBill Paul 151095d67482SBill Paul /* Read DMA mode register */ 151195d67482SBill Paul #define BGE_RDMAMODE_RESET 0x00000001 151295d67482SBill Paul #define BGE_RDMAMODE_ENABLE 0x00000002 151395d67482SBill Paul #define BGE_RDMAMODE_PCI_TGT_ABRT_ATTN 0x00000004 151495d67482SBill Paul #define BGE_RDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008 151595d67482SBill Paul #define BGE_RDMAMODE_PCI_PERR_ATTN 0x00000010 151695d67482SBill Paul #define BGE_RDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020 151795d67482SBill Paul #define BGE_RDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040 151895d67482SBill Paul #define BGE_RDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080 151995d67482SBill Paul #define BGE_RDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100 152095d67482SBill Paul #define BGE_RDMAMODE_LOCWRITE_TOOBIG 0x00000200 152195d67482SBill Paul #define BGE_RDMAMODE_ALL_ATTNS 0x000003FC 1522a5779553SStanislav Sedov #define BGE_RDMAMODE_BD_SBD_CRPT_ATTN 0x00000800 1523a5779553SStanislav Sedov #define BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN 0x00001000 1524a5779553SStanislav Sedov #define BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN 0x00002000 15254f09c4c7SMarius Strobl #define BGE_RDMAMODE_FIFO_SIZE_128 0x00020000 15264f09c4c7SMarius Strobl #define BGE_RDMAMODE_FIFO_LONG_BURST 0x00030000 15271108273aSPyun YongHyeon #define BGE_RDMAMODE_MULT_DMA_RD_DIS 0x01000000 1528ca3f1187SPyun YongHyeon #define BGE_RDMAMODE_TSO4_ENABLE 0x08000000 1529ca3f1187SPyun YongHyeon #define BGE_RDMAMODE_TSO6_ENABLE 0x10000000 153095d67482SBill Paul 153195d67482SBill Paul /* Read DMA status register */ 153295d67482SBill Paul #define BGE_RDMASTAT_PCI_TGT_ABRT_ATTN 0x00000004 153395d67482SBill Paul #define BGE_RDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008 153495d67482SBill Paul #define BGE_RDMASTAT_PCI_PERR_ATTN 0x00000010 153595d67482SBill Paul #define BGE_RDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020 153695d67482SBill Paul #define BGE_RDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040 153795d67482SBill Paul #define BGE_RDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080 153895d67482SBill Paul #define BGE_RDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100 153995d67482SBill Paul #define BGE_RDMASTAT_LOCWRITE_TOOBIG 0x00000200 154095d67482SBill Paul 1541d255f2a9SPyun YongHyeon /* Read DMA Reserved Control register */ 1542d255f2a9SPyun YongHyeon #define BGE_RDMA_RSRVCTRL_FIFO_OFLW_FIX 0x00000004 1543d255f2a9SPyun YongHyeon 154495d67482SBill Paul /* 154595d67482SBill Paul * Write DMA control registers 154695d67482SBill Paul */ 154795d67482SBill Paul #define BGE_WDMA_MODE 0x4C00 154895d67482SBill Paul #define BGE_WDMA_STATUS 0x4C04 154995d67482SBill Paul 155095d67482SBill Paul /* Write DMA mode register */ 155195d67482SBill Paul #define BGE_WDMAMODE_RESET 0x00000001 155295d67482SBill Paul #define BGE_WDMAMODE_ENABLE 0x00000002 155395d67482SBill Paul #define BGE_WDMAMODE_PCI_TGT_ABRT_ATTN 0x00000004 155495d67482SBill Paul #define BGE_WDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008 155595d67482SBill Paul #define BGE_WDMAMODE_PCI_PERR_ATTN 0x00000010 155695d67482SBill Paul #define BGE_WDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020 155795d67482SBill Paul #define BGE_WDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040 155895d67482SBill Paul #define BGE_WDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080 155995d67482SBill Paul #define BGE_WDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100 156095d67482SBill Paul #define BGE_WDMAMODE_LOCREAD_TOOBIG 0x00000200 156195d67482SBill Paul #define BGE_WDMAMODE_ALL_ATTNS 0x000003FC 15623889907fSStanislav Sedov #define BGE_WDMAMODE_STATUS_TAG_FIX 0x20000000 15637aa4b937SPyun YongHyeon #define BGE_WDMAMODE_BURST_ALL_DATA 0xC0000000 156495d67482SBill Paul 156595d67482SBill Paul /* Write DMA status register */ 156695d67482SBill Paul #define BGE_WDMASTAT_PCI_TGT_ABRT_ATTN 0x00000004 156795d67482SBill Paul #define BGE_WDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008 156895d67482SBill Paul #define BGE_WDMASTAT_PCI_PERR_ATTN 0x00000010 156995d67482SBill Paul #define BGE_WDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020 157095d67482SBill Paul #define BGE_WDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040 157195d67482SBill Paul #define BGE_WDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080 157295d67482SBill Paul #define BGE_WDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100 157395d67482SBill Paul #define BGE_WDMASTAT_LOCREAD_TOOBIG 0x00000200 157495d67482SBill Paul 157595d67482SBill Paul 157695d67482SBill Paul /* 157795d67482SBill Paul * RX CPU registers 157895d67482SBill Paul */ 157995d67482SBill Paul #define BGE_RXCPU_MODE 0x5000 158095d67482SBill Paul #define BGE_RXCPU_STATUS 0x5004 158195d67482SBill Paul #define BGE_RXCPU_PC 0x501C 158295d67482SBill Paul 158395d67482SBill Paul /* RX CPU mode register */ 158495d67482SBill Paul #define BGE_RXCPUMODE_RESET 0x00000001 158595d67482SBill Paul #define BGE_RXCPUMODE_SINGLESTEP 0x00000002 158695d67482SBill Paul #define BGE_RXCPUMODE_P0_DATAHLT_ENB 0x00000004 158795d67482SBill Paul #define BGE_RXCPUMODE_P0_INSTRHLT_ENB 0x00000008 158895d67482SBill Paul #define BGE_RXCPUMODE_WR_POSTBUF_ENB 0x00000010 158995d67482SBill Paul #define BGE_RXCPUMODE_DATACACHE_ENB 0x00000020 159095d67482SBill Paul #define BGE_RXCPUMODE_ROMFAIL 0x00000040 159195d67482SBill Paul #define BGE_RXCPUMODE_WATCHDOG_ENB 0x00000080 159295d67482SBill Paul #define BGE_RXCPUMODE_INSTRCACHE_PRF 0x00000100 159395d67482SBill Paul #define BGE_RXCPUMODE_INSTRCACHE_FLUSH 0x00000200 159495d67482SBill Paul #define BGE_RXCPUMODE_HALTCPU 0x00000400 159595d67482SBill Paul #define BGE_RXCPUMODE_INVDATAHLT_ENB 0x00000800 159695d67482SBill Paul #define BGE_RXCPUMODE_MADDRTRAPHLT_ENB 0x00001000 159795d67482SBill Paul #define BGE_RXCPUMODE_RADDRTRAPHLT_ENB 0x00002000 159895d67482SBill Paul 159995d67482SBill Paul /* RX CPU status register */ 160095d67482SBill Paul #define BGE_RXCPUSTAT_HW_BREAKPOINT 0x00000001 160195d67482SBill Paul #define BGE_RXCPUSTAT_HLTINSTR_EXECUTED 0x00000002 160295d67482SBill Paul #define BGE_RXCPUSTAT_INVALID_INSTR 0x00000004 160395d67482SBill Paul #define BGE_RXCPUSTAT_P0_DATAREF 0x00000008 160495d67482SBill Paul #define BGE_RXCPUSTAT_P0_INSTRREF 0x00000010 160595d67482SBill Paul #define BGE_RXCPUSTAT_INVALID_DATAACC 0x00000020 160695d67482SBill Paul #define BGE_RXCPUSTAT_INVALID_INSTRFTCH 0x00000040 160795d67482SBill Paul #define BGE_RXCPUSTAT_BAD_MEMALIGN 0x00000080 160895d67482SBill Paul #define BGE_RXCPUSTAT_MADDR_TRAP 0x00000100 160995d67482SBill Paul #define BGE_RXCPUSTAT_REGADDR_TRAP 0x00000200 161095d67482SBill Paul #define BGE_RXCPUSTAT_DATAACC_STALL 0x00001000 161195d67482SBill Paul #define BGE_RXCPUSTAT_INSTRFETCH_STALL 0x00002000 161295d67482SBill Paul #define BGE_RXCPUSTAT_MA_WR_FIFOOFLOW 0x08000000 161395d67482SBill Paul #define BGE_RXCPUSTAT_MA_RD_FIFOOFLOW 0x10000000 161495d67482SBill Paul #define BGE_RXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000 161595d67482SBill Paul #define BGE_RXCPUSTAT_MA_REQ_FIFOOFLOW 0x40000000 161695d67482SBill Paul #define BGE_RXCPUSTAT_BLOCKING_READ 0x80000000 161795d67482SBill Paul 161838cc658fSJohn Baldwin /* 161938cc658fSJohn Baldwin * V? CPU registers 162038cc658fSJohn Baldwin */ 162138cc658fSJohn Baldwin #define BGE_VCPU_STATUS 0x5100 162238cc658fSJohn Baldwin #define BGE_VCPU_EXT_CTRL 0x6890 162338cc658fSJohn Baldwin 162438cc658fSJohn Baldwin #define BGE_VCPU_STATUS_INIT_DONE 0x04000000 162538cc658fSJohn Baldwin #define BGE_VCPU_STATUS_DRV_RESET 0x08000000 162638cc658fSJohn Baldwin 162738cc658fSJohn Baldwin #define BGE_VCPU_EXT_CTRL_HALT_CPU 0x00400000 162838cc658fSJohn Baldwin #define BGE_VCPU_EXT_CTRL_DISABLE_WOL 0x20000000 162995d67482SBill Paul 163095d67482SBill Paul /* 163195d67482SBill Paul * TX CPU registers 163295d67482SBill Paul */ 163395d67482SBill Paul #define BGE_TXCPU_MODE 0x5400 163495d67482SBill Paul #define BGE_TXCPU_STATUS 0x5404 163595d67482SBill Paul #define BGE_TXCPU_PC 0x541C 163695d67482SBill Paul 163795d67482SBill Paul /* TX CPU mode register */ 163895d67482SBill Paul #define BGE_TXCPUMODE_RESET 0x00000001 163995d67482SBill Paul #define BGE_TXCPUMODE_SINGLESTEP 0x00000002 164095d67482SBill Paul #define BGE_TXCPUMODE_P0_DATAHLT_ENB 0x00000004 164195d67482SBill Paul #define BGE_TXCPUMODE_P0_INSTRHLT_ENB 0x00000008 164295d67482SBill Paul #define BGE_TXCPUMODE_WR_POSTBUF_ENB 0x00000010 164395d67482SBill Paul #define BGE_TXCPUMODE_DATACACHE_ENB 0x00000020 164495d67482SBill Paul #define BGE_TXCPUMODE_ROMFAIL 0x00000040 164595d67482SBill Paul #define BGE_TXCPUMODE_WATCHDOG_ENB 0x00000080 164695d67482SBill Paul #define BGE_TXCPUMODE_INSTRCACHE_PRF 0x00000100 164795d67482SBill Paul #define BGE_TXCPUMODE_INSTRCACHE_FLUSH 0x00000200 164895d67482SBill Paul #define BGE_TXCPUMODE_HALTCPU 0x00000400 164995d67482SBill Paul #define BGE_TXCPUMODE_INVDATAHLT_ENB 0x00000800 165095d67482SBill Paul #define BGE_TXCPUMODE_MADDRTRAPHLT_ENB 0x00001000 165195d67482SBill Paul 165295d67482SBill Paul /* TX CPU status register */ 165395d67482SBill Paul #define BGE_TXCPUSTAT_HW_BREAKPOINT 0x00000001 165495d67482SBill Paul #define BGE_TXCPUSTAT_HLTINSTR_EXECUTED 0x00000002 165595d67482SBill Paul #define BGE_TXCPUSTAT_INVALID_INSTR 0x00000004 165695d67482SBill Paul #define BGE_TXCPUSTAT_P0_DATAREF 0x00000008 165795d67482SBill Paul #define BGE_TXCPUSTAT_P0_INSTRREF 0x00000010 165895d67482SBill Paul #define BGE_TXCPUSTAT_INVALID_DATAACC 0x00000020 165995d67482SBill Paul #define BGE_TXCPUSTAT_INVALID_INSTRFTCH 0x00000040 166095d67482SBill Paul #define BGE_TXCPUSTAT_BAD_MEMALIGN 0x00000080 166195d67482SBill Paul #define BGE_TXCPUSTAT_MADDR_TRAP 0x00000100 166295d67482SBill Paul #define BGE_TXCPUSTAT_REGADDR_TRAP 0x00000200 166395d67482SBill Paul #define BGE_TXCPUSTAT_DATAACC_STALL 0x00001000 166495d67482SBill Paul #define BGE_TXCPUSTAT_INSTRFETCH_STALL 0x00002000 166595d67482SBill Paul #define BGE_TXCPUSTAT_MA_WR_FIFOOFLOW 0x08000000 166695d67482SBill Paul #define BGE_TXCPUSTAT_MA_RD_FIFOOFLOW 0x10000000 166795d67482SBill Paul #define BGE_TXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000 166895d67482SBill Paul #define BGE_TXCPUSTAT_MA_REQ_FIFOOFLOW 0x40000000 166995d67482SBill Paul #define BGE_TXCPUSTAT_BLOCKING_READ 0x80000000 167095d67482SBill Paul 167195d67482SBill Paul 167295d67482SBill Paul /* 167395d67482SBill Paul * Low priority mailbox registers 167495d67482SBill Paul */ 167595d67482SBill Paul #define BGE_LPMBX_IRQ0_HI 0x5800 167695d67482SBill Paul #define BGE_LPMBX_IRQ0_LO 0x5804 167795d67482SBill Paul #define BGE_LPMBX_IRQ1_HI 0x5808 167895d67482SBill Paul #define BGE_LPMBX_IRQ1_LO 0x580C 167995d67482SBill Paul #define BGE_LPMBX_IRQ2_HI 0x5810 168095d67482SBill Paul #define BGE_LPMBX_IRQ2_LO 0x5814 168195d67482SBill Paul #define BGE_LPMBX_IRQ3_HI 0x5818 168295d67482SBill Paul #define BGE_LPMBX_IRQ3_LO 0x581C 168395d67482SBill Paul #define BGE_LPMBX_GEN0_HI 0x5820 168495d67482SBill Paul #define BGE_LPMBX_GEN0_LO 0x5824 168595d67482SBill Paul #define BGE_LPMBX_GEN1_HI 0x5828 168695d67482SBill Paul #define BGE_LPMBX_GEN1_LO 0x582C 168795d67482SBill Paul #define BGE_LPMBX_GEN2_HI 0x5830 168895d67482SBill Paul #define BGE_LPMBX_GEN2_LO 0x5834 168995d67482SBill Paul #define BGE_LPMBX_GEN3_HI 0x5828 169095d67482SBill Paul #define BGE_LPMBX_GEN3_LO 0x582C 169195d67482SBill Paul #define BGE_LPMBX_GEN4_HI 0x5840 169295d67482SBill Paul #define BGE_LPMBX_GEN4_LO 0x5844 169395d67482SBill Paul #define BGE_LPMBX_GEN5_HI 0x5848 169495d67482SBill Paul #define BGE_LPMBX_GEN5_LO 0x584C 169595d67482SBill Paul #define BGE_LPMBX_GEN6_HI 0x5850 169695d67482SBill Paul #define BGE_LPMBX_GEN6_LO 0x5854 169795d67482SBill Paul #define BGE_LPMBX_GEN7_HI 0x5858 169895d67482SBill Paul #define BGE_LPMBX_GEN7_LO 0x585C 169995d67482SBill Paul #define BGE_LPMBX_RELOAD_STATS_HI 0x5860 170095d67482SBill Paul #define BGE_LPMBX_RELOAD_STATS_LO 0x5864 170195d67482SBill Paul #define BGE_LPMBX_RX_STD_PROD_HI 0x5868 170295d67482SBill Paul #define BGE_LPMBX_RX_STD_PROD_LO 0x586C 170395d67482SBill Paul #define BGE_LPMBX_RX_JUMBO_PROD_HI 0x5870 170495d67482SBill Paul #define BGE_LPMBX_RX_JUMBO_PROD_LO 0x5874 170595d67482SBill Paul #define BGE_LPMBX_RX_MINI_PROD_HI 0x5878 170695d67482SBill Paul #define BGE_LPMBX_RX_MINI_PROD_LO 0x587C 170795d67482SBill Paul #define BGE_LPMBX_RX_CONS0_HI 0x5880 170895d67482SBill Paul #define BGE_LPMBX_RX_CONS0_LO 0x5884 170995d67482SBill Paul #define BGE_LPMBX_RX_CONS1_HI 0x5888 171095d67482SBill Paul #define BGE_LPMBX_RX_CONS1_LO 0x588C 171195d67482SBill Paul #define BGE_LPMBX_RX_CONS2_HI 0x5890 171295d67482SBill Paul #define BGE_LPMBX_RX_CONS2_LO 0x5894 171395d67482SBill Paul #define BGE_LPMBX_RX_CONS3_HI 0x5898 171495d67482SBill Paul #define BGE_LPMBX_RX_CONS3_LO 0x589C 171595d67482SBill Paul #define BGE_LPMBX_RX_CONS4_HI 0x58A0 171695d67482SBill Paul #define BGE_LPMBX_RX_CONS4_LO 0x58A4 171795d67482SBill Paul #define BGE_LPMBX_RX_CONS5_HI 0x58A8 171895d67482SBill Paul #define BGE_LPMBX_RX_CONS5_LO 0x58AC 171995d67482SBill Paul #define BGE_LPMBX_RX_CONS6_HI 0x58B0 172095d67482SBill Paul #define BGE_LPMBX_RX_CONS6_LO 0x58B4 172195d67482SBill Paul #define BGE_LPMBX_RX_CONS7_HI 0x58B8 172295d67482SBill Paul #define BGE_LPMBX_RX_CONS7_LO 0x58BC 172395d67482SBill Paul #define BGE_LPMBX_RX_CONS8_HI 0x58C0 172495d67482SBill Paul #define BGE_LPMBX_RX_CONS8_LO 0x58C4 172595d67482SBill Paul #define BGE_LPMBX_RX_CONS9_HI 0x58C8 172695d67482SBill Paul #define BGE_LPMBX_RX_CONS9_LO 0x58CC 172795d67482SBill Paul #define BGE_LPMBX_RX_CONS10_HI 0x58D0 172895d67482SBill Paul #define BGE_LPMBX_RX_CONS10_LO 0x58D4 172995d67482SBill Paul #define BGE_LPMBX_RX_CONS11_HI 0x58D8 173095d67482SBill Paul #define BGE_LPMBX_RX_CONS11_LO 0x58DC 173195d67482SBill Paul #define BGE_LPMBX_RX_CONS12_HI 0x58E0 173295d67482SBill Paul #define BGE_LPMBX_RX_CONS12_LO 0x58E4 173395d67482SBill Paul #define BGE_LPMBX_RX_CONS13_HI 0x58E8 173495d67482SBill Paul #define BGE_LPMBX_RX_CONS13_LO 0x58EC 173595d67482SBill Paul #define BGE_LPMBX_RX_CONS14_HI 0x58F0 173695d67482SBill Paul #define BGE_LPMBX_RX_CONS14_LO 0x58F4 173795d67482SBill Paul #define BGE_LPMBX_RX_CONS15_HI 0x58F8 173895d67482SBill Paul #define BGE_LPMBX_RX_CONS15_LO 0x58FC 173995d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD0_HI 0x5900 174095d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD0_LO 0x5904 174195d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD1_HI 0x5908 174295d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD1_LO 0x590C 174395d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD2_HI 0x5910 174495d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD2_LO 0x5914 174595d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD3_HI 0x5918 174695d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD3_LO 0x591C 174795d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD4_HI 0x5920 174895d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD4_LO 0x5924 174995d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD5_HI 0x5928 175095d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD5_LO 0x592C 175195d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD6_HI 0x5930 175295d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD6_LO 0x5934 175395d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD7_HI 0x5938 175495d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD7_LO 0x593C 175595d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD8_HI 0x5940 175695d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD8_LO 0x5944 175795d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD9_HI 0x5948 175895d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD9_LO 0x594C 175995d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD10_HI 0x5950 176095d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD10_LO 0x5954 176195d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD11_HI 0x5958 176295d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD11_LO 0x595C 176395d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD12_HI 0x5960 176495d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD12_LO 0x5964 176595d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD13_HI 0x5968 176695d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD13_LO 0x596C 176795d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD14_HI 0x5970 176895d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD14_LO 0x5974 176995d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD15_HI 0x5978 177095d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD15_LO 0x597C 177195d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD0_HI 0x5980 177295d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD0_LO 0x5984 177395d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD1_HI 0x5988 177495d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD1_LO 0x598C 177595d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD2_HI 0x5990 177695d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD2_LO 0x5994 177795d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD3_HI 0x5998 177895d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD3_LO 0x599C 177995d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD4_HI 0x59A0 178095d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD4_LO 0x59A4 178195d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD5_HI 0x59A8 178295d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD5_LO 0x59AC 178395d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD6_HI 0x59B0 178495d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD6_LO 0x59B4 178595d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD7_HI 0x59B8 178695d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD7_LO 0x59BC 178795d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD8_HI 0x59C0 178895d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD8_LO 0x59C4 178995d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD9_HI 0x59C8 179095d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD9_LO 0x59CC 179195d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD10_HI 0x59D0 179295d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD10_LO 0x59D4 179395d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD11_HI 0x59D8 179495d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD11_LO 0x59DC 179595d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD12_HI 0x59E0 179695d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD12_LO 0x59E4 179795d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD13_HI 0x59E8 179895d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD13_LO 0x59EC 179995d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD14_HI 0x59F0 180095d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD14_LO 0x59F4 180195d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD15_HI 0x59F8 180295d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD15_LO 0x59FC 180395d67482SBill Paul 180495d67482SBill Paul /* 180595d67482SBill Paul * Flow throw Queue reset register 180695d67482SBill Paul */ 180795d67482SBill Paul #define BGE_FTQ_RESET 0x5C00 180895d67482SBill Paul 180995d67482SBill Paul #define BGE_FTQRESET_DMAREAD 0x00000002 181095d67482SBill Paul #define BGE_FTQRESET_DMAHIPRIO_RD 0x00000004 181195d67482SBill Paul #define BGE_FTQRESET_DMADONE 0x00000010 181295d67482SBill Paul #define BGE_FTQRESET_SBDC 0x00000020 181395d67482SBill Paul #define BGE_FTQRESET_SDI 0x00000040 181495d67482SBill Paul #define BGE_FTQRESET_WDMA 0x00000080 181595d67482SBill Paul #define BGE_FTQRESET_DMAHIPRIO_WR 0x00000100 181695d67482SBill Paul #define BGE_FTQRESET_TYPE1_SOFTWARE 0x00000200 181795d67482SBill Paul #define BGE_FTQRESET_SDC 0x00000400 181895d67482SBill Paul #define BGE_FTQRESET_HCC 0x00000800 181995d67482SBill Paul #define BGE_FTQRESET_TXFIFO 0x00001000 182095d67482SBill Paul #define BGE_FTQRESET_MBC 0x00002000 182195d67482SBill Paul #define BGE_FTQRESET_RBDC 0x00004000 182295d67482SBill Paul #define BGE_FTQRESET_RXLP 0x00008000 182395d67482SBill Paul #define BGE_FTQRESET_RDBDI 0x00010000 182495d67482SBill Paul #define BGE_FTQRESET_RDC 0x00020000 182595d67482SBill Paul #define BGE_FTQRESET_TYPE2_SOFTWARE 0x00040000 182695d67482SBill Paul 182795d67482SBill Paul /* 182895d67482SBill Paul * Message Signaled Interrupt registers 182995d67482SBill Paul */ 183095d67482SBill Paul #define BGE_MSI_MODE 0x6000 183195d67482SBill Paul #define BGE_MSI_STATUS 0x6004 183295d67482SBill Paul #define BGE_MSI_FIFOACCESS 0x6008 183395d67482SBill Paul 183495d67482SBill Paul /* MSI mode register */ 183595d67482SBill Paul #define BGE_MSIMODE_RESET 0x00000001 183695d67482SBill Paul #define BGE_MSIMODE_ENABLE 0x00000002 1837c3bbfed4SPyun YongHyeon #define BGE_MSIMODE_ONE_SHOT_DISABLE 0x00000020 1838c3bbfed4SPyun YongHyeon #define BGE_MSIMODE_MULTIVEC_ENABLE 0x00000080 183995d67482SBill Paul 184095d67482SBill Paul /* MSI status register */ 184195d67482SBill Paul #define BGE_MSISTAT_PCI_TGT_ABRT_ATTN 0x00000004 184295d67482SBill Paul #define BGE_MSISTAT_PCI_MSTR_ABRT_ATTN 0x00000008 184395d67482SBill Paul #define BGE_MSISTAT_PCI_PERR_ATTN 0x00000010 184495d67482SBill Paul #define BGE_MSISTAT_MSI_FIFOUFLOW_ATTN 0x00000020 184595d67482SBill Paul #define BGE_MSISTAT_MSI_FIFOOFLOW_ATTN 0x00000040 184695d67482SBill Paul 184795d67482SBill Paul 184895d67482SBill Paul /* 184995d67482SBill Paul * DMA Completion registers 185095d67482SBill Paul */ 185195d67482SBill Paul #define BGE_DMAC_MODE 0x6400 185295d67482SBill Paul 185395d67482SBill Paul /* DMA Completion mode register */ 185495d67482SBill Paul #define BGE_DMACMODE_RESET 0x00000001 185595d67482SBill Paul #define BGE_DMACMODE_ENABLE 0x00000002 185695d67482SBill Paul 185795d67482SBill Paul 185895d67482SBill Paul /* 185995d67482SBill Paul * General control registers. 186095d67482SBill Paul */ 186195d67482SBill Paul #define BGE_MODE_CTL 0x6800 186295d67482SBill Paul #define BGE_MISC_CFG 0x6804 186395d67482SBill Paul #define BGE_MISC_LOCAL_CTL 0x6808 18648cb1383cSDoug Ambrisko #define BGE_CPU_EVENT 0x6810 186595d67482SBill Paul #define BGE_EE_ADDR 0x6838 186695d67482SBill Paul #define BGE_EE_DATA 0x683C 186795d67482SBill Paul #define BGE_EE_CTL 0x6840 186895d67482SBill Paul #define BGE_MDI_CTL 0x6844 186995d67482SBill Paul #define BGE_EE_DELAY 0x6848 18706f8718a3SScott Long #define BGE_FASTBOOT_PC 0x6894 187195d67482SBill Paul 187238cc658fSJohn Baldwin /* 187338cc658fSJohn Baldwin * NVRAM Control registers 187438cc658fSJohn Baldwin */ 187538cc658fSJohn Baldwin #define BGE_NVRAM_CMD 0x7000 187638cc658fSJohn Baldwin #define BGE_NVRAM_STAT 0x7004 187738cc658fSJohn Baldwin #define BGE_NVRAM_WRDATA 0x7008 187838cc658fSJohn Baldwin #define BGE_NVRAM_ADDR 0x700c 187938cc658fSJohn Baldwin #define BGE_NVRAM_RDDATA 0x7010 188038cc658fSJohn Baldwin #define BGE_NVRAM_CFG1 0x7014 188138cc658fSJohn Baldwin #define BGE_NVRAM_CFG2 0x7018 188238cc658fSJohn Baldwin #define BGE_NVRAM_CFG3 0x701c 188338cc658fSJohn Baldwin #define BGE_NVRAM_SWARB 0x7020 188438cc658fSJohn Baldwin #define BGE_NVRAM_ACCESS 0x7024 188538cc658fSJohn Baldwin #define BGE_NVRAM_WRITE1 0x7028 188638cc658fSJohn Baldwin 188738cc658fSJohn Baldwin #define BGE_NVRAMCMD_RESET 0x00000001 188838cc658fSJohn Baldwin #define BGE_NVRAMCMD_DONE 0x00000008 188938cc658fSJohn Baldwin #define BGE_NVRAMCMD_START 0x00000010 189038cc658fSJohn Baldwin #define BGE_NVRAMCMD_WR 0x00000020 /* 1 = wr, 0 = rd */ 189138cc658fSJohn Baldwin #define BGE_NVRAMCMD_ERASE 0x00000040 189238cc658fSJohn Baldwin #define BGE_NVRAMCMD_FIRST 0x00000080 189338cc658fSJohn Baldwin #define BGE_NVRAMCMD_LAST 0x00000100 189438cc658fSJohn Baldwin 189538cc658fSJohn Baldwin #define BGE_NVRAM_READCMD \ 189638cc658fSJohn Baldwin (BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \ 189738cc658fSJohn Baldwin BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE) 189838cc658fSJohn Baldwin #define BGE_NVRAM_WRITECMD \ 189938cc658fSJohn Baldwin (BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \ 190038cc658fSJohn Baldwin BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE|BGE_NVRAMCMD_WR) 190138cc658fSJohn Baldwin 190238cc658fSJohn Baldwin #define BGE_NVRAMSWARB_SET0 0x00000001 190338cc658fSJohn Baldwin #define BGE_NVRAMSWARB_SET1 0x00000002 190438cc658fSJohn Baldwin #define BGE_NVRAMSWARB_SET2 0x00000003 190538cc658fSJohn Baldwin #define BGE_NVRAMSWARB_SET3 0x00000004 190638cc658fSJohn Baldwin #define BGE_NVRAMSWARB_CLR0 0x00000010 190738cc658fSJohn Baldwin #define BGE_NVRAMSWARB_CLR1 0x00000020 190838cc658fSJohn Baldwin #define BGE_NVRAMSWARB_CLR2 0x00000040 190938cc658fSJohn Baldwin #define BGE_NVRAMSWARB_CLR3 0x00000080 191038cc658fSJohn Baldwin #define BGE_NVRAMSWARB_GNT0 0x00000100 191138cc658fSJohn Baldwin #define BGE_NVRAMSWARB_GNT1 0x00000200 191238cc658fSJohn Baldwin #define BGE_NVRAMSWARB_GNT2 0x00000400 191338cc658fSJohn Baldwin #define BGE_NVRAMSWARB_GNT3 0x00000800 191438cc658fSJohn Baldwin #define BGE_NVRAMSWARB_REQ0 0x00001000 191538cc658fSJohn Baldwin #define BGE_NVRAMSWARB_REQ1 0x00002000 191638cc658fSJohn Baldwin #define BGE_NVRAMSWARB_REQ2 0x00004000 191738cc658fSJohn Baldwin #define BGE_NVRAMSWARB_REQ3 0x00008000 191838cc658fSJohn Baldwin 191938cc658fSJohn Baldwin #define BGE_NVRAMACC_ENABLE 0x00000001 192038cc658fSJohn Baldwin #define BGE_NVRAMACC_WRENABLE 0x00000002 192138cc658fSJohn Baldwin 192295d67482SBill Paul /* Mode control register */ 192395d67482SBill Paul #define BGE_MODECTL_INT_SNDCOAL_ONLY 0x00000001 192495d67482SBill Paul #define BGE_MODECTL_BYTESWAP_NONFRAME 0x00000002 192595d67482SBill Paul #define BGE_MODECTL_WORDSWAP_NONFRAME 0x00000004 192695d67482SBill Paul #define BGE_MODECTL_BYTESWAP_DATA 0x00000010 192795d67482SBill Paul #define BGE_MODECTL_WORDSWAP_DATA 0x00000020 192895d67482SBill Paul #define BGE_MODECTL_NO_FRAME_CRACKING 0x00000200 192995d67482SBill Paul #define BGE_MODECTL_NO_RX_CRC 0x00000400 193095d67482SBill Paul #define BGE_MODECTL_RX_BADFRAMES 0x00000800 193195d67482SBill Paul #define BGE_MODECTL_NO_TX_INTR 0x00002000 193295d67482SBill Paul #define BGE_MODECTL_NO_RX_INTR 0x00004000 193395d67482SBill Paul #define BGE_MODECTL_FORCE_PCI32 0x00008000 193495d67482SBill Paul #define BGE_MODECTL_STACKUP 0x00010000 193595d67482SBill Paul #define BGE_MODECTL_HOST_SEND_BDS 0x00020000 193695d67482SBill Paul #define BGE_MODECTL_TX_NO_PHDR_CSUM 0x00100000 193795d67482SBill Paul #define BGE_MODECTL_RX_NO_PHDR_CSUM 0x00800000 193895d67482SBill Paul #define BGE_MODECTL_TX_ATTN_INTR 0x01000000 193995d67482SBill Paul #define BGE_MODECTL_RX_ATTN_INTR 0x02000000 194095d67482SBill Paul #define BGE_MODECTL_MAC_ATTN_INTR 0x04000000 194195d67482SBill Paul #define BGE_MODECTL_DMA_ATTN_INTR 0x08000000 194295d67482SBill Paul #define BGE_MODECTL_FLOWCTL_ATTN_INTR 0x10000000 194395d67482SBill Paul #define BGE_MODECTL_4X_SENDRING_SZ 0x20000000 194495d67482SBill Paul #define BGE_MODECTL_FW_PROCESS_MCASTS 0x40000000 194595d67482SBill Paul 194695d67482SBill Paul /* Misc. config register */ 194795d67482SBill Paul #define BGE_MISCCFG_RESET_CORE_CLOCKS 0x00000001 194895d67482SBill Paul #define BGE_MISCCFG_TIMER_PRESCALER 0x000000FE 19494f0794ffSBjoern A. Zeeb #define BGE_MISCCFG_BOARD_ID 0x0001E000 19504f0794ffSBjoern A. Zeeb #define BGE_MISCCFG_BOARD_ID_5788 0x00010000 19514f0794ffSBjoern A. Zeeb #define BGE_MISCCFG_BOARD_ID_5788M 0x00018000 195238cc658fSJohn Baldwin #define BGE_MISCCFG_EPHY_IDDQ 0x00200000 1953caf088fcSPyun YongHyeon #define BGE_MISCCFG_GPHY_PD_OVERRIDE 0x04000000 195495d67482SBill Paul 195595d67482SBill Paul #define BGE_32BITTIME_66MHZ (0x41 << 1) 195695d67482SBill Paul 195795d67482SBill Paul /* Misc. Local Control */ 195895d67482SBill Paul #define BGE_MLC_INTR_STATE 0x00000001 195995d67482SBill Paul #define BGE_MLC_INTR_CLR 0x00000002 196095d67482SBill Paul #define BGE_MLC_INTR_SET 0x00000004 196195d67482SBill Paul #define BGE_MLC_INTR_ONATTN 0x00000008 196295d67482SBill Paul #define BGE_MLC_MISCIO_IN0 0x00000100 196395d67482SBill Paul #define BGE_MLC_MISCIO_IN1 0x00000200 196495d67482SBill Paul #define BGE_MLC_MISCIO_IN2 0x00000400 196595d67482SBill Paul #define BGE_MLC_MISCIO_OUTEN0 0x00000800 196695d67482SBill Paul #define BGE_MLC_MISCIO_OUTEN1 0x00001000 196795d67482SBill Paul #define BGE_MLC_MISCIO_OUTEN2 0x00002000 196895d67482SBill Paul #define BGE_MLC_MISCIO_OUT0 0x00004000 196995d67482SBill Paul #define BGE_MLC_MISCIO_OUT1 0x00008000 197095d67482SBill Paul #define BGE_MLC_MISCIO_OUT2 0x00010000 197195d67482SBill Paul #define BGE_MLC_EXTRAM_ENB 0x00020000 197295d67482SBill Paul #define BGE_MLC_SRAM_SIZE 0x001C0000 197395d67482SBill Paul #define BGE_MLC_BANK_SEL 0x00200000 /* 0 = 2 banks, 1 == 1 */ 197495d67482SBill Paul #define BGE_MLC_SSRAM_TYPE 0x00400000 /* 1 = ZBT, 0 = standard */ 197595d67482SBill Paul #define BGE_MLC_SSRAM_CYC_DESEL 0x00800000 197695d67482SBill Paul #define BGE_MLC_AUTO_EEPROM 0x01000000 197795d67482SBill Paul 197895d67482SBill Paul #define BGE_SSRAMSIZE_256KB 0x00000000 197995d67482SBill Paul #define BGE_SSRAMSIZE_512KB 0x00040000 198095d67482SBill Paul #define BGE_SSRAMSIZE_1MB 0x00080000 198195d67482SBill Paul #define BGE_SSRAMSIZE_2MB 0x000C0000 198295d67482SBill Paul #define BGE_SSRAMSIZE_4MB 0x00100000 198395d67482SBill Paul #define BGE_SSRAMSIZE_8MB 0x00140000 198495d67482SBill Paul #define BGE_SSRAMSIZE_16M 0x00180000 198595d67482SBill Paul 198695d67482SBill Paul /* EEPROM address register */ 198795d67482SBill Paul #define BGE_EEADDR_ADDRESS 0x0000FFFC 198895d67482SBill Paul #define BGE_EEADDR_HALFCLK 0x01FF0000 198995d67482SBill Paul #define BGE_EEADDR_START 0x02000000 199095d67482SBill Paul #define BGE_EEADDR_DEVID 0x1C000000 199195d67482SBill Paul #define BGE_EEADDR_RESET 0x20000000 199295d67482SBill Paul #define BGE_EEADDR_DONE 0x40000000 199395d67482SBill Paul #define BGE_EEADDR_RW 0x80000000 /* 1 = rd, 0 = wr */ 199495d67482SBill Paul 199595d67482SBill Paul #define BGE_EEDEVID(x) ((x & 7) << 26) 199695d67482SBill Paul #define BGE_EEHALFCLK(x) ((x & 0x1FF) << 16) 199795d67482SBill Paul #define BGE_HALFCLK_384SCL 0x60 199895d67482SBill Paul #define BGE_EE_READCMD \ 199995d67482SBill Paul (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)| \ 200095d67482SBill Paul BGE_EEADDR_START|BGE_EEADDR_RW|BGE_EEADDR_DONE) 200195d67482SBill Paul #define BGE_EE_WRCMD \ 200295d67482SBill Paul (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)| \ 200395d67482SBill Paul BGE_EEADDR_START|BGE_EEADDR_DONE) 200495d67482SBill Paul 200595d67482SBill Paul /* EEPROM Control register */ 200695d67482SBill Paul #define BGE_EECTL_CLKOUT_TRISTATE 0x00000001 200795d67482SBill Paul #define BGE_EECTL_CLKOUT 0x00000002 200895d67482SBill Paul #define BGE_EECTL_CLKIN 0x00000004 200995d67482SBill Paul #define BGE_EECTL_DATAOUT_TRISTATE 0x00000008 201095d67482SBill Paul #define BGE_EECTL_DATAOUT 0x00000010 201195d67482SBill Paul #define BGE_EECTL_DATAIN 0x00000020 201295d67482SBill Paul 201395d67482SBill Paul /* MDI (MII/GMII) access register */ 201495d67482SBill Paul #define BGE_MDI_DATA 0x00000001 201595d67482SBill Paul #define BGE_MDI_DIR 0x00000002 201695d67482SBill Paul #define BGE_MDI_SEL 0x00000004 201795d67482SBill Paul #define BGE_MDI_CLK 0x00000008 201895d67482SBill Paul 201995d67482SBill Paul #define BGE_MEMWIN_START 0x00008000 202095d67482SBill Paul #define BGE_MEMWIN_END 0x0000FFFF 202195d67482SBill Paul 202295d67482SBill Paul 202395d67482SBill Paul #define BGE_MEMWIN_READ(sc, x, val) \ 202495d67482SBill Paul do { \ 202595d67482SBill Paul pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR, \ 202695d67482SBill Paul (0xFFFF0000 & x), 4); \ 202795d67482SBill Paul val = CSR_READ_4(sc, BGE_MEMWIN_START + (x & 0xFFFF)); \ 202895d67482SBill Paul } while(0) 202995d67482SBill Paul 203095d67482SBill Paul #define BGE_MEMWIN_WRITE(sc, x, val) \ 203195d67482SBill Paul do { \ 203295d67482SBill Paul pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR, \ 203395d67482SBill Paul (0xFFFF0000 & x), 4); \ 203495d67482SBill Paul CSR_WRITE_4(sc, BGE_MEMWIN_START + (x & 0xFFFF), val); \ 203595d67482SBill Paul } while(0) 203695d67482SBill Paul 203795d67482SBill Paul /* 203821c9e407SDavid Christensen * This magic number is written to the firmware mailbox at 0xb50 203921c9e407SDavid Christensen * before a software reset is issued. After the internal firmware 204021c9e407SDavid Christensen * has completed its initialization it will write the opposite of 204121c9e407SDavid Christensen * this value, ~BGE_MAGIC_NUMBER, to the same location, allowing the 204221c9e407SDavid Christensen * driver to synchronize with the firmware. 204395d67482SBill Paul */ 204495d67482SBill Paul #define BGE_MAGIC_NUMBER 0x4B657654 204595d67482SBill Paul 204695d67482SBill Paul typedef struct { 2047a6c21371SGleb Smirnoff uint32_t bge_addr_hi; 2048a6c21371SGleb Smirnoff uint32_t bge_addr_lo; 204995d67482SBill Paul } bge_hostaddr; 2050f41ac2beSBill Paul 2051487a8c7eSPaul Saab #define BGE_HOSTADDR(x, y) \ 2052487a8c7eSPaul Saab do { \ 2053a6c21371SGleb Smirnoff (x).bge_addr_lo = ((uint64_t) (y) & 0xffffffff); \ 2054a6c21371SGleb Smirnoff (x).bge_addr_hi = ((uint64_t) (y) >> 32); \ 2055487a8c7eSPaul Saab } while(0) 205695d67482SBill Paul 2057f41ac2beSBill Paul #define BGE_ADDR_LO(y) \ 2058a6c21371SGleb Smirnoff ((uint64_t) (y) & 0xFFFFFFFF) 2059f41ac2beSBill Paul #define BGE_ADDR_HI(y) \ 2060a6c21371SGleb Smirnoff ((uint64_t) (y) >> 32) 2061f41ac2beSBill Paul 206295d67482SBill Paul /* Ring control block structure */ 206395d67482SBill Paul struct bge_rcb { 206495d67482SBill Paul bge_hostaddr bge_hostaddr; 2065a6c21371SGleb Smirnoff uint32_t bge_maxlen_flags; 2066a6c21371SGleb Smirnoff uint32_t bge_nicaddr; 206795d67482SBill Paul }; 2068e907febfSPyun YongHyeon 2069e907febfSPyun YongHyeon #define RCB_WRITE_4(sc, rcb, offset, val) \ 2070c00cf722SMarius Strobl bus_write_4(sc->bge_res, rcb + offsetof(struct bge_rcb, offset), val) 207167111612SJohn Polstra #define BGE_RCB_MAXLEN_FLAGS(maxlen, flags) ((maxlen) << 16 | (flags)) 207295d67482SBill Paul 207395d67482SBill Paul #define BGE_RCB_FLAG_USE_EXT_RX_BD 0x0001 207495d67482SBill Paul #define BGE_RCB_FLAG_RING_DISABLED 0x0002 207595d67482SBill Paul 207695d67482SBill Paul struct bge_tx_bd { 207795d67482SBill Paul bge_hostaddr bge_addr; 2078e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 2079a6c21371SGleb Smirnoff uint16_t bge_flags; 2080a6c21371SGleb Smirnoff uint16_t bge_len; 2081a6c21371SGleb Smirnoff uint16_t bge_vlan_tag; 2082ca3f1187SPyun YongHyeon uint16_t bge_mss; 2083e907febfSPyun YongHyeon #else 2084a6c21371SGleb Smirnoff uint16_t bge_len; 2085a6c21371SGleb Smirnoff uint16_t bge_flags; 2086ca3f1187SPyun YongHyeon uint16_t bge_mss; 2087a6c21371SGleb Smirnoff uint16_t bge_vlan_tag; 2088e907febfSPyun YongHyeon #endif 208995d67482SBill Paul }; 209095d67482SBill Paul 209195d67482SBill Paul #define BGE_TXBDFLAG_TCP_UDP_CSUM 0x0001 209295d67482SBill Paul #define BGE_TXBDFLAG_IP_CSUM 0x0002 209395d67482SBill Paul #define BGE_TXBDFLAG_END 0x0004 209495d67482SBill Paul #define BGE_TXBDFLAG_IP_FRAG 0x0008 20951108273aSPyun YongHyeon #define BGE_TXBDFLAG_JUMBO_FRAME 0x0008 /* 5717 */ 209695d67482SBill Paul #define BGE_TXBDFLAG_IP_FRAG_END 0x0010 20971108273aSPyun YongHyeon #define BGE_TXBDFLAG_HDRLEN_BIT2 0x0010 /* 5717 */ 20981108273aSPyun YongHyeon #define BGE_TXBDFLAG_SNAP 0x0020 /* 5717 */ 209995d67482SBill Paul #define BGE_TXBDFLAG_VLAN_TAG 0x0040 210095d67482SBill Paul #define BGE_TXBDFLAG_COAL_NOW 0x0080 210195d67482SBill Paul #define BGE_TXBDFLAG_CPU_PRE_DMA 0x0100 210295d67482SBill Paul #define BGE_TXBDFLAG_CPU_POST_DMA 0x0200 21031108273aSPyun YongHyeon #define BGE_TXBDFLAG_HDRLEN_BIT3 0x0400 /* 5717 */ 21041108273aSPyun YongHyeon #define BGE_TXBDFLAG_HDRLEN_BIT4 0x0800 /* 5717 */ 210595d67482SBill Paul #define BGE_TXBDFLAG_INSERT_SRC_ADDR 0x1000 21061108273aSPyun YongHyeon #define BGE_TXBDFLAG_HDRLEN_BIT5 0x1000 /* 5717 */ 21071108273aSPyun YongHyeon #define BGE_TXBDFLAG_HDRLEN_BIT6 0x2000 /* 5717 */ 21081108273aSPyun YongHyeon #define BGE_TXBDFLAG_HDRLEN_BIT7 0x4000 /* 5717 */ 210995d67482SBill Paul #define BGE_TXBDFLAG_CHOOSE_SRC_ADDR 0x6000 211095d67482SBill Paul #define BGE_TXBDFLAG_NO_CRC 0x8000 211195d67482SBill Paul 21121108273aSPyun YongHyeon #define BGE_TXBDFLAG_MSS_SIZE_MASK 0x3FFF /* 5717 */ 21131108273aSPyun YongHyeon /* Bits [1:0] of the MSS header length. */ 21141108273aSPyun YongHyeon #define BGE_TXBDFLAG_MSS_HDRLEN_MASK 0xC000 /* 5717 */ 21151108273aSPyun YongHyeon 211695d67482SBill Paul #define BGE_NIC_TXRING_ADDR(ringno, size) \ 211795d67482SBill Paul BGE_SEND_RING_1_TO_4 + \ 211895d67482SBill Paul ((ringno * sizeof(struct bge_tx_bd) * size) / 4) 211995d67482SBill Paul 212095d67482SBill Paul struct bge_rx_bd { 212195d67482SBill Paul bge_hostaddr bge_addr; 2122e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 2123a6c21371SGleb Smirnoff uint16_t bge_len; 2124a6c21371SGleb Smirnoff uint16_t bge_idx; 2125a6c21371SGleb Smirnoff uint16_t bge_flags; 2126a6c21371SGleb Smirnoff uint16_t bge_type; 2127a6c21371SGleb Smirnoff uint16_t bge_tcp_udp_csum; 2128a6c21371SGleb Smirnoff uint16_t bge_ip_csum; 2129a6c21371SGleb Smirnoff uint16_t bge_vlan_tag; 2130a6c21371SGleb Smirnoff uint16_t bge_error_flag; 2131e907febfSPyun YongHyeon #else 2132a6c21371SGleb Smirnoff uint16_t bge_idx; 2133a6c21371SGleb Smirnoff uint16_t bge_len; 2134a6c21371SGleb Smirnoff uint16_t bge_type; 2135a6c21371SGleb Smirnoff uint16_t bge_flags; 2136a6c21371SGleb Smirnoff uint16_t bge_ip_csum; 2137a6c21371SGleb Smirnoff uint16_t bge_tcp_udp_csum; 2138a6c21371SGleb Smirnoff uint16_t bge_error_flag; 2139a6c21371SGleb Smirnoff uint16_t bge_vlan_tag; 2140e907febfSPyun YongHyeon #endif 2141a6c21371SGleb Smirnoff uint32_t bge_rsvd; 2142a6c21371SGleb Smirnoff uint32_t bge_opaque; 214395d67482SBill Paul }; 214495d67482SBill Paul 21451be6acb7SGleb Smirnoff struct bge_extrx_bd { 21461be6acb7SGleb Smirnoff bge_hostaddr bge_addr1; 21471be6acb7SGleb Smirnoff bge_hostaddr bge_addr2; 21481be6acb7SGleb Smirnoff bge_hostaddr bge_addr3; 2149e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 2150a6c21371SGleb Smirnoff uint16_t bge_len2; 2151a6c21371SGleb Smirnoff uint16_t bge_len1; 2152a6c21371SGleb Smirnoff uint16_t bge_rsvd1; 2153a6c21371SGleb Smirnoff uint16_t bge_len3; 2154e907febfSPyun YongHyeon #else 2155a6c21371SGleb Smirnoff uint16_t bge_len1; 2156a6c21371SGleb Smirnoff uint16_t bge_len2; 2157a6c21371SGleb Smirnoff uint16_t bge_len3; 2158a6c21371SGleb Smirnoff uint16_t bge_rsvd1; 2159e907febfSPyun YongHyeon #endif 21601be6acb7SGleb Smirnoff bge_hostaddr bge_addr0; 2161e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 2162a6c21371SGleb Smirnoff uint16_t bge_len0; 2163a6c21371SGleb Smirnoff uint16_t bge_idx; 2164a6c21371SGleb Smirnoff uint16_t bge_flags; 2165a6c21371SGleb Smirnoff uint16_t bge_type; 2166a6c21371SGleb Smirnoff uint16_t bge_tcp_udp_csum; 2167a6c21371SGleb Smirnoff uint16_t bge_ip_csum; 2168a6c21371SGleb Smirnoff uint16_t bge_vlan_tag; 2169a6c21371SGleb Smirnoff uint16_t bge_error_flag; 2170e907febfSPyun YongHyeon #else 2171a6c21371SGleb Smirnoff uint16_t bge_idx; 2172a6c21371SGleb Smirnoff uint16_t bge_len0; 2173a6c21371SGleb Smirnoff uint16_t bge_type; 2174a6c21371SGleb Smirnoff uint16_t bge_flags; 2175a6c21371SGleb Smirnoff uint16_t bge_ip_csum; 2176a6c21371SGleb Smirnoff uint16_t bge_tcp_udp_csum; 2177a6c21371SGleb Smirnoff uint16_t bge_error_flag; 2178a6c21371SGleb Smirnoff uint16_t bge_vlan_tag; 2179e907febfSPyun YongHyeon #endif 2180a6c21371SGleb Smirnoff uint32_t bge_rsvd0; 2181a6c21371SGleb Smirnoff uint32_t bge_opaque; 21821be6acb7SGleb Smirnoff }; 21831be6acb7SGleb Smirnoff 218495d67482SBill Paul #define BGE_RXBDFLAG_END 0x0004 218595d67482SBill Paul #define BGE_RXBDFLAG_JUMBO_RING 0x0020 218695d67482SBill Paul #define BGE_RXBDFLAG_VLAN_TAG 0x0040 218795d67482SBill Paul #define BGE_RXBDFLAG_ERROR 0x0400 218895d67482SBill Paul #define BGE_RXBDFLAG_MINI_RING 0x0800 218995d67482SBill Paul #define BGE_RXBDFLAG_IP_CSUM 0x1000 219095d67482SBill Paul #define BGE_RXBDFLAG_TCP_UDP_CSUM 0x2000 219195d67482SBill Paul #define BGE_RXBDFLAG_TCP_UDP_IS_TCP 0x4000 21921108273aSPyun YongHyeon #define BGE_RXBDFLAG_IPV6 0x8000 219395d67482SBill Paul 219495d67482SBill Paul #define BGE_RXERRFLAG_BAD_CRC 0x0001 219595d67482SBill Paul #define BGE_RXERRFLAG_COLL_DETECT 0x0002 219695d67482SBill Paul #define BGE_RXERRFLAG_LINK_LOST 0x0004 219795d67482SBill Paul #define BGE_RXERRFLAG_PHY_DECODE_ERR 0x0008 219895d67482SBill Paul #define BGE_RXERRFLAG_MAC_ABORT 0x0010 219995d67482SBill Paul #define BGE_RXERRFLAG_RUNT 0x0020 220095d67482SBill Paul #define BGE_RXERRFLAG_TRUNC_NO_RSRCS 0x0040 220195d67482SBill Paul #define BGE_RXERRFLAG_GIANT 0x0080 22021108273aSPyun YongHyeon #define BGE_RXERRFLAG_IP_CSUM_NOK 0x1000 /* 5717 */ 220395d67482SBill Paul 220495d67482SBill Paul struct bge_sts_idx { 2205e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 2206a6c21371SGleb Smirnoff uint16_t bge_rx_prod_idx; 2207a6c21371SGleb Smirnoff uint16_t bge_tx_cons_idx; 2208e907febfSPyun YongHyeon #else 2209a6c21371SGleb Smirnoff uint16_t bge_tx_cons_idx; 2210a6c21371SGleb Smirnoff uint16_t bge_rx_prod_idx; 2211e907febfSPyun YongHyeon #endif 221295d67482SBill Paul }; 221395d67482SBill Paul 221495d67482SBill Paul struct bge_status_block { 2215a6c21371SGleb Smirnoff uint32_t bge_status; 22161108273aSPyun YongHyeon uint32_t bge_status_tag; 2217e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 2218a6c21371SGleb Smirnoff uint16_t bge_rx_jumbo_cons_idx; 2219a6c21371SGleb Smirnoff uint16_t bge_rx_std_cons_idx; 2220a6c21371SGleb Smirnoff uint16_t bge_rx_mini_cons_idx; 2221a6c21371SGleb Smirnoff uint16_t bge_rsvd1; 2222e907febfSPyun YongHyeon #else 2223a6c21371SGleb Smirnoff uint16_t bge_rx_std_cons_idx; 2224a6c21371SGleb Smirnoff uint16_t bge_rx_jumbo_cons_idx; 2225a6c21371SGleb Smirnoff uint16_t bge_rsvd1; 2226a6c21371SGleb Smirnoff uint16_t bge_rx_mini_cons_idx; 2227e907febfSPyun YongHyeon #endif 222895d67482SBill Paul struct bge_sts_idx bge_idx[16]; 222995d67482SBill Paul }; 223095d67482SBill Paul 223195d67482SBill Paul #define BGE_STATFLAG_UPDATED 0x00000001 223295d67482SBill Paul #define BGE_STATFLAG_LINKSTATE_CHANGED 0x00000002 223395d67482SBill Paul #define BGE_STATFLAG_ERROR 0x00000004 223495d67482SBill Paul 223595d67482SBill Paul 223695d67482SBill Paul /* 223795d67482SBill Paul * Broadcom Vendor ID 223895d67482SBill Paul * (Note: the BCM570x still defaults to the Alteon PCI vendor ID 223995d67482SBill Paul * even though they're now manufactured by Broadcom) 224095d67482SBill Paul */ 224195d67482SBill Paul #define BCOM_VENDORID 0x14E4 224295d67482SBill Paul #define BCOM_DEVICEID_BCM5700 0x1644 224395d67482SBill Paul #define BCOM_DEVICEID_BCM5701 0x1645 22444c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5702 0x1646 22454c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5702X 0x16A6 22464c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5702_ALT 0x16C6 22474c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5703 0x1647 22484c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5703X 0x16A7 22494c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5703_ALT 0x16C7 22506ac6d2c8SPaul Saab #define BCOM_DEVICEID_BCM5704C 0x1648 22516ac6d2c8SPaul Saab #define BCOM_DEVICEID_BCM5704S 0x16A8 22524c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5704S_ALT 0x1649 22530434d1b8SBill Paul #define BCOM_DEVICEID_BCM5705 0x1653 2254c001ccf2SPaul Saab #define BCOM_DEVICEID_BCM5705K 0x1654 22554c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5705F 0x166E 22560434d1b8SBill Paul #define BCOM_DEVICEID_BCM5705M 0x165D 22570434d1b8SBill Paul #define BCOM_DEVICEID_BCM5705M_ALT 0x165E 2258419c028bSPaul Saab #define BCOM_DEVICEID_BCM5714C 0x1668 22594c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5714S 0x1669 22604c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5715 0x1678 22614c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5715S 0x1679 22621108273aSPyun YongHyeon #define BCOM_DEVICEID_BCM5717 0x1655 22631108273aSPyun YongHyeon #define BCOM_DEVICEID_BCM5718 0x1656 22644c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5720 0x1658 22654c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5721 0x1659 22668c9056b5SJohn Baldwin #define BCOM_DEVICEID_BCM5722 0x165A 2267a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5723 0x165B 2268e53d81eeSPaul Saab #define BCOM_DEVICEID_BCM5750 0x1676 2269e53d81eeSPaul Saab #define BCOM_DEVICEID_BCM5750M 0x167C 2270e53d81eeSPaul Saab #define BCOM_DEVICEID_BCM5751 0x1677 22714c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5751F 0x167E 2272d2014b30STai-hwa Liang #define BCOM_DEVICEID_BCM5751M 0x167D 2273560c1670SGleb Smirnoff #define BCOM_DEVICEID_BCM5752 0x1600 22744c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5752M 0x1601 22754c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5753 0x16F7 22764c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5753F 0x16FE 22774c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5753M 0x16FD 22789e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5754 0x167A 22799e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5754M 0x1672 22809e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5755 0x167B 22819e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5755M 0x1673 2282f7d1b2ebSXin LI #define BCOM_DEVICEID_BCM5756 0x1674 2283a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5761 0x1681 2284a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5761E 0x1680 2285a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5761S 0x1688 2286a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5761SE 0x1689 2287a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5764 0x1684 22884c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5780 0x166A 22894c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5780S 0x166B 22904c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5781 0x16DD 22910434d1b8SBill Paul #define BCOM_DEVICEID_BCM5782 0x1696 2292a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5784 0x1698 2293a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5785F 0x16a0 2294a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5785G 0x1699 22959e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5786 0x169A 22969e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5787 0x169B 22979e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5787M 0x1693 2298a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5787F 0x167f 22999f71a4c2SBill Paul #define BCOM_DEVICEID_BCM5788 0x169C 2300c3615d48SMike Silbersack #define BCOM_DEVICEID_BCM5789 0x169D 23015d99c641SBill Paul #define BCOM_DEVICEID_BCM5901 0x170D 23025d99c641SBill Paul #define BCOM_DEVICEID_BCM5901A2 0x170E 23034c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5903M 0x16FF 230438cc658fSJohn Baldwin #define BCOM_DEVICEID_BCM5906 0x1712 230538cc658fSJohn Baldwin #define BCOM_DEVICEID_BCM5906M 0x1713 2306a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM57760 0x1690 2307*b4a256acSPyun YongHyeon #define BCOM_DEVICEID_BCM57761 0x16B0 2308*b4a256acSPyun YongHyeon #define BCOM_DEVICEID_BCM57765 0x16B4 2309a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM57780 0x1692 2310*b4a256acSPyun YongHyeon #define BCOM_DEVICEID_BCM57781 0x16B1 2311*b4a256acSPyun YongHyeon #define BCOM_DEVICEID_BCM57785 0x16B5 2312a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM57788 0x1691 2313a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM57790 0x1694 2314*b4a256acSPyun YongHyeon #define BCOM_DEVICEID_BCM57791 0x16B2 2315*b4a256acSPyun YongHyeon #define BCOM_DEVICEID_BCM57795 0x16B6 231695d67482SBill Paul 231795d67482SBill Paul /* 231895d67482SBill Paul * Alteon AceNIC PCI vendor/device ID. 231995d67482SBill Paul */ 23204c0da0ffSGleb Smirnoff #define ALTEON_VENDORID 0x12AE 23214c0da0ffSGleb Smirnoff #define ALTEON_DEVICEID_ACENIC 0x0001 23224c0da0ffSGleb Smirnoff #define ALTEON_DEVICEID_ACENIC_COPPER 0x0002 23234c0da0ffSGleb Smirnoff #define ALTEON_DEVICEID_BCM5700 0x0003 23244c0da0ffSGleb Smirnoff #define ALTEON_DEVICEID_BCM5701 0x0004 232595d67482SBill Paul 232695d67482SBill Paul /* 23279a3fc40aSGleb Smirnoff * 3Com 3c996 PCI vendor/device ID. 232895d67482SBill Paul */ 232995d67482SBill Paul #define TC_VENDORID 0x10B7 233095d67482SBill Paul #define TC_DEVICEID_3C996 0x0003 233195d67482SBill Paul 233295d67482SBill Paul /* 233395d67482SBill Paul * SysKonnect PCI vendor ID 233495d67482SBill Paul */ 233595d67482SBill Paul #define SK_VENDORID 0x1148 233695d67482SBill Paul #define SK_DEVICEID_ALTIMA 0x4400 233795d67482SBill Paul #define SK_SUBSYSID_9D21 0x4421 233895d67482SBill Paul #define SK_SUBSYSID_9D41 0x4441 233995d67482SBill Paul 234095d67482SBill Paul /* 2341586d7c2eSJohn Polstra * Altima PCI vendor/device ID. 2342586d7c2eSJohn Polstra */ 2343586d7c2eSJohn Polstra #define ALTIMA_VENDORID 0x173b 2344586d7c2eSJohn Polstra #define ALTIMA_DEVICE_AC1000 0x03e8 23452aae6624SBill Paul #define ALTIMA_DEVICE_AC1002 0x03e9 2346470bd96aSJohn Polstra #define ALTIMA_DEVICE_AC9100 0x03ea 2347586d7c2eSJohn Polstra 2348586d7c2eSJohn Polstra /* 23496d2a9bd6SDoug Ambrisko * Dell PCI vendor ID 23506d2a9bd6SDoug Ambrisko */ 23516d2a9bd6SDoug Ambrisko 23526d2a9bd6SDoug Ambrisko #define DELL_VENDORID 0x1028 23536d2a9bd6SDoug Ambrisko 23546d2a9bd6SDoug Ambrisko /* 23554c0da0ffSGleb Smirnoff * Apple PCI vendor ID. 23564c0da0ffSGleb Smirnoff */ 23574c0da0ffSGleb Smirnoff #define APPLE_VENDORID 0x106b 23584c0da0ffSGleb Smirnoff #define APPLE_DEVICE_BCM5701 0x1645 23594c0da0ffSGleb Smirnoff 23604c0da0ffSGleb Smirnoff /* 236108013fd3SMarius Strobl * Sun PCI vendor ID 236208013fd3SMarius Strobl */ 236308013fd3SMarius Strobl #define SUN_VENDORID 0x108e 236408013fd3SMarius Strobl 236508013fd3SMarius Strobl /* 2366a5779553SStanislav Sedov * Fujitsu vendor/device IDs 2367a5779553SStanislav Sedov */ 2368a5779553SStanislav Sedov #define FJTSU_VENDORID 0x10cf 2369a5779553SStanislav Sedov #define FJTSU_DEVICEID_PW008GE5 0x11a1 2370a5779553SStanislav Sedov #define FJTSU_DEVICEID_PW008GE4 0x11a2 2371a5779553SStanislav Sedov #define FJTSU_DEVICEID_PP250450 0x11cc /* PRIMEPOWER250/450 LAN */ 2372a5779553SStanislav Sedov 2373a5779553SStanislav Sedov /* 237495d67482SBill Paul * Offset of MAC address inside EEPROM. 237595d67482SBill Paul */ 237695d67482SBill Paul #define BGE_EE_MAC_OFFSET 0x7C 237738cc658fSJohn Baldwin #define BGE_EE_MAC_OFFSET_5906 0x10 237895d67482SBill Paul #define BGE_EE_HWCFG_OFFSET 0xC8 237995d67482SBill Paul 2380a1d52896SBill Paul #define BGE_HWCFG_VOLTAGE 0x00000003 2381a1d52896SBill Paul #define BGE_HWCFG_PHYLED_MODE 0x0000000C 2382a1d52896SBill Paul #define BGE_HWCFG_MEDIA 0x00000030 23838cb1383cSDoug Ambrisko #define BGE_HWCFG_ASF 0x00000080 2384a1d52896SBill Paul 2385a1d52896SBill Paul #define BGE_VOLTAGE_1POINT3 0x00000000 2386a1d52896SBill Paul #define BGE_VOLTAGE_1POINT8 0x00000001 2387a1d52896SBill Paul 2388a1d52896SBill Paul #define BGE_PHYLEDMODE_UNSPEC 0x00000000 2389a1d52896SBill Paul #define BGE_PHYLEDMODE_TRIPLELED 0x00000004 2390a1d52896SBill Paul #define BGE_PHYLEDMODE_SINGLELED 0x00000008 2391a1d52896SBill Paul 2392a1d52896SBill Paul #define BGE_MEDIA_UNSPEC 0x00000000 2393a1d52896SBill Paul #define BGE_MEDIA_COPPER 0x00000010 2394a1d52896SBill Paul #define BGE_MEDIA_FIBER 0x00000020 2395a1d52896SBill Paul 239695d67482SBill Paul #define BGE_TICKS_PER_SEC 1000000 239795d67482SBill Paul 239895d67482SBill Paul /* 239995d67482SBill Paul * Ring size constants. 240095d67482SBill Paul */ 240195d67482SBill Paul #define BGE_EVENT_RING_CNT 256 240295d67482SBill Paul #define BGE_CMD_RING_CNT 64 240395d67482SBill Paul #define BGE_STD_RX_RING_CNT 512 240495d67482SBill Paul #define BGE_JUMBO_RX_RING_CNT 256 240595d67482SBill Paul #define BGE_MINI_RX_RING_CNT 1024 240695d67482SBill Paul #define BGE_RETURN_RING_CNT 1024 240795d67482SBill Paul 24080434d1b8SBill Paul /* 5705 has smaller return ring size */ 24090434d1b8SBill Paul 24100434d1b8SBill Paul #define BGE_RETURN_RING_CNT_5705 512 24110434d1b8SBill Paul 241295d67482SBill Paul /* 241395d67482SBill Paul * Possible TX ring sizes. 241495d67482SBill Paul */ 241595d67482SBill Paul #define BGE_TX_RING_CNT_128 128 241695d67482SBill Paul #define BGE_TX_RING_BASE_128 0x3800 241795d67482SBill Paul 241895d67482SBill Paul #define BGE_TX_RING_CNT_256 256 241995d67482SBill Paul #define BGE_TX_RING_BASE_256 0x3000 242095d67482SBill Paul 242195d67482SBill Paul #define BGE_TX_RING_CNT_512 512 242295d67482SBill Paul #define BGE_TX_RING_BASE_512 0x2000 242395d67482SBill Paul 242495d67482SBill Paul #define BGE_TX_RING_CNT BGE_TX_RING_CNT_512 242595d67482SBill Paul #define BGE_TX_RING_BASE BGE_TX_RING_BASE_512 242695d67482SBill Paul 242795d67482SBill Paul /* 242895d67482SBill Paul * Tigon III statistics counters. 242995d67482SBill Paul */ 24300434d1b8SBill Paul /* Statistics maintained MAC Receive block. */ 24310434d1b8SBill Paul struct bge_rx_mac_stats { 243295d67482SBill Paul bge_hostaddr ifHCInOctets; 243395d67482SBill Paul bge_hostaddr Reserved1; 243495d67482SBill Paul bge_hostaddr etherStatsFragments; 243595d67482SBill Paul bge_hostaddr ifHCInUcastPkts; 243695d67482SBill Paul bge_hostaddr ifHCInMulticastPkts; 243795d67482SBill Paul bge_hostaddr ifHCInBroadcastPkts; 243895d67482SBill Paul bge_hostaddr dot3StatsFCSErrors; 243995d67482SBill Paul bge_hostaddr dot3StatsAlignmentErrors; 244095d67482SBill Paul bge_hostaddr xonPauseFramesReceived; 244195d67482SBill Paul bge_hostaddr xoffPauseFramesReceived; 244295d67482SBill Paul bge_hostaddr macControlFramesReceived; 244395d67482SBill Paul bge_hostaddr xoffStateEntered; 244495d67482SBill Paul bge_hostaddr dot3StatsFramesTooLong; 244595d67482SBill Paul bge_hostaddr etherStatsJabbers; 244695d67482SBill Paul bge_hostaddr etherStatsUndersizePkts; 244795d67482SBill Paul bge_hostaddr inRangeLengthError; 244895d67482SBill Paul bge_hostaddr outRangeLengthError; 244995d67482SBill Paul bge_hostaddr etherStatsPkts64Octets; 245095d67482SBill Paul bge_hostaddr etherStatsPkts65Octetsto127Octets; 245195d67482SBill Paul bge_hostaddr etherStatsPkts128Octetsto255Octets; 245295d67482SBill Paul bge_hostaddr etherStatsPkts256Octetsto511Octets; 245395d67482SBill Paul bge_hostaddr etherStatsPkts512Octetsto1023Octets; 245495d67482SBill Paul bge_hostaddr etherStatsPkts1024Octetsto1522Octets; 245595d67482SBill Paul bge_hostaddr etherStatsPkts1523Octetsto2047Octets; 245695d67482SBill Paul bge_hostaddr etherStatsPkts2048Octetsto4095Octets; 245795d67482SBill Paul bge_hostaddr etherStatsPkts4096Octetsto8191Octets; 245895d67482SBill Paul bge_hostaddr etherStatsPkts8192Octetsto9022Octets; 24590434d1b8SBill Paul }; 246095d67482SBill Paul 246195d67482SBill Paul 24620434d1b8SBill Paul /* Statistics maintained MAC Transmit block. */ 24630434d1b8SBill Paul struct bge_tx_mac_stats { 246495d67482SBill Paul bge_hostaddr ifHCOutOctets; 246595d67482SBill Paul bge_hostaddr Reserved2; 246695d67482SBill Paul bge_hostaddr etherStatsCollisions; 246795d67482SBill Paul bge_hostaddr outXonSent; 246895d67482SBill Paul bge_hostaddr outXoffSent; 246995d67482SBill Paul bge_hostaddr flowControlDone; 247095d67482SBill Paul bge_hostaddr dot3StatsInternalMacTransmitErrors; 247195d67482SBill Paul bge_hostaddr dot3StatsSingleCollisionFrames; 247295d67482SBill Paul bge_hostaddr dot3StatsMultipleCollisionFrames; 247395d67482SBill Paul bge_hostaddr dot3StatsDeferredTransmissions; 247495d67482SBill Paul bge_hostaddr Reserved3; 247595d67482SBill Paul bge_hostaddr dot3StatsExcessiveCollisions; 247695d67482SBill Paul bge_hostaddr dot3StatsLateCollisions; 247795d67482SBill Paul bge_hostaddr dot3Collided2Times; 247895d67482SBill Paul bge_hostaddr dot3Collided3Times; 247995d67482SBill Paul bge_hostaddr dot3Collided4Times; 248095d67482SBill Paul bge_hostaddr dot3Collided5Times; 248195d67482SBill Paul bge_hostaddr dot3Collided6Times; 248295d67482SBill Paul bge_hostaddr dot3Collided7Times; 248395d67482SBill Paul bge_hostaddr dot3Collided8Times; 248495d67482SBill Paul bge_hostaddr dot3Collided9Times; 248595d67482SBill Paul bge_hostaddr dot3Collided10Times; 248695d67482SBill Paul bge_hostaddr dot3Collided11Times; 248795d67482SBill Paul bge_hostaddr dot3Collided12Times; 248895d67482SBill Paul bge_hostaddr dot3Collided13Times; 248995d67482SBill Paul bge_hostaddr dot3Collided14Times; 249095d67482SBill Paul bge_hostaddr dot3Collided15Times; 249195d67482SBill Paul bge_hostaddr ifHCOutUcastPkts; 249295d67482SBill Paul bge_hostaddr ifHCOutMulticastPkts; 249395d67482SBill Paul bge_hostaddr ifHCOutBroadcastPkts; 249495d67482SBill Paul bge_hostaddr dot3StatsCarrierSenseErrors; 249595d67482SBill Paul bge_hostaddr ifOutDiscards; 249695d67482SBill Paul bge_hostaddr ifOutErrors; 24970434d1b8SBill Paul }; 24980434d1b8SBill Paul 24990434d1b8SBill Paul /* Stats counters access through registers */ 25002280c16bSPyun YongHyeon struct bge_mac_stats { 25012280c16bSPyun YongHyeon /* TX MAC statistics */ 25022280c16bSPyun YongHyeon uint64_t ifHCOutOctets; 25032280c16bSPyun YongHyeon uint64_t Reserved0; 25042280c16bSPyun YongHyeon uint64_t etherStatsCollisions; 25052280c16bSPyun YongHyeon uint64_t outXonSent; 25062280c16bSPyun YongHyeon uint64_t outXoffSent; 25072280c16bSPyun YongHyeon uint64_t Reserved1; 25082280c16bSPyun YongHyeon uint64_t dot3StatsInternalMacTransmitErrors; 25092280c16bSPyun YongHyeon uint64_t dot3StatsSingleCollisionFrames; 25102280c16bSPyun YongHyeon uint64_t dot3StatsMultipleCollisionFrames; 25112280c16bSPyun YongHyeon uint64_t dot3StatsDeferredTransmissions; 25122280c16bSPyun YongHyeon uint64_t Reserved2; 25132280c16bSPyun YongHyeon uint64_t dot3StatsExcessiveCollisions; 25142280c16bSPyun YongHyeon uint64_t dot3StatsLateCollisions; 25152280c16bSPyun YongHyeon uint64_t Reserved3[14]; 25162280c16bSPyun YongHyeon uint64_t ifHCOutUcastPkts; 25172280c16bSPyun YongHyeon uint64_t ifHCOutMulticastPkts; 25182280c16bSPyun YongHyeon uint64_t ifHCOutBroadcastPkts; 25192280c16bSPyun YongHyeon uint64_t Reserved4[2]; 25202280c16bSPyun YongHyeon /* RX MAC statistics */ 25212280c16bSPyun YongHyeon uint64_t ifHCInOctets; 25222280c16bSPyun YongHyeon uint64_t Reserved5; 25232280c16bSPyun YongHyeon uint64_t etherStatsFragments; 25242280c16bSPyun YongHyeon uint64_t ifHCInUcastPkts; 25252280c16bSPyun YongHyeon uint64_t ifHCInMulticastPkts; 25262280c16bSPyun YongHyeon uint64_t ifHCInBroadcastPkts; 25272280c16bSPyun YongHyeon uint64_t dot3StatsFCSErrors; 25282280c16bSPyun YongHyeon uint64_t dot3StatsAlignmentErrors; 25292280c16bSPyun YongHyeon uint64_t xonPauseFramesReceived; 25302280c16bSPyun YongHyeon uint64_t xoffPauseFramesReceived; 25312280c16bSPyun YongHyeon uint64_t macControlFramesReceived; 25322280c16bSPyun YongHyeon uint64_t xoffStateEntered; 25332280c16bSPyun YongHyeon uint64_t dot3StatsFramesTooLong; 25342280c16bSPyun YongHyeon uint64_t etherStatsJabbers; 25352280c16bSPyun YongHyeon uint64_t etherStatsUndersizePkts; 25362280c16bSPyun YongHyeon /* Receive List Placement control */ 25372280c16bSPyun YongHyeon uint64_t FramesDroppedDueToFilters; 25382280c16bSPyun YongHyeon uint64_t DmaWriteQueueFull; 25392280c16bSPyun YongHyeon uint64_t DmaWriteHighPriQueueFull; 25402280c16bSPyun YongHyeon uint64_t NoMoreRxBDs; 25412280c16bSPyun YongHyeon uint64_t InputDiscards; 25422280c16bSPyun YongHyeon uint64_t InputErrors; 25432280c16bSPyun YongHyeon uint64_t RecvThresholdHit; 25440434d1b8SBill Paul }; 25450434d1b8SBill Paul 25460434d1b8SBill Paul struct bge_stats { 2547a6c21371SGleb Smirnoff uint8_t Reserved0[256]; 25480434d1b8SBill Paul 25490434d1b8SBill Paul /* Statistics maintained by Receive MAC. */ 25500434d1b8SBill Paul struct bge_rx_mac_stats rxstats; 25510434d1b8SBill Paul 25520434d1b8SBill Paul bge_hostaddr Unused1[37]; 25530434d1b8SBill Paul 25540434d1b8SBill Paul /* Statistics maintained by Transmit MAC. */ 25550434d1b8SBill Paul struct bge_tx_mac_stats txstats; 255695d67482SBill Paul 255795d67482SBill Paul bge_hostaddr Unused2[31]; 255895d67482SBill Paul 255995d67482SBill Paul /* Statistics maintained by Receive List Placement. */ 256095d67482SBill Paul bge_hostaddr COSIfHCInPkts[16]; 256195d67482SBill Paul bge_hostaddr COSFramesDroppedDueToFilters; 256295d67482SBill Paul bge_hostaddr nicDmaWriteQueueFull; 256395d67482SBill Paul bge_hostaddr nicDmaWriteHighPriQueueFull; 256495d67482SBill Paul bge_hostaddr nicNoMoreRxBDs; 256595d67482SBill Paul bge_hostaddr ifInDiscards; 256695d67482SBill Paul bge_hostaddr ifInErrors; 256795d67482SBill Paul bge_hostaddr nicRecvThresholdHit; 256895d67482SBill Paul 256995d67482SBill Paul bge_hostaddr Unused3[9]; 257095d67482SBill Paul 257195d67482SBill Paul /* Statistics maintained by Send Data Initiator. */ 257295d67482SBill Paul bge_hostaddr COSIfHCOutPkts[16]; 257395d67482SBill Paul bge_hostaddr nicDmaReadQueueFull; 257495d67482SBill Paul bge_hostaddr nicDmaReadHighPriQueueFull; 257595d67482SBill Paul bge_hostaddr nicSendDataCompQueueFull; 257695d67482SBill Paul 257795d67482SBill Paul /* Statistics maintained by Host Coalescing. */ 257895d67482SBill Paul bge_hostaddr nicRingSetSendProdIndex; 257995d67482SBill Paul bge_hostaddr nicRingStatusUpdate; 258095d67482SBill Paul bge_hostaddr nicInterrupts; 258195d67482SBill Paul bge_hostaddr nicAvoidedInterrupts; 258295d67482SBill Paul bge_hostaddr nicSendThresholdHit; 258395d67482SBill Paul 2584a6c21371SGleb Smirnoff uint8_t Reserved4[320]; 258595d67482SBill Paul }; 258695d67482SBill Paul 258795d67482SBill Paul /* 258895d67482SBill Paul * Tigon general information block. This resides in host memory 258995d67482SBill Paul * and contains the status counters, ring control blocks and 259095d67482SBill Paul * producer pointers. 259195d67482SBill Paul */ 259295d67482SBill Paul 259395d67482SBill Paul struct bge_gib { 259495d67482SBill Paul struct bge_stats bge_stats; 259595d67482SBill Paul struct bge_rcb bge_tx_rcb[16]; 259695d67482SBill Paul struct bge_rcb bge_std_rx_rcb; 259795d67482SBill Paul struct bge_rcb bge_jumbo_rx_rcb; 259895d67482SBill Paul struct bge_rcb bge_mini_rx_rcb; 259995d67482SBill Paul struct bge_rcb bge_return_rcb; 260095d67482SBill Paul }; 260195d67482SBill Paul 260295d67482SBill Paul #define BGE_FRAMELEN 1518 260395d67482SBill Paul #define BGE_MAX_FRAMELEN 1536 260495d67482SBill Paul #define BGE_JUMBO_FRAMELEN 9018 260595d67482SBill Paul #define BGE_JUMBO_MTU (BGE_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN) 260695d67482SBill Paul #define BGE_MIN_FRAMELEN 60 260795d67482SBill Paul 260895d67482SBill Paul /* 260995d67482SBill Paul * Other utility macros. 261095d67482SBill Paul */ 261195d67482SBill Paul #define BGE_INC(x, y) (x) = (x + 1) % y 261295d67482SBill Paul 261395d67482SBill Paul /* 261495d67482SBill Paul * Register access macros. The Tigon always uses memory mapped register 261595d67482SBill Paul * accesses and all registers must be accessed with 32 bit operations. 261695d67482SBill Paul */ 261795d67482SBill Paul 261895d67482SBill Paul #define CSR_WRITE_4(sc, reg, val) \ 2619c00cf722SMarius Strobl bus_write_4(sc->bge_res, reg, val) 262095d67482SBill Paul 262195d67482SBill Paul #define CSR_READ_4(sc, reg) \ 2622c00cf722SMarius Strobl bus_read_4(sc->bge_res, reg) 262395d67482SBill Paul 262495d67482SBill Paul #define BGE_SETBIT(sc, reg, x) \ 262529f19445SAlfred Perlstein CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) | (x))) 262695d67482SBill Paul #define BGE_CLRBIT(sc, reg, x) \ 262729f19445SAlfred Perlstein CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) & ~(x))) 262895d67482SBill Paul 262995d67482SBill Paul #define PCI_SETBIT(dev, reg, x, s) \ 263029f19445SAlfred Perlstein pci_write_config(dev, reg, (pci_read_config(dev, reg, s) | (x)), s) 263195d67482SBill Paul #define PCI_CLRBIT(dev, reg, x, s) \ 263229f19445SAlfred Perlstein pci_write_config(dev, reg, (pci_read_config(dev, reg, s) & ~(x)), s) 263395d67482SBill Paul 263495d67482SBill Paul /* 263577982948SPyun YongHyeon * Memory management stuff. 263695d67482SBill Paul */ 263795d67482SBill Paul 26384e7ba1abSGleb Smirnoff #define BGE_NSEG_JUMBO 4 26391be6acb7SGleb Smirnoff #define BGE_NSEG_NEW 32 2640ca3f1187SPyun YongHyeon #define BGE_TSOSEG_SZ 4096 26411be6acb7SGleb Smirnoff 2642f681b29aSPyun YongHyeon /* Maximum DMA address for controllers that have 40bit DMA address bug. */ 2643f681b29aSPyun YongHyeon #if (BUS_SPACE_MAXADDR < 0xFFFFFFFFFF) 2644f681b29aSPyun YongHyeon #define BGE_DMA_MAXADDR BUS_SPACE_MAXADDR 2645f681b29aSPyun YongHyeon #else 2646f681b29aSPyun YongHyeon #define BGE_DMA_MAXADDR 0xFFFFFFFFFF 2647f681b29aSPyun YongHyeon #endif 2648f681b29aSPyun YongHyeon 264938cc6151SPyun YongHyeon #ifdef PAE 265038cc6151SPyun YongHyeon #define BGE_DMA_BNDRY 0x80000000 26515b610048SPyun YongHyeon #else 265238cc6151SPyun YongHyeon #if (BUS_SPACE_MAXADDR > 0xFFFFFFFF) 265338cc6151SPyun YongHyeon #define BGE_DMA_BNDRY 0x100000000 265438cc6151SPyun YongHyeon #else 265538cc6151SPyun YongHyeon #define BGE_DMA_BNDRY 0 265638cc6151SPyun YongHyeon #endif 26575b610048SPyun YongHyeon #endif 26585b610048SPyun YongHyeon 265995d67482SBill Paul /* 266095d67482SBill Paul * Ring structures. Most of these reside in host memory and we tell 266195d67482SBill Paul * the NIC where they are via the ring control blocks. The exceptions 266295d67482SBill Paul * are the tx and command rings, which live in NIC memory and which 266395d67482SBill Paul * we access via the shared memory window. 266495d67482SBill Paul */ 2665f41ac2beSBill Paul 266695d67482SBill Paul struct bge_ring_data { 2667f41ac2beSBill Paul struct bge_rx_bd *bge_rx_std_ring; 2668f41ac2beSBill Paul bus_addr_t bge_rx_std_ring_paddr; 26691be6acb7SGleb Smirnoff struct bge_extrx_bd *bge_rx_jumbo_ring; 2670f41ac2beSBill Paul bus_addr_t bge_rx_jumbo_ring_paddr; 2671f41ac2beSBill Paul struct bge_rx_bd *bge_rx_return_ring; 2672f41ac2beSBill Paul bus_addr_t bge_rx_return_ring_paddr; 2673f41ac2beSBill Paul struct bge_tx_bd *bge_tx_ring; 2674f41ac2beSBill Paul bus_addr_t bge_tx_ring_paddr; 2675f41ac2beSBill Paul struct bge_status_block *bge_status_block; 2676f41ac2beSBill Paul bus_addr_t bge_status_block_paddr; 2677f41ac2beSBill Paul struct bge_stats *bge_stats; 2678f41ac2beSBill Paul bus_addr_t bge_stats_paddr; 267995d67482SBill Paul struct bge_gib bge_info; 268095d67482SBill Paul }; 268195d67482SBill Paul 2682f41ac2beSBill Paul #define BGE_STD_RX_RING_SZ \ 2683f41ac2beSBill Paul (sizeof(struct bge_rx_bd) * BGE_STD_RX_RING_CNT) 2684f41ac2beSBill Paul #define BGE_JUMBO_RX_RING_SZ \ 26851be6acb7SGleb Smirnoff (sizeof(struct bge_extrx_bd) * BGE_JUMBO_RX_RING_CNT) 2686f41ac2beSBill Paul #define BGE_TX_RING_SZ \ 2687f41ac2beSBill Paul (sizeof(struct bge_tx_bd) * BGE_TX_RING_CNT) 2688f41ac2beSBill Paul #define BGE_RX_RTN_RING_SZ(x) \ 2689f41ac2beSBill Paul (sizeof(struct bge_rx_bd) * x->bge_return_ring_cnt) 2690f41ac2beSBill Paul 2691f41ac2beSBill Paul #define BGE_STATUS_BLK_SZ sizeof (struct bge_status_block) 2692f41ac2beSBill Paul 2693f41ac2beSBill Paul #define BGE_STATS_SZ sizeof (struct bge_stats) 2694f41ac2beSBill Paul 269595d67482SBill Paul /* 269695d67482SBill Paul * Mbuf pointers. We need these to keep track of the virtual addresses 269795d67482SBill Paul * of our mbuf chains since we can only convert from physical to virtual, 269895d67482SBill Paul * not the other way around. 269995d67482SBill Paul */ 270095d67482SBill Paul struct bge_chain_data { 2701f41ac2beSBill Paul bus_dma_tag_t bge_parent_tag; 27025b610048SPyun YongHyeon bus_dma_tag_t bge_buffer_tag; 2703f41ac2beSBill Paul bus_dma_tag_t bge_rx_std_ring_tag; 2704f41ac2beSBill Paul bus_dma_tag_t bge_rx_jumbo_ring_tag; 2705f41ac2beSBill Paul bus_dma_tag_t bge_rx_return_ring_tag; 2706f41ac2beSBill Paul bus_dma_tag_t bge_tx_ring_tag; 2707f41ac2beSBill Paul bus_dma_tag_t bge_status_tag; 2708f41ac2beSBill Paul bus_dma_tag_t bge_stats_tag; 27090ac56796SPyun YongHyeon bus_dma_tag_t bge_rx_mtag; /* Rx mbuf mapping tag */ 27100ac56796SPyun YongHyeon bus_dma_tag_t bge_tx_mtag; /* Tx mbuf mapping tag */ 27110ac56796SPyun YongHyeon bus_dma_tag_t bge_mtag_jumbo; /* Jumbo mbuf mapping tag */ 2712f41ac2beSBill Paul bus_dmamap_t bge_tx_dmamap[BGE_TX_RING_CNT]; 2713943787f3SPyun YongHyeon bus_dmamap_t bge_rx_std_sparemap; 2714f41ac2beSBill Paul bus_dmamap_t bge_rx_std_dmamap[BGE_STD_RX_RING_CNT]; 2715943787f3SPyun YongHyeon bus_dmamap_t bge_rx_jumbo_sparemap; 2716f41ac2beSBill Paul bus_dmamap_t bge_rx_jumbo_dmamap[BGE_JUMBO_RX_RING_CNT]; 2717f41ac2beSBill Paul bus_dmamap_t bge_rx_std_ring_map; 2718f41ac2beSBill Paul bus_dmamap_t bge_rx_jumbo_ring_map; 2719f41ac2beSBill Paul bus_dmamap_t bge_tx_ring_map; 2720f41ac2beSBill Paul bus_dmamap_t bge_rx_return_ring_map; 2721f41ac2beSBill Paul bus_dmamap_t bge_status_map; 2722f41ac2beSBill Paul bus_dmamap_t bge_stats_map; 272395d67482SBill Paul struct mbuf *bge_tx_chain[BGE_TX_RING_CNT]; 272495d67482SBill Paul struct mbuf *bge_rx_std_chain[BGE_STD_RX_RING_CNT]; 272595d67482SBill Paul struct mbuf *bge_rx_jumbo_chain[BGE_JUMBO_RX_RING_CNT]; 2726e0b7b101SPyun YongHyeon int bge_rx_std_seglen[BGE_STD_RX_RING_CNT]; 2727e0b7b101SPyun YongHyeon int bge_rx_jumbo_seglen[BGE_JUMBO_RX_RING_CNT][4]; 2728f41ac2beSBill Paul }; 2729f41ac2beSBill Paul 2730f41ac2beSBill Paul struct bge_dmamap_arg { 2731f41ac2beSBill Paul bus_addr_t bge_busaddr; 273295d67482SBill Paul }; 273395d67482SBill Paul 273495d67482SBill Paul #define BGE_HWREV_TIGON 0x01 273595d67482SBill Paul #define BGE_HWREV_TIGON_II 0x02 27360434d1b8SBill Paul #define BGE_TIMEOUT 100000 273795d67482SBill Paul #define BGE_TXCONS_UNSET 0xFFFF /* impossible value */ 273895d67482SBill Paul 273995d67482SBill Paul struct bge_bcom_hack { 274095d67482SBill Paul int reg; 274195d67482SBill Paul int val; 274295d67482SBill Paul }; 274395d67482SBill Paul 27448cb1383cSDoug Ambrisko #define ASF_ENABLE 1 27458cb1383cSDoug Ambrisko #define ASF_NEW_HANDSHAKE 2 27468cb1383cSDoug Ambrisko #define ASF_STACKUP 4 27478cb1383cSDoug Ambrisko 274895d67482SBill Paul struct bge_softc { 2749fc74a9f9SBrooks Davis struct ifnet *bge_ifp; /* interface info */ 275095d67482SBill Paul device_t bge_dev; 27510f9bd73bSSam Leffler struct mtx bge_mtx; 275295d67482SBill Paul device_t bge_miibus; 275395d67482SBill Paul void *bge_intrhand; 275495d67482SBill Paul struct resource *bge_irq; 275595d67482SBill Paul struct resource *bge_res; 275695d67482SBill Paul struct ifmedia bge_ifmedia; /* TBI media info */ 27570aaf1057SPyun YongHyeon int bge_expcap; 27580aaf1057SPyun YongHyeon int bge_msicap; 27590aaf1057SPyun YongHyeon int bge_pcixcap; 2760652ae483SGleb Smirnoff uint32_t bge_flags; 27615ee49a3aSJung-uk Kim #define BGE_FLAG_TBI 0x00000001 27625ee49a3aSJung-uk Kim #define BGE_FLAG_JUMBO 0x00000002 2763f5459d4cSPyun YongHyeon #define BGE_FLAG_JUMBO_STD 0x00000004 27645fea260fSMarius Strobl #define BGE_FLAG_EADDR 0x00000008 2765ea3b4127SPyun YongHyeon #define BGE_FLAG_MII_SERDES 0x00000010 2766a813ed78SPyun YongHyeon #define BGE_FLAG_CPMU_PRESENT 0x00000020 27671108273aSPyun YongHyeon #define BGE_FLAG_TAGGED_STATUS 0x00000040 27685ee49a3aSJung-uk Kim #define BGE_FLAG_MSI 0x00000100 27695ee49a3aSJung-uk Kim #define BGE_FLAG_PCIX 0x00000200 27705ee49a3aSJung-uk Kim #define BGE_FLAG_PCIE 0x00000400 2771ca3f1187SPyun YongHyeon #define BGE_FLAG_TSO 0x00000800 27721108273aSPyun YongHyeon #define BGE_FLAG_TSO3 0x00001000 27731108273aSPyun YongHyeon #define BGE_FLAG_JUMBO_FRAME 0x00002000 2774757402fbSPyun YongHyeon #define BGE_FLAG_5700_FAMILY 0x00010000 2775757402fbSPyun YongHyeon #define BGE_FLAG_5705_PLUS 0x00020000 2776757402fbSPyun YongHyeon #define BGE_FLAG_5714_FAMILY 0x00040000 2777757402fbSPyun YongHyeon #define BGE_FLAG_575X_PLUS 0x00080000 2778757402fbSPyun YongHyeon #define BGE_FLAG_5755_PLUS 0x00100000 2779757402fbSPyun YongHyeon #define BGE_FLAG_5788 0x00200000 27801108273aSPyun YongHyeon #define BGE_FLAG_5717_PLUS 0x00400000 2781757402fbSPyun YongHyeon #define BGE_FLAG_40BIT_BUG 0x01000000 2782757402fbSPyun YongHyeon #define BGE_FLAG_4G_BNDRY_BUG 0x02000000 2783757402fbSPyun YongHyeon #define BGE_FLAG_RX_ALIGNBUG 0x04000000 2784d598b626SPyun YongHyeon #define BGE_FLAG_SHORT_DMA_BUG 0x08000000 2785757402fbSPyun YongHyeon uint32_t bge_phy_flags; 2786757402fbSPyun YongHyeon #define BGE_PHY_WIRESPEED 0x00000001 2787757402fbSPyun YongHyeon #define BGE_PHY_ADC_BUG 0x00000002 2788757402fbSPyun YongHyeon #define BGE_PHY_5704_A0_BUG 0x00000004 2789757402fbSPyun YongHyeon #define BGE_PHY_JITTER_BUG 0x00000008 2790757402fbSPyun YongHyeon #define BGE_PHY_BER_BUG 0x00000010 2791757402fbSPyun YongHyeon #define BGE_PHY_ADJUST_TRIM 0x00000020 2792757402fbSPyun YongHyeon #define BGE_PHY_CRC_BUG 0x00000040 2793757402fbSPyun YongHyeon #define BGE_PHY_NO_3LED 0x00000080 2794a6c21371SGleb Smirnoff uint32_t bge_chipid; 2795a5779553SStanislav Sedov uint32_t bge_asicrev; 2796a5779553SStanislav Sedov uint32_t bge_chiprev; 27978cb1383cSDoug Ambrisko uint8_t bge_asf_mode; 27988cb1383cSDoug Ambrisko uint8_t bge_asf_count; 2799f41ac2beSBill Paul struct bge_ring_data bge_ldata; /* rings */ 280095d67482SBill Paul struct bge_chain_data bge_cdata; /* mbufs */ 2801a6c21371SGleb Smirnoff uint16_t bge_tx_saved_considx; 2802a6c21371SGleb Smirnoff uint16_t bge_rx_saved_considx; 2803a6c21371SGleb Smirnoff uint16_t bge_ev_saved_considx; 2804a6c21371SGleb Smirnoff uint16_t bge_return_ring_cnt; 2805a6c21371SGleb Smirnoff uint16_t bge_std; /* current std ring head */ 2806a6c21371SGleb Smirnoff uint16_t bge_jumbo; /* current jumo ring head */ 2807a6c21371SGleb Smirnoff uint32_t bge_stat_ticks; 2808a6c21371SGleb Smirnoff uint32_t bge_rx_coal_ticks; 2809a6c21371SGleb Smirnoff uint32_t bge_tx_coal_ticks; 2810a6c21371SGleb Smirnoff uint32_t bge_tx_prodidx; 2811a6c21371SGleb Smirnoff uint32_t bge_rx_max_coal_bds; 2812a6c21371SGleb Smirnoff uint32_t bge_tx_max_coal_bds; 2813a813ed78SPyun YongHyeon uint32_t bge_mi_mode; 281495d67482SBill Paul int bge_if_flags; 281595d67482SBill Paul int bge_txcnt; 28167b97099dSOleg Bulyzhin int bge_link; /* link state */ 28177b97099dSOleg Bulyzhin int bge_link_evt; /* pending link event */ 2818b74e67fbSGleb Smirnoff int bge_timer; 2819beaa2ae1SPyun YongHyeon int bge_forced_collapse; 282035f945cdSPyun YongHyeon int bge_forced_udpcsum; 282135f945cdSPyun YongHyeon int bge_csum_features; 28220f9bd73bSSam Leffler struct callout bge_stat_ch; 28237e6e2507SJung-uk Kim uint32_t bge_rx_discards; 28247e6e2507SJung-uk Kim uint32_t bge_tx_discards; 28257e6e2507SJung-uk Kim uint32_t bge_tx_collisions; 282675719184SGleb Smirnoff #ifdef DEVICE_POLLING 282775719184SGleb Smirnoff int rxcycles; 282875719184SGleb Smirnoff #endif /* DEVICE_POLLING */ 28292280c16bSPyun YongHyeon struct bge_mac_stats bge_mac_stats; 2830dfe0df9aSPyun YongHyeon struct task bge_intr_task; 2831dfe0df9aSPyun YongHyeon struct taskqueue *bge_tq; 283295d67482SBill Paul }; 28330f9bd73bSSam Leffler 28340f9bd73bSSam Leffler #define BGE_LOCK_INIT(_sc, _name) \ 28350f9bd73bSSam Leffler mtx_init(&(_sc)->bge_mtx, _name, MTX_NETWORK_LOCK, MTX_DEF) 28360f9bd73bSSam Leffler #define BGE_LOCK(_sc) mtx_lock(&(_sc)->bge_mtx) 28370f9bd73bSSam Leffler #define BGE_LOCK_ASSERT(_sc) mtx_assert(&(_sc)->bge_mtx, MA_OWNED) 28380f9bd73bSSam Leffler #define BGE_UNLOCK(_sc) mtx_unlock(&(_sc)->bge_mtx) 28390f9bd73bSSam Leffler #define BGE_LOCK_DESTROY(_sc) mtx_destroy(&(_sc)->bge_mtx) 2840