xref: /freebsd/sys/dev/bge/if_bgereg.h (revision 7571918432e062d314a367b69f9c0c63f59e9f72)
1098ca2bdSWarner Losh /*-
295d67482SBill Paul  * Copyright (c) 2001 Wind River Systems
395d67482SBill Paul  * Copyright (c) 1997, 1998, 1999, 2001
495d67482SBill Paul  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
595d67482SBill Paul  *
695d67482SBill Paul  * Redistribution and use in source and binary forms, with or without
795d67482SBill Paul  * modification, are permitted provided that the following conditions
895d67482SBill Paul  * are met:
995d67482SBill Paul  * 1. Redistributions of source code must retain the above copyright
1095d67482SBill Paul  *    notice, this list of conditions and the following disclaimer.
1195d67482SBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
1295d67482SBill Paul  *    notice, this list of conditions and the following disclaimer in the
1395d67482SBill Paul  *    documentation and/or other materials provided with the distribution.
1495d67482SBill Paul  * 3. All advertising materials mentioning features or use of this software
1595d67482SBill Paul  *    must display the following acknowledgement:
1695d67482SBill Paul  *	This product includes software developed by Bill Paul.
1795d67482SBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
1895d67482SBill Paul  *    may be used to endorse or promote products derived from this software
1995d67482SBill Paul  *    without specific prior written permission.
2095d67482SBill Paul  *
2195d67482SBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2295d67482SBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2395d67482SBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2495d67482SBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2595d67482SBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2695d67482SBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2795d67482SBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2895d67482SBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2995d67482SBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
3095d67482SBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3195d67482SBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
3295d67482SBill Paul  *
3395d67482SBill Paul  * $FreeBSD$
3495d67482SBill Paul  */
3595d67482SBill Paul 
3695d67482SBill Paul /*
3795d67482SBill Paul  * BCM570x memory map. The internal memory layout varies somewhat
3895d67482SBill Paul  * depending on whether or not we have external SSRAM attached.
3995d67482SBill Paul  * The BCM5700 can have up to 16MB of external memory. The BCM5701
4095d67482SBill Paul  * is apparently not designed to use external SSRAM. The mappings
4195d67482SBill Paul  * up to the first 4 send rings are the same for both internal and
4295d67482SBill Paul  * external memory configurations. Note that mini RX ring space is
4395d67482SBill Paul  * only available with external SSRAM configurations, which means
4495d67482SBill Paul  * the mini RX ring is not supported on the BCM5701.
4595d67482SBill Paul  *
4695d67482SBill Paul  * The NIC's memory can be accessed by the host in one of 3 ways:
4795d67482SBill Paul  *
4895d67482SBill Paul  * 1) Indirect register access. The MEMWIN_BASEADDR and MEMWIN_DATA
4995d67482SBill Paul  *    registers in PCI config space can be used to read any 32-bit
5095d67482SBill Paul  *    address within the NIC's memory.
5195d67482SBill Paul  *
5295d67482SBill Paul  * 2) Memory window access. The MEMWIN_BASEADDR register in PCI config
5395d67482SBill Paul  *    space can be used in conjunction with the memory window in the
5495d67482SBill Paul  *    device register space at offset 0x8000 to read any 32K chunk
5595d67482SBill Paul  *    of NIC memory.
5695d67482SBill Paul  *
5795d67482SBill Paul  * 3) Flat mode. If the 'flat mode' bit in the PCI state register is
5895d67482SBill Paul  *    set, the device I/O mapping consumes 32MB of host address space,
5995d67482SBill Paul  *    allowing all of the registers and internal NIC memory to be
6095d67482SBill Paul  *    accessed directly. NIC memory addresses are offset by 0x01000000.
6195d67482SBill Paul  *    Flat mode consumes so much host address space that it is not
6295d67482SBill Paul  *    recommended.
6395d67482SBill Paul  */
6495d67482SBill Paul #define BGE_PAGE_ZERO			0x00000000
6595d67482SBill Paul #define BGE_PAGE_ZERO_END		0x000000FF
6695d67482SBill Paul #define BGE_SEND_RING_RCB		0x00000100
6795d67482SBill Paul #define BGE_SEND_RING_RCB_END		0x000001FF
6895d67482SBill Paul #define BGE_RX_RETURN_RING_RCB		0x00000200
6995d67482SBill Paul #define BGE_RX_RETURN_RING_RCB_END	0x000002FF
7095d67482SBill Paul #define BGE_STATS_BLOCK			0x00000300
7195d67482SBill Paul #define BGE_STATS_BLOCK_END		0x00000AFF
7295d67482SBill Paul #define BGE_STATUS_BLOCK		0x00000B00
7395d67482SBill Paul #define BGE_STATUS_BLOCK_END		0x00000B4F
7495d67482SBill Paul #define BGE_SOFTWARE_GENCOMM		0x00000B50
7541abcc1bSPaul Saab #define BGE_SOFTWARE_GENCOMM_SIG	0x00000B54
7641abcc1bSPaul Saab #define BGE_SOFTWARE_GENCOMM_NICCFG	0x00000B58
7795d67482SBill Paul #define BGE_SOFTWARE_GENCOMM_END	0x00000FFF
7895d67482SBill Paul #define BGE_UNMAPPED			0x00001000
7995d67482SBill Paul #define BGE_UNMAPPED_END		0x00001FFF
8095d67482SBill Paul #define BGE_DMA_DESCRIPTORS		0x00002000
8195d67482SBill Paul #define BGE_DMA_DESCRIPTORS_END		0x00003FFF
8295d67482SBill Paul #define BGE_SEND_RING_1_TO_4		0x00004000
8395d67482SBill Paul #define BGE_SEND_RING_1_TO_4_END	0x00005FFF
8495d67482SBill Paul 
8595d67482SBill Paul /* Mappings for internal memory configuration */
8695d67482SBill Paul #define BGE_STD_RX_RINGS		0x00006000
8795d67482SBill Paul #define BGE_STD_RX_RINGS_END		0x00006FFF
8895d67482SBill Paul #define BGE_JUMBO_RX_RINGS		0x00007000
8995d67482SBill Paul #define BGE_JUMBO_RX_RINGS_END		0x00007FFF
9095d67482SBill Paul #define BGE_BUFFPOOL_1			0x00008000
9195d67482SBill Paul #define BGE_BUFFPOOL_1_END		0x0000FFFF
9295d67482SBill Paul #define BGE_BUFFPOOL_2			0x00010000 /* or expansion ROM */
9395d67482SBill Paul #define BGE_BUFFPOOL_2_END		0x00017FFF
9495d67482SBill Paul #define BGE_BUFFPOOL_3			0x00018000 /* or expansion ROM */
9595d67482SBill Paul #define BGE_BUFFPOOL_3_END		0x0001FFFF
9695d67482SBill Paul 
9795d67482SBill Paul /* Mappings for external SSRAM configurations */
9895d67482SBill Paul #define BGE_SEND_RING_5_TO_6		0x00006000
9995d67482SBill Paul #define BGE_SEND_RING_5_TO_6_END	0x00006FFF
10095d67482SBill Paul #define BGE_SEND_RING_7_TO_8		0x00007000
10195d67482SBill Paul #define BGE_SEND_RING_7_TO_8_END	0x00007FFF
10295d67482SBill Paul #define BGE_SEND_RING_9_TO_16		0x00008000
10395d67482SBill Paul #define BGE_SEND_RING_9_TO_16_END	0x0000BFFF
10495d67482SBill Paul #define BGE_EXT_STD_RX_RINGS		0x0000C000
10595d67482SBill Paul #define BGE_EXT_STD_RX_RINGS_END	0x0000CFFF
10695d67482SBill Paul #define BGE_EXT_JUMBO_RX_RINGS		0x0000D000
10795d67482SBill Paul #define BGE_EXT_JUMBO_RX_RINGS_END	0x0000DFFF
10895d67482SBill Paul #define BGE_MINI_RX_RINGS		0x0000E000
10995d67482SBill Paul #define BGE_MINI_RX_RINGS_END		0x0000FFFF
11095d67482SBill Paul #define BGE_AVAIL_REGION1		0x00010000 /* or expansion ROM */
11195d67482SBill Paul #define BGE_AVAIL_REGION1_END		0x00017FFF
11295d67482SBill Paul #define BGE_AVAIL_REGION2		0x00018000 /* or expansion ROM */
11395d67482SBill Paul #define BGE_AVAIL_REGION2_END		0x0001FFFF
11495d67482SBill Paul #define BGE_EXT_SSRAM			0x00020000
11595d67482SBill Paul #define BGE_EXT_SSRAM_END		0x000FFFFF
11695d67482SBill Paul 
11795d67482SBill Paul 
11895d67482SBill Paul /*
11995d67482SBill Paul  * BCM570x register offsets. These are memory mapped registers
12095d67482SBill Paul  * which can be accessed with the CSR_READ_4()/CSR_WRITE_4() macros.
12195d67482SBill Paul  * Each register must be accessed using 32 bit operations.
12295d67482SBill Paul  *
12395d67482SBill Paul  * All registers are accessed through a 32K shared memory block.
12495d67482SBill Paul  * The first group of registers are actually copies of the PCI
12595d67482SBill Paul  * configuration space registers.
12695d67482SBill Paul  */
12795d67482SBill Paul 
12895d67482SBill Paul /*
12995d67482SBill Paul  * PCI registers defined in the PCI 2.2 spec.
13095d67482SBill Paul  */
13195d67482SBill Paul #define BGE_PCI_VID			0x00
13295d67482SBill Paul #define BGE_PCI_DID			0x02
13395d67482SBill Paul #define BGE_PCI_CMD			0x04
13495d67482SBill Paul #define BGE_PCI_STS			0x06
13595d67482SBill Paul #define BGE_PCI_REV			0x08
13695d67482SBill Paul #define BGE_PCI_CLASS			0x09
13795d67482SBill Paul #define BGE_PCI_CACHESZ			0x0C
13895d67482SBill Paul #define BGE_PCI_LATTIMER		0x0D
13995d67482SBill Paul #define BGE_PCI_HDRTYPE			0x0E
14095d67482SBill Paul #define BGE_PCI_BIST			0x0F
14195d67482SBill Paul #define BGE_PCI_BAR0			0x10
14295d67482SBill Paul #define BGE_PCI_BAR1			0x14
14395d67482SBill Paul #define BGE_PCI_SUBSYS			0x2C
14495d67482SBill Paul #define BGE_PCI_SUBVID			0x2E
14595d67482SBill Paul #define BGE_PCI_ROMBASE			0x30
14695d67482SBill Paul #define BGE_PCI_CAPPTR			0x34
14795d67482SBill Paul #define BGE_PCI_INTLINE			0x3C
14895d67482SBill Paul #define BGE_PCI_INTPIN			0x3D
14995d67482SBill Paul #define BGE_PCI_MINGNT			0x3E
15095d67482SBill Paul #define BGE_PCI_MAXLAT			0x3F
15195d67482SBill Paul #define BGE_PCI_PCIXCAP			0x40
15295d67482SBill Paul #define BGE_PCI_NEXTPTR_PM		0x41
15395d67482SBill Paul #define BGE_PCI_PCIX_CMD		0x42
15495d67482SBill Paul #define BGE_PCI_PCIX_STS		0x44
15595d67482SBill Paul #define BGE_PCI_PWRMGMT_CAPID		0x48
15695d67482SBill Paul #define BGE_PCI_NEXTPTR_VPD		0x49
15795d67482SBill Paul #define BGE_PCI_PWRMGMT_CAPS		0x4A
15895d67482SBill Paul #define BGE_PCI_PWRMGMT_CMD		0x4C
15995d67482SBill Paul #define BGE_PCI_PWRMGMT_STS		0x4D
16095d67482SBill Paul #define BGE_PCI_PWRMGMT_DATA		0x4F
16195d67482SBill Paul #define BGE_PCI_VPD_CAPID		0x50
16295d67482SBill Paul #define BGE_PCI_NEXTPTR_MSI		0x51
16395d67482SBill Paul #define BGE_PCI_VPD_ADDR		0x52
16495d67482SBill Paul #define BGE_PCI_VPD_DATA		0x54
16595d67482SBill Paul #define BGE_PCI_MSI_CAPID		0x58
16695d67482SBill Paul #define BGE_PCI_NEXTPTR_NONE		0x59
16795d67482SBill Paul #define BGE_PCI_MSI_CTL			0x5A
16895d67482SBill Paul #define BGE_PCI_MSI_ADDR_HI		0x5C
16995d67482SBill Paul #define BGE_PCI_MSI_ADDR_LO		0x60
17095d67482SBill Paul #define BGE_PCI_MSI_DATA		0x64
17195d67482SBill Paul 
172e53d81eeSPaul Saab /* PCI MSI. ??? */
173e53d81eeSPaul Saab #define BGE_PCIE_CAPID_REG		0xD0
174e53d81eeSPaul Saab #define BGE_PCIE_CAPID			0x10
175e53d81eeSPaul Saab 
17695d67482SBill Paul /*
17795d67482SBill Paul  * PCI registers specific to the BCM570x family.
17895d67482SBill Paul  */
17995d67482SBill Paul #define BGE_PCI_MISC_CTL		0x68
18095d67482SBill Paul #define BGE_PCI_DMA_RW_CTL		0x6C
18195d67482SBill Paul #define BGE_PCI_PCISTATE		0x70
18295d67482SBill Paul #define BGE_PCI_CLKCTL			0x74
18395d67482SBill Paul #define BGE_PCI_REG_BASEADDR		0x78
18495d67482SBill Paul #define BGE_PCI_MEMWIN_BASEADDR		0x7C
18595d67482SBill Paul #define BGE_PCI_REG_DATA		0x80
18695d67482SBill Paul #define BGE_PCI_MEMWIN_DATA		0x84
18795d67482SBill Paul #define BGE_PCI_MODECTL			0x88
18895d67482SBill Paul #define BGE_PCI_MISC_CFG		0x8C
18995d67482SBill Paul #define BGE_PCI_MISC_LOCALCTL		0x90
19095d67482SBill Paul #define BGE_PCI_UNDI_RX_STD_PRODIDX_HI	0x98
19195d67482SBill Paul #define BGE_PCI_UNDI_RX_STD_PRODIDX_LO	0x9C
19295d67482SBill Paul #define BGE_PCI_UNDI_RX_RTN_CONSIDX_HI	0xA0
19395d67482SBill Paul #define BGE_PCI_UNDI_RX_RTN_CONSIDX_LO	0xA4
19495d67482SBill Paul #define BGE_PCI_UNDI_TX_BD_PRODIDX_HI	0xA8
19595d67482SBill Paul #define BGE_PCI_UNDI_TX_BD_PRODIDX_LO	0xAC
19695d67482SBill Paul #define BGE_PCI_ISR_MBX_HI		0xB0
19795d67482SBill Paul #define BGE_PCI_ISR_MBX_LO		0xB4
19895d67482SBill Paul 
19995d67482SBill Paul /* PCI Misc. Host control register */
20095d67482SBill Paul #define BGE_PCIMISCCTL_CLEAR_INTA	0x00000001
20195d67482SBill Paul #define BGE_PCIMISCCTL_MASK_PCI_INTR	0x00000002
20295d67482SBill Paul #define BGE_PCIMISCCTL_ENDIAN_BYTESWAP	0x00000004
20395d67482SBill Paul #define BGE_PCIMISCCTL_ENDIAN_WORDSWAP	0x00000008
20495d67482SBill Paul #define BGE_PCIMISCCTL_PCISTATE_RW	0x00000010
20595d67482SBill Paul #define BGE_PCIMISCCTL_CLOCKCTL_RW	0x00000020
20695d67482SBill Paul #define BGE_PCIMISCCTL_REG_WORDSWAP	0x00000040
20795d67482SBill Paul #define BGE_PCIMISCCTL_INDIRECT_ACCESS	0x00000080
20895d67482SBill Paul #define BGE_PCIMISCCTL_ASICREV		0xFFFF0000
20995d67482SBill Paul 
21095d67482SBill Paul #define BGE_BIGENDIAN_INIT						\
21117cc4314SJake Burkholder 	(BGE_PCIMISCCTL_ENDIAN_BYTESWAP|				\
21295d67482SBill Paul 	BGE_PCIMISCCTL_ENDIAN_WORDSWAP|BGE_PCIMISCCTL_CLEAR_INTA|	\
21317cc4314SJake Burkholder 	BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR)
21495d67482SBill Paul 
21595d67482SBill Paul #define BGE_LITTLEENDIAN_INIT						\
21695d67482SBill Paul 	(BGE_PCIMISCCTL_CLEAR_INTA|BGE_PCIMISCCTL_MASK_PCI_INTR|	\
21795d67482SBill Paul 	BGE_PCIMISCCTL_ENDIAN_WORDSWAP|BGE_PCIMISCCTL_INDIRECT_ACCESS)
21895d67482SBill Paul 
219e0ced696SPaul Saab #define BGE_CHIPID_TIGON_I		0x40000000
220e0ced696SPaul Saab #define BGE_CHIPID_TIGON_II		0x60000000
221e0ced696SPaul Saab #define BGE_CHIPID_BCM5700_B0		0x71000000
222e0ced696SPaul Saab #define BGE_CHIPID_BCM5700_B1		0x71020000
223e0ced696SPaul Saab #define BGE_CHIPID_BCM5700_B2		0x71030000
224e0ced696SPaul Saab #define BGE_CHIPID_BCM5700_ALTIMA	0x71040000
225e0ced696SPaul Saab #define BGE_CHIPID_BCM5700_C0		0x72000000
226e0ced696SPaul Saab #define BGE_CHIPID_BCM5701_A0		0x00000000	/* grrrr */
227e0ced696SPaul Saab #define BGE_CHIPID_BCM5701_B0		0x01000000
228e0ced696SPaul Saab #define BGE_CHIPID_BCM5701_B2		0x01020000
229e0ced696SPaul Saab #define BGE_CHIPID_BCM5701_B5		0x01050000
230e0ced696SPaul Saab #define BGE_CHIPID_BCM5703_A0		0x10000000
231e0ced696SPaul Saab #define BGE_CHIPID_BCM5703_A1		0x10010000
232e0ced696SPaul Saab #define BGE_CHIPID_BCM5703_A2		0x10020000
233e0ced696SPaul Saab #define BGE_CHIPID_BCM5704_A0		0x20000000
234e0ced696SPaul Saab #define BGE_CHIPID_BCM5704_A1		0x20010000
235e0ced696SPaul Saab #define BGE_CHIPID_BCM5704_A2		0x20020000
2360434d1b8SBill Paul #define BGE_CHIPID_BCM5705_A0		0x30000000
2370434d1b8SBill Paul #define BGE_CHIPID_BCM5705_A1		0x30010000
2380434d1b8SBill Paul #define BGE_CHIPID_BCM5705_A2		0x30020000
2390434d1b8SBill Paul #define BGE_CHIPID_BCM5705_A3		0x30030000
240e53d81eeSPaul Saab #define BGE_CHIPID_BCM5750_A0		0x40000000
241e53d81eeSPaul Saab #define BGE_CHIPID_BCM5750_A1		0x40010000
242419c028bSPaul Saab #define BGE_CHIPID_BCM5714_A0		0x50000000
24395d67482SBill Paul 
244a1d52896SBill Paul /* shorthand one */
2455cba12d3SPaul Saab #define BGE_ASICREV(x)			((x) >> 28)
2465cba12d3SPaul Saab #define BGE_ASICREV_BCM5700		0x07
2475cba12d3SPaul Saab #define BGE_ASICREV_BCM5701		0x00
2485cba12d3SPaul Saab #define BGE_ASICREV_BCM5703		0x01
2495cba12d3SPaul Saab #define BGE_ASICREV_BCM5704		0x02
2500434d1b8SBill Paul #define BGE_ASICREV_BCM5705		0x03
251e53d81eeSPaul Saab #define BGE_ASICREV_BCM5750		0x04
252419c028bSPaul Saab #define BGE_ASICREV_BCM5714		0x05
253a1d52896SBill Paul 
254e0ced696SPaul Saab /* chip revisions */
255e0ced696SPaul Saab #define BGE_CHIPREV(x)			((x) >> 24)
256e0ced696SPaul Saab #define BGE_CHIPREV_5700_AX		0x70
257e0ced696SPaul Saab #define BGE_CHIPREV_5700_BX		0x71
258e0ced696SPaul Saab #define BGE_CHIPREV_5700_CX		0x72
259e0ced696SPaul Saab #define BGE_CHIPREV_5701_AX		0x00
260e0ced696SPaul Saab 
26195d67482SBill Paul /* PCI DMA Read/Write Control register */
26295d67482SBill Paul #define BGE_PCIDMARWCTL_MINDMA		0x000000FF
26395d67482SBill Paul #define BGE_PCIDMARWCTL_RDADRR_BNDRY	0x00000700
26495d67482SBill Paul #define BGE_PCIDMARWCTL_WRADDR_BNDRY	0x00003800
26595d67482SBill Paul #define BGE_PCIDMARWCTL_ONEDMA_ATONCE	0x00004000
26695d67482SBill Paul #define BGE_PCIDMARWCTL_RD_WAT		0x00070000
2675cba12d3SPaul Saab # define BGE_PCIDMARWCTL_RD_WAT_SHIFT	16
26895d67482SBill Paul #define BGE_PCIDMARWCTL_WR_WAT		0x00380000
2695cba12d3SPaul Saab # define BGE_PCIDMARWCTL_WR_WAT_SHIFT	19
27095d67482SBill Paul #define BGE_PCIDMARWCTL_USE_MRM		0x00400000
27195d67482SBill Paul #define BGE_PCIDMARWCTL_ASRT_ALL_BE	0x00800000
27295d67482SBill Paul #define BGE_PCIDMARWCTL_DFLT_PCI_RD_CMD	0x0F000000
2735cba12d3SPaul Saab # define  BGE_PCIDMA_RWCTL_PCI_RD_CMD_SHIFT	24
27495d67482SBill Paul #define BGE_PCIDMARWCTL_DFLT_PCI_WR_CMD	0xF0000000
2755cba12d3SPaul Saab # define  BGE_PCIDMA_RWCTL_PCI_WR_CMD_SHIFT	28
27695d67482SBill Paul 
27795d67482SBill Paul #define BGE_PCI_READ_BNDRY_DISABLE	0x00000000
27895d67482SBill Paul #define BGE_PCI_READ_BNDRY_16BYTES	0x00000100
27995d67482SBill Paul #define BGE_PCI_READ_BNDRY_32BYTES	0x00000200
28095d67482SBill Paul #define BGE_PCI_READ_BNDRY_64BYTES	0x00000300
28195d67482SBill Paul #define BGE_PCI_READ_BNDRY_128BYTES	0x00000400
28295d67482SBill Paul #define BGE_PCI_READ_BNDRY_256BYTES	0x00000500
28395d67482SBill Paul #define BGE_PCI_READ_BNDRY_512BYTES	0x00000600
28495d67482SBill Paul #define BGE_PCI_READ_BNDRY_1024BYTES	0x00000700
28595d67482SBill Paul 
28695d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_DISABLE	0x00000000
28795d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_16BYTES	0x00000800
28895d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_32BYTES	0x00001000
28995d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_64BYTES	0x00001800
29095d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_128BYTES	0x00002000
29195d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_256BYTES	0x00002800
29295d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_512BYTES	0x00003000
29395d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_1024BYTES	0x00003800
29495d67482SBill Paul 
29595d67482SBill Paul /*
29695d67482SBill Paul  * PCI state register -- note, this register is read only
29795d67482SBill Paul  * unless the PCISTATE_WR bit of the PCI Misc. Host Control
29895d67482SBill Paul  * register is set.
29995d67482SBill Paul  */
30095d67482SBill Paul #define BGE_PCISTATE_FORCE_RESET	0x00000001
30195d67482SBill Paul #define BGE_PCISTATE_INTR_STATE		0x00000002
30295d67482SBill Paul #define BGE_PCISTATE_PCI_BUSMODE	0x00000004 /* 1 = PCI, 0 = PCI-X */
30395d67482SBill Paul #define BGE_PCISTATE_PCI_BUSSPEED	0x00000008 /* 1 = 33/66, 0 = 66/133 */
30495d67482SBill Paul #define BGE_PCISTATE_32BIT_BUS		0x00000010 /* 1 = 32bit, 0 = 64bit */
30595d67482SBill Paul #define BGE_PCISTATE_WANT_EXPROM	0x00000020
30695d67482SBill Paul #define BGE_PCISTATE_EXPROM_RETRY	0x00000040
30795d67482SBill Paul #define BGE_PCISTATE_FLATVIEW_MODE	0x00000100
30895d67482SBill Paul #define BGE_PCISTATE_PCI_TGT_RETRY_MAX	0x00000E00
30995d67482SBill Paul 
31095d67482SBill Paul /*
31195d67482SBill Paul  * PCI Clock Control register -- note, this register is read only
31295d67482SBill Paul  * unless the CLOCKCTL_RW bit of the PCI Misc. Host Control
31395d67482SBill Paul  * register is set.
31495d67482SBill Paul  */
31595d67482SBill Paul #define BGE_PCICLOCKCTL_DETECTED_SPEED	0x0000000F
31695d67482SBill Paul #define BGE_PCICLOCKCTL_M66EN		0x00000080
31795d67482SBill Paul #define BGE_PCICLOCKCTL_LOWPWR_CLKMODE	0x00000200
31895d67482SBill Paul #define BGE_PCICLOCKCTL_RXCPU_CLK_DIS	0x00000400
31995d67482SBill Paul #define BGE_PCICLOCKCTL_TXCPU_CLK_DIS	0x00000800
32095d67482SBill Paul #define BGE_PCICLOCKCTL_ALTCLK		0x00001000
32195d67482SBill Paul #define BGE_PCICLOCKCTL_ALTCLK_SRC	0x00002000
32295d67482SBill Paul #define BGE_PCICLOCKCTL_PCIPLL_DISABLE	0x00004000
32395d67482SBill Paul #define BGE_PCICLOCKCTL_SYSPLL_DISABLE	0x00008000
32495d67482SBill Paul #define BGE_PCICLOCKCTL_BIST_ENABLE	0x00010000
32595d67482SBill Paul 
32695d67482SBill Paul 
32795d67482SBill Paul #ifndef PCIM_CMD_MWIEN
32895d67482SBill Paul #define PCIM_CMD_MWIEN			0x0010
32995d67482SBill Paul #endif
33095d67482SBill Paul 
33195d67482SBill Paul /*
33295d67482SBill Paul  * High priority mailbox registers
33395d67482SBill Paul  * Each mailbox is 64-bits wide, though we only use the
33495d67482SBill Paul  * lower 32 bits. To write a 64-bit value, write the upper 32 bits
33595d67482SBill Paul  * first. The NIC will load the mailbox after the lower 32 bit word
33695d67482SBill Paul  * has been updated.
33795d67482SBill Paul  */
33895d67482SBill Paul #define BGE_MBX_IRQ0_HI			0x0200
33995d67482SBill Paul #define BGE_MBX_IRQ0_LO			0x0204
34095d67482SBill Paul #define BGE_MBX_IRQ1_HI			0x0208
34195d67482SBill Paul #define BGE_MBX_IRQ1_LO			0x020C
34295d67482SBill Paul #define BGE_MBX_IRQ2_HI			0x0210
34395d67482SBill Paul #define BGE_MBX_IRQ2_LO			0x0214
34495d67482SBill Paul #define BGE_MBX_IRQ3_HI			0x0218
34595d67482SBill Paul #define BGE_MBX_IRQ3_LO			0x021C
34695d67482SBill Paul #define BGE_MBX_GEN0_HI			0x0220
34795d67482SBill Paul #define BGE_MBX_GEN0_LO			0x0224
34895d67482SBill Paul #define BGE_MBX_GEN1_HI			0x0228
34995d67482SBill Paul #define BGE_MBX_GEN1_LO			0x022C
35095d67482SBill Paul #define BGE_MBX_GEN2_HI			0x0230
35195d67482SBill Paul #define BGE_MBX_GEN2_LO			0x0234
35295d67482SBill Paul #define BGE_MBX_GEN3_HI			0x0228
35395d67482SBill Paul #define BGE_MBX_GEN3_LO			0x022C
35495d67482SBill Paul #define BGE_MBX_GEN4_HI			0x0240
35595d67482SBill Paul #define BGE_MBX_GEN4_LO			0x0244
35695d67482SBill Paul #define BGE_MBX_GEN5_HI			0x0248
35795d67482SBill Paul #define BGE_MBX_GEN5_LO			0x024C
35895d67482SBill Paul #define BGE_MBX_GEN6_HI			0x0250
35995d67482SBill Paul #define BGE_MBX_GEN6_LO			0x0254
36095d67482SBill Paul #define BGE_MBX_GEN7_HI			0x0258
36195d67482SBill Paul #define BGE_MBX_GEN7_LO			0x025C
36295d67482SBill Paul #define BGE_MBX_RELOAD_STATS_HI		0x0260
36395d67482SBill Paul #define BGE_MBX_RELOAD_STATS_LO		0x0264
36495d67482SBill Paul #define BGE_MBX_RX_STD_PROD_HI		0x0268
36595d67482SBill Paul #define BGE_MBX_RX_STD_PROD_LO		0x026C
36695d67482SBill Paul #define BGE_MBX_RX_JUMBO_PROD_HI	0x0270
36795d67482SBill Paul #define BGE_MBX_RX_JUMBO_PROD_LO	0x0274
36895d67482SBill Paul #define BGE_MBX_RX_MINI_PROD_HI		0x0278
36995d67482SBill Paul #define BGE_MBX_RX_MINI_PROD_LO		0x027C
37095d67482SBill Paul #define BGE_MBX_RX_CONS0_HI		0x0280
37195d67482SBill Paul #define BGE_MBX_RX_CONS0_LO		0x0284
37295d67482SBill Paul #define BGE_MBX_RX_CONS1_HI		0x0288
37395d67482SBill Paul #define BGE_MBX_RX_CONS1_LO		0x028C
37495d67482SBill Paul #define BGE_MBX_RX_CONS2_HI		0x0290
37595d67482SBill Paul #define BGE_MBX_RX_CONS2_LO		0x0294
37695d67482SBill Paul #define BGE_MBX_RX_CONS3_HI		0x0298
37795d67482SBill Paul #define BGE_MBX_RX_CONS3_LO		0x029C
37895d67482SBill Paul #define BGE_MBX_RX_CONS4_HI		0x02A0
37995d67482SBill Paul #define BGE_MBX_RX_CONS4_LO		0x02A4
38095d67482SBill Paul #define BGE_MBX_RX_CONS5_HI		0x02A8
38195d67482SBill Paul #define BGE_MBX_RX_CONS5_LO		0x02AC
38295d67482SBill Paul #define BGE_MBX_RX_CONS6_HI		0x02B0
38395d67482SBill Paul #define BGE_MBX_RX_CONS6_LO		0x02B4
38495d67482SBill Paul #define BGE_MBX_RX_CONS7_HI		0x02B8
38595d67482SBill Paul #define BGE_MBX_RX_CONS7_LO		0x02BC
38695d67482SBill Paul #define BGE_MBX_RX_CONS8_HI		0x02C0
38795d67482SBill Paul #define BGE_MBX_RX_CONS8_LO		0x02C4
38895d67482SBill Paul #define BGE_MBX_RX_CONS9_HI		0x02C8
38995d67482SBill Paul #define BGE_MBX_RX_CONS9_LO		0x02CC
39095d67482SBill Paul #define BGE_MBX_RX_CONS10_HI		0x02D0
39195d67482SBill Paul #define BGE_MBX_RX_CONS10_LO		0x02D4
39295d67482SBill Paul #define BGE_MBX_RX_CONS11_HI		0x02D8
39395d67482SBill Paul #define BGE_MBX_RX_CONS11_LO		0x02DC
39495d67482SBill Paul #define BGE_MBX_RX_CONS12_HI		0x02E0
39595d67482SBill Paul #define BGE_MBX_RX_CONS12_LO		0x02E4
39695d67482SBill Paul #define BGE_MBX_RX_CONS13_HI		0x02E8
39795d67482SBill Paul #define BGE_MBX_RX_CONS13_LO		0x02EC
39895d67482SBill Paul #define BGE_MBX_RX_CONS14_HI		0x02F0
39995d67482SBill Paul #define BGE_MBX_RX_CONS14_LO		0x02F4
40095d67482SBill Paul #define BGE_MBX_RX_CONS15_HI		0x02F8
40195d67482SBill Paul #define BGE_MBX_RX_CONS15_LO		0x02FC
40295d67482SBill Paul #define BGE_MBX_TX_HOST_PROD0_HI	0x0300
40395d67482SBill Paul #define BGE_MBX_TX_HOST_PROD0_LO	0x0304
40495d67482SBill Paul #define BGE_MBX_TX_HOST_PROD1_HI	0x0308
40595d67482SBill Paul #define BGE_MBX_TX_HOST_PROD1_LO	0x030C
40695d67482SBill Paul #define BGE_MBX_TX_HOST_PROD2_HI	0x0310
40795d67482SBill Paul #define BGE_MBX_TX_HOST_PROD2_LO	0x0314
40895d67482SBill Paul #define BGE_MBX_TX_HOST_PROD3_HI	0x0318
40995d67482SBill Paul #define BGE_MBX_TX_HOST_PROD3_LO	0x031C
41095d67482SBill Paul #define BGE_MBX_TX_HOST_PROD4_HI	0x0320
41195d67482SBill Paul #define BGE_MBX_TX_HOST_PROD4_LO	0x0324
41295d67482SBill Paul #define BGE_MBX_TX_HOST_PROD5_HI	0x0328
41395d67482SBill Paul #define BGE_MBX_TX_HOST_PROD5_LO	0x032C
41495d67482SBill Paul #define BGE_MBX_TX_HOST_PROD6_HI	0x0330
41595d67482SBill Paul #define BGE_MBX_TX_HOST_PROD6_LO	0x0334
41695d67482SBill Paul #define BGE_MBX_TX_HOST_PROD7_HI	0x0338
41795d67482SBill Paul #define BGE_MBX_TX_HOST_PROD7_LO	0x033C
41895d67482SBill Paul #define BGE_MBX_TX_HOST_PROD8_HI	0x0340
41995d67482SBill Paul #define BGE_MBX_TX_HOST_PROD8_LO	0x0344
42095d67482SBill Paul #define BGE_MBX_TX_HOST_PROD9_HI	0x0348
42195d67482SBill Paul #define BGE_MBX_TX_HOST_PROD9_LO	0x034C
42295d67482SBill Paul #define BGE_MBX_TX_HOST_PROD10_HI	0x0350
42395d67482SBill Paul #define BGE_MBX_TX_HOST_PROD10_LO	0x0354
42495d67482SBill Paul #define BGE_MBX_TX_HOST_PROD11_HI	0x0358
42595d67482SBill Paul #define BGE_MBX_TX_HOST_PROD11_LO	0x035C
42695d67482SBill Paul #define BGE_MBX_TX_HOST_PROD12_HI	0x0360
42795d67482SBill Paul #define BGE_MBX_TX_HOST_PROD12_LO	0x0364
42895d67482SBill Paul #define BGE_MBX_TX_HOST_PROD13_HI	0x0368
42995d67482SBill Paul #define BGE_MBX_TX_HOST_PROD13_LO	0x036C
43095d67482SBill Paul #define BGE_MBX_TX_HOST_PROD14_HI	0x0370
43195d67482SBill Paul #define BGE_MBX_TX_HOST_PROD14_LO	0x0374
43295d67482SBill Paul #define BGE_MBX_TX_HOST_PROD15_HI	0x0378
43395d67482SBill Paul #define BGE_MBX_TX_HOST_PROD15_LO	0x037C
43495d67482SBill Paul #define BGE_MBX_TX_NIC_PROD0_HI		0x0380
43595d67482SBill Paul #define BGE_MBX_TX_NIC_PROD0_LO		0x0384
43695d67482SBill Paul #define BGE_MBX_TX_NIC_PROD1_HI		0x0388
43795d67482SBill Paul #define BGE_MBX_TX_NIC_PROD1_LO		0x038C
43895d67482SBill Paul #define BGE_MBX_TX_NIC_PROD2_HI		0x0390
43995d67482SBill Paul #define BGE_MBX_TX_NIC_PROD2_LO		0x0394
44095d67482SBill Paul #define BGE_MBX_TX_NIC_PROD3_HI		0x0398
44195d67482SBill Paul #define BGE_MBX_TX_NIC_PROD3_LO		0x039C
44295d67482SBill Paul #define BGE_MBX_TX_NIC_PROD4_HI		0x03A0
44395d67482SBill Paul #define BGE_MBX_TX_NIC_PROD4_LO		0x03A4
44495d67482SBill Paul #define BGE_MBX_TX_NIC_PROD5_HI		0x03A8
44595d67482SBill Paul #define BGE_MBX_TX_NIC_PROD5_LO		0x03AC
44695d67482SBill Paul #define BGE_MBX_TX_NIC_PROD6_HI		0x03B0
44795d67482SBill Paul #define BGE_MBX_TX_NIC_PROD6_LO		0x03B4
44895d67482SBill Paul #define BGE_MBX_TX_NIC_PROD7_HI		0x03B8
44995d67482SBill Paul #define BGE_MBX_TX_NIC_PROD7_LO		0x03BC
45095d67482SBill Paul #define BGE_MBX_TX_NIC_PROD8_HI		0x03C0
45195d67482SBill Paul #define BGE_MBX_TX_NIC_PROD8_LO		0x03C4
45295d67482SBill Paul #define BGE_MBX_TX_NIC_PROD9_HI		0x03C8
45395d67482SBill Paul #define BGE_MBX_TX_NIC_PROD9_LO		0x03CC
45495d67482SBill Paul #define BGE_MBX_TX_NIC_PROD10_HI	0x03D0
45595d67482SBill Paul #define BGE_MBX_TX_NIC_PROD10_LO	0x03D4
45695d67482SBill Paul #define BGE_MBX_TX_NIC_PROD11_HI	0x03D8
45795d67482SBill Paul #define BGE_MBX_TX_NIC_PROD11_LO	0x03DC
45895d67482SBill Paul #define BGE_MBX_TX_NIC_PROD12_HI	0x03E0
45995d67482SBill Paul #define BGE_MBX_TX_NIC_PROD12_LO	0x03E4
46095d67482SBill Paul #define BGE_MBX_TX_NIC_PROD13_HI	0x03E8
46195d67482SBill Paul #define BGE_MBX_TX_NIC_PROD13_LO	0x03EC
46295d67482SBill Paul #define BGE_MBX_TX_NIC_PROD14_HI	0x03F0
46395d67482SBill Paul #define BGE_MBX_TX_NIC_PROD14_LO	0x03F4
46495d67482SBill Paul #define BGE_MBX_TX_NIC_PROD15_HI	0x03F8
46595d67482SBill Paul #define BGE_MBX_TX_NIC_PROD15_LO	0x03FC
46695d67482SBill Paul 
46795d67482SBill Paul #define BGE_TX_RINGS_MAX		4
46895d67482SBill Paul #define BGE_TX_RINGS_EXTSSRAM_MAX	16
46995d67482SBill Paul #define BGE_RX_RINGS_MAX		16
47095d67482SBill Paul 
47195d67482SBill Paul /* Ethernet MAC control registers */
47295d67482SBill Paul #define BGE_MAC_MODE			0x0400
47395d67482SBill Paul #define BGE_MAC_STS			0x0404
47495d67482SBill Paul #define BGE_MAC_EVT_ENB			0x0408
47595d67482SBill Paul #define BGE_MAC_LED_CTL			0x040C
47695d67482SBill Paul #define BGE_MAC_ADDR1_LO		0x0410
47795d67482SBill Paul #define BGE_MAC_ADDR1_HI		0x0414
47895d67482SBill Paul #define BGE_MAC_ADDR2_LO		0x0418
47995d67482SBill Paul #define BGE_MAC_ADDR2_HI		0x041C
48095d67482SBill Paul #define BGE_MAC_ADDR3_LO		0x0420
48195d67482SBill Paul #define BGE_MAC_ADDR3_HI		0x0424
48295d67482SBill Paul #define BGE_MAC_ADDR4_LO		0x0428
48395d67482SBill Paul #define BGE_MAC_ADDR4_HI		0x042C
48495d67482SBill Paul #define BGE_WOL_PATPTR			0x0430
48595d67482SBill Paul #define BGE_WOL_PATCFG			0x0434
48695d67482SBill Paul #define BGE_TX_RANDOM_BACKOFF		0x0438
48795d67482SBill Paul #define BGE_RX_MTU			0x043C
48895d67482SBill Paul #define BGE_GBIT_PCS_TEST		0x0440
48995d67482SBill Paul #define BGE_TX_TBI_AUTONEG		0x0444
49095d67482SBill Paul #define BGE_RX_TBI_AUTONEG		0x0448
49195d67482SBill Paul #define BGE_MI_COMM			0x044C
49295d67482SBill Paul #define BGE_MI_STS			0x0450
49395d67482SBill Paul #define BGE_MI_MODE			0x0454
49495d67482SBill Paul #define BGE_AUTOPOLL_STS		0x0458
49595d67482SBill Paul #define BGE_TX_MODE			0x045C
49695d67482SBill Paul #define BGE_TX_STS			0x0460
49795d67482SBill Paul #define BGE_TX_LENGTHS			0x0464
49895d67482SBill Paul #define BGE_RX_MODE			0x0468
49995d67482SBill Paul #define BGE_RX_STS			0x046C
50095d67482SBill Paul #define BGE_MAR0			0x0470
50195d67482SBill Paul #define BGE_MAR1			0x0474
50295d67482SBill Paul #define BGE_MAR2			0x0478
50395d67482SBill Paul #define BGE_MAR3			0x047C
50495d67482SBill Paul #define BGE_RX_BD_RULES_CTL0		0x0480
50595d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL0	0x0484
50695d67482SBill Paul #define BGE_RX_BD_RULES_CTL1		0x0488
50795d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL1	0x048C
50895d67482SBill Paul #define BGE_RX_BD_RULES_CTL2		0x0490
50995d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL2	0x0494
51095d67482SBill Paul #define BGE_RX_BD_RULES_CTL3		0x0498
51195d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL3	0x049C
51295d67482SBill Paul #define BGE_RX_BD_RULES_CTL4		0x04A0
51395d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL4	0x04A4
51495d67482SBill Paul #define BGE_RX_BD_RULES_CTL5		0x04A8
51595d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL5	0x04AC
51695d67482SBill Paul #define BGE_RX_BD_RULES_CTL6		0x04B0
51795d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL6	0x04B4
51895d67482SBill Paul #define BGE_RX_BD_RULES_CTL7		0x04B8
51995d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL7	0x04BC
52095d67482SBill Paul #define BGE_RX_BD_RULES_CTL8		0x04C0
52195d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL8	0x04C4
52295d67482SBill Paul #define BGE_RX_BD_RULES_CTL9		0x04C8
52395d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL9	0x04CC
52495d67482SBill Paul #define BGE_RX_BD_RULES_CTL10		0x04D0
52595d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL10	0x04D4
52695d67482SBill Paul #define BGE_RX_BD_RULES_CTL11		0x04D8
52795d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL11	0x04DC
52895d67482SBill Paul #define BGE_RX_BD_RULES_CTL12		0x04E0
52995d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL12	0x04E4
53095d67482SBill Paul #define BGE_RX_BD_RULES_CTL13		0x04E8
53195d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL13	0x04EC
53295d67482SBill Paul #define BGE_RX_BD_RULES_CTL14		0x04F0
53395d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL14	0x04F4
53495d67482SBill Paul #define BGE_RX_BD_RULES_CTL15		0x04F8
53595d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL15	0x04FC
53695d67482SBill Paul #define BGE_RX_RULES_CFG		0x0500
537da3003f0SBill Paul #define BGE_SERDES_CFG			0x0590
538da3003f0SBill Paul #define BGE_SERDES_STS			0x0594
539da3003f0SBill Paul #define BGE_SGDIG_CFG			0x05B0
540da3003f0SBill Paul #define BGE_SGDIG_STS			0x05B4
54195d67482SBill Paul #define BGE_RX_STATS			0x0800
54295d67482SBill Paul #define BGE_TX_STATS			0x0880
54395d67482SBill Paul 
54495d67482SBill Paul /* Ethernet MAC Mode register */
54595d67482SBill Paul #define BGE_MACMODE_RESET		0x00000001
54695d67482SBill Paul #define BGE_MACMODE_HALF_DUPLEX		0x00000002
54795d67482SBill Paul #define BGE_MACMODE_PORTMODE		0x0000000C
54895d67482SBill Paul #define BGE_MACMODE_LOOPBACK		0x00000010
54995d67482SBill Paul #define BGE_MACMODE_RX_TAGGEDPKT	0x00000080
55095d67482SBill Paul #define BGE_MACMODE_TX_BURST_ENB	0x00000100
55195d67482SBill Paul #define BGE_MACMODE_MAX_DEFER		0x00000200
55295d67482SBill Paul #define BGE_MACMODE_LINK_POLARITY	0x00000400
55395d67482SBill Paul #define BGE_MACMODE_RX_STATS_ENB	0x00000800
55495d67482SBill Paul #define BGE_MACMODE_RX_STATS_CLEAR	0x00001000
55595d67482SBill Paul #define BGE_MACMODE_RX_STATS_FLUSH	0x00002000
55695d67482SBill Paul #define BGE_MACMODE_TX_STATS_ENB	0x00004000
55795d67482SBill Paul #define BGE_MACMODE_TX_STATS_CLEAR	0x00008000
55895d67482SBill Paul #define BGE_MACMODE_TX_STATS_FLUSH	0x00010000
55995d67482SBill Paul #define BGE_MACMODE_TBI_SEND_CFGS	0x00020000
56095d67482SBill Paul #define BGE_MACMODE_MAGIC_PKT_ENB	0x00040000
56195d67482SBill Paul #define BGE_MACMODE_ACPI_PWRON_ENB	0x00080000
56295d67482SBill Paul #define BGE_MACMODE_MIP_ENB		0x00100000
56395d67482SBill Paul #define BGE_MACMODE_TXDMA_ENB		0x00200000
56495d67482SBill Paul #define BGE_MACMODE_RXDMA_ENB		0x00400000
56595d67482SBill Paul #define BGE_MACMODE_FRMHDR_DMA_ENB	0x00800000
56695d67482SBill Paul 
56795d67482SBill Paul #define BGE_PORTMODE_NONE		0x00000000
56895d67482SBill Paul #define BGE_PORTMODE_MII		0x00000004
56995d67482SBill Paul #define BGE_PORTMODE_GMII		0x00000008
57095d67482SBill Paul #define BGE_PORTMODE_TBI		0x0000000C
57195d67482SBill Paul 
57295d67482SBill Paul /* MAC Status register */
57395d67482SBill Paul #define BGE_MACSTAT_TBI_PCS_SYNCHED	0x00000001
57495d67482SBill Paul #define BGE_MACSTAT_TBI_SIGNAL_DETECT	0x00000002
57595d67482SBill Paul #define BGE_MACSTAT_RX_CFG		0x00000004
57695d67482SBill Paul #define BGE_MACSTAT_CFG_CHANGED		0x00000008
57795d67482SBill Paul #define BGE_MACSTAT_SYNC_CHANGED	0x00000010
57895d67482SBill Paul #define BGE_MACSTAT_PORT_DECODE_ERROR	0x00000400
57995d67482SBill Paul #define BGE_MACSTAT_LINK_CHANGED	0x00001000
58095d67482SBill Paul #define BGE_MACSTAT_MI_COMPLETE		0x00400000
58195d67482SBill Paul #define BGE_MACSTAT_MI_INTERRUPT	0x00800000
58295d67482SBill Paul #define BGE_MACSTAT_AUTOPOLL_ERROR	0x01000000
58395d67482SBill Paul #define BGE_MACSTAT_ODI_ERROR		0x02000000
58495d67482SBill Paul #define BGE_MACSTAT_RXSTAT_OFLOW	0x04000000
58595d67482SBill Paul #define BGE_MACSTAT_TXSTAT_OFLOW	0x08000000
58695d67482SBill Paul 
58795d67482SBill Paul /* MAC Event Enable Register */
58895d67482SBill Paul #define BGE_EVTENB_PORT_DECODE_ERROR	0x00000400
58995d67482SBill Paul #define BGE_EVTENB_LINK_CHANGED		0x00001000
59095d67482SBill Paul #define BGE_EVTENB_MI_COMPLETE		0x00400000
59195d67482SBill Paul #define BGE_EVTENB_MI_INTERRUPT		0x00800000
59295d67482SBill Paul #define BGE_EVTENB_AUTOPOLL_ERROR	0x01000000
59395d67482SBill Paul #define BGE_EVTENB_ODI_ERROR		0x02000000
59495d67482SBill Paul #define BGE_EVTENB_RXSTAT_OFLOW		0x04000000
59595d67482SBill Paul #define BGE_EVTENB_TXSTAT_OFLOW		0x08000000
59695d67482SBill Paul 
59795d67482SBill Paul /* LED Control Register */
59895d67482SBill Paul #define BGE_LEDCTL_LINKLED_OVERRIDE	0x00000001
59995d67482SBill Paul #define BGE_LEDCTL_1000MBPS_LED		0x00000002
60095d67482SBill Paul #define BGE_LEDCTL_100MBPS_LED		0x00000004
60195d67482SBill Paul #define BGE_LEDCTL_10MBPS_LED		0x00000008
60295d67482SBill Paul #define BGE_LEDCTL_TRAFLED_OVERRIDE	0x00000010
60395d67482SBill Paul #define BGE_LEDCTL_TRAFLED_BLINK	0x00000020
60495d67482SBill Paul #define BGE_LEDCTL_TREFLED_BLINK_2	0x00000040
60595d67482SBill Paul #define BGE_LEDCTL_1000MBPS_STS		0x00000080
60695d67482SBill Paul #define BGE_LEDCTL_100MBPS_STS		0x00000100
60795d67482SBill Paul #define BGE_LEDCTL_10MBPS_STS		0x00000200
60895d67482SBill Paul #define BGE_LEDCTL_TRADLED_STS		0x00000400
60995d67482SBill Paul #define BGE_LEDCTL_BLINKPERIOD		0x7FF80000
61095d67482SBill Paul #define BGE_LEDCTL_BLINKPERIOD_OVERRIDE	0x80000000
61195d67482SBill Paul 
61295d67482SBill Paul /* TX backoff seed register */
61395d67482SBill Paul #define BGE_TX_BACKOFF_SEED_MASK	0x3F
61495d67482SBill Paul 
61595d67482SBill Paul /* Autopoll status register */
61695d67482SBill Paul #define BGE_AUTOPOLLSTS_ERROR		0x00000001
61795d67482SBill Paul 
61895d67482SBill Paul /* Transmit MAC mode register */
61995d67482SBill Paul #define BGE_TXMODE_RESET		0x00000001
62095d67482SBill Paul #define BGE_TXMODE_ENABLE		0x00000002
62195d67482SBill Paul #define BGE_TXMODE_FLOWCTL_ENABLE	0x00000010
62295d67482SBill Paul #define BGE_TXMODE_BIGBACKOFF_ENABLE	0x00000020
62395d67482SBill Paul #define BGE_TXMODE_LONGPAUSE_ENABLE	0x00000040
62495d67482SBill Paul 
62595d67482SBill Paul /* Transmit MAC status register */
62695d67482SBill Paul #define BGE_TXSTAT_RX_XOFFED		0x00000001
62795d67482SBill Paul #define BGE_TXSTAT_SENT_XOFF		0x00000002
62895d67482SBill Paul #define BGE_TXSTAT_SENT_XON		0x00000004
62995d67482SBill Paul #define BGE_TXSTAT_LINK_UP		0x00000008
63095d67482SBill Paul #define BGE_TXSTAT_ODI_UFLOW		0x00000010
63195d67482SBill Paul #define BGE_TXSTAT_ODI_OFLOW		0x00000020
63295d67482SBill Paul 
63395d67482SBill Paul /* Transmit MAC lengths register */
63495d67482SBill Paul #define BGE_TXLEN_SLOTTIME		0x000000FF
63595d67482SBill Paul #define BGE_TXLEN_IPG			0x00000F00
63695d67482SBill Paul #define BGE_TXLEN_CRS			0x00003000
63795d67482SBill Paul 
63895d67482SBill Paul /* Receive MAC mode register */
63995d67482SBill Paul #define BGE_RXMODE_RESET		0x00000001
64095d67482SBill Paul #define BGE_RXMODE_ENABLE		0x00000002
64195d67482SBill Paul #define BGE_RXMODE_FLOWCTL_ENABLE	0x00000004
64295d67482SBill Paul #define BGE_RXMODE_RX_GIANTS		0x00000020
64395d67482SBill Paul #define BGE_RXMODE_RX_RUNTS		0x00000040
64495d67482SBill Paul #define BGE_RXMODE_8022_LENCHECK	0x00000080
64595d67482SBill Paul #define BGE_RXMODE_RX_PROMISC		0x00000100
64695d67482SBill Paul #define BGE_RXMODE_RX_NO_CRC_CHECK	0x00000200
64795d67482SBill Paul #define BGE_RXMODE_RX_KEEP_VLAN_DIAG	0x00000400
64895d67482SBill Paul 
64995d67482SBill Paul /* Receive MAC status register */
65095d67482SBill Paul #define BGE_RXSTAT_REMOTE_XOFFED	0x00000001
65195d67482SBill Paul #define BGE_RXSTAT_RCVD_XOFF		0x00000002
65295d67482SBill Paul #define BGE_RXSTAT_RCVD_XON		0x00000004
65395d67482SBill Paul 
65495d67482SBill Paul /* Receive Rules Control register */
65595d67482SBill Paul #define BGE_RXRULECTL_OFFSET		0x000000FF
65695d67482SBill Paul #define BGE_RXRULECTL_CLASS		0x00001F00
65795d67482SBill Paul #define BGE_RXRULECTL_HDRTYPE		0x0000E000
65895d67482SBill Paul #define BGE_RXRULECTL_COMPARE_OP	0x00030000
65995d67482SBill Paul #define BGE_RXRULECTL_MAP		0x01000000
66095d67482SBill Paul #define BGE_RXRULECTL_DISCARD		0x02000000
66195d67482SBill Paul #define BGE_RXRULECTL_MASK		0x04000000
66295d67482SBill Paul #define BGE_RXRULECTL_ACTIVATE_PROC3	0x08000000
66395d67482SBill Paul #define BGE_RXRULECTL_ACTIVATE_PROC2	0x10000000
66495d67482SBill Paul #define BGE_RXRULECTL_ACTIVATE_PROC1	0x20000000
66595d67482SBill Paul #define BGE_RXRULECTL_ANDWITHNEXT	0x40000000
66695d67482SBill Paul 
66795d67482SBill Paul /* Receive Rules Mask register */
66895d67482SBill Paul #define BGE_RXRULEMASK_VALUE		0x0000FFFF
66995d67482SBill Paul #define BGE_RXRULEMASK_MASKVAL		0xFFFF0000
67095d67482SBill Paul 
671da3003f0SBill Paul /* SERDES configuration register */
672da3003f0SBill Paul #define BGE_SERDESCFG_RXR		0x00000007 /* phase interpolator */
673da3003f0SBill Paul #define BGE_SERDESCFG_RXG		0x00000018 /* rx gain setting */
674da3003f0SBill Paul #define BGE_SERDESCFG_RXEDGESEL		0x00000040 /* rising/falling egde */
675da3003f0SBill Paul #define BGE_SERDESCFG_TX_BIAS		0x00000380 /* TXDAC bias setting */
676da3003f0SBill Paul #define BGE_SERDESCFG_IBMAX		0x00000400 /* bias current +25% */
677da3003f0SBill Paul #define BGE_SERDESCFG_IBMIN		0x00000800 /* bias current -25% */
678da3003f0SBill Paul #define BGE_SERDESCFG_TXMODE		0x00001000
679da3003f0SBill Paul #define BGE_SERDESCFG_TXEDGESEL		0x00002000 /* rising/falling edge */
680da3003f0SBill Paul #define BGE_SERDESCFG_MODE		0x00004000 /* TXCP/TXCN disabled */
681da3003f0SBill Paul #define BGE_SERDESCFG_PLLTEST		0x00008000 /* PLL test mode */
682da3003f0SBill Paul #define BGE_SERDESCFG_CDET		0x00010000 /* comma detect enable */
683da3003f0SBill Paul #define BGE_SERDESCFG_TBILOOP		0x00020000 /* local loopback */
684da3003f0SBill Paul #define BGE_SERDESCFG_REMLOOP		0x00040000 /* remote loopback */
685da3003f0SBill Paul #define BGE_SERDESCFG_INVPHASE		0x00080000 /* Reverse 125Mhz clock */
686da3003f0SBill Paul #define BGE_SERDESCFG_12REGCTL		0x00300000 /* 1.2v regulator ctl */
687da3003f0SBill Paul #define BGE_SERDESCFG_REGCTL		0x00C00000 /* regulator ctl (2.5v) */
688da3003f0SBill Paul 
689da3003f0SBill Paul /* SERDES status register */
690da3003f0SBill Paul #define BGE_SERDESSTS_RXSTAT		0x0000000F /* receive status bits */
691da3003f0SBill Paul #define BGE_SERDESSTS_CDET		0x00000010 /* comma code detected */
692da3003f0SBill Paul 
693da3003f0SBill Paul /* SGDIG config (not documented) */
694da3003f0SBill Paul #define BGE_SGDIGCFG_PAUSE_CAP		0x00000800
695da3003f0SBill Paul #define BGE_SGDIGCFG_ASYM_PAUSE		0x00001000
696da3003f0SBill Paul #define BGE_SGDIGCFG_SEND		0x40000000
697da3003f0SBill Paul #define BGE_SGDIGCFG_AUTO		0x80000000
698da3003f0SBill Paul 
699da3003f0SBill Paul /* SGDIG status (not documented) */
700da3003f0SBill Paul #define BGE_SGDIGSTS_PAUSE_CAP		0x00080000
701da3003f0SBill Paul #define BGE_SGDIGSTS_ASYM_PAUSE		0x00100000
702da3003f0SBill Paul #define BGE_SGDIGSTS_DONE		0x00000002
703da3003f0SBill Paul 
704da3003f0SBill Paul 
70595d67482SBill Paul /* MI communication register */
70695d67482SBill Paul #define BGE_MICOMM_DATA			0x0000FFFF
70795d67482SBill Paul #define BGE_MICOMM_REG			0x001F0000
70895d67482SBill Paul #define BGE_MICOMM_PHY			0x03E00000
70995d67482SBill Paul #define BGE_MICOMM_CMD			0x0C000000
71095d67482SBill Paul #define BGE_MICOMM_READFAIL		0x10000000
71195d67482SBill Paul #define BGE_MICOMM_BUSY			0x20000000
71295d67482SBill Paul 
71395d67482SBill Paul #define BGE_MIREG(x)	((x & 0x1F) << 16)
71495d67482SBill Paul #define BGE_MIPHY(x)	((x & 0x1F) << 21)
71595d67482SBill Paul #define BGE_MICMD_WRITE			0x04000000
71695d67482SBill Paul #define BGE_MICMD_READ			0x08000000
71795d67482SBill Paul 
71895d67482SBill Paul /* MI status register */
71995d67482SBill Paul #define BGE_MISTS_LINK			0x00000001
72095d67482SBill Paul #define BGE_MISTS_10MBPS		0x00000002
72195d67482SBill Paul 
72295d67482SBill Paul #define BGE_MIMODE_SHORTPREAMBLE	0x00000002
72395d67482SBill Paul #define BGE_MIMODE_AUTOPOLL		0x00000010
72495d67482SBill Paul #define BGE_MIMODE_CLKCNT		0x001F0000
72595d67482SBill Paul 
72695d67482SBill Paul 
72795d67482SBill Paul /*
72895d67482SBill Paul  * Send data initiator control registers.
72995d67482SBill Paul  */
73095d67482SBill Paul #define BGE_SDI_MODE			0x0C00
73195d67482SBill Paul #define BGE_SDI_STATUS			0x0C04
73295d67482SBill Paul #define BGE_SDI_STATS_CTL		0x0C08
73395d67482SBill Paul #define BGE_SDI_STATS_ENABLE_MASK	0x0C0C
73495d67482SBill Paul #define BGE_SDI_STATS_INCREMENT_MASK	0x0C10
73595d67482SBill Paul #define BGE_LOCSTATS_COS0		0x0C80
73695d67482SBill Paul #define BGE_LOCSTATS_COS1		0x0C84
73795d67482SBill Paul #define BGE_LOCSTATS_COS2		0x0C88
73895d67482SBill Paul #define BGE_LOCSTATS_COS3		0x0C8C
73995d67482SBill Paul #define BGE_LOCSTATS_COS4		0x0C90
74095d67482SBill Paul #define BGE_LOCSTATS_COS5		0x0C84
74195d67482SBill Paul #define BGE_LOCSTATS_COS6		0x0C98
74295d67482SBill Paul #define BGE_LOCSTATS_COS7		0x0C9C
74395d67482SBill Paul #define BGE_LOCSTATS_COS8		0x0CA0
74495d67482SBill Paul #define BGE_LOCSTATS_COS9		0x0CA4
74595d67482SBill Paul #define BGE_LOCSTATS_COS10		0x0CA8
74695d67482SBill Paul #define BGE_LOCSTATS_COS11		0x0CAC
74795d67482SBill Paul #define BGE_LOCSTATS_COS12		0x0CB0
74895d67482SBill Paul #define BGE_LOCSTATS_COS13		0x0CB4
74995d67482SBill Paul #define BGE_LOCSTATS_COS14		0x0CB8
75095d67482SBill Paul #define BGE_LOCSTATS_COS15		0x0CBC
75195d67482SBill Paul #define BGE_LOCSTATS_DMA_RQ_FULL	0x0CC0
75295d67482SBill Paul #define BGE_LOCSTATS_DMA_HIPRIO_RQ_FULL	0x0CC4
75395d67482SBill Paul #define BGE_LOCSTATS_SDC_QUEUE_FULL	0x0CC8
75495d67482SBill Paul #define BGE_LOCSTATS_NIC_SENDPROD_SET	0x0CCC
75595d67482SBill Paul #define BGE_LOCSTATS_STATS_UPDATED	0x0CD0
75695d67482SBill Paul #define BGE_LOCSTATS_IRQS		0x0CD4
75795d67482SBill Paul #define BGE_LOCSTATS_AVOIDED_IRQS	0x0CD8
75895d67482SBill Paul #define BGE_LOCSTATS_TX_THRESH_HIT	0x0CDC
75995d67482SBill Paul 
76095d67482SBill Paul /* Send Data Initiator mode register */
76195d67482SBill Paul #define BGE_SDIMODE_RESET		0x00000001
76295d67482SBill Paul #define BGE_SDIMODE_ENABLE		0x00000002
76395d67482SBill Paul #define BGE_SDIMODE_STATS_OFLOW_ATTN	0x00000004
76495d67482SBill Paul 
76595d67482SBill Paul /* Send Data Initiator stats register */
76695d67482SBill Paul #define BGE_SDISTAT_STATS_OFLOW_ATTN	0x00000004
76795d67482SBill Paul 
76895d67482SBill Paul /* Send Data Initiator stats control register */
76995d67482SBill Paul #define BGE_SDISTATSCTL_ENABLE		0x00000001
77095d67482SBill Paul #define BGE_SDISTATSCTL_FASTER		0x00000002
77195d67482SBill Paul #define BGE_SDISTATSCTL_CLEAR		0x00000004
77295d67482SBill Paul #define BGE_SDISTATSCTL_FORCEFLUSH	0x00000008
77395d67482SBill Paul #define BGE_SDISTATSCTL_FORCEZERO	0x00000010
77495d67482SBill Paul 
77595d67482SBill Paul /*
77695d67482SBill Paul  * Send Data Completion Control registers
77795d67482SBill Paul  */
77895d67482SBill Paul #define BGE_SDC_MODE			0x1000
77995d67482SBill Paul #define BGE_SDC_STATUS			0x1004
78095d67482SBill Paul 
78195d67482SBill Paul /* Send Data completion mode register */
78295d67482SBill Paul #define BGE_SDCMODE_RESET		0x00000001
78395d67482SBill Paul #define BGE_SDCMODE_ENABLE		0x00000002
78495d67482SBill Paul #define BGE_SDCMODE_ATTN		0x00000004
78595d67482SBill Paul 
78695d67482SBill Paul /* Send Data completion status register */
78795d67482SBill Paul #define BGE_SDCSTAT_ATTN		0x00000004
78895d67482SBill Paul 
78995d67482SBill Paul /*
79095d67482SBill Paul  * Send BD Ring Selector Control registers
79195d67482SBill Paul  */
79295d67482SBill Paul #define BGE_SRS_MODE			0x1400
79395d67482SBill Paul #define BGE_SRS_STATUS			0x1404
79495d67482SBill Paul #define BGE_SRS_HWDIAG			0x1408
79595d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS0		0x1440
79695d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS1		0x1444
79795d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS2		0x1448
79895d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS3		0x144C
79995d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS4		0x1450
80095d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS5		0x1454
80195d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS6		0x1458
80295d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS7		0x145C
80395d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS8		0x1460
80495d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS9		0x1464
80595d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS10		0x1468
80695d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS11		0x146C
80795d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS12		0x1470
80895d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS13		0x1474
80995d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS14		0x1478
81095d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS15		0x147C
81195d67482SBill Paul 
81295d67482SBill Paul /* Send BD Ring Selector Mode register */
81395d67482SBill Paul #define BGE_SRSMODE_RESET		0x00000001
81495d67482SBill Paul #define BGE_SRSMODE_ENABLE		0x00000002
81595d67482SBill Paul #define BGE_SRSMODE_ATTN		0x00000004
81695d67482SBill Paul 
81795d67482SBill Paul /* Send BD Ring Selector Status register */
81895d67482SBill Paul #define BGE_SRSSTAT_ERROR		0x00000004
81995d67482SBill Paul 
82095d67482SBill Paul /* Send BD Ring Selector HW Diagnostics register */
82195d67482SBill Paul #define BGE_SRSHWDIAG_STATE		0x0000000F
82295d67482SBill Paul #define BGE_SRSHWDIAG_CURRINGNUM	0x000000F0
82395d67482SBill Paul #define BGE_SRSHWDIAG_STAGEDRINGNUM	0x00000F00
82495d67482SBill Paul #define BGE_SRSHWDIAG_RINGNUM_IN_MBX	0x0000F000
82595d67482SBill Paul 
82695d67482SBill Paul /*
82795d67482SBill Paul  * Send BD Initiator Selector Control registers
82895d67482SBill Paul  */
82995d67482SBill Paul #define BGE_SBDI_MODE			0x1800
83095d67482SBill Paul #define BGE_SBDI_STATUS			0x1804
83195d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD0		0x1808
83295d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD1		0x180C
83395d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD2		0x1810
83495d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD3		0x1814
83595d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD4		0x1818
83695d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD5		0x181C
83795d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD6		0x1820
83895d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD7		0x1824
83995d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD8		0x1828
84095d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD9		0x182C
84195d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD10		0x1830
84295d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD11		0x1834
84395d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD12		0x1838
84495d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD13		0x183C
84595d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD14		0x1840
84695d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD15		0x1844
84795d67482SBill Paul 
84895d67482SBill Paul /* Send BD Initiator Mode register */
84995d67482SBill Paul #define BGE_SBDIMODE_RESET		0x00000001
85095d67482SBill Paul #define BGE_SBDIMODE_ENABLE		0x00000002
85195d67482SBill Paul #define BGE_SBDIMODE_ATTN		0x00000004
85295d67482SBill Paul 
85395d67482SBill Paul /* Send BD Initiator Status register */
85495d67482SBill Paul #define BGE_SBDISTAT_ERROR		0x00000004
85595d67482SBill Paul 
85695d67482SBill Paul /*
85795d67482SBill Paul  * Send BD Completion Control registers
85895d67482SBill Paul  */
85995d67482SBill Paul #define BGE_SBDC_MODE			0x1C00
86095d67482SBill Paul #define BGE_SBDC_STATUS			0x1C04
86195d67482SBill Paul 
86295d67482SBill Paul /* Send BD Completion Control Mode register */
86395d67482SBill Paul #define BGE_SBDCMODE_RESET		0x00000001
86495d67482SBill Paul #define BGE_SBDCMODE_ENABLE		0x00000002
86595d67482SBill Paul #define BGE_SBDCMODE_ATTN		0x00000004
86695d67482SBill Paul 
86795d67482SBill Paul /* Send BD Completion Control Status register */
86895d67482SBill Paul #define BGE_SBDCSTAT_ATTN		0x00000004
86995d67482SBill Paul 
87095d67482SBill Paul /*
87195d67482SBill Paul  * Receive List Placement Control registers
87295d67482SBill Paul  */
87395d67482SBill Paul #define BGE_RXLP_MODE			0x2000
87495d67482SBill Paul #define BGE_RXLP_STATUS			0x2004
87595d67482SBill Paul #define BGE_RXLP_SEL_LIST_LOCK		0x2008
87695d67482SBill Paul #define BGE_RXLP_SEL_NON_EMPTY_BITS	0x200C
87795d67482SBill Paul #define BGE_RXLP_CFG			0x2010
87895d67482SBill Paul #define BGE_RXLP_STATS_CTL		0x2014
87995d67482SBill Paul #define BGE_RXLP_STATS_ENABLE_MASK	0x2018
88095d67482SBill Paul #define BGE_RXLP_STATS_INCREMENT_MASK	0x201C
88195d67482SBill Paul #define BGE_RXLP_HEAD0			0x2100
88295d67482SBill Paul #define BGE_RXLP_TAIL0			0x2104
88395d67482SBill Paul #define BGE_RXLP_COUNT0			0x2108
88495d67482SBill Paul #define BGE_RXLP_HEAD1			0x2110
88595d67482SBill Paul #define BGE_RXLP_TAIL1			0x2114
88695d67482SBill Paul #define BGE_RXLP_COUNT1			0x2118
88795d67482SBill Paul #define BGE_RXLP_HEAD2			0x2120
88895d67482SBill Paul #define BGE_RXLP_TAIL2			0x2124
88995d67482SBill Paul #define BGE_RXLP_COUNT2			0x2128
89095d67482SBill Paul #define BGE_RXLP_HEAD3			0x2130
89195d67482SBill Paul #define BGE_RXLP_TAIL3			0x2134
89295d67482SBill Paul #define BGE_RXLP_COUNT3			0x2138
89395d67482SBill Paul #define BGE_RXLP_HEAD4			0x2140
89495d67482SBill Paul #define BGE_RXLP_TAIL4			0x2144
89595d67482SBill Paul #define BGE_RXLP_COUNT4			0x2148
89695d67482SBill Paul #define BGE_RXLP_HEAD5			0x2150
89795d67482SBill Paul #define BGE_RXLP_TAIL5			0x2154
89895d67482SBill Paul #define BGE_RXLP_COUNT5			0x2158
89995d67482SBill Paul #define BGE_RXLP_HEAD6			0x2160
90095d67482SBill Paul #define BGE_RXLP_TAIL6			0x2164
90195d67482SBill Paul #define BGE_RXLP_COUNT6			0x2168
90295d67482SBill Paul #define BGE_RXLP_HEAD7			0x2170
90395d67482SBill Paul #define BGE_RXLP_TAIL7			0x2174
90495d67482SBill Paul #define BGE_RXLP_COUNT7			0x2178
90595d67482SBill Paul #define BGE_RXLP_HEAD8			0x2180
90695d67482SBill Paul #define BGE_RXLP_TAIL8			0x2184
90795d67482SBill Paul #define BGE_RXLP_COUNT8			0x2188
90895d67482SBill Paul #define BGE_RXLP_HEAD9			0x2190
90995d67482SBill Paul #define BGE_RXLP_TAIL9			0x2194
91095d67482SBill Paul #define BGE_RXLP_COUNT9			0x2198
91195d67482SBill Paul #define BGE_RXLP_HEAD10			0x21A0
91295d67482SBill Paul #define BGE_RXLP_TAIL10			0x21A4
91395d67482SBill Paul #define BGE_RXLP_COUNT10		0x21A8
91495d67482SBill Paul #define BGE_RXLP_HEAD11			0x21B0
91595d67482SBill Paul #define BGE_RXLP_TAIL11			0x21B4
91695d67482SBill Paul #define BGE_RXLP_COUNT11		0x21B8
91795d67482SBill Paul #define BGE_RXLP_HEAD12			0x21C0
91895d67482SBill Paul #define BGE_RXLP_TAIL12			0x21C4
91995d67482SBill Paul #define BGE_RXLP_COUNT12		0x21C8
92095d67482SBill Paul #define BGE_RXLP_HEAD13			0x21D0
92195d67482SBill Paul #define BGE_RXLP_TAIL13			0x21D4
92295d67482SBill Paul #define BGE_RXLP_COUNT13		0x21D8
92395d67482SBill Paul #define BGE_RXLP_HEAD14			0x21E0
92495d67482SBill Paul #define BGE_RXLP_TAIL14			0x21E4
92595d67482SBill Paul #define BGE_RXLP_COUNT14		0x21E8
92695d67482SBill Paul #define BGE_RXLP_HEAD15			0x21F0
92795d67482SBill Paul #define BGE_RXLP_TAIL15			0x21F4
92895d67482SBill Paul #define BGE_RXLP_COUNT15		0x21F8
92995d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS0		0x2200
93095d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS1		0x2204
93195d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS2		0x2208
93295d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS3		0x220C
93395d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS4		0x2210
93495d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS5		0x2214
93595d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS6		0x2218
93695d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS7		0x221C
93795d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS8		0x2220
93895d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS9		0x2224
93995d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS10		0x2228
94095d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS11		0x222C
94195d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS12		0x2230
94295d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS13		0x2234
94395d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS14		0x2238
94495d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS15		0x223C
94595d67482SBill Paul #define BGE_RXLP_LOCSTAT_FILTDROP	0x2240
94695d67482SBill Paul #define BGE_RXLP_LOCSTAT_DMA_WRQ_FULL	0x2244
94795d67482SBill Paul #define BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL	0x2248
94895d67482SBill Paul #define BGE_RXLP_LOCSTAT_OUT_OF_BDS	0x224C
94995d67482SBill Paul #define BGE_RXLP_LOCSTAT_IFIN_DROPS	0x2250
95095d67482SBill Paul #define BGE_RXLP_LOCSTAT_IFIN_ERRORS	0x2254
95195d67482SBill Paul #define BGE_RXLP_LOCSTAT_RXTHRESH_HIT	0x2258
95295d67482SBill Paul 
95395d67482SBill Paul 
95495d67482SBill Paul /* Receive List Placement mode register */
95595d67482SBill Paul #define BGE_RXLPMODE_RESET		0x00000001
95695d67482SBill Paul #define BGE_RXLPMODE_ENABLE		0x00000002
95795d67482SBill Paul #define BGE_RXLPMODE_CLASS0_ATTN	0x00000004
95895d67482SBill Paul #define BGE_RXLPMODE_MAPOUTRANGE_ATTN	0x00000008
95995d67482SBill Paul #define BGE_RXLPMODE_STATSOFLOW_ATTN	0x00000010
96095d67482SBill Paul 
96195d67482SBill Paul /* Receive List Placement Status register */
96295d67482SBill Paul #define BGE_RXLPSTAT_CLASS0_ATTN	0x00000004
96395d67482SBill Paul #define BGE_RXLPSTAT_MAPOUTRANGE_ATTN	0x00000008
96495d67482SBill Paul #define BGE_RXLPSTAT_STATSOFLOW_ATTN	0x00000010
96595d67482SBill Paul 
96695d67482SBill Paul /*
96795d67482SBill Paul  * Receive Data and Receive BD Initiator Control Registers
96895d67482SBill Paul  */
96995d67482SBill Paul #define BGE_RDBDI_MODE			0x2400
97095d67482SBill Paul #define BGE_RDBDI_STATUS		0x2404
97195d67482SBill Paul #define BGE_RX_JUMBO_RCB_HADDR_HI	0x2440
97295d67482SBill Paul #define BGE_RX_JUMBO_RCB_HADDR_LO	0x2444
97395d67482SBill Paul #define BGE_RX_JUMBO_RCB_MAXLEN_FLAGS	0x2448
97495d67482SBill Paul #define BGE_RX_JUMBO_RCB_NICADDR	0x244C
97595d67482SBill Paul #define BGE_RX_STD_RCB_HADDR_HI		0x2450
97695d67482SBill Paul #define BGE_RX_STD_RCB_HADDR_LO		0x2454
97795d67482SBill Paul #define BGE_RX_STD_RCB_MAXLEN_FLAGS	0x2458
97895d67482SBill Paul #define BGE_RX_STD_RCB_NICADDR		0x245C
97995d67482SBill Paul #define BGE_RX_MINI_RCB_HADDR_HI	0x2460
98095d67482SBill Paul #define BGE_RX_MINI_RCB_HADDR_LO	0x2464
98195d67482SBill Paul #define BGE_RX_MINI_RCB_MAXLEN_FLAGS	0x2468
98295d67482SBill Paul #define BGE_RX_MINI_RCB_NICADDR		0x246C
98395d67482SBill Paul #define BGE_RDBDI_JUMBO_RX_CONS		0x2470
98495d67482SBill Paul #define BGE_RDBDI_STD_RX_CONS		0x2474
98595d67482SBill Paul #define BGE_RDBDI_MINI_RX_CONS		0x2478
98695d67482SBill Paul #define BGE_RDBDI_RETURN_PROD0		0x2480
98795d67482SBill Paul #define BGE_RDBDI_RETURN_PROD1		0x2484
98895d67482SBill Paul #define BGE_RDBDI_RETURN_PROD2		0x2488
98995d67482SBill Paul #define BGE_RDBDI_RETURN_PROD3		0x248C
99095d67482SBill Paul #define BGE_RDBDI_RETURN_PROD4		0x2490
99195d67482SBill Paul #define BGE_RDBDI_RETURN_PROD5		0x2494
99295d67482SBill Paul #define BGE_RDBDI_RETURN_PROD6		0x2498
99395d67482SBill Paul #define BGE_RDBDI_RETURN_PROD7		0x249C
99495d67482SBill Paul #define BGE_RDBDI_RETURN_PROD8		0x24A0
99595d67482SBill Paul #define BGE_RDBDI_RETURN_PROD9		0x24A4
99695d67482SBill Paul #define BGE_RDBDI_RETURN_PROD10		0x24A8
99795d67482SBill Paul #define BGE_RDBDI_RETURN_PROD11		0x24AC
99895d67482SBill Paul #define BGE_RDBDI_RETURN_PROD12		0x24B0
99995d67482SBill Paul #define BGE_RDBDI_RETURN_PROD13		0x24B4
100095d67482SBill Paul #define BGE_RDBDI_RETURN_PROD14		0x24B8
100195d67482SBill Paul #define BGE_RDBDI_RETURN_PROD15		0x24BC
100295d67482SBill Paul #define BGE_RDBDI_HWDIAG		0x24C0
100395d67482SBill Paul 
100495d67482SBill Paul 
100595d67482SBill Paul /* Receive Data and Receive BD Initiator Mode register */
100695d67482SBill Paul #define BGE_RDBDIMODE_RESET		0x00000001
100795d67482SBill Paul #define BGE_RDBDIMODE_ENABLE		0x00000002
100895d67482SBill Paul #define BGE_RDBDIMODE_JUMBO_ATTN	0x00000004
100995d67482SBill Paul #define BGE_RDBDIMODE_GIANT_ATTN	0x00000008
101095d67482SBill Paul #define BGE_RDBDIMODE_BADRINGSZ_ATTN	0x00000010
101195d67482SBill Paul 
101295d67482SBill Paul /* Receive Data and Receive BD Initiator Status register */
101395d67482SBill Paul #define BGE_RDBDISTAT_JUMBO_ATTN	0x00000004
101495d67482SBill Paul #define BGE_RDBDISTAT_GIANT_ATTN	0x00000008
101595d67482SBill Paul #define BGE_RDBDISTAT_BADRINGSZ_ATTN	0x00000010
101695d67482SBill Paul 
101795d67482SBill Paul 
101895d67482SBill Paul /*
101995d67482SBill Paul  * Receive Data Completion Control registers
102095d67482SBill Paul  */
102195d67482SBill Paul #define BGE_RDC_MODE			0x2800
102295d67482SBill Paul 
102395d67482SBill Paul /* Receive Data Completion Mode register */
102495d67482SBill Paul #define BGE_RDCMODE_RESET		0x00000001
102595d67482SBill Paul #define BGE_RDCMODE_ENABLE		0x00000002
102695d67482SBill Paul #define BGE_RDCMODE_ATTN		0x00000004
102795d67482SBill Paul 
102895d67482SBill Paul /*
102995d67482SBill Paul  * Receive BD Initiator Control registers
103095d67482SBill Paul  */
103195d67482SBill Paul #define BGE_RBDI_MODE			0x2C00
103295d67482SBill Paul #define BGE_RBDI_STATUS			0x2C04
103395d67482SBill Paul #define BGE_RBDI_NIC_JUMBO_BD_PROD	0x2C08
103495d67482SBill Paul #define BGE_RBDI_NIC_STD_BD_PROD	0x2C0C
103595d67482SBill Paul #define BGE_RBDI_NIC_MINI_BD_PROD	0x2C10
103695d67482SBill Paul #define BGE_RBDI_MINI_REPL_THRESH	0x2C14
103795d67482SBill Paul #define BGE_RBDI_STD_REPL_THRESH	0x2C18
103895d67482SBill Paul #define BGE_RBDI_JUMBO_REPL_THRESH	0x2C1C
103995d67482SBill Paul 
104095d67482SBill Paul /* Receive BD Initiator Mode register */
104195d67482SBill Paul #define BGE_RBDIMODE_RESET		0x00000001
104295d67482SBill Paul #define BGE_RBDIMODE_ENABLE		0x00000002
104395d67482SBill Paul #define BGE_RBDIMODE_ATTN		0x00000004
104495d67482SBill Paul 
104595d67482SBill Paul /* Receive BD Initiator Status register */
104695d67482SBill Paul #define BGE_RBDISTAT_ATTN		0x00000004
104795d67482SBill Paul 
104895d67482SBill Paul /*
104995d67482SBill Paul  * Receive BD Completion Control registers
105095d67482SBill Paul  */
105195d67482SBill Paul #define BGE_RBDC_MODE			0x3000
105295d67482SBill Paul #define BGE_RBDC_STATUS			0x3004
105395d67482SBill Paul #define BGE_RBDC_JUMBO_BD_PROD		0x3008
105495d67482SBill Paul #define BGE_RBDC_STD_BD_PROD		0x300C
105595d67482SBill Paul #define BGE_RBDC_MINI_BD_PROD		0x3010
105695d67482SBill Paul 
105795d67482SBill Paul /* Receive BD completion mode register */
105895d67482SBill Paul #define BGE_RBDCMODE_RESET		0x00000001
105995d67482SBill Paul #define BGE_RBDCMODE_ENABLE		0x00000002
106095d67482SBill Paul #define BGE_RBDCMODE_ATTN		0x00000004
106195d67482SBill Paul 
106295d67482SBill Paul /* Receive BD completion status register */
106395d67482SBill Paul #define BGE_RBDCSTAT_ERROR		0x00000004
106495d67482SBill Paul 
106595d67482SBill Paul /*
106695d67482SBill Paul  * Receive List Selector Control registers
106795d67482SBill Paul  */
106895d67482SBill Paul #define BGE_RXLS_MODE			0x3400
106995d67482SBill Paul #define BGE_RXLS_STATUS			0x3404
107095d67482SBill Paul 
107195d67482SBill Paul /* Receive List Selector Mode register */
107295d67482SBill Paul #define BGE_RXLSMODE_RESET		0x00000001
107395d67482SBill Paul #define BGE_RXLSMODE_ENABLE		0x00000002
107495d67482SBill Paul #define BGE_RXLSMODE_ATTN		0x00000004
107595d67482SBill Paul 
107695d67482SBill Paul /* Receive List Selector Status register */
107795d67482SBill Paul #define BGE_RXLSSTAT_ERROR		0x00000004
107895d67482SBill Paul 
107995d67482SBill Paul /*
108095d67482SBill Paul  * Mbuf Cluster Free registers (has nothing to do with BSD mbufs)
108195d67482SBill Paul  */
108295d67482SBill Paul #define BGE_MBCF_MODE			0x3800
108395d67482SBill Paul #define BGE_MBCF_STATUS			0x3804
108495d67482SBill Paul 
108595d67482SBill Paul /* Mbuf Cluster Free mode register */
108695d67482SBill Paul #define BGE_MBCFMODE_RESET		0x00000001
108795d67482SBill Paul #define BGE_MBCFMODE_ENABLE		0x00000002
108895d67482SBill Paul #define BGE_MBCFMODE_ATTN		0x00000004
108995d67482SBill Paul 
109095d67482SBill Paul /* Mbuf Cluster Free status register */
109195d67482SBill Paul #define BGE_MBCFSTAT_ERROR		0x00000004
109295d67482SBill Paul 
109395d67482SBill Paul /*
109495d67482SBill Paul  * Host Coalescing Control registers
109595d67482SBill Paul  */
109695d67482SBill Paul #define BGE_HCC_MODE			0x3C00
109795d67482SBill Paul #define BGE_HCC_STATUS			0x3C04
109895d67482SBill Paul #define BGE_HCC_RX_COAL_TICKS		0x3C08
109995d67482SBill Paul #define BGE_HCC_TX_COAL_TICKS		0x3C0C
110095d67482SBill Paul #define BGE_HCC_RX_MAX_COAL_BDS		0x3C10
110195d67482SBill Paul #define BGE_HCC_TX_MAX_COAL_BDS		0x3C14
110295d67482SBill Paul #define BGE_HCC_RX_COAL_TICKS_INT	0x3C18 /* ticks during interrupt */
110395d67482SBill Paul #define BGE_HCC_TX_COAL_TICKS_INT	0x3C1C /* ticks during interrupt */
110495d67482SBill Paul #define BGE_HCC_RX_MAX_COAL_BDS_INT	0x3C20 /* BDs during interrupt */
1105f53579cfSPaul Saab #define BGE_HCC_TX_MAX_COAL_BDS_INT	0x3C24 /* BDs during interrupt */
110695d67482SBill Paul #define BGE_HCC_STATS_TICKS		0x3C28
110795d67482SBill Paul #define BGE_HCC_STATS_ADDR_HI		0x3C30
110895d67482SBill Paul #define BGE_HCC_STATS_ADDR_LO		0x3C34
110995d67482SBill Paul #define BGE_HCC_STATUSBLK_ADDR_HI	0x3C38
111095d67482SBill Paul #define BGE_HCC_STATUSBLK_ADDR_LO	0x3C3C
111195d67482SBill Paul #define BGE_HCC_STATS_BASEADDR		0x3C40 /* address in NIC memory */
111295d67482SBill Paul #define BGE_HCC_STATUSBLK_BASEADDR	0x3C44 /* address in NIC memory */
111395d67482SBill Paul #define BGE_FLOW_ATTN			0x3C48
111495d67482SBill Paul #define BGE_HCC_JUMBO_BD_CONS		0x3C50
111595d67482SBill Paul #define BGE_HCC_STD_BD_CONS		0x3C54
111695d67482SBill Paul #define BGE_HCC_MINI_BD_CONS		0x3C58
111795d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD0		0x3C80
111895d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD1		0x3C84
111995d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD2		0x3C88
112095d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD3		0x3C8C
112195d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD4		0x3C90
112295d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD5		0x3C94
112395d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD6		0x3C98
112495d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD7		0x3C9C
112595d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD8		0x3CA0
112695d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD9		0x3CA4
112795d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD10	0x3CA8
112895d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD11	0x3CAC
112995d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD12	0x3CB0
113095d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD13	0x3CB4
113195d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD14	0x3CB8
113295d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD15	0x3CBC
113395d67482SBill Paul #define BGE_HCC_TX_BD_CONS0		0x3CC0
113495d67482SBill Paul #define BGE_HCC_TX_BD_CONS1		0x3CC4
113595d67482SBill Paul #define BGE_HCC_TX_BD_CONS2		0x3CC8
113695d67482SBill Paul #define BGE_HCC_TX_BD_CONS3		0x3CCC
113795d67482SBill Paul #define BGE_HCC_TX_BD_CONS4		0x3CD0
113895d67482SBill Paul #define BGE_HCC_TX_BD_CONS5		0x3CD4
113995d67482SBill Paul #define BGE_HCC_TX_BD_CONS6		0x3CD8
114095d67482SBill Paul #define BGE_HCC_TX_BD_CONS7		0x3CDC
114195d67482SBill Paul #define BGE_HCC_TX_BD_CONS8		0x3CE0
114295d67482SBill Paul #define BGE_HCC_TX_BD_CONS9		0x3CE4
114395d67482SBill Paul #define BGE_HCC_TX_BD_CONS10		0x3CE8
114495d67482SBill Paul #define BGE_HCC_TX_BD_CONS11		0x3CEC
114595d67482SBill Paul #define BGE_HCC_TX_BD_CONS12		0x3CF0
114695d67482SBill Paul #define BGE_HCC_TX_BD_CONS13		0x3CF4
114795d67482SBill Paul #define BGE_HCC_TX_BD_CONS14		0x3CF8
114895d67482SBill Paul #define BGE_HCC_TX_BD_CONS15		0x3CFC
114995d67482SBill Paul 
115095d67482SBill Paul 
115195d67482SBill Paul /* Host coalescing mode register */
115295d67482SBill Paul #define BGE_HCCMODE_RESET		0x00000001
115395d67482SBill Paul #define BGE_HCCMODE_ENABLE		0x00000002
115495d67482SBill Paul #define BGE_HCCMODE_ATTN		0x00000004
115595d67482SBill Paul #define BGE_HCCMODE_COAL_NOW		0x00000008
115695d67482SBill Paul #define BGE_HCCMODE_MSI_BITS		0x0x000070
115795d67482SBill Paul #define BGE_HCCMODE_STATBLK_SIZE	0x00000180
115895d67482SBill Paul 
115995d67482SBill Paul #define BGE_STATBLKSZ_FULL		0x00000000
116095d67482SBill Paul #define BGE_STATBLKSZ_64BYTE		0x00000080
116195d67482SBill Paul #define BGE_STATBLKSZ_32BYTE		0x00000100
116295d67482SBill Paul 
116395d67482SBill Paul /* Host coalescing status register */
116495d67482SBill Paul #define BGE_HCCSTAT_ERROR		0x00000004
116595d67482SBill Paul 
116695d67482SBill Paul /* Flow attention register */
116795d67482SBill Paul #define BGE_FLOWATTN_MB_LOWAT		0x00000040
116895d67482SBill Paul #define BGE_FLOWATTN_MEMARB		0x00000080
116995d67482SBill Paul #define BGE_FLOWATTN_HOSTCOAL		0x00008000
117095d67482SBill Paul #define BGE_FLOWATTN_DMADONE_DISCARD	0x00010000
117195d67482SBill Paul #define BGE_FLOWATTN_RCB_INVAL		0x00020000
117295d67482SBill Paul #define BGE_FLOWATTN_RXDATA_CORRUPT	0x00040000
117395d67482SBill Paul #define BGE_FLOWATTN_RDBDI		0x00080000
117495d67482SBill Paul #define BGE_FLOWATTN_RXLS		0x00100000
117595d67482SBill Paul #define BGE_FLOWATTN_RXLP		0x00200000
117695d67482SBill Paul #define BGE_FLOWATTN_RBDC		0x00400000
117795d67482SBill Paul #define BGE_FLOWATTN_RBDI		0x00800000
117895d67482SBill Paul #define BGE_FLOWATTN_SDC		0x08000000
117995d67482SBill Paul #define BGE_FLOWATTN_SDI		0x10000000
118095d67482SBill Paul #define BGE_FLOWATTN_SRS		0x20000000
118195d67482SBill Paul #define BGE_FLOWATTN_SBDC		0x40000000
118295d67482SBill Paul #define BGE_FLOWATTN_SBDI		0x80000000
118395d67482SBill Paul 
118495d67482SBill Paul /*
118595d67482SBill Paul  * Memory arbiter registers
118695d67482SBill Paul  */
118795d67482SBill Paul #define BGE_MARB_MODE			0x4000
118895d67482SBill Paul #define BGE_MARB_STATUS			0x4004
118995d67482SBill Paul #define BGE_MARB_TRAPADDR_HI		0x4008
119095d67482SBill Paul #define BGE_MARB_TRAPADDR_LO		0x400C
119195d67482SBill Paul 
119295d67482SBill Paul /* Memory arbiter mode register */
119395d67482SBill Paul #define BGE_MARBMODE_RESET		0x00000001
119495d67482SBill Paul #define BGE_MARBMODE_ENABLE		0x00000002
119595d67482SBill Paul #define BGE_MARBMODE_TX_ADDR_TRAP	0x00000004
119695d67482SBill Paul #define BGE_MARBMODE_RX_ADDR_TRAP	0x00000008
119795d67482SBill Paul #define BGE_MARBMODE_DMAW1_TRAP		0x00000010
119895d67482SBill Paul #define BGE_MARBMODE_DMAR1_TRAP		0x00000020
119995d67482SBill Paul #define BGE_MARBMODE_RXRISC_TRAP	0x00000040
120095d67482SBill Paul #define BGE_MARBMODE_TXRISC_TRAP	0x00000080
120195d67482SBill Paul #define BGE_MARBMODE_PCI_TRAP		0x00000100
120295d67482SBill Paul #define BGE_MARBMODE_DMAR2_TRAP		0x00000200
120395d67482SBill Paul #define BGE_MARBMODE_RXQ_TRAP		0x00000400
120495d67482SBill Paul #define BGE_MARBMODE_RXDI1_TRAP		0x00000800
120595d67482SBill Paul #define BGE_MARBMODE_RXDI2_TRAP		0x00001000
120695d67482SBill Paul #define BGE_MARBMODE_DC_GRPMEM_TRAP	0x00002000
120795d67482SBill Paul #define BGE_MARBMODE_HCOAL_TRAP		0x00004000
120895d67482SBill Paul #define BGE_MARBMODE_MBUF_TRAP		0x00008000
120995d67482SBill Paul #define BGE_MARBMODE_TXDI_TRAP		0x00010000
121095d67482SBill Paul #define BGE_MARBMODE_SDC_DMAC_TRAP	0x00020000
121195d67482SBill Paul #define BGE_MARBMODE_TXBD_TRAP		0x00040000
121295d67482SBill Paul #define BGE_MARBMODE_BUFFMAN_TRAP	0x00080000
121395d67482SBill Paul #define BGE_MARBMODE_DMAW2_TRAP		0x00100000
121495d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_ROFLO_TRAP	0x00200000
121595d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_RUFLO_TRAP 0x00400000
121695d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_WOFLO_TRAP	0x00800000
121795d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_WUFLO_TRAP	0x01000000
121895d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_PERR_TRAP	0x02000000
121995d67482SBill Paul 
122095d67482SBill Paul /* Memory arbiter status register */
122195d67482SBill Paul #define BGE_MARBSTAT_TX_ADDR_TRAP	0x00000004
122295d67482SBill Paul #define BGE_MARBSTAT_RX_ADDR_TRAP	0x00000008
122395d67482SBill Paul #define BGE_MARBSTAT_DMAW1_TRAP		0x00000010
122495d67482SBill Paul #define BGE_MARBSTAT_DMAR1_TRAP		0x00000020
122595d67482SBill Paul #define BGE_MARBSTAT_RXRISC_TRAP	0x00000040
122695d67482SBill Paul #define BGE_MARBSTAT_TXRISC_TRAP	0x00000080
122795d67482SBill Paul #define BGE_MARBSTAT_PCI_TRAP		0x00000100
122895d67482SBill Paul #define BGE_MARBSTAT_DMAR2_TRAP		0x00000200
122995d67482SBill Paul #define BGE_MARBSTAT_RXQ_TRAP		0x00000400
123095d67482SBill Paul #define BGE_MARBSTAT_RXDI1_TRAP		0x00000800
123195d67482SBill Paul #define BGE_MARBSTAT_RXDI2_TRAP		0x00001000
123295d67482SBill Paul #define BGE_MARBSTAT_DC_GRPMEM_TRAP	0x00002000
123395d67482SBill Paul #define BGE_MARBSTAT_HCOAL_TRAP		0x00004000
123495d67482SBill Paul #define BGE_MARBSTAT_MBUF_TRAP		0x00008000
123595d67482SBill Paul #define BGE_MARBSTAT_TXDI_TRAP		0x00010000
123695d67482SBill Paul #define BGE_MARBSTAT_SDC_DMAC_TRAP	0x00020000
123795d67482SBill Paul #define BGE_MARBSTAT_TXBD_TRAP		0x00040000
123895d67482SBill Paul #define BGE_MARBSTAT_BUFFMAN_TRAP	0x00080000
123995d67482SBill Paul #define BGE_MARBSTAT_DMAW2_TRAP		0x00100000
124095d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_ROFLO_TRAP	0x00200000
124195d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_RUFLO_TRAP 0x00400000
124295d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_WOFLO_TRAP	0x00800000
124395d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_WUFLO_TRAP	0x01000000
124495d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_PERR_TRAP	0x02000000
124595d67482SBill Paul 
124695d67482SBill Paul /*
124795d67482SBill Paul  * Buffer manager control registers
124895d67482SBill Paul  */
124995d67482SBill Paul #define BGE_BMAN_MODE			0x4400
125095d67482SBill Paul #define BGE_BMAN_STATUS			0x4404
125195d67482SBill Paul #define BGE_BMAN_MBUFPOOL_BASEADDR	0x4408
125295d67482SBill Paul #define BGE_BMAN_MBUFPOOL_LEN		0x440C
125395d67482SBill Paul #define BGE_BMAN_MBUFPOOL_READDMA_LOWAT	0x4410
125495d67482SBill Paul #define BGE_BMAN_MBUFPOOL_MACRX_LOWAT	0x4414
125595d67482SBill Paul #define BGE_BMAN_MBUFPOOL_HIWAT		0x4418
125695d67482SBill Paul #define BGE_BMAN_RXCPU_MBALLOC_REQ	0x441C
125795d67482SBill Paul #define BGE_BMAN_RXCPU_MBALLOC_RESP	0x4420
125895d67482SBill Paul #define BGE_BMAN_TXCPU_MBALLOC_REQ	0x4424
125995d67482SBill Paul #define BGE_BMAN_TXCPU_MBALLOC_RESP	0x4428
126095d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_BASEADDR	0x442C
126195d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_LEN	0x4430
126295d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_LOWAT	0x4434
126395d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_HIWAT	0x4438
126495d67482SBill Paul #define BGE_BMAN_RXCPU_DMAALLOC_REQ	0x443C
126595d67482SBill Paul #define BGE_BMAN_RXCPU_DMAALLOC_RESP	0x4440
126695d67482SBill Paul #define BGE_BMAN_TXCPU_DMAALLOC_REQ	0x4444
126795d67482SBill Paul #define BGE_BMAN_TXCPU_DMALLLOC_RESP	0x4448
126895d67482SBill Paul #define BGE_BMAN_HWDIAG_1		0x444C
126995d67482SBill Paul #define BGE_BMAN_HWDIAG_2		0x4450
127095d67482SBill Paul #define BGE_BMAN_HWDIAG_3		0x4454
127195d67482SBill Paul 
127295d67482SBill Paul /* Buffer manager mode register */
127395d67482SBill Paul #define BGE_BMANMODE_RESET		0x00000001
127495d67482SBill Paul #define BGE_BMANMODE_ENABLE		0x00000002
127595d67482SBill Paul #define BGE_BMANMODE_ATTN		0x00000004
127695d67482SBill Paul #define BGE_BMANMODE_TESTMODE		0x00000008
127795d67482SBill Paul #define BGE_BMANMODE_LOMBUF_ATTN	0x00000010
127895d67482SBill Paul 
127995d67482SBill Paul /* Buffer manager status register */
128095d67482SBill Paul #define BGE_BMANSTAT_ERRO		0x00000004
128195d67482SBill Paul #define BGE_BMANSTAT_LOWMBUF_ERROR	0x00000010
128295d67482SBill Paul 
128395d67482SBill Paul 
128495d67482SBill Paul /*
128595d67482SBill Paul  * Read DMA Control registers
128695d67482SBill Paul  */
128795d67482SBill Paul #define BGE_RDMA_MODE			0x4800
128895d67482SBill Paul #define BGE_RDMA_STATUS			0x4804
128995d67482SBill Paul 
129095d67482SBill Paul /* Read DMA mode register */
129195d67482SBill Paul #define BGE_RDMAMODE_RESET		0x00000001
129295d67482SBill Paul #define BGE_RDMAMODE_ENABLE		0x00000002
129395d67482SBill Paul #define BGE_RDMAMODE_PCI_TGT_ABRT_ATTN	0x00000004
129495d67482SBill Paul #define BGE_RDMAMODE_PCI_MSTR_ABRT_ATTN	0x00000008
129595d67482SBill Paul #define BGE_RDMAMODE_PCI_PERR_ATTN	0x00000010
129695d67482SBill Paul #define BGE_RDMAMODE_PCI_ADDROFLOW_ATTN	0x00000020
129795d67482SBill Paul #define BGE_RDMAMODE_PCI_FIFOOFLOW_ATTN	0x00000040
129895d67482SBill Paul #define BGE_RDMAMODE_PCI_FIFOUFLOW_ATTN	0x00000080
129995d67482SBill Paul #define BGE_RDMAMODE_PCI_FIFOOREAD_ATTN	0x00000100
130095d67482SBill Paul #define BGE_RDMAMODE_LOCWRITE_TOOBIG	0x00000200
130195d67482SBill Paul #define BGE_RDMAMODE_ALL_ATTNS		0x000003FC
130295d67482SBill Paul 
130395d67482SBill Paul /* Read DMA status register */
130495d67482SBill Paul #define BGE_RDMASTAT_PCI_TGT_ABRT_ATTN	0x00000004
130595d67482SBill Paul #define BGE_RDMASTAT_PCI_MSTR_ABRT_ATTN	0x00000008
130695d67482SBill Paul #define BGE_RDMASTAT_PCI_PERR_ATTN	0x00000010
130795d67482SBill Paul #define BGE_RDMASTAT_PCI_ADDROFLOW_ATTN	0x00000020
130895d67482SBill Paul #define BGE_RDMASTAT_PCI_FIFOOFLOW_ATTN	0x00000040
130995d67482SBill Paul #define BGE_RDMASTAT_PCI_FIFOUFLOW_ATTN	0x00000080
131095d67482SBill Paul #define BGE_RDMASTAT_PCI_FIFOOREAD_ATTN	0x00000100
131195d67482SBill Paul #define BGE_RDMASTAT_LOCWRITE_TOOBIG	0x00000200
131295d67482SBill Paul 
131395d67482SBill Paul /*
131495d67482SBill Paul  * Write DMA control registers
131595d67482SBill Paul  */
131695d67482SBill Paul #define BGE_WDMA_MODE			0x4C00
131795d67482SBill Paul #define BGE_WDMA_STATUS			0x4C04
131895d67482SBill Paul 
131995d67482SBill Paul /* Write DMA mode register */
132095d67482SBill Paul #define BGE_WDMAMODE_RESET		0x00000001
132195d67482SBill Paul #define BGE_WDMAMODE_ENABLE		0x00000002
132295d67482SBill Paul #define BGE_WDMAMODE_PCI_TGT_ABRT_ATTN	0x00000004
132395d67482SBill Paul #define BGE_WDMAMODE_PCI_MSTR_ABRT_ATTN	0x00000008
132495d67482SBill Paul #define BGE_WDMAMODE_PCI_PERR_ATTN	0x00000010
132595d67482SBill Paul #define BGE_WDMAMODE_PCI_ADDROFLOW_ATTN	0x00000020
132695d67482SBill Paul #define BGE_WDMAMODE_PCI_FIFOOFLOW_ATTN	0x00000040
132795d67482SBill Paul #define BGE_WDMAMODE_PCI_FIFOUFLOW_ATTN	0x00000080
132895d67482SBill Paul #define BGE_WDMAMODE_PCI_FIFOOREAD_ATTN	0x00000100
132995d67482SBill Paul #define BGE_WDMAMODE_LOCREAD_TOOBIG	0x00000200
133095d67482SBill Paul #define BGE_WDMAMODE_ALL_ATTNS		0x000003FC
133195d67482SBill Paul 
133295d67482SBill Paul /* Write DMA status register */
133395d67482SBill Paul #define BGE_WDMASTAT_PCI_TGT_ABRT_ATTN	0x00000004
133495d67482SBill Paul #define BGE_WDMASTAT_PCI_MSTR_ABRT_ATTN	0x00000008
133595d67482SBill Paul #define BGE_WDMASTAT_PCI_PERR_ATTN	0x00000010
133695d67482SBill Paul #define BGE_WDMASTAT_PCI_ADDROFLOW_ATTN	0x00000020
133795d67482SBill Paul #define BGE_WDMASTAT_PCI_FIFOOFLOW_ATTN	0x00000040
133895d67482SBill Paul #define BGE_WDMASTAT_PCI_FIFOUFLOW_ATTN	0x00000080
133995d67482SBill Paul #define BGE_WDMASTAT_PCI_FIFOOREAD_ATTN	0x00000100
134095d67482SBill Paul #define BGE_WDMASTAT_LOCREAD_TOOBIG	0x00000200
134195d67482SBill Paul 
134295d67482SBill Paul 
134395d67482SBill Paul /*
134495d67482SBill Paul  * RX CPU registers
134595d67482SBill Paul  */
134695d67482SBill Paul #define BGE_RXCPU_MODE			0x5000
134795d67482SBill Paul #define BGE_RXCPU_STATUS		0x5004
134895d67482SBill Paul #define BGE_RXCPU_PC			0x501C
134995d67482SBill Paul 
135095d67482SBill Paul /* RX CPU mode register */
135195d67482SBill Paul #define BGE_RXCPUMODE_RESET		0x00000001
135295d67482SBill Paul #define BGE_RXCPUMODE_SINGLESTEP	0x00000002
135395d67482SBill Paul #define BGE_RXCPUMODE_P0_DATAHLT_ENB	0x00000004
135495d67482SBill Paul #define BGE_RXCPUMODE_P0_INSTRHLT_ENB	0x00000008
135595d67482SBill Paul #define BGE_RXCPUMODE_WR_POSTBUF_ENB	0x00000010
135695d67482SBill Paul #define BGE_RXCPUMODE_DATACACHE_ENB	0x00000020
135795d67482SBill Paul #define BGE_RXCPUMODE_ROMFAIL		0x00000040
135895d67482SBill Paul #define BGE_RXCPUMODE_WATCHDOG_ENB	0x00000080
135995d67482SBill Paul #define BGE_RXCPUMODE_INSTRCACHE_PRF	0x00000100
136095d67482SBill Paul #define BGE_RXCPUMODE_INSTRCACHE_FLUSH	0x00000200
136195d67482SBill Paul #define BGE_RXCPUMODE_HALTCPU		0x00000400
136295d67482SBill Paul #define BGE_RXCPUMODE_INVDATAHLT_ENB	0x00000800
136395d67482SBill Paul #define BGE_RXCPUMODE_MADDRTRAPHLT_ENB	0x00001000
136495d67482SBill Paul #define BGE_RXCPUMODE_RADDRTRAPHLT_ENB	0x00002000
136595d67482SBill Paul 
136695d67482SBill Paul /* RX CPU status register */
136795d67482SBill Paul #define BGE_RXCPUSTAT_HW_BREAKPOINT	0x00000001
136895d67482SBill Paul #define BGE_RXCPUSTAT_HLTINSTR_EXECUTED	0x00000002
136995d67482SBill Paul #define BGE_RXCPUSTAT_INVALID_INSTR	0x00000004
137095d67482SBill Paul #define BGE_RXCPUSTAT_P0_DATAREF	0x00000008
137195d67482SBill Paul #define BGE_RXCPUSTAT_P0_INSTRREF	0x00000010
137295d67482SBill Paul #define BGE_RXCPUSTAT_INVALID_DATAACC	0x00000020
137395d67482SBill Paul #define BGE_RXCPUSTAT_INVALID_INSTRFTCH	0x00000040
137495d67482SBill Paul #define BGE_RXCPUSTAT_BAD_MEMALIGN	0x00000080
137595d67482SBill Paul #define BGE_RXCPUSTAT_MADDR_TRAP	0x00000100
137695d67482SBill Paul #define BGE_RXCPUSTAT_REGADDR_TRAP	0x00000200
137795d67482SBill Paul #define BGE_RXCPUSTAT_DATAACC_STALL	0x00001000
137895d67482SBill Paul #define BGE_RXCPUSTAT_INSTRFETCH_STALL	0x00002000
137995d67482SBill Paul #define BGE_RXCPUSTAT_MA_WR_FIFOOFLOW	0x08000000
138095d67482SBill Paul #define BGE_RXCPUSTAT_MA_RD_FIFOOFLOW	0x10000000
138195d67482SBill Paul #define BGE_RXCPUSTAT_MA_DATAMASK_OFLOW	0x20000000
138295d67482SBill Paul #define BGE_RXCPUSTAT_MA_REQ_FIFOOFLOW	0x40000000
138395d67482SBill Paul #define BGE_RXCPUSTAT_BLOCKING_READ	0x80000000
138495d67482SBill Paul 
138595d67482SBill Paul 
138695d67482SBill Paul /*
138795d67482SBill Paul  * TX CPU registers
138895d67482SBill Paul  */
138995d67482SBill Paul #define BGE_TXCPU_MODE			0x5400
139095d67482SBill Paul #define BGE_TXCPU_STATUS		0x5404
139195d67482SBill Paul #define BGE_TXCPU_PC			0x541C
139295d67482SBill Paul 
139395d67482SBill Paul /* TX CPU mode register */
139495d67482SBill Paul #define BGE_TXCPUMODE_RESET		0x00000001
139595d67482SBill Paul #define BGE_TXCPUMODE_SINGLESTEP	0x00000002
139695d67482SBill Paul #define BGE_TXCPUMODE_P0_DATAHLT_ENB	0x00000004
139795d67482SBill Paul #define BGE_TXCPUMODE_P0_INSTRHLT_ENB	0x00000008
139895d67482SBill Paul #define BGE_TXCPUMODE_WR_POSTBUF_ENB	0x00000010
139995d67482SBill Paul #define BGE_TXCPUMODE_DATACACHE_ENB	0x00000020
140095d67482SBill Paul #define BGE_TXCPUMODE_ROMFAIL		0x00000040
140195d67482SBill Paul #define BGE_TXCPUMODE_WATCHDOG_ENB	0x00000080
140295d67482SBill Paul #define BGE_TXCPUMODE_INSTRCACHE_PRF	0x00000100
140395d67482SBill Paul #define BGE_TXCPUMODE_INSTRCACHE_FLUSH	0x00000200
140495d67482SBill Paul #define BGE_TXCPUMODE_HALTCPU		0x00000400
140595d67482SBill Paul #define BGE_TXCPUMODE_INVDATAHLT_ENB	0x00000800
140695d67482SBill Paul #define BGE_TXCPUMODE_MADDRTRAPHLT_ENB	0x00001000
140795d67482SBill Paul 
140895d67482SBill Paul /* TX CPU status register */
140995d67482SBill Paul #define BGE_TXCPUSTAT_HW_BREAKPOINT	0x00000001
141095d67482SBill Paul #define BGE_TXCPUSTAT_HLTINSTR_EXECUTED	0x00000002
141195d67482SBill Paul #define BGE_TXCPUSTAT_INVALID_INSTR	0x00000004
141295d67482SBill Paul #define BGE_TXCPUSTAT_P0_DATAREF	0x00000008
141395d67482SBill Paul #define BGE_TXCPUSTAT_P0_INSTRREF	0x00000010
141495d67482SBill Paul #define BGE_TXCPUSTAT_INVALID_DATAACC	0x00000020
141595d67482SBill Paul #define BGE_TXCPUSTAT_INVALID_INSTRFTCH	0x00000040
141695d67482SBill Paul #define BGE_TXCPUSTAT_BAD_MEMALIGN	0x00000080
141795d67482SBill Paul #define BGE_TXCPUSTAT_MADDR_TRAP	0x00000100
141895d67482SBill Paul #define BGE_TXCPUSTAT_REGADDR_TRAP	0x00000200
141995d67482SBill Paul #define BGE_TXCPUSTAT_DATAACC_STALL	0x00001000
142095d67482SBill Paul #define BGE_TXCPUSTAT_INSTRFETCH_STALL	0x00002000
142195d67482SBill Paul #define BGE_TXCPUSTAT_MA_WR_FIFOOFLOW	0x08000000
142295d67482SBill Paul #define BGE_TXCPUSTAT_MA_RD_FIFOOFLOW	0x10000000
142395d67482SBill Paul #define BGE_TXCPUSTAT_MA_DATAMASK_OFLOW	0x20000000
142495d67482SBill Paul #define BGE_TXCPUSTAT_MA_REQ_FIFOOFLOW	0x40000000
142595d67482SBill Paul #define BGE_TXCPUSTAT_BLOCKING_READ	0x80000000
142695d67482SBill Paul 
142795d67482SBill Paul 
142895d67482SBill Paul /*
142995d67482SBill Paul  * Low priority mailbox registers
143095d67482SBill Paul  */
143195d67482SBill Paul #define BGE_LPMBX_IRQ0_HI		0x5800
143295d67482SBill Paul #define BGE_LPMBX_IRQ0_LO		0x5804
143395d67482SBill Paul #define BGE_LPMBX_IRQ1_HI		0x5808
143495d67482SBill Paul #define BGE_LPMBX_IRQ1_LO		0x580C
143595d67482SBill Paul #define BGE_LPMBX_IRQ2_HI		0x5810
143695d67482SBill Paul #define BGE_LPMBX_IRQ2_LO		0x5814
143795d67482SBill Paul #define BGE_LPMBX_IRQ3_HI		0x5818
143895d67482SBill Paul #define BGE_LPMBX_IRQ3_LO		0x581C
143995d67482SBill Paul #define BGE_LPMBX_GEN0_HI		0x5820
144095d67482SBill Paul #define BGE_LPMBX_GEN0_LO		0x5824
144195d67482SBill Paul #define BGE_LPMBX_GEN1_HI		0x5828
144295d67482SBill Paul #define BGE_LPMBX_GEN1_LO		0x582C
144395d67482SBill Paul #define BGE_LPMBX_GEN2_HI		0x5830
144495d67482SBill Paul #define BGE_LPMBX_GEN2_LO		0x5834
144595d67482SBill Paul #define BGE_LPMBX_GEN3_HI		0x5828
144695d67482SBill Paul #define BGE_LPMBX_GEN3_LO		0x582C
144795d67482SBill Paul #define BGE_LPMBX_GEN4_HI		0x5840
144895d67482SBill Paul #define BGE_LPMBX_GEN4_LO		0x5844
144995d67482SBill Paul #define BGE_LPMBX_GEN5_HI		0x5848
145095d67482SBill Paul #define BGE_LPMBX_GEN5_LO		0x584C
145195d67482SBill Paul #define BGE_LPMBX_GEN6_HI		0x5850
145295d67482SBill Paul #define BGE_LPMBX_GEN6_LO		0x5854
145395d67482SBill Paul #define BGE_LPMBX_GEN7_HI		0x5858
145495d67482SBill Paul #define BGE_LPMBX_GEN7_LO		0x585C
145595d67482SBill Paul #define BGE_LPMBX_RELOAD_STATS_HI	0x5860
145695d67482SBill Paul #define BGE_LPMBX_RELOAD_STATS_LO	0x5864
145795d67482SBill Paul #define BGE_LPMBX_RX_STD_PROD_HI	0x5868
145895d67482SBill Paul #define BGE_LPMBX_RX_STD_PROD_LO	0x586C
145995d67482SBill Paul #define BGE_LPMBX_RX_JUMBO_PROD_HI	0x5870
146095d67482SBill Paul #define BGE_LPMBX_RX_JUMBO_PROD_LO	0x5874
146195d67482SBill Paul #define BGE_LPMBX_RX_MINI_PROD_HI	0x5878
146295d67482SBill Paul #define BGE_LPMBX_RX_MINI_PROD_LO	0x587C
146395d67482SBill Paul #define BGE_LPMBX_RX_CONS0_HI		0x5880
146495d67482SBill Paul #define BGE_LPMBX_RX_CONS0_LO		0x5884
146595d67482SBill Paul #define BGE_LPMBX_RX_CONS1_HI		0x5888
146695d67482SBill Paul #define BGE_LPMBX_RX_CONS1_LO		0x588C
146795d67482SBill Paul #define BGE_LPMBX_RX_CONS2_HI		0x5890
146895d67482SBill Paul #define BGE_LPMBX_RX_CONS2_LO		0x5894
146995d67482SBill Paul #define BGE_LPMBX_RX_CONS3_HI		0x5898
147095d67482SBill Paul #define BGE_LPMBX_RX_CONS3_LO		0x589C
147195d67482SBill Paul #define BGE_LPMBX_RX_CONS4_HI		0x58A0
147295d67482SBill Paul #define BGE_LPMBX_RX_CONS4_LO		0x58A4
147395d67482SBill Paul #define BGE_LPMBX_RX_CONS5_HI		0x58A8
147495d67482SBill Paul #define BGE_LPMBX_RX_CONS5_LO		0x58AC
147595d67482SBill Paul #define BGE_LPMBX_RX_CONS6_HI		0x58B0
147695d67482SBill Paul #define BGE_LPMBX_RX_CONS6_LO		0x58B4
147795d67482SBill Paul #define BGE_LPMBX_RX_CONS7_HI		0x58B8
147895d67482SBill Paul #define BGE_LPMBX_RX_CONS7_LO		0x58BC
147995d67482SBill Paul #define BGE_LPMBX_RX_CONS8_HI		0x58C0
148095d67482SBill Paul #define BGE_LPMBX_RX_CONS8_LO		0x58C4
148195d67482SBill Paul #define BGE_LPMBX_RX_CONS9_HI		0x58C8
148295d67482SBill Paul #define BGE_LPMBX_RX_CONS9_LO		0x58CC
148395d67482SBill Paul #define BGE_LPMBX_RX_CONS10_HI		0x58D0
148495d67482SBill Paul #define BGE_LPMBX_RX_CONS10_LO		0x58D4
148595d67482SBill Paul #define BGE_LPMBX_RX_CONS11_HI		0x58D8
148695d67482SBill Paul #define BGE_LPMBX_RX_CONS11_LO		0x58DC
148795d67482SBill Paul #define BGE_LPMBX_RX_CONS12_HI		0x58E0
148895d67482SBill Paul #define BGE_LPMBX_RX_CONS12_LO		0x58E4
148995d67482SBill Paul #define BGE_LPMBX_RX_CONS13_HI		0x58E8
149095d67482SBill Paul #define BGE_LPMBX_RX_CONS13_LO		0x58EC
149195d67482SBill Paul #define BGE_LPMBX_RX_CONS14_HI		0x58F0
149295d67482SBill Paul #define BGE_LPMBX_RX_CONS14_LO		0x58F4
149395d67482SBill Paul #define BGE_LPMBX_RX_CONS15_HI		0x58F8
149495d67482SBill Paul #define BGE_LPMBX_RX_CONS15_LO		0x58FC
149595d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD0_HI	0x5900
149695d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD0_LO	0x5904
149795d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD1_HI	0x5908
149895d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD1_LO	0x590C
149995d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD2_HI	0x5910
150095d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD2_LO	0x5914
150195d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD3_HI	0x5918
150295d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD3_LO	0x591C
150395d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD4_HI	0x5920
150495d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD4_LO	0x5924
150595d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD5_HI	0x5928
150695d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD5_LO	0x592C
150795d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD6_HI	0x5930
150895d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD6_LO	0x5934
150995d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD7_HI	0x5938
151095d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD7_LO	0x593C
151195d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD8_HI	0x5940
151295d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD8_LO	0x5944
151395d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD9_HI	0x5948
151495d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD9_LO	0x594C
151595d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD10_HI	0x5950
151695d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD10_LO	0x5954
151795d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD11_HI	0x5958
151895d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD11_LO	0x595C
151995d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD12_HI	0x5960
152095d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD12_LO	0x5964
152195d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD13_HI	0x5968
152295d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD13_LO	0x596C
152395d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD14_HI	0x5970
152495d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD14_LO	0x5974
152595d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD15_HI	0x5978
152695d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD15_LO	0x597C
152795d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD0_HI	0x5980
152895d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD0_LO	0x5984
152995d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD1_HI	0x5988
153095d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD1_LO	0x598C
153195d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD2_HI	0x5990
153295d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD2_LO	0x5994
153395d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD3_HI	0x5998
153495d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD3_LO	0x599C
153595d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD4_HI	0x59A0
153695d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD4_LO	0x59A4
153795d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD5_HI	0x59A8
153895d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD5_LO	0x59AC
153995d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD6_HI	0x59B0
154095d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD6_LO	0x59B4
154195d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD7_HI	0x59B8
154295d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD7_LO	0x59BC
154395d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD8_HI	0x59C0
154495d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD8_LO	0x59C4
154595d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD9_HI	0x59C8
154695d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD9_LO	0x59CC
154795d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD10_HI	0x59D0
154895d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD10_LO	0x59D4
154995d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD11_HI	0x59D8
155095d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD11_LO	0x59DC
155195d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD12_HI	0x59E0
155295d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD12_LO	0x59E4
155395d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD13_HI	0x59E8
155495d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD13_LO	0x59EC
155595d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD14_HI	0x59F0
155695d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD14_LO	0x59F4
155795d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD15_HI	0x59F8
155895d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD15_LO	0x59FC
155995d67482SBill Paul 
156095d67482SBill Paul /*
156195d67482SBill Paul  * Flow throw Queue reset register
156295d67482SBill Paul  */
156395d67482SBill Paul #define BGE_FTQ_RESET			0x5C00
156495d67482SBill Paul 
156595d67482SBill Paul #define BGE_FTQRESET_DMAREAD		0x00000002
156695d67482SBill Paul #define BGE_FTQRESET_DMAHIPRIO_RD	0x00000004
156795d67482SBill Paul #define BGE_FTQRESET_DMADONE		0x00000010
156895d67482SBill Paul #define BGE_FTQRESET_SBDC		0x00000020
156995d67482SBill Paul #define BGE_FTQRESET_SDI		0x00000040
157095d67482SBill Paul #define BGE_FTQRESET_WDMA		0x00000080
157195d67482SBill Paul #define BGE_FTQRESET_DMAHIPRIO_WR	0x00000100
157295d67482SBill Paul #define BGE_FTQRESET_TYPE1_SOFTWARE	0x00000200
157395d67482SBill Paul #define BGE_FTQRESET_SDC		0x00000400
157495d67482SBill Paul #define BGE_FTQRESET_HCC		0x00000800
157595d67482SBill Paul #define BGE_FTQRESET_TXFIFO		0x00001000
157695d67482SBill Paul #define BGE_FTQRESET_MBC		0x00002000
157795d67482SBill Paul #define BGE_FTQRESET_RBDC		0x00004000
157895d67482SBill Paul #define BGE_FTQRESET_RXLP		0x00008000
157995d67482SBill Paul #define BGE_FTQRESET_RDBDI		0x00010000
158095d67482SBill Paul #define BGE_FTQRESET_RDC		0x00020000
158195d67482SBill Paul #define BGE_FTQRESET_TYPE2_SOFTWARE	0x00040000
158295d67482SBill Paul 
158395d67482SBill Paul /*
158495d67482SBill Paul  * Message Signaled Interrupt registers
158595d67482SBill Paul  */
158695d67482SBill Paul #define BGE_MSI_MODE			0x6000
158795d67482SBill Paul #define BGE_MSI_STATUS			0x6004
158895d67482SBill Paul #define BGE_MSI_FIFOACCESS		0x6008
158995d67482SBill Paul 
159095d67482SBill Paul /* MSI mode register */
159195d67482SBill Paul #define BGE_MSIMODE_RESET		0x00000001
159295d67482SBill Paul #define BGE_MSIMODE_ENABLE		0x00000002
159395d67482SBill Paul #define BGE_MSIMODE_PCI_TGT_ABRT_ATTN	0x00000004
159495d67482SBill Paul #define BGE_MSIMODE_PCI_MSTR_ABRT_ATTN	0x00000008
159595d67482SBill Paul #define BGE_MSIMODE_PCI_PERR_ATTN	0x00000010
159695d67482SBill Paul #define BGE_MSIMODE_MSI_FIFOUFLOW_ATTN	0x00000020
159795d67482SBill Paul #define BGE_MSIMODE_MSI_FIFOOFLOW_ATTN	0x00000040
159895d67482SBill Paul 
159995d67482SBill Paul /* MSI status register */
160095d67482SBill Paul #define BGE_MSISTAT_PCI_TGT_ABRT_ATTN	0x00000004
160195d67482SBill Paul #define BGE_MSISTAT_PCI_MSTR_ABRT_ATTN	0x00000008
160295d67482SBill Paul #define BGE_MSISTAT_PCI_PERR_ATTN	0x00000010
160395d67482SBill Paul #define BGE_MSISTAT_MSI_FIFOUFLOW_ATTN	0x00000020
160495d67482SBill Paul #define BGE_MSISTAT_MSI_FIFOOFLOW_ATTN	0x00000040
160595d67482SBill Paul 
160695d67482SBill Paul 
160795d67482SBill Paul /*
160895d67482SBill Paul  * DMA Completion registers
160995d67482SBill Paul  */
161095d67482SBill Paul #define BGE_DMAC_MODE			0x6400
161195d67482SBill Paul 
161295d67482SBill Paul /* DMA Completion mode register */
161395d67482SBill Paul #define BGE_DMACMODE_RESET		0x00000001
161495d67482SBill Paul #define BGE_DMACMODE_ENABLE		0x00000002
161595d67482SBill Paul 
161695d67482SBill Paul 
161795d67482SBill Paul /*
161895d67482SBill Paul  * General control registers.
161995d67482SBill Paul  */
162095d67482SBill Paul #define BGE_MODE_CTL			0x6800
162195d67482SBill Paul #define BGE_MISC_CFG			0x6804
162295d67482SBill Paul #define BGE_MISC_LOCAL_CTL		0x6808
162395d67482SBill Paul #define BGE_EE_ADDR			0x6838
162495d67482SBill Paul #define BGE_EE_DATA			0x683C
162595d67482SBill Paul #define BGE_EE_CTL			0x6840
162695d67482SBill Paul #define BGE_MDI_CTL			0x6844
162795d67482SBill Paul #define BGE_EE_DELAY			0x6848
162895d67482SBill Paul 
162995d67482SBill Paul /* Mode control register */
163095d67482SBill Paul #define BGE_MODECTL_INT_SNDCOAL_ONLY	0x00000001
163195d67482SBill Paul #define BGE_MODECTL_BYTESWAP_NONFRAME	0x00000002
163295d67482SBill Paul #define BGE_MODECTL_WORDSWAP_NONFRAME	0x00000004
163395d67482SBill Paul #define BGE_MODECTL_BYTESWAP_DATA	0x00000010
163495d67482SBill Paul #define BGE_MODECTL_WORDSWAP_DATA	0x00000020
163595d67482SBill Paul #define BGE_MODECTL_NO_FRAME_CRACKING	0x00000200
163695d67482SBill Paul #define BGE_MODECTL_NO_RX_CRC		0x00000400
163795d67482SBill Paul #define BGE_MODECTL_RX_BADFRAMES	0x00000800
163895d67482SBill Paul #define BGE_MODECTL_NO_TX_INTR		0x00002000
163995d67482SBill Paul #define BGE_MODECTL_NO_RX_INTR		0x00004000
164095d67482SBill Paul #define BGE_MODECTL_FORCE_PCI32		0x00008000
164195d67482SBill Paul #define BGE_MODECTL_STACKUP		0x00010000
164295d67482SBill Paul #define BGE_MODECTL_HOST_SEND_BDS	0x00020000
164395d67482SBill Paul #define BGE_MODECTL_TX_NO_PHDR_CSUM	0x00100000
164495d67482SBill Paul #define BGE_MODECTL_RX_NO_PHDR_CSUM	0x00800000
164595d67482SBill Paul #define BGE_MODECTL_TX_ATTN_INTR	0x01000000
164695d67482SBill Paul #define BGE_MODECTL_RX_ATTN_INTR	0x02000000
164795d67482SBill Paul #define BGE_MODECTL_MAC_ATTN_INTR	0x04000000
164895d67482SBill Paul #define BGE_MODECTL_DMA_ATTN_INTR	0x08000000
164995d67482SBill Paul #define BGE_MODECTL_FLOWCTL_ATTN_INTR	0x10000000
165095d67482SBill Paul #define BGE_MODECTL_4X_SENDRING_SZ	0x20000000
165195d67482SBill Paul #define BGE_MODECTL_FW_PROCESS_MCASTS	0x40000000
165295d67482SBill Paul 
165395d67482SBill Paul /* Misc. config register */
165495d67482SBill Paul #define BGE_MISCCFG_RESET_CORE_CLOCKS	0x00000001
165595d67482SBill Paul #define BGE_MISCCFG_TIMER_PRESCALER	0x000000FE
165695d67482SBill Paul 
165795d67482SBill Paul #define BGE_32BITTIME_66MHZ		(0x41 << 1)
165895d67482SBill Paul 
165995d67482SBill Paul /* Misc. Local Control */
166095d67482SBill Paul #define BGE_MLC_INTR_STATE		0x00000001
166195d67482SBill Paul #define BGE_MLC_INTR_CLR		0x00000002
166295d67482SBill Paul #define BGE_MLC_INTR_SET		0x00000004
166395d67482SBill Paul #define BGE_MLC_INTR_ONATTN		0x00000008
166495d67482SBill Paul #define BGE_MLC_MISCIO_IN0		0x00000100
166595d67482SBill Paul #define BGE_MLC_MISCIO_IN1		0x00000200
166695d67482SBill Paul #define BGE_MLC_MISCIO_IN2		0x00000400
166795d67482SBill Paul #define BGE_MLC_MISCIO_OUTEN0		0x00000800
166895d67482SBill Paul #define BGE_MLC_MISCIO_OUTEN1		0x00001000
166995d67482SBill Paul #define BGE_MLC_MISCIO_OUTEN2		0x00002000
167095d67482SBill Paul #define BGE_MLC_MISCIO_OUT0		0x00004000
167195d67482SBill Paul #define BGE_MLC_MISCIO_OUT1		0x00008000
167295d67482SBill Paul #define BGE_MLC_MISCIO_OUT2		0x00010000
167395d67482SBill Paul #define BGE_MLC_EXTRAM_ENB		0x00020000
167495d67482SBill Paul #define BGE_MLC_SRAM_SIZE		0x001C0000
167595d67482SBill Paul #define BGE_MLC_BANK_SEL		0x00200000 /* 0 = 2 banks, 1 == 1 */
167695d67482SBill Paul #define BGE_MLC_SSRAM_TYPE		0x00400000 /* 1 = ZBT, 0 = standard */
167795d67482SBill Paul #define BGE_MLC_SSRAM_CYC_DESEL		0x00800000
167895d67482SBill Paul #define BGE_MLC_AUTO_EEPROM		0x01000000
167995d67482SBill Paul 
168095d67482SBill Paul #define BGE_SSRAMSIZE_256KB		0x00000000
168195d67482SBill Paul #define BGE_SSRAMSIZE_512KB		0x00040000
168295d67482SBill Paul #define BGE_SSRAMSIZE_1MB		0x00080000
168395d67482SBill Paul #define BGE_SSRAMSIZE_2MB		0x000C0000
168495d67482SBill Paul #define BGE_SSRAMSIZE_4MB		0x00100000
168595d67482SBill Paul #define BGE_SSRAMSIZE_8MB		0x00140000
168695d67482SBill Paul #define BGE_SSRAMSIZE_16M		0x00180000
168795d67482SBill Paul 
168895d67482SBill Paul /* EEPROM address register */
168995d67482SBill Paul #define BGE_EEADDR_ADDRESS		0x0000FFFC
169095d67482SBill Paul #define BGE_EEADDR_HALFCLK		0x01FF0000
169195d67482SBill Paul #define BGE_EEADDR_START		0x02000000
169295d67482SBill Paul #define BGE_EEADDR_DEVID		0x1C000000
169395d67482SBill Paul #define BGE_EEADDR_RESET		0x20000000
169495d67482SBill Paul #define BGE_EEADDR_DONE			0x40000000
169595d67482SBill Paul #define BGE_EEADDR_RW			0x80000000 /* 1 = rd, 0 = wr */
169695d67482SBill Paul 
169795d67482SBill Paul #define BGE_EEDEVID(x)			((x & 7) << 26)
169895d67482SBill Paul #define BGE_EEHALFCLK(x)		((x & 0x1FF) << 16)
169995d67482SBill Paul #define BGE_HALFCLK_384SCL		0x60
170095d67482SBill Paul #define BGE_EE_READCMD \
170195d67482SBill Paul 	(BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)|	\
170295d67482SBill Paul 	BGE_EEADDR_START|BGE_EEADDR_RW|BGE_EEADDR_DONE)
170395d67482SBill Paul #define BGE_EE_WRCMD \
170495d67482SBill Paul 	(BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)|	\
170595d67482SBill Paul 	BGE_EEADDR_START|BGE_EEADDR_DONE)
170695d67482SBill Paul 
170795d67482SBill Paul /* EEPROM Control register */
170895d67482SBill Paul #define BGE_EECTL_CLKOUT_TRISTATE	0x00000001
170995d67482SBill Paul #define BGE_EECTL_CLKOUT		0x00000002
171095d67482SBill Paul #define BGE_EECTL_CLKIN			0x00000004
171195d67482SBill Paul #define BGE_EECTL_DATAOUT_TRISTATE	0x00000008
171295d67482SBill Paul #define BGE_EECTL_DATAOUT		0x00000010
171395d67482SBill Paul #define BGE_EECTL_DATAIN		0x00000020
171495d67482SBill Paul 
171595d67482SBill Paul /* MDI (MII/GMII) access register */
171695d67482SBill Paul #define BGE_MDI_DATA			0x00000001
171795d67482SBill Paul #define BGE_MDI_DIR			0x00000002
171895d67482SBill Paul #define BGE_MDI_SEL			0x00000004
171995d67482SBill Paul #define BGE_MDI_CLK			0x00000008
172095d67482SBill Paul 
172195d67482SBill Paul #define BGE_MEMWIN_START		0x00008000
172295d67482SBill Paul #define BGE_MEMWIN_END			0x0000FFFF
172395d67482SBill Paul 
172495d67482SBill Paul 
172595d67482SBill Paul #define BGE_MEMWIN_READ(sc, x, val)					\
172695d67482SBill Paul 	do {								\
172795d67482SBill Paul 		pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR,	\
172895d67482SBill Paul 		    (0xFFFF0000 & x), 4);				\
172995d67482SBill Paul 		val = CSR_READ_4(sc, BGE_MEMWIN_START + (x & 0xFFFF));	\
173095d67482SBill Paul 	} while(0)
173195d67482SBill Paul 
173295d67482SBill Paul #define BGE_MEMWIN_WRITE(sc, x, val)					\
173395d67482SBill Paul 	do {								\
173495d67482SBill Paul 		pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR,	\
173595d67482SBill Paul 		    (0xFFFF0000 & x), 4);				\
173695d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MEMWIN_START + (x & 0xFFFF), val);	\
173795d67482SBill Paul 	} while(0)
173895d67482SBill Paul 
173995d67482SBill Paul /*
174095d67482SBill Paul  * This magic number is used to prevent PXE restart when we
174195d67482SBill Paul  * issue a software reset. We write this magic number to the
174295d67482SBill Paul  * firmware mailbox at 0xB50 in order to prevent the PXE boot
174395d67482SBill Paul  * code from running.
174495d67482SBill Paul  */
174595d67482SBill Paul #define BGE_MAGIC_NUMBER                0x4B657654
174695d67482SBill Paul 
174795d67482SBill Paul typedef struct {
174895d67482SBill Paul 	u_int32_t		bge_addr_hi;
174995d67482SBill Paul 	u_int32_t		bge_addr_lo;
175095d67482SBill Paul } bge_hostaddr;
1751f41ac2beSBill Paul 
1752487a8c7eSPaul Saab #define BGE_HOSTADDR(x, y)						\
1753487a8c7eSPaul Saab 	do {								\
1754487a8c7eSPaul Saab 		(x).bge_addr_lo = ((u_int64_t) (y) & 0xffffffff);	\
1755487a8c7eSPaul Saab 		(x).bge_addr_hi = ((u_int64_t) (y) >> 32);		\
1756487a8c7eSPaul Saab 	} while(0)
175795d67482SBill Paul 
1758f41ac2beSBill Paul #define BGE_ADDR_LO(y)	\
1759f41ac2beSBill Paul 	((u_int64_t) (y) & 0xFFFFFFFF)
1760f41ac2beSBill Paul #define BGE_ADDR_HI(y)	\
1761f41ac2beSBill Paul 	((u_int64_t) (y) >> 32)
1762f41ac2beSBill Paul 
176395d67482SBill Paul /* Ring control block structure */
176495d67482SBill Paul struct bge_rcb {
176595d67482SBill Paul 	bge_hostaddr		bge_hostaddr;
176667111612SJohn Polstra 	u_int32_t		bge_maxlen_flags;
176795d67482SBill Paul 	u_int32_t		bge_nicaddr;
176895d67482SBill Paul };
176967111612SJohn Polstra #define BGE_RCB_MAXLEN_FLAGS(maxlen, flags)	((maxlen) << 16 | (flags))
177095d67482SBill Paul 
177195d67482SBill Paul #define BGE_RCB_FLAG_USE_EXT_RX_BD	0x0001
177295d67482SBill Paul #define BGE_RCB_FLAG_RING_DISABLED	0x0002
177395d67482SBill Paul 
177495d67482SBill Paul struct bge_tx_bd {
177595d67482SBill Paul 	bge_hostaddr		bge_addr;
177695d67482SBill Paul 	u_int16_t		bge_flags;
177795d67482SBill Paul 	u_int16_t		bge_len;
177895d67482SBill Paul 	u_int16_t		bge_vlan_tag;
177995d67482SBill Paul 	u_int16_t		bge_rsvd;
178095d67482SBill Paul };
178195d67482SBill Paul 
178295d67482SBill Paul #define BGE_TXBDFLAG_TCP_UDP_CSUM	0x0001
178395d67482SBill Paul #define BGE_TXBDFLAG_IP_CSUM		0x0002
178495d67482SBill Paul #define BGE_TXBDFLAG_END		0x0004
178595d67482SBill Paul #define BGE_TXBDFLAG_IP_FRAG		0x0008
178695d67482SBill Paul #define BGE_TXBDFLAG_IP_FRAG_END	0x0010
178795d67482SBill Paul #define BGE_TXBDFLAG_VLAN_TAG		0x0040
178895d67482SBill Paul #define BGE_TXBDFLAG_COAL_NOW		0x0080
178995d67482SBill Paul #define BGE_TXBDFLAG_CPU_PRE_DMA	0x0100
179095d67482SBill Paul #define BGE_TXBDFLAG_CPU_POST_DMA	0x0200
179195d67482SBill Paul #define BGE_TXBDFLAG_INSERT_SRC_ADDR	0x1000
179295d67482SBill Paul #define BGE_TXBDFLAG_CHOOSE_SRC_ADDR	0x6000
179395d67482SBill Paul #define BGE_TXBDFLAG_NO_CRC		0x8000
179495d67482SBill Paul 
179595d67482SBill Paul #define BGE_NIC_TXRING_ADDR(ringno, size)	\
179695d67482SBill Paul 	BGE_SEND_RING_1_TO_4 +			\
179795d67482SBill Paul 	((ringno * sizeof(struct bge_tx_bd) * size) / 4)
179895d67482SBill Paul 
179995d67482SBill Paul struct bge_rx_bd {
180095d67482SBill Paul 	bge_hostaddr		bge_addr;
180195d67482SBill Paul 	u_int16_t		bge_len;
180295d67482SBill Paul 	u_int16_t		bge_idx;
180395d67482SBill Paul 	u_int16_t		bge_flags;
180495d67482SBill Paul 	u_int16_t		bge_type;
180595d67482SBill Paul 	u_int16_t		bge_tcp_udp_csum;
180695d67482SBill Paul 	u_int16_t		bge_ip_csum;
180795d67482SBill Paul 	u_int16_t		bge_vlan_tag;
180895d67482SBill Paul 	u_int16_t		bge_error_flag;
180995d67482SBill Paul 	u_int32_t		bge_rsvd;
181095d67482SBill Paul 	u_int32_t		bge_opaque;
181195d67482SBill Paul };
181295d67482SBill Paul 
181395d67482SBill Paul #define BGE_RXBDFLAG_END		0x0004
181495d67482SBill Paul #define BGE_RXBDFLAG_JUMBO_RING		0x0020
181595d67482SBill Paul #define BGE_RXBDFLAG_VLAN_TAG		0x0040
181695d67482SBill Paul #define BGE_RXBDFLAG_ERROR		0x0400
181795d67482SBill Paul #define BGE_RXBDFLAG_MINI_RING		0x0800
181895d67482SBill Paul #define BGE_RXBDFLAG_IP_CSUM		0x1000
181995d67482SBill Paul #define BGE_RXBDFLAG_TCP_UDP_CSUM	0x2000
182095d67482SBill Paul #define BGE_RXBDFLAG_TCP_UDP_IS_TCP	0x4000
182195d67482SBill Paul 
182295d67482SBill Paul #define BGE_RXERRFLAG_BAD_CRC		0x0001
182395d67482SBill Paul #define BGE_RXERRFLAG_COLL_DETECT	0x0002
182495d67482SBill Paul #define BGE_RXERRFLAG_LINK_LOST		0x0004
182595d67482SBill Paul #define BGE_RXERRFLAG_PHY_DECODE_ERR	0x0008
182695d67482SBill Paul #define BGE_RXERRFLAG_MAC_ABORT		0x0010
182795d67482SBill Paul #define BGE_RXERRFLAG_RUNT		0x0020
182895d67482SBill Paul #define BGE_RXERRFLAG_TRUNC_NO_RSRCS	0x0040
182995d67482SBill Paul #define BGE_RXERRFLAG_GIANT		0x0080
183095d67482SBill Paul 
183195d67482SBill Paul struct bge_sts_idx {
183295d67482SBill Paul 	u_int16_t		bge_rx_prod_idx;
183395d67482SBill Paul 	u_int16_t		bge_tx_cons_idx;
183495d67482SBill Paul };
183595d67482SBill Paul 
183695d67482SBill Paul struct bge_status_block {
183795d67482SBill Paul 	u_int32_t		bge_status;
183895d67482SBill Paul 	u_int32_t		bge_rsvd0;
183995d67482SBill Paul 	u_int16_t		bge_rx_jumbo_cons_idx;
184095d67482SBill Paul 	u_int16_t		bge_rx_std_cons_idx;
184195d67482SBill Paul 	u_int16_t		bge_rx_mini_cons_idx;
184295d67482SBill Paul 	u_int16_t		bge_rsvd1;
184395d67482SBill Paul 	struct bge_sts_idx	bge_idx[16];
184495d67482SBill Paul };
184595d67482SBill Paul 
184695d67482SBill Paul #define BGE_TX_CONSIDX(x, i) x->bge_idx[i].bge_tx_considx
184795d67482SBill Paul #define BGE_RX_PRODIDX(x, i) x->bge_idx[i].bge_rx_prodidx
184895d67482SBill Paul 
184995d67482SBill Paul #define BGE_STATFLAG_UPDATED		0x00000001
185095d67482SBill Paul #define BGE_STATFLAG_LINKSTATE_CHANGED	0x00000002
185195d67482SBill Paul #define BGE_STATFLAG_ERROR		0x00000004
185295d67482SBill Paul 
185395d67482SBill Paul 
185495d67482SBill Paul /*
185595d67482SBill Paul  * Broadcom Vendor ID
185695d67482SBill Paul  * (Note: the BCM570x still defaults to the Alteon PCI vendor ID
185795d67482SBill Paul  * even though they're now manufactured by Broadcom)
185895d67482SBill Paul  */
185995d67482SBill Paul #define BCOM_VENDORID			0x14E4
186095d67482SBill Paul #define BCOM_DEVICEID_BCM5700		0x1644
186195d67482SBill Paul #define BCOM_DEVICEID_BCM5701		0x1645
18620434d1b8SBill Paul #define BCOM_DEVICEID_BCM5702		0x16A6
18630434d1b8SBill Paul #define BCOM_DEVICEID_BCM5702X		0x16C6
18640434d1b8SBill Paul #define BCOM_DEVICEID_BCM5703		0x16A7
18650434d1b8SBill Paul #define BCOM_DEVICEID_BCM5703X		0x16C7
18666ac6d2c8SPaul Saab #define BCOM_DEVICEID_BCM5704C		0x1648
18676ac6d2c8SPaul Saab #define BCOM_DEVICEID_BCM5704S		0x16A8
18680434d1b8SBill Paul #define BCOM_DEVICEID_BCM5705		0x1653
1869c001ccf2SPaul Saab #define BCOM_DEVICEID_BCM5705K		0x1654
187035ca8069SPaul Saab #define BCOM_DEVICEID_BCM5721		0x1659
18710434d1b8SBill Paul #define BCOM_DEVICEID_BCM5705M		0x165D
18720434d1b8SBill Paul #define BCOM_DEVICEID_BCM5705M_ALT	0x165E
1873419c028bSPaul Saab #define BCOM_DEVICEID_BCM5714C		0x1668
1874e53d81eeSPaul Saab #define BCOM_DEVICEID_BCM5750		0x1676
1875e53d81eeSPaul Saab #define BCOM_DEVICEID_BCM5750M		0x167C
1876e53d81eeSPaul Saab #define BCOM_DEVICEID_BCM5751		0x1677
1877d2014b30STai-hwa Liang #define BCOM_DEVICEID_BCM5751M		0x167D
18780434d1b8SBill Paul #define BCOM_DEVICEID_BCM5782		0x1696
18799f71a4c2SBill Paul #define BCOM_DEVICEID_BCM5788		0x169C
1880c3615d48SMike Silbersack #define BCOM_DEVICEID_BCM5789		0x169D
18815d99c641SBill Paul #define BCOM_DEVICEID_BCM5901		0x170D
18825d99c641SBill Paul #define BCOM_DEVICEID_BCM5901A2		0x170E
188395d67482SBill Paul 
188495d67482SBill Paul /*
188595d67482SBill Paul  * Alteon AceNIC PCI vendor/device ID.
188695d67482SBill Paul  */
188795d67482SBill Paul #define ALT_VENDORID			0x12AE
188895d67482SBill Paul #define ALT_DEVICEID_ACENIC		0x0001
188995d67482SBill Paul #define ALT_DEVICEID_ACENIC_COPPER	0x0002
189095d67482SBill Paul #define ALT_DEVICEID_BCM5700		0x0003
189195d67482SBill Paul #define ALT_DEVICEID_BCM5701		0x0004
189295d67482SBill Paul 
189395d67482SBill Paul /*
189495d67482SBill Paul  * 3Com 3c985 PCI vendor/device ID.
189595d67482SBill Paul  */
189695d67482SBill Paul #define TC_VENDORID			0x10B7
189795d67482SBill Paul #define TC_DEVICEID_3C985		0x0001
189895d67482SBill Paul #define TC_DEVICEID_3C996		0x0003
189995d67482SBill Paul 
190095d67482SBill Paul /*
190195d67482SBill Paul  * SysKonnect PCI vendor ID
190295d67482SBill Paul  */
190395d67482SBill Paul #define SK_VENDORID			0x1148
190495d67482SBill Paul #define SK_DEVICEID_ALTIMA		0x4400
190595d67482SBill Paul #define SK_SUBSYSID_9D21		0x4421
190695d67482SBill Paul #define SK_SUBSYSID_9D41		0x4441
190795d67482SBill Paul 
190895d67482SBill Paul /*
1909586d7c2eSJohn Polstra  * Altima PCI vendor/device ID.
1910586d7c2eSJohn Polstra  */
1911586d7c2eSJohn Polstra #define ALTIMA_VENDORID			0x173b
1912586d7c2eSJohn Polstra #define ALTIMA_DEVICE_AC1000		0x03e8
19132aae6624SBill Paul #define ALTIMA_DEVICE_AC1002		0x03e9
1914470bd96aSJohn Polstra #define ALTIMA_DEVICE_AC9100		0x03ea
1915586d7c2eSJohn Polstra 
1916586d7c2eSJohn Polstra /*
19176d2a9bd6SDoug Ambrisko  * Dell PCI vendor ID
19186d2a9bd6SDoug Ambrisko  */
19196d2a9bd6SDoug Ambrisko 
19206d2a9bd6SDoug Ambrisko #define DELL_VENDORID			0x1028
19216d2a9bd6SDoug Ambrisko 
19226d2a9bd6SDoug Ambrisko /*
192395d67482SBill Paul  * Offset of MAC address inside EEPROM.
192495d67482SBill Paul  */
192595d67482SBill Paul #define BGE_EE_MAC_OFFSET		0x7C
192695d67482SBill Paul #define BGE_EE_HWCFG_OFFSET		0xC8
192795d67482SBill Paul 
1928a1d52896SBill Paul #define BGE_HWCFG_VOLTAGE		0x00000003
1929a1d52896SBill Paul #define BGE_HWCFG_PHYLED_MODE		0x0000000C
1930a1d52896SBill Paul #define BGE_HWCFG_MEDIA			0x00000030
1931a1d52896SBill Paul 
1932a1d52896SBill Paul #define BGE_VOLTAGE_1POINT3		0x00000000
1933a1d52896SBill Paul #define BGE_VOLTAGE_1POINT8		0x00000001
1934a1d52896SBill Paul 
1935a1d52896SBill Paul #define BGE_PHYLEDMODE_UNSPEC		0x00000000
1936a1d52896SBill Paul #define BGE_PHYLEDMODE_TRIPLELED	0x00000004
1937a1d52896SBill Paul #define BGE_PHYLEDMODE_SINGLELED	0x00000008
1938a1d52896SBill Paul 
1939a1d52896SBill Paul #define BGE_MEDIA_UNSPEC		0x00000000
1940a1d52896SBill Paul #define BGE_MEDIA_COPPER		0x00000010
1941a1d52896SBill Paul #define BGE_MEDIA_FIBER			0x00000020
1942a1d52896SBill Paul 
194395d67482SBill Paul #define BGE_PCI_READ_CMD		0x06000000
194495d67482SBill Paul #define BGE_PCI_WRITE_CMD		0x70000000
194595d67482SBill Paul 
194695d67482SBill Paul #define BGE_TICKS_PER_SEC		1000000
194795d67482SBill Paul 
194895d67482SBill Paul /*
194995d67482SBill Paul  * Ring size constants.
195095d67482SBill Paul  */
195195d67482SBill Paul #define BGE_EVENT_RING_CNT	256
195295d67482SBill Paul #define BGE_CMD_RING_CNT	64
195395d67482SBill Paul #define BGE_STD_RX_RING_CNT	512
195495d67482SBill Paul #define BGE_JUMBO_RX_RING_CNT	256
195595d67482SBill Paul #define BGE_MINI_RX_RING_CNT	1024
195695d67482SBill Paul #define BGE_RETURN_RING_CNT	1024
195795d67482SBill Paul 
19580434d1b8SBill Paul /* 5705 has smaller return ring size */
19590434d1b8SBill Paul 
19600434d1b8SBill Paul #define BGE_RETURN_RING_CNT_5705	512
19610434d1b8SBill Paul 
196295d67482SBill Paul /*
196395d67482SBill Paul  * Possible TX ring sizes.
196495d67482SBill Paul  */
196595d67482SBill Paul #define BGE_TX_RING_CNT_128	128
196695d67482SBill Paul #define BGE_TX_RING_BASE_128	0x3800
196795d67482SBill Paul 
196895d67482SBill Paul #define BGE_TX_RING_CNT_256	256
196995d67482SBill Paul #define BGE_TX_RING_BASE_256	0x3000
197095d67482SBill Paul 
197195d67482SBill Paul #define BGE_TX_RING_CNT_512	512
197295d67482SBill Paul #define BGE_TX_RING_BASE_512	0x2000
197395d67482SBill Paul 
197495d67482SBill Paul #define BGE_TX_RING_CNT		BGE_TX_RING_CNT_512
197595d67482SBill Paul #define BGE_TX_RING_BASE	BGE_TX_RING_BASE_512
197695d67482SBill Paul 
197795d67482SBill Paul /*
197895d67482SBill Paul  * Tigon III statistics counters.
197995d67482SBill Paul  */
19800434d1b8SBill Paul /* Statistics maintained MAC Receive block. */
19810434d1b8SBill Paul struct bge_rx_mac_stats {
198295d67482SBill Paul 	bge_hostaddr		ifHCInOctets;
198395d67482SBill Paul 	bge_hostaddr		Reserved1;
198495d67482SBill Paul 	bge_hostaddr		etherStatsFragments;
198595d67482SBill Paul 	bge_hostaddr		ifHCInUcastPkts;
198695d67482SBill Paul 	bge_hostaddr		ifHCInMulticastPkts;
198795d67482SBill Paul 	bge_hostaddr		ifHCInBroadcastPkts;
198895d67482SBill Paul 	bge_hostaddr		dot3StatsFCSErrors;
198995d67482SBill Paul 	bge_hostaddr		dot3StatsAlignmentErrors;
199095d67482SBill Paul 	bge_hostaddr		xonPauseFramesReceived;
199195d67482SBill Paul 	bge_hostaddr		xoffPauseFramesReceived;
199295d67482SBill Paul 	bge_hostaddr		macControlFramesReceived;
199395d67482SBill Paul 	bge_hostaddr		xoffStateEntered;
199495d67482SBill Paul 	bge_hostaddr		dot3StatsFramesTooLong;
199595d67482SBill Paul 	bge_hostaddr		etherStatsJabbers;
199695d67482SBill Paul 	bge_hostaddr		etherStatsUndersizePkts;
199795d67482SBill Paul 	bge_hostaddr		inRangeLengthError;
199895d67482SBill Paul 	bge_hostaddr		outRangeLengthError;
199995d67482SBill Paul 	bge_hostaddr		etherStatsPkts64Octets;
200095d67482SBill Paul 	bge_hostaddr		etherStatsPkts65Octetsto127Octets;
200195d67482SBill Paul 	bge_hostaddr		etherStatsPkts128Octetsto255Octets;
200295d67482SBill Paul 	bge_hostaddr		etherStatsPkts256Octetsto511Octets;
200395d67482SBill Paul 	bge_hostaddr		etherStatsPkts512Octetsto1023Octets;
200495d67482SBill Paul 	bge_hostaddr		etherStatsPkts1024Octetsto1522Octets;
200595d67482SBill Paul 	bge_hostaddr		etherStatsPkts1523Octetsto2047Octets;
200695d67482SBill Paul 	bge_hostaddr		etherStatsPkts2048Octetsto4095Octets;
200795d67482SBill Paul 	bge_hostaddr		etherStatsPkts4096Octetsto8191Octets;
200895d67482SBill Paul 	bge_hostaddr		etherStatsPkts8192Octetsto9022Octets;
20090434d1b8SBill Paul };
201095d67482SBill Paul 
201195d67482SBill Paul 
20120434d1b8SBill Paul /* Statistics maintained MAC Transmit block. */
20130434d1b8SBill Paul struct bge_tx_mac_stats {
201495d67482SBill Paul 	bge_hostaddr		ifHCOutOctets;
201595d67482SBill Paul 	bge_hostaddr		Reserved2;
201695d67482SBill Paul 	bge_hostaddr		etherStatsCollisions;
201795d67482SBill Paul 	bge_hostaddr		outXonSent;
201895d67482SBill Paul 	bge_hostaddr		outXoffSent;
201995d67482SBill Paul 	bge_hostaddr		flowControlDone;
202095d67482SBill Paul 	bge_hostaddr		dot3StatsInternalMacTransmitErrors;
202195d67482SBill Paul 	bge_hostaddr		dot3StatsSingleCollisionFrames;
202295d67482SBill Paul 	bge_hostaddr		dot3StatsMultipleCollisionFrames;
202395d67482SBill Paul 	bge_hostaddr		dot3StatsDeferredTransmissions;
202495d67482SBill Paul 	bge_hostaddr		Reserved3;
202595d67482SBill Paul 	bge_hostaddr		dot3StatsExcessiveCollisions;
202695d67482SBill Paul 	bge_hostaddr		dot3StatsLateCollisions;
202795d67482SBill Paul 	bge_hostaddr		dot3Collided2Times;
202895d67482SBill Paul 	bge_hostaddr		dot3Collided3Times;
202995d67482SBill Paul 	bge_hostaddr		dot3Collided4Times;
203095d67482SBill Paul 	bge_hostaddr		dot3Collided5Times;
203195d67482SBill Paul 	bge_hostaddr		dot3Collided6Times;
203295d67482SBill Paul 	bge_hostaddr		dot3Collided7Times;
203395d67482SBill Paul 	bge_hostaddr		dot3Collided8Times;
203495d67482SBill Paul 	bge_hostaddr		dot3Collided9Times;
203595d67482SBill Paul 	bge_hostaddr		dot3Collided10Times;
203695d67482SBill Paul 	bge_hostaddr		dot3Collided11Times;
203795d67482SBill Paul 	bge_hostaddr		dot3Collided12Times;
203895d67482SBill Paul 	bge_hostaddr		dot3Collided13Times;
203995d67482SBill Paul 	bge_hostaddr		dot3Collided14Times;
204095d67482SBill Paul 	bge_hostaddr		dot3Collided15Times;
204195d67482SBill Paul 	bge_hostaddr		ifHCOutUcastPkts;
204295d67482SBill Paul 	bge_hostaddr		ifHCOutMulticastPkts;
204395d67482SBill Paul 	bge_hostaddr		ifHCOutBroadcastPkts;
204495d67482SBill Paul 	bge_hostaddr		dot3StatsCarrierSenseErrors;
204595d67482SBill Paul 	bge_hostaddr		ifOutDiscards;
204695d67482SBill Paul 	bge_hostaddr		ifOutErrors;
20470434d1b8SBill Paul };
20480434d1b8SBill Paul 
20490434d1b8SBill Paul /* Stats counters access through registers */
20500434d1b8SBill Paul struct bge_mac_stats_regs {
20510434d1b8SBill Paul 	u_int32_t		ifHCOutOctets;
20520434d1b8SBill Paul 	u_int32_t		Reserved0;
20530434d1b8SBill Paul 	u_int32_t		etherStatsCollisions;
20540434d1b8SBill Paul 	u_int32_t		outXonSent;
20550434d1b8SBill Paul 	u_int32_t		outXoffSent;
20560434d1b8SBill Paul 	u_int32_t		Reserved1;
20570434d1b8SBill Paul 	u_int32_t		dot3StatsInternalMacTransmitErrors;
20580434d1b8SBill Paul 	u_int32_t		dot3StatsSingleCollisionFrames;
20590434d1b8SBill Paul 	u_int32_t		dot3StatsMultipleCollisionFrames;
20600434d1b8SBill Paul 	u_int32_t		dot3StatsDeferredTransmissions;
20610434d1b8SBill Paul 	u_int32_t		Reserved2;
20620434d1b8SBill Paul 	u_int32_t		dot3StatsExcessiveCollisions;
20630434d1b8SBill Paul 	u_int32_t		dot3StatsLateCollisions;
20640434d1b8SBill Paul 	u_int32_t		Reserved3[14];
20650434d1b8SBill Paul 	u_int32_t		ifHCOutUcastPkts;
20660434d1b8SBill Paul 	u_int32_t		ifHCOutMulticastPkts;
20670434d1b8SBill Paul 	u_int32_t		ifHCOutBroadcastPkts;
20680434d1b8SBill Paul 	u_int32_t		Reserved4[2];
20690434d1b8SBill Paul 	u_int32_t		ifHCInOctets;
20700434d1b8SBill Paul 	u_int32_t		Reserved5;
20710434d1b8SBill Paul 	u_int32_t		etherStatsFragments;
20720434d1b8SBill Paul 	u_int32_t		ifHCInUcastPkts;
20730434d1b8SBill Paul 	u_int32_t		ifHCInMulticastPkts;
20740434d1b8SBill Paul 	u_int32_t		ifHCInBroadcastPkts;
20750434d1b8SBill Paul 	u_int32_t		dot3StatsFCSErrors;
20760434d1b8SBill Paul 	u_int32_t		dot3StatsAlignmentErrors;
20770434d1b8SBill Paul 	u_int32_t		xonPauseFramesReceived;
20780434d1b8SBill Paul 	u_int32_t		xoffPauseFramesReceived;
20790434d1b8SBill Paul 	u_int32_t		macControlFramesReceived;
20800434d1b8SBill Paul 	u_int32_t		xoffStateEntered;
20810434d1b8SBill Paul 	u_int32_t		dot3StatsFramesTooLong;
20820434d1b8SBill Paul 	u_int32_t		etherStatsJabbers;
20830434d1b8SBill Paul 	u_int32_t		etherStatsUndersizePkts;
20840434d1b8SBill Paul };
20850434d1b8SBill Paul 
20860434d1b8SBill Paul struct bge_stats {
20870434d1b8SBill Paul 	u_int8_t		Reserved0[256];
20880434d1b8SBill Paul 
20890434d1b8SBill Paul 	/* Statistics maintained by Receive MAC. */
20900434d1b8SBill Paul 	struct bge_rx_mac_stats rxstats;
20910434d1b8SBill Paul 
20920434d1b8SBill Paul 	bge_hostaddr		Unused1[37];
20930434d1b8SBill Paul 
20940434d1b8SBill Paul 	/* Statistics maintained by Transmit MAC. */
20950434d1b8SBill Paul 	struct bge_tx_mac_stats txstats;
209695d67482SBill Paul 
209795d67482SBill Paul 	bge_hostaddr		Unused2[31];
209895d67482SBill Paul 
209995d67482SBill Paul 	/* Statistics maintained by Receive List Placement. */
210095d67482SBill Paul 	bge_hostaddr		COSIfHCInPkts[16];
210195d67482SBill Paul 	bge_hostaddr		COSFramesDroppedDueToFilters;
210295d67482SBill Paul 	bge_hostaddr		nicDmaWriteQueueFull;
210395d67482SBill Paul 	bge_hostaddr		nicDmaWriteHighPriQueueFull;
210495d67482SBill Paul 	bge_hostaddr		nicNoMoreRxBDs;
210595d67482SBill Paul 	bge_hostaddr		ifInDiscards;
210695d67482SBill Paul 	bge_hostaddr		ifInErrors;
210795d67482SBill Paul 	bge_hostaddr		nicRecvThresholdHit;
210895d67482SBill Paul 
210995d67482SBill Paul 	bge_hostaddr		Unused3[9];
211095d67482SBill Paul 
211195d67482SBill Paul 	/* Statistics maintained by Send Data Initiator. */
211295d67482SBill Paul 	bge_hostaddr		COSIfHCOutPkts[16];
211395d67482SBill Paul 	bge_hostaddr		nicDmaReadQueueFull;
211495d67482SBill Paul 	bge_hostaddr		nicDmaReadHighPriQueueFull;
211595d67482SBill Paul 	bge_hostaddr		nicSendDataCompQueueFull;
211695d67482SBill Paul 
211795d67482SBill Paul 	/* Statistics maintained by Host Coalescing. */
211895d67482SBill Paul 	bge_hostaddr		nicRingSetSendProdIndex;
211995d67482SBill Paul 	bge_hostaddr		nicRingStatusUpdate;
212095d67482SBill Paul 	bge_hostaddr		nicInterrupts;
212195d67482SBill Paul 	bge_hostaddr		nicAvoidedInterrupts;
212295d67482SBill Paul 	bge_hostaddr		nicSendThresholdHit;
212395d67482SBill Paul 
212495d67482SBill Paul 	u_int8_t		Reserved4[320];
212595d67482SBill Paul };
212695d67482SBill Paul 
212795d67482SBill Paul /*
212895d67482SBill Paul  * Tigon general information block. This resides in host memory
212995d67482SBill Paul  * and contains the status counters, ring control blocks and
213095d67482SBill Paul  * producer pointers.
213195d67482SBill Paul  */
213295d67482SBill Paul 
213395d67482SBill Paul struct bge_gib {
213495d67482SBill Paul 	struct bge_stats	bge_stats;
213595d67482SBill Paul 	struct bge_rcb		bge_tx_rcb[16];
213695d67482SBill Paul 	struct bge_rcb		bge_std_rx_rcb;
213795d67482SBill Paul 	struct bge_rcb		bge_jumbo_rx_rcb;
213895d67482SBill Paul 	struct bge_rcb		bge_mini_rx_rcb;
213995d67482SBill Paul 	struct bge_rcb		bge_return_rcb;
214095d67482SBill Paul };
214195d67482SBill Paul 
214295d67482SBill Paul #define BGE_FRAMELEN		1518
214395d67482SBill Paul #define BGE_MAX_FRAMELEN	1536
214495d67482SBill Paul #define BGE_JUMBO_FRAMELEN	9018
214595d67482SBill Paul #define BGE_JUMBO_MTU		(BGE_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
214695d67482SBill Paul #define BGE_PAGE_SIZE		PAGE_SIZE
214795d67482SBill Paul #define BGE_MIN_FRAMELEN		60
214895d67482SBill Paul 
214995d67482SBill Paul /*
215095d67482SBill Paul  * Other utility macros.
215195d67482SBill Paul  */
215295d67482SBill Paul #define BGE_INC(x, y)	(x) = (x + 1) % y
215395d67482SBill Paul 
215495d67482SBill Paul /*
215595d67482SBill Paul  * Vital product data and structures.
215695d67482SBill Paul  */
215795d67482SBill Paul #define BGE_VPD_FLAG		0x8000
215895d67482SBill Paul 
215995d67482SBill Paul /* VPD structures */
216095d67482SBill Paul struct vpd_res {
216195d67482SBill Paul 	u_int8_t		vr_id;
216295d67482SBill Paul 	u_int8_t		vr_len;
216395d67482SBill Paul 	u_int8_t		vr_pad;
216495d67482SBill Paul };
216595d67482SBill Paul 
216695d67482SBill Paul struct vpd_key {
216795d67482SBill Paul 	char			vk_key[2];
216895d67482SBill Paul 	u_int8_t		vk_len;
216995d67482SBill Paul };
217095d67482SBill Paul 
217195d67482SBill Paul #define VPD_RES_ID	0x82	/* ID string */
217295d67482SBill Paul #define VPD_RES_READ	0x90	/* start of read only area */
217395d67482SBill Paul #define VPD_RES_WRITE	0x81	/* start of read/write area */
217495d67482SBill Paul #define VPD_RES_END	0x78	/* end tag */
217595d67482SBill Paul 
217695d67482SBill Paul 
217795d67482SBill Paul /*
217895d67482SBill Paul  * Register access macros. The Tigon always uses memory mapped register
217995d67482SBill Paul  * accesses and all registers must be accessed with 32 bit operations.
218095d67482SBill Paul  */
218195d67482SBill Paul 
218295d67482SBill Paul #define CSR_WRITE_4(sc, reg, val)	\
218395d67482SBill Paul 	bus_space_write_4(sc->bge_btag, sc->bge_bhandle, reg, val)
218495d67482SBill Paul 
218595d67482SBill Paul #define CSR_READ_4(sc, reg)		\
218695d67482SBill Paul 	bus_space_read_4(sc->bge_btag, sc->bge_bhandle, reg)
218795d67482SBill Paul 
218895d67482SBill Paul #define BGE_SETBIT(sc, reg, x)	\
218929f19445SAlfred Perlstein 	CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) | (x)))
219095d67482SBill Paul #define BGE_CLRBIT(sc, reg, x)	\
219129f19445SAlfred Perlstein 	CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) & ~(x)))
219295d67482SBill Paul 
219395d67482SBill Paul #define PCI_SETBIT(dev, reg, x, s)	\
219429f19445SAlfred Perlstein 	pci_write_config(dev, reg, (pci_read_config(dev, reg, s) | (x)), s)
219595d67482SBill Paul #define PCI_CLRBIT(dev, reg, x, s)	\
219629f19445SAlfred Perlstein 	pci_write_config(dev, reg, (pci_read_config(dev, reg, s) & ~(x)), s)
219795d67482SBill Paul 
219895d67482SBill Paul /*
219995d67482SBill Paul  * Memory management stuff. Note: the SSLOTS, MSLOTS and JSLOTS
220095d67482SBill Paul  * values are tuneable. They control the actual amount of buffers
220195d67482SBill Paul  * allocated for the standard, mini and jumbo receive rings.
220295d67482SBill Paul  */
220395d67482SBill Paul 
220495d67482SBill Paul #define BGE_SSLOTS	256
220595d67482SBill Paul #define BGE_MSLOTS	256
220695d67482SBill Paul #define BGE_JSLOTS	384
220795d67482SBill Paul 
220895d67482SBill Paul #define BGE_JRAWLEN (BGE_JUMBO_FRAMELEN + ETHER_ALIGN)
220995d67482SBill Paul #define BGE_JLEN (BGE_JRAWLEN + (sizeof(u_int64_t) - \
221095d67482SBill Paul 	(BGE_JRAWLEN % sizeof(u_int64_t))))
221195d67482SBill Paul #define BGE_JPAGESZ PAGE_SIZE
221295d67482SBill Paul #define BGE_RESID (BGE_JPAGESZ - (BGE_JLEN * BGE_JSLOTS) % BGE_JPAGESZ)
221395d67482SBill Paul #define BGE_JMEM ((BGE_JLEN * BGE_JSLOTS) + BGE_RESID)
221495d67482SBill Paul 
221595d67482SBill Paul /*
221695d67482SBill Paul  * Ring structures. Most of these reside in host memory and we tell
221795d67482SBill Paul  * the NIC where they are via the ring control blocks. The exceptions
221895d67482SBill Paul  * are the tx and command rings, which live in NIC memory and which
221995d67482SBill Paul  * we access via the shared memory window.
222095d67482SBill Paul  */
2221f41ac2beSBill Paul 
222295d67482SBill Paul struct bge_ring_data {
2223f41ac2beSBill Paul 	struct bge_rx_bd	*bge_rx_std_ring;
2224f41ac2beSBill Paul 	bus_addr_t		bge_rx_std_ring_paddr;
2225f41ac2beSBill Paul 	struct bge_rx_bd	*bge_rx_jumbo_ring;
2226f41ac2beSBill Paul 	bus_addr_t		bge_rx_jumbo_ring_paddr;
2227f41ac2beSBill Paul 	struct bge_rx_bd	*bge_rx_return_ring;
2228f41ac2beSBill Paul 	bus_addr_t		bge_rx_return_ring_paddr;
2229f41ac2beSBill Paul 	struct bge_tx_bd	*bge_tx_ring;
2230f41ac2beSBill Paul 	bus_addr_t		bge_tx_ring_paddr;
2231f41ac2beSBill Paul 	struct bge_status_block	*bge_status_block;
2232f41ac2beSBill Paul 	bus_addr_t		bge_status_block_paddr;
2233f41ac2beSBill Paul 	struct bge_stats	*bge_stats;
2234f41ac2beSBill Paul 	bus_addr_t		bge_stats_paddr;
2235f41ac2beSBill Paul 	void			*bge_jumbo_buf;
223695d67482SBill Paul 	struct bge_gib		bge_info;
223795d67482SBill Paul };
223895d67482SBill Paul 
2239f41ac2beSBill Paul #define BGE_STD_RX_RING_SZ	\
2240f41ac2beSBill Paul 	(sizeof(struct bge_rx_bd) * BGE_STD_RX_RING_CNT)
2241f41ac2beSBill Paul #define BGE_JUMBO_RX_RING_SZ	\
2242f41ac2beSBill Paul 	(sizeof(struct bge_rx_bd) * BGE_JUMBO_RX_RING_CNT)
2243f41ac2beSBill Paul #define BGE_TX_RING_SZ		\
2244f41ac2beSBill Paul 	(sizeof(struct bge_tx_bd) * BGE_TX_RING_CNT)
2245f41ac2beSBill Paul #define BGE_RX_RTN_RING_SZ(x)	\
2246f41ac2beSBill Paul 	(sizeof(struct bge_rx_bd) * x->bge_return_ring_cnt)
2247f41ac2beSBill Paul 
2248f41ac2beSBill Paul #define BGE_STATUS_BLK_SZ	sizeof (struct bge_status_block)
2249f41ac2beSBill Paul 
2250f41ac2beSBill Paul #define BGE_STATS_SZ		sizeof (struct bge_stats)
2251f41ac2beSBill Paul 
225295d67482SBill Paul /*
225395d67482SBill Paul  * Mbuf pointers. We need these to keep track of the virtual addresses
225495d67482SBill Paul  * of our mbuf chains since we can only convert from physical to virtual,
225595d67482SBill Paul  * not the other way around.
225695d67482SBill Paul  */
225795d67482SBill Paul struct bge_chain_data {
2258f41ac2beSBill Paul 	bus_dma_tag_t		bge_parent_tag;
2259f41ac2beSBill Paul 	bus_dma_tag_t		bge_rx_std_ring_tag;
2260f41ac2beSBill Paul 	bus_dma_tag_t		bge_rx_jumbo_ring_tag;
2261f41ac2beSBill Paul 	bus_dma_tag_t		bge_rx_return_ring_tag;
2262f41ac2beSBill Paul 	bus_dma_tag_t		bge_tx_ring_tag;
2263f41ac2beSBill Paul 	bus_dma_tag_t		bge_status_tag;
2264f41ac2beSBill Paul 	bus_dma_tag_t		bge_stats_tag;
2265f41ac2beSBill Paul 	bus_dma_tag_t		bge_jumbo_tag;
2266f41ac2beSBill Paul 	bus_dma_tag_t		bge_mtag;	/* mbuf mapping tag */
2267f41ac2beSBill Paul 	bus_dma_tag_t		bge_mtag_jumbo;	/* mbuf mapping tag */
2268f41ac2beSBill Paul 	bus_dmamap_t		bge_tx_dmamap[BGE_TX_RING_CNT];
2269f41ac2beSBill Paul 	bus_dmamap_t		bge_rx_std_dmamap[BGE_STD_RX_RING_CNT];
2270f41ac2beSBill Paul 	bus_dmamap_t		bge_rx_jumbo_dmamap[BGE_JUMBO_RX_RING_CNT];
2271f41ac2beSBill Paul 	bus_dmamap_t		bge_rx_std_ring_map;
2272f41ac2beSBill Paul 	bus_dmamap_t		bge_rx_jumbo_ring_map;
2273f41ac2beSBill Paul 	bus_dmamap_t		bge_tx_ring_map;
2274f41ac2beSBill Paul 	bus_dmamap_t		bge_rx_return_ring_map;
2275f41ac2beSBill Paul 	bus_dmamap_t		bge_status_map;
2276f41ac2beSBill Paul 	bus_dmamap_t		bge_stats_map;
2277f41ac2beSBill Paul 	bus_dmamap_t		bge_jumbo_map;
227895d67482SBill Paul 	struct mbuf		*bge_tx_chain[BGE_TX_RING_CNT];
227995d67482SBill Paul 	struct mbuf		*bge_rx_std_chain[BGE_STD_RX_RING_CNT];
228095d67482SBill Paul 	struct mbuf		*bge_rx_jumbo_chain[BGE_JUMBO_RX_RING_CNT];
228195d67482SBill Paul 	/* Stick the jumbo mem management stuff here too. */
228295d67482SBill Paul 	caddr_t			bge_jslots[BGE_JSLOTS];
2283f41ac2beSBill Paul };
2284f41ac2beSBill Paul 
2285f41ac2beSBill Paul struct bge_dmamap_arg {
2286f41ac2beSBill Paul 	struct bge_softc	*sc;
2287f41ac2beSBill Paul 	bus_addr_t		bge_busaddr;
2288f41ac2beSBill Paul 	u_int16_t		bge_flags;
2289f41ac2beSBill Paul 	int			bge_idx;
2290f41ac2beSBill Paul 	int			bge_maxsegs;
2291f41ac2beSBill Paul 	struct bge_tx_bd	*bge_ring;
229295d67482SBill Paul };
229395d67482SBill Paul 
229495d67482SBill Paul struct bge_type {
229595d67482SBill Paul 	u_int16_t		bge_vid;
229695d67482SBill Paul 	u_int16_t		bge_did;
229795d67482SBill Paul 	char			*bge_name;
229895d67482SBill Paul };
229995d67482SBill Paul 
230095d67482SBill Paul #define BGE_HWREV_TIGON		0x01
230195d67482SBill Paul #define BGE_HWREV_TIGON_II	0x02
23020434d1b8SBill Paul #define BGE_TIMEOUT		100000
230395d67482SBill Paul #define BGE_TXCONS_UNSET		0xFFFF	/* impossible value */
230495d67482SBill Paul 
230595d67482SBill Paul struct bge_jpool_entry {
230695d67482SBill Paul 	int                             slot;
230795d67482SBill Paul 	SLIST_ENTRY(bge_jpool_entry)	jpool_entries;
230895d67482SBill Paul };
230995d67482SBill Paul 
231095d67482SBill Paul struct bge_bcom_hack {
231195d67482SBill Paul 	int			reg;
231295d67482SBill Paul 	int			val;
231395d67482SBill Paul };
231495d67482SBill Paul 
231595d67482SBill Paul struct bge_softc {
2316fc74a9f9SBrooks Davis 	struct ifnet		*bge_ifp;	/* interface info */
231795d67482SBill Paul 	device_t		bge_dev;
23180f9bd73bSSam Leffler 	struct mtx		bge_mtx;
231995d67482SBill Paul 	device_t		bge_miibus;
232095d67482SBill Paul 	bus_space_handle_t	bge_bhandle;
232195d67482SBill Paul 	vm_offset_t		bge_vhandle;
232295d67482SBill Paul 	bus_space_tag_t		bge_btag;
232395d67482SBill Paul 	void			*bge_intrhand;
232495d67482SBill Paul 	struct resource		*bge_irq;
232595d67482SBill Paul 	struct resource		*bge_res;
232695d67482SBill Paul 	struct ifmedia		bge_ifmedia;	/* TBI media info */
232795d67482SBill Paul 	u_int8_t		bge_unit;	/* interface number */
232895d67482SBill Paul 	u_int8_t		bge_extram;	/* has external SSRAM */
232995d67482SBill Paul 	u_int8_t		bge_tbi;
2330e255b776SJohn Polstra 	u_int8_t		bge_rx_alignment_bug;
2331e0ced696SPaul Saab 	u_int32_t		bge_chipid;
2332e0ced696SPaul Saab 	u_int8_t		bge_asicrev;
2333e0ced696SPaul Saab 	u_int8_t		bge_chiprev;
23346d2a9bd6SDoug Ambrisko 	u_int8_t		bge_no_3_led;
2335e53d81eeSPaul Saab 	u_int8_t		bge_pcie;
2336f41ac2beSBill Paul 	struct bge_ring_data	bge_ldata;	/* rings */
233795d67482SBill Paul 	struct bge_chain_data	bge_cdata;	/* mbufs */
233895d67482SBill Paul 	u_int16_t		bge_tx_saved_considx;
233995d67482SBill Paul 	u_int16_t		bge_rx_saved_considx;
234095d67482SBill Paul 	u_int16_t		bge_ev_saved_considx;
23410434d1b8SBill Paul 	u_int16_t		bge_return_ring_cnt;
234295d67482SBill Paul 	u_int16_t		bge_std;	/* current std ring head */
234395d67482SBill Paul 	u_int16_t		bge_jumbo;	/* current jumo ring head */
234495d67482SBill Paul 	SLIST_HEAD(__bge_jfreehead, bge_jpool_entry)	bge_jfree_listhead;
234595d67482SBill Paul 	SLIST_HEAD(__bge_jinusehead, bge_jpool_entry)	bge_jinuse_listhead;
234695d67482SBill Paul 	u_int32_t		bge_stat_ticks;
234795d67482SBill Paul 	u_int32_t		bge_rx_coal_ticks;
234895d67482SBill Paul 	u_int32_t		bge_tx_coal_ticks;
234995d67482SBill Paul 	u_int32_t		bge_rx_max_coal_bds;
235095d67482SBill Paul 	u_int32_t		bge_tx_max_coal_bds;
235195d67482SBill Paul 	u_int32_t		bge_tx_buf_ratio;
235295d67482SBill Paul 	int			bge_if_flags;
235395d67482SBill Paul 	int			bge_txcnt;
235495d67482SBill Paul 	int			bge_link;
23550f9bd73bSSam Leffler 	struct callout		bge_stat_ch;
235695d67482SBill Paul 	char			*bge_vpd_prodname;
235795d67482SBill Paul 	char			*bge_vpd_readonly;
235875719184SGleb Smirnoff #ifdef DEVICE_POLLING
235975719184SGleb Smirnoff 	int			rxcycles;
236075719184SGleb Smirnoff #endif /* DEVICE_POLLING */
236195d67482SBill Paul };
23620f9bd73bSSam Leffler 
23630f9bd73bSSam Leffler #define	BGE_LOCK_INIT(_sc, _name) \
23640f9bd73bSSam Leffler 	mtx_init(&(_sc)->bge_mtx, _name, MTX_NETWORK_LOCK, MTX_DEF)
23650f9bd73bSSam Leffler #define	BGE_LOCK(_sc)		mtx_lock(&(_sc)->bge_mtx)
23660f9bd73bSSam Leffler #define	BGE_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->bge_mtx, MA_OWNED)
23670f9bd73bSSam Leffler #define	BGE_UNLOCK(_sc)		mtx_unlock(&(_sc)->bge_mtx)
23680f9bd73bSSam Leffler #define	BGE_LOCK_DESTROY(_sc)	mtx_destroy(&(_sc)->bge_mtx)
2369