1098ca2bdSWarner Losh /*- 295d67482SBill Paul * Copyright (c) 2001 Wind River Systems 395d67482SBill Paul * Copyright (c) 1997, 1998, 1999, 2001 495d67482SBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 595d67482SBill Paul * 695d67482SBill Paul * Redistribution and use in source and binary forms, with or without 795d67482SBill Paul * modification, are permitted provided that the following conditions 895d67482SBill Paul * are met: 995d67482SBill Paul * 1. Redistributions of source code must retain the above copyright 1095d67482SBill Paul * notice, this list of conditions and the following disclaimer. 1195d67482SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1295d67482SBill Paul * notice, this list of conditions and the following disclaimer in the 1395d67482SBill Paul * documentation and/or other materials provided with the distribution. 1495d67482SBill Paul * 3. All advertising materials mentioning features or use of this software 1595d67482SBill Paul * must display the following acknowledgement: 1695d67482SBill Paul * This product includes software developed by Bill Paul. 1795d67482SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1895d67482SBill Paul * may be used to endorse or promote products derived from this software 1995d67482SBill Paul * without specific prior written permission. 2095d67482SBill Paul * 2195d67482SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2295d67482SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2395d67482SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2495d67482SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2595d67482SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2695d67482SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2795d67482SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2895d67482SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2995d67482SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 3095d67482SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3195d67482SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3295d67482SBill Paul * 3395d67482SBill Paul * $FreeBSD$ 3495d67482SBill Paul */ 3595d67482SBill Paul 3695d67482SBill Paul /* 3795d67482SBill Paul * BCM570x memory map. The internal memory layout varies somewhat 3895d67482SBill Paul * depending on whether or not we have external SSRAM attached. 3995d67482SBill Paul * The BCM5700 can have up to 16MB of external memory. The BCM5701 4095d67482SBill Paul * is apparently not designed to use external SSRAM. The mappings 4195d67482SBill Paul * up to the first 4 send rings are the same for both internal and 4295d67482SBill Paul * external memory configurations. Note that mini RX ring space is 4395d67482SBill Paul * only available with external SSRAM configurations, which means 4495d67482SBill Paul * the mini RX ring is not supported on the BCM5701. 4595d67482SBill Paul * 4695d67482SBill Paul * The NIC's memory can be accessed by the host in one of 3 ways: 4795d67482SBill Paul * 4895d67482SBill Paul * 1) Indirect register access. The MEMWIN_BASEADDR and MEMWIN_DATA 4995d67482SBill Paul * registers in PCI config space can be used to read any 32-bit 5095d67482SBill Paul * address within the NIC's memory. 5195d67482SBill Paul * 5295d67482SBill Paul * 2) Memory window access. The MEMWIN_BASEADDR register in PCI config 5395d67482SBill Paul * space can be used in conjunction with the memory window in the 5495d67482SBill Paul * device register space at offset 0x8000 to read any 32K chunk 5595d67482SBill Paul * of NIC memory. 5695d67482SBill Paul * 5795d67482SBill Paul * 3) Flat mode. If the 'flat mode' bit in the PCI state register is 5895d67482SBill Paul * set, the device I/O mapping consumes 32MB of host address space, 5995d67482SBill Paul * allowing all of the registers and internal NIC memory to be 6095d67482SBill Paul * accessed directly. NIC memory addresses are offset by 0x01000000. 6195d67482SBill Paul * Flat mode consumes so much host address space that it is not 6295d67482SBill Paul * recommended. 6395d67482SBill Paul */ 6495d67482SBill Paul #define BGE_PAGE_ZERO 0x00000000 6595d67482SBill Paul #define BGE_PAGE_ZERO_END 0x000000FF 6695d67482SBill Paul #define BGE_SEND_RING_RCB 0x00000100 6795d67482SBill Paul #define BGE_SEND_RING_RCB_END 0x000001FF 6895d67482SBill Paul #define BGE_RX_RETURN_RING_RCB 0x00000200 6995d67482SBill Paul #define BGE_RX_RETURN_RING_RCB_END 0x000002FF 7095d67482SBill Paul #define BGE_STATS_BLOCK 0x00000300 7195d67482SBill Paul #define BGE_STATS_BLOCK_END 0x00000AFF 7295d67482SBill Paul #define BGE_STATUS_BLOCK 0x00000B00 7395d67482SBill Paul #define BGE_STATUS_BLOCK_END 0x00000B4F 74888b47f0SPyun YongHyeon #define BGE_SRAM_FW_MB 0x00000B50 75888b47f0SPyun YongHyeon #define BGE_SRAM_DATA_SIG 0x00000B54 76888b47f0SPyun YongHyeon #define BGE_SRAM_DATA_CFG 0x00000B58 77888b47f0SPyun YongHyeon #define BGE_SRAM_FW_CMD_MB 0x00000B78 78888b47f0SPyun YongHyeon #define BGE_SRAM_FW_CMD_LEN_MB 0x00000B7C 79888b47f0SPyun YongHyeon #define BGE_SRAM_FW_CMD_DATA_MB 0x00000B80 80224f8785SPyun YongHyeon #define BGE_SRAM_FW_DRV_STATE_MB 0x00000C04 8173635418SPyun YongHyeon #define BGE_SRAM_MAC_ADDR_HIGH_MB 0x00000C14 8273635418SPyun YongHyeon #define BGE_SRAM_MAC_ADDR_LOW_MB 0x00000C18 8395d67482SBill Paul #define BGE_SOFTWARE_GENCOMM_END 0x00000FFF 8495d67482SBill Paul #define BGE_UNMAPPED 0x00001000 8595d67482SBill Paul #define BGE_UNMAPPED_END 0x00001FFF 8695d67482SBill Paul #define BGE_DMA_DESCRIPTORS 0x00002000 8795d67482SBill Paul #define BGE_DMA_DESCRIPTORS_END 0x00003FFF 881108273aSPyun YongHyeon #define BGE_SEND_RING_5717 0x00004000 8995d67482SBill Paul #define BGE_SEND_RING_1_TO_4 0x00004000 9095d67482SBill Paul #define BGE_SEND_RING_1_TO_4_END 0x00005FFF 9195d67482SBill Paul 92797b2220SJung-uk Kim /* Firmware interface */ 93888b47f0SPyun YongHyeon #define BGE_SRAM_DATA_SIG_MAGIC 0x4B657654 /* 'KevT' */ 943c201200SPyun YongHyeon 953c201200SPyun YongHyeon #define BGE_FW_CMD_DRV_ALIVE 0x00000001 963c201200SPyun YongHyeon #define BGE_FW_CMD_PAUSE 0x00000002 973c201200SPyun YongHyeon #define BGE_FW_CMD_IPV4_ADDR_CHANGE 0x00000003 983c201200SPyun YongHyeon #define BGE_FW_CMD_IPV6_ADDR_CHANGE 0x00000004 993c201200SPyun YongHyeon #define BGE_FW_CMD_LINK_UPDATE 0x0000000C 1003c201200SPyun YongHyeon #define BGE_FW_CMD_DRV_ALIVE2 0x0000000D 1013c201200SPyun YongHyeon #define BGE_FW_CMD_DRV_ALIVE3 0x0000000E 102797b2220SJung-uk Kim 103941a6e13SPyun YongHyeon #define BGE_FW_HB_TIMEOUT_SEC 3 104941a6e13SPyun YongHyeon 105224f8785SPyun YongHyeon #define BGE_FW_DRV_STATE_START 0x00000001 106224f8785SPyun YongHyeon #define BGE_FW_DRV_STATE_START_DONE 0x80000001 107224f8785SPyun YongHyeon #define BGE_FW_DRV_STATE_UNLOAD 0x00000002 108224f8785SPyun YongHyeon #define BGE_FW_DRV_STATE_UNLOAD_DONE 0x80000002 109224f8785SPyun YongHyeon #define BGE_FW_DRV_STATE_WOL 0x00000003 110224f8785SPyun YongHyeon #define BGE_FW_DRV_STATE_SUSPEND 0x00000004 111224f8785SPyun YongHyeon 11295d67482SBill Paul /* Mappings for internal memory configuration */ 11395d67482SBill Paul #define BGE_STD_RX_RINGS 0x00006000 11495d67482SBill Paul #define BGE_STD_RX_RINGS_END 0x00006FFF 11595d67482SBill Paul #define BGE_JUMBO_RX_RINGS 0x00007000 11695d67482SBill Paul #define BGE_JUMBO_RX_RINGS_END 0x00007FFF 11795d67482SBill Paul #define BGE_BUFFPOOL_1 0x00008000 11895d67482SBill Paul #define BGE_BUFFPOOL_1_END 0x0000FFFF 11995d67482SBill Paul #define BGE_BUFFPOOL_2 0x00010000 /* or expansion ROM */ 12095d67482SBill Paul #define BGE_BUFFPOOL_2_END 0x00017FFF 12195d67482SBill Paul #define BGE_BUFFPOOL_3 0x00018000 /* or expansion ROM */ 12295d67482SBill Paul #define BGE_BUFFPOOL_3_END 0x0001FFFF 1231108273aSPyun YongHyeon #define BGE_STD_RX_RINGS_5717 0x00040000 1241108273aSPyun YongHyeon #define BGE_JUMBO_RX_RINGS_5717 0x00044400 12595d67482SBill Paul 12695d67482SBill Paul /* Mappings for external SSRAM configurations */ 12795d67482SBill Paul #define BGE_SEND_RING_5_TO_6 0x00006000 12895d67482SBill Paul #define BGE_SEND_RING_5_TO_6_END 0x00006FFF 12995d67482SBill Paul #define BGE_SEND_RING_7_TO_8 0x00007000 13095d67482SBill Paul #define BGE_SEND_RING_7_TO_8_END 0x00007FFF 13195d67482SBill Paul #define BGE_SEND_RING_9_TO_16 0x00008000 13295d67482SBill Paul #define BGE_SEND_RING_9_TO_16_END 0x0000BFFF 13395d67482SBill Paul #define BGE_EXT_STD_RX_RINGS 0x0000C000 13495d67482SBill Paul #define BGE_EXT_STD_RX_RINGS_END 0x0000CFFF 13595d67482SBill Paul #define BGE_EXT_JUMBO_RX_RINGS 0x0000D000 13695d67482SBill Paul #define BGE_EXT_JUMBO_RX_RINGS_END 0x0000DFFF 13795d67482SBill Paul #define BGE_MINI_RX_RINGS 0x0000E000 13895d67482SBill Paul #define BGE_MINI_RX_RINGS_END 0x0000FFFF 13995d67482SBill Paul #define BGE_AVAIL_REGION1 0x00010000 /* or expansion ROM */ 14095d67482SBill Paul #define BGE_AVAIL_REGION1_END 0x00017FFF 14195d67482SBill Paul #define BGE_AVAIL_REGION2 0x00018000 /* or expansion ROM */ 14295d67482SBill Paul #define BGE_AVAIL_REGION2_END 0x0001FFFF 14395d67482SBill Paul #define BGE_EXT_SSRAM 0x00020000 14495d67482SBill Paul #define BGE_EXT_SSRAM_END 0x000FFFFF 14595d67482SBill Paul 14695d67482SBill Paul 14795d67482SBill Paul /* 14895d67482SBill Paul * BCM570x register offsets. These are memory mapped registers 14995d67482SBill Paul * which can be accessed with the CSR_READ_4()/CSR_WRITE_4() macros. 15095d67482SBill Paul * Each register must be accessed using 32 bit operations. 15195d67482SBill Paul * 15295d67482SBill Paul * All registers are accessed through a 32K shared memory block. 15395d67482SBill Paul * The first group of registers are actually copies of the PCI 15495d67482SBill Paul * configuration space registers. 15595d67482SBill Paul */ 15695d67482SBill Paul 15795d67482SBill Paul /* 15895d67482SBill Paul * PCI registers defined in the PCI 2.2 spec. 15995d67482SBill Paul */ 16095d67482SBill Paul #define BGE_PCI_VID 0x00 16195d67482SBill Paul #define BGE_PCI_DID 0x02 16295d67482SBill Paul #define BGE_PCI_CMD 0x04 16395d67482SBill Paul #define BGE_PCI_STS 0x06 16495d67482SBill Paul #define BGE_PCI_REV 0x08 16595d67482SBill Paul #define BGE_PCI_CLASS 0x09 16695d67482SBill Paul #define BGE_PCI_CACHESZ 0x0C 16795d67482SBill Paul #define BGE_PCI_LATTIMER 0x0D 16895d67482SBill Paul #define BGE_PCI_HDRTYPE 0x0E 16995d67482SBill Paul #define BGE_PCI_BIST 0x0F 17095d67482SBill Paul #define BGE_PCI_BAR0 0x10 17195d67482SBill Paul #define BGE_PCI_BAR1 0x14 17295d67482SBill Paul #define BGE_PCI_SUBSYS 0x2C 17395d67482SBill Paul #define BGE_PCI_SUBVID 0x2E 17495d67482SBill Paul #define BGE_PCI_ROMBASE 0x30 17595d67482SBill Paul #define BGE_PCI_CAPPTR 0x34 17695d67482SBill Paul #define BGE_PCI_INTLINE 0x3C 17795d67482SBill Paul #define BGE_PCI_INTPIN 0x3D 17895d67482SBill Paul #define BGE_PCI_MINGNT 0x3E 17995d67482SBill Paul #define BGE_PCI_MAXLAT 0x3F 18095d67482SBill Paul #define BGE_PCI_PCIXCAP 0x40 18195d67482SBill Paul #define BGE_PCI_NEXTPTR_PM 0x41 18295d67482SBill Paul #define BGE_PCI_PCIX_CMD 0x42 18395d67482SBill Paul #define BGE_PCI_PCIX_STS 0x44 18495d67482SBill Paul #define BGE_PCI_PWRMGMT_CAPID 0x48 18595d67482SBill Paul #define BGE_PCI_NEXTPTR_VPD 0x49 18695d67482SBill Paul #define BGE_PCI_PWRMGMT_CAPS 0x4A 18795d67482SBill Paul #define BGE_PCI_PWRMGMT_CMD 0x4C 18895d67482SBill Paul #define BGE_PCI_PWRMGMT_STS 0x4D 18995d67482SBill Paul #define BGE_PCI_PWRMGMT_DATA 0x4F 19095d67482SBill Paul #define BGE_PCI_VPD_CAPID 0x50 19195d67482SBill Paul #define BGE_PCI_NEXTPTR_MSI 0x51 19295d67482SBill Paul #define BGE_PCI_VPD_ADDR 0x52 19395d67482SBill Paul #define BGE_PCI_VPD_DATA 0x54 19495d67482SBill Paul #define BGE_PCI_MSI_CAPID 0x58 19595d67482SBill Paul #define BGE_PCI_NEXTPTR_NONE 0x59 19695d67482SBill Paul #define BGE_PCI_MSI_CTL 0x5A 19795d67482SBill Paul #define BGE_PCI_MSI_ADDR_HI 0x5C 19895d67482SBill Paul #define BGE_PCI_MSI_ADDR_LO 0x60 19995d67482SBill Paul #define BGE_PCI_MSI_DATA 0x64 20095d67482SBill Paul 2014f09c4c7SMarius Strobl /* 2024f09c4c7SMarius Strobl * PCI Express definitions 2034f09c4c7SMarius Strobl * According to 2044f09c4c7SMarius Strobl * PCI Express base specification, REV. 1.0a 2054f09c4c7SMarius Strobl */ 2064f09c4c7SMarius Strobl 2074f09c4c7SMarius Strobl /* PCI Express device control, 16bits */ 2084f09c4c7SMarius Strobl #define BGE_PCIE_DEVCTL 0x08 2094f09c4c7SMarius Strobl #define BGE_PCIE_DEVCTL_MAX_READRQ_MASK 0x7000 2104f09c4c7SMarius Strobl #define BGE_PCIE_DEVCTL_MAX_READRQ_128 0x0000 2114f09c4c7SMarius Strobl #define BGE_PCIE_DEVCTL_MAX_READRQ_256 0x1000 2124f09c4c7SMarius Strobl #define BGE_PCIE_DEVCTL_MAX_READRQ_512 0x2000 2134f09c4c7SMarius Strobl #define BGE_PCIE_DEVCTL_MAX_READRQ_1024 0x3000 2144f09c4c7SMarius Strobl #define BGE_PCIE_DEVCTL_MAX_READRQ_2048 0x4000 2154f09c4c7SMarius Strobl #define BGE_PCIE_DEVCTL_MAX_READRQ_4096 0x5000 2164f09c4c7SMarius Strobl 217e53d81eeSPaul Saab /* PCI MSI. ??? */ 218e53d81eeSPaul Saab #define BGE_PCIE_CAPID_REG 0xD0 219e53d81eeSPaul Saab #define BGE_PCIE_CAPID 0x10 220e53d81eeSPaul Saab 22195d67482SBill Paul /* 22295d67482SBill Paul * PCI registers specific to the BCM570x family. 22395d67482SBill Paul */ 22495d67482SBill Paul #define BGE_PCI_MISC_CTL 0x68 22595d67482SBill Paul #define BGE_PCI_DMA_RW_CTL 0x6C 22695d67482SBill Paul #define BGE_PCI_PCISTATE 0x70 22795d67482SBill Paul #define BGE_PCI_CLKCTL 0x74 22895d67482SBill Paul #define BGE_PCI_REG_BASEADDR 0x78 22995d67482SBill Paul #define BGE_PCI_MEMWIN_BASEADDR 0x7C 23095d67482SBill Paul #define BGE_PCI_REG_DATA 0x80 23195d67482SBill Paul #define BGE_PCI_MEMWIN_DATA 0x84 23295d67482SBill Paul #define BGE_PCI_MODECTL 0x88 23395d67482SBill Paul #define BGE_PCI_MISC_CFG 0x8C 23495d67482SBill Paul #define BGE_PCI_MISC_LOCALCTL 0x90 23595d67482SBill Paul #define BGE_PCI_UNDI_RX_STD_PRODIDX_HI 0x98 23695d67482SBill Paul #define BGE_PCI_UNDI_RX_STD_PRODIDX_LO 0x9C 23795d67482SBill Paul #define BGE_PCI_UNDI_RX_RTN_CONSIDX_HI 0xA0 23895d67482SBill Paul #define BGE_PCI_UNDI_RX_RTN_CONSIDX_LO 0xA4 23995d67482SBill Paul #define BGE_PCI_UNDI_TX_BD_PRODIDX_HI 0xA8 24095d67482SBill Paul #define BGE_PCI_UNDI_TX_BD_PRODIDX_LO 0xAC 24195d67482SBill Paul #define BGE_PCI_ISR_MBX_HI 0xB0 24295d67482SBill Paul #define BGE_PCI_ISR_MBX_LO 0xB4 243a5779553SStanislav Sedov #define BGE_PCI_PRODID_ASICREV 0xBC 2441108273aSPyun YongHyeon #define BGE_PCI_GEN2_PRODID_ASICREV 0xF4 245b4a256acSPyun YongHyeon #define BGE_PCI_GEN15_PRODID_ASICREV 0xFC 24695d67482SBill Paul 24795d67482SBill Paul /* PCI Misc. Host control register */ 24895d67482SBill Paul #define BGE_PCIMISCCTL_CLEAR_INTA 0x00000001 24995d67482SBill Paul #define BGE_PCIMISCCTL_MASK_PCI_INTR 0x00000002 25095d67482SBill Paul #define BGE_PCIMISCCTL_ENDIAN_BYTESWAP 0x00000004 25195d67482SBill Paul #define BGE_PCIMISCCTL_ENDIAN_WORDSWAP 0x00000008 25295d67482SBill Paul #define BGE_PCIMISCCTL_PCISTATE_RW 0x00000010 25395d67482SBill Paul #define BGE_PCIMISCCTL_CLOCKCTL_RW 0x00000020 25495d67482SBill Paul #define BGE_PCIMISCCTL_REG_WORDSWAP 0x00000040 25595d67482SBill Paul #define BGE_PCIMISCCTL_INDIRECT_ACCESS 0x00000080 2561108273aSPyun YongHyeon #define BGE_PCIMISCCTL_TAGGED_STATUS 0x00000200 25795d67482SBill Paul #define BGE_PCIMISCCTL_ASICREV 0xFFFF0000 258a5779553SStanislav Sedov #define BGE_PCIMISCCTL_ASICREV_SHIFT 16 25995d67482SBill Paul 260e907febfSPyun YongHyeon #define BGE_HIF_SWAP_OPTIONS (BGE_PCIMISCCTL_ENDIAN_WORDSWAP) 26195d67482SBill Paul 262e907febfSPyun YongHyeon #define BGE_INIT \ 263e907febfSPyun YongHyeon (BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_CLEAR_INTA| \ 264e907febfSPyun YongHyeon BGE_PCIMISCCTL_MASK_PCI_INTR|BGE_PCIMISCCTL_INDIRECT_ACCESS) 26595d67482SBill Paul 266a5779553SStanislav Sedov #define BGE_CHIPID_TIGON_I 0x4000 267a5779553SStanislav Sedov #define BGE_CHIPID_TIGON_II 0x6000 268a5779553SStanislav Sedov #define BGE_CHIPID_BCM5700_A0 0x7000 269a5779553SStanislav Sedov #define BGE_CHIPID_BCM5700_A1 0x7001 270a5779553SStanislav Sedov #define BGE_CHIPID_BCM5700_B0 0x7100 271a5779553SStanislav Sedov #define BGE_CHIPID_BCM5700_B1 0x7101 272a5779553SStanislav Sedov #define BGE_CHIPID_BCM5700_B2 0x7102 273a5779553SStanislav Sedov #define BGE_CHIPID_BCM5700_B3 0x7103 274a5779553SStanislav Sedov #define BGE_CHIPID_BCM5700_ALTIMA 0x7104 275a5779553SStanislav Sedov #define BGE_CHIPID_BCM5700_C0 0x7200 276a5779553SStanislav Sedov #define BGE_CHIPID_BCM5701_A0 0x0000 /* grrrr */ 277a5779553SStanislav Sedov #define BGE_CHIPID_BCM5701_B0 0x0100 278a5779553SStanislav Sedov #define BGE_CHIPID_BCM5701_B2 0x0102 279a5779553SStanislav Sedov #define BGE_CHIPID_BCM5701_B5 0x0105 280a5779553SStanislav Sedov #define BGE_CHIPID_BCM5703_A0 0x1000 281a5779553SStanislav Sedov #define BGE_CHIPID_BCM5703_A1 0x1001 282a5779553SStanislav Sedov #define BGE_CHIPID_BCM5703_A2 0x1002 283a5779553SStanislav Sedov #define BGE_CHIPID_BCM5703_A3 0x1003 284a5779553SStanislav Sedov #define BGE_CHIPID_BCM5703_B0 0x1100 285a5779553SStanislav Sedov #define BGE_CHIPID_BCM5704_A0 0x2000 286a5779553SStanislav Sedov #define BGE_CHIPID_BCM5704_A1 0x2001 287a5779553SStanislav Sedov #define BGE_CHIPID_BCM5704_A2 0x2002 288a5779553SStanislav Sedov #define BGE_CHIPID_BCM5704_A3 0x2003 289a5779553SStanislav Sedov #define BGE_CHIPID_BCM5704_B0 0x2100 290a5779553SStanislav Sedov #define BGE_CHIPID_BCM5705_A0 0x3000 291a5779553SStanislav Sedov #define BGE_CHIPID_BCM5705_A1 0x3001 292a5779553SStanislav Sedov #define BGE_CHIPID_BCM5705_A2 0x3002 293a5779553SStanislav Sedov #define BGE_CHIPID_BCM5705_A3 0x3003 294a5779553SStanislav Sedov #define BGE_CHIPID_BCM5750_A0 0x4000 295a5779553SStanislav Sedov #define BGE_CHIPID_BCM5750_A1 0x4001 296a5779553SStanislav Sedov #define BGE_CHIPID_BCM5750_A3 0x4000 297a5779553SStanislav Sedov #define BGE_CHIPID_BCM5750_B0 0x4100 298a5779553SStanislav Sedov #define BGE_CHIPID_BCM5750_B1 0x4101 299a5779553SStanislav Sedov #define BGE_CHIPID_BCM5750_C0 0x4200 300a5779553SStanislav Sedov #define BGE_CHIPID_BCM5750_C1 0x4201 301a5779553SStanislav Sedov #define BGE_CHIPID_BCM5750_C2 0x4202 302a5779553SStanislav Sedov #define BGE_CHIPID_BCM5714_A0 0x5000 303a5779553SStanislav Sedov #define BGE_CHIPID_BCM5752_A0 0x6000 304a5779553SStanislav Sedov #define BGE_CHIPID_BCM5752_A1 0x6001 305a5779553SStanislav Sedov #define BGE_CHIPID_BCM5752_A2 0x6002 306a5779553SStanislav Sedov #define BGE_CHIPID_BCM5714_B0 0x8000 307a5779553SStanislav Sedov #define BGE_CHIPID_BCM5714_B3 0x8003 308a5779553SStanislav Sedov #define BGE_CHIPID_BCM5715_A0 0x9000 309a5779553SStanislav Sedov #define BGE_CHIPID_BCM5715_A1 0x9001 310a5779553SStanislav Sedov #define BGE_CHIPID_BCM5715_A3 0x9003 311a5779553SStanislav Sedov #define BGE_CHIPID_BCM5755_A0 0xa000 312a5779553SStanislav Sedov #define BGE_CHIPID_BCM5755_A1 0xa001 313a5779553SStanislav Sedov #define BGE_CHIPID_BCM5755_A2 0xa002 314a5779553SStanislav Sedov #define BGE_CHIPID_BCM5722_A0 0xa200 315a5779553SStanislav Sedov #define BGE_CHIPID_BCM5754_A0 0xb000 316a5779553SStanislav Sedov #define BGE_CHIPID_BCM5754_A1 0xb001 317a5779553SStanislav Sedov #define BGE_CHIPID_BCM5754_A2 0xb002 318a5779553SStanislav Sedov #define BGE_CHIPID_BCM5761_A0 0x5761000 319a5779553SStanislav Sedov #define BGE_CHIPID_BCM5761_A1 0x5761100 320a5779553SStanislav Sedov #define BGE_CHIPID_BCM5784_A0 0x5784000 321a5779553SStanislav Sedov #define BGE_CHIPID_BCM5784_A1 0x5784100 322a5779553SStanislav Sedov #define BGE_CHIPID_BCM5787_A0 0xb000 323a5779553SStanislav Sedov #define BGE_CHIPID_BCM5787_A1 0xb001 324a5779553SStanislav Sedov #define BGE_CHIPID_BCM5787_A2 0xb002 325ca4f8986SPyun YongHyeon #define BGE_CHIPID_BCM5906_A0 0xc000 326a5779553SStanislav Sedov #define BGE_CHIPID_BCM5906_A1 0xc001 327a5779553SStanislav Sedov #define BGE_CHIPID_BCM5906_A2 0xc002 328a5779553SStanislav Sedov #define BGE_CHIPID_BCM57780_A0 0x57780000 329a5779553SStanislav Sedov #define BGE_CHIPID_BCM57780_A1 0x57780001 3301108273aSPyun YongHyeon #define BGE_CHIPID_BCM5717_A0 0x05717000 3311108273aSPyun YongHyeon #define BGE_CHIPID_BCM5717_B0 0x05717100 332bbe2ca75SPyun YongHyeon #define BGE_CHIPID_BCM5719_A0 0x05719000 33350515680SPyun YongHyeon #define BGE_CHIPID_BCM5720_A0 0x05720000 3342927f01fSPyun YongHyeon #define BGE_CHIPID_BCM5762_A0 0x05762000 335b4a256acSPyun YongHyeon #define BGE_CHIPID_BCM57765_A0 0x57785000 336b4a256acSPyun YongHyeon #define BGE_CHIPID_BCM57765_B0 0x57785100 33795d67482SBill Paul 338a1d52896SBill Paul /* shorthand one */ 339a5779553SStanislav Sedov #define BGE_ASICREV(x) ((x) >> 12) 3405cba12d3SPaul Saab #define BGE_ASICREV_BCM5701 0x00 3415cba12d3SPaul Saab #define BGE_ASICREV_BCM5703 0x01 3425cba12d3SPaul Saab #define BGE_ASICREV_BCM5704 0x02 3430434d1b8SBill Paul #define BGE_ASICREV_BCM5705 0x03 344e53d81eeSPaul Saab #define BGE_ASICREV_BCM5750 0x04 3454c0da0ffSGleb Smirnoff #define BGE_ASICREV_BCM5714_A0 0x05 346560c1670SGleb Smirnoff #define BGE_ASICREV_BCM5752 0x06 3474c0da0ffSGleb Smirnoff #define BGE_ASICREV_BCM5700 0x07 3484c0da0ffSGleb Smirnoff #define BGE_ASICREV_BCM5780 0x08 3494c0da0ffSGleb Smirnoff #define BGE_ASICREV_BCM5714 0x09 3509e86676bSGleb Smirnoff #define BGE_ASICREV_BCM5755 0x0a 3516f8718a3SScott Long #define BGE_ASICREV_BCM5754 0x0b 3529e86676bSGleb Smirnoff #define BGE_ASICREV_BCM5787 0x0b 35338cc658fSJohn Baldwin #define BGE_ASICREV_BCM5906 0x0c 354a5779553SStanislav Sedov /* Should consult BGE_PCI_PRODID_ASICREV for ChipID */ 355a5779553SStanislav Sedov #define BGE_ASICREV_USE_PRODID_REG 0x0f 356a5779553SStanislav Sedov /* BGE_PCI_PRODID_ASICREV ASIC rev. identifiers. */ 3571108273aSPyun YongHyeon #define BGE_ASICREV_BCM5717 0x5717 358bbe2ca75SPyun YongHyeon #define BGE_ASICREV_BCM5719 0x5719 35950515680SPyun YongHyeon #define BGE_ASICREV_BCM5720 0x5720 360a5779553SStanislav Sedov #define BGE_ASICREV_BCM5761 0x5761 3612927f01fSPyun YongHyeon #define BGE_ASICREV_BCM5762 0x5762 362a5779553SStanislav Sedov #define BGE_ASICREV_BCM5784 0x5784 363a5779553SStanislav Sedov #define BGE_ASICREV_BCM5785 0x5785 364b4a256acSPyun YongHyeon #define BGE_ASICREV_BCM57765 0x57785 365fe26ad88SPyun YongHyeon #define BGE_ASICREV_BCM57766 0x57766 366a5779553SStanislav Sedov #define BGE_ASICREV_BCM57780 0x57780 367a1d52896SBill Paul 368e0ced696SPaul Saab /* chip revisions */ 369a5779553SStanislav Sedov #define BGE_CHIPREV(x) ((x) >> 8) 370e0ced696SPaul Saab #define BGE_CHIPREV_5700_AX 0x70 371e0ced696SPaul Saab #define BGE_CHIPREV_5700_BX 0x71 372e0ced696SPaul Saab #define BGE_CHIPREV_5700_CX 0x72 373e0ced696SPaul Saab #define BGE_CHIPREV_5701_AX 0x00 3745ee49a3aSJung-uk Kim #define BGE_CHIPREV_5703_AX 0x10 3755ee49a3aSJung-uk Kim #define BGE_CHIPREV_5704_AX 0x20 3765ee49a3aSJung-uk Kim #define BGE_CHIPREV_5704_BX 0x21 377bf6ef57aSJohn Polstra #define BGE_CHIPREV_5750_AX 0x40 378bf6ef57aSJohn Polstra #define BGE_CHIPREV_5750_BX 0x41 379a5779553SStanislav Sedov /* BGE_PCI_PRODID_ASICREV chip rev. identifiers. */ 3801108273aSPyun YongHyeon #define BGE_CHIPREV_5717_AX 0x57170 3811108273aSPyun YongHyeon #define BGE_CHIPREV_5717_BX 0x57171 382a5779553SStanislav Sedov #define BGE_CHIPREV_5761_AX 0x57611 383f8bb33c3SPyun YongHyeon #define BGE_CHIPREV_57765_AX 0x577850 384a5779553SStanislav Sedov #define BGE_CHIPREV_5784_AX 0x57841 385e0ced696SPaul Saab 38695d67482SBill Paul /* PCI DMA Read/Write Control register */ 38795d67482SBill Paul #define BGE_PCIDMARWCTL_MINDMA 0x000000FF 3881108273aSPyun YongHyeon #define BGE_PCIDMARWCTL_DIS_CACHE_ALIGNMENT 0x00000001 38995d67482SBill Paul #define BGE_PCIDMARWCTL_RDADRR_BNDRY 0x00000700 39095d67482SBill Paul #define BGE_PCIDMARWCTL_WRADDR_BNDRY 0x00003800 391186f842bSJung-uk Kim #define BGE_PCIDMARWCTL_ONEDMA_ATONCE 0x0000C000 392186f842bSJung-uk Kim #define BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL 0x00004000 393186f842bSJung-uk Kim #define BGE_PCIDMARWCTL_ONEDMA_ATONCE_LOCAL 0x00008000 39495d67482SBill Paul #define BGE_PCIDMARWCTL_RD_WAT 0x00070000 39595d67482SBill Paul #define BGE_PCIDMARWCTL_WR_WAT 0x00380000 39695d67482SBill Paul #define BGE_PCIDMARWCTL_USE_MRM 0x00400000 39795d67482SBill Paul #define BGE_PCIDMARWCTL_ASRT_ALL_BE 0x00800000 39895d67482SBill Paul #define BGE_PCIDMARWCTL_DFLT_PCI_RD_CMD 0x0F000000 39995d67482SBill Paul #define BGE_PCIDMARWCTL_DFLT_PCI_WR_CMD 0xF0000000 400797b2220SJung-uk Kim 401797b2220SJung-uk Kim #define BGE_PCIDMARWCTL_RD_WAT_SHIFT(x) ((x) << 16) 402797b2220SJung-uk Kim #define BGE_PCIDMARWCTL_WR_WAT_SHIFT(x) ((x) << 19) 403797b2220SJung-uk Kim #define BGE_PCIDMARWCTL_RD_CMD_SHIFT(x) ((x) << 24) 404797b2220SJung-uk Kim #define BGE_PCIDMARWCTL_WR_CMD_SHIFT(x) ((x) << 28) 40595d67482SBill Paul 406bbe2ca75SPyun YongHyeon #define BGE_PCIDMARWCTL_TAGGED_STATUS_WA 0x00000080 407b4a256acSPyun YongHyeon #define BGE_PCIDMARWCTL_CRDRDR_RDMA_MRRS_MSK 0x00000380 408b4a256acSPyun YongHyeon 40995d67482SBill Paul #define BGE_PCI_READ_BNDRY_DISABLE 0x00000000 41095d67482SBill Paul #define BGE_PCI_READ_BNDRY_16BYTES 0x00000100 41195d67482SBill Paul #define BGE_PCI_READ_BNDRY_32BYTES 0x00000200 41295d67482SBill Paul #define BGE_PCI_READ_BNDRY_64BYTES 0x00000300 41395d67482SBill Paul #define BGE_PCI_READ_BNDRY_128BYTES 0x00000400 41495d67482SBill Paul #define BGE_PCI_READ_BNDRY_256BYTES 0x00000500 41595d67482SBill Paul #define BGE_PCI_READ_BNDRY_512BYTES 0x00000600 41695d67482SBill Paul #define BGE_PCI_READ_BNDRY_1024BYTES 0x00000700 41795d67482SBill Paul 41895d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_DISABLE 0x00000000 41995d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_16BYTES 0x00000800 42095d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_32BYTES 0x00001000 42195d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_64BYTES 0x00001800 42295d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_128BYTES 0x00002000 42395d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_256BYTES 0x00002800 42495d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_512BYTES 0x00003000 42595d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_1024BYTES 0x00003800 42695d67482SBill Paul 42795d67482SBill Paul /* 42895d67482SBill Paul * PCI state register -- note, this register is read only 42995d67482SBill Paul * unless the PCISTATE_WR bit of the PCI Misc. Host Control 43095d67482SBill Paul * register is set. 43195d67482SBill Paul */ 43295d67482SBill Paul #define BGE_PCISTATE_FORCE_RESET 0x00000001 43395d67482SBill Paul #define BGE_PCISTATE_INTR_STATE 0x00000002 43495d67482SBill Paul #define BGE_PCISTATE_PCI_BUSMODE 0x00000004 /* 1 = PCI, 0 = PCI-X */ 4350fb18ca8SJohn Polstra #define BGE_PCISTATE_PCI_BUSSPEED 0x00000008 /* 1 = 66/133, 0 = 33/66 */ 43695d67482SBill Paul #define BGE_PCISTATE_32BIT_BUS 0x00000010 /* 1 = 32bit, 0 = 64bit */ 437cc085b36SPyun YongHyeon #define BGE_PCISTATE_ROM_ENABLE 0x00000020 438cc085b36SPyun YongHyeon #define BGE_PCISTATE_ROM_RETRY_ENABLE 0x00000040 43995d67482SBill Paul #define BGE_PCISTATE_FLATVIEW_MODE 0x00000100 44095d67482SBill Paul #define BGE_PCISTATE_PCI_TGT_RETRY_MAX 0x00000E00 441cc085b36SPyun YongHyeon #define BGE_PCISTATE_RETRY_SAME_DMA 0x00002000 442548c8f1aSPyun YongHyeon #define BGE_PCISTATE_ALLOW_APE_CTLSPC_WR 0x00010000 443548c8f1aSPyun YongHyeon #define BGE_PCISTATE_ALLOW_APE_SHMEM_WR 0x00020000 444548c8f1aSPyun YongHyeon #define BGE_PCISTATE_ALLOW_APE_PSPACE_WR 0x00040000 44595d67482SBill Paul 44695d67482SBill Paul /* 44795d67482SBill Paul * PCI Clock Control register -- note, this register is read only 44895d67482SBill Paul * unless the CLOCKCTL_RW bit of the PCI Misc. Host Control 44995d67482SBill Paul * register is set. 45095d67482SBill Paul */ 45195d67482SBill Paul #define BGE_PCICLOCKCTL_DETECTED_SPEED 0x0000000F 45295d67482SBill Paul #define BGE_PCICLOCKCTL_M66EN 0x00000080 45395d67482SBill Paul #define BGE_PCICLOCKCTL_LOWPWR_CLKMODE 0x00000200 45495d67482SBill Paul #define BGE_PCICLOCKCTL_RXCPU_CLK_DIS 0x00000400 45595d67482SBill Paul #define BGE_PCICLOCKCTL_TXCPU_CLK_DIS 0x00000800 45695d67482SBill Paul #define BGE_PCICLOCKCTL_ALTCLK 0x00001000 45795d67482SBill Paul #define BGE_PCICLOCKCTL_ALTCLK_SRC 0x00002000 45895d67482SBill Paul #define BGE_PCICLOCKCTL_PCIPLL_DISABLE 0x00004000 45995d67482SBill Paul #define BGE_PCICLOCKCTL_SYSPLL_DISABLE 0x00008000 46095d67482SBill Paul #define BGE_PCICLOCKCTL_BIST_ENABLE 0x00010000 46195d67482SBill Paul 46295d67482SBill Paul 46395d67482SBill Paul #ifndef PCIM_CMD_MWIEN 46495d67482SBill Paul #define PCIM_CMD_MWIEN 0x0010 46595d67482SBill Paul #endif 466c9ffd9f0SMarius Strobl #ifndef PCIM_CMD_INTxDIS 467c9ffd9f0SMarius Strobl #define PCIM_CMD_INTxDIS 0x0400 468c9ffd9f0SMarius Strobl #endif 46995d67482SBill Paul 470548c8f1aSPyun YongHyeon /* BAR0 (MAC) Register Definitions */ 471548c8f1aSPyun YongHyeon 47295d67482SBill Paul /* 47395d67482SBill Paul * High priority mailbox registers 47495d67482SBill Paul * Each mailbox is 64-bits wide, though we only use the 47595d67482SBill Paul * lower 32 bits. To write a 64-bit value, write the upper 32 bits 47695d67482SBill Paul * first. The NIC will load the mailbox after the lower 32 bit word 47795d67482SBill Paul * has been updated. 47895d67482SBill Paul */ 47995d67482SBill Paul #define BGE_MBX_IRQ0_HI 0x0200 48095d67482SBill Paul #define BGE_MBX_IRQ0_LO 0x0204 48195d67482SBill Paul #define BGE_MBX_IRQ1_HI 0x0208 48295d67482SBill Paul #define BGE_MBX_IRQ1_LO 0x020C 48395d67482SBill Paul #define BGE_MBX_IRQ2_HI 0x0210 48495d67482SBill Paul #define BGE_MBX_IRQ2_LO 0x0214 48595d67482SBill Paul #define BGE_MBX_IRQ3_HI 0x0218 48695d67482SBill Paul #define BGE_MBX_IRQ3_LO 0x021C 48795d67482SBill Paul #define BGE_MBX_GEN0_HI 0x0220 48895d67482SBill Paul #define BGE_MBX_GEN0_LO 0x0224 48995d67482SBill Paul #define BGE_MBX_GEN1_HI 0x0228 49095d67482SBill Paul #define BGE_MBX_GEN1_LO 0x022C 49195d67482SBill Paul #define BGE_MBX_GEN2_HI 0x0230 49295d67482SBill Paul #define BGE_MBX_GEN2_LO 0x0234 49395d67482SBill Paul #define BGE_MBX_GEN3_HI 0x0228 49495d67482SBill Paul #define BGE_MBX_GEN3_LO 0x022C 49595d67482SBill Paul #define BGE_MBX_GEN4_HI 0x0240 49695d67482SBill Paul #define BGE_MBX_GEN4_LO 0x0244 49795d67482SBill Paul #define BGE_MBX_GEN5_HI 0x0248 49895d67482SBill Paul #define BGE_MBX_GEN5_LO 0x024C 49995d67482SBill Paul #define BGE_MBX_GEN6_HI 0x0250 50095d67482SBill Paul #define BGE_MBX_GEN6_LO 0x0254 50195d67482SBill Paul #define BGE_MBX_GEN7_HI 0x0258 50295d67482SBill Paul #define BGE_MBX_GEN7_LO 0x025C 50395d67482SBill Paul #define BGE_MBX_RELOAD_STATS_HI 0x0260 50495d67482SBill Paul #define BGE_MBX_RELOAD_STATS_LO 0x0264 50595d67482SBill Paul #define BGE_MBX_RX_STD_PROD_HI 0x0268 50695d67482SBill Paul #define BGE_MBX_RX_STD_PROD_LO 0x026C 50795d67482SBill Paul #define BGE_MBX_RX_JUMBO_PROD_HI 0x0270 50895d67482SBill Paul #define BGE_MBX_RX_JUMBO_PROD_LO 0x0274 50995d67482SBill Paul #define BGE_MBX_RX_MINI_PROD_HI 0x0278 51095d67482SBill Paul #define BGE_MBX_RX_MINI_PROD_LO 0x027C 51195d67482SBill Paul #define BGE_MBX_RX_CONS0_HI 0x0280 51295d67482SBill Paul #define BGE_MBX_RX_CONS0_LO 0x0284 51395d67482SBill Paul #define BGE_MBX_RX_CONS1_HI 0x0288 51495d67482SBill Paul #define BGE_MBX_RX_CONS1_LO 0x028C 51595d67482SBill Paul #define BGE_MBX_RX_CONS2_HI 0x0290 51695d67482SBill Paul #define BGE_MBX_RX_CONS2_LO 0x0294 51795d67482SBill Paul #define BGE_MBX_RX_CONS3_HI 0x0298 51895d67482SBill Paul #define BGE_MBX_RX_CONS3_LO 0x029C 51995d67482SBill Paul #define BGE_MBX_RX_CONS4_HI 0x02A0 52095d67482SBill Paul #define BGE_MBX_RX_CONS4_LO 0x02A4 52195d67482SBill Paul #define BGE_MBX_RX_CONS5_HI 0x02A8 52295d67482SBill Paul #define BGE_MBX_RX_CONS5_LO 0x02AC 52395d67482SBill Paul #define BGE_MBX_RX_CONS6_HI 0x02B0 52495d67482SBill Paul #define BGE_MBX_RX_CONS6_LO 0x02B4 52595d67482SBill Paul #define BGE_MBX_RX_CONS7_HI 0x02B8 52695d67482SBill Paul #define BGE_MBX_RX_CONS7_LO 0x02BC 52795d67482SBill Paul #define BGE_MBX_RX_CONS8_HI 0x02C0 52895d67482SBill Paul #define BGE_MBX_RX_CONS8_LO 0x02C4 52995d67482SBill Paul #define BGE_MBX_RX_CONS9_HI 0x02C8 53095d67482SBill Paul #define BGE_MBX_RX_CONS9_LO 0x02CC 53195d67482SBill Paul #define BGE_MBX_RX_CONS10_HI 0x02D0 53295d67482SBill Paul #define BGE_MBX_RX_CONS10_LO 0x02D4 53395d67482SBill Paul #define BGE_MBX_RX_CONS11_HI 0x02D8 53495d67482SBill Paul #define BGE_MBX_RX_CONS11_LO 0x02DC 53595d67482SBill Paul #define BGE_MBX_RX_CONS12_HI 0x02E0 53695d67482SBill Paul #define BGE_MBX_RX_CONS12_LO 0x02E4 53795d67482SBill Paul #define BGE_MBX_RX_CONS13_HI 0x02E8 53895d67482SBill Paul #define BGE_MBX_RX_CONS13_LO 0x02EC 53995d67482SBill Paul #define BGE_MBX_RX_CONS14_HI 0x02F0 54095d67482SBill Paul #define BGE_MBX_RX_CONS14_LO 0x02F4 54195d67482SBill Paul #define BGE_MBX_RX_CONS15_HI 0x02F8 54295d67482SBill Paul #define BGE_MBX_RX_CONS15_LO 0x02FC 54395d67482SBill Paul #define BGE_MBX_TX_HOST_PROD0_HI 0x0300 54495d67482SBill Paul #define BGE_MBX_TX_HOST_PROD0_LO 0x0304 54595d67482SBill Paul #define BGE_MBX_TX_HOST_PROD1_HI 0x0308 54695d67482SBill Paul #define BGE_MBX_TX_HOST_PROD1_LO 0x030C 54795d67482SBill Paul #define BGE_MBX_TX_HOST_PROD2_HI 0x0310 54895d67482SBill Paul #define BGE_MBX_TX_HOST_PROD2_LO 0x0314 54995d67482SBill Paul #define BGE_MBX_TX_HOST_PROD3_HI 0x0318 55095d67482SBill Paul #define BGE_MBX_TX_HOST_PROD3_LO 0x031C 55195d67482SBill Paul #define BGE_MBX_TX_HOST_PROD4_HI 0x0320 55295d67482SBill Paul #define BGE_MBX_TX_HOST_PROD4_LO 0x0324 55395d67482SBill Paul #define BGE_MBX_TX_HOST_PROD5_HI 0x0328 55495d67482SBill Paul #define BGE_MBX_TX_HOST_PROD5_LO 0x032C 55595d67482SBill Paul #define BGE_MBX_TX_HOST_PROD6_HI 0x0330 55695d67482SBill Paul #define BGE_MBX_TX_HOST_PROD6_LO 0x0334 55795d67482SBill Paul #define BGE_MBX_TX_HOST_PROD7_HI 0x0338 55895d67482SBill Paul #define BGE_MBX_TX_HOST_PROD7_LO 0x033C 55995d67482SBill Paul #define BGE_MBX_TX_HOST_PROD8_HI 0x0340 56095d67482SBill Paul #define BGE_MBX_TX_HOST_PROD8_LO 0x0344 56195d67482SBill Paul #define BGE_MBX_TX_HOST_PROD9_HI 0x0348 56295d67482SBill Paul #define BGE_MBX_TX_HOST_PROD9_LO 0x034C 56395d67482SBill Paul #define BGE_MBX_TX_HOST_PROD10_HI 0x0350 56495d67482SBill Paul #define BGE_MBX_TX_HOST_PROD10_LO 0x0354 56595d67482SBill Paul #define BGE_MBX_TX_HOST_PROD11_HI 0x0358 56695d67482SBill Paul #define BGE_MBX_TX_HOST_PROD11_LO 0x035C 56795d67482SBill Paul #define BGE_MBX_TX_HOST_PROD12_HI 0x0360 56895d67482SBill Paul #define BGE_MBX_TX_HOST_PROD12_LO 0x0364 56995d67482SBill Paul #define BGE_MBX_TX_HOST_PROD13_HI 0x0368 57095d67482SBill Paul #define BGE_MBX_TX_HOST_PROD13_LO 0x036C 57195d67482SBill Paul #define BGE_MBX_TX_HOST_PROD14_HI 0x0370 57295d67482SBill Paul #define BGE_MBX_TX_HOST_PROD14_LO 0x0374 57395d67482SBill Paul #define BGE_MBX_TX_HOST_PROD15_HI 0x0378 57495d67482SBill Paul #define BGE_MBX_TX_HOST_PROD15_LO 0x037C 57595d67482SBill Paul #define BGE_MBX_TX_NIC_PROD0_HI 0x0380 57695d67482SBill Paul #define BGE_MBX_TX_NIC_PROD0_LO 0x0384 57795d67482SBill Paul #define BGE_MBX_TX_NIC_PROD1_HI 0x0388 57895d67482SBill Paul #define BGE_MBX_TX_NIC_PROD1_LO 0x038C 57995d67482SBill Paul #define BGE_MBX_TX_NIC_PROD2_HI 0x0390 58095d67482SBill Paul #define BGE_MBX_TX_NIC_PROD2_LO 0x0394 58195d67482SBill Paul #define BGE_MBX_TX_NIC_PROD3_HI 0x0398 58295d67482SBill Paul #define BGE_MBX_TX_NIC_PROD3_LO 0x039C 58395d67482SBill Paul #define BGE_MBX_TX_NIC_PROD4_HI 0x03A0 58495d67482SBill Paul #define BGE_MBX_TX_NIC_PROD4_LO 0x03A4 58595d67482SBill Paul #define BGE_MBX_TX_NIC_PROD5_HI 0x03A8 58695d67482SBill Paul #define BGE_MBX_TX_NIC_PROD5_LO 0x03AC 58795d67482SBill Paul #define BGE_MBX_TX_NIC_PROD6_HI 0x03B0 58895d67482SBill Paul #define BGE_MBX_TX_NIC_PROD6_LO 0x03B4 58995d67482SBill Paul #define BGE_MBX_TX_NIC_PROD7_HI 0x03B8 59095d67482SBill Paul #define BGE_MBX_TX_NIC_PROD7_LO 0x03BC 59195d67482SBill Paul #define BGE_MBX_TX_NIC_PROD8_HI 0x03C0 59295d67482SBill Paul #define BGE_MBX_TX_NIC_PROD8_LO 0x03C4 59395d67482SBill Paul #define BGE_MBX_TX_NIC_PROD9_HI 0x03C8 59495d67482SBill Paul #define BGE_MBX_TX_NIC_PROD9_LO 0x03CC 59595d67482SBill Paul #define BGE_MBX_TX_NIC_PROD10_HI 0x03D0 59695d67482SBill Paul #define BGE_MBX_TX_NIC_PROD10_LO 0x03D4 59795d67482SBill Paul #define BGE_MBX_TX_NIC_PROD11_HI 0x03D8 59895d67482SBill Paul #define BGE_MBX_TX_NIC_PROD11_LO 0x03DC 59995d67482SBill Paul #define BGE_MBX_TX_NIC_PROD12_HI 0x03E0 60095d67482SBill Paul #define BGE_MBX_TX_NIC_PROD12_LO 0x03E4 60195d67482SBill Paul #define BGE_MBX_TX_NIC_PROD13_HI 0x03E8 60295d67482SBill Paul #define BGE_MBX_TX_NIC_PROD13_LO 0x03EC 60395d67482SBill Paul #define BGE_MBX_TX_NIC_PROD14_HI 0x03F0 60495d67482SBill Paul #define BGE_MBX_TX_NIC_PROD14_LO 0x03F4 60595d67482SBill Paul #define BGE_MBX_TX_NIC_PROD15_HI 0x03F8 60695d67482SBill Paul #define BGE_MBX_TX_NIC_PROD15_LO 0x03FC 60795d67482SBill Paul 60895d67482SBill Paul #define BGE_TX_RINGS_MAX 4 60995d67482SBill Paul #define BGE_TX_RINGS_EXTSSRAM_MAX 16 61095d67482SBill Paul #define BGE_RX_RINGS_MAX 16 6111108273aSPyun YongHyeon #define BGE_RX_RINGS_MAX_5717 17 61295d67482SBill Paul 61395d67482SBill Paul /* Ethernet MAC control registers */ 61495d67482SBill Paul #define BGE_MAC_MODE 0x0400 61595d67482SBill Paul #define BGE_MAC_STS 0x0404 61695d67482SBill Paul #define BGE_MAC_EVT_ENB 0x0408 61795d67482SBill Paul #define BGE_MAC_LED_CTL 0x040C 61895d67482SBill Paul #define BGE_MAC_ADDR1_LO 0x0410 61995d67482SBill Paul #define BGE_MAC_ADDR1_HI 0x0414 62095d67482SBill Paul #define BGE_MAC_ADDR2_LO 0x0418 62195d67482SBill Paul #define BGE_MAC_ADDR2_HI 0x041C 62295d67482SBill Paul #define BGE_MAC_ADDR3_LO 0x0420 62395d67482SBill Paul #define BGE_MAC_ADDR3_HI 0x0424 62495d67482SBill Paul #define BGE_MAC_ADDR4_LO 0x0428 62595d67482SBill Paul #define BGE_MAC_ADDR4_HI 0x042C 62695d67482SBill Paul #define BGE_WOL_PATPTR 0x0430 62795d67482SBill Paul #define BGE_WOL_PATCFG 0x0434 62895d67482SBill Paul #define BGE_TX_RANDOM_BACKOFF 0x0438 62995d67482SBill Paul #define BGE_RX_MTU 0x043C 63095d67482SBill Paul #define BGE_GBIT_PCS_TEST 0x0440 63195d67482SBill Paul #define BGE_TX_TBI_AUTONEG 0x0444 63295d67482SBill Paul #define BGE_RX_TBI_AUTONEG 0x0448 63395d67482SBill Paul #define BGE_MI_COMM 0x044C 63495d67482SBill Paul #define BGE_MI_STS 0x0450 63595d67482SBill Paul #define BGE_MI_MODE 0x0454 63695d67482SBill Paul #define BGE_AUTOPOLL_STS 0x0458 63795d67482SBill Paul #define BGE_TX_MODE 0x045C 63895d67482SBill Paul #define BGE_TX_STS 0x0460 63995d67482SBill Paul #define BGE_TX_LENGTHS 0x0464 64095d67482SBill Paul #define BGE_RX_MODE 0x0468 64195d67482SBill Paul #define BGE_RX_STS 0x046C 64295d67482SBill Paul #define BGE_MAR0 0x0470 64395d67482SBill Paul #define BGE_MAR1 0x0474 64495d67482SBill Paul #define BGE_MAR2 0x0478 64595d67482SBill Paul #define BGE_MAR3 0x047C 64695d67482SBill Paul #define BGE_RX_BD_RULES_CTL0 0x0480 64795d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL0 0x0484 64895d67482SBill Paul #define BGE_RX_BD_RULES_CTL1 0x0488 64995d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL1 0x048C 65095d67482SBill Paul #define BGE_RX_BD_RULES_CTL2 0x0490 65195d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL2 0x0494 65295d67482SBill Paul #define BGE_RX_BD_RULES_CTL3 0x0498 65395d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL3 0x049C 65495d67482SBill Paul #define BGE_RX_BD_RULES_CTL4 0x04A0 65595d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL4 0x04A4 65695d67482SBill Paul #define BGE_RX_BD_RULES_CTL5 0x04A8 65795d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL5 0x04AC 65895d67482SBill Paul #define BGE_RX_BD_RULES_CTL6 0x04B0 65995d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL6 0x04B4 66095d67482SBill Paul #define BGE_RX_BD_RULES_CTL7 0x04B8 66195d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL7 0x04BC 66295d67482SBill Paul #define BGE_RX_BD_RULES_CTL8 0x04C0 66395d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL8 0x04C4 66495d67482SBill Paul #define BGE_RX_BD_RULES_CTL9 0x04C8 66595d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL9 0x04CC 66695d67482SBill Paul #define BGE_RX_BD_RULES_CTL10 0x04D0 66795d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL10 0x04D4 66895d67482SBill Paul #define BGE_RX_BD_RULES_CTL11 0x04D8 66995d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL11 0x04DC 67095d67482SBill Paul #define BGE_RX_BD_RULES_CTL12 0x04E0 67195d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL12 0x04E4 67295d67482SBill Paul #define BGE_RX_BD_RULES_CTL13 0x04E8 67395d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL13 0x04EC 67495d67482SBill Paul #define BGE_RX_BD_RULES_CTL14 0x04F0 67595d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL14 0x04F4 67695d67482SBill Paul #define BGE_RX_BD_RULES_CTL15 0x04F8 67795d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL15 0x04FC 67895d67482SBill Paul #define BGE_RX_RULES_CFG 0x0500 679dedcdf57SPyun YongHyeon #define BGE_MAX_RX_FRAME_LOWAT 0x0504 680da3003f0SBill Paul #define BGE_SERDES_CFG 0x0590 681da3003f0SBill Paul #define BGE_SERDES_STS 0x0594 682da3003f0SBill Paul #define BGE_SGDIG_CFG 0x05B0 683da3003f0SBill Paul #define BGE_SGDIG_STS 0x05B4 6842280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_OCTETS 0x0800 6852280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_0 0x0804 6862280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_COLLS 0x0808 6872280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_XON_SENT 0x080C 6882280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_XOFF_SENT 0x0810 6892280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_1 0x0814 6902280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_ERRORS 0x0818 6912280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_SINGLE_COLL 0x081C 6922280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_MULTI_COLL 0x0820 6932280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_DEFERRED 0x0824 6942280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_2 0x0828 6952280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_EXCESS_COLL 0x082C 6962280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_LATE_COLL 0x0830 6972280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_3 0x0834 6982280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_4 0x0838 6992280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_5 0x083C 7002280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_6 0x0840 7012280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_7 0x0844 7022280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_8 0x0848 7032280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_9 0x084C 7042280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_10 0x0850 7052280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_11 0x0854 7062280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_12 0x0858 7072280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_13 0x085C 7082280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_14 0x0860 7092280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_15 0x0864 7102280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_16 0x0868 7112280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_UCAST 0x086C 7122280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_MCAST 0x0870 7132280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_BCAST 0x0874 7142280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_17 0x0878 7152280c16bSPyun YongHyeon #define BGE_TX_MAC_STATS_RESERVE_18 0x087C 7162280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_OCTESTS 0x0880 7172280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_RESERVE_0 0x0884 7182280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_FRAGMENTS 0x0888 7192280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_UCAST 0x088C 7202280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_MCAST 0x0890 7212280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_BCAST 0x0894 7222280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_FCS_ERRORS 0x0898 7232280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_ALGIN_ERRORS 0x089C 7242280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_XON_RCVD 0x08A0 7252280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_XOFF_RCVD 0x08A4 7262280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_CTRL_RCVD 0x08A8 7272280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_XOFF_ENTERED 0x08AC 7282280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_FRAME_TOO_LONG 0x08B0 7292280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_JABBERS 0x08B4 7302280c16bSPyun YongHyeon #define BGE_RX_MAC_STATS_UNDERSIZE 0x08B8 73195d67482SBill Paul 73295d67482SBill Paul /* Ethernet MAC Mode register */ 73395d67482SBill Paul #define BGE_MACMODE_RESET 0x00000001 73495d67482SBill Paul #define BGE_MACMODE_HALF_DUPLEX 0x00000002 73595d67482SBill Paul #define BGE_MACMODE_PORTMODE 0x0000000C 73695d67482SBill Paul #define BGE_MACMODE_LOOPBACK 0x00000010 73795d67482SBill Paul #define BGE_MACMODE_RX_TAGGEDPKT 0x00000080 73895d67482SBill Paul #define BGE_MACMODE_TX_BURST_ENB 0x00000100 73995d67482SBill Paul #define BGE_MACMODE_MAX_DEFER 0x00000200 74095d67482SBill Paul #define BGE_MACMODE_LINK_POLARITY 0x00000400 74195d67482SBill Paul #define BGE_MACMODE_RX_STATS_ENB 0x00000800 74295d67482SBill Paul #define BGE_MACMODE_RX_STATS_CLEAR 0x00001000 74395d67482SBill Paul #define BGE_MACMODE_RX_STATS_FLUSH 0x00002000 74495d67482SBill Paul #define BGE_MACMODE_TX_STATS_ENB 0x00004000 74595d67482SBill Paul #define BGE_MACMODE_TX_STATS_CLEAR 0x00008000 74695d67482SBill Paul #define BGE_MACMODE_TX_STATS_FLUSH 0x00010000 74795d67482SBill Paul #define BGE_MACMODE_TBI_SEND_CFGS 0x00020000 74895d67482SBill Paul #define BGE_MACMODE_MAGIC_PKT_ENB 0x00040000 74995d67482SBill Paul #define BGE_MACMODE_ACPI_PWRON_ENB 0x00080000 75095d67482SBill Paul #define BGE_MACMODE_MIP_ENB 0x00100000 75195d67482SBill Paul #define BGE_MACMODE_TXDMA_ENB 0x00200000 75295d67482SBill Paul #define BGE_MACMODE_RXDMA_ENB 0x00400000 75395d67482SBill Paul #define BGE_MACMODE_FRMHDR_DMA_ENB 0x00800000 754548c8f1aSPyun YongHyeon #define BGE_MACMODE_APE_RX_EN 0x08000000 755548c8f1aSPyun YongHyeon #define BGE_MACMODE_APE_TX_EN 0x10000000 75695d67482SBill Paul 75795d67482SBill Paul #define BGE_PORTMODE_NONE 0x00000000 75895d67482SBill Paul #define BGE_PORTMODE_MII 0x00000004 75995d67482SBill Paul #define BGE_PORTMODE_GMII 0x00000008 76095d67482SBill Paul #define BGE_PORTMODE_TBI 0x0000000C 76195d67482SBill Paul 76295d67482SBill Paul /* MAC Status register */ 76395d67482SBill Paul #define BGE_MACSTAT_TBI_PCS_SYNCHED 0x00000001 76495d67482SBill Paul #define BGE_MACSTAT_TBI_SIGNAL_DETECT 0x00000002 76595d67482SBill Paul #define BGE_MACSTAT_RX_CFG 0x00000004 76695d67482SBill Paul #define BGE_MACSTAT_CFG_CHANGED 0x00000008 76795d67482SBill Paul #define BGE_MACSTAT_SYNC_CHANGED 0x00000010 76895d67482SBill Paul #define BGE_MACSTAT_PORT_DECODE_ERROR 0x00000400 76995d67482SBill Paul #define BGE_MACSTAT_LINK_CHANGED 0x00001000 77095d67482SBill Paul #define BGE_MACSTAT_MI_COMPLETE 0x00400000 77195d67482SBill Paul #define BGE_MACSTAT_MI_INTERRUPT 0x00800000 77295d67482SBill Paul #define BGE_MACSTAT_AUTOPOLL_ERROR 0x01000000 77395d67482SBill Paul #define BGE_MACSTAT_ODI_ERROR 0x02000000 77495d67482SBill Paul #define BGE_MACSTAT_RXSTAT_OFLOW 0x04000000 77595d67482SBill Paul #define BGE_MACSTAT_TXSTAT_OFLOW 0x08000000 77695d67482SBill Paul 77795d67482SBill Paul /* MAC Event Enable Register */ 77895d67482SBill Paul #define BGE_EVTENB_PORT_DECODE_ERROR 0x00000400 77995d67482SBill Paul #define BGE_EVTENB_LINK_CHANGED 0x00001000 78095d67482SBill Paul #define BGE_EVTENB_MI_COMPLETE 0x00400000 78195d67482SBill Paul #define BGE_EVTENB_MI_INTERRUPT 0x00800000 78295d67482SBill Paul #define BGE_EVTENB_AUTOPOLL_ERROR 0x01000000 78395d67482SBill Paul #define BGE_EVTENB_ODI_ERROR 0x02000000 78495d67482SBill Paul #define BGE_EVTENB_RXSTAT_OFLOW 0x04000000 78595d67482SBill Paul #define BGE_EVTENB_TXSTAT_OFLOW 0x08000000 78695d67482SBill Paul 78795d67482SBill Paul /* LED Control Register */ 78895d67482SBill Paul #define BGE_LEDCTL_LINKLED_OVERRIDE 0x00000001 78995d67482SBill Paul #define BGE_LEDCTL_1000MBPS_LED 0x00000002 79095d67482SBill Paul #define BGE_LEDCTL_100MBPS_LED 0x00000004 79195d67482SBill Paul #define BGE_LEDCTL_10MBPS_LED 0x00000008 79295d67482SBill Paul #define BGE_LEDCTL_TRAFLED_OVERRIDE 0x00000010 79395d67482SBill Paul #define BGE_LEDCTL_TRAFLED_BLINK 0x00000020 79455b5758cSPyun YongHyeon #define BGE_LEDCTL_TRAFLED_BLINK_2 0x00000040 79595d67482SBill Paul #define BGE_LEDCTL_1000MBPS_STS 0x00000080 79695d67482SBill Paul #define BGE_LEDCTL_100MBPS_STS 0x00000100 79795d67482SBill Paul #define BGE_LEDCTL_10MBPS_STS 0x00000200 79855b5758cSPyun YongHyeon #define BGE_LEDCTL_TRAFLED_STS 0x00000400 79995d67482SBill Paul #define BGE_LEDCTL_BLINKPERIOD 0x7FF80000 80095d67482SBill Paul #define BGE_LEDCTL_BLINKPERIOD_OVERRIDE 0x80000000 80195d67482SBill Paul 80295d67482SBill Paul /* TX backoff seed register */ 8030a2cc827SPyun YongHyeon #define BGE_TX_BACKOFF_SEED_MASK 0x3FF 80495d67482SBill Paul 80595d67482SBill Paul /* Autopoll status register */ 80695d67482SBill Paul #define BGE_AUTOPOLLSTS_ERROR 0x00000001 80795d67482SBill Paul 80895d67482SBill Paul /* Transmit MAC mode register */ 80995d67482SBill Paul #define BGE_TXMODE_RESET 0x00000001 81095d67482SBill Paul #define BGE_TXMODE_ENABLE 0x00000002 81195d67482SBill Paul #define BGE_TXMODE_FLOWCTL_ENABLE 0x00000010 81295d67482SBill Paul #define BGE_TXMODE_BIGBACKOFF_ENABLE 0x00000020 81395d67482SBill Paul #define BGE_TXMODE_LONGPAUSE_ENABLE 0x00000040 814f6a65488SPyun YongHyeon #define BGE_TXMODE_MBUF_LOCKUP_FIX 0x00000100 81550515680SPyun YongHyeon #define BGE_TXMODE_JMB_FRM_LEN 0x00400000 81650515680SPyun YongHyeon #define BGE_TXMODE_CNT_DN_MODE 0x00800000 81795d67482SBill Paul 81895d67482SBill Paul /* Transmit MAC status register */ 81995d67482SBill Paul #define BGE_TXSTAT_RX_XOFFED 0x00000001 82095d67482SBill Paul #define BGE_TXSTAT_SENT_XOFF 0x00000002 82195d67482SBill Paul #define BGE_TXSTAT_SENT_XON 0x00000004 82295d67482SBill Paul #define BGE_TXSTAT_LINK_UP 0x00000008 82395d67482SBill Paul #define BGE_TXSTAT_ODI_UFLOW 0x00000010 82495d67482SBill Paul #define BGE_TXSTAT_ODI_OFLOW 0x00000020 82595d67482SBill Paul 82695d67482SBill Paul /* Transmit MAC lengths register */ 82795d67482SBill Paul #define BGE_TXLEN_SLOTTIME 0x000000FF 82895d67482SBill Paul #define BGE_TXLEN_IPG 0x00000F00 82995d67482SBill Paul #define BGE_TXLEN_CRS 0x00003000 83050515680SPyun YongHyeon #define BGE_TXLEN_JMB_FRM_LEN_MSK 0x00FF0000 83150515680SPyun YongHyeon #define BGE_TXLEN_CNT_DN_VAL_MSK 0xFF000000 83295d67482SBill Paul 83395d67482SBill Paul /* Receive MAC mode register */ 83495d67482SBill Paul #define BGE_RXMODE_RESET 0x00000001 83595d67482SBill Paul #define BGE_RXMODE_ENABLE 0x00000002 83695d67482SBill Paul #define BGE_RXMODE_FLOWCTL_ENABLE 0x00000004 83795d67482SBill Paul #define BGE_RXMODE_RX_GIANTS 0x00000020 83895d67482SBill Paul #define BGE_RXMODE_RX_RUNTS 0x00000040 83995d67482SBill Paul #define BGE_RXMODE_8022_LENCHECK 0x00000080 84095d67482SBill Paul #define BGE_RXMODE_RX_PROMISC 0x00000100 84195d67482SBill Paul #define BGE_RXMODE_RX_NO_CRC_CHECK 0x00000200 84295d67482SBill Paul #define BGE_RXMODE_RX_KEEP_VLAN_DIAG 0x00000400 843548c8f1aSPyun YongHyeon #define BGE_RXMODE_IPV6_ENABLE 0x01000000 844*69b1f509SPyun YongHyeon #define BGE_RXMODE_IPV4_FRAG_FIX 0x02000000 84595d67482SBill Paul 84695d67482SBill Paul /* Receive MAC status register */ 84795d67482SBill Paul #define BGE_RXSTAT_REMOTE_XOFFED 0x00000001 84895d67482SBill Paul #define BGE_RXSTAT_RCVD_XOFF 0x00000002 84995d67482SBill Paul #define BGE_RXSTAT_RCVD_XON 0x00000004 85095d67482SBill Paul 85195d67482SBill Paul /* Receive Rules Control register */ 85295d67482SBill Paul #define BGE_RXRULECTL_OFFSET 0x000000FF 85395d67482SBill Paul #define BGE_RXRULECTL_CLASS 0x00001F00 85495d67482SBill Paul #define BGE_RXRULECTL_HDRTYPE 0x0000E000 85595d67482SBill Paul #define BGE_RXRULECTL_COMPARE_OP 0x00030000 85695d67482SBill Paul #define BGE_RXRULECTL_MAP 0x01000000 85795d67482SBill Paul #define BGE_RXRULECTL_DISCARD 0x02000000 85895d67482SBill Paul #define BGE_RXRULECTL_MASK 0x04000000 85995d67482SBill Paul #define BGE_RXRULECTL_ACTIVATE_PROC3 0x08000000 86095d67482SBill Paul #define BGE_RXRULECTL_ACTIVATE_PROC2 0x10000000 86195d67482SBill Paul #define BGE_RXRULECTL_ACTIVATE_PROC1 0x20000000 86295d67482SBill Paul #define BGE_RXRULECTL_ANDWITHNEXT 0x40000000 86395d67482SBill Paul 86495d67482SBill Paul /* Receive Rules Mask register */ 86595d67482SBill Paul #define BGE_RXRULEMASK_VALUE 0x0000FFFF 86695d67482SBill Paul #define BGE_RXRULEMASK_MASKVAL 0xFFFF0000 86795d67482SBill Paul 868da3003f0SBill Paul /* SERDES configuration register */ 869da3003f0SBill Paul #define BGE_SERDESCFG_RXR 0x00000007 /* phase interpolator */ 870da3003f0SBill Paul #define BGE_SERDESCFG_RXG 0x00000018 /* rx gain setting */ 871da3003f0SBill Paul #define BGE_SERDESCFG_RXEDGESEL 0x00000040 /* rising/falling egde */ 872da3003f0SBill Paul #define BGE_SERDESCFG_TX_BIAS 0x00000380 /* TXDAC bias setting */ 873da3003f0SBill Paul #define BGE_SERDESCFG_IBMAX 0x00000400 /* bias current +25% */ 874da3003f0SBill Paul #define BGE_SERDESCFG_IBMIN 0x00000800 /* bias current -25% */ 875da3003f0SBill Paul #define BGE_SERDESCFG_TXMODE 0x00001000 876da3003f0SBill Paul #define BGE_SERDESCFG_TXEDGESEL 0x00002000 /* rising/falling edge */ 877da3003f0SBill Paul #define BGE_SERDESCFG_MODE 0x00004000 /* TXCP/TXCN disabled */ 878da3003f0SBill Paul #define BGE_SERDESCFG_PLLTEST 0x00008000 /* PLL test mode */ 879da3003f0SBill Paul #define BGE_SERDESCFG_CDET 0x00010000 /* comma detect enable */ 880da3003f0SBill Paul #define BGE_SERDESCFG_TBILOOP 0x00020000 /* local loopback */ 881da3003f0SBill Paul #define BGE_SERDESCFG_REMLOOP 0x00040000 /* remote loopback */ 882da3003f0SBill Paul #define BGE_SERDESCFG_INVPHASE 0x00080000 /* Reverse 125Mhz clock */ 883da3003f0SBill Paul #define BGE_SERDESCFG_12REGCTL 0x00300000 /* 1.2v regulator ctl */ 884da3003f0SBill Paul #define BGE_SERDESCFG_REGCTL 0x00C00000 /* regulator ctl (2.5v) */ 885da3003f0SBill Paul 886da3003f0SBill Paul /* SERDES status register */ 887da3003f0SBill Paul #define BGE_SERDESSTS_RXSTAT 0x0000000F /* receive status bits */ 888da3003f0SBill Paul #define BGE_SERDESSTS_CDET 0x00000010 /* comma code detected */ 889da3003f0SBill Paul 890da3003f0SBill Paul /* SGDIG config (not documented) */ 891da3003f0SBill Paul #define BGE_SGDIGCFG_PAUSE_CAP 0x00000800 892da3003f0SBill Paul #define BGE_SGDIGCFG_ASYM_PAUSE 0x00001000 893da3003f0SBill Paul #define BGE_SGDIGCFG_SEND 0x40000000 894da3003f0SBill Paul #define BGE_SGDIGCFG_AUTO 0x80000000 895da3003f0SBill Paul 896da3003f0SBill Paul /* SGDIG status (not documented) */ 8971108273aSPyun YongHyeon #define BGE_SGDIGSTS_DONE 0x00000002 8981108273aSPyun YongHyeon #define BGE_SGDIGSTS_IS_SERDES 0x00000100 899da3003f0SBill Paul #define BGE_SGDIGSTS_PAUSE_CAP 0x00080000 900da3003f0SBill Paul #define BGE_SGDIGSTS_ASYM_PAUSE 0x00100000 901da3003f0SBill Paul 902da3003f0SBill Paul 90395d67482SBill Paul /* MI communication register */ 90495d67482SBill Paul #define BGE_MICOMM_DATA 0x0000FFFF 90595d67482SBill Paul #define BGE_MICOMM_REG 0x001F0000 90695d67482SBill Paul #define BGE_MICOMM_PHY 0x03E00000 90795d67482SBill Paul #define BGE_MICOMM_CMD 0x0C000000 90895d67482SBill Paul #define BGE_MICOMM_READFAIL 0x10000000 90995d67482SBill Paul #define BGE_MICOMM_BUSY 0x20000000 91095d67482SBill Paul 91195d67482SBill Paul #define BGE_MIREG(x) ((x & 0x1F) << 16) 91295d67482SBill Paul #define BGE_MIPHY(x) ((x & 0x1F) << 21) 91395d67482SBill Paul #define BGE_MICMD_WRITE 0x04000000 91495d67482SBill Paul #define BGE_MICMD_READ 0x08000000 91595d67482SBill Paul 91695d67482SBill Paul /* MI status register */ 91795d67482SBill Paul #define BGE_MISTS_LINK 0x00000001 91895d67482SBill Paul #define BGE_MISTS_10MBPS 0x00000002 91995d67482SBill Paul 920a813ed78SPyun YongHyeon #define BGE_MIMODE_CLK_10MHZ 0x00000001 92195d67482SBill Paul #define BGE_MIMODE_SHORTPREAMBLE 0x00000002 92295d67482SBill Paul #define BGE_MIMODE_AUTOPOLL 0x00000010 92395d67482SBill Paul #define BGE_MIMODE_CLKCNT 0x001F0000 924a813ed78SPyun YongHyeon #define BGE_MIMODE_500KHZ_CONST 0x00008000 925a813ed78SPyun YongHyeon #define BGE_MIMODE_BASE 0x000C0000 92695d67482SBill Paul 92795d67482SBill Paul 92895d67482SBill Paul /* 92995d67482SBill Paul * Send data initiator control registers. 93095d67482SBill Paul */ 93195d67482SBill Paul #define BGE_SDI_MODE 0x0C00 93295d67482SBill Paul #define BGE_SDI_STATUS 0x0C04 93395d67482SBill Paul #define BGE_SDI_STATS_CTL 0x0C08 93495d67482SBill Paul #define BGE_SDI_STATS_ENABLE_MASK 0x0C0C 93595d67482SBill Paul #define BGE_SDI_STATS_INCREMENT_MASK 0x0C10 9368d5f7181SPyun YongHyeon #define BGE_ISO_PKT_TX 0x0C20 93795d67482SBill Paul #define BGE_LOCSTATS_COS0 0x0C80 93895d67482SBill Paul #define BGE_LOCSTATS_COS1 0x0C84 93995d67482SBill Paul #define BGE_LOCSTATS_COS2 0x0C88 94095d67482SBill Paul #define BGE_LOCSTATS_COS3 0x0C8C 94195d67482SBill Paul #define BGE_LOCSTATS_COS4 0x0C90 94295d67482SBill Paul #define BGE_LOCSTATS_COS5 0x0C84 94395d67482SBill Paul #define BGE_LOCSTATS_COS6 0x0C98 94495d67482SBill Paul #define BGE_LOCSTATS_COS7 0x0C9C 94595d67482SBill Paul #define BGE_LOCSTATS_COS8 0x0CA0 94695d67482SBill Paul #define BGE_LOCSTATS_COS9 0x0CA4 94795d67482SBill Paul #define BGE_LOCSTATS_COS10 0x0CA8 94895d67482SBill Paul #define BGE_LOCSTATS_COS11 0x0CAC 94995d67482SBill Paul #define BGE_LOCSTATS_COS12 0x0CB0 95095d67482SBill Paul #define BGE_LOCSTATS_COS13 0x0CB4 95195d67482SBill Paul #define BGE_LOCSTATS_COS14 0x0CB8 95295d67482SBill Paul #define BGE_LOCSTATS_COS15 0x0CBC 95395d67482SBill Paul #define BGE_LOCSTATS_DMA_RQ_FULL 0x0CC0 95495d67482SBill Paul #define BGE_LOCSTATS_DMA_HIPRIO_RQ_FULL 0x0CC4 95595d67482SBill Paul #define BGE_LOCSTATS_SDC_QUEUE_FULL 0x0CC8 95695d67482SBill Paul #define BGE_LOCSTATS_NIC_SENDPROD_SET 0x0CCC 95795d67482SBill Paul #define BGE_LOCSTATS_STATS_UPDATED 0x0CD0 95895d67482SBill Paul #define BGE_LOCSTATS_IRQS 0x0CD4 95995d67482SBill Paul #define BGE_LOCSTATS_AVOIDED_IRQS 0x0CD8 96095d67482SBill Paul #define BGE_LOCSTATS_TX_THRESH_HIT 0x0CDC 96195d67482SBill Paul 96295d67482SBill Paul /* Send Data Initiator mode register */ 96395d67482SBill Paul #define BGE_SDIMODE_RESET 0x00000001 96495d67482SBill Paul #define BGE_SDIMODE_ENABLE 0x00000002 96595d67482SBill Paul #define BGE_SDIMODE_STATS_OFLOW_ATTN 0x00000004 9661108273aSPyun YongHyeon #define BGE_SDIMODE_HW_LSO_PRE_DMA 0x00000008 96795d67482SBill Paul 96895d67482SBill Paul /* Send Data Initiator stats register */ 96995d67482SBill Paul #define BGE_SDISTAT_STATS_OFLOW_ATTN 0x00000004 97095d67482SBill Paul 97195d67482SBill Paul /* Send Data Initiator stats control register */ 97295d67482SBill Paul #define BGE_SDISTATSCTL_ENABLE 0x00000001 97395d67482SBill Paul #define BGE_SDISTATSCTL_FASTER 0x00000002 97495d67482SBill Paul #define BGE_SDISTATSCTL_CLEAR 0x00000004 97595d67482SBill Paul #define BGE_SDISTATSCTL_FORCEFLUSH 0x00000008 97695d67482SBill Paul #define BGE_SDISTATSCTL_FORCEZERO 0x00000010 97795d67482SBill Paul 97895d67482SBill Paul /* 97995d67482SBill Paul * Send Data Completion Control registers 98095d67482SBill Paul */ 98195d67482SBill Paul #define BGE_SDC_MODE 0x1000 98295d67482SBill Paul #define BGE_SDC_STATUS 0x1004 98395d67482SBill Paul 98495d67482SBill Paul /* Send Data completion mode register */ 98595d67482SBill Paul #define BGE_SDCMODE_RESET 0x00000001 98695d67482SBill Paul #define BGE_SDCMODE_ENABLE 0x00000002 98795d67482SBill Paul #define BGE_SDCMODE_ATTN 0x00000004 988a5779553SStanislav Sedov #define BGE_SDCMODE_CDELAY 0x00000010 98995d67482SBill Paul 99095d67482SBill Paul /* Send Data completion status register */ 99195d67482SBill Paul #define BGE_SDCSTAT_ATTN 0x00000004 99295d67482SBill Paul 99395d67482SBill Paul /* 99495d67482SBill Paul * Send BD Ring Selector Control registers 99595d67482SBill Paul */ 99695d67482SBill Paul #define BGE_SRS_MODE 0x1400 99795d67482SBill Paul #define BGE_SRS_STATUS 0x1404 99895d67482SBill Paul #define BGE_SRS_HWDIAG 0x1408 99995d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS0 0x1440 100095d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS1 0x1444 100195d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS2 0x1448 100295d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS3 0x144C 100395d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS4 0x1450 100495d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS5 0x1454 100595d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS6 0x1458 100695d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS7 0x145C 100795d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS8 0x1460 100895d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS9 0x1464 100995d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS10 0x1468 101095d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS11 0x146C 101195d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS12 0x1470 101295d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS13 0x1474 101395d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS14 0x1478 101495d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS15 0x147C 101595d67482SBill Paul 101695d67482SBill Paul /* Send BD Ring Selector Mode register */ 101795d67482SBill Paul #define BGE_SRSMODE_RESET 0x00000001 101895d67482SBill Paul #define BGE_SRSMODE_ENABLE 0x00000002 101995d67482SBill Paul #define BGE_SRSMODE_ATTN 0x00000004 102095d67482SBill Paul 102195d67482SBill Paul /* Send BD Ring Selector Status register */ 102295d67482SBill Paul #define BGE_SRSSTAT_ERROR 0x00000004 102395d67482SBill Paul 102495d67482SBill Paul /* Send BD Ring Selector HW Diagnostics register */ 102595d67482SBill Paul #define BGE_SRSHWDIAG_STATE 0x0000000F 102695d67482SBill Paul #define BGE_SRSHWDIAG_CURRINGNUM 0x000000F0 102795d67482SBill Paul #define BGE_SRSHWDIAG_STAGEDRINGNUM 0x00000F00 102895d67482SBill Paul #define BGE_SRSHWDIAG_RINGNUM_IN_MBX 0x0000F000 102995d67482SBill Paul 103095d67482SBill Paul /* 103195d67482SBill Paul * Send BD Initiator Selector Control registers 103295d67482SBill Paul */ 103395d67482SBill Paul #define BGE_SBDI_MODE 0x1800 103495d67482SBill Paul #define BGE_SBDI_STATUS 0x1804 103595d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD0 0x1808 103695d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD1 0x180C 103795d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD2 0x1810 103895d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD3 0x1814 103995d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD4 0x1818 104095d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD5 0x181C 104195d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD6 0x1820 104295d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD7 0x1824 104395d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD8 0x1828 104495d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD9 0x182C 104595d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD10 0x1830 104695d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD11 0x1834 104795d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD12 0x1838 104895d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD13 0x183C 104995d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD14 0x1840 105095d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD15 0x1844 105195d67482SBill Paul 105295d67482SBill Paul /* Send BD Initiator Mode register */ 105395d67482SBill Paul #define BGE_SBDIMODE_RESET 0x00000001 105495d67482SBill Paul #define BGE_SBDIMODE_ENABLE 0x00000002 105595d67482SBill Paul #define BGE_SBDIMODE_ATTN 0x00000004 105695d67482SBill Paul 105795d67482SBill Paul /* Send BD Initiator Status register */ 105895d67482SBill Paul #define BGE_SBDISTAT_ERROR 0x00000004 105995d67482SBill Paul 106095d67482SBill Paul /* 106195d67482SBill Paul * Send BD Completion Control registers 106295d67482SBill Paul */ 106395d67482SBill Paul #define BGE_SBDC_MODE 0x1C00 106495d67482SBill Paul #define BGE_SBDC_STATUS 0x1C04 106595d67482SBill Paul 106695d67482SBill Paul /* Send BD Completion Control Mode register */ 106795d67482SBill Paul #define BGE_SBDCMODE_RESET 0x00000001 106895d67482SBill Paul #define BGE_SBDCMODE_ENABLE 0x00000002 106995d67482SBill Paul #define BGE_SBDCMODE_ATTN 0x00000004 107095d67482SBill Paul 107195d67482SBill Paul /* Send BD Completion Control Status register */ 107295d67482SBill Paul #define BGE_SBDCSTAT_ATTN 0x00000004 107395d67482SBill Paul 107495d67482SBill Paul /* 107595d67482SBill Paul * Receive List Placement Control registers 107695d67482SBill Paul */ 107795d67482SBill Paul #define BGE_RXLP_MODE 0x2000 107895d67482SBill Paul #define BGE_RXLP_STATUS 0x2004 107995d67482SBill Paul #define BGE_RXLP_SEL_LIST_LOCK 0x2008 108095d67482SBill Paul #define BGE_RXLP_SEL_NON_EMPTY_BITS 0x200C 108195d67482SBill Paul #define BGE_RXLP_CFG 0x2010 108295d67482SBill Paul #define BGE_RXLP_STATS_CTL 0x2014 108395d67482SBill Paul #define BGE_RXLP_STATS_ENABLE_MASK 0x2018 108495d67482SBill Paul #define BGE_RXLP_STATS_INCREMENT_MASK 0x201C 108595d67482SBill Paul #define BGE_RXLP_HEAD0 0x2100 108695d67482SBill Paul #define BGE_RXLP_TAIL0 0x2104 108795d67482SBill Paul #define BGE_RXLP_COUNT0 0x2108 108895d67482SBill Paul #define BGE_RXLP_HEAD1 0x2110 108995d67482SBill Paul #define BGE_RXLP_TAIL1 0x2114 109095d67482SBill Paul #define BGE_RXLP_COUNT1 0x2118 109195d67482SBill Paul #define BGE_RXLP_HEAD2 0x2120 109295d67482SBill Paul #define BGE_RXLP_TAIL2 0x2124 109395d67482SBill Paul #define BGE_RXLP_COUNT2 0x2128 109495d67482SBill Paul #define BGE_RXLP_HEAD3 0x2130 109595d67482SBill Paul #define BGE_RXLP_TAIL3 0x2134 109695d67482SBill Paul #define BGE_RXLP_COUNT3 0x2138 109795d67482SBill Paul #define BGE_RXLP_HEAD4 0x2140 109895d67482SBill Paul #define BGE_RXLP_TAIL4 0x2144 109995d67482SBill Paul #define BGE_RXLP_COUNT4 0x2148 110095d67482SBill Paul #define BGE_RXLP_HEAD5 0x2150 110195d67482SBill Paul #define BGE_RXLP_TAIL5 0x2154 110295d67482SBill Paul #define BGE_RXLP_COUNT5 0x2158 110395d67482SBill Paul #define BGE_RXLP_HEAD6 0x2160 110495d67482SBill Paul #define BGE_RXLP_TAIL6 0x2164 110595d67482SBill Paul #define BGE_RXLP_COUNT6 0x2168 110695d67482SBill Paul #define BGE_RXLP_HEAD7 0x2170 110795d67482SBill Paul #define BGE_RXLP_TAIL7 0x2174 110895d67482SBill Paul #define BGE_RXLP_COUNT7 0x2178 110995d67482SBill Paul #define BGE_RXLP_HEAD8 0x2180 111095d67482SBill Paul #define BGE_RXLP_TAIL8 0x2184 111195d67482SBill Paul #define BGE_RXLP_COUNT8 0x2188 111295d67482SBill Paul #define BGE_RXLP_HEAD9 0x2190 111395d67482SBill Paul #define BGE_RXLP_TAIL9 0x2194 111495d67482SBill Paul #define BGE_RXLP_COUNT9 0x2198 111595d67482SBill Paul #define BGE_RXLP_HEAD10 0x21A0 111695d67482SBill Paul #define BGE_RXLP_TAIL10 0x21A4 111795d67482SBill Paul #define BGE_RXLP_COUNT10 0x21A8 111895d67482SBill Paul #define BGE_RXLP_HEAD11 0x21B0 111995d67482SBill Paul #define BGE_RXLP_TAIL11 0x21B4 112095d67482SBill Paul #define BGE_RXLP_COUNT11 0x21B8 112195d67482SBill Paul #define BGE_RXLP_HEAD12 0x21C0 112295d67482SBill Paul #define BGE_RXLP_TAIL12 0x21C4 112395d67482SBill Paul #define BGE_RXLP_COUNT12 0x21C8 112495d67482SBill Paul #define BGE_RXLP_HEAD13 0x21D0 112595d67482SBill Paul #define BGE_RXLP_TAIL13 0x21D4 112695d67482SBill Paul #define BGE_RXLP_COUNT13 0x21D8 112795d67482SBill Paul #define BGE_RXLP_HEAD14 0x21E0 112895d67482SBill Paul #define BGE_RXLP_TAIL14 0x21E4 112995d67482SBill Paul #define BGE_RXLP_COUNT14 0x21E8 113095d67482SBill Paul #define BGE_RXLP_HEAD15 0x21F0 113195d67482SBill Paul #define BGE_RXLP_TAIL15 0x21F4 113295d67482SBill Paul #define BGE_RXLP_COUNT15 0x21F8 113395d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS0 0x2200 113495d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS1 0x2204 113595d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS2 0x2208 113695d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS3 0x220C 113795d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS4 0x2210 113895d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS5 0x2214 113995d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS6 0x2218 114095d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS7 0x221C 114195d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS8 0x2220 114295d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS9 0x2224 114395d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS10 0x2228 114495d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS11 0x222C 114595d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS12 0x2230 114695d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS13 0x2234 114795d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS14 0x2238 114895d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS15 0x223C 114995d67482SBill Paul #define BGE_RXLP_LOCSTAT_FILTDROP 0x2240 115095d67482SBill Paul #define BGE_RXLP_LOCSTAT_DMA_WRQ_FULL 0x2244 115195d67482SBill Paul #define BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL 0x2248 115295d67482SBill Paul #define BGE_RXLP_LOCSTAT_OUT_OF_BDS 0x224C 115395d67482SBill Paul #define BGE_RXLP_LOCSTAT_IFIN_DROPS 0x2250 115495d67482SBill Paul #define BGE_RXLP_LOCSTAT_IFIN_ERRORS 0x2254 115595d67482SBill Paul #define BGE_RXLP_LOCSTAT_RXTHRESH_HIT 0x2258 115695d67482SBill Paul 115795d67482SBill Paul 115895d67482SBill Paul /* Receive List Placement mode register */ 115995d67482SBill Paul #define BGE_RXLPMODE_RESET 0x00000001 116095d67482SBill Paul #define BGE_RXLPMODE_ENABLE 0x00000002 116195d67482SBill Paul #define BGE_RXLPMODE_CLASS0_ATTN 0x00000004 116295d67482SBill Paul #define BGE_RXLPMODE_MAPOUTRANGE_ATTN 0x00000008 116395d67482SBill Paul #define BGE_RXLPMODE_STATSOFLOW_ATTN 0x00000010 116495d67482SBill Paul 116595d67482SBill Paul /* Receive List Placement Status register */ 116695d67482SBill Paul #define BGE_RXLPSTAT_CLASS0_ATTN 0x00000004 116795d67482SBill Paul #define BGE_RXLPSTAT_MAPOUTRANGE_ATTN 0x00000008 116895d67482SBill Paul #define BGE_RXLPSTAT_STATSOFLOW_ATTN 0x00000010 116995d67482SBill Paul 117095d67482SBill Paul /* 117195d67482SBill Paul * Receive Data and Receive BD Initiator Control Registers 117295d67482SBill Paul */ 117395d67482SBill Paul #define BGE_RDBDI_MODE 0x2400 117495d67482SBill Paul #define BGE_RDBDI_STATUS 0x2404 117595d67482SBill Paul #define BGE_RX_JUMBO_RCB_HADDR_HI 0x2440 117695d67482SBill Paul #define BGE_RX_JUMBO_RCB_HADDR_LO 0x2444 117795d67482SBill Paul #define BGE_RX_JUMBO_RCB_MAXLEN_FLAGS 0x2448 117895d67482SBill Paul #define BGE_RX_JUMBO_RCB_NICADDR 0x244C 117995d67482SBill Paul #define BGE_RX_STD_RCB_HADDR_HI 0x2450 118095d67482SBill Paul #define BGE_RX_STD_RCB_HADDR_LO 0x2454 118195d67482SBill Paul #define BGE_RX_STD_RCB_MAXLEN_FLAGS 0x2458 118295d67482SBill Paul #define BGE_RX_STD_RCB_NICADDR 0x245C 118395d67482SBill Paul #define BGE_RX_MINI_RCB_HADDR_HI 0x2460 118495d67482SBill Paul #define BGE_RX_MINI_RCB_HADDR_LO 0x2464 118595d67482SBill Paul #define BGE_RX_MINI_RCB_MAXLEN_FLAGS 0x2468 118695d67482SBill Paul #define BGE_RX_MINI_RCB_NICADDR 0x246C 118795d67482SBill Paul #define BGE_RDBDI_JUMBO_RX_CONS 0x2470 118895d67482SBill Paul #define BGE_RDBDI_STD_RX_CONS 0x2474 118995d67482SBill Paul #define BGE_RDBDI_MINI_RX_CONS 0x2478 119095d67482SBill Paul #define BGE_RDBDI_RETURN_PROD0 0x2480 119195d67482SBill Paul #define BGE_RDBDI_RETURN_PROD1 0x2484 119295d67482SBill Paul #define BGE_RDBDI_RETURN_PROD2 0x2488 119395d67482SBill Paul #define BGE_RDBDI_RETURN_PROD3 0x248C 119495d67482SBill Paul #define BGE_RDBDI_RETURN_PROD4 0x2490 119595d67482SBill Paul #define BGE_RDBDI_RETURN_PROD5 0x2494 119695d67482SBill Paul #define BGE_RDBDI_RETURN_PROD6 0x2498 119795d67482SBill Paul #define BGE_RDBDI_RETURN_PROD7 0x249C 119895d67482SBill Paul #define BGE_RDBDI_RETURN_PROD8 0x24A0 119995d67482SBill Paul #define BGE_RDBDI_RETURN_PROD9 0x24A4 120095d67482SBill Paul #define BGE_RDBDI_RETURN_PROD10 0x24A8 120195d67482SBill Paul #define BGE_RDBDI_RETURN_PROD11 0x24AC 120295d67482SBill Paul #define BGE_RDBDI_RETURN_PROD12 0x24B0 120395d67482SBill Paul #define BGE_RDBDI_RETURN_PROD13 0x24B4 120495d67482SBill Paul #define BGE_RDBDI_RETURN_PROD14 0x24B8 120595d67482SBill Paul #define BGE_RDBDI_RETURN_PROD15 0x24BC 120695d67482SBill Paul #define BGE_RDBDI_HWDIAG 0x24C0 120795d67482SBill Paul 120895d67482SBill Paul 120995d67482SBill Paul /* Receive Data and Receive BD Initiator Mode register */ 121095d67482SBill Paul #define BGE_RDBDIMODE_RESET 0x00000001 121195d67482SBill Paul #define BGE_RDBDIMODE_ENABLE 0x00000002 121295d67482SBill Paul #define BGE_RDBDIMODE_JUMBO_ATTN 0x00000004 121395d67482SBill Paul #define BGE_RDBDIMODE_GIANT_ATTN 0x00000008 121495d67482SBill Paul #define BGE_RDBDIMODE_BADRINGSZ_ATTN 0x00000010 121595d67482SBill Paul 121695d67482SBill Paul /* Receive Data and Receive BD Initiator Status register */ 121795d67482SBill Paul #define BGE_RDBDISTAT_JUMBO_ATTN 0x00000004 121895d67482SBill Paul #define BGE_RDBDISTAT_GIANT_ATTN 0x00000008 121995d67482SBill Paul #define BGE_RDBDISTAT_BADRINGSZ_ATTN 0x00000010 122095d67482SBill Paul 122195d67482SBill Paul 122295d67482SBill Paul /* 122395d67482SBill Paul * Receive Data Completion Control registers 122495d67482SBill Paul */ 122595d67482SBill Paul #define BGE_RDC_MODE 0x2800 122695d67482SBill Paul 122795d67482SBill Paul /* Receive Data Completion Mode register */ 122895d67482SBill Paul #define BGE_RDCMODE_RESET 0x00000001 122995d67482SBill Paul #define BGE_RDCMODE_ENABLE 0x00000002 123095d67482SBill Paul #define BGE_RDCMODE_ATTN 0x00000004 123195d67482SBill Paul 123295d67482SBill Paul /* 123395d67482SBill Paul * Receive BD Initiator Control registers 123495d67482SBill Paul */ 123595d67482SBill Paul #define BGE_RBDI_MODE 0x2C00 123695d67482SBill Paul #define BGE_RBDI_STATUS 0x2C04 123795d67482SBill Paul #define BGE_RBDI_NIC_JUMBO_BD_PROD 0x2C08 123895d67482SBill Paul #define BGE_RBDI_NIC_STD_BD_PROD 0x2C0C 123995d67482SBill Paul #define BGE_RBDI_NIC_MINI_BD_PROD 0x2C10 124095d67482SBill Paul #define BGE_RBDI_MINI_REPL_THRESH 0x2C14 124195d67482SBill Paul #define BGE_RBDI_STD_REPL_THRESH 0x2C18 124295d67482SBill Paul #define BGE_RBDI_JUMBO_REPL_THRESH 0x2C1C 124395d67482SBill Paul 12441108273aSPyun YongHyeon #define BGE_STD_REPLENISH_LWM 0x2D00 12451108273aSPyun YongHyeon #define BGE_JMB_REPLENISH_LWM 0x2D04 12461108273aSPyun YongHyeon 124795d67482SBill Paul /* Receive BD Initiator Mode register */ 124895d67482SBill Paul #define BGE_RBDIMODE_RESET 0x00000001 124995d67482SBill Paul #define BGE_RBDIMODE_ENABLE 0x00000002 125095d67482SBill Paul #define BGE_RBDIMODE_ATTN 0x00000004 125195d67482SBill Paul 125295d67482SBill Paul /* Receive BD Initiator Status register */ 125395d67482SBill Paul #define BGE_RBDISTAT_ATTN 0x00000004 125495d67482SBill Paul 125595d67482SBill Paul /* 125695d67482SBill Paul * Receive BD Completion Control registers 125795d67482SBill Paul */ 125895d67482SBill Paul #define BGE_RBDC_MODE 0x3000 125995d67482SBill Paul #define BGE_RBDC_STATUS 0x3004 126095d67482SBill Paul #define BGE_RBDC_JUMBO_BD_PROD 0x3008 126195d67482SBill Paul #define BGE_RBDC_STD_BD_PROD 0x300C 126295d67482SBill Paul #define BGE_RBDC_MINI_BD_PROD 0x3010 126395d67482SBill Paul 126495d67482SBill Paul /* Receive BD completion mode register */ 126595d67482SBill Paul #define BGE_RBDCMODE_RESET 0x00000001 126695d67482SBill Paul #define BGE_RBDCMODE_ENABLE 0x00000002 126795d67482SBill Paul #define BGE_RBDCMODE_ATTN 0x00000004 126895d67482SBill Paul 126995d67482SBill Paul /* Receive BD completion status register */ 127095d67482SBill Paul #define BGE_RBDCSTAT_ERROR 0x00000004 127195d67482SBill Paul 127295d67482SBill Paul /* 127395d67482SBill Paul * Receive List Selector Control registers 127495d67482SBill Paul */ 127595d67482SBill Paul #define BGE_RXLS_MODE 0x3400 127695d67482SBill Paul #define BGE_RXLS_STATUS 0x3404 127795d67482SBill Paul 127895d67482SBill Paul /* Receive List Selector Mode register */ 127995d67482SBill Paul #define BGE_RXLSMODE_RESET 0x00000001 128095d67482SBill Paul #define BGE_RXLSMODE_ENABLE 0x00000002 128195d67482SBill Paul #define BGE_RXLSMODE_ATTN 0x00000004 128295d67482SBill Paul 128395d67482SBill Paul /* Receive List Selector Status register */ 128495d67482SBill Paul #define BGE_RXLSSTAT_ERROR 0x00000004 128595d67482SBill Paul 1286a813ed78SPyun YongHyeon #define BGE_CPMU_CTRL 0x3600 1287a813ed78SPyun YongHyeon #define BGE_CPMU_LSPD_10MB_CLK 0x3604 1288a813ed78SPyun YongHyeon #define BGE_CPMU_LSPD_1000MB_CLK 0x360C 1289a813ed78SPyun YongHyeon #define BGE_CPMU_LNK_AWARE_PWRMD 0x3610 1290a813ed78SPyun YongHyeon #define BGE_CPMU_HST_ACC 0x361C 129150515680SPyun YongHyeon #define BGE_CPMU_CLCK_ORIDE 0x3624 1292a813ed78SPyun YongHyeon #define BGE_CPMU_CLCK_STAT 0x3630 1293a813ed78SPyun YongHyeon #define BGE_CPMU_MUTEX_REQ 0x365C 1294a813ed78SPyun YongHyeon #define BGE_CPMU_MUTEX_GNT 0x3660 1295a813ed78SPyun YongHyeon #define BGE_CPMU_PHY_STRAP 0x3664 1296f8bb33c3SPyun YongHyeon #define BGE_CPMU_PADRNG_CTL 0x3668 1297a813ed78SPyun YongHyeon 1298a813ed78SPyun YongHyeon /* Central Power Management Unit (CPMU) register */ 1299a813ed78SPyun YongHyeon #define BGE_CPMU_CTRL_LINK_IDLE_MODE 0x00000200 1300a813ed78SPyun YongHyeon #define BGE_CPMU_CTRL_LINK_AWARE_MODE 0x00000400 1301a813ed78SPyun YongHyeon #define BGE_CPMU_CTRL_LINK_SPEED_MODE 0x00004000 1302a813ed78SPyun YongHyeon #define BGE_CPMU_CTRL_GPHY_10MB_RXONLY 0x00010000 1303a813ed78SPyun YongHyeon 1304a813ed78SPyun YongHyeon /* Link Speed 10MB/No Link Power Mode Clock Policy register */ 1305a813ed78SPyun YongHyeon #define BGE_CPMU_LSPD_10MB_MACCLK_MASK 0x001F0000 1306a813ed78SPyun YongHyeon #define BGE_CPMU_LSPD_10MB_MACCLK_6_25 0x00130000 1307a813ed78SPyun YongHyeon 1308a813ed78SPyun YongHyeon /* Link Speed 1000MB Power Mode Clock Policy register */ 1309a813ed78SPyun YongHyeon #define BGE_CPMU_LSPD_1000MB_MACCLK_62_5 0x00000000 1310a813ed78SPyun YongHyeon #define BGE_CPMU_LSPD_1000MB_MACCLK_12_5 0x00110000 1311a813ed78SPyun YongHyeon #define BGE_CPMU_LSPD_1000MB_MACCLK_MASK 0x001F0000 1312a813ed78SPyun YongHyeon 1313a813ed78SPyun YongHyeon /* Link Aware Power Mode Clock Policy register */ 1314a813ed78SPyun YongHyeon #define BGE_CPMU_LNK_AWARE_MACCLK_MASK 0x001F0000 1315a813ed78SPyun YongHyeon #define BGE_CPMU_LNK_AWARE_MACCLK_6_25 0x00130000 1316a813ed78SPyun YongHyeon 1317a813ed78SPyun YongHyeon #define BGE_CPMU_HST_ACC_MACCLK_MASK 0x001F0000 1318a813ed78SPyun YongHyeon #define BGE_CPMU_HST_ACC_MACCLK_6_25 0x00130000 1319a813ed78SPyun YongHyeon 132050515680SPyun YongHyeon /* Clock Speed Override Policy register */ 132150515680SPyun YongHyeon #define CPMU_CLCK_ORIDE_MAC_ORIDE_EN 0x80000000 132250515680SPyun YongHyeon 1323a813ed78SPyun YongHyeon /* CPMU Clock Status register */ 1324a813ed78SPyun YongHyeon #define BGE_CPMU_CLCK_STAT_MAC_CLCK_MASK 0x001F0000 1325a813ed78SPyun YongHyeon #define BGE_CPMU_CLCK_STAT_MAC_CLCK_62_5 0x00000000 1326a813ed78SPyun YongHyeon #define BGE_CPMU_CLCK_STAT_MAC_CLCK_12_5 0x00110000 1327a813ed78SPyun YongHyeon #define BGE_CPMU_CLCK_STAT_MAC_CLCK_6_25 0x00130000 1328a813ed78SPyun YongHyeon 1329a813ed78SPyun YongHyeon /* CPMU Mutex Request register */ 1330a813ed78SPyun YongHyeon #define BGE_CPMU_MUTEX_REQ_DRIVER 0x00001000 1331a813ed78SPyun YongHyeon #define BGE_CPMU_MUTEX_GNT_DRIVER 0x00001000 1332a813ed78SPyun YongHyeon 1333a813ed78SPyun YongHyeon /* CPMU GPHY Strap register */ 1334a813ed78SPyun YongHyeon #define BGE_CPMU_PHY_STRAP_IS_SERDES 0x00000020 1335a813ed78SPyun YongHyeon 1336f8bb33c3SPyun YongHyeon /* CPMU Padring Control register */ 1337f8bb33c3SPyun YongHyeon #define BGE_CPMU_PADRNG_CTL_RDIV2 0x00040000 1338f8bb33c3SPyun YongHyeon 133995d67482SBill Paul /* 134095d67482SBill Paul * Mbuf Cluster Free registers (has nothing to do with BSD mbufs) 134195d67482SBill Paul */ 134295d67482SBill Paul #define BGE_MBCF_MODE 0x3800 134395d67482SBill Paul #define BGE_MBCF_STATUS 0x3804 134495d67482SBill Paul 134595d67482SBill Paul /* Mbuf Cluster Free mode register */ 134695d67482SBill Paul #define BGE_MBCFMODE_RESET 0x00000001 134795d67482SBill Paul #define BGE_MBCFMODE_ENABLE 0x00000002 134895d67482SBill Paul #define BGE_MBCFMODE_ATTN 0x00000004 134995d67482SBill Paul 135095d67482SBill Paul /* Mbuf Cluster Free status register */ 135195d67482SBill Paul #define BGE_MBCFSTAT_ERROR 0x00000004 135295d67482SBill Paul 135395d67482SBill Paul /* 135495d67482SBill Paul * Host Coalescing Control registers 135595d67482SBill Paul */ 135695d67482SBill Paul #define BGE_HCC_MODE 0x3C00 135795d67482SBill Paul #define BGE_HCC_STATUS 0x3C04 135895d67482SBill Paul #define BGE_HCC_RX_COAL_TICKS 0x3C08 135995d67482SBill Paul #define BGE_HCC_TX_COAL_TICKS 0x3C0C 136095d67482SBill Paul #define BGE_HCC_RX_MAX_COAL_BDS 0x3C10 136195d67482SBill Paul #define BGE_HCC_TX_MAX_COAL_BDS 0x3C14 136295d67482SBill Paul #define BGE_HCC_RX_COAL_TICKS_INT 0x3C18 /* ticks during interrupt */ 136395d67482SBill Paul #define BGE_HCC_TX_COAL_TICKS_INT 0x3C1C /* ticks during interrupt */ 136495d67482SBill Paul #define BGE_HCC_RX_MAX_COAL_BDS_INT 0x3C20 /* BDs during interrupt */ 1365f53579cfSPaul Saab #define BGE_HCC_TX_MAX_COAL_BDS_INT 0x3C24 /* BDs during interrupt */ 136695d67482SBill Paul #define BGE_HCC_STATS_TICKS 0x3C28 136795d67482SBill Paul #define BGE_HCC_STATS_ADDR_HI 0x3C30 136895d67482SBill Paul #define BGE_HCC_STATS_ADDR_LO 0x3C34 136995d67482SBill Paul #define BGE_HCC_STATUSBLK_ADDR_HI 0x3C38 137095d67482SBill Paul #define BGE_HCC_STATUSBLK_ADDR_LO 0x3C3C 137195d67482SBill Paul #define BGE_HCC_STATS_BASEADDR 0x3C40 /* address in NIC memory */ 137295d67482SBill Paul #define BGE_HCC_STATUSBLK_BASEADDR 0x3C44 /* address in NIC memory */ 137395d67482SBill Paul #define BGE_FLOW_ATTN 0x3C48 137495d67482SBill Paul #define BGE_HCC_JUMBO_BD_CONS 0x3C50 137595d67482SBill Paul #define BGE_HCC_STD_BD_CONS 0x3C54 137695d67482SBill Paul #define BGE_HCC_MINI_BD_CONS 0x3C58 137795d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD0 0x3C80 137895d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD1 0x3C84 137995d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD2 0x3C88 138095d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD3 0x3C8C 138195d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD4 0x3C90 138295d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD5 0x3C94 138395d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD6 0x3C98 138495d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD7 0x3C9C 138595d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD8 0x3CA0 138695d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD9 0x3CA4 138795d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD10 0x3CA8 138895d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD11 0x3CAC 138995d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD12 0x3CB0 139095d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD13 0x3CB4 139195d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD14 0x3CB8 139295d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD15 0x3CBC 139395d67482SBill Paul #define BGE_HCC_TX_BD_CONS0 0x3CC0 139495d67482SBill Paul #define BGE_HCC_TX_BD_CONS1 0x3CC4 139595d67482SBill Paul #define BGE_HCC_TX_BD_CONS2 0x3CC8 139695d67482SBill Paul #define BGE_HCC_TX_BD_CONS3 0x3CCC 139795d67482SBill Paul #define BGE_HCC_TX_BD_CONS4 0x3CD0 139895d67482SBill Paul #define BGE_HCC_TX_BD_CONS5 0x3CD4 139995d67482SBill Paul #define BGE_HCC_TX_BD_CONS6 0x3CD8 140095d67482SBill Paul #define BGE_HCC_TX_BD_CONS7 0x3CDC 140195d67482SBill Paul #define BGE_HCC_TX_BD_CONS8 0x3CE0 140295d67482SBill Paul #define BGE_HCC_TX_BD_CONS9 0x3CE4 140395d67482SBill Paul #define BGE_HCC_TX_BD_CONS10 0x3CE8 140495d67482SBill Paul #define BGE_HCC_TX_BD_CONS11 0x3CEC 140595d67482SBill Paul #define BGE_HCC_TX_BD_CONS12 0x3CF0 140695d67482SBill Paul #define BGE_HCC_TX_BD_CONS13 0x3CF4 140795d67482SBill Paul #define BGE_HCC_TX_BD_CONS14 0x3CF8 140895d67482SBill Paul #define BGE_HCC_TX_BD_CONS15 0x3CFC 140995d67482SBill Paul 141095d67482SBill Paul 141195d67482SBill Paul /* Host coalescing mode register */ 141295d67482SBill Paul #define BGE_HCCMODE_RESET 0x00000001 141395d67482SBill Paul #define BGE_HCCMODE_ENABLE 0x00000002 141495d67482SBill Paul #define BGE_HCCMODE_ATTN 0x00000004 141595d67482SBill Paul #define BGE_HCCMODE_COAL_NOW 0x00000008 14164a531e8dSPawel Jakub Dawidek #define BGE_HCCMODE_MSI_BITS 0x00000070 141795d67482SBill Paul #define BGE_HCCMODE_STATBLK_SIZE 0x00000180 141895d67482SBill Paul 141995d67482SBill Paul #define BGE_STATBLKSZ_FULL 0x00000000 142095d67482SBill Paul #define BGE_STATBLKSZ_64BYTE 0x00000080 142195d67482SBill Paul #define BGE_STATBLKSZ_32BYTE 0x00000100 142295d67482SBill Paul 142395d67482SBill Paul /* Host coalescing status register */ 142495d67482SBill Paul #define BGE_HCCSTAT_ERROR 0x00000004 142595d67482SBill Paul 142695d67482SBill Paul /* Flow attention register */ 142795d67482SBill Paul #define BGE_FLOWATTN_MB_LOWAT 0x00000040 142895d67482SBill Paul #define BGE_FLOWATTN_MEMARB 0x00000080 142995d67482SBill Paul #define BGE_FLOWATTN_HOSTCOAL 0x00008000 143095d67482SBill Paul #define BGE_FLOWATTN_DMADONE_DISCARD 0x00010000 143195d67482SBill Paul #define BGE_FLOWATTN_RCB_INVAL 0x00020000 143295d67482SBill Paul #define BGE_FLOWATTN_RXDATA_CORRUPT 0x00040000 143395d67482SBill Paul #define BGE_FLOWATTN_RDBDI 0x00080000 143495d67482SBill Paul #define BGE_FLOWATTN_RXLS 0x00100000 143595d67482SBill Paul #define BGE_FLOWATTN_RXLP 0x00200000 143695d67482SBill Paul #define BGE_FLOWATTN_RBDC 0x00400000 143795d67482SBill Paul #define BGE_FLOWATTN_RBDI 0x00800000 143895d67482SBill Paul #define BGE_FLOWATTN_SDC 0x08000000 143995d67482SBill Paul #define BGE_FLOWATTN_SDI 0x10000000 144095d67482SBill Paul #define BGE_FLOWATTN_SRS 0x20000000 144195d67482SBill Paul #define BGE_FLOWATTN_SBDC 0x40000000 144295d67482SBill Paul #define BGE_FLOWATTN_SBDI 0x80000000 144395d67482SBill Paul 144495d67482SBill Paul /* 144595d67482SBill Paul * Memory arbiter registers 144695d67482SBill Paul */ 144795d67482SBill Paul #define BGE_MARB_MODE 0x4000 144895d67482SBill Paul #define BGE_MARB_STATUS 0x4004 144995d67482SBill Paul #define BGE_MARB_TRAPADDR_HI 0x4008 145095d67482SBill Paul #define BGE_MARB_TRAPADDR_LO 0x400C 145195d67482SBill Paul 145295d67482SBill Paul /* Memory arbiter mode register */ 145395d67482SBill Paul #define BGE_MARBMODE_RESET 0x00000001 145495d67482SBill Paul #define BGE_MARBMODE_ENABLE 0x00000002 145595d67482SBill Paul #define BGE_MARBMODE_TX_ADDR_TRAP 0x00000004 145695d67482SBill Paul #define BGE_MARBMODE_RX_ADDR_TRAP 0x00000008 145795d67482SBill Paul #define BGE_MARBMODE_DMAW1_TRAP 0x00000010 145895d67482SBill Paul #define BGE_MARBMODE_DMAR1_TRAP 0x00000020 145995d67482SBill Paul #define BGE_MARBMODE_RXRISC_TRAP 0x00000040 146095d67482SBill Paul #define BGE_MARBMODE_TXRISC_TRAP 0x00000080 146195d67482SBill Paul #define BGE_MARBMODE_PCI_TRAP 0x00000100 146295d67482SBill Paul #define BGE_MARBMODE_DMAR2_TRAP 0x00000200 146395d67482SBill Paul #define BGE_MARBMODE_RXQ_TRAP 0x00000400 146495d67482SBill Paul #define BGE_MARBMODE_RXDI1_TRAP 0x00000800 146595d67482SBill Paul #define BGE_MARBMODE_RXDI2_TRAP 0x00001000 146695d67482SBill Paul #define BGE_MARBMODE_DC_GRPMEM_TRAP 0x00002000 146795d67482SBill Paul #define BGE_MARBMODE_HCOAL_TRAP 0x00004000 146895d67482SBill Paul #define BGE_MARBMODE_MBUF_TRAP 0x00008000 146995d67482SBill Paul #define BGE_MARBMODE_TXDI_TRAP 0x00010000 147095d67482SBill Paul #define BGE_MARBMODE_SDC_DMAC_TRAP 0x00020000 147195d67482SBill Paul #define BGE_MARBMODE_TXBD_TRAP 0x00040000 147295d67482SBill Paul #define BGE_MARBMODE_BUFFMAN_TRAP 0x00080000 147395d67482SBill Paul #define BGE_MARBMODE_DMAW2_TRAP 0x00100000 147495d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_ROFLO_TRAP 0x00200000 147595d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_RUFLO_TRAP 0x00400000 147695d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_WOFLO_TRAP 0x00800000 147795d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_WUFLO_TRAP 0x01000000 147895d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_PERR_TRAP 0x02000000 147995d67482SBill Paul 148095d67482SBill Paul /* Memory arbiter status register */ 148195d67482SBill Paul #define BGE_MARBSTAT_TX_ADDR_TRAP 0x00000004 148295d67482SBill Paul #define BGE_MARBSTAT_RX_ADDR_TRAP 0x00000008 148395d67482SBill Paul #define BGE_MARBSTAT_DMAW1_TRAP 0x00000010 148495d67482SBill Paul #define BGE_MARBSTAT_DMAR1_TRAP 0x00000020 148595d67482SBill Paul #define BGE_MARBSTAT_RXRISC_TRAP 0x00000040 148695d67482SBill Paul #define BGE_MARBSTAT_TXRISC_TRAP 0x00000080 148795d67482SBill Paul #define BGE_MARBSTAT_PCI_TRAP 0x00000100 148895d67482SBill Paul #define BGE_MARBSTAT_DMAR2_TRAP 0x00000200 148995d67482SBill Paul #define BGE_MARBSTAT_RXQ_TRAP 0x00000400 149095d67482SBill Paul #define BGE_MARBSTAT_RXDI1_TRAP 0x00000800 149195d67482SBill Paul #define BGE_MARBSTAT_RXDI2_TRAP 0x00001000 149295d67482SBill Paul #define BGE_MARBSTAT_DC_GRPMEM_TRAP 0x00002000 149395d67482SBill Paul #define BGE_MARBSTAT_HCOAL_TRAP 0x00004000 149495d67482SBill Paul #define BGE_MARBSTAT_MBUF_TRAP 0x00008000 149595d67482SBill Paul #define BGE_MARBSTAT_TXDI_TRAP 0x00010000 149695d67482SBill Paul #define BGE_MARBSTAT_SDC_DMAC_TRAP 0x00020000 149795d67482SBill Paul #define BGE_MARBSTAT_TXBD_TRAP 0x00040000 149895d67482SBill Paul #define BGE_MARBSTAT_BUFFMAN_TRAP 0x00080000 149995d67482SBill Paul #define BGE_MARBSTAT_DMAW2_TRAP 0x00100000 150095d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_ROFLO_TRAP 0x00200000 150195d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_RUFLO_TRAP 0x00400000 150295d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_WOFLO_TRAP 0x00800000 150395d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_WUFLO_TRAP 0x01000000 150495d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_PERR_TRAP 0x02000000 150595d67482SBill Paul 150695d67482SBill Paul /* 150795d67482SBill Paul * Buffer manager control registers 150895d67482SBill Paul */ 150995d67482SBill Paul #define BGE_BMAN_MODE 0x4400 151095d67482SBill Paul #define BGE_BMAN_STATUS 0x4404 151195d67482SBill Paul #define BGE_BMAN_MBUFPOOL_BASEADDR 0x4408 151295d67482SBill Paul #define BGE_BMAN_MBUFPOOL_LEN 0x440C 151395d67482SBill Paul #define BGE_BMAN_MBUFPOOL_READDMA_LOWAT 0x4410 151495d67482SBill Paul #define BGE_BMAN_MBUFPOOL_MACRX_LOWAT 0x4414 151595d67482SBill Paul #define BGE_BMAN_MBUFPOOL_HIWAT 0x4418 151695d67482SBill Paul #define BGE_BMAN_RXCPU_MBALLOC_REQ 0x441C 151795d67482SBill Paul #define BGE_BMAN_RXCPU_MBALLOC_RESP 0x4420 151895d67482SBill Paul #define BGE_BMAN_TXCPU_MBALLOC_REQ 0x4424 151995d67482SBill Paul #define BGE_BMAN_TXCPU_MBALLOC_RESP 0x4428 152095d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_BASEADDR 0x442C 152195d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_LEN 0x4430 152295d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_LOWAT 0x4434 152395d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_HIWAT 0x4438 152495d67482SBill Paul #define BGE_BMAN_RXCPU_DMAALLOC_REQ 0x443C 152595d67482SBill Paul #define BGE_BMAN_RXCPU_DMAALLOC_RESP 0x4440 152695d67482SBill Paul #define BGE_BMAN_TXCPU_DMAALLOC_REQ 0x4444 152795d67482SBill Paul #define BGE_BMAN_TXCPU_DMALLLOC_RESP 0x4448 152895d67482SBill Paul #define BGE_BMAN_HWDIAG_1 0x444C 152995d67482SBill Paul #define BGE_BMAN_HWDIAG_2 0x4450 153095d67482SBill Paul #define BGE_BMAN_HWDIAG_3 0x4454 153195d67482SBill Paul 153295d67482SBill Paul /* Buffer manager mode register */ 153395d67482SBill Paul #define BGE_BMANMODE_RESET 0x00000001 153495d67482SBill Paul #define BGE_BMANMODE_ENABLE 0x00000002 153595d67482SBill Paul #define BGE_BMANMODE_ATTN 0x00000004 153695d67482SBill Paul #define BGE_BMANMODE_TESTMODE 0x00000008 153795d67482SBill Paul #define BGE_BMANMODE_LOMBUF_ATTN 0x00000010 1538bbe2ca75SPyun YongHyeon #define BGE_BMANMODE_NO_TX_UNDERRUN 0x80000000 153995d67482SBill Paul 154095d67482SBill Paul /* Buffer manager status register */ 154195d67482SBill Paul #define BGE_BMANSTAT_ERRO 0x00000004 154295d67482SBill Paul #define BGE_BMANSTAT_LOWMBUF_ERROR 0x00000010 154395d67482SBill Paul 154495d67482SBill Paul 154595d67482SBill Paul /* 154695d67482SBill Paul * Read DMA Control registers 154795d67482SBill Paul */ 154895d67482SBill Paul #define BGE_RDMA_MODE 0x4800 154995d67482SBill Paul #define BGE_RDMA_STATUS 0x4804 15502927f01fSPyun YongHyeon #define BGE_RDMA_RSRVCTRL_REG2 0x4890 15512927f01fSPyun YongHyeon #define BGE_RDMA_LSO_CRPTEN_CTRL_REG2 0x48A0 1552d255f2a9SPyun YongHyeon #define BGE_RDMA_RSRVCTRL 0x4900 1553bbe2ca75SPyun YongHyeon #define BGE_RDMA_LSO_CRPTEN_CTRL 0x4910 155495d67482SBill Paul 155595d67482SBill Paul /* Read DMA mode register */ 155695d67482SBill Paul #define BGE_RDMAMODE_RESET 0x00000001 155795d67482SBill Paul #define BGE_RDMAMODE_ENABLE 0x00000002 155895d67482SBill Paul #define BGE_RDMAMODE_PCI_TGT_ABRT_ATTN 0x00000004 155995d67482SBill Paul #define BGE_RDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008 156095d67482SBill Paul #define BGE_RDMAMODE_PCI_PERR_ATTN 0x00000010 156195d67482SBill Paul #define BGE_RDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020 156295d67482SBill Paul #define BGE_RDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040 156395d67482SBill Paul #define BGE_RDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080 156495d67482SBill Paul #define BGE_RDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100 156595d67482SBill Paul #define BGE_RDMAMODE_LOCWRITE_TOOBIG 0x00000200 156695d67482SBill Paul #define BGE_RDMAMODE_ALL_ATTNS 0x000003FC 1567a5779553SStanislav Sedov #define BGE_RDMAMODE_BD_SBD_CRPT_ATTN 0x00000800 1568a5779553SStanislav Sedov #define BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN 0x00001000 1569a5779553SStanislav Sedov #define BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN 0x00002000 15704f09c4c7SMarius Strobl #define BGE_RDMAMODE_FIFO_SIZE_128 0x00020000 15714f09c4c7SMarius Strobl #define BGE_RDMAMODE_FIFO_LONG_BURST 0x00030000 15721108273aSPyun YongHyeon #define BGE_RDMAMODE_MULT_DMA_RD_DIS 0x01000000 1573ca3f1187SPyun YongHyeon #define BGE_RDMAMODE_TSO4_ENABLE 0x08000000 1574ca3f1187SPyun YongHyeon #define BGE_RDMAMODE_TSO6_ENABLE 0x10000000 157550515680SPyun YongHyeon #define BGE_RDMAMODE_H2BNC_VLAN_DET 0x20000000 157695d67482SBill Paul 157795d67482SBill Paul /* Read DMA status register */ 157895d67482SBill Paul #define BGE_RDMASTAT_PCI_TGT_ABRT_ATTN 0x00000004 157995d67482SBill Paul #define BGE_RDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008 158095d67482SBill Paul #define BGE_RDMASTAT_PCI_PERR_ATTN 0x00000010 158195d67482SBill Paul #define BGE_RDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020 158295d67482SBill Paul #define BGE_RDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040 158395d67482SBill Paul #define BGE_RDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080 158495d67482SBill Paul #define BGE_RDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100 158595d67482SBill Paul #define BGE_RDMASTAT_LOCWRITE_TOOBIG 0x00000200 158695d67482SBill Paul 1587d255f2a9SPyun YongHyeon /* Read DMA Reserved Control register */ 1588d255f2a9SPyun YongHyeon #define BGE_RDMA_RSRVCTRL_FIFO_OFLW_FIX 0x00000004 1589bbe2ca75SPyun YongHyeon #define BGE_RDMA_RSRVCTRL_FIFO_LWM_1_5K 0x00000C00 1590bbe2ca75SPyun YongHyeon #define BGE_RDMA_RSRVCTRL_FIFO_HWM_1_5K 0x000C0000 1591bbe2ca75SPyun YongHyeon #define BGE_RDMA_RSRVCTRL_TXMRGN_320B 0x28000000 1592bbe2ca75SPyun YongHyeon #define BGE_RDMA_RSRVCTRL_FIFO_LWM_MASK 0x00000FF0 1593bbe2ca75SPyun YongHyeon #define BGE_RDMA_RSRVCTRL_FIFO_HWM_MASK 0x000FF000 1594bbe2ca75SPyun YongHyeon #define BGE_RDMA_RSRVCTRL_TXMRGN_MASK 0xFFE00000 1595bbe2ca75SPyun YongHyeon 1596e3215f76SPyun YongHyeon #define BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_512 0x00020000 1597bbe2ca75SPyun YongHyeon #define BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_4K 0x00030000 1598bbe2ca75SPyun YongHyeon #define BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_LSO_4K 0x000C0000 159929b44b09SPyun YongHyeon #define BGE_RDMA_TX_LENGTH_WA_5719 0x02000000 160029b44b09SPyun YongHyeon #define BGE_RDMA_TX_LENGTH_WA_5720 0x00200000 1601d255f2a9SPyun YongHyeon 1602548c8f1aSPyun YongHyeon /* BD Read DMA Mode register */ 1603548c8f1aSPyun YongHyeon #define BGE_RDMA_BD_MODE 0x4A00 1604548c8f1aSPyun YongHyeon /* BD Read DMA Mode status register */ 1605548c8f1aSPyun YongHyeon #define BGE_RDMA_BD_STATUS 0x4A04 1606548c8f1aSPyun YongHyeon 1607548c8f1aSPyun YongHyeon #define BGE_RDMA_BD_MODE_RESET 0x00000001 1608548c8f1aSPyun YongHyeon #define BGE_RDMA_BD_MODE_ENABLE 0x00000002 1609548c8f1aSPyun YongHyeon 1610548c8f1aSPyun YongHyeon /* Non-LSO Read DMA Mode register */ 1611548c8f1aSPyun YongHyeon #define BGE_RDMA_NON_LSO_MODE 0x4B00 1612548c8f1aSPyun YongHyeon /* Non-LSO Read DMA Mode status register */ 1613548c8f1aSPyun YongHyeon #define BGE_RDMA_NON_LSO_STATUS 0x4B04 1614548c8f1aSPyun YongHyeon 1615548c8f1aSPyun YongHyeon #define BGE_RDMA_NON_LSO_MODE_RESET 0x00000001 1616548c8f1aSPyun YongHyeon #define BGE_RDMA_NON_LSO_MODE_ENABLE 0x00000002 1617548c8f1aSPyun YongHyeon 161829b44b09SPyun YongHyeon #define BGE_RDMA_LENGTH 0x4BE0 161929b44b09SPyun YongHyeon #define BGE_NUM_RDMA_CHANNELS 4 162029b44b09SPyun YongHyeon 162195d67482SBill Paul /* 162295d67482SBill Paul * Write DMA control registers 162395d67482SBill Paul */ 162495d67482SBill Paul #define BGE_WDMA_MODE 0x4C00 162595d67482SBill Paul #define BGE_WDMA_STATUS 0x4C04 162695d67482SBill Paul 162795d67482SBill Paul /* Write DMA mode register */ 162895d67482SBill Paul #define BGE_WDMAMODE_RESET 0x00000001 162995d67482SBill Paul #define BGE_WDMAMODE_ENABLE 0x00000002 163095d67482SBill Paul #define BGE_WDMAMODE_PCI_TGT_ABRT_ATTN 0x00000004 163195d67482SBill Paul #define BGE_WDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008 163295d67482SBill Paul #define BGE_WDMAMODE_PCI_PERR_ATTN 0x00000010 163395d67482SBill Paul #define BGE_WDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020 163495d67482SBill Paul #define BGE_WDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040 163595d67482SBill Paul #define BGE_WDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080 163695d67482SBill Paul #define BGE_WDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100 163795d67482SBill Paul #define BGE_WDMAMODE_LOCREAD_TOOBIG 0x00000200 163895d67482SBill Paul #define BGE_WDMAMODE_ALL_ATTNS 0x000003FC 16393889907fSStanislav Sedov #define BGE_WDMAMODE_STATUS_TAG_FIX 0x20000000 16407aa4b937SPyun YongHyeon #define BGE_WDMAMODE_BURST_ALL_DATA 0xC0000000 164195d67482SBill Paul 164295d67482SBill Paul /* Write DMA status register */ 164395d67482SBill Paul #define BGE_WDMASTAT_PCI_TGT_ABRT_ATTN 0x00000004 164495d67482SBill Paul #define BGE_WDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008 164595d67482SBill Paul #define BGE_WDMASTAT_PCI_PERR_ATTN 0x00000010 164695d67482SBill Paul #define BGE_WDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020 164795d67482SBill Paul #define BGE_WDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040 164895d67482SBill Paul #define BGE_WDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080 164995d67482SBill Paul #define BGE_WDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100 165095d67482SBill Paul #define BGE_WDMASTAT_LOCREAD_TOOBIG 0x00000200 165195d67482SBill Paul 165295d67482SBill Paul 165395d67482SBill Paul /* 165495d67482SBill Paul * RX CPU registers 165595d67482SBill Paul */ 165695d67482SBill Paul #define BGE_RXCPU_MODE 0x5000 165795d67482SBill Paul #define BGE_RXCPU_STATUS 0x5004 165895d67482SBill Paul #define BGE_RXCPU_PC 0x501C 165995d67482SBill Paul 166095d67482SBill Paul /* RX CPU mode register */ 166195d67482SBill Paul #define BGE_RXCPUMODE_RESET 0x00000001 166295d67482SBill Paul #define BGE_RXCPUMODE_SINGLESTEP 0x00000002 166395d67482SBill Paul #define BGE_RXCPUMODE_P0_DATAHLT_ENB 0x00000004 166495d67482SBill Paul #define BGE_RXCPUMODE_P0_INSTRHLT_ENB 0x00000008 166595d67482SBill Paul #define BGE_RXCPUMODE_WR_POSTBUF_ENB 0x00000010 166695d67482SBill Paul #define BGE_RXCPUMODE_DATACACHE_ENB 0x00000020 166795d67482SBill Paul #define BGE_RXCPUMODE_ROMFAIL 0x00000040 166895d67482SBill Paul #define BGE_RXCPUMODE_WATCHDOG_ENB 0x00000080 166995d67482SBill Paul #define BGE_RXCPUMODE_INSTRCACHE_PRF 0x00000100 167095d67482SBill Paul #define BGE_RXCPUMODE_INSTRCACHE_FLUSH 0x00000200 167195d67482SBill Paul #define BGE_RXCPUMODE_HALTCPU 0x00000400 167295d67482SBill Paul #define BGE_RXCPUMODE_INVDATAHLT_ENB 0x00000800 167395d67482SBill Paul #define BGE_RXCPUMODE_MADDRTRAPHLT_ENB 0x00001000 167495d67482SBill Paul #define BGE_RXCPUMODE_RADDRTRAPHLT_ENB 0x00002000 167595d67482SBill Paul 167695d67482SBill Paul /* RX CPU status register */ 167795d67482SBill Paul #define BGE_RXCPUSTAT_HW_BREAKPOINT 0x00000001 167895d67482SBill Paul #define BGE_RXCPUSTAT_HLTINSTR_EXECUTED 0x00000002 167995d67482SBill Paul #define BGE_RXCPUSTAT_INVALID_INSTR 0x00000004 168095d67482SBill Paul #define BGE_RXCPUSTAT_P0_DATAREF 0x00000008 168195d67482SBill Paul #define BGE_RXCPUSTAT_P0_INSTRREF 0x00000010 168295d67482SBill Paul #define BGE_RXCPUSTAT_INVALID_DATAACC 0x00000020 168395d67482SBill Paul #define BGE_RXCPUSTAT_INVALID_INSTRFTCH 0x00000040 168495d67482SBill Paul #define BGE_RXCPUSTAT_BAD_MEMALIGN 0x00000080 168595d67482SBill Paul #define BGE_RXCPUSTAT_MADDR_TRAP 0x00000100 168695d67482SBill Paul #define BGE_RXCPUSTAT_REGADDR_TRAP 0x00000200 168795d67482SBill Paul #define BGE_RXCPUSTAT_DATAACC_STALL 0x00001000 168895d67482SBill Paul #define BGE_RXCPUSTAT_INSTRFETCH_STALL 0x00002000 168995d67482SBill Paul #define BGE_RXCPUSTAT_MA_WR_FIFOOFLOW 0x08000000 169095d67482SBill Paul #define BGE_RXCPUSTAT_MA_RD_FIFOOFLOW 0x10000000 169195d67482SBill Paul #define BGE_RXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000 169295d67482SBill Paul #define BGE_RXCPUSTAT_MA_REQ_FIFOOFLOW 0x40000000 169395d67482SBill Paul #define BGE_RXCPUSTAT_BLOCKING_READ 0x80000000 169495d67482SBill Paul 169538cc658fSJohn Baldwin /* 169638cc658fSJohn Baldwin * V? CPU registers 169738cc658fSJohn Baldwin */ 169838cc658fSJohn Baldwin #define BGE_VCPU_STATUS 0x5100 169938cc658fSJohn Baldwin #define BGE_VCPU_EXT_CTRL 0x6890 170038cc658fSJohn Baldwin 170138cc658fSJohn Baldwin #define BGE_VCPU_STATUS_INIT_DONE 0x04000000 170238cc658fSJohn Baldwin #define BGE_VCPU_STATUS_DRV_RESET 0x08000000 170338cc658fSJohn Baldwin 170438cc658fSJohn Baldwin #define BGE_VCPU_EXT_CTRL_HALT_CPU 0x00400000 170538cc658fSJohn Baldwin #define BGE_VCPU_EXT_CTRL_DISABLE_WOL 0x20000000 170695d67482SBill Paul 170795d67482SBill Paul /* 170895d67482SBill Paul * TX CPU registers 170995d67482SBill Paul */ 171095d67482SBill Paul #define BGE_TXCPU_MODE 0x5400 171195d67482SBill Paul #define BGE_TXCPU_STATUS 0x5404 171295d67482SBill Paul #define BGE_TXCPU_PC 0x541C 171395d67482SBill Paul 171495d67482SBill Paul /* TX CPU mode register */ 171595d67482SBill Paul #define BGE_TXCPUMODE_RESET 0x00000001 171695d67482SBill Paul #define BGE_TXCPUMODE_SINGLESTEP 0x00000002 171795d67482SBill Paul #define BGE_TXCPUMODE_P0_DATAHLT_ENB 0x00000004 171895d67482SBill Paul #define BGE_TXCPUMODE_P0_INSTRHLT_ENB 0x00000008 171995d67482SBill Paul #define BGE_TXCPUMODE_WR_POSTBUF_ENB 0x00000010 172095d67482SBill Paul #define BGE_TXCPUMODE_DATACACHE_ENB 0x00000020 172195d67482SBill Paul #define BGE_TXCPUMODE_ROMFAIL 0x00000040 172295d67482SBill Paul #define BGE_TXCPUMODE_WATCHDOG_ENB 0x00000080 172395d67482SBill Paul #define BGE_TXCPUMODE_INSTRCACHE_PRF 0x00000100 172495d67482SBill Paul #define BGE_TXCPUMODE_INSTRCACHE_FLUSH 0x00000200 172595d67482SBill Paul #define BGE_TXCPUMODE_HALTCPU 0x00000400 172695d67482SBill Paul #define BGE_TXCPUMODE_INVDATAHLT_ENB 0x00000800 172795d67482SBill Paul #define BGE_TXCPUMODE_MADDRTRAPHLT_ENB 0x00001000 172895d67482SBill Paul 172995d67482SBill Paul /* TX CPU status register */ 173095d67482SBill Paul #define BGE_TXCPUSTAT_HW_BREAKPOINT 0x00000001 173195d67482SBill Paul #define BGE_TXCPUSTAT_HLTINSTR_EXECUTED 0x00000002 173295d67482SBill Paul #define BGE_TXCPUSTAT_INVALID_INSTR 0x00000004 173395d67482SBill Paul #define BGE_TXCPUSTAT_P0_DATAREF 0x00000008 173495d67482SBill Paul #define BGE_TXCPUSTAT_P0_INSTRREF 0x00000010 173595d67482SBill Paul #define BGE_TXCPUSTAT_INVALID_DATAACC 0x00000020 173695d67482SBill Paul #define BGE_TXCPUSTAT_INVALID_INSTRFTCH 0x00000040 173795d67482SBill Paul #define BGE_TXCPUSTAT_BAD_MEMALIGN 0x00000080 173895d67482SBill Paul #define BGE_TXCPUSTAT_MADDR_TRAP 0x00000100 173995d67482SBill Paul #define BGE_TXCPUSTAT_REGADDR_TRAP 0x00000200 174095d67482SBill Paul #define BGE_TXCPUSTAT_DATAACC_STALL 0x00001000 174195d67482SBill Paul #define BGE_TXCPUSTAT_INSTRFETCH_STALL 0x00002000 174295d67482SBill Paul #define BGE_TXCPUSTAT_MA_WR_FIFOOFLOW 0x08000000 174395d67482SBill Paul #define BGE_TXCPUSTAT_MA_RD_FIFOOFLOW 0x10000000 174495d67482SBill Paul #define BGE_TXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000 174595d67482SBill Paul #define BGE_TXCPUSTAT_MA_REQ_FIFOOFLOW 0x40000000 174695d67482SBill Paul #define BGE_TXCPUSTAT_BLOCKING_READ 0x80000000 174795d67482SBill Paul 174895d67482SBill Paul 174995d67482SBill Paul /* 175095d67482SBill Paul * Low priority mailbox registers 175195d67482SBill Paul */ 175295d67482SBill Paul #define BGE_LPMBX_IRQ0_HI 0x5800 175395d67482SBill Paul #define BGE_LPMBX_IRQ0_LO 0x5804 175495d67482SBill Paul #define BGE_LPMBX_IRQ1_HI 0x5808 175595d67482SBill Paul #define BGE_LPMBX_IRQ1_LO 0x580C 175695d67482SBill Paul #define BGE_LPMBX_IRQ2_HI 0x5810 175795d67482SBill Paul #define BGE_LPMBX_IRQ2_LO 0x5814 175895d67482SBill Paul #define BGE_LPMBX_IRQ3_HI 0x5818 175995d67482SBill Paul #define BGE_LPMBX_IRQ3_LO 0x581C 176095d67482SBill Paul #define BGE_LPMBX_GEN0_HI 0x5820 176195d67482SBill Paul #define BGE_LPMBX_GEN0_LO 0x5824 176295d67482SBill Paul #define BGE_LPMBX_GEN1_HI 0x5828 176395d67482SBill Paul #define BGE_LPMBX_GEN1_LO 0x582C 176495d67482SBill Paul #define BGE_LPMBX_GEN2_HI 0x5830 176595d67482SBill Paul #define BGE_LPMBX_GEN2_LO 0x5834 176695d67482SBill Paul #define BGE_LPMBX_GEN3_HI 0x5828 176795d67482SBill Paul #define BGE_LPMBX_GEN3_LO 0x582C 176895d67482SBill Paul #define BGE_LPMBX_GEN4_HI 0x5840 176995d67482SBill Paul #define BGE_LPMBX_GEN4_LO 0x5844 177095d67482SBill Paul #define BGE_LPMBX_GEN5_HI 0x5848 177195d67482SBill Paul #define BGE_LPMBX_GEN5_LO 0x584C 177295d67482SBill Paul #define BGE_LPMBX_GEN6_HI 0x5850 177395d67482SBill Paul #define BGE_LPMBX_GEN6_LO 0x5854 177495d67482SBill Paul #define BGE_LPMBX_GEN7_HI 0x5858 177595d67482SBill Paul #define BGE_LPMBX_GEN7_LO 0x585C 177695d67482SBill Paul #define BGE_LPMBX_RELOAD_STATS_HI 0x5860 177795d67482SBill Paul #define BGE_LPMBX_RELOAD_STATS_LO 0x5864 177895d67482SBill Paul #define BGE_LPMBX_RX_STD_PROD_HI 0x5868 177995d67482SBill Paul #define BGE_LPMBX_RX_STD_PROD_LO 0x586C 178095d67482SBill Paul #define BGE_LPMBX_RX_JUMBO_PROD_HI 0x5870 178195d67482SBill Paul #define BGE_LPMBX_RX_JUMBO_PROD_LO 0x5874 178295d67482SBill Paul #define BGE_LPMBX_RX_MINI_PROD_HI 0x5878 178395d67482SBill Paul #define BGE_LPMBX_RX_MINI_PROD_LO 0x587C 178495d67482SBill Paul #define BGE_LPMBX_RX_CONS0_HI 0x5880 178595d67482SBill Paul #define BGE_LPMBX_RX_CONS0_LO 0x5884 178695d67482SBill Paul #define BGE_LPMBX_RX_CONS1_HI 0x5888 178795d67482SBill Paul #define BGE_LPMBX_RX_CONS1_LO 0x588C 178895d67482SBill Paul #define BGE_LPMBX_RX_CONS2_HI 0x5890 178995d67482SBill Paul #define BGE_LPMBX_RX_CONS2_LO 0x5894 179095d67482SBill Paul #define BGE_LPMBX_RX_CONS3_HI 0x5898 179195d67482SBill Paul #define BGE_LPMBX_RX_CONS3_LO 0x589C 179295d67482SBill Paul #define BGE_LPMBX_RX_CONS4_HI 0x58A0 179395d67482SBill Paul #define BGE_LPMBX_RX_CONS4_LO 0x58A4 179495d67482SBill Paul #define BGE_LPMBX_RX_CONS5_HI 0x58A8 179595d67482SBill Paul #define BGE_LPMBX_RX_CONS5_LO 0x58AC 179695d67482SBill Paul #define BGE_LPMBX_RX_CONS6_HI 0x58B0 179795d67482SBill Paul #define BGE_LPMBX_RX_CONS6_LO 0x58B4 179895d67482SBill Paul #define BGE_LPMBX_RX_CONS7_HI 0x58B8 179995d67482SBill Paul #define BGE_LPMBX_RX_CONS7_LO 0x58BC 180095d67482SBill Paul #define BGE_LPMBX_RX_CONS8_HI 0x58C0 180195d67482SBill Paul #define BGE_LPMBX_RX_CONS8_LO 0x58C4 180295d67482SBill Paul #define BGE_LPMBX_RX_CONS9_HI 0x58C8 180395d67482SBill Paul #define BGE_LPMBX_RX_CONS9_LO 0x58CC 180495d67482SBill Paul #define BGE_LPMBX_RX_CONS10_HI 0x58D0 180595d67482SBill Paul #define BGE_LPMBX_RX_CONS10_LO 0x58D4 180695d67482SBill Paul #define BGE_LPMBX_RX_CONS11_HI 0x58D8 180795d67482SBill Paul #define BGE_LPMBX_RX_CONS11_LO 0x58DC 180895d67482SBill Paul #define BGE_LPMBX_RX_CONS12_HI 0x58E0 180995d67482SBill Paul #define BGE_LPMBX_RX_CONS12_LO 0x58E4 181095d67482SBill Paul #define BGE_LPMBX_RX_CONS13_HI 0x58E8 181195d67482SBill Paul #define BGE_LPMBX_RX_CONS13_LO 0x58EC 181295d67482SBill Paul #define BGE_LPMBX_RX_CONS14_HI 0x58F0 181395d67482SBill Paul #define BGE_LPMBX_RX_CONS14_LO 0x58F4 181495d67482SBill Paul #define BGE_LPMBX_RX_CONS15_HI 0x58F8 181595d67482SBill Paul #define BGE_LPMBX_RX_CONS15_LO 0x58FC 181695d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD0_HI 0x5900 181795d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD0_LO 0x5904 181895d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD1_HI 0x5908 181995d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD1_LO 0x590C 182095d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD2_HI 0x5910 182195d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD2_LO 0x5914 182295d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD3_HI 0x5918 182395d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD3_LO 0x591C 182495d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD4_HI 0x5920 182595d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD4_LO 0x5924 182695d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD5_HI 0x5928 182795d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD5_LO 0x592C 182895d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD6_HI 0x5930 182995d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD6_LO 0x5934 183095d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD7_HI 0x5938 183195d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD7_LO 0x593C 183295d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD8_HI 0x5940 183395d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD8_LO 0x5944 183495d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD9_HI 0x5948 183595d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD9_LO 0x594C 183695d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD10_HI 0x5950 183795d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD10_LO 0x5954 183895d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD11_HI 0x5958 183995d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD11_LO 0x595C 184095d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD12_HI 0x5960 184195d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD12_LO 0x5964 184295d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD13_HI 0x5968 184395d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD13_LO 0x596C 184495d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD14_HI 0x5970 184595d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD14_LO 0x5974 184695d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD15_HI 0x5978 184795d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD15_LO 0x597C 184895d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD0_HI 0x5980 184995d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD0_LO 0x5984 185095d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD1_HI 0x5988 185195d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD1_LO 0x598C 185295d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD2_HI 0x5990 185395d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD2_LO 0x5994 185495d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD3_HI 0x5998 185595d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD3_LO 0x599C 185695d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD4_HI 0x59A0 185795d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD4_LO 0x59A4 185895d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD5_HI 0x59A8 185995d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD5_LO 0x59AC 186095d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD6_HI 0x59B0 186195d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD6_LO 0x59B4 186295d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD7_HI 0x59B8 186395d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD7_LO 0x59BC 186495d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD8_HI 0x59C0 186595d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD8_LO 0x59C4 186695d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD9_HI 0x59C8 186795d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD9_LO 0x59CC 186895d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD10_HI 0x59D0 186995d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD10_LO 0x59D4 187095d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD11_HI 0x59D8 187195d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD11_LO 0x59DC 187295d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD12_HI 0x59E0 187395d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD12_LO 0x59E4 187495d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD13_HI 0x59E8 187595d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD13_LO 0x59EC 187695d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD14_HI 0x59F0 187795d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD14_LO 0x59F4 187895d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD15_HI 0x59F8 187995d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD15_LO 0x59FC 188095d67482SBill Paul 188195d67482SBill Paul /* 188295d67482SBill Paul * Flow throw Queue reset register 188395d67482SBill Paul */ 188495d67482SBill Paul #define BGE_FTQ_RESET 0x5C00 188595d67482SBill Paul 188695d67482SBill Paul #define BGE_FTQRESET_DMAREAD 0x00000002 188795d67482SBill Paul #define BGE_FTQRESET_DMAHIPRIO_RD 0x00000004 188895d67482SBill Paul #define BGE_FTQRESET_DMADONE 0x00000010 188995d67482SBill Paul #define BGE_FTQRESET_SBDC 0x00000020 189095d67482SBill Paul #define BGE_FTQRESET_SDI 0x00000040 189195d67482SBill Paul #define BGE_FTQRESET_WDMA 0x00000080 189295d67482SBill Paul #define BGE_FTQRESET_DMAHIPRIO_WR 0x00000100 189395d67482SBill Paul #define BGE_FTQRESET_TYPE1_SOFTWARE 0x00000200 189495d67482SBill Paul #define BGE_FTQRESET_SDC 0x00000400 189595d67482SBill Paul #define BGE_FTQRESET_HCC 0x00000800 189695d67482SBill Paul #define BGE_FTQRESET_TXFIFO 0x00001000 189795d67482SBill Paul #define BGE_FTQRESET_MBC 0x00002000 189895d67482SBill Paul #define BGE_FTQRESET_RBDC 0x00004000 189995d67482SBill Paul #define BGE_FTQRESET_RXLP 0x00008000 190095d67482SBill Paul #define BGE_FTQRESET_RDBDI 0x00010000 190195d67482SBill Paul #define BGE_FTQRESET_RDC 0x00020000 190295d67482SBill Paul #define BGE_FTQRESET_TYPE2_SOFTWARE 0x00040000 190395d67482SBill Paul 190495d67482SBill Paul /* 190595d67482SBill Paul * Message Signaled Interrupt registers 190695d67482SBill Paul */ 190795d67482SBill Paul #define BGE_MSI_MODE 0x6000 190895d67482SBill Paul #define BGE_MSI_STATUS 0x6004 190995d67482SBill Paul #define BGE_MSI_FIFOACCESS 0x6008 191095d67482SBill Paul 191195d67482SBill Paul /* MSI mode register */ 191295d67482SBill Paul #define BGE_MSIMODE_RESET 0x00000001 191395d67482SBill Paul #define BGE_MSIMODE_ENABLE 0x00000002 1914c3bbfed4SPyun YongHyeon #define BGE_MSIMODE_ONE_SHOT_DISABLE 0x00000020 1915c3bbfed4SPyun YongHyeon #define BGE_MSIMODE_MULTIVEC_ENABLE 0x00000080 191695d67482SBill Paul 191795d67482SBill Paul /* MSI status register */ 191895d67482SBill Paul #define BGE_MSISTAT_PCI_TGT_ABRT_ATTN 0x00000004 191995d67482SBill Paul #define BGE_MSISTAT_PCI_MSTR_ABRT_ATTN 0x00000008 192095d67482SBill Paul #define BGE_MSISTAT_PCI_PERR_ATTN 0x00000010 192195d67482SBill Paul #define BGE_MSISTAT_MSI_FIFOUFLOW_ATTN 0x00000020 192295d67482SBill Paul #define BGE_MSISTAT_MSI_FIFOOFLOW_ATTN 0x00000040 192395d67482SBill Paul 192495d67482SBill Paul 192595d67482SBill Paul /* 192695d67482SBill Paul * DMA Completion registers 192795d67482SBill Paul */ 192895d67482SBill Paul #define BGE_DMAC_MODE 0x6400 192995d67482SBill Paul 193095d67482SBill Paul /* DMA Completion mode register */ 193195d67482SBill Paul #define BGE_DMACMODE_RESET 0x00000001 193295d67482SBill Paul #define BGE_DMACMODE_ENABLE 0x00000002 193395d67482SBill Paul 193495d67482SBill Paul 193595d67482SBill Paul /* 193695d67482SBill Paul * General control registers. 193795d67482SBill Paul */ 193895d67482SBill Paul #define BGE_MODE_CTL 0x6800 193995d67482SBill Paul #define BGE_MISC_CFG 0x6804 194095d67482SBill Paul #define BGE_MISC_LOCAL_CTL 0x6808 19413fed2d5dSPyun YongHyeon #define BGE_RX_CPU_EVENT 0x6810 19423fed2d5dSPyun YongHyeon #define BGE_TX_CPU_EVENT 0x6820 194395d67482SBill Paul #define BGE_EE_ADDR 0x6838 194495d67482SBill Paul #define BGE_EE_DATA 0x683C 194595d67482SBill Paul #define BGE_EE_CTL 0x6840 194695d67482SBill Paul #define BGE_MDI_CTL 0x6844 194795d67482SBill Paul #define BGE_EE_DELAY 0x6848 19486f8718a3SScott Long #define BGE_FASTBOOT_PC 0x6894 194995d67482SBill Paul 19509931ba85SPyun YongHyeon #define BGE_RX_CPU_DRV_EVENT 0x00004000 19519931ba85SPyun YongHyeon 195238cc658fSJohn Baldwin /* 195338cc658fSJohn Baldwin * NVRAM Control registers 195438cc658fSJohn Baldwin */ 195538cc658fSJohn Baldwin #define BGE_NVRAM_CMD 0x7000 195638cc658fSJohn Baldwin #define BGE_NVRAM_STAT 0x7004 195738cc658fSJohn Baldwin #define BGE_NVRAM_WRDATA 0x7008 195838cc658fSJohn Baldwin #define BGE_NVRAM_ADDR 0x700c 195938cc658fSJohn Baldwin #define BGE_NVRAM_RDDATA 0x7010 196038cc658fSJohn Baldwin #define BGE_NVRAM_CFG1 0x7014 196138cc658fSJohn Baldwin #define BGE_NVRAM_CFG2 0x7018 196238cc658fSJohn Baldwin #define BGE_NVRAM_CFG3 0x701c 196338cc658fSJohn Baldwin #define BGE_NVRAM_SWARB 0x7020 196438cc658fSJohn Baldwin #define BGE_NVRAM_ACCESS 0x7024 196538cc658fSJohn Baldwin #define BGE_NVRAM_WRITE1 0x7028 196638cc658fSJohn Baldwin 196738cc658fSJohn Baldwin #define BGE_NVRAMCMD_RESET 0x00000001 196838cc658fSJohn Baldwin #define BGE_NVRAMCMD_DONE 0x00000008 196938cc658fSJohn Baldwin #define BGE_NVRAMCMD_START 0x00000010 197038cc658fSJohn Baldwin #define BGE_NVRAMCMD_WR 0x00000020 /* 1 = wr, 0 = rd */ 197138cc658fSJohn Baldwin #define BGE_NVRAMCMD_ERASE 0x00000040 197238cc658fSJohn Baldwin #define BGE_NVRAMCMD_FIRST 0x00000080 197338cc658fSJohn Baldwin #define BGE_NVRAMCMD_LAST 0x00000100 197438cc658fSJohn Baldwin 197538cc658fSJohn Baldwin #define BGE_NVRAM_READCMD \ 197638cc658fSJohn Baldwin (BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \ 197738cc658fSJohn Baldwin BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE) 197838cc658fSJohn Baldwin #define BGE_NVRAM_WRITECMD \ 197938cc658fSJohn Baldwin (BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \ 198038cc658fSJohn Baldwin BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE|BGE_NVRAMCMD_WR) 198138cc658fSJohn Baldwin 198238cc658fSJohn Baldwin #define BGE_NVRAMSWARB_SET0 0x00000001 198338cc658fSJohn Baldwin #define BGE_NVRAMSWARB_SET1 0x00000002 198438cc658fSJohn Baldwin #define BGE_NVRAMSWARB_SET2 0x00000003 198538cc658fSJohn Baldwin #define BGE_NVRAMSWARB_SET3 0x00000004 198638cc658fSJohn Baldwin #define BGE_NVRAMSWARB_CLR0 0x00000010 198738cc658fSJohn Baldwin #define BGE_NVRAMSWARB_CLR1 0x00000020 198838cc658fSJohn Baldwin #define BGE_NVRAMSWARB_CLR2 0x00000040 198938cc658fSJohn Baldwin #define BGE_NVRAMSWARB_CLR3 0x00000080 199038cc658fSJohn Baldwin #define BGE_NVRAMSWARB_GNT0 0x00000100 199138cc658fSJohn Baldwin #define BGE_NVRAMSWARB_GNT1 0x00000200 199238cc658fSJohn Baldwin #define BGE_NVRAMSWARB_GNT2 0x00000400 199338cc658fSJohn Baldwin #define BGE_NVRAMSWARB_GNT3 0x00000800 199438cc658fSJohn Baldwin #define BGE_NVRAMSWARB_REQ0 0x00001000 199538cc658fSJohn Baldwin #define BGE_NVRAMSWARB_REQ1 0x00002000 199638cc658fSJohn Baldwin #define BGE_NVRAMSWARB_REQ2 0x00004000 199738cc658fSJohn Baldwin #define BGE_NVRAMSWARB_REQ3 0x00008000 199838cc658fSJohn Baldwin 199938cc658fSJohn Baldwin #define BGE_NVRAMACC_ENABLE 0x00000001 200038cc658fSJohn Baldwin #define BGE_NVRAMACC_WRENABLE 0x00000002 200138cc658fSJohn Baldwin 200295d67482SBill Paul /* Mode control register */ 200395d67482SBill Paul #define BGE_MODECTL_INT_SNDCOAL_ONLY 0x00000001 200495d67482SBill Paul #define BGE_MODECTL_BYTESWAP_NONFRAME 0x00000002 200595d67482SBill Paul #define BGE_MODECTL_WORDSWAP_NONFRAME 0x00000004 200695d67482SBill Paul #define BGE_MODECTL_BYTESWAP_DATA 0x00000010 200795d67482SBill Paul #define BGE_MODECTL_WORDSWAP_DATA 0x00000020 200850515680SPyun YongHyeon #define BGE_MODECTL_BYTESWAP_B2HRX_DATA 0x00000040 200950515680SPyun YongHyeon #define BGE_MODECTL_WORDSWAP_B2HRX_DATA 0x00000080 201095d67482SBill Paul #define BGE_MODECTL_NO_FRAME_CRACKING 0x00000200 201195d67482SBill Paul #define BGE_MODECTL_NO_RX_CRC 0x00000400 201295d67482SBill Paul #define BGE_MODECTL_RX_BADFRAMES 0x00000800 201395d67482SBill Paul #define BGE_MODECTL_NO_TX_INTR 0x00002000 201495d67482SBill Paul #define BGE_MODECTL_NO_RX_INTR 0x00004000 201595d67482SBill Paul #define BGE_MODECTL_FORCE_PCI32 0x00008000 201650515680SPyun YongHyeon #define BGE_MODECTL_B2HRX_ENABLE 0x00008000 201795d67482SBill Paul #define BGE_MODECTL_STACKUP 0x00010000 201895d67482SBill Paul #define BGE_MODECTL_HOST_SEND_BDS 0x00020000 201950515680SPyun YongHyeon #define BGE_MODECTL_HTX2B_ENABLE 0x00040000 202095d67482SBill Paul #define BGE_MODECTL_TX_NO_PHDR_CSUM 0x00100000 202195d67482SBill Paul #define BGE_MODECTL_RX_NO_PHDR_CSUM 0x00800000 202295d67482SBill Paul #define BGE_MODECTL_TX_ATTN_INTR 0x01000000 202395d67482SBill Paul #define BGE_MODECTL_RX_ATTN_INTR 0x02000000 202495d67482SBill Paul #define BGE_MODECTL_MAC_ATTN_INTR 0x04000000 202595d67482SBill Paul #define BGE_MODECTL_DMA_ATTN_INTR 0x08000000 202695d67482SBill Paul #define BGE_MODECTL_FLOWCTL_ATTN_INTR 0x10000000 202795d67482SBill Paul #define BGE_MODECTL_4X_SENDRING_SZ 0x20000000 202895d67482SBill Paul #define BGE_MODECTL_FW_PROCESS_MCASTS 0x40000000 202995d67482SBill Paul 203095d67482SBill Paul /* Misc. config register */ 203195d67482SBill Paul #define BGE_MISCCFG_RESET_CORE_CLOCKS 0x00000001 203295d67482SBill Paul #define BGE_MISCCFG_TIMER_PRESCALER 0x000000FE 2033ea9c3a30SPyun YongHyeon #define BGE_MISCCFG_BOARD_ID_MASK 0x0001E000 2034ea9c3a30SPyun YongHyeon #define BGE_MISCCFG_BOARD_ID_5704 0x00000000 2035ea9c3a30SPyun YongHyeon #define BGE_MISCCFG_BOARD_ID_5704CIOBE 0x00004000 20364f0794ffSBjoern A. Zeeb #define BGE_MISCCFG_BOARD_ID_5788 0x00010000 20374f0794ffSBjoern A. Zeeb #define BGE_MISCCFG_BOARD_ID_5788M 0x00018000 203838cc658fSJohn Baldwin #define BGE_MISCCFG_EPHY_IDDQ 0x00200000 2039caf088fcSPyun YongHyeon #define BGE_MISCCFG_GPHY_PD_OVERRIDE 0x04000000 204095d67482SBill Paul 204195d67482SBill Paul #define BGE_32BITTIME_66MHZ (0x41 << 1) 204295d67482SBill Paul 204395d67482SBill Paul /* Misc. Local Control */ 204495d67482SBill Paul #define BGE_MLC_INTR_STATE 0x00000001 204595d67482SBill Paul #define BGE_MLC_INTR_CLR 0x00000002 204695d67482SBill Paul #define BGE_MLC_INTR_SET 0x00000004 204795d67482SBill Paul #define BGE_MLC_INTR_ONATTN 0x00000008 204895d67482SBill Paul #define BGE_MLC_MISCIO_IN0 0x00000100 204995d67482SBill Paul #define BGE_MLC_MISCIO_IN1 0x00000200 205095d67482SBill Paul #define BGE_MLC_MISCIO_IN2 0x00000400 205195d67482SBill Paul #define BGE_MLC_MISCIO_OUTEN0 0x00000800 205295d67482SBill Paul #define BGE_MLC_MISCIO_OUTEN1 0x00001000 205395d67482SBill Paul #define BGE_MLC_MISCIO_OUTEN2 0x00002000 205495d67482SBill Paul #define BGE_MLC_MISCIO_OUT0 0x00004000 205595d67482SBill Paul #define BGE_MLC_MISCIO_OUT1 0x00008000 205695d67482SBill Paul #define BGE_MLC_MISCIO_OUT2 0x00010000 205795d67482SBill Paul #define BGE_MLC_EXTRAM_ENB 0x00020000 205895d67482SBill Paul #define BGE_MLC_SRAM_SIZE 0x001C0000 205995d67482SBill Paul #define BGE_MLC_BANK_SEL 0x00200000 /* 0 = 2 banks, 1 == 1 */ 206095d67482SBill Paul #define BGE_MLC_SSRAM_TYPE 0x00400000 /* 1 = ZBT, 0 = standard */ 206195d67482SBill Paul #define BGE_MLC_SSRAM_CYC_DESEL 0x00800000 206295d67482SBill Paul #define BGE_MLC_AUTO_EEPROM 0x01000000 206395d67482SBill Paul 206495d67482SBill Paul #define BGE_SSRAMSIZE_256KB 0x00000000 206595d67482SBill Paul #define BGE_SSRAMSIZE_512KB 0x00040000 206695d67482SBill Paul #define BGE_SSRAMSIZE_1MB 0x00080000 206795d67482SBill Paul #define BGE_SSRAMSIZE_2MB 0x000C0000 206895d67482SBill Paul #define BGE_SSRAMSIZE_4MB 0x00100000 206995d67482SBill Paul #define BGE_SSRAMSIZE_8MB 0x00140000 207095d67482SBill Paul #define BGE_SSRAMSIZE_16M 0x00180000 207195d67482SBill Paul 207295d67482SBill Paul /* EEPROM address register */ 207395d67482SBill Paul #define BGE_EEADDR_ADDRESS 0x0000FFFC 207495d67482SBill Paul #define BGE_EEADDR_HALFCLK 0x01FF0000 207595d67482SBill Paul #define BGE_EEADDR_START 0x02000000 207695d67482SBill Paul #define BGE_EEADDR_DEVID 0x1C000000 207795d67482SBill Paul #define BGE_EEADDR_RESET 0x20000000 207895d67482SBill Paul #define BGE_EEADDR_DONE 0x40000000 207995d67482SBill Paul #define BGE_EEADDR_RW 0x80000000 /* 1 = rd, 0 = wr */ 208095d67482SBill Paul 208195d67482SBill Paul #define BGE_EEDEVID(x) ((x & 7) << 26) 208295d67482SBill Paul #define BGE_EEHALFCLK(x) ((x & 0x1FF) << 16) 208395d67482SBill Paul #define BGE_HALFCLK_384SCL 0x60 208495d67482SBill Paul #define BGE_EE_READCMD \ 208595d67482SBill Paul (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)| \ 208695d67482SBill Paul BGE_EEADDR_START|BGE_EEADDR_RW|BGE_EEADDR_DONE) 208795d67482SBill Paul #define BGE_EE_WRCMD \ 208895d67482SBill Paul (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)| \ 208995d67482SBill Paul BGE_EEADDR_START|BGE_EEADDR_DONE) 209095d67482SBill Paul 209195d67482SBill Paul /* EEPROM Control register */ 209295d67482SBill Paul #define BGE_EECTL_CLKOUT_TRISTATE 0x00000001 209395d67482SBill Paul #define BGE_EECTL_CLKOUT 0x00000002 209495d67482SBill Paul #define BGE_EECTL_CLKIN 0x00000004 209595d67482SBill Paul #define BGE_EECTL_DATAOUT_TRISTATE 0x00000008 209695d67482SBill Paul #define BGE_EECTL_DATAOUT 0x00000010 209795d67482SBill Paul #define BGE_EECTL_DATAIN 0x00000020 209895d67482SBill Paul 209995d67482SBill Paul /* MDI (MII/GMII) access register */ 210095d67482SBill Paul #define BGE_MDI_DATA 0x00000001 210195d67482SBill Paul #define BGE_MDI_DIR 0x00000002 210295d67482SBill Paul #define BGE_MDI_SEL 0x00000004 210395d67482SBill Paul #define BGE_MDI_CLK 0x00000008 210495d67482SBill Paul 210595d67482SBill Paul #define BGE_MEMWIN_START 0x00008000 210695d67482SBill Paul #define BGE_MEMWIN_END 0x0000FFFF 210795d67482SBill Paul 2108548c8f1aSPyun YongHyeon /* BAR1 (APE) Register Definitions */ 2109548c8f1aSPyun YongHyeon 2110548c8f1aSPyun YongHyeon #define BGE_APE_GPIO_MSG 0x0008 2111548c8f1aSPyun YongHyeon #define BGE_APE_EVENT 0x000C 2112548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_REQ 0x002C 2113548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_GRANT 0x004C 2114548c8f1aSPyun YongHyeon 2115548c8f1aSPyun YongHyeon #define BGE_APE_GPIO_MSG_SHIFT 4 2116548c8f1aSPyun YongHyeon 2117548c8f1aSPyun YongHyeon #define BGE_APE_EVENT_1 0x00000001 2118548c8f1aSPyun YongHyeon 2119548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_REQ_DRIVER0 0x00001000 2120548c8f1aSPyun YongHyeon 2121548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_GRANT_DRIVER0 0x00001000 2122548c8f1aSPyun YongHyeon 2123548c8f1aSPyun YongHyeon /* APE Shared Memory block (writable by APE only) */ 2124548c8f1aSPyun YongHyeon #define BGE_APE_SEG_SIG 0x4000 2125548c8f1aSPyun YongHyeon #define BGE_APE_FW_STATUS 0x400C 2126548c8f1aSPyun YongHyeon #define BGE_APE_FW_FEATURES 0x4010 2127548c8f1aSPyun YongHyeon #define BGE_APE_FW_BEHAVIOR 0x4014 2128548c8f1aSPyun YongHyeon #define BGE_APE_FW_VERSION 0x4018 2129548c8f1aSPyun YongHyeon #define BGE_APE_FW_HEARTBEAT_INTERVAL 0x4024 2130548c8f1aSPyun YongHyeon #define BGE_APE_FW_HEARTBEAT 0x4028 2131548c8f1aSPyun YongHyeon #define BGE_APE_FW_ERROR_FLAGS 0x4074 2132548c8f1aSPyun YongHyeon 2133548c8f1aSPyun YongHyeon #define BGE_APE_SEG_SIG_MAGIC 0x41504521 2134548c8f1aSPyun YongHyeon 2135548c8f1aSPyun YongHyeon #define BGE_APE_FW_STATUS_READY 0x00000100 2136548c8f1aSPyun YongHyeon 2137548c8f1aSPyun YongHyeon #define BGE_APE_FW_FEATURE_DASH 0x00000001 2138548c8f1aSPyun YongHyeon #define BGE_APE_FW_FEATURE_NCSI 0x00000002 2139548c8f1aSPyun YongHyeon 2140548c8f1aSPyun YongHyeon #define BGE_APE_FW_VERSION_MAJMSK 0xFF000000 2141548c8f1aSPyun YongHyeon #define BGE_APE_FW_VERSION_MAJSFT 24 2142548c8f1aSPyun YongHyeon #define BGE_APE_FW_VERSION_MINMSK 0x00FF0000 2143548c8f1aSPyun YongHyeon #define BGE_APE_FW_VERSION_MINSFT 16 2144548c8f1aSPyun YongHyeon #define BGE_APE_FW_VERSION_REVMSK 0x0000FF00 2145548c8f1aSPyun YongHyeon #define BGE_APE_FW_VERSION_REVSFT 8 2146548c8f1aSPyun YongHyeon #define BGE_APE_FW_VERSION_BLDMSK 0x000000FF 2147548c8f1aSPyun YongHyeon 2148548c8f1aSPyun YongHyeon /* Host Shared Memory block (writable by host only) */ 2149548c8f1aSPyun YongHyeon #define BGE_APE_HOST_SEG_SIG 0x4200 2150548c8f1aSPyun YongHyeon #define BGE_APE_HOST_SEG_LEN 0x4204 2151548c8f1aSPyun YongHyeon #define BGE_APE_HOST_INIT_COUNT 0x4208 2152548c8f1aSPyun YongHyeon #define BGE_APE_HOST_DRIVER_ID 0x420C 2153548c8f1aSPyun YongHyeon #define BGE_APE_HOST_BEHAVIOR 0x4210 2154548c8f1aSPyun YongHyeon #define BGE_APE_HOST_HEARTBEAT_INT_MS 0x4214 2155548c8f1aSPyun YongHyeon #define BGE_APE_HOST_HEARTBEAT_COUNT 0x4218 2156548c8f1aSPyun YongHyeon #define BGE_APE_HOST_DRVR_STATE 0x421C 2157548c8f1aSPyun YongHyeon #define BGE_APE_HOST_WOL_SPEED 0x4224 2158548c8f1aSPyun YongHyeon 2159548c8f1aSPyun YongHyeon #define BGE_APE_HOST_SEG_SIG_MAGIC 0x484F5354 2160548c8f1aSPyun YongHyeon 2161548c8f1aSPyun YongHyeon #define BGE_APE_HOST_SEG_LEN_MAGIC 0x00000020 2162548c8f1aSPyun YongHyeon 2163548c8f1aSPyun YongHyeon #define BGE_APE_HOST_DRIVER_ID_FBSD 0xF6000000 2164548c8f1aSPyun YongHyeon #define BGE_APE_HOST_DRIVER_ID_MAGIC(maj, min) \ 2165548c8f1aSPyun YongHyeon (BGE_APE_HOST_DRIVER_ID_FBSD | \ 2166548c8f1aSPyun YongHyeon ((maj) & 0xffd) << 16 | ((min) & 0xff) << 8) 2167548c8f1aSPyun YongHyeon 2168548c8f1aSPyun YongHyeon #define BGE_APE_HOST_BEHAV_NO_PHYLOCK 0x00000001 2169548c8f1aSPyun YongHyeon 2170548c8f1aSPyun YongHyeon #define BGE_APE_HOST_HEARTBEAT_INT_DISABLE 0 2171548c8f1aSPyun YongHyeon #define BGE_APE_HOST_HEARTBEAT_INT_5SEC 5000 2172548c8f1aSPyun YongHyeon 2173548c8f1aSPyun YongHyeon #define BGE_APE_HOST_DRVR_STATE_START 0x00000001 2174548c8f1aSPyun YongHyeon #define BGE_APE_HOST_DRVR_STATE_UNLOAD 0x00000002 2175548c8f1aSPyun YongHyeon #define BGE_APE_HOST_DRVR_STATE_WOL 0x00000003 2176548c8f1aSPyun YongHyeon #define BGE_APE_HOST_DRVR_STATE_SUSPEND 0x00000004 2177548c8f1aSPyun YongHyeon 2178548c8f1aSPyun YongHyeon #define BGE_APE_HOST_WOL_SPEED_AUTO 0x00008000 2179548c8f1aSPyun YongHyeon 2180548c8f1aSPyun YongHyeon #define BGE_APE_EVENT_STATUS 0x4300 2181548c8f1aSPyun YongHyeon 2182548c8f1aSPyun YongHyeon #define BGE_APE_EVENT_STATUS_DRIVER_EVNT 0x00000010 2183548c8f1aSPyun YongHyeon #define BGE_APE_EVENT_STATUS_STATE_CHNGE 0x00000500 2184548c8f1aSPyun YongHyeon #define BGE_APE_EVENT_STATUS_STATE_START 0x00010000 2185548c8f1aSPyun YongHyeon #define BGE_APE_EVENT_STATUS_STATE_UNLOAD 0x00020000 2186548c8f1aSPyun YongHyeon #define BGE_APE_EVENT_STATUS_STATE_WOL 0x00030000 2187548c8f1aSPyun YongHyeon #define BGE_APE_EVENT_STATUS_STATE_SUSPEND 0x00040000 2188548c8f1aSPyun YongHyeon #define BGE_APE_EVENT_STATUS_EVENT_PENDING 0x80000000 2189548c8f1aSPyun YongHyeon 2190548c8f1aSPyun YongHyeon #define BGE_APE_DEBUG_LOG 0x4E00 2191548c8f1aSPyun YongHyeon #define BGE_APE_DEBUG_LOG_LEN 0x0100 2192548c8f1aSPyun YongHyeon 2193548c8f1aSPyun YongHyeon #define BGE_APE_PER_LOCK_REQ 0x8400 2194548c8f1aSPyun YongHyeon #define BGE_APE_PER_LOCK_GRANT 0x8420 2195548c8f1aSPyun YongHyeon 2196548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_PER_REQ_DRIVER0 0x00001000 2197548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_PER_REQ_DRIVER1 0x00000002 2198548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_PER_REQ_DRIVER2 0x00000004 2199548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_PER_REQ_DRIVER3 0x00000008 2200548c8f1aSPyun YongHyeon 2201548c8f1aSPyun YongHyeon #define BGE_APE_PER_LOCK_GRANT_DRIVER0 0x00001000 2202548c8f1aSPyun YongHyeon #define BGE_APE_PER_LOCK_GRANT_DRIVER1 0x00000002 2203548c8f1aSPyun YongHyeon #define BGE_APE_PER_LOCK_GRANT_DRIVER2 0x00000004 2204548c8f1aSPyun YongHyeon #define BGE_APE_PER_LOCK_GRANT_DRIVER3 0x00000008 2205548c8f1aSPyun YongHyeon 2206548c8f1aSPyun YongHyeon /* APE Mutex Resources */ 2207548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_PHY0 0 2208548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_GRC 1 2209548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_PHY1 2 2210548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_PHY2 3 2211548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_MEM 4 2212548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_PHY3 5 2213548c8f1aSPyun YongHyeon #define BGE_APE_LOCK_GPIO 7 221495d67482SBill Paul 221595d67482SBill Paul #define BGE_MEMWIN_READ(sc, x, val) \ 221695d67482SBill Paul do { \ 221795d67482SBill Paul pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR, \ 221895d67482SBill Paul (0xFFFF0000 & x), 4); \ 221995d67482SBill Paul val = CSR_READ_4(sc, BGE_MEMWIN_START + (x & 0xFFFF)); \ 222095d67482SBill Paul } while(0) 222195d67482SBill Paul 222295d67482SBill Paul #define BGE_MEMWIN_WRITE(sc, x, val) \ 222395d67482SBill Paul do { \ 222495d67482SBill Paul pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR, \ 222595d67482SBill Paul (0xFFFF0000 & x), 4); \ 222695d67482SBill Paul CSR_WRITE_4(sc, BGE_MEMWIN_START + (x & 0xFFFF), val); \ 222795d67482SBill Paul } while(0) 222895d67482SBill Paul 222995d67482SBill Paul /* 223021c9e407SDavid Christensen * This magic number is written to the firmware mailbox at 0xb50 223121c9e407SDavid Christensen * before a software reset is issued. After the internal firmware 223221c9e407SDavid Christensen * has completed its initialization it will write the opposite of 2233888b47f0SPyun YongHyeon * this value, ~BGE_SRAM_FW_MB_MAGIC, to the same location, 2234888b47f0SPyun YongHyeon * allowing the driver to synchronize with the firmware. 223595d67482SBill Paul */ 2236888b47f0SPyun YongHyeon #define BGE_SRAM_FW_MB_MAGIC 0x4B657654 223795d67482SBill Paul 223895d67482SBill Paul typedef struct { 2239a6c21371SGleb Smirnoff uint32_t bge_addr_hi; 2240a6c21371SGleb Smirnoff uint32_t bge_addr_lo; 224195d67482SBill Paul } bge_hostaddr; 2242f41ac2beSBill Paul 2243487a8c7eSPaul Saab #define BGE_HOSTADDR(x, y) \ 2244487a8c7eSPaul Saab do { \ 2245a6c21371SGleb Smirnoff (x).bge_addr_lo = ((uint64_t) (y) & 0xffffffff); \ 2246a6c21371SGleb Smirnoff (x).bge_addr_hi = ((uint64_t) (y) >> 32); \ 2247487a8c7eSPaul Saab } while(0) 224895d67482SBill Paul 2249f41ac2beSBill Paul #define BGE_ADDR_LO(y) \ 2250a6c21371SGleb Smirnoff ((uint64_t) (y) & 0xFFFFFFFF) 2251f41ac2beSBill Paul #define BGE_ADDR_HI(y) \ 2252a6c21371SGleb Smirnoff ((uint64_t) (y) >> 32) 2253f41ac2beSBill Paul 225495d67482SBill Paul /* Ring control block structure */ 225595d67482SBill Paul struct bge_rcb { 225695d67482SBill Paul bge_hostaddr bge_hostaddr; 2257a6c21371SGleb Smirnoff uint32_t bge_maxlen_flags; 2258a6c21371SGleb Smirnoff uint32_t bge_nicaddr; 225995d67482SBill Paul }; 2260e907febfSPyun YongHyeon 2261e907febfSPyun YongHyeon #define RCB_WRITE_4(sc, rcb, offset, val) \ 2262c00cf722SMarius Strobl bus_write_4(sc->bge_res, rcb + offsetof(struct bge_rcb, offset), val) 226367111612SJohn Polstra #define BGE_RCB_MAXLEN_FLAGS(maxlen, flags) ((maxlen) << 16 | (flags)) 226495d67482SBill Paul 226595d67482SBill Paul #define BGE_RCB_FLAG_USE_EXT_RX_BD 0x0001 226695d67482SBill Paul #define BGE_RCB_FLAG_RING_DISABLED 0x0002 226795d67482SBill Paul 226895d67482SBill Paul struct bge_tx_bd { 226995d67482SBill Paul bge_hostaddr bge_addr; 2270e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 2271a6c21371SGleb Smirnoff uint16_t bge_flags; 2272a6c21371SGleb Smirnoff uint16_t bge_len; 2273a6c21371SGleb Smirnoff uint16_t bge_vlan_tag; 2274ca3f1187SPyun YongHyeon uint16_t bge_mss; 2275e907febfSPyun YongHyeon #else 2276a6c21371SGleb Smirnoff uint16_t bge_len; 2277a6c21371SGleb Smirnoff uint16_t bge_flags; 2278ca3f1187SPyun YongHyeon uint16_t bge_mss; 2279a6c21371SGleb Smirnoff uint16_t bge_vlan_tag; 2280e907febfSPyun YongHyeon #endif 228195d67482SBill Paul }; 228295d67482SBill Paul 228395d67482SBill Paul #define BGE_TXBDFLAG_TCP_UDP_CSUM 0x0001 228495d67482SBill Paul #define BGE_TXBDFLAG_IP_CSUM 0x0002 228595d67482SBill Paul #define BGE_TXBDFLAG_END 0x0004 228695d67482SBill Paul #define BGE_TXBDFLAG_IP_FRAG 0x0008 22871108273aSPyun YongHyeon #define BGE_TXBDFLAG_JUMBO_FRAME 0x0008 /* 5717 */ 228895d67482SBill Paul #define BGE_TXBDFLAG_IP_FRAG_END 0x0010 22891108273aSPyun YongHyeon #define BGE_TXBDFLAG_HDRLEN_BIT2 0x0010 /* 5717 */ 22901108273aSPyun YongHyeon #define BGE_TXBDFLAG_SNAP 0x0020 /* 5717 */ 229195d67482SBill Paul #define BGE_TXBDFLAG_VLAN_TAG 0x0040 229295d67482SBill Paul #define BGE_TXBDFLAG_COAL_NOW 0x0080 229395d67482SBill Paul #define BGE_TXBDFLAG_CPU_PRE_DMA 0x0100 229495d67482SBill Paul #define BGE_TXBDFLAG_CPU_POST_DMA 0x0200 22951108273aSPyun YongHyeon #define BGE_TXBDFLAG_HDRLEN_BIT3 0x0400 /* 5717 */ 22961108273aSPyun YongHyeon #define BGE_TXBDFLAG_HDRLEN_BIT4 0x0800 /* 5717 */ 229795d67482SBill Paul #define BGE_TXBDFLAG_INSERT_SRC_ADDR 0x1000 22981108273aSPyun YongHyeon #define BGE_TXBDFLAG_HDRLEN_BIT5 0x1000 /* 5717 */ 22991108273aSPyun YongHyeon #define BGE_TXBDFLAG_HDRLEN_BIT6 0x2000 /* 5717 */ 23001108273aSPyun YongHyeon #define BGE_TXBDFLAG_HDRLEN_BIT7 0x4000 /* 5717 */ 230195d67482SBill Paul #define BGE_TXBDFLAG_CHOOSE_SRC_ADDR 0x6000 230295d67482SBill Paul #define BGE_TXBDFLAG_NO_CRC 0x8000 230395d67482SBill Paul 23041108273aSPyun YongHyeon #define BGE_TXBDFLAG_MSS_SIZE_MASK 0x3FFF /* 5717 */ 23051108273aSPyun YongHyeon /* Bits [1:0] of the MSS header length. */ 23061108273aSPyun YongHyeon #define BGE_TXBDFLAG_MSS_HDRLEN_MASK 0xC000 /* 5717 */ 23071108273aSPyun YongHyeon 230895d67482SBill Paul #define BGE_NIC_TXRING_ADDR(ringno, size) \ 230995d67482SBill Paul BGE_SEND_RING_1_TO_4 + \ 231095d67482SBill Paul ((ringno * sizeof(struct bge_tx_bd) * size) / 4) 231195d67482SBill Paul 231295d67482SBill Paul struct bge_rx_bd { 231395d67482SBill Paul bge_hostaddr bge_addr; 2314e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 2315a6c21371SGleb Smirnoff uint16_t bge_len; 2316a6c21371SGleb Smirnoff uint16_t bge_idx; 2317a6c21371SGleb Smirnoff uint16_t bge_flags; 2318a6c21371SGleb Smirnoff uint16_t bge_type; 2319a6c21371SGleb Smirnoff uint16_t bge_tcp_udp_csum; 2320a6c21371SGleb Smirnoff uint16_t bge_ip_csum; 2321a6c21371SGleb Smirnoff uint16_t bge_vlan_tag; 2322a6c21371SGleb Smirnoff uint16_t bge_error_flag; 2323e907febfSPyun YongHyeon #else 2324a6c21371SGleb Smirnoff uint16_t bge_idx; 2325a6c21371SGleb Smirnoff uint16_t bge_len; 2326a6c21371SGleb Smirnoff uint16_t bge_type; 2327a6c21371SGleb Smirnoff uint16_t bge_flags; 2328a6c21371SGleb Smirnoff uint16_t bge_ip_csum; 2329a6c21371SGleb Smirnoff uint16_t bge_tcp_udp_csum; 2330a6c21371SGleb Smirnoff uint16_t bge_error_flag; 2331a6c21371SGleb Smirnoff uint16_t bge_vlan_tag; 2332e907febfSPyun YongHyeon #endif 2333a6c21371SGleb Smirnoff uint32_t bge_rsvd; 2334a6c21371SGleb Smirnoff uint32_t bge_opaque; 233595d67482SBill Paul }; 233695d67482SBill Paul 23371be6acb7SGleb Smirnoff struct bge_extrx_bd { 23381be6acb7SGleb Smirnoff bge_hostaddr bge_addr1; 23391be6acb7SGleb Smirnoff bge_hostaddr bge_addr2; 23401be6acb7SGleb Smirnoff bge_hostaddr bge_addr3; 2341e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 2342a6c21371SGleb Smirnoff uint16_t bge_len2; 2343a6c21371SGleb Smirnoff uint16_t bge_len1; 2344a6c21371SGleb Smirnoff uint16_t bge_rsvd1; 2345a6c21371SGleb Smirnoff uint16_t bge_len3; 2346e907febfSPyun YongHyeon #else 2347a6c21371SGleb Smirnoff uint16_t bge_len1; 2348a6c21371SGleb Smirnoff uint16_t bge_len2; 2349a6c21371SGleb Smirnoff uint16_t bge_len3; 2350a6c21371SGleb Smirnoff uint16_t bge_rsvd1; 2351e907febfSPyun YongHyeon #endif 23521be6acb7SGleb Smirnoff bge_hostaddr bge_addr0; 2353e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 2354a6c21371SGleb Smirnoff uint16_t bge_len0; 2355a6c21371SGleb Smirnoff uint16_t bge_idx; 2356a6c21371SGleb Smirnoff uint16_t bge_flags; 2357a6c21371SGleb Smirnoff uint16_t bge_type; 2358a6c21371SGleb Smirnoff uint16_t bge_tcp_udp_csum; 2359a6c21371SGleb Smirnoff uint16_t bge_ip_csum; 2360a6c21371SGleb Smirnoff uint16_t bge_vlan_tag; 2361a6c21371SGleb Smirnoff uint16_t bge_error_flag; 2362e907febfSPyun YongHyeon #else 2363a6c21371SGleb Smirnoff uint16_t bge_idx; 2364a6c21371SGleb Smirnoff uint16_t bge_len0; 2365a6c21371SGleb Smirnoff uint16_t bge_type; 2366a6c21371SGleb Smirnoff uint16_t bge_flags; 2367a6c21371SGleb Smirnoff uint16_t bge_ip_csum; 2368a6c21371SGleb Smirnoff uint16_t bge_tcp_udp_csum; 2369a6c21371SGleb Smirnoff uint16_t bge_error_flag; 2370a6c21371SGleb Smirnoff uint16_t bge_vlan_tag; 2371e907febfSPyun YongHyeon #endif 2372a6c21371SGleb Smirnoff uint32_t bge_rsvd0; 2373a6c21371SGleb Smirnoff uint32_t bge_opaque; 23741be6acb7SGleb Smirnoff }; 23751be6acb7SGleb Smirnoff 237695d67482SBill Paul #define BGE_RXBDFLAG_END 0x0004 237795d67482SBill Paul #define BGE_RXBDFLAG_JUMBO_RING 0x0020 237895d67482SBill Paul #define BGE_RXBDFLAG_VLAN_TAG 0x0040 237995d67482SBill Paul #define BGE_RXBDFLAG_ERROR 0x0400 238095d67482SBill Paul #define BGE_RXBDFLAG_MINI_RING 0x0800 238195d67482SBill Paul #define BGE_RXBDFLAG_IP_CSUM 0x1000 238295d67482SBill Paul #define BGE_RXBDFLAG_TCP_UDP_CSUM 0x2000 238395d67482SBill Paul #define BGE_RXBDFLAG_TCP_UDP_IS_TCP 0x4000 23841108273aSPyun YongHyeon #define BGE_RXBDFLAG_IPV6 0x8000 238595d67482SBill Paul 238695d67482SBill Paul #define BGE_RXERRFLAG_BAD_CRC 0x0001 238795d67482SBill Paul #define BGE_RXERRFLAG_COLL_DETECT 0x0002 238895d67482SBill Paul #define BGE_RXERRFLAG_LINK_LOST 0x0004 238995d67482SBill Paul #define BGE_RXERRFLAG_PHY_DECODE_ERR 0x0008 239095d67482SBill Paul #define BGE_RXERRFLAG_MAC_ABORT 0x0010 239195d67482SBill Paul #define BGE_RXERRFLAG_RUNT 0x0020 239295d67482SBill Paul #define BGE_RXERRFLAG_TRUNC_NO_RSRCS 0x0040 239395d67482SBill Paul #define BGE_RXERRFLAG_GIANT 0x0080 23941108273aSPyun YongHyeon #define BGE_RXERRFLAG_IP_CSUM_NOK 0x1000 /* 5717 */ 239595d67482SBill Paul 239695d67482SBill Paul struct bge_sts_idx { 2397e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 2398a6c21371SGleb Smirnoff uint16_t bge_rx_prod_idx; 2399a6c21371SGleb Smirnoff uint16_t bge_tx_cons_idx; 2400e907febfSPyun YongHyeon #else 2401a6c21371SGleb Smirnoff uint16_t bge_tx_cons_idx; 2402a6c21371SGleb Smirnoff uint16_t bge_rx_prod_idx; 2403e907febfSPyun YongHyeon #endif 240495d67482SBill Paul }; 240595d67482SBill Paul 240695d67482SBill Paul struct bge_status_block { 2407a6c21371SGleb Smirnoff uint32_t bge_status; 24081108273aSPyun YongHyeon uint32_t bge_status_tag; 2409e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN 2410a6c21371SGleb Smirnoff uint16_t bge_rx_jumbo_cons_idx; 2411a6c21371SGleb Smirnoff uint16_t bge_rx_std_cons_idx; 2412a6c21371SGleb Smirnoff uint16_t bge_rx_mini_cons_idx; 2413a6c21371SGleb Smirnoff uint16_t bge_rsvd1; 2414e907febfSPyun YongHyeon #else 2415a6c21371SGleb Smirnoff uint16_t bge_rx_std_cons_idx; 2416a6c21371SGleb Smirnoff uint16_t bge_rx_jumbo_cons_idx; 2417a6c21371SGleb Smirnoff uint16_t bge_rsvd1; 2418a6c21371SGleb Smirnoff uint16_t bge_rx_mini_cons_idx; 2419e907febfSPyun YongHyeon #endif 242095d67482SBill Paul struct bge_sts_idx bge_idx[16]; 242195d67482SBill Paul }; 242295d67482SBill Paul 242395d67482SBill Paul #define BGE_STATFLAG_UPDATED 0x00000001 242495d67482SBill Paul #define BGE_STATFLAG_LINKSTATE_CHANGED 0x00000002 242595d67482SBill Paul #define BGE_STATFLAG_ERROR 0x00000004 242695d67482SBill Paul 242795d67482SBill Paul 242895d67482SBill Paul /* 242995d67482SBill Paul * Broadcom Vendor ID 243095d67482SBill Paul * (Note: the BCM570x still defaults to the Alteon PCI vendor ID 243195d67482SBill Paul * even though they're now manufactured by Broadcom) 243295d67482SBill Paul */ 243395d67482SBill Paul #define BCOM_VENDORID 0x14E4 243495d67482SBill Paul #define BCOM_DEVICEID_BCM5700 0x1644 243595d67482SBill Paul #define BCOM_DEVICEID_BCM5701 0x1645 24364c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5702 0x1646 24374c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5702X 0x16A6 24384c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5702_ALT 0x16C6 24394c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5703 0x1647 24404c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5703X 0x16A7 24414c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5703_ALT 0x16C7 24426ac6d2c8SPaul Saab #define BCOM_DEVICEID_BCM5704C 0x1648 24436ac6d2c8SPaul Saab #define BCOM_DEVICEID_BCM5704S 0x16A8 24444c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5704S_ALT 0x1649 24450434d1b8SBill Paul #define BCOM_DEVICEID_BCM5705 0x1653 2446c001ccf2SPaul Saab #define BCOM_DEVICEID_BCM5705K 0x1654 24474c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5705F 0x166E 24480434d1b8SBill Paul #define BCOM_DEVICEID_BCM5705M 0x165D 24490434d1b8SBill Paul #define BCOM_DEVICEID_BCM5705M_ALT 0x165E 2450419c028bSPaul Saab #define BCOM_DEVICEID_BCM5714C 0x1668 24514c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5714S 0x1669 24524c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5715 0x1678 24534c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5715S 0x1679 24541108273aSPyun YongHyeon #define BCOM_DEVICEID_BCM5717 0x1655 24551108273aSPyun YongHyeon #define BCOM_DEVICEID_BCM5718 0x1656 2456bbe2ca75SPyun YongHyeon #define BCOM_DEVICEID_BCM5719 0x1657 245750515680SPyun YongHyeon #define BCOM_DEVICEID_BCM5720_PP 0x1658 /* Not released to public. */ 245850515680SPyun YongHyeon #define BCOM_DEVICEID_BCM5720 0x165F 24594c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5721 0x1659 24608c9056b5SJohn Baldwin #define BCOM_DEVICEID_BCM5722 0x165A 2461a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5723 0x165B 24622927f01fSPyun YongHyeon #define BCOM_DEVICEID_BCM5725 0x1643 24632927f01fSPyun YongHyeon #define BCOM_DEVICEID_BCM5727 0x16F3 2464e53d81eeSPaul Saab #define BCOM_DEVICEID_BCM5750 0x1676 2465e53d81eeSPaul Saab #define BCOM_DEVICEID_BCM5750M 0x167C 2466e53d81eeSPaul Saab #define BCOM_DEVICEID_BCM5751 0x1677 24674c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5751F 0x167E 2468d2014b30STai-hwa Liang #define BCOM_DEVICEID_BCM5751M 0x167D 2469560c1670SGleb Smirnoff #define BCOM_DEVICEID_BCM5752 0x1600 24704c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5752M 0x1601 24714c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5753 0x16F7 24724c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5753F 0x16FE 24734c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5753M 0x16FD 24749e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5754 0x167A 24759e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5754M 0x1672 24769e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5755 0x167B 24779e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5755M 0x1673 2478f7d1b2ebSXin LI #define BCOM_DEVICEID_BCM5756 0x1674 2479a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5761 0x1681 2480a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5761E 0x1680 2481a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5761S 0x1688 2482a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5761SE 0x1689 24832927f01fSPyun YongHyeon #define BCOM_DEVICEID_BCM5762 0x1687 2484a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5764 0x1684 24854c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5780 0x166A 24864c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5780S 0x166B 24874c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5781 0x16DD 24880434d1b8SBill Paul #define BCOM_DEVICEID_BCM5782 0x1696 2489a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5784 0x1698 2490a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5785F 0x16a0 2491a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5785G 0x1699 24929e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5786 0x169A 24939e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5787 0x169B 24949e86676bSGleb Smirnoff #define BCOM_DEVICEID_BCM5787M 0x1693 2495a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM5787F 0x167f 24969f71a4c2SBill Paul #define BCOM_DEVICEID_BCM5788 0x169C 2497c3615d48SMike Silbersack #define BCOM_DEVICEID_BCM5789 0x169D 24985d99c641SBill Paul #define BCOM_DEVICEID_BCM5901 0x170D 24995d99c641SBill Paul #define BCOM_DEVICEID_BCM5901A2 0x170E 25004c0da0ffSGleb Smirnoff #define BCOM_DEVICEID_BCM5903M 0x16FF 250138cc658fSJohn Baldwin #define BCOM_DEVICEID_BCM5906 0x1712 250238cc658fSJohn Baldwin #define BCOM_DEVICEID_BCM5906M 0x1713 2503a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM57760 0x1690 2504b4a256acSPyun YongHyeon #define BCOM_DEVICEID_BCM57761 0x16B0 2505fe26ad88SPyun YongHyeon #define BCOM_DEVICEID_BCM57762 0x1682 2506b4a256acSPyun YongHyeon #define BCOM_DEVICEID_BCM57765 0x16B4 2507fe26ad88SPyun YongHyeon #define BCOM_DEVICEID_BCM57766 0x1686 2508a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM57780 0x1692 2509b4a256acSPyun YongHyeon #define BCOM_DEVICEID_BCM57781 0x16B1 2510b4a256acSPyun YongHyeon #define BCOM_DEVICEID_BCM57785 0x16B5 2511a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM57788 0x1691 2512a5779553SStanislav Sedov #define BCOM_DEVICEID_BCM57790 0x1694 2513b4a256acSPyun YongHyeon #define BCOM_DEVICEID_BCM57791 0x16B2 2514b4a256acSPyun YongHyeon #define BCOM_DEVICEID_BCM57795 0x16B6 251595d67482SBill Paul 251695d67482SBill Paul /* 251795d67482SBill Paul * Alteon AceNIC PCI vendor/device ID. 251895d67482SBill Paul */ 25194c0da0ffSGleb Smirnoff #define ALTEON_VENDORID 0x12AE 25204c0da0ffSGleb Smirnoff #define ALTEON_DEVICEID_ACENIC 0x0001 25214c0da0ffSGleb Smirnoff #define ALTEON_DEVICEID_ACENIC_COPPER 0x0002 25224c0da0ffSGleb Smirnoff #define ALTEON_DEVICEID_BCM5700 0x0003 25234c0da0ffSGleb Smirnoff #define ALTEON_DEVICEID_BCM5701 0x0004 252495d67482SBill Paul 252595d67482SBill Paul /* 25269a3fc40aSGleb Smirnoff * 3Com 3c996 PCI vendor/device ID. 252795d67482SBill Paul */ 252895d67482SBill Paul #define TC_VENDORID 0x10B7 252995d67482SBill Paul #define TC_DEVICEID_3C996 0x0003 253095d67482SBill Paul 253195d67482SBill Paul /* 253295d67482SBill Paul * SysKonnect PCI vendor ID 253395d67482SBill Paul */ 253495d67482SBill Paul #define SK_VENDORID 0x1148 253595d67482SBill Paul #define SK_DEVICEID_ALTIMA 0x4400 253695d67482SBill Paul #define SK_SUBSYSID_9D21 0x4421 253795d67482SBill Paul #define SK_SUBSYSID_9D41 0x4441 253895d67482SBill Paul 253995d67482SBill Paul /* 2540586d7c2eSJohn Polstra * Altima PCI vendor/device ID. 2541586d7c2eSJohn Polstra */ 2542586d7c2eSJohn Polstra #define ALTIMA_VENDORID 0x173b 2543586d7c2eSJohn Polstra #define ALTIMA_DEVICE_AC1000 0x03e8 25442aae6624SBill Paul #define ALTIMA_DEVICE_AC1002 0x03e9 2545470bd96aSJohn Polstra #define ALTIMA_DEVICE_AC9100 0x03ea 2546586d7c2eSJohn Polstra 2547586d7c2eSJohn Polstra /* 25486d2a9bd6SDoug Ambrisko * Dell PCI vendor ID 25496d2a9bd6SDoug Ambrisko */ 25506d2a9bd6SDoug Ambrisko 25516d2a9bd6SDoug Ambrisko #define DELL_VENDORID 0x1028 25526d2a9bd6SDoug Ambrisko 25536d2a9bd6SDoug Ambrisko /* 25544c0da0ffSGleb Smirnoff * Apple PCI vendor ID. 25554c0da0ffSGleb Smirnoff */ 25564c0da0ffSGleb Smirnoff #define APPLE_VENDORID 0x106b 25574c0da0ffSGleb Smirnoff #define APPLE_DEVICE_BCM5701 0x1645 25584c0da0ffSGleb Smirnoff 25594c0da0ffSGleb Smirnoff /* 256008013fd3SMarius Strobl * Sun PCI vendor ID 256108013fd3SMarius Strobl */ 256208013fd3SMarius Strobl #define SUN_VENDORID 0x108e 256308013fd3SMarius Strobl 256408013fd3SMarius Strobl /* 2565a5779553SStanislav Sedov * Fujitsu vendor/device IDs 2566a5779553SStanislav Sedov */ 2567a5779553SStanislav Sedov #define FJTSU_VENDORID 0x10cf 2568a5779553SStanislav Sedov #define FJTSU_DEVICEID_PW008GE5 0x11a1 2569a5779553SStanislav Sedov #define FJTSU_DEVICEID_PW008GE4 0x11a2 2570a5779553SStanislav Sedov #define FJTSU_DEVICEID_PP250450 0x11cc /* PRIMEPOWER250/450 LAN */ 2571a5779553SStanislav Sedov 2572a5779553SStanislav Sedov /* 257395d67482SBill Paul * Offset of MAC address inside EEPROM. 257495d67482SBill Paul */ 257595d67482SBill Paul #define BGE_EE_MAC_OFFSET 0x7C 257638cc658fSJohn Baldwin #define BGE_EE_MAC_OFFSET_5906 0x10 257795d67482SBill Paul #define BGE_EE_HWCFG_OFFSET 0xC8 257895d67482SBill Paul 2579a1d52896SBill Paul #define BGE_HWCFG_VOLTAGE 0x00000003 2580a1d52896SBill Paul #define BGE_HWCFG_PHYLED_MODE 0x0000000C 2581a1d52896SBill Paul #define BGE_HWCFG_MEDIA 0x00000030 25828cb1383cSDoug Ambrisko #define BGE_HWCFG_ASF 0x00000080 2583a1d52896SBill Paul 2584a1d52896SBill Paul #define BGE_VOLTAGE_1POINT3 0x00000000 2585a1d52896SBill Paul #define BGE_VOLTAGE_1POINT8 0x00000001 2586a1d52896SBill Paul 2587a1d52896SBill Paul #define BGE_PHYLEDMODE_UNSPEC 0x00000000 2588a1d52896SBill Paul #define BGE_PHYLEDMODE_TRIPLELED 0x00000004 2589a1d52896SBill Paul #define BGE_PHYLEDMODE_SINGLELED 0x00000008 2590a1d52896SBill Paul 2591a1d52896SBill Paul #define BGE_MEDIA_UNSPEC 0x00000000 2592a1d52896SBill Paul #define BGE_MEDIA_COPPER 0x00000010 2593a1d52896SBill Paul #define BGE_MEDIA_FIBER 0x00000020 2594a1d52896SBill Paul 259595d67482SBill Paul #define BGE_TICKS_PER_SEC 1000000 259695d67482SBill Paul 259795d67482SBill Paul /* 259895d67482SBill Paul * Ring size constants. 259995d67482SBill Paul */ 260095d67482SBill Paul #define BGE_EVENT_RING_CNT 256 260195d67482SBill Paul #define BGE_CMD_RING_CNT 64 260295d67482SBill Paul #define BGE_STD_RX_RING_CNT 512 260395d67482SBill Paul #define BGE_JUMBO_RX_RING_CNT 256 260495d67482SBill Paul #define BGE_MINI_RX_RING_CNT 1024 260595d67482SBill Paul #define BGE_RETURN_RING_CNT 1024 260695d67482SBill Paul 26070434d1b8SBill Paul /* 5705 has smaller return ring size */ 26080434d1b8SBill Paul 26090434d1b8SBill Paul #define BGE_RETURN_RING_CNT_5705 512 26100434d1b8SBill Paul 261195d67482SBill Paul /* 261295d67482SBill Paul * Possible TX ring sizes. 261395d67482SBill Paul */ 261495d67482SBill Paul #define BGE_TX_RING_CNT_128 128 261595d67482SBill Paul #define BGE_TX_RING_BASE_128 0x3800 261695d67482SBill Paul 261795d67482SBill Paul #define BGE_TX_RING_CNT_256 256 261895d67482SBill Paul #define BGE_TX_RING_BASE_256 0x3000 261995d67482SBill Paul 262095d67482SBill Paul #define BGE_TX_RING_CNT_512 512 262195d67482SBill Paul #define BGE_TX_RING_BASE_512 0x2000 262295d67482SBill Paul 262395d67482SBill Paul #define BGE_TX_RING_CNT BGE_TX_RING_CNT_512 262495d67482SBill Paul #define BGE_TX_RING_BASE BGE_TX_RING_BASE_512 262595d67482SBill Paul 262695d67482SBill Paul /* 262795d67482SBill Paul * Tigon III statistics counters. 262895d67482SBill Paul */ 26290434d1b8SBill Paul /* Statistics maintained MAC Receive block. */ 26300434d1b8SBill Paul struct bge_rx_mac_stats { 263195d67482SBill Paul bge_hostaddr ifHCInOctets; 263295d67482SBill Paul bge_hostaddr Reserved1; 263395d67482SBill Paul bge_hostaddr etherStatsFragments; 263495d67482SBill Paul bge_hostaddr ifHCInUcastPkts; 263595d67482SBill Paul bge_hostaddr ifHCInMulticastPkts; 263695d67482SBill Paul bge_hostaddr ifHCInBroadcastPkts; 263795d67482SBill Paul bge_hostaddr dot3StatsFCSErrors; 263895d67482SBill Paul bge_hostaddr dot3StatsAlignmentErrors; 263995d67482SBill Paul bge_hostaddr xonPauseFramesReceived; 264095d67482SBill Paul bge_hostaddr xoffPauseFramesReceived; 264195d67482SBill Paul bge_hostaddr macControlFramesReceived; 264295d67482SBill Paul bge_hostaddr xoffStateEntered; 264395d67482SBill Paul bge_hostaddr dot3StatsFramesTooLong; 264495d67482SBill Paul bge_hostaddr etherStatsJabbers; 264595d67482SBill Paul bge_hostaddr etherStatsUndersizePkts; 264695d67482SBill Paul bge_hostaddr inRangeLengthError; 264795d67482SBill Paul bge_hostaddr outRangeLengthError; 264895d67482SBill Paul bge_hostaddr etherStatsPkts64Octets; 264995d67482SBill Paul bge_hostaddr etherStatsPkts65Octetsto127Octets; 265095d67482SBill Paul bge_hostaddr etherStatsPkts128Octetsto255Octets; 265195d67482SBill Paul bge_hostaddr etherStatsPkts256Octetsto511Octets; 265295d67482SBill Paul bge_hostaddr etherStatsPkts512Octetsto1023Octets; 265395d67482SBill Paul bge_hostaddr etherStatsPkts1024Octetsto1522Octets; 265495d67482SBill Paul bge_hostaddr etherStatsPkts1523Octetsto2047Octets; 265595d67482SBill Paul bge_hostaddr etherStatsPkts2048Octetsto4095Octets; 265695d67482SBill Paul bge_hostaddr etherStatsPkts4096Octetsto8191Octets; 265795d67482SBill Paul bge_hostaddr etherStatsPkts8192Octetsto9022Octets; 26580434d1b8SBill Paul }; 265995d67482SBill Paul 266095d67482SBill Paul 26610434d1b8SBill Paul /* Statistics maintained MAC Transmit block. */ 26620434d1b8SBill Paul struct bge_tx_mac_stats { 266395d67482SBill Paul bge_hostaddr ifHCOutOctets; 266495d67482SBill Paul bge_hostaddr Reserved2; 266595d67482SBill Paul bge_hostaddr etherStatsCollisions; 266695d67482SBill Paul bge_hostaddr outXonSent; 266795d67482SBill Paul bge_hostaddr outXoffSent; 266895d67482SBill Paul bge_hostaddr flowControlDone; 266995d67482SBill Paul bge_hostaddr dot3StatsInternalMacTransmitErrors; 267095d67482SBill Paul bge_hostaddr dot3StatsSingleCollisionFrames; 267195d67482SBill Paul bge_hostaddr dot3StatsMultipleCollisionFrames; 267295d67482SBill Paul bge_hostaddr dot3StatsDeferredTransmissions; 267395d67482SBill Paul bge_hostaddr Reserved3; 267495d67482SBill Paul bge_hostaddr dot3StatsExcessiveCollisions; 267595d67482SBill Paul bge_hostaddr dot3StatsLateCollisions; 267695d67482SBill Paul bge_hostaddr dot3Collided2Times; 267795d67482SBill Paul bge_hostaddr dot3Collided3Times; 267895d67482SBill Paul bge_hostaddr dot3Collided4Times; 267995d67482SBill Paul bge_hostaddr dot3Collided5Times; 268095d67482SBill Paul bge_hostaddr dot3Collided6Times; 268195d67482SBill Paul bge_hostaddr dot3Collided7Times; 268295d67482SBill Paul bge_hostaddr dot3Collided8Times; 268395d67482SBill Paul bge_hostaddr dot3Collided9Times; 268495d67482SBill Paul bge_hostaddr dot3Collided10Times; 268595d67482SBill Paul bge_hostaddr dot3Collided11Times; 268695d67482SBill Paul bge_hostaddr dot3Collided12Times; 268795d67482SBill Paul bge_hostaddr dot3Collided13Times; 268895d67482SBill Paul bge_hostaddr dot3Collided14Times; 268995d67482SBill Paul bge_hostaddr dot3Collided15Times; 269095d67482SBill Paul bge_hostaddr ifHCOutUcastPkts; 269195d67482SBill Paul bge_hostaddr ifHCOutMulticastPkts; 269295d67482SBill Paul bge_hostaddr ifHCOutBroadcastPkts; 269395d67482SBill Paul bge_hostaddr dot3StatsCarrierSenseErrors; 269495d67482SBill Paul bge_hostaddr ifOutDiscards; 269595d67482SBill Paul bge_hostaddr ifOutErrors; 26960434d1b8SBill Paul }; 26970434d1b8SBill Paul 26980434d1b8SBill Paul /* Stats counters access through registers */ 26992280c16bSPyun YongHyeon struct bge_mac_stats { 27002280c16bSPyun YongHyeon /* TX MAC statistics */ 27012280c16bSPyun YongHyeon uint64_t ifHCOutOctets; 27022280c16bSPyun YongHyeon uint64_t Reserved0; 27032280c16bSPyun YongHyeon uint64_t etherStatsCollisions; 27042280c16bSPyun YongHyeon uint64_t outXonSent; 27052280c16bSPyun YongHyeon uint64_t outXoffSent; 27062280c16bSPyun YongHyeon uint64_t Reserved1; 27072280c16bSPyun YongHyeon uint64_t dot3StatsInternalMacTransmitErrors; 27082280c16bSPyun YongHyeon uint64_t dot3StatsSingleCollisionFrames; 27092280c16bSPyun YongHyeon uint64_t dot3StatsMultipleCollisionFrames; 27102280c16bSPyun YongHyeon uint64_t dot3StatsDeferredTransmissions; 27112280c16bSPyun YongHyeon uint64_t Reserved2; 27122280c16bSPyun YongHyeon uint64_t dot3StatsExcessiveCollisions; 27132280c16bSPyun YongHyeon uint64_t dot3StatsLateCollisions; 27142280c16bSPyun YongHyeon uint64_t Reserved3[14]; 27152280c16bSPyun YongHyeon uint64_t ifHCOutUcastPkts; 27162280c16bSPyun YongHyeon uint64_t ifHCOutMulticastPkts; 27172280c16bSPyun YongHyeon uint64_t ifHCOutBroadcastPkts; 27182280c16bSPyun YongHyeon uint64_t Reserved4[2]; 27192280c16bSPyun YongHyeon /* RX MAC statistics */ 27202280c16bSPyun YongHyeon uint64_t ifHCInOctets; 27212280c16bSPyun YongHyeon uint64_t Reserved5; 27222280c16bSPyun YongHyeon uint64_t etherStatsFragments; 27232280c16bSPyun YongHyeon uint64_t ifHCInUcastPkts; 27242280c16bSPyun YongHyeon uint64_t ifHCInMulticastPkts; 27252280c16bSPyun YongHyeon uint64_t ifHCInBroadcastPkts; 27262280c16bSPyun YongHyeon uint64_t dot3StatsFCSErrors; 27272280c16bSPyun YongHyeon uint64_t dot3StatsAlignmentErrors; 27282280c16bSPyun YongHyeon uint64_t xonPauseFramesReceived; 27292280c16bSPyun YongHyeon uint64_t xoffPauseFramesReceived; 27302280c16bSPyun YongHyeon uint64_t macControlFramesReceived; 27312280c16bSPyun YongHyeon uint64_t xoffStateEntered; 27322280c16bSPyun YongHyeon uint64_t dot3StatsFramesTooLong; 27332280c16bSPyun YongHyeon uint64_t etherStatsJabbers; 27342280c16bSPyun YongHyeon uint64_t etherStatsUndersizePkts; 27352280c16bSPyun YongHyeon /* Receive List Placement control */ 27362280c16bSPyun YongHyeon uint64_t FramesDroppedDueToFilters; 27372280c16bSPyun YongHyeon uint64_t DmaWriteQueueFull; 27382280c16bSPyun YongHyeon uint64_t DmaWriteHighPriQueueFull; 27392280c16bSPyun YongHyeon uint64_t NoMoreRxBDs; 27402280c16bSPyun YongHyeon uint64_t InputDiscards; 27412280c16bSPyun YongHyeon uint64_t InputErrors; 27422280c16bSPyun YongHyeon uint64_t RecvThresholdHit; 27430434d1b8SBill Paul }; 27440434d1b8SBill Paul 27450434d1b8SBill Paul struct bge_stats { 2746a6c21371SGleb Smirnoff uint8_t Reserved0[256]; 27470434d1b8SBill Paul 27480434d1b8SBill Paul /* Statistics maintained by Receive MAC. */ 27490434d1b8SBill Paul struct bge_rx_mac_stats rxstats; 27500434d1b8SBill Paul 27510434d1b8SBill Paul bge_hostaddr Unused1[37]; 27520434d1b8SBill Paul 27530434d1b8SBill Paul /* Statistics maintained by Transmit MAC. */ 27540434d1b8SBill Paul struct bge_tx_mac_stats txstats; 275595d67482SBill Paul 275695d67482SBill Paul bge_hostaddr Unused2[31]; 275795d67482SBill Paul 275895d67482SBill Paul /* Statistics maintained by Receive List Placement. */ 275995d67482SBill Paul bge_hostaddr COSIfHCInPkts[16]; 276095d67482SBill Paul bge_hostaddr COSFramesDroppedDueToFilters; 276195d67482SBill Paul bge_hostaddr nicDmaWriteQueueFull; 276295d67482SBill Paul bge_hostaddr nicDmaWriteHighPriQueueFull; 276395d67482SBill Paul bge_hostaddr nicNoMoreRxBDs; 276495d67482SBill Paul bge_hostaddr ifInDiscards; 276595d67482SBill Paul bge_hostaddr ifInErrors; 276695d67482SBill Paul bge_hostaddr nicRecvThresholdHit; 276795d67482SBill Paul 276895d67482SBill Paul bge_hostaddr Unused3[9]; 276995d67482SBill Paul 277095d67482SBill Paul /* Statistics maintained by Send Data Initiator. */ 277195d67482SBill Paul bge_hostaddr COSIfHCOutPkts[16]; 277295d67482SBill Paul bge_hostaddr nicDmaReadQueueFull; 277395d67482SBill Paul bge_hostaddr nicDmaReadHighPriQueueFull; 277495d67482SBill Paul bge_hostaddr nicSendDataCompQueueFull; 277595d67482SBill Paul 277695d67482SBill Paul /* Statistics maintained by Host Coalescing. */ 277795d67482SBill Paul bge_hostaddr nicRingSetSendProdIndex; 277895d67482SBill Paul bge_hostaddr nicRingStatusUpdate; 277995d67482SBill Paul bge_hostaddr nicInterrupts; 278095d67482SBill Paul bge_hostaddr nicAvoidedInterrupts; 278195d67482SBill Paul bge_hostaddr nicSendThresholdHit; 278295d67482SBill Paul 2783a6c21371SGleb Smirnoff uint8_t Reserved4[320]; 278495d67482SBill Paul }; 278595d67482SBill Paul 278695d67482SBill Paul /* 278795d67482SBill Paul * Tigon general information block. This resides in host memory 278895d67482SBill Paul * and contains the status counters, ring control blocks and 278995d67482SBill Paul * producer pointers. 279095d67482SBill Paul */ 279195d67482SBill Paul 279295d67482SBill Paul struct bge_gib { 279395d67482SBill Paul struct bge_stats bge_stats; 279495d67482SBill Paul struct bge_rcb bge_tx_rcb[16]; 279595d67482SBill Paul struct bge_rcb bge_std_rx_rcb; 279695d67482SBill Paul struct bge_rcb bge_jumbo_rx_rcb; 279795d67482SBill Paul struct bge_rcb bge_mini_rx_rcb; 279895d67482SBill Paul struct bge_rcb bge_return_rcb; 279995d67482SBill Paul }; 280095d67482SBill Paul 280195d67482SBill Paul #define BGE_FRAMELEN 1518 280295d67482SBill Paul #define BGE_MAX_FRAMELEN 1536 280395d67482SBill Paul #define BGE_JUMBO_FRAMELEN 9018 280495d67482SBill Paul #define BGE_JUMBO_MTU (BGE_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN) 280595d67482SBill Paul #define BGE_MIN_FRAMELEN 60 280695d67482SBill Paul 280795d67482SBill Paul /* 280895d67482SBill Paul * Other utility macros. 280995d67482SBill Paul */ 281095d67482SBill Paul #define BGE_INC(x, y) (x) = (x + 1) % y 281195d67482SBill Paul 281295d67482SBill Paul /* 2813548c8f1aSPyun YongHyeon * BAR0 MAC register access macros. The Tigon always uses memory mapped register 281495d67482SBill Paul * accesses and all registers must be accessed with 32 bit operations. 281595d67482SBill Paul */ 281695d67482SBill Paul 281795d67482SBill Paul #define CSR_WRITE_4(sc, reg, val) \ 2818c00cf722SMarius Strobl bus_write_4(sc->bge_res, reg, val) 281995d67482SBill Paul 282095d67482SBill Paul #define CSR_READ_4(sc, reg) \ 2821c00cf722SMarius Strobl bus_read_4(sc->bge_res, reg) 282295d67482SBill Paul 282395d67482SBill Paul #define BGE_SETBIT(sc, reg, x) \ 282429f19445SAlfred Perlstein CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) | (x))) 282595d67482SBill Paul #define BGE_CLRBIT(sc, reg, x) \ 282629f19445SAlfred Perlstein CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) & ~(x))) 282795d67482SBill Paul 2828548c8f1aSPyun YongHyeon /* BAR2 APE register access macros. */ 2829548c8f1aSPyun YongHyeon #define APE_WRITE_4(sc, reg, val) \ 2830548c8f1aSPyun YongHyeon bus_write_4(sc->bge_res2, reg, val) 2831548c8f1aSPyun YongHyeon 2832548c8f1aSPyun YongHyeon #define APE_READ_4(sc, reg) \ 2833548c8f1aSPyun YongHyeon bus_read_4(sc->bge_res2, reg) 2834548c8f1aSPyun YongHyeon 2835548c8f1aSPyun YongHyeon #define APE_SETBIT(sc, reg, x) \ 2836548c8f1aSPyun YongHyeon APE_WRITE_4(sc, reg, (APE_READ_4(sc, reg) | (x))) 2837548c8f1aSPyun YongHyeon #define APE_CLRBIT(sc, reg, x) \ 2838548c8f1aSPyun YongHyeon APE_WRITE_4(sc, reg, (APE_READ_4(sc, reg) & ~(x))) 2839548c8f1aSPyun YongHyeon 284095d67482SBill Paul #define PCI_SETBIT(dev, reg, x, s) \ 284129f19445SAlfred Perlstein pci_write_config(dev, reg, (pci_read_config(dev, reg, s) | (x)), s) 284295d67482SBill Paul #define PCI_CLRBIT(dev, reg, x, s) \ 284329f19445SAlfred Perlstein pci_write_config(dev, reg, (pci_read_config(dev, reg, s) & ~(x)), s) 284495d67482SBill Paul 284595d67482SBill Paul /* 284677982948SPyun YongHyeon * Memory management stuff. 284795d67482SBill Paul */ 284895d67482SBill Paul 28494e7ba1abSGleb Smirnoff #define BGE_NSEG_JUMBO 4 28501be6acb7SGleb Smirnoff #define BGE_NSEG_NEW 32 2851ca3f1187SPyun YongHyeon #define BGE_TSOSEG_SZ 4096 28521be6acb7SGleb Smirnoff 2853f681b29aSPyun YongHyeon /* Maximum DMA address for controllers that have 40bit DMA address bug. */ 2854f681b29aSPyun YongHyeon #if (BUS_SPACE_MAXADDR < 0xFFFFFFFFFF) 2855f681b29aSPyun YongHyeon #define BGE_DMA_MAXADDR BUS_SPACE_MAXADDR 2856f681b29aSPyun YongHyeon #else 2857f681b29aSPyun YongHyeon #define BGE_DMA_MAXADDR 0xFFFFFFFFFF 2858f681b29aSPyun YongHyeon #endif 2859f681b29aSPyun YongHyeon 286095d67482SBill Paul /* 286195d67482SBill Paul * Ring structures. Most of these reside in host memory and we tell 286295d67482SBill Paul * the NIC where they are via the ring control blocks. The exceptions 286395d67482SBill Paul * are the tx and command rings, which live in NIC memory and which 286495d67482SBill Paul * we access via the shared memory window. 286595d67482SBill Paul */ 2866f41ac2beSBill Paul 286795d67482SBill Paul struct bge_ring_data { 2868f41ac2beSBill Paul struct bge_rx_bd *bge_rx_std_ring; 2869f41ac2beSBill Paul bus_addr_t bge_rx_std_ring_paddr; 28701be6acb7SGleb Smirnoff struct bge_extrx_bd *bge_rx_jumbo_ring; 2871f41ac2beSBill Paul bus_addr_t bge_rx_jumbo_ring_paddr; 2872f41ac2beSBill Paul struct bge_rx_bd *bge_rx_return_ring; 2873f41ac2beSBill Paul bus_addr_t bge_rx_return_ring_paddr; 2874f41ac2beSBill Paul struct bge_tx_bd *bge_tx_ring; 2875f41ac2beSBill Paul bus_addr_t bge_tx_ring_paddr; 2876f41ac2beSBill Paul struct bge_status_block *bge_status_block; 2877f41ac2beSBill Paul bus_addr_t bge_status_block_paddr; 2878f41ac2beSBill Paul struct bge_stats *bge_stats; 2879f41ac2beSBill Paul bus_addr_t bge_stats_paddr; 288095d67482SBill Paul struct bge_gib bge_info; 288195d67482SBill Paul }; 288295d67482SBill Paul 2883f41ac2beSBill Paul #define BGE_STD_RX_RING_SZ \ 2884f41ac2beSBill Paul (sizeof(struct bge_rx_bd) * BGE_STD_RX_RING_CNT) 2885f41ac2beSBill Paul #define BGE_JUMBO_RX_RING_SZ \ 28861be6acb7SGleb Smirnoff (sizeof(struct bge_extrx_bd) * BGE_JUMBO_RX_RING_CNT) 2887f41ac2beSBill Paul #define BGE_TX_RING_SZ \ 2888f41ac2beSBill Paul (sizeof(struct bge_tx_bd) * BGE_TX_RING_CNT) 2889f41ac2beSBill Paul #define BGE_RX_RTN_RING_SZ(x) \ 2890f41ac2beSBill Paul (sizeof(struct bge_rx_bd) * x->bge_return_ring_cnt) 2891f41ac2beSBill Paul 2892f41ac2beSBill Paul #define BGE_STATUS_BLK_SZ sizeof (struct bge_status_block) 2893f41ac2beSBill Paul 2894f41ac2beSBill Paul #define BGE_STATS_SZ sizeof (struct bge_stats) 2895f41ac2beSBill Paul 289695d67482SBill Paul /* 289795d67482SBill Paul * Mbuf pointers. We need these to keep track of the virtual addresses 289895d67482SBill Paul * of our mbuf chains since we can only convert from physical to virtual, 289995d67482SBill Paul * not the other way around. 290095d67482SBill Paul */ 290195d67482SBill Paul struct bge_chain_data { 2902f41ac2beSBill Paul bus_dma_tag_t bge_parent_tag; 29035b610048SPyun YongHyeon bus_dma_tag_t bge_buffer_tag; 2904f41ac2beSBill Paul bus_dma_tag_t bge_rx_std_ring_tag; 2905f41ac2beSBill Paul bus_dma_tag_t bge_rx_jumbo_ring_tag; 2906f41ac2beSBill Paul bus_dma_tag_t bge_rx_return_ring_tag; 2907f41ac2beSBill Paul bus_dma_tag_t bge_tx_ring_tag; 2908f41ac2beSBill Paul bus_dma_tag_t bge_status_tag; 2909f41ac2beSBill Paul bus_dma_tag_t bge_stats_tag; 29100ac56796SPyun YongHyeon bus_dma_tag_t bge_rx_mtag; /* Rx mbuf mapping tag */ 29110ac56796SPyun YongHyeon bus_dma_tag_t bge_tx_mtag; /* Tx mbuf mapping tag */ 29120ac56796SPyun YongHyeon bus_dma_tag_t bge_mtag_jumbo; /* Jumbo mbuf mapping tag */ 2913f41ac2beSBill Paul bus_dmamap_t bge_tx_dmamap[BGE_TX_RING_CNT]; 2914943787f3SPyun YongHyeon bus_dmamap_t bge_rx_std_sparemap; 2915f41ac2beSBill Paul bus_dmamap_t bge_rx_std_dmamap[BGE_STD_RX_RING_CNT]; 2916943787f3SPyun YongHyeon bus_dmamap_t bge_rx_jumbo_sparemap; 2917f41ac2beSBill Paul bus_dmamap_t bge_rx_jumbo_dmamap[BGE_JUMBO_RX_RING_CNT]; 2918f41ac2beSBill Paul bus_dmamap_t bge_rx_std_ring_map; 2919f41ac2beSBill Paul bus_dmamap_t bge_rx_jumbo_ring_map; 2920f41ac2beSBill Paul bus_dmamap_t bge_tx_ring_map; 2921f41ac2beSBill Paul bus_dmamap_t bge_rx_return_ring_map; 2922f41ac2beSBill Paul bus_dmamap_t bge_status_map; 2923f41ac2beSBill Paul bus_dmamap_t bge_stats_map; 292495d67482SBill Paul struct mbuf *bge_tx_chain[BGE_TX_RING_CNT]; 292595d67482SBill Paul struct mbuf *bge_rx_std_chain[BGE_STD_RX_RING_CNT]; 292695d67482SBill Paul struct mbuf *bge_rx_jumbo_chain[BGE_JUMBO_RX_RING_CNT]; 2927e0b7b101SPyun YongHyeon int bge_rx_std_seglen[BGE_STD_RX_RING_CNT]; 2928e0b7b101SPyun YongHyeon int bge_rx_jumbo_seglen[BGE_JUMBO_RX_RING_CNT][4]; 2929f41ac2beSBill Paul }; 2930f41ac2beSBill Paul 2931f41ac2beSBill Paul struct bge_dmamap_arg { 2932f41ac2beSBill Paul bus_addr_t bge_busaddr; 293395d67482SBill Paul }; 293495d67482SBill Paul 293595d67482SBill Paul #define BGE_HWREV_TIGON 0x01 293695d67482SBill Paul #define BGE_HWREV_TIGON_II 0x02 29370434d1b8SBill Paul #define BGE_TIMEOUT 100000 293895d67482SBill Paul #define BGE_TXCONS_UNSET 0xFFFF /* impossible value */ 2939b584d2b3SPyun YongHyeon #define BGE_TX_TIMEOUT 5 294095d67482SBill Paul 294195d67482SBill Paul struct bge_bcom_hack { 294295d67482SBill Paul int reg; 294395d67482SBill Paul int val; 294495d67482SBill Paul }; 294595d67482SBill Paul 29468cb1383cSDoug Ambrisko #define ASF_ENABLE 1 29478cb1383cSDoug Ambrisko #define ASF_NEW_HANDSHAKE 2 29488cb1383cSDoug Ambrisko #define ASF_STACKUP 4 29498cb1383cSDoug Ambrisko 295095d67482SBill Paul struct bge_softc { 2951fc74a9f9SBrooks Davis struct ifnet *bge_ifp; /* interface info */ 295295d67482SBill Paul device_t bge_dev; 29530f9bd73bSSam Leffler struct mtx bge_mtx; 295495d67482SBill Paul device_t bge_miibus; 295595d67482SBill Paul void *bge_intrhand; 295695d67482SBill Paul struct resource *bge_irq; 2957548c8f1aSPyun YongHyeon struct resource *bge_res; /* MAC mapped I/O */ 2958548c8f1aSPyun YongHyeon struct resource *bge_res2; /* APE mapped I/O */ 295995d67482SBill Paul struct ifmedia bge_ifmedia; /* TBI media info */ 29600aaf1057SPyun YongHyeon int bge_expcap; 296148630d79SPyun YongHyeon int bge_expmrq; 29620aaf1057SPyun YongHyeon int bge_msicap; 29630aaf1057SPyun YongHyeon int bge_pcixcap; 2964652ae483SGleb Smirnoff uint32_t bge_flags; 29655ee49a3aSJung-uk Kim #define BGE_FLAG_TBI 0x00000001 29665ee49a3aSJung-uk Kim #define BGE_FLAG_JUMBO 0x00000002 2967f5459d4cSPyun YongHyeon #define BGE_FLAG_JUMBO_STD 0x00000004 29685fea260fSMarius Strobl #define BGE_FLAG_EADDR 0x00000008 2969ea3b4127SPyun YongHyeon #define BGE_FLAG_MII_SERDES 0x00000010 2970a813ed78SPyun YongHyeon #define BGE_FLAG_CPMU_PRESENT 0x00000020 29711108273aSPyun YongHyeon #define BGE_FLAG_TAGGED_STATUS 0x00000040 2972548c8f1aSPyun YongHyeon #define BGE_FLAG_APE 0x00000080 29735ee49a3aSJung-uk Kim #define BGE_FLAG_MSI 0x00000100 29745ee49a3aSJung-uk Kim #define BGE_FLAG_PCIX 0x00000200 29755ee49a3aSJung-uk Kim #define BGE_FLAG_PCIE 0x00000400 2976ca3f1187SPyun YongHyeon #define BGE_FLAG_TSO 0x00000800 29771108273aSPyun YongHyeon #define BGE_FLAG_TSO3 0x00001000 29781108273aSPyun YongHyeon #define BGE_FLAG_JUMBO_FRAME 0x00002000 2979757402fbSPyun YongHyeon #define BGE_FLAG_5700_FAMILY 0x00010000 2980757402fbSPyun YongHyeon #define BGE_FLAG_5705_PLUS 0x00020000 2981757402fbSPyun YongHyeon #define BGE_FLAG_5714_FAMILY 0x00040000 2982757402fbSPyun YongHyeon #define BGE_FLAG_575X_PLUS 0x00080000 2983757402fbSPyun YongHyeon #define BGE_FLAG_5755_PLUS 0x00100000 2984757402fbSPyun YongHyeon #define BGE_FLAG_5788 0x00200000 29851108273aSPyun YongHyeon #define BGE_FLAG_5717_PLUS 0x00400000 2986fe26ad88SPyun YongHyeon #define BGE_FLAG_57765_PLUS 0x00800000 2987757402fbSPyun YongHyeon #define BGE_FLAG_40BIT_BUG 0x01000000 2988757402fbSPyun YongHyeon #define BGE_FLAG_4G_BNDRY_BUG 0x02000000 2989757402fbSPyun YongHyeon #define BGE_FLAG_RX_ALIGNBUG 0x04000000 2990d598b626SPyun YongHyeon #define BGE_FLAG_SHORT_DMA_BUG 0x08000000 2991a7fcfcf3SPyun YongHyeon #define BGE_FLAG_4K_RDMA_BUG 0x10000000 2992062af0b0SPyun YongHyeon #define BGE_FLAG_MBOX_REORDER 0x20000000 299329b44b09SPyun YongHyeon #define BGE_FLAG_RDMA_BUG 0x40000000 2994548c8f1aSPyun YongHyeon uint32_t bge_mfw_flags; /* Management F/W flags */ 2995548c8f1aSPyun YongHyeon #define BGE_MFW_ON_RXCPU 0x00000001 2996548c8f1aSPyun YongHyeon #define BGE_MFW_ON_APE 0x00000002 2997548c8f1aSPyun YongHyeon #define BGE_MFW_TYPE_NCSI 0x00000004 2998548c8f1aSPyun YongHyeon #define BGE_MFW_TYPE_DASH 0x00000008 2999548c8f1aSPyun YongHyeon int bge_phy_ape_lock; 3000548c8f1aSPyun YongHyeon int bge_func_addr; 3001daeeb75cSPyun YongHyeon int bge_phy_addr; 3002757402fbSPyun YongHyeon uint32_t bge_phy_flags; 3003cb777a07SPyun YongHyeon #define BGE_PHY_NO_WIRESPEED 0x00000001 3004757402fbSPyun YongHyeon #define BGE_PHY_ADC_BUG 0x00000002 3005757402fbSPyun YongHyeon #define BGE_PHY_5704_A0_BUG 0x00000004 3006757402fbSPyun YongHyeon #define BGE_PHY_JITTER_BUG 0x00000008 3007757402fbSPyun YongHyeon #define BGE_PHY_BER_BUG 0x00000010 3008757402fbSPyun YongHyeon #define BGE_PHY_ADJUST_TRIM 0x00000020 3009757402fbSPyun YongHyeon #define BGE_PHY_CRC_BUG 0x00000040 3010757402fbSPyun YongHyeon #define BGE_PHY_NO_3LED 0x00000080 3011a6c21371SGleb Smirnoff uint32_t bge_chipid; 3012a5779553SStanislav Sedov uint32_t bge_asicrev; 3013a5779553SStanislav Sedov uint32_t bge_chiprev; 30148cb1383cSDoug Ambrisko uint8_t bge_asf_mode; 30158cb1383cSDoug Ambrisko uint8_t bge_asf_count; 301648630d79SPyun YongHyeon uint16_t bge_mps; 3017f41ac2beSBill Paul struct bge_ring_data bge_ldata; /* rings */ 301895d67482SBill Paul struct bge_chain_data bge_cdata; /* mbufs */ 3019a6c21371SGleb Smirnoff uint16_t bge_tx_saved_considx; 3020a6c21371SGleb Smirnoff uint16_t bge_rx_saved_considx; 3021a6c21371SGleb Smirnoff uint16_t bge_ev_saved_considx; 3022a6c21371SGleb Smirnoff uint16_t bge_return_ring_cnt; 3023a6c21371SGleb Smirnoff uint16_t bge_std; /* current std ring head */ 3024a6c21371SGleb Smirnoff uint16_t bge_jumbo; /* current jumo ring head */ 3025a6c21371SGleb Smirnoff uint32_t bge_stat_ticks; 3026a6c21371SGleb Smirnoff uint32_t bge_rx_coal_ticks; 3027a6c21371SGleb Smirnoff uint32_t bge_tx_coal_ticks; 3028a6c21371SGleb Smirnoff uint32_t bge_tx_prodidx; 3029a6c21371SGleb Smirnoff uint32_t bge_rx_max_coal_bds; 3030a6c21371SGleb Smirnoff uint32_t bge_tx_max_coal_bds; 3031a813ed78SPyun YongHyeon uint32_t bge_mi_mode; 303295d67482SBill Paul int bge_if_flags; 303395d67482SBill Paul int bge_txcnt; 30347b97099dSOleg Bulyzhin int bge_link; /* link state */ 30357b97099dSOleg Bulyzhin int bge_link_evt; /* pending link event */ 3036b74e67fbSGleb Smirnoff int bge_timer; 3037beaa2ae1SPyun YongHyeon int bge_forced_collapse; 303835f945cdSPyun YongHyeon int bge_forced_udpcsum; 30392ae7f64bSPyun YongHyeon int bge_msi; 304035f945cdSPyun YongHyeon int bge_csum_features; 30410f9bd73bSSam Leffler struct callout bge_stat_ch; 30427e6e2507SJung-uk Kim uint32_t bge_rx_discards; 304337ee7cc7SPyun YongHyeon uint32_t bge_rx_inerrs; 304437ee7cc7SPyun YongHyeon uint32_t bge_rx_nobds; 30457e6e2507SJung-uk Kim uint32_t bge_tx_discards; 30467e6e2507SJung-uk Kim uint32_t bge_tx_collisions; 304775719184SGleb Smirnoff #ifdef DEVICE_POLLING 304875719184SGleb Smirnoff int rxcycles; 304975719184SGleb Smirnoff #endif /* DEVICE_POLLING */ 30502280c16bSPyun YongHyeon struct bge_mac_stats bge_mac_stats; 3051dfe0df9aSPyun YongHyeon struct task bge_intr_task; 3052dfe0df9aSPyun YongHyeon struct taskqueue *bge_tq; 305395d67482SBill Paul }; 30540f9bd73bSSam Leffler 30550f9bd73bSSam Leffler #define BGE_LOCK_INIT(_sc, _name) \ 30560f9bd73bSSam Leffler mtx_init(&(_sc)->bge_mtx, _name, MTX_NETWORK_LOCK, MTX_DEF) 30570f9bd73bSSam Leffler #define BGE_LOCK(_sc) mtx_lock(&(_sc)->bge_mtx) 30580f9bd73bSSam Leffler #define BGE_LOCK_ASSERT(_sc) mtx_assert(&(_sc)->bge_mtx, MA_OWNED) 30590f9bd73bSSam Leffler #define BGE_UNLOCK(_sc) mtx_unlock(&(_sc)->bge_mtx) 30600f9bd73bSSam Leffler #define BGE_LOCK_DESTROY(_sc) mtx_destroy(&(_sc)->bge_mtx) 3061