xref: /freebsd/sys/dev/bge/if_bgereg.h (revision 4a531e8dae0c02a3b84e9db45595b10d1f9b3d63)
1098ca2bdSWarner Losh /*-
295d67482SBill Paul  * Copyright (c) 2001 Wind River Systems
395d67482SBill Paul  * Copyright (c) 1997, 1998, 1999, 2001
495d67482SBill Paul  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
595d67482SBill Paul  *
695d67482SBill Paul  * Redistribution and use in source and binary forms, with or without
795d67482SBill Paul  * modification, are permitted provided that the following conditions
895d67482SBill Paul  * are met:
995d67482SBill Paul  * 1. Redistributions of source code must retain the above copyright
1095d67482SBill Paul  *    notice, this list of conditions and the following disclaimer.
1195d67482SBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
1295d67482SBill Paul  *    notice, this list of conditions and the following disclaimer in the
1395d67482SBill Paul  *    documentation and/or other materials provided with the distribution.
1495d67482SBill Paul  * 3. All advertising materials mentioning features or use of this software
1595d67482SBill Paul  *    must display the following acknowledgement:
1695d67482SBill Paul  *	This product includes software developed by Bill Paul.
1795d67482SBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
1895d67482SBill Paul  *    may be used to endorse or promote products derived from this software
1995d67482SBill Paul  *    without specific prior written permission.
2095d67482SBill Paul  *
2195d67482SBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2295d67482SBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2395d67482SBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2495d67482SBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2595d67482SBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2695d67482SBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2795d67482SBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2895d67482SBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2995d67482SBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
3095d67482SBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3195d67482SBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
3295d67482SBill Paul  *
3395d67482SBill Paul  * $FreeBSD$
3495d67482SBill Paul  */
3595d67482SBill Paul 
3695d67482SBill Paul /*
3795d67482SBill Paul  * BCM570x memory map. The internal memory layout varies somewhat
3895d67482SBill Paul  * depending on whether or not we have external SSRAM attached.
3995d67482SBill Paul  * The BCM5700 can have up to 16MB of external memory. The BCM5701
4095d67482SBill Paul  * is apparently not designed to use external SSRAM. The mappings
4195d67482SBill Paul  * up to the first 4 send rings are the same for both internal and
4295d67482SBill Paul  * external memory configurations. Note that mini RX ring space is
4395d67482SBill Paul  * only available with external SSRAM configurations, which means
4495d67482SBill Paul  * the mini RX ring is not supported on the BCM5701.
4595d67482SBill Paul  *
4695d67482SBill Paul  * The NIC's memory can be accessed by the host in one of 3 ways:
4795d67482SBill Paul  *
4895d67482SBill Paul  * 1) Indirect register access. The MEMWIN_BASEADDR and MEMWIN_DATA
4995d67482SBill Paul  *    registers in PCI config space can be used to read any 32-bit
5095d67482SBill Paul  *    address within the NIC's memory.
5195d67482SBill Paul  *
5295d67482SBill Paul  * 2) Memory window access. The MEMWIN_BASEADDR register in PCI config
5395d67482SBill Paul  *    space can be used in conjunction with the memory window in the
5495d67482SBill Paul  *    device register space at offset 0x8000 to read any 32K chunk
5595d67482SBill Paul  *    of NIC memory.
5695d67482SBill Paul  *
5795d67482SBill Paul  * 3) Flat mode. If the 'flat mode' bit in the PCI state register is
5895d67482SBill Paul  *    set, the device I/O mapping consumes 32MB of host address space,
5995d67482SBill Paul  *    allowing all of the registers and internal NIC memory to be
6095d67482SBill Paul  *    accessed directly. NIC memory addresses are offset by 0x01000000.
6195d67482SBill Paul  *    Flat mode consumes so much host address space that it is not
6295d67482SBill Paul  *    recommended.
6395d67482SBill Paul  */
6495d67482SBill Paul #define BGE_PAGE_ZERO			0x00000000
6595d67482SBill Paul #define BGE_PAGE_ZERO_END		0x000000FF
6695d67482SBill Paul #define BGE_SEND_RING_RCB		0x00000100
6795d67482SBill Paul #define BGE_SEND_RING_RCB_END		0x000001FF
6895d67482SBill Paul #define BGE_RX_RETURN_RING_RCB		0x00000200
6995d67482SBill Paul #define BGE_RX_RETURN_RING_RCB_END	0x000002FF
7095d67482SBill Paul #define BGE_STATS_BLOCK			0x00000300
7195d67482SBill Paul #define BGE_STATS_BLOCK_END		0x00000AFF
7295d67482SBill Paul #define BGE_STATUS_BLOCK		0x00000B00
7395d67482SBill Paul #define BGE_STATUS_BLOCK_END		0x00000B4F
7495d67482SBill Paul #define BGE_SOFTWARE_GENCOMM		0x00000B50
7541abcc1bSPaul Saab #define BGE_SOFTWARE_GENCOMM_SIG	0x00000B54
7641abcc1bSPaul Saab #define BGE_SOFTWARE_GENCOMM_NICCFG	0x00000B58
7795d67482SBill Paul #define BGE_SOFTWARE_GENCOMM_END	0x00000FFF
7895d67482SBill Paul #define BGE_UNMAPPED			0x00001000
7995d67482SBill Paul #define BGE_UNMAPPED_END		0x00001FFF
8095d67482SBill Paul #define BGE_DMA_DESCRIPTORS		0x00002000
8195d67482SBill Paul #define BGE_DMA_DESCRIPTORS_END		0x00003FFF
8295d67482SBill Paul #define BGE_SEND_RING_1_TO_4		0x00004000
8395d67482SBill Paul #define BGE_SEND_RING_1_TO_4_END	0x00005FFF
8495d67482SBill Paul 
8595d67482SBill Paul /* Mappings for internal memory configuration */
8695d67482SBill Paul #define BGE_STD_RX_RINGS		0x00006000
8795d67482SBill Paul #define BGE_STD_RX_RINGS_END		0x00006FFF
8895d67482SBill Paul #define BGE_JUMBO_RX_RINGS		0x00007000
8995d67482SBill Paul #define BGE_JUMBO_RX_RINGS_END		0x00007FFF
9095d67482SBill Paul #define BGE_BUFFPOOL_1			0x00008000
9195d67482SBill Paul #define BGE_BUFFPOOL_1_END		0x0000FFFF
9295d67482SBill Paul #define BGE_BUFFPOOL_2			0x00010000 /* or expansion ROM */
9395d67482SBill Paul #define BGE_BUFFPOOL_2_END		0x00017FFF
9495d67482SBill Paul #define BGE_BUFFPOOL_3			0x00018000 /* or expansion ROM */
9595d67482SBill Paul #define BGE_BUFFPOOL_3_END		0x0001FFFF
9695d67482SBill Paul 
9795d67482SBill Paul /* Mappings for external SSRAM configurations */
9895d67482SBill Paul #define BGE_SEND_RING_5_TO_6		0x00006000
9995d67482SBill Paul #define BGE_SEND_RING_5_TO_6_END	0x00006FFF
10095d67482SBill Paul #define BGE_SEND_RING_7_TO_8		0x00007000
10195d67482SBill Paul #define BGE_SEND_RING_7_TO_8_END	0x00007FFF
10295d67482SBill Paul #define BGE_SEND_RING_9_TO_16		0x00008000
10395d67482SBill Paul #define BGE_SEND_RING_9_TO_16_END	0x0000BFFF
10495d67482SBill Paul #define BGE_EXT_STD_RX_RINGS		0x0000C000
10595d67482SBill Paul #define BGE_EXT_STD_RX_RINGS_END	0x0000CFFF
10695d67482SBill Paul #define BGE_EXT_JUMBO_RX_RINGS		0x0000D000
10795d67482SBill Paul #define BGE_EXT_JUMBO_RX_RINGS_END	0x0000DFFF
10895d67482SBill Paul #define BGE_MINI_RX_RINGS		0x0000E000
10995d67482SBill Paul #define BGE_MINI_RX_RINGS_END		0x0000FFFF
11095d67482SBill Paul #define BGE_AVAIL_REGION1		0x00010000 /* or expansion ROM */
11195d67482SBill Paul #define BGE_AVAIL_REGION1_END		0x00017FFF
11295d67482SBill Paul #define BGE_AVAIL_REGION2		0x00018000 /* or expansion ROM */
11395d67482SBill Paul #define BGE_AVAIL_REGION2_END		0x0001FFFF
11495d67482SBill Paul #define BGE_EXT_SSRAM			0x00020000
11595d67482SBill Paul #define BGE_EXT_SSRAM_END		0x000FFFFF
11695d67482SBill Paul 
11795d67482SBill Paul 
11895d67482SBill Paul /*
11995d67482SBill Paul  * BCM570x register offsets. These are memory mapped registers
12095d67482SBill Paul  * which can be accessed with the CSR_READ_4()/CSR_WRITE_4() macros.
12195d67482SBill Paul  * Each register must be accessed using 32 bit operations.
12295d67482SBill Paul  *
12395d67482SBill Paul  * All registers are accessed through a 32K shared memory block.
12495d67482SBill Paul  * The first group of registers are actually copies of the PCI
12595d67482SBill Paul  * configuration space registers.
12695d67482SBill Paul  */
12795d67482SBill Paul 
12895d67482SBill Paul /*
12995d67482SBill Paul  * PCI registers defined in the PCI 2.2 spec.
13095d67482SBill Paul  */
13195d67482SBill Paul #define BGE_PCI_VID			0x00
13295d67482SBill Paul #define BGE_PCI_DID			0x02
13395d67482SBill Paul #define BGE_PCI_CMD			0x04
13495d67482SBill Paul #define BGE_PCI_STS			0x06
13595d67482SBill Paul #define BGE_PCI_REV			0x08
13695d67482SBill Paul #define BGE_PCI_CLASS			0x09
13795d67482SBill Paul #define BGE_PCI_CACHESZ			0x0C
13895d67482SBill Paul #define BGE_PCI_LATTIMER		0x0D
13995d67482SBill Paul #define BGE_PCI_HDRTYPE			0x0E
14095d67482SBill Paul #define BGE_PCI_BIST			0x0F
14195d67482SBill Paul #define BGE_PCI_BAR0			0x10
14295d67482SBill Paul #define BGE_PCI_BAR1			0x14
14395d67482SBill Paul #define BGE_PCI_SUBSYS			0x2C
14495d67482SBill Paul #define BGE_PCI_SUBVID			0x2E
14595d67482SBill Paul #define BGE_PCI_ROMBASE			0x30
14695d67482SBill Paul #define BGE_PCI_CAPPTR			0x34
14795d67482SBill Paul #define BGE_PCI_INTLINE			0x3C
14895d67482SBill Paul #define BGE_PCI_INTPIN			0x3D
14995d67482SBill Paul #define BGE_PCI_MINGNT			0x3E
15095d67482SBill Paul #define BGE_PCI_MAXLAT			0x3F
15195d67482SBill Paul #define BGE_PCI_PCIXCAP			0x40
15295d67482SBill Paul #define BGE_PCI_NEXTPTR_PM		0x41
15395d67482SBill Paul #define BGE_PCI_PCIX_CMD		0x42
15495d67482SBill Paul #define BGE_PCI_PCIX_STS		0x44
15595d67482SBill Paul #define BGE_PCI_PWRMGMT_CAPID		0x48
15695d67482SBill Paul #define BGE_PCI_NEXTPTR_VPD		0x49
15795d67482SBill Paul #define BGE_PCI_PWRMGMT_CAPS		0x4A
15895d67482SBill Paul #define BGE_PCI_PWRMGMT_CMD		0x4C
15995d67482SBill Paul #define BGE_PCI_PWRMGMT_STS		0x4D
16095d67482SBill Paul #define BGE_PCI_PWRMGMT_DATA		0x4F
16195d67482SBill Paul #define BGE_PCI_VPD_CAPID		0x50
16295d67482SBill Paul #define BGE_PCI_NEXTPTR_MSI		0x51
16395d67482SBill Paul #define BGE_PCI_VPD_ADDR		0x52
16495d67482SBill Paul #define BGE_PCI_VPD_DATA		0x54
16595d67482SBill Paul #define BGE_PCI_MSI_CAPID		0x58
16695d67482SBill Paul #define BGE_PCI_NEXTPTR_NONE		0x59
16795d67482SBill Paul #define BGE_PCI_MSI_CTL			0x5A
16895d67482SBill Paul #define BGE_PCI_MSI_ADDR_HI		0x5C
16995d67482SBill Paul #define BGE_PCI_MSI_ADDR_LO		0x60
17095d67482SBill Paul #define BGE_PCI_MSI_DATA		0x64
17195d67482SBill Paul 
172e53d81eeSPaul Saab /* PCI MSI. ??? */
173e53d81eeSPaul Saab #define BGE_PCIE_CAPID_REG		0xD0
174e53d81eeSPaul Saab #define BGE_PCIE_CAPID			0x10
175e53d81eeSPaul Saab 
17695d67482SBill Paul /*
17795d67482SBill Paul  * PCI registers specific to the BCM570x family.
17895d67482SBill Paul  */
17995d67482SBill Paul #define BGE_PCI_MISC_CTL		0x68
18095d67482SBill Paul #define BGE_PCI_DMA_RW_CTL		0x6C
18195d67482SBill Paul #define BGE_PCI_PCISTATE		0x70
18295d67482SBill Paul #define BGE_PCI_CLKCTL			0x74
18395d67482SBill Paul #define BGE_PCI_REG_BASEADDR		0x78
18495d67482SBill Paul #define BGE_PCI_MEMWIN_BASEADDR		0x7C
18595d67482SBill Paul #define BGE_PCI_REG_DATA		0x80
18695d67482SBill Paul #define BGE_PCI_MEMWIN_DATA		0x84
18795d67482SBill Paul #define BGE_PCI_MODECTL			0x88
18895d67482SBill Paul #define BGE_PCI_MISC_CFG		0x8C
18995d67482SBill Paul #define BGE_PCI_MISC_LOCALCTL		0x90
19095d67482SBill Paul #define BGE_PCI_UNDI_RX_STD_PRODIDX_HI	0x98
19195d67482SBill Paul #define BGE_PCI_UNDI_RX_STD_PRODIDX_LO	0x9C
19295d67482SBill Paul #define BGE_PCI_UNDI_RX_RTN_CONSIDX_HI	0xA0
19395d67482SBill Paul #define BGE_PCI_UNDI_RX_RTN_CONSIDX_LO	0xA4
19495d67482SBill Paul #define BGE_PCI_UNDI_TX_BD_PRODIDX_HI	0xA8
19595d67482SBill Paul #define BGE_PCI_UNDI_TX_BD_PRODIDX_LO	0xAC
19695d67482SBill Paul #define BGE_PCI_ISR_MBX_HI		0xB0
19795d67482SBill Paul #define BGE_PCI_ISR_MBX_LO		0xB4
19895d67482SBill Paul 
19995d67482SBill Paul /* PCI Misc. Host control register */
20095d67482SBill Paul #define BGE_PCIMISCCTL_CLEAR_INTA	0x00000001
20195d67482SBill Paul #define BGE_PCIMISCCTL_MASK_PCI_INTR	0x00000002
20295d67482SBill Paul #define BGE_PCIMISCCTL_ENDIAN_BYTESWAP	0x00000004
20395d67482SBill Paul #define BGE_PCIMISCCTL_ENDIAN_WORDSWAP	0x00000008
20495d67482SBill Paul #define BGE_PCIMISCCTL_PCISTATE_RW	0x00000010
20595d67482SBill Paul #define BGE_PCIMISCCTL_CLOCKCTL_RW	0x00000020
20695d67482SBill Paul #define BGE_PCIMISCCTL_REG_WORDSWAP	0x00000040
20795d67482SBill Paul #define BGE_PCIMISCCTL_INDIRECT_ACCESS	0x00000080
20895d67482SBill Paul #define BGE_PCIMISCCTL_ASICREV		0xFFFF0000
20995d67482SBill Paul 
210e907febfSPyun YongHyeon #define BGE_HIF_SWAP_OPTIONS	(BGE_PCIMISCCTL_ENDIAN_WORDSWAP)
211e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN
212e907febfSPyun YongHyeon #define BGE_DMA_SWAP_OPTIONS \
213e907febfSPyun YongHyeon 	BGE_MODECTL_WORDSWAP_NONFRAME| \
214e907febfSPyun YongHyeon 	BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA
215e907febfSPyun YongHyeon #else
216e907febfSPyun YongHyeon #define BGE_DMA_SWAP_OPTIONS \
217e907febfSPyun YongHyeon 	BGE_MODECTL_WORDSWAP_NONFRAME|BGE_MODECTL_BYTESWAP_NONFRAME| \
218e907febfSPyun YongHyeon 	BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA
219e907febfSPyun YongHyeon #endif
22095d67482SBill Paul 
221e907febfSPyun YongHyeon #define BGE_INIT \
222e907febfSPyun YongHyeon 	(BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_CLEAR_INTA| \
223e907febfSPyun YongHyeon 	 BGE_PCIMISCCTL_MASK_PCI_INTR|BGE_PCIMISCCTL_INDIRECT_ACCESS)
22495d67482SBill Paul 
225e0ced696SPaul Saab #define BGE_CHIPID_TIGON_I		0x40000000
226e0ced696SPaul Saab #define BGE_CHIPID_TIGON_II		0x60000000
227e0ced696SPaul Saab #define BGE_CHIPID_BCM5700_B0		0x71000000
228e0ced696SPaul Saab #define BGE_CHIPID_BCM5700_B1		0x71020000
229e0ced696SPaul Saab #define BGE_CHIPID_BCM5700_B2		0x71030000
230e0ced696SPaul Saab #define BGE_CHIPID_BCM5700_ALTIMA	0x71040000
231e0ced696SPaul Saab #define BGE_CHIPID_BCM5700_C0		0x72000000
232e0ced696SPaul Saab #define BGE_CHIPID_BCM5701_A0		0x00000000	/* grrrr */
233e0ced696SPaul Saab #define BGE_CHIPID_BCM5701_B0		0x01000000
234e0ced696SPaul Saab #define BGE_CHIPID_BCM5701_B2		0x01020000
235e0ced696SPaul Saab #define BGE_CHIPID_BCM5701_B5		0x01050000
236e0ced696SPaul Saab #define BGE_CHIPID_BCM5703_A0		0x10000000
237e0ced696SPaul Saab #define BGE_CHIPID_BCM5703_A1		0x10010000
238e0ced696SPaul Saab #define BGE_CHIPID_BCM5703_A2		0x10020000
239e0ced696SPaul Saab #define BGE_CHIPID_BCM5704_A0		0x20000000
240e0ced696SPaul Saab #define BGE_CHIPID_BCM5704_A1		0x20010000
241e0ced696SPaul Saab #define BGE_CHIPID_BCM5704_A2		0x20020000
2420434d1b8SBill Paul #define BGE_CHIPID_BCM5705_A0		0x30000000
2430434d1b8SBill Paul #define BGE_CHIPID_BCM5705_A1		0x30010000
2440434d1b8SBill Paul #define BGE_CHIPID_BCM5705_A2		0x30020000
2450434d1b8SBill Paul #define BGE_CHIPID_BCM5705_A3		0x30030000
246e53d81eeSPaul Saab #define BGE_CHIPID_BCM5750_A0		0x40000000
247e53d81eeSPaul Saab #define BGE_CHIPID_BCM5750_A1		0x40010000
248419c028bSPaul Saab #define BGE_CHIPID_BCM5714_A0		0x50000000
24995d67482SBill Paul 
250a1d52896SBill Paul /* shorthand one */
2515cba12d3SPaul Saab #define BGE_ASICREV(x)			((x) >> 28)
2525cba12d3SPaul Saab #define BGE_ASICREV_BCM5700		0x07
2535cba12d3SPaul Saab #define BGE_ASICREV_BCM5701		0x00
2545cba12d3SPaul Saab #define BGE_ASICREV_BCM5703		0x01
2555cba12d3SPaul Saab #define BGE_ASICREV_BCM5704		0x02
2560434d1b8SBill Paul #define BGE_ASICREV_BCM5705		0x03
257e53d81eeSPaul Saab #define BGE_ASICREV_BCM5750		0x04
258419c028bSPaul Saab #define BGE_ASICREV_BCM5714		0x05
259560c1670SGleb Smirnoff #define BGE_ASICREV_BCM5752		0x06
260a1d52896SBill Paul 
261e0ced696SPaul Saab /* chip revisions */
262e0ced696SPaul Saab #define BGE_CHIPREV(x)			((x) >> 24)
263e0ced696SPaul Saab #define BGE_CHIPREV_5700_AX		0x70
264e0ced696SPaul Saab #define BGE_CHIPREV_5700_BX		0x71
265e0ced696SPaul Saab #define BGE_CHIPREV_5700_CX		0x72
266e0ced696SPaul Saab #define BGE_CHIPREV_5701_AX		0x00
267e0ced696SPaul Saab 
26895d67482SBill Paul /* PCI DMA Read/Write Control register */
26995d67482SBill Paul #define BGE_PCIDMARWCTL_MINDMA		0x000000FF
27095d67482SBill Paul #define BGE_PCIDMARWCTL_RDADRR_BNDRY	0x00000700
27195d67482SBill Paul #define BGE_PCIDMARWCTL_WRADDR_BNDRY	0x00003800
27295d67482SBill Paul #define BGE_PCIDMARWCTL_ONEDMA_ATONCE	0x00004000
27395d67482SBill Paul #define BGE_PCIDMARWCTL_RD_WAT		0x00070000
2745cba12d3SPaul Saab # define BGE_PCIDMARWCTL_RD_WAT_SHIFT	16
27595d67482SBill Paul #define BGE_PCIDMARWCTL_WR_WAT		0x00380000
2765cba12d3SPaul Saab # define BGE_PCIDMARWCTL_WR_WAT_SHIFT	19
27795d67482SBill Paul #define BGE_PCIDMARWCTL_USE_MRM		0x00400000
27895d67482SBill Paul #define BGE_PCIDMARWCTL_ASRT_ALL_BE	0x00800000
27995d67482SBill Paul #define BGE_PCIDMARWCTL_DFLT_PCI_RD_CMD	0x0F000000
2805cba12d3SPaul Saab # define  BGE_PCIDMA_RWCTL_PCI_RD_CMD_SHIFT	24
28195d67482SBill Paul #define BGE_PCIDMARWCTL_DFLT_PCI_WR_CMD	0xF0000000
2825cba12d3SPaul Saab # define  BGE_PCIDMA_RWCTL_PCI_WR_CMD_SHIFT	28
28395d67482SBill Paul 
28495d67482SBill Paul #define BGE_PCI_READ_BNDRY_DISABLE	0x00000000
28595d67482SBill Paul #define BGE_PCI_READ_BNDRY_16BYTES	0x00000100
28695d67482SBill Paul #define BGE_PCI_READ_BNDRY_32BYTES	0x00000200
28795d67482SBill Paul #define BGE_PCI_READ_BNDRY_64BYTES	0x00000300
28895d67482SBill Paul #define BGE_PCI_READ_BNDRY_128BYTES	0x00000400
28995d67482SBill Paul #define BGE_PCI_READ_BNDRY_256BYTES	0x00000500
29095d67482SBill Paul #define BGE_PCI_READ_BNDRY_512BYTES	0x00000600
29195d67482SBill Paul #define BGE_PCI_READ_BNDRY_1024BYTES	0x00000700
29295d67482SBill Paul 
29395d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_DISABLE	0x00000000
29495d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_16BYTES	0x00000800
29595d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_32BYTES	0x00001000
29695d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_64BYTES	0x00001800
29795d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_128BYTES	0x00002000
29895d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_256BYTES	0x00002800
29995d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_512BYTES	0x00003000
30095d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_1024BYTES	0x00003800
30195d67482SBill Paul 
30295d67482SBill Paul /*
30395d67482SBill Paul  * PCI state register -- note, this register is read only
30495d67482SBill Paul  * unless the PCISTATE_WR bit of the PCI Misc. Host Control
30595d67482SBill Paul  * register is set.
30695d67482SBill Paul  */
30795d67482SBill Paul #define BGE_PCISTATE_FORCE_RESET	0x00000001
30895d67482SBill Paul #define BGE_PCISTATE_INTR_STATE		0x00000002
30995d67482SBill Paul #define BGE_PCISTATE_PCI_BUSMODE	0x00000004 /* 1 = PCI, 0 = PCI-X */
31095d67482SBill Paul #define BGE_PCISTATE_PCI_BUSSPEED	0x00000008 /* 1 = 33/66, 0 = 66/133 */
31195d67482SBill Paul #define BGE_PCISTATE_32BIT_BUS		0x00000010 /* 1 = 32bit, 0 = 64bit */
31295d67482SBill Paul #define BGE_PCISTATE_WANT_EXPROM	0x00000020
31395d67482SBill Paul #define BGE_PCISTATE_EXPROM_RETRY	0x00000040
31495d67482SBill Paul #define BGE_PCISTATE_FLATVIEW_MODE	0x00000100
31595d67482SBill Paul #define BGE_PCISTATE_PCI_TGT_RETRY_MAX	0x00000E00
31695d67482SBill Paul 
31795d67482SBill Paul /*
31895d67482SBill Paul  * PCI Clock Control register -- note, this register is read only
31995d67482SBill Paul  * unless the CLOCKCTL_RW bit of the PCI Misc. Host Control
32095d67482SBill Paul  * register is set.
32195d67482SBill Paul  */
32295d67482SBill Paul #define BGE_PCICLOCKCTL_DETECTED_SPEED	0x0000000F
32395d67482SBill Paul #define BGE_PCICLOCKCTL_M66EN		0x00000080
32495d67482SBill Paul #define BGE_PCICLOCKCTL_LOWPWR_CLKMODE	0x00000200
32595d67482SBill Paul #define BGE_PCICLOCKCTL_RXCPU_CLK_DIS	0x00000400
32695d67482SBill Paul #define BGE_PCICLOCKCTL_TXCPU_CLK_DIS	0x00000800
32795d67482SBill Paul #define BGE_PCICLOCKCTL_ALTCLK		0x00001000
32895d67482SBill Paul #define BGE_PCICLOCKCTL_ALTCLK_SRC	0x00002000
32995d67482SBill Paul #define BGE_PCICLOCKCTL_PCIPLL_DISABLE	0x00004000
33095d67482SBill Paul #define BGE_PCICLOCKCTL_SYSPLL_DISABLE	0x00008000
33195d67482SBill Paul #define BGE_PCICLOCKCTL_BIST_ENABLE	0x00010000
33295d67482SBill Paul 
33395d67482SBill Paul 
33495d67482SBill Paul #ifndef PCIM_CMD_MWIEN
33595d67482SBill Paul #define PCIM_CMD_MWIEN			0x0010
33695d67482SBill Paul #endif
33795d67482SBill Paul 
33895d67482SBill Paul /*
33995d67482SBill Paul  * High priority mailbox registers
34095d67482SBill Paul  * Each mailbox is 64-bits wide, though we only use the
34195d67482SBill Paul  * lower 32 bits. To write a 64-bit value, write the upper 32 bits
34295d67482SBill Paul  * first. The NIC will load the mailbox after the lower 32 bit word
34395d67482SBill Paul  * has been updated.
34495d67482SBill Paul  */
34595d67482SBill Paul #define BGE_MBX_IRQ0_HI			0x0200
34695d67482SBill Paul #define BGE_MBX_IRQ0_LO			0x0204
34795d67482SBill Paul #define BGE_MBX_IRQ1_HI			0x0208
34895d67482SBill Paul #define BGE_MBX_IRQ1_LO			0x020C
34995d67482SBill Paul #define BGE_MBX_IRQ2_HI			0x0210
35095d67482SBill Paul #define BGE_MBX_IRQ2_LO			0x0214
35195d67482SBill Paul #define BGE_MBX_IRQ3_HI			0x0218
35295d67482SBill Paul #define BGE_MBX_IRQ3_LO			0x021C
35395d67482SBill Paul #define BGE_MBX_GEN0_HI			0x0220
35495d67482SBill Paul #define BGE_MBX_GEN0_LO			0x0224
35595d67482SBill Paul #define BGE_MBX_GEN1_HI			0x0228
35695d67482SBill Paul #define BGE_MBX_GEN1_LO			0x022C
35795d67482SBill Paul #define BGE_MBX_GEN2_HI			0x0230
35895d67482SBill Paul #define BGE_MBX_GEN2_LO			0x0234
35995d67482SBill Paul #define BGE_MBX_GEN3_HI			0x0228
36095d67482SBill Paul #define BGE_MBX_GEN3_LO			0x022C
36195d67482SBill Paul #define BGE_MBX_GEN4_HI			0x0240
36295d67482SBill Paul #define BGE_MBX_GEN4_LO			0x0244
36395d67482SBill Paul #define BGE_MBX_GEN5_HI			0x0248
36495d67482SBill Paul #define BGE_MBX_GEN5_LO			0x024C
36595d67482SBill Paul #define BGE_MBX_GEN6_HI			0x0250
36695d67482SBill Paul #define BGE_MBX_GEN6_LO			0x0254
36795d67482SBill Paul #define BGE_MBX_GEN7_HI			0x0258
36895d67482SBill Paul #define BGE_MBX_GEN7_LO			0x025C
36995d67482SBill Paul #define BGE_MBX_RELOAD_STATS_HI		0x0260
37095d67482SBill Paul #define BGE_MBX_RELOAD_STATS_LO		0x0264
37195d67482SBill Paul #define BGE_MBX_RX_STD_PROD_HI		0x0268
37295d67482SBill Paul #define BGE_MBX_RX_STD_PROD_LO		0x026C
37395d67482SBill Paul #define BGE_MBX_RX_JUMBO_PROD_HI	0x0270
37495d67482SBill Paul #define BGE_MBX_RX_JUMBO_PROD_LO	0x0274
37595d67482SBill Paul #define BGE_MBX_RX_MINI_PROD_HI		0x0278
37695d67482SBill Paul #define BGE_MBX_RX_MINI_PROD_LO		0x027C
37795d67482SBill Paul #define BGE_MBX_RX_CONS0_HI		0x0280
37895d67482SBill Paul #define BGE_MBX_RX_CONS0_LO		0x0284
37995d67482SBill Paul #define BGE_MBX_RX_CONS1_HI		0x0288
38095d67482SBill Paul #define BGE_MBX_RX_CONS1_LO		0x028C
38195d67482SBill Paul #define BGE_MBX_RX_CONS2_HI		0x0290
38295d67482SBill Paul #define BGE_MBX_RX_CONS2_LO		0x0294
38395d67482SBill Paul #define BGE_MBX_RX_CONS3_HI		0x0298
38495d67482SBill Paul #define BGE_MBX_RX_CONS3_LO		0x029C
38595d67482SBill Paul #define BGE_MBX_RX_CONS4_HI		0x02A0
38695d67482SBill Paul #define BGE_MBX_RX_CONS4_LO		0x02A4
38795d67482SBill Paul #define BGE_MBX_RX_CONS5_HI		0x02A8
38895d67482SBill Paul #define BGE_MBX_RX_CONS5_LO		0x02AC
38995d67482SBill Paul #define BGE_MBX_RX_CONS6_HI		0x02B0
39095d67482SBill Paul #define BGE_MBX_RX_CONS6_LO		0x02B4
39195d67482SBill Paul #define BGE_MBX_RX_CONS7_HI		0x02B8
39295d67482SBill Paul #define BGE_MBX_RX_CONS7_LO		0x02BC
39395d67482SBill Paul #define BGE_MBX_RX_CONS8_HI		0x02C0
39495d67482SBill Paul #define BGE_MBX_RX_CONS8_LO		0x02C4
39595d67482SBill Paul #define BGE_MBX_RX_CONS9_HI		0x02C8
39695d67482SBill Paul #define BGE_MBX_RX_CONS9_LO		0x02CC
39795d67482SBill Paul #define BGE_MBX_RX_CONS10_HI		0x02D0
39895d67482SBill Paul #define BGE_MBX_RX_CONS10_LO		0x02D4
39995d67482SBill Paul #define BGE_MBX_RX_CONS11_HI		0x02D8
40095d67482SBill Paul #define BGE_MBX_RX_CONS11_LO		0x02DC
40195d67482SBill Paul #define BGE_MBX_RX_CONS12_HI		0x02E0
40295d67482SBill Paul #define BGE_MBX_RX_CONS12_LO		0x02E4
40395d67482SBill Paul #define BGE_MBX_RX_CONS13_HI		0x02E8
40495d67482SBill Paul #define BGE_MBX_RX_CONS13_LO		0x02EC
40595d67482SBill Paul #define BGE_MBX_RX_CONS14_HI		0x02F0
40695d67482SBill Paul #define BGE_MBX_RX_CONS14_LO		0x02F4
40795d67482SBill Paul #define BGE_MBX_RX_CONS15_HI		0x02F8
40895d67482SBill Paul #define BGE_MBX_RX_CONS15_LO		0x02FC
40995d67482SBill Paul #define BGE_MBX_TX_HOST_PROD0_HI	0x0300
41095d67482SBill Paul #define BGE_MBX_TX_HOST_PROD0_LO	0x0304
41195d67482SBill Paul #define BGE_MBX_TX_HOST_PROD1_HI	0x0308
41295d67482SBill Paul #define BGE_MBX_TX_HOST_PROD1_LO	0x030C
41395d67482SBill Paul #define BGE_MBX_TX_HOST_PROD2_HI	0x0310
41495d67482SBill Paul #define BGE_MBX_TX_HOST_PROD2_LO	0x0314
41595d67482SBill Paul #define BGE_MBX_TX_HOST_PROD3_HI	0x0318
41695d67482SBill Paul #define BGE_MBX_TX_HOST_PROD3_LO	0x031C
41795d67482SBill Paul #define BGE_MBX_TX_HOST_PROD4_HI	0x0320
41895d67482SBill Paul #define BGE_MBX_TX_HOST_PROD4_LO	0x0324
41995d67482SBill Paul #define BGE_MBX_TX_HOST_PROD5_HI	0x0328
42095d67482SBill Paul #define BGE_MBX_TX_HOST_PROD5_LO	0x032C
42195d67482SBill Paul #define BGE_MBX_TX_HOST_PROD6_HI	0x0330
42295d67482SBill Paul #define BGE_MBX_TX_HOST_PROD6_LO	0x0334
42395d67482SBill Paul #define BGE_MBX_TX_HOST_PROD7_HI	0x0338
42495d67482SBill Paul #define BGE_MBX_TX_HOST_PROD7_LO	0x033C
42595d67482SBill Paul #define BGE_MBX_TX_HOST_PROD8_HI	0x0340
42695d67482SBill Paul #define BGE_MBX_TX_HOST_PROD8_LO	0x0344
42795d67482SBill Paul #define BGE_MBX_TX_HOST_PROD9_HI	0x0348
42895d67482SBill Paul #define BGE_MBX_TX_HOST_PROD9_LO	0x034C
42995d67482SBill Paul #define BGE_MBX_TX_HOST_PROD10_HI	0x0350
43095d67482SBill Paul #define BGE_MBX_TX_HOST_PROD10_LO	0x0354
43195d67482SBill Paul #define BGE_MBX_TX_HOST_PROD11_HI	0x0358
43295d67482SBill Paul #define BGE_MBX_TX_HOST_PROD11_LO	0x035C
43395d67482SBill Paul #define BGE_MBX_TX_HOST_PROD12_HI	0x0360
43495d67482SBill Paul #define BGE_MBX_TX_HOST_PROD12_LO	0x0364
43595d67482SBill Paul #define BGE_MBX_TX_HOST_PROD13_HI	0x0368
43695d67482SBill Paul #define BGE_MBX_TX_HOST_PROD13_LO	0x036C
43795d67482SBill Paul #define BGE_MBX_TX_HOST_PROD14_HI	0x0370
43895d67482SBill Paul #define BGE_MBX_TX_HOST_PROD14_LO	0x0374
43995d67482SBill Paul #define BGE_MBX_TX_HOST_PROD15_HI	0x0378
44095d67482SBill Paul #define BGE_MBX_TX_HOST_PROD15_LO	0x037C
44195d67482SBill Paul #define BGE_MBX_TX_NIC_PROD0_HI		0x0380
44295d67482SBill Paul #define BGE_MBX_TX_NIC_PROD0_LO		0x0384
44395d67482SBill Paul #define BGE_MBX_TX_NIC_PROD1_HI		0x0388
44495d67482SBill Paul #define BGE_MBX_TX_NIC_PROD1_LO		0x038C
44595d67482SBill Paul #define BGE_MBX_TX_NIC_PROD2_HI		0x0390
44695d67482SBill Paul #define BGE_MBX_TX_NIC_PROD2_LO		0x0394
44795d67482SBill Paul #define BGE_MBX_TX_NIC_PROD3_HI		0x0398
44895d67482SBill Paul #define BGE_MBX_TX_NIC_PROD3_LO		0x039C
44995d67482SBill Paul #define BGE_MBX_TX_NIC_PROD4_HI		0x03A0
45095d67482SBill Paul #define BGE_MBX_TX_NIC_PROD4_LO		0x03A4
45195d67482SBill Paul #define BGE_MBX_TX_NIC_PROD5_HI		0x03A8
45295d67482SBill Paul #define BGE_MBX_TX_NIC_PROD5_LO		0x03AC
45395d67482SBill Paul #define BGE_MBX_TX_NIC_PROD6_HI		0x03B0
45495d67482SBill Paul #define BGE_MBX_TX_NIC_PROD6_LO		0x03B4
45595d67482SBill Paul #define BGE_MBX_TX_NIC_PROD7_HI		0x03B8
45695d67482SBill Paul #define BGE_MBX_TX_NIC_PROD7_LO		0x03BC
45795d67482SBill Paul #define BGE_MBX_TX_NIC_PROD8_HI		0x03C0
45895d67482SBill Paul #define BGE_MBX_TX_NIC_PROD8_LO		0x03C4
45995d67482SBill Paul #define BGE_MBX_TX_NIC_PROD9_HI		0x03C8
46095d67482SBill Paul #define BGE_MBX_TX_NIC_PROD9_LO		0x03CC
46195d67482SBill Paul #define BGE_MBX_TX_NIC_PROD10_HI	0x03D0
46295d67482SBill Paul #define BGE_MBX_TX_NIC_PROD10_LO	0x03D4
46395d67482SBill Paul #define BGE_MBX_TX_NIC_PROD11_HI	0x03D8
46495d67482SBill Paul #define BGE_MBX_TX_NIC_PROD11_LO	0x03DC
46595d67482SBill Paul #define BGE_MBX_TX_NIC_PROD12_HI	0x03E0
46695d67482SBill Paul #define BGE_MBX_TX_NIC_PROD12_LO	0x03E4
46795d67482SBill Paul #define BGE_MBX_TX_NIC_PROD13_HI	0x03E8
46895d67482SBill Paul #define BGE_MBX_TX_NIC_PROD13_LO	0x03EC
46995d67482SBill Paul #define BGE_MBX_TX_NIC_PROD14_HI	0x03F0
47095d67482SBill Paul #define BGE_MBX_TX_NIC_PROD14_LO	0x03F4
47195d67482SBill Paul #define BGE_MBX_TX_NIC_PROD15_HI	0x03F8
47295d67482SBill Paul #define BGE_MBX_TX_NIC_PROD15_LO	0x03FC
47395d67482SBill Paul 
47495d67482SBill Paul #define BGE_TX_RINGS_MAX		4
47595d67482SBill Paul #define BGE_TX_RINGS_EXTSSRAM_MAX	16
47695d67482SBill Paul #define BGE_RX_RINGS_MAX		16
47795d67482SBill Paul 
47895d67482SBill Paul /* Ethernet MAC control registers */
47995d67482SBill Paul #define BGE_MAC_MODE			0x0400
48095d67482SBill Paul #define BGE_MAC_STS			0x0404
48195d67482SBill Paul #define BGE_MAC_EVT_ENB			0x0408
48295d67482SBill Paul #define BGE_MAC_LED_CTL			0x040C
48395d67482SBill Paul #define BGE_MAC_ADDR1_LO		0x0410
48495d67482SBill Paul #define BGE_MAC_ADDR1_HI		0x0414
48595d67482SBill Paul #define BGE_MAC_ADDR2_LO		0x0418
48695d67482SBill Paul #define BGE_MAC_ADDR2_HI		0x041C
48795d67482SBill Paul #define BGE_MAC_ADDR3_LO		0x0420
48895d67482SBill Paul #define BGE_MAC_ADDR3_HI		0x0424
48995d67482SBill Paul #define BGE_MAC_ADDR4_LO		0x0428
49095d67482SBill Paul #define BGE_MAC_ADDR4_HI		0x042C
49195d67482SBill Paul #define BGE_WOL_PATPTR			0x0430
49295d67482SBill Paul #define BGE_WOL_PATCFG			0x0434
49395d67482SBill Paul #define BGE_TX_RANDOM_BACKOFF		0x0438
49495d67482SBill Paul #define BGE_RX_MTU			0x043C
49595d67482SBill Paul #define BGE_GBIT_PCS_TEST		0x0440
49695d67482SBill Paul #define BGE_TX_TBI_AUTONEG		0x0444
49795d67482SBill Paul #define BGE_RX_TBI_AUTONEG		0x0448
49895d67482SBill Paul #define BGE_MI_COMM			0x044C
49995d67482SBill Paul #define BGE_MI_STS			0x0450
50095d67482SBill Paul #define BGE_MI_MODE			0x0454
50195d67482SBill Paul #define BGE_AUTOPOLL_STS		0x0458
50295d67482SBill Paul #define BGE_TX_MODE			0x045C
50395d67482SBill Paul #define BGE_TX_STS			0x0460
50495d67482SBill Paul #define BGE_TX_LENGTHS			0x0464
50595d67482SBill Paul #define BGE_RX_MODE			0x0468
50695d67482SBill Paul #define BGE_RX_STS			0x046C
50795d67482SBill Paul #define BGE_MAR0			0x0470
50895d67482SBill Paul #define BGE_MAR1			0x0474
50995d67482SBill Paul #define BGE_MAR2			0x0478
51095d67482SBill Paul #define BGE_MAR3			0x047C
51195d67482SBill Paul #define BGE_RX_BD_RULES_CTL0		0x0480
51295d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL0	0x0484
51395d67482SBill Paul #define BGE_RX_BD_RULES_CTL1		0x0488
51495d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL1	0x048C
51595d67482SBill Paul #define BGE_RX_BD_RULES_CTL2		0x0490
51695d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL2	0x0494
51795d67482SBill Paul #define BGE_RX_BD_RULES_CTL3		0x0498
51895d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL3	0x049C
51995d67482SBill Paul #define BGE_RX_BD_RULES_CTL4		0x04A0
52095d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL4	0x04A4
52195d67482SBill Paul #define BGE_RX_BD_RULES_CTL5		0x04A8
52295d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL5	0x04AC
52395d67482SBill Paul #define BGE_RX_BD_RULES_CTL6		0x04B0
52495d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL6	0x04B4
52595d67482SBill Paul #define BGE_RX_BD_RULES_CTL7		0x04B8
52695d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL7	0x04BC
52795d67482SBill Paul #define BGE_RX_BD_RULES_CTL8		0x04C0
52895d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL8	0x04C4
52995d67482SBill Paul #define BGE_RX_BD_RULES_CTL9		0x04C8
53095d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL9	0x04CC
53195d67482SBill Paul #define BGE_RX_BD_RULES_CTL10		0x04D0
53295d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL10	0x04D4
53395d67482SBill Paul #define BGE_RX_BD_RULES_CTL11		0x04D8
53495d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL11	0x04DC
53595d67482SBill Paul #define BGE_RX_BD_RULES_CTL12		0x04E0
53695d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL12	0x04E4
53795d67482SBill Paul #define BGE_RX_BD_RULES_CTL13		0x04E8
53895d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL13	0x04EC
53995d67482SBill Paul #define BGE_RX_BD_RULES_CTL14		0x04F0
54095d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL14	0x04F4
54195d67482SBill Paul #define BGE_RX_BD_RULES_CTL15		0x04F8
54295d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL15	0x04FC
54395d67482SBill Paul #define BGE_RX_RULES_CFG		0x0500
544da3003f0SBill Paul #define BGE_SERDES_CFG			0x0590
545da3003f0SBill Paul #define BGE_SERDES_STS			0x0594
546da3003f0SBill Paul #define BGE_SGDIG_CFG			0x05B0
547da3003f0SBill Paul #define BGE_SGDIG_STS			0x05B4
54895d67482SBill Paul #define BGE_RX_STATS			0x0800
54995d67482SBill Paul #define BGE_TX_STATS			0x0880
55095d67482SBill Paul 
55195d67482SBill Paul /* Ethernet MAC Mode register */
55295d67482SBill Paul #define BGE_MACMODE_RESET		0x00000001
55395d67482SBill Paul #define BGE_MACMODE_HALF_DUPLEX		0x00000002
55495d67482SBill Paul #define BGE_MACMODE_PORTMODE		0x0000000C
55595d67482SBill Paul #define BGE_MACMODE_LOOPBACK		0x00000010
55695d67482SBill Paul #define BGE_MACMODE_RX_TAGGEDPKT	0x00000080
55795d67482SBill Paul #define BGE_MACMODE_TX_BURST_ENB	0x00000100
55895d67482SBill Paul #define BGE_MACMODE_MAX_DEFER		0x00000200
55995d67482SBill Paul #define BGE_MACMODE_LINK_POLARITY	0x00000400
56095d67482SBill Paul #define BGE_MACMODE_RX_STATS_ENB	0x00000800
56195d67482SBill Paul #define BGE_MACMODE_RX_STATS_CLEAR	0x00001000
56295d67482SBill Paul #define BGE_MACMODE_RX_STATS_FLUSH	0x00002000
56395d67482SBill Paul #define BGE_MACMODE_TX_STATS_ENB	0x00004000
56495d67482SBill Paul #define BGE_MACMODE_TX_STATS_CLEAR	0x00008000
56595d67482SBill Paul #define BGE_MACMODE_TX_STATS_FLUSH	0x00010000
56695d67482SBill Paul #define BGE_MACMODE_TBI_SEND_CFGS	0x00020000
56795d67482SBill Paul #define BGE_MACMODE_MAGIC_PKT_ENB	0x00040000
56895d67482SBill Paul #define BGE_MACMODE_ACPI_PWRON_ENB	0x00080000
56995d67482SBill Paul #define BGE_MACMODE_MIP_ENB		0x00100000
57095d67482SBill Paul #define BGE_MACMODE_TXDMA_ENB		0x00200000
57195d67482SBill Paul #define BGE_MACMODE_RXDMA_ENB		0x00400000
57295d67482SBill Paul #define BGE_MACMODE_FRMHDR_DMA_ENB	0x00800000
57395d67482SBill Paul 
57495d67482SBill Paul #define BGE_PORTMODE_NONE		0x00000000
57595d67482SBill Paul #define BGE_PORTMODE_MII		0x00000004
57695d67482SBill Paul #define BGE_PORTMODE_GMII		0x00000008
57795d67482SBill Paul #define BGE_PORTMODE_TBI		0x0000000C
57895d67482SBill Paul 
57995d67482SBill Paul /* MAC Status register */
58095d67482SBill Paul #define BGE_MACSTAT_TBI_PCS_SYNCHED	0x00000001
58195d67482SBill Paul #define BGE_MACSTAT_TBI_SIGNAL_DETECT	0x00000002
58295d67482SBill Paul #define BGE_MACSTAT_RX_CFG		0x00000004
58395d67482SBill Paul #define BGE_MACSTAT_CFG_CHANGED		0x00000008
58495d67482SBill Paul #define BGE_MACSTAT_SYNC_CHANGED	0x00000010
58595d67482SBill Paul #define BGE_MACSTAT_PORT_DECODE_ERROR	0x00000400
58695d67482SBill Paul #define BGE_MACSTAT_LINK_CHANGED	0x00001000
58795d67482SBill Paul #define BGE_MACSTAT_MI_COMPLETE		0x00400000
58895d67482SBill Paul #define BGE_MACSTAT_MI_INTERRUPT	0x00800000
58995d67482SBill Paul #define BGE_MACSTAT_AUTOPOLL_ERROR	0x01000000
59095d67482SBill Paul #define BGE_MACSTAT_ODI_ERROR		0x02000000
59195d67482SBill Paul #define BGE_MACSTAT_RXSTAT_OFLOW	0x04000000
59295d67482SBill Paul #define BGE_MACSTAT_TXSTAT_OFLOW	0x08000000
59395d67482SBill Paul 
59495d67482SBill Paul /* MAC Event Enable Register */
59595d67482SBill Paul #define BGE_EVTENB_PORT_DECODE_ERROR	0x00000400
59695d67482SBill Paul #define BGE_EVTENB_LINK_CHANGED		0x00001000
59795d67482SBill Paul #define BGE_EVTENB_MI_COMPLETE		0x00400000
59895d67482SBill Paul #define BGE_EVTENB_MI_INTERRUPT		0x00800000
59995d67482SBill Paul #define BGE_EVTENB_AUTOPOLL_ERROR	0x01000000
60095d67482SBill Paul #define BGE_EVTENB_ODI_ERROR		0x02000000
60195d67482SBill Paul #define BGE_EVTENB_RXSTAT_OFLOW		0x04000000
60295d67482SBill Paul #define BGE_EVTENB_TXSTAT_OFLOW		0x08000000
60395d67482SBill Paul 
60495d67482SBill Paul /* LED Control Register */
60595d67482SBill Paul #define BGE_LEDCTL_LINKLED_OVERRIDE	0x00000001
60695d67482SBill Paul #define BGE_LEDCTL_1000MBPS_LED		0x00000002
60795d67482SBill Paul #define BGE_LEDCTL_100MBPS_LED		0x00000004
60895d67482SBill Paul #define BGE_LEDCTL_10MBPS_LED		0x00000008
60995d67482SBill Paul #define BGE_LEDCTL_TRAFLED_OVERRIDE	0x00000010
61095d67482SBill Paul #define BGE_LEDCTL_TRAFLED_BLINK	0x00000020
61195d67482SBill Paul #define BGE_LEDCTL_TREFLED_BLINK_2	0x00000040
61295d67482SBill Paul #define BGE_LEDCTL_1000MBPS_STS		0x00000080
61395d67482SBill Paul #define BGE_LEDCTL_100MBPS_STS		0x00000100
61495d67482SBill Paul #define BGE_LEDCTL_10MBPS_STS		0x00000200
61595d67482SBill Paul #define BGE_LEDCTL_TRADLED_STS		0x00000400
61695d67482SBill Paul #define BGE_LEDCTL_BLINKPERIOD		0x7FF80000
61795d67482SBill Paul #define BGE_LEDCTL_BLINKPERIOD_OVERRIDE	0x80000000
61895d67482SBill Paul 
61995d67482SBill Paul /* TX backoff seed register */
62095d67482SBill Paul #define BGE_TX_BACKOFF_SEED_MASK	0x3F
62195d67482SBill Paul 
62295d67482SBill Paul /* Autopoll status register */
62395d67482SBill Paul #define BGE_AUTOPOLLSTS_ERROR		0x00000001
62495d67482SBill Paul 
62595d67482SBill Paul /* Transmit MAC mode register */
62695d67482SBill Paul #define BGE_TXMODE_RESET		0x00000001
62795d67482SBill Paul #define BGE_TXMODE_ENABLE		0x00000002
62895d67482SBill Paul #define BGE_TXMODE_FLOWCTL_ENABLE	0x00000010
62995d67482SBill Paul #define BGE_TXMODE_BIGBACKOFF_ENABLE	0x00000020
63095d67482SBill Paul #define BGE_TXMODE_LONGPAUSE_ENABLE	0x00000040
63195d67482SBill Paul 
63295d67482SBill Paul /* Transmit MAC status register */
63395d67482SBill Paul #define BGE_TXSTAT_RX_XOFFED		0x00000001
63495d67482SBill Paul #define BGE_TXSTAT_SENT_XOFF		0x00000002
63595d67482SBill Paul #define BGE_TXSTAT_SENT_XON		0x00000004
63695d67482SBill Paul #define BGE_TXSTAT_LINK_UP		0x00000008
63795d67482SBill Paul #define BGE_TXSTAT_ODI_UFLOW		0x00000010
63895d67482SBill Paul #define BGE_TXSTAT_ODI_OFLOW		0x00000020
63995d67482SBill Paul 
64095d67482SBill Paul /* Transmit MAC lengths register */
64195d67482SBill Paul #define BGE_TXLEN_SLOTTIME		0x000000FF
64295d67482SBill Paul #define BGE_TXLEN_IPG			0x00000F00
64395d67482SBill Paul #define BGE_TXLEN_CRS			0x00003000
64495d67482SBill Paul 
64595d67482SBill Paul /* Receive MAC mode register */
64695d67482SBill Paul #define BGE_RXMODE_RESET		0x00000001
64795d67482SBill Paul #define BGE_RXMODE_ENABLE		0x00000002
64895d67482SBill Paul #define BGE_RXMODE_FLOWCTL_ENABLE	0x00000004
64995d67482SBill Paul #define BGE_RXMODE_RX_GIANTS		0x00000020
65095d67482SBill Paul #define BGE_RXMODE_RX_RUNTS		0x00000040
65195d67482SBill Paul #define BGE_RXMODE_8022_LENCHECK	0x00000080
65295d67482SBill Paul #define BGE_RXMODE_RX_PROMISC		0x00000100
65395d67482SBill Paul #define BGE_RXMODE_RX_NO_CRC_CHECK	0x00000200
65495d67482SBill Paul #define BGE_RXMODE_RX_KEEP_VLAN_DIAG	0x00000400
65595d67482SBill Paul 
65695d67482SBill Paul /* Receive MAC status register */
65795d67482SBill Paul #define BGE_RXSTAT_REMOTE_XOFFED	0x00000001
65895d67482SBill Paul #define BGE_RXSTAT_RCVD_XOFF		0x00000002
65995d67482SBill Paul #define BGE_RXSTAT_RCVD_XON		0x00000004
66095d67482SBill Paul 
66195d67482SBill Paul /* Receive Rules Control register */
66295d67482SBill Paul #define BGE_RXRULECTL_OFFSET		0x000000FF
66395d67482SBill Paul #define BGE_RXRULECTL_CLASS		0x00001F00
66495d67482SBill Paul #define BGE_RXRULECTL_HDRTYPE		0x0000E000
66595d67482SBill Paul #define BGE_RXRULECTL_COMPARE_OP	0x00030000
66695d67482SBill Paul #define BGE_RXRULECTL_MAP		0x01000000
66795d67482SBill Paul #define BGE_RXRULECTL_DISCARD		0x02000000
66895d67482SBill Paul #define BGE_RXRULECTL_MASK		0x04000000
66995d67482SBill Paul #define BGE_RXRULECTL_ACTIVATE_PROC3	0x08000000
67095d67482SBill Paul #define BGE_RXRULECTL_ACTIVATE_PROC2	0x10000000
67195d67482SBill Paul #define BGE_RXRULECTL_ACTIVATE_PROC1	0x20000000
67295d67482SBill Paul #define BGE_RXRULECTL_ANDWITHNEXT	0x40000000
67395d67482SBill Paul 
67495d67482SBill Paul /* Receive Rules Mask register */
67595d67482SBill Paul #define BGE_RXRULEMASK_VALUE		0x0000FFFF
67695d67482SBill Paul #define BGE_RXRULEMASK_MASKVAL		0xFFFF0000
67795d67482SBill Paul 
678da3003f0SBill Paul /* SERDES configuration register */
679da3003f0SBill Paul #define BGE_SERDESCFG_RXR		0x00000007 /* phase interpolator */
680da3003f0SBill Paul #define BGE_SERDESCFG_RXG		0x00000018 /* rx gain setting */
681da3003f0SBill Paul #define BGE_SERDESCFG_RXEDGESEL		0x00000040 /* rising/falling egde */
682da3003f0SBill Paul #define BGE_SERDESCFG_TX_BIAS		0x00000380 /* TXDAC bias setting */
683da3003f0SBill Paul #define BGE_SERDESCFG_IBMAX		0x00000400 /* bias current +25% */
684da3003f0SBill Paul #define BGE_SERDESCFG_IBMIN		0x00000800 /* bias current -25% */
685da3003f0SBill Paul #define BGE_SERDESCFG_TXMODE		0x00001000
686da3003f0SBill Paul #define BGE_SERDESCFG_TXEDGESEL		0x00002000 /* rising/falling edge */
687da3003f0SBill Paul #define BGE_SERDESCFG_MODE		0x00004000 /* TXCP/TXCN disabled */
688da3003f0SBill Paul #define BGE_SERDESCFG_PLLTEST		0x00008000 /* PLL test mode */
689da3003f0SBill Paul #define BGE_SERDESCFG_CDET		0x00010000 /* comma detect enable */
690da3003f0SBill Paul #define BGE_SERDESCFG_TBILOOP		0x00020000 /* local loopback */
691da3003f0SBill Paul #define BGE_SERDESCFG_REMLOOP		0x00040000 /* remote loopback */
692da3003f0SBill Paul #define BGE_SERDESCFG_INVPHASE		0x00080000 /* Reverse 125Mhz clock */
693da3003f0SBill Paul #define BGE_SERDESCFG_12REGCTL		0x00300000 /* 1.2v regulator ctl */
694da3003f0SBill Paul #define BGE_SERDESCFG_REGCTL		0x00C00000 /* regulator ctl (2.5v) */
695da3003f0SBill Paul 
696da3003f0SBill Paul /* SERDES status register */
697da3003f0SBill Paul #define BGE_SERDESSTS_RXSTAT		0x0000000F /* receive status bits */
698da3003f0SBill Paul #define BGE_SERDESSTS_CDET		0x00000010 /* comma code detected */
699da3003f0SBill Paul 
700da3003f0SBill Paul /* SGDIG config (not documented) */
701da3003f0SBill Paul #define BGE_SGDIGCFG_PAUSE_CAP		0x00000800
702da3003f0SBill Paul #define BGE_SGDIGCFG_ASYM_PAUSE		0x00001000
703da3003f0SBill Paul #define BGE_SGDIGCFG_SEND		0x40000000
704da3003f0SBill Paul #define BGE_SGDIGCFG_AUTO		0x80000000
705da3003f0SBill Paul 
706da3003f0SBill Paul /* SGDIG status (not documented) */
707da3003f0SBill Paul #define BGE_SGDIGSTS_PAUSE_CAP		0x00080000
708da3003f0SBill Paul #define BGE_SGDIGSTS_ASYM_PAUSE		0x00100000
709da3003f0SBill Paul #define BGE_SGDIGSTS_DONE		0x00000002
710da3003f0SBill Paul 
711da3003f0SBill Paul 
71295d67482SBill Paul /* MI communication register */
71395d67482SBill Paul #define BGE_MICOMM_DATA			0x0000FFFF
71495d67482SBill Paul #define BGE_MICOMM_REG			0x001F0000
71595d67482SBill Paul #define BGE_MICOMM_PHY			0x03E00000
71695d67482SBill Paul #define BGE_MICOMM_CMD			0x0C000000
71795d67482SBill Paul #define BGE_MICOMM_READFAIL		0x10000000
71895d67482SBill Paul #define BGE_MICOMM_BUSY			0x20000000
71995d67482SBill Paul 
72095d67482SBill Paul #define BGE_MIREG(x)	((x & 0x1F) << 16)
72195d67482SBill Paul #define BGE_MIPHY(x)	((x & 0x1F) << 21)
72295d67482SBill Paul #define BGE_MICMD_WRITE			0x04000000
72395d67482SBill Paul #define BGE_MICMD_READ			0x08000000
72495d67482SBill Paul 
72595d67482SBill Paul /* MI status register */
72695d67482SBill Paul #define BGE_MISTS_LINK			0x00000001
72795d67482SBill Paul #define BGE_MISTS_10MBPS		0x00000002
72895d67482SBill Paul 
72995d67482SBill Paul #define BGE_MIMODE_SHORTPREAMBLE	0x00000002
73095d67482SBill Paul #define BGE_MIMODE_AUTOPOLL		0x00000010
73195d67482SBill Paul #define BGE_MIMODE_CLKCNT		0x001F0000
73295d67482SBill Paul 
73395d67482SBill Paul 
73495d67482SBill Paul /*
73595d67482SBill Paul  * Send data initiator control registers.
73695d67482SBill Paul  */
73795d67482SBill Paul #define BGE_SDI_MODE			0x0C00
73895d67482SBill Paul #define BGE_SDI_STATUS			0x0C04
73995d67482SBill Paul #define BGE_SDI_STATS_CTL		0x0C08
74095d67482SBill Paul #define BGE_SDI_STATS_ENABLE_MASK	0x0C0C
74195d67482SBill Paul #define BGE_SDI_STATS_INCREMENT_MASK	0x0C10
74295d67482SBill Paul #define BGE_LOCSTATS_COS0		0x0C80
74395d67482SBill Paul #define BGE_LOCSTATS_COS1		0x0C84
74495d67482SBill Paul #define BGE_LOCSTATS_COS2		0x0C88
74595d67482SBill Paul #define BGE_LOCSTATS_COS3		0x0C8C
74695d67482SBill Paul #define BGE_LOCSTATS_COS4		0x0C90
74795d67482SBill Paul #define BGE_LOCSTATS_COS5		0x0C84
74895d67482SBill Paul #define BGE_LOCSTATS_COS6		0x0C98
74995d67482SBill Paul #define BGE_LOCSTATS_COS7		0x0C9C
75095d67482SBill Paul #define BGE_LOCSTATS_COS8		0x0CA0
75195d67482SBill Paul #define BGE_LOCSTATS_COS9		0x0CA4
75295d67482SBill Paul #define BGE_LOCSTATS_COS10		0x0CA8
75395d67482SBill Paul #define BGE_LOCSTATS_COS11		0x0CAC
75495d67482SBill Paul #define BGE_LOCSTATS_COS12		0x0CB0
75595d67482SBill Paul #define BGE_LOCSTATS_COS13		0x0CB4
75695d67482SBill Paul #define BGE_LOCSTATS_COS14		0x0CB8
75795d67482SBill Paul #define BGE_LOCSTATS_COS15		0x0CBC
75895d67482SBill Paul #define BGE_LOCSTATS_DMA_RQ_FULL	0x0CC0
75995d67482SBill Paul #define BGE_LOCSTATS_DMA_HIPRIO_RQ_FULL	0x0CC4
76095d67482SBill Paul #define BGE_LOCSTATS_SDC_QUEUE_FULL	0x0CC8
76195d67482SBill Paul #define BGE_LOCSTATS_NIC_SENDPROD_SET	0x0CCC
76295d67482SBill Paul #define BGE_LOCSTATS_STATS_UPDATED	0x0CD0
76395d67482SBill Paul #define BGE_LOCSTATS_IRQS		0x0CD4
76495d67482SBill Paul #define BGE_LOCSTATS_AVOIDED_IRQS	0x0CD8
76595d67482SBill Paul #define BGE_LOCSTATS_TX_THRESH_HIT	0x0CDC
76695d67482SBill Paul 
76795d67482SBill Paul /* Send Data Initiator mode register */
76895d67482SBill Paul #define BGE_SDIMODE_RESET		0x00000001
76995d67482SBill Paul #define BGE_SDIMODE_ENABLE		0x00000002
77095d67482SBill Paul #define BGE_SDIMODE_STATS_OFLOW_ATTN	0x00000004
77195d67482SBill Paul 
77295d67482SBill Paul /* Send Data Initiator stats register */
77395d67482SBill Paul #define BGE_SDISTAT_STATS_OFLOW_ATTN	0x00000004
77495d67482SBill Paul 
77595d67482SBill Paul /* Send Data Initiator stats control register */
77695d67482SBill Paul #define BGE_SDISTATSCTL_ENABLE		0x00000001
77795d67482SBill Paul #define BGE_SDISTATSCTL_FASTER		0x00000002
77895d67482SBill Paul #define BGE_SDISTATSCTL_CLEAR		0x00000004
77995d67482SBill Paul #define BGE_SDISTATSCTL_FORCEFLUSH	0x00000008
78095d67482SBill Paul #define BGE_SDISTATSCTL_FORCEZERO	0x00000010
78195d67482SBill Paul 
78295d67482SBill Paul /*
78395d67482SBill Paul  * Send Data Completion Control registers
78495d67482SBill Paul  */
78595d67482SBill Paul #define BGE_SDC_MODE			0x1000
78695d67482SBill Paul #define BGE_SDC_STATUS			0x1004
78795d67482SBill Paul 
78895d67482SBill Paul /* Send Data completion mode register */
78995d67482SBill Paul #define BGE_SDCMODE_RESET		0x00000001
79095d67482SBill Paul #define BGE_SDCMODE_ENABLE		0x00000002
79195d67482SBill Paul #define BGE_SDCMODE_ATTN		0x00000004
79295d67482SBill Paul 
79395d67482SBill Paul /* Send Data completion status register */
79495d67482SBill Paul #define BGE_SDCSTAT_ATTN		0x00000004
79595d67482SBill Paul 
79695d67482SBill Paul /*
79795d67482SBill Paul  * Send BD Ring Selector Control registers
79895d67482SBill Paul  */
79995d67482SBill Paul #define BGE_SRS_MODE			0x1400
80095d67482SBill Paul #define BGE_SRS_STATUS			0x1404
80195d67482SBill Paul #define BGE_SRS_HWDIAG			0x1408
80295d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS0		0x1440
80395d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS1		0x1444
80495d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS2		0x1448
80595d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS3		0x144C
80695d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS4		0x1450
80795d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS5		0x1454
80895d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS6		0x1458
80995d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS7		0x145C
81095d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS8		0x1460
81195d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS9		0x1464
81295d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS10		0x1468
81395d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS11		0x146C
81495d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS12		0x1470
81595d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS13		0x1474
81695d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS14		0x1478
81795d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS15		0x147C
81895d67482SBill Paul 
81995d67482SBill Paul /* Send BD Ring Selector Mode register */
82095d67482SBill Paul #define BGE_SRSMODE_RESET		0x00000001
82195d67482SBill Paul #define BGE_SRSMODE_ENABLE		0x00000002
82295d67482SBill Paul #define BGE_SRSMODE_ATTN		0x00000004
82395d67482SBill Paul 
82495d67482SBill Paul /* Send BD Ring Selector Status register */
82595d67482SBill Paul #define BGE_SRSSTAT_ERROR		0x00000004
82695d67482SBill Paul 
82795d67482SBill Paul /* Send BD Ring Selector HW Diagnostics register */
82895d67482SBill Paul #define BGE_SRSHWDIAG_STATE		0x0000000F
82995d67482SBill Paul #define BGE_SRSHWDIAG_CURRINGNUM	0x000000F0
83095d67482SBill Paul #define BGE_SRSHWDIAG_STAGEDRINGNUM	0x00000F00
83195d67482SBill Paul #define BGE_SRSHWDIAG_RINGNUM_IN_MBX	0x0000F000
83295d67482SBill Paul 
83395d67482SBill Paul /*
83495d67482SBill Paul  * Send BD Initiator Selector Control registers
83595d67482SBill Paul  */
83695d67482SBill Paul #define BGE_SBDI_MODE			0x1800
83795d67482SBill Paul #define BGE_SBDI_STATUS			0x1804
83895d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD0		0x1808
83995d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD1		0x180C
84095d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD2		0x1810
84195d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD3		0x1814
84295d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD4		0x1818
84395d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD5		0x181C
84495d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD6		0x1820
84595d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD7		0x1824
84695d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD8		0x1828
84795d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD9		0x182C
84895d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD10		0x1830
84995d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD11		0x1834
85095d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD12		0x1838
85195d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD13		0x183C
85295d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD14		0x1840
85395d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD15		0x1844
85495d67482SBill Paul 
85595d67482SBill Paul /* Send BD Initiator Mode register */
85695d67482SBill Paul #define BGE_SBDIMODE_RESET		0x00000001
85795d67482SBill Paul #define BGE_SBDIMODE_ENABLE		0x00000002
85895d67482SBill Paul #define BGE_SBDIMODE_ATTN		0x00000004
85995d67482SBill Paul 
86095d67482SBill Paul /* Send BD Initiator Status register */
86195d67482SBill Paul #define BGE_SBDISTAT_ERROR		0x00000004
86295d67482SBill Paul 
86395d67482SBill Paul /*
86495d67482SBill Paul  * Send BD Completion Control registers
86595d67482SBill Paul  */
86695d67482SBill Paul #define BGE_SBDC_MODE			0x1C00
86795d67482SBill Paul #define BGE_SBDC_STATUS			0x1C04
86895d67482SBill Paul 
86995d67482SBill Paul /* Send BD Completion Control Mode register */
87095d67482SBill Paul #define BGE_SBDCMODE_RESET		0x00000001
87195d67482SBill Paul #define BGE_SBDCMODE_ENABLE		0x00000002
87295d67482SBill Paul #define BGE_SBDCMODE_ATTN		0x00000004
87395d67482SBill Paul 
87495d67482SBill Paul /* Send BD Completion Control Status register */
87595d67482SBill Paul #define BGE_SBDCSTAT_ATTN		0x00000004
87695d67482SBill Paul 
87795d67482SBill Paul /*
87895d67482SBill Paul  * Receive List Placement Control registers
87995d67482SBill Paul  */
88095d67482SBill Paul #define BGE_RXLP_MODE			0x2000
88195d67482SBill Paul #define BGE_RXLP_STATUS			0x2004
88295d67482SBill Paul #define BGE_RXLP_SEL_LIST_LOCK		0x2008
88395d67482SBill Paul #define BGE_RXLP_SEL_NON_EMPTY_BITS	0x200C
88495d67482SBill Paul #define BGE_RXLP_CFG			0x2010
88595d67482SBill Paul #define BGE_RXLP_STATS_CTL		0x2014
88695d67482SBill Paul #define BGE_RXLP_STATS_ENABLE_MASK	0x2018
88795d67482SBill Paul #define BGE_RXLP_STATS_INCREMENT_MASK	0x201C
88895d67482SBill Paul #define BGE_RXLP_HEAD0			0x2100
88995d67482SBill Paul #define BGE_RXLP_TAIL0			0x2104
89095d67482SBill Paul #define BGE_RXLP_COUNT0			0x2108
89195d67482SBill Paul #define BGE_RXLP_HEAD1			0x2110
89295d67482SBill Paul #define BGE_RXLP_TAIL1			0x2114
89395d67482SBill Paul #define BGE_RXLP_COUNT1			0x2118
89495d67482SBill Paul #define BGE_RXLP_HEAD2			0x2120
89595d67482SBill Paul #define BGE_RXLP_TAIL2			0x2124
89695d67482SBill Paul #define BGE_RXLP_COUNT2			0x2128
89795d67482SBill Paul #define BGE_RXLP_HEAD3			0x2130
89895d67482SBill Paul #define BGE_RXLP_TAIL3			0x2134
89995d67482SBill Paul #define BGE_RXLP_COUNT3			0x2138
90095d67482SBill Paul #define BGE_RXLP_HEAD4			0x2140
90195d67482SBill Paul #define BGE_RXLP_TAIL4			0x2144
90295d67482SBill Paul #define BGE_RXLP_COUNT4			0x2148
90395d67482SBill Paul #define BGE_RXLP_HEAD5			0x2150
90495d67482SBill Paul #define BGE_RXLP_TAIL5			0x2154
90595d67482SBill Paul #define BGE_RXLP_COUNT5			0x2158
90695d67482SBill Paul #define BGE_RXLP_HEAD6			0x2160
90795d67482SBill Paul #define BGE_RXLP_TAIL6			0x2164
90895d67482SBill Paul #define BGE_RXLP_COUNT6			0x2168
90995d67482SBill Paul #define BGE_RXLP_HEAD7			0x2170
91095d67482SBill Paul #define BGE_RXLP_TAIL7			0x2174
91195d67482SBill Paul #define BGE_RXLP_COUNT7			0x2178
91295d67482SBill Paul #define BGE_RXLP_HEAD8			0x2180
91395d67482SBill Paul #define BGE_RXLP_TAIL8			0x2184
91495d67482SBill Paul #define BGE_RXLP_COUNT8			0x2188
91595d67482SBill Paul #define BGE_RXLP_HEAD9			0x2190
91695d67482SBill Paul #define BGE_RXLP_TAIL9			0x2194
91795d67482SBill Paul #define BGE_RXLP_COUNT9			0x2198
91895d67482SBill Paul #define BGE_RXLP_HEAD10			0x21A0
91995d67482SBill Paul #define BGE_RXLP_TAIL10			0x21A4
92095d67482SBill Paul #define BGE_RXLP_COUNT10		0x21A8
92195d67482SBill Paul #define BGE_RXLP_HEAD11			0x21B0
92295d67482SBill Paul #define BGE_RXLP_TAIL11			0x21B4
92395d67482SBill Paul #define BGE_RXLP_COUNT11		0x21B8
92495d67482SBill Paul #define BGE_RXLP_HEAD12			0x21C0
92595d67482SBill Paul #define BGE_RXLP_TAIL12			0x21C4
92695d67482SBill Paul #define BGE_RXLP_COUNT12		0x21C8
92795d67482SBill Paul #define BGE_RXLP_HEAD13			0x21D0
92895d67482SBill Paul #define BGE_RXLP_TAIL13			0x21D4
92995d67482SBill Paul #define BGE_RXLP_COUNT13		0x21D8
93095d67482SBill Paul #define BGE_RXLP_HEAD14			0x21E0
93195d67482SBill Paul #define BGE_RXLP_TAIL14			0x21E4
93295d67482SBill Paul #define BGE_RXLP_COUNT14		0x21E8
93395d67482SBill Paul #define BGE_RXLP_HEAD15			0x21F0
93495d67482SBill Paul #define BGE_RXLP_TAIL15			0x21F4
93595d67482SBill Paul #define BGE_RXLP_COUNT15		0x21F8
93695d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS0		0x2200
93795d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS1		0x2204
93895d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS2		0x2208
93995d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS3		0x220C
94095d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS4		0x2210
94195d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS5		0x2214
94295d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS6		0x2218
94395d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS7		0x221C
94495d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS8		0x2220
94595d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS9		0x2224
94695d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS10		0x2228
94795d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS11		0x222C
94895d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS12		0x2230
94995d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS13		0x2234
95095d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS14		0x2238
95195d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS15		0x223C
95295d67482SBill Paul #define BGE_RXLP_LOCSTAT_FILTDROP	0x2240
95395d67482SBill Paul #define BGE_RXLP_LOCSTAT_DMA_WRQ_FULL	0x2244
95495d67482SBill Paul #define BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL	0x2248
95595d67482SBill Paul #define BGE_RXLP_LOCSTAT_OUT_OF_BDS	0x224C
95695d67482SBill Paul #define BGE_RXLP_LOCSTAT_IFIN_DROPS	0x2250
95795d67482SBill Paul #define BGE_RXLP_LOCSTAT_IFIN_ERRORS	0x2254
95895d67482SBill Paul #define BGE_RXLP_LOCSTAT_RXTHRESH_HIT	0x2258
95995d67482SBill Paul 
96095d67482SBill Paul 
96195d67482SBill Paul /* Receive List Placement mode register */
96295d67482SBill Paul #define BGE_RXLPMODE_RESET		0x00000001
96395d67482SBill Paul #define BGE_RXLPMODE_ENABLE		0x00000002
96495d67482SBill Paul #define BGE_RXLPMODE_CLASS0_ATTN	0x00000004
96595d67482SBill Paul #define BGE_RXLPMODE_MAPOUTRANGE_ATTN	0x00000008
96695d67482SBill Paul #define BGE_RXLPMODE_STATSOFLOW_ATTN	0x00000010
96795d67482SBill Paul 
96895d67482SBill Paul /* Receive List Placement Status register */
96995d67482SBill Paul #define BGE_RXLPSTAT_CLASS0_ATTN	0x00000004
97095d67482SBill Paul #define BGE_RXLPSTAT_MAPOUTRANGE_ATTN	0x00000008
97195d67482SBill Paul #define BGE_RXLPSTAT_STATSOFLOW_ATTN	0x00000010
97295d67482SBill Paul 
97395d67482SBill Paul /*
97495d67482SBill Paul  * Receive Data and Receive BD Initiator Control Registers
97595d67482SBill Paul  */
97695d67482SBill Paul #define BGE_RDBDI_MODE			0x2400
97795d67482SBill Paul #define BGE_RDBDI_STATUS		0x2404
97895d67482SBill Paul #define BGE_RX_JUMBO_RCB_HADDR_HI	0x2440
97995d67482SBill Paul #define BGE_RX_JUMBO_RCB_HADDR_LO	0x2444
98095d67482SBill Paul #define BGE_RX_JUMBO_RCB_MAXLEN_FLAGS	0x2448
98195d67482SBill Paul #define BGE_RX_JUMBO_RCB_NICADDR	0x244C
98295d67482SBill Paul #define BGE_RX_STD_RCB_HADDR_HI		0x2450
98395d67482SBill Paul #define BGE_RX_STD_RCB_HADDR_LO		0x2454
98495d67482SBill Paul #define BGE_RX_STD_RCB_MAXLEN_FLAGS	0x2458
98595d67482SBill Paul #define BGE_RX_STD_RCB_NICADDR		0x245C
98695d67482SBill Paul #define BGE_RX_MINI_RCB_HADDR_HI	0x2460
98795d67482SBill Paul #define BGE_RX_MINI_RCB_HADDR_LO	0x2464
98895d67482SBill Paul #define BGE_RX_MINI_RCB_MAXLEN_FLAGS	0x2468
98995d67482SBill Paul #define BGE_RX_MINI_RCB_NICADDR		0x246C
99095d67482SBill Paul #define BGE_RDBDI_JUMBO_RX_CONS		0x2470
99195d67482SBill Paul #define BGE_RDBDI_STD_RX_CONS		0x2474
99295d67482SBill Paul #define BGE_RDBDI_MINI_RX_CONS		0x2478
99395d67482SBill Paul #define BGE_RDBDI_RETURN_PROD0		0x2480
99495d67482SBill Paul #define BGE_RDBDI_RETURN_PROD1		0x2484
99595d67482SBill Paul #define BGE_RDBDI_RETURN_PROD2		0x2488
99695d67482SBill Paul #define BGE_RDBDI_RETURN_PROD3		0x248C
99795d67482SBill Paul #define BGE_RDBDI_RETURN_PROD4		0x2490
99895d67482SBill Paul #define BGE_RDBDI_RETURN_PROD5		0x2494
99995d67482SBill Paul #define BGE_RDBDI_RETURN_PROD6		0x2498
100095d67482SBill Paul #define BGE_RDBDI_RETURN_PROD7		0x249C
100195d67482SBill Paul #define BGE_RDBDI_RETURN_PROD8		0x24A0
100295d67482SBill Paul #define BGE_RDBDI_RETURN_PROD9		0x24A4
100395d67482SBill Paul #define BGE_RDBDI_RETURN_PROD10		0x24A8
100495d67482SBill Paul #define BGE_RDBDI_RETURN_PROD11		0x24AC
100595d67482SBill Paul #define BGE_RDBDI_RETURN_PROD12		0x24B0
100695d67482SBill Paul #define BGE_RDBDI_RETURN_PROD13		0x24B4
100795d67482SBill Paul #define BGE_RDBDI_RETURN_PROD14		0x24B8
100895d67482SBill Paul #define BGE_RDBDI_RETURN_PROD15		0x24BC
100995d67482SBill Paul #define BGE_RDBDI_HWDIAG		0x24C0
101095d67482SBill Paul 
101195d67482SBill Paul 
101295d67482SBill Paul /* Receive Data and Receive BD Initiator Mode register */
101395d67482SBill Paul #define BGE_RDBDIMODE_RESET		0x00000001
101495d67482SBill Paul #define BGE_RDBDIMODE_ENABLE		0x00000002
101595d67482SBill Paul #define BGE_RDBDIMODE_JUMBO_ATTN	0x00000004
101695d67482SBill Paul #define BGE_RDBDIMODE_GIANT_ATTN	0x00000008
101795d67482SBill Paul #define BGE_RDBDIMODE_BADRINGSZ_ATTN	0x00000010
101895d67482SBill Paul 
101995d67482SBill Paul /* Receive Data and Receive BD Initiator Status register */
102095d67482SBill Paul #define BGE_RDBDISTAT_JUMBO_ATTN	0x00000004
102195d67482SBill Paul #define BGE_RDBDISTAT_GIANT_ATTN	0x00000008
102295d67482SBill Paul #define BGE_RDBDISTAT_BADRINGSZ_ATTN	0x00000010
102395d67482SBill Paul 
102495d67482SBill Paul 
102595d67482SBill Paul /*
102695d67482SBill Paul  * Receive Data Completion Control registers
102795d67482SBill Paul  */
102895d67482SBill Paul #define BGE_RDC_MODE			0x2800
102995d67482SBill Paul 
103095d67482SBill Paul /* Receive Data Completion Mode register */
103195d67482SBill Paul #define BGE_RDCMODE_RESET		0x00000001
103295d67482SBill Paul #define BGE_RDCMODE_ENABLE		0x00000002
103395d67482SBill Paul #define BGE_RDCMODE_ATTN		0x00000004
103495d67482SBill Paul 
103595d67482SBill Paul /*
103695d67482SBill Paul  * Receive BD Initiator Control registers
103795d67482SBill Paul  */
103895d67482SBill Paul #define BGE_RBDI_MODE			0x2C00
103995d67482SBill Paul #define BGE_RBDI_STATUS			0x2C04
104095d67482SBill Paul #define BGE_RBDI_NIC_JUMBO_BD_PROD	0x2C08
104195d67482SBill Paul #define BGE_RBDI_NIC_STD_BD_PROD	0x2C0C
104295d67482SBill Paul #define BGE_RBDI_NIC_MINI_BD_PROD	0x2C10
104395d67482SBill Paul #define BGE_RBDI_MINI_REPL_THRESH	0x2C14
104495d67482SBill Paul #define BGE_RBDI_STD_REPL_THRESH	0x2C18
104595d67482SBill Paul #define BGE_RBDI_JUMBO_REPL_THRESH	0x2C1C
104695d67482SBill Paul 
104795d67482SBill Paul /* Receive BD Initiator Mode register */
104895d67482SBill Paul #define BGE_RBDIMODE_RESET		0x00000001
104995d67482SBill Paul #define BGE_RBDIMODE_ENABLE		0x00000002
105095d67482SBill Paul #define BGE_RBDIMODE_ATTN		0x00000004
105195d67482SBill Paul 
105295d67482SBill Paul /* Receive BD Initiator Status register */
105395d67482SBill Paul #define BGE_RBDISTAT_ATTN		0x00000004
105495d67482SBill Paul 
105595d67482SBill Paul /*
105695d67482SBill Paul  * Receive BD Completion Control registers
105795d67482SBill Paul  */
105895d67482SBill Paul #define BGE_RBDC_MODE			0x3000
105995d67482SBill Paul #define BGE_RBDC_STATUS			0x3004
106095d67482SBill Paul #define BGE_RBDC_JUMBO_BD_PROD		0x3008
106195d67482SBill Paul #define BGE_RBDC_STD_BD_PROD		0x300C
106295d67482SBill Paul #define BGE_RBDC_MINI_BD_PROD		0x3010
106395d67482SBill Paul 
106495d67482SBill Paul /* Receive BD completion mode register */
106595d67482SBill Paul #define BGE_RBDCMODE_RESET		0x00000001
106695d67482SBill Paul #define BGE_RBDCMODE_ENABLE		0x00000002
106795d67482SBill Paul #define BGE_RBDCMODE_ATTN		0x00000004
106895d67482SBill Paul 
106995d67482SBill Paul /* Receive BD completion status register */
107095d67482SBill Paul #define BGE_RBDCSTAT_ERROR		0x00000004
107195d67482SBill Paul 
107295d67482SBill Paul /*
107395d67482SBill Paul  * Receive List Selector Control registers
107495d67482SBill Paul  */
107595d67482SBill Paul #define BGE_RXLS_MODE			0x3400
107695d67482SBill Paul #define BGE_RXLS_STATUS			0x3404
107795d67482SBill Paul 
107895d67482SBill Paul /* Receive List Selector Mode register */
107995d67482SBill Paul #define BGE_RXLSMODE_RESET		0x00000001
108095d67482SBill Paul #define BGE_RXLSMODE_ENABLE		0x00000002
108195d67482SBill Paul #define BGE_RXLSMODE_ATTN		0x00000004
108295d67482SBill Paul 
108395d67482SBill Paul /* Receive List Selector Status register */
108495d67482SBill Paul #define BGE_RXLSSTAT_ERROR		0x00000004
108595d67482SBill Paul 
108695d67482SBill Paul /*
108795d67482SBill Paul  * Mbuf Cluster Free registers (has nothing to do with BSD mbufs)
108895d67482SBill Paul  */
108995d67482SBill Paul #define BGE_MBCF_MODE			0x3800
109095d67482SBill Paul #define BGE_MBCF_STATUS			0x3804
109195d67482SBill Paul 
109295d67482SBill Paul /* Mbuf Cluster Free mode register */
109395d67482SBill Paul #define BGE_MBCFMODE_RESET		0x00000001
109495d67482SBill Paul #define BGE_MBCFMODE_ENABLE		0x00000002
109595d67482SBill Paul #define BGE_MBCFMODE_ATTN		0x00000004
109695d67482SBill Paul 
109795d67482SBill Paul /* Mbuf Cluster Free status register */
109895d67482SBill Paul #define BGE_MBCFSTAT_ERROR		0x00000004
109995d67482SBill Paul 
110095d67482SBill Paul /*
110195d67482SBill Paul  * Host Coalescing Control registers
110295d67482SBill Paul  */
110395d67482SBill Paul #define BGE_HCC_MODE			0x3C00
110495d67482SBill Paul #define BGE_HCC_STATUS			0x3C04
110595d67482SBill Paul #define BGE_HCC_RX_COAL_TICKS		0x3C08
110695d67482SBill Paul #define BGE_HCC_TX_COAL_TICKS		0x3C0C
110795d67482SBill Paul #define BGE_HCC_RX_MAX_COAL_BDS		0x3C10
110895d67482SBill Paul #define BGE_HCC_TX_MAX_COAL_BDS		0x3C14
110995d67482SBill Paul #define BGE_HCC_RX_COAL_TICKS_INT	0x3C18 /* ticks during interrupt */
111095d67482SBill Paul #define BGE_HCC_TX_COAL_TICKS_INT	0x3C1C /* ticks during interrupt */
111195d67482SBill Paul #define BGE_HCC_RX_MAX_COAL_BDS_INT	0x3C20 /* BDs during interrupt */
1112f53579cfSPaul Saab #define BGE_HCC_TX_MAX_COAL_BDS_INT	0x3C24 /* BDs during interrupt */
111395d67482SBill Paul #define BGE_HCC_STATS_TICKS		0x3C28
111495d67482SBill Paul #define BGE_HCC_STATS_ADDR_HI		0x3C30
111595d67482SBill Paul #define BGE_HCC_STATS_ADDR_LO		0x3C34
111695d67482SBill Paul #define BGE_HCC_STATUSBLK_ADDR_HI	0x3C38
111795d67482SBill Paul #define BGE_HCC_STATUSBLK_ADDR_LO	0x3C3C
111895d67482SBill Paul #define BGE_HCC_STATS_BASEADDR		0x3C40 /* address in NIC memory */
111995d67482SBill Paul #define BGE_HCC_STATUSBLK_BASEADDR	0x3C44 /* address in NIC memory */
112095d67482SBill Paul #define BGE_FLOW_ATTN			0x3C48
112195d67482SBill Paul #define BGE_HCC_JUMBO_BD_CONS		0x3C50
112295d67482SBill Paul #define BGE_HCC_STD_BD_CONS		0x3C54
112395d67482SBill Paul #define BGE_HCC_MINI_BD_CONS		0x3C58
112495d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD0		0x3C80
112595d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD1		0x3C84
112695d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD2		0x3C88
112795d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD3		0x3C8C
112895d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD4		0x3C90
112995d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD5		0x3C94
113095d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD6		0x3C98
113195d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD7		0x3C9C
113295d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD8		0x3CA0
113395d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD9		0x3CA4
113495d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD10	0x3CA8
113595d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD11	0x3CAC
113695d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD12	0x3CB0
113795d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD13	0x3CB4
113895d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD14	0x3CB8
113995d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD15	0x3CBC
114095d67482SBill Paul #define BGE_HCC_TX_BD_CONS0		0x3CC0
114195d67482SBill Paul #define BGE_HCC_TX_BD_CONS1		0x3CC4
114295d67482SBill Paul #define BGE_HCC_TX_BD_CONS2		0x3CC8
114395d67482SBill Paul #define BGE_HCC_TX_BD_CONS3		0x3CCC
114495d67482SBill Paul #define BGE_HCC_TX_BD_CONS4		0x3CD0
114595d67482SBill Paul #define BGE_HCC_TX_BD_CONS5		0x3CD4
114695d67482SBill Paul #define BGE_HCC_TX_BD_CONS6		0x3CD8
114795d67482SBill Paul #define BGE_HCC_TX_BD_CONS7		0x3CDC
114895d67482SBill Paul #define BGE_HCC_TX_BD_CONS8		0x3CE0
114995d67482SBill Paul #define BGE_HCC_TX_BD_CONS9		0x3CE4
115095d67482SBill Paul #define BGE_HCC_TX_BD_CONS10		0x3CE8
115195d67482SBill Paul #define BGE_HCC_TX_BD_CONS11		0x3CEC
115295d67482SBill Paul #define BGE_HCC_TX_BD_CONS12		0x3CF0
115395d67482SBill Paul #define BGE_HCC_TX_BD_CONS13		0x3CF4
115495d67482SBill Paul #define BGE_HCC_TX_BD_CONS14		0x3CF8
115595d67482SBill Paul #define BGE_HCC_TX_BD_CONS15		0x3CFC
115695d67482SBill Paul 
115795d67482SBill Paul 
115895d67482SBill Paul /* Host coalescing mode register */
115995d67482SBill Paul #define BGE_HCCMODE_RESET		0x00000001
116095d67482SBill Paul #define BGE_HCCMODE_ENABLE		0x00000002
116195d67482SBill Paul #define BGE_HCCMODE_ATTN		0x00000004
116295d67482SBill Paul #define BGE_HCCMODE_COAL_NOW		0x00000008
11634a531e8dSPawel Jakub Dawidek #define BGE_HCCMODE_MSI_BITS		0x00000070
116495d67482SBill Paul #define BGE_HCCMODE_STATBLK_SIZE	0x00000180
116595d67482SBill Paul 
116695d67482SBill Paul #define BGE_STATBLKSZ_FULL		0x00000000
116795d67482SBill Paul #define BGE_STATBLKSZ_64BYTE		0x00000080
116895d67482SBill Paul #define BGE_STATBLKSZ_32BYTE		0x00000100
116995d67482SBill Paul 
117095d67482SBill Paul /* Host coalescing status register */
117195d67482SBill Paul #define BGE_HCCSTAT_ERROR		0x00000004
117295d67482SBill Paul 
117395d67482SBill Paul /* Flow attention register */
117495d67482SBill Paul #define BGE_FLOWATTN_MB_LOWAT		0x00000040
117595d67482SBill Paul #define BGE_FLOWATTN_MEMARB		0x00000080
117695d67482SBill Paul #define BGE_FLOWATTN_HOSTCOAL		0x00008000
117795d67482SBill Paul #define BGE_FLOWATTN_DMADONE_DISCARD	0x00010000
117895d67482SBill Paul #define BGE_FLOWATTN_RCB_INVAL		0x00020000
117995d67482SBill Paul #define BGE_FLOWATTN_RXDATA_CORRUPT	0x00040000
118095d67482SBill Paul #define BGE_FLOWATTN_RDBDI		0x00080000
118195d67482SBill Paul #define BGE_FLOWATTN_RXLS		0x00100000
118295d67482SBill Paul #define BGE_FLOWATTN_RXLP		0x00200000
118395d67482SBill Paul #define BGE_FLOWATTN_RBDC		0x00400000
118495d67482SBill Paul #define BGE_FLOWATTN_RBDI		0x00800000
118595d67482SBill Paul #define BGE_FLOWATTN_SDC		0x08000000
118695d67482SBill Paul #define BGE_FLOWATTN_SDI		0x10000000
118795d67482SBill Paul #define BGE_FLOWATTN_SRS		0x20000000
118895d67482SBill Paul #define BGE_FLOWATTN_SBDC		0x40000000
118995d67482SBill Paul #define BGE_FLOWATTN_SBDI		0x80000000
119095d67482SBill Paul 
119195d67482SBill Paul /*
119295d67482SBill Paul  * Memory arbiter registers
119395d67482SBill Paul  */
119495d67482SBill Paul #define BGE_MARB_MODE			0x4000
119595d67482SBill Paul #define BGE_MARB_STATUS			0x4004
119695d67482SBill Paul #define BGE_MARB_TRAPADDR_HI		0x4008
119795d67482SBill Paul #define BGE_MARB_TRAPADDR_LO		0x400C
119895d67482SBill Paul 
119995d67482SBill Paul /* Memory arbiter mode register */
120095d67482SBill Paul #define BGE_MARBMODE_RESET		0x00000001
120195d67482SBill Paul #define BGE_MARBMODE_ENABLE		0x00000002
120295d67482SBill Paul #define BGE_MARBMODE_TX_ADDR_TRAP	0x00000004
120395d67482SBill Paul #define BGE_MARBMODE_RX_ADDR_TRAP	0x00000008
120495d67482SBill Paul #define BGE_MARBMODE_DMAW1_TRAP		0x00000010
120595d67482SBill Paul #define BGE_MARBMODE_DMAR1_TRAP		0x00000020
120695d67482SBill Paul #define BGE_MARBMODE_RXRISC_TRAP	0x00000040
120795d67482SBill Paul #define BGE_MARBMODE_TXRISC_TRAP	0x00000080
120895d67482SBill Paul #define BGE_MARBMODE_PCI_TRAP		0x00000100
120995d67482SBill Paul #define BGE_MARBMODE_DMAR2_TRAP		0x00000200
121095d67482SBill Paul #define BGE_MARBMODE_RXQ_TRAP		0x00000400
121195d67482SBill Paul #define BGE_MARBMODE_RXDI1_TRAP		0x00000800
121295d67482SBill Paul #define BGE_MARBMODE_RXDI2_TRAP		0x00001000
121395d67482SBill Paul #define BGE_MARBMODE_DC_GRPMEM_TRAP	0x00002000
121495d67482SBill Paul #define BGE_MARBMODE_HCOAL_TRAP		0x00004000
121595d67482SBill Paul #define BGE_MARBMODE_MBUF_TRAP		0x00008000
121695d67482SBill Paul #define BGE_MARBMODE_TXDI_TRAP		0x00010000
121795d67482SBill Paul #define BGE_MARBMODE_SDC_DMAC_TRAP	0x00020000
121895d67482SBill Paul #define BGE_MARBMODE_TXBD_TRAP		0x00040000
121995d67482SBill Paul #define BGE_MARBMODE_BUFFMAN_TRAP	0x00080000
122095d67482SBill Paul #define BGE_MARBMODE_DMAW2_TRAP		0x00100000
122195d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_ROFLO_TRAP	0x00200000
122295d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_RUFLO_TRAP 0x00400000
122395d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_WOFLO_TRAP	0x00800000
122495d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_WUFLO_TRAP	0x01000000
122595d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_PERR_TRAP	0x02000000
122695d67482SBill Paul 
122795d67482SBill Paul /* Memory arbiter status register */
122895d67482SBill Paul #define BGE_MARBSTAT_TX_ADDR_TRAP	0x00000004
122995d67482SBill Paul #define BGE_MARBSTAT_RX_ADDR_TRAP	0x00000008
123095d67482SBill Paul #define BGE_MARBSTAT_DMAW1_TRAP		0x00000010
123195d67482SBill Paul #define BGE_MARBSTAT_DMAR1_TRAP		0x00000020
123295d67482SBill Paul #define BGE_MARBSTAT_RXRISC_TRAP	0x00000040
123395d67482SBill Paul #define BGE_MARBSTAT_TXRISC_TRAP	0x00000080
123495d67482SBill Paul #define BGE_MARBSTAT_PCI_TRAP		0x00000100
123595d67482SBill Paul #define BGE_MARBSTAT_DMAR2_TRAP		0x00000200
123695d67482SBill Paul #define BGE_MARBSTAT_RXQ_TRAP		0x00000400
123795d67482SBill Paul #define BGE_MARBSTAT_RXDI1_TRAP		0x00000800
123895d67482SBill Paul #define BGE_MARBSTAT_RXDI2_TRAP		0x00001000
123995d67482SBill Paul #define BGE_MARBSTAT_DC_GRPMEM_TRAP	0x00002000
124095d67482SBill Paul #define BGE_MARBSTAT_HCOAL_TRAP		0x00004000
124195d67482SBill Paul #define BGE_MARBSTAT_MBUF_TRAP		0x00008000
124295d67482SBill Paul #define BGE_MARBSTAT_TXDI_TRAP		0x00010000
124395d67482SBill Paul #define BGE_MARBSTAT_SDC_DMAC_TRAP	0x00020000
124495d67482SBill Paul #define BGE_MARBSTAT_TXBD_TRAP		0x00040000
124595d67482SBill Paul #define BGE_MARBSTAT_BUFFMAN_TRAP	0x00080000
124695d67482SBill Paul #define BGE_MARBSTAT_DMAW2_TRAP		0x00100000
124795d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_ROFLO_TRAP	0x00200000
124895d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_RUFLO_TRAP 0x00400000
124995d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_WOFLO_TRAP	0x00800000
125095d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_WUFLO_TRAP	0x01000000
125195d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_PERR_TRAP	0x02000000
125295d67482SBill Paul 
125395d67482SBill Paul /*
125495d67482SBill Paul  * Buffer manager control registers
125595d67482SBill Paul  */
125695d67482SBill Paul #define BGE_BMAN_MODE			0x4400
125795d67482SBill Paul #define BGE_BMAN_STATUS			0x4404
125895d67482SBill Paul #define BGE_BMAN_MBUFPOOL_BASEADDR	0x4408
125995d67482SBill Paul #define BGE_BMAN_MBUFPOOL_LEN		0x440C
126095d67482SBill Paul #define BGE_BMAN_MBUFPOOL_READDMA_LOWAT	0x4410
126195d67482SBill Paul #define BGE_BMAN_MBUFPOOL_MACRX_LOWAT	0x4414
126295d67482SBill Paul #define BGE_BMAN_MBUFPOOL_HIWAT		0x4418
126395d67482SBill Paul #define BGE_BMAN_RXCPU_MBALLOC_REQ	0x441C
126495d67482SBill Paul #define BGE_BMAN_RXCPU_MBALLOC_RESP	0x4420
126595d67482SBill Paul #define BGE_BMAN_TXCPU_MBALLOC_REQ	0x4424
126695d67482SBill Paul #define BGE_BMAN_TXCPU_MBALLOC_RESP	0x4428
126795d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_BASEADDR	0x442C
126895d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_LEN	0x4430
126995d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_LOWAT	0x4434
127095d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_HIWAT	0x4438
127195d67482SBill Paul #define BGE_BMAN_RXCPU_DMAALLOC_REQ	0x443C
127295d67482SBill Paul #define BGE_BMAN_RXCPU_DMAALLOC_RESP	0x4440
127395d67482SBill Paul #define BGE_BMAN_TXCPU_DMAALLOC_REQ	0x4444
127495d67482SBill Paul #define BGE_BMAN_TXCPU_DMALLLOC_RESP	0x4448
127595d67482SBill Paul #define BGE_BMAN_HWDIAG_1		0x444C
127695d67482SBill Paul #define BGE_BMAN_HWDIAG_2		0x4450
127795d67482SBill Paul #define BGE_BMAN_HWDIAG_3		0x4454
127895d67482SBill Paul 
127995d67482SBill Paul /* Buffer manager mode register */
128095d67482SBill Paul #define BGE_BMANMODE_RESET		0x00000001
128195d67482SBill Paul #define BGE_BMANMODE_ENABLE		0x00000002
128295d67482SBill Paul #define BGE_BMANMODE_ATTN		0x00000004
128395d67482SBill Paul #define BGE_BMANMODE_TESTMODE		0x00000008
128495d67482SBill Paul #define BGE_BMANMODE_LOMBUF_ATTN	0x00000010
128595d67482SBill Paul 
128695d67482SBill Paul /* Buffer manager status register */
128795d67482SBill Paul #define BGE_BMANSTAT_ERRO		0x00000004
128895d67482SBill Paul #define BGE_BMANSTAT_LOWMBUF_ERROR	0x00000010
128995d67482SBill Paul 
129095d67482SBill Paul 
129195d67482SBill Paul /*
129295d67482SBill Paul  * Read DMA Control registers
129395d67482SBill Paul  */
129495d67482SBill Paul #define BGE_RDMA_MODE			0x4800
129595d67482SBill Paul #define BGE_RDMA_STATUS			0x4804
129695d67482SBill Paul 
129795d67482SBill Paul /* Read DMA mode register */
129895d67482SBill Paul #define BGE_RDMAMODE_RESET		0x00000001
129995d67482SBill Paul #define BGE_RDMAMODE_ENABLE		0x00000002
130095d67482SBill Paul #define BGE_RDMAMODE_PCI_TGT_ABRT_ATTN	0x00000004
130195d67482SBill Paul #define BGE_RDMAMODE_PCI_MSTR_ABRT_ATTN	0x00000008
130295d67482SBill Paul #define BGE_RDMAMODE_PCI_PERR_ATTN	0x00000010
130395d67482SBill Paul #define BGE_RDMAMODE_PCI_ADDROFLOW_ATTN	0x00000020
130495d67482SBill Paul #define BGE_RDMAMODE_PCI_FIFOOFLOW_ATTN	0x00000040
130595d67482SBill Paul #define BGE_RDMAMODE_PCI_FIFOUFLOW_ATTN	0x00000080
130695d67482SBill Paul #define BGE_RDMAMODE_PCI_FIFOOREAD_ATTN	0x00000100
130795d67482SBill Paul #define BGE_RDMAMODE_LOCWRITE_TOOBIG	0x00000200
130895d67482SBill Paul #define BGE_RDMAMODE_ALL_ATTNS		0x000003FC
130995d67482SBill Paul 
131095d67482SBill Paul /* Read DMA status register */
131195d67482SBill Paul #define BGE_RDMASTAT_PCI_TGT_ABRT_ATTN	0x00000004
131295d67482SBill Paul #define BGE_RDMASTAT_PCI_MSTR_ABRT_ATTN	0x00000008
131395d67482SBill Paul #define BGE_RDMASTAT_PCI_PERR_ATTN	0x00000010
131495d67482SBill Paul #define BGE_RDMASTAT_PCI_ADDROFLOW_ATTN	0x00000020
131595d67482SBill Paul #define BGE_RDMASTAT_PCI_FIFOOFLOW_ATTN	0x00000040
131695d67482SBill Paul #define BGE_RDMASTAT_PCI_FIFOUFLOW_ATTN	0x00000080
131795d67482SBill Paul #define BGE_RDMASTAT_PCI_FIFOOREAD_ATTN	0x00000100
131895d67482SBill Paul #define BGE_RDMASTAT_LOCWRITE_TOOBIG	0x00000200
131995d67482SBill Paul 
132095d67482SBill Paul /*
132195d67482SBill Paul  * Write DMA control registers
132295d67482SBill Paul  */
132395d67482SBill Paul #define BGE_WDMA_MODE			0x4C00
132495d67482SBill Paul #define BGE_WDMA_STATUS			0x4C04
132595d67482SBill Paul 
132695d67482SBill Paul /* Write DMA mode register */
132795d67482SBill Paul #define BGE_WDMAMODE_RESET		0x00000001
132895d67482SBill Paul #define BGE_WDMAMODE_ENABLE		0x00000002
132995d67482SBill Paul #define BGE_WDMAMODE_PCI_TGT_ABRT_ATTN	0x00000004
133095d67482SBill Paul #define BGE_WDMAMODE_PCI_MSTR_ABRT_ATTN	0x00000008
133195d67482SBill Paul #define BGE_WDMAMODE_PCI_PERR_ATTN	0x00000010
133295d67482SBill Paul #define BGE_WDMAMODE_PCI_ADDROFLOW_ATTN	0x00000020
133395d67482SBill Paul #define BGE_WDMAMODE_PCI_FIFOOFLOW_ATTN	0x00000040
133495d67482SBill Paul #define BGE_WDMAMODE_PCI_FIFOUFLOW_ATTN	0x00000080
133595d67482SBill Paul #define BGE_WDMAMODE_PCI_FIFOOREAD_ATTN	0x00000100
133695d67482SBill Paul #define BGE_WDMAMODE_LOCREAD_TOOBIG	0x00000200
133795d67482SBill Paul #define BGE_WDMAMODE_ALL_ATTNS		0x000003FC
133895d67482SBill Paul 
133995d67482SBill Paul /* Write DMA status register */
134095d67482SBill Paul #define BGE_WDMASTAT_PCI_TGT_ABRT_ATTN	0x00000004
134195d67482SBill Paul #define BGE_WDMASTAT_PCI_MSTR_ABRT_ATTN	0x00000008
134295d67482SBill Paul #define BGE_WDMASTAT_PCI_PERR_ATTN	0x00000010
134395d67482SBill Paul #define BGE_WDMASTAT_PCI_ADDROFLOW_ATTN	0x00000020
134495d67482SBill Paul #define BGE_WDMASTAT_PCI_FIFOOFLOW_ATTN	0x00000040
134595d67482SBill Paul #define BGE_WDMASTAT_PCI_FIFOUFLOW_ATTN	0x00000080
134695d67482SBill Paul #define BGE_WDMASTAT_PCI_FIFOOREAD_ATTN	0x00000100
134795d67482SBill Paul #define BGE_WDMASTAT_LOCREAD_TOOBIG	0x00000200
134895d67482SBill Paul 
134995d67482SBill Paul 
135095d67482SBill Paul /*
135195d67482SBill Paul  * RX CPU registers
135295d67482SBill Paul  */
135395d67482SBill Paul #define BGE_RXCPU_MODE			0x5000
135495d67482SBill Paul #define BGE_RXCPU_STATUS		0x5004
135595d67482SBill Paul #define BGE_RXCPU_PC			0x501C
135695d67482SBill Paul 
135795d67482SBill Paul /* RX CPU mode register */
135895d67482SBill Paul #define BGE_RXCPUMODE_RESET		0x00000001
135995d67482SBill Paul #define BGE_RXCPUMODE_SINGLESTEP	0x00000002
136095d67482SBill Paul #define BGE_RXCPUMODE_P0_DATAHLT_ENB	0x00000004
136195d67482SBill Paul #define BGE_RXCPUMODE_P0_INSTRHLT_ENB	0x00000008
136295d67482SBill Paul #define BGE_RXCPUMODE_WR_POSTBUF_ENB	0x00000010
136395d67482SBill Paul #define BGE_RXCPUMODE_DATACACHE_ENB	0x00000020
136495d67482SBill Paul #define BGE_RXCPUMODE_ROMFAIL		0x00000040
136595d67482SBill Paul #define BGE_RXCPUMODE_WATCHDOG_ENB	0x00000080
136695d67482SBill Paul #define BGE_RXCPUMODE_INSTRCACHE_PRF	0x00000100
136795d67482SBill Paul #define BGE_RXCPUMODE_INSTRCACHE_FLUSH	0x00000200
136895d67482SBill Paul #define BGE_RXCPUMODE_HALTCPU		0x00000400
136995d67482SBill Paul #define BGE_RXCPUMODE_INVDATAHLT_ENB	0x00000800
137095d67482SBill Paul #define BGE_RXCPUMODE_MADDRTRAPHLT_ENB	0x00001000
137195d67482SBill Paul #define BGE_RXCPUMODE_RADDRTRAPHLT_ENB	0x00002000
137295d67482SBill Paul 
137395d67482SBill Paul /* RX CPU status register */
137495d67482SBill Paul #define BGE_RXCPUSTAT_HW_BREAKPOINT	0x00000001
137595d67482SBill Paul #define BGE_RXCPUSTAT_HLTINSTR_EXECUTED	0x00000002
137695d67482SBill Paul #define BGE_RXCPUSTAT_INVALID_INSTR	0x00000004
137795d67482SBill Paul #define BGE_RXCPUSTAT_P0_DATAREF	0x00000008
137895d67482SBill Paul #define BGE_RXCPUSTAT_P0_INSTRREF	0x00000010
137995d67482SBill Paul #define BGE_RXCPUSTAT_INVALID_DATAACC	0x00000020
138095d67482SBill Paul #define BGE_RXCPUSTAT_INVALID_INSTRFTCH	0x00000040
138195d67482SBill Paul #define BGE_RXCPUSTAT_BAD_MEMALIGN	0x00000080
138295d67482SBill Paul #define BGE_RXCPUSTAT_MADDR_TRAP	0x00000100
138395d67482SBill Paul #define BGE_RXCPUSTAT_REGADDR_TRAP	0x00000200
138495d67482SBill Paul #define BGE_RXCPUSTAT_DATAACC_STALL	0x00001000
138595d67482SBill Paul #define BGE_RXCPUSTAT_INSTRFETCH_STALL	0x00002000
138695d67482SBill Paul #define BGE_RXCPUSTAT_MA_WR_FIFOOFLOW	0x08000000
138795d67482SBill Paul #define BGE_RXCPUSTAT_MA_RD_FIFOOFLOW	0x10000000
138895d67482SBill Paul #define BGE_RXCPUSTAT_MA_DATAMASK_OFLOW	0x20000000
138995d67482SBill Paul #define BGE_RXCPUSTAT_MA_REQ_FIFOOFLOW	0x40000000
139095d67482SBill Paul #define BGE_RXCPUSTAT_BLOCKING_READ	0x80000000
139195d67482SBill Paul 
139295d67482SBill Paul 
139395d67482SBill Paul /*
139495d67482SBill Paul  * TX CPU registers
139595d67482SBill Paul  */
139695d67482SBill Paul #define BGE_TXCPU_MODE			0x5400
139795d67482SBill Paul #define BGE_TXCPU_STATUS		0x5404
139895d67482SBill Paul #define BGE_TXCPU_PC			0x541C
139995d67482SBill Paul 
140095d67482SBill Paul /* TX CPU mode register */
140195d67482SBill Paul #define BGE_TXCPUMODE_RESET		0x00000001
140295d67482SBill Paul #define BGE_TXCPUMODE_SINGLESTEP	0x00000002
140395d67482SBill Paul #define BGE_TXCPUMODE_P0_DATAHLT_ENB	0x00000004
140495d67482SBill Paul #define BGE_TXCPUMODE_P0_INSTRHLT_ENB	0x00000008
140595d67482SBill Paul #define BGE_TXCPUMODE_WR_POSTBUF_ENB	0x00000010
140695d67482SBill Paul #define BGE_TXCPUMODE_DATACACHE_ENB	0x00000020
140795d67482SBill Paul #define BGE_TXCPUMODE_ROMFAIL		0x00000040
140895d67482SBill Paul #define BGE_TXCPUMODE_WATCHDOG_ENB	0x00000080
140995d67482SBill Paul #define BGE_TXCPUMODE_INSTRCACHE_PRF	0x00000100
141095d67482SBill Paul #define BGE_TXCPUMODE_INSTRCACHE_FLUSH	0x00000200
141195d67482SBill Paul #define BGE_TXCPUMODE_HALTCPU		0x00000400
141295d67482SBill Paul #define BGE_TXCPUMODE_INVDATAHLT_ENB	0x00000800
141395d67482SBill Paul #define BGE_TXCPUMODE_MADDRTRAPHLT_ENB	0x00001000
141495d67482SBill Paul 
141595d67482SBill Paul /* TX CPU status register */
141695d67482SBill Paul #define BGE_TXCPUSTAT_HW_BREAKPOINT	0x00000001
141795d67482SBill Paul #define BGE_TXCPUSTAT_HLTINSTR_EXECUTED	0x00000002
141895d67482SBill Paul #define BGE_TXCPUSTAT_INVALID_INSTR	0x00000004
141995d67482SBill Paul #define BGE_TXCPUSTAT_P0_DATAREF	0x00000008
142095d67482SBill Paul #define BGE_TXCPUSTAT_P0_INSTRREF	0x00000010
142195d67482SBill Paul #define BGE_TXCPUSTAT_INVALID_DATAACC	0x00000020
142295d67482SBill Paul #define BGE_TXCPUSTAT_INVALID_INSTRFTCH	0x00000040
142395d67482SBill Paul #define BGE_TXCPUSTAT_BAD_MEMALIGN	0x00000080
142495d67482SBill Paul #define BGE_TXCPUSTAT_MADDR_TRAP	0x00000100
142595d67482SBill Paul #define BGE_TXCPUSTAT_REGADDR_TRAP	0x00000200
142695d67482SBill Paul #define BGE_TXCPUSTAT_DATAACC_STALL	0x00001000
142795d67482SBill Paul #define BGE_TXCPUSTAT_INSTRFETCH_STALL	0x00002000
142895d67482SBill Paul #define BGE_TXCPUSTAT_MA_WR_FIFOOFLOW	0x08000000
142995d67482SBill Paul #define BGE_TXCPUSTAT_MA_RD_FIFOOFLOW	0x10000000
143095d67482SBill Paul #define BGE_TXCPUSTAT_MA_DATAMASK_OFLOW	0x20000000
143195d67482SBill Paul #define BGE_TXCPUSTAT_MA_REQ_FIFOOFLOW	0x40000000
143295d67482SBill Paul #define BGE_TXCPUSTAT_BLOCKING_READ	0x80000000
143395d67482SBill Paul 
143495d67482SBill Paul 
143595d67482SBill Paul /*
143695d67482SBill Paul  * Low priority mailbox registers
143795d67482SBill Paul  */
143895d67482SBill Paul #define BGE_LPMBX_IRQ0_HI		0x5800
143995d67482SBill Paul #define BGE_LPMBX_IRQ0_LO		0x5804
144095d67482SBill Paul #define BGE_LPMBX_IRQ1_HI		0x5808
144195d67482SBill Paul #define BGE_LPMBX_IRQ1_LO		0x580C
144295d67482SBill Paul #define BGE_LPMBX_IRQ2_HI		0x5810
144395d67482SBill Paul #define BGE_LPMBX_IRQ2_LO		0x5814
144495d67482SBill Paul #define BGE_LPMBX_IRQ3_HI		0x5818
144595d67482SBill Paul #define BGE_LPMBX_IRQ3_LO		0x581C
144695d67482SBill Paul #define BGE_LPMBX_GEN0_HI		0x5820
144795d67482SBill Paul #define BGE_LPMBX_GEN0_LO		0x5824
144895d67482SBill Paul #define BGE_LPMBX_GEN1_HI		0x5828
144995d67482SBill Paul #define BGE_LPMBX_GEN1_LO		0x582C
145095d67482SBill Paul #define BGE_LPMBX_GEN2_HI		0x5830
145195d67482SBill Paul #define BGE_LPMBX_GEN2_LO		0x5834
145295d67482SBill Paul #define BGE_LPMBX_GEN3_HI		0x5828
145395d67482SBill Paul #define BGE_LPMBX_GEN3_LO		0x582C
145495d67482SBill Paul #define BGE_LPMBX_GEN4_HI		0x5840
145595d67482SBill Paul #define BGE_LPMBX_GEN4_LO		0x5844
145695d67482SBill Paul #define BGE_LPMBX_GEN5_HI		0x5848
145795d67482SBill Paul #define BGE_LPMBX_GEN5_LO		0x584C
145895d67482SBill Paul #define BGE_LPMBX_GEN6_HI		0x5850
145995d67482SBill Paul #define BGE_LPMBX_GEN6_LO		0x5854
146095d67482SBill Paul #define BGE_LPMBX_GEN7_HI		0x5858
146195d67482SBill Paul #define BGE_LPMBX_GEN7_LO		0x585C
146295d67482SBill Paul #define BGE_LPMBX_RELOAD_STATS_HI	0x5860
146395d67482SBill Paul #define BGE_LPMBX_RELOAD_STATS_LO	0x5864
146495d67482SBill Paul #define BGE_LPMBX_RX_STD_PROD_HI	0x5868
146595d67482SBill Paul #define BGE_LPMBX_RX_STD_PROD_LO	0x586C
146695d67482SBill Paul #define BGE_LPMBX_RX_JUMBO_PROD_HI	0x5870
146795d67482SBill Paul #define BGE_LPMBX_RX_JUMBO_PROD_LO	0x5874
146895d67482SBill Paul #define BGE_LPMBX_RX_MINI_PROD_HI	0x5878
146995d67482SBill Paul #define BGE_LPMBX_RX_MINI_PROD_LO	0x587C
147095d67482SBill Paul #define BGE_LPMBX_RX_CONS0_HI		0x5880
147195d67482SBill Paul #define BGE_LPMBX_RX_CONS0_LO		0x5884
147295d67482SBill Paul #define BGE_LPMBX_RX_CONS1_HI		0x5888
147395d67482SBill Paul #define BGE_LPMBX_RX_CONS1_LO		0x588C
147495d67482SBill Paul #define BGE_LPMBX_RX_CONS2_HI		0x5890
147595d67482SBill Paul #define BGE_LPMBX_RX_CONS2_LO		0x5894
147695d67482SBill Paul #define BGE_LPMBX_RX_CONS3_HI		0x5898
147795d67482SBill Paul #define BGE_LPMBX_RX_CONS3_LO		0x589C
147895d67482SBill Paul #define BGE_LPMBX_RX_CONS4_HI		0x58A0
147995d67482SBill Paul #define BGE_LPMBX_RX_CONS4_LO		0x58A4
148095d67482SBill Paul #define BGE_LPMBX_RX_CONS5_HI		0x58A8
148195d67482SBill Paul #define BGE_LPMBX_RX_CONS5_LO		0x58AC
148295d67482SBill Paul #define BGE_LPMBX_RX_CONS6_HI		0x58B0
148395d67482SBill Paul #define BGE_LPMBX_RX_CONS6_LO		0x58B4
148495d67482SBill Paul #define BGE_LPMBX_RX_CONS7_HI		0x58B8
148595d67482SBill Paul #define BGE_LPMBX_RX_CONS7_LO		0x58BC
148695d67482SBill Paul #define BGE_LPMBX_RX_CONS8_HI		0x58C0
148795d67482SBill Paul #define BGE_LPMBX_RX_CONS8_LO		0x58C4
148895d67482SBill Paul #define BGE_LPMBX_RX_CONS9_HI		0x58C8
148995d67482SBill Paul #define BGE_LPMBX_RX_CONS9_LO		0x58CC
149095d67482SBill Paul #define BGE_LPMBX_RX_CONS10_HI		0x58D0
149195d67482SBill Paul #define BGE_LPMBX_RX_CONS10_LO		0x58D4
149295d67482SBill Paul #define BGE_LPMBX_RX_CONS11_HI		0x58D8
149395d67482SBill Paul #define BGE_LPMBX_RX_CONS11_LO		0x58DC
149495d67482SBill Paul #define BGE_LPMBX_RX_CONS12_HI		0x58E0
149595d67482SBill Paul #define BGE_LPMBX_RX_CONS12_LO		0x58E4
149695d67482SBill Paul #define BGE_LPMBX_RX_CONS13_HI		0x58E8
149795d67482SBill Paul #define BGE_LPMBX_RX_CONS13_LO		0x58EC
149895d67482SBill Paul #define BGE_LPMBX_RX_CONS14_HI		0x58F0
149995d67482SBill Paul #define BGE_LPMBX_RX_CONS14_LO		0x58F4
150095d67482SBill Paul #define BGE_LPMBX_RX_CONS15_HI		0x58F8
150195d67482SBill Paul #define BGE_LPMBX_RX_CONS15_LO		0x58FC
150295d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD0_HI	0x5900
150395d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD0_LO	0x5904
150495d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD1_HI	0x5908
150595d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD1_LO	0x590C
150695d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD2_HI	0x5910
150795d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD2_LO	0x5914
150895d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD3_HI	0x5918
150995d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD3_LO	0x591C
151095d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD4_HI	0x5920
151195d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD4_LO	0x5924
151295d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD5_HI	0x5928
151395d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD5_LO	0x592C
151495d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD6_HI	0x5930
151595d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD6_LO	0x5934
151695d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD7_HI	0x5938
151795d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD7_LO	0x593C
151895d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD8_HI	0x5940
151995d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD8_LO	0x5944
152095d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD9_HI	0x5948
152195d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD9_LO	0x594C
152295d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD10_HI	0x5950
152395d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD10_LO	0x5954
152495d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD11_HI	0x5958
152595d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD11_LO	0x595C
152695d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD12_HI	0x5960
152795d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD12_LO	0x5964
152895d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD13_HI	0x5968
152995d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD13_LO	0x596C
153095d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD14_HI	0x5970
153195d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD14_LO	0x5974
153295d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD15_HI	0x5978
153395d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD15_LO	0x597C
153495d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD0_HI	0x5980
153595d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD0_LO	0x5984
153695d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD1_HI	0x5988
153795d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD1_LO	0x598C
153895d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD2_HI	0x5990
153995d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD2_LO	0x5994
154095d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD3_HI	0x5998
154195d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD3_LO	0x599C
154295d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD4_HI	0x59A0
154395d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD4_LO	0x59A4
154495d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD5_HI	0x59A8
154595d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD5_LO	0x59AC
154695d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD6_HI	0x59B0
154795d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD6_LO	0x59B4
154895d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD7_HI	0x59B8
154995d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD7_LO	0x59BC
155095d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD8_HI	0x59C0
155195d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD8_LO	0x59C4
155295d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD9_HI	0x59C8
155395d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD9_LO	0x59CC
155495d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD10_HI	0x59D0
155595d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD10_LO	0x59D4
155695d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD11_HI	0x59D8
155795d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD11_LO	0x59DC
155895d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD12_HI	0x59E0
155995d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD12_LO	0x59E4
156095d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD13_HI	0x59E8
156195d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD13_LO	0x59EC
156295d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD14_HI	0x59F0
156395d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD14_LO	0x59F4
156495d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD15_HI	0x59F8
156595d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD15_LO	0x59FC
156695d67482SBill Paul 
156795d67482SBill Paul /*
156895d67482SBill Paul  * Flow throw Queue reset register
156995d67482SBill Paul  */
157095d67482SBill Paul #define BGE_FTQ_RESET			0x5C00
157195d67482SBill Paul 
157295d67482SBill Paul #define BGE_FTQRESET_DMAREAD		0x00000002
157395d67482SBill Paul #define BGE_FTQRESET_DMAHIPRIO_RD	0x00000004
157495d67482SBill Paul #define BGE_FTQRESET_DMADONE		0x00000010
157595d67482SBill Paul #define BGE_FTQRESET_SBDC		0x00000020
157695d67482SBill Paul #define BGE_FTQRESET_SDI		0x00000040
157795d67482SBill Paul #define BGE_FTQRESET_WDMA		0x00000080
157895d67482SBill Paul #define BGE_FTQRESET_DMAHIPRIO_WR	0x00000100
157995d67482SBill Paul #define BGE_FTQRESET_TYPE1_SOFTWARE	0x00000200
158095d67482SBill Paul #define BGE_FTQRESET_SDC		0x00000400
158195d67482SBill Paul #define BGE_FTQRESET_HCC		0x00000800
158295d67482SBill Paul #define BGE_FTQRESET_TXFIFO		0x00001000
158395d67482SBill Paul #define BGE_FTQRESET_MBC		0x00002000
158495d67482SBill Paul #define BGE_FTQRESET_RBDC		0x00004000
158595d67482SBill Paul #define BGE_FTQRESET_RXLP		0x00008000
158695d67482SBill Paul #define BGE_FTQRESET_RDBDI		0x00010000
158795d67482SBill Paul #define BGE_FTQRESET_RDC		0x00020000
158895d67482SBill Paul #define BGE_FTQRESET_TYPE2_SOFTWARE	0x00040000
158995d67482SBill Paul 
159095d67482SBill Paul /*
159195d67482SBill Paul  * Message Signaled Interrupt registers
159295d67482SBill Paul  */
159395d67482SBill Paul #define BGE_MSI_MODE			0x6000
159495d67482SBill Paul #define BGE_MSI_STATUS			0x6004
159595d67482SBill Paul #define BGE_MSI_FIFOACCESS		0x6008
159695d67482SBill Paul 
159795d67482SBill Paul /* MSI mode register */
159895d67482SBill Paul #define BGE_MSIMODE_RESET		0x00000001
159995d67482SBill Paul #define BGE_MSIMODE_ENABLE		0x00000002
160095d67482SBill Paul #define BGE_MSIMODE_PCI_TGT_ABRT_ATTN	0x00000004
160195d67482SBill Paul #define BGE_MSIMODE_PCI_MSTR_ABRT_ATTN	0x00000008
160295d67482SBill Paul #define BGE_MSIMODE_PCI_PERR_ATTN	0x00000010
160395d67482SBill Paul #define BGE_MSIMODE_MSI_FIFOUFLOW_ATTN	0x00000020
160495d67482SBill Paul #define BGE_MSIMODE_MSI_FIFOOFLOW_ATTN	0x00000040
160595d67482SBill Paul 
160695d67482SBill Paul /* MSI status register */
160795d67482SBill Paul #define BGE_MSISTAT_PCI_TGT_ABRT_ATTN	0x00000004
160895d67482SBill Paul #define BGE_MSISTAT_PCI_MSTR_ABRT_ATTN	0x00000008
160995d67482SBill Paul #define BGE_MSISTAT_PCI_PERR_ATTN	0x00000010
161095d67482SBill Paul #define BGE_MSISTAT_MSI_FIFOUFLOW_ATTN	0x00000020
161195d67482SBill Paul #define BGE_MSISTAT_MSI_FIFOOFLOW_ATTN	0x00000040
161295d67482SBill Paul 
161395d67482SBill Paul 
161495d67482SBill Paul /*
161595d67482SBill Paul  * DMA Completion registers
161695d67482SBill Paul  */
161795d67482SBill Paul #define BGE_DMAC_MODE			0x6400
161895d67482SBill Paul 
161995d67482SBill Paul /* DMA Completion mode register */
162095d67482SBill Paul #define BGE_DMACMODE_RESET		0x00000001
162195d67482SBill Paul #define BGE_DMACMODE_ENABLE		0x00000002
162295d67482SBill Paul 
162395d67482SBill Paul 
162495d67482SBill Paul /*
162595d67482SBill Paul  * General control registers.
162695d67482SBill Paul  */
162795d67482SBill Paul #define BGE_MODE_CTL			0x6800
162895d67482SBill Paul #define BGE_MISC_CFG			0x6804
162995d67482SBill Paul #define BGE_MISC_LOCAL_CTL		0x6808
163095d67482SBill Paul #define BGE_EE_ADDR			0x6838
163195d67482SBill Paul #define BGE_EE_DATA			0x683C
163295d67482SBill Paul #define BGE_EE_CTL			0x6840
163395d67482SBill Paul #define BGE_MDI_CTL			0x6844
163495d67482SBill Paul #define BGE_EE_DELAY			0x6848
163595d67482SBill Paul 
163695d67482SBill Paul /* Mode control register */
163795d67482SBill Paul #define BGE_MODECTL_INT_SNDCOAL_ONLY	0x00000001
163895d67482SBill Paul #define BGE_MODECTL_BYTESWAP_NONFRAME	0x00000002
163995d67482SBill Paul #define BGE_MODECTL_WORDSWAP_NONFRAME	0x00000004
164095d67482SBill Paul #define BGE_MODECTL_BYTESWAP_DATA	0x00000010
164195d67482SBill Paul #define BGE_MODECTL_WORDSWAP_DATA	0x00000020
164295d67482SBill Paul #define BGE_MODECTL_NO_FRAME_CRACKING	0x00000200
164395d67482SBill Paul #define BGE_MODECTL_NO_RX_CRC		0x00000400
164495d67482SBill Paul #define BGE_MODECTL_RX_BADFRAMES	0x00000800
164595d67482SBill Paul #define BGE_MODECTL_NO_TX_INTR		0x00002000
164695d67482SBill Paul #define BGE_MODECTL_NO_RX_INTR		0x00004000
164795d67482SBill Paul #define BGE_MODECTL_FORCE_PCI32		0x00008000
164895d67482SBill Paul #define BGE_MODECTL_STACKUP		0x00010000
164995d67482SBill Paul #define BGE_MODECTL_HOST_SEND_BDS	0x00020000
165095d67482SBill Paul #define BGE_MODECTL_TX_NO_PHDR_CSUM	0x00100000
165195d67482SBill Paul #define BGE_MODECTL_RX_NO_PHDR_CSUM	0x00800000
165295d67482SBill Paul #define BGE_MODECTL_TX_ATTN_INTR	0x01000000
165395d67482SBill Paul #define BGE_MODECTL_RX_ATTN_INTR	0x02000000
165495d67482SBill Paul #define BGE_MODECTL_MAC_ATTN_INTR	0x04000000
165595d67482SBill Paul #define BGE_MODECTL_DMA_ATTN_INTR	0x08000000
165695d67482SBill Paul #define BGE_MODECTL_FLOWCTL_ATTN_INTR	0x10000000
165795d67482SBill Paul #define BGE_MODECTL_4X_SENDRING_SZ	0x20000000
165895d67482SBill Paul #define BGE_MODECTL_FW_PROCESS_MCASTS	0x40000000
165995d67482SBill Paul 
166095d67482SBill Paul /* Misc. config register */
166195d67482SBill Paul #define BGE_MISCCFG_RESET_CORE_CLOCKS	0x00000001
166295d67482SBill Paul #define BGE_MISCCFG_TIMER_PRESCALER	0x000000FE
166395d67482SBill Paul 
166495d67482SBill Paul #define BGE_32BITTIME_66MHZ		(0x41 << 1)
166595d67482SBill Paul 
166695d67482SBill Paul /* Misc. Local Control */
166795d67482SBill Paul #define BGE_MLC_INTR_STATE		0x00000001
166895d67482SBill Paul #define BGE_MLC_INTR_CLR		0x00000002
166995d67482SBill Paul #define BGE_MLC_INTR_SET		0x00000004
167095d67482SBill Paul #define BGE_MLC_INTR_ONATTN		0x00000008
167195d67482SBill Paul #define BGE_MLC_MISCIO_IN0		0x00000100
167295d67482SBill Paul #define BGE_MLC_MISCIO_IN1		0x00000200
167395d67482SBill Paul #define BGE_MLC_MISCIO_IN2		0x00000400
167495d67482SBill Paul #define BGE_MLC_MISCIO_OUTEN0		0x00000800
167595d67482SBill Paul #define BGE_MLC_MISCIO_OUTEN1		0x00001000
167695d67482SBill Paul #define BGE_MLC_MISCIO_OUTEN2		0x00002000
167795d67482SBill Paul #define BGE_MLC_MISCIO_OUT0		0x00004000
167895d67482SBill Paul #define BGE_MLC_MISCIO_OUT1		0x00008000
167995d67482SBill Paul #define BGE_MLC_MISCIO_OUT2		0x00010000
168095d67482SBill Paul #define BGE_MLC_EXTRAM_ENB		0x00020000
168195d67482SBill Paul #define BGE_MLC_SRAM_SIZE		0x001C0000
168295d67482SBill Paul #define BGE_MLC_BANK_SEL		0x00200000 /* 0 = 2 banks, 1 == 1 */
168395d67482SBill Paul #define BGE_MLC_SSRAM_TYPE		0x00400000 /* 1 = ZBT, 0 = standard */
168495d67482SBill Paul #define BGE_MLC_SSRAM_CYC_DESEL		0x00800000
168595d67482SBill Paul #define BGE_MLC_AUTO_EEPROM		0x01000000
168695d67482SBill Paul 
168795d67482SBill Paul #define BGE_SSRAMSIZE_256KB		0x00000000
168895d67482SBill Paul #define BGE_SSRAMSIZE_512KB		0x00040000
168995d67482SBill Paul #define BGE_SSRAMSIZE_1MB		0x00080000
169095d67482SBill Paul #define BGE_SSRAMSIZE_2MB		0x000C0000
169195d67482SBill Paul #define BGE_SSRAMSIZE_4MB		0x00100000
169295d67482SBill Paul #define BGE_SSRAMSIZE_8MB		0x00140000
169395d67482SBill Paul #define BGE_SSRAMSIZE_16M		0x00180000
169495d67482SBill Paul 
169595d67482SBill Paul /* EEPROM address register */
169695d67482SBill Paul #define BGE_EEADDR_ADDRESS		0x0000FFFC
169795d67482SBill Paul #define BGE_EEADDR_HALFCLK		0x01FF0000
169895d67482SBill Paul #define BGE_EEADDR_START		0x02000000
169995d67482SBill Paul #define BGE_EEADDR_DEVID		0x1C000000
170095d67482SBill Paul #define BGE_EEADDR_RESET		0x20000000
170195d67482SBill Paul #define BGE_EEADDR_DONE			0x40000000
170295d67482SBill Paul #define BGE_EEADDR_RW			0x80000000 /* 1 = rd, 0 = wr */
170395d67482SBill Paul 
170495d67482SBill Paul #define BGE_EEDEVID(x)			((x & 7) << 26)
170595d67482SBill Paul #define BGE_EEHALFCLK(x)		((x & 0x1FF) << 16)
170695d67482SBill Paul #define BGE_HALFCLK_384SCL		0x60
170795d67482SBill Paul #define BGE_EE_READCMD \
170895d67482SBill Paul 	(BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)|	\
170995d67482SBill Paul 	BGE_EEADDR_START|BGE_EEADDR_RW|BGE_EEADDR_DONE)
171095d67482SBill Paul #define BGE_EE_WRCMD \
171195d67482SBill Paul 	(BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)|	\
171295d67482SBill Paul 	BGE_EEADDR_START|BGE_EEADDR_DONE)
171395d67482SBill Paul 
171495d67482SBill Paul /* EEPROM Control register */
171595d67482SBill Paul #define BGE_EECTL_CLKOUT_TRISTATE	0x00000001
171695d67482SBill Paul #define BGE_EECTL_CLKOUT		0x00000002
171795d67482SBill Paul #define BGE_EECTL_CLKIN			0x00000004
171895d67482SBill Paul #define BGE_EECTL_DATAOUT_TRISTATE	0x00000008
171995d67482SBill Paul #define BGE_EECTL_DATAOUT		0x00000010
172095d67482SBill Paul #define BGE_EECTL_DATAIN		0x00000020
172195d67482SBill Paul 
172295d67482SBill Paul /* MDI (MII/GMII) access register */
172395d67482SBill Paul #define BGE_MDI_DATA			0x00000001
172495d67482SBill Paul #define BGE_MDI_DIR			0x00000002
172595d67482SBill Paul #define BGE_MDI_SEL			0x00000004
172695d67482SBill Paul #define BGE_MDI_CLK			0x00000008
172795d67482SBill Paul 
172895d67482SBill Paul #define BGE_MEMWIN_START		0x00008000
172995d67482SBill Paul #define BGE_MEMWIN_END			0x0000FFFF
173095d67482SBill Paul 
173195d67482SBill Paul 
173295d67482SBill Paul #define BGE_MEMWIN_READ(sc, x, val)					\
173395d67482SBill Paul 	do {								\
173495d67482SBill Paul 		pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR,	\
173595d67482SBill Paul 		    (0xFFFF0000 & x), 4);				\
173695d67482SBill Paul 		val = CSR_READ_4(sc, BGE_MEMWIN_START + (x & 0xFFFF));	\
173795d67482SBill Paul 	} while(0)
173895d67482SBill Paul 
173995d67482SBill Paul #define BGE_MEMWIN_WRITE(sc, x, val)					\
174095d67482SBill Paul 	do {								\
174195d67482SBill Paul 		pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR,	\
174295d67482SBill Paul 		    (0xFFFF0000 & x), 4);				\
174395d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MEMWIN_START + (x & 0xFFFF), val);	\
174495d67482SBill Paul 	} while(0)
174595d67482SBill Paul 
174695d67482SBill Paul /*
174795d67482SBill Paul  * This magic number is used to prevent PXE restart when we
174895d67482SBill Paul  * issue a software reset. We write this magic number to the
174995d67482SBill Paul  * firmware mailbox at 0xB50 in order to prevent the PXE boot
175095d67482SBill Paul  * code from running.
175195d67482SBill Paul  */
175295d67482SBill Paul #define BGE_MAGIC_NUMBER                0x4B657654
175395d67482SBill Paul 
175495d67482SBill Paul typedef struct {
175595d67482SBill Paul 	u_int32_t		bge_addr_hi;
175695d67482SBill Paul 	u_int32_t		bge_addr_lo;
175795d67482SBill Paul } bge_hostaddr;
1758f41ac2beSBill Paul 
1759487a8c7eSPaul Saab #define BGE_HOSTADDR(x, y)						\
1760487a8c7eSPaul Saab 	do {								\
1761487a8c7eSPaul Saab 		(x).bge_addr_lo = ((u_int64_t) (y) & 0xffffffff);	\
1762487a8c7eSPaul Saab 		(x).bge_addr_hi = ((u_int64_t) (y) >> 32);		\
1763487a8c7eSPaul Saab 	} while(0)
176495d67482SBill Paul 
1765f41ac2beSBill Paul #define BGE_ADDR_LO(y)	\
1766f41ac2beSBill Paul 	((u_int64_t) (y) & 0xFFFFFFFF)
1767f41ac2beSBill Paul #define BGE_ADDR_HI(y)	\
1768f41ac2beSBill Paul 	((u_int64_t) (y) >> 32)
1769f41ac2beSBill Paul 
177095d67482SBill Paul /* Ring control block structure */
177195d67482SBill Paul struct bge_rcb {
177295d67482SBill Paul 	bge_hostaddr		bge_hostaddr;
177367111612SJohn Polstra 	u_int32_t		bge_maxlen_flags;
177495d67482SBill Paul 	u_int32_t		bge_nicaddr;
177595d67482SBill Paul };
1776e907febfSPyun YongHyeon 
1777e907febfSPyun YongHyeon #define	RCB_WRITE_4(sc, rcb, offset, val) \
1778e907febfSPyun YongHyeon 	bus_space_write_4(sc->bge_btag, sc->bge_bhandle, \
1779e907febfSPyun YongHyeon 			  rcb + offsetof(struct bge_rcb, offset), val)
178067111612SJohn Polstra #define BGE_RCB_MAXLEN_FLAGS(maxlen, flags)	((maxlen) << 16 | (flags))
178195d67482SBill Paul 
178295d67482SBill Paul #define BGE_RCB_FLAG_USE_EXT_RX_BD	0x0001
178395d67482SBill Paul #define BGE_RCB_FLAG_RING_DISABLED	0x0002
178495d67482SBill Paul 
178595d67482SBill Paul struct bge_tx_bd {
178695d67482SBill Paul 	bge_hostaddr		bge_addr;
1787e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN
178895d67482SBill Paul 	u_int16_t		bge_flags;
178995d67482SBill Paul 	u_int16_t		bge_len;
179095d67482SBill Paul 	u_int16_t		bge_vlan_tag;
179195d67482SBill Paul 	u_int16_t		bge_rsvd;
1792e907febfSPyun YongHyeon #else
1793e907febfSPyun YongHyeon 	u_int16_t		bge_len;
1794e907febfSPyun YongHyeon 	u_int16_t		bge_flags;
1795e907febfSPyun YongHyeon 	u_int16_t		bge_rsvd;
1796e907febfSPyun YongHyeon 	u_int16_t		bge_vlan_tag;
1797e907febfSPyun YongHyeon #endif
179895d67482SBill Paul };
179995d67482SBill Paul 
180095d67482SBill Paul #define BGE_TXBDFLAG_TCP_UDP_CSUM	0x0001
180195d67482SBill Paul #define BGE_TXBDFLAG_IP_CSUM		0x0002
180295d67482SBill Paul #define BGE_TXBDFLAG_END		0x0004
180395d67482SBill Paul #define BGE_TXBDFLAG_IP_FRAG		0x0008
180495d67482SBill Paul #define BGE_TXBDFLAG_IP_FRAG_END	0x0010
180595d67482SBill Paul #define BGE_TXBDFLAG_VLAN_TAG		0x0040
180695d67482SBill Paul #define BGE_TXBDFLAG_COAL_NOW		0x0080
180795d67482SBill Paul #define BGE_TXBDFLAG_CPU_PRE_DMA	0x0100
180895d67482SBill Paul #define BGE_TXBDFLAG_CPU_POST_DMA	0x0200
180995d67482SBill Paul #define BGE_TXBDFLAG_INSERT_SRC_ADDR	0x1000
181095d67482SBill Paul #define BGE_TXBDFLAG_CHOOSE_SRC_ADDR	0x6000
181195d67482SBill Paul #define BGE_TXBDFLAG_NO_CRC		0x8000
181295d67482SBill Paul 
181395d67482SBill Paul #define BGE_NIC_TXRING_ADDR(ringno, size)	\
181495d67482SBill Paul 	BGE_SEND_RING_1_TO_4 +			\
181595d67482SBill Paul 	((ringno * sizeof(struct bge_tx_bd) * size) / 4)
181695d67482SBill Paul 
181795d67482SBill Paul struct bge_rx_bd {
181895d67482SBill Paul 	bge_hostaddr		bge_addr;
1819e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN
182095d67482SBill Paul 	u_int16_t		bge_len;
182195d67482SBill Paul 	u_int16_t		bge_idx;
182295d67482SBill Paul 	u_int16_t		bge_flags;
182395d67482SBill Paul 	u_int16_t		bge_type;
182495d67482SBill Paul 	u_int16_t		bge_tcp_udp_csum;
182595d67482SBill Paul 	u_int16_t		bge_ip_csum;
182695d67482SBill Paul 	u_int16_t		bge_vlan_tag;
182795d67482SBill Paul 	u_int16_t		bge_error_flag;
1828e907febfSPyun YongHyeon #else
1829e907febfSPyun YongHyeon 	u_int16_t		bge_idx;
1830e907febfSPyun YongHyeon 	u_int16_t		bge_len;
1831e907febfSPyun YongHyeon 	u_int16_t		bge_type;
1832e907febfSPyun YongHyeon 	u_int16_t		bge_flags;
1833e907febfSPyun YongHyeon 	u_int16_t		bge_ip_csum;
1834e907febfSPyun YongHyeon 	u_int16_t		bge_tcp_udp_csum;
1835e907febfSPyun YongHyeon 	u_int16_t		bge_error_flag;
1836e907febfSPyun YongHyeon 	u_int16_t		bge_vlan_tag;
1837e907febfSPyun YongHyeon #endif
183895d67482SBill Paul 	u_int32_t		bge_rsvd;
183995d67482SBill Paul 	u_int32_t		bge_opaque;
184095d67482SBill Paul };
184195d67482SBill Paul 
18421be6acb7SGleb Smirnoff struct bge_extrx_bd {
18431be6acb7SGleb Smirnoff 	bge_hostaddr		bge_addr1;
18441be6acb7SGleb Smirnoff 	bge_hostaddr		bge_addr2;
18451be6acb7SGleb Smirnoff 	bge_hostaddr		bge_addr3;
1846e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN
18471be6acb7SGleb Smirnoff 	u_int16_t		bge_len2;
18481be6acb7SGleb Smirnoff 	u_int16_t		bge_len1;
18491be6acb7SGleb Smirnoff 	u_int16_t		bge_rsvd1;
18501be6acb7SGleb Smirnoff 	u_int16_t		bge_len3;
1851e907febfSPyun YongHyeon #else
1852e907febfSPyun YongHyeon 	u_int16_t		bge_len1;
1853e907febfSPyun YongHyeon 	u_int16_t		bge_len2;
1854e907febfSPyun YongHyeon 	u_int16_t		bge_len3;
1855e907febfSPyun YongHyeon 	u_int16_t		bge_rsvd1;
1856e907febfSPyun YongHyeon #endif
18571be6acb7SGleb Smirnoff 	bge_hostaddr		bge_addr0;
1858e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN
18591be6acb7SGleb Smirnoff 	u_int16_t		bge_len0;
18601be6acb7SGleb Smirnoff 	u_int16_t		bge_idx;
18611be6acb7SGleb Smirnoff 	u_int16_t		bge_flags;
18621be6acb7SGleb Smirnoff 	u_int16_t		bge_type;
18631be6acb7SGleb Smirnoff 	u_int16_t		bge_tcp_udp_csum;
18641be6acb7SGleb Smirnoff 	u_int16_t		bge_ip_csum;
18651be6acb7SGleb Smirnoff 	u_int16_t		bge_vlan_tag;
18661be6acb7SGleb Smirnoff 	u_int16_t		bge_error_flag;
1867e907febfSPyun YongHyeon #else
1868e907febfSPyun YongHyeon 	u_int16_t		bge_idx;
1869e907febfSPyun YongHyeon 	u_int16_t		bge_len0;
1870e907febfSPyun YongHyeon 	u_int16_t		bge_type;
1871e907febfSPyun YongHyeon 	u_int16_t		bge_flags;
1872e907febfSPyun YongHyeon 	u_int16_t		bge_ip_csum;
1873e907febfSPyun YongHyeon 	u_int16_t		bge_tcp_udp_csum;
1874e907febfSPyun YongHyeon 	u_int16_t		bge_error_flag;
1875e907febfSPyun YongHyeon 	u_int16_t		bge_vlan_tag;
1876e907febfSPyun YongHyeon #endif
18771be6acb7SGleb Smirnoff 	u_int32_t		bge_rsvd0;
18781be6acb7SGleb Smirnoff 	u_int32_t		bge_opaque;
18791be6acb7SGleb Smirnoff };
18801be6acb7SGleb Smirnoff 
188195d67482SBill Paul #define BGE_RXBDFLAG_END		0x0004
188295d67482SBill Paul #define BGE_RXBDFLAG_JUMBO_RING		0x0020
188395d67482SBill Paul #define BGE_RXBDFLAG_VLAN_TAG		0x0040
188495d67482SBill Paul #define BGE_RXBDFLAG_ERROR		0x0400
188595d67482SBill Paul #define BGE_RXBDFLAG_MINI_RING		0x0800
188695d67482SBill Paul #define BGE_RXBDFLAG_IP_CSUM		0x1000
188795d67482SBill Paul #define BGE_RXBDFLAG_TCP_UDP_CSUM	0x2000
188895d67482SBill Paul #define BGE_RXBDFLAG_TCP_UDP_IS_TCP	0x4000
188995d67482SBill Paul 
189095d67482SBill Paul #define BGE_RXERRFLAG_BAD_CRC		0x0001
189195d67482SBill Paul #define BGE_RXERRFLAG_COLL_DETECT	0x0002
189295d67482SBill Paul #define BGE_RXERRFLAG_LINK_LOST		0x0004
189395d67482SBill Paul #define BGE_RXERRFLAG_PHY_DECODE_ERR	0x0008
189495d67482SBill Paul #define BGE_RXERRFLAG_MAC_ABORT		0x0010
189595d67482SBill Paul #define BGE_RXERRFLAG_RUNT		0x0020
189695d67482SBill Paul #define BGE_RXERRFLAG_TRUNC_NO_RSRCS	0x0040
189795d67482SBill Paul #define BGE_RXERRFLAG_GIANT		0x0080
189895d67482SBill Paul 
189995d67482SBill Paul struct bge_sts_idx {
1900e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN
190195d67482SBill Paul 	u_int16_t		bge_rx_prod_idx;
190295d67482SBill Paul 	u_int16_t		bge_tx_cons_idx;
1903e907febfSPyun YongHyeon #else
1904e907febfSPyun YongHyeon 	u_int16_t		bge_tx_cons_idx;
1905e907febfSPyun YongHyeon 	u_int16_t		bge_rx_prod_idx;
1906e907febfSPyun YongHyeon #endif
190795d67482SBill Paul };
190895d67482SBill Paul 
190995d67482SBill Paul struct bge_status_block {
191095d67482SBill Paul 	u_int32_t		bge_status;
191195d67482SBill Paul 	u_int32_t		bge_rsvd0;
1912e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN
191395d67482SBill Paul 	u_int16_t		bge_rx_jumbo_cons_idx;
191495d67482SBill Paul 	u_int16_t		bge_rx_std_cons_idx;
191595d67482SBill Paul 	u_int16_t		bge_rx_mini_cons_idx;
191695d67482SBill Paul 	u_int16_t		bge_rsvd1;
1917e907febfSPyun YongHyeon #else
1918e907febfSPyun YongHyeon 	u_int16_t		bge_rx_std_cons_idx;
1919e907febfSPyun YongHyeon 	u_int16_t		bge_rx_jumbo_cons_idx;
1920e907febfSPyun YongHyeon 	u_int16_t		bge_rsvd1;
1921e907febfSPyun YongHyeon 	u_int16_t		bge_rx_mini_cons_idx;
1922e907febfSPyun YongHyeon #endif
192395d67482SBill Paul 	struct bge_sts_idx	bge_idx[16];
192495d67482SBill Paul };
192595d67482SBill Paul 
192695d67482SBill Paul #define BGE_TX_CONSIDX(x, i) x->bge_idx[i].bge_tx_considx
192795d67482SBill Paul #define BGE_RX_PRODIDX(x, i) x->bge_idx[i].bge_rx_prodidx
192895d67482SBill Paul 
192995d67482SBill Paul #define BGE_STATFLAG_UPDATED		0x00000001
193095d67482SBill Paul #define BGE_STATFLAG_LINKSTATE_CHANGED	0x00000002
193195d67482SBill Paul #define BGE_STATFLAG_ERROR		0x00000004
193295d67482SBill Paul 
193395d67482SBill Paul 
193495d67482SBill Paul /*
193595d67482SBill Paul  * Broadcom Vendor ID
193695d67482SBill Paul  * (Note: the BCM570x still defaults to the Alteon PCI vendor ID
193795d67482SBill Paul  * even though they're now manufactured by Broadcom)
193895d67482SBill Paul  */
193995d67482SBill Paul #define BCOM_VENDORID			0x14E4
194095d67482SBill Paul #define BCOM_DEVICEID_BCM5700		0x1644
194195d67482SBill Paul #define BCOM_DEVICEID_BCM5701		0x1645
19420434d1b8SBill Paul #define BCOM_DEVICEID_BCM5702		0x16A6
19430434d1b8SBill Paul #define BCOM_DEVICEID_BCM5702X		0x16C6
19440434d1b8SBill Paul #define BCOM_DEVICEID_BCM5703		0x16A7
19450434d1b8SBill Paul #define BCOM_DEVICEID_BCM5703X		0x16C7
19466ac6d2c8SPaul Saab #define BCOM_DEVICEID_BCM5704C		0x1648
19476ac6d2c8SPaul Saab #define BCOM_DEVICEID_BCM5704S		0x16A8
19480434d1b8SBill Paul #define BCOM_DEVICEID_BCM5705		0x1653
1949c001ccf2SPaul Saab #define BCOM_DEVICEID_BCM5705K		0x1654
195035ca8069SPaul Saab #define BCOM_DEVICEID_BCM5721		0x1659
19510434d1b8SBill Paul #define BCOM_DEVICEID_BCM5705M		0x165D
19520434d1b8SBill Paul #define BCOM_DEVICEID_BCM5705M_ALT	0x165E
1953419c028bSPaul Saab #define BCOM_DEVICEID_BCM5714C		0x1668
1954e53d81eeSPaul Saab #define BCOM_DEVICEID_BCM5750		0x1676
1955e53d81eeSPaul Saab #define BCOM_DEVICEID_BCM5750M		0x167C
1956e53d81eeSPaul Saab #define BCOM_DEVICEID_BCM5751		0x1677
1957d2014b30STai-hwa Liang #define BCOM_DEVICEID_BCM5751M		0x167D
1958560c1670SGleb Smirnoff #define BCOM_DEVICEID_BCM5752		0x1600
19590434d1b8SBill Paul #define BCOM_DEVICEID_BCM5782		0x1696
19609f71a4c2SBill Paul #define BCOM_DEVICEID_BCM5788		0x169C
1961c3615d48SMike Silbersack #define BCOM_DEVICEID_BCM5789		0x169D
19625d99c641SBill Paul #define BCOM_DEVICEID_BCM5901		0x170D
19635d99c641SBill Paul #define BCOM_DEVICEID_BCM5901A2		0x170E
196495d67482SBill Paul 
196595d67482SBill Paul /*
196695d67482SBill Paul  * Alteon AceNIC PCI vendor/device ID.
196795d67482SBill Paul  */
196895d67482SBill Paul #define ALT_VENDORID			0x12AE
196995d67482SBill Paul #define ALT_DEVICEID_ACENIC		0x0001
197095d67482SBill Paul #define ALT_DEVICEID_ACENIC_COPPER	0x0002
197195d67482SBill Paul #define ALT_DEVICEID_BCM5700		0x0003
197295d67482SBill Paul #define ALT_DEVICEID_BCM5701		0x0004
197395d67482SBill Paul 
197495d67482SBill Paul /*
197595d67482SBill Paul  * 3Com 3c985 PCI vendor/device ID.
197695d67482SBill Paul  */
197795d67482SBill Paul #define TC_VENDORID			0x10B7
197895d67482SBill Paul #define TC_DEVICEID_3C985		0x0001
197995d67482SBill Paul #define TC_DEVICEID_3C996		0x0003
198095d67482SBill Paul 
198195d67482SBill Paul /*
198295d67482SBill Paul  * SysKonnect PCI vendor ID
198395d67482SBill Paul  */
198495d67482SBill Paul #define SK_VENDORID			0x1148
198595d67482SBill Paul #define SK_DEVICEID_ALTIMA		0x4400
198695d67482SBill Paul #define SK_SUBSYSID_9D21		0x4421
198795d67482SBill Paul #define SK_SUBSYSID_9D41		0x4441
198895d67482SBill Paul 
198995d67482SBill Paul /*
1990586d7c2eSJohn Polstra  * Altima PCI vendor/device ID.
1991586d7c2eSJohn Polstra  */
1992586d7c2eSJohn Polstra #define ALTIMA_VENDORID			0x173b
1993586d7c2eSJohn Polstra #define ALTIMA_DEVICE_AC1000		0x03e8
19942aae6624SBill Paul #define ALTIMA_DEVICE_AC1002		0x03e9
1995470bd96aSJohn Polstra #define ALTIMA_DEVICE_AC9100		0x03ea
1996586d7c2eSJohn Polstra 
1997586d7c2eSJohn Polstra /*
19986d2a9bd6SDoug Ambrisko  * Dell PCI vendor ID
19996d2a9bd6SDoug Ambrisko  */
20006d2a9bd6SDoug Ambrisko 
20016d2a9bd6SDoug Ambrisko #define DELL_VENDORID			0x1028
20026d2a9bd6SDoug Ambrisko 
20036d2a9bd6SDoug Ambrisko /*
200495d67482SBill Paul  * Offset of MAC address inside EEPROM.
200595d67482SBill Paul  */
200695d67482SBill Paul #define BGE_EE_MAC_OFFSET		0x7C
200795d67482SBill Paul #define BGE_EE_HWCFG_OFFSET		0xC8
200895d67482SBill Paul 
2009a1d52896SBill Paul #define BGE_HWCFG_VOLTAGE		0x00000003
2010a1d52896SBill Paul #define BGE_HWCFG_PHYLED_MODE		0x0000000C
2011a1d52896SBill Paul #define BGE_HWCFG_MEDIA			0x00000030
2012a1d52896SBill Paul 
2013a1d52896SBill Paul #define BGE_VOLTAGE_1POINT3		0x00000000
2014a1d52896SBill Paul #define BGE_VOLTAGE_1POINT8		0x00000001
2015a1d52896SBill Paul 
2016a1d52896SBill Paul #define BGE_PHYLEDMODE_UNSPEC		0x00000000
2017a1d52896SBill Paul #define BGE_PHYLEDMODE_TRIPLELED	0x00000004
2018a1d52896SBill Paul #define BGE_PHYLEDMODE_SINGLELED	0x00000008
2019a1d52896SBill Paul 
2020a1d52896SBill Paul #define BGE_MEDIA_UNSPEC		0x00000000
2021a1d52896SBill Paul #define BGE_MEDIA_COPPER		0x00000010
2022a1d52896SBill Paul #define BGE_MEDIA_FIBER			0x00000020
2023a1d52896SBill Paul 
202495d67482SBill Paul #define BGE_PCI_READ_CMD		0x06000000
202595d67482SBill Paul #define BGE_PCI_WRITE_CMD		0x70000000
202695d67482SBill Paul 
202795d67482SBill Paul #define BGE_TICKS_PER_SEC		1000000
202895d67482SBill Paul 
202995d67482SBill Paul /*
203095d67482SBill Paul  * Ring size constants.
203195d67482SBill Paul  */
203295d67482SBill Paul #define BGE_EVENT_RING_CNT	256
203395d67482SBill Paul #define BGE_CMD_RING_CNT	64
203495d67482SBill Paul #define BGE_STD_RX_RING_CNT	512
203595d67482SBill Paul #define BGE_JUMBO_RX_RING_CNT	256
203695d67482SBill Paul #define BGE_MINI_RX_RING_CNT	1024
203795d67482SBill Paul #define BGE_RETURN_RING_CNT	1024
203895d67482SBill Paul 
20390434d1b8SBill Paul /* 5705 has smaller return ring size */
20400434d1b8SBill Paul 
20410434d1b8SBill Paul #define BGE_RETURN_RING_CNT_5705	512
20420434d1b8SBill Paul 
204395d67482SBill Paul /*
204495d67482SBill Paul  * Possible TX ring sizes.
204595d67482SBill Paul  */
204695d67482SBill Paul #define BGE_TX_RING_CNT_128	128
204795d67482SBill Paul #define BGE_TX_RING_BASE_128	0x3800
204895d67482SBill Paul 
204995d67482SBill Paul #define BGE_TX_RING_CNT_256	256
205095d67482SBill Paul #define BGE_TX_RING_BASE_256	0x3000
205195d67482SBill Paul 
205295d67482SBill Paul #define BGE_TX_RING_CNT_512	512
205395d67482SBill Paul #define BGE_TX_RING_BASE_512	0x2000
205495d67482SBill Paul 
205595d67482SBill Paul #define BGE_TX_RING_CNT		BGE_TX_RING_CNT_512
205695d67482SBill Paul #define BGE_TX_RING_BASE	BGE_TX_RING_BASE_512
205795d67482SBill Paul 
205895d67482SBill Paul /*
205995d67482SBill Paul  * Tigon III statistics counters.
206095d67482SBill Paul  */
20610434d1b8SBill Paul /* Statistics maintained MAC Receive block. */
20620434d1b8SBill Paul struct bge_rx_mac_stats {
206395d67482SBill Paul 	bge_hostaddr		ifHCInOctets;
206495d67482SBill Paul 	bge_hostaddr		Reserved1;
206595d67482SBill Paul 	bge_hostaddr		etherStatsFragments;
206695d67482SBill Paul 	bge_hostaddr		ifHCInUcastPkts;
206795d67482SBill Paul 	bge_hostaddr		ifHCInMulticastPkts;
206895d67482SBill Paul 	bge_hostaddr		ifHCInBroadcastPkts;
206995d67482SBill Paul 	bge_hostaddr		dot3StatsFCSErrors;
207095d67482SBill Paul 	bge_hostaddr		dot3StatsAlignmentErrors;
207195d67482SBill Paul 	bge_hostaddr		xonPauseFramesReceived;
207295d67482SBill Paul 	bge_hostaddr		xoffPauseFramesReceived;
207395d67482SBill Paul 	bge_hostaddr		macControlFramesReceived;
207495d67482SBill Paul 	bge_hostaddr		xoffStateEntered;
207595d67482SBill Paul 	bge_hostaddr		dot3StatsFramesTooLong;
207695d67482SBill Paul 	bge_hostaddr		etherStatsJabbers;
207795d67482SBill Paul 	bge_hostaddr		etherStatsUndersizePkts;
207895d67482SBill Paul 	bge_hostaddr		inRangeLengthError;
207995d67482SBill Paul 	bge_hostaddr		outRangeLengthError;
208095d67482SBill Paul 	bge_hostaddr		etherStatsPkts64Octets;
208195d67482SBill Paul 	bge_hostaddr		etherStatsPkts65Octetsto127Octets;
208295d67482SBill Paul 	bge_hostaddr		etherStatsPkts128Octetsto255Octets;
208395d67482SBill Paul 	bge_hostaddr		etherStatsPkts256Octetsto511Octets;
208495d67482SBill Paul 	bge_hostaddr		etherStatsPkts512Octetsto1023Octets;
208595d67482SBill Paul 	bge_hostaddr		etherStatsPkts1024Octetsto1522Octets;
208695d67482SBill Paul 	bge_hostaddr		etherStatsPkts1523Octetsto2047Octets;
208795d67482SBill Paul 	bge_hostaddr		etherStatsPkts2048Octetsto4095Octets;
208895d67482SBill Paul 	bge_hostaddr		etherStatsPkts4096Octetsto8191Octets;
208995d67482SBill Paul 	bge_hostaddr		etherStatsPkts8192Octetsto9022Octets;
20900434d1b8SBill Paul };
209195d67482SBill Paul 
209295d67482SBill Paul 
20930434d1b8SBill Paul /* Statistics maintained MAC Transmit block. */
20940434d1b8SBill Paul struct bge_tx_mac_stats {
209595d67482SBill Paul 	bge_hostaddr		ifHCOutOctets;
209695d67482SBill Paul 	bge_hostaddr		Reserved2;
209795d67482SBill Paul 	bge_hostaddr		etherStatsCollisions;
209895d67482SBill Paul 	bge_hostaddr		outXonSent;
209995d67482SBill Paul 	bge_hostaddr		outXoffSent;
210095d67482SBill Paul 	bge_hostaddr		flowControlDone;
210195d67482SBill Paul 	bge_hostaddr		dot3StatsInternalMacTransmitErrors;
210295d67482SBill Paul 	bge_hostaddr		dot3StatsSingleCollisionFrames;
210395d67482SBill Paul 	bge_hostaddr		dot3StatsMultipleCollisionFrames;
210495d67482SBill Paul 	bge_hostaddr		dot3StatsDeferredTransmissions;
210595d67482SBill Paul 	bge_hostaddr		Reserved3;
210695d67482SBill Paul 	bge_hostaddr		dot3StatsExcessiveCollisions;
210795d67482SBill Paul 	bge_hostaddr		dot3StatsLateCollisions;
210895d67482SBill Paul 	bge_hostaddr		dot3Collided2Times;
210995d67482SBill Paul 	bge_hostaddr		dot3Collided3Times;
211095d67482SBill Paul 	bge_hostaddr		dot3Collided4Times;
211195d67482SBill Paul 	bge_hostaddr		dot3Collided5Times;
211295d67482SBill Paul 	bge_hostaddr		dot3Collided6Times;
211395d67482SBill Paul 	bge_hostaddr		dot3Collided7Times;
211495d67482SBill Paul 	bge_hostaddr		dot3Collided8Times;
211595d67482SBill Paul 	bge_hostaddr		dot3Collided9Times;
211695d67482SBill Paul 	bge_hostaddr		dot3Collided10Times;
211795d67482SBill Paul 	bge_hostaddr		dot3Collided11Times;
211895d67482SBill Paul 	bge_hostaddr		dot3Collided12Times;
211995d67482SBill Paul 	bge_hostaddr		dot3Collided13Times;
212095d67482SBill Paul 	bge_hostaddr		dot3Collided14Times;
212195d67482SBill Paul 	bge_hostaddr		dot3Collided15Times;
212295d67482SBill Paul 	bge_hostaddr		ifHCOutUcastPkts;
212395d67482SBill Paul 	bge_hostaddr		ifHCOutMulticastPkts;
212495d67482SBill Paul 	bge_hostaddr		ifHCOutBroadcastPkts;
212595d67482SBill Paul 	bge_hostaddr		dot3StatsCarrierSenseErrors;
212695d67482SBill Paul 	bge_hostaddr		ifOutDiscards;
212795d67482SBill Paul 	bge_hostaddr		ifOutErrors;
21280434d1b8SBill Paul };
21290434d1b8SBill Paul 
21300434d1b8SBill Paul /* Stats counters access through registers */
21310434d1b8SBill Paul struct bge_mac_stats_regs {
21320434d1b8SBill Paul 	u_int32_t		ifHCOutOctets;
21330434d1b8SBill Paul 	u_int32_t		Reserved0;
21340434d1b8SBill Paul 	u_int32_t		etherStatsCollisions;
21350434d1b8SBill Paul 	u_int32_t		outXonSent;
21360434d1b8SBill Paul 	u_int32_t		outXoffSent;
21370434d1b8SBill Paul 	u_int32_t		Reserved1;
21380434d1b8SBill Paul 	u_int32_t		dot3StatsInternalMacTransmitErrors;
21390434d1b8SBill Paul 	u_int32_t		dot3StatsSingleCollisionFrames;
21400434d1b8SBill Paul 	u_int32_t		dot3StatsMultipleCollisionFrames;
21410434d1b8SBill Paul 	u_int32_t		dot3StatsDeferredTransmissions;
21420434d1b8SBill Paul 	u_int32_t		Reserved2;
21430434d1b8SBill Paul 	u_int32_t		dot3StatsExcessiveCollisions;
21440434d1b8SBill Paul 	u_int32_t		dot3StatsLateCollisions;
21450434d1b8SBill Paul 	u_int32_t		Reserved3[14];
21460434d1b8SBill Paul 	u_int32_t		ifHCOutUcastPkts;
21470434d1b8SBill Paul 	u_int32_t		ifHCOutMulticastPkts;
21480434d1b8SBill Paul 	u_int32_t		ifHCOutBroadcastPkts;
21490434d1b8SBill Paul 	u_int32_t		Reserved4[2];
21500434d1b8SBill Paul 	u_int32_t		ifHCInOctets;
21510434d1b8SBill Paul 	u_int32_t		Reserved5;
21520434d1b8SBill Paul 	u_int32_t		etherStatsFragments;
21530434d1b8SBill Paul 	u_int32_t		ifHCInUcastPkts;
21540434d1b8SBill Paul 	u_int32_t		ifHCInMulticastPkts;
21550434d1b8SBill Paul 	u_int32_t		ifHCInBroadcastPkts;
21560434d1b8SBill Paul 	u_int32_t		dot3StatsFCSErrors;
21570434d1b8SBill Paul 	u_int32_t		dot3StatsAlignmentErrors;
21580434d1b8SBill Paul 	u_int32_t		xonPauseFramesReceived;
21590434d1b8SBill Paul 	u_int32_t		xoffPauseFramesReceived;
21600434d1b8SBill Paul 	u_int32_t		macControlFramesReceived;
21610434d1b8SBill Paul 	u_int32_t		xoffStateEntered;
21620434d1b8SBill Paul 	u_int32_t		dot3StatsFramesTooLong;
21630434d1b8SBill Paul 	u_int32_t		etherStatsJabbers;
21640434d1b8SBill Paul 	u_int32_t		etherStatsUndersizePkts;
21650434d1b8SBill Paul };
21660434d1b8SBill Paul 
21670434d1b8SBill Paul struct bge_stats {
21680434d1b8SBill Paul 	u_int8_t		Reserved0[256];
21690434d1b8SBill Paul 
21700434d1b8SBill Paul 	/* Statistics maintained by Receive MAC. */
21710434d1b8SBill Paul 	struct bge_rx_mac_stats rxstats;
21720434d1b8SBill Paul 
21730434d1b8SBill Paul 	bge_hostaddr		Unused1[37];
21740434d1b8SBill Paul 
21750434d1b8SBill Paul 	/* Statistics maintained by Transmit MAC. */
21760434d1b8SBill Paul 	struct bge_tx_mac_stats txstats;
217795d67482SBill Paul 
217895d67482SBill Paul 	bge_hostaddr		Unused2[31];
217995d67482SBill Paul 
218095d67482SBill Paul 	/* Statistics maintained by Receive List Placement. */
218195d67482SBill Paul 	bge_hostaddr		COSIfHCInPkts[16];
218295d67482SBill Paul 	bge_hostaddr		COSFramesDroppedDueToFilters;
218395d67482SBill Paul 	bge_hostaddr		nicDmaWriteQueueFull;
218495d67482SBill Paul 	bge_hostaddr		nicDmaWriteHighPriQueueFull;
218595d67482SBill Paul 	bge_hostaddr		nicNoMoreRxBDs;
218695d67482SBill Paul 	bge_hostaddr		ifInDiscards;
218795d67482SBill Paul 	bge_hostaddr		ifInErrors;
218895d67482SBill Paul 	bge_hostaddr		nicRecvThresholdHit;
218995d67482SBill Paul 
219095d67482SBill Paul 	bge_hostaddr		Unused3[9];
219195d67482SBill Paul 
219295d67482SBill Paul 	/* Statistics maintained by Send Data Initiator. */
219395d67482SBill Paul 	bge_hostaddr		COSIfHCOutPkts[16];
219495d67482SBill Paul 	bge_hostaddr		nicDmaReadQueueFull;
219595d67482SBill Paul 	bge_hostaddr		nicDmaReadHighPriQueueFull;
219695d67482SBill Paul 	bge_hostaddr		nicSendDataCompQueueFull;
219795d67482SBill Paul 
219895d67482SBill Paul 	/* Statistics maintained by Host Coalescing. */
219995d67482SBill Paul 	bge_hostaddr		nicRingSetSendProdIndex;
220095d67482SBill Paul 	bge_hostaddr		nicRingStatusUpdate;
220195d67482SBill Paul 	bge_hostaddr		nicInterrupts;
220295d67482SBill Paul 	bge_hostaddr		nicAvoidedInterrupts;
220395d67482SBill Paul 	bge_hostaddr		nicSendThresholdHit;
220495d67482SBill Paul 
220595d67482SBill Paul 	u_int8_t		Reserved4[320];
220695d67482SBill Paul };
220795d67482SBill Paul 
220895d67482SBill Paul /*
220995d67482SBill Paul  * Tigon general information block. This resides in host memory
221095d67482SBill Paul  * and contains the status counters, ring control blocks and
221195d67482SBill Paul  * producer pointers.
221295d67482SBill Paul  */
221395d67482SBill Paul 
221495d67482SBill Paul struct bge_gib {
221595d67482SBill Paul 	struct bge_stats	bge_stats;
221695d67482SBill Paul 	struct bge_rcb		bge_tx_rcb[16];
221795d67482SBill Paul 	struct bge_rcb		bge_std_rx_rcb;
221895d67482SBill Paul 	struct bge_rcb		bge_jumbo_rx_rcb;
221995d67482SBill Paul 	struct bge_rcb		bge_mini_rx_rcb;
222095d67482SBill Paul 	struct bge_rcb		bge_return_rcb;
222195d67482SBill Paul };
222295d67482SBill Paul 
222395d67482SBill Paul #define BGE_FRAMELEN		1518
222495d67482SBill Paul #define BGE_MAX_FRAMELEN	1536
222595d67482SBill Paul #define BGE_JUMBO_FRAMELEN	9018
222695d67482SBill Paul #define BGE_JUMBO_MTU		(BGE_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
222795d67482SBill Paul #define BGE_MIN_FRAMELEN		60
222895d67482SBill Paul 
222995d67482SBill Paul /*
223095d67482SBill Paul  * Other utility macros.
223195d67482SBill Paul  */
223295d67482SBill Paul #define BGE_INC(x, y)	(x) = (x + 1) % y
223395d67482SBill Paul 
223495d67482SBill Paul /*
223595d67482SBill Paul  * Vital product data and structures.
223695d67482SBill Paul  */
223795d67482SBill Paul #define BGE_VPD_FLAG		0x8000
223895d67482SBill Paul 
223995d67482SBill Paul /* VPD structures */
224095d67482SBill Paul struct vpd_res {
224195d67482SBill Paul 	u_int8_t		vr_id;
224295d67482SBill Paul 	u_int8_t		vr_len;
224395d67482SBill Paul 	u_int8_t		vr_pad;
224495d67482SBill Paul };
224595d67482SBill Paul 
224695d67482SBill Paul struct vpd_key {
224795d67482SBill Paul 	char			vk_key[2];
224895d67482SBill Paul 	u_int8_t		vk_len;
224995d67482SBill Paul };
225095d67482SBill Paul 
225195d67482SBill Paul #define VPD_RES_ID	0x82	/* ID string */
225295d67482SBill Paul #define VPD_RES_READ	0x90	/* start of read only area */
225395d67482SBill Paul #define VPD_RES_WRITE	0x81	/* start of read/write area */
225495d67482SBill Paul #define VPD_RES_END	0x78	/* end tag */
225595d67482SBill Paul 
225695d67482SBill Paul 
225795d67482SBill Paul /*
225895d67482SBill Paul  * Register access macros. The Tigon always uses memory mapped register
225995d67482SBill Paul  * accesses and all registers must be accessed with 32 bit operations.
226095d67482SBill Paul  */
226195d67482SBill Paul 
226295d67482SBill Paul #define CSR_WRITE_4(sc, reg, val)	\
226395d67482SBill Paul 	bus_space_write_4(sc->bge_btag, sc->bge_bhandle, reg, val)
226495d67482SBill Paul 
226595d67482SBill Paul #define CSR_READ_4(sc, reg)		\
226695d67482SBill Paul 	bus_space_read_4(sc->bge_btag, sc->bge_bhandle, reg)
226795d67482SBill Paul 
226895d67482SBill Paul #define BGE_SETBIT(sc, reg, x)	\
226929f19445SAlfred Perlstein 	CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) | (x)))
227095d67482SBill Paul #define BGE_CLRBIT(sc, reg, x)	\
227129f19445SAlfred Perlstein 	CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) & ~(x)))
227295d67482SBill Paul 
227395d67482SBill Paul #define PCI_SETBIT(dev, reg, x, s)	\
227429f19445SAlfred Perlstein 	pci_write_config(dev, reg, (pci_read_config(dev, reg, s) | (x)), s)
227595d67482SBill Paul #define PCI_CLRBIT(dev, reg, x, s)	\
227629f19445SAlfred Perlstein 	pci_write_config(dev, reg, (pci_read_config(dev, reg, s) & ~(x)), s)
227795d67482SBill Paul 
227895d67482SBill Paul /*
227995d67482SBill Paul  * Memory management stuff. Note: the SSLOTS, MSLOTS and JSLOTS
228095d67482SBill Paul  * values are tuneable. They control the actual amount of buffers
228195d67482SBill Paul  * allocated for the standard, mini and jumbo receive rings.
228295d67482SBill Paul  */
228395d67482SBill Paul 
228495d67482SBill Paul #define BGE_SSLOTS	256
228595d67482SBill Paul #define BGE_MSLOTS	256
228695d67482SBill Paul #define BGE_JSLOTS	384
228795d67482SBill Paul 
228895d67482SBill Paul #define BGE_JRAWLEN (BGE_JUMBO_FRAMELEN + ETHER_ALIGN)
228995d67482SBill Paul #define BGE_JLEN (BGE_JRAWLEN + (sizeof(u_int64_t) - \
229095d67482SBill Paul 	(BGE_JRAWLEN % sizeof(u_int64_t))))
229195d67482SBill Paul #define BGE_JPAGESZ PAGE_SIZE
229295d67482SBill Paul #define BGE_RESID (BGE_JPAGESZ - (BGE_JLEN * BGE_JSLOTS) % BGE_JPAGESZ)
229395d67482SBill Paul #define BGE_JMEM ((BGE_JLEN * BGE_JSLOTS) + BGE_RESID)
229495d67482SBill Paul 
22954e7ba1abSGleb Smirnoff #define BGE_NSEG_JUMBO	4
22961be6acb7SGleb Smirnoff #define BGE_NSEG_NEW 32
22971be6acb7SGleb Smirnoff 
229895d67482SBill Paul /*
229995d67482SBill Paul  * Ring structures. Most of these reside in host memory and we tell
230095d67482SBill Paul  * the NIC where they are via the ring control blocks. The exceptions
230195d67482SBill Paul  * are the tx and command rings, which live in NIC memory and which
230295d67482SBill Paul  * we access via the shared memory window.
230395d67482SBill Paul  */
2304f41ac2beSBill Paul 
230595d67482SBill Paul struct bge_ring_data {
2306f41ac2beSBill Paul 	struct bge_rx_bd	*bge_rx_std_ring;
2307f41ac2beSBill Paul 	bus_addr_t		bge_rx_std_ring_paddr;
23081be6acb7SGleb Smirnoff 	struct bge_extrx_bd	*bge_rx_jumbo_ring;
2309f41ac2beSBill Paul 	bus_addr_t		bge_rx_jumbo_ring_paddr;
2310f41ac2beSBill Paul 	struct bge_rx_bd	*bge_rx_return_ring;
2311f41ac2beSBill Paul 	bus_addr_t		bge_rx_return_ring_paddr;
2312f41ac2beSBill Paul 	struct bge_tx_bd	*bge_tx_ring;
2313f41ac2beSBill Paul 	bus_addr_t		bge_tx_ring_paddr;
2314f41ac2beSBill Paul 	struct bge_status_block	*bge_status_block;
2315f41ac2beSBill Paul 	bus_addr_t		bge_status_block_paddr;
2316f41ac2beSBill Paul 	struct bge_stats	*bge_stats;
2317f41ac2beSBill Paul 	bus_addr_t		bge_stats_paddr;
231895d67482SBill Paul 	struct bge_gib		bge_info;
231995d67482SBill Paul };
232095d67482SBill Paul 
2321f41ac2beSBill Paul #define BGE_STD_RX_RING_SZ	\
2322f41ac2beSBill Paul 	(sizeof(struct bge_rx_bd) * BGE_STD_RX_RING_CNT)
2323f41ac2beSBill Paul #define BGE_JUMBO_RX_RING_SZ	\
23241be6acb7SGleb Smirnoff 	(sizeof(struct bge_extrx_bd) * BGE_JUMBO_RX_RING_CNT)
2325f41ac2beSBill Paul #define BGE_TX_RING_SZ		\
2326f41ac2beSBill Paul 	(sizeof(struct bge_tx_bd) * BGE_TX_RING_CNT)
2327f41ac2beSBill Paul #define BGE_RX_RTN_RING_SZ(x)	\
2328f41ac2beSBill Paul 	(sizeof(struct bge_rx_bd) * x->bge_return_ring_cnt)
2329f41ac2beSBill Paul 
2330f41ac2beSBill Paul #define BGE_STATUS_BLK_SZ	sizeof (struct bge_status_block)
2331f41ac2beSBill Paul 
2332f41ac2beSBill Paul #define BGE_STATS_SZ		sizeof (struct bge_stats)
2333f41ac2beSBill Paul 
233495d67482SBill Paul /*
233595d67482SBill Paul  * Mbuf pointers. We need these to keep track of the virtual addresses
233695d67482SBill Paul  * of our mbuf chains since we can only convert from physical to virtual,
233795d67482SBill Paul  * not the other way around.
233895d67482SBill Paul  */
233995d67482SBill Paul struct bge_chain_data {
2340f41ac2beSBill Paul 	bus_dma_tag_t		bge_parent_tag;
2341f41ac2beSBill Paul 	bus_dma_tag_t		bge_rx_std_ring_tag;
2342f41ac2beSBill Paul 	bus_dma_tag_t		bge_rx_jumbo_ring_tag;
2343f41ac2beSBill Paul 	bus_dma_tag_t		bge_rx_return_ring_tag;
2344f41ac2beSBill Paul 	bus_dma_tag_t		bge_tx_ring_tag;
2345f41ac2beSBill Paul 	bus_dma_tag_t		bge_status_tag;
2346f41ac2beSBill Paul 	bus_dma_tag_t		bge_stats_tag;
2347f41ac2beSBill Paul 	bus_dma_tag_t		bge_mtag;	/* mbuf mapping tag */
2348f41ac2beSBill Paul 	bus_dma_tag_t		bge_mtag_jumbo;	/* mbuf mapping tag */
2349f41ac2beSBill Paul 	bus_dmamap_t		bge_tx_dmamap[BGE_TX_RING_CNT];
2350f41ac2beSBill Paul 	bus_dmamap_t		bge_rx_std_dmamap[BGE_STD_RX_RING_CNT];
2351f41ac2beSBill Paul 	bus_dmamap_t		bge_rx_jumbo_dmamap[BGE_JUMBO_RX_RING_CNT];
2352f41ac2beSBill Paul 	bus_dmamap_t		bge_rx_std_ring_map;
2353f41ac2beSBill Paul 	bus_dmamap_t		bge_rx_jumbo_ring_map;
2354f41ac2beSBill Paul 	bus_dmamap_t		bge_tx_ring_map;
2355f41ac2beSBill Paul 	bus_dmamap_t		bge_rx_return_ring_map;
2356f41ac2beSBill Paul 	bus_dmamap_t		bge_status_map;
2357f41ac2beSBill Paul 	bus_dmamap_t		bge_stats_map;
235895d67482SBill Paul 	struct mbuf		*bge_tx_chain[BGE_TX_RING_CNT];
235995d67482SBill Paul 	struct mbuf		*bge_rx_std_chain[BGE_STD_RX_RING_CNT];
236095d67482SBill Paul 	struct mbuf		*bge_rx_jumbo_chain[BGE_JUMBO_RX_RING_CNT];
2361f41ac2beSBill Paul };
2362f41ac2beSBill Paul 
2363f41ac2beSBill Paul struct bge_dmamap_arg {
2364f41ac2beSBill Paul 	struct bge_softc	*sc;
2365f41ac2beSBill Paul 	bus_addr_t		bge_busaddr;
2366f41ac2beSBill Paul 	u_int16_t		bge_flags;
2367f41ac2beSBill Paul 	int			bge_idx;
2368f41ac2beSBill Paul 	int			bge_maxsegs;
2369f41ac2beSBill Paul 	struct bge_tx_bd	*bge_ring;
237095d67482SBill Paul };
237195d67482SBill Paul 
237295d67482SBill Paul struct bge_type {
237395d67482SBill Paul 	u_int16_t		bge_vid;
237495d67482SBill Paul 	u_int16_t		bge_did;
237595d67482SBill Paul 	char			*bge_name;
237695d67482SBill Paul };
237795d67482SBill Paul 
237895d67482SBill Paul #define BGE_HWREV_TIGON		0x01
237995d67482SBill Paul #define BGE_HWREV_TIGON_II	0x02
23800434d1b8SBill Paul #define BGE_TIMEOUT		100000
238195d67482SBill Paul #define BGE_TXCONS_UNSET		0xFFFF	/* impossible value */
238295d67482SBill Paul 
238395d67482SBill Paul struct bge_bcom_hack {
238495d67482SBill Paul 	int			reg;
238595d67482SBill Paul 	int			val;
238695d67482SBill Paul };
238795d67482SBill Paul 
238895d67482SBill Paul struct bge_softc {
2389fc74a9f9SBrooks Davis 	struct ifnet		*bge_ifp;	/* interface info */
239095d67482SBill Paul 	device_t		bge_dev;
23910f9bd73bSSam Leffler 	struct mtx		bge_mtx;
239295d67482SBill Paul 	device_t		bge_miibus;
239395d67482SBill Paul 	bus_space_handle_t	bge_bhandle;
239495d67482SBill Paul 	bus_space_tag_t		bge_btag;
239595d67482SBill Paul 	void			*bge_intrhand;
239695d67482SBill Paul 	struct resource		*bge_irq;
239795d67482SBill Paul 	struct resource		*bge_res;
239895d67482SBill Paul 	struct ifmedia		bge_ifmedia;	/* TBI media info */
239995d67482SBill Paul 	u_int8_t		bge_extram;	/* has external SSRAM */
240095d67482SBill Paul 	u_int8_t		bge_tbi;
2401e255b776SJohn Polstra 	u_int8_t		bge_rx_alignment_bug;
2402e0ced696SPaul Saab 	u_int32_t		bge_chipid;
2403e0ced696SPaul Saab 	u_int8_t		bge_asicrev;
2404e0ced696SPaul Saab 	u_int8_t		bge_chiprev;
24056d2a9bd6SDoug Ambrisko 	u_int8_t		bge_no_3_led;
2406e53d81eeSPaul Saab 	u_int8_t		bge_pcie;
2407f41ac2beSBill Paul 	struct bge_ring_data	bge_ldata;	/* rings */
240895d67482SBill Paul 	struct bge_chain_data	bge_cdata;	/* mbufs */
240995d67482SBill Paul 	u_int16_t		bge_tx_saved_considx;
241095d67482SBill Paul 	u_int16_t		bge_rx_saved_considx;
241195d67482SBill Paul 	u_int16_t		bge_ev_saved_considx;
24120434d1b8SBill Paul 	u_int16_t		bge_return_ring_cnt;
241395d67482SBill Paul 	u_int16_t		bge_std;	/* current std ring head */
241495d67482SBill Paul 	u_int16_t		bge_jumbo;	/* current jumo ring head */
241595d67482SBill Paul 	u_int32_t		bge_stat_ticks;
241695d67482SBill Paul 	u_int32_t		bge_rx_coal_ticks;
241795d67482SBill Paul 	u_int32_t		bge_tx_coal_ticks;
241814bbd30fSGleb Smirnoff 	u_int32_t		bge_tx_prodidx;
241995d67482SBill Paul 	u_int32_t		bge_rx_max_coal_bds;
242095d67482SBill Paul 	u_int32_t		bge_tx_max_coal_bds;
242195d67482SBill Paul 	u_int32_t		bge_tx_buf_ratio;
242295d67482SBill Paul 	int			bge_if_flags;
242395d67482SBill Paul 	int			bge_txcnt;
24247b97099dSOleg Bulyzhin 	int			bge_link;	/* link state */
24257b97099dSOleg Bulyzhin 	int			bge_link_evt;	/* pending link event */
24260f9bd73bSSam Leffler 	struct callout		bge_stat_ch;
242795d67482SBill Paul 	char			*bge_vpd_prodname;
242895d67482SBill Paul 	char			*bge_vpd_readonly;
24296fb34dd2SOleg Bulyzhin 	u_long			bge_rx_discards;
24306fb34dd2SOleg Bulyzhin 	u_long			bge_tx_discards;
24316fb34dd2SOleg Bulyzhin 	u_long			bge_tx_collisions;
243275719184SGleb Smirnoff #ifdef DEVICE_POLLING
243375719184SGleb Smirnoff 	int			rxcycles;
243475719184SGleb Smirnoff #endif /* DEVICE_POLLING */
243595d67482SBill Paul };
24360f9bd73bSSam Leffler 
24370f9bd73bSSam Leffler #define	BGE_LOCK_INIT(_sc, _name) \
24380f9bd73bSSam Leffler 	mtx_init(&(_sc)->bge_mtx, _name, MTX_NETWORK_LOCK, MTX_DEF)
24390f9bd73bSSam Leffler #define	BGE_LOCK(_sc)		mtx_lock(&(_sc)->bge_mtx)
24400f9bd73bSSam Leffler #define	BGE_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->bge_mtx, MA_OWNED)
24410f9bd73bSSam Leffler #define	BGE_UNLOCK(_sc)		mtx_unlock(&(_sc)->bge_mtx)
24420f9bd73bSSam Leffler #define	BGE_LOCK_DESTROY(_sc)	mtx_destroy(&(_sc)->bge_mtx)
2443