195d67482SBill Paul /* 295d67482SBill Paul * Copyright (c) 2001 Wind River Systems 395d67482SBill Paul * Copyright (c) 1997, 1998, 1999, 2001 495d67482SBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 595d67482SBill Paul * 695d67482SBill Paul * Redistribution and use in source and binary forms, with or without 795d67482SBill Paul * modification, are permitted provided that the following conditions 895d67482SBill Paul * are met: 995d67482SBill Paul * 1. Redistributions of source code must retain the above copyright 1095d67482SBill Paul * notice, this list of conditions and the following disclaimer. 1195d67482SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1295d67482SBill Paul * notice, this list of conditions and the following disclaimer in the 1395d67482SBill Paul * documentation and/or other materials provided with the distribution. 1495d67482SBill Paul * 3. All advertising materials mentioning features or use of this software 1595d67482SBill Paul * must display the following acknowledgement: 1695d67482SBill Paul * This product includes software developed by Bill Paul. 1795d67482SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1895d67482SBill Paul * may be used to endorse or promote products derived from this software 1995d67482SBill Paul * without specific prior written permission. 2095d67482SBill Paul * 2195d67482SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2295d67482SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2395d67482SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2495d67482SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2595d67482SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2695d67482SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2795d67482SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2895d67482SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2995d67482SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 3095d67482SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3195d67482SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3295d67482SBill Paul * 3395d67482SBill Paul * $FreeBSD$ 3495d67482SBill Paul */ 3595d67482SBill Paul 3695d67482SBill Paul /* 3795d67482SBill Paul * BCM570x memory map. The internal memory layout varies somewhat 3895d67482SBill Paul * depending on whether or not we have external SSRAM attached. 3995d67482SBill Paul * The BCM5700 can have up to 16MB of external memory. The BCM5701 4095d67482SBill Paul * is apparently not designed to use external SSRAM. The mappings 4195d67482SBill Paul * up to the first 4 send rings are the same for both internal and 4295d67482SBill Paul * external memory configurations. Note that mini RX ring space is 4395d67482SBill Paul * only available with external SSRAM configurations, which means 4495d67482SBill Paul * the mini RX ring is not supported on the BCM5701. 4595d67482SBill Paul * 4695d67482SBill Paul * The NIC's memory can be accessed by the host in one of 3 ways: 4795d67482SBill Paul * 4895d67482SBill Paul * 1) Indirect register access. The MEMWIN_BASEADDR and MEMWIN_DATA 4995d67482SBill Paul * registers in PCI config space can be used to read any 32-bit 5095d67482SBill Paul * address within the NIC's memory. 5195d67482SBill Paul * 5295d67482SBill Paul * 2) Memory window access. The MEMWIN_BASEADDR register in PCI config 5395d67482SBill Paul * space can be used in conjunction with the memory window in the 5495d67482SBill Paul * device register space at offset 0x8000 to read any 32K chunk 5595d67482SBill Paul * of NIC memory. 5695d67482SBill Paul * 5795d67482SBill Paul * 3) Flat mode. If the 'flat mode' bit in the PCI state register is 5895d67482SBill Paul * set, the device I/O mapping consumes 32MB of host address space, 5995d67482SBill Paul * allowing all of the registers and internal NIC memory to be 6095d67482SBill Paul * accessed directly. NIC memory addresses are offset by 0x01000000. 6195d67482SBill Paul * Flat mode consumes so much host address space that it is not 6295d67482SBill Paul * recommended. 6395d67482SBill Paul */ 6495d67482SBill Paul #define BGE_PAGE_ZERO 0x00000000 6595d67482SBill Paul #define BGE_PAGE_ZERO_END 0x000000FF 6695d67482SBill Paul #define BGE_SEND_RING_RCB 0x00000100 6795d67482SBill Paul #define BGE_SEND_RING_RCB_END 0x000001FF 6895d67482SBill Paul #define BGE_RX_RETURN_RING_RCB 0x00000200 6995d67482SBill Paul #define BGE_RX_RETURN_RING_RCB_END 0x000002FF 7095d67482SBill Paul #define BGE_STATS_BLOCK 0x00000300 7195d67482SBill Paul #define BGE_STATS_BLOCK_END 0x00000AFF 7295d67482SBill Paul #define BGE_STATUS_BLOCK 0x00000B00 7395d67482SBill Paul #define BGE_STATUS_BLOCK_END 0x00000B4F 7495d67482SBill Paul #define BGE_SOFTWARE_GENCOMM 0x00000B50 7595d67482SBill Paul #define BGE_SOFTWARE_GENCOMM_END 0x00000FFF 7695d67482SBill Paul #define BGE_UNMAPPED 0x00001000 7795d67482SBill Paul #define BGE_UNMAPPED_END 0x00001FFF 7895d67482SBill Paul #define BGE_DMA_DESCRIPTORS 0x00002000 7995d67482SBill Paul #define BGE_DMA_DESCRIPTORS_END 0x00003FFF 8095d67482SBill Paul #define BGE_SEND_RING_1_TO_4 0x00004000 8195d67482SBill Paul #define BGE_SEND_RING_1_TO_4_END 0x00005FFF 8295d67482SBill Paul 8395d67482SBill Paul /* Mappings for internal memory configuration */ 8495d67482SBill Paul #define BGE_STD_RX_RINGS 0x00006000 8595d67482SBill Paul #define BGE_STD_RX_RINGS_END 0x00006FFF 8695d67482SBill Paul #define BGE_JUMBO_RX_RINGS 0x00007000 8795d67482SBill Paul #define BGE_JUMBO_RX_RINGS_END 0x00007FFF 8895d67482SBill Paul #define BGE_BUFFPOOL_1 0x00008000 8995d67482SBill Paul #define BGE_BUFFPOOL_1_END 0x0000FFFF 9095d67482SBill Paul #define BGE_BUFFPOOL_2 0x00010000 /* or expansion ROM */ 9195d67482SBill Paul #define BGE_BUFFPOOL_2_END 0x00017FFF 9295d67482SBill Paul #define BGE_BUFFPOOL_3 0x00018000 /* or expansion ROM */ 9395d67482SBill Paul #define BGE_BUFFPOOL_3_END 0x0001FFFF 9495d67482SBill Paul 9595d67482SBill Paul /* Mappings for external SSRAM configurations */ 9695d67482SBill Paul #define BGE_SEND_RING_5_TO_6 0x00006000 9795d67482SBill Paul #define BGE_SEND_RING_5_TO_6_END 0x00006FFF 9895d67482SBill Paul #define BGE_SEND_RING_7_TO_8 0x00007000 9995d67482SBill Paul #define BGE_SEND_RING_7_TO_8_END 0x00007FFF 10095d67482SBill Paul #define BGE_SEND_RING_9_TO_16 0x00008000 10195d67482SBill Paul #define BGE_SEND_RING_9_TO_16_END 0x0000BFFF 10295d67482SBill Paul #define BGE_EXT_STD_RX_RINGS 0x0000C000 10395d67482SBill Paul #define BGE_EXT_STD_RX_RINGS_END 0x0000CFFF 10495d67482SBill Paul #define BGE_EXT_JUMBO_RX_RINGS 0x0000D000 10595d67482SBill Paul #define BGE_EXT_JUMBO_RX_RINGS_END 0x0000DFFF 10695d67482SBill Paul #define BGE_MINI_RX_RINGS 0x0000E000 10795d67482SBill Paul #define BGE_MINI_RX_RINGS_END 0x0000FFFF 10895d67482SBill Paul #define BGE_AVAIL_REGION1 0x00010000 /* or expansion ROM */ 10995d67482SBill Paul #define BGE_AVAIL_REGION1_END 0x00017FFF 11095d67482SBill Paul #define BGE_AVAIL_REGION2 0x00018000 /* or expansion ROM */ 11195d67482SBill Paul #define BGE_AVAIL_REGION2_END 0x0001FFFF 11295d67482SBill Paul #define BGE_EXT_SSRAM 0x00020000 11395d67482SBill Paul #define BGE_EXT_SSRAM_END 0x000FFFFF 11495d67482SBill Paul 11595d67482SBill Paul 11695d67482SBill Paul /* 11795d67482SBill Paul * BCM570x register offsets. These are memory mapped registers 11895d67482SBill Paul * which can be accessed with the CSR_READ_4()/CSR_WRITE_4() macros. 11995d67482SBill Paul * Each register must be accessed using 32 bit operations. 12095d67482SBill Paul * 12195d67482SBill Paul * All registers are accessed through a 32K shared memory block. 12295d67482SBill Paul * The first group of registers are actually copies of the PCI 12395d67482SBill Paul * configuration space registers. 12495d67482SBill Paul */ 12595d67482SBill Paul 12695d67482SBill Paul /* 12795d67482SBill Paul * PCI registers defined in the PCI 2.2 spec. 12895d67482SBill Paul */ 12995d67482SBill Paul #define BGE_PCI_VID 0x00 13095d67482SBill Paul #define BGE_PCI_DID 0x02 13195d67482SBill Paul #define BGE_PCI_CMD 0x04 13295d67482SBill Paul #define BGE_PCI_STS 0x06 13395d67482SBill Paul #define BGE_PCI_REV 0x08 13495d67482SBill Paul #define BGE_PCI_CLASS 0x09 13595d67482SBill Paul #define BGE_PCI_CACHESZ 0x0C 13695d67482SBill Paul #define BGE_PCI_LATTIMER 0x0D 13795d67482SBill Paul #define BGE_PCI_HDRTYPE 0x0E 13895d67482SBill Paul #define BGE_PCI_BIST 0x0F 13995d67482SBill Paul #define BGE_PCI_BAR0 0x10 14095d67482SBill Paul #define BGE_PCI_BAR1 0x14 14195d67482SBill Paul #define BGE_PCI_SUBSYS 0x2C 14295d67482SBill Paul #define BGE_PCI_SUBVID 0x2E 14395d67482SBill Paul #define BGE_PCI_ROMBASE 0x30 14495d67482SBill Paul #define BGE_PCI_CAPPTR 0x34 14595d67482SBill Paul #define BGE_PCI_INTLINE 0x3C 14695d67482SBill Paul #define BGE_PCI_INTPIN 0x3D 14795d67482SBill Paul #define BGE_PCI_MINGNT 0x3E 14895d67482SBill Paul #define BGE_PCI_MAXLAT 0x3F 14995d67482SBill Paul #define BGE_PCI_PCIXCAP 0x40 15095d67482SBill Paul #define BGE_PCI_NEXTPTR_PM 0x41 15195d67482SBill Paul #define BGE_PCI_PCIX_CMD 0x42 15295d67482SBill Paul #define BGE_PCI_PCIX_STS 0x44 15395d67482SBill Paul #define BGE_PCI_PWRMGMT_CAPID 0x48 15495d67482SBill Paul #define BGE_PCI_NEXTPTR_VPD 0x49 15595d67482SBill Paul #define BGE_PCI_PWRMGMT_CAPS 0x4A 15695d67482SBill Paul #define BGE_PCI_PWRMGMT_CMD 0x4C 15795d67482SBill Paul #define BGE_PCI_PWRMGMT_STS 0x4D 15895d67482SBill Paul #define BGE_PCI_PWRMGMT_DATA 0x4F 15995d67482SBill Paul #define BGE_PCI_VPD_CAPID 0x50 16095d67482SBill Paul #define BGE_PCI_NEXTPTR_MSI 0x51 16195d67482SBill Paul #define BGE_PCI_VPD_ADDR 0x52 16295d67482SBill Paul #define BGE_PCI_VPD_DATA 0x54 16395d67482SBill Paul #define BGE_PCI_MSI_CAPID 0x58 16495d67482SBill Paul #define BGE_PCI_NEXTPTR_NONE 0x59 16595d67482SBill Paul #define BGE_PCI_MSI_CTL 0x5A 16695d67482SBill Paul #define BGE_PCI_MSI_ADDR_HI 0x5C 16795d67482SBill Paul #define BGE_PCI_MSI_ADDR_LO 0x60 16895d67482SBill Paul #define BGE_PCI_MSI_DATA 0x64 16995d67482SBill Paul 17095d67482SBill Paul /* 17195d67482SBill Paul * PCI registers specific to the BCM570x family. 17295d67482SBill Paul */ 17395d67482SBill Paul #define BGE_PCI_MISC_CTL 0x68 17495d67482SBill Paul #define BGE_PCI_DMA_RW_CTL 0x6C 17595d67482SBill Paul #define BGE_PCI_PCISTATE 0x70 17695d67482SBill Paul #define BGE_PCI_CLKCTL 0x74 17795d67482SBill Paul #define BGE_PCI_REG_BASEADDR 0x78 17895d67482SBill Paul #define BGE_PCI_MEMWIN_BASEADDR 0x7C 17995d67482SBill Paul #define BGE_PCI_REG_DATA 0x80 18095d67482SBill Paul #define BGE_PCI_MEMWIN_DATA 0x84 18195d67482SBill Paul #define BGE_PCI_MODECTL 0x88 18295d67482SBill Paul #define BGE_PCI_MISC_CFG 0x8C 18395d67482SBill Paul #define BGE_PCI_MISC_LOCALCTL 0x90 18495d67482SBill Paul #define BGE_PCI_UNDI_RX_STD_PRODIDX_HI 0x98 18595d67482SBill Paul #define BGE_PCI_UNDI_RX_STD_PRODIDX_LO 0x9C 18695d67482SBill Paul #define BGE_PCI_UNDI_RX_RTN_CONSIDX_HI 0xA0 18795d67482SBill Paul #define BGE_PCI_UNDI_RX_RTN_CONSIDX_LO 0xA4 18895d67482SBill Paul #define BGE_PCI_UNDI_TX_BD_PRODIDX_HI 0xA8 18995d67482SBill Paul #define BGE_PCI_UNDI_TX_BD_PRODIDX_LO 0xAC 19095d67482SBill Paul #define BGE_PCI_ISR_MBX_HI 0xB0 19195d67482SBill Paul #define BGE_PCI_ISR_MBX_LO 0xB4 19295d67482SBill Paul 19395d67482SBill Paul /* PCI Misc. Host control register */ 19495d67482SBill Paul #define BGE_PCIMISCCTL_CLEAR_INTA 0x00000001 19595d67482SBill Paul #define BGE_PCIMISCCTL_MASK_PCI_INTR 0x00000002 19695d67482SBill Paul #define BGE_PCIMISCCTL_ENDIAN_BYTESWAP 0x00000004 19795d67482SBill Paul #define BGE_PCIMISCCTL_ENDIAN_WORDSWAP 0x00000008 19895d67482SBill Paul #define BGE_PCIMISCCTL_PCISTATE_RW 0x00000010 19995d67482SBill Paul #define BGE_PCIMISCCTL_CLOCKCTL_RW 0x00000020 20095d67482SBill Paul #define BGE_PCIMISCCTL_REG_WORDSWAP 0x00000040 20195d67482SBill Paul #define BGE_PCIMISCCTL_INDIRECT_ACCESS 0x00000080 20295d67482SBill Paul #define BGE_PCIMISCCTL_ASICREV 0xFFFF0000 20395d67482SBill Paul 20495d67482SBill Paul #define BGE_BIGENDIAN_INIT \ 20595d67482SBill Paul (BGE_BGE_PCIMISCCTL_ENDIAN_BYTESWAP| \ 20695d67482SBill Paul BGE_PCIMISCCTL_ENDIAN_WORDSWAP|BGE_PCIMISCCTL_CLEAR_INTA| \ 20795d67482SBill Paul BGE_PCIMISCCTL_INDIRECT_ACCESS|PCIMISCCTL_MASK_PCI_INTR) 20895d67482SBill Paul 20995d67482SBill Paul #define BGE_LITTLEENDIAN_INIT \ 21095d67482SBill Paul (BGE_PCIMISCCTL_CLEAR_INTA|BGE_PCIMISCCTL_MASK_PCI_INTR| \ 21195d67482SBill Paul BGE_PCIMISCCTL_ENDIAN_WORDSWAP|BGE_PCIMISCCTL_INDIRECT_ACCESS) 21295d67482SBill Paul 21395d67482SBill Paul #define BGE_ASICREV_TIGON_I 0x40000000 21495d67482SBill Paul #define BGE_ASICREV_TIGON_II 0x60000000 21595d67482SBill Paul #define BGE_ASICREV_BCM5700_B0 0x71000000 21695d67482SBill Paul #define BGE_ASICREV_BCM5700_B1 0x71020000 21795d67482SBill Paul #define BGE_ASICREV_BCM5700_B2 0x71030000 21895d67482SBill Paul #define BGE_ASICREV_BCM5700_ALTIMA 0x71040000 21995d67482SBill Paul #define BGE_ASICREV_BCM5700_C0 0x72000000 22098b28ee5SBill Paul #define BGE_ASICREV_BCM5701_A0 0x00000000 /* grrrr */ 22198b28ee5SBill Paul #define BGE_ASICREV_BCM5701_B0 0x01000000 22298b28ee5SBill Paul #define BGE_ASICREV_BCM5701_B2 0x01020000 22398b28ee5SBill Paul #define BGE_ASICREV_BCM5701_B5 0x01050000 22495d67482SBill Paul 225a1d52896SBill Paul /* shorthand one */ 226a1d52896SBill Paul #define BGE_ASICREV_BCM5700 0x71000000 227a1d52896SBill Paul 22895d67482SBill Paul /* PCI DMA Read/Write Control register */ 22995d67482SBill Paul #define BGE_PCIDMARWCTL_MINDMA 0x000000FF 23095d67482SBill Paul #define BGE_PCIDMARWCTL_RDADRR_BNDRY 0x00000700 23195d67482SBill Paul #define BGE_PCIDMARWCTL_WRADDR_BNDRY 0x00003800 23295d67482SBill Paul #define BGE_PCIDMARWCTL_ONEDMA_ATONCE 0x00004000 23395d67482SBill Paul #define BGE_PCIDMARWCTL_RD_WAT 0x00070000 23495d67482SBill Paul #define BGE_PCIDMARWCTL_WR_WAT 0x00380000 23595d67482SBill Paul #define BGE_PCIDMARWCTL_USE_MRM 0x00400000 23695d67482SBill Paul #define BGE_PCIDMARWCTL_ASRT_ALL_BE 0x00800000 23795d67482SBill Paul #define BGE_PCIDMARWCTL_DFLT_PCI_RD_CMD 0x0F000000 23895d67482SBill Paul #define BGE_PCIDMARWCTL_DFLT_PCI_WR_CMD 0xF0000000 23995d67482SBill Paul 24095d67482SBill Paul #define BGE_PCI_READ_BNDRY_DISABLE 0x00000000 24195d67482SBill Paul #define BGE_PCI_READ_BNDRY_16BYTES 0x00000100 24295d67482SBill Paul #define BGE_PCI_READ_BNDRY_32BYTES 0x00000200 24395d67482SBill Paul #define BGE_PCI_READ_BNDRY_64BYTES 0x00000300 24495d67482SBill Paul #define BGE_PCI_READ_BNDRY_128BYTES 0x00000400 24595d67482SBill Paul #define BGE_PCI_READ_BNDRY_256BYTES 0x00000500 24695d67482SBill Paul #define BGE_PCI_READ_BNDRY_512BYTES 0x00000600 24795d67482SBill Paul #define BGE_PCI_READ_BNDRY_1024BYTES 0x00000700 24895d67482SBill Paul 24995d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_DISABLE 0x00000000 25095d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_16BYTES 0x00000800 25195d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_32BYTES 0x00001000 25295d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_64BYTES 0x00001800 25395d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_128BYTES 0x00002000 25495d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_256BYTES 0x00002800 25595d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_512BYTES 0x00003000 25695d67482SBill Paul #define BGE_PCI_WRITE_BNDRY_1024BYTES 0x00003800 25795d67482SBill Paul 25895d67482SBill Paul /* 25995d67482SBill Paul * PCI state register -- note, this register is read only 26095d67482SBill Paul * unless the PCISTATE_WR bit of the PCI Misc. Host Control 26195d67482SBill Paul * register is set. 26295d67482SBill Paul */ 26395d67482SBill Paul #define BGE_PCISTATE_FORCE_RESET 0x00000001 26495d67482SBill Paul #define BGE_PCISTATE_INTR_STATE 0x00000002 26595d67482SBill Paul #define BGE_PCISTATE_PCI_BUSMODE 0x00000004 /* 1 = PCI, 0 = PCI-X */ 26695d67482SBill Paul #define BGE_PCISTATE_PCI_BUSSPEED 0x00000008 /* 1 = 33/66, 0 = 66/133 */ 26795d67482SBill Paul #define BGE_PCISTATE_32BIT_BUS 0x00000010 /* 1 = 32bit, 0 = 64bit */ 26895d67482SBill Paul #define BGE_PCISTATE_WANT_EXPROM 0x00000020 26995d67482SBill Paul #define BGE_PCISTATE_EXPROM_RETRY 0x00000040 27095d67482SBill Paul #define BGE_PCISTATE_FLATVIEW_MODE 0x00000100 27195d67482SBill Paul #define BGE_PCISTATE_PCI_TGT_RETRY_MAX 0x00000E00 27295d67482SBill Paul 27395d67482SBill Paul /* 27495d67482SBill Paul * PCI Clock Control register -- note, this register is read only 27595d67482SBill Paul * unless the CLOCKCTL_RW bit of the PCI Misc. Host Control 27695d67482SBill Paul * register is set. 27795d67482SBill Paul */ 27895d67482SBill Paul #define BGE_PCICLOCKCTL_DETECTED_SPEED 0x0000000F 27995d67482SBill Paul #define BGE_PCICLOCKCTL_M66EN 0x00000080 28095d67482SBill Paul #define BGE_PCICLOCKCTL_LOWPWR_CLKMODE 0x00000200 28195d67482SBill Paul #define BGE_PCICLOCKCTL_RXCPU_CLK_DIS 0x00000400 28295d67482SBill Paul #define BGE_PCICLOCKCTL_TXCPU_CLK_DIS 0x00000800 28395d67482SBill Paul #define BGE_PCICLOCKCTL_ALTCLK 0x00001000 28495d67482SBill Paul #define BGE_PCICLOCKCTL_ALTCLK_SRC 0x00002000 28595d67482SBill Paul #define BGE_PCICLOCKCTL_PCIPLL_DISABLE 0x00004000 28695d67482SBill Paul #define BGE_PCICLOCKCTL_SYSPLL_DISABLE 0x00008000 28795d67482SBill Paul #define BGE_PCICLOCKCTL_BIST_ENABLE 0x00010000 28895d67482SBill Paul 28995d67482SBill Paul 29095d67482SBill Paul #ifndef PCIM_CMD_MWIEN 29195d67482SBill Paul #define PCIM_CMD_MWIEN 0x0010 29295d67482SBill Paul #endif 29395d67482SBill Paul 29495d67482SBill Paul /* 29595d67482SBill Paul * High priority mailbox registers 29695d67482SBill Paul * Each mailbox is 64-bits wide, though we only use the 29795d67482SBill Paul * lower 32 bits. To write a 64-bit value, write the upper 32 bits 29895d67482SBill Paul * first. The NIC will load the mailbox after the lower 32 bit word 29995d67482SBill Paul * has been updated. 30095d67482SBill Paul */ 30195d67482SBill Paul #define BGE_MBX_IRQ0_HI 0x0200 30295d67482SBill Paul #define BGE_MBX_IRQ0_LO 0x0204 30395d67482SBill Paul #define BGE_MBX_IRQ1_HI 0x0208 30495d67482SBill Paul #define BGE_MBX_IRQ1_LO 0x020C 30595d67482SBill Paul #define BGE_MBX_IRQ2_HI 0x0210 30695d67482SBill Paul #define BGE_MBX_IRQ2_LO 0x0214 30795d67482SBill Paul #define BGE_MBX_IRQ3_HI 0x0218 30895d67482SBill Paul #define BGE_MBX_IRQ3_LO 0x021C 30995d67482SBill Paul #define BGE_MBX_GEN0_HI 0x0220 31095d67482SBill Paul #define BGE_MBX_GEN0_LO 0x0224 31195d67482SBill Paul #define BGE_MBX_GEN1_HI 0x0228 31295d67482SBill Paul #define BGE_MBX_GEN1_LO 0x022C 31395d67482SBill Paul #define BGE_MBX_GEN2_HI 0x0230 31495d67482SBill Paul #define BGE_MBX_GEN2_LO 0x0234 31595d67482SBill Paul #define BGE_MBX_GEN3_HI 0x0228 31695d67482SBill Paul #define BGE_MBX_GEN3_LO 0x022C 31795d67482SBill Paul #define BGE_MBX_GEN4_HI 0x0240 31895d67482SBill Paul #define BGE_MBX_GEN4_LO 0x0244 31995d67482SBill Paul #define BGE_MBX_GEN5_HI 0x0248 32095d67482SBill Paul #define BGE_MBX_GEN5_LO 0x024C 32195d67482SBill Paul #define BGE_MBX_GEN6_HI 0x0250 32295d67482SBill Paul #define BGE_MBX_GEN6_LO 0x0254 32395d67482SBill Paul #define BGE_MBX_GEN7_HI 0x0258 32495d67482SBill Paul #define BGE_MBX_GEN7_LO 0x025C 32595d67482SBill Paul #define BGE_MBX_RELOAD_STATS_HI 0x0260 32695d67482SBill Paul #define BGE_MBX_RELOAD_STATS_LO 0x0264 32795d67482SBill Paul #define BGE_MBX_RX_STD_PROD_HI 0x0268 32895d67482SBill Paul #define BGE_MBX_RX_STD_PROD_LO 0x026C 32995d67482SBill Paul #define BGE_MBX_RX_JUMBO_PROD_HI 0x0270 33095d67482SBill Paul #define BGE_MBX_RX_JUMBO_PROD_LO 0x0274 33195d67482SBill Paul #define BGE_MBX_RX_MINI_PROD_HI 0x0278 33295d67482SBill Paul #define BGE_MBX_RX_MINI_PROD_LO 0x027C 33395d67482SBill Paul #define BGE_MBX_RX_CONS0_HI 0x0280 33495d67482SBill Paul #define BGE_MBX_RX_CONS0_LO 0x0284 33595d67482SBill Paul #define BGE_MBX_RX_CONS1_HI 0x0288 33695d67482SBill Paul #define BGE_MBX_RX_CONS1_LO 0x028C 33795d67482SBill Paul #define BGE_MBX_RX_CONS2_HI 0x0290 33895d67482SBill Paul #define BGE_MBX_RX_CONS2_LO 0x0294 33995d67482SBill Paul #define BGE_MBX_RX_CONS3_HI 0x0298 34095d67482SBill Paul #define BGE_MBX_RX_CONS3_LO 0x029C 34195d67482SBill Paul #define BGE_MBX_RX_CONS4_HI 0x02A0 34295d67482SBill Paul #define BGE_MBX_RX_CONS4_LO 0x02A4 34395d67482SBill Paul #define BGE_MBX_RX_CONS5_HI 0x02A8 34495d67482SBill Paul #define BGE_MBX_RX_CONS5_LO 0x02AC 34595d67482SBill Paul #define BGE_MBX_RX_CONS6_HI 0x02B0 34695d67482SBill Paul #define BGE_MBX_RX_CONS6_LO 0x02B4 34795d67482SBill Paul #define BGE_MBX_RX_CONS7_HI 0x02B8 34895d67482SBill Paul #define BGE_MBX_RX_CONS7_LO 0x02BC 34995d67482SBill Paul #define BGE_MBX_RX_CONS8_HI 0x02C0 35095d67482SBill Paul #define BGE_MBX_RX_CONS8_LO 0x02C4 35195d67482SBill Paul #define BGE_MBX_RX_CONS9_HI 0x02C8 35295d67482SBill Paul #define BGE_MBX_RX_CONS9_LO 0x02CC 35395d67482SBill Paul #define BGE_MBX_RX_CONS10_HI 0x02D0 35495d67482SBill Paul #define BGE_MBX_RX_CONS10_LO 0x02D4 35595d67482SBill Paul #define BGE_MBX_RX_CONS11_HI 0x02D8 35695d67482SBill Paul #define BGE_MBX_RX_CONS11_LO 0x02DC 35795d67482SBill Paul #define BGE_MBX_RX_CONS12_HI 0x02E0 35895d67482SBill Paul #define BGE_MBX_RX_CONS12_LO 0x02E4 35995d67482SBill Paul #define BGE_MBX_RX_CONS13_HI 0x02E8 36095d67482SBill Paul #define BGE_MBX_RX_CONS13_LO 0x02EC 36195d67482SBill Paul #define BGE_MBX_RX_CONS14_HI 0x02F0 36295d67482SBill Paul #define BGE_MBX_RX_CONS14_LO 0x02F4 36395d67482SBill Paul #define BGE_MBX_RX_CONS15_HI 0x02F8 36495d67482SBill Paul #define BGE_MBX_RX_CONS15_LO 0x02FC 36595d67482SBill Paul #define BGE_MBX_TX_HOST_PROD0_HI 0x0300 36695d67482SBill Paul #define BGE_MBX_TX_HOST_PROD0_LO 0x0304 36795d67482SBill Paul #define BGE_MBX_TX_HOST_PROD1_HI 0x0308 36895d67482SBill Paul #define BGE_MBX_TX_HOST_PROD1_LO 0x030C 36995d67482SBill Paul #define BGE_MBX_TX_HOST_PROD2_HI 0x0310 37095d67482SBill Paul #define BGE_MBX_TX_HOST_PROD2_LO 0x0314 37195d67482SBill Paul #define BGE_MBX_TX_HOST_PROD3_HI 0x0318 37295d67482SBill Paul #define BGE_MBX_TX_HOST_PROD3_LO 0x031C 37395d67482SBill Paul #define BGE_MBX_TX_HOST_PROD4_HI 0x0320 37495d67482SBill Paul #define BGE_MBX_TX_HOST_PROD4_LO 0x0324 37595d67482SBill Paul #define BGE_MBX_TX_HOST_PROD5_HI 0x0328 37695d67482SBill Paul #define BGE_MBX_TX_HOST_PROD5_LO 0x032C 37795d67482SBill Paul #define BGE_MBX_TX_HOST_PROD6_HI 0x0330 37895d67482SBill Paul #define BGE_MBX_TX_HOST_PROD6_LO 0x0334 37995d67482SBill Paul #define BGE_MBX_TX_HOST_PROD7_HI 0x0338 38095d67482SBill Paul #define BGE_MBX_TX_HOST_PROD7_LO 0x033C 38195d67482SBill Paul #define BGE_MBX_TX_HOST_PROD8_HI 0x0340 38295d67482SBill Paul #define BGE_MBX_TX_HOST_PROD8_LO 0x0344 38395d67482SBill Paul #define BGE_MBX_TX_HOST_PROD9_HI 0x0348 38495d67482SBill Paul #define BGE_MBX_TX_HOST_PROD9_LO 0x034C 38595d67482SBill Paul #define BGE_MBX_TX_HOST_PROD10_HI 0x0350 38695d67482SBill Paul #define BGE_MBX_TX_HOST_PROD10_LO 0x0354 38795d67482SBill Paul #define BGE_MBX_TX_HOST_PROD11_HI 0x0358 38895d67482SBill Paul #define BGE_MBX_TX_HOST_PROD11_LO 0x035C 38995d67482SBill Paul #define BGE_MBX_TX_HOST_PROD12_HI 0x0360 39095d67482SBill Paul #define BGE_MBX_TX_HOST_PROD12_LO 0x0364 39195d67482SBill Paul #define BGE_MBX_TX_HOST_PROD13_HI 0x0368 39295d67482SBill Paul #define BGE_MBX_TX_HOST_PROD13_LO 0x036C 39395d67482SBill Paul #define BGE_MBX_TX_HOST_PROD14_HI 0x0370 39495d67482SBill Paul #define BGE_MBX_TX_HOST_PROD14_LO 0x0374 39595d67482SBill Paul #define BGE_MBX_TX_HOST_PROD15_HI 0x0378 39695d67482SBill Paul #define BGE_MBX_TX_HOST_PROD15_LO 0x037C 39795d67482SBill Paul #define BGE_MBX_TX_NIC_PROD0_HI 0x0380 39895d67482SBill Paul #define BGE_MBX_TX_NIC_PROD0_LO 0x0384 39995d67482SBill Paul #define BGE_MBX_TX_NIC_PROD1_HI 0x0388 40095d67482SBill Paul #define BGE_MBX_TX_NIC_PROD1_LO 0x038C 40195d67482SBill Paul #define BGE_MBX_TX_NIC_PROD2_HI 0x0390 40295d67482SBill Paul #define BGE_MBX_TX_NIC_PROD2_LO 0x0394 40395d67482SBill Paul #define BGE_MBX_TX_NIC_PROD3_HI 0x0398 40495d67482SBill Paul #define BGE_MBX_TX_NIC_PROD3_LO 0x039C 40595d67482SBill Paul #define BGE_MBX_TX_NIC_PROD4_HI 0x03A0 40695d67482SBill Paul #define BGE_MBX_TX_NIC_PROD4_LO 0x03A4 40795d67482SBill Paul #define BGE_MBX_TX_NIC_PROD5_HI 0x03A8 40895d67482SBill Paul #define BGE_MBX_TX_NIC_PROD5_LO 0x03AC 40995d67482SBill Paul #define BGE_MBX_TX_NIC_PROD6_HI 0x03B0 41095d67482SBill Paul #define BGE_MBX_TX_NIC_PROD6_LO 0x03B4 41195d67482SBill Paul #define BGE_MBX_TX_NIC_PROD7_HI 0x03B8 41295d67482SBill Paul #define BGE_MBX_TX_NIC_PROD7_LO 0x03BC 41395d67482SBill Paul #define BGE_MBX_TX_NIC_PROD8_HI 0x03C0 41495d67482SBill Paul #define BGE_MBX_TX_NIC_PROD8_LO 0x03C4 41595d67482SBill Paul #define BGE_MBX_TX_NIC_PROD9_HI 0x03C8 41695d67482SBill Paul #define BGE_MBX_TX_NIC_PROD9_LO 0x03CC 41795d67482SBill Paul #define BGE_MBX_TX_NIC_PROD10_HI 0x03D0 41895d67482SBill Paul #define BGE_MBX_TX_NIC_PROD10_LO 0x03D4 41995d67482SBill Paul #define BGE_MBX_TX_NIC_PROD11_HI 0x03D8 42095d67482SBill Paul #define BGE_MBX_TX_NIC_PROD11_LO 0x03DC 42195d67482SBill Paul #define BGE_MBX_TX_NIC_PROD12_HI 0x03E0 42295d67482SBill Paul #define BGE_MBX_TX_NIC_PROD12_LO 0x03E4 42395d67482SBill Paul #define BGE_MBX_TX_NIC_PROD13_HI 0x03E8 42495d67482SBill Paul #define BGE_MBX_TX_NIC_PROD13_LO 0x03EC 42595d67482SBill Paul #define BGE_MBX_TX_NIC_PROD14_HI 0x03F0 42695d67482SBill Paul #define BGE_MBX_TX_NIC_PROD14_LO 0x03F4 42795d67482SBill Paul #define BGE_MBX_TX_NIC_PROD15_HI 0x03F8 42895d67482SBill Paul #define BGE_MBX_TX_NIC_PROD15_LO 0x03FC 42995d67482SBill Paul 43095d67482SBill Paul #define BGE_TX_RINGS_MAX 4 43195d67482SBill Paul #define BGE_TX_RINGS_EXTSSRAM_MAX 16 43295d67482SBill Paul #define BGE_RX_RINGS_MAX 16 43395d67482SBill Paul 43495d67482SBill Paul /* Ethernet MAC control registers */ 43595d67482SBill Paul #define BGE_MAC_MODE 0x0400 43695d67482SBill Paul #define BGE_MAC_STS 0x0404 43795d67482SBill Paul #define BGE_MAC_EVT_ENB 0x0408 43895d67482SBill Paul #define BGE_MAC_LED_CTL 0x040C 43995d67482SBill Paul #define BGE_MAC_ADDR1_LO 0x0410 44095d67482SBill Paul #define BGE_MAC_ADDR1_HI 0x0414 44195d67482SBill Paul #define BGE_MAC_ADDR2_LO 0x0418 44295d67482SBill Paul #define BGE_MAC_ADDR2_HI 0x041C 44395d67482SBill Paul #define BGE_MAC_ADDR3_LO 0x0420 44495d67482SBill Paul #define BGE_MAC_ADDR3_HI 0x0424 44595d67482SBill Paul #define BGE_MAC_ADDR4_LO 0x0428 44695d67482SBill Paul #define BGE_MAC_ADDR4_HI 0x042C 44795d67482SBill Paul #define BGE_WOL_PATPTR 0x0430 44895d67482SBill Paul #define BGE_WOL_PATCFG 0x0434 44995d67482SBill Paul #define BGE_TX_RANDOM_BACKOFF 0x0438 45095d67482SBill Paul #define BGE_RX_MTU 0x043C 45195d67482SBill Paul #define BGE_GBIT_PCS_TEST 0x0440 45295d67482SBill Paul #define BGE_TX_TBI_AUTONEG 0x0444 45395d67482SBill Paul #define BGE_RX_TBI_AUTONEG 0x0448 45495d67482SBill Paul #define BGE_MI_COMM 0x044C 45595d67482SBill Paul #define BGE_MI_STS 0x0450 45695d67482SBill Paul #define BGE_MI_MODE 0x0454 45795d67482SBill Paul #define BGE_AUTOPOLL_STS 0x0458 45895d67482SBill Paul #define BGE_TX_MODE 0x045C 45995d67482SBill Paul #define BGE_TX_STS 0x0460 46095d67482SBill Paul #define BGE_TX_LENGTHS 0x0464 46195d67482SBill Paul #define BGE_RX_MODE 0x0468 46295d67482SBill Paul #define BGE_RX_STS 0x046C 46395d67482SBill Paul #define BGE_MAR0 0x0470 46495d67482SBill Paul #define BGE_MAR1 0x0474 46595d67482SBill Paul #define BGE_MAR2 0x0478 46695d67482SBill Paul #define BGE_MAR3 0x047C 46795d67482SBill Paul #define BGE_RX_BD_RULES_CTL0 0x0480 46895d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL0 0x0484 46995d67482SBill Paul #define BGE_RX_BD_RULES_CTL1 0x0488 47095d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL1 0x048C 47195d67482SBill Paul #define BGE_RX_BD_RULES_CTL2 0x0490 47295d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL2 0x0494 47395d67482SBill Paul #define BGE_RX_BD_RULES_CTL3 0x0498 47495d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL3 0x049C 47595d67482SBill Paul #define BGE_RX_BD_RULES_CTL4 0x04A0 47695d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL4 0x04A4 47795d67482SBill Paul #define BGE_RX_BD_RULES_CTL5 0x04A8 47895d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL5 0x04AC 47995d67482SBill Paul #define BGE_RX_BD_RULES_CTL6 0x04B0 48095d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL6 0x04B4 48195d67482SBill Paul #define BGE_RX_BD_RULES_CTL7 0x04B8 48295d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL7 0x04BC 48395d67482SBill Paul #define BGE_RX_BD_RULES_CTL8 0x04C0 48495d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL8 0x04C4 48595d67482SBill Paul #define BGE_RX_BD_RULES_CTL9 0x04C8 48695d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL9 0x04CC 48795d67482SBill Paul #define BGE_RX_BD_RULES_CTL10 0x04D0 48895d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL10 0x04D4 48995d67482SBill Paul #define BGE_RX_BD_RULES_CTL11 0x04D8 49095d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL11 0x04DC 49195d67482SBill Paul #define BGE_RX_BD_RULES_CTL12 0x04E0 49295d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL12 0x04E4 49395d67482SBill Paul #define BGE_RX_BD_RULES_CTL13 0x04E8 49495d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL13 0x04EC 49595d67482SBill Paul #define BGE_RX_BD_RULES_CTL14 0x04F0 49695d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL14 0x04F4 49795d67482SBill Paul #define BGE_RX_BD_RULES_CTL15 0x04F8 49895d67482SBill Paul #define BGE_RX_BD_RULES_MASKVAL15 0x04FC 49995d67482SBill Paul #define BGE_RX_RULES_CFG 0x0500 50095d67482SBill Paul #define BGE_RX_STATS 0x0800 50195d67482SBill Paul #define BGE_TX_STATS 0x0880 50295d67482SBill Paul 50395d67482SBill Paul /* Ethernet MAC Mode register */ 50495d67482SBill Paul #define BGE_MACMODE_RESET 0x00000001 50595d67482SBill Paul #define BGE_MACMODE_HALF_DUPLEX 0x00000002 50695d67482SBill Paul #define BGE_MACMODE_PORTMODE 0x0000000C 50795d67482SBill Paul #define BGE_MACMODE_LOOPBACK 0x00000010 50895d67482SBill Paul #define BGE_MACMODE_RX_TAGGEDPKT 0x00000080 50995d67482SBill Paul #define BGE_MACMODE_TX_BURST_ENB 0x00000100 51095d67482SBill Paul #define BGE_MACMODE_MAX_DEFER 0x00000200 51195d67482SBill Paul #define BGE_MACMODE_LINK_POLARITY 0x00000400 51295d67482SBill Paul #define BGE_MACMODE_RX_STATS_ENB 0x00000800 51395d67482SBill Paul #define BGE_MACMODE_RX_STATS_CLEAR 0x00001000 51495d67482SBill Paul #define BGE_MACMODE_RX_STATS_FLUSH 0x00002000 51595d67482SBill Paul #define BGE_MACMODE_TX_STATS_ENB 0x00004000 51695d67482SBill Paul #define BGE_MACMODE_TX_STATS_CLEAR 0x00008000 51795d67482SBill Paul #define BGE_MACMODE_TX_STATS_FLUSH 0x00010000 51895d67482SBill Paul #define BGE_MACMODE_TBI_SEND_CFGS 0x00020000 51995d67482SBill Paul #define BGE_MACMODE_MAGIC_PKT_ENB 0x00040000 52095d67482SBill Paul #define BGE_MACMODE_ACPI_PWRON_ENB 0x00080000 52195d67482SBill Paul #define BGE_MACMODE_MIP_ENB 0x00100000 52295d67482SBill Paul #define BGE_MACMODE_TXDMA_ENB 0x00200000 52395d67482SBill Paul #define BGE_MACMODE_RXDMA_ENB 0x00400000 52495d67482SBill Paul #define BGE_MACMODE_FRMHDR_DMA_ENB 0x00800000 52595d67482SBill Paul 52695d67482SBill Paul #define BGE_PORTMODE_NONE 0x00000000 52795d67482SBill Paul #define BGE_PORTMODE_MII 0x00000004 52895d67482SBill Paul #define BGE_PORTMODE_GMII 0x00000008 52995d67482SBill Paul #define BGE_PORTMODE_TBI 0x0000000C 53095d67482SBill Paul 53195d67482SBill Paul /* MAC Status register */ 53295d67482SBill Paul #define BGE_MACSTAT_TBI_PCS_SYNCHED 0x00000001 53395d67482SBill Paul #define BGE_MACSTAT_TBI_SIGNAL_DETECT 0x00000002 53495d67482SBill Paul #define BGE_MACSTAT_RX_CFG 0x00000004 53595d67482SBill Paul #define BGE_MACSTAT_CFG_CHANGED 0x00000008 53695d67482SBill Paul #define BGE_MACSTAT_SYNC_CHANGED 0x00000010 53795d67482SBill Paul #define BGE_MACSTAT_PORT_DECODE_ERROR 0x00000400 53895d67482SBill Paul #define BGE_MACSTAT_LINK_CHANGED 0x00001000 53995d67482SBill Paul #define BGE_MACSTAT_MI_COMPLETE 0x00400000 54095d67482SBill Paul #define BGE_MACSTAT_MI_INTERRUPT 0x00800000 54195d67482SBill Paul #define BGE_MACSTAT_AUTOPOLL_ERROR 0x01000000 54295d67482SBill Paul #define BGE_MACSTAT_ODI_ERROR 0x02000000 54395d67482SBill Paul #define BGE_MACSTAT_RXSTAT_OFLOW 0x04000000 54495d67482SBill Paul #define BGE_MACSTAT_TXSTAT_OFLOW 0x08000000 54595d67482SBill Paul 54695d67482SBill Paul /* MAC Event Enable Register */ 54795d67482SBill Paul #define BGE_EVTENB_PORT_DECODE_ERROR 0x00000400 54895d67482SBill Paul #define BGE_EVTENB_LINK_CHANGED 0x00001000 54995d67482SBill Paul #define BGE_EVTENB_MI_COMPLETE 0x00400000 55095d67482SBill Paul #define BGE_EVTENB_MI_INTERRUPT 0x00800000 55195d67482SBill Paul #define BGE_EVTENB_AUTOPOLL_ERROR 0x01000000 55295d67482SBill Paul #define BGE_EVTENB_ODI_ERROR 0x02000000 55395d67482SBill Paul #define BGE_EVTENB_RXSTAT_OFLOW 0x04000000 55495d67482SBill Paul #define BGE_EVTENB_TXSTAT_OFLOW 0x08000000 55595d67482SBill Paul 55695d67482SBill Paul /* LED Control Register */ 55795d67482SBill Paul #define BGE_LEDCTL_LINKLED_OVERRIDE 0x00000001 55895d67482SBill Paul #define BGE_LEDCTL_1000MBPS_LED 0x00000002 55995d67482SBill Paul #define BGE_LEDCTL_100MBPS_LED 0x00000004 56095d67482SBill Paul #define BGE_LEDCTL_10MBPS_LED 0x00000008 56195d67482SBill Paul #define BGE_LEDCTL_TRAFLED_OVERRIDE 0x00000010 56295d67482SBill Paul #define BGE_LEDCTL_TRAFLED_BLINK 0x00000020 56395d67482SBill Paul #define BGE_LEDCTL_TREFLED_BLINK_2 0x00000040 56495d67482SBill Paul #define BGE_LEDCTL_1000MBPS_STS 0x00000080 56595d67482SBill Paul #define BGE_LEDCTL_100MBPS_STS 0x00000100 56695d67482SBill Paul #define BGE_LEDCTL_10MBPS_STS 0x00000200 56795d67482SBill Paul #define BGE_LEDCTL_TRADLED_STS 0x00000400 56895d67482SBill Paul #define BGE_LEDCTL_BLINKPERIOD 0x7FF80000 56995d67482SBill Paul #define BGE_LEDCTL_BLINKPERIOD_OVERRIDE 0x80000000 57095d67482SBill Paul 57195d67482SBill Paul /* TX backoff seed register */ 57295d67482SBill Paul #define BGE_TX_BACKOFF_SEED_MASK 0x3F 57395d67482SBill Paul 57495d67482SBill Paul /* Autopoll status register */ 57595d67482SBill Paul #define BGE_AUTOPOLLSTS_ERROR 0x00000001 57695d67482SBill Paul 57795d67482SBill Paul /* Transmit MAC mode register */ 57895d67482SBill Paul #define BGE_TXMODE_RESET 0x00000001 57995d67482SBill Paul #define BGE_TXMODE_ENABLE 0x00000002 58095d67482SBill Paul #define BGE_TXMODE_FLOWCTL_ENABLE 0x00000010 58195d67482SBill Paul #define BGE_TXMODE_BIGBACKOFF_ENABLE 0x00000020 58295d67482SBill Paul #define BGE_TXMODE_LONGPAUSE_ENABLE 0x00000040 58395d67482SBill Paul 58495d67482SBill Paul /* Transmit MAC status register */ 58595d67482SBill Paul #define BGE_TXSTAT_RX_XOFFED 0x00000001 58695d67482SBill Paul #define BGE_TXSTAT_SENT_XOFF 0x00000002 58795d67482SBill Paul #define BGE_TXSTAT_SENT_XON 0x00000004 58895d67482SBill Paul #define BGE_TXSTAT_LINK_UP 0x00000008 58995d67482SBill Paul #define BGE_TXSTAT_ODI_UFLOW 0x00000010 59095d67482SBill Paul #define BGE_TXSTAT_ODI_OFLOW 0x00000020 59195d67482SBill Paul 59295d67482SBill Paul /* Transmit MAC lengths register */ 59395d67482SBill Paul #define BGE_TXLEN_SLOTTIME 0x000000FF 59495d67482SBill Paul #define BGE_TXLEN_IPG 0x00000F00 59595d67482SBill Paul #define BGE_TXLEN_CRS 0x00003000 59695d67482SBill Paul 59795d67482SBill Paul /* Receive MAC mode register */ 59895d67482SBill Paul #define BGE_RXMODE_RESET 0x00000001 59995d67482SBill Paul #define BGE_RXMODE_ENABLE 0x00000002 60095d67482SBill Paul #define BGE_RXMODE_FLOWCTL_ENABLE 0x00000004 60195d67482SBill Paul #define BGE_RXMODE_RX_GIANTS 0x00000020 60295d67482SBill Paul #define BGE_RXMODE_RX_RUNTS 0x00000040 60395d67482SBill Paul #define BGE_RXMODE_8022_LENCHECK 0x00000080 60495d67482SBill Paul #define BGE_RXMODE_RX_PROMISC 0x00000100 60595d67482SBill Paul #define BGE_RXMODE_RX_NO_CRC_CHECK 0x00000200 60695d67482SBill Paul #define BGE_RXMODE_RX_KEEP_VLAN_DIAG 0x00000400 60795d67482SBill Paul 60895d67482SBill Paul /* Receive MAC status register */ 60995d67482SBill Paul #define BGE_RXSTAT_REMOTE_XOFFED 0x00000001 61095d67482SBill Paul #define BGE_RXSTAT_RCVD_XOFF 0x00000002 61195d67482SBill Paul #define BGE_RXSTAT_RCVD_XON 0x00000004 61295d67482SBill Paul 61395d67482SBill Paul /* Receive Rules Control register */ 61495d67482SBill Paul #define BGE_RXRULECTL_OFFSET 0x000000FF 61595d67482SBill Paul #define BGE_RXRULECTL_CLASS 0x00001F00 61695d67482SBill Paul #define BGE_RXRULECTL_HDRTYPE 0x0000E000 61795d67482SBill Paul #define BGE_RXRULECTL_COMPARE_OP 0x00030000 61895d67482SBill Paul #define BGE_RXRULECTL_MAP 0x01000000 61995d67482SBill Paul #define BGE_RXRULECTL_DISCARD 0x02000000 62095d67482SBill Paul #define BGE_RXRULECTL_MASK 0x04000000 62195d67482SBill Paul #define BGE_RXRULECTL_ACTIVATE_PROC3 0x08000000 62295d67482SBill Paul #define BGE_RXRULECTL_ACTIVATE_PROC2 0x10000000 62395d67482SBill Paul #define BGE_RXRULECTL_ACTIVATE_PROC1 0x20000000 62495d67482SBill Paul #define BGE_RXRULECTL_ANDWITHNEXT 0x40000000 62595d67482SBill Paul 62695d67482SBill Paul /* Receive Rules Mask register */ 62795d67482SBill Paul #define BGE_RXRULEMASK_VALUE 0x0000FFFF 62895d67482SBill Paul #define BGE_RXRULEMASK_MASKVAL 0xFFFF0000 62995d67482SBill Paul 63095d67482SBill Paul /* MI communication register */ 63195d67482SBill Paul #define BGE_MICOMM_DATA 0x0000FFFF 63295d67482SBill Paul #define BGE_MICOMM_REG 0x001F0000 63395d67482SBill Paul #define BGE_MICOMM_PHY 0x03E00000 63495d67482SBill Paul #define BGE_MICOMM_CMD 0x0C000000 63595d67482SBill Paul #define BGE_MICOMM_READFAIL 0x10000000 63695d67482SBill Paul #define BGE_MICOMM_BUSY 0x20000000 63795d67482SBill Paul 63895d67482SBill Paul #define BGE_MIREG(x) ((x & 0x1F) << 16) 63995d67482SBill Paul #define BGE_MIPHY(x) ((x & 0x1F) << 21) 64095d67482SBill Paul #define BGE_MICMD_WRITE 0x04000000 64195d67482SBill Paul #define BGE_MICMD_READ 0x08000000 64295d67482SBill Paul 64395d67482SBill Paul /* MI status register */ 64495d67482SBill Paul #define BGE_MISTS_LINK 0x00000001 64595d67482SBill Paul #define BGE_MISTS_10MBPS 0x00000002 64695d67482SBill Paul 64795d67482SBill Paul #define BGE_MIMODE_SHORTPREAMBLE 0x00000002 64895d67482SBill Paul #define BGE_MIMODE_AUTOPOLL 0x00000010 64995d67482SBill Paul #define BGE_MIMODE_CLKCNT 0x001F0000 65095d67482SBill Paul 65195d67482SBill Paul 65295d67482SBill Paul /* 65395d67482SBill Paul * Send data initiator control registers. 65495d67482SBill Paul */ 65595d67482SBill Paul #define BGE_SDI_MODE 0x0C00 65695d67482SBill Paul #define BGE_SDI_STATUS 0x0C04 65795d67482SBill Paul #define BGE_SDI_STATS_CTL 0x0C08 65895d67482SBill Paul #define BGE_SDI_STATS_ENABLE_MASK 0x0C0C 65995d67482SBill Paul #define BGE_SDI_STATS_INCREMENT_MASK 0x0C10 66095d67482SBill Paul #define BGE_LOCSTATS_COS0 0x0C80 66195d67482SBill Paul #define BGE_LOCSTATS_COS1 0x0C84 66295d67482SBill Paul #define BGE_LOCSTATS_COS2 0x0C88 66395d67482SBill Paul #define BGE_LOCSTATS_COS3 0x0C8C 66495d67482SBill Paul #define BGE_LOCSTATS_COS4 0x0C90 66595d67482SBill Paul #define BGE_LOCSTATS_COS5 0x0C84 66695d67482SBill Paul #define BGE_LOCSTATS_COS6 0x0C98 66795d67482SBill Paul #define BGE_LOCSTATS_COS7 0x0C9C 66895d67482SBill Paul #define BGE_LOCSTATS_COS8 0x0CA0 66995d67482SBill Paul #define BGE_LOCSTATS_COS9 0x0CA4 67095d67482SBill Paul #define BGE_LOCSTATS_COS10 0x0CA8 67195d67482SBill Paul #define BGE_LOCSTATS_COS11 0x0CAC 67295d67482SBill Paul #define BGE_LOCSTATS_COS12 0x0CB0 67395d67482SBill Paul #define BGE_LOCSTATS_COS13 0x0CB4 67495d67482SBill Paul #define BGE_LOCSTATS_COS14 0x0CB8 67595d67482SBill Paul #define BGE_LOCSTATS_COS15 0x0CBC 67695d67482SBill Paul #define BGE_LOCSTATS_DMA_RQ_FULL 0x0CC0 67795d67482SBill Paul #define BGE_LOCSTATS_DMA_HIPRIO_RQ_FULL 0x0CC4 67895d67482SBill Paul #define BGE_LOCSTATS_SDC_QUEUE_FULL 0x0CC8 67995d67482SBill Paul #define BGE_LOCSTATS_NIC_SENDPROD_SET 0x0CCC 68095d67482SBill Paul #define BGE_LOCSTATS_STATS_UPDATED 0x0CD0 68195d67482SBill Paul #define BGE_LOCSTATS_IRQS 0x0CD4 68295d67482SBill Paul #define BGE_LOCSTATS_AVOIDED_IRQS 0x0CD8 68395d67482SBill Paul #define BGE_LOCSTATS_TX_THRESH_HIT 0x0CDC 68495d67482SBill Paul 68595d67482SBill Paul /* Send Data Initiator mode register */ 68695d67482SBill Paul #define BGE_SDIMODE_RESET 0x00000001 68795d67482SBill Paul #define BGE_SDIMODE_ENABLE 0x00000002 68895d67482SBill Paul #define BGE_SDIMODE_STATS_OFLOW_ATTN 0x00000004 68995d67482SBill Paul 69095d67482SBill Paul /* Send Data Initiator stats register */ 69195d67482SBill Paul #define BGE_SDISTAT_STATS_OFLOW_ATTN 0x00000004 69295d67482SBill Paul 69395d67482SBill Paul /* Send Data Initiator stats control register */ 69495d67482SBill Paul #define BGE_SDISTATSCTL_ENABLE 0x00000001 69595d67482SBill Paul #define BGE_SDISTATSCTL_FASTER 0x00000002 69695d67482SBill Paul #define BGE_SDISTATSCTL_CLEAR 0x00000004 69795d67482SBill Paul #define BGE_SDISTATSCTL_FORCEFLUSH 0x00000008 69895d67482SBill Paul #define BGE_SDISTATSCTL_FORCEZERO 0x00000010 69995d67482SBill Paul 70095d67482SBill Paul /* 70195d67482SBill Paul * Send Data Completion Control registers 70295d67482SBill Paul */ 70395d67482SBill Paul #define BGE_SDC_MODE 0x1000 70495d67482SBill Paul #define BGE_SDC_STATUS 0x1004 70595d67482SBill Paul 70695d67482SBill Paul /* Send Data completion mode register */ 70795d67482SBill Paul #define BGE_SDCMODE_RESET 0x00000001 70895d67482SBill Paul #define BGE_SDCMODE_ENABLE 0x00000002 70995d67482SBill Paul #define BGE_SDCMODE_ATTN 0x00000004 71095d67482SBill Paul 71195d67482SBill Paul /* Send Data completion status register */ 71295d67482SBill Paul #define BGE_SDCSTAT_ATTN 0x00000004 71395d67482SBill Paul 71495d67482SBill Paul /* 71595d67482SBill Paul * Send BD Ring Selector Control registers 71695d67482SBill Paul */ 71795d67482SBill Paul #define BGE_SRS_MODE 0x1400 71895d67482SBill Paul #define BGE_SRS_STATUS 0x1404 71995d67482SBill Paul #define BGE_SRS_HWDIAG 0x1408 72095d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS0 0x1440 72195d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS1 0x1444 72295d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS2 0x1448 72395d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS3 0x144C 72495d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS4 0x1450 72595d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS5 0x1454 72695d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS6 0x1458 72795d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS7 0x145C 72895d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS8 0x1460 72995d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS9 0x1464 73095d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS10 0x1468 73195d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS11 0x146C 73295d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS12 0x1470 73395d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS13 0x1474 73495d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS14 0x1478 73595d67482SBill Paul #define BGE_SRS_LOC_NIC_CONS15 0x147C 73695d67482SBill Paul 73795d67482SBill Paul /* Send BD Ring Selector Mode register */ 73895d67482SBill Paul #define BGE_SRSMODE_RESET 0x00000001 73995d67482SBill Paul #define BGE_SRSMODE_ENABLE 0x00000002 74095d67482SBill Paul #define BGE_SRSMODE_ATTN 0x00000004 74195d67482SBill Paul 74295d67482SBill Paul /* Send BD Ring Selector Status register */ 74395d67482SBill Paul #define BGE_SRSSTAT_ERROR 0x00000004 74495d67482SBill Paul 74595d67482SBill Paul /* Send BD Ring Selector HW Diagnostics register */ 74695d67482SBill Paul #define BGE_SRSHWDIAG_STATE 0x0000000F 74795d67482SBill Paul #define BGE_SRSHWDIAG_CURRINGNUM 0x000000F0 74895d67482SBill Paul #define BGE_SRSHWDIAG_STAGEDRINGNUM 0x00000F00 74995d67482SBill Paul #define BGE_SRSHWDIAG_RINGNUM_IN_MBX 0x0000F000 75095d67482SBill Paul 75195d67482SBill Paul /* 75295d67482SBill Paul * Send BD Initiator Selector Control registers 75395d67482SBill Paul */ 75495d67482SBill Paul #define BGE_SBDI_MODE 0x1800 75595d67482SBill Paul #define BGE_SBDI_STATUS 0x1804 75695d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD0 0x1808 75795d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD1 0x180C 75895d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD2 0x1810 75995d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD3 0x1814 76095d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD4 0x1818 76195d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD5 0x181C 76295d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD6 0x1820 76395d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD7 0x1824 76495d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD8 0x1828 76595d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD9 0x182C 76695d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD10 0x1830 76795d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD11 0x1834 76895d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD12 0x1838 76995d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD13 0x183C 77095d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD14 0x1840 77195d67482SBill Paul #define BGE_SBDI_LOC_NIC_PROD15 0x1844 77295d67482SBill Paul 77395d67482SBill Paul /* Send BD Initiator Mode register */ 77495d67482SBill Paul #define BGE_SBDIMODE_RESET 0x00000001 77595d67482SBill Paul #define BGE_SBDIMODE_ENABLE 0x00000002 77695d67482SBill Paul #define BGE_SBDIMODE_ATTN 0x00000004 77795d67482SBill Paul 77895d67482SBill Paul /* Send BD Initiator Status register */ 77995d67482SBill Paul #define BGE_SBDISTAT_ERROR 0x00000004 78095d67482SBill Paul 78195d67482SBill Paul /* 78295d67482SBill Paul * Send BD Completion Control registers 78395d67482SBill Paul */ 78495d67482SBill Paul #define BGE_SBDC_MODE 0x1C00 78595d67482SBill Paul #define BGE_SBDC_STATUS 0x1C04 78695d67482SBill Paul 78795d67482SBill Paul /* Send BD Completion Control Mode register */ 78895d67482SBill Paul #define BGE_SBDCMODE_RESET 0x00000001 78995d67482SBill Paul #define BGE_SBDCMODE_ENABLE 0x00000002 79095d67482SBill Paul #define BGE_SBDCMODE_ATTN 0x00000004 79195d67482SBill Paul 79295d67482SBill Paul /* Send BD Completion Control Status register */ 79395d67482SBill Paul #define BGE_SBDCSTAT_ATTN 0x00000004 79495d67482SBill Paul 79595d67482SBill Paul /* 79695d67482SBill Paul * Receive List Placement Control registers 79795d67482SBill Paul */ 79895d67482SBill Paul #define BGE_RXLP_MODE 0x2000 79995d67482SBill Paul #define BGE_RXLP_STATUS 0x2004 80095d67482SBill Paul #define BGE_RXLP_SEL_LIST_LOCK 0x2008 80195d67482SBill Paul #define BGE_RXLP_SEL_NON_EMPTY_BITS 0x200C 80295d67482SBill Paul #define BGE_RXLP_CFG 0x2010 80395d67482SBill Paul #define BGE_RXLP_STATS_CTL 0x2014 80495d67482SBill Paul #define BGE_RXLP_STATS_ENABLE_MASK 0x2018 80595d67482SBill Paul #define BGE_RXLP_STATS_INCREMENT_MASK 0x201C 80695d67482SBill Paul #define BGE_RXLP_HEAD0 0x2100 80795d67482SBill Paul #define BGE_RXLP_TAIL0 0x2104 80895d67482SBill Paul #define BGE_RXLP_COUNT0 0x2108 80995d67482SBill Paul #define BGE_RXLP_HEAD1 0x2110 81095d67482SBill Paul #define BGE_RXLP_TAIL1 0x2114 81195d67482SBill Paul #define BGE_RXLP_COUNT1 0x2118 81295d67482SBill Paul #define BGE_RXLP_HEAD2 0x2120 81395d67482SBill Paul #define BGE_RXLP_TAIL2 0x2124 81495d67482SBill Paul #define BGE_RXLP_COUNT2 0x2128 81595d67482SBill Paul #define BGE_RXLP_HEAD3 0x2130 81695d67482SBill Paul #define BGE_RXLP_TAIL3 0x2134 81795d67482SBill Paul #define BGE_RXLP_COUNT3 0x2138 81895d67482SBill Paul #define BGE_RXLP_HEAD4 0x2140 81995d67482SBill Paul #define BGE_RXLP_TAIL4 0x2144 82095d67482SBill Paul #define BGE_RXLP_COUNT4 0x2148 82195d67482SBill Paul #define BGE_RXLP_HEAD5 0x2150 82295d67482SBill Paul #define BGE_RXLP_TAIL5 0x2154 82395d67482SBill Paul #define BGE_RXLP_COUNT5 0x2158 82495d67482SBill Paul #define BGE_RXLP_HEAD6 0x2160 82595d67482SBill Paul #define BGE_RXLP_TAIL6 0x2164 82695d67482SBill Paul #define BGE_RXLP_COUNT6 0x2168 82795d67482SBill Paul #define BGE_RXLP_HEAD7 0x2170 82895d67482SBill Paul #define BGE_RXLP_TAIL7 0x2174 82995d67482SBill Paul #define BGE_RXLP_COUNT7 0x2178 83095d67482SBill Paul #define BGE_RXLP_HEAD8 0x2180 83195d67482SBill Paul #define BGE_RXLP_TAIL8 0x2184 83295d67482SBill Paul #define BGE_RXLP_COUNT8 0x2188 83395d67482SBill Paul #define BGE_RXLP_HEAD9 0x2190 83495d67482SBill Paul #define BGE_RXLP_TAIL9 0x2194 83595d67482SBill Paul #define BGE_RXLP_COUNT9 0x2198 83695d67482SBill Paul #define BGE_RXLP_HEAD10 0x21A0 83795d67482SBill Paul #define BGE_RXLP_TAIL10 0x21A4 83895d67482SBill Paul #define BGE_RXLP_COUNT10 0x21A8 83995d67482SBill Paul #define BGE_RXLP_HEAD11 0x21B0 84095d67482SBill Paul #define BGE_RXLP_TAIL11 0x21B4 84195d67482SBill Paul #define BGE_RXLP_COUNT11 0x21B8 84295d67482SBill Paul #define BGE_RXLP_HEAD12 0x21C0 84395d67482SBill Paul #define BGE_RXLP_TAIL12 0x21C4 84495d67482SBill Paul #define BGE_RXLP_COUNT12 0x21C8 84595d67482SBill Paul #define BGE_RXLP_HEAD13 0x21D0 84695d67482SBill Paul #define BGE_RXLP_TAIL13 0x21D4 84795d67482SBill Paul #define BGE_RXLP_COUNT13 0x21D8 84895d67482SBill Paul #define BGE_RXLP_HEAD14 0x21E0 84995d67482SBill Paul #define BGE_RXLP_TAIL14 0x21E4 85095d67482SBill Paul #define BGE_RXLP_COUNT14 0x21E8 85195d67482SBill Paul #define BGE_RXLP_HEAD15 0x21F0 85295d67482SBill Paul #define BGE_RXLP_TAIL15 0x21F4 85395d67482SBill Paul #define BGE_RXLP_COUNT15 0x21F8 85495d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS0 0x2200 85595d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS1 0x2204 85695d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS2 0x2208 85795d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS3 0x220C 85895d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS4 0x2210 85995d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS5 0x2214 86095d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS6 0x2218 86195d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS7 0x221C 86295d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS8 0x2220 86395d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS9 0x2224 86495d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS10 0x2228 86595d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS11 0x222C 86695d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS12 0x2230 86795d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS13 0x2234 86895d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS14 0x2238 86995d67482SBill Paul #define BGE_RXLP_LOCSTAT_COS15 0x223C 87095d67482SBill Paul #define BGE_RXLP_LOCSTAT_FILTDROP 0x2240 87195d67482SBill Paul #define BGE_RXLP_LOCSTAT_DMA_WRQ_FULL 0x2244 87295d67482SBill Paul #define BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL 0x2248 87395d67482SBill Paul #define BGE_RXLP_LOCSTAT_OUT_OF_BDS 0x224C 87495d67482SBill Paul #define BGE_RXLP_LOCSTAT_IFIN_DROPS 0x2250 87595d67482SBill Paul #define BGE_RXLP_LOCSTAT_IFIN_ERRORS 0x2254 87695d67482SBill Paul #define BGE_RXLP_LOCSTAT_RXTHRESH_HIT 0x2258 87795d67482SBill Paul 87895d67482SBill Paul 87995d67482SBill Paul /* Receive List Placement mode register */ 88095d67482SBill Paul #define BGE_RXLPMODE_RESET 0x00000001 88195d67482SBill Paul #define BGE_RXLPMODE_ENABLE 0x00000002 88295d67482SBill Paul #define BGE_RXLPMODE_CLASS0_ATTN 0x00000004 88395d67482SBill Paul #define BGE_RXLPMODE_MAPOUTRANGE_ATTN 0x00000008 88495d67482SBill Paul #define BGE_RXLPMODE_STATSOFLOW_ATTN 0x00000010 88595d67482SBill Paul 88695d67482SBill Paul /* Receive List Placement Status register */ 88795d67482SBill Paul #define BGE_RXLPSTAT_CLASS0_ATTN 0x00000004 88895d67482SBill Paul #define BGE_RXLPSTAT_MAPOUTRANGE_ATTN 0x00000008 88995d67482SBill Paul #define BGE_RXLPSTAT_STATSOFLOW_ATTN 0x00000010 89095d67482SBill Paul 89195d67482SBill Paul /* 89295d67482SBill Paul * Receive Data and Receive BD Initiator Control Registers 89395d67482SBill Paul */ 89495d67482SBill Paul #define BGE_RDBDI_MODE 0x2400 89595d67482SBill Paul #define BGE_RDBDI_STATUS 0x2404 89695d67482SBill Paul #define BGE_RX_JUMBO_RCB_HADDR_HI 0x2440 89795d67482SBill Paul #define BGE_RX_JUMBO_RCB_HADDR_LO 0x2444 89895d67482SBill Paul #define BGE_RX_JUMBO_RCB_MAXLEN_FLAGS 0x2448 89995d67482SBill Paul #define BGE_RX_JUMBO_RCB_NICADDR 0x244C 90095d67482SBill Paul #define BGE_RX_STD_RCB_HADDR_HI 0x2450 90195d67482SBill Paul #define BGE_RX_STD_RCB_HADDR_LO 0x2454 90295d67482SBill Paul #define BGE_RX_STD_RCB_MAXLEN_FLAGS 0x2458 90395d67482SBill Paul #define BGE_RX_STD_RCB_NICADDR 0x245C 90495d67482SBill Paul #define BGE_RX_MINI_RCB_HADDR_HI 0x2460 90595d67482SBill Paul #define BGE_RX_MINI_RCB_HADDR_LO 0x2464 90695d67482SBill Paul #define BGE_RX_MINI_RCB_MAXLEN_FLAGS 0x2468 90795d67482SBill Paul #define BGE_RX_MINI_RCB_NICADDR 0x246C 90895d67482SBill Paul #define BGE_RDBDI_JUMBO_RX_CONS 0x2470 90995d67482SBill Paul #define BGE_RDBDI_STD_RX_CONS 0x2474 91095d67482SBill Paul #define BGE_RDBDI_MINI_RX_CONS 0x2478 91195d67482SBill Paul #define BGE_RDBDI_RETURN_PROD0 0x2480 91295d67482SBill Paul #define BGE_RDBDI_RETURN_PROD1 0x2484 91395d67482SBill Paul #define BGE_RDBDI_RETURN_PROD2 0x2488 91495d67482SBill Paul #define BGE_RDBDI_RETURN_PROD3 0x248C 91595d67482SBill Paul #define BGE_RDBDI_RETURN_PROD4 0x2490 91695d67482SBill Paul #define BGE_RDBDI_RETURN_PROD5 0x2494 91795d67482SBill Paul #define BGE_RDBDI_RETURN_PROD6 0x2498 91895d67482SBill Paul #define BGE_RDBDI_RETURN_PROD7 0x249C 91995d67482SBill Paul #define BGE_RDBDI_RETURN_PROD8 0x24A0 92095d67482SBill Paul #define BGE_RDBDI_RETURN_PROD9 0x24A4 92195d67482SBill Paul #define BGE_RDBDI_RETURN_PROD10 0x24A8 92295d67482SBill Paul #define BGE_RDBDI_RETURN_PROD11 0x24AC 92395d67482SBill Paul #define BGE_RDBDI_RETURN_PROD12 0x24B0 92495d67482SBill Paul #define BGE_RDBDI_RETURN_PROD13 0x24B4 92595d67482SBill Paul #define BGE_RDBDI_RETURN_PROD14 0x24B8 92695d67482SBill Paul #define BGE_RDBDI_RETURN_PROD15 0x24BC 92795d67482SBill Paul #define BGE_RDBDI_HWDIAG 0x24C0 92895d67482SBill Paul 92995d67482SBill Paul 93095d67482SBill Paul /* Receive Data and Receive BD Initiator Mode register */ 93195d67482SBill Paul #define BGE_RDBDIMODE_RESET 0x00000001 93295d67482SBill Paul #define BGE_RDBDIMODE_ENABLE 0x00000002 93395d67482SBill Paul #define BGE_RDBDIMODE_JUMBO_ATTN 0x00000004 93495d67482SBill Paul #define BGE_RDBDIMODE_GIANT_ATTN 0x00000008 93595d67482SBill Paul #define BGE_RDBDIMODE_BADRINGSZ_ATTN 0x00000010 93695d67482SBill Paul 93795d67482SBill Paul /* Receive Data and Receive BD Initiator Status register */ 93895d67482SBill Paul #define BGE_RDBDISTAT_JUMBO_ATTN 0x00000004 93995d67482SBill Paul #define BGE_RDBDISTAT_GIANT_ATTN 0x00000008 94095d67482SBill Paul #define BGE_RDBDISTAT_BADRINGSZ_ATTN 0x00000010 94195d67482SBill Paul 94295d67482SBill Paul 94395d67482SBill Paul /* 94495d67482SBill Paul * Receive Data Completion Control registers 94595d67482SBill Paul */ 94695d67482SBill Paul #define BGE_RDC_MODE 0x2800 94795d67482SBill Paul 94895d67482SBill Paul /* Receive Data Completion Mode register */ 94995d67482SBill Paul #define BGE_RDCMODE_RESET 0x00000001 95095d67482SBill Paul #define BGE_RDCMODE_ENABLE 0x00000002 95195d67482SBill Paul #define BGE_RDCMODE_ATTN 0x00000004 95295d67482SBill Paul 95395d67482SBill Paul /* 95495d67482SBill Paul * Receive BD Initiator Control registers 95595d67482SBill Paul */ 95695d67482SBill Paul #define BGE_RBDI_MODE 0x2C00 95795d67482SBill Paul #define BGE_RBDI_STATUS 0x2C04 95895d67482SBill Paul #define BGE_RBDI_NIC_JUMBO_BD_PROD 0x2C08 95995d67482SBill Paul #define BGE_RBDI_NIC_STD_BD_PROD 0x2C0C 96095d67482SBill Paul #define BGE_RBDI_NIC_MINI_BD_PROD 0x2C10 96195d67482SBill Paul #define BGE_RBDI_MINI_REPL_THRESH 0x2C14 96295d67482SBill Paul #define BGE_RBDI_STD_REPL_THRESH 0x2C18 96395d67482SBill Paul #define BGE_RBDI_JUMBO_REPL_THRESH 0x2C1C 96495d67482SBill Paul 96595d67482SBill Paul /* Receive BD Initiator Mode register */ 96695d67482SBill Paul #define BGE_RBDIMODE_RESET 0x00000001 96795d67482SBill Paul #define BGE_RBDIMODE_ENABLE 0x00000002 96895d67482SBill Paul #define BGE_RBDIMODE_ATTN 0x00000004 96995d67482SBill Paul 97095d67482SBill Paul /* Receive BD Initiator Status register */ 97195d67482SBill Paul #define BGE_RBDISTAT_ATTN 0x00000004 97295d67482SBill Paul 97395d67482SBill Paul /* 97495d67482SBill Paul * Receive BD Completion Control registers 97595d67482SBill Paul */ 97695d67482SBill Paul #define BGE_RBDC_MODE 0x3000 97795d67482SBill Paul #define BGE_RBDC_STATUS 0x3004 97895d67482SBill Paul #define BGE_RBDC_JUMBO_BD_PROD 0x3008 97995d67482SBill Paul #define BGE_RBDC_STD_BD_PROD 0x300C 98095d67482SBill Paul #define BGE_RBDC_MINI_BD_PROD 0x3010 98195d67482SBill Paul 98295d67482SBill Paul /* Receive BD completion mode register */ 98395d67482SBill Paul #define BGE_RBDCMODE_RESET 0x00000001 98495d67482SBill Paul #define BGE_RBDCMODE_ENABLE 0x00000002 98595d67482SBill Paul #define BGE_RBDCMODE_ATTN 0x00000004 98695d67482SBill Paul 98795d67482SBill Paul /* Receive BD completion status register */ 98895d67482SBill Paul #define BGE_RBDCSTAT_ERROR 0x00000004 98995d67482SBill Paul 99095d67482SBill Paul /* 99195d67482SBill Paul * Receive List Selector Control registers 99295d67482SBill Paul */ 99395d67482SBill Paul #define BGE_RXLS_MODE 0x3400 99495d67482SBill Paul #define BGE_RXLS_STATUS 0x3404 99595d67482SBill Paul 99695d67482SBill Paul /* Receive List Selector Mode register */ 99795d67482SBill Paul #define BGE_RXLSMODE_RESET 0x00000001 99895d67482SBill Paul #define BGE_RXLSMODE_ENABLE 0x00000002 99995d67482SBill Paul #define BGE_RXLSMODE_ATTN 0x00000004 100095d67482SBill Paul 100195d67482SBill Paul /* Receive List Selector Status register */ 100295d67482SBill Paul #define BGE_RXLSSTAT_ERROR 0x00000004 100395d67482SBill Paul 100495d67482SBill Paul /* 100595d67482SBill Paul * Mbuf Cluster Free registers (has nothing to do with BSD mbufs) 100695d67482SBill Paul */ 100795d67482SBill Paul #define BGE_MBCF_MODE 0x3800 100895d67482SBill Paul #define BGE_MBCF_STATUS 0x3804 100995d67482SBill Paul 101095d67482SBill Paul /* Mbuf Cluster Free mode register */ 101195d67482SBill Paul #define BGE_MBCFMODE_RESET 0x00000001 101295d67482SBill Paul #define BGE_MBCFMODE_ENABLE 0x00000002 101395d67482SBill Paul #define BGE_MBCFMODE_ATTN 0x00000004 101495d67482SBill Paul 101595d67482SBill Paul /* Mbuf Cluster Free status register */ 101695d67482SBill Paul #define BGE_MBCFSTAT_ERROR 0x00000004 101795d67482SBill Paul 101895d67482SBill Paul /* 101995d67482SBill Paul * Host Coalescing Control registers 102095d67482SBill Paul */ 102195d67482SBill Paul #define BGE_HCC_MODE 0x3C00 102295d67482SBill Paul #define BGE_HCC_STATUS 0x3C04 102395d67482SBill Paul #define BGE_HCC_RX_COAL_TICKS 0x3C08 102495d67482SBill Paul #define BGE_HCC_TX_COAL_TICKS 0x3C0C 102595d67482SBill Paul #define BGE_HCC_RX_MAX_COAL_BDS 0x3C10 102695d67482SBill Paul #define BGE_HCC_TX_MAX_COAL_BDS 0x3C14 102795d67482SBill Paul #define BGE_HCC_RX_COAL_TICKS_INT 0x3C18 /* ticks during interrupt */ 102895d67482SBill Paul #define BGE_HCC_TX_COAL_TICKS_INT 0x3C1C /* ticks during interrupt */ 102995d67482SBill Paul #define BGE_HCC_RX_MAX_COAL_BDS_INT 0x3C20 /* BDs during interrupt */ 103095d67482SBill Paul #define BGE_HCC_TX_MAX_COAL_BDS_INT 0x3C34 /* BDs during interrupt */ 103195d67482SBill Paul #define BGE_HCC_STATS_TICKS 0x3C28 103295d67482SBill Paul #define BGE_HCC_STATS_ADDR_HI 0x3C30 103395d67482SBill Paul #define BGE_HCC_STATS_ADDR_LO 0x3C34 103495d67482SBill Paul #define BGE_HCC_STATUSBLK_ADDR_HI 0x3C38 103595d67482SBill Paul #define BGE_HCC_STATUSBLK_ADDR_LO 0x3C3C 103695d67482SBill Paul #define BGE_HCC_STATS_BASEADDR 0x3C40 /* address in NIC memory */ 103795d67482SBill Paul #define BGE_HCC_STATUSBLK_BASEADDR 0x3C44 /* address in NIC memory */ 103895d67482SBill Paul #define BGE_FLOW_ATTN 0x3C48 103995d67482SBill Paul #define BGE_HCC_JUMBO_BD_CONS 0x3C50 104095d67482SBill Paul #define BGE_HCC_STD_BD_CONS 0x3C54 104195d67482SBill Paul #define BGE_HCC_MINI_BD_CONS 0x3C58 104295d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD0 0x3C80 104395d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD1 0x3C84 104495d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD2 0x3C88 104595d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD3 0x3C8C 104695d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD4 0x3C90 104795d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD5 0x3C94 104895d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD6 0x3C98 104995d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD7 0x3C9C 105095d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD8 0x3CA0 105195d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD9 0x3CA4 105295d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD10 0x3CA8 105395d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD11 0x3CAC 105495d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD12 0x3CB0 105595d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD13 0x3CB4 105695d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD14 0x3CB8 105795d67482SBill Paul #define BGE_HCC_RX_RETURN_PROD15 0x3CBC 105895d67482SBill Paul #define BGE_HCC_TX_BD_CONS0 0x3CC0 105995d67482SBill Paul #define BGE_HCC_TX_BD_CONS1 0x3CC4 106095d67482SBill Paul #define BGE_HCC_TX_BD_CONS2 0x3CC8 106195d67482SBill Paul #define BGE_HCC_TX_BD_CONS3 0x3CCC 106295d67482SBill Paul #define BGE_HCC_TX_BD_CONS4 0x3CD0 106395d67482SBill Paul #define BGE_HCC_TX_BD_CONS5 0x3CD4 106495d67482SBill Paul #define BGE_HCC_TX_BD_CONS6 0x3CD8 106595d67482SBill Paul #define BGE_HCC_TX_BD_CONS7 0x3CDC 106695d67482SBill Paul #define BGE_HCC_TX_BD_CONS8 0x3CE0 106795d67482SBill Paul #define BGE_HCC_TX_BD_CONS9 0x3CE4 106895d67482SBill Paul #define BGE_HCC_TX_BD_CONS10 0x3CE8 106995d67482SBill Paul #define BGE_HCC_TX_BD_CONS11 0x3CEC 107095d67482SBill Paul #define BGE_HCC_TX_BD_CONS12 0x3CF0 107195d67482SBill Paul #define BGE_HCC_TX_BD_CONS13 0x3CF4 107295d67482SBill Paul #define BGE_HCC_TX_BD_CONS14 0x3CF8 107395d67482SBill Paul #define BGE_HCC_TX_BD_CONS15 0x3CFC 107495d67482SBill Paul 107595d67482SBill Paul 107695d67482SBill Paul /* Host coalescing mode register */ 107795d67482SBill Paul #define BGE_HCCMODE_RESET 0x00000001 107895d67482SBill Paul #define BGE_HCCMODE_ENABLE 0x00000002 107995d67482SBill Paul #define BGE_HCCMODE_ATTN 0x00000004 108095d67482SBill Paul #define BGE_HCCMODE_COAL_NOW 0x00000008 108195d67482SBill Paul #define BGE_HCCMODE_MSI_BITS 0x0x000070 108295d67482SBill Paul #define BGE_HCCMODE_STATBLK_SIZE 0x00000180 108395d67482SBill Paul 108495d67482SBill Paul #define BGE_STATBLKSZ_FULL 0x00000000 108595d67482SBill Paul #define BGE_STATBLKSZ_64BYTE 0x00000080 108695d67482SBill Paul #define BGE_STATBLKSZ_32BYTE 0x00000100 108795d67482SBill Paul 108895d67482SBill Paul /* Host coalescing status register */ 108995d67482SBill Paul #define BGE_HCCSTAT_ERROR 0x00000004 109095d67482SBill Paul 109195d67482SBill Paul /* Flow attention register */ 109295d67482SBill Paul #define BGE_FLOWATTN_MB_LOWAT 0x00000040 109395d67482SBill Paul #define BGE_FLOWATTN_MEMARB 0x00000080 109495d67482SBill Paul #define BGE_FLOWATTN_HOSTCOAL 0x00008000 109595d67482SBill Paul #define BGE_FLOWATTN_DMADONE_DISCARD 0x00010000 109695d67482SBill Paul #define BGE_FLOWATTN_RCB_INVAL 0x00020000 109795d67482SBill Paul #define BGE_FLOWATTN_RXDATA_CORRUPT 0x00040000 109895d67482SBill Paul #define BGE_FLOWATTN_RDBDI 0x00080000 109995d67482SBill Paul #define BGE_FLOWATTN_RXLS 0x00100000 110095d67482SBill Paul #define BGE_FLOWATTN_RXLP 0x00200000 110195d67482SBill Paul #define BGE_FLOWATTN_RBDC 0x00400000 110295d67482SBill Paul #define BGE_FLOWATTN_RBDI 0x00800000 110395d67482SBill Paul #define BGE_FLOWATTN_SDC 0x08000000 110495d67482SBill Paul #define BGE_FLOWATTN_SDI 0x10000000 110595d67482SBill Paul #define BGE_FLOWATTN_SRS 0x20000000 110695d67482SBill Paul #define BGE_FLOWATTN_SBDC 0x40000000 110795d67482SBill Paul #define BGE_FLOWATTN_SBDI 0x80000000 110895d67482SBill Paul 110995d67482SBill Paul /* 111095d67482SBill Paul * Memory arbiter registers 111195d67482SBill Paul */ 111295d67482SBill Paul #define BGE_MARB_MODE 0x4000 111395d67482SBill Paul #define BGE_MARB_STATUS 0x4004 111495d67482SBill Paul #define BGE_MARB_TRAPADDR_HI 0x4008 111595d67482SBill Paul #define BGE_MARB_TRAPADDR_LO 0x400C 111695d67482SBill Paul 111795d67482SBill Paul /* Memory arbiter mode register */ 111895d67482SBill Paul #define BGE_MARBMODE_RESET 0x00000001 111995d67482SBill Paul #define BGE_MARBMODE_ENABLE 0x00000002 112095d67482SBill Paul #define BGE_MARBMODE_TX_ADDR_TRAP 0x00000004 112195d67482SBill Paul #define BGE_MARBMODE_RX_ADDR_TRAP 0x00000008 112295d67482SBill Paul #define BGE_MARBMODE_DMAW1_TRAP 0x00000010 112395d67482SBill Paul #define BGE_MARBMODE_DMAR1_TRAP 0x00000020 112495d67482SBill Paul #define BGE_MARBMODE_RXRISC_TRAP 0x00000040 112595d67482SBill Paul #define BGE_MARBMODE_TXRISC_TRAP 0x00000080 112695d67482SBill Paul #define BGE_MARBMODE_PCI_TRAP 0x00000100 112795d67482SBill Paul #define BGE_MARBMODE_DMAR2_TRAP 0x00000200 112895d67482SBill Paul #define BGE_MARBMODE_RXQ_TRAP 0x00000400 112995d67482SBill Paul #define BGE_MARBMODE_RXDI1_TRAP 0x00000800 113095d67482SBill Paul #define BGE_MARBMODE_RXDI2_TRAP 0x00001000 113195d67482SBill Paul #define BGE_MARBMODE_DC_GRPMEM_TRAP 0x00002000 113295d67482SBill Paul #define BGE_MARBMODE_HCOAL_TRAP 0x00004000 113395d67482SBill Paul #define BGE_MARBMODE_MBUF_TRAP 0x00008000 113495d67482SBill Paul #define BGE_MARBMODE_TXDI_TRAP 0x00010000 113595d67482SBill Paul #define BGE_MARBMODE_SDC_DMAC_TRAP 0x00020000 113695d67482SBill Paul #define BGE_MARBMODE_TXBD_TRAP 0x00040000 113795d67482SBill Paul #define BGE_MARBMODE_BUFFMAN_TRAP 0x00080000 113895d67482SBill Paul #define BGE_MARBMODE_DMAW2_TRAP 0x00100000 113995d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_ROFLO_TRAP 0x00200000 114095d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_RUFLO_TRAP 0x00400000 114195d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_WOFLO_TRAP 0x00800000 114295d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_WUFLO_TRAP 0x01000000 114395d67482SBill Paul #define BGE_MARBMODE_XTSSRAM_PERR_TRAP 0x02000000 114495d67482SBill Paul 114595d67482SBill Paul /* Memory arbiter status register */ 114695d67482SBill Paul #define BGE_MARBSTAT_TX_ADDR_TRAP 0x00000004 114795d67482SBill Paul #define BGE_MARBSTAT_RX_ADDR_TRAP 0x00000008 114895d67482SBill Paul #define BGE_MARBSTAT_DMAW1_TRAP 0x00000010 114995d67482SBill Paul #define BGE_MARBSTAT_DMAR1_TRAP 0x00000020 115095d67482SBill Paul #define BGE_MARBSTAT_RXRISC_TRAP 0x00000040 115195d67482SBill Paul #define BGE_MARBSTAT_TXRISC_TRAP 0x00000080 115295d67482SBill Paul #define BGE_MARBSTAT_PCI_TRAP 0x00000100 115395d67482SBill Paul #define BGE_MARBSTAT_DMAR2_TRAP 0x00000200 115495d67482SBill Paul #define BGE_MARBSTAT_RXQ_TRAP 0x00000400 115595d67482SBill Paul #define BGE_MARBSTAT_RXDI1_TRAP 0x00000800 115695d67482SBill Paul #define BGE_MARBSTAT_RXDI2_TRAP 0x00001000 115795d67482SBill Paul #define BGE_MARBSTAT_DC_GRPMEM_TRAP 0x00002000 115895d67482SBill Paul #define BGE_MARBSTAT_HCOAL_TRAP 0x00004000 115995d67482SBill Paul #define BGE_MARBSTAT_MBUF_TRAP 0x00008000 116095d67482SBill Paul #define BGE_MARBSTAT_TXDI_TRAP 0x00010000 116195d67482SBill Paul #define BGE_MARBSTAT_SDC_DMAC_TRAP 0x00020000 116295d67482SBill Paul #define BGE_MARBSTAT_TXBD_TRAP 0x00040000 116395d67482SBill Paul #define BGE_MARBSTAT_BUFFMAN_TRAP 0x00080000 116495d67482SBill Paul #define BGE_MARBSTAT_DMAW2_TRAP 0x00100000 116595d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_ROFLO_TRAP 0x00200000 116695d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_RUFLO_TRAP 0x00400000 116795d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_WOFLO_TRAP 0x00800000 116895d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_WUFLO_TRAP 0x01000000 116995d67482SBill Paul #define BGE_MARBSTAT_XTSSRAM_PERR_TRAP 0x02000000 117095d67482SBill Paul 117195d67482SBill Paul /* 117295d67482SBill Paul * Buffer manager control registers 117395d67482SBill Paul */ 117495d67482SBill Paul #define BGE_BMAN_MODE 0x4400 117595d67482SBill Paul #define BGE_BMAN_STATUS 0x4404 117695d67482SBill Paul #define BGE_BMAN_MBUFPOOL_BASEADDR 0x4408 117795d67482SBill Paul #define BGE_BMAN_MBUFPOOL_LEN 0x440C 117895d67482SBill Paul #define BGE_BMAN_MBUFPOOL_READDMA_LOWAT 0x4410 117995d67482SBill Paul #define BGE_BMAN_MBUFPOOL_MACRX_LOWAT 0x4414 118095d67482SBill Paul #define BGE_BMAN_MBUFPOOL_HIWAT 0x4418 118195d67482SBill Paul #define BGE_BMAN_RXCPU_MBALLOC_REQ 0x441C 118295d67482SBill Paul #define BGE_BMAN_RXCPU_MBALLOC_RESP 0x4420 118395d67482SBill Paul #define BGE_BMAN_TXCPU_MBALLOC_REQ 0x4424 118495d67482SBill Paul #define BGE_BMAN_TXCPU_MBALLOC_RESP 0x4428 118595d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_BASEADDR 0x442C 118695d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_LEN 0x4430 118795d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_LOWAT 0x4434 118895d67482SBill Paul #define BGE_BMAN_DMA_DESCPOOL_HIWAT 0x4438 118995d67482SBill Paul #define BGE_BMAN_RXCPU_DMAALLOC_REQ 0x443C 119095d67482SBill Paul #define BGE_BMAN_RXCPU_DMAALLOC_RESP 0x4440 119195d67482SBill Paul #define BGE_BMAN_TXCPU_DMAALLOC_REQ 0x4444 119295d67482SBill Paul #define BGE_BMAN_TXCPU_DMALLLOC_RESP 0x4448 119395d67482SBill Paul #define BGE_BMAN_HWDIAG_1 0x444C 119495d67482SBill Paul #define BGE_BMAN_HWDIAG_2 0x4450 119595d67482SBill Paul #define BGE_BMAN_HWDIAG_3 0x4454 119695d67482SBill Paul 119795d67482SBill Paul /* Buffer manager mode register */ 119895d67482SBill Paul #define BGE_BMANMODE_RESET 0x00000001 119995d67482SBill Paul #define BGE_BMANMODE_ENABLE 0x00000002 120095d67482SBill Paul #define BGE_BMANMODE_ATTN 0x00000004 120195d67482SBill Paul #define BGE_BMANMODE_TESTMODE 0x00000008 120295d67482SBill Paul #define BGE_BMANMODE_LOMBUF_ATTN 0x00000010 120395d67482SBill Paul 120495d67482SBill Paul /* Buffer manager status register */ 120595d67482SBill Paul #define BGE_BMANSTAT_ERRO 0x00000004 120695d67482SBill Paul #define BGE_BMANSTAT_LOWMBUF_ERROR 0x00000010 120795d67482SBill Paul 120895d67482SBill Paul 120995d67482SBill Paul /* 121095d67482SBill Paul * Read DMA Control registers 121195d67482SBill Paul */ 121295d67482SBill Paul #define BGE_RDMA_MODE 0x4800 121395d67482SBill Paul #define BGE_RDMA_STATUS 0x4804 121495d67482SBill Paul 121595d67482SBill Paul /* Read DMA mode register */ 121695d67482SBill Paul #define BGE_RDMAMODE_RESET 0x00000001 121795d67482SBill Paul #define BGE_RDMAMODE_ENABLE 0x00000002 121895d67482SBill Paul #define BGE_RDMAMODE_PCI_TGT_ABRT_ATTN 0x00000004 121995d67482SBill Paul #define BGE_RDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008 122095d67482SBill Paul #define BGE_RDMAMODE_PCI_PERR_ATTN 0x00000010 122195d67482SBill Paul #define BGE_RDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020 122295d67482SBill Paul #define BGE_RDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040 122395d67482SBill Paul #define BGE_RDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080 122495d67482SBill Paul #define BGE_RDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100 122595d67482SBill Paul #define BGE_RDMAMODE_LOCWRITE_TOOBIG 0x00000200 122695d67482SBill Paul #define BGE_RDMAMODE_ALL_ATTNS 0x000003FC 122795d67482SBill Paul 122895d67482SBill Paul /* Read DMA status register */ 122995d67482SBill Paul #define BGE_RDMASTAT_PCI_TGT_ABRT_ATTN 0x00000004 123095d67482SBill Paul #define BGE_RDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008 123195d67482SBill Paul #define BGE_RDMASTAT_PCI_PERR_ATTN 0x00000010 123295d67482SBill Paul #define BGE_RDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020 123395d67482SBill Paul #define BGE_RDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040 123495d67482SBill Paul #define BGE_RDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080 123595d67482SBill Paul #define BGE_RDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100 123695d67482SBill Paul #define BGE_RDMASTAT_LOCWRITE_TOOBIG 0x00000200 123795d67482SBill Paul 123895d67482SBill Paul /* 123995d67482SBill Paul * Write DMA control registers 124095d67482SBill Paul */ 124195d67482SBill Paul #define BGE_WDMA_MODE 0x4C00 124295d67482SBill Paul #define BGE_WDMA_STATUS 0x4C04 124395d67482SBill Paul 124495d67482SBill Paul /* Write DMA mode register */ 124595d67482SBill Paul #define BGE_WDMAMODE_RESET 0x00000001 124695d67482SBill Paul #define BGE_WDMAMODE_ENABLE 0x00000002 124795d67482SBill Paul #define BGE_WDMAMODE_PCI_TGT_ABRT_ATTN 0x00000004 124895d67482SBill Paul #define BGE_WDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008 124995d67482SBill Paul #define BGE_WDMAMODE_PCI_PERR_ATTN 0x00000010 125095d67482SBill Paul #define BGE_WDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020 125195d67482SBill Paul #define BGE_WDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040 125295d67482SBill Paul #define BGE_WDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080 125395d67482SBill Paul #define BGE_WDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100 125495d67482SBill Paul #define BGE_WDMAMODE_LOCREAD_TOOBIG 0x00000200 125595d67482SBill Paul #define BGE_WDMAMODE_ALL_ATTNS 0x000003FC 125695d67482SBill Paul 125795d67482SBill Paul /* Write DMA status register */ 125895d67482SBill Paul #define BGE_WDMASTAT_PCI_TGT_ABRT_ATTN 0x00000004 125995d67482SBill Paul #define BGE_WDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008 126095d67482SBill Paul #define BGE_WDMASTAT_PCI_PERR_ATTN 0x00000010 126195d67482SBill Paul #define BGE_WDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020 126295d67482SBill Paul #define BGE_WDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040 126395d67482SBill Paul #define BGE_WDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080 126495d67482SBill Paul #define BGE_WDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100 126595d67482SBill Paul #define BGE_WDMASTAT_LOCREAD_TOOBIG 0x00000200 126695d67482SBill Paul 126795d67482SBill Paul 126895d67482SBill Paul /* 126995d67482SBill Paul * RX CPU registers 127095d67482SBill Paul */ 127195d67482SBill Paul #define BGE_RXCPU_MODE 0x5000 127295d67482SBill Paul #define BGE_RXCPU_STATUS 0x5004 127395d67482SBill Paul #define BGE_RXCPU_PC 0x501C 127495d67482SBill Paul 127595d67482SBill Paul /* RX CPU mode register */ 127695d67482SBill Paul #define BGE_RXCPUMODE_RESET 0x00000001 127795d67482SBill Paul #define BGE_RXCPUMODE_SINGLESTEP 0x00000002 127895d67482SBill Paul #define BGE_RXCPUMODE_P0_DATAHLT_ENB 0x00000004 127995d67482SBill Paul #define BGE_RXCPUMODE_P0_INSTRHLT_ENB 0x00000008 128095d67482SBill Paul #define BGE_RXCPUMODE_WR_POSTBUF_ENB 0x00000010 128195d67482SBill Paul #define BGE_RXCPUMODE_DATACACHE_ENB 0x00000020 128295d67482SBill Paul #define BGE_RXCPUMODE_ROMFAIL 0x00000040 128395d67482SBill Paul #define BGE_RXCPUMODE_WATCHDOG_ENB 0x00000080 128495d67482SBill Paul #define BGE_RXCPUMODE_INSTRCACHE_PRF 0x00000100 128595d67482SBill Paul #define BGE_RXCPUMODE_INSTRCACHE_FLUSH 0x00000200 128695d67482SBill Paul #define BGE_RXCPUMODE_HALTCPU 0x00000400 128795d67482SBill Paul #define BGE_RXCPUMODE_INVDATAHLT_ENB 0x00000800 128895d67482SBill Paul #define BGE_RXCPUMODE_MADDRTRAPHLT_ENB 0x00001000 128995d67482SBill Paul #define BGE_RXCPUMODE_RADDRTRAPHLT_ENB 0x00002000 129095d67482SBill Paul 129195d67482SBill Paul /* RX CPU status register */ 129295d67482SBill Paul #define BGE_RXCPUSTAT_HW_BREAKPOINT 0x00000001 129395d67482SBill Paul #define BGE_RXCPUSTAT_HLTINSTR_EXECUTED 0x00000002 129495d67482SBill Paul #define BGE_RXCPUSTAT_INVALID_INSTR 0x00000004 129595d67482SBill Paul #define BGE_RXCPUSTAT_P0_DATAREF 0x00000008 129695d67482SBill Paul #define BGE_RXCPUSTAT_P0_INSTRREF 0x00000010 129795d67482SBill Paul #define BGE_RXCPUSTAT_INVALID_DATAACC 0x00000020 129895d67482SBill Paul #define BGE_RXCPUSTAT_INVALID_INSTRFTCH 0x00000040 129995d67482SBill Paul #define BGE_RXCPUSTAT_BAD_MEMALIGN 0x00000080 130095d67482SBill Paul #define BGE_RXCPUSTAT_MADDR_TRAP 0x00000100 130195d67482SBill Paul #define BGE_RXCPUSTAT_REGADDR_TRAP 0x00000200 130295d67482SBill Paul #define BGE_RXCPUSTAT_DATAACC_STALL 0x00001000 130395d67482SBill Paul #define BGE_RXCPUSTAT_INSTRFETCH_STALL 0x00002000 130495d67482SBill Paul #define BGE_RXCPUSTAT_MA_WR_FIFOOFLOW 0x08000000 130595d67482SBill Paul #define BGE_RXCPUSTAT_MA_RD_FIFOOFLOW 0x10000000 130695d67482SBill Paul #define BGE_RXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000 130795d67482SBill Paul #define BGE_RXCPUSTAT_MA_REQ_FIFOOFLOW 0x40000000 130895d67482SBill Paul #define BGE_RXCPUSTAT_BLOCKING_READ 0x80000000 130995d67482SBill Paul 131095d67482SBill Paul 131195d67482SBill Paul /* 131295d67482SBill Paul * TX CPU registers 131395d67482SBill Paul */ 131495d67482SBill Paul #define BGE_TXCPU_MODE 0x5400 131595d67482SBill Paul #define BGE_TXCPU_STATUS 0x5404 131695d67482SBill Paul #define BGE_TXCPU_PC 0x541C 131795d67482SBill Paul 131895d67482SBill Paul /* TX CPU mode register */ 131995d67482SBill Paul #define BGE_TXCPUMODE_RESET 0x00000001 132095d67482SBill Paul #define BGE_TXCPUMODE_SINGLESTEP 0x00000002 132195d67482SBill Paul #define BGE_TXCPUMODE_P0_DATAHLT_ENB 0x00000004 132295d67482SBill Paul #define BGE_TXCPUMODE_P0_INSTRHLT_ENB 0x00000008 132395d67482SBill Paul #define BGE_TXCPUMODE_WR_POSTBUF_ENB 0x00000010 132495d67482SBill Paul #define BGE_TXCPUMODE_DATACACHE_ENB 0x00000020 132595d67482SBill Paul #define BGE_TXCPUMODE_ROMFAIL 0x00000040 132695d67482SBill Paul #define BGE_TXCPUMODE_WATCHDOG_ENB 0x00000080 132795d67482SBill Paul #define BGE_TXCPUMODE_INSTRCACHE_PRF 0x00000100 132895d67482SBill Paul #define BGE_TXCPUMODE_INSTRCACHE_FLUSH 0x00000200 132995d67482SBill Paul #define BGE_TXCPUMODE_HALTCPU 0x00000400 133095d67482SBill Paul #define BGE_TXCPUMODE_INVDATAHLT_ENB 0x00000800 133195d67482SBill Paul #define BGE_TXCPUMODE_MADDRTRAPHLT_ENB 0x00001000 133295d67482SBill Paul 133395d67482SBill Paul /* TX CPU status register */ 133495d67482SBill Paul #define BGE_TXCPUSTAT_HW_BREAKPOINT 0x00000001 133595d67482SBill Paul #define BGE_TXCPUSTAT_HLTINSTR_EXECUTED 0x00000002 133695d67482SBill Paul #define BGE_TXCPUSTAT_INVALID_INSTR 0x00000004 133795d67482SBill Paul #define BGE_TXCPUSTAT_P0_DATAREF 0x00000008 133895d67482SBill Paul #define BGE_TXCPUSTAT_P0_INSTRREF 0x00000010 133995d67482SBill Paul #define BGE_TXCPUSTAT_INVALID_DATAACC 0x00000020 134095d67482SBill Paul #define BGE_TXCPUSTAT_INVALID_INSTRFTCH 0x00000040 134195d67482SBill Paul #define BGE_TXCPUSTAT_BAD_MEMALIGN 0x00000080 134295d67482SBill Paul #define BGE_TXCPUSTAT_MADDR_TRAP 0x00000100 134395d67482SBill Paul #define BGE_TXCPUSTAT_REGADDR_TRAP 0x00000200 134495d67482SBill Paul #define BGE_TXCPUSTAT_DATAACC_STALL 0x00001000 134595d67482SBill Paul #define BGE_TXCPUSTAT_INSTRFETCH_STALL 0x00002000 134695d67482SBill Paul #define BGE_TXCPUSTAT_MA_WR_FIFOOFLOW 0x08000000 134795d67482SBill Paul #define BGE_TXCPUSTAT_MA_RD_FIFOOFLOW 0x10000000 134895d67482SBill Paul #define BGE_TXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000 134995d67482SBill Paul #define BGE_TXCPUSTAT_MA_REQ_FIFOOFLOW 0x40000000 135095d67482SBill Paul #define BGE_TXCPUSTAT_BLOCKING_READ 0x80000000 135195d67482SBill Paul 135295d67482SBill Paul 135395d67482SBill Paul /* 135495d67482SBill Paul * Low priority mailbox registers 135595d67482SBill Paul */ 135695d67482SBill Paul #define BGE_LPMBX_IRQ0_HI 0x5800 135795d67482SBill Paul #define BGE_LPMBX_IRQ0_LO 0x5804 135895d67482SBill Paul #define BGE_LPMBX_IRQ1_HI 0x5808 135995d67482SBill Paul #define BGE_LPMBX_IRQ1_LO 0x580C 136095d67482SBill Paul #define BGE_LPMBX_IRQ2_HI 0x5810 136195d67482SBill Paul #define BGE_LPMBX_IRQ2_LO 0x5814 136295d67482SBill Paul #define BGE_LPMBX_IRQ3_HI 0x5818 136395d67482SBill Paul #define BGE_LPMBX_IRQ3_LO 0x581C 136495d67482SBill Paul #define BGE_LPMBX_GEN0_HI 0x5820 136595d67482SBill Paul #define BGE_LPMBX_GEN0_LO 0x5824 136695d67482SBill Paul #define BGE_LPMBX_GEN1_HI 0x5828 136795d67482SBill Paul #define BGE_LPMBX_GEN1_LO 0x582C 136895d67482SBill Paul #define BGE_LPMBX_GEN2_HI 0x5830 136995d67482SBill Paul #define BGE_LPMBX_GEN2_LO 0x5834 137095d67482SBill Paul #define BGE_LPMBX_GEN3_HI 0x5828 137195d67482SBill Paul #define BGE_LPMBX_GEN3_LO 0x582C 137295d67482SBill Paul #define BGE_LPMBX_GEN4_HI 0x5840 137395d67482SBill Paul #define BGE_LPMBX_GEN4_LO 0x5844 137495d67482SBill Paul #define BGE_LPMBX_GEN5_HI 0x5848 137595d67482SBill Paul #define BGE_LPMBX_GEN5_LO 0x584C 137695d67482SBill Paul #define BGE_LPMBX_GEN6_HI 0x5850 137795d67482SBill Paul #define BGE_LPMBX_GEN6_LO 0x5854 137895d67482SBill Paul #define BGE_LPMBX_GEN7_HI 0x5858 137995d67482SBill Paul #define BGE_LPMBX_GEN7_LO 0x585C 138095d67482SBill Paul #define BGE_LPMBX_RELOAD_STATS_HI 0x5860 138195d67482SBill Paul #define BGE_LPMBX_RELOAD_STATS_LO 0x5864 138295d67482SBill Paul #define BGE_LPMBX_RX_STD_PROD_HI 0x5868 138395d67482SBill Paul #define BGE_LPMBX_RX_STD_PROD_LO 0x586C 138495d67482SBill Paul #define BGE_LPMBX_RX_JUMBO_PROD_HI 0x5870 138595d67482SBill Paul #define BGE_LPMBX_RX_JUMBO_PROD_LO 0x5874 138695d67482SBill Paul #define BGE_LPMBX_RX_MINI_PROD_HI 0x5878 138795d67482SBill Paul #define BGE_LPMBX_RX_MINI_PROD_LO 0x587C 138895d67482SBill Paul #define BGE_LPMBX_RX_CONS0_HI 0x5880 138995d67482SBill Paul #define BGE_LPMBX_RX_CONS0_LO 0x5884 139095d67482SBill Paul #define BGE_LPMBX_RX_CONS1_HI 0x5888 139195d67482SBill Paul #define BGE_LPMBX_RX_CONS1_LO 0x588C 139295d67482SBill Paul #define BGE_LPMBX_RX_CONS2_HI 0x5890 139395d67482SBill Paul #define BGE_LPMBX_RX_CONS2_LO 0x5894 139495d67482SBill Paul #define BGE_LPMBX_RX_CONS3_HI 0x5898 139595d67482SBill Paul #define BGE_LPMBX_RX_CONS3_LO 0x589C 139695d67482SBill Paul #define BGE_LPMBX_RX_CONS4_HI 0x58A0 139795d67482SBill Paul #define BGE_LPMBX_RX_CONS4_LO 0x58A4 139895d67482SBill Paul #define BGE_LPMBX_RX_CONS5_HI 0x58A8 139995d67482SBill Paul #define BGE_LPMBX_RX_CONS5_LO 0x58AC 140095d67482SBill Paul #define BGE_LPMBX_RX_CONS6_HI 0x58B0 140195d67482SBill Paul #define BGE_LPMBX_RX_CONS6_LO 0x58B4 140295d67482SBill Paul #define BGE_LPMBX_RX_CONS7_HI 0x58B8 140395d67482SBill Paul #define BGE_LPMBX_RX_CONS7_LO 0x58BC 140495d67482SBill Paul #define BGE_LPMBX_RX_CONS8_HI 0x58C0 140595d67482SBill Paul #define BGE_LPMBX_RX_CONS8_LO 0x58C4 140695d67482SBill Paul #define BGE_LPMBX_RX_CONS9_HI 0x58C8 140795d67482SBill Paul #define BGE_LPMBX_RX_CONS9_LO 0x58CC 140895d67482SBill Paul #define BGE_LPMBX_RX_CONS10_HI 0x58D0 140995d67482SBill Paul #define BGE_LPMBX_RX_CONS10_LO 0x58D4 141095d67482SBill Paul #define BGE_LPMBX_RX_CONS11_HI 0x58D8 141195d67482SBill Paul #define BGE_LPMBX_RX_CONS11_LO 0x58DC 141295d67482SBill Paul #define BGE_LPMBX_RX_CONS12_HI 0x58E0 141395d67482SBill Paul #define BGE_LPMBX_RX_CONS12_LO 0x58E4 141495d67482SBill Paul #define BGE_LPMBX_RX_CONS13_HI 0x58E8 141595d67482SBill Paul #define BGE_LPMBX_RX_CONS13_LO 0x58EC 141695d67482SBill Paul #define BGE_LPMBX_RX_CONS14_HI 0x58F0 141795d67482SBill Paul #define BGE_LPMBX_RX_CONS14_LO 0x58F4 141895d67482SBill Paul #define BGE_LPMBX_RX_CONS15_HI 0x58F8 141995d67482SBill Paul #define BGE_LPMBX_RX_CONS15_LO 0x58FC 142095d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD0_HI 0x5900 142195d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD0_LO 0x5904 142295d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD1_HI 0x5908 142395d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD1_LO 0x590C 142495d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD2_HI 0x5910 142595d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD2_LO 0x5914 142695d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD3_HI 0x5918 142795d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD3_LO 0x591C 142895d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD4_HI 0x5920 142995d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD4_LO 0x5924 143095d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD5_HI 0x5928 143195d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD5_LO 0x592C 143295d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD6_HI 0x5930 143395d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD6_LO 0x5934 143495d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD7_HI 0x5938 143595d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD7_LO 0x593C 143695d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD8_HI 0x5940 143795d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD8_LO 0x5944 143895d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD9_HI 0x5948 143995d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD9_LO 0x594C 144095d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD10_HI 0x5950 144195d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD10_LO 0x5954 144295d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD11_HI 0x5958 144395d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD11_LO 0x595C 144495d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD12_HI 0x5960 144595d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD12_LO 0x5964 144695d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD13_HI 0x5968 144795d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD13_LO 0x596C 144895d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD14_HI 0x5970 144995d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD14_LO 0x5974 145095d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD15_HI 0x5978 145195d67482SBill Paul #define BGE_LPMBX_TX_HOST_PROD15_LO 0x597C 145295d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD0_HI 0x5980 145395d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD0_LO 0x5984 145495d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD1_HI 0x5988 145595d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD1_LO 0x598C 145695d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD2_HI 0x5990 145795d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD2_LO 0x5994 145895d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD3_HI 0x5998 145995d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD3_LO 0x599C 146095d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD4_HI 0x59A0 146195d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD4_LO 0x59A4 146295d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD5_HI 0x59A8 146395d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD5_LO 0x59AC 146495d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD6_HI 0x59B0 146595d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD6_LO 0x59B4 146695d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD7_HI 0x59B8 146795d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD7_LO 0x59BC 146895d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD8_HI 0x59C0 146995d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD8_LO 0x59C4 147095d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD9_HI 0x59C8 147195d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD9_LO 0x59CC 147295d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD10_HI 0x59D0 147395d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD10_LO 0x59D4 147495d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD11_HI 0x59D8 147595d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD11_LO 0x59DC 147695d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD12_HI 0x59E0 147795d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD12_LO 0x59E4 147895d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD13_HI 0x59E8 147995d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD13_LO 0x59EC 148095d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD14_HI 0x59F0 148195d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD14_LO 0x59F4 148295d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD15_HI 0x59F8 148395d67482SBill Paul #define BGE_LPMBX_TX_NIC_PROD15_LO 0x59FC 148495d67482SBill Paul 148595d67482SBill Paul /* 148695d67482SBill Paul * Flow throw Queue reset register 148795d67482SBill Paul */ 148895d67482SBill Paul #define BGE_FTQ_RESET 0x5C00 148995d67482SBill Paul 149095d67482SBill Paul #define BGE_FTQRESET_DMAREAD 0x00000002 149195d67482SBill Paul #define BGE_FTQRESET_DMAHIPRIO_RD 0x00000004 149295d67482SBill Paul #define BGE_FTQRESET_DMADONE 0x00000010 149395d67482SBill Paul #define BGE_FTQRESET_SBDC 0x00000020 149495d67482SBill Paul #define BGE_FTQRESET_SDI 0x00000040 149595d67482SBill Paul #define BGE_FTQRESET_WDMA 0x00000080 149695d67482SBill Paul #define BGE_FTQRESET_DMAHIPRIO_WR 0x00000100 149795d67482SBill Paul #define BGE_FTQRESET_TYPE1_SOFTWARE 0x00000200 149895d67482SBill Paul #define BGE_FTQRESET_SDC 0x00000400 149995d67482SBill Paul #define BGE_FTQRESET_HCC 0x00000800 150095d67482SBill Paul #define BGE_FTQRESET_TXFIFO 0x00001000 150195d67482SBill Paul #define BGE_FTQRESET_MBC 0x00002000 150295d67482SBill Paul #define BGE_FTQRESET_RBDC 0x00004000 150395d67482SBill Paul #define BGE_FTQRESET_RXLP 0x00008000 150495d67482SBill Paul #define BGE_FTQRESET_RDBDI 0x00010000 150595d67482SBill Paul #define BGE_FTQRESET_RDC 0x00020000 150695d67482SBill Paul #define BGE_FTQRESET_TYPE2_SOFTWARE 0x00040000 150795d67482SBill Paul 150895d67482SBill Paul /* 150995d67482SBill Paul * Message Signaled Interrupt registers 151095d67482SBill Paul */ 151195d67482SBill Paul #define BGE_MSI_MODE 0x6000 151295d67482SBill Paul #define BGE_MSI_STATUS 0x6004 151395d67482SBill Paul #define BGE_MSI_FIFOACCESS 0x6008 151495d67482SBill Paul 151595d67482SBill Paul /* MSI mode register */ 151695d67482SBill Paul #define BGE_MSIMODE_RESET 0x00000001 151795d67482SBill Paul #define BGE_MSIMODE_ENABLE 0x00000002 151895d67482SBill Paul #define BGE_MSIMODE_PCI_TGT_ABRT_ATTN 0x00000004 151995d67482SBill Paul #define BGE_MSIMODE_PCI_MSTR_ABRT_ATTN 0x00000008 152095d67482SBill Paul #define BGE_MSIMODE_PCI_PERR_ATTN 0x00000010 152195d67482SBill Paul #define BGE_MSIMODE_MSI_FIFOUFLOW_ATTN 0x00000020 152295d67482SBill Paul #define BGE_MSIMODE_MSI_FIFOOFLOW_ATTN 0x00000040 152395d67482SBill Paul 152495d67482SBill Paul /* MSI status register */ 152595d67482SBill Paul #define BGE_MSISTAT_PCI_TGT_ABRT_ATTN 0x00000004 152695d67482SBill Paul #define BGE_MSISTAT_PCI_MSTR_ABRT_ATTN 0x00000008 152795d67482SBill Paul #define BGE_MSISTAT_PCI_PERR_ATTN 0x00000010 152895d67482SBill Paul #define BGE_MSISTAT_MSI_FIFOUFLOW_ATTN 0x00000020 152995d67482SBill Paul #define BGE_MSISTAT_MSI_FIFOOFLOW_ATTN 0x00000040 153095d67482SBill Paul 153195d67482SBill Paul 153295d67482SBill Paul /* 153395d67482SBill Paul * DMA Completion registers 153495d67482SBill Paul */ 153595d67482SBill Paul #define BGE_DMAC_MODE 0x6400 153695d67482SBill Paul 153795d67482SBill Paul /* DMA Completion mode register */ 153895d67482SBill Paul #define BGE_DMACMODE_RESET 0x00000001 153995d67482SBill Paul #define BGE_DMACMODE_ENABLE 0x00000002 154095d67482SBill Paul 154195d67482SBill Paul 154295d67482SBill Paul /* 154395d67482SBill Paul * General control registers. 154495d67482SBill Paul */ 154595d67482SBill Paul #define BGE_MODE_CTL 0x6800 154695d67482SBill Paul #define BGE_MISC_CFG 0x6804 154795d67482SBill Paul #define BGE_MISC_LOCAL_CTL 0x6808 154895d67482SBill Paul #define BGE_EE_ADDR 0x6838 154995d67482SBill Paul #define BGE_EE_DATA 0x683C 155095d67482SBill Paul #define BGE_EE_CTL 0x6840 155195d67482SBill Paul #define BGE_MDI_CTL 0x6844 155295d67482SBill Paul #define BGE_EE_DELAY 0x6848 155395d67482SBill Paul 155495d67482SBill Paul /* Mode control register */ 155595d67482SBill Paul #define BGE_MODECTL_INT_SNDCOAL_ONLY 0x00000001 155695d67482SBill Paul #define BGE_MODECTL_BYTESWAP_NONFRAME 0x00000002 155795d67482SBill Paul #define BGE_MODECTL_WORDSWAP_NONFRAME 0x00000004 155895d67482SBill Paul #define BGE_MODECTL_BYTESWAP_DATA 0x00000010 155995d67482SBill Paul #define BGE_MODECTL_WORDSWAP_DATA 0x00000020 156095d67482SBill Paul #define BGE_MODECTL_NO_FRAME_CRACKING 0x00000200 156195d67482SBill Paul #define BGE_MODECTL_NO_RX_CRC 0x00000400 156295d67482SBill Paul #define BGE_MODECTL_RX_BADFRAMES 0x00000800 156395d67482SBill Paul #define BGE_MODECTL_NO_TX_INTR 0x00002000 156495d67482SBill Paul #define BGE_MODECTL_NO_RX_INTR 0x00004000 156595d67482SBill Paul #define BGE_MODECTL_FORCE_PCI32 0x00008000 156695d67482SBill Paul #define BGE_MODECTL_STACKUP 0x00010000 156795d67482SBill Paul #define BGE_MODECTL_HOST_SEND_BDS 0x00020000 156895d67482SBill Paul #define BGE_MODECTL_TX_NO_PHDR_CSUM 0x00100000 156995d67482SBill Paul #define BGE_MODECTL_RX_NO_PHDR_CSUM 0x00800000 157095d67482SBill Paul #define BGE_MODECTL_TX_ATTN_INTR 0x01000000 157195d67482SBill Paul #define BGE_MODECTL_RX_ATTN_INTR 0x02000000 157295d67482SBill Paul #define BGE_MODECTL_MAC_ATTN_INTR 0x04000000 157395d67482SBill Paul #define BGE_MODECTL_DMA_ATTN_INTR 0x08000000 157495d67482SBill Paul #define BGE_MODECTL_FLOWCTL_ATTN_INTR 0x10000000 157595d67482SBill Paul #define BGE_MODECTL_4X_SENDRING_SZ 0x20000000 157695d67482SBill Paul #define BGE_MODECTL_FW_PROCESS_MCASTS 0x40000000 157795d67482SBill Paul 157895d67482SBill Paul /* Misc. config register */ 157995d67482SBill Paul #define BGE_MISCCFG_RESET_CORE_CLOCKS 0x00000001 158095d67482SBill Paul #define BGE_MISCCFG_TIMER_PRESCALER 0x000000FE 158195d67482SBill Paul 158295d67482SBill Paul #define BGE_32BITTIME_66MHZ (0x41 << 1) 158395d67482SBill Paul 158495d67482SBill Paul /* Misc. Local Control */ 158595d67482SBill Paul #define BGE_MLC_INTR_STATE 0x00000001 158695d67482SBill Paul #define BGE_MLC_INTR_CLR 0x00000002 158795d67482SBill Paul #define BGE_MLC_INTR_SET 0x00000004 158895d67482SBill Paul #define BGE_MLC_INTR_ONATTN 0x00000008 158995d67482SBill Paul #define BGE_MLC_MISCIO_IN0 0x00000100 159095d67482SBill Paul #define BGE_MLC_MISCIO_IN1 0x00000200 159195d67482SBill Paul #define BGE_MLC_MISCIO_IN2 0x00000400 159295d67482SBill Paul #define BGE_MLC_MISCIO_OUTEN0 0x00000800 159395d67482SBill Paul #define BGE_MLC_MISCIO_OUTEN1 0x00001000 159495d67482SBill Paul #define BGE_MLC_MISCIO_OUTEN2 0x00002000 159595d67482SBill Paul #define BGE_MLC_MISCIO_OUT0 0x00004000 159695d67482SBill Paul #define BGE_MLC_MISCIO_OUT1 0x00008000 159795d67482SBill Paul #define BGE_MLC_MISCIO_OUT2 0x00010000 159895d67482SBill Paul #define BGE_MLC_EXTRAM_ENB 0x00020000 159995d67482SBill Paul #define BGE_MLC_SRAM_SIZE 0x001C0000 160095d67482SBill Paul #define BGE_MLC_BANK_SEL 0x00200000 /* 0 = 2 banks, 1 == 1 */ 160195d67482SBill Paul #define BGE_MLC_SSRAM_TYPE 0x00400000 /* 1 = ZBT, 0 = standard */ 160295d67482SBill Paul #define BGE_MLC_SSRAM_CYC_DESEL 0x00800000 160395d67482SBill Paul #define BGE_MLC_AUTO_EEPROM 0x01000000 160495d67482SBill Paul 160595d67482SBill Paul #define BGE_SSRAMSIZE_256KB 0x00000000 160695d67482SBill Paul #define BGE_SSRAMSIZE_512KB 0x00040000 160795d67482SBill Paul #define BGE_SSRAMSIZE_1MB 0x00080000 160895d67482SBill Paul #define BGE_SSRAMSIZE_2MB 0x000C0000 160995d67482SBill Paul #define BGE_SSRAMSIZE_4MB 0x00100000 161095d67482SBill Paul #define BGE_SSRAMSIZE_8MB 0x00140000 161195d67482SBill Paul #define BGE_SSRAMSIZE_16M 0x00180000 161295d67482SBill Paul 161395d67482SBill Paul /* EEPROM address register */ 161495d67482SBill Paul #define BGE_EEADDR_ADDRESS 0x0000FFFC 161595d67482SBill Paul #define BGE_EEADDR_HALFCLK 0x01FF0000 161695d67482SBill Paul #define BGE_EEADDR_START 0x02000000 161795d67482SBill Paul #define BGE_EEADDR_DEVID 0x1C000000 161895d67482SBill Paul #define BGE_EEADDR_RESET 0x20000000 161995d67482SBill Paul #define BGE_EEADDR_DONE 0x40000000 162095d67482SBill Paul #define BGE_EEADDR_RW 0x80000000 /* 1 = rd, 0 = wr */ 162195d67482SBill Paul 162295d67482SBill Paul #define BGE_EEDEVID(x) ((x & 7) << 26) 162395d67482SBill Paul #define BGE_EEHALFCLK(x) ((x & 0x1FF) << 16) 162495d67482SBill Paul #define BGE_HALFCLK_384SCL 0x60 162595d67482SBill Paul #define BGE_EE_READCMD \ 162695d67482SBill Paul (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)| \ 162795d67482SBill Paul BGE_EEADDR_START|BGE_EEADDR_RW|BGE_EEADDR_DONE) 162895d67482SBill Paul #define BGE_EE_WRCMD \ 162995d67482SBill Paul (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)| \ 163095d67482SBill Paul BGE_EEADDR_START|BGE_EEADDR_DONE) 163195d67482SBill Paul 163295d67482SBill Paul /* EEPROM Control register */ 163395d67482SBill Paul #define BGE_EECTL_CLKOUT_TRISTATE 0x00000001 163495d67482SBill Paul #define BGE_EECTL_CLKOUT 0x00000002 163595d67482SBill Paul #define BGE_EECTL_CLKIN 0x00000004 163695d67482SBill Paul #define BGE_EECTL_DATAOUT_TRISTATE 0x00000008 163795d67482SBill Paul #define BGE_EECTL_DATAOUT 0x00000010 163895d67482SBill Paul #define BGE_EECTL_DATAIN 0x00000020 163995d67482SBill Paul 164095d67482SBill Paul /* MDI (MII/GMII) access register */ 164195d67482SBill Paul #define BGE_MDI_DATA 0x00000001 164295d67482SBill Paul #define BGE_MDI_DIR 0x00000002 164395d67482SBill Paul #define BGE_MDI_SEL 0x00000004 164495d67482SBill Paul #define BGE_MDI_CLK 0x00000008 164595d67482SBill Paul 164695d67482SBill Paul #define BGE_MEMWIN_START 0x00008000 164795d67482SBill Paul #define BGE_MEMWIN_END 0x0000FFFF 164895d67482SBill Paul 164995d67482SBill Paul 165095d67482SBill Paul #define BGE_MEMWIN_READ(sc, x, val) \ 165195d67482SBill Paul do { \ 165295d67482SBill Paul pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR, \ 165395d67482SBill Paul (0xFFFF0000 & x), 4); \ 165495d67482SBill Paul val = CSR_READ_4(sc, BGE_MEMWIN_START + (x & 0xFFFF)); \ 165595d67482SBill Paul } while(0) 165695d67482SBill Paul 165795d67482SBill Paul #define BGE_MEMWIN_WRITE(sc, x, val) \ 165895d67482SBill Paul do { \ 165995d67482SBill Paul pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR, \ 166095d67482SBill Paul (0xFFFF0000 & x), 4); \ 166195d67482SBill Paul CSR_WRITE_4(sc, BGE_MEMWIN_START + (x & 0xFFFF), val); \ 166295d67482SBill Paul } while(0) 166395d67482SBill Paul 166495d67482SBill Paul /* 166595d67482SBill Paul * This magic number is used to prevent PXE restart when we 166695d67482SBill Paul * issue a software reset. We write this magic number to the 166795d67482SBill Paul * firmware mailbox at 0xB50 in order to prevent the PXE boot 166895d67482SBill Paul * code from running. 166995d67482SBill Paul */ 167095d67482SBill Paul #define BGE_MAGIC_NUMBER 0x4B657654 167195d67482SBill Paul 167295d67482SBill Paul typedef struct { 167395d67482SBill Paul u_int32_t bge_addr_hi; 167495d67482SBill Paul u_int32_t bge_addr_lo; 167595d67482SBill Paul } bge_hostaddr; 167695d67482SBill Paul #define BGE_HOSTADDR(x) x.bge_addr_lo 167795d67482SBill Paul 167895d67482SBill Paul /* Ring control block structure */ 167995d67482SBill Paul struct bge_rcb { 168095d67482SBill Paul bge_hostaddr bge_hostaddr; 168195d67482SBill Paul u_int16_t bge_flags; 168295d67482SBill Paul u_int16_t bge_max_len; 168395d67482SBill Paul u_int32_t bge_nicaddr; 168495d67482SBill Paul }; 168595d67482SBill Paul 168695d67482SBill Paul struct bge_rcb_opaque { 168795d67482SBill Paul u_int32_t bge_reg0; 168895d67482SBill Paul u_int32_t bge_reg1; 168995d67482SBill Paul u_int32_t bge_reg2; 169095d67482SBill Paul u_int32_t bge_reg3; 169195d67482SBill Paul }; 169295d67482SBill Paul 169395d67482SBill Paul #define BGE_RCB_FLAG_USE_EXT_RX_BD 0x0001 169495d67482SBill Paul #define BGE_RCB_FLAG_RING_DISABLED 0x0002 169595d67482SBill Paul 169695d67482SBill Paul struct bge_tx_bd { 169795d67482SBill Paul bge_hostaddr bge_addr; 169895d67482SBill Paul u_int16_t bge_flags; 169995d67482SBill Paul u_int16_t bge_len; 170095d67482SBill Paul u_int16_t bge_vlan_tag; 170195d67482SBill Paul u_int16_t bge_rsvd; 170295d67482SBill Paul }; 170395d67482SBill Paul 170495d67482SBill Paul #define BGE_TXBDFLAG_TCP_UDP_CSUM 0x0001 170595d67482SBill Paul #define BGE_TXBDFLAG_IP_CSUM 0x0002 170695d67482SBill Paul #define BGE_TXBDFLAG_END 0x0004 170795d67482SBill Paul #define BGE_TXBDFLAG_IP_FRAG 0x0008 170895d67482SBill Paul #define BGE_TXBDFLAG_IP_FRAG_END 0x0010 170995d67482SBill Paul #define BGE_TXBDFLAG_VLAN_TAG 0x0040 171095d67482SBill Paul #define BGE_TXBDFLAG_COAL_NOW 0x0080 171195d67482SBill Paul #define BGE_TXBDFLAG_CPU_PRE_DMA 0x0100 171295d67482SBill Paul #define BGE_TXBDFLAG_CPU_POST_DMA 0x0200 171395d67482SBill Paul #define BGE_TXBDFLAG_INSERT_SRC_ADDR 0x1000 171495d67482SBill Paul #define BGE_TXBDFLAG_CHOOSE_SRC_ADDR 0x6000 171595d67482SBill Paul #define BGE_TXBDFLAG_NO_CRC 0x8000 171695d67482SBill Paul 171795d67482SBill Paul #define BGE_NIC_TXRING_ADDR(ringno, size) \ 171895d67482SBill Paul BGE_SEND_RING_1_TO_4 + \ 171995d67482SBill Paul ((ringno * sizeof(struct bge_tx_bd) * size) / 4) 172095d67482SBill Paul 172195d67482SBill Paul struct bge_rx_bd { 172295d67482SBill Paul bge_hostaddr bge_addr; 172395d67482SBill Paul u_int16_t bge_len; 172495d67482SBill Paul u_int16_t bge_idx; 172595d67482SBill Paul u_int16_t bge_flags; 172695d67482SBill Paul u_int16_t bge_type; 172795d67482SBill Paul u_int16_t bge_tcp_udp_csum; 172895d67482SBill Paul u_int16_t bge_ip_csum; 172995d67482SBill Paul u_int16_t bge_vlan_tag; 173095d67482SBill Paul u_int16_t bge_error_flag; 173195d67482SBill Paul u_int32_t bge_rsvd; 173295d67482SBill Paul u_int32_t bge_opaque; 173395d67482SBill Paul }; 173495d67482SBill Paul 173595d67482SBill Paul #define BGE_RXBDFLAG_END 0x0004 173695d67482SBill Paul #define BGE_RXBDFLAG_JUMBO_RING 0x0020 173795d67482SBill Paul #define BGE_RXBDFLAG_VLAN_TAG 0x0040 173895d67482SBill Paul #define BGE_RXBDFLAG_ERROR 0x0400 173995d67482SBill Paul #define BGE_RXBDFLAG_MINI_RING 0x0800 174095d67482SBill Paul #define BGE_RXBDFLAG_IP_CSUM 0x1000 174195d67482SBill Paul #define BGE_RXBDFLAG_TCP_UDP_CSUM 0x2000 174295d67482SBill Paul #define BGE_RXBDFLAG_TCP_UDP_IS_TCP 0x4000 174395d67482SBill Paul 174495d67482SBill Paul #define BGE_RXERRFLAG_BAD_CRC 0x0001 174595d67482SBill Paul #define BGE_RXERRFLAG_COLL_DETECT 0x0002 174695d67482SBill Paul #define BGE_RXERRFLAG_LINK_LOST 0x0004 174795d67482SBill Paul #define BGE_RXERRFLAG_PHY_DECODE_ERR 0x0008 174895d67482SBill Paul #define BGE_RXERRFLAG_MAC_ABORT 0x0010 174995d67482SBill Paul #define BGE_RXERRFLAG_RUNT 0x0020 175095d67482SBill Paul #define BGE_RXERRFLAG_TRUNC_NO_RSRCS 0x0040 175195d67482SBill Paul #define BGE_RXERRFLAG_GIANT 0x0080 175295d67482SBill Paul 175395d67482SBill Paul struct bge_sts_idx { 175495d67482SBill Paul u_int16_t bge_rx_prod_idx; 175595d67482SBill Paul u_int16_t bge_tx_cons_idx; 175695d67482SBill Paul }; 175795d67482SBill Paul 175895d67482SBill Paul struct bge_status_block { 175995d67482SBill Paul u_int32_t bge_status; 176095d67482SBill Paul u_int32_t bge_rsvd0; 176195d67482SBill Paul u_int16_t bge_rx_jumbo_cons_idx; 176295d67482SBill Paul u_int16_t bge_rx_std_cons_idx; 176395d67482SBill Paul u_int16_t bge_rx_mini_cons_idx; 176495d67482SBill Paul u_int16_t bge_rsvd1; 176595d67482SBill Paul struct bge_sts_idx bge_idx[16]; 176695d67482SBill Paul }; 176795d67482SBill Paul 176895d67482SBill Paul #define BGE_TX_CONSIDX(x, i) x->bge_idx[i].bge_tx_considx 176995d67482SBill Paul #define BGE_RX_PRODIDX(x, i) x->bge_idx[i].bge_rx_prodidx 177095d67482SBill Paul 177195d67482SBill Paul #define BGE_STATFLAG_UPDATED 0x00000001 177295d67482SBill Paul #define BGE_STATFLAG_LINKSTATE_CHANGED 0x00000002 177395d67482SBill Paul #define BGE_STATFLAG_ERROR 0x00000004 177495d67482SBill Paul 177595d67482SBill Paul 177695d67482SBill Paul /* 177795d67482SBill Paul * Broadcom Vendor ID 177895d67482SBill Paul * (Note: the BCM570x still defaults to the Alteon PCI vendor ID 177995d67482SBill Paul * even though they're now manufactured by Broadcom) 178095d67482SBill Paul */ 178195d67482SBill Paul #define BCOM_VENDORID 0x14E4 178295d67482SBill Paul #define BCOM_DEVICEID_BCM5700 0x1644 178395d67482SBill Paul #define BCOM_DEVICEID_BCM5701 0x1645 178495d67482SBill Paul 178595d67482SBill Paul /* 178695d67482SBill Paul * Alteon AceNIC PCI vendor/device ID. 178795d67482SBill Paul */ 178895d67482SBill Paul #define ALT_VENDORID 0x12AE 178995d67482SBill Paul #define ALT_DEVICEID_ACENIC 0x0001 179095d67482SBill Paul #define ALT_DEVICEID_ACENIC_COPPER 0x0002 179195d67482SBill Paul #define ALT_DEVICEID_BCM5700 0x0003 179295d67482SBill Paul #define ALT_DEVICEID_BCM5701 0x0004 179395d67482SBill Paul 179495d67482SBill Paul /* 179595d67482SBill Paul * 3Com 3c985 PCI vendor/device ID. 179695d67482SBill Paul */ 179795d67482SBill Paul #define TC_VENDORID 0x10B7 179895d67482SBill Paul #define TC_DEVICEID_3C985 0x0001 179995d67482SBill Paul #define TC_DEVICEID_3C996 0x0003 180095d67482SBill Paul 180195d67482SBill Paul /* 180295d67482SBill Paul * SysKonnect PCI vendor ID 180395d67482SBill Paul */ 180495d67482SBill Paul #define SK_VENDORID 0x1148 180595d67482SBill Paul #define SK_DEVICEID_ALTIMA 0x4400 180695d67482SBill Paul #define SK_SUBSYSID_9D21 0x4421 180795d67482SBill Paul #define SK_SUBSYSID_9D41 0x4441 180895d67482SBill Paul 180995d67482SBill Paul /* 1810586d7c2eSJohn Polstra * Altima PCI vendor/device ID. 1811586d7c2eSJohn Polstra */ 1812586d7c2eSJohn Polstra #define ALTIMA_VENDORID 0x173b 1813586d7c2eSJohn Polstra #define ALTIMA_DEVICE_AC1000 0x03e8 1814470bd96aSJohn Polstra #define ALTIMA_DEVICE_AC9100 0x03ea 1815586d7c2eSJohn Polstra 1816586d7c2eSJohn Polstra /* 181795d67482SBill Paul * Offset of MAC address inside EEPROM. 181895d67482SBill Paul */ 181995d67482SBill Paul #define BGE_EE_MAC_OFFSET 0x7C 182095d67482SBill Paul #define BGE_EE_HWCFG_OFFSET 0xC8 182195d67482SBill Paul 1822a1d52896SBill Paul #define BGE_HWCFG_VOLTAGE 0x00000003 1823a1d52896SBill Paul #define BGE_HWCFG_PHYLED_MODE 0x0000000C 1824a1d52896SBill Paul #define BGE_HWCFG_MEDIA 0x00000030 1825a1d52896SBill Paul 1826a1d52896SBill Paul #define BGE_VOLTAGE_1POINT3 0x00000000 1827a1d52896SBill Paul #define BGE_VOLTAGE_1POINT8 0x00000001 1828a1d52896SBill Paul 1829a1d52896SBill Paul #define BGE_PHYLEDMODE_UNSPEC 0x00000000 1830a1d52896SBill Paul #define BGE_PHYLEDMODE_TRIPLELED 0x00000004 1831a1d52896SBill Paul #define BGE_PHYLEDMODE_SINGLELED 0x00000008 1832a1d52896SBill Paul 1833a1d52896SBill Paul #define BGE_MEDIA_UNSPEC 0x00000000 1834a1d52896SBill Paul #define BGE_MEDIA_COPPER 0x00000010 1835a1d52896SBill Paul #define BGE_MEDIA_FIBER 0x00000020 1836a1d52896SBill Paul 183795d67482SBill Paul #define BGE_PCI_READ_CMD 0x06000000 183895d67482SBill Paul #define BGE_PCI_WRITE_CMD 0x70000000 183995d67482SBill Paul 184095d67482SBill Paul #define BGE_TICKS_PER_SEC 1000000 184195d67482SBill Paul 184295d67482SBill Paul /* 184395d67482SBill Paul * Ring size constants. 184495d67482SBill Paul */ 184595d67482SBill Paul #define BGE_EVENT_RING_CNT 256 184695d67482SBill Paul #define BGE_CMD_RING_CNT 64 184795d67482SBill Paul #define BGE_STD_RX_RING_CNT 512 184895d67482SBill Paul #define BGE_JUMBO_RX_RING_CNT 256 184995d67482SBill Paul #define BGE_MINI_RX_RING_CNT 1024 185095d67482SBill Paul #define BGE_RETURN_RING_CNT 1024 185195d67482SBill Paul 185295d67482SBill Paul /* 185395d67482SBill Paul * Possible TX ring sizes. 185495d67482SBill Paul */ 185595d67482SBill Paul #define BGE_TX_RING_CNT_128 128 185695d67482SBill Paul #define BGE_TX_RING_BASE_128 0x3800 185795d67482SBill Paul 185895d67482SBill Paul #define BGE_TX_RING_CNT_256 256 185995d67482SBill Paul #define BGE_TX_RING_BASE_256 0x3000 186095d67482SBill Paul 186195d67482SBill Paul #define BGE_TX_RING_CNT_512 512 186295d67482SBill Paul #define BGE_TX_RING_BASE_512 0x2000 186395d67482SBill Paul 186495d67482SBill Paul #define BGE_TX_RING_CNT BGE_TX_RING_CNT_512 186595d67482SBill Paul #define BGE_TX_RING_BASE BGE_TX_RING_BASE_512 186695d67482SBill Paul 186795d67482SBill Paul /* 186895d67482SBill Paul * Tigon III statistics counters. 186995d67482SBill Paul */ 187095d67482SBill Paul struct bge_stats { 187195d67482SBill Paul u_int8_t Reserved0[256]; 187295d67482SBill Paul 187395d67482SBill Paul /* Statistics maintained by Receive MAC. */ 187495d67482SBill Paul bge_hostaddr ifHCInOctets; 187595d67482SBill Paul bge_hostaddr Reserved1; 187695d67482SBill Paul bge_hostaddr etherStatsFragments; 187795d67482SBill Paul bge_hostaddr ifHCInUcastPkts; 187895d67482SBill Paul bge_hostaddr ifHCInMulticastPkts; 187995d67482SBill Paul bge_hostaddr ifHCInBroadcastPkts; 188095d67482SBill Paul bge_hostaddr dot3StatsFCSErrors; 188195d67482SBill Paul bge_hostaddr dot3StatsAlignmentErrors; 188295d67482SBill Paul bge_hostaddr xonPauseFramesReceived; 188395d67482SBill Paul bge_hostaddr xoffPauseFramesReceived; 188495d67482SBill Paul bge_hostaddr macControlFramesReceived; 188595d67482SBill Paul bge_hostaddr xoffStateEntered; 188695d67482SBill Paul bge_hostaddr dot3StatsFramesTooLong; 188795d67482SBill Paul bge_hostaddr etherStatsJabbers; 188895d67482SBill Paul bge_hostaddr etherStatsUndersizePkts; 188995d67482SBill Paul bge_hostaddr inRangeLengthError; 189095d67482SBill Paul bge_hostaddr outRangeLengthError; 189195d67482SBill Paul bge_hostaddr etherStatsPkts64Octets; 189295d67482SBill Paul bge_hostaddr etherStatsPkts65Octetsto127Octets; 189395d67482SBill Paul bge_hostaddr etherStatsPkts128Octetsto255Octets; 189495d67482SBill Paul bge_hostaddr etherStatsPkts256Octetsto511Octets; 189595d67482SBill Paul bge_hostaddr etherStatsPkts512Octetsto1023Octets; 189695d67482SBill Paul bge_hostaddr etherStatsPkts1024Octetsto1522Octets; 189795d67482SBill Paul bge_hostaddr etherStatsPkts1523Octetsto2047Octets; 189895d67482SBill Paul bge_hostaddr etherStatsPkts2048Octetsto4095Octets; 189995d67482SBill Paul bge_hostaddr etherStatsPkts4096Octetsto8191Octets; 190095d67482SBill Paul bge_hostaddr etherStatsPkts8192Octetsto9022Octets; 190195d67482SBill Paul 190295d67482SBill Paul bge_hostaddr Unused1[37]; 190395d67482SBill Paul 190495d67482SBill Paul /* Statistics maintained by Transmit MAC. */ 190595d67482SBill Paul bge_hostaddr ifHCOutOctets; 190695d67482SBill Paul bge_hostaddr Reserved2; 190795d67482SBill Paul bge_hostaddr etherStatsCollisions; 190895d67482SBill Paul bge_hostaddr outXonSent; 190995d67482SBill Paul bge_hostaddr outXoffSent; 191095d67482SBill Paul bge_hostaddr flowControlDone; 191195d67482SBill Paul bge_hostaddr dot3StatsInternalMacTransmitErrors; 191295d67482SBill Paul bge_hostaddr dot3StatsSingleCollisionFrames; 191395d67482SBill Paul bge_hostaddr dot3StatsMultipleCollisionFrames; 191495d67482SBill Paul bge_hostaddr dot3StatsDeferredTransmissions; 191595d67482SBill Paul bge_hostaddr Reserved3; 191695d67482SBill Paul bge_hostaddr dot3StatsExcessiveCollisions; 191795d67482SBill Paul bge_hostaddr dot3StatsLateCollisions; 191895d67482SBill Paul bge_hostaddr dot3Collided2Times; 191995d67482SBill Paul bge_hostaddr dot3Collided3Times; 192095d67482SBill Paul bge_hostaddr dot3Collided4Times; 192195d67482SBill Paul bge_hostaddr dot3Collided5Times; 192295d67482SBill Paul bge_hostaddr dot3Collided6Times; 192395d67482SBill Paul bge_hostaddr dot3Collided7Times; 192495d67482SBill Paul bge_hostaddr dot3Collided8Times; 192595d67482SBill Paul bge_hostaddr dot3Collided9Times; 192695d67482SBill Paul bge_hostaddr dot3Collided10Times; 192795d67482SBill Paul bge_hostaddr dot3Collided11Times; 192895d67482SBill Paul bge_hostaddr dot3Collided12Times; 192995d67482SBill Paul bge_hostaddr dot3Collided13Times; 193095d67482SBill Paul bge_hostaddr dot3Collided14Times; 193195d67482SBill Paul bge_hostaddr dot3Collided15Times; 193295d67482SBill Paul bge_hostaddr ifHCOutUcastPkts; 193395d67482SBill Paul bge_hostaddr ifHCOutMulticastPkts; 193495d67482SBill Paul bge_hostaddr ifHCOutBroadcastPkts; 193595d67482SBill Paul bge_hostaddr dot3StatsCarrierSenseErrors; 193695d67482SBill Paul bge_hostaddr ifOutDiscards; 193795d67482SBill Paul bge_hostaddr ifOutErrors; 193895d67482SBill Paul 193995d67482SBill Paul bge_hostaddr Unused2[31]; 194095d67482SBill Paul 194195d67482SBill Paul /* Statistics maintained by Receive List Placement. */ 194295d67482SBill Paul bge_hostaddr COSIfHCInPkts[16]; 194395d67482SBill Paul bge_hostaddr COSFramesDroppedDueToFilters; 194495d67482SBill Paul bge_hostaddr nicDmaWriteQueueFull; 194595d67482SBill Paul bge_hostaddr nicDmaWriteHighPriQueueFull; 194695d67482SBill Paul bge_hostaddr nicNoMoreRxBDs; 194795d67482SBill Paul bge_hostaddr ifInDiscards; 194895d67482SBill Paul bge_hostaddr ifInErrors; 194995d67482SBill Paul bge_hostaddr nicRecvThresholdHit; 195095d67482SBill Paul 195195d67482SBill Paul bge_hostaddr Unused3[9]; 195295d67482SBill Paul 195395d67482SBill Paul /* Statistics maintained by Send Data Initiator. */ 195495d67482SBill Paul bge_hostaddr COSIfHCOutPkts[16]; 195595d67482SBill Paul bge_hostaddr nicDmaReadQueueFull; 195695d67482SBill Paul bge_hostaddr nicDmaReadHighPriQueueFull; 195795d67482SBill Paul bge_hostaddr nicSendDataCompQueueFull; 195895d67482SBill Paul 195995d67482SBill Paul /* Statistics maintained by Host Coalescing. */ 196095d67482SBill Paul bge_hostaddr nicRingSetSendProdIndex; 196195d67482SBill Paul bge_hostaddr nicRingStatusUpdate; 196295d67482SBill Paul bge_hostaddr nicInterrupts; 196395d67482SBill Paul bge_hostaddr nicAvoidedInterrupts; 196495d67482SBill Paul bge_hostaddr nicSendThresholdHit; 196595d67482SBill Paul 196695d67482SBill Paul u_int8_t Reserved4[320]; 196795d67482SBill Paul }; 196895d67482SBill Paul 196995d67482SBill Paul /* 197095d67482SBill Paul * Tigon general information block. This resides in host memory 197195d67482SBill Paul * and contains the status counters, ring control blocks and 197295d67482SBill Paul * producer pointers. 197395d67482SBill Paul */ 197495d67482SBill Paul 197595d67482SBill Paul struct bge_gib { 197695d67482SBill Paul struct bge_stats bge_stats; 197795d67482SBill Paul struct bge_rcb bge_tx_rcb[16]; 197895d67482SBill Paul struct bge_rcb bge_std_rx_rcb; 197995d67482SBill Paul struct bge_rcb bge_jumbo_rx_rcb; 198095d67482SBill Paul struct bge_rcb bge_mini_rx_rcb; 198195d67482SBill Paul struct bge_rcb bge_return_rcb; 198295d67482SBill Paul }; 198395d67482SBill Paul 198495d67482SBill Paul /* 198595d67482SBill Paul * NOTE! On the Alpha, we have an alignment constraint. 198695d67482SBill Paul * The first thing in the packet is a 14-byte Ethernet header. 198795d67482SBill Paul * This means that the packet is misaligned. To compensate, 198895d67482SBill Paul * we actually offset the data 2 bytes into the cluster. This 198995d67482SBill Paul * alignes the packet after the Ethernet header at a 32-bit 199095d67482SBill Paul * boundary. 199195d67482SBill Paul */ 199295d67482SBill Paul 199395d67482SBill Paul #define ETHER_ALIGN 2 199495d67482SBill Paul 199595d67482SBill Paul #define BGE_FRAMELEN 1518 199695d67482SBill Paul #define BGE_MAX_FRAMELEN 1536 199795d67482SBill Paul #define BGE_JUMBO_FRAMELEN 9018 199895d67482SBill Paul #define BGE_JUMBO_MTU (BGE_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN) 199995d67482SBill Paul #define BGE_PAGE_SIZE PAGE_SIZE 200095d67482SBill Paul #define BGE_MIN_FRAMELEN 60 200195d67482SBill Paul 200295d67482SBill Paul /* 200395d67482SBill Paul * Other utility macros. 200495d67482SBill Paul */ 200595d67482SBill Paul #define BGE_INC(x, y) (x) = (x + 1) % y 200695d67482SBill Paul 200795d67482SBill Paul /* 200895d67482SBill Paul * Vital product data and structures. 200995d67482SBill Paul */ 201095d67482SBill Paul #define BGE_VPD_FLAG 0x8000 201195d67482SBill Paul 201295d67482SBill Paul /* VPD structures */ 201395d67482SBill Paul struct vpd_res { 201495d67482SBill Paul u_int8_t vr_id; 201595d67482SBill Paul u_int8_t vr_len; 201695d67482SBill Paul u_int8_t vr_pad; 201795d67482SBill Paul }; 201895d67482SBill Paul 201995d67482SBill Paul struct vpd_key { 202095d67482SBill Paul char vk_key[2]; 202195d67482SBill Paul u_int8_t vk_len; 202295d67482SBill Paul }; 202395d67482SBill Paul 202495d67482SBill Paul #define VPD_RES_ID 0x82 /* ID string */ 202595d67482SBill Paul #define VPD_RES_READ 0x90 /* start of read only area */ 202695d67482SBill Paul #define VPD_RES_WRITE 0x81 /* start of read/write area */ 202795d67482SBill Paul #define VPD_RES_END 0x78 /* end tag */ 202895d67482SBill Paul 202995d67482SBill Paul 203095d67482SBill Paul /* 203195d67482SBill Paul * Register access macros. The Tigon always uses memory mapped register 203295d67482SBill Paul * accesses and all registers must be accessed with 32 bit operations. 203395d67482SBill Paul */ 203495d67482SBill Paul 203595d67482SBill Paul #define CSR_WRITE_4(sc, reg, val) \ 203695d67482SBill Paul bus_space_write_4(sc->bge_btag, sc->bge_bhandle, reg, val) 203795d67482SBill Paul 203895d67482SBill Paul #define CSR_READ_4(sc, reg) \ 203995d67482SBill Paul bus_space_read_4(sc->bge_btag, sc->bge_bhandle, reg) 204095d67482SBill Paul 204195d67482SBill Paul #define BGE_SETBIT(sc, reg, x) \ 204295d67482SBill Paul CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) | x)) 204395d67482SBill Paul #define BGE_CLRBIT(sc, reg, x) \ 204495d67482SBill Paul CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) & ~x)) 204595d67482SBill Paul 204695d67482SBill Paul #define PCI_SETBIT(dev, reg, x, s) \ 204795d67482SBill Paul pci_write_config(dev, reg, (pci_read_config(dev, reg, s) | x), s) 204895d67482SBill Paul #define PCI_CLRBIT(dev, reg, x, s) \ 204995d67482SBill Paul pci_write_config(dev, reg, (pci_read_config(dev, reg, s) & ~x), s) 205095d67482SBill Paul 205195d67482SBill Paul /* 205295d67482SBill Paul * Memory management stuff. Note: the SSLOTS, MSLOTS and JSLOTS 205395d67482SBill Paul * values are tuneable. They control the actual amount of buffers 205495d67482SBill Paul * allocated for the standard, mini and jumbo receive rings. 205595d67482SBill Paul */ 205695d67482SBill Paul 205795d67482SBill Paul #define BGE_SSLOTS 256 205895d67482SBill Paul #define BGE_MSLOTS 256 205995d67482SBill Paul #define BGE_JSLOTS 384 206095d67482SBill Paul 206195d67482SBill Paul #define BGE_JRAWLEN (BGE_JUMBO_FRAMELEN + ETHER_ALIGN) 206295d67482SBill Paul #define BGE_JLEN (BGE_JRAWLEN + (sizeof(u_int64_t) - \ 206395d67482SBill Paul (BGE_JRAWLEN % sizeof(u_int64_t)))) 206495d67482SBill Paul #define BGE_JPAGESZ PAGE_SIZE 206595d67482SBill Paul #define BGE_RESID (BGE_JPAGESZ - (BGE_JLEN * BGE_JSLOTS) % BGE_JPAGESZ) 206695d67482SBill Paul #define BGE_JMEM ((BGE_JLEN * BGE_JSLOTS) + BGE_RESID) 206795d67482SBill Paul 206895d67482SBill Paul /* 206995d67482SBill Paul * Ring structures. Most of these reside in host memory and we tell 207095d67482SBill Paul * the NIC where they are via the ring control blocks. The exceptions 207195d67482SBill Paul * are the tx and command rings, which live in NIC memory and which 207295d67482SBill Paul * we access via the shared memory window. 207395d67482SBill Paul */ 207495d67482SBill Paul struct bge_ring_data { 207595d67482SBill Paul struct bge_rx_bd bge_rx_std_ring[BGE_STD_RX_RING_CNT]; 207695d67482SBill Paul struct bge_rx_bd bge_rx_jumbo_ring[BGE_JUMBO_RX_RING_CNT]; 207795d67482SBill Paul struct bge_rx_bd bge_rx_return_ring[BGE_RETURN_RING_CNT]; 207895d67482SBill Paul struct bge_tx_bd bge_tx_ring[BGE_TX_RING_CNT]; 207995d67482SBill Paul struct bge_status_block bge_status_block; 208095d67482SBill Paul struct bge_tx_desc *bge_tx_ring_nic;/* pointer to shared mem */ 208195d67482SBill Paul struct bge_cmd_desc *bge_cmd_ring; /* pointer to shared mem */ 208295d67482SBill Paul struct bge_gib bge_info; 208395d67482SBill Paul }; 208495d67482SBill Paul 208595d67482SBill Paul /* 208695d67482SBill Paul * Mbuf pointers. We need these to keep track of the virtual addresses 208795d67482SBill Paul * of our mbuf chains since we can only convert from physical to virtual, 208895d67482SBill Paul * not the other way around. 208995d67482SBill Paul */ 209095d67482SBill Paul struct bge_chain_data { 209195d67482SBill Paul struct mbuf *bge_tx_chain[BGE_TX_RING_CNT]; 209295d67482SBill Paul struct mbuf *bge_rx_std_chain[BGE_STD_RX_RING_CNT]; 209395d67482SBill Paul struct mbuf *bge_rx_jumbo_chain[BGE_JUMBO_RX_RING_CNT]; 209495d67482SBill Paul struct mbuf *bge_rx_mini_chain[BGE_MINI_RX_RING_CNT]; 209595d67482SBill Paul /* Stick the jumbo mem management stuff here too. */ 209695d67482SBill Paul caddr_t bge_jslots[BGE_JSLOTS]; 209795d67482SBill Paul void *bge_jumbo_buf; 209895d67482SBill Paul }; 209995d67482SBill Paul 210095d67482SBill Paul struct bge_type { 210195d67482SBill Paul u_int16_t bge_vid; 210295d67482SBill Paul u_int16_t bge_did; 210395d67482SBill Paul char *bge_name; 210495d67482SBill Paul }; 210595d67482SBill Paul 210695d67482SBill Paul #define BGE_HWREV_TIGON 0x01 210795d67482SBill Paul #define BGE_HWREV_TIGON_II 0x02 210895d67482SBill Paul #define BGE_TIMEOUT 1000 210995d67482SBill Paul #define BGE_TXCONS_UNSET 0xFFFF /* impossible value */ 211095d67482SBill Paul 211195d67482SBill Paul struct bge_jpool_entry { 211295d67482SBill Paul int slot; 211395d67482SBill Paul SLIST_ENTRY(bge_jpool_entry) jpool_entries; 211495d67482SBill Paul }; 211595d67482SBill Paul 211695d67482SBill Paul struct bge_bcom_hack { 211795d67482SBill Paul int reg; 211895d67482SBill Paul int val; 211995d67482SBill Paul }; 212095d67482SBill Paul 212195d67482SBill Paul struct bge_softc { 212295d67482SBill Paul struct arpcom arpcom; /* interface info */ 212395d67482SBill Paul device_t bge_dev; 212495d67482SBill Paul device_t bge_miibus; 212595d67482SBill Paul bus_space_handle_t bge_bhandle; 212695d67482SBill Paul vm_offset_t bge_vhandle; 212795d67482SBill Paul bus_space_tag_t bge_btag; 212895d67482SBill Paul void *bge_intrhand; 212995d67482SBill Paul struct resource *bge_irq; 213095d67482SBill Paul struct resource *bge_res; 213195d67482SBill Paul struct ifmedia bge_ifmedia; /* TBI media info */ 213295d67482SBill Paul u_int8_t bge_unit; /* interface number */ 213395d67482SBill Paul u_int8_t bge_extram; /* has external SSRAM */ 213495d67482SBill Paul u_int8_t bge_tbi; 2135e255b776SJohn Polstra u_int8_t bge_rx_alignment_bug; 213698b28ee5SBill Paul u_int32_t bge_asicrev; 213795d67482SBill Paul struct bge_ring_data *bge_rdata; /* rings */ 213895d67482SBill Paul struct bge_chain_data bge_cdata; /* mbufs */ 213995d67482SBill Paul u_int16_t bge_tx_saved_considx; 214095d67482SBill Paul u_int16_t bge_rx_saved_considx; 214195d67482SBill Paul u_int16_t bge_ev_saved_considx; 214295d67482SBill Paul u_int16_t bge_std; /* current std ring head */ 214395d67482SBill Paul u_int16_t bge_jumbo; /* current jumo ring head */ 214495d67482SBill Paul SLIST_HEAD(__bge_jfreehead, bge_jpool_entry) bge_jfree_listhead; 214595d67482SBill Paul SLIST_HEAD(__bge_jinusehead, bge_jpool_entry) bge_jinuse_listhead; 214695d67482SBill Paul u_int32_t bge_stat_ticks; 214795d67482SBill Paul u_int32_t bge_rx_coal_ticks; 214895d67482SBill Paul u_int32_t bge_tx_coal_ticks; 214995d67482SBill Paul u_int32_t bge_rx_max_coal_bds; 215095d67482SBill Paul u_int32_t bge_tx_max_coal_bds; 215195d67482SBill Paul u_int32_t bge_tx_buf_ratio; 215295d67482SBill Paul int bge_if_flags; 215395d67482SBill Paul int bge_txcnt; 215495d67482SBill Paul int bge_link; 215595d67482SBill Paul struct callout_handle bge_stat_ch; 215695d67482SBill Paul char *bge_vpd_prodname; 215795d67482SBill Paul char *bge_vpd_readonly; 215895d67482SBill Paul }; 215995d67482SBill Paul 216095d67482SBill Paul #ifdef __alpha__ 216195d67482SBill Paul #undef vtophys 216295d67482SBill Paul #define vtophys(va) alpha_XXX_dmamap((vm_offset_t)va) 216395d67482SBill Paul #endif 2164