xref: /freebsd/sys/dev/bge/if_bgereg.h (revision 224f878512f7b6d9342b1e9fdeca32d4c1edc61a)
1098ca2bdSWarner Losh /*-
295d67482SBill Paul  * Copyright (c) 2001 Wind River Systems
395d67482SBill Paul  * Copyright (c) 1997, 1998, 1999, 2001
495d67482SBill Paul  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
595d67482SBill Paul  *
695d67482SBill Paul  * Redistribution and use in source and binary forms, with or without
795d67482SBill Paul  * modification, are permitted provided that the following conditions
895d67482SBill Paul  * are met:
995d67482SBill Paul  * 1. Redistributions of source code must retain the above copyright
1095d67482SBill Paul  *    notice, this list of conditions and the following disclaimer.
1195d67482SBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
1295d67482SBill Paul  *    notice, this list of conditions and the following disclaimer in the
1395d67482SBill Paul  *    documentation and/or other materials provided with the distribution.
1495d67482SBill Paul  * 3. All advertising materials mentioning features or use of this software
1595d67482SBill Paul  *    must display the following acknowledgement:
1695d67482SBill Paul  *	This product includes software developed by Bill Paul.
1795d67482SBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
1895d67482SBill Paul  *    may be used to endorse or promote products derived from this software
1995d67482SBill Paul  *    without specific prior written permission.
2095d67482SBill Paul  *
2195d67482SBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2295d67482SBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2395d67482SBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2495d67482SBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2595d67482SBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2695d67482SBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2795d67482SBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2895d67482SBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2995d67482SBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
3095d67482SBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3195d67482SBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
3295d67482SBill Paul  *
3395d67482SBill Paul  * $FreeBSD$
3495d67482SBill Paul  */
3595d67482SBill Paul 
3695d67482SBill Paul /*
3795d67482SBill Paul  * BCM570x memory map. The internal memory layout varies somewhat
3895d67482SBill Paul  * depending on whether or not we have external SSRAM attached.
3995d67482SBill Paul  * The BCM5700 can have up to 16MB of external memory. The BCM5701
4095d67482SBill Paul  * is apparently not designed to use external SSRAM. The mappings
4195d67482SBill Paul  * up to the first 4 send rings are the same for both internal and
4295d67482SBill Paul  * external memory configurations. Note that mini RX ring space is
4395d67482SBill Paul  * only available with external SSRAM configurations, which means
4495d67482SBill Paul  * the mini RX ring is not supported on the BCM5701.
4595d67482SBill Paul  *
4695d67482SBill Paul  * The NIC's memory can be accessed by the host in one of 3 ways:
4795d67482SBill Paul  *
4895d67482SBill Paul  * 1) Indirect register access. The MEMWIN_BASEADDR and MEMWIN_DATA
4995d67482SBill Paul  *    registers in PCI config space can be used to read any 32-bit
5095d67482SBill Paul  *    address within the NIC's memory.
5195d67482SBill Paul  *
5295d67482SBill Paul  * 2) Memory window access. The MEMWIN_BASEADDR register in PCI config
5395d67482SBill Paul  *    space can be used in conjunction with the memory window in the
5495d67482SBill Paul  *    device register space at offset 0x8000 to read any 32K chunk
5595d67482SBill Paul  *    of NIC memory.
5695d67482SBill Paul  *
5795d67482SBill Paul  * 3) Flat mode. If the 'flat mode' bit in the PCI state register is
5895d67482SBill Paul  *    set, the device I/O mapping consumes 32MB of host address space,
5995d67482SBill Paul  *    allowing all of the registers and internal NIC memory to be
6095d67482SBill Paul  *    accessed directly. NIC memory addresses are offset by 0x01000000.
6195d67482SBill Paul  *    Flat mode consumes so much host address space that it is not
6295d67482SBill Paul  *    recommended.
6395d67482SBill Paul  */
6495d67482SBill Paul #define	BGE_PAGE_ZERO			0x00000000
6595d67482SBill Paul #define	BGE_PAGE_ZERO_END		0x000000FF
6695d67482SBill Paul #define	BGE_SEND_RING_RCB		0x00000100
6795d67482SBill Paul #define	BGE_SEND_RING_RCB_END		0x000001FF
6895d67482SBill Paul #define	BGE_RX_RETURN_RING_RCB		0x00000200
6995d67482SBill Paul #define	BGE_RX_RETURN_RING_RCB_END	0x000002FF
7095d67482SBill Paul #define	BGE_STATS_BLOCK			0x00000300
7195d67482SBill Paul #define	BGE_STATS_BLOCK_END		0x00000AFF
7295d67482SBill Paul #define	BGE_STATUS_BLOCK		0x00000B00
7395d67482SBill Paul #define	BGE_STATUS_BLOCK_END		0x00000B4F
74888b47f0SPyun YongHyeon #define	BGE_SRAM_FW_MB			0x00000B50
75888b47f0SPyun YongHyeon #define	BGE_SRAM_DATA_SIG		0x00000B54
76888b47f0SPyun YongHyeon #define	BGE_SRAM_DATA_CFG		0x00000B58
77888b47f0SPyun YongHyeon #define	BGE_SRAM_FW_CMD_MB		0x00000B78
78888b47f0SPyun YongHyeon #define	BGE_SRAM_FW_CMD_LEN_MB		0x00000B7C
79888b47f0SPyun YongHyeon #define	BGE_SRAM_FW_CMD_DATA_MB		0x00000B80
80*224f8785SPyun YongHyeon #define	BGE_SRAM_FW_DRV_STATE_MB	0x00000C04
8173635418SPyun YongHyeon #define	BGE_SRAM_MAC_ADDR_HIGH_MB	0x00000C14
8273635418SPyun YongHyeon #define	BGE_SRAM_MAC_ADDR_LOW_MB	0x00000C18
8395d67482SBill Paul #define	BGE_SOFTWARE_GENCOMM_END	0x00000FFF
8495d67482SBill Paul #define	BGE_UNMAPPED			0x00001000
8595d67482SBill Paul #define	BGE_UNMAPPED_END		0x00001FFF
8695d67482SBill Paul #define	BGE_DMA_DESCRIPTORS		0x00002000
8795d67482SBill Paul #define	BGE_DMA_DESCRIPTORS_END		0x00003FFF
881108273aSPyun YongHyeon #define	BGE_SEND_RING_5717		0x00004000
8995d67482SBill Paul #define	BGE_SEND_RING_1_TO_4		0x00004000
9095d67482SBill Paul #define	BGE_SEND_RING_1_TO_4_END	0x00005FFF
9195d67482SBill Paul 
92797b2220SJung-uk Kim /* Firmware interface */
93888b47f0SPyun YongHyeon #define	BGE_SRAM_DATA_SIG_MAGIC		0x4B657654	/* 'KevT' */
94797b2220SJung-uk Kim #define	BGE_FW_DRV_ALIVE		0x00000001
95797b2220SJung-uk Kim #define	BGE_FW_PAUSE			0x00000002
96797b2220SJung-uk Kim 
97*224f8785SPyun YongHyeon #define	BGE_FW_DRV_STATE_START		0x00000001
98*224f8785SPyun YongHyeon #define	BGE_FW_DRV_STATE_START_DONE	0x80000001
99*224f8785SPyun YongHyeon #define	BGE_FW_DRV_STATE_UNLOAD		0x00000002
100*224f8785SPyun YongHyeon #define	BGE_FW_DRV_STATE_UNLOAD_DONE	0x80000002
101*224f8785SPyun YongHyeon #define	BGE_FW_DRV_STATE_WOL		0x00000003
102*224f8785SPyun YongHyeon #define	BGE_FW_DRV_STATE_SUSPEND	0x00000004
103*224f8785SPyun YongHyeon 
10495d67482SBill Paul /* Mappings for internal memory configuration */
10595d67482SBill Paul #define	BGE_STD_RX_RINGS		0x00006000
10695d67482SBill Paul #define	BGE_STD_RX_RINGS_END		0x00006FFF
10795d67482SBill Paul #define	BGE_JUMBO_RX_RINGS		0x00007000
10895d67482SBill Paul #define	BGE_JUMBO_RX_RINGS_END		0x00007FFF
10995d67482SBill Paul #define	BGE_BUFFPOOL_1			0x00008000
11095d67482SBill Paul #define	BGE_BUFFPOOL_1_END		0x0000FFFF
11195d67482SBill Paul #define	BGE_BUFFPOOL_2			0x00010000 /* or expansion ROM */
11295d67482SBill Paul #define	BGE_BUFFPOOL_2_END		0x00017FFF
11395d67482SBill Paul #define	BGE_BUFFPOOL_3			0x00018000 /* or expansion ROM */
11495d67482SBill Paul #define	BGE_BUFFPOOL_3_END		0x0001FFFF
1151108273aSPyun YongHyeon #define	BGE_STD_RX_RINGS_5717		0x00040000
1161108273aSPyun YongHyeon #define	BGE_JUMBO_RX_RINGS_5717		0x00044400
11795d67482SBill Paul 
11895d67482SBill Paul /* Mappings for external SSRAM configurations */
11995d67482SBill Paul #define	BGE_SEND_RING_5_TO_6		0x00006000
12095d67482SBill Paul #define	BGE_SEND_RING_5_TO_6_END	0x00006FFF
12195d67482SBill Paul #define	BGE_SEND_RING_7_TO_8		0x00007000
12295d67482SBill Paul #define	BGE_SEND_RING_7_TO_8_END	0x00007FFF
12395d67482SBill Paul #define	BGE_SEND_RING_9_TO_16		0x00008000
12495d67482SBill Paul #define	BGE_SEND_RING_9_TO_16_END	0x0000BFFF
12595d67482SBill Paul #define	BGE_EXT_STD_RX_RINGS		0x0000C000
12695d67482SBill Paul #define	BGE_EXT_STD_RX_RINGS_END	0x0000CFFF
12795d67482SBill Paul #define	BGE_EXT_JUMBO_RX_RINGS		0x0000D000
12895d67482SBill Paul #define	BGE_EXT_JUMBO_RX_RINGS_END	0x0000DFFF
12995d67482SBill Paul #define	BGE_MINI_RX_RINGS		0x0000E000
13095d67482SBill Paul #define	BGE_MINI_RX_RINGS_END		0x0000FFFF
13195d67482SBill Paul #define	BGE_AVAIL_REGION1		0x00010000 /* or expansion ROM */
13295d67482SBill Paul #define	BGE_AVAIL_REGION1_END		0x00017FFF
13395d67482SBill Paul #define	BGE_AVAIL_REGION2		0x00018000 /* or expansion ROM */
13495d67482SBill Paul #define	BGE_AVAIL_REGION2_END		0x0001FFFF
13595d67482SBill Paul #define	BGE_EXT_SSRAM			0x00020000
13695d67482SBill Paul #define	BGE_EXT_SSRAM_END		0x000FFFFF
13795d67482SBill Paul 
13895d67482SBill Paul 
13995d67482SBill Paul /*
14095d67482SBill Paul  * BCM570x register offsets. These are memory mapped registers
14195d67482SBill Paul  * which can be accessed with the CSR_READ_4()/CSR_WRITE_4() macros.
14295d67482SBill Paul  * Each register must be accessed using 32 bit operations.
14395d67482SBill Paul  *
14495d67482SBill Paul  * All registers are accessed through a 32K shared memory block.
14595d67482SBill Paul  * The first group of registers are actually copies of the PCI
14695d67482SBill Paul  * configuration space registers.
14795d67482SBill Paul  */
14895d67482SBill Paul 
14995d67482SBill Paul /*
15095d67482SBill Paul  * PCI registers defined in the PCI 2.2 spec.
15195d67482SBill Paul  */
15295d67482SBill Paul #define	BGE_PCI_VID			0x00
15395d67482SBill Paul #define	BGE_PCI_DID			0x02
15495d67482SBill Paul #define	BGE_PCI_CMD			0x04
15595d67482SBill Paul #define	BGE_PCI_STS			0x06
15695d67482SBill Paul #define	BGE_PCI_REV			0x08
15795d67482SBill Paul #define	BGE_PCI_CLASS			0x09
15895d67482SBill Paul #define	BGE_PCI_CACHESZ			0x0C
15995d67482SBill Paul #define	BGE_PCI_LATTIMER		0x0D
16095d67482SBill Paul #define	BGE_PCI_HDRTYPE			0x0E
16195d67482SBill Paul #define	BGE_PCI_BIST			0x0F
16295d67482SBill Paul #define	BGE_PCI_BAR0			0x10
16395d67482SBill Paul #define	BGE_PCI_BAR1			0x14
16495d67482SBill Paul #define	BGE_PCI_SUBSYS			0x2C
16595d67482SBill Paul #define	BGE_PCI_SUBVID			0x2E
16695d67482SBill Paul #define	BGE_PCI_ROMBASE			0x30
16795d67482SBill Paul #define	BGE_PCI_CAPPTR			0x34
16895d67482SBill Paul #define	BGE_PCI_INTLINE			0x3C
16995d67482SBill Paul #define	BGE_PCI_INTPIN			0x3D
17095d67482SBill Paul #define	BGE_PCI_MINGNT			0x3E
17195d67482SBill Paul #define	BGE_PCI_MAXLAT			0x3F
17295d67482SBill Paul #define	BGE_PCI_PCIXCAP			0x40
17395d67482SBill Paul #define	BGE_PCI_NEXTPTR_PM		0x41
17495d67482SBill Paul #define	BGE_PCI_PCIX_CMD		0x42
17595d67482SBill Paul #define	BGE_PCI_PCIX_STS		0x44
17695d67482SBill Paul #define	BGE_PCI_PWRMGMT_CAPID		0x48
17795d67482SBill Paul #define	BGE_PCI_NEXTPTR_VPD		0x49
17895d67482SBill Paul #define	BGE_PCI_PWRMGMT_CAPS		0x4A
17995d67482SBill Paul #define	BGE_PCI_PWRMGMT_CMD		0x4C
18095d67482SBill Paul #define	BGE_PCI_PWRMGMT_STS		0x4D
18195d67482SBill Paul #define	BGE_PCI_PWRMGMT_DATA		0x4F
18295d67482SBill Paul #define	BGE_PCI_VPD_CAPID		0x50
18395d67482SBill Paul #define	BGE_PCI_NEXTPTR_MSI		0x51
18495d67482SBill Paul #define	BGE_PCI_VPD_ADDR		0x52
18595d67482SBill Paul #define	BGE_PCI_VPD_DATA		0x54
18695d67482SBill Paul #define	BGE_PCI_MSI_CAPID		0x58
18795d67482SBill Paul #define	BGE_PCI_NEXTPTR_NONE		0x59
18895d67482SBill Paul #define	BGE_PCI_MSI_CTL			0x5A
18995d67482SBill Paul #define	BGE_PCI_MSI_ADDR_HI		0x5C
19095d67482SBill Paul #define	BGE_PCI_MSI_ADDR_LO		0x60
19195d67482SBill Paul #define	BGE_PCI_MSI_DATA		0x64
19295d67482SBill Paul 
1934f09c4c7SMarius Strobl /*
1944f09c4c7SMarius Strobl  * PCI Express definitions
1954f09c4c7SMarius Strobl  * According to
1964f09c4c7SMarius Strobl  * PCI Express base specification, REV. 1.0a
1974f09c4c7SMarius Strobl  */
1984f09c4c7SMarius Strobl 
1994f09c4c7SMarius Strobl /* PCI Express device control, 16bits */
2004f09c4c7SMarius Strobl #define	BGE_PCIE_DEVCTL			0x08
2014f09c4c7SMarius Strobl #define	BGE_PCIE_DEVCTL_MAX_READRQ_MASK	0x7000
2024f09c4c7SMarius Strobl #define	BGE_PCIE_DEVCTL_MAX_READRQ_128	0x0000
2034f09c4c7SMarius Strobl #define	BGE_PCIE_DEVCTL_MAX_READRQ_256	0x1000
2044f09c4c7SMarius Strobl #define	BGE_PCIE_DEVCTL_MAX_READRQ_512	0x2000
2054f09c4c7SMarius Strobl #define	BGE_PCIE_DEVCTL_MAX_READRQ_1024	0x3000
2064f09c4c7SMarius Strobl #define	BGE_PCIE_DEVCTL_MAX_READRQ_2048	0x4000
2074f09c4c7SMarius Strobl #define	BGE_PCIE_DEVCTL_MAX_READRQ_4096	0x5000
2084f09c4c7SMarius Strobl 
209e53d81eeSPaul Saab /* PCI MSI. ??? */
210e53d81eeSPaul Saab #define	BGE_PCIE_CAPID_REG		0xD0
211e53d81eeSPaul Saab #define	BGE_PCIE_CAPID			0x10
212e53d81eeSPaul Saab 
21395d67482SBill Paul /*
21495d67482SBill Paul  * PCI registers specific to the BCM570x family.
21595d67482SBill Paul  */
21695d67482SBill Paul #define	BGE_PCI_MISC_CTL		0x68
21795d67482SBill Paul #define	BGE_PCI_DMA_RW_CTL		0x6C
21895d67482SBill Paul #define	BGE_PCI_PCISTATE		0x70
21995d67482SBill Paul #define	BGE_PCI_CLKCTL			0x74
22095d67482SBill Paul #define	BGE_PCI_REG_BASEADDR		0x78
22195d67482SBill Paul #define	BGE_PCI_MEMWIN_BASEADDR		0x7C
22295d67482SBill Paul #define	BGE_PCI_REG_DATA		0x80
22395d67482SBill Paul #define	BGE_PCI_MEMWIN_DATA		0x84
22495d67482SBill Paul #define	BGE_PCI_MODECTL			0x88
22595d67482SBill Paul #define	BGE_PCI_MISC_CFG		0x8C
22695d67482SBill Paul #define	BGE_PCI_MISC_LOCALCTL		0x90
22795d67482SBill Paul #define	BGE_PCI_UNDI_RX_STD_PRODIDX_HI	0x98
22895d67482SBill Paul #define	BGE_PCI_UNDI_RX_STD_PRODIDX_LO	0x9C
22995d67482SBill Paul #define	BGE_PCI_UNDI_RX_RTN_CONSIDX_HI	0xA0
23095d67482SBill Paul #define	BGE_PCI_UNDI_RX_RTN_CONSIDX_LO	0xA4
23195d67482SBill Paul #define	BGE_PCI_UNDI_TX_BD_PRODIDX_HI	0xA8
23295d67482SBill Paul #define	BGE_PCI_UNDI_TX_BD_PRODIDX_LO	0xAC
23395d67482SBill Paul #define	BGE_PCI_ISR_MBX_HI		0xB0
23495d67482SBill Paul #define	BGE_PCI_ISR_MBX_LO		0xB4
235a5779553SStanislav Sedov #define	BGE_PCI_PRODID_ASICREV		0xBC
2361108273aSPyun YongHyeon #define	BGE_PCI_GEN2_PRODID_ASICREV	0xF4
237b4a256acSPyun YongHyeon #define	BGE_PCI_GEN15_PRODID_ASICREV	0xFC
23895d67482SBill Paul 
23995d67482SBill Paul /* PCI Misc. Host control register */
24095d67482SBill Paul #define	BGE_PCIMISCCTL_CLEAR_INTA	0x00000001
24195d67482SBill Paul #define	BGE_PCIMISCCTL_MASK_PCI_INTR	0x00000002
24295d67482SBill Paul #define	BGE_PCIMISCCTL_ENDIAN_BYTESWAP	0x00000004
24395d67482SBill Paul #define	BGE_PCIMISCCTL_ENDIAN_WORDSWAP	0x00000008
24495d67482SBill Paul #define	BGE_PCIMISCCTL_PCISTATE_RW	0x00000010
24595d67482SBill Paul #define	BGE_PCIMISCCTL_CLOCKCTL_RW	0x00000020
24695d67482SBill Paul #define	BGE_PCIMISCCTL_REG_WORDSWAP	0x00000040
24795d67482SBill Paul #define	BGE_PCIMISCCTL_INDIRECT_ACCESS	0x00000080
2481108273aSPyun YongHyeon #define	BGE_PCIMISCCTL_TAGGED_STATUS	0x00000200
24995d67482SBill Paul #define	BGE_PCIMISCCTL_ASICREV		0xFFFF0000
250a5779553SStanislav Sedov #define	BGE_PCIMISCCTL_ASICREV_SHIFT	16
25195d67482SBill Paul 
252e907febfSPyun YongHyeon #define	BGE_HIF_SWAP_OPTIONS	(BGE_PCIMISCCTL_ENDIAN_WORDSWAP)
253e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN
254e907febfSPyun YongHyeon #define	BGE_DMA_SWAP_OPTIONS \
255e907febfSPyun YongHyeon 	BGE_MODECTL_WORDSWAP_NONFRAME| \
256e907febfSPyun YongHyeon 	BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA
257e907febfSPyun YongHyeon #else
258e907febfSPyun YongHyeon #define	BGE_DMA_SWAP_OPTIONS \
259e907febfSPyun YongHyeon 	BGE_MODECTL_WORDSWAP_NONFRAME|BGE_MODECTL_BYTESWAP_NONFRAME| \
260e907febfSPyun YongHyeon 	BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA
261e907febfSPyun YongHyeon #endif
26295d67482SBill Paul 
263e907febfSPyun YongHyeon #define	BGE_INIT \
264e907febfSPyun YongHyeon 	(BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_CLEAR_INTA| \
265e907febfSPyun YongHyeon 	 BGE_PCIMISCCTL_MASK_PCI_INTR|BGE_PCIMISCCTL_INDIRECT_ACCESS)
26695d67482SBill Paul 
267a5779553SStanislav Sedov #define	BGE_CHIPID_TIGON_I		0x4000
268a5779553SStanislav Sedov #define	BGE_CHIPID_TIGON_II		0x6000
269a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5700_A0		0x7000
270a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5700_A1		0x7001
271a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5700_B0		0x7100
272a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5700_B1		0x7101
273a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5700_B2		0x7102
274a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5700_B3		0x7103
275a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5700_ALTIMA	0x7104
276a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5700_C0		0x7200
277a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5701_A0		0x0000	/* grrrr */
278a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5701_B0		0x0100
279a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5701_B2		0x0102
280a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5701_B5		0x0105
281a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5703_A0		0x1000
282a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5703_A1		0x1001
283a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5703_A2		0x1002
284a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5703_A3		0x1003
285a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5703_B0		0x1100
286a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5704_A0		0x2000
287a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5704_A1		0x2001
288a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5704_A2		0x2002
289a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5704_A3		0x2003
290a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5704_B0		0x2100
291a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5705_A0		0x3000
292a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5705_A1		0x3001
293a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5705_A2		0x3002
294a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5705_A3		0x3003
295a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5750_A0		0x4000
296a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5750_A1		0x4001
297a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5750_A3		0x4000
298a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5750_B0		0x4100
299a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5750_B1		0x4101
300a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5750_C0		0x4200
301a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5750_C1		0x4201
302a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5750_C2		0x4202
303a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5714_A0		0x5000
304a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5752_A0		0x6000
305a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5752_A1		0x6001
306a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5752_A2		0x6002
307a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5714_B0		0x8000
308a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5714_B3		0x8003
309a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5715_A0		0x9000
310a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5715_A1		0x9001
311a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5715_A3		0x9003
312a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5755_A0		0xa000
313a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5755_A1		0xa001
314a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5755_A2		0xa002
315a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5722_A0		0xa200
316a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5754_A0		0xb000
317a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5754_A1		0xb001
318a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5754_A2		0xb002
319a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5761_A0		0x5761000
320a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5761_A1		0x5761100
321a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5784_A0		0x5784000
322a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5784_A1		0x5784100
323a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5787_A0		0xb000
324a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5787_A1		0xb001
325a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5787_A2		0xb002
326ca4f8986SPyun YongHyeon #define	BGE_CHIPID_BCM5906_A0		0xc000
327a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5906_A1		0xc001
328a5779553SStanislav Sedov #define	BGE_CHIPID_BCM5906_A2		0xc002
329a5779553SStanislav Sedov #define	BGE_CHIPID_BCM57780_A0		0x57780000
330a5779553SStanislav Sedov #define	BGE_CHIPID_BCM57780_A1		0x57780001
3311108273aSPyun YongHyeon #define	BGE_CHIPID_BCM5717_A0		0x05717000
3321108273aSPyun YongHyeon #define	BGE_CHIPID_BCM5717_B0		0x05717100
333bbe2ca75SPyun YongHyeon #define	BGE_CHIPID_BCM5719_A0		0x05719000
334b4a256acSPyun YongHyeon #define	BGE_CHIPID_BCM57765_A0		0x57785000
335b4a256acSPyun YongHyeon #define	BGE_CHIPID_BCM57765_B0		0x57785100
33695d67482SBill Paul 
337a1d52896SBill Paul /* shorthand one */
338a5779553SStanislav Sedov #define	BGE_ASICREV(x)			((x) >> 12)
3395cba12d3SPaul Saab #define	BGE_ASICREV_BCM5701		0x00
3405cba12d3SPaul Saab #define	BGE_ASICREV_BCM5703		0x01
3415cba12d3SPaul Saab #define	BGE_ASICREV_BCM5704		0x02
3420434d1b8SBill Paul #define	BGE_ASICREV_BCM5705		0x03
343e53d81eeSPaul Saab #define	BGE_ASICREV_BCM5750		0x04
3444c0da0ffSGleb Smirnoff #define	BGE_ASICREV_BCM5714_A0		0x05
345560c1670SGleb Smirnoff #define	BGE_ASICREV_BCM5752		0x06
3464c0da0ffSGleb Smirnoff #define	BGE_ASICREV_BCM5700		0x07
3474c0da0ffSGleb Smirnoff #define	BGE_ASICREV_BCM5780		0x08
3484c0da0ffSGleb Smirnoff #define	BGE_ASICREV_BCM5714		0x09
3499e86676bSGleb Smirnoff #define	BGE_ASICREV_BCM5755		0x0a
3506f8718a3SScott Long #define	BGE_ASICREV_BCM5754		0x0b
3519e86676bSGleb Smirnoff #define	BGE_ASICREV_BCM5787		0x0b
35238cc658fSJohn Baldwin #define	BGE_ASICREV_BCM5906		0x0c
353a5779553SStanislav Sedov /* Should consult BGE_PCI_PRODID_ASICREV for ChipID */
354a5779553SStanislav Sedov #define	BGE_ASICREV_USE_PRODID_REG	0x0f
355a5779553SStanislav Sedov /* BGE_PCI_PRODID_ASICREV ASIC rev. identifiers. */
3561108273aSPyun YongHyeon #define	BGE_ASICREV_BCM5717		0x5717
357bbe2ca75SPyun YongHyeon #define	BGE_ASICREV_BCM5719		0x5719
358a5779553SStanislav Sedov #define	BGE_ASICREV_BCM5761		0x5761
359a5779553SStanislav Sedov #define	BGE_ASICREV_BCM5784		0x5784
360a5779553SStanislav Sedov #define	BGE_ASICREV_BCM5785		0x5785
361b4a256acSPyun YongHyeon #define	BGE_ASICREV_BCM57765		0x57785
362a5779553SStanislav Sedov #define	BGE_ASICREV_BCM57780		0x57780
363a1d52896SBill Paul 
364e0ced696SPaul Saab /* chip revisions */
365a5779553SStanislav Sedov #define	BGE_CHIPREV(x)			((x) >> 8)
366e0ced696SPaul Saab #define	BGE_CHIPREV_5700_AX		0x70
367e0ced696SPaul Saab #define	BGE_CHIPREV_5700_BX		0x71
368e0ced696SPaul Saab #define	BGE_CHIPREV_5700_CX		0x72
369e0ced696SPaul Saab #define	BGE_CHIPREV_5701_AX		0x00
3705ee49a3aSJung-uk Kim #define	BGE_CHIPREV_5703_AX		0x10
3715ee49a3aSJung-uk Kim #define	BGE_CHIPREV_5704_AX		0x20
3725ee49a3aSJung-uk Kim #define	BGE_CHIPREV_5704_BX		0x21
373bf6ef57aSJohn Polstra #define	BGE_CHIPREV_5750_AX		0x40
374bf6ef57aSJohn Polstra #define	BGE_CHIPREV_5750_BX		0x41
375a5779553SStanislav Sedov /* BGE_PCI_PRODID_ASICREV chip rev. identifiers. */
3761108273aSPyun YongHyeon #define	BGE_CHIPREV_5717_AX		0x57170
3771108273aSPyun YongHyeon #define	BGE_CHIPREV_5717_BX		0x57171
378a5779553SStanislav Sedov #define	BGE_CHIPREV_5761_AX		0x57611
379a5779553SStanislav Sedov #define	BGE_CHIPREV_5784_AX		0x57841
380e0ced696SPaul Saab 
38195d67482SBill Paul /* PCI DMA Read/Write Control register */
38295d67482SBill Paul #define	BGE_PCIDMARWCTL_MINDMA		0x000000FF
3831108273aSPyun YongHyeon #define	BGE_PCIDMARWCTL_DIS_CACHE_ALIGNMENT	0x00000001
38495d67482SBill Paul #define	BGE_PCIDMARWCTL_RDADRR_BNDRY	0x00000700
38595d67482SBill Paul #define	BGE_PCIDMARWCTL_WRADDR_BNDRY	0x00003800
386186f842bSJung-uk Kim #define	BGE_PCIDMARWCTL_ONEDMA_ATONCE	0x0000C000
387186f842bSJung-uk Kim #define	BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL	0x00004000
388186f842bSJung-uk Kim #define	BGE_PCIDMARWCTL_ONEDMA_ATONCE_LOCAL	0x00008000
38995d67482SBill Paul #define	BGE_PCIDMARWCTL_RD_WAT		0x00070000
39095d67482SBill Paul #define	BGE_PCIDMARWCTL_WR_WAT		0x00380000
39195d67482SBill Paul #define	BGE_PCIDMARWCTL_USE_MRM		0x00400000
39295d67482SBill Paul #define	BGE_PCIDMARWCTL_ASRT_ALL_BE	0x00800000
39395d67482SBill Paul #define	BGE_PCIDMARWCTL_DFLT_PCI_RD_CMD	0x0F000000
39495d67482SBill Paul #define	BGE_PCIDMARWCTL_DFLT_PCI_WR_CMD	0xF0000000
395797b2220SJung-uk Kim 
396797b2220SJung-uk Kim #define	BGE_PCIDMARWCTL_RD_WAT_SHIFT(x)	((x) << 16)
397797b2220SJung-uk Kim #define	BGE_PCIDMARWCTL_WR_WAT_SHIFT(x)	((x) << 19)
398797b2220SJung-uk Kim #define	BGE_PCIDMARWCTL_RD_CMD_SHIFT(x)	((x) << 24)
399797b2220SJung-uk Kim #define	BGE_PCIDMARWCTL_WR_CMD_SHIFT(x)	((x) << 28)
40095d67482SBill Paul 
401bbe2ca75SPyun YongHyeon #define	BGE_PCIDMARWCTL_TAGGED_STATUS_WA	0x00000080
402b4a256acSPyun YongHyeon #define	BGE_PCIDMARWCTL_CRDRDR_RDMA_MRRS_MSK	0x00000380
403b4a256acSPyun YongHyeon 
40495d67482SBill Paul #define	BGE_PCI_READ_BNDRY_DISABLE	0x00000000
40595d67482SBill Paul #define	BGE_PCI_READ_BNDRY_16BYTES	0x00000100
40695d67482SBill Paul #define	BGE_PCI_READ_BNDRY_32BYTES	0x00000200
40795d67482SBill Paul #define	BGE_PCI_READ_BNDRY_64BYTES	0x00000300
40895d67482SBill Paul #define	BGE_PCI_READ_BNDRY_128BYTES	0x00000400
40995d67482SBill Paul #define	BGE_PCI_READ_BNDRY_256BYTES	0x00000500
41095d67482SBill Paul #define	BGE_PCI_READ_BNDRY_512BYTES	0x00000600
41195d67482SBill Paul #define	BGE_PCI_READ_BNDRY_1024BYTES	0x00000700
41295d67482SBill Paul 
41395d67482SBill Paul #define	BGE_PCI_WRITE_BNDRY_DISABLE	0x00000000
41495d67482SBill Paul #define	BGE_PCI_WRITE_BNDRY_16BYTES	0x00000800
41595d67482SBill Paul #define	BGE_PCI_WRITE_BNDRY_32BYTES	0x00001000
41695d67482SBill Paul #define	BGE_PCI_WRITE_BNDRY_64BYTES	0x00001800
41795d67482SBill Paul #define	BGE_PCI_WRITE_BNDRY_128BYTES	0x00002000
41895d67482SBill Paul #define	BGE_PCI_WRITE_BNDRY_256BYTES	0x00002800
41995d67482SBill Paul #define	BGE_PCI_WRITE_BNDRY_512BYTES	0x00003000
42095d67482SBill Paul #define	BGE_PCI_WRITE_BNDRY_1024BYTES	0x00003800
42195d67482SBill Paul 
42295d67482SBill Paul /*
42395d67482SBill Paul  * PCI state register -- note, this register is read only
42495d67482SBill Paul  * unless the PCISTATE_WR bit of the PCI Misc. Host Control
42595d67482SBill Paul  * register is set.
42695d67482SBill Paul  */
42795d67482SBill Paul #define	BGE_PCISTATE_FORCE_RESET	0x00000001
42895d67482SBill Paul #define	BGE_PCISTATE_INTR_STATE		0x00000002
42995d67482SBill Paul #define	BGE_PCISTATE_PCI_BUSMODE	0x00000004 /* 1 = PCI, 0 = PCI-X */
4300fb18ca8SJohn Polstra #define	BGE_PCISTATE_PCI_BUSSPEED	0x00000008 /* 1 = 66/133, 0 = 33/66 */
43195d67482SBill Paul #define	BGE_PCISTATE_32BIT_BUS		0x00000010 /* 1 = 32bit, 0 = 64bit */
43295d67482SBill Paul #define	BGE_PCISTATE_WANT_EXPROM	0x00000020
43395d67482SBill Paul #define	BGE_PCISTATE_EXPROM_RETRY	0x00000040
43495d67482SBill Paul #define	BGE_PCISTATE_FLATVIEW_MODE	0x00000100
43595d67482SBill Paul #define	BGE_PCISTATE_PCI_TGT_RETRY_MAX	0x00000E00
43695d67482SBill Paul 
43795d67482SBill Paul /*
43895d67482SBill Paul  * PCI Clock Control register -- note, this register is read only
43995d67482SBill Paul  * unless the CLOCKCTL_RW bit of the PCI Misc. Host Control
44095d67482SBill Paul  * register is set.
44195d67482SBill Paul  */
44295d67482SBill Paul #define	BGE_PCICLOCKCTL_DETECTED_SPEED	0x0000000F
44395d67482SBill Paul #define	BGE_PCICLOCKCTL_M66EN		0x00000080
44495d67482SBill Paul #define	BGE_PCICLOCKCTL_LOWPWR_CLKMODE	0x00000200
44595d67482SBill Paul #define	BGE_PCICLOCKCTL_RXCPU_CLK_DIS	0x00000400
44695d67482SBill Paul #define	BGE_PCICLOCKCTL_TXCPU_CLK_DIS	0x00000800
44795d67482SBill Paul #define	BGE_PCICLOCKCTL_ALTCLK		0x00001000
44895d67482SBill Paul #define	BGE_PCICLOCKCTL_ALTCLK_SRC	0x00002000
44995d67482SBill Paul #define	BGE_PCICLOCKCTL_PCIPLL_DISABLE	0x00004000
45095d67482SBill Paul #define	BGE_PCICLOCKCTL_SYSPLL_DISABLE	0x00008000
45195d67482SBill Paul #define	BGE_PCICLOCKCTL_BIST_ENABLE	0x00010000
45295d67482SBill Paul 
45395d67482SBill Paul 
45495d67482SBill Paul #ifndef PCIM_CMD_MWIEN
45595d67482SBill Paul #define	PCIM_CMD_MWIEN			0x0010
45695d67482SBill Paul #endif
457c9ffd9f0SMarius Strobl #ifndef PCIM_CMD_INTxDIS
458c9ffd9f0SMarius Strobl #define	PCIM_CMD_INTxDIS		0x0400
459c9ffd9f0SMarius Strobl #endif
46095d67482SBill Paul 
46195d67482SBill Paul /*
46295d67482SBill Paul  * High priority mailbox registers
46395d67482SBill Paul  * Each mailbox is 64-bits wide, though we only use the
46495d67482SBill Paul  * lower 32 bits. To write a 64-bit value, write the upper 32 bits
46595d67482SBill Paul  * first. The NIC will load the mailbox after the lower 32 bit word
46695d67482SBill Paul  * has been updated.
46795d67482SBill Paul  */
46895d67482SBill Paul #define	BGE_MBX_IRQ0_HI			0x0200
46995d67482SBill Paul #define	BGE_MBX_IRQ0_LO			0x0204
47095d67482SBill Paul #define	BGE_MBX_IRQ1_HI			0x0208
47195d67482SBill Paul #define	BGE_MBX_IRQ1_LO			0x020C
47295d67482SBill Paul #define	BGE_MBX_IRQ2_HI			0x0210
47395d67482SBill Paul #define	BGE_MBX_IRQ2_LO			0x0214
47495d67482SBill Paul #define	BGE_MBX_IRQ3_HI			0x0218
47595d67482SBill Paul #define	BGE_MBX_IRQ3_LO			0x021C
47695d67482SBill Paul #define	BGE_MBX_GEN0_HI			0x0220
47795d67482SBill Paul #define	BGE_MBX_GEN0_LO			0x0224
47895d67482SBill Paul #define	BGE_MBX_GEN1_HI			0x0228
47995d67482SBill Paul #define	BGE_MBX_GEN1_LO			0x022C
48095d67482SBill Paul #define	BGE_MBX_GEN2_HI			0x0230
48195d67482SBill Paul #define	BGE_MBX_GEN2_LO			0x0234
48295d67482SBill Paul #define	BGE_MBX_GEN3_HI			0x0228
48395d67482SBill Paul #define	BGE_MBX_GEN3_LO			0x022C
48495d67482SBill Paul #define	BGE_MBX_GEN4_HI			0x0240
48595d67482SBill Paul #define	BGE_MBX_GEN4_LO			0x0244
48695d67482SBill Paul #define	BGE_MBX_GEN5_HI			0x0248
48795d67482SBill Paul #define	BGE_MBX_GEN5_LO			0x024C
48895d67482SBill Paul #define	BGE_MBX_GEN6_HI			0x0250
48995d67482SBill Paul #define	BGE_MBX_GEN6_LO			0x0254
49095d67482SBill Paul #define	BGE_MBX_GEN7_HI			0x0258
49195d67482SBill Paul #define	BGE_MBX_GEN7_LO			0x025C
49295d67482SBill Paul #define	BGE_MBX_RELOAD_STATS_HI		0x0260
49395d67482SBill Paul #define	BGE_MBX_RELOAD_STATS_LO		0x0264
49495d67482SBill Paul #define	BGE_MBX_RX_STD_PROD_HI		0x0268
49595d67482SBill Paul #define	BGE_MBX_RX_STD_PROD_LO		0x026C
49695d67482SBill Paul #define	BGE_MBX_RX_JUMBO_PROD_HI	0x0270
49795d67482SBill Paul #define	BGE_MBX_RX_JUMBO_PROD_LO	0x0274
49895d67482SBill Paul #define	BGE_MBX_RX_MINI_PROD_HI		0x0278
49995d67482SBill Paul #define	BGE_MBX_RX_MINI_PROD_LO		0x027C
50095d67482SBill Paul #define	BGE_MBX_RX_CONS0_HI		0x0280
50195d67482SBill Paul #define	BGE_MBX_RX_CONS0_LO		0x0284
50295d67482SBill Paul #define	BGE_MBX_RX_CONS1_HI		0x0288
50395d67482SBill Paul #define	BGE_MBX_RX_CONS1_LO		0x028C
50495d67482SBill Paul #define	BGE_MBX_RX_CONS2_HI		0x0290
50595d67482SBill Paul #define	BGE_MBX_RX_CONS2_LO		0x0294
50695d67482SBill Paul #define	BGE_MBX_RX_CONS3_HI		0x0298
50795d67482SBill Paul #define	BGE_MBX_RX_CONS3_LO		0x029C
50895d67482SBill Paul #define	BGE_MBX_RX_CONS4_HI		0x02A0
50995d67482SBill Paul #define	BGE_MBX_RX_CONS4_LO		0x02A4
51095d67482SBill Paul #define	BGE_MBX_RX_CONS5_HI		0x02A8
51195d67482SBill Paul #define	BGE_MBX_RX_CONS5_LO		0x02AC
51295d67482SBill Paul #define	BGE_MBX_RX_CONS6_HI		0x02B0
51395d67482SBill Paul #define	BGE_MBX_RX_CONS6_LO		0x02B4
51495d67482SBill Paul #define	BGE_MBX_RX_CONS7_HI		0x02B8
51595d67482SBill Paul #define	BGE_MBX_RX_CONS7_LO		0x02BC
51695d67482SBill Paul #define	BGE_MBX_RX_CONS8_HI		0x02C0
51795d67482SBill Paul #define	BGE_MBX_RX_CONS8_LO		0x02C4
51895d67482SBill Paul #define	BGE_MBX_RX_CONS9_HI		0x02C8
51995d67482SBill Paul #define	BGE_MBX_RX_CONS9_LO		0x02CC
52095d67482SBill Paul #define	BGE_MBX_RX_CONS10_HI		0x02D0
52195d67482SBill Paul #define	BGE_MBX_RX_CONS10_LO		0x02D4
52295d67482SBill Paul #define	BGE_MBX_RX_CONS11_HI		0x02D8
52395d67482SBill Paul #define	BGE_MBX_RX_CONS11_LO		0x02DC
52495d67482SBill Paul #define	BGE_MBX_RX_CONS12_HI		0x02E0
52595d67482SBill Paul #define	BGE_MBX_RX_CONS12_LO		0x02E4
52695d67482SBill Paul #define	BGE_MBX_RX_CONS13_HI		0x02E8
52795d67482SBill Paul #define	BGE_MBX_RX_CONS13_LO		0x02EC
52895d67482SBill Paul #define	BGE_MBX_RX_CONS14_HI		0x02F0
52995d67482SBill Paul #define	BGE_MBX_RX_CONS14_LO		0x02F4
53095d67482SBill Paul #define	BGE_MBX_RX_CONS15_HI		0x02F8
53195d67482SBill Paul #define	BGE_MBX_RX_CONS15_LO		0x02FC
53295d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD0_HI	0x0300
53395d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD0_LO	0x0304
53495d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD1_HI	0x0308
53595d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD1_LO	0x030C
53695d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD2_HI	0x0310
53795d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD2_LO	0x0314
53895d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD3_HI	0x0318
53995d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD3_LO	0x031C
54095d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD4_HI	0x0320
54195d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD4_LO	0x0324
54295d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD5_HI	0x0328
54395d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD5_LO	0x032C
54495d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD6_HI	0x0330
54595d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD6_LO	0x0334
54695d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD7_HI	0x0338
54795d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD7_LO	0x033C
54895d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD8_HI	0x0340
54995d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD8_LO	0x0344
55095d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD9_HI	0x0348
55195d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD9_LO	0x034C
55295d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD10_HI	0x0350
55395d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD10_LO	0x0354
55495d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD11_HI	0x0358
55595d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD11_LO	0x035C
55695d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD12_HI	0x0360
55795d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD12_LO	0x0364
55895d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD13_HI	0x0368
55995d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD13_LO	0x036C
56095d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD14_HI	0x0370
56195d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD14_LO	0x0374
56295d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD15_HI	0x0378
56395d67482SBill Paul #define	BGE_MBX_TX_HOST_PROD15_LO	0x037C
56495d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD0_HI		0x0380
56595d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD0_LO		0x0384
56695d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD1_HI		0x0388
56795d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD1_LO		0x038C
56895d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD2_HI		0x0390
56995d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD2_LO		0x0394
57095d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD3_HI		0x0398
57195d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD3_LO		0x039C
57295d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD4_HI		0x03A0
57395d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD4_LO		0x03A4
57495d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD5_HI		0x03A8
57595d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD5_LO		0x03AC
57695d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD6_HI		0x03B0
57795d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD6_LO		0x03B4
57895d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD7_HI		0x03B8
57995d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD7_LO		0x03BC
58095d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD8_HI		0x03C0
58195d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD8_LO		0x03C4
58295d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD9_HI		0x03C8
58395d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD9_LO		0x03CC
58495d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD10_HI	0x03D0
58595d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD10_LO	0x03D4
58695d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD11_HI	0x03D8
58795d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD11_LO	0x03DC
58895d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD12_HI	0x03E0
58995d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD12_LO	0x03E4
59095d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD13_HI	0x03E8
59195d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD13_LO	0x03EC
59295d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD14_HI	0x03F0
59395d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD14_LO	0x03F4
59495d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD15_HI	0x03F8
59595d67482SBill Paul #define	BGE_MBX_TX_NIC_PROD15_LO	0x03FC
59695d67482SBill Paul 
59795d67482SBill Paul #define	BGE_TX_RINGS_MAX		4
59895d67482SBill Paul #define	BGE_TX_RINGS_EXTSSRAM_MAX	16
59995d67482SBill Paul #define	BGE_RX_RINGS_MAX		16
6001108273aSPyun YongHyeon #define	BGE_RX_RINGS_MAX_5717		17
60195d67482SBill Paul 
60295d67482SBill Paul /* Ethernet MAC control registers */
60395d67482SBill Paul #define	BGE_MAC_MODE			0x0400
60495d67482SBill Paul #define	BGE_MAC_STS			0x0404
60595d67482SBill Paul #define	BGE_MAC_EVT_ENB			0x0408
60695d67482SBill Paul #define	BGE_MAC_LED_CTL			0x040C
60795d67482SBill Paul #define	BGE_MAC_ADDR1_LO		0x0410
60895d67482SBill Paul #define	BGE_MAC_ADDR1_HI		0x0414
60995d67482SBill Paul #define	BGE_MAC_ADDR2_LO		0x0418
61095d67482SBill Paul #define	BGE_MAC_ADDR2_HI		0x041C
61195d67482SBill Paul #define	BGE_MAC_ADDR3_LO		0x0420
61295d67482SBill Paul #define	BGE_MAC_ADDR3_HI		0x0424
61395d67482SBill Paul #define	BGE_MAC_ADDR4_LO		0x0428
61495d67482SBill Paul #define	BGE_MAC_ADDR4_HI		0x042C
61595d67482SBill Paul #define	BGE_WOL_PATPTR			0x0430
61695d67482SBill Paul #define	BGE_WOL_PATCFG			0x0434
61795d67482SBill Paul #define	BGE_TX_RANDOM_BACKOFF		0x0438
61895d67482SBill Paul #define	BGE_RX_MTU			0x043C
61995d67482SBill Paul #define	BGE_GBIT_PCS_TEST		0x0440
62095d67482SBill Paul #define	BGE_TX_TBI_AUTONEG		0x0444
62195d67482SBill Paul #define	BGE_RX_TBI_AUTONEG		0x0448
62295d67482SBill Paul #define	BGE_MI_COMM			0x044C
62395d67482SBill Paul #define	BGE_MI_STS			0x0450
62495d67482SBill Paul #define	BGE_MI_MODE			0x0454
62595d67482SBill Paul #define	BGE_AUTOPOLL_STS		0x0458
62695d67482SBill Paul #define	BGE_TX_MODE			0x045C
62795d67482SBill Paul #define	BGE_TX_STS			0x0460
62895d67482SBill Paul #define	BGE_TX_LENGTHS			0x0464
62995d67482SBill Paul #define	BGE_RX_MODE			0x0468
63095d67482SBill Paul #define	BGE_RX_STS			0x046C
63195d67482SBill Paul #define	BGE_MAR0			0x0470
63295d67482SBill Paul #define	BGE_MAR1			0x0474
63395d67482SBill Paul #define	BGE_MAR2			0x0478
63495d67482SBill Paul #define	BGE_MAR3			0x047C
63595d67482SBill Paul #define	BGE_RX_BD_RULES_CTL0		0x0480
63695d67482SBill Paul #define	BGE_RX_BD_RULES_MASKVAL0	0x0484
63795d67482SBill Paul #define	BGE_RX_BD_RULES_CTL1		0x0488
63895d67482SBill Paul #define	BGE_RX_BD_RULES_MASKVAL1	0x048C
63995d67482SBill Paul #define	BGE_RX_BD_RULES_CTL2		0x0490
64095d67482SBill Paul #define	BGE_RX_BD_RULES_MASKVAL2	0x0494
64195d67482SBill Paul #define	BGE_RX_BD_RULES_CTL3		0x0498
64295d67482SBill Paul #define	BGE_RX_BD_RULES_MASKVAL3	0x049C
64395d67482SBill Paul #define	BGE_RX_BD_RULES_CTL4		0x04A0
64495d67482SBill Paul #define	BGE_RX_BD_RULES_MASKVAL4	0x04A4
64595d67482SBill Paul #define	BGE_RX_BD_RULES_CTL5		0x04A8
64695d67482SBill Paul #define	BGE_RX_BD_RULES_MASKVAL5	0x04AC
64795d67482SBill Paul #define	BGE_RX_BD_RULES_CTL6		0x04B0
64895d67482SBill Paul #define	BGE_RX_BD_RULES_MASKVAL6	0x04B4
64995d67482SBill Paul #define	BGE_RX_BD_RULES_CTL7		0x04B8
65095d67482SBill Paul #define	BGE_RX_BD_RULES_MASKVAL7	0x04BC
65195d67482SBill Paul #define	BGE_RX_BD_RULES_CTL8		0x04C0
65295d67482SBill Paul #define	BGE_RX_BD_RULES_MASKVAL8	0x04C4
65395d67482SBill Paul #define	BGE_RX_BD_RULES_CTL9		0x04C8
65495d67482SBill Paul #define	BGE_RX_BD_RULES_MASKVAL9	0x04CC
65595d67482SBill Paul #define	BGE_RX_BD_RULES_CTL10		0x04D0
65695d67482SBill Paul #define	BGE_RX_BD_RULES_MASKVAL10	0x04D4
65795d67482SBill Paul #define	BGE_RX_BD_RULES_CTL11		0x04D8
65895d67482SBill Paul #define	BGE_RX_BD_RULES_MASKVAL11	0x04DC
65995d67482SBill Paul #define	BGE_RX_BD_RULES_CTL12		0x04E0
66095d67482SBill Paul #define	BGE_RX_BD_RULES_MASKVAL12	0x04E4
66195d67482SBill Paul #define	BGE_RX_BD_RULES_CTL13		0x04E8
66295d67482SBill Paul #define	BGE_RX_BD_RULES_MASKVAL13	0x04EC
66395d67482SBill Paul #define	BGE_RX_BD_RULES_CTL14		0x04F0
66495d67482SBill Paul #define	BGE_RX_BD_RULES_MASKVAL14	0x04F4
66595d67482SBill Paul #define	BGE_RX_BD_RULES_CTL15		0x04F8
66695d67482SBill Paul #define	BGE_RX_BD_RULES_MASKVAL15	0x04FC
66795d67482SBill Paul #define	BGE_RX_RULES_CFG		0x0500
668dedcdf57SPyun YongHyeon #define	BGE_MAX_RX_FRAME_LOWAT		0x0504
669da3003f0SBill Paul #define	BGE_SERDES_CFG			0x0590
670da3003f0SBill Paul #define	BGE_SERDES_STS			0x0594
671da3003f0SBill Paul #define	BGE_SGDIG_CFG			0x05B0
672da3003f0SBill Paul #define	BGE_SGDIG_STS			0x05B4
6732280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_OCTETS		0x0800
6742280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_RESERVE_0	0x0804
6752280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_COLLS		0x0808
6762280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_XON_SENT	0x080C
6772280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_XOFF_SENT	0x0810
6782280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_RESERVE_1	0x0814
6792280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_ERRORS		0x0818
6802280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_SINGLE_COLL	0x081C
6812280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_MULTI_COLL	0x0820
6822280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_DEFERRED	0x0824
6832280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_RESERVE_2	0x0828
6842280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_EXCESS_COLL	0x082C
6852280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_LATE_COLL	0x0830
6862280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_RESERVE_3	0x0834
6872280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_RESERVE_4	0x0838
6882280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_RESERVE_5	0x083C
6892280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_RESERVE_6	0x0840
6902280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_RESERVE_7	0x0844
6912280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_RESERVE_8	0x0848
6922280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_RESERVE_9	0x084C
6932280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_RESERVE_10	0x0850
6942280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_RESERVE_11	0x0854
6952280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_RESERVE_12	0x0858
6962280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_RESERVE_13	0x085C
6972280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_RESERVE_14	0x0860
6982280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_RESERVE_15	0x0864
6992280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_RESERVE_16	0x0868
7002280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_UCAST		0x086C
7012280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_MCAST		0x0870
7022280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_BCAST		0x0874
7032280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_RESERVE_17	0x0878
7042280c16bSPyun YongHyeon #define	BGE_TX_MAC_STATS_RESERVE_18	0x087C
7052280c16bSPyun YongHyeon #define	BGE_RX_MAC_STATS_OCTESTS	0x0880
7062280c16bSPyun YongHyeon #define	BGE_RX_MAC_STATS_RESERVE_0	0x0884
7072280c16bSPyun YongHyeon #define	BGE_RX_MAC_STATS_FRAGMENTS	0x0888
7082280c16bSPyun YongHyeon #define	BGE_RX_MAC_STATS_UCAST		0x088C
7092280c16bSPyun YongHyeon #define	BGE_RX_MAC_STATS_MCAST		0x0890
7102280c16bSPyun YongHyeon #define	BGE_RX_MAC_STATS_BCAST		0x0894
7112280c16bSPyun YongHyeon #define	BGE_RX_MAC_STATS_FCS_ERRORS	0x0898
7122280c16bSPyun YongHyeon #define	BGE_RX_MAC_STATS_ALGIN_ERRORS	0x089C
7132280c16bSPyun YongHyeon #define	BGE_RX_MAC_STATS_XON_RCVD	0x08A0
7142280c16bSPyun YongHyeon #define	BGE_RX_MAC_STATS_XOFF_RCVD	0x08A4
7152280c16bSPyun YongHyeon #define	BGE_RX_MAC_STATS_CTRL_RCVD	0x08A8
7162280c16bSPyun YongHyeon #define	BGE_RX_MAC_STATS_XOFF_ENTERED	0x08AC
7172280c16bSPyun YongHyeon #define	BGE_RX_MAC_STATS_FRAME_TOO_LONG	0x08B0
7182280c16bSPyun YongHyeon #define	BGE_RX_MAC_STATS_JABBERS	0x08B4
7192280c16bSPyun YongHyeon #define	BGE_RX_MAC_STATS_UNDERSIZE	0x08B8
72095d67482SBill Paul 
72195d67482SBill Paul /* Ethernet MAC Mode register */
72295d67482SBill Paul #define	BGE_MACMODE_RESET		0x00000001
72395d67482SBill Paul #define	BGE_MACMODE_HALF_DUPLEX		0x00000002
72495d67482SBill Paul #define	BGE_MACMODE_PORTMODE		0x0000000C
72595d67482SBill Paul #define	BGE_MACMODE_LOOPBACK		0x00000010
72695d67482SBill Paul #define	BGE_MACMODE_RX_TAGGEDPKT	0x00000080
72795d67482SBill Paul #define	BGE_MACMODE_TX_BURST_ENB	0x00000100
72895d67482SBill Paul #define	BGE_MACMODE_MAX_DEFER		0x00000200
72995d67482SBill Paul #define	BGE_MACMODE_LINK_POLARITY	0x00000400
73095d67482SBill Paul #define	BGE_MACMODE_RX_STATS_ENB	0x00000800
73195d67482SBill Paul #define	BGE_MACMODE_RX_STATS_CLEAR	0x00001000
73295d67482SBill Paul #define	BGE_MACMODE_RX_STATS_FLUSH	0x00002000
73395d67482SBill Paul #define	BGE_MACMODE_TX_STATS_ENB	0x00004000
73495d67482SBill Paul #define	BGE_MACMODE_TX_STATS_CLEAR	0x00008000
73595d67482SBill Paul #define	BGE_MACMODE_TX_STATS_FLUSH	0x00010000
73695d67482SBill Paul #define	BGE_MACMODE_TBI_SEND_CFGS	0x00020000
73795d67482SBill Paul #define	BGE_MACMODE_MAGIC_PKT_ENB	0x00040000
73895d67482SBill Paul #define	BGE_MACMODE_ACPI_PWRON_ENB	0x00080000
73995d67482SBill Paul #define	BGE_MACMODE_MIP_ENB		0x00100000
74095d67482SBill Paul #define	BGE_MACMODE_TXDMA_ENB		0x00200000
74195d67482SBill Paul #define	BGE_MACMODE_RXDMA_ENB		0x00400000
74295d67482SBill Paul #define	BGE_MACMODE_FRMHDR_DMA_ENB	0x00800000
74395d67482SBill Paul 
74495d67482SBill Paul #define	BGE_PORTMODE_NONE		0x00000000
74595d67482SBill Paul #define	BGE_PORTMODE_MII		0x00000004
74695d67482SBill Paul #define	BGE_PORTMODE_GMII		0x00000008
74795d67482SBill Paul #define	BGE_PORTMODE_TBI		0x0000000C
74895d67482SBill Paul 
74995d67482SBill Paul /* MAC Status register */
75095d67482SBill Paul #define	BGE_MACSTAT_TBI_PCS_SYNCHED	0x00000001
75195d67482SBill Paul #define	BGE_MACSTAT_TBI_SIGNAL_DETECT	0x00000002
75295d67482SBill Paul #define	BGE_MACSTAT_RX_CFG		0x00000004
75395d67482SBill Paul #define	BGE_MACSTAT_CFG_CHANGED		0x00000008
75495d67482SBill Paul #define	BGE_MACSTAT_SYNC_CHANGED	0x00000010
75595d67482SBill Paul #define	BGE_MACSTAT_PORT_DECODE_ERROR	0x00000400
75695d67482SBill Paul #define	BGE_MACSTAT_LINK_CHANGED	0x00001000
75795d67482SBill Paul #define	BGE_MACSTAT_MI_COMPLETE		0x00400000
75895d67482SBill Paul #define	BGE_MACSTAT_MI_INTERRUPT	0x00800000
75995d67482SBill Paul #define	BGE_MACSTAT_AUTOPOLL_ERROR	0x01000000
76095d67482SBill Paul #define	BGE_MACSTAT_ODI_ERROR		0x02000000
76195d67482SBill Paul #define	BGE_MACSTAT_RXSTAT_OFLOW	0x04000000
76295d67482SBill Paul #define	BGE_MACSTAT_TXSTAT_OFLOW	0x08000000
76395d67482SBill Paul 
76495d67482SBill Paul /* MAC Event Enable Register */
76595d67482SBill Paul #define	BGE_EVTENB_PORT_DECODE_ERROR	0x00000400
76695d67482SBill Paul #define	BGE_EVTENB_LINK_CHANGED		0x00001000
76795d67482SBill Paul #define	BGE_EVTENB_MI_COMPLETE		0x00400000
76895d67482SBill Paul #define	BGE_EVTENB_MI_INTERRUPT		0x00800000
76995d67482SBill Paul #define	BGE_EVTENB_AUTOPOLL_ERROR	0x01000000
77095d67482SBill Paul #define	BGE_EVTENB_ODI_ERROR		0x02000000
77195d67482SBill Paul #define	BGE_EVTENB_RXSTAT_OFLOW		0x04000000
77295d67482SBill Paul #define	BGE_EVTENB_TXSTAT_OFLOW		0x08000000
77395d67482SBill Paul 
77495d67482SBill Paul /* LED Control Register */
77595d67482SBill Paul #define	BGE_LEDCTL_LINKLED_OVERRIDE	0x00000001
77695d67482SBill Paul #define	BGE_LEDCTL_1000MBPS_LED		0x00000002
77795d67482SBill Paul #define	BGE_LEDCTL_100MBPS_LED		0x00000004
77895d67482SBill Paul #define	BGE_LEDCTL_10MBPS_LED		0x00000008
77995d67482SBill Paul #define	BGE_LEDCTL_TRAFLED_OVERRIDE	0x00000010
78095d67482SBill Paul #define	BGE_LEDCTL_TRAFLED_BLINK	0x00000020
78195d67482SBill Paul #define	BGE_LEDCTL_TREFLED_BLINK_2	0x00000040
78295d67482SBill Paul #define	BGE_LEDCTL_1000MBPS_STS		0x00000080
78395d67482SBill Paul #define	BGE_LEDCTL_100MBPS_STS		0x00000100
78495d67482SBill Paul #define	BGE_LEDCTL_10MBPS_STS		0x00000200
78595d67482SBill Paul #define	BGE_LEDCTL_TRADLED_STS		0x00000400
78695d67482SBill Paul #define	BGE_LEDCTL_BLINKPERIOD		0x7FF80000
78795d67482SBill Paul #define	BGE_LEDCTL_BLINKPERIOD_OVERRIDE	0x80000000
78895d67482SBill Paul 
78995d67482SBill Paul /* TX backoff seed register */
79095d67482SBill Paul #define	BGE_TX_BACKOFF_SEED_MASK	0x3F
79195d67482SBill Paul 
79295d67482SBill Paul /* Autopoll status register */
79395d67482SBill Paul #define	BGE_AUTOPOLLSTS_ERROR		0x00000001
79495d67482SBill Paul 
79595d67482SBill Paul /* Transmit MAC mode register */
79695d67482SBill Paul #define	BGE_TXMODE_RESET		0x00000001
79795d67482SBill Paul #define	BGE_TXMODE_ENABLE		0x00000002
79895d67482SBill Paul #define	BGE_TXMODE_FLOWCTL_ENABLE	0x00000010
79995d67482SBill Paul #define	BGE_TXMODE_BIGBACKOFF_ENABLE	0x00000020
80095d67482SBill Paul #define	BGE_TXMODE_LONGPAUSE_ENABLE	0x00000040
801f6a65488SPyun YongHyeon #define	BGE_TXMODE_MBUF_LOCKUP_FIX	0x00000100
80295d67482SBill Paul 
80395d67482SBill Paul /* Transmit MAC status register */
80495d67482SBill Paul #define	BGE_TXSTAT_RX_XOFFED		0x00000001
80595d67482SBill Paul #define	BGE_TXSTAT_SENT_XOFF		0x00000002
80695d67482SBill Paul #define	BGE_TXSTAT_SENT_XON		0x00000004
80795d67482SBill Paul #define	BGE_TXSTAT_LINK_UP		0x00000008
80895d67482SBill Paul #define	BGE_TXSTAT_ODI_UFLOW		0x00000010
80995d67482SBill Paul #define	BGE_TXSTAT_ODI_OFLOW		0x00000020
81095d67482SBill Paul 
81195d67482SBill Paul /* Transmit MAC lengths register */
81295d67482SBill Paul #define	BGE_TXLEN_SLOTTIME		0x000000FF
81395d67482SBill Paul #define	BGE_TXLEN_IPG			0x00000F00
81495d67482SBill Paul #define	BGE_TXLEN_CRS			0x00003000
81595d67482SBill Paul 
81695d67482SBill Paul /* Receive MAC mode register */
81795d67482SBill Paul #define	BGE_RXMODE_RESET		0x00000001
81895d67482SBill Paul #define	BGE_RXMODE_ENABLE		0x00000002
81995d67482SBill Paul #define	BGE_RXMODE_FLOWCTL_ENABLE	0x00000004
82095d67482SBill Paul #define	BGE_RXMODE_RX_GIANTS		0x00000020
82195d67482SBill Paul #define	BGE_RXMODE_RX_RUNTS		0x00000040
82295d67482SBill Paul #define	BGE_RXMODE_8022_LENCHECK	0x00000080
82395d67482SBill Paul #define	BGE_RXMODE_RX_PROMISC		0x00000100
82495d67482SBill Paul #define	BGE_RXMODE_RX_NO_CRC_CHECK	0x00000200
82595d67482SBill Paul #define	BGE_RXMODE_RX_KEEP_VLAN_DIAG	0x00000400
82695d67482SBill Paul 
82795d67482SBill Paul /* Receive MAC status register */
82895d67482SBill Paul #define	BGE_RXSTAT_REMOTE_XOFFED	0x00000001
82995d67482SBill Paul #define	BGE_RXSTAT_RCVD_XOFF		0x00000002
83095d67482SBill Paul #define	BGE_RXSTAT_RCVD_XON		0x00000004
83195d67482SBill Paul 
83295d67482SBill Paul /* Receive Rules Control register */
83395d67482SBill Paul #define	BGE_RXRULECTL_OFFSET		0x000000FF
83495d67482SBill Paul #define	BGE_RXRULECTL_CLASS		0x00001F00
83595d67482SBill Paul #define	BGE_RXRULECTL_HDRTYPE		0x0000E000
83695d67482SBill Paul #define	BGE_RXRULECTL_COMPARE_OP	0x00030000
83795d67482SBill Paul #define	BGE_RXRULECTL_MAP		0x01000000
83895d67482SBill Paul #define	BGE_RXRULECTL_DISCARD		0x02000000
83995d67482SBill Paul #define	BGE_RXRULECTL_MASK		0x04000000
84095d67482SBill Paul #define	BGE_RXRULECTL_ACTIVATE_PROC3	0x08000000
84195d67482SBill Paul #define	BGE_RXRULECTL_ACTIVATE_PROC2	0x10000000
84295d67482SBill Paul #define	BGE_RXRULECTL_ACTIVATE_PROC1	0x20000000
84395d67482SBill Paul #define	BGE_RXRULECTL_ANDWITHNEXT	0x40000000
84495d67482SBill Paul 
84595d67482SBill Paul /* Receive Rules Mask register */
84695d67482SBill Paul #define	BGE_RXRULEMASK_VALUE		0x0000FFFF
84795d67482SBill Paul #define	BGE_RXRULEMASK_MASKVAL		0xFFFF0000
84895d67482SBill Paul 
849da3003f0SBill Paul /* SERDES configuration register */
850da3003f0SBill Paul #define	BGE_SERDESCFG_RXR		0x00000007 /* phase interpolator */
851da3003f0SBill Paul #define	BGE_SERDESCFG_RXG		0x00000018 /* rx gain setting */
852da3003f0SBill Paul #define	BGE_SERDESCFG_RXEDGESEL		0x00000040 /* rising/falling egde */
853da3003f0SBill Paul #define	BGE_SERDESCFG_TX_BIAS		0x00000380 /* TXDAC bias setting */
854da3003f0SBill Paul #define	BGE_SERDESCFG_IBMAX		0x00000400 /* bias current +25% */
855da3003f0SBill Paul #define	BGE_SERDESCFG_IBMIN		0x00000800 /* bias current -25% */
856da3003f0SBill Paul #define	BGE_SERDESCFG_TXMODE		0x00001000
857da3003f0SBill Paul #define	BGE_SERDESCFG_TXEDGESEL		0x00002000 /* rising/falling edge */
858da3003f0SBill Paul #define	BGE_SERDESCFG_MODE		0x00004000 /* TXCP/TXCN disabled */
859da3003f0SBill Paul #define	BGE_SERDESCFG_PLLTEST		0x00008000 /* PLL test mode */
860da3003f0SBill Paul #define	BGE_SERDESCFG_CDET		0x00010000 /* comma detect enable */
861da3003f0SBill Paul #define	BGE_SERDESCFG_TBILOOP		0x00020000 /* local loopback */
862da3003f0SBill Paul #define	BGE_SERDESCFG_REMLOOP		0x00040000 /* remote loopback */
863da3003f0SBill Paul #define	BGE_SERDESCFG_INVPHASE		0x00080000 /* Reverse 125Mhz clock */
864da3003f0SBill Paul #define	BGE_SERDESCFG_12REGCTL		0x00300000 /* 1.2v regulator ctl */
865da3003f0SBill Paul #define	BGE_SERDESCFG_REGCTL		0x00C00000 /* regulator ctl (2.5v) */
866da3003f0SBill Paul 
867da3003f0SBill Paul /* SERDES status register */
868da3003f0SBill Paul #define	BGE_SERDESSTS_RXSTAT		0x0000000F /* receive status bits */
869da3003f0SBill Paul #define	BGE_SERDESSTS_CDET		0x00000010 /* comma code detected */
870da3003f0SBill Paul 
871da3003f0SBill Paul /* SGDIG config (not documented) */
872da3003f0SBill Paul #define	BGE_SGDIGCFG_PAUSE_CAP		0x00000800
873da3003f0SBill Paul #define	BGE_SGDIGCFG_ASYM_PAUSE		0x00001000
874da3003f0SBill Paul #define	BGE_SGDIGCFG_SEND		0x40000000
875da3003f0SBill Paul #define	BGE_SGDIGCFG_AUTO		0x80000000
876da3003f0SBill Paul 
877da3003f0SBill Paul /* SGDIG status (not documented) */
8781108273aSPyun YongHyeon #define	BGE_SGDIGSTS_DONE		0x00000002
8791108273aSPyun YongHyeon #define	BGE_SGDIGSTS_IS_SERDES		0x00000100
880da3003f0SBill Paul #define	BGE_SGDIGSTS_PAUSE_CAP		0x00080000
881da3003f0SBill Paul #define	BGE_SGDIGSTS_ASYM_PAUSE		0x00100000
882da3003f0SBill Paul 
883da3003f0SBill Paul 
88495d67482SBill Paul /* MI communication register */
88595d67482SBill Paul #define	BGE_MICOMM_DATA			0x0000FFFF
88695d67482SBill Paul #define	BGE_MICOMM_REG			0x001F0000
88795d67482SBill Paul #define	BGE_MICOMM_PHY			0x03E00000
88895d67482SBill Paul #define	BGE_MICOMM_CMD			0x0C000000
88995d67482SBill Paul #define	BGE_MICOMM_READFAIL		0x10000000
89095d67482SBill Paul #define	BGE_MICOMM_BUSY			0x20000000
89195d67482SBill Paul 
89295d67482SBill Paul #define	BGE_MIREG(x)	((x & 0x1F) << 16)
89395d67482SBill Paul #define	BGE_MIPHY(x)	((x & 0x1F) << 21)
89495d67482SBill Paul #define	BGE_MICMD_WRITE			0x04000000
89595d67482SBill Paul #define	BGE_MICMD_READ			0x08000000
89695d67482SBill Paul 
89795d67482SBill Paul /* MI status register */
89895d67482SBill Paul #define	BGE_MISTS_LINK			0x00000001
89995d67482SBill Paul #define	BGE_MISTS_10MBPS		0x00000002
90095d67482SBill Paul 
901a813ed78SPyun YongHyeon #define	BGE_MIMODE_CLK_10MHZ		0x00000001
90295d67482SBill Paul #define	BGE_MIMODE_SHORTPREAMBLE	0x00000002
90395d67482SBill Paul #define	BGE_MIMODE_AUTOPOLL		0x00000010
90495d67482SBill Paul #define	BGE_MIMODE_CLKCNT		0x001F0000
905a813ed78SPyun YongHyeon #define	BGE_MIMODE_500KHZ_CONST		0x00008000
906a813ed78SPyun YongHyeon #define	BGE_MIMODE_BASE			0x000C0000
90795d67482SBill Paul 
90895d67482SBill Paul 
90995d67482SBill Paul /*
91095d67482SBill Paul  * Send data initiator control registers.
91195d67482SBill Paul  */
91295d67482SBill Paul #define	BGE_SDI_MODE			0x0C00
91395d67482SBill Paul #define	BGE_SDI_STATUS			0x0C04
91495d67482SBill Paul #define	BGE_SDI_STATS_CTL		0x0C08
91595d67482SBill Paul #define	BGE_SDI_STATS_ENABLE_MASK	0x0C0C
91695d67482SBill Paul #define	BGE_SDI_STATS_INCREMENT_MASK	0x0C10
9178d5f7181SPyun YongHyeon #define	BGE_ISO_PKT_TX			0x0C20
91895d67482SBill Paul #define	BGE_LOCSTATS_COS0		0x0C80
91995d67482SBill Paul #define	BGE_LOCSTATS_COS1		0x0C84
92095d67482SBill Paul #define	BGE_LOCSTATS_COS2		0x0C88
92195d67482SBill Paul #define	BGE_LOCSTATS_COS3		0x0C8C
92295d67482SBill Paul #define	BGE_LOCSTATS_COS4		0x0C90
92395d67482SBill Paul #define	BGE_LOCSTATS_COS5		0x0C84
92495d67482SBill Paul #define	BGE_LOCSTATS_COS6		0x0C98
92595d67482SBill Paul #define	BGE_LOCSTATS_COS7		0x0C9C
92695d67482SBill Paul #define	BGE_LOCSTATS_COS8		0x0CA0
92795d67482SBill Paul #define	BGE_LOCSTATS_COS9		0x0CA4
92895d67482SBill Paul #define	BGE_LOCSTATS_COS10		0x0CA8
92995d67482SBill Paul #define	BGE_LOCSTATS_COS11		0x0CAC
93095d67482SBill Paul #define	BGE_LOCSTATS_COS12		0x0CB0
93195d67482SBill Paul #define	BGE_LOCSTATS_COS13		0x0CB4
93295d67482SBill Paul #define	BGE_LOCSTATS_COS14		0x0CB8
93395d67482SBill Paul #define	BGE_LOCSTATS_COS15		0x0CBC
93495d67482SBill Paul #define	BGE_LOCSTATS_DMA_RQ_FULL	0x0CC0
93595d67482SBill Paul #define	BGE_LOCSTATS_DMA_HIPRIO_RQ_FULL	0x0CC4
93695d67482SBill Paul #define	BGE_LOCSTATS_SDC_QUEUE_FULL	0x0CC8
93795d67482SBill Paul #define	BGE_LOCSTATS_NIC_SENDPROD_SET	0x0CCC
93895d67482SBill Paul #define	BGE_LOCSTATS_STATS_UPDATED	0x0CD0
93995d67482SBill Paul #define	BGE_LOCSTATS_IRQS		0x0CD4
94095d67482SBill Paul #define	BGE_LOCSTATS_AVOIDED_IRQS	0x0CD8
94195d67482SBill Paul #define	BGE_LOCSTATS_TX_THRESH_HIT	0x0CDC
94295d67482SBill Paul 
94395d67482SBill Paul /* Send Data Initiator mode register */
94495d67482SBill Paul #define	BGE_SDIMODE_RESET		0x00000001
94595d67482SBill Paul #define	BGE_SDIMODE_ENABLE		0x00000002
94695d67482SBill Paul #define	BGE_SDIMODE_STATS_OFLOW_ATTN	0x00000004
9471108273aSPyun YongHyeon #define	BGE_SDIMODE_HW_LSO_PRE_DMA	0x00000008
94895d67482SBill Paul 
94995d67482SBill Paul /* Send Data Initiator stats register */
95095d67482SBill Paul #define	BGE_SDISTAT_STATS_OFLOW_ATTN	0x00000004
95195d67482SBill Paul 
95295d67482SBill Paul /* Send Data Initiator stats control register */
95395d67482SBill Paul #define	BGE_SDISTATSCTL_ENABLE		0x00000001
95495d67482SBill Paul #define	BGE_SDISTATSCTL_FASTER		0x00000002
95595d67482SBill Paul #define	BGE_SDISTATSCTL_CLEAR		0x00000004
95695d67482SBill Paul #define	BGE_SDISTATSCTL_FORCEFLUSH	0x00000008
95795d67482SBill Paul #define	BGE_SDISTATSCTL_FORCEZERO	0x00000010
95895d67482SBill Paul 
95995d67482SBill Paul /*
96095d67482SBill Paul  * Send Data Completion Control registers
96195d67482SBill Paul  */
96295d67482SBill Paul #define	BGE_SDC_MODE			0x1000
96395d67482SBill Paul #define	BGE_SDC_STATUS			0x1004
96495d67482SBill Paul 
96595d67482SBill Paul /* Send Data completion mode register */
96695d67482SBill Paul #define	BGE_SDCMODE_RESET		0x00000001
96795d67482SBill Paul #define	BGE_SDCMODE_ENABLE		0x00000002
96895d67482SBill Paul #define	BGE_SDCMODE_ATTN		0x00000004
969a5779553SStanislav Sedov #define	BGE_SDCMODE_CDELAY		0x00000010
97095d67482SBill Paul 
97195d67482SBill Paul /* Send Data completion status register */
97295d67482SBill Paul #define	BGE_SDCSTAT_ATTN		0x00000004
97395d67482SBill Paul 
97495d67482SBill Paul /*
97595d67482SBill Paul  * Send BD Ring Selector Control registers
97695d67482SBill Paul  */
97795d67482SBill Paul #define	BGE_SRS_MODE			0x1400
97895d67482SBill Paul #define	BGE_SRS_STATUS			0x1404
97995d67482SBill Paul #define	BGE_SRS_HWDIAG			0x1408
98095d67482SBill Paul #define	BGE_SRS_LOC_NIC_CONS0		0x1440
98195d67482SBill Paul #define	BGE_SRS_LOC_NIC_CONS1		0x1444
98295d67482SBill Paul #define	BGE_SRS_LOC_NIC_CONS2		0x1448
98395d67482SBill Paul #define	BGE_SRS_LOC_NIC_CONS3		0x144C
98495d67482SBill Paul #define	BGE_SRS_LOC_NIC_CONS4		0x1450
98595d67482SBill Paul #define	BGE_SRS_LOC_NIC_CONS5		0x1454
98695d67482SBill Paul #define	BGE_SRS_LOC_NIC_CONS6		0x1458
98795d67482SBill Paul #define	BGE_SRS_LOC_NIC_CONS7		0x145C
98895d67482SBill Paul #define	BGE_SRS_LOC_NIC_CONS8		0x1460
98995d67482SBill Paul #define	BGE_SRS_LOC_NIC_CONS9		0x1464
99095d67482SBill Paul #define	BGE_SRS_LOC_NIC_CONS10		0x1468
99195d67482SBill Paul #define	BGE_SRS_LOC_NIC_CONS11		0x146C
99295d67482SBill Paul #define	BGE_SRS_LOC_NIC_CONS12		0x1470
99395d67482SBill Paul #define	BGE_SRS_LOC_NIC_CONS13		0x1474
99495d67482SBill Paul #define	BGE_SRS_LOC_NIC_CONS14		0x1478
99595d67482SBill Paul #define	BGE_SRS_LOC_NIC_CONS15		0x147C
99695d67482SBill Paul 
99795d67482SBill Paul /* Send BD Ring Selector Mode register */
99895d67482SBill Paul #define	BGE_SRSMODE_RESET		0x00000001
99995d67482SBill Paul #define	BGE_SRSMODE_ENABLE		0x00000002
100095d67482SBill Paul #define	BGE_SRSMODE_ATTN		0x00000004
100195d67482SBill Paul 
100295d67482SBill Paul /* Send BD Ring Selector Status register */
100395d67482SBill Paul #define	BGE_SRSSTAT_ERROR		0x00000004
100495d67482SBill Paul 
100595d67482SBill Paul /* Send BD Ring Selector HW Diagnostics register */
100695d67482SBill Paul #define	BGE_SRSHWDIAG_STATE		0x0000000F
100795d67482SBill Paul #define	BGE_SRSHWDIAG_CURRINGNUM	0x000000F0
100895d67482SBill Paul #define	BGE_SRSHWDIAG_STAGEDRINGNUM	0x00000F00
100995d67482SBill Paul #define	BGE_SRSHWDIAG_RINGNUM_IN_MBX	0x0000F000
101095d67482SBill Paul 
101195d67482SBill Paul /*
101295d67482SBill Paul  * Send BD Initiator Selector Control registers
101395d67482SBill Paul  */
101495d67482SBill Paul #define	BGE_SBDI_MODE			0x1800
101595d67482SBill Paul #define	BGE_SBDI_STATUS			0x1804
101695d67482SBill Paul #define	BGE_SBDI_LOC_NIC_PROD0		0x1808
101795d67482SBill Paul #define	BGE_SBDI_LOC_NIC_PROD1		0x180C
101895d67482SBill Paul #define	BGE_SBDI_LOC_NIC_PROD2		0x1810
101995d67482SBill Paul #define	BGE_SBDI_LOC_NIC_PROD3		0x1814
102095d67482SBill Paul #define	BGE_SBDI_LOC_NIC_PROD4		0x1818
102195d67482SBill Paul #define	BGE_SBDI_LOC_NIC_PROD5		0x181C
102295d67482SBill Paul #define	BGE_SBDI_LOC_NIC_PROD6		0x1820
102395d67482SBill Paul #define	BGE_SBDI_LOC_NIC_PROD7		0x1824
102495d67482SBill Paul #define	BGE_SBDI_LOC_NIC_PROD8		0x1828
102595d67482SBill Paul #define	BGE_SBDI_LOC_NIC_PROD9		0x182C
102695d67482SBill Paul #define	BGE_SBDI_LOC_NIC_PROD10		0x1830
102795d67482SBill Paul #define	BGE_SBDI_LOC_NIC_PROD11		0x1834
102895d67482SBill Paul #define	BGE_SBDI_LOC_NIC_PROD12		0x1838
102995d67482SBill Paul #define	BGE_SBDI_LOC_NIC_PROD13		0x183C
103095d67482SBill Paul #define	BGE_SBDI_LOC_NIC_PROD14		0x1840
103195d67482SBill Paul #define	BGE_SBDI_LOC_NIC_PROD15		0x1844
103295d67482SBill Paul 
103395d67482SBill Paul /* Send BD Initiator Mode register */
103495d67482SBill Paul #define	BGE_SBDIMODE_RESET		0x00000001
103595d67482SBill Paul #define	BGE_SBDIMODE_ENABLE		0x00000002
103695d67482SBill Paul #define	BGE_SBDIMODE_ATTN		0x00000004
103795d67482SBill Paul 
103895d67482SBill Paul /* Send BD Initiator Status register */
103995d67482SBill Paul #define	BGE_SBDISTAT_ERROR		0x00000004
104095d67482SBill Paul 
104195d67482SBill Paul /*
104295d67482SBill Paul  * Send BD Completion Control registers
104395d67482SBill Paul  */
104495d67482SBill Paul #define	BGE_SBDC_MODE			0x1C00
104595d67482SBill Paul #define	BGE_SBDC_STATUS			0x1C04
104695d67482SBill Paul 
104795d67482SBill Paul /* Send BD Completion Control Mode register */
104895d67482SBill Paul #define	BGE_SBDCMODE_RESET		0x00000001
104995d67482SBill Paul #define	BGE_SBDCMODE_ENABLE		0x00000002
105095d67482SBill Paul #define	BGE_SBDCMODE_ATTN		0x00000004
105195d67482SBill Paul 
105295d67482SBill Paul /* Send BD Completion Control Status register */
105395d67482SBill Paul #define	BGE_SBDCSTAT_ATTN		0x00000004
105495d67482SBill Paul 
105595d67482SBill Paul /*
105695d67482SBill Paul  * Receive List Placement Control registers
105795d67482SBill Paul  */
105895d67482SBill Paul #define	BGE_RXLP_MODE			0x2000
105995d67482SBill Paul #define	BGE_RXLP_STATUS			0x2004
106095d67482SBill Paul #define	BGE_RXLP_SEL_LIST_LOCK		0x2008
106195d67482SBill Paul #define	BGE_RXLP_SEL_NON_EMPTY_BITS	0x200C
106295d67482SBill Paul #define	BGE_RXLP_CFG			0x2010
106395d67482SBill Paul #define	BGE_RXLP_STATS_CTL		0x2014
106495d67482SBill Paul #define	BGE_RXLP_STATS_ENABLE_MASK	0x2018
106595d67482SBill Paul #define	BGE_RXLP_STATS_INCREMENT_MASK	0x201C
106695d67482SBill Paul #define	BGE_RXLP_HEAD0			0x2100
106795d67482SBill Paul #define	BGE_RXLP_TAIL0			0x2104
106895d67482SBill Paul #define	BGE_RXLP_COUNT0			0x2108
106995d67482SBill Paul #define	BGE_RXLP_HEAD1			0x2110
107095d67482SBill Paul #define	BGE_RXLP_TAIL1			0x2114
107195d67482SBill Paul #define	BGE_RXLP_COUNT1			0x2118
107295d67482SBill Paul #define	BGE_RXLP_HEAD2			0x2120
107395d67482SBill Paul #define	BGE_RXLP_TAIL2			0x2124
107495d67482SBill Paul #define	BGE_RXLP_COUNT2			0x2128
107595d67482SBill Paul #define	BGE_RXLP_HEAD3			0x2130
107695d67482SBill Paul #define	BGE_RXLP_TAIL3			0x2134
107795d67482SBill Paul #define	BGE_RXLP_COUNT3			0x2138
107895d67482SBill Paul #define	BGE_RXLP_HEAD4			0x2140
107995d67482SBill Paul #define	BGE_RXLP_TAIL4			0x2144
108095d67482SBill Paul #define	BGE_RXLP_COUNT4			0x2148
108195d67482SBill Paul #define	BGE_RXLP_HEAD5			0x2150
108295d67482SBill Paul #define	BGE_RXLP_TAIL5			0x2154
108395d67482SBill Paul #define	BGE_RXLP_COUNT5			0x2158
108495d67482SBill Paul #define	BGE_RXLP_HEAD6			0x2160
108595d67482SBill Paul #define	BGE_RXLP_TAIL6			0x2164
108695d67482SBill Paul #define	BGE_RXLP_COUNT6			0x2168
108795d67482SBill Paul #define	BGE_RXLP_HEAD7			0x2170
108895d67482SBill Paul #define	BGE_RXLP_TAIL7			0x2174
108995d67482SBill Paul #define	BGE_RXLP_COUNT7			0x2178
109095d67482SBill Paul #define	BGE_RXLP_HEAD8			0x2180
109195d67482SBill Paul #define	BGE_RXLP_TAIL8			0x2184
109295d67482SBill Paul #define	BGE_RXLP_COUNT8			0x2188
109395d67482SBill Paul #define	BGE_RXLP_HEAD9			0x2190
109495d67482SBill Paul #define	BGE_RXLP_TAIL9			0x2194
109595d67482SBill Paul #define	BGE_RXLP_COUNT9			0x2198
109695d67482SBill Paul #define	BGE_RXLP_HEAD10			0x21A0
109795d67482SBill Paul #define	BGE_RXLP_TAIL10			0x21A4
109895d67482SBill Paul #define	BGE_RXLP_COUNT10		0x21A8
109995d67482SBill Paul #define	BGE_RXLP_HEAD11			0x21B0
110095d67482SBill Paul #define	BGE_RXLP_TAIL11			0x21B4
110195d67482SBill Paul #define	BGE_RXLP_COUNT11		0x21B8
110295d67482SBill Paul #define	BGE_RXLP_HEAD12			0x21C0
110395d67482SBill Paul #define	BGE_RXLP_TAIL12			0x21C4
110495d67482SBill Paul #define	BGE_RXLP_COUNT12		0x21C8
110595d67482SBill Paul #define	BGE_RXLP_HEAD13			0x21D0
110695d67482SBill Paul #define	BGE_RXLP_TAIL13			0x21D4
110795d67482SBill Paul #define	BGE_RXLP_COUNT13		0x21D8
110895d67482SBill Paul #define	BGE_RXLP_HEAD14			0x21E0
110995d67482SBill Paul #define	BGE_RXLP_TAIL14			0x21E4
111095d67482SBill Paul #define	BGE_RXLP_COUNT14		0x21E8
111195d67482SBill Paul #define	BGE_RXLP_HEAD15			0x21F0
111295d67482SBill Paul #define	BGE_RXLP_TAIL15			0x21F4
111395d67482SBill Paul #define	BGE_RXLP_COUNT15		0x21F8
111495d67482SBill Paul #define	BGE_RXLP_LOCSTAT_COS0		0x2200
111595d67482SBill Paul #define	BGE_RXLP_LOCSTAT_COS1		0x2204
111695d67482SBill Paul #define	BGE_RXLP_LOCSTAT_COS2		0x2208
111795d67482SBill Paul #define	BGE_RXLP_LOCSTAT_COS3		0x220C
111895d67482SBill Paul #define	BGE_RXLP_LOCSTAT_COS4		0x2210
111995d67482SBill Paul #define	BGE_RXLP_LOCSTAT_COS5		0x2214
112095d67482SBill Paul #define	BGE_RXLP_LOCSTAT_COS6		0x2218
112195d67482SBill Paul #define	BGE_RXLP_LOCSTAT_COS7		0x221C
112295d67482SBill Paul #define	BGE_RXLP_LOCSTAT_COS8		0x2220
112395d67482SBill Paul #define	BGE_RXLP_LOCSTAT_COS9		0x2224
112495d67482SBill Paul #define	BGE_RXLP_LOCSTAT_COS10		0x2228
112595d67482SBill Paul #define	BGE_RXLP_LOCSTAT_COS11		0x222C
112695d67482SBill Paul #define	BGE_RXLP_LOCSTAT_COS12		0x2230
112795d67482SBill Paul #define	BGE_RXLP_LOCSTAT_COS13		0x2234
112895d67482SBill Paul #define	BGE_RXLP_LOCSTAT_COS14		0x2238
112995d67482SBill Paul #define	BGE_RXLP_LOCSTAT_COS15		0x223C
113095d67482SBill Paul #define	BGE_RXLP_LOCSTAT_FILTDROP	0x2240
113195d67482SBill Paul #define	BGE_RXLP_LOCSTAT_DMA_WRQ_FULL	0x2244
113295d67482SBill Paul #define	BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL	0x2248
113395d67482SBill Paul #define	BGE_RXLP_LOCSTAT_OUT_OF_BDS	0x224C
113495d67482SBill Paul #define	BGE_RXLP_LOCSTAT_IFIN_DROPS	0x2250
113595d67482SBill Paul #define	BGE_RXLP_LOCSTAT_IFIN_ERRORS	0x2254
113695d67482SBill Paul #define	BGE_RXLP_LOCSTAT_RXTHRESH_HIT	0x2258
113795d67482SBill Paul 
113895d67482SBill Paul 
113995d67482SBill Paul /* Receive List Placement mode register */
114095d67482SBill Paul #define	BGE_RXLPMODE_RESET		0x00000001
114195d67482SBill Paul #define	BGE_RXLPMODE_ENABLE		0x00000002
114295d67482SBill Paul #define	BGE_RXLPMODE_CLASS0_ATTN	0x00000004
114395d67482SBill Paul #define	BGE_RXLPMODE_MAPOUTRANGE_ATTN	0x00000008
114495d67482SBill Paul #define	BGE_RXLPMODE_STATSOFLOW_ATTN	0x00000010
114595d67482SBill Paul 
114695d67482SBill Paul /* Receive List Placement Status register */
114795d67482SBill Paul #define	BGE_RXLPSTAT_CLASS0_ATTN	0x00000004
114895d67482SBill Paul #define	BGE_RXLPSTAT_MAPOUTRANGE_ATTN	0x00000008
114995d67482SBill Paul #define	BGE_RXLPSTAT_STATSOFLOW_ATTN	0x00000010
115095d67482SBill Paul 
115195d67482SBill Paul /*
115295d67482SBill Paul  * Receive Data and Receive BD Initiator Control Registers
115395d67482SBill Paul  */
115495d67482SBill Paul #define	BGE_RDBDI_MODE			0x2400
115595d67482SBill Paul #define	BGE_RDBDI_STATUS		0x2404
115695d67482SBill Paul #define	BGE_RX_JUMBO_RCB_HADDR_HI	0x2440
115795d67482SBill Paul #define	BGE_RX_JUMBO_RCB_HADDR_LO	0x2444
115895d67482SBill Paul #define	BGE_RX_JUMBO_RCB_MAXLEN_FLAGS	0x2448
115995d67482SBill Paul #define	BGE_RX_JUMBO_RCB_NICADDR	0x244C
116095d67482SBill Paul #define	BGE_RX_STD_RCB_HADDR_HI		0x2450
116195d67482SBill Paul #define	BGE_RX_STD_RCB_HADDR_LO		0x2454
116295d67482SBill Paul #define	BGE_RX_STD_RCB_MAXLEN_FLAGS	0x2458
116395d67482SBill Paul #define	BGE_RX_STD_RCB_NICADDR		0x245C
116495d67482SBill Paul #define	BGE_RX_MINI_RCB_HADDR_HI	0x2460
116595d67482SBill Paul #define	BGE_RX_MINI_RCB_HADDR_LO	0x2464
116695d67482SBill Paul #define	BGE_RX_MINI_RCB_MAXLEN_FLAGS	0x2468
116795d67482SBill Paul #define	BGE_RX_MINI_RCB_NICADDR		0x246C
116895d67482SBill Paul #define	BGE_RDBDI_JUMBO_RX_CONS		0x2470
116995d67482SBill Paul #define	BGE_RDBDI_STD_RX_CONS		0x2474
117095d67482SBill Paul #define	BGE_RDBDI_MINI_RX_CONS		0x2478
117195d67482SBill Paul #define	BGE_RDBDI_RETURN_PROD0		0x2480
117295d67482SBill Paul #define	BGE_RDBDI_RETURN_PROD1		0x2484
117395d67482SBill Paul #define	BGE_RDBDI_RETURN_PROD2		0x2488
117495d67482SBill Paul #define	BGE_RDBDI_RETURN_PROD3		0x248C
117595d67482SBill Paul #define	BGE_RDBDI_RETURN_PROD4		0x2490
117695d67482SBill Paul #define	BGE_RDBDI_RETURN_PROD5		0x2494
117795d67482SBill Paul #define	BGE_RDBDI_RETURN_PROD6		0x2498
117895d67482SBill Paul #define	BGE_RDBDI_RETURN_PROD7		0x249C
117995d67482SBill Paul #define	BGE_RDBDI_RETURN_PROD8		0x24A0
118095d67482SBill Paul #define	BGE_RDBDI_RETURN_PROD9		0x24A4
118195d67482SBill Paul #define	BGE_RDBDI_RETURN_PROD10		0x24A8
118295d67482SBill Paul #define	BGE_RDBDI_RETURN_PROD11		0x24AC
118395d67482SBill Paul #define	BGE_RDBDI_RETURN_PROD12		0x24B0
118495d67482SBill Paul #define	BGE_RDBDI_RETURN_PROD13		0x24B4
118595d67482SBill Paul #define	BGE_RDBDI_RETURN_PROD14		0x24B8
118695d67482SBill Paul #define	BGE_RDBDI_RETURN_PROD15		0x24BC
118795d67482SBill Paul #define	BGE_RDBDI_HWDIAG		0x24C0
118895d67482SBill Paul 
118995d67482SBill Paul 
119095d67482SBill Paul /* Receive Data and Receive BD Initiator Mode register */
119195d67482SBill Paul #define	BGE_RDBDIMODE_RESET		0x00000001
119295d67482SBill Paul #define	BGE_RDBDIMODE_ENABLE		0x00000002
119395d67482SBill Paul #define	BGE_RDBDIMODE_JUMBO_ATTN	0x00000004
119495d67482SBill Paul #define	BGE_RDBDIMODE_GIANT_ATTN	0x00000008
119595d67482SBill Paul #define	BGE_RDBDIMODE_BADRINGSZ_ATTN	0x00000010
119695d67482SBill Paul 
119795d67482SBill Paul /* Receive Data and Receive BD Initiator Status register */
119895d67482SBill Paul #define	BGE_RDBDISTAT_JUMBO_ATTN	0x00000004
119995d67482SBill Paul #define	BGE_RDBDISTAT_GIANT_ATTN	0x00000008
120095d67482SBill Paul #define	BGE_RDBDISTAT_BADRINGSZ_ATTN	0x00000010
120195d67482SBill Paul 
120295d67482SBill Paul 
120395d67482SBill Paul /*
120495d67482SBill Paul  * Receive Data Completion Control registers
120595d67482SBill Paul  */
120695d67482SBill Paul #define	BGE_RDC_MODE			0x2800
120795d67482SBill Paul 
120895d67482SBill Paul /* Receive Data Completion Mode register */
120995d67482SBill Paul #define	BGE_RDCMODE_RESET		0x00000001
121095d67482SBill Paul #define	BGE_RDCMODE_ENABLE		0x00000002
121195d67482SBill Paul #define	BGE_RDCMODE_ATTN		0x00000004
121295d67482SBill Paul 
121395d67482SBill Paul /*
121495d67482SBill Paul  * Receive BD Initiator Control registers
121595d67482SBill Paul  */
121695d67482SBill Paul #define	BGE_RBDI_MODE			0x2C00
121795d67482SBill Paul #define	BGE_RBDI_STATUS			0x2C04
121895d67482SBill Paul #define	BGE_RBDI_NIC_JUMBO_BD_PROD	0x2C08
121995d67482SBill Paul #define	BGE_RBDI_NIC_STD_BD_PROD	0x2C0C
122095d67482SBill Paul #define	BGE_RBDI_NIC_MINI_BD_PROD	0x2C10
122195d67482SBill Paul #define	BGE_RBDI_MINI_REPL_THRESH	0x2C14
122295d67482SBill Paul #define	BGE_RBDI_STD_REPL_THRESH	0x2C18
122395d67482SBill Paul #define	BGE_RBDI_JUMBO_REPL_THRESH	0x2C1C
122495d67482SBill Paul 
12251108273aSPyun YongHyeon #define	BGE_STD_REPLENISH_LWM		0x2D00
12261108273aSPyun YongHyeon #define	BGE_JMB_REPLENISH_LWM		0x2D04
12271108273aSPyun YongHyeon 
122895d67482SBill Paul /* Receive BD Initiator Mode register */
122995d67482SBill Paul #define	BGE_RBDIMODE_RESET		0x00000001
123095d67482SBill Paul #define	BGE_RBDIMODE_ENABLE		0x00000002
123195d67482SBill Paul #define	BGE_RBDIMODE_ATTN		0x00000004
123295d67482SBill Paul 
123395d67482SBill Paul /* Receive BD Initiator Status register */
123495d67482SBill Paul #define	BGE_RBDISTAT_ATTN		0x00000004
123595d67482SBill Paul 
123695d67482SBill Paul /*
123795d67482SBill Paul  * Receive BD Completion Control registers
123895d67482SBill Paul  */
123995d67482SBill Paul #define	BGE_RBDC_MODE			0x3000
124095d67482SBill Paul #define	BGE_RBDC_STATUS			0x3004
124195d67482SBill Paul #define	BGE_RBDC_JUMBO_BD_PROD		0x3008
124295d67482SBill Paul #define	BGE_RBDC_STD_BD_PROD		0x300C
124395d67482SBill Paul #define	BGE_RBDC_MINI_BD_PROD		0x3010
124495d67482SBill Paul 
124595d67482SBill Paul /* Receive BD completion mode register */
124695d67482SBill Paul #define	BGE_RBDCMODE_RESET		0x00000001
124795d67482SBill Paul #define	BGE_RBDCMODE_ENABLE		0x00000002
124895d67482SBill Paul #define	BGE_RBDCMODE_ATTN		0x00000004
124995d67482SBill Paul 
125095d67482SBill Paul /* Receive BD completion status register */
125195d67482SBill Paul #define	BGE_RBDCSTAT_ERROR		0x00000004
125295d67482SBill Paul 
125395d67482SBill Paul /*
125495d67482SBill Paul  * Receive List Selector Control registers
125595d67482SBill Paul  */
125695d67482SBill Paul #define	BGE_RXLS_MODE			0x3400
125795d67482SBill Paul #define	BGE_RXLS_STATUS			0x3404
125895d67482SBill Paul 
125995d67482SBill Paul /* Receive List Selector Mode register */
126095d67482SBill Paul #define	BGE_RXLSMODE_RESET		0x00000001
126195d67482SBill Paul #define	BGE_RXLSMODE_ENABLE		0x00000002
126295d67482SBill Paul #define	BGE_RXLSMODE_ATTN		0x00000004
126395d67482SBill Paul 
126495d67482SBill Paul /* Receive List Selector Status register */
126595d67482SBill Paul #define	BGE_RXLSSTAT_ERROR		0x00000004
126695d67482SBill Paul 
1267a813ed78SPyun YongHyeon #define	BGE_CPMU_CTRL			0x3600
1268a813ed78SPyun YongHyeon #define	BGE_CPMU_LSPD_10MB_CLK		0x3604
1269a813ed78SPyun YongHyeon #define	BGE_CPMU_LSPD_1000MB_CLK	0x360C
1270a813ed78SPyun YongHyeon #define	BGE_CPMU_LNK_AWARE_PWRMD	0x3610
1271a813ed78SPyun YongHyeon #define	BGE_CPMU_HST_ACC		0x361C
1272a813ed78SPyun YongHyeon #define	BGE_CPMU_CLCK_STAT		0x3630
1273a813ed78SPyun YongHyeon #define	BGE_CPMU_MUTEX_REQ		0x365C
1274a813ed78SPyun YongHyeon #define	BGE_CPMU_MUTEX_GNT		0x3660
1275a813ed78SPyun YongHyeon #define	BGE_CPMU_PHY_STRAP		0x3664
1276a813ed78SPyun YongHyeon 
1277a813ed78SPyun YongHyeon /* Central Power Management Unit (CPMU) register */
1278a813ed78SPyun YongHyeon #define	BGE_CPMU_CTRL_LINK_IDLE_MODE	0x00000200
1279a813ed78SPyun YongHyeon #define	BGE_CPMU_CTRL_LINK_AWARE_MODE	0x00000400
1280a813ed78SPyun YongHyeon #define	BGE_CPMU_CTRL_LINK_SPEED_MODE	0x00004000
1281a813ed78SPyun YongHyeon #define	BGE_CPMU_CTRL_GPHY_10MB_RXONLY	0x00010000
1282a813ed78SPyun YongHyeon 
1283a813ed78SPyun YongHyeon /* Link Speed 10MB/No Link Power Mode Clock Policy register */
1284a813ed78SPyun YongHyeon #define	BGE_CPMU_LSPD_10MB_MACCLK_MASK	0x001F0000
1285a813ed78SPyun YongHyeon #define	BGE_CPMU_LSPD_10MB_MACCLK_6_25	0x00130000
1286a813ed78SPyun YongHyeon 
1287a813ed78SPyun YongHyeon /* Link Speed 1000MB Power Mode Clock Policy register */
1288a813ed78SPyun YongHyeon #define	BGE_CPMU_LSPD_1000MB_MACCLK_62_5	0x00000000
1289a813ed78SPyun YongHyeon #define	BGE_CPMU_LSPD_1000MB_MACCLK_12_5	0x00110000
1290a813ed78SPyun YongHyeon #define	BGE_CPMU_LSPD_1000MB_MACCLK_MASK	0x001F0000
1291a813ed78SPyun YongHyeon 
1292a813ed78SPyun YongHyeon /* Link Aware Power Mode Clock Policy register */
1293a813ed78SPyun YongHyeon #define	BGE_CPMU_LNK_AWARE_MACCLK_MASK	0x001F0000
1294a813ed78SPyun YongHyeon #define	BGE_CPMU_LNK_AWARE_MACCLK_6_25	0x00130000
1295a813ed78SPyun YongHyeon 
1296a813ed78SPyun YongHyeon #define	BGE_CPMU_HST_ACC_MACCLK_MASK	0x001F0000
1297a813ed78SPyun YongHyeon #define	BGE_CPMU_HST_ACC_MACCLK_6_25	0x00130000
1298a813ed78SPyun YongHyeon 
1299a813ed78SPyun YongHyeon /* CPMU Clock Status register */
1300a813ed78SPyun YongHyeon #define	BGE_CPMU_CLCK_STAT_MAC_CLCK_MASK	0x001F0000
1301a813ed78SPyun YongHyeon #define	BGE_CPMU_CLCK_STAT_MAC_CLCK_62_5	0x00000000
1302a813ed78SPyun YongHyeon #define	BGE_CPMU_CLCK_STAT_MAC_CLCK_12_5	0x00110000
1303a813ed78SPyun YongHyeon #define	BGE_CPMU_CLCK_STAT_MAC_CLCK_6_25	0x00130000
1304a813ed78SPyun YongHyeon 
1305a813ed78SPyun YongHyeon /* CPMU Mutex Request register */
1306a813ed78SPyun YongHyeon #define	BGE_CPMU_MUTEX_REQ_DRIVER	0x00001000
1307a813ed78SPyun YongHyeon #define	BGE_CPMU_MUTEX_GNT_DRIVER	0x00001000
1308a813ed78SPyun YongHyeon 
1309a813ed78SPyun YongHyeon /* CPMU GPHY Strap register */
1310a813ed78SPyun YongHyeon #define	BGE_CPMU_PHY_STRAP_IS_SERDES	0x00000020
1311a813ed78SPyun YongHyeon 
131295d67482SBill Paul /*
131395d67482SBill Paul  * Mbuf Cluster Free registers (has nothing to do with BSD mbufs)
131495d67482SBill Paul  */
131595d67482SBill Paul #define	BGE_MBCF_MODE			0x3800
131695d67482SBill Paul #define	BGE_MBCF_STATUS			0x3804
131795d67482SBill Paul 
131895d67482SBill Paul /* Mbuf Cluster Free mode register */
131995d67482SBill Paul #define	BGE_MBCFMODE_RESET		0x00000001
132095d67482SBill Paul #define	BGE_MBCFMODE_ENABLE		0x00000002
132195d67482SBill Paul #define	BGE_MBCFMODE_ATTN		0x00000004
132295d67482SBill Paul 
132395d67482SBill Paul /* Mbuf Cluster Free status register */
132495d67482SBill Paul #define	BGE_MBCFSTAT_ERROR		0x00000004
132595d67482SBill Paul 
132695d67482SBill Paul /*
132795d67482SBill Paul  * Host Coalescing Control registers
132895d67482SBill Paul  */
132995d67482SBill Paul #define	BGE_HCC_MODE			0x3C00
133095d67482SBill Paul #define	BGE_HCC_STATUS			0x3C04
133195d67482SBill Paul #define	BGE_HCC_RX_COAL_TICKS		0x3C08
133295d67482SBill Paul #define	BGE_HCC_TX_COAL_TICKS		0x3C0C
133395d67482SBill Paul #define	BGE_HCC_RX_MAX_COAL_BDS		0x3C10
133495d67482SBill Paul #define	BGE_HCC_TX_MAX_COAL_BDS		0x3C14
133595d67482SBill Paul #define	BGE_HCC_RX_COAL_TICKS_INT	0x3C18 /* ticks during interrupt */
133695d67482SBill Paul #define	BGE_HCC_TX_COAL_TICKS_INT	0x3C1C /* ticks during interrupt */
133795d67482SBill Paul #define	BGE_HCC_RX_MAX_COAL_BDS_INT	0x3C20 /* BDs during interrupt */
1338f53579cfSPaul Saab #define	BGE_HCC_TX_MAX_COAL_BDS_INT	0x3C24 /* BDs during interrupt */
133995d67482SBill Paul #define	BGE_HCC_STATS_TICKS		0x3C28
134095d67482SBill Paul #define	BGE_HCC_STATS_ADDR_HI		0x3C30
134195d67482SBill Paul #define	BGE_HCC_STATS_ADDR_LO		0x3C34
134295d67482SBill Paul #define	BGE_HCC_STATUSBLK_ADDR_HI	0x3C38
134395d67482SBill Paul #define	BGE_HCC_STATUSBLK_ADDR_LO	0x3C3C
134495d67482SBill Paul #define	BGE_HCC_STATS_BASEADDR		0x3C40 /* address in NIC memory */
134595d67482SBill Paul #define	BGE_HCC_STATUSBLK_BASEADDR	0x3C44 /* address in NIC memory */
134695d67482SBill Paul #define	BGE_FLOW_ATTN			0x3C48
134795d67482SBill Paul #define	BGE_HCC_JUMBO_BD_CONS		0x3C50
134895d67482SBill Paul #define	BGE_HCC_STD_BD_CONS		0x3C54
134995d67482SBill Paul #define	BGE_HCC_MINI_BD_CONS		0x3C58
135095d67482SBill Paul #define	BGE_HCC_RX_RETURN_PROD0		0x3C80
135195d67482SBill Paul #define	BGE_HCC_RX_RETURN_PROD1		0x3C84
135295d67482SBill Paul #define	BGE_HCC_RX_RETURN_PROD2		0x3C88
135395d67482SBill Paul #define	BGE_HCC_RX_RETURN_PROD3		0x3C8C
135495d67482SBill Paul #define	BGE_HCC_RX_RETURN_PROD4		0x3C90
135595d67482SBill Paul #define	BGE_HCC_RX_RETURN_PROD5		0x3C94
135695d67482SBill Paul #define	BGE_HCC_RX_RETURN_PROD6		0x3C98
135795d67482SBill Paul #define	BGE_HCC_RX_RETURN_PROD7		0x3C9C
135895d67482SBill Paul #define	BGE_HCC_RX_RETURN_PROD8		0x3CA0
135995d67482SBill Paul #define	BGE_HCC_RX_RETURN_PROD9		0x3CA4
136095d67482SBill Paul #define	BGE_HCC_RX_RETURN_PROD10	0x3CA8
136195d67482SBill Paul #define	BGE_HCC_RX_RETURN_PROD11	0x3CAC
136295d67482SBill Paul #define	BGE_HCC_RX_RETURN_PROD12	0x3CB0
136395d67482SBill Paul #define	BGE_HCC_RX_RETURN_PROD13	0x3CB4
136495d67482SBill Paul #define	BGE_HCC_RX_RETURN_PROD14	0x3CB8
136595d67482SBill Paul #define	BGE_HCC_RX_RETURN_PROD15	0x3CBC
136695d67482SBill Paul #define	BGE_HCC_TX_BD_CONS0		0x3CC0
136795d67482SBill Paul #define	BGE_HCC_TX_BD_CONS1		0x3CC4
136895d67482SBill Paul #define	BGE_HCC_TX_BD_CONS2		0x3CC8
136995d67482SBill Paul #define	BGE_HCC_TX_BD_CONS3		0x3CCC
137095d67482SBill Paul #define	BGE_HCC_TX_BD_CONS4		0x3CD0
137195d67482SBill Paul #define	BGE_HCC_TX_BD_CONS5		0x3CD4
137295d67482SBill Paul #define	BGE_HCC_TX_BD_CONS6		0x3CD8
137395d67482SBill Paul #define	BGE_HCC_TX_BD_CONS7		0x3CDC
137495d67482SBill Paul #define	BGE_HCC_TX_BD_CONS8		0x3CE0
137595d67482SBill Paul #define	BGE_HCC_TX_BD_CONS9		0x3CE4
137695d67482SBill Paul #define	BGE_HCC_TX_BD_CONS10		0x3CE8
137795d67482SBill Paul #define	BGE_HCC_TX_BD_CONS11		0x3CEC
137895d67482SBill Paul #define	BGE_HCC_TX_BD_CONS12		0x3CF0
137995d67482SBill Paul #define	BGE_HCC_TX_BD_CONS13		0x3CF4
138095d67482SBill Paul #define	BGE_HCC_TX_BD_CONS14		0x3CF8
138195d67482SBill Paul #define	BGE_HCC_TX_BD_CONS15		0x3CFC
138295d67482SBill Paul 
138395d67482SBill Paul 
138495d67482SBill Paul /* Host coalescing mode register */
138595d67482SBill Paul #define	BGE_HCCMODE_RESET		0x00000001
138695d67482SBill Paul #define	BGE_HCCMODE_ENABLE		0x00000002
138795d67482SBill Paul #define	BGE_HCCMODE_ATTN		0x00000004
138895d67482SBill Paul #define	BGE_HCCMODE_COAL_NOW		0x00000008
13894a531e8dSPawel Jakub Dawidek #define	BGE_HCCMODE_MSI_BITS		0x00000070
139095d67482SBill Paul #define	BGE_HCCMODE_STATBLK_SIZE	0x00000180
139195d67482SBill Paul 
139295d67482SBill Paul #define	BGE_STATBLKSZ_FULL		0x00000000
139395d67482SBill Paul #define	BGE_STATBLKSZ_64BYTE		0x00000080
139495d67482SBill Paul #define	BGE_STATBLKSZ_32BYTE		0x00000100
139595d67482SBill Paul 
139695d67482SBill Paul /* Host coalescing status register */
139795d67482SBill Paul #define	BGE_HCCSTAT_ERROR		0x00000004
139895d67482SBill Paul 
139995d67482SBill Paul /* Flow attention register */
140095d67482SBill Paul #define	BGE_FLOWATTN_MB_LOWAT		0x00000040
140195d67482SBill Paul #define	BGE_FLOWATTN_MEMARB		0x00000080
140295d67482SBill Paul #define	BGE_FLOWATTN_HOSTCOAL		0x00008000
140395d67482SBill Paul #define	BGE_FLOWATTN_DMADONE_DISCARD	0x00010000
140495d67482SBill Paul #define	BGE_FLOWATTN_RCB_INVAL		0x00020000
140595d67482SBill Paul #define	BGE_FLOWATTN_RXDATA_CORRUPT	0x00040000
140695d67482SBill Paul #define	BGE_FLOWATTN_RDBDI		0x00080000
140795d67482SBill Paul #define	BGE_FLOWATTN_RXLS		0x00100000
140895d67482SBill Paul #define	BGE_FLOWATTN_RXLP		0x00200000
140995d67482SBill Paul #define	BGE_FLOWATTN_RBDC		0x00400000
141095d67482SBill Paul #define	BGE_FLOWATTN_RBDI		0x00800000
141195d67482SBill Paul #define	BGE_FLOWATTN_SDC		0x08000000
141295d67482SBill Paul #define	BGE_FLOWATTN_SDI		0x10000000
141395d67482SBill Paul #define	BGE_FLOWATTN_SRS		0x20000000
141495d67482SBill Paul #define	BGE_FLOWATTN_SBDC		0x40000000
141595d67482SBill Paul #define	BGE_FLOWATTN_SBDI		0x80000000
141695d67482SBill Paul 
141795d67482SBill Paul /*
141895d67482SBill Paul  * Memory arbiter registers
141995d67482SBill Paul  */
142095d67482SBill Paul #define	BGE_MARB_MODE			0x4000
142195d67482SBill Paul #define	BGE_MARB_STATUS			0x4004
142295d67482SBill Paul #define	BGE_MARB_TRAPADDR_HI		0x4008
142395d67482SBill Paul #define	BGE_MARB_TRAPADDR_LO		0x400C
142495d67482SBill Paul 
142595d67482SBill Paul /* Memory arbiter mode register */
142695d67482SBill Paul #define	BGE_MARBMODE_RESET		0x00000001
142795d67482SBill Paul #define	BGE_MARBMODE_ENABLE		0x00000002
142895d67482SBill Paul #define	BGE_MARBMODE_TX_ADDR_TRAP	0x00000004
142995d67482SBill Paul #define	BGE_MARBMODE_RX_ADDR_TRAP	0x00000008
143095d67482SBill Paul #define	BGE_MARBMODE_DMAW1_TRAP		0x00000010
143195d67482SBill Paul #define	BGE_MARBMODE_DMAR1_TRAP		0x00000020
143295d67482SBill Paul #define	BGE_MARBMODE_RXRISC_TRAP	0x00000040
143395d67482SBill Paul #define	BGE_MARBMODE_TXRISC_TRAP	0x00000080
143495d67482SBill Paul #define	BGE_MARBMODE_PCI_TRAP		0x00000100
143595d67482SBill Paul #define	BGE_MARBMODE_DMAR2_TRAP		0x00000200
143695d67482SBill Paul #define	BGE_MARBMODE_RXQ_TRAP		0x00000400
143795d67482SBill Paul #define	BGE_MARBMODE_RXDI1_TRAP		0x00000800
143895d67482SBill Paul #define	BGE_MARBMODE_RXDI2_TRAP		0x00001000
143995d67482SBill Paul #define	BGE_MARBMODE_DC_GRPMEM_TRAP	0x00002000
144095d67482SBill Paul #define	BGE_MARBMODE_HCOAL_TRAP		0x00004000
144195d67482SBill Paul #define	BGE_MARBMODE_MBUF_TRAP		0x00008000
144295d67482SBill Paul #define	BGE_MARBMODE_TXDI_TRAP		0x00010000
144395d67482SBill Paul #define	BGE_MARBMODE_SDC_DMAC_TRAP	0x00020000
144495d67482SBill Paul #define	BGE_MARBMODE_TXBD_TRAP		0x00040000
144595d67482SBill Paul #define	BGE_MARBMODE_BUFFMAN_TRAP	0x00080000
144695d67482SBill Paul #define	BGE_MARBMODE_DMAW2_TRAP		0x00100000
144795d67482SBill Paul #define	BGE_MARBMODE_XTSSRAM_ROFLO_TRAP	0x00200000
144895d67482SBill Paul #define	BGE_MARBMODE_XTSSRAM_RUFLO_TRAP 0x00400000
144995d67482SBill Paul #define	BGE_MARBMODE_XTSSRAM_WOFLO_TRAP	0x00800000
145095d67482SBill Paul #define	BGE_MARBMODE_XTSSRAM_WUFLO_TRAP	0x01000000
145195d67482SBill Paul #define	BGE_MARBMODE_XTSSRAM_PERR_TRAP	0x02000000
145295d67482SBill Paul 
145395d67482SBill Paul /* Memory arbiter status register */
145495d67482SBill Paul #define	BGE_MARBSTAT_TX_ADDR_TRAP	0x00000004
145595d67482SBill Paul #define	BGE_MARBSTAT_RX_ADDR_TRAP	0x00000008
145695d67482SBill Paul #define	BGE_MARBSTAT_DMAW1_TRAP		0x00000010
145795d67482SBill Paul #define	BGE_MARBSTAT_DMAR1_TRAP		0x00000020
145895d67482SBill Paul #define	BGE_MARBSTAT_RXRISC_TRAP	0x00000040
145995d67482SBill Paul #define	BGE_MARBSTAT_TXRISC_TRAP	0x00000080
146095d67482SBill Paul #define	BGE_MARBSTAT_PCI_TRAP		0x00000100
146195d67482SBill Paul #define	BGE_MARBSTAT_DMAR2_TRAP		0x00000200
146295d67482SBill Paul #define	BGE_MARBSTAT_RXQ_TRAP		0x00000400
146395d67482SBill Paul #define	BGE_MARBSTAT_RXDI1_TRAP		0x00000800
146495d67482SBill Paul #define	BGE_MARBSTAT_RXDI2_TRAP		0x00001000
146595d67482SBill Paul #define	BGE_MARBSTAT_DC_GRPMEM_TRAP	0x00002000
146695d67482SBill Paul #define	BGE_MARBSTAT_HCOAL_TRAP		0x00004000
146795d67482SBill Paul #define	BGE_MARBSTAT_MBUF_TRAP		0x00008000
146895d67482SBill Paul #define	BGE_MARBSTAT_TXDI_TRAP		0x00010000
146995d67482SBill Paul #define	BGE_MARBSTAT_SDC_DMAC_TRAP	0x00020000
147095d67482SBill Paul #define	BGE_MARBSTAT_TXBD_TRAP		0x00040000
147195d67482SBill Paul #define	BGE_MARBSTAT_BUFFMAN_TRAP	0x00080000
147295d67482SBill Paul #define	BGE_MARBSTAT_DMAW2_TRAP		0x00100000
147395d67482SBill Paul #define	BGE_MARBSTAT_XTSSRAM_ROFLO_TRAP	0x00200000
147495d67482SBill Paul #define	BGE_MARBSTAT_XTSSRAM_RUFLO_TRAP 0x00400000
147595d67482SBill Paul #define	BGE_MARBSTAT_XTSSRAM_WOFLO_TRAP	0x00800000
147695d67482SBill Paul #define	BGE_MARBSTAT_XTSSRAM_WUFLO_TRAP	0x01000000
147795d67482SBill Paul #define	BGE_MARBSTAT_XTSSRAM_PERR_TRAP	0x02000000
147895d67482SBill Paul 
147995d67482SBill Paul /*
148095d67482SBill Paul  * Buffer manager control registers
148195d67482SBill Paul  */
148295d67482SBill Paul #define	BGE_BMAN_MODE			0x4400
148395d67482SBill Paul #define	BGE_BMAN_STATUS			0x4404
148495d67482SBill Paul #define	BGE_BMAN_MBUFPOOL_BASEADDR	0x4408
148595d67482SBill Paul #define	BGE_BMAN_MBUFPOOL_LEN		0x440C
148695d67482SBill Paul #define	BGE_BMAN_MBUFPOOL_READDMA_LOWAT	0x4410
148795d67482SBill Paul #define	BGE_BMAN_MBUFPOOL_MACRX_LOWAT	0x4414
148895d67482SBill Paul #define	BGE_BMAN_MBUFPOOL_HIWAT		0x4418
148995d67482SBill Paul #define	BGE_BMAN_RXCPU_MBALLOC_REQ	0x441C
149095d67482SBill Paul #define	BGE_BMAN_RXCPU_MBALLOC_RESP	0x4420
149195d67482SBill Paul #define	BGE_BMAN_TXCPU_MBALLOC_REQ	0x4424
149295d67482SBill Paul #define	BGE_BMAN_TXCPU_MBALLOC_RESP	0x4428
149395d67482SBill Paul #define	BGE_BMAN_DMA_DESCPOOL_BASEADDR	0x442C
149495d67482SBill Paul #define	BGE_BMAN_DMA_DESCPOOL_LEN	0x4430
149595d67482SBill Paul #define	BGE_BMAN_DMA_DESCPOOL_LOWAT	0x4434
149695d67482SBill Paul #define	BGE_BMAN_DMA_DESCPOOL_HIWAT	0x4438
149795d67482SBill Paul #define	BGE_BMAN_RXCPU_DMAALLOC_REQ	0x443C
149895d67482SBill Paul #define	BGE_BMAN_RXCPU_DMAALLOC_RESP	0x4440
149995d67482SBill Paul #define	BGE_BMAN_TXCPU_DMAALLOC_REQ	0x4444
150095d67482SBill Paul #define	BGE_BMAN_TXCPU_DMALLLOC_RESP	0x4448
150195d67482SBill Paul #define	BGE_BMAN_HWDIAG_1		0x444C
150295d67482SBill Paul #define	BGE_BMAN_HWDIAG_2		0x4450
150395d67482SBill Paul #define	BGE_BMAN_HWDIAG_3		0x4454
150495d67482SBill Paul 
150595d67482SBill Paul /* Buffer manager mode register */
150695d67482SBill Paul #define	BGE_BMANMODE_RESET		0x00000001
150795d67482SBill Paul #define	BGE_BMANMODE_ENABLE		0x00000002
150895d67482SBill Paul #define	BGE_BMANMODE_ATTN		0x00000004
150995d67482SBill Paul #define	BGE_BMANMODE_TESTMODE		0x00000008
151095d67482SBill Paul #define	BGE_BMANMODE_LOMBUF_ATTN	0x00000010
1511bbe2ca75SPyun YongHyeon #define	BGE_BMANMODE_NO_TX_UNDERRUN	0x80000000
151295d67482SBill Paul 
151395d67482SBill Paul /* Buffer manager status register */
151495d67482SBill Paul #define	BGE_BMANSTAT_ERRO		0x00000004
151595d67482SBill Paul #define	BGE_BMANSTAT_LOWMBUF_ERROR	0x00000010
151695d67482SBill Paul 
151795d67482SBill Paul 
151895d67482SBill Paul /*
151995d67482SBill Paul  * Read DMA Control registers
152095d67482SBill Paul  */
152195d67482SBill Paul #define	BGE_RDMA_MODE			0x4800
152295d67482SBill Paul #define	BGE_RDMA_STATUS			0x4804
1523d255f2a9SPyun YongHyeon #define	BGE_RDMA_RSRVCTRL		0x4900
1524bbe2ca75SPyun YongHyeon #define	BGE_RDMA_LSO_CRPTEN_CTRL	0x4910
152595d67482SBill Paul 
152695d67482SBill Paul /* Read DMA mode register */
152795d67482SBill Paul #define	BGE_RDMAMODE_RESET		0x00000001
152895d67482SBill Paul #define	BGE_RDMAMODE_ENABLE		0x00000002
152995d67482SBill Paul #define	BGE_RDMAMODE_PCI_TGT_ABRT_ATTN	0x00000004
153095d67482SBill Paul #define	BGE_RDMAMODE_PCI_MSTR_ABRT_ATTN	0x00000008
153195d67482SBill Paul #define	BGE_RDMAMODE_PCI_PERR_ATTN	0x00000010
153295d67482SBill Paul #define	BGE_RDMAMODE_PCI_ADDROFLOW_ATTN	0x00000020
153395d67482SBill Paul #define	BGE_RDMAMODE_PCI_FIFOOFLOW_ATTN	0x00000040
153495d67482SBill Paul #define	BGE_RDMAMODE_PCI_FIFOUFLOW_ATTN	0x00000080
153595d67482SBill Paul #define	BGE_RDMAMODE_PCI_FIFOOREAD_ATTN	0x00000100
153695d67482SBill Paul #define	BGE_RDMAMODE_LOCWRITE_TOOBIG	0x00000200
153795d67482SBill Paul #define	BGE_RDMAMODE_ALL_ATTNS		0x000003FC
1538a5779553SStanislav Sedov #define	BGE_RDMAMODE_BD_SBD_CRPT_ATTN	0x00000800
1539a5779553SStanislav Sedov #define	BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN	0x00001000
1540a5779553SStanislav Sedov #define	BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN	0x00002000
15414f09c4c7SMarius Strobl #define	BGE_RDMAMODE_FIFO_SIZE_128	0x00020000
15424f09c4c7SMarius Strobl #define	BGE_RDMAMODE_FIFO_LONG_BURST	0x00030000
15431108273aSPyun YongHyeon #define	BGE_RDMAMODE_MULT_DMA_RD_DIS	0x01000000
1544ca3f1187SPyun YongHyeon #define	BGE_RDMAMODE_TSO4_ENABLE	0x08000000
1545ca3f1187SPyun YongHyeon #define	BGE_RDMAMODE_TSO6_ENABLE	0x10000000
154695d67482SBill Paul 
154795d67482SBill Paul /* Read DMA status register */
154895d67482SBill Paul #define	BGE_RDMASTAT_PCI_TGT_ABRT_ATTN	0x00000004
154995d67482SBill Paul #define	BGE_RDMASTAT_PCI_MSTR_ABRT_ATTN	0x00000008
155095d67482SBill Paul #define	BGE_RDMASTAT_PCI_PERR_ATTN	0x00000010
155195d67482SBill Paul #define	BGE_RDMASTAT_PCI_ADDROFLOW_ATTN	0x00000020
155295d67482SBill Paul #define	BGE_RDMASTAT_PCI_FIFOOFLOW_ATTN	0x00000040
155395d67482SBill Paul #define	BGE_RDMASTAT_PCI_FIFOUFLOW_ATTN	0x00000080
155495d67482SBill Paul #define	BGE_RDMASTAT_PCI_FIFOOREAD_ATTN	0x00000100
155595d67482SBill Paul #define	BGE_RDMASTAT_LOCWRITE_TOOBIG	0x00000200
155695d67482SBill Paul 
1557d255f2a9SPyun YongHyeon /* Read DMA Reserved Control register */
1558d255f2a9SPyun YongHyeon #define	BGE_RDMA_RSRVCTRL_FIFO_OFLW_FIX	0x00000004
1559bbe2ca75SPyun YongHyeon #define	BGE_RDMA_RSRVCTRL_FIFO_LWM_1_5K	0x00000C00
1560bbe2ca75SPyun YongHyeon #define	BGE_RDMA_RSRVCTRL_FIFO_HWM_1_5K	0x000C0000
1561bbe2ca75SPyun YongHyeon #define	BGE_RDMA_RSRVCTRL_TXMRGN_320B	0x28000000
1562bbe2ca75SPyun YongHyeon #define	BGE_RDMA_RSRVCTRL_FIFO_LWM_MASK	0x00000FF0
1563bbe2ca75SPyun YongHyeon #define	BGE_RDMA_RSRVCTRL_FIFO_HWM_MASK	0x000FF000
1564bbe2ca75SPyun YongHyeon #define	BGE_RDMA_RSRVCTRL_TXMRGN_MASK	0xFFE00000
1565bbe2ca75SPyun YongHyeon 
1566bbe2ca75SPyun YongHyeon #define	BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_4K	0x00030000
1567bbe2ca75SPyun YongHyeon #define	BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_LSO_4K	0x000C0000
1568d255f2a9SPyun YongHyeon 
156995d67482SBill Paul /*
157095d67482SBill Paul  * Write DMA control registers
157195d67482SBill Paul  */
157295d67482SBill Paul #define	BGE_WDMA_MODE			0x4C00
157395d67482SBill Paul #define	BGE_WDMA_STATUS			0x4C04
157495d67482SBill Paul 
157595d67482SBill Paul /* Write DMA mode register */
157695d67482SBill Paul #define	BGE_WDMAMODE_RESET		0x00000001
157795d67482SBill Paul #define	BGE_WDMAMODE_ENABLE		0x00000002
157895d67482SBill Paul #define	BGE_WDMAMODE_PCI_TGT_ABRT_ATTN	0x00000004
157995d67482SBill Paul #define	BGE_WDMAMODE_PCI_MSTR_ABRT_ATTN	0x00000008
158095d67482SBill Paul #define	BGE_WDMAMODE_PCI_PERR_ATTN	0x00000010
158195d67482SBill Paul #define	BGE_WDMAMODE_PCI_ADDROFLOW_ATTN	0x00000020
158295d67482SBill Paul #define	BGE_WDMAMODE_PCI_FIFOOFLOW_ATTN	0x00000040
158395d67482SBill Paul #define	BGE_WDMAMODE_PCI_FIFOUFLOW_ATTN	0x00000080
158495d67482SBill Paul #define	BGE_WDMAMODE_PCI_FIFOOREAD_ATTN	0x00000100
158595d67482SBill Paul #define	BGE_WDMAMODE_LOCREAD_TOOBIG	0x00000200
158695d67482SBill Paul #define	BGE_WDMAMODE_ALL_ATTNS		0x000003FC
15873889907fSStanislav Sedov #define	BGE_WDMAMODE_STATUS_TAG_FIX	0x20000000
15887aa4b937SPyun YongHyeon #define	BGE_WDMAMODE_BURST_ALL_DATA	0xC0000000
158995d67482SBill Paul 
159095d67482SBill Paul /* Write DMA status register */
159195d67482SBill Paul #define	BGE_WDMASTAT_PCI_TGT_ABRT_ATTN	0x00000004
159295d67482SBill Paul #define	BGE_WDMASTAT_PCI_MSTR_ABRT_ATTN	0x00000008
159395d67482SBill Paul #define	BGE_WDMASTAT_PCI_PERR_ATTN	0x00000010
159495d67482SBill Paul #define	BGE_WDMASTAT_PCI_ADDROFLOW_ATTN	0x00000020
159595d67482SBill Paul #define	BGE_WDMASTAT_PCI_FIFOOFLOW_ATTN	0x00000040
159695d67482SBill Paul #define	BGE_WDMASTAT_PCI_FIFOUFLOW_ATTN	0x00000080
159795d67482SBill Paul #define	BGE_WDMASTAT_PCI_FIFOOREAD_ATTN	0x00000100
159895d67482SBill Paul #define	BGE_WDMASTAT_LOCREAD_TOOBIG	0x00000200
159995d67482SBill Paul 
160095d67482SBill Paul 
160195d67482SBill Paul /*
160295d67482SBill Paul  * RX CPU registers
160395d67482SBill Paul  */
160495d67482SBill Paul #define	BGE_RXCPU_MODE			0x5000
160595d67482SBill Paul #define	BGE_RXCPU_STATUS		0x5004
160695d67482SBill Paul #define	BGE_RXCPU_PC			0x501C
160795d67482SBill Paul 
160895d67482SBill Paul /* RX CPU mode register */
160995d67482SBill Paul #define	BGE_RXCPUMODE_RESET		0x00000001
161095d67482SBill Paul #define	BGE_RXCPUMODE_SINGLESTEP	0x00000002
161195d67482SBill Paul #define	BGE_RXCPUMODE_P0_DATAHLT_ENB	0x00000004
161295d67482SBill Paul #define	BGE_RXCPUMODE_P0_INSTRHLT_ENB	0x00000008
161395d67482SBill Paul #define	BGE_RXCPUMODE_WR_POSTBUF_ENB	0x00000010
161495d67482SBill Paul #define	BGE_RXCPUMODE_DATACACHE_ENB	0x00000020
161595d67482SBill Paul #define	BGE_RXCPUMODE_ROMFAIL		0x00000040
161695d67482SBill Paul #define	BGE_RXCPUMODE_WATCHDOG_ENB	0x00000080
161795d67482SBill Paul #define	BGE_RXCPUMODE_INSTRCACHE_PRF	0x00000100
161895d67482SBill Paul #define	BGE_RXCPUMODE_INSTRCACHE_FLUSH	0x00000200
161995d67482SBill Paul #define	BGE_RXCPUMODE_HALTCPU		0x00000400
162095d67482SBill Paul #define	BGE_RXCPUMODE_INVDATAHLT_ENB	0x00000800
162195d67482SBill Paul #define	BGE_RXCPUMODE_MADDRTRAPHLT_ENB	0x00001000
162295d67482SBill Paul #define	BGE_RXCPUMODE_RADDRTRAPHLT_ENB	0x00002000
162395d67482SBill Paul 
162495d67482SBill Paul /* RX CPU status register */
162595d67482SBill Paul #define	BGE_RXCPUSTAT_HW_BREAKPOINT	0x00000001
162695d67482SBill Paul #define	BGE_RXCPUSTAT_HLTINSTR_EXECUTED	0x00000002
162795d67482SBill Paul #define	BGE_RXCPUSTAT_INVALID_INSTR	0x00000004
162895d67482SBill Paul #define	BGE_RXCPUSTAT_P0_DATAREF	0x00000008
162995d67482SBill Paul #define	BGE_RXCPUSTAT_P0_INSTRREF	0x00000010
163095d67482SBill Paul #define	BGE_RXCPUSTAT_INVALID_DATAACC	0x00000020
163195d67482SBill Paul #define	BGE_RXCPUSTAT_INVALID_INSTRFTCH	0x00000040
163295d67482SBill Paul #define	BGE_RXCPUSTAT_BAD_MEMALIGN	0x00000080
163395d67482SBill Paul #define	BGE_RXCPUSTAT_MADDR_TRAP	0x00000100
163495d67482SBill Paul #define	BGE_RXCPUSTAT_REGADDR_TRAP	0x00000200
163595d67482SBill Paul #define	BGE_RXCPUSTAT_DATAACC_STALL	0x00001000
163695d67482SBill Paul #define	BGE_RXCPUSTAT_INSTRFETCH_STALL	0x00002000
163795d67482SBill Paul #define	BGE_RXCPUSTAT_MA_WR_FIFOOFLOW	0x08000000
163895d67482SBill Paul #define	BGE_RXCPUSTAT_MA_RD_FIFOOFLOW	0x10000000
163995d67482SBill Paul #define	BGE_RXCPUSTAT_MA_DATAMASK_OFLOW	0x20000000
164095d67482SBill Paul #define	BGE_RXCPUSTAT_MA_REQ_FIFOOFLOW	0x40000000
164195d67482SBill Paul #define	BGE_RXCPUSTAT_BLOCKING_READ	0x80000000
164295d67482SBill Paul 
164338cc658fSJohn Baldwin /*
164438cc658fSJohn Baldwin  * V? CPU registers
164538cc658fSJohn Baldwin  */
164638cc658fSJohn Baldwin #define	BGE_VCPU_STATUS			0x5100
164738cc658fSJohn Baldwin #define	BGE_VCPU_EXT_CTRL		0x6890
164838cc658fSJohn Baldwin 
164938cc658fSJohn Baldwin #define	BGE_VCPU_STATUS_INIT_DONE	0x04000000
165038cc658fSJohn Baldwin #define	BGE_VCPU_STATUS_DRV_RESET 	0x08000000
165138cc658fSJohn Baldwin 
165238cc658fSJohn Baldwin #define	BGE_VCPU_EXT_CTRL_HALT_CPU	0x00400000
165338cc658fSJohn Baldwin #define	BGE_VCPU_EXT_CTRL_DISABLE_WOL	0x20000000
165495d67482SBill Paul 
165595d67482SBill Paul /*
165695d67482SBill Paul  * TX CPU registers
165795d67482SBill Paul  */
165895d67482SBill Paul #define	BGE_TXCPU_MODE			0x5400
165995d67482SBill Paul #define	BGE_TXCPU_STATUS		0x5404
166095d67482SBill Paul #define	BGE_TXCPU_PC			0x541C
166195d67482SBill Paul 
166295d67482SBill Paul /* TX CPU mode register */
166395d67482SBill Paul #define	BGE_TXCPUMODE_RESET		0x00000001
166495d67482SBill Paul #define	BGE_TXCPUMODE_SINGLESTEP	0x00000002
166595d67482SBill Paul #define	BGE_TXCPUMODE_P0_DATAHLT_ENB	0x00000004
166695d67482SBill Paul #define	BGE_TXCPUMODE_P0_INSTRHLT_ENB	0x00000008
166795d67482SBill Paul #define	BGE_TXCPUMODE_WR_POSTBUF_ENB	0x00000010
166895d67482SBill Paul #define	BGE_TXCPUMODE_DATACACHE_ENB	0x00000020
166995d67482SBill Paul #define	BGE_TXCPUMODE_ROMFAIL		0x00000040
167095d67482SBill Paul #define	BGE_TXCPUMODE_WATCHDOG_ENB	0x00000080
167195d67482SBill Paul #define	BGE_TXCPUMODE_INSTRCACHE_PRF	0x00000100
167295d67482SBill Paul #define	BGE_TXCPUMODE_INSTRCACHE_FLUSH	0x00000200
167395d67482SBill Paul #define	BGE_TXCPUMODE_HALTCPU		0x00000400
167495d67482SBill Paul #define	BGE_TXCPUMODE_INVDATAHLT_ENB	0x00000800
167595d67482SBill Paul #define	BGE_TXCPUMODE_MADDRTRAPHLT_ENB	0x00001000
167695d67482SBill Paul 
167795d67482SBill Paul /* TX CPU status register */
167895d67482SBill Paul #define	BGE_TXCPUSTAT_HW_BREAKPOINT	0x00000001
167995d67482SBill Paul #define	BGE_TXCPUSTAT_HLTINSTR_EXECUTED	0x00000002
168095d67482SBill Paul #define	BGE_TXCPUSTAT_INVALID_INSTR	0x00000004
168195d67482SBill Paul #define	BGE_TXCPUSTAT_P0_DATAREF	0x00000008
168295d67482SBill Paul #define	BGE_TXCPUSTAT_P0_INSTRREF	0x00000010
168395d67482SBill Paul #define	BGE_TXCPUSTAT_INVALID_DATAACC	0x00000020
168495d67482SBill Paul #define	BGE_TXCPUSTAT_INVALID_INSTRFTCH	0x00000040
168595d67482SBill Paul #define	BGE_TXCPUSTAT_BAD_MEMALIGN	0x00000080
168695d67482SBill Paul #define	BGE_TXCPUSTAT_MADDR_TRAP	0x00000100
168795d67482SBill Paul #define	BGE_TXCPUSTAT_REGADDR_TRAP	0x00000200
168895d67482SBill Paul #define	BGE_TXCPUSTAT_DATAACC_STALL	0x00001000
168995d67482SBill Paul #define	BGE_TXCPUSTAT_INSTRFETCH_STALL	0x00002000
169095d67482SBill Paul #define	BGE_TXCPUSTAT_MA_WR_FIFOOFLOW	0x08000000
169195d67482SBill Paul #define	BGE_TXCPUSTAT_MA_RD_FIFOOFLOW	0x10000000
169295d67482SBill Paul #define	BGE_TXCPUSTAT_MA_DATAMASK_OFLOW	0x20000000
169395d67482SBill Paul #define	BGE_TXCPUSTAT_MA_REQ_FIFOOFLOW	0x40000000
169495d67482SBill Paul #define	BGE_TXCPUSTAT_BLOCKING_READ	0x80000000
169595d67482SBill Paul 
169695d67482SBill Paul 
169795d67482SBill Paul /*
169895d67482SBill Paul  * Low priority mailbox registers
169995d67482SBill Paul  */
170095d67482SBill Paul #define	BGE_LPMBX_IRQ0_HI		0x5800
170195d67482SBill Paul #define	BGE_LPMBX_IRQ0_LO		0x5804
170295d67482SBill Paul #define	BGE_LPMBX_IRQ1_HI		0x5808
170395d67482SBill Paul #define	BGE_LPMBX_IRQ1_LO		0x580C
170495d67482SBill Paul #define	BGE_LPMBX_IRQ2_HI		0x5810
170595d67482SBill Paul #define	BGE_LPMBX_IRQ2_LO		0x5814
170695d67482SBill Paul #define	BGE_LPMBX_IRQ3_HI		0x5818
170795d67482SBill Paul #define	BGE_LPMBX_IRQ3_LO		0x581C
170895d67482SBill Paul #define	BGE_LPMBX_GEN0_HI		0x5820
170995d67482SBill Paul #define	BGE_LPMBX_GEN0_LO		0x5824
171095d67482SBill Paul #define	BGE_LPMBX_GEN1_HI		0x5828
171195d67482SBill Paul #define	BGE_LPMBX_GEN1_LO		0x582C
171295d67482SBill Paul #define	BGE_LPMBX_GEN2_HI		0x5830
171395d67482SBill Paul #define	BGE_LPMBX_GEN2_LO		0x5834
171495d67482SBill Paul #define	BGE_LPMBX_GEN3_HI		0x5828
171595d67482SBill Paul #define	BGE_LPMBX_GEN3_LO		0x582C
171695d67482SBill Paul #define	BGE_LPMBX_GEN4_HI		0x5840
171795d67482SBill Paul #define	BGE_LPMBX_GEN4_LO		0x5844
171895d67482SBill Paul #define	BGE_LPMBX_GEN5_HI		0x5848
171995d67482SBill Paul #define	BGE_LPMBX_GEN5_LO		0x584C
172095d67482SBill Paul #define	BGE_LPMBX_GEN6_HI		0x5850
172195d67482SBill Paul #define	BGE_LPMBX_GEN6_LO		0x5854
172295d67482SBill Paul #define	BGE_LPMBX_GEN7_HI		0x5858
172395d67482SBill Paul #define	BGE_LPMBX_GEN7_LO		0x585C
172495d67482SBill Paul #define	BGE_LPMBX_RELOAD_STATS_HI	0x5860
172595d67482SBill Paul #define	BGE_LPMBX_RELOAD_STATS_LO	0x5864
172695d67482SBill Paul #define	BGE_LPMBX_RX_STD_PROD_HI	0x5868
172795d67482SBill Paul #define	BGE_LPMBX_RX_STD_PROD_LO	0x586C
172895d67482SBill Paul #define	BGE_LPMBX_RX_JUMBO_PROD_HI	0x5870
172995d67482SBill Paul #define	BGE_LPMBX_RX_JUMBO_PROD_LO	0x5874
173095d67482SBill Paul #define	BGE_LPMBX_RX_MINI_PROD_HI	0x5878
173195d67482SBill Paul #define	BGE_LPMBX_RX_MINI_PROD_LO	0x587C
173295d67482SBill Paul #define	BGE_LPMBX_RX_CONS0_HI		0x5880
173395d67482SBill Paul #define	BGE_LPMBX_RX_CONS0_LO		0x5884
173495d67482SBill Paul #define	BGE_LPMBX_RX_CONS1_HI		0x5888
173595d67482SBill Paul #define	BGE_LPMBX_RX_CONS1_LO		0x588C
173695d67482SBill Paul #define	BGE_LPMBX_RX_CONS2_HI		0x5890
173795d67482SBill Paul #define	BGE_LPMBX_RX_CONS2_LO		0x5894
173895d67482SBill Paul #define	BGE_LPMBX_RX_CONS3_HI		0x5898
173995d67482SBill Paul #define	BGE_LPMBX_RX_CONS3_LO		0x589C
174095d67482SBill Paul #define	BGE_LPMBX_RX_CONS4_HI		0x58A0
174195d67482SBill Paul #define	BGE_LPMBX_RX_CONS4_LO		0x58A4
174295d67482SBill Paul #define	BGE_LPMBX_RX_CONS5_HI		0x58A8
174395d67482SBill Paul #define	BGE_LPMBX_RX_CONS5_LO		0x58AC
174495d67482SBill Paul #define	BGE_LPMBX_RX_CONS6_HI		0x58B0
174595d67482SBill Paul #define	BGE_LPMBX_RX_CONS6_LO		0x58B4
174695d67482SBill Paul #define	BGE_LPMBX_RX_CONS7_HI		0x58B8
174795d67482SBill Paul #define	BGE_LPMBX_RX_CONS7_LO		0x58BC
174895d67482SBill Paul #define	BGE_LPMBX_RX_CONS8_HI		0x58C0
174995d67482SBill Paul #define	BGE_LPMBX_RX_CONS8_LO		0x58C4
175095d67482SBill Paul #define	BGE_LPMBX_RX_CONS9_HI		0x58C8
175195d67482SBill Paul #define	BGE_LPMBX_RX_CONS9_LO		0x58CC
175295d67482SBill Paul #define	BGE_LPMBX_RX_CONS10_HI		0x58D0
175395d67482SBill Paul #define	BGE_LPMBX_RX_CONS10_LO		0x58D4
175495d67482SBill Paul #define	BGE_LPMBX_RX_CONS11_HI		0x58D8
175595d67482SBill Paul #define	BGE_LPMBX_RX_CONS11_LO		0x58DC
175695d67482SBill Paul #define	BGE_LPMBX_RX_CONS12_HI		0x58E0
175795d67482SBill Paul #define	BGE_LPMBX_RX_CONS12_LO		0x58E4
175895d67482SBill Paul #define	BGE_LPMBX_RX_CONS13_HI		0x58E8
175995d67482SBill Paul #define	BGE_LPMBX_RX_CONS13_LO		0x58EC
176095d67482SBill Paul #define	BGE_LPMBX_RX_CONS14_HI		0x58F0
176195d67482SBill Paul #define	BGE_LPMBX_RX_CONS14_LO		0x58F4
176295d67482SBill Paul #define	BGE_LPMBX_RX_CONS15_HI		0x58F8
176395d67482SBill Paul #define	BGE_LPMBX_RX_CONS15_LO		0x58FC
176495d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD0_HI	0x5900
176595d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD0_LO	0x5904
176695d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD1_HI	0x5908
176795d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD1_LO	0x590C
176895d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD2_HI	0x5910
176995d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD2_LO	0x5914
177095d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD3_HI	0x5918
177195d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD3_LO	0x591C
177295d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD4_HI	0x5920
177395d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD4_LO	0x5924
177495d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD5_HI	0x5928
177595d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD5_LO	0x592C
177695d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD6_HI	0x5930
177795d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD6_LO	0x5934
177895d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD7_HI	0x5938
177995d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD7_LO	0x593C
178095d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD8_HI	0x5940
178195d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD8_LO	0x5944
178295d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD9_HI	0x5948
178395d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD9_LO	0x594C
178495d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD10_HI	0x5950
178595d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD10_LO	0x5954
178695d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD11_HI	0x5958
178795d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD11_LO	0x595C
178895d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD12_HI	0x5960
178995d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD12_LO	0x5964
179095d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD13_HI	0x5968
179195d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD13_LO	0x596C
179295d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD14_HI	0x5970
179395d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD14_LO	0x5974
179495d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD15_HI	0x5978
179595d67482SBill Paul #define	BGE_LPMBX_TX_HOST_PROD15_LO	0x597C
179695d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD0_HI	0x5980
179795d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD0_LO	0x5984
179895d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD1_HI	0x5988
179995d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD1_LO	0x598C
180095d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD2_HI	0x5990
180195d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD2_LO	0x5994
180295d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD3_HI	0x5998
180395d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD3_LO	0x599C
180495d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD4_HI	0x59A0
180595d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD4_LO	0x59A4
180695d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD5_HI	0x59A8
180795d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD5_LO	0x59AC
180895d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD6_HI	0x59B0
180995d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD6_LO	0x59B4
181095d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD7_HI	0x59B8
181195d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD7_LO	0x59BC
181295d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD8_HI	0x59C0
181395d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD8_LO	0x59C4
181495d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD9_HI	0x59C8
181595d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD9_LO	0x59CC
181695d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD10_HI	0x59D0
181795d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD10_LO	0x59D4
181895d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD11_HI	0x59D8
181995d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD11_LO	0x59DC
182095d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD12_HI	0x59E0
182195d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD12_LO	0x59E4
182295d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD13_HI	0x59E8
182395d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD13_LO	0x59EC
182495d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD14_HI	0x59F0
182595d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD14_LO	0x59F4
182695d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD15_HI	0x59F8
182795d67482SBill Paul #define	BGE_LPMBX_TX_NIC_PROD15_LO	0x59FC
182895d67482SBill Paul 
182995d67482SBill Paul /*
183095d67482SBill Paul  * Flow throw Queue reset register
183195d67482SBill Paul  */
183295d67482SBill Paul #define	BGE_FTQ_RESET			0x5C00
183395d67482SBill Paul 
183495d67482SBill Paul #define	BGE_FTQRESET_DMAREAD		0x00000002
183595d67482SBill Paul #define	BGE_FTQRESET_DMAHIPRIO_RD	0x00000004
183695d67482SBill Paul #define	BGE_FTQRESET_DMADONE		0x00000010
183795d67482SBill Paul #define	BGE_FTQRESET_SBDC		0x00000020
183895d67482SBill Paul #define	BGE_FTQRESET_SDI		0x00000040
183995d67482SBill Paul #define	BGE_FTQRESET_WDMA		0x00000080
184095d67482SBill Paul #define	BGE_FTQRESET_DMAHIPRIO_WR	0x00000100
184195d67482SBill Paul #define	BGE_FTQRESET_TYPE1_SOFTWARE	0x00000200
184295d67482SBill Paul #define	BGE_FTQRESET_SDC		0x00000400
184395d67482SBill Paul #define	BGE_FTQRESET_HCC		0x00000800
184495d67482SBill Paul #define	BGE_FTQRESET_TXFIFO		0x00001000
184595d67482SBill Paul #define	BGE_FTQRESET_MBC		0x00002000
184695d67482SBill Paul #define	BGE_FTQRESET_RBDC		0x00004000
184795d67482SBill Paul #define	BGE_FTQRESET_RXLP		0x00008000
184895d67482SBill Paul #define	BGE_FTQRESET_RDBDI		0x00010000
184995d67482SBill Paul #define	BGE_FTQRESET_RDC		0x00020000
185095d67482SBill Paul #define	BGE_FTQRESET_TYPE2_SOFTWARE	0x00040000
185195d67482SBill Paul 
185295d67482SBill Paul /*
185395d67482SBill Paul  * Message Signaled Interrupt registers
185495d67482SBill Paul  */
185595d67482SBill Paul #define	BGE_MSI_MODE			0x6000
185695d67482SBill Paul #define	BGE_MSI_STATUS			0x6004
185795d67482SBill Paul #define	BGE_MSI_FIFOACCESS		0x6008
185895d67482SBill Paul 
185995d67482SBill Paul /* MSI mode register */
186095d67482SBill Paul #define	BGE_MSIMODE_RESET		0x00000001
186195d67482SBill Paul #define	BGE_MSIMODE_ENABLE		0x00000002
1862c3bbfed4SPyun YongHyeon #define	BGE_MSIMODE_ONE_SHOT_DISABLE	0x00000020
1863c3bbfed4SPyun YongHyeon #define	BGE_MSIMODE_MULTIVEC_ENABLE	0x00000080
186495d67482SBill Paul 
186595d67482SBill Paul /* MSI status register */
186695d67482SBill Paul #define	BGE_MSISTAT_PCI_TGT_ABRT_ATTN	0x00000004
186795d67482SBill Paul #define	BGE_MSISTAT_PCI_MSTR_ABRT_ATTN	0x00000008
186895d67482SBill Paul #define	BGE_MSISTAT_PCI_PERR_ATTN	0x00000010
186995d67482SBill Paul #define	BGE_MSISTAT_MSI_FIFOUFLOW_ATTN	0x00000020
187095d67482SBill Paul #define	BGE_MSISTAT_MSI_FIFOOFLOW_ATTN	0x00000040
187195d67482SBill Paul 
187295d67482SBill Paul 
187395d67482SBill Paul /*
187495d67482SBill Paul  * DMA Completion registers
187595d67482SBill Paul  */
187695d67482SBill Paul #define	BGE_DMAC_MODE			0x6400
187795d67482SBill Paul 
187895d67482SBill Paul /* DMA Completion mode register */
187995d67482SBill Paul #define	BGE_DMACMODE_RESET		0x00000001
188095d67482SBill Paul #define	BGE_DMACMODE_ENABLE		0x00000002
188195d67482SBill Paul 
188295d67482SBill Paul 
188395d67482SBill Paul /*
188495d67482SBill Paul  * General control registers.
188595d67482SBill Paul  */
188695d67482SBill Paul #define	BGE_MODE_CTL			0x6800
188795d67482SBill Paul #define	BGE_MISC_CFG			0x6804
188895d67482SBill Paul #define	BGE_MISC_LOCAL_CTL		0x6808
18893fed2d5dSPyun YongHyeon #define	BGE_RX_CPU_EVENT		0x6810
18903fed2d5dSPyun YongHyeon #define	BGE_TX_CPU_EVENT		0x6820
189195d67482SBill Paul #define	BGE_EE_ADDR			0x6838
189295d67482SBill Paul #define	BGE_EE_DATA			0x683C
189395d67482SBill Paul #define	BGE_EE_CTL			0x6840
189495d67482SBill Paul #define	BGE_MDI_CTL			0x6844
189595d67482SBill Paul #define	BGE_EE_DELAY			0x6848
18966f8718a3SScott Long #define	BGE_FASTBOOT_PC			0x6894
189795d67482SBill Paul 
189838cc658fSJohn Baldwin /*
189938cc658fSJohn Baldwin  * NVRAM Control registers
190038cc658fSJohn Baldwin  */
190138cc658fSJohn Baldwin #define	BGE_NVRAM_CMD			0x7000
190238cc658fSJohn Baldwin #define	BGE_NVRAM_STAT			0x7004
190338cc658fSJohn Baldwin #define	BGE_NVRAM_WRDATA		0x7008
190438cc658fSJohn Baldwin #define	BGE_NVRAM_ADDR			0x700c
190538cc658fSJohn Baldwin #define	BGE_NVRAM_RDDATA		0x7010
190638cc658fSJohn Baldwin #define	BGE_NVRAM_CFG1			0x7014
190738cc658fSJohn Baldwin #define	BGE_NVRAM_CFG2			0x7018
190838cc658fSJohn Baldwin #define	BGE_NVRAM_CFG3			0x701c
190938cc658fSJohn Baldwin #define	BGE_NVRAM_SWARB			0x7020
191038cc658fSJohn Baldwin #define	BGE_NVRAM_ACCESS		0x7024
191138cc658fSJohn Baldwin #define	BGE_NVRAM_WRITE1		0x7028
191238cc658fSJohn Baldwin 
191338cc658fSJohn Baldwin #define	BGE_NVRAMCMD_RESET		0x00000001
191438cc658fSJohn Baldwin #define	BGE_NVRAMCMD_DONE		0x00000008
191538cc658fSJohn Baldwin #define	BGE_NVRAMCMD_START		0x00000010
191638cc658fSJohn Baldwin #define	BGE_NVRAMCMD_WR			0x00000020 /* 1 = wr, 0 = rd */
191738cc658fSJohn Baldwin #define	BGE_NVRAMCMD_ERASE		0x00000040
191838cc658fSJohn Baldwin #define	BGE_NVRAMCMD_FIRST		0x00000080
191938cc658fSJohn Baldwin #define	BGE_NVRAMCMD_LAST		0x00000100
192038cc658fSJohn Baldwin 
192138cc658fSJohn Baldwin #define	BGE_NVRAM_READCMD \
192238cc658fSJohn Baldwin 	(BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \
192338cc658fSJohn Baldwin 	BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE)
192438cc658fSJohn Baldwin #define	BGE_NVRAM_WRITECMD \
192538cc658fSJohn Baldwin 	(BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \
192638cc658fSJohn Baldwin 	BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE|BGE_NVRAMCMD_WR)
192738cc658fSJohn Baldwin 
192838cc658fSJohn Baldwin #define	BGE_NVRAMSWARB_SET0		0x00000001
192938cc658fSJohn Baldwin #define	BGE_NVRAMSWARB_SET1		0x00000002
193038cc658fSJohn Baldwin #define	BGE_NVRAMSWARB_SET2		0x00000003
193138cc658fSJohn Baldwin #define	BGE_NVRAMSWARB_SET3		0x00000004
193238cc658fSJohn Baldwin #define	BGE_NVRAMSWARB_CLR0		0x00000010
193338cc658fSJohn Baldwin #define	BGE_NVRAMSWARB_CLR1		0x00000020
193438cc658fSJohn Baldwin #define	BGE_NVRAMSWARB_CLR2		0x00000040
193538cc658fSJohn Baldwin #define	BGE_NVRAMSWARB_CLR3		0x00000080
193638cc658fSJohn Baldwin #define	BGE_NVRAMSWARB_GNT0		0x00000100
193738cc658fSJohn Baldwin #define	BGE_NVRAMSWARB_GNT1		0x00000200
193838cc658fSJohn Baldwin #define	BGE_NVRAMSWARB_GNT2		0x00000400
193938cc658fSJohn Baldwin #define	BGE_NVRAMSWARB_GNT3		0x00000800
194038cc658fSJohn Baldwin #define	BGE_NVRAMSWARB_REQ0		0x00001000
194138cc658fSJohn Baldwin #define	BGE_NVRAMSWARB_REQ1		0x00002000
194238cc658fSJohn Baldwin #define	BGE_NVRAMSWARB_REQ2		0x00004000
194338cc658fSJohn Baldwin #define	BGE_NVRAMSWARB_REQ3		0x00008000
194438cc658fSJohn Baldwin 
194538cc658fSJohn Baldwin #define	BGE_NVRAMACC_ENABLE		0x00000001
194638cc658fSJohn Baldwin #define	BGE_NVRAMACC_WRENABLE		0x00000002
194738cc658fSJohn Baldwin 
194895d67482SBill Paul /* Mode control register */
194995d67482SBill Paul #define	BGE_MODECTL_INT_SNDCOAL_ONLY	0x00000001
195095d67482SBill Paul #define	BGE_MODECTL_BYTESWAP_NONFRAME	0x00000002
195195d67482SBill Paul #define	BGE_MODECTL_WORDSWAP_NONFRAME	0x00000004
195295d67482SBill Paul #define	BGE_MODECTL_BYTESWAP_DATA	0x00000010
195395d67482SBill Paul #define	BGE_MODECTL_WORDSWAP_DATA	0x00000020
195495d67482SBill Paul #define	BGE_MODECTL_NO_FRAME_CRACKING	0x00000200
195595d67482SBill Paul #define	BGE_MODECTL_NO_RX_CRC		0x00000400
195695d67482SBill Paul #define	BGE_MODECTL_RX_BADFRAMES	0x00000800
195795d67482SBill Paul #define	BGE_MODECTL_NO_TX_INTR		0x00002000
195895d67482SBill Paul #define	BGE_MODECTL_NO_RX_INTR		0x00004000
195995d67482SBill Paul #define	BGE_MODECTL_FORCE_PCI32		0x00008000
196095d67482SBill Paul #define	BGE_MODECTL_STACKUP		0x00010000
196195d67482SBill Paul #define	BGE_MODECTL_HOST_SEND_BDS	0x00020000
196295d67482SBill Paul #define	BGE_MODECTL_TX_NO_PHDR_CSUM	0x00100000
196395d67482SBill Paul #define	BGE_MODECTL_RX_NO_PHDR_CSUM	0x00800000
196495d67482SBill Paul #define	BGE_MODECTL_TX_ATTN_INTR	0x01000000
196595d67482SBill Paul #define	BGE_MODECTL_RX_ATTN_INTR	0x02000000
196695d67482SBill Paul #define	BGE_MODECTL_MAC_ATTN_INTR	0x04000000
196795d67482SBill Paul #define	BGE_MODECTL_DMA_ATTN_INTR	0x08000000
196895d67482SBill Paul #define	BGE_MODECTL_FLOWCTL_ATTN_INTR	0x10000000
196995d67482SBill Paul #define	BGE_MODECTL_4X_SENDRING_SZ	0x20000000
197095d67482SBill Paul #define	BGE_MODECTL_FW_PROCESS_MCASTS	0x40000000
197195d67482SBill Paul 
197295d67482SBill Paul /* Misc. config register */
197395d67482SBill Paul #define	BGE_MISCCFG_RESET_CORE_CLOCKS	0x00000001
197495d67482SBill Paul #define	BGE_MISCCFG_TIMER_PRESCALER	0x000000FE
19754f0794ffSBjoern A. Zeeb #define	BGE_MISCCFG_BOARD_ID		0x0001E000
19764f0794ffSBjoern A. Zeeb #define	BGE_MISCCFG_BOARD_ID_5788	0x00010000
19774f0794ffSBjoern A. Zeeb #define	BGE_MISCCFG_BOARD_ID_5788M	0x00018000
197838cc658fSJohn Baldwin #define	BGE_MISCCFG_EPHY_IDDQ		0x00200000
1979caf088fcSPyun YongHyeon #define	BGE_MISCCFG_GPHY_PD_OVERRIDE	0x04000000
198095d67482SBill Paul 
198195d67482SBill Paul #define	BGE_32BITTIME_66MHZ		(0x41 << 1)
198295d67482SBill Paul 
198395d67482SBill Paul /* Misc. Local Control */
198495d67482SBill Paul #define	BGE_MLC_INTR_STATE		0x00000001
198595d67482SBill Paul #define	BGE_MLC_INTR_CLR		0x00000002
198695d67482SBill Paul #define	BGE_MLC_INTR_SET		0x00000004
198795d67482SBill Paul #define	BGE_MLC_INTR_ONATTN		0x00000008
198895d67482SBill Paul #define	BGE_MLC_MISCIO_IN0		0x00000100
198995d67482SBill Paul #define	BGE_MLC_MISCIO_IN1		0x00000200
199095d67482SBill Paul #define	BGE_MLC_MISCIO_IN2		0x00000400
199195d67482SBill Paul #define	BGE_MLC_MISCIO_OUTEN0		0x00000800
199295d67482SBill Paul #define	BGE_MLC_MISCIO_OUTEN1		0x00001000
199395d67482SBill Paul #define	BGE_MLC_MISCIO_OUTEN2		0x00002000
199495d67482SBill Paul #define	BGE_MLC_MISCIO_OUT0		0x00004000
199595d67482SBill Paul #define	BGE_MLC_MISCIO_OUT1		0x00008000
199695d67482SBill Paul #define	BGE_MLC_MISCIO_OUT2		0x00010000
199795d67482SBill Paul #define	BGE_MLC_EXTRAM_ENB		0x00020000
199895d67482SBill Paul #define	BGE_MLC_SRAM_SIZE		0x001C0000
199995d67482SBill Paul #define	BGE_MLC_BANK_SEL		0x00200000 /* 0 = 2 banks, 1 == 1 */
200095d67482SBill Paul #define	BGE_MLC_SSRAM_TYPE		0x00400000 /* 1 = ZBT, 0 = standard */
200195d67482SBill Paul #define	BGE_MLC_SSRAM_CYC_DESEL		0x00800000
200295d67482SBill Paul #define	BGE_MLC_AUTO_EEPROM		0x01000000
200395d67482SBill Paul 
200495d67482SBill Paul #define	BGE_SSRAMSIZE_256KB		0x00000000
200595d67482SBill Paul #define	BGE_SSRAMSIZE_512KB		0x00040000
200695d67482SBill Paul #define	BGE_SSRAMSIZE_1MB		0x00080000
200795d67482SBill Paul #define	BGE_SSRAMSIZE_2MB		0x000C0000
200895d67482SBill Paul #define	BGE_SSRAMSIZE_4MB		0x00100000
200995d67482SBill Paul #define	BGE_SSRAMSIZE_8MB		0x00140000
201095d67482SBill Paul #define	BGE_SSRAMSIZE_16M		0x00180000
201195d67482SBill Paul 
201295d67482SBill Paul /* EEPROM address register */
201395d67482SBill Paul #define	BGE_EEADDR_ADDRESS		0x0000FFFC
201495d67482SBill Paul #define	BGE_EEADDR_HALFCLK		0x01FF0000
201595d67482SBill Paul #define	BGE_EEADDR_START		0x02000000
201695d67482SBill Paul #define	BGE_EEADDR_DEVID		0x1C000000
201795d67482SBill Paul #define	BGE_EEADDR_RESET		0x20000000
201895d67482SBill Paul #define	BGE_EEADDR_DONE			0x40000000
201995d67482SBill Paul #define	BGE_EEADDR_RW			0x80000000 /* 1 = rd, 0 = wr */
202095d67482SBill Paul 
202195d67482SBill Paul #define	BGE_EEDEVID(x)			((x & 7) << 26)
202295d67482SBill Paul #define	BGE_EEHALFCLK(x)		((x & 0x1FF) << 16)
202395d67482SBill Paul #define	BGE_HALFCLK_384SCL		0x60
202495d67482SBill Paul #define	BGE_EE_READCMD \
202595d67482SBill Paul 	(BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)|	\
202695d67482SBill Paul 	BGE_EEADDR_START|BGE_EEADDR_RW|BGE_EEADDR_DONE)
202795d67482SBill Paul #define	BGE_EE_WRCMD \
202895d67482SBill Paul 	(BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)|	\
202995d67482SBill Paul 	BGE_EEADDR_START|BGE_EEADDR_DONE)
203095d67482SBill Paul 
203195d67482SBill Paul /* EEPROM Control register */
203295d67482SBill Paul #define	BGE_EECTL_CLKOUT_TRISTATE	0x00000001
203395d67482SBill Paul #define	BGE_EECTL_CLKOUT		0x00000002
203495d67482SBill Paul #define	BGE_EECTL_CLKIN			0x00000004
203595d67482SBill Paul #define	BGE_EECTL_DATAOUT_TRISTATE	0x00000008
203695d67482SBill Paul #define	BGE_EECTL_DATAOUT		0x00000010
203795d67482SBill Paul #define	BGE_EECTL_DATAIN		0x00000020
203895d67482SBill Paul 
203995d67482SBill Paul /* MDI (MII/GMII) access register */
204095d67482SBill Paul #define	BGE_MDI_DATA			0x00000001
204195d67482SBill Paul #define	BGE_MDI_DIR			0x00000002
204295d67482SBill Paul #define	BGE_MDI_SEL			0x00000004
204395d67482SBill Paul #define	BGE_MDI_CLK			0x00000008
204495d67482SBill Paul 
204595d67482SBill Paul #define	BGE_MEMWIN_START		0x00008000
204695d67482SBill Paul #define	BGE_MEMWIN_END			0x0000FFFF
204795d67482SBill Paul 
204895d67482SBill Paul 
204995d67482SBill Paul #define	BGE_MEMWIN_READ(sc, x, val)					\
205095d67482SBill Paul 	do {								\
205195d67482SBill Paul 		pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR,	\
205295d67482SBill Paul 		    (0xFFFF0000 & x), 4);				\
205395d67482SBill Paul 		val = CSR_READ_4(sc, BGE_MEMWIN_START + (x & 0xFFFF));	\
205495d67482SBill Paul 	} while(0)
205595d67482SBill Paul 
205695d67482SBill Paul #define	BGE_MEMWIN_WRITE(sc, x, val)					\
205795d67482SBill Paul 	do {								\
205895d67482SBill Paul 		pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR,	\
205995d67482SBill Paul 		    (0xFFFF0000 & x), 4);				\
206095d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MEMWIN_START + (x & 0xFFFF), val);	\
206195d67482SBill Paul 	} while(0)
206295d67482SBill Paul 
206395d67482SBill Paul /*
206421c9e407SDavid Christensen  * This magic number is written to the firmware mailbox at 0xb50
206521c9e407SDavid Christensen  * before a software reset is issued.  After the internal firmware
206621c9e407SDavid Christensen  * has completed its initialization it will write the opposite of
2067888b47f0SPyun YongHyeon  * this value, ~BGE_SRAM_FW_MB_MAGIC, to the same location,
2068888b47f0SPyun YongHyeon  * allowing the driver to synchronize with the firmware.
206995d67482SBill Paul  */
2070888b47f0SPyun YongHyeon #define	BGE_SRAM_FW_MB_MAGIC	0x4B657654
207195d67482SBill Paul 
207295d67482SBill Paul typedef struct {
2073a6c21371SGleb Smirnoff 	uint32_t		bge_addr_hi;
2074a6c21371SGleb Smirnoff 	uint32_t		bge_addr_lo;
207595d67482SBill Paul } bge_hostaddr;
2076f41ac2beSBill Paul 
2077487a8c7eSPaul Saab #define	BGE_HOSTADDR(x, y)						\
2078487a8c7eSPaul Saab 	do {								\
2079a6c21371SGleb Smirnoff 		(x).bge_addr_lo = ((uint64_t) (y) & 0xffffffff);	\
2080a6c21371SGleb Smirnoff 		(x).bge_addr_hi = ((uint64_t) (y) >> 32);		\
2081487a8c7eSPaul Saab 	} while(0)
208295d67482SBill Paul 
2083f41ac2beSBill Paul #define	BGE_ADDR_LO(y)	\
2084a6c21371SGleb Smirnoff 	((uint64_t) (y) & 0xFFFFFFFF)
2085f41ac2beSBill Paul #define	BGE_ADDR_HI(y)	\
2086a6c21371SGleb Smirnoff 	((uint64_t) (y) >> 32)
2087f41ac2beSBill Paul 
208895d67482SBill Paul /* Ring control block structure */
208995d67482SBill Paul struct bge_rcb {
209095d67482SBill Paul 	bge_hostaddr		bge_hostaddr;
2091a6c21371SGleb Smirnoff 	uint32_t		bge_maxlen_flags;
2092a6c21371SGleb Smirnoff 	uint32_t		bge_nicaddr;
209395d67482SBill Paul };
2094e907febfSPyun YongHyeon 
2095e907febfSPyun YongHyeon #define	RCB_WRITE_4(sc, rcb, offset, val) \
2096c00cf722SMarius Strobl 	bus_write_4(sc->bge_res, rcb + offsetof(struct bge_rcb, offset), val)
209767111612SJohn Polstra #define	BGE_RCB_MAXLEN_FLAGS(maxlen, flags)	((maxlen) << 16 | (flags))
209895d67482SBill Paul 
209995d67482SBill Paul #define	BGE_RCB_FLAG_USE_EXT_RX_BD	0x0001
210095d67482SBill Paul #define	BGE_RCB_FLAG_RING_DISABLED	0x0002
210195d67482SBill Paul 
210295d67482SBill Paul struct bge_tx_bd {
210395d67482SBill Paul 	bge_hostaddr		bge_addr;
2104e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN
2105a6c21371SGleb Smirnoff 	uint16_t		bge_flags;
2106a6c21371SGleb Smirnoff 	uint16_t		bge_len;
2107a6c21371SGleb Smirnoff 	uint16_t		bge_vlan_tag;
2108ca3f1187SPyun YongHyeon 	uint16_t		bge_mss;
2109e907febfSPyun YongHyeon #else
2110a6c21371SGleb Smirnoff 	uint16_t		bge_len;
2111a6c21371SGleb Smirnoff 	uint16_t		bge_flags;
2112ca3f1187SPyun YongHyeon 	uint16_t		bge_mss;
2113a6c21371SGleb Smirnoff 	uint16_t		bge_vlan_tag;
2114e907febfSPyun YongHyeon #endif
211595d67482SBill Paul };
211695d67482SBill Paul 
211795d67482SBill Paul #define	BGE_TXBDFLAG_TCP_UDP_CSUM	0x0001
211895d67482SBill Paul #define	BGE_TXBDFLAG_IP_CSUM		0x0002
211995d67482SBill Paul #define	BGE_TXBDFLAG_END		0x0004
212095d67482SBill Paul #define	BGE_TXBDFLAG_IP_FRAG		0x0008
21211108273aSPyun YongHyeon #define	BGE_TXBDFLAG_JUMBO_FRAME	0x0008	/* 5717 */
212295d67482SBill Paul #define	BGE_TXBDFLAG_IP_FRAG_END	0x0010
21231108273aSPyun YongHyeon #define	BGE_TXBDFLAG_HDRLEN_BIT2	0x0010	/* 5717 */
21241108273aSPyun YongHyeon #define	BGE_TXBDFLAG_SNAP		0x0020	/* 5717 */
212595d67482SBill Paul #define	BGE_TXBDFLAG_VLAN_TAG		0x0040
212695d67482SBill Paul #define	BGE_TXBDFLAG_COAL_NOW		0x0080
212795d67482SBill Paul #define	BGE_TXBDFLAG_CPU_PRE_DMA	0x0100
212895d67482SBill Paul #define	BGE_TXBDFLAG_CPU_POST_DMA	0x0200
21291108273aSPyun YongHyeon #define	BGE_TXBDFLAG_HDRLEN_BIT3	0x0400	/* 5717 */
21301108273aSPyun YongHyeon #define	BGE_TXBDFLAG_HDRLEN_BIT4	0x0800	/* 5717 */
213195d67482SBill Paul #define	BGE_TXBDFLAG_INSERT_SRC_ADDR	0x1000
21321108273aSPyun YongHyeon #define	BGE_TXBDFLAG_HDRLEN_BIT5	0x1000	/* 5717 */
21331108273aSPyun YongHyeon #define	BGE_TXBDFLAG_HDRLEN_BIT6	0x2000	/* 5717 */
21341108273aSPyun YongHyeon #define	BGE_TXBDFLAG_HDRLEN_BIT7	0x4000	/* 5717 */
213595d67482SBill Paul #define	BGE_TXBDFLAG_CHOOSE_SRC_ADDR	0x6000
213695d67482SBill Paul #define	BGE_TXBDFLAG_NO_CRC		0x8000
213795d67482SBill Paul 
21381108273aSPyun YongHyeon #define	BGE_TXBDFLAG_MSS_SIZE_MASK	0x3FFF	/* 5717 */
21391108273aSPyun YongHyeon /* Bits [1:0] of the MSS header length. */
21401108273aSPyun YongHyeon #define	BGE_TXBDFLAG_MSS_HDRLEN_MASK	0xC000	/* 5717 */
21411108273aSPyun YongHyeon 
214295d67482SBill Paul #define	BGE_NIC_TXRING_ADDR(ringno, size)	\
214395d67482SBill Paul 	BGE_SEND_RING_1_TO_4 +			\
214495d67482SBill Paul 	((ringno * sizeof(struct bge_tx_bd) * size) / 4)
214595d67482SBill Paul 
214695d67482SBill Paul struct bge_rx_bd {
214795d67482SBill Paul 	bge_hostaddr		bge_addr;
2148e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN
2149a6c21371SGleb Smirnoff 	uint16_t		bge_len;
2150a6c21371SGleb Smirnoff 	uint16_t		bge_idx;
2151a6c21371SGleb Smirnoff 	uint16_t		bge_flags;
2152a6c21371SGleb Smirnoff 	uint16_t		bge_type;
2153a6c21371SGleb Smirnoff 	uint16_t		bge_tcp_udp_csum;
2154a6c21371SGleb Smirnoff 	uint16_t		bge_ip_csum;
2155a6c21371SGleb Smirnoff 	uint16_t		bge_vlan_tag;
2156a6c21371SGleb Smirnoff 	uint16_t		bge_error_flag;
2157e907febfSPyun YongHyeon #else
2158a6c21371SGleb Smirnoff 	uint16_t		bge_idx;
2159a6c21371SGleb Smirnoff 	uint16_t		bge_len;
2160a6c21371SGleb Smirnoff 	uint16_t		bge_type;
2161a6c21371SGleb Smirnoff 	uint16_t		bge_flags;
2162a6c21371SGleb Smirnoff 	uint16_t		bge_ip_csum;
2163a6c21371SGleb Smirnoff 	uint16_t		bge_tcp_udp_csum;
2164a6c21371SGleb Smirnoff 	uint16_t		bge_error_flag;
2165a6c21371SGleb Smirnoff 	uint16_t		bge_vlan_tag;
2166e907febfSPyun YongHyeon #endif
2167a6c21371SGleb Smirnoff 	uint32_t		bge_rsvd;
2168a6c21371SGleb Smirnoff 	uint32_t		bge_opaque;
216995d67482SBill Paul };
217095d67482SBill Paul 
21711be6acb7SGleb Smirnoff struct bge_extrx_bd {
21721be6acb7SGleb Smirnoff 	bge_hostaddr		bge_addr1;
21731be6acb7SGleb Smirnoff 	bge_hostaddr		bge_addr2;
21741be6acb7SGleb Smirnoff 	bge_hostaddr		bge_addr3;
2175e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN
2176a6c21371SGleb Smirnoff 	uint16_t		bge_len2;
2177a6c21371SGleb Smirnoff 	uint16_t		bge_len1;
2178a6c21371SGleb Smirnoff 	uint16_t		bge_rsvd1;
2179a6c21371SGleb Smirnoff 	uint16_t		bge_len3;
2180e907febfSPyun YongHyeon #else
2181a6c21371SGleb Smirnoff 	uint16_t		bge_len1;
2182a6c21371SGleb Smirnoff 	uint16_t		bge_len2;
2183a6c21371SGleb Smirnoff 	uint16_t		bge_len3;
2184a6c21371SGleb Smirnoff 	uint16_t		bge_rsvd1;
2185e907febfSPyun YongHyeon #endif
21861be6acb7SGleb Smirnoff 	bge_hostaddr		bge_addr0;
2187e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN
2188a6c21371SGleb Smirnoff 	uint16_t		bge_len0;
2189a6c21371SGleb Smirnoff 	uint16_t		bge_idx;
2190a6c21371SGleb Smirnoff 	uint16_t		bge_flags;
2191a6c21371SGleb Smirnoff 	uint16_t		bge_type;
2192a6c21371SGleb Smirnoff 	uint16_t		bge_tcp_udp_csum;
2193a6c21371SGleb Smirnoff 	uint16_t		bge_ip_csum;
2194a6c21371SGleb Smirnoff 	uint16_t		bge_vlan_tag;
2195a6c21371SGleb Smirnoff 	uint16_t		bge_error_flag;
2196e907febfSPyun YongHyeon #else
2197a6c21371SGleb Smirnoff 	uint16_t		bge_idx;
2198a6c21371SGleb Smirnoff 	uint16_t		bge_len0;
2199a6c21371SGleb Smirnoff 	uint16_t		bge_type;
2200a6c21371SGleb Smirnoff 	uint16_t		bge_flags;
2201a6c21371SGleb Smirnoff 	uint16_t		bge_ip_csum;
2202a6c21371SGleb Smirnoff 	uint16_t		bge_tcp_udp_csum;
2203a6c21371SGleb Smirnoff 	uint16_t		bge_error_flag;
2204a6c21371SGleb Smirnoff 	uint16_t		bge_vlan_tag;
2205e907febfSPyun YongHyeon #endif
2206a6c21371SGleb Smirnoff 	uint32_t		bge_rsvd0;
2207a6c21371SGleb Smirnoff 	uint32_t		bge_opaque;
22081be6acb7SGleb Smirnoff };
22091be6acb7SGleb Smirnoff 
221095d67482SBill Paul #define	BGE_RXBDFLAG_END		0x0004
221195d67482SBill Paul #define	BGE_RXBDFLAG_JUMBO_RING		0x0020
221295d67482SBill Paul #define	BGE_RXBDFLAG_VLAN_TAG		0x0040
221395d67482SBill Paul #define	BGE_RXBDFLAG_ERROR		0x0400
221495d67482SBill Paul #define	BGE_RXBDFLAG_MINI_RING		0x0800
221595d67482SBill Paul #define	BGE_RXBDFLAG_IP_CSUM		0x1000
221695d67482SBill Paul #define	BGE_RXBDFLAG_TCP_UDP_CSUM	0x2000
221795d67482SBill Paul #define	BGE_RXBDFLAG_TCP_UDP_IS_TCP	0x4000
22181108273aSPyun YongHyeon #define	BGE_RXBDFLAG_IPV6		0x8000
221995d67482SBill Paul 
222095d67482SBill Paul #define	BGE_RXERRFLAG_BAD_CRC		0x0001
222195d67482SBill Paul #define	BGE_RXERRFLAG_COLL_DETECT	0x0002
222295d67482SBill Paul #define	BGE_RXERRFLAG_LINK_LOST		0x0004
222395d67482SBill Paul #define	BGE_RXERRFLAG_PHY_DECODE_ERR	0x0008
222495d67482SBill Paul #define	BGE_RXERRFLAG_MAC_ABORT		0x0010
222595d67482SBill Paul #define	BGE_RXERRFLAG_RUNT		0x0020
222695d67482SBill Paul #define	BGE_RXERRFLAG_TRUNC_NO_RSRCS	0x0040
222795d67482SBill Paul #define	BGE_RXERRFLAG_GIANT		0x0080
22281108273aSPyun YongHyeon #define	BGE_RXERRFLAG_IP_CSUM_NOK	0x1000	/* 5717 */
222995d67482SBill Paul 
223095d67482SBill Paul struct bge_sts_idx {
2231e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN
2232a6c21371SGleb Smirnoff 	uint16_t		bge_rx_prod_idx;
2233a6c21371SGleb Smirnoff 	uint16_t		bge_tx_cons_idx;
2234e907febfSPyun YongHyeon #else
2235a6c21371SGleb Smirnoff 	uint16_t		bge_tx_cons_idx;
2236a6c21371SGleb Smirnoff 	uint16_t		bge_rx_prod_idx;
2237e907febfSPyun YongHyeon #endif
223895d67482SBill Paul };
223995d67482SBill Paul 
224095d67482SBill Paul struct bge_status_block {
2241a6c21371SGleb Smirnoff 	uint32_t		bge_status;
22421108273aSPyun YongHyeon 	uint32_t		bge_status_tag;
2243e907febfSPyun YongHyeon #if BYTE_ORDER == LITTLE_ENDIAN
2244a6c21371SGleb Smirnoff 	uint16_t		bge_rx_jumbo_cons_idx;
2245a6c21371SGleb Smirnoff 	uint16_t		bge_rx_std_cons_idx;
2246a6c21371SGleb Smirnoff 	uint16_t		bge_rx_mini_cons_idx;
2247a6c21371SGleb Smirnoff 	uint16_t		bge_rsvd1;
2248e907febfSPyun YongHyeon #else
2249a6c21371SGleb Smirnoff 	uint16_t		bge_rx_std_cons_idx;
2250a6c21371SGleb Smirnoff 	uint16_t		bge_rx_jumbo_cons_idx;
2251a6c21371SGleb Smirnoff 	uint16_t		bge_rsvd1;
2252a6c21371SGleb Smirnoff 	uint16_t		bge_rx_mini_cons_idx;
2253e907febfSPyun YongHyeon #endif
225495d67482SBill Paul 	struct bge_sts_idx	bge_idx[16];
225595d67482SBill Paul };
225695d67482SBill Paul 
225795d67482SBill Paul #define	BGE_STATFLAG_UPDATED		0x00000001
225895d67482SBill Paul #define	BGE_STATFLAG_LINKSTATE_CHANGED	0x00000002
225995d67482SBill Paul #define	BGE_STATFLAG_ERROR		0x00000004
226095d67482SBill Paul 
226195d67482SBill Paul 
226295d67482SBill Paul /*
226395d67482SBill Paul  * Broadcom Vendor ID
226495d67482SBill Paul  * (Note: the BCM570x still defaults to the Alteon PCI vendor ID
226595d67482SBill Paul  * even though they're now manufactured by Broadcom)
226695d67482SBill Paul  */
226795d67482SBill Paul #define	BCOM_VENDORID			0x14E4
226895d67482SBill Paul #define	BCOM_DEVICEID_BCM5700		0x1644
226995d67482SBill Paul #define	BCOM_DEVICEID_BCM5701		0x1645
22704c0da0ffSGleb Smirnoff #define	BCOM_DEVICEID_BCM5702		0x1646
22714c0da0ffSGleb Smirnoff #define	BCOM_DEVICEID_BCM5702X		0x16A6
22724c0da0ffSGleb Smirnoff #define	BCOM_DEVICEID_BCM5702_ALT	0x16C6
22734c0da0ffSGleb Smirnoff #define	BCOM_DEVICEID_BCM5703		0x1647
22744c0da0ffSGleb Smirnoff #define	BCOM_DEVICEID_BCM5703X		0x16A7
22754c0da0ffSGleb Smirnoff #define	BCOM_DEVICEID_BCM5703_ALT	0x16C7
22766ac6d2c8SPaul Saab #define	BCOM_DEVICEID_BCM5704C		0x1648
22776ac6d2c8SPaul Saab #define	BCOM_DEVICEID_BCM5704S		0x16A8
22784c0da0ffSGleb Smirnoff #define	BCOM_DEVICEID_BCM5704S_ALT	0x1649
22790434d1b8SBill Paul #define	BCOM_DEVICEID_BCM5705		0x1653
2280c001ccf2SPaul Saab #define	BCOM_DEVICEID_BCM5705K		0x1654
22814c0da0ffSGleb Smirnoff #define	BCOM_DEVICEID_BCM5705F		0x166E
22820434d1b8SBill Paul #define	BCOM_DEVICEID_BCM5705M		0x165D
22830434d1b8SBill Paul #define	BCOM_DEVICEID_BCM5705M_ALT	0x165E
2284419c028bSPaul Saab #define	BCOM_DEVICEID_BCM5714C		0x1668
22854c0da0ffSGleb Smirnoff #define	BCOM_DEVICEID_BCM5714S		0x1669
22864c0da0ffSGleb Smirnoff #define	BCOM_DEVICEID_BCM5715		0x1678
22874c0da0ffSGleb Smirnoff #define	BCOM_DEVICEID_BCM5715S		0x1679
22881108273aSPyun YongHyeon #define	BCOM_DEVICEID_BCM5717		0x1655
22891108273aSPyun YongHyeon #define	BCOM_DEVICEID_BCM5718		0x1656
2290bbe2ca75SPyun YongHyeon #define	BCOM_DEVICEID_BCM5719		0x1657
22914c0da0ffSGleb Smirnoff #define	BCOM_DEVICEID_BCM5720		0x1658
22924c0da0ffSGleb Smirnoff #define	BCOM_DEVICEID_BCM5721		0x1659
22938c9056b5SJohn Baldwin #define	BCOM_DEVICEID_BCM5722		0x165A
2294a5779553SStanislav Sedov #define	BCOM_DEVICEID_BCM5723		0x165B
2295e53d81eeSPaul Saab #define	BCOM_DEVICEID_BCM5750		0x1676
2296e53d81eeSPaul Saab #define	BCOM_DEVICEID_BCM5750M		0x167C
2297e53d81eeSPaul Saab #define	BCOM_DEVICEID_BCM5751		0x1677
22984c0da0ffSGleb Smirnoff #define	BCOM_DEVICEID_BCM5751F		0x167E
2299d2014b30STai-hwa Liang #define	BCOM_DEVICEID_BCM5751M		0x167D
2300560c1670SGleb Smirnoff #define	BCOM_DEVICEID_BCM5752		0x1600
23014c0da0ffSGleb Smirnoff #define	BCOM_DEVICEID_BCM5752M		0x1601
23024c0da0ffSGleb Smirnoff #define	BCOM_DEVICEID_BCM5753		0x16F7
23034c0da0ffSGleb Smirnoff #define	BCOM_DEVICEID_BCM5753F		0x16FE
23044c0da0ffSGleb Smirnoff #define	BCOM_DEVICEID_BCM5753M		0x16FD
23059e86676bSGleb Smirnoff #define	BCOM_DEVICEID_BCM5754		0x167A
23069e86676bSGleb Smirnoff #define	BCOM_DEVICEID_BCM5754M		0x1672
23079e86676bSGleb Smirnoff #define	BCOM_DEVICEID_BCM5755		0x167B
23089e86676bSGleb Smirnoff #define	BCOM_DEVICEID_BCM5755M		0x1673
2309f7d1b2ebSXin LI #define	BCOM_DEVICEID_BCM5756		0x1674
2310a5779553SStanislav Sedov #define	BCOM_DEVICEID_BCM5761		0x1681
2311a5779553SStanislav Sedov #define	BCOM_DEVICEID_BCM5761E		0x1680
2312a5779553SStanislav Sedov #define	BCOM_DEVICEID_BCM5761S		0x1688
2313a5779553SStanislav Sedov #define	BCOM_DEVICEID_BCM5761SE		0x1689
2314a5779553SStanislav Sedov #define	BCOM_DEVICEID_BCM5764		0x1684
23154c0da0ffSGleb Smirnoff #define	BCOM_DEVICEID_BCM5780		0x166A
23164c0da0ffSGleb Smirnoff #define	BCOM_DEVICEID_BCM5780S		0x166B
23174c0da0ffSGleb Smirnoff #define	BCOM_DEVICEID_BCM5781		0x16DD
23180434d1b8SBill Paul #define	BCOM_DEVICEID_BCM5782		0x1696
2319a5779553SStanislav Sedov #define	BCOM_DEVICEID_BCM5784		0x1698
2320a5779553SStanislav Sedov #define	BCOM_DEVICEID_BCM5785F		0x16a0
2321a5779553SStanislav Sedov #define	BCOM_DEVICEID_BCM5785G		0x1699
23229e86676bSGleb Smirnoff #define	BCOM_DEVICEID_BCM5786		0x169A
23239e86676bSGleb Smirnoff #define	BCOM_DEVICEID_BCM5787		0x169B
23249e86676bSGleb Smirnoff #define	BCOM_DEVICEID_BCM5787M		0x1693
2325a5779553SStanislav Sedov #define	BCOM_DEVICEID_BCM5787F		0x167f
23269f71a4c2SBill Paul #define	BCOM_DEVICEID_BCM5788		0x169C
2327c3615d48SMike Silbersack #define	BCOM_DEVICEID_BCM5789		0x169D
23285d99c641SBill Paul #define	BCOM_DEVICEID_BCM5901		0x170D
23295d99c641SBill Paul #define	BCOM_DEVICEID_BCM5901A2		0x170E
23304c0da0ffSGleb Smirnoff #define	BCOM_DEVICEID_BCM5903M		0x16FF
233138cc658fSJohn Baldwin #define	BCOM_DEVICEID_BCM5906		0x1712
233238cc658fSJohn Baldwin #define	BCOM_DEVICEID_BCM5906M		0x1713
2333a5779553SStanislav Sedov #define	BCOM_DEVICEID_BCM57760		0x1690
2334b4a256acSPyun YongHyeon #define	BCOM_DEVICEID_BCM57761		0x16B0
2335b4a256acSPyun YongHyeon #define	BCOM_DEVICEID_BCM57765		0x16B4
2336a5779553SStanislav Sedov #define	BCOM_DEVICEID_BCM57780		0x1692
2337b4a256acSPyun YongHyeon #define	BCOM_DEVICEID_BCM57781		0x16B1
2338b4a256acSPyun YongHyeon #define	BCOM_DEVICEID_BCM57785		0x16B5
2339a5779553SStanislav Sedov #define	BCOM_DEVICEID_BCM57788		0x1691
2340a5779553SStanislav Sedov #define	BCOM_DEVICEID_BCM57790		0x1694
2341b4a256acSPyun YongHyeon #define	BCOM_DEVICEID_BCM57791		0x16B2
2342b4a256acSPyun YongHyeon #define	BCOM_DEVICEID_BCM57795		0x16B6
234395d67482SBill Paul 
234495d67482SBill Paul /*
234595d67482SBill Paul  * Alteon AceNIC PCI vendor/device ID.
234695d67482SBill Paul  */
23474c0da0ffSGleb Smirnoff #define	ALTEON_VENDORID			0x12AE
23484c0da0ffSGleb Smirnoff #define	ALTEON_DEVICEID_ACENIC		0x0001
23494c0da0ffSGleb Smirnoff #define	ALTEON_DEVICEID_ACENIC_COPPER	0x0002
23504c0da0ffSGleb Smirnoff #define	ALTEON_DEVICEID_BCM5700		0x0003
23514c0da0ffSGleb Smirnoff #define	ALTEON_DEVICEID_BCM5701		0x0004
235295d67482SBill Paul 
235395d67482SBill Paul /*
23549a3fc40aSGleb Smirnoff  * 3Com 3c996 PCI vendor/device ID.
235595d67482SBill Paul  */
235695d67482SBill Paul #define	TC_VENDORID			0x10B7
235795d67482SBill Paul #define	TC_DEVICEID_3C996		0x0003
235895d67482SBill Paul 
235995d67482SBill Paul /*
236095d67482SBill Paul  * SysKonnect PCI vendor ID
236195d67482SBill Paul  */
236295d67482SBill Paul #define	SK_VENDORID			0x1148
236395d67482SBill Paul #define	SK_DEVICEID_ALTIMA		0x4400
236495d67482SBill Paul #define	SK_SUBSYSID_9D21		0x4421
236595d67482SBill Paul #define	SK_SUBSYSID_9D41		0x4441
236695d67482SBill Paul 
236795d67482SBill Paul /*
2368586d7c2eSJohn Polstra  * Altima PCI vendor/device ID.
2369586d7c2eSJohn Polstra  */
2370586d7c2eSJohn Polstra #define	ALTIMA_VENDORID			0x173b
2371586d7c2eSJohn Polstra #define	ALTIMA_DEVICE_AC1000		0x03e8
23722aae6624SBill Paul #define	ALTIMA_DEVICE_AC1002		0x03e9
2373470bd96aSJohn Polstra #define	ALTIMA_DEVICE_AC9100		0x03ea
2374586d7c2eSJohn Polstra 
2375586d7c2eSJohn Polstra /*
23766d2a9bd6SDoug Ambrisko  * Dell PCI vendor ID
23776d2a9bd6SDoug Ambrisko  */
23786d2a9bd6SDoug Ambrisko 
23796d2a9bd6SDoug Ambrisko #define	DELL_VENDORID			0x1028
23806d2a9bd6SDoug Ambrisko 
23816d2a9bd6SDoug Ambrisko /*
23824c0da0ffSGleb Smirnoff  * Apple PCI vendor ID.
23834c0da0ffSGleb Smirnoff  */
23844c0da0ffSGleb Smirnoff #define	APPLE_VENDORID			0x106b
23854c0da0ffSGleb Smirnoff #define	APPLE_DEVICE_BCM5701		0x1645
23864c0da0ffSGleb Smirnoff 
23874c0da0ffSGleb Smirnoff /*
238808013fd3SMarius Strobl  * Sun PCI vendor ID
238908013fd3SMarius Strobl  */
239008013fd3SMarius Strobl #define	SUN_VENDORID			0x108e
239108013fd3SMarius Strobl 
239208013fd3SMarius Strobl /*
2393a5779553SStanislav Sedov  * Fujitsu vendor/device IDs
2394a5779553SStanislav Sedov  */
2395a5779553SStanislav Sedov #define	FJTSU_VENDORID			0x10cf
2396a5779553SStanislav Sedov #define	FJTSU_DEVICEID_PW008GE5		0x11a1
2397a5779553SStanislav Sedov #define	FJTSU_DEVICEID_PW008GE4		0x11a2
2398a5779553SStanislav Sedov #define	FJTSU_DEVICEID_PP250450		0x11cc		/* PRIMEPOWER250/450 LAN */
2399a5779553SStanislav Sedov 
2400a5779553SStanislav Sedov /*
240195d67482SBill Paul  * Offset of MAC address inside EEPROM.
240295d67482SBill Paul  */
240395d67482SBill Paul #define	BGE_EE_MAC_OFFSET		0x7C
240438cc658fSJohn Baldwin #define	BGE_EE_MAC_OFFSET_5906		0x10
240595d67482SBill Paul #define	BGE_EE_HWCFG_OFFSET		0xC8
240695d67482SBill Paul 
2407a1d52896SBill Paul #define	BGE_HWCFG_VOLTAGE		0x00000003
2408a1d52896SBill Paul #define	BGE_HWCFG_PHYLED_MODE		0x0000000C
2409a1d52896SBill Paul #define	BGE_HWCFG_MEDIA			0x00000030
24108cb1383cSDoug Ambrisko #define	BGE_HWCFG_ASF			0x00000080
2411a1d52896SBill Paul 
2412a1d52896SBill Paul #define	BGE_VOLTAGE_1POINT3		0x00000000
2413a1d52896SBill Paul #define	BGE_VOLTAGE_1POINT8		0x00000001
2414a1d52896SBill Paul 
2415a1d52896SBill Paul #define	BGE_PHYLEDMODE_UNSPEC		0x00000000
2416a1d52896SBill Paul #define	BGE_PHYLEDMODE_TRIPLELED	0x00000004
2417a1d52896SBill Paul #define	BGE_PHYLEDMODE_SINGLELED	0x00000008
2418a1d52896SBill Paul 
2419a1d52896SBill Paul #define	BGE_MEDIA_UNSPEC		0x00000000
2420a1d52896SBill Paul #define	BGE_MEDIA_COPPER		0x00000010
2421a1d52896SBill Paul #define	BGE_MEDIA_FIBER			0x00000020
2422a1d52896SBill Paul 
242395d67482SBill Paul #define	BGE_TICKS_PER_SEC		1000000
242495d67482SBill Paul 
242595d67482SBill Paul /*
242695d67482SBill Paul  * Ring size constants.
242795d67482SBill Paul  */
242895d67482SBill Paul #define	BGE_EVENT_RING_CNT	256
242995d67482SBill Paul #define	BGE_CMD_RING_CNT	64
243095d67482SBill Paul #define	BGE_STD_RX_RING_CNT	512
243195d67482SBill Paul #define	BGE_JUMBO_RX_RING_CNT	256
243295d67482SBill Paul #define	BGE_MINI_RX_RING_CNT	1024
243395d67482SBill Paul #define	BGE_RETURN_RING_CNT	1024
243495d67482SBill Paul 
24350434d1b8SBill Paul /* 5705 has smaller return ring size */
24360434d1b8SBill Paul 
24370434d1b8SBill Paul #define	BGE_RETURN_RING_CNT_5705	512
24380434d1b8SBill Paul 
243995d67482SBill Paul /*
244095d67482SBill Paul  * Possible TX ring sizes.
244195d67482SBill Paul  */
244295d67482SBill Paul #define	BGE_TX_RING_CNT_128	128
244395d67482SBill Paul #define	BGE_TX_RING_BASE_128	0x3800
244495d67482SBill Paul 
244595d67482SBill Paul #define	BGE_TX_RING_CNT_256	256
244695d67482SBill Paul #define	BGE_TX_RING_BASE_256	0x3000
244795d67482SBill Paul 
244895d67482SBill Paul #define	BGE_TX_RING_CNT_512	512
244995d67482SBill Paul #define	BGE_TX_RING_BASE_512	0x2000
245095d67482SBill Paul 
245195d67482SBill Paul #define	BGE_TX_RING_CNT		BGE_TX_RING_CNT_512
245295d67482SBill Paul #define	BGE_TX_RING_BASE	BGE_TX_RING_BASE_512
245395d67482SBill Paul 
245495d67482SBill Paul /*
245595d67482SBill Paul  * Tigon III statistics counters.
245695d67482SBill Paul  */
24570434d1b8SBill Paul /* Statistics maintained MAC Receive block. */
24580434d1b8SBill Paul struct bge_rx_mac_stats {
245995d67482SBill Paul 	bge_hostaddr		ifHCInOctets;
246095d67482SBill Paul 	bge_hostaddr		Reserved1;
246195d67482SBill Paul 	bge_hostaddr		etherStatsFragments;
246295d67482SBill Paul 	bge_hostaddr		ifHCInUcastPkts;
246395d67482SBill Paul 	bge_hostaddr		ifHCInMulticastPkts;
246495d67482SBill Paul 	bge_hostaddr		ifHCInBroadcastPkts;
246595d67482SBill Paul 	bge_hostaddr		dot3StatsFCSErrors;
246695d67482SBill Paul 	bge_hostaddr		dot3StatsAlignmentErrors;
246795d67482SBill Paul 	bge_hostaddr		xonPauseFramesReceived;
246895d67482SBill Paul 	bge_hostaddr		xoffPauseFramesReceived;
246995d67482SBill Paul 	bge_hostaddr		macControlFramesReceived;
247095d67482SBill Paul 	bge_hostaddr		xoffStateEntered;
247195d67482SBill Paul 	bge_hostaddr		dot3StatsFramesTooLong;
247295d67482SBill Paul 	bge_hostaddr		etherStatsJabbers;
247395d67482SBill Paul 	bge_hostaddr		etherStatsUndersizePkts;
247495d67482SBill Paul 	bge_hostaddr		inRangeLengthError;
247595d67482SBill Paul 	bge_hostaddr		outRangeLengthError;
247695d67482SBill Paul 	bge_hostaddr		etherStatsPkts64Octets;
247795d67482SBill Paul 	bge_hostaddr		etherStatsPkts65Octetsto127Octets;
247895d67482SBill Paul 	bge_hostaddr		etherStatsPkts128Octetsto255Octets;
247995d67482SBill Paul 	bge_hostaddr		etherStatsPkts256Octetsto511Octets;
248095d67482SBill Paul 	bge_hostaddr		etherStatsPkts512Octetsto1023Octets;
248195d67482SBill Paul 	bge_hostaddr		etherStatsPkts1024Octetsto1522Octets;
248295d67482SBill Paul 	bge_hostaddr		etherStatsPkts1523Octetsto2047Octets;
248395d67482SBill Paul 	bge_hostaddr		etherStatsPkts2048Octetsto4095Octets;
248495d67482SBill Paul 	bge_hostaddr		etherStatsPkts4096Octetsto8191Octets;
248595d67482SBill Paul 	bge_hostaddr		etherStatsPkts8192Octetsto9022Octets;
24860434d1b8SBill Paul };
248795d67482SBill Paul 
248895d67482SBill Paul 
24890434d1b8SBill Paul /* Statistics maintained MAC Transmit block. */
24900434d1b8SBill Paul struct bge_tx_mac_stats {
249195d67482SBill Paul 	bge_hostaddr		ifHCOutOctets;
249295d67482SBill Paul 	bge_hostaddr		Reserved2;
249395d67482SBill Paul 	bge_hostaddr		etherStatsCollisions;
249495d67482SBill Paul 	bge_hostaddr		outXonSent;
249595d67482SBill Paul 	bge_hostaddr		outXoffSent;
249695d67482SBill Paul 	bge_hostaddr		flowControlDone;
249795d67482SBill Paul 	bge_hostaddr		dot3StatsInternalMacTransmitErrors;
249895d67482SBill Paul 	bge_hostaddr		dot3StatsSingleCollisionFrames;
249995d67482SBill Paul 	bge_hostaddr		dot3StatsMultipleCollisionFrames;
250095d67482SBill Paul 	bge_hostaddr		dot3StatsDeferredTransmissions;
250195d67482SBill Paul 	bge_hostaddr		Reserved3;
250295d67482SBill Paul 	bge_hostaddr		dot3StatsExcessiveCollisions;
250395d67482SBill Paul 	bge_hostaddr		dot3StatsLateCollisions;
250495d67482SBill Paul 	bge_hostaddr		dot3Collided2Times;
250595d67482SBill Paul 	bge_hostaddr		dot3Collided3Times;
250695d67482SBill Paul 	bge_hostaddr		dot3Collided4Times;
250795d67482SBill Paul 	bge_hostaddr		dot3Collided5Times;
250895d67482SBill Paul 	bge_hostaddr		dot3Collided6Times;
250995d67482SBill Paul 	bge_hostaddr		dot3Collided7Times;
251095d67482SBill Paul 	bge_hostaddr		dot3Collided8Times;
251195d67482SBill Paul 	bge_hostaddr		dot3Collided9Times;
251295d67482SBill Paul 	bge_hostaddr		dot3Collided10Times;
251395d67482SBill Paul 	bge_hostaddr		dot3Collided11Times;
251495d67482SBill Paul 	bge_hostaddr		dot3Collided12Times;
251595d67482SBill Paul 	bge_hostaddr		dot3Collided13Times;
251695d67482SBill Paul 	bge_hostaddr		dot3Collided14Times;
251795d67482SBill Paul 	bge_hostaddr		dot3Collided15Times;
251895d67482SBill Paul 	bge_hostaddr		ifHCOutUcastPkts;
251995d67482SBill Paul 	bge_hostaddr		ifHCOutMulticastPkts;
252095d67482SBill Paul 	bge_hostaddr		ifHCOutBroadcastPkts;
252195d67482SBill Paul 	bge_hostaddr		dot3StatsCarrierSenseErrors;
252295d67482SBill Paul 	bge_hostaddr		ifOutDiscards;
252395d67482SBill Paul 	bge_hostaddr		ifOutErrors;
25240434d1b8SBill Paul };
25250434d1b8SBill Paul 
25260434d1b8SBill Paul /* Stats counters access through registers */
25272280c16bSPyun YongHyeon struct bge_mac_stats {
25282280c16bSPyun YongHyeon 	/* TX MAC statistics */
25292280c16bSPyun YongHyeon 	uint64_t		ifHCOutOctets;
25302280c16bSPyun YongHyeon 	uint64_t		Reserved0;
25312280c16bSPyun YongHyeon 	uint64_t		etherStatsCollisions;
25322280c16bSPyun YongHyeon 	uint64_t		outXonSent;
25332280c16bSPyun YongHyeon 	uint64_t		outXoffSent;
25342280c16bSPyun YongHyeon 	uint64_t		Reserved1;
25352280c16bSPyun YongHyeon 	uint64_t		dot3StatsInternalMacTransmitErrors;
25362280c16bSPyun YongHyeon 	uint64_t		dot3StatsSingleCollisionFrames;
25372280c16bSPyun YongHyeon 	uint64_t		dot3StatsMultipleCollisionFrames;
25382280c16bSPyun YongHyeon 	uint64_t		dot3StatsDeferredTransmissions;
25392280c16bSPyun YongHyeon 	uint64_t		Reserved2;
25402280c16bSPyun YongHyeon 	uint64_t		dot3StatsExcessiveCollisions;
25412280c16bSPyun YongHyeon 	uint64_t		dot3StatsLateCollisions;
25422280c16bSPyun YongHyeon 	uint64_t		Reserved3[14];
25432280c16bSPyun YongHyeon 	uint64_t		ifHCOutUcastPkts;
25442280c16bSPyun YongHyeon 	uint64_t		ifHCOutMulticastPkts;
25452280c16bSPyun YongHyeon 	uint64_t		ifHCOutBroadcastPkts;
25462280c16bSPyun YongHyeon 	uint64_t		Reserved4[2];
25472280c16bSPyun YongHyeon 	/* RX MAC statistics */
25482280c16bSPyun YongHyeon 	uint64_t		ifHCInOctets;
25492280c16bSPyun YongHyeon 	uint64_t		Reserved5;
25502280c16bSPyun YongHyeon 	uint64_t		etherStatsFragments;
25512280c16bSPyun YongHyeon 	uint64_t		ifHCInUcastPkts;
25522280c16bSPyun YongHyeon 	uint64_t		ifHCInMulticastPkts;
25532280c16bSPyun YongHyeon 	uint64_t		ifHCInBroadcastPkts;
25542280c16bSPyun YongHyeon 	uint64_t		dot3StatsFCSErrors;
25552280c16bSPyun YongHyeon 	uint64_t		dot3StatsAlignmentErrors;
25562280c16bSPyun YongHyeon 	uint64_t		xonPauseFramesReceived;
25572280c16bSPyun YongHyeon 	uint64_t		xoffPauseFramesReceived;
25582280c16bSPyun YongHyeon 	uint64_t		macControlFramesReceived;
25592280c16bSPyun YongHyeon 	uint64_t		xoffStateEntered;
25602280c16bSPyun YongHyeon 	uint64_t		dot3StatsFramesTooLong;
25612280c16bSPyun YongHyeon 	uint64_t		etherStatsJabbers;
25622280c16bSPyun YongHyeon 	uint64_t		etherStatsUndersizePkts;
25632280c16bSPyun YongHyeon 	/* Receive List Placement control */
25642280c16bSPyun YongHyeon 	uint64_t		FramesDroppedDueToFilters;
25652280c16bSPyun YongHyeon 	uint64_t		DmaWriteQueueFull;
25662280c16bSPyun YongHyeon 	uint64_t		DmaWriteHighPriQueueFull;
25672280c16bSPyun YongHyeon 	uint64_t		NoMoreRxBDs;
25682280c16bSPyun YongHyeon 	uint64_t		InputDiscards;
25692280c16bSPyun YongHyeon 	uint64_t		InputErrors;
25702280c16bSPyun YongHyeon 	uint64_t		RecvThresholdHit;
25710434d1b8SBill Paul };
25720434d1b8SBill Paul 
25730434d1b8SBill Paul struct bge_stats {
2574a6c21371SGleb Smirnoff 	uint8_t		Reserved0[256];
25750434d1b8SBill Paul 
25760434d1b8SBill Paul 	/* Statistics maintained by Receive MAC. */
25770434d1b8SBill Paul 	struct bge_rx_mac_stats rxstats;
25780434d1b8SBill Paul 
25790434d1b8SBill Paul 	bge_hostaddr		Unused1[37];
25800434d1b8SBill Paul 
25810434d1b8SBill Paul 	/* Statistics maintained by Transmit MAC. */
25820434d1b8SBill Paul 	struct bge_tx_mac_stats txstats;
258395d67482SBill Paul 
258495d67482SBill Paul 	bge_hostaddr		Unused2[31];
258595d67482SBill Paul 
258695d67482SBill Paul 	/* Statistics maintained by Receive List Placement. */
258795d67482SBill Paul 	bge_hostaddr		COSIfHCInPkts[16];
258895d67482SBill Paul 	bge_hostaddr		COSFramesDroppedDueToFilters;
258995d67482SBill Paul 	bge_hostaddr		nicDmaWriteQueueFull;
259095d67482SBill Paul 	bge_hostaddr		nicDmaWriteHighPriQueueFull;
259195d67482SBill Paul 	bge_hostaddr		nicNoMoreRxBDs;
259295d67482SBill Paul 	bge_hostaddr		ifInDiscards;
259395d67482SBill Paul 	bge_hostaddr		ifInErrors;
259495d67482SBill Paul 	bge_hostaddr		nicRecvThresholdHit;
259595d67482SBill Paul 
259695d67482SBill Paul 	bge_hostaddr		Unused3[9];
259795d67482SBill Paul 
259895d67482SBill Paul 	/* Statistics maintained by Send Data Initiator. */
259995d67482SBill Paul 	bge_hostaddr		COSIfHCOutPkts[16];
260095d67482SBill Paul 	bge_hostaddr		nicDmaReadQueueFull;
260195d67482SBill Paul 	bge_hostaddr		nicDmaReadHighPriQueueFull;
260295d67482SBill Paul 	bge_hostaddr		nicSendDataCompQueueFull;
260395d67482SBill Paul 
260495d67482SBill Paul 	/* Statistics maintained by Host Coalescing. */
260595d67482SBill Paul 	bge_hostaddr		nicRingSetSendProdIndex;
260695d67482SBill Paul 	bge_hostaddr		nicRingStatusUpdate;
260795d67482SBill Paul 	bge_hostaddr		nicInterrupts;
260895d67482SBill Paul 	bge_hostaddr		nicAvoidedInterrupts;
260995d67482SBill Paul 	bge_hostaddr		nicSendThresholdHit;
261095d67482SBill Paul 
2611a6c21371SGleb Smirnoff 	uint8_t		Reserved4[320];
261295d67482SBill Paul };
261395d67482SBill Paul 
261495d67482SBill Paul /*
261595d67482SBill Paul  * Tigon general information block. This resides in host memory
261695d67482SBill Paul  * and contains the status counters, ring control blocks and
261795d67482SBill Paul  * producer pointers.
261895d67482SBill Paul  */
261995d67482SBill Paul 
262095d67482SBill Paul struct bge_gib {
262195d67482SBill Paul 	struct bge_stats	bge_stats;
262295d67482SBill Paul 	struct bge_rcb		bge_tx_rcb[16];
262395d67482SBill Paul 	struct bge_rcb		bge_std_rx_rcb;
262495d67482SBill Paul 	struct bge_rcb		bge_jumbo_rx_rcb;
262595d67482SBill Paul 	struct bge_rcb		bge_mini_rx_rcb;
262695d67482SBill Paul 	struct bge_rcb		bge_return_rcb;
262795d67482SBill Paul };
262895d67482SBill Paul 
262995d67482SBill Paul #define	BGE_FRAMELEN		1518
263095d67482SBill Paul #define	BGE_MAX_FRAMELEN	1536
263195d67482SBill Paul #define	BGE_JUMBO_FRAMELEN	9018
263295d67482SBill Paul #define	BGE_JUMBO_MTU		(BGE_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
263395d67482SBill Paul #define	BGE_MIN_FRAMELEN		60
263495d67482SBill Paul 
263595d67482SBill Paul /*
263695d67482SBill Paul  * Other utility macros.
263795d67482SBill Paul  */
263895d67482SBill Paul #define	BGE_INC(x, y)	(x) = (x + 1) % y
263995d67482SBill Paul 
264095d67482SBill Paul /*
264195d67482SBill Paul  * Register access macros. The Tigon always uses memory mapped register
264295d67482SBill Paul  * accesses and all registers must be accessed with 32 bit operations.
264395d67482SBill Paul  */
264495d67482SBill Paul 
264595d67482SBill Paul #define	CSR_WRITE_4(sc, reg, val)	\
2646c00cf722SMarius Strobl 	bus_write_4(sc->bge_res, reg, val)
264795d67482SBill Paul 
264895d67482SBill Paul #define	CSR_READ_4(sc, reg)		\
2649c00cf722SMarius Strobl 	bus_read_4(sc->bge_res, reg)
265095d67482SBill Paul 
265195d67482SBill Paul #define	BGE_SETBIT(sc, reg, x)	\
265229f19445SAlfred Perlstein 	CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) | (x)))
265395d67482SBill Paul #define	BGE_CLRBIT(sc, reg, x)	\
265429f19445SAlfred Perlstein 	CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) & ~(x)))
265595d67482SBill Paul 
265695d67482SBill Paul #define	PCI_SETBIT(dev, reg, x, s)	\
265729f19445SAlfred Perlstein 	pci_write_config(dev, reg, (pci_read_config(dev, reg, s) | (x)), s)
265895d67482SBill Paul #define	PCI_CLRBIT(dev, reg, x, s)	\
265929f19445SAlfred Perlstein 	pci_write_config(dev, reg, (pci_read_config(dev, reg, s) & ~(x)), s)
266095d67482SBill Paul 
266195d67482SBill Paul /*
266277982948SPyun YongHyeon  * Memory management stuff.
266395d67482SBill Paul  */
266495d67482SBill Paul 
26654e7ba1abSGleb Smirnoff #define	BGE_NSEG_JUMBO	4
26661be6acb7SGleb Smirnoff #define	BGE_NSEG_NEW	32
2667ca3f1187SPyun YongHyeon #define	BGE_TSOSEG_SZ	4096
26681be6acb7SGleb Smirnoff 
2669f681b29aSPyun YongHyeon /* Maximum DMA address for controllers that have 40bit DMA address bug. */
2670f681b29aSPyun YongHyeon #if (BUS_SPACE_MAXADDR < 0xFFFFFFFFFF)
2671f681b29aSPyun YongHyeon #define	BGE_DMA_MAXADDR		BUS_SPACE_MAXADDR
2672f681b29aSPyun YongHyeon #else
2673f681b29aSPyun YongHyeon #define	BGE_DMA_MAXADDR		0xFFFFFFFFFF
2674f681b29aSPyun YongHyeon #endif
2675f681b29aSPyun YongHyeon 
267638cc6151SPyun YongHyeon #ifdef PAE
267738cc6151SPyun YongHyeon #define	BGE_DMA_BNDRY		0x80000000
26785b610048SPyun YongHyeon #else
267938cc6151SPyun YongHyeon #if (BUS_SPACE_MAXADDR > 0xFFFFFFFF)
268038cc6151SPyun YongHyeon #define	BGE_DMA_BNDRY		0x100000000
268138cc6151SPyun YongHyeon #else
268238cc6151SPyun YongHyeon #define	BGE_DMA_BNDRY		0
268338cc6151SPyun YongHyeon #endif
26845b610048SPyun YongHyeon #endif
26855b610048SPyun YongHyeon 
268695d67482SBill Paul /*
268795d67482SBill Paul  * Ring structures. Most of these reside in host memory and we tell
268895d67482SBill Paul  * the NIC where they are via the ring control blocks. The exceptions
268995d67482SBill Paul  * are the tx and command rings, which live in NIC memory and which
269095d67482SBill Paul  * we access via the shared memory window.
269195d67482SBill Paul  */
2692f41ac2beSBill Paul 
269395d67482SBill Paul struct bge_ring_data {
2694f41ac2beSBill Paul 	struct bge_rx_bd	*bge_rx_std_ring;
2695f41ac2beSBill Paul 	bus_addr_t		bge_rx_std_ring_paddr;
26961be6acb7SGleb Smirnoff 	struct bge_extrx_bd	*bge_rx_jumbo_ring;
2697f41ac2beSBill Paul 	bus_addr_t		bge_rx_jumbo_ring_paddr;
2698f41ac2beSBill Paul 	struct bge_rx_bd	*bge_rx_return_ring;
2699f41ac2beSBill Paul 	bus_addr_t		bge_rx_return_ring_paddr;
2700f41ac2beSBill Paul 	struct bge_tx_bd	*bge_tx_ring;
2701f41ac2beSBill Paul 	bus_addr_t		bge_tx_ring_paddr;
2702f41ac2beSBill Paul 	struct bge_status_block	*bge_status_block;
2703f41ac2beSBill Paul 	bus_addr_t		bge_status_block_paddr;
2704f41ac2beSBill Paul 	struct bge_stats	*bge_stats;
2705f41ac2beSBill Paul 	bus_addr_t		bge_stats_paddr;
270695d67482SBill Paul 	struct bge_gib		bge_info;
270795d67482SBill Paul };
270895d67482SBill Paul 
2709f41ac2beSBill Paul #define	BGE_STD_RX_RING_SZ	\
2710f41ac2beSBill Paul 	(sizeof(struct bge_rx_bd) * BGE_STD_RX_RING_CNT)
2711f41ac2beSBill Paul #define	BGE_JUMBO_RX_RING_SZ	\
27121be6acb7SGleb Smirnoff 	(sizeof(struct bge_extrx_bd) * BGE_JUMBO_RX_RING_CNT)
2713f41ac2beSBill Paul #define	BGE_TX_RING_SZ		\
2714f41ac2beSBill Paul 	(sizeof(struct bge_tx_bd) * BGE_TX_RING_CNT)
2715f41ac2beSBill Paul #define	BGE_RX_RTN_RING_SZ(x)	\
2716f41ac2beSBill Paul 	(sizeof(struct bge_rx_bd) * x->bge_return_ring_cnt)
2717f41ac2beSBill Paul 
2718f41ac2beSBill Paul #define	BGE_STATUS_BLK_SZ	sizeof (struct bge_status_block)
2719f41ac2beSBill Paul 
2720f41ac2beSBill Paul #define	BGE_STATS_SZ		sizeof (struct bge_stats)
2721f41ac2beSBill Paul 
272295d67482SBill Paul /*
272395d67482SBill Paul  * Mbuf pointers. We need these to keep track of the virtual addresses
272495d67482SBill Paul  * of our mbuf chains since we can only convert from physical to virtual,
272595d67482SBill Paul  * not the other way around.
272695d67482SBill Paul  */
272795d67482SBill Paul struct bge_chain_data {
2728f41ac2beSBill Paul 	bus_dma_tag_t		bge_parent_tag;
27295b610048SPyun YongHyeon 	bus_dma_tag_t		bge_buffer_tag;
2730f41ac2beSBill Paul 	bus_dma_tag_t		bge_rx_std_ring_tag;
2731f41ac2beSBill Paul 	bus_dma_tag_t		bge_rx_jumbo_ring_tag;
2732f41ac2beSBill Paul 	bus_dma_tag_t		bge_rx_return_ring_tag;
2733f41ac2beSBill Paul 	bus_dma_tag_t		bge_tx_ring_tag;
2734f41ac2beSBill Paul 	bus_dma_tag_t		bge_status_tag;
2735f41ac2beSBill Paul 	bus_dma_tag_t		bge_stats_tag;
27360ac56796SPyun YongHyeon 	bus_dma_tag_t		bge_rx_mtag;	/* Rx mbuf mapping tag */
27370ac56796SPyun YongHyeon 	bus_dma_tag_t		bge_tx_mtag;	/* Tx mbuf mapping tag */
27380ac56796SPyun YongHyeon 	bus_dma_tag_t		bge_mtag_jumbo;	/* Jumbo mbuf mapping tag */
2739f41ac2beSBill Paul 	bus_dmamap_t		bge_tx_dmamap[BGE_TX_RING_CNT];
2740943787f3SPyun YongHyeon 	bus_dmamap_t		bge_rx_std_sparemap;
2741f41ac2beSBill Paul 	bus_dmamap_t		bge_rx_std_dmamap[BGE_STD_RX_RING_CNT];
2742943787f3SPyun YongHyeon 	bus_dmamap_t		bge_rx_jumbo_sparemap;
2743f41ac2beSBill Paul 	bus_dmamap_t		bge_rx_jumbo_dmamap[BGE_JUMBO_RX_RING_CNT];
2744f41ac2beSBill Paul 	bus_dmamap_t		bge_rx_std_ring_map;
2745f41ac2beSBill Paul 	bus_dmamap_t		bge_rx_jumbo_ring_map;
2746f41ac2beSBill Paul 	bus_dmamap_t		bge_tx_ring_map;
2747f41ac2beSBill Paul 	bus_dmamap_t		bge_rx_return_ring_map;
2748f41ac2beSBill Paul 	bus_dmamap_t		bge_status_map;
2749f41ac2beSBill Paul 	bus_dmamap_t		bge_stats_map;
275095d67482SBill Paul 	struct mbuf		*bge_tx_chain[BGE_TX_RING_CNT];
275195d67482SBill Paul 	struct mbuf		*bge_rx_std_chain[BGE_STD_RX_RING_CNT];
275295d67482SBill Paul 	struct mbuf		*bge_rx_jumbo_chain[BGE_JUMBO_RX_RING_CNT];
2753e0b7b101SPyun YongHyeon 	int			bge_rx_std_seglen[BGE_STD_RX_RING_CNT];
2754e0b7b101SPyun YongHyeon 	int			bge_rx_jumbo_seglen[BGE_JUMBO_RX_RING_CNT][4];
2755f41ac2beSBill Paul };
2756f41ac2beSBill Paul 
2757f41ac2beSBill Paul struct bge_dmamap_arg {
2758f41ac2beSBill Paul 	bus_addr_t		bge_busaddr;
275995d67482SBill Paul };
276095d67482SBill Paul 
276195d67482SBill Paul #define	BGE_HWREV_TIGON		0x01
276295d67482SBill Paul #define	BGE_HWREV_TIGON_II	0x02
27630434d1b8SBill Paul #define	BGE_TIMEOUT		100000
276495d67482SBill Paul #define	BGE_TXCONS_UNSET		0xFFFF	/* impossible value */
276595d67482SBill Paul 
276695d67482SBill Paul struct bge_bcom_hack {
276795d67482SBill Paul 	int			reg;
276895d67482SBill Paul 	int			val;
276995d67482SBill Paul };
277095d67482SBill Paul 
27718cb1383cSDoug Ambrisko #define	ASF_ENABLE		1
27728cb1383cSDoug Ambrisko #define	ASF_NEW_HANDSHAKE	2
27738cb1383cSDoug Ambrisko #define	ASF_STACKUP		4
27748cb1383cSDoug Ambrisko 
277595d67482SBill Paul struct bge_softc {
2776fc74a9f9SBrooks Davis 	struct ifnet		*bge_ifp;	/* interface info */
277795d67482SBill Paul 	device_t		bge_dev;
27780f9bd73bSSam Leffler 	struct mtx		bge_mtx;
277995d67482SBill Paul 	device_t		bge_miibus;
278095d67482SBill Paul 	void			*bge_intrhand;
278195d67482SBill Paul 	struct resource		*bge_irq;
278295d67482SBill Paul 	struct resource		*bge_res;
278395d67482SBill Paul 	struct ifmedia		bge_ifmedia;	/* TBI media info */
27840aaf1057SPyun YongHyeon 	int			bge_expcap;
27850aaf1057SPyun YongHyeon 	int			bge_msicap;
27860aaf1057SPyun YongHyeon 	int			bge_pcixcap;
2787652ae483SGleb Smirnoff 	uint32_t		bge_flags;
27885ee49a3aSJung-uk Kim #define	BGE_FLAG_TBI		0x00000001
27895ee49a3aSJung-uk Kim #define	BGE_FLAG_JUMBO		0x00000002
2790f5459d4cSPyun YongHyeon #define	BGE_FLAG_JUMBO_STD	0x00000004
27915fea260fSMarius Strobl #define	BGE_FLAG_EADDR		0x00000008
2792ea3b4127SPyun YongHyeon #define	BGE_FLAG_MII_SERDES	0x00000010
2793a813ed78SPyun YongHyeon #define	BGE_FLAG_CPMU_PRESENT	0x00000020
27941108273aSPyun YongHyeon #define	BGE_FLAG_TAGGED_STATUS	0x00000040
27955ee49a3aSJung-uk Kim #define	BGE_FLAG_MSI		0x00000100
27965ee49a3aSJung-uk Kim #define	BGE_FLAG_PCIX		0x00000200
27975ee49a3aSJung-uk Kim #define	BGE_FLAG_PCIE		0x00000400
2798ca3f1187SPyun YongHyeon #define	BGE_FLAG_TSO		0x00000800
27991108273aSPyun YongHyeon #define	BGE_FLAG_TSO3		0x00001000
28001108273aSPyun YongHyeon #define	BGE_FLAG_JUMBO_FRAME	0x00002000
2801757402fbSPyun YongHyeon #define	BGE_FLAG_5700_FAMILY	0x00010000
2802757402fbSPyun YongHyeon #define	BGE_FLAG_5705_PLUS	0x00020000
2803757402fbSPyun YongHyeon #define	BGE_FLAG_5714_FAMILY	0x00040000
2804757402fbSPyun YongHyeon #define	BGE_FLAG_575X_PLUS	0x00080000
2805757402fbSPyun YongHyeon #define	BGE_FLAG_5755_PLUS	0x00100000
2806757402fbSPyun YongHyeon #define	BGE_FLAG_5788		0x00200000
28071108273aSPyun YongHyeon #define	BGE_FLAG_5717_PLUS	0x00400000
2808757402fbSPyun YongHyeon #define	BGE_FLAG_40BIT_BUG	0x01000000
2809757402fbSPyun YongHyeon #define	BGE_FLAG_4G_BNDRY_BUG	0x02000000
2810757402fbSPyun YongHyeon #define	BGE_FLAG_RX_ALIGNBUG	0x04000000
2811d598b626SPyun YongHyeon #define	BGE_FLAG_SHORT_DMA_BUG	0x08000000
2812a7fcfcf3SPyun YongHyeon #define	BGE_FLAG_4K_RDMA_BUG	0x10000000
2813757402fbSPyun YongHyeon 	uint32_t		bge_phy_flags;
2814cb777a07SPyun YongHyeon #define	BGE_PHY_NO_WIRESPEED	0x00000001
2815757402fbSPyun YongHyeon #define	BGE_PHY_ADC_BUG		0x00000002
2816757402fbSPyun YongHyeon #define	BGE_PHY_5704_A0_BUG	0x00000004
2817757402fbSPyun YongHyeon #define	BGE_PHY_JITTER_BUG	0x00000008
2818757402fbSPyun YongHyeon #define	BGE_PHY_BER_BUG		0x00000010
2819757402fbSPyun YongHyeon #define	BGE_PHY_ADJUST_TRIM	0x00000020
2820757402fbSPyun YongHyeon #define	BGE_PHY_CRC_BUG		0x00000040
2821757402fbSPyun YongHyeon #define	BGE_PHY_NO_3LED		0x00000080
2822a6c21371SGleb Smirnoff 	uint32_t		bge_chipid;
2823a5779553SStanislav Sedov 	uint32_t		bge_asicrev;
2824a5779553SStanislav Sedov 	uint32_t		bge_chiprev;
28258cb1383cSDoug Ambrisko 	uint8_t			bge_asf_mode;
28268cb1383cSDoug Ambrisko 	uint8_t			bge_asf_count;
2827f41ac2beSBill Paul 	struct bge_ring_data	bge_ldata;	/* rings */
282895d67482SBill Paul 	struct bge_chain_data	bge_cdata;	/* mbufs */
2829a6c21371SGleb Smirnoff 	uint16_t		bge_tx_saved_considx;
2830a6c21371SGleb Smirnoff 	uint16_t		bge_rx_saved_considx;
2831a6c21371SGleb Smirnoff 	uint16_t		bge_ev_saved_considx;
2832a6c21371SGleb Smirnoff 	uint16_t		bge_return_ring_cnt;
2833a6c21371SGleb Smirnoff 	uint16_t		bge_std;	/* current std ring head */
2834a6c21371SGleb Smirnoff 	uint16_t		bge_jumbo;	/* current jumo ring head */
2835a6c21371SGleb Smirnoff 	uint32_t		bge_stat_ticks;
2836a6c21371SGleb Smirnoff 	uint32_t		bge_rx_coal_ticks;
2837a6c21371SGleb Smirnoff 	uint32_t		bge_tx_coal_ticks;
2838a6c21371SGleb Smirnoff 	uint32_t		bge_tx_prodidx;
2839a6c21371SGleb Smirnoff 	uint32_t		bge_rx_max_coal_bds;
2840a6c21371SGleb Smirnoff 	uint32_t		bge_tx_max_coal_bds;
2841a813ed78SPyun YongHyeon 	uint32_t		bge_mi_mode;
284295d67482SBill Paul 	int			bge_if_flags;
284395d67482SBill Paul 	int			bge_txcnt;
28447b97099dSOleg Bulyzhin 	int			bge_link;	/* link state */
28457b97099dSOleg Bulyzhin 	int			bge_link_evt;	/* pending link event */
2846b74e67fbSGleb Smirnoff 	int			bge_timer;
2847beaa2ae1SPyun YongHyeon 	int			bge_forced_collapse;
284835f945cdSPyun YongHyeon 	int			bge_forced_udpcsum;
284935f945cdSPyun YongHyeon 	int			bge_csum_features;
28500f9bd73bSSam Leffler 	struct callout		bge_stat_ch;
28517e6e2507SJung-uk Kim 	uint32_t		bge_rx_discards;
28527e6e2507SJung-uk Kim 	uint32_t		bge_tx_discards;
28537e6e2507SJung-uk Kim 	uint32_t		bge_tx_collisions;
285475719184SGleb Smirnoff #ifdef DEVICE_POLLING
285575719184SGleb Smirnoff 	int			rxcycles;
285675719184SGleb Smirnoff #endif /* DEVICE_POLLING */
28572280c16bSPyun YongHyeon 	struct bge_mac_stats	bge_mac_stats;
2858dfe0df9aSPyun YongHyeon 	struct task		bge_intr_task;
2859dfe0df9aSPyun YongHyeon 	struct taskqueue	*bge_tq;
286095d67482SBill Paul };
28610f9bd73bSSam Leffler 
28620f9bd73bSSam Leffler #define	BGE_LOCK_INIT(_sc, _name) \
28630f9bd73bSSam Leffler 	mtx_init(&(_sc)->bge_mtx, _name, MTX_NETWORK_LOCK, MTX_DEF)
28640f9bd73bSSam Leffler #define	BGE_LOCK(_sc)		mtx_lock(&(_sc)->bge_mtx)
28650f9bd73bSSam Leffler #define	BGE_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->bge_mtx, MA_OWNED)
28660f9bd73bSSam Leffler #define	BGE_UNLOCK(_sc)		mtx_unlock(&(_sc)->bge_mtx)
28670f9bd73bSSam Leffler #define	BGE_LOCK_DESTROY(_sc)	mtx_destroy(&(_sc)->bge_mtx)
2868