1098ca2bdSWarner Losh /*- 295d67482SBill Paul * Copyright (c) 2001 Wind River Systems 395d67482SBill Paul * Copyright (c) 1997, 1998, 1999, 2001 495d67482SBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 595d67482SBill Paul * 695d67482SBill Paul * Redistribution and use in source and binary forms, with or without 795d67482SBill Paul * modification, are permitted provided that the following conditions 895d67482SBill Paul * are met: 995d67482SBill Paul * 1. Redistributions of source code must retain the above copyright 1095d67482SBill Paul * notice, this list of conditions and the following disclaimer. 1195d67482SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1295d67482SBill Paul * notice, this list of conditions and the following disclaimer in the 1395d67482SBill Paul * documentation and/or other materials provided with the distribution. 1495d67482SBill Paul * 3. All advertising materials mentioning features or use of this software 1595d67482SBill Paul * must display the following acknowledgement: 1695d67482SBill Paul * This product includes software developed by Bill Paul. 1795d67482SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1895d67482SBill Paul * may be used to endorse or promote products derived from this software 1995d67482SBill Paul * without specific prior written permission. 2095d67482SBill Paul * 2195d67482SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2295d67482SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2395d67482SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2495d67482SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2595d67482SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2695d67482SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2795d67482SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2895d67482SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2995d67482SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 3095d67482SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3195d67482SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3295d67482SBill Paul */ 3395d67482SBill Paul 34aad970f1SDavid E. O'Brien #include <sys/cdefs.h> 35aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$"); 36aad970f1SDavid E. O'Brien 3795d67482SBill Paul /* 3895d67482SBill Paul * Broadcom BCM570x family gigabit ethernet driver for FreeBSD. 3995d67482SBill Paul * 4095d67482SBill Paul * The Broadcom BCM5700 is based on technology originally developed by 4195d67482SBill Paul * Alteon Networks as part of the Tigon I and Tigon II gigabit ethernet 4295d67482SBill Paul * MAC chips. The BCM5700, sometimes refered to as the Tigon III, has 4395d67482SBill Paul * two on-board MIPS R4000 CPUs and can have as much as 16MB of external 4495d67482SBill Paul * SSRAM. The BCM5700 supports TCP, UDP and IP checksum offload, jumbo 4595d67482SBill Paul * frames, highly configurable RX filtering, and 16 RX and TX queues 4695d67482SBill Paul * (which, along with RX filter rules, can be used for QOS applications). 4795d67482SBill Paul * Other features, such as TCP segmentation, may be available as part 4895d67482SBill Paul * of value-added firmware updates. Unlike the Tigon I and Tigon II, 4995d67482SBill Paul * firmware images can be stored in hardware and need not be compiled 5095d67482SBill Paul * into the driver. 5195d67482SBill Paul * 5295d67482SBill Paul * The BCM5700 supports the PCI v2.2 and PCI-X v1.0 standards, and will 5395d67482SBill Paul * function in a 32-bit/64-bit 33/66Mhz bus, or a 64-bit/133Mhz bus. 5495d67482SBill Paul * 5595d67482SBill Paul * The BCM5701 is a single-chip solution incorporating both the BCM5700 5698b28ee5SBill Paul * MAC and a BCM5401 10/100/1000 PHY. Unlike the BCM5700, the BCM5701 5795d67482SBill Paul * does not support external SSRAM. 5895d67482SBill Paul * 5995d67482SBill Paul * Broadcom also produces a variation of the BCM5700 under the "Altima" 6095d67482SBill Paul * brand name, which is functionally similar but lacks PCI-X support. 6195d67482SBill Paul * 6295d67482SBill Paul * Without external SSRAM, you can only have at most 4 TX rings, 6395d67482SBill Paul * and the use of the mini RX ring is disabled. This seems to imply 6495d67482SBill Paul * that these features are simply not available on the BCM5701. As a 6595d67482SBill Paul * result, this driver does not implement any support for the mini RX 6695d67482SBill Paul * ring. 6795d67482SBill Paul */ 6895d67482SBill Paul 6975719184SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS 7075719184SGleb Smirnoff #include "opt_device_polling.h" 7175719184SGleb Smirnoff #endif 7275719184SGleb Smirnoff 7395d67482SBill Paul #include <sys/param.h> 74f41ac2beSBill Paul #include <sys/endian.h> 7595d67482SBill Paul #include <sys/systm.h> 7695d67482SBill Paul #include <sys/sockio.h> 7795d67482SBill Paul #include <sys/mbuf.h> 7895d67482SBill Paul #include <sys/malloc.h> 7995d67482SBill Paul #include <sys/kernel.h> 80fe12f24bSPoul-Henning Kamp #include <sys/module.h> 8195d67482SBill Paul #include <sys/socket.h> 8295d67482SBill Paul 8395d67482SBill Paul #include <net/if.h> 8495d67482SBill Paul #include <net/if_arp.h> 8595d67482SBill Paul #include <net/ethernet.h> 8695d67482SBill Paul #include <net/if_dl.h> 8795d67482SBill Paul #include <net/if_media.h> 8895d67482SBill Paul 8995d67482SBill Paul #include <net/bpf.h> 9095d67482SBill Paul 9195d67482SBill Paul #include <net/if_types.h> 9295d67482SBill Paul #include <net/if_vlan_var.h> 9395d67482SBill Paul 9495d67482SBill Paul #include <netinet/in_systm.h> 9595d67482SBill Paul #include <netinet/in.h> 9695d67482SBill Paul #include <netinet/ip.h> 9795d67482SBill Paul 9895d67482SBill Paul #include <machine/clock.h> /* for DELAY */ 9995d67482SBill Paul #include <machine/bus.h> 10095d67482SBill Paul #include <machine/resource.h> 10195d67482SBill Paul #include <sys/bus.h> 10295d67482SBill Paul #include <sys/rman.h> 10395d67482SBill Paul 10495d67482SBill Paul #include <dev/mii/mii.h> 10595d67482SBill Paul #include <dev/mii/miivar.h> 1062d3ce713SDavid E. O'Brien #include "miidevs.h" 10795d67482SBill Paul #include <dev/mii/brgphyreg.h> 10895d67482SBill Paul 1094fbd232cSWarner Losh #include <dev/pci/pcireg.h> 1104fbd232cSWarner Losh #include <dev/pci/pcivar.h> 11195d67482SBill Paul 11295d67482SBill Paul #include <dev/bge/if_bgereg.h> 11395d67482SBill Paul 114ff50922bSDoug White #include "opt_bge.h" 115ff50922bSDoug White 1165ddc5794SJohn Polstra #define BGE_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 11795d67482SBill Paul 118f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, pci, 1, 1, 1); 119f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, ether, 1, 1, 1); 12095d67482SBill Paul MODULE_DEPEND(bge, miibus, 1, 1, 1); 12195d67482SBill Paul 1227b279558SWarner Losh /* "device miibus" required. See GENERIC if you get errors here. */ 12395d67482SBill Paul #include "miibus_if.h" 12495d67482SBill Paul 12595d67482SBill Paul /* 12695d67482SBill Paul * Various supported device vendors/types and their names. Note: the 12795d67482SBill Paul * spec seems to indicate that the hardware still has Alteon's vendor 12895d67482SBill Paul * ID burned into it, though it will always be overriden by the vendor 12995d67482SBill Paul * ID in the EEPROM. Just to be safe, we cover all possibilities. 13095d67482SBill Paul */ 131029e2ee3SJohn Polstra #define BGE_DEVDESC_MAX 64 /* Maximum device description length */ 13295d67482SBill Paul 13395d67482SBill Paul static struct bge_type bge_devs[] = { 13495d67482SBill Paul { ALT_VENDORID, ALT_DEVICEID_BCM5700, 13595d67482SBill Paul "Broadcom BCM5700 Gigabit Ethernet" }, 13695d67482SBill Paul { ALT_VENDORID, ALT_DEVICEID_BCM5701, 13795d67482SBill Paul "Broadcom BCM5701 Gigabit Ethernet" }, 13895d67482SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5700, 13995d67482SBill Paul "Broadcom BCM5700 Gigabit Ethernet" }, 14095d67482SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5701, 14195d67482SBill Paul "Broadcom BCM5701 Gigabit Ethernet" }, 1420434d1b8SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5702, 1430434d1b8SBill Paul "Broadcom BCM5702 Gigabit Ethernet" }, 14401598b8dSMitsuru IWASAKI { BCOM_VENDORID, BCOM_DEVICEID_BCM5702X, 14501598b8dSMitsuru IWASAKI "Broadcom BCM5702X Gigabit Ethernet" }, 1460434d1b8SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5703, 1470434d1b8SBill Paul "Broadcom BCM5703 Gigabit Ethernet" }, 148b1265c1aSJohn Polstra { BCOM_VENDORID, BCOM_DEVICEID_BCM5703X, 149b1265c1aSJohn Polstra "Broadcom BCM5703X Gigabit Ethernet" }, 1506ac6d2c8SPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5704C, 1516ac6d2c8SPaul Saab "Broadcom BCM5704C Dual Gigabit Ethernet" }, 1526ac6d2c8SPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5704S, 1536ac6d2c8SPaul Saab "Broadcom BCM5704S Dual Gigabit Ethernet" }, 1540434d1b8SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5705, 1550434d1b8SBill Paul "Broadcom BCM5705 Gigabit Ethernet" }, 156c001ccf2SPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5705K, 157c001ccf2SPaul Saab "Broadcom BCM5705K Gigabit Ethernet" }, 1580434d1b8SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5705M, 1590434d1b8SBill Paul "Broadcom BCM5705M Gigabit Ethernet" }, 1600434d1b8SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5705M_ALT, 1610434d1b8SBill Paul "Broadcom BCM5705M Gigabit Ethernet" }, 162419c028bSPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5714C, 163419c028bSPaul Saab "Broadcom BCM5714C Gigabit Ethernet" }, 16435ca8069SPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5721, 16535ca8069SPaul Saab "Broadcom BCM5721 Gigabit Ethernet" }, 166e53d81eeSPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5750, 167e53d81eeSPaul Saab "Broadcom BCM5750 Gigabit Ethernet" }, 168e53d81eeSPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5750M, 169e53d81eeSPaul Saab "Broadcom BCM5750M Gigabit Ethernet" }, 170e53d81eeSPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5751, 171e53d81eeSPaul Saab "Broadcom BCM5751 Gigabit Ethernet" }, 172d2014b30STai-hwa Liang { BCOM_VENDORID, BCOM_DEVICEID_BCM5751M, 173d2014b30STai-hwa Liang "Broadcom BCM5751M Gigabit Ethernet" }, 174560c1670SGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5752, 175560c1670SGleb Smirnoff "Broadcom BCM5752 Gigabit Ethernet" }, 1760434d1b8SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5782, 1770434d1b8SBill Paul "Broadcom BCM5782 Gigabit Ethernet" }, 1789f71a4c2SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5788, 1799f71a4c2SBill Paul "Broadcom BCM5788 Gigabit Ethernet" }, 180c3615d48SMike Silbersack { BCOM_VENDORID, BCOM_DEVICEID_BCM5789, 181c3615d48SMike Silbersack "Broadcom BCM5789 Gigabit Ethernet" }, 1825d99c641SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5901, 1835d99c641SBill Paul "Broadcom BCM5901 Fast Ethernet" }, 1845d99c641SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5901A2, 1855d99c641SBill Paul "Broadcom BCM5901A2 Fast Ethernet" }, 18695d67482SBill Paul { SK_VENDORID, SK_DEVICEID_ALTIMA, 18795d67482SBill Paul "SysKonnect Gigabit Ethernet" }, 188586d7c2eSJohn Polstra { ALTIMA_VENDORID, ALTIMA_DEVICE_AC1000, 189586d7c2eSJohn Polstra "Altima AC1000 Gigabit Ethernet" }, 1902aae6624SBill Paul { ALTIMA_VENDORID, ALTIMA_DEVICE_AC1002, 1912aae6624SBill Paul "Altima AC1002 Gigabit Ethernet" }, 192470bd96aSJohn Polstra { ALTIMA_VENDORID, ALTIMA_DEVICE_AC9100, 193470bd96aSJohn Polstra "Altima AC9100 Gigabit Ethernet" }, 19495d67482SBill Paul { 0, 0, NULL } 19595d67482SBill Paul }; 19695d67482SBill Paul 197e51a25f8SAlfred Perlstein static int bge_probe (device_t); 198e51a25f8SAlfred Perlstein static int bge_attach (device_t); 199e51a25f8SAlfred Perlstein static int bge_detach (device_t); 20014afefa3SPawel Jakub Dawidek static int bge_suspend (device_t); 20114afefa3SPawel Jakub Dawidek static int bge_resume (device_t); 20295d67482SBill Paul static void bge_release_resources 203e51a25f8SAlfred Perlstein (struct bge_softc *); 204f41ac2beSBill Paul static void bge_dma_map_addr (void *, bus_dma_segment_t *, int, int); 205f41ac2beSBill Paul static void bge_dma_map_tx_desc (void *, bus_dma_segment_t *, int, 206f41ac2beSBill Paul bus_size_t, int); 207f41ac2beSBill Paul static int bge_dma_alloc (device_t); 208f41ac2beSBill Paul static void bge_dma_free (struct bge_softc *); 209f41ac2beSBill Paul 210e51a25f8SAlfred Perlstein static void bge_txeof (struct bge_softc *); 211e51a25f8SAlfred Perlstein static void bge_rxeof (struct bge_softc *); 21295d67482SBill Paul 2130f9bd73bSSam Leffler static void bge_tick_locked (struct bge_softc *); 214e51a25f8SAlfred Perlstein static void bge_tick (void *); 215e51a25f8SAlfred Perlstein static void bge_stats_update (struct bge_softc *); 2160434d1b8SBill Paul static void bge_stats_update_regs 2170434d1b8SBill Paul (struct bge_softc *); 218e51a25f8SAlfred Perlstein static int bge_encap (struct bge_softc *, struct mbuf *, 219e51a25f8SAlfred Perlstein u_int32_t *); 22095d67482SBill Paul 221e51a25f8SAlfred Perlstein static void bge_intr (void *); 2220f9bd73bSSam Leffler static void bge_start_locked (struct ifnet *); 223e51a25f8SAlfred Perlstein static void bge_start (struct ifnet *); 224e51a25f8SAlfred Perlstein static int bge_ioctl (struct ifnet *, u_long, caddr_t); 2250f9bd73bSSam Leffler static void bge_init_locked (struct bge_softc *); 226e51a25f8SAlfred Perlstein static void bge_init (void *); 227e51a25f8SAlfred Perlstein static void bge_stop (struct bge_softc *); 228e51a25f8SAlfred Perlstein static void bge_watchdog (struct ifnet *); 229e51a25f8SAlfred Perlstein static void bge_shutdown (device_t); 230e51a25f8SAlfred Perlstein static int bge_ifmedia_upd (struct ifnet *); 231e51a25f8SAlfred Perlstein static void bge_ifmedia_sts (struct ifnet *, struct ifmediareq *); 23295d67482SBill Paul 233e51a25f8SAlfred Perlstein static u_int8_t bge_eeprom_getbyte (struct bge_softc *, int, u_int8_t *); 234e51a25f8SAlfred Perlstein static int bge_read_eeprom (struct bge_softc *, caddr_t, int, int); 23595d67482SBill Paul 236e51a25f8SAlfred Perlstein static void bge_setmulti (struct bge_softc *); 23795d67482SBill Paul 238e51a25f8SAlfred Perlstein static void bge_handle_events (struct bge_softc *); 239e51a25f8SAlfred Perlstein static int bge_newbuf_std (struct bge_softc *, int, struct mbuf *); 240e51a25f8SAlfred Perlstein static int bge_newbuf_jumbo (struct bge_softc *, int, struct mbuf *); 241e51a25f8SAlfred Perlstein static int bge_init_rx_ring_std (struct bge_softc *); 242e51a25f8SAlfred Perlstein static void bge_free_rx_ring_std (struct bge_softc *); 243e51a25f8SAlfred Perlstein static int bge_init_rx_ring_jumbo (struct bge_softc *); 244e51a25f8SAlfred Perlstein static void bge_free_rx_ring_jumbo (struct bge_softc *); 245e51a25f8SAlfred Perlstein static void bge_free_tx_ring (struct bge_softc *); 246e51a25f8SAlfred Perlstein static int bge_init_tx_ring (struct bge_softc *); 24795d67482SBill Paul 248e51a25f8SAlfred Perlstein static int bge_chipinit (struct bge_softc *); 249e51a25f8SAlfred Perlstein static int bge_blockinit (struct bge_softc *); 25095d67482SBill Paul 2511b4a3b2fSPeter Wemm #ifdef notdef 252e51a25f8SAlfred Perlstein static u_int8_t bge_vpd_readbyte(struct bge_softc *, int); 253e51a25f8SAlfred Perlstein static void bge_vpd_read_res (struct bge_softc *, struct vpd_res *, int); 254e51a25f8SAlfred Perlstein static void bge_vpd_read (struct bge_softc *); 2551b4a3b2fSPeter Wemm #endif 25695d67482SBill Paul 25795d67482SBill Paul static u_int32_t bge_readmem_ind 258e51a25f8SAlfred Perlstein (struct bge_softc *, int); 259e51a25f8SAlfred Perlstein static void bge_writemem_ind (struct bge_softc *, int, int); 26095d67482SBill Paul #ifdef notdef 26195d67482SBill Paul static u_int32_t bge_readreg_ind 262e51a25f8SAlfred Perlstein (struct bge_softc *, int); 26395d67482SBill Paul #endif 264e51a25f8SAlfred Perlstein static void bge_writereg_ind (struct bge_softc *, int, int); 26595d67482SBill Paul 266e51a25f8SAlfred Perlstein static int bge_miibus_readreg (device_t, int, int); 267e51a25f8SAlfred Perlstein static int bge_miibus_writereg (device_t, int, int, int); 268e51a25f8SAlfred Perlstein static void bge_miibus_statchg (device_t); 26975719184SGleb Smirnoff #ifdef DEVICE_POLLING 27075719184SGleb Smirnoff static void bge_poll (struct ifnet *ifp, enum poll_cmd cmd, 27175719184SGleb Smirnoff int count); 27275719184SGleb Smirnoff static void bge_poll_locked (struct ifnet *ifp, enum poll_cmd cmd, 27375719184SGleb Smirnoff int count); 27475719184SGleb Smirnoff #endif 27595d67482SBill Paul 276e51a25f8SAlfred Perlstein static void bge_reset (struct bge_softc *); 277dab5cd05SOleg Bulyzhin static void bge_link_upd (struct bge_softc *); 27895d67482SBill Paul 27995d67482SBill Paul static device_method_t bge_methods[] = { 28095d67482SBill Paul /* Device interface */ 28195d67482SBill Paul DEVMETHOD(device_probe, bge_probe), 28295d67482SBill Paul DEVMETHOD(device_attach, bge_attach), 28395d67482SBill Paul DEVMETHOD(device_detach, bge_detach), 28495d67482SBill Paul DEVMETHOD(device_shutdown, bge_shutdown), 28514afefa3SPawel Jakub Dawidek DEVMETHOD(device_suspend, bge_suspend), 28614afefa3SPawel Jakub Dawidek DEVMETHOD(device_resume, bge_resume), 28795d67482SBill Paul 28895d67482SBill Paul /* bus interface */ 28995d67482SBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 29095d67482SBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 29195d67482SBill Paul 29295d67482SBill Paul /* MII interface */ 29395d67482SBill Paul DEVMETHOD(miibus_readreg, bge_miibus_readreg), 29495d67482SBill Paul DEVMETHOD(miibus_writereg, bge_miibus_writereg), 29595d67482SBill Paul DEVMETHOD(miibus_statchg, bge_miibus_statchg), 29695d67482SBill Paul 29795d67482SBill Paul { 0, 0 } 29895d67482SBill Paul }; 29995d67482SBill Paul 30095d67482SBill Paul static driver_t bge_driver = { 30195d67482SBill Paul "bge", 30295d67482SBill Paul bge_methods, 30395d67482SBill Paul sizeof(struct bge_softc) 30495d67482SBill Paul }; 30595d67482SBill Paul 30695d67482SBill Paul static devclass_t bge_devclass; 30795d67482SBill Paul 308f246e4a1SMatthew N. Dodd DRIVER_MODULE(bge, pci, bge_driver, bge_devclass, 0, 0); 30995d67482SBill Paul DRIVER_MODULE(miibus, bge, miibus_driver, miibus_devclass, 0, 0); 31095d67482SBill Paul 31195d67482SBill Paul static u_int32_t 31295d67482SBill Paul bge_readmem_ind(sc, off) 31395d67482SBill Paul struct bge_softc *sc; 31495d67482SBill Paul int off; 31595d67482SBill Paul { 31695d67482SBill Paul device_t dev; 31795d67482SBill Paul 31895d67482SBill Paul dev = sc->bge_dev; 31995d67482SBill Paul 32095d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4); 32195d67482SBill Paul return(pci_read_config(dev, BGE_PCI_MEMWIN_DATA, 4)); 32295d67482SBill Paul } 32395d67482SBill Paul 32495d67482SBill Paul static void 32595d67482SBill Paul bge_writemem_ind(sc, off, val) 32695d67482SBill Paul struct bge_softc *sc; 32795d67482SBill Paul int off, val; 32895d67482SBill Paul { 32995d67482SBill Paul device_t dev; 33095d67482SBill Paul 33195d67482SBill Paul dev = sc->bge_dev; 33295d67482SBill Paul 33395d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4); 33495d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_DATA, val, 4); 33595d67482SBill Paul 33695d67482SBill Paul return; 33795d67482SBill Paul } 33895d67482SBill Paul 33995d67482SBill Paul #ifdef notdef 34095d67482SBill Paul static u_int32_t 34195d67482SBill Paul bge_readreg_ind(sc, off) 34295d67482SBill Paul struct bge_softc *sc; 34395d67482SBill Paul int off; 34495d67482SBill Paul { 34595d67482SBill Paul device_t dev; 34695d67482SBill Paul 34795d67482SBill Paul dev = sc->bge_dev; 34895d67482SBill Paul 34995d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4); 35095d67482SBill Paul return(pci_read_config(dev, BGE_PCI_REG_DATA, 4)); 35195d67482SBill Paul } 35295d67482SBill Paul #endif 35395d67482SBill Paul 35495d67482SBill Paul static void 35595d67482SBill Paul bge_writereg_ind(sc, off, val) 35695d67482SBill Paul struct bge_softc *sc; 35795d67482SBill Paul int off, val; 35895d67482SBill Paul { 35995d67482SBill Paul device_t dev; 36095d67482SBill Paul 36195d67482SBill Paul dev = sc->bge_dev; 36295d67482SBill Paul 36395d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4); 36495d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_DATA, val, 4); 36595d67482SBill Paul 36695d67482SBill Paul return; 36795d67482SBill Paul } 36895d67482SBill Paul 369f41ac2beSBill Paul /* 370f41ac2beSBill Paul * Map a single buffer address. 371f41ac2beSBill Paul */ 372f41ac2beSBill Paul 373f41ac2beSBill Paul static void 374f41ac2beSBill Paul bge_dma_map_addr(arg, segs, nseg, error) 375f41ac2beSBill Paul void *arg; 376f41ac2beSBill Paul bus_dma_segment_t *segs; 377f41ac2beSBill Paul int nseg; 378f41ac2beSBill Paul int error; 379f41ac2beSBill Paul { 380f41ac2beSBill Paul struct bge_dmamap_arg *ctx; 381f41ac2beSBill Paul 382f41ac2beSBill Paul if (error) 383f41ac2beSBill Paul return; 384f41ac2beSBill Paul 385f41ac2beSBill Paul ctx = arg; 386f41ac2beSBill Paul 387f41ac2beSBill Paul if (nseg > ctx->bge_maxsegs) { 388f41ac2beSBill Paul ctx->bge_maxsegs = 0; 389f41ac2beSBill Paul return; 390f41ac2beSBill Paul } 391f41ac2beSBill Paul 392f41ac2beSBill Paul ctx->bge_busaddr = segs->ds_addr; 393f41ac2beSBill Paul 394f41ac2beSBill Paul return; 395f41ac2beSBill Paul } 396f41ac2beSBill Paul 397f41ac2beSBill Paul /* 398f41ac2beSBill Paul * Map an mbuf chain into an TX ring. 399f41ac2beSBill Paul */ 400f41ac2beSBill Paul 401f41ac2beSBill Paul static void 402f41ac2beSBill Paul bge_dma_map_tx_desc(arg, segs, nseg, mapsize, error) 403f41ac2beSBill Paul void *arg; 404f41ac2beSBill Paul bus_dma_segment_t *segs; 405f41ac2beSBill Paul int nseg; 406f41ac2beSBill Paul bus_size_t mapsize; 407f41ac2beSBill Paul int error; 408f41ac2beSBill Paul { 409f41ac2beSBill Paul struct bge_dmamap_arg *ctx; 410f41ac2beSBill Paul struct bge_tx_bd *d = NULL; 411f41ac2beSBill Paul int i = 0, idx; 412f41ac2beSBill Paul 413f41ac2beSBill Paul if (error) 414f41ac2beSBill Paul return; 415f41ac2beSBill Paul 416f41ac2beSBill Paul ctx = arg; 417f41ac2beSBill Paul 418f41ac2beSBill Paul /* Signal error to caller if there's too many segments */ 419f41ac2beSBill Paul if (nseg > ctx->bge_maxsegs) { 420f41ac2beSBill Paul ctx->bge_maxsegs = 0; 421f41ac2beSBill Paul return; 422f41ac2beSBill Paul } 423f41ac2beSBill Paul 424f41ac2beSBill Paul idx = ctx->bge_idx; 425f41ac2beSBill Paul while(1) { 426f41ac2beSBill Paul d = &ctx->bge_ring[idx]; 427e907febfSPyun YongHyeon d->bge_addr.bge_addr_lo = BGE_ADDR_LO(segs[i].ds_addr); 428e907febfSPyun YongHyeon d->bge_addr.bge_addr_hi = BGE_ADDR_HI(segs[i].ds_addr); 429e907febfSPyun YongHyeon d->bge_len = segs[i].ds_len; 430e907febfSPyun YongHyeon d->bge_flags = ctx->bge_flags; 431f41ac2beSBill Paul i++; 432f41ac2beSBill Paul if (i == nseg) 433f41ac2beSBill Paul break; 434f41ac2beSBill Paul BGE_INC(idx, BGE_TX_RING_CNT); 435f41ac2beSBill Paul } 436f41ac2beSBill Paul 437e907febfSPyun YongHyeon d->bge_flags |= BGE_TXBDFLAG_END; 438f41ac2beSBill Paul ctx->bge_maxsegs = nseg; 439f41ac2beSBill Paul ctx->bge_idx = idx; 440f41ac2beSBill Paul 441f41ac2beSBill Paul return; 442f41ac2beSBill Paul } 443f41ac2beSBill Paul 4441b4a3b2fSPeter Wemm #ifdef notdef 44595d67482SBill Paul static u_int8_t 44695d67482SBill Paul bge_vpd_readbyte(sc, addr) 44795d67482SBill Paul struct bge_softc *sc; 44895d67482SBill Paul int addr; 44995d67482SBill Paul { 45095d67482SBill Paul int i; 45195d67482SBill Paul device_t dev; 45295d67482SBill Paul u_int32_t val; 45395d67482SBill Paul 45495d67482SBill Paul dev = sc->bge_dev; 45595d67482SBill Paul pci_write_config(dev, BGE_PCI_VPD_ADDR, addr, 2); 45695d67482SBill Paul for (i = 0; i < BGE_TIMEOUT * 10; i++) { 45795d67482SBill Paul DELAY(10); 45895d67482SBill Paul if (pci_read_config(dev, BGE_PCI_VPD_ADDR, 2) & BGE_VPD_FLAG) 45995d67482SBill Paul break; 46095d67482SBill Paul } 46195d67482SBill Paul 46295d67482SBill Paul if (i == BGE_TIMEOUT) { 46395d67482SBill Paul printf("bge%d: VPD read timed out\n", sc->bge_unit); 46495d67482SBill Paul return(0); 46595d67482SBill Paul } 46695d67482SBill Paul 46795d67482SBill Paul val = pci_read_config(dev, BGE_PCI_VPD_DATA, 4); 46895d67482SBill Paul 46995d67482SBill Paul return((val >> ((addr % 4) * 8)) & 0xFF); 47095d67482SBill Paul } 47195d67482SBill Paul 47295d67482SBill Paul static void 47395d67482SBill Paul bge_vpd_read_res(sc, res, addr) 47495d67482SBill Paul struct bge_softc *sc; 47595d67482SBill Paul struct vpd_res *res; 47695d67482SBill Paul int addr; 47795d67482SBill Paul { 47895d67482SBill Paul int i; 47995d67482SBill Paul u_int8_t *ptr; 48095d67482SBill Paul 48195d67482SBill Paul ptr = (u_int8_t *)res; 48295d67482SBill Paul for (i = 0; i < sizeof(struct vpd_res); i++) 48395d67482SBill Paul ptr[i] = bge_vpd_readbyte(sc, i + addr); 48495d67482SBill Paul 48595d67482SBill Paul return; 48695d67482SBill Paul } 48795d67482SBill Paul 48895d67482SBill Paul static void 48995d67482SBill Paul bge_vpd_read(sc) 49095d67482SBill Paul struct bge_softc *sc; 49195d67482SBill Paul { 49295d67482SBill Paul int pos = 0, i; 49395d67482SBill Paul struct vpd_res res; 49495d67482SBill Paul 49595d67482SBill Paul if (sc->bge_vpd_prodname != NULL) 49695d67482SBill Paul free(sc->bge_vpd_prodname, M_DEVBUF); 49795d67482SBill Paul if (sc->bge_vpd_readonly != NULL) 49895d67482SBill Paul free(sc->bge_vpd_readonly, M_DEVBUF); 49995d67482SBill Paul sc->bge_vpd_prodname = NULL; 50095d67482SBill Paul sc->bge_vpd_readonly = NULL; 50195d67482SBill Paul 50295d67482SBill Paul bge_vpd_read_res(sc, &res, pos); 50395d67482SBill Paul 50495d67482SBill Paul if (res.vr_id != VPD_RES_ID) { 50595d67482SBill Paul printf("bge%d: bad VPD resource id: expected %x got %x\n", 50695d67482SBill Paul sc->bge_unit, VPD_RES_ID, res.vr_id); 50795d67482SBill Paul return; 50895d67482SBill Paul } 50995d67482SBill Paul 51095d67482SBill Paul pos += sizeof(res); 51195d67482SBill Paul sc->bge_vpd_prodname = malloc(res.vr_len + 1, M_DEVBUF, M_NOWAIT); 51295d67482SBill Paul for (i = 0; i < res.vr_len; i++) 51395d67482SBill Paul sc->bge_vpd_prodname[i] = bge_vpd_readbyte(sc, i + pos); 51495d67482SBill Paul sc->bge_vpd_prodname[i] = '\0'; 51595d67482SBill Paul pos += i; 51695d67482SBill Paul 51795d67482SBill Paul bge_vpd_read_res(sc, &res, pos); 51895d67482SBill Paul 51995d67482SBill Paul if (res.vr_id != VPD_RES_READ) { 52095d67482SBill Paul printf("bge%d: bad VPD resource id: expected %x got %x\n", 52195d67482SBill Paul sc->bge_unit, VPD_RES_READ, res.vr_id); 52295d67482SBill Paul return; 52395d67482SBill Paul } 52495d67482SBill Paul 52595d67482SBill Paul pos += sizeof(res); 52695d67482SBill Paul sc->bge_vpd_readonly = malloc(res.vr_len, M_DEVBUF, M_NOWAIT); 52795d67482SBill Paul for (i = 0; i < res.vr_len + 1; i++) 52895d67482SBill Paul sc->bge_vpd_readonly[i] = bge_vpd_readbyte(sc, i + pos); 52995d67482SBill Paul 53095d67482SBill Paul return; 53195d67482SBill Paul } 5321b4a3b2fSPeter Wemm #endif 53395d67482SBill Paul 53495d67482SBill Paul /* 53595d67482SBill Paul * Read a byte of data stored in the EEPROM at address 'addr.' The 53695d67482SBill Paul * BCM570x supports both the traditional bitbang interface and an 53795d67482SBill Paul * auto access interface for reading the EEPROM. We use the auto 53895d67482SBill Paul * access method. 53995d67482SBill Paul */ 54095d67482SBill Paul static u_int8_t 54195d67482SBill Paul bge_eeprom_getbyte(sc, addr, dest) 54295d67482SBill Paul struct bge_softc *sc; 54395d67482SBill Paul int addr; 54495d67482SBill Paul u_int8_t *dest; 54595d67482SBill Paul { 54695d67482SBill Paul int i; 54795d67482SBill Paul u_int32_t byte = 0; 54895d67482SBill Paul 54995d67482SBill Paul /* 55095d67482SBill Paul * Enable use of auto EEPROM access so we can avoid 55195d67482SBill Paul * having to use the bitbang method. 55295d67482SBill Paul */ 55395d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_AUTO_EEPROM); 55495d67482SBill Paul 55595d67482SBill Paul /* Reset the EEPROM, load the clock period. */ 55695d67482SBill Paul CSR_WRITE_4(sc, BGE_EE_ADDR, 55795d67482SBill Paul BGE_EEADDR_RESET|BGE_EEHALFCLK(BGE_HALFCLK_384SCL)); 55895d67482SBill Paul DELAY(20); 55995d67482SBill Paul 56095d67482SBill Paul /* Issue the read EEPROM command. */ 56195d67482SBill Paul CSR_WRITE_4(sc, BGE_EE_ADDR, BGE_EE_READCMD | addr); 56295d67482SBill Paul 56395d67482SBill Paul /* Wait for completion */ 56495d67482SBill Paul for(i = 0; i < BGE_TIMEOUT * 10; i++) { 56595d67482SBill Paul DELAY(10); 56695d67482SBill Paul if (CSR_READ_4(sc, BGE_EE_ADDR) & BGE_EEADDR_DONE) 56795d67482SBill Paul break; 56895d67482SBill Paul } 56995d67482SBill Paul 57095d67482SBill Paul if (i == BGE_TIMEOUT) { 57195d67482SBill Paul printf("bge%d: eeprom read timed out\n", sc->bge_unit); 57295d67482SBill Paul return(0); 57395d67482SBill Paul } 57495d67482SBill Paul 57595d67482SBill Paul /* Get result. */ 57695d67482SBill Paul byte = CSR_READ_4(sc, BGE_EE_DATA); 57795d67482SBill Paul 57895d67482SBill Paul *dest = (byte >> ((addr % 4) * 8)) & 0xFF; 57995d67482SBill Paul 58095d67482SBill Paul return(0); 58195d67482SBill Paul } 58295d67482SBill Paul 58395d67482SBill Paul /* 58495d67482SBill Paul * Read a sequence of bytes from the EEPROM. 58595d67482SBill Paul */ 58695d67482SBill Paul static int 58795d67482SBill Paul bge_read_eeprom(sc, dest, off, cnt) 58895d67482SBill Paul struct bge_softc *sc; 58995d67482SBill Paul caddr_t dest; 59095d67482SBill Paul int off; 59195d67482SBill Paul int cnt; 59295d67482SBill Paul { 59395d67482SBill Paul int err = 0, i; 59495d67482SBill Paul u_int8_t byte = 0; 59595d67482SBill Paul 59695d67482SBill Paul for (i = 0; i < cnt; i++) { 59795d67482SBill Paul err = bge_eeprom_getbyte(sc, off + i, &byte); 59895d67482SBill Paul if (err) 59995d67482SBill Paul break; 60095d67482SBill Paul *(dest + i) = byte; 60195d67482SBill Paul } 60295d67482SBill Paul 60395d67482SBill Paul return(err ? 1 : 0); 60495d67482SBill Paul } 60595d67482SBill Paul 60695d67482SBill Paul static int 60795d67482SBill Paul bge_miibus_readreg(dev, phy, reg) 60895d67482SBill Paul device_t dev; 60995d67482SBill Paul int phy, reg; 61095d67482SBill Paul { 61195d67482SBill Paul struct bge_softc *sc; 61237ceeb4dSPaul Saab u_int32_t val, autopoll; 61395d67482SBill Paul int i; 61495d67482SBill Paul 61595d67482SBill Paul sc = device_get_softc(dev); 61695d67482SBill Paul 6170434d1b8SBill Paul /* 6180434d1b8SBill Paul * Broadcom's own driver always assumes the internal 6190434d1b8SBill Paul * PHY is at GMII address 1. On some chips, the PHY responds 6200434d1b8SBill Paul * to accesses at all addresses, which could cause us to 6210434d1b8SBill Paul * bogusly attach the PHY 32 times at probe type. Always 6220434d1b8SBill Paul * restricting the lookup to address 1 is simpler than 6230434d1b8SBill Paul * trying to figure out which chips revisions should be 6240434d1b8SBill Paul * special-cased. 6250434d1b8SBill Paul */ 626b1265c1aSJohn Polstra if (phy != 1) 62798b28ee5SBill Paul return(0); 62898b28ee5SBill Paul 62937ceeb4dSPaul Saab /* Reading with autopolling on may trigger PCI errors */ 63037ceeb4dSPaul Saab autopoll = CSR_READ_4(sc, BGE_MI_MODE); 63137ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 63237ceeb4dSPaul Saab BGE_CLRBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 63337ceeb4dSPaul Saab DELAY(40); 63437ceeb4dSPaul Saab } 63537ceeb4dSPaul Saab 63695d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_READ|BGE_MICOMM_BUSY| 63795d67482SBill Paul BGE_MIPHY(phy)|BGE_MIREG(reg)); 63895d67482SBill Paul 63995d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 64095d67482SBill Paul val = CSR_READ_4(sc, BGE_MI_COMM); 64195d67482SBill Paul if (!(val & BGE_MICOMM_BUSY)) 64295d67482SBill Paul break; 64395d67482SBill Paul } 64495d67482SBill Paul 64595d67482SBill Paul if (i == BGE_TIMEOUT) { 64695d67482SBill Paul printf("bge%d: PHY read timed out\n", sc->bge_unit); 64737ceeb4dSPaul Saab val = 0; 64837ceeb4dSPaul Saab goto done; 64995d67482SBill Paul } 65095d67482SBill Paul 65195d67482SBill Paul val = CSR_READ_4(sc, BGE_MI_COMM); 65295d67482SBill Paul 65337ceeb4dSPaul Saab done: 65437ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 65537ceeb4dSPaul Saab BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 65637ceeb4dSPaul Saab DELAY(40); 65737ceeb4dSPaul Saab } 65837ceeb4dSPaul Saab 65995d67482SBill Paul if (val & BGE_MICOMM_READFAIL) 66095d67482SBill Paul return(0); 66195d67482SBill Paul 66295d67482SBill Paul return(val & 0xFFFF); 66395d67482SBill Paul } 66495d67482SBill Paul 66595d67482SBill Paul static int 66695d67482SBill Paul bge_miibus_writereg(dev, phy, reg, val) 66795d67482SBill Paul device_t dev; 66895d67482SBill Paul int phy, reg, val; 66995d67482SBill Paul { 67095d67482SBill Paul struct bge_softc *sc; 67137ceeb4dSPaul Saab u_int32_t autopoll; 67295d67482SBill Paul int i; 67395d67482SBill Paul 67495d67482SBill Paul sc = device_get_softc(dev); 67595d67482SBill Paul 67637ceeb4dSPaul Saab /* Reading with autopolling on may trigger PCI errors */ 67737ceeb4dSPaul Saab autopoll = CSR_READ_4(sc, BGE_MI_MODE); 67837ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 67937ceeb4dSPaul Saab BGE_CLRBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 68037ceeb4dSPaul Saab DELAY(40); 68137ceeb4dSPaul Saab } 68237ceeb4dSPaul Saab 68395d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_WRITE|BGE_MICOMM_BUSY| 68495d67482SBill Paul BGE_MIPHY(phy)|BGE_MIREG(reg)|val); 68595d67482SBill Paul 68695d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 68795d67482SBill Paul if (!(CSR_READ_4(sc, BGE_MI_COMM) & BGE_MICOMM_BUSY)) 68895d67482SBill Paul break; 68995d67482SBill Paul } 69095d67482SBill Paul 69137ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 69237ceeb4dSPaul Saab BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 69337ceeb4dSPaul Saab DELAY(40); 69437ceeb4dSPaul Saab } 69537ceeb4dSPaul Saab 69695d67482SBill Paul if (i == BGE_TIMEOUT) { 69795d67482SBill Paul printf("bge%d: PHY read timed out\n", sc->bge_unit); 69895d67482SBill Paul return(0); 69995d67482SBill Paul } 70095d67482SBill Paul 70195d67482SBill Paul return(0); 70295d67482SBill Paul } 70395d67482SBill Paul 70495d67482SBill Paul static void 70595d67482SBill Paul bge_miibus_statchg(dev) 70695d67482SBill Paul device_t dev; 70795d67482SBill Paul { 70895d67482SBill Paul struct bge_softc *sc; 70995d67482SBill Paul struct mii_data *mii; 71095d67482SBill Paul 71195d67482SBill Paul sc = device_get_softc(dev); 71295d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 71395d67482SBill Paul 71495d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_PORTMODE); 715b418ad5cSPoul-Henning Kamp if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T) { 71695d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_GMII); 71795d67482SBill Paul } else { 71895d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_MII); 71995d67482SBill Paul } 72095d67482SBill Paul 72195d67482SBill Paul if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX) { 72295d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX); 72395d67482SBill Paul } else { 72495d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX); 72595d67482SBill Paul } 72695d67482SBill Paul 72795d67482SBill Paul return; 72895d67482SBill Paul } 72995d67482SBill Paul 73095d67482SBill Paul /* 73195d67482SBill Paul * Handle events that have triggered interrupts. 73295d67482SBill Paul */ 73395d67482SBill Paul static void 73495d67482SBill Paul bge_handle_events(sc) 73595d67482SBill Paul struct bge_softc *sc; 73695d67482SBill Paul { 73795d67482SBill Paul 73895d67482SBill Paul return; 73995d67482SBill Paul } 74095d67482SBill Paul 74195d67482SBill Paul /* 74295d67482SBill Paul * Intialize a standard receive ring descriptor. 74395d67482SBill Paul */ 74495d67482SBill Paul static int 74595d67482SBill Paul bge_newbuf_std(sc, i, m) 74695d67482SBill Paul struct bge_softc *sc; 74795d67482SBill Paul int i; 74895d67482SBill Paul struct mbuf *m; 74995d67482SBill Paul { 75095d67482SBill Paul struct mbuf *m_new = NULL; 75195d67482SBill Paul struct bge_rx_bd *r; 752f41ac2beSBill Paul struct bge_dmamap_arg ctx; 753f41ac2beSBill Paul int error; 75495d67482SBill Paul 75595d67482SBill Paul if (m == NULL) { 756a163d034SWarner Losh MGETHDR(m_new, M_DONTWAIT, MT_DATA); 75795d67482SBill Paul if (m_new == NULL) { 75895d67482SBill Paul return(ENOBUFS); 75995d67482SBill Paul } 76095d67482SBill Paul 761a163d034SWarner Losh MCLGET(m_new, M_DONTWAIT); 76295d67482SBill Paul if (!(m_new->m_flags & M_EXT)) { 76395d67482SBill Paul m_freem(m_new); 76495d67482SBill Paul return(ENOBUFS); 76595d67482SBill Paul } 76695d67482SBill Paul m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 76795d67482SBill Paul } else { 76895d67482SBill Paul m_new = m; 76995d67482SBill Paul m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 77095d67482SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 77195d67482SBill Paul } 77295d67482SBill Paul 773e255b776SJohn Polstra if (!sc->bge_rx_alignment_bug) 77495d67482SBill Paul m_adj(m_new, ETHER_ALIGN); 77595d67482SBill Paul sc->bge_cdata.bge_rx_std_chain[i] = m_new; 776f41ac2beSBill Paul r = &sc->bge_ldata.bge_rx_std_ring[i]; 777f41ac2beSBill Paul ctx.bge_maxsegs = 1; 778f41ac2beSBill Paul ctx.sc = sc; 779f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_mtag, 780f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i], mtod(m_new, void *), 781f41ac2beSBill Paul m_new->m_len, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 782f41ac2beSBill Paul if (error || ctx.bge_maxsegs == 0) { 783f7cea149SGleb Smirnoff if (m == NULL) { 784f7cea149SGleb Smirnoff sc->bge_cdata.bge_rx_std_chain[i] = NULL; 785f41ac2beSBill Paul m_freem(m_new); 786f7cea149SGleb Smirnoff } 787f41ac2beSBill Paul return(ENOMEM); 788f41ac2beSBill Paul } 789e907febfSPyun YongHyeon r->bge_addr.bge_addr_lo = BGE_ADDR_LO(ctx.bge_busaddr); 790e907febfSPyun YongHyeon r->bge_addr.bge_addr_hi = BGE_ADDR_HI(ctx.bge_busaddr); 791e907febfSPyun YongHyeon r->bge_flags = BGE_RXBDFLAG_END; 792e907febfSPyun YongHyeon r->bge_len = m_new->m_len; 793e907febfSPyun YongHyeon r->bge_idx = i; 794f41ac2beSBill Paul 795f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_mtag, 796f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i], 797f41ac2beSBill Paul BUS_DMASYNC_PREREAD); 79895d67482SBill Paul 79995d67482SBill Paul return(0); 80095d67482SBill Paul } 80195d67482SBill Paul 80295d67482SBill Paul /* 80395d67482SBill Paul * Initialize a jumbo receive ring descriptor. This allocates 80495d67482SBill Paul * a jumbo buffer from the pool managed internally by the driver. 80595d67482SBill Paul */ 80695d67482SBill Paul static int 80795d67482SBill Paul bge_newbuf_jumbo(sc, i, m) 80895d67482SBill Paul struct bge_softc *sc; 80995d67482SBill Paul int i; 81095d67482SBill Paul struct mbuf *m; 81195d67482SBill Paul { 8121be6acb7SGleb Smirnoff bus_dma_segment_t segs[BGE_NSEG_JUMBO]; 8131be6acb7SGleb Smirnoff struct bge_extrx_bd *r; 81495d67482SBill Paul struct mbuf *m_new = NULL; 8151be6acb7SGleb Smirnoff int nsegs; 816f41ac2beSBill Paul int error; 81795d67482SBill Paul 81895d67482SBill Paul if (m == NULL) { 819a163d034SWarner Losh MGETHDR(m_new, M_DONTWAIT, MT_DATA); 8201be6acb7SGleb Smirnoff if (m_new == NULL) 82195d67482SBill Paul return(ENOBUFS); 82295d67482SBill Paul 8231be6acb7SGleb Smirnoff m_cljget(m_new, M_DONTWAIT, MJUM9BYTES); 8241be6acb7SGleb Smirnoff if (!(m_new->m_flags & M_EXT)) { 82595d67482SBill Paul m_freem(m_new); 82695d67482SBill Paul return(ENOBUFS); 82795d67482SBill Paul } 8281be6acb7SGleb Smirnoff m_new->m_len = m_new->m_pkthdr.len = MJUM9BYTES; 82995d67482SBill Paul } else { 83095d67482SBill Paul m_new = m; 8311be6acb7SGleb Smirnoff m_new->m_len = m_new->m_pkthdr.len = MJUM9BYTES; 83295d67482SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 83395d67482SBill Paul } 83495d67482SBill Paul 835e255b776SJohn Polstra if (!sc->bge_rx_alignment_bug) 83695d67482SBill Paul m_adj(m_new, ETHER_ALIGN); 8371be6acb7SGleb Smirnoff 8381be6acb7SGleb Smirnoff error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_mtag_jumbo, 8391be6acb7SGleb Smirnoff sc->bge_cdata.bge_rx_jumbo_dmamap[i], 8401be6acb7SGleb Smirnoff m_new, segs, &nsegs, BUS_DMA_NOWAIT); 8411be6acb7SGleb Smirnoff if (error) { 8421be6acb7SGleb Smirnoff if (m == NULL) 843f41ac2beSBill Paul m_freem(m_new); 8441be6acb7SGleb Smirnoff return(error); 845f7cea149SGleb Smirnoff } 8461be6acb7SGleb Smirnoff KASSERT(nsegs == BGE_NSEG_JUMBO, ("%s: %d segments", __func__, nsegs)); 8471be6acb7SGleb Smirnoff 8481be6acb7SGleb Smirnoff sc->bge_cdata.bge_rx_jumbo_chain[i] = m_new; 8491be6acb7SGleb Smirnoff 8501be6acb7SGleb Smirnoff /* 8511be6acb7SGleb Smirnoff * Fill in the extended RX buffer descriptor. 8521be6acb7SGleb Smirnoff */ 8531be6acb7SGleb Smirnoff r = &sc->bge_ldata.bge_rx_jumbo_ring[i]; 854e907febfSPyun YongHyeon r->bge_addr0.bge_addr_lo = BGE_ADDR_LO(segs[0].ds_addr); 855e907febfSPyun YongHyeon r->bge_addr0.bge_addr_hi = BGE_ADDR_HI(segs[0].ds_addr); 856e907febfSPyun YongHyeon r->bge_len0 = segs[0].ds_len; 857e907febfSPyun YongHyeon r->bge_addr1.bge_addr_lo = BGE_ADDR_LO(segs[1].ds_addr); 858e907febfSPyun YongHyeon r->bge_addr1.bge_addr_hi = BGE_ADDR_HI(segs[1].ds_addr); 859e907febfSPyun YongHyeon r->bge_len1 = segs[1].ds_len; 860e907febfSPyun YongHyeon r->bge_addr2.bge_addr_lo = BGE_ADDR_LO(segs[2].ds_addr); 861e907febfSPyun YongHyeon r->bge_addr2.bge_addr_hi = BGE_ADDR_HI(segs[2].ds_addr); 862e907febfSPyun YongHyeon r->bge_len2 = segs[2].ds_len; 863e907febfSPyun YongHyeon r->bge_len3 = 0; 864e907febfSPyun YongHyeon r->bge_flags = BGE_RXBDFLAG_JUMBO_RING|BGE_RXBDFLAG_END; 865e907febfSPyun YongHyeon r->bge_idx = i; 866f41ac2beSBill Paul 867f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_mtag, 868f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[i], 869f41ac2beSBill Paul BUS_DMASYNC_PREREAD); 87095d67482SBill Paul 87195d67482SBill Paul return (0); 87295d67482SBill Paul } 87395d67482SBill Paul 87495d67482SBill Paul /* 87595d67482SBill Paul * The standard receive ring has 512 entries in it. At 2K per mbuf cluster, 87695d67482SBill Paul * that's 1MB or memory, which is a lot. For now, we fill only the first 87795d67482SBill Paul * 256 ring entries and hope that our CPU is fast enough to keep up with 87895d67482SBill Paul * the NIC. 87995d67482SBill Paul */ 88095d67482SBill Paul static int 88195d67482SBill Paul bge_init_rx_ring_std(sc) 88295d67482SBill Paul struct bge_softc *sc; 88395d67482SBill Paul { 88495d67482SBill Paul int i; 88595d67482SBill Paul 88695d67482SBill Paul for (i = 0; i < BGE_SSLOTS; i++) { 88795d67482SBill Paul if (bge_newbuf_std(sc, i, NULL) == ENOBUFS) 88895d67482SBill Paul return(ENOBUFS); 88995d67482SBill Paul }; 89095d67482SBill Paul 891f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 892f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, 893f41ac2beSBill Paul BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); 894f41ac2beSBill Paul 89595d67482SBill Paul sc->bge_std = i - 1; 89695d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std); 89795d67482SBill Paul 89895d67482SBill Paul return(0); 89995d67482SBill Paul } 90095d67482SBill Paul 90195d67482SBill Paul static void 90295d67482SBill Paul bge_free_rx_ring_std(sc) 90395d67482SBill Paul struct bge_softc *sc; 90495d67482SBill Paul { 90595d67482SBill Paul int i; 90695d67482SBill Paul 90795d67482SBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 90895d67482SBill Paul if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) { 90995d67482SBill Paul m_freem(sc->bge_cdata.bge_rx_std_chain[i]); 91095d67482SBill Paul sc->bge_cdata.bge_rx_std_chain[i] = NULL; 911f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag, 912f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i]); 91395d67482SBill Paul } 914f41ac2beSBill Paul bzero((char *)&sc->bge_ldata.bge_rx_std_ring[i], 91595d67482SBill Paul sizeof(struct bge_rx_bd)); 91695d67482SBill Paul } 91795d67482SBill Paul 91895d67482SBill Paul return; 91995d67482SBill Paul } 92095d67482SBill Paul 92195d67482SBill Paul static int 92295d67482SBill Paul bge_init_rx_ring_jumbo(sc) 92395d67482SBill Paul struct bge_softc *sc; 92495d67482SBill Paul { 92595d67482SBill Paul struct bge_rcb *rcb; 9261be6acb7SGleb Smirnoff int i; 92795d67482SBill Paul 92895d67482SBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 92995d67482SBill Paul if (bge_newbuf_jumbo(sc, i, NULL) == ENOBUFS) 93095d67482SBill Paul return(ENOBUFS); 93195d67482SBill Paul }; 93295d67482SBill Paul 933f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 934f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 935f41ac2beSBill Paul BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); 936f41ac2beSBill Paul 93795d67482SBill Paul sc->bge_jumbo = i - 1; 93895d67482SBill Paul 939f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb; 9401be6acb7SGleb Smirnoff rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0, 9411be6acb7SGleb Smirnoff BGE_RCB_FLAG_USE_EXT_RX_BD); 94267111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags); 94395d67482SBill Paul 94495d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo); 94595d67482SBill Paul 94695d67482SBill Paul return(0); 94795d67482SBill Paul } 94895d67482SBill Paul 94995d67482SBill Paul static void 95095d67482SBill Paul bge_free_rx_ring_jumbo(sc) 95195d67482SBill Paul struct bge_softc *sc; 95295d67482SBill Paul { 95395d67482SBill Paul int i; 95495d67482SBill Paul 95595d67482SBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 95695d67482SBill Paul if (sc->bge_cdata.bge_rx_jumbo_chain[i] != NULL) { 95795d67482SBill Paul m_freem(sc->bge_cdata.bge_rx_jumbo_chain[i]); 95895d67482SBill Paul sc->bge_cdata.bge_rx_jumbo_chain[i] = NULL; 959f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo, 960f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 96195d67482SBill Paul } 962f41ac2beSBill Paul bzero((char *)&sc->bge_ldata.bge_rx_jumbo_ring[i], 9631be6acb7SGleb Smirnoff sizeof(struct bge_extrx_bd)); 96495d67482SBill Paul } 96595d67482SBill Paul 96695d67482SBill Paul return; 96795d67482SBill Paul } 96895d67482SBill Paul 96995d67482SBill Paul static void 97095d67482SBill Paul bge_free_tx_ring(sc) 97195d67482SBill Paul struct bge_softc *sc; 97295d67482SBill Paul { 97395d67482SBill Paul int i; 97495d67482SBill Paul 975f41ac2beSBill Paul if (sc->bge_ldata.bge_tx_ring == NULL) 97695d67482SBill Paul return; 97795d67482SBill Paul 97895d67482SBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 97995d67482SBill Paul if (sc->bge_cdata.bge_tx_chain[i] != NULL) { 98095d67482SBill Paul m_freem(sc->bge_cdata.bge_tx_chain[i]); 98195d67482SBill Paul sc->bge_cdata.bge_tx_chain[i] = NULL; 982f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag, 983f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[i]); 98495d67482SBill Paul } 985f41ac2beSBill Paul bzero((char *)&sc->bge_ldata.bge_tx_ring[i], 98695d67482SBill Paul sizeof(struct bge_tx_bd)); 98795d67482SBill Paul } 98895d67482SBill Paul 98995d67482SBill Paul return; 99095d67482SBill Paul } 99195d67482SBill Paul 99295d67482SBill Paul static int 99395d67482SBill Paul bge_init_tx_ring(sc) 99495d67482SBill Paul struct bge_softc *sc; 99595d67482SBill Paul { 99695d67482SBill Paul sc->bge_txcnt = 0; 99795d67482SBill Paul sc->bge_tx_saved_considx = 0; 9983927098fSPaul Saab 99995d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, 0); 10003927098fSPaul Saab /* 5700 b2 errata */ 1001e0ced696SPaul Saab if (sc->bge_chiprev == BGE_CHIPREV_5700_BX) 10023927098fSPaul Saab CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, 0); 10033927098fSPaul Saab 10043927098fSPaul Saab CSR_WRITE_4(sc, BGE_MBX_TX_NIC_PROD0_LO, 0); 10053927098fSPaul Saab /* 5700 b2 errata */ 1006e0ced696SPaul Saab if (sc->bge_chiprev == BGE_CHIPREV_5700_BX) 100795d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_TX_NIC_PROD0_LO, 0); 100895d67482SBill Paul 100995d67482SBill Paul return(0); 101095d67482SBill Paul } 101195d67482SBill Paul 101295d67482SBill Paul static void 101395d67482SBill Paul bge_setmulti(sc) 101495d67482SBill Paul struct bge_softc *sc; 101595d67482SBill Paul { 101695d67482SBill Paul struct ifnet *ifp; 101795d67482SBill Paul struct ifmultiaddr *ifma; 101895d67482SBill Paul u_int32_t hashes[4] = { 0, 0, 0, 0 }; 101995d67482SBill Paul int h, i; 102095d67482SBill Paul 10210f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 10220f9bd73bSSam Leffler 1023fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 102495d67482SBill Paul 102595d67482SBill Paul if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) { 102695d67482SBill Paul for (i = 0; i < 4; i++) 102795d67482SBill Paul CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0xFFFFFFFF); 102895d67482SBill Paul return; 102995d67482SBill Paul } 103095d67482SBill Paul 103195d67482SBill Paul /* First, zot all the existing filters. */ 103295d67482SBill Paul for (i = 0; i < 4; i++) 103395d67482SBill Paul CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0); 103495d67482SBill Paul 103595d67482SBill Paul /* Now program new ones. */ 103613b203d0SRobert Watson IF_ADDR_LOCK(ifp); 103795d67482SBill Paul TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 103895d67482SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 103995d67482SBill Paul continue; 10400e939c0cSChristian Weisgerber h = ether_crc32_le(LLADDR((struct sockaddr_dl *) 10410e939c0cSChristian Weisgerber ifma->ifma_addr), ETHER_ADDR_LEN) & 0x7F; 104295d67482SBill Paul hashes[(h & 0x60) >> 5] |= 1 << (h & 0x1F); 104395d67482SBill Paul } 104413b203d0SRobert Watson IF_ADDR_UNLOCK(ifp); 104595d67482SBill Paul 104695d67482SBill Paul for (i = 0; i < 4; i++) 104795d67482SBill Paul CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), hashes[i]); 104895d67482SBill Paul 104995d67482SBill Paul return; 105095d67482SBill Paul } 105195d67482SBill Paul 105295d67482SBill Paul /* 105395d67482SBill Paul * Do endian, PCI and DMA initialization. Also check the on-board ROM 105495d67482SBill Paul * self-test results. 105595d67482SBill Paul */ 105695d67482SBill Paul static int 105795d67482SBill Paul bge_chipinit(sc) 105895d67482SBill Paul struct bge_softc *sc; 105995d67482SBill Paul { 106095d67482SBill Paul int i; 10615cba12d3SPaul Saab u_int32_t dma_rw_ctl; 106295d67482SBill Paul 1063e907febfSPyun YongHyeon /* Set endian type before we access any non-PCI registers. */ 1064e907febfSPyun YongHyeon pci_write_config(sc->bge_dev, BGE_PCI_MISC_CTL, BGE_INIT, 4); 106595d67482SBill Paul 106695d67482SBill Paul /* 106795d67482SBill Paul * Check the 'ROM failed' bit on the RX CPU to see if 106895d67482SBill Paul * self-tests passed. 106995d67482SBill Paul */ 107095d67482SBill Paul if (CSR_READ_4(sc, BGE_RXCPU_MODE) & BGE_RXCPUMODE_ROMFAIL) { 107195d67482SBill Paul printf("bge%d: RX CPU self-diagnostics failed!\n", 107295d67482SBill Paul sc->bge_unit); 107395d67482SBill Paul return(ENODEV); 107495d67482SBill Paul } 107595d67482SBill Paul 107695d67482SBill Paul /* Clear the MAC control register */ 107795d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, 0); 107895d67482SBill Paul 107995d67482SBill Paul /* 108095d67482SBill Paul * Clear the MAC statistics block in the NIC's 108195d67482SBill Paul * internal memory. 108295d67482SBill Paul */ 108395d67482SBill Paul for (i = BGE_STATS_BLOCK; 108495d67482SBill Paul i < BGE_STATS_BLOCK_END + 1; i += sizeof(u_int32_t)) 108595d67482SBill Paul BGE_MEMWIN_WRITE(sc, i, 0); 108695d67482SBill Paul 108795d67482SBill Paul for (i = BGE_STATUS_BLOCK; 108895d67482SBill Paul i < BGE_STATUS_BLOCK_END + 1; i += sizeof(u_int32_t)) 108995d67482SBill Paul BGE_MEMWIN_WRITE(sc, i, 0); 109095d67482SBill Paul 109195d67482SBill Paul /* Set up the PCI DMA control register. */ 1092e53d81eeSPaul Saab if (sc->bge_pcie) { 1093e53d81eeSPaul Saab dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD | 1094e53d81eeSPaul Saab (0xf << BGE_PCIDMARWCTL_RD_WAT_SHIFT) | 1095e53d81eeSPaul Saab (0x2 << BGE_PCIDMARWCTL_WR_WAT_SHIFT); 1096e53d81eeSPaul Saab } else if (pci_read_config(sc->bge_dev, BGE_PCI_PCISTATE, 4) & 10978287860eSJohn Polstra BGE_PCISTATE_PCI_BUSMODE) { 10988287860eSJohn Polstra /* Conventional PCI bus */ 10995cba12d3SPaul Saab dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD | 11005cba12d3SPaul Saab (0x7 << BGE_PCIDMARWCTL_RD_WAT_SHIFT) | 11015cba12d3SPaul Saab (0x7 << BGE_PCIDMARWCTL_WR_WAT_SHIFT) | 11025cba12d3SPaul Saab (0x0F); 11038287860eSJohn Polstra } else { 11048287860eSJohn Polstra /* PCI-X bus */ 11055cba12d3SPaul Saab /* 11065cba12d3SPaul Saab * The 5704 uses a different encoding of read/write 11075cba12d3SPaul Saab * watermarks. 11085cba12d3SPaul Saab */ 1109e0ced696SPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5704) 11105cba12d3SPaul Saab dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD | 11115cba12d3SPaul Saab (0x7 << BGE_PCIDMARWCTL_RD_WAT_SHIFT) | 11125cba12d3SPaul Saab (0x3 << BGE_PCIDMARWCTL_WR_WAT_SHIFT); 11135cba12d3SPaul Saab else 11145cba12d3SPaul Saab dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD | 11155cba12d3SPaul Saab (0x3 << BGE_PCIDMARWCTL_RD_WAT_SHIFT) | 11165cba12d3SPaul Saab (0x3 << BGE_PCIDMARWCTL_WR_WAT_SHIFT) | 11175cba12d3SPaul Saab (0x0F); 11185cba12d3SPaul Saab 11195cba12d3SPaul Saab /* 11205cba12d3SPaul Saab * 5703 and 5704 need ONEDMA_AT_ONCE as a workaround 11215cba12d3SPaul Saab * for hardware bugs. 11225cba12d3SPaul Saab */ 1123e0ced696SPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5703 || 1124e0ced696SPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5704) { 11255cba12d3SPaul Saab u_int32_t tmp; 11265cba12d3SPaul Saab 11275cba12d3SPaul Saab tmp = CSR_READ_4(sc, BGE_PCI_CLKCTL) & 0x1f; 11285cba12d3SPaul Saab if (tmp == 0x6 || tmp == 0x7) 11295cba12d3SPaul Saab dma_rw_ctl |= BGE_PCIDMARWCTL_ONEDMA_ATONCE; 11308287860eSJohn Polstra } 11315cba12d3SPaul Saab } 11325cba12d3SPaul Saab 1133e0ced696SPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5703 || 11340434d1b8SBill Paul sc->bge_asicrev == BGE_ASICREV_BCM5704 || 1135e53d81eeSPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5705 || 1136e53d81eeSPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5750) 11375cba12d3SPaul Saab dma_rw_ctl &= ~BGE_PCIDMARWCTL_MINDMA; 11385cba12d3SPaul Saab pci_write_config(sc->bge_dev, BGE_PCI_DMA_RW_CTL, dma_rw_ctl, 4); 113995d67482SBill Paul 114095d67482SBill Paul /* 114195d67482SBill Paul * Set up general mode register. 114295d67482SBill Paul */ 1143e907febfSPyun YongHyeon CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS| 114495d67482SBill Paul BGE_MODECTL_MAC_ATTN_INTR|BGE_MODECTL_HOST_SEND_BDS| 1145e446dc86SPaul Saab BGE_MODECTL_TX_NO_PHDR_CSUM|BGE_MODECTL_RX_NO_PHDR_CSUM); 114695d67482SBill Paul 114795d67482SBill Paul /* 1148ea13bdd5SJohn Polstra * Disable memory write invalidate. Apparently it is not supported 1149ea13bdd5SJohn Polstra * properly by these devices. 115095d67482SBill Paul */ 1151ea13bdd5SJohn Polstra PCI_CLRBIT(sc->bge_dev, BGE_PCI_CMD, PCIM_CMD_MWIEN, 4); 115295d67482SBill Paul 115395d67482SBill Paul #ifdef __brokenalpha__ 115495d67482SBill Paul /* 115595d67482SBill Paul * Must insure that we do not cross an 8K (bytes) boundary 115695d67482SBill Paul * for DMA reads. Our highest limit is 1K bytes. This is a 115795d67482SBill Paul * restriction on some ALPHA platforms with early revision 115895d67482SBill Paul * 21174 PCI chipsets, such as the AlphaPC 164lx 115995d67482SBill Paul */ 116062f1ea9cSJohn Polstra PCI_SETBIT(sc->bge_dev, BGE_PCI_DMA_RW_CTL, 116162f1ea9cSJohn Polstra BGE_PCI_READ_BNDRY_1024BYTES, 4); 116295d67482SBill Paul #endif 116395d67482SBill Paul 116495d67482SBill Paul /* Set the timer prescaler (always 66Mhz) */ 116595d67482SBill Paul CSR_WRITE_4(sc, BGE_MISC_CFG, 65 << 1/*BGE_32BITTIME_66MHZ*/); 116695d67482SBill Paul 116795d67482SBill Paul return(0); 116895d67482SBill Paul } 116995d67482SBill Paul 117095d67482SBill Paul static int 117195d67482SBill Paul bge_blockinit(sc) 117295d67482SBill Paul struct bge_softc *sc; 117395d67482SBill Paul { 117495d67482SBill Paul struct bge_rcb *rcb; 1175e907febfSPyun YongHyeon bus_size_t vrcb; 1176e907febfSPyun YongHyeon bge_hostaddr taddr; 117795d67482SBill Paul int i; 117895d67482SBill Paul 117995d67482SBill Paul /* 118095d67482SBill Paul * Initialize the memory window pointer register so that 118195d67482SBill Paul * we can access the first 32K of internal NIC RAM. This will 118295d67482SBill Paul * allow us to set up the TX send ring RCBs and the RX return 118395d67482SBill Paul * ring RCBs, plus other things which live in NIC memory. 118495d67482SBill Paul */ 118595d67482SBill Paul CSR_WRITE_4(sc, BGE_PCI_MEMWIN_BASEADDR, 0); 118695d67482SBill Paul 1187822f63fcSBill Paul /* Note: the BCM5704 has a smaller mbuf space than other chips. */ 1188822f63fcSBill Paul 11895dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1190e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 119195d67482SBill Paul /* Configure mbuf memory pool */ 119295d67482SBill Paul if (sc->bge_extram) { 11930434d1b8SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR, 11940434d1b8SBill Paul BGE_EXT_SSRAM); 1195822f63fcSBill Paul if (sc->bge_asicrev == BGE_ASICREV_BCM5704) 1196822f63fcSBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x10000); 1197822f63fcSBill Paul else 119895d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000); 119995d67482SBill Paul } else { 12000434d1b8SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR, 12010434d1b8SBill Paul BGE_BUFFPOOL_1); 1202822f63fcSBill Paul if (sc->bge_asicrev == BGE_ASICREV_BCM5704) 1203822f63fcSBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x10000); 1204822f63fcSBill Paul else 120595d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000); 120695d67482SBill Paul } 120795d67482SBill Paul 120895d67482SBill Paul /* Configure DMA resource pool */ 12090434d1b8SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_BASEADDR, 12100434d1b8SBill Paul BGE_DMA_DESCRIPTORS); 121195d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LEN, 0x2000); 12120434d1b8SBill Paul } 121395d67482SBill Paul 121495d67482SBill Paul /* Configure mbuf pool watermarks */ 1215e53d81eeSPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5705 || 1216e53d81eeSPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5750) { 12170434d1b8SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0); 12180434d1b8SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x10); 12190434d1b8SBill Paul } else { 1220fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x50); 1221fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x20); 12220434d1b8SBill Paul } 1223fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60); 122495d67482SBill Paul 122595d67482SBill Paul /* Configure DMA resource watermarks */ 122695d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LOWAT, 5); 122795d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_HIWAT, 10); 122895d67482SBill Paul 122995d67482SBill Paul /* Enable buffer manager */ 12305dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1231e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 123295d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MODE, 123395d67482SBill Paul BGE_BMANMODE_ENABLE|BGE_BMANMODE_LOMBUF_ATTN); 123495d67482SBill Paul 123595d67482SBill Paul /* Poll for buffer manager start indication */ 123695d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 123795d67482SBill Paul if (CSR_READ_4(sc, BGE_BMAN_MODE) & BGE_BMANMODE_ENABLE) 123895d67482SBill Paul break; 123995d67482SBill Paul DELAY(10); 124095d67482SBill Paul } 124195d67482SBill Paul 124295d67482SBill Paul if (i == BGE_TIMEOUT) { 124395d67482SBill Paul printf("bge%d: buffer manager failed to start\n", 124495d67482SBill Paul sc->bge_unit); 124595d67482SBill Paul return(ENXIO); 124695d67482SBill Paul } 12470434d1b8SBill Paul } 124895d67482SBill Paul 124995d67482SBill Paul /* Enable flow-through queues */ 125095d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF); 125195d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0); 125295d67482SBill Paul 125395d67482SBill Paul /* Wait until queue initialization is complete */ 125495d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 125595d67482SBill Paul if (CSR_READ_4(sc, BGE_FTQ_RESET) == 0) 125695d67482SBill Paul break; 125795d67482SBill Paul DELAY(10); 125895d67482SBill Paul } 125995d67482SBill Paul 126095d67482SBill Paul if (i == BGE_TIMEOUT) { 126195d67482SBill Paul printf("bge%d: flow-through queue init failed\n", 126295d67482SBill Paul sc->bge_unit); 126395d67482SBill Paul return(ENXIO); 126495d67482SBill Paul } 126595d67482SBill Paul 126695d67482SBill Paul /* Initialize the standard RX ring control block */ 1267f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_std_rx_rcb; 1268f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_lo = 1269f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_rx_std_ring_paddr); 1270f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_hi = 1271f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_rx_std_ring_paddr); 1272f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 1273f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREREAD); 1274e53d81eeSPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5705 || 1275e53d81eeSPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5750) 12760434d1b8SBill Paul rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(512, 0); 12770434d1b8SBill Paul else 12780434d1b8SBill Paul rcb->bge_maxlen_flags = 12790434d1b8SBill Paul BGE_RCB_MAXLEN_FLAGS(BGE_MAX_FRAMELEN, 0); 128095d67482SBill Paul if (sc->bge_extram) 128195d67482SBill Paul rcb->bge_nicaddr = BGE_EXT_STD_RX_RINGS; 128295d67482SBill Paul else 128395d67482SBill Paul rcb->bge_nicaddr = BGE_STD_RX_RINGS; 128467111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_HI, rcb->bge_hostaddr.bge_addr_hi); 128567111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_LO, rcb->bge_hostaddr.bge_addr_lo); 1286f41ac2beSBill Paul 128767111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags); 128867111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_NICADDR, rcb->bge_nicaddr); 128995d67482SBill Paul 129095d67482SBill Paul /* 129195d67482SBill Paul * Initialize the jumbo RX ring control block 129295d67482SBill Paul * We set the 'ring disabled' bit in the flags 129395d67482SBill Paul * field until we're actually ready to start 129495d67482SBill Paul * using this ring (i.e. once we set the MTU 129595d67482SBill Paul * high enough to require it). 129695d67482SBill Paul */ 12975dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1298e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 1299f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb; 1300f41ac2beSBill Paul 1301f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_lo = 1302f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_rx_jumbo_ring_paddr); 1303f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_hi = 1304f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_rx_jumbo_ring_paddr); 1305f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1306f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 1307f41ac2beSBill Paul BUS_DMASYNC_PREREAD); 13081be6acb7SGleb Smirnoff rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0, 13091be6acb7SGleb Smirnoff BGE_RCB_FLAG_USE_EXT_RX_BD|BGE_RCB_FLAG_RING_DISABLED); 131095d67482SBill Paul if (sc->bge_extram) 131195d67482SBill Paul rcb->bge_nicaddr = BGE_EXT_JUMBO_RX_RINGS; 131295d67482SBill Paul else 131395d67482SBill Paul rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS; 131467111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_HI, 131567111612SJohn Polstra rcb->bge_hostaddr.bge_addr_hi); 131667111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_LO, 131767111612SJohn Polstra rcb->bge_hostaddr.bge_addr_lo); 1318f41ac2beSBill Paul 13190434d1b8SBill Paul CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, 13200434d1b8SBill Paul rcb->bge_maxlen_flags); 132167111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_NICADDR, rcb->bge_nicaddr); 132295d67482SBill Paul 132395d67482SBill Paul /* Set up dummy disabled mini ring RCB */ 1324f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_mini_rx_rcb; 132567111612SJohn Polstra rcb->bge_maxlen_flags = 132667111612SJohn Polstra BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED); 13270434d1b8SBill Paul CSR_WRITE_4(sc, BGE_RX_MINI_RCB_MAXLEN_FLAGS, 13280434d1b8SBill Paul rcb->bge_maxlen_flags); 13290434d1b8SBill Paul } 133095d67482SBill Paul 133195d67482SBill Paul /* 133295d67482SBill Paul * Set the BD ring replentish thresholds. The recommended 133395d67482SBill Paul * values are 1/8th the number of descriptors allocated to 133495d67482SBill Paul * each ring. 133595d67482SBill Paul */ 133695d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDI_STD_REPL_THRESH, BGE_STD_RX_RING_CNT/8); 133795d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDI_JUMBO_REPL_THRESH, BGE_JUMBO_RX_RING_CNT/8); 133895d67482SBill Paul 133995d67482SBill Paul /* 134095d67482SBill Paul * Disable all unused send rings by setting the 'ring disabled' 134195d67482SBill Paul * bit in the flags field of all the TX send ring control blocks. 134295d67482SBill Paul * These are located in NIC memory. 134395d67482SBill Paul */ 1344e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB; 134595d67482SBill Paul for (i = 0; i < BGE_TX_RINGS_EXTSSRAM_MAX; i++) { 1346e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1347e907febfSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED)); 1348e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0); 1349e907febfSPyun YongHyeon vrcb += sizeof(struct bge_rcb); 135095d67482SBill Paul } 135195d67482SBill Paul 135295d67482SBill Paul /* Configure TX RCB 0 (we use only the first ring) */ 1353e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB; 1354e907febfSPyun YongHyeon BGE_HOSTADDR(taddr, sc->bge_ldata.bge_tx_ring_paddr); 1355e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi); 1356e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo); 1357e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 1358e907febfSPyun YongHyeon BGE_NIC_TXRING_ADDR(0, BGE_TX_RING_CNT)); 13595dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1360e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 1361e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1362e907febfSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(BGE_TX_RING_CNT, 0)); 136395d67482SBill Paul 136495d67482SBill Paul /* Disable all unused RX return rings */ 1365e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB; 136695d67482SBill Paul for (i = 0; i < BGE_RX_RINGS_MAX; i++) { 1367e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, 0); 1368e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, 0); 1369e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 13700434d1b8SBill Paul BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt, 1371e907febfSPyun YongHyeon BGE_RCB_FLAG_RING_DISABLED)); 1372e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0); 137395d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_CONS0_LO + 137495d67482SBill Paul (i * (sizeof(u_int64_t))), 0); 1375e907febfSPyun YongHyeon vrcb += sizeof(struct bge_rcb); 137695d67482SBill Paul } 137795d67482SBill Paul 137895d67482SBill Paul /* Initialize RX ring indexes */ 137995d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_STD_PROD_LO, 0); 138095d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_JUMBO_PROD_LO, 0); 138195d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_MINI_PROD_LO, 0); 138295d67482SBill Paul 138395d67482SBill Paul /* 138495d67482SBill Paul * Set up RX return ring 0 138595d67482SBill Paul * Note that the NIC address for RX return rings is 0x00000000. 138695d67482SBill Paul * The return rings live entirely within the host, so the 138795d67482SBill Paul * nicaddr field in the RCB isn't used. 138895d67482SBill Paul */ 1389e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB; 1390e907febfSPyun YongHyeon BGE_HOSTADDR(taddr, sc->bge_ldata.bge_rx_return_ring_paddr); 1391e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi); 1392e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo); 1393f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag, 1394f41ac2beSBill Paul sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_PREWRITE); 1395e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0x00000000); 1396e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1397e907febfSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt, 0)); 139895d67482SBill Paul 139995d67482SBill Paul /* Set random backoff seed for TX */ 140095d67482SBill Paul CSR_WRITE_4(sc, BGE_TX_RANDOM_BACKOFF, 14014a0d6638SRuslan Ermilov IF_LLADDR(sc->bge_ifp)[0] + IF_LLADDR(sc->bge_ifp)[1] + 14024a0d6638SRuslan Ermilov IF_LLADDR(sc->bge_ifp)[2] + IF_LLADDR(sc->bge_ifp)[3] + 14034a0d6638SRuslan Ermilov IF_LLADDR(sc->bge_ifp)[4] + IF_LLADDR(sc->bge_ifp)[5] + 140495d67482SBill Paul BGE_TX_BACKOFF_SEED_MASK); 140595d67482SBill Paul 140695d67482SBill Paul /* Set inter-packet gap */ 140795d67482SBill Paul CSR_WRITE_4(sc, BGE_TX_LENGTHS, 0x2620); 140895d67482SBill Paul 140995d67482SBill Paul /* 141095d67482SBill Paul * Specify which ring to use for packets that don't match 141195d67482SBill Paul * any RX rules. 141295d67482SBill Paul */ 141395d67482SBill Paul CSR_WRITE_4(sc, BGE_RX_RULES_CFG, 0x08); 141495d67482SBill Paul 141595d67482SBill Paul /* 141695d67482SBill Paul * Configure number of RX lists. One interrupt distribution 141795d67482SBill Paul * list, sixteen active lists, one bad frames class. 141895d67482SBill Paul */ 141995d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_CFG, 0x181); 142095d67482SBill Paul 142195d67482SBill Paul /* Inialize RX list placement stats mask. */ 142295d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_STATS_ENABLE_MASK, 0x007FFFFF); 142395d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_STATS_CTL, 0x1); 142495d67482SBill Paul 142595d67482SBill Paul /* Disable host coalescing until we get it set up */ 142695d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_MODE, 0x00000000); 142795d67482SBill Paul 142895d67482SBill Paul /* Poll to make sure it's shut down. */ 142995d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 143095d67482SBill Paul if (!(CSR_READ_4(sc, BGE_HCC_MODE) & BGE_HCCMODE_ENABLE)) 143195d67482SBill Paul break; 143295d67482SBill Paul DELAY(10); 143395d67482SBill Paul } 143495d67482SBill Paul 143595d67482SBill Paul if (i == BGE_TIMEOUT) { 143695d67482SBill Paul printf("bge%d: host coalescing engine failed to idle\n", 143795d67482SBill Paul sc->bge_unit); 143895d67482SBill Paul return(ENXIO); 143995d67482SBill Paul } 144095d67482SBill Paul 144195d67482SBill Paul /* Set up host coalescing defaults */ 144295d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS, sc->bge_rx_coal_ticks); 144395d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS, sc->bge_tx_coal_ticks); 144495d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS, sc->bge_rx_max_coal_bds); 144595d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS, sc->bge_tx_max_coal_bds); 14465dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1447e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 144895d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS_INT, 0); 144995d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS_INT, 0); 14500434d1b8SBill Paul } 145195d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 0); 145295d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 0); 145395d67482SBill Paul 145495d67482SBill Paul /* Set up address of statistics block */ 14555dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1456e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 1457f41ac2beSBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_HI, 1458f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_stats_paddr)); 145995d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_LO, 1460f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_stats_paddr)); 14610434d1b8SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_BASEADDR, BGE_STATS_BLOCK); 146295d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_BASEADDR, BGE_STATUS_BLOCK); 14630434d1b8SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_TICKS, sc->bge_stat_ticks); 14640434d1b8SBill Paul } 14650434d1b8SBill Paul 14660434d1b8SBill Paul /* Set up address of status block */ 1467f41ac2beSBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_HI, 1468f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_status_block_paddr)); 146995d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_LO, 1470f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_status_block_paddr)); 1471f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 1472f41ac2beSBill Paul sc->bge_cdata.bge_status_map, BUS_DMASYNC_PREWRITE); 1473f41ac2beSBill Paul sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx = 0; 1474f41ac2beSBill Paul sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx = 0; 147595d67482SBill Paul 147695d67482SBill Paul /* Turn on host coalescing state machine */ 147795d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE); 147895d67482SBill Paul 147995d67482SBill Paul /* Turn on RX BD completion state machine and enable attentions */ 148095d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDC_MODE, 148195d67482SBill Paul BGE_RBDCMODE_ENABLE|BGE_RBDCMODE_ATTN); 148295d67482SBill Paul 148395d67482SBill Paul /* Turn on RX list placement state machine */ 148495d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE); 148595d67482SBill Paul 148695d67482SBill Paul /* Turn on RX list selector state machine. */ 14875dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1488e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 148995d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE); 149095d67482SBill Paul 149195d67482SBill Paul /* Turn on DMA, clear stats */ 149295d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, BGE_MACMODE_TXDMA_ENB| 149395d67482SBill Paul BGE_MACMODE_RXDMA_ENB|BGE_MACMODE_RX_STATS_CLEAR| 149495d67482SBill Paul BGE_MACMODE_TX_STATS_CLEAR|BGE_MACMODE_RX_STATS_ENB| 149595d67482SBill Paul BGE_MACMODE_TX_STATS_ENB|BGE_MACMODE_FRMHDR_DMA_ENB| 149695d67482SBill Paul (sc->bge_tbi ? BGE_PORTMODE_TBI : BGE_PORTMODE_MII)); 149795d67482SBill Paul 149895d67482SBill Paul /* Set misc. local control, enable interrupts on attentions */ 149995d67482SBill Paul CSR_WRITE_4(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_ONATTN); 150095d67482SBill Paul 150195d67482SBill Paul #ifdef notdef 150295d67482SBill Paul /* Assert GPIO pins for PHY reset */ 150395d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUT0| 150495d67482SBill Paul BGE_MLC_MISCIO_OUT1|BGE_MLC_MISCIO_OUT2); 150595d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUTEN0| 150695d67482SBill Paul BGE_MLC_MISCIO_OUTEN1|BGE_MLC_MISCIO_OUTEN2); 150795d67482SBill Paul #endif 150895d67482SBill Paul 150995d67482SBill Paul /* Turn on DMA completion state machine */ 15105dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1511e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 151295d67482SBill Paul CSR_WRITE_4(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE); 151395d67482SBill Paul 151495d67482SBill Paul /* Turn on write DMA state machine */ 151595d67482SBill Paul CSR_WRITE_4(sc, BGE_WDMA_MODE, 151695d67482SBill Paul BGE_WDMAMODE_ENABLE|BGE_WDMAMODE_ALL_ATTNS); 151795d67482SBill Paul 151895d67482SBill Paul /* Turn on read DMA state machine */ 151995d67482SBill Paul CSR_WRITE_4(sc, BGE_RDMA_MODE, 152095d67482SBill Paul BGE_RDMAMODE_ENABLE|BGE_RDMAMODE_ALL_ATTNS); 152195d67482SBill Paul 152295d67482SBill Paul /* Turn on RX data completion state machine */ 152395d67482SBill Paul CSR_WRITE_4(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE); 152495d67482SBill Paul 152595d67482SBill Paul /* Turn on RX BD initiator state machine */ 152695d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE); 152795d67482SBill Paul 152895d67482SBill Paul /* Turn on RX data and RX BD initiator state machine */ 152995d67482SBill Paul CSR_WRITE_4(sc, BGE_RDBDI_MODE, BGE_RDBDIMODE_ENABLE); 153095d67482SBill Paul 153195d67482SBill Paul /* Turn on Mbuf cluster free state machine */ 15325dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1533e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 153495d67482SBill Paul CSR_WRITE_4(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE); 153595d67482SBill Paul 153695d67482SBill Paul /* Turn on send BD completion state machine */ 153795d67482SBill Paul CSR_WRITE_4(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE); 153895d67482SBill Paul 153995d67482SBill Paul /* Turn on send data completion state machine */ 154095d67482SBill Paul CSR_WRITE_4(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE); 154195d67482SBill Paul 154295d67482SBill Paul /* Turn on send data initiator state machine */ 154395d67482SBill Paul CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE); 154495d67482SBill Paul 154595d67482SBill Paul /* Turn on send BD initiator state machine */ 154695d67482SBill Paul CSR_WRITE_4(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE); 154795d67482SBill Paul 154895d67482SBill Paul /* Turn on send BD selector state machine */ 154995d67482SBill Paul CSR_WRITE_4(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE); 155095d67482SBill Paul 155195d67482SBill Paul CSR_WRITE_4(sc, BGE_SDI_STATS_ENABLE_MASK, 0x007FFFFF); 155295d67482SBill Paul CSR_WRITE_4(sc, BGE_SDI_STATS_CTL, 155395d67482SBill Paul BGE_SDISTATSCTL_ENABLE|BGE_SDISTATSCTL_FASTER); 155495d67482SBill Paul 155595d67482SBill Paul /* ack/clear link change events */ 155695d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED| 15570434d1b8SBill Paul BGE_MACSTAT_CFG_CHANGED|BGE_MACSTAT_MI_COMPLETE| 15580434d1b8SBill Paul BGE_MACSTAT_LINK_CHANGED); 1559f41ac2beSBill Paul CSR_WRITE_4(sc, BGE_MI_STS, 0); 156095d67482SBill Paul 156195d67482SBill Paul /* Enable PHY auto polling (for MII/GMII only) */ 156295d67482SBill Paul if (sc->bge_tbi) { 156395d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_STS, BGE_MISTS_LINK); 1564a1d52896SBill Paul } else { 156595d67482SBill Paul BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL|10<<16); 1566e0ced696SPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5700) 1567a1d52896SBill Paul CSR_WRITE_4(sc, BGE_MAC_EVT_ENB, 1568a1d52896SBill Paul BGE_EVTENB_MI_INTERRUPT); 1569a1d52896SBill Paul } 157095d67482SBill Paul 157195d67482SBill Paul /* Enable link state change attentions. */ 157295d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_EVT_ENB, BGE_EVTENB_LINK_CHANGED); 157395d67482SBill Paul 157495d67482SBill Paul return(0); 157595d67482SBill Paul } 157695d67482SBill Paul 157795d67482SBill Paul /* 157895d67482SBill Paul * Probe for a Broadcom chip. Check the PCI vendor and device IDs 157995d67482SBill Paul * against our list and return its name if we find a match. Note 158095d67482SBill Paul * that since the Broadcom controller contains VPD support, we 158195d67482SBill Paul * can get the device name string from the controller itself instead 158295d67482SBill Paul * of the compiled-in string. This is a little slow, but it guarantees 158395d67482SBill Paul * we'll always announce the right product name. 158495d67482SBill Paul */ 158595d67482SBill Paul static int 158695d67482SBill Paul bge_probe(dev) 158795d67482SBill Paul device_t dev; 158895d67482SBill Paul { 158995d67482SBill Paul struct bge_type *t; 159095d67482SBill Paul struct bge_softc *sc; 1591029e2ee3SJohn Polstra char *descbuf; 159295d67482SBill Paul 159395d67482SBill Paul t = bge_devs; 159495d67482SBill Paul 159595d67482SBill Paul sc = device_get_softc(dev); 159695d67482SBill Paul bzero(sc, sizeof(struct bge_softc)); 159795d67482SBill Paul sc->bge_unit = device_get_unit(dev); 159895d67482SBill Paul sc->bge_dev = dev; 159995d67482SBill Paul 160095d67482SBill Paul while(t->bge_name != NULL) { 160195d67482SBill Paul if ((pci_get_vendor(dev) == t->bge_vid) && 160295d67482SBill Paul (pci_get_device(dev) == t->bge_did)) { 160395d67482SBill Paul #ifdef notdef 160495d67482SBill Paul bge_vpd_read(sc); 160595d67482SBill Paul device_set_desc(dev, sc->bge_vpd_prodname); 160695d67482SBill Paul #endif 1607029e2ee3SJohn Polstra descbuf = malloc(BGE_DEVDESC_MAX, M_TEMP, M_NOWAIT); 1608029e2ee3SJohn Polstra if (descbuf == NULL) 1609029e2ee3SJohn Polstra return(ENOMEM); 1610029e2ee3SJohn Polstra snprintf(descbuf, BGE_DEVDESC_MAX, 1611029e2ee3SJohn Polstra "%s, ASIC rev. %#04x", t->bge_name, 1612029e2ee3SJohn Polstra pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >> 16); 1613029e2ee3SJohn Polstra device_set_desc_copy(dev, descbuf); 16146d2a9bd6SDoug Ambrisko if (pci_get_subvendor(dev) == DELL_VENDORID) 16156d2a9bd6SDoug Ambrisko sc->bge_no_3_led = 1; 1616029e2ee3SJohn Polstra free(descbuf, M_TEMP); 161795d67482SBill Paul return(0); 161895d67482SBill Paul } 161995d67482SBill Paul t++; 162095d67482SBill Paul } 162195d67482SBill Paul 162295d67482SBill Paul return(ENXIO); 162395d67482SBill Paul } 162495d67482SBill Paul 1625f41ac2beSBill Paul static void 1626f41ac2beSBill Paul bge_dma_free(sc) 1627f41ac2beSBill Paul struct bge_softc *sc; 1628f41ac2beSBill Paul { 1629f41ac2beSBill Paul int i; 1630f41ac2beSBill Paul 1631f41ac2beSBill Paul 1632f41ac2beSBill Paul /* Destroy DMA maps for RX buffers */ 1633f41ac2beSBill Paul 1634f41ac2beSBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 1635f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_std_dmamap[i]) 1636f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_mtag, 1637f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i]); 1638f41ac2beSBill Paul } 1639f41ac2beSBill Paul 1640f41ac2beSBill Paul /* Destroy DMA maps for jumbo RX buffers */ 1641f41ac2beSBill Paul 1642f41ac2beSBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 1643f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_jumbo_dmamap[i]) 1644f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_mtag_jumbo, 1645f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 1646f41ac2beSBill Paul } 1647f41ac2beSBill Paul 1648f41ac2beSBill Paul /* Destroy DMA maps for TX buffers */ 1649f41ac2beSBill Paul 1650f41ac2beSBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 1651f41ac2beSBill Paul if (sc->bge_cdata.bge_tx_dmamap[i]) 1652f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_mtag, 1653f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[i]); 1654f41ac2beSBill Paul } 1655f41ac2beSBill Paul 1656f41ac2beSBill Paul if (sc->bge_cdata.bge_mtag) 1657f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_mtag); 1658f41ac2beSBill Paul 1659f41ac2beSBill Paul 1660f41ac2beSBill Paul /* Destroy standard RX ring */ 1661f41ac2beSBill Paul 1662f41ac2beSBill Paul if (sc->bge_ldata.bge_rx_std_ring) 1663f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_rx_std_ring_tag, 1664f41ac2beSBill Paul sc->bge_ldata.bge_rx_std_ring, 1665f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map); 1666f41ac2beSBill Paul 1667f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_std_ring_map) { 1668f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_rx_std_ring_tag, 1669f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map); 1670f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_rx_std_ring_tag, 1671f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map); 1672f41ac2beSBill Paul } 1673f41ac2beSBill Paul 1674f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_std_ring_tag) 1675f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_rx_std_ring_tag); 1676f41ac2beSBill Paul 1677f41ac2beSBill Paul /* Destroy jumbo RX ring */ 1678f41ac2beSBill Paul 1679f41ac2beSBill Paul if (sc->bge_ldata.bge_rx_jumbo_ring) 1680f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1681f41ac2beSBill Paul sc->bge_ldata.bge_rx_jumbo_ring, 1682f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map); 1683f41ac2beSBill Paul 1684f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_jumbo_ring_map) { 1685f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1686f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map); 1687f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1688f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map); 1689f41ac2beSBill Paul } 1690f41ac2beSBill Paul 1691f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_jumbo_ring_tag) 1692f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_rx_jumbo_ring_tag); 1693f41ac2beSBill Paul 1694f41ac2beSBill Paul /* Destroy RX return ring */ 1695f41ac2beSBill Paul 1696f41ac2beSBill Paul if (sc->bge_ldata.bge_rx_return_ring) 1697f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_rx_return_ring_tag, 1698f41ac2beSBill Paul sc->bge_ldata.bge_rx_return_ring, 1699f41ac2beSBill Paul sc->bge_cdata.bge_rx_return_ring_map); 1700f41ac2beSBill Paul 1701f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_return_ring_map) { 1702f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_rx_return_ring_tag, 1703f41ac2beSBill Paul sc->bge_cdata.bge_rx_return_ring_map); 1704f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_rx_return_ring_tag, 1705f41ac2beSBill Paul sc->bge_cdata.bge_rx_return_ring_map); 1706f41ac2beSBill Paul } 1707f41ac2beSBill Paul 1708f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_return_ring_tag) 1709f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_rx_return_ring_tag); 1710f41ac2beSBill Paul 1711f41ac2beSBill Paul /* Destroy TX ring */ 1712f41ac2beSBill Paul 1713f41ac2beSBill Paul if (sc->bge_ldata.bge_tx_ring) 1714f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_tx_ring_tag, 1715f41ac2beSBill Paul sc->bge_ldata.bge_tx_ring, 1716f41ac2beSBill Paul sc->bge_cdata.bge_tx_ring_map); 1717f41ac2beSBill Paul 1718f41ac2beSBill Paul if (sc->bge_cdata.bge_tx_ring_map) { 1719f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_tx_ring_tag, 1720f41ac2beSBill Paul sc->bge_cdata.bge_tx_ring_map); 1721f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_tx_ring_tag, 1722f41ac2beSBill Paul sc->bge_cdata.bge_tx_ring_map); 1723f41ac2beSBill Paul } 1724f41ac2beSBill Paul 1725f41ac2beSBill Paul if (sc->bge_cdata.bge_tx_ring_tag) 1726f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_tx_ring_tag); 1727f41ac2beSBill Paul 1728f41ac2beSBill Paul /* Destroy status block */ 1729f41ac2beSBill Paul 1730f41ac2beSBill Paul if (sc->bge_ldata.bge_status_block) 1731f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_status_tag, 1732f41ac2beSBill Paul sc->bge_ldata.bge_status_block, 1733f41ac2beSBill Paul sc->bge_cdata.bge_status_map); 1734f41ac2beSBill Paul 1735f41ac2beSBill Paul if (sc->bge_cdata.bge_status_map) { 1736f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_status_tag, 1737f41ac2beSBill Paul sc->bge_cdata.bge_status_map); 1738f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_status_tag, 1739f41ac2beSBill Paul sc->bge_cdata.bge_status_map); 1740f41ac2beSBill Paul } 1741f41ac2beSBill Paul 1742f41ac2beSBill Paul if (sc->bge_cdata.bge_status_tag) 1743f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_status_tag); 1744f41ac2beSBill Paul 1745f41ac2beSBill Paul /* Destroy statistics block */ 1746f41ac2beSBill Paul 1747f41ac2beSBill Paul if (sc->bge_ldata.bge_stats) 1748f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_stats_tag, 1749f41ac2beSBill Paul sc->bge_ldata.bge_stats, 1750f41ac2beSBill Paul sc->bge_cdata.bge_stats_map); 1751f41ac2beSBill Paul 1752f41ac2beSBill Paul if (sc->bge_cdata.bge_stats_map) { 1753f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_stats_tag, 1754f41ac2beSBill Paul sc->bge_cdata.bge_stats_map); 1755f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_stats_tag, 1756f41ac2beSBill Paul sc->bge_cdata.bge_stats_map); 1757f41ac2beSBill Paul } 1758f41ac2beSBill Paul 1759f41ac2beSBill Paul if (sc->bge_cdata.bge_stats_tag) 1760f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_stats_tag); 1761f41ac2beSBill Paul 1762f41ac2beSBill Paul /* Destroy the parent tag */ 1763f41ac2beSBill Paul 1764f41ac2beSBill Paul if (sc->bge_cdata.bge_parent_tag) 1765f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_parent_tag); 1766f41ac2beSBill Paul 1767f41ac2beSBill Paul return; 1768f41ac2beSBill Paul } 1769f41ac2beSBill Paul 1770f41ac2beSBill Paul static int 1771f41ac2beSBill Paul bge_dma_alloc(dev) 1772f41ac2beSBill Paul device_t dev; 1773f41ac2beSBill Paul { 1774f41ac2beSBill Paul struct bge_softc *sc; 17751be6acb7SGleb Smirnoff int i, error; 1776f41ac2beSBill Paul struct bge_dmamap_arg ctx; 1777f41ac2beSBill Paul 1778f41ac2beSBill Paul sc = device_get_softc(dev); 1779f41ac2beSBill Paul 1780f41ac2beSBill Paul /* 1781f41ac2beSBill Paul * Allocate the parent bus DMA tag appropriate for PCI. 1782f41ac2beSBill Paul */ 1783f41ac2beSBill Paul error = bus_dma_tag_create(NULL, /* parent */ 1784f41ac2beSBill Paul PAGE_SIZE, 0, /* alignment, boundary */ 1785f41ac2beSBill Paul BUS_SPACE_MAXADDR, /* lowaddr */ 17862f28b973SScott Long BUS_SPACE_MAXADDR, /* highaddr */ 1787f41ac2beSBill Paul NULL, NULL, /* filter, filterarg */ 1788f41ac2beSBill Paul MAXBSIZE, BGE_NSEG_NEW, /* maxsize, nsegments */ 1789f41ac2beSBill Paul BUS_SPACE_MAXSIZE_32BIT,/* maxsegsize */ 17908a40c10eSScott Long 0, /* flags */ 1791f41ac2beSBill Paul NULL, NULL, /* lockfunc, lockarg */ 1792f41ac2beSBill Paul &sc->bge_cdata.bge_parent_tag); 1793f41ac2beSBill Paul 1794f41ac2beSBill Paul /* 1795f41ac2beSBill Paul * Create tag for RX mbufs. 1796f41ac2beSBill Paul */ 17978a2e22deSScott Long error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1, 1798f41ac2beSBill Paul 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 17991be6acb7SGleb Smirnoff NULL, MCLBYTES * BGE_NSEG_NEW, BGE_NSEG_NEW, MCLBYTES, 18001be6acb7SGleb Smirnoff BUS_DMA_ALLOCNOW, NULL, NULL, &sc->bge_cdata.bge_mtag); 1801f41ac2beSBill Paul 1802f41ac2beSBill Paul if (error) { 1803f41ac2beSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1804f41ac2beSBill Paul return (ENOMEM); 1805f41ac2beSBill Paul } 1806f41ac2beSBill Paul 1807f41ac2beSBill Paul /* Create DMA maps for RX buffers */ 1808f41ac2beSBill Paul 1809f41ac2beSBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 1810f41ac2beSBill Paul error = bus_dmamap_create(sc->bge_cdata.bge_mtag, 0, 1811f41ac2beSBill Paul &sc->bge_cdata.bge_rx_std_dmamap[i]); 1812f41ac2beSBill Paul if (error) { 1813f41ac2beSBill Paul device_printf(dev, "can't create DMA map for RX\n"); 1814f41ac2beSBill Paul return(ENOMEM); 1815f41ac2beSBill Paul } 1816f41ac2beSBill Paul } 1817f41ac2beSBill Paul 1818f41ac2beSBill Paul /* Create DMA maps for TX buffers */ 1819f41ac2beSBill Paul 1820f41ac2beSBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 1821f41ac2beSBill Paul error = bus_dmamap_create(sc->bge_cdata.bge_mtag, 0, 1822f41ac2beSBill Paul &sc->bge_cdata.bge_tx_dmamap[i]); 1823f41ac2beSBill Paul if (error) { 1824f41ac2beSBill Paul device_printf(dev, "can't create DMA map for RX\n"); 1825f41ac2beSBill Paul return(ENOMEM); 1826f41ac2beSBill Paul } 1827f41ac2beSBill Paul } 1828f41ac2beSBill Paul 1829f41ac2beSBill Paul /* Create tag for standard RX ring */ 1830f41ac2beSBill Paul 1831f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1832f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 1833f41ac2beSBill Paul NULL, BGE_STD_RX_RING_SZ, 1, BGE_STD_RX_RING_SZ, 0, 1834f41ac2beSBill Paul NULL, NULL, &sc->bge_cdata.bge_rx_std_ring_tag); 1835f41ac2beSBill Paul 1836f41ac2beSBill Paul if (error) { 1837f41ac2beSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1838f41ac2beSBill Paul return (ENOMEM); 1839f41ac2beSBill Paul } 1840f41ac2beSBill Paul 1841f41ac2beSBill Paul /* Allocate DMA'able memory for standard RX ring */ 1842f41ac2beSBill Paul 1843f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_std_ring_tag, 1844f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_rx_std_ring, BUS_DMA_NOWAIT, 1845f41ac2beSBill Paul &sc->bge_cdata.bge_rx_std_ring_map); 1846f41ac2beSBill Paul if (error) 1847f41ac2beSBill Paul return (ENOMEM); 1848f41ac2beSBill Paul 1849f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_rx_std_ring, BGE_STD_RX_RING_SZ); 1850f41ac2beSBill Paul 1851f41ac2beSBill Paul /* Load the address of the standard RX ring */ 1852f41ac2beSBill Paul 1853f41ac2beSBill Paul ctx.bge_maxsegs = 1; 1854f41ac2beSBill Paul ctx.sc = sc; 1855f41ac2beSBill Paul 1856f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_rx_std_ring_tag, 1857f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, sc->bge_ldata.bge_rx_std_ring, 1858f41ac2beSBill Paul BGE_STD_RX_RING_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 1859f41ac2beSBill Paul 1860f41ac2beSBill Paul if (error) 1861f41ac2beSBill Paul return (ENOMEM); 1862f41ac2beSBill Paul 1863f41ac2beSBill Paul sc->bge_ldata.bge_rx_std_ring_paddr = ctx.bge_busaddr; 1864f41ac2beSBill Paul 18655dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1866e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 1867f41ac2beSBill Paul 1868f41ac2beSBill Paul /* 1869f41ac2beSBill Paul * Create tag for jumbo mbufs. 1870f41ac2beSBill Paul * This is really a bit of a kludge. We allocate a special 1871f41ac2beSBill Paul * jumbo buffer pool which (thanks to the way our DMA 1872f41ac2beSBill Paul * memory allocation works) will consist of contiguous 1873f41ac2beSBill Paul * pages. This means that even though a jumbo buffer might 1874f41ac2beSBill Paul * be larger than a page size, we don't really need to 1875f41ac2beSBill Paul * map it into more than one DMA segment. However, the 1876f41ac2beSBill Paul * default mbuf tag will result in multi-segment mappings, 1877f41ac2beSBill Paul * so we have to create a special jumbo mbuf tag that 1878f41ac2beSBill Paul * lets us get away with mapping the jumbo buffers as 1879f41ac2beSBill Paul * a single segment. I think eventually the driver should 1880f41ac2beSBill Paul * be changed so that it uses ordinary mbufs and cluster 1881f41ac2beSBill Paul * buffers, i.e. jumbo frames can span multiple DMA 1882f41ac2beSBill Paul * descriptors. But that's a project for another day. 1883f41ac2beSBill Paul */ 1884f41ac2beSBill Paul 1885f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 18868a2e22deSScott Long 1, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 18871be6acb7SGleb Smirnoff NULL, MJUM9BYTES, BGE_NSEG_JUMBO, PAGE_SIZE, 18881be6acb7SGleb Smirnoff 0, NULL, NULL, &sc->bge_cdata.bge_mtag_jumbo); 1889f41ac2beSBill Paul 1890f41ac2beSBill Paul if (error) { 1891f41ac2beSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1892f41ac2beSBill Paul return (ENOMEM); 1893f41ac2beSBill Paul } 1894f41ac2beSBill Paul 1895f41ac2beSBill Paul /* Create tag for jumbo RX ring */ 1896f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1897f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 1898f41ac2beSBill Paul NULL, BGE_JUMBO_RX_RING_SZ, 1, BGE_JUMBO_RX_RING_SZ, 0, 1899f41ac2beSBill Paul NULL, NULL, &sc->bge_cdata.bge_rx_jumbo_ring_tag); 1900f41ac2beSBill Paul 1901f41ac2beSBill Paul if (error) { 1902f41ac2beSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1903f41ac2beSBill Paul return (ENOMEM); 1904f41ac2beSBill Paul } 1905f41ac2beSBill Paul 1906f41ac2beSBill Paul /* Allocate DMA'able memory for jumbo RX ring */ 1907f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_jumbo_ring_tag, 19081be6acb7SGleb Smirnoff (void **)&sc->bge_ldata.bge_rx_jumbo_ring, 19091be6acb7SGleb Smirnoff BUS_DMA_NOWAIT | BUS_DMA_ZERO, 1910f41ac2beSBill Paul &sc->bge_cdata.bge_rx_jumbo_ring_map); 1911f41ac2beSBill Paul if (error) 1912f41ac2beSBill Paul return (ENOMEM); 1913f41ac2beSBill Paul 1914f41ac2beSBill Paul /* Load the address of the jumbo RX ring */ 1915f41ac2beSBill Paul ctx.bge_maxsegs = 1; 1916f41ac2beSBill Paul ctx.sc = sc; 1917f41ac2beSBill Paul 1918f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1919f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 1920f41ac2beSBill Paul sc->bge_ldata.bge_rx_jumbo_ring, BGE_JUMBO_RX_RING_SZ, 1921f41ac2beSBill Paul bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 1922f41ac2beSBill Paul 1923f41ac2beSBill Paul if (error) 1924f41ac2beSBill Paul return (ENOMEM); 1925f41ac2beSBill Paul 1926f41ac2beSBill Paul sc->bge_ldata.bge_rx_jumbo_ring_paddr = ctx.bge_busaddr; 1927f41ac2beSBill Paul 1928f41ac2beSBill Paul /* Create DMA maps for jumbo RX buffers */ 1929f41ac2beSBill Paul 1930f41ac2beSBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 1931f41ac2beSBill Paul error = bus_dmamap_create(sc->bge_cdata.bge_mtag_jumbo, 1932f41ac2beSBill Paul 0, &sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 1933f41ac2beSBill Paul if (error) { 1934f41ac2beSBill Paul device_printf(dev, 1935f41ac2beSBill Paul "can't create DMA map for RX\n"); 1936f41ac2beSBill Paul return(ENOMEM); 1937f41ac2beSBill Paul } 1938f41ac2beSBill Paul } 1939f41ac2beSBill Paul 1940f41ac2beSBill Paul } 1941f41ac2beSBill Paul 1942f41ac2beSBill Paul /* Create tag for RX return ring */ 1943f41ac2beSBill Paul 1944f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1945f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 1946f41ac2beSBill Paul NULL, BGE_RX_RTN_RING_SZ(sc), 1, BGE_RX_RTN_RING_SZ(sc), 0, 1947f41ac2beSBill Paul NULL, NULL, &sc->bge_cdata.bge_rx_return_ring_tag); 1948f41ac2beSBill Paul 1949f41ac2beSBill Paul if (error) { 1950f41ac2beSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1951f41ac2beSBill Paul return (ENOMEM); 1952f41ac2beSBill Paul } 1953f41ac2beSBill Paul 1954f41ac2beSBill Paul /* Allocate DMA'able memory for RX return ring */ 1955f41ac2beSBill Paul 1956f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_return_ring_tag, 1957f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_rx_return_ring, BUS_DMA_NOWAIT, 1958f41ac2beSBill Paul &sc->bge_cdata.bge_rx_return_ring_map); 1959f41ac2beSBill Paul if (error) 1960f41ac2beSBill Paul return (ENOMEM); 1961f41ac2beSBill Paul 1962f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_rx_return_ring, 1963f41ac2beSBill Paul BGE_RX_RTN_RING_SZ(sc)); 1964f41ac2beSBill Paul 1965f41ac2beSBill Paul /* Load the address of the RX return ring */ 1966f41ac2beSBill Paul 1967f41ac2beSBill Paul ctx.bge_maxsegs = 1; 1968f41ac2beSBill Paul ctx.sc = sc; 1969f41ac2beSBill Paul 1970f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_rx_return_ring_tag, 1971f41ac2beSBill Paul sc->bge_cdata.bge_rx_return_ring_map, 1972f41ac2beSBill Paul sc->bge_ldata.bge_rx_return_ring, BGE_RX_RTN_RING_SZ(sc), 1973f41ac2beSBill Paul bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 1974f41ac2beSBill Paul 1975f41ac2beSBill Paul if (error) 1976f41ac2beSBill Paul return (ENOMEM); 1977f41ac2beSBill Paul 1978f41ac2beSBill Paul sc->bge_ldata.bge_rx_return_ring_paddr = ctx.bge_busaddr; 1979f41ac2beSBill Paul 1980f41ac2beSBill Paul /* Create tag for TX ring */ 1981f41ac2beSBill Paul 1982f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1983f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 1984f41ac2beSBill Paul NULL, BGE_TX_RING_SZ, 1, BGE_TX_RING_SZ, 0, NULL, NULL, 1985f41ac2beSBill Paul &sc->bge_cdata.bge_tx_ring_tag); 1986f41ac2beSBill Paul 1987f41ac2beSBill Paul if (error) { 1988f41ac2beSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1989f41ac2beSBill Paul return (ENOMEM); 1990f41ac2beSBill Paul } 1991f41ac2beSBill Paul 1992f41ac2beSBill Paul /* Allocate DMA'able memory for TX ring */ 1993f41ac2beSBill Paul 1994f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_tx_ring_tag, 1995f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_tx_ring, BUS_DMA_NOWAIT, 1996f41ac2beSBill Paul &sc->bge_cdata.bge_tx_ring_map); 1997f41ac2beSBill Paul if (error) 1998f41ac2beSBill Paul return (ENOMEM); 1999f41ac2beSBill Paul 2000f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_tx_ring, BGE_TX_RING_SZ); 2001f41ac2beSBill Paul 2002f41ac2beSBill Paul /* Load the address of the TX ring */ 2003f41ac2beSBill Paul 2004f41ac2beSBill Paul ctx.bge_maxsegs = 1; 2005f41ac2beSBill Paul ctx.sc = sc; 2006f41ac2beSBill Paul 2007f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_tx_ring_tag, 2008f41ac2beSBill Paul sc->bge_cdata.bge_tx_ring_map, sc->bge_ldata.bge_tx_ring, 2009f41ac2beSBill Paul BGE_TX_RING_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 2010f41ac2beSBill Paul 2011f41ac2beSBill Paul if (error) 2012f41ac2beSBill Paul return (ENOMEM); 2013f41ac2beSBill Paul 2014f41ac2beSBill Paul sc->bge_ldata.bge_tx_ring_paddr = ctx.bge_busaddr; 2015f41ac2beSBill Paul 2016f41ac2beSBill Paul /* Create tag for status block */ 2017f41ac2beSBill Paul 2018f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 2019f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 2020f41ac2beSBill Paul NULL, BGE_STATUS_BLK_SZ, 1, BGE_STATUS_BLK_SZ, 0, 2021f41ac2beSBill Paul NULL, NULL, &sc->bge_cdata.bge_status_tag); 2022f41ac2beSBill Paul 2023f41ac2beSBill Paul if (error) { 2024f41ac2beSBill Paul device_printf(dev, "could not allocate dma tag\n"); 2025f41ac2beSBill Paul return (ENOMEM); 2026f41ac2beSBill Paul } 2027f41ac2beSBill Paul 2028f41ac2beSBill Paul /* Allocate DMA'able memory for status block */ 2029f41ac2beSBill Paul 2030f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_status_tag, 2031f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_status_block, BUS_DMA_NOWAIT, 2032f41ac2beSBill Paul &sc->bge_cdata.bge_status_map); 2033f41ac2beSBill Paul if (error) 2034f41ac2beSBill Paul return (ENOMEM); 2035f41ac2beSBill Paul 2036f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_status_block, BGE_STATUS_BLK_SZ); 2037f41ac2beSBill Paul 2038f41ac2beSBill Paul /* Load the address of the status block */ 2039f41ac2beSBill Paul 2040f41ac2beSBill Paul ctx.sc = sc; 2041f41ac2beSBill Paul ctx.bge_maxsegs = 1; 2042f41ac2beSBill Paul 2043f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_status_tag, 2044f41ac2beSBill Paul sc->bge_cdata.bge_status_map, sc->bge_ldata.bge_status_block, 2045f41ac2beSBill Paul BGE_STATUS_BLK_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 2046f41ac2beSBill Paul 2047f41ac2beSBill Paul if (error) 2048f41ac2beSBill Paul return (ENOMEM); 2049f41ac2beSBill Paul 2050f41ac2beSBill Paul sc->bge_ldata.bge_status_block_paddr = ctx.bge_busaddr; 2051f41ac2beSBill Paul 2052f41ac2beSBill Paul /* Create tag for statistics block */ 2053f41ac2beSBill Paul 2054f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 2055f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 2056f41ac2beSBill Paul NULL, BGE_STATS_SZ, 1, BGE_STATS_SZ, 0, NULL, NULL, 2057f41ac2beSBill Paul &sc->bge_cdata.bge_stats_tag); 2058f41ac2beSBill Paul 2059f41ac2beSBill Paul if (error) { 2060f41ac2beSBill Paul device_printf(dev, "could not allocate dma tag\n"); 2061f41ac2beSBill Paul return (ENOMEM); 2062f41ac2beSBill Paul } 2063f41ac2beSBill Paul 2064f41ac2beSBill Paul /* Allocate DMA'able memory for statistics block */ 2065f41ac2beSBill Paul 2066f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_stats_tag, 2067f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_stats, BUS_DMA_NOWAIT, 2068f41ac2beSBill Paul &sc->bge_cdata.bge_stats_map); 2069f41ac2beSBill Paul if (error) 2070f41ac2beSBill Paul return (ENOMEM); 2071f41ac2beSBill Paul 2072f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_stats, BGE_STATS_SZ); 2073f41ac2beSBill Paul 2074f41ac2beSBill Paul /* Load the address of the statstics block */ 2075f41ac2beSBill Paul 2076f41ac2beSBill Paul ctx.sc = sc; 2077f41ac2beSBill Paul ctx.bge_maxsegs = 1; 2078f41ac2beSBill Paul 2079f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_stats_tag, 2080f41ac2beSBill Paul sc->bge_cdata.bge_stats_map, sc->bge_ldata.bge_stats, 2081f41ac2beSBill Paul BGE_STATS_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 2082f41ac2beSBill Paul 2083f41ac2beSBill Paul if (error) 2084f41ac2beSBill Paul return (ENOMEM); 2085f41ac2beSBill Paul 2086f41ac2beSBill Paul sc->bge_ldata.bge_stats_paddr = ctx.bge_busaddr; 2087f41ac2beSBill Paul 2088f41ac2beSBill Paul return(0); 2089f41ac2beSBill Paul } 2090f41ac2beSBill Paul 209195d67482SBill Paul static int 209295d67482SBill Paul bge_attach(dev) 209395d67482SBill Paul device_t dev; 209495d67482SBill Paul { 209595d67482SBill Paul struct ifnet *ifp; 209695d67482SBill Paul struct bge_softc *sc; 2097a1d52896SBill Paul u_int32_t hwcfg = 0; 2098fc74a9f9SBrooks Davis u_int32_t mac_tmp = 0; 2099fc74a9f9SBrooks Davis u_char eaddr[6]; 210095d67482SBill Paul int unit, error = 0, rid; 210195d67482SBill Paul 210295d67482SBill Paul sc = device_get_softc(dev); 210395d67482SBill Paul unit = device_get_unit(dev); 210495d67482SBill Paul sc->bge_dev = dev; 210595d67482SBill Paul sc->bge_unit = unit; 210695d67482SBill Paul 210795d67482SBill Paul /* 210895d67482SBill Paul * Map control/status registers. 210995d67482SBill Paul */ 211095d67482SBill Paul pci_enable_busmaster(dev); 211195d67482SBill Paul 211295d67482SBill Paul rid = BGE_PCI_BAR0; 21135f96beb9SNate Lawson sc->bge_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid, 21145f96beb9SNate Lawson RF_ACTIVE|PCI_RF_DENSE); 211595d67482SBill Paul 211695d67482SBill Paul if (sc->bge_res == NULL) { 211795d67482SBill Paul printf ("bge%d: couldn't map memory\n", unit); 211895d67482SBill Paul error = ENXIO; 211995d67482SBill Paul goto fail; 212095d67482SBill Paul } 212195d67482SBill Paul 212295d67482SBill Paul sc->bge_btag = rman_get_bustag(sc->bge_res); 212395d67482SBill Paul sc->bge_bhandle = rman_get_bushandle(sc->bge_res); 212495d67482SBill Paul 212595d67482SBill Paul /* Allocate interrupt */ 212695d67482SBill Paul rid = 0; 212795d67482SBill Paul 21285f96beb9SNate Lawson sc->bge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 212995d67482SBill Paul RF_SHAREABLE | RF_ACTIVE); 213095d67482SBill Paul 213195d67482SBill Paul if (sc->bge_irq == NULL) { 213295d67482SBill Paul printf("bge%d: couldn't map interrupt\n", unit); 213395d67482SBill Paul error = ENXIO; 213495d67482SBill Paul goto fail; 213595d67482SBill Paul } 213695d67482SBill Paul 213795d67482SBill Paul sc->bge_unit = unit; 213895d67482SBill Paul 21390f9bd73bSSam Leffler BGE_LOCK_INIT(sc, device_get_nameunit(dev)); 21400f9bd73bSSam Leffler 2141e53d81eeSPaul Saab /* Save ASIC rev. */ 2142e53d81eeSPaul Saab 2143e53d81eeSPaul Saab sc->bge_chipid = 2144e53d81eeSPaul Saab pci_read_config(dev, BGE_PCI_MISC_CTL, 4) & 2145e53d81eeSPaul Saab BGE_PCIMISCCTL_ASICREV; 2146e53d81eeSPaul Saab sc->bge_asicrev = BGE_ASICREV(sc->bge_chipid); 2147e53d81eeSPaul Saab sc->bge_chiprev = BGE_CHIPREV(sc->bge_chipid); 2148e53d81eeSPaul Saab 2149e53d81eeSPaul Saab /* 2150560c1670SGleb Smirnoff * Treat the 5714 and the 5752 like the 5750 until we have more info 2151419c028bSPaul Saab * on this chip. 2152419c028bSPaul Saab */ 2153560c1670SGleb Smirnoff if (sc->bge_asicrev == BGE_ASICREV_BCM5714 || 2154560c1670SGleb Smirnoff sc->bge_asicrev == BGE_ASICREV_BCM5752) 2155419c028bSPaul Saab sc->bge_asicrev = BGE_ASICREV_BCM5750; 2156419c028bSPaul Saab 2157419c028bSPaul Saab /* 2158e53d81eeSPaul Saab * XXX: Broadcom Linux driver. Not in specs or eratta. 2159e53d81eeSPaul Saab * PCI-Express? 2160e53d81eeSPaul Saab */ 2161e53d81eeSPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5750) { 2162e53d81eeSPaul Saab u_int32_t v; 2163e53d81eeSPaul Saab 2164e53d81eeSPaul Saab v = pci_read_config(dev, BGE_PCI_MSI_CAPID, 4); 2165e53d81eeSPaul Saab if (((v >> 8) & 0xff) == BGE_PCIE_CAPID_REG) { 2166e53d81eeSPaul Saab v = pci_read_config(dev, BGE_PCIE_CAPID_REG, 4); 2167e53d81eeSPaul Saab if ((v & 0xff) == BGE_PCIE_CAPID) 2168e53d81eeSPaul Saab sc->bge_pcie = 1; 2169e53d81eeSPaul Saab } 2170e53d81eeSPaul Saab } 2171e53d81eeSPaul Saab 217295d67482SBill Paul /* Try to reset the chip. */ 217395d67482SBill Paul bge_reset(sc); 217495d67482SBill Paul 217595d67482SBill Paul if (bge_chipinit(sc)) { 217695d67482SBill Paul printf("bge%d: chip initialization failed\n", sc->bge_unit); 217795d67482SBill Paul bge_release_resources(sc); 217895d67482SBill Paul error = ENXIO; 217995d67482SBill Paul goto fail; 218095d67482SBill Paul } 218195d67482SBill Paul 218295d67482SBill Paul /* 218395d67482SBill Paul * Get station address from the EEPROM. 218495d67482SBill Paul */ 2185fc74a9f9SBrooks Davis mac_tmp = bge_readmem_ind(sc, 0x0c14); 2186fc74a9f9SBrooks Davis if ((mac_tmp >> 16) == 0x484b) { 2187fc74a9f9SBrooks Davis eaddr[0] = (u_char)(mac_tmp >> 8); 2188fc74a9f9SBrooks Davis eaddr[1] = (u_char)mac_tmp; 2189fc74a9f9SBrooks Davis mac_tmp = bge_readmem_ind(sc, 0x0c18); 2190fc74a9f9SBrooks Davis eaddr[2] = (u_char)(mac_tmp >> 24); 2191fc74a9f9SBrooks Davis eaddr[3] = (u_char)(mac_tmp >> 16); 2192fc74a9f9SBrooks Davis eaddr[4] = (u_char)(mac_tmp >> 8); 2193fc74a9f9SBrooks Davis eaddr[5] = (u_char)mac_tmp; 2194fc74a9f9SBrooks Davis } else if (bge_read_eeprom(sc, eaddr, 219595d67482SBill Paul BGE_EE_MAC_OFFSET + 2, ETHER_ADDR_LEN)) { 219695d67482SBill Paul printf("bge%d: failed to read station address\n", unit); 219795d67482SBill Paul bge_release_resources(sc); 219895d67482SBill Paul error = ENXIO; 219995d67482SBill Paul goto fail; 220095d67482SBill Paul } 220195d67482SBill Paul 2202f41ac2beSBill Paul /* 5705 limits RX return ring to 512 entries. */ 2203e53d81eeSPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5705 || 2204e53d81eeSPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5750) 2205f41ac2beSBill Paul sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT_5705; 2206f41ac2beSBill Paul else 2207f41ac2beSBill Paul sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT; 2208f41ac2beSBill Paul 2209f41ac2beSBill Paul if (bge_dma_alloc(dev)) { 2210f41ac2beSBill Paul printf ("bge%d: failed to allocate DMA resources\n", 2211f41ac2beSBill Paul sc->bge_unit); 2212f41ac2beSBill Paul bge_release_resources(sc); 2213f41ac2beSBill Paul error = ENXIO; 2214f41ac2beSBill Paul goto fail; 2215f41ac2beSBill Paul } 2216f41ac2beSBill Paul 221795d67482SBill Paul /* Set default tuneable values. */ 221895d67482SBill Paul sc->bge_stat_ticks = BGE_TICKS_PER_SEC; 221995d67482SBill Paul sc->bge_rx_coal_ticks = 150; 222095d67482SBill Paul sc->bge_tx_coal_ticks = 150; 222195d67482SBill Paul sc->bge_rx_max_coal_bds = 64; 222295d67482SBill Paul sc->bge_tx_max_coal_bds = 128; 222395d67482SBill Paul 222495d67482SBill Paul /* Set up ifnet structure */ 2225fc74a9f9SBrooks Davis ifp = sc->bge_ifp = if_alloc(IFT_ETHER); 2226fc74a9f9SBrooks Davis if (ifp == NULL) { 2227fc74a9f9SBrooks Davis printf("bge%d: failed to if_alloc()\n", sc->bge_unit); 2228fc74a9f9SBrooks Davis bge_release_resources(sc); 2229fc74a9f9SBrooks Davis error = ENXIO; 2230fc74a9f9SBrooks Davis goto fail; 2231fc74a9f9SBrooks Davis } 223295d67482SBill Paul ifp->if_softc = sc; 22339bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 223495d67482SBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 223595d67482SBill Paul ifp->if_ioctl = bge_ioctl; 223695d67482SBill Paul ifp->if_start = bge_start; 223795d67482SBill Paul ifp->if_watchdog = bge_watchdog; 223895d67482SBill Paul ifp->if_init = bge_init; 223995d67482SBill Paul ifp->if_mtu = ETHERMTU; 22404d665c4dSDag-Erling Smørgrav ifp->if_snd.ifq_drv_maxlen = BGE_TX_RING_CNT - 1; 22414d665c4dSDag-Erling Smørgrav IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen); 22424d665c4dSDag-Erling Smørgrav IFQ_SET_READY(&ifp->if_snd); 224395d67482SBill Paul ifp->if_hwassist = BGE_CSUM_FEATURES; 2244b874fdd4SYaroslav Tykhiy /* NB: the code for RX csum offload is disabled for now */ 2245b874fdd4SYaroslav Tykhiy ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_VLAN_HWTAGGING | 22460434d1b8SBill Paul IFCAP_VLAN_MTU; 224795d67482SBill Paul ifp->if_capenable = ifp->if_capabilities; 224875719184SGleb Smirnoff #ifdef DEVICE_POLLING 224975719184SGleb Smirnoff ifp->if_capabilities |= IFCAP_POLLING; 225075719184SGleb Smirnoff #endif 225195d67482SBill Paul 2252a1d52896SBill Paul /* 2253a1d52896SBill Paul * Figure out what sort of media we have by checking the 225441abcc1bSPaul Saab * hardware config word in the first 32k of NIC internal memory, 225541abcc1bSPaul Saab * or fall back to examining the EEPROM if necessary. 225641abcc1bSPaul Saab * Note: on some BCM5700 cards, this value appears to be unset. 225741abcc1bSPaul Saab * If that's the case, we have to rely on identifying the NIC 225841abcc1bSPaul Saab * by its PCI subsystem ID, as we do below for the SysKonnect 225941abcc1bSPaul Saab * SK-9D41. 2260a1d52896SBill Paul */ 226141abcc1bSPaul Saab if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG) == BGE_MAGIC_NUMBER) 226241abcc1bSPaul Saab hwcfg = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG); 226341abcc1bSPaul Saab else { 2264a1d52896SBill Paul bge_read_eeprom(sc, (caddr_t)&hwcfg, 2265a1d52896SBill Paul BGE_EE_HWCFG_OFFSET, sizeof(hwcfg)); 226641abcc1bSPaul Saab hwcfg = ntohl(hwcfg); 226741abcc1bSPaul Saab } 226841abcc1bSPaul Saab 226941abcc1bSPaul Saab if ((hwcfg & BGE_HWCFG_MEDIA) == BGE_MEDIA_FIBER) 2270a1d52896SBill Paul sc->bge_tbi = 1; 2271a1d52896SBill Paul 227295d67482SBill Paul /* The SysKonnect SK-9D41 is a 1000baseSX card. */ 227395d67482SBill Paul if ((pci_read_config(dev, BGE_PCI_SUBSYS, 4) >> 16) == SK_SUBSYSID_9D41) 227495d67482SBill Paul sc->bge_tbi = 1; 227595d67482SBill Paul 227695d67482SBill Paul if (sc->bge_tbi) { 227795d67482SBill Paul ifmedia_init(&sc->bge_ifmedia, IFM_IMASK, 227895d67482SBill Paul bge_ifmedia_upd, bge_ifmedia_sts); 227995d67482SBill Paul ifmedia_add(&sc->bge_ifmedia, IFM_ETHER|IFM_1000_SX, 0, NULL); 228095d67482SBill Paul ifmedia_add(&sc->bge_ifmedia, 228195d67482SBill Paul IFM_ETHER|IFM_1000_SX|IFM_FDX, 0, NULL); 228295d67482SBill Paul ifmedia_add(&sc->bge_ifmedia, IFM_ETHER|IFM_AUTO, 0, NULL); 228395d67482SBill Paul ifmedia_set(&sc->bge_ifmedia, IFM_ETHER|IFM_AUTO); 2284da3003f0SBill Paul sc->bge_ifmedia.ifm_media = sc->bge_ifmedia.ifm_cur->ifm_media; 228595d67482SBill Paul } else { 228695d67482SBill Paul /* 228795d67482SBill Paul * Do transceiver setup. 228895d67482SBill Paul */ 228995d67482SBill Paul if (mii_phy_probe(dev, &sc->bge_miibus, 229095d67482SBill Paul bge_ifmedia_upd, bge_ifmedia_sts)) { 229195d67482SBill Paul printf("bge%d: MII without any PHY!\n", sc->bge_unit); 229295d67482SBill Paul bge_release_resources(sc); 229395d67482SBill Paul error = ENXIO; 229495d67482SBill Paul goto fail; 229595d67482SBill Paul } 229695d67482SBill Paul } 229795d67482SBill Paul 229895d67482SBill Paul /* 2299e255b776SJohn Polstra * When using the BCM5701 in PCI-X mode, data corruption has 2300e255b776SJohn Polstra * been observed in the first few bytes of some received packets. 2301e255b776SJohn Polstra * Aligning the packet buffer in memory eliminates the corruption. 2302e255b776SJohn Polstra * Unfortunately, this misaligns the packet payloads. On platforms 2303e255b776SJohn Polstra * which do not support unaligned accesses, we will realign the 2304e255b776SJohn Polstra * payloads by copying the received packets. 2305e255b776SJohn Polstra */ 2306e0ced696SPaul Saab switch (sc->bge_chipid) { 2307e0ced696SPaul Saab case BGE_CHIPID_BCM5701_A0: 2308e0ced696SPaul Saab case BGE_CHIPID_BCM5701_B0: 2309e0ced696SPaul Saab case BGE_CHIPID_BCM5701_B2: 2310e0ced696SPaul Saab case BGE_CHIPID_BCM5701_B5: 2311e255b776SJohn Polstra /* If in PCI-X mode, work around the alignment bug. */ 2312e255b776SJohn Polstra if ((pci_read_config(dev, BGE_PCI_PCISTATE, 4) & 2313e255b776SJohn Polstra (BGE_PCISTATE_PCI_BUSMODE | BGE_PCISTATE_PCI_BUSSPEED)) == 2314e255b776SJohn Polstra BGE_PCISTATE_PCI_BUSSPEED) 2315e255b776SJohn Polstra sc->bge_rx_alignment_bug = 1; 2316e255b776SJohn Polstra break; 2317e255b776SJohn Polstra } 2318e255b776SJohn Polstra 2319e255b776SJohn Polstra /* 232095d67482SBill Paul * Call MI attach routine. 232195d67482SBill Paul */ 2322fc74a9f9SBrooks Davis ether_ifattach(ifp, eaddr); 23230f9bd73bSSam Leffler callout_init(&sc->bge_stat_ch, CALLOUT_MPSAFE); 23240f9bd73bSSam Leffler 23250f9bd73bSSam Leffler /* 23260f9bd73bSSam Leffler * Hookup IRQ last. 23270f9bd73bSSam Leffler */ 23280f9bd73bSSam Leffler error = bus_setup_intr(dev, sc->bge_irq, INTR_TYPE_NET | INTR_MPSAFE, 23290f9bd73bSSam Leffler bge_intr, sc, &sc->bge_intrhand); 23300f9bd73bSSam Leffler 23310f9bd73bSSam Leffler if (error) { 2332fc74a9f9SBrooks Davis bge_detach(dev); 23330f9bd73bSSam Leffler printf("bge%d: couldn't set up irq\n", unit); 23340f9bd73bSSam Leffler } 233595d67482SBill Paul 233695d67482SBill Paul fail: 233795d67482SBill Paul return(error); 233895d67482SBill Paul } 233995d67482SBill Paul 234095d67482SBill Paul static int 234195d67482SBill Paul bge_detach(dev) 234295d67482SBill Paul device_t dev; 234395d67482SBill Paul { 234495d67482SBill Paul struct bge_softc *sc; 234595d67482SBill Paul struct ifnet *ifp; 234695d67482SBill Paul 234795d67482SBill Paul sc = device_get_softc(dev); 2348fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 234995d67482SBill Paul 235075719184SGleb Smirnoff #ifdef DEVICE_POLLING 235175719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 235275719184SGleb Smirnoff ether_poll_deregister(ifp); 235375719184SGleb Smirnoff #endif 235475719184SGleb Smirnoff 23550f9bd73bSSam Leffler BGE_LOCK(sc); 235695d67482SBill Paul bge_stop(sc); 235795d67482SBill Paul bge_reset(sc); 23580f9bd73bSSam Leffler BGE_UNLOCK(sc); 23590f9bd73bSSam Leffler 23600f9bd73bSSam Leffler ether_ifdetach(ifp); 236195d67482SBill Paul 236295d67482SBill Paul if (sc->bge_tbi) { 236395d67482SBill Paul ifmedia_removeall(&sc->bge_ifmedia); 236495d67482SBill Paul } else { 236595d67482SBill Paul bus_generic_detach(dev); 236695d67482SBill Paul device_delete_child(dev, sc->bge_miibus); 236795d67482SBill Paul } 236895d67482SBill Paul 236995d67482SBill Paul bge_release_resources(sc); 237095d67482SBill Paul 237195d67482SBill Paul return(0); 237295d67482SBill Paul } 237395d67482SBill Paul 237495d67482SBill Paul static void 237595d67482SBill Paul bge_release_resources(sc) 237695d67482SBill Paul struct bge_softc *sc; 237795d67482SBill Paul { 237895d67482SBill Paul device_t dev; 237995d67482SBill Paul 238095d67482SBill Paul dev = sc->bge_dev; 238195d67482SBill Paul 238295d67482SBill Paul if (sc->bge_vpd_prodname != NULL) 238395d67482SBill Paul free(sc->bge_vpd_prodname, M_DEVBUF); 238495d67482SBill Paul 238595d67482SBill Paul if (sc->bge_vpd_readonly != NULL) 238695d67482SBill Paul free(sc->bge_vpd_readonly, M_DEVBUF); 238795d67482SBill Paul 238895d67482SBill Paul if (sc->bge_intrhand != NULL) 238995d67482SBill Paul bus_teardown_intr(dev, sc->bge_irq, sc->bge_intrhand); 239095d67482SBill Paul 239195d67482SBill Paul if (sc->bge_irq != NULL) 239295d67482SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->bge_irq); 239395d67482SBill Paul 239495d67482SBill Paul if (sc->bge_res != NULL) 239595d67482SBill Paul bus_release_resource(dev, SYS_RES_MEMORY, 239695d67482SBill Paul BGE_PCI_BAR0, sc->bge_res); 239795d67482SBill Paul 2398ad61f896SRuslan Ermilov if (sc->bge_ifp != NULL) 2399ad61f896SRuslan Ermilov if_free(sc->bge_ifp); 2400ad61f896SRuslan Ermilov 2401f41ac2beSBill Paul bge_dma_free(sc); 240295d67482SBill Paul 24030f9bd73bSSam Leffler if (mtx_initialized(&sc->bge_mtx)) /* XXX */ 24040f9bd73bSSam Leffler BGE_LOCK_DESTROY(sc); 24050f9bd73bSSam Leffler 240695d67482SBill Paul return; 240795d67482SBill Paul } 240895d67482SBill Paul 240995d67482SBill Paul static void 241095d67482SBill Paul bge_reset(sc) 241195d67482SBill Paul struct bge_softc *sc; 241295d67482SBill Paul { 241395d67482SBill Paul device_t dev; 2414e53d81eeSPaul Saab u_int32_t cachesize, command, pcistate, reset; 241595d67482SBill Paul int i, val = 0; 241695d67482SBill Paul 241795d67482SBill Paul dev = sc->bge_dev; 241895d67482SBill Paul 241995d67482SBill Paul /* Save some important PCI state. */ 242095d67482SBill Paul cachesize = pci_read_config(dev, BGE_PCI_CACHESZ, 4); 242195d67482SBill Paul command = pci_read_config(dev, BGE_PCI_CMD, 4); 242295d67482SBill Paul pcistate = pci_read_config(dev, BGE_PCI_PCISTATE, 4); 242395d67482SBill Paul 242495d67482SBill Paul pci_write_config(dev, BGE_PCI_MISC_CTL, 242595d67482SBill Paul BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR| 2426e907febfSPyun YongHyeon BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_PCISTATE_RW, 4); 242795d67482SBill Paul 2428e53d81eeSPaul Saab reset = BGE_MISCCFG_RESET_CORE_CLOCKS|(65<<1); 2429e53d81eeSPaul Saab 2430e53d81eeSPaul Saab /* XXX: Broadcom Linux driver. */ 2431e53d81eeSPaul Saab if (sc->bge_pcie) { 2432e53d81eeSPaul Saab if (CSR_READ_4(sc, 0x7e2c) == 0x60) /* PCIE 1.0 */ 2433e53d81eeSPaul Saab CSR_WRITE_4(sc, 0x7e2c, 0x20); 2434e53d81eeSPaul Saab if (sc->bge_chipid != BGE_CHIPID_BCM5750_A0) { 2435e53d81eeSPaul Saab /* Prevent PCIE link training during global reset */ 2436e53d81eeSPaul Saab CSR_WRITE_4(sc, BGE_MISC_CFG, (1<<29)); 2437e53d81eeSPaul Saab reset |= (1<<29); 2438e53d81eeSPaul Saab } 2439e53d81eeSPaul Saab } 2440e53d81eeSPaul Saab 244195d67482SBill Paul /* Issue global reset */ 2442e53d81eeSPaul Saab bge_writereg_ind(sc, BGE_MISC_CFG, reset); 244395d67482SBill Paul 244495d67482SBill Paul DELAY(1000); 244595d67482SBill Paul 2446e53d81eeSPaul Saab /* XXX: Broadcom Linux driver. */ 2447e53d81eeSPaul Saab if (sc->bge_pcie) { 2448e53d81eeSPaul Saab if (sc->bge_chipid == BGE_CHIPID_BCM5750_A0) { 2449e53d81eeSPaul Saab uint32_t v; 2450e53d81eeSPaul Saab 2451e53d81eeSPaul Saab DELAY(500000); /* wait for link training to complete */ 2452e53d81eeSPaul Saab v = pci_read_config(dev, 0xc4, 4); 2453e53d81eeSPaul Saab pci_write_config(dev, 0xc4, v | (1<<15), 4); 2454e53d81eeSPaul Saab } 2455e53d81eeSPaul Saab /* Set PCIE max payload size and clear error status. */ 2456e53d81eeSPaul Saab pci_write_config(dev, 0xd8, 0xf5000, 4); 2457e53d81eeSPaul Saab } 2458e53d81eeSPaul Saab 245995d67482SBill Paul /* Reset some of the PCI state that got zapped by reset */ 246095d67482SBill Paul pci_write_config(dev, BGE_PCI_MISC_CTL, 246195d67482SBill Paul BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR| 2462e907febfSPyun YongHyeon BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_PCISTATE_RW, 4); 246395d67482SBill Paul pci_write_config(dev, BGE_PCI_CACHESZ, cachesize, 4); 246495d67482SBill Paul pci_write_config(dev, BGE_PCI_CMD, command, 4); 246595d67482SBill Paul bge_writereg_ind(sc, BGE_MISC_CFG, (65 << 1)); 246695d67482SBill Paul 2467a7b0c314SPaul Saab /* Enable memory arbiter. */ 24685dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 2469e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 2470a7b0c314SPaul Saab CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE); 2471a7b0c314SPaul Saab 247295d67482SBill Paul /* 247395d67482SBill Paul * Prevent PXE restart: write a magic number to the 247495d67482SBill Paul * general communications memory at 0xB50. 247595d67482SBill Paul */ 247695d67482SBill Paul bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER); 247795d67482SBill Paul /* 247895d67482SBill Paul * Poll the value location we just wrote until 247995d67482SBill Paul * we see the 1's complement of the magic number. 248095d67482SBill Paul * This indicates that the firmware initialization 248195d67482SBill Paul * is complete. 248295d67482SBill Paul */ 248395d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 248495d67482SBill Paul val = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM); 248595d67482SBill Paul if (val == ~BGE_MAGIC_NUMBER) 248695d67482SBill Paul break; 248795d67482SBill Paul DELAY(10); 248895d67482SBill Paul } 248995d67482SBill Paul 249095d67482SBill Paul if (i == BGE_TIMEOUT) { 249195d67482SBill Paul printf("bge%d: firmware handshake timed out\n", sc->bge_unit); 249295d67482SBill Paul return; 249395d67482SBill Paul } 249495d67482SBill Paul 249595d67482SBill Paul /* 249695d67482SBill Paul * XXX Wait for the value of the PCISTATE register to 249795d67482SBill Paul * return to its original pre-reset state. This is a 249895d67482SBill Paul * fairly good indicator of reset completion. If we don't 249995d67482SBill Paul * wait for the reset to fully complete, trying to read 250095d67482SBill Paul * from the device's non-PCI registers may yield garbage 250195d67482SBill Paul * results. 250295d67482SBill Paul */ 250395d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 250495d67482SBill Paul if (pci_read_config(dev, BGE_PCI_PCISTATE, 4) == pcistate) 250595d67482SBill Paul break; 250695d67482SBill Paul DELAY(10); 250795d67482SBill Paul } 250895d67482SBill Paul 250995d67482SBill Paul /* Fix up byte swapping */ 2510e907febfSPyun YongHyeon CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS| 251195d67482SBill Paul BGE_MODECTL_BYTESWAP_DATA); 251295d67482SBill Paul 251395d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, 0); 251495d67482SBill Paul 2515da3003f0SBill Paul /* 2516da3003f0SBill Paul * The 5704 in TBI mode apparently needs some special 2517da3003f0SBill Paul * adjustment to insure the SERDES drive level is set 2518da3003f0SBill Paul * to 1.2V. 2519da3003f0SBill Paul */ 2520da3003f0SBill Paul if (sc->bge_asicrev == BGE_ASICREV_BCM5704 && sc->bge_tbi) { 2521da3003f0SBill Paul uint32_t serdescfg; 2522da3003f0SBill Paul serdescfg = CSR_READ_4(sc, BGE_SERDES_CFG); 2523da3003f0SBill Paul serdescfg = (serdescfg & ~0xFFF) | 0x880; 2524da3003f0SBill Paul CSR_WRITE_4(sc, BGE_SERDES_CFG, serdescfg); 2525da3003f0SBill Paul } 2526da3003f0SBill Paul 2527e53d81eeSPaul Saab /* XXX: Broadcom Linux driver. */ 2528e53d81eeSPaul Saab if (sc->bge_pcie && sc->bge_chipid != BGE_CHIPID_BCM5750_A0) { 2529e53d81eeSPaul Saab uint32_t v; 2530e53d81eeSPaul Saab 2531e53d81eeSPaul Saab v = CSR_READ_4(sc, 0x7c00); 2532e53d81eeSPaul Saab CSR_WRITE_4(sc, 0x7c00, v | (1<<25)); 2533e53d81eeSPaul Saab } 253495d67482SBill Paul DELAY(10000); 253595d67482SBill Paul 253695d67482SBill Paul return; 253795d67482SBill Paul } 253895d67482SBill Paul 253995d67482SBill Paul /* 254095d67482SBill Paul * Frame reception handling. This is called if there's a frame 254195d67482SBill Paul * on the receive return list. 254295d67482SBill Paul * 254395d67482SBill Paul * Note: we have to be able to handle two possibilities here: 25441be6acb7SGleb Smirnoff * 1) the frame is from the jumbo receive ring 254595d67482SBill Paul * 2) the frame is from the standard receive ring 254695d67482SBill Paul */ 254795d67482SBill Paul 254895d67482SBill Paul static void 254995d67482SBill Paul bge_rxeof(sc) 255095d67482SBill Paul struct bge_softc *sc; 255195d67482SBill Paul { 255295d67482SBill Paul struct ifnet *ifp; 255395d67482SBill Paul int stdcnt = 0, jumbocnt = 0; 255495d67482SBill Paul 25550f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 25560f9bd73bSSam Leffler 2557fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 255895d67482SBill Paul 2559f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag, 2560f41ac2beSBill Paul sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_POSTWRITE); 2561f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 2562f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_POSTREAD); 25635dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 2564e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 2565f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 2566f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 2567f41ac2beSBill Paul BUS_DMASYNC_POSTREAD); 2568f41ac2beSBill Paul } 2569f41ac2beSBill Paul 257095d67482SBill Paul while(sc->bge_rx_saved_considx != 2571f41ac2beSBill Paul sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx) { 257295d67482SBill Paul struct bge_rx_bd *cur_rx; 257395d67482SBill Paul u_int32_t rxidx; 257495d67482SBill Paul struct ether_header *eh; 257595d67482SBill Paul struct mbuf *m = NULL; 257695d67482SBill Paul u_int16_t vlan_tag = 0; 257795d67482SBill Paul int have_tag = 0; 257895d67482SBill Paul 257975719184SGleb Smirnoff #ifdef DEVICE_POLLING 258075719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 258175719184SGleb Smirnoff if (sc->rxcycles <= 0) 258275719184SGleb Smirnoff break; 258375719184SGleb Smirnoff sc->rxcycles--; 258475719184SGleb Smirnoff } 258575719184SGleb Smirnoff #endif 258675719184SGleb Smirnoff 258795d67482SBill Paul cur_rx = 2588f41ac2beSBill Paul &sc->bge_ldata.bge_rx_return_ring[sc->bge_rx_saved_considx]; 258995d67482SBill Paul 259095d67482SBill Paul rxidx = cur_rx->bge_idx; 25910434d1b8SBill Paul BGE_INC(sc->bge_rx_saved_considx, sc->bge_return_ring_cnt); 259295d67482SBill Paul 259395d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_VLAN_TAG) { 259495d67482SBill Paul have_tag = 1; 259595d67482SBill Paul vlan_tag = cur_rx->bge_vlan_tag; 259695d67482SBill Paul } 259795d67482SBill Paul 259895d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_JUMBO_RING) { 259995d67482SBill Paul BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT); 2600f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo, 2601f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[rxidx], 2602f41ac2beSBill Paul BUS_DMASYNC_POSTREAD); 2603f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo, 2604f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[rxidx]); 260595d67482SBill Paul m = sc->bge_cdata.bge_rx_jumbo_chain[rxidx]; 260695d67482SBill Paul sc->bge_cdata.bge_rx_jumbo_chain[rxidx] = NULL; 260795d67482SBill Paul jumbocnt++; 260895d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) { 260995d67482SBill Paul ifp->if_ierrors++; 261095d67482SBill Paul bge_newbuf_jumbo(sc, sc->bge_jumbo, m); 261195d67482SBill Paul continue; 261295d67482SBill Paul } 261395d67482SBill Paul if (bge_newbuf_jumbo(sc, 261495d67482SBill Paul sc->bge_jumbo, NULL) == ENOBUFS) { 261595d67482SBill Paul ifp->if_ierrors++; 261695d67482SBill Paul bge_newbuf_jumbo(sc, sc->bge_jumbo, m); 261795d67482SBill Paul continue; 261895d67482SBill Paul } 261995d67482SBill Paul } else { 262095d67482SBill Paul BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT); 2621f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_mtag, 2622f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[rxidx], 2623f41ac2beSBill Paul BUS_DMASYNC_POSTREAD); 2624f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag, 2625f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[rxidx]); 262695d67482SBill Paul m = sc->bge_cdata.bge_rx_std_chain[rxidx]; 262795d67482SBill Paul sc->bge_cdata.bge_rx_std_chain[rxidx] = NULL; 262895d67482SBill Paul stdcnt++; 262995d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) { 263095d67482SBill Paul ifp->if_ierrors++; 263195d67482SBill Paul bge_newbuf_std(sc, sc->bge_std, m); 263295d67482SBill Paul continue; 263395d67482SBill Paul } 263495d67482SBill Paul if (bge_newbuf_std(sc, sc->bge_std, 263595d67482SBill Paul NULL) == ENOBUFS) { 263695d67482SBill Paul ifp->if_ierrors++; 263795d67482SBill Paul bge_newbuf_std(sc, sc->bge_std, m); 263895d67482SBill Paul continue; 263995d67482SBill Paul } 264095d67482SBill Paul } 264195d67482SBill Paul 264295d67482SBill Paul ifp->if_ipackets++; 2643e255b776SJohn Polstra #ifndef __i386__ 2644e255b776SJohn Polstra /* 2645e255b776SJohn Polstra * The i386 allows unaligned accesses, but for other 2646e255b776SJohn Polstra * platforms we must make sure the payload is aligned. 2647e255b776SJohn Polstra */ 2648e255b776SJohn Polstra if (sc->bge_rx_alignment_bug) { 2649e255b776SJohn Polstra bcopy(m->m_data, m->m_data + ETHER_ALIGN, 2650e255b776SJohn Polstra cur_rx->bge_len); 2651e255b776SJohn Polstra m->m_data += ETHER_ALIGN; 2652e255b776SJohn Polstra } 2653e255b776SJohn Polstra #endif 265495d67482SBill Paul eh = mtod(m, struct ether_header *); 2655473851baSPaul Saab m->m_pkthdr.len = m->m_len = cur_rx->bge_len - ETHER_CRC_LEN; 265695d67482SBill Paul m->m_pkthdr.rcvif = ifp; 265795d67482SBill Paul 2658eb48892eSDavid Greenman #if 0 /* currently broken for some packets, possibly related to TCP options */ 2659b874fdd4SYaroslav Tykhiy if (ifp->if_capenable & IFCAP_RXCSUM) { 266095d67482SBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 266195d67482SBill Paul if ((cur_rx->bge_ip_csum ^ 0xffff) == 0) 266295d67482SBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 266395d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_TCP_UDP_CSUM) { 266495d67482SBill Paul m->m_pkthdr.csum_data = 266595d67482SBill Paul cur_rx->bge_tcp_udp_csum; 26660189c944SBill Paul m->m_pkthdr.csum_flags |= CSUM_DATA_VALID; 266795d67482SBill Paul } 266895d67482SBill Paul } 2669eb48892eSDavid Greenman #endif 267095d67482SBill Paul 267195d67482SBill Paul /* 2672673d9191SSam Leffler * If we received a packet with a vlan tag, 2673673d9191SSam Leffler * attach that information to the packet. 267495d67482SBill Paul */ 2675673d9191SSam Leffler if (have_tag) 2676673d9191SSam Leffler VLAN_INPUT_TAG(ifp, m, vlan_tag, continue); 267795d67482SBill Paul 26780f9bd73bSSam Leffler BGE_UNLOCK(sc); 2679673d9191SSam Leffler (*ifp->if_input)(ifp, m); 26800f9bd73bSSam Leffler BGE_LOCK(sc); 268195d67482SBill Paul } 268295d67482SBill Paul 2683f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag, 2684f41ac2beSBill Paul sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_PREWRITE); 2685f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 2686f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, 2687f41ac2beSBill Paul BUS_DMASYNC_POSTREAD|BUS_DMASYNC_PREWRITE); 26885dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 2689e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 2690f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 2691f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 2692f41ac2beSBill Paul BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); 2693f41ac2beSBill Paul } 2694f41ac2beSBill Paul 269595d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_CONS0_LO, sc->bge_rx_saved_considx); 269695d67482SBill Paul if (stdcnt) 269795d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std); 269895d67482SBill Paul if (jumbocnt) 269995d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo); 270095d67482SBill Paul 270195d67482SBill Paul return; 270295d67482SBill Paul } 270395d67482SBill Paul 270495d67482SBill Paul static void 270595d67482SBill Paul bge_txeof(sc) 270695d67482SBill Paul struct bge_softc *sc; 270795d67482SBill Paul { 270895d67482SBill Paul struct bge_tx_bd *cur_tx = NULL; 270995d67482SBill Paul struct ifnet *ifp; 271095d67482SBill Paul 27110f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 27120f9bd73bSSam Leffler 2713fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 271495d67482SBill Paul 271595d67482SBill Paul /* 271695d67482SBill Paul * Go through our tx ring and free mbufs for those 271795d67482SBill Paul * frames that have been sent. 271895d67482SBill Paul */ 271995d67482SBill Paul while (sc->bge_tx_saved_considx != 2720f41ac2beSBill Paul sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx) { 272195d67482SBill Paul u_int32_t idx = 0; 272295d67482SBill Paul 272395d67482SBill Paul idx = sc->bge_tx_saved_considx; 2724f41ac2beSBill Paul cur_tx = &sc->bge_ldata.bge_tx_ring[idx]; 272595d67482SBill Paul if (cur_tx->bge_flags & BGE_TXBDFLAG_END) 272695d67482SBill Paul ifp->if_opackets++; 272795d67482SBill Paul if (sc->bge_cdata.bge_tx_chain[idx] != NULL) { 272895d67482SBill Paul m_freem(sc->bge_cdata.bge_tx_chain[idx]); 272995d67482SBill Paul sc->bge_cdata.bge_tx_chain[idx] = NULL; 2730f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag, 2731f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[idx]); 273295d67482SBill Paul } 273395d67482SBill Paul sc->bge_txcnt--; 273495d67482SBill Paul BGE_INC(sc->bge_tx_saved_considx, BGE_TX_RING_CNT); 273595d67482SBill Paul ifp->if_timer = 0; 273695d67482SBill Paul } 273795d67482SBill Paul 273895d67482SBill Paul if (cur_tx != NULL) 273913f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 274095d67482SBill Paul 274195d67482SBill Paul return; 274295d67482SBill Paul } 274395d67482SBill Paul 274475719184SGleb Smirnoff #ifdef DEVICE_POLLING 274575719184SGleb Smirnoff static void 274675719184SGleb Smirnoff bge_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 274775719184SGleb Smirnoff { 274875719184SGleb Smirnoff struct bge_softc *sc = ifp->if_softc; 274975719184SGleb Smirnoff 275075719184SGleb Smirnoff BGE_LOCK(sc); 275175719184SGleb Smirnoff if (ifp->if_drv_flags & IFF_DRV_RUNNING) 275275719184SGleb Smirnoff bge_poll_locked(ifp, cmd, count); 275375719184SGleb Smirnoff BGE_UNLOCK(sc); 275475719184SGleb Smirnoff } 275575719184SGleb Smirnoff 275675719184SGleb Smirnoff static void 275775719184SGleb Smirnoff bge_poll_locked(struct ifnet *ifp, enum poll_cmd cmd, int count) 275875719184SGleb Smirnoff { 275975719184SGleb Smirnoff struct bge_softc *sc = ifp->if_softc; 276075719184SGleb Smirnoff 276175719184SGleb Smirnoff BGE_LOCK_ASSERT(sc); 276275719184SGleb Smirnoff 276375719184SGleb Smirnoff sc->rxcycles = count; 276475719184SGleb Smirnoff bge_rxeof(sc); 276575719184SGleb Smirnoff bge_txeof(sc); 276675719184SGleb Smirnoff if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 276775719184SGleb Smirnoff bge_start_locked(ifp); 276875719184SGleb Smirnoff 276975719184SGleb Smirnoff if (cmd == POLL_AND_CHECK_STATUS) { 2770dab5cd05SOleg Bulyzhin uint32_t statusword; 277175719184SGleb Smirnoff 2772dab5cd05SOleg Bulyzhin bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 2773dab5cd05SOleg Bulyzhin sc->bge_cdata.bge_status_map, BUS_DMASYNC_POSTWRITE); 2774dab5cd05SOleg Bulyzhin 2775dab5cd05SOleg Bulyzhin statusword = atomic_readandclear_32(&sc->bge_ldata.bge_status_block->bge_status); 2776dab5cd05SOleg Bulyzhin 2777dab5cd05SOleg Bulyzhin if (sc->bge_asicrev == BGE_ASICREV_BCM5700 || 2778dab5cd05SOleg Bulyzhin statusword & BGE_STATFLAG_LINKSTATE_CHANGED) 2779dab5cd05SOleg Bulyzhin bge_link_upd(sc); 2780dab5cd05SOleg Bulyzhin 2781dab5cd05SOleg Bulyzhin bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 2782dab5cd05SOleg Bulyzhin sc->bge_cdata.bge_status_map, BUS_DMASYNC_PREWRITE); 278375719184SGleb Smirnoff } 278475719184SGleb Smirnoff } 278575719184SGleb Smirnoff #endif /* DEVICE_POLLING */ 278675719184SGleb Smirnoff 278795d67482SBill Paul static void 278895d67482SBill Paul bge_intr(xsc) 278995d67482SBill Paul void *xsc; 279095d67482SBill Paul { 279195d67482SBill Paul struct bge_softc *sc; 279295d67482SBill Paul struct ifnet *ifp; 2793dab5cd05SOleg Bulyzhin uint32_t statusword; 279495d67482SBill Paul 279595d67482SBill Paul sc = xsc; 2796f41ac2beSBill Paul 27970f9bd73bSSam Leffler BGE_LOCK(sc); 27980f9bd73bSSam Leffler 2799dab5cd05SOleg Bulyzhin ifp = sc->bge_ifp; 2800dab5cd05SOleg Bulyzhin 280175719184SGleb Smirnoff #ifdef DEVICE_POLLING 280275719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 280375719184SGleb Smirnoff BGE_UNLOCK(sc); 280475719184SGleb Smirnoff return; 280575719184SGleb Smirnoff } 280675719184SGleb Smirnoff #endif 280775719184SGleb Smirnoff 2808f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 2809f41ac2beSBill Paul sc->bge_cdata.bge_status_map, BUS_DMASYNC_POSTWRITE); 2810f41ac2beSBill Paul 2811487a8c7eSPaul Saab statusword = 2812f41ac2beSBill Paul atomic_readandclear_32(&sc->bge_ldata.bge_status_block->bge_status); 281395d67482SBill Paul 281495d67482SBill Paul #ifdef notdef 281595d67482SBill Paul /* Avoid this for now -- checking this register is expensive. */ 281695d67482SBill Paul /* Make sure this is really our interrupt. */ 281795d67482SBill Paul if (!(CSR_READ_4(sc, BGE_MISC_LOCAL_CTL) & BGE_MLC_INTR_STATE)) 281895d67482SBill Paul return; 281995d67482SBill Paul #endif 282095d67482SBill Paul /* Ack interrupt and stop others from occuring. */ 282195d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1); 282295d67482SBill Paul 2823dab5cd05SOleg Bulyzhin if (sc->bge_asicrev == BGE_ASICREV_BCM5700 || 2824dab5cd05SOleg Bulyzhin statusword & BGE_STATFLAG_LINKSTATE_CHANGED) 2825dab5cd05SOleg Bulyzhin bge_link_upd(sc); 282695d67482SBill Paul 282713f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 282895d67482SBill Paul /* Check RX return ring producer/consumer */ 282995d67482SBill Paul bge_rxeof(sc); 283095d67482SBill Paul 283195d67482SBill Paul /* Check TX ring producer/consumer */ 283295d67482SBill Paul bge_txeof(sc); 283395d67482SBill Paul } 283495d67482SBill Paul 2835f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 2836f41ac2beSBill Paul sc->bge_cdata.bge_status_map, BUS_DMASYNC_PREWRITE); 2837f41ac2beSBill Paul 283895d67482SBill Paul bge_handle_events(sc); 283995d67482SBill Paul 284095d67482SBill Paul /* Re-enable interrupts. */ 284195d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 0); 284295d67482SBill Paul 284313f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING && 284413f4c340SRobert Watson !IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 28450f9bd73bSSam Leffler bge_start_locked(ifp); 28460f9bd73bSSam Leffler 28470f9bd73bSSam Leffler BGE_UNLOCK(sc); 284895d67482SBill Paul 284995d67482SBill Paul return; 285095d67482SBill Paul } 285195d67482SBill Paul 285295d67482SBill Paul static void 28530f9bd73bSSam Leffler bge_tick_locked(sc) 285495d67482SBill Paul struct bge_softc *sc; 28550f9bd73bSSam Leffler { 285695d67482SBill Paul struct mii_data *mii = NULL; 285795d67482SBill Paul struct ifnet *ifp; 285895d67482SBill Paul 28590f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 286095d67482SBill Paul 2861dab5cd05SOleg Bulyzhin ifp = sc->bge_ifp; 2862dab5cd05SOleg Bulyzhin 2863e53d81eeSPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5705 || 2864e53d81eeSPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5750) 28650434d1b8SBill Paul bge_stats_update_regs(sc); 28660434d1b8SBill Paul else 286795d67482SBill Paul bge_stats_update(sc); 286895d67482SBill Paul 286995d67482SBill Paul if (sc->bge_tbi) { 2870dab5cd05SOleg Bulyzhin if (!sc->bge_link) { 287195d67482SBill Paul if (CSR_READ_4(sc, BGE_MAC_STS) & 287295d67482SBill Paul BGE_MACSTAT_TBI_PCS_SYNCHED) { 287395d67482SBill Paul sc->bge_link++; 2874da3003f0SBill Paul if (sc->bge_asicrev == BGE_ASICREV_BCM5704) 2875da3003f0SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, 2876da3003f0SBill Paul BGE_MACMODE_TBI_SEND_CFGS); 287795d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_STS, 0xFFFFFFFF); 2878649ce479SPoul-Henning Kamp if (bootverbose) 2879649ce479SPoul-Henning Kamp printf("bge%d: gigabit link up\n", 2880649ce479SPoul-Henning Kamp sc->bge_unit); 28814d665c4dSDag-Erling Smørgrav if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 28820f9bd73bSSam Leffler bge_start_locked(ifp); 288395d67482SBill Paul } 288495d67482SBill Paul } 2885dab5cd05SOleg Bulyzhin } 2886dab5cd05SOleg Bulyzhin else { 288795d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 288895d67482SBill Paul mii_tick(mii); 288995d67482SBill Paul 2890b2561871SJonathan Lemon if (!sc->bge_link && mii->mii_media_status & IFM_ACTIVE && 289195d67482SBill Paul IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 289295d67482SBill Paul sc->bge_link++; 2893649ce479SPoul-Henning Kamp if ((IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T || 2894649ce479SPoul-Henning Kamp IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_SX)&& 2895649ce479SPoul-Henning Kamp bootverbose) 2896649ce479SPoul-Henning Kamp printf("bge%d: gigabit link up\n", sc->bge_unit); 28974d665c4dSDag-Erling Smørgrav if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 28980f9bd73bSSam Leffler bge_start_locked(ifp); 289995d67482SBill Paul } 2900dab5cd05SOleg Bulyzhin } 290195d67482SBill Paul 2902dab5cd05SOleg Bulyzhin callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc); 290395d67482SBill Paul } 290495d67482SBill Paul 290595d67482SBill Paul static void 29060f9bd73bSSam Leffler bge_tick(xsc) 29070f9bd73bSSam Leffler void *xsc; 29080f9bd73bSSam Leffler { 29090f9bd73bSSam Leffler struct bge_softc *sc; 29100f9bd73bSSam Leffler 29110f9bd73bSSam Leffler sc = xsc; 29120f9bd73bSSam Leffler 29130f9bd73bSSam Leffler BGE_LOCK(sc); 29140f9bd73bSSam Leffler bge_tick_locked(sc); 29150f9bd73bSSam Leffler BGE_UNLOCK(sc); 29160f9bd73bSSam Leffler } 29170f9bd73bSSam Leffler 29180f9bd73bSSam Leffler static void 29190434d1b8SBill Paul bge_stats_update_regs(sc) 29200434d1b8SBill Paul struct bge_softc *sc; 29210434d1b8SBill Paul { 29220434d1b8SBill Paul struct ifnet *ifp; 29230434d1b8SBill Paul struct bge_mac_stats_regs stats; 29240434d1b8SBill Paul u_int32_t *s; 29250434d1b8SBill Paul int i; 29260434d1b8SBill Paul 2927fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 29280434d1b8SBill Paul 29290434d1b8SBill Paul s = (u_int32_t *)&stats; 29300434d1b8SBill Paul for (i = 0; i < sizeof(struct bge_mac_stats_regs); i += 4) { 29310434d1b8SBill Paul *s = CSR_READ_4(sc, BGE_RX_STATS + i); 29320434d1b8SBill Paul s++; 29330434d1b8SBill Paul } 29340434d1b8SBill Paul 29350434d1b8SBill Paul ifp->if_collisions += 29360434d1b8SBill Paul (stats.dot3StatsSingleCollisionFrames + 29370434d1b8SBill Paul stats.dot3StatsMultipleCollisionFrames + 29380434d1b8SBill Paul stats.dot3StatsExcessiveCollisions + 29390434d1b8SBill Paul stats.dot3StatsLateCollisions) - 29400434d1b8SBill Paul ifp->if_collisions; 29410434d1b8SBill Paul 29420434d1b8SBill Paul return; 29430434d1b8SBill Paul } 29440434d1b8SBill Paul 29450434d1b8SBill Paul static void 294695d67482SBill Paul bge_stats_update(sc) 294795d67482SBill Paul struct bge_softc *sc; 294895d67482SBill Paul { 294995d67482SBill Paul struct ifnet *ifp; 2950e907febfSPyun YongHyeon bus_size_t stats; 295195d67482SBill Paul 2952fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 295395d67482SBill Paul 2954e907febfSPyun YongHyeon stats = BGE_MEMWIN_START + BGE_STATS_BLOCK; 2955e907febfSPyun YongHyeon 2956e907febfSPyun YongHyeon #define READ_STAT(sc, stats, stat) \ 2957e907febfSPyun YongHyeon CSR_READ_4(sc, stats + offsetof(struct bge_stats, stat)) 295895d67482SBill Paul 295995d67482SBill Paul ifp->if_collisions += 2960e907febfSPyun YongHyeon (READ_STAT(sc, stats, 2961e907febfSPyun YongHyeon txstats.dot3StatsSingleCollisionFrames.bge_addr_lo) + 2962e907febfSPyun YongHyeon READ_STAT(sc, stats, 2963e907febfSPyun YongHyeon txstats.dot3StatsMultipleCollisionFrames.bge_addr_lo) + 2964e907febfSPyun YongHyeon READ_STAT(sc, stats, 2965e907febfSPyun YongHyeon txstats.dot3StatsExcessiveCollisions.bge_addr_lo) + 2966e907febfSPyun YongHyeon READ_STAT(sc, stats, 2967e907febfSPyun YongHyeon txstats.dot3StatsLateCollisions.bge_addr_lo)) - 296895d67482SBill Paul ifp->if_collisions; 296995d67482SBill Paul 2970e907febfSPyun YongHyeon #undef READ_STAT 2971e907febfSPyun YongHyeon 297295d67482SBill Paul #ifdef notdef 297395d67482SBill Paul ifp->if_collisions += 297495d67482SBill Paul (sc->bge_rdata->bge_info.bge_stats.dot3StatsSingleCollisionFrames + 297595d67482SBill Paul sc->bge_rdata->bge_info.bge_stats.dot3StatsMultipleCollisionFrames + 297695d67482SBill Paul sc->bge_rdata->bge_info.bge_stats.dot3StatsExcessiveCollisions + 297795d67482SBill Paul sc->bge_rdata->bge_info.bge_stats.dot3StatsLateCollisions) - 297895d67482SBill Paul ifp->if_collisions; 297995d67482SBill Paul #endif 298095d67482SBill Paul 298195d67482SBill Paul return; 298295d67482SBill Paul } 298395d67482SBill Paul 298495d67482SBill Paul /* 298595d67482SBill Paul * Encapsulate an mbuf chain in the tx ring by coupling the mbuf data 298695d67482SBill Paul * pointers to descriptors. 298795d67482SBill Paul */ 298895d67482SBill Paul static int 298995d67482SBill Paul bge_encap(sc, m_head, txidx) 299095d67482SBill Paul struct bge_softc *sc; 299195d67482SBill Paul struct mbuf *m_head; 299295d67482SBill Paul u_int32_t *txidx; 299395d67482SBill Paul { 299495d67482SBill Paul struct bge_tx_bd *f = NULL; 299595d67482SBill Paul u_int16_t csum_flags = 0; 2996673d9191SSam Leffler struct m_tag *mtag; 2997f41ac2beSBill Paul struct bge_dmamap_arg ctx; 2998f41ac2beSBill Paul bus_dmamap_t map; 2999f41ac2beSBill Paul int error; 300095d67482SBill Paul 300195d67482SBill Paul 300295d67482SBill Paul if (m_head->m_pkthdr.csum_flags) { 300395d67482SBill Paul if (m_head->m_pkthdr.csum_flags & CSUM_IP) 300495d67482SBill Paul csum_flags |= BGE_TXBDFLAG_IP_CSUM; 300595d67482SBill Paul if (m_head->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP)) 300695d67482SBill Paul csum_flags |= BGE_TXBDFLAG_TCP_UDP_CSUM; 300795d67482SBill Paul if (m_head->m_flags & M_LASTFRAG) 300895d67482SBill Paul csum_flags |= BGE_TXBDFLAG_IP_FRAG_END; 300995d67482SBill Paul else if (m_head->m_flags & M_FRAG) 301095d67482SBill Paul csum_flags |= BGE_TXBDFLAG_IP_FRAG; 301195d67482SBill Paul } 301295d67482SBill Paul 3013fc74a9f9SBrooks Davis mtag = VLAN_OUTPUT_TAG(sc->bge_ifp, m_head); 3014673d9191SSam Leffler 3015f41ac2beSBill Paul ctx.sc = sc; 3016f41ac2beSBill Paul ctx.bge_idx = *txidx; 3017f41ac2beSBill Paul ctx.bge_ring = sc->bge_ldata.bge_tx_ring; 3018f41ac2beSBill Paul ctx.bge_flags = csum_flags; 301995d67482SBill Paul /* 302095d67482SBill Paul * Sanity check: avoid coming within 16 descriptors 302195d67482SBill Paul * of the end of the ring. 302295d67482SBill Paul */ 3023f41ac2beSBill Paul ctx.bge_maxsegs = (BGE_TX_RING_CNT - sc->bge_txcnt) - 16; 3024f41ac2beSBill Paul 3025f41ac2beSBill Paul map = sc->bge_cdata.bge_tx_dmamap[*txidx]; 3026f41ac2beSBill Paul error = bus_dmamap_load_mbuf(sc->bge_cdata.bge_mtag, map, 3027f41ac2beSBill Paul m_head, bge_dma_map_tx_desc, &ctx, BUS_DMA_NOWAIT); 3028f41ac2beSBill Paul 3029f41ac2beSBill Paul if (error || ctx.bge_maxsegs == 0 /*|| 3030f41ac2beSBill Paul ctx.bge_idx == sc->bge_tx_saved_considx*/) 303195d67482SBill Paul return (ENOBUFS); 3032f41ac2beSBill Paul 3033f41ac2beSBill Paul /* 3034f41ac2beSBill Paul * Insure that the map for this transmission 3035f41ac2beSBill Paul * is placed at the array index of the last descriptor 3036f41ac2beSBill Paul * in this chain. 3037f41ac2beSBill Paul */ 3038f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[*txidx] = 3039f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[ctx.bge_idx]; 3040f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[ctx.bge_idx] = map; 3041f41ac2beSBill Paul sc->bge_cdata.bge_tx_chain[ctx.bge_idx] = m_head; 3042f41ac2beSBill Paul sc->bge_txcnt += ctx.bge_maxsegs; 3043f41ac2beSBill Paul f = &sc->bge_ldata.bge_tx_ring[*txidx]; 3044f41ac2beSBill Paul if (mtag != NULL) { 3045e907febfSPyun YongHyeon f->bge_flags |= BGE_TXBDFLAG_VLAN_TAG; 3046e907febfSPyun YongHyeon f->bge_vlan_tag = VLAN_TAG_VALUE(mtag); 3047f41ac2beSBill Paul } else { 3048f41ac2beSBill Paul f->bge_vlan_tag = 0; 304995d67482SBill Paul } 305095d67482SBill Paul 3051f41ac2beSBill Paul BGE_INC(ctx.bge_idx, BGE_TX_RING_CNT); 3052f41ac2beSBill Paul *txidx = ctx.bge_idx; 305395d67482SBill Paul 305495d67482SBill Paul return(0); 305595d67482SBill Paul } 305695d67482SBill Paul 305795d67482SBill Paul /* 305895d67482SBill Paul * Main transmit routine. To avoid having to do mbuf copies, we put pointers 305995d67482SBill Paul * to the mbuf data regions directly in the transmit descriptors. 306095d67482SBill Paul */ 306195d67482SBill Paul static void 30620f9bd73bSSam Leffler bge_start_locked(ifp) 306395d67482SBill Paul struct ifnet *ifp; 306495d67482SBill Paul { 306595d67482SBill Paul struct bge_softc *sc; 306695d67482SBill Paul struct mbuf *m_head = NULL; 306795d67482SBill Paul u_int32_t prodidx = 0; 3068303a718cSDag-Erling Smørgrav int count = 0; 306995d67482SBill Paul 307095d67482SBill Paul sc = ifp->if_softc; 307195d67482SBill Paul 3072dab5cd05SOleg Bulyzhin if (!sc->bge_link || IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 307395d67482SBill Paul return; 307495d67482SBill Paul 307595d67482SBill Paul prodidx = CSR_READ_4(sc, BGE_MBX_TX_HOST_PROD0_LO); 307695d67482SBill Paul 307795d67482SBill Paul while(sc->bge_cdata.bge_tx_chain[prodidx] == NULL) { 30784d665c4dSDag-Erling Smørgrav IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 307995d67482SBill Paul if (m_head == NULL) 308095d67482SBill Paul break; 308195d67482SBill Paul 308295d67482SBill Paul /* 308395d67482SBill Paul * XXX 3084b874fdd4SYaroslav Tykhiy * The code inside the if() block is never reached since we 3085b874fdd4SYaroslav Tykhiy * must mark CSUM_IP_FRAGS in our if_hwassist to start getting 3086b874fdd4SYaroslav Tykhiy * requests to checksum TCP/UDP in a fragmented packet. 3087b874fdd4SYaroslav Tykhiy * 3088b874fdd4SYaroslav Tykhiy * XXX 308995d67482SBill Paul * safety overkill. If this is a fragmented packet chain 309095d67482SBill Paul * with delayed TCP/UDP checksums, then only encapsulate 309195d67482SBill Paul * it if we have enough descriptors to handle the entire 309295d67482SBill Paul * chain at once. 309395d67482SBill Paul * (paranoia -- may not actually be needed) 309495d67482SBill Paul */ 309595d67482SBill Paul if (m_head->m_flags & M_FIRSTFRAG && 309695d67482SBill Paul m_head->m_pkthdr.csum_flags & (CSUM_DELAY_DATA)) { 309795d67482SBill Paul if ((BGE_TX_RING_CNT - sc->bge_txcnt) < 309895d67482SBill Paul m_head->m_pkthdr.csum_data + 16) { 30994d665c4dSDag-Erling Smørgrav IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 310013f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 310195d67482SBill Paul break; 310295d67482SBill Paul } 310395d67482SBill Paul } 310495d67482SBill Paul 310595d67482SBill Paul /* 310695d67482SBill Paul * Pack the data into the transmit ring. If we 310795d67482SBill Paul * don't have room, set the OACTIVE flag and wait 310895d67482SBill Paul * for the NIC to drain the ring. 310995d67482SBill Paul */ 311095d67482SBill Paul if (bge_encap(sc, m_head, &prodidx)) { 31114d665c4dSDag-Erling Smørgrav IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 311213f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 311395d67482SBill Paul break; 311495d67482SBill Paul } 3115303a718cSDag-Erling Smørgrav ++count; 311695d67482SBill Paul 311795d67482SBill Paul /* 311895d67482SBill Paul * If there's a BPF listener, bounce a copy of this frame 311995d67482SBill Paul * to him. 312095d67482SBill Paul */ 3121673d9191SSam Leffler BPF_MTAP(ifp, m_head); 312295d67482SBill Paul } 312395d67482SBill Paul 3124303a718cSDag-Erling Smørgrav if (count == 0) { 3125303a718cSDag-Erling Smørgrav /* no packets were dequeued */ 3126303a718cSDag-Erling Smørgrav return; 3127303a718cSDag-Erling Smørgrav } 3128303a718cSDag-Erling Smørgrav 312995d67482SBill Paul /* Transmit */ 313095d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx); 31313927098fSPaul Saab /* 5700 b2 errata */ 3132e0ced696SPaul Saab if (sc->bge_chiprev == BGE_CHIPREV_5700_BX) 31333927098fSPaul Saab CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx); 313495d67482SBill Paul 313595d67482SBill Paul /* 313695d67482SBill Paul * Set a timeout in case the chip goes out to lunch. 313795d67482SBill Paul */ 313895d67482SBill Paul ifp->if_timer = 5; 313995d67482SBill Paul 314095d67482SBill Paul return; 314195d67482SBill Paul } 314295d67482SBill Paul 31430f9bd73bSSam Leffler /* 31440f9bd73bSSam Leffler * Main transmit routine. To avoid having to do mbuf copies, we put pointers 31450f9bd73bSSam Leffler * to the mbuf data regions directly in the transmit descriptors. 31460f9bd73bSSam Leffler */ 314795d67482SBill Paul static void 31480f9bd73bSSam Leffler bge_start(ifp) 31490f9bd73bSSam Leffler struct ifnet *ifp; 315095d67482SBill Paul { 31510f9bd73bSSam Leffler struct bge_softc *sc; 31520f9bd73bSSam Leffler 31530f9bd73bSSam Leffler sc = ifp->if_softc; 31540f9bd73bSSam Leffler BGE_LOCK(sc); 31550f9bd73bSSam Leffler bge_start_locked(ifp); 31560f9bd73bSSam Leffler BGE_UNLOCK(sc); 31570f9bd73bSSam Leffler } 31580f9bd73bSSam Leffler 31590f9bd73bSSam Leffler static void 31600f9bd73bSSam Leffler bge_init_locked(sc) 31610f9bd73bSSam Leffler struct bge_softc *sc; 31620f9bd73bSSam Leffler { 316395d67482SBill Paul struct ifnet *ifp; 316495d67482SBill Paul u_int16_t *m; 316595d67482SBill Paul 31660f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 316795d67482SBill Paul 3168fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 316995d67482SBill Paul 317013f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) 317195d67482SBill Paul return; 317295d67482SBill Paul 317395d67482SBill Paul /* Cancel pending I/O and flush buffers. */ 317495d67482SBill Paul bge_stop(sc); 317595d67482SBill Paul bge_reset(sc); 317695d67482SBill Paul bge_chipinit(sc); 317795d67482SBill Paul 317895d67482SBill Paul /* 317995d67482SBill Paul * Init the various state machines, ring 318095d67482SBill Paul * control blocks and firmware. 318195d67482SBill Paul */ 318295d67482SBill Paul if (bge_blockinit(sc)) { 318395d67482SBill Paul printf("bge%d: initialization failure\n", sc->bge_unit); 318495d67482SBill Paul return; 318595d67482SBill Paul } 318695d67482SBill Paul 3187fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 318895d67482SBill Paul 318995d67482SBill Paul /* Specify MTU. */ 319095d67482SBill Paul CSR_WRITE_4(sc, BGE_RX_MTU, ifp->if_mtu + 3191859c6c7dSBill Paul ETHER_HDR_LEN + ETHER_CRC_LEN + ETHER_VLAN_ENCAP_LEN); 319295d67482SBill Paul 319395d67482SBill Paul /* Load our MAC address. */ 31944a0d6638SRuslan Ermilov m = (u_int16_t *)IF_LLADDR(sc->bge_ifp); 319595d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_ADDR1_LO, htons(m[0])); 319695d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_ADDR1_HI, (htons(m[1]) << 16) | htons(m[2])); 319795d67482SBill Paul 319895d67482SBill Paul /* Enable or disable promiscuous mode as needed. */ 319995d67482SBill Paul if (ifp->if_flags & IFF_PROMISC) { 320095d67482SBill Paul BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC); 320195d67482SBill Paul } else { 320295d67482SBill Paul BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC); 320395d67482SBill Paul } 320495d67482SBill Paul 320595d67482SBill Paul /* Program multicast filter. */ 320695d67482SBill Paul bge_setmulti(sc); 320795d67482SBill Paul 320895d67482SBill Paul /* Init RX ring. */ 320995d67482SBill Paul bge_init_rx_ring_std(sc); 321095d67482SBill Paul 32110434d1b8SBill Paul /* 32120434d1b8SBill Paul * Workaround for a bug in 5705 ASIC rev A0. Poll the NIC's 32130434d1b8SBill Paul * memory to insure that the chip has in fact read the first 32140434d1b8SBill Paul * entry of the ring. 32150434d1b8SBill Paul */ 32160434d1b8SBill Paul if (sc->bge_chipid == BGE_CHIPID_BCM5705_A0) { 32170434d1b8SBill Paul u_int32_t v, i; 32180434d1b8SBill Paul for (i = 0; i < 10; i++) { 32190434d1b8SBill Paul DELAY(20); 32200434d1b8SBill Paul v = bge_readmem_ind(sc, BGE_STD_RX_RINGS + 8); 32210434d1b8SBill Paul if (v == (MCLBYTES - ETHER_ALIGN)) 32220434d1b8SBill Paul break; 32230434d1b8SBill Paul } 32240434d1b8SBill Paul if (i == 10) 32250434d1b8SBill Paul printf ("bge%d: 5705 A0 chip failed to load RX ring\n", 32260434d1b8SBill Paul sc->bge_unit); 32270434d1b8SBill Paul } 32280434d1b8SBill Paul 322995d67482SBill Paul /* Init jumbo RX ring. */ 323095d67482SBill Paul if (ifp->if_mtu > (ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN)) 323195d67482SBill Paul bge_init_rx_ring_jumbo(sc); 323295d67482SBill Paul 323395d67482SBill Paul /* Init our RX return ring index */ 323495d67482SBill Paul sc->bge_rx_saved_considx = 0; 323595d67482SBill Paul 323695d67482SBill Paul /* Init TX ring. */ 323795d67482SBill Paul bge_init_tx_ring(sc); 323895d67482SBill Paul 323995d67482SBill Paul /* Turn on transmitter */ 324095d67482SBill Paul BGE_SETBIT(sc, BGE_TX_MODE, BGE_TXMODE_ENABLE); 324195d67482SBill Paul 324295d67482SBill Paul /* Turn on receiver */ 324395d67482SBill Paul BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE); 324495d67482SBill Paul 324595d67482SBill Paul /* Tell firmware we're alive. */ 324695d67482SBill Paul BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 324795d67482SBill Paul 324875719184SGleb Smirnoff #ifdef DEVICE_POLLING 324975719184SGleb Smirnoff /* Disable interrupts if we are polling. */ 325075719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 325175719184SGleb Smirnoff BGE_SETBIT(sc, BGE_PCI_MISC_CTL, 325275719184SGleb Smirnoff BGE_PCIMISCCTL_MASK_PCI_INTR); 325375719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1); 325475719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 1); 325575719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 1); 325675719184SGleb Smirnoff } else 325775719184SGleb Smirnoff #endif 325875719184SGleb Smirnoff 325995d67482SBill Paul /* Enable host interrupts. */ 326075719184SGleb Smirnoff { 326195d67482SBill Paul BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_CLEAR_INTA); 326295d67482SBill Paul BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR); 326395d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 0); 326475719184SGleb Smirnoff } 326595d67482SBill Paul 326695d67482SBill Paul bge_ifmedia_upd(ifp); 326795d67482SBill Paul 326813f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 326913f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 327095d67482SBill Paul 32710f9bd73bSSam Leffler callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc); 327295d67482SBill Paul 32730f9bd73bSSam Leffler return; 32740f9bd73bSSam Leffler } 32750f9bd73bSSam Leffler 32760f9bd73bSSam Leffler static void 32770f9bd73bSSam Leffler bge_init(xsc) 32780f9bd73bSSam Leffler void *xsc; 32790f9bd73bSSam Leffler { 32800f9bd73bSSam Leffler struct bge_softc *sc = xsc; 32810f9bd73bSSam Leffler 32820f9bd73bSSam Leffler BGE_LOCK(sc); 32830f9bd73bSSam Leffler bge_init_locked(sc); 32840f9bd73bSSam Leffler BGE_UNLOCK(sc); 328595d67482SBill Paul 328695d67482SBill Paul return; 328795d67482SBill Paul } 328895d67482SBill Paul 328995d67482SBill Paul /* 329095d67482SBill Paul * Set media options. 329195d67482SBill Paul */ 329295d67482SBill Paul static int 329395d67482SBill Paul bge_ifmedia_upd(ifp) 329495d67482SBill Paul struct ifnet *ifp; 329595d67482SBill Paul { 329695d67482SBill Paul struct bge_softc *sc; 329795d67482SBill Paul struct mii_data *mii; 329895d67482SBill Paul struct ifmedia *ifm; 329995d67482SBill Paul 330095d67482SBill Paul sc = ifp->if_softc; 330195d67482SBill Paul ifm = &sc->bge_ifmedia; 330295d67482SBill Paul 330395d67482SBill Paul /* If this is a 1000baseX NIC, enable the TBI port. */ 330495d67482SBill Paul if (sc->bge_tbi) { 330595d67482SBill Paul if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER) 330695d67482SBill Paul return(EINVAL); 330795d67482SBill Paul switch(IFM_SUBTYPE(ifm->ifm_media)) { 330895d67482SBill Paul case IFM_AUTO: 3309ff50922bSDoug White #ifndef BGE_FAKE_AUTONEG 3310ff50922bSDoug White /* 3311ff50922bSDoug White * The BCM5704 ASIC appears to have a special 3312ff50922bSDoug White * mechanism for programming the autoneg 3313ff50922bSDoug White * advertisement registers in TBI mode. 3314ff50922bSDoug White */ 3315ff50922bSDoug White if (sc->bge_asicrev == BGE_ASICREV_BCM5704) { 3316ff50922bSDoug White uint32_t sgdig; 3317ff50922bSDoug White CSR_WRITE_4(sc, BGE_TX_TBI_AUTONEG, 0); 3318ff50922bSDoug White sgdig = CSR_READ_4(sc, BGE_SGDIG_CFG); 3319ff50922bSDoug White sgdig |= BGE_SGDIGCFG_AUTO| 3320ff50922bSDoug White BGE_SGDIGCFG_PAUSE_CAP| 3321ff50922bSDoug White BGE_SGDIGCFG_ASYM_PAUSE; 3322ff50922bSDoug White CSR_WRITE_4(sc, BGE_SGDIG_CFG, 3323ff50922bSDoug White sgdig|BGE_SGDIGCFG_SEND); 3324ff50922bSDoug White DELAY(5); 3325ff50922bSDoug White CSR_WRITE_4(sc, BGE_SGDIG_CFG, sgdig); 3326ff50922bSDoug White } 3327ff50922bSDoug White #endif 332895d67482SBill Paul break; 332995d67482SBill Paul case IFM_1000_SX: 333095d67482SBill Paul if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) { 333195d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, 333295d67482SBill Paul BGE_MACMODE_HALF_DUPLEX); 333395d67482SBill Paul } else { 333495d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, 333595d67482SBill Paul BGE_MACMODE_HALF_DUPLEX); 333695d67482SBill Paul } 333795d67482SBill Paul break; 333895d67482SBill Paul default: 333995d67482SBill Paul return(EINVAL); 334095d67482SBill Paul } 334195d67482SBill Paul return(0); 334295d67482SBill Paul } 334395d67482SBill Paul 334495d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 334595d67482SBill Paul sc->bge_link = 0; 334695d67482SBill Paul if (mii->mii_instance) { 334795d67482SBill Paul struct mii_softc *miisc; 334895d67482SBill Paul for (miisc = LIST_FIRST(&mii->mii_phys); miisc != NULL; 334995d67482SBill Paul miisc = LIST_NEXT(miisc, mii_list)) 335095d67482SBill Paul mii_phy_reset(miisc); 335195d67482SBill Paul } 335295d67482SBill Paul mii_mediachg(mii); 335395d67482SBill Paul 335495d67482SBill Paul return(0); 335595d67482SBill Paul } 335695d67482SBill Paul 335795d67482SBill Paul /* 335895d67482SBill Paul * Report current media status. 335995d67482SBill Paul */ 336095d67482SBill Paul static void 336195d67482SBill Paul bge_ifmedia_sts(ifp, ifmr) 336295d67482SBill Paul struct ifnet *ifp; 336395d67482SBill Paul struct ifmediareq *ifmr; 336495d67482SBill Paul { 336595d67482SBill Paul struct bge_softc *sc; 336695d67482SBill Paul struct mii_data *mii; 336795d67482SBill Paul 336895d67482SBill Paul sc = ifp->if_softc; 336995d67482SBill Paul 337095d67482SBill Paul if (sc->bge_tbi) { 337195d67482SBill Paul ifmr->ifm_status = IFM_AVALID; 337295d67482SBill Paul ifmr->ifm_active = IFM_ETHER; 337395d67482SBill Paul if (CSR_READ_4(sc, BGE_MAC_STS) & 337495d67482SBill Paul BGE_MACSTAT_TBI_PCS_SYNCHED) 337595d67482SBill Paul ifmr->ifm_status |= IFM_ACTIVE; 337695d67482SBill Paul ifmr->ifm_active |= IFM_1000_SX; 337795d67482SBill Paul if (CSR_READ_4(sc, BGE_MAC_MODE) & BGE_MACMODE_HALF_DUPLEX) 337895d67482SBill Paul ifmr->ifm_active |= IFM_HDX; 337995d67482SBill Paul else 338095d67482SBill Paul ifmr->ifm_active |= IFM_FDX; 338195d67482SBill Paul return; 338295d67482SBill Paul } 338395d67482SBill Paul 338495d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 338595d67482SBill Paul mii_pollstat(mii); 338695d67482SBill Paul ifmr->ifm_active = mii->mii_media_active; 338795d67482SBill Paul ifmr->ifm_status = mii->mii_media_status; 338895d67482SBill Paul 338995d67482SBill Paul return; 339095d67482SBill Paul } 339195d67482SBill Paul 339295d67482SBill Paul static int 339395d67482SBill Paul bge_ioctl(ifp, command, data) 339495d67482SBill Paul struct ifnet *ifp; 339595d67482SBill Paul u_long command; 339695d67482SBill Paul caddr_t data; 339795d67482SBill Paul { 339895d67482SBill Paul struct bge_softc *sc = ifp->if_softc; 339995d67482SBill Paul struct ifreq *ifr = (struct ifreq *) data; 34000f9bd73bSSam Leffler int mask, error = 0; 340195d67482SBill Paul struct mii_data *mii; 340295d67482SBill Paul 340395d67482SBill Paul switch(command) { 340495d67482SBill Paul case SIOCSIFMTU: 34050434d1b8SBill Paul /* Disallow jumbo frames on 5705. */ 3406e53d81eeSPaul Saab if (((sc->bge_asicrev == BGE_ASICREV_BCM5705 || 3407e53d81eeSPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5750) && 34080434d1b8SBill Paul ifr->ifr_mtu > ETHERMTU) || ifr->ifr_mtu > BGE_JUMBO_MTU) 340995d67482SBill Paul error = EINVAL; 341095d67482SBill Paul else { 341195d67482SBill Paul ifp->if_mtu = ifr->ifr_mtu; 341213f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 341395d67482SBill Paul bge_init(sc); 341495d67482SBill Paul } 341595d67482SBill Paul break; 341695d67482SBill Paul case SIOCSIFFLAGS: 34170f9bd73bSSam Leffler BGE_LOCK(sc); 341895d67482SBill Paul if (ifp->if_flags & IFF_UP) { 341995d67482SBill Paul /* 342095d67482SBill Paul * If only the state of the PROMISC flag changed, 342195d67482SBill Paul * then just use the 'set promisc mode' command 342295d67482SBill Paul * instead of reinitializing the entire NIC. Doing 342395d67482SBill Paul * a full re-init means reloading the firmware and 342495d67482SBill Paul * waiting for it to start up, which may take a 342595d67482SBill Paul * second or two. 342695d67482SBill Paul */ 342713f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING && 342895d67482SBill Paul ifp->if_flags & IFF_PROMISC && 342995d67482SBill Paul !(sc->bge_if_flags & IFF_PROMISC)) { 343095d67482SBill Paul BGE_SETBIT(sc, BGE_RX_MODE, 343195d67482SBill Paul BGE_RXMODE_RX_PROMISC); 343213f4c340SRobert Watson } else if (ifp->if_drv_flags & IFF_DRV_RUNNING && 343395d67482SBill Paul !(ifp->if_flags & IFF_PROMISC) && 343495d67482SBill Paul sc->bge_if_flags & IFF_PROMISC) { 343595d67482SBill Paul BGE_CLRBIT(sc, BGE_RX_MODE, 343695d67482SBill Paul BGE_RXMODE_RX_PROMISC); 343795d67482SBill Paul } else 34380f9bd73bSSam Leffler bge_init_locked(sc); 343995d67482SBill Paul } else { 344013f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 344195d67482SBill Paul bge_stop(sc); 344295d67482SBill Paul } 344395d67482SBill Paul } 344495d67482SBill Paul sc->bge_if_flags = ifp->if_flags; 34450f9bd73bSSam Leffler BGE_UNLOCK(sc); 344695d67482SBill Paul error = 0; 344795d67482SBill Paul break; 344895d67482SBill Paul case SIOCADDMULTI: 344995d67482SBill Paul case SIOCDELMULTI: 345013f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 34510f9bd73bSSam Leffler BGE_LOCK(sc); 345295d67482SBill Paul bge_setmulti(sc); 34530f9bd73bSSam Leffler BGE_UNLOCK(sc); 345495d67482SBill Paul error = 0; 345595d67482SBill Paul } 345695d67482SBill Paul break; 345795d67482SBill Paul case SIOCSIFMEDIA: 345895d67482SBill Paul case SIOCGIFMEDIA: 345995d67482SBill Paul if (sc->bge_tbi) { 346095d67482SBill Paul error = ifmedia_ioctl(ifp, ifr, 346195d67482SBill Paul &sc->bge_ifmedia, command); 346295d67482SBill Paul } else { 346395d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 346495d67482SBill Paul error = ifmedia_ioctl(ifp, ifr, 346595d67482SBill Paul &mii->mii_media, command); 346695d67482SBill Paul } 346795d67482SBill Paul break; 346895d67482SBill Paul case SIOCSIFCAP: 346995d67482SBill Paul mask = ifr->ifr_reqcap ^ ifp->if_capenable; 347075719184SGleb Smirnoff #ifdef DEVICE_POLLING 347175719184SGleb Smirnoff if (mask & IFCAP_POLLING) { 347275719184SGleb Smirnoff if (ifr->ifr_reqcap & IFCAP_POLLING) { 347375719184SGleb Smirnoff error = ether_poll_register(bge_poll, ifp); 347475719184SGleb Smirnoff if (error) 347575719184SGleb Smirnoff return(error); 347675719184SGleb Smirnoff BGE_LOCK(sc); 347775719184SGleb Smirnoff BGE_SETBIT(sc, BGE_PCI_MISC_CTL, 347875719184SGleb Smirnoff BGE_PCIMISCCTL_MASK_PCI_INTR); 347975719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1); 348075719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 1); 348175719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 1); 348275719184SGleb Smirnoff ifp->if_capenable |= IFCAP_POLLING; 348375719184SGleb Smirnoff BGE_UNLOCK(sc); 348475719184SGleb Smirnoff } else { 348575719184SGleb Smirnoff error = ether_poll_deregister(ifp); 348675719184SGleb Smirnoff /* Enable interrupt even in error case */ 348775719184SGleb Smirnoff BGE_LOCK(sc); 348875719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 0); 348975719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 0); 349075719184SGleb Smirnoff BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, 349175719184SGleb Smirnoff BGE_PCIMISCCTL_MASK_PCI_INTR); 349275719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 0); 349375719184SGleb Smirnoff ifp->if_capenable &= ~IFCAP_POLLING; 349475719184SGleb Smirnoff BGE_UNLOCK(sc); 349575719184SGleb Smirnoff } 349675719184SGleb Smirnoff } 349775719184SGleb Smirnoff #endif 3498b874fdd4SYaroslav Tykhiy /* NB: the code for RX csum offload is disabled for now */ 3499b874fdd4SYaroslav Tykhiy if (mask & IFCAP_TXCSUM) { 3500b874fdd4SYaroslav Tykhiy ifp->if_capenable ^= IFCAP_TXCSUM; 3501b874fdd4SYaroslav Tykhiy if (IFCAP_TXCSUM & ifp->if_capenable) 3502b874fdd4SYaroslav Tykhiy ifp->if_hwassist = BGE_CSUM_FEATURES; 350395d67482SBill Paul else 3504b874fdd4SYaroslav Tykhiy ifp->if_hwassist = 0; 350595d67482SBill Paul } 350695d67482SBill Paul break; 350795d67482SBill Paul default: 3508673d9191SSam Leffler error = ether_ioctl(ifp, command, data); 350995d67482SBill Paul break; 351095d67482SBill Paul } 351195d67482SBill Paul 351295d67482SBill Paul return(error); 351395d67482SBill Paul } 351495d67482SBill Paul 351595d67482SBill Paul static void 351695d67482SBill Paul bge_watchdog(ifp) 351795d67482SBill Paul struct ifnet *ifp; 351895d67482SBill Paul { 351995d67482SBill Paul struct bge_softc *sc; 352095d67482SBill Paul 352195d67482SBill Paul sc = ifp->if_softc; 352295d67482SBill Paul 352395d67482SBill Paul printf("bge%d: watchdog timeout -- resetting\n", sc->bge_unit); 352495d67482SBill Paul 352513f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 352695d67482SBill Paul bge_init(sc); 352795d67482SBill Paul 352895d67482SBill Paul ifp->if_oerrors++; 352995d67482SBill Paul 353095d67482SBill Paul return; 353195d67482SBill Paul } 353295d67482SBill Paul 353395d67482SBill Paul /* 353495d67482SBill Paul * Stop the adapter and free any mbufs allocated to the 353595d67482SBill Paul * RX and TX lists. 353695d67482SBill Paul */ 353795d67482SBill Paul static void 353895d67482SBill Paul bge_stop(sc) 353995d67482SBill Paul struct bge_softc *sc; 354095d67482SBill Paul { 354195d67482SBill Paul struct ifnet *ifp; 354295d67482SBill Paul struct ifmedia_entry *ifm; 354395d67482SBill Paul struct mii_data *mii = NULL; 354495d67482SBill Paul int mtmp, itmp; 354595d67482SBill Paul 35460f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 35470f9bd73bSSam Leffler 3548fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 354995d67482SBill Paul 355095d67482SBill Paul if (!sc->bge_tbi) 355195d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 355295d67482SBill Paul 35530f9bd73bSSam Leffler callout_stop(&sc->bge_stat_ch); 355495d67482SBill Paul 355595d67482SBill Paul /* 355695d67482SBill Paul * Disable all of the receiver blocks 355795d67482SBill Paul */ 355895d67482SBill Paul BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE); 355995d67482SBill Paul BGE_CLRBIT(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE); 356095d67482SBill Paul BGE_CLRBIT(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE); 35615dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 3562e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 356395d67482SBill Paul BGE_CLRBIT(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE); 356495d67482SBill Paul BGE_CLRBIT(sc, BGE_RDBDI_MODE, BGE_RBDIMODE_ENABLE); 356595d67482SBill Paul BGE_CLRBIT(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE); 356695d67482SBill Paul BGE_CLRBIT(sc, BGE_RBDC_MODE, BGE_RBDCMODE_ENABLE); 356795d67482SBill Paul 356895d67482SBill Paul /* 356995d67482SBill Paul * Disable all of the transmit blocks 357095d67482SBill Paul */ 357195d67482SBill Paul BGE_CLRBIT(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE); 357295d67482SBill Paul BGE_CLRBIT(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE); 357395d67482SBill Paul BGE_CLRBIT(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE); 357495d67482SBill Paul BGE_CLRBIT(sc, BGE_RDMA_MODE, BGE_RDMAMODE_ENABLE); 357595d67482SBill Paul BGE_CLRBIT(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE); 35765dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 3577e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 357895d67482SBill Paul BGE_CLRBIT(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE); 357995d67482SBill Paul BGE_CLRBIT(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE); 358095d67482SBill Paul 358195d67482SBill Paul /* 358295d67482SBill Paul * Shut down all of the memory managers and related 358395d67482SBill Paul * state machines. 358495d67482SBill Paul */ 358595d67482SBill Paul BGE_CLRBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE); 358695d67482SBill Paul BGE_CLRBIT(sc, BGE_WDMA_MODE, BGE_WDMAMODE_ENABLE); 35875dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 3588e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 358995d67482SBill Paul BGE_CLRBIT(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE); 359095d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF); 359195d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0); 35925dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 3593e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 359495d67482SBill Paul BGE_CLRBIT(sc, BGE_BMAN_MODE, BGE_BMANMODE_ENABLE); 359595d67482SBill Paul BGE_CLRBIT(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE); 35960434d1b8SBill Paul } 359795d67482SBill Paul 359895d67482SBill Paul /* Disable host interrupts. */ 359995d67482SBill Paul BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR); 360095d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1); 360195d67482SBill Paul 360295d67482SBill Paul /* 360395d67482SBill Paul * Tell firmware we're shutting down. 360495d67482SBill Paul */ 360595d67482SBill Paul BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 360695d67482SBill Paul 360795d67482SBill Paul /* Free the RX lists. */ 360895d67482SBill Paul bge_free_rx_ring_std(sc); 360995d67482SBill Paul 361095d67482SBill Paul /* Free jumbo RX list. */ 36115dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 3612e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 361395d67482SBill Paul bge_free_rx_ring_jumbo(sc); 361495d67482SBill Paul 361595d67482SBill Paul /* Free TX buffers. */ 361695d67482SBill Paul bge_free_tx_ring(sc); 361795d67482SBill Paul 361895d67482SBill Paul /* 361995d67482SBill Paul * Isolate/power down the PHY, but leave the media selection 362095d67482SBill Paul * unchanged so that things will be put back to normal when 362195d67482SBill Paul * we bring the interface back up. 362295d67482SBill Paul */ 362395d67482SBill Paul if (!sc->bge_tbi) { 362495d67482SBill Paul itmp = ifp->if_flags; 362595d67482SBill Paul ifp->if_flags |= IFF_UP; 3626dcc34049SPawel Jakub Dawidek /* 3627dcc34049SPawel Jakub Dawidek * If we are called from bge_detach(), mii is already NULL. 3628dcc34049SPawel Jakub Dawidek */ 3629dcc34049SPawel Jakub Dawidek if (mii != NULL) { 363095d67482SBill Paul ifm = mii->mii_media.ifm_cur; 363195d67482SBill Paul mtmp = ifm->ifm_media; 363295d67482SBill Paul ifm->ifm_media = IFM_ETHER|IFM_NONE; 363395d67482SBill Paul mii_mediachg(mii); 363495d67482SBill Paul ifm->ifm_media = mtmp; 3635dcc34049SPawel Jakub Dawidek } 363695d67482SBill Paul ifp->if_flags = itmp; 363795d67482SBill Paul } 363895d67482SBill Paul 363995d67482SBill Paul sc->bge_link = 0; 364095d67482SBill Paul 364195d67482SBill Paul sc->bge_tx_saved_considx = BGE_TXCONS_UNSET; 364295d67482SBill Paul 364313f4c340SRobert Watson ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 364495d67482SBill Paul 364595d67482SBill Paul return; 364695d67482SBill Paul } 364795d67482SBill Paul 364895d67482SBill Paul /* 364995d67482SBill Paul * Stop all chip I/O so that the kernel's probe routines don't 365095d67482SBill Paul * get confused by errant DMAs when rebooting. 365195d67482SBill Paul */ 365295d67482SBill Paul static void 365395d67482SBill Paul bge_shutdown(dev) 365495d67482SBill Paul device_t dev; 365595d67482SBill Paul { 365695d67482SBill Paul struct bge_softc *sc; 365795d67482SBill Paul 365895d67482SBill Paul sc = device_get_softc(dev); 365995d67482SBill Paul 36600f9bd73bSSam Leffler BGE_LOCK(sc); 366195d67482SBill Paul bge_stop(sc); 366295d67482SBill Paul bge_reset(sc); 36630f9bd73bSSam Leffler BGE_UNLOCK(sc); 366495d67482SBill Paul 366595d67482SBill Paul return; 366695d67482SBill Paul } 366714afefa3SPawel Jakub Dawidek 366814afefa3SPawel Jakub Dawidek static int 366914afefa3SPawel Jakub Dawidek bge_suspend(device_t dev) 367014afefa3SPawel Jakub Dawidek { 367114afefa3SPawel Jakub Dawidek struct bge_softc *sc; 367214afefa3SPawel Jakub Dawidek 367314afefa3SPawel Jakub Dawidek sc = device_get_softc(dev); 367414afefa3SPawel Jakub Dawidek BGE_LOCK(sc); 367514afefa3SPawel Jakub Dawidek bge_stop(sc); 367614afefa3SPawel Jakub Dawidek BGE_UNLOCK(sc); 367714afefa3SPawel Jakub Dawidek 367814afefa3SPawel Jakub Dawidek return (0); 367914afefa3SPawel Jakub Dawidek } 368014afefa3SPawel Jakub Dawidek 368114afefa3SPawel Jakub Dawidek static int 368214afefa3SPawel Jakub Dawidek bge_resume(device_t dev) 368314afefa3SPawel Jakub Dawidek { 368414afefa3SPawel Jakub Dawidek struct bge_softc *sc; 368514afefa3SPawel Jakub Dawidek struct ifnet *ifp; 368614afefa3SPawel Jakub Dawidek 368714afefa3SPawel Jakub Dawidek sc = device_get_softc(dev); 368814afefa3SPawel Jakub Dawidek BGE_LOCK(sc); 368914afefa3SPawel Jakub Dawidek ifp = sc->bge_ifp; 369014afefa3SPawel Jakub Dawidek if (ifp->if_flags & IFF_UP) { 369114afefa3SPawel Jakub Dawidek bge_init_locked(sc); 369214afefa3SPawel Jakub Dawidek if (ifp->if_drv_flags & IFF_DRV_RUNNING) 369314afefa3SPawel Jakub Dawidek bge_start_locked(ifp); 369414afefa3SPawel Jakub Dawidek } 369514afefa3SPawel Jakub Dawidek BGE_UNLOCK(sc); 369614afefa3SPawel Jakub Dawidek 369714afefa3SPawel Jakub Dawidek return (0); 369814afefa3SPawel Jakub Dawidek } 3699dab5cd05SOleg Bulyzhin 3700dab5cd05SOleg Bulyzhin static void 3701dab5cd05SOleg Bulyzhin bge_link_upd(sc) 3702dab5cd05SOleg Bulyzhin struct bge_softc *sc; 3703dab5cd05SOleg Bulyzhin { 3704dab5cd05SOleg Bulyzhin uint32_t status; 3705dab5cd05SOleg Bulyzhin 3706dab5cd05SOleg Bulyzhin BGE_LOCK_ASSERT(sc); 3707dab5cd05SOleg Bulyzhin /* 3708dab5cd05SOleg Bulyzhin * Process link state changes. 3709dab5cd05SOleg Bulyzhin * Grrr. The link status word in the status block does 3710dab5cd05SOleg Bulyzhin * not work correctly on the BCM5700 rev AX and BX chips, 3711dab5cd05SOleg Bulyzhin * according to all available information. Hence, we have 3712dab5cd05SOleg Bulyzhin * to enable MII interrupts in order to properly obtain 3713dab5cd05SOleg Bulyzhin * async link changes. Unfortunately, this also means that 3714dab5cd05SOleg Bulyzhin * we have to read the MAC status register to detect link 3715dab5cd05SOleg Bulyzhin * changes, thereby adding an additional register access to 3716dab5cd05SOleg Bulyzhin * the interrupt handler. 3717dab5cd05SOleg Bulyzhin */ 3718dab5cd05SOleg Bulyzhin 3719dab5cd05SOleg Bulyzhin if (sc->bge_asicrev == BGE_ASICREV_BCM5700) { 3720dab5cd05SOleg Bulyzhin status = CSR_READ_4(sc, BGE_MAC_STS); 3721dab5cd05SOleg Bulyzhin if (status & BGE_MACSTAT_MI_INTERRUPT) { 3722dab5cd05SOleg Bulyzhin sc->bge_link = 0; 3723dab5cd05SOleg Bulyzhin callout_stop(&sc->bge_stat_ch); 3724dab5cd05SOleg Bulyzhin bge_tick_locked(sc); 3725dab5cd05SOleg Bulyzhin /* Clear the interrupt */ 3726dab5cd05SOleg Bulyzhin CSR_WRITE_4(sc, BGE_MAC_EVT_ENB, 3727dab5cd05SOleg Bulyzhin BGE_EVTENB_MI_INTERRUPT); 3728dab5cd05SOleg Bulyzhin bge_miibus_readreg(sc->bge_dev, 1, BRGPHY_MII_ISR); 3729dab5cd05SOleg Bulyzhin bge_miibus_writereg(sc->bge_dev, 1, BRGPHY_MII_IMR, 3730dab5cd05SOleg Bulyzhin BRGPHY_INTRS); 3731dab5cd05SOleg Bulyzhin } 3732dab5cd05SOleg Bulyzhin return; 3733dab5cd05SOleg Bulyzhin } 3734dab5cd05SOleg Bulyzhin 3735dab5cd05SOleg Bulyzhin /* 3736dab5cd05SOleg Bulyzhin * Sometimes PCS encoding errors are detected in 3737dab5cd05SOleg Bulyzhin * TBI mode (on fiber NICs), and for some reason 3738dab5cd05SOleg Bulyzhin * the chip will signal them as link changes. 3739dab5cd05SOleg Bulyzhin * If we get a link change event, but the 'PCS 3740dab5cd05SOleg Bulyzhin * encoding error' bit in the MAC status register 3741dab5cd05SOleg Bulyzhin * is set, don't bother doing a link check. 3742dab5cd05SOleg Bulyzhin * This avoids spurious "gigabit link up" messages 3743dab5cd05SOleg Bulyzhin * that sometimes appear on fiber NICs during 3744dab5cd05SOleg Bulyzhin * periods of heavy traffic. (There should be no 3745dab5cd05SOleg Bulyzhin * effect on copper NICs.) 3746dab5cd05SOleg Bulyzhin */ 37472778b70eSMarcel Moolenaar if (!sc->bge_tbi || ((status = CSR_READ_4(sc, BGE_MAC_STS)) & 37482778b70eSMarcel Moolenaar (BGE_MACSTAT_PORT_DECODE_ERROR | BGE_MACSTAT_MI_COMPLETE)) == 0) { 3749dab5cd05SOleg Bulyzhin sc->bge_link = 0; 3750dab5cd05SOleg Bulyzhin callout_stop(&sc->bge_stat_ch); 3751dab5cd05SOleg Bulyzhin bge_tick_locked(sc); 3752dab5cd05SOleg Bulyzhin } 3753dab5cd05SOleg Bulyzhin 3754dab5cd05SOleg Bulyzhin /* Clear the interrupt */ 3755dab5cd05SOleg Bulyzhin CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED| 3756dab5cd05SOleg Bulyzhin BGE_MACSTAT_CFG_CHANGED|BGE_MACSTAT_MI_COMPLETE| 3757dab5cd05SOleg Bulyzhin BGE_MACSTAT_LINK_CHANGED); 3758dab5cd05SOleg Bulyzhin 3759dab5cd05SOleg Bulyzhin /* Force flush the status block cached by PCI bridge */ 3760dab5cd05SOleg Bulyzhin CSR_READ_4(sc, BGE_MBX_IRQ0_LO); 3761dab5cd05SOleg Bulyzhin } 3762dab5cd05SOleg Bulyzhin 3763