1098ca2bdSWarner Losh /*- 295d67482SBill Paul * Copyright (c) 2001 Wind River Systems 395d67482SBill Paul * Copyright (c) 1997, 1998, 1999, 2001 495d67482SBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 595d67482SBill Paul * 695d67482SBill Paul * Redistribution and use in source and binary forms, with or without 795d67482SBill Paul * modification, are permitted provided that the following conditions 895d67482SBill Paul * are met: 995d67482SBill Paul * 1. Redistributions of source code must retain the above copyright 1095d67482SBill Paul * notice, this list of conditions and the following disclaimer. 1195d67482SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1295d67482SBill Paul * notice, this list of conditions and the following disclaimer in the 1395d67482SBill Paul * documentation and/or other materials provided with the distribution. 1495d67482SBill Paul * 3. All advertising materials mentioning features or use of this software 1595d67482SBill Paul * must display the following acknowledgement: 1695d67482SBill Paul * This product includes software developed by Bill Paul. 1795d67482SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1895d67482SBill Paul * may be used to endorse or promote products derived from this software 1995d67482SBill Paul * without specific prior written permission. 2095d67482SBill Paul * 2195d67482SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2295d67482SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2395d67482SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2495d67482SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2595d67482SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2695d67482SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2795d67482SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2895d67482SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2995d67482SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 3095d67482SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3195d67482SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3295d67482SBill Paul */ 3395d67482SBill Paul 34aad970f1SDavid E. O'Brien #include <sys/cdefs.h> 35aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$"); 36aad970f1SDavid E. O'Brien 3795d67482SBill Paul /* 3895d67482SBill Paul * Broadcom BCM570x family gigabit ethernet driver for FreeBSD. 3995d67482SBill Paul * 4095d67482SBill Paul * The Broadcom BCM5700 is based on technology originally developed by 4195d67482SBill Paul * Alteon Networks as part of the Tigon I and Tigon II gigabit ethernet 4295d67482SBill Paul * MAC chips. The BCM5700, sometimes refered to as the Tigon III, has 4395d67482SBill Paul * two on-board MIPS R4000 CPUs and can have as much as 16MB of external 4495d67482SBill Paul * SSRAM. The BCM5700 supports TCP, UDP and IP checksum offload, jumbo 4595d67482SBill Paul * frames, highly configurable RX filtering, and 16 RX and TX queues 4695d67482SBill Paul * (which, along with RX filter rules, can be used for QOS applications). 4795d67482SBill Paul * Other features, such as TCP segmentation, may be available as part 4895d67482SBill Paul * of value-added firmware updates. Unlike the Tigon I and Tigon II, 4995d67482SBill Paul * firmware images can be stored in hardware and need not be compiled 5095d67482SBill Paul * into the driver. 5195d67482SBill Paul * 5295d67482SBill Paul * The BCM5700 supports the PCI v2.2 and PCI-X v1.0 standards, and will 5395d67482SBill Paul * function in a 32-bit/64-bit 33/66Mhz bus, or a 64-bit/133Mhz bus. 5495d67482SBill Paul * 5595d67482SBill Paul * The BCM5701 is a single-chip solution incorporating both the BCM5700 5698b28ee5SBill Paul * MAC and a BCM5401 10/100/1000 PHY. Unlike the BCM5700, the BCM5701 5795d67482SBill Paul * does not support external SSRAM. 5895d67482SBill Paul * 5995d67482SBill Paul * Broadcom also produces a variation of the BCM5700 under the "Altima" 6095d67482SBill Paul * brand name, which is functionally similar but lacks PCI-X support. 6195d67482SBill Paul * 6295d67482SBill Paul * Without external SSRAM, you can only have at most 4 TX rings, 6395d67482SBill Paul * and the use of the mini RX ring is disabled. This seems to imply 6495d67482SBill Paul * that these features are simply not available on the BCM5701. As a 6595d67482SBill Paul * result, this driver does not implement any support for the mini RX 6695d67482SBill Paul * ring. 6795d67482SBill Paul */ 6895d67482SBill Paul 6975719184SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS 7075719184SGleb Smirnoff #include "opt_device_polling.h" 7175719184SGleb Smirnoff #endif 7275719184SGleb Smirnoff 7395d67482SBill Paul #include <sys/param.h> 74f41ac2beSBill Paul #include <sys/endian.h> 7595d67482SBill Paul #include <sys/systm.h> 7695d67482SBill Paul #include <sys/sockio.h> 7795d67482SBill Paul #include <sys/mbuf.h> 7895d67482SBill Paul #include <sys/malloc.h> 7995d67482SBill Paul #include <sys/kernel.h> 80fe12f24bSPoul-Henning Kamp #include <sys/module.h> 8195d67482SBill Paul #include <sys/socket.h> 8295d67482SBill Paul 8395d67482SBill Paul #include <net/if.h> 8495d67482SBill Paul #include <net/if_arp.h> 8595d67482SBill Paul #include <net/ethernet.h> 8695d67482SBill Paul #include <net/if_dl.h> 8795d67482SBill Paul #include <net/if_media.h> 8895d67482SBill Paul 8995d67482SBill Paul #include <net/bpf.h> 9095d67482SBill Paul 9195d67482SBill Paul #include <net/if_types.h> 9295d67482SBill Paul #include <net/if_vlan_var.h> 9395d67482SBill Paul 9495d67482SBill Paul #include <netinet/in_systm.h> 9595d67482SBill Paul #include <netinet/in.h> 9695d67482SBill Paul #include <netinet/ip.h> 9795d67482SBill Paul 9895d67482SBill Paul #include <machine/clock.h> /* for DELAY */ 9995d67482SBill Paul #include <machine/bus.h> 10095d67482SBill Paul #include <machine/resource.h> 10195d67482SBill Paul #include <sys/bus.h> 10295d67482SBill Paul #include <sys/rman.h> 10395d67482SBill Paul 10495d67482SBill Paul #include <dev/mii/mii.h> 10595d67482SBill Paul #include <dev/mii/miivar.h> 1062d3ce713SDavid E. O'Brien #include "miidevs.h" 10795d67482SBill Paul #include <dev/mii/brgphyreg.h> 10895d67482SBill Paul 1094fbd232cSWarner Losh #include <dev/pci/pcireg.h> 1104fbd232cSWarner Losh #include <dev/pci/pcivar.h> 11195d67482SBill Paul 11295d67482SBill Paul #include <dev/bge/if_bgereg.h> 11395d67482SBill Paul 114ff50922bSDoug White #include "opt_bge.h" 115ff50922bSDoug White 1165ddc5794SJohn Polstra #define BGE_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 11795d67482SBill Paul 118f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, pci, 1, 1, 1); 119f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, ether, 1, 1, 1); 12095d67482SBill Paul MODULE_DEPEND(bge, miibus, 1, 1, 1); 12195d67482SBill Paul 1227b279558SWarner Losh /* "device miibus" required. See GENERIC if you get errors here. */ 12395d67482SBill Paul #include "miibus_if.h" 12495d67482SBill Paul 12595d67482SBill Paul /* 12695d67482SBill Paul * Various supported device vendors/types and their names. Note: the 12795d67482SBill Paul * spec seems to indicate that the hardware still has Alteon's vendor 12895d67482SBill Paul * ID burned into it, though it will always be overriden by the vendor 12995d67482SBill Paul * ID in the EEPROM. Just to be safe, we cover all possibilities. 13095d67482SBill Paul */ 131029e2ee3SJohn Polstra #define BGE_DEVDESC_MAX 64 /* Maximum device description length */ 13295d67482SBill Paul 13395d67482SBill Paul static struct bge_type bge_devs[] = { 13495d67482SBill Paul { ALT_VENDORID, ALT_DEVICEID_BCM5700, 13595d67482SBill Paul "Broadcom BCM5700 Gigabit Ethernet" }, 13695d67482SBill Paul { ALT_VENDORID, ALT_DEVICEID_BCM5701, 13795d67482SBill Paul "Broadcom BCM5701 Gigabit Ethernet" }, 13895d67482SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5700, 13995d67482SBill Paul "Broadcom BCM5700 Gigabit Ethernet" }, 14095d67482SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5701, 14195d67482SBill Paul "Broadcom BCM5701 Gigabit Ethernet" }, 1420434d1b8SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5702, 1430434d1b8SBill Paul "Broadcom BCM5702 Gigabit Ethernet" }, 14401598b8dSMitsuru IWASAKI { BCOM_VENDORID, BCOM_DEVICEID_BCM5702X, 14501598b8dSMitsuru IWASAKI "Broadcom BCM5702X Gigabit Ethernet" }, 1460434d1b8SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5703, 1470434d1b8SBill Paul "Broadcom BCM5703 Gigabit Ethernet" }, 148b1265c1aSJohn Polstra { BCOM_VENDORID, BCOM_DEVICEID_BCM5703X, 149b1265c1aSJohn Polstra "Broadcom BCM5703X Gigabit Ethernet" }, 1506ac6d2c8SPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5704C, 1516ac6d2c8SPaul Saab "Broadcom BCM5704C Dual Gigabit Ethernet" }, 1526ac6d2c8SPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5704S, 1536ac6d2c8SPaul Saab "Broadcom BCM5704S Dual Gigabit Ethernet" }, 1540434d1b8SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5705, 1550434d1b8SBill Paul "Broadcom BCM5705 Gigabit Ethernet" }, 156c001ccf2SPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5705K, 157c001ccf2SPaul Saab "Broadcom BCM5705K Gigabit Ethernet" }, 1580434d1b8SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5705M, 1590434d1b8SBill Paul "Broadcom BCM5705M Gigabit Ethernet" }, 1600434d1b8SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5705M_ALT, 1610434d1b8SBill Paul "Broadcom BCM5705M Gigabit Ethernet" }, 162419c028bSPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5714C, 163419c028bSPaul Saab "Broadcom BCM5714C Gigabit Ethernet" }, 16435ca8069SPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5721, 16535ca8069SPaul Saab "Broadcom BCM5721 Gigabit Ethernet" }, 166e53d81eeSPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5750, 167e53d81eeSPaul Saab "Broadcom BCM5750 Gigabit Ethernet" }, 168e53d81eeSPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5750M, 169e53d81eeSPaul Saab "Broadcom BCM5750M Gigabit Ethernet" }, 170e53d81eeSPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5751, 171e53d81eeSPaul Saab "Broadcom BCM5751 Gigabit Ethernet" }, 172d2014b30STai-hwa Liang { BCOM_VENDORID, BCOM_DEVICEID_BCM5751M, 173d2014b30STai-hwa Liang "Broadcom BCM5751M Gigabit Ethernet" }, 174560c1670SGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5752, 175560c1670SGleb Smirnoff "Broadcom BCM5752 Gigabit Ethernet" }, 1760434d1b8SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5782, 1770434d1b8SBill Paul "Broadcom BCM5782 Gigabit Ethernet" }, 1789f71a4c2SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5788, 1799f71a4c2SBill Paul "Broadcom BCM5788 Gigabit Ethernet" }, 180c3615d48SMike Silbersack { BCOM_VENDORID, BCOM_DEVICEID_BCM5789, 181c3615d48SMike Silbersack "Broadcom BCM5789 Gigabit Ethernet" }, 1825d99c641SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5901, 1835d99c641SBill Paul "Broadcom BCM5901 Fast Ethernet" }, 1845d99c641SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5901A2, 1855d99c641SBill Paul "Broadcom BCM5901A2 Fast Ethernet" }, 18695d67482SBill Paul { SK_VENDORID, SK_DEVICEID_ALTIMA, 18795d67482SBill Paul "SysKonnect Gigabit Ethernet" }, 188586d7c2eSJohn Polstra { ALTIMA_VENDORID, ALTIMA_DEVICE_AC1000, 189586d7c2eSJohn Polstra "Altima AC1000 Gigabit Ethernet" }, 1902aae6624SBill Paul { ALTIMA_VENDORID, ALTIMA_DEVICE_AC1002, 1912aae6624SBill Paul "Altima AC1002 Gigabit Ethernet" }, 192470bd96aSJohn Polstra { ALTIMA_VENDORID, ALTIMA_DEVICE_AC9100, 193470bd96aSJohn Polstra "Altima AC9100 Gigabit Ethernet" }, 19495d67482SBill Paul { 0, 0, NULL } 19595d67482SBill Paul }; 19695d67482SBill Paul 197e51a25f8SAlfred Perlstein static int bge_probe (device_t); 198e51a25f8SAlfred Perlstein static int bge_attach (device_t); 199e51a25f8SAlfred Perlstein static int bge_detach (device_t); 20014afefa3SPawel Jakub Dawidek static int bge_suspend (device_t); 20114afefa3SPawel Jakub Dawidek static int bge_resume (device_t); 20295d67482SBill Paul static void bge_release_resources 203e51a25f8SAlfred Perlstein (struct bge_softc *); 204f41ac2beSBill Paul static void bge_dma_map_addr (void *, bus_dma_segment_t *, int, int); 205f41ac2beSBill Paul static int bge_dma_alloc (device_t); 206f41ac2beSBill Paul static void bge_dma_free (struct bge_softc *); 207f41ac2beSBill Paul 208e51a25f8SAlfred Perlstein static void bge_txeof (struct bge_softc *); 209e51a25f8SAlfred Perlstein static void bge_rxeof (struct bge_softc *); 21095d67482SBill Paul 2110f9bd73bSSam Leffler static void bge_tick_locked (struct bge_softc *); 212e51a25f8SAlfred Perlstein static void bge_tick (void *); 213e51a25f8SAlfred Perlstein static void bge_stats_update (struct bge_softc *); 2140434d1b8SBill Paul static void bge_stats_update_regs 2150434d1b8SBill Paul (struct bge_softc *); 216e51a25f8SAlfred Perlstein static int bge_encap (struct bge_softc *, struct mbuf *, 217e51a25f8SAlfred Perlstein u_int32_t *); 21895d67482SBill Paul 219e51a25f8SAlfred Perlstein static void bge_intr (void *); 2200f9bd73bSSam Leffler static void bge_start_locked (struct ifnet *); 221e51a25f8SAlfred Perlstein static void bge_start (struct ifnet *); 222e51a25f8SAlfred Perlstein static int bge_ioctl (struct ifnet *, u_long, caddr_t); 2230f9bd73bSSam Leffler static void bge_init_locked (struct bge_softc *); 224e51a25f8SAlfred Perlstein static void bge_init (void *); 225e51a25f8SAlfred Perlstein static void bge_stop (struct bge_softc *); 226e51a25f8SAlfred Perlstein static void bge_watchdog (struct ifnet *); 227e51a25f8SAlfred Perlstein static void bge_shutdown (device_t); 228e51a25f8SAlfred Perlstein static int bge_ifmedia_upd (struct ifnet *); 229e51a25f8SAlfred Perlstein static void bge_ifmedia_sts (struct ifnet *, struct ifmediareq *); 23095d67482SBill Paul 231e51a25f8SAlfred Perlstein static u_int8_t bge_eeprom_getbyte (struct bge_softc *, int, u_int8_t *); 232e51a25f8SAlfred Perlstein static int bge_read_eeprom (struct bge_softc *, caddr_t, int, int); 23395d67482SBill Paul 234e51a25f8SAlfred Perlstein static void bge_setmulti (struct bge_softc *); 23595d67482SBill Paul 236e51a25f8SAlfred Perlstein static int bge_newbuf_std (struct bge_softc *, int, struct mbuf *); 237e51a25f8SAlfred Perlstein static int bge_newbuf_jumbo (struct bge_softc *, int, struct mbuf *); 238e51a25f8SAlfred Perlstein static int bge_init_rx_ring_std (struct bge_softc *); 239e51a25f8SAlfred Perlstein static void bge_free_rx_ring_std (struct bge_softc *); 240e51a25f8SAlfred Perlstein static int bge_init_rx_ring_jumbo (struct bge_softc *); 241e51a25f8SAlfred Perlstein static void bge_free_rx_ring_jumbo (struct bge_softc *); 242e51a25f8SAlfred Perlstein static void bge_free_tx_ring (struct bge_softc *); 243e51a25f8SAlfred Perlstein static int bge_init_tx_ring (struct bge_softc *); 24495d67482SBill Paul 245e51a25f8SAlfred Perlstein static int bge_chipinit (struct bge_softc *); 246e51a25f8SAlfred Perlstein static int bge_blockinit (struct bge_softc *); 24795d67482SBill Paul 2481b4a3b2fSPeter Wemm #ifdef notdef 249e51a25f8SAlfred Perlstein static u_int8_t bge_vpd_readbyte(struct bge_softc *, int); 250e51a25f8SAlfred Perlstein static void bge_vpd_read_res (struct bge_softc *, struct vpd_res *, int); 251e51a25f8SAlfred Perlstein static void bge_vpd_read (struct bge_softc *); 2521b4a3b2fSPeter Wemm #endif 25395d67482SBill Paul 25495d67482SBill Paul static u_int32_t bge_readmem_ind 255e51a25f8SAlfred Perlstein (struct bge_softc *, int); 256e51a25f8SAlfred Perlstein static void bge_writemem_ind (struct bge_softc *, int, int); 25795d67482SBill Paul #ifdef notdef 25895d67482SBill Paul static u_int32_t bge_readreg_ind 259e51a25f8SAlfred Perlstein (struct bge_softc *, int); 26095d67482SBill Paul #endif 261e51a25f8SAlfred Perlstein static void bge_writereg_ind (struct bge_softc *, int, int); 26295d67482SBill Paul 263e51a25f8SAlfred Perlstein static int bge_miibus_readreg (device_t, int, int); 264e51a25f8SAlfred Perlstein static int bge_miibus_writereg (device_t, int, int, int); 265e51a25f8SAlfred Perlstein static void bge_miibus_statchg (device_t); 26675719184SGleb Smirnoff #ifdef DEVICE_POLLING 26775719184SGleb Smirnoff static void bge_poll (struct ifnet *ifp, enum poll_cmd cmd, 26875719184SGleb Smirnoff int count); 26975719184SGleb Smirnoff static void bge_poll_locked (struct ifnet *ifp, enum poll_cmd cmd, 27075719184SGleb Smirnoff int count); 27175719184SGleb Smirnoff #endif 27295d67482SBill Paul 273e51a25f8SAlfred Perlstein static void bge_reset (struct bge_softc *); 274dab5cd05SOleg Bulyzhin static void bge_link_upd (struct bge_softc *); 27595d67482SBill Paul 27695d67482SBill Paul static device_method_t bge_methods[] = { 27795d67482SBill Paul /* Device interface */ 27895d67482SBill Paul DEVMETHOD(device_probe, bge_probe), 27995d67482SBill Paul DEVMETHOD(device_attach, bge_attach), 28095d67482SBill Paul DEVMETHOD(device_detach, bge_detach), 28195d67482SBill Paul DEVMETHOD(device_shutdown, bge_shutdown), 28214afefa3SPawel Jakub Dawidek DEVMETHOD(device_suspend, bge_suspend), 28314afefa3SPawel Jakub Dawidek DEVMETHOD(device_resume, bge_resume), 28495d67482SBill Paul 28595d67482SBill Paul /* bus interface */ 28695d67482SBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 28795d67482SBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 28895d67482SBill Paul 28995d67482SBill Paul /* MII interface */ 29095d67482SBill Paul DEVMETHOD(miibus_readreg, bge_miibus_readreg), 29195d67482SBill Paul DEVMETHOD(miibus_writereg, bge_miibus_writereg), 29295d67482SBill Paul DEVMETHOD(miibus_statchg, bge_miibus_statchg), 29395d67482SBill Paul 29495d67482SBill Paul { 0, 0 } 29595d67482SBill Paul }; 29695d67482SBill Paul 29795d67482SBill Paul static driver_t bge_driver = { 29895d67482SBill Paul "bge", 29995d67482SBill Paul bge_methods, 30095d67482SBill Paul sizeof(struct bge_softc) 30195d67482SBill Paul }; 30295d67482SBill Paul 30395d67482SBill Paul static devclass_t bge_devclass; 30495d67482SBill Paul 305f246e4a1SMatthew N. Dodd DRIVER_MODULE(bge, pci, bge_driver, bge_devclass, 0, 0); 30695d67482SBill Paul DRIVER_MODULE(miibus, bge, miibus_driver, miibus_devclass, 0, 0); 30795d67482SBill Paul 30895d67482SBill Paul static u_int32_t 30995d67482SBill Paul bge_readmem_ind(sc, off) 31095d67482SBill Paul struct bge_softc *sc; 31195d67482SBill Paul int off; 31295d67482SBill Paul { 31395d67482SBill Paul device_t dev; 31495d67482SBill Paul 31595d67482SBill Paul dev = sc->bge_dev; 31695d67482SBill Paul 31795d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4); 31895d67482SBill Paul return(pci_read_config(dev, BGE_PCI_MEMWIN_DATA, 4)); 31995d67482SBill Paul } 32095d67482SBill Paul 32195d67482SBill Paul static void 32295d67482SBill Paul bge_writemem_ind(sc, off, val) 32395d67482SBill Paul struct bge_softc *sc; 32495d67482SBill Paul int off, val; 32595d67482SBill Paul { 32695d67482SBill Paul device_t dev; 32795d67482SBill Paul 32895d67482SBill Paul dev = sc->bge_dev; 32995d67482SBill Paul 33095d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4); 33195d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_DATA, val, 4); 33295d67482SBill Paul 33395d67482SBill Paul return; 33495d67482SBill Paul } 33595d67482SBill Paul 33695d67482SBill Paul #ifdef notdef 33795d67482SBill Paul static u_int32_t 33895d67482SBill Paul bge_readreg_ind(sc, off) 33995d67482SBill Paul struct bge_softc *sc; 34095d67482SBill Paul int off; 34195d67482SBill Paul { 34295d67482SBill Paul device_t dev; 34395d67482SBill Paul 34495d67482SBill Paul dev = sc->bge_dev; 34595d67482SBill Paul 34695d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4); 34795d67482SBill Paul return(pci_read_config(dev, BGE_PCI_REG_DATA, 4)); 34895d67482SBill Paul } 34995d67482SBill Paul #endif 35095d67482SBill Paul 35195d67482SBill Paul static void 35295d67482SBill Paul bge_writereg_ind(sc, off, val) 35395d67482SBill Paul struct bge_softc *sc; 35495d67482SBill Paul int off, val; 35595d67482SBill Paul { 35695d67482SBill Paul device_t dev; 35795d67482SBill Paul 35895d67482SBill Paul dev = sc->bge_dev; 35995d67482SBill Paul 36095d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4); 36195d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_DATA, val, 4); 36295d67482SBill Paul 36395d67482SBill Paul return; 36495d67482SBill Paul } 36595d67482SBill Paul 366f41ac2beSBill Paul /* 367f41ac2beSBill Paul * Map a single buffer address. 368f41ac2beSBill Paul */ 369f41ac2beSBill Paul 370f41ac2beSBill Paul static void 371f41ac2beSBill Paul bge_dma_map_addr(arg, segs, nseg, error) 372f41ac2beSBill Paul void *arg; 373f41ac2beSBill Paul bus_dma_segment_t *segs; 374f41ac2beSBill Paul int nseg; 375f41ac2beSBill Paul int error; 376f41ac2beSBill Paul { 377f41ac2beSBill Paul struct bge_dmamap_arg *ctx; 378f41ac2beSBill Paul 379f41ac2beSBill Paul if (error) 380f41ac2beSBill Paul return; 381f41ac2beSBill Paul 382f41ac2beSBill Paul ctx = arg; 383f41ac2beSBill Paul 384f41ac2beSBill Paul if (nseg > ctx->bge_maxsegs) { 385f41ac2beSBill Paul ctx->bge_maxsegs = 0; 386f41ac2beSBill Paul return; 387f41ac2beSBill Paul } 388f41ac2beSBill Paul 389f41ac2beSBill Paul ctx->bge_busaddr = segs->ds_addr; 390f41ac2beSBill Paul 391f41ac2beSBill Paul return; 392f41ac2beSBill Paul } 393f41ac2beSBill Paul 3941b4a3b2fSPeter Wemm #ifdef notdef 39595d67482SBill Paul static u_int8_t 39695d67482SBill Paul bge_vpd_readbyte(sc, addr) 39795d67482SBill Paul struct bge_softc *sc; 39895d67482SBill Paul int addr; 39995d67482SBill Paul { 40095d67482SBill Paul int i; 40195d67482SBill Paul device_t dev; 40295d67482SBill Paul u_int32_t val; 40395d67482SBill Paul 40495d67482SBill Paul dev = sc->bge_dev; 40595d67482SBill Paul pci_write_config(dev, BGE_PCI_VPD_ADDR, addr, 2); 40695d67482SBill Paul for (i = 0; i < BGE_TIMEOUT * 10; i++) { 40795d67482SBill Paul DELAY(10); 40895d67482SBill Paul if (pci_read_config(dev, BGE_PCI_VPD_ADDR, 2) & BGE_VPD_FLAG) 40995d67482SBill Paul break; 41095d67482SBill Paul } 41195d67482SBill Paul 41295d67482SBill Paul if (i == BGE_TIMEOUT) { 41395d67482SBill Paul printf("bge%d: VPD read timed out\n", sc->bge_unit); 41495d67482SBill Paul return(0); 41595d67482SBill Paul } 41695d67482SBill Paul 41795d67482SBill Paul val = pci_read_config(dev, BGE_PCI_VPD_DATA, 4); 41895d67482SBill Paul 41995d67482SBill Paul return((val >> ((addr % 4) * 8)) & 0xFF); 42095d67482SBill Paul } 42195d67482SBill Paul 42295d67482SBill Paul static void 42395d67482SBill Paul bge_vpd_read_res(sc, res, addr) 42495d67482SBill Paul struct bge_softc *sc; 42595d67482SBill Paul struct vpd_res *res; 42695d67482SBill Paul int addr; 42795d67482SBill Paul { 42895d67482SBill Paul int i; 42995d67482SBill Paul u_int8_t *ptr; 43095d67482SBill Paul 43195d67482SBill Paul ptr = (u_int8_t *)res; 43295d67482SBill Paul for (i = 0; i < sizeof(struct vpd_res); i++) 43395d67482SBill Paul ptr[i] = bge_vpd_readbyte(sc, i + addr); 43495d67482SBill Paul 43595d67482SBill Paul return; 43695d67482SBill Paul } 43795d67482SBill Paul 43895d67482SBill Paul static void 43995d67482SBill Paul bge_vpd_read(sc) 44095d67482SBill Paul struct bge_softc *sc; 44195d67482SBill Paul { 44295d67482SBill Paul int pos = 0, i; 44395d67482SBill Paul struct vpd_res res; 44495d67482SBill Paul 44595d67482SBill Paul if (sc->bge_vpd_prodname != NULL) 44695d67482SBill Paul free(sc->bge_vpd_prodname, M_DEVBUF); 44795d67482SBill Paul if (sc->bge_vpd_readonly != NULL) 44895d67482SBill Paul free(sc->bge_vpd_readonly, M_DEVBUF); 44995d67482SBill Paul sc->bge_vpd_prodname = NULL; 45095d67482SBill Paul sc->bge_vpd_readonly = NULL; 45195d67482SBill Paul 45295d67482SBill Paul bge_vpd_read_res(sc, &res, pos); 45395d67482SBill Paul 45495d67482SBill Paul if (res.vr_id != VPD_RES_ID) { 45595d67482SBill Paul printf("bge%d: bad VPD resource id: expected %x got %x\n", 45695d67482SBill Paul sc->bge_unit, VPD_RES_ID, res.vr_id); 45795d67482SBill Paul return; 45895d67482SBill Paul } 45995d67482SBill Paul 46095d67482SBill Paul pos += sizeof(res); 46195d67482SBill Paul sc->bge_vpd_prodname = malloc(res.vr_len + 1, M_DEVBUF, M_NOWAIT); 46295d67482SBill Paul for (i = 0; i < res.vr_len; i++) 46395d67482SBill Paul sc->bge_vpd_prodname[i] = bge_vpd_readbyte(sc, i + pos); 46495d67482SBill Paul sc->bge_vpd_prodname[i] = '\0'; 46595d67482SBill Paul pos += i; 46695d67482SBill Paul 46795d67482SBill Paul bge_vpd_read_res(sc, &res, pos); 46895d67482SBill Paul 46995d67482SBill Paul if (res.vr_id != VPD_RES_READ) { 47095d67482SBill Paul printf("bge%d: bad VPD resource id: expected %x got %x\n", 47195d67482SBill Paul sc->bge_unit, VPD_RES_READ, res.vr_id); 47295d67482SBill Paul return; 47395d67482SBill Paul } 47495d67482SBill Paul 47595d67482SBill Paul pos += sizeof(res); 47695d67482SBill Paul sc->bge_vpd_readonly = malloc(res.vr_len, M_DEVBUF, M_NOWAIT); 47795d67482SBill Paul for (i = 0; i < res.vr_len + 1; i++) 47895d67482SBill Paul sc->bge_vpd_readonly[i] = bge_vpd_readbyte(sc, i + pos); 47995d67482SBill Paul 48095d67482SBill Paul return; 48195d67482SBill Paul } 4821b4a3b2fSPeter Wemm #endif 48395d67482SBill Paul 48495d67482SBill Paul /* 48595d67482SBill Paul * Read a byte of data stored in the EEPROM at address 'addr.' The 48695d67482SBill Paul * BCM570x supports both the traditional bitbang interface and an 48795d67482SBill Paul * auto access interface for reading the EEPROM. We use the auto 48895d67482SBill Paul * access method. 48995d67482SBill Paul */ 49095d67482SBill Paul static u_int8_t 49195d67482SBill Paul bge_eeprom_getbyte(sc, addr, dest) 49295d67482SBill Paul struct bge_softc *sc; 49395d67482SBill Paul int addr; 49495d67482SBill Paul u_int8_t *dest; 49595d67482SBill Paul { 49695d67482SBill Paul int i; 49795d67482SBill Paul u_int32_t byte = 0; 49895d67482SBill Paul 49995d67482SBill Paul /* 50095d67482SBill Paul * Enable use of auto EEPROM access so we can avoid 50195d67482SBill Paul * having to use the bitbang method. 50295d67482SBill Paul */ 50395d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_AUTO_EEPROM); 50495d67482SBill Paul 50595d67482SBill Paul /* Reset the EEPROM, load the clock period. */ 50695d67482SBill Paul CSR_WRITE_4(sc, BGE_EE_ADDR, 50795d67482SBill Paul BGE_EEADDR_RESET|BGE_EEHALFCLK(BGE_HALFCLK_384SCL)); 50895d67482SBill Paul DELAY(20); 50995d67482SBill Paul 51095d67482SBill Paul /* Issue the read EEPROM command. */ 51195d67482SBill Paul CSR_WRITE_4(sc, BGE_EE_ADDR, BGE_EE_READCMD | addr); 51295d67482SBill Paul 51395d67482SBill Paul /* Wait for completion */ 51495d67482SBill Paul for(i = 0; i < BGE_TIMEOUT * 10; i++) { 51595d67482SBill Paul DELAY(10); 51695d67482SBill Paul if (CSR_READ_4(sc, BGE_EE_ADDR) & BGE_EEADDR_DONE) 51795d67482SBill Paul break; 51895d67482SBill Paul } 51995d67482SBill Paul 52095d67482SBill Paul if (i == BGE_TIMEOUT) { 52195d67482SBill Paul printf("bge%d: eeprom read timed out\n", sc->bge_unit); 52295d67482SBill Paul return(0); 52395d67482SBill Paul } 52495d67482SBill Paul 52595d67482SBill Paul /* Get result. */ 52695d67482SBill Paul byte = CSR_READ_4(sc, BGE_EE_DATA); 52795d67482SBill Paul 52895d67482SBill Paul *dest = (byte >> ((addr % 4) * 8)) & 0xFF; 52995d67482SBill Paul 53095d67482SBill Paul return(0); 53195d67482SBill Paul } 53295d67482SBill Paul 53395d67482SBill Paul /* 53495d67482SBill Paul * Read a sequence of bytes from the EEPROM. 53595d67482SBill Paul */ 53695d67482SBill Paul static int 53795d67482SBill Paul bge_read_eeprom(sc, dest, off, cnt) 53895d67482SBill Paul struct bge_softc *sc; 53995d67482SBill Paul caddr_t dest; 54095d67482SBill Paul int off; 54195d67482SBill Paul int cnt; 54295d67482SBill Paul { 54395d67482SBill Paul int err = 0, i; 54495d67482SBill Paul u_int8_t byte = 0; 54595d67482SBill Paul 54695d67482SBill Paul for (i = 0; i < cnt; i++) { 54795d67482SBill Paul err = bge_eeprom_getbyte(sc, off + i, &byte); 54895d67482SBill Paul if (err) 54995d67482SBill Paul break; 55095d67482SBill Paul *(dest + i) = byte; 55195d67482SBill Paul } 55295d67482SBill Paul 55395d67482SBill Paul return(err ? 1 : 0); 55495d67482SBill Paul } 55595d67482SBill Paul 55695d67482SBill Paul static int 55795d67482SBill Paul bge_miibus_readreg(dev, phy, reg) 55895d67482SBill Paul device_t dev; 55995d67482SBill Paul int phy, reg; 56095d67482SBill Paul { 56195d67482SBill Paul struct bge_softc *sc; 56237ceeb4dSPaul Saab u_int32_t val, autopoll; 56395d67482SBill Paul int i; 56495d67482SBill Paul 56595d67482SBill Paul sc = device_get_softc(dev); 56695d67482SBill Paul 5670434d1b8SBill Paul /* 5680434d1b8SBill Paul * Broadcom's own driver always assumes the internal 5690434d1b8SBill Paul * PHY is at GMII address 1. On some chips, the PHY responds 5700434d1b8SBill Paul * to accesses at all addresses, which could cause us to 5710434d1b8SBill Paul * bogusly attach the PHY 32 times at probe type. Always 5720434d1b8SBill Paul * restricting the lookup to address 1 is simpler than 5730434d1b8SBill Paul * trying to figure out which chips revisions should be 5740434d1b8SBill Paul * special-cased. 5750434d1b8SBill Paul */ 576b1265c1aSJohn Polstra if (phy != 1) 57798b28ee5SBill Paul return(0); 57898b28ee5SBill Paul 57937ceeb4dSPaul Saab /* Reading with autopolling on may trigger PCI errors */ 58037ceeb4dSPaul Saab autopoll = CSR_READ_4(sc, BGE_MI_MODE); 58137ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 58237ceeb4dSPaul Saab BGE_CLRBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 58337ceeb4dSPaul Saab DELAY(40); 58437ceeb4dSPaul Saab } 58537ceeb4dSPaul Saab 58695d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_READ|BGE_MICOMM_BUSY| 58795d67482SBill Paul BGE_MIPHY(phy)|BGE_MIREG(reg)); 58895d67482SBill Paul 58995d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 59095d67482SBill Paul val = CSR_READ_4(sc, BGE_MI_COMM); 59195d67482SBill Paul if (!(val & BGE_MICOMM_BUSY)) 59295d67482SBill Paul break; 59395d67482SBill Paul } 59495d67482SBill Paul 59595d67482SBill Paul if (i == BGE_TIMEOUT) { 59695d67482SBill Paul printf("bge%d: PHY read timed out\n", sc->bge_unit); 59737ceeb4dSPaul Saab val = 0; 59837ceeb4dSPaul Saab goto done; 59995d67482SBill Paul } 60095d67482SBill Paul 60195d67482SBill Paul val = CSR_READ_4(sc, BGE_MI_COMM); 60295d67482SBill Paul 60337ceeb4dSPaul Saab done: 60437ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 60537ceeb4dSPaul Saab BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 60637ceeb4dSPaul Saab DELAY(40); 60737ceeb4dSPaul Saab } 60837ceeb4dSPaul Saab 60995d67482SBill Paul if (val & BGE_MICOMM_READFAIL) 61095d67482SBill Paul return(0); 61195d67482SBill Paul 61295d67482SBill Paul return(val & 0xFFFF); 61395d67482SBill Paul } 61495d67482SBill Paul 61595d67482SBill Paul static int 61695d67482SBill Paul bge_miibus_writereg(dev, phy, reg, val) 61795d67482SBill Paul device_t dev; 61895d67482SBill Paul int phy, reg, val; 61995d67482SBill Paul { 62095d67482SBill Paul struct bge_softc *sc; 62137ceeb4dSPaul Saab u_int32_t autopoll; 62295d67482SBill Paul int i; 62395d67482SBill Paul 62495d67482SBill Paul sc = device_get_softc(dev); 62595d67482SBill Paul 62637ceeb4dSPaul Saab /* Reading with autopolling on may trigger PCI errors */ 62737ceeb4dSPaul Saab autopoll = CSR_READ_4(sc, BGE_MI_MODE); 62837ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 62937ceeb4dSPaul Saab BGE_CLRBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 63037ceeb4dSPaul Saab DELAY(40); 63137ceeb4dSPaul Saab } 63237ceeb4dSPaul Saab 63395d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_WRITE|BGE_MICOMM_BUSY| 63495d67482SBill Paul BGE_MIPHY(phy)|BGE_MIREG(reg)|val); 63595d67482SBill Paul 63695d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 63795d67482SBill Paul if (!(CSR_READ_4(sc, BGE_MI_COMM) & BGE_MICOMM_BUSY)) 63895d67482SBill Paul break; 63995d67482SBill Paul } 64095d67482SBill Paul 64137ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 64237ceeb4dSPaul Saab BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 64337ceeb4dSPaul Saab DELAY(40); 64437ceeb4dSPaul Saab } 64537ceeb4dSPaul Saab 64695d67482SBill Paul if (i == BGE_TIMEOUT) { 64795d67482SBill Paul printf("bge%d: PHY read timed out\n", sc->bge_unit); 64895d67482SBill Paul return(0); 64995d67482SBill Paul } 65095d67482SBill Paul 65195d67482SBill Paul return(0); 65295d67482SBill Paul } 65395d67482SBill Paul 65495d67482SBill Paul static void 65595d67482SBill Paul bge_miibus_statchg(dev) 65695d67482SBill Paul device_t dev; 65795d67482SBill Paul { 65895d67482SBill Paul struct bge_softc *sc; 65995d67482SBill Paul struct mii_data *mii; 66095d67482SBill Paul 66195d67482SBill Paul sc = device_get_softc(dev); 66295d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 66395d67482SBill Paul 66495d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_PORTMODE); 665b418ad5cSPoul-Henning Kamp if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T) { 66695d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_GMII); 66795d67482SBill Paul } else { 66895d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_MII); 66995d67482SBill Paul } 67095d67482SBill Paul 67195d67482SBill Paul if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX) { 67295d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX); 67395d67482SBill Paul } else { 67495d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX); 67595d67482SBill Paul } 67695d67482SBill Paul 67795d67482SBill Paul return; 67895d67482SBill Paul } 67995d67482SBill Paul 68095d67482SBill Paul /* 68195d67482SBill Paul * Intialize a standard receive ring descriptor. 68295d67482SBill Paul */ 68395d67482SBill Paul static int 68495d67482SBill Paul bge_newbuf_std(sc, i, m) 68595d67482SBill Paul struct bge_softc *sc; 68695d67482SBill Paul int i; 68795d67482SBill Paul struct mbuf *m; 68895d67482SBill Paul { 68995d67482SBill Paul struct mbuf *m_new = NULL; 69095d67482SBill Paul struct bge_rx_bd *r; 691f41ac2beSBill Paul struct bge_dmamap_arg ctx; 692f41ac2beSBill Paul int error; 69395d67482SBill Paul 69495d67482SBill Paul if (m == NULL) { 695a163d034SWarner Losh MGETHDR(m_new, M_DONTWAIT, MT_DATA); 69695d67482SBill Paul if (m_new == NULL) { 69795d67482SBill Paul return(ENOBUFS); 69895d67482SBill Paul } 69995d67482SBill Paul 700a163d034SWarner Losh MCLGET(m_new, M_DONTWAIT); 70195d67482SBill Paul if (!(m_new->m_flags & M_EXT)) { 70295d67482SBill Paul m_freem(m_new); 70395d67482SBill Paul return(ENOBUFS); 70495d67482SBill Paul } 70595d67482SBill Paul m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 70695d67482SBill Paul } else { 70795d67482SBill Paul m_new = m; 70895d67482SBill Paul m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 70995d67482SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 71095d67482SBill Paul } 71195d67482SBill Paul 712e255b776SJohn Polstra if (!sc->bge_rx_alignment_bug) 71395d67482SBill Paul m_adj(m_new, ETHER_ALIGN); 71495d67482SBill Paul sc->bge_cdata.bge_rx_std_chain[i] = m_new; 715f41ac2beSBill Paul r = &sc->bge_ldata.bge_rx_std_ring[i]; 716f41ac2beSBill Paul ctx.bge_maxsegs = 1; 717f41ac2beSBill Paul ctx.sc = sc; 718f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_mtag, 719f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i], mtod(m_new, void *), 720f41ac2beSBill Paul m_new->m_len, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 721f41ac2beSBill Paul if (error || ctx.bge_maxsegs == 0) { 722f7cea149SGleb Smirnoff if (m == NULL) { 723f7cea149SGleb Smirnoff sc->bge_cdata.bge_rx_std_chain[i] = NULL; 724f41ac2beSBill Paul m_freem(m_new); 725f7cea149SGleb Smirnoff } 726f41ac2beSBill Paul return(ENOMEM); 727f41ac2beSBill Paul } 728e907febfSPyun YongHyeon r->bge_addr.bge_addr_lo = BGE_ADDR_LO(ctx.bge_busaddr); 729e907febfSPyun YongHyeon r->bge_addr.bge_addr_hi = BGE_ADDR_HI(ctx.bge_busaddr); 730e907febfSPyun YongHyeon r->bge_flags = BGE_RXBDFLAG_END; 731e907febfSPyun YongHyeon r->bge_len = m_new->m_len; 732e907febfSPyun YongHyeon r->bge_idx = i; 733f41ac2beSBill Paul 734f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_mtag, 735f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i], 736f41ac2beSBill Paul BUS_DMASYNC_PREREAD); 73795d67482SBill Paul 73895d67482SBill Paul return(0); 73995d67482SBill Paul } 74095d67482SBill Paul 74195d67482SBill Paul /* 74295d67482SBill Paul * Initialize a jumbo receive ring descriptor. This allocates 74395d67482SBill Paul * a jumbo buffer from the pool managed internally by the driver. 74495d67482SBill Paul */ 74595d67482SBill Paul static int 74695d67482SBill Paul bge_newbuf_jumbo(sc, i, m) 74795d67482SBill Paul struct bge_softc *sc; 74895d67482SBill Paul int i; 74995d67482SBill Paul struct mbuf *m; 75095d67482SBill Paul { 7511be6acb7SGleb Smirnoff bus_dma_segment_t segs[BGE_NSEG_JUMBO]; 7521be6acb7SGleb Smirnoff struct bge_extrx_bd *r; 75395d67482SBill Paul struct mbuf *m_new = NULL; 7541be6acb7SGleb Smirnoff int nsegs; 755f41ac2beSBill Paul int error; 75695d67482SBill Paul 75795d67482SBill Paul if (m == NULL) { 758a163d034SWarner Losh MGETHDR(m_new, M_DONTWAIT, MT_DATA); 7591be6acb7SGleb Smirnoff if (m_new == NULL) 76095d67482SBill Paul return(ENOBUFS); 76195d67482SBill Paul 7621be6acb7SGleb Smirnoff m_cljget(m_new, M_DONTWAIT, MJUM9BYTES); 7631be6acb7SGleb Smirnoff if (!(m_new->m_flags & M_EXT)) { 76495d67482SBill Paul m_freem(m_new); 76595d67482SBill Paul return(ENOBUFS); 76695d67482SBill Paul } 7671be6acb7SGleb Smirnoff m_new->m_len = m_new->m_pkthdr.len = MJUM9BYTES; 76895d67482SBill Paul } else { 76995d67482SBill Paul m_new = m; 7701be6acb7SGleb Smirnoff m_new->m_len = m_new->m_pkthdr.len = MJUM9BYTES; 77195d67482SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 77295d67482SBill Paul } 77395d67482SBill Paul 774e255b776SJohn Polstra if (!sc->bge_rx_alignment_bug) 77595d67482SBill Paul m_adj(m_new, ETHER_ALIGN); 7761be6acb7SGleb Smirnoff 7771be6acb7SGleb Smirnoff error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_mtag_jumbo, 7781be6acb7SGleb Smirnoff sc->bge_cdata.bge_rx_jumbo_dmamap[i], 7791be6acb7SGleb Smirnoff m_new, segs, &nsegs, BUS_DMA_NOWAIT); 7801be6acb7SGleb Smirnoff if (error) { 7811be6acb7SGleb Smirnoff if (m == NULL) 782f41ac2beSBill Paul m_freem(m_new); 7831be6acb7SGleb Smirnoff return(error); 784f7cea149SGleb Smirnoff } 7851be6acb7SGleb Smirnoff KASSERT(nsegs == BGE_NSEG_JUMBO, ("%s: %d segments", __func__, nsegs)); 7861be6acb7SGleb Smirnoff 7871be6acb7SGleb Smirnoff sc->bge_cdata.bge_rx_jumbo_chain[i] = m_new; 7881be6acb7SGleb Smirnoff 7891be6acb7SGleb Smirnoff /* 7901be6acb7SGleb Smirnoff * Fill in the extended RX buffer descriptor. 7911be6acb7SGleb Smirnoff */ 7921be6acb7SGleb Smirnoff r = &sc->bge_ldata.bge_rx_jumbo_ring[i]; 793e907febfSPyun YongHyeon r->bge_addr0.bge_addr_lo = BGE_ADDR_LO(segs[0].ds_addr); 794e907febfSPyun YongHyeon r->bge_addr0.bge_addr_hi = BGE_ADDR_HI(segs[0].ds_addr); 795e907febfSPyun YongHyeon r->bge_len0 = segs[0].ds_len; 796e907febfSPyun YongHyeon r->bge_addr1.bge_addr_lo = BGE_ADDR_LO(segs[1].ds_addr); 797e907febfSPyun YongHyeon r->bge_addr1.bge_addr_hi = BGE_ADDR_HI(segs[1].ds_addr); 798e907febfSPyun YongHyeon r->bge_len1 = segs[1].ds_len; 799e907febfSPyun YongHyeon r->bge_addr2.bge_addr_lo = BGE_ADDR_LO(segs[2].ds_addr); 800e907febfSPyun YongHyeon r->bge_addr2.bge_addr_hi = BGE_ADDR_HI(segs[2].ds_addr); 801e907febfSPyun YongHyeon r->bge_len2 = segs[2].ds_len; 802e907febfSPyun YongHyeon r->bge_len3 = 0; 803e907febfSPyun YongHyeon r->bge_flags = BGE_RXBDFLAG_JUMBO_RING|BGE_RXBDFLAG_END; 804e907febfSPyun YongHyeon r->bge_idx = i; 805f41ac2beSBill Paul 806f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_mtag, 807f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[i], 808f41ac2beSBill Paul BUS_DMASYNC_PREREAD); 80995d67482SBill Paul 81095d67482SBill Paul return (0); 81195d67482SBill Paul } 81295d67482SBill Paul 81395d67482SBill Paul /* 81495d67482SBill Paul * The standard receive ring has 512 entries in it. At 2K per mbuf cluster, 81595d67482SBill Paul * that's 1MB or memory, which is a lot. For now, we fill only the first 81695d67482SBill Paul * 256 ring entries and hope that our CPU is fast enough to keep up with 81795d67482SBill Paul * the NIC. 81895d67482SBill Paul */ 81995d67482SBill Paul static int 82095d67482SBill Paul bge_init_rx_ring_std(sc) 82195d67482SBill Paul struct bge_softc *sc; 82295d67482SBill Paul { 82395d67482SBill Paul int i; 82495d67482SBill Paul 82595d67482SBill Paul for (i = 0; i < BGE_SSLOTS; i++) { 82695d67482SBill Paul if (bge_newbuf_std(sc, i, NULL) == ENOBUFS) 82795d67482SBill Paul return(ENOBUFS); 82895d67482SBill Paul }; 82995d67482SBill Paul 830f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 831f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, 832f41ac2beSBill Paul BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); 833f41ac2beSBill Paul 83495d67482SBill Paul sc->bge_std = i - 1; 83595d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std); 83695d67482SBill Paul 83795d67482SBill Paul return(0); 83895d67482SBill Paul } 83995d67482SBill Paul 84095d67482SBill Paul static void 84195d67482SBill Paul bge_free_rx_ring_std(sc) 84295d67482SBill Paul struct bge_softc *sc; 84395d67482SBill Paul { 84495d67482SBill Paul int i; 84595d67482SBill Paul 84695d67482SBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 84795d67482SBill Paul if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) { 848e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag, 849e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_std_dmamap[i], 850e65bed95SPyun YongHyeon BUS_DMASYNC_POSTREAD); 851f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag, 852f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i]); 853e65bed95SPyun YongHyeon m_freem(sc->bge_cdata.bge_rx_std_chain[i]); 854e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_std_chain[i] = NULL; 85595d67482SBill Paul } 856f41ac2beSBill Paul bzero((char *)&sc->bge_ldata.bge_rx_std_ring[i], 85795d67482SBill Paul sizeof(struct bge_rx_bd)); 85895d67482SBill Paul } 85995d67482SBill Paul 86095d67482SBill Paul return; 86195d67482SBill Paul } 86295d67482SBill Paul 86395d67482SBill Paul static int 86495d67482SBill Paul bge_init_rx_ring_jumbo(sc) 86595d67482SBill Paul struct bge_softc *sc; 86695d67482SBill Paul { 86795d67482SBill Paul struct bge_rcb *rcb; 8681be6acb7SGleb Smirnoff int i; 86995d67482SBill Paul 87095d67482SBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 87195d67482SBill Paul if (bge_newbuf_jumbo(sc, i, NULL) == ENOBUFS) 87295d67482SBill Paul return(ENOBUFS); 87395d67482SBill Paul }; 87495d67482SBill Paul 875f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 876f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 877f41ac2beSBill Paul BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); 878f41ac2beSBill Paul 87995d67482SBill Paul sc->bge_jumbo = i - 1; 88095d67482SBill Paul 881f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb; 8821be6acb7SGleb Smirnoff rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0, 8831be6acb7SGleb Smirnoff BGE_RCB_FLAG_USE_EXT_RX_BD); 88467111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags); 88595d67482SBill Paul 88695d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo); 88795d67482SBill Paul 88895d67482SBill Paul return(0); 88995d67482SBill Paul } 89095d67482SBill Paul 89195d67482SBill Paul static void 89295d67482SBill Paul bge_free_rx_ring_jumbo(sc) 89395d67482SBill Paul struct bge_softc *sc; 89495d67482SBill Paul { 89595d67482SBill Paul int i; 89695d67482SBill Paul 89795d67482SBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 89895d67482SBill Paul if (sc->bge_cdata.bge_rx_jumbo_chain[i] != NULL) { 899e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo, 900e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_dmamap[i], 901e65bed95SPyun YongHyeon BUS_DMASYNC_POSTREAD); 902f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo, 903f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 904e65bed95SPyun YongHyeon m_freem(sc->bge_cdata.bge_rx_jumbo_chain[i]); 905e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_chain[i] = NULL; 90695d67482SBill Paul } 907f41ac2beSBill Paul bzero((char *)&sc->bge_ldata.bge_rx_jumbo_ring[i], 9081be6acb7SGleb Smirnoff sizeof(struct bge_extrx_bd)); 90995d67482SBill Paul } 91095d67482SBill Paul 91195d67482SBill Paul return; 91295d67482SBill Paul } 91395d67482SBill Paul 91495d67482SBill Paul static void 91595d67482SBill Paul bge_free_tx_ring(sc) 91695d67482SBill Paul struct bge_softc *sc; 91795d67482SBill Paul { 91895d67482SBill Paul int i; 91995d67482SBill Paul 920f41ac2beSBill Paul if (sc->bge_ldata.bge_tx_ring == NULL) 92195d67482SBill Paul return; 92295d67482SBill Paul 92395d67482SBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 92495d67482SBill Paul if (sc->bge_cdata.bge_tx_chain[i] != NULL) { 925e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag, 926e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_dmamap[i], 927e65bed95SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 928f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag, 929f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[i]); 930e65bed95SPyun YongHyeon m_freem(sc->bge_cdata.bge_tx_chain[i]); 931e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_chain[i] = NULL; 93295d67482SBill Paul } 933f41ac2beSBill Paul bzero((char *)&sc->bge_ldata.bge_tx_ring[i], 93495d67482SBill Paul sizeof(struct bge_tx_bd)); 93595d67482SBill Paul } 93695d67482SBill Paul 93795d67482SBill Paul return; 93895d67482SBill Paul } 93995d67482SBill Paul 94095d67482SBill Paul static int 94195d67482SBill Paul bge_init_tx_ring(sc) 94295d67482SBill Paul struct bge_softc *sc; 94395d67482SBill Paul { 94495d67482SBill Paul sc->bge_txcnt = 0; 94595d67482SBill Paul sc->bge_tx_saved_considx = 0; 9463927098fSPaul Saab 94714bbd30fSGleb Smirnoff /* Initialize transmit producer index for host-memory send ring. */ 94814bbd30fSGleb Smirnoff sc->bge_tx_prodidx = 0; 94914bbd30fSGleb Smirnoff CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bge_tx_prodidx); 95014bbd30fSGleb Smirnoff 9513927098fSPaul Saab /* 5700 b2 errata */ 952e0ced696SPaul Saab if (sc->bge_chiprev == BGE_CHIPREV_5700_BX) 95314bbd30fSGleb Smirnoff CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bge_tx_prodidx); 9543927098fSPaul Saab 95514bbd30fSGleb Smirnoff /* NIC-memory send ring not used; initialize to zero. */ 9563927098fSPaul Saab CSR_WRITE_4(sc, BGE_MBX_TX_NIC_PROD0_LO, 0); 9573927098fSPaul Saab /* 5700 b2 errata */ 958e0ced696SPaul Saab if (sc->bge_chiprev == BGE_CHIPREV_5700_BX) 95995d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_TX_NIC_PROD0_LO, 0); 96095d67482SBill Paul 96195d67482SBill Paul return(0); 96295d67482SBill Paul } 96395d67482SBill Paul 96495d67482SBill Paul static void 96595d67482SBill Paul bge_setmulti(sc) 96695d67482SBill Paul struct bge_softc *sc; 96795d67482SBill Paul { 96895d67482SBill Paul struct ifnet *ifp; 96995d67482SBill Paul struct ifmultiaddr *ifma; 97095d67482SBill Paul u_int32_t hashes[4] = { 0, 0, 0, 0 }; 97195d67482SBill Paul int h, i; 97295d67482SBill Paul 9730f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 9740f9bd73bSSam Leffler 975fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 97695d67482SBill Paul 97795d67482SBill Paul if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) { 97895d67482SBill Paul for (i = 0; i < 4; i++) 97995d67482SBill Paul CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0xFFFFFFFF); 98095d67482SBill Paul return; 98195d67482SBill Paul } 98295d67482SBill Paul 98395d67482SBill Paul /* First, zot all the existing filters. */ 98495d67482SBill Paul for (i = 0; i < 4; i++) 98595d67482SBill Paul CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0); 98695d67482SBill Paul 98795d67482SBill Paul /* Now program new ones. */ 98813b203d0SRobert Watson IF_ADDR_LOCK(ifp); 98995d67482SBill Paul TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 99095d67482SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 99195d67482SBill Paul continue; 9920e939c0cSChristian Weisgerber h = ether_crc32_le(LLADDR((struct sockaddr_dl *) 9930e939c0cSChristian Weisgerber ifma->ifma_addr), ETHER_ADDR_LEN) & 0x7F; 99495d67482SBill Paul hashes[(h & 0x60) >> 5] |= 1 << (h & 0x1F); 99595d67482SBill Paul } 99613b203d0SRobert Watson IF_ADDR_UNLOCK(ifp); 99795d67482SBill Paul 99895d67482SBill Paul for (i = 0; i < 4; i++) 99995d67482SBill Paul CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), hashes[i]); 100095d67482SBill Paul 100195d67482SBill Paul return; 100295d67482SBill Paul } 100395d67482SBill Paul 100495d67482SBill Paul /* 100595d67482SBill Paul * Do endian, PCI and DMA initialization. Also check the on-board ROM 100695d67482SBill Paul * self-test results. 100795d67482SBill Paul */ 100895d67482SBill Paul static int 100995d67482SBill Paul bge_chipinit(sc) 101095d67482SBill Paul struct bge_softc *sc; 101195d67482SBill Paul { 101295d67482SBill Paul int i; 10135cba12d3SPaul Saab u_int32_t dma_rw_ctl; 101495d67482SBill Paul 1015e907febfSPyun YongHyeon /* Set endian type before we access any non-PCI registers. */ 1016e907febfSPyun YongHyeon pci_write_config(sc->bge_dev, BGE_PCI_MISC_CTL, BGE_INIT, 4); 101795d67482SBill Paul 101895d67482SBill Paul /* 101995d67482SBill Paul * Check the 'ROM failed' bit on the RX CPU to see if 102095d67482SBill Paul * self-tests passed. 102195d67482SBill Paul */ 102295d67482SBill Paul if (CSR_READ_4(sc, BGE_RXCPU_MODE) & BGE_RXCPUMODE_ROMFAIL) { 102395d67482SBill Paul printf("bge%d: RX CPU self-diagnostics failed!\n", 102495d67482SBill Paul sc->bge_unit); 102595d67482SBill Paul return(ENODEV); 102695d67482SBill Paul } 102795d67482SBill Paul 102895d67482SBill Paul /* Clear the MAC control register */ 102995d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, 0); 103095d67482SBill Paul 103195d67482SBill Paul /* 103295d67482SBill Paul * Clear the MAC statistics block in the NIC's 103395d67482SBill Paul * internal memory. 103495d67482SBill Paul */ 103595d67482SBill Paul for (i = BGE_STATS_BLOCK; 103695d67482SBill Paul i < BGE_STATS_BLOCK_END + 1; i += sizeof(u_int32_t)) 103795d67482SBill Paul BGE_MEMWIN_WRITE(sc, i, 0); 103895d67482SBill Paul 103995d67482SBill Paul for (i = BGE_STATUS_BLOCK; 104095d67482SBill Paul i < BGE_STATUS_BLOCK_END + 1; i += sizeof(u_int32_t)) 104195d67482SBill Paul BGE_MEMWIN_WRITE(sc, i, 0); 104295d67482SBill Paul 104395d67482SBill Paul /* Set up the PCI DMA control register. */ 1044e53d81eeSPaul Saab if (sc->bge_pcie) { 1045e53d81eeSPaul Saab dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD | 1046e53d81eeSPaul Saab (0xf << BGE_PCIDMARWCTL_RD_WAT_SHIFT) | 1047e53d81eeSPaul Saab (0x2 << BGE_PCIDMARWCTL_WR_WAT_SHIFT); 1048e53d81eeSPaul Saab } else if (pci_read_config(sc->bge_dev, BGE_PCI_PCISTATE, 4) & 10498287860eSJohn Polstra BGE_PCISTATE_PCI_BUSMODE) { 10508287860eSJohn Polstra /* Conventional PCI bus */ 10515cba12d3SPaul Saab dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD | 10525cba12d3SPaul Saab (0x7 << BGE_PCIDMARWCTL_RD_WAT_SHIFT) | 10535cba12d3SPaul Saab (0x7 << BGE_PCIDMARWCTL_WR_WAT_SHIFT) | 10545cba12d3SPaul Saab (0x0F); 10558287860eSJohn Polstra } else { 10568287860eSJohn Polstra /* PCI-X bus */ 10575cba12d3SPaul Saab /* 10585cba12d3SPaul Saab * The 5704 uses a different encoding of read/write 10595cba12d3SPaul Saab * watermarks. 10605cba12d3SPaul Saab */ 1061e0ced696SPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5704) 10625cba12d3SPaul Saab dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD | 10635cba12d3SPaul Saab (0x7 << BGE_PCIDMARWCTL_RD_WAT_SHIFT) | 10645cba12d3SPaul Saab (0x3 << BGE_PCIDMARWCTL_WR_WAT_SHIFT); 10655cba12d3SPaul Saab else 10665cba12d3SPaul Saab dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD | 10675cba12d3SPaul Saab (0x3 << BGE_PCIDMARWCTL_RD_WAT_SHIFT) | 10685cba12d3SPaul Saab (0x3 << BGE_PCIDMARWCTL_WR_WAT_SHIFT) | 10695cba12d3SPaul Saab (0x0F); 10705cba12d3SPaul Saab 10715cba12d3SPaul Saab /* 10725cba12d3SPaul Saab * 5703 and 5704 need ONEDMA_AT_ONCE as a workaround 10735cba12d3SPaul Saab * for hardware bugs. 10745cba12d3SPaul Saab */ 1075e0ced696SPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5703 || 1076e0ced696SPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5704) { 10775cba12d3SPaul Saab u_int32_t tmp; 10785cba12d3SPaul Saab 10795cba12d3SPaul Saab tmp = CSR_READ_4(sc, BGE_PCI_CLKCTL) & 0x1f; 10805cba12d3SPaul Saab if (tmp == 0x6 || tmp == 0x7) 10815cba12d3SPaul Saab dma_rw_ctl |= BGE_PCIDMARWCTL_ONEDMA_ATONCE; 10828287860eSJohn Polstra } 10835cba12d3SPaul Saab } 10845cba12d3SPaul Saab 1085e0ced696SPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5703 || 10860434d1b8SBill Paul sc->bge_asicrev == BGE_ASICREV_BCM5704 || 1087e53d81eeSPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5705 || 1088e53d81eeSPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5750) 10895cba12d3SPaul Saab dma_rw_ctl &= ~BGE_PCIDMARWCTL_MINDMA; 10905cba12d3SPaul Saab pci_write_config(sc->bge_dev, BGE_PCI_DMA_RW_CTL, dma_rw_ctl, 4); 109195d67482SBill Paul 109295d67482SBill Paul /* 109395d67482SBill Paul * Set up general mode register. 109495d67482SBill Paul */ 1095e907febfSPyun YongHyeon CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS| 109695d67482SBill Paul BGE_MODECTL_MAC_ATTN_INTR|BGE_MODECTL_HOST_SEND_BDS| 1097e446dc86SPaul Saab BGE_MODECTL_TX_NO_PHDR_CSUM|BGE_MODECTL_RX_NO_PHDR_CSUM); 109895d67482SBill Paul 109995d67482SBill Paul /* 1100ea13bdd5SJohn Polstra * Disable memory write invalidate. Apparently it is not supported 1101ea13bdd5SJohn Polstra * properly by these devices. 110295d67482SBill Paul */ 1103ea13bdd5SJohn Polstra PCI_CLRBIT(sc->bge_dev, BGE_PCI_CMD, PCIM_CMD_MWIEN, 4); 110495d67482SBill Paul 110595d67482SBill Paul #ifdef __brokenalpha__ 110695d67482SBill Paul /* 110795d67482SBill Paul * Must insure that we do not cross an 8K (bytes) boundary 110895d67482SBill Paul * for DMA reads. Our highest limit is 1K bytes. This is a 110995d67482SBill Paul * restriction on some ALPHA platforms with early revision 111095d67482SBill Paul * 21174 PCI chipsets, such as the AlphaPC 164lx 111195d67482SBill Paul */ 111262f1ea9cSJohn Polstra PCI_SETBIT(sc->bge_dev, BGE_PCI_DMA_RW_CTL, 111362f1ea9cSJohn Polstra BGE_PCI_READ_BNDRY_1024BYTES, 4); 111495d67482SBill Paul #endif 111595d67482SBill Paul 111695d67482SBill Paul /* Set the timer prescaler (always 66Mhz) */ 111795d67482SBill Paul CSR_WRITE_4(sc, BGE_MISC_CFG, 65 << 1/*BGE_32BITTIME_66MHZ*/); 111895d67482SBill Paul 111995d67482SBill Paul return(0); 112095d67482SBill Paul } 112195d67482SBill Paul 112295d67482SBill Paul static int 112395d67482SBill Paul bge_blockinit(sc) 112495d67482SBill Paul struct bge_softc *sc; 112595d67482SBill Paul { 112695d67482SBill Paul struct bge_rcb *rcb; 1127e907febfSPyun YongHyeon bus_size_t vrcb; 1128e907febfSPyun YongHyeon bge_hostaddr taddr; 112995d67482SBill Paul int i; 113095d67482SBill Paul 113195d67482SBill Paul /* 113295d67482SBill Paul * Initialize the memory window pointer register so that 113395d67482SBill Paul * we can access the first 32K of internal NIC RAM. This will 113495d67482SBill Paul * allow us to set up the TX send ring RCBs and the RX return 113595d67482SBill Paul * ring RCBs, plus other things which live in NIC memory. 113695d67482SBill Paul */ 113795d67482SBill Paul CSR_WRITE_4(sc, BGE_PCI_MEMWIN_BASEADDR, 0); 113895d67482SBill Paul 1139822f63fcSBill Paul /* Note: the BCM5704 has a smaller mbuf space than other chips. */ 1140822f63fcSBill Paul 11415dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1142e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 114395d67482SBill Paul /* Configure mbuf memory pool */ 114495d67482SBill Paul if (sc->bge_extram) { 11450434d1b8SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR, 11460434d1b8SBill Paul BGE_EXT_SSRAM); 1147822f63fcSBill Paul if (sc->bge_asicrev == BGE_ASICREV_BCM5704) 1148822f63fcSBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x10000); 1149822f63fcSBill Paul else 115095d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000); 115195d67482SBill Paul } else { 11520434d1b8SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR, 11530434d1b8SBill Paul BGE_BUFFPOOL_1); 1154822f63fcSBill Paul if (sc->bge_asicrev == BGE_ASICREV_BCM5704) 1155822f63fcSBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x10000); 1156822f63fcSBill Paul else 115795d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000); 115895d67482SBill Paul } 115995d67482SBill Paul 116095d67482SBill Paul /* Configure DMA resource pool */ 11610434d1b8SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_BASEADDR, 11620434d1b8SBill Paul BGE_DMA_DESCRIPTORS); 116395d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LEN, 0x2000); 11640434d1b8SBill Paul } 116595d67482SBill Paul 116695d67482SBill Paul /* Configure mbuf pool watermarks */ 1167e53d81eeSPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5705 || 1168e53d81eeSPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5750) { 11690434d1b8SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0); 11700434d1b8SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x10); 11710434d1b8SBill Paul } else { 1172fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x50); 1173fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x20); 11740434d1b8SBill Paul } 1175fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60); 117695d67482SBill Paul 117795d67482SBill Paul /* Configure DMA resource watermarks */ 117895d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LOWAT, 5); 117995d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_HIWAT, 10); 118095d67482SBill Paul 118195d67482SBill Paul /* Enable buffer manager */ 11825dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1183e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 118495d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MODE, 118595d67482SBill Paul BGE_BMANMODE_ENABLE|BGE_BMANMODE_LOMBUF_ATTN); 118695d67482SBill Paul 118795d67482SBill Paul /* Poll for buffer manager start indication */ 118895d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 118995d67482SBill Paul if (CSR_READ_4(sc, BGE_BMAN_MODE) & BGE_BMANMODE_ENABLE) 119095d67482SBill Paul break; 119195d67482SBill Paul DELAY(10); 119295d67482SBill Paul } 119395d67482SBill Paul 119495d67482SBill Paul if (i == BGE_TIMEOUT) { 119595d67482SBill Paul printf("bge%d: buffer manager failed to start\n", 119695d67482SBill Paul sc->bge_unit); 119795d67482SBill Paul return(ENXIO); 119895d67482SBill Paul } 11990434d1b8SBill Paul } 120095d67482SBill Paul 120195d67482SBill Paul /* Enable flow-through queues */ 120295d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF); 120395d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0); 120495d67482SBill Paul 120595d67482SBill Paul /* Wait until queue initialization is complete */ 120695d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 120795d67482SBill Paul if (CSR_READ_4(sc, BGE_FTQ_RESET) == 0) 120895d67482SBill Paul break; 120995d67482SBill Paul DELAY(10); 121095d67482SBill Paul } 121195d67482SBill Paul 121295d67482SBill Paul if (i == BGE_TIMEOUT) { 121395d67482SBill Paul printf("bge%d: flow-through queue init failed\n", 121495d67482SBill Paul sc->bge_unit); 121595d67482SBill Paul return(ENXIO); 121695d67482SBill Paul } 121795d67482SBill Paul 121895d67482SBill Paul /* Initialize the standard RX ring control block */ 1219f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_std_rx_rcb; 1220f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_lo = 1221f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_rx_std_ring_paddr); 1222f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_hi = 1223f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_rx_std_ring_paddr); 1224f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 1225f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREREAD); 1226e53d81eeSPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5705 || 1227e53d81eeSPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5750) 12280434d1b8SBill Paul rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(512, 0); 12290434d1b8SBill Paul else 12300434d1b8SBill Paul rcb->bge_maxlen_flags = 12310434d1b8SBill Paul BGE_RCB_MAXLEN_FLAGS(BGE_MAX_FRAMELEN, 0); 123295d67482SBill Paul if (sc->bge_extram) 123395d67482SBill Paul rcb->bge_nicaddr = BGE_EXT_STD_RX_RINGS; 123495d67482SBill Paul else 123595d67482SBill Paul rcb->bge_nicaddr = BGE_STD_RX_RINGS; 123667111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_HI, rcb->bge_hostaddr.bge_addr_hi); 123767111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_LO, rcb->bge_hostaddr.bge_addr_lo); 1238f41ac2beSBill Paul 123967111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags); 124067111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_NICADDR, rcb->bge_nicaddr); 124195d67482SBill Paul 124295d67482SBill Paul /* 124395d67482SBill Paul * Initialize the jumbo RX ring control block 124495d67482SBill Paul * We set the 'ring disabled' bit in the flags 124595d67482SBill Paul * field until we're actually ready to start 124695d67482SBill Paul * using this ring (i.e. once we set the MTU 124795d67482SBill Paul * high enough to require it). 124895d67482SBill Paul */ 12495dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1250e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 1251f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb; 1252f41ac2beSBill Paul 1253f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_lo = 1254f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_rx_jumbo_ring_paddr); 1255f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_hi = 1256f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_rx_jumbo_ring_paddr); 1257f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1258f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 1259f41ac2beSBill Paul BUS_DMASYNC_PREREAD); 12601be6acb7SGleb Smirnoff rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0, 12611be6acb7SGleb Smirnoff BGE_RCB_FLAG_USE_EXT_RX_BD|BGE_RCB_FLAG_RING_DISABLED); 126295d67482SBill Paul if (sc->bge_extram) 126395d67482SBill Paul rcb->bge_nicaddr = BGE_EXT_JUMBO_RX_RINGS; 126495d67482SBill Paul else 126595d67482SBill Paul rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS; 126667111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_HI, 126767111612SJohn Polstra rcb->bge_hostaddr.bge_addr_hi); 126867111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_LO, 126967111612SJohn Polstra rcb->bge_hostaddr.bge_addr_lo); 1270f41ac2beSBill Paul 12710434d1b8SBill Paul CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, 12720434d1b8SBill Paul rcb->bge_maxlen_flags); 127367111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_NICADDR, rcb->bge_nicaddr); 127495d67482SBill Paul 127595d67482SBill Paul /* Set up dummy disabled mini ring RCB */ 1276f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_mini_rx_rcb; 127767111612SJohn Polstra rcb->bge_maxlen_flags = 127867111612SJohn Polstra BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED); 12790434d1b8SBill Paul CSR_WRITE_4(sc, BGE_RX_MINI_RCB_MAXLEN_FLAGS, 12800434d1b8SBill Paul rcb->bge_maxlen_flags); 12810434d1b8SBill Paul } 128295d67482SBill Paul 128395d67482SBill Paul /* 128495d67482SBill Paul * Set the BD ring replentish thresholds. The recommended 128595d67482SBill Paul * values are 1/8th the number of descriptors allocated to 128695d67482SBill Paul * each ring. 128795d67482SBill Paul */ 128895d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDI_STD_REPL_THRESH, BGE_STD_RX_RING_CNT/8); 128995d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDI_JUMBO_REPL_THRESH, BGE_JUMBO_RX_RING_CNT/8); 129095d67482SBill Paul 129195d67482SBill Paul /* 129295d67482SBill Paul * Disable all unused send rings by setting the 'ring disabled' 129395d67482SBill Paul * bit in the flags field of all the TX send ring control blocks. 129495d67482SBill Paul * These are located in NIC memory. 129595d67482SBill Paul */ 1296e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB; 129795d67482SBill Paul for (i = 0; i < BGE_TX_RINGS_EXTSSRAM_MAX; i++) { 1298e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1299e907febfSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED)); 1300e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0); 1301e907febfSPyun YongHyeon vrcb += sizeof(struct bge_rcb); 130295d67482SBill Paul } 130395d67482SBill Paul 130495d67482SBill Paul /* Configure TX RCB 0 (we use only the first ring) */ 1305e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB; 1306e907febfSPyun YongHyeon BGE_HOSTADDR(taddr, sc->bge_ldata.bge_tx_ring_paddr); 1307e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi); 1308e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo); 1309e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 1310e907febfSPyun YongHyeon BGE_NIC_TXRING_ADDR(0, BGE_TX_RING_CNT)); 13115dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1312e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 1313e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1314e907febfSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(BGE_TX_RING_CNT, 0)); 131595d67482SBill Paul 131695d67482SBill Paul /* Disable all unused RX return rings */ 1317e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB; 131895d67482SBill Paul for (i = 0; i < BGE_RX_RINGS_MAX; i++) { 1319e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, 0); 1320e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, 0); 1321e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 13220434d1b8SBill Paul BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt, 1323e907febfSPyun YongHyeon BGE_RCB_FLAG_RING_DISABLED)); 1324e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0); 132595d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_CONS0_LO + 132695d67482SBill Paul (i * (sizeof(u_int64_t))), 0); 1327e907febfSPyun YongHyeon vrcb += sizeof(struct bge_rcb); 132895d67482SBill Paul } 132995d67482SBill Paul 133095d67482SBill Paul /* Initialize RX ring indexes */ 133195d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_STD_PROD_LO, 0); 133295d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_JUMBO_PROD_LO, 0); 133395d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_MINI_PROD_LO, 0); 133495d67482SBill Paul 133595d67482SBill Paul /* 133695d67482SBill Paul * Set up RX return ring 0 133795d67482SBill Paul * Note that the NIC address for RX return rings is 0x00000000. 133895d67482SBill Paul * The return rings live entirely within the host, so the 133995d67482SBill Paul * nicaddr field in the RCB isn't used. 134095d67482SBill Paul */ 1341e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB; 1342e907febfSPyun YongHyeon BGE_HOSTADDR(taddr, sc->bge_ldata.bge_rx_return_ring_paddr); 1343e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi); 1344e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo); 1345e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0x00000000); 1346e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1347e907febfSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt, 0)); 134895d67482SBill Paul 134995d67482SBill Paul /* Set random backoff seed for TX */ 135095d67482SBill Paul CSR_WRITE_4(sc, BGE_TX_RANDOM_BACKOFF, 13514a0d6638SRuslan Ermilov IF_LLADDR(sc->bge_ifp)[0] + IF_LLADDR(sc->bge_ifp)[1] + 13524a0d6638SRuslan Ermilov IF_LLADDR(sc->bge_ifp)[2] + IF_LLADDR(sc->bge_ifp)[3] + 13534a0d6638SRuslan Ermilov IF_LLADDR(sc->bge_ifp)[4] + IF_LLADDR(sc->bge_ifp)[5] + 135495d67482SBill Paul BGE_TX_BACKOFF_SEED_MASK); 135595d67482SBill Paul 135695d67482SBill Paul /* Set inter-packet gap */ 135795d67482SBill Paul CSR_WRITE_4(sc, BGE_TX_LENGTHS, 0x2620); 135895d67482SBill Paul 135995d67482SBill Paul /* 136095d67482SBill Paul * Specify which ring to use for packets that don't match 136195d67482SBill Paul * any RX rules. 136295d67482SBill Paul */ 136395d67482SBill Paul CSR_WRITE_4(sc, BGE_RX_RULES_CFG, 0x08); 136495d67482SBill Paul 136595d67482SBill Paul /* 136695d67482SBill Paul * Configure number of RX lists. One interrupt distribution 136795d67482SBill Paul * list, sixteen active lists, one bad frames class. 136895d67482SBill Paul */ 136995d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_CFG, 0x181); 137095d67482SBill Paul 137195d67482SBill Paul /* Inialize RX list placement stats mask. */ 137295d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_STATS_ENABLE_MASK, 0x007FFFFF); 137395d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_STATS_CTL, 0x1); 137495d67482SBill Paul 137595d67482SBill Paul /* Disable host coalescing until we get it set up */ 137695d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_MODE, 0x00000000); 137795d67482SBill Paul 137895d67482SBill Paul /* Poll to make sure it's shut down. */ 137995d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 138095d67482SBill Paul if (!(CSR_READ_4(sc, BGE_HCC_MODE) & BGE_HCCMODE_ENABLE)) 138195d67482SBill Paul break; 138295d67482SBill Paul DELAY(10); 138395d67482SBill Paul } 138495d67482SBill Paul 138595d67482SBill Paul if (i == BGE_TIMEOUT) { 138695d67482SBill Paul printf("bge%d: host coalescing engine failed to idle\n", 138795d67482SBill Paul sc->bge_unit); 138895d67482SBill Paul return(ENXIO); 138995d67482SBill Paul } 139095d67482SBill Paul 139195d67482SBill Paul /* Set up host coalescing defaults */ 139295d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS, sc->bge_rx_coal_ticks); 139395d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS, sc->bge_tx_coal_ticks); 139495d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS, sc->bge_rx_max_coal_bds); 139595d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS, sc->bge_tx_max_coal_bds); 13965dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1397e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 139895d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS_INT, 0); 139995d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS_INT, 0); 14000434d1b8SBill Paul } 140195d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 0); 140295d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 0); 140395d67482SBill Paul 140495d67482SBill Paul /* Set up address of statistics block */ 14055dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1406e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 1407f41ac2beSBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_HI, 1408f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_stats_paddr)); 140995d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_LO, 1410f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_stats_paddr)); 14110434d1b8SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_BASEADDR, BGE_STATS_BLOCK); 141295d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_BASEADDR, BGE_STATUS_BLOCK); 14130434d1b8SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_TICKS, sc->bge_stat_ticks); 14140434d1b8SBill Paul } 14150434d1b8SBill Paul 14160434d1b8SBill Paul /* Set up address of status block */ 1417f41ac2beSBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_HI, 1418f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_status_block_paddr)); 141995d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_LO, 1420f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_status_block_paddr)); 1421f41ac2beSBill Paul sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx = 0; 1422f41ac2beSBill Paul sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx = 0; 142395d67482SBill Paul 142495d67482SBill Paul /* Turn on host coalescing state machine */ 142595d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE); 142695d67482SBill Paul 142795d67482SBill Paul /* Turn on RX BD completion state machine and enable attentions */ 142895d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDC_MODE, 142995d67482SBill Paul BGE_RBDCMODE_ENABLE|BGE_RBDCMODE_ATTN); 143095d67482SBill Paul 143195d67482SBill Paul /* Turn on RX list placement state machine */ 143295d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE); 143395d67482SBill Paul 143495d67482SBill Paul /* Turn on RX list selector state machine. */ 14355dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1436e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 143795d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE); 143895d67482SBill Paul 143995d67482SBill Paul /* Turn on DMA, clear stats */ 144095d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, BGE_MACMODE_TXDMA_ENB| 144195d67482SBill Paul BGE_MACMODE_RXDMA_ENB|BGE_MACMODE_RX_STATS_CLEAR| 144295d67482SBill Paul BGE_MACMODE_TX_STATS_CLEAR|BGE_MACMODE_RX_STATS_ENB| 144395d67482SBill Paul BGE_MACMODE_TX_STATS_ENB|BGE_MACMODE_FRMHDR_DMA_ENB| 144495d67482SBill Paul (sc->bge_tbi ? BGE_PORTMODE_TBI : BGE_PORTMODE_MII)); 144595d67482SBill Paul 144695d67482SBill Paul /* Set misc. local control, enable interrupts on attentions */ 144795d67482SBill Paul CSR_WRITE_4(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_ONATTN); 144895d67482SBill Paul 144995d67482SBill Paul #ifdef notdef 145095d67482SBill Paul /* Assert GPIO pins for PHY reset */ 145195d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUT0| 145295d67482SBill Paul BGE_MLC_MISCIO_OUT1|BGE_MLC_MISCIO_OUT2); 145395d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUTEN0| 145495d67482SBill Paul BGE_MLC_MISCIO_OUTEN1|BGE_MLC_MISCIO_OUTEN2); 145595d67482SBill Paul #endif 145695d67482SBill Paul 145795d67482SBill Paul /* Turn on DMA completion state machine */ 14585dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1459e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 146095d67482SBill Paul CSR_WRITE_4(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE); 146195d67482SBill Paul 146295d67482SBill Paul /* Turn on write DMA state machine */ 146395d67482SBill Paul CSR_WRITE_4(sc, BGE_WDMA_MODE, 146495d67482SBill Paul BGE_WDMAMODE_ENABLE|BGE_WDMAMODE_ALL_ATTNS); 146595d67482SBill Paul 146695d67482SBill Paul /* Turn on read DMA state machine */ 146795d67482SBill Paul CSR_WRITE_4(sc, BGE_RDMA_MODE, 146895d67482SBill Paul BGE_RDMAMODE_ENABLE|BGE_RDMAMODE_ALL_ATTNS); 146995d67482SBill Paul 147095d67482SBill Paul /* Turn on RX data completion state machine */ 147195d67482SBill Paul CSR_WRITE_4(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE); 147295d67482SBill Paul 147395d67482SBill Paul /* Turn on RX BD initiator state machine */ 147495d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE); 147595d67482SBill Paul 147695d67482SBill Paul /* Turn on RX data and RX BD initiator state machine */ 147795d67482SBill Paul CSR_WRITE_4(sc, BGE_RDBDI_MODE, BGE_RDBDIMODE_ENABLE); 147895d67482SBill Paul 147995d67482SBill Paul /* Turn on Mbuf cluster free state machine */ 14805dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1481e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 148295d67482SBill Paul CSR_WRITE_4(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE); 148395d67482SBill Paul 148495d67482SBill Paul /* Turn on send BD completion state machine */ 148595d67482SBill Paul CSR_WRITE_4(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE); 148695d67482SBill Paul 148795d67482SBill Paul /* Turn on send data completion state machine */ 148895d67482SBill Paul CSR_WRITE_4(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE); 148995d67482SBill Paul 149095d67482SBill Paul /* Turn on send data initiator state machine */ 149195d67482SBill Paul CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE); 149295d67482SBill Paul 149395d67482SBill Paul /* Turn on send BD initiator state machine */ 149495d67482SBill Paul CSR_WRITE_4(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE); 149595d67482SBill Paul 149695d67482SBill Paul /* Turn on send BD selector state machine */ 149795d67482SBill Paul CSR_WRITE_4(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE); 149895d67482SBill Paul 149995d67482SBill Paul CSR_WRITE_4(sc, BGE_SDI_STATS_ENABLE_MASK, 0x007FFFFF); 150095d67482SBill Paul CSR_WRITE_4(sc, BGE_SDI_STATS_CTL, 150195d67482SBill Paul BGE_SDISTATSCTL_ENABLE|BGE_SDISTATSCTL_FASTER); 150295d67482SBill Paul 150395d67482SBill Paul /* ack/clear link change events */ 150495d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED| 15050434d1b8SBill Paul BGE_MACSTAT_CFG_CHANGED|BGE_MACSTAT_MI_COMPLETE| 15060434d1b8SBill Paul BGE_MACSTAT_LINK_CHANGED); 1507f41ac2beSBill Paul CSR_WRITE_4(sc, BGE_MI_STS, 0); 150895d67482SBill Paul 150995d67482SBill Paul /* Enable PHY auto polling (for MII/GMII only) */ 151095d67482SBill Paul if (sc->bge_tbi) { 151195d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_STS, BGE_MISTS_LINK); 1512a1d52896SBill Paul } else { 151395d67482SBill Paul BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL|10<<16); 1514e0ced696SPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5700) 1515a1d52896SBill Paul CSR_WRITE_4(sc, BGE_MAC_EVT_ENB, 1516a1d52896SBill Paul BGE_EVTENB_MI_INTERRUPT); 1517a1d52896SBill Paul } 151895d67482SBill Paul 151995d67482SBill Paul /* Enable link state change attentions. */ 152095d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_EVT_ENB, BGE_EVTENB_LINK_CHANGED); 152195d67482SBill Paul 152295d67482SBill Paul return(0); 152395d67482SBill Paul } 152495d67482SBill Paul 152595d67482SBill Paul /* 152695d67482SBill Paul * Probe for a Broadcom chip. Check the PCI vendor and device IDs 152795d67482SBill Paul * against our list and return its name if we find a match. Note 152895d67482SBill Paul * that since the Broadcom controller contains VPD support, we 152995d67482SBill Paul * can get the device name string from the controller itself instead 153095d67482SBill Paul * of the compiled-in string. This is a little slow, but it guarantees 153195d67482SBill Paul * we'll always announce the right product name. 153295d67482SBill Paul */ 153395d67482SBill Paul static int 153495d67482SBill Paul bge_probe(dev) 153595d67482SBill Paul device_t dev; 153695d67482SBill Paul { 153795d67482SBill Paul struct bge_type *t; 153895d67482SBill Paul struct bge_softc *sc; 1539029e2ee3SJohn Polstra char *descbuf; 154095d67482SBill Paul 154195d67482SBill Paul t = bge_devs; 154295d67482SBill Paul 154395d67482SBill Paul sc = device_get_softc(dev); 154495d67482SBill Paul bzero(sc, sizeof(struct bge_softc)); 154595d67482SBill Paul sc->bge_unit = device_get_unit(dev); 154695d67482SBill Paul sc->bge_dev = dev; 154795d67482SBill Paul 154895d67482SBill Paul while(t->bge_name != NULL) { 154995d67482SBill Paul if ((pci_get_vendor(dev) == t->bge_vid) && 155095d67482SBill Paul (pci_get_device(dev) == t->bge_did)) { 155195d67482SBill Paul #ifdef notdef 155295d67482SBill Paul bge_vpd_read(sc); 155395d67482SBill Paul device_set_desc(dev, sc->bge_vpd_prodname); 155495d67482SBill Paul #endif 1555029e2ee3SJohn Polstra descbuf = malloc(BGE_DEVDESC_MAX, M_TEMP, M_NOWAIT); 1556029e2ee3SJohn Polstra if (descbuf == NULL) 1557029e2ee3SJohn Polstra return(ENOMEM); 1558029e2ee3SJohn Polstra snprintf(descbuf, BGE_DEVDESC_MAX, 1559029e2ee3SJohn Polstra "%s, ASIC rev. %#04x", t->bge_name, 1560029e2ee3SJohn Polstra pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >> 16); 1561029e2ee3SJohn Polstra device_set_desc_copy(dev, descbuf); 15626d2a9bd6SDoug Ambrisko if (pci_get_subvendor(dev) == DELL_VENDORID) 15636d2a9bd6SDoug Ambrisko sc->bge_no_3_led = 1; 1564029e2ee3SJohn Polstra free(descbuf, M_TEMP); 156595d67482SBill Paul return(0); 156695d67482SBill Paul } 156795d67482SBill Paul t++; 156895d67482SBill Paul } 156995d67482SBill Paul 157095d67482SBill Paul return(ENXIO); 157195d67482SBill Paul } 157295d67482SBill Paul 1573f41ac2beSBill Paul static void 1574f41ac2beSBill Paul bge_dma_free(sc) 1575f41ac2beSBill Paul struct bge_softc *sc; 1576f41ac2beSBill Paul { 1577f41ac2beSBill Paul int i; 1578f41ac2beSBill Paul 1579f41ac2beSBill Paul 1580f41ac2beSBill Paul /* Destroy DMA maps for RX buffers */ 1581f41ac2beSBill Paul 1582f41ac2beSBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 1583f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_std_dmamap[i]) 1584f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_mtag, 1585f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i]); 1586f41ac2beSBill Paul } 1587f41ac2beSBill Paul 1588f41ac2beSBill Paul /* Destroy DMA maps for jumbo RX buffers */ 1589f41ac2beSBill Paul 1590f41ac2beSBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 1591f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_jumbo_dmamap[i]) 1592f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_mtag_jumbo, 1593f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 1594f41ac2beSBill Paul } 1595f41ac2beSBill Paul 1596f41ac2beSBill Paul /* Destroy DMA maps for TX buffers */ 1597f41ac2beSBill Paul 1598f41ac2beSBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 1599f41ac2beSBill Paul if (sc->bge_cdata.bge_tx_dmamap[i]) 1600f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_mtag, 1601f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[i]); 1602f41ac2beSBill Paul } 1603f41ac2beSBill Paul 1604f41ac2beSBill Paul if (sc->bge_cdata.bge_mtag) 1605f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_mtag); 1606f41ac2beSBill Paul 1607f41ac2beSBill Paul 1608f41ac2beSBill Paul /* Destroy standard RX ring */ 1609f41ac2beSBill Paul 1610e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_std_ring_map) 1611e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_rx_std_ring_tag, 1612e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_std_ring_map); 1613e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_std_ring_map && sc->bge_ldata.bge_rx_std_ring) 1614f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_rx_std_ring_tag, 1615f41ac2beSBill Paul sc->bge_ldata.bge_rx_std_ring, 1616f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map); 1617f41ac2beSBill Paul 1618f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_std_ring_tag) 1619f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_rx_std_ring_tag); 1620f41ac2beSBill Paul 1621f41ac2beSBill Paul /* Destroy jumbo RX ring */ 1622f41ac2beSBill Paul 1623e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_jumbo_ring_map) 1624e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1625e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_ring_map); 1626e65bed95SPyun YongHyeon 1627e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_jumbo_ring_map && 1628e65bed95SPyun YongHyeon sc->bge_ldata.bge_rx_jumbo_ring) 1629f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1630f41ac2beSBill Paul sc->bge_ldata.bge_rx_jumbo_ring, 1631f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map); 1632f41ac2beSBill Paul 1633f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_jumbo_ring_tag) 1634f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_rx_jumbo_ring_tag); 1635f41ac2beSBill Paul 1636f41ac2beSBill Paul /* Destroy RX return ring */ 1637f41ac2beSBill Paul 1638e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_return_ring_map) 1639e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_rx_return_ring_tag, 1640e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_return_ring_map); 1641e65bed95SPyun YongHyeon 1642e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_return_ring_map && 1643e65bed95SPyun YongHyeon sc->bge_ldata.bge_rx_return_ring) 1644f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_rx_return_ring_tag, 1645f41ac2beSBill Paul sc->bge_ldata.bge_rx_return_ring, 1646f41ac2beSBill Paul sc->bge_cdata.bge_rx_return_ring_map); 1647f41ac2beSBill Paul 1648f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_return_ring_tag) 1649f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_rx_return_ring_tag); 1650f41ac2beSBill Paul 1651f41ac2beSBill Paul /* Destroy TX ring */ 1652f41ac2beSBill Paul 1653e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_tx_ring_map) 1654e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_tx_ring_tag, 1655e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_ring_map); 1656e65bed95SPyun YongHyeon 1657e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_tx_ring_map && sc->bge_ldata.bge_tx_ring) 1658f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_tx_ring_tag, 1659f41ac2beSBill Paul sc->bge_ldata.bge_tx_ring, 1660f41ac2beSBill Paul sc->bge_cdata.bge_tx_ring_map); 1661f41ac2beSBill Paul 1662f41ac2beSBill Paul if (sc->bge_cdata.bge_tx_ring_tag) 1663f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_tx_ring_tag); 1664f41ac2beSBill Paul 1665f41ac2beSBill Paul /* Destroy status block */ 1666f41ac2beSBill Paul 1667e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_status_map) 1668e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_status_tag, 1669e65bed95SPyun YongHyeon sc->bge_cdata.bge_status_map); 1670e65bed95SPyun YongHyeon 1671e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_status_map && sc->bge_ldata.bge_status_block) 1672f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_status_tag, 1673f41ac2beSBill Paul sc->bge_ldata.bge_status_block, 1674f41ac2beSBill Paul sc->bge_cdata.bge_status_map); 1675f41ac2beSBill Paul 1676f41ac2beSBill Paul if (sc->bge_cdata.bge_status_tag) 1677f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_status_tag); 1678f41ac2beSBill Paul 1679f41ac2beSBill Paul /* Destroy statistics block */ 1680f41ac2beSBill Paul 1681e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_stats_map) 1682e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_stats_tag, 1683e65bed95SPyun YongHyeon sc->bge_cdata.bge_stats_map); 1684e65bed95SPyun YongHyeon 1685e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_stats_map && sc->bge_ldata.bge_stats) 1686f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_stats_tag, 1687f41ac2beSBill Paul sc->bge_ldata.bge_stats, 1688f41ac2beSBill Paul sc->bge_cdata.bge_stats_map); 1689f41ac2beSBill Paul 1690f41ac2beSBill Paul if (sc->bge_cdata.bge_stats_tag) 1691f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_stats_tag); 1692f41ac2beSBill Paul 1693f41ac2beSBill Paul /* Destroy the parent tag */ 1694f41ac2beSBill Paul 1695f41ac2beSBill Paul if (sc->bge_cdata.bge_parent_tag) 1696f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_parent_tag); 1697f41ac2beSBill Paul 1698f41ac2beSBill Paul return; 1699f41ac2beSBill Paul } 1700f41ac2beSBill Paul 1701f41ac2beSBill Paul static int 1702f41ac2beSBill Paul bge_dma_alloc(dev) 1703f41ac2beSBill Paul device_t dev; 1704f41ac2beSBill Paul { 1705f41ac2beSBill Paul struct bge_softc *sc; 17061be6acb7SGleb Smirnoff int i, error; 1707f41ac2beSBill Paul struct bge_dmamap_arg ctx; 1708f41ac2beSBill Paul 1709f41ac2beSBill Paul sc = device_get_softc(dev); 1710f41ac2beSBill Paul 1711f41ac2beSBill Paul /* 1712f41ac2beSBill Paul * Allocate the parent bus DMA tag appropriate for PCI. 1713f41ac2beSBill Paul */ 1714f41ac2beSBill Paul error = bus_dma_tag_create(NULL, /* parent */ 1715f41ac2beSBill Paul PAGE_SIZE, 0, /* alignment, boundary */ 1716f41ac2beSBill Paul BUS_SPACE_MAXADDR, /* lowaddr */ 17172f28b973SScott Long BUS_SPACE_MAXADDR, /* highaddr */ 1718f41ac2beSBill Paul NULL, NULL, /* filter, filterarg */ 1719f41ac2beSBill Paul MAXBSIZE, BGE_NSEG_NEW, /* maxsize, nsegments */ 1720f41ac2beSBill Paul BUS_SPACE_MAXSIZE_32BIT,/* maxsegsize */ 17218a40c10eSScott Long 0, /* flags */ 1722f41ac2beSBill Paul NULL, NULL, /* lockfunc, lockarg */ 1723f41ac2beSBill Paul &sc->bge_cdata.bge_parent_tag); 1724f41ac2beSBill Paul 1725e65bed95SPyun YongHyeon if (error != 0) { 1726e65bed95SPyun YongHyeon device_printf(dev, "could not allocate parent dma tag\n"); 1727e65bed95SPyun YongHyeon return (ENOMEM); 1728e65bed95SPyun YongHyeon } 1729e65bed95SPyun YongHyeon 1730f41ac2beSBill Paul /* 1731f41ac2beSBill Paul * Create tag for RX mbufs. 1732f41ac2beSBill Paul */ 17338a2e22deSScott Long error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1, 1734f41ac2beSBill Paul 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 17351be6acb7SGleb Smirnoff NULL, MCLBYTES * BGE_NSEG_NEW, BGE_NSEG_NEW, MCLBYTES, 17361be6acb7SGleb Smirnoff BUS_DMA_ALLOCNOW, NULL, NULL, &sc->bge_cdata.bge_mtag); 1737f41ac2beSBill Paul 1738f41ac2beSBill Paul if (error) { 1739f41ac2beSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1740f41ac2beSBill Paul return (ENOMEM); 1741f41ac2beSBill Paul } 1742f41ac2beSBill Paul 1743f41ac2beSBill Paul /* Create DMA maps for RX buffers */ 1744f41ac2beSBill Paul 1745f41ac2beSBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 1746f41ac2beSBill Paul error = bus_dmamap_create(sc->bge_cdata.bge_mtag, 0, 1747f41ac2beSBill Paul &sc->bge_cdata.bge_rx_std_dmamap[i]); 1748f41ac2beSBill Paul if (error) { 1749f41ac2beSBill Paul device_printf(dev, "can't create DMA map for RX\n"); 1750f41ac2beSBill Paul return(ENOMEM); 1751f41ac2beSBill Paul } 1752f41ac2beSBill Paul } 1753f41ac2beSBill Paul 1754f41ac2beSBill Paul /* Create DMA maps for TX buffers */ 1755f41ac2beSBill Paul 1756f41ac2beSBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 1757f41ac2beSBill Paul error = bus_dmamap_create(sc->bge_cdata.bge_mtag, 0, 1758f41ac2beSBill Paul &sc->bge_cdata.bge_tx_dmamap[i]); 1759f41ac2beSBill Paul if (error) { 1760f41ac2beSBill Paul device_printf(dev, "can't create DMA map for RX\n"); 1761f41ac2beSBill Paul return(ENOMEM); 1762f41ac2beSBill Paul } 1763f41ac2beSBill Paul } 1764f41ac2beSBill Paul 1765f41ac2beSBill Paul /* Create tag for standard RX ring */ 1766f41ac2beSBill Paul 1767f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1768f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 1769f41ac2beSBill Paul NULL, BGE_STD_RX_RING_SZ, 1, BGE_STD_RX_RING_SZ, 0, 1770f41ac2beSBill Paul NULL, NULL, &sc->bge_cdata.bge_rx_std_ring_tag); 1771f41ac2beSBill Paul 1772f41ac2beSBill Paul if (error) { 1773f41ac2beSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1774f41ac2beSBill Paul return (ENOMEM); 1775f41ac2beSBill Paul } 1776f41ac2beSBill Paul 1777f41ac2beSBill Paul /* Allocate DMA'able memory for standard RX ring */ 1778f41ac2beSBill Paul 1779f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_std_ring_tag, 1780f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_rx_std_ring, BUS_DMA_NOWAIT, 1781f41ac2beSBill Paul &sc->bge_cdata.bge_rx_std_ring_map); 1782f41ac2beSBill Paul if (error) 1783f41ac2beSBill Paul return (ENOMEM); 1784f41ac2beSBill Paul 1785f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_rx_std_ring, BGE_STD_RX_RING_SZ); 1786f41ac2beSBill Paul 1787f41ac2beSBill Paul /* Load the address of the standard RX ring */ 1788f41ac2beSBill Paul 1789f41ac2beSBill Paul ctx.bge_maxsegs = 1; 1790f41ac2beSBill Paul ctx.sc = sc; 1791f41ac2beSBill Paul 1792f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_rx_std_ring_tag, 1793f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, sc->bge_ldata.bge_rx_std_ring, 1794f41ac2beSBill Paul BGE_STD_RX_RING_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 1795f41ac2beSBill Paul 1796f41ac2beSBill Paul if (error) 1797f41ac2beSBill Paul return (ENOMEM); 1798f41ac2beSBill Paul 1799f41ac2beSBill Paul sc->bge_ldata.bge_rx_std_ring_paddr = ctx.bge_busaddr; 1800f41ac2beSBill Paul 18015dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1802e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 1803f41ac2beSBill Paul 1804f41ac2beSBill Paul /* 1805f41ac2beSBill Paul * Create tag for jumbo mbufs. 1806f41ac2beSBill Paul * This is really a bit of a kludge. We allocate a special 1807f41ac2beSBill Paul * jumbo buffer pool which (thanks to the way our DMA 1808f41ac2beSBill Paul * memory allocation works) will consist of contiguous 1809f41ac2beSBill Paul * pages. This means that even though a jumbo buffer might 1810f41ac2beSBill Paul * be larger than a page size, we don't really need to 1811f41ac2beSBill Paul * map it into more than one DMA segment. However, the 1812f41ac2beSBill Paul * default mbuf tag will result in multi-segment mappings, 1813f41ac2beSBill Paul * so we have to create a special jumbo mbuf tag that 1814f41ac2beSBill Paul * lets us get away with mapping the jumbo buffers as 1815f41ac2beSBill Paul * a single segment. I think eventually the driver should 1816f41ac2beSBill Paul * be changed so that it uses ordinary mbufs and cluster 1817f41ac2beSBill Paul * buffers, i.e. jumbo frames can span multiple DMA 1818f41ac2beSBill Paul * descriptors. But that's a project for another day. 1819f41ac2beSBill Paul */ 1820f41ac2beSBill Paul 1821f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 18228a2e22deSScott Long 1, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 18231be6acb7SGleb Smirnoff NULL, MJUM9BYTES, BGE_NSEG_JUMBO, PAGE_SIZE, 18241be6acb7SGleb Smirnoff 0, NULL, NULL, &sc->bge_cdata.bge_mtag_jumbo); 1825f41ac2beSBill Paul 1826f41ac2beSBill Paul if (error) { 1827f41ac2beSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1828f41ac2beSBill Paul return (ENOMEM); 1829f41ac2beSBill Paul } 1830f41ac2beSBill Paul 1831f41ac2beSBill Paul /* Create tag for jumbo RX ring */ 1832f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1833f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 1834f41ac2beSBill Paul NULL, BGE_JUMBO_RX_RING_SZ, 1, BGE_JUMBO_RX_RING_SZ, 0, 1835f41ac2beSBill Paul NULL, NULL, &sc->bge_cdata.bge_rx_jumbo_ring_tag); 1836f41ac2beSBill Paul 1837f41ac2beSBill Paul if (error) { 1838f41ac2beSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1839f41ac2beSBill Paul return (ENOMEM); 1840f41ac2beSBill Paul } 1841f41ac2beSBill Paul 1842f41ac2beSBill Paul /* Allocate DMA'able memory for jumbo RX ring */ 1843f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_jumbo_ring_tag, 18441be6acb7SGleb Smirnoff (void **)&sc->bge_ldata.bge_rx_jumbo_ring, 18451be6acb7SGleb Smirnoff BUS_DMA_NOWAIT | BUS_DMA_ZERO, 1846f41ac2beSBill Paul &sc->bge_cdata.bge_rx_jumbo_ring_map); 1847f41ac2beSBill Paul if (error) 1848f41ac2beSBill Paul return (ENOMEM); 1849f41ac2beSBill Paul 1850f41ac2beSBill Paul /* Load the address of the jumbo RX ring */ 1851f41ac2beSBill Paul ctx.bge_maxsegs = 1; 1852f41ac2beSBill Paul ctx.sc = sc; 1853f41ac2beSBill Paul 1854f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1855f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 1856f41ac2beSBill Paul sc->bge_ldata.bge_rx_jumbo_ring, BGE_JUMBO_RX_RING_SZ, 1857f41ac2beSBill Paul bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 1858f41ac2beSBill Paul 1859f41ac2beSBill Paul if (error) 1860f41ac2beSBill Paul return (ENOMEM); 1861f41ac2beSBill Paul 1862f41ac2beSBill Paul sc->bge_ldata.bge_rx_jumbo_ring_paddr = ctx.bge_busaddr; 1863f41ac2beSBill Paul 1864f41ac2beSBill Paul /* Create DMA maps for jumbo RX buffers */ 1865f41ac2beSBill Paul 1866f41ac2beSBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 1867f41ac2beSBill Paul error = bus_dmamap_create(sc->bge_cdata.bge_mtag_jumbo, 1868f41ac2beSBill Paul 0, &sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 1869f41ac2beSBill Paul if (error) { 1870f41ac2beSBill Paul device_printf(dev, 1871f41ac2beSBill Paul "can't create DMA map for RX\n"); 1872f41ac2beSBill Paul return(ENOMEM); 1873f41ac2beSBill Paul } 1874f41ac2beSBill Paul } 1875f41ac2beSBill Paul 1876f41ac2beSBill Paul } 1877f41ac2beSBill Paul 1878f41ac2beSBill Paul /* Create tag for RX return ring */ 1879f41ac2beSBill Paul 1880f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1881f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 1882f41ac2beSBill Paul NULL, BGE_RX_RTN_RING_SZ(sc), 1, BGE_RX_RTN_RING_SZ(sc), 0, 1883f41ac2beSBill Paul NULL, NULL, &sc->bge_cdata.bge_rx_return_ring_tag); 1884f41ac2beSBill Paul 1885f41ac2beSBill Paul if (error) { 1886f41ac2beSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1887f41ac2beSBill Paul return (ENOMEM); 1888f41ac2beSBill Paul } 1889f41ac2beSBill Paul 1890f41ac2beSBill Paul /* Allocate DMA'able memory for RX return ring */ 1891f41ac2beSBill Paul 1892f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_return_ring_tag, 1893f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_rx_return_ring, BUS_DMA_NOWAIT, 1894f41ac2beSBill Paul &sc->bge_cdata.bge_rx_return_ring_map); 1895f41ac2beSBill Paul if (error) 1896f41ac2beSBill Paul return (ENOMEM); 1897f41ac2beSBill Paul 1898f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_rx_return_ring, 1899f41ac2beSBill Paul BGE_RX_RTN_RING_SZ(sc)); 1900f41ac2beSBill Paul 1901f41ac2beSBill Paul /* Load the address of the RX return ring */ 1902f41ac2beSBill Paul 1903f41ac2beSBill Paul ctx.bge_maxsegs = 1; 1904f41ac2beSBill Paul ctx.sc = sc; 1905f41ac2beSBill Paul 1906f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_rx_return_ring_tag, 1907f41ac2beSBill Paul sc->bge_cdata.bge_rx_return_ring_map, 1908f41ac2beSBill Paul sc->bge_ldata.bge_rx_return_ring, BGE_RX_RTN_RING_SZ(sc), 1909f41ac2beSBill Paul bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 1910f41ac2beSBill Paul 1911f41ac2beSBill Paul if (error) 1912f41ac2beSBill Paul return (ENOMEM); 1913f41ac2beSBill Paul 1914f41ac2beSBill Paul sc->bge_ldata.bge_rx_return_ring_paddr = ctx.bge_busaddr; 1915f41ac2beSBill Paul 1916f41ac2beSBill Paul /* Create tag for TX ring */ 1917f41ac2beSBill Paul 1918f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1919f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 1920f41ac2beSBill Paul NULL, BGE_TX_RING_SZ, 1, BGE_TX_RING_SZ, 0, NULL, NULL, 1921f41ac2beSBill Paul &sc->bge_cdata.bge_tx_ring_tag); 1922f41ac2beSBill Paul 1923f41ac2beSBill Paul if (error) { 1924f41ac2beSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1925f41ac2beSBill Paul return (ENOMEM); 1926f41ac2beSBill Paul } 1927f41ac2beSBill Paul 1928f41ac2beSBill Paul /* Allocate DMA'able memory for TX ring */ 1929f41ac2beSBill Paul 1930f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_tx_ring_tag, 1931f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_tx_ring, BUS_DMA_NOWAIT, 1932f41ac2beSBill Paul &sc->bge_cdata.bge_tx_ring_map); 1933f41ac2beSBill Paul if (error) 1934f41ac2beSBill Paul return (ENOMEM); 1935f41ac2beSBill Paul 1936f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_tx_ring, BGE_TX_RING_SZ); 1937f41ac2beSBill Paul 1938f41ac2beSBill Paul /* Load the address of the TX ring */ 1939f41ac2beSBill Paul 1940f41ac2beSBill Paul ctx.bge_maxsegs = 1; 1941f41ac2beSBill Paul ctx.sc = sc; 1942f41ac2beSBill Paul 1943f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_tx_ring_tag, 1944f41ac2beSBill Paul sc->bge_cdata.bge_tx_ring_map, sc->bge_ldata.bge_tx_ring, 1945f41ac2beSBill Paul BGE_TX_RING_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 1946f41ac2beSBill Paul 1947f41ac2beSBill Paul if (error) 1948f41ac2beSBill Paul return (ENOMEM); 1949f41ac2beSBill Paul 1950f41ac2beSBill Paul sc->bge_ldata.bge_tx_ring_paddr = ctx.bge_busaddr; 1951f41ac2beSBill Paul 1952f41ac2beSBill Paul /* Create tag for status block */ 1953f41ac2beSBill Paul 1954f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1955f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 1956f41ac2beSBill Paul NULL, BGE_STATUS_BLK_SZ, 1, BGE_STATUS_BLK_SZ, 0, 1957f41ac2beSBill Paul NULL, NULL, &sc->bge_cdata.bge_status_tag); 1958f41ac2beSBill Paul 1959f41ac2beSBill Paul if (error) { 1960f41ac2beSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1961f41ac2beSBill Paul return (ENOMEM); 1962f41ac2beSBill Paul } 1963f41ac2beSBill Paul 1964f41ac2beSBill Paul /* Allocate DMA'able memory for status block */ 1965f41ac2beSBill Paul 1966f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_status_tag, 1967f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_status_block, BUS_DMA_NOWAIT, 1968f41ac2beSBill Paul &sc->bge_cdata.bge_status_map); 1969f41ac2beSBill Paul if (error) 1970f41ac2beSBill Paul return (ENOMEM); 1971f41ac2beSBill Paul 1972f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_status_block, BGE_STATUS_BLK_SZ); 1973f41ac2beSBill Paul 1974f41ac2beSBill Paul /* Load the address of the status block */ 1975f41ac2beSBill Paul 1976f41ac2beSBill Paul ctx.sc = sc; 1977f41ac2beSBill Paul ctx.bge_maxsegs = 1; 1978f41ac2beSBill Paul 1979f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_status_tag, 1980f41ac2beSBill Paul sc->bge_cdata.bge_status_map, sc->bge_ldata.bge_status_block, 1981f41ac2beSBill Paul BGE_STATUS_BLK_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 1982f41ac2beSBill Paul 1983f41ac2beSBill Paul if (error) 1984f41ac2beSBill Paul return (ENOMEM); 1985f41ac2beSBill Paul 1986f41ac2beSBill Paul sc->bge_ldata.bge_status_block_paddr = ctx.bge_busaddr; 1987f41ac2beSBill Paul 1988f41ac2beSBill Paul /* Create tag for statistics block */ 1989f41ac2beSBill Paul 1990f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1991f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 1992f41ac2beSBill Paul NULL, BGE_STATS_SZ, 1, BGE_STATS_SZ, 0, NULL, NULL, 1993f41ac2beSBill Paul &sc->bge_cdata.bge_stats_tag); 1994f41ac2beSBill Paul 1995f41ac2beSBill Paul if (error) { 1996f41ac2beSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1997f41ac2beSBill Paul return (ENOMEM); 1998f41ac2beSBill Paul } 1999f41ac2beSBill Paul 2000f41ac2beSBill Paul /* Allocate DMA'able memory for statistics block */ 2001f41ac2beSBill Paul 2002f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_stats_tag, 2003f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_stats, BUS_DMA_NOWAIT, 2004f41ac2beSBill Paul &sc->bge_cdata.bge_stats_map); 2005f41ac2beSBill Paul if (error) 2006f41ac2beSBill Paul return (ENOMEM); 2007f41ac2beSBill Paul 2008f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_stats, BGE_STATS_SZ); 2009f41ac2beSBill Paul 2010f41ac2beSBill Paul /* Load the address of the statstics block */ 2011f41ac2beSBill Paul 2012f41ac2beSBill Paul ctx.sc = sc; 2013f41ac2beSBill Paul ctx.bge_maxsegs = 1; 2014f41ac2beSBill Paul 2015f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_stats_tag, 2016f41ac2beSBill Paul sc->bge_cdata.bge_stats_map, sc->bge_ldata.bge_stats, 2017f41ac2beSBill Paul BGE_STATS_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 2018f41ac2beSBill Paul 2019f41ac2beSBill Paul if (error) 2020f41ac2beSBill Paul return (ENOMEM); 2021f41ac2beSBill Paul 2022f41ac2beSBill Paul sc->bge_ldata.bge_stats_paddr = ctx.bge_busaddr; 2023f41ac2beSBill Paul 2024f41ac2beSBill Paul return(0); 2025f41ac2beSBill Paul } 2026f41ac2beSBill Paul 202795d67482SBill Paul static int 202895d67482SBill Paul bge_attach(dev) 202995d67482SBill Paul device_t dev; 203095d67482SBill Paul { 203195d67482SBill Paul struct ifnet *ifp; 203295d67482SBill Paul struct bge_softc *sc; 2033a1d52896SBill Paul u_int32_t hwcfg = 0; 2034fc74a9f9SBrooks Davis u_int32_t mac_tmp = 0; 2035fc74a9f9SBrooks Davis u_char eaddr[6]; 203695d67482SBill Paul int unit, error = 0, rid; 203795d67482SBill Paul 203895d67482SBill Paul sc = device_get_softc(dev); 203995d67482SBill Paul unit = device_get_unit(dev); 204095d67482SBill Paul sc->bge_dev = dev; 204195d67482SBill Paul sc->bge_unit = unit; 204295d67482SBill Paul 204395d67482SBill Paul /* 204495d67482SBill Paul * Map control/status registers. 204595d67482SBill Paul */ 204695d67482SBill Paul pci_enable_busmaster(dev); 204795d67482SBill Paul 204895d67482SBill Paul rid = BGE_PCI_BAR0; 20495f96beb9SNate Lawson sc->bge_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid, 20505f96beb9SNate Lawson RF_ACTIVE|PCI_RF_DENSE); 205195d67482SBill Paul 205295d67482SBill Paul if (sc->bge_res == NULL) { 205395d67482SBill Paul printf ("bge%d: couldn't map memory\n", unit); 205495d67482SBill Paul error = ENXIO; 205595d67482SBill Paul goto fail; 205695d67482SBill Paul } 205795d67482SBill Paul 205895d67482SBill Paul sc->bge_btag = rman_get_bustag(sc->bge_res); 205995d67482SBill Paul sc->bge_bhandle = rman_get_bushandle(sc->bge_res); 206095d67482SBill Paul 206195d67482SBill Paul /* Allocate interrupt */ 206295d67482SBill Paul rid = 0; 206395d67482SBill Paul 20645f96beb9SNate Lawson sc->bge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 206595d67482SBill Paul RF_SHAREABLE | RF_ACTIVE); 206695d67482SBill Paul 206795d67482SBill Paul if (sc->bge_irq == NULL) { 206895d67482SBill Paul printf("bge%d: couldn't map interrupt\n", unit); 206995d67482SBill Paul error = ENXIO; 207095d67482SBill Paul goto fail; 207195d67482SBill Paul } 207295d67482SBill Paul 207395d67482SBill Paul sc->bge_unit = unit; 207495d67482SBill Paul 20750f9bd73bSSam Leffler BGE_LOCK_INIT(sc, device_get_nameunit(dev)); 20760f9bd73bSSam Leffler 2077e53d81eeSPaul Saab /* Save ASIC rev. */ 2078e53d81eeSPaul Saab 2079e53d81eeSPaul Saab sc->bge_chipid = 2080e53d81eeSPaul Saab pci_read_config(dev, BGE_PCI_MISC_CTL, 4) & 2081e53d81eeSPaul Saab BGE_PCIMISCCTL_ASICREV; 2082e53d81eeSPaul Saab sc->bge_asicrev = BGE_ASICREV(sc->bge_chipid); 2083e53d81eeSPaul Saab sc->bge_chiprev = BGE_CHIPREV(sc->bge_chipid); 2084e53d81eeSPaul Saab 2085e53d81eeSPaul Saab /* 2086560c1670SGleb Smirnoff * Treat the 5714 and the 5752 like the 5750 until we have more info 2087419c028bSPaul Saab * on this chip. 2088419c028bSPaul Saab */ 2089560c1670SGleb Smirnoff if (sc->bge_asicrev == BGE_ASICREV_BCM5714 || 2090560c1670SGleb Smirnoff sc->bge_asicrev == BGE_ASICREV_BCM5752) 2091419c028bSPaul Saab sc->bge_asicrev = BGE_ASICREV_BCM5750; 2092419c028bSPaul Saab 2093419c028bSPaul Saab /* 2094e53d81eeSPaul Saab * XXX: Broadcom Linux driver. Not in specs or eratta. 2095e53d81eeSPaul Saab * PCI-Express? 2096e53d81eeSPaul Saab */ 2097e53d81eeSPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5750) { 2098e53d81eeSPaul Saab u_int32_t v; 2099e53d81eeSPaul Saab 2100e53d81eeSPaul Saab v = pci_read_config(dev, BGE_PCI_MSI_CAPID, 4); 2101e53d81eeSPaul Saab if (((v >> 8) & 0xff) == BGE_PCIE_CAPID_REG) { 2102e53d81eeSPaul Saab v = pci_read_config(dev, BGE_PCIE_CAPID_REG, 4); 2103e53d81eeSPaul Saab if ((v & 0xff) == BGE_PCIE_CAPID) 2104e53d81eeSPaul Saab sc->bge_pcie = 1; 2105e53d81eeSPaul Saab } 2106e53d81eeSPaul Saab } 2107e53d81eeSPaul Saab 210895d67482SBill Paul /* Try to reset the chip. */ 210995d67482SBill Paul bge_reset(sc); 211095d67482SBill Paul 211195d67482SBill Paul if (bge_chipinit(sc)) { 211295d67482SBill Paul printf("bge%d: chip initialization failed\n", sc->bge_unit); 211395d67482SBill Paul bge_release_resources(sc); 211495d67482SBill Paul error = ENXIO; 211595d67482SBill Paul goto fail; 211695d67482SBill Paul } 211795d67482SBill Paul 211895d67482SBill Paul /* 211995d67482SBill Paul * Get station address from the EEPROM. 212095d67482SBill Paul */ 2121fc74a9f9SBrooks Davis mac_tmp = bge_readmem_ind(sc, 0x0c14); 2122fc74a9f9SBrooks Davis if ((mac_tmp >> 16) == 0x484b) { 2123fc74a9f9SBrooks Davis eaddr[0] = (u_char)(mac_tmp >> 8); 2124fc74a9f9SBrooks Davis eaddr[1] = (u_char)mac_tmp; 2125fc74a9f9SBrooks Davis mac_tmp = bge_readmem_ind(sc, 0x0c18); 2126fc74a9f9SBrooks Davis eaddr[2] = (u_char)(mac_tmp >> 24); 2127fc74a9f9SBrooks Davis eaddr[3] = (u_char)(mac_tmp >> 16); 2128fc74a9f9SBrooks Davis eaddr[4] = (u_char)(mac_tmp >> 8); 2129fc74a9f9SBrooks Davis eaddr[5] = (u_char)mac_tmp; 2130fc74a9f9SBrooks Davis } else if (bge_read_eeprom(sc, eaddr, 213195d67482SBill Paul BGE_EE_MAC_OFFSET + 2, ETHER_ADDR_LEN)) { 213295d67482SBill Paul printf("bge%d: failed to read station address\n", unit); 213395d67482SBill Paul bge_release_resources(sc); 213495d67482SBill Paul error = ENXIO; 213595d67482SBill Paul goto fail; 213695d67482SBill Paul } 213795d67482SBill Paul 2138f41ac2beSBill Paul /* 5705 limits RX return ring to 512 entries. */ 2139e53d81eeSPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5705 || 2140e53d81eeSPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5750) 2141f41ac2beSBill Paul sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT_5705; 2142f41ac2beSBill Paul else 2143f41ac2beSBill Paul sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT; 2144f41ac2beSBill Paul 2145f41ac2beSBill Paul if (bge_dma_alloc(dev)) { 2146f41ac2beSBill Paul printf ("bge%d: failed to allocate DMA resources\n", 2147f41ac2beSBill Paul sc->bge_unit); 2148f41ac2beSBill Paul bge_release_resources(sc); 2149f41ac2beSBill Paul error = ENXIO; 2150f41ac2beSBill Paul goto fail; 2151f41ac2beSBill Paul } 2152f41ac2beSBill Paul 215395d67482SBill Paul /* Set default tuneable values. */ 215495d67482SBill Paul sc->bge_stat_ticks = BGE_TICKS_PER_SEC; 215595d67482SBill Paul sc->bge_rx_coal_ticks = 150; 215695d67482SBill Paul sc->bge_tx_coal_ticks = 150; 215795d67482SBill Paul sc->bge_rx_max_coal_bds = 64; 215895d67482SBill Paul sc->bge_tx_max_coal_bds = 128; 215995d67482SBill Paul 216095d67482SBill Paul /* Set up ifnet structure */ 2161fc74a9f9SBrooks Davis ifp = sc->bge_ifp = if_alloc(IFT_ETHER); 2162fc74a9f9SBrooks Davis if (ifp == NULL) { 2163fc74a9f9SBrooks Davis printf("bge%d: failed to if_alloc()\n", sc->bge_unit); 2164fc74a9f9SBrooks Davis bge_release_resources(sc); 2165fc74a9f9SBrooks Davis error = ENXIO; 2166fc74a9f9SBrooks Davis goto fail; 2167fc74a9f9SBrooks Davis } 216895d67482SBill Paul ifp->if_softc = sc; 21699bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 217095d67482SBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 217195d67482SBill Paul ifp->if_ioctl = bge_ioctl; 217295d67482SBill Paul ifp->if_start = bge_start; 217395d67482SBill Paul ifp->if_watchdog = bge_watchdog; 217495d67482SBill Paul ifp->if_init = bge_init; 217595d67482SBill Paul ifp->if_mtu = ETHERMTU; 21764d665c4dSDag-Erling Smørgrav ifp->if_snd.ifq_drv_maxlen = BGE_TX_RING_CNT - 1; 21774d665c4dSDag-Erling Smørgrav IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen); 21784d665c4dSDag-Erling Smørgrav IFQ_SET_READY(&ifp->if_snd); 217995d67482SBill Paul ifp->if_hwassist = BGE_CSUM_FEATURES; 2180b874fdd4SYaroslav Tykhiy /* NB: the code for RX csum offload is disabled for now */ 2181b874fdd4SYaroslav Tykhiy ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_VLAN_HWTAGGING | 21820434d1b8SBill Paul IFCAP_VLAN_MTU; 218395d67482SBill Paul ifp->if_capenable = ifp->if_capabilities; 218475719184SGleb Smirnoff #ifdef DEVICE_POLLING 218575719184SGleb Smirnoff ifp->if_capabilities |= IFCAP_POLLING; 218675719184SGleb Smirnoff #endif 218795d67482SBill Paul 2188a1d52896SBill Paul /* 2189a1d52896SBill Paul * Figure out what sort of media we have by checking the 219041abcc1bSPaul Saab * hardware config word in the first 32k of NIC internal memory, 219141abcc1bSPaul Saab * or fall back to examining the EEPROM if necessary. 219241abcc1bSPaul Saab * Note: on some BCM5700 cards, this value appears to be unset. 219341abcc1bSPaul Saab * If that's the case, we have to rely on identifying the NIC 219441abcc1bSPaul Saab * by its PCI subsystem ID, as we do below for the SysKonnect 219541abcc1bSPaul Saab * SK-9D41. 2196a1d52896SBill Paul */ 219741abcc1bSPaul Saab if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG) == BGE_MAGIC_NUMBER) 219841abcc1bSPaul Saab hwcfg = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG); 219941abcc1bSPaul Saab else { 2200a1d52896SBill Paul bge_read_eeprom(sc, (caddr_t)&hwcfg, 2201a1d52896SBill Paul BGE_EE_HWCFG_OFFSET, sizeof(hwcfg)); 220241abcc1bSPaul Saab hwcfg = ntohl(hwcfg); 220341abcc1bSPaul Saab } 220441abcc1bSPaul Saab 220541abcc1bSPaul Saab if ((hwcfg & BGE_HWCFG_MEDIA) == BGE_MEDIA_FIBER) 2206a1d52896SBill Paul sc->bge_tbi = 1; 2207a1d52896SBill Paul 220895d67482SBill Paul /* The SysKonnect SK-9D41 is a 1000baseSX card. */ 220995d67482SBill Paul if ((pci_read_config(dev, BGE_PCI_SUBSYS, 4) >> 16) == SK_SUBSYSID_9D41) 221095d67482SBill Paul sc->bge_tbi = 1; 221195d67482SBill Paul 221295d67482SBill Paul if (sc->bge_tbi) { 221395d67482SBill Paul ifmedia_init(&sc->bge_ifmedia, IFM_IMASK, 221495d67482SBill Paul bge_ifmedia_upd, bge_ifmedia_sts); 221595d67482SBill Paul ifmedia_add(&sc->bge_ifmedia, IFM_ETHER|IFM_1000_SX, 0, NULL); 221695d67482SBill Paul ifmedia_add(&sc->bge_ifmedia, 221795d67482SBill Paul IFM_ETHER|IFM_1000_SX|IFM_FDX, 0, NULL); 221895d67482SBill Paul ifmedia_add(&sc->bge_ifmedia, IFM_ETHER|IFM_AUTO, 0, NULL); 221995d67482SBill Paul ifmedia_set(&sc->bge_ifmedia, IFM_ETHER|IFM_AUTO); 2220da3003f0SBill Paul sc->bge_ifmedia.ifm_media = sc->bge_ifmedia.ifm_cur->ifm_media; 222195d67482SBill Paul } else { 222295d67482SBill Paul /* 222395d67482SBill Paul * Do transceiver setup. 222495d67482SBill Paul */ 222595d67482SBill Paul if (mii_phy_probe(dev, &sc->bge_miibus, 222695d67482SBill Paul bge_ifmedia_upd, bge_ifmedia_sts)) { 222795d67482SBill Paul printf("bge%d: MII without any PHY!\n", sc->bge_unit); 222895d67482SBill Paul bge_release_resources(sc); 222995d67482SBill Paul error = ENXIO; 223095d67482SBill Paul goto fail; 223195d67482SBill Paul } 223295d67482SBill Paul } 223395d67482SBill Paul 223495d67482SBill Paul /* 2235e255b776SJohn Polstra * When using the BCM5701 in PCI-X mode, data corruption has 2236e255b776SJohn Polstra * been observed in the first few bytes of some received packets. 2237e255b776SJohn Polstra * Aligning the packet buffer in memory eliminates the corruption. 2238e255b776SJohn Polstra * Unfortunately, this misaligns the packet payloads. On platforms 2239e255b776SJohn Polstra * which do not support unaligned accesses, we will realign the 2240e255b776SJohn Polstra * payloads by copying the received packets. 2241e255b776SJohn Polstra */ 2242e0ced696SPaul Saab switch (sc->bge_chipid) { 2243e0ced696SPaul Saab case BGE_CHIPID_BCM5701_A0: 2244e0ced696SPaul Saab case BGE_CHIPID_BCM5701_B0: 2245e0ced696SPaul Saab case BGE_CHIPID_BCM5701_B2: 2246e0ced696SPaul Saab case BGE_CHIPID_BCM5701_B5: 2247e255b776SJohn Polstra /* If in PCI-X mode, work around the alignment bug. */ 2248e255b776SJohn Polstra if ((pci_read_config(dev, BGE_PCI_PCISTATE, 4) & 2249e255b776SJohn Polstra (BGE_PCISTATE_PCI_BUSMODE | BGE_PCISTATE_PCI_BUSSPEED)) == 2250e255b776SJohn Polstra BGE_PCISTATE_PCI_BUSSPEED) 2251e255b776SJohn Polstra sc->bge_rx_alignment_bug = 1; 2252e255b776SJohn Polstra break; 2253e255b776SJohn Polstra } 2254e255b776SJohn Polstra 2255e255b776SJohn Polstra /* 225695d67482SBill Paul * Call MI attach routine. 225795d67482SBill Paul */ 2258fc74a9f9SBrooks Davis ether_ifattach(ifp, eaddr); 22590f9bd73bSSam Leffler callout_init(&sc->bge_stat_ch, CALLOUT_MPSAFE); 22600f9bd73bSSam Leffler 22610f9bd73bSSam Leffler /* 22620f9bd73bSSam Leffler * Hookup IRQ last. 22630f9bd73bSSam Leffler */ 22640f9bd73bSSam Leffler error = bus_setup_intr(dev, sc->bge_irq, INTR_TYPE_NET | INTR_MPSAFE, 22650f9bd73bSSam Leffler bge_intr, sc, &sc->bge_intrhand); 22660f9bd73bSSam Leffler 22670f9bd73bSSam Leffler if (error) { 2268fc74a9f9SBrooks Davis bge_detach(dev); 22690f9bd73bSSam Leffler printf("bge%d: couldn't set up irq\n", unit); 22700f9bd73bSSam Leffler } 227195d67482SBill Paul 227295d67482SBill Paul fail: 227395d67482SBill Paul return(error); 227495d67482SBill Paul } 227595d67482SBill Paul 227695d67482SBill Paul static int 227795d67482SBill Paul bge_detach(dev) 227895d67482SBill Paul device_t dev; 227995d67482SBill Paul { 228095d67482SBill Paul struct bge_softc *sc; 228195d67482SBill Paul struct ifnet *ifp; 228295d67482SBill Paul 228395d67482SBill Paul sc = device_get_softc(dev); 2284fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 228595d67482SBill Paul 228675719184SGleb Smirnoff #ifdef DEVICE_POLLING 228775719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 228875719184SGleb Smirnoff ether_poll_deregister(ifp); 228975719184SGleb Smirnoff #endif 229075719184SGleb Smirnoff 22910f9bd73bSSam Leffler BGE_LOCK(sc); 229295d67482SBill Paul bge_stop(sc); 229395d67482SBill Paul bge_reset(sc); 22940f9bd73bSSam Leffler BGE_UNLOCK(sc); 22950f9bd73bSSam Leffler 22960f9bd73bSSam Leffler ether_ifdetach(ifp); 229795d67482SBill Paul 229895d67482SBill Paul if (sc->bge_tbi) { 229995d67482SBill Paul ifmedia_removeall(&sc->bge_ifmedia); 230095d67482SBill Paul } else { 230195d67482SBill Paul bus_generic_detach(dev); 230295d67482SBill Paul device_delete_child(dev, sc->bge_miibus); 230395d67482SBill Paul } 230495d67482SBill Paul 230595d67482SBill Paul bge_release_resources(sc); 230695d67482SBill Paul 230795d67482SBill Paul return(0); 230895d67482SBill Paul } 230995d67482SBill Paul 231095d67482SBill Paul static void 231195d67482SBill Paul bge_release_resources(sc) 231295d67482SBill Paul struct bge_softc *sc; 231395d67482SBill Paul { 231495d67482SBill Paul device_t dev; 231595d67482SBill Paul 231695d67482SBill Paul dev = sc->bge_dev; 231795d67482SBill Paul 231895d67482SBill Paul if (sc->bge_vpd_prodname != NULL) 231995d67482SBill Paul free(sc->bge_vpd_prodname, M_DEVBUF); 232095d67482SBill Paul 232195d67482SBill Paul if (sc->bge_vpd_readonly != NULL) 232295d67482SBill Paul free(sc->bge_vpd_readonly, M_DEVBUF); 232395d67482SBill Paul 232495d67482SBill Paul if (sc->bge_intrhand != NULL) 232595d67482SBill Paul bus_teardown_intr(dev, sc->bge_irq, sc->bge_intrhand); 232695d67482SBill Paul 232795d67482SBill Paul if (sc->bge_irq != NULL) 232895d67482SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->bge_irq); 232995d67482SBill Paul 233095d67482SBill Paul if (sc->bge_res != NULL) 233195d67482SBill Paul bus_release_resource(dev, SYS_RES_MEMORY, 233295d67482SBill Paul BGE_PCI_BAR0, sc->bge_res); 233395d67482SBill Paul 2334ad61f896SRuslan Ermilov if (sc->bge_ifp != NULL) 2335ad61f896SRuslan Ermilov if_free(sc->bge_ifp); 2336ad61f896SRuslan Ermilov 2337f41ac2beSBill Paul bge_dma_free(sc); 233895d67482SBill Paul 23390f9bd73bSSam Leffler if (mtx_initialized(&sc->bge_mtx)) /* XXX */ 23400f9bd73bSSam Leffler BGE_LOCK_DESTROY(sc); 23410f9bd73bSSam Leffler 234295d67482SBill Paul return; 234395d67482SBill Paul } 234495d67482SBill Paul 234595d67482SBill Paul static void 234695d67482SBill Paul bge_reset(sc) 234795d67482SBill Paul struct bge_softc *sc; 234895d67482SBill Paul { 234995d67482SBill Paul device_t dev; 2350e53d81eeSPaul Saab u_int32_t cachesize, command, pcistate, reset; 235195d67482SBill Paul int i, val = 0; 235295d67482SBill Paul 235395d67482SBill Paul dev = sc->bge_dev; 235495d67482SBill Paul 235595d67482SBill Paul /* Save some important PCI state. */ 235695d67482SBill Paul cachesize = pci_read_config(dev, BGE_PCI_CACHESZ, 4); 235795d67482SBill Paul command = pci_read_config(dev, BGE_PCI_CMD, 4); 235895d67482SBill Paul pcistate = pci_read_config(dev, BGE_PCI_PCISTATE, 4); 235995d67482SBill Paul 236095d67482SBill Paul pci_write_config(dev, BGE_PCI_MISC_CTL, 236195d67482SBill Paul BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR| 2362e907febfSPyun YongHyeon BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_PCISTATE_RW, 4); 236395d67482SBill Paul 2364e53d81eeSPaul Saab reset = BGE_MISCCFG_RESET_CORE_CLOCKS|(65<<1); 2365e53d81eeSPaul Saab 2366e53d81eeSPaul Saab /* XXX: Broadcom Linux driver. */ 2367e53d81eeSPaul Saab if (sc->bge_pcie) { 2368e53d81eeSPaul Saab if (CSR_READ_4(sc, 0x7e2c) == 0x60) /* PCIE 1.0 */ 2369e53d81eeSPaul Saab CSR_WRITE_4(sc, 0x7e2c, 0x20); 2370e53d81eeSPaul Saab if (sc->bge_chipid != BGE_CHIPID_BCM5750_A0) { 2371e53d81eeSPaul Saab /* Prevent PCIE link training during global reset */ 2372e53d81eeSPaul Saab CSR_WRITE_4(sc, BGE_MISC_CFG, (1<<29)); 2373e53d81eeSPaul Saab reset |= (1<<29); 2374e53d81eeSPaul Saab } 2375e53d81eeSPaul Saab } 2376e53d81eeSPaul Saab 237795d67482SBill Paul /* Issue global reset */ 2378e53d81eeSPaul Saab bge_writereg_ind(sc, BGE_MISC_CFG, reset); 237995d67482SBill Paul 238095d67482SBill Paul DELAY(1000); 238195d67482SBill Paul 2382e53d81eeSPaul Saab /* XXX: Broadcom Linux driver. */ 2383e53d81eeSPaul Saab if (sc->bge_pcie) { 2384e53d81eeSPaul Saab if (sc->bge_chipid == BGE_CHIPID_BCM5750_A0) { 2385e53d81eeSPaul Saab uint32_t v; 2386e53d81eeSPaul Saab 2387e53d81eeSPaul Saab DELAY(500000); /* wait for link training to complete */ 2388e53d81eeSPaul Saab v = pci_read_config(dev, 0xc4, 4); 2389e53d81eeSPaul Saab pci_write_config(dev, 0xc4, v | (1<<15), 4); 2390e53d81eeSPaul Saab } 2391e53d81eeSPaul Saab /* Set PCIE max payload size and clear error status. */ 2392e53d81eeSPaul Saab pci_write_config(dev, 0xd8, 0xf5000, 4); 2393e53d81eeSPaul Saab } 2394e53d81eeSPaul Saab 239595d67482SBill Paul /* Reset some of the PCI state that got zapped by reset */ 239695d67482SBill Paul pci_write_config(dev, BGE_PCI_MISC_CTL, 239795d67482SBill Paul BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR| 2398e907febfSPyun YongHyeon BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_PCISTATE_RW, 4); 239995d67482SBill Paul pci_write_config(dev, BGE_PCI_CACHESZ, cachesize, 4); 240095d67482SBill Paul pci_write_config(dev, BGE_PCI_CMD, command, 4); 240195d67482SBill Paul bge_writereg_ind(sc, BGE_MISC_CFG, (65 << 1)); 240295d67482SBill Paul 2403a7b0c314SPaul Saab /* Enable memory arbiter. */ 24045dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 2405e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 2406a7b0c314SPaul Saab CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE); 2407a7b0c314SPaul Saab 240895d67482SBill Paul /* 240995d67482SBill Paul * Prevent PXE restart: write a magic number to the 241095d67482SBill Paul * general communications memory at 0xB50. 241195d67482SBill Paul */ 241295d67482SBill Paul bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER); 241395d67482SBill Paul /* 241495d67482SBill Paul * Poll the value location we just wrote until 241595d67482SBill Paul * we see the 1's complement of the magic number. 241695d67482SBill Paul * This indicates that the firmware initialization 241795d67482SBill Paul * is complete. 241895d67482SBill Paul */ 241995d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 242095d67482SBill Paul val = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM); 242195d67482SBill Paul if (val == ~BGE_MAGIC_NUMBER) 242295d67482SBill Paul break; 242395d67482SBill Paul DELAY(10); 242495d67482SBill Paul } 242595d67482SBill Paul 242695d67482SBill Paul if (i == BGE_TIMEOUT) { 242795d67482SBill Paul printf("bge%d: firmware handshake timed out\n", sc->bge_unit); 242895d67482SBill Paul return; 242995d67482SBill Paul } 243095d67482SBill Paul 243195d67482SBill Paul /* 243295d67482SBill Paul * XXX Wait for the value of the PCISTATE register to 243395d67482SBill Paul * return to its original pre-reset state. This is a 243495d67482SBill Paul * fairly good indicator of reset completion. If we don't 243595d67482SBill Paul * wait for the reset to fully complete, trying to read 243695d67482SBill Paul * from the device's non-PCI registers may yield garbage 243795d67482SBill Paul * results. 243895d67482SBill Paul */ 243995d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 244095d67482SBill Paul if (pci_read_config(dev, BGE_PCI_PCISTATE, 4) == pcistate) 244195d67482SBill Paul break; 244295d67482SBill Paul DELAY(10); 244395d67482SBill Paul } 244495d67482SBill Paul 244595d67482SBill Paul /* Fix up byte swapping */ 2446e907febfSPyun YongHyeon CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS| 244795d67482SBill Paul BGE_MODECTL_BYTESWAP_DATA); 244895d67482SBill Paul 244995d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, 0); 245095d67482SBill Paul 2451da3003f0SBill Paul /* 2452da3003f0SBill Paul * The 5704 in TBI mode apparently needs some special 2453da3003f0SBill Paul * adjustment to insure the SERDES drive level is set 2454da3003f0SBill Paul * to 1.2V. 2455da3003f0SBill Paul */ 2456da3003f0SBill Paul if (sc->bge_asicrev == BGE_ASICREV_BCM5704 && sc->bge_tbi) { 2457da3003f0SBill Paul uint32_t serdescfg; 2458da3003f0SBill Paul serdescfg = CSR_READ_4(sc, BGE_SERDES_CFG); 2459da3003f0SBill Paul serdescfg = (serdescfg & ~0xFFF) | 0x880; 2460da3003f0SBill Paul CSR_WRITE_4(sc, BGE_SERDES_CFG, serdescfg); 2461da3003f0SBill Paul } 2462da3003f0SBill Paul 2463e53d81eeSPaul Saab /* XXX: Broadcom Linux driver. */ 2464e53d81eeSPaul Saab if (sc->bge_pcie && sc->bge_chipid != BGE_CHIPID_BCM5750_A0) { 2465e53d81eeSPaul Saab uint32_t v; 2466e53d81eeSPaul Saab 2467e53d81eeSPaul Saab v = CSR_READ_4(sc, 0x7c00); 2468e53d81eeSPaul Saab CSR_WRITE_4(sc, 0x7c00, v | (1<<25)); 2469e53d81eeSPaul Saab } 247095d67482SBill Paul DELAY(10000); 247195d67482SBill Paul 247295d67482SBill Paul return; 247395d67482SBill Paul } 247495d67482SBill Paul 247595d67482SBill Paul /* 247695d67482SBill Paul * Frame reception handling. This is called if there's a frame 247795d67482SBill Paul * on the receive return list. 247895d67482SBill Paul * 247995d67482SBill Paul * Note: we have to be able to handle two possibilities here: 24801be6acb7SGleb Smirnoff * 1) the frame is from the jumbo receive ring 248195d67482SBill Paul * 2) the frame is from the standard receive ring 248295d67482SBill Paul */ 248395d67482SBill Paul 248495d67482SBill Paul static void 248595d67482SBill Paul bge_rxeof(sc) 248695d67482SBill Paul struct bge_softc *sc; 248795d67482SBill Paul { 248895d67482SBill Paul struct ifnet *ifp; 248995d67482SBill Paul int stdcnt = 0, jumbocnt = 0; 249095d67482SBill Paul 24910f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 24920f9bd73bSSam Leffler 2493fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 249495d67482SBill Paul 2495f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag, 2496e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_POSTREAD); 2497f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 2498f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_POSTREAD); 24995dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 2500e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 2501f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 2502f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 2503f41ac2beSBill Paul BUS_DMASYNC_POSTREAD); 2504f41ac2beSBill Paul } 2505f41ac2beSBill Paul 250695d67482SBill Paul while(sc->bge_rx_saved_considx != 2507f41ac2beSBill Paul sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx) { 250895d67482SBill Paul struct bge_rx_bd *cur_rx; 250995d67482SBill Paul u_int32_t rxidx; 251095d67482SBill Paul struct ether_header *eh; 251195d67482SBill Paul struct mbuf *m = NULL; 251295d67482SBill Paul u_int16_t vlan_tag = 0; 251395d67482SBill Paul int have_tag = 0; 251495d67482SBill Paul 251575719184SGleb Smirnoff #ifdef DEVICE_POLLING 251675719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 251775719184SGleb Smirnoff if (sc->rxcycles <= 0) 251875719184SGleb Smirnoff break; 251975719184SGleb Smirnoff sc->rxcycles--; 252075719184SGleb Smirnoff } 252175719184SGleb Smirnoff #endif 252275719184SGleb Smirnoff 252395d67482SBill Paul cur_rx = 2524f41ac2beSBill Paul &sc->bge_ldata.bge_rx_return_ring[sc->bge_rx_saved_considx]; 252595d67482SBill Paul 252695d67482SBill Paul rxidx = cur_rx->bge_idx; 25270434d1b8SBill Paul BGE_INC(sc->bge_rx_saved_considx, sc->bge_return_ring_cnt); 252895d67482SBill Paul 252995d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_VLAN_TAG) { 253095d67482SBill Paul have_tag = 1; 253195d67482SBill Paul vlan_tag = cur_rx->bge_vlan_tag; 253295d67482SBill Paul } 253395d67482SBill Paul 253495d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_JUMBO_RING) { 253595d67482SBill Paul BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT); 2536f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo, 2537f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[rxidx], 2538f41ac2beSBill Paul BUS_DMASYNC_POSTREAD); 2539f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo, 2540f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[rxidx]); 254195d67482SBill Paul m = sc->bge_cdata.bge_rx_jumbo_chain[rxidx]; 254295d67482SBill Paul sc->bge_cdata.bge_rx_jumbo_chain[rxidx] = NULL; 254395d67482SBill Paul jumbocnt++; 254495d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) { 254595d67482SBill Paul ifp->if_ierrors++; 254695d67482SBill Paul bge_newbuf_jumbo(sc, sc->bge_jumbo, m); 254795d67482SBill Paul continue; 254895d67482SBill Paul } 254995d67482SBill Paul if (bge_newbuf_jumbo(sc, 255095d67482SBill Paul sc->bge_jumbo, NULL) == ENOBUFS) { 255195d67482SBill Paul ifp->if_ierrors++; 255295d67482SBill Paul bge_newbuf_jumbo(sc, sc->bge_jumbo, m); 255395d67482SBill Paul continue; 255495d67482SBill Paul } 255595d67482SBill Paul } else { 255695d67482SBill Paul BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT); 2557f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_mtag, 2558f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[rxidx], 2559f41ac2beSBill Paul BUS_DMASYNC_POSTREAD); 2560f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag, 2561f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[rxidx]); 256295d67482SBill Paul m = sc->bge_cdata.bge_rx_std_chain[rxidx]; 256395d67482SBill Paul sc->bge_cdata.bge_rx_std_chain[rxidx] = NULL; 256495d67482SBill Paul stdcnt++; 256595d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) { 256695d67482SBill Paul ifp->if_ierrors++; 256795d67482SBill Paul bge_newbuf_std(sc, sc->bge_std, m); 256895d67482SBill Paul continue; 256995d67482SBill Paul } 257095d67482SBill Paul if (bge_newbuf_std(sc, sc->bge_std, 257195d67482SBill Paul NULL) == ENOBUFS) { 257295d67482SBill Paul ifp->if_ierrors++; 257395d67482SBill Paul bge_newbuf_std(sc, sc->bge_std, m); 257495d67482SBill Paul continue; 257595d67482SBill Paul } 257695d67482SBill Paul } 257795d67482SBill Paul 257895d67482SBill Paul ifp->if_ipackets++; 2579e65bed95SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 2580e255b776SJohn Polstra /* 2581e65bed95SPyun YongHyeon * For architectures with strict alignment we must make sure 2582e65bed95SPyun YongHyeon * the payload is aligned. 2583e255b776SJohn Polstra */ 2584e255b776SJohn Polstra if (sc->bge_rx_alignment_bug) { 2585e255b776SJohn Polstra bcopy(m->m_data, m->m_data + ETHER_ALIGN, 2586e255b776SJohn Polstra cur_rx->bge_len); 2587e255b776SJohn Polstra m->m_data += ETHER_ALIGN; 2588e255b776SJohn Polstra } 2589e255b776SJohn Polstra #endif 259095d67482SBill Paul eh = mtod(m, struct ether_header *); 2591473851baSPaul Saab m->m_pkthdr.len = m->m_len = cur_rx->bge_len - ETHER_CRC_LEN; 259295d67482SBill Paul m->m_pkthdr.rcvif = ifp; 259395d67482SBill Paul 2594eb48892eSDavid Greenman #if 0 /* currently broken for some packets, possibly related to TCP options */ 2595b874fdd4SYaroslav Tykhiy if (ifp->if_capenable & IFCAP_RXCSUM) { 259695d67482SBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 259795d67482SBill Paul if ((cur_rx->bge_ip_csum ^ 0xffff) == 0) 259895d67482SBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 259995d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_TCP_UDP_CSUM) { 260095d67482SBill Paul m->m_pkthdr.csum_data = 260195d67482SBill Paul cur_rx->bge_tcp_udp_csum; 26020189c944SBill Paul m->m_pkthdr.csum_flags |= CSUM_DATA_VALID; 260395d67482SBill Paul } 260495d67482SBill Paul } 2605eb48892eSDavid Greenman #endif 260695d67482SBill Paul 260795d67482SBill Paul /* 2608673d9191SSam Leffler * If we received a packet with a vlan tag, 2609673d9191SSam Leffler * attach that information to the packet. 261095d67482SBill Paul */ 2611d147662cSGleb Smirnoff if (have_tag) { 2612d147662cSGleb Smirnoff VLAN_INPUT_TAG(ifp, m, vlan_tag); 2613d147662cSGleb Smirnoff if (m == NULL) 2614d147662cSGleb Smirnoff continue; 2615d147662cSGleb Smirnoff } 261695d67482SBill Paul 26170f9bd73bSSam Leffler BGE_UNLOCK(sc); 2618673d9191SSam Leffler (*ifp->if_input)(ifp, m); 26190f9bd73bSSam Leffler BGE_LOCK(sc); 262095d67482SBill Paul } 262195d67482SBill Paul 2622e65bed95SPyun YongHyeon if (stdcnt > 0) 2623f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 2624e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREWRITE); 26255dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 2626e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 2627e65bed95SPyun YongHyeon if (jumbocnt > 0) 2628f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 2629f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 2630e65bed95SPyun YongHyeon BUS_DMASYNC_PREWRITE); 2631f41ac2beSBill Paul } 2632f41ac2beSBill Paul 263395d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_CONS0_LO, sc->bge_rx_saved_considx); 263495d67482SBill Paul if (stdcnt) 263595d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std); 263695d67482SBill Paul if (jumbocnt) 263795d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo); 263895d67482SBill Paul 263995d67482SBill Paul return; 264095d67482SBill Paul } 264195d67482SBill Paul 264295d67482SBill Paul static void 264395d67482SBill Paul bge_txeof(sc) 264495d67482SBill Paul struct bge_softc *sc; 264595d67482SBill Paul { 264695d67482SBill Paul struct bge_tx_bd *cur_tx = NULL; 264795d67482SBill Paul struct ifnet *ifp; 264895d67482SBill Paul 26490f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 26500f9bd73bSSam Leffler 2651fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 265295d67482SBill Paul 2653e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_tx_ring_tag, 2654e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_ring_map, 2655e65bed95SPyun YongHyeon BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE); 265695d67482SBill Paul /* 265795d67482SBill Paul * Go through our tx ring and free mbufs for those 265895d67482SBill Paul * frames that have been sent. 265995d67482SBill Paul */ 266095d67482SBill Paul while (sc->bge_tx_saved_considx != 2661f41ac2beSBill Paul sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx) { 266295d67482SBill Paul u_int32_t idx = 0; 266395d67482SBill Paul 266495d67482SBill Paul idx = sc->bge_tx_saved_considx; 2665f41ac2beSBill Paul cur_tx = &sc->bge_ldata.bge_tx_ring[idx]; 266695d67482SBill Paul if (cur_tx->bge_flags & BGE_TXBDFLAG_END) 266795d67482SBill Paul ifp->if_opackets++; 266895d67482SBill Paul if (sc->bge_cdata.bge_tx_chain[idx] != NULL) { 2669e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag, 2670e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_dmamap[idx], 2671e65bed95SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 2672f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag, 2673f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[idx]); 2674e65bed95SPyun YongHyeon m_freem(sc->bge_cdata.bge_tx_chain[idx]); 2675e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_chain[idx] = NULL; 267695d67482SBill Paul } 267795d67482SBill Paul sc->bge_txcnt--; 267895d67482SBill Paul BGE_INC(sc->bge_tx_saved_considx, BGE_TX_RING_CNT); 267995d67482SBill Paul ifp->if_timer = 0; 268095d67482SBill Paul } 268195d67482SBill Paul 268295d67482SBill Paul if (cur_tx != NULL) 268313f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 268495d67482SBill Paul 268595d67482SBill Paul return; 268695d67482SBill Paul } 268795d67482SBill Paul 268875719184SGleb Smirnoff #ifdef DEVICE_POLLING 268975719184SGleb Smirnoff static void 269075719184SGleb Smirnoff bge_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 269175719184SGleb Smirnoff { 269275719184SGleb Smirnoff struct bge_softc *sc = ifp->if_softc; 269375719184SGleb Smirnoff 269475719184SGleb Smirnoff BGE_LOCK(sc); 269575719184SGleb Smirnoff if (ifp->if_drv_flags & IFF_DRV_RUNNING) 269675719184SGleb Smirnoff bge_poll_locked(ifp, cmd, count); 269775719184SGleb Smirnoff BGE_UNLOCK(sc); 269875719184SGleb Smirnoff } 269975719184SGleb Smirnoff 270075719184SGleb Smirnoff static void 270175719184SGleb Smirnoff bge_poll_locked(struct ifnet *ifp, enum poll_cmd cmd, int count) 270275719184SGleb Smirnoff { 270375719184SGleb Smirnoff struct bge_softc *sc = ifp->if_softc; 270475719184SGleb Smirnoff 270575719184SGleb Smirnoff BGE_LOCK_ASSERT(sc); 270675719184SGleb Smirnoff 270775719184SGleb Smirnoff sc->rxcycles = count; 270875719184SGleb Smirnoff bge_rxeof(sc); 270975719184SGleb Smirnoff bge_txeof(sc); 271075719184SGleb Smirnoff if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 271175719184SGleb Smirnoff bge_start_locked(ifp); 271275719184SGleb Smirnoff 271375719184SGleb Smirnoff if (cmd == POLL_AND_CHECK_STATUS) { 2714dab5cd05SOleg Bulyzhin uint32_t statusword; 271575719184SGleb Smirnoff 2716dab5cd05SOleg Bulyzhin bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 2717e65bed95SPyun YongHyeon sc->bge_cdata.bge_status_map, BUS_DMASYNC_POSTREAD); 2718dab5cd05SOleg Bulyzhin 2719dab5cd05SOleg Bulyzhin statusword = atomic_readandclear_32(&sc->bge_ldata.bge_status_block->bge_status); 2720dab5cd05SOleg Bulyzhin 2721dab5cd05SOleg Bulyzhin if (sc->bge_asicrev == BGE_ASICREV_BCM5700 || 2722dab5cd05SOleg Bulyzhin statusword & BGE_STATFLAG_LINKSTATE_CHANGED) 2723dab5cd05SOleg Bulyzhin bge_link_upd(sc); 2724dab5cd05SOleg Bulyzhin 2725dab5cd05SOleg Bulyzhin bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 2726e65bed95SPyun YongHyeon sc->bge_cdata.bge_status_map, BUS_DMASYNC_PREREAD); 272775719184SGleb Smirnoff } 272875719184SGleb Smirnoff } 272975719184SGleb Smirnoff #endif /* DEVICE_POLLING */ 273075719184SGleb Smirnoff 273195d67482SBill Paul static void 273295d67482SBill Paul bge_intr(xsc) 273395d67482SBill Paul void *xsc; 273495d67482SBill Paul { 273595d67482SBill Paul struct bge_softc *sc; 273695d67482SBill Paul struct ifnet *ifp; 2737dab5cd05SOleg Bulyzhin uint32_t statusword; 273895d67482SBill Paul 273995d67482SBill Paul sc = xsc; 2740f41ac2beSBill Paul 27410f9bd73bSSam Leffler BGE_LOCK(sc); 27420f9bd73bSSam Leffler 2743dab5cd05SOleg Bulyzhin ifp = sc->bge_ifp; 2744dab5cd05SOleg Bulyzhin 274575719184SGleb Smirnoff #ifdef DEVICE_POLLING 274675719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 274775719184SGleb Smirnoff BGE_UNLOCK(sc); 274875719184SGleb Smirnoff return; 274975719184SGleb Smirnoff } 275075719184SGleb Smirnoff #endif 275175719184SGleb Smirnoff 2752f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 2753e65bed95SPyun YongHyeon sc->bge_cdata.bge_status_map, BUS_DMASYNC_POSTREAD); 2754f41ac2beSBill Paul 2755487a8c7eSPaul Saab statusword = 2756f41ac2beSBill Paul atomic_readandclear_32(&sc->bge_ldata.bge_status_block->bge_status); 275795d67482SBill Paul 275895d67482SBill Paul #ifdef notdef 275995d67482SBill Paul /* Avoid this for now -- checking this register is expensive. */ 276095d67482SBill Paul /* Make sure this is really our interrupt. */ 276195d67482SBill Paul if (!(CSR_READ_4(sc, BGE_MISC_LOCAL_CTL) & BGE_MLC_INTR_STATE)) 276295d67482SBill Paul return; 276395d67482SBill Paul #endif 276495d67482SBill Paul /* Ack interrupt and stop others from occuring. */ 276595d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1); 276695d67482SBill Paul 2767dab5cd05SOleg Bulyzhin if (sc->bge_asicrev == BGE_ASICREV_BCM5700 || 2768dab5cd05SOleg Bulyzhin statusword & BGE_STATFLAG_LINKSTATE_CHANGED) 2769dab5cd05SOleg Bulyzhin bge_link_upd(sc); 277095d67482SBill Paul 277113f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 277295d67482SBill Paul /* Check RX return ring producer/consumer */ 277395d67482SBill Paul bge_rxeof(sc); 277495d67482SBill Paul 277595d67482SBill Paul /* Check TX ring producer/consumer */ 277695d67482SBill Paul bge_txeof(sc); 277795d67482SBill Paul } 277895d67482SBill Paul 277995d67482SBill Paul /* Re-enable interrupts. */ 278095d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 0); 278195d67482SBill Paul 278213f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING && 278313f4c340SRobert Watson !IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 27840f9bd73bSSam Leffler bge_start_locked(ifp); 27850f9bd73bSSam Leffler 27860f9bd73bSSam Leffler BGE_UNLOCK(sc); 278795d67482SBill Paul 278895d67482SBill Paul return; 278995d67482SBill Paul } 279095d67482SBill Paul 279195d67482SBill Paul static void 27920f9bd73bSSam Leffler bge_tick_locked(sc) 279395d67482SBill Paul struct bge_softc *sc; 27940f9bd73bSSam Leffler { 279595d67482SBill Paul struct mii_data *mii = NULL; 279695d67482SBill Paul struct ifnet *ifp; 279795d67482SBill Paul 27980f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 279995d67482SBill Paul 2800dab5cd05SOleg Bulyzhin ifp = sc->bge_ifp; 2801dab5cd05SOleg Bulyzhin 2802e53d81eeSPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5705 || 2803e53d81eeSPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5750) 28040434d1b8SBill Paul bge_stats_update_regs(sc); 28050434d1b8SBill Paul else 280695d67482SBill Paul bge_stats_update(sc); 280795d67482SBill Paul 280895d67482SBill Paul if (sc->bge_tbi) { 2809dab5cd05SOleg Bulyzhin if (!sc->bge_link) { 281095d67482SBill Paul if (CSR_READ_4(sc, BGE_MAC_STS) & 281195d67482SBill Paul BGE_MACSTAT_TBI_PCS_SYNCHED) { 281295d67482SBill Paul sc->bge_link++; 2813da3003f0SBill Paul if (sc->bge_asicrev == BGE_ASICREV_BCM5704) 2814da3003f0SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, 2815da3003f0SBill Paul BGE_MACMODE_TBI_SEND_CFGS); 281695d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_STS, 0xFFFFFFFF); 2817649ce479SPoul-Henning Kamp if (bootverbose) 2818649ce479SPoul-Henning Kamp printf("bge%d: gigabit link up\n", 2819649ce479SPoul-Henning Kamp sc->bge_unit); 28204d665c4dSDag-Erling Smørgrav if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 28210f9bd73bSSam Leffler bge_start_locked(ifp); 282295d67482SBill Paul } 282395d67482SBill Paul } 2824dab5cd05SOleg Bulyzhin } 2825dab5cd05SOleg Bulyzhin else { 282695d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 282795d67482SBill Paul mii_tick(mii); 282895d67482SBill Paul 2829b2561871SJonathan Lemon if (!sc->bge_link && mii->mii_media_status & IFM_ACTIVE && 283095d67482SBill Paul IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 283195d67482SBill Paul sc->bge_link++; 2832649ce479SPoul-Henning Kamp if ((IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T || 2833649ce479SPoul-Henning Kamp IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_SX)&& 2834649ce479SPoul-Henning Kamp bootverbose) 2835649ce479SPoul-Henning Kamp printf("bge%d: gigabit link up\n", sc->bge_unit); 28364d665c4dSDag-Erling Smørgrav if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 28370f9bd73bSSam Leffler bge_start_locked(ifp); 283895d67482SBill Paul } 2839dab5cd05SOleg Bulyzhin } 284095d67482SBill Paul 2841dab5cd05SOleg Bulyzhin callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc); 284295d67482SBill Paul } 284395d67482SBill Paul 284495d67482SBill Paul static void 28450f9bd73bSSam Leffler bge_tick(xsc) 28460f9bd73bSSam Leffler void *xsc; 28470f9bd73bSSam Leffler { 28480f9bd73bSSam Leffler struct bge_softc *sc; 28490f9bd73bSSam Leffler 28500f9bd73bSSam Leffler sc = xsc; 28510f9bd73bSSam Leffler 28520f9bd73bSSam Leffler BGE_LOCK(sc); 28530f9bd73bSSam Leffler bge_tick_locked(sc); 28540f9bd73bSSam Leffler BGE_UNLOCK(sc); 28550f9bd73bSSam Leffler } 28560f9bd73bSSam Leffler 28570f9bd73bSSam Leffler static void 28580434d1b8SBill Paul bge_stats_update_regs(sc) 28590434d1b8SBill Paul struct bge_softc *sc; 28600434d1b8SBill Paul { 28610434d1b8SBill Paul struct ifnet *ifp; 28620434d1b8SBill Paul struct bge_mac_stats_regs stats; 28630434d1b8SBill Paul u_int32_t *s; 28640434d1b8SBill Paul int i; 28650434d1b8SBill Paul 2866fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 28670434d1b8SBill Paul 28680434d1b8SBill Paul s = (u_int32_t *)&stats; 28690434d1b8SBill Paul for (i = 0; i < sizeof(struct bge_mac_stats_regs); i += 4) { 28700434d1b8SBill Paul *s = CSR_READ_4(sc, BGE_RX_STATS + i); 28710434d1b8SBill Paul s++; 28720434d1b8SBill Paul } 28730434d1b8SBill Paul 28740434d1b8SBill Paul ifp->if_collisions += 28750434d1b8SBill Paul (stats.dot3StatsSingleCollisionFrames + 28760434d1b8SBill Paul stats.dot3StatsMultipleCollisionFrames + 28770434d1b8SBill Paul stats.dot3StatsExcessiveCollisions + 28780434d1b8SBill Paul stats.dot3StatsLateCollisions) - 28790434d1b8SBill Paul ifp->if_collisions; 28800434d1b8SBill Paul 28810434d1b8SBill Paul return; 28820434d1b8SBill Paul } 28830434d1b8SBill Paul 28840434d1b8SBill Paul static void 288595d67482SBill Paul bge_stats_update(sc) 288695d67482SBill Paul struct bge_softc *sc; 288795d67482SBill Paul { 288895d67482SBill Paul struct ifnet *ifp; 2889e907febfSPyun YongHyeon bus_size_t stats; 289095d67482SBill Paul 2891fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 289295d67482SBill Paul 2893e907febfSPyun YongHyeon stats = BGE_MEMWIN_START + BGE_STATS_BLOCK; 2894e907febfSPyun YongHyeon 2895e907febfSPyun YongHyeon #define READ_STAT(sc, stats, stat) \ 2896e907febfSPyun YongHyeon CSR_READ_4(sc, stats + offsetof(struct bge_stats, stat)) 289795d67482SBill Paul 289895d67482SBill Paul ifp->if_collisions += 2899e907febfSPyun YongHyeon (READ_STAT(sc, stats, 2900e907febfSPyun YongHyeon txstats.dot3StatsSingleCollisionFrames.bge_addr_lo) + 2901e907febfSPyun YongHyeon READ_STAT(sc, stats, 2902e907febfSPyun YongHyeon txstats.dot3StatsMultipleCollisionFrames.bge_addr_lo) + 2903e907febfSPyun YongHyeon READ_STAT(sc, stats, 2904e907febfSPyun YongHyeon txstats.dot3StatsExcessiveCollisions.bge_addr_lo) + 2905e907febfSPyun YongHyeon READ_STAT(sc, stats, 2906e907febfSPyun YongHyeon txstats.dot3StatsLateCollisions.bge_addr_lo)) - 290795d67482SBill Paul ifp->if_collisions; 290895d67482SBill Paul 2909e907febfSPyun YongHyeon #undef READ_STAT 2910e907febfSPyun YongHyeon 291195d67482SBill Paul #ifdef notdef 291295d67482SBill Paul ifp->if_collisions += 291395d67482SBill Paul (sc->bge_rdata->bge_info.bge_stats.dot3StatsSingleCollisionFrames + 291495d67482SBill Paul sc->bge_rdata->bge_info.bge_stats.dot3StatsMultipleCollisionFrames + 291595d67482SBill Paul sc->bge_rdata->bge_info.bge_stats.dot3StatsExcessiveCollisions + 291695d67482SBill Paul sc->bge_rdata->bge_info.bge_stats.dot3StatsLateCollisions) - 291795d67482SBill Paul ifp->if_collisions; 291895d67482SBill Paul #endif 291995d67482SBill Paul 292095d67482SBill Paul return; 292195d67482SBill Paul } 292295d67482SBill Paul 292395d67482SBill Paul /* 292495d67482SBill Paul * Encapsulate an mbuf chain in the tx ring by coupling the mbuf data 292595d67482SBill Paul * pointers to descriptors. 292695d67482SBill Paul */ 292795d67482SBill Paul static int 292895d67482SBill Paul bge_encap(sc, m_head, txidx) 292995d67482SBill Paul struct bge_softc *sc; 293095d67482SBill Paul struct mbuf *m_head; 29317e27542aSGleb Smirnoff uint32_t *txidx; 293295d67482SBill Paul { 29337e27542aSGleb Smirnoff bus_dma_segment_t segs[BGE_NSEG_NEW]; 2934f41ac2beSBill Paul bus_dmamap_t map; 29357e27542aSGleb Smirnoff struct bge_tx_bd *d = NULL; 29367e27542aSGleb Smirnoff struct m_tag *mtag; 29377e27542aSGleb Smirnoff uint32_t idx = *txidx; 29387e27542aSGleb Smirnoff uint16_t csum_flags = 0; 29397e27542aSGleb Smirnoff int nsegs, i, error; 294095d67482SBill Paul 294195d67482SBill Paul if (m_head->m_pkthdr.csum_flags) { 294295d67482SBill Paul if (m_head->m_pkthdr.csum_flags & CSUM_IP) 294395d67482SBill Paul csum_flags |= BGE_TXBDFLAG_IP_CSUM; 294495d67482SBill Paul if (m_head->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP)) 294595d67482SBill Paul csum_flags |= BGE_TXBDFLAG_TCP_UDP_CSUM; 294695d67482SBill Paul if (m_head->m_flags & M_LASTFRAG) 294795d67482SBill Paul csum_flags |= BGE_TXBDFLAG_IP_FRAG_END; 294895d67482SBill Paul else if (m_head->m_flags & M_FRAG) 294995d67482SBill Paul csum_flags |= BGE_TXBDFLAG_IP_FRAG; 295095d67482SBill Paul } 295195d67482SBill Paul 2952fc74a9f9SBrooks Davis mtag = VLAN_OUTPUT_TAG(sc->bge_ifp, m_head); 2953673d9191SSam Leffler 29547e27542aSGleb Smirnoff map = sc->bge_cdata.bge_tx_dmamap[idx]; 29557e27542aSGleb Smirnoff error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_mtag, map, 29567e27542aSGleb Smirnoff m_head, segs, &nsegs, BUS_DMA_NOWAIT); 29577e27542aSGleb Smirnoff if (error) { 29587e27542aSGleb Smirnoff if (error == EFBIG) { 29597e27542aSGleb Smirnoff struct mbuf *m0; 29607e27542aSGleb Smirnoff 29617e27542aSGleb Smirnoff m0 = m_defrag(m_head, M_DONTWAIT); 29627e27542aSGleb Smirnoff if (m0 == NULL) 29637e27542aSGleb Smirnoff return (ENOBUFS); 29647e27542aSGleb Smirnoff m_head = m0; 29657e27542aSGleb Smirnoff error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_mtag, 29667e27542aSGleb Smirnoff map, m_head, segs, &nsegs, BUS_DMA_NOWAIT); 29677e27542aSGleb Smirnoff } 29687e27542aSGleb Smirnoff if (error) 29697e27542aSGleb Smirnoff return (error); 29707e27542aSGleb Smirnoff } 29717e27542aSGleb Smirnoff 297295d67482SBill Paul /* 297395d67482SBill Paul * Sanity check: avoid coming within 16 descriptors 297495d67482SBill Paul * of the end of the ring. 297595d67482SBill Paul */ 29767e27542aSGleb Smirnoff if (nsegs > (BGE_TX_RING_CNT - sc->bge_txcnt - 16)) { 29777e27542aSGleb Smirnoff bus_dmamap_unload(sc->bge_cdata.bge_mtag, map); 297895d67482SBill Paul return (ENOBUFS); 29797e27542aSGleb Smirnoff } 29807e27542aSGleb Smirnoff 2981e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag, map, BUS_DMASYNC_PREWRITE); 2982e65bed95SPyun YongHyeon 29837e27542aSGleb Smirnoff for (i = 0; ; i++) { 29847e27542aSGleb Smirnoff d = &sc->bge_ldata.bge_tx_ring[idx]; 29857e27542aSGleb Smirnoff d->bge_addr.bge_addr_lo = BGE_ADDR_LO(segs[i].ds_addr); 29867e27542aSGleb Smirnoff d->bge_addr.bge_addr_hi = BGE_ADDR_HI(segs[i].ds_addr); 29877e27542aSGleb Smirnoff d->bge_len = segs[i].ds_len; 29887e27542aSGleb Smirnoff d->bge_flags = csum_flags; 29897e27542aSGleb Smirnoff if (i == nsegs - 1) 29907e27542aSGleb Smirnoff break; 29917e27542aSGleb Smirnoff BGE_INC(idx, BGE_TX_RING_CNT); 29927e27542aSGleb Smirnoff } 29937e27542aSGleb Smirnoff 29947e27542aSGleb Smirnoff /* Mark the last segment as end of packet... */ 29957e27542aSGleb Smirnoff d->bge_flags |= BGE_TXBDFLAG_END; 29967e27542aSGleb Smirnoff /* ... and put VLAN tag into first segment. */ 29977e27542aSGleb Smirnoff d = &sc->bge_ldata.bge_tx_ring[*txidx]; 29987e27542aSGleb Smirnoff if (mtag != NULL) { 29997e27542aSGleb Smirnoff d->bge_flags |= BGE_TXBDFLAG_VLAN_TAG; 30007e27542aSGleb Smirnoff d->bge_vlan_tag = VLAN_TAG_VALUE(mtag); 30017e27542aSGleb Smirnoff } else 30027e27542aSGleb Smirnoff d->bge_vlan_tag = 0; 3003f41ac2beSBill Paul 3004f41ac2beSBill Paul /* 3005f41ac2beSBill Paul * Insure that the map for this transmission 3006f41ac2beSBill Paul * is placed at the array index of the last descriptor 3007f41ac2beSBill Paul * in this chain. 3008f41ac2beSBill Paul */ 30097e27542aSGleb Smirnoff sc->bge_cdata.bge_tx_dmamap[*txidx] = sc->bge_cdata.bge_tx_dmamap[idx]; 30107e27542aSGleb Smirnoff sc->bge_cdata.bge_tx_dmamap[idx] = map; 30117e27542aSGleb Smirnoff sc->bge_cdata.bge_tx_chain[idx] = m_head; 30127e27542aSGleb Smirnoff sc->bge_txcnt += nsegs; 301395d67482SBill Paul 30147e27542aSGleb Smirnoff BGE_INC(idx, BGE_TX_RING_CNT); 30157e27542aSGleb Smirnoff *txidx = idx; 301695d67482SBill Paul 301795d67482SBill Paul return (0); 301895d67482SBill Paul } 301995d67482SBill Paul 302095d67482SBill Paul /* 302195d67482SBill Paul * Main transmit routine. To avoid having to do mbuf copies, we put pointers 302295d67482SBill Paul * to the mbuf data regions directly in the transmit descriptors. 302395d67482SBill Paul */ 302495d67482SBill Paul static void 30250f9bd73bSSam Leffler bge_start_locked(ifp) 302695d67482SBill Paul struct ifnet *ifp; 302795d67482SBill Paul { 302895d67482SBill Paul struct bge_softc *sc; 302995d67482SBill Paul struct mbuf *m_head = NULL; 303014bbd30fSGleb Smirnoff uint32_t prodidx; 3031303a718cSDag-Erling Smørgrav int count = 0; 303295d67482SBill Paul 303395d67482SBill Paul sc = ifp->if_softc; 303495d67482SBill Paul 3035dab5cd05SOleg Bulyzhin if (!sc->bge_link || IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 303695d67482SBill Paul return; 303795d67482SBill Paul 303814bbd30fSGleb Smirnoff prodidx = sc->bge_tx_prodidx; 303995d67482SBill Paul 304095d67482SBill Paul while(sc->bge_cdata.bge_tx_chain[prodidx] == NULL) { 30414d665c4dSDag-Erling Smørgrav IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 304295d67482SBill Paul if (m_head == NULL) 304395d67482SBill Paul break; 304495d67482SBill Paul 304595d67482SBill Paul /* 304695d67482SBill Paul * XXX 3047b874fdd4SYaroslav Tykhiy * The code inside the if() block is never reached since we 3048b874fdd4SYaroslav Tykhiy * must mark CSUM_IP_FRAGS in our if_hwassist to start getting 3049b874fdd4SYaroslav Tykhiy * requests to checksum TCP/UDP in a fragmented packet. 3050b874fdd4SYaroslav Tykhiy * 3051b874fdd4SYaroslav Tykhiy * XXX 305295d67482SBill Paul * safety overkill. If this is a fragmented packet chain 305395d67482SBill Paul * with delayed TCP/UDP checksums, then only encapsulate 305495d67482SBill Paul * it if we have enough descriptors to handle the entire 305595d67482SBill Paul * chain at once. 305695d67482SBill Paul * (paranoia -- may not actually be needed) 305795d67482SBill Paul */ 305895d67482SBill Paul if (m_head->m_flags & M_FIRSTFRAG && 305995d67482SBill Paul m_head->m_pkthdr.csum_flags & (CSUM_DELAY_DATA)) { 306095d67482SBill Paul if ((BGE_TX_RING_CNT - sc->bge_txcnt) < 306195d67482SBill Paul m_head->m_pkthdr.csum_data + 16) { 30624d665c4dSDag-Erling Smørgrav IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 306313f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 306495d67482SBill Paul break; 306595d67482SBill Paul } 306695d67482SBill Paul } 306795d67482SBill Paul 306895d67482SBill Paul /* 306995d67482SBill Paul * Pack the data into the transmit ring. If we 307095d67482SBill Paul * don't have room, set the OACTIVE flag and wait 307195d67482SBill Paul * for the NIC to drain the ring. 307295d67482SBill Paul */ 307395d67482SBill Paul if (bge_encap(sc, m_head, &prodidx)) { 30744d665c4dSDag-Erling Smørgrav IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 307513f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 307695d67482SBill Paul break; 307795d67482SBill Paul } 3078303a718cSDag-Erling Smørgrav ++count; 307995d67482SBill Paul 308095d67482SBill Paul /* 308195d67482SBill Paul * If there's a BPF listener, bounce a copy of this frame 308295d67482SBill Paul * to him. 308395d67482SBill Paul */ 3084673d9191SSam Leffler BPF_MTAP(ifp, m_head); 308595d67482SBill Paul } 308695d67482SBill Paul 3087303a718cSDag-Erling Smørgrav if (count == 0) { 3088303a718cSDag-Erling Smørgrav /* no packets were dequeued */ 3089303a718cSDag-Erling Smørgrav return; 3090303a718cSDag-Erling Smørgrav } 3091303a718cSDag-Erling Smørgrav 309295d67482SBill Paul /* Transmit */ 309395d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx); 30943927098fSPaul Saab /* 5700 b2 errata */ 3095e0ced696SPaul Saab if (sc->bge_chiprev == BGE_CHIPREV_5700_BX) 30963927098fSPaul Saab CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx); 309795d67482SBill Paul 309814bbd30fSGleb Smirnoff sc->bge_tx_prodidx = prodidx; 309914bbd30fSGleb Smirnoff 310095d67482SBill Paul /* 310195d67482SBill Paul * Set a timeout in case the chip goes out to lunch. 310295d67482SBill Paul */ 310395d67482SBill Paul ifp->if_timer = 5; 310495d67482SBill Paul 310595d67482SBill Paul return; 310695d67482SBill Paul } 310795d67482SBill Paul 31080f9bd73bSSam Leffler /* 31090f9bd73bSSam Leffler * Main transmit routine. To avoid having to do mbuf copies, we put pointers 31100f9bd73bSSam Leffler * to the mbuf data regions directly in the transmit descriptors. 31110f9bd73bSSam Leffler */ 311295d67482SBill Paul static void 31130f9bd73bSSam Leffler bge_start(ifp) 31140f9bd73bSSam Leffler struct ifnet *ifp; 311595d67482SBill Paul { 31160f9bd73bSSam Leffler struct bge_softc *sc; 31170f9bd73bSSam Leffler 31180f9bd73bSSam Leffler sc = ifp->if_softc; 31190f9bd73bSSam Leffler BGE_LOCK(sc); 31200f9bd73bSSam Leffler bge_start_locked(ifp); 31210f9bd73bSSam Leffler BGE_UNLOCK(sc); 31220f9bd73bSSam Leffler } 31230f9bd73bSSam Leffler 31240f9bd73bSSam Leffler static void 31250f9bd73bSSam Leffler bge_init_locked(sc) 31260f9bd73bSSam Leffler struct bge_softc *sc; 31270f9bd73bSSam Leffler { 312895d67482SBill Paul struct ifnet *ifp; 312995d67482SBill Paul u_int16_t *m; 313095d67482SBill Paul 31310f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 313295d67482SBill Paul 3133fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 313495d67482SBill Paul 313513f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) 313695d67482SBill Paul return; 313795d67482SBill Paul 313895d67482SBill Paul /* Cancel pending I/O and flush buffers. */ 313995d67482SBill Paul bge_stop(sc); 314095d67482SBill Paul bge_reset(sc); 314195d67482SBill Paul bge_chipinit(sc); 314295d67482SBill Paul 314395d67482SBill Paul /* 314495d67482SBill Paul * Init the various state machines, ring 314595d67482SBill Paul * control blocks and firmware. 314695d67482SBill Paul */ 314795d67482SBill Paul if (bge_blockinit(sc)) { 314895d67482SBill Paul printf("bge%d: initialization failure\n", sc->bge_unit); 314995d67482SBill Paul return; 315095d67482SBill Paul } 315195d67482SBill Paul 3152fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 315395d67482SBill Paul 315495d67482SBill Paul /* Specify MTU. */ 315595d67482SBill Paul CSR_WRITE_4(sc, BGE_RX_MTU, ifp->if_mtu + 3156859c6c7dSBill Paul ETHER_HDR_LEN + ETHER_CRC_LEN + ETHER_VLAN_ENCAP_LEN); 315795d67482SBill Paul 315895d67482SBill Paul /* Load our MAC address. */ 31594a0d6638SRuslan Ermilov m = (u_int16_t *)IF_LLADDR(sc->bge_ifp); 316095d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_ADDR1_LO, htons(m[0])); 316195d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_ADDR1_HI, (htons(m[1]) << 16) | htons(m[2])); 316295d67482SBill Paul 316395d67482SBill Paul /* Enable or disable promiscuous mode as needed. */ 316495d67482SBill Paul if (ifp->if_flags & IFF_PROMISC) { 316595d67482SBill Paul BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC); 316695d67482SBill Paul } else { 316795d67482SBill Paul BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC); 316895d67482SBill Paul } 316995d67482SBill Paul 317095d67482SBill Paul /* Program multicast filter. */ 317195d67482SBill Paul bge_setmulti(sc); 317295d67482SBill Paul 317395d67482SBill Paul /* Init RX ring. */ 317495d67482SBill Paul bge_init_rx_ring_std(sc); 317595d67482SBill Paul 31760434d1b8SBill Paul /* 31770434d1b8SBill Paul * Workaround for a bug in 5705 ASIC rev A0. Poll the NIC's 31780434d1b8SBill Paul * memory to insure that the chip has in fact read the first 31790434d1b8SBill Paul * entry of the ring. 31800434d1b8SBill Paul */ 31810434d1b8SBill Paul if (sc->bge_chipid == BGE_CHIPID_BCM5705_A0) { 31820434d1b8SBill Paul u_int32_t v, i; 31830434d1b8SBill Paul for (i = 0; i < 10; i++) { 31840434d1b8SBill Paul DELAY(20); 31850434d1b8SBill Paul v = bge_readmem_ind(sc, BGE_STD_RX_RINGS + 8); 31860434d1b8SBill Paul if (v == (MCLBYTES - ETHER_ALIGN)) 31870434d1b8SBill Paul break; 31880434d1b8SBill Paul } 31890434d1b8SBill Paul if (i == 10) 31900434d1b8SBill Paul printf ("bge%d: 5705 A0 chip failed to load RX ring\n", 31910434d1b8SBill Paul sc->bge_unit); 31920434d1b8SBill Paul } 31930434d1b8SBill Paul 319495d67482SBill Paul /* Init jumbo RX ring. */ 319595d67482SBill Paul if (ifp->if_mtu > (ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN)) 319695d67482SBill Paul bge_init_rx_ring_jumbo(sc); 319795d67482SBill Paul 319895d67482SBill Paul /* Init our RX return ring index */ 319995d67482SBill Paul sc->bge_rx_saved_considx = 0; 320095d67482SBill Paul 320195d67482SBill Paul /* Init TX ring. */ 320295d67482SBill Paul bge_init_tx_ring(sc); 320395d67482SBill Paul 320495d67482SBill Paul /* Turn on transmitter */ 320595d67482SBill Paul BGE_SETBIT(sc, BGE_TX_MODE, BGE_TXMODE_ENABLE); 320695d67482SBill Paul 320795d67482SBill Paul /* Turn on receiver */ 320895d67482SBill Paul BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE); 320995d67482SBill Paul 321095d67482SBill Paul /* Tell firmware we're alive. */ 321195d67482SBill Paul BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 321295d67482SBill Paul 321375719184SGleb Smirnoff #ifdef DEVICE_POLLING 321475719184SGleb Smirnoff /* Disable interrupts if we are polling. */ 321575719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 321675719184SGleb Smirnoff BGE_SETBIT(sc, BGE_PCI_MISC_CTL, 321775719184SGleb Smirnoff BGE_PCIMISCCTL_MASK_PCI_INTR); 321875719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1); 321975719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 1); 322075719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 1); 322175719184SGleb Smirnoff } else 322275719184SGleb Smirnoff #endif 322375719184SGleb Smirnoff 322495d67482SBill Paul /* Enable host interrupts. */ 322575719184SGleb Smirnoff { 322695d67482SBill Paul BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_CLEAR_INTA); 322795d67482SBill Paul BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR); 322895d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 0); 322975719184SGleb Smirnoff } 323095d67482SBill Paul 323195d67482SBill Paul bge_ifmedia_upd(ifp); 323295d67482SBill Paul 323313f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 323413f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 323595d67482SBill Paul 32360f9bd73bSSam Leffler callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc); 323795d67482SBill Paul 32380f9bd73bSSam Leffler return; 32390f9bd73bSSam Leffler } 32400f9bd73bSSam Leffler 32410f9bd73bSSam Leffler static void 32420f9bd73bSSam Leffler bge_init(xsc) 32430f9bd73bSSam Leffler void *xsc; 32440f9bd73bSSam Leffler { 32450f9bd73bSSam Leffler struct bge_softc *sc = xsc; 32460f9bd73bSSam Leffler 32470f9bd73bSSam Leffler BGE_LOCK(sc); 32480f9bd73bSSam Leffler bge_init_locked(sc); 32490f9bd73bSSam Leffler BGE_UNLOCK(sc); 325095d67482SBill Paul 325195d67482SBill Paul return; 325295d67482SBill Paul } 325395d67482SBill Paul 325495d67482SBill Paul /* 325595d67482SBill Paul * Set media options. 325695d67482SBill Paul */ 325795d67482SBill Paul static int 325895d67482SBill Paul bge_ifmedia_upd(ifp) 325995d67482SBill Paul struct ifnet *ifp; 326095d67482SBill Paul { 326195d67482SBill Paul struct bge_softc *sc; 326295d67482SBill Paul struct mii_data *mii; 326395d67482SBill Paul struct ifmedia *ifm; 326495d67482SBill Paul 326595d67482SBill Paul sc = ifp->if_softc; 326695d67482SBill Paul ifm = &sc->bge_ifmedia; 326795d67482SBill Paul 326895d67482SBill Paul /* If this is a 1000baseX NIC, enable the TBI port. */ 326995d67482SBill Paul if (sc->bge_tbi) { 327095d67482SBill Paul if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER) 327195d67482SBill Paul return(EINVAL); 327295d67482SBill Paul switch(IFM_SUBTYPE(ifm->ifm_media)) { 327395d67482SBill Paul case IFM_AUTO: 3274ff50922bSDoug White #ifndef BGE_FAKE_AUTONEG 3275ff50922bSDoug White /* 3276ff50922bSDoug White * The BCM5704 ASIC appears to have a special 3277ff50922bSDoug White * mechanism for programming the autoneg 3278ff50922bSDoug White * advertisement registers in TBI mode. 3279ff50922bSDoug White */ 3280ff50922bSDoug White if (sc->bge_asicrev == BGE_ASICREV_BCM5704) { 3281ff50922bSDoug White uint32_t sgdig; 3282ff50922bSDoug White CSR_WRITE_4(sc, BGE_TX_TBI_AUTONEG, 0); 3283ff50922bSDoug White sgdig = CSR_READ_4(sc, BGE_SGDIG_CFG); 3284ff50922bSDoug White sgdig |= BGE_SGDIGCFG_AUTO| 3285ff50922bSDoug White BGE_SGDIGCFG_PAUSE_CAP| 3286ff50922bSDoug White BGE_SGDIGCFG_ASYM_PAUSE; 3287ff50922bSDoug White CSR_WRITE_4(sc, BGE_SGDIG_CFG, 3288ff50922bSDoug White sgdig|BGE_SGDIGCFG_SEND); 3289ff50922bSDoug White DELAY(5); 3290ff50922bSDoug White CSR_WRITE_4(sc, BGE_SGDIG_CFG, sgdig); 3291ff50922bSDoug White } 3292ff50922bSDoug White #endif 329395d67482SBill Paul break; 329495d67482SBill Paul case IFM_1000_SX: 329595d67482SBill Paul if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) { 329695d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, 329795d67482SBill Paul BGE_MACMODE_HALF_DUPLEX); 329895d67482SBill Paul } else { 329995d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, 330095d67482SBill Paul BGE_MACMODE_HALF_DUPLEX); 330195d67482SBill Paul } 330295d67482SBill Paul break; 330395d67482SBill Paul default: 330495d67482SBill Paul return(EINVAL); 330595d67482SBill Paul } 330695d67482SBill Paul return(0); 330795d67482SBill Paul } 330895d67482SBill Paul 330995d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 331095d67482SBill Paul sc->bge_link = 0; 331195d67482SBill Paul if (mii->mii_instance) { 331295d67482SBill Paul struct mii_softc *miisc; 331395d67482SBill Paul for (miisc = LIST_FIRST(&mii->mii_phys); miisc != NULL; 331495d67482SBill Paul miisc = LIST_NEXT(miisc, mii_list)) 331595d67482SBill Paul mii_phy_reset(miisc); 331695d67482SBill Paul } 331795d67482SBill Paul mii_mediachg(mii); 331895d67482SBill Paul 331995d67482SBill Paul return(0); 332095d67482SBill Paul } 332195d67482SBill Paul 332295d67482SBill Paul /* 332395d67482SBill Paul * Report current media status. 332495d67482SBill Paul */ 332595d67482SBill Paul static void 332695d67482SBill Paul bge_ifmedia_sts(ifp, ifmr) 332795d67482SBill Paul struct ifnet *ifp; 332895d67482SBill Paul struct ifmediareq *ifmr; 332995d67482SBill Paul { 333095d67482SBill Paul struct bge_softc *sc; 333195d67482SBill Paul struct mii_data *mii; 333295d67482SBill Paul 333395d67482SBill Paul sc = ifp->if_softc; 333495d67482SBill Paul 333595d67482SBill Paul if (sc->bge_tbi) { 333695d67482SBill Paul ifmr->ifm_status = IFM_AVALID; 333795d67482SBill Paul ifmr->ifm_active = IFM_ETHER; 333895d67482SBill Paul if (CSR_READ_4(sc, BGE_MAC_STS) & 333995d67482SBill Paul BGE_MACSTAT_TBI_PCS_SYNCHED) 334095d67482SBill Paul ifmr->ifm_status |= IFM_ACTIVE; 334195d67482SBill Paul ifmr->ifm_active |= IFM_1000_SX; 334295d67482SBill Paul if (CSR_READ_4(sc, BGE_MAC_MODE) & BGE_MACMODE_HALF_DUPLEX) 334395d67482SBill Paul ifmr->ifm_active |= IFM_HDX; 334495d67482SBill Paul else 334595d67482SBill Paul ifmr->ifm_active |= IFM_FDX; 334695d67482SBill Paul return; 334795d67482SBill Paul } 334895d67482SBill Paul 334995d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 335095d67482SBill Paul mii_pollstat(mii); 335195d67482SBill Paul ifmr->ifm_active = mii->mii_media_active; 335295d67482SBill Paul ifmr->ifm_status = mii->mii_media_status; 335395d67482SBill Paul 335495d67482SBill Paul return; 335595d67482SBill Paul } 335695d67482SBill Paul 335795d67482SBill Paul static int 335895d67482SBill Paul bge_ioctl(ifp, command, data) 335995d67482SBill Paul struct ifnet *ifp; 336095d67482SBill Paul u_long command; 336195d67482SBill Paul caddr_t data; 336295d67482SBill Paul { 336395d67482SBill Paul struct bge_softc *sc = ifp->if_softc; 336495d67482SBill Paul struct ifreq *ifr = (struct ifreq *) data; 33650f9bd73bSSam Leffler int mask, error = 0; 336695d67482SBill Paul struct mii_data *mii; 336795d67482SBill Paul 336895d67482SBill Paul switch(command) { 336995d67482SBill Paul case SIOCSIFMTU: 33700434d1b8SBill Paul /* Disallow jumbo frames on 5705. */ 3371e53d81eeSPaul Saab if (((sc->bge_asicrev == BGE_ASICREV_BCM5705 || 3372e53d81eeSPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5750) && 33730434d1b8SBill Paul ifr->ifr_mtu > ETHERMTU) || ifr->ifr_mtu > BGE_JUMBO_MTU) 337495d67482SBill Paul error = EINVAL; 337595d67482SBill Paul else { 337695d67482SBill Paul ifp->if_mtu = ifr->ifr_mtu; 337713f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 337895d67482SBill Paul bge_init(sc); 337995d67482SBill Paul } 338095d67482SBill Paul break; 338195d67482SBill Paul case SIOCSIFFLAGS: 33820f9bd73bSSam Leffler BGE_LOCK(sc); 338395d67482SBill Paul if (ifp->if_flags & IFF_UP) { 338495d67482SBill Paul /* 338595d67482SBill Paul * If only the state of the PROMISC flag changed, 338695d67482SBill Paul * then just use the 'set promisc mode' command 338795d67482SBill Paul * instead of reinitializing the entire NIC. Doing 338895d67482SBill Paul * a full re-init means reloading the firmware and 338995d67482SBill Paul * waiting for it to start up, which may take a 339095d67482SBill Paul * second or two. 339195d67482SBill Paul */ 339213f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING && 339395d67482SBill Paul ifp->if_flags & IFF_PROMISC && 339495d67482SBill Paul !(sc->bge_if_flags & IFF_PROMISC)) { 339595d67482SBill Paul BGE_SETBIT(sc, BGE_RX_MODE, 339695d67482SBill Paul BGE_RXMODE_RX_PROMISC); 339713f4c340SRobert Watson } else if (ifp->if_drv_flags & IFF_DRV_RUNNING && 339895d67482SBill Paul !(ifp->if_flags & IFF_PROMISC) && 339995d67482SBill Paul sc->bge_if_flags & IFF_PROMISC) { 340095d67482SBill Paul BGE_CLRBIT(sc, BGE_RX_MODE, 340195d67482SBill Paul BGE_RXMODE_RX_PROMISC); 340295d67482SBill Paul } else 34030f9bd73bSSam Leffler bge_init_locked(sc); 340495d67482SBill Paul } else { 340513f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 340695d67482SBill Paul bge_stop(sc); 340795d67482SBill Paul } 340895d67482SBill Paul } 340995d67482SBill Paul sc->bge_if_flags = ifp->if_flags; 34100f9bd73bSSam Leffler BGE_UNLOCK(sc); 341195d67482SBill Paul error = 0; 341295d67482SBill Paul break; 341395d67482SBill Paul case SIOCADDMULTI: 341495d67482SBill Paul case SIOCDELMULTI: 341513f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 34160f9bd73bSSam Leffler BGE_LOCK(sc); 341795d67482SBill Paul bge_setmulti(sc); 34180f9bd73bSSam Leffler BGE_UNLOCK(sc); 341995d67482SBill Paul error = 0; 342095d67482SBill Paul } 342195d67482SBill Paul break; 342295d67482SBill Paul case SIOCSIFMEDIA: 342395d67482SBill Paul case SIOCGIFMEDIA: 342495d67482SBill Paul if (sc->bge_tbi) { 342595d67482SBill Paul error = ifmedia_ioctl(ifp, ifr, 342695d67482SBill Paul &sc->bge_ifmedia, command); 342795d67482SBill Paul } else { 342895d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 342995d67482SBill Paul error = ifmedia_ioctl(ifp, ifr, 343095d67482SBill Paul &mii->mii_media, command); 343195d67482SBill Paul } 343295d67482SBill Paul break; 343395d67482SBill Paul case SIOCSIFCAP: 343495d67482SBill Paul mask = ifr->ifr_reqcap ^ ifp->if_capenable; 343575719184SGleb Smirnoff #ifdef DEVICE_POLLING 343675719184SGleb Smirnoff if (mask & IFCAP_POLLING) { 343775719184SGleb Smirnoff if (ifr->ifr_reqcap & IFCAP_POLLING) { 343875719184SGleb Smirnoff error = ether_poll_register(bge_poll, ifp); 343975719184SGleb Smirnoff if (error) 344075719184SGleb Smirnoff return(error); 344175719184SGleb Smirnoff BGE_LOCK(sc); 344275719184SGleb Smirnoff BGE_SETBIT(sc, BGE_PCI_MISC_CTL, 344375719184SGleb Smirnoff BGE_PCIMISCCTL_MASK_PCI_INTR); 344475719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1); 344575719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 1); 344675719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 1); 344775719184SGleb Smirnoff ifp->if_capenable |= IFCAP_POLLING; 344875719184SGleb Smirnoff BGE_UNLOCK(sc); 344975719184SGleb Smirnoff } else { 345075719184SGleb Smirnoff error = ether_poll_deregister(ifp); 345175719184SGleb Smirnoff /* Enable interrupt even in error case */ 345275719184SGleb Smirnoff BGE_LOCK(sc); 345375719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 0); 345475719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 0); 345575719184SGleb Smirnoff BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, 345675719184SGleb Smirnoff BGE_PCIMISCCTL_MASK_PCI_INTR); 345775719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 0); 345875719184SGleb Smirnoff ifp->if_capenable &= ~IFCAP_POLLING; 345975719184SGleb Smirnoff BGE_UNLOCK(sc); 346075719184SGleb Smirnoff } 346175719184SGleb Smirnoff } 346275719184SGleb Smirnoff #endif 3463b874fdd4SYaroslav Tykhiy /* NB: the code for RX csum offload is disabled for now */ 3464b874fdd4SYaroslav Tykhiy if (mask & IFCAP_TXCSUM) { 3465b874fdd4SYaroslav Tykhiy ifp->if_capenable ^= IFCAP_TXCSUM; 3466b874fdd4SYaroslav Tykhiy if (IFCAP_TXCSUM & ifp->if_capenable) 3467b874fdd4SYaroslav Tykhiy ifp->if_hwassist = BGE_CSUM_FEATURES; 346895d67482SBill Paul else 3469b874fdd4SYaroslav Tykhiy ifp->if_hwassist = 0; 347095d67482SBill Paul } 347195d67482SBill Paul break; 347295d67482SBill Paul default: 3473673d9191SSam Leffler error = ether_ioctl(ifp, command, data); 347495d67482SBill Paul break; 347595d67482SBill Paul } 347695d67482SBill Paul 347795d67482SBill Paul return(error); 347895d67482SBill Paul } 347995d67482SBill Paul 348095d67482SBill Paul static void 348195d67482SBill Paul bge_watchdog(ifp) 348295d67482SBill Paul struct ifnet *ifp; 348395d67482SBill Paul { 348495d67482SBill Paul struct bge_softc *sc; 348595d67482SBill Paul 348695d67482SBill Paul sc = ifp->if_softc; 348795d67482SBill Paul 348895d67482SBill Paul printf("bge%d: watchdog timeout -- resetting\n", sc->bge_unit); 348995d67482SBill Paul 349013f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 349195d67482SBill Paul bge_init(sc); 349295d67482SBill Paul 349395d67482SBill Paul ifp->if_oerrors++; 349495d67482SBill Paul 349595d67482SBill Paul return; 349695d67482SBill Paul } 349795d67482SBill Paul 349895d67482SBill Paul /* 349995d67482SBill Paul * Stop the adapter and free any mbufs allocated to the 350095d67482SBill Paul * RX and TX lists. 350195d67482SBill Paul */ 350295d67482SBill Paul static void 350395d67482SBill Paul bge_stop(sc) 350495d67482SBill Paul struct bge_softc *sc; 350595d67482SBill Paul { 350695d67482SBill Paul struct ifnet *ifp; 350795d67482SBill Paul struct ifmedia_entry *ifm; 350895d67482SBill Paul struct mii_data *mii = NULL; 350995d67482SBill Paul int mtmp, itmp; 351095d67482SBill Paul 35110f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 35120f9bd73bSSam Leffler 3513fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 351495d67482SBill Paul 351595d67482SBill Paul if (!sc->bge_tbi) 351695d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 351795d67482SBill Paul 35180f9bd73bSSam Leffler callout_stop(&sc->bge_stat_ch); 351995d67482SBill Paul 352095d67482SBill Paul /* 352195d67482SBill Paul * Disable all of the receiver blocks 352295d67482SBill Paul */ 352395d67482SBill Paul BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE); 352495d67482SBill Paul BGE_CLRBIT(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE); 352595d67482SBill Paul BGE_CLRBIT(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE); 35265dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 3527e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 352895d67482SBill Paul BGE_CLRBIT(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE); 352995d67482SBill Paul BGE_CLRBIT(sc, BGE_RDBDI_MODE, BGE_RBDIMODE_ENABLE); 353095d67482SBill Paul BGE_CLRBIT(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE); 353195d67482SBill Paul BGE_CLRBIT(sc, BGE_RBDC_MODE, BGE_RBDCMODE_ENABLE); 353295d67482SBill Paul 353395d67482SBill Paul /* 353495d67482SBill Paul * Disable all of the transmit blocks 353595d67482SBill Paul */ 353695d67482SBill Paul BGE_CLRBIT(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE); 353795d67482SBill Paul BGE_CLRBIT(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE); 353895d67482SBill Paul BGE_CLRBIT(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE); 353995d67482SBill Paul BGE_CLRBIT(sc, BGE_RDMA_MODE, BGE_RDMAMODE_ENABLE); 354095d67482SBill Paul BGE_CLRBIT(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE); 35415dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 3542e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 354395d67482SBill Paul BGE_CLRBIT(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE); 354495d67482SBill Paul BGE_CLRBIT(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE); 354595d67482SBill Paul 354695d67482SBill Paul /* 354795d67482SBill Paul * Shut down all of the memory managers and related 354895d67482SBill Paul * state machines. 354995d67482SBill Paul */ 355095d67482SBill Paul BGE_CLRBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE); 355195d67482SBill Paul BGE_CLRBIT(sc, BGE_WDMA_MODE, BGE_WDMAMODE_ENABLE); 35525dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 3553e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 355495d67482SBill Paul BGE_CLRBIT(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE); 355595d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF); 355695d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0); 35575dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 3558e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 355995d67482SBill Paul BGE_CLRBIT(sc, BGE_BMAN_MODE, BGE_BMANMODE_ENABLE); 356095d67482SBill Paul BGE_CLRBIT(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE); 35610434d1b8SBill Paul } 356295d67482SBill Paul 356395d67482SBill Paul /* Disable host interrupts. */ 356495d67482SBill Paul BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR); 356595d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1); 356695d67482SBill Paul 356795d67482SBill Paul /* 356895d67482SBill Paul * Tell firmware we're shutting down. 356995d67482SBill Paul */ 357095d67482SBill Paul BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 357195d67482SBill Paul 357295d67482SBill Paul /* Free the RX lists. */ 357395d67482SBill Paul bge_free_rx_ring_std(sc); 357495d67482SBill Paul 357595d67482SBill Paul /* Free jumbo RX list. */ 35765dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 3577e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 357895d67482SBill Paul bge_free_rx_ring_jumbo(sc); 357995d67482SBill Paul 358095d67482SBill Paul /* Free TX buffers. */ 358195d67482SBill Paul bge_free_tx_ring(sc); 358295d67482SBill Paul 358395d67482SBill Paul /* 358495d67482SBill Paul * Isolate/power down the PHY, but leave the media selection 358595d67482SBill Paul * unchanged so that things will be put back to normal when 358695d67482SBill Paul * we bring the interface back up. 358795d67482SBill Paul */ 358895d67482SBill Paul if (!sc->bge_tbi) { 358995d67482SBill Paul itmp = ifp->if_flags; 359095d67482SBill Paul ifp->if_flags |= IFF_UP; 3591dcc34049SPawel Jakub Dawidek /* 3592dcc34049SPawel Jakub Dawidek * If we are called from bge_detach(), mii is already NULL. 3593dcc34049SPawel Jakub Dawidek */ 3594dcc34049SPawel Jakub Dawidek if (mii != NULL) { 359595d67482SBill Paul ifm = mii->mii_media.ifm_cur; 359695d67482SBill Paul mtmp = ifm->ifm_media; 359795d67482SBill Paul ifm->ifm_media = IFM_ETHER|IFM_NONE; 359895d67482SBill Paul mii_mediachg(mii); 359995d67482SBill Paul ifm->ifm_media = mtmp; 3600dcc34049SPawel Jakub Dawidek } 360195d67482SBill Paul ifp->if_flags = itmp; 360295d67482SBill Paul } 360395d67482SBill Paul 360495d67482SBill Paul sc->bge_link = 0; 360595d67482SBill Paul 360695d67482SBill Paul sc->bge_tx_saved_considx = BGE_TXCONS_UNSET; 360795d67482SBill Paul 360813f4c340SRobert Watson ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 360995d67482SBill Paul 361095d67482SBill Paul return; 361195d67482SBill Paul } 361295d67482SBill Paul 361395d67482SBill Paul /* 361495d67482SBill Paul * Stop all chip I/O so that the kernel's probe routines don't 361595d67482SBill Paul * get confused by errant DMAs when rebooting. 361695d67482SBill Paul */ 361795d67482SBill Paul static void 361895d67482SBill Paul bge_shutdown(dev) 361995d67482SBill Paul device_t dev; 362095d67482SBill Paul { 362195d67482SBill Paul struct bge_softc *sc; 362295d67482SBill Paul 362395d67482SBill Paul sc = device_get_softc(dev); 362495d67482SBill Paul 36250f9bd73bSSam Leffler BGE_LOCK(sc); 362695d67482SBill Paul bge_stop(sc); 362795d67482SBill Paul bge_reset(sc); 36280f9bd73bSSam Leffler BGE_UNLOCK(sc); 362995d67482SBill Paul 363095d67482SBill Paul return; 363195d67482SBill Paul } 363214afefa3SPawel Jakub Dawidek 363314afefa3SPawel Jakub Dawidek static int 363414afefa3SPawel Jakub Dawidek bge_suspend(device_t dev) 363514afefa3SPawel Jakub Dawidek { 363614afefa3SPawel Jakub Dawidek struct bge_softc *sc; 363714afefa3SPawel Jakub Dawidek 363814afefa3SPawel Jakub Dawidek sc = device_get_softc(dev); 363914afefa3SPawel Jakub Dawidek BGE_LOCK(sc); 364014afefa3SPawel Jakub Dawidek bge_stop(sc); 364114afefa3SPawel Jakub Dawidek BGE_UNLOCK(sc); 364214afefa3SPawel Jakub Dawidek 364314afefa3SPawel Jakub Dawidek return (0); 364414afefa3SPawel Jakub Dawidek } 364514afefa3SPawel Jakub Dawidek 364614afefa3SPawel Jakub Dawidek static int 364714afefa3SPawel Jakub Dawidek bge_resume(device_t dev) 364814afefa3SPawel Jakub Dawidek { 364914afefa3SPawel Jakub Dawidek struct bge_softc *sc; 365014afefa3SPawel Jakub Dawidek struct ifnet *ifp; 365114afefa3SPawel Jakub Dawidek 365214afefa3SPawel Jakub Dawidek sc = device_get_softc(dev); 365314afefa3SPawel Jakub Dawidek BGE_LOCK(sc); 365414afefa3SPawel Jakub Dawidek ifp = sc->bge_ifp; 365514afefa3SPawel Jakub Dawidek if (ifp->if_flags & IFF_UP) { 365614afefa3SPawel Jakub Dawidek bge_init_locked(sc); 365714afefa3SPawel Jakub Dawidek if (ifp->if_drv_flags & IFF_DRV_RUNNING) 365814afefa3SPawel Jakub Dawidek bge_start_locked(ifp); 365914afefa3SPawel Jakub Dawidek } 366014afefa3SPawel Jakub Dawidek BGE_UNLOCK(sc); 366114afefa3SPawel Jakub Dawidek 366214afefa3SPawel Jakub Dawidek return (0); 366314afefa3SPawel Jakub Dawidek } 3664dab5cd05SOleg Bulyzhin 3665dab5cd05SOleg Bulyzhin static void 3666dab5cd05SOleg Bulyzhin bge_link_upd(sc) 3667dab5cd05SOleg Bulyzhin struct bge_softc *sc; 3668dab5cd05SOleg Bulyzhin { 3669dab5cd05SOleg Bulyzhin uint32_t status; 3670dab5cd05SOleg Bulyzhin 3671dab5cd05SOleg Bulyzhin BGE_LOCK_ASSERT(sc); 3672dab5cd05SOleg Bulyzhin /* 3673dab5cd05SOleg Bulyzhin * Process link state changes. 3674dab5cd05SOleg Bulyzhin * Grrr. The link status word in the status block does 3675dab5cd05SOleg Bulyzhin * not work correctly on the BCM5700 rev AX and BX chips, 3676dab5cd05SOleg Bulyzhin * according to all available information. Hence, we have 3677dab5cd05SOleg Bulyzhin * to enable MII interrupts in order to properly obtain 3678dab5cd05SOleg Bulyzhin * async link changes. Unfortunately, this also means that 3679dab5cd05SOleg Bulyzhin * we have to read the MAC status register to detect link 3680dab5cd05SOleg Bulyzhin * changes, thereby adding an additional register access to 3681dab5cd05SOleg Bulyzhin * the interrupt handler. 3682dab5cd05SOleg Bulyzhin */ 3683dab5cd05SOleg Bulyzhin 3684dab5cd05SOleg Bulyzhin if (sc->bge_asicrev == BGE_ASICREV_BCM5700) { 3685dab5cd05SOleg Bulyzhin status = CSR_READ_4(sc, BGE_MAC_STS); 3686dab5cd05SOleg Bulyzhin if (status & BGE_MACSTAT_MI_INTERRUPT) { 3687dab5cd05SOleg Bulyzhin sc->bge_link = 0; 3688dab5cd05SOleg Bulyzhin callout_stop(&sc->bge_stat_ch); 3689dab5cd05SOleg Bulyzhin bge_tick_locked(sc); 3690dab5cd05SOleg Bulyzhin /* Clear the interrupt */ 3691dab5cd05SOleg Bulyzhin CSR_WRITE_4(sc, BGE_MAC_EVT_ENB, 3692dab5cd05SOleg Bulyzhin BGE_EVTENB_MI_INTERRUPT); 3693dab5cd05SOleg Bulyzhin bge_miibus_readreg(sc->bge_dev, 1, BRGPHY_MII_ISR); 3694dab5cd05SOleg Bulyzhin bge_miibus_writereg(sc->bge_dev, 1, BRGPHY_MII_IMR, 3695dab5cd05SOleg Bulyzhin BRGPHY_INTRS); 3696dab5cd05SOleg Bulyzhin } 3697dab5cd05SOleg Bulyzhin return; 3698dab5cd05SOleg Bulyzhin } 3699dab5cd05SOleg Bulyzhin 3700dab5cd05SOleg Bulyzhin /* 3701dab5cd05SOleg Bulyzhin * Sometimes PCS encoding errors are detected in 3702dab5cd05SOleg Bulyzhin * TBI mode (on fiber NICs), and for some reason 3703dab5cd05SOleg Bulyzhin * the chip will signal them as link changes. 3704dab5cd05SOleg Bulyzhin * If we get a link change event, but the 'PCS 3705dab5cd05SOleg Bulyzhin * encoding error' bit in the MAC status register 3706dab5cd05SOleg Bulyzhin * is set, don't bother doing a link check. 3707dab5cd05SOleg Bulyzhin * This avoids spurious "gigabit link up" messages 3708dab5cd05SOleg Bulyzhin * that sometimes appear on fiber NICs during 3709dab5cd05SOleg Bulyzhin * periods of heavy traffic. (There should be no 3710dab5cd05SOleg Bulyzhin * effect on copper NICs.) 3711dab5cd05SOleg Bulyzhin */ 37122778b70eSMarcel Moolenaar if (!sc->bge_tbi || ((status = CSR_READ_4(sc, BGE_MAC_STS)) & 37132778b70eSMarcel Moolenaar (BGE_MACSTAT_PORT_DECODE_ERROR | BGE_MACSTAT_MI_COMPLETE)) == 0) { 3714dab5cd05SOleg Bulyzhin sc->bge_link = 0; 3715dab5cd05SOleg Bulyzhin callout_stop(&sc->bge_stat_ch); 3716dab5cd05SOleg Bulyzhin bge_tick_locked(sc); 3717dab5cd05SOleg Bulyzhin } 3718dab5cd05SOleg Bulyzhin 3719dab5cd05SOleg Bulyzhin /* Clear the interrupt */ 3720dab5cd05SOleg Bulyzhin CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED| 3721dab5cd05SOleg Bulyzhin BGE_MACSTAT_CFG_CHANGED|BGE_MACSTAT_MI_COMPLETE| 3722dab5cd05SOleg Bulyzhin BGE_MACSTAT_LINK_CHANGED); 3723dab5cd05SOleg Bulyzhin 3724dab5cd05SOleg Bulyzhin /* Force flush the status block cached by PCI bridge */ 3725dab5cd05SOleg Bulyzhin CSR_READ_4(sc, BGE_MBX_IRQ0_LO); 3726dab5cd05SOleg Bulyzhin } 3727dab5cd05SOleg Bulyzhin 3728