xref: /freebsd/sys/dev/bge/if_bge.c (revision dab5cd05882a94ba80e777fc8b945a8b6e437b12)
1098ca2bdSWarner Losh /*-
295d67482SBill Paul  * Copyright (c) 2001 Wind River Systems
395d67482SBill Paul  * Copyright (c) 1997, 1998, 1999, 2001
495d67482SBill Paul  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
595d67482SBill Paul  *
695d67482SBill Paul  * Redistribution and use in source and binary forms, with or without
795d67482SBill Paul  * modification, are permitted provided that the following conditions
895d67482SBill Paul  * are met:
995d67482SBill Paul  * 1. Redistributions of source code must retain the above copyright
1095d67482SBill Paul  *    notice, this list of conditions and the following disclaimer.
1195d67482SBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
1295d67482SBill Paul  *    notice, this list of conditions and the following disclaimer in the
1395d67482SBill Paul  *    documentation and/or other materials provided with the distribution.
1495d67482SBill Paul  * 3. All advertising materials mentioning features or use of this software
1595d67482SBill Paul  *    must display the following acknowledgement:
1695d67482SBill Paul  *	This product includes software developed by Bill Paul.
1795d67482SBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
1895d67482SBill Paul  *    may be used to endorse or promote products derived from this software
1995d67482SBill Paul  *    without specific prior written permission.
2095d67482SBill Paul  *
2195d67482SBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2295d67482SBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2395d67482SBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2495d67482SBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2595d67482SBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2695d67482SBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2795d67482SBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2895d67482SBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2995d67482SBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
3095d67482SBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3195d67482SBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
3295d67482SBill Paul  */
3395d67482SBill Paul 
34aad970f1SDavid E. O'Brien #include <sys/cdefs.h>
35aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$");
36aad970f1SDavid E. O'Brien 
3795d67482SBill Paul /*
3895d67482SBill Paul  * Broadcom BCM570x family gigabit ethernet driver for FreeBSD.
3995d67482SBill Paul  *
4095d67482SBill Paul  * The Broadcom BCM5700 is based on technology originally developed by
4195d67482SBill Paul  * Alteon Networks as part of the Tigon I and Tigon II gigabit ethernet
4295d67482SBill Paul  * MAC chips. The BCM5700, sometimes refered to as the Tigon III, has
4395d67482SBill Paul  * two on-board MIPS R4000 CPUs and can have as much as 16MB of external
4495d67482SBill Paul  * SSRAM. The BCM5700 supports TCP, UDP and IP checksum offload, jumbo
4595d67482SBill Paul  * frames, highly configurable RX filtering, and 16 RX and TX queues
4695d67482SBill Paul  * (which, along with RX filter rules, can be used for QOS applications).
4795d67482SBill Paul  * Other features, such as TCP segmentation, may be available as part
4895d67482SBill Paul  * of value-added firmware updates. Unlike the Tigon I and Tigon II,
4995d67482SBill Paul  * firmware images can be stored in hardware and need not be compiled
5095d67482SBill Paul  * into the driver.
5195d67482SBill Paul  *
5295d67482SBill Paul  * The BCM5700 supports the PCI v2.2 and PCI-X v1.0 standards, and will
5395d67482SBill Paul  * function in a 32-bit/64-bit 33/66Mhz bus, or a 64-bit/133Mhz bus.
5495d67482SBill Paul  *
5595d67482SBill Paul  * The BCM5701 is a single-chip solution incorporating both the BCM5700
5698b28ee5SBill Paul  * MAC and a BCM5401 10/100/1000 PHY. Unlike the BCM5700, the BCM5701
5795d67482SBill Paul  * does not support external SSRAM.
5895d67482SBill Paul  *
5995d67482SBill Paul  * Broadcom also produces a variation of the BCM5700 under the "Altima"
6095d67482SBill Paul  * brand name, which is functionally similar but lacks PCI-X support.
6195d67482SBill Paul  *
6295d67482SBill Paul  * Without external SSRAM, you can only have at most 4 TX rings,
6395d67482SBill Paul  * and the use of the mini RX ring is disabled. This seems to imply
6495d67482SBill Paul  * that these features are simply not available on the BCM5701. As a
6595d67482SBill Paul  * result, this driver does not implement any support for the mini RX
6695d67482SBill Paul  * ring.
6795d67482SBill Paul  */
6895d67482SBill Paul 
6975719184SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
7075719184SGleb Smirnoff #include "opt_device_polling.h"
7175719184SGleb Smirnoff #endif
7275719184SGleb Smirnoff 
7395d67482SBill Paul #include <sys/param.h>
74f41ac2beSBill Paul #include <sys/endian.h>
7595d67482SBill Paul #include <sys/systm.h>
7695d67482SBill Paul #include <sys/sockio.h>
7795d67482SBill Paul #include <sys/mbuf.h>
7895d67482SBill Paul #include <sys/malloc.h>
7995d67482SBill Paul #include <sys/kernel.h>
80fe12f24bSPoul-Henning Kamp #include <sys/module.h>
8195d67482SBill Paul #include <sys/socket.h>
8295d67482SBill Paul #include <sys/queue.h>
8395d67482SBill Paul 
8495d67482SBill Paul #include <net/if.h>
8595d67482SBill Paul #include <net/if_arp.h>
8695d67482SBill Paul #include <net/ethernet.h>
8795d67482SBill Paul #include <net/if_dl.h>
8895d67482SBill Paul #include <net/if_media.h>
8995d67482SBill Paul 
9095d67482SBill Paul #include <net/bpf.h>
9195d67482SBill Paul 
9295d67482SBill Paul #include <net/if_types.h>
9395d67482SBill Paul #include <net/if_vlan_var.h>
9495d67482SBill Paul 
9595d67482SBill Paul #include <netinet/in_systm.h>
9695d67482SBill Paul #include <netinet/in.h>
9795d67482SBill Paul #include <netinet/ip.h>
9895d67482SBill Paul 
9995d67482SBill Paul #include <machine/clock.h>      /* for DELAY */
10095d67482SBill Paul #include <machine/bus.h>
10195d67482SBill Paul #include <machine/resource.h>
10295d67482SBill Paul #include <sys/bus.h>
10395d67482SBill Paul #include <sys/rman.h>
10495d67482SBill Paul 
10595d67482SBill Paul #include <dev/mii/mii.h>
10695d67482SBill Paul #include <dev/mii/miivar.h>
1072d3ce713SDavid E. O'Brien #include "miidevs.h"
10895d67482SBill Paul #include <dev/mii/brgphyreg.h>
10995d67482SBill Paul 
1104fbd232cSWarner Losh #include <dev/pci/pcireg.h>
1114fbd232cSWarner Losh #include <dev/pci/pcivar.h>
11295d67482SBill Paul 
11395d67482SBill Paul #include <dev/bge/if_bgereg.h>
11495d67482SBill Paul 
115ff50922bSDoug White #include "opt_bge.h"
116ff50922bSDoug White 
1175ddc5794SJohn Polstra #define BGE_CSUM_FEATURES	(CSUM_IP | CSUM_TCP | CSUM_UDP)
11895d67482SBill Paul 
119f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, pci, 1, 1, 1);
120f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, ether, 1, 1, 1);
12195d67482SBill Paul MODULE_DEPEND(bge, miibus, 1, 1, 1);
12295d67482SBill Paul 
1237b279558SWarner Losh /* "device miibus" required.  See GENERIC if you get errors here. */
12495d67482SBill Paul #include "miibus_if.h"
12595d67482SBill Paul 
12695d67482SBill Paul /*
12795d67482SBill Paul  * Various supported device vendors/types and their names. Note: the
12895d67482SBill Paul  * spec seems to indicate that the hardware still has Alteon's vendor
12995d67482SBill Paul  * ID burned into it, though it will always be overriden by the vendor
13095d67482SBill Paul  * ID in the EEPROM. Just to be safe, we cover all possibilities.
13195d67482SBill Paul  */
132029e2ee3SJohn Polstra #define BGE_DEVDESC_MAX		64	/* Maximum device description length */
13395d67482SBill Paul 
13495d67482SBill Paul static struct bge_type bge_devs[] = {
13595d67482SBill Paul 	{ ALT_VENDORID,	ALT_DEVICEID_BCM5700,
13695d67482SBill Paul 		"Broadcom BCM5700 Gigabit Ethernet" },
13795d67482SBill Paul 	{ ALT_VENDORID,	ALT_DEVICEID_BCM5701,
13895d67482SBill Paul 		"Broadcom BCM5701 Gigabit Ethernet" },
13995d67482SBill Paul 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5700,
14095d67482SBill Paul 		"Broadcom BCM5700 Gigabit Ethernet" },
14195d67482SBill Paul 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5701,
14295d67482SBill Paul 		"Broadcom BCM5701 Gigabit Ethernet" },
1430434d1b8SBill Paul 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5702,
1440434d1b8SBill Paul 		"Broadcom BCM5702 Gigabit Ethernet" },
14501598b8dSMitsuru IWASAKI 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5702X,
14601598b8dSMitsuru IWASAKI 		"Broadcom BCM5702X Gigabit Ethernet" },
1470434d1b8SBill Paul 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5703,
1480434d1b8SBill Paul 		"Broadcom BCM5703 Gigabit Ethernet" },
149b1265c1aSJohn Polstra 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5703X,
150b1265c1aSJohn Polstra 		"Broadcom BCM5703X Gigabit Ethernet" },
1516ac6d2c8SPaul Saab 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5704C,
1526ac6d2c8SPaul Saab 		"Broadcom BCM5704C Dual Gigabit Ethernet" },
1536ac6d2c8SPaul Saab 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5704S,
1546ac6d2c8SPaul Saab 		"Broadcom BCM5704S Dual Gigabit Ethernet" },
1550434d1b8SBill Paul 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5705,
1560434d1b8SBill Paul 		"Broadcom BCM5705 Gigabit Ethernet" },
157c001ccf2SPaul Saab 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5705K,
158c001ccf2SPaul Saab 		"Broadcom BCM5705K Gigabit Ethernet" },
1590434d1b8SBill Paul 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5705M,
1600434d1b8SBill Paul 		"Broadcom BCM5705M Gigabit Ethernet" },
1610434d1b8SBill Paul 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5705M_ALT,
1620434d1b8SBill Paul 		"Broadcom BCM5705M Gigabit Ethernet" },
163419c028bSPaul Saab 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5714C,
164419c028bSPaul Saab 		"Broadcom BCM5714C Gigabit Ethernet" },
16535ca8069SPaul Saab 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5721,
16635ca8069SPaul Saab 		"Broadcom BCM5721 Gigabit Ethernet" },
167e53d81eeSPaul Saab 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5750,
168e53d81eeSPaul Saab 		"Broadcom BCM5750 Gigabit Ethernet" },
169e53d81eeSPaul Saab 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5750M,
170e53d81eeSPaul Saab 		"Broadcom BCM5750M Gigabit Ethernet" },
171e53d81eeSPaul Saab 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5751,
172e53d81eeSPaul Saab 		"Broadcom BCM5751 Gigabit Ethernet" },
173d2014b30STai-hwa Liang 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5751M,
174d2014b30STai-hwa Liang 		"Broadcom BCM5751M Gigabit Ethernet" },
175560c1670SGleb Smirnoff 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5752,
176560c1670SGleb Smirnoff 		"Broadcom BCM5752 Gigabit Ethernet" },
1770434d1b8SBill Paul 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5782,
1780434d1b8SBill Paul 		"Broadcom BCM5782 Gigabit Ethernet" },
1799f71a4c2SBill Paul 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5788,
1809f71a4c2SBill Paul 		"Broadcom BCM5788 Gigabit Ethernet" },
181c3615d48SMike Silbersack 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5789,
182c3615d48SMike Silbersack 		"Broadcom BCM5789 Gigabit Ethernet" },
1835d99c641SBill Paul 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5901,
1845d99c641SBill Paul 		"Broadcom BCM5901 Fast Ethernet" },
1855d99c641SBill Paul 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5901A2,
1865d99c641SBill Paul 		"Broadcom BCM5901A2 Fast Ethernet" },
18795d67482SBill Paul 	{ SK_VENDORID, SK_DEVICEID_ALTIMA,
18895d67482SBill Paul 		"SysKonnect Gigabit Ethernet" },
189586d7c2eSJohn Polstra 	{ ALTIMA_VENDORID, ALTIMA_DEVICE_AC1000,
190586d7c2eSJohn Polstra 		"Altima AC1000 Gigabit Ethernet" },
1912aae6624SBill Paul 	{ ALTIMA_VENDORID, ALTIMA_DEVICE_AC1002,
1922aae6624SBill Paul 		"Altima AC1002 Gigabit Ethernet" },
193470bd96aSJohn Polstra 	{ ALTIMA_VENDORID, ALTIMA_DEVICE_AC9100,
194470bd96aSJohn Polstra 		"Altima AC9100 Gigabit Ethernet" },
19595d67482SBill Paul 	{ 0, 0, NULL }
19695d67482SBill Paul };
19795d67482SBill Paul 
198e51a25f8SAlfred Perlstein static int bge_probe		(device_t);
199e51a25f8SAlfred Perlstein static int bge_attach		(device_t);
200e51a25f8SAlfred Perlstein static int bge_detach		(device_t);
20114afefa3SPawel Jakub Dawidek static int bge_suspend		(device_t);
20214afefa3SPawel Jakub Dawidek static int bge_resume		(device_t);
20395d67482SBill Paul static void bge_release_resources
204e51a25f8SAlfred Perlstein 				(struct bge_softc *);
205f41ac2beSBill Paul static void bge_dma_map_addr	(void *, bus_dma_segment_t *, int, int);
206f41ac2beSBill Paul static void bge_dma_map_tx_desc	(void *, bus_dma_segment_t *, int,
207f41ac2beSBill Paul 				    bus_size_t, int);
208f41ac2beSBill Paul static int bge_dma_alloc	(device_t);
209f41ac2beSBill Paul static void bge_dma_free	(struct bge_softc *);
210f41ac2beSBill Paul 
211e51a25f8SAlfred Perlstein static void bge_txeof		(struct bge_softc *);
212e51a25f8SAlfred Perlstein static void bge_rxeof		(struct bge_softc *);
21395d67482SBill Paul 
2140f9bd73bSSam Leffler static void bge_tick_locked	(struct bge_softc *);
215e51a25f8SAlfred Perlstein static void bge_tick		(void *);
216e51a25f8SAlfred Perlstein static void bge_stats_update	(struct bge_softc *);
2170434d1b8SBill Paul static void bge_stats_update_regs
2180434d1b8SBill Paul 				(struct bge_softc *);
219e51a25f8SAlfred Perlstein static int bge_encap		(struct bge_softc *, struct mbuf *,
220e51a25f8SAlfred Perlstein 					u_int32_t *);
22195d67482SBill Paul 
222e51a25f8SAlfred Perlstein static void bge_intr		(void *);
2230f9bd73bSSam Leffler static void bge_start_locked	(struct ifnet *);
224e51a25f8SAlfred Perlstein static void bge_start		(struct ifnet *);
225e51a25f8SAlfred Perlstein static int bge_ioctl		(struct ifnet *, u_long, caddr_t);
2260f9bd73bSSam Leffler static void bge_init_locked	(struct bge_softc *);
227e51a25f8SAlfred Perlstein static void bge_init		(void *);
228e51a25f8SAlfred Perlstein static void bge_stop		(struct bge_softc *);
229e51a25f8SAlfred Perlstein static void bge_watchdog		(struct ifnet *);
230e51a25f8SAlfred Perlstein static void bge_shutdown		(device_t);
231e51a25f8SAlfred Perlstein static int bge_ifmedia_upd	(struct ifnet *);
232e51a25f8SAlfred Perlstein static void bge_ifmedia_sts	(struct ifnet *, struct ifmediareq *);
23395d67482SBill Paul 
234e51a25f8SAlfred Perlstein static u_int8_t	bge_eeprom_getbyte	(struct bge_softc *, int, u_int8_t *);
235e51a25f8SAlfred Perlstein static int bge_read_eeprom	(struct bge_softc *, caddr_t, int, int);
23695d67482SBill Paul 
237e51a25f8SAlfred Perlstein static void bge_setmulti	(struct bge_softc *);
23895d67482SBill Paul 
239e51a25f8SAlfred Perlstein static void bge_handle_events	(struct bge_softc *);
240e51a25f8SAlfred Perlstein static int bge_alloc_jumbo_mem	(struct bge_softc *);
241e51a25f8SAlfred Perlstein static void bge_free_jumbo_mem	(struct bge_softc *);
242e51a25f8SAlfred Perlstein static void *bge_jalloc		(struct bge_softc *);
243914596abSAlfred Perlstein static void bge_jfree		(void *, void *);
244e51a25f8SAlfred Perlstein static int bge_newbuf_std	(struct bge_softc *, int, struct mbuf *);
245e51a25f8SAlfred Perlstein static int bge_newbuf_jumbo	(struct bge_softc *, int, struct mbuf *);
246e51a25f8SAlfred Perlstein static int bge_init_rx_ring_std	(struct bge_softc *);
247e51a25f8SAlfred Perlstein static void bge_free_rx_ring_std	(struct bge_softc *);
248e51a25f8SAlfred Perlstein static int bge_init_rx_ring_jumbo	(struct bge_softc *);
249e51a25f8SAlfred Perlstein static void bge_free_rx_ring_jumbo	(struct bge_softc *);
250e51a25f8SAlfred Perlstein static void bge_free_tx_ring	(struct bge_softc *);
251e51a25f8SAlfred Perlstein static int bge_init_tx_ring	(struct bge_softc *);
25295d67482SBill Paul 
253e51a25f8SAlfred Perlstein static int bge_chipinit		(struct bge_softc *);
254e51a25f8SAlfred Perlstein static int bge_blockinit	(struct bge_softc *);
25595d67482SBill Paul 
2561b4a3b2fSPeter Wemm #ifdef notdef
257e51a25f8SAlfred Perlstein static u_int8_t bge_vpd_readbyte(struct bge_softc *, int);
258e51a25f8SAlfred Perlstein static void bge_vpd_read_res	(struct bge_softc *, struct vpd_res *, int);
259e51a25f8SAlfred Perlstein static void bge_vpd_read	(struct bge_softc *);
2601b4a3b2fSPeter Wemm #endif
26195d67482SBill Paul 
26295d67482SBill Paul static u_int32_t bge_readmem_ind
263e51a25f8SAlfred Perlstein 				(struct bge_softc *, int);
264e51a25f8SAlfred Perlstein static void bge_writemem_ind	(struct bge_softc *, int, int);
26595d67482SBill Paul #ifdef notdef
26695d67482SBill Paul static u_int32_t bge_readreg_ind
267e51a25f8SAlfred Perlstein 				(struct bge_softc *, int);
26895d67482SBill Paul #endif
269e51a25f8SAlfred Perlstein static void bge_writereg_ind	(struct bge_softc *, int, int);
27095d67482SBill Paul 
271e51a25f8SAlfred Perlstein static int bge_miibus_readreg	(device_t, int, int);
272e51a25f8SAlfred Perlstein static int bge_miibus_writereg	(device_t, int, int, int);
273e51a25f8SAlfred Perlstein static void bge_miibus_statchg	(device_t);
27475719184SGleb Smirnoff #ifdef DEVICE_POLLING
27575719184SGleb Smirnoff static void bge_poll		(struct ifnet *ifp, enum poll_cmd cmd,
27675719184SGleb Smirnoff 				    int count);
27775719184SGleb Smirnoff static void bge_poll_locked	(struct ifnet *ifp, enum poll_cmd cmd,
27875719184SGleb Smirnoff 				    int count);
27975719184SGleb Smirnoff #endif
28095d67482SBill Paul 
281e51a25f8SAlfred Perlstein static void bge_reset		(struct bge_softc *);
282dab5cd05SOleg Bulyzhin static void bge_link_upd	(struct bge_softc *);
28395d67482SBill Paul 
28495d67482SBill Paul static device_method_t bge_methods[] = {
28595d67482SBill Paul 	/* Device interface */
28695d67482SBill Paul 	DEVMETHOD(device_probe,		bge_probe),
28795d67482SBill Paul 	DEVMETHOD(device_attach,	bge_attach),
28895d67482SBill Paul 	DEVMETHOD(device_detach,	bge_detach),
28995d67482SBill Paul 	DEVMETHOD(device_shutdown,	bge_shutdown),
29014afefa3SPawel Jakub Dawidek 	DEVMETHOD(device_suspend,	bge_suspend),
29114afefa3SPawel Jakub Dawidek 	DEVMETHOD(device_resume,	bge_resume),
29295d67482SBill Paul 
29395d67482SBill Paul 	/* bus interface */
29495d67482SBill Paul 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
29595d67482SBill Paul 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
29695d67482SBill Paul 
29795d67482SBill Paul 	/* MII interface */
29895d67482SBill Paul 	DEVMETHOD(miibus_readreg,	bge_miibus_readreg),
29995d67482SBill Paul 	DEVMETHOD(miibus_writereg,	bge_miibus_writereg),
30095d67482SBill Paul 	DEVMETHOD(miibus_statchg,	bge_miibus_statchg),
30195d67482SBill Paul 
30295d67482SBill Paul 	{ 0, 0 }
30395d67482SBill Paul };
30495d67482SBill Paul 
30595d67482SBill Paul static driver_t bge_driver = {
30695d67482SBill Paul 	"bge",
30795d67482SBill Paul 	bge_methods,
30895d67482SBill Paul 	sizeof(struct bge_softc)
30995d67482SBill Paul };
31095d67482SBill Paul 
31195d67482SBill Paul static devclass_t bge_devclass;
31295d67482SBill Paul 
313f246e4a1SMatthew N. Dodd DRIVER_MODULE(bge, pci, bge_driver, bge_devclass, 0, 0);
31495d67482SBill Paul DRIVER_MODULE(miibus, bge, miibus_driver, miibus_devclass, 0, 0);
31595d67482SBill Paul 
31695d67482SBill Paul static u_int32_t
31795d67482SBill Paul bge_readmem_ind(sc, off)
31895d67482SBill Paul 	struct bge_softc *sc;
31995d67482SBill Paul 	int off;
32095d67482SBill Paul {
32195d67482SBill Paul 	device_t dev;
32295d67482SBill Paul 
32395d67482SBill Paul 	dev = sc->bge_dev;
32495d67482SBill Paul 
32595d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4);
32695d67482SBill Paul 	return(pci_read_config(dev, BGE_PCI_MEMWIN_DATA, 4));
32795d67482SBill Paul }
32895d67482SBill Paul 
32995d67482SBill Paul static void
33095d67482SBill Paul bge_writemem_ind(sc, off, val)
33195d67482SBill Paul 	struct bge_softc *sc;
33295d67482SBill Paul 	int off, val;
33395d67482SBill Paul {
33495d67482SBill Paul 	device_t dev;
33595d67482SBill Paul 
33695d67482SBill Paul 	dev = sc->bge_dev;
33795d67482SBill Paul 
33895d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4);
33995d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MEMWIN_DATA, val, 4);
34095d67482SBill Paul 
34195d67482SBill Paul 	return;
34295d67482SBill Paul }
34395d67482SBill Paul 
34495d67482SBill Paul #ifdef notdef
34595d67482SBill Paul static u_int32_t
34695d67482SBill Paul bge_readreg_ind(sc, off)
34795d67482SBill Paul 	struct bge_softc *sc;
34895d67482SBill Paul 	int off;
34995d67482SBill Paul {
35095d67482SBill Paul 	device_t dev;
35195d67482SBill Paul 
35295d67482SBill Paul 	dev = sc->bge_dev;
35395d67482SBill Paul 
35495d67482SBill Paul 	pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4);
35595d67482SBill Paul 	return(pci_read_config(dev, BGE_PCI_REG_DATA, 4));
35695d67482SBill Paul }
35795d67482SBill Paul #endif
35895d67482SBill Paul 
35995d67482SBill Paul static void
36095d67482SBill Paul bge_writereg_ind(sc, off, val)
36195d67482SBill Paul 	struct bge_softc *sc;
36295d67482SBill Paul 	int off, val;
36395d67482SBill Paul {
36495d67482SBill Paul 	device_t dev;
36595d67482SBill Paul 
36695d67482SBill Paul 	dev = sc->bge_dev;
36795d67482SBill Paul 
36895d67482SBill Paul 	pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4);
36995d67482SBill Paul 	pci_write_config(dev, BGE_PCI_REG_DATA, val, 4);
37095d67482SBill Paul 
37195d67482SBill Paul 	return;
37295d67482SBill Paul }
37395d67482SBill Paul 
374f41ac2beSBill Paul /*
375f41ac2beSBill Paul  * Map a single buffer address.
376f41ac2beSBill Paul  */
377f41ac2beSBill Paul 
378f41ac2beSBill Paul static void
379f41ac2beSBill Paul bge_dma_map_addr(arg, segs, nseg, error)
380f41ac2beSBill Paul 	void *arg;
381f41ac2beSBill Paul 	bus_dma_segment_t *segs;
382f41ac2beSBill Paul 	int nseg;
383f41ac2beSBill Paul 	int error;
384f41ac2beSBill Paul {
385f41ac2beSBill Paul 	struct bge_dmamap_arg *ctx;
386f41ac2beSBill Paul 
387f41ac2beSBill Paul 	if (error)
388f41ac2beSBill Paul 		return;
389f41ac2beSBill Paul 
390f41ac2beSBill Paul 	ctx = arg;
391f41ac2beSBill Paul 
392f41ac2beSBill Paul 	if (nseg > ctx->bge_maxsegs) {
393f41ac2beSBill Paul 		ctx->bge_maxsegs = 0;
394f41ac2beSBill Paul 		return;
395f41ac2beSBill Paul 	}
396f41ac2beSBill Paul 
397f41ac2beSBill Paul 	ctx->bge_busaddr = segs->ds_addr;
398f41ac2beSBill Paul 
399f41ac2beSBill Paul 	return;
400f41ac2beSBill Paul }
401f41ac2beSBill Paul 
402f41ac2beSBill Paul /*
403f41ac2beSBill Paul  * Map an mbuf chain into an TX ring.
404f41ac2beSBill Paul  */
405f41ac2beSBill Paul 
406f41ac2beSBill Paul static void
407f41ac2beSBill Paul bge_dma_map_tx_desc(arg, segs, nseg, mapsize, error)
408f41ac2beSBill Paul 	void *arg;
409f41ac2beSBill Paul 	bus_dma_segment_t *segs;
410f41ac2beSBill Paul 	int nseg;
411f41ac2beSBill Paul 	bus_size_t mapsize;
412f41ac2beSBill Paul 	int error;
413f41ac2beSBill Paul {
414f41ac2beSBill Paul 	struct bge_dmamap_arg *ctx;
415f41ac2beSBill Paul 	struct bge_tx_bd *d = NULL;
416f41ac2beSBill Paul 	int i = 0, idx;
417f41ac2beSBill Paul 
418f41ac2beSBill Paul 	if (error)
419f41ac2beSBill Paul 		return;
420f41ac2beSBill Paul 
421f41ac2beSBill Paul 	ctx = arg;
422f41ac2beSBill Paul 
423f41ac2beSBill Paul 	/* Signal error to caller if there's too many segments */
424f41ac2beSBill Paul 	if (nseg > ctx->bge_maxsegs) {
425f41ac2beSBill Paul 		ctx->bge_maxsegs = 0;
426f41ac2beSBill Paul 		return;
427f41ac2beSBill Paul 	}
428f41ac2beSBill Paul 
429f41ac2beSBill Paul 	idx = ctx->bge_idx;
430f41ac2beSBill Paul 	while(1) {
431f41ac2beSBill Paul 		d = &ctx->bge_ring[idx];
432f41ac2beSBill Paul 		d->bge_addr.bge_addr_lo =
433f41ac2beSBill Paul 		    htole32(BGE_ADDR_LO(segs[i].ds_addr));
434f41ac2beSBill Paul 		d->bge_addr.bge_addr_hi =
435f41ac2beSBill Paul 		    htole32(BGE_ADDR_HI(segs[i].ds_addr));
436f41ac2beSBill Paul 		d->bge_len = htole16(segs[i].ds_len);
437f41ac2beSBill Paul 		d->bge_flags = htole16(ctx->bge_flags);
438f41ac2beSBill Paul 		i++;
439f41ac2beSBill Paul 		if (i == nseg)
440f41ac2beSBill Paul 			break;
441f41ac2beSBill Paul 		BGE_INC(idx, BGE_TX_RING_CNT);
442f41ac2beSBill Paul 	}
443f41ac2beSBill Paul 
444f41ac2beSBill Paul 	d->bge_flags |= htole16(BGE_TXBDFLAG_END);
445f41ac2beSBill Paul 	ctx->bge_maxsegs = nseg;
446f41ac2beSBill Paul 	ctx->bge_idx = idx;
447f41ac2beSBill Paul 
448f41ac2beSBill Paul 	return;
449f41ac2beSBill Paul }
450f41ac2beSBill Paul 
451f41ac2beSBill Paul 
4521b4a3b2fSPeter Wemm #ifdef notdef
45395d67482SBill Paul static u_int8_t
45495d67482SBill Paul bge_vpd_readbyte(sc, addr)
45595d67482SBill Paul 	struct bge_softc *sc;
45695d67482SBill Paul 	int addr;
45795d67482SBill Paul {
45895d67482SBill Paul 	int i;
45995d67482SBill Paul 	device_t dev;
46095d67482SBill Paul 	u_int32_t val;
46195d67482SBill Paul 
46295d67482SBill Paul 	dev = sc->bge_dev;
46395d67482SBill Paul 	pci_write_config(dev, BGE_PCI_VPD_ADDR, addr, 2);
46495d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT * 10; i++) {
46595d67482SBill Paul 		DELAY(10);
46695d67482SBill Paul 		if (pci_read_config(dev, BGE_PCI_VPD_ADDR, 2) & BGE_VPD_FLAG)
46795d67482SBill Paul 			break;
46895d67482SBill Paul 	}
46995d67482SBill Paul 
47095d67482SBill Paul 	if (i == BGE_TIMEOUT) {
47195d67482SBill Paul 		printf("bge%d: VPD read timed out\n", sc->bge_unit);
47295d67482SBill Paul 		return(0);
47395d67482SBill Paul 	}
47495d67482SBill Paul 
47595d67482SBill Paul 	val = pci_read_config(dev, BGE_PCI_VPD_DATA, 4);
47695d67482SBill Paul 
47795d67482SBill Paul 	return((val >> ((addr % 4) * 8)) & 0xFF);
47895d67482SBill Paul }
47995d67482SBill Paul 
48095d67482SBill Paul static void
48195d67482SBill Paul bge_vpd_read_res(sc, res, addr)
48295d67482SBill Paul 	struct bge_softc *sc;
48395d67482SBill Paul 	struct vpd_res *res;
48495d67482SBill Paul 	int addr;
48595d67482SBill Paul {
48695d67482SBill Paul 	int i;
48795d67482SBill Paul 	u_int8_t *ptr;
48895d67482SBill Paul 
48995d67482SBill Paul 	ptr = (u_int8_t *)res;
49095d67482SBill Paul 	for (i = 0; i < sizeof(struct vpd_res); i++)
49195d67482SBill Paul 		ptr[i] = bge_vpd_readbyte(sc, i + addr);
49295d67482SBill Paul 
49395d67482SBill Paul 	return;
49495d67482SBill Paul }
49595d67482SBill Paul 
49695d67482SBill Paul static void
49795d67482SBill Paul bge_vpd_read(sc)
49895d67482SBill Paul 	struct bge_softc *sc;
49995d67482SBill Paul {
50095d67482SBill Paul 	int pos = 0, i;
50195d67482SBill Paul 	struct vpd_res res;
50295d67482SBill Paul 
50395d67482SBill Paul 	if (sc->bge_vpd_prodname != NULL)
50495d67482SBill Paul 		free(sc->bge_vpd_prodname, M_DEVBUF);
50595d67482SBill Paul 	if (sc->bge_vpd_readonly != NULL)
50695d67482SBill Paul 		free(sc->bge_vpd_readonly, M_DEVBUF);
50795d67482SBill Paul 	sc->bge_vpd_prodname = NULL;
50895d67482SBill Paul 	sc->bge_vpd_readonly = NULL;
50995d67482SBill Paul 
51095d67482SBill Paul 	bge_vpd_read_res(sc, &res, pos);
51195d67482SBill Paul 
51295d67482SBill Paul 	if (res.vr_id != VPD_RES_ID) {
51395d67482SBill Paul 		printf("bge%d: bad VPD resource id: expected %x got %x\n",
51495d67482SBill Paul 			sc->bge_unit, VPD_RES_ID, res.vr_id);
51595d67482SBill Paul 		return;
51695d67482SBill Paul 	}
51795d67482SBill Paul 
51895d67482SBill Paul 	pos += sizeof(res);
51995d67482SBill Paul 	sc->bge_vpd_prodname = malloc(res.vr_len + 1, M_DEVBUF, M_NOWAIT);
52095d67482SBill Paul 	for (i = 0; i < res.vr_len; i++)
52195d67482SBill Paul 		sc->bge_vpd_prodname[i] = bge_vpd_readbyte(sc, i + pos);
52295d67482SBill Paul 	sc->bge_vpd_prodname[i] = '\0';
52395d67482SBill Paul 	pos += i;
52495d67482SBill Paul 
52595d67482SBill Paul 	bge_vpd_read_res(sc, &res, pos);
52695d67482SBill Paul 
52795d67482SBill Paul 	if (res.vr_id != VPD_RES_READ) {
52895d67482SBill Paul 		printf("bge%d: bad VPD resource id: expected %x got %x\n",
52995d67482SBill Paul 		    sc->bge_unit, VPD_RES_READ, res.vr_id);
53095d67482SBill Paul 		return;
53195d67482SBill Paul 	}
53295d67482SBill Paul 
53395d67482SBill Paul 	pos += sizeof(res);
53495d67482SBill Paul 	sc->bge_vpd_readonly = malloc(res.vr_len, M_DEVBUF, M_NOWAIT);
53595d67482SBill Paul 	for (i = 0; i < res.vr_len + 1; i++)
53695d67482SBill Paul 		sc->bge_vpd_readonly[i] = bge_vpd_readbyte(sc, i + pos);
53795d67482SBill Paul 
53895d67482SBill Paul 	return;
53995d67482SBill Paul }
5401b4a3b2fSPeter Wemm #endif
54195d67482SBill Paul 
54295d67482SBill Paul /*
54395d67482SBill Paul  * Read a byte of data stored in the EEPROM at address 'addr.' The
54495d67482SBill Paul  * BCM570x supports both the traditional bitbang interface and an
54595d67482SBill Paul  * auto access interface for reading the EEPROM. We use the auto
54695d67482SBill Paul  * access method.
54795d67482SBill Paul  */
54895d67482SBill Paul static u_int8_t
54995d67482SBill Paul bge_eeprom_getbyte(sc, addr, dest)
55095d67482SBill Paul 	struct bge_softc *sc;
55195d67482SBill Paul 	int addr;
55295d67482SBill Paul 	u_int8_t *dest;
55395d67482SBill Paul {
55495d67482SBill Paul 	int i;
55595d67482SBill Paul 	u_int32_t byte = 0;
55695d67482SBill Paul 
55795d67482SBill Paul 	/*
55895d67482SBill Paul 	 * Enable use of auto EEPROM access so we can avoid
55995d67482SBill Paul 	 * having to use the bitbang method.
56095d67482SBill Paul 	 */
56195d67482SBill Paul 	BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_AUTO_EEPROM);
56295d67482SBill Paul 
56395d67482SBill Paul 	/* Reset the EEPROM, load the clock period. */
56495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_EE_ADDR,
56595d67482SBill Paul 	    BGE_EEADDR_RESET|BGE_EEHALFCLK(BGE_HALFCLK_384SCL));
56695d67482SBill Paul 	DELAY(20);
56795d67482SBill Paul 
56895d67482SBill Paul 	/* Issue the read EEPROM command. */
56995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_EE_ADDR, BGE_EE_READCMD | addr);
57095d67482SBill Paul 
57195d67482SBill Paul 	/* Wait for completion */
57295d67482SBill Paul 	for(i = 0; i < BGE_TIMEOUT * 10; i++) {
57395d67482SBill Paul 		DELAY(10);
57495d67482SBill Paul 		if (CSR_READ_4(sc, BGE_EE_ADDR) & BGE_EEADDR_DONE)
57595d67482SBill Paul 			break;
57695d67482SBill Paul 	}
57795d67482SBill Paul 
57895d67482SBill Paul 	if (i == BGE_TIMEOUT) {
57995d67482SBill Paul 		printf("bge%d: eeprom read timed out\n", sc->bge_unit);
58095d67482SBill Paul 		return(0);
58195d67482SBill Paul 	}
58295d67482SBill Paul 
58395d67482SBill Paul 	/* Get result. */
58495d67482SBill Paul 	byte = CSR_READ_4(sc, BGE_EE_DATA);
58595d67482SBill Paul 
58695d67482SBill Paul 	*dest = (byte >> ((addr % 4) * 8)) & 0xFF;
58795d67482SBill Paul 
58895d67482SBill Paul 	return(0);
58995d67482SBill Paul }
59095d67482SBill Paul 
59195d67482SBill Paul /*
59295d67482SBill Paul  * Read a sequence of bytes from the EEPROM.
59395d67482SBill Paul  */
59495d67482SBill Paul static int
59595d67482SBill Paul bge_read_eeprom(sc, dest, off, cnt)
59695d67482SBill Paul 	struct bge_softc *sc;
59795d67482SBill Paul 	caddr_t dest;
59895d67482SBill Paul 	int off;
59995d67482SBill Paul 	int cnt;
60095d67482SBill Paul {
60195d67482SBill Paul 	int err = 0, i;
60295d67482SBill Paul 	u_int8_t byte = 0;
60395d67482SBill Paul 
60495d67482SBill Paul 	for (i = 0; i < cnt; i++) {
60595d67482SBill Paul 		err = bge_eeprom_getbyte(sc, off + i, &byte);
60695d67482SBill Paul 		if (err)
60795d67482SBill Paul 			break;
60895d67482SBill Paul 		*(dest + i) = byte;
60995d67482SBill Paul 	}
61095d67482SBill Paul 
61195d67482SBill Paul 	return(err ? 1 : 0);
61295d67482SBill Paul }
61395d67482SBill Paul 
61495d67482SBill Paul static int
61595d67482SBill Paul bge_miibus_readreg(dev, phy, reg)
61695d67482SBill Paul 	device_t dev;
61795d67482SBill Paul 	int phy, reg;
61895d67482SBill Paul {
61995d67482SBill Paul 	struct bge_softc *sc;
62037ceeb4dSPaul Saab 	u_int32_t val, autopoll;
62195d67482SBill Paul 	int i;
62295d67482SBill Paul 
62395d67482SBill Paul 	sc = device_get_softc(dev);
62495d67482SBill Paul 
6250434d1b8SBill Paul 	/*
6260434d1b8SBill Paul 	 * Broadcom's own driver always assumes the internal
6270434d1b8SBill Paul 	 * PHY is at GMII address 1. On some chips, the PHY responds
6280434d1b8SBill Paul 	 * to accesses at all addresses, which could cause us to
6290434d1b8SBill Paul 	 * bogusly attach the PHY 32 times at probe type. Always
6300434d1b8SBill Paul 	 * restricting the lookup to address 1 is simpler than
6310434d1b8SBill Paul 	 * trying to figure out which chips revisions should be
6320434d1b8SBill Paul 	 * special-cased.
6330434d1b8SBill Paul 	 */
634b1265c1aSJohn Polstra 	if (phy != 1)
63598b28ee5SBill Paul 		return(0);
63698b28ee5SBill Paul 
63737ceeb4dSPaul Saab 	/* Reading with autopolling on may trigger PCI errors */
63837ceeb4dSPaul Saab 	autopoll = CSR_READ_4(sc, BGE_MI_MODE);
63937ceeb4dSPaul Saab 	if (autopoll & BGE_MIMODE_AUTOPOLL) {
64037ceeb4dSPaul Saab 		BGE_CLRBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL);
64137ceeb4dSPaul Saab 		DELAY(40);
64237ceeb4dSPaul Saab 	}
64337ceeb4dSPaul Saab 
64495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_READ|BGE_MICOMM_BUSY|
64595d67482SBill Paul 	    BGE_MIPHY(phy)|BGE_MIREG(reg));
64695d67482SBill Paul 
64795d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
64895d67482SBill Paul 		val = CSR_READ_4(sc, BGE_MI_COMM);
64995d67482SBill Paul 		if (!(val & BGE_MICOMM_BUSY))
65095d67482SBill Paul 			break;
65195d67482SBill Paul 	}
65295d67482SBill Paul 
65395d67482SBill Paul 	if (i == BGE_TIMEOUT) {
65495d67482SBill Paul 		printf("bge%d: PHY read timed out\n", sc->bge_unit);
65537ceeb4dSPaul Saab 		val = 0;
65637ceeb4dSPaul Saab 		goto done;
65795d67482SBill Paul 	}
65895d67482SBill Paul 
65995d67482SBill Paul 	val = CSR_READ_4(sc, BGE_MI_COMM);
66095d67482SBill Paul 
66137ceeb4dSPaul Saab done:
66237ceeb4dSPaul Saab 	if (autopoll & BGE_MIMODE_AUTOPOLL) {
66337ceeb4dSPaul Saab 		BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL);
66437ceeb4dSPaul Saab 		DELAY(40);
66537ceeb4dSPaul Saab 	}
66637ceeb4dSPaul Saab 
66795d67482SBill Paul 	if (val & BGE_MICOMM_READFAIL)
66895d67482SBill Paul 		return(0);
66995d67482SBill Paul 
67095d67482SBill Paul 	return(val & 0xFFFF);
67195d67482SBill Paul }
67295d67482SBill Paul 
67395d67482SBill Paul static int
67495d67482SBill Paul bge_miibus_writereg(dev, phy, reg, val)
67595d67482SBill Paul 	device_t dev;
67695d67482SBill Paul 	int phy, reg, val;
67795d67482SBill Paul {
67895d67482SBill Paul 	struct bge_softc *sc;
67937ceeb4dSPaul Saab 	u_int32_t autopoll;
68095d67482SBill Paul 	int i;
68195d67482SBill Paul 
68295d67482SBill Paul 	sc = device_get_softc(dev);
68395d67482SBill Paul 
68437ceeb4dSPaul Saab 	/* Reading with autopolling on may trigger PCI errors */
68537ceeb4dSPaul Saab 	autopoll = CSR_READ_4(sc, BGE_MI_MODE);
68637ceeb4dSPaul Saab 	if (autopoll & BGE_MIMODE_AUTOPOLL) {
68737ceeb4dSPaul Saab 		BGE_CLRBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL);
68837ceeb4dSPaul Saab 		DELAY(40);
68937ceeb4dSPaul Saab 	}
69037ceeb4dSPaul Saab 
69195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_WRITE|BGE_MICOMM_BUSY|
69295d67482SBill Paul 	    BGE_MIPHY(phy)|BGE_MIREG(reg)|val);
69395d67482SBill Paul 
69495d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
69595d67482SBill Paul 		if (!(CSR_READ_4(sc, BGE_MI_COMM) & BGE_MICOMM_BUSY))
69695d67482SBill Paul 			break;
69795d67482SBill Paul 	}
69895d67482SBill Paul 
69937ceeb4dSPaul Saab 	if (autopoll & BGE_MIMODE_AUTOPOLL) {
70037ceeb4dSPaul Saab 		BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL);
70137ceeb4dSPaul Saab 		DELAY(40);
70237ceeb4dSPaul Saab 	}
70337ceeb4dSPaul Saab 
70495d67482SBill Paul 	if (i == BGE_TIMEOUT) {
70595d67482SBill Paul 		printf("bge%d: PHY read timed out\n", sc->bge_unit);
70695d67482SBill Paul 		return(0);
70795d67482SBill Paul 	}
70895d67482SBill Paul 
70995d67482SBill Paul 	return(0);
71095d67482SBill Paul }
71195d67482SBill Paul 
71295d67482SBill Paul static void
71395d67482SBill Paul bge_miibus_statchg(dev)
71495d67482SBill Paul 	device_t dev;
71595d67482SBill Paul {
71695d67482SBill Paul 	struct bge_softc *sc;
71795d67482SBill Paul 	struct mii_data *mii;
71895d67482SBill Paul 
71995d67482SBill Paul 	sc = device_get_softc(dev);
72095d67482SBill Paul 	mii = device_get_softc(sc->bge_miibus);
72195d67482SBill Paul 
72295d67482SBill Paul 	BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_PORTMODE);
723b418ad5cSPoul-Henning Kamp 	if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T) {
72495d67482SBill Paul 		BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_GMII);
72595d67482SBill Paul 	} else {
72695d67482SBill Paul 		BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_MII);
72795d67482SBill Paul 	}
72895d67482SBill Paul 
72995d67482SBill Paul 	if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX) {
73095d67482SBill Paul 		BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX);
73195d67482SBill Paul 	} else {
73295d67482SBill Paul 		BGE_SETBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX);
73395d67482SBill Paul 	}
73495d67482SBill Paul 
73595d67482SBill Paul 	return;
73695d67482SBill Paul }
73795d67482SBill Paul 
73895d67482SBill Paul /*
73995d67482SBill Paul  * Handle events that have triggered interrupts.
74095d67482SBill Paul  */
74195d67482SBill Paul static void
74295d67482SBill Paul bge_handle_events(sc)
74395d67482SBill Paul 	struct bge_softc		*sc;
74495d67482SBill Paul {
74595d67482SBill Paul 
74695d67482SBill Paul 	return;
74795d67482SBill Paul }
74895d67482SBill Paul 
74995d67482SBill Paul /*
75095d67482SBill Paul  * Memory management for jumbo frames.
75195d67482SBill Paul  */
75295d67482SBill Paul 
75395d67482SBill Paul static int
75495d67482SBill Paul bge_alloc_jumbo_mem(sc)
75595d67482SBill Paul 	struct bge_softc		*sc;
75695d67482SBill Paul {
75795d67482SBill Paul 	caddr_t			ptr;
758f41ac2beSBill Paul 	register int		i, error;
75995d67482SBill Paul 	struct bge_jpool_entry   *entry;
76095d67482SBill Paul 
761f41ac2beSBill Paul 	/* Create tag for jumbo buffer block */
76295d67482SBill Paul 
763f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
764f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
765f41ac2beSBill Paul 	    NULL, BGE_JMEM, 1, BGE_JMEM, 0, NULL, NULL,
766f41ac2beSBill Paul 	    &sc->bge_cdata.bge_jumbo_tag);
767f41ac2beSBill Paul 
768f41ac2beSBill Paul 	if (error) {
769f41ac2beSBill Paul 		printf("bge%d: could not allocate jumbo dma tag\n",
770f41ac2beSBill Paul 		    sc->bge_unit);
771f41ac2beSBill Paul 		return (ENOMEM);
77295d67482SBill Paul 	}
77395d67482SBill Paul 
774f41ac2beSBill Paul 	/* Allocate DMA'able memory for jumbo buffer block */
775f41ac2beSBill Paul 
776f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_jumbo_tag,
777f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_jumbo_buf, BUS_DMA_NOWAIT,
778f41ac2beSBill Paul 	    &sc->bge_cdata.bge_jumbo_map);
779f41ac2beSBill Paul 
780f41ac2beSBill Paul 	if (error)
781f41ac2beSBill Paul 		return (ENOMEM);
782f41ac2beSBill Paul 
78395d67482SBill Paul 	SLIST_INIT(&sc->bge_jfree_listhead);
78495d67482SBill Paul 	SLIST_INIT(&sc->bge_jinuse_listhead);
78595d67482SBill Paul 
78695d67482SBill Paul 	/*
78795d67482SBill Paul 	 * Now divide it up into 9K pieces and save the addresses
78895d67482SBill Paul 	 * in an array.
78995d67482SBill Paul 	 */
790f41ac2beSBill Paul 	ptr = sc->bge_ldata.bge_jumbo_buf;
79195d67482SBill Paul 	for (i = 0; i < BGE_JSLOTS; i++) {
79295d67482SBill Paul 		sc->bge_cdata.bge_jslots[i] = ptr;
79395d67482SBill Paul 		ptr += BGE_JLEN;
79495d67482SBill Paul 		entry = malloc(sizeof(struct bge_jpool_entry),
79595d67482SBill Paul 		    M_DEVBUF, M_NOWAIT);
79695d67482SBill Paul 		if (entry == NULL) {
797f41ac2beSBill Paul 			bge_free_jumbo_mem(sc);
798f41ac2beSBill Paul 			sc->bge_ldata.bge_jumbo_buf = NULL;
79995d67482SBill Paul 			printf("bge%d: no memory for jumbo "
80095d67482SBill Paul 			    "buffer queue!\n", sc->bge_unit);
80195d67482SBill Paul 			return(ENOBUFS);
80295d67482SBill Paul 		}
80395d67482SBill Paul 		entry->slot = i;
80495d67482SBill Paul 		SLIST_INSERT_HEAD(&sc->bge_jfree_listhead,
80595d67482SBill Paul 		    entry, jpool_entries);
80695d67482SBill Paul 	}
80795d67482SBill Paul 
80895d67482SBill Paul 	return(0);
80995d67482SBill Paul }
81095d67482SBill Paul 
81195d67482SBill Paul static void
81295d67482SBill Paul bge_free_jumbo_mem(sc)
81395d67482SBill Paul 	struct bge_softc *sc;
81495d67482SBill Paul {
81595d67482SBill Paul 	int i;
81695d67482SBill Paul 	struct bge_jpool_entry *entry;
81795d67482SBill Paul 
81895d67482SBill Paul 	for (i = 0; i < BGE_JSLOTS; i++) {
81995d67482SBill Paul 		entry = SLIST_FIRST(&sc->bge_jfree_listhead);
82095d67482SBill Paul 		SLIST_REMOVE_HEAD(&sc->bge_jfree_listhead, jpool_entries);
82195d67482SBill Paul 		free(entry, M_DEVBUF);
82295d67482SBill Paul 	}
82395d67482SBill Paul 
824f41ac2beSBill Paul 	/* Destroy jumbo buffer block */
825f41ac2beSBill Paul 
826f41ac2beSBill Paul 	if (sc->bge_ldata.bge_rx_jumbo_ring)
827f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_jumbo_tag,
828f41ac2beSBill Paul 		    sc->bge_ldata.bge_jumbo_buf,
829f41ac2beSBill Paul 		    sc->bge_cdata.bge_jumbo_map);
830f41ac2beSBill Paul 
831f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_jumbo_ring_map)
832f41ac2beSBill Paul 		bus_dmamap_destroy(sc->bge_cdata.bge_jumbo_tag,
833f41ac2beSBill Paul 		    sc->bge_cdata.bge_jumbo_map);
834f41ac2beSBill Paul 
835f41ac2beSBill Paul 	if (sc->bge_cdata.bge_jumbo_tag)
836f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_jumbo_tag);
83795d67482SBill Paul 
83895d67482SBill Paul 	return;
83995d67482SBill Paul }
84095d67482SBill Paul 
84195d67482SBill Paul /*
84295d67482SBill Paul  * Allocate a jumbo buffer.
84395d67482SBill Paul  */
84495d67482SBill Paul static void *
84595d67482SBill Paul bge_jalloc(sc)
84695d67482SBill Paul 	struct bge_softc		*sc;
84795d67482SBill Paul {
84895d67482SBill Paul 	struct bge_jpool_entry   *entry;
84995d67482SBill Paul 
85095d67482SBill Paul 	entry = SLIST_FIRST(&sc->bge_jfree_listhead);
85195d67482SBill Paul 
85295d67482SBill Paul 	if (entry == NULL) {
85395d67482SBill Paul 		printf("bge%d: no free jumbo buffers\n", sc->bge_unit);
85495d67482SBill Paul 		return(NULL);
85595d67482SBill Paul 	}
85695d67482SBill Paul 
85795d67482SBill Paul 	SLIST_REMOVE_HEAD(&sc->bge_jfree_listhead, jpool_entries);
85895d67482SBill Paul 	SLIST_INSERT_HEAD(&sc->bge_jinuse_listhead, entry, jpool_entries);
85995d67482SBill Paul 	return(sc->bge_cdata.bge_jslots[entry->slot]);
86095d67482SBill Paul }
86195d67482SBill Paul 
86295d67482SBill Paul /*
86395d67482SBill Paul  * Release a jumbo buffer.
86495d67482SBill Paul  */
86595d67482SBill Paul static void
86695d67482SBill Paul bge_jfree(buf, args)
867914596abSAlfred Perlstein 	void *buf;
86895d67482SBill Paul 	void *args;
86995d67482SBill Paul {
87095d67482SBill Paul 	struct bge_jpool_entry *entry;
87195d67482SBill Paul 	struct bge_softc *sc;
87295d67482SBill Paul 	int i;
87395d67482SBill Paul 
87495d67482SBill Paul 	/* Extract the softc struct pointer. */
87595d67482SBill Paul 	sc = (struct bge_softc *)args;
87695d67482SBill Paul 
87795d67482SBill Paul 	if (sc == NULL)
87895d67482SBill Paul 		panic("bge_jfree: can't find softc pointer!");
87995d67482SBill Paul 
88095d67482SBill Paul 	/* calculate the slot this buffer belongs to */
88195d67482SBill Paul 
88295d67482SBill Paul 	i = ((vm_offset_t)buf
883f41ac2beSBill Paul 	     - (vm_offset_t)sc->bge_ldata.bge_jumbo_buf) / BGE_JLEN;
88495d67482SBill Paul 
88595d67482SBill Paul 	if ((i < 0) || (i >= BGE_JSLOTS))
88695d67482SBill Paul 		panic("bge_jfree: asked to free buffer that we don't manage!");
88795d67482SBill Paul 
88895d67482SBill Paul 	entry = SLIST_FIRST(&sc->bge_jinuse_listhead);
88995d67482SBill Paul 	if (entry == NULL)
89095d67482SBill Paul 		panic("bge_jfree: buffer not in use!");
89195d67482SBill Paul 	entry->slot = i;
89295d67482SBill Paul 	SLIST_REMOVE_HEAD(&sc->bge_jinuse_listhead, jpool_entries);
89395d67482SBill Paul 	SLIST_INSERT_HEAD(&sc->bge_jfree_listhead, entry, jpool_entries);
89495d67482SBill Paul 
89595d67482SBill Paul 	return;
89695d67482SBill Paul }
89795d67482SBill Paul 
89895d67482SBill Paul 
89995d67482SBill Paul /*
90095d67482SBill Paul  * Intialize a standard receive ring descriptor.
90195d67482SBill Paul  */
90295d67482SBill Paul static int
90395d67482SBill Paul bge_newbuf_std(sc, i, m)
90495d67482SBill Paul 	struct bge_softc	*sc;
90595d67482SBill Paul 	int			i;
90695d67482SBill Paul 	struct mbuf		*m;
90795d67482SBill Paul {
90895d67482SBill Paul 	struct mbuf		*m_new = NULL;
90995d67482SBill Paul 	struct bge_rx_bd	*r;
910f41ac2beSBill Paul 	struct bge_dmamap_arg	ctx;
911f41ac2beSBill Paul 	int			error;
91295d67482SBill Paul 
91395d67482SBill Paul 	if (m == NULL) {
914a163d034SWarner Losh 		MGETHDR(m_new, M_DONTWAIT, MT_DATA);
91595d67482SBill Paul 		if (m_new == NULL) {
91695d67482SBill Paul 			return(ENOBUFS);
91795d67482SBill Paul 		}
91895d67482SBill Paul 
919a163d034SWarner Losh 		MCLGET(m_new, M_DONTWAIT);
92095d67482SBill Paul 		if (!(m_new->m_flags & M_EXT)) {
92195d67482SBill Paul 			m_freem(m_new);
92295d67482SBill Paul 			return(ENOBUFS);
92395d67482SBill Paul 		}
92495d67482SBill Paul 		m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
92595d67482SBill Paul 	} else {
92695d67482SBill Paul 		m_new = m;
92795d67482SBill Paul 		m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
92895d67482SBill Paul 		m_new->m_data = m_new->m_ext.ext_buf;
92995d67482SBill Paul 	}
93095d67482SBill Paul 
931e255b776SJohn Polstra 	if (!sc->bge_rx_alignment_bug)
93295d67482SBill Paul 		m_adj(m_new, ETHER_ALIGN);
93395d67482SBill Paul 	sc->bge_cdata.bge_rx_std_chain[i] = m_new;
934f41ac2beSBill Paul 	r = &sc->bge_ldata.bge_rx_std_ring[i];
935f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
936f41ac2beSBill Paul 	ctx.sc = sc;
937f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_mtag,
938f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_std_dmamap[i], mtod(m_new, void *),
939f41ac2beSBill Paul 	    m_new->m_len, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
940f41ac2beSBill Paul 	if (error || ctx.bge_maxsegs == 0) {
941f7cea149SGleb Smirnoff 		if (m == NULL) {
942f7cea149SGleb Smirnoff 			sc->bge_cdata.bge_rx_std_chain[i] = NULL;
943f41ac2beSBill Paul 			m_freem(m_new);
944f7cea149SGleb Smirnoff 		}
945f41ac2beSBill Paul 		return(ENOMEM);
946f41ac2beSBill Paul 	}
947f41ac2beSBill Paul 	r->bge_addr.bge_addr_lo = htole32(BGE_ADDR_LO(ctx.bge_busaddr));
948f41ac2beSBill Paul 	r->bge_addr.bge_addr_hi = htole32(BGE_ADDR_HI(ctx.bge_busaddr));
949f41ac2beSBill Paul 	r->bge_flags = htole16(BGE_RXBDFLAG_END);
950f41ac2beSBill Paul 	r->bge_len = htole16(m_new->m_len);
951f41ac2beSBill Paul 	r->bge_idx = htole16(i);
952f41ac2beSBill Paul 
953f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_mtag,
954f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_std_dmamap[i],
955f41ac2beSBill Paul 	    BUS_DMASYNC_PREREAD);
95695d67482SBill Paul 
95795d67482SBill Paul 	return(0);
95895d67482SBill Paul }
95995d67482SBill Paul 
96095d67482SBill Paul /*
96195d67482SBill Paul  * Initialize a jumbo receive ring descriptor. This allocates
96295d67482SBill Paul  * a jumbo buffer from the pool managed internally by the driver.
96395d67482SBill Paul  */
96495d67482SBill Paul static int
96595d67482SBill Paul bge_newbuf_jumbo(sc, i, m)
96695d67482SBill Paul 	struct bge_softc *sc;
96795d67482SBill Paul 	int i;
96895d67482SBill Paul 	struct mbuf *m;
96995d67482SBill Paul {
97095d67482SBill Paul 	struct mbuf *m_new = NULL;
97195d67482SBill Paul 	struct bge_rx_bd *r;
972f41ac2beSBill Paul 	struct bge_dmamap_arg ctx;
973f41ac2beSBill Paul 	int error;
97495d67482SBill Paul 
97595d67482SBill Paul 	if (m == NULL) {
97695d67482SBill Paul 		caddr_t			*buf = NULL;
97795d67482SBill Paul 
97895d67482SBill Paul 		/* Allocate the mbuf. */
979a163d034SWarner Losh 		MGETHDR(m_new, M_DONTWAIT, MT_DATA);
98095d67482SBill Paul 		if (m_new == NULL) {
98195d67482SBill Paul 			return(ENOBUFS);
98295d67482SBill Paul 		}
98395d67482SBill Paul 
98495d67482SBill Paul 		/* Allocate the jumbo buffer */
98595d67482SBill Paul 		buf = bge_jalloc(sc);
98695d67482SBill Paul 		if (buf == NULL) {
98795d67482SBill Paul 			m_freem(m_new);
98895d67482SBill Paul 			printf("bge%d: jumbo allocation failed "
98995d67482SBill Paul 			    "-- packet dropped!\n", sc->bge_unit);
99095d67482SBill Paul 			return(ENOBUFS);
99195d67482SBill Paul 		}
99295d67482SBill Paul 
99395d67482SBill Paul 		/* Attach the buffer to the mbuf. */
99495d67482SBill Paul 		m_new->m_data = (void *) buf;
99595d67482SBill Paul 		m_new->m_len = m_new->m_pkthdr.len = BGE_JUMBO_FRAMELEN;
99695d67482SBill Paul 		MEXTADD(m_new, buf, BGE_JUMBO_FRAMELEN, bge_jfree,
99795d67482SBill Paul 		    (struct bge_softc *)sc, 0, EXT_NET_DRV);
99895d67482SBill Paul 	} else {
99995d67482SBill Paul 		m_new = m;
100095d67482SBill Paul 		m_new->m_data = m_new->m_ext.ext_buf;
100195d67482SBill Paul 		m_new->m_ext.ext_size = BGE_JUMBO_FRAMELEN;
100295d67482SBill Paul 	}
100395d67482SBill Paul 
1004e255b776SJohn Polstra 	if (!sc->bge_rx_alignment_bug)
100595d67482SBill Paul 		m_adj(m_new, ETHER_ALIGN);
100695d67482SBill Paul 	/* Set up the descriptor. */
100795d67482SBill Paul 	sc->bge_cdata.bge_rx_jumbo_chain[i] = m_new;
1008f41ac2beSBill Paul 	r = &sc->bge_ldata.bge_rx_jumbo_ring[i];
1009f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
1010f41ac2beSBill Paul 	ctx.sc = sc;
1011f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_mtag_jumbo,
1012f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_jumbo_dmamap[i], mtod(m_new, void *),
1013f41ac2beSBill Paul 	    m_new->m_len, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
1014f41ac2beSBill Paul 	if (error || ctx.bge_maxsegs == 0) {
1015f7cea149SGleb Smirnoff 		if (m == NULL) {
1016f7cea149SGleb Smirnoff 			sc->bge_cdata.bge_rx_jumbo_chain[i] = NULL;
1017f41ac2beSBill Paul 			m_freem(m_new);
1018f7cea149SGleb Smirnoff 		}
1019f41ac2beSBill Paul 		return(ENOMEM);
1020f41ac2beSBill Paul 	}
1021f41ac2beSBill Paul 	r->bge_addr.bge_addr_lo = htole32(BGE_ADDR_LO(ctx.bge_busaddr));
1022f41ac2beSBill Paul 	r->bge_addr.bge_addr_hi = htole32(BGE_ADDR_HI(ctx.bge_busaddr));
1023f41ac2beSBill Paul 	r->bge_flags = htole16(BGE_RXBDFLAG_END|BGE_RXBDFLAG_JUMBO_RING);
1024f41ac2beSBill Paul 	r->bge_len = htole16(m_new->m_len);
1025f41ac2beSBill Paul 	r->bge_idx = htole16(i);
1026f41ac2beSBill Paul 
1027f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_mtag,
1028f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_jumbo_dmamap[i],
1029f41ac2beSBill Paul 	    BUS_DMASYNC_PREREAD);
103095d67482SBill Paul 
103195d67482SBill Paul 	return(0);
103295d67482SBill Paul }
103395d67482SBill Paul 
103495d67482SBill Paul /*
103595d67482SBill Paul  * The standard receive ring has 512 entries in it. At 2K per mbuf cluster,
103695d67482SBill Paul  * that's 1MB or memory, which is a lot. For now, we fill only the first
103795d67482SBill Paul  * 256 ring entries and hope that our CPU is fast enough to keep up with
103895d67482SBill Paul  * the NIC.
103995d67482SBill Paul  */
104095d67482SBill Paul static int
104195d67482SBill Paul bge_init_rx_ring_std(sc)
104295d67482SBill Paul 	struct bge_softc *sc;
104395d67482SBill Paul {
104495d67482SBill Paul 	int i;
104595d67482SBill Paul 
104695d67482SBill Paul 	for (i = 0; i < BGE_SSLOTS; i++) {
104795d67482SBill Paul 		if (bge_newbuf_std(sc, i, NULL) == ENOBUFS)
104895d67482SBill Paul 			return(ENOBUFS);
104995d67482SBill Paul 	};
105095d67482SBill Paul 
1051f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
1052f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_std_ring_map,
1053f41ac2beSBill Paul 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1054f41ac2beSBill Paul 
105595d67482SBill Paul 	sc->bge_std = i - 1;
105695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std);
105795d67482SBill Paul 
105895d67482SBill Paul 	return(0);
105995d67482SBill Paul }
106095d67482SBill Paul 
106195d67482SBill Paul static void
106295d67482SBill Paul bge_free_rx_ring_std(sc)
106395d67482SBill Paul 	struct bge_softc *sc;
106495d67482SBill Paul {
106595d67482SBill Paul 	int i;
106695d67482SBill Paul 
106795d67482SBill Paul 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
106895d67482SBill Paul 		if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) {
106995d67482SBill Paul 			m_freem(sc->bge_cdata.bge_rx_std_chain[i]);
107095d67482SBill Paul 			sc->bge_cdata.bge_rx_std_chain[i] = NULL;
1071f41ac2beSBill Paul 			bus_dmamap_unload(sc->bge_cdata.bge_mtag,
1072f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_std_dmamap[i]);
107395d67482SBill Paul 		}
1074f41ac2beSBill Paul 		bzero((char *)&sc->bge_ldata.bge_rx_std_ring[i],
107595d67482SBill Paul 		    sizeof(struct bge_rx_bd));
107695d67482SBill Paul 	}
107795d67482SBill Paul 
107895d67482SBill Paul 	return;
107995d67482SBill Paul }
108095d67482SBill Paul 
108195d67482SBill Paul static int
108295d67482SBill Paul bge_init_rx_ring_jumbo(sc)
108395d67482SBill Paul 	struct bge_softc *sc;
108495d67482SBill Paul {
108595d67482SBill Paul 	int i;
108695d67482SBill Paul 	struct bge_rcb *rcb;
108795d67482SBill Paul 
108895d67482SBill Paul 	for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
108995d67482SBill Paul 		if (bge_newbuf_jumbo(sc, i, NULL) == ENOBUFS)
109095d67482SBill Paul 			return(ENOBUFS);
109195d67482SBill Paul 	};
109295d67482SBill Paul 
1093f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
1094f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_jumbo_ring_map,
1095f41ac2beSBill Paul 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1096f41ac2beSBill Paul 
109795d67482SBill Paul 	sc->bge_jumbo = i - 1;
109895d67482SBill Paul 
1099f41ac2beSBill Paul 	rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb;
110067111612SJohn Polstra 	rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0, 0);
110167111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags);
110295d67482SBill Paul 
110395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo);
110495d67482SBill Paul 
110595d67482SBill Paul 	return(0);
110695d67482SBill Paul }
110795d67482SBill Paul 
110895d67482SBill Paul static void
110995d67482SBill Paul bge_free_rx_ring_jumbo(sc)
111095d67482SBill Paul 	struct bge_softc *sc;
111195d67482SBill Paul {
111295d67482SBill Paul 	int i;
111395d67482SBill Paul 
111495d67482SBill Paul 	for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
111595d67482SBill Paul 		if (sc->bge_cdata.bge_rx_jumbo_chain[i] != NULL) {
111695d67482SBill Paul 			m_freem(sc->bge_cdata.bge_rx_jumbo_chain[i]);
111795d67482SBill Paul 			sc->bge_cdata.bge_rx_jumbo_chain[i] = NULL;
1118f41ac2beSBill Paul 			bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo,
1119f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
112095d67482SBill Paul 		}
1121f41ac2beSBill Paul 		bzero((char *)&sc->bge_ldata.bge_rx_jumbo_ring[i],
112295d67482SBill Paul 		    sizeof(struct bge_rx_bd));
112395d67482SBill Paul 	}
112495d67482SBill Paul 
112595d67482SBill Paul 	return;
112695d67482SBill Paul }
112795d67482SBill Paul 
112895d67482SBill Paul static void
112995d67482SBill Paul bge_free_tx_ring(sc)
113095d67482SBill Paul 	struct bge_softc *sc;
113195d67482SBill Paul {
113295d67482SBill Paul 	int i;
113395d67482SBill Paul 
1134f41ac2beSBill Paul 	if (sc->bge_ldata.bge_tx_ring == NULL)
113595d67482SBill Paul 		return;
113695d67482SBill Paul 
113795d67482SBill Paul 	for (i = 0; i < BGE_TX_RING_CNT; i++) {
113895d67482SBill Paul 		if (sc->bge_cdata.bge_tx_chain[i] != NULL) {
113995d67482SBill Paul 			m_freem(sc->bge_cdata.bge_tx_chain[i]);
114095d67482SBill Paul 			sc->bge_cdata.bge_tx_chain[i] = NULL;
1141f41ac2beSBill Paul 			bus_dmamap_unload(sc->bge_cdata.bge_mtag,
1142f41ac2beSBill Paul 			    sc->bge_cdata.bge_tx_dmamap[i]);
114395d67482SBill Paul 		}
1144f41ac2beSBill Paul 		bzero((char *)&sc->bge_ldata.bge_tx_ring[i],
114595d67482SBill Paul 		    sizeof(struct bge_tx_bd));
114695d67482SBill Paul 	}
114795d67482SBill Paul 
114895d67482SBill Paul 	return;
114995d67482SBill Paul }
115095d67482SBill Paul 
115195d67482SBill Paul static int
115295d67482SBill Paul bge_init_tx_ring(sc)
115395d67482SBill Paul 	struct bge_softc *sc;
115495d67482SBill Paul {
115595d67482SBill Paul 	sc->bge_txcnt = 0;
115695d67482SBill Paul 	sc->bge_tx_saved_considx = 0;
11573927098fSPaul Saab 
115895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, 0);
11593927098fSPaul Saab 	/* 5700 b2 errata */
1160e0ced696SPaul Saab 	if (sc->bge_chiprev == BGE_CHIPREV_5700_BX)
11613927098fSPaul Saab 		CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, 0);
11623927098fSPaul Saab 
11633927098fSPaul Saab 	CSR_WRITE_4(sc, BGE_MBX_TX_NIC_PROD0_LO, 0);
11643927098fSPaul Saab 	/* 5700 b2 errata */
1165e0ced696SPaul Saab 	if (sc->bge_chiprev == BGE_CHIPREV_5700_BX)
116695d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MBX_TX_NIC_PROD0_LO, 0);
116795d67482SBill Paul 
116895d67482SBill Paul 	return(0);
116995d67482SBill Paul }
117095d67482SBill Paul 
117195d67482SBill Paul static void
117295d67482SBill Paul bge_setmulti(sc)
117395d67482SBill Paul 	struct bge_softc *sc;
117495d67482SBill Paul {
117595d67482SBill Paul 	struct ifnet *ifp;
117695d67482SBill Paul 	struct ifmultiaddr *ifma;
117795d67482SBill Paul 	u_int32_t hashes[4] = { 0, 0, 0, 0 };
117895d67482SBill Paul 	int h, i;
117995d67482SBill Paul 
11800f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
11810f9bd73bSSam Leffler 
1182fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
118395d67482SBill Paul 
118495d67482SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
118595d67482SBill Paul 		for (i = 0; i < 4; i++)
118695d67482SBill Paul 			CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0xFFFFFFFF);
118795d67482SBill Paul 		return;
118895d67482SBill Paul 	}
118995d67482SBill Paul 
119095d67482SBill Paul 	/* First, zot all the existing filters. */
119195d67482SBill Paul 	for (i = 0; i < 4; i++)
119295d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0);
119395d67482SBill Paul 
119495d67482SBill Paul 	/* Now program new ones. */
119513b203d0SRobert Watson 	IF_ADDR_LOCK(ifp);
119695d67482SBill Paul 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
119795d67482SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
119895d67482SBill Paul 			continue;
11990e939c0cSChristian Weisgerber 		h = ether_crc32_le(LLADDR((struct sockaddr_dl *)
12000e939c0cSChristian Weisgerber 		    ifma->ifma_addr), ETHER_ADDR_LEN) & 0x7F;
120195d67482SBill Paul 		hashes[(h & 0x60) >> 5] |= 1 << (h & 0x1F);
120295d67482SBill Paul 	}
120313b203d0SRobert Watson 	IF_ADDR_UNLOCK(ifp);
120495d67482SBill Paul 
120595d67482SBill Paul 	for (i = 0; i < 4; i++)
120695d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), hashes[i]);
120795d67482SBill Paul 
120895d67482SBill Paul 	return;
120995d67482SBill Paul }
121095d67482SBill Paul 
121195d67482SBill Paul /*
121295d67482SBill Paul  * Do endian, PCI and DMA initialization. Also check the on-board ROM
121395d67482SBill Paul  * self-test results.
121495d67482SBill Paul  */
121595d67482SBill Paul static int
121695d67482SBill Paul bge_chipinit(sc)
121795d67482SBill Paul 	struct bge_softc *sc;
121895d67482SBill Paul {
121995d67482SBill Paul 	int			i;
12205cba12d3SPaul Saab 	u_int32_t		dma_rw_ctl;
122195d67482SBill Paul 
122295d67482SBill Paul 	/* Set endianness before we access any non-PCI registers. */
122395d67482SBill Paul #if BYTE_ORDER == BIG_ENDIAN
122495d67482SBill Paul 	pci_write_config(sc->bge_dev, BGE_PCI_MISC_CTL,
122595d67482SBill Paul 	    BGE_BIGENDIAN_INIT, 4);
122695d67482SBill Paul #else
122795d67482SBill Paul 	pci_write_config(sc->bge_dev, BGE_PCI_MISC_CTL,
122895d67482SBill Paul 	    BGE_LITTLEENDIAN_INIT, 4);
122995d67482SBill Paul #endif
123095d67482SBill Paul 
123195d67482SBill Paul 	/*
123295d67482SBill Paul 	 * Check the 'ROM failed' bit on the RX CPU to see if
123395d67482SBill Paul 	 * self-tests passed.
123495d67482SBill Paul 	 */
123595d67482SBill Paul 	if (CSR_READ_4(sc, BGE_RXCPU_MODE) & BGE_RXCPUMODE_ROMFAIL) {
123695d67482SBill Paul 		printf("bge%d: RX CPU self-diagnostics failed!\n",
123795d67482SBill Paul 		    sc->bge_unit);
123895d67482SBill Paul 		return(ENODEV);
123995d67482SBill Paul 	}
124095d67482SBill Paul 
124195d67482SBill Paul 	/* Clear the MAC control register */
124295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_MODE, 0);
124395d67482SBill Paul 
124495d67482SBill Paul 	/*
124595d67482SBill Paul 	 * Clear the MAC statistics block in the NIC's
124695d67482SBill Paul 	 * internal memory.
124795d67482SBill Paul 	 */
124895d67482SBill Paul 	for (i = BGE_STATS_BLOCK;
124995d67482SBill Paul 	    i < BGE_STATS_BLOCK_END + 1; i += sizeof(u_int32_t))
125095d67482SBill Paul 		BGE_MEMWIN_WRITE(sc, i, 0);
125195d67482SBill Paul 
125295d67482SBill Paul 	for (i = BGE_STATUS_BLOCK;
125395d67482SBill Paul 	    i < BGE_STATUS_BLOCK_END + 1; i += sizeof(u_int32_t))
125495d67482SBill Paul 		BGE_MEMWIN_WRITE(sc, i, 0);
125595d67482SBill Paul 
125695d67482SBill Paul 	/* Set up the PCI DMA control register. */
1257e53d81eeSPaul Saab 	if (sc->bge_pcie) {
1258e53d81eeSPaul Saab 		dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD |
1259e53d81eeSPaul Saab 		    (0xf << BGE_PCIDMARWCTL_RD_WAT_SHIFT) |
1260e53d81eeSPaul Saab 		    (0x2 << BGE_PCIDMARWCTL_WR_WAT_SHIFT);
1261e53d81eeSPaul Saab 	} else if (pci_read_config(sc->bge_dev, BGE_PCI_PCISTATE, 4) &
12628287860eSJohn Polstra 	    BGE_PCISTATE_PCI_BUSMODE) {
12638287860eSJohn Polstra 		/* Conventional PCI bus */
12645cba12d3SPaul Saab 		dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD |
12655cba12d3SPaul Saab 		    (0x7 << BGE_PCIDMARWCTL_RD_WAT_SHIFT) |
12665cba12d3SPaul Saab 		    (0x7 << BGE_PCIDMARWCTL_WR_WAT_SHIFT) |
12675cba12d3SPaul Saab 		    (0x0F);
12688287860eSJohn Polstra 	} else {
12698287860eSJohn Polstra 		/* PCI-X bus */
12705cba12d3SPaul Saab 		/*
12715cba12d3SPaul Saab 		 * The 5704 uses a different encoding of read/write
12725cba12d3SPaul Saab 		 * watermarks.
12735cba12d3SPaul Saab 		 */
1274e0ced696SPaul Saab 		if (sc->bge_asicrev == BGE_ASICREV_BCM5704)
12755cba12d3SPaul Saab 			dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD |
12765cba12d3SPaul Saab 			    (0x7 << BGE_PCIDMARWCTL_RD_WAT_SHIFT) |
12775cba12d3SPaul Saab 			    (0x3 << BGE_PCIDMARWCTL_WR_WAT_SHIFT);
12785cba12d3SPaul Saab 		else
12795cba12d3SPaul Saab 			dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD |
12805cba12d3SPaul Saab 			    (0x3 << BGE_PCIDMARWCTL_RD_WAT_SHIFT) |
12815cba12d3SPaul Saab 			    (0x3 << BGE_PCIDMARWCTL_WR_WAT_SHIFT) |
12825cba12d3SPaul Saab 			    (0x0F);
12835cba12d3SPaul Saab 
12845cba12d3SPaul Saab 		/*
12855cba12d3SPaul Saab 		 * 5703 and 5704 need ONEDMA_AT_ONCE as a workaround
12865cba12d3SPaul Saab 		 * for hardware bugs.
12875cba12d3SPaul Saab 		 */
1288e0ced696SPaul Saab 		if (sc->bge_asicrev == BGE_ASICREV_BCM5703 ||
1289e0ced696SPaul Saab 		    sc->bge_asicrev == BGE_ASICREV_BCM5704) {
12905cba12d3SPaul Saab 			u_int32_t tmp;
12915cba12d3SPaul Saab 
12925cba12d3SPaul Saab 			tmp = CSR_READ_4(sc, BGE_PCI_CLKCTL) & 0x1f;
12935cba12d3SPaul Saab 			if (tmp == 0x6 || tmp == 0x7)
12945cba12d3SPaul Saab 				dma_rw_ctl |= BGE_PCIDMARWCTL_ONEDMA_ATONCE;
12958287860eSJohn Polstra 		}
12965cba12d3SPaul Saab 	}
12975cba12d3SPaul Saab 
1298e0ced696SPaul Saab 	if (sc->bge_asicrev == BGE_ASICREV_BCM5703 ||
12990434d1b8SBill Paul 	    sc->bge_asicrev == BGE_ASICREV_BCM5704 ||
1300e53d81eeSPaul Saab 	    sc->bge_asicrev == BGE_ASICREV_BCM5705 ||
1301e53d81eeSPaul Saab 	    sc->bge_asicrev == BGE_ASICREV_BCM5750)
13025cba12d3SPaul Saab 		dma_rw_ctl &= ~BGE_PCIDMARWCTL_MINDMA;
13035cba12d3SPaul Saab 	pci_write_config(sc->bge_dev, BGE_PCI_DMA_RW_CTL, dma_rw_ctl, 4);
130495d67482SBill Paul 
130595d67482SBill Paul 	/*
130695d67482SBill Paul 	 * Set up general mode register.
130795d67482SBill Paul 	 */
130895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_MODECTL_WORDSWAP_NONFRAME|
130995d67482SBill Paul 	    BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA|
131095d67482SBill Paul 	    BGE_MODECTL_MAC_ATTN_INTR|BGE_MODECTL_HOST_SEND_BDS|
1311e446dc86SPaul Saab 	    BGE_MODECTL_TX_NO_PHDR_CSUM|BGE_MODECTL_RX_NO_PHDR_CSUM);
131295d67482SBill Paul 
131395d67482SBill Paul 	/*
1314ea13bdd5SJohn Polstra 	 * Disable memory write invalidate.  Apparently it is not supported
1315ea13bdd5SJohn Polstra 	 * properly by these devices.
131695d67482SBill Paul 	 */
1317ea13bdd5SJohn Polstra 	PCI_CLRBIT(sc->bge_dev, BGE_PCI_CMD, PCIM_CMD_MWIEN, 4);
131895d67482SBill Paul 
131995d67482SBill Paul #ifdef __brokenalpha__
132095d67482SBill Paul 	/*
132195d67482SBill Paul 	 * Must insure that we do not cross an 8K (bytes) boundary
132295d67482SBill Paul 	 * for DMA reads.  Our highest limit is 1K bytes.  This is a
132395d67482SBill Paul 	 * restriction on some ALPHA platforms with early revision
132495d67482SBill Paul 	 * 21174 PCI chipsets, such as the AlphaPC 164lx
132595d67482SBill Paul 	 */
132662f1ea9cSJohn Polstra 	PCI_SETBIT(sc->bge_dev, BGE_PCI_DMA_RW_CTL,
132762f1ea9cSJohn Polstra 	    BGE_PCI_READ_BNDRY_1024BYTES, 4);
132895d67482SBill Paul #endif
132995d67482SBill Paul 
133095d67482SBill Paul 	/* Set the timer prescaler (always 66Mhz) */
133195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MISC_CFG, 65 << 1/*BGE_32BITTIME_66MHZ*/);
133295d67482SBill Paul 
133395d67482SBill Paul 	return(0);
133495d67482SBill Paul }
133595d67482SBill Paul 
133695d67482SBill Paul static int
133795d67482SBill Paul bge_blockinit(sc)
133895d67482SBill Paul 	struct bge_softc *sc;
133995d67482SBill Paul {
134095d67482SBill Paul 	struct bge_rcb *rcb;
134167111612SJohn Polstra 	volatile struct bge_rcb *vrcb;
134295d67482SBill Paul 	int i;
134395d67482SBill Paul 
134495d67482SBill Paul 	/*
134595d67482SBill Paul 	 * Initialize the memory window pointer register so that
134695d67482SBill Paul 	 * we can access the first 32K of internal NIC RAM. This will
134795d67482SBill Paul 	 * allow us to set up the TX send ring RCBs and the RX return
134895d67482SBill Paul 	 * ring RCBs, plus other things which live in NIC memory.
134995d67482SBill Paul 	 */
135095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_PCI_MEMWIN_BASEADDR, 0);
135195d67482SBill Paul 
1352822f63fcSBill Paul 	/* Note: the BCM5704 has a smaller mbuf space than other chips. */
1353822f63fcSBill Paul 
13545dc9afc5SPaul Saab 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
1355e53d81eeSPaul Saab 	    sc->bge_asicrev != BGE_ASICREV_BCM5750) {
135695d67482SBill Paul 		/* Configure mbuf memory pool */
135795d67482SBill Paul 		if (sc->bge_extram) {
13580434d1b8SBill Paul 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR,
13590434d1b8SBill Paul 			    BGE_EXT_SSRAM);
1360822f63fcSBill Paul 			if (sc->bge_asicrev == BGE_ASICREV_BCM5704)
1361822f63fcSBill Paul 				CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x10000);
1362822f63fcSBill Paul 			else
136395d67482SBill Paul 				CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000);
136495d67482SBill Paul 		} else {
13650434d1b8SBill Paul 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR,
13660434d1b8SBill Paul 			    BGE_BUFFPOOL_1);
1367822f63fcSBill Paul 			if (sc->bge_asicrev == BGE_ASICREV_BCM5704)
1368822f63fcSBill Paul 				CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x10000);
1369822f63fcSBill Paul 			else
137095d67482SBill Paul 				CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000);
137195d67482SBill Paul 		}
137295d67482SBill Paul 
137395d67482SBill Paul 		/* Configure DMA resource pool */
13740434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_BASEADDR,
13750434d1b8SBill Paul 		    BGE_DMA_DESCRIPTORS);
137695d67482SBill Paul 		CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LEN, 0x2000);
13770434d1b8SBill Paul 	}
137895d67482SBill Paul 
137995d67482SBill Paul 	/* Configure mbuf pool watermarks */
1380e53d81eeSPaul Saab 	if (sc->bge_asicrev == BGE_ASICREV_BCM5705 ||
1381e53d81eeSPaul Saab 	    sc->bge_asicrev == BGE_ASICREV_BCM5750) {
13820434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0);
13830434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x10);
13840434d1b8SBill Paul 	} else {
1385fa228020SPaul Saab 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x50);
1386fa228020SPaul Saab 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x20);
13870434d1b8SBill Paul 	}
1388fa228020SPaul Saab 	CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60);
138995d67482SBill Paul 
139095d67482SBill Paul 	/* Configure DMA resource watermarks */
139195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LOWAT, 5);
139295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_HIWAT, 10);
139395d67482SBill Paul 
139495d67482SBill Paul 	/* Enable buffer manager */
13955dc9afc5SPaul Saab 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
1396e53d81eeSPaul Saab 	    sc->bge_asicrev != BGE_ASICREV_BCM5750) {
139795d67482SBill Paul 		CSR_WRITE_4(sc, BGE_BMAN_MODE,
139895d67482SBill Paul 		    BGE_BMANMODE_ENABLE|BGE_BMANMODE_LOMBUF_ATTN);
139995d67482SBill Paul 
140095d67482SBill Paul 		/* Poll for buffer manager start indication */
140195d67482SBill Paul 		for (i = 0; i < BGE_TIMEOUT; i++) {
140295d67482SBill Paul 			if (CSR_READ_4(sc, BGE_BMAN_MODE) & BGE_BMANMODE_ENABLE)
140395d67482SBill Paul 				break;
140495d67482SBill Paul 			DELAY(10);
140595d67482SBill Paul 		}
140695d67482SBill Paul 
140795d67482SBill Paul 		if (i == BGE_TIMEOUT) {
140895d67482SBill Paul 			printf("bge%d: buffer manager failed to start\n",
140995d67482SBill Paul 			    sc->bge_unit);
141095d67482SBill Paul 			return(ENXIO);
141195d67482SBill Paul 		}
14120434d1b8SBill Paul 	}
141395d67482SBill Paul 
141495d67482SBill Paul 	/* Enable flow-through queues */
141595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF);
141695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0);
141795d67482SBill Paul 
141895d67482SBill Paul 	/* Wait until queue initialization is complete */
141995d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
142095d67482SBill Paul 		if (CSR_READ_4(sc, BGE_FTQ_RESET) == 0)
142195d67482SBill Paul 			break;
142295d67482SBill Paul 		DELAY(10);
142395d67482SBill Paul 	}
142495d67482SBill Paul 
142595d67482SBill Paul 	if (i == BGE_TIMEOUT) {
142695d67482SBill Paul 		printf("bge%d: flow-through queue init failed\n",
142795d67482SBill Paul 		    sc->bge_unit);
142895d67482SBill Paul 		return(ENXIO);
142995d67482SBill Paul 	}
143095d67482SBill Paul 
143195d67482SBill Paul 	/* Initialize the standard RX ring control block */
1432f41ac2beSBill Paul 	rcb = &sc->bge_ldata.bge_info.bge_std_rx_rcb;
1433f41ac2beSBill Paul 	rcb->bge_hostaddr.bge_addr_lo =
1434f41ac2beSBill Paul 	    BGE_ADDR_LO(sc->bge_ldata.bge_rx_std_ring_paddr);
1435f41ac2beSBill Paul 	rcb->bge_hostaddr.bge_addr_hi =
1436f41ac2beSBill Paul 	    BGE_ADDR_HI(sc->bge_ldata.bge_rx_std_ring_paddr);
1437f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
1438f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREREAD);
1439e53d81eeSPaul Saab 	if (sc->bge_asicrev == BGE_ASICREV_BCM5705 ||
1440e53d81eeSPaul Saab 	    sc->bge_asicrev == BGE_ASICREV_BCM5750)
14410434d1b8SBill Paul 		rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(512, 0);
14420434d1b8SBill Paul 	else
14430434d1b8SBill Paul 		rcb->bge_maxlen_flags =
14440434d1b8SBill Paul 		    BGE_RCB_MAXLEN_FLAGS(BGE_MAX_FRAMELEN, 0);
144595d67482SBill Paul 	if (sc->bge_extram)
144695d67482SBill Paul 		rcb->bge_nicaddr = BGE_EXT_STD_RX_RINGS;
144795d67482SBill Paul 	else
144895d67482SBill Paul 		rcb->bge_nicaddr = BGE_STD_RX_RINGS;
144967111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_HI, rcb->bge_hostaddr.bge_addr_hi);
145067111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_LO, rcb->bge_hostaddr.bge_addr_lo);
1451f41ac2beSBill Paul 
145267111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags);
145367111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_NICADDR, rcb->bge_nicaddr);
145495d67482SBill Paul 
145595d67482SBill Paul 	/*
145695d67482SBill Paul 	 * Initialize the jumbo RX ring control block
145795d67482SBill Paul 	 * We set the 'ring disabled' bit in the flags
145895d67482SBill Paul 	 * field until we're actually ready to start
145995d67482SBill Paul 	 * using this ring (i.e. once we set the MTU
146095d67482SBill Paul 	 * high enough to require it).
146195d67482SBill Paul 	 */
14625dc9afc5SPaul Saab 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
1463e53d81eeSPaul Saab 	    sc->bge_asicrev != BGE_ASICREV_BCM5750) {
1464f41ac2beSBill Paul 		rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb;
1465f41ac2beSBill Paul 
1466f41ac2beSBill Paul 		rcb->bge_hostaddr.bge_addr_lo =
1467f41ac2beSBill Paul 		    BGE_ADDR_LO(sc->bge_ldata.bge_rx_jumbo_ring_paddr);
1468f41ac2beSBill Paul 		rcb->bge_hostaddr.bge_addr_hi =
1469f41ac2beSBill Paul 		    BGE_ADDR_HI(sc->bge_ldata.bge_rx_jumbo_ring_paddr);
1470f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
1471f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map,
1472f41ac2beSBill Paul 		    BUS_DMASYNC_PREREAD);
147367111612SJohn Polstra 		rcb->bge_maxlen_flags =
14740434d1b8SBill Paul 		    BGE_RCB_MAXLEN_FLAGS(BGE_MAX_FRAMELEN,
14750434d1b8SBill Paul 		    BGE_RCB_FLAG_RING_DISABLED);
147695d67482SBill Paul 		if (sc->bge_extram)
147795d67482SBill Paul 			rcb->bge_nicaddr = BGE_EXT_JUMBO_RX_RINGS;
147895d67482SBill Paul 		else
147995d67482SBill Paul 			rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS;
148067111612SJohn Polstra 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_HI,
148167111612SJohn Polstra 		    rcb->bge_hostaddr.bge_addr_hi);
148267111612SJohn Polstra 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_LO,
148367111612SJohn Polstra 		    rcb->bge_hostaddr.bge_addr_lo);
1484f41ac2beSBill Paul 
14850434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS,
14860434d1b8SBill Paul 		    rcb->bge_maxlen_flags);
148767111612SJohn Polstra 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_NICADDR, rcb->bge_nicaddr);
148895d67482SBill Paul 
148995d67482SBill Paul 		/* Set up dummy disabled mini ring RCB */
1490f41ac2beSBill Paul 		rcb = &sc->bge_ldata.bge_info.bge_mini_rx_rcb;
149167111612SJohn Polstra 		rcb->bge_maxlen_flags =
149267111612SJohn Polstra 		    BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED);
14930434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_RX_MINI_RCB_MAXLEN_FLAGS,
14940434d1b8SBill Paul 		    rcb->bge_maxlen_flags);
14950434d1b8SBill Paul 	}
149695d67482SBill Paul 
149795d67482SBill Paul 	/*
149895d67482SBill Paul 	 * Set the BD ring replentish thresholds. The recommended
149995d67482SBill Paul 	 * values are 1/8th the number of descriptors allocated to
150095d67482SBill Paul 	 * each ring.
150195d67482SBill Paul 	 */
150295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RBDI_STD_REPL_THRESH, BGE_STD_RX_RING_CNT/8);
150395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RBDI_JUMBO_REPL_THRESH, BGE_JUMBO_RX_RING_CNT/8);
150495d67482SBill Paul 
150595d67482SBill Paul 	/*
150695d67482SBill Paul 	 * Disable all unused send rings by setting the 'ring disabled'
150795d67482SBill Paul 	 * bit in the flags field of all the TX send ring control blocks.
150895d67482SBill Paul 	 * These are located in NIC memory.
150995d67482SBill Paul 	 */
151067111612SJohn Polstra 	vrcb = (volatile struct bge_rcb *)(sc->bge_vhandle + BGE_MEMWIN_START +
151195d67482SBill Paul 	    BGE_SEND_RING_RCB);
151295d67482SBill Paul 	for (i = 0; i < BGE_TX_RINGS_EXTSSRAM_MAX; i++) {
151367111612SJohn Polstra 		vrcb->bge_maxlen_flags =
151467111612SJohn Polstra 		    BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED);
151567111612SJohn Polstra 		vrcb->bge_nicaddr = 0;
151667111612SJohn Polstra 		vrcb++;
151795d67482SBill Paul 	}
151895d67482SBill Paul 
151995d67482SBill Paul 	/* Configure TX RCB 0 (we use only the first ring) */
152067111612SJohn Polstra 	vrcb = (volatile struct bge_rcb *)(sc->bge_vhandle + BGE_MEMWIN_START +
152195d67482SBill Paul 	    BGE_SEND_RING_RCB);
1522f41ac2beSBill Paul 	vrcb->bge_hostaddr.bge_addr_lo =
1523f41ac2beSBill Paul 	    htole32(BGE_ADDR_LO(sc->bge_ldata.bge_tx_ring_paddr));
1524f41ac2beSBill Paul 	vrcb->bge_hostaddr.bge_addr_hi =
1525f41ac2beSBill Paul 	    htole32(BGE_ADDR_HI(sc->bge_ldata.bge_tx_ring_paddr));
152667111612SJohn Polstra 	vrcb->bge_nicaddr = BGE_NIC_TXRING_ADDR(0, BGE_TX_RING_CNT);
15275dc9afc5SPaul Saab 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
1528e53d81eeSPaul Saab 	    sc->bge_asicrev != BGE_ASICREV_BCM5750)
15290434d1b8SBill Paul 		vrcb->bge_maxlen_flags =
15300434d1b8SBill Paul 		    BGE_RCB_MAXLEN_FLAGS(BGE_TX_RING_CNT, 0);
153195d67482SBill Paul 
153295d67482SBill Paul 	/* Disable all unused RX return rings */
153367111612SJohn Polstra 	vrcb = (volatile struct bge_rcb *)(sc->bge_vhandle + BGE_MEMWIN_START +
153495d67482SBill Paul 	    BGE_RX_RETURN_RING_RCB);
153595d67482SBill Paul 	for (i = 0; i < BGE_RX_RINGS_MAX; i++) {
153667111612SJohn Polstra 		vrcb->bge_hostaddr.bge_addr_hi = 0;
153767111612SJohn Polstra 		vrcb->bge_hostaddr.bge_addr_lo = 0;
153867111612SJohn Polstra 		vrcb->bge_maxlen_flags =
15390434d1b8SBill Paul 		    BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt,
154067111612SJohn Polstra 		    BGE_RCB_FLAG_RING_DISABLED);
154167111612SJohn Polstra 		vrcb->bge_nicaddr = 0;
154295d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MBX_RX_CONS0_LO +
154395d67482SBill Paul 		    (i * (sizeof(u_int64_t))), 0);
154467111612SJohn Polstra 		vrcb++;
154595d67482SBill Paul 	}
154695d67482SBill Paul 
154795d67482SBill Paul 	/* Initialize RX ring indexes */
154895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MBX_RX_STD_PROD_LO, 0);
154995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MBX_RX_JUMBO_PROD_LO, 0);
155095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MBX_RX_MINI_PROD_LO, 0);
155195d67482SBill Paul 
155295d67482SBill Paul 	/*
155395d67482SBill Paul 	 * Set up RX return ring 0
155495d67482SBill Paul 	 * Note that the NIC address for RX return rings is 0x00000000.
155595d67482SBill Paul 	 * The return rings live entirely within the host, so the
155695d67482SBill Paul 	 * nicaddr field in the RCB isn't used.
155795d67482SBill Paul 	 */
155867111612SJohn Polstra 	vrcb = (volatile struct bge_rcb *)(sc->bge_vhandle + BGE_MEMWIN_START +
155995d67482SBill Paul 	    BGE_RX_RETURN_RING_RCB);
1560f41ac2beSBill Paul 	vrcb->bge_hostaddr.bge_addr_lo =
1561f41ac2beSBill Paul 	    BGE_ADDR_LO(sc->bge_ldata.bge_rx_return_ring_paddr);
1562f41ac2beSBill Paul 	vrcb->bge_hostaddr.bge_addr_hi =
1563f41ac2beSBill Paul 	    BGE_ADDR_HI(sc->bge_ldata.bge_rx_return_ring_paddr);
1564f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag,
1565f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_PREWRITE);
156667111612SJohn Polstra 	vrcb->bge_nicaddr = 0x00000000;
15670434d1b8SBill Paul 	vrcb->bge_maxlen_flags =
15680434d1b8SBill Paul 	    BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt, 0);
156995d67482SBill Paul 
157095d67482SBill Paul 	/* Set random backoff seed for TX */
157195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_TX_RANDOM_BACKOFF,
15724a0d6638SRuslan Ermilov 	    IF_LLADDR(sc->bge_ifp)[0] + IF_LLADDR(sc->bge_ifp)[1] +
15734a0d6638SRuslan Ermilov 	    IF_LLADDR(sc->bge_ifp)[2] + IF_LLADDR(sc->bge_ifp)[3] +
15744a0d6638SRuslan Ermilov 	    IF_LLADDR(sc->bge_ifp)[4] + IF_LLADDR(sc->bge_ifp)[5] +
157595d67482SBill Paul 	    BGE_TX_BACKOFF_SEED_MASK);
157695d67482SBill Paul 
157795d67482SBill Paul 	/* Set inter-packet gap */
157895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_TX_LENGTHS, 0x2620);
157995d67482SBill Paul 
158095d67482SBill Paul 	/*
158195d67482SBill Paul 	 * Specify which ring to use for packets that don't match
158295d67482SBill Paul 	 * any RX rules.
158395d67482SBill Paul 	 */
158495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RX_RULES_CFG, 0x08);
158595d67482SBill Paul 
158695d67482SBill Paul 	/*
158795d67482SBill Paul 	 * Configure number of RX lists. One interrupt distribution
158895d67482SBill Paul 	 * list, sixteen active lists, one bad frames class.
158995d67482SBill Paul 	 */
159095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RXLP_CFG, 0x181);
159195d67482SBill Paul 
159295d67482SBill Paul 	/* Inialize RX list placement stats mask. */
159395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RXLP_STATS_ENABLE_MASK, 0x007FFFFF);
159495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RXLP_STATS_CTL, 0x1);
159595d67482SBill Paul 
159695d67482SBill Paul 	/* Disable host coalescing until we get it set up */
159795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_MODE, 0x00000000);
159895d67482SBill Paul 
159995d67482SBill Paul 	/* Poll to make sure it's shut down. */
160095d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
160195d67482SBill Paul 		if (!(CSR_READ_4(sc, BGE_HCC_MODE) & BGE_HCCMODE_ENABLE))
160295d67482SBill Paul 			break;
160395d67482SBill Paul 		DELAY(10);
160495d67482SBill Paul 	}
160595d67482SBill Paul 
160695d67482SBill Paul 	if (i == BGE_TIMEOUT) {
160795d67482SBill Paul 		printf("bge%d: host coalescing engine failed to idle\n",
160895d67482SBill Paul 		    sc->bge_unit);
160995d67482SBill Paul 		return(ENXIO);
161095d67482SBill Paul 	}
161195d67482SBill Paul 
161295d67482SBill Paul 	/* Set up host coalescing defaults */
161395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS, sc->bge_rx_coal_ticks);
161495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS, sc->bge_tx_coal_ticks);
161595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS, sc->bge_rx_max_coal_bds);
161695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS, sc->bge_tx_max_coal_bds);
16175dc9afc5SPaul Saab 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
1618e53d81eeSPaul Saab 	    sc->bge_asicrev != BGE_ASICREV_BCM5750) {
161995d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS_INT, 0);
162095d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS_INT, 0);
16210434d1b8SBill Paul 	}
162295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 0);
162395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 0);
162495d67482SBill Paul 
162595d67482SBill Paul 	/* Set up address of statistics block */
16265dc9afc5SPaul Saab 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
1627e53d81eeSPaul Saab 	    sc->bge_asicrev != BGE_ASICREV_BCM5750) {
1628f41ac2beSBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_HI,
1629f41ac2beSBill Paul 		    BGE_ADDR_HI(sc->bge_ldata.bge_stats_paddr));
163095d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_LO,
1631f41ac2beSBill Paul 		    BGE_ADDR_LO(sc->bge_ldata.bge_stats_paddr));
16320434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_BASEADDR, BGE_STATS_BLOCK);
163395d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_BASEADDR, BGE_STATUS_BLOCK);
16340434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_TICKS, sc->bge_stat_ticks);
16350434d1b8SBill Paul 	}
16360434d1b8SBill Paul 
16370434d1b8SBill Paul 	/* Set up address of status block */
1638f41ac2beSBill Paul 	CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_HI,
1639f41ac2beSBill Paul 	    BGE_ADDR_HI(sc->bge_ldata.bge_status_block_paddr));
164095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_LO,
1641f41ac2beSBill Paul 	    BGE_ADDR_LO(sc->bge_ldata.bge_status_block_paddr));
1642f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
1643f41ac2beSBill Paul 	    sc->bge_cdata.bge_status_map, BUS_DMASYNC_PREWRITE);
1644f41ac2beSBill Paul 	sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx = 0;
1645f41ac2beSBill Paul 	sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx = 0;
164695d67482SBill Paul 
164795d67482SBill Paul 	/* Turn on host coalescing state machine */
164895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE);
164995d67482SBill Paul 
165095d67482SBill Paul 	/* Turn on RX BD completion state machine and enable attentions */
165195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RBDC_MODE,
165295d67482SBill Paul 	    BGE_RBDCMODE_ENABLE|BGE_RBDCMODE_ATTN);
165395d67482SBill Paul 
165495d67482SBill Paul 	/* Turn on RX list placement state machine */
165595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE);
165695d67482SBill Paul 
165795d67482SBill Paul 	/* Turn on RX list selector state machine. */
16585dc9afc5SPaul Saab 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
1659e53d81eeSPaul Saab 	    sc->bge_asicrev != BGE_ASICREV_BCM5750)
166095d67482SBill Paul 		CSR_WRITE_4(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE);
166195d67482SBill Paul 
166295d67482SBill Paul 	/* Turn on DMA, clear stats */
166395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_MODE, BGE_MACMODE_TXDMA_ENB|
166495d67482SBill Paul 	    BGE_MACMODE_RXDMA_ENB|BGE_MACMODE_RX_STATS_CLEAR|
166595d67482SBill Paul 	    BGE_MACMODE_TX_STATS_CLEAR|BGE_MACMODE_RX_STATS_ENB|
166695d67482SBill Paul 	    BGE_MACMODE_TX_STATS_ENB|BGE_MACMODE_FRMHDR_DMA_ENB|
166795d67482SBill Paul 	    (sc->bge_tbi ? BGE_PORTMODE_TBI : BGE_PORTMODE_MII));
166895d67482SBill Paul 
166995d67482SBill Paul 	/* Set misc. local control, enable interrupts on attentions */
167095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_ONATTN);
167195d67482SBill Paul 
167295d67482SBill Paul #ifdef notdef
167395d67482SBill Paul 	/* Assert GPIO pins for PHY reset */
167495d67482SBill Paul 	BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUT0|
167595d67482SBill Paul 	    BGE_MLC_MISCIO_OUT1|BGE_MLC_MISCIO_OUT2);
167695d67482SBill Paul 	BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUTEN0|
167795d67482SBill Paul 	    BGE_MLC_MISCIO_OUTEN1|BGE_MLC_MISCIO_OUTEN2);
167895d67482SBill Paul #endif
167995d67482SBill Paul 
168095d67482SBill Paul 	/* Turn on DMA completion state machine */
16815dc9afc5SPaul Saab 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
1682e53d81eeSPaul Saab 	    sc->bge_asicrev != BGE_ASICREV_BCM5750)
168395d67482SBill Paul 		CSR_WRITE_4(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE);
168495d67482SBill Paul 
168595d67482SBill Paul 	/* Turn on write DMA state machine */
168695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_WDMA_MODE,
168795d67482SBill Paul 	    BGE_WDMAMODE_ENABLE|BGE_WDMAMODE_ALL_ATTNS);
168895d67482SBill Paul 
168995d67482SBill Paul 	/* Turn on read DMA state machine */
169095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RDMA_MODE,
169195d67482SBill Paul 	    BGE_RDMAMODE_ENABLE|BGE_RDMAMODE_ALL_ATTNS);
169295d67482SBill Paul 
169395d67482SBill Paul 	/* Turn on RX data completion state machine */
169495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE);
169595d67482SBill Paul 
169695d67482SBill Paul 	/* Turn on RX BD initiator state machine */
169795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE);
169895d67482SBill Paul 
169995d67482SBill Paul 	/* Turn on RX data and RX BD initiator state machine */
170095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RDBDI_MODE, BGE_RDBDIMODE_ENABLE);
170195d67482SBill Paul 
170295d67482SBill Paul 	/* Turn on Mbuf cluster free state machine */
17035dc9afc5SPaul Saab 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
1704e53d81eeSPaul Saab 	    sc->bge_asicrev != BGE_ASICREV_BCM5750)
170595d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE);
170695d67482SBill Paul 
170795d67482SBill Paul 	/* Turn on send BD completion state machine */
170895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE);
170995d67482SBill Paul 
171095d67482SBill Paul 	/* Turn on send data completion state machine */
171195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE);
171295d67482SBill Paul 
171395d67482SBill Paul 	/* Turn on send data initiator state machine */
171495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE);
171595d67482SBill Paul 
171695d67482SBill Paul 	/* Turn on send BD initiator state machine */
171795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE);
171895d67482SBill Paul 
171995d67482SBill Paul 	/* Turn on send BD selector state machine */
172095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE);
172195d67482SBill Paul 
172295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SDI_STATS_ENABLE_MASK, 0x007FFFFF);
172395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SDI_STATS_CTL,
172495d67482SBill Paul 	    BGE_SDISTATSCTL_ENABLE|BGE_SDISTATSCTL_FASTER);
172595d67482SBill Paul 
172695d67482SBill Paul 	/* ack/clear link change events */
172795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED|
17280434d1b8SBill Paul 	    BGE_MACSTAT_CFG_CHANGED|BGE_MACSTAT_MI_COMPLETE|
17290434d1b8SBill Paul 	    BGE_MACSTAT_LINK_CHANGED);
1730f41ac2beSBill Paul 	CSR_WRITE_4(sc, BGE_MI_STS, 0);
173195d67482SBill Paul 
173295d67482SBill Paul 	/* Enable PHY auto polling (for MII/GMII only) */
173395d67482SBill Paul 	if (sc->bge_tbi) {
173495d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MI_STS, BGE_MISTS_LINK);
1735a1d52896SBill Paul 	} else {
173695d67482SBill Paul 		BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL|10<<16);
1737e0ced696SPaul Saab 		if (sc->bge_asicrev == BGE_ASICREV_BCM5700)
1738a1d52896SBill Paul 			CSR_WRITE_4(sc, BGE_MAC_EVT_ENB,
1739a1d52896SBill Paul 			    BGE_EVTENB_MI_INTERRUPT);
1740a1d52896SBill Paul 	}
174195d67482SBill Paul 
174295d67482SBill Paul 	/* Enable link state change attentions. */
174395d67482SBill Paul 	BGE_SETBIT(sc, BGE_MAC_EVT_ENB, BGE_EVTENB_LINK_CHANGED);
174495d67482SBill Paul 
174595d67482SBill Paul 	return(0);
174695d67482SBill Paul }
174795d67482SBill Paul 
174895d67482SBill Paul /*
174995d67482SBill Paul  * Probe for a Broadcom chip. Check the PCI vendor and device IDs
175095d67482SBill Paul  * against our list and return its name if we find a match. Note
175195d67482SBill Paul  * that since the Broadcom controller contains VPD support, we
175295d67482SBill Paul  * can get the device name string from the controller itself instead
175395d67482SBill Paul  * of the compiled-in string. This is a little slow, but it guarantees
175495d67482SBill Paul  * we'll always announce the right product name.
175595d67482SBill Paul  */
175695d67482SBill Paul static int
175795d67482SBill Paul bge_probe(dev)
175895d67482SBill Paul 	device_t dev;
175995d67482SBill Paul {
176095d67482SBill Paul 	struct bge_type *t;
176195d67482SBill Paul 	struct bge_softc *sc;
1762029e2ee3SJohn Polstra 	char *descbuf;
176395d67482SBill Paul 
176495d67482SBill Paul 	t = bge_devs;
176595d67482SBill Paul 
176695d67482SBill Paul 	sc = device_get_softc(dev);
176795d67482SBill Paul 	bzero(sc, sizeof(struct bge_softc));
176895d67482SBill Paul 	sc->bge_unit = device_get_unit(dev);
176995d67482SBill Paul 	sc->bge_dev = dev;
177095d67482SBill Paul 
177195d67482SBill Paul 	while(t->bge_name != NULL) {
177295d67482SBill Paul 		if ((pci_get_vendor(dev) == t->bge_vid) &&
177395d67482SBill Paul 		    (pci_get_device(dev) == t->bge_did)) {
177495d67482SBill Paul #ifdef notdef
177595d67482SBill Paul 			bge_vpd_read(sc);
177695d67482SBill Paul 			device_set_desc(dev, sc->bge_vpd_prodname);
177795d67482SBill Paul #endif
1778029e2ee3SJohn Polstra 			descbuf = malloc(BGE_DEVDESC_MAX, M_TEMP, M_NOWAIT);
1779029e2ee3SJohn Polstra 			if (descbuf == NULL)
1780029e2ee3SJohn Polstra 				return(ENOMEM);
1781029e2ee3SJohn Polstra 			snprintf(descbuf, BGE_DEVDESC_MAX,
1782029e2ee3SJohn Polstra 			    "%s, ASIC rev. %#04x", t->bge_name,
1783029e2ee3SJohn Polstra 			    pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >> 16);
1784029e2ee3SJohn Polstra 			device_set_desc_copy(dev, descbuf);
17856d2a9bd6SDoug Ambrisko 			if (pci_get_subvendor(dev) == DELL_VENDORID)
17866d2a9bd6SDoug Ambrisko 				sc->bge_no_3_led = 1;
1787029e2ee3SJohn Polstra 			free(descbuf, M_TEMP);
178895d67482SBill Paul 			return(0);
178995d67482SBill Paul 		}
179095d67482SBill Paul 		t++;
179195d67482SBill Paul 	}
179295d67482SBill Paul 
179395d67482SBill Paul 	return(ENXIO);
179495d67482SBill Paul }
179595d67482SBill Paul 
1796f41ac2beSBill Paul static void
1797f41ac2beSBill Paul bge_dma_free(sc)
1798f41ac2beSBill Paul 	struct bge_softc *sc;
1799f41ac2beSBill Paul {
1800f41ac2beSBill Paul 	int i;
1801f41ac2beSBill Paul 
1802f41ac2beSBill Paul 
1803f41ac2beSBill Paul 	/* Destroy DMA maps for RX buffers */
1804f41ac2beSBill Paul 
1805f41ac2beSBill Paul 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
1806f41ac2beSBill Paul 		if (sc->bge_cdata.bge_rx_std_dmamap[i])
1807f41ac2beSBill Paul 			bus_dmamap_destroy(sc->bge_cdata.bge_mtag,
1808f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_std_dmamap[i]);
1809f41ac2beSBill Paul 	}
1810f41ac2beSBill Paul 
1811f41ac2beSBill Paul 	/* Destroy DMA maps for jumbo RX buffers */
1812f41ac2beSBill Paul 
1813f41ac2beSBill Paul 	for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
1814f41ac2beSBill Paul 		if (sc->bge_cdata.bge_rx_jumbo_dmamap[i])
1815f41ac2beSBill Paul 			bus_dmamap_destroy(sc->bge_cdata.bge_mtag_jumbo,
1816f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
1817f41ac2beSBill Paul 	}
1818f41ac2beSBill Paul 
1819f41ac2beSBill Paul 	/* Destroy DMA maps for TX buffers */
1820f41ac2beSBill Paul 
1821f41ac2beSBill Paul 	for (i = 0; i < BGE_TX_RING_CNT; i++) {
1822f41ac2beSBill Paul 		if (sc->bge_cdata.bge_tx_dmamap[i])
1823f41ac2beSBill Paul 			bus_dmamap_destroy(sc->bge_cdata.bge_mtag,
1824f41ac2beSBill Paul 			    sc->bge_cdata.bge_tx_dmamap[i]);
1825f41ac2beSBill Paul 	}
1826f41ac2beSBill Paul 
1827f41ac2beSBill Paul 	if (sc->bge_cdata.bge_mtag)
1828f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_mtag);
1829f41ac2beSBill Paul 
1830f41ac2beSBill Paul 
1831f41ac2beSBill Paul 	/* Destroy standard RX ring */
1832f41ac2beSBill Paul 
1833f41ac2beSBill Paul 	if (sc->bge_ldata.bge_rx_std_ring)
1834f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_rx_std_ring_tag,
1835f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_std_ring,
1836f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_std_ring_map);
1837f41ac2beSBill Paul 
1838f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_std_ring_map) {
1839f41ac2beSBill Paul 		bus_dmamap_unload(sc->bge_cdata.bge_rx_std_ring_tag,
1840f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_std_ring_map);
1841f41ac2beSBill Paul 		bus_dmamap_destroy(sc->bge_cdata.bge_rx_std_ring_tag,
1842f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_std_ring_map);
1843f41ac2beSBill Paul 	}
1844f41ac2beSBill Paul 
1845f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_std_ring_tag)
1846f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_std_ring_tag);
1847f41ac2beSBill Paul 
1848f41ac2beSBill Paul 	/* Destroy jumbo RX ring */
1849f41ac2beSBill Paul 
1850f41ac2beSBill Paul 	if (sc->bge_ldata.bge_rx_jumbo_ring)
1851f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_rx_jumbo_ring_tag,
1852f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_jumbo_ring,
1853f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map);
1854f41ac2beSBill Paul 
1855f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_jumbo_ring_map) {
1856f41ac2beSBill Paul 		bus_dmamap_unload(sc->bge_cdata.bge_rx_jumbo_ring_tag,
1857f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map);
1858f41ac2beSBill Paul 		bus_dmamap_destroy(sc->bge_cdata.bge_rx_jumbo_ring_tag,
1859f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map);
1860f41ac2beSBill Paul 	}
1861f41ac2beSBill Paul 
1862f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_jumbo_ring_tag)
1863f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_jumbo_ring_tag);
1864f41ac2beSBill Paul 
1865f41ac2beSBill Paul 	/* Destroy RX return ring */
1866f41ac2beSBill Paul 
1867f41ac2beSBill Paul 	if (sc->bge_ldata.bge_rx_return_ring)
1868f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_rx_return_ring_tag,
1869f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_return_ring,
1870f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_return_ring_map);
1871f41ac2beSBill Paul 
1872f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_return_ring_map) {
1873f41ac2beSBill Paul 		bus_dmamap_unload(sc->bge_cdata.bge_rx_return_ring_tag,
1874f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_return_ring_map);
1875f41ac2beSBill Paul 		bus_dmamap_destroy(sc->bge_cdata.bge_rx_return_ring_tag,
1876f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_return_ring_map);
1877f41ac2beSBill Paul 	}
1878f41ac2beSBill Paul 
1879f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_return_ring_tag)
1880f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_return_ring_tag);
1881f41ac2beSBill Paul 
1882f41ac2beSBill Paul 	/* Destroy TX ring */
1883f41ac2beSBill Paul 
1884f41ac2beSBill Paul 	if (sc->bge_ldata.bge_tx_ring)
1885f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_tx_ring_tag,
1886f41ac2beSBill Paul 		    sc->bge_ldata.bge_tx_ring,
1887f41ac2beSBill Paul 		    sc->bge_cdata.bge_tx_ring_map);
1888f41ac2beSBill Paul 
1889f41ac2beSBill Paul 	if (sc->bge_cdata.bge_tx_ring_map) {
1890f41ac2beSBill Paul 		bus_dmamap_unload(sc->bge_cdata.bge_tx_ring_tag,
1891f41ac2beSBill Paul 		    sc->bge_cdata.bge_tx_ring_map);
1892f41ac2beSBill Paul 		bus_dmamap_destroy(sc->bge_cdata.bge_tx_ring_tag,
1893f41ac2beSBill Paul 		    sc->bge_cdata.bge_tx_ring_map);
1894f41ac2beSBill Paul 	}
1895f41ac2beSBill Paul 
1896f41ac2beSBill Paul 	if (sc->bge_cdata.bge_tx_ring_tag)
1897f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_tx_ring_tag);
1898f41ac2beSBill Paul 
1899f41ac2beSBill Paul 	/* Destroy status block */
1900f41ac2beSBill Paul 
1901f41ac2beSBill Paul 	if (sc->bge_ldata.bge_status_block)
1902f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_status_tag,
1903f41ac2beSBill Paul 		    sc->bge_ldata.bge_status_block,
1904f41ac2beSBill Paul 		    sc->bge_cdata.bge_status_map);
1905f41ac2beSBill Paul 
1906f41ac2beSBill Paul 	if (sc->bge_cdata.bge_status_map) {
1907f41ac2beSBill Paul 		bus_dmamap_unload(sc->bge_cdata.bge_status_tag,
1908f41ac2beSBill Paul 		    sc->bge_cdata.bge_status_map);
1909f41ac2beSBill Paul 		bus_dmamap_destroy(sc->bge_cdata.bge_status_tag,
1910f41ac2beSBill Paul 		    sc->bge_cdata.bge_status_map);
1911f41ac2beSBill Paul 	}
1912f41ac2beSBill Paul 
1913f41ac2beSBill Paul 	if (sc->bge_cdata.bge_status_tag)
1914f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_status_tag);
1915f41ac2beSBill Paul 
1916f41ac2beSBill Paul 	/* Destroy statistics block */
1917f41ac2beSBill Paul 
1918f41ac2beSBill Paul 	if (sc->bge_ldata.bge_stats)
1919f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_stats_tag,
1920f41ac2beSBill Paul 		    sc->bge_ldata.bge_stats,
1921f41ac2beSBill Paul 		    sc->bge_cdata.bge_stats_map);
1922f41ac2beSBill Paul 
1923f41ac2beSBill Paul 	if (sc->bge_cdata.bge_stats_map) {
1924f41ac2beSBill Paul 		bus_dmamap_unload(sc->bge_cdata.bge_stats_tag,
1925f41ac2beSBill Paul 		    sc->bge_cdata.bge_stats_map);
1926f41ac2beSBill Paul 		bus_dmamap_destroy(sc->bge_cdata.bge_stats_tag,
1927f41ac2beSBill Paul 		    sc->bge_cdata.bge_stats_map);
1928f41ac2beSBill Paul 	}
1929f41ac2beSBill Paul 
1930f41ac2beSBill Paul 	if (sc->bge_cdata.bge_stats_tag)
1931f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_stats_tag);
1932f41ac2beSBill Paul 
1933f41ac2beSBill Paul 	/* Destroy the parent tag */
1934f41ac2beSBill Paul 
1935f41ac2beSBill Paul 	if (sc->bge_cdata.bge_parent_tag)
1936f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_parent_tag);
1937f41ac2beSBill Paul 
1938f41ac2beSBill Paul 	return;
1939f41ac2beSBill Paul }
1940f41ac2beSBill Paul 
1941f41ac2beSBill Paul static int
1942f41ac2beSBill Paul bge_dma_alloc(dev)
1943f41ac2beSBill Paul 	device_t dev;
1944f41ac2beSBill Paul {
1945f41ac2beSBill Paul 	struct bge_softc *sc;
1946f41ac2beSBill Paul 	int nseg, i, error;
1947f41ac2beSBill Paul 	struct bge_dmamap_arg ctx;
1948f41ac2beSBill Paul 
1949f41ac2beSBill Paul 	sc = device_get_softc(dev);
1950f41ac2beSBill Paul 
1951f41ac2beSBill Paul 	/*
1952f41ac2beSBill Paul 	 * Allocate the parent bus DMA tag appropriate for PCI.
1953f41ac2beSBill Paul 	 */
1954f41ac2beSBill Paul #define BGE_NSEG_NEW 32
1955f41ac2beSBill Paul 	error = bus_dma_tag_create(NULL,	/* parent */
1956f41ac2beSBill Paul 			PAGE_SIZE, 0,		/* alignment, boundary */
1957f41ac2beSBill Paul 			BUS_SPACE_MAXADDR,	/* lowaddr */
19582f28b973SScott Long 			BUS_SPACE_MAXADDR,	/* highaddr */
1959f41ac2beSBill Paul 			NULL, NULL,		/* filter, filterarg */
1960f41ac2beSBill Paul 			MAXBSIZE, BGE_NSEG_NEW,	/* maxsize, nsegments */
1961f41ac2beSBill Paul 			BUS_SPACE_MAXSIZE_32BIT,/* maxsegsize */
19628a40c10eSScott Long 			0,			/* flags */
1963f41ac2beSBill Paul 			NULL, NULL,		/* lockfunc, lockarg */
1964f41ac2beSBill Paul 			&sc->bge_cdata.bge_parent_tag);
1965f41ac2beSBill Paul 
1966f41ac2beSBill Paul 	/*
1967f41ac2beSBill Paul 	 * Create tag for RX mbufs.
1968f41ac2beSBill Paul 	 */
1969f41ac2beSBill Paul 	nseg = 32;
19708a2e22deSScott Long 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1,
1971f41ac2beSBill Paul 	    0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
19728a40c10eSScott Long 	    NULL, MCLBYTES * nseg, nseg, MCLBYTES, BUS_DMA_ALLOCNOW, NULL, NULL,
1973f41ac2beSBill Paul 	    &sc->bge_cdata.bge_mtag);
1974f41ac2beSBill Paul 
1975f41ac2beSBill Paul 	if (error) {
1976f41ac2beSBill Paul 		device_printf(dev, "could not allocate dma tag\n");
1977f41ac2beSBill Paul 		return (ENOMEM);
1978f41ac2beSBill Paul 	}
1979f41ac2beSBill Paul 
1980f41ac2beSBill Paul 	/* Create DMA maps for RX buffers */
1981f41ac2beSBill Paul 
1982f41ac2beSBill Paul 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
1983f41ac2beSBill Paul 		error = bus_dmamap_create(sc->bge_cdata.bge_mtag, 0,
1984f41ac2beSBill Paul 			    &sc->bge_cdata.bge_rx_std_dmamap[i]);
1985f41ac2beSBill Paul 		if (error) {
1986f41ac2beSBill Paul 			device_printf(dev, "can't create DMA map for RX\n");
1987f41ac2beSBill Paul 			return(ENOMEM);
1988f41ac2beSBill Paul 		}
1989f41ac2beSBill Paul 	}
1990f41ac2beSBill Paul 
1991f41ac2beSBill Paul 	/* Create DMA maps for TX buffers */
1992f41ac2beSBill Paul 
1993f41ac2beSBill Paul 	for (i = 0; i < BGE_TX_RING_CNT; i++) {
1994f41ac2beSBill Paul 		error = bus_dmamap_create(sc->bge_cdata.bge_mtag, 0,
1995f41ac2beSBill Paul 			    &sc->bge_cdata.bge_tx_dmamap[i]);
1996f41ac2beSBill Paul 		if (error) {
1997f41ac2beSBill Paul 			device_printf(dev, "can't create DMA map for RX\n");
1998f41ac2beSBill Paul 			return(ENOMEM);
1999f41ac2beSBill Paul 		}
2000f41ac2beSBill Paul 	}
2001f41ac2beSBill Paul 
2002f41ac2beSBill Paul 	/* Create tag for standard RX ring */
2003f41ac2beSBill Paul 
2004f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2005f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2006f41ac2beSBill Paul 	    NULL, BGE_STD_RX_RING_SZ, 1, BGE_STD_RX_RING_SZ, 0,
2007f41ac2beSBill Paul 	    NULL, NULL, &sc->bge_cdata.bge_rx_std_ring_tag);
2008f41ac2beSBill Paul 
2009f41ac2beSBill Paul 	if (error) {
2010f41ac2beSBill Paul 		device_printf(dev, "could not allocate dma tag\n");
2011f41ac2beSBill Paul 		return (ENOMEM);
2012f41ac2beSBill Paul 	}
2013f41ac2beSBill Paul 
2014f41ac2beSBill Paul 	/* Allocate DMA'able memory for standard RX ring */
2015f41ac2beSBill Paul 
2016f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_std_ring_tag,
2017f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_rx_std_ring, BUS_DMA_NOWAIT,
2018f41ac2beSBill Paul 	    &sc->bge_cdata.bge_rx_std_ring_map);
2019f41ac2beSBill Paul 	if (error)
2020f41ac2beSBill Paul 		return (ENOMEM);
2021f41ac2beSBill Paul 
2022f41ac2beSBill Paul 	bzero((char *)sc->bge_ldata.bge_rx_std_ring, BGE_STD_RX_RING_SZ);
2023f41ac2beSBill Paul 
2024f41ac2beSBill Paul 	/* Load the address of the standard RX ring */
2025f41ac2beSBill Paul 
2026f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
2027f41ac2beSBill Paul 	ctx.sc = sc;
2028f41ac2beSBill Paul 
2029f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_rx_std_ring_tag,
2030f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_std_ring_map, sc->bge_ldata.bge_rx_std_ring,
2031f41ac2beSBill Paul 	    BGE_STD_RX_RING_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2032f41ac2beSBill Paul 
2033f41ac2beSBill Paul 	if (error)
2034f41ac2beSBill Paul 		return (ENOMEM);
2035f41ac2beSBill Paul 
2036f41ac2beSBill Paul 	sc->bge_ldata.bge_rx_std_ring_paddr = ctx.bge_busaddr;
2037f41ac2beSBill Paul 
20385dc9afc5SPaul Saab 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
2039e53d81eeSPaul Saab 	    sc->bge_asicrev != BGE_ASICREV_BCM5750) {
2040f41ac2beSBill Paul 
2041f41ac2beSBill Paul 		/*
2042f41ac2beSBill Paul 		 * Create tag for jumbo mbufs.
2043f41ac2beSBill Paul 		 * This is really a bit of a kludge. We allocate a special
2044f41ac2beSBill Paul 		 * jumbo buffer pool which (thanks to the way our DMA
2045f41ac2beSBill Paul 		 * memory allocation works) will consist of contiguous
2046f41ac2beSBill Paul 		 * pages. This means that even though a jumbo buffer might
2047f41ac2beSBill Paul 		 * be larger than a page size, we don't really need to
2048f41ac2beSBill Paul 		 * map it into more than one DMA segment. However, the
2049f41ac2beSBill Paul 		 * default mbuf tag will result in multi-segment mappings,
2050f41ac2beSBill Paul 		 * so we have to create a special jumbo mbuf tag that
2051f41ac2beSBill Paul 		 * lets us get away with mapping the jumbo buffers as
2052f41ac2beSBill Paul 		 * a single segment. I think eventually the driver should
2053f41ac2beSBill Paul 		 * be changed so that it uses ordinary mbufs and cluster
2054f41ac2beSBill Paul 		 * buffers, i.e. jumbo frames can span multiple DMA
2055f41ac2beSBill Paul 		 * descriptors. But that's a project for another day.
2056f41ac2beSBill Paul 		 */
2057f41ac2beSBill Paul 
2058f41ac2beSBill Paul 		error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
20598a2e22deSScott Long 		    1, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2060f41ac2beSBill Paul 		    NULL, MCLBYTES * nseg, nseg, BGE_JLEN, 0, NULL, NULL,
2061f41ac2beSBill Paul 		    &sc->bge_cdata.bge_mtag_jumbo);
2062f41ac2beSBill Paul 
2063f41ac2beSBill Paul 		if (error) {
2064f41ac2beSBill Paul 			device_printf(dev, "could not allocate dma tag\n");
2065f41ac2beSBill Paul 			return (ENOMEM);
2066f41ac2beSBill Paul 		}
2067f41ac2beSBill Paul 
2068f41ac2beSBill Paul 		/* Create tag for jumbo RX ring */
2069f41ac2beSBill Paul 
2070f41ac2beSBill Paul 		error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2071f41ac2beSBill Paul 		    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2072f41ac2beSBill Paul 		    NULL, BGE_JUMBO_RX_RING_SZ, 1, BGE_JUMBO_RX_RING_SZ, 0,
2073f41ac2beSBill Paul 		    NULL, NULL, &sc->bge_cdata.bge_rx_jumbo_ring_tag);
2074f41ac2beSBill Paul 
2075f41ac2beSBill Paul 		if (error) {
2076f41ac2beSBill Paul 			device_printf(dev, "could not allocate dma tag\n");
2077f41ac2beSBill Paul 			return (ENOMEM);
2078f41ac2beSBill Paul 		}
2079f41ac2beSBill Paul 
2080f41ac2beSBill Paul 		/* Allocate DMA'able memory for jumbo RX ring */
2081f41ac2beSBill Paul 
2082f41ac2beSBill Paul 		error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_jumbo_ring_tag,
2083f41ac2beSBill Paul 		    (void **)&sc->bge_ldata.bge_rx_jumbo_ring, BUS_DMA_NOWAIT,
2084f41ac2beSBill Paul 		    &sc->bge_cdata.bge_rx_jumbo_ring_map);
2085f41ac2beSBill Paul 		if (error)
2086f41ac2beSBill Paul 			return (ENOMEM);
2087f41ac2beSBill Paul 
2088f41ac2beSBill Paul 		bzero((char *)sc->bge_ldata.bge_rx_jumbo_ring,
2089f41ac2beSBill Paul 		    BGE_JUMBO_RX_RING_SZ);
2090f41ac2beSBill Paul 
2091f41ac2beSBill Paul 		/* Load the address of the jumbo RX ring */
2092f41ac2beSBill Paul 
2093f41ac2beSBill Paul 		ctx.bge_maxsegs = 1;
2094f41ac2beSBill Paul 		ctx.sc = sc;
2095f41ac2beSBill Paul 
2096f41ac2beSBill Paul 		error = bus_dmamap_load(sc->bge_cdata.bge_rx_jumbo_ring_tag,
2097f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map,
2098f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_jumbo_ring, BGE_JUMBO_RX_RING_SZ,
2099f41ac2beSBill Paul 		    bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2100f41ac2beSBill Paul 
2101f41ac2beSBill Paul 		if (error)
2102f41ac2beSBill Paul 			return (ENOMEM);
2103f41ac2beSBill Paul 
2104f41ac2beSBill Paul 		sc->bge_ldata.bge_rx_jumbo_ring_paddr = ctx.bge_busaddr;
2105f41ac2beSBill Paul 
2106f41ac2beSBill Paul 		/* Create DMA maps for jumbo RX buffers */
2107f41ac2beSBill Paul 
2108f41ac2beSBill Paul 		for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
2109f41ac2beSBill Paul 			error = bus_dmamap_create(sc->bge_cdata.bge_mtag_jumbo,
2110f41ac2beSBill Paul 				    0, &sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
2111f41ac2beSBill Paul 			if (error) {
2112f41ac2beSBill Paul 				device_printf(dev,
2113f41ac2beSBill Paul 				    "can't create DMA map for RX\n");
2114f41ac2beSBill Paul 				return(ENOMEM);
2115f41ac2beSBill Paul 			}
2116f41ac2beSBill Paul 		}
2117f41ac2beSBill Paul 
2118f41ac2beSBill Paul 	}
2119f41ac2beSBill Paul 
2120f41ac2beSBill Paul 	/* Create tag for RX return ring */
2121f41ac2beSBill Paul 
2122f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2123f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2124f41ac2beSBill Paul 	    NULL, BGE_RX_RTN_RING_SZ(sc), 1, BGE_RX_RTN_RING_SZ(sc), 0,
2125f41ac2beSBill Paul 	    NULL, NULL, &sc->bge_cdata.bge_rx_return_ring_tag);
2126f41ac2beSBill Paul 
2127f41ac2beSBill Paul 	if (error) {
2128f41ac2beSBill Paul 		device_printf(dev, "could not allocate dma tag\n");
2129f41ac2beSBill Paul 		return (ENOMEM);
2130f41ac2beSBill Paul 	}
2131f41ac2beSBill Paul 
2132f41ac2beSBill Paul 	/* Allocate DMA'able memory for RX return ring */
2133f41ac2beSBill Paul 
2134f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_return_ring_tag,
2135f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_rx_return_ring, BUS_DMA_NOWAIT,
2136f41ac2beSBill Paul 	    &sc->bge_cdata.bge_rx_return_ring_map);
2137f41ac2beSBill Paul 	if (error)
2138f41ac2beSBill Paul 		return (ENOMEM);
2139f41ac2beSBill Paul 
2140f41ac2beSBill Paul 	bzero((char *)sc->bge_ldata.bge_rx_return_ring,
2141f41ac2beSBill Paul 	    BGE_RX_RTN_RING_SZ(sc));
2142f41ac2beSBill Paul 
2143f41ac2beSBill Paul 	/* Load the address of the RX return ring */
2144f41ac2beSBill Paul 
2145f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
2146f41ac2beSBill Paul 	ctx.sc = sc;
2147f41ac2beSBill Paul 
2148f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_rx_return_ring_tag,
2149f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_return_ring_map,
2150f41ac2beSBill Paul 	    sc->bge_ldata.bge_rx_return_ring, BGE_RX_RTN_RING_SZ(sc),
2151f41ac2beSBill Paul 	    bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2152f41ac2beSBill Paul 
2153f41ac2beSBill Paul 	if (error)
2154f41ac2beSBill Paul 		return (ENOMEM);
2155f41ac2beSBill Paul 
2156f41ac2beSBill Paul 	sc->bge_ldata.bge_rx_return_ring_paddr = ctx.bge_busaddr;
2157f41ac2beSBill Paul 
2158f41ac2beSBill Paul 	/* Create tag for TX ring */
2159f41ac2beSBill Paul 
2160f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2161f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2162f41ac2beSBill Paul 	    NULL, BGE_TX_RING_SZ, 1, BGE_TX_RING_SZ, 0, NULL, NULL,
2163f41ac2beSBill Paul 	    &sc->bge_cdata.bge_tx_ring_tag);
2164f41ac2beSBill Paul 
2165f41ac2beSBill Paul 	if (error) {
2166f41ac2beSBill Paul 		device_printf(dev, "could not allocate dma tag\n");
2167f41ac2beSBill Paul 		return (ENOMEM);
2168f41ac2beSBill Paul 	}
2169f41ac2beSBill Paul 
2170f41ac2beSBill Paul 	/* Allocate DMA'able memory for TX ring */
2171f41ac2beSBill Paul 
2172f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_tx_ring_tag,
2173f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_tx_ring, BUS_DMA_NOWAIT,
2174f41ac2beSBill Paul 	    &sc->bge_cdata.bge_tx_ring_map);
2175f41ac2beSBill Paul 	if (error)
2176f41ac2beSBill Paul 		return (ENOMEM);
2177f41ac2beSBill Paul 
2178f41ac2beSBill Paul 	bzero((char *)sc->bge_ldata.bge_tx_ring, BGE_TX_RING_SZ);
2179f41ac2beSBill Paul 
2180f41ac2beSBill Paul 	/* Load the address of the TX ring */
2181f41ac2beSBill Paul 
2182f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
2183f41ac2beSBill Paul 	ctx.sc = sc;
2184f41ac2beSBill Paul 
2185f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_tx_ring_tag,
2186f41ac2beSBill Paul 	    sc->bge_cdata.bge_tx_ring_map, sc->bge_ldata.bge_tx_ring,
2187f41ac2beSBill Paul 	    BGE_TX_RING_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2188f41ac2beSBill Paul 
2189f41ac2beSBill Paul 	if (error)
2190f41ac2beSBill Paul 		return (ENOMEM);
2191f41ac2beSBill Paul 
2192f41ac2beSBill Paul 	sc->bge_ldata.bge_tx_ring_paddr = ctx.bge_busaddr;
2193f41ac2beSBill Paul 
2194f41ac2beSBill Paul 	/* Create tag for status block */
2195f41ac2beSBill Paul 
2196f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2197f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2198f41ac2beSBill Paul 	    NULL, BGE_STATUS_BLK_SZ, 1, BGE_STATUS_BLK_SZ, 0,
2199f41ac2beSBill Paul 	    NULL, NULL, &sc->bge_cdata.bge_status_tag);
2200f41ac2beSBill Paul 
2201f41ac2beSBill Paul 	if (error) {
2202f41ac2beSBill Paul 		device_printf(dev, "could not allocate dma tag\n");
2203f41ac2beSBill Paul 		return (ENOMEM);
2204f41ac2beSBill Paul 	}
2205f41ac2beSBill Paul 
2206f41ac2beSBill Paul 	/* Allocate DMA'able memory for status block */
2207f41ac2beSBill Paul 
2208f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_status_tag,
2209f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_status_block, BUS_DMA_NOWAIT,
2210f41ac2beSBill Paul 	    &sc->bge_cdata.bge_status_map);
2211f41ac2beSBill Paul 	if (error)
2212f41ac2beSBill Paul 		return (ENOMEM);
2213f41ac2beSBill Paul 
2214f41ac2beSBill Paul 	bzero((char *)sc->bge_ldata.bge_status_block, BGE_STATUS_BLK_SZ);
2215f41ac2beSBill Paul 
2216f41ac2beSBill Paul 	/* Load the address of the status block */
2217f41ac2beSBill Paul 
2218f41ac2beSBill Paul 	ctx.sc = sc;
2219f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
2220f41ac2beSBill Paul 
2221f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_status_tag,
2222f41ac2beSBill Paul 	    sc->bge_cdata.bge_status_map, sc->bge_ldata.bge_status_block,
2223f41ac2beSBill Paul 	    BGE_STATUS_BLK_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2224f41ac2beSBill Paul 
2225f41ac2beSBill Paul 	if (error)
2226f41ac2beSBill Paul 		return (ENOMEM);
2227f41ac2beSBill Paul 
2228f41ac2beSBill Paul 	sc->bge_ldata.bge_status_block_paddr = ctx.bge_busaddr;
2229f41ac2beSBill Paul 
2230f41ac2beSBill Paul 	/* Create tag for statistics block */
2231f41ac2beSBill Paul 
2232f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2233f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2234f41ac2beSBill Paul 	    NULL, BGE_STATS_SZ, 1, BGE_STATS_SZ, 0, NULL, NULL,
2235f41ac2beSBill Paul 	    &sc->bge_cdata.bge_stats_tag);
2236f41ac2beSBill Paul 
2237f41ac2beSBill Paul 	if (error) {
2238f41ac2beSBill Paul 		device_printf(dev, "could not allocate dma tag\n");
2239f41ac2beSBill Paul 		return (ENOMEM);
2240f41ac2beSBill Paul 	}
2241f41ac2beSBill Paul 
2242f41ac2beSBill Paul 	/* Allocate DMA'able memory for statistics block */
2243f41ac2beSBill Paul 
2244f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_stats_tag,
2245f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_stats, BUS_DMA_NOWAIT,
2246f41ac2beSBill Paul 	    &sc->bge_cdata.bge_stats_map);
2247f41ac2beSBill Paul 	if (error)
2248f41ac2beSBill Paul 		return (ENOMEM);
2249f41ac2beSBill Paul 
2250f41ac2beSBill Paul 	bzero((char *)sc->bge_ldata.bge_stats, BGE_STATS_SZ);
2251f41ac2beSBill Paul 
2252f41ac2beSBill Paul 	/* Load the address of the statstics block */
2253f41ac2beSBill Paul 
2254f41ac2beSBill Paul 	ctx.sc = sc;
2255f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
2256f41ac2beSBill Paul 
2257f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_stats_tag,
2258f41ac2beSBill Paul 	    sc->bge_cdata.bge_stats_map, sc->bge_ldata.bge_stats,
2259f41ac2beSBill Paul 	    BGE_STATS_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2260f41ac2beSBill Paul 
2261f41ac2beSBill Paul 	if (error)
2262f41ac2beSBill Paul 		return (ENOMEM);
2263f41ac2beSBill Paul 
2264f41ac2beSBill Paul 	sc->bge_ldata.bge_stats_paddr = ctx.bge_busaddr;
2265f41ac2beSBill Paul 
2266f41ac2beSBill Paul 	return(0);
2267f41ac2beSBill Paul }
2268f41ac2beSBill Paul 
226995d67482SBill Paul static int
227095d67482SBill Paul bge_attach(dev)
227195d67482SBill Paul 	device_t dev;
227295d67482SBill Paul {
227395d67482SBill Paul 	struct ifnet *ifp;
227495d67482SBill Paul 	struct bge_softc *sc;
2275a1d52896SBill Paul 	u_int32_t hwcfg = 0;
2276fc74a9f9SBrooks Davis 	u_int32_t mac_tmp = 0;
2277fc74a9f9SBrooks Davis 	u_char eaddr[6];
227895d67482SBill Paul 	int unit, error = 0, rid;
227995d67482SBill Paul 
228095d67482SBill Paul 	sc = device_get_softc(dev);
228195d67482SBill Paul 	unit = device_get_unit(dev);
228295d67482SBill Paul 	sc->bge_dev = dev;
228395d67482SBill Paul 	sc->bge_unit = unit;
228495d67482SBill Paul 
228595d67482SBill Paul 	/*
228695d67482SBill Paul 	 * Map control/status registers.
228795d67482SBill Paul 	 */
228895d67482SBill Paul 	pci_enable_busmaster(dev);
228995d67482SBill Paul 
229095d67482SBill Paul 	rid = BGE_PCI_BAR0;
22915f96beb9SNate Lawson 	sc->bge_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid,
22925f96beb9SNate Lawson 	    RF_ACTIVE|PCI_RF_DENSE);
229395d67482SBill Paul 
229495d67482SBill Paul 	if (sc->bge_res == NULL) {
229595d67482SBill Paul 		printf ("bge%d: couldn't map memory\n", unit);
229695d67482SBill Paul 		error = ENXIO;
229795d67482SBill Paul 		goto fail;
229895d67482SBill Paul 	}
229995d67482SBill Paul 
230095d67482SBill Paul 	sc->bge_btag = rman_get_bustag(sc->bge_res);
230195d67482SBill Paul 	sc->bge_bhandle = rman_get_bushandle(sc->bge_res);
230295d67482SBill Paul 	sc->bge_vhandle = (vm_offset_t)rman_get_virtual(sc->bge_res);
230395d67482SBill Paul 
230495d67482SBill Paul 	/* Allocate interrupt */
230595d67482SBill Paul 	rid = 0;
230695d67482SBill Paul 
23075f96beb9SNate Lawson 	sc->bge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
230895d67482SBill Paul 	    RF_SHAREABLE | RF_ACTIVE);
230995d67482SBill Paul 
231095d67482SBill Paul 	if (sc->bge_irq == NULL) {
231195d67482SBill Paul 		printf("bge%d: couldn't map interrupt\n", unit);
231295d67482SBill Paul 		error = ENXIO;
231395d67482SBill Paul 		goto fail;
231495d67482SBill Paul 	}
231595d67482SBill Paul 
231695d67482SBill Paul 	sc->bge_unit = unit;
231795d67482SBill Paul 
23180f9bd73bSSam Leffler 	BGE_LOCK_INIT(sc, device_get_nameunit(dev));
23190f9bd73bSSam Leffler 
2320e53d81eeSPaul Saab 	/* Save ASIC rev. */
2321e53d81eeSPaul Saab 
2322e53d81eeSPaul Saab 	sc->bge_chipid =
2323e53d81eeSPaul Saab 	    pci_read_config(dev, BGE_PCI_MISC_CTL, 4) &
2324e53d81eeSPaul Saab 	    BGE_PCIMISCCTL_ASICREV;
2325e53d81eeSPaul Saab 	sc->bge_asicrev = BGE_ASICREV(sc->bge_chipid);
2326e53d81eeSPaul Saab 	sc->bge_chiprev = BGE_CHIPREV(sc->bge_chipid);
2327e53d81eeSPaul Saab 
2328e53d81eeSPaul Saab 	/*
2329560c1670SGleb Smirnoff 	 * Treat the 5714 and the 5752 like the 5750 until we have more info
2330419c028bSPaul Saab 	 * on this chip.
2331419c028bSPaul Saab 	 */
2332560c1670SGleb Smirnoff 	if (sc->bge_asicrev == BGE_ASICREV_BCM5714 ||
2333560c1670SGleb Smirnoff             sc->bge_asicrev == BGE_ASICREV_BCM5752)
2334419c028bSPaul Saab 		sc->bge_asicrev = BGE_ASICREV_BCM5750;
2335419c028bSPaul Saab 
2336419c028bSPaul Saab 	/*
2337e53d81eeSPaul Saab 	 * XXX: Broadcom Linux driver.  Not in specs or eratta.
2338e53d81eeSPaul Saab 	 * PCI-Express?
2339e53d81eeSPaul Saab 	 */
2340e53d81eeSPaul Saab 	if (sc->bge_asicrev == BGE_ASICREV_BCM5750) {
2341e53d81eeSPaul Saab 		u_int32_t v;
2342e53d81eeSPaul Saab 
2343e53d81eeSPaul Saab 		v = pci_read_config(dev, BGE_PCI_MSI_CAPID, 4);
2344e53d81eeSPaul Saab 		if (((v >> 8) & 0xff) == BGE_PCIE_CAPID_REG) {
2345e53d81eeSPaul Saab 			v = pci_read_config(dev, BGE_PCIE_CAPID_REG, 4);
2346e53d81eeSPaul Saab 			if ((v & 0xff) == BGE_PCIE_CAPID)
2347e53d81eeSPaul Saab 				sc->bge_pcie = 1;
2348e53d81eeSPaul Saab 		}
2349e53d81eeSPaul Saab 	}
2350e53d81eeSPaul Saab 
235195d67482SBill Paul 	/* Try to reset the chip. */
235295d67482SBill Paul 	bge_reset(sc);
235395d67482SBill Paul 
235495d67482SBill Paul 	if (bge_chipinit(sc)) {
235595d67482SBill Paul 		printf("bge%d: chip initialization failed\n", sc->bge_unit);
235695d67482SBill Paul 		bge_release_resources(sc);
235795d67482SBill Paul 		error = ENXIO;
235895d67482SBill Paul 		goto fail;
235995d67482SBill Paul 	}
236095d67482SBill Paul 
236195d67482SBill Paul 	/*
236295d67482SBill Paul 	 * Get station address from the EEPROM.
236395d67482SBill Paul 	 */
2364fc74a9f9SBrooks Davis 	mac_tmp = bge_readmem_ind(sc, 0x0c14);
2365fc74a9f9SBrooks Davis 	if ((mac_tmp >> 16) == 0x484b) {
2366fc74a9f9SBrooks Davis 		eaddr[0] = (u_char)(mac_tmp >> 8);
2367fc74a9f9SBrooks Davis 		eaddr[1] = (u_char)mac_tmp;
2368fc74a9f9SBrooks Davis 		mac_tmp = bge_readmem_ind(sc, 0x0c18);
2369fc74a9f9SBrooks Davis 		eaddr[2] = (u_char)(mac_tmp >> 24);
2370fc74a9f9SBrooks Davis 		eaddr[3] = (u_char)(mac_tmp >> 16);
2371fc74a9f9SBrooks Davis 		eaddr[4] = (u_char)(mac_tmp >> 8);
2372fc74a9f9SBrooks Davis 		eaddr[5] = (u_char)mac_tmp;
2373fc74a9f9SBrooks Davis 	} else if (bge_read_eeprom(sc, eaddr,
237495d67482SBill Paul 	    BGE_EE_MAC_OFFSET + 2, ETHER_ADDR_LEN)) {
237595d67482SBill Paul 		printf("bge%d: failed to read station address\n", unit);
237695d67482SBill Paul 		bge_release_resources(sc);
237795d67482SBill Paul 		error = ENXIO;
237895d67482SBill Paul 		goto fail;
237995d67482SBill Paul 	}
238095d67482SBill Paul 
2381f41ac2beSBill Paul 	/* 5705 limits RX return ring to 512 entries. */
2382e53d81eeSPaul Saab 	if (sc->bge_asicrev == BGE_ASICREV_BCM5705 ||
2383e53d81eeSPaul Saab 	    sc->bge_asicrev == BGE_ASICREV_BCM5750)
2384f41ac2beSBill Paul 		sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT_5705;
2385f41ac2beSBill Paul 	else
2386f41ac2beSBill Paul 		sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT;
2387f41ac2beSBill Paul 
2388f41ac2beSBill Paul 	if (bge_dma_alloc(dev)) {
2389f41ac2beSBill Paul 		printf ("bge%d: failed to allocate DMA resources\n",
2390f41ac2beSBill Paul 		    sc->bge_unit);
2391f41ac2beSBill Paul 		bge_release_resources(sc);
2392f41ac2beSBill Paul 		error = ENXIO;
2393f41ac2beSBill Paul 		goto fail;
2394f41ac2beSBill Paul 	}
2395f41ac2beSBill Paul 
23960434d1b8SBill Paul 	/*
23970434d1b8SBill Paul 	 * Try to allocate memory for jumbo buffers.
23980434d1b8SBill Paul 	 * The 5705 does not appear to support jumbo frames.
23990434d1b8SBill Paul 	 */
24005dc9afc5SPaul Saab 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
2401e53d81eeSPaul Saab 	    sc->bge_asicrev != BGE_ASICREV_BCM5750) {
240295d67482SBill Paul 		if (bge_alloc_jumbo_mem(sc)) {
240395d67482SBill Paul 			printf("bge%d: jumbo buffer allocation "
240495d67482SBill Paul 			    "failed\n", sc->bge_unit);
240595d67482SBill Paul 			bge_release_resources(sc);
240695d67482SBill Paul 			error = ENXIO;
240795d67482SBill Paul 			goto fail;
240895d67482SBill Paul 		}
24090434d1b8SBill Paul 	}
241095d67482SBill Paul 
241195d67482SBill Paul 	/* Set default tuneable values. */
241295d67482SBill Paul 	sc->bge_stat_ticks = BGE_TICKS_PER_SEC;
241395d67482SBill Paul 	sc->bge_rx_coal_ticks = 150;
241495d67482SBill Paul 	sc->bge_tx_coal_ticks = 150;
241595d67482SBill Paul 	sc->bge_rx_max_coal_bds = 64;
241695d67482SBill Paul 	sc->bge_tx_max_coal_bds = 128;
241795d67482SBill Paul 
241895d67482SBill Paul 	/* Set up ifnet structure */
2419fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp = if_alloc(IFT_ETHER);
2420fc74a9f9SBrooks Davis 	if (ifp == NULL) {
2421fc74a9f9SBrooks Davis 		printf("bge%d: failed to if_alloc()\n", sc->bge_unit);
2422fc74a9f9SBrooks Davis 		bge_release_resources(sc);
2423fc74a9f9SBrooks Davis 		error = ENXIO;
2424fc74a9f9SBrooks Davis 		goto fail;
2425fc74a9f9SBrooks Davis 	}
242695d67482SBill Paul 	ifp->if_softc = sc;
24279bf40edeSBrooks Davis 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
242895d67482SBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
242995d67482SBill Paul 	ifp->if_ioctl = bge_ioctl;
243095d67482SBill Paul 	ifp->if_start = bge_start;
243195d67482SBill Paul 	ifp->if_watchdog = bge_watchdog;
243295d67482SBill Paul 	ifp->if_init = bge_init;
243395d67482SBill Paul 	ifp->if_mtu = ETHERMTU;
24344d665c4dSDag-Erling Smørgrav 	ifp->if_snd.ifq_drv_maxlen = BGE_TX_RING_CNT - 1;
24354d665c4dSDag-Erling Smørgrav 	IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen);
24364d665c4dSDag-Erling Smørgrav 	IFQ_SET_READY(&ifp->if_snd);
243795d67482SBill Paul 	ifp->if_hwassist = BGE_CSUM_FEATURES;
2438b874fdd4SYaroslav Tykhiy 	/* NB: the code for RX csum offload is disabled for now */
2439b874fdd4SYaroslav Tykhiy 	ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_VLAN_HWTAGGING |
24400434d1b8SBill Paul 	    IFCAP_VLAN_MTU;
244195d67482SBill Paul 	ifp->if_capenable = ifp->if_capabilities;
244275719184SGleb Smirnoff #ifdef DEVICE_POLLING
244375719184SGleb Smirnoff 	ifp->if_capabilities |= IFCAP_POLLING;
244475719184SGleb Smirnoff #endif
244595d67482SBill Paul 
2446a1d52896SBill Paul 	/*
2447a1d52896SBill Paul 	 * Figure out what sort of media we have by checking the
244841abcc1bSPaul Saab 	 * hardware config word in the first 32k of NIC internal memory,
244941abcc1bSPaul Saab 	 * or fall back to examining the EEPROM if necessary.
245041abcc1bSPaul Saab 	 * Note: on some BCM5700 cards, this value appears to be unset.
245141abcc1bSPaul Saab 	 * If that's the case, we have to rely on identifying the NIC
245241abcc1bSPaul Saab 	 * by its PCI subsystem ID, as we do below for the SysKonnect
245341abcc1bSPaul Saab 	 * SK-9D41.
2454a1d52896SBill Paul 	 */
245541abcc1bSPaul Saab 	if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG) == BGE_MAGIC_NUMBER)
245641abcc1bSPaul Saab 		hwcfg = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG);
245741abcc1bSPaul Saab 	else {
2458a1d52896SBill Paul 		bge_read_eeprom(sc, (caddr_t)&hwcfg,
2459a1d52896SBill Paul 				BGE_EE_HWCFG_OFFSET, sizeof(hwcfg));
246041abcc1bSPaul Saab 		hwcfg = ntohl(hwcfg);
246141abcc1bSPaul Saab 	}
246241abcc1bSPaul Saab 
246341abcc1bSPaul Saab 	if ((hwcfg & BGE_HWCFG_MEDIA) == BGE_MEDIA_FIBER)
2464a1d52896SBill Paul 		sc->bge_tbi = 1;
2465a1d52896SBill Paul 
246695d67482SBill Paul 	/* The SysKonnect SK-9D41 is a 1000baseSX card. */
246795d67482SBill Paul 	if ((pci_read_config(dev, BGE_PCI_SUBSYS, 4) >> 16) == SK_SUBSYSID_9D41)
246895d67482SBill Paul 		sc->bge_tbi = 1;
246995d67482SBill Paul 
247095d67482SBill Paul 	if (sc->bge_tbi) {
247195d67482SBill Paul 		ifmedia_init(&sc->bge_ifmedia, IFM_IMASK,
247295d67482SBill Paul 		    bge_ifmedia_upd, bge_ifmedia_sts);
247395d67482SBill Paul 		ifmedia_add(&sc->bge_ifmedia, IFM_ETHER|IFM_1000_SX, 0, NULL);
247495d67482SBill Paul 		ifmedia_add(&sc->bge_ifmedia,
247595d67482SBill Paul 		    IFM_ETHER|IFM_1000_SX|IFM_FDX, 0, NULL);
247695d67482SBill Paul 		ifmedia_add(&sc->bge_ifmedia, IFM_ETHER|IFM_AUTO, 0, NULL);
247795d67482SBill Paul 		ifmedia_set(&sc->bge_ifmedia, IFM_ETHER|IFM_AUTO);
2478da3003f0SBill Paul 		sc->bge_ifmedia.ifm_media = sc->bge_ifmedia.ifm_cur->ifm_media;
247995d67482SBill Paul 	} else {
248095d67482SBill Paul 		/*
248195d67482SBill Paul 		 * Do transceiver setup.
248295d67482SBill Paul 		 */
248395d67482SBill Paul 		if (mii_phy_probe(dev, &sc->bge_miibus,
248495d67482SBill Paul 		    bge_ifmedia_upd, bge_ifmedia_sts)) {
248595d67482SBill Paul 			printf("bge%d: MII without any PHY!\n", sc->bge_unit);
248695d67482SBill Paul 			bge_release_resources(sc);
248795d67482SBill Paul 			bge_free_jumbo_mem(sc);
248895d67482SBill Paul 			error = ENXIO;
248995d67482SBill Paul 			goto fail;
249095d67482SBill Paul 		}
249195d67482SBill Paul 	}
249295d67482SBill Paul 
249395d67482SBill Paul 	/*
2494e255b776SJohn Polstra 	 * When using the BCM5701 in PCI-X mode, data corruption has
2495e255b776SJohn Polstra 	 * been observed in the first few bytes of some received packets.
2496e255b776SJohn Polstra 	 * Aligning the packet buffer in memory eliminates the corruption.
2497e255b776SJohn Polstra 	 * Unfortunately, this misaligns the packet payloads.  On platforms
2498e255b776SJohn Polstra 	 * which do not support unaligned accesses, we will realign the
2499e255b776SJohn Polstra 	 * payloads by copying the received packets.
2500e255b776SJohn Polstra 	 */
2501e0ced696SPaul Saab 	switch (sc->bge_chipid) {
2502e0ced696SPaul Saab 	case BGE_CHIPID_BCM5701_A0:
2503e0ced696SPaul Saab 	case BGE_CHIPID_BCM5701_B0:
2504e0ced696SPaul Saab 	case BGE_CHIPID_BCM5701_B2:
2505e0ced696SPaul Saab 	case BGE_CHIPID_BCM5701_B5:
2506e255b776SJohn Polstra 		/* If in PCI-X mode, work around the alignment bug. */
2507e255b776SJohn Polstra 		if ((pci_read_config(dev, BGE_PCI_PCISTATE, 4) &
2508e255b776SJohn Polstra 		    (BGE_PCISTATE_PCI_BUSMODE | BGE_PCISTATE_PCI_BUSSPEED)) ==
2509e255b776SJohn Polstra 		    BGE_PCISTATE_PCI_BUSSPEED)
2510e255b776SJohn Polstra 			sc->bge_rx_alignment_bug = 1;
2511e255b776SJohn Polstra 		break;
2512e255b776SJohn Polstra 	}
2513e255b776SJohn Polstra 
2514e255b776SJohn Polstra 	/*
251595d67482SBill Paul 	 * Call MI attach routine.
251695d67482SBill Paul 	 */
2517fc74a9f9SBrooks Davis 	ether_ifattach(ifp, eaddr);
25180f9bd73bSSam Leffler 	callout_init(&sc->bge_stat_ch, CALLOUT_MPSAFE);
25190f9bd73bSSam Leffler 
25200f9bd73bSSam Leffler 	/*
25210f9bd73bSSam Leffler 	 * Hookup IRQ last.
25220f9bd73bSSam Leffler 	 */
25230f9bd73bSSam Leffler 	error = bus_setup_intr(dev, sc->bge_irq, INTR_TYPE_NET | INTR_MPSAFE,
25240f9bd73bSSam Leffler 	   bge_intr, sc, &sc->bge_intrhand);
25250f9bd73bSSam Leffler 
25260f9bd73bSSam Leffler 	if (error) {
2527fc74a9f9SBrooks Davis 		bge_detach(dev);
25280f9bd73bSSam Leffler 		printf("bge%d: couldn't set up irq\n", unit);
25290f9bd73bSSam Leffler 	}
253095d67482SBill Paul 
253195d67482SBill Paul fail:
253295d67482SBill Paul 	return(error);
253395d67482SBill Paul }
253495d67482SBill Paul 
253595d67482SBill Paul static int
253695d67482SBill Paul bge_detach(dev)
253795d67482SBill Paul 	device_t dev;
253895d67482SBill Paul {
253995d67482SBill Paul 	struct bge_softc *sc;
254095d67482SBill Paul 	struct ifnet *ifp;
254195d67482SBill Paul 
254295d67482SBill Paul 	sc = device_get_softc(dev);
2543fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
254495d67482SBill Paul 
254575719184SGleb Smirnoff #ifdef DEVICE_POLLING
254675719184SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING)
254775719184SGleb Smirnoff 		ether_poll_deregister(ifp);
254875719184SGleb Smirnoff #endif
254975719184SGleb Smirnoff 
25500f9bd73bSSam Leffler 	BGE_LOCK(sc);
255195d67482SBill Paul 	bge_stop(sc);
255295d67482SBill Paul 	bge_reset(sc);
25530f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
25540f9bd73bSSam Leffler 
25550f9bd73bSSam Leffler 	ether_ifdetach(ifp);
255695d67482SBill Paul 
255795d67482SBill Paul 	if (sc->bge_tbi) {
255895d67482SBill Paul 		ifmedia_removeall(&sc->bge_ifmedia);
255995d67482SBill Paul 	} else {
256095d67482SBill Paul 		bus_generic_detach(dev);
256195d67482SBill Paul 		device_delete_child(dev, sc->bge_miibus);
256295d67482SBill Paul 	}
256395d67482SBill Paul 
256495d67482SBill Paul 	bge_release_resources(sc);
25655dc9afc5SPaul Saab 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
2566e53d81eeSPaul Saab 	    sc->bge_asicrev != BGE_ASICREV_BCM5750)
256795d67482SBill Paul 		bge_free_jumbo_mem(sc);
256895d67482SBill Paul 
256995d67482SBill Paul 	return(0);
257095d67482SBill Paul }
257195d67482SBill Paul 
257295d67482SBill Paul static void
257395d67482SBill Paul bge_release_resources(sc)
257495d67482SBill Paul 	struct bge_softc *sc;
257595d67482SBill Paul {
257695d67482SBill Paul 	device_t dev;
257795d67482SBill Paul 
257895d67482SBill Paul 	dev = sc->bge_dev;
257995d67482SBill Paul 
258095d67482SBill Paul 	if (sc->bge_vpd_prodname != NULL)
258195d67482SBill Paul 		free(sc->bge_vpd_prodname, M_DEVBUF);
258295d67482SBill Paul 
258395d67482SBill Paul 	if (sc->bge_vpd_readonly != NULL)
258495d67482SBill Paul 		free(sc->bge_vpd_readonly, M_DEVBUF);
258595d67482SBill Paul 
258695d67482SBill Paul 	if (sc->bge_intrhand != NULL)
258795d67482SBill Paul 		bus_teardown_intr(dev, sc->bge_irq, sc->bge_intrhand);
258895d67482SBill Paul 
258995d67482SBill Paul 	if (sc->bge_irq != NULL)
259095d67482SBill Paul 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->bge_irq);
259195d67482SBill Paul 
259295d67482SBill Paul 	if (sc->bge_res != NULL)
259395d67482SBill Paul 		bus_release_resource(dev, SYS_RES_MEMORY,
259495d67482SBill Paul 		    BGE_PCI_BAR0, sc->bge_res);
259595d67482SBill Paul 
2596ad61f896SRuslan Ermilov 	if (sc->bge_ifp != NULL)
2597ad61f896SRuslan Ermilov 		if_free(sc->bge_ifp);
2598ad61f896SRuslan Ermilov 
2599f41ac2beSBill Paul 	bge_dma_free(sc);
260095d67482SBill Paul 
26010f9bd73bSSam Leffler 	if (mtx_initialized(&sc->bge_mtx))	/* XXX */
26020f9bd73bSSam Leffler 		BGE_LOCK_DESTROY(sc);
26030f9bd73bSSam Leffler 
260495d67482SBill Paul 	return;
260595d67482SBill Paul }
260695d67482SBill Paul 
260795d67482SBill Paul static void
260895d67482SBill Paul bge_reset(sc)
260995d67482SBill Paul 	struct bge_softc *sc;
261095d67482SBill Paul {
261195d67482SBill Paul 	device_t dev;
2612e53d81eeSPaul Saab 	u_int32_t cachesize, command, pcistate, reset;
261395d67482SBill Paul 	int i, val = 0;
261495d67482SBill Paul 
261595d67482SBill Paul 	dev = sc->bge_dev;
261695d67482SBill Paul 
261795d67482SBill Paul 	/* Save some important PCI state. */
261895d67482SBill Paul 	cachesize = pci_read_config(dev, BGE_PCI_CACHESZ, 4);
261995d67482SBill Paul 	command = pci_read_config(dev, BGE_PCI_CMD, 4);
262095d67482SBill Paul 	pcistate = pci_read_config(dev, BGE_PCI_PCISTATE, 4);
262195d67482SBill Paul 
262295d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MISC_CTL,
262395d67482SBill Paul 	    BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR|
262495d67482SBill Paul 	    BGE_PCIMISCCTL_ENDIAN_WORDSWAP|BGE_PCIMISCCTL_PCISTATE_RW, 4);
262595d67482SBill Paul 
2626e53d81eeSPaul Saab 	reset = BGE_MISCCFG_RESET_CORE_CLOCKS|(65<<1);
2627e53d81eeSPaul Saab 
2628e53d81eeSPaul Saab 	/* XXX: Broadcom Linux driver. */
2629e53d81eeSPaul Saab 	if (sc->bge_pcie) {
2630e53d81eeSPaul Saab 		if (CSR_READ_4(sc, 0x7e2c) == 0x60)	/* PCIE 1.0 */
2631e53d81eeSPaul Saab 			CSR_WRITE_4(sc, 0x7e2c, 0x20);
2632e53d81eeSPaul Saab 		if (sc->bge_chipid != BGE_CHIPID_BCM5750_A0) {
2633e53d81eeSPaul Saab 			/* Prevent PCIE link training during global reset */
2634e53d81eeSPaul Saab 			CSR_WRITE_4(sc, BGE_MISC_CFG, (1<<29));
2635e53d81eeSPaul Saab 			reset |= (1<<29);
2636e53d81eeSPaul Saab 		}
2637e53d81eeSPaul Saab 	}
2638e53d81eeSPaul Saab 
263995d67482SBill Paul 	/* Issue global reset */
2640e53d81eeSPaul Saab 	bge_writereg_ind(sc, BGE_MISC_CFG, reset);
264195d67482SBill Paul 
264295d67482SBill Paul 	DELAY(1000);
264395d67482SBill Paul 
2644e53d81eeSPaul Saab 	/* XXX: Broadcom Linux driver. */
2645e53d81eeSPaul Saab 	if (sc->bge_pcie) {
2646e53d81eeSPaul Saab 		if (sc->bge_chipid == BGE_CHIPID_BCM5750_A0) {
2647e53d81eeSPaul Saab 			uint32_t v;
2648e53d81eeSPaul Saab 
2649e53d81eeSPaul Saab 			DELAY(500000); /* wait for link training to complete */
2650e53d81eeSPaul Saab 			v = pci_read_config(dev, 0xc4, 4);
2651e53d81eeSPaul Saab 			pci_write_config(dev, 0xc4, v | (1<<15), 4);
2652e53d81eeSPaul Saab 		}
2653e53d81eeSPaul Saab 		/* Set PCIE max payload size and clear error status. */
2654e53d81eeSPaul Saab 		pci_write_config(dev, 0xd8, 0xf5000, 4);
2655e53d81eeSPaul Saab 	}
2656e53d81eeSPaul Saab 
265795d67482SBill Paul 	/* Reset some of the PCI state that got zapped by reset */
265895d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MISC_CTL,
265995d67482SBill Paul 	    BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR|
266095d67482SBill Paul 	    BGE_PCIMISCCTL_ENDIAN_WORDSWAP|BGE_PCIMISCCTL_PCISTATE_RW, 4);
266195d67482SBill Paul 	pci_write_config(dev, BGE_PCI_CACHESZ, cachesize, 4);
266295d67482SBill Paul 	pci_write_config(dev, BGE_PCI_CMD, command, 4);
266395d67482SBill Paul 	bge_writereg_ind(sc, BGE_MISC_CFG, (65 << 1));
266495d67482SBill Paul 
2665a7b0c314SPaul Saab 	/* Enable memory arbiter. */
26665dc9afc5SPaul Saab 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
2667e53d81eeSPaul Saab 	    sc->bge_asicrev != BGE_ASICREV_BCM5750)
2668a7b0c314SPaul Saab 		CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE);
2669a7b0c314SPaul Saab 
267095d67482SBill Paul 	/*
267195d67482SBill Paul 	 * Prevent PXE restart: write a magic number to the
267295d67482SBill Paul 	 * general communications memory at 0xB50.
267395d67482SBill Paul 	 */
267495d67482SBill Paul 	bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER);
267595d67482SBill Paul 	/*
267695d67482SBill Paul 	 * Poll the value location we just wrote until
267795d67482SBill Paul 	 * we see the 1's complement of the magic number.
267895d67482SBill Paul 	 * This indicates that the firmware initialization
267995d67482SBill Paul 	 * is complete.
268095d67482SBill Paul 	 */
268195d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
268295d67482SBill Paul 		val = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM);
268395d67482SBill Paul 		if (val == ~BGE_MAGIC_NUMBER)
268495d67482SBill Paul 			break;
268595d67482SBill Paul 		DELAY(10);
268695d67482SBill Paul 	}
268795d67482SBill Paul 
268895d67482SBill Paul 	if (i == BGE_TIMEOUT) {
268995d67482SBill Paul 		printf("bge%d: firmware handshake timed out\n", sc->bge_unit);
269095d67482SBill Paul 		return;
269195d67482SBill Paul 	}
269295d67482SBill Paul 
269395d67482SBill Paul 	/*
269495d67482SBill Paul 	 * XXX Wait for the value of the PCISTATE register to
269595d67482SBill Paul 	 * return to its original pre-reset state. This is a
269695d67482SBill Paul 	 * fairly good indicator of reset completion. If we don't
269795d67482SBill Paul 	 * wait for the reset to fully complete, trying to read
269895d67482SBill Paul 	 * from the device's non-PCI registers may yield garbage
269995d67482SBill Paul 	 * results.
270095d67482SBill Paul 	 */
270195d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
270295d67482SBill Paul 		if (pci_read_config(dev, BGE_PCI_PCISTATE, 4) == pcistate)
270395d67482SBill Paul 			break;
270495d67482SBill Paul 		DELAY(10);
270595d67482SBill Paul 	}
270695d67482SBill Paul 
270795d67482SBill Paul 	/* Fix up byte swapping */
270895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_MODECTL_BYTESWAP_NONFRAME|
270995d67482SBill Paul 	    BGE_MODECTL_BYTESWAP_DATA);
271095d67482SBill Paul 
271195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_MODE, 0);
271295d67482SBill Paul 
2713da3003f0SBill Paul 	/*
2714da3003f0SBill Paul 	 * The 5704 in TBI mode apparently needs some special
2715da3003f0SBill Paul 	 * adjustment to insure the SERDES drive level is set
2716da3003f0SBill Paul 	 * to 1.2V.
2717da3003f0SBill Paul 	 */
2718da3003f0SBill Paul 	if (sc->bge_asicrev == BGE_ASICREV_BCM5704 && sc->bge_tbi) {
2719da3003f0SBill Paul 		uint32_t serdescfg;
2720da3003f0SBill Paul 		serdescfg = CSR_READ_4(sc, BGE_SERDES_CFG);
2721da3003f0SBill Paul 		serdescfg = (serdescfg & ~0xFFF) | 0x880;
2722da3003f0SBill Paul 		CSR_WRITE_4(sc, BGE_SERDES_CFG, serdescfg);
2723da3003f0SBill Paul 	}
2724da3003f0SBill Paul 
2725e53d81eeSPaul Saab 	/* XXX: Broadcom Linux driver. */
2726e53d81eeSPaul Saab 	if (sc->bge_pcie && sc->bge_chipid != BGE_CHIPID_BCM5750_A0) {
2727e53d81eeSPaul Saab 		uint32_t v;
2728e53d81eeSPaul Saab 
2729e53d81eeSPaul Saab 		v = CSR_READ_4(sc, 0x7c00);
2730e53d81eeSPaul Saab 		CSR_WRITE_4(sc, 0x7c00, v | (1<<25));
2731e53d81eeSPaul Saab 	}
273295d67482SBill Paul 	DELAY(10000);
273395d67482SBill Paul 
273495d67482SBill Paul 	return;
273595d67482SBill Paul }
273695d67482SBill Paul 
273795d67482SBill Paul /*
273895d67482SBill Paul  * Frame reception handling. This is called if there's a frame
273995d67482SBill Paul  * on the receive return list.
274095d67482SBill Paul  *
274195d67482SBill Paul  * Note: we have to be able to handle two possibilities here:
274295d67482SBill Paul  * 1) the frame is from the jumbo recieve ring
274395d67482SBill Paul  * 2) the frame is from the standard receive ring
274495d67482SBill Paul  */
274595d67482SBill Paul 
274695d67482SBill Paul static void
274795d67482SBill Paul bge_rxeof(sc)
274895d67482SBill Paul 	struct bge_softc *sc;
274995d67482SBill Paul {
275095d67482SBill Paul 	struct ifnet *ifp;
275195d67482SBill Paul 	int stdcnt = 0, jumbocnt = 0;
275295d67482SBill Paul 
27530f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
27540f9bd73bSSam Leffler 
2755fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
275695d67482SBill Paul 
2757f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag,
2758f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_POSTWRITE);
2759f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
2760f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_POSTREAD);
27615dc9afc5SPaul Saab 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
2762e53d81eeSPaul Saab 	    sc->bge_asicrev != BGE_ASICREV_BCM5750) {
2763f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
2764f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map,
2765f41ac2beSBill Paul 		    BUS_DMASYNC_POSTREAD);
2766f41ac2beSBill Paul 	}
2767f41ac2beSBill Paul 
276895d67482SBill Paul 	while(sc->bge_rx_saved_considx !=
2769f41ac2beSBill Paul 	    sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx) {
277095d67482SBill Paul 		struct bge_rx_bd	*cur_rx;
277195d67482SBill Paul 		u_int32_t		rxidx;
277295d67482SBill Paul 		struct ether_header	*eh;
277395d67482SBill Paul 		struct mbuf		*m = NULL;
277495d67482SBill Paul 		u_int16_t		vlan_tag = 0;
277595d67482SBill Paul 		int			have_tag = 0;
277695d67482SBill Paul 
277775719184SGleb Smirnoff #ifdef DEVICE_POLLING
277875719184SGleb Smirnoff 		if (ifp->if_capenable & IFCAP_POLLING) {
277975719184SGleb Smirnoff 			if (sc->rxcycles <= 0)
278075719184SGleb Smirnoff 				break;
278175719184SGleb Smirnoff 			sc->rxcycles--;
278275719184SGleb Smirnoff 		}
278375719184SGleb Smirnoff #endif
278475719184SGleb Smirnoff 
278595d67482SBill Paul 		cur_rx =
2786f41ac2beSBill Paul 	    &sc->bge_ldata.bge_rx_return_ring[sc->bge_rx_saved_considx];
278795d67482SBill Paul 
278895d67482SBill Paul 		rxidx = cur_rx->bge_idx;
27890434d1b8SBill Paul 		BGE_INC(sc->bge_rx_saved_considx, sc->bge_return_ring_cnt);
279095d67482SBill Paul 
279195d67482SBill Paul 		if (cur_rx->bge_flags & BGE_RXBDFLAG_VLAN_TAG) {
279295d67482SBill Paul 			have_tag = 1;
279395d67482SBill Paul 			vlan_tag = cur_rx->bge_vlan_tag;
279495d67482SBill Paul 		}
279595d67482SBill Paul 
279695d67482SBill Paul 		if (cur_rx->bge_flags & BGE_RXBDFLAG_JUMBO_RING) {
279795d67482SBill Paul 			BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT);
2798f41ac2beSBill Paul 			bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo,
2799f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_jumbo_dmamap[rxidx],
2800f41ac2beSBill Paul 			    BUS_DMASYNC_POSTREAD);
2801f41ac2beSBill Paul 			bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo,
2802f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_jumbo_dmamap[rxidx]);
280395d67482SBill Paul 			m = sc->bge_cdata.bge_rx_jumbo_chain[rxidx];
280495d67482SBill Paul 			sc->bge_cdata.bge_rx_jumbo_chain[rxidx] = NULL;
280595d67482SBill Paul 			jumbocnt++;
280695d67482SBill Paul 			if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) {
280795d67482SBill Paul 				ifp->if_ierrors++;
280895d67482SBill Paul 				bge_newbuf_jumbo(sc, sc->bge_jumbo, m);
280995d67482SBill Paul 				continue;
281095d67482SBill Paul 			}
281195d67482SBill Paul 			if (bge_newbuf_jumbo(sc,
281295d67482SBill Paul 			    sc->bge_jumbo, NULL) == ENOBUFS) {
281395d67482SBill Paul 				ifp->if_ierrors++;
281495d67482SBill Paul 				bge_newbuf_jumbo(sc, sc->bge_jumbo, m);
281595d67482SBill Paul 				continue;
281695d67482SBill Paul 			}
281795d67482SBill Paul 		} else {
281895d67482SBill Paul 			BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT);
2819f41ac2beSBill Paul 			bus_dmamap_sync(sc->bge_cdata.bge_mtag,
2820f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_std_dmamap[rxidx],
2821f41ac2beSBill Paul 			    BUS_DMASYNC_POSTREAD);
2822f41ac2beSBill Paul 			bus_dmamap_unload(sc->bge_cdata.bge_mtag,
2823f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_std_dmamap[rxidx]);
282495d67482SBill Paul 			m = sc->bge_cdata.bge_rx_std_chain[rxidx];
282595d67482SBill Paul 			sc->bge_cdata.bge_rx_std_chain[rxidx] = NULL;
282695d67482SBill Paul 			stdcnt++;
282795d67482SBill Paul 			if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) {
282895d67482SBill Paul 				ifp->if_ierrors++;
282995d67482SBill Paul 				bge_newbuf_std(sc, sc->bge_std, m);
283095d67482SBill Paul 				continue;
283195d67482SBill Paul 			}
283295d67482SBill Paul 			if (bge_newbuf_std(sc, sc->bge_std,
283395d67482SBill Paul 			    NULL) == ENOBUFS) {
283495d67482SBill Paul 				ifp->if_ierrors++;
283595d67482SBill Paul 				bge_newbuf_std(sc, sc->bge_std, m);
283695d67482SBill Paul 				continue;
283795d67482SBill Paul 			}
283895d67482SBill Paul 		}
283995d67482SBill Paul 
284095d67482SBill Paul 		ifp->if_ipackets++;
2841e255b776SJohn Polstra #ifndef __i386__
2842e255b776SJohn Polstra 		/*
2843e255b776SJohn Polstra 		 * The i386 allows unaligned accesses, but for other
2844e255b776SJohn Polstra 		 * platforms we must make sure the payload is aligned.
2845e255b776SJohn Polstra 		 */
2846e255b776SJohn Polstra 		if (sc->bge_rx_alignment_bug) {
2847e255b776SJohn Polstra 			bcopy(m->m_data, m->m_data + ETHER_ALIGN,
2848e255b776SJohn Polstra 			    cur_rx->bge_len);
2849e255b776SJohn Polstra 			m->m_data += ETHER_ALIGN;
2850e255b776SJohn Polstra 		}
2851e255b776SJohn Polstra #endif
285295d67482SBill Paul 		eh = mtod(m, struct ether_header *);
2853473851baSPaul Saab 		m->m_pkthdr.len = m->m_len = cur_rx->bge_len - ETHER_CRC_LEN;
285495d67482SBill Paul 		m->m_pkthdr.rcvif = ifp;
285595d67482SBill Paul 
2856eb48892eSDavid Greenman #if 0 /* currently broken for some packets, possibly related to TCP options */
2857b874fdd4SYaroslav Tykhiy 		if (ifp->if_capenable & IFCAP_RXCSUM) {
285895d67482SBill Paul 			m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
285995d67482SBill Paul 			if ((cur_rx->bge_ip_csum ^ 0xffff) == 0)
286095d67482SBill Paul 				m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
286195d67482SBill Paul 			if (cur_rx->bge_flags & BGE_RXBDFLAG_TCP_UDP_CSUM) {
286295d67482SBill Paul 				m->m_pkthdr.csum_data =
286395d67482SBill Paul 				    cur_rx->bge_tcp_udp_csum;
28640189c944SBill Paul 				m->m_pkthdr.csum_flags |= CSUM_DATA_VALID;
286595d67482SBill Paul 			}
286695d67482SBill Paul 		}
2867eb48892eSDavid Greenman #endif
286895d67482SBill Paul 
286995d67482SBill Paul 		/*
2870673d9191SSam Leffler 		 * If we received a packet with a vlan tag,
2871673d9191SSam Leffler 		 * attach that information to the packet.
287295d67482SBill Paul 		 */
2873673d9191SSam Leffler 		if (have_tag)
2874673d9191SSam Leffler 			VLAN_INPUT_TAG(ifp, m, vlan_tag, continue);
287595d67482SBill Paul 
28760f9bd73bSSam Leffler 		BGE_UNLOCK(sc);
2877673d9191SSam Leffler 		(*ifp->if_input)(ifp, m);
28780f9bd73bSSam Leffler 		BGE_LOCK(sc);
287995d67482SBill Paul 	}
288095d67482SBill Paul 
2881f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag,
2882f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_PREWRITE);
2883f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
2884f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_std_ring_map,
2885f41ac2beSBill Paul 	    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_PREWRITE);
28865dc9afc5SPaul Saab 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
2887e53d81eeSPaul Saab 	    sc->bge_asicrev != BGE_ASICREV_BCM5750) {
2888f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
2889f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map,
2890f41ac2beSBill Paul 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
2891f41ac2beSBill Paul 	}
2892f41ac2beSBill Paul 
289395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MBX_RX_CONS0_LO, sc->bge_rx_saved_considx);
289495d67482SBill Paul 	if (stdcnt)
289595d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std);
289695d67482SBill Paul 	if (jumbocnt)
289795d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo);
289895d67482SBill Paul 
289995d67482SBill Paul 	return;
290095d67482SBill Paul }
290195d67482SBill Paul 
290295d67482SBill Paul static void
290395d67482SBill Paul bge_txeof(sc)
290495d67482SBill Paul 	struct bge_softc *sc;
290595d67482SBill Paul {
290695d67482SBill Paul 	struct bge_tx_bd *cur_tx = NULL;
290795d67482SBill Paul 	struct ifnet *ifp;
290895d67482SBill Paul 
29090f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
29100f9bd73bSSam Leffler 
2911fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
291295d67482SBill Paul 
291395d67482SBill Paul 	/*
291495d67482SBill Paul 	 * Go through our tx ring and free mbufs for those
291595d67482SBill Paul 	 * frames that have been sent.
291695d67482SBill Paul 	 */
291795d67482SBill Paul 	while (sc->bge_tx_saved_considx !=
2918f41ac2beSBill Paul 	    sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx) {
291995d67482SBill Paul 		u_int32_t		idx = 0;
292095d67482SBill Paul 
292195d67482SBill Paul 		idx = sc->bge_tx_saved_considx;
2922f41ac2beSBill Paul 		cur_tx = &sc->bge_ldata.bge_tx_ring[idx];
292395d67482SBill Paul 		if (cur_tx->bge_flags & BGE_TXBDFLAG_END)
292495d67482SBill Paul 			ifp->if_opackets++;
292595d67482SBill Paul 		if (sc->bge_cdata.bge_tx_chain[idx] != NULL) {
292695d67482SBill Paul 			m_freem(sc->bge_cdata.bge_tx_chain[idx]);
292795d67482SBill Paul 			sc->bge_cdata.bge_tx_chain[idx] = NULL;
2928f41ac2beSBill Paul 			bus_dmamap_unload(sc->bge_cdata.bge_mtag,
2929f41ac2beSBill Paul 			    sc->bge_cdata.bge_tx_dmamap[idx]);
293095d67482SBill Paul 		}
293195d67482SBill Paul 		sc->bge_txcnt--;
293295d67482SBill Paul 		BGE_INC(sc->bge_tx_saved_considx, BGE_TX_RING_CNT);
293395d67482SBill Paul 		ifp->if_timer = 0;
293495d67482SBill Paul 	}
293595d67482SBill Paul 
293695d67482SBill Paul 	if (cur_tx != NULL)
293713f4c340SRobert Watson 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
293895d67482SBill Paul 
293995d67482SBill Paul 	return;
294095d67482SBill Paul }
294195d67482SBill Paul 
294275719184SGleb Smirnoff #ifdef DEVICE_POLLING
294375719184SGleb Smirnoff static void
294475719184SGleb Smirnoff bge_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
294575719184SGleb Smirnoff {
294675719184SGleb Smirnoff 	struct bge_softc *sc = ifp->if_softc;
294775719184SGleb Smirnoff 
294875719184SGleb Smirnoff 	BGE_LOCK(sc);
294975719184SGleb Smirnoff 	if (ifp->if_drv_flags & IFF_DRV_RUNNING)
295075719184SGleb Smirnoff 		bge_poll_locked(ifp, cmd, count);
295175719184SGleb Smirnoff 	BGE_UNLOCK(sc);
295275719184SGleb Smirnoff }
295375719184SGleb Smirnoff 
295475719184SGleb Smirnoff static void
295575719184SGleb Smirnoff bge_poll_locked(struct ifnet *ifp, enum poll_cmd cmd, int count)
295675719184SGleb Smirnoff {
295775719184SGleb Smirnoff 	struct bge_softc *sc = ifp->if_softc;
295875719184SGleb Smirnoff 
295975719184SGleb Smirnoff 	BGE_LOCK_ASSERT(sc);
296075719184SGleb Smirnoff 
296175719184SGleb Smirnoff 	sc->rxcycles = count;
296275719184SGleb Smirnoff 	bge_rxeof(sc);
296375719184SGleb Smirnoff 	bge_txeof(sc);
296475719184SGleb Smirnoff 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
296575719184SGleb Smirnoff 		bge_start_locked(ifp);
296675719184SGleb Smirnoff 
296775719184SGleb Smirnoff 	if (cmd == POLL_AND_CHECK_STATUS) {
2968dab5cd05SOleg Bulyzhin 		uint32_t statusword;
296975719184SGleb Smirnoff 
2970dab5cd05SOleg Bulyzhin 		bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
2971dab5cd05SOleg Bulyzhin 		    sc->bge_cdata.bge_status_map, BUS_DMASYNC_POSTWRITE);
2972dab5cd05SOleg Bulyzhin 
2973dab5cd05SOleg Bulyzhin 	    	statusword = atomic_readandclear_32(&sc->bge_ldata.bge_status_block->bge_status);
2974dab5cd05SOleg Bulyzhin 
2975dab5cd05SOleg Bulyzhin 		if (sc->bge_asicrev == BGE_ASICREV_BCM5700 ||
2976dab5cd05SOleg Bulyzhin 		    statusword & BGE_STATFLAG_LINKSTATE_CHANGED)
2977dab5cd05SOleg Bulyzhin 			bge_link_upd(sc);
2978dab5cd05SOleg Bulyzhin 
2979dab5cd05SOleg Bulyzhin 		bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
2980dab5cd05SOleg Bulyzhin 		    sc->bge_cdata.bge_status_map, BUS_DMASYNC_PREWRITE);
298175719184SGleb Smirnoff 	}
298275719184SGleb Smirnoff }
298375719184SGleb Smirnoff #endif /* DEVICE_POLLING */
298475719184SGleb Smirnoff 
298595d67482SBill Paul static void
298695d67482SBill Paul bge_intr(xsc)
298795d67482SBill Paul 	void *xsc;
298895d67482SBill Paul {
298995d67482SBill Paul 	struct bge_softc *sc;
299095d67482SBill Paul 	struct ifnet *ifp;
2991dab5cd05SOleg Bulyzhin 	uint32_t statusword;
299295d67482SBill Paul 
299395d67482SBill Paul 	sc = xsc;
2994f41ac2beSBill Paul 
29950f9bd73bSSam Leffler 	BGE_LOCK(sc);
29960f9bd73bSSam Leffler 
2997dab5cd05SOleg Bulyzhin 	ifp = sc->bge_ifp;
2998dab5cd05SOleg Bulyzhin 
299975719184SGleb Smirnoff #ifdef DEVICE_POLLING
300075719184SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING) {
300175719184SGleb Smirnoff 		BGE_UNLOCK(sc);
300275719184SGleb Smirnoff 		return;
300375719184SGleb Smirnoff 	}
300475719184SGleb Smirnoff #endif
300575719184SGleb Smirnoff 
3006f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
3007f41ac2beSBill Paul 	    sc->bge_cdata.bge_status_map, BUS_DMASYNC_POSTWRITE);
3008f41ac2beSBill Paul 
3009487a8c7eSPaul Saab 	statusword =
3010f41ac2beSBill Paul 	    atomic_readandclear_32(&sc->bge_ldata.bge_status_block->bge_status);
301195d67482SBill Paul 
301295d67482SBill Paul #ifdef notdef
301395d67482SBill Paul 	/* Avoid this for now -- checking this register is expensive. */
301495d67482SBill Paul 	/* Make sure this is really our interrupt. */
301595d67482SBill Paul 	if (!(CSR_READ_4(sc, BGE_MISC_LOCAL_CTL) & BGE_MLC_INTR_STATE))
301695d67482SBill Paul 		return;
301795d67482SBill Paul #endif
301895d67482SBill Paul 	/* Ack interrupt and stop others from occuring. */
301995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1);
302095d67482SBill Paul 
3021dab5cd05SOleg Bulyzhin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5700 ||
3022dab5cd05SOleg Bulyzhin 	    statusword & BGE_STATFLAG_LINKSTATE_CHANGED)
3023dab5cd05SOleg Bulyzhin 		bge_link_upd(sc);
302495d67482SBill Paul 
302513f4c340SRobert Watson 	if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
302695d67482SBill Paul 		/* Check RX return ring producer/consumer */
302795d67482SBill Paul 		bge_rxeof(sc);
302895d67482SBill Paul 
302995d67482SBill Paul 		/* Check TX ring producer/consumer */
303095d67482SBill Paul 		bge_txeof(sc);
303195d67482SBill Paul 	}
303295d67482SBill Paul 
3033f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
3034f41ac2beSBill Paul 	    sc->bge_cdata.bge_status_map, BUS_DMASYNC_PREWRITE);
3035f41ac2beSBill Paul 
303695d67482SBill Paul 	bge_handle_events(sc);
303795d67482SBill Paul 
303895d67482SBill Paul 	/* Re-enable interrupts. */
303995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 0);
304095d67482SBill Paul 
304113f4c340SRobert Watson 	if (ifp->if_drv_flags & IFF_DRV_RUNNING &&
304213f4c340SRobert Watson 	    !IFQ_DRV_IS_EMPTY(&ifp->if_snd))
30430f9bd73bSSam Leffler 		bge_start_locked(ifp);
30440f9bd73bSSam Leffler 
30450f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
304695d67482SBill Paul 
304795d67482SBill Paul 	return;
304895d67482SBill Paul }
304995d67482SBill Paul 
305095d67482SBill Paul static void
30510f9bd73bSSam Leffler bge_tick_locked(sc)
305295d67482SBill Paul 	struct bge_softc *sc;
30530f9bd73bSSam Leffler {
305495d67482SBill Paul 	struct mii_data *mii = NULL;
305595d67482SBill Paul 	struct ifnet *ifp;
305695d67482SBill Paul 
30570f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
305895d67482SBill Paul 
3059dab5cd05SOleg Bulyzhin 	ifp = sc->bge_ifp;
3060dab5cd05SOleg Bulyzhin 
3061e53d81eeSPaul Saab 	if (sc->bge_asicrev == BGE_ASICREV_BCM5705 ||
3062e53d81eeSPaul Saab 	    sc->bge_asicrev == BGE_ASICREV_BCM5750)
30630434d1b8SBill Paul 		bge_stats_update_regs(sc);
30640434d1b8SBill Paul 	else
306595d67482SBill Paul 		bge_stats_update(sc);
306695d67482SBill Paul 
306795d67482SBill Paul 	if (sc->bge_tbi) {
3068dab5cd05SOleg Bulyzhin 		if (!sc->bge_link) {
306995d67482SBill Paul 			if (CSR_READ_4(sc, BGE_MAC_STS) &
307095d67482SBill Paul 			    BGE_MACSTAT_TBI_PCS_SYNCHED) {
307195d67482SBill Paul 				sc->bge_link++;
3072da3003f0SBill Paul 				if (sc->bge_asicrev == BGE_ASICREV_BCM5704)
3073da3003f0SBill Paul 					BGE_CLRBIT(sc, BGE_MAC_MODE,
3074da3003f0SBill Paul 					    BGE_MACMODE_TBI_SEND_CFGS);
307595d67482SBill Paul 				CSR_WRITE_4(sc, BGE_MAC_STS, 0xFFFFFFFF);
3076649ce479SPoul-Henning Kamp 				if (bootverbose)
3077649ce479SPoul-Henning Kamp 					printf("bge%d: gigabit link up\n",
3078649ce479SPoul-Henning Kamp 					    sc->bge_unit);
30794d665c4dSDag-Erling Smørgrav 				if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
30800f9bd73bSSam Leffler 					bge_start_locked(ifp);
308195d67482SBill Paul 			}
308295d67482SBill Paul 		}
3083dab5cd05SOleg Bulyzhin 	}
3084dab5cd05SOleg Bulyzhin 	else {
308595d67482SBill Paul 		mii = device_get_softc(sc->bge_miibus);
308695d67482SBill Paul 		mii_tick(mii);
308795d67482SBill Paul 
3088b2561871SJonathan Lemon 		if (!sc->bge_link && mii->mii_media_status & IFM_ACTIVE &&
308995d67482SBill Paul 		    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
309095d67482SBill Paul 			sc->bge_link++;
3091649ce479SPoul-Henning Kamp 			if ((IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T ||
3092649ce479SPoul-Henning Kamp 			    IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_SX)&&
3093649ce479SPoul-Henning Kamp 			    bootverbose)
3094649ce479SPoul-Henning Kamp 				printf("bge%d: gigabit link up\n", sc->bge_unit);
30954d665c4dSDag-Erling Smørgrav 			if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
30960f9bd73bSSam Leffler 				bge_start_locked(ifp);
309795d67482SBill Paul 		}
3098dab5cd05SOleg Bulyzhin 	}
309995d67482SBill Paul 
3100dab5cd05SOleg Bulyzhin 	callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc);
310195d67482SBill Paul }
310295d67482SBill Paul 
310395d67482SBill Paul static void
31040f9bd73bSSam Leffler bge_tick(xsc)
31050f9bd73bSSam Leffler 	void *xsc;
31060f9bd73bSSam Leffler {
31070f9bd73bSSam Leffler 	struct bge_softc *sc;
31080f9bd73bSSam Leffler 
31090f9bd73bSSam Leffler 	sc = xsc;
31100f9bd73bSSam Leffler 
31110f9bd73bSSam Leffler 	BGE_LOCK(sc);
31120f9bd73bSSam Leffler 	bge_tick_locked(sc);
31130f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
31140f9bd73bSSam Leffler }
31150f9bd73bSSam Leffler 
31160f9bd73bSSam Leffler static void
31170434d1b8SBill Paul bge_stats_update_regs(sc)
31180434d1b8SBill Paul 	struct bge_softc *sc;
31190434d1b8SBill Paul {
31200434d1b8SBill Paul 	struct ifnet *ifp;
31210434d1b8SBill Paul 	struct bge_mac_stats_regs stats;
31220434d1b8SBill Paul 	u_int32_t *s;
31230434d1b8SBill Paul 	int i;
31240434d1b8SBill Paul 
3125fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
31260434d1b8SBill Paul 
31270434d1b8SBill Paul 	s = (u_int32_t *)&stats;
31280434d1b8SBill Paul 	for (i = 0; i < sizeof(struct bge_mac_stats_regs); i += 4) {
31290434d1b8SBill Paul 		*s = CSR_READ_4(sc, BGE_RX_STATS + i);
31300434d1b8SBill Paul 		s++;
31310434d1b8SBill Paul 	}
31320434d1b8SBill Paul 
31330434d1b8SBill Paul 	ifp->if_collisions +=
31340434d1b8SBill Paul 	   (stats.dot3StatsSingleCollisionFrames +
31350434d1b8SBill Paul 	   stats.dot3StatsMultipleCollisionFrames +
31360434d1b8SBill Paul 	   stats.dot3StatsExcessiveCollisions +
31370434d1b8SBill Paul 	   stats.dot3StatsLateCollisions) -
31380434d1b8SBill Paul 	   ifp->if_collisions;
31390434d1b8SBill Paul 
31400434d1b8SBill Paul 	return;
31410434d1b8SBill Paul }
31420434d1b8SBill Paul 
31430434d1b8SBill Paul static void
314495d67482SBill Paul bge_stats_update(sc)
314595d67482SBill Paul 	struct bge_softc *sc;
314695d67482SBill Paul {
314795d67482SBill Paul 	struct ifnet *ifp;
314895d67482SBill Paul 	struct bge_stats *stats;
314995d67482SBill Paul 
3150fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
315195d67482SBill Paul 
315295d67482SBill Paul 	stats = (struct bge_stats *)(sc->bge_vhandle +
315395d67482SBill Paul 	    BGE_MEMWIN_START + BGE_STATS_BLOCK);
315495d67482SBill Paul 
315595d67482SBill Paul 	ifp->if_collisions +=
31560434d1b8SBill Paul 	   (stats->txstats.dot3StatsSingleCollisionFrames.bge_addr_lo +
31570434d1b8SBill Paul 	   stats->txstats.dot3StatsMultipleCollisionFrames.bge_addr_lo +
31580434d1b8SBill Paul 	   stats->txstats.dot3StatsExcessiveCollisions.bge_addr_lo +
31590434d1b8SBill Paul 	   stats->txstats.dot3StatsLateCollisions.bge_addr_lo) -
316095d67482SBill Paul 	   ifp->if_collisions;
316195d67482SBill Paul 
316295d67482SBill Paul #ifdef notdef
316395d67482SBill Paul 	ifp->if_collisions +=
316495d67482SBill Paul 	   (sc->bge_rdata->bge_info.bge_stats.dot3StatsSingleCollisionFrames +
316595d67482SBill Paul 	   sc->bge_rdata->bge_info.bge_stats.dot3StatsMultipleCollisionFrames +
316695d67482SBill Paul 	   sc->bge_rdata->bge_info.bge_stats.dot3StatsExcessiveCollisions +
316795d67482SBill Paul 	   sc->bge_rdata->bge_info.bge_stats.dot3StatsLateCollisions) -
316895d67482SBill Paul 	   ifp->if_collisions;
316995d67482SBill Paul #endif
317095d67482SBill Paul 
317195d67482SBill Paul 	return;
317295d67482SBill Paul }
317395d67482SBill Paul 
317495d67482SBill Paul /*
317595d67482SBill Paul  * Encapsulate an mbuf chain in the tx ring  by coupling the mbuf data
317695d67482SBill Paul  * pointers to descriptors.
317795d67482SBill Paul  */
317895d67482SBill Paul static int
317995d67482SBill Paul bge_encap(sc, m_head, txidx)
318095d67482SBill Paul 	struct bge_softc *sc;
318195d67482SBill Paul 	struct mbuf *m_head;
318295d67482SBill Paul 	u_int32_t *txidx;
318395d67482SBill Paul {
318495d67482SBill Paul 	struct bge_tx_bd	*f = NULL;
318595d67482SBill Paul 	u_int16_t		csum_flags = 0;
3186673d9191SSam Leffler 	struct m_tag		*mtag;
3187f41ac2beSBill Paul 	struct bge_dmamap_arg	ctx;
3188f41ac2beSBill Paul 	bus_dmamap_t		map;
3189f41ac2beSBill Paul 	int			error;
319095d67482SBill Paul 
319195d67482SBill Paul 
319295d67482SBill Paul 	if (m_head->m_pkthdr.csum_flags) {
319395d67482SBill Paul 		if (m_head->m_pkthdr.csum_flags & CSUM_IP)
319495d67482SBill Paul 			csum_flags |= BGE_TXBDFLAG_IP_CSUM;
319595d67482SBill Paul 		if (m_head->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP))
319695d67482SBill Paul 			csum_flags |= BGE_TXBDFLAG_TCP_UDP_CSUM;
319795d67482SBill Paul 		if (m_head->m_flags & M_LASTFRAG)
319895d67482SBill Paul 			csum_flags |= BGE_TXBDFLAG_IP_FRAG_END;
319995d67482SBill Paul 		else if (m_head->m_flags & M_FRAG)
320095d67482SBill Paul 			csum_flags |= BGE_TXBDFLAG_IP_FRAG;
320195d67482SBill Paul 	}
320295d67482SBill Paul 
3203fc74a9f9SBrooks Davis 	mtag = VLAN_OUTPUT_TAG(sc->bge_ifp, m_head);
3204673d9191SSam Leffler 
3205f41ac2beSBill Paul 	ctx.sc = sc;
3206f41ac2beSBill Paul 	ctx.bge_idx = *txidx;
3207f41ac2beSBill Paul 	ctx.bge_ring = sc->bge_ldata.bge_tx_ring;
3208f41ac2beSBill Paul 	ctx.bge_flags = csum_flags;
320995d67482SBill Paul 	/*
321095d67482SBill Paul 	 * Sanity check: avoid coming within 16 descriptors
321195d67482SBill Paul 	 * of the end of the ring.
321295d67482SBill Paul 	 */
3213f41ac2beSBill Paul 	ctx.bge_maxsegs = (BGE_TX_RING_CNT - sc->bge_txcnt) - 16;
3214f41ac2beSBill Paul 
3215f41ac2beSBill Paul 	map = sc->bge_cdata.bge_tx_dmamap[*txidx];
3216f41ac2beSBill Paul 	error = bus_dmamap_load_mbuf(sc->bge_cdata.bge_mtag, map,
3217f41ac2beSBill Paul 	    m_head, bge_dma_map_tx_desc, &ctx, BUS_DMA_NOWAIT);
3218f41ac2beSBill Paul 
3219f41ac2beSBill Paul 	if (error || ctx.bge_maxsegs == 0 /*||
3220f41ac2beSBill Paul 	    ctx.bge_idx == sc->bge_tx_saved_considx*/)
322195d67482SBill Paul 		return (ENOBUFS);
3222f41ac2beSBill Paul 
3223f41ac2beSBill Paul 	/*
3224f41ac2beSBill Paul 	 * Insure that the map for this transmission
3225f41ac2beSBill Paul 	 * is placed at the array index of the last descriptor
3226f41ac2beSBill Paul 	 * in this chain.
3227f41ac2beSBill Paul 	 */
3228f41ac2beSBill Paul 	sc->bge_cdata.bge_tx_dmamap[*txidx] =
3229f41ac2beSBill Paul 	    sc->bge_cdata.bge_tx_dmamap[ctx.bge_idx];
3230f41ac2beSBill Paul 	sc->bge_cdata.bge_tx_dmamap[ctx.bge_idx] = map;
3231f41ac2beSBill Paul 	sc->bge_cdata.bge_tx_chain[ctx.bge_idx] = m_head;
3232f41ac2beSBill Paul 	sc->bge_txcnt += ctx.bge_maxsegs;
3233f41ac2beSBill Paul 	f = &sc->bge_ldata.bge_tx_ring[*txidx];
3234f41ac2beSBill Paul 	if (mtag != NULL) {
3235f41ac2beSBill Paul 		f->bge_flags |= htole16(BGE_TXBDFLAG_VLAN_TAG);
3236f41ac2beSBill Paul 		f->bge_vlan_tag = htole16(VLAN_TAG_VALUE(mtag));
3237f41ac2beSBill Paul 	} else {
3238f41ac2beSBill Paul 		f->bge_vlan_tag = 0;
323995d67482SBill Paul 	}
324095d67482SBill Paul 
3241f41ac2beSBill Paul 	BGE_INC(ctx.bge_idx, BGE_TX_RING_CNT);
3242f41ac2beSBill Paul 	*txidx = ctx.bge_idx;
324395d67482SBill Paul 
324495d67482SBill Paul 	return(0);
324595d67482SBill Paul }
324695d67482SBill Paul 
324795d67482SBill Paul /*
324895d67482SBill Paul  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
324995d67482SBill Paul  * to the mbuf data regions directly in the transmit descriptors.
325095d67482SBill Paul  */
325195d67482SBill Paul static void
32520f9bd73bSSam Leffler bge_start_locked(ifp)
325395d67482SBill Paul 	struct ifnet *ifp;
325495d67482SBill Paul {
325595d67482SBill Paul 	struct bge_softc *sc;
325695d67482SBill Paul 	struct mbuf *m_head = NULL;
325795d67482SBill Paul 	u_int32_t prodidx = 0;
3258303a718cSDag-Erling Smørgrav 	int count = 0;
325995d67482SBill Paul 
326095d67482SBill Paul 	sc = ifp->if_softc;
326195d67482SBill Paul 
3262dab5cd05SOleg Bulyzhin 	if (!sc->bge_link || IFQ_DRV_IS_EMPTY(&ifp->if_snd))
326395d67482SBill Paul 		return;
326495d67482SBill Paul 
326595d67482SBill Paul 	prodidx = CSR_READ_4(sc, BGE_MBX_TX_HOST_PROD0_LO);
326695d67482SBill Paul 
326795d67482SBill Paul 	while(sc->bge_cdata.bge_tx_chain[prodidx] == NULL) {
32684d665c4dSDag-Erling Smørgrav 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
326995d67482SBill Paul 		if (m_head == NULL)
327095d67482SBill Paul 			break;
327195d67482SBill Paul 
327295d67482SBill Paul 		/*
327395d67482SBill Paul 		 * XXX
3274b874fdd4SYaroslav Tykhiy 		 * The code inside the if() block is never reached since we
3275b874fdd4SYaroslav Tykhiy 		 * must mark CSUM_IP_FRAGS in our if_hwassist to start getting
3276b874fdd4SYaroslav Tykhiy 		 * requests to checksum TCP/UDP in a fragmented packet.
3277b874fdd4SYaroslav Tykhiy 		 *
3278b874fdd4SYaroslav Tykhiy 		 * XXX
327995d67482SBill Paul 		 * safety overkill.  If this is a fragmented packet chain
328095d67482SBill Paul 		 * with delayed TCP/UDP checksums, then only encapsulate
328195d67482SBill Paul 		 * it if we have enough descriptors to handle the entire
328295d67482SBill Paul 		 * chain at once.
328395d67482SBill Paul 		 * (paranoia -- may not actually be needed)
328495d67482SBill Paul 		 */
328595d67482SBill Paul 		if (m_head->m_flags & M_FIRSTFRAG &&
328695d67482SBill Paul 		    m_head->m_pkthdr.csum_flags & (CSUM_DELAY_DATA)) {
328795d67482SBill Paul 			if ((BGE_TX_RING_CNT - sc->bge_txcnt) <
328895d67482SBill Paul 			    m_head->m_pkthdr.csum_data + 16) {
32894d665c4dSDag-Erling Smørgrav 				IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
329013f4c340SRobert Watson 				ifp->if_drv_flags |= IFF_DRV_OACTIVE;
329195d67482SBill Paul 				break;
329295d67482SBill Paul 			}
329395d67482SBill Paul 		}
329495d67482SBill Paul 
329595d67482SBill Paul 		/*
329695d67482SBill Paul 		 * Pack the data into the transmit ring. If we
329795d67482SBill Paul 		 * don't have room, set the OACTIVE flag and wait
329895d67482SBill Paul 		 * for the NIC to drain the ring.
329995d67482SBill Paul 		 */
330095d67482SBill Paul 		if (bge_encap(sc, m_head, &prodidx)) {
33014d665c4dSDag-Erling Smørgrav 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
330213f4c340SRobert Watson 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
330395d67482SBill Paul 			break;
330495d67482SBill Paul 		}
3305303a718cSDag-Erling Smørgrav 		++count;
330695d67482SBill Paul 
330795d67482SBill Paul 		/*
330895d67482SBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
330995d67482SBill Paul 		 * to him.
331095d67482SBill Paul 		 */
3311673d9191SSam Leffler 		BPF_MTAP(ifp, m_head);
331295d67482SBill Paul 	}
331395d67482SBill Paul 
3314303a718cSDag-Erling Smørgrav 	if (count == 0) {
3315303a718cSDag-Erling Smørgrav 		/* no packets were dequeued */
3316303a718cSDag-Erling Smørgrav 		return;
3317303a718cSDag-Erling Smørgrav 	}
3318303a718cSDag-Erling Smørgrav 
331995d67482SBill Paul 	/* Transmit */
332095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx);
33213927098fSPaul Saab 	/* 5700 b2 errata */
3322e0ced696SPaul Saab 	if (sc->bge_chiprev == BGE_CHIPREV_5700_BX)
33233927098fSPaul Saab 		CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx);
332495d67482SBill Paul 
332595d67482SBill Paul 	/*
332695d67482SBill Paul 	 * Set a timeout in case the chip goes out to lunch.
332795d67482SBill Paul 	 */
332895d67482SBill Paul 	ifp->if_timer = 5;
332995d67482SBill Paul 
333095d67482SBill Paul 	return;
333195d67482SBill Paul }
333295d67482SBill Paul 
33330f9bd73bSSam Leffler /*
33340f9bd73bSSam Leffler  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
33350f9bd73bSSam Leffler  * to the mbuf data regions directly in the transmit descriptors.
33360f9bd73bSSam Leffler  */
333795d67482SBill Paul static void
33380f9bd73bSSam Leffler bge_start(ifp)
33390f9bd73bSSam Leffler 	struct ifnet *ifp;
334095d67482SBill Paul {
33410f9bd73bSSam Leffler 	struct bge_softc *sc;
33420f9bd73bSSam Leffler 
33430f9bd73bSSam Leffler 	sc = ifp->if_softc;
33440f9bd73bSSam Leffler 	BGE_LOCK(sc);
33450f9bd73bSSam Leffler 	bge_start_locked(ifp);
33460f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
33470f9bd73bSSam Leffler }
33480f9bd73bSSam Leffler 
33490f9bd73bSSam Leffler static void
33500f9bd73bSSam Leffler bge_init_locked(sc)
33510f9bd73bSSam Leffler 	struct bge_softc *sc;
33520f9bd73bSSam Leffler {
335395d67482SBill Paul 	struct ifnet *ifp;
335495d67482SBill Paul 	u_int16_t *m;
335595d67482SBill Paul 
33560f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
335795d67482SBill Paul 
3358fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
335995d67482SBill Paul 
336013f4c340SRobert Watson 	if (ifp->if_drv_flags & IFF_DRV_RUNNING)
336195d67482SBill Paul 		return;
336295d67482SBill Paul 
336395d67482SBill Paul 	/* Cancel pending I/O and flush buffers. */
336495d67482SBill Paul 	bge_stop(sc);
336595d67482SBill Paul 	bge_reset(sc);
336695d67482SBill Paul 	bge_chipinit(sc);
336795d67482SBill Paul 
336895d67482SBill Paul 	/*
336995d67482SBill Paul 	 * Init the various state machines, ring
337095d67482SBill Paul 	 * control blocks and firmware.
337195d67482SBill Paul 	 */
337295d67482SBill Paul 	if (bge_blockinit(sc)) {
337395d67482SBill Paul 		printf("bge%d: initialization failure\n", sc->bge_unit);
337495d67482SBill Paul 		return;
337595d67482SBill Paul 	}
337695d67482SBill Paul 
3377fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
337895d67482SBill Paul 
337995d67482SBill Paul 	/* Specify MTU. */
338095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RX_MTU, ifp->if_mtu +
3381859c6c7dSBill Paul 	    ETHER_HDR_LEN + ETHER_CRC_LEN + ETHER_VLAN_ENCAP_LEN);
338295d67482SBill Paul 
338395d67482SBill Paul 	/* Load our MAC address. */
33844a0d6638SRuslan Ermilov 	m = (u_int16_t *)IF_LLADDR(sc->bge_ifp);
338595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_ADDR1_LO, htons(m[0]));
338695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_ADDR1_HI, (htons(m[1]) << 16) | htons(m[2]));
338795d67482SBill Paul 
338895d67482SBill Paul 	/* Enable or disable promiscuous mode as needed. */
338995d67482SBill Paul 	if (ifp->if_flags & IFF_PROMISC) {
339095d67482SBill Paul 		BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC);
339195d67482SBill Paul 	} else {
339295d67482SBill Paul 		BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC);
339395d67482SBill Paul 	}
339495d67482SBill Paul 
339595d67482SBill Paul 	/* Program multicast filter. */
339695d67482SBill Paul 	bge_setmulti(sc);
339795d67482SBill Paul 
339895d67482SBill Paul 	/* Init RX ring. */
339995d67482SBill Paul 	bge_init_rx_ring_std(sc);
340095d67482SBill Paul 
34010434d1b8SBill Paul 	/*
34020434d1b8SBill Paul 	 * Workaround for a bug in 5705 ASIC rev A0. Poll the NIC's
34030434d1b8SBill Paul 	 * memory to insure that the chip has in fact read the first
34040434d1b8SBill Paul 	 * entry of the ring.
34050434d1b8SBill Paul 	 */
34060434d1b8SBill Paul 	if (sc->bge_chipid == BGE_CHIPID_BCM5705_A0) {
34070434d1b8SBill Paul 		u_int32_t		v, i;
34080434d1b8SBill Paul 		for (i = 0; i < 10; i++) {
34090434d1b8SBill Paul 			DELAY(20);
34100434d1b8SBill Paul 			v = bge_readmem_ind(sc, BGE_STD_RX_RINGS + 8);
34110434d1b8SBill Paul 			if (v == (MCLBYTES - ETHER_ALIGN))
34120434d1b8SBill Paul 				break;
34130434d1b8SBill Paul 		}
34140434d1b8SBill Paul 		if (i == 10)
34150434d1b8SBill Paul 			printf ("bge%d: 5705 A0 chip failed to load RX ring\n",
34160434d1b8SBill Paul 			    sc->bge_unit);
34170434d1b8SBill Paul 	}
34180434d1b8SBill Paul 
341995d67482SBill Paul 	/* Init jumbo RX ring. */
342095d67482SBill Paul 	if (ifp->if_mtu > (ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN))
342195d67482SBill Paul 		bge_init_rx_ring_jumbo(sc);
342295d67482SBill Paul 
342395d67482SBill Paul 	/* Init our RX return ring index */
342495d67482SBill Paul 	sc->bge_rx_saved_considx = 0;
342595d67482SBill Paul 
342695d67482SBill Paul 	/* Init TX ring. */
342795d67482SBill Paul 	bge_init_tx_ring(sc);
342895d67482SBill Paul 
342995d67482SBill Paul 	/* Turn on transmitter */
343095d67482SBill Paul 	BGE_SETBIT(sc, BGE_TX_MODE, BGE_TXMODE_ENABLE);
343195d67482SBill Paul 
343295d67482SBill Paul 	/* Turn on receiver */
343395d67482SBill Paul 	BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE);
343495d67482SBill Paul 
343595d67482SBill Paul 	/* Tell firmware we're alive. */
343695d67482SBill Paul 	BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
343795d67482SBill Paul 
343875719184SGleb Smirnoff #ifdef DEVICE_POLLING
343975719184SGleb Smirnoff 	/* Disable interrupts if we are polling. */
344075719184SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING) {
344175719184SGleb Smirnoff 		BGE_SETBIT(sc, BGE_PCI_MISC_CTL,
344275719184SGleb Smirnoff 		    BGE_PCIMISCCTL_MASK_PCI_INTR);
344375719184SGleb Smirnoff 		CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1);
344475719184SGleb Smirnoff 		CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 1);
344575719184SGleb Smirnoff 		CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 1);
344675719184SGleb Smirnoff 	} else
344775719184SGleb Smirnoff #endif
344875719184SGleb Smirnoff 
344995d67482SBill Paul 	/* Enable host interrupts. */
345075719184SGleb Smirnoff 	{
345195d67482SBill Paul 	BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_CLEAR_INTA);
345295d67482SBill Paul 	BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR);
345395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 0);
345475719184SGleb Smirnoff 	}
345595d67482SBill Paul 
345695d67482SBill Paul 	bge_ifmedia_upd(ifp);
345795d67482SBill Paul 
345813f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
345913f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
346095d67482SBill Paul 
34610f9bd73bSSam Leffler 	callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc);
346295d67482SBill Paul 
34630f9bd73bSSam Leffler 	return;
34640f9bd73bSSam Leffler }
34650f9bd73bSSam Leffler 
34660f9bd73bSSam Leffler static void
34670f9bd73bSSam Leffler bge_init(xsc)
34680f9bd73bSSam Leffler 	void *xsc;
34690f9bd73bSSam Leffler {
34700f9bd73bSSam Leffler 	struct bge_softc *sc = xsc;
34710f9bd73bSSam Leffler 
34720f9bd73bSSam Leffler 	BGE_LOCK(sc);
34730f9bd73bSSam Leffler 	bge_init_locked(sc);
34740f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
347595d67482SBill Paul 
347695d67482SBill Paul 	return;
347795d67482SBill Paul }
347895d67482SBill Paul 
347995d67482SBill Paul /*
348095d67482SBill Paul  * Set media options.
348195d67482SBill Paul  */
348295d67482SBill Paul static int
348395d67482SBill Paul bge_ifmedia_upd(ifp)
348495d67482SBill Paul 	struct ifnet *ifp;
348595d67482SBill Paul {
348695d67482SBill Paul 	struct bge_softc *sc;
348795d67482SBill Paul 	struct mii_data *mii;
348895d67482SBill Paul 	struct ifmedia *ifm;
348995d67482SBill Paul 
349095d67482SBill Paul 	sc = ifp->if_softc;
349195d67482SBill Paul 	ifm = &sc->bge_ifmedia;
349295d67482SBill Paul 
349395d67482SBill Paul 	/* If this is a 1000baseX NIC, enable the TBI port. */
349495d67482SBill Paul 	if (sc->bge_tbi) {
349595d67482SBill Paul 		if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
349695d67482SBill Paul 			return(EINVAL);
349795d67482SBill Paul 		switch(IFM_SUBTYPE(ifm->ifm_media)) {
349895d67482SBill Paul 		case IFM_AUTO:
3499ff50922bSDoug White #ifndef BGE_FAKE_AUTONEG
3500ff50922bSDoug White 			/*
3501ff50922bSDoug White 			 * The BCM5704 ASIC appears to have a special
3502ff50922bSDoug White 			 * mechanism for programming the autoneg
3503ff50922bSDoug White 			 * advertisement registers in TBI mode.
3504ff50922bSDoug White 			 */
3505ff50922bSDoug White 			if (sc->bge_asicrev == BGE_ASICREV_BCM5704) {
3506ff50922bSDoug White 				uint32_t sgdig;
3507ff50922bSDoug White 				CSR_WRITE_4(sc, BGE_TX_TBI_AUTONEG, 0);
3508ff50922bSDoug White 				sgdig = CSR_READ_4(sc, BGE_SGDIG_CFG);
3509ff50922bSDoug White 				sgdig |= BGE_SGDIGCFG_AUTO|
3510ff50922bSDoug White 				    BGE_SGDIGCFG_PAUSE_CAP|
3511ff50922bSDoug White 				    BGE_SGDIGCFG_ASYM_PAUSE;
3512ff50922bSDoug White 				CSR_WRITE_4(sc, BGE_SGDIG_CFG,
3513ff50922bSDoug White 				    sgdig|BGE_SGDIGCFG_SEND);
3514ff50922bSDoug White 				DELAY(5);
3515ff50922bSDoug White 				CSR_WRITE_4(sc, BGE_SGDIG_CFG, sgdig);
3516ff50922bSDoug White 			}
3517ff50922bSDoug White #endif
351895d67482SBill Paul 			break;
351995d67482SBill Paul 		case IFM_1000_SX:
352095d67482SBill Paul 			if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) {
352195d67482SBill Paul 				BGE_CLRBIT(sc, BGE_MAC_MODE,
352295d67482SBill Paul 				    BGE_MACMODE_HALF_DUPLEX);
352395d67482SBill Paul 			} else {
352495d67482SBill Paul 				BGE_SETBIT(sc, BGE_MAC_MODE,
352595d67482SBill Paul 				    BGE_MACMODE_HALF_DUPLEX);
352695d67482SBill Paul 			}
352795d67482SBill Paul 			break;
352895d67482SBill Paul 		default:
352995d67482SBill Paul 			return(EINVAL);
353095d67482SBill Paul 		}
353195d67482SBill Paul 		return(0);
353295d67482SBill Paul 	}
353395d67482SBill Paul 
353495d67482SBill Paul 	mii = device_get_softc(sc->bge_miibus);
353595d67482SBill Paul 	sc->bge_link = 0;
353695d67482SBill Paul 	if (mii->mii_instance) {
353795d67482SBill Paul 		struct mii_softc *miisc;
353895d67482SBill Paul 		for (miisc = LIST_FIRST(&mii->mii_phys); miisc != NULL;
353995d67482SBill Paul 		    miisc = LIST_NEXT(miisc, mii_list))
354095d67482SBill Paul 			mii_phy_reset(miisc);
354195d67482SBill Paul 	}
354295d67482SBill Paul 	mii_mediachg(mii);
354395d67482SBill Paul 
354495d67482SBill Paul 	return(0);
354595d67482SBill Paul }
354695d67482SBill Paul 
354795d67482SBill Paul /*
354895d67482SBill Paul  * Report current media status.
354995d67482SBill Paul  */
355095d67482SBill Paul static void
355195d67482SBill Paul bge_ifmedia_sts(ifp, ifmr)
355295d67482SBill Paul 	struct ifnet *ifp;
355395d67482SBill Paul 	struct ifmediareq *ifmr;
355495d67482SBill Paul {
355595d67482SBill Paul 	struct bge_softc *sc;
355695d67482SBill Paul 	struct mii_data *mii;
355795d67482SBill Paul 
355895d67482SBill Paul 	sc = ifp->if_softc;
355995d67482SBill Paul 
356095d67482SBill Paul 	if (sc->bge_tbi) {
356195d67482SBill Paul 		ifmr->ifm_status = IFM_AVALID;
356295d67482SBill Paul 		ifmr->ifm_active = IFM_ETHER;
356395d67482SBill Paul 		if (CSR_READ_4(sc, BGE_MAC_STS) &
356495d67482SBill Paul 		    BGE_MACSTAT_TBI_PCS_SYNCHED)
356595d67482SBill Paul 			ifmr->ifm_status |= IFM_ACTIVE;
356695d67482SBill Paul 		ifmr->ifm_active |= IFM_1000_SX;
356795d67482SBill Paul 		if (CSR_READ_4(sc, BGE_MAC_MODE) & BGE_MACMODE_HALF_DUPLEX)
356895d67482SBill Paul 			ifmr->ifm_active |= IFM_HDX;
356995d67482SBill Paul 		else
357095d67482SBill Paul 			ifmr->ifm_active |= IFM_FDX;
357195d67482SBill Paul 		return;
357295d67482SBill Paul 	}
357395d67482SBill Paul 
357495d67482SBill Paul 	mii = device_get_softc(sc->bge_miibus);
357595d67482SBill Paul 	mii_pollstat(mii);
357695d67482SBill Paul 	ifmr->ifm_active = mii->mii_media_active;
357795d67482SBill Paul 	ifmr->ifm_status = mii->mii_media_status;
357895d67482SBill Paul 
357995d67482SBill Paul 	return;
358095d67482SBill Paul }
358195d67482SBill Paul 
358295d67482SBill Paul static int
358395d67482SBill Paul bge_ioctl(ifp, command, data)
358495d67482SBill Paul 	struct ifnet *ifp;
358595d67482SBill Paul 	u_long command;
358695d67482SBill Paul 	caddr_t data;
358795d67482SBill Paul {
358895d67482SBill Paul 	struct bge_softc *sc = ifp->if_softc;
358995d67482SBill Paul 	struct ifreq *ifr = (struct ifreq *) data;
35900f9bd73bSSam Leffler 	int mask, error = 0;
359195d67482SBill Paul 	struct mii_data *mii;
359295d67482SBill Paul 
359395d67482SBill Paul 	switch(command) {
359495d67482SBill Paul 	case SIOCSIFMTU:
35950434d1b8SBill Paul 		/* Disallow jumbo frames on 5705. */
3596e53d81eeSPaul Saab 		if (((sc->bge_asicrev == BGE_ASICREV_BCM5705 ||
3597e53d81eeSPaul Saab 		      sc->bge_asicrev == BGE_ASICREV_BCM5750) &&
35980434d1b8SBill Paul 		    ifr->ifr_mtu > ETHERMTU) || ifr->ifr_mtu > BGE_JUMBO_MTU)
359995d67482SBill Paul 			error = EINVAL;
360095d67482SBill Paul 		else {
360195d67482SBill Paul 			ifp->if_mtu = ifr->ifr_mtu;
360213f4c340SRobert Watson 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
360395d67482SBill Paul 			bge_init(sc);
360495d67482SBill Paul 		}
360595d67482SBill Paul 		break;
360695d67482SBill Paul 	case SIOCSIFFLAGS:
36070f9bd73bSSam Leffler 		BGE_LOCK(sc);
360895d67482SBill Paul 		if (ifp->if_flags & IFF_UP) {
360995d67482SBill Paul 			/*
361095d67482SBill Paul 			 * If only the state of the PROMISC flag changed,
361195d67482SBill Paul 			 * then just use the 'set promisc mode' command
361295d67482SBill Paul 			 * instead of reinitializing the entire NIC. Doing
361395d67482SBill Paul 			 * a full re-init means reloading the firmware and
361495d67482SBill Paul 			 * waiting for it to start up, which may take a
361595d67482SBill Paul 			 * second or two.
361695d67482SBill Paul 			 */
361713f4c340SRobert Watson 			if (ifp->if_drv_flags & IFF_DRV_RUNNING &&
361895d67482SBill Paul 			    ifp->if_flags & IFF_PROMISC &&
361995d67482SBill Paul 			    !(sc->bge_if_flags & IFF_PROMISC)) {
362095d67482SBill Paul 				BGE_SETBIT(sc, BGE_RX_MODE,
362195d67482SBill Paul 				    BGE_RXMODE_RX_PROMISC);
362213f4c340SRobert Watson 			} else if (ifp->if_drv_flags & IFF_DRV_RUNNING &&
362395d67482SBill Paul 			    !(ifp->if_flags & IFF_PROMISC) &&
362495d67482SBill Paul 			    sc->bge_if_flags & IFF_PROMISC) {
362595d67482SBill Paul 				BGE_CLRBIT(sc, BGE_RX_MODE,
362695d67482SBill Paul 				    BGE_RXMODE_RX_PROMISC);
362795d67482SBill Paul 			} else
36280f9bd73bSSam Leffler 				bge_init_locked(sc);
362995d67482SBill Paul 		} else {
363013f4c340SRobert Watson 			if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
363195d67482SBill Paul 				bge_stop(sc);
363295d67482SBill Paul 			}
363395d67482SBill Paul 		}
363495d67482SBill Paul 		sc->bge_if_flags = ifp->if_flags;
36350f9bd73bSSam Leffler 		BGE_UNLOCK(sc);
363695d67482SBill Paul 		error = 0;
363795d67482SBill Paul 		break;
363895d67482SBill Paul 	case SIOCADDMULTI:
363995d67482SBill Paul 	case SIOCDELMULTI:
364013f4c340SRobert Watson 		if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
36410f9bd73bSSam Leffler 			BGE_LOCK(sc);
364295d67482SBill Paul 			bge_setmulti(sc);
36430f9bd73bSSam Leffler 			BGE_UNLOCK(sc);
364495d67482SBill Paul 			error = 0;
364595d67482SBill Paul 		}
364695d67482SBill Paul 		break;
364795d67482SBill Paul 	case SIOCSIFMEDIA:
364895d67482SBill Paul 	case SIOCGIFMEDIA:
364995d67482SBill Paul 		if (sc->bge_tbi) {
365095d67482SBill Paul 			error = ifmedia_ioctl(ifp, ifr,
365195d67482SBill Paul 			    &sc->bge_ifmedia, command);
365295d67482SBill Paul 		} else {
365395d67482SBill Paul 			mii = device_get_softc(sc->bge_miibus);
365495d67482SBill Paul 			error = ifmedia_ioctl(ifp, ifr,
365595d67482SBill Paul 			    &mii->mii_media, command);
365695d67482SBill Paul 		}
365795d67482SBill Paul 		break;
365895d67482SBill Paul 	case SIOCSIFCAP:
365995d67482SBill Paul 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
366075719184SGleb Smirnoff #ifdef DEVICE_POLLING
366175719184SGleb Smirnoff 		if (mask & IFCAP_POLLING) {
366275719184SGleb Smirnoff 			if (ifr->ifr_reqcap & IFCAP_POLLING) {
366375719184SGleb Smirnoff 				error = ether_poll_register(bge_poll, ifp);
366475719184SGleb Smirnoff 				if (error)
366575719184SGleb Smirnoff 					return(error);
366675719184SGleb Smirnoff 				BGE_LOCK(sc);
366775719184SGleb Smirnoff 				BGE_SETBIT(sc, BGE_PCI_MISC_CTL,
366875719184SGleb Smirnoff 				    BGE_PCIMISCCTL_MASK_PCI_INTR);
366975719184SGleb Smirnoff 				CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1);
367075719184SGleb Smirnoff 				CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 1);
367175719184SGleb Smirnoff 				CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 1);
367275719184SGleb Smirnoff 				ifp->if_capenable |= IFCAP_POLLING;
367375719184SGleb Smirnoff 				BGE_UNLOCK(sc);
367475719184SGleb Smirnoff 			} else {
367575719184SGleb Smirnoff 				error = ether_poll_deregister(ifp);
367675719184SGleb Smirnoff 				/* Enable interrupt even in error case */
367775719184SGleb Smirnoff 				BGE_LOCK(sc);
367875719184SGleb Smirnoff 				CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 0);
367975719184SGleb Smirnoff 				CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 0);
368075719184SGleb Smirnoff 				BGE_CLRBIT(sc, BGE_PCI_MISC_CTL,
368175719184SGleb Smirnoff 				    BGE_PCIMISCCTL_MASK_PCI_INTR);
368275719184SGleb Smirnoff 				CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 0);
368375719184SGleb Smirnoff 				ifp->if_capenable &= ~IFCAP_POLLING;
368475719184SGleb Smirnoff 				BGE_UNLOCK(sc);
368575719184SGleb Smirnoff 			}
368675719184SGleb Smirnoff 		}
368775719184SGleb Smirnoff #endif
3688b874fdd4SYaroslav Tykhiy 		/* NB: the code for RX csum offload is disabled for now */
3689b874fdd4SYaroslav Tykhiy 		if (mask & IFCAP_TXCSUM) {
3690b874fdd4SYaroslav Tykhiy 			ifp->if_capenable ^= IFCAP_TXCSUM;
3691b874fdd4SYaroslav Tykhiy 			if (IFCAP_TXCSUM & ifp->if_capenable)
3692b874fdd4SYaroslav Tykhiy 				ifp->if_hwassist = BGE_CSUM_FEATURES;
369395d67482SBill Paul 			else
3694b874fdd4SYaroslav Tykhiy 				ifp->if_hwassist = 0;
369595d67482SBill Paul 		}
369695d67482SBill Paul 		break;
369795d67482SBill Paul 	default:
3698673d9191SSam Leffler 		error = ether_ioctl(ifp, command, data);
369995d67482SBill Paul 		break;
370095d67482SBill Paul 	}
370195d67482SBill Paul 
370295d67482SBill Paul 	return(error);
370395d67482SBill Paul }
370495d67482SBill Paul 
370595d67482SBill Paul static void
370695d67482SBill Paul bge_watchdog(ifp)
370795d67482SBill Paul 	struct ifnet *ifp;
370895d67482SBill Paul {
370995d67482SBill Paul 	struct bge_softc *sc;
371095d67482SBill Paul 
371195d67482SBill Paul 	sc = ifp->if_softc;
371295d67482SBill Paul 
371395d67482SBill Paul 	printf("bge%d: watchdog timeout -- resetting\n", sc->bge_unit);
371495d67482SBill Paul 
371513f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
371695d67482SBill Paul 	bge_init(sc);
371795d67482SBill Paul 
371895d67482SBill Paul 	ifp->if_oerrors++;
371995d67482SBill Paul 
372095d67482SBill Paul 	return;
372195d67482SBill Paul }
372295d67482SBill Paul 
372395d67482SBill Paul /*
372495d67482SBill Paul  * Stop the adapter and free any mbufs allocated to the
372595d67482SBill Paul  * RX and TX lists.
372695d67482SBill Paul  */
372795d67482SBill Paul static void
372895d67482SBill Paul bge_stop(sc)
372995d67482SBill Paul 	struct bge_softc *sc;
373095d67482SBill Paul {
373195d67482SBill Paul 	struct ifnet *ifp;
373295d67482SBill Paul 	struct ifmedia_entry *ifm;
373395d67482SBill Paul 	struct mii_data *mii = NULL;
373495d67482SBill Paul 	int mtmp, itmp;
373595d67482SBill Paul 
37360f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
37370f9bd73bSSam Leffler 
3738fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
373995d67482SBill Paul 
374095d67482SBill Paul 	if (!sc->bge_tbi)
374195d67482SBill Paul 		mii = device_get_softc(sc->bge_miibus);
374295d67482SBill Paul 
37430f9bd73bSSam Leffler 	callout_stop(&sc->bge_stat_ch);
374495d67482SBill Paul 
374595d67482SBill Paul 	/*
374695d67482SBill Paul 	 * Disable all of the receiver blocks
374795d67482SBill Paul 	 */
374895d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE);
374995d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE);
375095d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE);
37515dc9afc5SPaul Saab 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
3752e53d81eeSPaul Saab 	    sc->bge_asicrev != BGE_ASICREV_BCM5750)
375395d67482SBill Paul 		BGE_CLRBIT(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE);
375495d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RDBDI_MODE, BGE_RBDIMODE_ENABLE);
375595d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE);
375695d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RBDC_MODE, BGE_RBDCMODE_ENABLE);
375795d67482SBill Paul 
375895d67482SBill Paul 	/*
375995d67482SBill Paul 	 * Disable all of the transmit blocks
376095d67482SBill Paul 	 */
376195d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE);
376295d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE);
376395d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE);
376495d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RDMA_MODE, BGE_RDMAMODE_ENABLE);
376595d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE);
37665dc9afc5SPaul Saab 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
3767e53d81eeSPaul Saab 	    sc->bge_asicrev != BGE_ASICREV_BCM5750)
376895d67482SBill Paul 		BGE_CLRBIT(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE);
376995d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE);
377095d67482SBill Paul 
377195d67482SBill Paul 	/*
377295d67482SBill Paul 	 * Shut down all of the memory managers and related
377395d67482SBill Paul 	 * state machines.
377495d67482SBill Paul 	 */
377595d67482SBill Paul 	BGE_CLRBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE);
377695d67482SBill Paul 	BGE_CLRBIT(sc, BGE_WDMA_MODE, BGE_WDMAMODE_ENABLE);
37775dc9afc5SPaul Saab 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
3778e53d81eeSPaul Saab 	    sc->bge_asicrev != BGE_ASICREV_BCM5750)
377995d67482SBill Paul 		BGE_CLRBIT(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE);
378095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF);
378195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0);
37825dc9afc5SPaul Saab 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
3783e53d81eeSPaul Saab 	    sc->bge_asicrev != BGE_ASICREV_BCM5750) {
378495d67482SBill Paul 		BGE_CLRBIT(sc, BGE_BMAN_MODE, BGE_BMANMODE_ENABLE);
378595d67482SBill Paul 		BGE_CLRBIT(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE);
37860434d1b8SBill Paul 	}
378795d67482SBill Paul 
378895d67482SBill Paul 	/* Disable host interrupts. */
378995d67482SBill Paul 	BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR);
379095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1);
379195d67482SBill Paul 
379295d67482SBill Paul 	/*
379395d67482SBill Paul 	 * Tell firmware we're shutting down.
379495d67482SBill Paul 	 */
379595d67482SBill Paul 	BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
379695d67482SBill Paul 
379795d67482SBill Paul 	/* Free the RX lists. */
379895d67482SBill Paul 	bge_free_rx_ring_std(sc);
379995d67482SBill Paul 
380095d67482SBill Paul 	/* Free jumbo RX list. */
38015dc9afc5SPaul Saab 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
3802e53d81eeSPaul Saab 	    sc->bge_asicrev != BGE_ASICREV_BCM5750)
380395d67482SBill Paul 		bge_free_rx_ring_jumbo(sc);
380495d67482SBill Paul 
380595d67482SBill Paul 	/* Free TX buffers. */
380695d67482SBill Paul 	bge_free_tx_ring(sc);
380795d67482SBill Paul 
380895d67482SBill Paul 	/*
380995d67482SBill Paul 	 * Isolate/power down the PHY, but leave the media selection
381095d67482SBill Paul 	 * unchanged so that things will be put back to normal when
381195d67482SBill Paul 	 * we bring the interface back up.
381295d67482SBill Paul 	 */
381395d67482SBill Paul 	if (!sc->bge_tbi) {
381495d67482SBill Paul 		itmp = ifp->if_flags;
381595d67482SBill Paul 		ifp->if_flags |= IFF_UP;
3816dcc34049SPawel Jakub Dawidek 		/*
3817dcc34049SPawel Jakub Dawidek 		 * If we are called from bge_detach(), mii is already NULL.
3818dcc34049SPawel Jakub Dawidek 		 */
3819dcc34049SPawel Jakub Dawidek 		if (mii != NULL) {
382095d67482SBill Paul 			ifm = mii->mii_media.ifm_cur;
382195d67482SBill Paul 			mtmp = ifm->ifm_media;
382295d67482SBill Paul 			ifm->ifm_media = IFM_ETHER|IFM_NONE;
382395d67482SBill Paul 			mii_mediachg(mii);
382495d67482SBill Paul 			ifm->ifm_media = mtmp;
3825dcc34049SPawel Jakub Dawidek 		}
382695d67482SBill Paul 		ifp->if_flags = itmp;
382795d67482SBill Paul 	}
382895d67482SBill Paul 
382995d67482SBill Paul 	sc->bge_link = 0;
383095d67482SBill Paul 
383195d67482SBill Paul 	sc->bge_tx_saved_considx = BGE_TXCONS_UNSET;
383295d67482SBill Paul 
383313f4c340SRobert Watson 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
383495d67482SBill Paul 
383595d67482SBill Paul 	return;
383695d67482SBill Paul }
383795d67482SBill Paul 
383895d67482SBill Paul /*
383995d67482SBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
384095d67482SBill Paul  * get confused by errant DMAs when rebooting.
384195d67482SBill Paul  */
384295d67482SBill Paul static void
384395d67482SBill Paul bge_shutdown(dev)
384495d67482SBill Paul 	device_t dev;
384595d67482SBill Paul {
384695d67482SBill Paul 	struct bge_softc *sc;
384795d67482SBill Paul 
384895d67482SBill Paul 	sc = device_get_softc(dev);
384995d67482SBill Paul 
38500f9bd73bSSam Leffler 	BGE_LOCK(sc);
385195d67482SBill Paul 	bge_stop(sc);
385295d67482SBill Paul 	bge_reset(sc);
38530f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
385495d67482SBill Paul 
385595d67482SBill Paul 	return;
385695d67482SBill Paul }
385714afefa3SPawel Jakub Dawidek 
385814afefa3SPawel Jakub Dawidek static int
385914afefa3SPawel Jakub Dawidek bge_suspend(device_t dev)
386014afefa3SPawel Jakub Dawidek {
386114afefa3SPawel Jakub Dawidek 	struct bge_softc *sc;
386214afefa3SPawel Jakub Dawidek 
386314afefa3SPawel Jakub Dawidek 	sc = device_get_softc(dev);
386414afefa3SPawel Jakub Dawidek 	BGE_LOCK(sc);
386514afefa3SPawel Jakub Dawidek 	bge_stop(sc);
386614afefa3SPawel Jakub Dawidek 	BGE_UNLOCK(sc);
386714afefa3SPawel Jakub Dawidek 
386814afefa3SPawel Jakub Dawidek 	return (0);
386914afefa3SPawel Jakub Dawidek }
387014afefa3SPawel Jakub Dawidek 
387114afefa3SPawel Jakub Dawidek static int
387214afefa3SPawel Jakub Dawidek bge_resume(device_t dev)
387314afefa3SPawel Jakub Dawidek {
387414afefa3SPawel Jakub Dawidek 	struct bge_softc *sc;
387514afefa3SPawel Jakub Dawidek 	struct ifnet *ifp;
387614afefa3SPawel Jakub Dawidek 
387714afefa3SPawel Jakub Dawidek 	sc = device_get_softc(dev);
387814afefa3SPawel Jakub Dawidek 	BGE_LOCK(sc);
387914afefa3SPawel Jakub Dawidek 	ifp = sc->bge_ifp;
388014afefa3SPawel Jakub Dawidek 	if (ifp->if_flags & IFF_UP) {
388114afefa3SPawel Jakub Dawidek 		bge_init_locked(sc);
388214afefa3SPawel Jakub Dawidek 		if (ifp->if_drv_flags & IFF_DRV_RUNNING)
388314afefa3SPawel Jakub Dawidek 			bge_start_locked(ifp);
388414afefa3SPawel Jakub Dawidek 	}
388514afefa3SPawel Jakub Dawidek 	BGE_UNLOCK(sc);
388614afefa3SPawel Jakub Dawidek 
388714afefa3SPawel Jakub Dawidek 	return (0);
388814afefa3SPawel Jakub Dawidek }
3889dab5cd05SOleg Bulyzhin 
3890dab5cd05SOleg Bulyzhin static void
3891dab5cd05SOleg Bulyzhin bge_link_upd(sc)
3892dab5cd05SOleg Bulyzhin 	struct bge_softc *sc;
3893dab5cd05SOleg Bulyzhin {
3894dab5cd05SOleg Bulyzhin 	uint32_t status;
3895dab5cd05SOleg Bulyzhin 
3896dab5cd05SOleg Bulyzhin 	BGE_LOCK_ASSERT(sc);
3897dab5cd05SOleg Bulyzhin 	/*
3898dab5cd05SOleg Bulyzhin 	 * Process link state changes.
3899dab5cd05SOleg Bulyzhin 	 * Grrr. The link status word in the status block does
3900dab5cd05SOleg Bulyzhin 	 * not work correctly on the BCM5700 rev AX and BX chips,
3901dab5cd05SOleg Bulyzhin 	 * according to all available information. Hence, we have
3902dab5cd05SOleg Bulyzhin 	 * to enable MII interrupts in order to properly obtain
3903dab5cd05SOleg Bulyzhin 	 * async link changes. Unfortunately, this also means that
3904dab5cd05SOleg Bulyzhin 	 * we have to read the MAC status register to detect link
3905dab5cd05SOleg Bulyzhin 	 * changes, thereby adding an additional register access to
3906dab5cd05SOleg Bulyzhin 	 * the interrupt handler.
3907dab5cd05SOleg Bulyzhin 	 */
3908dab5cd05SOleg Bulyzhin 
3909dab5cd05SOleg Bulyzhin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5700) {
3910dab5cd05SOleg Bulyzhin 		status = CSR_READ_4(sc, BGE_MAC_STS);
3911dab5cd05SOleg Bulyzhin 		if (status & BGE_MACSTAT_MI_INTERRUPT) {
3912dab5cd05SOleg Bulyzhin 			sc->bge_link = 0;
3913dab5cd05SOleg Bulyzhin 			callout_stop(&sc->bge_stat_ch);
3914dab5cd05SOleg Bulyzhin 			bge_tick_locked(sc);
3915dab5cd05SOleg Bulyzhin 			/* Clear the interrupt */
3916dab5cd05SOleg Bulyzhin 			CSR_WRITE_4(sc, BGE_MAC_EVT_ENB,
3917dab5cd05SOleg Bulyzhin 			    BGE_EVTENB_MI_INTERRUPT);
3918dab5cd05SOleg Bulyzhin 			bge_miibus_readreg(sc->bge_dev, 1, BRGPHY_MII_ISR);
3919dab5cd05SOleg Bulyzhin 			bge_miibus_writereg(sc->bge_dev, 1, BRGPHY_MII_IMR,
3920dab5cd05SOleg Bulyzhin 			    BRGPHY_INTRS);
3921dab5cd05SOleg Bulyzhin 		}
3922dab5cd05SOleg Bulyzhin 		return;
3923dab5cd05SOleg Bulyzhin 	}
3924dab5cd05SOleg Bulyzhin 
3925dab5cd05SOleg Bulyzhin 	/*
3926dab5cd05SOleg Bulyzhin 	 * Sometimes PCS encoding errors are detected in
3927dab5cd05SOleg Bulyzhin 	 * TBI mode (on fiber NICs), and for some reason
3928dab5cd05SOleg Bulyzhin 	 * the chip will signal them as link changes.
3929dab5cd05SOleg Bulyzhin 	 * If we get a link change event, but the 'PCS
3930dab5cd05SOleg Bulyzhin 	 * encoding error' bit in the MAC status register
3931dab5cd05SOleg Bulyzhin 	 * is set, don't bother doing a link check.
3932dab5cd05SOleg Bulyzhin 	 * This avoids spurious "gigabit link up" messages
3933dab5cd05SOleg Bulyzhin 	 * that sometimes appear on fiber NICs during
3934dab5cd05SOleg Bulyzhin 	 * periods of heavy traffic. (There should be no
3935dab5cd05SOleg Bulyzhin 	 * effect on copper NICs.)
3936dab5cd05SOleg Bulyzhin 	 */
3937dab5cd05SOleg Bulyzhin 	if (sc->bge_tbi) status = CSR_READ_4(sc, BGE_MAC_STS);
3938dab5cd05SOleg Bulyzhin 
3939dab5cd05SOleg Bulyzhin 	if (!sc->bge_tbi || !(status & (BGE_MACSTAT_PORT_DECODE_ERROR |
3940dab5cd05SOleg Bulyzhin 		    BGE_MACSTAT_MI_COMPLETE))) {
3941dab5cd05SOleg Bulyzhin 		sc->bge_link = 0;
3942dab5cd05SOleg Bulyzhin 		callout_stop(&sc->bge_stat_ch);
3943dab5cd05SOleg Bulyzhin 		bge_tick_locked(sc);
3944dab5cd05SOleg Bulyzhin 	}
3945dab5cd05SOleg Bulyzhin 
3946dab5cd05SOleg Bulyzhin 	/* Clear the interrupt */
3947dab5cd05SOleg Bulyzhin 	CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED|
3948dab5cd05SOleg Bulyzhin 	    BGE_MACSTAT_CFG_CHANGED|BGE_MACSTAT_MI_COMPLETE|
3949dab5cd05SOleg Bulyzhin 	    BGE_MACSTAT_LINK_CHANGED);
3950dab5cd05SOleg Bulyzhin 
3951dab5cd05SOleg Bulyzhin 	/* Force flush the status block cached by PCI bridge */
3952dab5cd05SOleg Bulyzhin 	CSR_READ_4(sc, BGE_MBX_IRQ0_LO);
3953dab5cd05SOleg Bulyzhin }
3954dab5cd05SOleg Bulyzhin 
3955