1098ca2bdSWarner Losh /*- 295d67482SBill Paul * Copyright (c) 2001 Wind River Systems 395d67482SBill Paul * Copyright (c) 1997, 1998, 1999, 2001 495d67482SBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 595d67482SBill Paul * 695d67482SBill Paul * Redistribution and use in source and binary forms, with or without 795d67482SBill Paul * modification, are permitted provided that the following conditions 895d67482SBill Paul * are met: 995d67482SBill Paul * 1. Redistributions of source code must retain the above copyright 1095d67482SBill Paul * notice, this list of conditions and the following disclaimer. 1195d67482SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1295d67482SBill Paul * notice, this list of conditions and the following disclaimer in the 1395d67482SBill Paul * documentation and/or other materials provided with the distribution. 1495d67482SBill Paul * 3. All advertising materials mentioning features or use of this software 1595d67482SBill Paul * must display the following acknowledgement: 1695d67482SBill Paul * This product includes software developed by Bill Paul. 1795d67482SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1895d67482SBill Paul * may be used to endorse or promote products derived from this software 1995d67482SBill Paul * without specific prior written permission. 2095d67482SBill Paul * 2195d67482SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2295d67482SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2395d67482SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2495d67482SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2595d67482SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2695d67482SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2795d67482SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2895d67482SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2995d67482SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 3095d67482SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3195d67482SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3295d67482SBill Paul */ 3395d67482SBill Paul 34aad970f1SDavid E. O'Brien #include <sys/cdefs.h> 35aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$"); 36aad970f1SDavid E. O'Brien 3795d67482SBill Paul /* 3895d67482SBill Paul * Broadcom BCM570x family gigabit ethernet driver for FreeBSD. 3995d67482SBill Paul * 4095d67482SBill Paul * The Broadcom BCM5700 is based on technology originally developed by 4195d67482SBill Paul * Alteon Networks as part of the Tigon I and Tigon II gigabit ethernet 4295d67482SBill Paul * MAC chips. The BCM5700, sometimes refered to as the Tigon III, has 4395d67482SBill Paul * two on-board MIPS R4000 CPUs and can have as much as 16MB of external 4495d67482SBill Paul * SSRAM. The BCM5700 supports TCP, UDP and IP checksum offload, jumbo 4595d67482SBill Paul * frames, highly configurable RX filtering, and 16 RX and TX queues 4695d67482SBill Paul * (which, along with RX filter rules, can be used for QOS applications). 4795d67482SBill Paul * Other features, such as TCP segmentation, may be available as part 4895d67482SBill Paul * of value-added firmware updates. Unlike the Tigon I and Tigon II, 4995d67482SBill Paul * firmware images can be stored in hardware and need not be compiled 5095d67482SBill Paul * into the driver. 5195d67482SBill Paul * 5295d67482SBill Paul * The BCM5700 supports the PCI v2.2 and PCI-X v1.0 standards, and will 5395d67482SBill Paul * function in a 32-bit/64-bit 33/66Mhz bus, or a 64-bit/133Mhz bus. 5495d67482SBill Paul * 5595d67482SBill Paul * The BCM5701 is a single-chip solution incorporating both the BCM5700 5698b28ee5SBill Paul * MAC and a BCM5401 10/100/1000 PHY. Unlike the BCM5700, the BCM5701 5795d67482SBill Paul * does not support external SSRAM. 5895d67482SBill Paul * 5995d67482SBill Paul * Broadcom also produces a variation of the BCM5700 under the "Altima" 6095d67482SBill Paul * brand name, which is functionally similar but lacks PCI-X support. 6195d67482SBill Paul * 6295d67482SBill Paul * Without external SSRAM, you can only have at most 4 TX rings, 6395d67482SBill Paul * and the use of the mini RX ring is disabled. This seems to imply 6495d67482SBill Paul * that these features are simply not available on the BCM5701. As a 6595d67482SBill Paul * result, this driver does not implement any support for the mini RX 6695d67482SBill Paul * ring. 6795d67482SBill Paul */ 6895d67482SBill Paul 6975719184SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS 7075719184SGleb Smirnoff #include "opt_device_polling.h" 7175719184SGleb Smirnoff #endif 7275719184SGleb Smirnoff 7395d67482SBill Paul #include <sys/param.h> 74f41ac2beSBill Paul #include <sys/endian.h> 7595d67482SBill Paul #include <sys/systm.h> 7695d67482SBill Paul #include <sys/sockio.h> 7795d67482SBill Paul #include <sys/mbuf.h> 7895d67482SBill Paul #include <sys/malloc.h> 7995d67482SBill Paul #include <sys/kernel.h> 80fe12f24bSPoul-Henning Kamp #include <sys/module.h> 8195d67482SBill Paul #include <sys/socket.h> 82f1a7e6d5SScott Long #include <sys/sysctl.h> 83dfe0df9aSPyun YongHyeon #include <sys/taskqueue.h> 8495d67482SBill Paul 8595d67482SBill Paul #include <net/if.h> 8695d67482SBill Paul #include <net/if_arp.h> 8795d67482SBill Paul #include <net/ethernet.h> 8895d67482SBill Paul #include <net/if_dl.h> 8995d67482SBill Paul #include <net/if_media.h> 9095d67482SBill Paul 9195d67482SBill Paul #include <net/bpf.h> 9295d67482SBill Paul 9395d67482SBill Paul #include <net/if_types.h> 9495d67482SBill Paul #include <net/if_vlan_var.h> 9595d67482SBill Paul 9695d67482SBill Paul #include <netinet/in_systm.h> 9795d67482SBill Paul #include <netinet/in.h> 9895d67482SBill Paul #include <netinet/ip.h> 99ca3f1187SPyun YongHyeon #include <netinet/tcp.h> 10095d67482SBill Paul 10195d67482SBill Paul #include <machine/bus.h> 10295d67482SBill Paul #include <machine/resource.h> 10395d67482SBill Paul #include <sys/bus.h> 10495d67482SBill Paul #include <sys/rman.h> 10595d67482SBill Paul 10695d67482SBill Paul #include <dev/mii/mii.h> 10795d67482SBill Paul #include <dev/mii/miivar.h> 1082d3ce713SDavid E. O'Brien #include "miidevs.h" 10995d67482SBill Paul #include <dev/mii/brgphyreg.h> 11095d67482SBill Paul 11108013fd3SMarius Strobl #ifdef __sparc64__ 11208013fd3SMarius Strobl #include <dev/ofw/ofw_bus.h> 11308013fd3SMarius Strobl #include <dev/ofw/openfirm.h> 11408013fd3SMarius Strobl #include <machine/ofw_machdep.h> 11508013fd3SMarius Strobl #include <machine/ver.h> 11608013fd3SMarius Strobl #endif 11708013fd3SMarius Strobl 1184fbd232cSWarner Losh #include <dev/pci/pcireg.h> 1194fbd232cSWarner Losh #include <dev/pci/pcivar.h> 12095d67482SBill Paul 12195d67482SBill Paul #include <dev/bge/if_bgereg.h> 12295d67482SBill Paul 12335f945cdSPyun YongHyeon #define BGE_CSUM_FEATURES (CSUM_IP | CSUM_TCP) 124d375e524SGleb Smirnoff #define ETHER_MIN_NOPAD (ETHER_MIN_LEN - ETHER_CRC_LEN) /* i.e., 60 */ 12595d67482SBill Paul 126f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, pci, 1, 1, 1); 127f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, ether, 1, 1, 1); 12895d67482SBill Paul MODULE_DEPEND(bge, miibus, 1, 1, 1); 12995d67482SBill Paul 1307b279558SWarner Losh /* "device miibus" required. See GENERIC if you get errors here. */ 13195d67482SBill Paul #include "miibus_if.h" 13295d67482SBill Paul 13395d67482SBill Paul /* 13495d67482SBill Paul * Various supported device vendors/types and their names. Note: the 13595d67482SBill Paul * spec seems to indicate that the hardware still has Alteon's vendor 13695d67482SBill Paul * ID burned into it, though it will always be overriden by the vendor 13795d67482SBill Paul * ID in the EEPROM. Just to be safe, we cover all possibilities. 13895d67482SBill Paul */ 139852c67f9SMarius Strobl static const struct bge_type { 1404c0da0ffSGleb Smirnoff uint16_t bge_vid; 1414c0da0ffSGleb Smirnoff uint16_t bge_did; 1424c0da0ffSGleb Smirnoff } bge_devs[] = { 1434c0da0ffSGleb Smirnoff { ALTEON_VENDORID, ALTEON_DEVICEID_BCM5700 }, 1444c0da0ffSGleb Smirnoff { ALTEON_VENDORID, ALTEON_DEVICEID_BCM5701 }, 14595d67482SBill Paul 1464c0da0ffSGleb Smirnoff { ALTIMA_VENDORID, ALTIMA_DEVICE_AC1000 }, 1474c0da0ffSGleb Smirnoff { ALTIMA_VENDORID, ALTIMA_DEVICE_AC1002 }, 1484c0da0ffSGleb Smirnoff { ALTIMA_VENDORID, ALTIMA_DEVICE_AC9100 }, 1494c0da0ffSGleb Smirnoff 1504c0da0ffSGleb Smirnoff { APPLE_VENDORID, APPLE_DEVICE_BCM5701 }, 1514c0da0ffSGleb Smirnoff 1524c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5700 }, 1534c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5701 }, 1544c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5702 }, 1554c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5702_ALT }, 1564c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5702X }, 1574c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5703 }, 1584c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5703_ALT }, 1594c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5703X }, 1604c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5704C }, 1614c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5704S }, 1624c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5704S_ALT }, 1634c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705 }, 1644c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705F }, 1654c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705K }, 1664c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705M }, 1674c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705M_ALT }, 1684c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5714C }, 1694c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5714S }, 1704c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5715 }, 1714c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5715S }, 1724c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5720 }, 1734c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5721 }, 174effef978SRemko Lodder { BCOM_VENDORID, BCOM_DEVICEID_BCM5722 }, 175a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5723 }, 1764c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5750 }, 1774c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5750M }, 1784c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5751 }, 1794c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5751F }, 1804c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5751M }, 1814c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5752 }, 1824c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5752M }, 1834c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5753 }, 1844c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5753F }, 1854c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5753M }, 1869e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5754 }, 1879e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5754M }, 1889e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5755 }, 1899e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5755M }, 190f7d1b2ebSXin LI { BCOM_VENDORID, BCOM_DEVICEID_BCM5756 }, 191a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5761 }, 192a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5761E }, 193a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5761S }, 194a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5761SE }, 195a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5764 }, 1964c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5780 }, 1974c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5780S }, 1984c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5781 }, 1994c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5782 }, 200a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5784 }, 201a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5785F }, 202a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5785G }, 2039e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5786 }, 2049e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5787 }, 205a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5787F }, 2069e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5787M }, 2074c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5788 }, 2084c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5789 }, 2094c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5901 }, 2104c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5901A2 }, 2114c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5903M }, 21238cc658fSJohn Baldwin { BCOM_VENDORID, BCOM_DEVICEID_BCM5906 }, 21338cc658fSJohn Baldwin { BCOM_VENDORID, BCOM_DEVICEID_BCM5906M }, 214a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM57760 }, 215a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM57780 }, 216a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM57788 }, 217a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM57790 }, 2184c0da0ffSGleb Smirnoff 2194c0da0ffSGleb Smirnoff { SK_VENDORID, SK_DEVICEID_ALTIMA }, 2204c0da0ffSGleb Smirnoff 2214c0da0ffSGleb Smirnoff { TC_VENDORID, TC_DEVICEID_3C996 }, 2224c0da0ffSGleb Smirnoff 223a5779553SStanislav Sedov { FJTSU_VENDORID, FJTSU_DEVICEID_PW008GE4 }, 224a5779553SStanislav Sedov { FJTSU_VENDORID, FJTSU_DEVICEID_PW008GE5 }, 225a5779553SStanislav Sedov { FJTSU_VENDORID, FJTSU_DEVICEID_PP250450 }, 226a5779553SStanislav Sedov 2274c0da0ffSGleb Smirnoff { 0, 0 } 22895d67482SBill Paul }; 22995d67482SBill Paul 2304c0da0ffSGleb Smirnoff static const struct bge_vendor { 2314c0da0ffSGleb Smirnoff uint16_t v_id; 2324c0da0ffSGleb Smirnoff const char *v_name; 2334c0da0ffSGleb Smirnoff } bge_vendors[] = { 2344c0da0ffSGleb Smirnoff { ALTEON_VENDORID, "Alteon" }, 2354c0da0ffSGleb Smirnoff { ALTIMA_VENDORID, "Altima" }, 2364c0da0ffSGleb Smirnoff { APPLE_VENDORID, "Apple" }, 2374c0da0ffSGleb Smirnoff { BCOM_VENDORID, "Broadcom" }, 2384c0da0ffSGleb Smirnoff { SK_VENDORID, "SysKonnect" }, 2394c0da0ffSGleb Smirnoff { TC_VENDORID, "3Com" }, 240a5779553SStanislav Sedov { FJTSU_VENDORID, "Fujitsu" }, 2414c0da0ffSGleb Smirnoff 2424c0da0ffSGleb Smirnoff { 0, NULL } 2434c0da0ffSGleb Smirnoff }; 2444c0da0ffSGleb Smirnoff 2454c0da0ffSGleb Smirnoff static const struct bge_revision { 2464c0da0ffSGleb Smirnoff uint32_t br_chipid; 2474c0da0ffSGleb Smirnoff const char *br_name; 2484c0da0ffSGleb Smirnoff } bge_revisions[] = { 2494c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_A0, "BCM5700 A0" }, 2504c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_A1, "BCM5700 A1" }, 2514c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_B0, "BCM5700 B0" }, 2524c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_B1, "BCM5700 B1" }, 2534c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_B2, "BCM5700 B2" }, 2544c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_B3, "BCM5700 B3" }, 2554c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_ALTIMA, "BCM5700 Altima" }, 2564c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_C0, "BCM5700 C0" }, 2574c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5701_A0, "BCM5701 A0" }, 2584c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5701_B0, "BCM5701 B0" }, 2594c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5701_B2, "BCM5701 B2" }, 2604c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5701_B5, "BCM5701 B5" }, 2614c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5703_A0, "BCM5703 A0" }, 2624c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5703_A1, "BCM5703 A1" }, 2634c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5703_A2, "BCM5703 A2" }, 2644c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5703_A3, "BCM5703 A3" }, 2659e86676bSGleb Smirnoff { BGE_CHIPID_BCM5703_B0, "BCM5703 B0" }, 2664c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_A0, "BCM5704 A0" }, 2674c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_A1, "BCM5704 A1" }, 2684c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_A2, "BCM5704 A2" }, 2694c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_A3, "BCM5704 A3" }, 2704c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_B0, "BCM5704 B0" }, 2714c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5705_A0, "BCM5705 A0" }, 2724c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5705_A1, "BCM5705 A1" }, 2734c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5705_A2, "BCM5705 A2" }, 2744c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5705_A3, "BCM5705 A3" }, 2754c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_A0, "BCM5750 A0" }, 2764c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_A1, "BCM5750 A1" }, 2774c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_A3, "BCM5750 A3" }, 2784c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_B0, "BCM5750 B0" }, 2794c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_B1, "BCM5750 B1" }, 2804c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_C0, "BCM5750 C0" }, 2814c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_C1, "BCM5750 C1" }, 28242787b76SGleb Smirnoff { BGE_CHIPID_BCM5750_C2, "BCM5750 C2" }, 2834c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5714_A0, "BCM5714 A0" }, 2844c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5752_A0, "BCM5752 A0" }, 2854c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5752_A1, "BCM5752 A1" }, 2864c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5752_A2, "BCM5752 A2" }, 2874c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5714_B0, "BCM5714 B0" }, 2884c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5714_B3, "BCM5714 B3" }, 2894c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5715_A0, "BCM5715 A0" }, 2904c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5715_A1, "BCM5715 A1" }, 2910c4a1ef8SJung-uk Kim { BGE_CHIPID_BCM5715_A3, "BCM5715 A3" }, 2920c4a1ef8SJung-uk Kim { BGE_CHIPID_BCM5755_A0, "BCM5755 A0" }, 2930c4a1ef8SJung-uk Kim { BGE_CHIPID_BCM5755_A1, "BCM5755 A1" }, 2940c4a1ef8SJung-uk Kim { BGE_CHIPID_BCM5755_A2, "BCM5755 A2" }, 295bcc20328SJohn Baldwin { BGE_CHIPID_BCM5722_A0, "BCM5722 A0" }, 296a5779553SStanislav Sedov { BGE_CHIPID_BCM5761_A0, "BCM5761 A0" }, 297a5779553SStanislav Sedov { BGE_CHIPID_BCM5761_A1, "BCM5761 A1" }, 298a5779553SStanislav Sedov { BGE_CHIPID_BCM5784_A0, "BCM5784 A0" }, 299a5779553SStanislav Sedov { BGE_CHIPID_BCM5784_A1, "BCM5784 A1" }, 30081179070SJung-uk Kim /* 5754 and 5787 share the same ASIC ID */ 3016f8718a3SScott Long { BGE_CHIPID_BCM5787_A0, "BCM5754/5787 A0" }, 3026f8718a3SScott Long { BGE_CHIPID_BCM5787_A1, "BCM5754/5787 A1" }, 3036f8718a3SScott Long { BGE_CHIPID_BCM5787_A2, "BCM5754/5787 A2" }, 30438cc658fSJohn Baldwin { BGE_CHIPID_BCM5906_A1, "BCM5906 A1" }, 30538cc658fSJohn Baldwin { BGE_CHIPID_BCM5906_A2, "BCM5906 A2" }, 306a5779553SStanislav Sedov { BGE_CHIPID_BCM57780_A0, "BCM57780 A0" }, 307a5779553SStanislav Sedov { BGE_CHIPID_BCM57780_A1, "BCM57780 A1" }, 3084c0da0ffSGleb Smirnoff 3094c0da0ffSGleb Smirnoff { 0, NULL } 3104c0da0ffSGleb Smirnoff }; 3114c0da0ffSGleb Smirnoff 3124c0da0ffSGleb Smirnoff /* 3134c0da0ffSGleb Smirnoff * Some defaults for major revisions, so that newer steppings 3144c0da0ffSGleb Smirnoff * that we don't know about have a shot at working. 3154c0da0ffSGleb Smirnoff */ 3164c0da0ffSGleb Smirnoff static const struct bge_revision bge_majorrevs[] = { 3179e86676bSGleb Smirnoff { BGE_ASICREV_BCM5700, "unknown BCM5700" }, 3189e86676bSGleb Smirnoff { BGE_ASICREV_BCM5701, "unknown BCM5701" }, 3199e86676bSGleb Smirnoff { BGE_ASICREV_BCM5703, "unknown BCM5703" }, 3209e86676bSGleb Smirnoff { BGE_ASICREV_BCM5704, "unknown BCM5704" }, 3219e86676bSGleb Smirnoff { BGE_ASICREV_BCM5705, "unknown BCM5705" }, 3229e86676bSGleb Smirnoff { BGE_ASICREV_BCM5750, "unknown BCM5750" }, 3239e86676bSGleb Smirnoff { BGE_ASICREV_BCM5714_A0, "unknown BCM5714" }, 3249e86676bSGleb Smirnoff { BGE_ASICREV_BCM5752, "unknown BCM5752" }, 3259e86676bSGleb Smirnoff { BGE_ASICREV_BCM5780, "unknown BCM5780" }, 3269e86676bSGleb Smirnoff { BGE_ASICREV_BCM5714, "unknown BCM5714" }, 3279e86676bSGleb Smirnoff { BGE_ASICREV_BCM5755, "unknown BCM5755" }, 328a5779553SStanislav Sedov { BGE_ASICREV_BCM5761, "unknown BCM5761" }, 329a5779553SStanislav Sedov { BGE_ASICREV_BCM5784, "unknown BCM5784" }, 330a5779553SStanislav Sedov { BGE_ASICREV_BCM5785, "unknown BCM5785" }, 33181179070SJung-uk Kim /* 5754 and 5787 share the same ASIC ID */ 3326f8718a3SScott Long { BGE_ASICREV_BCM5787, "unknown BCM5754/5787" }, 33338cc658fSJohn Baldwin { BGE_ASICREV_BCM5906, "unknown BCM5906" }, 334a5779553SStanislav Sedov { BGE_ASICREV_BCM57780, "unknown BCM57780" }, 3354c0da0ffSGleb Smirnoff 3364c0da0ffSGleb Smirnoff { 0, NULL } 3374c0da0ffSGleb Smirnoff }; 3384c0da0ffSGleb Smirnoff 3390c8aa4eaSJung-uk Kim #define BGE_IS_JUMBO_CAPABLE(sc) ((sc)->bge_flags & BGE_FLAG_JUMBO) 3400c8aa4eaSJung-uk Kim #define BGE_IS_5700_FAMILY(sc) ((sc)->bge_flags & BGE_FLAG_5700_FAMILY) 3410c8aa4eaSJung-uk Kim #define BGE_IS_5705_PLUS(sc) ((sc)->bge_flags & BGE_FLAG_5705_PLUS) 3420c8aa4eaSJung-uk Kim #define BGE_IS_5714_FAMILY(sc) ((sc)->bge_flags & BGE_FLAG_5714_FAMILY) 3430c8aa4eaSJung-uk Kim #define BGE_IS_575X_PLUS(sc) ((sc)->bge_flags & BGE_FLAG_575X_PLUS) 344a5779553SStanislav Sedov #define BGE_IS_5755_PLUS(sc) ((sc)->bge_flags & BGE_FLAG_5755_PLUS) 3454c0da0ffSGleb Smirnoff 3464c0da0ffSGleb Smirnoff const struct bge_revision * bge_lookup_rev(uint32_t); 3474c0da0ffSGleb Smirnoff const struct bge_vendor * bge_lookup_vendor(uint16_t); 34838cc658fSJohn Baldwin 34938cc658fSJohn Baldwin typedef int (*bge_eaddr_fcn_t)(struct bge_softc *, uint8_t[]); 35038cc658fSJohn Baldwin 351e51a25f8SAlfred Perlstein static int bge_probe(device_t); 352e51a25f8SAlfred Perlstein static int bge_attach(device_t); 353e51a25f8SAlfred Perlstein static int bge_detach(device_t); 35414afefa3SPawel Jakub Dawidek static int bge_suspend(device_t); 35514afefa3SPawel Jakub Dawidek static int bge_resume(device_t); 3563f74909aSGleb Smirnoff static void bge_release_resources(struct bge_softc *); 357f41ac2beSBill Paul static void bge_dma_map_addr(void *, bus_dma_segment_t *, int, int); 3585b610048SPyun YongHyeon static int bge_dma_alloc(struct bge_softc *); 359f41ac2beSBill Paul static void bge_dma_free(struct bge_softc *); 3605b610048SPyun YongHyeon static int bge_dma_ring_alloc(struct bge_softc *, bus_size_t, bus_size_t, 3615b610048SPyun YongHyeon bus_dma_tag_t *, uint8_t **, bus_dmamap_t *, bus_addr_t *, const char *); 362f41ac2beSBill Paul 3635fea260fSMarius Strobl static int bge_get_eaddr_fw(struct bge_softc *sc, uint8_t ether_addr[]); 36438cc658fSJohn Baldwin static int bge_get_eaddr_mem(struct bge_softc *, uint8_t[]); 36538cc658fSJohn Baldwin static int bge_get_eaddr_nvram(struct bge_softc *, uint8_t[]); 36638cc658fSJohn Baldwin static int bge_get_eaddr_eeprom(struct bge_softc *, uint8_t[]); 36738cc658fSJohn Baldwin static int bge_get_eaddr(struct bge_softc *, uint8_t[]); 36838cc658fSJohn Baldwin 369b9c05fa5SPyun YongHyeon static void bge_txeof(struct bge_softc *, uint16_t); 370dfe0df9aSPyun YongHyeon static int bge_rxeof(struct bge_softc *, uint16_t, int); 37195d67482SBill Paul 3728cb1383cSDoug Ambrisko static void bge_asf_driver_up (struct bge_softc *); 373e51a25f8SAlfred Perlstein static void bge_tick(void *); 3742280c16bSPyun YongHyeon static void bge_stats_clear_regs(struct bge_softc *); 375e51a25f8SAlfred Perlstein static void bge_stats_update(struct bge_softc *); 3763f74909aSGleb Smirnoff static void bge_stats_update_regs(struct bge_softc *); 377*d598b626SPyun YongHyeon static struct mbuf *bge_check_short_dma(struct mbuf *); 3782e1d4df4SPyun YongHyeon static struct mbuf *bge_setup_tso(struct bge_softc *, struct mbuf *, 3792e1d4df4SPyun YongHyeon uint16_t *); 380676ad2c9SGleb Smirnoff static int bge_encap(struct bge_softc *, struct mbuf **, uint32_t *); 38195d67482SBill Paul 382e51a25f8SAlfred Perlstein static void bge_intr(void *); 383dfe0df9aSPyun YongHyeon static int bge_msi_intr(void *); 384dfe0df9aSPyun YongHyeon static void bge_intr_task(void *, int); 3850f9bd73bSSam Leffler static void bge_start_locked(struct ifnet *); 386e51a25f8SAlfred Perlstein static void bge_start(struct ifnet *); 387e51a25f8SAlfred Perlstein static int bge_ioctl(struct ifnet *, u_long, caddr_t); 3880f9bd73bSSam Leffler static void bge_init_locked(struct bge_softc *); 389e51a25f8SAlfred Perlstein static void bge_init(void *); 390e51a25f8SAlfred Perlstein static void bge_stop(struct bge_softc *); 391b74e67fbSGleb Smirnoff static void bge_watchdog(struct bge_softc *); 392b6c974e8SWarner Losh static int bge_shutdown(device_t); 39367d5e043SOleg Bulyzhin static int bge_ifmedia_upd_locked(struct ifnet *); 394e51a25f8SAlfred Perlstein static int bge_ifmedia_upd(struct ifnet *); 395e51a25f8SAlfred Perlstein static void bge_ifmedia_sts(struct ifnet *, struct ifmediareq *); 39695d67482SBill Paul 39738cc658fSJohn Baldwin static uint8_t bge_nvram_getbyte(struct bge_softc *, int, uint8_t *); 39838cc658fSJohn Baldwin static int bge_read_nvram(struct bge_softc *, caddr_t, int, int); 39938cc658fSJohn Baldwin 4003f74909aSGleb Smirnoff static uint8_t bge_eeprom_getbyte(struct bge_softc *, int, uint8_t *); 401e51a25f8SAlfred Perlstein static int bge_read_eeprom(struct bge_softc *, caddr_t, int, int); 40295d67482SBill Paul 4033e9b1bcaSJung-uk Kim static void bge_setpromisc(struct bge_softc *); 404e51a25f8SAlfred Perlstein static void bge_setmulti(struct bge_softc *); 405cb2eacc7SYaroslav Tykhiy static void bge_setvlan(struct bge_softc *); 40695d67482SBill Paul 407e0b7b101SPyun YongHyeon static __inline void bge_rxreuse_std(struct bge_softc *, int); 408e0b7b101SPyun YongHyeon static __inline void bge_rxreuse_jumbo(struct bge_softc *, int); 409943787f3SPyun YongHyeon static int bge_newbuf_std(struct bge_softc *, int); 410943787f3SPyun YongHyeon static int bge_newbuf_jumbo(struct bge_softc *, int); 411e51a25f8SAlfred Perlstein static int bge_init_rx_ring_std(struct bge_softc *); 412e51a25f8SAlfred Perlstein static void bge_free_rx_ring_std(struct bge_softc *); 413e51a25f8SAlfred Perlstein static int bge_init_rx_ring_jumbo(struct bge_softc *); 414e51a25f8SAlfred Perlstein static void bge_free_rx_ring_jumbo(struct bge_softc *); 415e51a25f8SAlfred Perlstein static void bge_free_tx_ring(struct bge_softc *); 416e51a25f8SAlfred Perlstein static int bge_init_tx_ring(struct bge_softc *); 41795d67482SBill Paul 418e51a25f8SAlfred Perlstein static int bge_chipinit(struct bge_softc *); 419e51a25f8SAlfred Perlstein static int bge_blockinit(struct bge_softc *); 42095d67482SBill Paul 4215fea260fSMarius Strobl static int bge_has_eaddr(struct bge_softc *); 4223f74909aSGleb Smirnoff static uint32_t bge_readmem_ind(struct bge_softc *, int); 423e51a25f8SAlfred Perlstein static void bge_writemem_ind(struct bge_softc *, int, int); 42438cc658fSJohn Baldwin static void bge_writembx(struct bge_softc *, int, int); 42595d67482SBill Paul #ifdef notdef 4263f74909aSGleb Smirnoff static uint32_t bge_readreg_ind(struct bge_softc *, int); 42795d67482SBill Paul #endif 4289ba784dbSScott Long static void bge_writemem_direct(struct bge_softc *, int, int); 429e51a25f8SAlfred Perlstein static void bge_writereg_ind(struct bge_softc *, int, int); 43095d67482SBill Paul 431e51a25f8SAlfred Perlstein static int bge_miibus_readreg(device_t, int, int); 432e51a25f8SAlfred Perlstein static int bge_miibus_writereg(device_t, int, int, int); 433e51a25f8SAlfred Perlstein static void bge_miibus_statchg(device_t); 43475719184SGleb Smirnoff #ifdef DEVICE_POLLING 4351abcdbd1SAttilio Rao static int bge_poll(struct ifnet *ifp, enum poll_cmd cmd, int count); 43675719184SGleb Smirnoff #endif 43795d67482SBill Paul 4388cb1383cSDoug Ambrisko #define BGE_RESET_START 1 4398cb1383cSDoug Ambrisko #define BGE_RESET_STOP 2 4408cb1383cSDoug Ambrisko static void bge_sig_post_reset(struct bge_softc *, int); 4418cb1383cSDoug Ambrisko static void bge_sig_legacy(struct bge_softc *, int); 4428cb1383cSDoug Ambrisko static void bge_sig_pre_reset(struct bge_softc *, int); 443797ab05eSPyun YongHyeon static void bge_stop_fw(struct bge_softc *); 4448cb1383cSDoug Ambrisko static int bge_reset(struct bge_softc *); 445dab5cd05SOleg Bulyzhin static void bge_link_upd(struct bge_softc *); 44695d67482SBill Paul 4476f8718a3SScott Long /* 4486f8718a3SScott Long * The BGE_REGISTER_DEBUG option is only for low-level debugging. It may 4496f8718a3SScott Long * leak information to untrusted users. It is also known to cause alignment 4506f8718a3SScott Long * traps on certain architectures. 4516f8718a3SScott Long */ 4526f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG 4536f8718a3SScott Long static int bge_sysctl_debug_info(SYSCTL_HANDLER_ARGS); 4546f8718a3SScott Long static int bge_sysctl_reg_read(SYSCTL_HANDLER_ARGS); 4556f8718a3SScott Long static int bge_sysctl_mem_read(SYSCTL_HANDLER_ARGS); 4566f8718a3SScott Long #endif 4576f8718a3SScott Long static void bge_add_sysctls(struct bge_softc *); 4582280c16bSPyun YongHyeon static void bge_add_sysctl_stats_regs(struct bge_softc *, 4592280c16bSPyun YongHyeon struct sysctl_ctx_list *, struct sysctl_oid_list *); 4602280c16bSPyun YongHyeon static void bge_add_sysctl_stats(struct bge_softc *, struct sysctl_ctx_list *, 4612280c16bSPyun YongHyeon struct sysctl_oid_list *); 462763757b2SScott Long static int bge_sysctl_stats(SYSCTL_HANDLER_ARGS); 4636f8718a3SScott Long 46495d67482SBill Paul static device_method_t bge_methods[] = { 46595d67482SBill Paul /* Device interface */ 46695d67482SBill Paul DEVMETHOD(device_probe, bge_probe), 46795d67482SBill Paul DEVMETHOD(device_attach, bge_attach), 46895d67482SBill Paul DEVMETHOD(device_detach, bge_detach), 46995d67482SBill Paul DEVMETHOD(device_shutdown, bge_shutdown), 47014afefa3SPawel Jakub Dawidek DEVMETHOD(device_suspend, bge_suspend), 47114afefa3SPawel Jakub Dawidek DEVMETHOD(device_resume, bge_resume), 47295d67482SBill Paul 47395d67482SBill Paul /* bus interface */ 47495d67482SBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 47595d67482SBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 47695d67482SBill Paul 47795d67482SBill Paul /* MII interface */ 47895d67482SBill Paul DEVMETHOD(miibus_readreg, bge_miibus_readreg), 47995d67482SBill Paul DEVMETHOD(miibus_writereg, bge_miibus_writereg), 48095d67482SBill Paul DEVMETHOD(miibus_statchg, bge_miibus_statchg), 48195d67482SBill Paul 48295d67482SBill Paul { 0, 0 } 48395d67482SBill Paul }; 48495d67482SBill Paul 48595d67482SBill Paul static driver_t bge_driver = { 48695d67482SBill Paul "bge", 48795d67482SBill Paul bge_methods, 48895d67482SBill Paul sizeof(struct bge_softc) 48995d67482SBill Paul }; 49095d67482SBill Paul 49195d67482SBill Paul static devclass_t bge_devclass; 49295d67482SBill Paul 493f246e4a1SMatthew N. Dodd DRIVER_MODULE(bge, pci, bge_driver, bge_devclass, 0, 0); 49495d67482SBill Paul DRIVER_MODULE(miibus, bge, miibus_driver, miibus_devclass, 0, 0); 49595d67482SBill Paul 496f1a7e6d5SScott Long static int bge_allow_asf = 1; 497f1a7e6d5SScott Long 498f1a7e6d5SScott Long TUNABLE_INT("hw.bge.allow_asf", &bge_allow_asf); 499f1a7e6d5SScott Long 500f1a7e6d5SScott Long SYSCTL_NODE(_hw, OID_AUTO, bge, CTLFLAG_RD, 0, "BGE driver parameters"); 501f1a7e6d5SScott Long SYSCTL_INT(_hw_bge, OID_AUTO, allow_asf, CTLFLAG_RD, &bge_allow_asf, 0, 502f1a7e6d5SScott Long "Allow ASF mode if available"); 503c4529f41SMichael Reifenberger 50408013fd3SMarius Strobl #define SPARC64_BLADE_1500_MODEL "SUNW,Sun-Blade-1500" 50508013fd3SMarius Strobl #define SPARC64_BLADE_1500_PATH_BGE "/pci@1f,700000/network@2" 50608013fd3SMarius Strobl #define SPARC64_BLADE_2500_MODEL "SUNW,Sun-Blade-2500" 50708013fd3SMarius Strobl #define SPARC64_BLADE_2500_PATH_BGE "/pci@1c,600000/network@3" 50808013fd3SMarius Strobl #define SPARC64_OFW_SUBVENDOR "subsystem-vendor-id" 50908013fd3SMarius Strobl 51008013fd3SMarius Strobl static int 5115fea260fSMarius Strobl bge_has_eaddr(struct bge_softc *sc) 51208013fd3SMarius Strobl { 51308013fd3SMarius Strobl #ifdef __sparc64__ 51408013fd3SMarius Strobl char buf[sizeof(SPARC64_BLADE_1500_PATH_BGE)]; 51508013fd3SMarius Strobl device_t dev; 51608013fd3SMarius Strobl uint32_t subvendor; 51708013fd3SMarius Strobl 51808013fd3SMarius Strobl dev = sc->bge_dev; 51908013fd3SMarius Strobl 52008013fd3SMarius Strobl /* 52108013fd3SMarius Strobl * The on-board BGEs found in sun4u machines aren't fitted with 52208013fd3SMarius Strobl * an EEPROM which means that we have to obtain the MAC address 52308013fd3SMarius Strobl * via OFW and that some tests will always fail. We distinguish 52408013fd3SMarius Strobl * such BGEs by the subvendor ID, which also has to be obtained 52508013fd3SMarius Strobl * from OFW instead of the PCI configuration space as the latter 52608013fd3SMarius Strobl * indicates Broadcom as the subvendor of the netboot interface. 52708013fd3SMarius Strobl * For early Blade 1500 and 2500 we even have to check the OFW 52808013fd3SMarius Strobl * device path as the subvendor ID always defaults to Broadcom 52908013fd3SMarius Strobl * there. 53008013fd3SMarius Strobl */ 53108013fd3SMarius Strobl if (OF_getprop(ofw_bus_get_node(dev), SPARC64_OFW_SUBVENDOR, 53208013fd3SMarius Strobl &subvendor, sizeof(subvendor)) == sizeof(subvendor) && 5332d857b9bSMarius Strobl (subvendor == FJTSU_VENDORID || subvendor == SUN_VENDORID)) 53408013fd3SMarius Strobl return (0); 53508013fd3SMarius Strobl memset(buf, 0, sizeof(buf)); 53608013fd3SMarius Strobl if (OF_package_to_path(ofw_bus_get_node(dev), buf, sizeof(buf)) > 0) { 53708013fd3SMarius Strobl if (strcmp(sparc64_model, SPARC64_BLADE_1500_MODEL) == 0 && 53808013fd3SMarius Strobl strcmp(buf, SPARC64_BLADE_1500_PATH_BGE) == 0) 53908013fd3SMarius Strobl return (0); 54008013fd3SMarius Strobl if (strcmp(sparc64_model, SPARC64_BLADE_2500_MODEL) == 0 && 54108013fd3SMarius Strobl strcmp(buf, SPARC64_BLADE_2500_PATH_BGE) == 0) 54208013fd3SMarius Strobl return (0); 54308013fd3SMarius Strobl } 54408013fd3SMarius Strobl #endif 54508013fd3SMarius Strobl return (1); 54608013fd3SMarius Strobl } 54708013fd3SMarius Strobl 5483f74909aSGleb Smirnoff static uint32_t 5493f74909aSGleb Smirnoff bge_readmem_ind(struct bge_softc *sc, int off) 55095d67482SBill Paul { 55195d67482SBill Paul device_t dev; 5526f8718a3SScott Long uint32_t val; 55395d67482SBill Paul 554a4431ebaSPyun YongHyeon if (sc->bge_asicrev == BGE_ASICREV_BCM5906 && 555a4431ebaSPyun YongHyeon off >= BGE_STATS_BLOCK && off < BGE_SEND_RING_1_TO_4) 556a4431ebaSPyun YongHyeon return (0); 557a4431ebaSPyun YongHyeon 55895d67482SBill Paul dev = sc->bge_dev; 55995d67482SBill Paul 56095d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4); 5616f8718a3SScott Long val = pci_read_config(dev, BGE_PCI_MEMWIN_DATA, 4); 5626f8718a3SScott Long pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4); 5636f8718a3SScott Long return (val); 56495d67482SBill Paul } 56595d67482SBill Paul 56695d67482SBill Paul static void 5673f74909aSGleb Smirnoff bge_writemem_ind(struct bge_softc *sc, int off, int val) 56895d67482SBill Paul { 56995d67482SBill Paul device_t dev; 57095d67482SBill Paul 571a4431ebaSPyun YongHyeon if (sc->bge_asicrev == BGE_ASICREV_BCM5906 && 572a4431ebaSPyun YongHyeon off >= BGE_STATS_BLOCK && off < BGE_SEND_RING_1_TO_4) 573a4431ebaSPyun YongHyeon return; 574a4431ebaSPyun YongHyeon 57595d67482SBill Paul dev = sc->bge_dev; 57695d67482SBill Paul 57795d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4); 57895d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_DATA, val, 4); 5796f8718a3SScott Long pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4); 58095d67482SBill Paul } 58195d67482SBill Paul 58295d67482SBill Paul #ifdef notdef 5833f74909aSGleb Smirnoff static uint32_t 5843f74909aSGleb Smirnoff bge_readreg_ind(struct bge_softc *sc, int off) 58595d67482SBill Paul { 58695d67482SBill Paul device_t dev; 58795d67482SBill Paul 58895d67482SBill Paul dev = sc->bge_dev; 58995d67482SBill Paul 59095d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4); 59195d67482SBill Paul return (pci_read_config(dev, BGE_PCI_REG_DATA, 4)); 59295d67482SBill Paul } 59395d67482SBill Paul #endif 59495d67482SBill Paul 59595d67482SBill Paul static void 5963f74909aSGleb Smirnoff bge_writereg_ind(struct bge_softc *sc, int off, int val) 59795d67482SBill Paul { 59895d67482SBill Paul device_t dev; 59995d67482SBill Paul 60095d67482SBill Paul dev = sc->bge_dev; 60195d67482SBill Paul 60295d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4); 60395d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_DATA, val, 4); 60495d67482SBill Paul } 60595d67482SBill Paul 6066f8718a3SScott Long static void 6076f8718a3SScott Long bge_writemem_direct(struct bge_softc *sc, int off, int val) 6086f8718a3SScott Long { 6096f8718a3SScott Long CSR_WRITE_4(sc, off, val); 6106f8718a3SScott Long } 6116f8718a3SScott Long 61238cc658fSJohn Baldwin static void 61338cc658fSJohn Baldwin bge_writembx(struct bge_softc *sc, int off, int val) 61438cc658fSJohn Baldwin { 61538cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906) 61638cc658fSJohn Baldwin off += BGE_LPMBX_IRQ0_HI - BGE_MBX_IRQ0_HI; 61738cc658fSJohn Baldwin 61838cc658fSJohn Baldwin CSR_WRITE_4(sc, off, val); 61938cc658fSJohn Baldwin } 62038cc658fSJohn Baldwin 621f41ac2beSBill Paul /* 622f41ac2beSBill Paul * Map a single buffer address. 623f41ac2beSBill Paul */ 624f41ac2beSBill Paul 625f41ac2beSBill Paul static void 6263f74909aSGleb Smirnoff bge_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 627f41ac2beSBill Paul { 628f41ac2beSBill Paul struct bge_dmamap_arg *ctx; 629f41ac2beSBill Paul 630f41ac2beSBill Paul if (error) 631f41ac2beSBill Paul return; 632f41ac2beSBill Paul 6335b610048SPyun YongHyeon KASSERT(nseg == 1, ("%s: %d segments returned!", __func__, nseg)); 6345b610048SPyun YongHyeon 635f41ac2beSBill Paul ctx = arg; 636f41ac2beSBill Paul ctx->bge_busaddr = segs->ds_addr; 637f41ac2beSBill Paul } 638f41ac2beSBill Paul 63938cc658fSJohn Baldwin static uint8_t 64038cc658fSJohn Baldwin bge_nvram_getbyte(struct bge_softc *sc, int addr, uint8_t *dest) 64138cc658fSJohn Baldwin { 64238cc658fSJohn Baldwin uint32_t access, byte = 0; 64338cc658fSJohn Baldwin int i; 64438cc658fSJohn Baldwin 64538cc658fSJohn Baldwin /* Lock. */ 64638cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_NVRAM_SWARB, BGE_NVRAMSWARB_SET1); 64738cc658fSJohn Baldwin for (i = 0; i < 8000; i++) { 64838cc658fSJohn Baldwin if (CSR_READ_4(sc, BGE_NVRAM_SWARB) & BGE_NVRAMSWARB_GNT1) 64938cc658fSJohn Baldwin break; 65038cc658fSJohn Baldwin DELAY(20); 65138cc658fSJohn Baldwin } 65238cc658fSJohn Baldwin if (i == 8000) 65338cc658fSJohn Baldwin return (1); 65438cc658fSJohn Baldwin 65538cc658fSJohn Baldwin /* Enable access. */ 65638cc658fSJohn Baldwin access = CSR_READ_4(sc, BGE_NVRAM_ACCESS); 65738cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_NVRAM_ACCESS, access | BGE_NVRAMACC_ENABLE); 65838cc658fSJohn Baldwin 65938cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_NVRAM_ADDR, addr & 0xfffffffc); 66038cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_NVRAM_CMD, BGE_NVRAM_READCMD); 66138cc658fSJohn Baldwin for (i = 0; i < BGE_TIMEOUT * 10; i++) { 66238cc658fSJohn Baldwin DELAY(10); 66338cc658fSJohn Baldwin if (CSR_READ_4(sc, BGE_NVRAM_CMD) & BGE_NVRAMCMD_DONE) { 66438cc658fSJohn Baldwin DELAY(10); 66538cc658fSJohn Baldwin break; 66638cc658fSJohn Baldwin } 66738cc658fSJohn Baldwin } 66838cc658fSJohn Baldwin 66938cc658fSJohn Baldwin if (i == BGE_TIMEOUT * 10) { 67038cc658fSJohn Baldwin if_printf(sc->bge_ifp, "nvram read timed out\n"); 67138cc658fSJohn Baldwin return (1); 67238cc658fSJohn Baldwin } 67338cc658fSJohn Baldwin 67438cc658fSJohn Baldwin /* Get result. */ 67538cc658fSJohn Baldwin byte = CSR_READ_4(sc, BGE_NVRAM_RDDATA); 67638cc658fSJohn Baldwin 67738cc658fSJohn Baldwin *dest = (bswap32(byte) >> ((addr % 4) * 8)) & 0xFF; 67838cc658fSJohn Baldwin 67938cc658fSJohn Baldwin /* Disable access. */ 68038cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_NVRAM_ACCESS, access); 68138cc658fSJohn Baldwin 68238cc658fSJohn Baldwin /* Unlock. */ 68338cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_NVRAM_SWARB, BGE_NVRAMSWARB_CLR1); 68438cc658fSJohn Baldwin CSR_READ_4(sc, BGE_NVRAM_SWARB); 68538cc658fSJohn Baldwin 68638cc658fSJohn Baldwin return (0); 68738cc658fSJohn Baldwin } 68838cc658fSJohn Baldwin 68938cc658fSJohn Baldwin /* 69038cc658fSJohn Baldwin * Read a sequence of bytes from NVRAM. 69138cc658fSJohn Baldwin */ 69238cc658fSJohn Baldwin static int 69338cc658fSJohn Baldwin bge_read_nvram(struct bge_softc *sc, caddr_t dest, int off, int cnt) 69438cc658fSJohn Baldwin { 69538cc658fSJohn Baldwin int err = 0, i; 69638cc658fSJohn Baldwin uint8_t byte = 0; 69738cc658fSJohn Baldwin 69838cc658fSJohn Baldwin if (sc->bge_asicrev != BGE_ASICREV_BCM5906) 69938cc658fSJohn Baldwin return (1); 70038cc658fSJohn Baldwin 70138cc658fSJohn Baldwin for (i = 0; i < cnt; i++) { 70238cc658fSJohn Baldwin err = bge_nvram_getbyte(sc, off + i, &byte); 70338cc658fSJohn Baldwin if (err) 70438cc658fSJohn Baldwin break; 70538cc658fSJohn Baldwin *(dest + i) = byte; 70638cc658fSJohn Baldwin } 70738cc658fSJohn Baldwin 70838cc658fSJohn Baldwin return (err ? 1 : 0); 70938cc658fSJohn Baldwin } 71038cc658fSJohn Baldwin 71195d67482SBill Paul /* 71295d67482SBill Paul * Read a byte of data stored in the EEPROM at address 'addr.' The 71395d67482SBill Paul * BCM570x supports both the traditional bitbang interface and an 71495d67482SBill Paul * auto access interface for reading the EEPROM. We use the auto 71595d67482SBill Paul * access method. 71695d67482SBill Paul */ 7173f74909aSGleb Smirnoff static uint8_t 7183f74909aSGleb Smirnoff bge_eeprom_getbyte(struct bge_softc *sc, int addr, uint8_t *dest) 71995d67482SBill Paul { 72095d67482SBill Paul int i; 7213f74909aSGleb Smirnoff uint32_t byte = 0; 72295d67482SBill Paul 72395d67482SBill Paul /* 72495d67482SBill Paul * Enable use of auto EEPROM access so we can avoid 72595d67482SBill Paul * having to use the bitbang method. 72695d67482SBill Paul */ 72795d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_AUTO_EEPROM); 72895d67482SBill Paul 72995d67482SBill Paul /* Reset the EEPROM, load the clock period. */ 73095d67482SBill Paul CSR_WRITE_4(sc, BGE_EE_ADDR, 73195d67482SBill Paul BGE_EEADDR_RESET | BGE_EEHALFCLK(BGE_HALFCLK_384SCL)); 73295d67482SBill Paul DELAY(20); 73395d67482SBill Paul 73495d67482SBill Paul /* Issue the read EEPROM command. */ 73595d67482SBill Paul CSR_WRITE_4(sc, BGE_EE_ADDR, BGE_EE_READCMD | addr); 73695d67482SBill Paul 73795d67482SBill Paul /* Wait for completion */ 73895d67482SBill Paul for(i = 0; i < BGE_TIMEOUT * 10; i++) { 73995d67482SBill Paul DELAY(10); 74095d67482SBill Paul if (CSR_READ_4(sc, BGE_EE_ADDR) & BGE_EEADDR_DONE) 74195d67482SBill Paul break; 74295d67482SBill Paul } 74395d67482SBill Paul 744d5d23857SJung-uk Kim if (i == BGE_TIMEOUT * 10) { 745fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "EEPROM read timed out\n"); 746f6789fbaSPyun YongHyeon return (1); 74795d67482SBill Paul } 74895d67482SBill Paul 74995d67482SBill Paul /* Get result. */ 75095d67482SBill Paul byte = CSR_READ_4(sc, BGE_EE_DATA); 75195d67482SBill Paul 7520c8aa4eaSJung-uk Kim *dest = (byte >> ((addr % 4) * 8)) & 0xFF; 75395d67482SBill Paul 75495d67482SBill Paul return (0); 75595d67482SBill Paul } 75695d67482SBill Paul 75795d67482SBill Paul /* 75895d67482SBill Paul * Read a sequence of bytes from the EEPROM. 75995d67482SBill Paul */ 76095d67482SBill Paul static int 7613f74909aSGleb Smirnoff bge_read_eeprom(struct bge_softc *sc, caddr_t dest, int off, int cnt) 76295d67482SBill Paul { 7633f74909aSGleb Smirnoff int i, error = 0; 7643f74909aSGleb Smirnoff uint8_t byte = 0; 76595d67482SBill Paul 76695d67482SBill Paul for (i = 0; i < cnt; i++) { 7673f74909aSGleb Smirnoff error = bge_eeprom_getbyte(sc, off + i, &byte); 7683f74909aSGleb Smirnoff if (error) 76995d67482SBill Paul break; 77095d67482SBill Paul *(dest + i) = byte; 77195d67482SBill Paul } 77295d67482SBill Paul 7733f74909aSGleb Smirnoff return (error ? 1 : 0); 77495d67482SBill Paul } 77595d67482SBill Paul 77695d67482SBill Paul static int 7773f74909aSGleb Smirnoff bge_miibus_readreg(device_t dev, int phy, int reg) 77895d67482SBill Paul { 77995d67482SBill Paul struct bge_softc *sc; 780a813ed78SPyun YongHyeon uint32_t val; 78195d67482SBill Paul int i; 78295d67482SBill Paul 78395d67482SBill Paul sc = device_get_softc(dev); 78495d67482SBill Paul 785a813ed78SPyun YongHyeon /* Clear the autopoll bit if set, otherwise may trigger PCI errors. */ 786a813ed78SPyun YongHyeon if ((sc->bge_mi_mode & BGE_MIMODE_AUTOPOLL) != 0) { 787a813ed78SPyun YongHyeon CSR_WRITE_4(sc, BGE_MI_MODE, 788a813ed78SPyun YongHyeon sc->bge_mi_mode & ~BGE_MIMODE_AUTOPOLL); 789a813ed78SPyun YongHyeon DELAY(80); 79037ceeb4dSPaul Saab } 79137ceeb4dSPaul Saab 79295d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_READ | BGE_MICOMM_BUSY | 79395d67482SBill Paul BGE_MIPHY(phy) | BGE_MIREG(reg)); 79495d67482SBill Paul 795a813ed78SPyun YongHyeon /* Poll for the PHY register access to complete. */ 79695d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 797d5d23857SJung-uk Kim DELAY(10); 79895d67482SBill Paul val = CSR_READ_4(sc, BGE_MI_COMM); 799a813ed78SPyun YongHyeon if ((val & BGE_MICOMM_BUSY) == 0) { 800a813ed78SPyun YongHyeon DELAY(5); 801a813ed78SPyun YongHyeon val = CSR_READ_4(sc, BGE_MI_COMM); 80295d67482SBill Paul break; 80395d67482SBill Paul } 804a813ed78SPyun YongHyeon } 80595d67482SBill Paul 80695d67482SBill Paul if (i == BGE_TIMEOUT) { 8075fea260fSMarius Strobl device_printf(sc->bge_dev, 8085fea260fSMarius Strobl "PHY read timed out (phy %d, reg %d, val 0x%08x)\n", 8095fea260fSMarius Strobl phy, reg, val); 81037ceeb4dSPaul Saab val = 0; 81195d67482SBill Paul } 81295d67482SBill Paul 813a813ed78SPyun YongHyeon /* Restore the autopoll bit if necessary. */ 814a813ed78SPyun YongHyeon if ((sc->bge_mi_mode & BGE_MIMODE_AUTOPOLL) != 0) { 815a813ed78SPyun YongHyeon CSR_WRITE_4(sc, BGE_MI_MODE, sc->bge_mi_mode); 816a813ed78SPyun YongHyeon DELAY(80); 81737ceeb4dSPaul Saab } 81837ceeb4dSPaul Saab 81995d67482SBill Paul if (val & BGE_MICOMM_READFAIL) 82095d67482SBill Paul return (0); 82195d67482SBill Paul 8220c8aa4eaSJung-uk Kim return (val & 0xFFFF); 82395d67482SBill Paul } 82495d67482SBill Paul 82595d67482SBill Paul static int 8263f74909aSGleb Smirnoff bge_miibus_writereg(device_t dev, int phy, int reg, int val) 82795d67482SBill Paul { 82895d67482SBill Paul struct bge_softc *sc; 82995d67482SBill Paul int i; 83095d67482SBill Paul 83195d67482SBill Paul sc = device_get_softc(dev); 83295d67482SBill Paul 83338cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906 && 83438cc658fSJohn Baldwin (reg == BRGPHY_MII_1000CTL || reg == BRGPHY_MII_AUXCTL)) 83538cc658fSJohn Baldwin return (0); 83638cc658fSJohn Baldwin 837a813ed78SPyun YongHyeon /* Clear the autopoll bit if set, otherwise may trigger PCI errors. */ 838a813ed78SPyun YongHyeon if ((sc->bge_mi_mode & BGE_MIMODE_AUTOPOLL) != 0) { 839a813ed78SPyun YongHyeon CSR_WRITE_4(sc, BGE_MI_MODE, 840a813ed78SPyun YongHyeon sc->bge_mi_mode & ~BGE_MIMODE_AUTOPOLL); 841a813ed78SPyun YongHyeon DELAY(80); 84237ceeb4dSPaul Saab } 84337ceeb4dSPaul Saab 84495d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_WRITE | BGE_MICOMM_BUSY | 84595d67482SBill Paul BGE_MIPHY(phy) | BGE_MIREG(reg) | val); 84695d67482SBill Paul 84795d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 848d5d23857SJung-uk Kim DELAY(10); 84938cc658fSJohn Baldwin if (!(CSR_READ_4(sc, BGE_MI_COMM) & BGE_MICOMM_BUSY)) { 85038cc658fSJohn Baldwin DELAY(5); 85138cc658fSJohn Baldwin CSR_READ_4(sc, BGE_MI_COMM); /* dummy read */ 85295d67482SBill Paul break; 853d5d23857SJung-uk Kim } 85438cc658fSJohn Baldwin } 855d5d23857SJung-uk Kim 856a813ed78SPyun YongHyeon /* Restore the autopoll bit if necessary. */ 857a813ed78SPyun YongHyeon if ((sc->bge_mi_mode & BGE_MIMODE_AUTOPOLL) != 0) { 858a813ed78SPyun YongHyeon CSR_WRITE_4(sc, BGE_MI_MODE, sc->bge_mi_mode); 859a813ed78SPyun YongHyeon DELAY(80); 860a813ed78SPyun YongHyeon } 861a813ed78SPyun YongHyeon 862a813ed78SPyun YongHyeon if (i == BGE_TIMEOUT) 86338cc658fSJohn Baldwin device_printf(sc->bge_dev, 86438cc658fSJohn Baldwin "PHY write timed out (phy %d, reg %d, val %d)\n", 86538cc658fSJohn Baldwin phy, reg, val); 86637ceeb4dSPaul Saab 86795d67482SBill Paul return (0); 86895d67482SBill Paul } 86995d67482SBill Paul 87095d67482SBill Paul static void 8713f74909aSGleb Smirnoff bge_miibus_statchg(device_t dev) 87295d67482SBill Paul { 87395d67482SBill Paul struct bge_softc *sc; 87495d67482SBill Paul struct mii_data *mii; 87595d67482SBill Paul sc = device_get_softc(dev); 87695d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 87795d67482SBill Paul 878d4f5240aSPyun YongHyeon if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) == 879d4f5240aSPyun YongHyeon (IFM_ACTIVE | IFM_AVALID)) { 880d4f5240aSPyun YongHyeon switch (IFM_SUBTYPE(mii->mii_media_active)) { 881d4f5240aSPyun YongHyeon case IFM_10_T: 882d4f5240aSPyun YongHyeon case IFM_100_TX: 883d4f5240aSPyun YongHyeon sc->bge_link = 1; 884d4f5240aSPyun YongHyeon break; 885d4f5240aSPyun YongHyeon case IFM_1000_T: 886d4f5240aSPyun YongHyeon case IFM_1000_SX: 887d4f5240aSPyun YongHyeon case IFM_2500_SX: 888d4f5240aSPyun YongHyeon if (sc->bge_asicrev != BGE_ASICREV_BCM5906) 889d4f5240aSPyun YongHyeon sc->bge_link = 1; 890d4f5240aSPyun YongHyeon else 891d4f5240aSPyun YongHyeon sc->bge_link = 0; 892d4f5240aSPyun YongHyeon break; 893d4f5240aSPyun YongHyeon default: 894d4f5240aSPyun YongHyeon sc->bge_link = 0; 895d4f5240aSPyun YongHyeon break; 896d4f5240aSPyun YongHyeon } 897d4f5240aSPyun YongHyeon } else 898d4f5240aSPyun YongHyeon sc->bge_link = 0; 899d4f5240aSPyun YongHyeon if (sc->bge_link == 0) 900d4f5240aSPyun YongHyeon return; 90195d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_PORTMODE); 902ea3b4127SPyun YongHyeon if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T || 903ea3b4127SPyun YongHyeon IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_SX) 90495d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_GMII); 9053f74909aSGleb Smirnoff else 90695d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_MII); 90795d67482SBill Paul 9086854be25SPyun YongHyeon if (IFM_OPTIONS(mii->mii_media_active & IFM_FDX) != 0) { 90995d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX); 9106854be25SPyun YongHyeon if (IFM_OPTIONS(mii->mii_media_active) & IFM_FLAG1) 9116854be25SPyun YongHyeon BGE_SETBIT(sc, BGE_TX_MODE, BGE_TXMODE_FLOWCTL_ENABLE); 9123f74909aSGleb Smirnoff else 9136854be25SPyun YongHyeon BGE_CLRBIT(sc, BGE_TX_MODE, BGE_TXMODE_FLOWCTL_ENABLE); 9146854be25SPyun YongHyeon if (IFM_OPTIONS(mii->mii_media_active) & IFM_FLAG0) 9156854be25SPyun YongHyeon BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_FLOWCTL_ENABLE); 9166854be25SPyun YongHyeon else 9176854be25SPyun YongHyeon BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_FLOWCTL_ENABLE); 9186854be25SPyun YongHyeon } else { 91995d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX); 9206854be25SPyun YongHyeon BGE_CLRBIT(sc, BGE_TX_MODE, BGE_TXMODE_FLOWCTL_ENABLE); 9216854be25SPyun YongHyeon BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_FLOWCTL_ENABLE); 9226854be25SPyun YongHyeon } 92395d67482SBill Paul } 92495d67482SBill Paul 92595d67482SBill Paul /* 92695d67482SBill Paul * Intialize a standard receive ring descriptor. 92795d67482SBill Paul */ 92895d67482SBill Paul static int 929943787f3SPyun YongHyeon bge_newbuf_std(struct bge_softc *sc, int i) 93095d67482SBill Paul { 931943787f3SPyun YongHyeon struct mbuf *m; 93295d67482SBill Paul struct bge_rx_bd *r; 933a23634a1SPyun YongHyeon bus_dma_segment_t segs[1]; 934943787f3SPyun YongHyeon bus_dmamap_t map; 935a23634a1SPyun YongHyeon int error, nsegs; 93695d67482SBill Paul 937943787f3SPyun YongHyeon m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 938943787f3SPyun YongHyeon if (m == NULL) 93995d67482SBill Paul return (ENOBUFS); 940943787f3SPyun YongHyeon m->m_len = m->m_pkthdr.len = MCLBYTES; 941652ae483SGleb Smirnoff if ((sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) == 0) 942943787f3SPyun YongHyeon m_adj(m, ETHER_ALIGN); 943943787f3SPyun YongHyeon 9440ac56796SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_rx_mtag, 945943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_std_sparemap, m, segs, &nsegs, 0); 946a23634a1SPyun YongHyeon if (error != 0) { 947943787f3SPyun YongHyeon m_freem(m); 948a23634a1SPyun YongHyeon return (error); 949f41ac2beSBill Paul } 950943787f3SPyun YongHyeon if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) { 951943787f3SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_rx_mtag, 952943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_std_dmamap[i], BUS_DMASYNC_POSTREAD); 953943787f3SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_rx_mtag, 954943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_std_dmamap[i]); 955943787f3SPyun YongHyeon } 956943787f3SPyun YongHyeon map = sc->bge_cdata.bge_rx_std_dmamap[i]; 957943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_std_dmamap[i] = sc->bge_cdata.bge_rx_std_sparemap; 958943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_std_sparemap = map; 959943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_std_chain[i] = m; 960e0b7b101SPyun YongHyeon sc->bge_cdata.bge_rx_std_seglen[i] = segs[0].ds_len; 961943787f3SPyun YongHyeon r = &sc->bge_ldata.bge_rx_std_ring[sc->bge_std]; 962a23634a1SPyun YongHyeon r->bge_addr.bge_addr_lo = BGE_ADDR_LO(segs[0].ds_addr); 963a23634a1SPyun YongHyeon r->bge_addr.bge_addr_hi = BGE_ADDR_HI(segs[0].ds_addr); 964e907febfSPyun YongHyeon r->bge_flags = BGE_RXBDFLAG_END; 965a23634a1SPyun YongHyeon r->bge_len = segs[0].ds_len; 966e907febfSPyun YongHyeon r->bge_idx = i; 967f41ac2beSBill Paul 9680ac56796SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_rx_mtag, 969943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_std_dmamap[i], BUS_DMASYNC_PREREAD); 97095d67482SBill Paul 97195d67482SBill Paul return (0); 97295d67482SBill Paul } 97395d67482SBill Paul 97495d67482SBill Paul /* 97595d67482SBill Paul * Initialize a jumbo receive ring descriptor. This allocates 97695d67482SBill Paul * a jumbo buffer from the pool managed internally by the driver. 97795d67482SBill Paul */ 97895d67482SBill Paul static int 979943787f3SPyun YongHyeon bge_newbuf_jumbo(struct bge_softc *sc, int i) 98095d67482SBill Paul { 9811be6acb7SGleb Smirnoff bus_dma_segment_t segs[BGE_NSEG_JUMBO]; 982943787f3SPyun YongHyeon bus_dmamap_t map; 9831be6acb7SGleb Smirnoff struct bge_extrx_bd *r; 984943787f3SPyun YongHyeon struct mbuf *m; 985943787f3SPyun YongHyeon int error, nsegs; 98695d67482SBill Paul 987943787f3SPyun YongHyeon MGETHDR(m, M_DONTWAIT, MT_DATA); 988943787f3SPyun YongHyeon if (m == NULL) 98995d67482SBill Paul return (ENOBUFS); 99095d67482SBill Paul 991943787f3SPyun YongHyeon m_cljget(m, M_DONTWAIT, MJUM9BYTES); 992943787f3SPyun YongHyeon if (!(m->m_flags & M_EXT)) { 993943787f3SPyun YongHyeon m_freem(m); 99495d67482SBill Paul return (ENOBUFS); 99595d67482SBill Paul } 996943787f3SPyun YongHyeon m->m_len = m->m_pkthdr.len = MJUM9BYTES; 997652ae483SGleb Smirnoff if ((sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) == 0) 998943787f3SPyun YongHyeon m_adj(m, ETHER_ALIGN); 9991be6acb7SGleb Smirnoff 10001be6acb7SGleb Smirnoff error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_mtag_jumbo, 1001943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_sparemap, m, segs, &nsegs, 0); 1002943787f3SPyun YongHyeon if (error != 0) { 1003943787f3SPyun YongHyeon m_freem(m); 10041be6acb7SGleb Smirnoff return (error); 1005f7cea149SGleb Smirnoff } 10061be6acb7SGleb Smirnoff 1007943787f3SPyun YongHyeon if (sc->bge_cdata.bge_rx_jumbo_chain[i] == NULL) { 1008943787f3SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo, 1009943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_dmamap[i], BUS_DMASYNC_POSTREAD); 1010943787f3SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo, 1011943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 1012943787f3SPyun YongHyeon } 1013943787f3SPyun YongHyeon map = sc->bge_cdata.bge_rx_jumbo_dmamap[i]; 1014943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_dmamap[i] = 1015943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_sparemap; 1016943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_sparemap = map; 1017943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_chain[i] = m; 1018e0b7b101SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_seglen[i][0] = 0; 1019e0b7b101SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_seglen[i][1] = 0; 1020e0b7b101SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_seglen[i][2] = 0; 1021e0b7b101SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_seglen[i][3] = 0; 1022e0b7b101SPyun YongHyeon 10231be6acb7SGleb Smirnoff /* 10241be6acb7SGleb Smirnoff * Fill in the extended RX buffer descriptor. 10251be6acb7SGleb Smirnoff */ 1026943787f3SPyun YongHyeon r = &sc->bge_ldata.bge_rx_jumbo_ring[sc->bge_jumbo]; 10274e7ba1abSGleb Smirnoff r->bge_flags = BGE_RXBDFLAG_JUMBO_RING | BGE_RXBDFLAG_END; 10284e7ba1abSGleb Smirnoff r->bge_idx = i; 10294e7ba1abSGleb Smirnoff r->bge_len3 = r->bge_len2 = r->bge_len1 = 0; 10304e7ba1abSGleb Smirnoff switch (nsegs) { 10314e7ba1abSGleb Smirnoff case 4: 10324e7ba1abSGleb Smirnoff r->bge_addr3.bge_addr_lo = BGE_ADDR_LO(segs[3].ds_addr); 10334e7ba1abSGleb Smirnoff r->bge_addr3.bge_addr_hi = BGE_ADDR_HI(segs[3].ds_addr); 10344e7ba1abSGleb Smirnoff r->bge_len3 = segs[3].ds_len; 1035e0b7b101SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_seglen[i][3] = segs[3].ds_len; 10364e7ba1abSGleb Smirnoff case 3: 1037e907febfSPyun YongHyeon r->bge_addr2.bge_addr_lo = BGE_ADDR_LO(segs[2].ds_addr); 1038e907febfSPyun YongHyeon r->bge_addr2.bge_addr_hi = BGE_ADDR_HI(segs[2].ds_addr); 1039e907febfSPyun YongHyeon r->bge_len2 = segs[2].ds_len; 1040e0b7b101SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_seglen[i][2] = segs[2].ds_len; 10414e7ba1abSGleb Smirnoff case 2: 10424e7ba1abSGleb Smirnoff r->bge_addr1.bge_addr_lo = BGE_ADDR_LO(segs[1].ds_addr); 10434e7ba1abSGleb Smirnoff r->bge_addr1.bge_addr_hi = BGE_ADDR_HI(segs[1].ds_addr); 10444e7ba1abSGleb Smirnoff r->bge_len1 = segs[1].ds_len; 1045e0b7b101SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_seglen[i][1] = segs[1].ds_len; 10464e7ba1abSGleb Smirnoff case 1: 10474e7ba1abSGleb Smirnoff r->bge_addr0.bge_addr_lo = BGE_ADDR_LO(segs[0].ds_addr); 10484e7ba1abSGleb Smirnoff r->bge_addr0.bge_addr_hi = BGE_ADDR_HI(segs[0].ds_addr); 10494e7ba1abSGleb Smirnoff r->bge_len0 = segs[0].ds_len; 1050e0b7b101SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_seglen[i][0] = segs[0].ds_len; 10514e7ba1abSGleb Smirnoff break; 10524e7ba1abSGleb Smirnoff default: 10534e7ba1abSGleb Smirnoff panic("%s: %d segments\n", __func__, nsegs); 10544e7ba1abSGleb Smirnoff } 1055f41ac2beSBill Paul 1056a41504a9SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo, 1057943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_dmamap[i], BUS_DMASYNC_PREREAD); 105895d67482SBill Paul 105995d67482SBill Paul return (0); 106095d67482SBill Paul } 106195d67482SBill Paul 106295d67482SBill Paul static int 10633f74909aSGleb Smirnoff bge_init_rx_ring_std(struct bge_softc *sc) 106495d67482SBill Paul { 10653ee5d7daSPyun YongHyeon int error, i; 106695d67482SBill Paul 1067e6bf277eSPyun YongHyeon bzero(sc->bge_ldata.bge_rx_std_ring, BGE_STD_RX_RING_SZ); 106803e78bd0SPyun YongHyeon sc->bge_std = 0; 1069e0b7b101SPyun YongHyeon for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 1070943787f3SPyun YongHyeon if ((error = bge_newbuf_std(sc, i)) != 0) 10713ee5d7daSPyun YongHyeon return (error); 107203e78bd0SPyun YongHyeon BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT); 10731888f324SPyun YongHyeon } 107495d67482SBill Paul 1075f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 1076d77e9fa7SPyun YongHyeon sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREWRITE); 1077f41ac2beSBill Paul 1078e0b7b101SPyun YongHyeon sc->bge_std = 0; 1079e0b7b101SPyun YongHyeon bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, BGE_STD_RX_RING_CNT - 1); 108095d67482SBill Paul 108195d67482SBill Paul return (0); 108295d67482SBill Paul } 108395d67482SBill Paul 108495d67482SBill Paul static void 10853f74909aSGleb Smirnoff bge_free_rx_ring_std(struct bge_softc *sc) 108695d67482SBill Paul { 108795d67482SBill Paul int i; 108895d67482SBill Paul 108995d67482SBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 109095d67482SBill Paul if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) { 10910ac56796SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_rx_mtag, 1092e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_std_dmamap[i], 1093e65bed95SPyun YongHyeon BUS_DMASYNC_POSTREAD); 10940ac56796SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_rx_mtag, 1095f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i]); 1096e65bed95SPyun YongHyeon m_freem(sc->bge_cdata.bge_rx_std_chain[i]); 1097e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_std_chain[i] = NULL; 109895d67482SBill Paul } 1099f41ac2beSBill Paul bzero((char *)&sc->bge_ldata.bge_rx_std_ring[i], 110095d67482SBill Paul sizeof(struct bge_rx_bd)); 110195d67482SBill Paul } 110295d67482SBill Paul } 110395d67482SBill Paul 110495d67482SBill Paul static int 11053f74909aSGleb Smirnoff bge_init_rx_ring_jumbo(struct bge_softc *sc) 110695d67482SBill Paul { 110795d67482SBill Paul struct bge_rcb *rcb; 11083ee5d7daSPyun YongHyeon int error, i; 110995d67482SBill Paul 1110e6bf277eSPyun YongHyeon bzero(sc->bge_ldata.bge_rx_jumbo_ring, BGE_JUMBO_RX_RING_SZ); 111103e78bd0SPyun YongHyeon sc->bge_jumbo = 0; 111295d67482SBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 1113943787f3SPyun YongHyeon if ((error = bge_newbuf_jumbo(sc, i)) != 0) 11143ee5d7daSPyun YongHyeon return (error); 111503e78bd0SPyun YongHyeon BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT); 11161888f324SPyun YongHyeon } 111795d67482SBill Paul 1118f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1119d77e9fa7SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_PREWRITE); 1120f41ac2beSBill Paul 1121e0b7b101SPyun YongHyeon sc->bge_jumbo = 0; 112295d67482SBill Paul 11238a315a6dSPyun YongHyeon /* Enable the jumbo receive producer ring. */ 1124f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb; 11258a315a6dSPyun YongHyeon rcb->bge_maxlen_flags = 11268a315a6dSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_USE_EXT_RX_BD); 112767111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags); 112895d67482SBill Paul 1129e0b7b101SPyun YongHyeon bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, BGE_JUMBO_RX_RING_CNT - 1); 113095d67482SBill Paul 113195d67482SBill Paul return (0); 113295d67482SBill Paul } 113395d67482SBill Paul 113495d67482SBill Paul static void 11353f74909aSGleb Smirnoff bge_free_rx_ring_jumbo(struct bge_softc *sc) 113695d67482SBill Paul { 113795d67482SBill Paul int i; 113895d67482SBill Paul 113995d67482SBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 114095d67482SBill Paul if (sc->bge_cdata.bge_rx_jumbo_chain[i] != NULL) { 1141e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo, 1142e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_dmamap[i], 1143e65bed95SPyun YongHyeon BUS_DMASYNC_POSTREAD); 1144f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo, 1145f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 1146e65bed95SPyun YongHyeon m_freem(sc->bge_cdata.bge_rx_jumbo_chain[i]); 1147e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_chain[i] = NULL; 114895d67482SBill Paul } 1149f41ac2beSBill Paul bzero((char *)&sc->bge_ldata.bge_rx_jumbo_ring[i], 11501be6acb7SGleb Smirnoff sizeof(struct bge_extrx_bd)); 115195d67482SBill Paul } 115295d67482SBill Paul } 115395d67482SBill Paul 115495d67482SBill Paul static void 11553f74909aSGleb Smirnoff bge_free_tx_ring(struct bge_softc *sc) 115695d67482SBill Paul { 115795d67482SBill Paul int i; 115895d67482SBill Paul 1159f41ac2beSBill Paul if (sc->bge_ldata.bge_tx_ring == NULL) 116095d67482SBill Paul return; 116195d67482SBill Paul 116295d67482SBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 116395d67482SBill Paul if (sc->bge_cdata.bge_tx_chain[i] != NULL) { 11640ac56796SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_tx_mtag, 1165e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_dmamap[i], 1166e65bed95SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 11670ac56796SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_tx_mtag, 1168f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[i]); 1169e65bed95SPyun YongHyeon m_freem(sc->bge_cdata.bge_tx_chain[i]); 1170e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_chain[i] = NULL; 117195d67482SBill Paul } 1172f41ac2beSBill Paul bzero((char *)&sc->bge_ldata.bge_tx_ring[i], 117395d67482SBill Paul sizeof(struct bge_tx_bd)); 117495d67482SBill Paul } 117595d67482SBill Paul } 117695d67482SBill Paul 117795d67482SBill Paul static int 11783f74909aSGleb Smirnoff bge_init_tx_ring(struct bge_softc *sc) 117995d67482SBill Paul { 118095d67482SBill Paul sc->bge_txcnt = 0; 118195d67482SBill Paul sc->bge_tx_saved_considx = 0; 11823927098fSPaul Saab 1183e6bf277eSPyun YongHyeon bzero(sc->bge_ldata.bge_tx_ring, BGE_TX_RING_SZ); 1184e6bf277eSPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_tx_ring_tag, 11855c1da2faSPyun YongHyeon sc->bge_cdata.bge_tx_ring_map, BUS_DMASYNC_PREWRITE); 1186e6bf277eSPyun YongHyeon 118714bbd30fSGleb Smirnoff /* Initialize transmit producer index for host-memory send ring. */ 118814bbd30fSGleb Smirnoff sc->bge_tx_prodidx = 0; 118938cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bge_tx_prodidx); 119014bbd30fSGleb Smirnoff 11913927098fSPaul Saab /* 5700 b2 errata */ 1192e0ced696SPaul Saab if (sc->bge_chiprev == BGE_CHIPREV_5700_BX) 119338cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bge_tx_prodidx); 11943927098fSPaul Saab 119514bbd30fSGleb Smirnoff /* NIC-memory send ring not used; initialize to zero. */ 119638cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_TX_NIC_PROD0_LO, 0); 11973927098fSPaul Saab /* 5700 b2 errata */ 1198e0ced696SPaul Saab if (sc->bge_chiprev == BGE_CHIPREV_5700_BX) 119938cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_TX_NIC_PROD0_LO, 0); 120095d67482SBill Paul 120195d67482SBill Paul return (0); 120295d67482SBill Paul } 120395d67482SBill Paul 120495d67482SBill Paul static void 12053e9b1bcaSJung-uk Kim bge_setpromisc(struct bge_softc *sc) 12063e9b1bcaSJung-uk Kim { 12073e9b1bcaSJung-uk Kim struct ifnet *ifp; 12083e9b1bcaSJung-uk Kim 12093e9b1bcaSJung-uk Kim BGE_LOCK_ASSERT(sc); 12103e9b1bcaSJung-uk Kim 12113e9b1bcaSJung-uk Kim ifp = sc->bge_ifp; 12123e9b1bcaSJung-uk Kim 121345ee6ab3SJung-uk Kim /* Enable or disable promiscuous mode as needed. */ 12143e9b1bcaSJung-uk Kim if (ifp->if_flags & IFF_PROMISC) 121545ee6ab3SJung-uk Kim BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC); 12163e9b1bcaSJung-uk Kim else 121745ee6ab3SJung-uk Kim BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC); 12183e9b1bcaSJung-uk Kim } 12193e9b1bcaSJung-uk Kim 12203e9b1bcaSJung-uk Kim static void 12213f74909aSGleb Smirnoff bge_setmulti(struct bge_softc *sc) 122295d67482SBill Paul { 122395d67482SBill Paul struct ifnet *ifp; 122495d67482SBill Paul struct ifmultiaddr *ifma; 12253f74909aSGleb Smirnoff uint32_t hashes[4] = { 0, 0, 0, 0 }; 122695d67482SBill Paul int h, i; 122795d67482SBill Paul 12280f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 12290f9bd73bSSam Leffler 1230fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 123195d67482SBill Paul 123295d67482SBill Paul if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) { 123395d67482SBill Paul for (i = 0; i < 4; i++) 12340c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0xFFFFFFFF); 123595d67482SBill Paul return; 123695d67482SBill Paul } 123795d67482SBill Paul 123895d67482SBill Paul /* First, zot all the existing filters. */ 123995d67482SBill Paul for (i = 0; i < 4; i++) 124095d67482SBill Paul CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0); 124195d67482SBill Paul 124295d67482SBill Paul /* Now program new ones. */ 1243eb956cd0SRobert Watson if_maddr_rlock(ifp); 124495d67482SBill Paul TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 124595d67482SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 124695d67482SBill Paul continue; 12470e939c0cSChristian Weisgerber h = ether_crc32_le(LLADDR((struct sockaddr_dl *) 12480c8aa4eaSJung-uk Kim ifma->ifma_addr), ETHER_ADDR_LEN) & 0x7F; 12490c8aa4eaSJung-uk Kim hashes[(h & 0x60) >> 5] |= 1 << (h & 0x1F); 125095d67482SBill Paul } 1251eb956cd0SRobert Watson if_maddr_runlock(ifp); 125295d67482SBill Paul 125395d67482SBill Paul for (i = 0; i < 4; i++) 125495d67482SBill Paul CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), hashes[i]); 125595d67482SBill Paul } 125695d67482SBill Paul 12578cb1383cSDoug Ambrisko static void 1258cb2eacc7SYaroslav Tykhiy bge_setvlan(struct bge_softc *sc) 1259cb2eacc7SYaroslav Tykhiy { 1260cb2eacc7SYaroslav Tykhiy struct ifnet *ifp; 1261cb2eacc7SYaroslav Tykhiy 1262cb2eacc7SYaroslav Tykhiy BGE_LOCK_ASSERT(sc); 1263cb2eacc7SYaroslav Tykhiy 1264cb2eacc7SYaroslav Tykhiy ifp = sc->bge_ifp; 1265cb2eacc7SYaroslav Tykhiy 1266cb2eacc7SYaroslav Tykhiy /* Enable or disable VLAN tag stripping as needed. */ 1267cb2eacc7SYaroslav Tykhiy if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) 1268cb2eacc7SYaroslav Tykhiy BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_KEEP_VLAN_DIAG); 1269cb2eacc7SYaroslav Tykhiy else 1270cb2eacc7SYaroslav Tykhiy BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_KEEP_VLAN_DIAG); 1271cb2eacc7SYaroslav Tykhiy } 1272cb2eacc7SYaroslav Tykhiy 1273cb2eacc7SYaroslav Tykhiy static void 1274797ab05eSPyun YongHyeon bge_sig_pre_reset(struct bge_softc *sc, int type) 12758cb1383cSDoug Ambrisko { 1276797ab05eSPyun YongHyeon 12778cb1383cSDoug Ambrisko /* 12788cb1383cSDoug Ambrisko * Some chips don't like this so only do this if ASF is enabled 12798cb1383cSDoug Ambrisko */ 12808cb1383cSDoug Ambrisko if (sc->bge_asf_mode) 12818cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER); 12828cb1383cSDoug Ambrisko 12838cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_NEW_HANDSHAKE) { 12848cb1383cSDoug Ambrisko switch (type) { 12858cb1383cSDoug Ambrisko case BGE_RESET_START: 12868cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x1); /* START */ 12878cb1383cSDoug Ambrisko break; 12888cb1383cSDoug Ambrisko case BGE_RESET_STOP: 12898cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x2); /* UNLOAD */ 12908cb1383cSDoug Ambrisko break; 12918cb1383cSDoug Ambrisko } 12928cb1383cSDoug Ambrisko } 12938cb1383cSDoug Ambrisko } 12948cb1383cSDoug Ambrisko 12958cb1383cSDoug Ambrisko static void 1296797ab05eSPyun YongHyeon bge_sig_post_reset(struct bge_softc *sc, int type) 12978cb1383cSDoug Ambrisko { 1298797ab05eSPyun YongHyeon 12998cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_NEW_HANDSHAKE) { 13008cb1383cSDoug Ambrisko switch (type) { 13018cb1383cSDoug Ambrisko case BGE_RESET_START: 13028cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x80000001); 13038cb1383cSDoug Ambrisko /* START DONE */ 13048cb1383cSDoug Ambrisko break; 13058cb1383cSDoug Ambrisko case BGE_RESET_STOP: 13068cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x80000002); 13078cb1383cSDoug Ambrisko break; 13088cb1383cSDoug Ambrisko } 13098cb1383cSDoug Ambrisko } 13108cb1383cSDoug Ambrisko } 13118cb1383cSDoug Ambrisko 13128cb1383cSDoug Ambrisko static void 1313797ab05eSPyun YongHyeon bge_sig_legacy(struct bge_softc *sc, int type) 13148cb1383cSDoug Ambrisko { 1315797ab05eSPyun YongHyeon 13168cb1383cSDoug Ambrisko if (sc->bge_asf_mode) { 13178cb1383cSDoug Ambrisko switch (type) { 13188cb1383cSDoug Ambrisko case BGE_RESET_START: 13198cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x1); /* START */ 13208cb1383cSDoug Ambrisko break; 13218cb1383cSDoug Ambrisko case BGE_RESET_STOP: 13228cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x2); /* UNLOAD */ 13238cb1383cSDoug Ambrisko break; 13248cb1383cSDoug Ambrisko } 13258cb1383cSDoug Ambrisko } 13268cb1383cSDoug Ambrisko } 13278cb1383cSDoug Ambrisko 1328797ab05eSPyun YongHyeon static void 1329797ab05eSPyun YongHyeon bge_stop_fw(struct bge_softc *sc) 13308cb1383cSDoug Ambrisko { 13318cb1383cSDoug Ambrisko int i; 13328cb1383cSDoug Ambrisko 13338cb1383cSDoug Ambrisko if (sc->bge_asf_mode) { 13348cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM_FW, BGE_FW_PAUSE); 13358cb1383cSDoug Ambrisko CSR_WRITE_4(sc, BGE_CPU_EVENT, 133639153c5aSJung-uk Kim CSR_READ_4(sc, BGE_CPU_EVENT) | (1 << 14)); 13378cb1383cSDoug Ambrisko 13388cb1383cSDoug Ambrisko for (i = 0; i < 100; i++ ) { 13398cb1383cSDoug Ambrisko if (!(CSR_READ_4(sc, BGE_CPU_EVENT) & (1 << 14))) 13408cb1383cSDoug Ambrisko break; 13418cb1383cSDoug Ambrisko DELAY(10); 13428cb1383cSDoug Ambrisko } 13438cb1383cSDoug Ambrisko } 13448cb1383cSDoug Ambrisko } 13458cb1383cSDoug Ambrisko 134695d67482SBill Paul /* 1347c9ffd9f0SMarius Strobl * Do endian, PCI and DMA initialization. 134895d67482SBill Paul */ 134995d67482SBill Paul static int 13503f74909aSGleb Smirnoff bge_chipinit(struct bge_softc *sc) 135195d67482SBill Paul { 13523f74909aSGleb Smirnoff uint32_t dma_rw_ctl; 1353fbc374afSPyun YongHyeon uint16_t val; 135495d67482SBill Paul int i; 135595d67482SBill Paul 13568cb1383cSDoug Ambrisko /* Set endianness before we access any non-PCI registers. */ 1357e907febfSPyun YongHyeon pci_write_config(sc->bge_dev, BGE_PCI_MISC_CTL, BGE_INIT, 4); 135895d67482SBill Paul 135995d67482SBill Paul /* Clear the MAC control register */ 136095d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, 0); 136195d67482SBill Paul 136295d67482SBill Paul /* 136395d67482SBill Paul * Clear the MAC statistics block in the NIC's 136495d67482SBill Paul * internal memory. 136595d67482SBill Paul */ 136695d67482SBill Paul for (i = BGE_STATS_BLOCK; 13673f74909aSGleb Smirnoff i < BGE_STATS_BLOCK_END + 1; i += sizeof(uint32_t)) 136895d67482SBill Paul BGE_MEMWIN_WRITE(sc, i, 0); 136995d67482SBill Paul 137095d67482SBill Paul for (i = BGE_STATUS_BLOCK; 13713f74909aSGleb Smirnoff i < BGE_STATUS_BLOCK_END + 1; i += sizeof(uint32_t)) 137295d67482SBill Paul BGE_MEMWIN_WRITE(sc, i, 0); 137395d67482SBill Paul 1374fbc374afSPyun YongHyeon if (sc->bge_chiprev == BGE_CHIPREV_5704_BX) { 1375fbc374afSPyun YongHyeon /* 1376d896b3feSPyun YongHyeon * Fix data corruption caused by non-qword write with WB. 1377fbc374afSPyun YongHyeon * Fix master abort in PCI mode. 1378fbc374afSPyun YongHyeon * Fix PCI latency timer. 1379fbc374afSPyun YongHyeon */ 1380fbc374afSPyun YongHyeon val = pci_read_config(sc->bge_dev, BGE_PCI_MSI_DATA + 2, 2); 1381fbc374afSPyun YongHyeon val |= (1 << 10) | (1 << 12) | (1 << 13); 1382fbc374afSPyun YongHyeon pci_write_config(sc->bge_dev, BGE_PCI_MSI_DATA + 2, val, 2); 1383fbc374afSPyun YongHyeon } 1384fbc374afSPyun YongHyeon 1385186f842bSJung-uk Kim /* 1386186f842bSJung-uk Kim * Set up the PCI DMA control register. 1387186f842bSJung-uk Kim */ 1388186f842bSJung-uk Kim dma_rw_ctl = BGE_PCIDMARWCTL_RD_CMD_SHIFT(6) | 1389186f842bSJung-uk Kim BGE_PCIDMARWCTL_WR_CMD_SHIFT(7); 1390652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_PCIE) { 1391186f842bSJung-uk Kim /* Read watermark not used, 128 bytes for write. */ 1392186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_WR_WAT_SHIFT(3); 1393652ae483SGleb Smirnoff } else if (sc->bge_flags & BGE_FLAG_PCIX) { 13944c0da0ffSGleb Smirnoff if (BGE_IS_5714_FAMILY(sc)) { 1395186f842bSJung-uk Kim /* 256 bytes for read and write. */ 1396186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(2) | 1397186f842bSJung-uk Kim BGE_PCIDMARWCTL_WR_WAT_SHIFT(2); 1398186f842bSJung-uk Kim dma_rw_ctl |= (sc->bge_asicrev == BGE_ASICREV_BCM5780) ? 1399186f842bSJung-uk Kim BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL : 1400186f842bSJung-uk Kim BGE_PCIDMARWCTL_ONEDMA_ATONCE_LOCAL; 1401cbb2b2feSPyun YongHyeon } else if (sc->bge_asicrev == BGE_ASICREV_BCM5703) { 1402cbb2b2feSPyun YongHyeon /* 1403cbb2b2feSPyun YongHyeon * In the BCM5703, the DMA read watermark should 1404cbb2b2feSPyun YongHyeon * be set to less than or equal to the maximum 1405cbb2b2feSPyun YongHyeon * memory read byte count of the PCI-X command 1406cbb2b2feSPyun YongHyeon * register. 1407cbb2b2feSPyun YongHyeon */ 1408cbb2b2feSPyun YongHyeon dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(4) | 1409cbb2b2feSPyun YongHyeon BGE_PCIDMARWCTL_WR_WAT_SHIFT(3); 1410186f842bSJung-uk Kim } else if (sc->bge_asicrev == BGE_ASICREV_BCM5704) { 1411186f842bSJung-uk Kim /* 1536 bytes for read, 384 bytes for write. */ 1412186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(7) | 1413186f842bSJung-uk Kim BGE_PCIDMARWCTL_WR_WAT_SHIFT(3); 1414186f842bSJung-uk Kim } else { 1415186f842bSJung-uk Kim /* 384 bytes for read and write. */ 1416186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(3) | 1417186f842bSJung-uk Kim BGE_PCIDMARWCTL_WR_WAT_SHIFT(3) | 14180c8aa4eaSJung-uk Kim 0x0F; 1419186f842bSJung-uk Kim } 1420e0ced696SPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5703 || 1421e0ced696SPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5704) { 14223f74909aSGleb Smirnoff uint32_t tmp; 14235cba12d3SPaul Saab 1424186f842bSJung-uk Kim /* Set ONE_DMA_AT_ONCE for hardware workaround. */ 14250c8aa4eaSJung-uk Kim tmp = CSR_READ_4(sc, BGE_PCI_CLKCTL) & 0x1F; 1426186f842bSJung-uk Kim if (tmp == 6 || tmp == 7) 1427186f842bSJung-uk Kim dma_rw_ctl |= 1428186f842bSJung-uk Kim BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL; 14295cba12d3SPaul Saab 1430186f842bSJung-uk Kim /* Set PCI-X DMA write workaround. */ 1431186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_ASRT_ALL_BE; 1432186f842bSJung-uk Kim } 1433186f842bSJung-uk Kim } else { 1434186f842bSJung-uk Kim /* Conventional PCI bus: 256 bytes for read and write. */ 1435186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(7) | 1436186f842bSJung-uk Kim BGE_PCIDMARWCTL_WR_WAT_SHIFT(7); 1437186f842bSJung-uk Kim 1438186f842bSJung-uk Kim if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1439186f842bSJung-uk Kim sc->bge_asicrev != BGE_ASICREV_BCM5750) 1440186f842bSJung-uk Kim dma_rw_ctl |= 0x0F; 1441186f842bSJung-uk Kim } 1442186f842bSJung-uk Kim if (sc->bge_asicrev == BGE_ASICREV_BCM5700 || 1443186f842bSJung-uk Kim sc->bge_asicrev == BGE_ASICREV_BCM5701) 1444186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_USE_MRM | 1445186f842bSJung-uk Kim BGE_PCIDMARWCTL_ASRT_ALL_BE; 1446e0ced696SPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5703 || 1447186f842bSJung-uk Kim sc->bge_asicrev == BGE_ASICREV_BCM5704) 14485cba12d3SPaul Saab dma_rw_ctl &= ~BGE_PCIDMARWCTL_MINDMA; 14495cba12d3SPaul Saab pci_write_config(sc->bge_dev, BGE_PCI_DMA_RW_CTL, dma_rw_ctl, 4); 145095d67482SBill Paul 145195d67482SBill Paul /* 145295d67482SBill Paul * Set up general mode register. 145395d67482SBill Paul */ 1454e907febfSPyun YongHyeon CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS | 145595d67482SBill Paul BGE_MODECTL_MAC_ATTN_INTR | BGE_MODECTL_HOST_SEND_BDS | 1456ee7ef91cSOleg Bulyzhin BGE_MODECTL_TX_NO_PHDR_CSUM); 145795d67482SBill Paul 145895d67482SBill Paul /* 145990447aadSMarius Strobl * BCM5701 B5 have a bug causing data corruption when using 146090447aadSMarius Strobl * 64-bit DMA reads, which can be terminated early and then 146190447aadSMarius Strobl * completed later as 32-bit accesses, in combination with 146290447aadSMarius Strobl * certain bridges. 146390447aadSMarius Strobl */ 146490447aadSMarius Strobl if (sc->bge_asicrev == BGE_ASICREV_BCM5701 && 146590447aadSMarius Strobl sc->bge_chipid == BGE_CHIPID_BCM5701_B5) 146690447aadSMarius Strobl BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_FORCE_PCI32); 146790447aadSMarius Strobl 146890447aadSMarius Strobl /* 14698cb1383cSDoug Ambrisko * Tell the firmware the driver is running 14708cb1383cSDoug Ambrisko */ 14718cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) 14728cb1383cSDoug Ambrisko BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 14738cb1383cSDoug Ambrisko 14748cb1383cSDoug Ambrisko /* 1475ea13bdd5SJohn Polstra * Disable memory write invalidate. Apparently it is not supported 1476c9ffd9f0SMarius Strobl * properly by these devices. Also ensure that INTx isn't disabled, 1477c9ffd9f0SMarius Strobl * as these chips need it even when using MSI. 147895d67482SBill Paul */ 1479c9ffd9f0SMarius Strobl PCI_CLRBIT(sc->bge_dev, BGE_PCI_CMD, 1480c9ffd9f0SMarius Strobl PCIM_CMD_INTxDIS | PCIM_CMD_MWIEN, 4); 148195d67482SBill Paul 148295d67482SBill Paul /* Set the timer prescaler (always 66Mhz) */ 14830c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_MISC_CFG, BGE_32BITTIME_66MHZ); 148495d67482SBill Paul 148538cc658fSJohn Baldwin /* XXX: The Linux tg3 driver does this at the start of brgphy_reset. */ 148638cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906) { 148738cc658fSJohn Baldwin DELAY(40); /* XXX */ 148838cc658fSJohn Baldwin 148938cc658fSJohn Baldwin /* Put PHY into ready state */ 149038cc658fSJohn Baldwin BGE_CLRBIT(sc, BGE_MISC_CFG, BGE_MISCCFG_EPHY_IDDQ); 149138cc658fSJohn Baldwin CSR_READ_4(sc, BGE_MISC_CFG); /* Flush */ 149238cc658fSJohn Baldwin DELAY(40); 149338cc658fSJohn Baldwin } 149438cc658fSJohn Baldwin 149595d67482SBill Paul return (0); 149695d67482SBill Paul } 149795d67482SBill Paul 149895d67482SBill Paul static int 14993f74909aSGleb Smirnoff bge_blockinit(struct bge_softc *sc) 150095d67482SBill Paul { 150195d67482SBill Paul struct bge_rcb *rcb; 1502e907febfSPyun YongHyeon bus_size_t vrcb; 1503e907febfSPyun YongHyeon bge_hostaddr taddr; 15046f8718a3SScott Long uint32_t val; 15058a315a6dSPyun YongHyeon int i, limit; 150695d67482SBill Paul 150795d67482SBill Paul /* 150895d67482SBill Paul * Initialize the memory window pointer register so that 150995d67482SBill Paul * we can access the first 32K of internal NIC RAM. This will 151095d67482SBill Paul * allow us to set up the TX send ring RCBs and the RX return 151195d67482SBill Paul * ring RCBs, plus other things which live in NIC memory. 151295d67482SBill Paul */ 151395d67482SBill Paul CSR_WRITE_4(sc, BGE_PCI_MEMWIN_BASEADDR, 0); 151495d67482SBill Paul 1515822f63fcSBill Paul /* Note: the BCM5704 has a smaller mbuf space than other chips. */ 1516822f63fcSBill Paul 15177ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 151895d67482SBill Paul /* Configure mbuf memory pool */ 15190dae9719SJung-uk Kim CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR, BGE_BUFFPOOL_1); 1520822f63fcSBill Paul if (sc->bge_asicrev == BGE_ASICREV_BCM5704) 1521822f63fcSBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x10000); 1522822f63fcSBill Paul else 152395d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000); 152495d67482SBill Paul 152595d67482SBill Paul /* Configure DMA resource pool */ 15260434d1b8SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_BASEADDR, 15270434d1b8SBill Paul BGE_DMA_DESCRIPTORS); 152895d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LEN, 0x2000); 15290434d1b8SBill Paul } 153095d67482SBill Paul 153195d67482SBill Paul /* Configure mbuf pool watermarks */ 153238cc658fSJohn Baldwin if (!BGE_IS_5705_PLUS(sc)) { 1533fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x50); 1534fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x20); 1535fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60); 153638cc658fSJohn Baldwin } else if (sc->bge_asicrev == BGE_ASICREV_BCM5906) { 153738cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0); 153838cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x04); 153938cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x10); 154038cc658fSJohn Baldwin } else { 154138cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0); 154238cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x10); 154338cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60); 154438cc658fSJohn Baldwin } 154595d67482SBill Paul 154695d67482SBill Paul /* Configure DMA resource watermarks */ 154795d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LOWAT, 5); 154895d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_HIWAT, 10); 154995d67482SBill Paul 155095d67482SBill Paul /* Enable buffer manager */ 15517ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 155295d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MODE, 155395d67482SBill Paul BGE_BMANMODE_ENABLE | BGE_BMANMODE_LOMBUF_ATTN); 155495d67482SBill Paul 155595d67482SBill Paul /* Poll for buffer manager start indication */ 155695d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 1557d5d23857SJung-uk Kim DELAY(10); 15580c8aa4eaSJung-uk Kim if (CSR_READ_4(sc, BGE_BMAN_MODE) & BGE_BMANMODE_ENABLE) 155995d67482SBill Paul break; 156095d67482SBill Paul } 156195d67482SBill Paul 156295d67482SBill Paul if (i == BGE_TIMEOUT) { 1563fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 1564fe806fdaSPyun YongHyeon "buffer manager failed to start\n"); 156595d67482SBill Paul return (ENXIO); 156695d67482SBill Paul } 15670434d1b8SBill Paul } 156895d67482SBill Paul 156995d67482SBill Paul /* Enable flow-through queues */ 15700c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF); 157195d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0); 157295d67482SBill Paul 157395d67482SBill Paul /* Wait until queue initialization is complete */ 157495d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 1575d5d23857SJung-uk Kim DELAY(10); 157695d67482SBill Paul if (CSR_READ_4(sc, BGE_FTQ_RESET) == 0) 157795d67482SBill Paul break; 157895d67482SBill Paul } 157995d67482SBill Paul 158095d67482SBill Paul if (i == BGE_TIMEOUT) { 1581fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "flow-through queue init failed\n"); 158295d67482SBill Paul return (ENXIO); 158395d67482SBill Paul } 158495d67482SBill Paul 15858a315a6dSPyun YongHyeon /* 15868a315a6dSPyun YongHyeon * Summary of rings supported by the controller: 15878a315a6dSPyun YongHyeon * 15888a315a6dSPyun YongHyeon * Standard Receive Producer Ring 15898a315a6dSPyun YongHyeon * - This ring is used to feed receive buffers for "standard" 15908a315a6dSPyun YongHyeon * sized frames (typically 1536 bytes) to the controller. 15918a315a6dSPyun YongHyeon * 15928a315a6dSPyun YongHyeon * Jumbo Receive Producer Ring 15938a315a6dSPyun YongHyeon * - This ring is used to feed receive buffers for jumbo sized 15948a315a6dSPyun YongHyeon * frames (i.e. anything bigger than the "standard" frames) 15958a315a6dSPyun YongHyeon * to the controller. 15968a315a6dSPyun YongHyeon * 15978a315a6dSPyun YongHyeon * Mini Receive Producer Ring 15988a315a6dSPyun YongHyeon * - This ring is used to feed receive buffers for "mini" 15998a315a6dSPyun YongHyeon * sized frames to the controller. 16008a315a6dSPyun YongHyeon * - This feature required external memory for the controller 16018a315a6dSPyun YongHyeon * but was never used in a production system. Should always 16028a315a6dSPyun YongHyeon * be disabled. 16038a315a6dSPyun YongHyeon * 16048a315a6dSPyun YongHyeon * Receive Return Ring 16058a315a6dSPyun YongHyeon * - After the controller has placed an incoming frame into a 16068a315a6dSPyun YongHyeon * receive buffer that buffer is moved into a receive return 16078a315a6dSPyun YongHyeon * ring. The driver is then responsible to passing the 16088a315a6dSPyun YongHyeon * buffer up to the stack. Many versions of the controller 16098a315a6dSPyun YongHyeon * support multiple RR rings. 16108a315a6dSPyun YongHyeon * 16118a315a6dSPyun YongHyeon * Send Ring 16128a315a6dSPyun YongHyeon * - This ring is used for outgoing frames. Many versions of 16138a315a6dSPyun YongHyeon * the controller support multiple send rings. 16148a315a6dSPyun YongHyeon */ 16158a315a6dSPyun YongHyeon 16168a315a6dSPyun YongHyeon /* Initialize the standard receive producer ring control block. */ 1617f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_std_rx_rcb; 1618f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_lo = 1619f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_rx_std_ring_paddr); 1620f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_hi = 1621f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_rx_std_ring_paddr); 1622f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 1623f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREREAD); 16248a315a6dSPyun YongHyeon if (BGE_IS_5705_PLUS(sc)) { 16258a315a6dSPyun YongHyeon /* 16268a315a6dSPyun YongHyeon * Bits 31-16: Programmable ring size (512, 256, 128, 64, 32) 16278a315a6dSPyun YongHyeon * Bits 15-2 : Reserved (should be 0) 16288a315a6dSPyun YongHyeon * Bit 1 : 1 = Ring Disabled, 0 = Ring Enabled 16298a315a6dSPyun YongHyeon * Bit 0 : Reserved 16308a315a6dSPyun YongHyeon */ 16310434d1b8SBill Paul rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(512, 0); 16328a315a6dSPyun YongHyeon } else { 16338a315a6dSPyun YongHyeon /* 16348a315a6dSPyun YongHyeon * Ring size is always XXX entries 16358a315a6dSPyun YongHyeon * Bits 31-16: Maximum RX frame size 16368a315a6dSPyun YongHyeon * Bits 15-2 : Reserved (should be 0) 16378a315a6dSPyun YongHyeon * Bit 1 : 1 = Ring Disabled, 0 = Ring Enabled 16388a315a6dSPyun YongHyeon * Bit 0 : Reserved 16398a315a6dSPyun YongHyeon */ 16400434d1b8SBill Paul rcb->bge_maxlen_flags = 16410434d1b8SBill Paul BGE_RCB_MAXLEN_FLAGS(BGE_MAX_FRAMELEN, 0); 16428a315a6dSPyun YongHyeon } 164395d67482SBill Paul rcb->bge_nicaddr = BGE_STD_RX_RINGS; 16448a315a6dSPyun YongHyeon /* Write the standard receive producer ring control block. */ 16450c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_HI, rcb->bge_hostaddr.bge_addr_hi); 16460c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_LO, rcb->bge_hostaddr.bge_addr_lo); 164767111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags); 164867111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_NICADDR, rcb->bge_nicaddr); 164995d67482SBill Paul 16508a315a6dSPyun YongHyeon /* Reset the standard receive producer ring producer index. */ 16518a315a6dSPyun YongHyeon bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, 0); 16528a315a6dSPyun YongHyeon 165395d67482SBill Paul /* 16548a315a6dSPyun YongHyeon * Initialize the jumbo RX producer ring control 16558a315a6dSPyun YongHyeon * block. We set the 'ring disabled' bit in the 16568a315a6dSPyun YongHyeon * flags field until we're actually ready to start 165795d67482SBill Paul * using this ring (i.e. once we set the MTU 165895d67482SBill Paul * high enough to require it). 165995d67482SBill Paul */ 16604c0da0ffSGleb Smirnoff if (BGE_IS_JUMBO_CAPABLE(sc)) { 1661f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb; 16628a315a6dSPyun YongHyeon /* Get the jumbo receive producer ring RCB parameters. */ 1663f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_lo = 1664f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_rx_jumbo_ring_paddr); 1665f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_hi = 1666f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_rx_jumbo_ring_paddr); 1667f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1668f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 1669f41ac2beSBill Paul BUS_DMASYNC_PREREAD); 16701be6acb7SGleb Smirnoff rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0, 16711be6acb7SGleb Smirnoff BGE_RCB_FLAG_USE_EXT_RX_BD | BGE_RCB_FLAG_RING_DISABLED); 167295d67482SBill Paul rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS; 167367111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_HI, 167467111612SJohn Polstra rcb->bge_hostaddr.bge_addr_hi); 167567111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_LO, 167667111612SJohn Polstra rcb->bge_hostaddr.bge_addr_lo); 16778a315a6dSPyun YongHyeon /* Program the jumbo receive producer ring RCB parameters. */ 16780434d1b8SBill Paul CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, 16790434d1b8SBill Paul rcb->bge_maxlen_flags); 168067111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_NICADDR, rcb->bge_nicaddr); 16818a315a6dSPyun YongHyeon /* Reset the jumbo receive producer ring producer index. */ 16828a315a6dSPyun YongHyeon bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, 0); 16838a315a6dSPyun YongHyeon } 168495d67482SBill Paul 16858a315a6dSPyun YongHyeon /* Disable the mini receive producer ring RCB. */ 16865e2f96bfSPyun YongHyeon if (BGE_IS_5700_FAMILY(sc)) { 1687f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_mini_rx_rcb; 168867111612SJohn Polstra rcb->bge_maxlen_flags = 168967111612SJohn Polstra BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED); 16900434d1b8SBill Paul CSR_WRITE_4(sc, BGE_RX_MINI_RCB_MAXLEN_FLAGS, 16910434d1b8SBill Paul rcb->bge_maxlen_flags); 16928a315a6dSPyun YongHyeon /* Reset the mini receive producer ring producer index. */ 16938a315a6dSPyun YongHyeon bge_writembx(sc, BGE_MBX_RX_MINI_PROD_LO, 0); 16940434d1b8SBill Paul } 169595d67482SBill Paul 169695d67482SBill Paul /* 16978a315a6dSPyun YongHyeon * The BD ring replenish thresholds control how often the 16988a315a6dSPyun YongHyeon * hardware fetches new BD's from the producer rings in host 16998a315a6dSPyun YongHyeon * memory. Setting the value too low on a busy system can 17008a315a6dSPyun YongHyeon * starve the hardware and recue the throughpout. 17018a315a6dSPyun YongHyeon * 170295d67482SBill Paul * Set the BD ring replentish thresholds. The recommended 170395d67482SBill Paul * values are 1/8th the number of descriptors allocated to 170495d67482SBill Paul * each ring. 17059ba784dbSScott Long * XXX The 5754 requires a lower threshold, so it might be a 17069ba784dbSScott Long * requirement of all 575x family chips. The Linux driver sets 17079ba784dbSScott Long * the lower threshold for all 5705 family chips as well, but there 17089ba784dbSScott Long * are reports that it might not need to be so strict. 170938cc658fSJohn Baldwin * 171038cc658fSJohn Baldwin * XXX Linux does some extra fiddling here for the 5906 parts as 171138cc658fSJohn Baldwin * well. 171295d67482SBill Paul */ 17135345bad0SScott Long if (BGE_IS_5705_PLUS(sc)) 17146f8718a3SScott Long val = 8; 17156f8718a3SScott Long else 17166f8718a3SScott Long val = BGE_STD_RX_RING_CNT / 8; 17176f8718a3SScott Long CSR_WRITE_4(sc, BGE_RBDI_STD_REPL_THRESH, val); 17182a141b94SPyun YongHyeon if (BGE_IS_JUMBO_CAPABLE(sc)) 17192a141b94SPyun YongHyeon CSR_WRITE_4(sc, BGE_RBDI_JUMBO_REPL_THRESH, 17202a141b94SPyun YongHyeon BGE_JUMBO_RX_RING_CNT/8); 172195d67482SBill Paul 172295d67482SBill Paul /* 17238a315a6dSPyun YongHyeon * Disable all send rings by setting the 'ring disabled' bit 17248a315a6dSPyun YongHyeon * in the flags field of all the TX send ring control blocks, 17258a315a6dSPyun YongHyeon * located in NIC memory. 172695d67482SBill Paul */ 17278a315a6dSPyun YongHyeon if (!BGE_IS_5705_PLUS(sc)) 17288a315a6dSPyun YongHyeon /* 5700 to 5704 had 16 send rings. */ 17298a315a6dSPyun YongHyeon limit = BGE_TX_RINGS_EXTSSRAM_MAX; 17308a315a6dSPyun YongHyeon else 17318a315a6dSPyun YongHyeon limit = 1; 1732e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB; 17338a315a6dSPyun YongHyeon for (i = 0; i < limit; i++) { 1734e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1735e907febfSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED)); 1736e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0); 1737e907febfSPyun YongHyeon vrcb += sizeof(struct bge_rcb); 173895d67482SBill Paul } 173995d67482SBill Paul 17408a315a6dSPyun YongHyeon /* Configure send ring RCB 0 (we use only the first ring) */ 1741e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB; 1742e907febfSPyun YongHyeon BGE_HOSTADDR(taddr, sc->bge_ldata.bge_tx_ring_paddr); 1743e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi); 1744e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo); 1745e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 1746e907febfSPyun YongHyeon BGE_NIC_TXRING_ADDR(0, BGE_TX_RING_CNT)); 1747e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1748e907febfSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(BGE_TX_RING_CNT, 0)); 174995d67482SBill Paul 17508a315a6dSPyun YongHyeon /* 17518a315a6dSPyun YongHyeon * Disable all receive return rings by setting the 17528a315a6dSPyun YongHyeon * 'ring diabled' bit in the flags field of all the receive 17538a315a6dSPyun YongHyeon * return ring control blocks, located in NIC memory. 17548a315a6dSPyun YongHyeon */ 17558a315a6dSPyun YongHyeon if (!BGE_IS_5705_PLUS(sc)) 17568a315a6dSPyun YongHyeon limit = BGE_RX_RINGS_MAX; 17578a315a6dSPyun YongHyeon else if (sc->bge_asicrev == BGE_ASICREV_BCM5755) 17588a315a6dSPyun YongHyeon limit = 4; 17598a315a6dSPyun YongHyeon else 17608a315a6dSPyun YongHyeon limit = 1; 17618a315a6dSPyun YongHyeon /* Disable all receive return rings. */ 1762e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB; 17638a315a6dSPyun YongHyeon for (i = 0; i < limit; i++) { 1764e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, 0); 1765e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, 0); 1766e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 17678a315a6dSPyun YongHyeon BGE_RCB_FLAG_RING_DISABLED); 1768e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0); 176938cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_RX_CONS0_LO + 17703f74909aSGleb Smirnoff (i * (sizeof(uint64_t))), 0); 1771e907febfSPyun YongHyeon vrcb += sizeof(struct bge_rcb); 177295d67482SBill Paul } 177395d67482SBill Paul 177495d67482SBill Paul /* 17758a315a6dSPyun YongHyeon * Set up receive return ring 0. Note that the NIC address 17768a315a6dSPyun YongHyeon * for RX return rings is 0x0. The return rings live entirely 17778a315a6dSPyun YongHyeon * within the host, so the nicaddr field in the RCB isn't used. 177895d67482SBill Paul */ 1779e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB; 1780e907febfSPyun YongHyeon BGE_HOSTADDR(taddr, sc->bge_ldata.bge_rx_return_ring_paddr); 1781e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi); 1782e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo); 17838a315a6dSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0); 1784e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1785e907febfSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt, 0)); 178695d67482SBill Paul 178795d67482SBill Paul /* Set random backoff seed for TX */ 178895d67482SBill Paul CSR_WRITE_4(sc, BGE_TX_RANDOM_BACKOFF, 17894a0d6638SRuslan Ermilov IF_LLADDR(sc->bge_ifp)[0] + IF_LLADDR(sc->bge_ifp)[1] + 17904a0d6638SRuslan Ermilov IF_LLADDR(sc->bge_ifp)[2] + IF_LLADDR(sc->bge_ifp)[3] + 17914a0d6638SRuslan Ermilov IF_LLADDR(sc->bge_ifp)[4] + IF_LLADDR(sc->bge_ifp)[5] + 179295d67482SBill Paul BGE_TX_BACKOFF_SEED_MASK); 179395d67482SBill Paul 179495d67482SBill Paul /* Set inter-packet gap */ 179595d67482SBill Paul CSR_WRITE_4(sc, BGE_TX_LENGTHS, 0x2620); 179695d67482SBill Paul 179795d67482SBill Paul /* 179895d67482SBill Paul * Specify which ring to use for packets that don't match 179995d67482SBill Paul * any RX rules. 180095d67482SBill Paul */ 180195d67482SBill Paul CSR_WRITE_4(sc, BGE_RX_RULES_CFG, 0x08); 180295d67482SBill Paul 180395d67482SBill Paul /* 180495d67482SBill Paul * Configure number of RX lists. One interrupt distribution 180595d67482SBill Paul * list, sixteen active lists, one bad frames class. 180695d67482SBill Paul */ 180795d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_CFG, 0x181); 180895d67482SBill Paul 180995d67482SBill Paul /* Inialize RX list placement stats mask. */ 18100c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_RXLP_STATS_ENABLE_MASK, 0x007FFFFF); 181195d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_STATS_CTL, 0x1); 181295d67482SBill Paul 181395d67482SBill Paul /* Disable host coalescing until we get it set up */ 181495d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_MODE, 0x00000000); 181595d67482SBill Paul 181695d67482SBill Paul /* Poll to make sure it's shut down. */ 181795d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 1818d5d23857SJung-uk Kim DELAY(10); 181995d67482SBill Paul if (!(CSR_READ_4(sc, BGE_HCC_MODE) & BGE_HCCMODE_ENABLE)) 182095d67482SBill Paul break; 182195d67482SBill Paul } 182295d67482SBill Paul 182395d67482SBill Paul if (i == BGE_TIMEOUT) { 1824fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 1825fe806fdaSPyun YongHyeon "host coalescing engine failed to idle\n"); 182695d67482SBill Paul return (ENXIO); 182795d67482SBill Paul } 182895d67482SBill Paul 182995d67482SBill Paul /* Set up host coalescing defaults */ 183095d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS, sc->bge_rx_coal_ticks); 183195d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS, sc->bge_tx_coal_ticks); 183295d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS, sc->bge_rx_max_coal_bds); 183395d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS, sc->bge_tx_max_coal_bds); 18347ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 183595d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS_INT, 0); 183695d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS_INT, 0); 18370434d1b8SBill Paul } 1838b64728e5SBruce Evans CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 1); 1839b64728e5SBruce Evans CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 1); 184095d67482SBill Paul 184195d67482SBill Paul /* Set up address of statistics block */ 18427ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 1843f41ac2beSBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_HI, 1844f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_stats_paddr)); 184595d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_LO, 1846f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_stats_paddr)); 18470434d1b8SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_BASEADDR, BGE_STATS_BLOCK); 184895d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_BASEADDR, BGE_STATUS_BLOCK); 18490434d1b8SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_TICKS, sc->bge_stat_ticks); 18500434d1b8SBill Paul } 18510434d1b8SBill Paul 18520434d1b8SBill Paul /* Set up address of status block */ 1853f41ac2beSBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_HI, 1854f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_status_block_paddr)); 185595d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_LO, 1856f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_status_block_paddr)); 185795d67482SBill Paul 185830f57f61SPyun YongHyeon /* Set up status block size. */ 185930f57f61SPyun YongHyeon if (sc->bge_asicrev == BGE_ASICREV_BCM5700 && 1860864104feSPyun YongHyeon sc->bge_chipid != BGE_CHIPID_BCM5700_C0) { 186130f57f61SPyun YongHyeon val = BGE_STATBLKSZ_FULL; 1862864104feSPyun YongHyeon bzero(sc->bge_ldata.bge_status_block, BGE_STATUS_BLK_SZ); 1863864104feSPyun YongHyeon } else { 186430f57f61SPyun YongHyeon val = BGE_STATBLKSZ_32BYTE; 1865864104feSPyun YongHyeon bzero(sc->bge_ldata.bge_status_block, 32); 1866864104feSPyun YongHyeon } 1867864104feSPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 1868864104feSPyun YongHyeon sc->bge_cdata.bge_status_map, 1869864104feSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 187030f57f61SPyun YongHyeon 187195d67482SBill Paul /* Turn on host coalescing state machine */ 187230f57f61SPyun YongHyeon CSR_WRITE_4(sc, BGE_HCC_MODE, val | BGE_HCCMODE_ENABLE); 187395d67482SBill Paul 187495d67482SBill Paul /* Turn on RX BD completion state machine and enable attentions */ 187595d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDC_MODE, 187695d67482SBill Paul BGE_RBDCMODE_ENABLE | BGE_RBDCMODE_ATTN); 187795d67482SBill Paul 187895d67482SBill Paul /* Turn on RX list placement state machine */ 187995d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE); 188095d67482SBill Paul 188195d67482SBill Paul /* Turn on RX list selector state machine. */ 18827ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 188395d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE); 188495d67482SBill Paul 1885ea3b4127SPyun YongHyeon val = BGE_MACMODE_TXDMA_ENB | BGE_MACMODE_RXDMA_ENB | 1886ea3b4127SPyun YongHyeon BGE_MACMODE_RX_STATS_CLEAR | BGE_MACMODE_TX_STATS_CLEAR | 1887ea3b4127SPyun YongHyeon BGE_MACMODE_RX_STATS_ENB | BGE_MACMODE_TX_STATS_ENB | 1888ea3b4127SPyun YongHyeon BGE_MACMODE_FRMHDR_DMA_ENB; 1889ea3b4127SPyun YongHyeon 1890ea3b4127SPyun YongHyeon if (sc->bge_flags & BGE_FLAG_TBI) 1891ea3b4127SPyun YongHyeon val |= BGE_PORTMODE_TBI; 1892ea3b4127SPyun YongHyeon else if (sc->bge_flags & BGE_FLAG_MII_SERDES) 1893ea3b4127SPyun YongHyeon val |= BGE_PORTMODE_GMII; 1894ea3b4127SPyun YongHyeon else 1895ea3b4127SPyun YongHyeon val |= BGE_PORTMODE_MII; 1896ea3b4127SPyun YongHyeon 189795d67482SBill Paul /* Turn on DMA, clear stats */ 1898ea3b4127SPyun YongHyeon CSR_WRITE_4(sc, BGE_MAC_MODE, val); 189995d67482SBill Paul 190095d67482SBill Paul /* Set misc. local control, enable interrupts on attentions */ 190195d67482SBill Paul CSR_WRITE_4(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_ONATTN); 190295d67482SBill Paul 190395d67482SBill Paul #ifdef notdef 190495d67482SBill Paul /* Assert GPIO pins for PHY reset */ 190595d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUT0 | 190695d67482SBill Paul BGE_MLC_MISCIO_OUT1 | BGE_MLC_MISCIO_OUT2); 190795d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUTEN0 | 190895d67482SBill Paul BGE_MLC_MISCIO_OUTEN1 | BGE_MLC_MISCIO_OUTEN2); 190995d67482SBill Paul #endif 191095d67482SBill Paul 191195d67482SBill Paul /* Turn on DMA completion state machine */ 19127ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 191395d67482SBill Paul CSR_WRITE_4(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE); 191495d67482SBill Paul 19156f8718a3SScott Long val = BGE_WDMAMODE_ENABLE | BGE_WDMAMODE_ALL_ATTNS; 19166f8718a3SScott Long 19176f8718a3SScott Long /* Enable host coalescing bug fix. */ 1918a5779553SStanislav Sedov if (BGE_IS_5755_PLUS(sc)) 19193889907fSStanislav Sedov val |= BGE_WDMAMODE_STATUS_TAG_FIX; 19206f8718a3SScott Long 19217aa4b937SPyun YongHyeon /* Request larger DMA burst size to get better performance. */ 19227aa4b937SPyun YongHyeon if (sc->bge_asicrev == BGE_ASICREV_BCM5785) 19237aa4b937SPyun YongHyeon val |= BGE_WDMAMODE_BURST_ALL_DATA; 19247aa4b937SPyun YongHyeon 192595d67482SBill Paul /* Turn on write DMA state machine */ 19266f8718a3SScott Long CSR_WRITE_4(sc, BGE_WDMA_MODE, val); 19274f09c4c7SMarius Strobl DELAY(40); 192895d67482SBill Paul 192995d67482SBill Paul /* Turn on read DMA state machine */ 19304f09c4c7SMarius Strobl val = BGE_RDMAMODE_ENABLE | BGE_RDMAMODE_ALL_ATTNS; 1931a5779553SStanislav Sedov if (sc->bge_asicrev == BGE_ASICREV_BCM5784 || 1932a5779553SStanislav Sedov sc->bge_asicrev == BGE_ASICREV_BCM5785 || 1933a5779553SStanislav Sedov sc->bge_asicrev == BGE_ASICREV_BCM57780) 1934a5779553SStanislav Sedov val |= BGE_RDMAMODE_BD_SBD_CRPT_ATTN | 1935a5779553SStanislav Sedov BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN | 1936a5779553SStanislav Sedov BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN; 19374f09c4c7SMarius Strobl if (sc->bge_flags & BGE_FLAG_PCIE) 19384f09c4c7SMarius Strobl val |= BGE_RDMAMODE_FIFO_LONG_BURST; 193955a24a05SPyun YongHyeon if (sc->bge_flags & BGE_FLAG_TSO) { 1940ca3f1187SPyun YongHyeon val |= BGE_RDMAMODE_TSO4_ENABLE; 194155a24a05SPyun YongHyeon if (sc->bge_asicrev == BGE_ASICREV_BCM5785 || 194255a24a05SPyun YongHyeon sc->bge_asicrev == BGE_ASICREV_BCM57780) 194355a24a05SPyun YongHyeon val |= BGE_RDMAMODE_TSO6_ENABLE; 194455a24a05SPyun YongHyeon } 1945d255f2a9SPyun YongHyeon if (sc->bge_asicrev == BGE_ASICREV_BCM5761 || 1946d255f2a9SPyun YongHyeon sc->bge_asicrev == BGE_ASICREV_BCM5784 || 1947d255f2a9SPyun YongHyeon sc->bge_asicrev == BGE_ASICREV_BCM5785 || 1948d255f2a9SPyun YongHyeon sc->bge_asicrev == BGE_ASICREV_BCM57780) { 1949d255f2a9SPyun YongHyeon /* 1950d255f2a9SPyun YongHyeon * Enable fix for read DMA FIFO overruns. 1951d255f2a9SPyun YongHyeon * The fix is to limit the number of RX BDs 1952d255f2a9SPyun YongHyeon * the hardware would fetch at a fime. 1953d255f2a9SPyun YongHyeon */ 1954d255f2a9SPyun YongHyeon CSR_WRITE_4(sc, BGE_RDMA_RSRVCTRL, 1955d255f2a9SPyun YongHyeon CSR_READ_4(sc, BGE_RDMA_RSRVCTRL) | 1956d255f2a9SPyun YongHyeon BGE_RDMA_RSRVCTRL_FIFO_OFLW_FIX); 1957d255f2a9SPyun YongHyeon } 19584f09c4c7SMarius Strobl CSR_WRITE_4(sc, BGE_RDMA_MODE, val); 19594f09c4c7SMarius Strobl DELAY(40); 196095d67482SBill Paul 196195d67482SBill Paul /* Turn on RX data completion state machine */ 196295d67482SBill Paul CSR_WRITE_4(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE); 196395d67482SBill Paul 196495d67482SBill Paul /* Turn on RX BD initiator state machine */ 196595d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE); 196695d67482SBill Paul 196795d67482SBill Paul /* Turn on RX data and RX BD initiator state machine */ 196895d67482SBill Paul CSR_WRITE_4(sc, BGE_RDBDI_MODE, BGE_RDBDIMODE_ENABLE); 196995d67482SBill Paul 197095d67482SBill Paul /* Turn on Mbuf cluster free state machine */ 19717ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 197295d67482SBill Paul CSR_WRITE_4(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE); 197395d67482SBill Paul 197495d67482SBill Paul /* Turn on send BD completion state machine */ 197595d67482SBill Paul CSR_WRITE_4(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE); 197695d67482SBill Paul 197795d67482SBill Paul /* Turn on send data completion state machine */ 1978a5779553SStanislav Sedov val = BGE_SDCMODE_ENABLE; 1979a5779553SStanislav Sedov if (sc->bge_asicrev == BGE_ASICREV_BCM5761) 1980a5779553SStanislav Sedov val |= BGE_SDCMODE_CDELAY; 1981a5779553SStanislav Sedov CSR_WRITE_4(sc, BGE_SDC_MODE, val); 198295d67482SBill Paul 198395d67482SBill Paul /* Turn on send data initiator state machine */ 1984ca3f1187SPyun YongHyeon if (sc->bge_flags & BGE_FLAG_TSO) 1985ca3f1187SPyun YongHyeon CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE | 0x08); 1986ca3f1187SPyun YongHyeon else 198795d67482SBill Paul CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE); 198895d67482SBill Paul 198995d67482SBill Paul /* Turn on send BD initiator state machine */ 199095d67482SBill Paul CSR_WRITE_4(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE); 199195d67482SBill Paul 199295d67482SBill Paul /* Turn on send BD selector state machine */ 199395d67482SBill Paul CSR_WRITE_4(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE); 199495d67482SBill Paul 19950c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_SDI_STATS_ENABLE_MASK, 0x007FFFFF); 199695d67482SBill Paul CSR_WRITE_4(sc, BGE_SDI_STATS_CTL, 199795d67482SBill Paul BGE_SDISTATSCTL_ENABLE | BGE_SDISTATSCTL_FASTER); 199895d67482SBill Paul 199995d67482SBill Paul /* ack/clear link change events */ 200095d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED | 20010434d1b8SBill Paul BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE | 20020434d1b8SBill Paul BGE_MACSTAT_LINK_CHANGED); 2003f41ac2beSBill Paul CSR_WRITE_4(sc, BGE_MI_STS, 0); 200495d67482SBill Paul 20056ede2cfaSPyun YongHyeon /* 20066ede2cfaSPyun YongHyeon * Enable attention when the link has changed state for 20076ede2cfaSPyun YongHyeon * devices that use auto polling. 20086ede2cfaSPyun YongHyeon */ 2009652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 201095d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_STS, BGE_MISTS_LINK); 2011a1d52896SBill Paul } else { 20127ed3f0f0SPyun YongHyeon if (sc->bge_mi_mode & BGE_MIMODE_AUTOPOLL) { 20137ed3f0f0SPyun YongHyeon CSR_WRITE_4(sc, BGE_MI_MODE, sc->bge_mi_mode); 20147ed3f0f0SPyun YongHyeon DELAY(80); 20157ed3f0f0SPyun YongHyeon } 20161f313773SOleg Bulyzhin if (sc->bge_asicrev == BGE_ASICREV_BCM5700 && 20174c0da0ffSGleb Smirnoff sc->bge_chipid != BGE_CHIPID_BCM5700_B2) 2018a1d52896SBill Paul CSR_WRITE_4(sc, BGE_MAC_EVT_ENB, 2019a1d52896SBill Paul BGE_EVTENB_MI_INTERRUPT); 2020a1d52896SBill Paul } 202195d67482SBill Paul 20221f313773SOleg Bulyzhin /* 20231f313773SOleg Bulyzhin * Clear any pending link state attention. 20241f313773SOleg Bulyzhin * Otherwise some link state change events may be lost until attention 20251f313773SOleg Bulyzhin * is cleared by bge_intr() -> bge_link_upd() sequence. 20261f313773SOleg Bulyzhin * It's not necessary on newer BCM chips - perhaps enabling link 20271f313773SOleg Bulyzhin * state change attentions implies clearing pending attention. 20281f313773SOleg Bulyzhin */ 20291f313773SOleg Bulyzhin CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED | 20301f313773SOleg Bulyzhin BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE | 20311f313773SOleg Bulyzhin BGE_MACSTAT_LINK_CHANGED); 20321f313773SOleg Bulyzhin 203395d67482SBill Paul /* Enable link state change attentions. */ 203495d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_EVT_ENB, BGE_EVTENB_LINK_CHANGED); 203595d67482SBill Paul 203695d67482SBill Paul return (0); 203795d67482SBill Paul } 203895d67482SBill Paul 20394c0da0ffSGleb Smirnoff const struct bge_revision * 20404c0da0ffSGleb Smirnoff bge_lookup_rev(uint32_t chipid) 20414c0da0ffSGleb Smirnoff { 20424c0da0ffSGleb Smirnoff const struct bge_revision *br; 20434c0da0ffSGleb Smirnoff 20444c0da0ffSGleb Smirnoff for (br = bge_revisions; br->br_name != NULL; br++) { 20454c0da0ffSGleb Smirnoff if (br->br_chipid == chipid) 20464c0da0ffSGleb Smirnoff return (br); 20474c0da0ffSGleb Smirnoff } 20484c0da0ffSGleb Smirnoff 20494c0da0ffSGleb Smirnoff for (br = bge_majorrevs; br->br_name != NULL; br++) { 20504c0da0ffSGleb Smirnoff if (br->br_chipid == BGE_ASICREV(chipid)) 20514c0da0ffSGleb Smirnoff return (br); 20524c0da0ffSGleb Smirnoff } 20534c0da0ffSGleb Smirnoff 20544c0da0ffSGleb Smirnoff return (NULL); 20554c0da0ffSGleb Smirnoff } 20564c0da0ffSGleb Smirnoff 20574c0da0ffSGleb Smirnoff const struct bge_vendor * 20584c0da0ffSGleb Smirnoff bge_lookup_vendor(uint16_t vid) 20594c0da0ffSGleb Smirnoff { 20604c0da0ffSGleb Smirnoff const struct bge_vendor *v; 20614c0da0ffSGleb Smirnoff 20624c0da0ffSGleb Smirnoff for (v = bge_vendors; v->v_name != NULL; v++) 20634c0da0ffSGleb Smirnoff if (v->v_id == vid) 20644c0da0ffSGleb Smirnoff return (v); 20654c0da0ffSGleb Smirnoff 20664c0da0ffSGleb Smirnoff panic("%s: unknown vendor %d", __func__, vid); 20674c0da0ffSGleb Smirnoff return (NULL); 20684c0da0ffSGleb Smirnoff } 20694c0da0ffSGleb Smirnoff 207095d67482SBill Paul /* 207195d67482SBill Paul * Probe for a Broadcom chip. Check the PCI vendor and device IDs 20724c0da0ffSGleb Smirnoff * against our list and return its name if we find a match. 20734c0da0ffSGleb Smirnoff * 20744c0da0ffSGleb Smirnoff * Note that since the Broadcom controller contains VPD support, we 20757c929cf9SJung-uk Kim * try to get the device name string from the controller itself instead 20767c929cf9SJung-uk Kim * of the compiled-in string. It guarantees we'll always announce the 20777c929cf9SJung-uk Kim * right product name. We fall back to the compiled-in string when 20787c929cf9SJung-uk Kim * VPD is unavailable or corrupt. 207995d67482SBill Paul */ 208095d67482SBill Paul static int 20813f74909aSGleb Smirnoff bge_probe(device_t dev) 208295d67482SBill Paul { 2083852c67f9SMarius Strobl const struct bge_type *t = bge_devs; 20844c0da0ffSGleb Smirnoff struct bge_softc *sc = device_get_softc(dev); 20857c929cf9SJung-uk Kim uint16_t vid, did; 208695d67482SBill Paul 208795d67482SBill Paul sc->bge_dev = dev; 20887c929cf9SJung-uk Kim vid = pci_get_vendor(dev); 20897c929cf9SJung-uk Kim did = pci_get_device(dev); 20904c0da0ffSGleb Smirnoff while(t->bge_vid != 0) { 20917c929cf9SJung-uk Kim if ((vid == t->bge_vid) && (did == t->bge_did)) { 20927c929cf9SJung-uk Kim char model[64], buf[96]; 20934c0da0ffSGleb Smirnoff const struct bge_revision *br; 20944c0da0ffSGleb Smirnoff const struct bge_vendor *v; 20954c0da0ffSGleb Smirnoff uint32_t id; 20964c0da0ffSGleb Smirnoff 2097a5779553SStanislav Sedov id = pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >> 2098a5779553SStanislav Sedov BGE_PCIMISCCTL_ASICREV_SHIFT; 2099a5779553SStanislav Sedov if (BGE_ASICREV(id) == BGE_ASICREV_USE_PRODID_REG) 2100a5779553SStanislav Sedov id = pci_read_config(dev, 2101a5779553SStanislav Sedov BGE_PCI_PRODID_ASICREV, 4); 21024c0da0ffSGleb Smirnoff br = bge_lookup_rev(id); 21037c929cf9SJung-uk Kim v = bge_lookup_vendor(vid); 21044e35d186SJung-uk Kim { 21054e35d186SJung-uk Kim #if __FreeBSD_version > 700024 21064e35d186SJung-uk Kim const char *pname; 21074e35d186SJung-uk Kim 2108852c67f9SMarius Strobl if (bge_has_eaddr(sc) && 2109852c67f9SMarius Strobl pci_get_vpd_ident(dev, &pname) == 0) 21104e35d186SJung-uk Kim snprintf(model, 64, "%s", pname); 21114e35d186SJung-uk Kim else 21124e35d186SJung-uk Kim #endif 21137c929cf9SJung-uk Kim snprintf(model, 64, "%s %s", 21147c929cf9SJung-uk Kim v->v_name, 21157c929cf9SJung-uk Kim br != NULL ? br->br_name : 21167c929cf9SJung-uk Kim "NetXtreme Ethernet Controller"); 21174e35d186SJung-uk Kim } 2118a5779553SStanislav Sedov snprintf(buf, 96, "%s, %sASIC rev. %#08x", model, 2119a5779553SStanislav Sedov br != NULL ? "" : "unknown ", id); 21204c0da0ffSGleb Smirnoff device_set_desc_copy(dev, buf); 212195d67482SBill Paul return (0); 212295d67482SBill Paul } 212395d67482SBill Paul t++; 212495d67482SBill Paul } 212595d67482SBill Paul 212695d67482SBill Paul return (ENXIO); 212795d67482SBill Paul } 212895d67482SBill Paul 2129f41ac2beSBill Paul static void 21303f74909aSGleb Smirnoff bge_dma_free(struct bge_softc *sc) 2131f41ac2beSBill Paul { 2132f41ac2beSBill Paul int i; 2133f41ac2beSBill Paul 21343f74909aSGleb Smirnoff /* Destroy DMA maps for RX buffers. */ 2135f41ac2beSBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 2136f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_std_dmamap[i]) 21370ac56796SPyun YongHyeon bus_dmamap_destroy(sc->bge_cdata.bge_rx_mtag, 2138f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i]); 2139f41ac2beSBill Paul } 2140943787f3SPyun YongHyeon if (sc->bge_cdata.bge_rx_std_sparemap) 2141943787f3SPyun YongHyeon bus_dmamap_destroy(sc->bge_cdata.bge_rx_mtag, 2142943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_std_sparemap); 2143f41ac2beSBill Paul 21443f74909aSGleb Smirnoff /* Destroy DMA maps for jumbo RX buffers. */ 2145f41ac2beSBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 2146f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_jumbo_dmamap[i]) 2147f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_mtag_jumbo, 2148f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 2149f41ac2beSBill Paul } 2150943787f3SPyun YongHyeon if (sc->bge_cdata.bge_rx_jumbo_sparemap) 2151943787f3SPyun YongHyeon bus_dmamap_destroy(sc->bge_cdata.bge_mtag_jumbo, 2152943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_sparemap); 2153f41ac2beSBill Paul 21543f74909aSGleb Smirnoff /* Destroy DMA maps for TX buffers. */ 2155f41ac2beSBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 2156f41ac2beSBill Paul if (sc->bge_cdata.bge_tx_dmamap[i]) 21570ac56796SPyun YongHyeon bus_dmamap_destroy(sc->bge_cdata.bge_tx_mtag, 2158f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[i]); 2159f41ac2beSBill Paul } 2160f41ac2beSBill Paul 21610ac56796SPyun YongHyeon if (sc->bge_cdata.bge_rx_mtag) 21620ac56796SPyun YongHyeon bus_dma_tag_destroy(sc->bge_cdata.bge_rx_mtag); 21630ac56796SPyun YongHyeon if (sc->bge_cdata.bge_tx_mtag) 21640ac56796SPyun YongHyeon bus_dma_tag_destroy(sc->bge_cdata.bge_tx_mtag); 2165f41ac2beSBill Paul 2166f41ac2beSBill Paul 21673f74909aSGleb Smirnoff /* Destroy standard RX ring. */ 2168e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_std_ring_map) 2169e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_rx_std_ring_tag, 2170e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_std_ring_map); 2171e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_std_ring_map && sc->bge_ldata.bge_rx_std_ring) 2172f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_rx_std_ring_tag, 2173f41ac2beSBill Paul sc->bge_ldata.bge_rx_std_ring, 2174f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map); 2175f41ac2beSBill Paul 2176f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_std_ring_tag) 2177f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_rx_std_ring_tag); 2178f41ac2beSBill Paul 21793f74909aSGleb Smirnoff /* Destroy jumbo RX ring. */ 2180e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_jumbo_ring_map) 2181e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_rx_jumbo_ring_tag, 2182e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_ring_map); 2183e65bed95SPyun YongHyeon 2184e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_jumbo_ring_map && 2185e65bed95SPyun YongHyeon sc->bge_ldata.bge_rx_jumbo_ring) 2186f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_rx_jumbo_ring_tag, 2187f41ac2beSBill Paul sc->bge_ldata.bge_rx_jumbo_ring, 2188f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map); 2189f41ac2beSBill Paul 2190f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_jumbo_ring_tag) 2191f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_rx_jumbo_ring_tag); 2192f41ac2beSBill Paul 21933f74909aSGleb Smirnoff /* Destroy RX return ring. */ 2194e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_return_ring_map) 2195e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_rx_return_ring_tag, 2196e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_return_ring_map); 2197e65bed95SPyun YongHyeon 2198e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_return_ring_map && 2199e65bed95SPyun YongHyeon sc->bge_ldata.bge_rx_return_ring) 2200f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_rx_return_ring_tag, 2201f41ac2beSBill Paul sc->bge_ldata.bge_rx_return_ring, 2202f41ac2beSBill Paul sc->bge_cdata.bge_rx_return_ring_map); 2203f41ac2beSBill Paul 2204f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_return_ring_tag) 2205f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_rx_return_ring_tag); 2206f41ac2beSBill Paul 22073f74909aSGleb Smirnoff /* Destroy TX ring. */ 2208e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_tx_ring_map) 2209e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_tx_ring_tag, 2210e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_ring_map); 2211e65bed95SPyun YongHyeon 2212e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_tx_ring_map && sc->bge_ldata.bge_tx_ring) 2213f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_tx_ring_tag, 2214f41ac2beSBill Paul sc->bge_ldata.bge_tx_ring, 2215f41ac2beSBill Paul sc->bge_cdata.bge_tx_ring_map); 2216f41ac2beSBill Paul 2217f41ac2beSBill Paul if (sc->bge_cdata.bge_tx_ring_tag) 2218f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_tx_ring_tag); 2219f41ac2beSBill Paul 22203f74909aSGleb Smirnoff /* Destroy status block. */ 2221e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_status_map) 2222e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_status_tag, 2223e65bed95SPyun YongHyeon sc->bge_cdata.bge_status_map); 2224e65bed95SPyun YongHyeon 2225e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_status_map && sc->bge_ldata.bge_status_block) 2226f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_status_tag, 2227f41ac2beSBill Paul sc->bge_ldata.bge_status_block, 2228f41ac2beSBill Paul sc->bge_cdata.bge_status_map); 2229f41ac2beSBill Paul 2230f41ac2beSBill Paul if (sc->bge_cdata.bge_status_tag) 2231f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_status_tag); 2232f41ac2beSBill Paul 22333f74909aSGleb Smirnoff /* Destroy statistics block. */ 2234e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_stats_map) 2235e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_stats_tag, 2236e65bed95SPyun YongHyeon sc->bge_cdata.bge_stats_map); 2237e65bed95SPyun YongHyeon 2238e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_stats_map && sc->bge_ldata.bge_stats) 2239f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_stats_tag, 2240f41ac2beSBill Paul sc->bge_ldata.bge_stats, 2241f41ac2beSBill Paul sc->bge_cdata.bge_stats_map); 2242f41ac2beSBill Paul 2243f41ac2beSBill Paul if (sc->bge_cdata.bge_stats_tag) 2244f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_stats_tag); 2245f41ac2beSBill Paul 22465b610048SPyun YongHyeon if (sc->bge_cdata.bge_buffer_tag) 22475b610048SPyun YongHyeon bus_dma_tag_destroy(sc->bge_cdata.bge_buffer_tag); 22485b610048SPyun YongHyeon 22493f74909aSGleb Smirnoff /* Destroy the parent tag. */ 2250f41ac2beSBill Paul if (sc->bge_cdata.bge_parent_tag) 2251f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_parent_tag); 2252f41ac2beSBill Paul } 2253f41ac2beSBill Paul 2254f41ac2beSBill Paul static int 22555b610048SPyun YongHyeon bge_dma_ring_alloc(struct bge_softc *sc, bus_size_t alignment, 22565b610048SPyun YongHyeon bus_size_t maxsize, bus_dma_tag_t *tag, uint8_t **ring, bus_dmamap_t *map, 22575b610048SPyun YongHyeon bus_addr_t *paddr, const char *msg) 2258f41ac2beSBill Paul { 22593f74909aSGleb Smirnoff struct bge_dmamap_arg ctx; 2260f681b29aSPyun YongHyeon bus_addr_t lowaddr; 22615b610048SPyun YongHyeon bus_size_t ring_end; 22625b610048SPyun YongHyeon int error; 2263f41ac2beSBill Paul 22645b610048SPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR; 22655b610048SPyun YongHyeon again: 22665b610048SPyun YongHyeon error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 22675b610048SPyun YongHyeon alignment, 0, lowaddr, BUS_SPACE_MAXADDR, NULL, 22685b610048SPyun YongHyeon NULL, maxsize, 1, maxsize, 0, NULL, NULL, tag); 22695b610048SPyun YongHyeon if (error != 0) { 22705b610048SPyun YongHyeon device_printf(sc->bge_dev, 22715b610048SPyun YongHyeon "could not create %s dma tag\n", msg); 22725b610048SPyun YongHyeon return (ENOMEM); 22735b610048SPyun YongHyeon } 22745b610048SPyun YongHyeon /* Allocate DMA'able memory for ring. */ 22755b610048SPyun YongHyeon error = bus_dmamem_alloc(*tag, (void **)ring, 22765b610048SPyun YongHyeon BUS_DMA_NOWAIT | BUS_DMA_ZERO | BUS_DMA_COHERENT, map); 22775b610048SPyun YongHyeon if (error != 0) { 22785b610048SPyun YongHyeon device_printf(sc->bge_dev, 22795b610048SPyun YongHyeon "could not allocate DMA'able memory for %s\n", msg); 22805b610048SPyun YongHyeon return (ENOMEM); 22815b610048SPyun YongHyeon } 22825b610048SPyun YongHyeon /* Load the address of the ring. */ 22835b610048SPyun YongHyeon ctx.bge_busaddr = 0; 22845b610048SPyun YongHyeon error = bus_dmamap_load(*tag, *map, *ring, maxsize, bge_dma_map_addr, 22855b610048SPyun YongHyeon &ctx, BUS_DMA_NOWAIT); 22865b610048SPyun YongHyeon if (error != 0) { 22875b610048SPyun YongHyeon device_printf(sc->bge_dev, 22885b610048SPyun YongHyeon "could not load DMA'able memory for %s\n", msg); 22895b610048SPyun YongHyeon return (ENOMEM); 22905b610048SPyun YongHyeon } 22915b610048SPyun YongHyeon *paddr = ctx.bge_busaddr; 22925b610048SPyun YongHyeon ring_end = *paddr + maxsize; 22935b610048SPyun YongHyeon if ((sc->bge_flags & BGE_FLAG_4G_BNDRY_BUG) != 0 && 22945b610048SPyun YongHyeon BGE_ADDR_HI(*paddr) != BGE_ADDR_HI(ring_end)) { 22955b610048SPyun YongHyeon /* 22965b610048SPyun YongHyeon * 4GB boundary crossed. Limit maximum allowable DMA 22975b610048SPyun YongHyeon * address space to 32bit and try again. 22985b610048SPyun YongHyeon */ 22995b610048SPyun YongHyeon bus_dmamap_unload(*tag, *map); 23005b610048SPyun YongHyeon bus_dmamem_free(*tag, *ring, *map); 23015b610048SPyun YongHyeon bus_dma_tag_destroy(*tag); 23025b610048SPyun YongHyeon if (bootverbose) 23035b610048SPyun YongHyeon device_printf(sc->bge_dev, "4GB boundary crossed, " 23045b610048SPyun YongHyeon "limit DMA address space to 32bit for %s\n", msg); 23055b610048SPyun YongHyeon *ring = NULL; 23065b610048SPyun YongHyeon *tag = NULL; 23075b610048SPyun YongHyeon *map = NULL; 23085b610048SPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR_32BIT; 23095b610048SPyun YongHyeon goto again; 23105b610048SPyun YongHyeon } 23115b610048SPyun YongHyeon return (0); 23125b610048SPyun YongHyeon } 23135b610048SPyun YongHyeon 23145b610048SPyun YongHyeon static int 23155b610048SPyun YongHyeon bge_dma_alloc(struct bge_softc *sc) 23165b610048SPyun YongHyeon { 23175b610048SPyun YongHyeon bus_addr_t lowaddr; 23185b610048SPyun YongHyeon bus_size_t boundary, sbsz, txsegsz, txmaxsegsz; 23195b610048SPyun YongHyeon int i, error; 2320f41ac2beSBill Paul 2321f681b29aSPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR; 2322f681b29aSPyun YongHyeon if ((sc->bge_flags & BGE_FLAG_40BIT_BUG) != 0) 2323f681b29aSPyun YongHyeon lowaddr = BGE_DMA_MAXADDR; 2324f41ac2beSBill Paul /* 2325f41ac2beSBill Paul * Allocate the parent bus DMA tag appropriate for PCI. 2326f41ac2beSBill Paul */ 23274eee14cbSMarius Strobl error = bus_dma_tag_create(bus_get_dma_tag(sc->bge_dev), 2328f681b29aSPyun YongHyeon 1, 0, lowaddr, BUS_SPACE_MAXADDR, NULL, 23294eee14cbSMarius Strobl NULL, BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 23304eee14cbSMarius Strobl 0, NULL, NULL, &sc->bge_cdata.bge_parent_tag); 2331e65bed95SPyun YongHyeon if (error != 0) { 2332fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 2333fe806fdaSPyun YongHyeon "could not allocate parent dma tag\n"); 2334e65bed95SPyun YongHyeon return (ENOMEM); 2335e65bed95SPyun YongHyeon } 2336e65bed95SPyun YongHyeon 23375b610048SPyun YongHyeon /* Create tag for standard RX ring. */ 23385b610048SPyun YongHyeon error = bge_dma_ring_alloc(sc, PAGE_SIZE, BGE_STD_RX_RING_SZ, 23395b610048SPyun YongHyeon &sc->bge_cdata.bge_rx_std_ring_tag, 23405b610048SPyun YongHyeon (uint8_t **)&sc->bge_ldata.bge_rx_std_ring, 23415b610048SPyun YongHyeon &sc->bge_cdata.bge_rx_std_ring_map, 23425b610048SPyun YongHyeon &sc->bge_ldata.bge_rx_std_ring_paddr, "RX ring"); 23435b610048SPyun YongHyeon if (error) 23445b610048SPyun YongHyeon return (error); 23455b610048SPyun YongHyeon 23465b610048SPyun YongHyeon /* Create tag for RX return ring. */ 23475b610048SPyun YongHyeon error = bge_dma_ring_alloc(sc, PAGE_SIZE, BGE_RX_RTN_RING_SZ(sc), 23485b610048SPyun YongHyeon &sc->bge_cdata.bge_rx_return_ring_tag, 23495b610048SPyun YongHyeon (uint8_t **)&sc->bge_ldata.bge_rx_return_ring, 23505b610048SPyun YongHyeon &sc->bge_cdata.bge_rx_return_ring_map, 23515b610048SPyun YongHyeon &sc->bge_ldata.bge_rx_return_ring_paddr, "RX return ring"); 23525b610048SPyun YongHyeon if (error) 23535b610048SPyun YongHyeon return (error); 23545b610048SPyun YongHyeon 23555b610048SPyun YongHyeon /* Create tag for TX ring. */ 23565b610048SPyun YongHyeon error = bge_dma_ring_alloc(sc, PAGE_SIZE, BGE_TX_RING_SZ, 23575b610048SPyun YongHyeon &sc->bge_cdata.bge_tx_ring_tag, 23585b610048SPyun YongHyeon (uint8_t **)&sc->bge_ldata.bge_tx_ring, 23595b610048SPyun YongHyeon &sc->bge_cdata.bge_tx_ring_map, 23605b610048SPyun YongHyeon &sc->bge_ldata.bge_tx_ring_paddr, "TX ring"); 23615b610048SPyun YongHyeon if (error) 23625b610048SPyun YongHyeon return (error); 23635b610048SPyun YongHyeon 2364f41ac2beSBill Paul /* 23655b610048SPyun YongHyeon * Create tag for status block. 23665b610048SPyun YongHyeon * Because we only use single Tx/Rx/Rx return ring, use 23675b610048SPyun YongHyeon * minimum status block size except BCM5700 AX/BX which 23685b610048SPyun YongHyeon * seems to want to see full status block size regardless 23695b610048SPyun YongHyeon * of configured number of ring. 2370f41ac2beSBill Paul */ 23715b610048SPyun YongHyeon if (sc->bge_asicrev == BGE_ASICREV_BCM5700 && 23725b610048SPyun YongHyeon sc->bge_chipid != BGE_CHIPID_BCM5700_C0) 23735b610048SPyun YongHyeon sbsz = BGE_STATUS_BLK_SZ; 23745b610048SPyun YongHyeon else 23755b610048SPyun YongHyeon sbsz = 32; 23765b610048SPyun YongHyeon error = bge_dma_ring_alloc(sc, PAGE_SIZE, sbsz, 23775b610048SPyun YongHyeon &sc->bge_cdata.bge_status_tag, 23785b610048SPyun YongHyeon (uint8_t **)&sc->bge_ldata.bge_status_block, 23795b610048SPyun YongHyeon &sc->bge_cdata.bge_status_map, 23805b610048SPyun YongHyeon &sc->bge_ldata.bge_status_block_paddr, "status block"); 23815b610048SPyun YongHyeon if (error) 23825b610048SPyun YongHyeon return (error); 23835b610048SPyun YongHyeon 238412c65daeSPyun YongHyeon /* Create tag for statistics block. */ 238512c65daeSPyun YongHyeon error = bge_dma_ring_alloc(sc, PAGE_SIZE, BGE_STATS_SZ, 238612c65daeSPyun YongHyeon &sc->bge_cdata.bge_stats_tag, 238712c65daeSPyun YongHyeon (uint8_t **)&sc->bge_ldata.bge_stats, 238812c65daeSPyun YongHyeon &sc->bge_cdata.bge_stats_map, 238912c65daeSPyun YongHyeon &sc->bge_ldata.bge_stats_paddr, "statistics block"); 239012c65daeSPyun YongHyeon if (error) 239112c65daeSPyun YongHyeon return (error); 239212c65daeSPyun YongHyeon 23935b610048SPyun YongHyeon /* Create tag for jumbo RX ring. */ 23945b610048SPyun YongHyeon if (BGE_IS_JUMBO_CAPABLE(sc)) { 23955b610048SPyun YongHyeon error = bge_dma_ring_alloc(sc, PAGE_SIZE, BGE_JUMBO_RX_RING_SZ, 23965b610048SPyun YongHyeon &sc->bge_cdata.bge_rx_jumbo_ring_tag, 23975b610048SPyun YongHyeon (uint8_t **)&sc->bge_ldata.bge_rx_jumbo_ring, 23985b610048SPyun YongHyeon &sc->bge_cdata.bge_rx_jumbo_ring_map, 23995b610048SPyun YongHyeon &sc->bge_ldata.bge_rx_jumbo_ring_paddr, "jumbo RX ring"); 24005b610048SPyun YongHyeon if (error) 24015b610048SPyun YongHyeon return (error); 24025b610048SPyun YongHyeon } 24035b610048SPyun YongHyeon 24045b610048SPyun YongHyeon /* Create parent tag for buffers. */ 24055b610048SPyun YongHyeon boundary = 0; 24065b610048SPyun YongHyeon if ((sc->bge_flags & BGE_FLAG_4G_BNDRY_BUG) != 0) 240738cc6151SPyun YongHyeon boundary = BGE_DMA_BNDRY; 24085b610048SPyun YongHyeon error = bus_dma_tag_create(bus_get_dma_tag(sc->bge_dev), 24095b610048SPyun YongHyeon 1, boundary, lowaddr, BUS_SPACE_MAXADDR, NULL, 24105b610048SPyun YongHyeon NULL, BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 24115b610048SPyun YongHyeon 0, NULL, NULL, &sc->bge_cdata.bge_buffer_tag); 24125b610048SPyun YongHyeon if (error != 0) { 24135b610048SPyun YongHyeon device_printf(sc->bge_dev, 24145b610048SPyun YongHyeon "could not allocate buffer dma tag\n"); 24155b610048SPyun YongHyeon return (ENOMEM); 24165b610048SPyun YongHyeon } 24175b610048SPyun YongHyeon /* Create tag for Tx mbufs. */ 2418ca3f1187SPyun YongHyeon if (sc->bge_flags & BGE_FLAG_TSO) { 2419ca3f1187SPyun YongHyeon txsegsz = BGE_TSOSEG_SZ; 2420ca3f1187SPyun YongHyeon txmaxsegsz = 65535 + sizeof(struct ether_vlan_header); 2421ca3f1187SPyun YongHyeon } else { 2422ca3f1187SPyun YongHyeon txsegsz = MCLBYTES; 2423ca3f1187SPyun YongHyeon txmaxsegsz = MCLBYTES * BGE_NSEG_NEW; 2424ca3f1187SPyun YongHyeon } 24255b610048SPyun YongHyeon error = bus_dma_tag_create(sc->bge_cdata.bge_buffer_tag, 1, 2426ca3f1187SPyun YongHyeon 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 2427ca3f1187SPyun YongHyeon txmaxsegsz, BGE_NSEG_NEW, txsegsz, 0, NULL, NULL, 2428ca3f1187SPyun YongHyeon &sc->bge_cdata.bge_tx_mtag); 2429f41ac2beSBill Paul 2430f41ac2beSBill Paul if (error) { 24310ac56796SPyun YongHyeon device_printf(sc->bge_dev, "could not allocate TX dma tag\n"); 24320ac56796SPyun YongHyeon return (ENOMEM); 24330ac56796SPyun YongHyeon } 24340ac56796SPyun YongHyeon 24355b610048SPyun YongHyeon /* Create tag for Rx mbufs. */ 24365b610048SPyun YongHyeon error = bus_dma_tag_create(sc->bge_cdata.bge_buffer_tag, 1, 0, 24370ac56796SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, 1, 2438ca3f1187SPyun YongHyeon MCLBYTES, 0, NULL, NULL, &sc->bge_cdata.bge_rx_mtag); 24390ac56796SPyun YongHyeon 24400ac56796SPyun YongHyeon if (error) { 24410ac56796SPyun YongHyeon device_printf(sc->bge_dev, "could not allocate RX dma tag\n"); 2442f41ac2beSBill Paul return (ENOMEM); 2443f41ac2beSBill Paul } 2444f41ac2beSBill Paul 24453f74909aSGleb Smirnoff /* Create DMA maps for RX buffers. */ 2446943787f3SPyun YongHyeon error = bus_dmamap_create(sc->bge_cdata.bge_rx_mtag, 0, 2447943787f3SPyun YongHyeon &sc->bge_cdata.bge_rx_std_sparemap); 2448943787f3SPyun YongHyeon if (error) { 2449943787f3SPyun YongHyeon device_printf(sc->bge_dev, 2450943787f3SPyun YongHyeon "can't create spare DMA map for RX\n"); 2451943787f3SPyun YongHyeon return (ENOMEM); 2452943787f3SPyun YongHyeon } 2453f41ac2beSBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 24540ac56796SPyun YongHyeon error = bus_dmamap_create(sc->bge_cdata.bge_rx_mtag, 0, 2455f41ac2beSBill Paul &sc->bge_cdata.bge_rx_std_dmamap[i]); 2456f41ac2beSBill Paul if (error) { 2457fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 2458fe806fdaSPyun YongHyeon "can't create DMA map for RX\n"); 2459f41ac2beSBill Paul return (ENOMEM); 2460f41ac2beSBill Paul } 2461f41ac2beSBill Paul } 2462f41ac2beSBill Paul 24633f74909aSGleb Smirnoff /* Create DMA maps for TX buffers. */ 2464f41ac2beSBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 24650ac56796SPyun YongHyeon error = bus_dmamap_create(sc->bge_cdata.bge_tx_mtag, 0, 2466f41ac2beSBill Paul &sc->bge_cdata.bge_tx_dmamap[i]); 2467f41ac2beSBill Paul if (error) { 2468fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 24690ac56796SPyun YongHyeon "can't create DMA map for TX\n"); 2470f41ac2beSBill Paul return (ENOMEM); 2471f41ac2beSBill Paul } 2472f41ac2beSBill Paul } 2473f41ac2beSBill Paul 24745b610048SPyun YongHyeon /* Create tags for jumbo RX buffers. */ 24754c0da0ffSGleb Smirnoff if (BGE_IS_JUMBO_CAPABLE(sc)) { 24765b610048SPyun YongHyeon error = bus_dma_tag_create(sc->bge_cdata.bge_buffer_tag, 24778a2e22deSScott Long 1, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 24781be6acb7SGleb Smirnoff NULL, MJUM9BYTES, BGE_NSEG_JUMBO, PAGE_SIZE, 24791be6acb7SGleb Smirnoff 0, NULL, NULL, &sc->bge_cdata.bge_mtag_jumbo); 2480f41ac2beSBill Paul if (error) { 2481fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 24823f74909aSGleb Smirnoff "could not allocate jumbo dma tag\n"); 2483f41ac2beSBill Paul return (ENOMEM); 2484f41ac2beSBill Paul } 24853f74909aSGleb Smirnoff /* Create DMA maps for jumbo RX buffers. */ 2486943787f3SPyun YongHyeon error = bus_dmamap_create(sc->bge_cdata.bge_mtag_jumbo, 2487943787f3SPyun YongHyeon 0, &sc->bge_cdata.bge_rx_jumbo_sparemap); 2488943787f3SPyun YongHyeon if (error) { 2489943787f3SPyun YongHyeon device_printf(sc->bge_dev, 24901b90d0bdSPyun YongHyeon "can't create spare DMA map for jumbo RX\n"); 2491943787f3SPyun YongHyeon return (ENOMEM); 2492943787f3SPyun YongHyeon } 2493f41ac2beSBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 2494f41ac2beSBill Paul error = bus_dmamap_create(sc->bge_cdata.bge_mtag_jumbo, 2495f41ac2beSBill Paul 0, &sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 2496f41ac2beSBill Paul if (error) { 2497fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 24983f74909aSGleb Smirnoff "can't create DMA map for jumbo RX\n"); 2499f41ac2beSBill Paul return (ENOMEM); 2500f41ac2beSBill Paul } 2501f41ac2beSBill Paul } 2502f41ac2beSBill Paul } 2503f41ac2beSBill Paul 2504f41ac2beSBill Paul return (0); 2505f41ac2beSBill Paul } 2506f41ac2beSBill Paul 2507bf6ef57aSJohn Polstra /* 2508bf6ef57aSJohn Polstra * Return true if this device has more than one port. 2509bf6ef57aSJohn Polstra */ 2510bf6ef57aSJohn Polstra static int 2511bf6ef57aSJohn Polstra bge_has_multiple_ports(struct bge_softc *sc) 2512bf6ef57aSJohn Polstra { 2513bf6ef57aSJohn Polstra device_t dev = sc->bge_dev; 251455aaf894SMarius Strobl u_int b, d, f, fscan, s; 2515bf6ef57aSJohn Polstra 251655aaf894SMarius Strobl d = pci_get_domain(dev); 2517bf6ef57aSJohn Polstra b = pci_get_bus(dev); 2518bf6ef57aSJohn Polstra s = pci_get_slot(dev); 2519bf6ef57aSJohn Polstra f = pci_get_function(dev); 2520bf6ef57aSJohn Polstra for (fscan = 0; fscan <= PCI_FUNCMAX; fscan++) 252155aaf894SMarius Strobl if (fscan != f && pci_find_dbsf(d, b, s, fscan) != NULL) 2522bf6ef57aSJohn Polstra return (1); 2523bf6ef57aSJohn Polstra return (0); 2524bf6ef57aSJohn Polstra } 2525bf6ef57aSJohn Polstra 2526bf6ef57aSJohn Polstra /* 2527bf6ef57aSJohn Polstra * Return true if MSI can be used with this device. 2528bf6ef57aSJohn Polstra */ 2529bf6ef57aSJohn Polstra static int 2530bf6ef57aSJohn Polstra bge_can_use_msi(struct bge_softc *sc) 2531bf6ef57aSJohn Polstra { 2532bf6ef57aSJohn Polstra int can_use_msi = 0; 2533bf6ef57aSJohn Polstra 2534bf6ef57aSJohn Polstra switch (sc->bge_asicrev) { 2535a8376f70SMarius Strobl case BGE_ASICREV_BCM5714_A0: 2536bf6ef57aSJohn Polstra case BGE_ASICREV_BCM5714: 2537bf6ef57aSJohn Polstra /* 2538a8376f70SMarius Strobl * Apparently, MSI doesn't work when these chips are 2539a8376f70SMarius Strobl * configured in single-port mode. 2540bf6ef57aSJohn Polstra */ 2541bf6ef57aSJohn Polstra if (bge_has_multiple_ports(sc)) 2542bf6ef57aSJohn Polstra can_use_msi = 1; 2543bf6ef57aSJohn Polstra break; 2544bf6ef57aSJohn Polstra case BGE_ASICREV_BCM5750: 2545bf6ef57aSJohn Polstra if (sc->bge_chiprev != BGE_CHIPREV_5750_AX && 2546bf6ef57aSJohn Polstra sc->bge_chiprev != BGE_CHIPREV_5750_BX) 2547bf6ef57aSJohn Polstra can_use_msi = 1; 2548bf6ef57aSJohn Polstra break; 2549a8376f70SMarius Strobl default: 2550a8376f70SMarius Strobl if (BGE_IS_575X_PLUS(sc)) 2551bf6ef57aSJohn Polstra can_use_msi = 1; 2552bf6ef57aSJohn Polstra } 2553bf6ef57aSJohn Polstra return (can_use_msi); 2554bf6ef57aSJohn Polstra } 2555bf6ef57aSJohn Polstra 255695d67482SBill Paul static int 25573f74909aSGleb Smirnoff bge_attach(device_t dev) 255895d67482SBill Paul { 255995d67482SBill Paul struct ifnet *ifp; 256095d67482SBill Paul struct bge_softc *sc; 25614f0794ffSBjoern A. Zeeb uint32_t hwcfg = 0, misccfg; 256208013fd3SMarius Strobl u_char eaddr[ETHER_ADDR_LEN]; 25638e5d93dbSMarius Strobl int error, msicount, phy_addr, reg, rid, trys; 256495d67482SBill Paul 256595d67482SBill Paul sc = device_get_softc(dev); 256695d67482SBill Paul sc->bge_dev = dev; 256795d67482SBill Paul 2568dfe0df9aSPyun YongHyeon TASK_INIT(&sc->bge_intr_task, 0, bge_intr_task, sc); 2569dfe0df9aSPyun YongHyeon 257095d67482SBill Paul /* 257195d67482SBill Paul * Map control/status registers. 257295d67482SBill Paul */ 257395d67482SBill Paul pci_enable_busmaster(dev); 257495d67482SBill Paul 2575736b9319SPyun YongHyeon rid = PCIR_BAR(0); 25765f96beb9SNate Lawson sc->bge_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid, 257744f8f2fcSMarius Strobl RF_ACTIVE); 257895d67482SBill Paul 257995d67482SBill Paul if (sc->bge_res == NULL) { 2580fe806fdaSPyun YongHyeon device_printf (sc->bge_dev, "couldn't map memory\n"); 258195d67482SBill Paul error = ENXIO; 258295d67482SBill Paul goto fail; 258395d67482SBill Paul } 258495d67482SBill Paul 25854f09c4c7SMarius Strobl /* Save various chip information. */ 2586e53d81eeSPaul Saab sc->bge_chipid = 2587a5779553SStanislav Sedov pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >> 2588a5779553SStanislav Sedov BGE_PCIMISCCTL_ASICREV_SHIFT; 2589a5779553SStanislav Sedov if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_USE_PRODID_REG) 2590a5779553SStanislav Sedov sc->bge_chipid = pci_read_config(dev, BGE_PCI_PRODID_ASICREV, 2591a5779553SStanislav Sedov 4); 2592e53d81eeSPaul Saab sc->bge_asicrev = BGE_ASICREV(sc->bge_chipid); 2593e53d81eeSPaul Saab sc->bge_chiprev = BGE_CHIPREV(sc->bge_chipid); 2594e53d81eeSPaul Saab 2595a813ed78SPyun YongHyeon /* Set default PHY address. */ 25968e5d93dbSMarius Strobl phy_addr = 1; 2597a813ed78SPyun YongHyeon 259886543395SJung-uk Kim /* 259938cc658fSJohn Baldwin * Don't enable Ethernet@WireSpeed for the 5700, 5906, or the 260086543395SJung-uk Kim * 5705 A0 and A1 chips. 260186543395SJung-uk Kim */ 260286543395SJung-uk Kim if (sc->bge_asicrev != BGE_ASICREV_BCM5700 && 260338cc658fSJohn Baldwin sc->bge_asicrev != BGE_ASICREV_BCM5906 && 260486543395SJung-uk Kim sc->bge_chipid != BGE_CHIPID_BCM5705_A0 && 260586543395SJung-uk Kim sc->bge_chipid != BGE_CHIPID_BCM5705_A1) 2606757402fbSPyun YongHyeon sc->bge_phy_flags |= BGE_PHY_WIRESPEED; 260786543395SJung-uk Kim 26085fea260fSMarius Strobl if (bge_has_eaddr(sc)) 26095fea260fSMarius Strobl sc->bge_flags |= BGE_FLAG_EADDR; 261008013fd3SMarius Strobl 26110dae9719SJung-uk Kim /* Save chipset family. */ 26120dae9719SJung-uk Kim switch (sc->bge_asicrev) { 2613a5779553SStanislav Sedov case BGE_ASICREV_BCM5755: 2614a5779553SStanislav Sedov case BGE_ASICREV_BCM5761: 2615a5779553SStanislav Sedov case BGE_ASICREV_BCM5784: 2616a5779553SStanislav Sedov case BGE_ASICREV_BCM5785: 2617a5779553SStanislav Sedov case BGE_ASICREV_BCM5787: 2618a5779553SStanislav Sedov case BGE_ASICREV_BCM57780: 2619a5779553SStanislav Sedov sc->bge_flags |= BGE_FLAG_5755_PLUS | BGE_FLAG_575X_PLUS | 2620a5779553SStanislav Sedov BGE_FLAG_5705_PLUS; 2621a5779553SStanislav Sedov break; 26220dae9719SJung-uk Kim case BGE_ASICREV_BCM5700: 26230dae9719SJung-uk Kim case BGE_ASICREV_BCM5701: 26240dae9719SJung-uk Kim case BGE_ASICREV_BCM5703: 26250dae9719SJung-uk Kim case BGE_ASICREV_BCM5704: 26267ee00338SJung-uk Kim sc->bge_flags |= BGE_FLAG_5700_FAMILY | BGE_FLAG_JUMBO; 26270dae9719SJung-uk Kim break; 26280dae9719SJung-uk Kim case BGE_ASICREV_BCM5714_A0: 26290dae9719SJung-uk Kim case BGE_ASICREV_BCM5780: 26300dae9719SJung-uk Kim case BGE_ASICREV_BCM5714: 26317ee00338SJung-uk Kim sc->bge_flags |= BGE_FLAG_5714_FAMILY /* | BGE_FLAG_JUMBO */; 26329fe569d8SXin LI /* FALLTHROUGH */ 26330dae9719SJung-uk Kim case BGE_ASICREV_BCM5750: 26340dae9719SJung-uk Kim case BGE_ASICREV_BCM5752: 263538cc658fSJohn Baldwin case BGE_ASICREV_BCM5906: 26360dae9719SJung-uk Kim sc->bge_flags |= BGE_FLAG_575X_PLUS; 2637*d598b626SPyun YongHyeon if (sc->bge_asicrev == BGE_ASICREV_BCM5906) 2638*d598b626SPyun YongHyeon sc->bge_flags |= BGE_FLAG_SHORT_DMA_BUG; 26399fe569d8SXin LI /* FALLTHROUGH */ 26400dae9719SJung-uk Kim case BGE_ASICREV_BCM5705: 26410dae9719SJung-uk Kim sc->bge_flags |= BGE_FLAG_5705_PLUS; 26420dae9719SJung-uk Kim break; 26430dae9719SJung-uk Kim } 26440dae9719SJung-uk Kim 2645757402fbSPyun YongHyeon /* Set various PHY bug flags. */ 26461ec4c3a8SJung-uk Kim if (sc->bge_chipid == BGE_CHIPID_BCM5701_A0 || 26471ec4c3a8SJung-uk Kim sc->bge_chipid == BGE_CHIPID_BCM5701_B0) 2648757402fbSPyun YongHyeon sc->bge_phy_flags |= BGE_PHY_CRC_BUG; 26495ee49a3aSJung-uk Kim if (sc->bge_chiprev == BGE_CHIPREV_5703_AX || 26505ee49a3aSJung-uk Kim sc->bge_chiprev == BGE_CHIPREV_5704_AX) 2651757402fbSPyun YongHyeon sc->bge_phy_flags |= BGE_PHY_ADC_BUG; 26525ee49a3aSJung-uk Kim if (sc->bge_chipid == BGE_CHIPID_BCM5704_A0) 2653757402fbSPyun YongHyeon sc->bge_phy_flags |= BGE_PHY_5704_A0_BUG; 26544150ce6fSPyun YongHyeon if (pci_get_subvendor(dev) == DELL_VENDORID) 2655757402fbSPyun YongHyeon sc->bge_phy_flags |= BGE_PHY_NO_3LED; 2656eea8956aSPyun YongHyeon if ((BGE_IS_5705_PLUS(sc)) && 2657eea8956aSPyun YongHyeon sc->bge_asicrev != BGE_ASICREV_BCM5906 && 2658eea8956aSPyun YongHyeon sc->bge_asicrev != BGE_ASICREV_BCM5785 && 2659eea8956aSPyun YongHyeon sc->bge_asicrev != BGE_ASICREV_BCM57780) { 26605ee49a3aSJung-uk Kim if (sc->bge_asicrev == BGE_ASICREV_BCM5755 || 2661a5779553SStanislav Sedov sc->bge_asicrev == BGE_ASICREV_BCM5761 || 2662a5779553SStanislav Sedov sc->bge_asicrev == BGE_ASICREV_BCM5784 || 26634fcf220bSJohn Baldwin sc->bge_asicrev == BGE_ASICREV_BCM5787) { 2664f7d1b2ebSXin LI if (pci_get_device(dev) != BCOM_DEVICEID_BCM5722 && 2665f7d1b2ebSXin LI pci_get_device(dev) != BCOM_DEVICEID_BCM5756) 2666757402fbSPyun YongHyeon sc->bge_phy_flags |= BGE_PHY_JITTER_BUG; 2667eea8956aSPyun YongHyeon if (pci_get_device(dev) == BCOM_DEVICEID_BCM5755M) 2668eea8956aSPyun YongHyeon sc->bge_phy_flags |= BGE_PHY_ADJUST_TRIM; 2669eea8956aSPyun YongHyeon } else 2670757402fbSPyun YongHyeon sc->bge_phy_flags |= BGE_PHY_BER_BUG; 26715ee49a3aSJung-uk Kim } 26725ee49a3aSJung-uk Kim 2673a813ed78SPyun YongHyeon /* Identify the chips that use an CPMU. */ 2674a813ed78SPyun YongHyeon if (sc->bge_asicrev == BGE_ASICREV_BCM5784 || 2675a813ed78SPyun YongHyeon sc->bge_asicrev == BGE_ASICREV_BCM5761 || 2676a813ed78SPyun YongHyeon sc->bge_asicrev == BGE_ASICREV_BCM5785 || 2677a813ed78SPyun YongHyeon sc->bge_asicrev == BGE_ASICREV_BCM57780) 2678a813ed78SPyun YongHyeon sc->bge_flags |= BGE_FLAG_CPMU_PRESENT; 2679a813ed78SPyun YongHyeon if ((sc->bge_flags & BGE_FLAG_CPMU_PRESENT) != 0) 2680a813ed78SPyun YongHyeon sc->bge_mi_mode = BGE_MIMODE_500KHZ_CONST; 2681a813ed78SPyun YongHyeon else 2682a813ed78SPyun YongHyeon sc->bge_mi_mode = BGE_MIMODE_BASE; 26837ed3f0f0SPyun YongHyeon /* Enable auto polling for BCM570[0-5]. */ 26847ed3f0f0SPyun YongHyeon if (BGE_IS_5700_FAMILY(sc) || sc->bge_asicrev == BGE_ASICREV_BCM5705) 26857ed3f0f0SPyun YongHyeon sc->bge_mi_mode |= BGE_MIMODE_AUTOPOLL; 2686a813ed78SPyun YongHyeon 2687f681b29aSPyun YongHyeon /* 2688f681b29aSPyun YongHyeon * All controllers that are not 5755 or higher have 4GB 2689f681b29aSPyun YongHyeon * boundary DMA bug. 2690f681b29aSPyun YongHyeon * Whenever an address crosses a multiple of the 4GB boundary 2691f681b29aSPyun YongHyeon * (including 4GB, 8Gb, 12Gb, etc.) and makes the transition 2692f681b29aSPyun YongHyeon * from 0xX_FFFF_FFFF to 0x(X+1)_0000_0000 an internal DMA 2693f681b29aSPyun YongHyeon * state machine will lockup and cause the device to hang. 2694f681b29aSPyun YongHyeon */ 2695f681b29aSPyun YongHyeon if (BGE_IS_5755_PLUS(sc) == 0) 2696f681b29aSPyun YongHyeon sc->bge_flags |= BGE_FLAG_4G_BNDRY_BUG; 26974f0794ffSBjoern A. Zeeb 269884ac96f8SPyun YongHyeon if (sc->bge_asicrev == BGE_ASICREV_BCM5705) { 26994f0794ffSBjoern A. Zeeb misccfg = CSR_READ_4(sc, BGE_MISC_CFG) & BGE_MISCCFG_BOARD_ID; 27004f0794ffSBjoern A. Zeeb if (misccfg == BGE_MISCCFG_BOARD_ID_5788 || 27014f0794ffSBjoern A. Zeeb misccfg == BGE_MISCCFG_BOARD_ID_5788M) 27024f0794ffSBjoern A. Zeeb sc->bge_flags |= BGE_FLAG_5788; 270384ac96f8SPyun YongHyeon } 27044f0794ffSBjoern A. Zeeb 2705e53d81eeSPaul Saab /* 2706ca3f1187SPyun YongHyeon * Some controllers seem to require a special firmware to use 2707ca3f1187SPyun YongHyeon * TSO. But the firmware is not available to FreeBSD and Linux 2708ca3f1187SPyun YongHyeon * claims that the TSO performed by the firmware is slower than 2709ca3f1187SPyun YongHyeon * hardware based TSO. Moreover the firmware based TSO has one 2710ca3f1187SPyun YongHyeon * known bug which can't handle TSO if ethernet header + IP/TCP 2711ca3f1187SPyun YongHyeon * header is greater than 80 bytes. The workaround for the TSO 2712ca3f1187SPyun YongHyeon * bug exist but it seems it's too expensive than not using 2713ca3f1187SPyun YongHyeon * TSO at all. Some hardwares also have the TSO bug so limit 2714ca3f1187SPyun YongHyeon * the TSO to the controllers that are not affected TSO issues 2715ca3f1187SPyun YongHyeon * (e.g. 5755 or higher). 2716ca3f1187SPyun YongHyeon */ 27174f4a16e1SPyun YongHyeon if (BGE_IS_5755_PLUS(sc)) { 27184f4a16e1SPyun YongHyeon /* 27194f4a16e1SPyun YongHyeon * BCM5754 and BCM5787 shares the same ASIC id so 27204f4a16e1SPyun YongHyeon * explicit device id check is required. 2721be95548dSPyun YongHyeon * Due to unknown reason TSO does not work on BCM5755M. 27224f4a16e1SPyun YongHyeon */ 27234f4a16e1SPyun YongHyeon if (pci_get_device(dev) != BCOM_DEVICEID_BCM5754 && 2724be95548dSPyun YongHyeon pci_get_device(dev) != BCOM_DEVICEID_BCM5754M && 2725be95548dSPyun YongHyeon pci_get_device(dev) != BCOM_DEVICEID_BCM5755M) 2726ca3f1187SPyun YongHyeon sc->bge_flags |= BGE_FLAG_TSO; 27274f4a16e1SPyun YongHyeon } 2728ca3f1187SPyun YongHyeon 2729ca3f1187SPyun YongHyeon /* 27306f8718a3SScott Long * Check if this is a PCI-X or PCI Express device. 2731e53d81eeSPaul Saab */ 27326f8718a3SScott Long if (pci_find_extcap(dev, PCIY_EXPRESS, ®) == 0) { 27334c0da0ffSGleb Smirnoff /* 27346f8718a3SScott Long * Found a PCI Express capabilities register, this 27356f8718a3SScott Long * must be a PCI Express device. 27366f8718a3SScott Long */ 27376f8718a3SScott Long sc->bge_flags |= BGE_FLAG_PCIE; 27380aaf1057SPyun YongHyeon sc->bge_expcap = reg; 2739d2b6e9a0SPyun YongHyeon if (pci_get_max_read_req(dev) != 4096) 2740d2b6e9a0SPyun YongHyeon pci_set_max_read_req(dev, 4096); 27416f8718a3SScott Long } else { 27426f8718a3SScott Long /* 27436f8718a3SScott Long * Check if the device is in PCI-X Mode. 27446f8718a3SScott Long * (This bit is not valid on PCI Express controllers.) 27454c0da0ffSGleb Smirnoff */ 27460aaf1057SPyun YongHyeon if (pci_find_extcap(dev, PCIY_PCIX, ®) == 0) 27470aaf1057SPyun YongHyeon sc->bge_pcixcap = reg; 274890447aadSMarius Strobl if ((pci_read_config(dev, BGE_PCI_PCISTATE, 4) & 27494c0da0ffSGleb Smirnoff BGE_PCISTATE_PCI_BUSMODE) == 0) 2750652ae483SGleb Smirnoff sc->bge_flags |= BGE_FLAG_PCIX; 27516f8718a3SScott Long } 27524c0da0ffSGleb Smirnoff 2753bf6ef57aSJohn Polstra /* 2754fd4d32feSPyun YongHyeon * The 40bit DMA bug applies to the 5714/5715 controllers and is 2755fd4d32feSPyun YongHyeon * not actually a MAC controller bug but an issue with the embedded 2756fd4d32feSPyun YongHyeon * PCIe to PCI-X bridge in the device. Use 40bit DMA workaround. 2757fd4d32feSPyun YongHyeon */ 2758fd4d32feSPyun YongHyeon if (BGE_IS_5714_FAMILY(sc) && (sc->bge_flags & BGE_FLAG_PCIX)) 2759fd4d32feSPyun YongHyeon sc->bge_flags |= BGE_FLAG_40BIT_BUG; 2760fd4d32feSPyun YongHyeon /* 2761bf6ef57aSJohn Polstra * Allocate the interrupt, using MSI if possible. These devices 2762bf6ef57aSJohn Polstra * support 8 MSI messages, but only the first one is used in 2763bf6ef57aSJohn Polstra * normal operation. 2764bf6ef57aSJohn Polstra */ 27650aaf1057SPyun YongHyeon rid = 0; 27666a15578dSPyun YongHyeon if (pci_find_extcap(sc->bge_dev, PCIY_MSI, ®) == 0) { 27670aaf1057SPyun YongHyeon sc->bge_msicap = reg; 2768bf6ef57aSJohn Polstra if (bge_can_use_msi(sc)) { 2769bf6ef57aSJohn Polstra msicount = pci_msi_count(dev); 2770bf6ef57aSJohn Polstra if (msicount > 1) 2771bf6ef57aSJohn Polstra msicount = 1; 2772bf6ef57aSJohn Polstra } else 2773bf6ef57aSJohn Polstra msicount = 0; 2774bf6ef57aSJohn Polstra if (msicount == 1 && pci_alloc_msi(dev, &msicount) == 0) { 2775bf6ef57aSJohn Polstra rid = 1; 2776bf6ef57aSJohn Polstra sc->bge_flags |= BGE_FLAG_MSI; 27770aaf1057SPyun YongHyeon } 27780aaf1057SPyun YongHyeon } 2779bf6ef57aSJohn Polstra 2780bf6ef57aSJohn Polstra sc->bge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 2781bf6ef57aSJohn Polstra RF_SHAREABLE | RF_ACTIVE); 2782bf6ef57aSJohn Polstra 2783bf6ef57aSJohn Polstra if (sc->bge_irq == NULL) { 2784bf6ef57aSJohn Polstra device_printf(sc->bge_dev, "couldn't map interrupt\n"); 2785bf6ef57aSJohn Polstra error = ENXIO; 2786bf6ef57aSJohn Polstra goto fail; 2787bf6ef57aSJohn Polstra } 2788bf6ef57aSJohn Polstra 27894f09c4c7SMarius Strobl device_printf(dev, 27904f09c4c7SMarius Strobl "CHIP ID 0x%08x; ASIC REV 0x%02x; CHIP REV 0x%02x; %s\n", 27914f09c4c7SMarius Strobl sc->bge_chipid, sc->bge_asicrev, sc->bge_chiprev, 27924f09c4c7SMarius Strobl (sc->bge_flags & BGE_FLAG_PCIX) ? "PCI-X" : 27934f09c4c7SMarius Strobl ((sc->bge_flags & BGE_FLAG_PCIE) ? "PCI-E" : "PCI")); 27944f09c4c7SMarius Strobl 2795bf6ef57aSJohn Polstra BGE_LOCK_INIT(sc, device_get_nameunit(dev)); 2796bf6ef57aSJohn Polstra 279795d67482SBill Paul /* Try to reset the chip. */ 27988cb1383cSDoug Ambrisko if (bge_reset(sc)) { 27998cb1383cSDoug Ambrisko device_printf(sc->bge_dev, "chip reset failed\n"); 28008cb1383cSDoug Ambrisko error = ENXIO; 28018cb1383cSDoug Ambrisko goto fail; 28028cb1383cSDoug Ambrisko } 28038cb1383cSDoug Ambrisko 28048cb1383cSDoug Ambrisko sc->bge_asf_mode = 0; 2805f1a7e6d5SScott Long if (bge_allow_asf && (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG) 2806f1a7e6d5SScott Long == BGE_MAGIC_NUMBER)) { 28078cb1383cSDoug Ambrisko if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG) 28088cb1383cSDoug Ambrisko & BGE_HWCFG_ASF) { 28098cb1383cSDoug Ambrisko sc->bge_asf_mode |= ASF_ENABLE; 28108cb1383cSDoug Ambrisko sc->bge_asf_mode |= ASF_STACKUP; 2811d67eba2fSPyun YongHyeon if (BGE_IS_575X_PLUS(sc)) 28128cb1383cSDoug Ambrisko sc->bge_asf_mode |= ASF_NEW_HANDSHAKE; 28138cb1383cSDoug Ambrisko } 28148cb1383cSDoug Ambrisko } 28158cb1383cSDoug Ambrisko 28168cb1383cSDoug Ambrisko /* Try to reset the chip again the nice way. */ 28178cb1383cSDoug Ambrisko bge_stop_fw(sc); 28188cb1383cSDoug Ambrisko bge_sig_pre_reset(sc, BGE_RESET_STOP); 28198cb1383cSDoug Ambrisko if (bge_reset(sc)) { 28208cb1383cSDoug Ambrisko device_printf(sc->bge_dev, "chip reset failed\n"); 28218cb1383cSDoug Ambrisko error = ENXIO; 28228cb1383cSDoug Ambrisko goto fail; 28238cb1383cSDoug Ambrisko } 28248cb1383cSDoug Ambrisko 28258cb1383cSDoug Ambrisko bge_sig_legacy(sc, BGE_RESET_STOP); 28268cb1383cSDoug Ambrisko bge_sig_post_reset(sc, BGE_RESET_STOP); 282795d67482SBill Paul 282895d67482SBill Paul if (bge_chipinit(sc)) { 2829fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "chip initialization failed\n"); 283095d67482SBill Paul error = ENXIO; 283195d67482SBill Paul goto fail; 283295d67482SBill Paul } 283395d67482SBill Paul 283438cc658fSJohn Baldwin error = bge_get_eaddr(sc, eaddr); 283538cc658fSJohn Baldwin if (error) { 283608013fd3SMarius Strobl device_printf(sc->bge_dev, 283708013fd3SMarius Strobl "failed to read station address\n"); 283895d67482SBill Paul error = ENXIO; 283995d67482SBill Paul goto fail; 284095d67482SBill Paul } 284195d67482SBill Paul 2842f41ac2beSBill Paul /* 5705 limits RX return ring to 512 entries. */ 28437ee00338SJung-uk Kim if (BGE_IS_5705_PLUS(sc)) 2844f41ac2beSBill Paul sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT_5705; 2845f41ac2beSBill Paul else 2846f41ac2beSBill Paul sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT; 2847f41ac2beSBill Paul 28485b610048SPyun YongHyeon if (bge_dma_alloc(sc)) { 2849fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 2850fe806fdaSPyun YongHyeon "failed to allocate DMA resources\n"); 2851f41ac2beSBill Paul error = ENXIO; 2852f41ac2beSBill Paul goto fail; 2853f41ac2beSBill Paul } 2854f41ac2beSBill Paul 285535f945cdSPyun YongHyeon bge_add_sysctls(sc); 285635f945cdSPyun YongHyeon 285795d67482SBill Paul /* Set default tuneable values. */ 285895d67482SBill Paul sc->bge_stat_ticks = BGE_TICKS_PER_SEC; 285995d67482SBill Paul sc->bge_rx_coal_ticks = 150; 286095d67482SBill Paul sc->bge_tx_coal_ticks = 150; 28616f8718a3SScott Long sc->bge_rx_max_coal_bds = 10; 28626f8718a3SScott Long sc->bge_tx_max_coal_bds = 10; 286395d67482SBill Paul 286435f945cdSPyun YongHyeon /* Initialize checksum features to use. */ 286535f945cdSPyun YongHyeon sc->bge_csum_features = BGE_CSUM_FEATURES; 286635f945cdSPyun YongHyeon if (sc->bge_forced_udpcsum != 0) 286735f945cdSPyun YongHyeon sc->bge_csum_features |= CSUM_UDP; 286835f945cdSPyun YongHyeon 286995d67482SBill Paul /* Set up ifnet structure */ 2870fc74a9f9SBrooks Davis ifp = sc->bge_ifp = if_alloc(IFT_ETHER); 2871fc74a9f9SBrooks Davis if (ifp == NULL) { 2872fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "failed to if_alloc()\n"); 2873fc74a9f9SBrooks Davis error = ENXIO; 2874fc74a9f9SBrooks Davis goto fail; 2875fc74a9f9SBrooks Davis } 287695d67482SBill Paul ifp->if_softc = sc; 28779bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 287895d67482SBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 287995d67482SBill Paul ifp->if_ioctl = bge_ioctl; 288095d67482SBill Paul ifp->if_start = bge_start; 288195d67482SBill Paul ifp->if_init = bge_init; 28824d665c4dSDag-Erling Smørgrav ifp->if_snd.ifq_drv_maxlen = BGE_TX_RING_CNT - 1; 28834d665c4dSDag-Erling Smørgrav IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen); 28844d665c4dSDag-Erling Smørgrav IFQ_SET_READY(&ifp->if_snd); 288535f945cdSPyun YongHyeon ifp->if_hwassist = sc->bge_csum_features; 2886d375e524SGleb Smirnoff ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_VLAN_HWTAGGING | 28874e35d186SJung-uk Kim IFCAP_VLAN_MTU; 2888ca3f1187SPyun YongHyeon if ((sc->bge_flags & BGE_FLAG_TSO) != 0) { 2889ca3f1187SPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 289004bde852SPyun YongHyeon ifp->if_capabilities |= IFCAP_TSO4 | IFCAP_VLAN_HWTSO; 2891ca3f1187SPyun YongHyeon } 28924e35d186SJung-uk Kim #ifdef IFCAP_VLAN_HWCSUM 28934e35d186SJung-uk Kim ifp->if_capabilities |= IFCAP_VLAN_HWCSUM; 28944e35d186SJung-uk Kim #endif 289595d67482SBill Paul ifp->if_capenable = ifp->if_capabilities; 289675719184SGleb Smirnoff #ifdef DEVICE_POLLING 289775719184SGleb Smirnoff ifp->if_capabilities |= IFCAP_POLLING; 289875719184SGleb Smirnoff #endif 289995d67482SBill Paul 2900a1d52896SBill Paul /* 2901d375e524SGleb Smirnoff * 5700 B0 chips do not support checksumming correctly due 2902d375e524SGleb Smirnoff * to hardware bugs. 2903d375e524SGleb Smirnoff */ 2904d375e524SGleb Smirnoff if (sc->bge_chipid == BGE_CHIPID_BCM5700_B0) { 2905d375e524SGleb Smirnoff ifp->if_capabilities &= ~IFCAP_HWCSUM; 29064d3a629cSPyun YongHyeon ifp->if_capenable &= ~IFCAP_HWCSUM; 2907d375e524SGleb Smirnoff ifp->if_hwassist = 0; 2908d375e524SGleb Smirnoff } 2909d375e524SGleb Smirnoff 2910d375e524SGleb Smirnoff /* 2911a1d52896SBill Paul * Figure out what sort of media we have by checking the 291241abcc1bSPaul Saab * hardware config word in the first 32k of NIC internal memory, 291341abcc1bSPaul Saab * or fall back to examining the EEPROM if necessary. 291441abcc1bSPaul Saab * Note: on some BCM5700 cards, this value appears to be unset. 291541abcc1bSPaul Saab * If that's the case, we have to rely on identifying the NIC 291641abcc1bSPaul Saab * by its PCI subsystem ID, as we do below for the SysKonnect 291741abcc1bSPaul Saab * SK-9D41. 2918a1d52896SBill Paul */ 291941abcc1bSPaul Saab if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG) == BGE_MAGIC_NUMBER) 292041abcc1bSPaul Saab hwcfg = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG); 29215fea260fSMarius Strobl else if ((sc->bge_flags & BGE_FLAG_EADDR) && 29225fea260fSMarius Strobl (sc->bge_asicrev != BGE_ASICREV_BCM5906)) { 2923f6789fbaSPyun YongHyeon if (bge_read_eeprom(sc, (caddr_t)&hwcfg, BGE_EE_HWCFG_OFFSET, 2924f6789fbaSPyun YongHyeon sizeof(hwcfg))) { 2925fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "failed to read EEPROM\n"); 2926f6789fbaSPyun YongHyeon error = ENXIO; 2927f6789fbaSPyun YongHyeon goto fail; 2928f6789fbaSPyun YongHyeon } 292941abcc1bSPaul Saab hwcfg = ntohl(hwcfg); 293041abcc1bSPaul Saab } 293141abcc1bSPaul Saab 293295d67482SBill Paul /* The SysKonnect SK-9D41 is a 1000baseSX card. */ 2933ea3b4127SPyun YongHyeon if ((pci_read_config(dev, BGE_PCI_SUBSYS, 4) >> 16) == 2934ea3b4127SPyun YongHyeon SK_SUBSYSID_9D41 || (hwcfg & BGE_HWCFG_MEDIA) == BGE_MEDIA_FIBER) { 2935ea3b4127SPyun YongHyeon if (BGE_IS_5714_FAMILY(sc)) 2936ea3b4127SPyun YongHyeon sc->bge_flags |= BGE_FLAG_MII_SERDES; 2937ea3b4127SPyun YongHyeon else 2938652ae483SGleb Smirnoff sc->bge_flags |= BGE_FLAG_TBI; 2939ea3b4127SPyun YongHyeon } 294095d67482SBill Paul 2941652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 29420c8aa4eaSJung-uk Kim ifmedia_init(&sc->bge_ifmedia, IFM_IMASK, bge_ifmedia_upd, 29430c8aa4eaSJung-uk Kim bge_ifmedia_sts); 29440c8aa4eaSJung-uk Kim ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_1000_SX, 0, NULL); 29456098821cSJung-uk Kim ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_1000_SX | IFM_FDX, 29466098821cSJung-uk Kim 0, NULL); 294795d67482SBill Paul ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_AUTO, 0, NULL); 294895d67482SBill Paul ifmedia_set(&sc->bge_ifmedia, IFM_ETHER | IFM_AUTO); 2949da3003f0SBill Paul sc->bge_ifmedia.ifm_media = sc->bge_ifmedia.ifm_cur->ifm_media; 295095d67482SBill Paul } else { 295195d67482SBill Paul /* 29528cb1383cSDoug Ambrisko * Do transceiver setup and tell the firmware the 29538cb1383cSDoug Ambrisko * driver is down so we can try to get access the 29548cb1383cSDoug Ambrisko * probe if ASF is running. Retry a couple of times 29558cb1383cSDoug Ambrisko * if we get a conflict with the ASF firmware accessing 29568cb1383cSDoug Ambrisko * the PHY. 295795d67482SBill Paul */ 29584012d104SMarius Strobl trys = 0; 29598cb1383cSDoug Ambrisko BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 29608cb1383cSDoug Ambrisko again: 29618cb1383cSDoug Ambrisko bge_asf_driver_up(sc); 29628cb1383cSDoug Ambrisko 29638e5d93dbSMarius Strobl error = (mii_attach(dev, &sc->bge_miibus, ifp, 29648e5d93dbSMarius Strobl bge_ifmedia_upd, bge_ifmedia_sts, BMSR_DEFCAPMASK, 29658e5d93dbSMarius Strobl phy_addr, MII_OFFSET_ANY, 0)); 29668e5d93dbSMarius Strobl if (error != 0) { 29678cb1383cSDoug Ambrisko if (trys++ < 4) { 29688cb1383cSDoug Ambrisko device_printf(sc->bge_dev, "Try again\n"); 29694e35d186SJung-uk Kim bge_miibus_writereg(sc->bge_dev, 1, MII_BMCR, 29704e35d186SJung-uk Kim BMCR_RESET); 29718cb1383cSDoug Ambrisko goto again; 29728cb1383cSDoug Ambrisko } 29738e5d93dbSMarius Strobl device_printf(sc->bge_dev, "attaching PHYs failed\n"); 297495d67482SBill Paul goto fail; 297595d67482SBill Paul } 29768cb1383cSDoug Ambrisko 29778cb1383cSDoug Ambrisko /* 29788cb1383cSDoug Ambrisko * Now tell the firmware we are going up after probing the PHY 29798cb1383cSDoug Ambrisko */ 29808cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) 29818cb1383cSDoug Ambrisko BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 298295d67482SBill Paul } 298395d67482SBill Paul 298495d67482SBill Paul /* 2985e255b776SJohn Polstra * When using the BCM5701 in PCI-X mode, data corruption has 2986e255b776SJohn Polstra * been observed in the first few bytes of some received packets. 2987e255b776SJohn Polstra * Aligning the packet buffer in memory eliminates the corruption. 2988e255b776SJohn Polstra * Unfortunately, this misaligns the packet payloads. On platforms 2989e255b776SJohn Polstra * which do not support unaligned accesses, we will realign the 2990e255b776SJohn Polstra * payloads by copying the received packets. 2991e255b776SJohn Polstra */ 2992652ae483SGleb Smirnoff if (sc->bge_asicrev == BGE_ASICREV_BCM5701 && 2993652ae483SGleb Smirnoff sc->bge_flags & BGE_FLAG_PCIX) 2994652ae483SGleb Smirnoff sc->bge_flags |= BGE_FLAG_RX_ALIGNBUG; 2995e255b776SJohn Polstra 2996e255b776SJohn Polstra /* 299795d67482SBill Paul * Call MI attach routine. 299895d67482SBill Paul */ 2999fc74a9f9SBrooks Davis ether_ifattach(ifp, eaddr); 3000b74e67fbSGleb Smirnoff callout_init_mtx(&sc->bge_stat_ch, &sc->bge_mtx, 0); 30010f9bd73bSSam Leffler 300261ccb9daSPyun YongHyeon /* Tell upper layer we support long frames. */ 300361ccb9daSPyun YongHyeon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 300461ccb9daSPyun YongHyeon 30050f9bd73bSSam Leffler /* 30060f9bd73bSSam Leffler * Hookup IRQ last. 30070f9bd73bSSam Leffler */ 30084e35d186SJung-uk Kim #if __FreeBSD_version > 700030 3009dfe0df9aSPyun YongHyeon if (BGE_IS_5755_PLUS(sc) && sc->bge_flags & BGE_FLAG_MSI) { 3010dfe0df9aSPyun YongHyeon /* Take advantage of single-shot MSI. */ 30117e6acdf1SPyun YongHyeon CSR_WRITE_4(sc, BGE_MSI_MODE, CSR_READ_4(sc, BGE_MSI_MODE) & 30127e6acdf1SPyun YongHyeon ~BGE_MSIMODE_ONE_SHOT_DISABLE); 3013dfe0df9aSPyun YongHyeon sc->bge_tq = taskqueue_create_fast("bge_taskq", M_WAITOK, 3014dfe0df9aSPyun YongHyeon taskqueue_thread_enqueue, &sc->bge_tq); 3015dfe0df9aSPyun YongHyeon if (sc->bge_tq == NULL) { 3016dfe0df9aSPyun YongHyeon device_printf(dev, "could not create taskqueue.\n"); 3017dfe0df9aSPyun YongHyeon ether_ifdetach(ifp); 3018dfe0df9aSPyun YongHyeon error = ENXIO; 3019dfe0df9aSPyun YongHyeon goto fail; 3020dfe0df9aSPyun YongHyeon } 3021dfe0df9aSPyun YongHyeon taskqueue_start_threads(&sc->bge_tq, 1, PI_NET, "%s taskq", 3022dfe0df9aSPyun YongHyeon device_get_nameunit(sc->bge_dev)); 3023dfe0df9aSPyun YongHyeon error = bus_setup_intr(dev, sc->bge_irq, 3024dfe0df9aSPyun YongHyeon INTR_TYPE_NET | INTR_MPSAFE, bge_msi_intr, NULL, sc, 3025dfe0df9aSPyun YongHyeon &sc->bge_intrhand); 3026dfe0df9aSPyun YongHyeon if (error) 3027dfe0df9aSPyun YongHyeon ether_ifdetach(ifp); 3028dfe0df9aSPyun YongHyeon } else 3029dfe0df9aSPyun YongHyeon error = bus_setup_intr(dev, sc->bge_irq, 3030dfe0df9aSPyun YongHyeon INTR_TYPE_NET | INTR_MPSAFE, NULL, bge_intr, sc, 3031dfe0df9aSPyun YongHyeon &sc->bge_intrhand); 30324e35d186SJung-uk Kim #else 30334e35d186SJung-uk Kim error = bus_setup_intr(dev, sc->bge_irq, INTR_TYPE_NET | INTR_MPSAFE, 30344e35d186SJung-uk Kim bge_intr, sc, &sc->bge_intrhand); 30354e35d186SJung-uk Kim #endif 30360f9bd73bSSam Leffler 30370f9bd73bSSam Leffler if (error) { 3038fc74a9f9SBrooks Davis bge_detach(dev); 3039fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "couldn't set up irq\n"); 30400f9bd73bSSam Leffler } 304195d67482SBill Paul 304208013fd3SMarius Strobl return (0); 304308013fd3SMarius Strobl 304495d67482SBill Paul fail: 304508013fd3SMarius Strobl bge_release_resources(sc); 304608013fd3SMarius Strobl 304795d67482SBill Paul return (error); 304895d67482SBill Paul } 304995d67482SBill Paul 305095d67482SBill Paul static int 30513f74909aSGleb Smirnoff bge_detach(device_t dev) 305295d67482SBill Paul { 305395d67482SBill Paul struct bge_softc *sc; 305495d67482SBill Paul struct ifnet *ifp; 305595d67482SBill Paul 305695d67482SBill Paul sc = device_get_softc(dev); 3057fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 305895d67482SBill Paul 305975719184SGleb Smirnoff #ifdef DEVICE_POLLING 306075719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 306175719184SGleb Smirnoff ether_poll_deregister(ifp); 306275719184SGleb Smirnoff #endif 306375719184SGleb Smirnoff 30640f9bd73bSSam Leffler BGE_LOCK(sc); 306595d67482SBill Paul bge_stop(sc); 306695d67482SBill Paul bge_reset(sc); 30670f9bd73bSSam Leffler BGE_UNLOCK(sc); 30680f9bd73bSSam Leffler 30695dda8085SOleg Bulyzhin callout_drain(&sc->bge_stat_ch); 30705dda8085SOleg Bulyzhin 3071dfe0df9aSPyun YongHyeon if (sc->bge_tq) 3072dfe0df9aSPyun YongHyeon taskqueue_drain(sc->bge_tq, &sc->bge_intr_task); 30730f9bd73bSSam Leffler ether_ifdetach(ifp); 307495d67482SBill Paul 3075652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 307695d67482SBill Paul ifmedia_removeall(&sc->bge_ifmedia); 307795d67482SBill Paul } else { 307895d67482SBill Paul bus_generic_detach(dev); 307995d67482SBill Paul device_delete_child(dev, sc->bge_miibus); 308095d67482SBill Paul } 308195d67482SBill Paul 308295d67482SBill Paul bge_release_resources(sc); 308395d67482SBill Paul 308495d67482SBill Paul return (0); 308595d67482SBill Paul } 308695d67482SBill Paul 308795d67482SBill Paul static void 30883f74909aSGleb Smirnoff bge_release_resources(struct bge_softc *sc) 308995d67482SBill Paul { 309095d67482SBill Paul device_t dev; 309195d67482SBill Paul 309295d67482SBill Paul dev = sc->bge_dev; 309395d67482SBill Paul 3094dfe0df9aSPyun YongHyeon if (sc->bge_tq != NULL) 3095dfe0df9aSPyun YongHyeon taskqueue_free(sc->bge_tq); 3096dfe0df9aSPyun YongHyeon 309795d67482SBill Paul if (sc->bge_intrhand != NULL) 309895d67482SBill Paul bus_teardown_intr(dev, sc->bge_irq, sc->bge_intrhand); 309995d67482SBill Paul 310095d67482SBill Paul if (sc->bge_irq != NULL) 3101724bd939SJohn Polstra bus_release_resource(dev, SYS_RES_IRQ, 3102724bd939SJohn Polstra sc->bge_flags & BGE_FLAG_MSI ? 1 : 0, sc->bge_irq); 3103724bd939SJohn Polstra 3104724bd939SJohn Polstra if (sc->bge_flags & BGE_FLAG_MSI) 3105724bd939SJohn Polstra pci_release_msi(dev); 310695d67482SBill Paul 310795d67482SBill Paul if (sc->bge_res != NULL) 310895d67482SBill Paul bus_release_resource(dev, SYS_RES_MEMORY, 3109736b9319SPyun YongHyeon PCIR_BAR(0), sc->bge_res); 311095d67482SBill Paul 3111ad61f896SRuslan Ermilov if (sc->bge_ifp != NULL) 3112ad61f896SRuslan Ermilov if_free(sc->bge_ifp); 3113ad61f896SRuslan Ermilov 3114f41ac2beSBill Paul bge_dma_free(sc); 311595d67482SBill Paul 31160f9bd73bSSam Leffler if (mtx_initialized(&sc->bge_mtx)) /* XXX */ 31170f9bd73bSSam Leffler BGE_LOCK_DESTROY(sc); 311895d67482SBill Paul } 311995d67482SBill Paul 31208cb1383cSDoug Ambrisko static int 31213f74909aSGleb Smirnoff bge_reset(struct bge_softc *sc) 312295d67482SBill Paul { 312395d67482SBill Paul device_t dev; 31245fea260fSMarius Strobl uint32_t cachesize, command, pcistate, reset, val; 31256f8718a3SScott Long void (*write_op)(struct bge_softc *, int, int); 31260aaf1057SPyun YongHyeon uint16_t devctl; 31275fea260fSMarius Strobl int i; 312895d67482SBill Paul 312995d67482SBill Paul dev = sc->bge_dev; 313095d67482SBill Paul 313138cc658fSJohn Baldwin if (BGE_IS_575X_PLUS(sc) && !BGE_IS_5714_FAMILY(sc) && 313238cc658fSJohn Baldwin (sc->bge_asicrev != BGE_ASICREV_BCM5906)) { 31336f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_PCIE) 31346f8718a3SScott Long write_op = bge_writemem_direct; 31356f8718a3SScott Long else 31366f8718a3SScott Long write_op = bge_writemem_ind; 31379ba784dbSScott Long } else 31386f8718a3SScott Long write_op = bge_writereg_ind; 31396f8718a3SScott Long 314095d67482SBill Paul /* Save some important PCI state. */ 314195d67482SBill Paul cachesize = pci_read_config(dev, BGE_PCI_CACHESZ, 4); 314295d67482SBill Paul command = pci_read_config(dev, BGE_PCI_CMD, 4); 314395d67482SBill Paul pcistate = pci_read_config(dev, BGE_PCI_PCISTATE, 4); 314495d67482SBill Paul 314595d67482SBill Paul pci_write_config(dev, BGE_PCI_MISC_CTL, 314695d67482SBill Paul BGE_PCIMISCCTL_INDIRECT_ACCESS | BGE_PCIMISCCTL_MASK_PCI_INTR | 3147e907febfSPyun YongHyeon BGE_HIF_SWAP_OPTIONS | BGE_PCIMISCCTL_PCISTATE_RW, 4); 314895d67482SBill Paul 31496f8718a3SScott Long /* Disable fastboot on controllers that support it. */ 31506f8718a3SScott Long if (sc->bge_asicrev == BGE_ASICREV_BCM5752 || 3151a5779553SStanislav Sedov BGE_IS_5755_PLUS(sc)) { 31526f8718a3SScott Long if (bootverbose) 3153333704a3SPyun YongHyeon device_printf(dev, "Disabling fastboot\n"); 31546f8718a3SScott Long CSR_WRITE_4(sc, BGE_FASTBOOT_PC, 0x0); 31556f8718a3SScott Long } 31566f8718a3SScott Long 31576f8718a3SScott Long /* 31586f8718a3SScott Long * Write the magic number to SRAM at offset 0xB50. 31596f8718a3SScott Long * When firmware finishes its initialization it will 31606f8718a3SScott Long * write ~BGE_MAGIC_NUMBER to the same location. 31616f8718a3SScott Long */ 31626f8718a3SScott Long bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER); 31636f8718a3SScott Long 31640c8aa4eaSJung-uk Kim reset = BGE_MISCCFG_RESET_CORE_CLOCKS | BGE_32BITTIME_66MHZ; 3165e53d81eeSPaul Saab 3166e53d81eeSPaul Saab /* XXX: Broadcom Linux driver. */ 3167652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_PCIE) { 31680c8aa4eaSJung-uk Kim if (CSR_READ_4(sc, 0x7E2C) == 0x60) /* PCIE 1.0 */ 31690c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, 0x7E2C, 0x20); 3170e53d81eeSPaul Saab if (sc->bge_chipid != BGE_CHIPID_BCM5750_A0) { 3171e53d81eeSPaul Saab /* Prevent PCIE link training during global reset */ 31720c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_MISC_CFG, 1 << 29); 31730c8aa4eaSJung-uk Kim reset |= 1 << 29; 3174e53d81eeSPaul Saab } 3175e53d81eeSPaul Saab } 3176e53d81eeSPaul Saab 317721c9e407SDavid Christensen /* 31786f8718a3SScott Long * Set GPHY Power Down Override to leave GPHY 31796f8718a3SScott Long * powered up in D0 uninitialized. 31806f8718a3SScott Long */ 31815345bad0SScott Long if (BGE_IS_5705_PLUS(sc)) 3182caf088fcSPyun YongHyeon reset |= BGE_MISCCFG_GPHY_PD_OVERRIDE; 31836f8718a3SScott Long 318495d67482SBill Paul /* Issue global reset */ 31856f8718a3SScott Long write_op(sc, BGE_MISC_CFG, reset); 318695d67482SBill Paul 318738cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906) { 31885fea260fSMarius Strobl val = CSR_READ_4(sc, BGE_VCPU_STATUS); 318938cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_VCPU_STATUS, 31905fea260fSMarius Strobl val | BGE_VCPU_STATUS_DRV_RESET); 31915fea260fSMarius Strobl val = CSR_READ_4(sc, BGE_VCPU_EXT_CTRL); 319238cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_VCPU_EXT_CTRL, 31935fea260fSMarius Strobl val & ~BGE_VCPU_EXT_CTRL_HALT_CPU); 319438cc658fSJohn Baldwin } 319538cc658fSJohn Baldwin 319695d67482SBill Paul DELAY(1000); 319795d67482SBill Paul 3198e53d81eeSPaul Saab /* XXX: Broadcom Linux driver. */ 3199652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_PCIE) { 3200e53d81eeSPaul Saab if (sc->bge_chipid == BGE_CHIPID_BCM5750_A0) { 3201e53d81eeSPaul Saab DELAY(500000); /* wait for link training to complete */ 32025fea260fSMarius Strobl val = pci_read_config(dev, 0xC4, 4); 32035fea260fSMarius Strobl pci_write_config(dev, 0xC4, val | (1 << 15), 4); 3204e53d81eeSPaul Saab } 32050aaf1057SPyun YongHyeon devctl = pci_read_config(dev, 32060aaf1057SPyun YongHyeon sc->bge_expcap + PCIR_EXPRESS_DEVICE_CTL, 2); 32070aaf1057SPyun YongHyeon /* Clear enable no snoop and disable relaxed ordering. */ 32089a6e301dSPyun YongHyeon devctl &= ~(PCIM_EXP_CTL_RELAXED_ORD_ENABLE | 32099a6e301dSPyun YongHyeon PCIM_EXP_CTL_NOSNOOP_ENABLE); 32100aaf1057SPyun YongHyeon /* Set PCIE max payload size to 128. */ 32110aaf1057SPyun YongHyeon devctl &= ~PCIM_EXP_CTL_MAX_PAYLOAD; 32120aaf1057SPyun YongHyeon pci_write_config(dev, sc->bge_expcap + PCIR_EXPRESS_DEVICE_CTL, 32130aaf1057SPyun YongHyeon devctl, 2); 32140aaf1057SPyun YongHyeon /* Clear error status. */ 32150aaf1057SPyun YongHyeon pci_write_config(dev, sc->bge_expcap + PCIR_EXPRESS_DEVICE_STA, 32169a6e301dSPyun YongHyeon PCIM_EXP_STA_CORRECTABLE_ERROR | 32179a6e301dSPyun YongHyeon PCIM_EXP_STA_NON_FATAL_ERROR | PCIM_EXP_STA_FATAL_ERROR | 32189a6e301dSPyun YongHyeon PCIM_EXP_STA_UNSUPPORTED_REQ, 2); 3219e53d81eeSPaul Saab } 3220e53d81eeSPaul Saab 32213f74909aSGleb Smirnoff /* Reset some of the PCI state that got zapped by reset. */ 322295d67482SBill Paul pci_write_config(dev, BGE_PCI_MISC_CTL, 322395d67482SBill Paul BGE_PCIMISCCTL_INDIRECT_ACCESS | BGE_PCIMISCCTL_MASK_PCI_INTR | 3224e907febfSPyun YongHyeon BGE_HIF_SWAP_OPTIONS | BGE_PCIMISCCTL_PCISTATE_RW, 4); 322595d67482SBill Paul pci_write_config(dev, BGE_PCI_CACHESZ, cachesize, 4); 322695d67482SBill Paul pci_write_config(dev, BGE_PCI_CMD, command, 4); 32270c8aa4eaSJung-uk Kim write_op(sc, BGE_MISC_CFG, BGE_32BITTIME_66MHZ); 3228cbb2b2feSPyun YongHyeon /* 3229cbb2b2feSPyun YongHyeon * Disable PCI-X relaxed ordering to ensure status block update 3230fa8b4d63SPyun YongHyeon * comes first then packet buffer DMA. Otherwise driver may 3231cbb2b2feSPyun YongHyeon * read stale status block. 3232cbb2b2feSPyun YongHyeon */ 3233cbb2b2feSPyun YongHyeon if (sc->bge_flags & BGE_FLAG_PCIX) { 3234cbb2b2feSPyun YongHyeon devctl = pci_read_config(dev, 3235cbb2b2feSPyun YongHyeon sc->bge_pcixcap + PCIXR_COMMAND, 2); 3236cbb2b2feSPyun YongHyeon devctl &= ~PCIXM_COMMAND_ERO; 3237cbb2b2feSPyun YongHyeon if (sc->bge_asicrev == BGE_ASICREV_BCM5703) { 3238cbb2b2feSPyun YongHyeon devctl &= ~PCIXM_COMMAND_MAX_READ; 3239cbb2b2feSPyun YongHyeon devctl |= PCIXM_COMMAND_MAX_READ_2048; 3240cbb2b2feSPyun YongHyeon } else if (sc->bge_asicrev == BGE_ASICREV_BCM5704) { 3241cbb2b2feSPyun YongHyeon devctl &= ~(PCIXM_COMMAND_MAX_SPLITS | 3242cbb2b2feSPyun YongHyeon PCIXM_COMMAND_MAX_READ); 3243cbb2b2feSPyun YongHyeon devctl |= PCIXM_COMMAND_MAX_READ_2048; 3244cbb2b2feSPyun YongHyeon } 3245cbb2b2feSPyun YongHyeon pci_write_config(dev, sc->bge_pcixcap + PCIXR_COMMAND, 3246cbb2b2feSPyun YongHyeon devctl, 2); 3247cbb2b2feSPyun YongHyeon } 3248bf6ef57aSJohn Polstra /* Re-enable MSI, if neccesary, and enable the memory arbiter. */ 32494c0da0ffSGleb Smirnoff if (BGE_IS_5714_FAMILY(sc)) { 3250bf6ef57aSJohn Polstra /* This chip disables MSI on reset. */ 3251bf6ef57aSJohn Polstra if (sc->bge_flags & BGE_FLAG_MSI) { 32520aaf1057SPyun YongHyeon val = pci_read_config(dev, 32530aaf1057SPyun YongHyeon sc->bge_msicap + PCIR_MSI_CTRL, 2); 32540aaf1057SPyun YongHyeon pci_write_config(dev, 32550aaf1057SPyun YongHyeon sc->bge_msicap + PCIR_MSI_CTRL, 3256bf6ef57aSJohn Polstra val | PCIM_MSICTRL_MSI_ENABLE, 2); 3257bf6ef57aSJohn Polstra val = CSR_READ_4(sc, BGE_MSI_MODE); 3258bf6ef57aSJohn Polstra CSR_WRITE_4(sc, BGE_MSI_MODE, 3259bf6ef57aSJohn Polstra val | BGE_MSIMODE_ENABLE); 3260bf6ef57aSJohn Polstra } 32614c0da0ffSGleb Smirnoff val = CSR_READ_4(sc, BGE_MARB_MODE); 32624c0da0ffSGleb Smirnoff CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE | val); 32634c0da0ffSGleb Smirnoff } else 3264a7b0c314SPaul Saab CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE); 3265a7b0c314SPaul Saab 326638cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906) { 326738cc658fSJohn Baldwin for (i = 0; i < BGE_TIMEOUT; i++) { 326838cc658fSJohn Baldwin val = CSR_READ_4(sc, BGE_VCPU_STATUS); 326938cc658fSJohn Baldwin if (val & BGE_VCPU_STATUS_INIT_DONE) 327038cc658fSJohn Baldwin break; 327138cc658fSJohn Baldwin DELAY(100); 327238cc658fSJohn Baldwin } 327338cc658fSJohn Baldwin if (i == BGE_TIMEOUT) { 3274333704a3SPyun YongHyeon device_printf(dev, "reset timed out\n"); 327538cc658fSJohn Baldwin return (1); 327638cc658fSJohn Baldwin } 327738cc658fSJohn Baldwin } else { 327895d67482SBill Paul /* 32796f8718a3SScott Long * Poll until we see the 1's complement of the magic number. 328008013fd3SMarius Strobl * This indicates that the firmware initialization is complete. 32815fea260fSMarius Strobl * We expect this to fail if no chip containing the Ethernet 32825fea260fSMarius Strobl * address is fitted though. 328395d67482SBill Paul */ 328495d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 3285d5d23857SJung-uk Kim DELAY(10); 328695d67482SBill Paul val = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM); 328795d67482SBill Paul if (val == ~BGE_MAGIC_NUMBER) 328895d67482SBill Paul break; 328995d67482SBill Paul } 329095d67482SBill Paul 32915fea260fSMarius Strobl if ((sc->bge_flags & BGE_FLAG_EADDR) && i == BGE_TIMEOUT) 3292333704a3SPyun YongHyeon device_printf(dev, 3293333704a3SPyun YongHyeon "firmware handshake timed out, found 0x%08x\n", 3294333704a3SPyun YongHyeon val); 329538cc658fSJohn Baldwin } 329695d67482SBill Paul 329795d67482SBill Paul /* 329895d67482SBill Paul * XXX Wait for the value of the PCISTATE register to 329995d67482SBill Paul * return to its original pre-reset state. This is a 330095d67482SBill Paul * fairly good indicator of reset completion. If we don't 330195d67482SBill Paul * wait for the reset to fully complete, trying to read 330295d67482SBill Paul * from the device's non-PCI registers may yield garbage 330395d67482SBill Paul * results. 330495d67482SBill Paul */ 330595d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 330695d67482SBill Paul if (pci_read_config(dev, BGE_PCI_PCISTATE, 4) == pcistate) 330795d67482SBill Paul break; 330895d67482SBill Paul DELAY(10); 330995d67482SBill Paul } 331095d67482SBill Paul 33113f74909aSGleb Smirnoff /* Fix up byte swapping. */ 3312e907febfSPyun YongHyeon CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS | 331395d67482SBill Paul BGE_MODECTL_BYTESWAP_DATA); 331495d67482SBill Paul 33158cb1383cSDoug Ambrisko /* Tell the ASF firmware we are up */ 33168cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) 33178cb1383cSDoug Ambrisko BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 33188cb1383cSDoug Ambrisko 331995d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, 0); 332095d67482SBill Paul 3321da3003f0SBill Paul /* 3322da3003f0SBill Paul * The 5704 in TBI mode apparently needs some special 3323da3003f0SBill Paul * adjustment to insure the SERDES drive level is set 3324da3003f0SBill Paul * to 1.2V. 3325da3003f0SBill Paul */ 3326652ae483SGleb Smirnoff if (sc->bge_asicrev == BGE_ASICREV_BCM5704 && 3327652ae483SGleb Smirnoff sc->bge_flags & BGE_FLAG_TBI) { 33285fea260fSMarius Strobl val = CSR_READ_4(sc, BGE_SERDES_CFG); 33295fea260fSMarius Strobl val = (val & ~0xFFF) | 0x880; 33305fea260fSMarius Strobl CSR_WRITE_4(sc, BGE_SERDES_CFG, val); 3331da3003f0SBill Paul } 3332da3003f0SBill Paul 3333e53d81eeSPaul Saab /* XXX: Broadcom Linux driver. */ 3334652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_PCIE && 3335a5ad2f15SPyun YongHyeon sc->bge_chipid != BGE_CHIPID_BCM5750_A0 && 3336a5ad2f15SPyun YongHyeon sc->bge_asicrev != BGE_ASICREV_BCM5785) { 3337a5ad2f15SPyun YongHyeon /* Enable Data FIFO protection. */ 33385fea260fSMarius Strobl val = CSR_READ_4(sc, 0x7C00); 33395fea260fSMarius Strobl CSR_WRITE_4(sc, 0x7C00, val | (1 << 25)); 3340e53d81eeSPaul Saab } 334195d67482SBill Paul DELAY(10000); 33428cb1383cSDoug Ambrisko 33438cb1383cSDoug Ambrisko return (0); 334495d67482SBill Paul } 334595d67482SBill Paul 3346e0b7b101SPyun YongHyeon static __inline void 3347e0b7b101SPyun YongHyeon bge_rxreuse_std(struct bge_softc *sc, int i) 3348e0b7b101SPyun YongHyeon { 3349e0b7b101SPyun YongHyeon struct bge_rx_bd *r; 3350e0b7b101SPyun YongHyeon 3351e0b7b101SPyun YongHyeon r = &sc->bge_ldata.bge_rx_std_ring[sc->bge_std]; 3352e0b7b101SPyun YongHyeon r->bge_flags = BGE_RXBDFLAG_END; 3353e0b7b101SPyun YongHyeon r->bge_len = sc->bge_cdata.bge_rx_std_seglen[i]; 3354e0b7b101SPyun YongHyeon r->bge_idx = i; 3355e0b7b101SPyun YongHyeon BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT); 3356e0b7b101SPyun YongHyeon } 3357e0b7b101SPyun YongHyeon 3358e0b7b101SPyun YongHyeon static __inline void 3359e0b7b101SPyun YongHyeon bge_rxreuse_jumbo(struct bge_softc *sc, int i) 3360e0b7b101SPyun YongHyeon { 3361e0b7b101SPyun YongHyeon struct bge_extrx_bd *r; 3362e0b7b101SPyun YongHyeon 3363e0b7b101SPyun YongHyeon r = &sc->bge_ldata.bge_rx_jumbo_ring[sc->bge_jumbo]; 3364e0b7b101SPyun YongHyeon r->bge_flags = BGE_RXBDFLAG_JUMBO_RING | BGE_RXBDFLAG_END; 3365e0b7b101SPyun YongHyeon r->bge_len0 = sc->bge_cdata.bge_rx_jumbo_seglen[i][0]; 3366e0b7b101SPyun YongHyeon r->bge_len1 = sc->bge_cdata.bge_rx_jumbo_seglen[i][1]; 3367e0b7b101SPyun YongHyeon r->bge_len2 = sc->bge_cdata.bge_rx_jumbo_seglen[i][2]; 3368e0b7b101SPyun YongHyeon r->bge_len3 = sc->bge_cdata.bge_rx_jumbo_seglen[i][3]; 3369e0b7b101SPyun YongHyeon r->bge_idx = i; 3370e0b7b101SPyun YongHyeon BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT); 3371e0b7b101SPyun YongHyeon } 3372e0b7b101SPyun YongHyeon 337395d67482SBill Paul /* 337495d67482SBill Paul * Frame reception handling. This is called if there's a frame 337595d67482SBill Paul * on the receive return list. 337695d67482SBill Paul * 337795d67482SBill Paul * Note: we have to be able to handle two possibilities here: 33781be6acb7SGleb Smirnoff * 1) the frame is from the jumbo receive ring 337995d67482SBill Paul * 2) the frame is from the standard receive ring 338095d67482SBill Paul */ 338195d67482SBill Paul 33821abcdbd1SAttilio Rao static int 3383dfe0df9aSPyun YongHyeon bge_rxeof(struct bge_softc *sc, uint16_t rx_prod, int holdlck) 338495d67482SBill Paul { 338595d67482SBill Paul struct ifnet *ifp; 33861abcdbd1SAttilio Rao int rx_npkts = 0, stdcnt = 0, jumbocnt = 0; 3387b9c05fa5SPyun YongHyeon uint16_t rx_cons; 338895d67482SBill Paul 33897f21e273SStanislav Sedov rx_cons = sc->bge_rx_saved_considx; 33900f9bd73bSSam Leffler 33913f74909aSGleb Smirnoff /* Nothing to do. */ 33927f21e273SStanislav Sedov if (rx_cons == rx_prod) 33931abcdbd1SAttilio Rao return (rx_npkts); 3394cfcb5025SOleg Bulyzhin 3395fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 339695d67482SBill Paul 3397f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag, 3398e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_POSTREAD); 3399f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 340015eda801SStanislav Sedov sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_POSTWRITE); 3401c215fd77SPyun YongHyeon if (ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN + ETHER_VLAN_ENCAP_LEN > 3402c215fd77SPyun YongHyeon (MCLBYTES - ETHER_ALIGN)) 3403f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 340415eda801SStanislav Sedov sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_POSTWRITE); 3405f41ac2beSBill Paul 34067f21e273SStanislav Sedov while (rx_cons != rx_prod) { 340795d67482SBill Paul struct bge_rx_bd *cur_rx; 34083f74909aSGleb Smirnoff uint32_t rxidx; 340995d67482SBill Paul struct mbuf *m = NULL; 34103f74909aSGleb Smirnoff uint16_t vlan_tag = 0; 341195d67482SBill Paul int have_tag = 0; 341295d67482SBill Paul 341375719184SGleb Smirnoff #ifdef DEVICE_POLLING 341475719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 341575719184SGleb Smirnoff if (sc->rxcycles <= 0) 341675719184SGleb Smirnoff break; 341775719184SGleb Smirnoff sc->rxcycles--; 341875719184SGleb Smirnoff } 341975719184SGleb Smirnoff #endif 342075719184SGleb Smirnoff 34217f21e273SStanislav Sedov cur_rx = &sc->bge_ldata.bge_rx_return_ring[rx_cons]; 342295d67482SBill Paul 342395d67482SBill Paul rxidx = cur_rx->bge_idx; 34247f21e273SStanislav Sedov BGE_INC(rx_cons, sc->bge_return_ring_cnt); 342595d67482SBill Paul 3426cb2eacc7SYaroslav Tykhiy if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING && 3427cb2eacc7SYaroslav Tykhiy cur_rx->bge_flags & BGE_RXBDFLAG_VLAN_TAG) { 342895d67482SBill Paul have_tag = 1; 342995d67482SBill Paul vlan_tag = cur_rx->bge_vlan_tag; 343095d67482SBill Paul } 343195d67482SBill Paul 343295d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_JUMBO_RING) { 343395d67482SBill Paul jumbocnt++; 3434943787f3SPyun YongHyeon m = sc->bge_cdata.bge_rx_jumbo_chain[rxidx]; 343595d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) { 3436e0b7b101SPyun YongHyeon bge_rxreuse_jumbo(sc, rxidx); 343795d67482SBill Paul continue; 343895d67482SBill Paul } 3439943787f3SPyun YongHyeon if (bge_newbuf_jumbo(sc, rxidx) != 0) { 3440e0b7b101SPyun YongHyeon bge_rxreuse_jumbo(sc, rxidx); 3441943787f3SPyun YongHyeon ifp->if_iqdrops++; 344295d67482SBill Paul continue; 344395d67482SBill Paul } 344403e78bd0SPyun YongHyeon BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT); 344595d67482SBill Paul } else { 344695d67482SBill Paul stdcnt++; 3447e0b7b101SPyun YongHyeon m = sc->bge_cdata.bge_rx_std_chain[rxidx]; 344895d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) { 3449e0b7b101SPyun YongHyeon bge_rxreuse_std(sc, rxidx); 345095d67482SBill Paul continue; 345195d67482SBill Paul } 3452943787f3SPyun YongHyeon if (bge_newbuf_std(sc, rxidx) != 0) { 3453e0b7b101SPyun YongHyeon bge_rxreuse_std(sc, rxidx); 3454943787f3SPyun YongHyeon ifp->if_iqdrops++; 345595d67482SBill Paul continue; 345695d67482SBill Paul } 345703e78bd0SPyun YongHyeon BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT); 345895d67482SBill Paul } 345995d67482SBill Paul 346095d67482SBill Paul ifp->if_ipackets++; 3461e65bed95SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 3462e255b776SJohn Polstra /* 3463e65bed95SPyun YongHyeon * For architectures with strict alignment we must make sure 3464e65bed95SPyun YongHyeon * the payload is aligned. 3465e255b776SJohn Polstra */ 3466652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) { 3467e255b776SJohn Polstra bcopy(m->m_data, m->m_data + ETHER_ALIGN, 3468e255b776SJohn Polstra cur_rx->bge_len); 3469e255b776SJohn Polstra m->m_data += ETHER_ALIGN; 3470e255b776SJohn Polstra } 3471e255b776SJohn Polstra #endif 3472473851baSPaul Saab m->m_pkthdr.len = m->m_len = cur_rx->bge_len - ETHER_CRC_LEN; 347395d67482SBill Paul m->m_pkthdr.rcvif = ifp; 347495d67482SBill Paul 3475b874fdd4SYaroslav Tykhiy if (ifp->if_capenable & IFCAP_RXCSUM) { 347678178cd1SGleb Smirnoff if (cur_rx->bge_flags & BGE_RXBDFLAG_IP_CSUM) { 347795d67482SBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 34780c8aa4eaSJung-uk Kim if ((cur_rx->bge_ip_csum ^ 0xFFFF) == 0) 34790c8aa4eaSJung-uk Kim m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 348078178cd1SGleb Smirnoff } 3481d375e524SGleb Smirnoff if (cur_rx->bge_flags & BGE_RXBDFLAG_TCP_UDP_CSUM && 3482d375e524SGleb Smirnoff m->m_pkthdr.len >= ETHER_MIN_NOPAD) { 348395d67482SBill Paul m->m_pkthdr.csum_data = 348495d67482SBill Paul cur_rx->bge_tcp_udp_csum; 3485ee7ef91cSOleg Bulyzhin m->m_pkthdr.csum_flags |= 3486ee7ef91cSOleg Bulyzhin CSUM_DATA_VALID | CSUM_PSEUDO_HDR; 348795d67482SBill Paul } 348895d67482SBill Paul } 348995d67482SBill Paul 349095d67482SBill Paul /* 3491673d9191SSam Leffler * If we received a packet with a vlan tag, 3492673d9191SSam Leffler * attach that information to the packet. 349395d67482SBill Paul */ 3494d147662cSGleb Smirnoff if (have_tag) { 34954e35d186SJung-uk Kim #if __FreeBSD_version > 700022 349678ba57b9SAndre Oppermann m->m_pkthdr.ether_vtag = vlan_tag; 349778ba57b9SAndre Oppermann m->m_flags |= M_VLANTAG; 34984e35d186SJung-uk Kim #else 34994e35d186SJung-uk Kim VLAN_INPUT_TAG_NEW(ifp, m, vlan_tag); 35004e35d186SJung-uk Kim if (m == NULL) 35014e35d186SJung-uk Kim continue; 35024e35d186SJung-uk Kim #endif 3503d147662cSGleb Smirnoff } 350495d67482SBill Paul 3505dfe0df9aSPyun YongHyeon if (holdlck != 0) { 35060f9bd73bSSam Leffler BGE_UNLOCK(sc); 3507673d9191SSam Leffler (*ifp->if_input)(ifp, m); 35080f9bd73bSSam Leffler BGE_LOCK(sc); 3509dfe0df9aSPyun YongHyeon } else 3510dfe0df9aSPyun YongHyeon (*ifp->if_input)(ifp, m); 3511d4da719cSAttilio Rao rx_npkts++; 351225e13e68SXin LI 351325e13e68SXin LI if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) 35148cf7d13dSAttilio Rao return (rx_npkts); 351595d67482SBill Paul } 351695d67482SBill Paul 351715eda801SStanislav Sedov bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag, 351815eda801SStanislav Sedov sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_PREREAD); 3519e65bed95SPyun YongHyeon if (stdcnt > 0) 3520f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 3521e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREWRITE); 35224c0da0ffSGleb Smirnoff 3523c215fd77SPyun YongHyeon if (jumbocnt > 0) 3524f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 35254c0da0ffSGleb Smirnoff sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_PREWRITE); 3526f41ac2beSBill Paul 35277f21e273SStanislav Sedov sc->bge_rx_saved_considx = rx_cons; 352838cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_RX_CONS0_LO, sc->bge_rx_saved_considx); 352995d67482SBill Paul if (stdcnt) 3530767c3593SPyun YongHyeon bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, (sc->bge_std + 3531767c3593SPyun YongHyeon BGE_STD_RX_RING_CNT - 1) % BGE_STD_RX_RING_CNT); 353295d67482SBill Paul if (jumbocnt) 3533767c3593SPyun YongHyeon bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, (sc->bge_jumbo + 3534767c3593SPyun YongHyeon BGE_JUMBO_RX_RING_CNT - 1) % BGE_JUMBO_RX_RING_CNT); 3535f5a034f9SPyun YongHyeon #ifdef notyet 3536f5a034f9SPyun YongHyeon /* 3537f5a034f9SPyun YongHyeon * This register wraps very quickly under heavy packet drops. 3538f5a034f9SPyun YongHyeon * If you need correct statistics, you can enable this check. 3539f5a034f9SPyun YongHyeon */ 3540f5a034f9SPyun YongHyeon if (BGE_IS_5705_PLUS(sc)) 3541f5a034f9SPyun YongHyeon ifp->if_ierrors += CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS); 3542f5a034f9SPyun YongHyeon #endif 35431abcdbd1SAttilio Rao return (rx_npkts); 354495d67482SBill Paul } 354595d67482SBill Paul 354695d67482SBill Paul static void 3547b9c05fa5SPyun YongHyeon bge_txeof(struct bge_softc *sc, uint16_t tx_cons) 354895d67482SBill Paul { 354995a0a340SPyun YongHyeon struct bge_tx_bd *cur_tx; 355095d67482SBill Paul struct ifnet *ifp; 355195d67482SBill Paul 35520f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 35530f9bd73bSSam Leffler 35543f74909aSGleb Smirnoff /* Nothing to do. */ 3555b9c05fa5SPyun YongHyeon if (sc->bge_tx_saved_considx == tx_cons) 3556cfcb5025SOleg Bulyzhin return; 3557cfcb5025SOleg Bulyzhin 3558fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 355995d67482SBill Paul 3560e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_tx_ring_tag, 35615c1da2faSPyun YongHyeon sc->bge_cdata.bge_tx_ring_map, BUS_DMASYNC_POSTWRITE); 356295d67482SBill Paul /* 356395d67482SBill Paul * Go through our tx ring and free mbufs for those 356495d67482SBill Paul * frames that have been sent. 356595d67482SBill Paul */ 3566b9c05fa5SPyun YongHyeon while (sc->bge_tx_saved_considx != tx_cons) { 356795a0a340SPyun YongHyeon uint32_t idx; 356895d67482SBill Paul 356995d67482SBill Paul idx = sc->bge_tx_saved_considx; 3570f41ac2beSBill Paul cur_tx = &sc->bge_ldata.bge_tx_ring[idx]; 357195d67482SBill Paul if (cur_tx->bge_flags & BGE_TXBDFLAG_END) 357295d67482SBill Paul ifp->if_opackets++; 357395d67482SBill Paul if (sc->bge_cdata.bge_tx_chain[idx] != NULL) { 35740ac56796SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_tx_mtag, 3575e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_dmamap[idx], 3576e65bed95SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 35770ac56796SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_tx_mtag, 3578f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[idx]); 3579e65bed95SPyun YongHyeon m_freem(sc->bge_cdata.bge_tx_chain[idx]); 3580e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_chain[idx] = NULL; 358195d67482SBill Paul } 358295d67482SBill Paul sc->bge_txcnt--; 358395d67482SBill Paul BGE_INC(sc->bge_tx_saved_considx, BGE_TX_RING_CNT); 358495d67482SBill Paul } 358595d67482SBill Paul 358613f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 35875b01e77cSBruce Evans if (sc->bge_txcnt == 0) 35885b01e77cSBruce Evans sc->bge_timer = 0; 358995d67482SBill Paul } 359095d67482SBill Paul 359175719184SGleb Smirnoff #ifdef DEVICE_POLLING 35921abcdbd1SAttilio Rao static int 359375719184SGleb Smirnoff bge_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 359475719184SGleb Smirnoff { 359575719184SGleb Smirnoff struct bge_softc *sc = ifp->if_softc; 3596b9c05fa5SPyun YongHyeon uint16_t rx_prod, tx_cons; 3597366454f2SOleg Bulyzhin uint32_t statusword; 35981abcdbd1SAttilio Rao int rx_npkts = 0; 359975719184SGleb Smirnoff 36003f74909aSGleb Smirnoff BGE_LOCK(sc); 36013f74909aSGleb Smirnoff if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 36023f74909aSGleb Smirnoff BGE_UNLOCK(sc); 36031abcdbd1SAttilio Rao return (rx_npkts); 36043f74909aSGleb Smirnoff } 360575719184SGleb Smirnoff 3606dab5cd05SOleg Bulyzhin bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 3607b9c05fa5SPyun YongHyeon sc->bge_cdata.bge_status_map, 3608b9c05fa5SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 3609b9c05fa5SPyun YongHyeon rx_prod = sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx; 3610b9c05fa5SPyun YongHyeon tx_cons = sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx; 3611dab5cd05SOleg Bulyzhin 3612175f8742SPyun YongHyeon statusword = sc->bge_ldata.bge_status_block->bge_status; 3613175f8742SPyun YongHyeon sc->bge_ldata.bge_status_block->bge_status = 0; 3614dab5cd05SOleg Bulyzhin 3615dab5cd05SOleg Bulyzhin bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 3616b9c05fa5SPyun YongHyeon sc->bge_cdata.bge_status_map, 3617b9c05fa5SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 3618366454f2SOleg Bulyzhin 36190c8aa4eaSJung-uk Kim /* Note link event. It will be processed by POLL_AND_CHECK_STATUS. */ 3620366454f2SOleg Bulyzhin if (statusword & BGE_STATFLAG_LINKSTATE_CHANGED) 3621366454f2SOleg Bulyzhin sc->bge_link_evt++; 3622366454f2SOleg Bulyzhin 3623366454f2SOleg Bulyzhin if (cmd == POLL_AND_CHECK_STATUS) 3624366454f2SOleg Bulyzhin if ((sc->bge_asicrev == BGE_ASICREV_BCM5700 && 36254c0da0ffSGleb Smirnoff sc->bge_chipid != BGE_CHIPID_BCM5700_B2) || 3626652ae483SGleb Smirnoff sc->bge_link_evt || (sc->bge_flags & BGE_FLAG_TBI)) 3627366454f2SOleg Bulyzhin bge_link_upd(sc); 3628366454f2SOleg Bulyzhin 3629366454f2SOleg Bulyzhin sc->rxcycles = count; 3630dfe0df9aSPyun YongHyeon rx_npkts = bge_rxeof(sc, rx_prod, 1); 363125e13e68SXin LI if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 363225e13e68SXin LI BGE_UNLOCK(sc); 36338cf7d13dSAttilio Rao return (rx_npkts); 363425e13e68SXin LI } 3635b9c05fa5SPyun YongHyeon bge_txeof(sc, tx_cons); 3636366454f2SOleg Bulyzhin if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 3637366454f2SOleg Bulyzhin bge_start_locked(ifp); 36383f74909aSGleb Smirnoff 36393f74909aSGleb Smirnoff BGE_UNLOCK(sc); 36401abcdbd1SAttilio Rao return (rx_npkts); 364175719184SGleb Smirnoff } 364275719184SGleb Smirnoff #endif /* DEVICE_POLLING */ 364375719184SGleb Smirnoff 3644dfe0df9aSPyun YongHyeon static int 3645dfe0df9aSPyun YongHyeon bge_msi_intr(void *arg) 3646dfe0df9aSPyun YongHyeon { 3647dfe0df9aSPyun YongHyeon struct bge_softc *sc; 3648dfe0df9aSPyun YongHyeon 3649dfe0df9aSPyun YongHyeon sc = (struct bge_softc *)arg; 3650dfe0df9aSPyun YongHyeon /* 3651dfe0df9aSPyun YongHyeon * This interrupt is not shared and controller already 3652dfe0df9aSPyun YongHyeon * disabled further interrupt. 3653dfe0df9aSPyun YongHyeon */ 3654dfe0df9aSPyun YongHyeon taskqueue_enqueue(sc->bge_tq, &sc->bge_intr_task); 3655dfe0df9aSPyun YongHyeon return (FILTER_HANDLED); 3656dfe0df9aSPyun YongHyeon } 3657dfe0df9aSPyun YongHyeon 3658dfe0df9aSPyun YongHyeon static void 3659dfe0df9aSPyun YongHyeon bge_intr_task(void *arg, int pending) 3660dfe0df9aSPyun YongHyeon { 3661dfe0df9aSPyun YongHyeon struct bge_softc *sc; 3662dfe0df9aSPyun YongHyeon struct ifnet *ifp; 3663dfe0df9aSPyun YongHyeon uint32_t status; 3664dfe0df9aSPyun YongHyeon uint16_t rx_prod, tx_cons; 3665dfe0df9aSPyun YongHyeon 3666dfe0df9aSPyun YongHyeon sc = (struct bge_softc *)arg; 3667dfe0df9aSPyun YongHyeon ifp = sc->bge_ifp; 3668dfe0df9aSPyun YongHyeon 366966151edfSPyun YongHyeon BGE_LOCK(sc); 367066151edfSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) { 367166151edfSPyun YongHyeon BGE_UNLOCK(sc); 3672dfe0df9aSPyun YongHyeon return; 367366151edfSPyun YongHyeon } 3674dfe0df9aSPyun YongHyeon 3675dfe0df9aSPyun YongHyeon /* Get updated status block. */ 3676dfe0df9aSPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 3677dfe0df9aSPyun YongHyeon sc->bge_cdata.bge_status_map, 3678dfe0df9aSPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 3679dfe0df9aSPyun YongHyeon 3680dfe0df9aSPyun YongHyeon /* Save producer/consumer indexess. */ 3681dfe0df9aSPyun YongHyeon rx_prod = sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx; 3682dfe0df9aSPyun YongHyeon tx_cons = sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx; 3683dfe0df9aSPyun YongHyeon status = sc->bge_ldata.bge_status_block->bge_status; 3684dfe0df9aSPyun YongHyeon sc->bge_ldata.bge_status_block->bge_status = 0; 3685dfe0df9aSPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 3686dfe0df9aSPyun YongHyeon sc->bge_cdata.bge_status_map, 3687dfe0df9aSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 368866151edfSPyun YongHyeon 368966151edfSPyun YongHyeon if ((status & BGE_STATFLAG_LINKSTATE_CHANGED) != 0) 369066151edfSPyun YongHyeon bge_link_upd(sc); 369166151edfSPyun YongHyeon 3692dfe0df9aSPyun YongHyeon /* Let controller work. */ 3693dfe0df9aSPyun YongHyeon bge_writembx(sc, BGE_MBX_IRQ0_LO, 0); 3694dfe0df9aSPyun YongHyeon 369566151edfSPyun YongHyeon if (ifp->if_drv_flags & IFF_DRV_RUNNING && 369666151edfSPyun YongHyeon sc->bge_rx_saved_considx != rx_prod) { 3697dfe0df9aSPyun YongHyeon /* Check RX return ring producer/consumer. */ 369866151edfSPyun YongHyeon BGE_UNLOCK(sc); 3699dfe0df9aSPyun YongHyeon bge_rxeof(sc, rx_prod, 0); 370066151edfSPyun YongHyeon BGE_LOCK(sc); 3701dfe0df9aSPyun YongHyeon } 3702dfe0df9aSPyun YongHyeon if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 3703dfe0df9aSPyun YongHyeon /* Check TX ring producer/consumer. */ 3704dfe0df9aSPyun YongHyeon bge_txeof(sc, tx_cons); 3705dfe0df9aSPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 3706dfe0df9aSPyun YongHyeon bge_start_locked(ifp); 3707dfe0df9aSPyun YongHyeon } 370866151edfSPyun YongHyeon BGE_UNLOCK(sc); 3709dfe0df9aSPyun YongHyeon } 3710dfe0df9aSPyun YongHyeon 371195d67482SBill Paul static void 37123f74909aSGleb Smirnoff bge_intr(void *xsc) 371395d67482SBill Paul { 371495d67482SBill Paul struct bge_softc *sc; 371595d67482SBill Paul struct ifnet *ifp; 3716dab5cd05SOleg Bulyzhin uint32_t statusword; 3717b9c05fa5SPyun YongHyeon uint16_t rx_prod, tx_cons; 371895d67482SBill Paul 371995d67482SBill Paul sc = xsc; 3720f41ac2beSBill Paul 37210f9bd73bSSam Leffler BGE_LOCK(sc); 37220f9bd73bSSam Leffler 3723dab5cd05SOleg Bulyzhin ifp = sc->bge_ifp; 3724dab5cd05SOleg Bulyzhin 372575719184SGleb Smirnoff #ifdef DEVICE_POLLING 372675719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 372775719184SGleb Smirnoff BGE_UNLOCK(sc); 372875719184SGleb Smirnoff return; 372975719184SGleb Smirnoff } 373075719184SGleb Smirnoff #endif 373175719184SGleb Smirnoff 3732f30cbfc6SScott Long /* 3733b848e032SBruce Evans * Ack the interrupt by writing something to BGE_MBX_IRQ0_LO. Don't 3734b848e032SBruce Evans * disable interrupts by writing nonzero like we used to, since with 3735b848e032SBruce Evans * our current organization this just gives complications and 3736b848e032SBruce Evans * pessimizations for re-enabling interrupts. We used to have races 3737b848e032SBruce Evans * instead of the necessary complications. Disabling interrupts 3738b848e032SBruce Evans * would just reduce the chance of a status update while we are 3739b848e032SBruce Evans * running (by switching to the interrupt-mode coalescence 3740b848e032SBruce Evans * parameters), but this chance is already very low so it is more 3741b848e032SBruce Evans * efficient to get another interrupt than prevent it. 3742b848e032SBruce Evans * 3743b848e032SBruce Evans * We do the ack first to ensure another interrupt if there is a 3744b848e032SBruce Evans * status update after the ack. We don't check for the status 3745b848e032SBruce Evans * changing later because it is more efficient to get another 3746b848e032SBruce Evans * interrupt than prevent it, not quite as above (not checking is 3747b848e032SBruce Evans * a smaller optimization than not toggling the interrupt enable, 3748b848e032SBruce Evans * since checking doesn't involve PCI accesses and toggling require 3749b848e032SBruce Evans * the status check). So toggling would probably be a pessimization 3750b848e032SBruce Evans * even with MSI. It would only be needed for using a task queue. 3751b848e032SBruce Evans */ 375238cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_IRQ0_LO, 0); 3753b848e032SBruce Evans 3754f584dfd1SPyun YongHyeon /* 3755f584dfd1SPyun YongHyeon * Do the mandatory PCI flush as well as get the link status. 3756f584dfd1SPyun YongHyeon */ 3757f584dfd1SPyun YongHyeon statusword = CSR_READ_4(sc, BGE_MAC_STS) & BGE_MACSTAT_LINK_CHANGED; 3758f584dfd1SPyun YongHyeon 3759f584dfd1SPyun YongHyeon /* Make sure the descriptor ring indexes are coherent. */ 3760f584dfd1SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 3761f584dfd1SPyun YongHyeon sc->bge_cdata.bge_status_map, 3762f584dfd1SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 3763f584dfd1SPyun YongHyeon rx_prod = sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx; 3764f584dfd1SPyun YongHyeon tx_cons = sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx; 3765f584dfd1SPyun YongHyeon sc->bge_ldata.bge_status_block->bge_status = 0; 3766f584dfd1SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 3767f584dfd1SPyun YongHyeon sc->bge_cdata.bge_status_map, 3768f584dfd1SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 3769f584dfd1SPyun YongHyeon 37701f313773SOleg Bulyzhin if ((sc->bge_asicrev == BGE_ASICREV_BCM5700 && 37714c0da0ffSGleb Smirnoff sc->bge_chipid != BGE_CHIPID_BCM5700_B2) || 3772f30cbfc6SScott Long statusword || sc->bge_link_evt) 3773dab5cd05SOleg Bulyzhin bge_link_upd(sc); 377495d67482SBill Paul 377513f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 37763f74909aSGleb Smirnoff /* Check RX return ring producer/consumer. */ 3777dfe0df9aSPyun YongHyeon bge_rxeof(sc, rx_prod, 1); 377825e13e68SXin LI } 377995d67482SBill Paul 378025e13e68SXin LI if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 37813f74909aSGleb Smirnoff /* Check TX ring producer/consumer. */ 3782b9c05fa5SPyun YongHyeon bge_txeof(sc, tx_cons); 378395d67482SBill Paul } 378495d67482SBill Paul 378513f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING && 378613f4c340SRobert Watson !IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 37870f9bd73bSSam Leffler bge_start_locked(ifp); 37880f9bd73bSSam Leffler 37890f9bd73bSSam Leffler BGE_UNLOCK(sc); 379095d67482SBill Paul } 379195d67482SBill Paul 379295d67482SBill Paul static void 37938cb1383cSDoug Ambrisko bge_asf_driver_up(struct bge_softc *sc) 37948cb1383cSDoug Ambrisko { 37958cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) { 37968cb1383cSDoug Ambrisko /* Send ASF heartbeat aprox. every 2s */ 37978cb1383cSDoug Ambrisko if (sc->bge_asf_count) 37988cb1383cSDoug Ambrisko sc->bge_asf_count --; 37998cb1383cSDoug Ambrisko else { 3800899d6846SPyun YongHyeon sc->bge_asf_count = 2; 38018cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM_FW, 38028cb1383cSDoug Ambrisko BGE_FW_DRV_ALIVE); 38038cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENNCOMM_FW_LEN, 4); 38048cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENNCOMM_FW_DATA, 3); 38058cb1383cSDoug Ambrisko CSR_WRITE_4(sc, BGE_CPU_EVENT, 380639153c5aSJung-uk Kim CSR_READ_4(sc, BGE_CPU_EVENT) | (1 << 14)); 38078cb1383cSDoug Ambrisko } 38088cb1383cSDoug Ambrisko } 38098cb1383cSDoug Ambrisko } 38108cb1383cSDoug Ambrisko 38118cb1383cSDoug Ambrisko static void 3812b74e67fbSGleb Smirnoff bge_tick(void *xsc) 38130f9bd73bSSam Leffler { 3814b74e67fbSGleb Smirnoff struct bge_softc *sc = xsc; 381595d67482SBill Paul struct mii_data *mii = NULL; 381695d67482SBill Paul 38170f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 381895d67482SBill Paul 38195dda8085SOleg Bulyzhin /* Synchronize with possible callout reset/stop. */ 38205dda8085SOleg Bulyzhin if (callout_pending(&sc->bge_stat_ch) || 38215dda8085SOleg Bulyzhin !callout_active(&sc->bge_stat_ch)) 38225dda8085SOleg Bulyzhin return; 38235dda8085SOleg Bulyzhin 38247ee00338SJung-uk Kim if (BGE_IS_5705_PLUS(sc)) 38250434d1b8SBill Paul bge_stats_update_regs(sc); 38260434d1b8SBill Paul else 382795d67482SBill Paul bge_stats_update(sc); 382895d67482SBill Paul 3829652ae483SGleb Smirnoff if ((sc->bge_flags & BGE_FLAG_TBI) == 0) { 383095d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 383182b67c01SOleg Bulyzhin /* 383282b67c01SOleg Bulyzhin * Do not touch PHY if we have link up. This could break 383382b67c01SOleg Bulyzhin * IPMI/ASF mode or produce extra input errors 383482b67c01SOleg Bulyzhin * (extra errors was reported for bcm5701 & bcm5704). 383582b67c01SOleg Bulyzhin */ 383682b67c01SOleg Bulyzhin if (!sc->bge_link) 383795d67482SBill Paul mii_tick(mii); 38387b97099dSOleg Bulyzhin } else { 38397b97099dSOleg Bulyzhin /* 38407b97099dSOleg Bulyzhin * Since in TBI mode auto-polling can't be used we should poll 38417b97099dSOleg Bulyzhin * link status manually. Here we register pending link event 38427b97099dSOleg Bulyzhin * and trigger interrupt. 38437b97099dSOleg Bulyzhin */ 38447b97099dSOleg Bulyzhin #ifdef DEVICE_POLLING 38453f74909aSGleb Smirnoff /* In polling mode we poll link state in bge_poll(). */ 38467b97099dSOleg Bulyzhin if (!(sc->bge_ifp->if_capenable & IFCAP_POLLING)) 38477b97099dSOleg Bulyzhin #endif 38487b97099dSOleg Bulyzhin { 38497b97099dSOleg Bulyzhin sc->bge_link_evt++; 38504f0794ffSBjoern A. Zeeb if (sc->bge_asicrev == BGE_ASICREV_BCM5700 || 38514f0794ffSBjoern A. Zeeb sc->bge_flags & BGE_FLAG_5788) 38527b97099dSOleg Bulyzhin BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_SET); 38534f0794ffSBjoern A. Zeeb else 38544f0794ffSBjoern A. Zeeb BGE_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW); 38557b97099dSOleg Bulyzhin } 3856dab5cd05SOleg Bulyzhin } 385795d67482SBill Paul 38588cb1383cSDoug Ambrisko bge_asf_driver_up(sc); 3859b74e67fbSGleb Smirnoff bge_watchdog(sc); 38608cb1383cSDoug Ambrisko 3861dab5cd05SOleg Bulyzhin callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc); 386295d67482SBill Paul } 386395d67482SBill Paul 386495d67482SBill Paul static void 38653f74909aSGleb Smirnoff bge_stats_update_regs(struct bge_softc *sc) 38660434d1b8SBill Paul { 38673f74909aSGleb Smirnoff struct ifnet *ifp; 38682280c16bSPyun YongHyeon struct bge_mac_stats *stats; 38690434d1b8SBill Paul 3870fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 38712280c16bSPyun YongHyeon stats = &sc->bge_mac_stats; 38720434d1b8SBill Paul 38732280c16bSPyun YongHyeon stats->ifHCOutOctets += 38742280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_OCTETS); 38752280c16bSPyun YongHyeon stats->etherStatsCollisions += 38762280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_COLLS); 38772280c16bSPyun YongHyeon stats->outXonSent += 38782280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_XON_SENT); 38792280c16bSPyun YongHyeon stats->outXoffSent += 38802280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_XOFF_SENT); 38812280c16bSPyun YongHyeon stats->dot3StatsInternalMacTransmitErrors += 38822280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_ERRORS); 38832280c16bSPyun YongHyeon stats->dot3StatsSingleCollisionFrames += 38842280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_SINGLE_COLL); 38852280c16bSPyun YongHyeon stats->dot3StatsMultipleCollisionFrames += 38862280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_MULTI_COLL); 38872280c16bSPyun YongHyeon stats->dot3StatsDeferredTransmissions += 38882280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_DEFERRED); 38892280c16bSPyun YongHyeon stats->dot3StatsExcessiveCollisions += 38902280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_EXCESS_COLL); 38912280c16bSPyun YongHyeon stats->dot3StatsLateCollisions += 38922280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_LATE_COLL); 38932280c16bSPyun YongHyeon stats->ifHCOutUcastPkts += 38942280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_UCAST); 38952280c16bSPyun YongHyeon stats->ifHCOutMulticastPkts += 38962280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_MCAST); 38972280c16bSPyun YongHyeon stats->ifHCOutBroadcastPkts += 38982280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_BCAST); 38997e6e2507SJung-uk Kim 39002280c16bSPyun YongHyeon stats->ifHCInOctets += 39012280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_OCTESTS); 39022280c16bSPyun YongHyeon stats->etherStatsFragments += 39032280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_FRAGMENTS); 39042280c16bSPyun YongHyeon stats->ifHCInUcastPkts += 39052280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_UCAST); 39062280c16bSPyun YongHyeon stats->ifHCInMulticastPkts += 39072280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_MCAST); 39082280c16bSPyun YongHyeon stats->ifHCInBroadcastPkts += 39092280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_BCAST); 39102280c16bSPyun YongHyeon stats->dot3StatsFCSErrors += 39112280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_FCS_ERRORS); 39122280c16bSPyun YongHyeon stats->dot3StatsAlignmentErrors += 39132280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_ALGIN_ERRORS); 39142280c16bSPyun YongHyeon stats->xonPauseFramesReceived += 39152280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_XON_RCVD); 39162280c16bSPyun YongHyeon stats->xoffPauseFramesReceived += 39172280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_XOFF_RCVD); 39182280c16bSPyun YongHyeon stats->macControlFramesReceived += 39192280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_CTRL_RCVD); 39202280c16bSPyun YongHyeon stats->xoffStateEntered += 39212280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_XOFF_ENTERED); 39222280c16bSPyun YongHyeon stats->dot3StatsFramesTooLong += 39232280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_FRAME_TOO_LONG); 39242280c16bSPyun YongHyeon stats->etherStatsJabbers += 39252280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_JABBERS); 39262280c16bSPyun YongHyeon stats->etherStatsUndersizePkts += 39272280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_UNDERSIZE); 39282280c16bSPyun YongHyeon 39292280c16bSPyun YongHyeon stats->FramesDroppedDueToFilters += 39302280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_FILTDROP); 39312280c16bSPyun YongHyeon stats->DmaWriteQueueFull += 39322280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_DMA_WRQ_FULL); 39332280c16bSPyun YongHyeon stats->DmaWriteHighPriQueueFull += 39342280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL); 39352280c16bSPyun YongHyeon stats->NoMoreRxBDs += 39362280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_OUT_OF_BDS); 39372280c16bSPyun YongHyeon stats->InputDiscards += 39382280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS); 39392280c16bSPyun YongHyeon stats->InputErrors += 39402280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_ERRORS); 39412280c16bSPyun YongHyeon stats->RecvThresholdHit += 39422280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_RXTHRESH_HIT); 39432280c16bSPyun YongHyeon 39442280c16bSPyun YongHyeon ifp->if_collisions = (u_long)stats->etherStatsCollisions; 39452280c16bSPyun YongHyeon ifp->if_ierrors = (u_long)(stats->NoMoreRxBDs + stats->InputDiscards + 39462280c16bSPyun YongHyeon stats->InputErrors); 39472280c16bSPyun YongHyeon } 39482280c16bSPyun YongHyeon 39492280c16bSPyun YongHyeon static void 39502280c16bSPyun YongHyeon bge_stats_clear_regs(struct bge_softc *sc) 39512280c16bSPyun YongHyeon { 39522280c16bSPyun YongHyeon 39532280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_OCTETS); 39542280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_COLLS); 39552280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_XON_SENT); 39562280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_XOFF_SENT); 39572280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_ERRORS); 39582280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_SINGLE_COLL); 39592280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_MULTI_COLL); 39602280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_DEFERRED); 39612280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_EXCESS_COLL); 39622280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_LATE_COLL); 39632280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_UCAST); 39642280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_MCAST); 39652280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_BCAST); 39662280c16bSPyun YongHyeon 39672280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_OCTESTS); 39682280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_FRAGMENTS); 39692280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_UCAST); 39702280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_MCAST); 39712280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_BCAST); 39722280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_FCS_ERRORS); 39732280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_ALGIN_ERRORS); 39742280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_XON_RCVD); 39752280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_XOFF_RCVD); 39762280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_CTRL_RCVD); 39772280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_XOFF_ENTERED); 39782280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_FRAME_TOO_LONG); 39792280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_JABBERS); 39802280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_UNDERSIZE); 39812280c16bSPyun YongHyeon 39822280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_FILTDROP); 39832280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_DMA_WRQ_FULL); 39842280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL); 39852280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_OUT_OF_BDS); 39862280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS); 39872280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_ERRORS); 39882280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_RXTHRESH_HIT); 39890434d1b8SBill Paul } 39900434d1b8SBill Paul 39910434d1b8SBill Paul static void 39923f74909aSGleb Smirnoff bge_stats_update(struct bge_softc *sc) 399395d67482SBill Paul { 399495d67482SBill Paul struct ifnet *ifp; 3995e907febfSPyun YongHyeon bus_size_t stats; 39967e6e2507SJung-uk Kim uint32_t cnt; /* current register value */ 399795d67482SBill Paul 3998fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 399995d67482SBill Paul 4000e907febfSPyun YongHyeon stats = BGE_MEMWIN_START + BGE_STATS_BLOCK; 4001e907febfSPyun YongHyeon 4002e907febfSPyun YongHyeon #define READ_STAT(sc, stats, stat) \ 4003e907febfSPyun YongHyeon CSR_READ_4(sc, stats + offsetof(struct bge_stats, stat)) 400495d67482SBill Paul 40058634dfffSJung-uk Kim cnt = READ_STAT(sc, stats, txstats.etherStatsCollisions.bge_addr_lo); 40066b037352SJung-uk Kim ifp->if_collisions += (uint32_t)(cnt - sc->bge_tx_collisions); 40076fb34dd2SOleg Bulyzhin sc->bge_tx_collisions = cnt; 40086fb34dd2SOleg Bulyzhin 40096fb34dd2SOleg Bulyzhin cnt = READ_STAT(sc, stats, ifInDiscards.bge_addr_lo); 40106b037352SJung-uk Kim ifp->if_ierrors += (uint32_t)(cnt - sc->bge_rx_discards); 40116fb34dd2SOleg Bulyzhin sc->bge_rx_discards = cnt; 40126fb34dd2SOleg Bulyzhin 40136fb34dd2SOleg Bulyzhin cnt = READ_STAT(sc, stats, txstats.ifOutDiscards.bge_addr_lo); 40146b037352SJung-uk Kim ifp->if_oerrors += (uint32_t)(cnt - sc->bge_tx_discards); 40156fb34dd2SOleg Bulyzhin sc->bge_tx_discards = cnt; 401695d67482SBill Paul 4017e907febfSPyun YongHyeon #undef READ_STAT 401895d67482SBill Paul } 401995d67482SBill Paul 402095d67482SBill Paul /* 4021d375e524SGleb Smirnoff * Pad outbound frame to ETHER_MIN_NOPAD for an unusual reason. 4022d375e524SGleb Smirnoff * The bge hardware will pad out Tx runts to ETHER_MIN_NOPAD, 4023d375e524SGleb Smirnoff * but when such padded frames employ the bge IP/TCP checksum offload, 4024d375e524SGleb Smirnoff * the hardware checksum assist gives incorrect results (possibly 4025d375e524SGleb Smirnoff * from incorporating its own padding into the UDP/TCP checksum; who knows). 4026d375e524SGleb Smirnoff * If we pad such runts with zeros, the onboard checksum comes out correct. 4027d375e524SGleb Smirnoff */ 4028d375e524SGleb Smirnoff static __inline int 4029d375e524SGleb Smirnoff bge_cksum_pad(struct mbuf *m) 4030d375e524SGleb Smirnoff { 4031d375e524SGleb Smirnoff int padlen = ETHER_MIN_NOPAD - m->m_pkthdr.len; 4032d375e524SGleb Smirnoff struct mbuf *last; 4033d375e524SGleb Smirnoff 4034d375e524SGleb Smirnoff /* If there's only the packet-header and we can pad there, use it. */ 4035d375e524SGleb Smirnoff if (m->m_pkthdr.len == m->m_len && M_WRITABLE(m) && 4036d375e524SGleb Smirnoff M_TRAILINGSPACE(m) >= padlen) { 4037d375e524SGleb Smirnoff last = m; 4038d375e524SGleb Smirnoff } else { 4039d375e524SGleb Smirnoff /* 4040d375e524SGleb Smirnoff * Walk packet chain to find last mbuf. We will either 4041d375e524SGleb Smirnoff * pad there, or append a new mbuf and pad it. 4042d375e524SGleb Smirnoff */ 4043d375e524SGleb Smirnoff for (last = m; last->m_next != NULL; last = last->m_next); 4044d375e524SGleb Smirnoff if (!(M_WRITABLE(last) && M_TRAILINGSPACE(last) >= padlen)) { 4045d375e524SGleb Smirnoff /* Allocate new empty mbuf, pad it. Compact later. */ 4046d375e524SGleb Smirnoff struct mbuf *n; 4047d375e524SGleb Smirnoff 4048d375e524SGleb Smirnoff MGET(n, M_DONTWAIT, MT_DATA); 4049d375e524SGleb Smirnoff if (n == NULL) 4050d375e524SGleb Smirnoff return (ENOBUFS); 4051d375e524SGleb Smirnoff n->m_len = 0; 4052d375e524SGleb Smirnoff last->m_next = n; 4053d375e524SGleb Smirnoff last = n; 4054d375e524SGleb Smirnoff } 4055d375e524SGleb Smirnoff } 4056d375e524SGleb Smirnoff 4057d375e524SGleb Smirnoff /* Now zero the pad area, to avoid the bge cksum-assist bug. */ 4058d375e524SGleb Smirnoff memset(mtod(last, caddr_t) + last->m_len, 0, padlen); 4059d375e524SGleb Smirnoff last->m_len += padlen; 4060d375e524SGleb Smirnoff m->m_pkthdr.len += padlen; 4061d375e524SGleb Smirnoff 4062d375e524SGleb Smirnoff return (0); 4063d375e524SGleb Smirnoff } 4064d375e524SGleb Smirnoff 4065ca3f1187SPyun YongHyeon static struct mbuf * 4066*d598b626SPyun YongHyeon bge_check_short_dma(struct mbuf *m) 4067*d598b626SPyun YongHyeon { 4068*d598b626SPyun YongHyeon struct mbuf *n; 4069*d598b626SPyun YongHyeon int found; 4070*d598b626SPyun YongHyeon 4071*d598b626SPyun YongHyeon /* 4072*d598b626SPyun YongHyeon * If device receive two back-to-back send BDs with less than 4073*d598b626SPyun YongHyeon * or equal to 8 total bytes then the device may hang. The two 4074*d598b626SPyun YongHyeon * back-to-back send BDs must in the same frame for this failure 4075*d598b626SPyun YongHyeon * to occur. Scan mbuf chains and see whether two back-to-back 4076*d598b626SPyun YongHyeon * send BDs are there. If this is the case, allocate new mbuf 4077*d598b626SPyun YongHyeon * and copy the frame to workaround the silicon bug. 4078*d598b626SPyun YongHyeon */ 4079*d598b626SPyun YongHyeon for (n = m, found = 0; n != NULL; n = n->m_next) { 4080*d598b626SPyun YongHyeon if (n->m_len < 8) { 4081*d598b626SPyun YongHyeon found++; 4082*d598b626SPyun YongHyeon if (found > 1) 4083*d598b626SPyun YongHyeon break; 4084*d598b626SPyun YongHyeon continue; 4085*d598b626SPyun YongHyeon } 4086*d598b626SPyun YongHyeon found = 0; 4087*d598b626SPyun YongHyeon } 4088*d598b626SPyun YongHyeon 4089*d598b626SPyun YongHyeon if (found > 1) { 4090*d598b626SPyun YongHyeon n = m_defrag(m, M_DONTWAIT); 4091*d598b626SPyun YongHyeon if (n == NULL) 4092*d598b626SPyun YongHyeon m_freem(m); 4093*d598b626SPyun YongHyeon } else 4094*d598b626SPyun YongHyeon n = m; 4095*d598b626SPyun YongHyeon return (n); 4096*d598b626SPyun YongHyeon } 4097*d598b626SPyun YongHyeon 4098*d598b626SPyun YongHyeon static struct mbuf * 4099ca3f1187SPyun YongHyeon bge_setup_tso(struct bge_softc *sc, struct mbuf *m, uint16_t *mss) 4100ca3f1187SPyun YongHyeon { 4101ca3f1187SPyun YongHyeon struct ip *ip; 4102ca3f1187SPyun YongHyeon struct tcphdr *tcp; 4103ca3f1187SPyun YongHyeon struct mbuf *n; 4104ca3f1187SPyun YongHyeon uint16_t hlen; 41055b355c4fSPyun YongHyeon uint32_t poff; 4106ca3f1187SPyun YongHyeon 4107ca3f1187SPyun YongHyeon if (M_WRITABLE(m) == 0) { 4108ca3f1187SPyun YongHyeon /* Get a writable copy. */ 4109ca3f1187SPyun YongHyeon n = m_dup(m, M_DONTWAIT); 4110ca3f1187SPyun YongHyeon m_freem(m); 4111ca3f1187SPyun YongHyeon if (n == NULL) 4112ca3f1187SPyun YongHyeon return (NULL); 4113ca3f1187SPyun YongHyeon m = n; 4114ca3f1187SPyun YongHyeon } 41155b355c4fSPyun YongHyeon m = m_pullup(m, sizeof(struct ether_header) + sizeof(struct ip)); 4116ca3f1187SPyun YongHyeon if (m == NULL) 4117ca3f1187SPyun YongHyeon return (NULL); 41185b355c4fSPyun YongHyeon ip = (struct ip *)(mtod(m, char *) + sizeof(struct ether_header)); 41195b355c4fSPyun YongHyeon poff = sizeof(struct ether_header) + (ip->ip_hl << 2); 4120ca3f1187SPyun YongHyeon m = m_pullup(m, poff + sizeof(struct tcphdr)); 4121ca3f1187SPyun YongHyeon if (m == NULL) 4122ca3f1187SPyun YongHyeon return (NULL); 4123ca3f1187SPyun YongHyeon tcp = (struct tcphdr *)(mtod(m, char *) + poff); 41245b355c4fSPyun YongHyeon m = m_pullup(m, poff + (tcp->th_off << 2)); 4125ca3f1187SPyun YongHyeon if (m == NULL) 4126ca3f1187SPyun YongHyeon return (NULL); 4127ca3f1187SPyun YongHyeon /* 4128ca3f1187SPyun YongHyeon * It seems controller doesn't modify IP length and TCP pseudo 4129ca3f1187SPyun YongHyeon * checksum. These checksum computed by upper stack should be 0. 4130ca3f1187SPyun YongHyeon */ 4131ca3f1187SPyun YongHyeon *mss = m->m_pkthdr.tso_segsz; 413296486faaSPyun YongHyeon ip = (struct ip *)(mtod(m, char *) + sizeof(struct ether_header)); 4133ca3f1187SPyun YongHyeon ip->ip_sum = 0; 4134ca3f1187SPyun YongHyeon ip->ip_len = htons(*mss + (ip->ip_hl << 2) + (tcp->th_off << 2)); 4135ca3f1187SPyun YongHyeon /* Clear pseudo checksum computed by TCP stack. */ 413696486faaSPyun YongHyeon tcp = (struct tcphdr *)(mtod(m, char *) + poff); 4137ca3f1187SPyun YongHyeon tcp->th_sum = 0; 4138ca3f1187SPyun YongHyeon /* 4139ca3f1187SPyun YongHyeon * Broadcom controllers uses different descriptor format for 4140ca3f1187SPyun YongHyeon * TSO depending on ASIC revision. Due to TSO-capable firmware 4141ca3f1187SPyun YongHyeon * license issue and lower performance of firmware based TSO 4142ca3f1187SPyun YongHyeon * we only support hardware based TSO which is applicable for 4143ca3f1187SPyun YongHyeon * BCM5755 or newer controllers. Hardware based TSO uses 11 4144ca3f1187SPyun YongHyeon * bits to store MSS and upper 5 bits are used to store IP/TCP 4145ca3f1187SPyun YongHyeon * header length(including IP/TCP options). The header length 4146ca3f1187SPyun YongHyeon * is expressed as 32 bits unit. 4147ca3f1187SPyun YongHyeon */ 4148ca3f1187SPyun YongHyeon hlen = ((ip->ip_hl << 2) + (tcp->th_off << 2)) >> 2; 4149ca3f1187SPyun YongHyeon *mss |= (hlen << 11); 4150ca3f1187SPyun YongHyeon return (m); 4151ca3f1187SPyun YongHyeon } 4152ca3f1187SPyun YongHyeon 4153d375e524SGleb Smirnoff /* 415495d67482SBill Paul * Encapsulate an mbuf chain in the tx ring by coupling the mbuf data 415595d67482SBill Paul * pointers to descriptors. 415695d67482SBill Paul */ 415795d67482SBill Paul static int 4158676ad2c9SGleb Smirnoff bge_encap(struct bge_softc *sc, struct mbuf **m_head, uint32_t *txidx) 415995d67482SBill Paul { 41607e27542aSGleb Smirnoff bus_dma_segment_t segs[BGE_NSEG_NEW]; 4161f41ac2beSBill Paul bus_dmamap_t map; 4162676ad2c9SGleb Smirnoff struct bge_tx_bd *d; 4163676ad2c9SGleb Smirnoff struct mbuf *m = *m_head; 41647e27542aSGleb Smirnoff uint32_t idx = *txidx; 4165ca3f1187SPyun YongHyeon uint16_t csum_flags, mss, vlan_tag; 41667e27542aSGleb Smirnoff int nsegs, i, error; 416795d67482SBill Paul 41686909dc43SGleb Smirnoff csum_flags = 0; 4169ca3f1187SPyun YongHyeon mss = 0; 4170ca3f1187SPyun YongHyeon vlan_tag = 0; 4171*d598b626SPyun YongHyeon if ((sc->bge_flags & BGE_FLAG_SHORT_DMA_BUG) != 0 && 4172*d598b626SPyun YongHyeon m->m_next != NULL) { 4173*d598b626SPyun YongHyeon *m_head = bge_check_short_dma(m); 4174*d598b626SPyun YongHyeon if (*m_head == NULL) 4175*d598b626SPyun YongHyeon return (ENOBUFS); 4176*d598b626SPyun YongHyeon m = *m_head; 4177*d598b626SPyun YongHyeon } 4178ca3f1187SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 4179ca3f1187SPyun YongHyeon *m_head = m = bge_setup_tso(sc, m, &mss); 4180ca3f1187SPyun YongHyeon if (*m_head == NULL) 4181ca3f1187SPyun YongHyeon return (ENOBUFS); 4182ca3f1187SPyun YongHyeon csum_flags |= BGE_TXBDFLAG_CPU_PRE_DMA | 4183ca3f1187SPyun YongHyeon BGE_TXBDFLAG_CPU_POST_DMA; 418435f945cdSPyun YongHyeon } else if ((m->m_pkthdr.csum_flags & sc->bge_csum_features) != 0) { 41856909dc43SGleb Smirnoff if (m->m_pkthdr.csum_flags & CSUM_IP) 41866909dc43SGleb Smirnoff csum_flags |= BGE_TXBDFLAG_IP_CSUM; 41876909dc43SGleb Smirnoff if (m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP)) { 41886909dc43SGleb Smirnoff csum_flags |= BGE_TXBDFLAG_TCP_UDP_CSUM; 41896909dc43SGleb Smirnoff if (m->m_pkthdr.len < ETHER_MIN_NOPAD && 41906909dc43SGleb Smirnoff (error = bge_cksum_pad(m)) != 0) { 41916909dc43SGleb Smirnoff m_freem(m); 41926909dc43SGleb Smirnoff *m_head = NULL; 41936909dc43SGleb Smirnoff return (error); 41946909dc43SGleb Smirnoff } 41956909dc43SGleb Smirnoff } 41966909dc43SGleb Smirnoff if (m->m_flags & M_LASTFRAG) 41976909dc43SGleb Smirnoff csum_flags |= BGE_TXBDFLAG_IP_FRAG_END; 41986909dc43SGleb Smirnoff else if (m->m_flags & M_FRAG) 41996909dc43SGleb Smirnoff csum_flags |= BGE_TXBDFLAG_IP_FRAG; 42006909dc43SGleb Smirnoff } 42016909dc43SGleb Smirnoff 4202d94f2b85SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) == 0 && 4203beaa2ae1SPyun YongHyeon sc->bge_forced_collapse > 0 && 4204beaa2ae1SPyun YongHyeon (sc->bge_flags & BGE_FLAG_PCIE) != 0 && m->m_next != NULL) { 4205d94f2b85SPyun YongHyeon /* 4206d94f2b85SPyun YongHyeon * Forcedly collapse mbuf chains to overcome hardware 4207d94f2b85SPyun YongHyeon * limitation which only support a single outstanding 4208d94f2b85SPyun YongHyeon * DMA read operation. 4209d94f2b85SPyun YongHyeon */ 4210beaa2ae1SPyun YongHyeon if (sc->bge_forced_collapse == 1) 4211d94f2b85SPyun YongHyeon m = m_defrag(m, M_DONTWAIT); 4212d94f2b85SPyun YongHyeon else 4213beaa2ae1SPyun YongHyeon m = m_collapse(m, M_DONTWAIT, sc->bge_forced_collapse); 4214261f04d6SPyun YongHyeon if (m == NULL) 4215261f04d6SPyun YongHyeon m = *m_head; 4216d94f2b85SPyun YongHyeon *m_head = m; 4217d94f2b85SPyun YongHyeon } 4218d94f2b85SPyun YongHyeon 42197e27542aSGleb Smirnoff map = sc->bge_cdata.bge_tx_dmamap[idx]; 42200ac56796SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_tx_mtag, map, m, segs, 4221676ad2c9SGleb Smirnoff &nsegs, BUS_DMA_NOWAIT); 42227e27542aSGleb Smirnoff if (error == EFBIG) { 42234eee14cbSMarius Strobl m = m_collapse(m, M_DONTWAIT, BGE_NSEG_NEW); 4224676ad2c9SGleb Smirnoff if (m == NULL) { 4225676ad2c9SGleb Smirnoff m_freem(*m_head); 4226676ad2c9SGleb Smirnoff *m_head = NULL; 42277e27542aSGleb Smirnoff return (ENOBUFS); 42287e27542aSGleb Smirnoff } 4229676ad2c9SGleb Smirnoff *m_head = m; 42300ac56796SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_tx_mtag, map, 42310ac56796SPyun YongHyeon m, segs, &nsegs, BUS_DMA_NOWAIT); 4232676ad2c9SGleb Smirnoff if (error) { 4233676ad2c9SGleb Smirnoff m_freem(m); 4234676ad2c9SGleb Smirnoff *m_head = NULL; 42357e27542aSGleb Smirnoff return (error); 42367e27542aSGleb Smirnoff } 4237676ad2c9SGleb Smirnoff } else if (error != 0) 4238676ad2c9SGleb Smirnoff return (error); 42397e27542aSGleb Smirnoff 4240167fdb62SPyun YongHyeon /* Check if we have enough free send BDs. */ 4241167fdb62SPyun YongHyeon if (sc->bge_txcnt + nsegs >= BGE_TX_RING_CNT) { 42420ac56796SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_tx_mtag, map); 424395d67482SBill Paul return (ENOBUFS); 42447e27542aSGleb Smirnoff } 42457e27542aSGleb Smirnoff 42460ac56796SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_tx_mtag, map, BUS_DMASYNC_PREWRITE); 4247e65bed95SPyun YongHyeon 4248ca3f1187SPyun YongHyeon #if __FreeBSD_version > 700022 4249ca3f1187SPyun YongHyeon if (m->m_flags & M_VLANTAG) { 4250ca3f1187SPyun YongHyeon csum_flags |= BGE_TXBDFLAG_VLAN_TAG; 4251ca3f1187SPyun YongHyeon vlan_tag = m->m_pkthdr.ether_vtag; 4252ca3f1187SPyun YongHyeon } 4253ca3f1187SPyun YongHyeon #else 4254ca3f1187SPyun YongHyeon { 4255ca3f1187SPyun YongHyeon struct m_tag *mtag; 4256ca3f1187SPyun YongHyeon 4257ca3f1187SPyun YongHyeon if ((mtag = VLAN_OUTPUT_TAG(sc->bge_ifp, m)) != NULL) { 4258ca3f1187SPyun YongHyeon csum_flags |= BGE_TXBDFLAG_VLAN_TAG; 4259ca3f1187SPyun YongHyeon vlan_tag = VLAN_TAG_VALUE(mtag); 4260ca3f1187SPyun YongHyeon } 4261ca3f1187SPyun YongHyeon } 4262ca3f1187SPyun YongHyeon #endif 42637e27542aSGleb Smirnoff for (i = 0; ; i++) { 42647e27542aSGleb Smirnoff d = &sc->bge_ldata.bge_tx_ring[idx]; 42657e27542aSGleb Smirnoff d->bge_addr.bge_addr_lo = BGE_ADDR_LO(segs[i].ds_addr); 42667e27542aSGleb Smirnoff d->bge_addr.bge_addr_hi = BGE_ADDR_HI(segs[i].ds_addr); 42677e27542aSGleb Smirnoff d->bge_len = segs[i].ds_len; 42687e27542aSGleb Smirnoff d->bge_flags = csum_flags; 4269ca3f1187SPyun YongHyeon d->bge_vlan_tag = vlan_tag; 4270ca3f1187SPyun YongHyeon d->bge_mss = mss; 42717e27542aSGleb Smirnoff if (i == nsegs - 1) 42727e27542aSGleb Smirnoff break; 42737e27542aSGleb Smirnoff BGE_INC(idx, BGE_TX_RING_CNT); 42747e27542aSGleb Smirnoff } 42757e27542aSGleb Smirnoff 42767e27542aSGleb Smirnoff /* Mark the last segment as end of packet... */ 42777e27542aSGleb Smirnoff d->bge_flags |= BGE_TXBDFLAG_END; 4278676ad2c9SGleb Smirnoff 4279f41ac2beSBill Paul /* 4280f41ac2beSBill Paul * Insure that the map for this transmission 4281f41ac2beSBill Paul * is placed at the array index of the last descriptor 4282f41ac2beSBill Paul * in this chain. 4283f41ac2beSBill Paul */ 42847e27542aSGleb Smirnoff sc->bge_cdata.bge_tx_dmamap[*txidx] = sc->bge_cdata.bge_tx_dmamap[idx]; 42857e27542aSGleb Smirnoff sc->bge_cdata.bge_tx_dmamap[idx] = map; 4286676ad2c9SGleb Smirnoff sc->bge_cdata.bge_tx_chain[idx] = m; 42877e27542aSGleb Smirnoff sc->bge_txcnt += nsegs; 428895d67482SBill Paul 42897e27542aSGleb Smirnoff BGE_INC(idx, BGE_TX_RING_CNT); 42907e27542aSGleb Smirnoff *txidx = idx; 429195d67482SBill Paul 429295d67482SBill Paul return (0); 429395d67482SBill Paul } 429495d67482SBill Paul 429595d67482SBill Paul /* 429695d67482SBill Paul * Main transmit routine. To avoid having to do mbuf copies, we put pointers 429795d67482SBill Paul * to the mbuf data regions directly in the transmit descriptors. 429895d67482SBill Paul */ 429995d67482SBill Paul static void 43003f74909aSGleb Smirnoff bge_start_locked(struct ifnet *ifp) 430195d67482SBill Paul { 430295d67482SBill Paul struct bge_softc *sc; 4303167fdb62SPyun YongHyeon struct mbuf *m_head; 430414bbd30fSGleb Smirnoff uint32_t prodidx; 4305167fdb62SPyun YongHyeon int count; 430695d67482SBill Paul 430795d67482SBill Paul sc = ifp->if_softc; 4308167fdb62SPyun YongHyeon BGE_LOCK_ASSERT(sc); 430995d67482SBill Paul 4310167fdb62SPyun YongHyeon if (!sc->bge_link || 4311167fdb62SPyun YongHyeon (ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 4312167fdb62SPyun YongHyeon IFF_DRV_RUNNING) 431395d67482SBill Paul return; 431495d67482SBill Paul 431514bbd30fSGleb Smirnoff prodidx = sc->bge_tx_prodidx; 431695d67482SBill Paul 4317167fdb62SPyun YongHyeon for (count = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd);) { 4318167fdb62SPyun YongHyeon if (sc->bge_txcnt > BGE_TX_RING_CNT - 16) { 4319167fdb62SPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_OACTIVE; 4320167fdb62SPyun YongHyeon break; 4321167fdb62SPyun YongHyeon } 43224d665c4dSDag-Erling Smørgrav IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 432395d67482SBill Paul if (m_head == NULL) 432495d67482SBill Paul break; 432595d67482SBill Paul 432695d67482SBill Paul /* 432795d67482SBill Paul * XXX 4328b874fdd4SYaroslav Tykhiy * The code inside the if() block is never reached since we 4329b874fdd4SYaroslav Tykhiy * must mark CSUM_IP_FRAGS in our if_hwassist to start getting 4330b874fdd4SYaroslav Tykhiy * requests to checksum TCP/UDP in a fragmented packet. 4331b874fdd4SYaroslav Tykhiy * 4332b874fdd4SYaroslav Tykhiy * XXX 433395d67482SBill Paul * safety overkill. If this is a fragmented packet chain 433495d67482SBill Paul * with delayed TCP/UDP checksums, then only encapsulate 433595d67482SBill Paul * it if we have enough descriptors to handle the entire 433695d67482SBill Paul * chain at once. 433795d67482SBill Paul * (paranoia -- may not actually be needed) 433895d67482SBill Paul */ 433995d67482SBill Paul if (m_head->m_flags & M_FIRSTFRAG && 434095d67482SBill Paul m_head->m_pkthdr.csum_flags & (CSUM_DELAY_DATA)) { 434195d67482SBill Paul if ((BGE_TX_RING_CNT - sc->bge_txcnt) < 434295d67482SBill Paul m_head->m_pkthdr.csum_data + 16) { 43434d665c4dSDag-Erling Smørgrav IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 434413f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 434595d67482SBill Paul break; 434695d67482SBill Paul } 434795d67482SBill Paul } 434895d67482SBill Paul 434995d67482SBill Paul /* 435095d67482SBill Paul * Pack the data into the transmit ring. If we 435195d67482SBill Paul * don't have room, set the OACTIVE flag and wait 435295d67482SBill Paul * for the NIC to drain the ring. 435395d67482SBill Paul */ 4354676ad2c9SGleb Smirnoff if (bge_encap(sc, &m_head, &prodidx)) { 4355676ad2c9SGleb Smirnoff if (m_head == NULL) 4356676ad2c9SGleb Smirnoff break; 43574d665c4dSDag-Erling Smørgrav IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 435813f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 435995d67482SBill Paul break; 436095d67482SBill Paul } 4361303a718cSDag-Erling Smørgrav ++count; 436295d67482SBill Paul 436395d67482SBill Paul /* 436495d67482SBill Paul * If there's a BPF listener, bounce a copy of this frame 436595d67482SBill Paul * to him. 436695d67482SBill Paul */ 43674e35d186SJung-uk Kim #ifdef ETHER_BPF_MTAP 436845ee6ab3SJung-uk Kim ETHER_BPF_MTAP(ifp, m_head); 43694e35d186SJung-uk Kim #else 43704e35d186SJung-uk Kim BPF_MTAP(ifp, m_head); 43714e35d186SJung-uk Kim #endif 437295d67482SBill Paul } 437395d67482SBill Paul 4374167fdb62SPyun YongHyeon if (count > 0) { 4375aa94f333SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_tx_ring_tag, 43765c1da2faSPyun YongHyeon sc->bge_cdata.bge_tx_ring_map, BUS_DMASYNC_PREWRITE); 43773f74909aSGleb Smirnoff /* Transmit. */ 437838cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx); 43793927098fSPaul Saab /* 5700 b2 errata */ 4380e0ced696SPaul Saab if (sc->bge_chiprev == BGE_CHIPREV_5700_BX) 438138cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx); 438295d67482SBill Paul 438314bbd30fSGleb Smirnoff sc->bge_tx_prodidx = prodidx; 438414bbd30fSGleb Smirnoff 438595d67482SBill Paul /* 438695d67482SBill Paul * Set a timeout in case the chip goes out to lunch. 438795d67482SBill Paul */ 4388b74e67fbSGleb Smirnoff sc->bge_timer = 5; 438995d67482SBill Paul } 4390167fdb62SPyun YongHyeon } 439195d67482SBill Paul 43920f9bd73bSSam Leffler /* 43930f9bd73bSSam Leffler * Main transmit routine. To avoid having to do mbuf copies, we put pointers 43940f9bd73bSSam Leffler * to the mbuf data regions directly in the transmit descriptors. 43950f9bd73bSSam Leffler */ 439695d67482SBill Paul static void 43973f74909aSGleb Smirnoff bge_start(struct ifnet *ifp) 439895d67482SBill Paul { 43990f9bd73bSSam Leffler struct bge_softc *sc; 44000f9bd73bSSam Leffler 44010f9bd73bSSam Leffler sc = ifp->if_softc; 44020f9bd73bSSam Leffler BGE_LOCK(sc); 44030f9bd73bSSam Leffler bge_start_locked(ifp); 44040f9bd73bSSam Leffler BGE_UNLOCK(sc); 44050f9bd73bSSam Leffler } 44060f9bd73bSSam Leffler 44070f9bd73bSSam Leffler static void 44083f74909aSGleb Smirnoff bge_init_locked(struct bge_softc *sc) 44090f9bd73bSSam Leffler { 441095d67482SBill Paul struct ifnet *ifp; 44113f74909aSGleb Smirnoff uint16_t *m; 441295d67482SBill Paul 44130f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 441495d67482SBill Paul 4415fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 441695d67482SBill Paul 441713f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) 441895d67482SBill Paul return; 441995d67482SBill Paul 442095d67482SBill Paul /* Cancel pending I/O and flush buffers. */ 442195d67482SBill Paul bge_stop(sc); 44228cb1383cSDoug Ambrisko 44238cb1383cSDoug Ambrisko bge_stop_fw(sc); 44248cb1383cSDoug Ambrisko bge_sig_pre_reset(sc, BGE_RESET_START); 442595d67482SBill Paul bge_reset(sc); 44268cb1383cSDoug Ambrisko bge_sig_legacy(sc, BGE_RESET_START); 44278cb1383cSDoug Ambrisko bge_sig_post_reset(sc, BGE_RESET_START); 44288cb1383cSDoug Ambrisko 442995d67482SBill Paul bge_chipinit(sc); 443095d67482SBill Paul 443195d67482SBill Paul /* 443295d67482SBill Paul * Init the various state machines, ring 443395d67482SBill Paul * control blocks and firmware. 443495d67482SBill Paul */ 443595d67482SBill Paul if (bge_blockinit(sc)) { 4436fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "initialization failure\n"); 443795d67482SBill Paul return; 443895d67482SBill Paul } 443995d67482SBill Paul 4440fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 444195d67482SBill Paul 444295d67482SBill Paul /* Specify MTU. */ 444395d67482SBill Paul CSR_WRITE_4(sc, BGE_RX_MTU, ifp->if_mtu + 4444cb2eacc7SYaroslav Tykhiy ETHER_HDR_LEN + ETHER_CRC_LEN + 4445cb2eacc7SYaroslav Tykhiy (ifp->if_capenable & IFCAP_VLAN_MTU ? ETHER_VLAN_ENCAP_LEN : 0)); 444695d67482SBill Paul 444795d67482SBill Paul /* Load our MAC address. */ 44483f74909aSGleb Smirnoff m = (uint16_t *)IF_LLADDR(sc->bge_ifp); 444995d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_ADDR1_LO, htons(m[0])); 445095d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_ADDR1_HI, (htons(m[1]) << 16) | htons(m[2])); 445195d67482SBill Paul 44523e9b1bcaSJung-uk Kim /* Program promiscuous mode. */ 44533e9b1bcaSJung-uk Kim bge_setpromisc(sc); 445495d67482SBill Paul 445595d67482SBill Paul /* Program multicast filter. */ 445695d67482SBill Paul bge_setmulti(sc); 445795d67482SBill Paul 4458cb2eacc7SYaroslav Tykhiy /* Program VLAN tag stripping. */ 4459cb2eacc7SYaroslav Tykhiy bge_setvlan(sc); 4460cb2eacc7SYaroslav Tykhiy 446135f945cdSPyun YongHyeon /* Override UDP checksum offloading. */ 446235f945cdSPyun YongHyeon if (sc->bge_forced_udpcsum == 0) 446335f945cdSPyun YongHyeon sc->bge_csum_features &= ~CSUM_UDP; 446435f945cdSPyun YongHyeon else 446535f945cdSPyun YongHyeon sc->bge_csum_features |= CSUM_UDP; 446635f945cdSPyun YongHyeon if (ifp->if_capabilities & IFCAP_TXCSUM && 446735f945cdSPyun YongHyeon ifp->if_capenable & IFCAP_TXCSUM) { 446835f945cdSPyun YongHyeon ifp->if_hwassist &= ~(BGE_CSUM_FEATURES | CSUM_UDP); 446935f945cdSPyun YongHyeon ifp->if_hwassist |= sc->bge_csum_features; 447035f945cdSPyun YongHyeon } 447135f945cdSPyun YongHyeon 447295d67482SBill Paul /* Init RX ring. */ 44733ee5d7daSPyun YongHyeon if (bge_init_rx_ring_std(sc) != 0) { 44743ee5d7daSPyun YongHyeon device_printf(sc->bge_dev, "no memory for std Rx buffers.\n"); 44753ee5d7daSPyun YongHyeon bge_stop(sc); 44763ee5d7daSPyun YongHyeon return; 44773ee5d7daSPyun YongHyeon } 447895d67482SBill Paul 44790434d1b8SBill Paul /* 44800434d1b8SBill Paul * Workaround for a bug in 5705 ASIC rev A0. Poll the NIC's 44810434d1b8SBill Paul * memory to insure that the chip has in fact read the first 44820434d1b8SBill Paul * entry of the ring. 44830434d1b8SBill Paul */ 44840434d1b8SBill Paul if (sc->bge_chipid == BGE_CHIPID_BCM5705_A0) { 44853f74909aSGleb Smirnoff uint32_t v, i; 44860434d1b8SBill Paul for (i = 0; i < 10; i++) { 44870434d1b8SBill Paul DELAY(20); 44880434d1b8SBill Paul v = bge_readmem_ind(sc, BGE_STD_RX_RINGS + 8); 44890434d1b8SBill Paul if (v == (MCLBYTES - ETHER_ALIGN)) 44900434d1b8SBill Paul break; 44910434d1b8SBill Paul } 44920434d1b8SBill Paul if (i == 10) 4493fe806fdaSPyun YongHyeon device_printf (sc->bge_dev, 4494fe806fdaSPyun YongHyeon "5705 A0 chip failed to load RX ring\n"); 44950434d1b8SBill Paul } 44960434d1b8SBill Paul 449795d67482SBill Paul /* Init jumbo RX ring. */ 4498c215fd77SPyun YongHyeon if (ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN + ETHER_VLAN_ENCAP_LEN > 4499c215fd77SPyun YongHyeon (MCLBYTES - ETHER_ALIGN)) { 45003ee5d7daSPyun YongHyeon if (bge_init_rx_ring_jumbo(sc) != 0) { 4501333704a3SPyun YongHyeon device_printf(sc->bge_dev, 4502b65256d7SPyun YongHyeon "no memory for jumbo Rx buffers.\n"); 45033ee5d7daSPyun YongHyeon bge_stop(sc); 45043ee5d7daSPyun YongHyeon return; 45053ee5d7daSPyun YongHyeon } 45063ee5d7daSPyun YongHyeon } 450795d67482SBill Paul 45083f74909aSGleb Smirnoff /* Init our RX return ring index. */ 450995d67482SBill Paul sc->bge_rx_saved_considx = 0; 451095d67482SBill Paul 45117e6e2507SJung-uk Kim /* Init our RX/TX stat counters. */ 45127e6e2507SJung-uk Kim sc->bge_rx_discards = sc->bge_tx_discards = sc->bge_tx_collisions = 0; 45137e6e2507SJung-uk Kim 451495d67482SBill Paul /* Init TX ring. */ 451595d67482SBill Paul bge_init_tx_ring(sc); 451695d67482SBill Paul 45173f74909aSGleb Smirnoff /* Turn on transmitter. */ 451895d67482SBill Paul BGE_SETBIT(sc, BGE_TX_MODE, BGE_TXMODE_ENABLE); 451995d67482SBill Paul 45203f74909aSGleb Smirnoff /* Turn on receiver. */ 452195d67482SBill Paul BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE); 452295d67482SBill Paul 4523dedcdf57SPyun YongHyeon /* 4524dedcdf57SPyun YongHyeon * Set the number of good frames to receive after RX MBUF 4525dedcdf57SPyun YongHyeon * Low Watermark has been reached. After the RX MAC receives 4526dedcdf57SPyun YongHyeon * this number of frames, it will drop subsequent incoming 4527dedcdf57SPyun YongHyeon * frames until the MBUF High Watermark is reached. 4528dedcdf57SPyun YongHyeon */ 4529dedcdf57SPyun YongHyeon CSR_WRITE_4(sc, BGE_MAX_RX_FRAME_LOWAT, 2); 4530dedcdf57SPyun YongHyeon 45312280c16bSPyun YongHyeon /* Clear MAC statistics. */ 45322280c16bSPyun YongHyeon if (BGE_IS_5705_PLUS(sc)) 45332280c16bSPyun YongHyeon bge_stats_clear_regs(sc); 45342280c16bSPyun YongHyeon 453595d67482SBill Paul /* Tell firmware we're alive. */ 453695d67482SBill Paul BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 453795d67482SBill Paul 453875719184SGleb Smirnoff #ifdef DEVICE_POLLING 453975719184SGleb Smirnoff /* Disable interrupts if we are polling. */ 454075719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 454175719184SGleb Smirnoff BGE_SETBIT(sc, BGE_PCI_MISC_CTL, 454275719184SGleb Smirnoff BGE_PCIMISCCTL_MASK_PCI_INTR); 454338cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_IRQ0_LO, 1); 454475719184SGleb Smirnoff } else 454575719184SGleb Smirnoff #endif 454675719184SGleb Smirnoff 454795d67482SBill Paul /* Enable host interrupts. */ 454875719184SGleb Smirnoff { 454995d67482SBill Paul BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_CLEAR_INTA); 455095d67482SBill Paul BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR); 455138cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_IRQ0_LO, 0); 455275719184SGleb Smirnoff } 455395d67482SBill Paul 455467d5e043SOleg Bulyzhin bge_ifmedia_upd_locked(ifp); 455595d67482SBill Paul 455613f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 455713f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 455895d67482SBill Paul 45590f9bd73bSSam Leffler callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc); 45600f9bd73bSSam Leffler } 45610f9bd73bSSam Leffler 45620f9bd73bSSam Leffler static void 45633f74909aSGleb Smirnoff bge_init(void *xsc) 45640f9bd73bSSam Leffler { 45650f9bd73bSSam Leffler struct bge_softc *sc = xsc; 45660f9bd73bSSam Leffler 45670f9bd73bSSam Leffler BGE_LOCK(sc); 45680f9bd73bSSam Leffler bge_init_locked(sc); 45690f9bd73bSSam Leffler BGE_UNLOCK(sc); 457095d67482SBill Paul } 457195d67482SBill Paul 457295d67482SBill Paul /* 457395d67482SBill Paul * Set media options. 457495d67482SBill Paul */ 457595d67482SBill Paul static int 45763f74909aSGleb Smirnoff bge_ifmedia_upd(struct ifnet *ifp) 457795d67482SBill Paul { 457867d5e043SOleg Bulyzhin struct bge_softc *sc = ifp->if_softc; 457967d5e043SOleg Bulyzhin int res; 458067d5e043SOleg Bulyzhin 458167d5e043SOleg Bulyzhin BGE_LOCK(sc); 458267d5e043SOleg Bulyzhin res = bge_ifmedia_upd_locked(ifp); 458367d5e043SOleg Bulyzhin BGE_UNLOCK(sc); 458467d5e043SOleg Bulyzhin 458567d5e043SOleg Bulyzhin return (res); 458667d5e043SOleg Bulyzhin } 458767d5e043SOleg Bulyzhin 458867d5e043SOleg Bulyzhin static int 458967d5e043SOleg Bulyzhin bge_ifmedia_upd_locked(struct ifnet *ifp) 459067d5e043SOleg Bulyzhin { 459167d5e043SOleg Bulyzhin struct bge_softc *sc = ifp->if_softc; 459295d67482SBill Paul struct mii_data *mii; 45934f09c4c7SMarius Strobl struct mii_softc *miisc; 459495d67482SBill Paul struct ifmedia *ifm; 459595d67482SBill Paul 459667d5e043SOleg Bulyzhin BGE_LOCK_ASSERT(sc); 459767d5e043SOleg Bulyzhin 459895d67482SBill Paul ifm = &sc->bge_ifmedia; 459995d67482SBill Paul 460095d67482SBill Paul /* If this is a 1000baseX NIC, enable the TBI port. */ 4601652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 460295d67482SBill Paul if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER) 460395d67482SBill Paul return (EINVAL); 460495d67482SBill Paul switch(IFM_SUBTYPE(ifm->ifm_media)) { 460595d67482SBill Paul case IFM_AUTO: 4606ff50922bSDoug White /* 4607ff50922bSDoug White * The BCM5704 ASIC appears to have a special 4608ff50922bSDoug White * mechanism for programming the autoneg 4609ff50922bSDoug White * advertisement registers in TBI mode. 4610ff50922bSDoug White */ 46110f89fde2SJung-uk Kim if (sc->bge_asicrev == BGE_ASICREV_BCM5704) { 4612ff50922bSDoug White uint32_t sgdig; 46130f89fde2SJung-uk Kim sgdig = CSR_READ_4(sc, BGE_SGDIG_STS); 46140f89fde2SJung-uk Kim if (sgdig & BGE_SGDIGSTS_DONE) { 4615ff50922bSDoug White CSR_WRITE_4(sc, BGE_TX_TBI_AUTONEG, 0); 4616ff50922bSDoug White sgdig = CSR_READ_4(sc, BGE_SGDIG_CFG); 4617ff50922bSDoug White sgdig |= BGE_SGDIGCFG_AUTO | 4618ff50922bSDoug White BGE_SGDIGCFG_PAUSE_CAP | 4619ff50922bSDoug White BGE_SGDIGCFG_ASYM_PAUSE; 4620ff50922bSDoug White CSR_WRITE_4(sc, BGE_SGDIG_CFG, 4621ff50922bSDoug White sgdig | BGE_SGDIGCFG_SEND); 4622ff50922bSDoug White DELAY(5); 4623ff50922bSDoug White CSR_WRITE_4(sc, BGE_SGDIG_CFG, sgdig); 4624ff50922bSDoug White } 46250f89fde2SJung-uk Kim } 462695d67482SBill Paul break; 462795d67482SBill Paul case IFM_1000_SX: 462895d67482SBill Paul if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) { 462995d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, 463095d67482SBill Paul BGE_MACMODE_HALF_DUPLEX); 463195d67482SBill Paul } else { 463295d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, 463395d67482SBill Paul BGE_MACMODE_HALF_DUPLEX); 463495d67482SBill Paul } 463595d67482SBill Paul break; 463695d67482SBill Paul default: 463795d67482SBill Paul return (EINVAL); 463895d67482SBill Paul } 463995d67482SBill Paul return (0); 464095d67482SBill Paul } 464195d67482SBill Paul 46421493e883SOleg Bulyzhin sc->bge_link_evt++; 464395d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 46444f09c4c7SMarius Strobl if (mii->mii_instance) 46454f09c4c7SMarius Strobl LIST_FOREACH(miisc, &mii->mii_phys, mii_list) 464695d67482SBill Paul mii_phy_reset(miisc); 464795d67482SBill Paul mii_mediachg(mii); 464895d67482SBill Paul 4649902827f6SBjoern A. Zeeb /* 4650902827f6SBjoern A. Zeeb * Force an interrupt so that we will call bge_link_upd 4651902827f6SBjoern A. Zeeb * if needed and clear any pending link state attention. 4652902827f6SBjoern A. Zeeb * Without this we are not getting any further interrupts 4653902827f6SBjoern A. Zeeb * for link state changes and thus will not UP the link and 4654902827f6SBjoern A. Zeeb * not be able to send in bge_start_locked. The only 4655902827f6SBjoern A. Zeeb * way to get things working was to receive a packet and 4656902827f6SBjoern A. Zeeb * get an RX intr. 4657902827f6SBjoern A. Zeeb * bge_tick should help for fiber cards and we might not 4658902827f6SBjoern A. Zeeb * need to do this here if BGE_FLAG_TBI is set but as 4659902827f6SBjoern A. Zeeb * we poll for fiber anyway it should not harm. 4660902827f6SBjoern A. Zeeb */ 46614f0794ffSBjoern A. Zeeb if (sc->bge_asicrev == BGE_ASICREV_BCM5700 || 46624f0794ffSBjoern A. Zeeb sc->bge_flags & BGE_FLAG_5788) 4663902827f6SBjoern A. Zeeb BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_SET); 46644f0794ffSBjoern A. Zeeb else 466563ccfe30SBjoern A. Zeeb BGE_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW); 4666902827f6SBjoern A. Zeeb 466795d67482SBill Paul return (0); 466895d67482SBill Paul } 466995d67482SBill Paul 467095d67482SBill Paul /* 467195d67482SBill Paul * Report current media status. 467295d67482SBill Paul */ 467395d67482SBill Paul static void 46743f74909aSGleb Smirnoff bge_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 467595d67482SBill Paul { 467667d5e043SOleg Bulyzhin struct bge_softc *sc = ifp->if_softc; 467795d67482SBill Paul struct mii_data *mii; 467895d67482SBill Paul 467967d5e043SOleg Bulyzhin BGE_LOCK(sc); 468095d67482SBill Paul 4681652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 468295d67482SBill Paul ifmr->ifm_status = IFM_AVALID; 468395d67482SBill Paul ifmr->ifm_active = IFM_ETHER; 468495d67482SBill Paul if (CSR_READ_4(sc, BGE_MAC_STS) & 468595d67482SBill Paul BGE_MACSTAT_TBI_PCS_SYNCHED) 468695d67482SBill Paul ifmr->ifm_status |= IFM_ACTIVE; 46874c0da0ffSGleb Smirnoff else { 46884c0da0ffSGleb Smirnoff ifmr->ifm_active |= IFM_NONE; 468967d5e043SOleg Bulyzhin BGE_UNLOCK(sc); 46904c0da0ffSGleb Smirnoff return; 46914c0da0ffSGleb Smirnoff } 469295d67482SBill Paul ifmr->ifm_active |= IFM_1000_SX; 469395d67482SBill Paul if (CSR_READ_4(sc, BGE_MAC_MODE) & BGE_MACMODE_HALF_DUPLEX) 469495d67482SBill Paul ifmr->ifm_active |= IFM_HDX; 469595d67482SBill Paul else 469695d67482SBill Paul ifmr->ifm_active |= IFM_FDX; 469767d5e043SOleg Bulyzhin BGE_UNLOCK(sc); 469895d67482SBill Paul return; 469995d67482SBill Paul } 470095d67482SBill Paul 470195d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 470295d67482SBill Paul mii_pollstat(mii); 470395d67482SBill Paul ifmr->ifm_active = mii->mii_media_active; 470495d67482SBill Paul ifmr->ifm_status = mii->mii_media_status; 470567d5e043SOleg Bulyzhin 470667d5e043SOleg Bulyzhin BGE_UNLOCK(sc); 470795d67482SBill Paul } 470895d67482SBill Paul 470995d67482SBill Paul static int 47103f74909aSGleb Smirnoff bge_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 471195d67482SBill Paul { 471295d67482SBill Paul struct bge_softc *sc = ifp->if_softc; 471395d67482SBill Paul struct ifreq *ifr = (struct ifreq *) data; 471495d67482SBill Paul struct mii_data *mii; 4715f9004b6dSJung-uk Kim int flags, mask, error = 0; 471695d67482SBill Paul 471795d67482SBill Paul switch (command) { 471895d67482SBill Paul case SIOCSIFMTU: 47193a429c8fSPyun YongHyeon BGE_LOCK(sc); 47204c0da0ffSGleb Smirnoff if (ifr->ifr_mtu < ETHERMIN || 47214c0da0ffSGleb Smirnoff ((BGE_IS_JUMBO_CAPABLE(sc)) && 47224c0da0ffSGleb Smirnoff ifr->ifr_mtu > BGE_JUMBO_MTU) || 47234c0da0ffSGleb Smirnoff ((!BGE_IS_JUMBO_CAPABLE(sc)) && 47244c0da0ffSGleb Smirnoff ifr->ifr_mtu > ETHERMTU)) 472595d67482SBill Paul error = EINVAL; 47264c0da0ffSGleb Smirnoff else if (ifp->if_mtu != ifr->ifr_mtu) { 472795d67482SBill Paul ifp->if_mtu = ifr->ifr_mtu; 47283a429c8fSPyun YongHyeon if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 472913f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 47303a429c8fSPyun YongHyeon bge_init_locked(sc); 473195d67482SBill Paul } 47323a429c8fSPyun YongHyeon } 47333a429c8fSPyun YongHyeon BGE_UNLOCK(sc); 473495d67482SBill Paul break; 473595d67482SBill Paul case SIOCSIFFLAGS: 47360f9bd73bSSam Leffler BGE_LOCK(sc); 473795d67482SBill Paul if (ifp->if_flags & IFF_UP) { 473895d67482SBill Paul /* 473995d67482SBill Paul * If only the state of the PROMISC flag changed, 474095d67482SBill Paul * then just use the 'set promisc mode' command 474195d67482SBill Paul * instead of reinitializing the entire NIC. Doing 474295d67482SBill Paul * a full re-init means reloading the firmware and 474395d67482SBill Paul * waiting for it to start up, which may take a 4744d183af7fSRuslan Ermilov * second or two. Similarly for ALLMULTI. 474595d67482SBill Paul */ 4746f9004b6dSJung-uk Kim if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 4747f9004b6dSJung-uk Kim flags = ifp->if_flags ^ sc->bge_if_flags; 47483e9b1bcaSJung-uk Kim if (flags & IFF_PROMISC) 47493e9b1bcaSJung-uk Kim bge_setpromisc(sc); 4750f9004b6dSJung-uk Kim if (flags & IFF_ALLMULTI) 4751d183af7fSRuslan Ermilov bge_setmulti(sc); 475295d67482SBill Paul } else 47530f9bd73bSSam Leffler bge_init_locked(sc); 475495d67482SBill Paul } else { 475513f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 475695d67482SBill Paul bge_stop(sc); 475795d67482SBill Paul } 475895d67482SBill Paul } 475995d67482SBill Paul sc->bge_if_flags = ifp->if_flags; 47600f9bd73bSSam Leffler BGE_UNLOCK(sc); 476195d67482SBill Paul error = 0; 476295d67482SBill Paul break; 476395d67482SBill Paul case SIOCADDMULTI: 476495d67482SBill Paul case SIOCDELMULTI: 476513f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 47660f9bd73bSSam Leffler BGE_LOCK(sc); 476795d67482SBill Paul bge_setmulti(sc); 47680f9bd73bSSam Leffler BGE_UNLOCK(sc); 476995d67482SBill Paul error = 0; 477095d67482SBill Paul } 477195d67482SBill Paul break; 477295d67482SBill Paul case SIOCSIFMEDIA: 477395d67482SBill Paul case SIOCGIFMEDIA: 4774652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 477595d67482SBill Paul error = ifmedia_ioctl(ifp, ifr, 477695d67482SBill Paul &sc->bge_ifmedia, command); 477795d67482SBill Paul } else { 477895d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 477995d67482SBill Paul error = ifmedia_ioctl(ifp, ifr, 478095d67482SBill Paul &mii->mii_media, command); 478195d67482SBill Paul } 478295d67482SBill Paul break; 478395d67482SBill Paul case SIOCSIFCAP: 478495d67482SBill Paul mask = ifr->ifr_reqcap ^ ifp->if_capenable; 478575719184SGleb Smirnoff #ifdef DEVICE_POLLING 478675719184SGleb Smirnoff if (mask & IFCAP_POLLING) { 478775719184SGleb Smirnoff if (ifr->ifr_reqcap & IFCAP_POLLING) { 478875719184SGleb Smirnoff error = ether_poll_register(bge_poll, ifp); 478975719184SGleb Smirnoff if (error) 479075719184SGleb Smirnoff return (error); 479175719184SGleb Smirnoff BGE_LOCK(sc); 479275719184SGleb Smirnoff BGE_SETBIT(sc, BGE_PCI_MISC_CTL, 479375719184SGleb Smirnoff BGE_PCIMISCCTL_MASK_PCI_INTR); 479438cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_IRQ0_LO, 1); 479575719184SGleb Smirnoff ifp->if_capenable |= IFCAP_POLLING; 479675719184SGleb Smirnoff BGE_UNLOCK(sc); 479775719184SGleb Smirnoff } else { 479875719184SGleb Smirnoff error = ether_poll_deregister(ifp); 479975719184SGleb Smirnoff /* Enable interrupt even in error case */ 480075719184SGleb Smirnoff BGE_LOCK(sc); 480175719184SGleb Smirnoff BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, 480275719184SGleb Smirnoff BGE_PCIMISCCTL_MASK_PCI_INTR); 480338cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_IRQ0_LO, 0); 480475719184SGleb Smirnoff ifp->if_capenable &= ~IFCAP_POLLING; 480575719184SGleb Smirnoff BGE_UNLOCK(sc); 480675719184SGleb Smirnoff } 480775719184SGleb Smirnoff } 480875719184SGleb Smirnoff #endif 4809d8b57f98SPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 4810d8b57f98SPyun YongHyeon (ifp->if_capabilities & IFCAP_TXCSUM) != 0) { 4811d8b57f98SPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 4812d8b57f98SPyun YongHyeon if ((ifp->if_capenable & IFCAP_TXCSUM) != 0) 481335f945cdSPyun YongHyeon ifp->if_hwassist |= sc->bge_csum_features; 481495d67482SBill Paul else 481535f945cdSPyun YongHyeon ifp->if_hwassist &= ~sc->bge_csum_features; 481695d67482SBill Paul } 4817cb2eacc7SYaroslav Tykhiy 4818d8b57f98SPyun YongHyeon if ((mask & IFCAP_RXCSUM) != 0 && 4819d8b57f98SPyun YongHyeon (ifp->if_capabilities & IFCAP_RXCSUM) != 0) 4820d8b57f98SPyun YongHyeon ifp->if_capenable ^= IFCAP_RXCSUM; 4821d8b57f98SPyun YongHyeon 4822ca3f1187SPyun YongHyeon if ((mask & IFCAP_TSO4) != 0 && 4823ca3f1187SPyun YongHyeon (ifp->if_capabilities & IFCAP_TSO4) != 0) { 4824ca3f1187SPyun YongHyeon ifp->if_capenable ^= IFCAP_TSO4; 4825ca3f1187SPyun YongHyeon if ((ifp->if_capenable & IFCAP_TSO4) != 0) 4826ca3f1187SPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 4827ca3f1187SPyun YongHyeon else 4828ca3f1187SPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 4829ca3f1187SPyun YongHyeon } 4830ca3f1187SPyun YongHyeon 4831cb2eacc7SYaroslav Tykhiy if (mask & IFCAP_VLAN_MTU) { 4832cb2eacc7SYaroslav Tykhiy ifp->if_capenable ^= IFCAP_VLAN_MTU; 4833cb2eacc7SYaroslav Tykhiy ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 4834cb2eacc7SYaroslav Tykhiy bge_init(sc); 4835cb2eacc7SYaroslav Tykhiy } 4836cb2eacc7SYaroslav Tykhiy 483704bde852SPyun YongHyeon if ((mask & IFCAP_VLAN_HWTSO) != 0 && 483804bde852SPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0) 483904bde852SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTSO; 484004bde852SPyun YongHyeon if ((mask & IFCAP_VLAN_HWTAGGING) != 0 && 484104bde852SPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) { 4842cb2eacc7SYaroslav Tykhiy ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 484304bde852SPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0) 484404bde852SPyun YongHyeon ifp->if_capenable &= ~IFCAP_VLAN_HWTSO; 4845cb2eacc7SYaroslav Tykhiy BGE_LOCK(sc); 4846cb2eacc7SYaroslav Tykhiy bge_setvlan(sc); 4847cb2eacc7SYaroslav Tykhiy BGE_UNLOCK(sc); 484804bde852SPyun YongHyeon } 4849cb2eacc7SYaroslav Tykhiy #ifdef VLAN_CAPABILITIES 4850cb2eacc7SYaroslav Tykhiy VLAN_CAPABILITIES(ifp); 4851cb2eacc7SYaroslav Tykhiy #endif 485295d67482SBill Paul break; 485395d67482SBill Paul default: 4854673d9191SSam Leffler error = ether_ioctl(ifp, command, data); 485595d67482SBill Paul break; 485695d67482SBill Paul } 485795d67482SBill Paul 485895d67482SBill Paul return (error); 485995d67482SBill Paul } 486095d67482SBill Paul 486195d67482SBill Paul static void 4862b74e67fbSGleb Smirnoff bge_watchdog(struct bge_softc *sc) 486395d67482SBill Paul { 4864b74e67fbSGleb Smirnoff struct ifnet *ifp; 486595d67482SBill Paul 4866b74e67fbSGleb Smirnoff BGE_LOCK_ASSERT(sc); 4867b74e67fbSGleb Smirnoff 4868b74e67fbSGleb Smirnoff if (sc->bge_timer == 0 || --sc->bge_timer) 4869b74e67fbSGleb Smirnoff return; 4870b74e67fbSGleb Smirnoff 4871b74e67fbSGleb Smirnoff ifp = sc->bge_ifp; 487295d67482SBill Paul 4873fe806fdaSPyun YongHyeon if_printf(ifp, "watchdog timeout -- resetting\n"); 487495d67482SBill Paul 487513f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 4876426742bfSGleb Smirnoff bge_init_locked(sc); 487795d67482SBill Paul 487895d67482SBill Paul ifp->if_oerrors++; 487995d67482SBill Paul } 488095d67482SBill Paul 488195d67482SBill Paul /* 488295d67482SBill Paul * Stop the adapter and free any mbufs allocated to the 488395d67482SBill Paul * RX and TX lists. 488495d67482SBill Paul */ 488595d67482SBill Paul static void 48863f74909aSGleb Smirnoff bge_stop(struct bge_softc *sc) 488795d67482SBill Paul { 488895d67482SBill Paul struct ifnet *ifp; 488995d67482SBill Paul 48900f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 48910f9bd73bSSam Leffler 4892fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 489395d67482SBill Paul 48940f9bd73bSSam Leffler callout_stop(&sc->bge_stat_ch); 489595d67482SBill Paul 489644b63691SBjoern A. Zeeb /* Disable host interrupts. */ 489744b63691SBjoern A. Zeeb BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR); 489844b63691SBjoern A. Zeeb bge_writembx(sc, BGE_MBX_IRQ0_LO, 1); 489944b63691SBjoern A. Zeeb 490044b63691SBjoern A. Zeeb /* 490144b63691SBjoern A. Zeeb * Tell firmware we're shutting down. 490244b63691SBjoern A. Zeeb */ 490344b63691SBjoern A. Zeeb bge_stop_fw(sc); 490444b63691SBjoern A. Zeeb bge_sig_pre_reset(sc, BGE_RESET_STOP); 490544b63691SBjoern A. Zeeb 490695d67482SBill Paul /* 49073f74909aSGleb Smirnoff * Disable all of the receiver blocks. 490895d67482SBill Paul */ 490995d67482SBill Paul BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE); 491095d67482SBill Paul BGE_CLRBIT(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE); 491195d67482SBill Paul BGE_CLRBIT(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE); 49127ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 491395d67482SBill Paul BGE_CLRBIT(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE); 491495d67482SBill Paul BGE_CLRBIT(sc, BGE_RDBDI_MODE, BGE_RBDIMODE_ENABLE); 491595d67482SBill Paul BGE_CLRBIT(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE); 491695d67482SBill Paul BGE_CLRBIT(sc, BGE_RBDC_MODE, BGE_RBDCMODE_ENABLE); 491795d67482SBill Paul 491895d67482SBill Paul /* 49193f74909aSGleb Smirnoff * Disable all of the transmit blocks. 492095d67482SBill Paul */ 492195d67482SBill Paul BGE_CLRBIT(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE); 492295d67482SBill Paul BGE_CLRBIT(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE); 492395d67482SBill Paul BGE_CLRBIT(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE); 492495d67482SBill Paul BGE_CLRBIT(sc, BGE_RDMA_MODE, BGE_RDMAMODE_ENABLE); 492595d67482SBill Paul BGE_CLRBIT(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE); 49267ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 492795d67482SBill Paul BGE_CLRBIT(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE); 492895d67482SBill Paul BGE_CLRBIT(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE); 492995d67482SBill Paul 493095d67482SBill Paul /* 493195d67482SBill Paul * Shut down all of the memory managers and related 493295d67482SBill Paul * state machines. 493395d67482SBill Paul */ 493495d67482SBill Paul BGE_CLRBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE); 493595d67482SBill Paul BGE_CLRBIT(sc, BGE_WDMA_MODE, BGE_WDMAMODE_ENABLE); 49367ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 493795d67482SBill Paul BGE_CLRBIT(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE); 49380c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF); 493995d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0); 49407ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 494195d67482SBill Paul BGE_CLRBIT(sc, BGE_BMAN_MODE, BGE_BMANMODE_ENABLE); 494295d67482SBill Paul BGE_CLRBIT(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE); 49430434d1b8SBill Paul } 49442280c16bSPyun YongHyeon /* Update MAC statistics. */ 49452280c16bSPyun YongHyeon if (BGE_IS_5705_PLUS(sc)) 49462280c16bSPyun YongHyeon bge_stats_update_regs(sc); 494795d67482SBill Paul 49488cb1383cSDoug Ambrisko bge_reset(sc); 49498cb1383cSDoug Ambrisko bge_sig_legacy(sc, BGE_RESET_STOP); 49508cb1383cSDoug Ambrisko bge_sig_post_reset(sc, BGE_RESET_STOP); 49518cb1383cSDoug Ambrisko 49528cb1383cSDoug Ambrisko /* 49538cb1383cSDoug Ambrisko * Keep the ASF firmware running if up. 49548cb1383cSDoug Ambrisko */ 49558cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) 49568cb1383cSDoug Ambrisko BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 49578cb1383cSDoug Ambrisko else 495895d67482SBill Paul BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 495995d67482SBill Paul 496095d67482SBill Paul /* Free the RX lists. */ 496195d67482SBill Paul bge_free_rx_ring_std(sc); 496295d67482SBill Paul 496395d67482SBill Paul /* Free jumbo RX list. */ 49644c0da0ffSGleb Smirnoff if (BGE_IS_JUMBO_CAPABLE(sc)) 496595d67482SBill Paul bge_free_rx_ring_jumbo(sc); 496695d67482SBill Paul 496795d67482SBill Paul /* Free TX buffers. */ 496895d67482SBill Paul bge_free_tx_ring(sc); 496995d67482SBill Paul 497095d67482SBill Paul sc->bge_tx_saved_considx = BGE_TXCONS_UNSET; 497195d67482SBill Paul 49725dda8085SOleg Bulyzhin /* Clear MAC's link state (PHY may still have link UP). */ 49731493e883SOleg Bulyzhin if (bootverbose && sc->bge_link) 49741493e883SOleg Bulyzhin if_printf(sc->bge_ifp, "link DOWN\n"); 49751493e883SOleg Bulyzhin sc->bge_link = 0; 497695d67482SBill Paul 49771493e883SOleg Bulyzhin ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 497895d67482SBill Paul } 497995d67482SBill Paul 498095d67482SBill Paul /* 498195d67482SBill Paul * Stop all chip I/O so that the kernel's probe routines don't 498295d67482SBill Paul * get confused by errant DMAs when rebooting. 498395d67482SBill Paul */ 4984b6c974e8SWarner Losh static int 49853f74909aSGleb Smirnoff bge_shutdown(device_t dev) 498695d67482SBill Paul { 498795d67482SBill Paul struct bge_softc *sc; 498895d67482SBill Paul 498995d67482SBill Paul sc = device_get_softc(dev); 49900f9bd73bSSam Leffler BGE_LOCK(sc); 499195d67482SBill Paul bge_stop(sc); 499295d67482SBill Paul bge_reset(sc); 49930f9bd73bSSam Leffler BGE_UNLOCK(sc); 4994b6c974e8SWarner Losh 4995b6c974e8SWarner Losh return (0); 499695d67482SBill Paul } 499714afefa3SPawel Jakub Dawidek 499814afefa3SPawel Jakub Dawidek static int 499914afefa3SPawel Jakub Dawidek bge_suspend(device_t dev) 500014afefa3SPawel Jakub Dawidek { 500114afefa3SPawel Jakub Dawidek struct bge_softc *sc; 500214afefa3SPawel Jakub Dawidek 500314afefa3SPawel Jakub Dawidek sc = device_get_softc(dev); 500414afefa3SPawel Jakub Dawidek BGE_LOCK(sc); 500514afefa3SPawel Jakub Dawidek bge_stop(sc); 500614afefa3SPawel Jakub Dawidek BGE_UNLOCK(sc); 500714afefa3SPawel Jakub Dawidek 500814afefa3SPawel Jakub Dawidek return (0); 500914afefa3SPawel Jakub Dawidek } 501014afefa3SPawel Jakub Dawidek 501114afefa3SPawel Jakub Dawidek static int 501214afefa3SPawel Jakub Dawidek bge_resume(device_t dev) 501314afefa3SPawel Jakub Dawidek { 501414afefa3SPawel Jakub Dawidek struct bge_softc *sc; 501514afefa3SPawel Jakub Dawidek struct ifnet *ifp; 501614afefa3SPawel Jakub Dawidek 501714afefa3SPawel Jakub Dawidek sc = device_get_softc(dev); 501814afefa3SPawel Jakub Dawidek BGE_LOCK(sc); 501914afefa3SPawel Jakub Dawidek ifp = sc->bge_ifp; 502014afefa3SPawel Jakub Dawidek if (ifp->if_flags & IFF_UP) { 502114afefa3SPawel Jakub Dawidek bge_init_locked(sc); 502214afefa3SPawel Jakub Dawidek if (ifp->if_drv_flags & IFF_DRV_RUNNING) 502314afefa3SPawel Jakub Dawidek bge_start_locked(ifp); 502414afefa3SPawel Jakub Dawidek } 502514afefa3SPawel Jakub Dawidek BGE_UNLOCK(sc); 502614afefa3SPawel Jakub Dawidek 502714afefa3SPawel Jakub Dawidek return (0); 502814afefa3SPawel Jakub Dawidek } 5029dab5cd05SOleg Bulyzhin 5030dab5cd05SOleg Bulyzhin static void 50313f74909aSGleb Smirnoff bge_link_upd(struct bge_softc *sc) 5032dab5cd05SOleg Bulyzhin { 50331f313773SOleg Bulyzhin struct mii_data *mii; 50341f313773SOleg Bulyzhin uint32_t link, status; 5035dab5cd05SOleg Bulyzhin 5036dab5cd05SOleg Bulyzhin BGE_LOCK_ASSERT(sc); 50371f313773SOleg Bulyzhin 50383f74909aSGleb Smirnoff /* Clear 'pending link event' flag. */ 50397b97099dSOleg Bulyzhin sc->bge_link_evt = 0; 50407b97099dSOleg Bulyzhin 5041dab5cd05SOleg Bulyzhin /* 5042dab5cd05SOleg Bulyzhin * Process link state changes. 5043dab5cd05SOleg Bulyzhin * Grrr. The link status word in the status block does 5044dab5cd05SOleg Bulyzhin * not work correctly on the BCM5700 rev AX and BX chips, 5045dab5cd05SOleg Bulyzhin * according to all available information. Hence, we have 5046dab5cd05SOleg Bulyzhin * to enable MII interrupts in order to properly obtain 5047dab5cd05SOleg Bulyzhin * async link changes. Unfortunately, this also means that 5048dab5cd05SOleg Bulyzhin * we have to read the MAC status register to detect link 5049dab5cd05SOleg Bulyzhin * changes, thereby adding an additional register access to 5050dab5cd05SOleg Bulyzhin * the interrupt handler. 50511f313773SOleg Bulyzhin * 50521f313773SOleg Bulyzhin * XXX: perhaps link state detection procedure used for 50534c0da0ffSGleb Smirnoff * BGE_CHIPID_BCM5700_B2 can be used for others BCM5700 revisions. 5054dab5cd05SOleg Bulyzhin */ 5055dab5cd05SOleg Bulyzhin 50561f313773SOleg Bulyzhin if (sc->bge_asicrev == BGE_ASICREV_BCM5700 && 50574c0da0ffSGleb Smirnoff sc->bge_chipid != BGE_CHIPID_BCM5700_B2) { 5058dab5cd05SOleg Bulyzhin status = CSR_READ_4(sc, BGE_MAC_STS); 5059dab5cd05SOleg Bulyzhin if (status & BGE_MACSTAT_MI_INTERRUPT) { 50601f313773SOleg Bulyzhin mii = device_get_softc(sc->bge_miibus); 50615dda8085SOleg Bulyzhin mii_pollstat(mii); 50621f313773SOleg Bulyzhin if (!sc->bge_link && 50631f313773SOleg Bulyzhin mii->mii_media_status & IFM_ACTIVE && 50641f313773SOleg Bulyzhin IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 50651f313773SOleg Bulyzhin sc->bge_link++; 50661f313773SOleg Bulyzhin if (bootverbose) 50671f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link UP\n"); 50681f313773SOleg Bulyzhin } else if (sc->bge_link && 50691f313773SOleg Bulyzhin (!(mii->mii_media_status & IFM_ACTIVE) || 50701f313773SOleg Bulyzhin IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE)) { 50711f313773SOleg Bulyzhin sc->bge_link = 0; 50721f313773SOleg Bulyzhin if (bootverbose) 50731f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link DOWN\n"); 50741f313773SOleg Bulyzhin } 50751f313773SOleg Bulyzhin 50763f74909aSGleb Smirnoff /* Clear the interrupt. */ 5077dab5cd05SOleg Bulyzhin CSR_WRITE_4(sc, BGE_MAC_EVT_ENB, 5078dab5cd05SOleg Bulyzhin BGE_EVTENB_MI_INTERRUPT); 5079dab5cd05SOleg Bulyzhin bge_miibus_readreg(sc->bge_dev, 1, BRGPHY_MII_ISR); 5080dab5cd05SOleg Bulyzhin bge_miibus_writereg(sc->bge_dev, 1, BRGPHY_MII_IMR, 5081dab5cd05SOleg Bulyzhin BRGPHY_INTRS); 5082dab5cd05SOleg Bulyzhin } 5083dab5cd05SOleg Bulyzhin return; 5084dab5cd05SOleg Bulyzhin } 5085dab5cd05SOleg Bulyzhin 5086652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 50871f313773SOleg Bulyzhin status = CSR_READ_4(sc, BGE_MAC_STS); 50887b97099dSOleg Bulyzhin if (status & BGE_MACSTAT_TBI_PCS_SYNCHED) { 50897b97099dSOleg Bulyzhin if (!sc->bge_link) { 50901f313773SOleg Bulyzhin sc->bge_link++; 50911f313773SOleg Bulyzhin if (sc->bge_asicrev == BGE_ASICREV_BCM5704) 50921f313773SOleg Bulyzhin BGE_CLRBIT(sc, BGE_MAC_MODE, 50931f313773SOleg Bulyzhin BGE_MACMODE_TBI_SEND_CFGS); 50940c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_MAC_STS, 0xFFFFFFFF); 50951f313773SOleg Bulyzhin if (bootverbose) 50961f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link UP\n"); 50973f74909aSGleb Smirnoff if_link_state_change(sc->bge_ifp, 50983f74909aSGleb Smirnoff LINK_STATE_UP); 50997b97099dSOleg Bulyzhin } 51001f313773SOleg Bulyzhin } else if (sc->bge_link) { 5101dab5cd05SOleg Bulyzhin sc->bge_link = 0; 51021f313773SOleg Bulyzhin if (bootverbose) 51031f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link DOWN\n"); 51047b97099dSOleg Bulyzhin if_link_state_change(sc->bge_ifp, LINK_STATE_DOWN); 51051f313773SOleg Bulyzhin } 51066ede2cfaSPyun YongHyeon } else if ((sc->bge_mi_mode & BGE_MIMODE_AUTOPOLL) != 0) { 51071f313773SOleg Bulyzhin /* 51080c8aa4eaSJung-uk Kim * Some broken BCM chips have BGE_STATFLAG_LINKSTATE_CHANGED bit 51090c8aa4eaSJung-uk Kim * in status word always set. Workaround this bug by reading 51100c8aa4eaSJung-uk Kim * PHY link status directly. 51111f313773SOleg Bulyzhin */ 51121f313773SOleg Bulyzhin link = (CSR_READ_4(sc, BGE_MI_STS) & BGE_MISTS_LINK) ? 1 : 0; 51131f313773SOleg Bulyzhin 51141f313773SOleg Bulyzhin if (link != sc->bge_link || 51151f313773SOleg Bulyzhin sc->bge_asicrev == BGE_ASICREV_BCM5700) { 51161f313773SOleg Bulyzhin mii = device_get_softc(sc->bge_miibus); 51175dda8085SOleg Bulyzhin mii_pollstat(mii); 51181f313773SOleg Bulyzhin if (!sc->bge_link && 51191f313773SOleg Bulyzhin mii->mii_media_status & IFM_ACTIVE && 51201f313773SOleg Bulyzhin IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 51211f313773SOleg Bulyzhin sc->bge_link++; 51221f313773SOleg Bulyzhin if (bootverbose) 51231f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link UP\n"); 51241f313773SOleg Bulyzhin } else if (sc->bge_link && 51251f313773SOleg Bulyzhin (!(mii->mii_media_status & IFM_ACTIVE) || 51261f313773SOleg Bulyzhin IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE)) { 51271f313773SOleg Bulyzhin sc->bge_link = 0; 51281f313773SOleg Bulyzhin if (bootverbose) 51291f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link DOWN\n"); 51301f313773SOleg Bulyzhin } 51311f313773SOleg Bulyzhin } 51320c8aa4eaSJung-uk Kim } else { 51330c8aa4eaSJung-uk Kim /* 51346ede2cfaSPyun YongHyeon * For controllers that call mii_tick, we have to poll 51356ede2cfaSPyun YongHyeon * link status. 51360c8aa4eaSJung-uk Kim */ 51376ede2cfaSPyun YongHyeon mii = device_get_softc(sc->bge_miibus); 51386ede2cfaSPyun YongHyeon mii_pollstat(mii); 51396ede2cfaSPyun YongHyeon bge_miibus_statchg(sc->bge_dev); 5140dab5cd05SOleg Bulyzhin } 5141dab5cd05SOleg Bulyzhin 51423f74909aSGleb Smirnoff /* Clear the attention. */ 5143dab5cd05SOleg Bulyzhin CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED | 5144dab5cd05SOleg Bulyzhin BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE | 5145dab5cd05SOleg Bulyzhin BGE_MACSTAT_LINK_CHANGED); 5146dab5cd05SOleg Bulyzhin } 51476f8718a3SScott Long 51486f8718a3SScott Long static void 51496f8718a3SScott Long bge_add_sysctls(struct bge_softc *sc) 51506f8718a3SScott Long { 51516f8718a3SScott Long struct sysctl_ctx_list *ctx; 51522280c16bSPyun YongHyeon struct sysctl_oid_list *children; 51537e32f79aSPyun YongHyeon char tn[32]; 51547e32f79aSPyun YongHyeon int unit; 51556f8718a3SScott Long 51566f8718a3SScott Long ctx = device_get_sysctl_ctx(sc->bge_dev); 51576f8718a3SScott Long children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->bge_dev)); 51586f8718a3SScott Long 51596f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG 51606f8718a3SScott Long SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "debug_info", 51616f8718a3SScott Long CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_debug_info, "I", 51626f8718a3SScott Long "Debug Information"); 51636f8718a3SScott Long 51646f8718a3SScott Long SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "reg_read", 51656f8718a3SScott Long CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_reg_read, "I", 51666f8718a3SScott Long "Register Read"); 51676f8718a3SScott Long 51686f8718a3SScott Long SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "mem_read", 51696f8718a3SScott Long CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_mem_read, "I", 51706f8718a3SScott Long "Memory Read"); 51716f8718a3SScott Long 51726f8718a3SScott Long #endif 5173763757b2SScott Long 51747e32f79aSPyun YongHyeon unit = device_get_unit(sc->bge_dev); 5175beaa2ae1SPyun YongHyeon /* 5176beaa2ae1SPyun YongHyeon * A common design characteristic for many Broadcom client controllers 5177beaa2ae1SPyun YongHyeon * is that they only support a single outstanding DMA read operation 5178beaa2ae1SPyun YongHyeon * on the PCIe bus. This means that it will take twice as long to fetch 5179beaa2ae1SPyun YongHyeon * a TX frame that is split into header and payload buffers as it does 5180beaa2ae1SPyun YongHyeon * to fetch a single, contiguous TX frame (2 reads vs. 1 read). For 5181beaa2ae1SPyun YongHyeon * these controllers, coalescing buffers to reduce the number of memory 5182beaa2ae1SPyun YongHyeon * reads is effective way to get maximum performance(about 940Mbps). 5183beaa2ae1SPyun YongHyeon * Without collapsing TX buffers the maximum TCP bulk transfer 5184beaa2ae1SPyun YongHyeon * performance is about 850Mbps. However forcing coalescing mbufs 5185beaa2ae1SPyun YongHyeon * consumes a lot of CPU cycles, so leave it off by default. 5186beaa2ae1SPyun YongHyeon */ 51877e32f79aSPyun YongHyeon sc->bge_forced_collapse = 0; 51887e32f79aSPyun YongHyeon snprintf(tn, sizeof(tn), "dev.bge.%d.forced_collapse", unit); 51897e32f79aSPyun YongHyeon TUNABLE_INT_FETCH(tn, &sc->bge_forced_collapse); 5190beaa2ae1SPyun YongHyeon SYSCTL_ADD_INT(ctx, children, OID_AUTO, "forced_collapse", 5191beaa2ae1SPyun YongHyeon CTLFLAG_RW, &sc->bge_forced_collapse, 0, 5192beaa2ae1SPyun YongHyeon "Number of fragmented TX buffers of a frame allowed before " 5193beaa2ae1SPyun YongHyeon "forced collapsing"); 5194beaa2ae1SPyun YongHyeon 519535f945cdSPyun YongHyeon /* 519635f945cdSPyun YongHyeon * It seems all Broadcom controllers have a bug that can generate UDP 519735f945cdSPyun YongHyeon * datagrams with checksum value 0 when TX UDP checksum offloading is 519835f945cdSPyun YongHyeon * enabled. Generating UDP checksum value 0 is RFC 768 violation. 519935f945cdSPyun YongHyeon * Even though the probability of generating such UDP datagrams is 520035f945cdSPyun YongHyeon * low, I don't want to see FreeBSD boxes to inject such datagrams 520135f945cdSPyun YongHyeon * into network so disable UDP checksum offloading by default. Users 520235f945cdSPyun YongHyeon * still override this behavior by setting a sysctl variable, 520335f945cdSPyun YongHyeon * dev.bge.0.forced_udpcsum. 520435f945cdSPyun YongHyeon */ 520535f945cdSPyun YongHyeon sc->bge_forced_udpcsum = 0; 520635f945cdSPyun YongHyeon snprintf(tn, sizeof(tn), "dev.bge.%d.bge_forced_udpcsum", unit); 520735f945cdSPyun YongHyeon TUNABLE_INT_FETCH(tn, &sc->bge_forced_udpcsum); 520835f945cdSPyun YongHyeon SYSCTL_ADD_INT(ctx, children, OID_AUTO, "forced_udpcsum", 520935f945cdSPyun YongHyeon CTLFLAG_RW, &sc->bge_forced_udpcsum, 0, 521035f945cdSPyun YongHyeon "Enable UDP checksum offloading even if controller can " 521135f945cdSPyun YongHyeon "generate UDP checksum value 0"); 521235f945cdSPyun YongHyeon 5213d949071dSJung-uk Kim if (BGE_IS_5705_PLUS(sc)) 52142280c16bSPyun YongHyeon bge_add_sysctl_stats_regs(sc, ctx, children); 52152280c16bSPyun YongHyeon else 52162280c16bSPyun YongHyeon bge_add_sysctl_stats(sc, ctx, children); 52172280c16bSPyun YongHyeon } 5218d949071dSJung-uk Kim 52192280c16bSPyun YongHyeon #define BGE_SYSCTL_STAT(sc, ctx, desc, parent, node, oid) \ 52202280c16bSPyun YongHyeon SYSCTL_ADD_PROC(ctx, parent, OID_AUTO, oid, CTLTYPE_UINT|CTLFLAG_RD, \ 52212280c16bSPyun YongHyeon sc, offsetof(struct bge_stats, node), bge_sysctl_stats, "IU", \ 52222280c16bSPyun YongHyeon desc) 52232280c16bSPyun YongHyeon 52242280c16bSPyun YongHyeon static void 52252280c16bSPyun YongHyeon bge_add_sysctl_stats(struct bge_softc *sc, struct sysctl_ctx_list *ctx, 52262280c16bSPyun YongHyeon struct sysctl_oid_list *parent) 52272280c16bSPyun YongHyeon { 52282280c16bSPyun YongHyeon struct sysctl_oid *tree; 52292280c16bSPyun YongHyeon struct sysctl_oid_list *children, *schildren; 52302280c16bSPyun YongHyeon 52312280c16bSPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "stats", CTLFLAG_RD, 5232763757b2SScott Long NULL, "BGE Statistics"); 5233763757b2SScott Long schildren = children = SYSCTL_CHILDREN(tree); 5234763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Frames Dropped Due To Filters", 5235763757b2SScott Long children, COSFramesDroppedDueToFilters, 5236763757b2SScott Long "FramesDroppedDueToFilters"); 5237763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Write Queue Full", 5238763757b2SScott Long children, nicDmaWriteQueueFull, "DmaWriteQueueFull"); 5239763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Write High Priority Queue Full", 5240763757b2SScott Long children, nicDmaWriteHighPriQueueFull, "DmaWriteHighPriQueueFull"); 5241763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC No More RX Buffer Descriptors", 5242763757b2SScott Long children, nicNoMoreRxBDs, "NoMoreRxBDs"); 524306e83c7eSScott Long BGE_SYSCTL_STAT(sc, ctx, "Discarded Input Frames", 524406e83c7eSScott Long children, ifInDiscards, "InputDiscards"); 524506e83c7eSScott Long BGE_SYSCTL_STAT(sc, ctx, "Input Errors", 524606e83c7eSScott Long children, ifInErrors, "InputErrors"); 5247763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Recv Threshold Hit", 5248763757b2SScott Long children, nicRecvThresholdHit, "RecvThresholdHit"); 5249763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Read Queue Full", 5250763757b2SScott Long children, nicDmaReadQueueFull, "DmaReadQueueFull"); 5251763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Read High Priority Queue Full", 5252763757b2SScott Long children, nicDmaReadHighPriQueueFull, "DmaReadHighPriQueueFull"); 5253763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Send Data Complete Queue Full", 5254763757b2SScott Long children, nicSendDataCompQueueFull, "SendDataCompQueueFull"); 5255763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Ring Set Send Producer Index", 5256763757b2SScott Long children, nicRingSetSendProdIndex, "RingSetSendProdIndex"); 5257763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Ring Status Update", 5258763757b2SScott Long children, nicRingStatusUpdate, "RingStatusUpdate"); 5259763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Interrupts", 5260763757b2SScott Long children, nicInterrupts, "Interrupts"); 5261763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Avoided Interrupts", 5262763757b2SScott Long children, nicAvoidedInterrupts, "AvoidedInterrupts"); 5263763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Send Threshold Hit", 5264763757b2SScott Long children, nicSendThresholdHit, "SendThresholdHit"); 5265763757b2SScott Long 5266763757b2SScott Long tree = SYSCTL_ADD_NODE(ctx, schildren, OID_AUTO, "rx", CTLFLAG_RD, 5267763757b2SScott Long NULL, "BGE RX Statistics"); 5268763757b2SScott Long children = SYSCTL_CHILDREN(tree); 5269763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Inbound Octets", 52701cd4773bSPyun YongHyeon children, rxstats.ifHCInOctets, "ifHCInOctets"); 5271763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Fragments", 5272763757b2SScott Long children, rxstats.etherStatsFragments, "Fragments"); 5273763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Inbound Unicast Packets", 52741cd4773bSPyun YongHyeon children, rxstats.ifHCInUcastPkts, "UnicastPkts"); 5275763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Inbound Multicast Packets", 5276763757b2SScott Long children, rxstats.ifHCInMulticastPkts, "MulticastPkts"); 5277763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "FCS Errors", 5278763757b2SScott Long children, rxstats.dot3StatsFCSErrors, "FCSErrors"); 5279763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Alignment Errors", 5280763757b2SScott Long children, rxstats.dot3StatsAlignmentErrors, "AlignmentErrors"); 5281763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "XON Pause Frames Received", 5282763757b2SScott Long children, rxstats.xonPauseFramesReceived, "xonPauseFramesReceived"); 5283763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "XOFF Pause Frames Received", 5284763757b2SScott Long children, rxstats.xoffPauseFramesReceived, 5285763757b2SScott Long "xoffPauseFramesReceived"); 5286763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "MAC Control Frames Received", 5287763757b2SScott Long children, rxstats.macControlFramesReceived, 5288763757b2SScott Long "ControlFramesReceived"); 5289763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "XOFF State Entered", 5290763757b2SScott Long children, rxstats.xoffStateEntered, "xoffStateEntered"); 5291763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Frames Too Long", 5292763757b2SScott Long children, rxstats.dot3StatsFramesTooLong, "FramesTooLong"); 5293763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Jabbers", 5294763757b2SScott Long children, rxstats.etherStatsJabbers, "Jabbers"); 5295763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Undersized Packets", 5296763757b2SScott Long children, rxstats.etherStatsUndersizePkts, "UndersizePkts"); 5297763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Inbound Range Length Errors", 529806e83c7eSScott Long children, rxstats.inRangeLengthError, "inRangeLengthError"); 5299763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Range Length Errors", 530006e83c7eSScott Long children, rxstats.outRangeLengthError, "outRangeLengthError"); 5301763757b2SScott Long 5302763757b2SScott Long tree = SYSCTL_ADD_NODE(ctx, schildren, OID_AUTO, "tx", CTLFLAG_RD, 5303763757b2SScott Long NULL, "BGE TX Statistics"); 5304763757b2SScott Long children = SYSCTL_CHILDREN(tree); 5305763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Octets", 53061cd4773bSPyun YongHyeon children, txstats.ifHCOutOctets, "ifHCOutOctets"); 5307763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "TX Collisions", 5308763757b2SScott Long children, txstats.etherStatsCollisions, "Collisions"); 5309763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "XON Sent", 5310763757b2SScott Long children, txstats.outXonSent, "XonSent"); 5311763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "XOFF Sent", 5312763757b2SScott Long children, txstats.outXoffSent, "XoffSent"); 5313763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Flow Control Done", 5314763757b2SScott Long children, txstats.flowControlDone, "flowControlDone"); 5315763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Internal MAC TX errors", 5316763757b2SScott Long children, txstats.dot3StatsInternalMacTransmitErrors, 5317763757b2SScott Long "InternalMacTransmitErrors"); 5318763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Single Collision Frames", 5319763757b2SScott Long children, txstats.dot3StatsSingleCollisionFrames, 5320763757b2SScott Long "SingleCollisionFrames"); 5321763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Multiple Collision Frames", 5322763757b2SScott Long children, txstats.dot3StatsMultipleCollisionFrames, 5323763757b2SScott Long "MultipleCollisionFrames"); 5324763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Deferred Transmissions", 5325763757b2SScott Long children, txstats.dot3StatsDeferredTransmissions, 5326763757b2SScott Long "DeferredTransmissions"); 5327763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Excessive Collisions", 5328763757b2SScott Long children, txstats.dot3StatsExcessiveCollisions, 5329763757b2SScott Long "ExcessiveCollisions"); 5330763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Late Collisions", 533106e83c7eSScott Long children, txstats.dot3StatsLateCollisions, 533206e83c7eSScott Long "LateCollisions"); 5333763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Unicast Packets", 53341cd4773bSPyun YongHyeon children, txstats.ifHCOutUcastPkts, "UnicastPkts"); 5335763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Multicast Packets", 5336763757b2SScott Long children, txstats.ifHCOutMulticastPkts, "MulticastPkts"); 5337763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Broadcast Packets", 5338763757b2SScott Long children, txstats.ifHCOutBroadcastPkts, "BroadcastPkts"); 5339763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Carrier Sense Errors", 5340763757b2SScott Long children, txstats.dot3StatsCarrierSenseErrors, 5341763757b2SScott Long "CarrierSenseErrors"); 5342763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Discards", 5343763757b2SScott Long children, txstats.ifOutDiscards, "Discards"); 5344763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Errors", 5345763757b2SScott Long children, txstats.ifOutErrors, "Errors"); 5346763757b2SScott Long } 5347763757b2SScott Long 53482280c16bSPyun YongHyeon #undef BGE_SYSCTL_STAT 53492280c16bSPyun YongHyeon 53502280c16bSPyun YongHyeon #define BGE_SYSCTL_STAT_ADD64(c, h, n, p, d) \ 53512280c16bSPyun YongHyeon SYSCTL_ADD_QUAD(c, h, OID_AUTO, n, CTLFLAG_RD, p, d) 53522280c16bSPyun YongHyeon 53532280c16bSPyun YongHyeon static void 53542280c16bSPyun YongHyeon bge_add_sysctl_stats_regs(struct bge_softc *sc, struct sysctl_ctx_list *ctx, 53552280c16bSPyun YongHyeon struct sysctl_oid_list *parent) 53562280c16bSPyun YongHyeon { 53572280c16bSPyun YongHyeon struct sysctl_oid *tree; 53582280c16bSPyun YongHyeon struct sysctl_oid_list *child, *schild; 53592280c16bSPyun YongHyeon struct bge_mac_stats *stats; 53602280c16bSPyun YongHyeon 53612280c16bSPyun YongHyeon stats = &sc->bge_mac_stats; 53622280c16bSPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "stats", CTLFLAG_RD, 53632280c16bSPyun YongHyeon NULL, "BGE Statistics"); 53642280c16bSPyun YongHyeon schild = child = SYSCTL_CHILDREN(tree); 53652280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "FramesDroppedDueToFilters", 53662280c16bSPyun YongHyeon &stats->FramesDroppedDueToFilters, "Frames Dropped Due to Filters"); 53672280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "DmaWriteQueueFull", 53682280c16bSPyun YongHyeon &stats->DmaWriteQueueFull, "NIC DMA Write Queue Full"); 53692280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "DmaWriteHighPriQueueFull", 53702280c16bSPyun YongHyeon &stats->DmaWriteHighPriQueueFull, 53712280c16bSPyun YongHyeon "NIC DMA Write High Priority Queue Full"); 53722280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "NoMoreRxBDs", 53732280c16bSPyun YongHyeon &stats->NoMoreRxBDs, "NIC No More RX Buffer Descriptors"); 53742280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "InputDiscards", 53752280c16bSPyun YongHyeon &stats->InputDiscards, "Discarded Input Frames"); 53762280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "InputErrors", 53772280c16bSPyun YongHyeon &stats->InputErrors, "Input Errors"); 53782280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "RecvThresholdHit", 53792280c16bSPyun YongHyeon &stats->RecvThresholdHit, "NIC Recv Threshold Hit"); 53802280c16bSPyun YongHyeon 53812280c16bSPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "rx", CTLFLAG_RD, 53822280c16bSPyun YongHyeon NULL, "BGE RX Statistics"); 53832280c16bSPyun YongHyeon child = SYSCTL_CHILDREN(tree); 53842280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "ifHCInOctets", 53852280c16bSPyun YongHyeon &stats->ifHCInOctets, "Inbound Octets"); 53862280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "Fragments", 53872280c16bSPyun YongHyeon &stats->etherStatsFragments, "Fragments"); 53881cd4773bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "UnicastPkts", 53892280c16bSPyun YongHyeon &stats->ifHCInUcastPkts, "Inbound Unicast Packets"); 53902280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "MulticastPkts", 53912280c16bSPyun YongHyeon &stats->ifHCInMulticastPkts, "Inbound Multicast Packets"); 53922280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "BroadcastPkts", 53932280c16bSPyun YongHyeon &stats->ifHCInBroadcastPkts, "Inbound Broadcast Packets"); 53942280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "FCSErrors", 53952280c16bSPyun YongHyeon &stats->dot3StatsFCSErrors, "FCS Errors"); 53962280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "AlignmentErrors", 53972280c16bSPyun YongHyeon &stats->dot3StatsAlignmentErrors, "Alignment Errors"); 53982280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "xonPauseFramesReceived", 53992280c16bSPyun YongHyeon &stats->xonPauseFramesReceived, "XON Pause Frames Received"); 54002280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "xoffPauseFramesReceived", 54012280c16bSPyun YongHyeon &stats->xoffPauseFramesReceived, "XOFF Pause Frames Received"); 54022280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "ControlFramesReceived", 54032280c16bSPyun YongHyeon &stats->macControlFramesReceived, "MAC Control Frames Received"); 54042280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "xoffStateEntered", 54052280c16bSPyun YongHyeon &stats->xoffStateEntered, "XOFF State Entered"); 54062280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "FramesTooLong", 54072280c16bSPyun YongHyeon &stats->dot3StatsFramesTooLong, "Frames Too Long"); 54082280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "Jabbers", 54092280c16bSPyun YongHyeon &stats->etherStatsJabbers, "Jabbers"); 54102280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "UndersizePkts", 54112280c16bSPyun YongHyeon &stats->etherStatsUndersizePkts, "Undersized Packets"); 54122280c16bSPyun YongHyeon 54132280c16bSPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "tx", CTLFLAG_RD, 54142280c16bSPyun YongHyeon NULL, "BGE TX Statistics"); 54152280c16bSPyun YongHyeon child = SYSCTL_CHILDREN(tree); 54161cd4773bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "ifHCOutOctets", 54172280c16bSPyun YongHyeon &stats->ifHCOutOctets, "Outbound Octets"); 54182280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "Collisions", 54192280c16bSPyun YongHyeon &stats->etherStatsCollisions, "TX Collisions"); 54202280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "XonSent", 54212280c16bSPyun YongHyeon &stats->outXonSent, "XON Sent"); 54222280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "XoffSent", 54232280c16bSPyun YongHyeon &stats->outXoffSent, "XOFF Sent"); 54242280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "InternalMacTransmitErrors", 54252280c16bSPyun YongHyeon &stats->dot3StatsInternalMacTransmitErrors, 54262280c16bSPyun YongHyeon "Internal MAC TX Errors"); 54272280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "SingleCollisionFrames", 54282280c16bSPyun YongHyeon &stats->dot3StatsSingleCollisionFrames, "Single Collision Frames"); 54292280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "MultipleCollisionFrames", 54302280c16bSPyun YongHyeon &stats->dot3StatsMultipleCollisionFrames, 54312280c16bSPyun YongHyeon "Multiple Collision Frames"); 54322280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "DeferredTransmissions", 54332280c16bSPyun YongHyeon &stats->dot3StatsDeferredTransmissions, "Deferred Transmissions"); 54342280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "ExcessiveCollisions", 54352280c16bSPyun YongHyeon &stats->dot3StatsExcessiveCollisions, "Excessive Collisions"); 54362280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "LateCollisions", 54372280c16bSPyun YongHyeon &stats->dot3StatsLateCollisions, "Late Collisions"); 54381cd4773bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "UnicastPkts", 54392280c16bSPyun YongHyeon &stats->ifHCOutUcastPkts, "Outbound Unicast Packets"); 54401cd4773bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "MulticastPkts", 54412280c16bSPyun YongHyeon &stats->ifHCOutMulticastPkts, "Outbound Multicast Packets"); 54421cd4773bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "BroadcastPkts", 54432280c16bSPyun YongHyeon &stats->ifHCOutBroadcastPkts, "Outbound Broadcast Packets"); 54442280c16bSPyun YongHyeon } 54452280c16bSPyun YongHyeon 54462280c16bSPyun YongHyeon #undef BGE_SYSCTL_STAT_ADD64 54472280c16bSPyun YongHyeon 5448763757b2SScott Long static int 5449763757b2SScott Long bge_sysctl_stats(SYSCTL_HANDLER_ARGS) 5450763757b2SScott Long { 5451763757b2SScott Long struct bge_softc *sc; 545206e83c7eSScott Long uint32_t result; 5453d949071dSJung-uk Kim int offset; 5454763757b2SScott Long 5455763757b2SScott Long sc = (struct bge_softc *)arg1; 5456763757b2SScott Long offset = arg2; 5457d949071dSJung-uk Kim result = CSR_READ_4(sc, BGE_MEMWIN_START + BGE_STATS_BLOCK + offset + 5458d949071dSJung-uk Kim offsetof(bge_hostaddr, bge_addr_lo)); 5459041b706bSDavid Malone return (sysctl_handle_int(oidp, &result, 0, req)); 54606f8718a3SScott Long } 54616f8718a3SScott Long 54626f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG 54636f8718a3SScott Long static int 54646f8718a3SScott Long bge_sysctl_debug_info(SYSCTL_HANDLER_ARGS) 54656f8718a3SScott Long { 54666f8718a3SScott Long struct bge_softc *sc; 54676f8718a3SScott Long uint16_t *sbdata; 54686f8718a3SScott Long int error; 54696f8718a3SScott Long int result; 54706f8718a3SScott Long int i, j; 54716f8718a3SScott Long 54726f8718a3SScott Long result = -1; 54736f8718a3SScott Long error = sysctl_handle_int(oidp, &result, 0, req); 54746f8718a3SScott Long if (error || (req->newptr == NULL)) 54756f8718a3SScott Long return (error); 54766f8718a3SScott Long 54776f8718a3SScott Long if (result == 1) { 54786f8718a3SScott Long sc = (struct bge_softc *)arg1; 54796f8718a3SScott Long 54806f8718a3SScott Long sbdata = (uint16_t *)sc->bge_ldata.bge_status_block; 54816f8718a3SScott Long printf("Status Block:\n"); 54826f8718a3SScott Long for (i = 0x0; i < (BGE_STATUS_BLK_SZ / 4); ) { 54836f8718a3SScott Long printf("%06x:", i); 54846f8718a3SScott Long for (j = 0; j < 8; j++) { 54856f8718a3SScott Long printf(" %04x", sbdata[i]); 54866f8718a3SScott Long i += 4; 54876f8718a3SScott Long } 54886f8718a3SScott Long printf("\n"); 54896f8718a3SScott Long } 54906f8718a3SScott Long 54916f8718a3SScott Long printf("Registers:\n"); 54920c8aa4eaSJung-uk Kim for (i = 0x800; i < 0xA00; ) { 54936f8718a3SScott Long printf("%06x:", i); 54946f8718a3SScott Long for (j = 0; j < 8; j++) { 54956f8718a3SScott Long printf(" %08x", CSR_READ_4(sc, i)); 54966f8718a3SScott Long i += 4; 54976f8718a3SScott Long } 54986f8718a3SScott Long printf("\n"); 54996f8718a3SScott Long } 55006f8718a3SScott Long 55016f8718a3SScott Long printf("Hardware Flags:\n"); 5502a5779553SStanislav Sedov if (BGE_IS_5755_PLUS(sc)) 5503a5779553SStanislav Sedov printf(" - 5755 Plus\n"); 55045345bad0SScott Long if (BGE_IS_575X_PLUS(sc)) 55056f8718a3SScott Long printf(" - 575X Plus\n"); 55065345bad0SScott Long if (BGE_IS_5705_PLUS(sc)) 55076f8718a3SScott Long printf(" - 5705 Plus\n"); 55085345bad0SScott Long if (BGE_IS_5714_FAMILY(sc)) 55095345bad0SScott Long printf(" - 5714 Family\n"); 55105345bad0SScott Long if (BGE_IS_5700_FAMILY(sc)) 55115345bad0SScott Long printf(" - 5700 Family\n"); 55126f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_JUMBO) 55136f8718a3SScott Long printf(" - Supports Jumbo Frames\n"); 55146f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_PCIX) 55156f8718a3SScott Long printf(" - PCI-X Bus\n"); 55166f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_PCIE) 55176f8718a3SScott Long printf(" - PCI Express Bus\n"); 55187d3d9608SPyun YongHyeon if (sc->bge_phy_flags & BGE_PHY_NO_3LED) 55196f8718a3SScott Long printf(" - No 3 LEDs\n"); 55206f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) 55216f8718a3SScott Long printf(" - RX Alignment Bug\n"); 55226f8718a3SScott Long } 55236f8718a3SScott Long 55246f8718a3SScott Long return (error); 55256f8718a3SScott Long } 55266f8718a3SScott Long 55276f8718a3SScott Long static int 55286f8718a3SScott Long bge_sysctl_reg_read(SYSCTL_HANDLER_ARGS) 55296f8718a3SScott Long { 55306f8718a3SScott Long struct bge_softc *sc; 55316f8718a3SScott Long int error; 55326f8718a3SScott Long uint16_t result; 55336f8718a3SScott Long uint32_t val; 55346f8718a3SScott Long 55356f8718a3SScott Long result = -1; 55366f8718a3SScott Long error = sysctl_handle_int(oidp, &result, 0, req); 55376f8718a3SScott Long if (error || (req->newptr == NULL)) 55386f8718a3SScott Long return (error); 55396f8718a3SScott Long 55406f8718a3SScott Long if (result < 0x8000) { 55416f8718a3SScott Long sc = (struct bge_softc *)arg1; 55426f8718a3SScott Long val = CSR_READ_4(sc, result); 55436f8718a3SScott Long printf("reg 0x%06X = 0x%08X\n", result, val); 55446f8718a3SScott Long } 55456f8718a3SScott Long 55466f8718a3SScott Long return (error); 55476f8718a3SScott Long } 55486f8718a3SScott Long 55496f8718a3SScott Long static int 55506f8718a3SScott Long bge_sysctl_mem_read(SYSCTL_HANDLER_ARGS) 55516f8718a3SScott Long { 55526f8718a3SScott Long struct bge_softc *sc; 55536f8718a3SScott Long int error; 55546f8718a3SScott Long uint16_t result; 55556f8718a3SScott Long uint32_t val; 55566f8718a3SScott Long 55576f8718a3SScott Long result = -1; 55586f8718a3SScott Long error = sysctl_handle_int(oidp, &result, 0, req); 55596f8718a3SScott Long if (error || (req->newptr == NULL)) 55606f8718a3SScott Long return (error); 55616f8718a3SScott Long 55626f8718a3SScott Long if (result < 0x8000) { 55636f8718a3SScott Long sc = (struct bge_softc *)arg1; 55646f8718a3SScott Long val = bge_readmem_ind(sc, result); 55656f8718a3SScott Long printf("mem 0x%06X = 0x%08X\n", result, val); 55666f8718a3SScott Long } 55676f8718a3SScott Long 55686f8718a3SScott Long return (error); 55696f8718a3SScott Long } 55706f8718a3SScott Long #endif 557138cc658fSJohn Baldwin 557238cc658fSJohn Baldwin static int 55735fea260fSMarius Strobl bge_get_eaddr_fw(struct bge_softc *sc, uint8_t ether_addr[]) 55745fea260fSMarius Strobl { 55755fea260fSMarius Strobl 55765fea260fSMarius Strobl if (sc->bge_flags & BGE_FLAG_EADDR) 55775fea260fSMarius Strobl return (1); 55785fea260fSMarius Strobl 55795fea260fSMarius Strobl #ifdef __sparc64__ 55805fea260fSMarius Strobl OF_getetheraddr(sc->bge_dev, ether_addr); 55815fea260fSMarius Strobl return (0); 55825fea260fSMarius Strobl #endif 55835fea260fSMarius Strobl return (1); 55845fea260fSMarius Strobl } 55855fea260fSMarius Strobl 55865fea260fSMarius Strobl static int 558738cc658fSJohn Baldwin bge_get_eaddr_mem(struct bge_softc *sc, uint8_t ether_addr[]) 558838cc658fSJohn Baldwin { 558938cc658fSJohn Baldwin uint32_t mac_addr; 559038cc658fSJohn Baldwin 559138cc658fSJohn Baldwin mac_addr = bge_readmem_ind(sc, 0x0c14); 559238cc658fSJohn Baldwin if ((mac_addr >> 16) == 0x484b) { 559338cc658fSJohn Baldwin ether_addr[0] = (uint8_t)(mac_addr >> 8); 559438cc658fSJohn Baldwin ether_addr[1] = (uint8_t)mac_addr; 559538cc658fSJohn Baldwin mac_addr = bge_readmem_ind(sc, 0x0c18); 559638cc658fSJohn Baldwin ether_addr[2] = (uint8_t)(mac_addr >> 24); 559738cc658fSJohn Baldwin ether_addr[3] = (uint8_t)(mac_addr >> 16); 559838cc658fSJohn Baldwin ether_addr[4] = (uint8_t)(mac_addr >> 8); 559938cc658fSJohn Baldwin ether_addr[5] = (uint8_t)mac_addr; 56005fea260fSMarius Strobl return (0); 560138cc658fSJohn Baldwin } 56025fea260fSMarius Strobl return (1); 560338cc658fSJohn Baldwin } 560438cc658fSJohn Baldwin 560538cc658fSJohn Baldwin static int 560638cc658fSJohn Baldwin bge_get_eaddr_nvram(struct bge_softc *sc, uint8_t ether_addr[]) 560738cc658fSJohn Baldwin { 560838cc658fSJohn Baldwin int mac_offset = BGE_EE_MAC_OFFSET; 560938cc658fSJohn Baldwin 561038cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906) 561138cc658fSJohn Baldwin mac_offset = BGE_EE_MAC_OFFSET_5906; 561238cc658fSJohn Baldwin 56135fea260fSMarius Strobl return (bge_read_nvram(sc, ether_addr, mac_offset + 2, 56145fea260fSMarius Strobl ETHER_ADDR_LEN)); 561538cc658fSJohn Baldwin } 561638cc658fSJohn Baldwin 561738cc658fSJohn Baldwin static int 561838cc658fSJohn Baldwin bge_get_eaddr_eeprom(struct bge_softc *sc, uint8_t ether_addr[]) 561938cc658fSJohn Baldwin { 562038cc658fSJohn Baldwin 56215fea260fSMarius Strobl if (sc->bge_asicrev == BGE_ASICREV_BCM5906) 56225fea260fSMarius Strobl return (1); 56235fea260fSMarius Strobl 56245fea260fSMarius Strobl return (bge_read_eeprom(sc, ether_addr, BGE_EE_MAC_OFFSET + 2, 56255fea260fSMarius Strobl ETHER_ADDR_LEN)); 562638cc658fSJohn Baldwin } 562738cc658fSJohn Baldwin 562838cc658fSJohn Baldwin static int 562938cc658fSJohn Baldwin bge_get_eaddr(struct bge_softc *sc, uint8_t eaddr[]) 563038cc658fSJohn Baldwin { 563138cc658fSJohn Baldwin static const bge_eaddr_fcn_t bge_eaddr_funcs[] = { 563238cc658fSJohn Baldwin /* NOTE: Order is critical */ 56335fea260fSMarius Strobl bge_get_eaddr_fw, 563438cc658fSJohn Baldwin bge_get_eaddr_mem, 563538cc658fSJohn Baldwin bge_get_eaddr_nvram, 563638cc658fSJohn Baldwin bge_get_eaddr_eeprom, 563738cc658fSJohn Baldwin NULL 563838cc658fSJohn Baldwin }; 563938cc658fSJohn Baldwin const bge_eaddr_fcn_t *func; 564038cc658fSJohn Baldwin 564138cc658fSJohn Baldwin for (func = bge_eaddr_funcs; *func != NULL; ++func) { 564238cc658fSJohn Baldwin if ((*func)(sc, eaddr) == 0) 564338cc658fSJohn Baldwin break; 564438cc658fSJohn Baldwin } 564538cc658fSJohn Baldwin return (*func == NULL ? ENXIO : 0); 564638cc658fSJohn Baldwin } 5647