1098ca2bdSWarner Losh /*- 295d67482SBill Paul * Copyright (c) 2001 Wind River Systems 395d67482SBill Paul * Copyright (c) 1997, 1998, 1999, 2001 495d67482SBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 595d67482SBill Paul * 695d67482SBill Paul * Redistribution and use in source and binary forms, with or without 795d67482SBill Paul * modification, are permitted provided that the following conditions 895d67482SBill Paul * are met: 995d67482SBill Paul * 1. Redistributions of source code must retain the above copyright 1095d67482SBill Paul * notice, this list of conditions and the following disclaimer. 1195d67482SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1295d67482SBill Paul * notice, this list of conditions and the following disclaimer in the 1395d67482SBill Paul * documentation and/or other materials provided with the distribution. 1495d67482SBill Paul * 3. All advertising materials mentioning features or use of this software 1595d67482SBill Paul * must display the following acknowledgement: 1695d67482SBill Paul * This product includes software developed by Bill Paul. 1795d67482SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1895d67482SBill Paul * may be used to endorse or promote products derived from this software 1995d67482SBill Paul * without specific prior written permission. 2095d67482SBill Paul * 2195d67482SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2295d67482SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2395d67482SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2495d67482SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2595d67482SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2695d67482SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2795d67482SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2895d67482SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2995d67482SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 3095d67482SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3195d67482SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3295d67482SBill Paul */ 3395d67482SBill Paul 34aad970f1SDavid E. O'Brien #include <sys/cdefs.h> 35aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$"); 36aad970f1SDavid E. O'Brien 3795d67482SBill Paul /* 3895d67482SBill Paul * Broadcom BCM570x family gigabit ethernet driver for FreeBSD. 3995d67482SBill Paul * 4095d67482SBill Paul * The Broadcom BCM5700 is based on technology originally developed by 4195d67482SBill Paul * Alteon Networks as part of the Tigon I and Tigon II gigabit ethernet 4295d67482SBill Paul * MAC chips. The BCM5700, sometimes refered to as the Tigon III, has 4395d67482SBill Paul * two on-board MIPS R4000 CPUs and can have as much as 16MB of external 4495d67482SBill Paul * SSRAM. The BCM5700 supports TCP, UDP and IP checksum offload, jumbo 4595d67482SBill Paul * frames, highly configurable RX filtering, and 16 RX and TX queues 4695d67482SBill Paul * (which, along with RX filter rules, can be used for QOS applications). 4795d67482SBill Paul * Other features, such as TCP segmentation, may be available as part 4895d67482SBill Paul * of value-added firmware updates. Unlike the Tigon I and Tigon II, 4995d67482SBill Paul * firmware images can be stored in hardware and need not be compiled 5095d67482SBill Paul * into the driver. 5195d67482SBill Paul * 5295d67482SBill Paul * The BCM5700 supports the PCI v2.2 and PCI-X v1.0 standards, and will 5395d67482SBill Paul * function in a 32-bit/64-bit 33/66Mhz bus, or a 64-bit/133Mhz bus. 5495d67482SBill Paul * 5595d67482SBill Paul * The BCM5701 is a single-chip solution incorporating both the BCM5700 5698b28ee5SBill Paul * MAC and a BCM5401 10/100/1000 PHY. Unlike the BCM5700, the BCM5701 5795d67482SBill Paul * does not support external SSRAM. 5895d67482SBill Paul * 5995d67482SBill Paul * Broadcom also produces a variation of the BCM5700 under the "Altima" 6095d67482SBill Paul * brand name, which is functionally similar but lacks PCI-X support. 6195d67482SBill Paul * 6295d67482SBill Paul * Without external SSRAM, you can only have at most 4 TX rings, 6395d67482SBill Paul * and the use of the mini RX ring is disabled. This seems to imply 6495d67482SBill Paul * that these features are simply not available on the BCM5701. As a 6595d67482SBill Paul * result, this driver does not implement any support for the mini RX 6695d67482SBill Paul * ring. 6795d67482SBill Paul */ 6895d67482SBill Paul 6975719184SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS 7075719184SGleb Smirnoff #include "opt_device_polling.h" 7175719184SGleb Smirnoff #endif 7275719184SGleb Smirnoff 7395d67482SBill Paul #include <sys/param.h> 74f41ac2beSBill Paul #include <sys/endian.h> 7595d67482SBill Paul #include <sys/systm.h> 7695d67482SBill Paul #include <sys/sockio.h> 7795d67482SBill Paul #include <sys/mbuf.h> 7895d67482SBill Paul #include <sys/malloc.h> 7995d67482SBill Paul #include <sys/kernel.h> 80fe12f24bSPoul-Henning Kamp #include <sys/module.h> 8195d67482SBill Paul #include <sys/socket.h> 8295d67482SBill Paul 8395d67482SBill Paul #include <net/if.h> 8495d67482SBill Paul #include <net/if_arp.h> 8595d67482SBill Paul #include <net/ethernet.h> 8695d67482SBill Paul #include <net/if_dl.h> 8795d67482SBill Paul #include <net/if_media.h> 8895d67482SBill Paul 8995d67482SBill Paul #include <net/bpf.h> 9095d67482SBill Paul 9195d67482SBill Paul #include <net/if_types.h> 9295d67482SBill Paul #include <net/if_vlan_var.h> 9395d67482SBill Paul 9495d67482SBill Paul #include <netinet/in_systm.h> 9595d67482SBill Paul #include <netinet/in.h> 9695d67482SBill Paul #include <netinet/ip.h> 9795d67482SBill Paul 9895d67482SBill Paul #include <machine/clock.h> /* for DELAY */ 9995d67482SBill Paul #include <machine/bus.h> 10095d67482SBill Paul #include <machine/resource.h> 10195d67482SBill Paul #include <sys/bus.h> 10295d67482SBill Paul #include <sys/rman.h> 10395d67482SBill Paul 10495d67482SBill Paul #include <dev/mii/mii.h> 10595d67482SBill Paul #include <dev/mii/miivar.h> 1062d3ce713SDavid E. O'Brien #include "miidevs.h" 10795d67482SBill Paul #include <dev/mii/brgphyreg.h> 10895d67482SBill Paul 1094fbd232cSWarner Losh #include <dev/pci/pcireg.h> 1104fbd232cSWarner Losh #include <dev/pci/pcivar.h> 11195d67482SBill Paul 11295d67482SBill Paul #include <dev/bge/if_bgereg.h> 11395d67482SBill Paul 114ff50922bSDoug White #include "opt_bge.h" 115ff50922bSDoug White 1165ddc5794SJohn Polstra #define BGE_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 11795d67482SBill Paul 118f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, pci, 1, 1, 1); 119f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, ether, 1, 1, 1); 12095d67482SBill Paul MODULE_DEPEND(bge, miibus, 1, 1, 1); 12195d67482SBill Paul 1227b279558SWarner Losh /* "device miibus" required. See GENERIC if you get errors here. */ 12395d67482SBill Paul #include "miibus_if.h" 12495d67482SBill Paul 12595d67482SBill Paul /* 12695d67482SBill Paul * Various supported device vendors/types and their names. Note: the 12795d67482SBill Paul * spec seems to indicate that the hardware still has Alteon's vendor 12895d67482SBill Paul * ID burned into it, though it will always be overriden by the vendor 12995d67482SBill Paul * ID in the EEPROM. Just to be safe, we cover all possibilities. 13095d67482SBill Paul */ 131029e2ee3SJohn Polstra #define BGE_DEVDESC_MAX 64 /* Maximum device description length */ 13295d67482SBill Paul 13395d67482SBill Paul static struct bge_type bge_devs[] = { 13495d67482SBill Paul { ALT_VENDORID, ALT_DEVICEID_BCM5700, 13595d67482SBill Paul "Broadcom BCM5700 Gigabit Ethernet" }, 13695d67482SBill Paul { ALT_VENDORID, ALT_DEVICEID_BCM5701, 13795d67482SBill Paul "Broadcom BCM5701 Gigabit Ethernet" }, 13895d67482SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5700, 13995d67482SBill Paul "Broadcom BCM5700 Gigabit Ethernet" }, 14095d67482SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5701, 14195d67482SBill Paul "Broadcom BCM5701 Gigabit Ethernet" }, 1420434d1b8SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5702, 1430434d1b8SBill Paul "Broadcom BCM5702 Gigabit Ethernet" }, 14401598b8dSMitsuru IWASAKI { BCOM_VENDORID, BCOM_DEVICEID_BCM5702X, 14501598b8dSMitsuru IWASAKI "Broadcom BCM5702X Gigabit Ethernet" }, 1460434d1b8SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5703, 1470434d1b8SBill Paul "Broadcom BCM5703 Gigabit Ethernet" }, 148b1265c1aSJohn Polstra { BCOM_VENDORID, BCOM_DEVICEID_BCM5703X, 149b1265c1aSJohn Polstra "Broadcom BCM5703X Gigabit Ethernet" }, 1506ac6d2c8SPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5704C, 1516ac6d2c8SPaul Saab "Broadcom BCM5704C Dual Gigabit Ethernet" }, 1526ac6d2c8SPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5704S, 1536ac6d2c8SPaul Saab "Broadcom BCM5704S Dual Gigabit Ethernet" }, 1540434d1b8SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5705, 1550434d1b8SBill Paul "Broadcom BCM5705 Gigabit Ethernet" }, 156c001ccf2SPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5705K, 157c001ccf2SPaul Saab "Broadcom BCM5705K Gigabit Ethernet" }, 1580434d1b8SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5705M, 1590434d1b8SBill Paul "Broadcom BCM5705M Gigabit Ethernet" }, 1600434d1b8SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5705M_ALT, 1610434d1b8SBill Paul "Broadcom BCM5705M Gigabit Ethernet" }, 162419c028bSPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5714C, 163419c028bSPaul Saab "Broadcom BCM5714C Gigabit Ethernet" }, 16435ca8069SPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5721, 16535ca8069SPaul Saab "Broadcom BCM5721 Gigabit Ethernet" }, 166e53d81eeSPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5750, 167e53d81eeSPaul Saab "Broadcom BCM5750 Gigabit Ethernet" }, 168e53d81eeSPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5750M, 169e53d81eeSPaul Saab "Broadcom BCM5750M Gigabit Ethernet" }, 170e53d81eeSPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5751, 171e53d81eeSPaul Saab "Broadcom BCM5751 Gigabit Ethernet" }, 172d2014b30STai-hwa Liang { BCOM_VENDORID, BCOM_DEVICEID_BCM5751M, 173d2014b30STai-hwa Liang "Broadcom BCM5751M Gigabit Ethernet" }, 174560c1670SGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5752, 175560c1670SGleb Smirnoff "Broadcom BCM5752 Gigabit Ethernet" }, 1760434d1b8SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5782, 1770434d1b8SBill Paul "Broadcom BCM5782 Gigabit Ethernet" }, 1789f71a4c2SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5788, 1799f71a4c2SBill Paul "Broadcom BCM5788 Gigabit Ethernet" }, 180c3615d48SMike Silbersack { BCOM_VENDORID, BCOM_DEVICEID_BCM5789, 181c3615d48SMike Silbersack "Broadcom BCM5789 Gigabit Ethernet" }, 1825d99c641SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5901, 1835d99c641SBill Paul "Broadcom BCM5901 Fast Ethernet" }, 1845d99c641SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5901A2, 1855d99c641SBill Paul "Broadcom BCM5901A2 Fast Ethernet" }, 18695d67482SBill Paul { SK_VENDORID, SK_DEVICEID_ALTIMA, 18795d67482SBill Paul "SysKonnect Gigabit Ethernet" }, 188586d7c2eSJohn Polstra { ALTIMA_VENDORID, ALTIMA_DEVICE_AC1000, 189586d7c2eSJohn Polstra "Altima AC1000 Gigabit Ethernet" }, 1902aae6624SBill Paul { ALTIMA_VENDORID, ALTIMA_DEVICE_AC1002, 1912aae6624SBill Paul "Altima AC1002 Gigabit Ethernet" }, 192470bd96aSJohn Polstra { ALTIMA_VENDORID, ALTIMA_DEVICE_AC9100, 193470bd96aSJohn Polstra "Altima AC9100 Gigabit Ethernet" }, 19495d67482SBill Paul { 0, 0, NULL } 19595d67482SBill Paul }; 19695d67482SBill Paul 197e51a25f8SAlfred Perlstein static int bge_probe (device_t); 198e51a25f8SAlfred Perlstein static int bge_attach (device_t); 199e51a25f8SAlfred Perlstein static int bge_detach (device_t); 20014afefa3SPawel Jakub Dawidek static int bge_suspend (device_t); 20114afefa3SPawel Jakub Dawidek static int bge_resume (device_t); 20295d67482SBill Paul static void bge_release_resources 203e51a25f8SAlfred Perlstein (struct bge_softc *); 204f41ac2beSBill Paul static void bge_dma_map_addr (void *, bus_dma_segment_t *, int, int); 205f41ac2beSBill Paul static int bge_dma_alloc (device_t); 206f41ac2beSBill Paul static void bge_dma_free (struct bge_softc *); 207f41ac2beSBill Paul 208e51a25f8SAlfred Perlstein static void bge_txeof (struct bge_softc *); 209e51a25f8SAlfred Perlstein static void bge_rxeof (struct bge_softc *); 21095d67482SBill Paul 2110f9bd73bSSam Leffler static void bge_tick_locked (struct bge_softc *); 212e51a25f8SAlfred Perlstein static void bge_tick (void *); 213e51a25f8SAlfred Perlstein static void bge_stats_update (struct bge_softc *); 2140434d1b8SBill Paul static void bge_stats_update_regs 2150434d1b8SBill Paul (struct bge_softc *); 216e51a25f8SAlfred Perlstein static int bge_encap (struct bge_softc *, struct mbuf *, 217e51a25f8SAlfred Perlstein u_int32_t *); 21895d67482SBill Paul 219e51a25f8SAlfred Perlstein static void bge_intr (void *); 2200f9bd73bSSam Leffler static void bge_start_locked (struct ifnet *); 221e51a25f8SAlfred Perlstein static void bge_start (struct ifnet *); 222e51a25f8SAlfred Perlstein static int bge_ioctl (struct ifnet *, u_long, caddr_t); 2230f9bd73bSSam Leffler static void bge_init_locked (struct bge_softc *); 224e51a25f8SAlfred Perlstein static void bge_init (void *); 225e51a25f8SAlfred Perlstein static void bge_stop (struct bge_softc *); 226e51a25f8SAlfred Perlstein static void bge_watchdog (struct ifnet *); 227e51a25f8SAlfred Perlstein static void bge_shutdown (device_t); 228e51a25f8SAlfred Perlstein static int bge_ifmedia_upd (struct ifnet *); 229e51a25f8SAlfred Perlstein static void bge_ifmedia_sts (struct ifnet *, struct ifmediareq *); 23095d67482SBill Paul 231e51a25f8SAlfred Perlstein static u_int8_t bge_eeprom_getbyte (struct bge_softc *, int, u_int8_t *); 232e51a25f8SAlfred Perlstein static int bge_read_eeprom (struct bge_softc *, caddr_t, int, int); 23395d67482SBill Paul 234e51a25f8SAlfred Perlstein static void bge_setmulti (struct bge_softc *); 23595d67482SBill Paul 236e51a25f8SAlfred Perlstein static void bge_handle_events (struct bge_softc *); 237e51a25f8SAlfred Perlstein static int bge_newbuf_std (struct bge_softc *, int, struct mbuf *); 238e51a25f8SAlfred Perlstein static int bge_newbuf_jumbo (struct bge_softc *, int, struct mbuf *); 239e51a25f8SAlfred Perlstein static int bge_init_rx_ring_std (struct bge_softc *); 240e51a25f8SAlfred Perlstein static void bge_free_rx_ring_std (struct bge_softc *); 241e51a25f8SAlfred Perlstein static int bge_init_rx_ring_jumbo (struct bge_softc *); 242e51a25f8SAlfred Perlstein static void bge_free_rx_ring_jumbo (struct bge_softc *); 243e51a25f8SAlfred Perlstein static void bge_free_tx_ring (struct bge_softc *); 244e51a25f8SAlfred Perlstein static int bge_init_tx_ring (struct bge_softc *); 24595d67482SBill Paul 246e51a25f8SAlfred Perlstein static int bge_chipinit (struct bge_softc *); 247e51a25f8SAlfred Perlstein static int bge_blockinit (struct bge_softc *); 24895d67482SBill Paul 2491b4a3b2fSPeter Wemm #ifdef notdef 250e51a25f8SAlfred Perlstein static u_int8_t bge_vpd_readbyte(struct bge_softc *, int); 251e51a25f8SAlfred Perlstein static void bge_vpd_read_res (struct bge_softc *, struct vpd_res *, int); 252e51a25f8SAlfred Perlstein static void bge_vpd_read (struct bge_softc *); 2531b4a3b2fSPeter Wemm #endif 25495d67482SBill Paul 25595d67482SBill Paul static u_int32_t bge_readmem_ind 256e51a25f8SAlfred Perlstein (struct bge_softc *, int); 257e51a25f8SAlfred Perlstein static void bge_writemem_ind (struct bge_softc *, int, int); 25895d67482SBill Paul #ifdef notdef 25995d67482SBill Paul static u_int32_t bge_readreg_ind 260e51a25f8SAlfred Perlstein (struct bge_softc *, int); 26195d67482SBill Paul #endif 262e51a25f8SAlfred Perlstein static void bge_writereg_ind (struct bge_softc *, int, int); 26395d67482SBill Paul 264e51a25f8SAlfred Perlstein static int bge_miibus_readreg (device_t, int, int); 265e51a25f8SAlfred Perlstein static int bge_miibus_writereg (device_t, int, int, int); 266e51a25f8SAlfred Perlstein static void bge_miibus_statchg (device_t); 26775719184SGleb Smirnoff #ifdef DEVICE_POLLING 26875719184SGleb Smirnoff static void bge_poll (struct ifnet *ifp, enum poll_cmd cmd, 26975719184SGleb Smirnoff int count); 27075719184SGleb Smirnoff static void bge_poll_locked (struct ifnet *ifp, enum poll_cmd cmd, 27175719184SGleb Smirnoff int count); 27275719184SGleb Smirnoff #endif 27395d67482SBill Paul 274e51a25f8SAlfred Perlstein static void bge_reset (struct bge_softc *); 275dab5cd05SOleg Bulyzhin static void bge_link_upd (struct bge_softc *); 27695d67482SBill Paul 27795d67482SBill Paul static device_method_t bge_methods[] = { 27895d67482SBill Paul /* Device interface */ 27995d67482SBill Paul DEVMETHOD(device_probe, bge_probe), 28095d67482SBill Paul DEVMETHOD(device_attach, bge_attach), 28195d67482SBill Paul DEVMETHOD(device_detach, bge_detach), 28295d67482SBill Paul DEVMETHOD(device_shutdown, bge_shutdown), 28314afefa3SPawel Jakub Dawidek DEVMETHOD(device_suspend, bge_suspend), 28414afefa3SPawel Jakub Dawidek DEVMETHOD(device_resume, bge_resume), 28595d67482SBill Paul 28695d67482SBill Paul /* bus interface */ 28795d67482SBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 28895d67482SBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 28995d67482SBill Paul 29095d67482SBill Paul /* MII interface */ 29195d67482SBill Paul DEVMETHOD(miibus_readreg, bge_miibus_readreg), 29295d67482SBill Paul DEVMETHOD(miibus_writereg, bge_miibus_writereg), 29395d67482SBill Paul DEVMETHOD(miibus_statchg, bge_miibus_statchg), 29495d67482SBill Paul 29595d67482SBill Paul { 0, 0 } 29695d67482SBill Paul }; 29795d67482SBill Paul 29895d67482SBill Paul static driver_t bge_driver = { 29995d67482SBill Paul "bge", 30095d67482SBill Paul bge_methods, 30195d67482SBill Paul sizeof(struct bge_softc) 30295d67482SBill Paul }; 30395d67482SBill Paul 30495d67482SBill Paul static devclass_t bge_devclass; 30595d67482SBill Paul 306f246e4a1SMatthew N. Dodd DRIVER_MODULE(bge, pci, bge_driver, bge_devclass, 0, 0); 30795d67482SBill Paul DRIVER_MODULE(miibus, bge, miibus_driver, miibus_devclass, 0, 0); 30895d67482SBill Paul 30995d67482SBill Paul static u_int32_t 31095d67482SBill Paul bge_readmem_ind(sc, off) 31195d67482SBill Paul struct bge_softc *sc; 31295d67482SBill Paul int off; 31395d67482SBill Paul { 31495d67482SBill Paul device_t dev; 31595d67482SBill Paul 31695d67482SBill Paul dev = sc->bge_dev; 31795d67482SBill Paul 31895d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4); 31995d67482SBill Paul return(pci_read_config(dev, BGE_PCI_MEMWIN_DATA, 4)); 32095d67482SBill Paul } 32195d67482SBill Paul 32295d67482SBill Paul static void 32395d67482SBill Paul bge_writemem_ind(sc, off, val) 32495d67482SBill Paul struct bge_softc *sc; 32595d67482SBill Paul int off, val; 32695d67482SBill Paul { 32795d67482SBill Paul device_t dev; 32895d67482SBill Paul 32995d67482SBill Paul dev = sc->bge_dev; 33095d67482SBill Paul 33195d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4); 33295d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_DATA, val, 4); 33395d67482SBill Paul 33495d67482SBill Paul return; 33595d67482SBill Paul } 33695d67482SBill Paul 33795d67482SBill Paul #ifdef notdef 33895d67482SBill Paul static u_int32_t 33995d67482SBill Paul bge_readreg_ind(sc, off) 34095d67482SBill Paul struct bge_softc *sc; 34195d67482SBill Paul int off; 34295d67482SBill Paul { 34395d67482SBill Paul device_t dev; 34495d67482SBill Paul 34595d67482SBill Paul dev = sc->bge_dev; 34695d67482SBill Paul 34795d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4); 34895d67482SBill Paul return(pci_read_config(dev, BGE_PCI_REG_DATA, 4)); 34995d67482SBill Paul } 35095d67482SBill Paul #endif 35195d67482SBill Paul 35295d67482SBill Paul static void 35395d67482SBill Paul bge_writereg_ind(sc, off, val) 35495d67482SBill Paul struct bge_softc *sc; 35595d67482SBill Paul int off, val; 35695d67482SBill Paul { 35795d67482SBill Paul device_t dev; 35895d67482SBill Paul 35995d67482SBill Paul dev = sc->bge_dev; 36095d67482SBill Paul 36195d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4); 36295d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_DATA, val, 4); 36395d67482SBill Paul 36495d67482SBill Paul return; 36595d67482SBill Paul } 36695d67482SBill Paul 367f41ac2beSBill Paul /* 368f41ac2beSBill Paul * Map a single buffer address. 369f41ac2beSBill Paul */ 370f41ac2beSBill Paul 371f41ac2beSBill Paul static void 372f41ac2beSBill Paul bge_dma_map_addr(arg, segs, nseg, error) 373f41ac2beSBill Paul void *arg; 374f41ac2beSBill Paul bus_dma_segment_t *segs; 375f41ac2beSBill Paul int nseg; 376f41ac2beSBill Paul int error; 377f41ac2beSBill Paul { 378f41ac2beSBill Paul struct bge_dmamap_arg *ctx; 379f41ac2beSBill Paul 380f41ac2beSBill Paul if (error) 381f41ac2beSBill Paul return; 382f41ac2beSBill Paul 383f41ac2beSBill Paul ctx = arg; 384f41ac2beSBill Paul 385f41ac2beSBill Paul if (nseg > ctx->bge_maxsegs) { 386f41ac2beSBill Paul ctx->bge_maxsegs = 0; 387f41ac2beSBill Paul return; 388f41ac2beSBill Paul } 389f41ac2beSBill Paul 390f41ac2beSBill Paul ctx->bge_busaddr = segs->ds_addr; 391f41ac2beSBill Paul 392f41ac2beSBill Paul return; 393f41ac2beSBill Paul } 394f41ac2beSBill Paul 3951b4a3b2fSPeter Wemm #ifdef notdef 39695d67482SBill Paul static u_int8_t 39795d67482SBill Paul bge_vpd_readbyte(sc, addr) 39895d67482SBill Paul struct bge_softc *sc; 39995d67482SBill Paul int addr; 40095d67482SBill Paul { 40195d67482SBill Paul int i; 40295d67482SBill Paul device_t dev; 40395d67482SBill Paul u_int32_t val; 40495d67482SBill Paul 40595d67482SBill Paul dev = sc->bge_dev; 40695d67482SBill Paul pci_write_config(dev, BGE_PCI_VPD_ADDR, addr, 2); 40795d67482SBill Paul for (i = 0; i < BGE_TIMEOUT * 10; i++) { 40895d67482SBill Paul DELAY(10); 40995d67482SBill Paul if (pci_read_config(dev, BGE_PCI_VPD_ADDR, 2) & BGE_VPD_FLAG) 41095d67482SBill Paul break; 41195d67482SBill Paul } 41295d67482SBill Paul 41395d67482SBill Paul if (i == BGE_TIMEOUT) { 41495d67482SBill Paul printf("bge%d: VPD read timed out\n", sc->bge_unit); 41595d67482SBill Paul return(0); 41695d67482SBill Paul } 41795d67482SBill Paul 41895d67482SBill Paul val = pci_read_config(dev, BGE_PCI_VPD_DATA, 4); 41995d67482SBill Paul 42095d67482SBill Paul return((val >> ((addr % 4) * 8)) & 0xFF); 42195d67482SBill Paul } 42295d67482SBill Paul 42395d67482SBill Paul static void 42495d67482SBill Paul bge_vpd_read_res(sc, res, addr) 42595d67482SBill Paul struct bge_softc *sc; 42695d67482SBill Paul struct vpd_res *res; 42795d67482SBill Paul int addr; 42895d67482SBill Paul { 42995d67482SBill Paul int i; 43095d67482SBill Paul u_int8_t *ptr; 43195d67482SBill Paul 43295d67482SBill Paul ptr = (u_int8_t *)res; 43395d67482SBill Paul for (i = 0; i < sizeof(struct vpd_res); i++) 43495d67482SBill Paul ptr[i] = bge_vpd_readbyte(sc, i + addr); 43595d67482SBill Paul 43695d67482SBill Paul return; 43795d67482SBill Paul } 43895d67482SBill Paul 43995d67482SBill Paul static void 44095d67482SBill Paul bge_vpd_read(sc) 44195d67482SBill Paul struct bge_softc *sc; 44295d67482SBill Paul { 44395d67482SBill Paul int pos = 0, i; 44495d67482SBill Paul struct vpd_res res; 44595d67482SBill Paul 44695d67482SBill Paul if (sc->bge_vpd_prodname != NULL) 44795d67482SBill Paul free(sc->bge_vpd_prodname, M_DEVBUF); 44895d67482SBill Paul if (sc->bge_vpd_readonly != NULL) 44995d67482SBill Paul free(sc->bge_vpd_readonly, M_DEVBUF); 45095d67482SBill Paul sc->bge_vpd_prodname = NULL; 45195d67482SBill Paul sc->bge_vpd_readonly = NULL; 45295d67482SBill Paul 45395d67482SBill Paul bge_vpd_read_res(sc, &res, pos); 45495d67482SBill Paul 45595d67482SBill Paul if (res.vr_id != VPD_RES_ID) { 45695d67482SBill Paul printf("bge%d: bad VPD resource id: expected %x got %x\n", 45795d67482SBill Paul sc->bge_unit, VPD_RES_ID, res.vr_id); 45895d67482SBill Paul return; 45995d67482SBill Paul } 46095d67482SBill Paul 46195d67482SBill Paul pos += sizeof(res); 46295d67482SBill Paul sc->bge_vpd_prodname = malloc(res.vr_len + 1, M_DEVBUF, M_NOWAIT); 46395d67482SBill Paul for (i = 0; i < res.vr_len; i++) 46495d67482SBill Paul sc->bge_vpd_prodname[i] = bge_vpd_readbyte(sc, i + pos); 46595d67482SBill Paul sc->bge_vpd_prodname[i] = '\0'; 46695d67482SBill Paul pos += i; 46795d67482SBill Paul 46895d67482SBill Paul bge_vpd_read_res(sc, &res, pos); 46995d67482SBill Paul 47095d67482SBill Paul if (res.vr_id != VPD_RES_READ) { 47195d67482SBill Paul printf("bge%d: bad VPD resource id: expected %x got %x\n", 47295d67482SBill Paul sc->bge_unit, VPD_RES_READ, res.vr_id); 47395d67482SBill Paul return; 47495d67482SBill Paul } 47595d67482SBill Paul 47695d67482SBill Paul pos += sizeof(res); 47795d67482SBill Paul sc->bge_vpd_readonly = malloc(res.vr_len, M_DEVBUF, M_NOWAIT); 47895d67482SBill Paul for (i = 0; i < res.vr_len + 1; i++) 47995d67482SBill Paul sc->bge_vpd_readonly[i] = bge_vpd_readbyte(sc, i + pos); 48095d67482SBill Paul 48195d67482SBill Paul return; 48295d67482SBill Paul } 4831b4a3b2fSPeter Wemm #endif 48495d67482SBill Paul 48595d67482SBill Paul /* 48695d67482SBill Paul * Read a byte of data stored in the EEPROM at address 'addr.' The 48795d67482SBill Paul * BCM570x supports both the traditional bitbang interface and an 48895d67482SBill Paul * auto access interface for reading the EEPROM. We use the auto 48995d67482SBill Paul * access method. 49095d67482SBill Paul */ 49195d67482SBill Paul static u_int8_t 49295d67482SBill Paul bge_eeprom_getbyte(sc, addr, dest) 49395d67482SBill Paul struct bge_softc *sc; 49495d67482SBill Paul int addr; 49595d67482SBill Paul u_int8_t *dest; 49695d67482SBill Paul { 49795d67482SBill Paul int i; 49895d67482SBill Paul u_int32_t byte = 0; 49995d67482SBill Paul 50095d67482SBill Paul /* 50195d67482SBill Paul * Enable use of auto EEPROM access so we can avoid 50295d67482SBill Paul * having to use the bitbang method. 50395d67482SBill Paul */ 50495d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_AUTO_EEPROM); 50595d67482SBill Paul 50695d67482SBill Paul /* Reset the EEPROM, load the clock period. */ 50795d67482SBill Paul CSR_WRITE_4(sc, BGE_EE_ADDR, 50895d67482SBill Paul BGE_EEADDR_RESET|BGE_EEHALFCLK(BGE_HALFCLK_384SCL)); 50995d67482SBill Paul DELAY(20); 51095d67482SBill Paul 51195d67482SBill Paul /* Issue the read EEPROM command. */ 51295d67482SBill Paul CSR_WRITE_4(sc, BGE_EE_ADDR, BGE_EE_READCMD | addr); 51395d67482SBill Paul 51495d67482SBill Paul /* Wait for completion */ 51595d67482SBill Paul for(i = 0; i < BGE_TIMEOUT * 10; i++) { 51695d67482SBill Paul DELAY(10); 51795d67482SBill Paul if (CSR_READ_4(sc, BGE_EE_ADDR) & BGE_EEADDR_DONE) 51895d67482SBill Paul break; 51995d67482SBill Paul } 52095d67482SBill Paul 52195d67482SBill Paul if (i == BGE_TIMEOUT) { 52295d67482SBill Paul printf("bge%d: eeprom read timed out\n", sc->bge_unit); 52395d67482SBill Paul return(0); 52495d67482SBill Paul } 52595d67482SBill Paul 52695d67482SBill Paul /* Get result. */ 52795d67482SBill Paul byte = CSR_READ_4(sc, BGE_EE_DATA); 52895d67482SBill Paul 52995d67482SBill Paul *dest = (byte >> ((addr % 4) * 8)) & 0xFF; 53095d67482SBill Paul 53195d67482SBill Paul return(0); 53295d67482SBill Paul } 53395d67482SBill Paul 53495d67482SBill Paul /* 53595d67482SBill Paul * Read a sequence of bytes from the EEPROM. 53695d67482SBill Paul */ 53795d67482SBill Paul static int 53895d67482SBill Paul bge_read_eeprom(sc, dest, off, cnt) 53995d67482SBill Paul struct bge_softc *sc; 54095d67482SBill Paul caddr_t dest; 54195d67482SBill Paul int off; 54295d67482SBill Paul int cnt; 54395d67482SBill Paul { 54495d67482SBill Paul int err = 0, i; 54595d67482SBill Paul u_int8_t byte = 0; 54695d67482SBill Paul 54795d67482SBill Paul for (i = 0; i < cnt; i++) { 54895d67482SBill Paul err = bge_eeprom_getbyte(sc, off + i, &byte); 54995d67482SBill Paul if (err) 55095d67482SBill Paul break; 55195d67482SBill Paul *(dest + i) = byte; 55295d67482SBill Paul } 55395d67482SBill Paul 55495d67482SBill Paul return(err ? 1 : 0); 55595d67482SBill Paul } 55695d67482SBill Paul 55795d67482SBill Paul static int 55895d67482SBill Paul bge_miibus_readreg(dev, phy, reg) 55995d67482SBill Paul device_t dev; 56095d67482SBill Paul int phy, reg; 56195d67482SBill Paul { 56295d67482SBill Paul struct bge_softc *sc; 56337ceeb4dSPaul Saab u_int32_t val, autopoll; 56495d67482SBill Paul int i; 56595d67482SBill Paul 56695d67482SBill Paul sc = device_get_softc(dev); 56795d67482SBill Paul 5680434d1b8SBill Paul /* 5690434d1b8SBill Paul * Broadcom's own driver always assumes the internal 5700434d1b8SBill Paul * PHY is at GMII address 1. On some chips, the PHY responds 5710434d1b8SBill Paul * to accesses at all addresses, which could cause us to 5720434d1b8SBill Paul * bogusly attach the PHY 32 times at probe type. Always 5730434d1b8SBill Paul * restricting the lookup to address 1 is simpler than 5740434d1b8SBill Paul * trying to figure out which chips revisions should be 5750434d1b8SBill Paul * special-cased. 5760434d1b8SBill Paul */ 577b1265c1aSJohn Polstra if (phy != 1) 57898b28ee5SBill Paul return(0); 57998b28ee5SBill Paul 58037ceeb4dSPaul Saab /* Reading with autopolling on may trigger PCI errors */ 58137ceeb4dSPaul Saab autopoll = CSR_READ_4(sc, BGE_MI_MODE); 58237ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 58337ceeb4dSPaul Saab BGE_CLRBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 58437ceeb4dSPaul Saab DELAY(40); 58537ceeb4dSPaul Saab } 58637ceeb4dSPaul Saab 58795d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_READ|BGE_MICOMM_BUSY| 58895d67482SBill Paul BGE_MIPHY(phy)|BGE_MIREG(reg)); 58995d67482SBill Paul 59095d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 59195d67482SBill Paul val = CSR_READ_4(sc, BGE_MI_COMM); 59295d67482SBill Paul if (!(val & BGE_MICOMM_BUSY)) 59395d67482SBill Paul break; 59495d67482SBill Paul } 59595d67482SBill Paul 59695d67482SBill Paul if (i == BGE_TIMEOUT) { 59795d67482SBill Paul printf("bge%d: PHY read timed out\n", sc->bge_unit); 59837ceeb4dSPaul Saab val = 0; 59937ceeb4dSPaul Saab goto done; 60095d67482SBill Paul } 60195d67482SBill Paul 60295d67482SBill Paul val = CSR_READ_4(sc, BGE_MI_COMM); 60395d67482SBill Paul 60437ceeb4dSPaul Saab done: 60537ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 60637ceeb4dSPaul Saab BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 60737ceeb4dSPaul Saab DELAY(40); 60837ceeb4dSPaul Saab } 60937ceeb4dSPaul Saab 61095d67482SBill Paul if (val & BGE_MICOMM_READFAIL) 61195d67482SBill Paul return(0); 61295d67482SBill Paul 61395d67482SBill Paul return(val & 0xFFFF); 61495d67482SBill Paul } 61595d67482SBill Paul 61695d67482SBill Paul static int 61795d67482SBill Paul bge_miibus_writereg(dev, phy, reg, val) 61895d67482SBill Paul device_t dev; 61995d67482SBill Paul int phy, reg, val; 62095d67482SBill Paul { 62195d67482SBill Paul struct bge_softc *sc; 62237ceeb4dSPaul Saab u_int32_t autopoll; 62395d67482SBill Paul int i; 62495d67482SBill Paul 62595d67482SBill Paul sc = device_get_softc(dev); 62695d67482SBill Paul 62737ceeb4dSPaul Saab /* Reading with autopolling on may trigger PCI errors */ 62837ceeb4dSPaul Saab autopoll = CSR_READ_4(sc, BGE_MI_MODE); 62937ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 63037ceeb4dSPaul Saab BGE_CLRBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 63137ceeb4dSPaul Saab DELAY(40); 63237ceeb4dSPaul Saab } 63337ceeb4dSPaul Saab 63495d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_WRITE|BGE_MICOMM_BUSY| 63595d67482SBill Paul BGE_MIPHY(phy)|BGE_MIREG(reg)|val); 63695d67482SBill Paul 63795d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 63895d67482SBill Paul if (!(CSR_READ_4(sc, BGE_MI_COMM) & BGE_MICOMM_BUSY)) 63995d67482SBill Paul break; 64095d67482SBill Paul } 64195d67482SBill Paul 64237ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 64337ceeb4dSPaul Saab BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 64437ceeb4dSPaul Saab DELAY(40); 64537ceeb4dSPaul Saab } 64637ceeb4dSPaul Saab 64795d67482SBill Paul if (i == BGE_TIMEOUT) { 64895d67482SBill Paul printf("bge%d: PHY read timed out\n", sc->bge_unit); 64995d67482SBill Paul return(0); 65095d67482SBill Paul } 65195d67482SBill Paul 65295d67482SBill Paul return(0); 65395d67482SBill Paul } 65495d67482SBill Paul 65595d67482SBill Paul static void 65695d67482SBill Paul bge_miibus_statchg(dev) 65795d67482SBill Paul device_t dev; 65895d67482SBill Paul { 65995d67482SBill Paul struct bge_softc *sc; 66095d67482SBill Paul struct mii_data *mii; 66195d67482SBill Paul 66295d67482SBill Paul sc = device_get_softc(dev); 66395d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 66495d67482SBill Paul 66595d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_PORTMODE); 666b418ad5cSPoul-Henning Kamp if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T) { 66795d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_GMII); 66895d67482SBill Paul } else { 66995d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_MII); 67095d67482SBill Paul } 67195d67482SBill Paul 67295d67482SBill Paul if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX) { 67395d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX); 67495d67482SBill Paul } else { 67595d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX); 67695d67482SBill Paul } 67795d67482SBill Paul 67895d67482SBill Paul return; 67995d67482SBill Paul } 68095d67482SBill Paul 68195d67482SBill Paul /* 68295d67482SBill Paul * Handle events that have triggered interrupts. 68395d67482SBill Paul */ 68495d67482SBill Paul static void 68595d67482SBill Paul bge_handle_events(sc) 68695d67482SBill Paul struct bge_softc *sc; 68795d67482SBill Paul { 68895d67482SBill Paul 68995d67482SBill Paul return; 69095d67482SBill Paul } 69195d67482SBill Paul 69295d67482SBill Paul /* 69395d67482SBill Paul * Intialize a standard receive ring descriptor. 69495d67482SBill Paul */ 69595d67482SBill Paul static int 69695d67482SBill Paul bge_newbuf_std(sc, i, m) 69795d67482SBill Paul struct bge_softc *sc; 69895d67482SBill Paul int i; 69995d67482SBill Paul struct mbuf *m; 70095d67482SBill Paul { 70195d67482SBill Paul struct mbuf *m_new = NULL; 70295d67482SBill Paul struct bge_rx_bd *r; 703f41ac2beSBill Paul struct bge_dmamap_arg ctx; 704f41ac2beSBill Paul int error; 70595d67482SBill Paul 70695d67482SBill Paul if (m == NULL) { 707a163d034SWarner Losh MGETHDR(m_new, M_DONTWAIT, MT_DATA); 70895d67482SBill Paul if (m_new == NULL) { 70995d67482SBill Paul return(ENOBUFS); 71095d67482SBill Paul } 71195d67482SBill Paul 712a163d034SWarner Losh MCLGET(m_new, M_DONTWAIT); 71395d67482SBill Paul if (!(m_new->m_flags & M_EXT)) { 71495d67482SBill Paul m_freem(m_new); 71595d67482SBill Paul return(ENOBUFS); 71695d67482SBill Paul } 71795d67482SBill Paul m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 71895d67482SBill Paul } else { 71995d67482SBill Paul m_new = m; 72095d67482SBill Paul m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 72195d67482SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 72295d67482SBill Paul } 72395d67482SBill Paul 724e255b776SJohn Polstra if (!sc->bge_rx_alignment_bug) 72595d67482SBill Paul m_adj(m_new, ETHER_ALIGN); 72695d67482SBill Paul sc->bge_cdata.bge_rx_std_chain[i] = m_new; 727f41ac2beSBill Paul r = &sc->bge_ldata.bge_rx_std_ring[i]; 728f41ac2beSBill Paul ctx.bge_maxsegs = 1; 729f41ac2beSBill Paul ctx.sc = sc; 730f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_mtag, 731f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i], mtod(m_new, void *), 732f41ac2beSBill Paul m_new->m_len, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 733f41ac2beSBill Paul if (error || ctx.bge_maxsegs == 0) { 734f7cea149SGleb Smirnoff if (m == NULL) { 735f7cea149SGleb Smirnoff sc->bge_cdata.bge_rx_std_chain[i] = NULL; 736f41ac2beSBill Paul m_freem(m_new); 737f7cea149SGleb Smirnoff } 738f41ac2beSBill Paul return(ENOMEM); 739f41ac2beSBill Paul } 740e907febfSPyun YongHyeon r->bge_addr.bge_addr_lo = BGE_ADDR_LO(ctx.bge_busaddr); 741e907febfSPyun YongHyeon r->bge_addr.bge_addr_hi = BGE_ADDR_HI(ctx.bge_busaddr); 742e907febfSPyun YongHyeon r->bge_flags = BGE_RXBDFLAG_END; 743e907febfSPyun YongHyeon r->bge_len = m_new->m_len; 744e907febfSPyun YongHyeon r->bge_idx = i; 745f41ac2beSBill Paul 746f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_mtag, 747f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i], 748f41ac2beSBill Paul BUS_DMASYNC_PREREAD); 74995d67482SBill Paul 75095d67482SBill Paul return(0); 75195d67482SBill Paul } 75295d67482SBill Paul 75395d67482SBill Paul /* 75495d67482SBill Paul * Initialize a jumbo receive ring descriptor. This allocates 75595d67482SBill Paul * a jumbo buffer from the pool managed internally by the driver. 75695d67482SBill Paul */ 75795d67482SBill Paul static int 75895d67482SBill Paul bge_newbuf_jumbo(sc, i, m) 75995d67482SBill Paul struct bge_softc *sc; 76095d67482SBill Paul int i; 76195d67482SBill Paul struct mbuf *m; 76295d67482SBill Paul { 7631be6acb7SGleb Smirnoff bus_dma_segment_t segs[BGE_NSEG_JUMBO]; 7641be6acb7SGleb Smirnoff struct bge_extrx_bd *r; 76595d67482SBill Paul struct mbuf *m_new = NULL; 7661be6acb7SGleb Smirnoff int nsegs; 767f41ac2beSBill Paul int error; 76895d67482SBill Paul 76995d67482SBill Paul if (m == NULL) { 770a163d034SWarner Losh MGETHDR(m_new, M_DONTWAIT, MT_DATA); 7711be6acb7SGleb Smirnoff if (m_new == NULL) 77295d67482SBill Paul return(ENOBUFS); 77395d67482SBill Paul 7741be6acb7SGleb Smirnoff m_cljget(m_new, M_DONTWAIT, MJUM9BYTES); 7751be6acb7SGleb Smirnoff if (!(m_new->m_flags & M_EXT)) { 77695d67482SBill Paul m_freem(m_new); 77795d67482SBill Paul return(ENOBUFS); 77895d67482SBill Paul } 7791be6acb7SGleb Smirnoff m_new->m_len = m_new->m_pkthdr.len = MJUM9BYTES; 78095d67482SBill Paul } else { 78195d67482SBill Paul m_new = m; 7821be6acb7SGleb Smirnoff m_new->m_len = m_new->m_pkthdr.len = MJUM9BYTES; 78395d67482SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 78495d67482SBill Paul } 78595d67482SBill Paul 786e255b776SJohn Polstra if (!sc->bge_rx_alignment_bug) 78795d67482SBill Paul m_adj(m_new, ETHER_ALIGN); 7881be6acb7SGleb Smirnoff 7891be6acb7SGleb Smirnoff error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_mtag_jumbo, 7901be6acb7SGleb Smirnoff sc->bge_cdata.bge_rx_jumbo_dmamap[i], 7911be6acb7SGleb Smirnoff m_new, segs, &nsegs, BUS_DMA_NOWAIT); 7921be6acb7SGleb Smirnoff if (error) { 7931be6acb7SGleb Smirnoff if (m == NULL) 794f41ac2beSBill Paul m_freem(m_new); 7951be6acb7SGleb Smirnoff return(error); 796f7cea149SGleb Smirnoff } 7971be6acb7SGleb Smirnoff KASSERT(nsegs == BGE_NSEG_JUMBO, ("%s: %d segments", __func__, nsegs)); 7981be6acb7SGleb Smirnoff 7991be6acb7SGleb Smirnoff sc->bge_cdata.bge_rx_jumbo_chain[i] = m_new; 8001be6acb7SGleb Smirnoff 8011be6acb7SGleb Smirnoff /* 8021be6acb7SGleb Smirnoff * Fill in the extended RX buffer descriptor. 8031be6acb7SGleb Smirnoff */ 8041be6acb7SGleb Smirnoff r = &sc->bge_ldata.bge_rx_jumbo_ring[i]; 805e907febfSPyun YongHyeon r->bge_addr0.bge_addr_lo = BGE_ADDR_LO(segs[0].ds_addr); 806e907febfSPyun YongHyeon r->bge_addr0.bge_addr_hi = BGE_ADDR_HI(segs[0].ds_addr); 807e907febfSPyun YongHyeon r->bge_len0 = segs[0].ds_len; 808e907febfSPyun YongHyeon r->bge_addr1.bge_addr_lo = BGE_ADDR_LO(segs[1].ds_addr); 809e907febfSPyun YongHyeon r->bge_addr1.bge_addr_hi = BGE_ADDR_HI(segs[1].ds_addr); 810e907febfSPyun YongHyeon r->bge_len1 = segs[1].ds_len; 811e907febfSPyun YongHyeon r->bge_addr2.bge_addr_lo = BGE_ADDR_LO(segs[2].ds_addr); 812e907febfSPyun YongHyeon r->bge_addr2.bge_addr_hi = BGE_ADDR_HI(segs[2].ds_addr); 813e907febfSPyun YongHyeon r->bge_len2 = segs[2].ds_len; 814e907febfSPyun YongHyeon r->bge_len3 = 0; 815e907febfSPyun YongHyeon r->bge_flags = BGE_RXBDFLAG_JUMBO_RING|BGE_RXBDFLAG_END; 816e907febfSPyun YongHyeon r->bge_idx = i; 817f41ac2beSBill Paul 818f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_mtag, 819f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[i], 820f41ac2beSBill Paul BUS_DMASYNC_PREREAD); 82195d67482SBill Paul 82295d67482SBill Paul return (0); 82395d67482SBill Paul } 82495d67482SBill Paul 82595d67482SBill Paul /* 82695d67482SBill Paul * The standard receive ring has 512 entries in it. At 2K per mbuf cluster, 82795d67482SBill Paul * that's 1MB or memory, which is a lot. For now, we fill only the first 82895d67482SBill Paul * 256 ring entries and hope that our CPU is fast enough to keep up with 82995d67482SBill Paul * the NIC. 83095d67482SBill Paul */ 83195d67482SBill Paul static int 83295d67482SBill Paul bge_init_rx_ring_std(sc) 83395d67482SBill Paul struct bge_softc *sc; 83495d67482SBill Paul { 83595d67482SBill Paul int i; 83695d67482SBill Paul 83795d67482SBill Paul for (i = 0; i < BGE_SSLOTS; i++) { 83895d67482SBill Paul if (bge_newbuf_std(sc, i, NULL) == ENOBUFS) 83995d67482SBill Paul return(ENOBUFS); 84095d67482SBill Paul }; 84195d67482SBill Paul 842f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 843f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, 844f41ac2beSBill Paul BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); 845f41ac2beSBill Paul 84695d67482SBill Paul sc->bge_std = i - 1; 84795d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std); 84895d67482SBill Paul 84995d67482SBill Paul return(0); 85095d67482SBill Paul } 85195d67482SBill Paul 85295d67482SBill Paul static void 85395d67482SBill Paul bge_free_rx_ring_std(sc) 85495d67482SBill Paul struct bge_softc *sc; 85595d67482SBill Paul { 85695d67482SBill Paul int i; 85795d67482SBill Paul 85895d67482SBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 85995d67482SBill Paul if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) { 86095d67482SBill Paul m_freem(sc->bge_cdata.bge_rx_std_chain[i]); 86195d67482SBill Paul sc->bge_cdata.bge_rx_std_chain[i] = NULL; 862f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag, 863f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i]); 86495d67482SBill Paul } 865f41ac2beSBill Paul bzero((char *)&sc->bge_ldata.bge_rx_std_ring[i], 86695d67482SBill Paul sizeof(struct bge_rx_bd)); 86795d67482SBill Paul } 86895d67482SBill Paul 86995d67482SBill Paul return; 87095d67482SBill Paul } 87195d67482SBill Paul 87295d67482SBill Paul static int 87395d67482SBill Paul bge_init_rx_ring_jumbo(sc) 87495d67482SBill Paul struct bge_softc *sc; 87595d67482SBill Paul { 87695d67482SBill Paul struct bge_rcb *rcb; 8771be6acb7SGleb Smirnoff int i; 87895d67482SBill Paul 87995d67482SBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 88095d67482SBill Paul if (bge_newbuf_jumbo(sc, i, NULL) == ENOBUFS) 88195d67482SBill Paul return(ENOBUFS); 88295d67482SBill Paul }; 88395d67482SBill Paul 884f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 885f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 886f41ac2beSBill Paul BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); 887f41ac2beSBill Paul 88895d67482SBill Paul sc->bge_jumbo = i - 1; 88995d67482SBill Paul 890f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb; 8911be6acb7SGleb Smirnoff rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0, 8921be6acb7SGleb Smirnoff BGE_RCB_FLAG_USE_EXT_RX_BD); 89367111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags); 89495d67482SBill Paul 89595d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo); 89695d67482SBill Paul 89795d67482SBill Paul return(0); 89895d67482SBill Paul } 89995d67482SBill Paul 90095d67482SBill Paul static void 90195d67482SBill Paul bge_free_rx_ring_jumbo(sc) 90295d67482SBill Paul struct bge_softc *sc; 90395d67482SBill Paul { 90495d67482SBill Paul int i; 90595d67482SBill Paul 90695d67482SBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 90795d67482SBill Paul if (sc->bge_cdata.bge_rx_jumbo_chain[i] != NULL) { 90895d67482SBill Paul m_freem(sc->bge_cdata.bge_rx_jumbo_chain[i]); 90995d67482SBill Paul sc->bge_cdata.bge_rx_jumbo_chain[i] = NULL; 910f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo, 911f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 91295d67482SBill Paul } 913f41ac2beSBill Paul bzero((char *)&sc->bge_ldata.bge_rx_jumbo_ring[i], 9141be6acb7SGleb Smirnoff sizeof(struct bge_extrx_bd)); 91595d67482SBill Paul } 91695d67482SBill Paul 91795d67482SBill Paul return; 91895d67482SBill Paul } 91995d67482SBill Paul 92095d67482SBill Paul static void 92195d67482SBill Paul bge_free_tx_ring(sc) 92295d67482SBill Paul struct bge_softc *sc; 92395d67482SBill Paul { 92495d67482SBill Paul int i; 92595d67482SBill Paul 926f41ac2beSBill Paul if (sc->bge_ldata.bge_tx_ring == NULL) 92795d67482SBill Paul return; 92895d67482SBill Paul 92995d67482SBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 93095d67482SBill Paul if (sc->bge_cdata.bge_tx_chain[i] != NULL) { 93195d67482SBill Paul m_freem(sc->bge_cdata.bge_tx_chain[i]); 93295d67482SBill Paul sc->bge_cdata.bge_tx_chain[i] = NULL; 933f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag, 934f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[i]); 93595d67482SBill Paul } 936f41ac2beSBill Paul bzero((char *)&sc->bge_ldata.bge_tx_ring[i], 93795d67482SBill Paul sizeof(struct bge_tx_bd)); 93895d67482SBill Paul } 93995d67482SBill Paul 94095d67482SBill Paul return; 94195d67482SBill Paul } 94295d67482SBill Paul 94395d67482SBill Paul static int 94495d67482SBill Paul bge_init_tx_ring(sc) 94595d67482SBill Paul struct bge_softc *sc; 94695d67482SBill Paul { 94795d67482SBill Paul sc->bge_txcnt = 0; 94895d67482SBill Paul sc->bge_tx_saved_considx = 0; 9493927098fSPaul Saab 95095d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, 0); 9513927098fSPaul Saab /* 5700 b2 errata */ 952e0ced696SPaul Saab if (sc->bge_chiprev == BGE_CHIPREV_5700_BX) 9533927098fSPaul Saab CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, 0); 9543927098fSPaul Saab 9553927098fSPaul Saab CSR_WRITE_4(sc, BGE_MBX_TX_NIC_PROD0_LO, 0); 9563927098fSPaul Saab /* 5700 b2 errata */ 957e0ced696SPaul Saab if (sc->bge_chiprev == BGE_CHIPREV_5700_BX) 95895d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_TX_NIC_PROD0_LO, 0); 95995d67482SBill Paul 96095d67482SBill Paul return(0); 96195d67482SBill Paul } 96295d67482SBill Paul 96395d67482SBill Paul static void 96495d67482SBill Paul bge_setmulti(sc) 96595d67482SBill Paul struct bge_softc *sc; 96695d67482SBill Paul { 96795d67482SBill Paul struct ifnet *ifp; 96895d67482SBill Paul struct ifmultiaddr *ifma; 96995d67482SBill Paul u_int32_t hashes[4] = { 0, 0, 0, 0 }; 97095d67482SBill Paul int h, i; 97195d67482SBill Paul 9720f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 9730f9bd73bSSam Leffler 974fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 97595d67482SBill Paul 97695d67482SBill Paul if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) { 97795d67482SBill Paul for (i = 0; i < 4; i++) 97895d67482SBill Paul CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0xFFFFFFFF); 97995d67482SBill Paul return; 98095d67482SBill Paul } 98195d67482SBill Paul 98295d67482SBill Paul /* First, zot all the existing filters. */ 98395d67482SBill Paul for (i = 0; i < 4; i++) 98495d67482SBill Paul CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0); 98595d67482SBill Paul 98695d67482SBill Paul /* Now program new ones. */ 98713b203d0SRobert Watson IF_ADDR_LOCK(ifp); 98895d67482SBill Paul TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 98995d67482SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 99095d67482SBill Paul continue; 9910e939c0cSChristian Weisgerber h = ether_crc32_le(LLADDR((struct sockaddr_dl *) 9920e939c0cSChristian Weisgerber ifma->ifma_addr), ETHER_ADDR_LEN) & 0x7F; 99395d67482SBill Paul hashes[(h & 0x60) >> 5] |= 1 << (h & 0x1F); 99495d67482SBill Paul } 99513b203d0SRobert Watson IF_ADDR_UNLOCK(ifp); 99695d67482SBill Paul 99795d67482SBill Paul for (i = 0; i < 4; i++) 99895d67482SBill Paul CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), hashes[i]); 99995d67482SBill Paul 100095d67482SBill Paul return; 100195d67482SBill Paul } 100295d67482SBill Paul 100395d67482SBill Paul /* 100495d67482SBill Paul * Do endian, PCI and DMA initialization. Also check the on-board ROM 100595d67482SBill Paul * self-test results. 100695d67482SBill Paul */ 100795d67482SBill Paul static int 100895d67482SBill Paul bge_chipinit(sc) 100995d67482SBill Paul struct bge_softc *sc; 101095d67482SBill Paul { 101195d67482SBill Paul int i; 10125cba12d3SPaul Saab u_int32_t dma_rw_ctl; 101395d67482SBill Paul 1014e907febfSPyun YongHyeon /* Set endian type before we access any non-PCI registers. */ 1015e907febfSPyun YongHyeon pci_write_config(sc->bge_dev, BGE_PCI_MISC_CTL, BGE_INIT, 4); 101695d67482SBill Paul 101795d67482SBill Paul /* 101895d67482SBill Paul * Check the 'ROM failed' bit on the RX CPU to see if 101995d67482SBill Paul * self-tests passed. 102095d67482SBill Paul */ 102195d67482SBill Paul if (CSR_READ_4(sc, BGE_RXCPU_MODE) & BGE_RXCPUMODE_ROMFAIL) { 102295d67482SBill Paul printf("bge%d: RX CPU self-diagnostics failed!\n", 102395d67482SBill Paul sc->bge_unit); 102495d67482SBill Paul return(ENODEV); 102595d67482SBill Paul } 102695d67482SBill Paul 102795d67482SBill Paul /* Clear the MAC control register */ 102895d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, 0); 102995d67482SBill Paul 103095d67482SBill Paul /* 103195d67482SBill Paul * Clear the MAC statistics block in the NIC's 103295d67482SBill Paul * internal memory. 103395d67482SBill Paul */ 103495d67482SBill Paul for (i = BGE_STATS_BLOCK; 103595d67482SBill Paul i < BGE_STATS_BLOCK_END + 1; i += sizeof(u_int32_t)) 103695d67482SBill Paul BGE_MEMWIN_WRITE(sc, i, 0); 103795d67482SBill Paul 103895d67482SBill Paul for (i = BGE_STATUS_BLOCK; 103995d67482SBill Paul i < BGE_STATUS_BLOCK_END + 1; i += sizeof(u_int32_t)) 104095d67482SBill Paul BGE_MEMWIN_WRITE(sc, i, 0); 104195d67482SBill Paul 104295d67482SBill Paul /* Set up the PCI DMA control register. */ 1043e53d81eeSPaul Saab if (sc->bge_pcie) { 1044e53d81eeSPaul Saab dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD | 1045e53d81eeSPaul Saab (0xf << BGE_PCIDMARWCTL_RD_WAT_SHIFT) | 1046e53d81eeSPaul Saab (0x2 << BGE_PCIDMARWCTL_WR_WAT_SHIFT); 1047e53d81eeSPaul Saab } else if (pci_read_config(sc->bge_dev, BGE_PCI_PCISTATE, 4) & 10488287860eSJohn Polstra BGE_PCISTATE_PCI_BUSMODE) { 10498287860eSJohn Polstra /* Conventional PCI bus */ 10505cba12d3SPaul Saab dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD | 10515cba12d3SPaul Saab (0x7 << BGE_PCIDMARWCTL_RD_WAT_SHIFT) | 10525cba12d3SPaul Saab (0x7 << BGE_PCIDMARWCTL_WR_WAT_SHIFT) | 10535cba12d3SPaul Saab (0x0F); 10548287860eSJohn Polstra } else { 10558287860eSJohn Polstra /* PCI-X bus */ 10565cba12d3SPaul Saab /* 10575cba12d3SPaul Saab * The 5704 uses a different encoding of read/write 10585cba12d3SPaul Saab * watermarks. 10595cba12d3SPaul Saab */ 1060e0ced696SPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5704) 10615cba12d3SPaul Saab dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD | 10625cba12d3SPaul Saab (0x7 << BGE_PCIDMARWCTL_RD_WAT_SHIFT) | 10635cba12d3SPaul Saab (0x3 << BGE_PCIDMARWCTL_WR_WAT_SHIFT); 10645cba12d3SPaul Saab else 10655cba12d3SPaul Saab dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD | 10665cba12d3SPaul Saab (0x3 << BGE_PCIDMARWCTL_RD_WAT_SHIFT) | 10675cba12d3SPaul Saab (0x3 << BGE_PCIDMARWCTL_WR_WAT_SHIFT) | 10685cba12d3SPaul Saab (0x0F); 10695cba12d3SPaul Saab 10705cba12d3SPaul Saab /* 10715cba12d3SPaul Saab * 5703 and 5704 need ONEDMA_AT_ONCE as a workaround 10725cba12d3SPaul Saab * for hardware bugs. 10735cba12d3SPaul Saab */ 1074e0ced696SPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5703 || 1075e0ced696SPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5704) { 10765cba12d3SPaul Saab u_int32_t tmp; 10775cba12d3SPaul Saab 10785cba12d3SPaul Saab tmp = CSR_READ_4(sc, BGE_PCI_CLKCTL) & 0x1f; 10795cba12d3SPaul Saab if (tmp == 0x6 || tmp == 0x7) 10805cba12d3SPaul Saab dma_rw_ctl |= BGE_PCIDMARWCTL_ONEDMA_ATONCE; 10818287860eSJohn Polstra } 10825cba12d3SPaul Saab } 10835cba12d3SPaul Saab 1084e0ced696SPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5703 || 10850434d1b8SBill Paul sc->bge_asicrev == BGE_ASICREV_BCM5704 || 1086e53d81eeSPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5705 || 1087e53d81eeSPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5750) 10885cba12d3SPaul Saab dma_rw_ctl &= ~BGE_PCIDMARWCTL_MINDMA; 10895cba12d3SPaul Saab pci_write_config(sc->bge_dev, BGE_PCI_DMA_RW_CTL, dma_rw_ctl, 4); 109095d67482SBill Paul 109195d67482SBill Paul /* 109295d67482SBill Paul * Set up general mode register. 109395d67482SBill Paul */ 1094e907febfSPyun YongHyeon CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS| 109595d67482SBill Paul BGE_MODECTL_MAC_ATTN_INTR|BGE_MODECTL_HOST_SEND_BDS| 1096e446dc86SPaul Saab BGE_MODECTL_TX_NO_PHDR_CSUM|BGE_MODECTL_RX_NO_PHDR_CSUM); 109795d67482SBill Paul 109895d67482SBill Paul /* 1099ea13bdd5SJohn Polstra * Disable memory write invalidate. Apparently it is not supported 1100ea13bdd5SJohn Polstra * properly by these devices. 110195d67482SBill Paul */ 1102ea13bdd5SJohn Polstra PCI_CLRBIT(sc->bge_dev, BGE_PCI_CMD, PCIM_CMD_MWIEN, 4); 110395d67482SBill Paul 110495d67482SBill Paul #ifdef __brokenalpha__ 110595d67482SBill Paul /* 110695d67482SBill Paul * Must insure that we do not cross an 8K (bytes) boundary 110795d67482SBill Paul * for DMA reads. Our highest limit is 1K bytes. This is a 110895d67482SBill Paul * restriction on some ALPHA platforms with early revision 110995d67482SBill Paul * 21174 PCI chipsets, such as the AlphaPC 164lx 111095d67482SBill Paul */ 111162f1ea9cSJohn Polstra PCI_SETBIT(sc->bge_dev, BGE_PCI_DMA_RW_CTL, 111262f1ea9cSJohn Polstra BGE_PCI_READ_BNDRY_1024BYTES, 4); 111395d67482SBill Paul #endif 111495d67482SBill Paul 111595d67482SBill Paul /* Set the timer prescaler (always 66Mhz) */ 111695d67482SBill Paul CSR_WRITE_4(sc, BGE_MISC_CFG, 65 << 1/*BGE_32BITTIME_66MHZ*/); 111795d67482SBill Paul 111895d67482SBill Paul return(0); 111995d67482SBill Paul } 112095d67482SBill Paul 112195d67482SBill Paul static int 112295d67482SBill Paul bge_blockinit(sc) 112395d67482SBill Paul struct bge_softc *sc; 112495d67482SBill Paul { 112595d67482SBill Paul struct bge_rcb *rcb; 1126e907febfSPyun YongHyeon bus_size_t vrcb; 1127e907febfSPyun YongHyeon bge_hostaddr taddr; 112895d67482SBill Paul int i; 112995d67482SBill Paul 113095d67482SBill Paul /* 113195d67482SBill Paul * Initialize the memory window pointer register so that 113295d67482SBill Paul * we can access the first 32K of internal NIC RAM. This will 113395d67482SBill Paul * allow us to set up the TX send ring RCBs and the RX return 113495d67482SBill Paul * ring RCBs, plus other things which live in NIC memory. 113595d67482SBill Paul */ 113695d67482SBill Paul CSR_WRITE_4(sc, BGE_PCI_MEMWIN_BASEADDR, 0); 113795d67482SBill Paul 1138822f63fcSBill Paul /* Note: the BCM5704 has a smaller mbuf space than other chips. */ 1139822f63fcSBill Paul 11405dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1141e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 114295d67482SBill Paul /* Configure mbuf memory pool */ 114395d67482SBill Paul if (sc->bge_extram) { 11440434d1b8SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR, 11450434d1b8SBill Paul BGE_EXT_SSRAM); 1146822f63fcSBill Paul if (sc->bge_asicrev == BGE_ASICREV_BCM5704) 1147822f63fcSBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x10000); 1148822f63fcSBill Paul else 114995d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000); 115095d67482SBill Paul } else { 11510434d1b8SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR, 11520434d1b8SBill Paul BGE_BUFFPOOL_1); 1153822f63fcSBill Paul if (sc->bge_asicrev == BGE_ASICREV_BCM5704) 1154822f63fcSBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x10000); 1155822f63fcSBill Paul else 115695d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000); 115795d67482SBill Paul } 115895d67482SBill Paul 115995d67482SBill Paul /* Configure DMA resource pool */ 11600434d1b8SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_BASEADDR, 11610434d1b8SBill Paul BGE_DMA_DESCRIPTORS); 116295d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LEN, 0x2000); 11630434d1b8SBill Paul } 116495d67482SBill Paul 116595d67482SBill Paul /* Configure mbuf pool watermarks */ 1166e53d81eeSPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5705 || 1167e53d81eeSPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5750) { 11680434d1b8SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0); 11690434d1b8SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x10); 11700434d1b8SBill Paul } else { 1171fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x50); 1172fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x20); 11730434d1b8SBill Paul } 1174fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60); 117595d67482SBill Paul 117695d67482SBill Paul /* Configure DMA resource watermarks */ 117795d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LOWAT, 5); 117895d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_HIWAT, 10); 117995d67482SBill Paul 118095d67482SBill Paul /* Enable buffer manager */ 11815dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1182e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 118395d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MODE, 118495d67482SBill Paul BGE_BMANMODE_ENABLE|BGE_BMANMODE_LOMBUF_ATTN); 118595d67482SBill Paul 118695d67482SBill Paul /* Poll for buffer manager start indication */ 118795d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 118895d67482SBill Paul if (CSR_READ_4(sc, BGE_BMAN_MODE) & BGE_BMANMODE_ENABLE) 118995d67482SBill Paul break; 119095d67482SBill Paul DELAY(10); 119195d67482SBill Paul } 119295d67482SBill Paul 119395d67482SBill Paul if (i == BGE_TIMEOUT) { 119495d67482SBill Paul printf("bge%d: buffer manager failed to start\n", 119595d67482SBill Paul sc->bge_unit); 119695d67482SBill Paul return(ENXIO); 119795d67482SBill Paul } 11980434d1b8SBill Paul } 119995d67482SBill Paul 120095d67482SBill Paul /* Enable flow-through queues */ 120195d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF); 120295d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0); 120395d67482SBill Paul 120495d67482SBill Paul /* Wait until queue initialization is complete */ 120595d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 120695d67482SBill Paul if (CSR_READ_4(sc, BGE_FTQ_RESET) == 0) 120795d67482SBill Paul break; 120895d67482SBill Paul DELAY(10); 120995d67482SBill Paul } 121095d67482SBill Paul 121195d67482SBill Paul if (i == BGE_TIMEOUT) { 121295d67482SBill Paul printf("bge%d: flow-through queue init failed\n", 121395d67482SBill Paul sc->bge_unit); 121495d67482SBill Paul return(ENXIO); 121595d67482SBill Paul } 121695d67482SBill Paul 121795d67482SBill Paul /* Initialize the standard RX ring control block */ 1218f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_std_rx_rcb; 1219f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_lo = 1220f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_rx_std_ring_paddr); 1221f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_hi = 1222f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_rx_std_ring_paddr); 1223f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 1224f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREREAD); 1225e53d81eeSPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5705 || 1226e53d81eeSPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5750) 12270434d1b8SBill Paul rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(512, 0); 12280434d1b8SBill Paul else 12290434d1b8SBill Paul rcb->bge_maxlen_flags = 12300434d1b8SBill Paul BGE_RCB_MAXLEN_FLAGS(BGE_MAX_FRAMELEN, 0); 123195d67482SBill Paul if (sc->bge_extram) 123295d67482SBill Paul rcb->bge_nicaddr = BGE_EXT_STD_RX_RINGS; 123395d67482SBill Paul else 123495d67482SBill Paul rcb->bge_nicaddr = BGE_STD_RX_RINGS; 123567111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_HI, rcb->bge_hostaddr.bge_addr_hi); 123667111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_LO, rcb->bge_hostaddr.bge_addr_lo); 1237f41ac2beSBill Paul 123867111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags); 123967111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_NICADDR, rcb->bge_nicaddr); 124095d67482SBill Paul 124195d67482SBill Paul /* 124295d67482SBill Paul * Initialize the jumbo RX ring control block 124395d67482SBill Paul * We set the 'ring disabled' bit in the flags 124495d67482SBill Paul * field until we're actually ready to start 124595d67482SBill Paul * using this ring (i.e. once we set the MTU 124695d67482SBill Paul * high enough to require it). 124795d67482SBill Paul */ 12485dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1249e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 1250f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb; 1251f41ac2beSBill Paul 1252f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_lo = 1253f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_rx_jumbo_ring_paddr); 1254f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_hi = 1255f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_rx_jumbo_ring_paddr); 1256f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1257f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 1258f41ac2beSBill Paul BUS_DMASYNC_PREREAD); 12591be6acb7SGleb Smirnoff rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0, 12601be6acb7SGleb Smirnoff BGE_RCB_FLAG_USE_EXT_RX_BD|BGE_RCB_FLAG_RING_DISABLED); 126195d67482SBill Paul if (sc->bge_extram) 126295d67482SBill Paul rcb->bge_nicaddr = BGE_EXT_JUMBO_RX_RINGS; 126395d67482SBill Paul else 126495d67482SBill Paul rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS; 126567111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_HI, 126667111612SJohn Polstra rcb->bge_hostaddr.bge_addr_hi); 126767111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_LO, 126867111612SJohn Polstra rcb->bge_hostaddr.bge_addr_lo); 1269f41ac2beSBill Paul 12700434d1b8SBill Paul CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, 12710434d1b8SBill Paul rcb->bge_maxlen_flags); 127267111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_NICADDR, rcb->bge_nicaddr); 127395d67482SBill Paul 127495d67482SBill Paul /* Set up dummy disabled mini ring RCB */ 1275f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_mini_rx_rcb; 127667111612SJohn Polstra rcb->bge_maxlen_flags = 127767111612SJohn Polstra BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED); 12780434d1b8SBill Paul CSR_WRITE_4(sc, BGE_RX_MINI_RCB_MAXLEN_FLAGS, 12790434d1b8SBill Paul rcb->bge_maxlen_flags); 12800434d1b8SBill Paul } 128195d67482SBill Paul 128295d67482SBill Paul /* 128395d67482SBill Paul * Set the BD ring replentish thresholds. The recommended 128495d67482SBill Paul * values are 1/8th the number of descriptors allocated to 128595d67482SBill Paul * each ring. 128695d67482SBill Paul */ 128795d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDI_STD_REPL_THRESH, BGE_STD_RX_RING_CNT/8); 128895d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDI_JUMBO_REPL_THRESH, BGE_JUMBO_RX_RING_CNT/8); 128995d67482SBill Paul 129095d67482SBill Paul /* 129195d67482SBill Paul * Disable all unused send rings by setting the 'ring disabled' 129295d67482SBill Paul * bit in the flags field of all the TX send ring control blocks. 129395d67482SBill Paul * These are located in NIC memory. 129495d67482SBill Paul */ 1295e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB; 129695d67482SBill Paul for (i = 0; i < BGE_TX_RINGS_EXTSSRAM_MAX; i++) { 1297e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1298e907febfSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED)); 1299e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0); 1300e907febfSPyun YongHyeon vrcb += sizeof(struct bge_rcb); 130195d67482SBill Paul } 130295d67482SBill Paul 130395d67482SBill Paul /* Configure TX RCB 0 (we use only the first ring) */ 1304e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB; 1305e907febfSPyun YongHyeon BGE_HOSTADDR(taddr, sc->bge_ldata.bge_tx_ring_paddr); 1306e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi); 1307e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo); 1308e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 1309e907febfSPyun YongHyeon BGE_NIC_TXRING_ADDR(0, BGE_TX_RING_CNT)); 13105dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1311e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 1312e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1313e907febfSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(BGE_TX_RING_CNT, 0)); 131495d67482SBill Paul 131595d67482SBill Paul /* Disable all unused RX return rings */ 1316e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB; 131795d67482SBill Paul for (i = 0; i < BGE_RX_RINGS_MAX; i++) { 1318e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, 0); 1319e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, 0); 1320e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 13210434d1b8SBill Paul BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt, 1322e907febfSPyun YongHyeon BGE_RCB_FLAG_RING_DISABLED)); 1323e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0); 132495d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_CONS0_LO + 132595d67482SBill Paul (i * (sizeof(u_int64_t))), 0); 1326e907febfSPyun YongHyeon vrcb += sizeof(struct bge_rcb); 132795d67482SBill Paul } 132895d67482SBill Paul 132995d67482SBill Paul /* Initialize RX ring indexes */ 133095d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_STD_PROD_LO, 0); 133195d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_JUMBO_PROD_LO, 0); 133295d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_MINI_PROD_LO, 0); 133395d67482SBill Paul 133495d67482SBill Paul /* 133595d67482SBill Paul * Set up RX return ring 0 133695d67482SBill Paul * Note that the NIC address for RX return rings is 0x00000000. 133795d67482SBill Paul * The return rings live entirely within the host, so the 133895d67482SBill Paul * nicaddr field in the RCB isn't used. 133995d67482SBill Paul */ 1340e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB; 1341e907febfSPyun YongHyeon BGE_HOSTADDR(taddr, sc->bge_ldata.bge_rx_return_ring_paddr); 1342e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi); 1343e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo); 1344f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag, 1345f41ac2beSBill Paul sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_PREWRITE); 1346e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0x00000000); 1347e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1348e907febfSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt, 0)); 134995d67482SBill Paul 135095d67482SBill Paul /* Set random backoff seed for TX */ 135195d67482SBill Paul CSR_WRITE_4(sc, BGE_TX_RANDOM_BACKOFF, 13524a0d6638SRuslan Ermilov IF_LLADDR(sc->bge_ifp)[0] + IF_LLADDR(sc->bge_ifp)[1] + 13534a0d6638SRuslan Ermilov IF_LLADDR(sc->bge_ifp)[2] + IF_LLADDR(sc->bge_ifp)[3] + 13544a0d6638SRuslan Ermilov IF_LLADDR(sc->bge_ifp)[4] + IF_LLADDR(sc->bge_ifp)[5] + 135595d67482SBill Paul BGE_TX_BACKOFF_SEED_MASK); 135695d67482SBill Paul 135795d67482SBill Paul /* Set inter-packet gap */ 135895d67482SBill Paul CSR_WRITE_4(sc, BGE_TX_LENGTHS, 0x2620); 135995d67482SBill Paul 136095d67482SBill Paul /* 136195d67482SBill Paul * Specify which ring to use for packets that don't match 136295d67482SBill Paul * any RX rules. 136395d67482SBill Paul */ 136495d67482SBill Paul CSR_WRITE_4(sc, BGE_RX_RULES_CFG, 0x08); 136595d67482SBill Paul 136695d67482SBill Paul /* 136795d67482SBill Paul * Configure number of RX lists. One interrupt distribution 136895d67482SBill Paul * list, sixteen active lists, one bad frames class. 136995d67482SBill Paul */ 137095d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_CFG, 0x181); 137195d67482SBill Paul 137295d67482SBill Paul /* Inialize RX list placement stats mask. */ 137395d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_STATS_ENABLE_MASK, 0x007FFFFF); 137495d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_STATS_CTL, 0x1); 137595d67482SBill Paul 137695d67482SBill Paul /* Disable host coalescing until we get it set up */ 137795d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_MODE, 0x00000000); 137895d67482SBill Paul 137995d67482SBill Paul /* Poll to make sure it's shut down. */ 138095d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 138195d67482SBill Paul if (!(CSR_READ_4(sc, BGE_HCC_MODE) & BGE_HCCMODE_ENABLE)) 138295d67482SBill Paul break; 138395d67482SBill Paul DELAY(10); 138495d67482SBill Paul } 138595d67482SBill Paul 138695d67482SBill Paul if (i == BGE_TIMEOUT) { 138795d67482SBill Paul printf("bge%d: host coalescing engine failed to idle\n", 138895d67482SBill Paul sc->bge_unit); 138995d67482SBill Paul return(ENXIO); 139095d67482SBill Paul } 139195d67482SBill Paul 139295d67482SBill Paul /* Set up host coalescing defaults */ 139395d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS, sc->bge_rx_coal_ticks); 139495d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS, sc->bge_tx_coal_ticks); 139595d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS, sc->bge_rx_max_coal_bds); 139695d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS, sc->bge_tx_max_coal_bds); 13975dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1398e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 139995d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS_INT, 0); 140095d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS_INT, 0); 14010434d1b8SBill Paul } 140295d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 0); 140395d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 0); 140495d67482SBill Paul 140595d67482SBill Paul /* Set up address of statistics block */ 14065dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1407e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 1408f41ac2beSBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_HI, 1409f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_stats_paddr)); 141095d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_LO, 1411f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_stats_paddr)); 14120434d1b8SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_BASEADDR, BGE_STATS_BLOCK); 141395d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_BASEADDR, BGE_STATUS_BLOCK); 14140434d1b8SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_TICKS, sc->bge_stat_ticks); 14150434d1b8SBill Paul } 14160434d1b8SBill Paul 14170434d1b8SBill Paul /* Set up address of status block */ 1418f41ac2beSBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_HI, 1419f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_status_block_paddr)); 142095d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_LO, 1421f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_status_block_paddr)); 1422f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 1423f41ac2beSBill Paul sc->bge_cdata.bge_status_map, BUS_DMASYNC_PREWRITE); 1424f41ac2beSBill Paul sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx = 0; 1425f41ac2beSBill Paul sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx = 0; 142695d67482SBill Paul 142795d67482SBill Paul /* Turn on host coalescing state machine */ 142895d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE); 142995d67482SBill Paul 143095d67482SBill Paul /* Turn on RX BD completion state machine and enable attentions */ 143195d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDC_MODE, 143295d67482SBill Paul BGE_RBDCMODE_ENABLE|BGE_RBDCMODE_ATTN); 143395d67482SBill Paul 143495d67482SBill Paul /* Turn on RX list placement state machine */ 143595d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE); 143695d67482SBill Paul 143795d67482SBill Paul /* Turn on RX list selector state machine. */ 14385dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1439e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 144095d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE); 144195d67482SBill Paul 144295d67482SBill Paul /* Turn on DMA, clear stats */ 144395d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, BGE_MACMODE_TXDMA_ENB| 144495d67482SBill Paul BGE_MACMODE_RXDMA_ENB|BGE_MACMODE_RX_STATS_CLEAR| 144595d67482SBill Paul BGE_MACMODE_TX_STATS_CLEAR|BGE_MACMODE_RX_STATS_ENB| 144695d67482SBill Paul BGE_MACMODE_TX_STATS_ENB|BGE_MACMODE_FRMHDR_DMA_ENB| 144795d67482SBill Paul (sc->bge_tbi ? BGE_PORTMODE_TBI : BGE_PORTMODE_MII)); 144895d67482SBill Paul 144995d67482SBill Paul /* Set misc. local control, enable interrupts on attentions */ 145095d67482SBill Paul CSR_WRITE_4(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_ONATTN); 145195d67482SBill Paul 145295d67482SBill Paul #ifdef notdef 145395d67482SBill Paul /* Assert GPIO pins for PHY reset */ 145495d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUT0| 145595d67482SBill Paul BGE_MLC_MISCIO_OUT1|BGE_MLC_MISCIO_OUT2); 145695d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUTEN0| 145795d67482SBill Paul BGE_MLC_MISCIO_OUTEN1|BGE_MLC_MISCIO_OUTEN2); 145895d67482SBill Paul #endif 145995d67482SBill Paul 146095d67482SBill Paul /* Turn on DMA completion state machine */ 14615dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1462e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 146395d67482SBill Paul CSR_WRITE_4(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE); 146495d67482SBill Paul 146595d67482SBill Paul /* Turn on write DMA state machine */ 146695d67482SBill Paul CSR_WRITE_4(sc, BGE_WDMA_MODE, 146795d67482SBill Paul BGE_WDMAMODE_ENABLE|BGE_WDMAMODE_ALL_ATTNS); 146895d67482SBill Paul 146995d67482SBill Paul /* Turn on read DMA state machine */ 147095d67482SBill Paul CSR_WRITE_4(sc, BGE_RDMA_MODE, 147195d67482SBill Paul BGE_RDMAMODE_ENABLE|BGE_RDMAMODE_ALL_ATTNS); 147295d67482SBill Paul 147395d67482SBill Paul /* Turn on RX data completion state machine */ 147495d67482SBill Paul CSR_WRITE_4(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE); 147595d67482SBill Paul 147695d67482SBill Paul /* Turn on RX BD initiator state machine */ 147795d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE); 147895d67482SBill Paul 147995d67482SBill Paul /* Turn on RX data and RX BD initiator state machine */ 148095d67482SBill Paul CSR_WRITE_4(sc, BGE_RDBDI_MODE, BGE_RDBDIMODE_ENABLE); 148195d67482SBill Paul 148295d67482SBill Paul /* Turn on Mbuf cluster free state machine */ 14835dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1484e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 148595d67482SBill Paul CSR_WRITE_4(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE); 148695d67482SBill Paul 148795d67482SBill Paul /* Turn on send BD completion state machine */ 148895d67482SBill Paul CSR_WRITE_4(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE); 148995d67482SBill Paul 149095d67482SBill Paul /* Turn on send data completion state machine */ 149195d67482SBill Paul CSR_WRITE_4(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE); 149295d67482SBill Paul 149395d67482SBill Paul /* Turn on send data initiator state machine */ 149495d67482SBill Paul CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE); 149595d67482SBill Paul 149695d67482SBill Paul /* Turn on send BD initiator state machine */ 149795d67482SBill Paul CSR_WRITE_4(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE); 149895d67482SBill Paul 149995d67482SBill Paul /* Turn on send BD selector state machine */ 150095d67482SBill Paul CSR_WRITE_4(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE); 150195d67482SBill Paul 150295d67482SBill Paul CSR_WRITE_4(sc, BGE_SDI_STATS_ENABLE_MASK, 0x007FFFFF); 150395d67482SBill Paul CSR_WRITE_4(sc, BGE_SDI_STATS_CTL, 150495d67482SBill Paul BGE_SDISTATSCTL_ENABLE|BGE_SDISTATSCTL_FASTER); 150595d67482SBill Paul 150695d67482SBill Paul /* ack/clear link change events */ 150795d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED| 15080434d1b8SBill Paul BGE_MACSTAT_CFG_CHANGED|BGE_MACSTAT_MI_COMPLETE| 15090434d1b8SBill Paul BGE_MACSTAT_LINK_CHANGED); 1510f41ac2beSBill Paul CSR_WRITE_4(sc, BGE_MI_STS, 0); 151195d67482SBill Paul 151295d67482SBill Paul /* Enable PHY auto polling (for MII/GMII only) */ 151395d67482SBill Paul if (sc->bge_tbi) { 151495d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_STS, BGE_MISTS_LINK); 1515a1d52896SBill Paul } else { 151695d67482SBill Paul BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL|10<<16); 1517e0ced696SPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5700) 1518a1d52896SBill Paul CSR_WRITE_4(sc, BGE_MAC_EVT_ENB, 1519a1d52896SBill Paul BGE_EVTENB_MI_INTERRUPT); 1520a1d52896SBill Paul } 152195d67482SBill Paul 152295d67482SBill Paul /* Enable link state change attentions. */ 152395d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_EVT_ENB, BGE_EVTENB_LINK_CHANGED); 152495d67482SBill Paul 152595d67482SBill Paul return(0); 152695d67482SBill Paul } 152795d67482SBill Paul 152895d67482SBill Paul /* 152995d67482SBill Paul * Probe for a Broadcom chip. Check the PCI vendor and device IDs 153095d67482SBill Paul * against our list and return its name if we find a match. Note 153195d67482SBill Paul * that since the Broadcom controller contains VPD support, we 153295d67482SBill Paul * can get the device name string from the controller itself instead 153395d67482SBill Paul * of the compiled-in string. This is a little slow, but it guarantees 153495d67482SBill Paul * we'll always announce the right product name. 153595d67482SBill Paul */ 153695d67482SBill Paul static int 153795d67482SBill Paul bge_probe(dev) 153895d67482SBill Paul device_t dev; 153995d67482SBill Paul { 154095d67482SBill Paul struct bge_type *t; 154195d67482SBill Paul struct bge_softc *sc; 1542029e2ee3SJohn Polstra char *descbuf; 154395d67482SBill Paul 154495d67482SBill Paul t = bge_devs; 154595d67482SBill Paul 154695d67482SBill Paul sc = device_get_softc(dev); 154795d67482SBill Paul bzero(sc, sizeof(struct bge_softc)); 154895d67482SBill Paul sc->bge_unit = device_get_unit(dev); 154995d67482SBill Paul sc->bge_dev = dev; 155095d67482SBill Paul 155195d67482SBill Paul while(t->bge_name != NULL) { 155295d67482SBill Paul if ((pci_get_vendor(dev) == t->bge_vid) && 155395d67482SBill Paul (pci_get_device(dev) == t->bge_did)) { 155495d67482SBill Paul #ifdef notdef 155595d67482SBill Paul bge_vpd_read(sc); 155695d67482SBill Paul device_set_desc(dev, sc->bge_vpd_prodname); 155795d67482SBill Paul #endif 1558029e2ee3SJohn Polstra descbuf = malloc(BGE_DEVDESC_MAX, M_TEMP, M_NOWAIT); 1559029e2ee3SJohn Polstra if (descbuf == NULL) 1560029e2ee3SJohn Polstra return(ENOMEM); 1561029e2ee3SJohn Polstra snprintf(descbuf, BGE_DEVDESC_MAX, 1562029e2ee3SJohn Polstra "%s, ASIC rev. %#04x", t->bge_name, 1563029e2ee3SJohn Polstra pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >> 16); 1564029e2ee3SJohn Polstra device_set_desc_copy(dev, descbuf); 15656d2a9bd6SDoug Ambrisko if (pci_get_subvendor(dev) == DELL_VENDORID) 15666d2a9bd6SDoug Ambrisko sc->bge_no_3_led = 1; 1567029e2ee3SJohn Polstra free(descbuf, M_TEMP); 156895d67482SBill Paul return(0); 156995d67482SBill Paul } 157095d67482SBill Paul t++; 157195d67482SBill Paul } 157295d67482SBill Paul 157395d67482SBill Paul return(ENXIO); 157495d67482SBill Paul } 157595d67482SBill Paul 1576f41ac2beSBill Paul static void 1577f41ac2beSBill Paul bge_dma_free(sc) 1578f41ac2beSBill Paul struct bge_softc *sc; 1579f41ac2beSBill Paul { 1580f41ac2beSBill Paul int i; 1581f41ac2beSBill Paul 1582f41ac2beSBill Paul 1583f41ac2beSBill Paul /* Destroy DMA maps for RX buffers */ 1584f41ac2beSBill Paul 1585f41ac2beSBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 1586f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_std_dmamap[i]) 1587f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_mtag, 1588f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i]); 1589f41ac2beSBill Paul } 1590f41ac2beSBill Paul 1591f41ac2beSBill Paul /* Destroy DMA maps for jumbo RX buffers */ 1592f41ac2beSBill Paul 1593f41ac2beSBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 1594f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_jumbo_dmamap[i]) 1595f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_mtag_jumbo, 1596f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 1597f41ac2beSBill Paul } 1598f41ac2beSBill Paul 1599f41ac2beSBill Paul /* Destroy DMA maps for TX buffers */ 1600f41ac2beSBill Paul 1601f41ac2beSBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 1602f41ac2beSBill Paul if (sc->bge_cdata.bge_tx_dmamap[i]) 1603f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_mtag, 1604f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[i]); 1605f41ac2beSBill Paul } 1606f41ac2beSBill Paul 1607f41ac2beSBill Paul if (sc->bge_cdata.bge_mtag) 1608f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_mtag); 1609f41ac2beSBill Paul 1610f41ac2beSBill Paul 1611f41ac2beSBill Paul /* Destroy standard RX ring */ 1612f41ac2beSBill Paul 1613f41ac2beSBill Paul if (sc->bge_ldata.bge_rx_std_ring) 1614f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_rx_std_ring_tag, 1615f41ac2beSBill Paul sc->bge_ldata.bge_rx_std_ring, 1616f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map); 1617f41ac2beSBill Paul 1618f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_std_ring_map) { 1619f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_rx_std_ring_tag, 1620f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map); 1621f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_rx_std_ring_tag, 1622f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map); 1623f41ac2beSBill Paul } 1624f41ac2beSBill Paul 1625f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_std_ring_tag) 1626f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_rx_std_ring_tag); 1627f41ac2beSBill Paul 1628f41ac2beSBill Paul /* Destroy jumbo RX ring */ 1629f41ac2beSBill Paul 1630f41ac2beSBill Paul if (sc->bge_ldata.bge_rx_jumbo_ring) 1631f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1632f41ac2beSBill Paul sc->bge_ldata.bge_rx_jumbo_ring, 1633f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map); 1634f41ac2beSBill Paul 1635f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_jumbo_ring_map) { 1636f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1637f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map); 1638f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1639f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map); 1640f41ac2beSBill Paul } 1641f41ac2beSBill Paul 1642f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_jumbo_ring_tag) 1643f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_rx_jumbo_ring_tag); 1644f41ac2beSBill Paul 1645f41ac2beSBill Paul /* Destroy RX return ring */ 1646f41ac2beSBill Paul 1647f41ac2beSBill Paul if (sc->bge_ldata.bge_rx_return_ring) 1648f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_rx_return_ring_tag, 1649f41ac2beSBill Paul sc->bge_ldata.bge_rx_return_ring, 1650f41ac2beSBill Paul sc->bge_cdata.bge_rx_return_ring_map); 1651f41ac2beSBill Paul 1652f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_return_ring_map) { 1653f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_rx_return_ring_tag, 1654f41ac2beSBill Paul sc->bge_cdata.bge_rx_return_ring_map); 1655f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_rx_return_ring_tag, 1656f41ac2beSBill Paul sc->bge_cdata.bge_rx_return_ring_map); 1657f41ac2beSBill Paul } 1658f41ac2beSBill Paul 1659f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_return_ring_tag) 1660f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_rx_return_ring_tag); 1661f41ac2beSBill Paul 1662f41ac2beSBill Paul /* Destroy TX ring */ 1663f41ac2beSBill Paul 1664f41ac2beSBill Paul if (sc->bge_ldata.bge_tx_ring) 1665f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_tx_ring_tag, 1666f41ac2beSBill Paul sc->bge_ldata.bge_tx_ring, 1667f41ac2beSBill Paul sc->bge_cdata.bge_tx_ring_map); 1668f41ac2beSBill Paul 1669f41ac2beSBill Paul if (sc->bge_cdata.bge_tx_ring_map) { 1670f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_tx_ring_tag, 1671f41ac2beSBill Paul sc->bge_cdata.bge_tx_ring_map); 1672f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_tx_ring_tag, 1673f41ac2beSBill Paul sc->bge_cdata.bge_tx_ring_map); 1674f41ac2beSBill Paul } 1675f41ac2beSBill Paul 1676f41ac2beSBill Paul if (sc->bge_cdata.bge_tx_ring_tag) 1677f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_tx_ring_tag); 1678f41ac2beSBill Paul 1679f41ac2beSBill Paul /* Destroy status block */ 1680f41ac2beSBill Paul 1681f41ac2beSBill Paul if (sc->bge_ldata.bge_status_block) 1682f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_status_tag, 1683f41ac2beSBill Paul sc->bge_ldata.bge_status_block, 1684f41ac2beSBill Paul sc->bge_cdata.bge_status_map); 1685f41ac2beSBill Paul 1686f41ac2beSBill Paul if (sc->bge_cdata.bge_status_map) { 1687f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_status_tag, 1688f41ac2beSBill Paul sc->bge_cdata.bge_status_map); 1689f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_status_tag, 1690f41ac2beSBill Paul sc->bge_cdata.bge_status_map); 1691f41ac2beSBill Paul } 1692f41ac2beSBill Paul 1693f41ac2beSBill Paul if (sc->bge_cdata.bge_status_tag) 1694f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_status_tag); 1695f41ac2beSBill Paul 1696f41ac2beSBill Paul /* Destroy statistics block */ 1697f41ac2beSBill Paul 1698f41ac2beSBill Paul if (sc->bge_ldata.bge_stats) 1699f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_stats_tag, 1700f41ac2beSBill Paul sc->bge_ldata.bge_stats, 1701f41ac2beSBill Paul sc->bge_cdata.bge_stats_map); 1702f41ac2beSBill Paul 1703f41ac2beSBill Paul if (sc->bge_cdata.bge_stats_map) { 1704f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_stats_tag, 1705f41ac2beSBill Paul sc->bge_cdata.bge_stats_map); 1706f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_stats_tag, 1707f41ac2beSBill Paul sc->bge_cdata.bge_stats_map); 1708f41ac2beSBill Paul } 1709f41ac2beSBill Paul 1710f41ac2beSBill Paul if (sc->bge_cdata.bge_stats_tag) 1711f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_stats_tag); 1712f41ac2beSBill Paul 1713f41ac2beSBill Paul /* Destroy the parent tag */ 1714f41ac2beSBill Paul 1715f41ac2beSBill Paul if (sc->bge_cdata.bge_parent_tag) 1716f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_parent_tag); 1717f41ac2beSBill Paul 1718f41ac2beSBill Paul return; 1719f41ac2beSBill Paul } 1720f41ac2beSBill Paul 1721f41ac2beSBill Paul static int 1722f41ac2beSBill Paul bge_dma_alloc(dev) 1723f41ac2beSBill Paul device_t dev; 1724f41ac2beSBill Paul { 1725f41ac2beSBill Paul struct bge_softc *sc; 17261be6acb7SGleb Smirnoff int i, error; 1727f41ac2beSBill Paul struct bge_dmamap_arg ctx; 1728f41ac2beSBill Paul 1729f41ac2beSBill Paul sc = device_get_softc(dev); 1730f41ac2beSBill Paul 1731f41ac2beSBill Paul /* 1732f41ac2beSBill Paul * Allocate the parent bus DMA tag appropriate for PCI. 1733f41ac2beSBill Paul */ 1734f41ac2beSBill Paul error = bus_dma_tag_create(NULL, /* parent */ 1735f41ac2beSBill Paul PAGE_SIZE, 0, /* alignment, boundary */ 1736f41ac2beSBill Paul BUS_SPACE_MAXADDR, /* lowaddr */ 17372f28b973SScott Long BUS_SPACE_MAXADDR, /* highaddr */ 1738f41ac2beSBill Paul NULL, NULL, /* filter, filterarg */ 1739f41ac2beSBill Paul MAXBSIZE, BGE_NSEG_NEW, /* maxsize, nsegments */ 1740f41ac2beSBill Paul BUS_SPACE_MAXSIZE_32BIT,/* maxsegsize */ 17418a40c10eSScott Long 0, /* flags */ 1742f41ac2beSBill Paul NULL, NULL, /* lockfunc, lockarg */ 1743f41ac2beSBill Paul &sc->bge_cdata.bge_parent_tag); 1744f41ac2beSBill Paul 1745f41ac2beSBill Paul /* 1746f41ac2beSBill Paul * Create tag for RX mbufs. 1747f41ac2beSBill Paul */ 17488a2e22deSScott Long error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1, 1749f41ac2beSBill Paul 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 17501be6acb7SGleb Smirnoff NULL, MCLBYTES * BGE_NSEG_NEW, BGE_NSEG_NEW, MCLBYTES, 17511be6acb7SGleb Smirnoff BUS_DMA_ALLOCNOW, NULL, NULL, &sc->bge_cdata.bge_mtag); 1752f41ac2beSBill Paul 1753f41ac2beSBill Paul if (error) { 1754f41ac2beSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1755f41ac2beSBill Paul return (ENOMEM); 1756f41ac2beSBill Paul } 1757f41ac2beSBill Paul 1758f41ac2beSBill Paul /* Create DMA maps for RX buffers */ 1759f41ac2beSBill Paul 1760f41ac2beSBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 1761f41ac2beSBill Paul error = bus_dmamap_create(sc->bge_cdata.bge_mtag, 0, 1762f41ac2beSBill Paul &sc->bge_cdata.bge_rx_std_dmamap[i]); 1763f41ac2beSBill Paul if (error) { 1764f41ac2beSBill Paul device_printf(dev, "can't create DMA map for RX\n"); 1765f41ac2beSBill Paul return(ENOMEM); 1766f41ac2beSBill Paul } 1767f41ac2beSBill Paul } 1768f41ac2beSBill Paul 1769f41ac2beSBill Paul /* Create DMA maps for TX buffers */ 1770f41ac2beSBill Paul 1771f41ac2beSBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 1772f41ac2beSBill Paul error = bus_dmamap_create(sc->bge_cdata.bge_mtag, 0, 1773f41ac2beSBill Paul &sc->bge_cdata.bge_tx_dmamap[i]); 1774f41ac2beSBill Paul if (error) { 1775f41ac2beSBill Paul device_printf(dev, "can't create DMA map for RX\n"); 1776f41ac2beSBill Paul return(ENOMEM); 1777f41ac2beSBill Paul } 1778f41ac2beSBill Paul } 1779f41ac2beSBill Paul 1780f41ac2beSBill Paul /* Create tag for standard RX ring */ 1781f41ac2beSBill Paul 1782f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1783f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 1784f41ac2beSBill Paul NULL, BGE_STD_RX_RING_SZ, 1, BGE_STD_RX_RING_SZ, 0, 1785f41ac2beSBill Paul NULL, NULL, &sc->bge_cdata.bge_rx_std_ring_tag); 1786f41ac2beSBill Paul 1787f41ac2beSBill Paul if (error) { 1788f41ac2beSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1789f41ac2beSBill Paul return (ENOMEM); 1790f41ac2beSBill Paul } 1791f41ac2beSBill Paul 1792f41ac2beSBill Paul /* Allocate DMA'able memory for standard RX ring */ 1793f41ac2beSBill Paul 1794f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_std_ring_tag, 1795f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_rx_std_ring, BUS_DMA_NOWAIT, 1796f41ac2beSBill Paul &sc->bge_cdata.bge_rx_std_ring_map); 1797f41ac2beSBill Paul if (error) 1798f41ac2beSBill Paul return (ENOMEM); 1799f41ac2beSBill Paul 1800f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_rx_std_ring, BGE_STD_RX_RING_SZ); 1801f41ac2beSBill Paul 1802f41ac2beSBill Paul /* Load the address of the standard RX ring */ 1803f41ac2beSBill Paul 1804f41ac2beSBill Paul ctx.bge_maxsegs = 1; 1805f41ac2beSBill Paul ctx.sc = sc; 1806f41ac2beSBill Paul 1807f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_rx_std_ring_tag, 1808f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, sc->bge_ldata.bge_rx_std_ring, 1809f41ac2beSBill Paul BGE_STD_RX_RING_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 1810f41ac2beSBill Paul 1811f41ac2beSBill Paul if (error) 1812f41ac2beSBill Paul return (ENOMEM); 1813f41ac2beSBill Paul 1814f41ac2beSBill Paul sc->bge_ldata.bge_rx_std_ring_paddr = ctx.bge_busaddr; 1815f41ac2beSBill Paul 18165dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1817e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 1818f41ac2beSBill Paul 1819f41ac2beSBill Paul /* 1820f41ac2beSBill Paul * Create tag for jumbo mbufs. 1821f41ac2beSBill Paul * This is really a bit of a kludge. We allocate a special 1822f41ac2beSBill Paul * jumbo buffer pool which (thanks to the way our DMA 1823f41ac2beSBill Paul * memory allocation works) will consist of contiguous 1824f41ac2beSBill Paul * pages. This means that even though a jumbo buffer might 1825f41ac2beSBill Paul * be larger than a page size, we don't really need to 1826f41ac2beSBill Paul * map it into more than one DMA segment. However, the 1827f41ac2beSBill Paul * default mbuf tag will result in multi-segment mappings, 1828f41ac2beSBill Paul * so we have to create a special jumbo mbuf tag that 1829f41ac2beSBill Paul * lets us get away with mapping the jumbo buffers as 1830f41ac2beSBill Paul * a single segment. I think eventually the driver should 1831f41ac2beSBill Paul * be changed so that it uses ordinary mbufs and cluster 1832f41ac2beSBill Paul * buffers, i.e. jumbo frames can span multiple DMA 1833f41ac2beSBill Paul * descriptors. But that's a project for another day. 1834f41ac2beSBill Paul */ 1835f41ac2beSBill Paul 1836f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 18378a2e22deSScott Long 1, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 18381be6acb7SGleb Smirnoff NULL, MJUM9BYTES, BGE_NSEG_JUMBO, PAGE_SIZE, 18391be6acb7SGleb Smirnoff 0, NULL, NULL, &sc->bge_cdata.bge_mtag_jumbo); 1840f41ac2beSBill Paul 1841f41ac2beSBill Paul if (error) { 1842f41ac2beSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1843f41ac2beSBill Paul return (ENOMEM); 1844f41ac2beSBill Paul } 1845f41ac2beSBill Paul 1846f41ac2beSBill Paul /* Create tag for jumbo RX ring */ 1847f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1848f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 1849f41ac2beSBill Paul NULL, BGE_JUMBO_RX_RING_SZ, 1, BGE_JUMBO_RX_RING_SZ, 0, 1850f41ac2beSBill Paul NULL, NULL, &sc->bge_cdata.bge_rx_jumbo_ring_tag); 1851f41ac2beSBill Paul 1852f41ac2beSBill Paul if (error) { 1853f41ac2beSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1854f41ac2beSBill Paul return (ENOMEM); 1855f41ac2beSBill Paul } 1856f41ac2beSBill Paul 1857f41ac2beSBill Paul /* Allocate DMA'able memory for jumbo RX ring */ 1858f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_jumbo_ring_tag, 18591be6acb7SGleb Smirnoff (void **)&sc->bge_ldata.bge_rx_jumbo_ring, 18601be6acb7SGleb Smirnoff BUS_DMA_NOWAIT | BUS_DMA_ZERO, 1861f41ac2beSBill Paul &sc->bge_cdata.bge_rx_jumbo_ring_map); 1862f41ac2beSBill Paul if (error) 1863f41ac2beSBill Paul return (ENOMEM); 1864f41ac2beSBill Paul 1865f41ac2beSBill Paul /* Load the address of the jumbo RX ring */ 1866f41ac2beSBill Paul ctx.bge_maxsegs = 1; 1867f41ac2beSBill Paul ctx.sc = sc; 1868f41ac2beSBill Paul 1869f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1870f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 1871f41ac2beSBill Paul sc->bge_ldata.bge_rx_jumbo_ring, BGE_JUMBO_RX_RING_SZ, 1872f41ac2beSBill Paul bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 1873f41ac2beSBill Paul 1874f41ac2beSBill Paul if (error) 1875f41ac2beSBill Paul return (ENOMEM); 1876f41ac2beSBill Paul 1877f41ac2beSBill Paul sc->bge_ldata.bge_rx_jumbo_ring_paddr = ctx.bge_busaddr; 1878f41ac2beSBill Paul 1879f41ac2beSBill Paul /* Create DMA maps for jumbo RX buffers */ 1880f41ac2beSBill Paul 1881f41ac2beSBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 1882f41ac2beSBill Paul error = bus_dmamap_create(sc->bge_cdata.bge_mtag_jumbo, 1883f41ac2beSBill Paul 0, &sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 1884f41ac2beSBill Paul if (error) { 1885f41ac2beSBill Paul device_printf(dev, 1886f41ac2beSBill Paul "can't create DMA map for RX\n"); 1887f41ac2beSBill Paul return(ENOMEM); 1888f41ac2beSBill Paul } 1889f41ac2beSBill Paul } 1890f41ac2beSBill Paul 1891f41ac2beSBill Paul } 1892f41ac2beSBill Paul 1893f41ac2beSBill Paul /* Create tag for RX return ring */ 1894f41ac2beSBill Paul 1895f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1896f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 1897f41ac2beSBill Paul NULL, BGE_RX_RTN_RING_SZ(sc), 1, BGE_RX_RTN_RING_SZ(sc), 0, 1898f41ac2beSBill Paul NULL, NULL, &sc->bge_cdata.bge_rx_return_ring_tag); 1899f41ac2beSBill Paul 1900f41ac2beSBill Paul if (error) { 1901f41ac2beSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1902f41ac2beSBill Paul return (ENOMEM); 1903f41ac2beSBill Paul } 1904f41ac2beSBill Paul 1905f41ac2beSBill Paul /* Allocate DMA'able memory for RX return ring */ 1906f41ac2beSBill Paul 1907f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_return_ring_tag, 1908f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_rx_return_ring, BUS_DMA_NOWAIT, 1909f41ac2beSBill Paul &sc->bge_cdata.bge_rx_return_ring_map); 1910f41ac2beSBill Paul if (error) 1911f41ac2beSBill Paul return (ENOMEM); 1912f41ac2beSBill Paul 1913f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_rx_return_ring, 1914f41ac2beSBill Paul BGE_RX_RTN_RING_SZ(sc)); 1915f41ac2beSBill Paul 1916f41ac2beSBill Paul /* Load the address of the RX return ring */ 1917f41ac2beSBill Paul 1918f41ac2beSBill Paul ctx.bge_maxsegs = 1; 1919f41ac2beSBill Paul ctx.sc = sc; 1920f41ac2beSBill Paul 1921f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_rx_return_ring_tag, 1922f41ac2beSBill Paul sc->bge_cdata.bge_rx_return_ring_map, 1923f41ac2beSBill Paul sc->bge_ldata.bge_rx_return_ring, BGE_RX_RTN_RING_SZ(sc), 1924f41ac2beSBill Paul bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 1925f41ac2beSBill Paul 1926f41ac2beSBill Paul if (error) 1927f41ac2beSBill Paul return (ENOMEM); 1928f41ac2beSBill Paul 1929f41ac2beSBill Paul sc->bge_ldata.bge_rx_return_ring_paddr = ctx.bge_busaddr; 1930f41ac2beSBill Paul 1931f41ac2beSBill Paul /* Create tag for TX ring */ 1932f41ac2beSBill Paul 1933f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1934f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 1935f41ac2beSBill Paul NULL, BGE_TX_RING_SZ, 1, BGE_TX_RING_SZ, 0, NULL, NULL, 1936f41ac2beSBill Paul &sc->bge_cdata.bge_tx_ring_tag); 1937f41ac2beSBill Paul 1938f41ac2beSBill Paul if (error) { 1939f41ac2beSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1940f41ac2beSBill Paul return (ENOMEM); 1941f41ac2beSBill Paul } 1942f41ac2beSBill Paul 1943f41ac2beSBill Paul /* Allocate DMA'able memory for TX ring */ 1944f41ac2beSBill Paul 1945f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_tx_ring_tag, 1946f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_tx_ring, BUS_DMA_NOWAIT, 1947f41ac2beSBill Paul &sc->bge_cdata.bge_tx_ring_map); 1948f41ac2beSBill Paul if (error) 1949f41ac2beSBill Paul return (ENOMEM); 1950f41ac2beSBill Paul 1951f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_tx_ring, BGE_TX_RING_SZ); 1952f41ac2beSBill Paul 1953f41ac2beSBill Paul /* Load the address of the TX ring */ 1954f41ac2beSBill Paul 1955f41ac2beSBill Paul ctx.bge_maxsegs = 1; 1956f41ac2beSBill Paul ctx.sc = sc; 1957f41ac2beSBill Paul 1958f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_tx_ring_tag, 1959f41ac2beSBill Paul sc->bge_cdata.bge_tx_ring_map, sc->bge_ldata.bge_tx_ring, 1960f41ac2beSBill Paul BGE_TX_RING_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 1961f41ac2beSBill Paul 1962f41ac2beSBill Paul if (error) 1963f41ac2beSBill Paul return (ENOMEM); 1964f41ac2beSBill Paul 1965f41ac2beSBill Paul sc->bge_ldata.bge_tx_ring_paddr = ctx.bge_busaddr; 1966f41ac2beSBill Paul 1967f41ac2beSBill Paul /* Create tag for status block */ 1968f41ac2beSBill Paul 1969f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1970f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 1971f41ac2beSBill Paul NULL, BGE_STATUS_BLK_SZ, 1, BGE_STATUS_BLK_SZ, 0, 1972f41ac2beSBill Paul NULL, NULL, &sc->bge_cdata.bge_status_tag); 1973f41ac2beSBill Paul 1974f41ac2beSBill Paul if (error) { 1975f41ac2beSBill Paul device_printf(dev, "could not allocate dma tag\n"); 1976f41ac2beSBill Paul return (ENOMEM); 1977f41ac2beSBill Paul } 1978f41ac2beSBill Paul 1979f41ac2beSBill Paul /* Allocate DMA'able memory for status block */ 1980f41ac2beSBill Paul 1981f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_status_tag, 1982f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_status_block, BUS_DMA_NOWAIT, 1983f41ac2beSBill Paul &sc->bge_cdata.bge_status_map); 1984f41ac2beSBill Paul if (error) 1985f41ac2beSBill Paul return (ENOMEM); 1986f41ac2beSBill Paul 1987f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_status_block, BGE_STATUS_BLK_SZ); 1988f41ac2beSBill Paul 1989f41ac2beSBill Paul /* Load the address of the status block */ 1990f41ac2beSBill Paul 1991f41ac2beSBill Paul ctx.sc = sc; 1992f41ac2beSBill Paul ctx.bge_maxsegs = 1; 1993f41ac2beSBill Paul 1994f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_status_tag, 1995f41ac2beSBill Paul sc->bge_cdata.bge_status_map, sc->bge_ldata.bge_status_block, 1996f41ac2beSBill Paul BGE_STATUS_BLK_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 1997f41ac2beSBill Paul 1998f41ac2beSBill Paul if (error) 1999f41ac2beSBill Paul return (ENOMEM); 2000f41ac2beSBill Paul 2001f41ac2beSBill Paul sc->bge_ldata.bge_status_block_paddr = ctx.bge_busaddr; 2002f41ac2beSBill Paul 2003f41ac2beSBill Paul /* Create tag for statistics block */ 2004f41ac2beSBill Paul 2005f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 2006f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 2007f41ac2beSBill Paul NULL, BGE_STATS_SZ, 1, BGE_STATS_SZ, 0, NULL, NULL, 2008f41ac2beSBill Paul &sc->bge_cdata.bge_stats_tag); 2009f41ac2beSBill Paul 2010f41ac2beSBill Paul if (error) { 2011f41ac2beSBill Paul device_printf(dev, "could not allocate dma tag\n"); 2012f41ac2beSBill Paul return (ENOMEM); 2013f41ac2beSBill Paul } 2014f41ac2beSBill Paul 2015f41ac2beSBill Paul /* Allocate DMA'able memory for statistics block */ 2016f41ac2beSBill Paul 2017f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_stats_tag, 2018f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_stats, BUS_DMA_NOWAIT, 2019f41ac2beSBill Paul &sc->bge_cdata.bge_stats_map); 2020f41ac2beSBill Paul if (error) 2021f41ac2beSBill Paul return (ENOMEM); 2022f41ac2beSBill Paul 2023f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_stats, BGE_STATS_SZ); 2024f41ac2beSBill Paul 2025f41ac2beSBill Paul /* Load the address of the statstics block */ 2026f41ac2beSBill Paul 2027f41ac2beSBill Paul ctx.sc = sc; 2028f41ac2beSBill Paul ctx.bge_maxsegs = 1; 2029f41ac2beSBill Paul 2030f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_stats_tag, 2031f41ac2beSBill Paul sc->bge_cdata.bge_stats_map, sc->bge_ldata.bge_stats, 2032f41ac2beSBill Paul BGE_STATS_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 2033f41ac2beSBill Paul 2034f41ac2beSBill Paul if (error) 2035f41ac2beSBill Paul return (ENOMEM); 2036f41ac2beSBill Paul 2037f41ac2beSBill Paul sc->bge_ldata.bge_stats_paddr = ctx.bge_busaddr; 2038f41ac2beSBill Paul 2039f41ac2beSBill Paul return(0); 2040f41ac2beSBill Paul } 2041f41ac2beSBill Paul 204295d67482SBill Paul static int 204395d67482SBill Paul bge_attach(dev) 204495d67482SBill Paul device_t dev; 204595d67482SBill Paul { 204695d67482SBill Paul struct ifnet *ifp; 204795d67482SBill Paul struct bge_softc *sc; 2048a1d52896SBill Paul u_int32_t hwcfg = 0; 2049fc74a9f9SBrooks Davis u_int32_t mac_tmp = 0; 2050fc74a9f9SBrooks Davis u_char eaddr[6]; 205195d67482SBill Paul int unit, error = 0, rid; 205295d67482SBill Paul 205395d67482SBill Paul sc = device_get_softc(dev); 205495d67482SBill Paul unit = device_get_unit(dev); 205595d67482SBill Paul sc->bge_dev = dev; 205695d67482SBill Paul sc->bge_unit = unit; 205795d67482SBill Paul 205895d67482SBill Paul /* 205995d67482SBill Paul * Map control/status registers. 206095d67482SBill Paul */ 206195d67482SBill Paul pci_enable_busmaster(dev); 206295d67482SBill Paul 206395d67482SBill Paul rid = BGE_PCI_BAR0; 20645f96beb9SNate Lawson sc->bge_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid, 20655f96beb9SNate Lawson RF_ACTIVE|PCI_RF_DENSE); 206695d67482SBill Paul 206795d67482SBill Paul if (sc->bge_res == NULL) { 206895d67482SBill Paul printf ("bge%d: couldn't map memory\n", unit); 206995d67482SBill Paul error = ENXIO; 207095d67482SBill Paul goto fail; 207195d67482SBill Paul } 207295d67482SBill Paul 207395d67482SBill Paul sc->bge_btag = rman_get_bustag(sc->bge_res); 207495d67482SBill Paul sc->bge_bhandle = rman_get_bushandle(sc->bge_res); 207595d67482SBill Paul 207695d67482SBill Paul /* Allocate interrupt */ 207795d67482SBill Paul rid = 0; 207895d67482SBill Paul 20795f96beb9SNate Lawson sc->bge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 208095d67482SBill Paul RF_SHAREABLE | RF_ACTIVE); 208195d67482SBill Paul 208295d67482SBill Paul if (sc->bge_irq == NULL) { 208395d67482SBill Paul printf("bge%d: couldn't map interrupt\n", unit); 208495d67482SBill Paul error = ENXIO; 208595d67482SBill Paul goto fail; 208695d67482SBill Paul } 208795d67482SBill Paul 208895d67482SBill Paul sc->bge_unit = unit; 208995d67482SBill Paul 20900f9bd73bSSam Leffler BGE_LOCK_INIT(sc, device_get_nameunit(dev)); 20910f9bd73bSSam Leffler 2092e53d81eeSPaul Saab /* Save ASIC rev. */ 2093e53d81eeSPaul Saab 2094e53d81eeSPaul Saab sc->bge_chipid = 2095e53d81eeSPaul Saab pci_read_config(dev, BGE_PCI_MISC_CTL, 4) & 2096e53d81eeSPaul Saab BGE_PCIMISCCTL_ASICREV; 2097e53d81eeSPaul Saab sc->bge_asicrev = BGE_ASICREV(sc->bge_chipid); 2098e53d81eeSPaul Saab sc->bge_chiprev = BGE_CHIPREV(sc->bge_chipid); 2099e53d81eeSPaul Saab 2100e53d81eeSPaul Saab /* 2101560c1670SGleb Smirnoff * Treat the 5714 and the 5752 like the 5750 until we have more info 2102419c028bSPaul Saab * on this chip. 2103419c028bSPaul Saab */ 2104560c1670SGleb Smirnoff if (sc->bge_asicrev == BGE_ASICREV_BCM5714 || 2105560c1670SGleb Smirnoff sc->bge_asicrev == BGE_ASICREV_BCM5752) 2106419c028bSPaul Saab sc->bge_asicrev = BGE_ASICREV_BCM5750; 2107419c028bSPaul Saab 2108419c028bSPaul Saab /* 2109e53d81eeSPaul Saab * XXX: Broadcom Linux driver. Not in specs or eratta. 2110e53d81eeSPaul Saab * PCI-Express? 2111e53d81eeSPaul Saab */ 2112e53d81eeSPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5750) { 2113e53d81eeSPaul Saab u_int32_t v; 2114e53d81eeSPaul Saab 2115e53d81eeSPaul Saab v = pci_read_config(dev, BGE_PCI_MSI_CAPID, 4); 2116e53d81eeSPaul Saab if (((v >> 8) & 0xff) == BGE_PCIE_CAPID_REG) { 2117e53d81eeSPaul Saab v = pci_read_config(dev, BGE_PCIE_CAPID_REG, 4); 2118e53d81eeSPaul Saab if ((v & 0xff) == BGE_PCIE_CAPID) 2119e53d81eeSPaul Saab sc->bge_pcie = 1; 2120e53d81eeSPaul Saab } 2121e53d81eeSPaul Saab } 2122e53d81eeSPaul Saab 212395d67482SBill Paul /* Try to reset the chip. */ 212495d67482SBill Paul bge_reset(sc); 212595d67482SBill Paul 212695d67482SBill Paul if (bge_chipinit(sc)) { 212795d67482SBill Paul printf("bge%d: chip initialization failed\n", sc->bge_unit); 212895d67482SBill Paul bge_release_resources(sc); 212995d67482SBill Paul error = ENXIO; 213095d67482SBill Paul goto fail; 213195d67482SBill Paul } 213295d67482SBill Paul 213395d67482SBill Paul /* 213495d67482SBill Paul * Get station address from the EEPROM. 213595d67482SBill Paul */ 2136fc74a9f9SBrooks Davis mac_tmp = bge_readmem_ind(sc, 0x0c14); 2137fc74a9f9SBrooks Davis if ((mac_tmp >> 16) == 0x484b) { 2138fc74a9f9SBrooks Davis eaddr[0] = (u_char)(mac_tmp >> 8); 2139fc74a9f9SBrooks Davis eaddr[1] = (u_char)mac_tmp; 2140fc74a9f9SBrooks Davis mac_tmp = bge_readmem_ind(sc, 0x0c18); 2141fc74a9f9SBrooks Davis eaddr[2] = (u_char)(mac_tmp >> 24); 2142fc74a9f9SBrooks Davis eaddr[3] = (u_char)(mac_tmp >> 16); 2143fc74a9f9SBrooks Davis eaddr[4] = (u_char)(mac_tmp >> 8); 2144fc74a9f9SBrooks Davis eaddr[5] = (u_char)mac_tmp; 2145fc74a9f9SBrooks Davis } else if (bge_read_eeprom(sc, eaddr, 214695d67482SBill Paul BGE_EE_MAC_OFFSET + 2, ETHER_ADDR_LEN)) { 214795d67482SBill Paul printf("bge%d: failed to read station address\n", unit); 214895d67482SBill Paul bge_release_resources(sc); 214995d67482SBill Paul error = ENXIO; 215095d67482SBill Paul goto fail; 215195d67482SBill Paul } 215295d67482SBill Paul 2153f41ac2beSBill Paul /* 5705 limits RX return ring to 512 entries. */ 2154e53d81eeSPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5705 || 2155e53d81eeSPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5750) 2156f41ac2beSBill Paul sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT_5705; 2157f41ac2beSBill Paul else 2158f41ac2beSBill Paul sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT; 2159f41ac2beSBill Paul 2160f41ac2beSBill Paul if (bge_dma_alloc(dev)) { 2161f41ac2beSBill Paul printf ("bge%d: failed to allocate DMA resources\n", 2162f41ac2beSBill Paul sc->bge_unit); 2163f41ac2beSBill Paul bge_release_resources(sc); 2164f41ac2beSBill Paul error = ENXIO; 2165f41ac2beSBill Paul goto fail; 2166f41ac2beSBill Paul } 2167f41ac2beSBill Paul 216895d67482SBill Paul /* Set default tuneable values. */ 216995d67482SBill Paul sc->bge_stat_ticks = BGE_TICKS_PER_SEC; 217095d67482SBill Paul sc->bge_rx_coal_ticks = 150; 217195d67482SBill Paul sc->bge_tx_coal_ticks = 150; 217295d67482SBill Paul sc->bge_rx_max_coal_bds = 64; 217395d67482SBill Paul sc->bge_tx_max_coal_bds = 128; 217495d67482SBill Paul 217595d67482SBill Paul /* Set up ifnet structure */ 2176fc74a9f9SBrooks Davis ifp = sc->bge_ifp = if_alloc(IFT_ETHER); 2177fc74a9f9SBrooks Davis if (ifp == NULL) { 2178fc74a9f9SBrooks Davis printf("bge%d: failed to if_alloc()\n", sc->bge_unit); 2179fc74a9f9SBrooks Davis bge_release_resources(sc); 2180fc74a9f9SBrooks Davis error = ENXIO; 2181fc74a9f9SBrooks Davis goto fail; 2182fc74a9f9SBrooks Davis } 218395d67482SBill Paul ifp->if_softc = sc; 21849bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 218595d67482SBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 218695d67482SBill Paul ifp->if_ioctl = bge_ioctl; 218795d67482SBill Paul ifp->if_start = bge_start; 218895d67482SBill Paul ifp->if_watchdog = bge_watchdog; 218995d67482SBill Paul ifp->if_init = bge_init; 219095d67482SBill Paul ifp->if_mtu = ETHERMTU; 21914d665c4dSDag-Erling Smørgrav ifp->if_snd.ifq_drv_maxlen = BGE_TX_RING_CNT - 1; 21924d665c4dSDag-Erling Smørgrav IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen); 21934d665c4dSDag-Erling Smørgrav IFQ_SET_READY(&ifp->if_snd); 219495d67482SBill Paul ifp->if_hwassist = BGE_CSUM_FEATURES; 2195b874fdd4SYaroslav Tykhiy /* NB: the code for RX csum offload is disabled for now */ 2196b874fdd4SYaroslav Tykhiy ifp->if_capabilities = IFCAP_TXCSUM | IFCAP_VLAN_HWTAGGING | 21970434d1b8SBill Paul IFCAP_VLAN_MTU; 219895d67482SBill Paul ifp->if_capenable = ifp->if_capabilities; 219975719184SGleb Smirnoff #ifdef DEVICE_POLLING 220075719184SGleb Smirnoff ifp->if_capabilities |= IFCAP_POLLING; 220175719184SGleb Smirnoff #endif 220295d67482SBill Paul 2203a1d52896SBill Paul /* 2204a1d52896SBill Paul * Figure out what sort of media we have by checking the 220541abcc1bSPaul Saab * hardware config word in the first 32k of NIC internal memory, 220641abcc1bSPaul Saab * or fall back to examining the EEPROM if necessary. 220741abcc1bSPaul Saab * Note: on some BCM5700 cards, this value appears to be unset. 220841abcc1bSPaul Saab * If that's the case, we have to rely on identifying the NIC 220941abcc1bSPaul Saab * by its PCI subsystem ID, as we do below for the SysKonnect 221041abcc1bSPaul Saab * SK-9D41. 2211a1d52896SBill Paul */ 221241abcc1bSPaul Saab if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG) == BGE_MAGIC_NUMBER) 221341abcc1bSPaul Saab hwcfg = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG); 221441abcc1bSPaul Saab else { 2215a1d52896SBill Paul bge_read_eeprom(sc, (caddr_t)&hwcfg, 2216a1d52896SBill Paul BGE_EE_HWCFG_OFFSET, sizeof(hwcfg)); 221741abcc1bSPaul Saab hwcfg = ntohl(hwcfg); 221841abcc1bSPaul Saab } 221941abcc1bSPaul Saab 222041abcc1bSPaul Saab if ((hwcfg & BGE_HWCFG_MEDIA) == BGE_MEDIA_FIBER) 2221a1d52896SBill Paul sc->bge_tbi = 1; 2222a1d52896SBill Paul 222395d67482SBill Paul /* The SysKonnect SK-9D41 is a 1000baseSX card. */ 222495d67482SBill Paul if ((pci_read_config(dev, BGE_PCI_SUBSYS, 4) >> 16) == SK_SUBSYSID_9D41) 222595d67482SBill Paul sc->bge_tbi = 1; 222695d67482SBill Paul 222795d67482SBill Paul if (sc->bge_tbi) { 222895d67482SBill Paul ifmedia_init(&sc->bge_ifmedia, IFM_IMASK, 222995d67482SBill Paul bge_ifmedia_upd, bge_ifmedia_sts); 223095d67482SBill Paul ifmedia_add(&sc->bge_ifmedia, IFM_ETHER|IFM_1000_SX, 0, NULL); 223195d67482SBill Paul ifmedia_add(&sc->bge_ifmedia, 223295d67482SBill Paul IFM_ETHER|IFM_1000_SX|IFM_FDX, 0, NULL); 223395d67482SBill Paul ifmedia_add(&sc->bge_ifmedia, IFM_ETHER|IFM_AUTO, 0, NULL); 223495d67482SBill Paul ifmedia_set(&sc->bge_ifmedia, IFM_ETHER|IFM_AUTO); 2235da3003f0SBill Paul sc->bge_ifmedia.ifm_media = sc->bge_ifmedia.ifm_cur->ifm_media; 223695d67482SBill Paul } else { 223795d67482SBill Paul /* 223895d67482SBill Paul * Do transceiver setup. 223995d67482SBill Paul */ 224095d67482SBill Paul if (mii_phy_probe(dev, &sc->bge_miibus, 224195d67482SBill Paul bge_ifmedia_upd, bge_ifmedia_sts)) { 224295d67482SBill Paul printf("bge%d: MII without any PHY!\n", sc->bge_unit); 224395d67482SBill Paul bge_release_resources(sc); 224495d67482SBill Paul error = ENXIO; 224595d67482SBill Paul goto fail; 224695d67482SBill Paul } 224795d67482SBill Paul } 224895d67482SBill Paul 224995d67482SBill Paul /* 2250e255b776SJohn Polstra * When using the BCM5701 in PCI-X mode, data corruption has 2251e255b776SJohn Polstra * been observed in the first few bytes of some received packets. 2252e255b776SJohn Polstra * Aligning the packet buffer in memory eliminates the corruption. 2253e255b776SJohn Polstra * Unfortunately, this misaligns the packet payloads. On platforms 2254e255b776SJohn Polstra * which do not support unaligned accesses, we will realign the 2255e255b776SJohn Polstra * payloads by copying the received packets. 2256e255b776SJohn Polstra */ 2257e0ced696SPaul Saab switch (sc->bge_chipid) { 2258e0ced696SPaul Saab case BGE_CHIPID_BCM5701_A0: 2259e0ced696SPaul Saab case BGE_CHIPID_BCM5701_B0: 2260e0ced696SPaul Saab case BGE_CHIPID_BCM5701_B2: 2261e0ced696SPaul Saab case BGE_CHIPID_BCM5701_B5: 2262e255b776SJohn Polstra /* If in PCI-X mode, work around the alignment bug. */ 2263e255b776SJohn Polstra if ((pci_read_config(dev, BGE_PCI_PCISTATE, 4) & 2264e255b776SJohn Polstra (BGE_PCISTATE_PCI_BUSMODE | BGE_PCISTATE_PCI_BUSSPEED)) == 2265e255b776SJohn Polstra BGE_PCISTATE_PCI_BUSSPEED) 2266e255b776SJohn Polstra sc->bge_rx_alignment_bug = 1; 2267e255b776SJohn Polstra break; 2268e255b776SJohn Polstra } 2269e255b776SJohn Polstra 2270e255b776SJohn Polstra /* 227195d67482SBill Paul * Call MI attach routine. 227295d67482SBill Paul */ 2273fc74a9f9SBrooks Davis ether_ifattach(ifp, eaddr); 22740f9bd73bSSam Leffler callout_init(&sc->bge_stat_ch, CALLOUT_MPSAFE); 22750f9bd73bSSam Leffler 22760f9bd73bSSam Leffler /* 22770f9bd73bSSam Leffler * Hookup IRQ last. 22780f9bd73bSSam Leffler */ 22790f9bd73bSSam Leffler error = bus_setup_intr(dev, sc->bge_irq, INTR_TYPE_NET | INTR_MPSAFE, 22800f9bd73bSSam Leffler bge_intr, sc, &sc->bge_intrhand); 22810f9bd73bSSam Leffler 22820f9bd73bSSam Leffler if (error) { 2283fc74a9f9SBrooks Davis bge_detach(dev); 22840f9bd73bSSam Leffler printf("bge%d: couldn't set up irq\n", unit); 22850f9bd73bSSam Leffler } 228695d67482SBill Paul 228795d67482SBill Paul fail: 228895d67482SBill Paul return(error); 228995d67482SBill Paul } 229095d67482SBill Paul 229195d67482SBill Paul static int 229295d67482SBill Paul bge_detach(dev) 229395d67482SBill Paul device_t dev; 229495d67482SBill Paul { 229595d67482SBill Paul struct bge_softc *sc; 229695d67482SBill Paul struct ifnet *ifp; 229795d67482SBill Paul 229895d67482SBill Paul sc = device_get_softc(dev); 2299fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 230095d67482SBill Paul 230175719184SGleb Smirnoff #ifdef DEVICE_POLLING 230275719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 230375719184SGleb Smirnoff ether_poll_deregister(ifp); 230475719184SGleb Smirnoff #endif 230575719184SGleb Smirnoff 23060f9bd73bSSam Leffler BGE_LOCK(sc); 230795d67482SBill Paul bge_stop(sc); 230895d67482SBill Paul bge_reset(sc); 23090f9bd73bSSam Leffler BGE_UNLOCK(sc); 23100f9bd73bSSam Leffler 23110f9bd73bSSam Leffler ether_ifdetach(ifp); 231295d67482SBill Paul 231395d67482SBill Paul if (sc->bge_tbi) { 231495d67482SBill Paul ifmedia_removeall(&sc->bge_ifmedia); 231595d67482SBill Paul } else { 231695d67482SBill Paul bus_generic_detach(dev); 231795d67482SBill Paul device_delete_child(dev, sc->bge_miibus); 231895d67482SBill Paul } 231995d67482SBill Paul 232095d67482SBill Paul bge_release_resources(sc); 232195d67482SBill Paul 232295d67482SBill Paul return(0); 232395d67482SBill Paul } 232495d67482SBill Paul 232595d67482SBill Paul static void 232695d67482SBill Paul bge_release_resources(sc) 232795d67482SBill Paul struct bge_softc *sc; 232895d67482SBill Paul { 232995d67482SBill Paul device_t dev; 233095d67482SBill Paul 233195d67482SBill Paul dev = sc->bge_dev; 233295d67482SBill Paul 233395d67482SBill Paul if (sc->bge_vpd_prodname != NULL) 233495d67482SBill Paul free(sc->bge_vpd_prodname, M_DEVBUF); 233595d67482SBill Paul 233695d67482SBill Paul if (sc->bge_vpd_readonly != NULL) 233795d67482SBill Paul free(sc->bge_vpd_readonly, M_DEVBUF); 233895d67482SBill Paul 233995d67482SBill Paul if (sc->bge_intrhand != NULL) 234095d67482SBill Paul bus_teardown_intr(dev, sc->bge_irq, sc->bge_intrhand); 234195d67482SBill Paul 234295d67482SBill Paul if (sc->bge_irq != NULL) 234395d67482SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->bge_irq); 234495d67482SBill Paul 234595d67482SBill Paul if (sc->bge_res != NULL) 234695d67482SBill Paul bus_release_resource(dev, SYS_RES_MEMORY, 234795d67482SBill Paul BGE_PCI_BAR0, sc->bge_res); 234895d67482SBill Paul 2349ad61f896SRuslan Ermilov if (sc->bge_ifp != NULL) 2350ad61f896SRuslan Ermilov if_free(sc->bge_ifp); 2351ad61f896SRuslan Ermilov 2352f41ac2beSBill Paul bge_dma_free(sc); 235395d67482SBill Paul 23540f9bd73bSSam Leffler if (mtx_initialized(&sc->bge_mtx)) /* XXX */ 23550f9bd73bSSam Leffler BGE_LOCK_DESTROY(sc); 23560f9bd73bSSam Leffler 235795d67482SBill Paul return; 235895d67482SBill Paul } 235995d67482SBill Paul 236095d67482SBill Paul static void 236195d67482SBill Paul bge_reset(sc) 236295d67482SBill Paul struct bge_softc *sc; 236395d67482SBill Paul { 236495d67482SBill Paul device_t dev; 2365e53d81eeSPaul Saab u_int32_t cachesize, command, pcistate, reset; 236695d67482SBill Paul int i, val = 0; 236795d67482SBill Paul 236895d67482SBill Paul dev = sc->bge_dev; 236995d67482SBill Paul 237095d67482SBill Paul /* Save some important PCI state. */ 237195d67482SBill Paul cachesize = pci_read_config(dev, BGE_PCI_CACHESZ, 4); 237295d67482SBill Paul command = pci_read_config(dev, BGE_PCI_CMD, 4); 237395d67482SBill Paul pcistate = pci_read_config(dev, BGE_PCI_PCISTATE, 4); 237495d67482SBill Paul 237595d67482SBill Paul pci_write_config(dev, BGE_PCI_MISC_CTL, 237695d67482SBill Paul BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR| 2377e907febfSPyun YongHyeon BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_PCISTATE_RW, 4); 237895d67482SBill Paul 2379e53d81eeSPaul Saab reset = BGE_MISCCFG_RESET_CORE_CLOCKS|(65<<1); 2380e53d81eeSPaul Saab 2381e53d81eeSPaul Saab /* XXX: Broadcom Linux driver. */ 2382e53d81eeSPaul Saab if (sc->bge_pcie) { 2383e53d81eeSPaul Saab if (CSR_READ_4(sc, 0x7e2c) == 0x60) /* PCIE 1.0 */ 2384e53d81eeSPaul Saab CSR_WRITE_4(sc, 0x7e2c, 0x20); 2385e53d81eeSPaul Saab if (sc->bge_chipid != BGE_CHIPID_BCM5750_A0) { 2386e53d81eeSPaul Saab /* Prevent PCIE link training during global reset */ 2387e53d81eeSPaul Saab CSR_WRITE_4(sc, BGE_MISC_CFG, (1<<29)); 2388e53d81eeSPaul Saab reset |= (1<<29); 2389e53d81eeSPaul Saab } 2390e53d81eeSPaul Saab } 2391e53d81eeSPaul Saab 239295d67482SBill Paul /* Issue global reset */ 2393e53d81eeSPaul Saab bge_writereg_ind(sc, BGE_MISC_CFG, reset); 239495d67482SBill Paul 239595d67482SBill Paul DELAY(1000); 239695d67482SBill Paul 2397e53d81eeSPaul Saab /* XXX: Broadcom Linux driver. */ 2398e53d81eeSPaul Saab if (sc->bge_pcie) { 2399e53d81eeSPaul Saab if (sc->bge_chipid == BGE_CHIPID_BCM5750_A0) { 2400e53d81eeSPaul Saab uint32_t v; 2401e53d81eeSPaul Saab 2402e53d81eeSPaul Saab DELAY(500000); /* wait for link training to complete */ 2403e53d81eeSPaul Saab v = pci_read_config(dev, 0xc4, 4); 2404e53d81eeSPaul Saab pci_write_config(dev, 0xc4, v | (1<<15), 4); 2405e53d81eeSPaul Saab } 2406e53d81eeSPaul Saab /* Set PCIE max payload size and clear error status. */ 2407e53d81eeSPaul Saab pci_write_config(dev, 0xd8, 0xf5000, 4); 2408e53d81eeSPaul Saab } 2409e53d81eeSPaul Saab 241095d67482SBill Paul /* Reset some of the PCI state that got zapped by reset */ 241195d67482SBill Paul pci_write_config(dev, BGE_PCI_MISC_CTL, 241295d67482SBill Paul BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR| 2413e907febfSPyun YongHyeon BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_PCISTATE_RW, 4); 241495d67482SBill Paul pci_write_config(dev, BGE_PCI_CACHESZ, cachesize, 4); 241595d67482SBill Paul pci_write_config(dev, BGE_PCI_CMD, command, 4); 241695d67482SBill Paul bge_writereg_ind(sc, BGE_MISC_CFG, (65 << 1)); 241795d67482SBill Paul 2418a7b0c314SPaul Saab /* Enable memory arbiter. */ 24195dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 2420e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 2421a7b0c314SPaul Saab CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE); 2422a7b0c314SPaul Saab 242395d67482SBill Paul /* 242495d67482SBill Paul * Prevent PXE restart: write a magic number to the 242595d67482SBill Paul * general communications memory at 0xB50. 242695d67482SBill Paul */ 242795d67482SBill Paul bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER); 242895d67482SBill Paul /* 242995d67482SBill Paul * Poll the value location we just wrote until 243095d67482SBill Paul * we see the 1's complement of the magic number. 243195d67482SBill Paul * This indicates that the firmware initialization 243295d67482SBill Paul * is complete. 243395d67482SBill Paul */ 243495d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 243595d67482SBill Paul val = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM); 243695d67482SBill Paul if (val == ~BGE_MAGIC_NUMBER) 243795d67482SBill Paul break; 243895d67482SBill Paul DELAY(10); 243995d67482SBill Paul } 244095d67482SBill Paul 244195d67482SBill Paul if (i == BGE_TIMEOUT) { 244295d67482SBill Paul printf("bge%d: firmware handshake timed out\n", sc->bge_unit); 244395d67482SBill Paul return; 244495d67482SBill Paul } 244595d67482SBill Paul 244695d67482SBill Paul /* 244795d67482SBill Paul * XXX Wait for the value of the PCISTATE register to 244895d67482SBill Paul * return to its original pre-reset state. This is a 244995d67482SBill Paul * fairly good indicator of reset completion. If we don't 245095d67482SBill Paul * wait for the reset to fully complete, trying to read 245195d67482SBill Paul * from the device's non-PCI registers may yield garbage 245295d67482SBill Paul * results. 245395d67482SBill Paul */ 245495d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 245595d67482SBill Paul if (pci_read_config(dev, BGE_PCI_PCISTATE, 4) == pcistate) 245695d67482SBill Paul break; 245795d67482SBill Paul DELAY(10); 245895d67482SBill Paul } 245995d67482SBill Paul 246095d67482SBill Paul /* Fix up byte swapping */ 2461e907febfSPyun YongHyeon CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS| 246295d67482SBill Paul BGE_MODECTL_BYTESWAP_DATA); 246395d67482SBill Paul 246495d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, 0); 246595d67482SBill Paul 2466da3003f0SBill Paul /* 2467da3003f0SBill Paul * The 5704 in TBI mode apparently needs some special 2468da3003f0SBill Paul * adjustment to insure the SERDES drive level is set 2469da3003f0SBill Paul * to 1.2V. 2470da3003f0SBill Paul */ 2471da3003f0SBill Paul if (sc->bge_asicrev == BGE_ASICREV_BCM5704 && sc->bge_tbi) { 2472da3003f0SBill Paul uint32_t serdescfg; 2473da3003f0SBill Paul serdescfg = CSR_READ_4(sc, BGE_SERDES_CFG); 2474da3003f0SBill Paul serdescfg = (serdescfg & ~0xFFF) | 0x880; 2475da3003f0SBill Paul CSR_WRITE_4(sc, BGE_SERDES_CFG, serdescfg); 2476da3003f0SBill Paul } 2477da3003f0SBill Paul 2478e53d81eeSPaul Saab /* XXX: Broadcom Linux driver. */ 2479e53d81eeSPaul Saab if (sc->bge_pcie && sc->bge_chipid != BGE_CHIPID_BCM5750_A0) { 2480e53d81eeSPaul Saab uint32_t v; 2481e53d81eeSPaul Saab 2482e53d81eeSPaul Saab v = CSR_READ_4(sc, 0x7c00); 2483e53d81eeSPaul Saab CSR_WRITE_4(sc, 0x7c00, v | (1<<25)); 2484e53d81eeSPaul Saab } 248595d67482SBill Paul DELAY(10000); 248695d67482SBill Paul 248795d67482SBill Paul return; 248895d67482SBill Paul } 248995d67482SBill Paul 249095d67482SBill Paul /* 249195d67482SBill Paul * Frame reception handling. This is called if there's a frame 249295d67482SBill Paul * on the receive return list. 249395d67482SBill Paul * 249495d67482SBill Paul * Note: we have to be able to handle two possibilities here: 24951be6acb7SGleb Smirnoff * 1) the frame is from the jumbo receive ring 249695d67482SBill Paul * 2) the frame is from the standard receive ring 249795d67482SBill Paul */ 249895d67482SBill Paul 249995d67482SBill Paul static void 250095d67482SBill Paul bge_rxeof(sc) 250195d67482SBill Paul struct bge_softc *sc; 250295d67482SBill Paul { 250395d67482SBill Paul struct ifnet *ifp; 250495d67482SBill Paul int stdcnt = 0, jumbocnt = 0; 250595d67482SBill Paul 25060f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 25070f9bd73bSSam Leffler 2508fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 250995d67482SBill Paul 2510f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag, 2511f41ac2beSBill Paul sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_POSTWRITE); 2512f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 2513f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_POSTREAD); 25145dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 2515e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 2516f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 2517f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 2518f41ac2beSBill Paul BUS_DMASYNC_POSTREAD); 2519f41ac2beSBill Paul } 2520f41ac2beSBill Paul 252195d67482SBill Paul while(sc->bge_rx_saved_considx != 2522f41ac2beSBill Paul sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx) { 252395d67482SBill Paul struct bge_rx_bd *cur_rx; 252495d67482SBill Paul u_int32_t rxidx; 252595d67482SBill Paul struct ether_header *eh; 252695d67482SBill Paul struct mbuf *m = NULL; 252795d67482SBill Paul u_int16_t vlan_tag = 0; 252895d67482SBill Paul int have_tag = 0; 252995d67482SBill Paul 253075719184SGleb Smirnoff #ifdef DEVICE_POLLING 253175719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 253275719184SGleb Smirnoff if (sc->rxcycles <= 0) 253375719184SGleb Smirnoff break; 253475719184SGleb Smirnoff sc->rxcycles--; 253575719184SGleb Smirnoff } 253675719184SGleb Smirnoff #endif 253775719184SGleb Smirnoff 253895d67482SBill Paul cur_rx = 2539f41ac2beSBill Paul &sc->bge_ldata.bge_rx_return_ring[sc->bge_rx_saved_considx]; 254095d67482SBill Paul 254195d67482SBill Paul rxidx = cur_rx->bge_idx; 25420434d1b8SBill Paul BGE_INC(sc->bge_rx_saved_considx, sc->bge_return_ring_cnt); 254395d67482SBill Paul 254495d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_VLAN_TAG) { 254595d67482SBill Paul have_tag = 1; 254695d67482SBill Paul vlan_tag = cur_rx->bge_vlan_tag; 254795d67482SBill Paul } 254895d67482SBill Paul 254995d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_JUMBO_RING) { 255095d67482SBill Paul BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT); 2551f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo, 2552f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[rxidx], 2553f41ac2beSBill Paul BUS_DMASYNC_POSTREAD); 2554f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo, 2555f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[rxidx]); 255695d67482SBill Paul m = sc->bge_cdata.bge_rx_jumbo_chain[rxidx]; 255795d67482SBill Paul sc->bge_cdata.bge_rx_jumbo_chain[rxidx] = NULL; 255895d67482SBill Paul jumbocnt++; 255995d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) { 256095d67482SBill Paul ifp->if_ierrors++; 256195d67482SBill Paul bge_newbuf_jumbo(sc, sc->bge_jumbo, m); 256295d67482SBill Paul continue; 256395d67482SBill Paul } 256495d67482SBill Paul if (bge_newbuf_jumbo(sc, 256595d67482SBill Paul sc->bge_jumbo, NULL) == ENOBUFS) { 256695d67482SBill Paul ifp->if_ierrors++; 256795d67482SBill Paul bge_newbuf_jumbo(sc, sc->bge_jumbo, m); 256895d67482SBill Paul continue; 256995d67482SBill Paul } 257095d67482SBill Paul } else { 257195d67482SBill Paul BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT); 2572f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_mtag, 2573f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[rxidx], 2574f41ac2beSBill Paul BUS_DMASYNC_POSTREAD); 2575f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag, 2576f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[rxidx]); 257795d67482SBill Paul m = sc->bge_cdata.bge_rx_std_chain[rxidx]; 257895d67482SBill Paul sc->bge_cdata.bge_rx_std_chain[rxidx] = NULL; 257995d67482SBill Paul stdcnt++; 258095d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) { 258195d67482SBill Paul ifp->if_ierrors++; 258295d67482SBill Paul bge_newbuf_std(sc, sc->bge_std, m); 258395d67482SBill Paul continue; 258495d67482SBill Paul } 258595d67482SBill Paul if (bge_newbuf_std(sc, sc->bge_std, 258695d67482SBill Paul NULL) == ENOBUFS) { 258795d67482SBill Paul ifp->if_ierrors++; 258895d67482SBill Paul bge_newbuf_std(sc, sc->bge_std, m); 258995d67482SBill Paul continue; 259095d67482SBill Paul } 259195d67482SBill Paul } 259295d67482SBill Paul 259395d67482SBill Paul ifp->if_ipackets++; 2594e255b776SJohn Polstra #ifndef __i386__ 2595e255b776SJohn Polstra /* 2596e255b776SJohn Polstra * The i386 allows unaligned accesses, but for other 2597e255b776SJohn Polstra * platforms we must make sure the payload is aligned. 2598e255b776SJohn Polstra */ 2599e255b776SJohn Polstra if (sc->bge_rx_alignment_bug) { 2600e255b776SJohn Polstra bcopy(m->m_data, m->m_data + ETHER_ALIGN, 2601e255b776SJohn Polstra cur_rx->bge_len); 2602e255b776SJohn Polstra m->m_data += ETHER_ALIGN; 2603e255b776SJohn Polstra } 2604e255b776SJohn Polstra #endif 260595d67482SBill Paul eh = mtod(m, struct ether_header *); 2606473851baSPaul Saab m->m_pkthdr.len = m->m_len = cur_rx->bge_len - ETHER_CRC_LEN; 260795d67482SBill Paul m->m_pkthdr.rcvif = ifp; 260895d67482SBill Paul 2609eb48892eSDavid Greenman #if 0 /* currently broken for some packets, possibly related to TCP options */ 2610b874fdd4SYaroslav Tykhiy if (ifp->if_capenable & IFCAP_RXCSUM) { 261195d67482SBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 261295d67482SBill Paul if ((cur_rx->bge_ip_csum ^ 0xffff) == 0) 261395d67482SBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 261495d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_TCP_UDP_CSUM) { 261595d67482SBill Paul m->m_pkthdr.csum_data = 261695d67482SBill Paul cur_rx->bge_tcp_udp_csum; 26170189c944SBill Paul m->m_pkthdr.csum_flags |= CSUM_DATA_VALID; 261895d67482SBill Paul } 261995d67482SBill Paul } 2620eb48892eSDavid Greenman #endif 262195d67482SBill Paul 262295d67482SBill Paul /* 2623673d9191SSam Leffler * If we received a packet with a vlan tag, 2624673d9191SSam Leffler * attach that information to the packet. 262595d67482SBill Paul */ 2626d147662cSGleb Smirnoff if (have_tag) { 2627d147662cSGleb Smirnoff VLAN_INPUT_TAG(ifp, m, vlan_tag); 2628d147662cSGleb Smirnoff if (m == NULL) 2629d147662cSGleb Smirnoff continue; 2630d147662cSGleb Smirnoff } 263195d67482SBill Paul 26320f9bd73bSSam Leffler BGE_UNLOCK(sc); 2633673d9191SSam Leffler (*ifp->if_input)(ifp, m); 26340f9bd73bSSam Leffler BGE_LOCK(sc); 263595d67482SBill Paul } 263695d67482SBill Paul 2637f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag, 2638f41ac2beSBill Paul sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_PREWRITE); 2639f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 2640f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, 2641f41ac2beSBill Paul BUS_DMASYNC_POSTREAD|BUS_DMASYNC_PREWRITE); 26425dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 2643e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 2644f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 2645f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 2646f41ac2beSBill Paul BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); 2647f41ac2beSBill Paul } 2648f41ac2beSBill Paul 264995d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_CONS0_LO, sc->bge_rx_saved_considx); 265095d67482SBill Paul if (stdcnt) 265195d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std); 265295d67482SBill Paul if (jumbocnt) 265395d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo); 265495d67482SBill Paul 265595d67482SBill Paul return; 265695d67482SBill Paul } 265795d67482SBill Paul 265895d67482SBill Paul static void 265995d67482SBill Paul bge_txeof(sc) 266095d67482SBill Paul struct bge_softc *sc; 266195d67482SBill Paul { 266295d67482SBill Paul struct bge_tx_bd *cur_tx = NULL; 266395d67482SBill Paul struct ifnet *ifp; 266495d67482SBill Paul 26650f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 26660f9bd73bSSam Leffler 2667fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 266895d67482SBill Paul 266995d67482SBill Paul /* 267095d67482SBill Paul * Go through our tx ring and free mbufs for those 267195d67482SBill Paul * frames that have been sent. 267295d67482SBill Paul */ 267395d67482SBill Paul while (sc->bge_tx_saved_considx != 2674f41ac2beSBill Paul sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx) { 267595d67482SBill Paul u_int32_t idx = 0; 267695d67482SBill Paul 267795d67482SBill Paul idx = sc->bge_tx_saved_considx; 2678f41ac2beSBill Paul cur_tx = &sc->bge_ldata.bge_tx_ring[idx]; 267995d67482SBill Paul if (cur_tx->bge_flags & BGE_TXBDFLAG_END) 268095d67482SBill Paul ifp->if_opackets++; 268195d67482SBill Paul if (sc->bge_cdata.bge_tx_chain[idx] != NULL) { 268295d67482SBill Paul m_freem(sc->bge_cdata.bge_tx_chain[idx]); 268395d67482SBill Paul sc->bge_cdata.bge_tx_chain[idx] = NULL; 2684f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag, 2685f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[idx]); 268695d67482SBill Paul } 268795d67482SBill Paul sc->bge_txcnt--; 268895d67482SBill Paul BGE_INC(sc->bge_tx_saved_considx, BGE_TX_RING_CNT); 268995d67482SBill Paul ifp->if_timer = 0; 269095d67482SBill Paul } 269195d67482SBill Paul 269295d67482SBill Paul if (cur_tx != NULL) 269313f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 269495d67482SBill Paul 269595d67482SBill Paul return; 269695d67482SBill Paul } 269795d67482SBill Paul 269875719184SGleb Smirnoff #ifdef DEVICE_POLLING 269975719184SGleb Smirnoff static void 270075719184SGleb Smirnoff bge_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 270175719184SGleb Smirnoff { 270275719184SGleb Smirnoff struct bge_softc *sc = ifp->if_softc; 270375719184SGleb Smirnoff 270475719184SGleb Smirnoff BGE_LOCK(sc); 270575719184SGleb Smirnoff if (ifp->if_drv_flags & IFF_DRV_RUNNING) 270675719184SGleb Smirnoff bge_poll_locked(ifp, cmd, count); 270775719184SGleb Smirnoff BGE_UNLOCK(sc); 270875719184SGleb Smirnoff } 270975719184SGleb Smirnoff 271075719184SGleb Smirnoff static void 271175719184SGleb Smirnoff bge_poll_locked(struct ifnet *ifp, enum poll_cmd cmd, int count) 271275719184SGleb Smirnoff { 271375719184SGleb Smirnoff struct bge_softc *sc = ifp->if_softc; 271475719184SGleb Smirnoff 271575719184SGleb Smirnoff BGE_LOCK_ASSERT(sc); 271675719184SGleb Smirnoff 271775719184SGleb Smirnoff sc->rxcycles = count; 271875719184SGleb Smirnoff bge_rxeof(sc); 271975719184SGleb Smirnoff bge_txeof(sc); 272075719184SGleb Smirnoff if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 272175719184SGleb Smirnoff bge_start_locked(ifp); 272275719184SGleb Smirnoff 272375719184SGleb Smirnoff if (cmd == POLL_AND_CHECK_STATUS) { 2724dab5cd05SOleg Bulyzhin uint32_t statusword; 272575719184SGleb Smirnoff 2726dab5cd05SOleg Bulyzhin bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 2727dab5cd05SOleg Bulyzhin sc->bge_cdata.bge_status_map, BUS_DMASYNC_POSTWRITE); 2728dab5cd05SOleg Bulyzhin 2729dab5cd05SOleg Bulyzhin statusword = atomic_readandclear_32(&sc->bge_ldata.bge_status_block->bge_status); 2730dab5cd05SOleg Bulyzhin 2731dab5cd05SOleg Bulyzhin if (sc->bge_asicrev == BGE_ASICREV_BCM5700 || 2732dab5cd05SOleg Bulyzhin statusword & BGE_STATFLAG_LINKSTATE_CHANGED) 2733dab5cd05SOleg Bulyzhin bge_link_upd(sc); 2734dab5cd05SOleg Bulyzhin 2735dab5cd05SOleg Bulyzhin bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 2736dab5cd05SOleg Bulyzhin sc->bge_cdata.bge_status_map, BUS_DMASYNC_PREWRITE); 273775719184SGleb Smirnoff } 273875719184SGleb Smirnoff } 273975719184SGleb Smirnoff #endif /* DEVICE_POLLING */ 274075719184SGleb Smirnoff 274195d67482SBill Paul static void 274295d67482SBill Paul bge_intr(xsc) 274395d67482SBill Paul void *xsc; 274495d67482SBill Paul { 274595d67482SBill Paul struct bge_softc *sc; 274695d67482SBill Paul struct ifnet *ifp; 2747dab5cd05SOleg Bulyzhin uint32_t statusword; 274895d67482SBill Paul 274995d67482SBill Paul sc = xsc; 2750f41ac2beSBill Paul 27510f9bd73bSSam Leffler BGE_LOCK(sc); 27520f9bd73bSSam Leffler 2753dab5cd05SOleg Bulyzhin ifp = sc->bge_ifp; 2754dab5cd05SOleg Bulyzhin 275575719184SGleb Smirnoff #ifdef DEVICE_POLLING 275675719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 275775719184SGleb Smirnoff BGE_UNLOCK(sc); 275875719184SGleb Smirnoff return; 275975719184SGleb Smirnoff } 276075719184SGleb Smirnoff #endif 276175719184SGleb Smirnoff 2762f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 2763f41ac2beSBill Paul sc->bge_cdata.bge_status_map, BUS_DMASYNC_POSTWRITE); 2764f41ac2beSBill Paul 2765487a8c7eSPaul Saab statusword = 2766f41ac2beSBill Paul atomic_readandclear_32(&sc->bge_ldata.bge_status_block->bge_status); 276795d67482SBill Paul 276895d67482SBill Paul #ifdef notdef 276995d67482SBill Paul /* Avoid this for now -- checking this register is expensive. */ 277095d67482SBill Paul /* Make sure this is really our interrupt. */ 277195d67482SBill Paul if (!(CSR_READ_4(sc, BGE_MISC_LOCAL_CTL) & BGE_MLC_INTR_STATE)) 277295d67482SBill Paul return; 277395d67482SBill Paul #endif 277495d67482SBill Paul /* Ack interrupt and stop others from occuring. */ 277595d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1); 277695d67482SBill Paul 2777dab5cd05SOleg Bulyzhin if (sc->bge_asicrev == BGE_ASICREV_BCM5700 || 2778dab5cd05SOleg Bulyzhin statusword & BGE_STATFLAG_LINKSTATE_CHANGED) 2779dab5cd05SOleg Bulyzhin bge_link_upd(sc); 278095d67482SBill Paul 278113f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 278295d67482SBill Paul /* Check RX return ring producer/consumer */ 278395d67482SBill Paul bge_rxeof(sc); 278495d67482SBill Paul 278595d67482SBill Paul /* Check TX ring producer/consumer */ 278695d67482SBill Paul bge_txeof(sc); 278795d67482SBill Paul } 278895d67482SBill Paul 2789f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 2790f41ac2beSBill Paul sc->bge_cdata.bge_status_map, BUS_DMASYNC_PREWRITE); 2791f41ac2beSBill Paul 279295d67482SBill Paul bge_handle_events(sc); 279395d67482SBill Paul 279495d67482SBill Paul /* Re-enable interrupts. */ 279595d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 0); 279695d67482SBill Paul 279713f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING && 279813f4c340SRobert Watson !IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 27990f9bd73bSSam Leffler bge_start_locked(ifp); 28000f9bd73bSSam Leffler 28010f9bd73bSSam Leffler BGE_UNLOCK(sc); 280295d67482SBill Paul 280395d67482SBill Paul return; 280495d67482SBill Paul } 280595d67482SBill Paul 280695d67482SBill Paul static void 28070f9bd73bSSam Leffler bge_tick_locked(sc) 280895d67482SBill Paul struct bge_softc *sc; 28090f9bd73bSSam Leffler { 281095d67482SBill Paul struct mii_data *mii = NULL; 281195d67482SBill Paul struct ifnet *ifp; 281295d67482SBill Paul 28130f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 281495d67482SBill Paul 2815dab5cd05SOleg Bulyzhin ifp = sc->bge_ifp; 2816dab5cd05SOleg Bulyzhin 2817e53d81eeSPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5705 || 2818e53d81eeSPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5750) 28190434d1b8SBill Paul bge_stats_update_regs(sc); 28200434d1b8SBill Paul else 282195d67482SBill Paul bge_stats_update(sc); 282295d67482SBill Paul 282395d67482SBill Paul if (sc->bge_tbi) { 2824dab5cd05SOleg Bulyzhin if (!sc->bge_link) { 282595d67482SBill Paul if (CSR_READ_4(sc, BGE_MAC_STS) & 282695d67482SBill Paul BGE_MACSTAT_TBI_PCS_SYNCHED) { 282795d67482SBill Paul sc->bge_link++; 2828da3003f0SBill Paul if (sc->bge_asicrev == BGE_ASICREV_BCM5704) 2829da3003f0SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, 2830da3003f0SBill Paul BGE_MACMODE_TBI_SEND_CFGS); 283195d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_STS, 0xFFFFFFFF); 2832649ce479SPoul-Henning Kamp if (bootverbose) 2833649ce479SPoul-Henning Kamp printf("bge%d: gigabit link up\n", 2834649ce479SPoul-Henning Kamp sc->bge_unit); 28354d665c4dSDag-Erling Smørgrav if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 28360f9bd73bSSam Leffler bge_start_locked(ifp); 283795d67482SBill Paul } 283895d67482SBill Paul } 2839dab5cd05SOleg Bulyzhin } 2840dab5cd05SOleg Bulyzhin else { 284195d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 284295d67482SBill Paul mii_tick(mii); 284395d67482SBill Paul 2844b2561871SJonathan Lemon if (!sc->bge_link && mii->mii_media_status & IFM_ACTIVE && 284595d67482SBill Paul IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 284695d67482SBill Paul sc->bge_link++; 2847649ce479SPoul-Henning Kamp if ((IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T || 2848649ce479SPoul-Henning Kamp IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_SX)&& 2849649ce479SPoul-Henning Kamp bootverbose) 2850649ce479SPoul-Henning Kamp printf("bge%d: gigabit link up\n", sc->bge_unit); 28514d665c4dSDag-Erling Smørgrav if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 28520f9bd73bSSam Leffler bge_start_locked(ifp); 285395d67482SBill Paul } 2854dab5cd05SOleg Bulyzhin } 285595d67482SBill Paul 2856dab5cd05SOleg Bulyzhin callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc); 285795d67482SBill Paul } 285895d67482SBill Paul 285995d67482SBill Paul static void 28600f9bd73bSSam Leffler bge_tick(xsc) 28610f9bd73bSSam Leffler void *xsc; 28620f9bd73bSSam Leffler { 28630f9bd73bSSam Leffler struct bge_softc *sc; 28640f9bd73bSSam Leffler 28650f9bd73bSSam Leffler sc = xsc; 28660f9bd73bSSam Leffler 28670f9bd73bSSam Leffler BGE_LOCK(sc); 28680f9bd73bSSam Leffler bge_tick_locked(sc); 28690f9bd73bSSam Leffler BGE_UNLOCK(sc); 28700f9bd73bSSam Leffler } 28710f9bd73bSSam Leffler 28720f9bd73bSSam Leffler static void 28730434d1b8SBill Paul bge_stats_update_regs(sc) 28740434d1b8SBill Paul struct bge_softc *sc; 28750434d1b8SBill Paul { 28760434d1b8SBill Paul struct ifnet *ifp; 28770434d1b8SBill Paul struct bge_mac_stats_regs stats; 28780434d1b8SBill Paul u_int32_t *s; 28790434d1b8SBill Paul int i; 28800434d1b8SBill Paul 2881fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 28820434d1b8SBill Paul 28830434d1b8SBill Paul s = (u_int32_t *)&stats; 28840434d1b8SBill Paul for (i = 0; i < sizeof(struct bge_mac_stats_regs); i += 4) { 28850434d1b8SBill Paul *s = CSR_READ_4(sc, BGE_RX_STATS + i); 28860434d1b8SBill Paul s++; 28870434d1b8SBill Paul } 28880434d1b8SBill Paul 28890434d1b8SBill Paul ifp->if_collisions += 28900434d1b8SBill Paul (stats.dot3StatsSingleCollisionFrames + 28910434d1b8SBill Paul stats.dot3StatsMultipleCollisionFrames + 28920434d1b8SBill Paul stats.dot3StatsExcessiveCollisions + 28930434d1b8SBill Paul stats.dot3StatsLateCollisions) - 28940434d1b8SBill Paul ifp->if_collisions; 28950434d1b8SBill Paul 28960434d1b8SBill Paul return; 28970434d1b8SBill Paul } 28980434d1b8SBill Paul 28990434d1b8SBill Paul static void 290095d67482SBill Paul bge_stats_update(sc) 290195d67482SBill Paul struct bge_softc *sc; 290295d67482SBill Paul { 290395d67482SBill Paul struct ifnet *ifp; 2904e907febfSPyun YongHyeon bus_size_t stats; 290595d67482SBill Paul 2906fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 290795d67482SBill Paul 2908e907febfSPyun YongHyeon stats = BGE_MEMWIN_START + BGE_STATS_BLOCK; 2909e907febfSPyun YongHyeon 2910e907febfSPyun YongHyeon #define READ_STAT(sc, stats, stat) \ 2911e907febfSPyun YongHyeon CSR_READ_4(sc, stats + offsetof(struct bge_stats, stat)) 291295d67482SBill Paul 291395d67482SBill Paul ifp->if_collisions += 2914e907febfSPyun YongHyeon (READ_STAT(sc, stats, 2915e907febfSPyun YongHyeon txstats.dot3StatsSingleCollisionFrames.bge_addr_lo) + 2916e907febfSPyun YongHyeon READ_STAT(sc, stats, 2917e907febfSPyun YongHyeon txstats.dot3StatsMultipleCollisionFrames.bge_addr_lo) + 2918e907febfSPyun YongHyeon READ_STAT(sc, stats, 2919e907febfSPyun YongHyeon txstats.dot3StatsExcessiveCollisions.bge_addr_lo) + 2920e907febfSPyun YongHyeon READ_STAT(sc, stats, 2921e907febfSPyun YongHyeon txstats.dot3StatsLateCollisions.bge_addr_lo)) - 292295d67482SBill Paul ifp->if_collisions; 292395d67482SBill Paul 2924e907febfSPyun YongHyeon #undef READ_STAT 2925e907febfSPyun YongHyeon 292695d67482SBill Paul #ifdef notdef 292795d67482SBill Paul ifp->if_collisions += 292895d67482SBill Paul (sc->bge_rdata->bge_info.bge_stats.dot3StatsSingleCollisionFrames + 292995d67482SBill Paul sc->bge_rdata->bge_info.bge_stats.dot3StatsMultipleCollisionFrames + 293095d67482SBill Paul sc->bge_rdata->bge_info.bge_stats.dot3StatsExcessiveCollisions + 293195d67482SBill Paul sc->bge_rdata->bge_info.bge_stats.dot3StatsLateCollisions) - 293295d67482SBill Paul ifp->if_collisions; 293395d67482SBill Paul #endif 293495d67482SBill Paul 293595d67482SBill Paul return; 293695d67482SBill Paul } 293795d67482SBill Paul 293895d67482SBill Paul /* 293995d67482SBill Paul * Encapsulate an mbuf chain in the tx ring by coupling the mbuf data 294095d67482SBill Paul * pointers to descriptors. 294195d67482SBill Paul */ 294295d67482SBill Paul static int 294395d67482SBill Paul bge_encap(sc, m_head, txidx) 294495d67482SBill Paul struct bge_softc *sc; 294595d67482SBill Paul struct mbuf *m_head; 29467e27542aSGleb Smirnoff uint32_t *txidx; 294795d67482SBill Paul { 29487e27542aSGleb Smirnoff bus_dma_segment_t segs[BGE_NSEG_NEW]; 2949f41ac2beSBill Paul bus_dmamap_t map; 29507e27542aSGleb Smirnoff struct bge_tx_bd *d = NULL; 29517e27542aSGleb Smirnoff struct m_tag *mtag; 29527e27542aSGleb Smirnoff uint32_t idx = *txidx; 29537e27542aSGleb Smirnoff uint16_t csum_flags = 0; 29547e27542aSGleb Smirnoff int nsegs, i, error; 295595d67482SBill Paul 295695d67482SBill Paul if (m_head->m_pkthdr.csum_flags) { 295795d67482SBill Paul if (m_head->m_pkthdr.csum_flags & CSUM_IP) 295895d67482SBill Paul csum_flags |= BGE_TXBDFLAG_IP_CSUM; 295995d67482SBill Paul if (m_head->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP)) 296095d67482SBill Paul csum_flags |= BGE_TXBDFLAG_TCP_UDP_CSUM; 296195d67482SBill Paul if (m_head->m_flags & M_LASTFRAG) 296295d67482SBill Paul csum_flags |= BGE_TXBDFLAG_IP_FRAG_END; 296395d67482SBill Paul else if (m_head->m_flags & M_FRAG) 296495d67482SBill Paul csum_flags |= BGE_TXBDFLAG_IP_FRAG; 296595d67482SBill Paul } 296695d67482SBill Paul 2967fc74a9f9SBrooks Davis mtag = VLAN_OUTPUT_TAG(sc->bge_ifp, m_head); 2968673d9191SSam Leffler 29697e27542aSGleb Smirnoff map = sc->bge_cdata.bge_tx_dmamap[idx]; 29707e27542aSGleb Smirnoff error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_mtag, map, 29717e27542aSGleb Smirnoff m_head, segs, &nsegs, BUS_DMA_NOWAIT); 29727e27542aSGleb Smirnoff if (error) { 29737e27542aSGleb Smirnoff if (error == EFBIG) { 29747e27542aSGleb Smirnoff struct mbuf *m0; 29757e27542aSGleb Smirnoff 29767e27542aSGleb Smirnoff m0 = m_defrag(m_head, M_DONTWAIT); 29777e27542aSGleb Smirnoff if (m0 == NULL) 29787e27542aSGleb Smirnoff return (ENOBUFS); 29797e27542aSGleb Smirnoff m_head = m0; 29807e27542aSGleb Smirnoff error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_mtag, 29817e27542aSGleb Smirnoff map, m_head, segs, &nsegs, BUS_DMA_NOWAIT); 29827e27542aSGleb Smirnoff } 29837e27542aSGleb Smirnoff if (error) 29847e27542aSGleb Smirnoff return (error); 29857e27542aSGleb Smirnoff } 29867e27542aSGleb Smirnoff 298795d67482SBill Paul /* 298895d67482SBill Paul * Sanity check: avoid coming within 16 descriptors 298995d67482SBill Paul * of the end of the ring. 299095d67482SBill Paul */ 29917e27542aSGleb Smirnoff if (nsegs > (BGE_TX_RING_CNT - sc->bge_txcnt - 16)) { 29927e27542aSGleb Smirnoff bus_dmamap_unload(sc->bge_cdata.bge_mtag, map); 299395d67482SBill Paul return (ENOBUFS); 29947e27542aSGleb Smirnoff } 29957e27542aSGleb Smirnoff 29967e27542aSGleb Smirnoff for (i = 0; ; i++) { 29977e27542aSGleb Smirnoff d = &sc->bge_ldata.bge_tx_ring[idx]; 29987e27542aSGleb Smirnoff d->bge_addr.bge_addr_lo = BGE_ADDR_LO(segs[i].ds_addr); 29997e27542aSGleb Smirnoff d->bge_addr.bge_addr_hi = BGE_ADDR_HI(segs[i].ds_addr); 30007e27542aSGleb Smirnoff d->bge_len = segs[i].ds_len; 30017e27542aSGleb Smirnoff d->bge_flags = csum_flags; 30027e27542aSGleb Smirnoff if (i == nsegs - 1) 30037e27542aSGleb Smirnoff break; 30047e27542aSGleb Smirnoff BGE_INC(idx, BGE_TX_RING_CNT); 30057e27542aSGleb Smirnoff } 30067e27542aSGleb Smirnoff 30077e27542aSGleb Smirnoff /* Mark the last segment as end of packet... */ 30087e27542aSGleb Smirnoff d->bge_flags |= BGE_TXBDFLAG_END; 30097e27542aSGleb Smirnoff /* ... and put VLAN tag into first segment. */ 30107e27542aSGleb Smirnoff d = &sc->bge_ldata.bge_tx_ring[*txidx]; 30117e27542aSGleb Smirnoff if (mtag != NULL) { 30127e27542aSGleb Smirnoff d->bge_flags |= BGE_TXBDFLAG_VLAN_TAG; 30137e27542aSGleb Smirnoff d->bge_vlan_tag = VLAN_TAG_VALUE(mtag); 30147e27542aSGleb Smirnoff } else 30157e27542aSGleb Smirnoff d->bge_vlan_tag = 0; 3016f41ac2beSBill Paul 3017f41ac2beSBill Paul /* 3018f41ac2beSBill Paul * Insure that the map for this transmission 3019f41ac2beSBill Paul * is placed at the array index of the last descriptor 3020f41ac2beSBill Paul * in this chain. 3021f41ac2beSBill Paul */ 30227e27542aSGleb Smirnoff sc->bge_cdata.bge_tx_dmamap[*txidx] = sc->bge_cdata.bge_tx_dmamap[idx]; 30237e27542aSGleb Smirnoff sc->bge_cdata.bge_tx_dmamap[idx] = map; 30247e27542aSGleb Smirnoff sc->bge_cdata.bge_tx_chain[idx] = m_head; 30257e27542aSGleb Smirnoff sc->bge_txcnt += nsegs; 302695d67482SBill Paul 30277e27542aSGleb Smirnoff BGE_INC(idx, BGE_TX_RING_CNT); 30287e27542aSGleb Smirnoff *txidx = idx; 302995d67482SBill Paul 303095d67482SBill Paul return (0); 303195d67482SBill Paul } 303295d67482SBill Paul 303395d67482SBill Paul /* 303495d67482SBill Paul * Main transmit routine. To avoid having to do mbuf copies, we put pointers 303595d67482SBill Paul * to the mbuf data regions directly in the transmit descriptors. 303695d67482SBill Paul */ 303795d67482SBill Paul static void 30380f9bd73bSSam Leffler bge_start_locked(ifp) 303995d67482SBill Paul struct ifnet *ifp; 304095d67482SBill Paul { 304195d67482SBill Paul struct bge_softc *sc; 304295d67482SBill Paul struct mbuf *m_head = NULL; 304395d67482SBill Paul u_int32_t prodidx = 0; 3044303a718cSDag-Erling Smørgrav int count = 0; 304595d67482SBill Paul 304695d67482SBill Paul sc = ifp->if_softc; 304795d67482SBill Paul 3048dab5cd05SOleg Bulyzhin if (!sc->bge_link || IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 304995d67482SBill Paul return; 305095d67482SBill Paul 305195d67482SBill Paul prodidx = CSR_READ_4(sc, BGE_MBX_TX_HOST_PROD0_LO); 305295d67482SBill Paul 305395d67482SBill Paul while(sc->bge_cdata.bge_tx_chain[prodidx] == NULL) { 30544d665c4dSDag-Erling Smørgrav IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 305595d67482SBill Paul if (m_head == NULL) 305695d67482SBill Paul break; 305795d67482SBill Paul 305895d67482SBill Paul /* 305995d67482SBill Paul * XXX 3060b874fdd4SYaroslav Tykhiy * The code inside the if() block is never reached since we 3061b874fdd4SYaroslav Tykhiy * must mark CSUM_IP_FRAGS in our if_hwassist to start getting 3062b874fdd4SYaroslav Tykhiy * requests to checksum TCP/UDP in a fragmented packet. 3063b874fdd4SYaroslav Tykhiy * 3064b874fdd4SYaroslav Tykhiy * XXX 306595d67482SBill Paul * safety overkill. If this is a fragmented packet chain 306695d67482SBill Paul * with delayed TCP/UDP checksums, then only encapsulate 306795d67482SBill Paul * it if we have enough descriptors to handle the entire 306895d67482SBill Paul * chain at once. 306995d67482SBill Paul * (paranoia -- may not actually be needed) 307095d67482SBill Paul */ 307195d67482SBill Paul if (m_head->m_flags & M_FIRSTFRAG && 307295d67482SBill Paul m_head->m_pkthdr.csum_flags & (CSUM_DELAY_DATA)) { 307395d67482SBill Paul if ((BGE_TX_RING_CNT - sc->bge_txcnt) < 307495d67482SBill Paul m_head->m_pkthdr.csum_data + 16) { 30754d665c4dSDag-Erling Smørgrav IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 307613f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 307795d67482SBill Paul break; 307895d67482SBill Paul } 307995d67482SBill Paul } 308095d67482SBill Paul 308195d67482SBill Paul /* 308295d67482SBill Paul * Pack the data into the transmit ring. If we 308395d67482SBill Paul * don't have room, set the OACTIVE flag and wait 308495d67482SBill Paul * for the NIC to drain the ring. 308595d67482SBill Paul */ 308695d67482SBill Paul if (bge_encap(sc, m_head, &prodidx)) { 30874d665c4dSDag-Erling Smørgrav IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 308813f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 308995d67482SBill Paul break; 309095d67482SBill Paul } 3091303a718cSDag-Erling Smørgrav ++count; 309295d67482SBill Paul 309395d67482SBill Paul /* 309495d67482SBill Paul * If there's a BPF listener, bounce a copy of this frame 309595d67482SBill Paul * to him. 309695d67482SBill Paul */ 3097673d9191SSam Leffler BPF_MTAP(ifp, m_head); 309895d67482SBill Paul } 309995d67482SBill Paul 3100303a718cSDag-Erling Smørgrav if (count == 0) { 3101303a718cSDag-Erling Smørgrav /* no packets were dequeued */ 3102303a718cSDag-Erling Smørgrav return; 3103303a718cSDag-Erling Smørgrav } 3104303a718cSDag-Erling Smørgrav 310595d67482SBill Paul /* Transmit */ 310695d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx); 31073927098fSPaul Saab /* 5700 b2 errata */ 3108e0ced696SPaul Saab if (sc->bge_chiprev == BGE_CHIPREV_5700_BX) 31093927098fSPaul Saab CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx); 311095d67482SBill Paul 311195d67482SBill Paul /* 311295d67482SBill Paul * Set a timeout in case the chip goes out to lunch. 311395d67482SBill Paul */ 311495d67482SBill Paul ifp->if_timer = 5; 311595d67482SBill Paul 311695d67482SBill Paul return; 311795d67482SBill Paul } 311895d67482SBill Paul 31190f9bd73bSSam Leffler /* 31200f9bd73bSSam Leffler * Main transmit routine. To avoid having to do mbuf copies, we put pointers 31210f9bd73bSSam Leffler * to the mbuf data regions directly in the transmit descriptors. 31220f9bd73bSSam Leffler */ 312395d67482SBill Paul static void 31240f9bd73bSSam Leffler bge_start(ifp) 31250f9bd73bSSam Leffler struct ifnet *ifp; 312695d67482SBill Paul { 31270f9bd73bSSam Leffler struct bge_softc *sc; 31280f9bd73bSSam Leffler 31290f9bd73bSSam Leffler sc = ifp->if_softc; 31300f9bd73bSSam Leffler BGE_LOCK(sc); 31310f9bd73bSSam Leffler bge_start_locked(ifp); 31320f9bd73bSSam Leffler BGE_UNLOCK(sc); 31330f9bd73bSSam Leffler } 31340f9bd73bSSam Leffler 31350f9bd73bSSam Leffler static void 31360f9bd73bSSam Leffler bge_init_locked(sc) 31370f9bd73bSSam Leffler struct bge_softc *sc; 31380f9bd73bSSam Leffler { 313995d67482SBill Paul struct ifnet *ifp; 314095d67482SBill Paul u_int16_t *m; 314195d67482SBill Paul 31420f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 314395d67482SBill Paul 3144fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 314595d67482SBill Paul 314613f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) 314795d67482SBill Paul return; 314895d67482SBill Paul 314995d67482SBill Paul /* Cancel pending I/O and flush buffers. */ 315095d67482SBill Paul bge_stop(sc); 315195d67482SBill Paul bge_reset(sc); 315295d67482SBill Paul bge_chipinit(sc); 315395d67482SBill Paul 315495d67482SBill Paul /* 315595d67482SBill Paul * Init the various state machines, ring 315695d67482SBill Paul * control blocks and firmware. 315795d67482SBill Paul */ 315895d67482SBill Paul if (bge_blockinit(sc)) { 315995d67482SBill Paul printf("bge%d: initialization failure\n", sc->bge_unit); 316095d67482SBill Paul return; 316195d67482SBill Paul } 316295d67482SBill Paul 3163fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 316495d67482SBill Paul 316595d67482SBill Paul /* Specify MTU. */ 316695d67482SBill Paul CSR_WRITE_4(sc, BGE_RX_MTU, ifp->if_mtu + 3167859c6c7dSBill Paul ETHER_HDR_LEN + ETHER_CRC_LEN + ETHER_VLAN_ENCAP_LEN); 316895d67482SBill Paul 316995d67482SBill Paul /* Load our MAC address. */ 31704a0d6638SRuslan Ermilov m = (u_int16_t *)IF_LLADDR(sc->bge_ifp); 317195d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_ADDR1_LO, htons(m[0])); 317295d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_ADDR1_HI, (htons(m[1]) << 16) | htons(m[2])); 317395d67482SBill Paul 317495d67482SBill Paul /* Enable or disable promiscuous mode as needed. */ 317595d67482SBill Paul if (ifp->if_flags & IFF_PROMISC) { 317695d67482SBill Paul BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC); 317795d67482SBill Paul } else { 317895d67482SBill Paul BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC); 317995d67482SBill Paul } 318095d67482SBill Paul 318195d67482SBill Paul /* Program multicast filter. */ 318295d67482SBill Paul bge_setmulti(sc); 318395d67482SBill Paul 318495d67482SBill Paul /* Init RX ring. */ 318595d67482SBill Paul bge_init_rx_ring_std(sc); 318695d67482SBill Paul 31870434d1b8SBill Paul /* 31880434d1b8SBill Paul * Workaround for a bug in 5705 ASIC rev A0. Poll the NIC's 31890434d1b8SBill Paul * memory to insure that the chip has in fact read the first 31900434d1b8SBill Paul * entry of the ring. 31910434d1b8SBill Paul */ 31920434d1b8SBill Paul if (sc->bge_chipid == BGE_CHIPID_BCM5705_A0) { 31930434d1b8SBill Paul u_int32_t v, i; 31940434d1b8SBill Paul for (i = 0; i < 10; i++) { 31950434d1b8SBill Paul DELAY(20); 31960434d1b8SBill Paul v = bge_readmem_ind(sc, BGE_STD_RX_RINGS + 8); 31970434d1b8SBill Paul if (v == (MCLBYTES - ETHER_ALIGN)) 31980434d1b8SBill Paul break; 31990434d1b8SBill Paul } 32000434d1b8SBill Paul if (i == 10) 32010434d1b8SBill Paul printf ("bge%d: 5705 A0 chip failed to load RX ring\n", 32020434d1b8SBill Paul sc->bge_unit); 32030434d1b8SBill Paul } 32040434d1b8SBill Paul 320595d67482SBill Paul /* Init jumbo RX ring. */ 320695d67482SBill Paul if (ifp->if_mtu > (ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN)) 320795d67482SBill Paul bge_init_rx_ring_jumbo(sc); 320895d67482SBill Paul 320995d67482SBill Paul /* Init our RX return ring index */ 321095d67482SBill Paul sc->bge_rx_saved_considx = 0; 321195d67482SBill Paul 321295d67482SBill Paul /* Init TX ring. */ 321395d67482SBill Paul bge_init_tx_ring(sc); 321495d67482SBill Paul 321595d67482SBill Paul /* Turn on transmitter */ 321695d67482SBill Paul BGE_SETBIT(sc, BGE_TX_MODE, BGE_TXMODE_ENABLE); 321795d67482SBill Paul 321895d67482SBill Paul /* Turn on receiver */ 321995d67482SBill Paul BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE); 322095d67482SBill Paul 322195d67482SBill Paul /* Tell firmware we're alive. */ 322295d67482SBill Paul BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 322395d67482SBill Paul 322475719184SGleb Smirnoff #ifdef DEVICE_POLLING 322575719184SGleb Smirnoff /* Disable interrupts if we are polling. */ 322675719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 322775719184SGleb Smirnoff BGE_SETBIT(sc, BGE_PCI_MISC_CTL, 322875719184SGleb Smirnoff BGE_PCIMISCCTL_MASK_PCI_INTR); 322975719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1); 323075719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 1); 323175719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 1); 323275719184SGleb Smirnoff } else 323375719184SGleb Smirnoff #endif 323475719184SGleb Smirnoff 323595d67482SBill Paul /* Enable host interrupts. */ 323675719184SGleb Smirnoff { 323795d67482SBill Paul BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_CLEAR_INTA); 323895d67482SBill Paul BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR); 323995d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 0); 324075719184SGleb Smirnoff } 324195d67482SBill Paul 324295d67482SBill Paul bge_ifmedia_upd(ifp); 324395d67482SBill Paul 324413f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 324513f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 324695d67482SBill Paul 32470f9bd73bSSam Leffler callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc); 324895d67482SBill Paul 32490f9bd73bSSam Leffler return; 32500f9bd73bSSam Leffler } 32510f9bd73bSSam Leffler 32520f9bd73bSSam Leffler static void 32530f9bd73bSSam Leffler bge_init(xsc) 32540f9bd73bSSam Leffler void *xsc; 32550f9bd73bSSam Leffler { 32560f9bd73bSSam Leffler struct bge_softc *sc = xsc; 32570f9bd73bSSam Leffler 32580f9bd73bSSam Leffler BGE_LOCK(sc); 32590f9bd73bSSam Leffler bge_init_locked(sc); 32600f9bd73bSSam Leffler BGE_UNLOCK(sc); 326195d67482SBill Paul 326295d67482SBill Paul return; 326395d67482SBill Paul } 326495d67482SBill Paul 326595d67482SBill Paul /* 326695d67482SBill Paul * Set media options. 326795d67482SBill Paul */ 326895d67482SBill Paul static int 326995d67482SBill Paul bge_ifmedia_upd(ifp) 327095d67482SBill Paul struct ifnet *ifp; 327195d67482SBill Paul { 327295d67482SBill Paul struct bge_softc *sc; 327395d67482SBill Paul struct mii_data *mii; 327495d67482SBill Paul struct ifmedia *ifm; 327595d67482SBill Paul 327695d67482SBill Paul sc = ifp->if_softc; 327795d67482SBill Paul ifm = &sc->bge_ifmedia; 327895d67482SBill Paul 327995d67482SBill Paul /* If this is a 1000baseX NIC, enable the TBI port. */ 328095d67482SBill Paul if (sc->bge_tbi) { 328195d67482SBill Paul if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER) 328295d67482SBill Paul return(EINVAL); 328395d67482SBill Paul switch(IFM_SUBTYPE(ifm->ifm_media)) { 328495d67482SBill Paul case IFM_AUTO: 3285ff50922bSDoug White #ifndef BGE_FAKE_AUTONEG 3286ff50922bSDoug White /* 3287ff50922bSDoug White * The BCM5704 ASIC appears to have a special 3288ff50922bSDoug White * mechanism for programming the autoneg 3289ff50922bSDoug White * advertisement registers in TBI mode. 3290ff50922bSDoug White */ 3291ff50922bSDoug White if (sc->bge_asicrev == BGE_ASICREV_BCM5704) { 3292ff50922bSDoug White uint32_t sgdig; 3293ff50922bSDoug White CSR_WRITE_4(sc, BGE_TX_TBI_AUTONEG, 0); 3294ff50922bSDoug White sgdig = CSR_READ_4(sc, BGE_SGDIG_CFG); 3295ff50922bSDoug White sgdig |= BGE_SGDIGCFG_AUTO| 3296ff50922bSDoug White BGE_SGDIGCFG_PAUSE_CAP| 3297ff50922bSDoug White BGE_SGDIGCFG_ASYM_PAUSE; 3298ff50922bSDoug White CSR_WRITE_4(sc, BGE_SGDIG_CFG, 3299ff50922bSDoug White sgdig|BGE_SGDIGCFG_SEND); 3300ff50922bSDoug White DELAY(5); 3301ff50922bSDoug White CSR_WRITE_4(sc, BGE_SGDIG_CFG, sgdig); 3302ff50922bSDoug White } 3303ff50922bSDoug White #endif 330495d67482SBill Paul break; 330595d67482SBill Paul case IFM_1000_SX: 330695d67482SBill Paul if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) { 330795d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, 330895d67482SBill Paul BGE_MACMODE_HALF_DUPLEX); 330995d67482SBill Paul } else { 331095d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, 331195d67482SBill Paul BGE_MACMODE_HALF_DUPLEX); 331295d67482SBill Paul } 331395d67482SBill Paul break; 331495d67482SBill Paul default: 331595d67482SBill Paul return(EINVAL); 331695d67482SBill Paul } 331795d67482SBill Paul return(0); 331895d67482SBill Paul } 331995d67482SBill Paul 332095d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 332195d67482SBill Paul sc->bge_link = 0; 332295d67482SBill Paul if (mii->mii_instance) { 332395d67482SBill Paul struct mii_softc *miisc; 332495d67482SBill Paul for (miisc = LIST_FIRST(&mii->mii_phys); miisc != NULL; 332595d67482SBill Paul miisc = LIST_NEXT(miisc, mii_list)) 332695d67482SBill Paul mii_phy_reset(miisc); 332795d67482SBill Paul } 332895d67482SBill Paul mii_mediachg(mii); 332995d67482SBill Paul 333095d67482SBill Paul return(0); 333195d67482SBill Paul } 333295d67482SBill Paul 333395d67482SBill Paul /* 333495d67482SBill Paul * Report current media status. 333595d67482SBill Paul */ 333695d67482SBill Paul static void 333795d67482SBill Paul bge_ifmedia_sts(ifp, ifmr) 333895d67482SBill Paul struct ifnet *ifp; 333995d67482SBill Paul struct ifmediareq *ifmr; 334095d67482SBill Paul { 334195d67482SBill Paul struct bge_softc *sc; 334295d67482SBill Paul struct mii_data *mii; 334395d67482SBill Paul 334495d67482SBill Paul sc = ifp->if_softc; 334595d67482SBill Paul 334695d67482SBill Paul if (sc->bge_tbi) { 334795d67482SBill Paul ifmr->ifm_status = IFM_AVALID; 334895d67482SBill Paul ifmr->ifm_active = IFM_ETHER; 334995d67482SBill Paul if (CSR_READ_4(sc, BGE_MAC_STS) & 335095d67482SBill Paul BGE_MACSTAT_TBI_PCS_SYNCHED) 335195d67482SBill Paul ifmr->ifm_status |= IFM_ACTIVE; 335295d67482SBill Paul ifmr->ifm_active |= IFM_1000_SX; 335395d67482SBill Paul if (CSR_READ_4(sc, BGE_MAC_MODE) & BGE_MACMODE_HALF_DUPLEX) 335495d67482SBill Paul ifmr->ifm_active |= IFM_HDX; 335595d67482SBill Paul else 335695d67482SBill Paul ifmr->ifm_active |= IFM_FDX; 335795d67482SBill Paul return; 335895d67482SBill Paul } 335995d67482SBill Paul 336095d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 336195d67482SBill Paul mii_pollstat(mii); 336295d67482SBill Paul ifmr->ifm_active = mii->mii_media_active; 336395d67482SBill Paul ifmr->ifm_status = mii->mii_media_status; 336495d67482SBill Paul 336595d67482SBill Paul return; 336695d67482SBill Paul } 336795d67482SBill Paul 336895d67482SBill Paul static int 336995d67482SBill Paul bge_ioctl(ifp, command, data) 337095d67482SBill Paul struct ifnet *ifp; 337195d67482SBill Paul u_long command; 337295d67482SBill Paul caddr_t data; 337395d67482SBill Paul { 337495d67482SBill Paul struct bge_softc *sc = ifp->if_softc; 337595d67482SBill Paul struct ifreq *ifr = (struct ifreq *) data; 33760f9bd73bSSam Leffler int mask, error = 0; 337795d67482SBill Paul struct mii_data *mii; 337895d67482SBill Paul 337995d67482SBill Paul switch(command) { 338095d67482SBill Paul case SIOCSIFMTU: 33810434d1b8SBill Paul /* Disallow jumbo frames on 5705. */ 3382e53d81eeSPaul Saab if (((sc->bge_asicrev == BGE_ASICREV_BCM5705 || 3383e53d81eeSPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5750) && 33840434d1b8SBill Paul ifr->ifr_mtu > ETHERMTU) || ifr->ifr_mtu > BGE_JUMBO_MTU) 338595d67482SBill Paul error = EINVAL; 338695d67482SBill Paul else { 338795d67482SBill Paul ifp->if_mtu = ifr->ifr_mtu; 338813f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 338995d67482SBill Paul bge_init(sc); 339095d67482SBill Paul } 339195d67482SBill Paul break; 339295d67482SBill Paul case SIOCSIFFLAGS: 33930f9bd73bSSam Leffler BGE_LOCK(sc); 339495d67482SBill Paul if (ifp->if_flags & IFF_UP) { 339595d67482SBill Paul /* 339695d67482SBill Paul * If only the state of the PROMISC flag changed, 339795d67482SBill Paul * then just use the 'set promisc mode' command 339895d67482SBill Paul * instead of reinitializing the entire NIC. Doing 339995d67482SBill Paul * a full re-init means reloading the firmware and 340095d67482SBill Paul * waiting for it to start up, which may take a 340195d67482SBill Paul * second or two. 340295d67482SBill Paul */ 340313f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING && 340495d67482SBill Paul ifp->if_flags & IFF_PROMISC && 340595d67482SBill Paul !(sc->bge_if_flags & IFF_PROMISC)) { 340695d67482SBill Paul BGE_SETBIT(sc, BGE_RX_MODE, 340795d67482SBill Paul BGE_RXMODE_RX_PROMISC); 340813f4c340SRobert Watson } else if (ifp->if_drv_flags & IFF_DRV_RUNNING && 340995d67482SBill Paul !(ifp->if_flags & IFF_PROMISC) && 341095d67482SBill Paul sc->bge_if_flags & IFF_PROMISC) { 341195d67482SBill Paul BGE_CLRBIT(sc, BGE_RX_MODE, 341295d67482SBill Paul BGE_RXMODE_RX_PROMISC); 341395d67482SBill Paul } else 34140f9bd73bSSam Leffler bge_init_locked(sc); 341595d67482SBill Paul } else { 341613f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 341795d67482SBill Paul bge_stop(sc); 341895d67482SBill Paul } 341995d67482SBill Paul } 342095d67482SBill Paul sc->bge_if_flags = ifp->if_flags; 34210f9bd73bSSam Leffler BGE_UNLOCK(sc); 342295d67482SBill Paul error = 0; 342395d67482SBill Paul break; 342495d67482SBill Paul case SIOCADDMULTI: 342595d67482SBill Paul case SIOCDELMULTI: 342613f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 34270f9bd73bSSam Leffler BGE_LOCK(sc); 342895d67482SBill Paul bge_setmulti(sc); 34290f9bd73bSSam Leffler BGE_UNLOCK(sc); 343095d67482SBill Paul error = 0; 343195d67482SBill Paul } 343295d67482SBill Paul break; 343395d67482SBill Paul case SIOCSIFMEDIA: 343495d67482SBill Paul case SIOCGIFMEDIA: 343595d67482SBill Paul if (sc->bge_tbi) { 343695d67482SBill Paul error = ifmedia_ioctl(ifp, ifr, 343795d67482SBill Paul &sc->bge_ifmedia, command); 343895d67482SBill Paul } else { 343995d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 344095d67482SBill Paul error = ifmedia_ioctl(ifp, ifr, 344195d67482SBill Paul &mii->mii_media, command); 344295d67482SBill Paul } 344395d67482SBill Paul break; 344495d67482SBill Paul case SIOCSIFCAP: 344595d67482SBill Paul mask = ifr->ifr_reqcap ^ ifp->if_capenable; 344675719184SGleb Smirnoff #ifdef DEVICE_POLLING 344775719184SGleb Smirnoff if (mask & IFCAP_POLLING) { 344875719184SGleb Smirnoff if (ifr->ifr_reqcap & IFCAP_POLLING) { 344975719184SGleb Smirnoff error = ether_poll_register(bge_poll, ifp); 345075719184SGleb Smirnoff if (error) 345175719184SGleb Smirnoff return(error); 345275719184SGleb Smirnoff BGE_LOCK(sc); 345375719184SGleb Smirnoff BGE_SETBIT(sc, BGE_PCI_MISC_CTL, 345475719184SGleb Smirnoff BGE_PCIMISCCTL_MASK_PCI_INTR); 345575719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1); 345675719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 1); 345775719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 1); 345875719184SGleb Smirnoff ifp->if_capenable |= IFCAP_POLLING; 345975719184SGleb Smirnoff BGE_UNLOCK(sc); 346075719184SGleb Smirnoff } else { 346175719184SGleb Smirnoff error = ether_poll_deregister(ifp); 346275719184SGleb Smirnoff /* Enable interrupt even in error case */ 346375719184SGleb Smirnoff BGE_LOCK(sc); 346475719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 0); 346575719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 0); 346675719184SGleb Smirnoff BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, 346775719184SGleb Smirnoff BGE_PCIMISCCTL_MASK_PCI_INTR); 346875719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 0); 346975719184SGleb Smirnoff ifp->if_capenable &= ~IFCAP_POLLING; 347075719184SGleb Smirnoff BGE_UNLOCK(sc); 347175719184SGleb Smirnoff } 347275719184SGleb Smirnoff } 347375719184SGleb Smirnoff #endif 3474b874fdd4SYaroslav Tykhiy /* NB: the code for RX csum offload is disabled for now */ 3475b874fdd4SYaroslav Tykhiy if (mask & IFCAP_TXCSUM) { 3476b874fdd4SYaroslav Tykhiy ifp->if_capenable ^= IFCAP_TXCSUM; 3477b874fdd4SYaroslav Tykhiy if (IFCAP_TXCSUM & ifp->if_capenable) 3478b874fdd4SYaroslav Tykhiy ifp->if_hwassist = BGE_CSUM_FEATURES; 347995d67482SBill Paul else 3480b874fdd4SYaroslav Tykhiy ifp->if_hwassist = 0; 348195d67482SBill Paul } 348295d67482SBill Paul break; 348395d67482SBill Paul default: 3484673d9191SSam Leffler error = ether_ioctl(ifp, command, data); 348595d67482SBill Paul break; 348695d67482SBill Paul } 348795d67482SBill Paul 348895d67482SBill Paul return(error); 348995d67482SBill Paul } 349095d67482SBill Paul 349195d67482SBill Paul static void 349295d67482SBill Paul bge_watchdog(ifp) 349395d67482SBill Paul struct ifnet *ifp; 349495d67482SBill Paul { 349595d67482SBill Paul struct bge_softc *sc; 349695d67482SBill Paul 349795d67482SBill Paul sc = ifp->if_softc; 349895d67482SBill Paul 349995d67482SBill Paul printf("bge%d: watchdog timeout -- resetting\n", sc->bge_unit); 350095d67482SBill Paul 350113f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 350295d67482SBill Paul bge_init(sc); 350395d67482SBill Paul 350495d67482SBill Paul ifp->if_oerrors++; 350595d67482SBill Paul 350695d67482SBill Paul return; 350795d67482SBill Paul } 350895d67482SBill Paul 350995d67482SBill Paul /* 351095d67482SBill Paul * Stop the adapter and free any mbufs allocated to the 351195d67482SBill Paul * RX and TX lists. 351295d67482SBill Paul */ 351395d67482SBill Paul static void 351495d67482SBill Paul bge_stop(sc) 351595d67482SBill Paul struct bge_softc *sc; 351695d67482SBill Paul { 351795d67482SBill Paul struct ifnet *ifp; 351895d67482SBill Paul struct ifmedia_entry *ifm; 351995d67482SBill Paul struct mii_data *mii = NULL; 352095d67482SBill Paul int mtmp, itmp; 352195d67482SBill Paul 35220f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 35230f9bd73bSSam Leffler 3524fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 352595d67482SBill Paul 352695d67482SBill Paul if (!sc->bge_tbi) 352795d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 352895d67482SBill Paul 35290f9bd73bSSam Leffler callout_stop(&sc->bge_stat_ch); 353095d67482SBill Paul 353195d67482SBill Paul /* 353295d67482SBill Paul * Disable all of the receiver blocks 353395d67482SBill Paul */ 353495d67482SBill Paul BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE); 353595d67482SBill Paul BGE_CLRBIT(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE); 353695d67482SBill Paul BGE_CLRBIT(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE); 35375dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 3538e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 353995d67482SBill Paul BGE_CLRBIT(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE); 354095d67482SBill Paul BGE_CLRBIT(sc, BGE_RDBDI_MODE, BGE_RBDIMODE_ENABLE); 354195d67482SBill Paul BGE_CLRBIT(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE); 354295d67482SBill Paul BGE_CLRBIT(sc, BGE_RBDC_MODE, BGE_RBDCMODE_ENABLE); 354395d67482SBill Paul 354495d67482SBill Paul /* 354595d67482SBill Paul * Disable all of the transmit blocks 354695d67482SBill Paul */ 354795d67482SBill Paul BGE_CLRBIT(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE); 354895d67482SBill Paul BGE_CLRBIT(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE); 354995d67482SBill Paul BGE_CLRBIT(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE); 355095d67482SBill Paul BGE_CLRBIT(sc, BGE_RDMA_MODE, BGE_RDMAMODE_ENABLE); 355195d67482SBill Paul BGE_CLRBIT(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE); 35525dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 3553e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 355495d67482SBill Paul BGE_CLRBIT(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE); 355595d67482SBill Paul BGE_CLRBIT(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE); 355695d67482SBill Paul 355795d67482SBill Paul /* 355895d67482SBill Paul * Shut down all of the memory managers and related 355995d67482SBill Paul * state machines. 356095d67482SBill Paul */ 356195d67482SBill Paul BGE_CLRBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE); 356295d67482SBill Paul BGE_CLRBIT(sc, BGE_WDMA_MODE, BGE_WDMAMODE_ENABLE); 35635dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 3564e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 356595d67482SBill Paul BGE_CLRBIT(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE); 356695d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF); 356795d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0); 35685dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 3569e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) { 357095d67482SBill Paul BGE_CLRBIT(sc, BGE_BMAN_MODE, BGE_BMANMODE_ENABLE); 357195d67482SBill Paul BGE_CLRBIT(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE); 35720434d1b8SBill Paul } 357395d67482SBill Paul 357495d67482SBill Paul /* Disable host interrupts. */ 357595d67482SBill Paul BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR); 357695d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1); 357795d67482SBill Paul 357895d67482SBill Paul /* 357995d67482SBill Paul * Tell firmware we're shutting down. 358095d67482SBill Paul */ 358195d67482SBill Paul BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 358295d67482SBill Paul 358395d67482SBill Paul /* Free the RX lists. */ 358495d67482SBill Paul bge_free_rx_ring_std(sc); 358595d67482SBill Paul 358695d67482SBill Paul /* Free jumbo RX list. */ 35875dc9afc5SPaul Saab if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 3588e53d81eeSPaul Saab sc->bge_asicrev != BGE_ASICREV_BCM5750) 358995d67482SBill Paul bge_free_rx_ring_jumbo(sc); 359095d67482SBill Paul 359195d67482SBill Paul /* Free TX buffers. */ 359295d67482SBill Paul bge_free_tx_ring(sc); 359395d67482SBill Paul 359495d67482SBill Paul /* 359595d67482SBill Paul * Isolate/power down the PHY, but leave the media selection 359695d67482SBill Paul * unchanged so that things will be put back to normal when 359795d67482SBill Paul * we bring the interface back up. 359895d67482SBill Paul */ 359995d67482SBill Paul if (!sc->bge_tbi) { 360095d67482SBill Paul itmp = ifp->if_flags; 360195d67482SBill Paul ifp->if_flags |= IFF_UP; 3602dcc34049SPawel Jakub Dawidek /* 3603dcc34049SPawel Jakub Dawidek * If we are called from bge_detach(), mii is already NULL. 3604dcc34049SPawel Jakub Dawidek */ 3605dcc34049SPawel Jakub Dawidek if (mii != NULL) { 360695d67482SBill Paul ifm = mii->mii_media.ifm_cur; 360795d67482SBill Paul mtmp = ifm->ifm_media; 360895d67482SBill Paul ifm->ifm_media = IFM_ETHER|IFM_NONE; 360995d67482SBill Paul mii_mediachg(mii); 361095d67482SBill Paul ifm->ifm_media = mtmp; 3611dcc34049SPawel Jakub Dawidek } 361295d67482SBill Paul ifp->if_flags = itmp; 361395d67482SBill Paul } 361495d67482SBill Paul 361595d67482SBill Paul sc->bge_link = 0; 361695d67482SBill Paul 361795d67482SBill Paul sc->bge_tx_saved_considx = BGE_TXCONS_UNSET; 361895d67482SBill Paul 361913f4c340SRobert Watson ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 362095d67482SBill Paul 362195d67482SBill Paul return; 362295d67482SBill Paul } 362395d67482SBill Paul 362495d67482SBill Paul /* 362595d67482SBill Paul * Stop all chip I/O so that the kernel's probe routines don't 362695d67482SBill Paul * get confused by errant DMAs when rebooting. 362795d67482SBill Paul */ 362895d67482SBill Paul static void 362995d67482SBill Paul bge_shutdown(dev) 363095d67482SBill Paul device_t dev; 363195d67482SBill Paul { 363295d67482SBill Paul struct bge_softc *sc; 363395d67482SBill Paul 363495d67482SBill Paul sc = device_get_softc(dev); 363595d67482SBill Paul 36360f9bd73bSSam Leffler BGE_LOCK(sc); 363795d67482SBill Paul bge_stop(sc); 363895d67482SBill Paul bge_reset(sc); 36390f9bd73bSSam Leffler BGE_UNLOCK(sc); 364095d67482SBill Paul 364195d67482SBill Paul return; 364295d67482SBill Paul } 364314afefa3SPawel Jakub Dawidek 364414afefa3SPawel Jakub Dawidek static int 364514afefa3SPawel Jakub Dawidek bge_suspend(device_t dev) 364614afefa3SPawel Jakub Dawidek { 364714afefa3SPawel Jakub Dawidek struct bge_softc *sc; 364814afefa3SPawel Jakub Dawidek 364914afefa3SPawel Jakub Dawidek sc = device_get_softc(dev); 365014afefa3SPawel Jakub Dawidek BGE_LOCK(sc); 365114afefa3SPawel Jakub Dawidek bge_stop(sc); 365214afefa3SPawel Jakub Dawidek BGE_UNLOCK(sc); 365314afefa3SPawel Jakub Dawidek 365414afefa3SPawel Jakub Dawidek return (0); 365514afefa3SPawel Jakub Dawidek } 365614afefa3SPawel Jakub Dawidek 365714afefa3SPawel Jakub Dawidek static int 365814afefa3SPawel Jakub Dawidek bge_resume(device_t dev) 365914afefa3SPawel Jakub Dawidek { 366014afefa3SPawel Jakub Dawidek struct bge_softc *sc; 366114afefa3SPawel Jakub Dawidek struct ifnet *ifp; 366214afefa3SPawel Jakub Dawidek 366314afefa3SPawel Jakub Dawidek sc = device_get_softc(dev); 366414afefa3SPawel Jakub Dawidek BGE_LOCK(sc); 366514afefa3SPawel Jakub Dawidek ifp = sc->bge_ifp; 366614afefa3SPawel Jakub Dawidek if (ifp->if_flags & IFF_UP) { 366714afefa3SPawel Jakub Dawidek bge_init_locked(sc); 366814afefa3SPawel Jakub Dawidek if (ifp->if_drv_flags & IFF_DRV_RUNNING) 366914afefa3SPawel Jakub Dawidek bge_start_locked(ifp); 367014afefa3SPawel Jakub Dawidek } 367114afefa3SPawel Jakub Dawidek BGE_UNLOCK(sc); 367214afefa3SPawel Jakub Dawidek 367314afefa3SPawel Jakub Dawidek return (0); 367414afefa3SPawel Jakub Dawidek } 3675dab5cd05SOleg Bulyzhin 3676dab5cd05SOleg Bulyzhin static void 3677dab5cd05SOleg Bulyzhin bge_link_upd(sc) 3678dab5cd05SOleg Bulyzhin struct bge_softc *sc; 3679dab5cd05SOleg Bulyzhin { 3680dab5cd05SOleg Bulyzhin uint32_t status; 3681dab5cd05SOleg Bulyzhin 3682dab5cd05SOleg Bulyzhin BGE_LOCK_ASSERT(sc); 3683dab5cd05SOleg Bulyzhin /* 3684dab5cd05SOleg Bulyzhin * Process link state changes. 3685dab5cd05SOleg Bulyzhin * Grrr. The link status word in the status block does 3686dab5cd05SOleg Bulyzhin * not work correctly on the BCM5700 rev AX and BX chips, 3687dab5cd05SOleg Bulyzhin * according to all available information. Hence, we have 3688dab5cd05SOleg Bulyzhin * to enable MII interrupts in order to properly obtain 3689dab5cd05SOleg Bulyzhin * async link changes. Unfortunately, this also means that 3690dab5cd05SOleg Bulyzhin * we have to read the MAC status register to detect link 3691dab5cd05SOleg Bulyzhin * changes, thereby adding an additional register access to 3692dab5cd05SOleg Bulyzhin * the interrupt handler. 3693dab5cd05SOleg Bulyzhin */ 3694dab5cd05SOleg Bulyzhin 3695dab5cd05SOleg Bulyzhin if (sc->bge_asicrev == BGE_ASICREV_BCM5700) { 3696dab5cd05SOleg Bulyzhin status = CSR_READ_4(sc, BGE_MAC_STS); 3697dab5cd05SOleg Bulyzhin if (status & BGE_MACSTAT_MI_INTERRUPT) { 3698dab5cd05SOleg Bulyzhin sc->bge_link = 0; 3699dab5cd05SOleg Bulyzhin callout_stop(&sc->bge_stat_ch); 3700dab5cd05SOleg Bulyzhin bge_tick_locked(sc); 3701dab5cd05SOleg Bulyzhin /* Clear the interrupt */ 3702dab5cd05SOleg Bulyzhin CSR_WRITE_4(sc, BGE_MAC_EVT_ENB, 3703dab5cd05SOleg Bulyzhin BGE_EVTENB_MI_INTERRUPT); 3704dab5cd05SOleg Bulyzhin bge_miibus_readreg(sc->bge_dev, 1, BRGPHY_MII_ISR); 3705dab5cd05SOleg Bulyzhin bge_miibus_writereg(sc->bge_dev, 1, BRGPHY_MII_IMR, 3706dab5cd05SOleg Bulyzhin BRGPHY_INTRS); 3707dab5cd05SOleg Bulyzhin } 3708dab5cd05SOleg Bulyzhin return; 3709dab5cd05SOleg Bulyzhin } 3710dab5cd05SOleg Bulyzhin 3711dab5cd05SOleg Bulyzhin /* 3712dab5cd05SOleg Bulyzhin * Sometimes PCS encoding errors are detected in 3713dab5cd05SOleg Bulyzhin * TBI mode (on fiber NICs), and for some reason 3714dab5cd05SOleg Bulyzhin * the chip will signal them as link changes. 3715dab5cd05SOleg Bulyzhin * If we get a link change event, but the 'PCS 3716dab5cd05SOleg Bulyzhin * encoding error' bit in the MAC status register 3717dab5cd05SOleg Bulyzhin * is set, don't bother doing a link check. 3718dab5cd05SOleg Bulyzhin * This avoids spurious "gigabit link up" messages 3719dab5cd05SOleg Bulyzhin * that sometimes appear on fiber NICs during 3720dab5cd05SOleg Bulyzhin * periods of heavy traffic. (There should be no 3721dab5cd05SOleg Bulyzhin * effect on copper NICs.) 3722dab5cd05SOleg Bulyzhin */ 37232778b70eSMarcel Moolenaar if (!sc->bge_tbi || ((status = CSR_READ_4(sc, BGE_MAC_STS)) & 37242778b70eSMarcel Moolenaar (BGE_MACSTAT_PORT_DECODE_ERROR | BGE_MACSTAT_MI_COMPLETE)) == 0) { 3725dab5cd05SOleg Bulyzhin sc->bge_link = 0; 3726dab5cd05SOleg Bulyzhin callout_stop(&sc->bge_stat_ch); 3727dab5cd05SOleg Bulyzhin bge_tick_locked(sc); 3728dab5cd05SOleg Bulyzhin } 3729dab5cd05SOleg Bulyzhin 3730dab5cd05SOleg Bulyzhin /* Clear the interrupt */ 3731dab5cd05SOleg Bulyzhin CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED| 3732dab5cd05SOleg Bulyzhin BGE_MACSTAT_CFG_CHANGED|BGE_MACSTAT_MI_COMPLETE| 3733dab5cd05SOleg Bulyzhin BGE_MACSTAT_LINK_CHANGED); 3734dab5cd05SOleg Bulyzhin 3735dab5cd05SOleg Bulyzhin /* Force flush the status block cached by PCI bridge */ 3736dab5cd05SOleg Bulyzhin CSR_READ_4(sc, BGE_MBX_IRQ0_LO); 3737dab5cd05SOleg Bulyzhin } 3738dab5cd05SOleg Bulyzhin 3739