xref: /freebsd/sys/dev/bge/if_bge.c (revision cc085b3609538bc375d564be26f7f6622ad170e0)
1098ca2bdSWarner Losh /*-
295d67482SBill Paul  * Copyright (c) 2001 Wind River Systems
395d67482SBill Paul  * Copyright (c) 1997, 1998, 1999, 2001
495d67482SBill Paul  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
595d67482SBill Paul  *
695d67482SBill Paul  * Redistribution and use in source and binary forms, with or without
795d67482SBill Paul  * modification, are permitted provided that the following conditions
895d67482SBill Paul  * are met:
995d67482SBill Paul  * 1. Redistributions of source code must retain the above copyright
1095d67482SBill Paul  *    notice, this list of conditions and the following disclaimer.
1195d67482SBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
1295d67482SBill Paul  *    notice, this list of conditions and the following disclaimer in the
1395d67482SBill Paul  *    documentation and/or other materials provided with the distribution.
1495d67482SBill Paul  * 3. All advertising materials mentioning features or use of this software
1595d67482SBill Paul  *    must display the following acknowledgement:
1695d67482SBill Paul  *	This product includes software developed by Bill Paul.
1795d67482SBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
1895d67482SBill Paul  *    may be used to endorse or promote products derived from this software
1995d67482SBill Paul  *    without specific prior written permission.
2095d67482SBill Paul  *
2195d67482SBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2295d67482SBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2395d67482SBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2495d67482SBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2595d67482SBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2695d67482SBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2795d67482SBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2895d67482SBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2995d67482SBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
3095d67482SBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3195d67482SBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
3295d67482SBill Paul  */
3395d67482SBill Paul 
34aad970f1SDavid E. O'Brien #include <sys/cdefs.h>
35aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$");
36aad970f1SDavid E. O'Brien 
3795d67482SBill Paul /*
3895d67482SBill Paul  * Broadcom BCM570x family gigabit ethernet driver for FreeBSD.
3995d67482SBill Paul  *
4095d67482SBill Paul  * The Broadcom BCM5700 is based on technology originally developed by
4195d67482SBill Paul  * Alteon Networks as part of the Tigon I and Tigon II gigabit ethernet
4222a4ecedSMarius Strobl  * MAC chips. The BCM5700, sometimes referred to as the Tigon III, has
4395d67482SBill Paul  * two on-board MIPS R4000 CPUs and can have as much as 16MB of external
4495d67482SBill Paul  * SSRAM. The BCM5700 supports TCP, UDP and IP checksum offload, jumbo
4595d67482SBill Paul  * frames, highly configurable RX filtering, and 16 RX and TX queues
4695d67482SBill Paul  * (which, along with RX filter rules, can be used for QOS applications).
4795d67482SBill Paul  * Other features, such as TCP segmentation, may be available as part
4895d67482SBill Paul  * of value-added firmware updates. Unlike the Tigon I and Tigon II,
4995d67482SBill Paul  * firmware images can be stored in hardware and need not be compiled
5095d67482SBill Paul  * into the driver.
5195d67482SBill Paul  *
5295d67482SBill Paul  * The BCM5700 supports the PCI v2.2 and PCI-X v1.0 standards, and will
5395d67482SBill Paul  * function in a 32-bit/64-bit 33/66Mhz bus, or a 64-bit/133Mhz bus.
5495d67482SBill Paul  *
5595d67482SBill Paul  * The BCM5701 is a single-chip solution incorporating both the BCM5700
5698b28ee5SBill Paul  * MAC and a BCM5401 10/100/1000 PHY. Unlike the BCM5700, the BCM5701
5795d67482SBill Paul  * does not support external SSRAM.
5895d67482SBill Paul  *
5995d67482SBill Paul  * Broadcom also produces a variation of the BCM5700 under the "Altima"
6095d67482SBill Paul  * brand name, which is functionally similar but lacks PCI-X support.
6195d67482SBill Paul  *
6295d67482SBill Paul  * Without external SSRAM, you can only have at most 4 TX rings,
6395d67482SBill Paul  * and the use of the mini RX ring is disabled. This seems to imply
6495d67482SBill Paul  * that these features are simply not available on the BCM5701. As a
6595d67482SBill Paul  * result, this driver does not implement any support for the mini RX
6695d67482SBill Paul  * ring.
6795d67482SBill Paul  */
6895d67482SBill Paul 
6975719184SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
7075719184SGleb Smirnoff #include "opt_device_polling.h"
7175719184SGleb Smirnoff #endif
7275719184SGleb Smirnoff 
7395d67482SBill Paul #include <sys/param.h>
74f41ac2beSBill Paul #include <sys/endian.h>
7595d67482SBill Paul #include <sys/systm.h>
7695d67482SBill Paul #include <sys/sockio.h>
7795d67482SBill Paul #include <sys/mbuf.h>
7895d67482SBill Paul #include <sys/malloc.h>
7995d67482SBill Paul #include <sys/kernel.h>
80fe12f24bSPoul-Henning Kamp #include <sys/module.h>
8195d67482SBill Paul #include <sys/socket.h>
82f1a7e6d5SScott Long #include <sys/sysctl.h>
83dfe0df9aSPyun YongHyeon #include <sys/taskqueue.h>
8495d67482SBill Paul 
8595d67482SBill Paul #include <net/if.h>
8695d67482SBill Paul #include <net/if_arp.h>
8795d67482SBill Paul #include <net/ethernet.h>
8895d67482SBill Paul #include <net/if_dl.h>
8995d67482SBill Paul #include <net/if_media.h>
9095d67482SBill Paul 
9195d67482SBill Paul #include <net/bpf.h>
9295d67482SBill Paul 
9395d67482SBill Paul #include <net/if_types.h>
9495d67482SBill Paul #include <net/if_vlan_var.h>
9595d67482SBill Paul 
9695d67482SBill Paul #include <netinet/in_systm.h>
9795d67482SBill Paul #include <netinet/in.h>
9895d67482SBill Paul #include <netinet/ip.h>
99ca3f1187SPyun YongHyeon #include <netinet/tcp.h>
10095d67482SBill Paul 
10195d67482SBill Paul #include <machine/bus.h>
10295d67482SBill Paul #include <machine/resource.h>
10395d67482SBill Paul #include <sys/bus.h>
10495d67482SBill Paul #include <sys/rman.h>
10595d67482SBill Paul 
10695d67482SBill Paul #include <dev/mii/mii.h>
10795d67482SBill Paul #include <dev/mii/miivar.h>
1082d3ce713SDavid E. O'Brien #include "miidevs.h"
10995d67482SBill Paul #include <dev/mii/brgphyreg.h>
11095d67482SBill Paul 
11108013fd3SMarius Strobl #ifdef __sparc64__
11208013fd3SMarius Strobl #include <dev/ofw/ofw_bus.h>
11308013fd3SMarius Strobl #include <dev/ofw/openfirm.h>
11408013fd3SMarius Strobl #include <machine/ofw_machdep.h>
11508013fd3SMarius Strobl #include <machine/ver.h>
11608013fd3SMarius Strobl #endif
11708013fd3SMarius Strobl 
1184fbd232cSWarner Losh #include <dev/pci/pcireg.h>
1194fbd232cSWarner Losh #include <dev/pci/pcivar.h>
12095d67482SBill Paul 
12195d67482SBill Paul #include <dev/bge/if_bgereg.h>
12295d67482SBill Paul 
12335f945cdSPyun YongHyeon #define	BGE_CSUM_FEATURES	(CSUM_IP | CSUM_TCP)
124d375e524SGleb Smirnoff #define	ETHER_MIN_NOPAD		(ETHER_MIN_LEN - ETHER_CRC_LEN) /* i.e., 60 */
12595d67482SBill Paul 
126f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, pci, 1, 1, 1);
127f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, ether, 1, 1, 1);
12895d67482SBill Paul MODULE_DEPEND(bge, miibus, 1, 1, 1);
12995d67482SBill Paul 
1307b279558SWarner Losh /* "device miibus" required.  See GENERIC if you get errors here. */
13195d67482SBill Paul #include "miibus_if.h"
13295d67482SBill Paul 
13395d67482SBill Paul /*
13495d67482SBill Paul  * Various supported device vendors/types and their names. Note: the
13595d67482SBill Paul  * spec seems to indicate that the hardware still has Alteon's vendor
13695d67482SBill Paul  * ID burned into it, though it will always be overriden by the vendor
13795d67482SBill Paul  * ID in the EEPROM. Just to be safe, we cover all possibilities.
13895d67482SBill Paul  */
139852c67f9SMarius Strobl static const struct bge_type {
1404c0da0ffSGleb Smirnoff 	uint16_t	bge_vid;
1414c0da0ffSGleb Smirnoff 	uint16_t	bge_did;
142978f2704SMarius Strobl } const bge_devs[] = {
1434c0da0ffSGleb Smirnoff 	{ ALTEON_VENDORID,	ALTEON_DEVICEID_BCM5700 },
1444c0da0ffSGleb Smirnoff 	{ ALTEON_VENDORID,	ALTEON_DEVICEID_BCM5701 },
14595d67482SBill Paul 
1464c0da0ffSGleb Smirnoff 	{ ALTIMA_VENDORID,	ALTIMA_DEVICE_AC1000 },
1474c0da0ffSGleb Smirnoff 	{ ALTIMA_VENDORID,	ALTIMA_DEVICE_AC1002 },
1484c0da0ffSGleb Smirnoff 	{ ALTIMA_VENDORID,	ALTIMA_DEVICE_AC9100 },
1494c0da0ffSGleb Smirnoff 
1504c0da0ffSGleb Smirnoff 	{ APPLE_VENDORID,	APPLE_DEVICE_BCM5701 },
1514c0da0ffSGleb Smirnoff 
1524c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5700 },
1534c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5701 },
1544c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5702 },
1554c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5702_ALT },
1564c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5702X },
1574c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5703 },
1584c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5703_ALT },
1594c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5703X },
1604c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5704C },
1614c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5704S },
1624c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5704S_ALT },
1634c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705 },
1644c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705F },
1654c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705K },
1664c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705M },
1674c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705M_ALT },
1684c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5714C },
1694c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5714S },
1704c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5715 },
1714c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5715S },
1721108273aSPyun YongHyeon 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5717 },
1731108273aSPyun YongHyeon 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5718 },
174bbe2ca75SPyun YongHyeon 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5719 },
1754c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5720 },
1764c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5721 },
177effef978SRemko Lodder 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5722 },
178a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5723 },
1794c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5750 },
1804c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5750M },
1814c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5751 },
1824c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5751F },
1834c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5751M },
1844c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5752 },
1854c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5752M },
1864c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5753 },
1874c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5753F },
1884c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5753M },
1899e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5754 },
1909e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5754M },
1919e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5755 },
1929e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5755M },
193f7d1b2ebSXin LI 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5756 },
194a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5761 },
195a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5761E },
196a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5761S },
197a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5761SE },
198a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5764 },
1994c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5780 },
2004c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5780S },
2014c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5781 },
2024c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5782 },
203a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5784 },
204a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5785F },
205a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5785G },
2069e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5786 },
2079e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5787 },
208a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5787F },
2099e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5787M },
2104c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5788 },
2114c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5789 },
2124c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5901 },
2134c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5901A2 },
2144c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5903M },
21538cc658fSJohn Baldwin 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5906 },
21638cc658fSJohn Baldwin 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5906M },
217a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57760 },
218b4a256acSPyun YongHyeon 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57761 },
219b4a256acSPyun YongHyeon 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57765 },
220a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57780 },
221b4a256acSPyun YongHyeon 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57781 },
222b4a256acSPyun YongHyeon 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57785 },
223a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57788 },
224a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57790 },
225b4a256acSPyun YongHyeon 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57791 },
226b4a256acSPyun YongHyeon 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57795 },
2274c0da0ffSGleb Smirnoff 
2284c0da0ffSGleb Smirnoff 	{ SK_VENDORID,		SK_DEVICEID_ALTIMA },
2294c0da0ffSGleb Smirnoff 
2304c0da0ffSGleb Smirnoff 	{ TC_VENDORID,		TC_DEVICEID_3C996 },
2314c0da0ffSGleb Smirnoff 
232a5779553SStanislav Sedov 	{ FJTSU_VENDORID,	FJTSU_DEVICEID_PW008GE4 },
233a5779553SStanislav Sedov 	{ FJTSU_VENDORID,	FJTSU_DEVICEID_PW008GE5 },
234a5779553SStanislav Sedov 	{ FJTSU_VENDORID,	FJTSU_DEVICEID_PP250450 },
235a5779553SStanislav Sedov 
2364c0da0ffSGleb Smirnoff 	{ 0, 0 }
23795d67482SBill Paul };
23895d67482SBill Paul 
2394c0da0ffSGleb Smirnoff static const struct bge_vendor {
2404c0da0ffSGleb Smirnoff 	uint16_t	v_id;
2414c0da0ffSGleb Smirnoff 	const char	*v_name;
242978f2704SMarius Strobl } const bge_vendors[] = {
2434c0da0ffSGleb Smirnoff 	{ ALTEON_VENDORID,	"Alteon" },
2444c0da0ffSGleb Smirnoff 	{ ALTIMA_VENDORID,	"Altima" },
2454c0da0ffSGleb Smirnoff 	{ APPLE_VENDORID,	"Apple" },
2464c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	"Broadcom" },
2474c0da0ffSGleb Smirnoff 	{ SK_VENDORID,		"SysKonnect" },
2484c0da0ffSGleb Smirnoff 	{ TC_VENDORID,		"3Com" },
249a5779553SStanislav Sedov 	{ FJTSU_VENDORID,	"Fujitsu" },
2504c0da0ffSGleb Smirnoff 
2514c0da0ffSGleb Smirnoff 	{ 0, NULL }
2524c0da0ffSGleb Smirnoff };
2534c0da0ffSGleb Smirnoff 
2544c0da0ffSGleb Smirnoff static const struct bge_revision {
2554c0da0ffSGleb Smirnoff 	uint32_t	br_chipid;
2564c0da0ffSGleb Smirnoff 	const char	*br_name;
257978f2704SMarius Strobl } const bge_revisions[] = {
2584c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_A0,	"BCM5700 A0" },
2594c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_A1,	"BCM5700 A1" },
2604c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_B0,	"BCM5700 B0" },
2614c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_B1,	"BCM5700 B1" },
2624c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_B2,	"BCM5700 B2" },
2634c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_B3,	"BCM5700 B3" },
2644c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_ALTIMA,	"BCM5700 Altima" },
2654c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_C0,	"BCM5700 C0" },
2664c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5701_A0,	"BCM5701 A0" },
2674c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5701_B0,	"BCM5701 B0" },
2684c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5701_B2,	"BCM5701 B2" },
2694c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5701_B5,	"BCM5701 B5" },
2704c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_A0,	"BCM5703 A0" },
2714c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_A1,	"BCM5703 A1" },
2724c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_A2,	"BCM5703 A2" },
2734c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_A3,	"BCM5703 A3" },
2749e86676bSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_B0,	"BCM5703 B0" },
2754c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_A0,	"BCM5704 A0" },
2764c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_A1,	"BCM5704 A1" },
2774c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_A2,	"BCM5704 A2" },
2784c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_A3,	"BCM5704 A3" },
2794c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_B0,	"BCM5704 B0" },
2804c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5705_A0,	"BCM5705 A0" },
2814c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5705_A1,	"BCM5705 A1" },
2824c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5705_A2,	"BCM5705 A2" },
2834c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5705_A3,	"BCM5705 A3" },
2844c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_A0,	"BCM5750 A0" },
2854c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_A1,	"BCM5750 A1" },
2864c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_A3,	"BCM5750 A3" },
2874c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_B0,	"BCM5750 B0" },
2884c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_B1,	"BCM5750 B1" },
2894c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_C0,	"BCM5750 C0" },
2904c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_C1,	"BCM5750 C1" },
29142787b76SGleb Smirnoff 	{ BGE_CHIPID_BCM5750_C2,	"BCM5750 C2" },
2924c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5714_A0,	"BCM5714 A0" },
2934c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5752_A0,	"BCM5752 A0" },
2944c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5752_A1,	"BCM5752 A1" },
2954c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5752_A2,	"BCM5752 A2" },
2964c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5714_B0,	"BCM5714 B0" },
2974c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5714_B3,	"BCM5714 B3" },
2984c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5715_A0,	"BCM5715 A0" },
2994c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5715_A1,	"BCM5715 A1" },
3000c4a1ef8SJung-uk Kim 	{ BGE_CHIPID_BCM5715_A3,	"BCM5715 A3" },
3011108273aSPyun YongHyeon 	{ BGE_CHIPID_BCM5717_A0,	"BCM5717 A0" },
3021108273aSPyun YongHyeon 	{ BGE_CHIPID_BCM5717_B0,	"BCM5717 B0" },
303bbe2ca75SPyun YongHyeon 	{ BGE_CHIPID_BCM5719_A0,	"BCM5719 A0" },
30450515680SPyun YongHyeon 	{ BGE_CHIPID_BCM5720_A0,	"BCM5720 A0" },
3050c4a1ef8SJung-uk Kim 	{ BGE_CHIPID_BCM5755_A0,	"BCM5755 A0" },
3060c4a1ef8SJung-uk Kim 	{ BGE_CHIPID_BCM5755_A1,	"BCM5755 A1" },
3070c4a1ef8SJung-uk Kim 	{ BGE_CHIPID_BCM5755_A2,	"BCM5755 A2" },
308bcc20328SJohn Baldwin 	{ BGE_CHIPID_BCM5722_A0,	"BCM5722 A0" },
309a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM5761_A0,	"BCM5761 A0" },
310a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM5761_A1,	"BCM5761 A1" },
311a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM5784_A0,	"BCM5784 A0" },
312a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM5784_A1,	"BCM5784 A1" },
31381179070SJung-uk Kim 	/* 5754 and 5787 share the same ASIC ID */
3146f8718a3SScott Long 	{ BGE_CHIPID_BCM5787_A0,	"BCM5754/5787 A0" },
3156f8718a3SScott Long 	{ BGE_CHIPID_BCM5787_A1,	"BCM5754/5787 A1" },
3166f8718a3SScott Long 	{ BGE_CHIPID_BCM5787_A2,	"BCM5754/5787 A2" },
31738cc658fSJohn Baldwin 	{ BGE_CHIPID_BCM5906_A1,	"BCM5906 A1" },
31838cc658fSJohn Baldwin 	{ BGE_CHIPID_BCM5906_A2,	"BCM5906 A2" },
319b4a256acSPyun YongHyeon 	{ BGE_CHIPID_BCM57765_A0,	"BCM57765 A0" },
320b4a256acSPyun YongHyeon 	{ BGE_CHIPID_BCM57765_B0,	"BCM57765 B0" },
321a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM57780_A0,	"BCM57780 A0" },
322a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM57780_A1,	"BCM57780 A1" },
3234c0da0ffSGleb Smirnoff 
3244c0da0ffSGleb Smirnoff 	{ 0, NULL }
3254c0da0ffSGleb Smirnoff };
3264c0da0ffSGleb Smirnoff 
3274c0da0ffSGleb Smirnoff /*
3284c0da0ffSGleb Smirnoff  * Some defaults for major revisions, so that newer steppings
3294c0da0ffSGleb Smirnoff  * that we don't know about have a shot at working.
3304c0da0ffSGleb Smirnoff  */
331978f2704SMarius Strobl static const struct bge_revision const bge_majorrevs[] = {
3329e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5700,		"unknown BCM5700" },
3339e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5701,		"unknown BCM5701" },
3349e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5703,		"unknown BCM5703" },
3359e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5704,		"unknown BCM5704" },
3369e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5705,		"unknown BCM5705" },
3379e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5750,		"unknown BCM5750" },
3389e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5714_A0,	"unknown BCM5714" },
3399e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5752,		"unknown BCM5752" },
3409e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5780,		"unknown BCM5780" },
3419e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5714,		"unknown BCM5714" },
3429e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5755,		"unknown BCM5755" },
343a5779553SStanislav Sedov 	{ BGE_ASICREV_BCM5761,		"unknown BCM5761" },
344a5779553SStanislav Sedov 	{ BGE_ASICREV_BCM5784,		"unknown BCM5784" },
345a5779553SStanislav Sedov 	{ BGE_ASICREV_BCM5785,		"unknown BCM5785" },
34681179070SJung-uk Kim 	/* 5754 and 5787 share the same ASIC ID */
3476f8718a3SScott Long 	{ BGE_ASICREV_BCM5787,		"unknown BCM5754/5787" },
34838cc658fSJohn Baldwin 	{ BGE_ASICREV_BCM5906,		"unknown BCM5906" },
349b4a256acSPyun YongHyeon 	{ BGE_ASICREV_BCM57765,		"unknown BCM57765" },
350a5779553SStanislav Sedov 	{ BGE_ASICREV_BCM57780,		"unknown BCM57780" },
3511108273aSPyun YongHyeon 	{ BGE_ASICREV_BCM5717,		"unknown BCM5717" },
352bbe2ca75SPyun YongHyeon 	{ BGE_ASICREV_BCM5719,		"unknown BCM5719" },
35350515680SPyun YongHyeon 	{ BGE_ASICREV_BCM5720,		"unknown BCM5720" },
3544c0da0ffSGleb Smirnoff 
3554c0da0ffSGleb Smirnoff 	{ 0, NULL }
3564c0da0ffSGleb Smirnoff };
3574c0da0ffSGleb Smirnoff 
3580c8aa4eaSJung-uk Kim #define	BGE_IS_JUMBO_CAPABLE(sc)	((sc)->bge_flags & BGE_FLAG_JUMBO)
3590c8aa4eaSJung-uk Kim #define	BGE_IS_5700_FAMILY(sc)		((sc)->bge_flags & BGE_FLAG_5700_FAMILY)
3600c8aa4eaSJung-uk Kim #define	BGE_IS_5705_PLUS(sc)		((sc)->bge_flags & BGE_FLAG_5705_PLUS)
3610c8aa4eaSJung-uk Kim #define	BGE_IS_5714_FAMILY(sc)		((sc)->bge_flags & BGE_FLAG_5714_FAMILY)
3620c8aa4eaSJung-uk Kim #define	BGE_IS_575X_PLUS(sc)		((sc)->bge_flags & BGE_FLAG_575X_PLUS)
363a5779553SStanislav Sedov #define	BGE_IS_5755_PLUS(sc)		((sc)->bge_flags & BGE_FLAG_5755_PLUS)
3641108273aSPyun YongHyeon #define	BGE_IS_5717_PLUS(sc)		((sc)->bge_flags & BGE_FLAG_5717_PLUS)
3654c0da0ffSGleb Smirnoff 
3664c0da0ffSGleb Smirnoff const struct bge_revision * bge_lookup_rev(uint32_t);
3674c0da0ffSGleb Smirnoff const struct bge_vendor * bge_lookup_vendor(uint16_t);
36838cc658fSJohn Baldwin 
36938cc658fSJohn Baldwin typedef int	(*bge_eaddr_fcn_t)(struct bge_softc *, uint8_t[]);
37038cc658fSJohn Baldwin 
371e51a25f8SAlfred Perlstein static int bge_probe(device_t);
372e51a25f8SAlfred Perlstein static int bge_attach(device_t);
373e51a25f8SAlfred Perlstein static int bge_detach(device_t);
37414afefa3SPawel Jakub Dawidek static int bge_suspend(device_t);
37514afefa3SPawel Jakub Dawidek static int bge_resume(device_t);
3763f74909aSGleb Smirnoff static void bge_release_resources(struct bge_softc *);
377f41ac2beSBill Paul static void bge_dma_map_addr(void *, bus_dma_segment_t *, int, int);
3785b610048SPyun YongHyeon static int bge_dma_alloc(struct bge_softc *);
379f41ac2beSBill Paul static void bge_dma_free(struct bge_softc *);
3805b610048SPyun YongHyeon static int bge_dma_ring_alloc(struct bge_softc *, bus_size_t, bus_size_t,
3815b610048SPyun YongHyeon     bus_dma_tag_t *, uint8_t **, bus_dmamap_t *, bus_addr_t *, const char *);
382f41ac2beSBill Paul 
383ea9c3a30SPyun YongHyeon static void bge_devinfo(struct bge_softc *);
384062af0b0SPyun YongHyeon static int bge_mbox_reorder(struct bge_softc *);
385062af0b0SPyun YongHyeon 
3865fea260fSMarius Strobl static int bge_get_eaddr_fw(struct bge_softc *sc, uint8_t ether_addr[]);
38738cc658fSJohn Baldwin static int bge_get_eaddr_mem(struct bge_softc *, uint8_t[]);
38838cc658fSJohn Baldwin static int bge_get_eaddr_nvram(struct bge_softc *, uint8_t[]);
38938cc658fSJohn Baldwin static int bge_get_eaddr_eeprom(struct bge_softc *, uint8_t[]);
39038cc658fSJohn Baldwin static int bge_get_eaddr(struct bge_softc *, uint8_t[]);
39138cc658fSJohn Baldwin 
392b9c05fa5SPyun YongHyeon static void bge_txeof(struct bge_softc *, uint16_t);
3931108273aSPyun YongHyeon static void bge_rxcsum(struct bge_softc *, struct bge_rx_bd *, struct mbuf *);
394dfe0df9aSPyun YongHyeon static int bge_rxeof(struct bge_softc *, uint16_t, int);
39595d67482SBill Paul 
3968cb1383cSDoug Ambrisko static void bge_asf_driver_up (struct bge_softc *);
397e51a25f8SAlfred Perlstein static void bge_tick(void *);
3982280c16bSPyun YongHyeon static void bge_stats_clear_regs(struct bge_softc *);
399e51a25f8SAlfred Perlstein static void bge_stats_update(struct bge_softc *);
4003f74909aSGleb Smirnoff static void bge_stats_update_regs(struct bge_softc *);
401d598b626SPyun YongHyeon static struct mbuf *bge_check_short_dma(struct mbuf *);
4022e1d4df4SPyun YongHyeon static struct mbuf *bge_setup_tso(struct bge_softc *, struct mbuf *,
4031108273aSPyun YongHyeon     uint16_t *, uint16_t *);
404676ad2c9SGleb Smirnoff static int bge_encap(struct bge_softc *, struct mbuf **, uint32_t *);
40595d67482SBill Paul 
406e51a25f8SAlfred Perlstein static void bge_intr(void *);
407dfe0df9aSPyun YongHyeon static int bge_msi_intr(void *);
408dfe0df9aSPyun YongHyeon static void bge_intr_task(void *, int);
4090f9bd73bSSam Leffler static void bge_start_locked(struct ifnet *);
410e51a25f8SAlfred Perlstein static void bge_start(struct ifnet *);
411e51a25f8SAlfred Perlstein static int bge_ioctl(struct ifnet *, u_long, caddr_t);
4120f9bd73bSSam Leffler static void bge_init_locked(struct bge_softc *);
413e51a25f8SAlfred Perlstein static void bge_init(void *);
4145a147ba6SPyun YongHyeon static void bge_stop_block(struct bge_softc *, bus_size_t, uint32_t);
415e51a25f8SAlfred Perlstein static void bge_stop(struct bge_softc *);
416b74e67fbSGleb Smirnoff static void bge_watchdog(struct bge_softc *);
417b6c974e8SWarner Losh static int bge_shutdown(device_t);
41867d5e043SOleg Bulyzhin static int bge_ifmedia_upd_locked(struct ifnet *);
419e51a25f8SAlfred Perlstein static int bge_ifmedia_upd(struct ifnet *);
420e51a25f8SAlfred Perlstein static void bge_ifmedia_sts(struct ifnet *, struct ifmediareq *);
42195d67482SBill Paul 
42238cc658fSJohn Baldwin static uint8_t bge_nvram_getbyte(struct bge_softc *, int, uint8_t *);
42338cc658fSJohn Baldwin static int bge_read_nvram(struct bge_softc *, caddr_t, int, int);
42438cc658fSJohn Baldwin 
4253f74909aSGleb Smirnoff static uint8_t bge_eeprom_getbyte(struct bge_softc *, int, uint8_t *);
426e51a25f8SAlfred Perlstein static int bge_read_eeprom(struct bge_softc *, caddr_t, int, int);
42795d67482SBill Paul 
4283e9b1bcaSJung-uk Kim static void bge_setpromisc(struct bge_softc *);
429e51a25f8SAlfred Perlstein static void bge_setmulti(struct bge_softc *);
430cb2eacc7SYaroslav Tykhiy static void bge_setvlan(struct bge_softc *);
43195d67482SBill Paul 
432e0b7b101SPyun YongHyeon static __inline void bge_rxreuse_std(struct bge_softc *, int);
433e0b7b101SPyun YongHyeon static __inline void bge_rxreuse_jumbo(struct bge_softc *, int);
434943787f3SPyun YongHyeon static int bge_newbuf_std(struct bge_softc *, int);
435943787f3SPyun YongHyeon static int bge_newbuf_jumbo(struct bge_softc *, int);
436e51a25f8SAlfred Perlstein static int bge_init_rx_ring_std(struct bge_softc *);
437e51a25f8SAlfred Perlstein static void bge_free_rx_ring_std(struct bge_softc *);
438e51a25f8SAlfred Perlstein static int bge_init_rx_ring_jumbo(struct bge_softc *);
439e51a25f8SAlfred Perlstein static void bge_free_rx_ring_jumbo(struct bge_softc *);
440e51a25f8SAlfred Perlstein static void bge_free_tx_ring(struct bge_softc *);
441e51a25f8SAlfred Perlstein static int bge_init_tx_ring(struct bge_softc *);
44295d67482SBill Paul 
443e51a25f8SAlfred Perlstein static int bge_chipinit(struct bge_softc *);
444e51a25f8SAlfred Perlstein static int bge_blockinit(struct bge_softc *);
44550515680SPyun YongHyeon static uint32_t bge_dma_swap_options(struct bge_softc *);
44695d67482SBill Paul 
4475fea260fSMarius Strobl static int bge_has_eaddr(struct bge_softc *);
4483f74909aSGleb Smirnoff static uint32_t bge_readmem_ind(struct bge_softc *, int);
449e51a25f8SAlfred Perlstein static void bge_writemem_ind(struct bge_softc *, int, int);
45038cc658fSJohn Baldwin static void bge_writembx(struct bge_softc *, int, int);
45195d67482SBill Paul #ifdef notdef
4523f74909aSGleb Smirnoff static uint32_t bge_readreg_ind(struct bge_softc *, int);
45395d67482SBill Paul #endif
4549ba784dbSScott Long static void bge_writemem_direct(struct bge_softc *, int, int);
455e51a25f8SAlfred Perlstein static void bge_writereg_ind(struct bge_softc *, int, int);
45695d67482SBill Paul 
457e51a25f8SAlfred Perlstein static int bge_miibus_readreg(device_t, int, int);
458e51a25f8SAlfred Perlstein static int bge_miibus_writereg(device_t, int, int, int);
459e51a25f8SAlfred Perlstein static void bge_miibus_statchg(device_t);
46075719184SGleb Smirnoff #ifdef DEVICE_POLLING
4611abcdbd1SAttilio Rao static int bge_poll(struct ifnet *ifp, enum poll_cmd cmd, int count);
46275719184SGleb Smirnoff #endif
46395d67482SBill Paul 
4648cb1383cSDoug Ambrisko #define	BGE_RESET_START 1
4658cb1383cSDoug Ambrisko #define	BGE_RESET_STOP  2
4668cb1383cSDoug Ambrisko static void bge_sig_post_reset(struct bge_softc *, int);
4678cb1383cSDoug Ambrisko static void bge_sig_legacy(struct bge_softc *, int);
4688cb1383cSDoug Ambrisko static void bge_sig_pre_reset(struct bge_softc *, int);
469797ab05eSPyun YongHyeon static void bge_stop_fw(struct bge_softc *);
4708cb1383cSDoug Ambrisko static int bge_reset(struct bge_softc *);
471dab5cd05SOleg Bulyzhin static void bge_link_upd(struct bge_softc *);
47295d67482SBill Paul 
4736f8718a3SScott Long /*
4746f8718a3SScott Long  * The BGE_REGISTER_DEBUG option is only for low-level debugging.  It may
4756f8718a3SScott Long  * leak information to untrusted users.  It is also known to cause alignment
4766f8718a3SScott Long  * traps on certain architectures.
4776f8718a3SScott Long  */
4786f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG
4796f8718a3SScott Long static int bge_sysctl_debug_info(SYSCTL_HANDLER_ARGS);
4806f8718a3SScott Long static int bge_sysctl_reg_read(SYSCTL_HANDLER_ARGS);
4816f8718a3SScott Long static int bge_sysctl_mem_read(SYSCTL_HANDLER_ARGS);
4826f8718a3SScott Long #endif
4836f8718a3SScott Long static void bge_add_sysctls(struct bge_softc *);
4842280c16bSPyun YongHyeon static void bge_add_sysctl_stats_regs(struct bge_softc *,
4852280c16bSPyun YongHyeon     struct sysctl_ctx_list *, struct sysctl_oid_list *);
4862280c16bSPyun YongHyeon static void bge_add_sysctl_stats(struct bge_softc *, struct sysctl_ctx_list *,
4872280c16bSPyun YongHyeon     struct sysctl_oid_list *);
488763757b2SScott Long static int bge_sysctl_stats(SYSCTL_HANDLER_ARGS);
4896f8718a3SScott Long 
49095d67482SBill Paul static device_method_t bge_methods[] = {
49195d67482SBill Paul 	/* Device interface */
49295d67482SBill Paul 	DEVMETHOD(device_probe,		bge_probe),
49395d67482SBill Paul 	DEVMETHOD(device_attach,	bge_attach),
49495d67482SBill Paul 	DEVMETHOD(device_detach,	bge_detach),
49595d67482SBill Paul 	DEVMETHOD(device_shutdown,	bge_shutdown),
49614afefa3SPawel Jakub Dawidek 	DEVMETHOD(device_suspend,	bge_suspend),
49714afefa3SPawel Jakub Dawidek 	DEVMETHOD(device_resume,	bge_resume),
49895d67482SBill Paul 
49995d67482SBill Paul 	/* MII interface */
50095d67482SBill Paul 	DEVMETHOD(miibus_readreg,	bge_miibus_readreg),
50195d67482SBill Paul 	DEVMETHOD(miibus_writereg,	bge_miibus_writereg),
50295d67482SBill Paul 	DEVMETHOD(miibus_statchg,	bge_miibus_statchg),
50395d67482SBill Paul 
5044b7ec270SMarius Strobl 	DEVMETHOD_END
50595d67482SBill Paul };
50695d67482SBill Paul 
50795d67482SBill Paul static driver_t bge_driver = {
50895d67482SBill Paul 	"bge",
50995d67482SBill Paul 	bge_methods,
51095d67482SBill Paul 	sizeof(struct bge_softc)
51195d67482SBill Paul };
51295d67482SBill Paul 
51395d67482SBill Paul static devclass_t bge_devclass;
51495d67482SBill Paul 
515f246e4a1SMatthew N. Dodd DRIVER_MODULE(bge, pci, bge_driver, bge_devclass, 0, 0);
51695d67482SBill Paul DRIVER_MODULE(miibus, bge, miibus_driver, miibus_devclass, 0, 0);
51795d67482SBill Paul 
518f1a7e6d5SScott Long static int bge_allow_asf = 1;
519f1a7e6d5SScott Long 
520f1a7e6d5SScott Long TUNABLE_INT("hw.bge.allow_asf", &bge_allow_asf);
521f1a7e6d5SScott Long 
5226472ac3dSEd Schouten static SYSCTL_NODE(_hw, OID_AUTO, bge, CTLFLAG_RD, 0, "BGE driver parameters");
523f1a7e6d5SScott Long SYSCTL_INT(_hw_bge, OID_AUTO, allow_asf, CTLFLAG_RD, &bge_allow_asf, 0,
524f1a7e6d5SScott Long 	"Allow ASF mode if available");
525c4529f41SMichael Reifenberger 
52608013fd3SMarius Strobl #define	SPARC64_BLADE_1500_MODEL	"SUNW,Sun-Blade-1500"
52708013fd3SMarius Strobl #define	SPARC64_BLADE_1500_PATH_BGE	"/pci@1f,700000/network@2"
52808013fd3SMarius Strobl #define	SPARC64_BLADE_2500_MODEL	"SUNW,Sun-Blade-2500"
52908013fd3SMarius Strobl #define	SPARC64_BLADE_2500_PATH_BGE	"/pci@1c,600000/network@3"
53008013fd3SMarius Strobl #define	SPARC64_OFW_SUBVENDOR		"subsystem-vendor-id"
53108013fd3SMarius Strobl 
53208013fd3SMarius Strobl static int
5335fea260fSMarius Strobl bge_has_eaddr(struct bge_softc *sc)
53408013fd3SMarius Strobl {
53508013fd3SMarius Strobl #ifdef __sparc64__
53608013fd3SMarius Strobl 	char buf[sizeof(SPARC64_BLADE_1500_PATH_BGE)];
53708013fd3SMarius Strobl 	device_t dev;
53808013fd3SMarius Strobl 	uint32_t subvendor;
53908013fd3SMarius Strobl 
54008013fd3SMarius Strobl 	dev = sc->bge_dev;
54108013fd3SMarius Strobl 
54208013fd3SMarius Strobl 	/*
54308013fd3SMarius Strobl 	 * The on-board BGEs found in sun4u machines aren't fitted with
54408013fd3SMarius Strobl 	 * an EEPROM which means that we have to obtain the MAC address
54508013fd3SMarius Strobl 	 * via OFW and that some tests will always fail.  We distinguish
54608013fd3SMarius Strobl 	 * such BGEs by the subvendor ID, which also has to be obtained
54708013fd3SMarius Strobl 	 * from OFW instead of the PCI configuration space as the latter
54808013fd3SMarius Strobl 	 * indicates Broadcom as the subvendor of the netboot interface.
54908013fd3SMarius Strobl 	 * For early Blade 1500 and 2500 we even have to check the OFW
55008013fd3SMarius Strobl 	 * device path as the subvendor ID always defaults to Broadcom
55108013fd3SMarius Strobl 	 * there.
55208013fd3SMarius Strobl 	 */
55308013fd3SMarius Strobl 	if (OF_getprop(ofw_bus_get_node(dev), SPARC64_OFW_SUBVENDOR,
55408013fd3SMarius Strobl 	    &subvendor, sizeof(subvendor)) == sizeof(subvendor) &&
5552d857b9bSMarius Strobl 	    (subvendor == FJTSU_VENDORID || subvendor == SUN_VENDORID))
55608013fd3SMarius Strobl 		return (0);
55708013fd3SMarius Strobl 	memset(buf, 0, sizeof(buf));
55808013fd3SMarius Strobl 	if (OF_package_to_path(ofw_bus_get_node(dev), buf, sizeof(buf)) > 0) {
55908013fd3SMarius Strobl 		if (strcmp(sparc64_model, SPARC64_BLADE_1500_MODEL) == 0 &&
56008013fd3SMarius Strobl 		    strcmp(buf, SPARC64_BLADE_1500_PATH_BGE) == 0)
56108013fd3SMarius Strobl 			return (0);
56208013fd3SMarius Strobl 		if (strcmp(sparc64_model, SPARC64_BLADE_2500_MODEL) == 0 &&
56308013fd3SMarius Strobl 		    strcmp(buf, SPARC64_BLADE_2500_PATH_BGE) == 0)
56408013fd3SMarius Strobl 			return (0);
56508013fd3SMarius Strobl 	}
56608013fd3SMarius Strobl #endif
56708013fd3SMarius Strobl 	return (1);
56808013fd3SMarius Strobl }
56908013fd3SMarius Strobl 
5703f74909aSGleb Smirnoff static uint32_t
5713f74909aSGleb Smirnoff bge_readmem_ind(struct bge_softc *sc, int off)
57295d67482SBill Paul {
57395d67482SBill Paul 	device_t dev;
5746f8718a3SScott Long 	uint32_t val;
57595d67482SBill Paul 
576a4431ebaSPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906 &&
577a4431ebaSPyun YongHyeon 	    off >= BGE_STATS_BLOCK && off < BGE_SEND_RING_1_TO_4)
578a4431ebaSPyun YongHyeon 		return (0);
579a4431ebaSPyun YongHyeon 
58095d67482SBill Paul 	dev = sc->bge_dev;
58195d67482SBill Paul 
58295d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4);
5836f8718a3SScott Long 	val = pci_read_config(dev, BGE_PCI_MEMWIN_DATA, 4);
5846f8718a3SScott Long 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4);
5856f8718a3SScott Long 	return (val);
58695d67482SBill Paul }
58795d67482SBill Paul 
58895d67482SBill Paul static void
5893f74909aSGleb Smirnoff bge_writemem_ind(struct bge_softc *sc, int off, int val)
59095d67482SBill Paul {
59195d67482SBill Paul 	device_t dev;
59295d67482SBill Paul 
593a4431ebaSPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906 &&
594a4431ebaSPyun YongHyeon 	    off >= BGE_STATS_BLOCK && off < BGE_SEND_RING_1_TO_4)
595a4431ebaSPyun YongHyeon 		return;
596a4431ebaSPyun YongHyeon 
59795d67482SBill Paul 	dev = sc->bge_dev;
59895d67482SBill Paul 
59995d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4);
60095d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MEMWIN_DATA, val, 4);
6016f8718a3SScott Long 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4);
60295d67482SBill Paul }
60395d67482SBill Paul 
60495d67482SBill Paul #ifdef notdef
6053f74909aSGleb Smirnoff static uint32_t
6063f74909aSGleb Smirnoff bge_readreg_ind(struct bge_softc *sc, int off)
60795d67482SBill Paul {
60895d67482SBill Paul 	device_t dev;
60995d67482SBill Paul 
61095d67482SBill Paul 	dev = sc->bge_dev;
61195d67482SBill Paul 
61295d67482SBill Paul 	pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4);
61395d67482SBill Paul 	return (pci_read_config(dev, BGE_PCI_REG_DATA, 4));
61495d67482SBill Paul }
61595d67482SBill Paul #endif
61695d67482SBill Paul 
61795d67482SBill Paul static void
6183f74909aSGleb Smirnoff bge_writereg_ind(struct bge_softc *sc, int off, int val)
61995d67482SBill Paul {
62095d67482SBill Paul 	device_t dev;
62195d67482SBill Paul 
62295d67482SBill Paul 	dev = sc->bge_dev;
62395d67482SBill Paul 
62495d67482SBill Paul 	pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4);
62595d67482SBill Paul 	pci_write_config(dev, BGE_PCI_REG_DATA, val, 4);
62695d67482SBill Paul }
62795d67482SBill Paul 
6286f8718a3SScott Long static void
6296f8718a3SScott Long bge_writemem_direct(struct bge_softc *sc, int off, int val)
6306f8718a3SScott Long {
6316f8718a3SScott Long 	CSR_WRITE_4(sc, off, val);
6326f8718a3SScott Long }
6336f8718a3SScott Long 
63438cc658fSJohn Baldwin static void
63538cc658fSJohn Baldwin bge_writembx(struct bge_softc *sc, int off, int val)
63638cc658fSJohn Baldwin {
63738cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906)
63838cc658fSJohn Baldwin 		off += BGE_LPMBX_IRQ0_HI - BGE_MBX_IRQ0_HI;
63938cc658fSJohn Baldwin 
64038cc658fSJohn Baldwin 	CSR_WRITE_4(sc, off, val);
641062af0b0SPyun YongHyeon 	if ((sc->bge_flags & BGE_FLAG_MBOX_REORDER) != 0)
642062af0b0SPyun YongHyeon 		CSR_READ_4(sc, off);
64338cc658fSJohn Baldwin }
64438cc658fSJohn Baldwin 
645f41ac2beSBill Paul /*
646f41ac2beSBill Paul  * Map a single buffer address.
647f41ac2beSBill Paul  */
648f41ac2beSBill Paul 
649f41ac2beSBill Paul static void
6503f74909aSGleb Smirnoff bge_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
651f41ac2beSBill Paul {
652f41ac2beSBill Paul 	struct bge_dmamap_arg *ctx;
653f41ac2beSBill Paul 
654f41ac2beSBill Paul 	if (error)
655f41ac2beSBill Paul 		return;
656f41ac2beSBill Paul 
6575b610048SPyun YongHyeon 	KASSERT(nseg == 1, ("%s: %d segments returned!", __func__, nseg));
6585b610048SPyun YongHyeon 
659f41ac2beSBill Paul 	ctx = arg;
660f41ac2beSBill Paul 	ctx->bge_busaddr = segs->ds_addr;
661f41ac2beSBill Paul }
662f41ac2beSBill Paul 
66338cc658fSJohn Baldwin static uint8_t
66438cc658fSJohn Baldwin bge_nvram_getbyte(struct bge_softc *sc, int addr, uint8_t *dest)
66538cc658fSJohn Baldwin {
66638cc658fSJohn Baldwin 	uint32_t access, byte = 0;
66738cc658fSJohn Baldwin 	int i;
66838cc658fSJohn Baldwin 
66938cc658fSJohn Baldwin 	/* Lock. */
67038cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_SWARB, BGE_NVRAMSWARB_SET1);
67138cc658fSJohn Baldwin 	for (i = 0; i < 8000; i++) {
67238cc658fSJohn Baldwin 		if (CSR_READ_4(sc, BGE_NVRAM_SWARB) & BGE_NVRAMSWARB_GNT1)
67338cc658fSJohn Baldwin 			break;
67438cc658fSJohn Baldwin 		DELAY(20);
67538cc658fSJohn Baldwin 	}
67638cc658fSJohn Baldwin 	if (i == 8000)
67738cc658fSJohn Baldwin 		return (1);
67838cc658fSJohn Baldwin 
67938cc658fSJohn Baldwin 	/* Enable access. */
68038cc658fSJohn Baldwin 	access = CSR_READ_4(sc, BGE_NVRAM_ACCESS);
68138cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_ACCESS, access | BGE_NVRAMACC_ENABLE);
68238cc658fSJohn Baldwin 
68338cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_ADDR, addr & 0xfffffffc);
68438cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_CMD, BGE_NVRAM_READCMD);
68538cc658fSJohn Baldwin 	for (i = 0; i < BGE_TIMEOUT * 10; i++) {
68638cc658fSJohn Baldwin 		DELAY(10);
68738cc658fSJohn Baldwin 		if (CSR_READ_4(sc, BGE_NVRAM_CMD) & BGE_NVRAMCMD_DONE) {
68838cc658fSJohn Baldwin 			DELAY(10);
68938cc658fSJohn Baldwin 			break;
69038cc658fSJohn Baldwin 		}
69138cc658fSJohn Baldwin 	}
69238cc658fSJohn Baldwin 
69338cc658fSJohn Baldwin 	if (i == BGE_TIMEOUT * 10) {
69438cc658fSJohn Baldwin 		if_printf(sc->bge_ifp, "nvram read timed out\n");
69538cc658fSJohn Baldwin 		return (1);
69638cc658fSJohn Baldwin 	}
69738cc658fSJohn Baldwin 
69838cc658fSJohn Baldwin 	/* Get result. */
69938cc658fSJohn Baldwin 	byte = CSR_READ_4(sc, BGE_NVRAM_RDDATA);
70038cc658fSJohn Baldwin 
70138cc658fSJohn Baldwin 	*dest = (bswap32(byte) >> ((addr % 4) * 8)) & 0xFF;
70238cc658fSJohn Baldwin 
70338cc658fSJohn Baldwin 	/* Disable access. */
70438cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_ACCESS, access);
70538cc658fSJohn Baldwin 
70638cc658fSJohn Baldwin 	/* Unlock. */
70738cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_SWARB, BGE_NVRAMSWARB_CLR1);
70838cc658fSJohn Baldwin 	CSR_READ_4(sc, BGE_NVRAM_SWARB);
70938cc658fSJohn Baldwin 
71038cc658fSJohn Baldwin 	return (0);
71138cc658fSJohn Baldwin }
71238cc658fSJohn Baldwin 
71338cc658fSJohn Baldwin /*
71438cc658fSJohn Baldwin  * Read a sequence of bytes from NVRAM.
71538cc658fSJohn Baldwin  */
71638cc658fSJohn Baldwin static int
71738cc658fSJohn Baldwin bge_read_nvram(struct bge_softc *sc, caddr_t dest, int off, int cnt)
71838cc658fSJohn Baldwin {
71938cc658fSJohn Baldwin 	int err = 0, i;
72038cc658fSJohn Baldwin 	uint8_t byte = 0;
72138cc658fSJohn Baldwin 
72238cc658fSJohn Baldwin 	if (sc->bge_asicrev != BGE_ASICREV_BCM5906)
72338cc658fSJohn Baldwin 		return (1);
72438cc658fSJohn Baldwin 
72538cc658fSJohn Baldwin 	for (i = 0; i < cnt; i++) {
72638cc658fSJohn Baldwin 		err = bge_nvram_getbyte(sc, off + i, &byte);
72738cc658fSJohn Baldwin 		if (err)
72838cc658fSJohn Baldwin 			break;
72938cc658fSJohn Baldwin 		*(dest + i) = byte;
73038cc658fSJohn Baldwin 	}
73138cc658fSJohn Baldwin 
73238cc658fSJohn Baldwin 	return (err ? 1 : 0);
73338cc658fSJohn Baldwin }
73438cc658fSJohn Baldwin 
73595d67482SBill Paul /*
73695d67482SBill Paul  * Read a byte of data stored in the EEPROM at address 'addr.' The
73795d67482SBill Paul  * BCM570x supports both the traditional bitbang interface and an
73895d67482SBill Paul  * auto access interface for reading the EEPROM. We use the auto
73995d67482SBill Paul  * access method.
74095d67482SBill Paul  */
7413f74909aSGleb Smirnoff static uint8_t
7423f74909aSGleb Smirnoff bge_eeprom_getbyte(struct bge_softc *sc, int addr, uint8_t *dest)
74395d67482SBill Paul {
74495d67482SBill Paul 	int i;
7453f74909aSGleb Smirnoff 	uint32_t byte = 0;
74695d67482SBill Paul 
74795d67482SBill Paul 	/*
74895d67482SBill Paul 	 * Enable use of auto EEPROM access so we can avoid
74995d67482SBill Paul 	 * having to use the bitbang method.
75095d67482SBill Paul 	 */
75195d67482SBill Paul 	BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_AUTO_EEPROM);
75295d67482SBill Paul 
75395d67482SBill Paul 	/* Reset the EEPROM, load the clock period. */
75495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_EE_ADDR,
75595d67482SBill Paul 	    BGE_EEADDR_RESET | BGE_EEHALFCLK(BGE_HALFCLK_384SCL));
75695d67482SBill Paul 	DELAY(20);
75795d67482SBill Paul 
75895d67482SBill Paul 	/* Issue the read EEPROM command. */
75995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_EE_ADDR, BGE_EE_READCMD | addr);
76095d67482SBill Paul 
76195d67482SBill Paul 	/* Wait for completion */
76295d67482SBill Paul 	for(i = 0; i < BGE_TIMEOUT * 10; i++) {
76395d67482SBill Paul 		DELAY(10);
76495d67482SBill Paul 		if (CSR_READ_4(sc, BGE_EE_ADDR) & BGE_EEADDR_DONE)
76595d67482SBill Paul 			break;
76695d67482SBill Paul 	}
76795d67482SBill Paul 
768d5d23857SJung-uk Kim 	if (i == BGE_TIMEOUT * 10) {
769fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "EEPROM read timed out\n");
770f6789fbaSPyun YongHyeon 		return (1);
77195d67482SBill Paul 	}
77295d67482SBill Paul 
77395d67482SBill Paul 	/* Get result. */
77495d67482SBill Paul 	byte = CSR_READ_4(sc, BGE_EE_DATA);
77595d67482SBill Paul 
7760c8aa4eaSJung-uk Kim 	*dest = (byte >> ((addr % 4) * 8)) & 0xFF;
77795d67482SBill Paul 
77895d67482SBill Paul 	return (0);
77995d67482SBill Paul }
78095d67482SBill Paul 
78195d67482SBill Paul /*
78295d67482SBill Paul  * Read a sequence of bytes from the EEPROM.
78395d67482SBill Paul  */
78495d67482SBill Paul static int
7853f74909aSGleb Smirnoff bge_read_eeprom(struct bge_softc *sc, caddr_t dest, int off, int cnt)
78695d67482SBill Paul {
7873f74909aSGleb Smirnoff 	int i, error = 0;
7883f74909aSGleb Smirnoff 	uint8_t byte = 0;
78995d67482SBill Paul 
79095d67482SBill Paul 	for (i = 0; i < cnt; i++) {
7913f74909aSGleb Smirnoff 		error = bge_eeprom_getbyte(sc, off + i, &byte);
7923f74909aSGleb Smirnoff 		if (error)
79395d67482SBill Paul 			break;
79495d67482SBill Paul 		*(dest + i) = byte;
79595d67482SBill Paul 	}
79695d67482SBill Paul 
7973f74909aSGleb Smirnoff 	return (error ? 1 : 0);
79895d67482SBill Paul }
79995d67482SBill Paul 
80095d67482SBill Paul static int
8013f74909aSGleb Smirnoff bge_miibus_readreg(device_t dev, int phy, int reg)
80295d67482SBill Paul {
80395d67482SBill Paul 	struct bge_softc *sc;
804a813ed78SPyun YongHyeon 	uint32_t val;
80595d67482SBill Paul 	int i;
80695d67482SBill Paul 
80795d67482SBill Paul 	sc = device_get_softc(dev);
80895d67482SBill Paul 
809a813ed78SPyun YongHyeon 	/* Clear the autopoll bit if set, otherwise may trigger PCI errors. */
810a813ed78SPyun YongHyeon 	if ((sc->bge_mi_mode & BGE_MIMODE_AUTOPOLL) != 0) {
811a813ed78SPyun YongHyeon 		CSR_WRITE_4(sc, BGE_MI_MODE,
812a813ed78SPyun YongHyeon 		    sc->bge_mi_mode & ~BGE_MIMODE_AUTOPOLL);
813a813ed78SPyun YongHyeon 		DELAY(80);
81437ceeb4dSPaul Saab 	}
81537ceeb4dSPaul Saab 
81695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_READ | BGE_MICOMM_BUSY |
81795d67482SBill Paul 	    BGE_MIPHY(phy) | BGE_MIREG(reg));
81895d67482SBill Paul 
819a813ed78SPyun YongHyeon 	/* Poll for the PHY register access to complete. */
82095d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
821d5d23857SJung-uk Kim 		DELAY(10);
82295d67482SBill Paul 		val = CSR_READ_4(sc, BGE_MI_COMM);
823a813ed78SPyun YongHyeon 		if ((val & BGE_MICOMM_BUSY) == 0) {
824a813ed78SPyun YongHyeon 			DELAY(5);
825a813ed78SPyun YongHyeon 			val = CSR_READ_4(sc, BGE_MI_COMM);
82695d67482SBill Paul 			break;
82795d67482SBill Paul 		}
828a813ed78SPyun YongHyeon 	}
82995d67482SBill Paul 
83095d67482SBill Paul 	if (i == BGE_TIMEOUT) {
8315fea260fSMarius Strobl 		device_printf(sc->bge_dev,
8325fea260fSMarius Strobl 		    "PHY read timed out (phy %d, reg %d, val 0x%08x)\n",
8335fea260fSMarius Strobl 		    phy, reg, val);
83437ceeb4dSPaul Saab 		val = 0;
83595d67482SBill Paul 	}
83695d67482SBill Paul 
837a813ed78SPyun YongHyeon 	/* Restore the autopoll bit if necessary. */
838a813ed78SPyun YongHyeon 	if ((sc->bge_mi_mode & BGE_MIMODE_AUTOPOLL) != 0) {
839a813ed78SPyun YongHyeon 		CSR_WRITE_4(sc, BGE_MI_MODE, sc->bge_mi_mode);
840a813ed78SPyun YongHyeon 		DELAY(80);
84137ceeb4dSPaul Saab 	}
84237ceeb4dSPaul Saab 
84395d67482SBill Paul 	if (val & BGE_MICOMM_READFAIL)
84495d67482SBill Paul 		return (0);
84595d67482SBill Paul 
8460c8aa4eaSJung-uk Kim 	return (val & 0xFFFF);
84795d67482SBill Paul }
84895d67482SBill Paul 
84995d67482SBill Paul static int
8503f74909aSGleb Smirnoff bge_miibus_writereg(device_t dev, int phy, int reg, int val)
85195d67482SBill Paul {
85295d67482SBill Paul 	struct bge_softc *sc;
85395d67482SBill Paul 	int i;
85495d67482SBill Paul 
85595d67482SBill Paul 	sc = device_get_softc(dev);
85695d67482SBill Paul 
85738cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906 &&
85838cc658fSJohn Baldwin 	    (reg == BRGPHY_MII_1000CTL || reg == BRGPHY_MII_AUXCTL))
85938cc658fSJohn Baldwin 		return (0);
86038cc658fSJohn Baldwin 
861a813ed78SPyun YongHyeon 	/* Clear the autopoll bit if set, otherwise may trigger PCI errors. */
862a813ed78SPyun YongHyeon 	if ((sc->bge_mi_mode & BGE_MIMODE_AUTOPOLL) != 0) {
863a813ed78SPyun YongHyeon 		CSR_WRITE_4(sc, BGE_MI_MODE,
864a813ed78SPyun YongHyeon 		    sc->bge_mi_mode & ~BGE_MIMODE_AUTOPOLL);
865a813ed78SPyun YongHyeon 		DELAY(80);
86637ceeb4dSPaul Saab 	}
86737ceeb4dSPaul Saab 
86895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_WRITE | BGE_MICOMM_BUSY |
86995d67482SBill Paul 	    BGE_MIPHY(phy) | BGE_MIREG(reg) | val);
87095d67482SBill Paul 
87195d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
872d5d23857SJung-uk Kim 		DELAY(10);
87338cc658fSJohn Baldwin 		if (!(CSR_READ_4(sc, BGE_MI_COMM) & BGE_MICOMM_BUSY)) {
87438cc658fSJohn Baldwin 			DELAY(5);
87538cc658fSJohn Baldwin 			CSR_READ_4(sc, BGE_MI_COMM); /* dummy read */
87695d67482SBill Paul 			break;
877d5d23857SJung-uk Kim 		}
87838cc658fSJohn Baldwin 	}
879d5d23857SJung-uk Kim 
880a813ed78SPyun YongHyeon 	/* Restore the autopoll bit if necessary. */
881a813ed78SPyun YongHyeon 	if ((sc->bge_mi_mode & BGE_MIMODE_AUTOPOLL) != 0) {
882a813ed78SPyun YongHyeon 		CSR_WRITE_4(sc, BGE_MI_MODE, sc->bge_mi_mode);
883a813ed78SPyun YongHyeon 		DELAY(80);
884a813ed78SPyun YongHyeon 	}
885a813ed78SPyun YongHyeon 
886a813ed78SPyun YongHyeon 	if (i == BGE_TIMEOUT)
88738cc658fSJohn Baldwin 		device_printf(sc->bge_dev,
8882246e8c6SPyun YongHyeon 		    "PHY write timed out (phy %d, reg %d, val 0x%04x)\n",
88938cc658fSJohn Baldwin 		    phy, reg, val);
89037ceeb4dSPaul Saab 
89195d67482SBill Paul 	return (0);
89295d67482SBill Paul }
89395d67482SBill Paul 
89495d67482SBill Paul static void
8953f74909aSGleb Smirnoff bge_miibus_statchg(device_t dev)
89695d67482SBill Paul {
89795d67482SBill Paul 	struct bge_softc *sc;
89895d67482SBill Paul 	struct mii_data *mii;
899a0a03d1eSPyun YongHyeon 	uint32_t mac_mode, rx_mode, tx_mode;
900e4146b95SPyun YongHyeon 
90195d67482SBill Paul 	sc = device_get_softc(dev);
902e4146b95SPyun YongHyeon 	if ((sc->bge_ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
903e4146b95SPyun YongHyeon 		return;
90495d67482SBill Paul 	mii = device_get_softc(sc->bge_miibus);
90595d67482SBill Paul 
906d4f5240aSPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
907d4f5240aSPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
908d4f5240aSPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
909d4f5240aSPyun YongHyeon 		case IFM_10_T:
910d4f5240aSPyun YongHyeon 		case IFM_100_TX:
911d4f5240aSPyun YongHyeon 			sc->bge_link = 1;
912d4f5240aSPyun YongHyeon 			break;
913d4f5240aSPyun YongHyeon 		case IFM_1000_T:
914d4f5240aSPyun YongHyeon 		case IFM_1000_SX:
915d4f5240aSPyun YongHyeon 		case IFM_2500_SX:
916d4f5240aSPyun YongHyeon 			if (sc->bge_asicrev != BGE_ASICREV_BCM5906)
917d4f5240aSPyun YongHyeon 				sc->bge_link = 1;
918d4f5240aSPyun YongHyeon 			else
919d4f5240aSPyun YongHyeon 				sc->bge_link = 0;
920d4f5240aSPyun YongHyeon 			break;
921d4f5240aSPyun YongHyeon 		default:
922d4f5240aSPyun YongHyeon 			sc->bge_link = 0;
923d4f5240aSPyun YongHyeon 			break;
924d4f5240aSPyun YongHyeon 		}
925d4f5240aSPyun YongHyeon 	} else
926d4f5240aSPyun YongHyeon 		sc->bge_link = 0;
927d4f5240aSPyun YongHyeon 	if (sc->bge_link == 0)
928d4f5240aSPyun YongHyeon 		return;
929a0a03d1eSPyun YongHyeon 
930a0a03d1eSPyun YongHyeon 	/*
931a0a03d1eSPyun YongHyeon 	 * APE firmware touches these registers to keep the MAC
932a0a03d1eSPyun YongHyeon 	 * connected to the outside world.  Try to keep the
933a0a03d1eSPyun YongHyeon 	 * accesses atomic.
934a0a03d1eSPyun YongHyeon 	 */
935a0a03d1eSPyun YongHyeon 
936a0a03d1eSPyun YongHyeon 	/* Set the port mode (MII/GMII) to match the link speed. */
937a0a03d1eSPyun YongHyeon 	mac_mode = CSR_READ_4(sc, BGE_MAC_MODE) &
938a0a03d1eSPyun YongHyeon 	    ~(BGE_MACMODE_PORTMODE | BGE_MACMODE_HALF_DUPLEX);
939a0a03d1eSPyun YongHyeon 	tx_mode = CSR_READ_4(sc, BGE_TX_MODE);
940a0a03d1eSPyun YongHyeon 	rx_mode = CSR_READ_4(sc, BGE_RX_MODE);
941a0a03d1eSPyun YongHyeon 
942ea3b4127SPyun YongHyeon 	if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T ||
943ea3b4127SPyun YongHyeon 	    IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_SX)
944a0a03d1eSPyun YongHyeon 		mac_mode |= BGE_PORTMODE_GMII;
9453f74909aSGleb Smirnoff 	else
946a0a03d1eSPyun YongHyeon 		mac_mode |= BGE_PORTMODE_MII;
94795d67482SBill Paul 
948a0a03d1eSPyun YongHyeon 	/* Set MAC flow control behavior to match link flow control settings. */
949a0a03d1eSPyun YongHyeon 	tx_mode &= ~BGE_TXMODE_FLOWCTL_ENABLE;
950a0a03d1eSPyun YongHyeon 	rx_mode &= ~BGE_RXMODE_FLOWCTL_ENABLE;
9516854be25SPyun YongHyeon 	if (IFM_OPTIONS(mii->mii_media_active & IFM_FDX) != 0) {
952a0a03d1eSPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_TXPAUSE) != 0)
953a0a03d1eSPyun YongHyeon 			tx_mode |= BGE_TXMODE_FLOWCTL_ENABLE;
954a0a03d1eSPyun YongHyeon 		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_RXPAUSE) != 0)
955a0a03d1eSPyun YongHyeon 			rx_mode |= BGE_RXMODE_FLOWCTL_ENABLE;
956a0a03d1eSPyun YongHyeon 	} else
957a0a03d1eSPyun YongHyeon 		mac_mode |= BGE_MACMODE_HALF_DUPLEX;
958a0a03d1eSPyun YongHyeon 
959a0a03d1eSPyun YongHyeon 	CSR_WRITE_4(sc, BGE_MAC_MODE, mac_mode);
9609b80ffe7SPyun YongHyeon 	DELAY(40);
961a0a03d1eSPyun YongHyeon 	CSR_WRITE_4(sc, BGE_TX_MODE, tx_mode);
962a0a03d1eSPyun YongHyeon 	CSR_WRITE_4(sc, BGE_RX_MODE, rx_mode);
96395d67482SBill Paul }
96495d67482SBill Paul 
96595d67482SBill Paul /*
96695d67482SBill Paul  * Intialize a standard receive ring descriptor.
96795d67482SBill Paul  */
96895d67482SBill Paul static int
969943787f3SPyun YongHyeon bge_newbuf_std(struct bge_softc *sc, int i)
97095d67482SBill Paul {
971943787f3SPyun YongHyeon 	struct mbuf *m;
97295d67482SBill Paul 	struct bge_rx_bd *r;
973a23634a1SPyun YongHyeon 	bus_dma_segment_t segs[1];
974943787f3SPyun YongHyeon 	bus_dmamap_t map;
975a23634a1SPyun YongHyeon 	int error, nsegs;
97695d67482SBill Paul 
977f5459d4cSPyun YongHyeon 	if (sc->bge_flags & BGE_FLAG_JUMBO_STD &&
978f5459d4cSPyun YongHyeon 	    (sc->bge_ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN +
979f5459d4cSPyun YongHyeon 	    ETHER_VLAN_ENCAP_LEN > (MCLBYTES - ETHER_ALIGN))) {
980f5459d4cSPyun YongHyeon 		m = m_getjcl(M_DONTWAIT, MT_DATA, M_PKTHDR, MJUM9BYTES);
981f5459d4cSPyun YongHyeon 		if (m == NULL)
982f5459d4cSPyun YongHyeon 			return (ENOBUFS);
983f5459d4cSPyun YongHyeon 		m->m_len = m->m_pkthdr.len = MJUM9BYTES;
984f5459d4cSPyun YongHyeon 	} else {
985943787f3SPyun YongHyeon 		m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
986943787f3SPyun YongHyeon 		if (m == NULL)
98795d67482SBill Paul 			return (ENOBUFS);
988943787f3SPyun YongHyeon 		m->m_len = m->m_pkthdr.len = MCLBYTES;
989f5459d4cSPyun YongHyeon 	}
990652ae483SGleb Smirnoff 	if ((sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) == 0)
991943787f3SPyun YongHyeon 		m_adj(m, ETHER_ALIGN);
992943787f3SPyun YongHyeon 
9930ac56796SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_rx_mtag,
994943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_std_sparemap, m, segs, &nsegs, 0);
995a23634a1SPyun YongHyeon 	if (error != 0) {
996943787f3SPyun YongHyeon 		m_freem(m);
997a23634a1SPyun YongHyeon 		return (error);
998f41ac2beSBill Paul 	}
999943787f3SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) {
1000943787f3SPyun YongHyeon 		bus_dmamap_sync(sc->bge_cdata.bge_rx_mtag,
1001943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_dmamap[i], BUS_DMASYNC_POSTREAD);
1002943787f3SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_rx_mtag,
1003943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_dmamap[i]);
1004943787f3SPyun YongHyeon 	}
1005943787f3SPyun YongHyeon 	map = sc->bge_cdata.bge_rx_std_dmamap[i];
1006943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_std_dmamap[i] = sc->bge_cdata.bge_rx_std_sparemap;
1007943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_std_sparemap = map;
1008943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_std_chain[i] = m;
1009e0b7b101SPyun YongHyeon 	sc->bge_cdata.bge_rx_std_seglen[i] = segs[0].ds_len;
1010943787f3SPyun YongHyeon 	r = &sc->bge_ldata.bge_rx_std_ring[sc->bge_std];
1011a23634a1SPyun YongHyeon 	r->bge_addr.bge_addr_lo = BGE_ADDR_LO(segs[0].ds_addr);
1012a23634a1SPyun YongHyeon 	r->bge_addr.bge_addr_hi = BGE_ADDR_HI(segs[0].ds_addr);
1013e907febfSPyun YongHyeon 	r->bge_flags = BGE_RXBDFLAG_END;
1014a23634a1SPyun YongHyeon 	r->bge_len = segs[0].ds_len;
1015e907febfSPyun YongHyeon 	r->bge_idx = i;
1016f41ac2beSBill Paul 
10170ac56796SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_rx_mtag,
1018943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_std_dmamap[i], BUS_DMASYNC_PREREAD);
101995d67482SBill Paul 
102095d67482SBill Paul 	return (0);
102195d67482SBill Paul }
102295d67482SBill Paul 
102395d67482SBill Paul /*
102495d67482SBill Paul  * Initialize a jumbo receive ring descriptor. This allocates
102595d67482SBill Paul  * a jumbo buffer from the pool managed internally by the driver.
102695d67482SBill Paul  */
102795d67482SBill Paul static int
1028943787f3SPyun YongHyeon bge_newbuf_jumbo(struct bge_softc *sc, int i)
102995d67482SBill Paul {
10301be6acb7SGleb Smirnoff 	bus_dma_segment_t segs[BGE_NSEG_JUMBO];
1031943787f3SPyun YongHyeon 	bus_dmamap_t map;
10321be6acb7SGleb Smirnoff 	struct bge_extrx_bd *r;
1033943787f3SPyun YongHyeon 	struct mbuf *m;
1034943787f3SPyun YongHyeon 	int error, nsegs;
103595d67482SBill Paul 
1036943787f3SPyun YongHyeon 	MGETHDR(m, M_DONTWAIT, MT_DATA);
1037943787f3SPyun YongHyeon 	if (m == NULL)
103895d67482SBill Paul 		return (ENOBUFS);
103995d67482SBill Paul 
1040943787f3SPyun YongHyeon 	m_cljget(m, M_DONTWAIT, MJUM9BYTES);
1041943787f3SPyun YongHyeon 	if (!(m->m_flags & M_EXT)) {
1042943787f3SPyun YongHyeon 		m_freem(m);
104395d67482SBill Paul 		return (ENOBUFS);
104495d67482SBill Paul 	}
1045943787f3SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MJUM9BYTES;
1046652ae483SGleb Smirnoff 	if ((sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) == 0)
1047943787f3SPyun YongHyeon 		m_adj(m, ETHER_ALIGN);
10481be6acb7SGleb Smirnoff 
10491be6acb7SGleb Smirnoff 	error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_mtag_jumbo,
1050943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_jumbo_sparemap, m, segs, &nsegs, 0);
1051943787f3SPyun YongHyeon 	if (error != 0) {
1052943787f3SPyun YongHyeon 		m_freem(m);
10531be6acb7SGleb Smirnoff 		return (error);
1054f7cea149SGleb Smirnoff 	}
10551be6acb7SGleb Smirnoff 
1056aa8cbdbfSMarius Strobl 	if (sc->bge_cdata.bge_rx_jumbo_chain[i] != NULL) {
1057943787f3SPyun YongHyeon 		bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo,
1058943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_jumbo_dmamap[i], BUS_DMASYNC_POSTREAD);
1059943787f3SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo,
1060943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
1061943787f3SPyun YongHyeon 	}
1062943787f3SPyun YongHyeon 	map = sc->bge_cdata.bge_rx_jumbo_dmamap[i];
1063943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_jumbo_dmamap[i] =
1064943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_jumbo_sparemap;
1065943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_jumbo_sparemap = map;
1066943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_jumbo_chain[i] = m;
1067e0b7b101SPyun YongHyeon 	sc->bge_cdata.bge_rx_jumbo_seglen[i][0] = 0;
1068e0b7b101SPyun YongHyeon 	sc->bge_cdata.bge_rx_jumbo_seglen[i][1] = 0;
1069e0b7b101SPyun YongHyeon 	sc->bge_cdata.bge_rx_jumbo_seglen[i][2] = 0;
1070e0b7b101SPyun YongHyeon 	sc->bge_cdata.bge_rx_jumbo_seglen[i][3] = 0;
1071e0b7b101SPyun YongHyeon 
10721be6acb7SGleb Smirnoff 	/*
10731be6acb7SGleb Smirnoff 	 * Fill in the extended RX buffer descriptor.
10741be6acb7SGleb Smirnoff 	 */
1075943787f3SPyun YongHyeon 	r = &sc->bge_ldata.bge_rx_jumbo_ring[sc->bge_jumbo];
10764e7ba1abSGleb Smirnoff 	r->bge_flags = BGE_RXBDFLAG_JUMBO_RING | BGE_RXBDFLAG_END;
10774e7ba1abSGleb Smirnoff 	r->bge_idx = i;
10784e7ba1abSGleb Smirnoff 	r->bge_len3 = r->bge_len2 = r->bge_len1 = 0;
10794e7ba1abSGleb Smirnoff 	switch (nsegs) {
10804e7ba1abSGleb Smirnoff 	case 4:
10814e7ba1abSGleb Smirnoff 		r->bge_addr3.bge_addr_lo = BGE_ADDR_LO(segs[3].ds_addr);
10824e7ba1abSGleb Smirnoff 		r->bge_addr3.bge_addr_hi = BGE_ADDR_HI(segs[3].ds_addr);
10834e7ba1abSGleb Smirnoff 		r->bge_len3 = segs[3].ds_len;
1084e0b7b101SPyun YongHyeon 		sc->bge_cdata.bge_rx_jumbo_seglen[i][3] = segs[3].ds_len;
10854e7ba1abSGleb Smirnoff 	case 3:
1086e907febfSPyun YongHyeon 		r->bge_addr2.bge_addr_lo = BGE_ADDR_LO(segs[2].ds_addr);
1087e907febfSPyun YongHyeon 		r->bge_addr2.bge_addr_hi = BGE_ADDR_HI(segs[2].ds_addr);
1088e907febfSPyun YongHyeon 		r->bge_len2 = segs[2].ds_len;
1089e0b7b101SPyun YongHyeon 		sc->bge_cdata.bge_rx_jumbo_seglen[i][2] = segs[2].ds_len;
10904e7ba1abSGleb Smirnoff 	case 2:
10914e7ba1abSGleb Smirnoff 		r->bge_addr1.bge_addr_lo = BGE_ADDR_LO(segs[1].ds_addr);
10924e7ba1abSGleb Smirnoff 		r->bge_addr1.bge_addr_hi = BGE_ADDR_HI(segs[1].ds_addr);
10934e7ba1abSGleb Smirnoff 		r->bge_len1 = segs[1].ds_len;
1094e0b7b101SPyun YongHyeon 		sc->bge_cdata.bge_rx_jumbo_seglen[i][1] = segs[1].ds_len;
10954e7ba1abSGleb Smirnoff 	case 1:
10964e7ba1abSGleb Smirnoff 		r->bge_addr0.bge_addr_lo = BGE_ADDR_LO(segs[0].ds_addr);
10974e7ba1abSGleb Smirnoff 		r->bge_addr0.bge_addr_hi = BGE_ADDR_HI(segs[0].ds_addr);
10984e7ba1abSGleb Smirnoff 		r->bge_len0 = segs[0].ds_len;
1099e0b7b101SPyun YongHyeon 		sc->bge_cdata.bge_rx_jumbo_seglen[i][0] = segs[0].ds_len;
11004e7ba1abSGleb Smirnoff 		break;
11014e7ba1abSGleb Smirnoff 	default:
11024e7ba1abSGleb Smirnoff 		panic("%s: %d segments\n", __func__, nsegs);
11034e7ba1abSGleb Smirnoff 	}
1104f41ac2beSBill Paul 
1105a41504a9SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo,
1106943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_jumbo_dmamap[i], BUS_DMASYNC_PREREAD);
110795d67482SBill Paul 
110895d67482SBill Paul 	return (0);
110995d67482SBill Paul }
111095d67482SBill Paul 
111195d67482SBill Paul static int
11123f74909aSGleb Smirnoff bge_init_rx_ring_std(struct bge_softc *sc)
111395d67482SBill Paul {
11143ee5d7daSPyun YongHyeon 	int error, i;
111595d67482SBill Paul 
1116e6bf277eSPyun YongHyeon 	bzero(sc->bge_ldata.bge_rx_std_ring, BGE_STD_RX_RING_SZ);
111703e78bd0SPyun YongHyeon 	sc->bge_std = 0;
1118e0b7b101SPyun YongHyeon 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
1119943787f3SPyun YongHyeon 		if ((error = bge_newbuf_std(sc, i)) != 0)
11203ee5d7daSPyun YongHyeon 			return (error);
112103e78bd0SPyun YongHyeon 		BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT);
11221888f324SPyun YongHyeon 	}
112395d67482SBill Paul 
1124f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
1125d77e9fa7SPyun YongHyeon 	    sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREWRITE);
1126f41ac2beSBill Paul 
1127e0b7b101SPyun YongHyeon 	sc->bge_std = 0;
1128e0b7b101SPyun YongHyeon 	bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, BGE_STD_RX_RING_CNT - 1);
112995d67482SBill Paul 
113095d67482SBill Paul 	return (0);
113195d67482SBill Paul }
113295d67482SBill Paul 
113395d67482SBill Paul static void
11343f74909aSGleb Smirnoff bge_free_rx_ring_std(struct bge_softc *sc)
113595d67482SBill Paul {
113695d67482SBill Paul 	int i;
113795d67482SBill Paul 
113895d67482SBill Paul 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
113995d67482SBill Paul 		if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) {
11400ac56796SPyun YongHyeon 			bus_dmamap_sync(sc->bge_cdata.bge_rx_mtag,
1141e65bed95SPyun YongHyeon 			    sc->bge_cdata.bge_rx_std_dmamap[i],
1142e65bed95SPyun YongHyeon 			    BUS_DMASYNC_POSTREAD);
11430ac56796SPyun YongHyeon 			bus_dmamap_unload(sc->bge_cdata.bge_rx_mtag,
1144f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_std_dmamap[i]);
1145e65bed95SPyun YongHyeon 			m_freem(sc->bge_cdata.bge_rx_std_chain[i]);
1146e65bed95SPyun YongHyeon 			sc->bge_cdata.bge_rx_std_chain[i] = NULL;
114795d67482SBill Paul 		}
1148f41ac2beSBill Paul 		bzero((char *)&sc->bge_ldata.bge_rx_std_ring[i],
114995d67482SBill Paul 		    sizeof(struct bge_rx_bd));
115095d67482SBill Paul 	}
115195d67482SBill Paul }
115295d67482SBill Paul 
115395d67482SBill Paul static int
11543f74909aSGleb Smirnoff bge_init_rx_ring_jumbo(struct bge_softc *sc)
115595d67482SBill Paul {
115695d67482SBill Paul 	struct bge_rcb *rcb;
11573ee5d7daSPyun YongHyeon 	int error, i;
115895d67482SBill Paul 
1159e6bf277eSPyun YongHyeon 	bzero(sc->bge_ldata.bge_rx_jumbo_ring, BGE_JUMBO_RX_RING_SZ);
116003e78bd0SPyun YongHyeon 	sc->bge_jumbo = 0;
116195d67482SBill Paul 	for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
1162943787f3SPyun YongHyeon 		if ((error = bge_newbuf_jumbo(sc, i)) != 0)
11633ee5d7daSPyun YongHyeon 			return (error);
116403e78bd0SPyun YongHyeon 		BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT);
11651888f324SPyun YongHyeon 	}
116695d67482SBill Paul 
1167f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
1168d77e9fa7SPyun YongHyeon 	    sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_PREWRITE);
1169f41ac2beSBill Paul 
1170e0b7b101SPyun YongHyeon 	sc->bge_jumbo = 0;
117195d67482SBill Paul 
11728a315a6dSPyun YongHyeon 	/* Enable the jumbo receive producer ring. */
1173f41ac2beSBill Paul 	rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb;
11748a315a6dSPyun YongHyeon 	rcb->bge_maxlen_flags =
11758a315a6dSPyun YongHyeon 	    BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_USE_EXT_RX_BD);
117667111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags);
117795d67482SBill Paul 
1178e0b7b101SPyun YongHyeon 	bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, BGE_JUMBO_RX_RING_CNT - 1);
117995d67482SBill Paul 
118095d67482SBill Paul 	return (0);
118195d67482SBill Paul }
118295d67482SBill Paul 
118395d67482SBill Paul static void
11843f74909aSGleb Smirnoff bge_free_rx_ring_jumbo(struct bge_softc *sc)
118595d67482SBill Paul {
118695d67482SBill Paul 	int i;
118795d67482SBill Paul 
118895d67482SBill Paul 	for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
118995d67482SBill Paul 		if (sc->bge_cdata.bge_rx_jumbo_chain[i] != NULL) {
1190e65bed95SPyun YongHyeon 			bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo,
1191e65bed95SPyun YongHyeon 			    sc->bge_cdata.bge_rx_jumbo_dmamap[i],
1192e65bed95SPyun YongHyeon 			    BUS_DMASYNC_POSTREAD);
1193f41ac2beSBill Paul 			bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo,
1194f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
1195e65bed95SPyun YongHyeon 			m_freem(sc->bge_cdata.bge_rx_jumbo_chain[i]);
1196e65bed95SPyun YongHyeon 			sc->bge_cdata.bge_rx_jumbo_chain[i] = NULL;
119795d67482SBill Paul 		}
1198f41ac2beSBill Paul 		bzero((char *)&sc->bge_ldata.bge_rx_jumbo_ring[i],
11991be6acb7SGleb Smirnoff 		    sizeof(struct bge_extrx_bd));
120095d67482SBill Paul 	}
120195d67482SBill Paul }
120295d67482SBill Paul 
120395d67482SBill Paul static void
12043f74909aSGleb Smirnoff bge_free_tx_ring(struct bge_softc *sc)
120595d67482SBill Paul {
120695d67482SBill Paul 	int i;
120795d67482SBill Paul 
1208f41ac2beSBill Paul 	if (sc->bge_ldata.bge_tx_ring == NULL)
120995d67482SBill Paul 		return;
121095d67482SBill Paul 
121195d67482SBill Paul 	for (i = 0; i < BGE_TX_RING_CNT; i++) {
121295d67482SBill Paul 		if (sc->bge_cdata.bge_tx_chain[i] != NULL) {
12130ac56796SPyun YongHyeon 			bus_dmamap_sync(sc->bge_cdata.bge_tx_mtag,
1214e65bed95SPyun YongHyeon 			    sc->bge_cdata.bge_tx_dmamap[i],
1215e65bed95SPyun YongHyeon 			    BUS_DMASYNC_POSTWRITE);
12160ac56796SPyun YongHyeon 			bus_dmamap_unload(sc->bge_cdata.bge_tx_mtag,
1217f41ac2beSBill Paul 			    sc->bge_cdata.bge_tx_dmamap[i]);
1218e65bed95SPyun YongHyeon 			m_freem(sc->bge_cdata.bge_tx_chain[i]);
1219e65bed95SPyun YongHyeon 			sc->bge_cdata.bge_tx_chain[i] = NULL;
122095d67482SBill Paul 		}
1221f41ac2beSBill Paul 		bzero((char *)&sc->bge_ldata.bge_tx_ring[i],
122295d67482SBill Paul 		    sizeof(struct bge_tx_bd));
122395d67482SBill Paul 	}
122495d67482SBill Paul }
122595d67482SBill Paul 
122695d67482SBill Paul static int
12273f74909aSGleb Smirnoff bge_init_tx_ring(struct bge_softc *sc)
122895d67482SBill Paul {
122995d67482SBill Paul 	sc->bge_txcnt = 0;
123095d67482SBill Paul 	sc->bge_tx_saved_considx = 0;
12313927098fSPaul Saab 
1232e6bf277eSPyun YongHyeon 	bzero(sc->bge_ldata.bge_tx_ring, BGE_TX_RING_SZ);
1233e6bf277eSPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_tx_ring_tag,
12345c1da2faSPyun YongHyeon 	    sc->bge_cdata.bge_tx_ring_map, BUS_DMASYNC_PREWRITE);
1235e6bf277eSPyun YongHyeon 
123614bbd30fSGleb Smirnoff 	/* Initialize transmit producer index for host-memory send ring. */
123714bbd30fSGleb Smirnoff 	sc->bge_tx_prodidx = 0;
123838cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bge_tx_prodidx);
123914bbd30fSGleb Smirnoff 
12403927098fSPaul Saab 	/* 5700 b2 errata */
1241e0ced696SPaul Saab 	if (sc->bge_chiprev == BGE_CHIPREV_5700_BX)
124238cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bge_tx_prodidx);
12433927098fSPaul Saab 
124414bbd30fSGleb Smirnoff 	/* NIC-memory send ring not used; initialize to zero. */
124538cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_TX_NIC_PROD0_LO, 0);
12463927098fSPaul Saab 	/* 5700 b2 errata */
1247e0ced696SPaul Saab 	if (sc->bge_chiprev == BGE_CHIPREV_5700_BX)
124838cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_TX_NIC_PROD0_LO, 0);
124995d67482SBill Paul 
125095d67482SBill Paul 	return (0);
125195d67482SBill Paul }
125295d67482SBill Paul 
125395d67482SBill Paul static void
12543e9b1bcaSJung-uk Kim bge_setpromisc(struct bge_softc *sc)
12553e9b1bcaSJung-uk Kim {
12563e9b1bcaSJung-uk Kim 	struct ifnet *ifp;
12573e9b1bcaSJung-uk Kim 
12583e9b1bcaSJung-uk Kim 	BGE_LOCK_ASSERT(sc);
12593e9b1bcaSJung-uk Kim 
12603e9b1bcaSJung-uk Kim 	ifp = sc->bge_ifp;
12613e9b1bcaSJung-uk Kim 
126245ee6ab3SJung-uk Kim 	/* Enable or disable promiscuous mode as needed. */
12633e9b1bcaSJung-uk Kim 	if (ifp->if_flags & IFF_PROMISC)
126445ee6ab3SJung-uk Kim 		BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC);
12653e9b1bcaSJung-uk Kim 	else
126645ee6ab3SJung-uk Kim 		BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC);
12673e9b1bcaSJung-uk Kim }
12683e9b1bcaSJung-uk Kim 
12693e9b1bcaSJung-uk Kim static void
12703f74909aSGleb Smirnoff bge_setmulti(struct bge_softc *sc)
127195d67482SBill Paul {
127295d67482SBill Paul 	struct ifnet *ifp;
127395d67482SBill Paul 	struct ifmultiaddr *ifma;
12743f74909aSGleb Smirnoff 	uint32_t hashes[4] = { 0, 0, 0, 0 };
127595d67482SBill Paul 	int h, i;
127695d67482SBill Paul 
12770f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
12780f9bd73bSSam Leffler 
1279fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
128095d67482SBill Paul 
128195d67482SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
128295d67482SBill Paul 		for (i = 0; i < 4; i++)
12830c8aa4eaSJung-uk Kim 			CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0xFFFFFFFF);
128495d67482SBill Paul 		return;
128595d67482SBill Paul 	}
128695d67482SBill Paul 
128795d67482SBill Paul 	/* First, zot all the existing filters. */
128895d67482SBill Paul 	for (i = 0; i < 4; i++)
128995d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0);
129095d67482SBill Paul 
129195d67482SBill Paul 	/* Now program new ones. */
1292eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
129395d67482SBill Paul 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
129495d67482SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
129595d67482SBill Paul 			continue;
12960e939c0cSChristian Weisgerber 		h = ether_crc32_le(LLADDR((struct sockaddr_dl *)
12970c8aa4eaSJung-uk Kim 		    ifma->ifma_addr), ETHER_ADDR_LEN) & 0x7F;
12980c8aa4eaSJung-uk Kim 		hashes[(h & 0x60) >> 5] |= 1 << (h & 0x1F);
129995d67482SBill Paul 	}
1300eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
130195d67482SBill Paul 
130295d67482SBill Paul 	for (i = 0; i < 4; i++)
130395d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), hashes[i]);
130495d67482SBill Paul }
130595d67482SBill Paul 
13068cb1383cSDoug Ambrisko static void
1307cb2eacc7SYaroslav Tykhiy bge_setvlan(struct bge_softc *sc)
1308cb2eacc7SYaroslav Tykhiy {
1309cb2eacc7SYaroslav Tykhiy 	struct ifnet *ifp;
1310cb2eacc7SYaroslav Tykhiy 
1311cb2eacc7SYaroslav Tykhiy 	BGE_LOCK_ASSERT(sc);
1312cb2eacc7SYaroslav Tykhiy 
1313cb2eacc7SYaroslav Tykhiy 	ifp = sc->bge_ifp;
1314cb2eacc7SYaroslav Tykhiy 
1315cb2eacc7SYaroslav Tykhiy 	/* Enable or disable VLAN tag stripping as needed. */
1316cb2eacc7SYaroslav Tykhiy 	if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING)
1317cb2eacc7SYaroslav Tykhiy 		BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_KEEP_VLAN_DIAG);
1318cb2eacc7SYaroslav Tykhiy 	else
1319cb2eacc7SYaroslav Tykhiy 		BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_KEEP_VLAN_DIAG);
1320cb2eacc7SYaroslav Tykhiy }
1321cb2eacc7SYaroslav Tykhiy 
1322cb2eacc7SYaroslav Tykhiy static void
1323797ab05eSPyun YongHyeon bge_sig_pre_reset(struct bge_softc *sc, int type)
13248cb1383cSDoug Ambrisko {
1325797ab05eSPyun YongHyeon 
13268cb1383cSDoug Ambrisko 	/*
13278cb1383cSDoug Ambrisko 	 * Some chips don't like this so only do this if ASF is enabled
13288cb1383cSDoug Ambrisko 	 */
13298cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode)
1330888b47f0SPyun YongHyeon 		bge_writemem_ind(sc, BGE_SRAM_FW_MB, BGE_SRAM_FW_MB_MAGIC);
13318cb1383cSDoug Ambrisko 
13328cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_NEW_HANDSHAKE) {
13338cb1383cSDoug Ambrisko 		switch (type) {
13348cb1383cSDoug Ambrisko 		case BGE_RESET_START:
1335224f8785SPyun YongHyeon 			bge_writemem_ind(sc, BGE_SRAM_FW_DRV_STATE_MB,
1336224f8785SPyun YongHyeon 			    BGE_FW_DRV_STATE_START);
13378cb1383cSDoug Ambrisko 			break;
13388cb1383cSDoug Ambrisko 		case BGE_RESET_STOP:
1339224f8785SPyun YongHyeon 			bge_writemem_ind(sc, BGE_SRAM_FW_DRV_STATE_MB,
1340224f8785SPyun YongHyeon 			    BGE_FW_DRV_STATE_UNLOAD);
13418cb1383cSDoug Ambrisko 			break;
13428cb1383cSDoug Ambrisko 		}
13438cb1383cSDoug Ambrisko 	}
13448cb1383cSDoug Ambrisko }
13458cb1383cSDoug Ambrisko 
13468cb1383cSDoug Ambrisko static void
1347797ab05eSPyun YongHyeon bge_sig_post_reset(struct bge_softc *sc, int type)
13488cb1383cSDoug Ambrisko {
1349797ab05eSPyun YongHyeon 
13508cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_NEW_HANDSHAKE) {
13518cb1383cSDoug Ambrisko 		switch (type) {
13528cb1383cSDoug Ambrisko 		case BGE_RESET_START:
1353224f8785SPyun YongHyeon 			bge_writemem_ind(sc, BGE_SRAM_FW_DRV_STATE_MB,
1354224f8785SPyun YongHyeon 			    BGE_FW_DRV_STATE_START_DONE);
13558cb1383cSDoug Ambrisko 			/* START DONE */
13568cb1383cSDoug Ambrisko 			break;
13578cb1383cSDoug Ambrisko 		case BGE_RESET_STOP:
1358224f8785SPyun YongHyeon 			bge_writemem_ind(sc, BGE_SRAM_FW_DRV_STATE_MB,
1359224f8785SPyun YongHyeon 			    BGE_FW_DRV_STATE_UNLOAD_DONE);
13608cb1383cSDoug Ambrisko 			break;
13618cb1383cSDoug Ambrisko 		}
13628cb1383cSDoug Ambrisko 	}
13638cb1383cSDoug Ambrisko }
13648cb1383cSDoug Ambrisko 
13658cb1383cSDoug Ambrisko static void
1366797ab05eSPyun YongHyeon bge_sig_legacy(struct bge_softc *sc, int type)
13678cb1383cSDoug Ambrisko {
1368797ab05eSPyun YongHyeon 
13698cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode) {
13708cb1383cSDoug Ambrisko 		switch (type) {
13718cb1383cSDoug Ambrisko 		case BGE_RESET_START:
1372224f8785SPyun YongHyeon 			bge_writemem_ind(sc, BGE_SRAM_FW_DRV_STATE_MB,
1373224f8785SPyun YongHyeon 			    BGE_FW_DRV_STATE_START);
13748cb1383cSDoug Ambrisko 			break;
13758cb1383cSDoug Ambrisko 		case BGE_RESET_STOP:
1376224f8785SPyun YongHyeon 			bge_writemem_ind(sc, BGE_SRAM_FW_DRV_STATE_MB,
1377224f8785SPyun YongHyeon 			    BGE_FW_DRV_STATE_UNLOAD);
13788cb1383cSDoug Ambrisko 			break;
13798cb1383cSDoug Ambrisko 		}
13808cb1383cSDoug Ambrisko 	}
13818cb1383cSDoug Ambrisko }
13828cb1383cSDoug Ambrisko 
1383797ab05eSPyun YongHyeon static void
1384797ab05eSPyun YongHyeon bge_stop_fw(struct bge_softc *sc)
13858cb1383cSDoug Ambrisko {
13868cb1383cSDoug Ambrisko 	int i;
13878cb1383cSDoug Ambrisko 
13888cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode) {
13893c201200SPyun YongHyeon 		bge_writemem_ind(sc, BGE_SRAM_FW_CMD_MB, BGE_FW_CMD_PAUSE);
13903fed2d5dSPyun YongHyeon 		CSR_WRITE_4(sc, BGE_RX_CPU_EVENT,
13919931ba85SPyun YongHyeon 		    CSR_READ_4(sc, BGE_RX_CPU_EVENT) | BGE_RX_CPU_DRV_EVENT);
13928cb1383cSDoug Ambrisko 
13938cb1383cSDoug Ambrisko 		for (i = 0; i < 100; i++ ) {
13949931ba85SPyun YongHyeon 			if (!(CSR_READ_4(sc, BGE_RX_CPU_EVENT) &
13959931ba85SPyun YongHyeon 			    BGE_RX_CPU_DRV_EVENT))
13968cb1383cSDoug Ambrisko 				break;
13978cb1383cSDoug Ambrisko 			DELAY(10);
13988cb1383cSDoug Ambrisko 		}
13998cb1383cSDoug Ambrisko 	}
14008cb1383cSDoug Ambrisko }
14018cb1383cSDoug Ambrisko 
140250515680SPyun YongHyeon static uint32_t
140350515680SPyun YongHyeon bge_dma_swap_options(struct bge_softc *sc)
140450515680SPyun YongHyeon {
140550515680SPyun YongHyeon 	uint32_t dma_options;
140650515680SPyun YongHyeon 
140750515680SPyun YongHyeon 	dma_options = BGE_MODECTL_WORDSWAP_NONFRAME |
140850515680SPyun YongHyeon 	    BGE_MODECTL_BYTESWAP_DATA | BGE_MODECTL_WORDSWAP_DATA;
140950515680SPyun YongHyeon #if BYTE_ORDER == BIG_ENDIAN
141050515680SPyun YongHyeon 	dma_options |= BGE_MODECTL_BYTESWAP_NONFRAME;
141150515680SPyun YongHyeon #endif
141250515680SPyun YongHyeon 	if ((sc)->bge_asicrev == BGE_ASICREV_BCM5720)
141350515680SPyun YongHyeon 		dma_options |= BGE_MODECTL_BYTESWAP_B2HRX_DATA |
141450515680SPyun YongHyeon 		    BGE_MODECTL_WORDSWAP_B2HRX_DATA | BGE_MODECTL_B2HRX_ENABLE |
141550515680SPyun YongHyeon 		    BGE_MODECTL_HTX2B_ENABLE;
141650515680SPyun YongHyeon 
141750515680SPyun YongHyeon 	return (dma_options);
141850515680SPyun YongHyeon }
141950515680SPyun YongHyeon 
142095d67482SBill Paul /*
1421c9ffd9f0SMarius Strobl  * Do endian, PCI and DMA initialization.
142295d67482SBill Paul  */
142395d67482SBill Paul static int
14243f74909aSGleb Smirnoff bge_chipinit(struct bge_softc *sc)
142595d67482SBill Paul {
142650515680SPyun YongHyeon 	uint32_t dma_rw_ctl, misc_ctl, mode_ctl;
1427fbc374afSPyun YongHyeon 	uint16_t val;
142895d67482SBill Paul 	int i;
142995d67482SBill Paul 
14308cb1383cSDoug Ambrisko 	/* Set endianness before we access any non-PCI registers. */
14311108273aSPyun YongHyeon 	misc_ctl = BGE_INIT;
14321108273aSPyun YongHyeon 	if (sc->bge_flags & BGE_FLAG_TAGGED_STATUS)
14331108273aSPyun YongHyeon 		misc_ctl |= BGE_PCIMISCCTL_TAGGED_STATUS;
14341108273aSPyun YongHyeon 	pci_write_config(sc->bge_dev, BGE_PCI_MISC_CTL, misc_ctl, 4);
143595d67482SBill Paul 
143695d67482SBill Paul 	/*
143795d67482SBill Paul 	 * Clear the MAC statistics block in the NIC's
143895d67482SBill Paul 	 * internal memory.
143995d67482SBill Paul 	 */
144095d67482SBill Paul 	for (i = BGE_STATS_BLOCK;
14413f74909aSGleb Smirnoff 	    i < BGE_STATS_BLOCK_END + 1; i += sizeof(uint32_t))
144295d67482SBill Paul 		BGE_MEMWIN_WRITE(sc, i, 0);
144395d67482SBill Paul 
144495d67482SBill Paul 	for (i = BGE_STATUS_BLOCK;
14453f74909aSGleb Smirnoff 	    i < BGE_STATUS_BLOCK_END + 1; i += sizeof(uint32_t))
144695d67482SBill Paul 		BGE_MEMWIN_WRITE(sc, i, 0);
144795d67482SBill Paul 
1448fbc374afSPyun YongHyeon 	if (sc->bge_chiprev == BGE_CHIPREV_5704_BX) {
1449fbc374afSPyun YongHyeon 		/*
1450d896b3feSPyun YongHyeon 		 *  Fix data corruption caused by non-qword write with WB.
1451fbc374afSPyun YongHyeon 		 *  Fix master abort in PCI mode.
1452fbc374afSPyun YongHyeon 		 *  Fix PCI latency timer.
1453fbc374afSPyun YongHyeon 		 */
1454fbc374afSPyun YongHyeon 		val = pci_read_config(sc->bge_dev, BGE_PCI_MSI_DATA + 2, 2);
1455fbc374afSPyun YongHyeon 		val |= (1 << 10) | (1 << 12) | (1 << 13);
1456fbc374afSPyun YongHyeon 		pci_write_config(sc->bge_dev, BGE_PCI_MSI_DATA + 2, val, 2);
1457fbc374afSPyun YongHyeon 	}
1458fbc374afSPyun YongHyeon 
1459186f842bSJung-uk Kim 	/*
1460186f842bSJung-uk Kim 	 * Set up the PCI DMA control register.
1461186f842bSJung-uk Kim 	 */
1462186f842bSJung-uk Kim 	dma_rw_ctl = BGE_PCIDMARWCTL_RD_CMD_SHIFT(6) |
1463186f842bSJung-uk Kim 	    BGE_PCIDMARWCTL_WR_CMD_SHIFT(7);
1464652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_PCIE) {
146548630d79SPyun YongHyeon 		if (sc->bge_mps >= 256)
146648630d79SPyun YongHyeon 			dma_rw_ctl |= BGE_PCIDMARWCTL_WR_WAT_SHIFT(7);
146748630d79SPyun YongHyeon 		else
1468186f842bSJung-uk Kim 			dma_rw_ctl |= BGE_PCIDMARWCTL_WR_WAT_SHIFT(3);
1469652ae483SGleb Smirnoff 	} else if (sc->bge_flags & BGE_FLAG_PCIX) {
14704c0da0ffSGleb Smirnoff 		if (BGE_IS_5714_FAMILY(sc)) {
1471186f842bSJung-uk Kim 			/* 256 bytes for read and write. */
1472186f842bSJung-uk Kim 			dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(2) |
1473186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_WR_WAT_SHIFT(2);
1474186f842bSJung-uk Kim 			dma_rw_ctl |= (sc->bge_asicrev == BGE_ASICREV_BCM5780) ?
1475186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL :
1476186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_ONEDMA_ATONCE_LOCAL;
1477cbb2b2feSPyun YongHyeon 		} else if (sc->bge_asicrev == BGE_ASICREV_BCM5703) {
1478cbb2b2feSPyun YongHyeon 			/*
1479cbb2b2feSPyun YongHyeon 			 * In the BCM5703, the DMA read watermark should
1480cbb2b2feSPyun YongHyeon 			 * be set to less than or equal to the maximum
1481cbb2b2feSPyun YongHyeon 			 * memory read byte count of the PCI-X command
1482cbb2b2feSPyun YongHyeon 			 * register.
1483cbb2b2feSPyun YongHyeon 			 */
1484cbb2b2feSPyun YongHyeon 			dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(4) |
1485cbb2b2feSPyun YongHyeon 			    BGE_PCIDMARWCTL_WR_WAT_SHIFT(3);
1486186f842bSJung-uk Kim 		} else if (sc->bge_asicrev == BGE_ASICREV_BCM5704) {
1487186f842bSJung-uk Kim 			/* 1536 bytes for read, 384 bytes for write. */
1488186f842bSJung-uk Kim 			dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(7) |
1489186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_WR_WAT_SHIFT(3);
1490186f842bSJung-uk Kim 		} else {
1491186f842bSJung-uk Kim 			/* 384 bytes for read and write. */
1492186f842bSJung-uk Kim 			dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(3) |
1493186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_WR_WAT_SHIFT(3) |
14940c8aa4eaSJung-uk Kim 			    0x0F;
1495186f842bSJung-uk Kim 		}
1496e0ced696SPaul Saab 		if (sc->bge_asicrev == BGE_ASICREV_BCM5703 ||
1497e0ced696SPaul Saab 		    sc->bge_asicrev == BGE_ASICREV_BCM5704) {
14983f74909aSGleb Smirnoff 			uint32_t tmp;
14995cba12d3SPaul Saab 
1500186f842bSJung-uk Kim 			/* Set ONE_DMA_AT_ONCE for hardware workaround. */
15010c8aa4eaSJung-uk Kim 			tmp = CSR_READ_4(sc, BGE_PCI_CLKCTL) & 0x1F;
1502186f842bSJung-uk Kim 			if (tmp == 6 || tmp == 7)
1503186f842bSJung-uk Kim 				dma_rw_ctl |=
1504186f842bSJung-uk Kim 				    BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL;
15055cba12d3SPaul Saab 
1506186f842bSJung-uk Kim 			/* Set PCI-X DMA write workaround. */
1507186f842bSJung-uk Kim 			dma_rw_ctl |= BGE_PCIDMARWCTL_ASRT_ALL_BE;
1508186f842bSJung-uk Kim 		}
1509186f842bSJung-uk Kim 	} else {
1510186f842bSJung-uk Kim 		/* Conventional PCI bus: 256 bytes for read and write. */
1511186f842bSJung-uk Kim 		dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(7) |
1512186f842bSJung-uk Kim 		    BGE_PCIDMARWCTL_WR_WAT_SHIFT(7);
1513186f842bSJung-uk Kim 
1514186f842bSJung-uk Kim 		if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
1515186f842bSJung-uk Kim 		    sc->bge_asicrev != BGE_ASICREV_BCM5750)
1516186f842bSJung-uk Kim 			dma_rw_ctl |= 0x0F;
1517186f842bSJung-uk Kim 	}
1518186f842bSJung-uk Kim 	if (sc->bge_asicrev == BGE_ASICREV_BCM5700 ||
1519186f842bSJung-uk Kim 	    sc->bge_asicrev == BGE_ASICREV_BCM5701)
1520186f842bSJung-uk Kim 		dma_rw_ctl |= BGE_PCIDMARWCTL_USE_MRM |
1521186f842bSJung-uk Kim 		    BGE_PCIDMARWCTL_ASRT_ALL_BE;
1522e0ced696SPaul Saab 	if (sc->bge_asicrev == BGE_ASICREV_BCM5703 ||
1523186f842bSJung-uk Kim 	    sc->bge_asicrev == BGE_ASICREV_BCM5704)
15245cba12d3SPaul Saab 		dma_rw_ctl &= ~BGE_PCIDMARWCTL_MINDMA;
1525b4a256acSPyun YongHyeon 	if (BGE_IS_5717_PLUS(sc)) {
15261108273aSPyun YongHyeon 		dma_rw_ctl &= ~BGE_PCIDMARWCTL_DIS_CACHE_ALIGNMENT;
1527b4a256acSPyun YongHyeon 		if (sc->bge_chipid == BGE_CHIPID_BCM57765_A0)
1528b4a256acSPyun YongHyeon 			dma_rw_ctl &= ~BGE_PCIDMARWCTL_CRDRDR_RDMA_MRRS_MSK;
1529bbe2ca75SPyun YongHyeon 		/*
1530bbe2ca75SPyun YongHyeon 		 * Enable HW workaround for controllers that misinterpret
1531bbe2ca75SPyun YongHyeon 		 * a status tag update and leave interrupts permanently
1532bbe2ca75SPyun YongHyeon 		 * disabled.
1533bbe2ca75SPyun YongHyeon 		 */
1534bbe2ca75SPyun YongHyeon 		if (sc->bge_asicrev != BGE_ASICREV_BCM5717 &&
1535bbe2ca75SPyun YongHyeon 		    sc->bge_asicrev != BGE_ASICREV_BCM57765)
1536bbe2ca75SPyun YongHyeon 			dma_rw_ctl |= BGE_PCIDMARWCTL_TAGGED_STATUS_WA;
1537b4a256acSPyun YongHyeon 	}
15385cba12d3SPaul Saab 	pci_write_config(sc->bge_dev, BGE_PCI_DMA_RW_CTL, dma_rw_ctl, 4);
153995d67482SBill Paul 
154095d67482SBill Paul 	/*
154195d67482SBill Paul 	 * Set up general mode register.
154295d67482SBill Paul 	 */
154350515680SPyun YongHyeon 	mode_ctl = bge_dma_swap_options(sc) | BGE_MODECTL_MAC_ATTN_INTR |
154450515680SPyun YongHyeon 	    BGE_MODECTL_HOST_SEND_BDS | BGE_MODECTL_TX_NO_PHDR_CSUM;
154595d67482SBill Paul 
154695d67482SBill Paul 	/*
154790447aadSMarius Strobl 	 * BCM5701 B5 have a bug causing data corruption when using
154890447aadSMarius Strobl 	 * 64-bit DMA reads, which can be terminated early and then
154990447aadSMarius Strobl 	 * completed later as 32-bit accesses, in combination with
155090447aadSMarius Strobl 	 * certain bridges.
155190447aadSMarius Strobl 	 */
155290447aadSMarius Strobl 	if (sc->bge_asicrev == BGE_ASICREV_BCM5701 &&
155390447aadSMarius Strobl 	    sc->bge_chipid == BGE_CHIPID_BCM5701_B5)
155450515680SPyun YongHyeon 		mode_ctl |= BGE_MODECTL_FORCE_PCI32;
155590447aadSMarius Strobl 
155690447aadSMarius Strobl 	/*
15578cb1383cSDoug Ambrisko 	 * Tell the firmware the driver is running
15588cb1383cSDoug Ambrisko 	 */
15598cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_STACKUP)
156050515680SPyun YongHyeon 		mode_ctl |= BGE_MODECTL_STACKUP;
156150515680SPyun YongHyeon 
156250515680SPyun YongHyeon 	CSR_WRITE_4(sc, BGE_MODE_CTL, mode_ctl);
15638cb1383cSDoug Ambrisko 
15648cb1383cSDoug Ambrisko 	/*
1565ea13bdd5SJohn Polstra 	 * Disable memory write invalidate.  Apparently it is not supported
1566c9ffd9f0SMarius Strobl 	 * properly by these devices.  Also ensure that INTx isn't disabled,
1567c9ffd9f0SMarius Strobl 	 * as these chips need it even when using MSI.
156895d67482SBill Paul 	 */
1569c9ffd9f0SMarius Strobl 	PCI_CLRBIT(sc->bge_dev, BGE_PCI_CMD,
1570c9ffd9f0SMarius Strobl 	    PCIM_CMD_INTxDIS | PCIM_CMD_MWIEN, 4);
157195d67482SBill Paul 
157295d67482SBill Paul 	/* Set the timer prescaler (always 66Mhz) */
15730c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_MISC_CFG, BGE_32BITTIME_66MHZ);
157495d67482SBill Paul 
157538cc658fSJohn Baldwin 	/* XXX: The Linux tg3 driver does this at the start of brgphy_reset. */
157638cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906) {
157738cc658fSJohn Baldwin 		DELAY(40);	/* XXX */
157838cc658fSJohn Baldwin 
157938cc658fSJohn Baldwin 		/* Put PHY into ready state */
158038cc658fSJohn Baldwin 		BGE_CLRBIT(sc, BGE_MISC_CFG, BGE_MISCCFG_EPHY_IDDQ);
158138cc658fSJohn Baldwin 		CSR_READ_4(sc, BGE_MISC_CFG); /* Flush */
158238cc658fSJohn Baldwin 		DELAY(40);
158338cc658fSJohn Baldwin 	}
158438cc658fSJohn Baldwin 
158595d67482SBill Paul 	return (0);
158695d67482SBill Paul }
158795d67482SBill Paul 
158895d67482SBill Paul static int
15893f74909aSGleb Smirnoff bge_blockinit(struct bge_softc *sc)
159095d67482SBill Paul {
159195d67482SBill Paul 	struct bge_rcb *rcb;
1592e907febfSPyun YongHyeon 	bus_size_t vrcb;
1593e907febfSPyun YongHyeon 	bge_hostaddr taddr;
1594bbe2ca75SPyun YongHyeon 	uint32_t dmactl, val;
15958a315a6dSPyun YongHyeon 	int i, limit;
159695d67482SBill Paul 
159795d67482SBill Paul 	/*
159895d67482SBill Paul 	 * Initialize the memory window pointer register so that
159995d67482SBill Paul 	 * we can access the first 32K of internal NIC RAM. This will
160095d67482SBill Paul 	 * allow us to set up the TX send ring RCBs and the RX return
160195d67482SBill Paul 	 * ring RCBs, plus other things which live in NIC memory.
160295d67482SBill Paul 	 */
160395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_PCI_MEMWIN_BASEADDR, 0);
160495d67482SBill Paul 
1605822f63fcSBill Paul 	/* Note: the BCM5704 has a smaller mbuf space than other chips. */
1606822f63fcSBill Paul 
16077ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc))) {
160895d67482SBill Paul 		/* Configure mbuf memory pool */
16090dae9719SJung-uk Kim 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR, BGE_BUFFPOOL_1);
1610822f63fcSBill Paul 		if (sc->bge_asicrev == BGE_ASICREV_BCM5704)
1611822f63fcSBill Paul 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x10000);
1612822f63fcSBill Paul 		else
161395d67482SBill Paul 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000);
161495d67482SBill Paul 
161595d67482SBill Paul 		/* Configure DMA resource pool */
16160434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_BASEADDR,
16170434d1b8SBill Paul 		    BGE_DMA_DESCRIPTORS);
161895d67482SBill Paul 		CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LEN, 0x2000);
16190434d1b8SBill Paul 	}
162095d67482SBill Paul 
162195d67482SBill Paul 	/* Configure mbuf pool watermarks */
162250515680SPyun YongHyeon 	if (BGE_IS_5717_PLUS(sc)) {
16231108273aSPyun YongHyeon 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0);
16241108273aSPyun YongHyeon 		if (sc->bge_ifp->if_mtu > ETHERMTU) {
16251108273aSPyun YongHyeon 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x7e);
16261108273aSPyun YongHyeon 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0xea);
16271108273aSPyun YongHyeon 		} else {
16281108273aSPyun YongHyeon 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x2a);
16291108273aSPyun YongHyeon 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0xa0);
16301108273aSPyun YongHyeon 		}
16311108273aSPyun YongHyeon 	} else if (!BGE_IS_5705_PLUS(sc)) {
1632fa228020SPaul Saab 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x50);
1633fa228020SPaul Saab 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x20);
1634fa228020SPaul Saab 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60);
163538cc658fSJohn Baldwin 	} else if (sc->bge_asicrev == BGE_ASICREV_BCM5906) {
163638cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0);
163738cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x04);
163838cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x10);
163938cc658fSJohn Baldwin 	} else {
164038cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0);
164138cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x10);
164238cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60);
164338cc658fSJohn Baldwin 	}
164495d67482SBill Paul 
164595d67482SBill Paul 	/* Configure DMA resource watermarks */
164695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LOWAT, 5);
164795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_HIWAT, 10);
164895d67482SBill Paul 
164995d67482SBill Paul 	/* Enable buffer manager */
1650bbe2ca75SPyun YongHyeon 	val = BGE_BMANMODE_ENABLE | BGE_BMANMODE_LOMBUF_ATTN;
1651bbe2ca75SPyun YongHyeon 	/*
1652bbe2ca75SPyun YongHyeon 	 * Change the arbitration algorithm of TXMBUF read request to
1653bbe2ca75SPyun YongHyeon 	 * round-robin instead of priority based for BCM5719.  When
1654bbe2ca75SPyun YongHyeon 	 * TXFIFO is almost empty, RDMA will hold its request until
1655bbe2ca75SPyun YongHyeon 	 * TXFIFO is not almost empty.
1656bbe2ca75SPyun YongHyeon 	 */
1657bbe2ca75SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5719)
1658bbe2ca75SPyun YongHyeon 		val |= BGE_BMANMODE_NO_TX_UNDERRUN;
1659bbe2ca75SPyun YongHyeon 	CSR_WRITE_4(sc, BGE_BMAN_MODE, val);
166095d67482SBill Paul 
166195d67482SBill Paul 	/* Poll for buffer manager start indication */
166295d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
1663d5d23857SJung-uk Kim 		DELAY(10);
16640c8aa4eaSJung-uk Kim 		if (CSR_READ_4(sc, BGE_BMAN_MODE) & BGE_BMANMODE_ENABLE)
166595d67482SBill Paul 			break;
166695d67482SBill Paul 	}
166795d67482SBill Paul 
166895d67482SBill Paul 	if (i == BGE_TIMEOUT) {
16695a147ba6SPyun YongHyeon 		device_printf(sc->bge_dev, "buffer manager failed to start\n");
167095d67482SBill Paul 		return (ENXIO);
167195d67482SBill Paul 	}
167295d67482SBill Paul 
167395d67482SBill Paul 	/* Enable flow-through queues */
16740c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF);
167595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0);
167695d67482SBill Paul 
167795d67482SBill Paul 	/* Wait until queue initialization is complete */
167895d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
1679d5d23857SJung-uk Kim 		DELAY(10);
168095d67482SBill Paul 		if (CSR_READ_4(sc, BGE_FTQ_RESET) == 0)
168195d67482SBill Paul 			break;
168295d67482SBill Paul 	}
168395d67482SBill Paul 
168495d67482SBill Paul 	if (i == BGE_TIMEOUT) {
1685fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "flow-through queue init failed\n");
168695d67482SBill Paul 		return (ENXIO);
168795d67482SBill Paul 	}
168895d67482SBill Paul 
16898a315a6dSPyun YongHyeon 	/*
16908a315a6dSPyun YongHyeon 	 * Summary of rings supported by the controller:
16918a315a6dSPyun YongHyeon 	 *
16928a315a6dSPyun YongHyeon 	 * Standard Receive Producer Ring
16938a315a6dSPyun YongHyeon 	 * - This ring is used to feed receive buffers for "standard"
16948a315a6dSPyun YongHyeon 	 *   sized frames (typically 1536 bytes) to the controller.
16958a315a6dSPyun YongHyeon 	 *
16968a315a6dSPyun YongHyeon 	 * Jumbo Receive Producer Ring
16978a315a6dSPyun YongHyeon 	 * - This ring is used to feed receive buffers for jumbo sized
16988a315a6dSPyun YongHyeon 	 *   frames (i.e. anything bigger than the "standard" frames)
16998a315a6dSPyun YongHyeon 	 *   to the controller.
17008a315a6dSPyun YongHyeon 	 *
17018a315a6dSPyun YongHyeon 	 * Mini Receive Producer Ring
17028a315a6dSPyun YongHyeon 	 * - This ring is used to feed receive buffers for "mini"
17038a315a6dSPyun YongHyeon 	 *   sized frames to the controller.
17048a315a6dSPyun YongHyeon 	 * - This feature required external memory for the controller
17058a315a6dSPyun YongHyeon 	 *   but was never used in a production system.  Should always
17068a315a6dSPyun YongHyeon 	 *   be disabled.
17078a315a6dSPyun YongHyeon 	 *
17088a315a6dSPyun YongHyeon 	 * Receive Return Ring
17098a315a6dSPyun YongHyeon 	 * - After the controller has placed an incoming frame into a
17108a315a6dSPyun YongHyeon 	 *   receive buffer that buffer is moved into a receive return
17118a315a6dSPyun YongHyeon 	 *   ring.  The driver is then responsible to passing the
17128a315a6dSPyun YongHyeon 	 *   buffer up to the stack.  Many versions of the controller
17138a315a6dSPyun YongHyeon 	 *   support multiple RR rings.
17148a315a6dSPyun YongHyeon 	 *
17158a315a6dSPyun YongHyeon 	 * Send Ring
17168a315a6dSPyun YongHyeon 	 * - This ring is used for outgoing frames.  Many versions of
17178a315a6dSPyun YongHyeon 	 *   the controller support multiple send rings.
17188a315a6dSPyun YongHyeon 	 */
17198a315a6dSPyun YongHyeon 
17208a315a6dSPyun YongHyeon 	/* Initialize the standard receive producer ring control block. */
1721f41ac2beSBill Paul 	rcb = &sc->bge_ldata.bge_info.bge_std_rx_rcb;
1722f41ac2beSBill Paul 	rcb->bge_hostaddr.bge_addr_lo =
1723f41ac2beSBill Paul 	    BGE_ADDR_LO(sc->bge_ldata.bge_rx_std_ring_paddr);
1724f41ac2beSBill Paul 	rcb->bge_hostaddr.bge_addr_hi =
1725f41ac2beSBill Paul 	    BGE_ADDR_HI(sc->bge_ldata.bge_rx_std_ring_paddr);
1726f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
1727f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREREAD);
17281108273aSPyun YongHyeon 	if (BGE_IS_5717_PLUS(sc)) {
17291108273aSPyun YongHyeon 		/*
17301108273aSPyun YongHyeon 		 * Bits 31-16: Programmable ring size (2048, 1024, 512, .., 32)
17311108273aSPyun YongHyeon 		 * Bits 15-2 : Maximum RX frame size
17321108273aSPyun YongHyeon 		 * Bit 1     : 1 = Ring Disabled, 0 = Ring ENabled
17331108273aSPyun YongHyeon 		 * Bit 0     : Reserved
17341108273aSPyun YongHyeon 		 */
17351108273aSPyun YongHyeon 		rcb->bge_maxlen_flags =
17361108273aSPyun YongHyeon 		    BGE_RCB_MAXLEN_FLAGS(512, BGE_MAX_FRAMELEN << 2);
17371108273aSPyun YongHyeon 	} else if (BGE_IS_5705_PLUS(sc)) {
17388a315a6dSPyun YongHyeon 		/*
17398a315a6dSPyun YongHyeon 		 * Bits 31-16: Programmable ring size (512, 256, 128, 64, 32)
17408a315a6dSPyun YongHyeon 		 * Bits 15-2 : Reserved (should be 0)
17418a315a6dSPyun YongHyeon 		 * Bit 1     : 1 = Ring Disabled, 0 = Ring Enabled
17428a315a6dSPyun YongHyeon 		 * Bit 0     : Reserved
17438a315a6dSPyun YongHyeon 		 */
17440434d1b8SBill Paul 		rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(512, 0);
17458a315a6dSPyun YongHyeon 	} else {
17468a315a6dSPyun YongHyeon 		/*
17478a315a6dSPyun YongHyeon 		 * Ring size is always XXX entries
17488a315a6dSPyun YongHyeon 		 * Bits 31-16: Maximum RX frame size
17498a315a6dSPyun YongHyeon 		 * Bits 15-2 : Reserved (should be 0)
17508a315a6dSPyun YongHyeon 		 * Bit 1     : 1 = Ring Disabled, 0 = Ring Enabled
17518a315a6dSPyun YongHyeon 		 * Bit 0     : Reserved
17528a315a6dSPyun YongHyeon 		 */
17530434d1b8SBill Paul 		rcb->bge_maxlen_flags =
17540434d1b8SBill Paul 		    BGE_RCB_MAXLEN_FLAGS(BGE_MAX_FRAMELEN, 0);
17558a315a6dSPyun YongHyeon 	}
1756bbe2ca75SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5717 ||
175750515680SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5719 ||
175850515680SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5720)
17591108273aSPyun YongHyeon 		rcb->bge_nicaddr = BGE_STD_RX_RINGS_5717;
17601108273aSPyun YongHyeon 	else
176195d67482SBill Paul 		rcb->bge_nicaddr = BGE_STD_RX_RINGS;
17628a315a6dSPyun YongHyeon 	/* Write the standard receive producer ring control block. */
17630c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_HI, rcb->bge_hostaddr.bge_addr_hi);
17640c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_LO, rcb->bge_hostaddr.bge_addr_lo);
176567111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags);
176667111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_NICADDR, rcb->bge_nicaddr);
176795d67482SBill Paul 
17688a315a6dSPyun YongHyeon 	/* Reset the standard receive producer ring producer index. */
17698a315a6dSPyun YongHyeon 	bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, 0);
17708a315a6dSPyun YongHyeon 
177195d67482SBill Paul 	/*
17728a315a6dSPyun YongHyeon 	 * Initialize the jumbo RX producer ring control
17738a315a6dSPyun YongHyeon 	 * block.  We set the 'ring disabled' bit in the
17748a315a6dSPyun YongHyeon 	 * flags field until we're actually ready to start
177595d67482SBill Paul 	 * using this ring (i.e. once we set the MTU
177695d67482SBill Paul 	 * high enough to require it).
177795d67482SBill Paul 	 */
17784c0da0ffSGleb Smirnoff 	if (BGE_IS_JUMBO_CAPABLE(sc)) {
1779f41ac2beSBill Paul 		rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb;
17808a315a6dSPyun YongHyeon 		/* Get the jumbo receive producer ring RCB parameters. */
1781f41ac2beSBill Paul 		rcb->bge_hostaddr.bge_addr_lo =
1782f41ac2beSBill Paul 		    BGE_ADDR_LO(sc->bge_ldata.bge_rx_jumbo_ring_paddr);
1783f41ac2beSBill Paul 		rcb->bge_hostaddr.bge_addr_hi =
1784f41ac2beSBill Paul 		    BGE_ADDR_HI(sc->bge_ldata.bge_rx_jumbo_ring_paddr);
1785f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
1786f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map,
1787f41ac2beSBill Paul 		    BUS_DMASYNC_PREREAD);
17881be6acb7SGleb Smirnoff 		rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0,
17891be6acb7SGleb Smirnoff 		    BGE_RCB_FLAG_USE_EXT_RX_BD | BGE_RCB_FLAG_RING_DISABLED);
1790bbe2ca75SPyun YongHyeon 		if (sc->bge_asicrev == BGE_ASICREV_BCM5717 ||
179150515680SPyun YongHyeon 		    sc->bge_asicrev == BGE_ASICREV_BCM5719 ||
179250515680SPyun YongHyeon 		    sc->bge_asicrev == BGE_ASICREV_BCM5720)
17931108273aSPyun YongHyeon 			rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS_5717;
17941108273aSPyun YongHyeon 		else
179595d67482SBill Paul 			rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS;
179667111612SJohn Polstra 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_HI,
179767111612SJohn Polstra 		    rcb->bge_hostaddr.bge_addr_hi);
179867111612SJohn Polstra 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_LO,
179967111612SJohn Polstra 		    rcb->bge_hostaddr.bge_addr_lo);
18008a315a6dSPyun YongHyeon 		/* Program the jumbo receive producer ring RCB parameters. */
18010434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS,
18020434d1b8SBill Paul 		    rcb->bge_maxlen_flags);
180367111612SJohn Polstra 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_NICADDR, rcb->bge_nicaddr);
18048a315a6dSPyun YongHyeon 		/* Reset the jumbo receive producer ring producer index. */
18058a315a6dSPyun YongHyeon 		bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, 0);
18068a315a6dSPyun YongHyeon 	}
180795d67482SBill Paul 
18088a315a6dSPyun YongHyeon 	/* Disable the mini receive producer ring RCB. */
18095e2f96bfSPyun YongHyeon 	if (BGE_IS_5700_FAMILY(sc)) {
1810f41ac2beSBill Paul 		rcb = &sc->bge_ldata.bge_info.bge_mini_rx_rcb;
181167111612SJohn Polstra 		rcb->bge_maxlen_flags =
181267111612SJohn Polstra 		    BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED);
18130434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_RX_MINI_RCB_MAXLEN_FLAGS,
18140434d1b8SBill Paul 		    rcb->bge_maxlen_flags);
18158a315a6dSPyun YongHyeon 		/* Reset the mini receive producer ring producer index. */
18168a315a6dSPyun YongHyeon 		bge_writembx(sc, BGE_MBX_RX_MINI_PROD_LO, 0);
18170434d1b8SBill Paul 	}
181895d67482SBill Paul 
1819ca4f8986SPyun YongHyeon 	/* Choose de-pipeline mode for BCM5906 A0, A1 and A2. */
1820ca4f8986SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906) {
1821427d3f33SPyun YongHyeon 		if (sc->bge_chipid == BGE_CHIPID_BCM5906_A0 ||
1822427d3f33SPyun YongHyeon 		    sc->bge_chipid == BGE_CHIPID_BCM5906_A1 ||
1823427d3f33SPyun YongHyeon 		    sc->bge_chipid == BGE_CHIPID_BCM5906_A2)
18248d5f7181SPyun YongHyeon 			CSR_WRITE_4(sc, BGE_ISO_PKT_TX,
18258d5f7181SPyun YongHyeon 			    (CSR_READ_4(sc, BGE_ISO_PKT_TX) & ~3) | 2);
1826ca4f8986SPyun YongHyeon 	}
182795d67482SBill Paul 	/*
18288a315a6dSPyun YongHyeon 	 * The BD ring replenish thresholds control how often the
18298a315a6dSPyun YongHyeon 	 * hardware fetches new BD's from the producer rings in host
18308a315a6dSPyun YongHyeon 	 * memory.  Setting the value too low on a busy system can
18318a315a6dSPyun YongHyeon 	 * starve the hardware and recue the throughpout.
18328a315a6dSPyun YongHyeon 	 *
183395d67482SBill Paul 	 * Set the BD ring replentish thresholds. The recommended
183495d67482SBill Paul 	 * values are 1/8th the number of descriptors allocated to
183595d67482SBill Paul 	 * each ring.
18369ba784dbSScott Long 	 * XXX The 5754 requires a lower threshold, so it might be a
18379ba784dbSScott Long 	 * requirement of all 575x family chips.  The Linux driver sets
18389ba784dbSScott Long 	 * the lower threshold for all 5705 family chips as well, but there
18399ba784dbSScott Long 	 * are reports that it might not need to be so strict.
184038cc658fSJohn Baldwin 	 *
184138cc658fSJohn Baldwin 	 * XXX Linux does some extra fiddling here for the 5906 parts as
184238cc658fSJohn Baldwin 	 * well.
184395d67482SBill Paul 	 */
18445345bad0SScott Long 	if (BGE_IS_5705_PLUS(sc))
18456f8718a3SScott Long 		val = 8;
18466f8718a3SScott Long 	else
18476f8718a3SScott Long 		val = BGE_STD_RX_RING_CNT / 8;
18486f8718a3SScott Long 	CSR_WRITE_4(sc, BGE_RBDI_STD_REPL_THRESH, val);
18492a141b94SPyun YongHyeon 	if (BGE_IS_JUMBO_CAPABLE(sc))
18502a141b94SPyun YongHyeon 		CSR_WRITE_4(sc, BGE_RBDI_JUMBO_REPL_THRESH,
18512a141b94SPyun YongHyeon 		    BGE_JUMBO_RX_RING_CNT/8);
18521108273aSPyun YongHyeon 	if (BGE_IS_5717_PLUS(sc)) {
18531108273aSPyun YongHyeon 		CSR_WRITE_4(sc, BGE_STD_REPLENISH_LWM, 32);
18541108273aSPyun YongHyeon 		CSR_WRITE_4(sc, BGE_JMB_REPLENISH_LWM, 16);
18551108273aSPyun YongHyeon 	}
185695d67482SBill Paul 
185795d67482SBill Paul 	/*
18588a315a6dSPyun YongHyeon 	 * Disable all send rings by setting the 'ring disabled' bit
18598a315a6dSPyun YongHyeon 	 * in the flags field of all the TX send ring control blocks,
18608a315a6dSPyun YongHyeon 	 * located in NIC memory.
186195d67482SBill Paul 	 */
18628a315a6dSPyun YongHyeon 	if (!BGE_IS_5705_PLUS(sc))
18638a315a6dSPyun YongHyeon 		/* 5700 to 5704 had 16 send rings. */
18648a315a6dSPyun YongHyeon 		limit = BGE_TX_RINGS_EXTSSRAM_MAX;
18658a315a6dSPyun YongHyeon 	else
18668a315a6dSPyun YongHyeon 		limit = 1;
1867e907febfSPyun YongHyeon 	vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB;
18688a315a6dSPyun YongHyeon 	for (i = 0; i < limit; i++) {
1869e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
1870e907febfSPyun YongHyeon 		    BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED));
1871e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0);
1872e907febfSPyun YongHyeon 		vrcb += sizeof(struct bge_rcb);
187395d67482SBill Paul 	}
187495d67482SBill Paul 
18758a315a6dSPyun YongHyeon 	/* Configure send ring RCB 0 (we use only the first ring) */
1876e907febfSPyun YongHyeon 	vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB;
1877e907febfSPyun YongHyeon 	BGE_HOSTADDR(taddr, sc->bge_ldata.bge_tx_ring_paddr);
1878e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi);
1879e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo);
1880bbe2ca75SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5717 ||
188150515680SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5719 ||
188250515680SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5720)
18831108273aSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_nicaddr, BGE_SEND_RING_5717);
18841108273aSPyun YongHyeon 	else
1885e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_nicaddr,
1886e907febfSPyun YongHyeon 		    BGE_NIC_TXRING_ADDR(0, BGE_TX_RING_CNT));
1887e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
1888e907febfSPyun YongHyeon 	    BGE_RCB_MAXLEN_FLAGS(BGE_TX_RING_CNT, 0));
188995d67482SBill Paul 
18908a315a6dSPyun YongHyeon 	/*
18918a315a6dSPyun YongHyeon 	 * Disable all receive return rings by setting the
18928a315a6dSPyun YongHyeon 	 * 'ring diabled' bit in the flags field of all the receive
18938a315a6dSPyun YongHyeon 	 * return ring control blocks, located in NIC memory.
18948a315a6dSPyun YongHyeon 	 */
1895bbe2ca75SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5717 ||
189650515680SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5719 ||
189750515680SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5720) {
18981108273aSPyun YongHyeon 		/* Should be 17, use 16 until we get an SRAM map. */
18991108273aSPyun YongHyeon 		limit = 16;
19001108273aSPyun YongHyeon 	} else if (!BGE_IS_5705_PLUS(sc))
19018a315a6dSPyun YongHyeon 		limit = BGE_RX_RINGS_MAX;
1902b4a256acSPyun YongHyeon 	else if (sc->bge_asicrev == BGE_ASICREV_BCM5755 ||
1903b4a256acSPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM57765)
19048a315a6dSPyun YongHyeon 		limit = 4;
19058a315a6dSPyun YongHyeon 	else
19068a315a6dSPyun YongHyeon 		limit = 1;
19078a315a6dSPyun YongHyeon 	/* Disable all receive return rings. */
1908e907febfSPyun YongHyeon 	vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB;
19098a315a6dSPyun YongHyeon 	for (i = 0; i < limit; i++) {
1910e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, 0);
1911e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, 0);
1912e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
19138a315a6dSPyun YongHyeon 		    BGE_RCB_FLAG_RING_DISABLED);
1914e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0);
191538cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_RX_CONS0_LO +
19163f74909aSGleb Smirnoff 		    (i * (sizeof(uint64_t))), 0);
1917e907febfSPyun YongHyeon 		vrcb += sizeof(struct bge_rcb);
191895d67482SBill Paul 	}
191995d67482SBill Paul 
192095d67482SBill Paul 	/*
19218a315a6dSPyun YongHyeon 	 * Set up receive return ring 0.  Note that the NIC address
19228a315a6dSPyun YongHyeon 	 * for RX return rings is 0x0.  The return rings live entirely
19238a315a6dSPyun YongHyeon 	 * within the host, so the nicaddr field in the RCB isn't used.
192495d67482SBill Paul 	 */
1925e907febfSPyun YongHyeon 	vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB;
1926e907febfSPyun YongHyeon 	BGE_HOSTADDR(taddr, sc->bge_ldata.bge_rx_return_ring_paddr);
1927e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi);
1928e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo);
19298a315a6dSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0);
1930e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
1931e907febfSPyun YongHyeon 	    BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt, 0));
193295d67482SBill Paul 
193395d67482SBill Paul 	/* Set random backoff seed for TX */
193495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_TX_RANDOM_BACKOFF,
19354a0d6638SRuslan Ermilov 	    IF_LLADDR(sc->bge_ifp)[0] + IF_LLADDR(sc->bge_ifp)[1] +
19364a0d6638SRuslan Ermilov 	    IF_LLADDR(sc->bge_ifp)[2] + IF_LLADDR(sc->bge_ifp)[3] +
19374a0d6638SRuslan Ermilov 	    IF_LLADDR(sc->bge_ifp)[4] + IF_LLADDR(sc->bge_ifp)[5] +
193895d67482SBill Paul 	    BGE_TX_BACKOFF_SEED_MASK);
193995d67482SBill Paul 
194095d67482SBill Paul 	/* Set inter-packet gap */
194150515680SPyun YongHyeon 	val = 0x2620;
194250515680SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5720)
194350515680SPyun YongHyeon 		val |= CSR_READ_4(sc, BGE_TX_LENGTHS) &
194450515680SPyun YongHyeon 		    (BGE_TXLEN_JMB_FRM_LEN_MSK | BGE_TXLEN_CNT_DN_VAL_MSK);
194550515680SPyun YongHyeon 	CSR_WRITE_4(sc, BGE_TX_LENGTHS, val);
194695d67482SBill Paul 
194795d67482SBill Paul 	/*
194895d67482SBill Paul 	 * Specify which ring to use for packets that don't match
194995d67482SBill Paul 	 * any RX rules.
195095d67482SBill Paul 	 */
195195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RX_RULES_CFG, 0x08);
195295d67482SBill Paul 
195395d67482SBill Paul 	/*
195495d67482SBill Paul 	 * Configure number of RX lists. One interrupt distribution
195595d67482SBill Paul 	 * list, sixteen active lists, one bad frames class.
195695d67482SBill Paul 	 */
195795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RXLP_CFG, 0x181);
195895d67482SBill Paul 
195995d67482SBill Paul 	/* Inialize RX list placement stats mask. */
19600c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_RXLP_STATS_ENABLE_MASK, 0x007FFFFF);
196195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RXLP_STATS_CTL, 0x1);
196295d67482SBill Paul 
196395d67482SBill Paul 	/* Disable host coalescing until we get it set up */
196495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_MODE, 0x00000000);
196595d67482SBill Paul 
196695d67482SBill Paul 	/* Poll to make sure it's shut down. */
196795d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
1968d5d23857SJung-uk Kim 		DELAY(10);
196995d67482SBill Paul 		if (!(CSR_READ_4(sc, BGE_HCC_MODE) & BGE_HCCMODE_ENABLE))
197095d67482SBill Paul 			break;
197195d67482SBill Paul 	}
197295d67482SBill Paul 
197395d67482SBill Paul 	if (i == BGE_TIMEOUT) {
1974fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev,
1975fe806fdaSPyun YongHyeon 		    "host coalescing engine failed to idle\n");
197695d67482SBill Paul 		return (ENXIO);
197795d67482SBill Paul 	}
197895d67482SBill Paul 
197995d67482SBill Paul 	/* Set up host coalescing defaults */
198095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS, sc->bge_rx_coal_ticks);
198195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS, sc->bge_tx_coal_ticks);
198295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS, sc->bge_rx_max_coal_bds);
198395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS, sc->bge_tx_max_coal_bds);
19847ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc))) {
198595d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS_INT, 0);
198695d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS_INT, 0);
19870434d1b8SBill Paul 	}
1988b64728e5SBruce Evans 	CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 1);
1989b64728e5SBruce Evans 	CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 1);
199095d67482SBill Paul 
199195d67482SBill Paul 	/* Set up address of statistics block */
19927ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc))) {
1993f41ac2beSBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_HI,
1994f41ac2beSBill Paul 		    BGE_ADDR_HI(sc->bge_ldata.bge_stats_paddr));
199595d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_LO,
1996f41ac2beSBill Paul 		    BGE_ADDR_LO(sc->bge_ldata.bge_stats_paddr));
19970434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_BASEADDR, BGE_STATS_BLOCK);
199895d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_BASEADDR, BGE_STATUS_BLOCK);
19990434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_TICKS, sc->bge_stat_ticks);
20000434d1b8SBill Paul 	}
20010434d1b8SBill Paul 
20020434d1b8SBill Paul 	/* Set up address of status block */
2003f41ac2beSBill Paul 	CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_HI,
2004f41ac2beSBill Paul 	    BGE_ADDR_HI(sc->bge_ldata.bge_status_block_paddr));
200595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_LO,
2006f41ac2beSBill Paul 	    BGE_ADDR_LO(sc->bge_ldata.bge_status_block_paddr));
200795d67482SBill Paul 
200830f57f61SPyun YongHyeon 	/* Set up status block size. */
200930f57f61SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
2010864104feSPyun YongHyeon 	    sc->bge_chipid != BGE_CHIPID_BCM5700_C0) {
201130f57f61SPyun YongHyeon 		val = BGE_STATBLKSZ_FULL;
2012864104feSPyun YongHyeon 		bzero(sc->bge_ldata.bge_status_block, BGE_STATUS_BLK_SZ);
2013864104feSPyun YongHyeon 	} else {
201430f57f61SPyun YongHyeon 		val = BGE_STATBLKSZ_32BYTE;
2015864104feSPyun YongHyeon 		bzero(sc->bge_ldata.bge_status_block, 32);
2016864104feSPyun YongHyeon 	}
2017864104feSPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
2018864104feSPyun YongHyeon 	    sc->bge_cdata.bge_status_map,
2019864104feSPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
202030f57f61SPyun YongHyeon 
202195d67482SBill Paul 	/* Turn on host coalescing state machine */
202230f57f61SPyun YongHyeon 	CSR_WRITE_4(sc, BGE_HCC_MODE, val | BGE_HCCMODE_ENABLE);
202395d67482SBill Paul 
202495d67482SBill Paul 	/* Turn on RX BD completion state machine and enable attentions */
202595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RBDC_MODE,
202695d67482SBill Paul 	    BGE_RBDCMODE_ENABLE | BGE_RBDCMODE_ATTN);
202795d67482SBill Paul 
202895d67482SBill Paul 	/* Turn on RX list placement state machine */
202995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE);
203095d67482SBill Paul 
203195d67482SBill Paul 	/* Turn on RX list selector state machine. */
20327ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
203395d67482SBill Paul 		CSR_WRITE_4(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE);
203495d67482SBill Paul 
20352246e8c6SPyun YongHyeon 	/* Turn on DMA, clear stats. */
2036ea3b4127SPyun YongHyeon 	val = BGE_MACMODE_TXDMA_ENB | BGE_MACMODE_RXDMA_ENB |
2037ea3b4127SPyun YongHyeon 	    BGE_MACMODE_RX_STATS_CLEAR | BGE_MACMODE_TX_STATS_CLEAR |
2038ea3b4127SPyun YongHyeon 	    BGE_MACMODE_RX_STATS_ENB | BGE_MACMODE_TX_STATS_ENB |
2039ea3b4127SPyun YongHyeon 	    BGE_MACMODE_FRMHDR_DMA_ENB;
2040ea3b4127SPyun YongHyeon 
2041ea3b4127SPyun YongHyeon 	if (sc->bge_flags & BGE_FLAG_TBI)
2042ea3b4127SPyun YongHyeon 		val |= BGE_PORTMODE_TBI;
2043ea3b4127SPyun YongHyeon 	else if (sc->bge_flags & BGE_FLAG_MII_SERDES)
2044ea3b4127SPyun YongHyeon 		val |= BGE_PORTMODE_GMII;
2045ea3b4127SPyun YongHyeon 	else
2046ea3b4127SPyun YongHyeon 		val |= BGE_PORTMODE_MII;
2047ea3b4127SPyun YongHyeon 
2048ea3b4127SPyun YongHyeon 	CSR_WRITE_4(sc, BGE_MAC_MODE, val);
20499b80ffe7SPyun YongHyeon 	DELAY(40);
205095d67482SBill Paul 
205195d67482SBill Paul 	/* Set misc. local control, enable interrupts on attentions */
205295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_ONATTN);
205395d67482SBill Paul 
205495d67482SBill Paul #ifdef notdef
205595d67482SBill Paul 	/* Assert GPIO pins for PHY reset */
205695d67482SBill Paul 	BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUT0 |
205795d67482SBill Paul 	    BGE_MLC_MISCIO_OUT1 | BGE_MLC_MISCIO_OUT2);
205895d67482SBill Paul 	BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUTEN0 |
205995d67482SBill Paul 	    BGE_MLC_MISCIO_OUTEN1 | BGE_MLC_MISCIO_OUTEN2);
206095d67482SBill Paul #endif
206195d67482SBill Paul 
206295d67482SBill Paul 	/* Turn on DMA completion state machine */
20637ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
206495d67482SBill Paul 		CSR_WRITE_4(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE);
206595d67482SBill Paul 
20666f8718a3SScott Long 	val = BGE_WDMAMODE_ENABLE | BGE_WDMAMODE_ALL_ATTNS;
20676f8718a3SScott Long 
20686f8718a3SScott Long 	/* Enable host coalescing bug fix. */
2069a5779553SStanislav Sedov 	if (BGE_IS_5755_PLUS(sc))
20703889907fSStanislav Sedov 		val |= BGE_WDMAMODE_STATUS_TAG_FIX;
20716f8718a3SScott Long 
20727aa4b937SPyun YongHyeon 	/* Request larger DMA burst size to get better performance. */
20737aa4b937SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5785)
20747aa4b937SPyun YongHyeon 		val |= BGE_WDMAMODE_BURST_ALL_DATA;
20757aa4b937SPyun YongHyeon 
207695d67482SBill Paul 	/* Turn on write DMA state machine */
20776f8718a3SScott Long 	CSR_WRITE_4(sc, BGE_WDMA_MODE, val);
20784f09c4c7SMarius Strobl 	DELAY(40);
207995d67482SBill Paul 
208095d67482SBill Paul 	/* Turn on read DMA state machine */
20814f09c4c7SMarius Strobl 	val = BGE_RDMAMODE_ENABLE | BGE_RDMAMODE_ALL_ATTNS;
20821108273aSPyun YongHyeon 
20831108273aSPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5717)
20841108273aSPyun YongHyeon 		val |= BGE_RDMAMODE_MULT_DMA_RD_DIS;
20851108273aSPyun YongHyeon 
2086a5779553SStanislav Sedov 	if (sc->bge_asicrev == BGE_ASICREV_BCM5784 ||
2087a5779553SStanislav Sedov 	    sc->bge_asicrev == BGE_ASICREV_BCM5785 ||
2088a5779553SStanislav Sedov 	    sc->bge_asicrev == BGE_ASICREV_BCM57780)
2089a5779553SStanislav Sedov 		val |= BGE_RDMAMODE_BD_SBD_CRPT_ATTN |
2090a5779553SStanislav Sedov 		    BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN |
2091a5779553SStanislav Sedov 		    BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN;
20924f09c4c7SMarius Strobl 	if (sc->bge_flags & BGE_FLAG_PCIE)
20934f09c4c7SMarius Strobl 		val |= BGE_RDMAMODE_FIFO_LONG_BURST;
20941108273aSPyun YongHyeon 	if (sc->bge_flags & (BGE_FLAG_TSO | BGE_FLAG_TSO3)) {
2095ca3f1187SPyun YongHyeon 		val |= BGE_RDMAMODE_TSO4_ENABLE;
20961108273aSPyun YongHyeon 		if (sc->bge_flags & BGE_FLAG_TSO3 ||
20971108273aSPyun YongHyeon 		    sc->bge_asicrev == BGE_ASICREV_BCM5785 ||
209855a24a05SPyun YongHyeon 		    sc->bge_asicrev == BGE_ASICREV_BCM57780)
209955a24a05SPyun YongHyeon 			val |= BGE_RDMAMODE_TSO6_ENABLE;
210055a24a05SPyun YongHyeon 	}
210150515680SPyun YongHyeon 
2102e3215f76SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5720) {
210350515680SPyun YongHyeon 		val |= CSR_READ_4(sc, BGE_RDMA_MODE) &
210450515680SPyun YongHyeon 			BGE_RDMAMODE_H2BNC_VLAN_DET;
2105e3215f76SPyun YongHyeon 		/*
2106e3215f76SPyun YongHyeon 		 * Allow multiple outstanding read requests from
2107e3215f76SPyun YongHyeon 		 * non-LSO read DMA engine.
2108e3215f76SPyun YongHyeon 		 */
2109e3215f76SPyun YongHyeon 		val &= ~BGE_RDMAMODE_MULT_DMA_RD_DIS;
2110e3215f76SPyun YongHyeon 	}
211150515680SPyun YongHyeon 
2112d255f2a9SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5761 ||
2113d255f2a9SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5784 ||
2114d255f2a9SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5785 ||
21151108273aSPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM57780 ||
21161108273aSPyun YongHyeon 	    BGE_IS_5717_PLUS(sc)) {
2117bbe2ca75SPyun YongHyeon 		dmactl = CSR_READ_4(sc, BGE_RDMA_RSRVCTRL);
2118bbe2ca75SPyun YongHyeon 		/*
2119bbe2ca75SPyun YongHyeon 		 * Adjust tx margin to prevent TX data corruption and
2120bbe2ca75SPyun YongHyeon 		 * fix internal FIFO overflow.
2121bbe2ca75SPyun YongHyeon 		 */
2122f7add34cSPyun YongHyeon 		if (sc->bge_asicrev == BGE_ASICREV_BCM5719 &&
2123f7add34cSPyun YongHyeon 		    sc->bge_chipid == BGE_CHIPID_BCM5719_A0) {
2124bbe2ca75SPyun YongHyeon 			dmactl &= ~(BGE_RDMA_RSRVCTRL_FIFO_LWM_MASK |
2125bbe2ca75SPyun YongHyeon 			    BGE_RDMA_RSRVCTRL_FIFO_HWM_MASK |
2126bbe2ca75SPyun YongHyeon 			    BGE_RDMA_RSRVCTRL_TXMRGN_MASK);
2127bbe2ca75SPyun YongHyeon 			dmactl |= BGE_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
2128bbe2ca75SPyun YongHyeon 			    BGE_RDMA_RSRVCTRL_FIFO_HWM_1_5K |
2129bbe2ca75SPyun YongHyeon 			    BGE_RDMA_RSRVCTRL_TXMRGN_320B;
2130bbe2ca75SPyun YongHyeon 		}
2131d255f2a9SPyun YongHyeon 		/*
2132d255f2a9SPyun YongHyeon 		 * Enable fix for read DMA FIFO overruns.
2133d255f2a9SPyun YongHyeon 		 * The fix is to limit the number of RX BDs
2134d255f2a9SPyun YongHyeon 		 * the hardware would fetch at a fime.
2135d255f2a9SPyun YongHyeon 		 */
2136bbe2ca75SPyun YongHyeon 		CSR_WRITE_4(sc, BGE_RDMA_RSRVCTRL, dmactl |
2137d255f2a9SPyun YongHyeon 		    BGE_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
2138d255f2a9SPyun YongHyeon 	}
2139bbe2ca75SPyun YongHyeon 
2140e3215f76SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5719) {
2141bbe2ca75SPyun YongHyeon 		CSR_WRITE_4(sc, BGE_RDMA_LSO_CRPTEN_CTRL,
2142bbe2ca75SPyun YongHyeon 		    CSR_READ_4(sc, BGE_RDMA_LSO_CRPTEN_CTRL) |
2143bbe2ca75SPyun YongHyeon 		    BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_4K |
2144bbe2ca75SPyun YongHyeon 		    BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_LSO_4K);
2145e3215f76SPyun YongHyeon 	} else if (sc->bge_asicrev == BGE_ASICREV_BCM5720) {
2146e3215f76SPyun YongHyeon 		/*
2147e3215f76SPyun YongHyeon 		 * Allow 4KB burst length reads for non-LSO frames.
2148e3215f76SPyun YongHyeon 		 * Enable 512B burst length reads for buffer descriptors.
2149e3215f76SPyun YongHyeon 		 */
2150e3215f76SPyun YongHyeon 		CSR_WRITE_4(sc, BGE_RDMA_LSO_CRPTEN_CTRL,
2151e3215f76SPyun YongHyeon 		    CSR_READ_4(sc, BGE_RDMA_LSO_CRPTEN_CTRL) |
2152e3215f76SPyun YongHyeon 		    BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_512 |
2153e3215f76SPyun YongHyeon 		    BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_LSO_4K);
2154bbe2ca75SPyun YongHyeon 	}
2155bbe2ca75SPyun YongHyeon 
21564f09c4c7SMarius Strobl 	CSR_WRITE_4(sc, BGE_RDMA_MODE, val);
21574f09c4c7SMarius Strobl 	DELAY(40);
215895d67482SBill Paul 
215995d67482SBill Paul 	/* Turn on RX data completion state machine */
216095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE);
216195d67482SBill Paul 
216295d67482SBill Paul 	/* Turn on RX BD initiator state machine */
216395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE);
216495d67482SBill Paul 
216595d67482SBill Paul 	/* Turn on RX data and RX BD initiator state machine */
216695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RDBDI_MODE, BGE_RDBDIMODE_ENABLE);
216795d67482SBill Paul 
216895d67482SBill Paul 	/* Turn on Mbuf cluster free state machine */
21697ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
217095d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE);
217195d67482SBill Paul 
217295d67482SBill Paul 	/* Turn on send BD completion state machine */
217395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE);
217495d67482SBill Paul 
217595d67482SBill Paul 	/* Turn on send data completion state machine */
2176a5779553SStanislav Sedov 	val = BGE_SDCMODE_ENABLE;
2177a5779553SStanislav Sedov 	if (sc->bge_asicrev == BGE_ASICREV_BCM5761)
2178a5779553SStanislav Sedov 		val |= BGE_SDCMODE_CDELAY;
2179a5779553SStanislav Sedov 	CSR_WRITE_4(sc, BGE_SDC_MODE, val);
218095d67482SBill Paul 
218195d67482SBill Paul 	/* Turn on send data initiator state machine */
21821108273aSPyun YongHyeon 	if (sc->bge_flags & (BGE_FLAG_TSO | BGE_FLAG_TSO3))
21831108273aSPyun YongHyeon 		CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE |
21841108273aSPyun YongHyeon 		    BGE_SDIMODE_HW_LSO_PRE_DMA);
2185ca3f1187SPyun YongHyeon 	else
218695d67482SBill Paul 		CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE);
218795d67482SBill Paul 
218895d67482SBill Paul 	/* Turn on send BD initiator state machine */
218995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE);
219095d67482SBill Paul 
219195d67482SBill Paul 	/* Turn on send BD selector state machine */
219295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE);
219395d67482SBill Paul 
21940c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_SDI_STATS_ENABLE_MASK, 0x007FFFFF);
219595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SDI_STATS_CTL,
219695d67482SBill Paul 	    BGE_SDISTATSCTL_ENABLE | BGE_SDISTATSCTL_FASTER);
219795d67482SBill Paul 
219895d67482SBill Paul 	/* ack/clear link change events */
219995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED |
22000434d1b8SBill Paul 	    BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE |
22010434d1b8SBill Paul 	    BGE_MACSTAT_LINK_CHANGED);
2202f41ac2beSBill Paul 	CSR_WRITE_4(sc, BGE_MI_STS, 0);
220395d67482SBill Paul 
22046ede2cfaSPyun YongHyeon 	/*
22056ede2cfaSPyun YongHyeon 	 * Enable attention when the link has changed state for
22066ede2cfaSPyun YongHyeon 	 * devices that use auto polling.
22076ede2cfaSPyun YongHyeon 	 */
2208652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
220995d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MI_STS, BGE_MISTS_LINK);
2210a1d52896SBill Paul 	} else {
22117ed3f0f0SPyun YongHyeon 		if (sc->bge_mi_mode & BGE_MIMODE_AUTOPOLL) {
22127ed3f0f0SPyun YongHyeon 			CSR_WRITE_4(sc, BGE_MI_MODE, sc->bge_mi_mode);
22137ed3f0f0SPyun YongHyeon 			DELAY(80);
22147ed3f0f0SPyun YongHyeon 		}
22151f313773SOleg Bulyzhin 		if (sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
22164c0da0ffSGleb Smirnoff 		    sc->bge_chipid != BGE_CHIPID_BCM5700_B2)
2217a1d52896SBill Paul 			CSR_WRITE_4(sc, BGE_MAC_EVT_ENB,
2218a1d52896SBill Paul 			    BGE_EVTENB_MI_INTERRUPT);
2219a1d52896SBill Paul 	}
222095d67482SBill Paul 
22211f313773SOleg Bulyzhin 	/*
22221f313773SOleg Bulyzhin 	 * Clear any pending link state attention.
22231f313773SOleg Bulyzhin 	 * Otherwise some link state change events may be lost until attention
22241f313773SOleg Bulyzhin 	 * is cleared by bge_intr() -> bge_link_upd() sequence.
22251f313773SOleg Bulyzhin 	 * It's not necessary on newer BCM chips - perhaps enabling link
22261f313773SOleg Bulyzhin 	 * state change attentions implies clearing pending attention.
22271f313773SOleg Bulyzhin 	 */
22281f313773SOleg Bulyzhin 	CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED |
22291f313773SOleg Bulyzhin 	    BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE |
22301f313773SOleg Bulyzhin 	    BGE_MACSTAT_LINK_CHANGED);
22311f313773SOleg Bulyzhin 
223295d67482SBill Paul 	/* Enable link state change attentions. */
223395d67482SBill Paul 	BGE_SETBIT(sc, BGE_MAC_EVT_ENB, BGE_EVTENB_LINK_CHANGED);
223495d67482SBill Paul 
223595d67482SBill Paul 	return (0);
223695d67482SBill Paul }
223795d67482SBill Paul 
22384c0da0ffSGleb Smirnoff const struct bge_revision *
22394c0da0ffSGleb Smirnoff bge_lookup_rev(uint32_t chipid)
22404c0da0ffSGleb Smirnoff {
22414c0da0ffSGleb Smirnoff 	const struct bge_revision *br;
22424c0da0ffSGleb Smirnoff 
22434c0da0ffSGleb Smirnoff 	for (br = bge_revisions; br->br_name != NULL; br++) {
22444c0da0ffSGleb Smirnoff 		if (br->br_chipid == chipid)
22454c0da0ffSGleb Smirnoff 			return (br);
22464c0da0ffSGleb Smirnoff 	}
22474c0da0ffSGleb Smirnoff 
22484c0da0ffSGleb Smirnoff 	for (br = bge_majorrevs; br->br_name != NULL; br++) {
22494c0da0ffSGleb Smirnoff 		if (br->br_chipid == BGE_ASICREV(chipid))
22504c0da0ffSGleb Smirnoff 			return (br);
22514c0da0ffSGleb Smirnoff 	}
22524c0da0ffSGleb Smirnoff 
22534c0da0ffSGleb Smirnoff 	return (NULL);
22544c0da0ffSGleb Smirnoff }
22554c0da0ffSGleb Smirnoff 
22564c0da0ffSGleb Smirnoff const struct bge_vendor *
22574c0da0ffSGleb Smirnoff bge_lookup_vendor(uint16_t vid)
22584c0da0ffSGleb Smirnoff {
22594c0da0ffSGleb Smirnoff 	const struct bge_vendor *v;
22604c0da0ffSGleb Smirnoff 
22614c0da0ffSGleb Smirnoff 	for (v = bge_vendors; v->v_name != NULL; v++)
22624c0da0ffSGleb Smirnoff 		if (v->v_id == vid)
22634c0da0ffSGleb Smirnoff 			return (v);
22644c0da0ffSGleb Smirnoff 
22654c0da0ffSGleb Smirnoff 	panic("%s: unknown vendor %d", __func__, vid);
22664c0da0ffSGleb Smirnoff 	return (NULL);
22674c0da0ffSGleb Smirnoff }
22684c0da0ffSGleb Smirnoff 
226995d67482SBill Paul /*
227095d67482SBill Paul  * Probe for a Broadcom chip. Check the PCI vendor and device IDs
22714c0da0ffSGleb Smirnoff  * against our list and return its name if we find a match.
22724c0da0ffSGleb Smirnoff  *
22734c0da0ffSGleb Smirnoff  * Note that since the Broadcom controller contains VPD support, we
22747c929cf9SJung-uk Kim  * try to get the device name string from the controller itself instead
22757c929cf9SJung-uk Kim  * of the compiled-in string. It guarantees we'll always announce the
22767c929cf9SJung-uk Kim  * right product name. We fall back to the compiled-in string when
22777c929cf9SJung-uk Kim  * VPD is unavailable or corrupt.
227895d67482SBill Paul  */
227995d67482SBill Paul static int
22803f74909aSGleb Smirnoff bge_probe(device_t dev)
228195d67482SBill Paul {
2282978f2704SMarius Strobl 	char buf[96];
2283978f2704SMarius Strobl 	char model[64];
2284978f2704SMarius Strobl 	const struct bge_revision *br;
2285978f2704SMarius Strobl 	const char *pname;
22864c0da0ffSGleb Smirnoff 	struct bge_softc *sc = device_get_softc(dev);
2287978f2704SMarius Strobl 	const struct bge_type *t = bge_devs;
2288978f2704SMarius Strobl 	const struct bge_vendor *v;
2289978f2704SMarius Strobl 	uint32_t id;
2290978f2704SMarius Strobl 	uint16_t did, vid;
229195d67482SBill Paul 
229295d67482SBill Paul 	sc->bge_dev = dev;
22937c929cf9SJung-uk Kim 	vid = pci_get_vendor(dev);
22947c929cf9SJung-uk Kim 	did = pci_get_device(dev);
22954c0da0ffSGleb Smirnoff 	while(t->bge_vid != 0) {
22967c929cf9SJung-uk Kim 		if ((vid == t->bge_vid) && (did == t->bge_did)) {
2297a5779553SStanislav Sedov 			id = pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >>
2298a5779553SStanislav Sedov 			    BGE_PCIMISCCTL_ASICREV_SHIFT;
22991108273aSPyun YongHyeon 			if (BGE_ASICREV(id) == BGE_ASICREV_USE_PRODID_REG) {
23001108273aSPyun YongHyeon 				/*
23011108273aSPyun YongHyeon 				 * Find the ASCI revision.  Different chips
23021108273aSPyun YongHyeon 				 * use different registers.
23031108273aSPyun YongHyeon 				 */
23041108273aSPyun YongHyeon 				switch (pci_get_device(dev)) {
23051108273aSPyun YongHyeon 				case BCOM_DEVICEID_BCM5717:
23061108273aSPyun YongHyeon 				case BCOM_DEVICEID_BCM5718:
2307bbe2ca75SPyun YongHyeon 				case BCOM_DEVICEID_BCM5719:
230850515680SPyun YongHyeon 				case BCOM_DEVICEID_BCM5720:
23091108273aSPyun YongHyeon 					id = pci_read_config(dev,
23101108273aSPyun YongHyeon 					    BGE_PCI_GEN2_PRODID_ASICREV, 4);
23111108273aSPyun YongHyeon 					break;
2312b4a256acSPyun YongHyeon 				case BCOM_DEVICEID_BCM57761:
2313b4a256acSPyun YongHyeon 				case BCOM_DEVICEID_BCM57765:
2314b4a256acSPyun YongHyeon 				case BCOM_DEVICEID_BCM57781:
2315b4a256acSPyun YongHyeon 				case BCOM_DEVICEID_BCM57785:
2316b4a256acSPyun YongHyeon 				case BCOM_DEVICEID_BCM57791:
2317b4a256acSPyun YongHyeon 				case BCOM_DEVICEID_BCM57795:
2318b4a256acSPyun YongHyeon 					id = pci_read_config(dev,
2319b4a256acSPyun YongHyeon 					    BGE_PCI_GEN15_PRODID_ASICREV, 4);
2320b4a256acSPyun YongHyeon 					break;
23211108273aSPyun YongHyeon 				default:
2322a5779553SStanislav Sedov 					id = pci_read_config(dev,
2323a5779553SStanislav Sedov 					    BGE_PCI_PRODID_ASICREV, 4);
23241108273aSPyun YongHyeon 				}
23251108273aSPyun YongHyeon 			}
23264c0da0ffSGleb Smirnoff 			br = bge_lookup_rev(id);
23277c929cf9SJung-uk Kim 			v = bge_lookup_vendor(vid);
2328852c67f9SMarius Strobl 			if (bge_has_eaddr(sc) &&
2329852c67f9SMarius Strobl 			    pci_get_vpd_ident(dev, &pname) == 0)
23304e35d186SJung-uk Kim 				snprintf(model, 64, "%s", pname);
23314e35d186SJung-uk Kim 			else
2332978f2704SMarius Strobl 				snprintf(model, 64, "%s %s", v->v_name,
23337c929cf9SJung-uk Kim 				    br != NULL ? br->br_name :
23347c929cf9SJung-uk Kim 				    "NetXtreme Ethernet Controller");
2335a5779553SStanislav Sedov 			snprintf(buf, 96, "%s, %sASIC rev. %#08x", model,
2336a5779553SStanislav Sedov 			    br != NULL ? "" : "unknown ", id);
23374c0da0ffSGleb Smirnoff 			device_set_desc_copy(dev, buf);
233895d67482SBill Paul 			return (0);
233995d67482SBill Paul 		}
234095d67482SBill Paul 		t++;
234195d67482SBill Paul 	}
234295d67482SBill Paul 
234395d67482SBill Paul 	return (ENXIO);
234495d67482SBill Paul }
234595d67482SBill Paul 
2346f41ac2beSBill Paul static void
23473f74909aSGleb Smirnoff bge_dma_free(struct bge_softc *sc)
2348f41ac2beSBill Paul {
2349f41ac2beSBill Paul 	int i;
2350f41ac2beSBill Paul 
23513f74909aSGleb Smirnoff 	/* Destroy DMA maps for RX buffers. */
2352f41ac2beSBill Paul 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
2353f41ac2beSBill Paul 		if (sc->bge_cdata.bge_rx_std_dmamap[i])
23540ac56796SPyun YongHyeon 			bus_dmamap_destroy(sc->bge_cdata.bge_rx_mtag,
2355f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_std_dmamap[i]);
2356f41ac2beSBill Paul 	}
2357943787f3SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_std_sparemap)
2358943787f3SPyun YongHyeon 		bus_dmamap_destroy(sc->bge_cdata.bge_rx_mtag,
2359943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_sparemap);
2360f41ac2beSBill Paul 
23613f74909aSGleb Smirnoff 	/* Destroy DMA maps for jumbo RX buffers. */
2362f41ac2beSBill Paul 	for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
2363f41ac2beSBill Paul 		if (sc->bge_cdata.bge_rx_jumbo_dmamap[i])
2364f41ac2beSBill Paul 			bus_dmamap_destroy(sc->bge_cdata.bge_mtag_jumbo,
2365f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
2366f41ac2beSBill Paul 	}
2367943787f3SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_jumbo_sparemap)
2368943787f3SPyun YongHyeon 		bus_dmamap_destroy(sc->bge_cdata.bge_mtag_jumbo,
2369943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_jumbo_sparemap);
2370f41ac2beSBill Paul 
23713f74909aSGleb Smirnoff 	/* Destroy DMA maps for TX buffers. */
2372f41ac2beSBill Paul 	for (i = 0; i < BGE_TX_RING_CNT; i++) {
2373f41ac2beSBill Paul 		if (sc->bge_cdata.bge_tx_dmamap[i])
23740ac56796SPyun YongHyeon 			bus_dmamap_destroy(sc->bge_cdata.bge_tx_mtag,
2375f41ac2beSBill Paul 			    sc->bge_cdata.bge_tx_dmamap[i]);
2376f41ac2beSBill Paul 	}
2377f41ac2beSBill Paul 
23780ac56796SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_mtag)
23790ac56796SPyun YongHyeon 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_mtag);
2380c0220d81SPyun YongHyeon 	if (sc->bge_cdata.bge_mtag_jumbo)
2381c0220d81SPyun YongHyeon 		bus_dma_tag_destroy(sc->bge_cdata.bge_mtag_jumbo);
23820ac56796SPyun YongHyeon 	if (sc->bge_cdata.bge_tx_mtag)
23830ac56796SPyun YongHyeon 		bus_dma_tag_destroy(sc->bge_cdata.bge_tx_mtag);
2384f41ac2beSBill Paul 
23853f74909aSGleb Smirnoff 	/* Destroy standard RX ring. */
2386e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_std_ring_map)
2387e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_rx_std_ring_tag,
2388e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_ring_map);
2389e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_std_ring_map && sc->bge_ldata.bge_rx_std_ring)
2390f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_rx_std_ring_tag,
2391f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_std_ring,
2392f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_std_ring_map);
2393f41ac2beSBill Paul 
2394f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_std_ring_tag)
2395f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_std_ring_tag);
2396f41ac2beSBill Paul 
23973f74909aSGleb Smirnoff 	/* Destroy jumbo RX ring. */
2398e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_jumbo_ring_map)
2399e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_rx_jumbo_ring_tag,
2400e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_rx_jumbo_ring_map);
2401e65bed95SPyun YongHyeon 
2402e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_jumbo_ring_map &&
2403e65bed95SPyun YongHyeon 	    sc->bge_ldata.bge_rx_jumbo_ring)
2404f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_rx_jumbo_ring_tag,
2405f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_jumbo_ring,
2406f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map);
2407f41ac2beSBill Paul 
2408f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_jumbo_ring_tag)
2409f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_jumbo_ring_tag);
2410f41ac2beSBill Paul 
24113f74909aSGleb Smirnoff 	/* Destroy RX return ring. */
2412e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_return_ring_map)
2413e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_rx_return_ring_tag,
2414e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_rx_return_ring_map);
2415e65bed95SPyun YongHyeon 
2416e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_return_ring_map &&
2417e65bed95SPyun YongHyeon 	    sc->bge_ldata.bge_rx_return_ring)
2418f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_rx_return_ring_tag,
2419f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_return_ring,
2420f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_return_ring_map);
2421f41ac2beSBill Paul 
2422f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_return_ring_tag)
2423f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_return_ring_tag);
2424f41ac2beSBill Paul 
24253f74909aSGleb Smirnoff 	/* Destroy TX ring. */
2426e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_tx_ring_map)
2427e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_tx_ring_tag,
2428e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_tx_ring_map);
2429e65bed95SPyun YongHyeon 
2430e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_tx_ring_map && sc->bge_ldata.bge_tx_ring)
2431f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_tx_ring_tag,
2432f41ac2beSBill Paul 		    sc->bge_ldata.bge_tx_ring,
2433f41ac2beSBill Paul 		    sc->bge_cdata.bge_tx_ring_map);
2434f41ac2beSBill Paul 
2435f41ac2beSBill Paul 	if (sc->bge_cdata.bge_tx_ring_tag)
2436f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_tx_ring_tag);
2437f41ac2beSBill Paul 
24383f74909aSGleb Smirnoff 	/* Destroy status block. */
2439e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_status_map)
2440e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_status_tag,
2441e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_status_map);
2442e65bed95SPyun YongHyeon 
2443e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_status_map && sc->bge_ldata.bge_status_block)
2444f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_status_tag,
2445f41ac2beSBill Paul 		    sc->bge_ldata.bge_status_block,
2446f41ac2beSBill Paul 		    sc->bge_cdata.bge_status_map);
2447f41ac2beSBill Paul 
2448f41ac2beSBill Paul 	if (sc->bge_cdata.bge_status_tag)
2449f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_status_tag);
2450f41ac2beSBill Paul 
24513f74909aSGleb Smirnoff 	/* Destroy statistics block. */
2452e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_stats_map)
2453e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_stats_tag,
2454e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_stats_map);
2455e65bed95SPyun YongHyeon 
2456e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_stats_map && sc->bge_ldata.bge_stats)
2457f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_stats_tag,
2458f41ac2beSBill Paul 		    sc->bge_ldata.bge_stats,
2459f41ac2beSBill Paul 		    sc->bge_cdata.bge_stats_map);
2460f41ac2beSBill Paul 
2461f41ac2beSBill Paul 	if (sc->bge_cdata.bge_stats_tag)
2462f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_stats_tag);
2463f41ac2beSBill Paul 
24645b610048SPyun YongHyeon 	if (sc->bge_cdata.bge_buffer_tag)
24655b610048SPyun YongHyeon 		bus_dma_tag_destroy(sc->bge_cdata.bge_buffer_tag);
24665b610048SPyun YongHyeon 
24673f74909aSGleb Smirnoff 	/* Destroy the parent tag. */
2468f41ac2beSBill Paul 	if (sc->bge_cdata.bge_parent_tag)
2469f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_parent_tag);
2470f41ac2beSBill Paul }
2471f41ac2beSBill Paul 
2472f41ac2beSBill Paul static int
24735b610048SPyun YongHyeon bge_dma_ring_alloc(struct bge_softc *sc, bus_size_t alignment,
24745b610048SPyun YongHyeon     bus_size_t maxsize, bus_dma_tag_t *tag, uint8_t **ring, bus_dmamap_t *map,
24755b610048SPyun YongHyeon     bus_addr_t *paddr, const char *msg)
2476f41ac2beSBill Paul {
24773f74909aSGleb Smirnoff 	struct bge_dmamap_arg ctx;
24785b610048SPyun YongHyeon 	int error;
2479f41ac2beSBill Paul 
24805b610048SPyun YongHyeon 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2481fdd45796SPyun YongHyeon 	    alignment, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
24825b610048SPyun YongHyeon 	    NULL, maxsize, 1, maxsize, 0, NULL, NULL, tag);
24835b610048SPyun YongHyeon 	if (error != 0) {
24845b610048SPyun YongHyeon 		device_printf(sc->bge_dev,
24855b610048SPyun YongHyeon 		    "could not create %s dma tag\n", msg);
24865b610048SPyun YongHyeon 		return (ENOMEM);
24875b610048SPyun YongHyeon 	}
24885b610048SPyun YongHyeon 	/* Allocate DMA'able memory for ring. */
24895b610048SPyun YongHyeon 	error = bus_dmamem_alloc(*tag, (void **)ring,
24905b610048SPyun YongHyeon 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO | BUS_DMA_COHERENT, map);
24915b610048SPyun YongHyeon 	if (error != 0) {
24925b610048SPyun YongHyeon 		device_printf(sc->bge_dev,
24935b610048SPyun YongHyeon 		    "could not allocate DMA'able memory for %s\n", msg);
24945b610048SPyun YongHyeon 		return (ENOMEM);
24955b610048SPyun YongHyeon 	}
24965b610048SPyun YongHyeon 	/* Load the address of the ring. */
24975b610048SPyun YongHyeon 	ctx.bge_busaddr = 0;
24985b610048SPyun YongHyeon 	error = bus_dmamap_load(*tag, *map, *ring, maxsize, bge_dma_map_addr,
24995b610048SPyun YongHyeon 	    &ctx, BUS_DMA_NOWAIT);
25005b610048SPyun YongHyeon 	if (error != 0) {
25015b610048SPyun YongHyeon 		device_printf(sc->bge_dev,
25025b610048SPyun YongHyeon 		    "could not load DMA'able memory for %s\n", msg);
25035b610048SPyun YongHyeon 		return (ENOMEM);
25045b610048SPyun YongHyeon 	}
25055b610048SPyun YongHyeon 	*paddr = ctx.bge_busaddr;
25065b610048SPyun YongHyeon 	return (0);
25075b610048SPyun YongHyeon }
25085b610048SPyun YongHyeon 
25095b610048SPyun YongHyeon static int
25105b610048SPyun YongHyeon bge_dma_alloc(struct bge_softc *sc)
25115b610048SPyun YongHyeon {
25125b610048SPyun YongHyeon 	bus_addr_t lowaddr;
2513fdd45796SPyun YongHyeon 	bus_size_t rxmaxsegsz, sbsz, txsegsz, txmaxsegsz;
25145b610048SPyun YongHyeon 	int i, error;
2515f41ac2beSBill Paul 
2516f681b29aSPyun YongHyeon 	lowaddr = BUS_SPACE_MAXADDR;
2517f681b29aSPyun YongHyeon 	if ((sc->bge_flags & BGE_FLAG_40BIT_BUG) != 0)
2518f681b29aSPyun YongHyeon 		lowaddr = BGE_DMA_MAXADDR;
2519f41ac2beSBill Paul 	/*
2520f41ac2beSBill Paul 	 * Allocate the parent bus DMA tag appropriate for PCI.
2521f41ac2beSBill Paul 	 */
25224eee14cbSMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(sc->bge_dev),
2523f681b29aSPyun YongHyeon 	    1, 0, lowaddr, BUS_SPACE_MAXADDR, NULL,
25244eee14cbSMarius Strobl 	    NULL, BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT,
25254eee14cbSMarius Strobl 	    0, NULL, NULL, &sc->bge_cdata.bge_parent_tag);
2526e65bed95SPyun YongHyeon 	if (error != 0) {
2527fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev,
2528fe806fdaSPyun YongHyeon 		    "could not allocate parent dma tag\n");
2529e65bed95SPyun YongHyeon 		return (ENOMEM);
2530e65bed95SPyun YongHyeon 	}
2531e65bed95SPyun YongHyeon 
25325b610048SPyun YongHyeon 	/* Create tag for standard RX ring. */
25335b610048SPyun YongHyeon 	error = bge_dma_ring_alloc(sc, PAGE_SIZE, BGE_STD_RX_RING_SZ,
25345b610048SPyun YongHyeon 	    &sc->bge_cdata.bge_rx_std_ring_tag,
25355b610048SPyun YongHyeon 	    (uint8_t **)&sc->bge_ldata.bge_rx_std_ring,
25365b610048SPyun YongHyeon 	    &sc->bge_cdata.bge_rx_std_ring_map,
25375b610048SPyun YongHyeon 	    &sc->bge_ldata.bge_rx_std_ring_paddr, "RX ring");
25385b610048SPyun YongHyeon 	if (error)
25395b610048SPyun YongHyeon 		return (error);
25405b610048SPyun YongHyeon 
25415b610048SPyun YongHyeon 	/* Create tag for RX return ring. */
25425b610048SPyun YongHyeon 	error = bge_dma_ring_alloc(sc, PAGE_SIZE, BGE_RX_RTN_RING_SZ(sc),
25435b610048SPyun YongHyeon 	    &sc->bge_cdata.bge_rx_return_ring_tag,
25445b610048SPyun YongHyeon 	    (uint8_t **)&sc->bge_ldata.bge_rx_return_ring,
25455b610048SPyun YongHyeon 	    &sc->bge_cdata.bge_rx_return_ring_map,
25465b610048SPyun YongHyeon 	    &sc->bge_ldata.bge_rx_return_ring_paddr, "RX return ring");
25475b610048SPyun YongHyeon 	if (error)
25485b610048SPyun YongHyeon 		return (error);
25495b610048SPyun YongHyeon 
25505b610048SPyun YongHyeon 	/* Create tag for TX ring. */
25515b610048SPyun YongHyeon 	error = bge_dma_ring_alloc(sc, PAGE_SIZE, BGE_TX_RING_SZ,
25525b610048SPyun YongHyeon 	    &sc->bge_cdata.bge_tx_ring_tag,
25535b610048SPyun YongHyeon 	    (uint8_t **)&sc->bge_ldata.bge_tx_ring,
25545b610048SPyun YongHyeon 	    &sc->bge_cdata.bge_tx_ring_map,
25555b610048SPyun YongHyeon 	    &sc->bge_ldata.bge_tx_ring_paddr, "TX ring");
25565b610048SPyun YongHyeon 	if (error)
25575b610048SPyun YongHyeon 		return (error);
25585b610048SPyun YongHyeon 
2559f41ac2beSBill Paul 	/*
25605b610048SPyun YongHyeon 	 * Create tag for status block.
25615b610048SPyun YongHyeon 	 * Because we only use single Tx/Rx/Rx return ring, use
25625b610048SPyun YongHyeon 	 * minimum status block size except BCM5700 AX/BX which
25635b610048SPyun YongHyeon 	 * seems to want to see full status block size regardless
25645b610048SPyun YongHyeon 	 * of configured number of ring.
2565f41ac2beSBill Paul 	 */
25665b610048SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
25675b610048SPyun YongHyeon 	    sc->bge_chipid != BGE_CHIPID_BCM5700_C0)
25685b610048SPyun YongHyeon 		sbsz = BGE_STATUS_BLK_SZ;
25695b610048SPyun YongHyeon 	else
25705b610048SPyun YongHyeon 		sbsz = 32;
25715b610048SPyun YongHyeon 	error = bge_dma_ring_alloc(sc, PAGE_SIZE, sbsz,
25725b610048SPyun YongHyeon 	    &sc->bge_cdata.bge_status_tag,
25735b610048SPyun YongHyeon 	    (uint8_t **)&sc->bge_ldata.bge_status_block,
25745b610048SPyun YongHyeon 	    &sc->bge_cdata.bge_status_map,
25755b610048SPyun YongHyeon 	    &sc->bge_ldata.bge_status_block_paddr, "status block");
25765b610048SPyun YongHyeon 	if (error)
25775b610048SPyun YongHyeon 		return (error);
25785b610048SPyun YongHyeon 
257912c65daeSPyun YongHyeon 	/* Create tag for statistics block. */
258012c65daeSPyun YongHyeon 	error = bge_dma_ring_alloc(sc, PAGE_SIZE, BGE_STATS_SZ,
258112c65daeSPyun YongHyeon 	    &sc->bge_cdata.bge_stats_tag,
258212c65daeSPyun YongHyeon 	    (uint8_t **)&sc->bge_ldata.bge_stats,
258312c65daeSPyun YongHyeon 	    &sc->bge_cdata.bge_stats_map,
258412c65daeSPyun YongHyeon 	    &sc->bge_ldata.bge_stats_paddr, "statistics block");
258512c65daeSPyun YongHyeon 	if (error)
258612c65daeSPyun YongHyeon 		return (error);
258712c65daeSPyun YongHyeon 
25885b610048SPyun YongHyeon 	/* Create tag for jumbo RX ring. */
25895b610048SPyun YongHyeon 	if (BGE_IS_JUMBO_CAPABLE(sc)) {
25905b610048SPyun YongHyeon 		error = bge_dma_ring_alloc(sc, PAGE_SIZE, BGE_JUMBO_RX_RING_SZ,
25915b610048SPyun YongHyeon 		    &sc->bge_cdata.bge_rx_jumbo_ring_tag,
25925b610048SPyun YongHyeon 		    (uint8_t **)&sc->bge_ldata.bge_rx_jumbo_ring,
25935b610048SPyun YongHyeon 		    &sc->bge_cdata.bge_rx_jumbo_ring_map,
25945b610048SPyun YongHyeon 		    &sc->bge_ldata.bge_rx_jumbo_ring_paddr, "jumbo RX ring");
25955b610048SPyun YongHyeon 		if (error)
25965b610048SPyun YongHyeon 			return (error);
25975b610048SPyun YongHyeon 	}
25985b610048SPyun YongHyeon 
25995b610048SPyun YongHyeon 	/* Create parent tag for buffers. */
2600d2ffe15aSPyun YongHyeon 	if ((sc->bge_flags & BGE_FLAG_4G_BNDRY_BUG) != 0) {
2601d2ffe15aSPyun YongHyeon 		/*
2602d2ffe15aSPyun YongHyeon 		 * XXX
2603d2ffe15aSPyun YongHyeon 		 * watchdog timeout issue was observed on BCM5704 which
2604d2ffe15aSPyun YongHyeon 		 * lives behind PCI-X bridge(e.g AMD 8131 PCI-X bridge).
2605062af0b0SPyun YongHyeon 		 * Both limiting DMA address space to 32bits and flushing
2606062af0b0SPyun YongHyeon 		 * mailbox write seem to address the issue.
2607d2ffe15aSPyun YongHyeon 		 */
2608062af0b0SPyun YongHyeon 		if (sc->bge_pcixcap != 0)
2609d2ffe15aSPyun YongHyeon 			lowaddr = BUS_SPACE_MAXADDR_32BIT;
2610d2ffe15aSPyun YongHyeon 	}
2611fdd45796SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(sc->bge_dev), 1, 0, lowaddr,
2612fdd45796SPyun YongHyeon 	    BUS_SPACE_MAXADDR, NULL, NULL, BUS_SPACE_MAXSIZE_32BIT, 0,
2613fdd45796SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT, 0, NULL, NULL,
2614fdd45796SPyun YongHyeon 	    &sc->bge_cdata.bge_buffer_tag);
26155b610048SPyun YongHyeon 	if (error != 0) {
26165b610048SPyun YongHyeon 		device_printf(sc->bge_dev,
26175b610048SPyun YongHyeon 		    "could not allocate buffer dma tag\n");
26185b610048SPyun YongHyeon 		return (ENOMEM);
26195b610048SPyun YongHyeon 	}
26205b610048SPyun YongHyeon 	/* Create tag for Tx mbufs. */
26211108273aSPyun YongHyeon 	if (sc->bge_flags & (BGE_FLAG_TSO | BGE_FLAG_TSO3)) {
2622ca3f1187SPyun YongHyeon 		txsegsz = BGE_TSOSEG_SZ;
2623ca3f1187SPyun YongHyeon 		txmaxsegsz = 65535 + sizeof(struct ether_vlan_header);
2624ca3f1187SPyun YongHyeon 	} else {
2625ca3f1187SPyun YongHyeon 		txsegsz = MCLBYTES;
2626ca3f1187SPyun YongHyeon 		txmaxsegsz = MCLBYTES * BGE_NSEG_NEW;
2627ca3f1187SPyun YongHyeon 	}
26285b610048SPyun YongHyeon 	error = bus_dma_tag_create(sc->bge_cdata.bge_buffer_tag, 1,
2629ca3f1187SPyun YongHyeon 	    0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
2630ca3f1187SPyun YongHyeon 	    txmaxsegsz, BGE_NSEG_NEW, txsegsz, 0, NULL, NULL,
2631ca3f1187SPyun YongHyeon 	    &sc->bge_cdata.bge_tx_mtag);
2632f41ac2beSBill Paul 
2633f41ac2beSBill Paul 	if (error) {
26340ac56796SPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate TX dma tag\n");
26350ac56796SPyun YongHyeon 		return (ENOMEM);
26360ac56796SPyun YongHyeon 	}
26370ac56796SPyun YongHyeon 
26385b610048SPyun YongHyeon 	/* Create tag for Rx mbufs. */
2639f5459d4cSPyun YongHyeon 	if (sc->bge_flags & BGE_FLAG_JUMBO_STD)
2640f5459d4cSPyun YongHyeon 		rxmaxsegsz = MJUM9BYTES;
2641f5459d4cSPyun YongHyeon 	else
2642f5459d4cSPyun YongHyeon 		rxmaxsegsz = MCLBYTES;
26435b610048SPyun YongHyeon 	error = bus_dma_tag_create(sc->bge_cdata.bge_buffer_tag, 1, 0,
2644f5459d4cSPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, rxmaxsegsz, 1,
2645f5459d4cSPyun YongHyeon 	    rxmaxsegsz, 0, NULL, NULL, &sc->bge_cdata.bge_rx_mtag);
26460ac56796SPyun YongHyeon 
26470ac56796SPyun YongHyeon 	if (error) {
26480ac56796SPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate RX dma tag\n");
2649f41ac2beSBill Paul 		return (ENOMEM);
2650f41ac2beSBill Paul 	}
2651f41ac2beSBill Paul 
26523f74909aSGleb Smirnoff 	/* Create DMA maps for RX buffers. */
2653943787f3SPyun YongHyeon 	error = bus_dmamap_create(sc->bge_cdata.bge_rx_mtag, 0,
2654943787f3SPyun YongHyeon 	    &sc->bge_cdata.bge_rx_std_sparemap);
2655943787f3SPyun YongHyeon 	if (error) {
2656943787f3SPyun YongHyeon 		device_printf(sc->bge_dev,
2657943787f3SPyun YongHyeon 		    "can't create spare DMA map for RX\n");
2658943787f3SPyun YongHyeon 		return (ENOMEM);
2659943787f3SPyun YongHyeon 	}
2660f41ac2beSBill Paul 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
26610ac56796SPyun YongHyeon 		error = bus_dmamap_create(sc->bge_cdata.bge_rx_mtag, 0,
2662f41ac2beSBill Paul 			    &sc->bge_cdata.bge_rx_std_dmamap[i]);
2663f41ac2beSBill Paul 		if (error) {
2664fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev,
2665fe806fdaSPyun YongHyeon 			    "can't create DMA map for RX\n");
2666f41ac2beSBill Paul 			return (ENOMEM);
2667f41ac2beSBill Paul 		}
2668f41ac2beSBill Paul 	}
2669f41ac2beSBill Paul 
26703f74909aSGleb Smirnoff 	/* Create DMA maps for TX buffers. */
2671f41ac2beSBill Paul 	for (i = 0; i < BGE_TX_RING_CNT; i++) {
26720ac56796SPyun YongHyeon 		error = bus_dmamap_create(sc->bge_cdata.bge_tx_mtag, 0,
2673f41ac2beSBill Paul 			    &sc->bge_cdata.bge_tx_dmamap[i]);
2674f41ac2beSBill Paul 		if (error) {
2675fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev,
26760ac56796SPyun YongHyeon 			    "can't create DMA map for TX\n");
2677f41ac2beSBill Paul 			return (ENOMEM);
2678f41ac2beSBill Paul 		}
2679f41ac2beSBill Paul 	}
2680f41ac2beSBill Paul 
26815b610048SPyun YongHyeon 	/* Create tags for jumbo RX buffers. */
26824c0da0ffSGleb Smirnoff 	if (BGE_IS_JUMBO_CAPABLE(sc)) {
26835b610048SPyun YongHyeon 		error = bus_dma_tag_create(sc->bge_cdata.bge_buffer_tag,
26848a2e22deSScott Long 		    1, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
26851be6acb7SGleb Smirnoff 		    NULL, MJUM9BYTES, BGE_NSEG_JUMBO, PAGE_SIZE,
26861be6acb7SGleb Smirnoff 		    0, NULL, NULL, &sc->bge_cdata.bge_mtag_jumbo);
2687f41ac2beSBill Paul 		if (error) {
2688fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev,
26893f74909aSGleb Smirnoff 			    "could not allocate jumbo dma tag\n");
2690f41ac2beSBill Paul 			return (ENOMEM);
2691f41ac2beSBill Paul 		}
26923f74909aSGleb Smirnoff 		/* Create DMA maps for jumbo RX buffers. */
2693943787f3SPyun YongHyeon 		error = bus_dmamap_create(sc->bge_cdata.bge_mtag_jumbo,
2694943787f3SPyun YongHyeon 		    0, &sc->bge_cdata.bge_rx_jumbo_sparemap);
2695943787f3SPyun YongHyeon 		if (error) {
2696943787f3SPyun YongHyeon 			device_printf(sc->bge_dev,
26971b90d0bdSPyun YongHyeon 			    "can't create spare DMA map for jumbo RX\n");
2698943787f3SPyun YongHyeon 			return (ENOMEM);
2699943787f3SPyun YongHyeon 		}
2700f41ac2beSBill Paul 		for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
2701f41ac2beSBill Paul 			error = bus_dmamap_create(sc->bge_cdata.bge_mtag_jumbo,
2702f41ac2beSBill Paul 				    0, &sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
2703f41ac2beSBill Paul 			if (error) {
2704fe806fdaSPyun YongHyeon 				device_printf(sc->bge_dev,
27053f74909aSGleb Smirnoff 				    "can't create DMA map for jumbo RX\n");
2706f41ac2beSBill Paul 				return (ENOMEM);
2707f41ac2beSBill Paul 			}
2708f41ac2beSBill Paul 		}
2709f41ac2beSBill Paul 	}
2710f41ac2beSBill Paul 
2711f41ac2beSBill Paul 	return (0);
2712f41ac2beSBill Paul }
2713f41ac2beSBill Paul 
2714bf6ef57aSJohn Polstra /*
2715bf6ef57aSJohn Polstra  * Return true if this device has more than one port.
2716bf6ef57aSJohn Polstra  */
2717bf6ef57aSJohn Polstra static int
2718bf6ef57aSJohn Polstra bge_has_multiple_ports(struct bge_softc *sc)
2719bf6ef57aSJohn Polstra {
2720bf6ef57aSJohn Polstra 	device_t dev = sc->bge_dev;
272155aaf894SMarius Strobl 	u_int b, d, f, fscan, s;
2722bf6ef57aSJohn Polstra 
272355aaf894SMarius Strobl 	d = pci_get_domain(dev);
2724bf6ef57aSJohn Polstra 	b = pci_get_bus(dev);
2725bf6ef57aSJohn Polstra 	s = pci_get_slot(dev);
2726bf6ef57aSJohn Polstra 	f = pci_get_function(dev);
2727bf6ef57aSJohn Polstra 	for (fscan = 0; fscan <= PCI_FUNCMAX; fscan++)
272855aaf894SMarius Strobl 		if (fscan != f && pci_find_dbsf(d, b, s, fscan) != NULL)
2729bf6ef57aSJohn Polstra 			return (1);
2730bf6ef57aSJohn Polstra 	return (0);
2731bf6ef57aSJohn Polstra }
2732bf6ef57aSJohn Polstra 
2733bf6ef57aSJohn Polstra /*
2734bf6ef57aSJohn Polstra  * Return true if MSI can be used with this device.
2735bf6ef57aSJohn Polstra  */
2736bf6ef57aSJohn Polstra static int
2737bf6ef57aSJohn Polstra bge_can_use_msi(struct bge_softc *sc)
2738bf6ef57aSJohn Polstra {
2739bf6ef57aSJohn Polstra 	int can_use_msi = 0;
2740bf6ef57aSJohn Polstra 
2741d9fc28e4SPyun YongHyeon 	if (sc->bge_msi == 0)
27425c952e8dSPyun YongHyeon 		return (0);
27435c952e8dSPyun YongHyeon 
27441108273aSPyun YongHyeon 	/* Disable MSI for polling(4). */
27451108273aSPyun YongHyeon #ifdef DEVICE_POLLING
27461108273aSPyun YongHyeon 	return (0);
27471108273aSPyun YongHyeon #endif
2748bf6ef57aSJohn Polstra 	switch (sc->bge_asicrev) {
2749a8376f70SMarius Strobl 	case BGE_ASICREV_BCM5714_A0:
2750bf6ef57aSJohn Polstra 	case BGE_ASICREV_BCM5714:
2751bf6ef57aSJohn Polstra 		/*
2752a8376f70SMarius Strobl 		 * Apparently, MSI doesn't work when these chips are
2753a8376f70SMarius Strobl 		 * configured in single-port mode.
2754bf6ef57aSJohn Polstra 		 */
2755bf6ef57aSJohn Polstra 		if (bge_has_multiple_ports(sc))
2756bf6ef57aSJohn Polstra 			can_use_msi = 1;
2757bf6ef57aSJohn Polstra 		break;
2758bf6ef57aSJohn Polstra 	case BGE_ASICREV_BCM5750:
2759bf6ef57aSJohn Polstra 		if (sc->bge_chiprev != BGE_CHIPREV_5750_AX &&
2760bf6ef57aSJohn Polstra 		    sc->bge_chiprev != BGE_CHIPREV_5750_BX)
2761bf6ef57aSJohn Polstra 			can_use_msi = 1;
2762bf6ef57aSJohn Polstra 		break;
2763a8376f70SMarius Strobl 	default:
2764a8376f70SMarius Strobl 		if (BGE_IS_575X_PLUS(sc))
2765bf6ef57aSJohn Polstra 			can_use_msi = 1;
2766bf6ef57aSJohn Polstra 	}
2767bf6ef57aSJohn Polstra 	return (can_use_msi);
2768bf6ef57aSJohn Polstra }
2769bf6ef57aSJohn Polstra 
277095d67482SBill Paul static int
2771062af0b0SPyun YongHyeon bge_mbox_reorder(struct bge_softc *sc)
2772062af0b0SPyun YongHyeon {
2773062af0b0SPyun YongHyeon 	/* Lists of PCI bridges that are known to reorder mailbox writes. */
2774062af0b0SPyun YongHyeon 	static const struct mbox_reorder {
2775062af0b0SPyun YongHyeon 		const uint16_t vendor;
2776062af0b0SPyun YongHyeon 		const uint16_t device;
2777062af0b0SPyun YongHyeon 		const char *desc;
2778062af0b0SPyun YongHyeon 	} const mbox_reorder_lists[] = {
2779062af0b0SPyun YongHyeon 		{ 0x1022, 0x7450, "AMD-8131 PCI-X Bridge" },
2780062af0b0SPyun YongHyeon 	};
2781062af0b0SPyun YongHyeon 	devclass_t pci, pcib;
2782062af0b0SPyun YongHyeon 	device_t bus, dev;
278347f4a4dcSMarius Strobl 	int i;
2784062af0b0SPyun YongHyeon 
2785062af0b0SPyun YongHyeon 	pci = devclass_find("pci");
2786062af0b0SPyun YongHyeon 	pcib = devclass_find("pcib");
2787062af0b0SPyun YongHyeon 	dev = sc->bge_dev;
2788062af0b0SPyun YongHyeon 	bus = device_get_parent(dev);
2789062af0b0SPyun YongHyeon 	for (;;) {
2790062af0b0SPyun YongHyeon 		dev = device_get_parent(bus);
2791062af0b0SPyun YongHyeon 		bus = device_get_parent(dev);
2792062af0b0SPyun YongHyeon 		if (device_get_devclass(dev) != pcib)
2793062af0b0SPyun YongHyeon 			break;
279447f4a4dcSMarius Strobl 		for (i = 0; i < nitems(mbox_reorder_lists); i++) {
2795062af0b0SPyun YongHyeon 			if (pci_get_vendor(dev) ==
2796062af0b0SPyun YongHyeon 			    mbox_reorder_lists[i].vendor &&
2797062af0b0SPyun YongHyeon 			    pci_get_device(dev) ==
2798062af0b0SPyun YongHyeon 			    mbox_reorder_lists[i].device) {
2799062af0b0SPyun YongHyeon 				device_printf(sc->bge_dev,
2800062af0b0SPyun YongHyeon 				    "enabling MBOX workaround for %s\n",
2801062af0b0SPyun YongHyeon 				    mbox_reorder_lists[i].desc);
2802062af0b0SPyun YongHyeon 				return (1);
2803062af0b0SPyun YongHyeon 			}
2804062af0b0SPyun YongHyeon 		}
2805062af0b0SPyun YongHyeon 		if (device_get_devclass(bus) != pci)
2806062af0b0SPyun YongHyeon 			break;
2807062af0b0SPyun YongHyeon 	}
2808062af0b0SPyun YongHyeon 	return (0);
2809062af0b0SPyun YongHyeon }
2810062af0b0SPyun YongHyeon 
2811ea9c3a30SPyun YongHyeon static void
2812ea9c3a30SPyun YongHyeon bge_devinfo(struct bge_softc *sc)
2813ea9c3a30SPyun YongHyeon {
2814ea9c3a30SPyun YongHyeon 	uint32_t cfg, clk;
2815ea9c3a30SPyun YongHyeon 
2816ea9c3a30SPyun YongHyeon 	device_printf(sc->bge_dev,
2817ea9c3a30SPyun YongHyeon 	    "CHIP ID 0x%08x; ASIC REV 0x%02x; CHIP REV 0x%02x; ",
2818ea9c3a30SPyun YongHyeon 	    sc->bge_chipid, sc->bge_asicrev, sc->bge_chiprev);
2819ea9c3a30SPyun YongHyeon 	if (sc->bge_flags & BGE_FLAG_PCIE)
2820ea9c3a30SPyun YongHyeon 		printf("PCI-E\n");
2821ea9c3a30SPyun YongHyeon 	else if (sc->bge_flags & BGE_FLAG_PCIX) {
2822ea9c3a30SPyun YongHyeon 		printf("PCI-X ");
2823ea9c3a30SPyun YongHyeon 		cfg = CSR_READ_4(sc, BGE_MISC_CFG) & BGE_MISCCFG_BOARD_ID_MASK;
2824ea9c3a30SPyun YongHyeon 		if (cfg == BGE_MISCCFG_BOARD_ID_5704CIOBE)
2825ea9c3a30SPyun YongHyeon 			clk = 133;
2826ea9c3a30SPyun YongHyeon 		else {
2827ea9c3a30SPyun YongHyeon 			clk = CSR_READ_4(sc, BGE_PCI_CLKCTL) & 0x1F;
2828ea9c3a30SPyun YongHyeon 			switch (clk) {
2829ea9c3a30SPyun YongHyeon 			case 0:
2830ea9c3a30SPyun YongHyeon 				clk = 33;
2831ea9c3a30SPyun YongHyeon 				break;
2832ea9c3a30SPyun YongHyeon 			case 2:
2833ea9c3a30SPyun YongHyeon 				clk = 50;
2834ea9c3a30SPyun YongHyeon 				break;
2835ea9c3a30SPyun YongHyeon 			case 4:
2836ea9c3a30SPyun YongHyeon 				clk = 66;
2837ea9c3a30SPyun YongHyeon 				break;
2838ea9c3a30SPyun YongHyeon 			case 6:
2839ea9c3a30SPyun YongHyeon 				clk = 100;
2840ea9c3a30SPyun YongHyeon 				break;
2841ea9c3a30SPyun YongHyeon 			case 7:
2842ea9c3a30SPyun YongHyeon 				clk = 133;
2843ea9c3a30SPyun YongHyeon 				break;
2844ea9c3a30SPyun YongHyeon 			}
2845ea9c3a30SPyun YongHyeon 		}
2846ea9c3a30SPyun YongHyeon 		printf("%u MHz\n", clk);
2847ea9c3a30SPyun YongHyeon 	} else {
2848ea9c3a30SPyun YongHyeon 		if (sc->bge_pcixcap != 0)
2849ea9c3a30SPyun YongHyeon 			printf("PCI on PCI-X ");
2850ea9c3a30SPyun YongHyeon 		else
2851ea9c3a30SPyun YongHyeon 			printf("PCI ");
2852ea9c3a30SPyun YongHyeon 		cfg = pci_read_config(sc->bge_dev, BGE_PCI_PCISTATE, 4);
2853ea9c3a30SPyun YongHyeon 		if (cfg & BGE_PCISTATE_PCI_BUSSPEED)
2854ea9c3a30SPyun YongHyeon 			clk = 66;
2855ea9c3a30SPyun YongHyeon 		else
2856ea9c3a30SPyun YongHyeon 			clk = 33;
2857ea9c3a30SPyun YongHyeon 		if (cfg & BGE_PCISTATE_32BIT_BUS)
2858ea9c3a30SPyun YongHyeon 			printf("%u MHz; 32bit\n", clk);
2859ea9c3a30SPyun YongHyeon 		else
2860ea9c3a30SPyun YongHyeon 			printf("%u MHz; 64bit\n", clk);
2861ea9c3a30SPyun YongHyeon 	}
2862ea9c3a30SPyun YongHyeon }
2863ea9c3a30SPyun YongHyeon 
2864062af0b0SPyun YongHyeon static int
28653f74909aSGleb Smirnoff bge_attach(device_t dev)
286695d67482SBill Paul {
286795d67482SBill Paul 	struct ifnet *ifp;
286895d67482SBill Paul 	struct bge_softc *sc;
28694f0794ffSBjoern A. Zeeb 	uint32_t hwcfg = 0, misccfg;
287008013fd3SMarius Strobl 	u_char eaddr[ETHER_ADDR_LEN];
2871fb772a6cSMarius Strobl 	int capmask, error, f, msicount, phy_addr, reg, rid, trys;
287295d67482SBill Paul 
287395d67482SBill Paul 	sc = device_get_softc(dev);
287495d67482SBill Paul 	sc->bge_dev = dev;
287595d67482SBill Paul 
2876e010b055SPyun YongHyeon 	BGE_LOCK_INIT(sc, device_get_nameunit(dev));
2877dfe0df9aSPyun YongHyeon 	TASK_INIT(&sc->bge_intr_task, 0, bge_intr_task, sc);
2878e010b055SPyun YongHyeon 	callout_init_mtx(&sc->bge_stat_ch, &sc->bge_mtx, 0);
2879dfe0df9aSPyun YongHyeon 
288095d67482SBill Paul 	/*
288195d67482SBill Paul 	 * Map control/status registers.
288295d67482SBill Paul 	 */
288395d67482SBill Paul 	pci_enable_busmaster(dev);
288495d67482SBill Paul 
2885736b9319SPyun YongHyeon 	rid = PCIR_BAR(0);
28865f96beb9SNate Lawson 	sc->bge_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid,
288744f8f2fcSMarius Strobl 	    RF_ACTIVE);
288895d67482SBill Paul 
288995d67482SBill Paul 	if (sc->bge_res == NULL) {
2890fe806fdaSPyun YongHyeon 		device_printf (sc->bge_dev, "couldn't map memory\n");
289195d67482SBill Paul 		error = ENXIO;
289295d67482SBill Paul 		goto fail;
289395d67482SBill Paul 	}
289495d67482SBill Paul 
28954f09c4c7SMarius Strobl 	/* Save various chip information. */
2896e53d81eeSPaul Saab 	sc->bge_chipid =
2897a5779553SStanislav Sedov 	    pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >>
2898a5779553SStanislav Sedov 	    BGE_PCIMISCCTL_ASICREV_SHIFT;
28991108273aSPyun YongHyeon 	if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_USE_PRODID_REG) {
29001108273aSPyun YongHyeon 		/*
29011108273aSPyun YongHyeon 		 * Find the ASCI revision.  Different chips use different
29021108273aSPyun YongHyeon 		 * registers.
29031108273aSPyun YongHyeon 		 */
29041108273aSPyun YongHyeon 		switch (pci_get_device(dev)) {
29051108273aSPyun YongHyeon 		case BCOM_DEVICEID_BCM5717:
29061108273aSPyun YongHyeon 		case BCOM_DEVICEID_BCM5718:
2907bbe2ca75SPyun YongHyeon 		case BCOM_DEVICEID_BCM5719:
290850515680SPyun YongHyeon 		case BCOM_DEVICEID_BCM5720:
29091108273aSPyun YongHyeon 			sc->bge_chipid = pci_read_config(dev,
29101108273aSPyun YongHyeon 			    BGE_PCI_GEN2_PRODID_ASICREV, 4);
29111108273aSPyun YongHyeon 			break;
2912b4a256acSPyun YongHyeon 		case BCOM_DEVICEID_BCM57761:
2913b4a256acSPyun YongHyeon 		case BCOM_DEVICEID_BCM57765:
2914b4a256acSPyun YongHyeon 		case BCOM_DEVICEID_BCM57781:
2915b4a256acSPyun YongHyeon 		case BCOM_DEVICEID_BCM57785:
2916b4a256acSPyun YongHyeon 		case BCOM_DEVICEID_BCM57791:
2917b4a256acSPyun YongHyeon 		case BCOM_DEVICEID_BCM57795:
2918b4a256acSPyun YongHyeon 			sc->bge_chipid = pci_read_config(dev,
2919b4a256acSPyun YongHyeon 			    BGE_PCI_GEN15_PRODID_ASICREV, 4);
2920b4a256acSPyun YongHyeon 			break;
29211108273aSPyun YongHyeon 		default:
29221108273aSPyun YongHyeon 			sc->bge_chipid = pci_read_config(dev,
29231108273aSPyun YongHyeon 			    BGE_PCI_PRODID_ASICREV, 4);
29241108273aSPyun YongHyeon 		}
29251108273aSPyun YongHyeon 	}
2926e53d81eeSPaul Saab 	sc->bge_asicrev = BGE_ASICREV(sc->bge_chipid);
2927e53d81eeSPaul Saab 	sc->bge_chiprev = BGE_CHIPREV(sc->bge_chipid);
2928e53d81eeSPaul Saab 
2929a813ed78SPyun YongHyeon 	/* Set default PHY address. */
29308e5d93dbSMarius Strobl 	phy_addr = 1;
29311108273aSPyun YongHyeon 	 /*
29321108273aSPyun YongHyeon 	  * PHY address mapping for various devices.
29331108273aSPyun YongHyeon 	  *
29341108273aSPyun YongHyeon 	  *          | F0 Cu | F0 Sr | F1 Cu | F1 Sr |
29351108273aSPyun YongHyeon 	  * ---------+-------+-------+-------+-------+
29361108273aSPyun YongHyeon 	  * BCM57XX  |   1   |   X   |   X   |   X   |
29371108273aSPyun YongHyeon 	  * BCM5704  |   1   |   X   |   1   |   X   |
29381108273aSPyun YongHyeon 	  * BCM5717  |   1   |   8   |   2   |   9   |
2939bbe2ca75SPyun YongHyeon 	  * BCM5719  |   1   |   8   |   2   |   9   |
294050515680SPyun YongHyeon 	  * BCM5720  |   1   |   8   |   2   |   9   |
29411108273aSPyun YongHyeon 	  *
29421108273aSPyun YongHyeon 	  * Other addresses may respond but they are not
29431108273aSPyun YongHyeon 	  * IEEE compliant PHYs and should be ignored.
29441108273aSPyun YongHyeon 	  */
2945bbe2ca75SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5717 ||
294650515680SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5719 ||
294750515680SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5720) {
29481108273aSPyun YongHyeon 		f = pci_get_function(dev);
29491108273aSPyun YongHyeon 		if (sc->bge_chipid == BGE_CHIPID_BCM5717_A0) {
29501108273aSPyun YongHyeon 			if (CSR_READ_4(sc, BGE_SGDIG_STS) &
29511108273aSPyun YongHyeon 			    BGE_SGDIGSTS_IS_SERDES)
29521108273aSPyun YongHyeon 				phy_addr = f + 8;
29531108273aSPyun YongHyeon 			else
29541108273aSPyun YongHyeon 				phy_addr = f + 1;
2955bbe2ca75SPyun YongHyeon 		} else {
29561108273aSPyun YongHyeon 			if (CSR_READ_4(sc, BGE_CPMU_PHY_STRAP) &
29571108273aSPyun YongHyeon 			    BGE_CPMU_PHY_STRAP_IS_SERDES)
29581108273aSPyun YongHyeon 				phy_addr = f + 8;
29591108273aSPyun YongHyeon 			else
29601108273aSPyun YongHyeon 				phy_addr = f + 1;
29611108273aSPyun YongHyeon 		}
29621108273aSPyun YongHyeon 	}
2963a813ed78SPyun YongHyeon 
296486543395SJung-uk Kim 	/*
296538cc658fSJohn Baldwin 	 * Don't enable Ethernet@WireSpeed for the 5700, 5906, or the
296686543395SJung-uk Kim 	 * 5705 A0 and A1 chips.
296786543395SJung-uk Kim 	 */
2968cb777a07SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5700 ||
2969cb777a07SPyun YongHyeon 	    (sc->bge_asicrev == BGE_ASICREV_BCM5705 &&
2970cb777a07SPyun YongHyeon 	    (sc->bge_chipid != BGE_CHIPID_BCM5705_A0 &&
2971cb777a07SPyun YongHyeon 	    sc->bge_chipid != BGE_CHIPID_BCM5705_A1)) ||
2972cb777a07SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5906)
2973cb777a07SPyun YongHyeon 		sc->bge_phy_flags |= BGE_PHY_NO_WIRESPEED;
297486543395SJung-uk Kim 
29755fea260fSMarius Strobl 	if (bge_has_eaddr(sc))
29765fea260fSMarius Strobl 		sc->bge_flags |= BGE_FLAG_EADDR;
297708013fd3SMarius Strobl 
29780dae9719SJung-uk Kim 	/* Save chipset family. */
29790dae9719SJung-uk Kim 	switch (sc->bge_asicrev) {
29801108273aSPyun YongHyeon 	case BGE_ASICREV_BCM5717:
2981bbe2ca75SPyun YongHyeon 	case BGE_ASICREV_BCM5719:
298250515680SPyun YongHyeon 	case BGE_ASICREV_BCM5720:
2983b4a256acSPyun YongHyeon 	case BGE_ASICREV_BCM57765:
29841108273aSPyun YongHyeon 		sc->bge_flags |= BGE_FLAG_5717_PLUS | BGE_FLAG_5755_PLUS |
29851108273aSPyun YongHyeon 		    BGE_FLAG_575X_PLUS | BGE_FLAG_5705_PLUS | BGE_FLAG_JUMBO |
2986b4a256acSPyun YongHyeon 		    BGE_FLAG_JUMBO_FRAME;
2987bbe2ca75SPyun YongHyeon 		if (sc->bge_asicrev == BGE_ASICREV_BCM5719 &&
2988bbe2ca75SPyun YongHyeon 		    sc->bge_chipid == BGE_CHIPID_BCM5719_A0) {
2989bbe2ca75SPyun YongHyeon 			/* Jumbo frame on BCM5719 A0 does not work. */
2990463a7e27SPyun YongHyeon 			sc->bge_flags &= ~BGE_FLAG_JUMBO;
2991bbe2ca75SPyun YongHyeon 		}
29921108273aSPyun YongHyeon 		break;
2993a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5755:
2994a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5761:
2995a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5784:
2996a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5785:
2997a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5787:
2998a5779553SStanislav Sedov 	case BGE_ASICREV_BCM57780:
2999a5779553SStanislav Sedov 		sc->bge_flags |= BGE_FLAG_5755_PLUS | BGE_FLAG_575X_PLUS |
3000a5779553SStanislav Sedov 		    BGE_FLAG_5705_PLUS;
3001a5779553SStanislav Sedov 		break;
30020dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5700:
30030dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5701:
30040dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5703:
30050dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5704:
30067ee00338SJung-uk Kim 		sc->bge_flags |= BGE_FLAG_5700_FAMILY | BGE_FLAG_JUMBO;
30070dae9719SJung-uk Kim 		break;
30080dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5714_A0:
30090dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5780:
30100dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5714:
3011f5459d4cSPyun YongHyeon 		sc->bge_flags |= BGE_FLAG_5714_FAMILY | BGE_FLAG_JUMBO_STD;
30129fe569d8SXin LI 		/* FALLTHROUGH */
30130dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5750:
30140dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5752:
301538cc658fSJohn Baldwin 	case BGE_ASICREV_BCM5906:
30160dae9719SJung-uk Kim 		sc->bge_flags |= BGE_FLAG_575X_PLUS;
30179fe569d8SXin LI 		/* FALLTHROUGH */
30180dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5705:
30190dae9719SJung-uk Kim 		sc->bge_flags |= BGE_FLAG_5705_PLUS;
30200dae9719SJung-uk Kim 		break;
30210dae9719SJung-uk Kim 	}
30220dae9719SJung-uk Kim 
3023749a5269SMarius Strobl 	/* Add SYSCTLs, requires the chipset family to be set. */
3024749a5269SMarius Strobl 	bge_add_sysctls(sc);
3025749a5269SMarius Strobl 
3026757402fbSPyun YongHyeon 	/* Set various PHY bug flags. */
30271ec4c3a8SJung-uk Kim 	if (sc->bge_chipid == BGE_CHIPID_BCM5701_A0 ||
30281ec4c3a8SJung-uk Kim 	    sc->bge_chipid == BGE_CHIPID_BCM5701_B0)
3029757402fbSPyun YongHyeon 		sc->bge_phy_flags |= BGE_PHY_CRC_BUG;
30305ee49a3aSJung-uk Kim 	if (sc->bge_chiprev == BGE_CHIPREV_5703_AX ||
30315ee49a3aSJung-uk Kim 	    sc->bge_chiprev == BGE_CHIPREV_5704_AX)
3032757402fbSPyun YongHyeon 		sc->bge_phy_flags |= BGE_PHY_ADC_BUG;
30335ee49a3aSJung-uk Kim 	if (sc->bge_chipid == BGE_CHIPID_BCM5704_A0)
3034757402fbSPyun YongHyeon 		sc->bge_phy_flags |= BGE_PHY_5704_A0_BUG;
30354150ce6fSPyun YongHyeon 	if (pci_get_subvendor(dev) == DELL_VENDORID)
3036757402fbSPyun YongHyeon 		sc->bge_phy_flags |= BGE_PHY_NO_3LED;
3037eea8956aSPyun YongHyeon 	if ((BGE_IS_5705_PLUS(sc)) &&
3038eea8956aSPyun YongHyeon 	    sc->bge_asicrev != BGE_ASICREV_BCM5906 &&
30391108273aSPyun YongHyeon 	    sc->bge_asicrev != BGE_ASICREV_BCM5717 &&
3040bbe2ca75SPyun YongHyeon 	    sc->bge_asicrev != BGE_ASICREV_BCM5719 &&
304150515680SPyun YongHyeon 	    sc->bge_asicrev != BGE_ASICREV_BCM5720 &&
3042eea8956aSPyun YongHyeon 	    sc->bge_asicrev != BGE_ASICREV_BCM5785 &&
3043b4a256acSPyun YongHyeon 	    sc->bge_asicrev != BGE_ASICREV_BCM57765 &&
3044eea8956aSPyun YongHyeon 	    sc->bge_asicrev != BGE_ASICREV_BCM57780) {
30455ee49a3aSJung-uk Kim 		if (sc->bge_asicrev == BGE_ASICREV_BCM5755 ||
3046a5779553SStanislav Sedov 		    sc->bge_asicrev == BGE_ASICREV_BCM5761 ||
3047a5779553SStanislav Sedov 		    sc->bge_asicrev == BGE_ASICREV_BCM5784 ||
30484fcf220bSJohn Baldwin 		    sc->bge_asicrev == BGE_ASICREV_BCM5787) {
3049f7d1b2ebSXin LI 			if (pci_get_device(dev) != BCOM_DEVICEID_BCM5722 &&
3050f7d1b2ebSXin LI 			    pci_get_device(dev) != BCOM_DEVICEID_BCM5756)
3051757402fbSPyun YongHyeon 				sc->bge_phy_flags |= BGE_PHY_JITTER_BUG;
3052eea8956aSPyun YongHyeon 			if (pci_get_device(dev) == BCOM_DEVICEID_BCM5755M)
3053eea8956aSPyun YongHyeon 				sc->bge_phy_flags |= BGE_PHY_ADJUST_TRIM;
3054eea8956aSPyun YongHyeon 		} else
3055757402fbSPyun YongHyeon 			sc->bge_phy_flags |= BGE_PHY_BER_BUG;
30565ee49a3aSJung-uk Kim 	}
30575ee49a3aSJung-uk Kim 
3058a813ed78SPyun YongHyeon 	/* Identify the chips that use an CPMU. */
30591108273aSPyun YongHyeon 	if (BGE_IS_5717_PLUS(sc) ||
30601108273aSPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5784 ||
3061a813ed78SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5761 ||
3062a813ed78SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5785 ||
3063a813ed78SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM57780)
3064a813ed78SPyun YongHyeon 		sc->bge_flags |= BGE_FLAG_CPMU_PRESENT;
3065a813ed78SPyun YongHyeon 	if ((sc->bge_flags & BGE_FLAG_CPMU_PRESENT) != 0)
3066a813ed78SPyun YongHyeon 		sc->bge_mi_mode = BGE_MIMODE_500KHZ_CONST;
3067a813ed78SPyun YongHyeon 	else
3068a813ed78SPyun YongHyeon 		sc->bge_mi_mode = BGE_MIMODE_BASE;
30697ed3f0f0SPyun YongHyeon 	/* Enable auto polling for BCM570[0-5]. */
30707ed3f0f0SPyun YongHyeon 	if (BGE_IS_5700_FAMILY(sc) || sc->bge_asicrev == BGE_ASICREV_BCM5705)
30717ed3f0f0SPyun YongHyeon 		sc->bge_mi_mode |= BGE_MIMODE_AUTOPOLL;
3072a813ed78SPyun YongHyeon 
3073f681b29aSPyun YongHyeon 	/*
3074d4622124SPyun YongHyeon 	 * All Broadcom controllers have 4GB boundary DMA bug.
3075f681b29aSPyun YongHyeon 	 * Whenever an address crosses a multiple of the 4GB boundary
3076f681b29aSPyun YongHyeon 	 * (including 4GB, 8Gb, 12Gb, etc.) and makes the transition
3077f681b29aSPyun YongHyeon 	 * from 0xX_FFFF_FFFF to 0x(X+1)_0000_0000 an internal DMA
3078f681b29aSPyun YongHyeon 	 * state machine will lockup and cause the device to hang.
3079f681b29aSPyun YongHyeon 	 */
3080f681b29aSPyun YongHyeon 	sc->bge_flags |= BGE_FLAG_4G_BNDRY_BUG;
30814f0794ffSBjoern A. Zeeb 
3082d9820cd8SPyun YongHyeon 	/* BCM5755 or higher and BCM5906 have short DMA bug. */
3083d9820cd8SPyun YongHyeon 	if (BGE_IS_5755_PLUS(sc) || sc->bge_asicrev == BGE_ASICREV_BCM5906)
3084d9820cd8SPyun YongHyeon 		sc->bge_flags |= BGE_FLAG_SHORT_DMA_BUG;
3085d9820cd8SPyun YongHyeon 
3086a7fcfcf3SPyun YongHyeon 	/*
3087a7fcfcf3SPyun YongHyeon 	 * BCM5719 cannot handle DMA requests for DMA segments that
3088a7fcfcf3SPyun YongHyeon 	 * have larger than 4KB in size.  However the maximum DMA
3089a7fcfcf3SPyun YongHyeon 	 * segment size created in DMA tag is 4KB for TSO, so we
3090a7fcfcf3SPyun YongHyeon 	 * wouldn't encounter the issue here.
3091a7fcfcf3SPyun YongHyeon 	 */
3092a7fcfcf3SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5719)
3093a7fcfcf3SPyun YongHyeon 		sc->bge_flags |= BGE_FLAG_4K_RDMA_BUG;
3094a7fcfcf3SPyun YongHyeon 
3095ea9c3a30SPyun YongHyeon 	misccfg = CSR_READ_4(sc, BGE_MISC_CFG) & BGE_MISCCFG_BOARD_ID_MASK;
3096fb772a6cSMarius Strobl 	if (sc->bge_asicrev == BGE_ASICREV_BCM5705) {
30974f0794ffSBjoern A. Zeeb 		if (misccfg == BGE_MISCCFG_BOARD_ID_5788 ||
30984f0794ffSBjoern A. Zeeb 		    misccfg == BGE_MISCCFG_BOARD_ID_5788M)
30994f0794ffSBjoern A. Zeeb 			sc->bge_flags |= BGE_FLAG_5788;
310084ac96f8SPyun YongHyeon 	}
31014f0794ffSBjoern A. Zeeb 
3102fb772a6cSMarius Strobl 	capmask = BMSR_DEFCAPMASK;
3103fb772a6cSMarius Strobl 	if ((sc->bge_asicrev == BGE_ASICREV_BCM5703 &&
3104fb772a6cSMarius Strobl 	    (misccfg == 0x4000 || misccfg == 0x8000)) ||
3105fb772a6cSMarius Strobl 	    (sc->bge_asicrev == BGE_ASICREV_BCM5705 &&
3106fb772a6cSMarius Strobl 	    pci_get_vendor(dev) == BCOM_VENDORID &&
3107fb772a6cSMarius Strobl 	    (pci_get_device(dev) == BCOM_DEVICEID_BCM5901 ||
3108fb772a6cSMarius Strobl 	    pci_get_device(dev) == BCOM_DEVICEID_BCM5901A2 ||
3109fb772a6cSMarius Strobl 	    pci_get_device(dev) == BCOM_DEVICEID_BCM5705F)) ||
3110fb772a6cSMarius Strobl 	    (pci_get_vendor(dev) == BCOM_VENDORID &&
3111fb772a6cSMarius Strobl 	    (pci_get_device(dev) == BCOM_DEVICEID_BCM5751F ||
3112fb772a6cSMarius Strobl 	    pci_get_device(dev) == BCOM_DEVICEID_BCM5753F ||
3113fb772a6cSMarius Strobl 	    pci_get_device(dev) == BCOM_DEVICEID_BCM5787F)) ||
3114fb772a6cSMarius Strobl 	    pci_get_device(dev) == BCOM_DEVICEID_BCM57790 ||
3115fb772a6cSMarius Strobl 	    sc->bge_asicrev == BGE_ASICREV_BCM5906) {
3116fb772a6cSMarius Strobl 		/* These chips are 10/100 only. */
3117fb772a6cSMarius Strobl 		capmask &= ~BMSR_EXTSTAT;
3118fb772a6cSMarius Strobl 	}
3119fb772a6cSMarius Strobl 
3120e53d81eeSPaul Saab 	/*
3121ca3f1187SPyun YongHyeon 	 * Some controllers seem to require a special firmware to use
3122ca3f1187SPyun YongHyeon 	 * TSO. But the firmware is not available to FreeBSD and Linux
3123ca3f1187SPyun YongHyeon 	 * claims that the TSO performed by the firmware is slower than
3124ca3f1187SPyun YongHyeon 	 * hardware based TSO. Moreover the firmware based TSO has one
3125ca3f1187SPyun YongHyeon 	 * known bug which can't handle TSO if ethernet header + IP/TCP
3126ca3f1187SPyun YongHyeon 	 * header is greater than 80 bytes. The workaround for the TSO
3127ca3f1187SPyun YongHyeon 	 * bug exist but it seems it's too expensive than not using
3128ca3f1187SPyun YongHyeon 	 * TSO at all. Some hardwares also have the TSO bug so limit
3129ca3f1187SPyun YongHyeon 	 * the TSO to the controllers that are not affected TSO issues
3130ca3f1187SPyun YongHyeon 	 * (e.g. 5755 or higher).
3131ca3f1187SPyun YongHyeon 	 */
31321108273aSPyun YongHyeon 	if (BGE_IS_5717_PLUS(sc)) {
31331108273aSPyun YongHyeon 		/* BCM5717 requires different TSO configuration. */
31341108273aSPyun YongHyeon 		sc->bge_flags |= BGE_FLAG_TSO3;
3135bbe2ca75SPyun YongHyeon 		if (sc->bge_asicrev == BGE_ASICREV_BCM5719 &&
3136bbe2ca75SPyun YongHyeon 		    sc->bge_chipid == BGE_CHIPID_BCM5719_A0) {
3137bbe2ca75SPyun YongHyeon 			/* TSO on BCM5719 A0 does not work. */
3138bbe2ca75SPyun YongHyeon 			sc->bge_flags &= ~BGE_FLAG_TSO3;
3139bbe2ca75SPyun YongHyeon 		}
31401108273aSPyun YongHyeon 	} else if (BGE_IS_5755_PLUS(sc)) {
31414f4a16e1SPyun YongHyeon 		/*
31424f4a16e1SPyun YongHyeon 		 * BCM5754 and BCM5787 shares the same ASIC id so
31434f4a16e1SPyun YongHyeon 		 * explicit device id check is required.
3144be95548dSPyun YongHyeon 		 * Due to unknown reason TSO does not work on BCM5755M.
31454f4a16e1SPyun YongHyeon 		 */
31464f4a16e1SPyun YongHyeon 		if (pci_get_device(dev) != BCOM_DEVICEID_BCM5754 &&
3147be95548dSPyun YongHyeon 		    pci_get_device(dev) != BCOM_DEVICEID_BCM5754M &&
3148be95548dSPyun YongHyeon 		    pci_get_device(dev) != BCOM_DEVICEID_BCM5755M)
3149ca3f1187SPyun YongHyeon 			sc->bge_flags |= BGE_FLAG_TSO;
31504f4a16e1SPyun YongHyeon 	}
3151ca3f1187SPyun YongHyeon 
3152ca3f1187SPyun YongHyeon 	/*
31536f8718a3SScott Long 	 * Check if this is a PCI-X or PCI Express device.
3154e53d81eeSPaul Saab 	 */
31553b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_EXPRESS, &reg) == 0) {
31564c0da0ffSGleb Smirnoff 		/*
31576f8718a3SScott Long 		 * Found a PCI Express capabilities register, this
31586f8718a3SScott Long 		 * must be a PCI Express device.
31596f8718a3SScott Long 		 */
31606f8718a3SScott Long 		sc->bge_flags |= BGE_FLAG_PCIE;
31610aaf1057SPyun YongHyeon 		sc->bge_expcap = reg;
316248630d79SPyun YongHyeon 		/* Extract supported maximum payload size. */
316348630d79SPyun YongHyeon 		sc->bge_mps = pci_read_config(dev, sc->bge_expcap +
316448630d79SPyun YongHyeon 		    PCIER_DEVICE_CAP, 2);
316548630d79SPyun YongHyeon 		sc->bge_mps = 128 << (sc->bge_mps & PCIEM_CAP_MAX_PAYLOAD);
316650515680SPyun YongHyeon 		if (sc->bge_asicrev == BGE_ASICREV_BCM5719 ||
316750515680SPyun YongHyeon 		    sc->bge_asicrev == BGE_ASICREV_BCM5720)
316848630d79SPyun YongHyeon 			sc->bge_expmrq = 2048;
316948630d79SPyun YongHyeon 		else
317048630d79SPyun YongHyeon 			sc->bge_expmrq = 4096;
317148630d79SPyun YongHyeon 		pci_set_max_read_req(dev, sc->bge_expmrq);
31726f8718a3SScott Long 	} else {
31736f8718a3SScott Long 		/*
31746f8718a3SScott Long 		 * Check if the device is in PCI-X Mode.
31756f8718a3SScott Long 		 * (This bit is not valid on PCI Express controllers.)
31764c0da0ffSGleb Smirnoff 		 */
31773b0a4aefSJohn Baldwin 		if (pci_find_cap(dev, PCIY_PCIX, &reg) == 0)
31780aaf1057SPyun YongHyeon 			sc->bge_pcixcap = reg;
317990447aadSMarius Strobl 		if ((pci_read_config(dev, BGE_PCI_PCISTATE, 4) &
31804c0da0ffSGleb Smirnoff 		    BGE_PCISTATE_PCI_BUSMODE) == 0)
3181652ae483SGleb Smirnoff 			sc->bge_flags |= BGE_FLAG_PCIX;
31826f8718a3SScott Long 	}
31834c0da0ffSGleb Smirnoff 
3184bf6ef57aSJohn Polstra 	/*
3185fd4d32feSPyun YongHyeon 	 * The 40bit DMA bug applies to the 5714/5715 controllers and is
3186fd4d32feSPyun YongHyeon 	 * not actually a MAC controller bug but an issue with the embedded
3187fd4d32feSPyun YongHyeon 	 * PCIe to PCI-X bridge in the device. Use 40bit DMA workaround.
3188fd4d32feSPyun YongHyeon 	 */
3189fd4d32feSPyun YongHyeon 	if (BGE_IS_5714_FAMILY(sc) && (sc->bge_flags & BGE_FLAG_PCIX))
3190fd4d32feSPyun YongHyeon 		sc->bge_flags |= BGE_FLAG_40BIT_BUG;
3191fd4d32feSPyun YongHyeon 	/*
3192062af0b0SPyun YongHyeon 	 * Some PCI-X bridges are known to trigger write reordering to
3193062af0b0SPyun YongHyeon 	 * the mailbox registers. Typical phenomena is watchdog timeouts
3194062af0b0SPyun YongHyeon 	 * caused by out-of-order TX completions.  Enable workaround for
3195062af0b0SPyun YongHyeon 	 * PCI-X devices that live behind these bridges.
3196062af0b0SPyun YongHyeon 	 * Note, PCI-X controllers can run in PCI mode so we can't use
3197062af0b0SPyun YongHyeon 	 * BGE_FLAG_PCIX flag to detect PCI-X controllers.
3198062af0b0SPyun YongHyeon 	 */
3199062af0b0SPyun YongHyeon 	if (sc->bge_pcixcap != 0 && bge_mbox_reorder(sc) != 0)
3200062af0b0SPyun YongHyeon 		sc->bge_flags |= BGE_FLAG_MBOX_REORDER;
3201062af0b0SPyun YongHyeon 	/*
3202bf6ef57aSJohn Polstra 	 * Allocate the interrupt, using MSI if possible.  These devices
3203bf6ef57aSJohn Polstra 	 * support 8 MSI messages, but only the first one is used in
3204bf6ef57aSJohn Polstra 	 * normal operation.
3205bf6ef57aSJohn Polstra 	 */
32060aaf1057SPyun YongHyeon 	rid = 0;
32073b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->bge_dev, PCIY_MSI, &reg) == 0) {
32080aaf1057SPyun YongHyeon 		sc->bge_msicap = reg;
3209bf6ef57aSJohn Polstra 		if (bge_can_use_msi(sc)) {
3210bf6ef57aSJohn Polstra 			msicount = pci_msi_count(dev);
3211bf6ef57aSJohn Polstra 			if (msicount > 1)
3212bf6ef57aSJohn Polstra 				msicount = 1;
3213bf6ef57aSJohn Polstra 		} else
3214bf6ef57aSJohn Polstra 			msicount = 0;
3215bf6ef57aSJohn Polstra 		if (msicount == 1 && pci_alloc_msi(dev, &msicount) == 0) {
3216bf6ef57aSJohn Polstra 			rid = 1;
3217bf6ef57aSJohn Polstra 			sc->bge_flags |= BGE_FLAG_MSI;
32180aaf1057SPyun YongHyeon 		}
32190aaf1057SPyun YongHyeon 	}
3220bf6ef57aSJohn Polstra 
32211108273aSPyun YongHyeon 	/*
32221108273aSPyun YongHyeon 	 * All controllers except BCM5700 supports tagged status but
32231108273aSPyun YongHyeon 	 * we use tagged status only for MSI case on BCM5717. Otherwise
32241108273aSPyun YongHyeon 	 * MSI on BCM5717 does not work.
32251108273aSPyun YongHyeon 	 */
32261108273aSPyun YongHyeon #ifndef DEVICE_POLLING
32271108273aSPyun YongHyeon 	if (sc->bge_flags & BGE_FLAG_MSI && BGE_IS_5717_PLUS(sc))
32281108273aSPyun YongHyeon 		sc->bge_flags |= BGE_FLAG_TAGGED_STATUS;
32291108273aSPyun YongHyeon #endif
32301108273aSPyun YongHyeon 
3231bf6ef57aSJohn Polstra 	sc->bge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
3232bf6ef57aSJohn Polstra 	    RF_SHAREABLE | RF_ACTIVE);
3233bf6ef57aSJohn Polstra 
3234bf6ef57aSJohn Polstra 	if (sc->bge_irq == NULL) {
3235bf6ef57aSJohn Polstra 		device_printf(sc->bge_dev, "couldn't map interrupt\n");
3236bf6ef57aSJohn Polstra 		error = ENXIO;
3237bf6ef57aSJohn Polstra 		goto fail;
3238bf6ef57aSJohn Polstra 	}
3239bf6ef57aSJohn Polstra 
3240ea9c3a30SPyun YongHyeon 	bge_devinfo(sc);
32414f09c4c7SMarius Strobl 
324295d67482SBill Paul 	/* Try to reset the chip. */
32438cb1383cSDoug Ambrisko 	if (bge_reset(sc)) {
32448cb1383cSDoug Ambrisko 		device_printf(sc->bge_dev, "chip reset failed\n");
32458cb1383cSDoug Ambrisko 		error = ENXIO;
32468cb1383cSDoug Ambrisko 		goto fail;
32478cb1383cSDoug Ambrisko 	}
32488cb1383cSDoug Ambrisko 
32498cb1383cSDoug Ambrisko 	sc->bge_asf_mode = 0;
3250888b47f0SPyun YongHyeon 	if (bge_allow_asf && (bge_readmem_ind(sc, BGE_SRAM_DATA_SIG) ==
3251888b47f0SPyun YongHyeon 	    BGE_SRAM_DATA_SIG_MAGIC)) {
3252888b47f0SPyun YongHyeon 		if (bge_readmem_ind(sc, BGE_SRAM_DATA_CFG)
32538cb1383cSDoug Ambrisko 		    & BGE_HWCFG_ASF) {
32548cb1383cSDoug Ambrisko 			sc->bge_asf_mode |= ASF_ENABLE;
32558cb1383cSDoug Ambrisko 			sc->bge_asf_mode |= ASF_STACKUP;
3256d67eba2fSPyun YongHyeon 			if (BGE_IS_575X_PLUS(sc))
32578cb1383cSDoug Ambrisko 				sc->bge_asf_mode |= ASF_NEW_HANDSHAKE;
32588cb1383cSDoug Ambrisko 		}
32598cb1383cSDoug Ambrisko 	}
32608cb1383cSDoug Ambrisko 
32618cb1383cSDoug Ambrisko 	/* Try to reset the chip again the nice way. */
32628cb1383cSDoug Ambrisko 	bge_stop_fw(sc);
32638cb1383cSDoug Ambrisko 	bge_sig_pre_reset(sc, BGE_RESET_STOP);
32648cb1383cSDoug Ambrisko 	if (bge_reset(sc)) {
32658cb1383cSDoug Ambrisko 		device_printf(sc->bge_dev, "chip reset failed\n");
32668cb1383cSDoug Ambrisko 		error = ENXIO;
32678cb1383cSDoug Ambrisko 		goto fail;
32688cb1383cSDoug Ambrisko 	}
32698cb1383cSDoug Ambrisko 
32708cb1383cSDoug Ambrisko 	bge_sig_legacy(sc, BGE_RESET_STOP);
32718cb1383cSDoug Ambrisko 	bge_sig_post_reset(sc, BGE_RESET_STOP);
327295d67482SBill Paul 
327395d67482SBill Paul 	if (bge_chipinit(sc)) {
3274fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "chip initialization failed\n");
327595d67482SBill Paul 		error = ENXIO;
327695d67482SBill Paul 		goto fail;
327795d67482SBill Paul 	}
327895d67482SBill Paul 
327938cc658fSJohn Baldwin 	error = bge_get_eaddr(sc, eaddr);
328038cc658fSJohn Baldwin 	if (error) {
328108013fd3SMarius Strobl 		device_printf(sc->bge_dev,
328208013fd3SMarius Strobl 		    "failed to read station address\n");
328395d67482SBill Paul 		error = ENXIO;
328495d67482SBill Paul 		goto fail;
328595d67482SBill Paul 	}
328695d67482SBill Paul 
3287f41ac2beSBill Paul 	/* 5705 limits RX return ring to 512 entries. */
32881108273aSPyun YongHyeon 	if (BGE_IS_5717_PLUS(sc))
32891108273aSPyun YongHyeon 		sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT;
32901108273aSPyun YongHyeon 	else if (BGE_IS_5705_PLUS(sc))
3291f41ac2beSBill Paul 		sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT_5705;
3292f41ac2beSBill Paul 	else
3293f41ac2beSBill Paul 		sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT;
3294f41ac2beSBill Paul 
32955b610048SPyun YongHyeon 	if (bge_dma_alloc(sc)) {
3296fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev,
3297fe806fdaSPyun YongHyeon 		    "failed to allocate DMA resources\n");
3298f41ac2beSBill Paul 		error = ENXIO;
3299f41ac2beSBill Paul 		goto fail;
3300f41ac2beSBill Paul 	}
3301f41ac2beSBill Paul 
330295d67482SBill Paul 	/* Set default tuneable values. */
330395d67482SBill Paul 	sc->bge_stat_ticks = BGE_TICKS_PER_SEC;
330495d67482SBill Paul 	sc->bge_rx_coal_ticks = 150;
330595d67482SBill Paul 	sc->bge_tx_coal_ticks = 150;
33066f8718a3SScott Long 	sc->bge_rx_max_coal_bds = 10;
33076f8718a3SScott Long 	sc->bge_tx_max_coal_bds = 10;
330895d67482SBill Paul 
330935f945cdSPyun YongHyeon 	/* Initialize checksum features to use. */
331035f945cdSPyun YongHyeon 	sc->bge_csum_features = BGE_CSUM_FEATURES;
331135f945cdSPyun YongHyeon 	if (sc->bge_forced_udpcsum != 0)
331235f945cdSPyun YongHyeon 		sc->bge_csum_features |= CSUM_UDP;
331335f945cdSPyun YongHyeon 
331495d67482SBill Paul 	/* Set up ifnet structure */
3315fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp = if_alloc(IFT_ETHER);
3316fc74a9f9SBrooks Davis 	if (ifp == NULL) {
3317fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "failed to if_alloc()\n");
3318fc74a9f9SBrooks Davis 		error = ENXIO;
3319fc74a9f9SBrooks Davis 		goto fail;
3320fc74a9f9SBrooks Davis 	}
332195d67482SBill Paul 	ifp->if_softc = sc;
33229bf40edeSBrooks Davis 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
332395d67482SBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
332495d67482SBill Paul 	ifp->if_ioctl = bge_ioctl;
332595d67482SBill Paul 	ifp->if_start = bge_start;
332695d67482SBill Paul 	ifp->if_init = bge_init;
33274d665c4dSDag-Erling Smørgrav 	ifp->if_snd.ifq_drv_maxlen = BGE_TX_RING_CNT - 1;
33284d665c4dSDag-Erling Smørgrav 	IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen);
33294d665c4dSDag-Erling Smørgrav 	IFQ_SET_READY(&ifp->if_snd);
333035f945cdSPyun YongHyeon 	ifp->if_hwassist = sc->bge_csum_features;
3331d375e524SGleb Smirnoff 	ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_VLAN_HWTAGGING |
33324e35d186SJung-uk Kim 	    IFCAP_VLAN_MTU;
33331108273aSPyun YongHyeon 	if ((sc->bge_flags & (BGE_FLAG_TSO | BGE_FLAG_TSO3)) != 0) {
3334ca3f1187SPyun YongHyeon 		ifp->if_hwassist |= CSUM_TSO;
333504bde852SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_TSO4 | IFCAP_VLAN_HWTSO;
3336ca3f1187SPyun YongHyeon 	}
33374e35d186SJung-uk Kim #ifdef IFCAP_VLAN_HWCSUM
33384e35d186SJung-uk Kim 	ifp->if_capabilities |= IFCAP_VLAN_HWCSUM;
33394e35d186SJung-uk Kim #endif
334095d67482SBill Paul 	ifp->if_capenable = ifp->if_capabilities;
334175719184SGleb Smirnoff #ifdef DEVICE_POLLING
334275719184SGleb Smirnoff 	ifp->if_capabilities |= IFCAP_POLLING;
334375719184SGleb Smirnoff #endif
334495d67482SBill Paul 
3345a1d52896SBill Paul 	/*
3346d375e524SGleb Smirnoff 	 * 5700 B0 chips do not support checksumming correctly due
3347d375e524SGleb Smirnoff 	 * to hardware bugs.
3348d375e524SGleb Smirnoff 	 */
3349d375e524SGleb Smirnoff 	if (sc->bge_chipid == BGE_CHIPID_BCM5700_B0) {
3350d375e524SGleb Smirnoff 		ifp->if_capabilities &= ~IFCAP_HWCSUM;
33514d3a629cSPyun YongHyeon 		ifp->if_capenable &= ~IFCAP_HWCSUM;
3352d375e524SGleb Smirnoff 		ifp->if_hwassist = 0;
3353d375e524SGleb Smirnoff 	}
3354d375e524SGleb Smirnoff 
3355d375e524SGleb Smirnoff 	/*
3356a1d52896SBill Paul 	 * Figure out what sort of media we have by checking the
335741abcc1bSPaul Saab 	 * hardware config word in the first 32k of NIC internal memory,
335841abcc1bSPaul Saab 	 * or fall back to examining the EEPROM if necessary.
335941abcc1bSPaul Saab 	 * Note: on some BCM5700 cards, this value appears to be unset.
336041abcc1bSPaul Saab 	 * If that's the case, we have to rely on identifying the NIC
336141abcc1bSPaul Saab 	 * by its PCI subsystem ID, as we do below for the SysKonnect
336241abcc1bSPaul Saab 	 * SK-9D41.
3363a1d52896SBill Paul 	 */
3364888b47f0SPyun YongHyeon 	if (bge_readmem_ind(sc, BGE_SRAM_DATA_SIG) == BGE_SRAM_DATA_SIG_MAGIC)
3365888b47f0SPyun YongHyeon 		hwcfg = bge_readmem_ind(sc, BGE_SRAM_DATA_CFG);
33665fea260fSMarius Strobl 	else if ((sc->bge_flags & BGE_FLAG_EADDR) &&
33675fea260fSMarius Strobl 	    (sc->bge_asicrev != BGE_ASICREV_BCM5906)) {
3368f6789fbaSPyun YongHyeon 		if (bge_read_eeprom(sc, (caddr_t)&hwcfg, BGE_EE_HWCFG_OFFSET,
3369f6789fbaSPyun YongHyeon 		    sizeof(hwcfg))) {
3370fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev, "failed to read EEPROM\n");
3371f6789fbaSPyun YongHyeon 			error = ENXIO;
3372f6789fbaSPyun YongHyeon 			goto fail;
3373f6789fbaSPyun YongHyeon 		}
337441abcc1bSPaul Saab 		hwcfg = ntohl(hwcfg);
337541abcc1bSPaul Saab 	}
337641abcc1bSPaul Saab 
337795d67482SBill Paul 	/* The SysKonnect SK-9D41 is a 1000baseSX card. */
3378ea3b4127SPyun YongHyeon 	if ((pci_read_config(dev, BGE_PCI_SUBSYS, 4) >> 16) ==
3379ea3b4127SPyun YongHyeon 	    SK_SUBSYSID_9D41 || (hwcfg & BGE_HWCFG_MEDIA) == BGE_MEDIA_FIBER) {
3380f846d3a2SPyun YongHyeon 		if (BGE_IS_5705_PLUS(sc))
3381ea3b4127SPyun YongHyeon 			sc->bge_flags |= BGE_FLAG_MII_SERDES;
3382ea3b4127SPyun YongHyeon 		else
3383652ae483SGleb Smirnoff 			sc->bge_flags |= BGE_FLAG_TBI;
3384ea3b4127SPyun YongHyeon 	}
338595d67482SBill Paul 
3386652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
33870c8aa4eaSJung-uk Kim 		ifmedia_init(&sc->bge_ifmedia, IFM_IMASK, bge_ifmedia_upd,
33880c8aa4eaSJung-uk Kim 		    bge_ifmedia_sts);
33890c8aa4eaSJung-uk Kim 		ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_1000_SX, 0, NULL);
33906098821cSJung-uk Kim 		ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_1000_SX | IFM_FDX,
33916098821cSJung-uk Kim 		    0, NULL);
339295d67482SBill Paul 		ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_AUTO, 0, NULL);
339395d67482SBill Paul 		ifmedia_set(&sc->bge_ifmedia, IFM_ETHER | IFM_AUTO);
3394da3003f0SBill Paul 		sc->bge_ifmedia.ifm_media = sc->bge_ifmedia.ifm_cur->ifm_media;
339595d67482SBill Paul 	} else {
339695d67482SBill Paul 		/*
33978cb1383cSDoug Ambrisko 		 * Do transceiver setup and tell the firmware the
33988cb1383cSDoug Ambrisko 		 * driver is down so we can try to get access the
33998cb1383cSDoug Ambrisko 		 * probe if ASF is running.  Retry a couple of times
34008cb1383cSDoug Ambrisko 		 * if we get a conflict with the ASF firmware accessing
34018cb1383cSDoug Ambrisko 		 * the PHY.
340295d67482SBill Paul 		 */
34034012d104SMarius Strobl 		trys = 0;
34048cb1383cSDoug Ambrisko 		BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
34058cb1383cSDoug Ambrisko again:
34068cb1383cSDoug Ambrisko 		bge_asf_driver_up(sc);
34078cb1383cSDoug Ambrisko 
3408fb772a6cSMarius Strobl 		error = mii_attach(dev, &sc->bge_miibus, ifp, bge_ifmedia_upd,
3409fb772a6cSMarius Strobl 		    bge_ifmedia_sts, capmask, phy_addr, MII_OFFSET_ANY,
3410fb772a6cSMarius Strobl 		    MIIF_DOPAUSE);
34118e5d93dbSMarius Strobl 		if (error != 0) {
34128cb1383cSDoug Ambrisko 			if (trys++ < 4) {
34138cb1383cSDoug Ambrisko 				device_printf(sc->bge_dev, "Try again\n");
34144e35d186SJung-uk Kim 				bge_miibus_writereg(sc->bge_dev, 1, MII_BMCR,
34154e35d186SJung-uk Kim 				    BMCR_RESET);
34168cb1383cSDoug Ambrisko 				goto again;
34178cb1383cSDoug Ambrisko 			}
34188e5d93dbSMarius Strobl 			device_printf(sc->bge_dev, "attaching PHYs failed\n");
341995d67482SBill Paul 			goto fail;
342095d67482SBill Paul 		}
34218cb1383cSDoug Ambrisko 
34228cb1383cSDoug Ambrisko 		/*
34238cb1383cSDoug Ambrisko 		 * Now tell the firmware we are going up after probing the PHY
34248cb1383cSDoug Ambrisko 		 */
34258cb1383cSDoug Ambrisko 		if (sc->bge_asf_mode & ASF_STACKUP)
34268cb1383cSDoug Ambrisko 			BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
342795d67482SBill Paul 	}
342895d67482SBill Paul 
342995d67482SBill Paul 	/*
3430e255b776SJohn Polstra 	 * When using the BCM5701 in PCI-X mode, data corruption has
3431e255b776SJohn Polstra 	 * been observed in the first few bytes of some received packets.
3432e255b776SJohn Polstra 	 * Aligning the packet buffer in memory eliminates the corruption.
3433e255b776SJohn Polstra 	 * Unfortunately, this misaligns the packet payloads.  On platforms
3434e255b776SJohn Polstra 	 * which do not support unaligned accesses, we will realign the
3435e255b776SJohn Polstra 	 * payloads by copying the received packets.
3436e255b776SJohn Polstra 	 */
3437652ae483SGleb Smirnoff 	if (sc->bge_asicrev == BGE_ASICREV_BCM5701 &&
3438652ae483SGleb Smirnoff 	    sc->bge_flags & BGE_FLAG_PCIX)
3439652ae483SGleb Smirnoff                 sc->bge_flags |= BGE_FLAG_RX_ALIGNBUG;
3440e255b776SJohn Polstra 
3441e255b776SJohn Polstra 	/*
344295d67482SBill Paul 	 * Call MI attach routine.
344395d67482SBill Paul 	 */
3444fc74a9f9SBrooks Davis 	ether_ifattach(ifp, eaddr);
34450f9bd73bSSam Leffler 
344661ccb9daSPyun YongHyeon 	/* Tell upper layer we support long frames. */
344761ccb9daSPyun YongHyeon 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
344861ccb9daSPyun YongHyeon 
34490f9bd73bSSam Leffler 	/*
34500f9bd73bSSam Leffler 	 * Hookup IRQ last.
34510f9bd73bSSam Leffler 	 */
3452dfe0df9aSPyun YongHyeon 	if (BGE_IS_5755_PLUS(sc) && sc->bge_flags & BGE_FLAG_MSI) {
3453dfe0df9aSPyun YongHyeon 		/* Take advantage of single-shot MSI. */
34547e6acdf1SPyun YongHyeon 		CSR_WRITE_4(sc, BGE_MSI_MODE, CSR_READ_4(sc, BGE_MSI_MODE) &
34557e6acdf1SPyun YongHyeon 		    ~BGE_MSIMODE_ONE_SHOT_DISABLE);
3456dfe0df9aSPyun YongHyeon 		sc->bge_tq = taskqueue_create_fast("bge_taskq", M_WAITOK,
3457dfe0df9aSPyun YongHyeon 		    taskqueue_thread_enqueue, &sc->bge_tq);
3458dfe0df9aSPyun YongHyeon 		if (sc->bge_tq == NULL) {
3459dfe0df9aSPyun YongHyeon 			device_printf(dev, "could not create taskqueue.\n");
3460dfe0df9aSPyun YongHyeon 			ether_ifdetach(ifp);
3461e010b055SPyun YongHyeon 			error = ENOMEM;
3462dfe0df9aSPyun YongHyeon 			goto fail;
3463dfe0df9aSPyun YongHyeon 		}
3464dfe0df9aSPyun YongHyeon 		taskqueue_start_threads(&sc->bge_tq, 1, PI_NET, "%s taskq",
3465dfe0df9aSPyun YongHyeon 		    device_get_nameunit(sc->bge_dev));
3466dfe0df9aSPyun YongHyeon 		error = bus_setup_intr(dev, sc->bge_irq,
3467dfe0df9aSPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, bge_msi_intr, NULL, sc,
3468dfe0df9aSPyun YongHyeon 		    &sc->bge_intrhand);
3469dfe0df9aSPyun YongHyeon 	} else
3470dfe0df9aSPyun YongHyeon 		error = bus_setup_intr(dev, sc->bge_irq,
3471dfe0df9aSPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, NULL, bge_intr, sc,
3472dfe0df9aSPyun YongHyeon 		    &sc->bge_intrhand);
34730f9bd73bSSam Leffler 
34740f9bd73bSSam Leffler 	if (error) {
3475e010b055SPyun YongHyeon 		ether_ifdetach(ifp);
3476fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "couldn't set up irq\n");
34770f9bd73bSSam Leffler 	}
347895d67482SBill Paul 
347995d67482SBill Paul fail:
3480e010b055SPyun YongHyeon 	if (error)
3481e010b055SPyun YongHyeon 		bge_detach(dev);
348295d67482SBill Paul 	return (error);
348395d67482SBill Paul }
348495d67482SBill Paul 
348595d67482SBill Paul static int
34863f74909aSGleb Smirnoff bge_detach(device_t dev)
348795d67482SBill Paul {
348895d67482SBill Paul 	struct bge_softc *sc;
348995d67482SBill Paul 	struct ifnet *ifp;
349095d67482SBill Paul 
349195d67482SBill Paul 	sc = device_get_softc(dev);
3492fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
349395d67482SBill Paul 
349475719184SGleb Smirnoff #ifdef DEVICE_POLLING
349575719184SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING)
349675719184SGleb Smirnoff 		ether_poll_deregister(ifp);
349775719184SGleb Smirnoff #endif
349875719184SGleb Smirnoff 
3499e010b055SPyun YongHyeon 	if (device_is_attached(dev)) {
3500e010b055SPyun YongHyeon 		ether_ifdetach(ifp);
35010f9bd73bSSam Leffler 		BGE_LOCK(sc);
350295d67482SBill Paul 		bge_stop(sc);
35030f9bd73bSSam Leffler 		BGE_UNLOCK(sc);
35045dda8085SOleg Bulyzhin 		callout_drain(&sc->bge_stat_ch);
3505e010b055SPyun YongHyeon 	}
35065dda8085SOleg Bulyzhin 
3507dfe0df9aSPyun YongHyeon 	if (sc->bge_tq)
3508dfe0df9aSPyun YongHyeon 		taskqueue_drain(sc->bge_tq, &sc->bge_intr_task);
350995d67482SBill Paul 
3510652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
351195d67482SBill Paul 		ifmedia_removeall(&sc->bge_ifmedia);
351295d67482SBill Paul 	} else {
351395d67482SBill Paul 		bus_generic_detach(dev);
351495d67482SBill Paul 		device_delete_child(dev, sc->bge_miibus);
351595d67482SBill Paul 	}
351695d67482SBill Paul 
351795d67482SBill Paul 	bge_release_resources(sc);
351895d67482SBill Paul 
351995d67482SBill Paul 	return (0);
352095d67482SBill Paul }
352195d67482SBill Paul 
352295d67482SBill Paul static void
35233f74909aSGleb Smirnoff bge_release_resources(struct bge_softc *sc)
352495d67482SBill Paul {
352595d67482SBill Paul 	device_t dev;
352695d67482SBill Paul 
352795d67482SBill Paul 	dev = sc->bge_dev;
352895d67482SBill Paul 
3529dfe0df9aSPyun YongHyeon 	if (sc->bge_tq != NULL)
3530dfe0df9aSPyun YongHyeon 		taskqueue_free(sc->bge_tq);
3531dfe0df9aSPyun YongHyeon 
353295d67482SBill Paul 	if (sc->bge_intrhand != NULL)
353395d67482SBill Paul 		bus_teardown_intr(dev, sc->bge_irq, sc->bge_intrhand);
353495d67482SBill Paul 
353595d67482SBill Paul 	if (sc->bge_irq != NULL)
3536724bd939SJohn Polstra 		bus_release_resource(dev, SYS_RES_IRQ,
3537724bd939SJohn Polstra 		    sc->bge_flags & BGE_FLAG_MSI ? 1 : 0, sc->bge_irq);
3538724bd939SJohn Polstra 
3539724bd939SJohn Polstra 	if (sc->bge_flags & BGE_FLAG_MSI)
3540724bd939SJohn Polstra 		pci_release_msi(dev);
354195d67482SBill Paul 
354295d67482SBill Paul 	if (sc->bge_res != NULL)
354395d67482SBill Paul 		bus_release_resource(dev, SYS_RES_MEMORY,
3544736b9319SPyun YongHyeon 		    PCIR_BAR(0), sc->bge_res);
354595d67482SBill Paul 
3546ad61f896SRuslan Ermilov 	if (sc->bge_ifp != NULL)
3547ad61f896SRuslan Ermilov 		if_free(sc->bge_ifp);
3548ad61f896SRuslan Ermilov 
3549f41ac2beSBill Paul 	bge_dma_free(sc);
355095d67482SBill Paul 
35510f9bd73bSSam Leffler 	if (mtx_initialized(&sc->bge_mtx))	/* XXX */
35520f9bd73bSSam Leffler 		BGE_LOCK_DESTROY(sc);
355395d67482SBill Paul }
355495d67482SBill Paul 
35558cb1383cSDoug Ambrisko static int
35563f74909aSGleb Smirnoff bge_reset(struct bge_softc *sc)
355795d67482SBill Paul {
355895d67482SBill Paul 	device_t dev;
3559*cc085b36SPyun YongHyeon 	uint32_t cachesize, command, mac_mode, mac_mode_mask, reset, val;
35606f8718a3SScott Long 	void (*write_op)(struct bge_softc *, int, int);
35610aaf1057SPyun YongHyeon 	uint16_t devctl;
35625fea260fSMarius Strobl 	int i;
356395d67482SBill Paul 
356495d67482SBill Paul 	dev = sc->bge_dev;
356595d67482SBill Paul 
3566*cc085b36SPyun YongHyeon 	mac_mode_mask = BGE_MACMODE_HALF_DUPLEX | BGE_MACMODE_PORTMODE;
3567*cc085b36SPyun YongHyeon 	mac_mode = CSR_READ_4(sc, BGE_MAC_MODE) & mac_mode_mask;
3568*cc085b36SPyun YongHyeon 
356938cc658fSJohn Baldwin 	if (BGE_IS_575X_PLUS(sc) && !BGE_IS_5714_FAMILY(sc) &&
357038cc658fSJohn Baldwin 	    (sc->bge_asicrev != BGE_ASICREV_BCM5906)) {
35716f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_PCIE)
35726f8718a3SScott Long 			write_op = bge_writemem_direct;
35736f8718a3SScott Long 		else
35746f8718a3SScott Long 			write_op = bge_writemem_ind;
35759ba784dbSScott Long 	} else
35766f8718a3SScott Long 		write_op = bge_writereg_ind;
35776f8718a3SScott Long 
357895d67482SBill Paul 	/* Save some important PCI state. */
357995d67482SBill Paul 	cachesize = pci_read_config(dev, BGE_PCI_CACHESZ, 4);
358095d67482SBill Paul 	command = pci_read_config(dev, BGE_PCI_CMD, 4);
358195d67482SBill Paul 
358295d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MISC_CTL,
358395d67482SBill Paul 	    BGE_PCIMISCCTL_INDIRECT_ACCESS | BGE_PCIMISCCTL_MASK_PCI_INTR |
3584e907febfSPyun YongHyeon 	    BGE_HIF_SWAP_OPTIONS | BGE_PCIMISCCTL_PCISTATE_RW, 4);
358595d67482SBill Paul 
35866f8718a3SScott Long 	/* Disable fastboot on controllers that support it. */
35876f8718a3SScott Long 	if (sc->bge_asicrev == BGE_ASICREV_BCM5752 ||
3588a5779553SStanislav Sedov 	    BGE_IS_5755_PLUS(sc)) {
35896f8718a3SScott Long 		if (bootverbose)
3590333704a3SPyun YongHyeon 			device_printf(dev, "Disabling fastboot\n");
35916f8718a3SScott Long 		CSR_WRITE_4(sc, BGE_FASTBOOT_PC, 0x0);
35926f8718a3SScott Long 	}
35936f8718a3SScott Long 
35946f8718a3SScott Long 	/*
35956f8718a3SScott Long 	 * Write the magic number to SRAM at offset 0xB50.
35966f8718a3SScott Long 	 * When firmware finishes its initialization it will
3597888b47f0SPyun YongHyeon 	 * write ~BGE_SRAM_FW_MB_MAGIC to the same location.
35986f8718a3SScott Long 	 */
3599888b47f0SPyun YongHyeon 	bge_writemem_ind(sc, BGE_SRAM_FW_MB, BGE_SRAM_FW_MB_MAGIC);
36006f8718a3SScott Long 
36010c8aa4eaSJung-uk Kim 	reset = BGE_MISCCFG_RESET_CORE_CLOCKS | BGE_32BITTIME_66MHZ;
3602e53d81eeSPaul Saab 
3603e53d81eeSPaul Saab 	/* XXX: Broadcom Linux driver. */
3604652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_PCIE) {
3605ad49eccfSPyun YongHyeon 		if (sc->bge_asicrev != BGE_ASICREV_BCM5785 &&
3606ad49eccfSPyun YongHyeon 		    (sc->bge_flags & BGE_FLAG_5717_PLUS) == 0) {
36070c8aa4eaSJung-uk Kim 			if (CSR_READ_4(sc, 0x7E2C) == 0x60)	/* PCIE 1.0 */
36080c8aa4eaSJung-uk Kim 				CSR_WRITE_4(sc, 0x7E2C, 0x20);
3609ad49eccfSPyun YongHyeon 		}
3610e53d81eeSPaul Saab 		if (sc->bge_chipid != BGE_CHIPID_BCM5750_A0) {
3611e53d81eeSPaul Saab 			/* Prevent PCIE link training during global reset */
36120c8aa4eaSJung-uk Kim 			CSR_WRITE_4(sc, BGE_MISC_CFG, 1 << 29);
36130c8aa4eaSJung-uk Kim 			reset |= 1 << 29;
3614e53d81eeSPaul Saab 		}
3615e53d81eeSPaul Saab 	}
3616e53d81eeSPaul Saab 
3617df4db538SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906) {
3618df4db538SPyun YongHyeon 		val = CSR_READ_4(sc, BGE_VCPU_STATUS);
3619df4db538SPyun YongHyeon 		CSR_WRITE_4(sc, BGE_VCPU_STATUS,
3620df4db538SPyun YongHyeon 		    val | BGE_VCPU_STATUS_DRV_RESET);
3621df4db538SPyun YongHyeon 		val = CSR_READ_4(sc, BGE_VCPU_EXT_CTRL);
3622df4db538SPyun YongHyeon 		CSR_WRITE_4(sc, BGE_VCPU_EXT_CTRL,
3623df4db538SPyun YongHyeon 		    val & ~BGE_VCPU_EXT_CTRL_HALT_CPU);
3624df4db538SPyun YongHyeon 	}
3625df4db538SPyun YongHyeon 
362621c9e407SDavid Christensen 	/*
36276f8718a3SScott Long 	 * Set GPHY Power Down Override to leave GPHY
36286f8718a3SScott Long 	 * powered up in D0 uninitialized.
36296f8718a3SScott Long 	 */
36305512ca01SPyun YongHyeon 	if (BGE_IS_5705_PLUS(sc) &&
36315512ca01SPyun YongHyeon 	    (sc->bge_flags & BGE_FLAG_CPMU_PRESENT) == 0)
3632caf088fcSPyun YongHyeon 		reset |= BGE_MISCCFG_GPHY_PD_OVERRIDE;
36336f8718a3SScott Long 
363495d67482SBill Paul 	/* Issue global reset */
36356f8718a3SScott Long 	write_op(sc, BGE_MISC_CFG, reset);
363695d67482SBill Paul 
3637*cc085b36SPyun YongHyeon 	if (sc->bge_flags & BGE_FLAG_PCIE)
3638*cc085b36SPyun YongHyeon 		DELAY(100 * 1000);
3639*cc085b36SPyun YongHyeon 	else
364095d67482SBill Paul 		DELAY(1000);
364195d67482SBill Paul 
3642e53d81eeSPaul Saab 	/* XXX: Broadcom Linux driver. */
3643652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_PCIE) {
3644e53d81eeSPaul Saab 		if (sc->bge_chipid == BGE_CHIPID_BCM5750_A0) {
3645e53d81eeSPaul Saab 			DELAY(500000); /* wait for link training to complete */
36465fea260fSMarius Strobl 			val = pci_read_config(dev, 0xC4, 4);
36475fea260fSMarius Strobl 			pci_write_config(dev, 0xC4, val | (1 << 15), 4);
3648e53d81eeSPaul Saab 		}
36490aaf1057SPyun YongHyeon 		devctl = pci_read_config(dev,
3650389c8bd5SGavin Atkinson 		    sc->bge_expcap + PCIER_DEVICE_CTL, 2);
36510aaf1057SPyun YongHyeon 		/* Clear enable no snoop and disable relaxed ordering. */
3652389c8bd5SGavin Atkinson 		devctl &= ~(PCIEM_CTL_RELAXED_ORD_ENABLE |
3653389c8bd5SGavin Atkinson 		    PCIEM_CTL_NOSNOOP_ENABLE);
3654389c8bd5SGavin Atkinson 		pci_write_config(dev, sc->bge_expcap + PCIER_DEVICE_CTL,
36550aaf1057SPyun YongHyeon 		    devctl, 2);
365648630d79SPyun YongHyeon 		pci_set_max_read_req(dev, sc->bge_expmrq);
36570aaf1057SPyun YongHyeon 		/* Clear error status. */
3658389c8bd5SGavin Atkinson 		pci_write_config(dev, sc->bge_expcap + PCIER_DEVICE_STA,
3659389c8bd5SGavin Atkinson 		    PCIEM_STA_CORRECTABLE_ERROR |
3660389c8bd5SGavin Atkinson 		    PCIEM_STA_NON_FATAL_ERROR | PCIEM_STA_FATAL_ERROR |
3661389c8bd5SGavin Atkinson 		    PCIEM_STA_UNSUPPORTED_REQ, 2);
3662e53d81eeSPaul Saab 	}
3663e53d81eeSPaul Saab 
36643f74909aSGleb Smirnoff 	/* Reset some of the PCI state that got zapped by reset. */
366595d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MISC_CTL,
366695d67482SBill Paul 	    BGE_PCIMISCCTL_INDIRECT_ACCESS | BGE_PCIMISCCTL_MASK_PCI_INTR |
3667e907febfSPyun YongHyeon 	    BGE_HIF_SWAP_OPTIONS | BGE_PCIMISCCTL_PCISTATE_RW, 4);
3668*cc085b36SPyun YongHyeon 	val = BGE_PCISTATE_ROM_ENABLE | BGE_PCISTATE_ROM_RETRY_ENABLE;
3669*cc085b36SPyun YongHyeon 	if (sc->bge_chipid == BGE_CHIPID_BCM5704_A0 &&
3670*cc085b36SPyun YongHyeon 	    (sc->bge_flags & BGE_FLAG_PCIX) != 0)
3671*cc085b36SPyun YongHyeon 		val |= BGE_PCISTATE_RETRY_SAME_DMA;
3672*cc085b36SPyun YongHyeon 	pci_write_config(dev, BGE_PCI_PCISTATE, val, 4);
367395d67482SBill Paul 	pci_write_config(dev, BGE_PCI_CACHESZ, cachesize, 4);
367495d67482SBill Paul 	pci_write_config(dev, BGE_PCI_CMD, command, 4);
3675cbb2b2feSPyun YongHyeon 	/*
3676cbb2b2feSPyun YongHyeon 	 * Disable PCI-X relaxed ordering to ensure status block update
3677fa8b4d63SPyun YongHyeon 	 * comes first then packet buffer DMA. Otherwise driver may
3678cbb2b2feSPyun YongHyeon 	 * read stale status block.
3679cbb2b2feSPyun YongHyeon 	 */
3680cbb2b2feSPyun YongHyeon 	if (sc->bge_flags & BGE_FLAG_PCIX) {
3681cbb2b2feSPyun YongHyeon 		devctl = pci_read_config(dev,
3682cbb2b2feSPyun YongHyeon 		    sc->bge_pcixcap + PCIXR_COMMAND, 2);
3683cbb2b2feSPyun YongHyeon 		devctl &= ~PCIXM_COMMAND_ERO;
3684cbb2b2feSPyun YongHyeon 		if (sc->bge_asicrev == BGE_ASICREV_BCM5703) {
3685cbb2b2feSPyun YongHyeon 			devctl &= ~PCIXM_COMMAND_MAX_READ;
3686cbb2b2feSPyun YongHyeon 			devctl |= PCIXM_COMMAND_MAX_READ_2048;
3687cbb2b2feSPyun YongHyeon 		} else if (sc->bge_asicrev == BGE_ASICREV_BCM5704) {
3688cbb2b2feSPyun YongHyeon 			devctl &= ~(PCIXM_COMMAND_MAX_SPLITS |
3689cbb2b2feSPyun YongHyeon 			    PCIXM_COMMAND_MAX_READ);
3690cbb2b2feSPyun YongHyeon 			devctl |= PCIXM_COMMAND_MAX_READ_2048;
3691cbb2b2feSPyun YongHyeon 		}
3692cbb2b2feSPyun YongHyeon 		pci_write_config(dev, sc->bge_pcixcap + PCIXR_COMMAND,
3693cbb2b2feSPyun YongHyeon 		    devctl, 2);
3694cbb2b2feSPyun YongHyeon 	}
369522a4ecedSMarius Strobl 	/* Re-enable MSI, if necessary, and enable the memory arbiter. */
36964c0da0ffSGleb Smirnoff 	if (BGE_IS_5714_FAMILY(sc)) {
3697bf6ef57aSJohn Polstra 		/* This chip disables MSI on reset. */
3698bf6ef57aSJohn Polstra 		if (sc->bge_flags & BGE_FLAG_MSI) {
36990aaf1057SPyun YongHyeon 			val = pci_read_config(dev,
37000aaf1057SPyun YongHyeon 			    sc->bge_msicap + PCIR_MSI_CTRL, 2);
37010aaf1057SPyun YongHyeon 			pci_write_config(dev,
37020aaf1057SPyun YongHyeon 			    sc->bge_msicap + PCIR_MSI_CTRL,
3703bf6ef57aSJohn Polstra 			    val | PCIM_MSICTRL_MSI_ENABLE, 2);
3704bf6ef57aSJohn Polstra 			val = CSR_READ_4(sc, BGE_MSI_MODE);
3705bf6ef57aSJohn Polstra 			CSR_WRITE_4(sc, BGE_MSI_MODE,
3706bf6ef57aSJohn Polstra 			    val | BGE_MSIMODE_ENABLE);
3707bf6ef57aSJohn Polstra 		}
37084c0da0ffSGleb Smirnoff 		val = CSR_READ_4(sc, BGE_MARB_MODE);
37094c0da0ffSGleb Smirnoff 		CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE | val);
37104c0da0ffSGleb Smirnoff 	} else
3711a7b0c314SPaul Saab 		CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE);
3712a7b0c314SPaul Saab 
3713*cc085b36SPyun YongHyeon 	/* Fix up byte swapping. */
3714*cc085b36SPyun YongHyeon 	CSR_WRITE_4(sc, BGE_MODE_CTL, bge_dma_swap_options(sc));
3715*cc085b36SPyun YongHyeon 
3716*cc085b36SPyun YongHyeon 	val = CSR_READ_4(sc, BGE_MAC_MODE);
3717*cc085b36SPyun YongHyeon 	val = (val & ~mac_mode_mask) | mac_mode;
3718*cc085b36SPyun YongHyeon 	CSR_WRITE_4(sc, BGE_MAC_MODE, val);
3719*cc085b36SPyun YongHyeon 	DELAY(40);
3720*cc085b36SPyun YongHyeon 
372138cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906) {
372238cc658fSJohn Baldwin 		for (i = 0; i < BGE_TIMEOUT; i++) {
372338cc658fSJohn Baldwin 			val = CSR_READ_4(sc, BGE_VCPU_STATUS);
372438cc658fSJohn Baldwin 			if (val & BGE_VCPU_STATUS_INIT_DONE)
372538cc658fSJohn Baldwin 				break;
372638cc658fSJohn Baldwin 			DELAY(100);
372738cc658fSJohn Baldwin 		}
372838cc658fSJohn Baldwin 		if (i == BGE_TIMEOUT) {
3729333704a3SPyun YongHyeon 			device_printf(dev, "reset timed out\n");
373038cc658fSJohn Baldwin 			return (1);
373138cc658fSJohn Baldwin 		}
373238cc658fSJohn Baldwin 	} else {
373395d67482SBill Paul 		/*
37346f8718a3SScott Long 		 * Poll until we see the 1's complement of the magic number.
373508013fd3SMarius Strobl 		 * This indicates that the firmware initialization is complete.
37365fea260fSMarius Strobl 		 * We expect this to fail if no chip containing the Ethernet
37375fea260fSMarius Strobl 		 * address is fitted though.
373895d67482SBill Paul 		 */
373995d67482SBill Paul 		for (i = 0; i < BGE_TIMEOUT; i++) {
3740d5d23857SJung-uk Kim 			DELAY(10);
3741888b47f0SPyun YongHyeon 			val = bge_readmem_ind(sc, BGE_SRAM_FW_MB);
3742888b47f0SPyun YongHyeon 			if (val == ~BGE_SRAM_FW_MB_MAGIC)
374395d67482SBill Paul 				break;
374495d67482SBill Paul 		}
374595d67482SBill Paul 
37465fea260fSMarius Strobl 		if ((sc->bge_flags & BGE_FLAG_EADDR) && i == BGE_TIMEOUT)
3747333704a3SPyun YongHyeon 			device_printf(dev,
3748333704a3SPyun YongHyeon 			    "firmware handshake timed out, found 0x%08x\n",
3749333704a3SPyun YongHyeon 			    val);
3750b4a256acSPyun YongHyeon 		/* BCM57765 A0 needs additional time before accessing. */
3751b4a256acSPyun YongHyeon 		if (sc->bge_chipid == BGE_CHIPID_BCM57765_A0)
3752b4a256acSPyun YongHyeon 			DELAY(10 * 1000);	/* XXX */
375338cc658fSJohn Baldwin 	}
375495d67482SBill Paul 
375595d67482SBill Paul 	/*
3756da3003f0SBill Paul 	 * The 5704 in TBI mode apparently needs some special
3757da3003f0SBill Paul 	 * adjustment to insure the SERDES drive level is set
3758da3003f0SBill Paul 	 * to 1.2V.
3759da3003f0SBill Paul 	 */
3760652ae483SGleb Smirnoff 	if (sc->bge_asicrev == BGE_ASICREV_BCM5704 &&
3761652ae483SGleb Smirnoff 	    sc->bge_flags & BGE_FLAG_TBI) {
37625fea260fSMarius Strobl 		val = CSR_READ_4(sc, BGE_SERDES_CFG);
37635fea260fSMarius Strobl 		val = (val & ~0xFFF) | 0x880;
37645fea260fSMarius Strobl 		CSR_WRITE_4(sc, BGE_SERDES_CFG, val);
3765da3003f0SBill Paul 	}
3766da3003f0SBill Paul 
3767e53d81eeSPaul Saab 	/* XXX: Broadcom Linux driver. */
3768652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_PCIE &&
3769b4a256acSPyun YongHyeon 	    !BGE_IS_5717_PLUS(sc) &&
3770a5ad2f15SPyun YongHyeon 	    sc->bge_chipid != BGE_CHIPID_BCM5750_A0 &&
3771a5ad2f15SPyun YongHyeon 	    sc->bge_asicrev != BGE_ASICREV_BCM5785) {
3772a5ad2f15SPyun YongHyeon 		/* Enable Data FIFO protection. */
37735fea260fSMarius Strobl 		val = CSR_READ_4(sc, 0x7C00);
37745fea260fSMarius Strobl 		CSR_WRITE_4(sc, 0x7C00, val | (1 << 25));
3775e53d81eeSPaul Saab 	}
37768cb1383cSDoug Ambrisko 
377750515680SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5720)
377850515680SPyun YongHyeon 		BGE_CLRBIT(sc, BGE_CPMU_CLCK_ORIDE,
377950515680SPyun YongHyeon 		    CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
378050515680SPyun YongHyeon 
37818cb1383cSDoug Ambrisko 	return (0);
378295d67482SBill Paul }
378395d67482SBill Paul 
3784e0b7b101SPyun YongHyeon static __inline void
3785e0b7b101SPyun YongHyeon bge_rxreuse_std(struct bge_softc *sc, int i)
3786e0b7b101SPyun YongHyeon {
3787e0b7b101SPyun YongHyeon 	struct bge_rx_bd *r;
3788e0b7b101SPyun YongHyeon 
3789e0b7b101SPyun YongHyeon 	r = &sc->bge_ldata.bge_rx_std_ring[sc->bge_std];
3790e0b7b101SPyun YongHyeon 	r->bge_flags = BGE_RXBDFLAG_END;
3791e0b7b101SPyun YongHyeon 	r->bge_len = sc->bge_cdata.bge_rx_std_seglen[i];
3792e0b7b101SPyun YongHyeon 	r->bge_idx = i;
3793e0b7b101SPyun YongHyeon 	BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT);
3794e0b7b101SPyun YongHyeon }
3795e0b7b101SPyun YongHyeon 
3796e0b7b101SPyun YongHyeon static __inline void
3797e0b7b101SPyun YongHyeon bge_rxreuse_jumbo(struct bge_softc *sc, int i)
3798e0b7b101SPyun YongHyeon {
3799e0b7b101SPyun YongHyeon 	struct bge_extrx_bd *r;
3800e0b7b101SPyun YongHyeon 
3801e0b7b101SPyun YongHyeon 	r = &sc->bge_ldata.bge_rx_jumbo_ring[sc->bge_jumbo];
3802e0b7b101SPyun YongHyeon 	r->bge_flags = BGE_RXBDFLAG_JUMBO_RING | BGE_RXBDFLAG_END;
3803e0b7b101SPyun YongHyeon 	r->bge_len0 = sc->bge_cdata.bge_rx_jumbo_seglen[i][0];
3804e0b7b101SPyun YongHyeon 	r->bge_len1 = sc->bge_cdata.bge_rx_jumbo_seglen[i][1];
3805e0b7b101SPyun YongHyeon 	r->bge_len2 = sc->bge_cdata.bge_rx_jumbo_seglen[i][2];
3806e0b7b101SPyun YongHyeon 	r->bge_len3 = sc->bge_cdata.bge_rx_jumbo_seglen[i][3];
3807e0b7b101SPyun YongHyeon 	r->bge_idx = i;
3808e0b7b101SPyun YongHyeon 	BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT);
3809e0b7b101SPyun YongHyeon }
3810e0b7b101SPyun YongHyeon 
381195d67482SBill Paul /*
381295d67482SBill Paul  * Frame reception handling. This is called if there's a frame
381395d67482SBill Paul  * on the receive return list.
381495d67482SBill Paul  *
381595d67482SBill Paul  * Note: we have to be able to handle two possibilities here:
38161be6acb7SGleb Smirnoff  * 1) the frame is from the jumbo receive ring
381795d67482SBill Paul  * 2) the frame is from the standard receive ring
381895d67482SBill Paul  */
381995d67482SBill Paul 
38201abcdbd1SAttilio Rao static int
3821dfe0df9aSPyun YongHyeon bge_rxeof(struct bge_softc *sc, uint16_t rx_prod, int holdlck)
382295d67482SBill Paul {
382395d67482SBill Paul 	struct ifnet *ifp;
38241abcdbd1SAttilio Rao 	int rx_npkts = 0, stdcnt = 0, jumbocnt = 0;
3825b9c05fa5SPyun YongHyeon 	uint16_t rx_cons;
382695d67482SBill Paul 
38277f21e273SStanislav Sedov 	rx_cons = sc->bge_rx_saved_considx;
38280f9bd73bSSam Leffler 
38293f74909aSGleb Smirnoff 	/* Nothing to do. */
38307f21e273SStanislav Sedov 	if (rx_cons == rx_prod)
38311abcdbd1SAttilio Rao 		return (rx_npkts);
3832cfcb5025SOleg Bulyzhin 
3833fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
383495d67482SBill Paul 
3835f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag,
3836e65bed95SPyun YongHyeon 	    sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_POSTREAD);
3837f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
383815eda801SStanislav Sedov 	    sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_POSTWRITE);
3839f5459d4cSPyun YongHyeon 	if (BGE_IS_JUMBO_CAPABLE(sc) &&
3840f5459d4cSPyun YongHyeon 	    ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN + ETHER_VLAN_ENCAP_LEN >
3841c215fd77SPyun YongHyeon 	    (MCLBYTES - ETHER_ALIGN))
3842f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
384315eda801SStanislav Sedov 		    sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_POSTWRITE);
3844f41ac2beSBill Paul 
38457f21e273SStanislav Sedov 	while (rx_cons != rx_prod) {
384695d67482SBill Paul 		struct bge_rx_bd	*cur_rx;
38473f74909aSGleb Smirnoff 		uint32_t		rxidx;
384895d67482SBill Paul 		struct mbuf		*m = NULL;
38493f74909aSGleb Smirnoff 		uint16_t		vlan_tag = 0;
385095d67482SBill Paul 		int			have_tag = 0;
385195d67482SBill Paul 
385275719184SGleb Smirnoff #ifdef DEVICE_POLLING
385375719184SGleb Smirnoff 		if (ifp->if_capenable & IFCAP_POLLING) {
385475719184SGleb Smirnoff 			if (sc->rxcycles <= 0)
385575719184SGleb Smirnoff 				break;
385675719184SGleb Smirnoff 			sc->rxcycles--;
385775719184SGleb Smirnoff 		}
385875719184SGleb Smirnoff #endif
385975719184SGleb Smirnoff 
38607f21e273SStanislav Sedov 		cur_rx = &sc->bge_ldata.bge_rx_return_ring[rx_cons];
386195d67482SBill Paul 
386295d67482SBill Paul 		rxidx = cur_rx->bge_idx;
38637f21e273SStanislav Sedov 		BGE_INC(rx_cons, sc->bge_return_ring_cnt);
386495d67482SBill Paul 
3865cb2eacc7SYaroslav Tykhiy 		if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING &&
3866cb2eacc7SYaroslav Tykhiy 		    cur_rx->bge_flags & BGE_RXBDFLAG_VLAN_TAG) {
386795d67482SBill Paul 			have_tag = 1;
386895d67482SBill Paul 			vlan_tag = cur_rx->bge_vlan_tag;
386995d67482SBill Paul 		}
387095d67482SBill Paul 
387195d67482SBill Paul 		if (cur_rx->bge_flags & BGE_RXBDFLAG_JUMBO_RING) {
387295d67482SBill Paul 			jumbocnt++;
3873943787f3SPyun YongHyeon 			m = sc->bge_cdata.bge_rx_jumbo_chain[rxidx];
387495d67482SBill Paul 			if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) {
3875e0b7b101SPyun YongHyeon 				bge_rxreuse_jumbo(sc, rxidx);
387695d67482SBill Paul 				continue;
387795d67482SBill Paul 			}
3878943787f3SPyun YongHyeon 			if (bge_newbuf_jumbo(sc, rxidx) != 0) {
3879e0b7b101SPyun YongHyeon 				bge_rxreuse_jumbo(sc, rxidx);
3880943787f3SPyun YongHyeon 				ifp->if_iqdrops++;
388195d67482SBill Paul 				continue;
388295d67482SBill Paul 			}
388303e78bd0SPyun YongHyeon 			BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT);
388495d67482SBill Paul 		} else {
388595d67482SBill Paul 			stdcnt++;
3886e0b7b101SPyun YongHyeon 			m = sc->bge_cdata.bge_rx_std_chain[rxidx];
388795d67482SBill Paul 			if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) {
3888e0b7b101SPyun YongHyeon 				bge_rxreuse_std(sc, rxidx);
388995d67482SBill Paul 				continue;
389095d67482SBill Paul 			}
3891943787f3SPyun YongHyeon 			if (bge_newbuf_std(sc, rxidx) != 0) {
3892e0b7b101SPyun YongHyeon 				bge_rxreuse_std(sc, rxidx);
3893943787f3SPyun YongHyeon 				ifp->if_iqdrops++;
389495d67482SBill Paul 				continue;
389595d67482SBill Paul 			}
389603e78bd0SPyun YongHyeon 			BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT);
389795d67482SBill Paul 		}
389895d67482SBill Paul 
389995d67482SBill Paul 		ifp->if_ipackets++;
3900e65bed95SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
3901e255b776SJohn Polstra 		/*
3902e65bed95SPyun YongHyeon 		 * For architectures with strict alignment we must make sure
3903e65bed95SPyun YongHyeon 		 * the payload is aligned.
3904e255b776SJohn Polstra 		 */
3905652ae483SGleb Smirnoff 		if (sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) {
3906e255b776SJohn Polstra 			bcopy(m->m_data, m->m_data + ETHER_ALIGN,
3907e255b776SJohn Polstra 			    cur_rx->bge_len);
3908e255b776SJohn Polstra 			m->m_data += ETHER_ALIGN;
3909e255b776SJohn Polstra 		}
3910e255b776SJohn Polstra #endif
3911473851baSPaul Saab 		m->m_pkthdr.len = m->m_len = cur_rx->bge_len - ETHER_CRC_LEN;
391295d67482SBill Paul 		m->m_pkthdr.rcvif = ifp;
391395d67482SBill Paul 
39141108273aSPyun YongHyeon 		if (ifp->if_capenable & IFCAP_RXCSUM)
39151108273aSPyun YongHyeon 			bge_rxcsum(sc, cur_rx, m);
391695d67482SBill Paul 
391795d67482SBill Paul 		/*
3918673d9191SSam Leffler 		 * If we received a packet with a vlan tag,
3919673d9191SSam Leffler 		 * attach that information to the packet.
392095d67482SBill Paul 		 */
3921d147662cSGleb Smirnoff 		if (have_tag) {
392278ba57b9SAndre Oppermann 			m->m_pkthdr.ether_vtag = vlan_tag;
392378ba57b9SAndre Oppermann 			m->m_flags |= M_VLANTAG;
3924d147662cSGleb Smirnoff 		}
392595d67482SBill Paul 
3926dfe0df9aSPyun YongHyeon 		if (holdlck != 0) {
39270f9bd73bSSam Leffler 			BGE_UNLOCK(sc);
3928673d9191SSam Leffler 			(*ifp->if_input)(ifp, m);
39290f9bd73bSSam Leffler 			BGE_LOCK(sc);
3930dfe0df9aSPyun YongHyeon 		} else
3931dfe0df9aSPyun YongHyeon 			(*ifp->if_input)(ifp, m);
3932d4da719cSAttilio Rao 		rx_npkts++;
393325e13e68SXin LI 
393425e13e68SXin LI 		if (!(ifp->if_drv_flags & IFF_DRV_RUNNING))
39358cf7d13dSAttilio Rao 			return (rx_npkts);
393695d67482SBill Paul 	}
393795d67482SBill Paul 
393815eda801SStanislav Sedov 	bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag,
393915eda801SStanislav Sedov 	    sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_PREREAD);
3940e65bed95SPyun YongHyeon 	if (stdcnt > 0)
3941f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
3942e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREWRITE);
39434c0da0ffSGleb Smirnoff 
3944c215fd77SPyun YongHyeon 	if (jumbocnt > 0)
3945f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
39464c0da0ffSGleb Smirnoff 		    sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_PREWRITE);
3947f41ac2beSBill Paul 
39487f21e273SStanislav Sedov 	sc->bge_rx_saved_considx = rx_cons;
394938cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_RX_CONS0_LO, sc->bge_rx_saved_considx);
395095d67482SBill Paul 	if (stdcnt)
3951767c3593SPyun YongHyeon 		bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, (sc->bge_std +
3952767c3593SPyun YongHyeon 		    BGE_STD_RX_RING_CNT - 1) % BGE_STD_RX_RING_CNT);
395395d67482SBill Paul 	if (jumbocnt)
3954767c3593SPyun YongHyeon 		bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, (sc->bge_jumbo +
3955767c3593SPyun YongHyeon 		    BGE_JUMBO_RX_RING_CNT - 1) % BGE_JUMBO_RX_RING_CNT);
3956f5a034f9SPyun YongHyeon #ifdef notyet
3957f5a034f9SPyun YongHyeon 	/*
3958f5a034f9SPyun YongHyeon 	 * This register wraps very quickly under heavy packet drops.
3959f5a034f9SPyun YongHyeon 	 * If you need correct statistics, you can enable this check.
3960f5a034f9SPyun YongHyeon 	 */
3961f5a034f9SPyun YongHyeon 	if (BGE_IS_5705_PLUS(sc))
3962f5a034f9SPyun YongHyeon 		ifp->if_ierrors += CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS);
3963f5a034f9SPyun YongHyeon #endif
39641abcdbd1SAttilio Rao 	return (rx_npkts);
396595d67482SBill Paul }
396695d67482SBill Paul 
396795d67482SBill Paul static void
39681108273aSPyun YongHyeon bge_rxcsum(struct bge_softc *sc, struct bge_rx_bd *cur_rx, struct mbuf *m)
39691108273aSPyun YongHyeon {
39701108273aSPyun YongHyeon 
39711108273aSPyun YongHyeon 	if (BGE_IS_5717_PLUS(sc)) {
39721108273aSPyun YongHyeon 		if ((cur_rx->bge_flags & BGE_RXBDFLAG_IPV6) == 0) {
39731108273aSPyun YongHyeon 			if (cur_rx->bge_flags & BGE_RXBDFLAG_IP_CSUM) {
39741108273aSPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
39751108273aSPyun YongHyeon 				if ((cur_rx->bge_error_flag &
39761108273aSPyun YongHyeon 				    BGE_RXERRFLAG_IP_CSUM_NOK) == 0)
39771108273aSPyun YongHyeon 					m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
39781108273aSPyun YongHyeon 			}
39791108273aSPyun YongHyeon 			if (cur_rx->bge_flags & BGE_RXBDFLAG_TCP_UDP_CSUM) {
39801108273aSPyun YongHyeon 				m->m_pkthdr.csum_data =
39811108273aSPyun YongHyeon 				    cur_rx->bge_tcp_udp_csum;
39821108273aSPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_DATA_VALID |
39831108273aSPyun YongHyeon 				    CSUM_PSEUDO_HDR;
39841108273aSPyun YongHyeon 			}
39851108273aSPyun YongHyeon 		}
39861108273aSPyun YongHyeon 	} else {
39871108273aSPyun YongHyeon 		if (cur_rx->bge_flags & BGE_RXBDFLAG_IP_CSUM) {
39881108273aSPyun YongHyeon 			m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
39891108273aSPyun YongHyeon 			if ((cur_rx->bge_ip_csum ^ 0xFFFF) == 0)
39901108273aSPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
39911108273aSPyun YongHyeon 		}
39921108273aSPyun YongHyeon 		if (cur_rx->bge_flags & BGE_RXBDFLAG_TCP_UDP_CSUM &&
39931108273aSPyun YongHyeon 		    m->m_pkthdr.len >= ETHER_MIN_NOPAD) {
39941108273aSPyun YongHyeon 			m->m_pkthdr.csum_data =
39951108273aSPyun YongHyeon 			    cur_rx->bge_tcp_udp_csum;
39961108273aSPyun YongHyeon 			m->m_pkthdr.csum_flags |= CSUM_DATA_VALID |
39971108273aSPyun YongHyeon 			    CSUM_PSEUDO_HDR;
39981108273aSPyun YongHyeon 		}
39991108273aSPyun YongHyeon 	}
40001108273aSPyun YongHyeon }
40011108273aSPyun YongHyeon 
40021108273aSPyun YongHyeon static void
4003b9c05fa5SPyun YongHyeon bge_txeof(struct bge_softc *sc, uint16_t tx_cons)
400495d67482SBill Paul {
400595a0a340SPyun YongHyeon 	struct bge_tx_bd *cur_tx;
400695d67482SBill Paul 	struct ifnet *ifp;
400795d67482SBill Paul 
40080f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
40090f9bd73bSSam Leffler 
40103f74909aSGleb Smirnoff 	/* Nothing to do. */
4011b9c05fa5SPyun YongHyeon 	if (sc->bge_tx_saved_considx == tx_cons)
4012cfcb5025SOleg Bulyzhin 		return;
4013cfcb5025SOleg Bulyzhin 
4014fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
401595d67482SBill Paul 
4016e65bed95SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_tx_ring_tag,
40175c1da2faSPyun YongHyeon 	    sc->bge_cdata.bge_tx_ring_map, BUS_DMASYNC_POSTWRITE);
401895d67482SBill Paul 	/*
401995d67482SBill Paul 	 * Go through our tx ring and free mbufs for those
402095d67482SBill Paul 	 * frames that have been sent.
402195d67482SBill Paul 	 */
4022b9c05fa5SPyun YongHyeon 	while (sc->bge_tx_saved_considx != tx_cons) {
402395a0a340SPyun YongHyeon 		uint32_t		idx;
402495d67482SBill Paul 
402595d67482SBill Paul 		idx = sc->bge_tx_saved_considx;
4026f41ac2beSBill Paul 		cur_tx = &sc->bge_ldata.bge_tx_ring[idx];
402795d67482SBill Paul 		if (cur_tx->bge_flags & BGE_TXBDFLAG_END)
402895d67482SBill Paul 			ifp->if_opackets++;
402995d67482SBill Paul 		if (sc->bge_cdata.bge_tx_chain[idx] != NULL) {
40300ac56796SPyun YongHyeon 			bus_dmamap_sync(sc->bge_cdata.bge_tx_mtag,
4031e65bed95SPyun YongHyeon 			    sc->bge_cdata.bge_tx_dmamap[idx],
4032e65bed95SPyun YongHyeon 			    BUS_DMASYNC_POSTWRITE);
40330ac56796SPyun YongHyeon 			bus_dmamap_unload(sc->bge_cdata.bge_tx_mtag,
4034f41ac2beSBill Paul 			    sc->bge_cdata.bge_tx_dmamap[idx]);
4035e65bed95SPyun YongHyeon 			m_freem(sc->bge_cdata.bge_tx_chain[idx]);
4036e65bed95SPyun YongHyeon 			sc->bge_cdata.bge_tx_chain[idx] = NULL;
403795d67482SBill Paul 		}
403895d67482SBill Paul 		sc->bge_txcnt--;
403995d67482SBill Paul 		BGE_INC(sc->bge_tx_saved_considx, BGE_TX_RING_CNT);
404095d67482SBill Paul 	}
404195d67482SBill Paul 
404213f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
40435b01e77cSBruce Evans 	if (sc->bge_txcnt == 0)
40445b01e77cSBruce Evans 		sc->bge_timer = 0;
404595d67482SBill Paul }
404695d67482SBill Paul 
404775719184SGleb Smirnoff #ifdef DEVICE_POLLING
40481abcdbd1SAttilio Rao static int
404975719184SGleb Smirnoff bge_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
405075719184SGleb Smirnoff {
405175719184SGleb Smirnoff 	struct bge_softc *sc = ifp->if_softc;
4052b9c05fa5SPyun YongHyeon 	uint16_t rx_prod, tx_cons;
4053366454f2SOleg Bulyzhin 	uint32_t statusword;
40541abcdbd1SAttilio Rao 	int rx_npkts = 0;
405575719184SGleb Smirnoff 
40563f74909aSGleb Smirnoff 	BGE_LOCK(sc);
40573f74909aSGleb Smirnoff 	if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) {
40583f74909aSGleb Smirnoff 		BGE_UNLOCK(sc);
40591abcdbd1SAttilio Rao 		return (rx_npkts);
40603f74909aSGleb Smirnoff 	}
406175719184SGleb Smirnoff 
4062dab5cd05SOleg Bulyzhin 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
4063b9c05fa5SPyun YongHyeon 	    sc->bge_cdata.bge_status_map,
4064b9c05fa5SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
40652246e8c6SPyun YongHyeon 	/* Fetch updates from the status block. */
4066b9c05fa5SPyun YongHyeon 	rx_prod = sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx;
4067b9c05fa5SPyun YongHyeon 	tx_cons = sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx;
4068dab5cd05SOleg Bulyzhin 
4069175f8742SPyun YongHyeon 	statusword = sc->bge_ldata.bge_status_block->bge_status;
40702246e8c6SPyun YongHyeon 	/* Clear the status so the next pass only sees the changes. */
4071175f8742SPyun YongHyeon 	sc->bge_ldata.bge_status_block->bge_status = 0;
4072dab5cd05SOleg Bulyzhin 
4073dab5cd05SOleg Bulyzhin 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
4074b9c05fa5SPyun YongHyeon 	    sc->bge_cdata.bge_status_map,
4075b9c05fa5SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
4076366454f2SOleg Bulyzhin 
40770c8aa4eaSJung-uk Kim 	/* Note link event. It will be processed by POLL_AND_CHECK_STATUS. */
4078366454f2SOleg Bulyzhin 	if (statusword & BGE_STATFLAG_LINKSTATE_CHANGED)
4079366454f2SOleg Bulyzhin 		sc->bge_link_evt++;
4080366454f2SOleg Bulyzhin 
4081366454f2SOleg Bulyzhin 	if (cmd == POLL_AND_CHECK_STATUS)
4082366454f2SOleg Bulyzhin 		if ((sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
40834c0da0ffSGleb Smirnoff 		    sc->bge_chipid != BGE_CHIPID_BCM5700_B2) ||
4084652ae483SGleb Smirnoff 		    sc->bge_link_evt || (sc->bge_flags & BGE_FLAG_TBI))
4085366454f2SOleg Bulyzhin 			bge_link_upd(sc);
4086366454f2SOleg Bulyzhin 
4087366454f2SOleg Bulyzhin 	sc->rxcycles = count;
4088dfe0df9aSPyun YongHyeon 	rx_npkts = bge_rxeof(sc, rx_prod, 1);
408925e13e68SXin LI 	if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) {
409025e13e68SXin LI 		BGE_UNLOCK(sc);
40918cf7d13dSAttilio Rao 		return (rx_npkts);
409225e13e68SXin LI 	}
4093b9c05fa5SPyun YongHyeon 	bge_txeof(sc, tx_cons);
4094366454f2SOleg Bulyzhin 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
4095366454f2SOleg Bulyzhin 		bge_start_locked(ifp);
40963f74909aSGleb Smirnoff 
40973f74909aSGleb Smirnoff 	BGE_UNLOCK(sc);
40981abcdbd1SAttilio Rao 	return (rx_npkts);
409975719184SGleb Smirnoff }
410075719184SGleb Smirnoff #endif /* DEVICE_POLLING */
410175719184SGleb Smirnoff 
4102dfe0df9aSPyun YongHyeon static int
4103dfe0df9aSPyun YongHyeon bge_msi_intr(void *arg)
4104dfe0df9aSPyun YongHyeon {
4105dfe0df9aSPyun YongHyeon 	struct bge_softc *sc;
4106dfe0df9aSPyun YongHyeon 
4107dfe0df9aSPyun YongHyeon 	sc = (struct bge_softc *)arg;
4108dfe0df9aSPyun YongHyeon 	/*
4109dfe0df9aSPyun YongHyeon 	 * This interrupt is not shared and controller already
4110dfe0df9aSPyun YongHyeon 	 * disabled further interrupt.
4111dfe0df9aSPyun YongHyeon 	 */
4112dfe0df9aSPyun YongHyeon 	taskqueue_enqueue(sc->bge_tq, &sc->bge_intr_task);
4113dfe0df9aSPyun YongHyeon 	return (FILTER_HANDLED);
4114dfe0df9aSPyun YongHyeon }
4115dfe0df9aSPyun YongHyeon 
4116dfe0df9aSPyun YongHyeon static void
4117dfe0df9aSPyun YongHyeon bge_intr_task(void *arg, int pending)
4118dfe0df9aSPyun YongHyeon {
4119dfe0df9aSPyun YongHyeon 	struct bge_softc *sc;
4120dfe0df9aSPyun YongHyeon 	struct ifnet *ifp;
41211108273aSPyun YongHyeon 	uint32_t status, status_tag;
4122dfe0df9aSPyun YongHyeon 	uint16_t rx_prod, tx_cons;
4123dfe0df9aSPyun YongHyeon 
4124dfe0df9aSPyun YongHyeon 	sc = (struct bge_softc *)arg;
4125dfe0df9aSPyun YongHyeon 	ifp = sc->bge_ifp;
4126dfe0df9aSPyun YongHyeon 
412766151edfSPyun YongHyeon 	BGE_LOCK(sc);
412866151edfSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
412966151edfSPyun YongHyeon 		BGE_UNLOCK(sc);
4130dfe0df9aSPyun YongHyeon 		return;
413166151edfSPyun YongHyeon 	}
4132dfe0df9aSPyun YongHyeon 
4133dfe0df9aSPyun YongHyeon 	/* Get updated status block. */
4134dfe0df9aSPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
4135dfe0df9aSPyun YongHyeon 	    sc->bge_cdata.bge_status_map,
4136dfe0df9aSPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
4137dfe0df9aSPyun YongHyeon 
41382246e8c6SPyun YongHyeon 	/* Save producer/consumer indices. */
4139dfe0df9aSPyun YongHyeon 	rx_prod = sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx;
4140dfe0df9aSPyun YongHyeon 	tx_cons = sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx;
4141dfe0df9aSPyun YongHyeon 	status = sc->bge_ldata.bge_status_block->bge_status;
41421108273aSPyun YongHyeon 	status_tag = sc->bge_ldata.bge_status_block->bge_status_tag << 24;
41432246e8c6SPyun YongHyeon 	/* Dirty the status flag. */
4144dfe0df9aSPyun YongHyeon 	sc->bge_ldata.bge_status_block->bge_status = 0;
4145dfe0df9aSPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
4146dfe0df9aSPyun YongHyeon 	    sc->bge_cdata.bge_status_map,
4147dfe0df9aSPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
41481108273aSPyun YongHyeon 	if ((sc->bge_flags & BGE_FLAG_TAGGED_STATUS) == 0)
41491108273aSPyun YongHyeon 		status_tag = 0;
415066151edfSPyun YongHyeon 
415166151edfSPyun YongHyeon 	if ((status & BGE_STATFLAG_LINKSTATE_CHANGED) != 0)
415266151edfSPyun YongHyeon 		bge_link_upd(sc);
415366151edfSPyun YongHyeon 
4154dfe0df9aSPyun YongHyeon 	/* Let controller work. */
41551108273aSPyun YongHyeon 	bge_writembx(sc, BGE_MBX_IRQ0_LO, status_tag);
4156dfe0df9aSPyun YongHyeon 
415766151edfSPyun YongHyeon 	if (ifp->if_drv_flags & IFF_DRV_RUNNING &&
415866151edfSPyun YongHyeon 	    sc->bge_rx_saved_considx != rx_prod) {
4159dfe0df9aSPyun YongHyeon 		/* Check RX return ring producer/consumer. */
416066151edfSPyun YongHyeon 		BGE_UNLOCK(sc);
4161dfe0df9aSPyun YongHyeon 		bge_rxeof(sc, rx_prod, 0);
416266151edfSPyun YongHyeon 		BGE_LOCK(sc);
4163dfe0df9aSPyun YongHyeon 	}
4164dfe0df9aSPyun YongHyeon 	if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
4165dfe0df9aSPyun YongHyeon 		/* Check TX ring producer/consumer. */
4166dfe0df9aSPyun YongHyeon 		bge_txeof(sc, tx_cons);
4167dfe0df9aSPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
4168dfe0df9aSPyun YongHyeon 			bge_start_locked(ifp);
4169dfe0df9aSPyun YongHyeon 	}
417066151edfSPyun YongHyeon 	BGE_UNLOCK(sc);
4171dfe0df9aSPyun YongHyeon }
4172dfe0df9aSPyun YongHyeon 
417395d67482SBill Paul static void
41743f74909aSGleb Smirnoff bge_intr(void *xsc)
417595d67482SBill Paul {
417695d67482SBill Paul 	struct bge_softc *sc;
417795d67482SBill Paul 	struct ifnet *ifp;
4178dab5cd05SOleg Bulyzhin 	uint32_t statusword;
4179b9c05fa5SPyun YongHyeon 	uint16_t rx_prod, tx_cons;
418095d67482SBill Paul 
418195d67482SBill Paul 	sc = xsc;
4182f41ac2beSBill Paul 
41830f9bd73bSSam Leffler 	BGE_LOCK(sc);
41840f9bd73bSSam Leffler 
4185dab5cd05SOleg Bulyzhin 	ifp = sc->bge_ifp;
4186dab5cd05SOleg Bulyzhin 
418775719184SGleb Smirnoff #ifdef DEVICE_POLLING
418875719184SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING) {
418975719184SGleb Smirnoff 		BGE_UNLOCK(sc);
419075719184SGleb Smirnoff 		return;
419175719184SGleb Smirnoff 	}
419275719184SGleb Smirnoff #endif
419375719184SGleb Smirnoff 
4194f30cbfc6SScott Long 	/*
4195b848e032SBruce Evans 	 * Ack the interrupt by writing something to BGE_MBX_IRQ0_LO.  Don't
4196b848e032SBruce Evans 	 * disable interrupts by writing nonzero like we used to, since with
4197b848e032SBruce Evans 	 * our current organization this just gives complications and
4198b848e032SBruce Evans 	 * pessimizations for re-enabling interrupts.  We used to have races
4199b848e032SBruce Evans 	 * instead of the necessary complications.  Disabling interrupts
4200b848e032SBruce Evans 	 * would just reduce the chance of a status update while we are
4201b848e032SBruce Evans 	 * running (by switching to the interrupt-mode coalescence
4202b848e032SBruce Evans 	 * parameters), but this chance is already very low so it is more
4203b848e032SBruce Evans 	 * efficient to get another interrupt than prevent it.
4204b848e032SBruce Evans 	 *
4205b848e032SBruce Evans 	 * We do the ack first to ensure another interrupt if there is a
4206b848e032SBruce Evans 	 * status update after the ack.  We don't check for the status
4207b848e032SBruce Evans 	 * changing later because it is more efficient to get another
4208b848e032SBruce Evans 	 * interrupt than prevent it, not quite as above (not checking is
4209b848e032SBruce Evans 	 * a smaller optimization than not toggling the interrupt enable,
4210b848e032SBruce Evans 	 * since checking doesn't involve PCI accesses and toggling require
4211b848e032SBruce Evans 	 * the status check).  So toggling would probably be a pessimization
4212b848e032SBruce Evans 	 * even with MSI.  It would only be needed for using a task queue.
4213b848e032SBruce Evans 	 */
421438cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_IRQ0_LO, 0);
4215b848e032SBruce Evans 
4216f584dfd1SPyun YongHyeon 	/*
4217f584dfd1SPyun YongHyeon 	 * Do the mandatory PCI flush as well as get the link status.
4218f584dfd1SPyun YongHyeon 	 */
4219f584dfd1SPyun YongHyeon 	statusword = CSR_READ_4(sc, BGE_MAC_STS) & BGE_MACSTAT_LINK_CHANGED;
4220f584dfd1SPyun YongHyeon 
4221f584dfd1SPyun YongHyeon 	/* Make sure the descriptor ring indexes are coherent. */
4222f584dfd1SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
4223f584dfd1SPyun YongHyeon 	    sc->bge_cdata.bge_status_map,
4224f584dfd1SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
4225f584dfd1SPyun YongHyeon 	rx_prod = sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx;
4226f584dfd1SPyun YongHyeon 	tx_cons = sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx;
4227f584dfd1SPyun YongHyeon 	sc->bge_ldata.bge_status_block->bge_status = 0;
4228f584dfd1SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
4229f584dfd1SPyun YongHyeon 	    sc->bge_cdata.bge_status_map,
4230f584dfd1SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
4231f584dfd1SPyun YongHyeon 
42321f313773SOleg Bulyzhin 	if ((sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
42334c0da0ffSGleb Smirnoff 	    sc->bge_chipid != BGE_CHIPID_BCM5700_B2) ||
4234f30cbfc6SScott Long 	    statusword || sc->bge_link_evt)
4235dab5cd05SOleg Bulyzhin 		bge_link_upd(sc);
423695d67482SBill Paul 
423713f4c340SRobert Watson 	if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
42383f74909aSGleb Smirnoff 		/* Check RX return ring producer/consumer. */
4239dfe0df9aSPyun YongHyeon 		bge_rxeof(sc, rx_prod, 1);
424025e13e68SXin LI 	}
424195d67482SBill Paul 
424225e13e68SXin LI 	if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
42433f74909aSGleb Smirnoff 		/* Check TX ring producer/consumer. */
4244b9c05fa5SPyun YongHyeon 		bge_txeof(sc, tx_cons);
424595d67482SBill Paul 	}
424695d67482SBill Paul 
424713f4c340SRobert Watson 	if (ifp->if_drv_flags & IFF_DRV_RUNNING &&
424813f4c340SRobert Watson 	    !IFQ_DRV_IS_EMPTY(&ifp->if_snd))
42490f9bd73bSSam Leffler 		bge_start_locked(ifp);
42500f9bd73bSSam Leffler 
42510f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
425295d67482SBill Paul }
425395d67482SBill Paul 
425495d67482SBill Paul static void
42558cb1383cSDoug Ambrisko bge_asf_driver_up(struct bge_softc *sc)
42568cb1383cSDoug Ambrisko {
42578cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_STACKUP) {
42588cb1383cSDoug Ambrisko 		/* Send ASF heartbeat aprox. every 2s */
42598cb1383cSDoug Ambrisko 		if (sc->bge_asf_count)
42608cb1383cSDoug Ambrisko 			sc->bge_asf_count --;
42618cb1383cSDoug Ambrisko 		else {
4262899d6846SPyun YongHyeon 			sc->bge_asf_count = 2;
4263888b47f0SPyun YongHyeon 			bge_writemem_ind(sc, BGE_SRAM_FW_CMD_MB,
42643c201200SPyun YongHyeon 			    BGE_FW_CMD_DRV_ALIVE);
4265888b47f0SPyun YongHyeon 			bge_writemem_ind(sc, BGE_SRAM_FW_CMD_LEN_MB, 4);
4266941a6e13SPyun YongHyeon 			bge_writemem_ind(sc, BGE_SRAM_FW_CMD_DATA_MB,
4267941a6e13SPyun YongHyeon 			    BGE_FW_HB_TIMEOUT_SEC);
42683fed2d5dSPyun YongHyeon 			CSR_WRITE_4(sc, BGE_RX_CPU_EVENT,
42699931ba85SPyun YongHyeon 			    CSR_READ_4(sc, BGE_RX_CPU_EVENT) |
42709931ba85SPyun YongHyeon 			    BGE_RX_CPU_DRV_EVENT);
42718cb1383cSDoug Ambrisko 		}
42728cb1383cSDoug Ambrisko 	}
42738cb1383cSDoug Ambrisko }
42748cb1383cSDoug Ambrisko 
42758cb1383cSDoug Ambrisko static void
4276b74e67fbSGleb Smirnoff bge_tick(void *xsc)
42770f9bd73bSSam Leffler {
4278b74e67fbSGleb Smirnoff 	struct bge_softc *sc = xsc;
427995d67482SBill Paul 	struct mii_data *mii = NULL;
428095d67482SBill Paul 
42810f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
428295d67482SBill Paul 
42835dda8085SOleg Bulyzhin 	/* Synchronize with possible callout reset/stop. */
42845dda8085SOleg Bulyzhin 	if (callout_pending(&sc->bge_stat_ch) ||
42855dda8085SOleg Bulyzhin 	    !callout_active(&sc->bge_stat_ch))
42865dda8085SOleg Bulyzhin 		return;
42875dda8085SOleg Bulyzhin 
42887ee00338SJung-uk Kim 	if (BGE_IS_5705_PLUS(sc))
42890434d1b8SBill Paul 		bge_stats_update_regs(sc);
42900434d1b8SBill Paul 	else
429195d67482SBill Paul 		bge_stats_update(sc);
429295d67482SBill Paul 
4293652ae483SGleb Smirnoff 	if ((sc->bge_flags & BGE_FLAG_TBI) == 0) {
429495d67482SBill Paul 		mii = device_get_softc(sc->bge_miibus);
429582b67c01SOleg Bulyzhin 		/*
429682b67c01SOleg Bulyzhin 		 * Do not touch PHY if we have link up. This could break
429782b67c01SOleg Bulyzhin 		 * IPMI/ASF mode or produce extra input errors
429882b67c01SOleg Bulyzhin 		 * (extra errors was reported for bcm5701 & bcm5704).
429982b67c01SOleg Bulyzhin 		 */
430082b67c01SOleg Bulyzhin 		if (!sc->bge_link)
430195d67482SBill Paul 			mii_tick(mii);
43027b97099dSOleg Bulyzhin 	} else {
43037b97099dSOleg Bulyzhin 		/*
43047b97099dSOleg Bulyzhin 		 * Since in TBI mode auto-polling can't be used we should poll
43057b97099dSOleg Bulyzhin 		 * link status manually. Here we register pending link event
43067b97099dSOleg Bulyzhin 		 * and trigger interrupt.
43077b97099dSOleg Bulyzhin 		 */
43087b97099dSOleg Bulyzhin #ifdef DEVICE_POLLING
43093f74909aSGleb Smirnoff 		/* In polling mode we poll link state in bge_poll(). */
43107b97099dSOleg Bulyzhin 		if (!(sc->bge_ifp->if_capenable & IFCAP_POLLING))
43117b97099dSOleg Bulyzhin #endif
43127b97099dSOleg Bulyzhin 		{
43137b97099dSOleg Bulyzhin 		sc->bge_link_evt++;
43144f0794ffSBjoern A. Zeeb 		if (sc->bge_asicrev == BGE_ASICREV_BCM5700 ||
43154f0794ffSBjoern A. Zeeb 		    sc->bge_flags & BGE_FLAG_5788)
43167b97099dSOleg Bulyzhin 			BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_SET);
43174f0794ffSBjoern A. Zeeb 		else
43184f0794ffSBjoern A. Zeeb 			BGE_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW);
43197b97099dSOleg Bulyzhin 		}
4320dab5cd05SOleg Bulyzhin 	}
432195d67482SBill Paul 
43228cb1383cSDoug Ambrisko 	bge_asf_driver_up(sc);
4323b74e67fbSGleb Smirnoff 	bge_watchdog(sc);
43248cb1383cSDoug Ambrisko 
4325dab5cd05SOleg Bulyzhin 	callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc);
432695d67482SBill Paul }
432795d67482SBill Paul 
432895d67482SBill Paul static void
43293f74909aSGleb Smirnoff bge_stats_update_regs(struct bge_softc *sc)
43300434d1b8SBill Paul {
43313f74909aSGleb Smirnoff 	struct ifnet *ifp;
43322280c16bSPyun YongHyeon 	struct bge_mac_stats *stats;
43330434d1b8SBill Paul 
4334fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
43352280c16bSPyun YongHyeon 	stats = &sc->bge_mac_stats;
43360434d1b8SBill Paul 
43372280c16bSPyun YongHyeon 	stats->ifHCOutOctets +=
43382280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_OCTETS);
43392280c16bSPyun YongHyeon 	stats->etherStatsCollisions +=
43402280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_COLLS);
43412280c16bSPyun YongHyeon 	stats->outXonSent +=
43422280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_XON_SENT);
43432280c16bSPyun YongHyeon 	stats->outXoffSent +=
43442280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_XOFF_SENT);
43452280c16bSPyun YongHyeon 	stats->dot3StatsInternalMacTransmitErrors +=
43462280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_ERRORS);
43472280c16bSPyun YongHyeon 	stats->dot3StatsSingleCollisionFrames +=
43482280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_SINGLE_COLL);
43492280c16bSPyun YongHyeon 	stats->dot3StatsMultipleCollisionFrames +=
43502280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_MULTI_COLL);
43512280c16bSPyun YongHyeon 	stats->dot3StatsDeferredTransmissions +=
43522280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_DEFERRED);
43532280c16bSPyun YongHyeon 	stats->dot3StatsExcessiveCollisions +=
43542280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_EXCESS_COLL);
43552280c16bSPyun YongHyeon 	stats->dot3StatsLateCollisions +=
43562280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_LATE_COLL);
43572280c16bSPyun YongHyeon 	stats->ifHCOutUcastPkts +=
43582280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_UCAST);
43592280c16bSPyun YongHyeon 	stats->ifHCOutMulticastPkts +=
43602280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_MCAST);
43612280c16bSPyun YongHyeon 	stats->ifHCOutBroadcastPkts +=
43622280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_BCAST);
43637e6e2507SJung-uk Kim 
43642280c16bSPyun YongHyeon 	stats->ifHCInOctets +=
43652280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_OCTESTS);
43662280c16bSPyun YongHyeon 	stats->etherStatsFragments +=
43672280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_FRAGMENTS);
43682280c16bSPyun YongHyeon 	stats->ifHCInUcastPkts +=
43692280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_UCAST);
43702280c16bSPyun YongHyeon 	stats->ifHCInMulticastPkts +=
43712280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_MCAST);
43722280c16bSPyun YongHyeon 	stats->ifHCInBroadcastPkts +=
43732280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_BCAST);
43742280c16bSPyun YongHyeon 	stats->dot3StatsFCSErrors +=
43752280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_FCS_ERRORS);
43762280c16bSPyun YongHyeon 	stats->dot3StatsAlignmentErrors +=
43772280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_ALGIN_ERRORS);
43782280c16bSPyun YongHyeon 	stats->xonPauseFramesReceived +=
43792280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_XON_RCVD);
43802280c16bSPyun YongHyeon 	stats->xoffPauseFramesReceived +=
43812280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_XOFF_RCVD);
43822280c16bSPyun YongHyeon 	stats->macControlFramesReceived +=
43832280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_CTRL_RCVD);
43842280c16bSPyun YongHyeon 	stats->xoffStateEntered +=
43852280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_XOFF_ENTERED);
43862280c16bSPyun YongHyeon 	stats->dot3StatsFramesTooLong +=
43872280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_FRAME_TOO_LONG);
43882280c16bSPyun YongHyeon 	stats->etherStatsJabbers +=
43892280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_JABBERS);
43902280c16bSPyun YongHyeon 	stats->etherStatsUndersizePkts +=
43912280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_UNDERSIZE);
43922280c16bSPyun YongHyeon 
43932280c16bSPyun YongHyeon 	stats->FramesDroppedDueToFilters +=
43942280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RXLP_LOCSTAT_FILTDROP);
43952280c16bSPyun YongHyeon 	stats->DmaWriteQueueFull +=
43962280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RXLP_LOCSTAT_DMA_WRQ_FULL);
43972280c16bSPyun YongHyeon 	stats->DmaWriteHighPriQueueFull +=
43982280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL);
43992280c16bSPyun YongHyeon 	stats->NoMoreRxBDs +=
44002280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RXLP_LOCSTAT_OUT_OF_BDS);
4401f78094a5SPyun YongHyeon 	/*
4402f78094a5SPyun YongHyeon 	 * XXX
4403f78094a5SPyun YongHyeon 	 * Unlike other controllers, BGE_RXLP_LOCSTAT_IFIN_DROPS
4404f78094a5SPyun YongHyeon 	 * counter of BCM5717, BCM5718, BCM5719 A0 and BCM5720 A0
4405f78094a5SPyun YongHyeon 	 * includes number of unwanted multicast frames.  This comes
4406f78094a5SPyun YongHyeon 	 * from silicon bug and known workaround to get rough(not
4407f78094a5SPyun YongHyeon 	 * exact) counter is to enable interrupt on MBUF low water
4408f78094a5SPyun YongHyeon 	 * attention.  This can be accomplished by setting
4409f78094a5SPyun YongHyeon 	 * BGE_HCCMODE_ATTN bit of BGE_HCC_MODE,
4410f78094a5SPyun YongHyeon 	 * BGE_BMANMODE_LOMBUF_ATTN bit of BGE_BMAN_MODE and
4411f78094a5SPyun YongHyeon 	 * BGE_MODECTL_FLOWCTL_ATTN_INTR bit of BGE_MODE_CTL.
4412f78094a5SPyun YongHyeon 	 * However that change would generate more interrupts and
4413f78094a5SPyun YongHyeon 	 * there are still possibilities of losing multiple frames
4414f78094a5SPyun YongHyeon 	 * during BGE_MODECTL_FLOWCTL_ATTN_INTR interrupt handling.
4415f78094a5SPyun YongHyeon 	 * Given that the workaround still would not get correct
4416f78094a5SPyun YongHyeon 	 * counter I don't think it's worth to implement it.  So
4417f78094a5SPyun YongHyeon 	 * ignore reading the counter on controllers that have the
4418f78094a5SPyun YongHyeon 	 * silicon bug.
4419f78094a5SPyun YongHyeon 	 */
4420f78094a5SPyun YongHyeon 	if (sc->bge_asicrev != BGE_ASICREV_BCM5717 &&
4421f78094a5SPyun YongHyeon 	    sc->bge_chipid != BGE_CHIPID_BCM5719_A0 &&
4422f78094a5SPyun YongHyeon 	    sc->bge_chipid != BGE_CHIPID_BCM5720_A0)
44232280c16bSPyun YongHyeon 		stats->InputDiscards +=
44242280c16bSPyun YongHyeon 		    CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS);
44252280c16bSPyun YongHyeon 	stats->InputErrors +=
44262280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_ERRORS);
44272280c16bSPyun YongHyeon 	stats->RecvThresholdHit +=
44282280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RXLP_LOCSTAT_RXTHRESH_HIT);
44292280c16bSPyun YongHyeon 
44302280c16bSPyun YongHyeon 	ifp->if_collisions = (u_long)stats->etherStatsCollisions;
44312280c16bSPyun YongHyeon 	ifp->if_ierrors = (u_long)(stats->NoMoreRxBDs + stats->InputDiscards +
44322280c16bSPyun YongHyeon 	    stats->InputErrors);
44332280c16bSPyun YongHyeon }
44342280c16bSPyun YongHyeon 
44352280c16bSPyun YongHyeon static void
44362280c16bSPyun YongHyeon bge_stats_clear_regs(struct bge_softc *sc)
44372280c16bSPyun YongHyeon {
44382280c16bSPyun YongHyeon 
44392280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_OCTETS);
44402280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_COLLS);
44412280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_XON_SENT);
44422280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_XOFF_SENT);
44432280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_ERRORS);
44442280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_SINGLE_COLL);
44452280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_MULTI_COLL);
44462280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_DEFERRED);
44472280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_EXCESS_COLL);
44482280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_LATE_COLL);
44492280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_UCAST);
44502280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_MCAST);
44512280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_BCAST);
44522280c16bSPyun YongHyeon 
44532280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_OCTESTS);
44542280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_FRAGMENTS);
44552280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_UCAST);
44562280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_MCAST);
44572280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_BCAST);
44582280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_FCS_ERRORS);
44592280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_ALGIN_ERRORS);
44602280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_XON_RCVD);
44612280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_XOFF_RCVD);
44622280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_CTRL_RCVD);
44632280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_XOFF_ENTERED);
44642280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_FRAME_TOO_LONG);
44652280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_JABBERS);
44662280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_UNDERSIZE);
44672280c16bSPyun YongHyeon 
44682280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RXLP_LOCSTAT_FILTDROP);
44692280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RXLP_LOCSTAT_DMA_WRQ_FULL);
44702280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL);
44712280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RXLP_LOCSTAT_OUT_OF_BDS);
44722280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS);
44732280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_ERRORS);
44742280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RXLP_LOCSTAT_RXTHRESH_HIT);
44750434d1b8SBill Paul }
44760434d1b8SBill Paul 
44770434d1b8SBill Paul static void
44783f74909aSGleb Smirnoff bge_stats_update(struct bge_softc *sc)
447995d67482SBill Paul {
448095d67482SBill Paul 	struct ifnet *ifp;
4481e907febfSPyun YongHyeon 	bus_size_t stats;
44827e6e2507SJung-uk Kim 	uint32_t cnt;	/* current register value */
448395d67482SBill Paul 
4484fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
448595d67482SBill Paul 
4486e907febfSPyun YongHyeon 	stats = BGE_MEMWIN_START + BGE_STATS_BLOCK;
4487e907febfSPyun YongHyeon 
4488e907febfSPyun YongHyeon #define	READ_STAT(sc, stats, stat) \
4489e907febfSPyun YongHyeon 	CSR_READ_4(sc, stats + offsetof(struct bge_stats, stat))
449095d67482SBill Paul 
44918634dfffSJung-uk Kim 	cnt = READ_STAT(sc, stats, txstats.etherStatsCollisions.bge_addr_lo);
44926b037352SJung-uk Kim 	ifp->if_collisions += (uint32_t)(cnt - sc->bge_tx_collisions);
44936fb34dd2SOleg Bulyzhin 	sc->bge_tx_collisions = cnt;
44946fb34dd2SOleg Bulyzhin 
449537ee7cc7SPyun YongHyeon 	cnt = READ_STAT(sc, stats, nicNoMoreRxBDs.bge_addr_lo);
449637ee7cc7SPyun YongHyeon 	ifp->if_ierrors += (uint32_t)(cnt - sc->bge_rx_nobds);
449737ee7cc7SPyun YongHyeon 	sc->bge_rx_nobds = cnt;
449837ee7cc7SPyun YongHyeon 	cnt = READ_STAT(sc, stats, ifInErrors.bge_addr_lo);
449937ee7cc7SPyun YongHyeon 	ifp->if_ierrors += (uint32_t)(cnt - sc->bge_rx_inerrs);
450037ee7cc7SPyun YongHyeon 	sc->bge_rx_inerrs = cnt;
45016fb34dd2SOleg Bulyzhin 	cnt = READ_STAT(sc, stats, ifInDiscards.bge_addr_lo);
45026b037352SJung-uk Kim 	ifp->if_ierrors += (uint32_t)(cnt - sc->bge_rx_discards);
45036fb34dd2SOleg Bulyzhin 	sc->bge_rx_discards = cnt;
45046fb34dd2SOleg Bulyzhin 
45056fb34dd2SOleg Bulyzhin 	cnt = READ_STAT(sc, stats, txstats.ifOutDiscards.bge_addr_lo);
45066b037352SJung-uk Kim 	ifp->if_oerrors += (uint32_t)(cnt - sc->bge_tx_discards);
45076fb34dd2SOleg Bulyzhin 	sc->bge_tx_discards = cnt;
450895d67482SBill Paul 
4509e907febfSPyun YongHyeon #undef	READ_STAT
451095d67482SBill Paul }
451195d67482SBill Paul 
451295d67482SBill Paul /*
4513d375e524SGleb Smirnoff  * Pad outbound frame to ETHER_MIN_NOPAD for an unusual reason.
4514d375e524SGleb Smirnoff  * The bge hardware will pad out Tx runts to ETHER_MIN_NOPAD,
4515d375e524SGleb Smirnoff  * but when such padded frames employ the bge IP/TCP checksum offload,
4516d375e524SGleb Smirnoff  * the hardware checksum assist gives incorrect results (possibly
4517d375e524SGleb Smirnoff  * from incorporating its own padding into the UDP/TCP checksum; who knows).
4518d375e524SGleb Smirnoff  * If we pad such runts with zeros, the onboard checksum comes out correct.
4519d375e524SGleb Smirnoff  */
4520d375e524SGleb Smirnoff static __inline int
4521d375e524SGleb Smirnoff bge_cksum_pad(struct mbuf *m)
4522d375e524SGleb Smirnoff {
4523d375e524SGleb Smirnoff 	int padlen = ETHER_MIN_NOPAD - m->m_pkthdr.len;
4524d375e524SGleb Smirnoff 	struct mbuf *last;
4525d375e524SGleb Smirnoff 
4526d375e524SGleb Smirnoff 	/* If there's only the packet-header and we can pad there, use it. */
4527d375e524SGleb Smirnoff 	if (m->m_pkthdr.len == m->m_len && M_WRITABLE(m) &&
4528d375e524SGleb Smirnoff 	    M_TRAILINGSPACE(m) >= padlen) {
4529d375e524SGleb Smirnoff 		last = m;
4530d375e524SGleb Smirnoff 	} else {
4531d375e524SGleb Smirnoff 		/*
4532d375e524SGleb Smirnoff 		 * Walk packet chain to find last mbuf. We will either
4533d375e524SGleb Smirnoff 		 * pad there, or append a new mbuf and pad it.
4534d375e524SGleb Smirnoff 		 */
4535d375e524SGleb Smirnoff 		for (last = m; last->m_next != NULL; last = last->m_next);
4536d375e524SGleb Smirnoff 		if (!(M_WRITABLE(last) && M_TRAILINGSPACE(last) >= padlen)) {
4537d375e524SGleb Smirnoff 			/* Allocate new empty mbuf, pad it. Compact later. */
4538d375e524SGleb Smirnoff 			struct mbuf *n;
4539d375e524SGleb Smirnoff 
4540d375e524SGleb Smirnoff 			MGET(n, M_DONTWAIT, MT_DATA);
4541d375e524SGleb Smirnoff 			if (n == NULL)
4542d375e524SGleb Smirnoff 				return (ENOBUFS);
4543d375e524SGleb Smirnoff 			n->m_len = 0;
4544d375e524SGleb Smirnoff 			last->m_next = n;
4545d375e524SGleb Smirnoff 			last = n;
4546d375e524SGleb Smirnoff 		}
4547d375e524SGleb Smirnoff 	}
4548d375e524SGleb Smirnoff 
4549d375e524SGleb Smirnoff 	/* Now zero the pad area, to avoid the bge cksum-assist bug. */
4550d375e524SGleb Smirnoff 	memset(mtod(last, caddr_t) + last->m_len, 0, padlen);
4551d375e524SGleb Smirnoff 	last->m_len += padlen;
4552d375e524SGleb Smirnoff 	m->m_pkthdr.len += padlen;
4553d375e524SGleb Smirnoff 
4554d375e524SGleb Smirnoff 	return (0);
4555d375e524SGleb Smirnoff }
4556d375e524SGleb Smirnoff 
4557ca3f1187SPyun YongHyeon static struct mbuf *
4558d598b626SPyun YongHyeon bge_check_short_dma(struct mbuf *m)
4559d598b626SPyun YongHyeon {
4560d598b626SPyun YongHyeon 	struct mbuf *n;
4561d598b626SPyun YongHyeon 	int found;
4562d598b626SPyun YongHyeon 
4563d598b626SPyun YongHyeon 	/*
4564d598b626SPyun YongHyeon 	 * If device receive two back-to-back send BDs with less than
4565d598b626SPyun YongHyeon 	 * or equal to 8 total bytes then the device may hang.  The two
4566d598b626SPyun YongHyeon 	 * back-to-back send BDs must in the same frame for this failure
4567d598b626SPyun YongHyeon 	 * to occur.  Scan mbuf chains and see whether two back-to-back
4568d598b626SPyun YongHyeon 	 * send BDs are there. If this is the case, allocate new mbuf
4569d598b626SPyun YongHyeon 	 * and copy the frame to workaround the silicon bug.
4570d598b626SPyun YongHyeon 	 */
4571d598b626SPyun YongHyeon 	for (n = m, found = 0; n != NULL; n = n->m_next) {
4572d598b626SPyun YongHyeon 		if (n->m_len < 8) {
4573d598b626SPyun YongHyeon 			found++;
4574d598b626SPyun YongHyeon 			if (found > 1)
4575d598b626SPyun YongHyeon 				break;
4576d598b626SPyun YongHyeon 			continue;
4577d598b626SPyun YongHyeon 		}
4578d598b626SPyun YongHyeon 		found = 0;
4579d598b626SPyun YongHyeon 	}
4580d598b626SPyun YongHyeon 
4581d598b626SPyun YongHyeon 	if (found > 1) {
4582d598b626SPyun YongHyeon 		n = m_defrag(m, M_DONTWAIT);
4583d598b626SPyun YongHyeon 		if (n == NULL)
4584d598b626SPyun YongHyeon 			m_freem(m);
4585d598b626SPyun YongHyeon 	} else
4586d598b626SPyun YongHyeon 		n = m;
4587d598b626SPyun YongHyeon 	return (n);
4588d598b626SPyun YongHyeon }
4589d598b626SPyun YongHyeon 
4590d598b626SPyun YongHyeon static struct mbuf *
45911108273aSPyun YongHyeon bge_setup_tso(struct bge_softc *sc, struct mbuf *m, uint16_t *mss,
45921108273aSPyun YongHyeon     uint16_t *flags)
4593ca3f1187SPyun YongHyeon {
4594ca3f1187SPyun YongHyeon 	struct ip *ip;
4595ca3f1187SPyun YongHyeon 	struct tcphdr *tcp;
4596ca3f1187SPyun YongHyeon 	struct mbuf *n;
4597ca3f1187SPyun YongHyeon 	uint16_t hlen;
45985b355c4fSPyun YongHyeon 	uint32_t poff;
4599ca3f1187SPyun YongHyeon 
4600ca3f1187SPyun YongHyeon 	if (M_WRITABLE(m) == 0) {
4601ca3f1187SPyun YongHyeon 		/* Get a writable copy. */
4602ca3f1187SPyun YongHyeon 		n = m_dup(m, M_DONTWAIT);
4603ca3f1187SPyun YongHyeon 		m_freem(m);
4604ca3f1187SPyun YongHyeon 		if (n == NULL)
4605ca3f1187SPyun YongHyeon 			return (NULL);
4606ca3f1187SPyun YongHyeon 		m = n;
4607ca3f1187SPyun YongHyeon 	}
46085b355c4fSPyun YongHyeon 	m = m_pullup(m, sizeof(struct ether_header) + sizeof(struct ip));
4609ca3f1187SPyun YongHyeon 	if (m == NULL)
4610ca3f1187SPyun YongHyeon 		return (NULL);
46115b355c4fSPyun YongHyeon 	ip = (struct ip *)(mtod(m, char *) + sizeof(struct ether_header));
46125b355c4fSPyun YongHyeon 	poff = sizeof(struct ether_header) + (ip->ip_hl << 2);
4613ca3f1187SPyun YongHyeon 	m = m_pullup(m, poff + sizeof(struct tcphdr));
4614ca3f1187SPyun YongHyeon 	if (m == NULL)
4615ca3f1187SPyun YongHyeon 		return (NULL);
4616ca3f1187SPyun YongHyeon 	tcp = (struct tcphdr *)(mtod(m, char *) + poff);
46175b355c4fSPyun YongHyeon 	m = m_pullup(m, poff + (tcp->th_off << 2));
4618ca3f1187SPyun YongHyeon 	if (m == NULL)
4619ca3f1187SPyun YongHyeon 		return (NULL);
4620ca3f1187SPyun YongHyeon 	/*
4621ca3f1187SPyun YongHyeon 	 * It seems controller doesn't modify IP length and TCP pseudo
4622ca3f1187SPyun YongHyeon 	 * checksum. These checksum computed by upper stack should be 0.
4623ca3f1187SPyun YongHyeon 	 */
4624ca3f1187SPyun YongHyeon 	*mss = m->m_pkthdr.tso_segsz;
462596486faaSPyun YongHyeon 	ip = (struct ip *)(mtod(m, char *) + sizeof(struct ether_header));
4626ca3f1187SPyun YongHyeon 	ip->ip_sum = 0;
4627ca3f1187SPyun YongHyeon 	ip->ip_len = htons(*mss + (ip->ip_hl << 2) + (tcp->th_off << 2));
4628ca3f1187SPyun YongHyeon 	/* Clear pseudo checksum computed by TCP stack. */
462996486faaSPyun YongHyeon 	tcp = (struct tcphdr *)(mtod(m, char *) + poff);
4630ca3f1187SPyun YongHyeon 	tcp->th_sum = 0;
4631ca3f1187SPyun YongHyeon 	/*
4632ca3f1187SPyun YongHyeon 	 * Broadcom controllers uses different descriptor format for
4633ca3f1187SPyun YongHyeon 	 * TSO depending on ASIC revision. Due to TSO-capable firmware
4634ca3f1187SPyun YongHyeon 	 * license issue and lower performance of firmware based TSO
46351108273aSPyun YongHyeon 	 * we only support hardware based TSO.
4636ca3f1187SPyun YongHyeon 	 */
46371108273aSPyun YongHyeon 	/* Calculate header length, incl. TCP/IP options, in 32 bit units. */
4638ca3f1187SPyun YongHyeon 	hlen = ((ip->ip_hl << 2) + (tcp->th_off << 2)) >> 2;
46391108273aSPyun YongHyeon 	if (sc->bge_flags & BGE_FLAG_TSO3) {
46401108273aSPyun YongHyeon 		/*
46411108273aSPyun YongHyeon 		 * For BCM5717 and newer controllers, hardware based TSO
46421108273aSPyun YongHyeon 		 * uses the 14 lower bits of the bge_mss field to store the
46431108273aSPyun YongHyeon 		 * MSS and the upper 2 bits to store the lowest 2 bits of
46441108273aSPyun YongHyeon 		 * the IP/TCP header length.  The upper 6 bits of the header
46451108273aSPyun YongHyeon 		 * length are stored in the bge_flags[14:10,4] field.  Jumbo
46461108273aSPyun YongHyeon 		 * frames are supported.
46471108273aSPyun YongHyeon 		 */
46481108273aSPyun YongHyeon 		*mss |= ((hlen & 0x3) << 14);
46491108273aSPyun YongHyeon 		*flags |= ((hlen & 0xF8) << 7) | ((hlen & 0x4) << 2);
46501108273aSPyun YongHyeon 	} else {
46511108273aSPyun YongHyeon 		/*
46521108273aSPyun YongHyeon 		 * For BCM5755 and newer controllers, hardware based TSO uses
46531108273aSPyun YongHyeon 		 * the lower 11	bits to store the MSS and the upper 5 bits to
46541108273aSPyun YongHyeon 		 * store the IP/TCP header length. Jumbo frames are not
46551108273aSPyun YongHyeon 		 * supported.
46561108273aSPyun YongHyeon 		 */
4657ca3f1187SPyun YongHyeon 		*mss |= (hlen << 11);
46581108273aSPyun YongHyeon 	}
4659ca3f1187SPyun YongHyeon 	return (m);
4660ca3f1187SPyun YongHyeon }
4661ca3f1187SPyun YongHyeon 
4662d375e524SGleb Smirnoff /*
466395d67482SBill Paul  * Encapsulate an mbuf chain in the tx ring  by coupling the mbuf data
466495d67482SBill Paul  * pointers to descriptors.
466595d67482SBill Paul  */
466695d67482SBill Paul static int
4667676ad2c9SGleb Smirnoff bge_encap(struct bge_softc *sc, struct mbuf **m_head, uint32_t *txidx)
466895d67482SBill Paul {
46697e27542aSGleb Smirnoff 	bus_dma_segment_t	segs[BGE_NSEG_NEW];
4670f41ac2beSBill Paul 	bus_dmamap_t		map;
4671676ad2c9SGleb Smirnoff 	struct bge_tx_bd	*d;
4672676ad2c9SGleb Smirnoff 	struct mbuf		*m = *m_head;
46737e27542aSGleb Smirnoff 	uint32_t		idx = *txidx;
4674ca3f1187SPyun YongHyeon 	uint16_t		csum_flags, mss, vlan_tag;
46757e27542aSGleb Smirnoff 	int			nsegs, i, error;
467695d67482SBill Paul 
46776909dc43SGleb Smirnoff 	csum_flags = 0;
4678ca3f1187SPyun YongHyeon 	mss = 0;
4679ca3f1187SPyun YongHyeon 	vlan_tag = 0;
4680d598b626SPyun YongHyeon 	if ((sc->bge_flags & BGE_FLAG_SHORT_DMA_BUG) != 0 &&
4681d598b626SPyun YongHyeon 	    m->m_next != NULL) {
4682d598b626SPyun YongHyeon 		*m_head = bge_check_short_dma(m);
4683d598b626SPyun YongHyeon 		if (*m_head == NULL)
4684d598b626SPyun YongHyeon 			return (ENOBUFS);
4685d598b626SPyun YongHyeon 		m = *m_head;
4686d598b626SPyun YongHyeon 	}
4687ca3f1187SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
46881108273aSPyun YongHyeon 		*m_head = m = bge_setup_tso(sc, m, &mss, &csum_flags);
4689ca3f1187SPyun YongHyeon 		if (*m_head == NULL)
4690ca3f1187SPyun YongHyeon 			return (ENOBUFS);
4691ca3f1187SPyun YongHyeon 		csum_flags |= BGE_TXBDFLAG_CPU_PRE_DMA |
4692ca3f1187SPyun YongHyeon 		    BGE_TXBDFLAG_CPU_POST_DMA;
469335f945cdSPyun YongHyeon 	} else if ((m->m_pkthdr.csum_flags & sc->bge_csum_features) != 0) {
46946909dc43SGleb Smirnoff 		if (m->m_pkthdr.csum_flags & CSUM_IP)
46956909dc43SGleb Smirnoff 			csum_flags |= BGE_TXBDFLAG_IP_CSUM;
46966909dc43SGleb Smirnoff 		if (m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP)) {
46976909dc43SGleb Smirnoff 			csum_flags |= BGE_TXBDFLAG_TCP_UDP_CSUM;
46986909dc43SGleb Smirnoff 			if (m->m_pkthdr.len < ETHER_MIN_NOPAD &&
46996909dc43SGleb Smirnoff 			    (error = bge_cksum_pad(m)) != 0) {
47006909dc43SGleb Smirnoff 				m_freem(m);
47016909dc43SGleb Smirnoff 				*m_head = NULL;
47026909dc43SGleb Smirnoff 				return (error);
47036909dc43SGleb Smirnoff 			}
47046909dc43SGleb Smirnoff 		}
47056909dc43SGleb Smirnoff 		if (m->m_flags & M_LASTFRAG)
47066909dc43SGleb Smirnoff 			csum_flags |= BGE_TXBDFLAG_IP_FRAG_END;
47076909dc43SGleb Smirnoff 		else if (m->m_flags & M_FRAG)
47086909dc43SGleb Smirnoff 			csum_flags |= BGE_TXBDFLAG_IP_FRAG;
47096909dc43SGleb Smirnoff 	}
47106909dc43SGleb Smirnoff 
47111108273aSPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) == 0) {
47121108273aSPyun YongHyeon 		if (sc->bge_flags & BGE_FLAG_JUMBO_FRAME &&
47131108273aSPyun YongHyeon 		    m->m_pkthdr.len > ETHER_MAX_LEN)
47141108273aSPyun YongHyeon 			csum_flags |= BGE_TXBDFLAG_JUMBO_FRAME;
47151108273aSPyun YongHyeon 		if (sc->bge_forced_collapse > 0 &&
4716beaa2ae1SPyun YongHyeon 		    (sc->bge_flags & BGE_FLAG_PCIE) != 0 && m->m_next != NULL) {
4717d94f2b85SPyun YongHyeon 			/*
4718d94f2b85SPyun YongHyeon 			 * Forcedly collapse mbuf chains to overcome hardware
4719d94f2b85SPyun YongHyeon 			 * limitation which only support a single outstanding
4720d94f2b85SPyun YongHyeon 			 * DMA read operation.
4721d94f2b85SPyun YongHyeon 			 */
4722beaa2ae1SPyun YongHyeon 			if (sc->bge_forced_collapse == 1)
4723d94f2b85SPyun YongHyeon 				m = m_defrag(m, M_DONTWAIT);
4724d94f2b85SPyun YongHyeon 			else
47251108273aSPyun YongHyeon 				m = m_collapse(m, M_DONTWAIT,
47261108273aSPyun YongHyeon 				    sc->bge_forced_collapse);
4727261f04d6SPyun YongHyeon 			if (m == NULL)
4728261f04d6SPyun YongHyeon 				m = *m_head;
4729d94f2b85SPyun YongHyeon 			*m_head = m;
4730d94f2b85SPyun YongHyeon 		}
47311108273aSPyun YongHyeon 	}
4732d94f2b85SPyun YongHyeon 
47337e27542aSGleb Smirnoff 	map = sc->bge_cdata.bge_tx_dmamap[idx];
47340ac56796SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_tx_mtag, map, m, segs,
4735676ad2c9SGleb Smirnoff 	    &nsegs, BUS_DMA_NOWAIT);
47367e27542aSGleb Smirnoff 	if (error == EFBIG) {
47374eee14cbSMarius Strobl 		m = m_collapse(m, M_DONTWAIT, BGE_NSEG_NEW);
4738676ad2c9SGleb Smirnoff 		if (m == NULL) {
4739676ad2c9SGleb Smirnoff 			m_freem(*m_head);
4740676ad2c9SGleb Smirnoff 			*m_head = NULL;
47417e27542aSGleb Smirnoff 			return (ENOBUFS);
47427e27542aSGleb Smirnoff 		}
4743676ad2c9SGleb Smirnoff 		*m_head = m;
47440ac56796SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_tx_mtag, map,
47450ac56796SPyun YongHyeon 		    m, segs, &nsegs, BUS_DMA_NOWAIT);
4746676ad2c9SGleb Smirnoff 		if (error) {
4747676ad2c9SGleb Smirnoff 			m_freem(m);
4748676ad2c9SGleb Smirnoff 			*m_head = NULL;
47497e27542aSGleb Smirnoff 			return (error);
47507e27542aSGleb Smirnoff 		}
4751676ad2c9SGleb Smirnoff 	} else if (error != 0)
4752676ad2c9SGleb Smirnoff 		return (error);
47537e27542aSGleb Smirnoff 
4754167fdb62SPyun YongHyeon 	/* Check if we have enough free send BDs. */
4755167fdb62SPyun YongHyeon 	if (sc->bge_txcnt + nsegs >= BGE_TX_RING_CNT) {
47560ac56796SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_tx_mtag, map);
475795d67482SBill Paul 		return (ENOBUFS);
47587e27542aSGleb Smirnoff 	}
47597e27542aSGleb Smirnoff 
47600ac56796SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_tx_mtag, map, BUS_DMASYNC_PREWRITE);
4761e65bed95SPyun YongHyeon 
4762ca3f1187SPyun YongHyeon 	if (m->m_flags & M_VLANTAG) {
4763ca3f1187SPyun YongHyeon 		csum_flags |= BGE_TXBDFLAG_VLAN_TAG;
4764ca3f1187SPyun YongHyeon 		vlan_tag = m->m_pkthdr.ether_vtag;
4765ca3f1187SPyun YongHyeon 	}
47667e27542aSGleb Smirnoff 	for (i = 0; ; i++) {
47677e27542aSGleb Smirnoff 		d = &sc->bge_ldata.bge_tx_ring[idx];
47687e27542aSGleb Smirnoff 		d->bge_addr.bge_addr_lo = BGE_ADDR_LO(segs[i].ds_addr);
47697e27542aSGleb Smirnoff 		d->bge_addr.bge_addr_hi = BGE_ADDR_HI(segs[i].ds_addr);
47707e27542aSGleb Smirnoff 		d->bge_len = segs[i].ds_len;
47717e27542aSGleb Smirnoff 		d->bge_flags = csum_flags;
4772ca3f1187SPyun YongHyeon 		d->bge_vlan_tag = vlan_tag;
4773ca3f1187SPyun YongHyeon 		d->bge_mss = mss;
47747e27542aSGleb Smirnoff 		if (i == nsegs - 1)
47757e27542aSGleb Smirnoff 			break;
47767e27542aSGleb Smirnoff 		BGE_INC(idx, BGE_TX_RING_CNT);
47777e27542aSGleb Smirnoff 	}
47787e27542aSGleb Smirnoff 
47797e27542aSGleb Smirnoff 	/* Mark the last segment as end of packet... */
47807e27542aSGleb Smirnoff 	d->bge_flags |= BGE_TXBDFLAG_END;
4781676ad2c9SGleb Smirnoff 
4782f41ac2beSBill Paul 	/*
4783f41ac2beSBill Paul 	 * Insure that the map for this transmission
4784f41ac2beSBill Paul 	 * is placed at the array index of the last descriptor
4785f41ac2beSBill Paul 	 * in this chain.
4786f41ac2beSBill Paul 	 */
47877e27542aSGleb Smirnoff 	sc->bge_cdata.bge_tx_dmamap[*txidx] = sc->bge_cdata.bge_tx_dmamap[idx];
47887e27542aSGleb Smirnoff 	sc->bge_cdata.bge_tx_dmamap[idx] = map;
4789676ad2c9SGleb Smirnoff 	sc->bge_cdata.bge_tx_chain[idx] = m;
47907e27542aSGleb Smirnoff 	sc->bge_txcnt += nsegs;
479195d67482SBill Paul 
47927e27542aSGleb Smirnoff 	BGE_INC(idx, BGE_TX_RING_CNT);
47937e27542aSGleb Smirnoff 	*txidx = idx;
479495d67482SBill Paul 
479595d67482SBill Paul 	return (0);
479695d67482SBill Paul }
479795d67482SBill Paul 
479895d67482SBill Paul /*
479995d67482SBill Paul  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
480095d67482SBill Paul  * to the mbuf data regions directly in the transmit descriptors.
480195d67482SBill Paul  */
480295d67482SBill Paul static void
48033f74909aSGleb Smirnoff bge_start_locked(struct ifnet *ifp)
480495d67482SBill Paul {
480595d67482SBill Paul 	struct bge_softc *sc;
4806167fdb62SPyun YongHyeon 	struct mbuf *m_head;
480714bbd30fSGleb Smirnoff 	uint32_t prodidx;
4808167fdb62SPyun YongHyeon 	int count;
480995d67482SBill Paul 
481095d67482SBill Paul 	sc = ifp->if_softc;
4811167fdb62SPyun YongHyeon 	BGE_LOCK_ASSERT(sc);
481295d67482SBill Paul 
4813167fdb62SPyun YongHyeon 	if (!sc->bge_link ||
4814167fdb62SPyun YongHyeon 	    (ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
4815167fdb62SPyun YongHyeon 	    IFF_DRV_RUNNING)
481695d67482SBill Paul 		return;
481795d67482SBill Paul 
481814bbd30fSGleb Smirnoff 	prodidx = sc->bge_tx_prodidx;
481995d67482SBill Paul 
4820167fdb62SPyun YongHyeon 	for (count = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd);) {
4821167fdb62SPyun YongHyeon 		if (sc->bge_txcnt > BGE_TX_RING_CNT - 16) {
4822167fdb62SPyun YongHyeon 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
4823167fdb62SPyun YongHyeon 			break;
4824167fdb62SPyun YongHyeon 		}
48254d665c4dSDag-Erling Smørgrav 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
482695d67482SBill Paul 		if (m_head == NULL)
482795d67482SBill Paul 			break;
482895d67482SBill Paul 
482995d67482SBill Paul 		/*
483095d67482SBill Paul 		 * XXX
4831b874fdd4SYaroslav Tykhiy 		 * The code inside the if() block is never reached since we
4832b874fdd4SYaroslav Tykhiy 		 * must mark CSUM_IP_FRAGS in our if_hwassist to start getting
4833b874fdd4SYaroslav Tykhiy 		 * requests to checksum TCP/UDP in a fragmented packet.
4834b874fdd4SYaroslav Tykhiy 		 *
4835b874fdd4SYaroslav Tykhiy 		 * XXX
483695d67482SBill Paul 		 * safety overkill.  If this is a fragmented packet chain
483795d67482SBill Paul 		 * with delayed TCP/UDP checksums, then only encapsulate
483895d67482SBill Paul 		 * it if we have enough descriptors to handle the entire
483995d67482SBill Paul 		 * chain at once.
484095d67482SBill Paul 		 * (paranoia -- may not actually be needed)
484195d67482SBill Paul 		 */
484295d67482SBill Paul 		if (m_head->m_flags & M_FIRSTFRAG &&
484395d67482SBill Paul 		    m_head->m_pkthdr.csum_flags & (CSUM_DELAY_DATA)) {
484495d67482SBill Paul 			if ((BGE_TX_RING_CNT - sc->bge_txcnt) <
484595d67482SBill Paul 			    m_head->m_pkthdr.csum_data + 16) {
48464d665c4dSDag-Erling Smørgrav 				IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
484713f4c340SRobert Watson 				ifp->if_drv_flags |= IFF_DRV_OACTIVE;
484895d67482SBill Paul 				break;
484995d67482SBill Paul 			}
485095d67482SBill Paul 		}
485195d67482SBill Paul 
485295d67482SBill Paul 		/*
485395d67482SBill Paul 		 * Pack the data into the transmit ring. If we
485495d67482SBill Paul 		 * don't have room, set the OACTIVE flag and wait
485595d67482SBill Paul 		 * for the NIC to drain the ring.
485695d67482SBill Paul 		 */
4857676ad2c9SGleb Smirnoff 		if (bge_encap(sc, &m_head, &prodidx)) {
4858676ad2c9SGleb Smirnoff 			if (m_head == NULL)
4859676ad2c9SGleb Smirnoff 				break;
48604d665c4dSDag-Erling Smørgrav 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
486113f4c340SRobert Watson 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
486295d67482SBill Paul 			break;
486395d67482SBill Paul 		}
4864303a718cSDag-Erling Smørgrav 		++count;
486595d67482SBill Paul 
486695d67482SBill Paul 		/*
486795d67482SBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
486895d67482SBill Paul 		 * to him.
486995d67482SBill Paul 		 */
48704e35d186SJung-uk Kim #ifdef ETHER_BPF_MTAP
487145ee6ab3SJung-uk Kim 		ETHER_BPF_MTAP(ifp, m_head);
48724e35d186SJung-uk Kim #else
48734e35d186SJung-uk Kim 		BPF_MTAP(ifp, m_head);
48744e35d186SJung-uk Kim #endif
487595d67482SBill Paul 	}
487695d67482SBill Paul 
4877167fdb62SPyun YongHyeon 	if (count > 0) {
4878aa94f333SPyun YongHyeon 		bus_dmamap_sync(sc->bge_cdata.bge_tx_ring_tag,
48795c1da2faSPyun YongHyeon 		    sc->bge_cdata.bge_tx_ring_map, BUS_DMASYNC_PREWRITE);
48803f74909aSGleb Smirnoff 		/* Transmit. */
488138cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx);
48823927098fSPaul Saab 		/* 5700 b2 errata */
4883e0ced696SPaul Saab 		if (sc->bge_chiprev == BGE_CHIPREV_5700_BX)
488438cc658fSJohn Baldwin 			bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx);
488595d67482SBill Paul 
488614bbd30fSGleb Smirnoff 		sc->bge_tx_prodidx = prodidx;
488714bbd30fSGleb Smirnoff 
488895d67482SBill Paul 		/*
488995d67482SBill Paul 		 * Set a timeout in case the chip goes out to lunch.
489095d67482SBill Paul 		 */
4891b74e67fbSGleb Smirnoff 		sc->bge_timer = 5;
489295d67482SBill Paul 	}
4893167fdb62SPyun YongHyeon }
489495d67482SBill Paul 
48950f9bd73bSSam Leffler /*
48960f9bd73bSSam Leffler  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
48970f9bd73bSSam Leffler  * to the mbuf data regions directly in the transmit descriptors.
48980f9bd73bSSam Leffler  */
489995d67482SBill Paul static void
49003f74909aSGleb Smirnoff bge_start(struct ifnet *ifp)
490195d67482SBill Paul {
49020f9bd73bSSam Leffler 	struct bge_softc *sc;
49030f9bd73bSSam Leffler 
49040f9bd73bSSam Leffler 	sc = ifp->if_softc;
49050f9bd73bSSam Leffler 	BGE_LOCK(sc);
49060f9bd73bSSam Leffler 	bge_start_locked(ifp);
49070f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
49080f9bd73bSSam Leffler }
49090f9bd73bSSam Leffler 
49100f9bd73bSSam Leffler static void
49113f74909aSGleb Smirnoff bge_init_locked(struct bge_softc *sc)
49120f9bd73bSSam Leffler {
491395d67482SBill Paul 	struct ifnet *ifp;
49143f74909aSGleb Smirnoff 	uint16_t *m;
4915f6a65488SPyun YongHyeon 	uint32_t mode;
491695d67482SBill Paul 
49170f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
491895d67482SBill Paul 
4919fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
492095d67482SBill Paul 
492113f4c340SRobert Watson 	if (ifp->if_drv_flags & IFF_DRV_RUNNING)
492295d67482SBill Paul 		return;
492395d67482SBill Paul 
492495d67482SBill Paul 	/* Cancel pending I/O and flush buffers. */
492595d67482SBill Paul 	bge_stop(sc);
49268cb1383cSDoug Ambrisko 
49278cb1383cSDoug Ambrisko 	bge_stop_fw(sc);
49288cb1383cSDoug Ambrisko 	bge_sig_pre_reset(sc, BGE_RESET_START);
492995d67482SBill Paul 	bge_reset(sc);
49308cb1383cSDoug Ambrisko 	bge_sig_legacy(sc, BGE_RESET_START);
49318cb1383cSDoug Ambrisko 	bge_sig_post_reset(sc, BGE_RESET_START);
49328cb1383cSDoug Ambrisko 
493395d67482SBill Paul 	bge_chipinit(sc);
493495d67482SBill Paul 
493595d67482SBill Paul 	/*
493695d67482SBill Paul 	 * Init the various state machines, ring
493795d67482SBill Paul 	 * control blocks and firmware.
493895d67482SBill Paul 	 */
493995d67482SBill Paul 	if (bge_blockinit(sc)) {
4940fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "initialization failure\n");
494195d67482SBill Paul 		return;
494295d67482SBill Paul 	}
494395d67482SBill Paul 
4944fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
494595d67482SBill Paul 
494695d67482SBill Paul 	/* Specify MTU. */
494795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RX_MTU, ifp->if_mtu +
4948cb2eacc7SYaroslav Tykhiy 	    ETHER_HDR_LEN + ETHER_CRC_LEN +
4949cb2eacc7SYaroslav Tykhiy 	    (ifp->if_capenable & IFCAP_VLAN_MTU ? ETHER_VLAN_ENCAP_LEN : 0));
495095d67482SBill Paul 
495195d67482SBill Paul 	/* Load our MAC address. */
49523f74909aSGleb Smirnoff 	m = (uint16_t *)IF_LLADDR(sc->bge_ifp);
495395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_ADDR1_LO, htons(m[0]));
495495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_ADDR1_HI, (htons(m[1]) << 16) | htons(m[2]));
495595d67482SBill Paul 
49563e9b1bcaSJung-uk Kim 	/* Program promiscuous mode. */
49573e9b1bcaSJung-uk Kim 	bge_setpromisc(sc);
495895d67482SBill Paul 
495995d67482SBill Paul 	/* Program multicast filter. */
496095d67482SBill Paul 	bge_setmulti(sc);
496195d67482SBill Paul 
4962cb2eacc7SYaroslav Tykhiy 	/* Program VLAN tag stripping. */
4963cb2eacc7SYaroslav Tykhiy 	bge_setvlan(sc);
4964cb2eacc7SYaroslav Tykhiy 
496535f945cdSPyun YongHyeon 	/* Override UDP checksum offloading. */
496635f945cdSPyun YongHyeon 	if (sc->bge_forced_udpcsum == 0)
496735f945cdSPyun YongHyeon 		sc->bge_csum_features &= ~CSUM_UDP;
496835f945cdSPyun YongHyeon 	else
496935f945cdSPyun YongHyeon 		sc->bge_csum_features |= CSUM_UDP;
497035f945cdSPyun YongHyeon 	if (ifp->if_capabilities & IFCAP_TXCSUM &&
497135f945cdSPyun YongHyeon 	    ifp->if_capenable & IFCAP_TXCSUM) {
497235f945cdSPyun YongHyeon 		ifp->if_hwassist &= ~(BGE_CSUM_FEATURES | CSUM_UDP);
497335f945cdSPyun YongHyeon 		ifp->if_hwassist |= sc->bge_csum_features;
497435f945cdSPyun YongHyeon 	}
497535f945cdSPyun YongHyeon 
497695d67482SBill Paul 	/* Init RX ring. */
49773ee5d7daSPyun YongHyeon 	if (bge_init_rx_ring_std(sc) != 0) {
49783ee5d7daSPyun YongHyeon 		device_printf(sc->bge_dev, "no memory for std Rx buffers.\n");
49793ee5d7daSPyun YongHyeon 		bge_stop(sc);
49803ee5d7daSPyun YongHyeon 		return;
49813ee5d7daSPyun YongHyeon 	}
498295d67482SBill Paul 
49830434d1b8SBill Paul 	/*
49840434d1b8SBill Paul 	 * Workaround for a bug in 5705 ASIC rev A0. Poll the NIC's
49850434d1b8SBill Paul 	 * memory to insure that the chip has in fact read the first
49860434d1b8SBill Paul 	 * entry of the ring.
49870434d1b8SBill Paul 	 */
49880434d1b8SBill Paul 	if (sc->bge_chipid == BGE_CHIPID_BCM5705_A0) {
49893f74909aSGleb Smirnoff 		uint32_t		v, i;
49900434d1b8SBill Paul 		for (i = 0; i < 10; i++) {
49910434d1b8SBill Paul 			DELAY(20);
49920434d1b8SBill Paul 			v = bge_readmem_ind(sc, BGE_STD_RX_RINGS + 8);
49930434d1b8SBill Paul 			if (v == (MCLBYTES - ETHER_ALIGN))
49940434d1b8SBill Paul 				break;
49950434d1b8SBill Paul 		}
49960434d1b8SBill Paul 		if (i == 10)
4997fe806fdaSPyun YongHyeon 			device_printf (sc->bge_dev,
4998fe806fdaSPyun YongHyeon 			    "5705 A0 chip failed to load RX ring\n");
49990434d1b8SBill Paul 	}
50000434d1b8SBill Paul 
500195d67482SBill Paul 	/* Init jumbo RX ring. */
5002f5459d4cSPyun YongHyeon 	if (BGE_IS_JUMBO_CAPABLE(sc) &&
5003f5459d4cSPyun YongHyeon 	    ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN + ETHER_VLAN_ENCAP_LEN >
5004c215fd77SPyun YongHyeon 	    (MCLBYTES - ETHER_ALIGN)) {
50053ee5d7daSPyun YongHyeon 		if (bge_init_rx_ring_jumbo(sc) != 0) {
5006333704a3SPyun YongHyeon 			device_printf(sc->bge_dev,
5007b65256d7SPyun YongHyeon 			    "no memory for jumbo Rx buffers.\n");
50083ee5d7daSPyun YongHyeon 			bge_stop(sc);
50093ee5d7daSPyun YongHyeon 			return;
50103ee5d7daSPyun YongHyeon 		}
50113ee5d7daSPyun YongHyeon 	}
501295d67482SBill Paul 
50133f74909aSGleb Smirnoff 	/* Init our RX return ring index. */
501495d67482SBill Paul 	sc->bge_rx_saved_considx = 0;
501595d67482SBill Paul 
50167e6e2507SJung-uk Kim 	/* Init our RX/TX stat counters. */
50177e6e2507SJung-uk Kim 	sc->bge_rx_discards = sc->bge_tx_discards = sc->bge_tx_collisions = 0;
50187e6e2507SJung-uk Kim 
501995d67482SBill Paul 	/* Init TX ring. */
502095d67482SBill Paul 	bge_init_tx_ring(sc);
502195d67482SBill Paul 
5022f6a65488SPyun YongHyeon 	/* Enable TX MAC state machine lockup fix. */
5023f6a65488SPyun YongHyeon 	mode = CSR_READ_4(sc, BGE_TX_MODE);
5024f6a65488SPyun YongHyeon 	if (BGE_IS_5755_PLUS(sc) || sc->bge_asicrev == BGE_ASICREV_BCM5906)
5025f6a65488SPyun YongHyeon 		mode |= BGE_TXMODE_MBUF_LOCKUP_FIX;
502650515680SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5720) {
502750515680SPyun YongHyeon 		mode &= ~(BGE_TXMODE_JMB_FRM_LEN | BGE_TXMODE_CNT_DN_MODE);
502850515680SPyun YongHyeon 		mode |= CSR_READ_4(sc, BGE_TX_MODE) &
502950515680SPyun YongHyeon 		    (BGE_TXMODE_JMB_FRM_LEN | BGE_TXMODE_CNT_DN_MODE);
503050515680SPyun YongHyeon 	}
50313f74909aSGleb Smirnoff 	/* Turn on transmitter. */
5032f6a65488SPyun YongHyeon 	CSR_WRITE_4(sc, BGE_TX_MODE, mode | BGE_TXMODE_ENABLE);
5033a6e66cd2SPyun YongHyeon 	DELAY(100);
503495d67482SBill Paul 
50353f74909aSGleb Smirnoff 	/* Turn on receiver. */
503695d67482SBill Paul 	BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE);
5037a6e66cd2SPyun YongHyeon 	DELAY(10);
503895d67482SBill Paul 
5039dedcdf57SPyun YongHyeon 	/*
5040dedcdf57SPyun YongHyeon 	 * Set the number of good frames to receive after RX MBUF
5041dedcdf57SPyun YongHyeon 	 * Low Watermark has been reached. After the RX MAC receives
5042dedcdf57SPyun YongHyeon 	 * this number of frames, it will drop subsequent incoming
5043dedcdf57SPyun YongHyeon 	 * frames until the MBUF High Watermark is reached.
5044dedcdf57SPyun YongHyeon 	 */
5045b4a256acSPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM57765)
5046b4a256acSPyun YongHyeon 		CSR_WRITE_4(sc, BGE_MAX_RX_FRAME_LOWAT, 1);
5047b4a256acSPyun YongHyeon 	else
5048dedcdf57SPyun YongHyeon 		CSR_WRITE_4(sc, BGE_MAX_RX_FRAME_LOWAT, 2);
5049dedcdf57SPyun YongHyeon 
50502280c16bSPyun YongHyeon 	/* Clear MAC statistics. */
50512280c16bSPyun YongHyeon 	if (BGE_IS_5705_PLUS(sc))
50522280c16bSPyun YongHyeon 		bge_stats_clear_regs(sc);
50532280c16bSPyun YongHyeon 
505495d67482SBill Paul 	/* Tell firmware we're alive. */
505595d67482SBill Paul 	BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
505695d67482SBill Paul 
505775719184SGleb Smirnoff #ifdef DEVICE_POLLING
505875719184SGleb Smirnoff 	/* Disable interrupts if we are polling. */
505975719184SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING) {
506075719184SGleb Smirnoff 		BGE_SETBIT(sc, BGE_PCI_MISC_CTL,
506175719184SGleb Smirnoff 		    BGE_PCIMISCCTL_MASK_PCI_INTR);
506238cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_IRQ0_LO, 1);
506375719184SGleb Smirnoff 	} else
506475719184SGleb Smirnoff #endif
506575719184SGleb Smirnoff 
506695d67482SBill Paul 	/* Enable host interrupts. */
506775719184SGleb Smirnoff 	{
506895d67482SBill Paul 	BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_CLEAR_INTA);
506995d67482SBill Paul 	BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR);
507038cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_IRQ0_LO, 0);
507175719184SGleb Smirnoff 	}
507295d67482SBill Paul 
507313f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
507413f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
507595d67482SBill Paul 
5076e4146b95SPyun YongHyeon 	bge_ifmedia_upd_locked(ifp);
5077e4146b95SPyun YongHyeon 
50780f9bd73bSSam Leffler 	callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc);
50790f9bd73bSSam Leffler }
50800f9bd73bSSam Leffler 
50810f9bd73bSSam Leffler static void
50823f74909aSGleb Smirnoff bge_init(void *xsc)
50830f9bd73bSSam Leffler {
50840f9bd73bSSam Leffler 	struct bge_softc *sc = xsc;
50850f9bd73bSSam Leffler 
50860f9bd73bSSam Leffler 	BGE_LOCK(sc);
50870f9bd73bSSam Leffler 	bge_init_locked(sc);
50880f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
508995d67482SBill Paul }
509095d67482SBill Paul 
509195d67482SBill Paul /*
509295d67482SBill Paul  * Set media options.
509395d67482SBill Paul  */
509495d67482SBill Paul static int
50953f74909aSGleb Smirnoff bge_ifmedia_upd(struct ifnet *ifp)
509695d67482SBill Paul {
509767d5e043SOleg Bulyzhin 	struct bge_softc *sc = ifp->if_softc;
509867d5e043SOleg Bulyzhin 	int res;
509967d5e043SOleg Bulyzhin 
510067d5e043SOleg Bulyzhin 	BGE_LOCK(sc);
510167d5e043SOleg Bulyzhin 	res = bge_ifmedia_upd_locked(ifp);
510267d5e043SOleg Bulyzhin 	BGE_UNLOCK(sc);
510367d5e043SOleg Bulyzhin 
510467d5e043SOleg Bulyzhin 	return (res);
510567d5e043SOleg Bulyzhin }
510667d5e043SOleg Bulyzhin 
510767d5e043SOleg Bulyzhin static int
510867d5e043SOleg Bulyzhin bge_ifmedia_upd_locked(struct ifnet *ifp)
510967d5e043SOleg Bulyzhin {
511067d5e043SOleg Bulyzhin 	struct bge_softc *sc = ifp->if_softc;
511195d67482SBill Paul 	struct mii_data *mii;
51124f09c4c7SMarius Strobl 	struct mii_softc *miisc;
511395d67482SBill Paul 	struct ifmedia *ifm;
511495d67482SBill Paul 
511567d5e043SOleg Bulyzhin 	BGE_LOCK_ASSERT(sc);
511667d5e043SOleg Bulyzhin 
511795d67482SBill Paul 	ifm = &sc->bge_ifmedia;
511895d67482SBill Paul 
511995d67482SBill Paul 	/* If this is a 1000baseX NIC, enable the TBI port. */
5120652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
512195d67482SBill Paul 		if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
512295d67482SBill Paul 			return (EINVAL);
512395d67482SBill Paul 		switch(IFM_SUBTYPE(ifm->ifm_media)) {
512495d67482SBill Paul 		case IFM_AUTO:
5125ff50922bSDoug White 			/*
5126ff50922bSDoug White 			 * The BCM5704 ASIC appears to have a special
5127ff50922bSDoug White 			 * mechanism for programming the autoneg
5128ff50922bSDoug White 			 * advertisement registers in TBI mode.
5129ff50922bSDoug White 			 */
51300f89fde2SJung-uk Kim 			if (sc->bge_asicrev == BGE_ASICREV_BCM5704) {
5131ff50922bSDoug White 				uint32_t sgdig;
51320f89fde2SJung-uk Kim 				sgdig = CSR_READ_4(sc, BGE_SGDIG_STS);
51330f89fde2SJung-uk Kim 				if (sgdig & BGE_SGDIGSTS_DONE) {
5134ff50922bSDoug White 					CSR_WRITE_4(sc, BGE_TX_TBI_AUTONEG, 0);
5135ff50922bSDoug White 					sgdig = CSR_READ_4(sc, BGE_SGDIG_CFG);
5136ff50922bSDoug White 					sgdig |= BGE_SGDIGCFG_AUTO |
5137ff50922bSDoug White 					    BGE_SGDIGCFG_PAUSE_CAP |
5138ff50922bSDoug White 					    BGE_SGDIGCFG_ASYM_PAUSE;
5139ff50922bSDoug White 					CSR_WRITE_4(sc, BGE_SGDIG_CFG,
5140ff50922bSDoug White 					    sgdig | BGE_SGDIGCFG_SEND);
5141ff50922bSDoug White 					DELAY(5);
5142ff50922bSDoug White 					CSR_WRITE_4(sc, BGE_SGDIG_CFG, sgdig);
5143ff50922bSDoug White 				}
51440f89fde2SJung-uk Kim 			}
514595d67482SBill Paul 			break;
514695d67482SBill Paul 		case IFM_1000_SX:
514795d67482SBill Paul 			if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) {
514895d67482SBill Paul 				BGE_CLRBIT(sc, BGE_MAC_MODE,
514995d67482SBill Paul 				    BGE_MACMODE_HALF_DUPLEX);
515095d67482SBill Paul 			} else {
515195d67482SBill Paul 				BGE_SETBIT(sc, BGE_MAC_MODE,
515295d67482SBill Paul 				    BGE_MACMODE_HALF_DUPLEX);
515395d67482SBill Paul 			}
51549b80ffe7SPyun YongHyeon 			DELAY(40);
515595d67482SBill Paul 			break;
515695d67482SBill Paul 		default:
515795d67482SBill Paul 			return (EINVAL);
515895d67482SBill Paul 		}
515995d67482SBill Paul 		return (0);
516095d67482SBill Paul 	}
516195d67482SBill Paul 
51621493e883SOleg Bulyzhin 	sc->bge_link_evt++;
516395d67482SBill Paul 	mii = device_get_softc(sc->bge_miibus);
51644f09c4c7SMarius Strobl 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
51653fcb7a53SMarius Strobl 		PHY_RESET(miisc);
516695d67482SBill Paul 	mii_mediachg(mii);
516795d67482SBill Paul 
5168902827f6SBjoern A. Zeeb 	/*
5169902827f6SBjoern A. Zeeb 	 * Force an interrupt so that we will call bge_link_upd
5170902827f6SBjoern A. Zeeb 	 * if needed and clear any pending link state attention.
5171902827f6SBjoern A. Zeeb 	 * Without this we are not getting any further interrupts
5172902827f6SBjoern A. Zeeb 	 * for link state changes and thus will not UP the link and
5173902827f6SBjoern A. Zeeb 	 * not be able to send in bge_start_locked. The only
5174902827f6SBjoern A. Zeeb 	 * way to get things working was to receive a packet and
5175902827f6SBjoern A. Zeeb 	 * get an RX intr.
5176902827f6SBjoern A. Zeeb 	 * bge_tick should help for fiber cards and we might not
5177902827f6SBjoern A. Zeeb 	 * need to do this here if BGE_FLAG_TBI is set but as
5178902827f6SBjoern A. Zeeb 	 * we poll for fiber anyway it should not harm.
5179902827f6SBjoern A. Zeeb 	 */
51804f0794ffSBjoern A. Zeeb 	if (sc->bge_asicrev == BGE_ASICREV_BCM5700 ||
51814f0794ffSBjoern A. Zeeb 	    sc->bge_flags & BGE_FLAG_5788)
5182902827f6SBjoern A. Zeeb 		BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_SET);
51834f0794ffSBjoern A. Zeeb 	else
518463ccfe30SBjoern A. Zeeb 		BGE_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW);
5185902827f6SBjoern A. Zeeb 
518695d67482SBill Paul 	return (0);
518795d67482SBill Paul }
518895d67482SBill Paul 
518995d67482SBill Paul /*
519095d67482SBill Paul  * Report current media status.
519195d67482SBill Paul  */
519295d67482SBill Paul static void
51933f74909aSGleb Smirnoff bge_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
519495d67482SBill Paul {
519567d5e043SOleg Bulyzhin 	struct bge_softc *sc = ifp->if_softc;
519695d67482SBill Paul 	struct mii_data *mii;
519795d67482SBill Paul 
519867d5e043SOleg Bulyzhin 	BGE_LOCK(sc);
519995d67482SBill Paul 
5200652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
520195d67482SBill Paul 		ifmr->ifm_status = IFM_AVALID;
520295d67482SBill Paul 		ifmr->ifm_active = IFM_ETHER;
520395d67482SBill Paul 		if (CSR_READ_4(sc, BGE_MAC_STS) &
520495d67482SBill Paul 		    BGE_MACSTAT_TBI_PCS_SYNCHED)
520595d67482SBill Paul 			ifmr->ifm_status |= IFM_ACTIVE;
52064c0da0ffSGleb Smirnoff 		else {
52074c0da0ffSGleb Smirnoff 			ifmr->ifm_active |= IFM_NONE;
520867d5e043SOleg Bulyzhin 			BGE_UNLOCK(sc);
52094c0da0ffSGleb Smirnoff 			return;
52104c0da0ffSGleb Smirnoff 		}
521195d67482SBill Paul 		ifmr->ifm_active |= IFM_1000_SX;
521295d67482SBill Paul 		if (CSR_READ_4(sc, BGE_MAC_MODE) & BGE_MACMODE_HALF_DUPLEX)
521395d67482SBill Paul 			ifmr->ifm_active |= IFM_HDX;
521495d67482SBill Paul 		else
521595d67482SBill Paul 			ifmr->ifm_active |= IFM_FDX;
521667d5e043SOleg Bulyzhin 		BGE_UNLOCK(sc);
521795d67482SBill Paul 		return;
521895d67482SBill Paul 	}
521995d67482SBill Paul 
522095d67482SBill Paul 	mii = device_get_softc(sc->bge_miibus);
522195d67482SBill Paul 	mii_pollstat(mii);
522295d67482SBill Paul 	ifmr->ifm_active = mii->mii_media_active;
522395d67482SBill Paul 	ifmr->ifm_status = mii->mii_media_status;
522467d5e043SOleg Bulyzhin 
522567d5e043SOleg Bulyzhin 	BGE_UNLOCK(sc);
522695d67482SBill Paul }
522795d67482SBill Paul 
522895d67482SBill Paul static int
52293f74909aSGleb Smirnoff bge_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
523095d67482SBill Paul {
523195d67482SBill Paul 	struct bge_softc *sc = ifp->if_softc;
523295d67482SBill Paul 	struct ifreq *ifr = (struct ifreq *) data;
523395d67482SBill Paul 	struct mii_data *mii;
5234f9004b6dSJung-uk Kim 	int flags, mask, error = 0;
523595d67482SBill Paul 
523695d67482SBill Paul 	switch (command) {
523795d67482SBill Paul 	case SIOCSIFMTU:
5238f5459d4cSPyun YongHyeon 		if (BGE_IS_JUMBO_CAPABLE(sc) ||
5239f5459d4cSPyun YongHyeon 		    (sc->bge_flags & BGE_FLAG_JUMBO_STD)) {
52404c0da0ffSGleb Smirnoff 			if (ifr->ifr_mtu < ETHERMIN ||
5241f5459d4cSPyun YongHyeon 			    ifr->ifr_mtu > BGE_JUMBO_MTU) {
524295d67482SBill Paul 				error = EINVAL;
5243f5459d4cSPyun YongHyeon 				break;
5244f5459d4cSPyun YongHyeon 			}
5245f5459d4cSPyun YongHyeon 		} else if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > ETHERMTU) {
5246f5459d4cSPyun YongHyeon 			error = EINVAL;
5247f5459d4cSPyun YongHyeon 			break;
5248f5459d4cSPyun YongHyeon 		}
5249f5459d4cSPyun YongHyeon 		BGE_LOCK(sc);
5250f5459d4cSPyun YongHyeon 		if (ifp->if_mtu != ifr->ifr_mtu) {
525195d67482SBill Paul 			ifp->if_mtu = ifr->ifr_mtu;
52523a429c8fSPyun YongHyeon 			if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
525313f4c340SRobert Watson 				ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
52543a429c8fSPyun YongHyeon 				bge_init_locked(sc);
525595d67482SBill Paul 			}
52563a429c8fSPyun YongHyeon 		}
52573a429c8fSPyun YongHyeon 		BGE_UNLOCK(sc);
525895d67482SBill Paul 		break;
525995d67482SBill Paul 	case SIOCSIFFLAGS:
52600f9bd73bSSam Leffler 		BGE_LOCK(sc);
526195d67482SBill Paul 		if (ifp->if_flags & IFF_UP) {
526295d67482SBill Paul 			/*
526395d67482SBill Paul 			 * If only the state of the PROMISC flag changed,
526495d67482SBill Paul 			 * then just use the 'set promisc mode' command
526595d67482SBill Paul 			 * instead of reinitializing the entire NIC. Doing
526695d67482SBill Paul 			 * a full re-init means reloading the firmware and
526795d67482SBill Paul 			 * waiting for it to start up, which may take a
5268d183af7fSRuslan Ermilov 			 * second or two.  Similarly for ALLMULTI.
526995d67482SBill Paul 			 */
5270f9004b6dSJung-uk Kim 			if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
5271f9004b6dSJung-uk Kim 				flags = ifp->if_flags ^ sc->bge_if_flags;
52723e9b1bcaSJung-uk Kim 				if (flags & IFF_PROMISC)
52733e9b1bcaSJung-uk Kim 					bge_setpromisc(sc);
5274f9004b6dSJung-uk Kim 				if (flags & IFF_ALLMULTI)
5275d183af7fSRuslan Ermilov 					bge_setmulti(sc);
527695d67482SBill Paul 			} else
52770f9bd73bSSam Leffler 				bge_init_locked(sc);
527895d67482SBill Paul 		} else {
527913f4c340SRobert Watson 			if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
528095d67482SBill Paul 				bge_stop(sc);
528195d67482SBill Paul 			}
528295d67482SBill Paul 		}
528395d67482SBill Paul 		sc->bge_if_flags = ifp->if_flags;
52840f9bd73bSSam Leffler 		BGE_UNLOCK(sc);
528595d67482SBill Paul 		error = 0;
528695d67482SBill Paul 		break;
528795d67482SBill Paul 	case SIOCADDMULTI:
528895d67482SBill Paul 	case SIOCDELMULTI:
528913f4c340SRobert Watson 		if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
52900f9bd73bSSam Leffler 			BGE_LOCK(sc);
529195d67482SBill Paul 			bge_setmulti(sc);
52920f9bd73bSSam Leffler 			BGE_UNLOCK(sc);
529395d67482SBill Paul 			error = 0;
529495d67482SBill Paul 		}
529595d67482SBill Paul 		break;
529695d67482SBill Paul 	case SIOCSIFMEDIA:
529795d67482SBill Paul 	case SIOCGIFMEDIA:
5298652ae483SGleb Smirnoff 		if (sc->bge_flags & BGE_FLAG_TBI) {
529995d67482SBill Paul 			error = ifmedia_ioctl(ifp, ifr,
530095d67482SBill Paul 			    &sc->bge_ifmedia, command);
530195d67482SBill Paul 		} else {
530295d67482SBill Paul 			mii = device_get_softc(sc->bge_miibus);
530395d67482SBill Paul 			error = ifmedia_ioctl(ifp, ifr,
530495d67482SBill Paul 			    &mii->mii_media, command);
530595d67482SBill Paul 		}
530695d67482SBill Paul 		break;
530795d67482SBill Paul 	case SIOCSIFCAP:
530895d67482SBill Paul 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
530975719184SGleb Smirnoff #ifdef DEVICE_POLLING
531075719184SGleb Smirnoff 		if (mask & IFCAP_POLLING) {
531175719184SGleb Smirnoff 			if (ifr->ifr_reqcap & IFCAP_POLLING) {
531275719184SGleb Smirnoff 				error = ether_poll_register(bge_poll, ifp);
531375719184SGleb Smirnoff 				if (error)
531475719184SGleb Smirnoff 					return (error);
531575719184SGleb Smirnoff 				BGE_LOCK(sc);
531675719184SGleb Smirnoff 				BGE_SETBIT(sc, BGE_PCI_MISC_CTL,
531775719184SGleb Smirnoff 				    BGE_PCIMISCCTL_MASK_PCI_INTR);
531838cc658fSJohn Baldwin 				bge_writembx(sc, BGE_MBX_IRQ0_LO, 1);
531975719184SGleb Smirnoff 				ifp->if_capenable |= IFCAP_POLLING;
532075719184SGleb Smirnoff 				BGE_UNLOCK(sc);
532175719184SGleb Smirnoff 			} else {
532275719184SGleb Smirnoff 				error = ether_poll_deregister(ifp);
532375719184SGleb Smirnoff 				/* Enable interrupt even in error case */
532475719184SGleb Smirnoff 				BGE_LOCK(sc);
532575719184SGleb Smirnoff 				BGE_CLRBIT(sc, BGE_PCI_MISC_CTL,
532675719184SGleb Smirnoff 				    BGE_PCIMISCCTL_MASK_PCI_INTR);
532738cc658fSJohn Baldwin 				bge_writembx(sc, BGE_MBX_IRQ0_LO, 0);
532875719184SGleb Smirnoff 				ifp->if_capenable &= ~IFCAP_POLLING;
532975719184SGleb Smirnoff 				BGE_UNLOCK(sc);
533075719184SGleb Smirnoff 			}
533175719184SGleb Smirnoff 		}
533275719184SGleb Smirnoff #endif
5333d8b57f98SPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
5334d8b57f98SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
5335d8b57f98SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
5336d8b57f98SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
533735f945cdSPyun YongHyeon 				ifp->if_hwassist |= sc->bge_csum_features;
533895d67482SBill Paul 			else
533935f945cdSPyun YongHyeon 				ifp->if_hwassist &= ~sc->bge_csum_features;
534095d67482SBill Paul 		}
5341cb2eacc7SYaroslav Tykhiy 
5342d8b57f98SPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
5343d8b57f98SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_RXCSUM) != 0)
5344d8b57f98SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_RXCSUM;
5345d8b57f98SPyun YongHyeon 
5346ca3f1187SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
5347ca3f1187SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TSO4) != 0) {
5348ca3f1187SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TSO4;
5349ca3f1187SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TSO4) != 0)
5350ca3f1187SPyun YongHyeon 				ifp->if_hwassist |= CSUM_TSO;
5351ca3f1187SPyun YongHyeon 			else
5352ca3f1187SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
5353ca3f1187SPyun YongHyeon 		}
5354ca3f1187SPyun YongHyeon 
5355cb2eacc7SYaroslav Tykhiy 		if (mask & IFCAP_VLAN_MTU) {
5356cb2eacc7SYaroslav Tykhiy 			ifp->if_capenable ^= IFCAP_VLAN_MTU;
5357cb2eacc7SYaroslav Tykhiy 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
5358cb2eacc7SYaroslav Tykhiy 			bge_init(sc);
5359cb2eacc7SYaroslav Tykhiy 		}
5360cb2eacc7SYaroslav Tykhiy 
536104bde852SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
536204bde852SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0)
536304bde852SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTSO;
536404bde852SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
536504bde852SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) {
5366cb2eacc7SYaroslav Tykhiy 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
536704bde852SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0)
536804bde852SPyun YongHyeon 				ifp->if_capenable &= ~IFCAP_VLAN_HWTSO;
5369cb2eacc7SYaroslav Tykhiy 			BGE_LOCK(sc);
5370cb2eacc7SYaroslav Tykhiy 			bge_setvlan(sc);
5371cb2eacc7SYaroslav Tykhiy 			BGE_UNLOCK(sc);
537204bde852SPyun YongHyeon 		}
5373cb2eacc7SYaroslav Tykhiy #ifdef VLAN_CAPABILITIES
5374cb2eacc7SYaroslav Tykhiy 		VLAN_CAPABILITIES(ifp);
5375cb2eacc7SYaroslav Tykhiy #endif
537695d67482SBill Paul 		break;
537795d67482SBill Paul 	default:
5378673d9191SSam Leffler 		error = ether_ioctl(ifp, command, data);
537995d67482SBill Paul 		break;
538095d67482SBill Paul 	}
538195d67482SBill Paul 
538295d67482SBill Paul 	return (error);
538395d67482SBill Paul }
538495d67482SBill Paul 
538595d67482SBill Paul static void
5386b74e67fbSGleb Smirnoff bge_watchdog(struct bge_softc *sc)
538795d67482SBill Paul {
5388b74e67fbSGleb Smirnoff 	struct ifnet *ifp;
538995d67482SBill Paul 
5390b74e67fbSGleb Smirnoff 	BGE_LOCK_ASSERT(sc);
5391b74e67fbSGleb Smirnoff 
5392b74e67fbSGleb Smirnoff 	if (sc->bge_timer == 0 || --sc->bge_timer)
5393b74e67fbSGleb Smirnoff 		return;
5394b74e67fbSGleb Smirnoff 
5395b74e67fbSGleb Smirnoff 	ifp = sc->bge_ifp;
539695d67482SBill Paul 
5397fe806fdaSPyun YongHyeon 	if_printf(ifp, "watchdog timeout -- resetting\n");
539895d67482SBill Paul 
539913f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
5400426742bfSGleb Smirnoff 	bge_init_locked(sc);
540195d67482SBill Paul 
540295d67482SBill Paul 	ifp->if_oerrors++;
540395d67482SBill Paul }
540495d67482SBill Paul 
54055a147ba6SPyun YongHyeon static void
54065a147ba6SPyun YongHyeon bge_stop_block(struct bge_softc *sc, bus_size_t reg, uint32_t bit)
54075a147ba6SPyun YongHyeon {
54085a147ba6SPyun YongHyeon 	int i;
54095a147ba6SPyun YongHyeon 
54105a147ba6SPyun YongHyeon 	BGE_CLRBIT(sc, reg, bit);
54115a147ba6SPyun YongHyeon 
54125a147ba6SPyun YongHyeon 	for (i = 0; i < BGE_TIMEOUT; i++) {
54135a147ba6SPyun YongHyeon 		if ((CSR_READ_4(sc, reg) & bit) == 0)
54145a147ba6SPyun YongHyeon 			return;
54155a147ba6SPyun YongHyeon 		DELAY(100);
54165a147ba6SPyun YongHyeon         }
54175a147ba6SPyun YongHyeon }
54185a147ba6SPyun YongHyeon 
541995d67482SBill Paul /*
542095d67482SBill Paul  * Stop the adapter and free any mbufs allocated to the
542195d67482SBill Paul  * RX and TX lists.
542295d67482SBill Paul  */
542395d67482SBill Paul static void
54243f74909aSGleb Smirnoff bge_stop(struct bge_softc *sc)
542595d67482SBill Paul {
542695d67482SBill Paul 	struct ifnet *ifp;
542795d67482SBill Paul 
54280f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
54290f9bd73bSSam Leffler 
5430fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
543195d67482SBill Paul 
54320f9bd73bSSam Leffler 	callout_stop(&sc->bge_stat_ch);
543395d67482SBill Paul 
543444b63691SBjoern A. Zeeb 	/* Disable host interrupts. */
543544b63691SBjoern A. Zeeb 	BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR);
543644b63691SBjoern A. Zeeb 	bge_writembx(sc, BGE_MBX_IRQ0_LO, 1);
543744b63691SBjoern A. Zeeb 
543844b63691SBjoern A. Zeeb 	/*
543944b63691SBjoern A. Zeeb 	 * Tell firmware we're shutting down.
544044b63691SBjoern A. Zeeb 	 */
544144b63691SBjoern A. Zeeb 	bge_stop_fw(sc);
544244b63691SBjoern A. Zeeb 	bge_sig_pre_reset(sc, BGE_RESET_STOP);
544344b63691SBjoern A. Zeeb 
544495d67482SBill Paul 	/*
54453f74909aSGleb Smirnoff 	 * Disable all of the receiver blocks.
544695d67482SBill Paul 	 */
54475a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE);
54485a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE);
54495a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE);
54505a147ba6SPyun YongHyeon 	if (BGE_IS_5700_FAMILY(sc))
54515a147ba6SPyun YongHyeon 		bge_stop_block(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE);
54525a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_RDBDI_MODE, BGE_RBDIMODE_ENABLE);
54535a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE);
54545a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_RBDC_MODE, BGE_RBDCMODE_ENABLE);
545595d67482SBill Paul 
545695d67482SBill Paul 	/*
54573f74909aSGleb Smirnoff 	 * Disable all of the transmit blocks.
545895d67482SBill Paul 	 */
54595a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE);
54605a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE);
54615a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE);
54625a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_RDMA_MODE, BGE_RDMAMODE_ENABLE);
54635a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE);
54645a147ba6SPyun YongHyeon 	if (BGE_IS_5700_FAMILY(sc))
54655a147ba6SPyun YongHyeon 		bge_stop_block(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE);
54665a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE);
546795d67482SBill Paul 
546895d67482SBill Paul 	/*
546995d67482SBill Paul 	 * Shut down all of the memory managers and related
547095d67482SBill Paul 	 * state machines.
547195d67482SBill Paul 	 */
54725a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE);
54735a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_WDMA_MODE, BGE_WDMAMODE_ENABLE);
54745a147ba6SPyun YongHyeon 	if (BGE_IS_5700_FAMILY(sc))
54755a147ba6SPyun YongHyeon 		bge_stop_block(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE);
54765a147ba6SPyun YongHyeon 
54770c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF);
547895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0);
54797ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc))) {
548095d67482SBill Paul 		BGE_CLRBIT(sc, BGE_BMAN_MODE, BGE_BMANMODE_ENABLE);
548195d67482SBill Paul 		BGE_CLRBIT(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE);
54820434d1b8SBill Paul 	}
54832280c16bSPyun YongHyeon 	/* Update MAC statistics. */
54842280c16bSPyun YongHyeon 	if (BGE_IS_5705_PLUS(sc))
54852280c16bSPyun YongHyeon 		bge_stats_update_regs(sc);
548695d67482SBill Paul 
54878cb1383cSDoug Ambrisko 	bge_reset(sc);
54888cb1383cSDoug Ambrisko 	bge_sig_legacy(sc, BGE_RESET_STOP);
54898cb1383cSDoug Ambrisko 	bge_sig_post_reset(sc, BGE_RESET_STOP);
54908cb1383cSDoug Ambrisko 
54918cb1383cSDoug Ambrisko 	/*
54928cb1383cSDoug Ambrisko 	 * Keep the ASF firmware running if up.
54938cb1383cSDoug Ambrisko 	 */
54948cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_STACKUP)
54958cb1383cSDoug Ambrisko 		BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
54968cb1383cSDoug Ambrisko 	else
549795d67482SBill Paul 		BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
549895d67482SBill Paul 
549995d67482SBill Paul 	/* Free the RX lists. */
550095d67482SBill Paul 	bge_free_rx_ring_std(sc);
550195d67482SBill Paul 
550295d67482SBill Paul 	/* Free jumbo RX list. */
55034c0da0ffSGleb Smirnoff 	if (BGE_IS_JUMBO_CAPABLE(sc))
550495d67482SBill Paul 		bge_free_rx_ring_jumbo(sc);
550595d67482SBill Paul 
550695d67482SBill Paul 	/* Free TX buffers. */
550795d67482SBill Paul 	bge_free_tx_ring(sc);
550895d67482SBill Paul 
550995d67482SBill Paul 	sc->bge_tx_saved_considx = BGE_TXCONS_UNSET;
551095d67482SBill Paul 
55115dda8085SOleg Bulyzhin 	/* Clear MAC's link state (PHY may still have link UP). */
55121493e883SOleg Bulyzhin 	if (bootverbose && sc->bge_link)
55131493e883SOleg Bulyzhin 		if_printf(sc->bge_ifp, "link DOWN\n");
55141493e883SOleg Bulyzhin 	sc->bge_link = 0;
551595d67482SBill Paul 
55161493e883SOleg Bulyzhin 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
551795d67482SBill Paul }
551895d67482SBill Paul 
551995d67482SBill Paul /*
552095d67482SBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
552195d67482SBill Paul  * get confused by errant DMAs when rebooting.
552295d67482SBill Paul  */
5523b6c974e8SWarner Losh static int
55243f74909aSGleb Smirnoff bge_shutdown(device_t dev)
552595d67482SBill Paul {
552695d67482SBill Paul 	struct bge_softc *sc;
552795d67482SBill Paul 
552895d67482SBill Paul 	sc = device_get_softc(dev);
55290f9bd73bSSam Leffler 	BGE_LOCK(sc);
553095d67482SBill Paul 	bge_stop(sc);
553195d67482SBill Paul 	bge_reset(sc);
55320f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
5533b6c974e8SWarner Losh 
5534b6c974e8SWarner Losh 	return (0);
553595d67482SBill Paul }
553614afefa3SPawel Jakub Dawidek 
553714afefa3SPawel Jakub Dawidek static int
553814afefa3SPawel Jakub Dawidek bge_suspend(device_t dev)
553914afefa3SPawel Jakub Dawidek {
554014afefa3SPawel Jakub Dawidek 	struct bge_softc *sc;
554114afefa3SPawel Jakub Dawidek 
554214afefa3SPawel Jakub Dawidek 	sc = device_get_softc(dev);
554314afefa3SPawel Jakub Dawidek 	BGE_LOCK(sc);
554414afefa3SPawel Jakub Dawidek 	bge_stop(sc);
554514afefa3SPawel Jakub Dawidek 	BGE_UNLOCK(sc);
554614afefa3SPawel Jakub Dawidek 
554714afefa3SPawel Jakub Dawidek 	return (0);
554814afefa3SPawel Jakub Dawidek }
554914afefa3SPawel Jakub Dawidek 
555014afefa3SPawel Jakub Dawidek static int
555114afefa3SPawel Jakub Dawidek bge_resume(device_t dev)
555214afefa3SPawel Jakub Dawidek {
555314afefa3SPawel Jakub Dawidek 	struct bge_softc *sc;
555414afefa3SPawel Jakub Dawidek 	struct ifnet *ifp;
555514afefa3SPawel Jakub Dawidek 
555614afefa3SPawel Jakub Dawidek 	sc = device_get_softc(dev);
555714afefa3SPawel Jakub Dawidek 	BGE_LOCK(sc);
555814afefa3SPawel Jakub Dawidek 	ifp = sc->bge_ifp;
555914afefa3SPawel Jakub Dawidek 	if (ifp->if_flags & IFF_UP) {
556014afefa3SPawel Jakub Dawidek 		bge_init_locked(sc);
556114afefa3SPawel Jakub Dawidek 		if (ifp->if_drv_flags & IFF_DRV_RUNNING)
556214afefa3SPawel Jakub Dawidek 			bge_start_locked(ifp);
556314afefa3SPawel Jakub Dawidek 	}
556414afefa3SPawel Jakub Dawidek 	BGE_UNLOCK(sc);
556514afefa3SPawel Jakub Dawidek 
556614afefa3SPawel Jakub Dawidek 	return (0);
556714afefa3SPawel Jakub Dawidek }
5568dab5cd05SOleg Bulyzhin 
5569dab5cd05SOleg Bulyzhin static void
55703f74909aSGleb Smirnoff bge_link_upd(struct bge_softc *sc)
5571dab5cd05SOleg Bulyzhin {
55721f313773SOleg Bulyzhin 	struct mii_data *mii;
55731f313773SOleg Bulyzhin 	uint32_t link, status;
5574dab5cd05SOleg Bulyzhin 
5575dab5cd05SOleg Bulyzhin 	BGE_LOCK_ASSERT(sc);
55761f313773SOleg Bulyzhin 
55773f74909aSGleb Smirnoff 	/* Clear 'pending link event' flag. */
55787b97099dSOleg Bulyzhin 	sc->bge_link_evt = 0;
55797b97099dSOleg Bulyzhin 
5580dab5cd05SOleg Bulyzhin 	/*
5581dab5cd05SOleg Bulyzhin 	 * Process link state changes.
5582dab5cd05SOleg Bulyzhin 	 * Grrr. The link status word in the status block does
5583dab5cd05SOleg Bulyzhin 	 * not work correctly on the BCM5700 rev AX and BX chips,
5584dab5cd05SOleg Bulyzhin 	 * according to all available information. Hence, we have
5585dab5cd05SOleg Bulyzhin 	 * to enable MII interrupts in order to properly obtain
5586dab5cd05SOleg Bulyzhin 	 * async link changes. Unfortunately, this also means that
5587dab5cd05SOleg Bulyzhin 	 * we have to read the MAC status register to detect link
5588dab5cd05SOleg Bulyzhin 	 * changes, thereby adding an additional register access to
5589dab5cd05SOleg Bulyzhin 	 * the interrupt handler.
55901f313773SOleg Bulyzhin 	 *
55911f313773SOleg Bulyzhin 	 * XXX: perhaps link state detection procedure used for
55924c0da0ffSGleb Smirnoff 	 * BGE_CHIPID_BCM5700_B2 can be used for others BCM5700 revisions.
5593dab5cd05SOleg Bulyzhin 	 */
5594dab5cd05SOleg Bulyzhin 
55951f313773SOleg Bulyzhin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
55964c0da0ffSGleb Smirnoff 	    sc->bge_chipid != BGE_CHIPID_BCM5700_B2) {
5597dab5cd05SOleg Bulyzhin 		status = CSR_READ_4(sc, BGE_MAC_STS);
5598dab5cd05SOleg Bulyzhin 		if (status & BGE_MACSTAT_MI_INTERRUPT) {
55991f313773SOleg Bulyzhin 			mii = device_get_softc(sc->bge_miibus);
56005dda8085SOleg Bulyzhin 			mii_pollstat(mii);
56011f313773SOleg Bulyzhin 			if (!sc->bge_link &&
56021f313773SOleg Bulyzhin 			    mii->mii_media_status & IFM_ACTIVE &&
56031f313773SOleg Bulyzhin 			    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
56041f313773SOleg Bulyzhin 				sc->bge_link++;
56051f313773SOleg Bulyzhin 				if (bootverbose)
56061f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link UP\n");
56071f313773SOleg Bulyzhin 			} else if (sc->bge_link &&
56081f313773SOleg Bulyzhin 			    (!(mii->mii_media_status & IFM_ACTIVE) ||
56091f313773SOleg Bulyzhin 			    IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE)) {
56101f313773SOleg Bulyzhin 				sc->bge_link = 0;
56111f313773SOleg Bulyzhin 				if (bootverbose)
56121f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link DOWN\n");
56131f313773SOleg Bulyzhin 			}
56141f313773SOleg Bulyzhin 
56153f74909aSGleb Smirnoff 			/* Clear the interrupt. */
5616dab5cd05SOleg Bulyzhin 			CSR_WRITE_4(sc, BGE_MAC_EVT_ENB,
5617dab5cd05SOleg Bulyzhin 			    BGE_EVTENB_MI_INTERRUPT);
5618dab5cd05SOleg Bulyzhin 			bge_miibus_readreg(sc->bge_dev, 1, BRGPHY_MII_ISR);
5619dab5cd05SOleg Bulyzhin 			bge_miibus_writereg(sc->bge_dev, 1, BRGPHY_MII_IMR,
5620dab5cd05SOleg Bulyzhin 			    BRGPHY_INTRS);
5621dab5cd05SOleg Bulyzhin 		}
5622dab5cd05SOleg Bulyzhin 		return;
5623dab5cd05SOleg Bulyzhin 	}
5624dab5cd05SOleg Bulyzhin 
5625652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
56261f313773SOleg Bulyzhin 		status = CSR_READ_4(sc, BGE_MAC_STS);
56277b97099dSOleg Bulyzhin 		if (status & BGE_MACSTAT_TBI_PCS_SYNCHED) {
56287b97099dSOleg Bulyzhin 			if (!sc->bge_link) {
56291f313773SOleg Bulyzhin 				sc->bge_link++;
56309b80ffe7SPyun YongHyeon 				if (sc->bge_asicrev == BGE_ASICREV_BCM5704) {
56311f313773SOleg Bulyzhin 					BGE_CLRBIT(sc, BGE_MAC_MODE,
56321f313773SOleg Bulyzhin 					    BGE_MACMODE_TBI_SEND_CFGS);
56339b80ffe7SPyun YongHyeon 					DELAY(40);
56349b80ffe7SPyun YongHyeon 				}
56350c8aa4eaSJung-uk Kim 				CSR_WRITE_4(sc, BGE_MAC_STS, 0xFFFFFFFF);
56361f313773SOleg Bulyzhin 				if (bootverbose)
56371f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link UP\n");
56383f74909aSGleb Smirnoff 				if_link_state_change(sc->bge_ifp,
56393f74909aSGleb Smirnoff 				    LINK_STATE_UP);
56407b97099dSOleg Bulyzhin 			}
56411f313773SOleg Bulyzhin 		} else if (sc->bge_link) {
5642dab5cd05SOleg Bulyzhin 			sc->bge_link = 0;
56431f313773SOleg Bulyzhin 			if (bootverbose)
56441f313773SOleg Bulyzhin 				if_printf(sc->bge_ifp, "link DOWN\n");
56457b97099dSOleg Bulyzhin 			if_link_state_change(sc->bge_ifp, LINK_STATE_DOWN);
56461f313773SOleg Bulyzhin 		}
56476ede2cfaSPyun YongHyeon 	} else if ((sc->bge_mi_mode & BGE_MIMODE_AUTOPOLL) != 0) {
56481f313773SOleg Bulyzhin 		/*
56490c8aa4eaSJung-uk Kim 		 * Some broken BCM chips have BGE_STATFLAG_LINKSTATE_CHANGED bit
56500c8aa4eaSJung-uk Kim 		 * in status word always set. Workaround this bug by reading
56510c8aa4eaSJung-uk Kim 		 * PHY link status directly.
56521f313773SOleg Bulyzhin 		 */
56531f313773SOleg Bulyzhin 		link = (CSR_READ_4(sc, BGE_MI_STS) & BGE_MISTS_LINK) ? 1 : 0;
56541f313773SOleg Bulyzhin 
56551f313773SOleg Bulyzhin 		if (link != sc->bge_link ||
56561f313773SOleg Bulyzhin 		    sc->bge_asicrev == BGE_ASICREV_BCM5700) {
56571f313773SOleg Bulyzhin 			mii = device_get_softc(sc->bge_miibus);
56585dda8085SOleg Bulyzhin 			mii_pollstat(mii);
56591f313773SOleg Bulyzhin 			if (!sc->bge_link &&
56601f313773SOleg Bulyzhin 			    mii->mii_media_status & IFM_ACTIVE &&
56611f313773SOleg Bulyzhin 			    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
56621f313773SOleg Bulyzhin 				sc->bge_link++;
56631f313773SOleg Bulyzhin 				if (bootverbose)
56641f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link UP\n");
56651f313773SOleg Bulyzhin 			} else if (sc->bge_link &&
56661f313773SOleg Bulyzhin 			    (!(mii->mii_media_status & IFM_ACTIVE) ||
56671f313773SOleg Bulyzhin 			    IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE)) {
56681f313773SOleg Bulyzhin 				sc->bge_link = 0;
56691f313773SOleg Bulyzhin 				if (bootverbose)
56701f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link DOWN\n");
56711f313773SOleg Bulyzhin 			}
56721f313773SOleg Bulyzhin 		}
56730c8aa4eaSJung-uk Kim 	} else {
56740c8aa4eaSJung-uk Kim 		/*
56756ede2cfaSPyun YongHyeon 		 * For controllers that call mii_tick, we have to poll
56766ede2cfaSPyun YongHyeon 		 * link status.
56770c8aa4eaSJung-uk Kim 		 */
56786ede2cfaSPyun YongHyeon 		mii = device_get_softc(sc->bge_miibus);
56796ede2cfaSPyun YongHyeon 		mii_pollstat(mii);
56806ede2cfaSPyun YongHyeon 		bge_miibus_statchg(sc->bge_dev);
5681dab5cd05SOleg Bulyzhin 	}
5682dab5cd05SOleg Bulyzhin 
56832246e8c6SPyun YongHyeon 	/* Disable MAC attention when link is up. */
5684dab5cd05SOleg Bulyzhin 	CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED |
5685dab5cd05SOleg Bulyzhin 	    BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE |
5686dab5cd05SOleg Bulyzhin 	    BGE_MACSTAT_LINK_CHANGED);
5687dab5cd05SOleg Bulyzhin }
56886f8718a3SScott Long 
56896f8718a3SScott Long static void
56906f8718a3SScott Long bge_add_sysctls(struct bge_softc *sc)
56916f8718a3SScott Long {
56926f8718a3SScott Long 	struct sysctl_ctx_list *ctx;
56932280c16bSPyun YongHyeon 	struct sysctl_oid_list *children;
56947e32f79aSPyun YongHyeon 	char tn[32];
56957e32f79aSPyun YongHyeon 	int unit;
56966f8718a3SScott Long 
56976f8718a3SScott Long 	ctx = device_get_sysctl_ctx(sc->bge_dev);
56986f8718a3SScott Long 	children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->bge_dev));
56996f8718a3SScott Long 
57006f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG
57016f8718a3SScott Long 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "debug_info",
57026f8718a3SScott Long 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_debug_info, "I",
57036f8718a3SScott Long 	    "Debug Information");
57046f8718a3SScott Long 
57056f8718a3SScott Long 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "reg_read",
57066f8718a3SScott Long 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_reg_read, "I",
57076f8718a3SScott Long 	    "Register Read");
57086f8718a3SScott Long 
57096f8718a3SScott Long 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "mem_read",
57106f8718a3SScott Long 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_mem_read, "I",
57116f8718a3SScott Long 	    "Memory Read");
57126f8718a3SScott Long 
57136f8718a3SScott Long #endif
5714763757b2SScott Long 
57157e32f79aSPyun YongHyeon 	unit = device_get_unit(sc->bge_dev);
5716beaa2ae1SPyun YongHyeon 	/*
5717beaa2ae1SPyun YongHyeon 	 * A common design characteristic for many Broadcom client controllers
5718beaa2ae1SPyun YongHyeon 	 * is that they only support a single outstanding DMA read operation
5719beaa2ae1SPyun YongHyeon 	 * on the PCIe bus. This means that it will take twice as long to fetch
5720beaa2ae1SPyun YongHyeon 	 * a TX frame that is split into header and payload buffers as it does
5721beaa2ae1SPyun YongHyeon 	 * to fetch a single, contiguous TX frame (2 reads vs. 1 read). For
5722beaa2ae1SPyun YongHyeon 	 * these controllers, coalescing buffers to reduce the number of memory
5723beaa2ae1SPyun YongHyeon 	 * reads is effective way to get maximum performance(about 940Mbps).
5724beaa2ae1SPyun YongHyeon 	 * Without collapsing TX buffers the maximum TCP bulk transfer
5725beaa2ae1SPyun YongHyeon 	 * performance is about 850Mbps. However forcing coalescing mbufs
5726beaa2ae1SPyun YongHyeon 	 * consumes a lot of CPU cycles, so leave it off by default.
5727beaa2ae1SPyun YongHyeon 	 */
57287e32f79aSPyun YongHyeon 	sc->bge_forced_collapse = 0;
57297e32f79aSPyun YongHyeon 	snprintf(tn, sizeof(tn), "dev.bge.%d.forced_collapse", unit);
57307e32f79aSPyun YongHyeon 	TUNABLE_INT_FETCH(tn, &sc->bge_forced_collapse);
5731beaa2ae1SPyun YongHyeon 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "forced_collapse",
5732beaa2ae1SPyun YongHyeon 	    CTLFLAG_RW, &sc->bge_forced_collapse, 0,
5733beaa2ae1SPyun YongHyeon 	    "Number of fragmented TX buffers of a frame allowed before "
5734beaa2ae1SPyun YongHyeon 	    "forced collapsing");
5735beaa2ae1SPyun YongHyeon 
57362ae7f64bSPyun YongHyeon 	sc->bge_msi = 1;
57372ae7f64bSPyun YongHyeon 	snprintf(tn, sizeof(tn), "dev.bge.%d.msi", unit);
57382ae7f64bSPyun YongHyeon 	TUNABLE_INT_FETCH(tn, &sc->bge_msi);
57392ae7f64bSPyun YongHyeon 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "msi",
57402ae7f64bSPyun YongHyeon 	    CTLFLAG_RD, &sc->bge_msi, 0, "Enable MSI");
57415c952e8dSPyun YongHyeon 
574235f945cdSPyun YongHyeon 	/*
574335f945cdSPyun YongHyeon 	 * It seems all Broadcom controllers have a bug that can generate UDP
574435f945cdSPyun YongHyeon 	 * datagrams with checksum value 0 when TX UDP checksum offloading is
574535f945cdSPyun YongHyeon 	 * enabled.  Generating UDP checksum value 0 is RFC 768 violation.
574635f945cdSPyun YongHyeon 	 * Even though the probability of generating such UDP datagrams is
574735f945cdSPyun YongHyeon 	 * low, I don't want to see FreeBSD boxes to inject such datagrams
574835f945cdSPyun YongHyeon 	 * into network so disable UDP checksum offloading by default.  Users
574935f945cdSPyun YongHyeon 	 * still override this behavior by setting a sysctl variable,
575035f945cdSPyun YongHyeon 	 * dev.bge.0.forced_udpcsum.
575135f945cdSPyun YongHyeon 	 */
575235f945cdSPyun YongHyeon 	sc->bge_forced_udpcsum = 0;
575335f945cdSPyun YongHyeon 	snprintf(tn, sizeof(tn), "dev.bge.%d.bge_forced_udpcsum", unit);
575435f945cdSPyun YongHyeon 	TUNABLE_INT_FETCH(tn, &sc->bge_forced_udpcsum);
575535f945cdSPyun YongHyeon 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "forced_udpcsum",
575635f945cdSPyun YongHyeon 	    CTLFLAG_RW, &sc->bge_forced_udpcsum, 0,
575735f945cdSPyun YongHyeon 	    "Enable UDP checksum offloading even if controller can "
575835f945cdSPyun YongHyeon 	    "generate UDP checksum value 0");
575935f945cdSPyun YongHyeon 
5760d949071dSJung-uk Kim 	if (BGE_IS_5705_PLUS(sc))
57612280c16bSPyun YongHyeon 		bge_add_sysctl_stats_regs(sc, ctx, children);
57622280c16bSPyun YongHyeon 	else
57632280c16bSPyun YongHyeon 		bge_add_sysctl_stats(sc, ctx, children);
57642280c16bSPyun YongHyeon }
5765d949071dSJung-uk Kim 
57662280c16bSPyun YongHyeon #define BGE_SYSCTL_STAT(sc, ctx, desc, parent, node, oid) \
57672280c16bSPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, parent, OID_AUTO, oid, CTLTYPE_UINT|CTLFLAG_RD, \
57682280c16bSPyun YongHyeon 	    sc, offsetof(struct bge_stats, node), bge_sysctl_stats, "IU", \
57692280c16bSPyun YongHyeon 	    desc)
57702280c16bSPyun YongHyeon 
57712280c16bSPyun YongHyeon static void
57722280c16bSPyun YongHyeon bge_add_sysctl_stats(struct bge_softc *sc, struct sysctl_ctx_list *ctx,
57732280c16bSPyun YongHyeon     struct sysctl_oid_list *parent)
57742280c16bSPyun YongHyeon {
57752280c16bSPyun YongHyeon 	struct sysctl_oid *tree;
57762280c16bSPyun YongHyeon 	struct sysctl_oid_list *children, *schildren;
57772280c16bSPyun YongHyeon 
57782280c16bSPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "stats", CTLFLAG_RD,
5779763757b2SScott Long 	    NULL, "BGE Statistics");
5780763757b2SScott Long 	schildren = children = SYSCTL_CHILDREN(tree);
5781763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Frames Dropped Due To Filters",
5782763757b2SScott Long 	    children, COSFramesDroppedDueToFilters,
5783763757b2SScott Long 	    "FramesDroppedDueToFilters");
5784763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Write Queue Full",
5785763757b2SScott Long 	    children, nicDmaWriteQueueFull, "DmaWriteQueueFull");
5786763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Write High Priority Queue Full",
5787763757b2SScott Long 	    children, nicDmaWriteHighPriQueueFull, "DmaWriteHighPriQueueFull");
5788763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC No More RX Buffer Descriptors",
5789763757b2SScott Long 	    children, nicNoMoreRxBDs, "NoMoreRxBDs");
579006e83c7eSScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Discarded Input Frames",
579106e83c7eSScott Long 	    children, ifInDiscards, "InputDiscards");
579206e83c7eSScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Input Errors",
579306e83c7eSScott Long 	    children, ifInErrors, "InputErrors");
5794763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Recv Threshold Hit",
5795763757b2SScott Long 	    children, nicRecvThresholdHit, "RecvThresholdHit");
5796763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Read Queue Full",
5797763757b2SScott Long 	    children, nicDmaReadQueueFull, "DmaReadQueueFull");
5798763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Read High Priority Queue Full",
5799763757b2SScott Long 	    children, nicDmaReadHighPriQueueFull, "DmaReadHighPriQueueFull");
5800763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Send Data Complete Queue Full",
5801763757b2SScott Long 	    children, nicSendDataCompQueueFull, "SendDataCompQueueFull");
5802763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Ring Set Send Producer Index",
5803763757b2SScott Long 	    children, nicRingSetSendProdIndex, "RingSetSendProdIndex");
5804763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Ring Status Update",
5805763757b2SScott Long 	    children, nicRingStatusUpdate, "RingStatusUpdate");
5806763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Interrupts",
5807763757b2SScott Long 	    children, nicInterrupts, "Interrupts");
5808763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Avoided Interrupts",
5809763757b2SScott Long 	    children, nicAvoidedInterrupts, "AvoidedInterrupts");
5810763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Send Threshold Hit",
5811763757b2SScott Long 	    children, nicSendThresholdHit, "SendThresholdHit");
5812763757b2SScott Long 
5813763757b2SScott Long 	tree = SYSCTL_ADD_NODE(ctx, schildren, OID_AUTO, "rx", CTLFLAG_RD,
5814763757b2SScott Long 	    NULL, "BGE RX Statistics");
5815763757b2SScott Long 	children = SYSCTL_CHILDREN(tree);
5816763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Inbound Octets",
58171cd4773bSPyun YongHyeon 	    children, rxstats.ifHCInOctets, "ifHCInOctets");
5818763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Fragments",
5819763757b2SScott Long 	    children, rxstats.etherStatsFragments, "Fragments");
5820763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Inbound Unicast Packets",
58211cd4773bSPyun YongHyeon 	    children, rxstats.ifHCInUcastPkts, "UnicastPkts");
5822763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Inbound Multicast Packets",
5823763757b2SScott Long 	    children, rxstats.ifHCInMulticastPkts, "MulticastPkts");
5824763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "FCS Errors",
5825763757b2SScott Long 	    children, rxstats.dot3StatsFCSErrors, "FCSErrors");
5826763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Alignment Errors",
5827763757b2SScott Long 	    children, rxstats.dot3StatsAlignmentErrors, "AlignmentErrors");
5828763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XON Pause Frames Received",
5829763757b2SScott Long 	    children, rxstats.xonPauseFramesReceived, "xonPauseFramesReceived");
5830763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XOFF Pause Frames Received",
5831763757b2SScott Long 	    children, rxstats.xoffPauseFramesReceived,
5832763757b2SScott Long 	    "xoffPauseFramesReceived");
5833763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "MAC Control Frames Received",
5834763757b2SScott Long 	    children, rxstats.macControlFramesReceived,
5835763757b2SScott Long 	    "ControlFramesReceived");
5836763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XOFF State Entered",
5837763757b2SScott Long 	    children, rxstats.xoffStateEntered, "xoffStateEntered");
5838763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Frames Too Long",
5839763757b2SScott Long 	    children, rxstats.dot3StatsFramesTooLong, "FramesTooLong");
5840763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Jabbers",
5841763757b2SScott Long 	    children, rxstats.etherStatsJabbers, "Jabbers");
5842763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Undersized Packets",
5843763757b2SScott Long 	    children, rxstats.etherStatsUndersizePkts, "UndersizePkts");
5844763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Inbound Range Length Errors",
584506e83c7eSScott Long 	    children, rxstats.inRangeLengthError, "inRangeLengthError");
5846763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Range Length Errors",
584706e83c7eSScott Long 	    children, rxstats.outRangeLengthError, "outRangeLengthError");
5848763757b2SScott Long 
5849763757b2SScott Long 	tree = SYSCTL_ADD_NODE(ctx, schildren, OID_AUTO, "tx", CTLFLAG_RD,
5850763757b2SScott Long 	    NULL, "BGE TX Statistics");
5851763757b2SScott Long 	children = SYSCTL_CHILDREN(tree);
5852763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Octets",
58531cd4773bSPyun YongHyeon 	    children, txstats.ifHCOutOctets, "ifHCOutOctets");
5854763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "TX Collisions",
5855763757b2SScott Long 	    children, txstats.etherStatsCollisions, "Collisions");
5856763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XON Sent",
5857763757b2SScott Long 	    children, txstats.outXonSent, "XonSent");
5858763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XOFF Sent",
5859763757b2SScott Long 	    children, txstats.outXoffSent, "XoffSent");
5860763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Flow Control Done",
5861763757b2SScott Long 	    children, txstats.flowControlDone, "flowControlDone");
5862763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Internal MAC TX errors",
5863763757b2SScott Long 	    children, txstats.dot3StatsInternalMacTransmitErrors,
5864763757b2SScott Long 	    "InternalMacTransmitErrors");
5865763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Single Collision Frames",
5866763757b2SScott Long 	    children, txstats.dot3StatsSingleCollisionFrames,
5867763757b2SScott Long 	    "SingleCollisionFrames");
5868763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Multiple Collision Frames",
5869763757b2SScott Long 	    children, txstats.dot3StatsMultipleCollisionFrames,
5870763757b2SScott Long 	    "MultipleCollisionFrames");
5871763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Deferred Transmissions",
5872763757b2SScott Long 	    children, txstats.dot3StatsDeferredTransmissions,
5873763757b2SScott Long 	    "DeferredTransmissions");
5874763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Excessive Collisions",
5875763757b2SScott Long 	    children, txstats.dot3StatsExcessiveCollisions,
5876763757b2SScott Long 	    "ExcessiveCollisions");
5877763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Late Collisions",
587806e83c7eSScott Long 	    children, txstats.dot3StatsLateCollisions,
587906e83c7eSScott Long 	    "LateCollisions");
5880763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Unicast Packets",
58811cd4773bSPyun YongHyeon 	    children, txstats.ifHCOutUcastPkts, "UnicastPkts");
5882763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Multicast Packets",
5883763757b2SScott Long 	    children, txstats.ifHCOutMulticastPkts, "MulticastPkts");
5884763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Broadcast Packets",
5885763757b2SScott Long 	    children, txstats.ifHCOutBroadcastPkts, "BroadcastPkts");
5886763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Carrier Sense Errors",
5887763757b2SScott Long 	    children, txstats.dot3StatsCarrierSenseErrors,
5888763757b2SScott Long 	    "CarrierSenseErrors");
5889763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Discards",
5890763757b2SScott Long 	    children, txstats.ifOutDiscards, "Discards");
5891763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Errors",
5892763757b2SScott Long 	    children, txstats.ifOutErrors, "Errors");
5893763757b2SScott Long }
5894763757b2SScott Long 
58952280c16bSPyun YongHyeon #undef BGE_SYSCTL_STAT
58962280c16bSPyun YongHyeon 
58972280c16bSPyun YongHyeon #define	BGE_SYSCTL_STAT_ADD64(c, h, n, p, d)	\
58986dc7dc9aSMatthew D Fleming 	    SYSCTL_ADD_UQUAD(c, h, OID_AUTO, n, CTLFLAG_RD, p, d)
58992280c16bSPyun YongHyeon 
59002280c16bSPyun YongHyeon static void
59012280c16bSPyun YongHyeon bge_add_sysctl_stats_regs(struct bge_softc *sc, struct sysctl_ctx_list *ctx,
59022280c16bSPyun YongHyeon     struct sysctl_oid_list *parent)
59032280c16bSPyun YongHyeon {
59042280c16bSPyun YongHyeon 	struct sysctl_oid *tree;
59052280c16bSPyun YongHyeon 	struct sysctl_oid_list *child, *schild;
59062280c16bSPyun YongHyeon 	struct bge_mac_stats *stats;
59072280c16bSPyun YongHyeon 
59082280c16bSPyun YongHyeon 	stats = &sc->bge_mac_stats;
59092280c16bSPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "stats", CTLFLAG_RD,
59102280c16bSPyun YongHyeon 	    NULL, "BGE Statistics");
59112280c16bSPyun YongHyeon 	schild = child = SYSCTL_CHILDREN(tree);
59122280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "FramesDroppedDueToFilters",
59132280c16bSPyun YongHyeon 	    &stats->FramesDroppedDueToFilters, "Frames Dropped Due to Filters");
59142280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "DmaWriteQueueFull",
59152280c16bSPyun YongHyeon 	    &stats->DmaWriteQueueFull, "NIC DMA Write Queue Full");
59162280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "DmaWriteHighPriQueueFull",
59172280c16bSPyun YongHyeon 	    &stats->DmaWriteHighPriQueueFull,
59182280c16bSPyun YongHyeon 	    "NIC DMA Write High Priority Queue Full");
59192280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "NoMoreRxBDs",
59202280c16bSPyun YongHyeon 	    &stats->NoMoreRxBDs, "NIC No More RX Buffer Descriptors");
59212280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "InputDiscards",
59222280c16bSPyun YongHyeon 	    &stats->InputDiscards, "Discarded Input Frames");
59232280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "InputErrors",
59242280c16bSPyun YongHyeon 	    &stats->InputErrors, "Input Errors");
59252280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "RecvThresholdHit",
59262280c16bSPyun YongHyeon 	    &stats->RecvThresholdHit, "NIC Recv Threshold Hit");
59272280c16bSPyun YongHyeon 
59282280c16bSPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "rx", CTLFLAG_RD,
59292280c16bSPyun YongHyeon 	    NULL, "BGE RX Statistics");
59302280c16bSPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
59312280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "ifHCInOctets",
59322280c16bSPyun YongHyeon 	    &stats->ifHCInOctets, "Inbound Octets");
59332280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "Fragments",
59342280c16bSPyun YongHyeon 	    &stats->etherStatsFragments, "Fragments");
59351cd4773bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "UnicastPkts",
59362280c16bSPyun YongHyeon 	    &stats->ifHCInUcastPkts, "Inbound Unicast Packets");
59372280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "MulticastPkts",
59382280c16bSPyun YongHyeon 	    &stats->ifHCInMulticastPkts, "Inbound Multicast Packets");
59392280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "BroadcastPkts",
59402280c16bSPyun YongHyeon 	    &stats->ifHCInBroadcastPkts, "Inbound Broadcast Packets");
59412280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "FCSErrors",
59422280c16bSPyun YongHyeon 	    &stats->dot3StatsFCSErrors, "FCS Errors");
59432280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "AlignmentErrors",
59442280c16bSPyun YongHyeon 	    &stats->dot3StatsAlignmentErrors, "Alignment Errors");
59452280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "xonPauseFramesReceived",
59462280c16bSPyun YongHyeon 	    &stats->xonPauseFramesReceived, "XON Pause Frames Received");
59472280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "xoffPauseFramesReceived",
59482280c16bSPyun YongHyeon 	    &stats->xoffPauseFramesReceived, "XOFF Pause Frames Received");
59492280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "ControlFramesReceived",
59502280c16bSPyun YongHyeon 	    &stats->macControlFramesReceived, "MAC Control Frames Received");
59512280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "xoffStateEntered",
59522280c16bSPyun YongHyeon 	    &stats->xoffStateEntered, "XOFF State Entered");
59532280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "FramesTooLong",
59542280c16bSPyun YongHyeon 	    &stats->dot3StatsFramesTooLong, "Frames Too Long");
59552280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "Jabbers",
59562280c16bSPyun YongHyeon 	    &stats->etherStatsJabbers, "Jabbers");
59572280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "UndersizePkts",
59582280c16bSPyun YongHyeon 	    &stats->etherStatsUndersizePkts, "Undersized Packets");
59592280c16bSPyun YongHyeon 
59602280c16bSPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "tx", CTLFLAG_RD,
59612280c16bSPyun YongHyeon 	    NULL, "BGE TX Statistics");
59622280c16bSPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
59631cd4773bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "ifHCOutOctets",
59642280c16bSPyun YongHyeon 	    &stats->ifHCOutOctets, "Outbound Octets");
59652280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "Collisions",
59662280c16bSPyun YongHyeon 	    &stats->etherStatsCollisions, "TX Collisions");
59672280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "XonSent",
59682280c16bSPyun YongHyeon 	    &stats->outXonSent, "XON Sent");
59692280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "XoffSent",
59702280c16bSPyun YongHyeon 	    &stats->outXoffSent, "XOFF Sent");
59712280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "InternalMacTransmitErrors",
59722280c16bSPyun YongHyeon 	    &stats->dot3StatsInternalMacTransmitErrors,
59732280c16bSPyun YongHyeon 	    "Internal MAC TX Errors");
59742280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "SingleCollisionFrames",
59752280c16bSPyun YongHyeon 	    &stats->dot3StatsSingleCollisionFrames, "Single Collision Frames");
59762280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "MultipleCollisionFrames",
59772280c16bSPyun YongHyeon 	    &stats->dot3StatsMultipleCollisionFrames,
59782280c16bSPyun YongHyeon 	    "Multiple Collision Frames");
59792280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "DeferredTransmissions",
59802280c16bSPyun YongHyeon 	    &stats->dot3StatsDeferredTransmissions, "Deferred Transmissions");
59812280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "ExcessiveCollisions",
59822280c16bSPyun YongHyeon 	    &stats->dot3StatsExcessiveCollisions, "Excessive Collisions");
59832280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "LateCollisions",
59842280c16bSPyun YongHyeon 	    &stats->dot3StatsLateCollisions, "Late Collisions");
59851cd4773bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "UnicastPkts",
59862280c16bSPyun YongHyeon 	    &stats->ifHCOutUcastPkts, "Outbound Unicast Packets");
59871cd4773bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "MulticastPkts",
59882280c16bSPyun YongHyeon 	    &stats->ifHCOutMulticastPkts, "Outbound Multicast Packets");
59891cd4773bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "BroadcastPkts",
59902280c16bSPyun YongHyeon 	    &stats->ifHCOutBroadcastPkts, "Outbound Broadcast Packets");
59912280c16bSPyun YongHyeon }
59922280c16bSPyun YongHyeon 
59932280c16bSPyun YongHyeon #undef	BGE_SYSCTL_STAT_ADD64
59942280c16bSPyun YongHyeon 
5995763757b2SScott Long static int
5996763757b2SScott Long bge_sysctl_stats(SYSCTL_HANDLER_ARGS)
5997763757b2SScott Long {
5998763757b2SScott Long 	struct bge_softc *sc;
599906e83c7eSScott Long 	uint32_t result;
6000d949071dSJung-uk Kim 	int offset;
6001763757b2SScott Long 
6002763757b2SScott Long 	sc = (struct bge_softc *)arg1;
6003763757b2SScott Long 	offset = arg2;
6004d949071dSJung-uk Kim 	result = CSR_READ_4(sc, BGE_MEMWIN_START + BGE_STATS_BLOCK + offset +
6005d949071dSJung-uk Kim 	    offsetof(bge_hostaddr, bge_addr_lo));
6006041b706bSDavid Malone 	return (sysctl_handle_int(oidp, &result, 0, req));
60076f8718a3SScott Long }
60086f8718a3SScott Long 
60096f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG
60106f8718a3SScott Long static int
60116f8718a3SScott Long bge_sysctl_debug_info(SYSCTL_HANDLER_ARGS)
60126f8718a3SScott Long {
60136f8718a3SScott Long 	struct bge_softc *sc;
60146f8718a3SScott Long 	uint16_t *sbdata;
601528276ad6SPyun YongHyeon 	int error, result, sbsz;
60166f8718a3SScott Long 	int i, j;
60176f8718a3SScott Long 
60186f8718a3SScott Long 	result = -1;
60196f8718a3SScott Long 	error = sysctl_handle_int(oidp, &result, 0, req);
60206f8718a3SScott Long 	if (error || (req->newptr == NULL))
60216f8718a3SScott Long 		return (error);
60226f8718a3SScott Long 
60236f8718a3SScott Long 	if (result == 1) {
60246f8718a3SScott Long 		sc = (struct bge_softc *)arg1;
60256f8718a3SScott Long 
602628276ad6SPyun YongHyeon 		if (sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
602728276ad6SPyun YongHyeon 		    sc->bge_chipid != BGE_CHIPID_BCM5700_C0)
602828276ad6SPyun YongHyeon 			sbsz = BGE_STATUS_BLK_SZ;
602928276ad6SPyun YongHyeon 		else
603028276ad6SPyun YongHyeon 			sbsz = 32;
60316f8718a3SScott Long 		sbdata = (uint16_t *)sc->bge_ldata.bge_status_block;
60326f8718a3SScott Long 		printf("Status Block:\n");
603328276ad6SPyun YongHyeon 		BGE_LOCK(sc);
603428276ad6SPyun YongHyeon 		bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
603528276ad6SPyun YongHyeon 		    sc->bge_cdata.bge_status_map,
603628276ad6SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
603728276ad6SPyun YongHyeon 		for (i = 0x0; i < sbsz / sizeof(uint16_t); ) {
60386f8718a3SScott Long 			printf("%06x:", i);
603928276ad6SPyun YongHyeon 			for (j = 0; j < 8; j++)
604028276ad6SPyun YongHyeon 				printf(" %04x", sbdata[i++]);
60416f8718a3SScott Long 			printf("\n");
60426f8718a3SScott Long 		}
60436f8718a3SScott Long 
60446f8718a3SScott Long 		printf("Registers:\n");
60450c8aa4eaSJung-uk Kim 		for (i = 0x800; i < 0xA00; ) {
60466f8718a3SScott Long 			printf("%06x:", i);
60476f8718a3SScott Long 			for (j = 0; j < 8; j++) {
60486f8718a3SScott Long 				printf(" %08x", CSR_READ_4(sc, i));
60496f8718a3SScott Long 				i += 4;
60506f8718a3SScott Long 			}
60516f8718a3SScott Long 			printf("\n");
60526f8718a3SScott Long 		}
605328276ad6SPyun YongHyeon 		BGE_UNLOCK(sc);
60546f8718a3SScott Long 
60556f8718a3SScott Long 		printf("Hardware Flags:\n");
605628276ad6SPyun YongHyeon 		if (BGE_IS_5717_PLUS(sc))
605728276ad6SPyun YongHyeon 			printf(" - 5717 Plus\n");
6058a5779553SStanislav Sedov 		if (BGE_IS_5755_PLUS(sc))
6059a5779553SStanislav Sedov 			printf(" - 5755 Plus\n");
60605345bad0SScott Long 		if (BGE_IS_575X_PLUS(sc))
60616f8718a3SScott Long 			printf(" - 575X Plus\n");
60625345bad0SScott Long 		if (BGE_IS_5705_PLUS(sc))
60636f8718a3SScott Long 			printf(" - 5705 Plus\n");
60645345bad0SScott Long 		if (BGE_IS_5714_FAMILY(sc))
60655345bad0SScott Long 			printf(" - 5714 Family\n");
60665345bad0SScott Long 		if (BGE_IS_5700_FAMILY(sc))
60675345bad0SScott Long 			printf(" - 5700 Family\n");
60686f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_JUMBO)
60696f8718a3SScott Long 			printf(" - Supports Jumbo Frames\n");
60706f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_PCIX)
60716f8718a3SScott Long 			printf(" - PCI-X Bus\n");
60726f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_PCIE)
60736f8718a3SScott Long 			printf(" - PCI Express Bus\n");
60747d3d9608SPyun YongHyeon 		if (sc->bge_phy_flags & BGE_PHY_NO_3LED)
60756f8718a3SScott Long 			printf(" - No 3 LEDs\n");
60766f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_RX_ALIGNBUG)
60776f8718a3SScott Long 			printf(" - RX Alignment Bug\n");
60786f8718a3SScott Long 	}
60796f8718a3SScott Long 
60806f8718a3SScott Long 	return (error);
60816f8718a3SScott Long }
60826f8718a3SScott Long 
60836f8718a3SScott Long static int
60846f8718a3SScott Long bge_sysctl_reg_read(SYSCTL_HANDLER_ARGS)
60856f8718a3SScott Long {
60866f8718a3SScott Long 	struct bge_softc *sc;
60876f8718a3SScott Long 	int error;
60886f8718a3SScott Long 	uint16_t result;
60896f8718a3SScott Long 	uint32_t val;
60906f8718a3SScott Long 
60916f8718a3SScott Long 	result = -1;
60926f8718a3SScott Long 	error = sysctl_handle_int(oidp, &result, 0, req);
60936f8718a3SScott Long 	if (error || (req->newptr == NULL))
60946f8718a3SScott Long 		return (error);
60956f8718a3SScott Long 
60966f8718a3SScott Long 	if (result < 0x8000) {
60976f8718a3SScott Long 		sc = (struct bge_softc *)arg1;
60986f8718a3SScott Long 		val = CSR_READ_4(sc, result);
60996f8718a3SScott Long 		printf("reg 0x%06X = 0x%08X\n", result, val);
61006f8718a3SScott Long 	}
61016f8718a3SScott Long 
61026f8718a3SScott Long 	return (error);
61036f8718a3SScott Long }
61046f8718a3SScott Long 
61056f8718a3SScott Long static int
61066f8718a3SScott Long bge_sysctl_mem_read(SYSCTL_HANDLER_ARGS)
61076f8718a3SScott Long {
61086f8718a3SScott Long 	struct bge_softc *sc;
61096f8718a3SScott Long 	int error;
61106f8718a3SScott Long 	uint16_t result;
61116f8718a3SScott Long 	uint32_t val;
61126f8718a3SScott Long 
61136f8718a3SScott Long 	result = -1;
61146f8718a3SScott Long 	error = sysctl_handle_int(oidp, &result, 0, req);
61156f8718a3SScott Long 	if (error || (req->newptr == NULL))
61166f8718a3SScott Long 		return (error);
61176f8718a3SScott Long 
61186f8718a3SScott Long 	if (result < 0x8000) {
61196f8718a3SScott Long 		sc = (struct bge_softc *)arg1;
61206f8718a3SScott Long 		val = bge_readmem_ind(sc, result);
61216f8718a3SScott Long 		printf("mem 0x%06X = 0x%08X\n", result, val);
61226f8718a3SScott Long 	}
61236f8718a3SScott Long 
61246f8718a3SScott Long 	return (error);
61256f8718a3SScott Long }
61266f8718a3SScott Long #endif
612738cc658fSJohn Baldwin 
612838cc658fSJohn Baldwin static int
61295fea260fSMarius Strobl bge_get_eaddr_fw(struct bge_softc *sc, uint8_t ether_addr[])
61305fea260fSMarius Strobl {
61315fea260fSMarius Strobl 
61325fea260fSMarius Strobl 	if (sc->bge_flags & BGE_FLAG_EADDR)
61335fea260fSMarius Strobl 		return (1);
61345fea260fSMarius Strobl 
61355fea260fSMarius Strobl #ifdef __sparc64__
61365fea260fSMarius Strobl 	OF_getetheraddr(sc->bge_dev, ether_addr);
61375fea260fSMarius Strobl 	return (0);
61385fea260fSMarius Strobl #endif
61395fea260fSMarius Strobl 	return (1);
61405fea260fSMarius Strobl }
61415fea260fSMarius Strobl 
61425fea260fSMarius Strobl static int
614338cc658fSJohn Baldwin bge_get_eaddr_mem(struct bge_softc *sc, uint8_t ether_addr[])
614438cc658fSJohn Baldwin {
614538cc658fSJohn Baldwin 	uint32_t mac_addr;
614638cc658fSJohn Baldwin 
614773635418SPyun YongHyeon 	mac_addr = bge_readmem_ind(sc, BGE_SRAM_MAC_ADDR_HIGH_MB);
614838cc658fSJohn Baldwin 	if ((mac_addr >> 16) == 0x484b) {
614938cc658fSJohn Baldwin 		ether_addr[0] = (uint8_t)(mac_addr >> 8);
615038cc658fSJohn Baldwin 		ether_addr[1] = (uint8_t)mac_addr;
615173635418SPyun YongHyeon 		mac_addr = bge_readmem_ind(sc, BGE_SRAM_MAC_ADDR_LOW_MB);
615238cc658fSJohn Baldwin 		ether_addr[2] = (uint8_t)(mac_addr >> 24);
615338cc658fSJohn Baldwin 		ether_addr[3] = (uint8_t)(mac_addr >> 16);
615438cc658fSJohn Baldwin 		ether_addr[4] = (uint8_t)(mac_addr >> 8);
615538cc658fSJohn Baldwin 		ether_addr[5] = (uint8_t)mac_addr;
61565fea260fSMarius Strobl 		return (0);
615738cc658fSJohn Baldwin 	}
61585fea260fSMarius Strobl 	return (1);
615938cc658fSJohn Baldwin }
616038cc658fSJohn Baldwin 
616138cc658fSJohn Baldwin static int
616238cc658fSJohn Baldwin bge_get_eaddr_nvram(struct bge_softc *sc, uint8_t ether_addr[])
616338cc658fSJohn Baldwin {
616438cc658fSJohn Baldwin 	int mac_offset = BGE_EE_MAC_OFFSET;
616538cc658fSJohn Baldwin 
616638cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906)
616738cc658fSJohn Baldwin 		mac_offset = BGE_EE_MAC_OFFSET_5906;
616838cc658fSJohn Baldwin 
61695fea260fSMarius Strobl 	return (bge_read_nvram(sc, ether_addr, mac_offset + 2,
61705fea260fSMarius Strobl 	    ETHER_ADDR_LEN));
617138cc658fSJohn Baldwin }
617238cc658fSJohn Baldwin 
617338cc658fSJohn Baldwin static int
617438cc658fSJohn Baldwin bge_get_eaddr_eeprom(struct bge_softc *sc, uint8_t ether_addr[])
617538cc658fSJohn Baldwin {
617638cc658fSJohn Baldwin 
61775fea260fSMarius Strobl 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906)
61785fea260fSMarius Strobl 		return (1);
61795fea260fSMarius Strobl 
61805fea260fSMarius Strobl 	return (bge_read_eeprom(sc, ether_addr, BGE_EE_MAC_OFFSET + 2,
61815fea260fSMarius Strobl 	   ETHER_ADDR_LEN));
618238cc658fSJohn Baldwin }
618338cc658fSJohn Baldwin 
618438cc658fSJohn Baldwin static int
618538cc658fSJohn Baldwin bge_get_eaddr(struct bge_softc *sc, uint8_t eaddr[])
618638cc658fSJohn Baldwin {
618738cc658fSJohn Baldwin 	static const bge_eaddr_fcn_t bge_eaddr_funcs[] = {
618838cc658fSJohn Baldwin 		/* NOTE: Order is critical */
61895fea260fSMarius Strobl 		bge_get_eaddr_fw,
619038cc658fSJohn Baldwin 		bge_get_eaddr_mem,
619138cc658fSJohn Baldwin 		bge_get_eaddr_nvram,
619238cc658fSJohn Baldwin 		bge_get_eaddr_eeprom,
619338cc658fSJohn Baldwin 		NULL
619438cc658fSJohn Baldwin 	};
619538cc658fSJohn Baldwin 	const bge_eaddr_fcn_t *func;
619638cc658fSJohn Baldwin 
619738cc658fSJohn Baldwin 	for (func = bge_eaddr_funcs; *func != NULL; ++func) {
619838cc658fSJohn Baldwin 		if ((*func)(sc, eaddr) == 0)
619938cc658fSJohn Baldwin 			break;
620038cc658fSJohn Baldwin 	}
620138cc658fSJohn Baldwin 	return (*func == NULL ? ENXIO : 0);
620238cc658fSJohn Baldwin }
6203