1098ca2bdSWarner Losh /*- 295d67482SBill Paul * Copyright (c) 2001 Wind River Systems 395d67482SBill Paul * Copyright (c) 1997, 1998, 1999, 2001 495d67482SBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 595d67482SBill Paul * 695d67482SBill Paul * Redistribution and use in source and binary forms, with or without 795d67482SBill Paul * modification, are permitted provided that the following conditions 895d67482SBill Paul * are met: 995d67482SBill Paul * 1. Redistributions of source code must retain the above copyright 1095d67482SBill Paul * notice, this list of conditions and the following disclaimer. 1195d67482SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1295d67482SBill Paul * notice, this list of conditions and the following disclaimer in the 1395d67482SBill Paul * documentation and/or other materials provided with the distribution. 1495d67482SBill Paul * 3. All advertising materials mentioning features or use of this software 1595d67482SBill Paul * must display the following acknowledgement: 1695d67482SBill Paul * This product includes software developed by Bill Paul. 1795d67482SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1895d67482SBill Paul * may be used to endorse or promote products derived from this software 1995d67482SBill Paul * without specific prior written permission. 2095d67482SBill Paul * 2195d67482SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2295d67482SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2395d67482SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2495d67482SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2595d67482SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2695d67482SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2795d67482SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2895d67482SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2995d67482SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 3095d67482SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3195d67482SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3295d67482SBill Paul */ 3395d67482SBill Paul 34aad970f1SDavid E. O'Brien #include <sys/cdefs.h> 35aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$"); 36aad970f1SDavid E. O'Brien 3795d67482SBill Paul /* 3895d67482SBill Paul * Broadcom BCM570x family gigabit ethernet driver for FreeBSD. 3995d67482SBill Paul * 4095d67482SBill Paul * The Broadcom BCM5700 is based on technology originally developed by 4195d67482SBill Paul * Alteon Networks as part of the Tigon I and Tigon II gigabit ethernet 4295d67482SBill Paul * MAC chips. The BCM5700, sometimes refered to as the Tigon III, has 4395d67482SBill Paul * two on-board MIPS R4000 CPUs and can have as much as 16MB of external 4495d67482SBill Paul * SSRAM. The BCM5700 supports TCP, UDP and IP checksum offload, jumbo 4595d67482SBill Paul * frames, highly configurable RX filtering, and 16 RX and TX queues 4695d67482SBill Paul * (which, along with RX filter rules, can be used for QOS applications). 4795d67482SBill Paul * Other features, such as TCP segmentation, may be available as part 4895d67482SBill Paul * of value-added firmware updates. Unlike the Tigon I and Tigon II, 4995d67482SBill Paul * firmware images can be stored in hardware and need not be compiled 5095d67482SBill Paul * into the driver. 5195d67482SBill Paul * 5295d67482SBill Paul * The BCM5700 supports the PCI v2.2 and PCI-X v1.0 standards, and will 5395d67482SBill Paul * function in a 32-bit/64-bit 33/66Mhz bus, or a 64-bit/133Mhz bus. 5495d67482SBill Paul * 5595d67482SBill Paul * The BCM5701 is a single-chip solution incorporating both the BCM5700 5698b28ee5SBill Paul * MAC and a BCM5401 10/100/1000 PHY. Unlike the BCM5700, the BCM5701 5795d67482SBill Paul * does not support external SSRAM. 5895d67482SBill Paul * 5995d67482SBill Paul * Broadcom also produces a variation of the BCM5700 under the "Altima" 6095d67482SBill Paul * brand name, which is functionally similar but lacks PCI-X support. 6195d67482SBill Paul * 6295d67482SBill Paul * Without external SSRAM, you can only have at most 4 TX rings, 6395d67482SBill Paul * and the use of the mini RX ring is disabled. This seems to imply 6495d67482SBill Paul * that these features are simply not available on the BCM5701. As a 6595d67482SBill Paul * result, this driver does not implement any support for the mini RX 6695d67482SBill Paul * ring. 6795d67482SBill Paul */ 6895d67482SBill Paul 6975719184SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS 7075719184SGleb Smirnoff #include "opt_device_polling.h" 7175719184SGleb Smirnoff #endif 7275719184SGleb Smirnoff 7395d67482SBill Paul #include <sys/param.h> 74f41ac2beSBill Paul #include <sys/endian.h> 7595d67482SBill Paul #include <sys/systm.h> 7695d67482SBill Paul #include <sys/sockio.h> 7795d67482SBill Paul #include <sys/mbuf.h> 7895d67482SBill Paul #include <sys/malloc.h> 7995d67482SBill Paul #include <sys/kernel.h> 80fe12f24bSPoul-Henning Kamp #include <sys/module.h> 8195d67482SBill Paul #include <sys/socket.h> 82f1a7e6d5SScott Long #include <sys/sysctl.h> 8395d67482SBill Paul 8495d67482SBill Paul #include <net/if.h> 8595d67482SBill Paul #include <net/if_arp.h> 8695d67482SBill Paul #include <net/ethernet.h> 8795d67482SBill Paul #include <net/if_dl.h> 8895d67482SBill Paul #include <net/if_media.h> 8995d67482SBill Paul 9095d67482SBill Paul #include <net/bpf.h> 9195d67482SBill Paul 9295d67482SBill Paul #include <net/if_types.h> 9395d67482SBill Paul #include <net/if_vlan_var.h> 9495d67482SBill Paul 9595d67482SBill Paul #include <netinet/in_systm.h> 9695d67482SBill Paul #include <netinet/in.h> 9795d67482SBill Paul #include <netinet/ip.h> 9895d67482SBill Paul 9995d67482SBill Paul #include <machine/bus.h> 10095d67482SBill Paul #include <machine/resource.h> 10195d67482SBill Paul #include <sys/bus.h> 10295d67482SBill Paul #include <sys/rman.h> 10395d67482SBill Paul 10495d67482SBill Paul #include <dev/mii/mii.h> 10595d67482SBill Paul #include <dev/mii/miivar.h> 1062d3ce713SDavid E. O'Brien #include "miidevs.h" 10795d67482SBill Paul #include <dev/mii/brgphyreg.h> 10895d67482SBill Paul 10908013fd3SMarius Strobl #ifdef __sparc64__ 11008013fd3SMarius Strobl #include <dev/ofw/ofw_bus.h> 11108013fd3SMarius Strobl #include <dev/ofw/openfirm.h> 11208013fd3SMarius Strobl #include <machine/ofw_machdep.h> 11308013fd3SMarius Strobl #include <machine/ver.h> 11408013fd3SMarius Strobl #endif 11508013fd3SMarius Strobl 1164fbd232cSWarner Losh #include <dev/pci/pcireg.h> 1174fbd232cSWarner Losh #include <dev/pci/pcivar.h> 11895d67482SBill Paul 11995d67482SBill Paul #include <dev/bge/if_bgereg.h> 12095d67482SBill Paul 1215ddc5794SJohn Polstra #define BGE_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 122d375e524SGleb Smirnoff #define ETHER_MIN_NOPAD (ETHER_MIN_LEN - ETHER_CRC_LEN) /* i.e., 60 */ 12395d67482SBill Paul 124f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, pci, 1, 1, 1); 125f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, ether, 1, 1, 1); 12695d67482SBill Paul MODULE_DEPEND(bge, miibus, 1, 1, 1); 12795d67482SBill Paul 1287b279558SWarner Losh /* "device miibus" required. See GENERIC if you get errors here. */ 12995d67482SBill Paul #include "miibus_if.h" 13095d67482SBill Paul 13195d67482SBill Paul /* 13295d67482SBill Paul * Various supported device vendors/types and their names. Note: the 13395d67482SBill Paul * spec seems to indicate that the hardware still has Alteon's vendor 13495d67482SBill Paul * ID burned into it, though it will always be overriden by the vendor 13595d67482SBill Paul * ID in the EEPROM. Just to be safe, we cover all possibilities. 13695d67482SBill Paul */ 137852c67f9SMarius Strobl static const struct bge_type { 1384c0da0ffSGleb Smirnoff uint16_t bge_vid; 1394c0da0ffSGleb Smirnoff uint16_t bge_did; 1404c0da0ffSGleb Smirnoff } bge_devs[] = { 1414c0da0ffSGleb Smirnoff { ALTEON_VENDORID, ALTEON_DEVICEID_BCM5700 }, 1424c0da0ffSGleb Smirnoff { ALTEON_VENDORID, ALTEON_DEVICEID_BCM5701 }, 14395d67482SBill Paul 1444c0da0ffSGleb Smirnoff { ALTIMA_VENDORID, ALTIMA_DEVICE_AC1000 }, 1454c0da0ffSGleb Smirnoff { ALTIMA_VENDORID, ALTIMA_DEVICE_AC1002 }, 1464c0da0ffSGleb Smirnoff { ALTIMA_VENDORID, ALTIMA_DEVICE_AC9100 }, 1474c0da0ffSGleb Smirnoff 1484c0da0ffSGleb Smirnoff { APPLE_VENDORID, APPLE_DEVICE_BCM5701 }, 1494c0da0ffSGleb Smirnoff 1504c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5700 }, 1514c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5701 }, 1524c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5702 }, 1534c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5702_ALT }, 1544c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5702X }, 1554c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5703 }, 1564c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5703_ALT }, 1574c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5703X }, 1584c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5704C }, 1594c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5704S }, 1604c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5704S_ALT }, 1614c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705 }, 1624c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705F }, 1634c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705K }, 1644c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705M }, 1654c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705M_ALT }, 1664c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5714C }, 1674c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5714S }, 1684c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5715 }, 1694c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5715S }, 1704c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5720 }, 1714c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5721 }, 172effef978SRemko Lodder { BCOM_VENDORID, BCOM_DEVICEID_BCM5722 }, 173a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5723 }, 1744c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5750 }, 1754c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5750M }, 1764c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5751 }, 1774c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5751F }, 1784c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5751M }, 1794c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5752 }, 1804c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5752M }, 1814c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5753 }, 1824c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5753F }, 1834c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5753M }, 1849e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5754 }, 1859e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5754M }, 1869e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5755 }, 1879e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5755M }, 188a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5761 }, 189a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5761E }, 190a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5761S }, 191a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5761SE }, 192a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5764 }, 1934c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5780 }, 1944c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5780S }, 1954c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5781 }, 1964c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5782 }, 197a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5784 }, 198a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5785F }, 199a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5785G }, 2009e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5786 }, 2019e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5787 }, 202a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5787F }, 2039e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5787M }, 2044c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5788 }, 2054c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5789 }, 2064c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5901 }, 2074c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5901A2 }, 2084c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5903M }, 20938cc658fSJohn Baldwin { BCOM_VENDORID, BCOM_DEVICEID_BCM5906 }, 21038cc658fSJohn Baldwin { BCOM_VENDORID, BCOM_DEVICEID_BCM5906M }, 211a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM57760 }, 212a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM57780 }, 213a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM57788 }, 214a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM57790 }, 2154c0da0ffSGleb Smirnoff 2164c0da0ffSGleb Smirnoff { SK_VENDORID, SK_DEVICEID_ALTIMA }, 2174c0da0ffSGleb Smirnoff 2184c0da0ffSGleb Smirnoff { TC_VENDORID, TC_DEVICEID_3C996 }, 2194c0da0ffSGleb Smirnoff 220a5779553SStanislav Sedov { FJTSU_VENDORID, FJTSU_DEVICEID_PW008GE4 }, 221a5779553SStanislav Sedov { FJTSU_VENDORID, FJTSU_DEVICEID_PW008GE5 }, 222a5779553SStanislav Sedov { FJTSU_VENDORID, FJTSU_DEVICEID_PP250450 }, 223a5779553SStanislav Sedov 2244c0da0ffSGleb Smirnoff { 0, 0 } 22595d67482SBill Paul }; 22695d67482SBill Paul 2274c0da0ffSGleb Smirnoff static const struct bge_vendor { 2284c0da0ffSGleb Smirnoff uint16_t v_id; 2294c0da0ffSGleb Smirnoff const char *v_name; 2304c0da0ffSGleb Smirnoff } bge_vendors[] = { 2314c0da0ffSGleb Smirnoff { ALTEON_VENDORID, "Alteon" }, 2324c0da0ffSGleb Smirnoff { ALTIMA_VENDORID, "Altima" }, 2334c0da0ffSGleb Smirnoff { APPLE_VENDORID, "Apple" }, 2344c0da0ffSGleb Smirnoff { BCOM_VENDORID, "Broadcom" }, 2354c0da0ffSGleb Smirnoff { SK_VENDORID, "SysKonnect" }, 2364c0da0ffSGleb Smirnoff { TC_VENDORID, "3Com" }, 237a5779553SStanislav Sedov { FJTSU_VENDORID, "Fujitsu" }, 2384c0da0ffSGleb Smirnoff 2394c0da0ffSGleb Smirnoff { 0, NULL } 2404c0da0ffSGleb Smirnoff }; 2414c0da0ffSGleb Smirnoff 2424c0da0ffSGleb Smirnoff static const struct bge_revision { 2434c0da0ffSGleb Smirnoff uint32_t br_chipid; 2444c0da0ffSGleb Smirnoff const char *br_name; 2454c0da0ffSGleb Smirnoff } bge_revisions[] = { 2464c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_A0, "BCM5700 A0" }, 2474c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_A1, "BCM5700 A1" }, 2484c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_B0, "BCM5700 B0" }, 2494c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_B1, "BCM5700 B1" }, 2504c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_B2, "BCM5700 B2" }, 2514c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_B3, "BCM5700 B3" }, 2524c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_ALTIMA, "BCM5700 Altima" }, 2534c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_C0, "BCM5700 C0" }, 2544c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5701_A0, "BCM5701 A0" }, 2554c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5701_B0, "BCM5701 B0" }, 2564c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5701_B2, "BCM5701 B2" }, 2574c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5701_B5, "BCM5701 B5" }, 2584c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5703_A0, "BCM5703 A0" }, 2594c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5703_A1, "BCM5703 A1" }, 2604c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5703_A2, "BCM5703 A2" }, 2614c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5703_A3, "BCM5703 A3" }, 2629e86676bSGleb Smirnoff { BGE_CHIPID_BCM5703_B0, "BCM5703 B0" }, 2634c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_A0, "BCM5704 A0" }, 2644c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_A1, "BCM5704 A1" }, 2654c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_A2, "BCM5704 A2" }, 2664c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_A3, "BCM5704 A3" }, 2674c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_B0, "BCM5704 B0" }, 2684c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5705_A0, "BCM5705 A0" }, 2694c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5705_A1, "BCM5705 A1" }, 2704c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5705_A2, "BCM5705 A2" }, 2714c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5705_A3, "BCM5705 A3" }, 2724c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_A0, "BCM5750 A0" }, 2734c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_A1, "BCM5750 A1" }, 2744c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_A3, "BCM5750 A3" }, 2754c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_B0, "BCM5750 B0" }, 2764c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_B1, "BCM5750 B1" }, 2774c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_C0, "BCM5750 C0" }, 2784c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_C1, "BCM5750 C1" }, 27942787b76SGleb Smirnoff { BGE_CHIPID_BCM5750_C2, "BCM5750 C2" }, 2804c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5714_A0, "BCM5714 A0" }, 2814c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5752_A0, "BCM5752 A0" }, 2824c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5752_A1, "BCM5752 A1" }, 2834c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5752_A2, "BCM5752 A2" }, 2844c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5714_B0, "BCM5714 B0" }, 2854c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5714_B3, "BCM5714 B3" }, 2864c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5715_A0, "BCM5715 A0" }, 2874c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5715_A1, "BCM5715 A1" }, 2880c4a1ef8SJung-uk Kim { BGE_CHIPID_BCM5715_A3, "BCM5715 A3" }, 2890c4a1ef8SJung-uk Kim { BGE_CHIPID_BCM5755_A0, "BCM5755 A0" }, 2900c4a1ef8SJung-uk Kim { BGE_CHIPID_BCM5755_A1, "BCM5755 A1" }, 2910c4a1ef8SJung-uk Kim { BGE_CHIPID_BCM5755_A2, "BCM5755 A2" }, 292bcc20328SJohn Baldwin { BGE_CHIPID_BCM5722_A0, "BCM5722 A0" }, 293a5779553SStanislav Sedov { BGE_CHIPID_BCM5761_A0, "BCM5761 A0" }, 294a5779553SStanislav Sedov { BGE_CHIPID_BCM5761_A1, "BCM5761 A1" }, 295a5779553SStanislav Sedov { BGE_CHIPID_BCM5784_A0, "BCM5784 A0" }, 296a5779553SStanislav Sedov { BGE_CHIPID_BCM5784_A1, "BCM5784 A1" }, 29781179070SJung-uk Kim /* 5754 and 5787 share the same ASIC ID */ 2986f8718a3SScott Long { BGE_CHIPID_BCM5787_A0, "BCM5754/5787 A0" }, 2996f8718a3SScott Long { BGE_CHIPID_BCM5787_A1, "BCM5754/5787 A1" }, 3006f8718a3SScott Long { BGE_CHIPID_BCM5787_A2, "BCM5754/5787 A2" }, 30138cc658fSJohn Baldwin { BGE_CHIPID_BCM5906_A1, "BCM5906 A1" }, 30238cc658fSJohn Baldwin { BGE_CHIPID_BCM5906_A2, "BCM5906 A2" }, 303a5779553SStanislav Sedov { BGE_CHIPID_BCM57780_A0, "BCM57780 A0" }, 304a5779553SStanislav Sedov { BGE_CHIPID_BCM57780_A1, "BCM57780 A1" }, 3054c0da0ffSGleb Smirnoff 3064c0da0ffSGleb Smirnoff { 0, NULL } 3074c0da0ffSGleb Smirnoff }; 3084c0da0ffSGleb Smirnoff 3094c0da0ffSGleb Smirnoff /* 3104c0da0ffSGleb Smirnoff * Some defaults for major revisions, so that newer steppings 3114c0da0ffSGleb Smirnoff * that we don't know about have a shot at working. 3124c0da0ffSGleb Smirnoff */ 3134c0da0ffSGleb Smirnoff static const struct bge_revision bge_majorrevs[] = { 3149e86676bSGleb Smirnoff { BGE_ASICREV_BCM5700, "unknown BCM5700" }, 3159e86676bSGleb Smirnoff { BGE_ASICREV_BCM5701, "unknown BCM5701" }, 3169e86676bSGleb Smirnoff { BGE_ASICREV_BCM5703, "unknown BCM5703" }, 3179e86676bSGleb Smirnoff { BGE_ASICREV_BCM5704, "unknown BCM5704" }, 3189e86676bSGleb Smirnoff { BGE_ASICREV_BCM5705, "unknown BCM5705" }, 3199e86676bSGleb Smirnoff { BGE_ASICREV_BCM5750, "unknown BCM5750" }, 3209e86676bSGleb Smirnoff { BGE_ASICREV_BCM5714_A0, "unknown BCM5714" }, 3219e86676bSGleb Smirnoff { BGE_ASICREV_BCM5752, "unknown BCM5752" }, 3229e86676bSGleb Smirnoff { BGE_ASICREV_BCM5780, "unknown BCM5780" }, 3239e86676bSGleb Smirnoff { BGE_ASICREV_BCM5714, "unknown BCM5714" }, 3249e86676bSGleb Smirnoff { BGE_ASICREV_BCM5755, "unknown BCM5755" }, 325a5779553SStanislav Sedov { BGE_ASICREV_BCM5761, "unknown BCM5761" }, 326a5779553SStanislav Sedov { BGE_ASICREV_BCM5784, "unknown BCM5784" }, 327a5779553SStanislav Sedov { BGE_ASICREV_BCM5785, "unknown BCM5785" }, 32881179070SJung-uk Kim /* 5754 and 5787 share the same ASIC ID */ 3296f8718a3SScott Long { BGE_ASICREV_BCM5787, "unknown BCM5754/5787" }, 33038cc658fSJohn Baldwin { BGE_ASICREV_BCM5906, "unknown BCM5906" }, 331a5779553SStanislav Sedov { BGE_ASICREV_BCM57780, "unknown BCM57780" }, 3324c0da0ffSGleb Smirnoff 3334c0da0ffSGleb Smirnoff { 0, NULL } 3344c0da0ffSGleb Smirnoff }; 3354c0da0ffSGleb Smirnoff 3360c8aa4eaSJung-uk Kim #define BGE_IS_JUMBO_CAPABLE(sc) ((sc)->bge_flags & BGE_FLAG_JUMBO) 3370c8aa4eaSJung-uk Kim #define BGE_IS_5700_FAMILY(sc) ((sc)->bge_flags & BGE_FLAG_5700_FAMILY) 3380c8aa4eaSJung-uk Kim #define BGE_IS_5705_PLUS(sc) ((sc)->bge_flags & BGE_FLAG_5705_PLUS) 3390c8aa4eaSJung-uk Kim #define BGE_IS_5714_FAMILY(sc) ((sc)->bge_flags & BGE_FLAG_5714_FAMILY) 3400c8aa4eaSJung-uk Kim #define BGE_IS_575X_PLUS(sc) ((sc)->bge_flags & BGE_FLAG_575X_PLUS) 341a5779553SStanislav Sedov #define BGE_IS_5755_PLUS(sc) ((sc)->bge_flags & BGE_FLAG_5755_PLUS) 3424c0da0ffSGleb Smirnoff 3434c0da0ffSGleb Smirnoff const struct bge_revision * bge_lookup_rev(uint32_t); 3444c0da0ffSGleb Smirnoff const struct bge_vendor * bge_lookup_vendor(uint16_t); 34538cc658fSJohn Baldwin 34638cc658fSJohn Baldwin typedef int (*bge_eaddr_fcn_t)(struct bge_softc *, uint8_t[]); 34738cc658fSJohn Baldwin 348e51a25f8SAlfred Perlstein static int bge_probe(device_t); 349e51a25f8SAlfred Perlstein static int bge_attach(device_t); 350e51a25f8SAlfred Perlstein static int bge_detach(device_t); 35114afefa3SPawel Jakub Dawidek static int bge_suspend(device_t); 35214afefa3SPawel Jakub Dawidek static int bge_resume(device_t); 3533f74909aSGleb Smirnoff static void bge_release_resources(struct bge_softc *); 354f41ac2beSBill Paul static void bge_dma_map_addr(void *, bus_dma_segment_t *, int, int); 355f41ac2beSBill Paul static int bge_dma_alloc(device_t); 356f41ac2beSBill Paul static void bge_dma_free(struct bge_softc *); 357f41ac2beSBill Paul 3585fea260fSMarius Strobl static int bge_get_eaddr_fw(struct bge_softc *sc, uint8_t ether_addr[]); 35938cc658fSJohn Baldwin static int bge_get_eaddr_mem(struct bge_softc *, uint8_t[]); 36038cc658fSJohn Baldwin static int bge_get_eaddr_nvram(struct bge_softc *, uint8_t[]); 36138cc658fSJohn Baldwin static int bge_get_eaddr_eeprom(struct bge_softc *, uint8_t[]); 36238cc658fSJohn Baldwin static int bge_get_eaddr(struct bge_softc *, uint8_t[]); 36338cc658fSJohn Baldwin 364e51a25f8SAlfred Perlstein static void bge_txeof(struct bge_softc *); 3651abcdbd1SAttilio Rao static int bge_rxeof(struct bge_softc *); 36695d67482SBill Paul 3678cb1383cSDoug Ambrisko static void bge_asf_driver_up (struct bge_softc *); 368e51a25f8SAlfred Perlstein static void bge_tick(void *); 369e51a25f8SAlfred Perlstein static void bge_stats_update(struct bge_softc *); 3703f74909aSGleb Smirnoff static void bge_stats_update_regs(struct bge_softc *); 371676ad2c9SGleb Smirnoff static int bge_encap(struct bge_softc *, struct mbuf **, uint32_t *); 37295d67482SBill Paul 373e51a25f8SAlfred Perlstein static void bge_intr(void *); 3740f9bd73bSSam Leffler static void bge_start_locked(struct ifnet *); 375e51a25f8SAlfred Perlstein static void bge_start(struct ifnet *); 376e51a25f8SAlfred Perlstein static int bge_ioctl(struct ifnet *, u_long, caddr_t); 3770f9bd73bSSam Leffler static void bge_init_locked(struct bge_softc *); 378e51a25f8SAlfred Perlstein static void bge_init(void *); 379e51a25f8SAlfred Perlstein static void bge_stop(struct bge_softc *); 380b74e67fbSGleb Smirnoff static void bge_watchdog(struct bge_softc *); 381b6c974e8SWarner Losh static int bge_shutdown(device_t); 38267d5e043SOleg Bulyzhin static int bge_ifmedia_upd_locked(struct ifnet *); 383e51a25f8SAlfred Perlstein static int bge_ifmedia_upd(struct ifnet *); 384e51a25f8SAlfred Perlstein static void bge_ifmedia_sts(struct ifnet *, struct ifmediareq *); 38595d67482SBill Paul 38638cc658fSJohn Baldwin static uint8_t bge_nvram_getbyte(struct bge_softc *, int, uint8_t *); 38738cc658fSJohn Baldwin static int bge_read_nvram(struct bge_softc *, caddr_t, int, int); 38838cc658fSJohn Baldwin 3893f74909aSGleb Smirnoff static uint8_t bge_eeprom_getbyte(struct bge_softc *, int, uint8_t *); 390e51a25f8SAlfred Perlstein static int bge_read_eeprom(struct bge_softc *, caddr_t, int, int); 39195d67482SBill Paul 3923e9b1bcaSJung-uk Kim static void bge_setpromisc(struct bge_softc *); 393e51a25f8SAlfred Perlstein static void bge_setmulti(struct bge_softc *); 394cb2eacc7SYaroslav Tykhiy static void bge_setvlan(struct bge_softc *); 39595d67482SBill Paul 396e51a25f8SAlfred Perlstein static int bge_newbuf_std(struct bge_softc *, int, struct mbuf *); 397e51a25f8SAlfred Perlstein static int bge_newbuf_jumbo(struct bge_softc *, int, struct mbuf *); 398e51a25f8SAlfred Perlstein static int bge_init_rx_ring_std(struct bge_softc *); 399e51a25f8SAlfred Perlstein static void bge_free_rx_ring_std(struct bge_softc *); 400e51a25f8SAlfred Perlstein static int bge_init_rx_ring_jumbo(struct bge_softc *); 401e51a25f8SAlfred Perlstein static void bge_free_rx_ring_jumbo(struct bge_softc *); 402e51a25f8SAlfred Perlstein static void bge_free_tx_ring(struct bge_softc *); 403e51a25f8SAlfred Perlstein static int bge_init_tx_ring(struct bge_softc *); 40495d67482SBill Paul 405e51a25f8SAlfred Perlstein static int bge_chipinit(struct bge_softc *); 406e51a25f8SAlfred Perlstein static int bge_blockinit(struct bge_softc *); 40795d67482SBill Paul 4085fea260fSMarius Strobl static int bge_has_eaddr(struct bge_softc *); 4093f74909aSGleb Smirnoff static uint32_t bge_readmem_ind(struct bge_softc *, int); 410e51a25f8SAlfred Perlstein static void bge_writemem_ind(struct bge_softc *, int, int); 41138cc658fSJohn Baldwin static void bge_writembx(struct bge_softc *, int, int); 41295d67482SBill Paul #ifdef notdef 4133f74909aSGleb Smirnoff static uint32_t bge_readreg_ind(struct bge_softc *, int); 41495d67482SBill Paul #endif 4159ba784dbSScott Long static void bge_writemem_direct(struct bge_softc *, int, int); 416e51a25f8SAlfred Perlstein static void bge_writereg_ind(struct bge_softc *, int, int); 4174f09c4c7SMarius Strobl static void bge_set_max_readrq(struct bge_softc *, int); 41895d67482SBill Paul 419e51a25f8SAlfred Perlstein static int bge_miibus_readreg(device_t, int, int); 420e51a25f8SAlfred Perlstein static int bge_miibus_writereg(device_t, int, int, int); 421e51a25f8SAlfred Perlstein static void bge_miibus_statchg(device_t); 42275719184SGleb Smirnoff #ifdef DEVICE_POLLING 4231abcdbd1SAttilio Rao static int bge_poll(struct ifnet *ifp, enum poll_cmd cmd, int count); 42475719184SGleb Smirnoff #endif 42595d67482SBill Paul 4268cb1383cSDoug Ambrisko #define BGE_RESET_START 1 4278cb1383cSDoug Ambrisko #define BGE_RESET_STOP 2 4288cb1383cSDoug Ambrisko static void bge_sig_post_reset(struct bge_softc *, int); 4298cb1383cSDoug Ambrisko static void bge_sig_legacy(struct bge_softc *, int); 4308cb1383cSDoug Ambrisko static void bge_sig_pre_reset(struct bge_softc *, int); 4318cb1383cSDoug Ambrisko static int bge_reset(struct bge_softc *); 432dab5cd05SOleg Bulyzhin static void bge_link_upd(struct bge_softc *); 43395d67482SBill Paul 4346f8718a3SScott Long /* 4356f8718a3SScott Long * The BGE_REGISTER_DEBUG option is only for low-level debugging. It may 4366f8718a3SScott Long * leak information to untrusted users. It is also known to cause alignment 4376f8718a3SScott Long * traps on certain architectures. 4386f8718a3SScott Long */ 4396f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG 4406f8718a3SScott Long static int bge_sysctl_debug_info(SYSCTL_HANDLER_ARGS); 4416f8718a3SScott Long static int bge_sysctl_reg_read(SYSCTL_HANDLER_ARGS); 4426f8718a3SScott Long static int bge_sysctl_mem_read(SYSCTL_HANDLER_ARGS); 4436f8718a3SScott Long #endif 4446f8718a3SScott Long static void bge_add_sysctls(struct bge_softc *); 445763757b2SScott Long static int bge_sysctl_stats(SYSCTL_HANDLER_ARGS); 4466f8718a3SScott Long 44795d67482SBill Paul static device_method_t bge_methods[] = { 44895d67482SBill Paul /* Device interface */ 44995d67482SBill Paul DEVMETHOD(device_probe, bge_probe), 45095d67482SBill Paul DEVMETHOD(device_attach, bge_attach), 45195d67482SBill Paul DEVMETHOD(device_detach, bge_detach), 45295d67482SBill Paul DEVMETHOD(device_shutdown, bge_shutdown), 45314afefa3SPawel Jakub Dawidek DEVMETHOD(device_suspend, bge_suspend), 45414afefa3SPawel Jakub Dawidek DEVMETHOD(device_resume, bge_resume), 45595d67482SBill Paul 45695d67482SBill Paul /* bus interface */ 45795d67482SBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 45895d67482SBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 45995d67482SBill Paul 46095d67482SBill Paul /* MII interface */ 46195d67482SBill Paul DEVMETHOD(miibus_readreg, bge_miibus_readreg), 46295d67482SBill Paul DEVMETHOD(miibus_writereg, bge_miibus_writereg), 46395d67482SBill Paul DEVMETHOD(miibus_statchg, bge_miibus_statchg), 46495d67482SBill Paul 46595d67482SBill Paul { 0, 0 } 46695d67482SBill Paul }; 46795d67482SBill Paul 46895d67482SBill Paul static driver_t bge_driver = { 46995d67482SBill Paul "bge", 47095d67482SBill Paul bge_methods, 47195d67482SBill Paul sizeof(struct bge_softc) 47295d67482SBill Paul }; 47395d67482SBill Paul 47495d67482SBill Paul static devclass_t bge_devclass; 47595d67482SBill Paul 476f246e4a1SMatthew N. Dodd DRIVER_MODULE(bge, pci, bge_driver, bge_devclass, 0, 0); 47795d67482SBill Paul DRIVER_MODULE(miibus, bge, miibus_driver, miibus_devclass, 0, 0); 47895d67482SBill Paul 479f1a7e6d5SScott Long static int bge_allow_asf = 1; 480f1a7e6d5SScott Long 481f1a7e6d5SScott Long TUNABLE_INT("hw.bge.allow_asf", &bge_allow_asf); 482f1a7e6d5SScott Long 483f1a7e6d5SScott Long SYSCTL_NODE(_hw, OID_AUTO, bge, CTLFLAG_RD, 0, "BGE driver parameters"); 484f1a7e6d5SScott Long SYSCTL_INT(_hw_bge, OID_AUTO, allow_asf, CTLFLAG_RD, &bge_allow_asf, 0, 485f1a7e6d5SScott Long "Allow ASF mode if available"); 486c4529f41SMichael Reifenberger 48708013fd3SMarius Strobl #define SPARC64_BLADE_1500_MODEL "SUNW,Sun-Blade-1500" 48808013fd3SMarius Strobl #define SPARC64_BLADE_1500_PATH_BGE "/pci@1f,700000/network@2" 48908013fd3SMarius Strobl #define SPARC64_BLADE_2500_MODEL "SUNW,Sun-Blade-2500" 49008013fd3SMarius Strobl #define SPARC64_BLADE_2500_PATH_BGE "/pci@1c,600000/network@3" 49108013fd3SMarius Strobl #define SPARC64_OFW_SUBVENDOR "subsystem-vendor-id" 49208013fd3SMarius Strobl 49308013fd3SMarius Strobl static int 4945fea260fSMarius Strobl bge_has_eaddr(struct bge_softc *sc) 49508013fd3SMarius Strobl { 49608013fd3SMarius Strobl #ifdef __sparc64__ 49708013fd3SMarius Strobl char buf[sizeof(SPARC64_BLADE_1500_PATH_BGE)]; 49808013fd3SMarius Strobl device_t dev; 49908013fd3SMarius Strobl uint32_t subvendor; 50008013fd3SMarius Strobl 50108013fd3SMarius Strobl dev = sc->bge_dev; 50208013fd3SMarius Strobl 50308013fd3SMarius Strobl /* 50408013fd3SMarius Strobl * The on-board BGEs found in sun4u machines aren't fitted with 50508013fd3SMarius Strobl * an EEPROM which means that we have to obtain the MAC address 50608013fd3SMarius Strobl * via OFW and that some tests will always fail. We distinguish 50708013fd3SMarius Strobl * such BGEs by the subvendor ID, which also has to be obtained 50808013fd3SMarius Strobl * from OFW instead of the PCI configuration space as the latter 50908013fd3SMarius Strobl * indicates Broadcom as the subvendor of the netboot interface. 51008013fd3SMarius Strobl * For early Blade 1500 and 2500 we even have to check the OFW 51108013fd3SMarius Strobl * device path as the subvendor ID always defaults to Broadcom 51208013fd3SMarius Strobl * there. 51308013fd3SMarius Strobl */ 51408013fd3SMarius Strobl if (OF_getprop(ofw_bus_get_node(dev), SPARC64_OFW_SUBVENDOR, 51508013fd3SMarius Strobl &subvendor, sizeof(subvendor)) == sizeof(subvendor) && 51608013fd3SMarius Strobl subvendor == SUN_VENDORID) 51708013fd3SMarius Strobl return (0); 51808013fd3SMarius Strobl memset(buf, 0, sizeof(buf)); 51908013fd3SMarius Strobl if (OF_package_to_path(ofw_bus_get_node(dev), buf, sizeof(buf)) > 0) { 52008013fd3SMarius Strobl if (strcmp(sparc64_model, SPARC64_BLADE_1500_MODEL) == 0 && 52108013fd3SMarius Strobl strcmp(buf, SPARC64_BLADE_1500_PATH_BGE) == 0) 52208013fd3SMarius Strobl return (0); 52308013fd3SMarius Strobl if (strcmp(sparc64_model, SPARC64_BLADE_2500_MODEL) == 0 && 52408013fd3SMarius Strobl strcmp(buf, SPARC64_BLADE_2500_PATH_BGE) == 0) 52508013fd3SMarius Strobl return (0); 52608013fd3SMarius Strobl } 52708013fd3SMarius Strobl #endif 52808013fd3SMarius Strobl return (1); 52908013fd3SMarius Strobl } 53008013fd3SMarius Strobl 5313f74909aSGleb Smirnoff static uint32_t 5323f74909aSGleb Smirnoff bge_readmem_ind(struct bge_softc *sc, int off) 53395d67482SBill Paul { 53495d67482SBill Paul device_t dev; 5356f8718a3SScott Long uint32_t val; 53695d67482SBill Paul 53795d67482SBill Paul dev = sc->bge_dev; 53895d67482SBill Paul 53995d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4); 5406f8718a3SScott Long val = pci_read_config(dev, BGE_PCI_MEMWIN_DATA, 4); 5416f8718a3SScott Long pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4); 5426f8718a3SScott Long return (val); 54395d67482SBill Paul } 54495d67482SBill Paul 54595d67482SBill Paul static void 5463f74909aSGleb Smirnoff bge_writemem_ind(struct bge_softc *sc, int off, int val) 54795d67482SBill Paul { 54895d67482SBill Paul device_t dev; 54995d67482SBill Paul 55095d67482SBill Paul dev = sc->bge_dev; 55195d67482SBill Paul 55295d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4); 55395d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_DATA, val, 4); 5546f8718a3SScott Long pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4); 55595d67482SBill Paul } 55695d67482SBill Paul 5574f09c4c7SMarius Strobl /* 5584f09c4c7SMarius Strobl * PCI Express only 5594f09c4c7SMarius Strobl */ 5604f09c4c7SMarius Strobl static void 5614f09c4c7SMarius Strobl bge_set_max_readrq(struct bge_softc *sc, int expr_ptr) 5624f09c4c7SMarius Strobl { 5634f09c4c7SMarius Strobl device_t dev; 5644f09c4c7SMarius Strobl uint16_t val; 5654f09c4c7SMarius Strobl 5664f09c4c7SMarius Strobl KASSERT((sc->bge_flags & BGE_FLAG_PCIE) && expr_ptr != 0, 5674f09c4c7SMarius Strobl ("%s: not applicable", __func__)); 5684f09c4c7SMarius Strobl 5694f09c4c7SMarius Strobl dev = sc->bge_dev; 5704f09c4c7SMarius Strobl 5714f09c4c7SMarius Strobl val = pci_read_config(dev, expr_ptr + BGE_PCIE_DEVCTL, 2); 5724f09c4c7SMarius Strobl if ((val & BGE_PCIE_DEVCTL_MAX_READRQ_MASK) != 5734f09c4c7SMarius Strobl BGE_PCIE_DEVCTL_MAX_READRQ_4096) { 5744f09c4c7SMarius Strobl if (bootverbose) 5754f09c4c7SMarius Strobl device_printf(dev, "adjust device control 0x%04x ", 5764f09c4c7SMarius Strobl val); 5774f09c4c7SMarius Strobl val &= ~BGE_PCIE_DEVCTL_MAX_READRQ_MASK; 5784f09c4c7SMarius Strobl val |= BGE_PCIE_DEVCTL_MAX_READRQ_4096; 5794f09c4c7SMarius Strobl pci_write_config(dev, expr_ptr + BGE_PCIE_DEVCTL, val, 2); 5804f09c4c7SMarius Strobl if (bootverbose) 5814f09c4c7SMarius Strobl printf("-> 0x%04x\n", val); 5824f09c4c7SMarius Strobl } 5834f09c4c7SMarius Strobl } 5844f09c4c7SMarius Strobl 58595d67482SBill Paul #ifdef notdef 5863f74909aSGleb Smirnoff static uint32_t 5873f74909aSGleb Smirnoff bge_readreg_ind(struct bge_softc *sc, int off) 58895d67482SBill Paul { 58995d67482SBill Paul device_t dev; 59095d67482SBill Paul 59195d67482SBill Paul dev = sc->bge_dev; 59295d67482SBill Paul 59395d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4); 59495d67482SBill Paul return (pci_read_config(dev, BGE_PCI_REG_DATA, 4)); 59595d67482SBill Paul } 59695d67482SBill Paul #endif 59795d67482SBill Paul 59895d67482SBill Paul static void 5993f74909aSGleb Smirnoff bge_writereg_ind(struct bge_softc *sc, int off, int val) 60095d67482SBill Paul { 60195d67482SBill Paul device_t dev; 60295d67482SBill Paul 60395d67482SBill Paul dev = sc->bge_dev; 60495d67482SBill Paul 60595d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4); 60695d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_DATA, val, 4); 60795d67482SBill Paul } 60895d67482SBill Paul 6096f8718a3SScott Long static void 6106f8718a3SScott Long bge_writemem_direct(struct bge_softc *sc, int off, int val) 6116f8718a3SScott Long { 6126f8718a3SScott Long CSR_WRITE_4(sc, off, val); 6136f8718a3SScott Long } 6146f8718a3SScott Long 61538cc658fSJohn Baldwin static void 61638cc658fSJohn Baldwin bge_writembx(struct bge_softc *sc, int off, int val) 61738cc658fSJohn Baldwin { 61838cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906) 61938cc658fSJohn Baldwin off += BGE_LPMBX_IRQ0_HI - BGE_MBX_IRQ0_HI; 62038cc658fSJohn Baldwin 62138cc658fSJohn Baldwin CSR_WRITE_4(sc, off, val); 62238cc658fSJohn Baldwin } 62338cc658fSJohn Baldwin 624f41ac2beSBill Paul /* 625f41ac2beSBill Paul * Map a single buffer address. 626f41ac2beSBill Paul */ 627f41ac2beSBill Paul 628f41ac2beSBill Paul static void 6293f74909aSGleb Smirnoff bge_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 630f41ac2beSBill Paul { 631f41ac2beSBill Paul struct bge_dmamap_arg *ctx; 632f41ac2beSBill Paul 633f41ac2beSBill Paul if (error) 634f41ac2beSBill Paul return; 635f41ac2beSBill Paul 636f41ac2beSBill Paul ctx = arg; 637f41ac2beSBill Paul 638f41ac2beSBill Paul if (nseg > ctx->bge_maxsegs) { 639f41ac2beSBill Paul ctx->bge_maxsegs = 0; 640f41ac2beSBill Paul return; 641f41ac2beSBill Paul } 642f41ac2beSBill Paul 643f41ac2beSBill Paul ctx->bge_busaddr = segs->ds_addr; 644f41ac2beSBill Paul } 645f41ac2beSBill Paul 64638cc658fSJohn Baldwin static uint8_t 64738cc658fSJohn Baldwin bge_nvram_getbyte(struct bge_softc *sc, int addr, uint8_t *dest) 64838cc658fSJohn Baldwin { 64938cc658fSJohn Baldwin uint32_t access, byte = 0; 65038cc658fSJohn Baldwin int i; 65138cc658fSJohn Baldwin 65238cc658fSJohn Baldwin /* Lock. */ 65338cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_NVRAM_SWARB, BGE_NVRAMSWARB_SET1); 65438cc658fSJohn Baldwin for (i = 0; i < 8000; i++) { 65538cc658fSJohn Baldwin if (CSR_READ_4(sc, BGE_NVRAM_SWARB) & BGE_NVRAMSWARB_GNT1) 65638cc658fSJohn Baldwin break; 65738cc658fSJohn Baldwin DELAY(20); 65838cc658fSJohn Baldwin } 65938cc658fSJohn Baldwin if (i == 8000) 66038cc658fSJohn Baldwin return (1); 66138cc658fSJohn Baldwin 66238cc658fSJohn Baldwin /* Enable access. */ 66338cc658fSJohn Baldwin access = CSR_READ_4(sc, BGE_NVRAM_ACCESS); 66438cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_NVRAM_ACCESS, access | BGE_NVRAMACC_ENABLE); 66538cc658fSJohn Baldwin 66638cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_NVRAM_ADDR, addr & 0xfffffffc); 66738cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_NVRAM_CMD, BGE_NVRAM_READCMD); 66838cc658fSJohn Baldwin for (i = 0; i < BGE_TIMEOUT * 10; i++) { 66938cc658fSJohn Baldwin DELAY(10); 67038cc658fSJohn Baldwin if (CSR_READ_4(sc, BGE_NVRAM_CMD) & BGE_NVRAMCMD_DONE) { 67138cc658fSJohn Baldwin DELAY(10); 67238cc658fSJohn Baldwin break; 67338cc658fSJohn Baldwin } 67438cc658fSJohn Baldwin } 67538cc658fSJohn Baldwin 67638cc658fSJohn Baldwin if (i == BGE_TIMEOUT * 10) { 67738cc658fSJohn Baldwin if_printf(sc->bge_ifp, "nvram read timed out\n"); 67838cc658fSJohn Baldwin return (1); 67938cc658fSJohn Baldwin } 68038cc658fSJohn Baldwin 68138cc658fSJohn Baldwin /* Get result. */ 68238cc658fSJohn Baldwin byte = CSR_READ_4(sc, BGE_NVRAM_RDDATA); 68338cc658fSJohn Baldwin 68438cc658fSJohn Baldwin *dest = (bswap32(byte) >> ((addr % 4) * 8)) & 0xFF; 68538cc658fSJohn Baldwin 68638cc658fSJohn Baldwin /* Disable access. */ 68738cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_NVRAM_ACCESS, access); 68838cc658fSJohn Baldwin 68938cc658fSJohn Baldwin /* Unlock. */ 69038cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_NVRAM_SWARB, BGE_NVRAMSWARB_CLR1); 69138cc658fSJohn Baldwin CSR_READ_4(sc, BGE_NVRAM_SWARB); 69238cc658fSJohn Baldwin 69338cc658fSJohn Baldwin return (0); 69438cc658fSJohn Baldwin } 69538cc658fSJohn Baldwin 69638cc658fSJohn Baldwin /* 69738cc658fSJohn Baldwin * Read a sequence of bytes from NVRAM. 69838cc658fSJohn Baldwin */ 69938cc658fSJohn Baldwin static int 70038cc658fSJohn Baldwin bge_read_nvram(struct bge_softc *sc, caddr_t dest, int off, int cnt) 70138cc658fSJohn Baldwin { 70238cc658fSJohn Baldwin int err = 0, i; 70338cc658fSJohn Baldwin uint8_t byte = 0; 70438cc658fSJohn Baldwin 70538cc658fSJohn Baldwin if (sc->bge_asicrev != BGE_ASICREV_BCM5906) 70638cc658fSJohn Baldwin return (1); 70738cc658fSJohn Baldwin 70838cc658fSJohn Baldwin for (i = 0; i < cnt; i++) { 70938cc658fSJohn Baldwin err = bge_nvram_getbyte(sc, off + i, &byte); 71038cc658fSJohn Baldwin if (err) 71138cc658fSJohn Baldwin break; 71238cc658fSJohn Baldwin *(dest + i) = byte; 71338cc658fSJohn Baldwin } 71438cc658fSJohn Baldwin 71538cc658fSJohn Baldwin return (err ? 1 : 0); 71638cc658fSJohn Baldwin } 71738cc658fSJohn Baldwin 71895d67482SBill Paul /* 71995d67482SBill Paul * Read a byte of data stored in the EEPROM at address 'addr.' The 72095d67482SBill Paul * BCM570x supports both the traditional bitbang interface and an 72195d67482SBill Paul * auto access interface for reading the EEPROM. We use the auto 72295d67482SBill Paul * access method. 72395d67482SBill Paul */ 7243f74909aSGleb Smirnoff static uint8_t 7253f74909aSGleb Smirnoff bge_eeprom_getbyte(struct bge_softc *sc, int addr, uint8_t *dest) 72695d67482SBill Paul { 72795d67482SBill Paul int i; 7283f74909aSGleb Smirnoff uint32_t byte = 0; 72995d67482SBill Paul 73095d67482SBill Paul /* 73195d67482SBill Paul * Enable use of auto EEPROM access so we can avoid 73295d67482SBill Paul * having to use the bitbang method. 73395d67482SBill Paul */ 73495d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_AUTO_EEPROM); 73595d67482SBill Paul 73695d67482SBill Paul /* Reset the EEPROM, load the clock period. */ 73795d67482SBill Paul CSR_WRITE_4(sc, BGE_EE_ADDR, 73895d67482SBill Paul BGE_EEADDR_RESET | BGE_EEHALFCLK(BGE_HALFCLK_384SCL)); 73995d67482SBill Paul DELAY(20); 74095d67482SBill Paul 74195d67482SBill Paul /* Issue the read EEPROM command. */ 74295d67482SBill Paul CSR_WRITE_4(sc, BGE_EE_ADDR, BGE_EE_READCMD | addr); 74395d67482SBill Paul 74495d67482SBill Paul /* Wait for completion */ 74595d67482SBill Paul for(i = 0; i < BGE_TIMEOUT * 10; i++) { 74695d67482SBill Paul DELAY(10); 74795d67482SBill Paul if (CSR_READ_4(sc, BGE_EE_ADDR) & BGE_EEADDR_DONE) 74895d67482SBill Paul break; 74995d67482SBill Paul } 75095d67482SBill Paul 751d5d23857SJung-uk Kim if (i == BGE_TIMEOUT * 10) { 752fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "EEPROM read timed out\n"); 753f6789fbaSPyun YongHyeon return (1); 75495d67482SBill Paul } 75595d67482SBill Paul 75695d67482SBill Paul /* Get result. */ 75795d67482SBill Paul byte = CSR_READ_4(sc, BGE_EE_DATA); 75895d67482SBill Paul 7590c8aa4eaSJung-uk Kim *dest = (byte >> ((addr % 4) * 8)) & 0xFF; 76095d67482SBill Paul 76195d67482SBill Paul return (0); 76295d67482SBill Paul } 76395d67482SBill Paul 76495d67482SBill Paul /* 76595d67482SBill Paul * Read a sequence of bytes from the EEPROM. 76695d67482SBill Paul */ 76795d67482SBill Paul static int 7683f74909aSGleb Smirnoff bge_read_eeprom(struct bge_softc *sc, caddr_t dest, int off, int cnt) 76995d67482SBill Paul { 7703f74909aSGleb Smirnoff int i, error = 0; 7713f74909aSGleb Smirnoff uint8_t byte = 0; 77295d67482SBill Paul 77395d67482SBill Paul for (i = 0; i < cnt; i++) { 7743f74909aSGleb Smirnoff error = bge_eeprom_getbyte(sc, off + i, &byte); 7753f74909aSGleb Smirnoff if (error) 77695d67482SBill Paul break; 77795d67482SBill Paul *(dest + i) = byte; 77895d67482SBill Paul } 77995d67482SBill Paul 7803f74909aSGleb Smirnoff return (error ? 1 : 0); 78195d67482SBill Paul } 78295d67482SBill Paul 78395d67482SBill Paul static int 7843f74909aSGleb Smirnoff bge_miibus_readreg(device_t dev, int phy, int reg) 78595d67482SBill Paul { 78695d67482SBill Paul struct bge_softc *sc; 7873f74909aSGleb Smirnoff uint32_t val, autopoll; 78895d67482SBill Paul int i; 78995d67482SBill Paul 79095d67482SBill Paul sc = device_get_softc(dev); 79195d67482SBill Paul 7920434d1b8SBill Paul /* 7930434d1b8SBill Paul * Broadcom's own driver always assumes the internal 7940434d1b8SBill Paul * PHY is at GMII address 1. On some chips, the PHY responds 7950434d1b8SBill Paul * to accesses at all addresses, which could cause us to 7960434d1b8SBill Paul * bogusly attach the PHY 32 times at probe type. Always 7970434d1b8SBill Paul * restricting the lookup to address 1 is simpler than 7980434d1b8SBill Paul * trying to figure out which chips revisions should be 7990434d1b8SBill Paul * special-cased. 8000434d1b8SBill Paul */ 801b1265c1aSJohn Polstra if (phy != 1) 80298b28ee5SBill Paul return (0); 80398b28ee5SBill Paul 80437ceeb4dSPaul Saab /* Reading with autopolling on may trigger PCI errors */ 80537ceeb4dSPaul Saab autopoll = CSR_READ_4(sc, BGE_MI_MODE); 80637ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 80737ceeb4dSPaul Saab BGE_CLRBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 80837ceeb4dSPaul Saab DELAY(40); 80937ceeb4dSPaul Saab } 81037ceeb4dSPaul Saab 81195d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_READ | BGE_MICOMM_BUSY | 81295d67482SBill Paul BGE_MIPHY(phy) | BGE_MIREG(reg)); 81395d67482SBill Paul 81495d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 815d5d23857SJung-uk Kim DELAY(10); 81695d67482SBill Paul val = CSR_READ_4(sc, BGE_MI_COMM); 81795d67482SBill Paul if (!(val & BGE_MICOMM_BUSY)) 81895d67482SBill Paul break; 81995d67482SBill Paul } 82095d67482SBill Paul 82195d67482SBill Paul if (i == BGE_TIMEOUT) { 8225fea260fSMarius Strobl device_printf(sc->bge_dev, 8235fea260fSMarius Strobl "PHY read timed out (phy %d, reg %d, val 0x%08x)\n", 8245fea260fSMarius Strobl phy, reg, val); 82537ceeb4dSPaul Saab val = 0; 82637ceeb4dSPaul Saab goto done; 82795d67482SBill Paul } 82895d67482SBill Paul 82938cc658fSJohn Baldwin DELAY(5); 83095d67482SBill Paul val = CSR_READ_4(sc, BGE_MI_COMM); 83195d67482SBill Paul 83237ceeb4dSPaul Saab done: 83337ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 83437ceeb4dSPaul Saab BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 83537ceeb4dSPaul Saab DELAY(40); 83637ceeb4dSPaul Saab } 83737ceeb4dSPaul Saab 83895d67482SBill Paul if (val & BGE_MICOMM_READFAIL) 83995d67482SBill Paul return (0); 84095d67482SBill Paul 8410c8aa4eaSJung-uk Kim return (val & 0xFFFF); 84295d67482SBill Paul } 84395d67482SBill Paul 84495d67482SBill Paul static int 8453f74909aSGleb Smirnoff bge_miibus_writereg(device_t dev, int phy, int reg, int val) 84695d67482SBill Paul { 84795d67482SBill Paul struct bge_softc *sc; 8483f74909aSGleb Smirnoff uint32_t autopoll; 84995d67482SBill Paul int i; 85095d67482SBill Paul 85195d67482SBill Paul sc = device_get_softc(dev); 85295d67482SBill Paul 85338cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906 && 85438cc658fSJohn Baldwin (reg == BRGPHY_MII_1000CTL || reg == BRGPHY_MII_AUXCTL)) 85538cc658fSJohn Baldwin return(0); 85638cc658fSJohn Baldwin 85737ceeb4dSPaul Saab /* Reading with autopolling on may trigger PCI errors */ 85837ceeb4dSPaul Saab autopoll = CSR_READ_4(sc, BGE_MI_MODE); 85937ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 86037ceeb4dSPaul Saab BGE_CLRBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 86137ceeb4dSPaul Saab DELAY(40); 86237ceeb4dSPaul Saab } 86337ceeb4dSPaul Saab 86495d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_WRITE | BGE_MICOMM_BUSY | 86595d67482SBill Paul BGE_MIPHY(phy) | BGE_MIREG(reg) | val); 86695d67482SBill Paul 86795d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 868d5d23857SJung-uk Kim DELAY(10); 86938cc658fSJohn Baldwin if (!(CSR_READ_4(sc, BGE_MI_COMM) & BGE_MICOMM_BUSY)) { 87038cc658fSJohn Baldwin DELAY(5); 87138cc658fSJohn Baldwin CSR_READ_4(sc, BGE_MI_COMM); /* dummy read */ 87295d67482SBill Paul break; 873d5d23857SJung-uk Kim } 87438cc658fSJohn Baldwin } 875d5d23857SJung-uk Kim 876d5d23857SJung-uk Kim if (i == BGE_TIMEOUT) { 87738cc658fSJohn Baldwin device_printf(sc->bge_dev, 87838cc658fSJohn Baldwin "PHY write timed out (phy %d, reg %d, val %d)\n", 87938cc658fSJohn Baldwin phy, reg, val); 880d5d23857SJung-uk Kim return (0); 88195d67482SBill Paul } 88295d67482SBill Paul 88337ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 88437ceeb4dSPaul Saab BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 88537ceeb4dSPaul Saab DELAY(40); 88637ceeb4dSPaul Saab } 88737ceeb4dSPaul Saab 88895d67482SBill Paul return (0); 88995d67482SBill Paul } 89095d67482SBill Paul 89195d67482SBill Paul static void 8923f74909aSGleb Smirnoff bge_miibus_statchg(device_t dev) 89395d67482SBill Paul { 89495d67482SBill Paul struct bge_softc *sc; 89595d67482SBill Paul struct mii_data *mii; 89695d67482SBill Paul sc = device_get_softc(dev); 89795d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 89895d67482SBill Paul 89995d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_PORTMODE); 9003f74909aSGleb Smirnoff if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T) 90195d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_GMII); 9023f74909aSGleb Smirnoff else 90395d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_MII); 90495d67482SBill Paul 9053f74909aSGleb Smirnoff if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX) 90695d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX); 9073f74909aSGleb Smirnoff else 90895d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX); 90995d67482SBill Paul } 91095d67482SBill Paul 91195d67482SBill Paul /* 91295d67482SBill Paul * Intialize a standard receive ring descriptor. 91395d67482SBill Paul */ 91495d67482SBill Paul static int 9153f74909aSGleb Smirnoff bge_newbuf_std(struct bge_softc *sc, int i, struct mbuf *m) 91695d67482SBill Paul { 91795d67482SBill Paul struct mbuf *m_new = NULL; 91895d67482SBill Paul struct bge_rx_bd *r; 919f41ac2beSBill Paul struct bge_dmamap_arg ctx; 920f41ac2beSBill Paul int error; 92195d67482SBill Paul 92295d67482SBill Paul if (m == NULL) { 923c3a56752SGleb Smirnoff m_new = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 924c3a56752SGleb Smirnoff if (m_new == NULL) 92595d67482SBill Paul return (ENOBUFS); 92695d67482SBill Paul m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 92795d67482SBill Paul } else { 92895d67482SBill Paul m_new = m; 92995d67482SBill Paul m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 93095d67482SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 93195d67482SBill Paul } 93295d67482SBill Paul 933652ae483SGleb Smirnoff if ((sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) == 0) 93495d67482SBill Paul m_adj(m_new, ETHER_ALIGN); 93595d67482SBill Paul sc->bge_cdata.bge_rx_std_chain[i] = m_new; 936f41ac2beSBill Paul r = &sc->bge_ldata.bge_rx_std_ring[i]; 937f41ac2beSBill Paul ctx.bge_maxsegs = 1; 938f41ac2beSBill Paul ctx.sc = sc; 939f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_mtag, 940f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i], mtod(m_new, void *), 941f41ac2beSBill Paul m_new->m_len, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 942f41ac2beSBill Paul if (error || ctx.bge_maxsegs == 0) { 943f7cea149SGleb Smirnoff if (m == NULL) { 944f7cea149SGleb Smirnoff sc->bge_cdata.bge_rx_std_chain[i] = NULL; 945f41ac2beSBill Paul m_freem(m_new); 946f7cea149SGleb Smirnoff } 947f41ac2beSBill Paul return (ENOMEM); 948f41ac2beSBill Paul } 949e907febfSPyun YongHyeon r->bge_addr.bge_addr_lo = BGE_ADDR_LO(ctx.bge_busaddr); 950e907febfSPyun YongHyeon r->bge_addr.bge_addr_hi = BGE_ADDR_HI(ctx.bge_busaddr); 951e907febfSPyun YongHyeon r->bge_flags = BGE_RXBDFLAG_END; 952e907febfSPyun YongHyeon r->bge_len = m_new->m_len; 953e907febfSPyun YongHyeon r->bge_idx = i; 954f41ac2beSBill Paul 955f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_mtag, 956f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i], 957f41ac2beSBill Paul BUS_DMASYNC_PREREAD); 95895d67482SBill Paul 95995d67482SBill Paul return (0); 96095d67482SBill Paul } 96195d67482SBill Paul 96295d67482SBill Paul /* 96395d67482SBill Paul * Initialize a jumbo receive ring descriptor. This allocates 96495d67482SBill Paul * a jumbo buffer from the pool managed internally by the driver. 96595d67482SBill Paul */ 96695d67482SBill Paul static int 9673f74909aSGleb Smirnoff bge_newbuf_jumbo(struct bge_softc *sc, int i, struct mbuf *m) 96895d67482SBill Paul { 9691be6acb7SGleb Smirnoff bus_dma_segment_t segs[BGE_NSEG_JUMBO]; 9701be6acb7SGleb Smirnoff struct bge_extrx_bd *r; 97195d67482SBill Paul struct mbuf *m_new = NULL; 9721be6acb7SGleb Smirnoff int nsegs; 973f41ac2beSBill Paul int error; 97495d67482SBill Paul 97595d67482SBill Paul if (m == NULL) { 976a163d034SWarner Losh MGETHDR(m_new, M_DONTWAIT, MT_DATA); 9771be6acb7SGleb Smirnoff if (m_new == NULL) 97895d67482SBill Paul return (ENOBUFS); 97995d67482SBill Paul 9801be6acb7SGleb Smirnoff m_cljget(m_new, M_DONTWAIT, MJUM9BYTES); 9811be6acb7SGleb Smirnoff if (!(m_new->m_flags & M_EXT)) { 98295d67482SBill Paul m_freem(m_new); 98395d67482SBill Paul return (ENOBUFS); 98495d67482SBill Paul } 9851be6acb7SGleb Smirnoff m_new->m_len = m_new->m_pkthdr.len = MJUM9BYTES; 98695d67482SBill Paul } else { 98795d67482SBill Paul m_new = m; 9881be6acb7SGleb Smirnoff m_new->m_len = m_new->m_pkthdr.len = MJUM9BYTES; 98995d67482SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 99095d67482SBill Paul } 99195d67482SBill Paul 992652ae483SGleb Smirnoff if ((sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) == 0) 99395d67482SBill Paul m_adj(m_new, ETHER_ALIGN); 9941be6acb7SGleb Smirnoff 9951be6acb7SGleb Smirnoff error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_mtag_jumbo, 9961be6acb7SGleb Smirnoff sc->bge_cdata.bge_rx_jumbo_dmamap[i], 9971be6acb7SGleb Smirnoff m_new, segs, &nsegs, BUS_DMA_NOWAIT); 9981be6acb7SGleb Smirnoff if (error) { 9991be6acb7SGleb Smirnoff if (m == NULL) 1000f41ac2beSBill Paul m_freem(m_new); 10011be6acb7SGleb Smirnoff return (error); 1002f7cea149SGleb Smirnoff } 10031be6acb7SGleb Smirnoff sc->bge_cdata.bge_rx_jumbo_chain[i] = m_new; 10041be6acb7SGleb Smirnoff 10051be6acb7SGleb Smirnoff /* 10061be6acb7SGleb Smirnoff * Fill in the extended RX buffer descriptor. 10071be6acb7SGleb Smirnoff */ 10081be6acb7SGleb Smirnoff r = &sc->bge_ldata.bge_rx_jumbo_ring[i]; 10094e7ba1abSGleb Smirnoff r->bge_flags = BGE_RXBDFLAG_JUMBO_RING | BGE_RXBDFLAG_END; 10104e7ba1abSGleb Smirnoff r->bge_idx = i; 10114e7ba1abSGleb Smirnoff r->bge_len3 = r->bge_len2 = r->bge_len1 = 0; 10124e7ba1abSGleb Smirnoff switch (nsegs) { 10134e7ba1abSGleb Smirnoff case 4: 10144e7ba1abSGleb Smirnoff r->bge_addr3.bge_addr_lo = BGE_ADDR_LO(segs[3].ds_addr); 10154e7ba1abSGleb Smirnoff r->bge_addr3.bge_addr_hi = BGE_ADDR_HI(segs[3].ds_addr); 10164e7ba1abSGleb Smirnoff r->bge_len3 = segs[3].ds_len; 10174e7ba1abSGleb Smirnoff case 3: 1018e907febfSPyun YongHyeon r->bge_addr2.bge_addr_lo = BGE_ADDR_LO(segs[2].ds_addr); 1019e907febfSPyun YongHyeon r->bge_addr2.bge_addr_hi = BGE_ADDR_HI(segs[2].ds_addr); 1020e907febfSPyun YongHyeon r->bge_len2 = segs[2].ds_len; 10214e7ba1abSGleb Smirnoff case 2: 10224e7ba1abSGleb Smirnoff r->bge_addr1.bge_addr_lo = BGE_ADDR_LO(segs[1].ds_addr); 10234e7ba1abSGleb Smirnoff r->bge_addr1.bge_addr_hi = BGE_ADDR_HI(segs[1].ds_addr); 10244e7ba1abSGleb Smirnoff r->bge_len1 = segs[1].ds_len; 10254e7ba1abSGleb Smirnoff case 1: 10264e7ba1abSGleb Smirnoff r->bge_addr0.bge_addr_lo = BGE_ADDR_LO(segs[0].ds_addr); 10274e7ba1abSGleb Smirnoff r->bge_addr0.bge_addr_hi = BGE_ADDR_HI(segs[0].ds_addr); 10284e7ba1abSGleb Smirnoff r->bge_len0 = segs[0].ds_len; 10294e7ba1abSGleb Smirnoff break; 10304e7ba1abSGleb Smirnoff default: 10314e7ba1abSGleb Smirnoff panic("%s: %d segments\n", __func__, nsegs); 10324e7ba1abSGleb Smirnoff } 1033f41ac2beSBill Paul 1034f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_mtag, 1035f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[i], 1036f41ac2beSBill Paul BUS_DMASYNC_PREREAD); 103795d67482SBill Paul 103895d67482SBill Paul return (0); 103995d67482SBill Paul } 104095d67482SBill Paul 104195d67482SBill Paul /* 104295d67482SBill Paul * The standard receive ring has 512 entries in it. At 2K per mbuf cluster, 104395d67482SBill Paul * that's 1MB or memory, which is a lot. For now, we fill only the first 104495d67482SBill Paul * 256 ring entries and hope that our CPU is fast enough to keep up with 104595d67482SBill Paul * the NIC. 104695d67482SBill Paul */ 104795d67482SBill Paul static int 10483f74909aSGleb Smirnoff bge_init_rx_ring_std(struct bge_softc *sc) 104995d67482SBill Paul { 105095d67482SBill Paul int i; 105195d67482SBill Paul 105295d67482SBill Paul for (i = 0; i < BGE_SSLOTS; i++) { 105395d67482SBill Paul if (bge_newbuf_std(sc, i, NULL) == ENOBUFS) 105495d67482SBill Paul return (ENOBUFS); 105595d67482SBill Paul }; 105695d67482SBill Paul 1057f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 1058f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, 1059f41ac2beSBill Paul BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1060f41ac2beSBill Paul 106195d67482SBill Paul sc->bge_std = i - 1; 106238cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std); 106395d67482SBill Paul 106495d67482SBill Paul return (0); 106595d67482SBill Paul } 106695d67482SBill Paul 106795d67482SBill Paul static void 10683f74909aSGleb Smirnoff bge_free_rx_ring_std(struct bge_softc *sc) 106995d67482SBill Paul { 107095d67482SBill Paul int i; 107195d67482SBill Paul 107295d67482SBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 107395d67482SBill Paul if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) { 1074e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag, 1075e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_std_dmamap[i], 1076e65bed95SPyun YongHyeon BUS_DMASYNC_POSTREAD); 1077f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag, 1078f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i]); 1079e65bed95SPyun YongHyeon m_freem(sc->bge_cdata.bge_rx_std_chain[i]); 1080e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_std_chain[i] = NULL; 108195d67482SBill Paul } 1082f41ac2beSBill Paul bzero((char *)&sc->bge_ldata.bge_rx_std_ring[i], 108395d67482SBill Paul sizeof(struct bge_rx_bd)); 108495d67482SBill Paul } 108595d67482SBill Paul } 108695d67482SBill Paul 108795d67482SBill Paul static int 10883f74909aSGleb Smirnoff bge_init_rx_ring_jumbo(struct bge_softc *sc) 108995d67482SBill Paul { 109095d67482SBill Paul struct bge_rcb *rcb; 10911be6acb7SGleb Smirnoff int i; 109295d67482SBill Paul 109395d67482SBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 109495d67482SBill Paul if (bge_newbuf_jumbo(sc, i, NULL) == ENOBUFS) 109595d67482SBill Paul return (ENOBUFS); 109695d67482SBill Paul }; 109795d67482SBill Paul 1098f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1099f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 1100f41ac2beSBill Paul BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1101f41ac2beSBill Paul 110295d67482SBill Paul sc->bge_jumbo = i - 1; 110395d67482SBill Paul 1104f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb; 11051be6acb7SGleb Smirnoff rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0, 11061be6acb7SGleb Smirnoff BGE_RCB_FLAG_USE_EXT_RX_BD); 110767111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags); 110895d67482SBill Paul 110938cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo); 111095d67482SBill Paul 111195d67482SBill Paul return (0); 111295d67482SBill Paul } 111395d67482SBill Paul 111495d67482SBill Paul static void 11153f74909aSGleb Smirnoff bge_free_rx_ring_jumbo(struct bge_softc *sc) 111695d67482SBill Paul { 111795d67482SBill Paul int i; 111895d67482SBill Paul 111995d67482SBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 112095d67482SBill Paul if (sc->bge_cdata.bge_rx_jumbo_chain[i] != NULL) { 1121e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo, 1122e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_dmamap[i], 1123e65bed95SPyun YongHyeon BUS_DMASYNC_POSTREAD); 1124f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo, 1125f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 1126e65bed95SPyun YongHyeon m_freem(sc->bge_cdata.bge_rx_jumbo_chain[i]); 1127e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_chain[i] = NULL; 112895d67482SBill Paul } 1129f41ac2beSBill Paul bzero((char *)&sc->bge_ldata.bge_rx_jumbo_ring[i], 11301be6acb7SGleb Smirnoff sizeof(struct bge_extrx_bd)); 113195d67482SBill Paul } 113295d67482SBill Paul } 113395d67482SBill Paul 113495d67482SBill Paul static void 11353f74909aSGleb Smirnoff bge_free_tx_ring(struct bge_softc *sc) 113695d67482SBill Paul { 113795d67482SBill Paul int i; 113895d67482SBill Paul 1139f41ac2beSBill Paul if (sc->bge_ldata.bge_tx_ring == NULL) 114095d67482SBill Paul return; 114195d67482SBill Paul 114295d67482SBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 114395d67482SBill Paul if (sc->bge_cdata.bge_tx_chain[i] != NULL) { 1144e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag, 1145e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_dmamap[i], 1146e65bed95SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 1147f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag, 1148f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[i]); 1149e65bed95SPyun YongHyeon m_freem(sc->bge_cdata.bge_tx_chain[i]); 1150e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_chain[i] = NULL; 115195d67482SBill Paul } 1152f41ac2beSBill Paul bzero((char *)&sc->bge_ldata.bge_tx_ring[i], 115395d67482SBill Paul sizeof(struct bge_tx_bd)); 115495d67482SBill Paul } 115595d67482SBill Paul } 115695d67482SBill Paul 115795d67482SBill Paul static int 11583f74909aSGleb Smirnoff bge_init_tx_ring(struct bge_softc *sc) 115995d67482SBill Paul { 116095d67482SBill Paul sc->bge_txcnt = 0; 116195d67482SBill Paul sc->bge_tx_saved_considx = 0; 11623927098fSPaul Saab 116314bbd30fSGleb Smirnoff /* Initialize transmit producer index for host-memory send ring. */ 116414bbd30fSGleb Smirnoff sc->bge_tx_prodidx = 0; 116538cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bge_tx_prodidx); 116614bbd30fSGleb Smirnoff 11673927098fSPaul Saab /* 5700 b2 errata */ 1168e0ced696SPaul Saab if (sc->bge_chiprev == BGE_CHIPREV_5700_BX) 116938cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bge_tx_prodidx); 11703927098fSPaul Saab 117114bbd30fSGleb Smirnoff /* NIC-memory send ring not used; initialize to zero. */ 117238cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_TX_NIC_PROD0_LO, 0); 11733927098fSPaul Saab /* 5700 b2 errata */ 1174e0ced696SPaul Saab if (sc->bge_chiprev == BGE_CHIPREV_5700_BX) 117538cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_TX_NIC_PROD0_LO, 0); 117695d67482SBill Paul 117795d67482SBill Paul return (0); 117895d67482SBill Paul } 117995d67482SBill Paul 118095d67482SBill Paul static void 11813e9b1bcaSJung-uk Kim bge_setpromisc(struct bge_softc *sc) 11823e9b1bcaSJung-uk Kim { 11833e9b1bcaSJung-uk Kim struct ifnet *ifp; 11843e9b1bcaSJung-uk Kim 11853e9b1bcaSJung-uk Kim BGE_LOCK_ASSERT(sc); 11863e9b1bcaSJung-uk Kim 11873e9b1bcaSJung-uk Kim ifp = sc->bge_ifp; 11883e9b1bcaSJung-uk Kim 118945ee6ab3SJung-uk Kim /* Enable or disable promiscuous mode as needed. */ 11903e9b1bcaSJung-uk Kim if (ifp->if_flags & IFF_PROMISC) 119145ee6ab3SJung-uk Kim BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC); 11923e9b1bcaSJung-uk Kim else 119345ee6ab3SJung-uk Kim BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC); 11943e9b1bcaSJung-uk Kim } 11953e9b1bcaSJung-uk Kim 11963e9b1bcaSJung-uk Kim static void 11973f74909aSGleb Smirnoff bge_setmulti(struct bge_softc *sc) 119895d67482SBill Paul { 119995d67482SBill Paul struct ifnet *ifp; 120095d67482SBill Paul struct ifmultiaddr *ifma; 12013f74909aSGleb Smirnoff uint32_t hashes[4] = { 0, 0, 0, 0 }; 120295d67482SBill Paul int h, i; 120395d67482SBill Paul 12040f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 12050f9bd73bSSam Leffler 1206fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 120795d67482SBill Paul 120895d67482SBill Paul if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) { 120995d67482SBill Paul for (i = 0; i < 4; i++) 12100c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0xFFFFFFFF); 121195d67482SBill Paul return; 121295d67482SBill Paul } 121395d67482SBill Paul 121495d67482SBill Paul /* First, zot all the existing filters. */ 121595d67482SBill Paul for (i = 0; i < 4; i++) 121695d67482SBill Paul CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0); 121795d67482SBill Paul 121895d67482SBill Paul /* Now program new ones. */ 1219eb956cd0SRobert Watson if_maddr_rlock(ifp); 122095d67482SBill Paul TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 122195d67482SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 122295d67482SBill Paul continue; 12230e939c0cSChristian Weisgerber h = ether_crc32_le(LLADDR((struct sockaddr_dl *) 12240c8aa4eaSJung-uk Kim ifma->ifma_addr), ETHER_ADDR_LEN) & 0x7F; 12250c8aa4eaSJung-uk Kim hashes[(h & 0x60) >> 5] |= 1 << (h & 0x1F); 122695d67482SBill Paul } 1227eb956cd0SRobert Watson if_maddr_runlock(ifp); 122895d67482SBill Paul 122995d67482SBill Paul for (i = 0; i < 4; i++) 123095d67482SBill Paul CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), hashes[i]); 123195d67482SBill Paul } 123295d67482SBill Paul 12338cb1383cSDoug Ambrisko static void 1234cb2eacc7SYaroslav Tykhiy bge_setvlan(struct bge_softc *sc) 1235cb2eacc7SYaroslav Tykhiy { 1236cb2eacc7SYaroslav Tykhiy struct ifnet *ifp; 1237cb2eacc7SYaroslav Tykhiy 1238cb2eacc7SYaroslav Tykhiy BGE_LOCK_ASSERT(sc); 1239cb2eacc7SYaroslav Tykhiy 1240cb2eacc7SYaroslav Tykhiy ifp = sc->bge_ifp; 1241cb2eacc7SYaroslav Tykhiy 1242cb2eacc7SYaroslav Tykhiy /* Enable or disable VLAN tag stripping as needed. */ 1243cb2eacc7SYaroslav Tykhiy if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) 1244cb2eacc7SYaroslav Tykhiy BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_KEEP_VLAN_DIAG); 1245cb2eacc7SYaroslav Tykhiy else 1246cb2eacc7SYaroslav Tykhiy BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_KEEP_VLAN_DIAG); 1247cb2eacc7SYaroslav Tykhiy } 1248cb2eacc7SYaroslav Tykhiy 1249cb2eacc7SYaroslav Tykhiy static void 12508cb1383cSDoug Ambrisko bge_sig_pre_reset(sc, type) 12518cb1383cSDoug Ambrisko struct bge_softc *sc; 12528cb1383cSDoug Ambrisko int type; 12538cb1383cSDoug Ambrisko { 12548cb1383cSDoug Ambrisko /* 12558cb1383cSDoug Ambrisko * Some chips don't like this so only do this if ASF is enabled 12568cb1383cSDoug Ambrisko */ 12578cb1383cSDoug Ambrisko if (sc->bge_asf_mode) 12588cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER); 12598cb1383cSDoug Ambrisko 12608cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_NEW_HANDSHAKE) { 12618cb1383cSDoug Ambrisko switch (type) { 12628cb1383cSDoug Ambrisko case BGE_RESET_START: 12638cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x1); /* START */ 12648cb1383cSDoug Ambrisko break; 12658cb1383cSDoug Ambrisko case BGE_RESET_STOP: 12668cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x2); /* UNLOAD */ 12678cb1383cSDoug Ambrisko break; 12688cb1383cSDoug Ambrisko } 12698cb1383cSDoug Ambrisko } 12708cb1383cSDoug Ambrisko } 12718cb1383cSDoug Ambrisko 12728cb1383cSDoug Ambrisko static void 12738cb1383cSDoug Ambrisko bge_sig_post_reset(sc, type) 12748cb1383cSDoug Ambrisko struct bge_softc *sc; 12758cb1383cSDoug Ambrisko int type; 12768cb1383cSDoug Ambrisko { 12778cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_NEW_HANDSHAKE) { 12788cb1383cSDoug Ambrisko switch (type) { 12798cb1383cSDoug Ambrisko case BGE_RESET_START: 12808cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x80000001); 12818cb1383cSDoug Ambrisko /* START DONE */ 12828cb1383cSDoug Ambrisko break; 12838cb1383cSDoug Ambrisko case BGE_RESET_STOP: 12848cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x80000002); 12858cb1383cSDoug Ambrisko break; 12868cb1383cSDoug Ambrisko } 12878cb1383cSDoug Ambrisko } 12888cb1383cSDoug Ambrisko } 12898cb1383cSDoug Ambrisko 12908cb1383cSDoug Ambrisko static void 12918cb1383cSDoug Ambrisko bge_sig_legacy(sc, type) 12928cb1383cSDoug Ambrisko struct bge_softc *sc; 12938cb1383cSDoug Ambrisko int type; 12948cb1383cSDoug Ambrisko { 12958cb1383cSDoug Ambrisko if (sc->bge_asf_mode) { 12968cb1383cSDoug Ambrisko switch (type) { 12978cb1383cSDoug Ambrisko case BGE_RESET_START: 12988cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x1); /* START */ 12998cb1383cSDoug Ambrisko break; 13008cb1383cSDoug Ambrisko case BGE_RESET_STOP: 13018cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x2); /* UNLOAD */ 13028cb1383cSDoug Ambrisko break; 13038cb1383cSDoug Ambrisko } 13048cb1383cSDoug Ambrisko } 13058cb1383cSDoug Ambrisko } 13068cb1383cSDoug Ambrisko 13078cb1383cSDoug Ambrisko void bge_stop_fw(struct bge_softc *); 13088cb1383cSDoug Ambrisko void 13098cb1383cSDoug Ambrisko bge_stop_fw(sc) 13108cb1383cSDoug Ambrisko struct bge_softc *sc; 13118cb1383cSDoug Ambrisko { 13128cb1383cSDoug Ambrisko int i; 13138cb1383cSDoug Ambrisko 13148cb1383cSDoug Ambrisko if (sc->bge_asf_mode) { 13158cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM_FW, BGE_FW_PAUSE); 13168cb1383cSDoug Ambrisko CSR_WRITE_4(sc, BGE_CPU_EVENT, 131739153c5aSJung-uk Kim CSR_READ_4(sc, BGE_CPU_EVENT) | (1 << 14)); 13188cb1383cSDoug Ambrisko 13198cb1383cSDoug Ambrisko for (i = 0; i < 100; i++ ) { 13208cb1383cSDoug Ambrisko if (!(CSR_READ_4(sc, BGE_CPU_EVENT) & (1 << 14))) 13218cb1383cSDoug Ambrisko break; 13228cb1383cSDoug Ambrisko DELAY(10); 13238cb1383cSDoug Ambrisko } 13248cb1383cSDoug Ambrisko } 13258cb1383cSDoug Ambrisko } 13268cb1383cSDoug Ambrisko 132795d67482SBill Paul /* 1328c9ffd9f0SMarius Strobl * Do endian, PCI and DMA initialization. 132995d67482SBill Paul */ 133095d67482SBill Paul static int 13313f74909aSGleb Smirnoff bge_chipinit(struct bge_softc *sc) 133295d67482SBill Paul { 13333f74909aSGleb Smirnoff uint32_t dma_rw_ctl; 133495d67482SBill Paul int i; 133595d67482SBill Paul 13368cb1383cSDoug Ambrisko /* Set endianness before we access any non-PCI registers. */ 1337e907febfSPyun YongHyeon pci_write_config(sc->bge_dev, BGE_PCI_MISC_CTL, BGE_INIT, 4); 133895d67482SBill Paul 133995d67482SBill Paul /* Clear the MAC control register */ 134095d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, 0); 134195d67482SBill Paul 134295d67482SBill Paul /* 134395d67482SBill Paul * Clear the MAC statistics block in the NIC's 134495d67482SBill Paul * internal memory. 134595d67482SBill Paul */ 134695d67482SBill Paul for (i = BGE_STATS_BLOCK; 13473f74909aSGleb Smirnoff i < BGE_STATS_BLOCK_END + 1; i += sizeof(uint32_t)) 134895d67482SBill Paul BGE_MEMWIN_WRITE(sc, i, 0); 134995d67482SBill Paul 135095d67482SBill Paul for (i = BGE_STATUS_BLOCK; 13513f74909aSGleb Smirnoff i < BGE_STATUS_BLOCK_END + 1; i += sizeof(uint32_t)) 135295d67482SBill Paul BGE_MEMWIN_WRITE(sc, i, 0); 135395d67482SBill Paul 1354186f842bSJung-uk Kim /* 1355186f842bSJung-uk Kim * Set up the PCI DMA control register. 1356186f842bSJung-uk Kim */ 1357186f842bSJung-uk Kim dma_rw_ctl = BGE_PCIDMARWCTL_RD_CMD_SHIFT(6) | 1358186f842bSJung-uk Kim BGE_PCIDMARWCTL_WR_CMD_SHIFT(7); 1359652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_PCIE) { 1360186f842bSJung-uk Kim /* Read watermark not used, 128 bytes for write. */ 1361186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_WR_WAT_SHIFT(3); 1362652ae483SGleb Smirnoff } else if (sc->bge_flags & BGE_FLAG_PCIX) { 13634c0da0ffSGleb Smirnoff if (BGE_IS_5714_FAMILY(sc)) { 1364186f842bSJung-uk Kim /* 256 bytes for read and write. */ 1365186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(2) | 1366186f842bSJung-uk Kim BGE_PCIDMARWCTL_WR_WAT_SHIFT(2); 1367186f842bSJung-uk Kim dma_rw_ctl |= (sc->bge_asicrev == BGE_ASICREV_BCM5780) ? 1368186f842bSJung-uk Kim BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL : 1369186f842bSJung-uk Kim BGE_PCIDMARWCTL_ONEDMA_ATONCE_LOCAL; 1370186f842bSJung-uk Kim } else if (sc->bge_asicrev == BGE_ASICREV_BCM5704) { 1371186f842bSJung-uk Kim /* 1536 bytes for read, 384 bytes for write. */ 1372186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(7) | 1373186f842bSJung-uk Kim BGE_PCIDMARWCTL_WR_WAT_SHIFT(3); 1374186f842bSJung-uk Kim } else { 1375186f842bSJung-uk Kim /* 384 bytes for read and write. */ 1376186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(3) | 1377186f842bSJung-uk Kim BGE_PCIDMARWCTL_WR_WAT_SHIFT(3) | 13780c8aa4eaSJung-uk Kim 0x0F; 1379186f842bSJung-uk Kim } 1380e0ced696SPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5703 || 1381e0ced696SPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5704) { 13823f74909aSGleb Smirnoff uint32_t tmp; 13835cba12d3SPaul Saab 1384186f842bSJung-uk Kim /* Set ONE_DMA_AT_ONCE for hardware workaround. */ 13850c8aa4eaSJung-uk Kim tmp = CSR_READ_4(sc, BGE_PCI_CLKCTL) & 0x1F; 1386186f842bSJung-uk Kim if (tmp == 6 || tmp == 7) 1387186f842bSJung-uk Kim dma_rw_ctl |= 1388186f842bSJung-uk Kim BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL; 13895cba12d3SPaul Saab 1390186f842bSJung-uk Kim /* Set PCI-X DMA write workaround. */ 1391186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_ASRT_ALL_BE; 1392186f842bSJung-uk Kim } 1393186f842bSJung-uk Kim } else { 1394186f842bSJung-uk Kim /* Conventional PCI bus: 256 bytes for read and write. */ 1395186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(7) | 1396186f842bSJung-uk Kim BGE_PCIDMARWCTL_WR_WAT_SHIFT(7); 1397186f842bSJung-uk Kim 1398186f842bSJung-uk Kim if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1399186f842bSJung-uk Kim sc->bge_asicrev != BGE_ASICREV_BCM5750) 1400186f842bSJung-uk Kim dma_rw_ctl |= 0x0F; 1401186f842bSJung-uk Kim } 1402186f842bSJung-uk Kim if (sc->bge_asicrev == BGE_ASICREV_BCM5700 || 1403186f842bSJung-uk Kim sc->bge_asicrev == BGE_ASICREV_BCM5701) 1404186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_USE_MRM | 1405186f842bSJung-uk Kim BGE_PCIDMARWCTL_ASRT_ALL_BE; 1406e0ced696SPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5703 || 1407186f842bSJung-uk Kim sc->bge_asicrev == BGE_ASICREV_BCM5704) 14085cba12d3SPaul Saab dma_rw_ctl &= ~BGE_PCIDMARWCTL_MINDMA; 14095cba12d3SPaul Saab pci_write_config(sc->bge_dev, BGE_PCI_DMA_RW_CTL, dma_rw_ctl, 4); 141095d67482SBill Paul 141195d67482SBill Paul /* 141295d67482SBill Paul * Set up general mode register. 141395d67482SBill Paul */ 1414e907febfSPyun YongHyeon CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS | 141595d67482SBill Paul BGE_MODECTL_MAC_ATTN_INTR | BGE_MODECTL_HOST_SEND_BDS | 1416ee7ef91cSOleg Bulyzhin BGE_MODECTL_TX_NO_PHDR_CSUM); 141795d67482SBill Paul 141895d67482SBill Paul /* 141990447aadSMarius Strobl * BCM5701 B5 have a bug causing data corruption when using 142090447aadSMarius Strobl * 64-bit DMA reads, which can be terminated early and then 142190447aadSMarius Strobl * completed later as 32-bit accesses, in combination with 142290447aadSMarius Strobl * certain bridges. 142390447aadSMarius Strobl */ 142490447aadSMarius Strobl if (sc->bge_asicrev == BGE_ASICREV_BCM5701 && 142590447aadSMarius Strobl sc->bge_chipid == BGE_CHIPID_BCM5701_B5) 142690447aadSMarius Strobl BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_FORCE_PCI32); 142790447aadSMarius Strobl 142890447aadSMarius Strobl /* 14298cb1383cSDoug Ambrisko * Tell the firmware the driver is running 14308cb1383cSDoug Ambrisko */ 14318cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) 14328cb1383cSDoug Ambrisko BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 14338cb1383cSDoug Ambrisko 14348cb1383cSDoug Ambrisko /* 1435ea13bdd5SJohn Polstra * Disable memory write invalidate. Apparently it is not supported 1436c9ffd9f0SMarius Strobl * properly by these devices. Also ensure that INTx isn't disabled, 1437c9ffd9f0SMarius Strobl * as these chips need it even when using MSI. 143895d67482SBill Paul */ 1439c9ffd9f0SMarius Strobl PCI_CLRBIT(sc->bge_dev, BGE_PCI_CMD, 1440c9ffd9f0SMarius Strobl PCIM_CMD_INTxDIS | PCIM_CMD_MWIEN, 4); 144195d67482SBill Paul 144295d67482SBill Paul /* Set the timer prescaler (always 66Mhz) */ 14430c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_MISC_CFG, BGE_32BITTIME_66MHZ); 144495d67482SBill Paul 144538cc658fSJohn Baldwin /* XXX: The Linux tg3 driver does this at the start of brgphy_reset. */ 144638cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906) { 144738cc658fSJohn Baldwin DELAY(40); /* XXX */ 144838cc658fSJohn Baldwin 144938cc658fSJohn Baldwin /* Put PHY into ready state */ 145038cc658fSJohn Baldwin BGE_CLRBIT(sc, BGE_MISC_CFG, BGE_MISCCFG_EPHY_IDDQ); 145138cc658fSJohn Baldwin CSR_READ_4(sc, BGE_MISC_CFG); /* Flush */ 145238cc658fSJohn Baldwin DELAY(40); 145338cc658fSJohn Baldwin } 145438cc658fSJohn Baldwin 145595d67482SBill Paul return (0); 145695d67482SBill Paul } 145795d67482SBill Paul 145895d67482SBill Paul static int 14593f74909aSGleb Smirnoff bge_blockinit(struct bge_softc *sc) 146095d67482SBill Paul { 146195d67482SBill Paul struct bge_rcb *rcb; 1462e907febfSPyun YongHyeon bus_size_t vrcb; 1463e907febfSPyun YongHyeon bge_hostaddr taddr; 14646f8718a3SScott Long uint32_t val; 146595d67482SBill Paul int i; 146695d67482SBill Paul 146795d67482SBill Paul /* 146895d67482SBill Paul * Initialize the memory window pointer register so that 146995d67482SBill Paul * we can access the first 32K of internal NIC RAM. This will 147095d67482SBill Paul * allow us to set up the TX send ring RCBs and the RX return 147195d67482SBill Paul * ring RCBs, plus other things which live in NIC memory. 147295d67482SBill Paul */ 147395d67482SBill Paul CSR_WRITE_4(sc, BGE_PCI_MEMWIN_BASEADDR, 0); 147495d67482SBill Paul 1475822f63fcSBill Paul /* Note: the BCM5704 has a smaller mbuf space than other chips. */ 1476822f63fcSBill Paul 14777ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 147895d67482SBill Paul /* Configure mbuf memory pool */ 14790dae9719SJung-uk Kim CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR, BGE_BUFFPOOL_1); 1480822f63fcSBill Paul if (sc->bge_asicrev == BGE_ASICREV_BCM5704) 1481822f63fcSBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x10000); 1482822f63fcSBill Paul else 148395d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000); 148495d67482SBill Paul 148595d67482SBill Paul /* Configure DMA resource pool */ 14860434d1b8SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_BASEADDR, 14870434d1b8SBill Paul BGE_DMA_DESCRIPTORS); 148895d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LEN, 0x2000); 14890434d1b8SBill Paul } 149095d67482SBill Paul 149195d67482SBill Paul /* Configure mbuf pool watermarks */ 149238cc658fSJohn Baldwin if (!BGE_IS_5705_PLUS(sc)) { 1493fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x50); 1494fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x20); 1495fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60); 149638cc658fSJohn Baldwin } else if (sc->bge_asicrev == BGE_ASICREV_BCM5906) { 149738cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0); 149838cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x04); 149938cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x10); 150038cc658fSJohn Baldwin } else { 150138cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0); 150238cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x10); 150338cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60); 150438cc658fSJohn Baldwin } 150595d67482SBill Paul 150695d67482SBill Paul /* Configure DMA resource watermarks */ 150795d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LOWAT, 5); 150895d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_HIWAT, 10); 150995d67482SBill Paul 151095d67482SBill Paul /* Enable buffer manager */ 15117ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 151295d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MODE, 151395d67482SBill Paul BGE_BMANMODE_ENABLE | BGE_BMANMODE_LOMBUF_ATTN); 151495d67482SBill Paul 151595d67482SBill Paul /* Poll for buffer manager start indication */ 151695d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 1517d5d23857SJung-uk Kim DELAY(10); 15180c8aa4eaSJung-uk Kim if (CSR_READ_4(sc, BGE_BMAN_MODE) & BGE_BMANMODE_ENABLE) 151995d67482SBill Paul break; 152095d67482SBill Paul } 152195d67482SBill Paul 152295d67482SBill Paul if (i == BGE_TIMEOUT) { 1523fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 1524fe806fdaSPyun YongHyeon "buffer manager failed to start\n"); 152595d67482SBill Paul return (ENXIO); 152695d67482SBill Paul } 15270434d1b8SBill Paul } 152895d67482SBill Paul 152995d67482SBill Paul /* Enable flow-through queues */ 15300c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF); 153195d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0); 153295d67482SBill Paul 153395d67482SBill Paul /* Wait until queue initialization is complete */ 153495d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 1535d5d23857SJung-uk Kim DELAY(10); 153695d67482SBill Paul if (CSR_READ_4(sc, BGE_FTQ_RESET) == 0) 153795d67482SBill Paul break; 153895d67482SBill Paul } 153995d67482SBill Paul 154095d67482SBill Paul if (i == BGE_TIMEOUT) { 1541fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "flow-through queue init failed\n"); 154295d67482SBill Paul return (ENXIO); 154395d67482SBill Paul } 154495d67482SBill Paul 154595d67482SBill Paul /* Initialize the standard RX ring control block */ 1546f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_std_rx_rcb; 1547f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_lo = 1548f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_rx_std_ring_paddr); 1549f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_hi = 1550f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_rx_std_ring_paddr); 1551f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 1552f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREREAD); 15537ee00338SJung-uk Kim if (BGE_IS_5705_PLUS(sc)) 15540434d1b8SBill Paul rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(512, 0); 15550434d1b8SBill Paul else 15560434d1b8SBill Paul rcb->bge_maxlen_flags = 15570434d1b8SBill Paul BGE_RCB_MAXLEN_FLAGS(BGE_MAX_FRAMELEN, 0); 155895d67482SBill Paul rcb->bge_nicaddr = BGE_STD_RX_RINGS; 15590c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_HI, rcb->bge_hostaddr.bge_addr_hi); 15600c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_LO, rcb->bge_hostaddr.bge_addr_lo); 1561f41ac2beSBill Paul 156267111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags); 156367111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_NICADDR, rcb->bge_nicaddr); 156495d67482SBill Paul 156595d67482SBill Paul /* 156695d67482SBill Paul * Initialize the jumbo RX ring control block 156795d67482SBill Paul * We set the 'ring disabled' bit in the flags 156895d67482SBill Paul * field until we're actually ready to start 156995d67482SBill Paul * using this ring (i.e. once we set the MTU 157095d67482SBill Paul * high enough to require it). 157195d67482SBill Paul */ 15724c0da0ffSGleb Smirnoff if (BGE_IS_JUMBO_CAPABLE(sc)) { 1573f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb; 1574f41ac2beSBill Paul 1575f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_lo = 1576f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_rx_jumbo_ring_paddr); 1577f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_hi = 1578f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_rx_jumbo_ring_paddr); 1579f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1580f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 1581f41ac2beSBill Paul BUS_DMASYNC_PREREAD); 15821be6acb7SGleb Smirnoff rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0, 15831be6acb7SGleb Smirnoff BGE_RCB_FLAG_USE_EXT_RX_BD | BGE_RCB_FLAG_RING_DISABLED); 158495d67482SBill Paul rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS; 158567111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_HI, 158667111612SJohn Polstra rcb->bge_hostaddr.bge_addr_hi); 158767111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_LO, 158867111612SJohn Polstra rcb->bge_hostaddr.bge_addr_lo); 1589f41ac2beSBill Paul 15900434d1b8SBill Paul CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, 15910434d1b8SBill Paul rcb->bge_maxlen_flags); 159267111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_NICADDR, rcb->bge_nicaddr); 159395d67482SBill Paul 159495d67482SBill Paul /* Set up dummy disabled mini ring RCB */ 1595f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_mini_rx_rcb; 159667111612SJohn Polstra rcb->bge_maxlen_flags = 159767111612SJohn Polstra BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED); 15980434d1b8SBill Paul CSR_WRITE_4(sc, BGE_RX_MINI_RCB_MAXLEN_FLAGS, 15990434d1b8SBill Paul rcb->bge_maxlen_flags); 16000434d1b8SBill Paul } 160195d67482SBill Paul 160295d67482SBill Paul /* 160395d67482SBill Paul * Set the BD ring replentish thresholds. The recommended 160495d67482SBill Paul * values are 1/8th the number of descriptors allocated to 160595d67482SBill Paul * each ring. 16069ba784dbSScott Long * XXX The 5754 requires a lower threshold, so it might be a 16079ba784dbSScott Long * requirement of all 575x family chips. The Linux driver sets 16089ba784dbSScott Long * the lower threshold for all 5705 family chips as well, but there 16099ba784dbSScott Long * are reports that it might not need to be so strict. 161038cc658fSJohn Baldwin * 161138cc658fSJohn Baldwin * XXX Linux does some extra fiddling here for the 5906 parts as 161238cc658fSJohn Baldwin * well. 161395d67482SBill Paul */ 16145345bad0SScott Long if (BGE_IS_5705_PLUS(sc)) 16156f8718a3SScott Long val = 8; 16166f8718a3SScott Long else 16176f8718a3SScott Long val = BGE_STD_RX_RING_CNT / 8; 16186f8718a3SScott Long CSR_WRITE_4(sc, BGE_RBDI_STD_REPL_THRESH, val); 161995d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDI_JUMBO_REPL_THRESH, BGE_JUMBO_RX_RING_CNT/8); 162095d67482SBill Paul 162195d67482SBill Paul /* 162295d67482SBill Paul * Disable all unused send rings by setting the 'ring disabled' 162395d67482SBill Paul * bit in the flags field of all the TX send ring control blocks. 162495d67482SBill Paul * These are located in NIC memory. 162595d67482SBill Paul */ 1626e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB; 162795d67482SBill Paul for (i = 0; i < BGE_TX_RINGS_EXTSSRAM_MAX; i++) { 1628e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1629e907febfSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED)); 1630e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0); 1631e907febfSPyun YongHyeon vrcb += sizeof(struct bge_rcb); 163295d67482SBill Paul } 163395d67482SBill Paul 163495d67482SBill Paul /* Configure TX RCB 0 (we use only the first ring) */ 1635e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB; 1636e907febfSPyun YongHyeon BGE_HOSTADDR(taddr, sc->bge_ldata.bge_tx_ring_paddr); 1637e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi); 1638e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo); 1639e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 1640e907febfSPyun YongHyeon BGE_NIC_TXRING_ADDR(0, BGE_TX_RING_CNT)); 16417ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 1642e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1643e907febfSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(BGE_TX_RING_CNT, 0)); 164495d67482SBill Paul 164595d67482SBill Paul /* Disable all unused RX return rings */ 1646e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB; 164795d67482SBill Paul for (i = 0; i < BGE_RX_RINGS_MAX; i++) { 1648e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, 0); 1649e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, 0); 1650e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 16510434d1b8SBill Paul BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt, 1652e907febfSPyun YongHyeon BGE_RCB_FLAG_RING_DISABLED)); 1653e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0); 165438cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_RX_CONS0_LO + 16553f74909aSGleb Smirnoff (i * (sizeof(uint64_t))), 0); 1656e907febfSPyun YongHyeon vrcb += sizeof(struct bge_rcb); 165795d67482SBill Paul } 165895d67482SBill Paul 165995d67482SBill Paul /* Initialize RX ring indexes */ 166038cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, 0); 166138cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, 0); 166238cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_RX_MINI_PROD_LO, 0); 166395d67482SBill Paul 166495d67482SBill Paul /* 166595d67482SBill Paul * Set up RX return ring 0 166695d67482SBill Paul * Note that the NIC address for RX return rings is 0x00000000. 166795d67482SBill Paul * The return rings live entirely within the host, so the 166895d67482SBill Paul * nicaddr field in the RCB isn't used. 166995d67482SBill Paul */ 1670e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB; 1671e907febfSPyun YongHyeon BGE_HOSTADDR(taddr, sc->bge_ldata.bge_rx_return_ring_paddr); 1672e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi); 1673e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo); 1674e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0x00000000); 1675e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1676e907febfSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt, 0)); 167795d67482SBill Paul 167895d67482SBill Paul /* Set random backoff seed for TX */ 167995d67482SBill Paul CSR_WRITE_4(sc, BGE_TX_RANDOM_BACKOFF, 16804a0d6638SRuslan Ermilov IF_LLADDR(sc->bge_ifp)[0] + IF_LLADDR(sc->bge_ifp)[1] + 16814a0d6638SRuslan Ermilov IF_LLADDR(sc->bge_ifp)[2] + IF_LLADDR(sc->bge_ifp)[3] + 16824a0d6638SRuslan Ermilov IF_LLADDR(sc->bge_ifp)[4] + IF_LLADDR(sc->bge_ifp)[5] + 168395d67482SBill Paul BGE_TX_BACKOFF_SEED_MASK); 168495d67482SBill Paul 168595d67482SBill Paul /* Set inter-packet gap */ 168695d67482SBill Paul CSR_WRITE_4(sc, BGE_TX_LENGTHS, 0x2620); 168795d67482SBill Paul 168895d67482SBill Paul /* 168995d67482SBill Paul * Specify which ring to use for packets that don't match 169095d67482SBill Paul * any RX rules. 169195d67482SBill Paul */ 169295d67482SBill Paul CSR_WRITE_4(sc, BGE_RX_RULES_CFG, 0x08); 169395d67482SBill Paul 169495d67482SBill Paul /* 169595d67482SBill Paul * Configure number of RX lists. One interrupt distribution 169695d67482SBill Paul * list, sixteen active lists, one bad frames class. 169795d67482SBill Paul */ 169895d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_CFG, 0x181); 169995d67482SBill Paul 170095d67482SBill Paul /* Inialize RX list placement stats mask. */ 17010c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_RXLP_STATS_ENABLE_MASK, 0x007FFFFF); 170295d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_STATS_CTL, 0x1); 170395d67482SBill Paul 170495d67482SBill Paul /* Disable host coalescing until we get it set up */ 170595d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_MODE, 0x00000000); 170695d67482SBill Paul 170795d67482SBill Paul /* Poll to make sure it's shut down. */ 170895d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 1709d5d23857SJung-uk Kim DELAY(10); 171095d67482SBill Paul if (!(CSR_READ_4(sc, BGE_HCC_MODE) & BGE_HCCMODE_ENABLE)) 171195d67482SBill Paul break; 171295d67482SBill Paul } 171395d67482SBill Paul 171495d67482SBill Paul if (i == BGE_TIMEOUT) { 1715fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 1716fe806fdaSPyun YongHyeon "host coalescing engine failed to idle\n"); 171795d67482SBill Paul return (ENXIO); 171895d67482SBill Paul } 171995d67482SBill Paul 172095d67482SBill Paul /* Set up host coalescing defaults */ 172195d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS, sc->bge_rx_coal_ticks); 172295d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS, sc->bge_tx_coal_ticks); 172395d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS, sc->bge_rx_max_coal_bds); 172495d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS, sc->bge_tx_max_coal_bds); 17257ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 172695d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS_INT, 0); 172795d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS_INT, 0); 17280434d1b8SBill Paul } 1729b64728e5SBruce Evans CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 1); 1730b64728e5SBruce Evans CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 1); 173195d67482SBill Paul 173295d67482SBill Paul /* Set up address of statistics block */ 17337ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 1734f41ac2beSBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_HI, 1735f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_stats_paddr)); 173695d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_LO, 1737f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_stats_paddr)); 17380434d1b8SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_BASEADDR, BGE_STATS_BLOCK); 173995d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_BASEADDR, BGE_STATUS_BLOCK); 17400434d1b8SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_TICKS, sc->bge_stat_ticks); 17410434d1b8SBill Paul } 17420434d1b8SBill Paul 17430434d1b8SBill Paul /* Set up address of status block */ 1744f41ac2beSBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_HI, 1745f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_status_block_paddr)); 174695d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_LO, 1747f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_status_block_paddr)); 1748f41ac2beSBill Paul sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx = 0; 1749f41ac2beSBill Paul sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx = 0; 175095d67482SBill Paul 175195d67482SBill Paul /* Turn on host coalescing state machine */ 175295d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE); 175395d67482SBill Paul 175495d67482SBill Paul /* Turn on RX BD completion state machine and enable attentions */ 175595d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDC_MODE, 175695d67482SBill Paul BGE_RBDCMODE_ENABLE | BGE_RBDCMODE_ATTN); 175795d67482SBill Paul 175895d67482SBill Paul /* Turn on RX list placement state machine */ 175995d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE); 176095d67482SBill Paul 176195d67482SBill Paul /* Turn on RX list selector state machine. */ 17627ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 176395d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE); 176495d67482SBill Paul 176595d67482SBill Paul /* Turn on DMA, clear stats */ 176695d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, BGE_MACMODE_TXDMA_ENB | 176795d67482SBill Paul BGE_MACMODE_RXDMA_ENB | BGE_MACMODE_RX_STATS_CLEAR | 176895d67482SBill Paul BGE_MACMODE_TX_STATS_CLEAR | BGE_MACMODE_RX_STATS_ENB | 176995d67482SBill Paul BGE_MACMODE_TX_STATS_ENB | BGE_MACMODE_FRMHDR_DMA_ENB | 1770652ae483SGleb Smirnoff ((sc->bge_flags & BGE_FLAG_TBI) ? 1771652ae483SGleb Smirnoff BGE_PORTMODE_TBI : BGE_PORTMODE_MII)); 177295d67482SBill Paul 177395d67482SBill Paul /* Set misc. local control, enable interrupts on attentions */ 177495d67482SBill Paul CSR_WRITE_4(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_ONATTN); 177595d67482SBill Paul 177695d67482SBill Paul #ifdef notdef 177795d67482SBill Paul /* Assert GPIO pins for PHY reset */ 177895d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUT0 | 177995d67482SBill Paul BGE_MLC_MISCIO_OUT1 | BGE_MLC_MISCIO_OUT2); 178095d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUTEN0 | 178195d67482SBill Paul BGE_MLC_MISCIO_OUTEN1 | BGE_MLC_MISCIO_OUTEN2); 178295d67482SBill Paul #endif 178395d67482SBill Paul 178495d67482SBill Paul /* Turn on DMA completion state machine */ 17857ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 178695d67482SBill Paul CSR_WRITE_4(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE); 178795d67482SBill Paul 17886f8718a3SScott Long val = BGE_WDMAMODE_ENABLE | BGE_WDMAMODE_ALL_ATTNS; 17896f8718a3SScott Long 17906f8718a3SScott Long /* Enable host coalescing bug fix. */ 1791a5779553SStanislav Sedov if (BGE_IS_5755_PLUS(sc)) 17920c8aa4eaSJung-uk Kim val |= 1 << 29; 17936f8718a3SScott Long 179495d67482SBill Paul /* Turn on write DMA state machine */ 17956f8718a3SScott Long CSR_WRITE_4(sc, BGE_WDMA_MODE, val); 17964f09c4c7SMarius Strobl DELAY(40); 179795d67482SBill Paul 179895d67482SBill Paul /* Turn on read DMA state machine */ 17994f09c4c7SMarius Strobl val = BGE_RDMAMODE_ENABLE | BGE_RDMAMODE_ALL_ATTNS; 1800a5779553SStanislav Sedov if (sc->bge_asicrev == BGE_ASICREV_BCM5784 || 1801a5779553SStanislav Sedov sc->bge_asicrev == BGE_ASICREV_BCM5785 || 1802a5779553SStanislav Sedov sc->bge_asicrev == BGE_ASICREV_BCM57780) 1803a5779553SStanislav Sedov val |= BGE_RDMAMODE_BD_SBD_CRPT_ATTN | 1804a5779553SStanislav Sedov BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN | 1805a5779553SStanislav Sedov BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN; 18064f09c4c7SMarius Strobl if (sc->bge_flags & BGE_FLAG_PCIE) 18074f09c4c7SMarius Strobl val |= BGE_RDMAMODE_FIFO_LONG_BURST; 18084f09c4c7SMarius Strobl CSR_WRITE_4(sc, BGE_RDMA_MODE, val); 18094f09c4c7SMarius Strobl DELAY(40); 181095d67482SBill Paul 181195d67482SBill Paul /* Turn on RX data completion state machine */ 181295d67482SBill Paul CSR_WRITE_4(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE); 181395d67482SBill Paul 181495d67482SBill Paul /* Turn on RX BD initiator state machine */ 181595d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE); 181695d67482SBill Paul 181795d67482SBill Paul /* Turn on RX data and RX BD initiator state machine */ 181895d67482SBill Paul CSR_WRITE_4(sc, BGE_RDBDI_MODE, BGE_RDBDIMODE_ENABLE); 181995d67482SBill Paul 182095d67482SBill Paul /* Turn on Mbuf cluster free state machine */ 18217ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 182295d67482SBill Paul CSR_WRITE_4(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE); 182395d67482SBill Paul 182495d67482SBill Paul /* Turn on send BD completion state machine */ 182595d67482SBill Paul CSR_WRITE_4(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE); 182695d67482SBill Paul 182795d67482SBill Paul /* Turn on send data completion state machine */ 1828a5779553SStanislav Sedov val = BGE_SDCMODE_ENABLE; 1829a5779553SStanislav Sedov if (sc->bge_asicrev == BGE_ASICREV_BCM5761) 1830a5779553SStanislav Sedov val |= BGE_SDCMODE_CDELAY; 1831a5779553SStanislav Sedov CSR_WRITE_4(sc, BGE_SDC_MODE, val); 183295d67482SBill Paul 183395d67482SBill Paul /* Turn on send data initiator state machine */ 183495d67482SBill Paul CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE); 183595d67482SBill Paul 183695d67482SBill Paul /* Turn on send BD initiator state machine */ 183795d67482SBill Paul CSR_WRITE_4(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE); 183895d67482SBill Paul 183995d67482SBill Paul /* Turn on send BD selector state machine */ 184095d67482SBill Paul CSR_WRITE_4(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE); 184195d67482SBill Paul 18420c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_SDI_STATS_ENABLE_MASK, 0x007FFFFF); 184395d67482SBill Paul CSR_WRITE_4(sc, BGE_SDI_STATS_CTL, 184495d67482SBill Paul BGE_SDISTATSCTL_ENABLE | BGE_SDISTATSCTL_FASTER); 184595d67482SBill Paul 184695d67482SBill Paul /* ack/clear link change events */ 184795d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED | 18480434d1b8SBill Paul BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE | 18490434d1b8SBill Paul BGE_MACSTAT_LINK_CHANGED); 1850f41ac2beSBill Paul CSR_WRITE_4(sc, BGE_MI_STS, 0); 185195d67482SBill Paul 185295d67482SBill Paul /* Enable PHY auto polling (for MII/GMII only) */ 1853652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 185495d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_STS, BGE_MISTS_LINK); 1855a1d52896SBill Paul } else { 18566098821cSJung-uk Kim BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL | (10 << 16)); 18571f313773SOleg Bulyzhin if (sc->bge_asicrev == BGE_ASICREV_BCM5700 && 18584c0da0ffSGleb Smirnoff sc->bge_chipid != BGE_CHIPID_BCM5700_B2) 1859a1d52896SBill Paul CSR_WRITE_4(sc, BGE_MAC_EVT_ENB, 1860a1d52896SBill Paul BGE_EVTENB_MI_INTERRUPT); 1861a1d52896SBill Paul } 186295d67482SBill Paul 18631f313773SOleg Bulyzhin /* 18641f313773SOleg Bulyzhin * Clear any pending link state attention. 18651f313773SOleg Bulyzhin * Otherwise some link state change events may be lost until attention 18661f313773SOleg Bulyzhin * is cleared by bge_intr() -> bge_link_upd() sequence. 18671f313773SOleg Bulyzhin * It's not necessary on newer BCM chips - perhaps enabling link 18681f313773SOleg Bulyzhin * state change attentions implies clearing pending attention. 18691f313773SOleg Bulyzhin */ 18701f313773SOleg Bulyzhin CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED | 18711f313773SOleg Bulyzhin BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE | 18721f313773SOleg Bulyzhin BGE_MACSTAT_LINK_CHANGED); 18731f313773SOleg Bulyzhin 187495d67482SBill Paul /* Enable link state change attentions. */ 187595d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_EVT_ENB, BGE_EVTENB_LINK_CHANGED); 187695d67482SBill Paul 187795d67482SBill Paul return (0); 187895d67482SBill Paul } 187995d67482SBill Paul 18804c0da0ffSGleb Smirnoff const struct bge_revision * 18814c0da0ffSGleb Smirnoff bge_lookup_rev(uint32_t chipid) 18824c0da0ffSGleb Smirnoff { 18834c0da0ffSGleb Smirnoff const struct bge_revision *br; 18844c0da0ffSGleb Smirnoff 18854c0da0ffSGleb Smirnoff for (br = bge_revisions; br->br_name != NULL; br++) { 18864c0da0ffSGleb Smirnoff if (br->br_chipid == chipid) 18874c0da0ffSGleb Smirnoff return (br); 18884c0da0ffSGleb Smirnoff } 18894c0da0ffSGleb Smirnoff 18904c0da0ffSGleb Smirnoff for (br = bge_majorrevs; br->br_name != NULL; br++) { 18914c0da0ffSGleb Smirnoff if (br->br_chipid == BGE_ASICREV(chipid)) 18924c0da0ffSGleb Smirnoff return (br); 18934c0da0ffSGleb Smirnoff } 18944c0da0ffSGleb Smirnoff 18954c0da0ffSGleb Smirnoff return (NULL); 18964c0da0ffSGleb Smirnoff } 18974c0da0ffSGleb Smirnoff 18984c0da0ffSGleb Smirnoff const struct bge_vendor * 18994c0da0ffSGleb Smirnoff bge_lookup_vendor(uint16_t vid) 19004c0da0ffSGleb Smirnoff { 19014c0da0ffSGleb Smirnoff const struct bge_vendor *v; 19024c0da0ffSGleb Smirnoff 19034c0da0ffSGleb Smirnoff for (v = bge_vendors; v->v_name != NULL; v++) 19044c0da0ffSGleb Smirnoff if (v->v_id == vid) 19054c0da0ffSGleb Smirnoff return (v); 19064c0da0ffSGleb Smirnoff 19074c0da0ffSGleb Smirnoff panic("%s: unknown vendor %d", __func__, vid); 19084c0da0ffSGleb Smirnoff return (NULL); 19094c0da0ffSGleb Smirnoff } 19104c0da0ffSGleb Smirnoff 191195d67482SBill Paul /* 191295d67482SBill Paul * Probe for a Broadcom chip. Check the PCI vendor and device IDs 19134c0da0ffSGleb Smirnoff * against our list and return its name if we find a match. 19144c0da0ffSGleb Smirnoff * 19154c0da0ffSGleb Smirnoff * Note that since the Broadcom controller contains VPD support, we 19167c929cf9SJung-uk Kim * try to get the device name string from the controller itself instead 19177c929cf9SJung-uk Kim * of the compiled-in string. It guarantees we'll always announce the 19187c929cf9SJung-uk Kim * right product name. We fall back to the compiled-in string when 19197c929cf9SJung-uk Kim * VPD is unavailable or corrupt. 192095d67482SBill Paul */ 192195d67482SBill Paul static int 19223f74909aSGleb Smirnoff bge_probe(device_t dev) 192395d67482SBill Paul { 1924852c67f9SMarius Strobl const struct bge_type *t = bge_devs; 19254c0da0ffSGleb Smirnoff struct bge_softc *sc = device_get_softc(dev); 19267c929cf9SJung-uk Kim uint16_t vid, did; 192795d67482SBill Paul 192895d67482SBill Paul sc->bge_dev = dev; 19297c929cf9SJung-uk Kim vid = pci_get_vendor(dev); 19307c929cf9SJung-uk Kim did = pci_get_device(dev); 19314c0da0ffSGleb Smirnoff while(t->bge_vid != 0) { 19327c929cf9SJung-uk Kim if ((vid == t->bge_vid) && (did == t->bge_did)) { 19337c929cf9SJung-uk Kim char model[64], buf[96]; 19344c0da0ffSGleb Smirnoff const struct bge_revision *br; 19354c0da0ffSGleb Smirnoff const struct bge_vendor *v; 19364c0da0ffSGleb Smirnoff uint32_t id; 19374c0da0ffSGleb Smirnoff 1938a5779553SStanislav Sedov id = pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >> 1939a5779553SStanislav Sedov BGE_PCIMISCCTL_ASICREV_SHIFT; 1940a5779553SStanislav Sedov if (BGE_ASICREV(id) == BGE_ASICREV_USE_PRODID_REG) 1941a5779553SStanislav Sedov id = pci_read_config(dev, 1942a5779553SStanislav Sedov BGE_PCI_PRODID_ASICREV, 4); 19434c0da0ffSGleb Smirnoff br = bge_lookup_rev(id); 19447c929cf9SJung-uk Kim v = bge_lookup_vendor(vid); 19454e35d186SJung-uk Kim { 19464e35d186SJung-uk Kim #if __FreeBSD_version > 700024 19474e35d186SJung-uk Kim const char *pname; 19484e35d186SJung-uk Kim 1949852c67f9SMarius Strobl if (bge_has_eaddr(sc) && 1950852c67f9SMarius Strobl pci_get_vpd_ident(dev, &pname) == 0) 19514e35d186SJung-uk Kim snprintf(model, 64, "%s", pname); 19524e35d186SJung-uk Kim else 19534e35d186SJung-uk Kim #endif 19547c929cf9SJung-uk Kim snprintf(model, 64, "%s %s", 19557c929cf9SJung-uk Kim v->v_name, 19567c929cf9SJung-uk Kim br != NULL ? br->br_name : 19577c929cf9SJung-uk Kim "NetXtreme Ethernet Controller"); 19584e35d186SJung-uk Kim } 1959a5779553SStanislav Sedov snprintf(buf, 96, "%s, %sASIC rev. %#08x", model, 1960a5779553SStanislav Sedov br != NULL ? "" : "unknown ", id); 19614c0da0ffSGleb Smirnoff device_set_desc_copy(dev, buf); 19626d2a9bd6SDoug Ambrisko if (pci_get_subvendor(dev) == DELL_VENDORID) 19635ee49a3aSJung-uk Kim sc->bge_flags |= BGE_FLAG_NO_3LED; 196408bf8bb7SJung-uk Kim if (did == BCOM_DEVICEID_BCM5755M) 196508bf8bb7SJung-uk Kim sc->bge_flags |= BGE_FLAG_ADJUST_TRIM; 196695d67482SBill Paul return (0); 196795d67482SBill Paul } 196895d67482SBill Paul t++; 196995d67482SBill Paul } 197095d67482SBill Paul 197195d67482SBill Paul return (ENXIO); 197295d67482SBill Paul } 197395d67482SBill Paul 1974f41ac2beSBill Paul static void 19753f74909aSGleb Smirnoff bge_dma_free(struct bge_softc *sc) 1976f41ac2beSBill Paul { 1977f41ac2beSBill Paul int i; 1978f41ac2beSBill Paul 19793f74909aSGleb Smirnoff /* Destroy DMA maps for RX buffers. */ 1980f41ac2beSBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 1981f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_std_dmamap[i]) 1982f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_mtag, 1983f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i]); 1984f41ac2beSBill Paul } 1985f41ac2beSBill Paul 19863f74909aSGleb Smirnoff /* Destroy DMA maps for jumbo RX buffers. */ 1987f41ac2beSBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 1988f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_jumbo_dmamap[i]) 1989f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_mtag_jumbo, 1990f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 1991f41ac2beSBill Paul } 1992f41ac2beSBill Paul 19933f74909aSGleb Smirnoff /* Destroy DMA maps for TX buffers. */ 1994f41ac2beSBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 1995f41ac2beSBill Paul if (sc->bge_cdata.bge_tx_dmamap[i]) 1996f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_mtag, 1997f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[i]); 1998f41ac2beSBill Paul } 1999f41ac2beSBill Paul 2000f41ac2beSBill Paul if (sc->bge_cdata.bge_mtag) 2001f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_mtag); 2002f41ac2beSBill Paul 2003f41ac2beSBill Paul 20043f74909aSGleb Smirnoff /* Destroy standard RX ring. */ 2005e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_std_ring_map) 2006e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_rx_std_ring_tag, 2007e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_std_ring_map); 2008e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_std_ring_map && sc->bge_ldata.bge_rx_std_ring) 2009f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_rx_std_ring_tag, 2010f41ac2beSBill Paul sc->bge_ldata.bge_rx_std_ring, 2011f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map); 2012f41ac2beSBill Paul 2013f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_std_ring_tag) 2014f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_rx_std_ring_tag); 2015f41ac2beSBill Paul 20163f74909aSGleb Smirnoff /* Destroy jumbo RX ring. */ 2017e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_jumbo_ring_map) 2018e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_rx_jumbo_ring_tag, 2019e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_ring_map); 2020e65bed95SPyun YongHyeon 2021e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_jumbo_ring_map && 2022e65bed95SPyun YongHyeon sc->bge_ldata.bge_rx_jumbo_ring) 2023f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_rx_jumbo_ring_tag, 2024f41ac2beSBill Paul sc->bge_ldata.bge_rx_jumbo_ring, 2025f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map); 2026f41ac2beSBill Paul 2027f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_jumbo_ring_tag) 2028f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_rx_jumbo_ring_tag); 2029f41ac2beSBill Paul 20303f74909aSGleb Smirnoff /* Destroy RX return ring. */ 2031e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_return_ring_map) 2032e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_rx_return_ring_tag, 2033e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_return_ring_map); 2034e65bed95SPyun YongHyeon 2035e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_return_ring_map && 2036e65bed95SPyun YongHyeon sc->bge_ldata.bge_rx_return_ring) 2037f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_rx_return_ring_tag, 2038f41ac2beSBill Paul sc->bge_ldata.bge_rx_return_ring, 2039f41ac2beSBill Paul sc->bge_cdata.bge_rx_return_ring_map); 2040f41ac2beSBill Paul 2041f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_return_ring_tag) 2042f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_rx_return_ring_tag); 2043f41ac2beSBill Paul 20443f74909aSGleb Smirnoff /* Destroy TX ring. */ 2045e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_tx_ring_map) 2046e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_tx_ring_tag, 2047e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_ring_map); 2048e65bed95SPyun YongHyeon 2049e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_tx_ring_map && sc->bge_ldata.bge_tx_ring) 2050f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_tx_ring_tag, 2051f41ac2beSBill Paul sc->bge_ldata.bge_tx_ring, 2052f41ac2beSBill Paul sc->bge_cdata.bge_tx_ring_map); 2053f41ac2beSBill Paul 2054f41ac2beSBill Paul if (sc->bge_cdata.bge_tx_ring_tag) 2055f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_tx_ring_tag); 2056f41ac2beSBill Paul 20573f74909aSGleb Smirnoff /* Destroy status block. */ 2058e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_status_map) 2059e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_status_tag, 2060e65bed95SPyun YongHyeon sc->bge_cdata.bge_status_map); 2061e65bed95SPyun YongHyeon 2062e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_status_map && sc->bge_ldata.bge_status_block) 2063f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_status_tag, 2064f41ac2beSBill Paul sc->bge_ldata.bge_status_block, 2065f41ac2beSBill Paul sc->bge_cdata.bge_status_map); 2066f41ac2beSBill Paul 2067f41ac2beSBill Paul if (sc->bge_cdata.bge_status_tag) 2068f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_status_tag); 2069f41ac2beSBill Paul 20703f74909aSGleb Smirnoff /* Destroy statistics block. */ 2071e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_stats_map) 2072e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_stats_tag, 2073e65bed95SPyun YongHyeon sc->bge_cdata.bge_stats_map); 2074e65bed95SPyun YongHyeon 2075e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_stats_map && sc->bge_ldata.bge_stats) 2076f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_stats_tag, 2077f41ac2beSBill Paul sc->bge_ldata.bge_stats, 2078f41ac2beSBill Paul sc->bge_cdata.bge_stats_map); 2079f41ac2beSBill Paul 2080f41ac2beSBill Paul if (sc->bge_cdata.bge_stats_tag) 2081f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_stats_tag); 2082f41ac2beSBill Paul 20833f74909aSGleb Smirnoff /* Destroy the parent tag. */ 2084f41ac2beSBill Paul if (sc->bge_cdata.bge_parent_tag) 2085f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_parent_tag); 2086f41ac2beSBill Paul } 2087f41ac2beSBill Paul 2088f41ac2beSBill Paul static int 20893f74909aSGleb Smirnoff bge_dma_alloc(device_t dev) 2090f41ac2beSBill Paul { 20913f74909aSGleb Smirnoff struct bge_dmamap_arg ctx; 2092f41ac2beSBill Paul struct bge_softc *sc; 20931be6acb7SGleb Smirnoff int i, error; 2094f41ac2beSBill Paul 2095f41ac2beSBill Paul sc = device_get_softc(dev); 2096f41ac2beSBill Paul 2097f41ac2beSBill Paul /* 2098f41ac2beSBill Paul * Allocate the parent bus DMA tag appropriate for PCI. 2099f41ac2beSBill Paul */ 21004eee14cbSMarius Strobl error = bus_dma_tag_create(bus_get_dma_tag(sc->bge_dev), 21014eee14cbSMarius Strobl 1, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 21024eee14cbSMarius Strobl NULL, BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 21034eee14cbSMarius Strobl 0, NULL, NULL, &sc->bge_cdata.bge_parent_tag); 2104f41ac2beSBill Paul 2105e65bed95SPyun YongHyeon if (error != 0) { 2106fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 2107fe806fdaSPyun YongHyeon "could not allocate parent dma tag\n"); 2108e65bed95SPyun YongHyeon return (ENOMEM); 2109e65bed95SPyun YongHyeon } 2110e65bed95SPyun YongHyeon 2111f41ac2beSBill Paul /* 21124eee14cbSMarius Strobl * Create tag for mbufs. 2113f41ac2beSBill Paul */ 21148a2e22deSScott Long error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1, 2115f41ac2beSBill Paul 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 21161be6acb7SGleb Smirnoff NULL, MCLBYTES * BGE_NSEG_NEW, BGE_NSEG_NEW, MCLBYTES, 21171be6acb7SGleb Smirnoff BUS_DMA_ALLOCNOW, NULL, NULL, &sc->bge_cdata.bge_mtag); 2118f41ac2beSBill Paul 2119f41ac2beSBill Paul if (error) { 2120fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "could not allocate dma tag\n"); 2121f41ac2beSBill Paul return (ENOMEM); 2122f41ac2beSBill Paul } 2123f41ac2beSBill Paul 21243f74909aSGleb Smirnoff /* Create DMA maps for RX buffers. */ 2125f41ac2beSBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 2126f41ac2beSBill Paul error = bus_dmamap_create(sc->bge_cdata.bge_mtag, 0, 2127f41ac2beSBill Paul &sc->bge_cdata.bge_rx_std_dmamap[i]); 2128f41ac2beSBill Paul if (error) { 2129fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 2130fe806fdaSPyun YongHyeon "can't create DMA map for RX\n"); 2131f41ac2beSBill Paul return (ENOMEM); 2132f41ac2beSBill Paul } 2133f41ac2beSBill Paul } 2134f41ac2beSBill Paul 21353f74909aSGleb Smirnoff /* Create DMA maps for TX buffers. */ 2136f41ac2beSBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 2137f41ac2beSBill Paul error = bus_dmamap_create(sc->bge_cdata.bge_mtag, 0, 2138f41ac2beSBill Paul &sc->bge_cdata.bge_tx_dmamap[i]); 2139f41ac2beSBill Paul if (error) { 2140fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 2141fe806fdaSPyun YongHyeon "can't create DMA map for RX\n"); 2142f41ac2beSBill Paul return (ENOMEM); 2143f41ac2beSBill Paul } 2144f41ac2beSBill Paul } 2145f41ac2beSBill Paul 21463f74909aSGleb Smirnoff /* Create tag for standard RX ring. */ 2147f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 2148f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 2149f41ac2beSBill Paul NULL, BGE_STD_RX_RING_SZ, 1, BGE_STD_RX_RING_SZ, 0, 2150f41ac2beSBill Paul NULL, NULL, &sc->bge_cdata.bge_rx_std_ring_tag); 2151f41ac2beSBill Paul 2152f41ac2beSBill Paul if (error) { 2153fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "could not allocate dma tag\n"); 2154f41ac2beSBill Paul return (ENOMEM); 2155f41ac2beSBill Paul } 2156f41ac2beSBill Paul 21573f74909aSGleb Smirnoff /* Allocate DMA'able memory for standard RX ring. */ 2158f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_std_ring_tag, 2159f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_rx_std_ring, BUS_DMA_NOWAIT, 2160f41ac2beSBill Paul &sc->bge_cdata.bge_rx_std_ring_map); 2161f41ac2beSBill Paul if (error) 2162f41ac2beSBill Paul return (ENOMEM); 2163f41ac2beSBill Paul 2164f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_rx_std_ring, BGE_STD_RX_RING_SZ); 2165f41ac2beSBill Paul 21663f74909aSGleb Smirnoff /* Load the address of the standard RX ring. */ 2167f41ac2beSBill Paul ctx.bge_maxsegs = 1; 2168f41ac2beSBill Paul ctx.sc = sc; 2169f41ac2beSBill Paul 2170f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_rx_std_ring_tag, 2171f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, sc->bge_ldata.bge_rx_std_ring, 2172f41ac2beSBill Paul BGE_STD_RX_RING_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 2173f41ac2beSBill Paul 2174f41ac2beSBill Paul if (error) 2175f41ac2beSBill Paul return (ENOMEM); 2176f41ac2beSBill Paul 2177f41ac2beSBill Paul sc->bge_ldata.bge_rx_std_ring_paddr = ctx.bge_busaddr; 2178f41ac2beSBill Paul 21793f74909aSGleb Smirnoff /* Create tags for jumbo mbufs. */ 21804c0da0ffSGleb Smirnoff if (BGE_IS_JUMBO_CAPABLE(sc)) { 2181f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 21828a2e22deSScott Long 1, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 21831be6acb7SGleb Smirnoff NULL, MJUM9BYTES, BGE_NSEG_JUMBO, PAGE_SIZE, 21841be6acb7SGleb Smirnoff 0, NULL, NULL, &sc->bge_cdata.bge_mtag_jumbo); 2185f41ac2beSBill Paul if (error) { 2186fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 21873f74909aSGleb Smirnoff "could not allocate jumbo dma tag\n"); 2188f41ac2beSBill Paul return (ENOMEM); 2189f41ac2beSBill Paul } 2190f41ac2beSBill Paul 21913f74909aSGleb Smirnoff /* Create tag for jumbo RX ring. */ 2192f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 2193f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 2194f41ac2beSBill Paul NULL, BGE_JUMBO_RX_RING_SZ, 1, BGE_JUMBO_RX_RING_SZ, 0, 2195f41ac2beSBill Paul NULL, NULL, &sc->bge_cdata.bge_rx_jumbo_ring_tag); 2196f41ac2beSBill Paul 2197f41ac2beSBill Paul if (error) { 2198fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 21993f74909aSGleb Smirnoff "could not allocate jumbo ring dma tag\n"); 2200f41ac2beSBill Paul return (ENOMEM); 2201f41ac2beSBill Paul } 2202f41ac2beSBill Paul 22033f74909aSGleb Smirnoff /* Allocate DMA'able memory for jumbo RX ring. */ 2204f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_jumbo_ring_tag, 22051be6acb7SGleb Smirnoff (void **)&sc->bge_ldata.bge_rx_jumbo_ring, 22061be6acb7SGleb Smirnoff BUS_DMA_NOWAIT | BUS_DMA_ZERO, 2207f41ac2beSBill Paul &sc->bge_cdata.bge_rx_jumbo_ring_map); 2208f41ac2beSBill Paul if (error) 2209f41ac2beSBill Paul return (ENOMEM); 2210f41ac2beSBill Paul 22113f74909aSGleb Smirnoff /* Load the address of the jumbo RX ring. */ 2212f41ac2beSBill Paul ctx.bge_maxsegs = 1; 2213f41ac2beSBill Paul ctx.sc = sc; 2214f41ac2beSBill Paul 2215f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_rx_jumbo_ring_tag, 2216f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 2217f41ac2beSBill Paul sc->bge_ldata.bge_rx_jumbo_ring, BGE_JUMBO_RX_RING_SZ, 2218f41ac2beSBill Paul bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 2219f41ac2beSBill Paul 2220f41ac2beSBill Paul if (error) 2221f41ac2beSBill Paul return (ENOMEM); 2222f41ac2beSBill Paul 2223f41ac2beSBill Paul sc->bge_ldata.bge_rx_jumbo_ring_paddr = ctx.bge_busaddr; 2224f41ac2beSBill Paul 22253f74909aSGleb Smirnoff /* Create DMA maps for jumbo RX buffers. */ 2226f41ac2beSBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 2227f41ac2beSBill Paul error = bus_dmamap_create(sc->bge_cdata.bge_mtag_jumbo, 2228f41ac2beSBill Paul 0, &sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 2229f41ac2beSBill Paul if (error) { 2230fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 22313f74909aSGleb Smirnoff "can't create DMA map for jumbo RX\n"); 2232f41ac2beSBill Paul return (ENOMEM); 2233f41ac2beSBill Paul } 2234f41ac2beSBill Paul } 2235f41ac2beSBill Paul 2236f41ac2beSBill Paul } 2237f41ac2beSBill Paul 22383f74909aSGleb Smirnoff /* Create tag for RX return ring. */ 2239f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 2240f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 2241f41ac2beSBill Paul NULL, BGE_RX_RTN_RING_SZ(sc), 1, BGE_RX_RTN_RING_SZ(sc), 0, 2242f41ac2beSBill Paul NULL, NULL, &sc->bge_cdata.bge_rx_return_ring_tag); 2243f41ac2beSBill Paul 2244f41ac2beSBill Paul if (error) { 2245fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "could not allocate dma tag\n"); 2246f41ac2beSBill Paul return (ENOMEM); 2247f41ac2beSBill Paul } 2248f41ac2beSBill Paul 22493f74909aSGleb Smirnoff /* Allocate DMA'able memory for RX return ring. */ 2250f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_return_ring_tag, 2251f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_rx_return_ring, BUS_DMA_NOWAIT, 2252f41ac2beSBill Paul &sc->bge_cdata.bge_rx_return_ring_map); 2253f41ac2beSBill Paul if (error) 2254f41ac2beSBill Paul return (ENOMEM); 2255f41ac2beSBill Paul 2256f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_rx_return_ring, 2257f41ac2beSBill Paul BGE_RX_RTN_RING_SZ(sc)); 2258f41ac2beSBill Paul 22593f74909aSGleb Smirnoff /* Load the address of the RX return ring. */ 2260f41ac2beSBill Paul ctx.bge_maxsegs = 1; 2261f41ac2beSBill Paul ctx.sc = sc; 2262f41ac2beSBill Paul 2263f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_rx_return_ring_tag, 2264f41ac2beSBill Paul sc->bge_cdata.bge_rx_return_ring_map, 2265f41ac2beSBill Paul sc->bge_ldata.bge_rx_return_ring, BGE_RX_RTN_RING_SZ(sc), 2266f41ac2beSBill Paul bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 2267f41ac2beSBill Paul 2268f41ac2beSBill Paul if (error) 2269f41ac2beSBill Paul return (ENOMEM); 2270f41ac2beSBill Paul 2271f41ac2beSBill Paul sc->bge_ldata.bge_rx_return_ring_paddr = ctx.bge_busaddr; 2272f41ac2beSBill Paul 22733f74909aSGleb Smirnoff /* Create tag for TX ring. */ 2274f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 2275f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 2276f41ac2beSBill Paul NULL, BGE_TX_RING_SZ, 1, BGE_TX_RING_SZ, 0, NULL, NULL, 2277f41ac2beSBill Paul &sc->bge_cdata.bge_tx_ring_tag); 2278f41ac2beSBill Paul 2279f41ac2beSBill Paul if (error) { 2280fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "could not allocate dma tag\n"); 2281f41ac2beSBill Paul return (ENOMEM); 2282f41ac2beSBill Paul } 2283f41ac2beSBill Paul 22843f74909aSGleb Smirnoff /* Allocate DMA'able memory for TX ring. */ 2285f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_tx_ring_tag, 2286f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_tx_ring, BUS_DMA_NOWAIT, 2287f41ac2beSBill Paul &sc->bge_cdata.bge_tx_ring_map); 2288f41ac2beSBill Paul if (error) 2289f41ac2beSBill Paul return (ENOMEM); 2290f41ac2beSBill Paul 2291f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_tx_ring, BGE_TX_RING_SZ); 2292f41ac2beSBill Paul 22933f74909aSGleb Smirnoff /* Load the address of the TX ring. */ 2294f41ac2beSBill Paul ctx.bge_maxsegs = 1; 2295f41ac2beSBill Paul ctx.sc = sc; 2296f41ac2beSBill Paul 2297f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_tx_ring_tag, 2298f41ac2beSBill Paul sc->bge_cdata.bge_tx_ring_map, sc->bge_ldata.bge_tx_ring, 2299f41ac2beSBill Paul BGE_TX_RING_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 2300f41ac2beSBill Paul 2301f41ac2beSBill Paul if (error) 2302f41ac2beSBill Paul return (ENOMEM); 2303f41ac2beSBill Paul 2304f41ac2beSBill Paul sc->bge_ldata.bge_tx_ring_paddr = ctx.bge_busaddr; 2305f41ac2beSBill Paul 23063f74909aSGleb Smirnoff /* Create tag for status block. */ 2307f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 2308f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 2309f41ac2beSBill Paul NULL, BGE_STATUS_BLK_SZ, 1, BGE_STATUS_BLK_SZ, 0, 2310f41ac2beSBill Paul NULL, NULL, &sc->bge_cdata.bge_status_tag); 2311f41ac2beSBill Paul 2312f41ac2beSBill Paul if (error) { 2313fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "could not allocate dma tag\n"); 2314f41ac2beSBill Paul return (ENOMEM); 2315f41ac2beSBill Paul } 2316f41ac2beSBill Paul 23173f74909aSGleb Smirnoff /* Allocate DMA'able memory for status block. */ 2318f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_status_tag, 2319f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_status_block, BUS_DMA_NOWAIT, 2320f41ac2beSBill Paul &sc->bge_cdata.bge_status_map); 2321f41ac2beSBill Paul if (error) 2322f41ac2beSBill Paul return (ENOMEM); 2323f41ac2beSBill Paul 2324f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_status_block, BGE_STATUS_BLK_SZ); 2325f41ac2beSBill Paul 23263f74909aSGleb Smirnoff /* Load the address of the status block. */ 2327f41ac2beSBill Paul ctx.sc = sc; 2328f41ac2beSBill Paul ctx.bge_maxsegs = 1; 2329f41ac2beSBill Paul 2330f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_status_tag, 2331f41ac2beSBill Paul sc->bge_cdata.bge_status_map, sc->bge_ldata.bge_status_block, 2332f41ac2beSBill Paul BGE_STATUS_BLK_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 2333f41ac2beSBill Paul 2334f41ac2beSBill Paul if (error) 2335f41ac2beSBill Paul return (ENOMEM); 2336f41ac2beSBill Paul 2337f41ac2beSBill Paul sc->bge_ldata.bge_status_block_paddr = ctx.bge_busaddr; 2338f41ac2beSBill Paul 23393f74909aSGleb Smirnoff /* Create tag for statistics block. */ 2340f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 2341f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 2342f41ac2beSBill Paul NULL, BGE_STATS_SZ, 1, BGE_STATS_SZ, 0, NULL, NULL, 2343f41ac2beSBill Paul &sc->bge_cdata.bge_stats_tag); 2344f41ac2beSBill Paul 2345f41ac2beSBill Paul if (error) { 2346fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "could not allocate dma tag\n"); 2347f41ac2beSBill Paul return (ENOMEM); 2348f41ac2beSBill Paul } 2349f41ac2beSBill Paul 23503f74909aSGleb Smirnoff /* Allocate DMA'able memory for statistics block. */ 2351f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_stats_tag, 2352f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_stats, BUS_DMA_NOWAIT, 2353f41ac2beSBill Paul &sc->bge_cdata.bge_stats_map); 2354f41ac2beSBill Paul if (error) 2355f41ac2beSBill Paul return (ENOMEM); 2356f41ac2beSBill Paul 2357f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_stats, BGE_STATS_SZ); 2358f41ac2beSBill Paul 23593f74909aSGleb Smirnoff /* Load the address of the statstics block. */ 2360f41ac2beSBill Paul ctx.sc = sc; 2361f41ac2beSBill Paul ctx.bge_maxsegs = 1; 2362f41ac2beSBill Paul 2363f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_stats_tag, 2364f41ac2beSBill Paul sc->bge_cdata.bge_stats_map, sc->bge_ldata.bge_stats, 2365f41ac2beSBill Paul BGE_STATS_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 2366f41ac2beSBill Paul 2367f41ac2beSBill Paul if (error) 2368f41ac2beSBill Paul return (ENOMEM); 2369f41ac2beSBill Paul 2370f41ac2beSBill Paul sc->bge_ldata.bge_stats_paddr = ctx.bge_busaddr; 2371f41ac2beSBill Paul 2372f41ac2beSBill Paul return (0); 2373f41ac2beSBill Paul } 2374f41ac2beSBill Paul 23750a55a034SJung-uk Kim #if __FreeBSD_version > 602105 2376bf6ef57aSJohn Polstra /* 2377bf6ef57aSJohn Polstra * Return true if this device has more than one port. 2378bf6ef57aSJohn Polstra */ 2379bf6ef57aSJohn Polstra static int 2380bf6ef57aSJohn Polstra bge_has_multiple_ports(struct bge_softc *sc) 2381bf6ef57aSJohn Polstra { 2382bf6ef57aSJohn Polstra device_t dev = sc->bge_dev; 238355aaf894SMarius Strobl u_int b, d, f, fscan, s; 2384bf6ef57aSJohn Polstra 238555aaf894SMarius Strobl d = pci_get_domain(dev); 2386bf6ef57aSJohn Polstra b = pci_get_bus(dev); 2387bf6ef57aSJohn Polstra s = pci_get_slot(dev); 2388bf6ef57aSJohn Polstra f = pci_get_function(dev); 2389bf6ef57aSJohn Polstra for (fscan = 0; fscan <= PCI_FUNCMAX; fscan++) 239055aaf894SMarius Strobl if (fscan != f && pci_find_dbsf(d, b, s, fscan) != NULL) 2391bf6ef57aSJohn Polstra return (1); 2392bf6ef57aSJohn Polstra return (0); 2393bf6ef57aSJohn Polstra } 2394bf6ef57aSJohn Polstra 2395bf6ef57aSJohn Polstra /* 2396bf6ef57aSJohn Polstra * Return true if MSI can be used with this device. 2397bf6ef57aSJohn Polstra */ 2398bf6ef57aSJohn Polstra static int 2399bf6ef57aSJohn Polstra bge_can_use_msi(struct bge_softc *sc) 2400bf6ef57aSJohn Polstra { 2401bf6ef57aSJohn Polstra int can_use_msi = 0; 2402bf6ef57aSJohn Polstra 2403bf6ef57aSJohn Polstra switch (sc->bge_asicrev) { 2404a8376f70SMarius Strobl case BGE_ASICREV_BCM5714_A0: 2405bf6ef57aSJohn Polstra case BGE_ASICREV_BCM5714: 2406bf6ef57aSJohn Polstra /* 2407a8376f70SMarius Strobl * Apparently, MSI doesn't work when these chips are 2408a8376f70SMarius Strobl * configured in single-port mode. 2409bf6ef57aSJohn Polstra */ 2410bf6ef57aSJohn Polstra if (bge_has_multiple_ports(sc)) 2411bf6ef57aSJohn Polstra can_use_msi = 1; 2412bf6ef57aSJohn Polstra break; 2413bf6ef57aSJohn Polstra case BGE_ASICREV_BCM5750: 2414bf6ef57aSJohn Polstra if (sc->bge_chiprev != BGE_CHIPREV_5750_AX && 2415bf6ef57aSJohn Polstra sc->bge_chiprev != BGE_CHIPREV_5750_BX) 2416bf6ef57aSJohn Polstra can_use_msi = 1; 2417bf6ef57aSJohn Polstra break; 2418a8376f70SMarius Strobl default: 2419a8376f70SMarius Strobl if (BGE_IS_575X_PLUS(sc)) 2420bf6ef57aSJohn Polstra can_use_msi = 1; 2421bf6ef57aSJohn Polstra } 2422bf6ef57aSJohn Polstra return (can_use_msi); 2423bf6ef57aSJohn Polstra } 24244e35d186SJung-uk Kim #endif 2425bf6ef57aSJohn Polstra 242695d67482SBill Paul static int 24273f74909aSGleb Smirnoff bge_attach(device_t dev) 242895d67482SBill Paul { 242995d67482SBill Paul struct ifnet *ifp; 243095d67482SBill Paul struct bge_softc *sc; 24314f0794ffSBjoern A. Zeeb uint32_t hwcfg = 0, misccfg; 243208013fd3SMarius Strobl u_char eaddr[ETHER_ADDR_LEN]; 243308013fd3SMarius Strobl int error, reg, rid, trys; 243495d67482SBill Paul 243595d67482SBill Paul sc = device_get_softc(dev); 243695d67482SBill Paul sc->bge_dev = dev; 243795d67482SBill Paul 243895d67482SBill Paul /* 243995d67482SBill Paul * Map control/status registers. 244095d67482SBill Paul */ 244195d67482SBill Paul pci_enable_busmaster(dev); 244295d67482SBill Paul 244395d67482SBill Paul rid = BGE_PCI_BAR0; 24445f96beb9SNate Lawson sc->bge_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid, 244544f8f2fcSMarius Strobl RF_ACTIVE); 244695d67482SBill Paul 244795d67482SBill Paul if (sc->bge_res == NULL) { 2448fe806fdaSPyun YongHyeon device_printf (sc->bge_dev, "couldn't map memory\n"); 244995d67482SBill Paul error = ENXIO; 245095d67482SBill Paul goto fail; 245195d67482SBill Paul } 245295d67482SBill Paul 24534f09c4c7SMarius Strobl /* Save various chip information. */ 2454e53d81eeSPaul Saab sc->bge_chipid = 2455a5779553SStanislav Sedov pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >> 2456a5779553SStanislav Sedov BGE_PCIMISCCTL_ASICREV_SHIFT; 2457a5779553SStanislav Sedov if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_USE_PRODID_REG) 2458a5779553SStanislav Sedov sc->bge_chipid = pci_read_config(dev, BGE_PCI_PRODID_ASICREV, 2459a5779553SStanislav Sedov 4); 2460e53d81eeSPaul Saab sc->bge_asicrev = BGE_ASICREV(sc->bge_chipid); 2461e53d81eeSPaul Saab sc->bge_chiprev = BGE_CHIPREV(sc->bge_chipid); 2462e53d81eeSPaul Saab 246386543395SJung-uk Kim /* 246438cc658fSJohn Baldwin * Don't enable Ethernet@WireSpeed for the 5700, 5906, or the 246586543395SJung-uk Kim * 5705 A0 and A1 chips. 246686543395SJung-uk Kim */ 246786543395SJung-uk Kim if (sc->bge_asicrev != BGE_ASICREV_BCM5700 && 246838cc658fSJohn Baldwin sc->bge_asicrev != BGE_ASICREV_BCM5906 && 246986543395SJung-uk Kim sc->bge_chipid != BGE_CHIPID_BCM5705_A0 && 247086543395SJung-uk Kim sc->bge_chipid != BGE_CHIPID_BCM5705_A1) 247186543395SJung-uk Kim sc->bge_flags |= BGE_FLAG_WIRESPEED; 247286543395SJung-uk Kim 24735fea260fSMarius Strobl if (bge_has_eaddr(sc)) 24745fea260fSMarius Strobl sc->bge_flags |= BGE_FLAG_EADDR; 247508013fd3SMarius Strobl 24760dae9719SJung-uk Kim /* Save chipset family. */ 24770dae9719SJung-uk Kim switch (sc->bge_asicrev) { 2478a5779553SStanislav Sedov case BGE_ASICREV_BCM5755: 2479a5779553SStanislav Sedov case BGE_ASICREV_BCM5761: 2480a5779553SStanislav Sedov case BGE_ASICREV_BCM5784: 2481a5779553SStanislav Sedov case BGE_ASICREV_BCM5785: 2482a5779553SStanislav Sedov case BGE_ASICREV_BCM5787: 2483a5779553SStanislav Sedov case BGE_ASICREV_BCM57780: 2484a5779553SStanislav Sedov sc->bge_flags |= BGE_FLAG_5755_PLUS | BGE_FLAG_575X_PLUS | 2485a5779553SStanislav Sedov BGE_FLAG_5705_PLUS; 2486a5779553SStanislav Sedov break; 24870dae9719SJung-uk Kim case BGE_ASICREV_BCM5700: 24880dae9719SJung-uk Kim case BGE_ASICREV_BCM5701: 24890dae9719SJung-uk Kim case BGE_ASICREV_BCM5703: 24900dae9719SJung-uk Kim case BGE_ASICREV_BCM5704: 24917ee00338SJung-uk Kim sc->bge_flags |= BGE_FLAG_5700_FAMILY | BGE_FLAG_JUMBO; 24920dae9719SJung-uk Kim break; 24930dae9719SJung-uk Kim case BGE_ASICREV_BCM5714_A0: 24940dae9719SJung-uk Kim case BGE_ASICREV_BCM5780: 24950dae9719SJung-uk Kim case BGE_ASICREV_BCM5714: 24967ee00338SJung-uk Kim sc->bge_flags |= BGE_FLAG_5714_FAMILY /* | BGE_FLAG_JUMBO */; 24979fe569d8SXin LI /* FALLTHROUGH */ 24980dae9719SJung-uk Kim case BGE_ASICREV_BCM5750: 24990dae9719SJung-uk Kim case BGE_ASICREV_BCM5752: 250038cc658fSJohn Baldwin case BGE_ASICREV_BCM5906: 25010dae9719SJung-uk Kim sc->bge_flags |= BGE_FLAG_575X_PLUS; 25029fe569d8SXin LI /* FALLTHROUGH */ 25030dae9719SJung-uk Kim case BGE_ASICREV_BCM5705: 25040dae9719SJung-uk Kim sc->bge_flags |= BGE_FLAG_5705_PLUS; 25050dae9719SJung-uk Kim break; 25060dae9719SJung-uk Kim } 25070dae9719SJung-uk Kim 25085ee49a3aSJung-uk Kim /* Set various bug flags. */ 25091ec4c3a8SJung-uk Kim if (sc->bge_chipid == BGE_CHIPID_BCM5701_A0 || 25101ec4c3a8SJung-uk Kim sc->bge_chipid == BGE_CHIPID_BCM5701_B0) 25111ec4c3a8SJung-uk Kim sc->bge_flags |= BGE_FLAG_CRC_BUG; 25125ee49a3aSJung-uk Kim if (sc->bge_chiprev == BGE_CHIPREV_5703_AX || 25135ee49a3aSJung-uk Kim sc->bge_chiprev == BGE_CHIPREV_5704_AX) 25145ee49a3aSJung-uk Kim sc->bge_flags |= BGE_FLAG_ADC_BUG; 25155ee49a3aSJung-uk Kim if (sc->bge_chipid == BGE_CHIPID_BCM5704_A0) 25165ee49a3aSJung-uk Kim sc->bge_flags |= BGE_FLAG_5704_A0_BUG; 251708bf8bb7SJung-uk Kim if (BGE_IS_5705_PLUS(sc) && 251808bf8bb7SJung-uk Kim !(sc->bge_flags & BGE_FLAG_ADJUST_TRIM)) { 25195ee49a3aSJung-uk Kim if (sc->bge_asicrev == BGE_ASICREV_BCM5755 || 2520a5779553SStanislav Sedov sc->bge_asicrev == BGE_ASICREV_BCM5761 || 2521a5779553SStanislav Sedov sc->bge_asicrev == BGE_ASICREV_BCM5784 || 25224fcf220bSJohn Baldwin sc->bge_asicrev == BGE_ASICREV_BCM5787) { 25234fcf220bSJohn Baldwin if (sc->bge_chipid != BGE_CHIPID_BCM5722_A0) 25245ee49a3aSJung-uk Kim sc->bge_flags |= BGE_FLAG_JITTER_BUG; 252538cc658fSJohn Baldwin } else if (sc->bge_asicrev != BGE_ASICREV_BCM5906) 25265ee49a3aSJung-uk Kim sc->bge_flags |= BGE_FLAG_BER_BUG; 25275ee49a3aSJung-uk Kim } 25285ee49a3aSJung-uk Kim 25294f0794ffSBjoern A. Zeeb 25304f0794ffSBjoern A. Zeeb /* 25314f0794ffSBjoern A. Zeeb * We could possibly check for BCOM_DEVICEID_BCM5788 in bge_probe() 25324f0794ffSBjoern A. Zeeb * but I do not know the DEVICEID for the 5788M. 25334f0794ffSBjoern A. Zeeb */ 25344f0794ffSBjoern A. Zeeb misccfg = CSR_READ_4(sc, BGE_MISC_CFG) & BGE_MISCCFG_BOARD_ID; 25354f0794ffSBjoern A. Zeeb if (misccfg == BGE_MISCCFG_BOARD_ID_5788 || 25364f0794ffSBjoern A. Zeeb misccfg == BGE_MISCCFG_BOARD_ID_5788M) 25374f0794ffSBjoern A. Zeeb sc->bge_flags |= BGE_FLAG_5788; 25384f0794ffSBjoern A. Zeeb 2539e53d81eeSPaul Saab /* 25406f8718a3SScott Long * Check if this is a PCI-X or PCI Express device. 2541e53d81eeSPaul Saab */ 2542fe09b799SJung-uk Kim #if __FreeBSD_version > 602101 25436f8718a3SScott Long if (pci_find_extcap(dev, PCIY_EXPRESS, ®) == 0) { 25444c0da0ffSGleb Smirnoff /* 25456f8718a3SScott Long * Found a PCI Express capabilities register, this 25466f8718a3SScott Long * must be a PCI Express device. 25476f8718a3SScott Long */ 25484f09c4c7SMarius Strobl if (reg != 0) { 25496f8718a3SScott Long sc->bge_flags |= BGE_FLAG_PCIE; 25506f8718a3SScott Long #else 25515345bad0SScott Long if (BGE_IS_5705_PLUS(sc)) { 25526f8718a3SScott Long reg = pci_read_config(dev, BGE_PCIE_CAPID_REG, 4); 25534f09c4c7SMarius Strobl if ((reg & 0xFF) == BGE_PCIE_CAPID) { 25546f8718a3SScott Long sc->bge_flags |= BGE_FLAG_PCIE; 25554f09c4c7SMarius Strobl reg = BGE_PCIE_CAPID; 255690447aadSMarius Strobl #endif 25574f09c4c7SMarius Strobl bge_set_max_readrq(sc, reg); 25584f09c4c7SMarius Strobl } 25596f8718a3SScott Long } else { 25606f8718a3SScott Long /* 25616f8718a3SScott Long * Check if the device is in PCI-X Mode. 25626f8718a3SScott Long * (This bit is not valid on PCI Express controllers.) 25634c0da0ffSGleb Smirnoff */ 256490447aadSMarius Strobl if ((pci_read_config(dev, BGE_PCI_PCISTATE, 4) & 25654c0da0ffSGleb Smirnoff BGE_PCISTATE_PCI_BUSMODE) == 0) 2566652ae483SGleb Smirnoff sc->bge_flags |= BGE_FLAG_PCIX; 25676f8718a3SScott Long } 25684c0da0ffSGleb Smirnoff 25690a55a034SJung-uk Kim #if __FreeBSD_version > 602105 25704e35d186SJung-uk Kim { 25714e35d186SJung-uk Kim int msicount; 25724e35d186SJung-uk Kim 2573bf6ef57aSJohn Polstra /* 2574bf6ef57aSJohn Polstra * Allocate the interrupt, using MSI if possible. These devices 2575bf6ef57aSJohn Polstra * support 8 MSI messages, but only the first one is used in 2576bf6ef57aSJohn Polstra * normal operation. 2577bf6ef57aSJohn Polstra */ 2578bf6ef57aSJohn Polstra if (bge_can_use_msi(sc)) { 2579bf6ef57aSJohn Polstra msicount = pci_msi_count(dev); 2580bf6ef57aSJohn Polstra if (msicount > 1) 2581bf6ef57aSJohn Polstra msicount = 1; 2582bf6ef57aSJohn Polstra } else 2583bf6ef57aSJohn Polstra msicount = 0; 2584bf6ef57aSJohn Polstra if (msicount == 1 && pci_alloc_msi(dev, &msicount) == 0) { 2585bf6ef57aSJohn Polstra rid = 1; 2586bf6ef57aSJohn Polstra sc->bge_flags |= BGE_FLAG_MSI; 2587bf6ef57aSJohn Polstra } else 2588bf6ef57aSJohn Polstra rid = 0; 25894e35d186SJung-uk Kim } 25904e35d186SJung-uk Kim #else 25914e35d186SJung-uk Kim rid = 0; 25924e35d186SJung-uk Kim #endif 2593bf6ef57aSJohn Polstra 2594bf6ef57aSJohn Polstra sc->bge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 2595bf6ef57aSJohn Polstra RF_SHAREABLE | RF_ACTIVE); 2596bf6ef57aSJohn Polstra 2597bf6ef57aSJohn Polstra if (sc->bge_irq == NULL) { 2598bf6ef57aSJohn Polstra device_printf(sc->bge_dev, "couldn't map interrupt\n"); 2599bf6ef57aSJohn Polstra error = ENXIO; 2600bf6ef57aSJohn Polstra goto fail; 2601bf6ef57aSJohn Polstra } 2602bf6ef57aSJohn Polstra 26034f09c4c7SMarius Strobl if (bootverbose) 26044f09c4c7SMarius Strobl device_printf(dev, 26054f09c4c7SMarius Strobl "CHIP ID 0x%08x; ASIC REV 0x%02x; CHIP REV 0x%02x; %s\n", 26064f09c4c7SMarius Strobl sc->bge_chipid, sc->bge_asicrev, sc->bge_chiprev, 26074f09c4c7SMarius Strobl (sc->bge_flags & BGE_FLAG_PCIX) ? "PCI-X" : 26084f09c4c7SMarius Strobl ((sc->bge_flags & BGE_FLAG_PCIE) ? "PCI-E" : "PCI")); 26094f09c4c7SMarius Strobl 2610bf6ef57aSJohn Polstra BGE_LOCK_INIT(sc, device_get_nameunit(dev)); 2611bf6ef57aSJohn Polstra 261295d67482SBill Paul /* Try to reset the chip. */ 26138cb1383cSDoug Ambrisko if (bge_reset(sc)) { 26148cb1383cSDoug Ambrisko device_printf(sc->bge_dev, "chip reset failed\n"); 26158cb1383cSDoug Ambrisko error = ENXIO; 26168cb1383cSDoug Ambrisko goto fail; 26178cb1383cSDoug Ambrisko } 26188cb1383cSDoug Ambrisko 26198cb1383cSDoug Ambrisko sc->bge_asf_mode = 0; 2620f1a7e6d5SScott Long if (bge_allow_asf && (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG) 2621f1a7e6d5SScott Long == BGE_MAGIC_NUMBER)) { 26228cb1383cSDoug Ambrisko if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG) 26238cb1383cSDoug Ambrisko & BGE_HWCFG_ASF) { 26248cb1383cSDoug Ambrisko sc->bge_asf_mode |= ASF_ENABLE; 26258cb1383cSDoug Ambrisko sc->bge_asf_mode |= ASF_STACKUP; 26268cb1383cSDoug Ambrisko if (sc->bge_asicrev == BGE_ASICREV_BCM5750) { 26278cb1383cSDoug Ambrisko sc->bge_asf_mode |= ASF_NEW_HANDSHAKE; 26288cb1383cSDoug Ambrisko } 26298cb1383cSDoug Ambrisko } 26308cb1383cSDoug Ambrisko } 26318cb1383cSDoug Ambrisko 26328cb1383cSDoug Ambrisko /* Try to reset the chip again the nice way. */ 26338cb1383cSDoug Ambrisko bge_stop_fw(sc); 26348cb1383cSDoug Ambrisko bge_sig_pre_reset(sc, BGE_RESET_STOP); 26358cb1383cSDoug Ambrisko if (bge_reset(sc)) { 26368cb1383cSDoug Ambrisko device_printf(sc->bge_dev, "chip reset failed\n"); 26378cb1383cSDoug Ambrisko error = ENXIO; 26388cb1383cSDoug Ambrisko goto fail; 26398cb1383cSDoug Ambrisko } 26408cb1383cSDoug Ambrisko 26418cb1383cSDoug Ambrisko bge_sig_legacy(sc, BGE_RESET_STOP); 26428cb1383cSDoug Ambrisko bge_sig_post_reset(sc, BGE_RESET_STOP); 264395d67482SBill Paul 264495d67482SBill Paul if (bge_chipinit(sc)) { 2645fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "chip initialization failed\n"); 264695d67482SBill Paul error = ENXIO; 264795d67482SBill Paul goto fail; 264895d67482SBill Paul } 264995d67482SBill Paul 265038cc658fSJohn Baldwin error = bge_get_eaddr(sc, eaddr); 265138cc658fSJohn Baldwin if (error) { 265208013fd3SMarius Strobl device_printf(sc->bge_dev, 265308013fd3SMarius Strobl "failed to read station address\n"); 265495d67482SBill Paul error = ENXIO; 265595d67482SBill Paul goto fail; 265695d67482SBill Paul } 265795d67482SBill Paul 2658f41ac2beSBill Paul /* 5705 limits RX return ring to 512 entries. */ 26597ee00338SJung-uk Kim if (BGE_IS_5705_PLUS(sc)) 2660f41ac2beSBill Paul sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT_5705; 2661f41ac2beSBill Paul else 2662f41ac2beSBill Paul sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT; 2663f41ac2beSBill Paul 2664f41ac2beSBill Paul if (bge_dma_alloc(dev)) { 2665fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 2666fe806fdaSPyun YongHyeon "failed to allocate DMA resources\n"); 2667f41ac2beSBill Paul error = ENXIO; 2668f41ac2beSBill Paul goto fail; 2669f41ac2beSBill Paul } 2670f41ac2beSBill Paul 267195d67482SBill Paul /* Set default tuneable values. */ 267295d67482SBill Paul sc->bge_stat_ticks = BGE_TICKS_PER_SEC; 267395d67482SBill Paul sc->bge_rx_coal_ticks = 150; 267495d67482SBill Paul sc->bge_tx_coal_ticks = 150; 26756f8718a3SScott Long sc->bge_rx_max_coal_bds = 10; 26766f8718a3SScott Long sc->bge_tx_max_coal_bds = 10; 267795d67482SBill Paul 267895d67482SBill Paul /* Set up ifnet structure */ 2679fc74a9f9SBrooks Davis ifp = sc->bge_ifp = if_alloc(IFT_ETHER); 2680fc74a9f9SBrooks Davis if (ifp == NULL) { 2681fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "failed to if_alloc()\n"); 2682fc74a9f9SBrooks Davis error = ENXIO; 2683fc74a9f9SBrooks Davis goto fail; 2684fc74a9f9SBrooks Davis } 268595d67482SBill Paul ifp->if_softc = sc; 26869bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 268795d67482SBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 268895d67482SBill Paul ifp->if_ioctl = bge_ioctl; 268995d67482SBill Paul ifp->if_start = bge_start; 269095d67482SBill Paul ifp->if_init = bge_init; 269195d67482SBill Paul ifp->if_mtu = ETHERMTU; 26924d665c4dSDag-Erling Smørgrav ifp->if_snd.ifq_drv_maxlen = BGE_TX_RING_CNT - 1; 26934d665c4dSDag-Erling Smørgrav IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen); 26944d665c4dSDag-Erling Smørgrav IFQ_SET_READY(&ifp->if_snd); 269595d67482SBill Paul ifp->if_hwassist = BGE_CSUM_FEATURES; 2696d375e524SGleb Smirnoff ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_VLAN_HWTAGGING | 26974e35d186SJung-uk Kim IFCAP_VLAN_MTU; 26984e35d186SJung-uk Kim #ifdef IFCAP_VLAN_HWCSUM 26994e35d186SJung-uk Kim ifp->if_capabilities |= IFCAP_VLAN_HWCSUM; 27004e35d186SJung-uk Kim #endif 270195d67482SBill Paul ifp->if_capenable = ifp->if_capabilities; 270275719184SGleb Smirnoff #ifdef DEVICE_POLLING 270375719184SGleb Smirnoff ifp->if_capabilities |= IFCAP_POLLING; 270475719184SGleb Smirnoff #endif 270595d67482SBill Paul 2706a1d52896SBill Paul /* 2707d375e524SGleb Smirnoff * 5700 B0 chips do not support checksumming correctly due 2708d375e524SGleb Smirnoff * to hardware bugs. 2709d375e524SGleb Smirnoff */ 2710d375e524SGleb Smirnoff if (sc->bge_chipid == BGE_CHIPID_BCM5700_B0) { 2711d375e524SGleb Smirnoff ifp->if_capabilities &= ~IFCAP_HWCSUM; 2712d375e524SGleb Smirnoff ifp->if_capenable &= IFCAP_HWCSUM; 2713d375e524SGleb Smirnoff ifp->if_hwassist = 0; 2714d375e524SGleb Smirnoff } 2715d375e524SGleb Smirnoff 2716d375e524SGleb Smirnoff /* 2717a1d52896SBill Paul * Figure out what sort of media we have by checking the 271841abcc1bSPaul Saab * hardware config word in the first 32k of NIC internal memory, 271941abcc1bSPaul Saab * or fall back to examining the EEPROM if necessary. 272041abcc1bSPaul Saab * Note: on some BCM5700 cards, this value appears to be unset. 272141abcc1bSPaul Saab * If that's the case, we have to rely on identifying the NIC 272241abcc1bSPaul Saab * by its PCI subsystem ID, as we do below for the SysKonnect 272341abcc1bSPaul Saab * SK-9D41. 2724a1d52896SBill Paul */ 272541abcc1bSPaul Saab if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG) == BGE_MAGIC_NUMBER) 272641abcc1bSPaul Saab hwcfg = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG); 27275fea260fSMarius Strobl else if ((sc->bge_flags & BGE_FLAG_EADDR) && 27285fea260fSMarius Strobl (sc->bge_asicrev != BGE_ASICREV_BCM5906)) { 2729f6789fbaSPyun YongHyeon if (bge_read_eeprom(sc, (caddr_t)&hwcfg, BGE_EE_HWCFG_OFFSET, 2730f6789fbaSPyun YongHyeon sizeof(hwcfg))) { 2731fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "failed to read EEPROM\n"); 2732f6789fbaSPyun YongHyeon error = ENXIO; 2733f6789fbaSPyun YongHyeon goto fail; 2734f6789fbaSPyun YongHyeon } 273541abcc1bSPaul Saab hwcfg = ntohl(hwcfg); 273641abcc1bSPaul Saab } 273741abcc1bSPaul Saab 273841abcc1bSPaul Saab if ((hwcfg & BGE_HWCFG_MEDIA) == BGE_MEDIA_FIBER) 2739652ae483SGleb Smirnoff sc->bge_flags |= BGE_FLAG_TBI; 2740a1d52896SBill Paul 274195d67482SBill Paul /* The SysKonnect SK-9D41 is a 1000baseSX card. */ 27420c8aa4eaSJung-uk Kim if ((pci_read_config(dev, BGE_PCI_SUBSYS, 4) >> 16) == SK_SUBSYSID_9D41) 2743652ae483SGleb Smirnoff sc->bge_flags |= BGE_FLAG_TBI; 274495d67482SBill Paul 2745652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 27460c8aa4eaSJung-uk Kim ifmedia_init(&sc->bge_ifmedia, IFM_IMASK, bge_ifmedia_upd, 27470c8aa4eaSJung-uk Kim bge_ifmedia_sts); 27480c8aa4eaSJung-uk Kim ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_1000_SX, 0, NULL); 27496098821cSJung-uk Kim ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_1000_SX | IFM_FDX, 27506098821cSJung-uk Kim 0, NULL); 275195d67482SBill Paul ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_AUTO, 0, NULL); 275295d67482SBill Paul ifmedia_set(&sc->bge_ifmedia, IFM_ETHER | IFM_AUTO); 2753da3003f0SBill Paul sc->bge_ifmedia.ifm_media = sc->bge_ifmedia.ifm_cur->ifm_media; 275495d67482SBill Paul } else { 275595d67482SBill Paul /* 27568cb1383cSDoug Ambrisko * Do transceiver setup and tell the firmware the 27578cb1383cSDoug Ambrisko * driver is down so we can try to get access the 27588cb1383cSDoug Ambrisko * probe if ASF is running. Retry a couple of times 27598cb1383cSDoug Ambrisko * if we get a conflict with the ASF firmware accessing 27608cb1383cSDoug Ambrisko * the PHY. 276195d67482SBill Paul */ 27624012d104SMarius Strobl trys = 0; 27638cb1383cSDoug Ambrisko BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 27648cb1383cSDoug Ambrisko again: 27658cb1383cSDoug Ambrisko bge_asf_driver_up(sc); 27668cb1383cSDoug Ambrisko 276795d67482SBill Paul if (mii_phy_probe(dev, &sc->bge_miibus, 276895d67482SBill Paul bge_ifmedia_upd, bge_ifmedia_sts)) { 27698cb1383cSDoug Ambrisko if (trys++ < 4) { 27708cb1383cSDoug Ambrisko device_printf(sc->bge_dev, "Try again\n"); 27714e35d186SJung-uk Kim bge_miibus_writereg(sc->bge_dev, 1, MII_BMCR, 27724e35d186SJung-uk Kim BMCR_RESET); 27738cb1383cSDoug Ambrisko goto again; 27748cb1383cSDoug Ambrisko } 27758cb1383cSDoug Ambrisko 2776fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "MII without any PHY!\n"); 277795d67482SBill Paul error = ENXIO; 277895d67482SBill Paul goto fail; 277995d67482SBill Paul } 27808cb1383cSDoug Ambrisko 27818cb1383cSDoug Ambrisko /* 27828cb1383cSDoug Ambrisko * Now tell the firmware we are going up after probing the PHY 27838cb1383cSDoug Ambrisko */ 27848cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) 27858cb1383cSDoug Ambrisko BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 278695d67482SBill Paul } 278795d67482SBill Paul 278895d67482SBill Paul /* 2789e255b776SJohn Polstra * When using the BCM5701 in PCI-X mode, data corruption has 2790e255b776SJohn Polstra * been observed in the first few bytes of some received packets. 2791e255b776SJohn Polstra * Aligning the packet buffer in memory eliminates the corruption. 2792e255b776SJohn Polstra * Unfortunately, this misaligns the packet payloads. On platforms 2793e255b776SJohn Polstra * which do not support unaligned accesses, we will realign the 2794e255b776SJohn Polstra * payloads by copying the received packets. 2795e255b776SJohn Polstra */ 2796652ae483SGleb Smirnoff if (sc->bge_asicrev == BGE_ASICREV_BCM5701 && 2797652ae483SGleb Smirnoff sc->bge_flags & BGE_FLAG_PCIX) 2798652ae483SGleb Smirnoff sc->bge_flags |= BGE_FLAG_RX_ALIGNBUG; 2799e255b776SJohn Polstra 2800e255b776SJohn Polstra /* 280195d67482SBill Paul * Call MI attach routine. 280295d67482SBill Paul */ 2803fc74a9f9SBrooks Davis ether_ifattach(ifp, eaddr); 2804b74e67fbSGleb Smirnoff callout_init_mtx(&sc->bge_stat_ch, &sc->bge_mtx, 0); 28050f9bd73bSSam Leffler 28060f9bd73bSSam Leffler /* 28070f9bd73bSSam Leffler * Hookup IRQ last. 28080f9bd73bSSam Leffler */ 28094e35d186SJung-uk Kim #if __FreeBSD_version > 700030 28100f9bd73bSSam Leffler error = bus_setup_intr(dev, sc->bge_irq, INTR_TYPE_NET | INTR_MPSAFE, 2811ef544f63SPaolo Pisati NULL, bge_intr, sc, &sc->bge_intrhand); 28124e35d186SJung-uk Kim #else 28134e35d186SJung-uk Kim error = bus_setup_intr(dev, sc->bge_irq, INTR_TYPE_NET | INTR_MPSAFE, 28144e35d186SJung-uk Kim bge_intr, sc, &sc->bge_intrhand); 28154e35d186SJung-uk Kim #endif 28160f9bd73bSSam Leffler 28170f9bd73bSSam Leffler if (error) { 2818fc74a9f9SBrooks Davis bge_detach(dev); 2819fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "couldn't set up irq\n"); 28200f9bd73bSSam Leffler } 282195d67482SBill Paul 28226f8718a3SScott Long bge_add_sysctls(sc); 28236f8718a3SScott Long 282408013fd3SMarius Strobl return (0); 282508013fd3SMarius Strobl 282695d67482SBill Paul fail: 282708013fd3SMarius Strobl bge_release_resources(sc); 282808013fd3SMarius Strobl 282995d67482SBill Paul return (error); 283095d67482SBill Paul } 283195d67482SBill Paul 283295d67482SBill Paul static int 28333f74909aSGleb Smirnoff bge_detach(device_t dev) 283495d67482SBill Paul { 283595d67482SBill Paul struct bge_softc *sc; 283695d67482SBill Paul struct ifnet *ifp; 283795d67482SBill Paul 283895d67482SBill Paul sc = device_get_softc(dev); 2839fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 284095d67482SBill Paul 284175719184SGleb Smirnoff #ifdef DEVICE_POLLING 284275719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 284375719184SGleb Smirnoff ether_poll_deregister(ifp); 284475719184SGleb Smirnoff #endif 284575719184SGleb Smirnoff 28460f9bd73bSSam Leffler BGE_LOCK(sc); 284795d67482SBill Paul bge_stop(sc); 284895d67482SBill Paul bge_reset(sc); 28490f9bd73bSSam Leffler BGE_UNLOCK(sc); 28500f9bd73bSSam Leffler 28515dda8085SOleg Bulyzhin callout_drain(&sc->bge_stat_ch); 28525dda8085SOleg Bulyzhin 28530f9bd73bSSam Leffler ether_ifdetach(ifp); 285495d67482SBill Paul 2855652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 285695d67482SBill Paul ifmedia_removeall(&sc->bge_ifmedia); 285795d67482SBill Paul } else { 285895d67482SBill Paul bus_generic_detach(dev); 285995d67482SBill Paul device_delete_child(dev, sc->bge_miibus); 286095d67482SBill Paul } 286195d67482SBill Paul 286295d67482SBill Paul bge_release_resources(sc); 286395d67482SBill Paul 286495d67482SBill Paul return (0); 286595d67482SBill Paul } 286695d67482SBill Paul 286795d67482SBill Paul static void 28683f74909aSGleb Smirnoff bge_release_resources(struct bge_softc *sc) 286995d67482SBill Paul { 287095d67482SBill Paul device_t dev; 287195d67482SBill Paul 287295d67482SBill Paul dev = sc->bge_dev; 287395d67482SBill Paul 287495d67482SBill Paul if (sc->bge_intrhand != NULL) 287595d67482SBill Paul bus_teardown_intr(dev, sc->bge_irq, sc->bge_intrhand); 287695d67482SBill Paul 287795d67482SBill Paul if (sc->bge_irq != NULL) 2878724bd939SJohn Polstra bus_release_resource(dev, SYS_RES_IRQ, 2879724bd939SJohn Polstra sc->bge_flags & BGE_FLAG_MSI ? 1 : 0, sc->bge_irq); 2880724bd939SJohn Polstra 28810a55a034SJung-uk Kim #if __FreeBSD_version > 602105 2882724bd939SJohn Polstra if (sc->bge_flags & BGE_FLAG_MSI) 2883724bd939SJohn Polstra pci_release_msi(dev); 28844e35d186SJung-uk Kim #endif 288595d67482SBill Paul 288695d67482SBill Paul if (sc->bge_res != NULL) 288795d67482SBill Paul bus_release_resource(dev, SYS_RES_MEMORY, 288895d67482SBill Paul BGE_PCI_BAR0, sc->bge_res); 288995d67482SBill Paul 2890ad61f896SRuslan Ermilov if (sc->bge_ifp != NULL) 2891ad61f896SRuslan Ermilov if_free(sc->bge_ifp); 2892ad61f896SRuslan Ermilov 2893f41ac2beSBill Paul bge_dma_free(sc); 289495d67482SBill Paul 28950f9bd73bSSam Leffler if (mtx_initialized(&sc->bge_mtx)) /* XXX */ 28960f9bd73bSSam Leffler BGE_LOCK_DESTROY(sc); 289795d67482SBill Paul } 289895d67482SBill Paul 28998cb1383cSDoug Ambrisko static int 29003f74909aSGleb Smirnoff bge_reset(struct bge_softc *sc) 290195d67482SBill Paul { 290295d67482SBill Paul device_t dev; 29035fea260fSMarius Strobl uint32_t cachesize, command, pcistate, reset, val; 29046f8718a3SScott Long void (*write_op)(struct bge_softc *, int, int); 29055fea260fSMarius Strobl int i; 290695d67482SBill Paul 290795d67482SBill Paul dev = sc->bge_dev; 290895d67482SBill Paul 290938cc658fSJohn Baldwin if (BGE_IS_575X_PLUS(sc) && !BGE_IS_5714_FAMILY(sc) && 291038cc658fSJohn Baldwin (sc->bge_asicrev != BGE_ASICREV_BCM5906)) { 29116f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_PCIE) 29126f8718a3SScott Long write_op = bge_writemem_direct; 29136f8718a3SScott Long else 29146f8718a3SScott Long write_op = bge_writemem_ind; 29159ba784dbSScott Long } else 29166f8718a3SScott Long write_op = bge_writereg_ind; 29176f8718a3SScott Long 291895d67482SBill Paul /* Save some important PCI state. */ 291995d67482SBill Paul cachesize = pci_read_config(dev, BGE_PCI_CACHESZ, 4); 292095d67482SBill Paul command = pci_read_config(dev, BGE_PCI_CMD, 4); 292195d67482SBill Paul pcistate = pci_read_config(dev, BGE_PCI_PCISTATE, 4); 292295d67482SBill Paul 292395d67482SBill Paul pci_write_config(dev, BGE_PCI_MISC_CTL, 292495d67482SBill Paul BGE_PCIMISCCTL_INDIRECT_ACCESS | BGE_PCIMISCCTL_MASK_PCI_INTR | 2925e907febfSPyun YongHyeon BGE_HIF_SWAP_OPTIONS | BGE_PCIMISCCTL_PCISTATE_RW, 4); 292695d67482SBill Paul 29276f8718a3SScott Long /* Disable fastboot on controllers that support it. */ 29286f8718a3SScott Long if (sc->bge_asicrev == BGE_ASICREV_BCM5752 || 2929a5779553SStanislav Sedov BGE_IS_5755_PLUS(sc)) { 29306f8718a3SScott Long if (bootverbose) 29319ba784dbSScott Long device_printf(sc->bge_dev, "Disabling fastboot\n"); 29326f8718a3SScott Long CSR_WRITE_4(sc, BGE_FASTBOOT_PC, 0x0); 29336f8718a3SScott Long } 29346f8718a3SScott Long 29356f8718a3SScott Long /* 29366f8718a3SScott Long * Write the magic number to SRAM at offset 0xB50. 29376f8718a3SScott Long * When firmware finishes its initialization it will 29386f8718a3SScott Long * write ~BGE_MAGIC_NUMBER to the same location. 29396f8718a3SScott Long */ 29406f8718a3SScott Long bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER); 29416f8718a3SScott Long 29420c8aa4eaSJung-uk Kim reset = BGE_MISCCFG_RESET_CORE_CLOCKS | BGE_32BITTIME_66MHZ; 2943e53d81eeSPaul Saab 2944e53d81eeSPaul Saab /* XXX: Broadcom Linux driver. */ 2945652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_PCIE) { 29460c8aa4eaSJung-uk Kim if (CSR_READ_4(sc, 0x7E2C) == 0x60) /* PCIE 1.0 */ 29470c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, 0x7E2C, 0x20); 2948e53d81eeSPaul Saab if (sc->bge_chipid != BGE_CHIPID_BCM5750_A0) { 2949e53d81eeSPaul Saab /* Prevent PCIE link training during global reset */ 29500c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_MISC_CFG, 1 << 29); 29510c8aa4eaSJung-uk Kim reset |= 1 << 29; 2952e53d81eeSPaul Saab } 2953e53d81eeSPaul Saab } 2954e53d81eeSPaul Saab 295521c9e407SDavid Christensen /* 29566f8718a3SScott Long * Set GPHY Power Down Override to leave GPHY 29576f8718a3SScott Long * powered up in D0 uninitialized. 29586f8718a3SScott Long */ 29595345bad0SScott Long if (BGE_IS_5705_PLUS(sc)) 29606f8718a3SScott Long reset |= 0x04000000; 29616f8718a3SScott Long 296295d67482SBill Paul /* Issue global reset */ 29636f8718a3SScott Long write_op(sc, BGE_MISC_CFG, reset); 296495d67482SBill Paul 296538cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906) { 29665fea260fSMarius Strobl val = CSR_READ_4(sc, BGE_VCPU_STATUS); 296738cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_VCPU_STATUS, 29685fea260fSMarius Strobl val | BGE_VCPU_STATUS_DRV_RESET); 29695fea260fSMarius Strobl val = CSR_READ_4(sc, BGE_VCPU_EXT_CTRL); 297038cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_VCPU_EXT_CTRL, 29715fea260fSMarius Strobl val & ~BGE_VCPU_EXT_CTRL_HALT_CPU); 297238cc658fSJohn Baldwin } 297338cc658fSJohn Baldwin 297495d67482SBill Paul DELAY(1000); 297595d67482SBill Paul 2976e53d81eeSPaul Saab /* XXX: Broadcom Linux driver. */ 2977652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_PCIE) { 2978e53d81eeSPaul Saab if (sc->bge_chipid == BGE_CHIPID_BCM5750_A0) { 2979e53d81eeSPaul Saab DELAY(500000); /* wait for link training to complete */ 29805fea260fSMarius Strobl val = pci_read_config(dev, 0xC4, 4); 29815fea260fSMarius Strobl pci_write_config(dev, 0xC4, val | (1 << 15), 4); 2982e53d81eeSPaul Saab } 29839ba784dbSScott Long /* 29849ba784dbSScott Long * Set PCIE max payload size to 128 bytes and clear error 29859ba784dbSScott Long * status. 29869ba784dbSScott Long */ 29870c8aa4eaSJung-uk Kim pci_write_config(dev, 0xD8, 0xF5000, 4); 2988e53d81eeSPaul Saab } 2989e53d81eeSPaul Saab 29903f74909aSGleb Smirnoff /* Reset some of the PCI state that got zapped by reset. */ 299195d67482SBill Paul pci_write_config(dev, BGE_PCI_MISC_CTL, 299295d67482SBill Paul BGE_PCIMISCCTL_INDIRECT_ACCESS | BGE_PCIMISCCTL_MASK_PCI_INTR | 2993e907febfSPyun YongHyeon BGE_HIF_SWAP_OPTIONS | BGE_PCIMISCCTL_PCISTATE_RW, 4); 299495d67482SBill Paul pci_write_config(dev, BGE_PCI_CACHESZ, cachesize, 4); 299595d67482SBill Paul pci_write_config(dev, BGE_PCI_CMD, command, 4); 29960c8aa4eaSJung-uk Kim write_op(sc, BGE_MISC_CFG, BGE_32BITTIME_66MHZ); 299795d67482SBill Paul 2998bf6ef57aSJohn Polstra /* Re-enable MSI, if neccesary, and enable the memory arbiter. */ 29994c0da0ffSGleb Smirnoff if (BGE_IS_5714_FAMILY(sc)) { 3000bf6ef57aSJohn Polstra /* This chip disables MSI on reset. */ 3001bf6ef57aSJohn Polstra if (sc->bge_flags & BGE_FLAG_MSI) { 3002bf6ef57aSJohn Polstra val = pci_read_config(dev, BGE_PCI_MSI_CTL, 2); 3003bf6ef57aSJohn Polstra pci_write_config(dev, BGE_PCI_MSI_CTL, 3004bf6ef57aSJohn Polstra val | PCIM_MSICTRL_MSI_ENABLE, 2); 3005bf6ef57aSJohn Polstra val = CSR_READ_4(sc, BGE_MSI_MODE); 3006bf6ef57aSJohn Polstra CSR_WRITE_4(sc, BGE_MSI_MODE, 3007bf6ef57aSJohn Polstra val | BGE_MSIMODE_ENABLE); 3008bf6ef57aSJohn Polstra } 30094c0da0ffSGleb Smirnoff val = CSR_READ_4(sc, BGE_MARB_MODE); 30104c0da0ffSGleb Smirnoff CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE | val); 30114c0da0ffSGleb Smirnoff } else 3012a7b0c314SPaul Saab CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE); 3013a7b0c314SPaul Saab 301438cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906) { 301538cc658fSJohn Baldwin for (i = 0; i < BGE_TIMEOUT; i++) { 301638cc658fSJohn Baldwin val = CSR_READ_4(sc, BGE_VCPU_STATUS); 301738cc658fSJohn Baldwin if (val & BGE_VCPU_STATUS_INIT_DONE) 301838cc658fSJohn Baldwin break; 301938cc658fSJohn Baldwin DELAY(100); 302038cc658fSJohn Baldwin } 302138cc658fSJohn Baldwin if (i == BGE_TIMEOUT) { 302238cc658fSJohn Baldwin device_printf(sc->bge_dev, "reset timed out\n"); 302338cc658fSJohn Baldwin return (1); 302438cc658fSJohn Baldwin } 302538cc658fSJohn Baldwin } else { 302695d67482SBill Paul /* 30276f8718a3SScott Long * Poll until we see the 1's complement of the magic number. 302808013fd3SMarius Strobl * This indicates that the firmware initialization is complete. 30295fea260fSMarius Strobl * We expect this to fail if no chip containing the Ethernet 30305fea260fSMarius Strobl * address is fitted though. 303195d67482SBill Paul */ 303295d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 3033d5d23857SJung-uk Kim DELAY(10); 303495d67482SBill Paul val = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM); 303595d67482SBill Paul if (val == ~BGE_MAGIC_NUMBER) 303695d67482SBill Paul break; 303795d67482SBill Paul } 303895d67482SBill Paul 30395fea260fSMarius Strobl if ((sc->bge_flags & BGE_FLAG_EADDR) && i == BGE_TIMEOUT) 30409ba784dbSScott Long device_printf(sc->bge_dev, "firmware handshake timed out, " 30419ba784dbSScott Long "found 0x%08x\n", val); 304238cc658fSJohn Baldwin } 304395d67482SBill Paul 304495d67482SBill Paul /* 304595d67482SBill Paul * XXX Wait for the value of the PCISTATE register to 304695d67482SBill Paul * return to its original pre-reset state. This is a 304795d67482SBill Paul * fairly good indicator of reset completion. If we don't 304895d67482SBill Paul * wait for the reset to fully complete, trying to read 304995d67482SBill Paul * from the device's non-PCI registers may yield garbage 305095d67482SBill Paul * results. 305195d67482SBill Paul */ 305295d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 305395d67482SBill Paul if (pci_read_config(dev, BGE_PCI_PCISTATE, 4) == pcistate) 305495d67482SBill Paul break; 305595d67482SBill Paul DELAY(10); 305695d67482SBill Paul } 305795d67482SBill Paul 30586f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_PCIE) { 30590c8aa4eaSJung-uk Kim reset = bge_readmem_ind(sc, 0x7C00); 30600c8aa4eaSJung-uk Kim bge_writemem_ind(sc, 0x7C00, reset | (1 << 25)); 30616f8718a3SScott Long } 30626f8718a3SScott Long 30633f74909aSGleb Smirnoff /* Fix up byte swapping. */ 3064e907febfSPyun YongHyeon CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS | 306595d67482SBill Paul BGE_MODECTL_BYTESWAP_DATA); 306695d67482SBill Paul 30678cb1383cSDoug Ambrisko /* Tell the ASF firmware we are up */ 30688cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) 30698cb1383cSDoug Ambrisko BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 30708cb1383cSDoug Ambrisko 307195d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, 0); 307295d67482SBill Paul 3073da3003f0SBill Paul /* 3074da3003f0SBill Paul * The 5704 in TBI mode apparently needs some special 3075da3003f0SBill Paul * adjustment to insure the SERDES drive level is set 3076da3003f0SBill Paul * to 1.2V. 3077da3003f0SBill Paul */ 3078652ae483SGleb Smirnoff if (sc->bge_asicrev == BGE_ASICREV_BCM5704 && 3079652ae483SGleb Smirnoff sc->bge_flags & BGE_FLAG_TBI) { 30805fea260fSMarius Strobl val = CSR_READ_4(sc, BGE_SERDES_CFG); 30815fea260fSMarius Strobl val = (val & ~0xFFF) | 0x880; 30825fea260fSMarius Strobl CSR_WRITE_4(sc, BGE_SERDES_CFG, val); 3083da3003f0SBill Paul } 3084da3003f0SBill Paul 3085e53d81eeSPaul Saab /* XXX: Broadcom Linux driver. */ 3086652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_PCIE && 3087652ae483SGleb Smirnoff sc->bge_chipid != BGE_CHIPID_BCM5750_A0) { 30885fea260fSMarius Strobl val = CSR_READ_4(sc, 0x7C00); 30895fea260fSMarius Strobl CSR_WRITE_4(sc, 0x7C00, val | (1 << 25)); 3090e53d81eeSPaul Saab } 309195d67482SBill Paul DELAY(10000); 30928cb1383cSDoug Ambrisko 30938cb1383cSDoug Ambrisko return(0); 309495d67482SBill Paul } 309595d67482SBill Paul 309695d67482SBill Paul /* 309795d67482SBill Paul * Frame reception handling. This is called if there's a frame 309895d67482SBill Paul * on the receive return list. 309995d67482SBill Paul * 310095d67482SBill Paul * Note: we have to be able to handle two possibilities here: 31011be6acb7SGleb Smirnoff * 1) the frame is from the jumbo receive ring 310295d67482SBill Paul * 2) the frame is from the standard receive ring 310395d67482SBill Paul */ 310495d67482SBill Paul 31051abcdbd1SAttilio Rao static int 31063f74909aSGleb Smirnoff bge_rxeof(struct bge_softc *sc) 310795d67482SBill Paul { 310895d67482SBill Paul struct ifnet *ifp; 31091abcdbd1SAttilio Rao int rx_npkts = 0, stdcnt = 0, jumbocnt = 0; 31107f21e273SStanislav Sedov uint16_t rx_prod, rx_cons; 311195d67482SBill Paul 31120f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 31137f21e273SStanislav Sedov rx_cons = sc->bge_rx_saved_considx; 31147f21e273SStanislav Sedov rx_prod = sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx; 31150f9bd73bSSam Leffler 31163f74909aSGleb Smirnoff /* Nothing to do. */ 31177f21e273SStanislav Sedov if (rx_cons == rx_prod) 31181abcdbd1SAttilio Rao return (rx_npkts); 3119cfcb5025SOleg Bulyzhin 3120fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 312195d67482SBill Paul 3122f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag, 3123e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_POSTREAD); 3124f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 3125f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_POSTREAD); 31264c0da0ffSGleb Smirnoff if (BGE_IS_JUMBO_CAPABLE(sc)) 3127f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 31284c0da0ffSGleb Smirnoff sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_POSTREAD); 3129f41ac2beSBill Paul 31307f21e273SStanislav Sedov while (rx_cons != rx_prod) { 313195d67482SBill Paul struct bge_rx_bd *cur_rx; 31323f74909aSGleb Smirnoff uint32_t rxidx; 313395d67482SBill Paul struct mbuf *m = NULL; 31343f74909aSGleb Smirnoff uint16_t vlan_tag = 0; 313595d67482SBill Paul int have_tag = 0; 313695d67482SBill Paul 313775719184SGleb Smirnoff #ifdef DEVICE_POLLING 313875719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 313975719184SGleb Smirnoff if (sc->rxcycles <= 0) 314075719184SGleb Smirnoff break; 314175719184SGleb Smirnoff sc->rxcycles--; 314275719184SGleb Smirnoff } 314375719184SGleb Smirnoff #endif 314475719184SGleb Smirnoff 31457f21e273SStanislav Sedov cur_rx = &sc->bge_ldata.bge_rx_return_ring[rx_cons]; 314695d67482SBill Paul 314795d67482SBill Paul rxidx = cur_rx->bge_idx; 31487f21e273SStanislav Sedov BGE_INC(rx_cons, sc->bge_return_ring_cnt); 314995d67482SBill Paul 3150cb2eacc7SYaroslav Tykhiy if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING && 3151cb2eacc7SYaroslav Tykhiy cur_rx->bge_flags & BGE_RXBDFLAG_VLAN_TAG) { 315295d67482SBill Paul have_tag = 1; 315395d67482SBill Paul vlan_tag = cur_rx->bge_vlan_tag; 315495d67482SBill Paul } 315595d67482SBill Paul 315695d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_JUMBO_RING) { 315795d67482SBill Paul BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT); 3158f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo, 3159f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[rxidx], 3160f41ac2beSBill Paul BUS_DMASYNC_POSTREAD); 3161f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo, 3162f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[rxidx]); 316395d67482SBill Paul m = sc->bge_cdata.bge_rx_jumbo_chain[rxidx]; 316495d67482SBill Paul sc->bge_cdata.bge_rx_jumbo_chain[rxidx] = NULL; 316595d67482SBill Paul jumbocnt++; 316695d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) { 316795d67482SBill Paul ifp->if_ierrors++; 316895d67482SBill Paul bge_newbuf_jumbo(sc, sc->bge_jumbo, m); 316995d67482SBill Paul continue; 317095d67482SBill Paul } 317195d67482SBill Paul if (bge_newbuf_jumbo(sc, 317295d67482SBill Paul sc->bge_jumbo, NULL) == ENOBUFS) { 317395d67482SBill Paul ifp->if_ierrors++; 317495d67482SBill Paul bge_newbuf_jumbo(sc, sc->bge_jumbo, m); 317595d67482SBill Paul continue; 317695d67482SBill Paul } 317795d67482SBill Paul } else { 317895d67482SBill Paul BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT); 3179f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_mtag, 3180f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[rxidx], 3181f41ac2beSBill Paul BUS_DMASYNC_POSTREAD); 3182f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag, 3183f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[rxidx]); 318495d67482SBill Paul m = sc->bge_cdata.bge_rx_std_chain[rxidx]; 318595d67482SBill Paul sc->bge_cdata.bge_rx_std_chain[rxidx] = NULL; 318695d67482SBill Paul stdcnt++; 318795d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) { 318895d67482SBill Paul ifp->if_ierrors++; 318995d67482SBill Paul bge_newbuf_std(sc, sc->bge_std, m); 319095d67482SBill Paul continue; 319195d67482SBill Paul } 319295d67482SBill Paul if (bge_newbuf_std(sc, sc->bge_std, 319395d67482SBill Paul NULL) == ENOBUFS) { 319495d67482SBill Paul ifp->if_ierrors++; 319595d67482SBill Paul bge_newbuf_std(sc, sc->bge_std, m); 319695d67482SBill Paul continue; 319795d67482SBill Paul } 319895d67482SBill Paul } 319995d67482SBill Paul 320095d67482SBill Paul ifp->if_ipackets++; 3201e65bed95SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 3202e255b776SJohn Polstra /* 3203e65bed95SPyun YongHyeon * For architectures with strict alignment we must make sure 3204e65bed95SPyun YongHyeon * the payload is aligned. 3205e255b776SJohn Polstra */ 3206652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) { 3207e255b776SJohn Polstra bcopy(m->m_data, m->m_data + ETHER_ALIGN, 3208e255b776SJohn Polstra cur_rx->bge_len); 3209e255b776SJohn Polstra m->m_data += ETHER_ALIGN; 3210e255b776SJohn Polstra } 3211e255b776SJohn Polstra #endif 3212473851baSPaul Saab m->m_pkthdr.len = m->m_len = cur_rx->bge_len - ETHER_CRC_LEN; 321395d67482SBill Paul m->m_pkthdr.rcvif = ifp; 321495d67482SBill Paul 3215b874fdd4SYaroslav Tykhiy if (ifp->if_capenable & IFCAP_RXCSUM) { 321678178cd1SGleb Smirnoff if (cur_rx->bge_flags & BGE_RXBDFLAG_IP_CSUM) { 321795d67482SBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 32180c8aa4eaSJung-uk Kim if ((cur_rx->bge_ip_csum ^ 0xFFFF) == 0) 32190c8aa4eaSJung-uk Kim m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 322078178cd1SGleb Smirnoff } 3221d375e524SGleb Smirnoff if (cur_rx->bge_flags & BGE_RXBDFLAG_TCP_UDP_CSUM && 3222d375e524SGleb Smirnoff m->m_pkthdr.len >= ETHER_MIN_NOPAD) { 322395d67482SBill Paul m->m_pkthdr.csum_data = 322495d67482SBill Paul cur_rx->bge_tcp_udp_csum; 3225ee7ef91cSOleg Bulyzhin m->m_pkthdr.csum_flags |= 3226ee7ef91cSOleg Bulyzhin CSUM_DATA_VALID | CSUM_PSEUDO_HDR; 322795d67482SBill Paul } 322895d67482SBill Paul } 322995d67482SBill Paul 323095d67482SBill Paul /* 3231673d9191SSam Leffler * If we received a packet with a vlan tag, 3232673d9191SSam Leffler * attach that information to the packet. 323395d67482SBill Paul */ 3234d147662cSGleb Smirnoff if (have_tag) { 32354e35d186SJung-uk Kim #if __FreeBSD_version > 700022 323678ba57b9SAndre Oppermann m->m_pkthdr.ether_vtag = vlan_tag; 323778ba57b9SAndre Oppermann m->m_flags |= M_VLANTAG; 32384e35d186SJung-uk Kim #else 32394e35d186SJung-uk Kim VLAN_INPUT_TAG_NEW(ifp, m, vlan_tag); 32404e35d186SJung-uk Kim if (m == NULL) 32414e35d186SJung-uk Kim continue; 32424e35d186SJung-uk Kim #endif 3243d147662cSGleb Smirnoff } 324495d67482SBill Paul 32450f9bd73bSSam Leffler BGE_UNLOCK(sc); 3246673d9191SSam Leffler (*ifp->if_input)(ifp, m); 32470f9bd73bSSam Leffler BGE_LOCK(sc); 3248d4da719cSAttilio Rao rx_npkts++; 324925e13e68SXin LI 325025e13e68SXin LI if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) 32518cf7d13dSAttilio Rao return (rx_npkts); 325295d67482SBill Paul } 325395d67482SBill Paul 3254e65bed95SPyun YongHyeon if (stdcnt > 0) 3255f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 3256e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREWRITE); 32574c0da0ffSGleb Smirnoff 32584c0da0ffSGleb Smirnoff if (BGE_IS_JUMBO_CAPABLE(sc) && jumbocnt > 0) 3259f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 32604c0da0ffSGleb Smirnoff sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_PREWRITE); 3261f41ac2beSBill Paul 32627f21e273SStanislav Sedov sc->bge_rx_saved_considx = rx_cons; 326338cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_RX_CONS0_LO, sc->bge_rx_saved_considx); 326495d67482SBill Paul if (stdcnt) 326538cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std); 326695d67482SBill Paul if (jumbocnt) 326738cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo); 32686b037352SJung-uk Kim #ifdef notyet 32696b037352SJung-uk Kim /* 32706b037352SJung-uk Kim * This register wraps very quickly under heavy packet drops. 32716b037352SJung-uk Kim * If you need correct statistics, you can enable this check. 32726b037352SJung-uk Kim */ 32736b037352SJung-uk Kim if (BGE_IS_5705_PLUS(sc)) 32746b037352SJung-uk Kim ifp->if_ierrors += CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS); 32756b037352SJung-uk Kim #endif 32761abcdbd1SAttilio Rao return (rx_npkts); 327795d67482SBill Paul } 327895d67482SBill Paul 327995d67482SBill Paul static void 32803f74909aSGleb Smirnoff bge_txeof(struct bge_softc *sc) 328195d67482SBill Paul { 328295d67482SBill Paul struct bge_tx_bd *cur_tx = NULL; 328395d67482SBill Paul struct ifnet *ifp; 328495d67482SBill Paul 32850f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 32860f9bd73bSSam Leffler 32873f74909aSGleb Smirnoff /* Nothing to do. */ 3288cfcb5025SOleg Bulyzhin if (sc->bge_tx_saved_considx == 3289cfcb5025SOleg Bulyzhin sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx) 3290cfcb5025SOleg Bulyzhin return; 3291cfcb5025SOleg Bulyzhin 3292fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 329395d67482SBill Paul 3294e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_tx_ring_tag, 3295e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_ring_map, 3296e65bed95SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 329795d67482SBill Paul /* 329895d67482SBill Paul * Go through our tx ring and free mbufs for those 329995d67482SBill Paul * frames that have been sent. 330095d67482SBill Paul */ 330195d67482SBill Paul while (sc->bge_tx_saved_considx != 3302f41ac2beSBill Paul sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx) { 33033f74909aSGleb Smirnoff uint32_t idx = 0; 330495d67482SBill Paul 330595d67482SBill Paul idx = sc->bge_tx_saved_considx; 3306f41ac2beSBill Paul cur_tx = &sc->bge_ldata.bge_tx_ring[idx]; 330795d67482SBill Paul if (cur_tx->bge_flags & BGE_TXBDFLAG_END) 330895d67482SBill Paul ifp->if_opackets++; 330995d67482SBill Paul if (sc->bge_cdata.bge_tx_chain[idx] != NULL) { 3310e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag, 3311e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_dmamap[idx], 3312e65bed95SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 3313f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag, 3314f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[idx]); 3315e65bed95SPyun YongHyeon m_freem(sc->bge_cdata.bge_tx_chain[idx]); 3316e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_chain[idx] = NULL; 331795d67482SBill Paul } 331895d67482SBill Paul sc->bge_txcnt--; 331995d67482SBill Paul BGE_INC(sc->bge_tx_saved_considx, BGE_TX_RING_CNT); 332095d67482SBill Paul } 332195d67482SBill Paul 332295d67482SBill Paul if (cur_tx != NULL) 332313f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 33245b01e77cSBruce Evans if (sc->bge_txcnt == 0) 33255b01e77cSBruce Evans sc->bge_timer = 0; 332695d67482SBill Paul } 332795d67482SBill Paul 332875719184SGleb Smirnoff #ifdef DEVICE_POLLING 33291abcdbd1SAttilio Rao static int 333075719184SGleb Smirnoff bge_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 333175719184SGleb Smirnoff { 333275719184SGleb Smirnoff struct bge_softc *sc = ifp->if_softc; 3333366454f2SOleg Bulyzhin uint32_t statusword; 33341abcdbd1SAttilio Rao int rx_npkts = 0; 333575719184SGleb Smirnoff 33363f74909aSGleb Smirnoff BGE_LOCK(sc); 33373f74909aSGleb Smirnoff if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 33383f74909aSGleb Smirnoff BGE_UNLOCK(sc); 33391abcdbd1SAttilio Rao return (rx_npkts); 33403f74909aSGleb Smirnoff } 334175719184SGleb Smirnoff 3342dab5cd05SOleg Bulyzhin bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 3343e65bed95SPyun YongHyeon sc->bge_cdata.bge_status_map, BUS_DMASYNC_POSTREAD); 3344dab5cd05SOleg Bulyzhin 33453f74909aSGleb Smirnoff statusword = atomic_readandclear_32( 33463f74909aSGleb Smirnoff &sc->bge_ldata.bge_status_block->bge_status); 3347dab5cd05SOleg Bulyzhin 3348dab5cd05SOleg Bulyzhin bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 3349e65bed95SPyun YongHyeon sc->bge_cdata.bge_status_map, BUS_DMASYNC_PREREAD); 3350366454f2SOleg Bulyzhin 33510c8aa4eaSJung-uk Kim /* Note link event. It will be processed by POLL_AND_CHECK_STATUS. */ 3352366454f2SOleg Bulyzhin if (statusword & BGE_STATFLAG_LINKSTATE_CHANGED) 3353366454f2SOleg Bulyzhin sc->bge_link_evt++; 3354366454f2SOleg Bulyzhin 3355366454f2SOleg Bulyzhin if (cmd == POLL_AND_CHECK_STATUS) 3356366454f2SOleg Bulyzhin if ((sc->bge_asicrev == BGE_ASICREV_BCM5700 && 33574c0da0ffSGleb Smirnoff sc->bge_chipid != BGE_CHIPID_BCM5700_B2) || 3358652ae483SGleb Smirnoff sc->bge_link_evt || (sc->bge_flags & BGE_FLAG_TBI)) 3359366454f2SOleg Bulyzhin bge_link_upd(sc); 3360366454f2SOleg Bulyzhin 3361366454f2SOleg Bulyzhin sc->rxcycles = count; 33621abcdbd1SAttilio Rao rx_npkts = bge_rxeof(sc); 336325e13e68SXin LI if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 336425e13e68SXin LI BGE_UNLOCK(sc); 33658cf7d13dSAttilio Rao return (rx_npkts); 336625e13e68SXin LI } 3367366454f2SOleg Bulyzhin bge_txeof(sc); 3368366454f2SOleg Bulyzhin if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 3369366454f2SOleg Bulyzhin bge_start_locked(ifp); 33703f74909aSGleb Smirnoff 33713f74909aSGleb Smirnoff BGE_UNLOCK(sc); 33721abcdbd1SAttilio Rao return (rx_npkts); 337375719184SGleb Smirnoff } 337475719184SGleb Smirnoff #endif /* DEVICE_POLLING */ 337575719184SGleb Smirnoff 337695d67482SBill Paul static void 33773f74909aSGleb Smirnoff bge_intr(void *xsc) 337895d67482SBill Paul { 337995d67482SBill Paul struct bge_softc *sc; 338095d67482SBill Paul struct ifnet *ifp; 3381dab5cd05SOleg Bulyzhin uint32_t statusword; 338295d67482SBill Paul 338395d67482SBill Paul sc = xsc; 3384f41ac2beSBill Paul 33850f9bd73bSSam Leffler BGE_LOCK(sc); 33860f9bd73bSSam Leffler 3387dab5cd05SOleg Bulyzhin ifp = sc->bge_ifp; 3388dab5cd05SOleg Bulyzhin 338975719184SGleb Smirnoff #ifdef DEVICE_POLLING 339075719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 339175719184SGleb Smirnoff BGE_UNLOCK(sc); 339275719184SGleb Smirnoff return; 339375719184SGleb Smirnoff } 339475719184SGleb Smirnoff #endif 339575719184SGleb Smirnoff 3396f30cbfc6SScott Long /* 3397b848e032SBruce Evans * Ack the interrupt by writing something to BGE_MBX_IRQ0_LO. Don't 3398b848e032SBruce Evans * disable interrupts by writing nonzero like we used to, since with 3399b848e032SBruce Evans * our current organization this just gives complications and 3400b848e032SBruce Evans * pessimizations for re-enabling interrupts. We used to have races 3401b848e032SBruce Evans * instead of the necessary complications. Disabling interrupts 3402b848e032SBruce Evans * would just reduce the chance of a status update while we are 3403b848e032SBruce Evans * running (by switching to the interrupt-mode coalescence 3404b848e032SBruce Evans * parameters), but this chance is already very low so it is more 3405b848e032SBruce Evans * efficient to get another interrupt than prevent it. 3406b848e032SBruce Evans * 3407b848e032SBruce Evans * We do the ack first to ensure another interrupt if there is a 3408b848e032SBruce Evans * status update after the ack. We don't check for the status 3409b848e032SBruce Evans * changing later because it is more efficient to get another 3410b848e032SBruce Evans * interrupt than prevent it, not quite as above (not checking is 3411b848e032SBruce Evans * a smaller optimization than not toggling the interrupt enable, 3412b848e032SBruce Evans * since checking doesn't involve PCI accesses and toggling require 3413b848e032SBruce Evans * the status check). So toggling would probably be a pessimization 3414b848e032SBruce Evans * even with MSI. It would only be needed for using a task queue. 3415b848e032SBruce Evans */ 341638cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_IRQ0_LO, 0); 3417b848e032SBruce Evans 3418b848e032SBruce Evans /* 3419f30cbfc6SScott Long * Do the mandatory PCI flush as well as get the link status. 3420f30cbfc6SScott Long */ 3421f30cbfc6SScott Long statusword = CSR_READ_4(sc, BGE_MAC_STS) & BGE_MACSTAT_LINK_CHANGED; 3422f41ac2beSBill Paul 3423f30cbfc6SScott Long /* Make sure the descriptor ring indexes are coherent. */ 3424f30cbfc6SScott Long bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 3425f30cbfc6SScott Long sc->bge_cdata.bge_status_map, BUS_DMASYNC_POSTREAD); 3426f30cbfc6SScott Long bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 3427f30cbfc6SScott Long sc->bge_cdata.bge_status_map, BUS_DMASYNC_PREREAD); 3428f30cbfc6SScott Long 34291f313773SOleg Bulyzhin if ((sc->bge_asicrev == BGE_ASICREV_BCM5700 && 34304c0da0ffSGleb Smirnoff sc->bge_chipid != BGE_CHIPID_BCM5700_B2) || 3431f30cbfc6SScott Long statusword || sc->bge_link_evt) 3432dab5cd05SOleg Bulyzhin bge_link_upd(sc); 343395d67482SBill Paul 343413f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 34353f74909aSGleb Smirnoff /* Check RX return ring producer/consumer. */ 343695d67482SBill Paul bge_rxeof(sc); 343725e13e68SXin LI } 343895d67482SBill Paul 343925e13e68SXin LI if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 34403f74909aSGleb Smirnoff /* Check TX ring producer/consumer. */ 344195d67482SBill Paul bge_txeof(sc); 344295d67482SBill Paul } 344395d67482SBill Paul 344413f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING && 344513f4c340SRobert Watson !IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 34460f9bd73bSSam Leffler bge_start_locked(ifp); 34470f9bd73bSSam Leffler 34480f9bd73bSSam Leffler BGE_UNLOCK(sc); 344995d67482SBill Paul } 345095d67482SBill Paul 345195d67482SBill Paul static void 34528cb1383cSDoug Ambrisko bge_asf_driver_up(struct bge_softc *sc) 34538cb1383cSDoug Ambrisko { 34548cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) { 34558cb1383cSDoug Ambrisko /* Send ASF heartbeat aprox. every 2s */ 34568cb1383cSDoug Ambrisko if (sc->bge_asf_count) 34578cb1383cSDoug Ambrisko sc->bge_asf_count --; 34588cb1383cSDoug Ambrisko else { 34598cb1383cSDoug Ambrisko sc->bge_asf_count = 5; 34608cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM_FW, 34618cb1383cSDoug Ambrisko BGE_FW_DRV_ALIVE); 34628cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENNCOMM_FW_LEN, 4); 34638cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENNCOMM_FW_DATA, 3); 34648cb1383cSDoug Ambrisko CSR_WRITE_4(sc, BGE_CPU_EVENT, 346539153c5aSJung-uk Kim CSR_READ_4(sc, BGE_CPU_EVENT) | (1 << 14)); 34668cb1383cSDoug Ambrisko } 34678cb1383cSDoug Ambrisko } 34688cb1383cSDoug Ambrisko } 34698cb1383cSDoug Ambrisko 34708cb1383cSDoug Ambrisko static void 3471b74e67fbSGleb Smirnoff bge_tick(void *xsc) 34720f9bd73bSSam Leffler { 3473b74e67fbSGleb Smirnoff struct bge_softc *sc = xsc; 347495d67482SBill Paul struct mii_data *mii = NULL; 347595d67482SBill Paul 34760f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 347795d67482SBill Paul 34785dda8085SOleg Bulyzhin /* Synchronize with possible callout reset/stop. */ 34795dda8085SOleg Bulyzhin if (callout_pending(&sc->bge_stat_ch) || 34805dda8085SOleg Bulyzhin !callout_active(&sc->bge_stat_ch)) 34815dda8085SOleg Bulyzhin return; 34825dda8085SOleg Bulyzhin 34837ee00338SJung-uk Kim if (BGE_IS_5705_PLUS(sc)) 34840434d1b8SBill Paul bge_stats_update_regs(sc); 34850434d1b8SBill Paul else 348695d67482SBill Paul bge_stats_update(sc); 348795d67482SBill Paul 3488652ae483SGleb Smirnoff if ((sc->bge_flags & BGE_FLAG_TBI) == 0) { 348995d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 349082b67c01SOleg Bulyzhin /* 349182b67c01SOleg Bulyzhin * Do not touch PHY if we have link up. This could break 349282b67c01SOleg Bulyzhin * IPMI/ASF mode or produce extra input errors 349382b67c01SOleg Bulyzhin * (extra errors was reported for bcm5701 & bcm5704). 349482b67c01SOleg Bulyzhin */ 349582b67c01SOleg Bulyzhin if (!sc->bge_link) 349695d67482SBill Paul mii_tick(mii); 34977b97099dSOleg Bulyzhin } else { 34987b97099dSOleg Bulyzhin /* 34997b97099dSOleg Bulyzhin * Since in TBI mode auto-polling can't be used we should poll 35007b97099dSOleg Bulyzhin * link status manually. Here we register pending link event 35017b97099dSOleg Bulyzhin * and trigger interrupt. 35027b97099dSOleg Bulyzhin */ 35037b97099dSOleg Bulyzhin #ifdef DEVICE_POLLING 35043f74909aSGleb Smirnoff /* In polling mode we poll link state in bge_poll(). */ 35057b97099dSOleg Bulyzhin if (!(sc->bge_ifp->if_capenable & IFCAP_POLLING)) 35067b97099dSOleg Bulyzhin #endif 35077b97099dSOleg Bulyzhin { 35087b97099dSOleg Bulyzhin sc->bge_link_evt++; 35094f0794ffSBjoern A. Zeeb if (sc->bge_asicrev == BGE_ASICREV_BCM5700 || 35104f0794ffSBjoern A. Zeeb sc->bge_flags & BGE_FLAG_5788) 35117b97099dSOleg Bulyzhin BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_SET); 35124f0794ffSBjoern A. Zeeb else 35134f0794ffSBjoern A. Zeeb BGE_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW); 35147b97099dSOleg Bulyzhin } 3515dab5cd05SOleg Bulyzhin } 351695d67482SBill Paul 35178cb1383cSDoug Ambrisko bge_asf_driver_up(sc); 3518b74e67fbSGleb Smirnoff bge_watchdog(sc); 35198cb1383cSDoug Ambrisko 3520dab5cd05SOleg Bulyzhin callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc); 352195d67482SBill Paul } 352295d67482SBill Paul 352395d67482SBill Paul static void 35243f74909aSGleb Smirnoff bge_stats_update_regs(struct bge_softc *sc) 35250434d1b8SBill Paul { 35263f74909aSGleb Smirnoff struct ifnet *ifp; 35270434d1b8SBill Paul 3528fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 35290434d1b8SBill Paul 35306b037352SJung-uk Kim ifp->if_collisions += CSR_READ_4(sc, BGE_MAC_STATS + 35317e6e2507SJung-uk Kim offsetof(struct bge_mac_stats_regs, etherStatsCollisions)); 35327e6e2507SJung-uk Kim 35336b037352SJung-uk Kim ifp->if_ierrors += CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS); 35340434d1b8SBill Paul } 35350434d1b8SBill Paul 35360434d1b8SBill Paul static void 35373f74909aSGleb Smirnoff bge_stats_update(struct bge_softc *sc) 353895d67482SBill Paul { 353995d67482SBill Paul struct ifnet *ifp; 3540e907febfSPyun YongHyeon bus_size_t stats; 35417e6e2507SJung-uk Kim uint32_t cnt; /* current register value */ 354295d67482SBill Paul 3543fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 354495d67482SBill Paul 3545e907febfSPyun YongHyeon stats = BGE_MEMWIN_START + BGE_STATS_BLOCK; 3546e907febfSPyun YongHyeon 3547e907febfSPyun YongHyeon #define READ_STAT(sc, stats, stat) \ 3548e907febfSPyun YongHyeon CSR_READ_4(sc, stats + offsetof(struct bge_stats, stat)) 354995d67482SBill Paul 35508634dfffSJung-uk Kim cnt = READ_STAT(sc, stats, txstats.etherStatsCollisions.bge_addr_lo); 35516b037352SJung-uk Kim ifp->if_collisions += (uint32_t)(cnt - sc->bge_tx_collisions); 35526fb34dd2SOleg Bulyzhin sc->bge_tx_collisions = cnt; 35536fb34dd2SOleg Bulyzhin 35546fb34dd2SOleg Bulyzhin cnt = READ_STAT(sc, stats, ifInDiscards.bge_addr_lo); 35556b037352SJung-uk Kim ifp->if_ierrors += (uint32_t)(cnt - sc->bge_rx_discards); 35566fb34dd2SOleg Bulyzhin sc->bge_rx_discards = cnt; 35576fb34dd2SOleg Bulyzhin 35586fb34dd2SOleg Bulyzhin cnt = READ_STAT(sc, stats, txstats.ifOutDiscards.bge_addr_lo); 35596b037352SJung-uk Kim ifp->if_oerrors += (uint32_t)(cnt - sc->bge_tx_discards); 35606fb34dd2SOleg Bulyzhin sc->bge_tx_discards = cnt; 356195d67482SBill Paul 3562e907febfSPyun YongHyeon #undef READ_STAT 356395d67482SBill Paul } 356495d67482SBill Paul 356595d67482SBill Paul /* 3566d375e524SGleb Smirnoff * Pad outbound frame to ETHER_MIN_NOPAD for an unusual reason. 3567d375e524SGleb Smirnoff * The bge hardware will pad out Tx runts to ETHER_MIN_NOPAD, 3568d375e524SGleb Smirnoff * but when such padded frames employ the bge IP/TCP checksum offload, 3569d375e524SGleb Smirnoff * the hardware checksum assist gives incorrect results (possibly 3570d375e524SGleb Smirnoff * from incorporating its own padding into the UDP/TCP checksum; who knows). 3571d375e524SGleb Smirnoff * If we pad such runts with zeros, the onboard checksum comes out correct. 3572d375e524SGleb Smirnoff */ 3573d375e524SGleb Smirnoff static __inline int 3574d375e524SGleb Smirnoff bge_cksum_pad(struct mbuf *m) 3575d375e524SGleb Smirnoff { 3576d375e524SGleb Smirnoff int padlen = ETHER_MIN_NOPAD - m->m_pkthdr.len; 3577d375e524SGleb Smirnoff struct mbuf *last; 3578d375e524SGleb Smirnoff 3579d375e524SGleb Smirnoff /* If there's only the packet-header and we can pad there, use it. */ 3580d375e524SGleb Smirnoff if (m->m_pkthdr.len == m->m_len && M_WRITABLE(m) && 3581d375e524SGleb Smirnoff M_TRAILINGSPACE(m) >= padlen) { 3582d375e524SGleb Smirnoff last = m; 3583d375e524SGleb Smirnoff } else { 3584d375e524SGleb Smirnoff /* 3585d375e524SGleb Smirnoff * Walk packet chain to find last mbuf. We will either 3586d375e524SGleb Smirnoff * pad there, or append a new mbuf and pad it. 3587d375e524SGleb Smirnoff */ 3588d375e524SGleb Smirnoff for (last = m; last->m_next != NULL; last = last->m_next); 3589d375e524SGleb Smirnoff if (!(M_WRITABLE(last) && M_TRAILINGSPACE(last) >= padlen)) { 3590d375e524SGleb Smirnoff /* Allocate new empty mbuf, pad it. Compact later. */ 3591d375e524SGleb Smirnoff struct mbuf *n; 3592d375e524SGleb Smirnoff 3593d375e524SGleb Smirnoff MGET(n, M_DONTWAIT, MT_DATA); 3594d375e524SGleb Smirnoff if (n == NULL) 3595d375e524SGleb Smirnoff return (ENOBUFS); 3596d375e524SGleb Smirnoff n->m_len = 0; 3597d375e524SGleb Smirnoff last->m_next = n; 3598d375e524SGleb Smirnoff last = n; 3599d375e524SGleb Smirnoff } 3600d375e524SGleb Smirnoff } 3601d375e524SGleb Smirnoff 3602d375e524SGleb Smirnoff /* Now zero the pad area, to avoid the bge cksum-assist bug. */ 3603d375e524SGleb Smirnoff memset(mtod(last, caddr_t) + last->m_len, 0, padlen); 3604d375e524SGleb Smirnoff last->m_len += padlen; 3605d375e524SGleb Smirnoff m->m_pkthdr.len += padlen; 3606d375e524SGleb Smirnoff 3607d375e524SGleb Smirnoff return (0); 3608d375e524SGleb Smirnoff } 3609d375e524SGleb Smirnoff 3610d375e524SGleb Smirnoff /* 361195d67482SBill Paul * Encapsulate an mbuf chain in the tx ring by coupling the mbuf data 361295d67482SBill Paul * pointers to descriptors. 361395d67482SBill Paul */ 361495d67482SBill Paul static int 3615676ad2c9SGleb Smirnoff bge_encap(struct bge_softc *sc, struct mbuf **m_head, uint32_t *txidx) 361695d67482SBill Paul { 36177e27542aSGleb Smirnoff bus_dma_segment_t segs[BGE_NSEG_NEW]; 3618f41ac2beSBill Paul bus_dmamap_t map; 3619676ad2c9SGleb Smirnoff struct bge_tx_bd *d; 3620676ad2c9SGleb Smirnoff struct mbuf *m = *m_head; 36217e27542aSGleb Smirnoff uint32_t idx = *txidx; 3622676ad2c9SGleb Smirnoff uint16_t csum_flags; 36237e27542aSGleb Smirnoff int nsegs, i, error; 362495d67482SBill Paul 36256909dc43SGleb Smirnoff csum_flags = 0; 36266909dc43SGleb Smirnoff if (m->m_pkthdr.csum_flags) { 36276909dc43SGleb Smirnoff if (m->m_pkthdr.csum_flags & CSUM_IP) 36286909dc43SGleb Smirnoff csum_flags |= BGE_TXBDFLAG_IP_CSUM; 36296909dc43SGleb Smirnoff if (m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP)) { 36306909dc43SGleb Smirnoff csum_flags |= BGE_TXBDFLAG_TCP_UDP_CSUM; 36316909dc43SGleb Smirnoff if (m->m_pkthdr.len < ETHER_MIN_NOPAD && 36326909dc43SGleb Smirnoff (error = bge_cksum_pad(m)) != 0) { 36336909dc43SGleb Smirnoff m_freem(m); 36346909dc43SGleb Smirnoff *m_head = NULL; 36356909dc43SGleb Smirnoff return (error); 36366909dc43SGleb Smirnoff } 36376909dc43SGleb Smirnoff } 36386909dc43SGleb Smirnoff if (m->m_flags & M_LASTFRAG) 36396909dc43SGleb Smirnoff csum_flags |= BGE_TXBDFLAG_IP_FRAG_END; 36406909dc43SGleb Smirnoff else if (m->m_flags & M_FRAG) 36416909dc43SGleb Smirnoff csum_flags |= BGE_TXBDFLAG_IP_FRAG; 36426909dc43SGleb Smirnoff } 36436909dc43SGleb Smirnoff 36447e27542aSGleb Smirnoff map = sc->bge_cdata.bge_tx_dmamap[idx]; 3645676ad2c9SGleb Smirnoff error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_mtag, map, m, segs, 3646676ad2c9SGleb Smirnoff &nsegs, BUS_DMA_NOWAIT); 36477e27542aSGleb Smirnoff if (error == EFBIG) { 36484eee14cbSMarius Strobl m = m_collapse(m, M_DONTWAIT, BGE_NSEG_NEW); 3649676ad2c9SGleb Smirnoff if (m == NULL) { 3650676ad2c9SGleb Smirnoff m_freem(*m_head); 3651676ad2c9SGleb Smirnoff *m_head = NULL; 36527e27542aSGleb Smirnoff return (ENOBUFS); 36537e27542aSGleb Smirnoff } 3654676ad2c9SGleb Smirnoff *m_head = m; 3655676ad2c9SGleb Smirnoff error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_mtag, map, m, 3656676ad2c9SGleb Smirnoff segs, &nsegs, BUS_DMA_NOWAIT); 3657676ad2c9SGleb Smirnoff if (error) { 3658676ad2c9SGleb Smirnoff m_freem(m); 3659676ad2c9SGleb Smirnoff *m_head = NULL; 36607e27542aSGleb Smirnoff return (error); 36617e27542aSGleb Smirnoff } 3662676ad2c9SGleb Smirnoff } else if (error != 0) 3663676ad2c9SGleb Smirnoff return (error); 36647e27542aSGleb Smirnoff 366595d67482SBill Paul /* 366695d67482SBill Paul * Sanity check: avoid coming within 16 descriptors 366795d67482SBill Paul * of the end of the ring. 366895d67482SBill Paul */ 36697e27542aSGleb Smirnoff if (nsegs > (BGE_TX_RING_CNT - sc->bge_txcnt - 16)) { 36707e27542aSGleb Smirnoff bus_dmamap_unload(sc->bge_cdata.bge_mtag, map); 367195d67482SBill Paul return (ENOBUFS); 36727e27542aSGleb Smirnoff } 36737e27542aSGleb Smirnoff 3674e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag, map, BUS_DMASYNC_PREWRITE); 3675e65bed95SPyun YongHyeon 36767e27542aSGleb Smirnoff for (i = 0; ; i++) { 36777e27542aSGleb Smirnoff d = &sc->bge_ldata.bge_tx_ring[idx]; 36787e27542aSGleb Smirnoff d->bge_addr.bge_addr_lo = BGE_ADDR_LO(segs[i].ds_addr); 36797e27542aSGleb Smirnoff d->bge_addr.bge_addr_hi = BGE_ADDR_HI(segs[i].ds_addr); 36807e27542aSGleb Smirnoff d->bge_len = segs[i].ds_len; 36817e27542aSGleb Smirnoff d->bge_flags = csum_flags; 36827e27542aSGleb Smirnoff if (i == nsegs - 1) 36837e27542aSGleb Smirnoff break; 36847e27542aSGleb Smirnoff BGE_INC(idx, BGE_TX_RING_CNT); 36857e27542aSGleb Smirnoff } 36867e27542aSGleb Smirnoff 36877e27542aSGleb Smirnoff /* Mark the last segment as end of packet... */ 36887e27542aSGleb Smirnoff d->bge_flags |= BGE_TXBDFLAG_END; 3689676ad2c9SGleb Smirnoff 36907e27542aSGleb Smirnoff /* ... and put VLAN tag into first segment. */ 36917e27542aSGleb Smirnoff d = &sc->bge_ldata.bge_tx_ring[*txidx]; 36924e35d186SJung-uk Kim #if __FreeBSD_version > 700022 369378ba57b9SAndre Oppermann if (m->m_flags & M_VLANTAG) { 36947e27542aSGleb Smirnoff d->bge_flags |= BGE_TXBDFLAG_VLAN_TAG; 369578ba57b9SAndre Oppermann d->bge_vlan_tag = m->m_pkthdr.ether_vtag; 36967e27542aSGleb Smirnoff } else 36977e27542aSGleb Smirnoff d->bge_vlan_tag = 0; 36984e35d186SJung-uk Kim #else 36994e35d186SJung-uk Kim { 37004e35d186SJung-uk Kim struct m_tag *mtag; 37014e35d186SJung-uk Kim 37024e35d186SJung-uk Kim if ((mtag = VLAN_OUTPUT_TAG(sc->bge_ifp, m)) != NULL) { 37034e35d186SJung-uk Kim d->bge_flags |= BGE_TXBDFLAG_VLAN_TAG; 37044e35d186SJung-uk Kim d->bge_vlan_tag = VLAN_TAG_VALUE(mtag); 37054e35d186SJung-uk Kim } else 37064e35d186SJung-uk Kim d->bge_vlan_tag = 0; 37074e35d186SJung-uk Kim } 37084e35d186SJung-uk Kim #endif 3709f41ac2beSBill Paul 3710f41ac2beSBill Paul /* 3711f41ac2beSBill Paul * Insure that the map for this transmission 3712f41ac2beSBill Paul * is placed at the array index of the last descriptor 3713f41ac2beSBill Paul * in this chain. 3714f41ac2beSBill Paul */ 37157e27542aSGleb Smirnoff sc->bge_cdata.bge_tx_dmamap[*txidx] = sc->bge_cdata.bge_tx_dmamap[idx]; 37167e27542aSGleb Smirnoff sc->bge_cdata.bge_tx_dmamap[idx] = map; 3717676ad2c9SGleb Smirnoff sc->bge_cdata.bge_tx_chain[idx] = m; 37187e27542aSGleb Smirnoff sc->bge_txcnt += nsegs; 371995d67482SBill Paul 37207e27542aSGleb Smirnoff BGE_INC(idx, BGE_TX_RING_CNT); 37217e27542aSGleb Smirnoff *txidx = idx; 372295d67482SBill Paul 372395d67482SBill Paul return (0); 372495d67482SBill Paul } 372595d67482SBill Paul 372695d67482SBill Paul /* 372795d67482SBill Paul * Main transmit routine. To avoid having to do mbuf copies, we put pointers 372895d67482SBill Paul * to the mbuf data regions directly in the transmit descriptors. 372995d67482SBill Paul */ 373095d67482SBill Paul static void 37313f74909aSGleb Smirnoff bge_start_locked(struct ifnet *ifp) 373295d67482SBill Paul { 373395d67482SBill Paul struct bge_softc *sc; 373495d67482SBill Paul struct mbuf *m_head = NULL; 373514bbd30fSGleb Smirnoff uint32_t prodidx; 3736303a718cSDag-Erling Smørgrav int count = 0; 373795d67482SBill Paul 373895d67482SBill Paul sc = ifp->if_softc; 373995d67482SBill Paul 3740dab5cd05SOleg Bulyzhin if (!sc->bge_link || IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 374195d67482SBill Paul return; 374295d67482SBill Paul 374314bbd30fSGleb Smirnoff prodidx = sc->bge_tx_prodidx; 374495d67482SBill Paul 374595d67482SBill Paul while(sc->bge_cdata.bge_tx_chain[prodidx] == NULL) { 37464d665c4dSDag-Erling Smørgrav IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 374795d67482SBill Paul if (m_head == NULL) 374895d67482SBill Paul break; 374995d67482SBill Paul 375095d67482SBill Paul /* 375195d67482SBill Paul * XXX 3752b874fdd4SYaroslav Tykhiy * The code inside the if() block is never reached since we 3753b874fdd4SYaroslav Tykhiy * must mark CSUM_IP_FRAGS in our if_hwassist to start getting 3754b874fdd4SYaroslav Tykhiy * requests to checksum TCP/UDP in a fragmented packet. 3755b874fdd4SYaroslav Tykhiy * 3756b874fdd4SYaroslav Tykhiy * XXX 375795d67482SBill Paul * safety overkill. If this is a fragmented packet chain 375895d67482SBill Paul * with delayed TCP/UDP checksums, then only encapsulate 375995d67482SBill Paul * it if we have enough descriptors to handle the entire 376095d67482SBill Paul * chain at once. 376195d67482SBill Paul * (paranoia -- may not actually be needed) 376295d67482SBill Paul */ 376395d67482SBill Paul if (m_head->m_flags & M_FIRSTFRAG && 376495d67482SBill Paul m_head->m_pkthdr.csum_flags & (CSUM_DELAY_DATA)) { 376595d67482SBill Paul if ((BGE_TX_RING_CNT - sc->bge_txcnt) < 376695d67482SBill Paul m_head->m_pkthdr.csum_data + 16) { 37674d665c4dSDag-Erling Smørgrav IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 376813f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 376995d67482SBill Paul break; 377095d67482SBill Paul } 377195d67482SBill Paul } 377295d67482SBill Paul 377395d67482SBill Paul /* 377495d67482SBill Paul * Pack the data into the transmit ring. If we 377595d67482SBill Paul * don't have room, set the OACTIVE flag and wait 377695d67482SBill Paul * for the NIC to drain the ring. 377795d67482SBill Paul */ 3778676ad2c9SGleb Smirnoff if (bge_encap(sc, &m_head, &prodidx)) { 3779676ad2c9SGleb Smirnoff if (m_head == NULL) 3780676ad2c9SGleb Smirnoff break; 37814d665c4dSDag-Erling Smørgrav IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 378213f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 378395d67482SBill Paul break; 378495d67482SBill Paul } 3785303a718cSDag-Erling Smørgrav ++count; 378695d67482SBill Paul 378795d67482SBill Paul /* 378895d67482SBill Paul * If there's a BPF listener, bounce a copy of this frame 378995d67482SBill Paul * to him. 379095d67482SBill Paul */ 37914e35d186SJung-uk Kim #ifdef ETHER_BPF_MTAP 379245ee6ab3SJung-uk Kim ETHER_BPF_MTAP(ifp, m_head); 37934e35d186SJung-uk Kim #else 37944e35d186SJung-uk Kim BPF_MTAP(ifp, m_head); 37954e35d186SJung-uk Kim #endif 379695d67482SBill Paul } 379795d67482SBill Paul 37983f74909aSGleb Smirnoff if (count == 0) 37993f74909aSGleb Smirnoff /* No packets were dequeued. */ 3800303a718cSDag-Erling Smørgrav return; 3801303a718cSDag-Erling Smørgrav 38023f74909aSGleb Smirnoff /* Transmit. */ 380338cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx); 38043927098fSPaul Saab /* 5700 b2 errata */ 3805e0ced696SPaul Saab if (sc->bge_chiprev == BGE_CHIPREV_5700_BX) 380638cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx); 380795d67482SBill Paul 380814bbd30fSGleb Smirnoff sc->bge_tx_prodidx = prodidx; 380914bbd30fSGleb Smirnoff 381095d67482SBill Paul /* 381195d67482SBill Paul * Set a timeout in case the chip goes out to lunch. 381295d67482SBill Paul */ 3813b74e67fbSGleb Smirnoff sc->bge_timer = 5; 381495d67482SBill Paul } 381595d67482SBill Paul 38160f9bd73bSSam Leffler /* 38170f9bd73bSSam Leffler * Main transmit routine. To avoid having to do mbuf copies, we put pointers 38180f9bd73bSSam Leffler * to the mbuf data regions directly in the transmit descriptors. 38190f9bd73bSSam Leffler */ 382095d67482SBill Paul static void 38213f74909aSGleb Smirnoff bge_start(struct ifnet *ifp) 382295d67482SBill Paul { 38230f9bd73bSSam Leffler struct bge_softc *sc; 38240f9bd73bSSam Leffler 38250f9bd73bSSam Leffler sc = ifp->if_softc; 38260f9bd73bSSam Leffler BGE_LOCK(sc); 38270f9bd73bSSam Leffler bge_start_locked(ifp); 38280f9bd73bSSam Leffler BGE_UNLOCK(sc); 38290f9bd73bSSam Leffler } 38300f9bd73bSSam Leffler 38310f9bd73bSSam Leffler static void 38323f74909aSGleb Smirnoff bge_init_locked(struct bge_softc *sc) 38330f9bd73bSSam Leffler { 383495d67482SBill Paul struct ifnet *ifp; 38353f74909aSGleb Smirnoff uint16_t *m; 383695d67482SBill Paul 38370f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 383895d67482SBill Paul 3839fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 384095d67482SBill Paul 384113f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) 384295d67482SBill Paul return; 384395d67482SBill Paul 384495d67482SBill Paul /* Cancel pending I/O and flush buffers. */ 384595d67482SBill Paul bge_stop(sc); 38468cb1383cSDoug Ambrisko 38478cb1383cSDoug Ambrisko bge_stop_fw(sc); 38488cb1383cSDoug Ambrisko bge_sig_pre_reset(sc, BGE_RESET_START); 384995d67482SBill Paul bge_reset(sc); 38508cb1383cSDoug Ambrisko bge_sig_legacy(sc, BGE_RESET_START); 38518cb1383cSDoug Ambrisko bge_sig_post_reset(sc, BGE_RESET_START); 38528cb1383cSDoug Ambrisko 385395d67482SBill Paul bge_chipinit(sc); 385495d67482SBill Paul 385595d67482SBill Paul /* 385695d67482SBill Paul * Init the various state machines, ring 385795d67482SBill Paul * control blocks and firmware. 385895d67482SBill Paul */ 385995d67482SBill Paul if (bge_blockinit(sc)) { 3860fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "initialization failure\n"); 386195d67482SBill Paul return; 386295d67482SBill Paul } 386395d67482SBill Paul 3864fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 386595d67482SBill Paul 386695d67482SBill Paul /* Specify MTU. */ 386795d67482SBill Paul CSR_WRITE_4(sc, BGE_RX_MTU, ifp->if_mtu + 3868cb2eacc7SYaroslav Tykhiy ETHER_HDR_LEN + ETHER_CRC_LEN + 3869cb2eacc7SYaroslav Tykhiy (ifp->if_capenable & IFCAP_VLAN_MTU ? ETHER_VLAN_ENCAP_LEN : 0)); 387095d67482SBill Paul 387195d67482SBill Paul /* Load our MAC address. */ 38723f74909aSGleb Smirnoff m = (uint16_t *)IF_LLADDR(sc->bge_ifp); 387395d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_ADDR1_LO, htons(m[0])); 387495d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_ADDR1_HI, (htons(m[1]) << 16) | htons(m[2])); 387595d67482SBill Paul 38763e9b1bcaSJung-uk Kim /* Program promiscuous mode. */ 38773e9b1bcaSJung-uk Kim bge_setpromisc(sc); 387895d67482SBill Paul 387995d67482SBill Paul /* Program multicast filter. */ 388095d67482SBill Paul bge_setmulti(sc); 388195d67482SBill Paul 3882cb2eacc7SYaroslav Tykhiy /* Program VLAN tag stripping. */ 3883cb2eacc7SYaroslav Tykhiy bge_setvlan(sc); 3884cb2eacc7SYaroslav Tykhiy 388595d67482SBill Paul /* Init RX ring. */ 388695d67482SBill Paul bge_init_rx_ring_std(sc); 388795d67482SBill Paul 38880434d1b8SBill Paul /* 38890434d1b8SBill Paul * Workaround for a bug in 5705 ASIC rev A0. Poll the NIC's 38900434d1b8SBill Paul * memory to insure that the chip has in fact read the first 38910434d1b8SBill Paul * entry of the ring. 38920434d1b8SBill Paul */ 38930434d1b8SBill Paul if (sc->bge_chipid == BGE_CHIPID_BCM5705_A0) { 38943f74909aSGleb Smirnoff uint32_t v, i; 38950434d1b8SBill Paul for (i = 0; i < 10; i++) { 38960434d1b8SBill Paul DELAY(20); 38970434d1b8SBill Paul v = bge_readmem_ind(sc, BGE_STD_RX_RINGS + 8); 38980434d1b8SBill Paul if (v == (MCLBYTES - ETHER_ALIGN)) 38990434d1b8SBill Paul break; 39000434d1b8SBill Paul } 39010434d1b8SBill Paul if (i == 10) 3902fe806fdaSPyun YongHyeon device_printf (sc->bge_dev, 3903fe806fdaSPyun YongHyeon "5705 A0 chip failed to load RX ring\n"); 39040434d1b8SBill Paul } 39050434d1b8SBill Paul 390695d67482SBill Paul /* Init jumbo RX ring. */ 390795d67482SBill Paul if (ifp->if_mtu > (ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN)) 390895d67482SBill Paul bge_init_rx_ring_jumbo(sc); 390995d67482SBill Paul 39103f74909aSGleb Smirnoff /* Init our RX return ring index. */ 391195d67482SBill Paul sc->bge_rx_saved_considx = 0; 391295d67482SBill Paul 39137e6e2507SJung-uk Kim /* Init our RX/TX stat counters. */ 39147e6e2507SJung-uk Kim sc->bge_rx_discards = sc->bge_tx_discards = sc->bge_tx_collisions = 0; 39157e6e2507SJung-uk Kim 391695d67482SBill Paul /* Init TX ring. */ 391795d67482SBill Paul bge_init_tx_ring(sc); 391895d67482SBill Paul 39193f74909aSGleb Smirnoff /* Turn on transmitter. */ 392095d67482SBill Paul BGE_SETBIT(sc, BGE_TX_MODE, BGE_TXMODE_ENABLE); 392195d67482SBill Paul 39223f74909aSGleb Smirnoff /* Turn on receiver. */ 392395d67482SBill Paul BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE); 392495d67482SBill Paul 392595d67482SBill Paul /* Tell firmware we're alive. */ 392695d67482SBill Paul BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 392795d67482SBill Paul 392875719184SGleb Smirnoff #ifdef DEVICE_POLLING 392975719184SGleb Smirnoff /* Disable interrupts if we are polling. */ 393075719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 393175719184SGleb Smirnoff BGE_SETBIT(sc, BGE_PCI_MISC_CTL, 393275719184SGleb Smirnoff BGE_PCIMISCCTL_MASK_PCI_INTR); 393338cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_IRQ0_LO, 1); 393475719184SGleb Smirnoff } else 393575719184SGleb Smirnoff #endif 393675719184SGleb Smirnoff 393795d67482SBill Paul /* Enable host interrupts. */ 393875719184SGleb Smirnoff { 393995d67482SBill Paul BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_CLEAR_INTA); 394095d67482SBill Paul BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR); 394138cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_IRQ0_LO, 0); 394275719184SGleb Smirnoff } 394395d67482SBill Paul 394467d5e043SOleg Bulyzhin bge_ifmedia_upd_locked(ifp); 394595d67482SBill Paul 394613f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 394713f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 394895d67482SBill Paul 39490f9bd73bSSam Leffler callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc); 39500f9bd73bSSam Leffler } 39510f9bd73bSSam Leffler 39520f9bd73bSSam Leffler static void 39533f74909aSGleb Smirnoff bge_init(void *xsc) 39540f9bd73bSSam Leffler { 39550f9bd73bSSam Leffler struct bge_softc *sc = xsc; 39560f9bd73bSSam Leffler 39570f9bd73bSSam Leffler BGE_LOCK(sc); 39580f9bd73bSSam Leffler bge_init_locked(sc); 39590f9bd73bSSam Leffler BGE_UNLOCK(sc); 396095d67482SBill Paul } 396195d67482SBill Paul 396295d67482SBill Paul /* 396395d67482SBill Paul * Set media options. 396495d67482SBill Paul */ 396595d67482SBill Paul static int 39663f74909aSGleb Smirnoff bge_ifmedia_upd(struct ifnet *ifp) 396795d67482SBill Paul { 396867d5e043SOleg Bulyzhin struct bge_softc *sc = ifp->if_softc; 396967d5e043SOleg Bulyzhin int res; 397067d5e043SOleg Bulyzhin 397167d5e043SOleg Bulyzhin BGE_LOCK(sc); 397267d5e043SOleg Bulyzhin res = bge_ifmedia_upd_locked(ifp); 397367d5e043SOleg Bulyzhin BGE_UNLOCK(sc); 397467d5e043SOleg Bulyzhin 397567d5e043SOleg Bulyzhin return (res); 397667d5e043SOleg Bulyzhin } 397767d5e043SOleg Bulyzhin 397867d5e043SOleg Bulyzhin static int 397967d5e043SOleg Bulyzhin bge_ifmedia_upd_locked(struct ifnet *ifp) 398067d5e043SOleg Bulyzhin { 398167d5e043SOleg Bulyzhin struct bge_softc *sc = ifp->if_softc; 398295d67482SBill Paul struct mii_data *mii; 39834f09c4c7SMarius Strobl struct mii_softc *miisc; 398495d67482SBill Paul struct ifmedia *ifm; 398595d67482SBill Paul 398667d5e043SOleg Bulyzhin BGE_LOCK_ASSERT(sc); 398767d5e043SOleg Bulyzhin 398895d67482SBill Paul ifm = &sc->bge_ifmedia; 398995d67482SBill Paul 399095d67482SBill Paul /* If this is a 1000baseX NIC, enable the TBI port. */ 3991652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 399295d67482SBill Paul if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER) 399395d67482SBill Paul return (EINVAL); 399495d67482SBill Paul switch(IFM_SUBTYPE(ifm->ifm_media)) { 399595d67482SBill Paul case IFM_AUTO: 3996ff50922bSDoug White /* 3997ff50922bSDoug White * The BCM5704 ASIC appears to have a special 3998ff50922bSDoug White * mechanism for programming the autoneg 3999ff50922bSDoug White * advertisement registers in TBI mode. 4000ff50922bSDoug White */ 40010f89fde2SJung-uk Kim if (sc->bge_asicrev == BGE_ASICREV_BCM5704) { 4002ff50922bSDoug White uint32_t sgdig; 40030f89fde2SJung-uk Kim sgdig = CSR_READ_4(sc, BGE_SGDIG_STS); 40040f89fde2SJung-uk Kim if (sgdig & BGE_SGDIGSTS_DONE) { 4005ff50922bSDoug White CSR_WRITE_4(sc, BGE_TX_TBI_AUTONEG, 0); 4006ff50922bSDoug White sgdig = CSR_READ_4(sc, BGE_SGDIG_CFG); 4007ff50922bSDoug White sgdig |= BGE_SGDIGCFG_AUTO | 4008ff50922bSDoug White BGE_SGDIGCFG_PAUSE_CAP | 4009ff50922bSDoug White BGE_SGDIGCFG_ASYM_PAUSE; 4010ff50922bSDoug White CSR_WRITE_4(sc, BGE_SGDIG_CFG, 4011ff50922bSDoug White sgdig | BGE_SGDIGCFG_SEND); 4012ff50922bSDoug White DELAY(5); 4013ff50922bSDoug White CSR_WRITE_4(sc, BGE_SGDIG_CFG, sgdig); 4014ff50922bSDoug White } 40150f89fde2SJung-uk Kim } 401695d67482SBill Paul break; 401795d67482SBill Paul case IFM_1000_SX: 401895d67482SBill Paul if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) { 401995d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, 402095d67482SBill Paul BGE_MACMODE_HALF_DUPLEX); 402195d67482SBill Paul } else { 402295d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, 402395d67482SBill Paul BGE_MACMODE_HALF_DUPLEX); 402495d67482SBill Paul } 402595d67482SBill Paul break; 402695d67482SBill Paul default: 402795d67482SBill Paul return (EINVAL); 402895d67482SBill Paul } 402995d67482SBill Paul return (0); 403095d67482SBill Paul } 403195d67482SBill Paul 40321493e883SOleg Bulyzhin sc->bge_link_evt++; 403395d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 40344f09c4c7SMarius Strobl if (mii->mii_instance) 40354f09c4c7SMarius Strobl LIST_FOREACH(miisc, &mii->mii_phys, mii_list) 403695d67482SBill Paul mii_phy_reset(miisc); 403795d67482SBill Paul mii_mediachg(mii); 403895d67482SBill Paul 4039902827f6SBjoern A. Zeeb /* 4040902827f6SBjoern A. Zeeb * Force an interrupt so that we will call bge_link_upd 4041902827f6SBjoern A. Zeeb * if needed and clear any pending link state attention. 4042902827f6SBjoern A. Zeeb * Without this we are not getting any further interrupts 4043902827f6SBjoern A. Zeeb * for link state changes and thus will not UP the link and 4044902827f6SBjoern A. Zeeb * not be able to send in bge_start_locked. The only 4045902827f6SBjoern A. Zeeb * way to get things working was to receive a packet and 4046902827f6SBjoern A. Zeeb * get an RX intr. 4047902827f6SBjoern A. Zeeb * bge_tick should help for fiber cards and we might not 4048902827f6SBjoern A. Zeeb * need to do this here if BGE_FLAG_TBI is set but as 4049902827f6SBjoern A. Zeeb * we poll for fiber anyway it should not harm. 4050902827f6SBjoern A. Zeeb */ 40514f0794ffSBjoern A. Zeeb if (sc->bge_asicrev == BGE_ASICREV_BCM5700 || 40524f0794ffSBjoern A. Zeeb sc->bge_flags & BGE_FLAG_5788) 4053902827f6SBjoern A. Zeeb BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_SET); 40544f0794ffSBjoern A. Zeeb else 405563ccfe30SBjoern A. Zeeb BGE_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW); 4056902827f6SBjoern A. Zeeb 405795d67482SBill Paul return (0); 405895d67482SBill Paul } 405995d67482SBill Paul 406095d67482SBill Paul /* 406195d67482SBill Paul * Report current media status. 406295d67482SBill Paul */ 406395d67482SBill Paul static void 40643f74909aSGleb Smirnoff bge_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 406595d67482SBill Paul { 406667d5e043SOleg Bulyzhin struct bge_softc *sc = ifp->if_softc; 406795d67482SBill Paul struct mii_data *mii; 406895d67482SBill Paul 406967d5e043SOleg Bulyzhin BGE_LOCK(sc); 407095d67482SBill Paul 4071652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 407295d67482SBill Paul ifmr->ifm_status = IFM_AVALID; 407395d67482SBill Paul ifmr->ifm_active = IFM_ETHER; 407495d67482SBill Paul if (CSR_READ_4(sc, BGE_MAC_STS) & 407595d67482SBill Paul BGE_MACSTAT_TBI_PCS_SYNCHED) 407695d67482SBill Paul ifmr->ifm_status |= IFM_ACTIVE; 40774c0da0ffSGleb Smirnoff else { 40784c0da0ffSGleb Smirnoff ifmr->ifm_active |= IFM_NONE; 407967d5e043SOleg Bulyzhin BGE_UNLOCK(sc); 40804c0da0ffSGleb Smirnoff return; 40814c0da0ffSGleb Smirnoff } 408295d67482SBill Paul ifmr->ifm_active |= IFM_1000_SX; 408395d67482SBill Paul if (CSR_READ_4(sc, BGE_MAC_MODE) & BGE_MACMODE_HALF_DUPLEX) 408495d67482SBill Paul ifmr->ifm_active |= IFM_HDX; 408595d67482SBill Paul else 408695d67482SBill Paul ifmr->ifm_active |= IFM_FDX; 408767d5e043SOleg Bulyzhin BGE_UNLOCK(sc); 408895d67482SBill Paul return; 408995d67482SBill Paul } 409095d67482SBill Paul 409195d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 409295d67482SBill Paul mii_pollstat(mii); 409395d67482SBill Paul ifmr->ifm_active = mii->mii_media_active; 409495d67482SBill Paul ifmr->ifm_status = mii->mii_media_status; 409567d5e043SOleg Bulyzhin 409667d5e043SOleg Bulyzhin BGE_UNLOCK(sc); 409795d67482SBill Paul } 409895d67482SBill Paul 409995d67482SBill Paul static int 41003f74909aSGleb Smirnoff bge_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 410195d67482SBill Paul { 410295d67482SBill Paul struct bge_softc *sc = ifp->if_softc; 410395d67482SBill Paul struct ifreq *ifr = (struct ifreq *) data; 410495d67482SBill Paul struct mii_data *mii; 4105f9004b6dSJung-uk Kim int flags, mask, error = 0; 410695d67482SBill Paul 410795d67482SBill Paul switch (command) { 410895d67482SBill Paul case SIOCSIFMTU: 41094c0da0ffSGleb Smirnoff if (ifr->ifr_mtu < ETHERMIN || 41104c0da0ffSGleb Smirnoff ((BGE_IS_JUMBO_CAPABLE(sc)) && 41114c0da0ffSGleb Smirnoff ifr->ifr_mtu > BGE_JUMBO_MTU) || 41124c0da0ffSGleb Smirnoff ((!BGE_IS_JUMBO_CAPABLE(sc)) && 41134c0da0ffSGleb Smirnoff ifr->ifr_mtu > ETHERMTU)) 411495d67482SBill Paul error = EINVAL; 41154c0da0ffSGleb Smirnoff else if (ifp->if_mtu != ifr->ifr_mtu) { 411695d67482SBill Paul ifp->if_mtu = ifr->ifr_mtu; 411713f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 411895d67482SBill Paul bge_init(sc); 411995d67482SBill Paul } 412095d67482SBill Paul break; 412195d67482SBill Paul case SIOCSIFFLAGS: 41220f9bd73bSSam Leffler BGE_LOCK(sc); 412395d67482SBill Paul if (ifp->if_flags & IFF_UP) { 412495d67482SBill Paul /* 412595d67482SBill Paul * If only the state of the PROMISC flag changed, 412695d67482SBill Paul * then just use the 'set promisc mode' command 412795d67482SBill Paul * instead of reinitializing the entire NIC. Doing 412895d67482SBill Paul * a full re-init means reloading the firmware and 412995d67482SBill Paul * waiting for it to start up, which may take a 4130d183af7fSRuslan Ermilov * second or two. Similarly for ALLMULTI. 413195d67482SBill Paul */ 4132f9004b6dSJung-uk Kim if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 4133f9004b6dSJung-uk Kim flags = ifp->if_flags ^ sc->bge_if_flags; 41343e9b1bcaSJung-uk Kim if (flags & IFF_PROMISC) 41353e9b1bcaSJung-uk Kim bge_setpromisc(sc); 4136f9004b6dSJung-uk Kim if (flags & IFF_ALLMULTI) 4137d183af7fSRuslan Ermilov bge_setmulti(sc); 413895d67482SBill Paul } else 41390f9bd73bSSam Leffler bge_init_locked(sc); 414095d67482SBill Paul } else { 414113f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 414295d67482SBill Paul bge_stop(sc); 414395d67482SBill Paul } 414495d67482SBill Paul } 414595d67482SBill Paul sc->bge_if_flags = ifp->if_flags; 41460f9bd73bSSam Leffler BGE_UNLOCK(sc); 414795d67482SBill Paul error = 0; 414895d67482SBill Paul break; 414995d67482SBill Paul case SIOCADDMULTI: 415095d67482SBill Paul case SIOCDELMULTI: 415113f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 41520f9bd73bSSam Leffler BGE_LOCK(sc); 415395d67482SBill Paul bge_setmulti(sc); 41540f9bd73bSSam Leffler BGE_UNLOCK(sc); 415595d67482SBill Paul error = 0; 415695d67482SBill Paul } 415795d67482SBill Paul break; 415895d67482SBill Paul case SIOCSIFMEDIA: 415995d67482SBill Paul case SIOCGIFMEDIA: 4160652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 416195d67482SBill Paul error = ifmedia_ioctl(ifp, ifr, 416295d67482SBill Paul &sc->bge_ifmedia, command); 416395d67482SBill Paul } else { 416495d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 416595d67482SBill Paul error = ifmedia_ioctl(ifp, ifr, 416695d67482SBill Paul &mii->mii_media, command); 416795d67482SBill Paul } 416895d67482SBill Paul break; 416995d67482SBill Paul case SIOCSIFCAP: 417095d67482SBill Paul mask = ifr->ifr_reqcap ^ ifp->if_capenable; 417175719184SGleb Smirnoff #ifdef DEVICE_POLLING 417275719184SGleb Smirnoff if (mask & IFCAP_POLLING) { 417375719184SGleb Smirnoff if (ifr->ifr_reqcap & IFCAP_POLLING) { 417475719184SGleb Smirnoff error = ether_poll_register(bge_poll, ifp); 417575719184SGleb Smirnoff if (error) 417675719184SGleb Smirnoff return (error); 417775719184SGleb Smirnoff BGE_LOCK(sc); 417875719184SGleb Smirnoff BGE_SETBIT(sc, BGE_PCI_MISC_CTL, 417975719184SGleb Smirnoff BGE_PCIMISCCTL_MASK_PCI_INTR); 418038cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_IRQ0_LO, 1); 418175719184SGleb Smirnoff ifp->if_capenable |= IFCAP_POLLING; 418275719184SGleb Smirnoff BGE_UNLOCK(sc); 418375719184SGleb Smirnoff } else { 418475719184SGleb Smirnoff error = ether_poll_deregister(ifp); 418575719184SGleb Smirnoff /* Enable interrupt even in error case */ 418675719184SGleb Smirnoff BGE_LOCK(sc); 418775719184SGleb Smirnoff BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, 418875719184SGleb Smirnoff BGE_PCIMISCCTL_MASK_PCI_INTR); 418938cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_IRQ0_LO, 0); 419075719184SGleb Smirnoff ifp->if_capenable &= ~IFCAP_POLLING; 419175719184SGleb Smirnoff BGE_UNLOCK(sc); 419275719184SGleb Smirnoff } 419375719184SGleb Smirnoff } 419475719184SGleb Smirnoff #endif 4195d375e524SGleb Smirnoff if (mask & IFCAP_HWCSUM) { 4196d375e524SGleb Smirnoff ifp->if_capenable ^= IFCAP_HWCSUM; 4197d375e524SGleb Smirnoff if (IFCAP_HWCSUM & ifp->if_capenable && 4198d375e524SGleb Smirnoff IFCAP_HWCSUM & ifp->if_capabilities) 4199b874fdd4SYaroslav Tykhiy ifp->if_hwassist = BGE_CSUM_FEATURES; 420095d67482SBill Paul else 4201b874fdd4SYaroslav Tykhiy ifp->if_hwassist = 0; 42024e35d186SJung-uk Kim #ifdef VLAN_CAPABILITIES 4203479b23b7SGleb Smirnoff VLAN_CAPABILITIES(ifp); 42044e35d186SJung-uk Kim #endif 420595d67482SBill Paul } 4206cb2eacc7SYaroslav Tykhiy 4207cb2eacc7SYaroslav Tykhiy if (mask & IFCAP_VLAN_MTU) { 4208cb2eacc7SYaroslav Tykhiy ifp->if_capenable ^= IFCAP_VLAN_MTU; 4209cb2eacc7SYaroslav Tykhiy ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 4210cb2eacc7SYaroslav Tykhiy bge_init(sc); 4211cb2eacc7SYaroslav Tykhiy } 4212cb2eacc7SYaroslav Tykhiy 4213cb2eacc7SYaroslav Tykhiy if (mask & IFCAP_VLAN_HWTAGGING) { 4214cb2eacc7SYaroslav Tykhiy ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 4215cb2eacc7SYaroslav Tykhiy BGE_LOCK(sc); 4216cb2eacc7SYaroslav Tykhiy bge_setvlan(sc); 4217cb2eacc7SYaroslav Tykhiy BGE_UNLOCK(sc); 4218cb2eacc7SYaroslav Tykhiy #ifdef VLAN_CAPABILITIES 4219cb2eacc7SYaroslav Tykhiy VLAN_CAPABILITIES(ifp); 4220cb2eacc7SYaroslav Tykhiy #endif 4221cb2eacc7SYaroslav Tykhiy } 4222cb2eacc7SYaroslav Tykhiy 422395d67482SBill Paul break; 422495d67482SBill Paul default: 4225673d9191SSam Leffler error = ether_ioctl(ifp, command, data); 422695d67482SBill Paul break; 422795d67482SBill Paul } 422895d67482SBill Paul 422995d67482SBill Paul return (error); 423095d67482SBill Paul } 423195d67482SBill Paul 423295d67482SBill Paul static void 4233b74e67fbSGleb Smirnoff bge_watchdog(struct bge_softc *sc) 423495d67482SBill Paul { 4235b74e67fbSGleb Smirnoff struct ifnet *ifp; 423695d67482SBill Paul 4237b74e67fbSGleb Smirnoff BGE_LOCK_ASSERT(sc); 4238b74e67fbSGleb Smirnoff 4239b74e67fbSGleb Smirnoff if (sc->bge_timer == 0 || --sc->bge_timer) 4240b74e67fbSGleb Smirnoff return; 4241b74e67fbSGleb Smirnoff 4242b74e67fbSGleb Smirnoff ifp = sc->bge_ifp; 424395d67482SBill Paul 4244fe806fdaSPyun YongHyeon if_printf(ifp, "watchdog timeout -- resetting\n"); 424595d67482SBill Paul 424613f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 4247426742bfSGleb Smirnoff bge_init_locked(sc); 424895d67482SBill Paul 424995d67482SBill Paul ifp->if_oerrors++; 425095d67482SBill Paul } 425195d67482SBill Paul 425295d67482SBill Paul /* 425395d67482SBill Paul * Stop the adapter and free any mbufs allocated to the 425495d67482SBill Paul * RX and TX lists. 425595d67482SBill Paul */ 425695d67482SBill Paul static void 42573f74909aSGleb Smirnoff bge_stop(struct bge_softc *sc) 425895d67482SBill Paul { 425995d67482SBill Paul struct ifnet *ifp; 426095d67482SBill Paul struct ifmedia_entry *ifm; 426195d67482SBill Paul struct mii_data *mii = NULL; 426295d67482SBill Paul int mtmp, itmp; 426395d67482SBill Paul 42640f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 42650f9bd73bSSam Leffler 4266fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 426795d67482SBill Paul 4268652ae483SGleb Smirnoff if ((sc->bge_flags & BGE_FLAG_TBI) == 0) 426995d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 427095d67482SBill Paul 42710f9bd73bSSam Leffler callout_stop(&sc->bge_stat_ch); 427295d67482SBill Paul 427395d67482SBill Paul /* 42743f74909aSGleb Smirnoff * Disable all of the receiver blocks. 427595d67482SBill Paul */ 427695d67482SBill Paul BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE); 427795d67482SBill Paul BGE_CLRBIT(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE); 427895d67482SBill Paul BGE_CLRBIT(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE); 42797ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 428095d67482SBill Paul BGE_CLRBIT(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE); 428195d67482SBill Paul BGE_CLRBIT(sc, BGE_RDBDI_MODE, BGE_RBDIMODE_ENABLE); 428295d67482SBill Paul BGE_CLRBIT(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE); 428395d67482SBill Paul BGE_CLRBIT(sc, BGE_RBDC_MODE, BGE_RBDCMODE_ENABLE); 428495d67482SBill Paul 428595d67482SBill Paul /* 42863f74909aSGleb Smirnoff * Disable all of the transmit blocks. 428795d67482SBill Paul */ 428895d67482SBill Paul BGE_CLRBIT(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE); 428995d67482SBill Paul BGE_CLRBIT(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE); 429095d67482SBill Paul BGE_CLRBIT(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE); 429195d67482SBill Paul BGE_CLRBIT(sc, BGE_RDMA_MODE, BGE_RDMAMODE_ENABLE); 429295d67482SBill Paul BGE_CLRBIT(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE); 42937ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 429495d67482SBill Paul BGE_CLRBIT(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE); 429595d67482SBill Paul BGE_CLRBIT(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE); 429695d67482SBill Paul 429795d67482SBill Paul /* 429895d67482SBill Paul * Shut down all of the memory managers and related 429995d67482SBill Paul * state machines. 430095d67482SBill Paul */ 430195d67482SBill Paul BGE_CLRBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE); 430295d67482SBill Paul BGE_CLRBIT(sc, BGE_WDMA_MODE, BGE_WDMAMODE_ENABLE); 43037ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 430495d67482SBill Paul BGE_CLRBIT(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE); 43050c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF); 430695d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0); 43077ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 430895d67482SBill Paul BGE_CLRBIT(sc, BGE_BMAN_MODE, BGE_BMANMODE_ENABLE); 430995d67482SBill Paul BGE_CLRBIT(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE); 43100434d1b8SBill Paul } 431195d67482SBill Paul 431295d67482SBill Paul /* Disable host interrupts. */ 431395d67482SBill Paul BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR); 431438cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_IRQ0_LO, 1); 431595d67482SBill Paul 431695d67482SBill Paul /* 431795d67482SBill Paul * Tell firmware we're shutting down. 431895d67482SBill Paul */ 43198cb1383cSDoug Ambrisko 43208cb1383cSDoug Ambrisko bge_stop_fw(sc); 43218cb1383cSDoug Ambrisko bge_sig_pre_reset(sc, BGE_RESET_STOP); 43228cb1383cSDoug Ambrisko bge_reset(sc); 43238cb1383cSDoug Ambrisko bge_sig_legacy(sc, BGE_RESET_STOP); 43248cb1383cSDoug Ambrisko bge_sig_post_reset(sc, BGE_RESET_STOP); 43258cb1383cSDoug Ambrisko 43268cb1383cSDoug Ambrisko /* 43278cb1383cSDoug Ambrisko * Keep the ASF firmware running if up. 43288cb1383cSDoug Ambrisko */ 43298cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) 43308cb1383cSDoug Ambrisko BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 43318cb1383cSDoug Ambrisko else 433295d67482SBill Paul BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 433395d67482SBill Paul 433495d67482SBill Paul /* Free the RX lists. */ 433595d67482SBill Paul bge_free_rx_ring_std(sc); 433695d67482SBill Paul 433795d67482SBill Paul /* Free jumbo RX list. */ 43384c0da0ffSGleb Smirnoff if (BGE_IS_JUMBO_CAPABLE(sc)) 433995d67482SBill Paul bge_free_rx_ring_jumbo(sc); 434095d67482SBill Paul 434195d67482SBill Paul /* Free TX buffers. */ 434295d67482SBill Paul bge_free_tx_ring(sc); 434395d67482SBill Paul 434495d67482SBill Paul /* 434595d67482SBill Paul * Isolate/power down the PHY, but leave the media selection 434695d67482SBill Paul * unchanged so that things will be put back to normal when 434795d67482SBill Paul * we bring the interface back up. 434895d67482SBill Paul */ 4349652ae483SGleb Smirnoff if ((sc->bge_flags & BGE_FLAG_TBI) == 0) { 435095d67482SBill Paul itmp = ifp->if_flags; 435195d67482SBill Paul ifp->if_flags |= IFF_UP; 4352dcc34049SPawel Jakub Dawidek /* 4353dcc34049SPawel Jakub Dawidek * If we are called from bge_detach(), mii is already NULL. 4354dcc34049SPawel Jakub Dawidek */ 4355dcc34049SPawel Jakub Dawidek if (mii != NULL) { 435695d67482SBill Paul ifm = mii->mii_media.ifm_cur; 435795d67482SBill Paul mtmp = ifm->ifm_media; 435895d67482SBill Paul ifm->ifm_media = IFM_ETHER | IFM_NONE; 435995d67482SBill Paul mii_mediachg(mii); 436095d67482SBill Paul ifm->ifm_media = mtmp; 4361dcc34049SPawel Jakub Dawidek } 436295d67482SBill Paul ifp->if_flags = itmp; 436395d67482SBill Paul } 436495d67482SBill Paul 436595d67482SBill Paul sc->bge_tx_saved_considx = BGE_TXCONS_UNSET; 436695d67482SBill Paul 43675dda8085SOleg Bulyzhin /* Clear MAC's link state (PHY may still have link UP). */ 43681493e883SOleg Bulyzhin if (bootverbose && sc->bge_link) 43691493e883SOleg Bulyzhin if_printf(sc->bge_ifp, "link DOWN\n"); 43701493e883SOleg Bulyzhin sc->bge_link = 0; 437195d67482SBill Paul 43721493e883SOleg Bulyzhin ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 437395d67482SBill Paul } 437495d67482SBill Paul 437595d67482SBill Paul /* 437695d67482SBill Paul * Stop all chip I/O so that the kernel's probe routines don't 437795d67482SBill Paul * get confused by errant DMAs when rebooting. 437895d67482SBill Paul */ 4379b6c974e8SWarner Losh static int 43803f74909aSGleb Smirnoff bge_shutdown(device_t dev) 438195d67482SBill Paul { 438295d67482SBill Paul struct bge_softc *sc; 438395d67482SBill Paul 438495d67482SBill Paul sc = device_get_softc(dev); 43850f9bd73bSSam Leffler BGE_LOCK(sc); 438695d67482SBill Paul bge_stop(sc); 438795d67482SBill Paul bge_reset(sc); 43880f9bd73bSSam Leffler BGE_UNLOCK(sc); 4389b6c974e8SWarner Losh 4390b6c974e8SWarner Losh return (0); 439195d67482SBill Paul } 439214afefa3SPawel Jakub Dawidek 439314afefa3SPawel Jakub Dawidek static int 439414afefa3SPawel Jakub Dawidek bge_suspend(device_t dev) 439514afefa3SPawel Jakub Dawidek { 439614afefa3SPawel Jakub Dawidek struct bge_softc *sc; 439714afefa3SPawel Jakub Dawidek 439814afefa3SPawel Jakub Dawidek sc = device_get_softc(dev); 439914afefa3SPawel Jakub Dawidek BGE_LOCK(sc); 440014afefa3SPawel Jakub Dawidek bge_stop(sc); 440114afefa3SPawel Jakub Dawidek BGE_UNLOCK(sc); 440214afefa3SPawel Jakub Dawidek 440314afefa3SPawel Jakub Dawidek return (0); 440414afefa3SPawel Jakub Dawidek } 440514afefa3SPawel Jakub Dawidek 440614afefa3SPawel Jakub Dawidek static int 440714afefa3SPawel Jakub Dawidek bge_resume(device_t dev) 440814afefa3SPawel Jakub Dawidek { 440914afefa3SPawel Jakub Dawidek struct bge_softc *sc; 441014afefa3SPawel Jakub Dawidek struct ifnet *ifp; 441114afefa3SPawel Jakub Dawidek 441214afefa3SPawel Jakub Dawidek sc = device_get_softc(dev); 441314afefa3SPawel Jakub Dawidek BGE_LOCK(sc); 441414afefa3SPawel Jakub Dawidek ifp = sc->bge_ifp; 441514afefa3SPawel Jakub Dawidek if (ifp->if_flags & IFF_UP) { 441614afefa3SPawel Jakub Dawidek bge_init_locked(sc); 441714afefa3SPawel Jakub Dawidek if (ifp->if_drv_flags & IFF_DRV_RUNNING) 441814afefa3SPawel Jakub Dawidek bge_start_locked(ifp); 441914afefa3SPawel Jakub Dawidek } 442014afefa3SPawel Jakub Dawidek BGE_UNLOCK(sc); 442114afefa3SPawel Jakub Dawidek 442214afefa3SPawel Jakub Dawidek return (0); 442314afefa3SPawel Jakub Dawidek } 4424dab5cd05SOleg Bulyzhin 4425dab5cd05SOleg Bulyzhin static void 44263f74909aSGleb Smirnoff bge_link_upd(struct bge_softc *sc) 4427dab5cd05SOleg Bulyzhin { 44281f313773SOleg Bulyzhin struct mii_data *mii; 44291f313773SOleg Bulyzhin uint32_t link, status; 4430dab5cd05SOleg Bulyzhin 4431dab5cd05SOleg Bulyzhin BGE_LOCK_ASSERT(sc); 44321f313773SOleg Bulyzhin 44333f74909aSGleb Smirnoff /* Clear 'pending link event' flag. */ 44347b97099dSOleg Bulyzhin sc->bge_link_evt = 0; 44357b97099dSOleg Bulyzhin 4436dab5cd05SOleg Bulyzhin /* 4437dab5cd05SOleg Bulyzhin * Process link state changes. 4438dab5cd05SOleg Bulyzhin * Grrr. The link status word in the status block does 4439dab5cd05SOleg Bulyzhin * not work correctly on the BCM5700 rev AX and BX chips, 4440dab5cd05SOleg Bulyzhin * according to all available information. Hence, we have 4441dab5cd05SOleg Bulyzhin * to enable MII interrupts in order to properly obtain 4442dab5cd05SOleg Bulyzhin * async link changes. Unfortunately, this also means that 4443dab5cd05SOleg Bulyzhin * we have to read the MAC status register to detect link 4444dab5cd05SOleg Bulyzhin * changes, thereby adding an additional register access to 4445dab5cd05SOleg Bulyzhin * the interrupt handler. 44461f313773SOleg Bulyzhin * 44471f313773SOleg Bulyzhin * XXX: perhaps link state detection procedure used for 44484c0da0ffSGleb Smirnoff * BGE_CHIPID_BCM5700_B2 can be used for others BCM5700 revisions. 4449dab5cd05SOleg Bulyzhin */ 4450dab5cd05SOleg Bulyzhin 44511f313773SOleg Bulyzhin if (sc->bge_asicrev == BGE_ASICREV_BCM5700 && 44524c0da0ffSGleb Smirnoff sc->bge_chipid != BGE_CHIPID_BCM5700_B2) { 4453dab5cd05SOleg Bulyzhin status = CSR_READ_4(sc, BGE_MAC_STS); 4454dab5cd05SOleg Bulyzhin if (status & BGE_MACSTAT_MI_INTERRUPT) { 44551f313773SOleg Bulyzhin mii = device_get_softc(sc->bge_miibus); 44565dda8085SOleg Bulyzhin mii_pollstat(mii); 44571f313773SOleg Bulyzhin if (!sc->bge_link && 44581f313773SOleg Bulyzhin mii->mii_media_status & IFM_ACTIVE && 44591f313773SOleg Bulyzhin IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 44601f313773SOleg Bulyzhin sc->bge_link++; 44611f313773SOleg Bulyzhin if (bootverbose) 44621f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link UP\n"); 44631f313773SOleg Bulyzhin } else if (sc->bge_link && 44641f313773SOleg Bulyzhin (!(mii->mii_media_status & IFM_ACTIVE) || 44651f313773SOleg Bulyzhin IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE)) { 44661f313773SOleg Bulyzhin sc->bge_link = 0; 44671f313773SOleg Bulyzhin if (bootverbose) 44681f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link DOWN\n"); 44691f313773SOleg Bulyzhin } 44701f313773SOleg Bulyzhin 44713f74909aSGleb Smirnoff /* Clear the interrupt. */ 4472dab5cd05SOleg Bulyzhin CSR_WRITE_4(sc, BGE_MAC_EVT_ENB, 4473dab5cd05SOleg Bulyzhin BGE_EVTENB_MI_INTERRUPT); 4474dab5cd05SOleg Bulyzhin bge_miibus_readreg(sc->bge_dev, 1, BRGPHY_MII_ISR); 4475dab5cd05SOleg Bulyzhin bge_miibus_writereg(sc->bge_dev, 1, BRGPHY_MII_IMR, 4476dab5cd05SOleg Bulyzhin BRGPHY_INTRS); 4477dab5cd05SOleg Bulyzhin } 4478dab5cd05SOleg Bulyzhin return; 4479dab5cd05SOleg Bulyzhin } 4480dab5cd05SOleg Bulyzhin 4481652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 44821f313773SOleg Bulyzhin status = CSR_READ_4(sc, BGE_MAC_STS); 44837b97099dSOleg Bulyzhin if (status & BGE_MACSTAT_TBI_PCS_SYNCHED) { 44847b97099dSOleg Bulyzhin if (!sc->bge_link) { 44851f313773SOleg Bulyzhin sc->bge_link++; 44861f313773SOleg Bulyzhin if (sc->bge_asicrev == BGE_ASICREV_BCM5704) 44871f313773SOleg Bulyzhin BGE_CLRBIT(sc, BGE_MAC_MODE, 44881f313773SOleg Bulyzhin BGE_MACMODE_TBI_SEND_CFGS); 44890c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_MAC_STS, 0xFFFFFFFF); 44901f313773SOleg Bulyzhin if (bootverbose) 44911f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link UP\n"); 44923f74909aSGleb Smirnoff if_link_state_change(sc->bge_ifp, 44933f74909aSGleb Smirnoff LINK_STATE_UP); 44947b97099dSOleg Bulyzhin } 44951f313773SOleg Bulyzhin } else if (sc->bge_link) { 4496dab5cd05SOleg Bulyzhin sc->bge_link = 0; 44971f313773SOleg Bulyzhin if (bootverbose) 44981f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link DOWN\n"); 44997b97099dSOleg Bulyzhin if_link_state_change(sc->bge_ifp, LINK_STATE_DOWN); 45001f313773SOleg Bulyzhin } 45011493e883SOleg Bulyzhin } else if (CSR_READ_4(sc, BGE_MI_MODE) & BGE_MIMODE_AUTOPOLL) { 45021f313773SOleg Bulyzhin /* 45030c8aa4eaSJung-uk Kim * Some broken BCM chips have BGE_STATFLAG_LINKSTATE_CHANGED bit 45040c8aa4eaSJung-uk Kim * in status word always set. Workaround this bug by reading 45050c8aa4eaSJung-uk Kim * PHY link status directly. 45061f313773SOleg Bulyzhin */ 45071f313773SOleg Bulyzhin link = (CSR_READ_4(sc, BGE_MI_STS) & BGE_MISTS_LINK) ? 1 : 0; 45081f313773SOleg Bulyzhin 45091f313773SOleg Bulyzhin if (link != sc->bge_link || 45101f313773SOleg Bulyzhin sc->bge_asicrev == BGE_ASICREV_BCM5700) { 45111f313773SOleg Bulyzhin mii = device_get_softc(sc->bge_miibus); 45125dda8085SOleg Bulyzhin mii_pollstat(mii); 45131f313773SOleg Bulyzhin if (!sc->bge_link && 45141f313773SOleg Bulyzhin mii->mii_media_status & IFM_ACTIVE && 45151f313773SOleg Bulyzhin IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 45161f313773SOleg Bulyzhin sc->bge_link++; 45171f313773SOleg Bulyzhin if (bootverbose) 45181f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link UP\n"); 45191f313773SOleg Bulyzhin } else if (sc->bge_link && 45201f313773SOleg Bulyzhin (!(mii->mii_media_status & IFM_ACTIVE) || 45211f313773SOleg Bulyzhin IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE)) { 45221f313773SOleg Bulyzhin sc->bge_link = 0; 45231f313773SOleg Bulyzhin if (bootverbose) 45241f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link DOWN\n"); 45251f313773SOleg Bulyzhin } 45261f313773SOleg Bulyzhin } 45270c8aa4eaSJung-uk Kim } else { 45280c8aa4eaSJung-uk Kim /* 45290c8aa4eaSJung-uk Kim * Discard link events for MII/GMII controllers 45300c8aa4eaSJung-uk Kim * if MI auto-polling is disabled. 45310c8aa4eaSJung-uk Kim */ 4532dab5cd05SOleg Bulyzhin } 4533dab5cd05SOleg Bulyzhin 45343f74909aSGleb Smirnoff /* Clear the attention. */ 4535dab5cd05SOleg Bulyzhin CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED | 4536dab5cd05SOleg Bulyzhin BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE | 4537dab5cd05SOleg Bulyzhin BGE_MACSTAT_LINK_CHANGED); 4538dab5cd05SOleg Bulyzhin } 45396f8718a3SScott Long 4540763757b2SScott Long #define BGE_SYSCTL_STAT(sc, ctx, desc, parent, node, oid) \ 454106e83c7eSScott Long SYSCTL_ADD_PROC(ctx, parent, OID_AUTO, oid, CTLTYPE_UINT|CTLFLAG_RD, \ 4542763757b2SScott Long sc, offsetof(struct bge_stats, node), bge_sysctl_stats, "IU", \ 4543763757b2SScott Long desc) 4544763757b2SScott Long 45456f8718a3SScott Long static void 45466f8718a3SScott Long bge_add_sysctls(struct bge_softc *sc) 45476f8718a3SScott Long { 45486f8718a3SScott Long struct sysctl_ctx_list *ctx; 4549763757b2SScott Long struct sysctl_oid_list *children, *schildren; 4550763757b2SScott Long struct sysctl_oid *tree; 45516f8718a3SScott Long 45526f8718a3SScott Long ctx = device_get_sysctl_ctx(sc->bge_dev); 45536f8718a3SScott Long children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->bge_dev)); 45546f8718a3SScott Long 45556f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG 45566f8718a3SScott Long SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "debug_info", 45576f8718a3SScott Long CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_debug_info, "I", 45586f8718a3SScott Long "Debug Information"); 45596f8718a3SScott Long 45606f8718a3SScott Long SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "reg_read", 45616f8718a3SScott Long CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_reg_read, "I", 45626f8718a3SScott Long "Register Read"); 45636f8718a3SScott Long 45646f8718a3SScott Long SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "mem_read", 45656f8718a3SScott Long CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_mem_read, "I", 45666f8718a3SScott Long "Memory Read"); 45676f8718a3SScott Long 45686f8718a3SScott Long #endif 4569763757b2SScott Long 4570d949071dSJung-uk Kim if (BGE_IS_5705_PLUS(sc)) 4571d949071dSJung-uk Kim return; 4572d949071dSJung-uk Kim 4573763757b2SScott Long tree = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "stats", CTLFLAG_RD, 4574763757b2SScott Long NULL, "BGE Statistics"); 4575763757b2SScott Long schildren = children = SYSCTL_CHILDREN(tree); 4576763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Frames Dropped Due To Filters", 4577763757b2SScott Long children, COSFramesDroppedDueToFilters, 4578763757b2SScott Long "FramesDroppedDueToFilters"); 4579763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Write Queue Full", 4580763757b2SScott Long children, nicDmaWriteQueueFull, "DmaWriteQueueFull"); 4581763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Write High Priority Queue Full", 4582763757b2SScott Long children, nicDmaWriteHighPriQueueFull, "DmaWriteHighPriQueueFull"); 4583763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC No More RX Buffer Descriptors", 4584763757b2SScott Long children, nicNoMoreRxBDs, "NoMoreRxBDs"); 458506e83c7eSScott Long BGE_SYSCTL_STAT(sc, ctx, "Discarded Input Frames", 458606e83c7eSScott Long children, ifInDiscards, "InputDiscards"); 458706e83c7eSScott Long BGE_SYSCTL_STAT(sc, ctx, "Input Errors", 458806e83c7eSScott Long children, ifInErrors, "InputErrors"); 4589763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Recv Threshold Hit", 4590763757b2SScott Long children, nicRecvThresholdHit, "RecvThresholdHit"); 4591763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Read Queue Full", 4592763757b2SScott Long children, nicDmaReadQueueFull, "DmaReadQueueFull"); 4593763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Read High Priority Queue Full", 4594763757b2SScott Long children, nicDmaReadHighPriQueueFull, "DmaReadHighPriQueueFull"); 4595763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Send Data Complete Queue Full", 4596763757b2SScott Long children, nicSendDataCompQueueFull, "SendDataCompQueueFull"); 4597763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Ring Set Send Producer Index", 4598763757b2SScott Long children, nicRingSetSendProdIndex, "RingSetSendProdIndex"); 4599763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Ring Status Update", 4600763757b2SScott Long children, nicRingStatusUpdate, "RingStatusUpdate"); 4601763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Interrupts", 4602763757b2SScott Long children, nicInterrupts, "Interrupts"); 4603763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Avoided Interrupts", 4604763757b2SScott Long children, nicAvoidedInterrupts, "AvoidedInterrupts"); 4605763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Send Threshold Hit", 4606763757b2SScott Long children, nicSendThresholdHit, "SendThresholdHit"); 4607763757b2SScott Long 4608763757b2SScott Long tree = SYSCTL_ADD_NODE(ctx, schildren, OID_AUTO, "rx", CTLFLAG_RD, 4609763757b2SScott Long NULL, "BGE RX Statistics"); 4610763757b2SScott Long children = SYSCTL_CHILDREN(tree); 4611763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Inbound Octets", 4612763757b2SScott Long children, rxstats.ifHCInOctets, "Octets"); 4613763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Fragments", 4614763757b2SScott Long children, rxstats.etherStatsFragments, "Fragments"); 4615763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Inbound Unicast Packets", 4616763757b2SScott Long children, rxstats.ifHCInUcastPkts, "UcastPkts"); 4617763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Inbound Multicast Packets", 4618763757b2SScott Long children, rxstats.ifHCInMulticastPkts, "MulticastPkts"); 4619763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "FCS Errors", 4620763757b2SScott Long children, rxstats.dot3StatsFCSErrors, "FCSErrors"); 4621763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Alignment Errors", 4622763757b2SScott Long children, rxstats.dot3StatsAlignmentErrors, "AlignmentErrors"); 4623763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "XON Pause Frames Received", 4624763757b2SScott Long children, rxstats.xonPauseFramesReceived, "xonPauseFramesReceived"); 4625763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "XOFF Pause Frames Received", 4626763757b2SScott Long children, rxstats.xoffPauseFramesReceived, 4627763757b2SScott Long "xoffPauseFramesReceived"); 4628763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "MAC Control Frames Received", 4629763757b2SScott Long children, rxstats.macControlFramesReceived, 4630763757b2SScott Long "ControlFramesReceived"); 4631763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "XOFF State Entered", 4632763757b2SScott Long children, rxstats.xoffStateEntered, "xoffStateEntered"); 4633763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Frames Too Long", 4634763757b2SScott Long children, rxstats.dot3StatsFramesTooLong, "FramesTooLong"); 4635763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Jabbers", 4636763757b2SScott Long children, rxstats.etherStatsJabbers, "Jabbers"); 4637763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Undersized Packets", 4638763757b2SScott Long children, rxstats.etherStatsUndersizePkts, "UndersizePkts"); 4639763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Inbound Range Length Errors", 464006e83c7eSScott Long children, rxstats.inRangeLengthError, "inRangeLengthError"); 4641763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Range Length Errors", 464206e83c7eSScott Long children, rxstats.outRangeLengthError, "outRangeLengthError"); 4643763757b2SScott Long 4644763757b2SScott Long tree = SYSCTL_ADD_NODE(ctx, schildren, OID_AUTO, "tx", CTLFLAG_RD, 4645763757b2SScott Long NULL, "BGE TX Statistics"); 4646763757b2SScott Long children = SYSCTL_CHILDREN(tree); 4647763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Octets", 4648763757b2SScott Long children, txstats.ifHCOutOctets, "Octets"); 4649763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "TX Collisions", 4650763757b2SScott Long children, txstats.etherStatsCollisions, "Collisions"); 4651763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "XON Sent", 4652763757b2SScott Long children, txstats.outXonSent, "XonSent"); 4653763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "XOFF Sent", 4654763757b2SScott Long children, txstats.outXoffSent, "XoffSent"); 4655763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Flow Control Done", 4656763757b2SScott Long children, txstats.flowControlDone, "flowControlDone"); 4657763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Internal MAC TX errors", 4658763757b2SScott Long children, txstats.dot3StatsInternalMacTransmitErrors, 4659763757b2SScott Long "InternalMacTransmitErrors"); 4660763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Single Collision Frames", 4661763757b2SScott Long children, txstats.dot3StatsSingleCollisionFrames, 4662763757b2SScott Long "SingleCollisionFrames"); 4663763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Multiple Collision Frames", 4664763757b2SScott Long children, txstats.dot3StatsMultipleCollisionFrames, 4665763757b2SScott Long "MultipleCollisionFrames"); 4666763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Deferred Transmissions", 4667763757b2SScott Long children, txstats.dot3StatsDeferredTransmissions, 4668763757b2SScott Long "DeferredTransmissions"); 4669763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Excessive Collisions", 4670763757b2SScott Long children, txstats.dot3StatsExcessiveCollisions, 4671763757b2SScott Long "ExcessiveCollisions"); 4672763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Late Collisions", 467306e83c7eSScott Long children, txstats.dot3StatsLateCollisions, 467406e83c7eSScott Long "LateCollisions"); 4675763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Unicast Packets", 4676763757b2SScott Long children, txstats.ifHCOutUcastPkts, "UcastPkts"); 4677763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Multicast Packets", 4678763757b2SScott Long children, txstats.ifHCOutMulticastPkts, "MulticastPkts"); 4679763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Broadcast Packets", 4680763757b2SScott Long children, txstats.ifHCOutBroadcastPkts, "BroadcastPkts"); 4681763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Carrier Sense Errors", 4682763757b2SScott Long children, txstats.dot3StatsCarrierSenseErrors, 4683763757b2SScott Long "CarrierSenseErrors"); 4684763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Discards", 4685763757b2SScott Long children, txstats.ifOutDiscards, "Discards"); 4686763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Errors", 4687763757b2SScott Long children, txstats.ifOutErrors, "Errors"); 4688763757b2SScott Long } 4689763757b2SScott Long 4690763757b2SScott Long static int 4691763757b2SScott Long bge_sysctl_stats(SYSCTL_HANDLER_ARGS) 4692763757b2SScott Long { 4693763757b2SScott Long struct bge_softc *sc; 469406e83c7eSScott Long uint32_t result; 4695d949071dSJung-uk Kim int offset; 4696763757b2SScott Long 4697763757b2SScott Long sc = (struct bge_softc *)arg1; 4698763757b2SScott Long offset = arg2; 4699d949071dSJung-uk Kim result = CSR_READ_4(sc, BGE_MEMWIN_START + BGE_STATS_BLOCK + offset + 4700d949071dSJung-uk Kim offsetof(bge_hostaddr, bge_addr_lo)); 4701041b706bSDavid Malone return (sysctl_handle_int(oidp, &result, 0, req)); 47026f8718a3SScott Long } 47036f8718a3SScott Long 47046f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG 47056f8718a3SScott Long static int 47066f8718a3SScott Long bge_sysctl_debug_info(SYSCTL_HANDLER_ARGS) 47076f8718a3SScott Long { 47086f8718a3SScott Long struct bge_softc *sc; 47096f8718a3SScott Long uint16_t *sbdata; 47106f8718a3SScott Long int error; 47116f8718a3SScott Long int result; 47126f8718a3SScott Long int i, j; 47136f8718a3SScott Long 47146f8718a3SScott Long result = -1; 47156f8718a3SScott Long error = sysctl_handle_int(oidp, &result, 0, req); 47166f8718a3SScott Long if (error || (req->newptr == NULL)) 47176f8718a3SScott Long return (error); 47186f8718a3SScott Long 47196f8718a3SScott Long if (result == 1) { 47206f8718a3SScott Long sc = (struct bge_softc *)arg1; 47216f8718a3SScott Long 47226f8718a3SScott Long sbdata = (uint16_t *)sc->bge_ldata.bge_status_block; 47236f8718a3SScott Long printf("Status Block:\n"); 47246f8718a3SScott Long for (i = 0x0; i < (BGE_STATUS_BLK_SZ / 4); ) { 47256f8718a3SScott Long printf("%06x:", i); 47266f8718a3SScott Long for (j = 0; j < 8; j++) { 47276f8718a3SScott Long printf(" %04x", sbdata[i]); 47286f8718a3SScott Long i += 4; 47296f8718a3SScott Long } 47306f8718a3SScott Long printf("\n"); 47316f8718a3SScott Long } 47326f8718a3SScott Long 47336f8718a3SScott Long printf("Registers:\n"); 47340c8aa4eaSJung-uk Kim for (i = 0x800; i < 0xA00; ) { 47356f8718a3SScott Long printf("%06x:", i); 47366f8718a3SScott Long for (j = 0; j < 8; j++) { 47376f8718a3SScott Long printf(" %08x", CSR_READ_4(sc, i)); 47386f8718a3SScott Long i += 4; 47396f8718a3SScott Long } 47406f8718a3SScott Long printf("\n"); 47416f8718a3SScott Long } 47426f8718a3SScott Long 47436f8718a3SScott Long printf("Hardware Flags:\n"); 4744a5779553SStanislav Sedov if (BGE_IS_5755_PLUS(sc)) 4745a5779553SStanislav Sedov printf(" - 5755 Plus\n"); 47465345bad0SScott Long if (BGE_IS_575X_PLUS(sc)) 47476f8718a3SScott Long printf(" - 575X Plus\n"); 47485345bad0SScott Long if (BGE_IS_5705_PLUS(sc)) 47496f8718a3SScott Long printf(" - 5705 Plus\n"); 47505345bad0SScott Long if (BGE_IS_5714_FAMILY(sc)) 47515345bad0SScott Long printf(" - 5714 Family\n"); 47525345bad0SScott Long if (BGE_IS_5700_FAMILY(sc)) 47535345bad0SScott Long printf(" - 5700 Family\n"); 47546f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_JUMBO) 47556f8718a3SScott Long printf(" - Supports Jumbo Frames\n"); 47566f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_PCIX) 47576f8718a3SScott Long printf(" - PCI-X Bus\n"); 47586f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_PCIE) 47596f8718a3SScott Long printf(" - PCI Express Bus\n"); 47605ee49a3aSJung-uk Kim if (sc->bge_flags & BGE_FLAG_NO_3LED) 47616f8718a3SScott Long printf(" - No 3 LEDs\n"); 47626f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) 47636f8718a3SScott Long printf(" - RX Alignment Bug\n"); 47646f8718a3SScott Long } 47656f8718a3SScott Long 47666f8718a3SScott Long return (error); 47676f8718a3SScott Long } 47686f8718a3SScott Long 47696f8718a3SScott Long static int 47706f8718a3SScott Long bge_sysctl_reg_read(SYSCTL_HANDLER_ARGS) 47716f8718a3SScott Long { 47726f8718a3SScott Long struct bge_softc *sc; 47736f8718a3SScott Long int error; 47746f8718a3SScott Long uint16_t result; 47756f8718a3SScott Long uint32_t val; 47766f8718a3SScott Long 47776f8718a3SScott Long result = -1; 47786f8718a3SScott Long error = sysctl_handle_int(oidp, &result, 0, req); 47796f8718a3SScott Long if (error || (req->newptr == NULL)) 47806f8718a3SScott Long return (error); 47816f8718a3SScott Long 47826f8718a3SScott Long if (result < 0x8000) { 47836f8718a3SScott Long sc = (struct bge_softc *)arg1; 47846f8718a3SScott Long val = CSR_READ_4(sc, result); 47856f8718a3SScott Long printf("reg 0x%06X = 0x%08X\n", result, val); 47866f8718a3SScott Long } 47876f8718a3SScott Long 47886f8718a3SScott Long return (error); 47896f8718a3SScott Long } 47906f8718a3SScott Long 47916f8718a3SScott Long static int 47926f8718a3SScott Long bge_sysctl_mem_read(SYSCTL_HANDLER_ARGS) 47936f8718a3SScott Long { 47946f8718a3SScott Long struct bge_softc *sc; 47956f8718a3SScott Long int error; 47966f8718a3SScott Long uint16_t result; 47976f8718a3SScott Long uint32_t val; 47986f8718a3SScott Long 47996f8718a3SScott Long result = -1; 48006f8718a3SScott Long error = sysctl_handle_int(oidp, &result, 0, req); 48016f8718a3SScott Long if (error || (req->newptr == NULL)) 48026f8718a3SScott Long return (error); 48036f8718a3SScott Long 48046f8718a3SScott Long if (result < 0x8000) { 48056f8718a3SScott Long sc = (struct bge_softc *)arg1; 48066f8718a3SScott Long val = bge_readmem_ind(sc, result); 48076f8718a3SScott Long printf("mem 0x%06X = 0x%08X\n", result, val); 48086f8718a3SScott Long } 48096f8718a3SScott Long 48106f8718a3SScott Long return (error); 48116f8718a3SScott Long } 48126f8718a3SScott Long #endif 481338cc658fSJohn Baldwin 481438cc658fSJohn Baldwin static int 48155fea260fSMarius Strobl bge_get_eaddr_fw(struct bge_softc *sc, uint8_t ether_addr[]) 48165fea260fSMarius Strobl { 48175fea260fSMarius Strobl 48185fea260fSMarius Strobl if (sc->bge_flags & BGE_FLAG_EADDR) 48195fea260fSMarius Strobl return (1); 48205fea260fSMarius Strobl 48215fea260fSMarius Strobl #ifdef __sparc64__ 48225fea260fSMarius Strobl OF_getetheraddr(sc->bge_dev, ether_addr); 48235fea260fSMarius Strobl return (0); 48245fea260fSMarius Strobl #endif 48255fea260fSMarius Strobl return (1); 48265fea260fSMarius Strobl } 48275fea260fSMarius Strobl 48285fea260fSMarius Strobl static int 482938cc658fSJohn Baldwin bge_get_eaddr_mem(struct bge_softc *sc, uint8_t ether_addr[]) 483038cc658fSJohn Baldwin { 483138cc658fSJohn Baldwin uint32_t mac_addr; 483238cc658fSJohn Baldwin 483338cc658fSJohn Baldwin mac_addr = bge_readmem_ind(sc, 0x0c14); 483438cc658fSJohn Baldwin if ((mac_addr >> 16) == 0x484b) { 483538cc658fSJohn Baldwin ether_addr[0] = (uint8_t)(mac_addr >> 8); 483638cc658fSJohn Baldwin ether_addr[1] = (uint8_t)mac_addr; 483738cc658fSJohn Baldwin mac_addr = bge_readmem_ind(sc, 0x0c18); 483838cc658fSJohn Baldwin ether_addr[2] = (uint8_t)(mac_addr >> 24); 483938cc658fSJohn Baldwin ether_addr[3] = (uint8_t)(mac_addr >> 16); 484038cc658fSJohn Baldwin ether_addr[4] = (uint8_t)(mac_addr >> 8); 484138cc658fSJohn Baldwin ether_addr[5] = (uint8_t)mac_addr; 48425fea260fSMarius Strobl return (0); 484338cc658fSJohn Baldwin } 48445fea260fSMarius Strobl return (1); 484538cc658fSJohn Baldwin } 484638cc658fSJohn Baldwin 484738cc658fSJohn Baldwin static int 484838cc658fSJohn Baldwin bge_get_eaddr_nvram(struct bge_softc *sc, uint8_t ether_addr[]) 484938cc658fSJohn Baldwin { 485038cc658fSJohn Baldwin int mac_offset = BGE_EE_MAC_OFFSET; 485138cc658fSJohn Baldwin 485238cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906) 485338cc658fSJohn Baldwin mac_offset = BGE_EE_MAC_OFFSET_5906; 485438cc658fSJohn Baldwin 48555fea260fSMarius Strobl return (bge_read_nvram(sc, ether_addr, mac_offset + 2, 48565fea260fSMarius Strobl ETHER_ADDR_LEN)); 485738cc658fSJohn Baldwin } 485838cc658fSJohn Baldwin 485938cc658fSJohn Baldwin static int 486038cc658fSJohn Baldwin bge_get_eaddr_eeprom(struct bge_softc *sc, uint8_t ether_addr[]) 486138cc658fSJohn Baldwin { 486238cc658fSJohn Baldwin 48635fea260fSMarius Strobl if (sc->bge_asicrev == BGE_ASICREV_BCM5906) 48645fea260fSMarius Strobl return (1); 48655fea260fSMarius Strobl 48665fea260fSMarius Strobl return (bge_read_eeprom(sc, ether_addr, BGE_EE_MAC_OFFSET + 2, 48675fea260fSMarius Strobl ETHER_ADDR_LEN)); 486838cc658fSJohn Baldwin } 486938cc658fSJohn Baldwin 487038cc658fSJohn Baldwin static int 487138cc658fSJohn Baldwin bge_get_eaddr(struct bge_softc *sc, uint8_t eaddr[]) 487238cc658fSJohn Baldwin { 487338cc658fSJohn Baldwin static const bge_eaddr_fcn_t bge_eaddr_funcs[] = { 487438cc658fSJohn Baldwin /* NOTE: Order is critical */ 48755fea260fSMarius Strobl bge_get_eaddr_fw, 487638cc658fSJohn Baldwin bge_get_eaddr_mem, 487738cc658fSJohn Baldwin bge_get_eaddr_nvram, 487838cc658fSJohn Baldwin bge_get_eaddr_eeprom, 487938cc658fSJohn Baldwin NULL 488038cc658fSJohn Baldwin }; 488138cc658fSJohn Baldwin const bge_eaddr_fcn_t *func; 488238cc658fSJohn Baldwin 488338cc658fSJohn Baldwin for (func = bge_eaddr_funcs; *func != NULL; ++func) { 488438cc658fSJohn Baldwin if ((*func)(sc, eaddr) == 0) 488538cc658fSJohn Baldwin break; 488638cc658fSJohn Baldwin } 488738cc658fSJohn Baldwin return (*func == NULL ? ENXIO : 0); 488838cc658fSJohn Baldwin } 4889