1098ca2bdSWarner Losh /*- 295d67482SBill Paul * Copyright (c) 2001 Wind River Systems 395d67482SBill Paul * Copyright (c) 1997, 1998, 1999, 2001 495d67482SBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 595d67482SBill Paul * 695d67482SBill Paul * Redistribution and use in source and binary forms, with or without 795d67482SBill Paul * modification, are permitted provided that the following conditions 895d67482SBill Paul * are met: 995d67482SBill Paul * 1. Redistributions of source code must retain the above copyright 1095d67482SBill Paul * notice, this list of conditions and the following disclaimer. 1195d67482SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1295d67482SBill Paul * notice, this list of conditions and the following disclaimer in the 1395d67482SBill Paul * documentation and/or other materials provided with the distribution. 1495d67482SBill Paul * 3. All advertising materials mentioning features or use of this software 1595d67482SBill Paul * must display the following acknowledgement: 1695d67482SBill Paul * This product includes software developed by Bill Paul. 1795d67482SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1895d67482SBill Paul * may be used to endorse or promote products derived from this software 1995d67482SBill Paul * without specific prior written permission. 2095d67482SBill Paul * 2195d67482SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2295d67482SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2395d67482SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2495d67482SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2595d67482SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2695d67482SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2795d67482SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2895d67482SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2995d67482SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 3095d67482SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3195d67482SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3295d67482SBill Paul */ 3395d67482SBill Paul 34aad970f1SDavid E. O'Brien #include <sys/cdefs.h> 35aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$"); 36aad970f1SDavid E. O'Brien 3795d67482SBill Paul /* 3895d67482SBill Paul * Broadcom BCM570x family gigabit ethernet driver for FreeBSD. 3995d67482SBill Paul * 4095d67482SBill Paul * The Broadcom BCM5700 is based on technology originally developed by 4195d67482SBill Paul * Alteon Networks as part of the Tigon I and Tigon II gigabit ethernet 4295d67482SBill Paul * MAC chips. The BCM5700, sometimes refered to as the Tigon III, has 4395d67482SBill Paul * two on-board MIPS R4000 CPUs and can have as much as 16MB of external 4495d67482SBill Paul * SSRAM. The BCM5700 supports TCP, UDP and IP checksum offload, jumbo 4595d67482SBill Paul * frames, highly configurable RX filtering, and 16 RX and TX queues 4695d67482SBill Paul * (which, along with RX filter rules, can be used for QOS applications). 4795d67482SBill Paul * Other features, such as TCP segmentation, may be available as part 4895d67482SBill Paul * of value-added firmware updates. Unlike the Tigon I and Tigon II, 4995d67482SBill Paul * firmware images can be stored in hardware and need not be compiled 5095d67482SBill Paul * into the driver. 5195d67482SBill Paul * 5295d67482SBill Paul * The BCM5700 supports the PCI v2.2 and PCI-X v1.0 standards, and will 5395d67482SBill Paul * function in a 32-bit/64-bit 33/66Mhz bus, or a 64-bit/133Mhz bus. 5495d67482SBill Paul * 5595d67482SBill Paul * The BCM5701 is a single-chip solution incorporating both the BCM5700 5698b28ee5SBill Paul * MAC and a BCM5401 10/100/1000 PHY. Unlike the BCM5700, the BCM5701 5795d67482SBill Paul * does not support external SSRAM. 5895d67482SBill Paul * 5995d67482SBill Paul * Broadcom also produces a variation of the BCM5700 under the "Altima" 6095d67482SBill Paul * brand name, which is functionally similar but lacks PCI-X support. 6195d67482SBill Paul * 6295d67482SBill Paul * Without external SSRAM, you can only have at most 4 TX rings, 6395d67482SBill Paul * and the use of the mini RX ring is disabled. This seems to imply 6495d67482SBill Paul * that these features are simply not available on the BCM5701. As a 6595d67482SBill Paul * result, this driver does not implement any support for the mini RX 6695d67482SBill Paul * ring. 6795d67482SBill Paul */ 6895d67482SBill Paul 6975719184SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS 7075719184SGleb Smirnoff #include "opt_device_polling.h" 7175719184SGleb Smirnoff #endif 7275719184SGleb Smirnoff 7395d67482SBill Paul #include <sys/param.h> 74f41ac2beSBill Paul #include <sys/endian.h> 7595d67482SBill Paul #include <sys/systm.h> 7695d67482SBill Paul #include <sys/sockio.h> 7795d67482SBill Paul #include <sys/mbuf.h> 7895d67482SBill Paul #include <sys/malloc.h> 7995d67482SBill Paul #include <sys/kernel.h> 80fe12f24bSPoul-Henning Kamp #include <sys/module.h> 8195d67482SBill Paul #include <sys/socket.h> 82f1a7e6d5SScott Long #include <sys/sysctl.h> 83dfe0df9aSPyun YongHyeon #include <sys/taskqueue.h> 8495d67482SBill Paul 8595d67482SBill Paul #include <net/if.h> 8695d67482SBill Paul #include <net/if_arp.h> 8795d67482SBill Paul #include <net/ethernet.h> 8895d67482SBill Paul #include <net/if_dl.h> 8995d67482SBill Paul #include <net/if_media.h> 9095d67482SBill Paul 9195d67482SBill Paul #include <net/bpf.h> 9295d67482SBill Paul 9395d67482SBill Paul #include <net/if_types.h> 9495d67482SBill Paul #include <net/if_vlan_var.h> 9595d67482SBill Paul 9695d67482SBill Paul #include <netinet/in_systm.h> 9795d67482SBill Paul #include <netinet/in.h> 9895d67482SBill Paul #include <netinet/ip.h> 99ca3f1187SPyun YongHyeon #include <netinet/tcp.h> 10095d67482SBill Paul 10195d67482SBill Paul #include <machine/bus.h> 10295d67482SBill Paul #include <machine/resource.h> 10395d67482SBill Paul #include <sys/bus.h> 10495d67482SBill Paul #include <sys/rman.h> 10595d67482SBill Paul 10695d67482SBill Paul #include <dev/mii/mii.h> 10795d67482SBill Paul #include <dev/mii/miivar.h> 1082d3ce713SDavid E. O'Brien #include "miidevs.h" 10995d67482SBill Paul #include <dev/mii/brgphyreg.h> 11095d67482SBill Paul 11108013fd3SMarius Strobl #ifdef __sparc64__ 11208013fd3SMarius Strobl #include <dev/ofw/ofw_bus.h> 11308013fd3SMarius Strobl #include <dev/ofw/openfirm.h> 11408013fd3SMarius Strobl #include <machine/ofw_machdep.h> 11508013fd3SMarius Strobl #include <machine/ver.h> 11608013fd3SMarius Strobl #endif 11708013fd3SMarius Strobl 1184fbd232cSWarner Losh #include <dev/pci/pcireg.h> 1194fbd232cSWarner Losh #include <dev/pci/pcivar.h> 12095d67482SBill Paul 12195d67482SBill Paul #include <dev/bge/if_bgereg.h> 12295d67482SBill Paul 12335f945cdSPyun YongHyeon #define BGE_CSUM_FEATURES (CSUM_IP | CSUM_TCP) 124d375e524SGleb Smirnoff #define ETHER_MIN_NOPAD (ETHER_MIN_LEN - ETHER_CRC_LEN) /* i.e., 60 */ 12595d67482SBill Paul 126f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, pci, 1, 1, 1); 127f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, ether, 1, 1, 1); 12895d67482SBill Paul MODULE_DEPEND(bge, miibus, 1, 1, 1); 12995d67482SBill Paul 1307b279558SWarner Losh /* "device miibus" required. See GENERIC if you get errors here. */ 13195d67482SBill Paul #include "miibus_if.h" 13295d67482SBill Paul 13395d67482SBill Paul /* 13495d67482SBill Paul * Various supported device vendors/types and their names. Note: the 13595d67482SBill Paul * spec seems to indicate that the hardware still has Alteon's vendor 13695d67482SBill Paul * ID burned into it, though it will always be overriden by the vendor 13795d67482SBill Paul * ID in the EEPROM. Just to be safe, we cover all possibilities. 13895d67482SBill Paul */ 139852c67f9SMarius Strobl static const struct bge_type { 1404c0da0ffSGleb Smirnoff uint16_t bge_vid; 1414c0da0ffSGleb Smirnoff uint16_t bge_did; 1424c0da0ffSGleb Smirnoff } bge_devs[] = { 1434c0da0ffSGleb Smirnoff { ALTEON_VENDORID, ALTEON_DEVICEID_BCM5700 }, 1444c0da0ffSGleb Smirnoff { ALTEON_VENDORID, ALTEON_DEVICEID_BCM5701 }, 14595d67482SBill Paul 1464c0da0ffSGleb Smirnoff { ALTIMA_VENDORID, ALTIMA_DEVICE_AC1000 }, 1474c0da0ffSGleb Smirnoff { ALTIMA_VENDORID, ALTIMA_DEVICE_AC1002 }, 1484c0da0ffSGleb Smirnoff { ALTIMA_VENDORID, ALTIMA_DEVICE_AC9100 }, 1494c0da0ffSGleb Smirnoff 1504c0da0ffSGleb Smirnoff { APPLE_VENDORID, APPLE_DEVICE_BCM5701 }, 1514c0da0ffSGleb Smirnoff 1524c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5700 }, 1534c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5701 }, 1544c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5702 }, 1554c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5702_ALT }, 1564c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5702X }, 1574c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5703 }, 1584c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5703_ALT }, 1594c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5703X }, 1604c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5704C }, 1614c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5704S }, 1624c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5704S_ALT }, 1634c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705 }, 1644c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705F }, 1654c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705K }, 1664c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705M }, 1674c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705M_ALT }, 1684c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5714C }, 1694c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5714S }, 1704c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5715 }, 1714c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5715S }, 1724c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5720 }, 1734c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5721 }, 174effef978SRemko Lodder { BCOM_VENDORID, BCOM_DEVICEID_BCM5722 }, 175a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5723 }, 1764c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5750 }, 1774c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5750M }, 1784c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5751 }, 1794c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5751F }, 1804c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5751M }, 1814c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5752 }, 1824c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5752M }, 1834c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5753 }, 1844c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5753F }, 1854c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5753M }, 1869e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5754 }, 1879e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5754M }, 1889e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5755 }, 1899e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5755M }, 190f7d1b2ebSXin LI { BCOM_VENDORID, BCOM_DEVICEID_BCM5756 }, 191a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5761 }, 192a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5761E }, 193a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5761S }, 194a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5761SE }, 195a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5764 }, 1964c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5780 }, 1974c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5780S }, 1984c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5781 }, 1994c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5782 }, 200a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5784 }, 201a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5785F }, 202a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5785G }, 2039e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5786 }, 2049e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5787 }, 205a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM5787F }, 2069e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5787M }, 2074c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5788 }, 2084c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5789 }, 2094c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5901 }, 2104c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5901A2 }, 2114c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5903M }, 21238cc658fSJohn Baldwin { BCOM_VENDORID, BCOM_DEVICEID_BCM5906 }, 21338cc658fSJohn Baldwin { BCOM_VENDORID, BCOM_DEVICEID_BCM5906M }, 214a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM57760 }, 215a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM57780 }, 216a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM57788 }, 217a5779553SStanislav Sedov { BCOM_VENDORID, BCOM_DEVICEID_BCM57790 }, 2184c0da0ffSGleb Smirnoff 2194c0da0ffSGleb Smirnoff { SK_VENDORID, SK_DEVICEID_ALTIMA }, 2204c0da0ffSGleb Smirnoff 2214c0da0ffSGleb Smirnoff { TC_VENDORID, TC_DEVICEID_3C996 }, 2224c0da0ffSGleb Smirnoff 223a5779553SStanislav Sedov { FJTSU_VENDORID, FJTSU_DEVICEID_PW008GE4 }, 224a5779553SStanislav Sedov { FJTSU_VENDORID, FJTSU_DEVICEID_PW008GE5 }, 225a5779553SStanislav Sedov { FJTSU_VENDORID, FJTSU_DEVICEID_PP250450 }, 226a5779553SStanislav Sedov 2274c0da0ffSGleb Smirnoff { 0, 0 } 22895d67482SBill Paul }; 22995d67482SBill Paul 2304c0da0ffSGleb Smirnoff static const struct bge_vendor { 2314c0da0ffSGleb Smirnoff uint16_t v_id; 2324c0da0ffSGleb Smirnoff const char *v_name; 2334c0da0ffSGleb Smirnoff } bge_vendors[] = { 2344c0da0ffSGleb Smirnoff { ALTEON_VENDORID, "Alteon" }, 2354c0da0ffSGleb Smirnoff { ALTIMA_VENDORID, "Altima" }, 2364c0da0ffSGleb Smirnoff { APPLE_VENDORID, "Apple" }, 2374c0da0ffSGleb Smirnoff { BCOM_VENDORID, "Broadcom" }, 2384c0da0ffSGleb Smirnoff { SK_VENDORID, "SysKonnect" }, 2394c0da0ffSGleb Smirnoff { TC_VENDORID, "3Com" }, 240a5779553SStanislav Sedov { FJTSU_VENDORID, "Fujitsu" }, 2414c0da0ffSGleb Smirnoff 2424c0da0ffSGleb Smirnoff { 0, NULL } 2434c0da0ffSGleb Smirnoff }; 2444c0da0ffSGleb Smirnoff 2454c0da0ffSGleb Smirnoff static const struct bge_revision { 2464c0da0ffSGleb Smirnoff uint32_t br_chipid; 2474c0da0ffSGleb Smirnoff const char *br_name; 2484c0da0ffSGleb Smirnoff } bge_revisions[] = { 2494c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_A0, "BCM5700 A0" }, 2504c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_A1, "BCM5700 A1" }, 2514c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_B0, "BCM5700 B0" }, 2524c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_B1, "BCM5700 B1" }, 2534c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_B2, "BCM5700 B2" }, 2544c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_B3, "BCM5700 B3" }, 2554c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_ALTIMA, "BCM5700 Altima" }, 2564c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_C0, "BCM5700 C0" }, 2574c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5701_A0, "BCM5701 A0" }, 2584c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5701_B0, "BCM5701 B0" }, 2594c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5701_B2, "BCM5701 B2" }, 2604c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5701_B5, "BCM5701 B5" }, 2614c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5703_A0, "BCM5703 A0" }, 2624c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5703_A1, "BCM5703 A1" }, 2634c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5703_A2, "BCM5703 A2" }, 2644c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5703_A3, "BCM5703 A3" }, 2659e86676bSGleb Smirnoff { BGE_CHIPID_BCM5703_B0, "BCM5703 B0" }, 2664c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_A0, "BCM5704 A0" }, 2674c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_A1, "BCM5704 A1" }, 2684c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_A2, "BCM5704 A2" }, 2694c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_A3, "BCM5704 A3" }, 2704c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_B0, "BCM5704 B0" }, 2714c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5705_A0, "BCM5705 A0" }, 2724c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5705_A1, "BCM5705 A1" }, 2734c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5705_A2, "BCM5705 A2" }, 2744c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5705_A3, "BCM5705 A3" }, 2754c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_A0, "BCM5750 A0" }, 2764c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_A1, "BCM5750 A1" }, 2774c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_A3, "BCM5750 A3" }, 2784c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_B0, "BCM5750 B0" }, 2794c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_B1, "BCM5750 B1" }, 2804c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_C0, "BCM5750 C0" }, 2814c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_C1, "BCM5750 C1" }, 28242787b76SGleb Smirnoff { BGE_CHIPID_BCM5750_C2, "BCM5750 C2" }, 2834c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5714_A0, "BCM5714 A0" }, 2844c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5752_A0, "BCM5752 A0" }, 2854c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5752_A1, "BCM5752 A1" }, 2864c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5752_A2, "BCM5752 A2" }, 2874c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5714_B0, "BCM5714 B0" }, 2884c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5714_B3, "BCM5714 B3" }, 2894c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5715_A0, "BCM5715 A0" }, 2904c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5715_A1, "BCM5715 A1" }, 2910c4a1ef8SJung-uk Kim { BGE_CHIPID_BCM5715_A3, "BCM5715 A3" }, 2920c4a1ef8SJung-uk Kim { BGE_CHIPID_BCM5755_A0, "BCM5755 A0" }, 2930c4a1ef8SJung-uk Kim { BGE_CHIPID_BCM5755_A1, "BCM5755 A1" }, 2940c4a1ef8SJung-uk Kim { BGE_CHIPID_BCM5755_A2, "BCM5755 A2" }, 295bcc20328SJohn Baldwin { BGE_CHIPID_BCM5722_A0, "BCM5722 A0" }, 296a5779553SStanislav Sedov { BGE_CHIPID_BCM5761_A0, "BCM5761 A0" }, 297a5779553SStanislav Sedov { BGE_CHIPID_BCM5761_A1, "BCM5761 A1" }, 298a5779553SStanislav Sedov { BGE_CHIPID_BCM5784_A0, "BCM5784 A0" }, 299a5779553SStanislav Sedov { BGE_CHIPID_BCM5784_A1, "BCM5784 A1" }, 30081179070SJung-uk Kim /* 5754 and 5787 share the same ASIC ID */ 3016f8718a3SScott Long { BGE_CHIPID_BCM5787_A0, "BCM5754/5787 A0" }, 3026f8718a3SScott Long { BGE_CHIPID_BCM5787_A1, "BCM5754/5787 A1" }, 3036f8718a3SScott Long { BGE_CHIPID_BCM5787_A2, "BCM5754/5787 A2" }, 30438cc658fSJohn Baldwin { BGE_CHIPID_BCM5906_A1, "BCM5906 A1" }, 30538cc658fSJohn Baldwin { BGE_CHIPID_BCM5906_A2, "BCM5906 A2" }, 306a5779553SStanislav Sedov { BGE_CHIPID_BCM57780_A0, "BCM57780 A0" }, 307a5779553SStanislav Sedov { BGE_CHIPID_BCM57780_A1, "BCM57780 A1" }, 3084c0da0ffSGleb Smirnoff 3094c0da0ffSGleb Smirnoff { 0, NULL } 3104c0da0ffSGleb Smirnoff }; 3114c0da0ffSGleb Smirnoff 3124c0da0ffSGleb Smirnoff /* 3134c0da0ffSGleb Smirnoff * Some defaults for major revisions, so that newer steppings 3144c0da0ffSGleb Smirnoff * that we don't know about have a shot at working. 3154c0da0ffSGleb Smirnoff */ 3164c0da0ffSGleb Smirnoff static const struct bge_revision bge_majorrevs[] = { 3179e86676bSGleb Smirnoff { BGE_ASICREV_BCM5700, "unknown BCM5700" }, 3189e86676bSGleb Smirnoff { BGE_ASICREV_BCM5701, "unknown BCM5701" }, 3199e86676bSGleb Smirnoff { BGE_ASICREV_BCM5703, "unknown BCM5703" }, 3209e86676bSGleb Smirnoff { BGE_ASICREV_BCM5704, "unknown BCM5704" }, 3219e86676bSGleb Smirnoff { BGE_ASICREV_BCM5705, "unknown BCM5705" }, 3229e86676bSGleb Smirnoff { BGE_ASICREV_BCM5750, "unknown BCM5750" }, 3239e86676bSGleb Smirnoff { BGE_ASICREV_BCM5714_A0, "unknown BCM5714" }, 3249e86676bSGleb Smirnoff { BGE_ASICREV_BCM5752, "unknown BCM5752" }, 3259e86676bSGleb Smirnoff { BGE_ASICREV_BCM5780, "unknown BCM5780" }, 3269e86676bSGleb Smirnoff { BGE_ASICREV_BCM5714, "unknown BCM5714" }, 3279e86676bSGleb Smirnoff { BGE_ASICREV_BCM5755, "unknown BCM5755" }, 328a5779553SStanislav Sedov { BGE_ASICREV_BCM5761, "unknown BCM5761" }, 329a5779553SStanislav Sedov { BGE_ASICREV_BCM5784, "unknown BCM5784" }, 330a5779553SStanislav Sedov { BGE_ASICREV_BCM5785, "unknown BCM5785" }, 33181179070SJung-uk Kim /* 5754 and 5787 share the same ASIC ID */ 3326f8718a3SScott Long { BGE_ASICREV_BCM5787, "unknown BCM5754/5787" }, 33338cc658fSJohn Baldwin { BGE_ASICREV_BCM5906, "unknown BCM5906" }, 334a5779553SStanislav Sedov { BGE_ASICREV_BCM57780, "unknown BCM57780" }, 3354c0da0ffSGleb Smirnoff 3364c0da0ffSGleb Smirnoff { 0, NULL } 3374c0da0ffSGleb Smirnoff }; 3384c0da0ffSGleb Smirnoff 3390c8aa4eaSJung-uk Kim #define BGE_IS_JUMBO_CAPABLE(sc) ((sc)->bge_flags & BGE_FLAG_JUMBO) 3400c8aa4eaSJung-uk Kim #define BGE_IS_5700_FAMILY(sc) ((sc)->bge_flags & BGE_FLAG_5700_FAMILY) 3410c8aa4eaSJung-uk Kim #define BGE_IS_5705_PLUS(sc) ((sc)->bge_flags & BGE_FLAG_5705_PLUS) 3420c8aa4eaSJung-uk Kim #define BGE_IS_5714_FAMILY(sc) ((sc)->bge_flags & BGE_FLAG_5714_FAMILY) 3430c8aa4eaSJung-uk Kim #define BGE_IS_575X_PLUS(sc) ((sc)->bge_flags & BGE_FLAG_575X_PLUS) 344a5779553SStanislav Sedov #define BGE_IS_5755_PLUS(sc) ((sc)->bge_flags & BGE_FLAG_5755_PLUS) 3454c0da0ffSGleb Smirnoff 3464c0da0ffSGleb Smirnoff const struct bge_revision * bge_lookup_rev(uint32_t); 3474c0da0ffSGleb Smirnoff const struct bge_vendor * bge_lookup_vendor(uint16_t); 34838cc658fSJohn Baldwin 34938cc658fSJohn Baldwin typedef int (*bge_eaddr_fcn_t)(struct bge_softc *, uint8_t[]); 35038cc658fSJohn Baldwin 351e51a25f8SAlfred Perlstein static int bge_probe(device_t); 352e51a25f8SAlfred Perlstein static int bge_attach(device_t); 353e51a25f8SAlfred Perlstein static int bge_detach(device_t); 35414afefa3SPawel Jakub Dawidek static int bge_suspend(device_t); 35514afefa3SPawel Jakub Dawidek static int bge_resume(device_t); 3563f74909aSGleb Smirnoff static void bge_release_resources(struct bge_softc *); 357f41ac2beSBill Paul static void bge_dma_map_addr(void *, bus_dma_segment_t *, int, int); 3585b610048SPyun YongHyeon static int bge_dma_alloc(struct bge_softc *); 359f41ac2beSBill Paul static void bge_dma_free(struct bge_softc *); 3605b610048SPyun YongHyeon static int bge_dma_ring_alloc(struct bge_softc *, bus_size_t, bus_size_t, 3615b610048SPyun YongHyeon bus_dma_tag_t *, uint8_t **, bus_dmamap_t *, bus_addr_t *, const char *); 362f41ac2beSBill Paul 3635fea260fSMarius Strobl static int bge_get_eaddr_fw(struct bge_softc *sc, uint8_t ether_addr[]); 36438cc658fSJohn Baldwin static int bge_get_eaddr_mem(struct bge_softc *, uint8_t[]); 36538cc658fSJohn Baldwin static int bge_get_eaddr_nvram(struct bge_softc *, uint8_t[]); 36638cc658fSJohn Baldwin static int bge_get_eaddr_eeprom(struct bge_softc *, uint8_t[]); 36738cc658fSJohn Baldwin static int bge_get_eaddr(struct bge_softc *, uint8_t[]); 36838cc658fSJohn Baldwin 369b9c05fa5SPyun YongHyeon static void bge_txeof(struct bge_softc *, uint16_t); 370dfe0df9aSPyun YongHyeon static int bge_rxeof(struct bge_softc *, uint16_t, int); 37195d67482SBill Paul 3728cb1383cSDoug Ambrisko static void bge_asf_driver_up (struct bge_softc *); 373e51a25f8SAlfred Perlstein static void bge_tick(void *); 3742280c16bSPyun YongHyeon static void bge_stats_clear_regs(struct bge_softc *); 375e51a25f8SAlfred Perlstein static void bge_stats_update(struct bge_softc *); 3763f74909aSGleb Smirnoff static void bge_stats_update_regs(struct bge_softc *); 3772e1d4df4SPyun YongHyeon static struct mbuf *bge_setup_tso(struct bge_softc *, struct mbuf *, 3782e1d4df4SPyun YongHyeon uint16_t *); 379676ad2c9SGleb Smirnoff static int bge_encap(struct bge_softc *, struct mbuf **, uint32_t *); 38095d67482SBill Paul 381e51a25f8SAlfred Perlstein static void bge_intr(void *); 382dfe0df9aSPyun YongHyeon static int bge_msi_intr(void *); 383dfe0df9aSPyun YongHyeon static void bge_intr_task(void *, int); 3840f9bd73bSSam Leffler static void bge_start_locked(struct ifnet *); 385e51a25f8SAlfred Perlstein static void bge_start(struct ifnet *); 386e51a25f8SAlfred Perlstein static int bge_ioctl(struct ifnet *, u_long, caddr_t); 3870f9bd73bSSam Leffler static void bge_init_locked(struct bge_softc *); 388e51a25f8SAlfred Perlstein static void bge_init(void *); 389e51a25f8SAlfred Perlstein static void bge_stop(struct bge_softc *); 390b74e67fbSGleb Smirnoff static void bge_watchdog(struct bge_softc *); 391b6c974e8SWarner Losh static int bge_shutdown(device_t); 39267d5e043SOleg Bulyzhin static int bge_ifmedia_upd_locked(struct ifnet *); 393e51a25f8SAlfred Perlstein static int bge_ifmedia_upd(struct ifnet *); 394e51a25f8SAlfred Perlstein static void bge_ifmedia_sts(struct ifnet *, struct ifmediareq *); 39595d67482SBill Paul 39638cc658fSJohn Baldwin static uint8_t bge_nvram_getbyte(struct bge_softc *, int, uint8_t *); 39738cc658fSJohn Baldwin static int bge_read_nvram(struct bge_softc *, caddr_t, int, int); 39838cc658fSJohn Baldwin 3993f74909aSGleb Smirnoff static uint8_t bge_eeprom_getbyte(struct bge_softc *, int, uint8_t *); 400e51a25f8SAlfred Perlstein static int bge_read_eeprom(struct bge_softc *, caddr_t, int, int); 40195d67482SBill Paul 4023e9b1bcaSJung-uk Kim static void bge_setpromisc(struct bge_softc *); 403e51a25f8SAlfred Perlstein static void bge_setmulti(struct bge_softc *); 404cb2eacc7SYaroslav Tykhiy static void bge_setvlan(struct bge_softc *); 40595d67482SBill Paul 406e0b7b101SPyun YongHyeon static __inline void bge_rxreuse_std(struct bge_softc *, int); 407e0b7b101SPyun YongHyeon static __inline void bge_rxreuse_jumbo(struct bge_softc *, int); 408943787f3SPyun YongHyeon static int bge_newbuf_std(struct bge_softc *, int); 409943787f3SPyun YongHyeon static int bge_newbuf_jumbo(struct bge_softc *, int); 410e51a25f8SAlfred Perlstein static int bge_init_rx_ring_std(struct bge_softc *); 411e51a25f8SAlfred Perlstein static void bge_free_rx_ring_std(struct bge_softc *); 412e51a25f8SAlfred Perlstein static int bge_init_rx_ring_jumbo(struct bge_softc *); 413e51a25f8SAlfred Perlstein static void bge_free_rx_ring_jumbo(struct bge_softc *); 414e51a25f8SAlfred Perlstein static void bge_free_tx_ring(struct bge_softc *); 415e51a25f8SAlfred Perlstein static int bge_init_tx_ring(struct bge_softc *); 41695d67482SBill Paul 417e51a25f8SAlfred Perlstein static int bge_chipinit(struct bge_softc *); 418e51a25f8SAlfred Perlstein static int bge_blockinit(struct bge_softc *); 41995d67482SBill Paul 4205fea260fSMarius Strobl static int bge_has_eaddr(struct bge_softc *); 4213f74909aSGleb Smirnoff static uint32_t bge_readmem_ind(struct bge_softc *, int); 422e51a25f8SAlfred Perlstein static void bge_writemem_ind(struct bge_softc *, int, int); 42338cc658fSJohn Baldwin static void bge_writembx(struct bge_softc *, int, int); 42495d67482SBill Paul #ifdef notdef 4253f74909aSGleb Smirnoff static uint32_t bge_readreg_ind(struct bge_softc *, int); 42695d67482SBill Paul #endif 4279ba784dbSScott Long static void bge_writemem_direct(struct bge_softc *, int, int); 428e51a25f8SAlfred Perlstein static void bge_writereg_ind(struct bge_softc *, int, int); 42995d67482SBill Paul 430e51a25f8SAlfred Perlstein static int bge_miibus_readreg(device_t, int, int); 431e51a25f8SAlfred Perlstein static int bge_miibus_writereg(device_t, int, int, int); 432e51a25f8SAlfred Perlstein static void bge_miibus_statchg(device_t); 43375719184SGleb Smirnoff #ifdef DEVICE_POLLING 4341abcdbd1SAttilio Rao static int bge_poll(struct ifnet *ifp, enum poll_cmd cmd, int count); 43575719184SGleb Smirnoff #endif 43695d67482SBill Paul 4378cb1383cSDoug Ambrisko #define BGE_RESET_START 1 4388cb1383cSDoug Ambrisko #define BGE_RESET_STOP 2 4398cb1383cSDoug Ambrisko static void bge_sig_post_reset(struct bge_softc *, int); 4408cb1383cSDoug Ambrisko static void bge_sig_legacy(struct bge_softc *, int); 4418cb1383cSDoug Ambrisko static void bge_sig_pre_reset(struct bge_softc *, int); 442797ab05eSPyun YongHyeon static void bge_stop_fw(struct bge_softc *); 4438cb1383cSDoug Ambrisko static int bge_reset(struct bge_softc *); 444dab5cd05SOleg Bulyzhin static void bge_link_upd(struct bge_softc *); 44595d67482SBill Paul 4466f8718a3SScott Long /* 4476f8718a3SScott Long * The BGE_REGISTER_DEBUG option is only for low-level debugging. It may 4486f8718a3SScott Long * leak information to untrusted users. It is also known to cause alignment 4496f8718a3SScott Long * traps on certain architectures. 4506f8718a3SScott Long */ 4516f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG 4526f8718a3SScott Long static int bge_sysctl_debug_info(SYSCTL_HANDLER_ARGS); 4536f8718a3SScott Long static int bge_sysctl_reg_read(SYSCTL_HANDLER_ARGS); 4546f8718a3SScott Long static int bge_sysctl_mem_read(SYSCTL_HANDLER_ARGS); 4556f8718a3SScott Long #endif 4566f8718a3SScott Long static void bge_add_sysctls(struct bge_softc *); 4572280c16bSPyun YongHyeon static void bge_add_sysctl_stats_regs(struct bge_softc *, 4582280c16bSPyun YongHyeon struct sysctl_ctx_list *, struct sysctl_oid_list *); 4592280c16bSPyun YongHyeon static void bge_add_sysctl_stats(struct bge_softc *, struct sysctl_ctx_list *, 4602280c16bSPyun YongHyeon struct sysctl_oid_list *); 461763757b2SScott Long static int bge_sysctl_stats(SYSCTL_HANDLER_ARGS); 4626f8718a3SScott Long 46395d67482SBill Paul static device_method_t bge_methods[] = { 46495d67482SBill Paul /* Device interface */ 46595d67482SBill Paul DEVMETHOD(device_probe, bge_probe), 46695d67482SBill Paul DEVMETHOD(device_attach, bge_attach), 46795d67482SBill Paul DEVMETHOD(device_detach, bge_detach), 46895d67482SBill Paul DEVMETHOD(device_shutdown, bge_shutdown), 46914afefa3SPawel Jakub Dawidek DEVMETHOD(device_suspend, bge_suspend), 47014afefa3SPawel Jakub Dawidek DEVMETHOD(device_resume, bge_resume), 47195d67482SBill Paul 47295d67482SBill Paul /* bus interface */ 47395d67482SBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 47495d67482SBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 47595d67482SBill Paul 47695d67482SBill Paul /* MII interface */ 47795d67482SBill Paul DEVMETHOD(miibus_readreg, bge_miibus_readreg), 47895d67482SBill Paul DEVMETHOD(miibus_writereg, bge_miibus_writereg), 47995d67482SBill Paul DEVMETHOD(miibus_statchg, bge_miibus_statchg), 48095d67482SBill Paul 48195d67482SBill Paul { 0, 0 } 48295d67482SBill Paul }; 48395d67482SBill Paul 48495d67482SBill Paul static driver_t bge_driver = { 48595d67482SBill Paul "bge", 48695d67482SBill Paul bge_methods, 48795d67482SBill Paul sizeof(struct bge_softc) 48895d67482SBill Paul }; 48995d67482SBill Paul 49095d67482SBill Paul static devclass_t bge_devclass; 49195d67482SBill Paul 492f246e4a1SMatthew N. Dodd DRIVER_MODULE(bge, pci, bge_driver, bge_devclass, 0, 0); 49395d67482SBill Paul DRIVER_MODULE(miibus, bge, miibus_driver, miibus_devclass, 0, 0); 49495d67482SBill Paul 495f1a7e6d5SScott Long static int bge_allow_asf = 1; 496f1a7e6d5SScott Long 497f1a7e6d5SScott Long TUNABLE_INT("hw.bge.allow_asf", &bge_allow_asf); 498f1a7e6d5SScott Long 499f1a7e6d5SScott Long SYSCTL_NODE(_hw, OID_AUTO, bge, CTLFLAG_RD, 0, "BGE driver parameters"); 500f1a7e6d5SScott Long SYSCTL_INT(_hw_bge, OID_AUTO, allow_asf, CTLFLAG_RD, &bge_allow_asf, 0, 501f1a7e6d5SScott Long "Allow ASF mode if available"); 502c4529f41SMichael Reifenberger 50308013fd3SMarius Strobl #define SPARC64_BLADE_1500_MODEL "SUNW,Sun-Blade-1500" 50408013fd3SMarius Strobl #define SPARC64_BLADE_1500_PATH_BGE "/pci@1f,700000/network@2" 50508013fd3SMarius Strobl #define SPARC64_BLADE_2500_MODEL "SUNW,Sun-Blade-2500" 50608013fd3SMarius Strobl #define SPARC64_BLADE_2500_PATH_BGE "/pci@1c,600000/network@3" 50708013fd3SMarius Strobl #define SPARC64_OFW_SUBVENDOR "subsystem-vendor-id" 50808013fd3SMarius Strobl 50908013fd3SMarius Strobl static int 5105fea260fSMarius Strobl bge_has_eaddr(struct bge_softc *sc) 51108013fd3SMarius Strobl { 51208013fd3SMarius Strobl #ifdef __sparc64__ 51308013fd3SMarius Strobl char buf[sizeof(SPARC64_BLADE_1500_PATH_BGE)]; 51408013fd3SMarius Strobl device_t dev; 51508013fd3SMarius Strobl uint32_t subvendor; 51608013fd3SMarius Strobl 51708013fd3SMarius Strobl dev = sc->bge_dev; 51808013fd3SMarius Strobl 51908013fd3SMarius Strobl /* 52008013fd3SMarius Strobl * The on-board BGEs found in sun4u machines aren't fitted with 52108013fd3SMarius Strobl * an EEPROM which means that we have to obtain the MAC address 52208013fd3SMarius Strobl * via OFW and that some tests will always fail. We distinguish 52308013fd3SMarius Strobl * such BGEs by the subvendor ID, which also has to be obtained 52408013fd3SMarius Strobl * from OFW instead of the PCI configuration space as the latter 52508013fd3SMarius Strobl * indicates Broadcom as the subvendor of the netboot interface. 52608013fd3SMarius Strobl * For early Blade 1500 and 2500 we even have to check the OFW 52708013fd3SMarius Strobl * device path as the subvendor ID always defaults to Broadcom 52808013fd3SMarius Strobl * there. 52908013fd3SMarius Strobl */ 53008013fd3SMarius Strobl if (OF_getprop(ofw_bus_get_node(dev), SPARC64_OFW_SUBVENDOR, 53108013fd3SMarius Strobl &subvendor, sizeof(subvendor)) == sizeof(subvendor) && 5322d857b9bSMarius Strobl (subvendor == FJTSU_VENDORID || subvendor == SUN_VENDORID)) 53308013fd3SMarius Strobl return (0); 53408013fd3SMarius Strobl memset(buf, 0, sizeof(buf)); 53508013fd3SMarius Strobl if (OF_package_to_path(ofw_bus_get_node(dev), buf, sizeof(buf)) > 0) { 53608013fd3SMarius Strobl if (strcmp(sparc64_model, SPARC64_BLADE_1500_MODEL) == 0 && 53708013fd3SMarius Strobl strcmp(buf, SPARC64_BLADE_1500_PATH_BGE) == 0) 53808013fd3SMarius Strobl return (0); 53908013fd3SMarius Strobl if (strcmp(sparc64_model, SPARC64_BLADE_2500_MODEL) == 0 && 54008013fd3SMarius Strobl strcmp(buf, SPARC64_BLADE_2500_PATH_BGE) == 0) 54108013fd3SMarius Strobl return (0); 54208013fd3SMarius Strobl } 54308013fd3SMarius Strobl #endif 54408013fd3SMarius Strobl return (1); 54508013fd3SMarius Strobl } 54608013fd3SMarius Strobl 5473f74909aSGleb Smirnoff static uint32_t 5483f74909aSGleb Smirnoff bge_readmem_ind(struct bge_softc *sc, int off) 54995d67482SBill Paul { 55095d67482SBill Paul device_t dev; 5516f8718a3SScott Long uint32_t val; 55295d67482SBill Paul 553*a4431ebaSPyun YongHyeon if (sc->bge_asicrev == BGE_ASICREV_BCM5906 && 554*a4431ebaSPyun YongHyeon off >= BGE_STATS_BLOCK && off < BGE_SEND_RING_1_TO_4) 555*a4431ebaSPyun YongHyeon return (0); 556*a4431ebaSPyun YongHyeon 55795d67482SBill Paul dev = sc->bge_dev; 55895d67482SBill Paul 55995d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4); 5606f8718a3SScott Long val = pci_read_config(dev, BGE_PCI_MEMWIN_DATA, 4); 5616f8718a3SScott Long pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4); 5626f8718a3SScott Long return (val); 56395d67482SBill Paul } 56495d67482SBill Paul 56595d67482SBill Paul static void 5663f74909aSGleb Smirnoff bge_writemem_ind(struct bge_softc *sc, int off, int val) 56795d67482SBill Paul { 56895d67482SBill Paul device_t dev; 56995d67482SBill Paul 570*a4431ebaSPyun YongHyeon if (sc->bge_asicrev == BGE_ASICREV_BCM5906 && 571*a4431ebaSPyun YongHyeon off >= BGE_STATS_BLOCK && off < BGE_SEND_RING_1_TO_4) 572*a4431ebaSPyun YongHyeon return; 573*a4431ebaSPyun YongHyeon 57495d67482SBill Paul dev = sc->bge_dev; 57595d67482SBill Paul 57695d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4); 57795d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_DATA, val, 4); 5786f8718a3SScott Long pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4); 57995d67482SBill Paul } 58095d67482SBill Paul 58195d67482SBill Paul #ifdef notdef 5823f74909aSGleb Smirnoff static uint32_t 5833f74909aSGleb Smirnoff bge_readreg_ind(struct bge_softc *sc, int off) 58495d67482SBill Paul { 58595d67482SBill Paul device_t dev; 58695d67482SBill Paul 58795d67482SBill Paul dev = sc->bge_dev; 58895d67482SBill Paul 58995d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4); 59095d67482SBill Paul return (pci_read_config(dev, BGE_PCI_REG_DATA, 4)); 59195d67482SBill Paul } 59295d67482SBill Paul #endif 59395d67482SBill Paul 59495d67482SBill Paul static void 5953f74909aSGleb Smirnoff bge_writereg_ind(struct bge_softc *sc, int off, int val) 59695d67482SBill Paul { 59795d67482SBill Paul device_t dev; 59895d67482SBill Paul 59995d67482SBill Paul dev = sc->bge_dev; 60095d67482SBill Paul 60195d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4); 60295d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_DATA, val, 4); 60395d67482SBill Paul } 60495d67482SBill Paul 6056f8718a3SScott Long static void 6066f8718a3SScott Long bge_writemem_direct(struct bge_softc *sc, int off, int val) 6076f8718a3SScott Long { 6086f8718a3SScott Long CSR_WRITE_4(sc, off, val); 6096f8718a3SScott Long } 6106f8718a3SScott Long 61138cc658fSJohn Baldwin static void 61238cc658fSJohn Baldwin bge_writembx(struct bge_softc *sc, int off, int val) 61338cc658fSJohn Baldwin { 61438cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906) 61538cc658fSJohn Baldwin off += BGE_LPMBX_IRQ0_HI - BGE_MBX_IRQ0_HI; 61638cc658fSJohn Baldwin 61738cc658fSJohn Baldwin CSR_WRITE_4(sc, off, val); 61838cc658fSJohn Baldwin } 61938cc658fSJohn Baldwin 620f41ac2beSBill Paul /* 621f41ac2beSBill Paul * Map a single buffer address. 622f41ac2beSBill Paul */ 623f41ac2beSBill Paul 624f41ac2beSBill Paul static void 6253f74909aSGleb Smirnoff bge_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 626f41ac2beSBill Paul { 627f41ac2beSBill Paul struct bge_dmamap_arg *ctx; 628f41ac2beSBill Paul 629f41ac2beSBill Paul if (error) 630f41ac2beSBill Paul return; 631f41ac2beSBill Paul 6325b610048SPyun YongHyeon KASSERT(nseg == 1, ("%s: %d segments returned!", __func__, nseg)); 6335b610048SPyun YongHyeon 634f41ac2beSBill Paul ctx = arg; 635f41ac2beSBill Paul ctx->bge_busaddr = segs->ds_addr; 636f41ac2beSBill Paul } 637f41ac2beSBill Paul 63838cc658fSJohn Baldwin static uint8_t 63938cc658fSJohn Baldwin bge_nvram_getbyte(struct bge_softc *sc, int addr, uint8_t *dest) 64038cc658fSJohn Baldwin { 64138cc658fSJohn Baldwin uint32_t access, byte = 0; 64238cc658fSJohn Baldwin int i; 64338cc658fSJohn Baldwin 64438cc658fSJohn Baldwin /* Lock. */ 64538cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_NVRAM_SWARB, BGE_NVRAMSWARB_SET1); 64638cc658fSJohn Baldwin for (i = 0; i < 8000; i++) { 64738cc658fSJohn Baldwin if (CSR_READ_4(sc, BGE_NVRAM_SWARB) & BGE_NVRAMSWARB_GNT1) 64838cc658fSJohn Baldwin break; 64938cc658fSJohn Baldwin DELAY(20); 65038cc658fSJohn Baldwin } 65138cc658fSJohn Baldwin if (i == 8000) 65238cc658fSJohn Baldwin return (1); 65338cc658fSJohn Baldwin 65438cc658fSJohn Baldwin /* Enable access. */ 65538cc658fSJohn Baldwin access = CSR_READ_4(sc, BGE_NVRAM_ACCESS); 65638cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_NVRAM_ACCESS, access | BGE_NVRAMACC_ENABLE); 65738cc658fSJohn Baldwin 65838cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_NVRAM_ADDR, addr & 0xfffffffc); 65938cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_NVRAM_CMD, BGE_NVRAM_READCMD); 66038cc658fSJohn Baldwin for (i = 0; i < BGE_TIMEOUT * 10; i++) { 66138cc658fSJohn Baldwin DELAY(10); 66238cc658fSJohn Baldwin if (CSR_READ_4(sc, BGE_NVRAM_CMD) & BGE_NVRAMCMD_DONE) { 66338cc658fSJohn Baldwin DELAY(10); 66438cc658fSJohn Baldwin break; 66538cc658fSJohn Baldwin } 66638cc658fSJohn Baldwin } 66738cc658fSJohn Baldwin 66838cc658fSJohn Baldwin if (i == BGE_TIMEOUT * 10) { 66938cc658fSJohn Baldwin if_printf(sc->bge_ifp, "nvram read timed out\n"); 67038cc658fSJohn Baldwin return (1); 67138cc658fSJohn Baldwin } 67238cc658fSJohn Baldwin 67338cc658fSJohn Baldwin /* Get result. */ 67438cc658fSJohn Baldwin byte = CSR_READ_4(sc, BGE_NVRAM_RDDATA); 67538cc658fSJohn Baldwin 67638cc658fSJohn Baldwin *dest = (bswap32(byte) >> ((addr % 4) * 8)) & 0xFF; 67738cc658fSJohn Baldwin 67838cc658fSJohn Baldwin /* Disable access. */ 67938cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_NVRAM_ACCESS, access); 68038cc658fSJohn Baldwin 68138cc658fSJohn Baldwin /* Unlock. */ 68238cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_NVRAM_SWARB, BGE_NVRAMSWARB_CLR1); 68338cc658fSJohn Baldwin CSR_READ_4(sc, BGE_NVRAM_SWARB); 68438cc658fSJohn Baldwin 68538cc658fSJohn Baldwin return (0); 68638cc658fSJohn Baldwin } 68738cc658fSJohn Baldwin 68838cc658fSJohn Baldwin /* 68938cc658fSJohn Baldwin * Read a sequence of bytes from NVRAM. 69038cc658fSJohn Baldwin */ 69138cc658fSJohn Baldwin static int 69238cc658fSJohn Baldwin bge_read_nvram(struct bge_softc *sc, caddr_t dest, int off, int cnt) 69338cc658fSJohn Baldwin { 69438cc658fSJohn Baldwin int err = 0, i; 69538cc658fSJohn Baldwin uint8_t byte = 0; 69638cc658fSJohn Baldwin 69738cc658fSJohn Baldwin if (sc->bge_asicrev != BGE_ASICREV_BCM5906) 69838cc658fSJohn Baldwin return (1); 69938cc658fSJohn Baldwin 70038cc658fSJohn Baldwin for (i = 0; i < cnt; i++) { 70138cc658fSJohn Baldwin err = bge_nvram_getbyte(sc, off + i, &byte); 70238cc658fSJohn Baldwin if (err) 70338cc658fSJohn Baldwin break; 70438cc658fSJohn Baldwin *(dest + i) = byte; 70538cc658fSJohn Baldwin } 70638cc658fSJohn Baldwin 70738cc658fSJohn Baldwin return (err ? 1 : 0); 70838cc658fSJohn Baldwin } 70938cc658fSJohn Baldwin 71095d67482SBill Paul /* 71195d67482SBill Paul * Read a byte of data stored in the EEPROM at address 'addr.' The 71295d67482SBill Paul * BCM570x supports both the traditional bitbang interface and an 71395d67482SBill Paul * auto access interface for reading the EEPROM. We use the auto 71495d67482SBill Paul * access method. 71595d67482SBill Paul */ 7163f74909aSGleb Smirnoff static uint8_t 7173f74909aSGleb Smirnoff bge_eeprom_getbyte(struct bge_softc *sc, int addr, uint8_t *dest) 71895d67482SBill Paul { 71995d67482SBill Paul int i; 7203f74909aSGleb Smirnoff uint32_t byte = 0; 72195d67482SBill Paul 72295d67482SBill Paul /* 72395d67482SBill Paul * Enable use of auto EEPROM access so we can avoid 72495d67482SBill Paul * having to use the bitbang method. 72595d67482SBill Paul */ 72695d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_AUTO_EEPROM); 72795d67482SBill Paul 72895d67482SBill Paul /* Reset the EEPROM, load the clock period. */ 72995d67482SBill Paul CSR_WRITE_4(sc, BGE_EE_ADDR, 73095d67482SBill Paul BGE_EEADDR_RESET | BGE_EEHALFCLK(BGE_HALFCLK_384SCL)); 73195d67482SBill Paul DELAY(20); 73295d67482SBill Paul 73395d67482SBill Paul /* Issue the read EEPROM command. */ 73495d67482SBill Paul CSR_WRITE_4(sc, BGE_EE_ADDR, BGE_EE_READCMD | addr); 73595d67482SBill Paul 73695d67482SBill Paul /* Wait for completion */ 73795d67482SBill Paul for(i = 0; i < BGE_TIMEOUT * 10; i++) { 73895d67482SBill Paul DELAY(10); 73995d67482SBill Paul if (CSR_READ_4(sc, BGE_EE_ADDR) & BGE_EEADDR_DONE) 74095d67482SBill Paul break; 74195d67482SBill Paul } 74295d67482SBill Paul 743d5d23857SJung-uk Kim if (i == BGE_TIMEOUT * 10) { 744fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "EEPROM read timed out\n"); 745f6789fbaSPyun YongHyeon return (1); 74695d67482SBill Paul } 74795d67482SBill Paul 74895d67482SBill Paul /* Get result. */ 74995d67482SBill Paul byte = CSR_READ_4(sc, BGE_EE_DATA); 75095d67482SBill Paul 7510c8aa4eaSJung-uk Kim *dest = (byte >> ((addr % 4) * 8)) & 0xFF; 75295d67482SBill Paul 75395d67482SBill Paul return (0); 75495d67482SBill Paul } 75595d67482SBill Paul 75695d67482SBill Paul /* 75795d67482SBill Paul * Read a sequence of bytes from the EEPROM. 75895d67482SBill Paul */ 75995d67482SBill Paul static int 7603f74909aSGleb Smirnoff bge_read_eeprom(struct bge_softc *sc, caddr_t dest, int off, int cnt) 76195d67482SBill Paul { 7623f74909aSGleb Smirnoff int i, error = 0; 7633f74909aSGleb Smirnoff uint8_t byte = 0; 76495d67482SBill Paul 76595d67482SBill Paul for (i = 0; i < cnt; i++) { 7663f74909aSGleb Smirnoff error = bge_eeprom_getbyte(sc, off + i, &byte); 7673f74909aSGleb Smirnoff if (error) 76895d67482SBill Paul break; 76995d67482SBill Paul *(dest + i) = byte; 77095d67482SBill Paul } 77195d67482SBill Paul 7723f74909aSGleb Smirnoff return (error ? 1 : 0); 77395d67482SBill Paul } 77495d67482SBill Paul 77595d67482SBill Paul static int 7763f74909aSGleb Smirnoff bge_miibus_readreg(device_t dev, int phy, int reg) 77795d67482SBill Paul { 77895d67482SBill Paul struct bge_softc *sc; 779a813ed78SPyun YongHyeon uint32_t val; 78095d67482SBill Paul int i; 78195d67482SBill Paul 78295d67482SBill Paul sc = device_get_softc(dev); 78395d67482SBill Paul 784a813ed78SPyun YongHyeon /* Prevent the probe from finding incorrect devices. */ 785a813ed78SPyun YongHyeon if (phy != sc->bge_phy_addr) 78698b28ee5SBill Paul return (0); 78798b28ee5SBill Paul 788a813ed78SPyun YongHyeon /* Clear the autopoll bit if set, otherwise may trigger PCI errors. */ 789a813ed78SPyun YongHyeon if ((sc->bge_mi_mode & BGE_MIMODE_AUTOPOLL) != 0) { 790a813ed78SPyun YongHyeon CSR_WRITE_4(sc, BGE_MI_MODE, 791a813ed78SPyun YongHyeon sc->bge_mi_mode & ~BGE_MIMODE_AUTOPOLL); 792a813ed78SPyun YongHyeon DELAY(80); 79337ceeb4dSPaul Saab } 79437ceeb4dSPaul Saab 79595d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_READ | BGE_MICOMM_BUSY | 79695d67482SBill Paul BGE_MIPHY(phy) | BGE_MIREG(reg)); 79795d67482SBill Paul 798a813ed78SPyun YongHyeon /* Poll for the PHY register access to complete. */ 79995d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 800d5d23857SJung-uk Kim DELAY(10); 80195d67482SBill Paul val = CSR_READ_4(sc, BGE_MI_COMM); 802a813ed78SPyun YongHyeon if ((val & BGE_MICOMM_BUSY) == 0) { 803a813ed78SPyun YongHyeon DELAY(5); 804a813ed78SPyun YongHyeon val = CSR_READ_4(sc, BGE_MI_COMM); 80595d67482SBill Paul break; 80695d67482SBill Paul } 807a813ed78SPyun YongHyeon } 80895d67482SBill Paul 80995d67482SBill Paul if (i == BGE_TIMEOUT) { 8105fea260fSMarius Strobl device_printf(sc->bge_dev, 8115fea260fSMarius Strobl "PHY read timed out (phy %d, reg %d, val 0x%08x)\n", 8125fea260fSMarius Strobl phy, reg, val); 81337ceeb4dSPaul Saab val = 0; 81495d67482SBill Paul } 81595d67482SBill Paul 816a813ed78SPyun YongHyeon /* Restore the autopoll bit if necessary. */ 817a813ed78SPyun YongHyeon if ((sc->bge_mi_mode & BGE_MIMODE_AUTOPOLL) != 0) { 818a813ed78SPyun YongHyeon CSR_WRITE_4(sc, BGE_MI_MODE, sc->bge_mi_mode); 819a813ed78SPyun YongHyeon DELAY(80); 82037ceeb4dSPaul Saab } 82137ceeb4dSPaul Saab 82295d67482SBill Paul if (val & BGE_MICOMM_READFAIL) 82395d67482SBill Paul return (0); 82495d67482SBill Paul 8250c8aa4eaSJung-uk Kim return (val & 0xFFFF); 82695d67482SBill Paul } 82795d67482SBill Paul 82895d67482SBill Paul static int 8293f74909aSGleb Smirnoff bge_miibus_writereg(device_t dev, int phy, int reg, int val) 83095d67482SBill Paul { 83195d67482SBill Paul struct bge_softc *sc; 83295d67482SBill Paul int i; 83395d67482SBill Paul 83495d67482SBill Paul sc = device_get_softc(dev); 83595d67482SBill Paul 83638cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906 && 83738cc658fSJohn Baldwin (reg == BRGPHY_MII_1000CTL || reg == BRGPHY_MII_AUXCTL)) 83838cc658fSJohn Baldwin return (0); 83938cc658fSJohn Baldwin 840a813ed78SPyun YongHyeon /* Clear the autopoll bit if set, otherwise may trigger PCI errors. */ 841a813ed78SPyun YongHyeon if ((sc->bge_mi_mode & BGE_MIMODE_AUTOPOLL) != 0) { 842a813ed78SPyun YongHyeon CSR_WRITE_4(sc, BGE_MI_MODE, 843a813ed78SPyun YongHyeon sc->bge_mi_mode & ~BGE_MIMODE_AUTOPOLL); 844a813ed78SPyun YongHyeon DELAY(80); 84537ceeb4dSPaul Saab } 84637ceeb4dSPaul Saab 84795d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_WRITE | BGE_MICOMM_BUSY | 84895d67482SBill Paul BGE_MIPHY(phy) | BGE_MIREG(reg) | val); 84995d67482SBill Paul 85095d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 851d5d23857SJung-uk Kim DELAY(10); 85238cc658fSJohn Baldwin if (!(CSR_READ_4(sc, BGE_MI_COMM) & BGE_MICOMM_BUSY)) { 85338cc658fSJohn Baldwin DELAY(5); 85438cc658fSJohn Baldwin CSR_READ_4(sc, BGE_MI_COMM); /* dummy read */ 85595d67482SBill Paul break; 856d5d23857SJung-uk Kim } 85738cc658fSJohn Baldwin } 858d5d23857SJung-uk Kim 859a813ed78SPyun YongHyeon /* Restore the autopoll bit if necessary. */ 860a813ed78SPyun YongHyeon if ((sc->bge_mi_mode & BGE_MIMODE_AUTOPOLL) != 0) { 861a813ed78SPyun YongHyeon CSR_WRITE_4(sc, BGE_MI_MODE, sc->bge_mi_mode); 862a813ed78SPyun YongHyeon DELAY(80); 863a813ed78SPyun YongHyeon } 864a813ed78SPyun YongHyeon 865a813ed78SPyun YongHyeon if (i == BGE_TIMEOUT) 86638cc658fSJohn Baldwin device_printf(sc->bge_dev, 86738cc658fSJohn Baldwin "PHY write timed out (phy %d, reg %d, val %d)\n", 86838cc658fSJohn Baldwin phy, reg, val); 86937ceeb4dSPaul Saab 87095d67482SBill Paul return (0); 87195d67482SBill Paul } 87295d67482SBill Paul 87395d67482SBill Paul static void 8743f74909aSGleb Smirnoff bge_miibus_statchg(device_t dev) 87595d67482SBill Paul { 87695d67482SBill Paul struct bge_softc *sc; 87795d67482SBill Paul struct mii_data *mii; 87895d67482SBill Paul sc = device_get_softc(dev); 87995d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 88095d67482SBill Paul 88195d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_PORTMODE); 882ea3b4127SPyun YongHyeon if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T || 883ea3b4127SPyun YongHyeon IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_SX) 88495d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_GMII); 8853f74909aSGleb Smirnoff else 88695d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_MII); 88795d67482SBill Paul 8886854be25SPyun YongHyeon if (IFM_OPTIONS(mii->mii_media_active & IFM_FDX) != 0) { 88995d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX); 8906854be25SPyun YongHyeon if (IFM_OPTIONS(mii->mii_media_active) & IFM_FLAG1) 8916854be25SPyun YongHyeon BGE_SETBIT(sc, BGE_TX_MODE, BGE_TXMODE_FLOWCTL_ENABLE); 8923f74909aSGleb Smirnoff else 8936854be25SPyun YongHyeon BGE_CLRBIT(sc, BGE_TX_MODE, BGE_TXMODE_FLOWCTL_ENABLE); 8946854be25SPyun YongHyeon if (IFM_OPTIONS(mii->mii_media_active) & IFM_FLAG0) 8956854be25SPyun YongHyeon BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_FLOWCTL_ENABLE); 8966854be25SPyun YongHyeon else 8976854be25SPyun YongHyeon BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_FLOWCTL_ENABLE); 8986854be25SPyun YongHyeon } else { 89995d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX); 9006854be25SPyun YongHyeon BGE_CLRBIT(sc, BGE_TX_MODE, BGE_TXMODE_FLOWCTL_ENABLE); 9016854be25SPyun YongHyeon BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_FLOWCTL_ENABLE); 9026854be25SPyun YongHyeon } 90395d67482SBill Paul } 90495d67482SBill Paul 90595d67482SBill Paul /* 90695d67482SBill Paul * Intialize a standard receive ring descriptor. 90795d67482SBill Paul */ 90895d67482SBill Paul static int 909943787f3SPyun YongHyeon bge_newbuf_std(struct bge_softc *sc, int i) 91095d67482SBill Paul { 911943787f3SPyun YongHyeon struct mbuf *m; 91295d67482SBill Paul struct bge_rx_bd *r; 913a23634a1SPyun YongHyeon bus_dma_segment_t segs[1]; 914943787f3SPyun YongHyeon bus_dmamap_t map; 915a23634a1SPyun YongHyeon int error, nsegs; 91695d67482SBill Paul 917943787f3SPyun YongHyeon m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 918943787f3SPyun YongHyeon if (m == NULL) 91995d67482SBill Paul return (ENOBUFS); 920943787f3SPyun YongHyeon m->m_len = m->m_pkthdr.len = MCLBYTES; 921652ae483SGleb Smirnoff if ((sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) == 0) 922943787f3SPyun YongHyeon m_adj(m, ETHER_ALIGN); 923943787f3SPyun YongHyeon 9240ac56796SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_rx_mtag, 925943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_std_sparemap, m, segs, &nsegs, 0); 926a23634a1SPyun YongHyeon if (error != 0) { 927943787f3SPyun YongHyeon m_freem(m); 928a23634a1SPyun YongHyeon return (error); 929f41ac2beSBill Paul } 930943787f3SPyun YongHyeon if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) { 931943787f3SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_rx_mtag, 932943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_std_dmamap[i], BUS_DMASYNC_POSTREAD); 933943787f3SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_rx_mtag, 934943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_std_dmamap[i]); 935943787f3SPyun YongHyeon } 936943787f3SPyun YongHyeon map = sc->bge_cdata.bge_rx_std_dmamap[i]; 937943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_std_dmamap[i] = sc->bge_cdata.bge_rx_std_sparemap; 938943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_std_sparemap = map; 939943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_std_chain[i] = m; 940e0b7b101SPyun YongHyeon sc->bge_cdata.bge_rx_std_seglen[i] = segs[0].ds_len; 941943787f3SPyun YongHyeon r = &sc->bge_ldata.bge_rx_std_ring[sc->bge_std]; 942a23634a1SPyun YongHyeon r->bge_addr.bge_addr_lo = BGE_ADDR_LO(segs[0].ds_addr); 943a23634a1SPyun YongHyeon r->bge_addr.bge_addr_hi = BGE_ADDR_HI(segs[0].ds_addr); 944e907febfSPyun YongHyeon r->bge_flags = BGE_RXBDFLAG_END; 945a23634a1SPyun YongHyeon r->bge_len = segs[0].ds_len; 946e907febfSPyun YongHyeon r->bge_idx = i; 947f41ac2beSBill Paul 9480ac56796SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_rx_mtag, 949943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_std_dmamap[i], BUS_DMASYNC_PREREAD); 95095d67482SBill Paul 95195d67482SBill Paul return (0); 95295d67482SBill Paul } 95395d67482SBill Paul 95495d67482SBill Paul /* 95595d67482SBill Paul * Initialize a jumbo receive ring descriptor. This allocates 95695d67482SBill Paul * a jumbo buffer from the pool managed internally by the driver. 95795d67482SBill Paul */ 95895d67482SBill Paul static int 959943787f3SPyun YongHyeon bge_newbuf_jumbo(struct bge_softc *sc, int i) 96095d67482SBill Paul { 9611be6acb7SGleb Smirnoff bus_dma_segment_t segs[BGE_NSEG_JUMBO]; 962943787f3SPyun YongHyeon bus_dmamap_t map; 9631be6acb7SGleb Smirnoff struct bge_extrx_bd *r; 964943787f3SPyun YongHyeon struct mbuf *m; 965943787f3SPyun YongHyeon int error, nsegs; 96695d67482SBill Paul 967943787f3SPyun YongHyeon MGETHDR(m, M_DONTWAIT, MT_DATA); 968943787f3SPyun YongHyeon if (m == NULL) 96995d67482SBill Paul return (ENOBUFS); 97095d67482SBill Paul 971943787f3SPyun YongHyeon m_cljget(m, M_DONTWAIT, MJUM9BYTES); 972943787f3SPyun YongHyeon if (!(m->m_flags & M_EXT)) { 973943787f3SPyun YongHyeon m_freem(m); 97495d67482SBill Paul return (ENOBUFS); 97595d67482SBill Paul } 976943787f3SPyun YongHyeon m->m_len = m->m_pkthdr.len = MJUM9BYTES; 977652ae483SGleb Smirnoff if ((sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) == 0) 978943787f3SPyun YongHyeon m_adj(m, ETHER_ALIGN); 9791be6acb7SGleb Smirnoff 9801be6acb7SGleb Smirnoff error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_mtag_jumbo, 981943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_sparemap, m, segs, &nsegs, 0); 982943787f3SPyun YongHyeon if (error != 0) { 983943787f3SPyun YongHyeon m_freem(m); 9841be6acb7SGleb Smirnoff return (error); 985f7cea149SGleb Smirnoff } 9861be6acb7SGleb Smirnoff 987943787f3SPyun YongHyeon if (sc->bge_cdata.bge_rx_jumbo_chain[i] == NULL) { 988943787f3SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo, 989943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_dmamap[i], BUS_DMASYNC_POSTREAD); 990943787f3SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo, 991943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 992943787f3SPyun YongHyeon } 993943787f3SPyun YongHyeon map = sc->bge_cdata.bge_rx_jumbo_dmamap[i]; 994943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_dmamap[i] = 995943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_sparemap; 996943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_sparemap = map; 997943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_chain[i] = m; 998e0b7b101SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_seglen[i][0] = 0; 999e0b7b101SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_seglen[i][1] = 0; 1000e0b7b101SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_seglen[i][2] = 0; 1001e0b7b101SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_seglen[i][3] = 0; 1002e0b7b101SPyun YongHyeon 10031be6acb7SGleb Smirnoff /* 10041be6acb7SGleb Smirnoff * Fill in the extended RX buffer descriptor. 10051be6acb7SGleb Smirnoff */ 1006943787f3SPyun YongHyeon r = &sc->bge_ldata.bge_rx_jumbo_ring[sc->bge_jumbo]; 10074e7ba1abSGleb Smirnoff r->bge_flags = BGE_RXBDFLAG_JUMBO_RING | BGE_RXBDFLAG_END; 10084e7ba1abSGleb Smirnoff r->bge_idx = i; 10094e7ba1abSGleb Smirnoff r->bge_len3 = r->bge_len2 = r->bge_len1 = 0; 10104e7ba1abSGleb Smirnoff switch (nsegs) { 10114e7ba1abSGleb Smirnoff case 4: 10124e7ba1abSGleb Smirnoff r->bge_addr3.bge_addr_lo = BGE_ADDR_LO(segs[3].ds_addr); 10134e7ba1abSGleb Smirnoff r->bge_addr3.bge_addr_hi = BGE_ADDR_HI(segs[3].ds_addr); 10144e7ba1abSGleb Smirnoff r->bge_len3 = segs[3].ds_len; 1015e0b7b101SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_seglen[i][3] = segs[3].ds_len; 10164e7ba1abSGleb Smirnoff case 3: 1017e907febfSPyun YongHyeon r->bge_addr2.bge_addr_lo = BGE_ADDR_LO(segs[2].ds_addr); 1018e907febfSPyun YongHyeon r->bge_addr2.bge_addr_hi = BGE_ADDR_HI(segs[2].ds_addr); 1019e907febfSPyun YongHyeon r->bge_len2 = segs[2].ds_len; 1020e0b7b101SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_seglen[i][2] = segs[2].ds_len; 10214e7ba1abSGleb Smirnoff case 2: 10224e7ba1abSGleb Smirnoff r->bge_addr1.bge_addr_lo = BGE_ADDR_LO(segs[1].ds_addr); 10234e7ba1abSGleb Smirnoff r->bge_addr1.bge_addr_hi = BGE_ADDR_HI(segs[1].ds_addr); 10244e7ba1abSGleb Smirnoff r->bge_len1 = segs[1].ds_len; 1025e0b7b101SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_seglen[i][1] = segs[1].ds_len; 10264e7ba1abSGleb Smirnoff case 1: 10274e7ba1abSGleb Smirnoff r->bge_addr0.bge_addr_lo = BGE_ADDR_LO(segs[0].ds_addr); 10284e7ba1abSGleb Smirnoff r->bge_addr0.bge_addr_hi = BGE_ADDR_HI(segs[0].ds_addr); 10294e7ba1abSGleb Smirnoff r->bge_len0 = segs[0].ds_len; 1030e0b7b101SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_seglen[i][0] = segs[0].ds_len; 10314e7ba1abSGleb Smirnoff break; 10324e7ba1abSGleb Smirnoff default: 10334e7ba1abSGleb Smirnoff panic("%s: %d segments\n", __func__, nsegs); 10344e7ba1abSGleb Smirnoff } 1035f41ac2beSBill Paul 1036a41504a9SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo, 1037943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_dmamap[i], BUS_DMASYNC_PREREAD); 103895d67482SBill Paul 103995d67482SBill Paul return (0); 104095d67482SBill Paul } 104195d67482SBill Paul 104295d67482SBill Paul static int 10433f74909aSGleb Smirnoff bge_init_rx_ring_std(struct bge_softc *sc) 104495d67482SBill Paul { 10453ee5d7daSPyun YongHyeon int error, i; 104695d67482SBill Paul 1047e6bf277eSPyun YongHyeon bzero(sc->bge_ldata.bge_rx_std_ring, BGE_STD_RX_RING_SZ); 104803e78bd0SPyun YongHyeon sc->bge_std = 0; 1049e0b7b101SPyun YongHyeon for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 1050943787f3SPyun YongHyeon if ((error = bge_newbuf_std(sc, i)) != 0) 10513ee5d7daSPyun YongHyeon return (error); 105203e78bd0SPyun YongHyeon BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT); 10531888f324SPyun YongHyeon } 105495d67482SBill Paul 1055f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 1056d77e9fa7SPyun YongHyeon sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREWRITE); 1057f41ac2beSBill Paul 1058e0b7b101SPyun YongHyeon sc->bge_std = 0; 1059e0b7b101SPyun YongHyeon bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, BGE_STD_RX_RING_CNT - 1); 106095d67482SBill Paul 106195d67482SBill Paul return (0); 106295d67482SBill Paul } 106395d67482SBill Paul 106495d67482SBill Paul static void 10653f74909aSGleb Smirnoff bge_free_rx_ring_std(struct bge_softc *sc) 106695d67482SBill Paul { 106795d67482SBill Paul int i; 106895d67482SBill Paul 106995d67482SBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 107095d67482SBill Paul if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) { 10710ac56796SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_rx_mtag, 1072e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_std_dmamap[i], 1073e65bed95SPyun YongHyeon BUS_DMASYNC_POSTREAD); 10740ac56796SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_rx_mtag, 1075f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i]); 1076e65bed95SPyun YongHyeon m_freem(sc->bge_cdata.bge_rx_std_chain[i]); 1077e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_std_chain[i] = NULL; 107895d67482SBill Paul } 1079f41ac2beSBill Paul bzero((char *)&sc->bge_ldata.bge_rx_std_ring[i], 108095d67482SBill Paul sizeof(struct bge_rx_bd)); 108195d67482SBill Paul } 108295d67482SBill Paul } 108395d67482SBill Paul 108495d67482SBill Paul static int 10853f74909aSGleb Smirnoff bge_init_rx_ring_jumbo(struct bge_softc *sc) 108695d67482SBill Paul { 108795d67482SBill Paul struct bge_rcb *rcb; 10883ee5d7daSPyun YongHyeon int error, i; 108995d67482SBill Paul 1090e6bf277eSPyun YongHyeon bzero(sc->bge_ldata.bge_rx_jumbo_ring, BGE_JUMBO_RX_RING_SZ); 109103e78bd0SPyun YongHyeon sc->bge_jumbo = 0; 109295d67482SBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 1093943787f3SPyun YongHyeon if ((error = bge_newbuf_jumbo(sc, i)) != 0) 10943ee5d7daSPyun YongHyeon return (error); 109503e78bd0SPyun YongHyeon BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT); 10961888f324SPyun YongHyeon } 109795d67482SBill Paul 1098f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1099d77e9fa7SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_PREWRITE); 1100f41ac2beSBill Paul 1101e0b7b101SPyun YongHyeon sc->bge_jumbo = 0; 110295d67482SBill Paul 11038a315a6dSPyun YongHyeon /* Enable the jumbo receive producer ring. */ 1104f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb; 11058a315a6dSPyun YongHyeon rcb->bge_maxlen_flags = 11068a315a6dSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_USE_EXT_RX_BD); 110767111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags); 110895d67482SBill Paul 1109e0b7b101SPyun YongHyeon bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, BGE_JUMBO_RX_RING_CNT - 1); 111095d67482SBill Paul 111195d67482SBill Paul return (0); 111295d67482SBill Paul } 111395d67482SBill Paul 111495d67482SBill Paul static void 11153f74909aSGleb Smirnoff bge_free_rx_ring_jumbo(struct bge_softc *sc) 111695d67482SBill Paul { 111795d67482SBill Paul int i; 111895d67482SBill Paul 111995d67482SBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 112095d67482SBill Paul if (sc->bge_cdata.bge_rx_jumbo_chain[i] != NULL) { 1121e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo, 1122e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_dmamap[i], 1123e65bed95SPyun YongHyeon BUS_DMASYNC_POSTREAD); 1124f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo, 1125f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 1126e65bed95SPyun YongHyeon m_freem(sc->bge_cdata.bge_rx_jumbo_chain[i]); 1127e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_chain[i] = NULL; 112895d67482SBill Paul } 1129f41ac2beSBill Paul bzero((char *)&sc->bge_ldata.bge_rx_jumbo_ring[i], 11301be6acb7SGleb Smirnoff sizeof(struct bge_extrx_bd)); 113195d67482SBill Paul } 113295d67482SBill Paul } 113395d67482SBill Paul 113495d67482SBill Paul static void 11353f74909aSGleb Smirnoff bge_free_tx_ring(struct bge_softc *sc) 113695d67482SBill Paul { 113795d67482SBill Paul int i; 113895d67482SBill Paul 1139f41ac2beSBill Paul if (sc->bge_ldata.bge_tx_ring == NULL) 114095d67482SBill Paul return; 114195d67482SBill Paul 114295d67482SBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 114395d67482SBill Paul if (sc->bge_cdata.bge_tx_chain[i] != NULL) { 11440ac56796SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_tx_mtag, 1145e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_dmamap[i], 1146e65bed95SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 11470ac56796SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_tx_mtag, 1148f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[i]); 1149e65bed95SPyun YongHyeon m_freem(sc->bge_cdata.bge_tx_chain[i]); 1150e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_chain[i] = NULL; 115195d67482SBill Paul } 1152f41ac2beSBill Paul bzero((char *)&sc->bge_ldata.bge_tx_ring[i], 115395d67482SBill Paul sizeof(struct bge_tx_bd)); 115495d67482SBill Paul } 115595d67482SBill Paul } 115695d67482SBill Paul 115795d67482SBill Paul static int 11583f74909aSGleb Smirnoff bge_init_tx_ring(struct bge_softc *sc) 115995d67482SBill Paul { 116095d67482SBill Paul sc->bge_txcnt = 0; 116195d67482SBill Paul sc->bge_tx_saved_considx = 0; 11623927098fSPaul Saab 1163e6bf277eSPyun YongHyeon bzero(sc->bge_ldata.bge_tx_ring, BGE_TX_RING_SZ); 1164e6bf277eSPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_tx_ring_tag, 11655c1da2faSPyun YongHyeon sc->bge_cdata.bge_tx_ring_map, BUS_DMASYNC_PREWRITE); 1166e6bf277eSPyun YongHyeon 116714bbd30fSGleb Smirnoff /* Initialize transmit producer index for host-memory send ring. */ 116814bbd30fSGleb Smirnoff sc->bge_tx_prodidx = 0; 116938cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bge_tx_prodidx); 117014bbd30fSGleb Smirnoff 11713927098fSPaul Saab /* 5700 b2 errata */ 1172e0ced696SPaul Saab if (sc->bge_chiprev == BGE_CHIPREV_5700_BX) 117338cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bge_tx_prodidx); 11743927098fSPaul Saab 117514bbd30fSGleb Smirnoff /* NIC-memory send ring not used; initialize to zero. */ 117638cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_TX_NIC_PROD0_LO, 0); 11773927098fSPaul Saab /* 5700 b2 errata */ 1178e0ced696SPaul Saab if (sc->bge_chiprev == BGE_CHIPREV_5700_BX) 117938cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_TX_NIC_PROD0_LO, 0); 118095d67482SBill Paul 118195d67482SBill Paul return (0); 118295d67482SBill Paul } 118395d67482SBill Paul 118495d67482SBill Paul static void 11853e9b1bcaSJung-uk Kim bge_setpromisc(struct bge_softc *sc) 11863e9b1bcaSJung-uk Kim { 11873e9b1bcaSJung-uk Kim struct ifnet *ifp; 11883e9b1bcaSJung-uk Kim 11893e9b1bcaSJung-uk Kim BGE_LOCK_ASSERT(sc); 11903e9b1bcaSJung-uk Kim 11913e9b1bcaSJung-uk Kim ifp = sc->bge_ifp; 11923e9b1bcaSJung-uk Kim 119345ee6ab3SJung-uk Kim /* Enable or disable promiscuous mode as needed. */ 11943e9b1bcaSJung-uk Kim if (ifp->if_flags & IFF_PROMISC) 119545ee6ab3SJung-uk Kim BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC); 11963e9b1bcaSJung-uk Kim else 119745ee6ab3SJung-uk Kim BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC); 11983e9b1bcaSJung-uk Kim } 11993e9b1bcaSJung-uk Kim 12003e9b1bcaSJung-uk Kim static void 12013f74909aSGleb Smirnoff bge_setmulti(struct bge_softc *sc) 120295d67482SBill Paul { 120395d67482SBill Paul struct ifnet *ifp; 120495d67482SBill Paul struct ifmultiaddr *ifma; 12053f74909aSGleb Smirnoff uint32_t hashes[4] = { 0, 0, 0, 0 }; 120695d67482SBill Paul int h, i; 120795d67482SBill Paul 12080f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 12090f9bd73bSSam Leffler 1210fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 121195d67482SBill Paul 121295d67482SBill Paul if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) { 121395d67482SBill Paul for (i = 0; i < 4; i++) 12140c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0xFFFFFFFF); 121595d67482SBill Paul return; 121695d67482SBill Paul } 121795d67482SBill Paul 121895d67482SBill Paul /* First, zot all the existing filters. */ 121995d67482SBill Paul for (i = 0; i < 4; i++) 122095d67482SBill Paul CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0); 122195d67482SBill Paul 122295d67482SBill Paul /* Now program new ones. */ 1223eb956cd0SRobert Watson if_maddr_rlock(ifp); 122495d67482SBill Paul TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 122595d67482SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 122695d67482SBill Paul continue; 12270e939c0cSChristian Weisgerber h = ether_crc32_le(LLADDR((struct sockaddr_dl *) 12280c8aa4eaSJung-uk Kim ifma->ifma_addr), ETHER_ADDR_LEN) & 0x7F; 12290c8aa4eaSJung-uk Kim hashes[(h & 0x60) >> 5] |= 1 << (h & 0x1F); 123095d67482SBill Paul } 1231eb956cd0SRobert Watson if_maddr_runlock(ifp); 123295d67482SBill Paul 123395d67482SBill Paul for (i = 0; i < 4; i++) 123495d67482SBill Paul CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), hashes[i]); 123595d67482SBill Paul } 123695d67482SBill Paul 12378cb1383cSDoug Ambrisko static void 1238cb2eacc7SYaroslav Tykhiy bge_setvlan(struct bge_softc *sc) 1239cb2eacc7SYaroslav Tykhiy { 1240cb2eacc7SYaroslav Tykhiy struct ifnet *ifp; 1241cb2eacc7SYaroslav Tykhiy 1242cb2eacc7SYaroslav Tykhiy BGE_LOCK_ASSERT(sc); 1243cb2eacc7SYaroslav Tykhiy 1244cb2eacc7SYaroslav Tykhiy ifp = sc->bge_ifp; 1245cb2eacc7SYaroslav Tykhiy 1246cb2eacc7SYaroslav Tykhiy /* Enable or disable VLAN tag stripping as needed. */ 1247cb2eacc7SYaroslav Tykhiy if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) 1248cb2eacc7SYaroslav Tykhiy BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_KEEP_VLAN_DIAG); 1249cb2eacc7SYaroslav Tykhiy else 1250cb2eacc7SYaroslav Tykhiy BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_KEEP_VLAN_DIAG); 1251cb2eacc7SYaroslav Tykhiy } 1252cb2eacc7SYaroslav Tykhiy 1253cb2eacc7SYaroslav Tykhiy static void 1254797ab05eSPyun YongHyeon bge_sig_pre_reset(struct bge_softc *sc, int type) 12558cb1383cSDoug Ambrisko { 1256797ab05eSPyun YongHyeon 12578cb1383cSDoug Ambrisko /* 12588cb1383cSDoug Ambrisko * Some chips don't like this so only do this if ASF is enabled 12598cb1383cSDoug Ambrisko */ 12608cb1383cSDoug Ambrisko if (sc->bge_asf_mode) 12618cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER); 12628cb1383cSDoug Ambrisko 12638cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_NEW_HANDSHAKE) { 12648cb1383cSDoug Ambrisko switch (type) { 12658cb1383cSDoug Ambrisko case BGE_RESET_START: 12668cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x1); /* START */ 12678cb1383cSDoug Ambrisko break; 12688cb1383cSDoug Ambrisko case BGE_RESET_STOP: 12698cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x2); /* UNLOAD */ 12708cb1383cSDoug Ambrisko break; 12718cb1383cSDoug Ambrisko } 12728cb1383cSDoug Ambrisko } 12738cb1383cSDoug Ambrisko } 12748cb1383cSDoug Ambrisko 12758cb1383cSDoug Ambrisko static void 1276797ab05eSPyun YongHyeon bge_sig_post_reset(struct bge_softc *sc, int type) 12778cb1383cSDoug Ambrisko { 1278797ab05eSPyun YongHyeon 12798cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_NEW_HANDSHAKE) { 12808cb1383cSDoug Ambrisko switch (type) { 12818cb1383cSDoug Ambrisko case BGE_RESET_START: 12828cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x80000001); 12838cb1383cSDoug Ambrisko /* START DONE */ 12848cb1383cSDoug Ambrisko break; 12858cb1383cSDoug Ambrisko case BGE_RESET_STOP: 12868cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x80000002); 12878cb1383cSDoug Ambrisko break; 12888cb1383cSDoug Ambrisko } 12898cb1383cSDoug Ambrisko } 12908cb1383cSDoug Ambrisko } 12918cb1383cSDoug Ambrisko 12928cb1383cSDoug Ambrisko static void 1293797ab05eSPyun YongHyeon bge_sig_legacy(struct bge_softc *sc, int type) 12948cb1383cSDoug Ambrisko { 1295797ab05eSPyun YongHyeon 12968cb1383cSDoug Ambrisko if (sc->bge_asf_mode) { 12978cb1383cSDoug Ambrisko switch (type) { 12988cb1383cSDoug Ambrisko case BGE_RESET_START: 12998cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x1); /* START */ 13008cb1383cSDoug Ambrisko break; 13018cb1383cSDoug Ambrisko case BGE_RESET_STOP: 13028cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x2); /* UNLOAD */ 13038cb1383cSDoug Ambrisko break; 13048cb1383cSDoug Ambrisko } 13058cb1383cSDoug Ambrisko } 13068cb1383cSDoug Ambrisko } 13078cb1383cSDoug Ambrisko 1308797ab05eSPyun YongHyeon static void 1309797ab05eSPyun YongHyeon bge_stop_fw(struct bge_softc *sc) 13108cb1383cSDoug Ambrisko { 13118cb1383cSDoug Ambrisko int i; 13128cb1383cSDoug Ambrisko 13138cb1383cSDoug Ambrisko if (sc->bge_asf_mode) { 13148cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM_FW, BGE_FW_PAUSE); 13158cb1383cSDoug Ambrisko CSR_WRITE_4(sc, BGE_CPU_EVENT, 131639153c5aSJung-uk Kim CSR_READ_4(sc, BGE_CPU_EVENT) | (1 << 14)); 13178cb1383cSDoug Ambrisko 13188cb1383cSDoug Ambrisko for (i = 0; i < 100; i++ ) { 13198cb1383cSDoug Ambrisko if (!(CSR_READ_4(sc, BGE_CPU_EVENT) & (1 << 14))) 13208cb1383cSDoug Ambrisko break; 13218cb1383cSDoug Ambrisko DELAY(10); 13228cb1383cSDoug Ambrisko } 13238cb1383cSDoug Ambrisko } 13248cb1383cSDoug Ambrisko } 13258cb1383cSDoug Ambrisko 132695d67482SBill Paul /* 1327c9ffd9f0SMarius Strobl * Do endian, PCI and DMA initialization. 132895d67482SBill Paul */ 132995d67482SBill Paul static int 13303f74909aSGleb Smirnoff bge_chipinit(struct bge_softc *sc) 133195d67482SBill Paul { 13323f74909aSGleb Smirnoff uint32_t dma_rw_ctl; 1333fbc374afSPyun YongHyeon uint16_t val; 133495d67482SBill Paul int i; 133595d67482SBill Paul 13368cb1383cSDoug Ambrisko /* Set endianness before we access any non-PCI registers. */ 1337e907febfSPyun YongHyeon pci_write_config(sc->bge_dev, BGE_PCI_MISC_CTL, BGE_INIT, 4); 133895d67482SBill Paul 133995d67482SBill Paul /* Clear the MAC control register */ 134095d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, 0); 134195d67482SBill Paul 134295d67482SBill Paul /* 134395d67482SBill Paul * Clear the MAC statistics block in the NIC's 134495d67482SBill Paul * internal memory. 134595d67482SBill Paul */ 134695d67482SBill Paul for (i = BGE_STATS_BLOCK; 13473f74909aSGleb Smirnoff i < BGE_STATS_BLOCK_END + 1; i += sizeof(uint32_t)) 134895d67482SBill Paul BGE_MEMWIN_WRITE(sc, i, 0); 134995d67482SBill Paul 135095d67482SBill Paul for (i = BGE_STATUS_BLOCK; 13513f74909aSGleb Smirnoff i < BGE_STATUS_BLOCK_END + 1; i += sizeof(uint32_t)) 135295d67482SBill Paul BGE_MEMWIN_WRITE(sc, i, 0); 135395d67482SBill Paul 1354fbc374afSPyun YongHyeon if (sc->bge_chiprev == BGE_CHIPREV_5704_BX) { 1355fbc374afSPyun YongHyeon /* 1356d896b3feSPyun YongHyeon * Fix data corruption caused by non-qword write with WB. 1357fbc374afSPyun YongHyeon * Fix master abort in PCI mode. 1358fbc374afSPyun YongHyeon * Fix PCI latency timer. 1359fbc374afSPyun YongHyeon */ 1360fbc374afSPyun YongHyeon val = pci_read_config(sc->bge_dev, BGE_PCI_MSI_DATA + 2, 2); 1361fbc374afSPyun YongHyeon val |= (1 << 10) | (1 << 12) | (1 << 13); 1362fbc374afSPyun YongHyeon pci_write_config(sc->bge_dev, BGE_PCI_MSI_DATA + 2, val, 2); 1363fbc374afSPyun YongHyeon } 1364fbc374afSPyun YongHyeon 1365186f842bSJung-uk Kim /* 1366186f842bSJung-uk Kim * Set up the PCI DMA control register. 1367186f842bSJung-uk Kim */ 1368186f842bSJung-uk Kim dma_rw_ctl = BGE_PCIDMARWCTL_RD_CMD_SHIFT(6) | 1369186f842bSJung-uk Kim BGE_PCIDMARWCTL_WR_CMD_SHIFT(7); 1370652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_PCIE) { 1371186f842bSJung-uk Kim /* Read watermark not used, 128 bytes for write. */ 1372186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_WR_WAT_SHIFT(3); 1373652ae483SGleb Smirnoff } else if (sc->bge_flags & BGE_FLAG_PCIX) { 13744c0da0ffSGleb Smirnoff if (BGE_IS_5714_FAMILY(sc)) { 1375186f842bSJung-uk Kim /* 256 bytes for read and write. */ 1376186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(2) | 1377186f842bSJung-uk Kim BGE_PCIDMARWCTL_WR_WAT_SHIFT(2); 1378186f842bSJung-uk Kim dma_rw_ctl |= (sc->bge_asicrev == BGE_ASICREV_BCM5780) ? 1379186f842bSJung-uk Kim BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL : 1380186f842bSJung-uk Kim BGE_PCIDMARWCTL_ONEDMA_ATONCE_LOCAL; 1381cbb2b2feSPyun YongHyeon } else if (sc->bge_asicrev == BGE_ASICREV_BCM5703) { 1382cbb2b2feSPyun YongHyeon /* 1383cbb2b2feSPyun YongHyeon * In the BCM5703, the DMA read watermark should 1384cbb2b2feSPyun YongHyeon * be set to less than or equal to the maximum 1385cbb2b2feSPyun YongHyeon * memory read byte count of the PCI-X command 1386cbb2b2feSPyun YongHyeon * register. 1387cbb2b2feSPyun YongHyeon */ 1388cbb2b2feSPyun YongHyeon dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(4) | 1389cbb2b2feSPyun YongHyeon BGE_PCIDMARWCTL_WR_WAT_SHIFT(3); 1390186f842bSJung-uk Kim } else if (sc->bge_asicrev == BGE_ASICREV_BCM5704) { 1391186f842bSJung-uk Kim /* 1536 bytes for read, 384 bytes for write. */ 1392186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(7) | 1393186f842bSJung-uk Kim BGE_PCIDMARWCTL_WR_WAT_SHIFT(3); 1394186f842bSJung-uk Kim } else { 1395186f842bSJung-uk Kim /* 384 bytes for read and write. */ 1396186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(3) | 1397186f842bSJung-uk Kim BGE_PCIDMARWCTL_WR_WAT_SHIFT(3) | 13980c8aa4eaSJung-uk Kim 0x0F; 1399186f842bSJung-uk Kim } 1400e0ced696SPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5703 || 1401e0ced696SPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5704) { 14023f74909aSGleb Smirnoff uint32_t tmp; 14035cba12d3SPaul Saab 1404186f842bSJung-uk Kim /* Set ONE_DMA_AT_ONCE for hardware workaround. */ 14050c8aa4eaSJung-uk Kim tmp = CSR_READ_4(sc, BGE_PCI_CLKCTL) & 0x1F; 1406186f842bSJung-uk Kim if (tmp == 6 || tmp == 7) 1407186f842bSJung-uk Kim dma_rw_ctl |= 1408186f842bSJung-uk Kim BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL; 14095cba12d3SPaul Saab 1410186f842bSJung-uk Kim /* Set PCI-X DMA write workaround. */ 1411186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_ASRT_ALL_BE; 1412186f842bSJung-uk Kim } 1413186f842bSJung-uk Kim } else { 1414186f842bSJung-uk Kim /* Conventional PCI bus: 256 bytes for read and write. */ 1415186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(7) | 1416186f842bSJung-uk Kim BGE_PCIDMARWCTL_WR_WAT_SHIFT(7); 1417186f842bSJung-uk Kim 1418186f842bSJung-uk Kim if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1419186f842bSJung-uk Kim sc->bge_asicrev != BGE_ASICREV_BCM5750) 1420186f842bSJung-uk Kim dma_rw_ctl |= 0x0F; 1421186f842bSJung-uk Kim } 1422186f842bSJung-uk Kim if (sc->bge_asicrev == BGE_ASICREV_BCM5700 || 1423186f842bSJung-uk Kim sc->bge_asicrev == BGE_ASICREV_BCM5701) 1424186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_USE_MRM | 1425186f842bSJung-uk Kim BGE_PCIDMARWCTL_ASRT_ALL_BE; 1426e0ced696SPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5703 || 1427186f842bSJung-uk Kim sc->bge_asicrev == BGE_ASICREV_BCM5704) 14285cba12d3SPaul Saab dma_rw_ctl &= ~BGE_PCIDMARWCTL_MINDMA; 14295cba12d3SPaul Saab pci_write_config(sc->bge_dev, BGE_PCI_DMA_RW_CTL, dma_rw_ctl, 4); 143095d67482SBill Paul 143195d67482SBill Paul /* 143295d67482SBill Paul * Set up general mode register. 143395d67482SBill Paul */ 1434e907febfSPyun YongHyeon CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS | 143595d67482SBill Paul BGE_MODECTL_MAC_ATTN_INTR | BGE_MODECTL_HOST_SEND_BDS | 1436ee7ef91cSOleg Bulyzhin BGE_MODECTL_TX_NO_PHDR_CSUM); 143795d67482SBill Paul 143895d67482SBill Paul /* 143990447aadSMarius Strobl * BCM5701 B5 have a bug causing data corruption when using 144090447aadSMarius Strobl * 64-bit DMA reads, which can be terminated early and then 144190447aadSMarius Strobl * completed later as 32-bit accesses, in combination with 144290447aadSMarius Strobl * certain bridges. 144390447aadSMarius Strobl */ 144490447aadSMarius Strobl if (sc->bge_asicrev == BGE_ASICREV_BCM5701 && 144590447aadSMarius Strobl sc->bge_chipid == BGE_CHIPID_BCM5701_B5) 144690447aadSMarius Strobl BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_FORCE_PCI32); 144790447aadSMarius Strobl 144890447aadSMarius Strobl /* 14498cb1383cSDoug Ambrisko * Tell the firmware the driver is running 14508cb1383cSDoug Ambrisko */ 14518cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) 14528cb1383cSDoug Ambrisko BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 14538cb1383cSDoug Ambrisko 14548cb1383cSDoug Ambrisko /* 1455ea13bdd5SJohn Polstra * Disable memory write invalidate. Apparently it is not supported 1456c9ffd9f0SMarius Strobl * properly by these devices. Also ensure that INTx isn't disabled, 1457c9ffd9f0SMarius Strobl * as these chips need it even when using MSI. 145895d67482SBill Paul */ 1459c9ffd9f0SMarius Strobl PCI_CLRBIT(sc->bge_dev, BGE_PCI_CMD, 1460c9ffd9f0SMarius Strobl PCIM_CMD_INTxDIS | PCIM_CMD_MWIEN, 4); 146195d67482SBill Paul 146295d67482SBill Paul /* Set the timer prescaler (always 66Mhz) */ 14630c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_MISC_CFG, BGE_32BITTIME_66MHZ); 146495d67482SBill Paul 146538cc658fSJohn Baldwin /* XXX: The Linux tg3 driver does this at the start of brgphy_reset. */ 146638cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906) { 146738cc658fSJohn Baldwin DELAY(40); /* XXX */ 146838cc658fSJohn Baldwin 146938cc658fSJohn Baldwin /* Put PHY into ready state */ 147038cc658fSJohn Baldwin BGE_CLRBIT(sc, BGE_MISC_CFG, BGE_MISCCFG_EPHY_IDDQ); 147138cc658fSJohn Baldwin CSR_READ_4(sc, BGE_MISC_CFG); /* Flush */ 147238cc658fSJohn Baldwin DELAY(40); 147338cc658fSJohn Baldwin } 147438cc658fSJohn Baldwin 147595d67482SBill Paul return (0); 147695d67482SBill Paul } 147795d67482SBill Paul 147895d67482SBill Paul static int 14793f74909aSGleb Smirnoff bge_blockinit(struct bge_softc *sc) 148095d67482SBill Paul { 148195d67482SBill Paul struct bge_rcb *rcb; 1482e907febfSPyun YongHyeon bus_size_t vrcb; 1483e907febfSPyun YongHyeon bge_hostaddr taddr; 14846f8718a3SScott Long uint32_t val; 14858a315a6dSPyun YongHyeon int i, limit; 148695d67482SBill Paul 148795d67482SBill Paul /* 148895d67482SBill Paul * Initialize the memory window pointer register so that 148995d67482SBill Paul * we can access the first 32K of internal NIC RAM. This will 149095d67482SBill Paul * allow us to set up the TX send ring RCBs and the RX return 149195d67482SBill Paul * ring RCBs, plus other things which live in NIC memory. 149295d67482SBill Paul */ 149395d67482SBill Paul CSR_WRITE_4(sc, BGE_PCI_MEMWIN_BASEADDR, 0); 149495d67482SBill Paul 1495822f63fcSBill Paul /* Note: the BCM5704 has a smaller mbuf space than other chips. */ 1496822f63fcSBill Paul 14977ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 149895d67482SBill Paul /* Configure mbuf memory pool */ 14990dae9719SJung-uk Kim CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR, BGE_BUFFPOOL_1); 1500822f63fcSBill Paul if (sc->bge_asicrev == BGE_ASICREV_BCM5704) 1501822f63fcSBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x10000); 1502822f63fcSBill Paul else 150395d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000); 150495d67482SBill Paul 150595d67482SBill Paul /* Configure DMA resource pool */ 15060434d1b8SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_BASEADDR, 15070434d1b8SBill Paul BGE_DMA_DESCRIPTORS); 150895d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LEN, 0x2000); 15090434d1b8SBill Paul } 151095d67482SBill Paul 151195d67482SBill Paul /* Configure mbuf pool watermarks */ 151238cc658fSJohn Baldwin if (!BGE_IS_5705_PLUS(sc)) { 1513fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x50); 1514fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x20); 1515fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60); 151638cc658fSJohn Baldwin } else if (sc->bge_asicrev == BGE_ASICREV_BCM5906) { 151738cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0); 151838cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x04); 151938cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x10); 152038cc658fSJohn Baldwin } else { 152138cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0); 152238cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x10); 152338cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60); 152438cc658fSJohn Baldwin } 152595d67482SBill Paul 152695d67482SBill Paul /* Configure DMA resource watermarks */ 152795d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LOWAT, 5); 152895d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_HIWAT, 10); 152995d67482SBill Paul 153095d67482SBill Paul /* Enable buffer manager */ 15317ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 153295d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MODE, 153395d67482SBill Paul BGE_BMANMODE_ENABLE | BGE_BMANMODE_LOMBUF_ATTN); 153495d67482SBill Paul 153595d67482SBill Paul /* Poll for buffer manager start indication */ 153695d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 1537d5d23857SJung-uk Kim DELAY(10); 15380c8aa4eaSJung-uk Kim if (CSR_READ_4(sc, BGE_BMAN_MODE) & BGE_BMANMODE_ENABLE) 153995d67482SBill Paul break; 154095d67482SBill Paul } 154195d67482SBill Paul 154295d67482SBill Paul if (i == BGE_TIMEOUT) { 1543fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 1544fe806fdaSPyun YongHyeon "buffer manager failed to start\n"); 154595d67482SBill Paul return (ENXIO); 154695d67482SBill Paul } 15470434d1b8SBill Paul } 154895d67482SBill Paul 154995d67482SBill Paul /* Enable flow-through queues */ 15500c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF); 155195d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0); 155295d67482SBill Paul 155395d67482SBill Paul /* Wait until queue initialization is complete */ 155495d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 1555d5d23857SJung-uk Kim DELAY(10); 155695d67482SBill Paul if (CSR_READ_4(sc, BGE_FTQ_RESET) == 0) 155795d67482SBill Paul break; 155895d67482SBill Paul } 155995d67482SBill Paul 156095d67482SBill Paul if (i == BGE_TIMEOUT) { 1561fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "flow-through queue init failed\n"); 156295d67482SBill Paul return (ENXIO); 156395d67482SBill Paul } 156495d67482SBill Paul 15658a315a6dSPyun YongHyeon /* 15668a315a6dSPyun YongHyeon * Summary of rings supported by the controller: 15678a315a6dSPyun YongHyeon * 15688a315a6dSPyun YongHyeon * Standard Receive Producer Ring 15698a315a6dSPyun YongHyeon * - This ring is used to feed receive buffers for "standard" 15708a315a6dSPyun YongHyeon * sized frames (typically 1536 bytes) to the controller. 15718a315a6dSPyun YongHyeon * 15728a315a6dSPyun YongHyeon * Jumbo Receive Producer Ring 15738a315a6dSPyun YongHyeon * - This ring is used to feed receive buffers for jumbo sized 15748a315a6dSPyun YongHyeon * frames (i.e. anything bigger than the "standard" frames) 15758a315a6dSPyun YongHyeon * to the controller. 15768a315a6dSPyun YongHyeon * 15778a315a6dSPyun YongHyeon * Mini Receive Producer Ring 15788a315a6dSPyun YongHyeon * - This ring is used to feed receive buffers for "mini" 15798a315a6dSPyun YongHyeon * sized frames to the controller. 15808a315a6dSPyun YongHyeon * - This feature required external memory for the controller 15818a315a6dSPyun YongHyeon * but was never used in a production system. Should always 15828a315a6dSPyun YongHyeon * be disabled. 15838a315a6dSPyun YongHyeon * 15848a315a6dSPyun YongHyeon * Receive Return Ring 15858a315a6dSPyun YongHyeon * - After the controller has placed an incoming frame into a 15868a315a6dSPyun YongHyeon * receive buffer that buffer is moved into a receive return 15878a315a6dSPyun YongHyeon * ring. The driver is then responsible to passing the 15888a315a6dSPyun YongHyeon * buffer up to the stack. Many versions of the controller 15898a315a6dSPyun YongHyeon * support multiple RR rings. 15908a315a6dSPyun YongHyeon * 15918a315a6dSPyun YongHyeon * Send Ring 15928a315a6dSPyun YongHyeon * - This ring is used for outgoing frames. Many versions of 15938a315a6dSPyun YongHyeon * the controller support multiple send rings. 15948a315a6dSPyun YongHyeon */ 15958a315a6dSPyun YongHyeon 15968a315a6dSPyun YongHyeon /* Initialize the standard receive producer ring control block. */ 1597f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_std_rx_rcb; 1598f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_lo = 1599f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_rx_std_ring_paddr); 1600f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_hi = 1601f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_rx_std_ring_paddr); 1602f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 1603f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREREAD); 16048a315a6dSPyun YongHyeon if (BGE_IS_5705_PLUS(sc)) { 16058a315a6dSPyun YongHyeon /* 16068a315a6dSPyun YongHyeon * Bits 31-16: Programmable ring size (512, 256, 128, 64, 32) 16078a315a6dSPyun YongHyeon * Bits 15-2 : Reserved (should be 0) 16088a315a6dSPyun YongHyeon * Bit 1 : 1 = Ring Disabled, 0 = Ring Enabled 16098a315a6dSPyun YongHyeon * Bit 0 : Reserved 16108a315a6dSPyun YongHyeon */ 16110434d1b8SBill Paul rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(512, 0); 16128a315a6dSPyun YongHyeon } else { 16138a315a6dSPyun YongHyeon /* 16148a315a6dSPyun YongHyeon * Ring size is always XXX entries 16158a315a6dSPyun YongHyeon * Bits 31-16: Maximum RX frame size 16168a315a6dSPyun YongHyeon * Bits 15-2 : Reserved (should be 0) 16178a315a6dSPyun YongHyeon * Bit 1 : 1 = Ring Disabled, 0 = Ring Enabled 16188a315a6dSPyun YongHyeon * Bit 0 : Reserved 16198a315a6dSPyun YongHyeon */ 16200434d1b8SBill Paul rcb->bge_maxlen_flags = 16210434d1b8SBill Paul BGE_RCB_MAXLEN_FLAGS(BGE_MAX_FRAMELEN, 0); 16228a315a6dSPyun YongHyeon } 162395d67482SBill Paul rcb->bge_nicaddr = BGE_STD_RX_RINGS; 16248a315a6dSPyun YongHyeon /* Write the standard receive producer ring control block. */ 16250c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_HI, rcb->bge_hostaddr.bge_addr_hi); 16260c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_LO, rcb->bge_hostaddr.bge_addr_lo); 162767111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags); 162867111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_NICADDR, rcb->bge_nicaddr); 162995d67482SBill Paul 16308a315a6dSPyun YongHyeon /* Reset the standard receive producer ring producer index. */ 16318a315a6dSPyun YongHyeon bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, 0); 16328a315a6dSPyun YongHyeon 163395d67482SBill Paul /* 16348a315a6dSPyun YongHyeon * Initialize the jumbo RX producer ring control 16358a315a6dSPyun YongHyeon * block. We set the 'ring disabled' bit in the 16368a315a6dSPyun YongHyeon * flags field until we're actually ready to start 163795d67482SBill Paul * using this ring (i.e. once we set the MTU 163895d67482SBill Paul * high enough to require it). 163995d67482SBill Paul */ 16404c0da0ffSGleb Smirnoff if (BGE_IS_JUMBO_CAPABLE(sc)) { 1641f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb; 16428a315a6dSPyun YongHyeon /* Get the jumbo receive producer ring RCB parameters. */ 1643f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_lo = 1644f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_rx_jumbo_ring_paddr); 1645f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_hi = 1646f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_rx_jumbo_ring_paddr); 1647f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1648f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 1649f41ac2beSBill Paul BUS_DMASYNC_PREREAD); 16501be6acb7SGleb Smirnoff rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0, 16511be6acb7SGleb Smirnoff BGE_RCB_FLAG_USE_EXT_RX_BD | BGE_RCB_FLAG_RING_DISABLED); 165295d67482SBill Paul rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS; 165367111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_HI, 165467111612SJohn Polstra rcb->bge_hostaddr.bge_addr_hi); 165567111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_LO, 165667111612SJohn Polstra rcb->bge_hostaddr.bge_addr_lo); 16578a315a6dSPyun YongHyeon /* Program the jumbo receive producer ring RCB parameters. */ 16580434d1b8SBill Paul CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, 16590434d1b8SBill Paul rcb->bge_maxlen_flags); 166067111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_NICADDR, rcb->bge_nicaddr); 16618a315a6dSPyun YongHyeon /* Reset the jumbo receive producer ring producer index. */ 16628a315a6dSPyun YongHyeon bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, 0); 16638a315a6dSPyun YongHyeon } 166495d67482SBill Paul 16658a315a6dSPyun YongHyeon /* Disable the mini receive producer ring RCB. */ 16665e2f96bfSPyun YongHyeon if (BGE_IS_5700_FAMILY(sc)) { 1667f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_mini_rx_rcb; 166867111612SJohn Polstra rcb->bge_maxlen_flags = 166967111612SJohn Polstra BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED); 16700434d1b8SBill Paul CSR_WRITE_4(sc, BGE_RX_MINI_RCB_MAXLEN_FLAGS, 16710434d1b8SBill Paul rcb->bge_maxlen_flags); 16728a315a6dSPyun YongHyeon /* Reset the mini receive producer ring producer index. */ 16738a315a6dSPyun YongHyeon bge_writembx(sc, BGE_MBX_RX_MINI_PROD_LO, 0); 16740434d1b8SBill Paul } 167595d67482SBill Paul 167695d67482SBill Paul /* 16778a315a6dSPyun YongHyeon * The BD ring replenish thresholds control how often the 16788a315a6dSPyun YongHyeon * hardware fetches new BD's from the producer rings in host 16798a315a6dSPyun YongHyeon * memory. Setting the value too low on a busy system can 16808a315a6dSPyun YongHyeon * starve the hardware and recue the throughpout. 16818a315a6dSPyun YongHyeon * 168295d67482SBill Paul * Set the BD ring replentish thresholds. The recommended 168395d67482SBill Paul * values are 1/8th the number of descriptors allocated to 168495d67482SBill Paul * each ring. 16859ba784dbSScott Long * XXX The 5754 requires a lower threshold, so it might be a 16869ba784dbSScott Long * requirement of all 575x family chips. The Linux driver sets 16879ba784dbSScott Long * the lower threshold for all 5705 family chips as well, but there 16889ba784dbSScott Long * are reports that it might not need to be so strict. 168938cc658fSJohn Baldwin * 169038cc658fSJohn Baldwin * XXX Linux does some extra fiddling here for the 5906 parts as 169138cc658fSJohn Baldwin * well. 169295d67482SBill Paul */ 16935345bad0SScott Long if (BGE_IS_5705_PLUS(sc)) 16946f8718a3SScott Long val = 8; 16956f8718a3SScott Long else 16966f8718a3SScott Long val = BGE_STD_RX_RING_CNT / 8; 16976f8718a3SScott Long CSR_WRITE_4(sc, BGE_RBDI_STD_REPL_THRESH, val); 16982a141b94SPyun YongHyeon if (BGE_IS_JUMBO_CAPABLE(sc)) 16992a141b94SPyun YongHyeon CSR_WRITE_4(sc, BGE_RBDI_JUMBO_REPL_THRESH, 17002a141b94SPyun YongHyeon BGE_JUMBO_RX_RING_CNT/8); 170195d67482SBill Paul 170295d67482SBill Paul /* 17038a315a6dSPyun YongHyeon * Disable all send rings by setting the 'ring disabled' bit 17048a315a6dSPyun YongHyeon * in the flags field of all the TX send ring control blocks, 17058a315a6dSPyun YongHyeon * located in NIC memory. 170695d67482SBill Paul */ 17078a315a6dSPyun YongHyeon if (!BGE_IS_5705_PLUS(sc)) 17088a315a6dSPyun YongHyeon /* 5700 to 5704 had 16 send rings. */ 17098a315a6dSPyun YongHyeon limit = BGE_TX_RINGS_EXTSSRAM_MAX; 17108a315a6dSPyun YongHyeon else 17118a315a6dSPyun YongHyeon limit = 1; 1712e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB; 17138a315a6dSPyun YongHyeon for (i = 0; i < limit; i++) { 1714e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1715e907febfSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED)); 1716e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0); 1717e907febfSPyun YongHyeon vrcb += sizeof(struct bge_rcb); 171895d67482SBill Paul } 171995d67482SBill Paul 17208a315a6dSPyun YongHyeon /* Configure send ring RCB 0 (we use only the first ring) */ 1721e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB; 1722e907febfSPyun YongHyeon BGE_HOSTADDR(taddr, sc->bge_ldata.bge_tx_ring_paddr); 1723e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi); 1724e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo); 1725e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 1726e907febfSPyun YongHyeon BGE_NIC_TXRING_ADDR(0, BGE_TX_RING_CNT)); 1727e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1728e907febfSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(BGE_TX_RING_CNT, 0)); 172995d67482SBill Paul 17308a315a6dSPyun YongHyeon /* 17318a315a6dSPyun YongHyeon * Disable all receive return rings by setting the 17328a315a6dSPyun YongHyeon * 'ring diabled' bit in the flags field of all the receive 17338a315a6dSPyun YongHyeon * return ring control blocks, located in NIC memory. 17348a315a6dSPyun YongHyeon */ 17358a315a6dSPyun YongHyeon if (!BGE_IS_5705_PLUS(sc)) 17368a315a6dSPyun YongHyeon limit = BGE_RX_RINGS_MAX; 17378a315a6dSPyun YongHyeon else if (sc->bge_asicrev == BGE_ASICREV_BCM5755) 17388a315a6dSPyun YongHyeon limit = 4; 17398a315a6dSPyun YongHyeon else 17408a315a6dSPyun YongHyeon limit = 1; 17418a315a6dSPyun YongHyeon /* Disable all receive return rings. */ 1742e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB; 17438a315a6dSPyun YongHyeon for (i = 0; i < limit; i++) { 1744e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, 0); 1745e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, 0); 1746e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 17478a315a6dSPyun YongHyeon BGE_RCB_FLAG_RING_DISABLED); 1748e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0); 174938cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_RX_CONS0_LO + 17503f74909aSGleb Smirnoff (i * (sizeof(uint64_t))), 0); 1751e907febfSPyun YongHyeon vrcb += sizeof(struct bge_rcb); 175295d67482SBill Paul } 175395d67482SBill Paul 175495d67482SBill Paul /* 17558a315a6dSPyun YongHyeon * Set up receive return ring 0. Note that the NIC address 17568a315a6dSPyun YongHyeon * for RX return rings is 0x0. The return rings live entirely 17578a315a6dSPyun YongHyeon * within the host, so the nicaddr field in the RCB isn't used. 175895d67482SBill Paul */ 1759e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB; 1760e907febfSPyun YongHyeon BGE_HOSTADDR(taddr, sc->bge_ldata.bge_rx_return_ring_paddr); 1761e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi); 1762e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo); 17638a315a6dSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0); 1764e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1765e907febfSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt, 0)); 176695d67482SBill Paul 176795d67482SBill Paul /* Set random backoff seed for TX */ 176895d67482SBill Paul CSR_WRITE_4(sc, BGE_TX_RANDOM_BACKOFF, 17694a0d6638SRuslan Ermilov IF_LLADDR(sc->bge_ifp)[0] + IF_LLADDR(sc->bge_ifp)[1] + 17704a0d6638SRuslan Ermilov IF_LLADDR(sc->bge_ifp)[2] + IF_LLADDR(sc->bge_ifp)[3] + 17714a0d6638SRuslan Ermilov IF_LLADDR(sc->bge_ifp)[4] + IF_LLADDR(sc->bge_ifp)[5] + 177295d67482SBill Paul BGE_TX_BACKOFF_SEED_MASK); 177395d67482SBill Paul 177495d67482SBill Paul /* Set inter-packet gap */ 177595d67482SBill Paul CSR_WRITE_4(sc, BGE_TX_LENGTHS, 0x2620); 177695d67482SBill Paul 177795d67482SBill Paul /* 177895d67482SBill Paul * Specify which ring to use for packets that don't match 177995d67482SBill Paul * any RX rules. 178095d67482SBill Paul */ 178195d67482SBill Paul CSR_WRITE_4(sc, BGE_RX_RULES_CFG, 0x08); 178295d67482SBill Paul 178395d67482SBill Paul /* 178495d67482SBill Paul * Configure number of RX lists. One interrupt distribution 178595d67482SBill Paul * list, sixteen active lists, one bad frames class. 178695d67482SBill Paul */ 178795d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_CFG, 0x181); 178895d67482SBill Paul 178995d67482SBill Paul /* Inialize RX list placement stats mask. */ 17900c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_RXLP_STATS_ENABLE_MASK, 0x007FFFFF); 179195d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_STATS_CTL, 0x1); 179295d67482SBill Paul 179395d67482SBill Paul /* Disable host coalescing until we get it set up */ 179495d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_MODE, 0x00000000); 179595d67482SBill Paul 179695d67482SBill Paul /* Poll to make sure it's shut down. */ 179795d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 1798d5d23857SJung-uk Kim DELAY(10); 179995d67482SBill Paul if (!(CSR_READ_4(sc, BGE_HCC_MODE) & BGE_HCCMODE_ENABLE)) 180095d67482SBill Paul break; 180195d67482SBill Paul } 180295d67482SBill Paul 180395d67482SBill Paul if (i == BGE_TIMEOUT) { 1804fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 1805fe806fdaSPyun YongHyeon "host coalescing engine failed to idle\n"); 180695d67482SBill Paul return (ENXIO); 180795d67482SBill Paul } 180895d67482SBill Paul 180995d67482SBill Paul /* Set up host coalescing defaults */ 181095d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS, sc->bge_rx_coal_ticks); 181195d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS, sc->bge_tx_coal_ticks); 181295d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS, sc->bge_rx_max_coal_bds); 181395d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS, sc->bge_tx_max_coal_bds); 18147ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 181595d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS_INT, 0); 181695d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS_INT, 0); 18170434d1b8SBill Paul } 1818b64728e5SBruce Evans CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 1); 1819b64728e5SBruce Evans CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 1); 182095d67482SBill Paul 182195d67482SBill Paul /* Set up address of statistics block */ 18227ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 1823f41ac2beSBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_HI, 1824f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_stats_paddr)); 182595d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_LO, 1826f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_stats_paddr)); 18270434d1b8SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_BASEADDR, BGE_STATS_BLOCK); 182895d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_BASEADDR, BGE_STATUS_BLOCK); 18290434d1b8SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_TICKS, sc->bge_stat_ticks); 18300434d1b8SBill Paul } 18310434d1b8SBill Paul 18320434d1b8SBill Paul /* Set up address of status block */ 1833f41ac2beSBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_HI, 1834f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_status_block_paddr)); 183595d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_LO, 1836f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_status_block_paddr)); 183795d67482SBill Paul 183830f57f61SPyun YongHyeon /* Set up status block size. */ 183930f57f61SPyun YongHyeon if (sc->bge_asicrev == BGE_ASICREV_BCM5700 && 1840864104feSPyun YongHyeon sc->bge_chipid != BGE_CHIPID_BCM5700_C0) { 184130f57f61SPyun YongHyeon val = BGE_STATBLKSZ_FULL; 1842864104feSPyun YongHyeon bzero(sc->bge_ldata.bge_status_block, BGE_STATUS_BLK_SZ); 1843864104feSPyun YongHyeon } else { 184430f57f61SPyun YongHyeon val = BGE_STATBLKSZ_32BYTE; 1845864104feSPyun YongHyeon bzero(sc->bge_ldata.bge_status_block, 32); 1846864104feSPyun YongHyeon } 1847864104feSPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 1848864104feSPyun YongHyeon sc->bge_cdata.bge_status_map, 1849864104feSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 185030f57f61SPyun YongHyeon 185195d67482SBill Paul /* Turn on host coalescing state machine */ 185230f57f61SPyun YongHyeon CSR_WRITE_4(sc, BGE_HCC_MODE, val | BGE_HCCMODE_ENABLE); 185395d67482SBill Paul 185495d67482SBill Paul /* Turn on RX BD completion state machine and enable attentions */ 185595d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDC_MODE, 185695d67482SBill Paul BGE_RBDCMODE_ENABLE | BGE_RBDCMODE_ATTN); 185795d67482SBill Paul 185895d67482SBill Paul /* Turn on RX list placement state machine */ 185995d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE); 186095d67482SBill Paul 186195d67482SBill Paul /* Turn on RX list selector state machine. */ 18627ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 186395d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE); 186495d67482SBill Paul 1865ea3b4127SPyun YongHyeon val = BGE_MACMODE_TXDMA_ENB | BGE_MACMODE_RXDMA_ENB | 1866ea3b4127SPyun YongHyeon BGE_MACMODE_RX_STATS_CLEAR | BGE_MACMODE_TX_STATS_CLEAR | 1867ea3b4127SPyun YongHyeon BGE_MACMODE_RX_STATS_ENB | BGE_MACMODE_TX_STATS_ENB | 1868ea3b4127SPyun YongHyeon BGE_MACMODE_FRMHDR_DMA_ENB; 1869ea3b4127SPyun YongHyeon 1870ea3b4127SPyun YongHyeon if (sc->bge_flags & BGE_FLAG_TBI) 1871ea3b4127SPyun YongHyeon val |= BGE_PORTMODE_TBI; 1872ea3b4127SPyun YongHyeon else if (sc->bge_flags & BGE_FLAG_MII_SERDES) 1873ea3b4127SPyun YongHyeon val |= BGE_PORTMODE_GMII; 1874ea3b4127SPyun YongHyeon else 1875ea3b4127SPyun YongHyeon val |= BGE_PORTMODE_MII; 1876ea3b4127SPyun YongHyeon 187795d67482SBill Paul /* Turn on DMA, clear stats */ 1878ea3b4127SPyun YongHyeon CSR_WRITE_4(sc, BGE_MAC_MODE, val); 187995d67482SBill Paul 188095d67482SBill Paul /* Set misc. local control, enable interrupts on attentions */ 188195d67482SBill Paul CSR_WRITE_4(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_ONATTN); 188295d67482SBill Paul 188395d67482SBill Paul #ifdef notdef 188495d67482SBill Paul /* Assert GPIO pins for PHY reset */ 188595d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUT0 | 188695d67482SBill Paul BGE_MLC_MISCIO_OUT1 | BGE_MLC_MISCIO_OUT2); 188795d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUTEN0 | 188895d67482SBill Paul BGE_MLC_MISCIO_OUTEN1 | BGE_MLC_MISCIO_OUTEN2); 188995d67482SBill Paul #endif 189095d67482SBill Paul 189195d67482SBill Paul /* Turn on DMA completion state machine */ 18927ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 189395d67482SBill Paul CSR_WRITE_4(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE); 189495d67482SBill Paul 18956f8718a3SScott Long val = BGE_WDMAMODE_ENABLE | BGE_WDMAMODE_ALL_ATTNS; 18966f8718a3SScott Long 18976f8718a3SScott Long /* Enable host coalescing bug fix. */ 1898a5779553SStanislav Sedov if (BGE_IS_5755_PLUS(sc)) 18993889907fSStanislav Sedov val |= BGE_WDMAMODE_STATUS_TAG_FIX; 19006f8718a3SScott Long 19017aa4b937SPyun YongHyeon /* Request larger DMA burst size to get better performance. */ 19027aa4b937SPyun YongHyeon if (sc->bge_asicrev == BGE_ASICREV_BCM5785) 19037aa4b937SPyun YongHyeon val |= BGE_WDMAMODE_BURST_ALL_DATA; 19047aa4b937SPyun YongHyeon 190595d67482SBill Paul /* Turn on write DMA state machine */ 19066f8718a3SScott Long CSR_WRITE_4(sc, BGE_WDMA_MODE, val); 19074f09c4c7SMarius Strobl DELAY(40); 190895d67482SBill Paul 190995d67482SBill Paul /* Turn on read DMA state machine */ 19104f09c4c7SMarius Strobl val = BGE_RDMAMODE_ENABLE | BGE_RDMAMODE_ALL_ATTNS; 1911a5779553SStanislav Sedov if (sc->bge_asicrev == BGE_ASICREV_BCM5784 || 1912a5779553SStanislav Sedov sc->bge_asicrev == BGE_ASICREV_BCM5785 || 1913a5779553SStanislav Sedov sc->bge_asicrev == BGE_ASICREV_BCM57780) 1914a5779553SStanislav Sedov val |= BGE_RDMAMODE_BD_SBD_CRPT_ATTN | 1915a5779553SStanislav Sedov BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN | 1916a5779553SStanislav Sedov BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN; 19174f09c4c7SMarius Strobl if (sc->bge_flags & BGE_FLAG_PCIE) 19184f09c4c7SMarius Strobl val |= BGE_RDMAMODE_FIFO_LONG_BURST; 191955a24a05SPyun YongHyeon if (sc->bge_flags & BGE_FLAG_TSO) { 1920ca3f1187SPyun YongHyeon val |= BGE_RDMAMODE_TSO4_ENABLE; 192155a24a05SPyun YongHyeon if (sc->bge_asicrev == BGE_ASICREV_BCM5785 || 192255a24a05SPyun YongHyeon sc->bge_asicrev == BGE_ASICREV_BCM57780) 192355a24a05SPyun YongHyeon val |= BGE_RDMAMODE_TSO6_ENABLE; 192455a24a05SPyun YongHyeon } 1925d255f2a9SPyun YongHyeon if (sc->bge_asicrev == BGE_ASICREV_BCM5761 || 1926d255f2a9SPyun YongHyeon sc->bge_asicrev == BGE_ASICREV_BCM5784 || 1927d255f2a9SPyun YongHyeon sc->bge_asicrev == BGE_ASICREV_BCM5785 || 1928d255f2a9SPyun YongHyeon sc->bge_asicrev == BGE_ASICREV_BCM57780) { 1929d255f2a9SPyun YongHyeon /* 1930d255f2a9SPyun YongHyeon * Enable fix for read DMA FIFO overruns. 1931d255f2a9SPyun YongHyeon * The fix is to limit the number of RX BDs 1932d255f2a9SPyun YongHyeon * the hardware would fetch at a fime. 1933d255f2a9SPyun YongHyeon */ 1934d255f2a9SPyun YongHyeon CSR_WRITE_4(sc, BGE_RDMA_RSRVCTRL, 1935d255f2a9SPyun YongHyeon CSR_READ_4(sc, BGE_RDMA_RSRVCTRL) | 1936d255f2a9SPyun YongHyeon BGE_RDMA_RSRVCTRL_FIFO_OFLW_FIX); 1937d255f2a9SPyun YongHyeon } 19384f09c4c7SMarius Strobl CSR_WRITE_4(sc, BGE_RDMA_MODE, val); 19394f09c4c7SMarius Strobl DELAY(40); 194095d67482SBill Paul 194195d67482SBill Paul /* Turn on RX data completion state machine */ 194295d67482SBill Paul CSR_WRITE_4(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE); 194395d67482SBill Paul 194495d67482SBill Paul /* Turn on RX BD initiator state machine */ 194595d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE); 194695d67482SBill Paul 194795d67482SBill Paul /* Turn on RX data and RX BD initiator state machine */ 194895d67482SBill Paul CSR_WRITE_4(sc, BGE_RDBDI_MODE, BGE_RDBDIMODE_ENABLE); 194995d67482SBill Paul 195095d67482SBill Paul /* Turn on Mbuf cluster free state machine */ 19517ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 195295d67482SBill Paul CSR_WRITE_4(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE); 195395d67482SBill Paul 195495d67482SBill Paul /* Turn on send BD completion state machine */ 195595d67482SBill Paul CSR_WRITE_4(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE); 195695d67482SBill Paul 195795d67482SBill Paul /* Turn on send data completion state machine */ 1958a5779553SStanislav Sedov val = BGE_SDCMODE_ENABLE; 1959a5779553SStanislav Sedov if (sc->bge_asicrev == BGE_ASICREV_BCM5761) 1960a5779553SStanislav Sedov val |= BGE_SDCMODE_CDELAY; 1961a5779553SStanislav Sedov CSR_WRITE_4(sc, BGE_SDC_MODE, val); 196295d67482SBill Paul 196395d67482SBill Paul /* Turn on send data initiator state machine */ 1964ca3f1187SPyun YongHyeon if (sc->bge_flags & BGE_FLAG_TSO) 1965ca3f1187SPyun YongHyeon CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE | 0x08); 1966ca3f1187SPyun YongHyeon else 196795d67482SBill Paul CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE); 196895d67482SBill Paul 196995d67482SBill Paul /* Turn on send BD initiator state machine */ 197095d67482SBill Paul CSR_WRITE_4(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE); 197195d67482SBill Paul 197295d67482SBill Paul /* Turn on send BD selector state machine */ 197395d67482SBill Paul CSR_WRITE_4(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE); 197495d67482SBill Paul 19750c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_SDI_STATS_ENABLE_MASK, 0x007FFFFF); 197695d67482SBill Paul CSR_WRITE_4(sc, BGE_SDI_STATS_CTL, 197795d67482SBill Paul BGE_SDISTATSCTL_ENABLE | BGE_SDISTATSCTL_FASTER); 197895d67482SBill Paul 197995d67482SBill Paul /* ack/clear link change events */ 198095d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED | 19810434d1b8SBill Paul BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE | 19820434d1b8SBill Paul BGE_MACSTAT_LINK_CHANGED); 1983f41ac2beSBill Paul CSR_WRITE_4(sc, BGE_MI_STS, 0); 198495d67482SBill Paul 19856ede2cfaSPyun YongHyeon /* 19866ede2cfaSPyun YongHyeon * Enable attention when the link has changed state for 19876ede2cfaSPyun YongHyeon * devices that use auto polling. 19886ede2cfaSPyun YongHyeon */ 1989652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 199095d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_STS, BGE_MISTS_LINK); 1991a1d52896SBill Paul } else { 19921f313773SOleg Bulyzhin if (sc->bge_asicrev == BGE_ASICREV_BCM5700 && 19934c0da0ffSGleb Smirnoff sc->bge_chipid != BGE_CHIPID_BCM5700_B2) 1994a1d52896SBill Paul CSR_WRITE_4(sc, BGE_MAC_EVT_ENB, 1995a1d52896SBill Paul BGE_EVTENB_MI_INTERRUPT); 1996a1d52896SBill Paul } 199795d67482SBill Paul 19981f313773SOleg Bulyzhin /* 19991f313773SOleg Bulyzhin * Clear any pending link state attention. 20001f313773SOleg Bulyzhin * Otherwise some link state change events may be lost until attention 20011f313773SOleg Bulyzhin * is cleared by bge_intr() -> bge_link_upd() sequence. 20021f313773SOleg Bulyzhin * It's not necessary on newer BCM chips - perhaps enabling link 20031f313773SOleg Bulyzhin * state change attentions implies clearing pending attention. 20041f313773SOleg Bulyzhin */ 20051f313773SOleg Bulyzhin CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED | 20061f313773SOleg Bulyzhin BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE | 20071f313773SOleg Bulyzhin BGE_MACSTAT_LINK_CHANGED); 20081f313773SOleg Bulyzhin 200995d67482SBill Paul /* Enable link state change attentions. */ 201095d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_EVT_ENB, BGE_EVTENB_LINK_CHANGED); 201195d67482SBill Paul 201295d67482SBill Paul return (0); 201395d67482SBill Paul } 201495d67482SBill Paul 20154c0da0ffSGleb Smirnoff const struct bge_revision * 20164c0da0ffSGleb Smirnoff bge_lookup_rev(uint32_t chipid) 20174c0da0ffSGleb Smirnoff { 20184c0da0ffSGleb Smirnoff const struct bge_revision *br; 20194c0da0ffSGleb Smirnoff 20204c0da0ffSGleb Smirnoff for (br = bge_revisions; br->br_name != NULL; br++) { 20214c0da0ffSGleb Smirnoff if (br->br_chipid == chipid) 20224c0da0ffSGleb Smirnoff return (br); 20234c0da0ffSGleb Smirnoff } 20244c0da0ffSGleb Smirnoff 20254c0da0ffSGleb Smirnoff for (br = bge_majorrevs; br->br_name != NULL; br++) { 20264c0da0ffSGleb Smirnoff if (br->br_chipid == BGE_ASICREV(chipid)) 20274c0da0ffSGleb Smirnoff return (br); 20284c0da0ffSGleb Smirnoff } 20294c0da0ffSGleb Smirnoff 20304c0da0ffSGleb Smirnoff return (NULL); 20314c0da0ffSGleb Smirnoff } 20324c0da0ffSGleb Smirnoff 20334c0da0ffSGleb Smirnoff const struct bge_vendor * 20344c0da0ffSGleb Smirnoff bge_lookup_vendor(uint16_t vid) 20354c0da0ffSGleb Smirnoff { 20364c0da0ffSGleb Smirnoff const struct bge_vendor *v; 20374c0da0ffSGleb Smirnoff 20384c0da0ffSGleb Smirnoff for (v = bge_vendors; v->v_name != NULL; v++) 20394c0da0ffSGleb Smirnoff if (v->v_id == vid) 20404c0da0ffSGleb Smirnoff return (v); 20414c0da0ffSGleb Smirnoff 20424c0da0ffSGleb Smirnoff panic("%s: unknown vendor %d", __func__, vid); 20434c0da0ffSGleb Smirnoff return (NULL); 20444c0da0ffSGleb Smirnoff } 20454c0da0ffSGleb Smirnoff 204695d67482SBill Paul /* 204795d67482SBill Paul * Probe for a Broadcom chip. Check the PCI vendor and device IDs 20484c0da0ffSGleb Smirnoff * against our list and return its name if we find a match. 20494c0da0ffSGleb Smirnoff * 20504c0da0ffSGleb Smirnoff * Note that since the Broadcom controller contains VPD support, we 20517c929cf9SJung-uk Kim * try to get the device name string from the controller itself instead 20527c929cf9SJung-uk Kim * of the compiled-in string. It guarantees we'll always announce the 20537c929cf9SJung-uk Kim * right product name. We fall back to the compiled-in string when 20547c929cf9SJung-uk Kim * VPD is unavailable or corrupt. 205595d67482SBill Paul */ 205695d67482SBill Paul static int 20573f74909aSGleb Smirnoff bge_probe(device_t dev) 205895d67482SBill Paul { 2059852c67f9SMarius Strobl const struct bge_type *t = bge_devs; 20604c0da0ffSGleb Smirnoff struct bge_softc *sc = device_get_softc(dev); 20617c929cf9SJung-uk Kim uint16_t vid, did; 206295d67482SBill Paul 206395d67482SBill Paul sc->bge_dev = dev; 20647c929cf9SJung-uk Kim vid = pci_get_vendor(dev); 20657c929cf9SJung-uk Kim did = pci_get_device(dev); 20664c0da0ffSGleb Smirnoff while(t->bge_vid != 0) { 20677c929cf9SJung-uk Kim if ((vid == t->bge_vid) && (did == t->bge_did)) { 20687c929cf9SJung-uk Kim char model[64], buf[96]; 20694c0da0ffSGleb Smirnoff const struct bge_revision *br; 20704c0da0ffSGleb Smirnoff const struct bge_vendor *v; 20714c0da0ffSGleb Smirnoff uint32_t id; 20724c0da0ffSGleb Smirnoff 2073a5779553SStanislav Sedov id = pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >> 2074a5779553SStanislav Sedov BGE_PCIMISCCTL_ASICREV_SHIFT; 2075a5779553SStanislav Sedov if (BGE_ASICREV(id) == BGE_ASICREV_USE_PRODID_REG) 2076a5779553SStanislav Sedov id = pci_read_config(dev, 2077a5779553SStanislav Sedov BGE_PCI_PRODID_ASICREV, 4); 20784c0da0ffSGleb Smirnoff br = bge_lookup_rev(id); 20797c929cf9SJung-uk Kim v = bge_lookup_vendor(vid); 20804e35d186SJung-uk Kim { 20814e35d186SJung-uk Kim #if __FreeBSD_version > 700024 20824e35d186SJung-uk Kim const char *pname; 20834e35d186SJung-uk Kim 2084852c67f9SMarius Strobl if (bge_has_eaddr(sc) && 2085852c67f9SMarius Strobl pci_get_vpd_ident(dev, &pname) == 0) 20864e35d186SJung-uk Kim snprintf(model, 64, "%s", pname); 20874e35d186SJung-uk Kim else 20884e35d186SJung-uk Kim #endif 20897c929cf9SJung-uk Kim snprintf(model, 64, "%s %s", 20907c929cf9SJung-uk Kim v->v_name, 20917c929cf9SJung-uk Kim br != NULL ? br->br_name : 20927c929cf9SJung-uk Kim "NetXtreme Ethernet Controller"); 20934e35d186SJung-uk Kim } 2094a5779553SStanislav Sedov snprintf(buf, 96, "%s, %sASIC rev. %#08x", model, 2095a5779553SStanislav Sedov br != NULL ? "" : "unknown ", id); 20964c0da0ffSGleb Smirnoff device_set_desc_copy(dev, buf); 209795d67482SBill Paul return (0); 209895d67482SBill Paul } 209995d67482SBill Paul t++; 210095d67482SBill Paul } 210195d67482SBill Paul 210295d67482SBill Paul return (ENXIO); 210395d67482SBill Paul } 210495d67482SBill Paul 2105f41ac2beSBill Paul static void 21063f74909aSGleb Smirnoff bge_dma_free(struct bge_softc *sc) 2107f41ac2beSBill Paul { 2108f41ac2beSBill Paul int i; 2109f41ac2beSBill Paul 21103f74909aSGleb Smirnoff /* Destroy DMA maps for RX buffers. */ 2111f41ac2beSBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 2112f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_std_dmamap[i]) 21130ac56796SPyun YongHyeon bus_dmamap_destroy(sc->bge_cdata.bge_rx_mtag, 2114f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i]); 2115f41ac2beSBill Paul } 2116943787f3SPyun YongHyeon if (sc->bge_cdata.bge_rx_std_sparemap) 2117943787f3SPyun YongHyeon bus_dmamap_destroy(sc->bge_cdata.bge_rx_mtag, 2118943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_std_sparemap); 2119f41ac2beSBill Paul 21203f74909aSGleb Smirnoff /* Destroy DMA maps for jumbo RX buffers. */ 2121f41ac2beSBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 2122f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_jumbo_dmamap[i]) 2123f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_mtag_jumbo, 2124f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 2125f41ac2beSBill Paul } 2126943787f3SPyun YongHyeon if (sc->bge_cdata.bge_rx_jumbo_sparemap) 2127943787f3SPyun YongHyeon bus_dmamap_destroy(sc->bge_cdata.bge_mtag_jumbo, 2128943787f3SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_sparemap); 2129f41ac2beSBill Paul 21303f74909aSGleb Smirnoff /* Destroy DMA maps for TX buffers. */ 2131f41ac2beSBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 2132f41ac2beSBill Paul if (sc->bge_cdata.bge_tx_dmamap[i]) 21330ac56796SPyun YongHyeon bus_dmamap_destroy(sc->bge_cdata.bge_tx_mtag, 2134f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[i]); 2135f41ac2beSBill Paul } 2136f41ac2beSBill Paul 21370ac56796SPyun YongHyeon if (sc->bge_cdata.bge_rx_mtag) 21380ac56796SPyun YongHyeon bus_dma_tag_destroy(sc->bge_cdata.bge_rx_mtag); 21390ac56796SPyun YongHyeon if (sc->bge_cdata.bge_tx_mtag) 21400ac56796SPyun YongHyeon bus_dma_tag_destroy(sc->bge_cdata.bge_tx_mtag); 2141f41ac2beSBill Paul 2142f41ac2beSBill Paul 21433f74909aSGleb Smirnoff /* Destroy standard RX ring. */ 2144e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_std_ring_map) 2145e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_rx_std_ring_tag, 2146e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_std_ring_map); 2147e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_std_ring_map && sc->bge_ldata.bge_rx_std_ring) 2148f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_rx_std_ring_tag, 2149f41ac2beSBill Paul sc->bge_ldata.bge_rx_std_ring, 2150f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map); 2151f41ac2beSBill Paul 2152f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_std_ring_tag) 2153f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_rx_std_ring_tag); 2154f41ac2beSBill Paul 21553f74909aSGleb Smirnoff /* Destroy jumbo RX ring. */ 2156e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_jumbo_ring_map) 2157e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_rx_jumbo_ring_tag, 2158e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_ring_map); 2159e65bed95SPyun YongHyeon 2160e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_jumbo_ring_map && 2161e65bed95SPyun YongHyeon sc->bge_ldata.bge_rx_jumbo_ring) 2162f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_rx_jumbo_ring_tag, 2163f41ac2beSBill Paul sc->bge_ldata.bge_rx_jumbo_ring, 2164f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map); 2165f41ac2beSBill Paul 2166f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_jumbo_ring_tag) 2167f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_rx_jumbo_ring_tag); 2168f41ac2beSBill Paul 21693f74909aSGleb Smirnoff /* Destroy RX return ring. */ 2170e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_return_ring_map) 2171e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_rx_return_ring_tag, 2172e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_return_ring_map); 2173e65bed95SPyun YongHyeon 2174e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_return_ring_map && 2175e65bed95SPyun YongHyeon sc->bge_ldata.bge_rx_return_ring) 2176f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_rx_return_ring_tag, 2177f41ac2beSBill Paul sc->bge_ldata.bge_rx_return_ring, 2178f41ac2beSBill Paul sc->bge_cdata.bge_rx_return_ring_map); 2179f41ac2beSBill Paul 2180f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_return_ring_tag) 2181f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_rx_return_ring_tag); 2182f41ac2beSBill Paul 21833f74909aSGleb Smirnoff /* Destroy TX ring. */ 2184e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_tx_ring_map) 2185e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_tx_ring_tag, 2186e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_ring_map); 2187e65bed95SPyun YongHyeon 2188e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_tx_ring_map && sc->bge_ldata.bge_tx_ring) 2189f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_tx_ring_tag, 2190f41ac2beSBill Paul sc->bge_ldata.bge_tx_ring, 2191f41ac2beSBill Paul sc->bge_cdata.bge_tx_ring_map); 2192f41ac2beSBill Paul 2193f41ac2beSBill Paul if (sc->bge_cdata.bge_tx_ring_tag) 2194f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_tx_ring_tag); 2195f41ac2beSBill Paul 21963f74909aSGleb Smirnoff /* Destroy status block. */ 2197e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_status_map) 2198e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_status_tag, 2199e65bed95SPyun YongHyeon sc->bge_cdata.bge_status_map); 2200e65bed95SPyun YongHyeon 2201e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_status_map && sc->bge_ldata.bge_status_block) 2202f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_status_tag, 2203f41ac2beSBill Paul sc->bge_ldata.bge_status_block, 2204f41ac2beSBill Paul sc->bge_cdata.bge_status_map); 2205f41ac2beSBill Paul 2206f41ac2beSBill Paul if (sc->bge_cdata.bge_status_tag) 2207f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_status_tag); 2208f41ac2beSBill Paul 22093f74909aSGleb Smirnoff /* Destroy statistics block. */ 2210e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_stats_map) 2211e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_stats_tag, 2212e65bed95SPyun YongHyeon sc->bge_cdata.bge_stats_map); 2213e65bed95SPyun YongHyeon 2214e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_stats_map && sc->bge_ldata.bge_stats) 2215f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_stats_tag, 2216f41ac2beSBill Paul sc->bge_ldata.bge_stats, 2217f41ac2beSBill Paul sc->bge_cdata.bge_stats_map); 2218f41ac2beSBill Paul 2219f41ac2beSBill Paul if (sc->bge_cdata.bge_stats_tag) 2220f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_stats_tag); 2221f41ac2beSBill Paul 22225b610048SPyun YongHyeon if (sc->bge_cdata.bge_buffer_tag) 22235b610048SPyun YongHyeon bus_dma_tag_destroy(sc->bge_cdata.bge_buffer_tag); 22245b610048SPyun YongHyeon 22253f74909aSGleb Smirnoff /* Destroy the parent tag. */ 2226f41ac2beSBill Paul if (sc->bge_cdata.bge_parent_tag) 2227f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_parent_tag); 2228f41ac2beSBill Paul } 2229f41ac2beSBill Paul 2230f41ac2beSBill Paul static int 22315b610048SPyun YongHyeon bge_dma_ring_alloc(struct bge_softc *sc, bus_size_t alignment, 22325b610048SPyun YongHyeon bus_size_t maxsize, bus_dma_tag_t *tag, uint8_t **ring, bus_dmamap_t *map, 22335b610048SPyun YongHyeon bus_addr_t *paddr, const char *msg) 2234f41ac2beSBill Paul { 22353f74909aSGleb Smirnoff struct bge_dmamap_arg ctx; 2236f681b29aSPyun YongHyeon bus_addr_t lowaddr; 22375b610048SPyun YongHyeon bus_size_t ring_end; 22385b610048SPyun YongHyeon int error; 2239f41ac2beSBill Paul 22405b610048SPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR; 22415b610048SPyun YongHyeon again: 22425b610048SPyun YongHyeon error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 22435b610048SPyun YongHyeon alignment, 0, lowaddr, BUS_SPACE_MAXADDR, NULL, 22445b610048SPyun YongHyeon NULL, maxsize, 1, maxsize, 0, NULL, NULL, tag); 22455b610048SPyun YongHyeon if (error != 0) { 22465b610048SPyun YongHyeon device_printf(sc->bge_dev, 22475b610048SPyun YongHyeon "could not create %s dma tag\n", msg); 22485b610048SPyun YongHyeon return (ENOMEM); 22495b610048SPyun YongHyeon } 22505b610048SPyun YongHyeon /* Allocate DMA'able memory for ring. */ 22515b610048SPyun YongHyeon error = bus_dmamem_alloc(*tag, (void **)ring, 22525b610048SPyun YongHyeon BUS_DMA_NOWAIT | BUS_DMA_ZERO | BUS_DMA_COHERENT, map); 22535b610048SPyun YongHyeon if (error != 0) { 22545b610048SPyun YongHyeon device_printf(sc->bge_dev, 22555b610048SPyun YongHyeon "could not allocate DMA'able memory for %s\n", msg); 22565b610048SPyun YongHyeon return (ENOMEM); 22575b610048SPyun YongHyeon } 22585b610048SPyun YongHyeon /* Load the address of the ring. */ 22595b610048SPyun YongHyeon ctx.bge_busaddr = 0; 22605b610048SPyun YongHyeon error = bus_dmamap_load(*tag, *map, *ring, maxsize, bge_dma_map_addr, 22615b610048SPyun YongHyeon &ctx, BUS_DMA_NOWAIT); 22625b610048SPyun YongHyeon if (error != 0) { 22635b610048SPyun YongHyeon device_printf(sc->bge_dev, 22645b610048SPyun YongHyeon "could not load DMA'able memory for %s\n", msg); 22655b610048SPyun YongHyeon return (ENOMEM); 22665b610048SPyun YongHyeon } 22675b610048SPyun YongHyeon *paddr = ctx.bge_busaddr; 22685b610048SPyun YongHyeon ring_end = *paddr + maxsize; 22695b610048SPyun YongHyeon if ((sc->bge_flags & BGE_FLAG_4G_BNDRY_BUG) != 0 && 22705b610048SPyun YongHyeon BGE_ADDR_HI(*paddr) != BGE_ADDR_HI(ring_end)) { 22715b610048SPyun YongHyeon /* 22725b610048SPyun YongHyeon * 4GB boundary crossed. Limit maximum allowable DMA 22735b610048SPyun YongHyeon * address space to 32bit and try again. 22745b610048SPyun YongHyeon */ 22755b610048SPyun YongHyeon bus_dmamap_unload(*tag, *map); 22765b610048SPyun YongHyeon bus_dmamem_free(*tag, *ring, *map); 22775b610048SPyun YongHyeon bus_dma_tag_destroy(*tag); 22785b610048SPyun YongHyeon if (bootverbose) 22795b610048SPyun YongHyeon device_printf(sc->bge_dev, "4GB boundary crossed, " 22805b610048SPyun YongHyeon "limit DMA address space to 32bit for %s\n", msg); 22815b610048SPyun YongHyeon *ring = NULL; 22825b610048SPyun YongHyeon *tag = NULL; 22835b610048SPyun YongHyeon *map = NULL; 22845b610048SPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR_32BIT; 22855b610048SPyun YongHyeon goto again; 22865b610048SPyun YongHyeon } 22875b610048SPyun YongHyeon return (0); 22885b610048SPyun YongHyeon } 22895b610048SPyun YongHyeon 22905b610048SPyun YongHyeon static int 22915b610048SPyun YongHyeon bge_dma_alloc(struct bge_softc *sc) 22925b610048SPyun YongHyeon { 22935b610048SPyun YongHyeon bus_addr_t lowaddr; 22945b610048SPyun YongHyeon bus_size_t boundary, sbsz, txsegsz, txmaxsegsz; 22955b610048SPyun YongHyeon int i, error; 2296f41ac2beSBill Paul 2297f681b29aSPyun YongHyeon lowaddr = BUS_SPACE_MAXADDR; 2298f681b29aSPyun YongHyeon if ((sc->bge_flags & BGE_FLAG_40BIT_BUG) != 0) 2299f681b29aSPyun YongHyeon lowaddr = BGE_DMA_MAXADDR; 2300f41ac2beSBill Paul /* 2301f41ac2beSBill Paul * Allocate the parent bus DMA tag appropriate for PCI. 2302f41ac2beSBill Paul */ 23034eee14cbSMarius Strobl error = bus_dma_tag_create(bus_get_dma_tag(sc->bge_dev), 2304f681b29aSPyun YongHyeon 1, 0, lowaddr, BUS_SPACE_MAXADDR, NULL, 23054eee14cbSMarius Strobl NULL, BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 23064eee14cbSMarius Strobl 0, NULL, NULL, &sc->bge_cdata.bge_parent_tag); 2307e65bed95SPyun YongHyeon if (error != 0) { 2308fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 2309fe806fdaSPyun YongHyeon "could not allocate parent dma tag\n"); 2310e65bed95SPyun YongHyeon return (ENOMEM); 2311e65bed95SPyun YongHyeon } 2312e65bed95SPyun YongHyeon 23135b610048SPyun YongHyeon /* Create tag for standard RX ring. */ 23145b610048SPyun YongHyeon error = bge_dma_ring_alloc(sc, PAGE_SIZE, BGE_STD_RX_RING_SZ, 23155b610048SPyun YongHyeon &sc->bge_cdata.bge_rx_std_ring_tag, 23165b610048SPyun YongHyeon (uint8_t **)&sc->bge_ldata.bge_rx_std_ring, 23175b610048SPyun YongHyeon &sc->bge_cdata.bge_rx_std_ring_map, 23185b610048SPyun YongHyeon &sc->bge_ldata.bge_rx_std_ring_paddr, "RX ring"); 23195b610048SPyun YongHyeon if (error) 23205b610048SPyun YongHyeon return (error); 23215b610048SPyun YongHyeon 23225b610048SPyun YongHyeon /* Create tag for RX return ring. */ 23235b610048SPyun YongHyeon error = bge_dma_ring_alloc(sc, PAGE_SIZE, BGE_RX_RTN_RING_SZ(sc), 23245b610048SPyun YongHyeon &sc->bge_cdata.bge_rx_return_ring_tag, 23255b610048SPyun YongHyeon (uint8_t **)&sc->bge_ldata.bge_rx_return_ring, 23265b610048SPyun YongHyeon &sc->bge_cdata.bge_rx_return_ring_map, 23275b610048SPyun YongHyeon &sc->bge_ldata.bge_rx_return_ring_paddr, "RX return ring"); 23285b610048SPyun YongHyeon if (error) 23295b610048SPyun YongHyeon return (error); 23305b610048SPyun YongHyeon 23315b610048SPyun YongHyeon /* Create tag for TX ring. */ 23325b610048SPyun YongHyeon error = bge_dma_ring_alloc(sc, PAGE_SIZE, BGE_TX_RING_SZ, 23335b610048SPyun YongHyeon &sc->bge_cdata.bge_tx_ring_tag, 23345b610048SPyun YongHyeon (uint8_t **)&sc->bge_ldata.bge_tx_ring, 23355b610048SPyun YongHyeon &sc->bge_cdata.bge_tx_ring_map, 23365b610048SPyun YongHyeon &sc->bge_ldata.bge_tx_ring_paddr, "TX ring"); 23375b610048SPyun YongHyeon if (error) 23385b610048SPyun YongHyeon return (error); 23395b610048SPyun YongHyeon 2340f41ac2beSBill Paul /* 23415b610048SPyun YongHyeon * Create tag for status block. 23425b610048SPyun YongHyeon * Because we only use single Tx/Rx/Rx return ring, use 23435b610048SPyun YongHyeon * minimum status block size except BCM5700 AX/BX which 23445b610048SPyun YongHyeon * seems to want to see full status block size regardless 23455b610048SPyun YongHyeon * of configured number of ring. 2346f41ac2beSBill Paul */ 23475b610048SPyun YongHyeon if (sc->bge_asicrev == BGE_ASICREV_BCM5700 && 23485b610048SPyun YongHyeon sc->bge_chipid != BGE_CHIPID_BCM5700_C0) 23495b610048SPyun YongHyeon sbsz = BGE_STATUS_BLK_SZ; 23505b610048SPyun YongHyeon else 23515b610048SPyun YongHyeon sbsz = 32; 23525b610048SPyun YongHyeon error = bge_dma_ring_alloc(sc, PAGE_SIZE, sbsz, 23535b610048SPyun YongHyeon &sc->bge_cdata.bge_status_tag, 23545b610048SPyun YongHyeon (uint8_t **)&sc->bge_ldata.bge_status_block, 23555b610048SPyun YongHyeon &sc->bge_cdata.bge_status_map, 23565b610048SPyun YongHyeon &sc->bge_ldata.bge_status_block_paddr, "status block"); 23575b610048SPyun YongHyeon if (error) 23585b610048SPyun YongHyeon return (error); 23595b610048SPyun YongHyeon 236012c65daeSPyun YongHyeon /* Create tag for statistics block. */ 236112c65daeSPyun YongHyeon error = bge_dma_ring_alloc(sc, PAGE_SIZE, BGE_STATS_SZ, 236212c65daeSPyun YongHyeon &sc->bge_cdata.bge_stats_tag, 236312c65daeSPyun YongHyeon (uint8_t **)&sc->bge_ldata.bge_stats, 236412c65daeSPyun YongHyeon &sc->bge_cdata.bge_stats_map, 236512c65daeSPyun YongHyeon &sc->bge_ldata.bge_stats_paddr, "statistics block"); 236612c65daeSPyun YongHyeon if (error) 236712c65daeSPyun YongHyeon return (error); 236812c65daeSPyun YongHyeon 23695b610048SPyun YongHyeon /* Create tag for jumbo RX ring. */ 23705b610048SPyun YongHyeon if (BGE_IS_JUMBO_CAPABLE(sc)) { 23715b610048SPyun YongHyeon error = bge_dma_ring_alloc(sc, PAGE_SIZE, BGE_JUMBO_RX_RING_SZ, 23725b610048SPyun YongHyeon &sc->bge_cdata.bge_rx_jumbo_ring_tag, 23735b610048SPyun YongHyeon (uint8_t **)&sc->bge_ldata.bge_rx_jumbo_ring, 23745b610048SPyun YongHyeon &sc->bge_cdata.bge_rx_jumbo_ring_map, 23755b610048SPyun YongHyeon &sc->bge_ldata.bge_rx_jumbo_ring_paddr, "jumbo RX ring"); 23765b610048SPyun YongHyeon if (error) 23775b610048SPyun YongHyeon return (error); 23785b610048SPyun YongHyeon } 23795b610048SPyun YongHyeon 23805b610048SPyun YongHyeon /* Create parent tag for buffers. */ 23815b610048SPyun YongHyeon boundary = 0; 23825b610048SPyun YongHyeon if ((sc->bge_flags & BGE_FLAG_4G_BNDRY_BUG) != 0) 238338cc6151SPyun YongHyeon boundary = BGE_DMA_BNDRY; 23845b610048SPyun YongHyeon error = bus_dma_tag_create(bus_get_dma_tag(sc->bge_dev), 23855b610048SPyun YongHyeon 1, boundary, lowaddr, BUS_SPACE_MAXADDR, NULL, 23865b610048SPyun YongHyeon NULL, BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 23875b610048SPyun YongHyeon 0, NULL, NULL, &sc->bge_cdata.bge_buffer_tag); 23885b610048SPyun YongHyeon if (error != 0) { 23895b610048SPyun YongHyeon device_printf(sc->bge_dev, 23905b610048SPyun YongHyeon "could not allocate buffer dma tag\n"); 23915b610048SPyun YongHyeon return (ENOMEM); 23925b610048SPyun YongHyeon } 23935b610048SPyun YongHyeon /* Create tag for Tx mbufs. */ 2394ca3f1187SPyun YongHyeon if (sc->bge_flags & BGE_FLAG_TSO) { 2395ca3f1187SPyun YongHyeon txsegsz = BGE_TSOSEG_SZ; 2396ca3f1187SPyun YongHyeon txmaxsegsz = 65535 + sizeof(struct ether_vlan_header); 2397ca3f1187SPyun YongHyeon } else { 2398ca3f1187SPyun YongHyeon txsegsz = MCLBYTES; 2399ca3f1187SPyun YongHyeon txmaxsegsz = MCLBYTES * BGE_NSEG_NEW; 2400ca3f1187SPyun YongHyeon } 24015b610048SPyun YongHyeon error = bus_dma_tag_create(sc->bge_cdata.bge_buffer_tag, 1, 2402ca3f1187SPyun YongHyeon 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, 2403ca3f1187SPyun YongHyeon txmaxsegsz, BGE_NSEG_NEW, txsegsz, 0, NULL, NULL, 2404ca3f1187SPyun YongHyeon &sc->bge_cdata.bge_tx_mtag); 2405f41ac2beSBill Paul 2406f41ac2beSBill Paul if (error) { 24070ac56796SPyun YongHyeon device_printf(sc->bge_dev, "could not allocate TX dma tag\n"); 24080ac56796SPyun YongHyeon return (ENOMEM); 24090ac56796SPyun YongHyeon } 24100ac56796SPyun YongHyeon 24115b610048SPyun YongHyeon /* Create tag for Rx mbufs. */ 24125b610048SPyun YongHyeon error = bus_dma_tag_create(sc->bge_cdata.bge_buffer_tag, 1, 0, 24130ac56796SPyun YongHyeon BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, 1, 2414ca3f1187SPyun YongHyeon MCLBYTES, 0, NULL, NULL, &sc->bge_cdata.bge_rx_mtag); 24150ac56796SPyun YongHyeon 24160ac56796SPyun YongHyeon if (error) { 24170ac56796SPyun YongHyeon device_printf(sc->bge_dev, "could not allocate RX dma tag\n"); 2418f41ac2beSBill Paul return (ENOMEM); 2419f41ac2beSBill Paul } 2420f41ac2beSBill Paul 24213f74909aSGleb Smirnoff /* Create DMA maps for RX buffers. */ 2422943787f3SPyun YongHyeon error = bus_dmamap_create(sc->bge_cdata.bge_rx_mtag, 0, 2423943787f3SPyun YongHyeon &sc->bge_cdata.bge_rx_std_sparemap); 2424943787f3SPyun YongHyeon if (error) { 2425943787f3SPyun YongHyeon device_printf(sc->bge_dev, 2426943787f3SPyun YongHyeon "can't create spare DMA map for RX\n"); 2427943787f3SPyun YongHyeon return (ENOMEM); 2428943787f3SPyun YongHyeon } 2429f41ac2beSBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 24300ac56796SPyun YongHyeon error = bus_dmamap_create(sc->bge_cdata.bge_rx_mtag, 0, 2431f41ac2beSBill Paul &sc->bge_cdata.bge_rx_std_dmamap[i]); 2432f41ac2beSBill Paul if (error) { 2433fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 2434fe806fdaSPyun YongHyeon "can't create DMA map for RX\n"); 2435f41ac2beSBill Paul return (ENOMEM); 2436f41ac2beSBill Paul } 2437f41ac2beSBill Paul } 2438f41ac2beSBill Paul 24393f74909aSGleb Smirnoff /* Create DMA maps for TX buffers. */ 2440f41ac2beSBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 24410ac56796SPyun YongHyeon error = bus_dmamap_create(sc->bge_cdata.bge_tx_mtag, 0, 2442f41ac2beSBill Paul &sc->bge_cdata.bge_tx_dmamap[i]); 2443f41ac2beSBill Paul if (error) { 2444fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 24450ac56796SPyun YongHyeon "can't create DMA map for TX\n"); 2446f41ac2beSBill Paul return (ENOMEM); 2447f41ac2beSBill Paul } 2448f41ac2beSBill Paul } 2449f41ac2beSBill Paul 24505b610048SPyun YongHyeon /* Create tags for jumbo RX buffers. */ 24514c0da0ffSGleb Smirnoff if (BGE_IS_JUMBO_CAPABLE(sc)) { 24525b610048SPyun YongHyeon error = bus_dma_tag_create(sc->bge_cdata.bge_buffer_tag, 24538a2e22deSScott Long 1, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 24541be6acb7SGleb Smirnoff NULL, MJUM9BYTES, BGE_NSEG_JUMBO, PAGE_SIZE, 24551be6acb7SGleb Smirnoff 0, NULL, NULL, &sc->bge_cdata.bge_mtag_jumbo); 2456f41ac2beSBill Paul if (error) { 2457fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 24583f74909aSGleb Smirnoff "could not allocate jumbo dma tag\n"); 2459f41ac2beSBill Paul return (ENOMEM); 2460f41ac2beSBill Paul } 24613f74909aSGleb Smirnoff /* Create DMA maps for jumbo RX buffers. */ 2462943787f3SPyun YongHyeon error = bus_dmamap_create(sc->bge_cdata.bge_mtag_jumbo, 2463943787f3SPyun YongHyeon 0, &sc->bge_cdata.bge_rx_jumbo_sparemap); 2464943787f3SPyun YongHyeon if (error) { 2465943787f3SPyun YongHyeon device_printf(sc->bge_dev, 24661b90d0bdSPyun YongHyeon "can't create spare DMA map for jumbo RX\n"); 2467943787f3SPyun YongHyeon return (ENOMEM); 2468943787f3SPyun YongHyeon } 2469f41ac2beSBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 2470f41ac2beSBill Paul error = bus_dmamap_create(sc->bge_cdata.bge_mtag_jumbo, 2471f41ac2beSBill Paul 0, &sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 2472f41ac2beSBill Paul if (error) { 2473fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 24743f74909aSGleb Smirnoff "can't create DMA map for jumbo RX\n"); 2475f41ac2beSBill Paul return (ENOMEM); 2476f41ac2beSBill Paul } 2477f41ac2beSBill Paul } 2478f41ac2beSBill Paul } 2479f41ac2beSBill Paul 2480f41ac2beSBill Paul return (0); 2481f41ac2beSBill Paul } 2482f41ac2beSBill Paul 2483bf6ef57aSJohn Polstra /* 2484bf6ef57aSJohn Polstra * Return true if this device has more than one port. 2485bf6ef57aSJohn Polstra */ 2486bf6ef57aSJohn Polstra static int 2487bf6ef57aSJohn Polstra bge_has_multiple_ports(struct bge_softc *sc) 2488bf6ef57aSJohn Polstra { 2489bf6ef57aSJohn Polstra device_t dev = sc->bge_dev; 249055aaf894SMarius Strobl u_int b, d, f, fscan, s; 2491bf6ef57aSJohn Polstra 249255aaf894SMarius Strobl d = pci_get_domain(dev); 2493bf6ef57aSJohn Polstra b = pci_get_bus(dev); 2494bf6ef57aSJohn Polstra s = pci_get_slot(dev); 2495bf6ef57aSJohn Polstra f = pci_get_function(dev); 2496bf6ef57aSJohn Polstra for (fscan = 0; fscan <= PCI_FUNCMAX; fscan++) 249755aaf894SMarius Strobl if (fscan != f && pci_find_dbsf(d, b, s, fscan) != NULL) 2498bf6ef57aSJohn Polstra return (1); 2499bf6ef57aSJohn Polstra return (0); 2500bf6ef57aSJohn Polstra } 2501bf6ef57aSJohn Polstra 2502bf6ef57aSJohn Polstra /* 2503bf6ef57aSJohn Polstra * Return true if MSI can be used with this device. 2504bf6ef57aSJohn Polstra */ 2505bf6ef57aSJohn Polstra static int 2506bf6ef57aSJohn Polstra bge_can_use_msi(struct bge_softc *sc) 2507bf6ef57aSJohn Polstra { 2508bf6ef57aSJohn Polstra int can_use_msi = 0; 2509bf6ef57aSJohn Polstra 2510bf6ef57aSJohn Polstra switch (sc->bge_asicrev) { 2511a8376f70SMarius Strobl case BGE_ASICREV_BCM5714_A0: 2512bf6ef57aSJohn Polstra case BGE_ASICREV_BCM5714: 2513bf6ef57aSJohn Polstra /* 2514a8376f70SMarius Strobl * Apparently, MSI doesn't work when these chips are 2515a8376f70SMarius Strobl * configured in single-port mode. 2516bf6ef57aSJohn Polstra */ 2517bf6ef57aSJohn Polstra if (bge_has_multiple_ports(sc)) 2518bf6ef57aSJohn Polstra can_use_msi = 1; 2519bf6ef57aSJohn Polstra break; 2520bf6ef57aSJohn Polstra case BGE_ASICREV_BCM5750: 2521bf6ef57aSJohn Polstra if (sc->bge_chiprev != BGE_CHIPREV_5750_AX && 2522bf6ef57aSJohn Polstra sc->bge_chiprev != BGE_CHIPREV_5750_BX) 2523bf6ef57aSJohn Polstra can_use_msi = 1; 2524bf6ef57aSJohn Polstra break; 2525a8376f70SMarius Strobl default: 2526a8376f70SMarius Strobl if (BGE_IS_575X_PLUS(sc)) 2527bf6ef57aSJohn Polstra can_use_msi = 1; 2528bf6ef57aSJohn Polstra } 2529bf6ef57aSJohn Polstra return (can_use_msi); 2530bf6ef57aSJohn Polstra } 2531bf6ef57aSJohn Polstra 253295d67482SBill Paul static int 25333f74909aSGleb Smirnoff bge_attach(device_t dev) 253495d67482SBill Paul { 253595d67482SBill Paul struct ifnet *ifp; 253695d67482SBill Paul struct bge_softc *sc; 25374f0794ffSBjoern A. Zeeb uint32_t hwcfg = 0, misccfg; 253808013fd3SMarius Strobl u_char eaddr[ETHER_ADDR_LEN]; 2539d648358bSPyun YongHyeon int error, msicount, reg, rid, trys; 254095d67482SBill Paul 254195d67482SBill Paul sc = device_get_softc(dev); 254295d67482SBill Paul sc->bge_dev = dev; 254395d67482SBill Paul 2544dfe0df9aSPyun YongHyeon TASK_INIT(&sc->bge_intr_task, 0, bge_intr_task, sc); 2545dfe0df9aSPyun YongHyeon 254695d67482SBill Paul /* 254795d67482SBill Paul * Map control/status registers. 254895d67482SBill Paul */ 254995d67482SBill Paul pci_enable_busmaster(dev); 255095d67482SBill Paul 2551736b9319SPyun YongHyeon rid = PCIR_BAR(0); 25525f96beb9SNate Lawson sc->bge_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid, 255344f8f2fcSMarius Strobl RF_ACTIVE); 255495d67482SBill Paul 255595d67482SBill Paul if (sc->bge_res == NULL) { 2556fe806fdaSPyun YongHyeon device_printf (sc->bge_dev, "couldn't map memory\n"); 255795d67482SBill Paul error = ENXIO; 255895d67482SBill Paul goto fail; 255995d67482SBill Paul } 256095d67482SBill Paul 25614f09c4c7SMarius Strobl /* Save various chip information. */ 2562e53d81eeSPaul Saab sc->bge_chipid = 2563a5779553SStanislav Sedov pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >> 2564a5779553SStanislav Sedov BGE_PCIMISCCTL_ASICREV_SHIFT; 2565a5779553SStanislav Sedov if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_USE_PRODID_REG) 2566a5779553SStanislav Sedov sc->bge_chipid = pci_read_config(dev, BGE_PCI_PRODID_ASICREV, 2567a5779553SStanislav Sedov 4); 2568e53d81eeSPaul Saab sc->bge_asicrev = BGE_ASICREV(sc->bge_chipid); 2569e53d81eeSPaul Saab sc->bge_chiprev = BGE_CHIPREV(sc->bge_chipid); 2570e53d81eeSPaul Saab 2571a813ed78SPyun YongHyeon /* Set default PHY address. */ 2572a813ed78SPyun YongHyeon sc->bge_phy_addr = 1; 2573a813ed78SPyun YongHyeon 257486543395SJung-uk Kim /* 257538cc658fSJohn Baldwin * Don't enable Ethernet@WireSpeed for the 5700, 5906, or the 257686543395SJung-uk Kim * 5705 A0 and A1 chips. 257786543395SJung-uk Kim */ 257886543395SJung-uk Kim if (sc->bge_asicrev != BGE_ASICREV_BCM5700 && 257938cc658fSJohn Baldwin sc->bge_asicrev != BGE_ASICREV_BCM5906 && 258086543395SJung-uk Kim sc->bge_chipid != BGE_CHIPID_BCM5705_A0 && 258186543395SJung-uk Kim sc->bge_chipid != BGE_CHIPID_BCM5705_A1) 2582757402fbSPyun YongHyeon sc->bge_phy_flags |= BGE_PHY_WIRESPEED; 258386543395SJung-uk Kim 25845fea260fSMarius Strobl if (bge_has_eaddr(sc)) 25855fea260fSMarius Strobl sc->bge_flags |= BGE_FLAG_EADDR; 258608013fd3SMarius Strobl 25870dae9719SJung-uk Kim /* Save chipset family. */ 25880dae9719SJung-uk Kim switch (sc->bge_asicrev) { 2589a5779553SStanislav Sedov case BGE_ASICREV_BCM5755: 2590a5779553SStanislav Sedov case BGE_ASICREV_BCM5761: 2591a5779553SStanislav Sedov case BGE_ASICREV_BCM5784: 2592a5779553SStanislav Sedov case BGE_ASICREV_BCM5785: 2593a5779553SStanislav Sedov case BGE_ASICREV_BCM5787: 2594a5779553SStanislav Sedov case BGE_ASICREV_BCM57780: 2595a5779553SStanislav Sedov sc->bge_flags |= BGE_FLAG_5755_PLUS | BGE_FLAG_575X_PLUS | 2596a5779553SStanislav Sedov BGE_FLAG_5705_PLUS; 2597a5779553SStanislav Sedov break; 25980dae9719SJung-uk Kim case BGE_ASICREV_BCM5700: 25990dae9719SJung-uk Kim case BGE_ASICREV_BCM5701: 26000dae9719SJung-uk Kim case BGE_ASICREV_BCM5703: 26010dae9719SJung-uk Kim case BGE_ASICREV_BCM5704: 26027ee00338SJung-uk Kim sc->bge_flags |= BGE_FLAG_5700_FAMILY | BGE_FLAG_JUMBO; 26030dae9719SJung-uk Kim break; 26040dae9719SJung-uk Kim case BGE_ASICREV_BCM5714_A0: 26050dae9719SJung-uk Kim case BGE_ASICREV_BCM5780: 26060dae9719SJung-uk Kim case BGE_ASICREV_BCM5714: 26077ee00338SJung-uk Kim sc->bge_flags |= BGE_FLAG_5714_FAMILY /* | BGE_FLAG_JUMBO */; 26089fe569d8SXin LI /* FALLTHROUGH */ 26090dae9719SJung-uk Kim case BGE_ASICREV_BCM5750: 26100dae9719SJung-uk Kim case BGE_ASICREV_BCM5752: 261138cc658fSJohn Baldwin case BGE_ASICREV_BCM5906: 26120dae9719SJung-uk Kim sc->bge_flags |= BGE_FLAG_575X_PLUS; 26139fe569d8SXin LI /* FALLTHROUGH */ 26140dae9719SJung-uk Kim case BGE_ASICREV_BCM5705: 26150dae9719SJung-uk Kim sc->bge_flags |= BGE_FLAG_5705_PLUS; 26160dae9719SJung-uk Kim break; 26170dae9719SJung-uk Kim } 26180dae9719SJung-uk Kim 2619757402fbSPyun YongHyeon /* Set various PHY bug flags. */ 26201ec4c3a8SJung-uk Kim if (sc->bge_chipid == BGE_CHIPID_BCM5701_A0 || 26211ec4c3a8SJung-uk Kim sc->bge_chipid == BGE_CHIPID_BCM5701_B0) 2622757402fbSPyun YongHyeon sc->bge_phy_flags |= BGE_PHY_CRC_BUG; 26235ee49a3aSJung-uk Kim if (sc->bge_chiprev == BGE_CHIPREV_5703_AX || 26245ee49a3aSJung-uk Kim sc->bge_chiprev == BGE_CHIPREV_5704_AX) 2625757402fbSPyun YongHyeon sc->bge_phy_flags |= BGE_PHY_ADC_BUG; 26265ee49a3aSJung-uk Kim if (sc->bge_chipid == BGE_CHIPID_BCM5704_A0) 2627757402fbSPyun YongHyeon sc->bge_phy_flags |= BGE_PHY_5704_A0_BUG; 26284150ce6fSPyun YongHyeon if (pci_get_subvendor(dev) == DELL_VENDORID) 2629757402fbSPyun YongHyeon sc->bge_phy_flags |= BGE_PHY_NO_3LED; 2630eea8956aSPyun YongHyeon if ((BGE_IS_5705_PLUS(sc)) && 2631eea8956aSPyun YongHyeon sc->bge_asicrev != BGE_ASICREV_BCM5906 && 2632eea8956aSPyun YongHyeon sc->bge_asicrev != BGE_ASICREV_BCM5785 && 2633eea8956aSPyun YongHyeon sc->bge_asicrev != BGE_ASICREV_BCM57780) { 26345ee49a3aSJung-uk Kim if (sc->bge_asicrev == BGE_ASICREV_BCM5755 || 2635a5779553SStanislav Sedov sc->bge_asicrev == BGE_ASICREV_BCM5761 || 2636a5779553SStanislav Sedov sc->bge_asicrev == BGE_ASICREV_BCM5784 || 26374fcf220bSJohn Baldwin sc->bge_asicrev == BGE_ASICREV_BCM5787) { 2638f7d1b2ebSXin LI if (pci_get_device(dev) != BCOM_DEVICEID_BCM5722 && 2639f7d1b2ebSXin LI pci_get_device(dev) != BCOM_DEVICEID_BCM5756) 2640757402fbSPyun YongHyeon sc->bge_phy_flags |= BGE_PHY_JITTER_BUG; 2641eea8956aSPyun YongHyeon if (pci_get_device(dev) == BCOM_DEVICEID_BCM5755M) 2642eea8956aSPyun YongHyeon sc->bge_phy_flags |= BGE_PHY_ADJUST_TRIM; 2643eea8956aSPyun YongHyeon } else 2644757402fbSPyun YongHyeon sc->bge_phy_flags |= BGE_PHY_BER_BUG; 26455ee49a3aSJung-uk Kim } 26465ee49a3aSJung-uk Kim 2647a813ed78SPyun YongHyeon /* Identify the chips that use an CPMU. */ 2648a813ed78SPyun YongHyeon if (sc->bge_asicrev == BGE_ASICREV_BCM5784 || 2649a813ed78SPyun YongHyeon sc->bge_asicrev == BGE_ASICREV_BCM5761 || 2650a813ed78SPyun YongHyeon sc->bge_asicrev == BGE_ASICREV_BCM5785 || 2651a813ed78SPyun YongHyeon sc->bge_asicrev == BGE_ASICREV_BCM57780) 2652a813ed78SPyun YongHyeon sc->bge_flags |= BGE_FLAG_CPMU_PRESENT; 2653a813ed78SPyun YongHyeon if ((sc->bge_flags & BGE_FLAG_CPMU_PRESENT) != 0) 2654a813ed78SPyun YongHyeon sc->bge_mi_mode = BGE_MIMODE_500KHZ_CONST; 2655a813ed78SPyun YongHyeon else 2656a813ed78SPyun YongHyeon sc->bge_mi_mode = BGE_MIMODE_BASE; 2657a813ed78SPyun YongHyeon 2658f681b29aSPyun YongHyeon /* 2659f681b29aSPyun YongHyeon * All controllers that are not 5755 or higher have 4GB 2660f681b29aSPyun YongHyeon * boundary DMA bug. 2661f681b29aSPyun YongHyeon * Whenever an address crosses a multiple of the 4GB boundary 2662f681b29aSPyun YongHyeon * (including 4GB, 8Gb, 12Gb, etc.) and makes the transition 2663f681b29aSPyun YongHyeon * from 0xX_FFFF_FFFF to 0x(X+1)_0000_0000 an internal DMA 2664f681b29aSPyun YongHyeon * state machine will lockup and cause the device to hang. 2665f681b29aSPyun YongHyeon */ 2666f681b29aSPyun YongHyeon if (BGE_IS_5755_PLUS(sc) == 0) 2667f681b29aSPyun YongHyeon sc->bge_flags |= BGE_FLAG_4G_BNDRY_BUG; 26684f0794ffSBjoern A. Zeeb 266984ac96f8SPyun YongHyeon if (sc->bge_asicrev == BGE_ASICREV_BCM5705) { 26704f0794ffSBjoern A. Zeeb misccfg = CSR_READ_4(sc, BGE_MISC_CFG) & BGE_MISCCFG_BOARD_ID; 26714f0794ffSBjoern A. Zeeb if (misccfg == BGE_MISCCFG_BOARD_ID_5788 || 26724f0794ffSBjoern A. Zeeb misccfg == BGE_MISCCFG_BOARD_ID_5788M) 26734f0794ffSBjoern A. Zeeb sc->bge_flags |= BGE_FLAG_5788; 267484ac96f8SPyun YongHyeon } 26754f0794ffSBjoern A. Zeeb 2676e53d81eeSPaul Saab /* 2677ca3f1187SPyun YongHyeon * Some controllers seem to require a special firmware to use 2678ca3f1187SPyun YongHyeon * TSO. But the firmware is not available to FreeBSD and Linux 2679ca3f1187SPyun YongHyeon * claims that the TSO performed by the firmware is slower than 2680ca3f1187SPyun YongHyeon * hardware based TSO. Moreover the firmware based TSO has one 2681ca3f1187SPyun YongHyeon * known bug which can't handle TSO if ethernet header + IP/TCP 2682ca3f1187SPyun YongHyeon * header is greater than 80 bytes. The workaround for the TSO 2683ca3f1187SPyun YongHyeon * bug exist but it seems it's too expensive than not using 2684ca3f1187SPyun YongHyeon * TSO at all. Some hardwares also have the TSO bug so limit 2685ca3f1187SPyun YongHyeon * the TSO to the controllers that are not affected TSO issues 2686ca3f1187SPyun YongHyeon * (e.g. 5755 or higher). 2687ca3f1187SPyun YongHyeon */ 26884f4a16e1SPyun YongHyeon if (BGE_IS_5755_PLUS(sc)) { 26894f4a16e1SPyun YongHyeon /* 26904f4a16e1SPyun YongHyeon * BCM5754 and BCM5787 shares the same ASIC id so 26914f4a16e1SPyun YongHyeon * explicit device id check is required. 2692be95548dSPyun YongHyeon * Due to unknown reason TSO does not work on BCM5755M. 26934f4a16e1SPyun YongHyeon */ 26944f4a16e1SPyun YongHyeon if (pci_get_device(dev) != BCOM_DEVICEID_BCM5754 && 2695be95548dSPyun YongHyeon pci_get_device(dev) != BCOM_DEVICEID_BCM5754M && 2696be95548dSPyun YongHyeon pci_get_device(dev) != BCOM_DEVICEID_BCM5755M) 2697ca3f1187SPyun YongHyeon sc->bge_flags |= BGE_FLAG_TSO; 26984f4a16e1SPyun YongHyeon } 2699ca3f1187SPyun YongHyeon 2700ca3f1187SPyun YongHyeon /* 27016f8718a3SScott Long * Check if this is a PCI-X or PCI Express device. 2702e53d81eeSPaul Saab */ 27036f8718a3SScott Long if (pci_find_extcap(dev, PCIY_EXPRESS, ®) == 0) { 27044c0da0ffSGleb Smirnoff /* 27056f8718a3SScott Long * Found a PCI Express capabilities register, this 27066f8718a3SScott Long * must be a PCI Express device. 27076f8718a3SScott Long */ 27086f8718a3SScott Long sc->bge_flags |= BGE_FLAG_PCIE; 27090aaf1057SPyun YongHyeon sc->bge_expcap = reg; 2710d2b6e9a0SPyun YongHyeon if (pci_get_max_read_req(dev) != 4096) 2711d2b6e9a0SPyun YongHyeon pci_set_max_read_req(dev, 4096); 27126f8718a3SScott Long } else { 27136f8718a3SScott Long /* 27146f8718a3SScott Long * Check if the device is in PCI-X Mode. 27156f8718a3SScott Long * (This bit is not valid on PCI Express controllers.) 27164c0da0ffSGleb Smirnoff */ 27170aaf1057SPyun YongHyeon if (pci_find_extcap(dev, PCIY_PCIX, ®) == 0) 27180aaf1057SPyun YongHyeon sc->bge_pcixcap = reg; 271990447aadSMarius Strobl if ((pci_read_config(dev, BGE_PCI_PCISTATE, 4) & 27204c0da0ffSGleb Smirnoff BGE_PCISTATE_PCI_BUSMODE) == 0) 2721652ae483SGleb Smirnoff sc->bge_flags |= BGE_FLAG_PCIX; 27226f8718a3SScott Long } 27234c0da0ffSGleb Smirnoff 2724bf6ef57aSJohn Polstra /* 2725fd4d32feSPyun YongHyeon * The 40bit DMA bug applies to the 5714/5715 controllers and is 2726fd4d32feSPyun YongHyeon * not actually a MAC controller bug but an issue with the embedded 2727fd4d32feSPyun YongHyeon * PCIe to PCI-X bridge in the device. Use 40bit DMA workaround. 2728fd4d32feSPyun YongHyeon */ 2729fd4d32feSPyun YongHyeon if (BGE_IS_5714_FAMILY(sc) && (sc->bge_flags & BGE_FLAG_PCIX)) 2730fd4d32feSPyun YongHyeon sc->bge_flags |= BGE_FLAG_40BIT_BUG; 2731fd4d32feSPyun YongHyeon /* 2732bf6ef57aSJohn Polstra * Allocate the interrupt, using MSI if possible. These devices 2733bf6ef57aSJohn Polstra * support 8 MSI messages, but only the first one is used in 2734bf6ef57aSJohn Polstra * normal operation. 2735bf6ef57aSJohn Polstra */ 27360aaf1057SPyun YongHyeon rid = 0; 27376a15578dSPyun YongHyeon if (pci_find_extcap(sc->bge_dev, PCIY_MSI, ®) == 0) { 27380aaf1057SPyun YongHyeon sc->bge_msicap = reg; 2739bf6ef57aSJohn Polstra if (bge_can_use_msi(sc)) { 2740bf6ef57aSJohn Polstra msicount = pci_msi_count(dev); 2741bf6ef57aSJohn Polstra if (msicount > 1) 2742bf6ef57aSJohn Polstra msicount = 1; 2743bf6ef57aSJohn Polstra } else 2744bf6ef57aSJohn Polstra msicount = 0; 2745bf6ef57aSJohn Polstra if (msicount == 1 && pci_alloc_msi(dev, &msicount) == 0) { 2746bf6ef57aSJohn Polstra rid = 1; 2747bf6ef57aSJohn Polstra sc->bge_flags |= BGE_FLAG_MSI; 27480aaf1057SPyun YongHyeon } 27490aaf1057SPyun YongHyeon } 2750bf6ef57aSJohn Polstra 2751bf6ef57aSJohn Polstra sc->bge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 2752bf6ef57aSJohn Polstra RF_SHAREABLE | RF_ACTIVE); 2753bf6ef57aSJohn Polstra 2754bf6ef57aSJohn Polstra if (sc->bge_irq == NULL) { 2755bf6ef57aSJohn Polstra device_printf(sc->bge_dev, "couldn't map interrupt\n"); 2756bf6ef57aSJohn Polstra error = ENXIO; 2757bf6ef57aSJohn Polstra goto fail; 2758bf6ef57aSJohn Polstra } 2759bf6ef57aSJohn Polstra 27604f09c4c7SMarius Strobl device_printf(dev, 27614f09c4c7SMarius Strobl "CHIP ID 0x%08x; ASIC REV 0x%02x; CHIP REV 0x%02x; %s\n", 27624f09c4c7SMarius Strobl sc->bge_chipid, sc->bge_asicrev, sc->bge_chiprev, 27634f09c4c7SMarius Strobl (sc->bge_flags & BGE_FLAG_PCIX) ? "PCI-X" : 27644f09c4c7SMarius Strobl ((sc->bge_flags & BGE_FLAG_PCIE) ? "PCI-E" : "PCI")); 27654f09c4c7SMarius Strobl 2766bf6ef57aSJohn Polstra BGE_LOCK_INIT(sc, device_get_nameunit(dev)); 2767bf6ef57aSJohn Polstra 276895d67482SBill Paul /* Try to reset the chip. */ 27698cb1383cSDoug Ambrisko if (bge_reset(sc)) { 27708cb1383cSDoug Ambrisko device_printf(sc->bge_dev, "chip reset failed\n"); 27718cb1383cSDoug Ambrisko error = ENXIO; 27728cb1383cSDoug Ambrisko goto fail; 27738cb1383cSDoug Ambrisko } 27748cb1383cSDoug Ambrisko 27758cb1383cSDoug Ambrisko sc->bge_asf_mode = 0; 2776f1a7e6d5SScott Long if (bge_allow_asf && (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG) 2777f1a7e6d5SScott Long == BGE_MAGIC_NUMBER)) { 27788cb1383cSDoug Ambrisko if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG) 27798cb1383cSDoug Ambrisko & BGE_HWCFG_ASF) { 27808cb1383cSDoug Ambrisko sc->bge_asf_mode |= ASF_ENABLE; 27818cb1383cSDoug Ambrisko sc->bge_asf_mode |= ASF_STACKUP; 2782d67eba2fSPyun YongHyeon if (BGE_IS_575X_PLUS(sc)) 27838cb1383cSDoug Ambrisko sc->bge_asf_mode |= ASF_NEW_HANDSHAKE; 27848cb1383cSDoug Ambrisko } 27858cb1383cSDoug Ambrisko } 27868cb1383cSDoug Ambrisko 27878cb1383cSDoug Ambrisko /* Try to reset the chip again the nice way. */ 27888cb1383cSDoug Ambrisko bge_stop_fw(sc); 27898cb1383cSDoug Ambrisko bge_sig_pre_reset(sc, BGE_RESET_STOP); 27908cb1383cSDoug Ambrisko if (bge_reset(sc)) { 27918cb1383cSDoug Ambrisko device_printf(sc->bge_dev, "chip reset failed\n"); 27928cb1383cSDoug Ambrisko error = ENXIO; 27938cb1383cSDoug Ambrisko goto fail; 27948cb1383cSDoug Ambrisko } 27958cb1383cSDoug Ambrisko 27968cb1383cSDoug Ambrisko bge_sig_legacy(sc, BGE_RESET_STOP); 27978cb1383cSDoug Ambrisko bge_sig_post_reset(sc, BGE_RESET_STOP); 279895d67482SBill Paul 279995d67482SBill Paul if (bge_chipinit(sc)) { 2800fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "chip initialization failed\n"); 280195d67482SBill Paul error = ENXIO; 280295d67482SBill Paul goto fail; 280395d67482SBill Paul } 280495d67482SBill Paul 280538cc658fSJohn Baldwin error = bge_get_eaddr(sc, eaddr); 280638cc658fSJohn Baldwin if (error) { 280708013fd3SMarius Strobl device_printf(sc->bge_dev, 280808013fd3SMarius Strobl "failed to read station address\n"); 280995d67482SBill Paul error = ENXIO; 281095d67482SBill Paul goto fail; 281195d67482SBill Paul } 281295d67482SBill Paul 2813f41ac2beSBill Paul /* 5705 limits RX return ring to 512 entries. */ 28147ee00338SJung-uk Kim if (BGE_IS_5705_PLUS(sc)) 2815f41ac2beSBill Paul sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT_5705; 2816f41ac2beSBill Paul else 2817f41ac2beSBill Paul sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT; 2818f41ac2beSBill Paul 28195b610048SPyun YongHyeon if (bge_dma_alloc(sc)) { 2820fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 2821fe806fdaSPyun YongHyeon "failed to allocate DMA resources\n"); 2822f41ac2beSBill Paul error = ENXIO; 2823f41ac2beSBill Paul goto fail; 2824f41ac2beSBill Paul } 2825f41ac2beSBill Paul 282635f945cdSPyun YongHyeon bge_add_sysctls(sc); 282735f945cdSPyun YongHyeon 282895d67482SBill Paul /* Set default tuneable values. */ 282995d67482SBill Paul sc->bge_stat_ticks = BGE_TICKS_PER_SEC; 283095d67482SBill Paul sc->bge_rx_coal_ticks = 150; 283195d67482SBill Paul sc->bge_tx_coal_ticks = 150; 28326f8718a3SScott Long sc->bge_rx_max_coal_bds = 10; 28336f8718a3SScott Long sc->bge_tx_max_coal_bds = 10; 283495d67482SBill Paul 283535f945cdSPyun YongHyeon /* Initialize checksum features to use. */ 283635f945cdSPyun YongHyeon sc->bge_csum_features = BGE_CSUM_FEATURES; 283735f945cdSPyun YongHyeon if (sc->bge_forced_udpcsum != 0) 283835f945cdSPyun YongHyeon sc->bge_csum_features |= CSUM_UDP; 283935f945cdSPyun YongHyeon 284095d67482SBill Paul /* Set up ifnet structure */ 2841fc74a9f9SBrooks Davis ifp = sc->bge_ifp = if_alloc(IFT_ETHER); 2842fc74a9f9SBrooks Davis if (ifp == NULL) { 2843fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "failed to if_alloc()\n"); 2844fc74a9f9SBrooks Davis error = ENXIO; 2845fc74a9f9SBrooks Davis goto fail; 2846fc74a9f9SBrooks Davis } 284795d67482SBill Paul ifp->if_softc = sc; 28489bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 284995d67482SBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 285095d67482SBill Paul ifp->if_ioctl = bge_ioctl; 285195d67482SBill Paul ifp->if_start = bge_start; 285295d67482SBill Paul ifp->if_init = bge_init; 28534d665c4dSDag-Erling Smørgrav ifp->if_snd.ifq_drv_maxlen = BGE_TX_RING_CNT - 1; 28544d665c4dSDag-Erling Smørgrav IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen); 28554d665c4dSDag-Erling Smørgrav IFQ_SET_READY(&ifp->if_snd); 285635f945cdSPyun YongHyeon ifp->if_hwassist = sc->bge_csum_features; 2857d375e524SGleb Smirnoff ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_VLAN_HWTAGGING | 28584e35d186SJung-uk Kim IFCAP_VLAN_MTU; 2859ca3f1187SPyun YongHyeon if ((sc->bge_flags & BGE_FLAG_TSO) != 0) { 2860ca3f1187SPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 286104bde852SPyun YongHyeon ifp->if_capabilities |= IFCAP_TSO4 | IFCAP_VLAN_HWTSO; 2862ca3f1187SPyun YongHyeon } 28634e35d186SJung-uk Kim #ifdef IFCAP_VLAN_HWCSUM 28644e35d186SJung-uk Kim ifp->if_capabilities |= IFCAP_VLAN_HWCSUM; 28654e35d186SJung-uk Kim #endif 286695d67482SBill Paul ifp->if_capenable = ifp->if_capabilities; 286775719184SGleb Smirnoff #ifdef DEVICE_POLLING 286875719184SGleb Smirnoff ifp->if_capabilities |= IFCAP_POLLING; 286975719184SGleb Smirnoff #endif 287095d67482SBill Paul 2871a1d52896SBill Paul /* 2872d375e524SGleb Smirnoff * 5700 B0 chips do not support checksumming correctly due 2873d375e524SGleb Smirnoff * to hardware bugs. 2874d375e524SGleb Smirnoff */ 2875d375e524SGleb Smirnoff if (sc->bge_chipid == BGE_CHIPID_BCM5700_B0) { 2876d375e524SGleb Smirnoff ifp->if_capabilities &= ~IFCAP_HWCSUM; 28774d3a629cSPyun YongHyeon ifp->if_capenable &= ~IFCAP_HWCSUM; 2878d375e524SGleb Smirnoff ifp->if_hwassist = 0; 2879d375e524SGleb Smirnoff } 2880d375e524SGleb Smirnoff 2881d375e524SGleb Smirnoff /* 2882a1d52896SBill Paul * Figure out what sort of media we have by checking the 288341abcc1bSPaul Saab * hardware config word in the first 32k of NIC internal memory, 288441abcc1bSPaul Saab * or fall back to examining the EEPROM if necessary. 288541abcc1bSPaul Saab * Note: on some BCM5700 cards, this value appears to be unset. 288641abcc1bSPaul Saab * If that's the case, we have to rely on identifying the NIC 288741abcc1bSPaul Saab * by its PCI subsystem ID, as we do below for the SysKonnect 288841abcc1bSPaul Saab * SK-9D41. 2889a1d52896SBill Paul */ 289041abcc1bSPaul Saab if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG) == BGE_MAGIC_NUMBER) 289141abcc1bSPaul Saab hwcfg = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG); 28925fea260fSMarius Strobl else if ((sc->bge_flags & BGE_FLAG_EADDR) && 28935fea260fSMarius Strobl (sc->bge_asicrev != BGE_ASICREV_BCM5906)) { 2894f6789fbaSPyun YongHyeon if (bge_read_eeprom(sc, (caddr_t)&hwcfg, BGE_EE_HWCFG_OFFSET, 2895f6789fbaSPyun YongHyeon sizeof(hwcfg))) { 2896fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "failed to read EEPROM\n"); 2897f6789fbaSPyun YongHyeon error = ENXIO; 2898f6789fbaSPyun YongHyeon goto fail; 2899f6789fbaSPyun YongHyeon } 290041abcc1bSPaul Saab hwcfg = ntohl(hwcfg); 290141abcc1bSPaul Saab } 290241abcc1bSPaul Saab 290395d67482SBill Paul /* The SysKonnect SK-9D41 is a 1000baseSX card. */ 2904ea3b4127SPyun YongHyeon if ((pci_read_config(dev, BGE_PCI_SUBSYS, 4) >> 16) == 2905ea3b4127SPyun YongHyeon SK_SUBSYSID_9D41 || (hwcfg & BGE_HWCFG_MEDIA) == BGE_MEDIA_FIBER) { 2906ea3b4127SPyun YongHyeon if (BGE_IS_5714_FAMILY(sc)) 2907ea3b4127SPyun YongHyeon sc->bge_flags |= BGE_FLAG_MII_SERDES; 2908ea3b4127SPyun YongHyeon else 2909652ae483SGleb Smirnoff sc->bge_flags |= BGE_FLAG_TBI; 2910ea3b4127SPyun YongHyeon } 291195d67482SBill Paul 2912652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 29130c8aa4eaSJung-uk Kim ifmedia_init(&sc->bge_ifmedia, IFM_IMASK, bge_ifmedia_upd, 29140c8aa4eaSJung-uk Kim bge_ifmedia_sts); 29150c8aa4eaSJung-uk Kim ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_1000_SX, 0, NULL); 29166098821cSJung-uk Kim ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_1000_SX | IFM_FDX, 29176098821cSJung-uk Kim 0, NULL); 291895d67482SBill Paul ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_AUTO, 0, NULL); 291995d67482SBill Paul ifmedia_set(&sc->bge_ifmedia, IFM_ETHER | IFM_AUTO); 2920da3003f0SBill Paul sc->bge_ifmedia.ifm_media = sc->bge_ifmedia.ifm_cur->ifm_media; 292195d67482SBill Paul } else { 292295d67482SBill Paul /* 29238cb1383cSDoug Ambrisko * Do transceiver setup and tell the firmware the 29248cb1383cSDoug Ambrisko * driver is down so we can try to get access the 29258cb1383cSDoug Ambrisko * probe if ASF is running. Retry a couple of times 29268cb1383cSDoug Ambrisko * if we get a conflict with the ASF firmware accessing 29278cb1383cSDoug Ambrisko * the PHY. 292895d67482SBill Paul */ 29294012d104SMarius Strobl trys = 0; 29308cb1383cSDoug Ambrisko BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 29318cb1383cSDoug Ambrisko again: 29328cb1383cSDoug Ambrisko bge_asf_driver_up(sc); 29338cb1383cSDoug Ambrisko 293495d67482SBill Paul if (mii_phy_probe(dev, &sc->bge_miibus, 293595d67482SBill Paul bge_ifmedia_upd, bge_ifmedia_sts)) { 29368cb1383cSDoug Ambrisko if (trys++ < 4) { 29378cb1383cSDoug Ambrisko device_printf(sc->bge_dev, "Try again\n"); 29384e35d186SJung-uk Kim bge_miibus_writereg(sc->bge_dev, 1, MII_BMCR, 29394e35d186SJung-uk Kim BMCR_RESET); 29408cb1383cSDoug Ambrisko goto again; 29418cb1383cSDoug Ambrisko } 29428cb1383cSDoug Ambrisko 2943fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "MII without any PHY!\n"); 294495d67482SBill Paul error = ENXIO; 294595d67482SBill Paul goto fail; 294695d67482SBill Paul } 29478cb1383cSDoug Ambrisko 29488cb1383cSDoug Ambrisko /* 29498cb1383cSDoug Ambrisko * Now tell the firmware we are going up after probing the PHY 29508cb1383cSDoug Ambrisko */ 29518cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) 29528cb1383cSDoug Ambrisko BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 295395d67482SBill Paul } 295495d67482SBill Paul 295595d67482SBill Paul /* 2956e255b776SJohn Polstra * When using the BCM5701 in PCI-X mode, data corruption has 2957e255b776SJohn Polstra * been observed in the first few bytes of some received packets. 2958e255b776SJohn Polstra * Aligning the packet buffer in memory eliminates the corruption. 2959e255b776SJohn Polstra * Unfortunately, this misaligns the packet payloads. On platforms 2960e255b776SJohn Polstra * which do not support unaligned accesses, we will realign the 2961e255b776SJohn Polstra * payloads by copying the received packets. 2962e255b776SJohn Polstra */ 2963652ae483SGleb Smirnoff if (sc->bge_asicrev == BGE_ASICREV_BCM5701 && 2964652ae483SGleb Smirnoff sc->bge_flags & BGE_FLAG_PCIX) 2965652ae483SGleb Smirnoff sc->bge_flags |= BGE_FLAG_RX_ALIGNBUG; 2966e255b776SJohn Polstra 2967e255b776SJohn Polstra /* 296895d67482SBill Paul * Call MI attach routine. 296995d67482SBill Paul */ 2970fc74a9f9SBrooks Davis ether_ifattach(ifp, eaddr); 2971b74e67fbSGleb Smirnoff callout_init_mtx(&sc->bge_stat_ch, &sc->bge_mtx, 0); 29720f9bd73bSSam Leffler 297361ccb9daSPyun YongHyeon /* Tell upper layer we support long frames. */ 297461ccb9daSPyun YongHyeon ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header); 297561ccb9daSPyun YongHyeon 29760f9bd73bSSam Leffler /* 29770f9bd73bSSam Leffler * Hookup IRQ last. 29780f9bd73bSSam Leffler */ 29794e35d186SJung-uk Kim #if __FreeBSD_version > 700030 2980dfe0df9aSPyun YongHyeon if (BGE_IS_5755_PLUS(sc) && sc->bge_flags & BGE_FLAG_MSI) { 2981dfe0df9aSPyun YongHyeon /* Take advantage of single-shot MSI. */ 29827e6acdf1SPyun YongHyeon CSR_WRITE_4(sc, BGE_MSI_MODE, CSR_READ_4(sc, BGE_MSI_MODE) & 29837e6acdf1SPyun YongHyeon ~BGE_MSIMODE_ONE_SHOT_DISABLE); 2984dfe0df9aSPyun YongHyeon sc->bge_tq = taskqueue_create_fast("bge_taskq", M_WAITOK, 2985dfe0df9aSPyun YongHyeon taskqueue_thread_enqueue, &sc->bge_tq); 2986dfe0df9aSPyun YongHyeon if (sc->bge_tq == NULL) { 2987dfe0df9aSPyun YongHyeon device_printf(dev, "could not create taskqueue.\n"); 2988dfe0df9aSPyun YongHyeon ether_ifdetach(ifp); 2989dfe0df9aSPyun YongHyeon error = ENXIO; 2990dfe0df9aSPyun YongHyeon goto fail; 2991dfe0df9aSPyun YongHyeon } 2992dfe0df9aSPyun YongHyeon taskqueue_start_threads(&sc->bge_tq, 1, PI_NET, "%s taskq", 2993dfe0df9aSPyun YongHyeon device_get_nameunit(sc->bge_dev)); 2994dfe0df9aSPyun YongHyeon error = bus_setup_intr(dev, sc->bge_irq, 2995dfe0df9aSPyun YongHyeon INTR_TYPE_NET | INTR_MPSAFE, bge_msi_intr, NULL, sc, 2996dfe0df9aSPyun YongHyeon &sc->bge_intrhand); 2997dfe0df9aSPyun YongHyeon if (error) 2998dfe0df9aSPyun YongHyeon ether_ifdetach(ifp); 2999dfe0df9aSPyun YongHyeon } else 3000dfe0df9aSPyun YongHyeon error = bus_setup_intr(dev, sc->bge_irq, 3001dfe0df9aSPyun YongHyeon INTR_TYPE_NET | INTR_MPSAFE, NULL, bge_intr, sc, 3002dfe0df9aSPyun YongHyeon &sc->bge_intrhand); 30034e35d186SJung-uk Kim #else 30044e35d186SJung-uk Kim error = bus_setup_intr(dev, sc->bge_irq, INTR_TYPE_NET | INTR_MPSAFE, 30054e35d186SJung-uk Kim bge_intr, sc, &sc->bge_intrhand); 30064e35d186SJung-uk Kim #endif 30070f9bd73bSSam Leffler 30080f9bd73bSSam Leffler if (error) { 3009fc74a9f9SBrooks Davis bge_detach(dev); 3010fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "couldn't set up irq\n"); 30110f9bd73bSSam Leffler } 301295d67482SBill Paul 301308013fd3SMarius Strobl return (0); 301408013fd3SMarius Strobl 301595d67482SBill Paul fail: 301608013fd3SMarius Strobl bge_release_resources(sc); 301708013fd3SMarius Strobl 301895d67482SBill Paul return (error); 301995d67482SBill Paul } 302095d67482SBill Paul 302195d67482SBill Paul static int 30223f74909aSGleb Smirnoff bge_detach(device_t dev) 302395d67482SBill Paul { 302495d67482SBill Paul struct bge_softc *sc; 302595d67482SBill Paul struct ifnet *ifp; 302695d67482SBill Paul 302795d67482SBill Paul sc = device_get_softc(dev); 3028fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 302995d67482SBill Paul 303075719184SGleb Smirnoff #ifdef DEVICE_POLLING 303175719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 303275719184SGleb Smirnoff ether_poll_deregister(ifp); 303375719184SGleb Smirnoff #endif 303475719184SGleb Smirnoff 30350f9bd73bSSam Leffler BGE_LOCK(sc); 303695d67482SBill Paul bge_stop(sc); 303795d67482SBill Paul bge_reset(sc); 30380f9bd73bSSam Leffler BGE_UNLOCK(sc); 30390f9bd73bSSam Leffler 30405dda8085SOleg Bulyzhin callout_drain(&sc->bge_stat_ch); 30415dda8085SOleg Bulyzhin 3042dfe0df9aSPyun YongHyeon if (sc->bge_tq) 3043dfe0df9aSPyun YongHyeon taskqueue_drain(sc->bge_tq, &sc->bge_intr_task); 30440f9bd73bSSam Leffler ether_ifdetach(ifp); 304595d67482SBill Paul 3046652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 304795d67482SBill Paul ifmedia_removeall(&sc->bge_ifmedia); 304895d67482SBill Paul } else { 304995d67482SBill Paul bus_generic_detach(dev); 305095d67482SBill Paul device_delete_child(dev, sc->bge_miibus); 305195d67482SBill Paul } 305295d67482SBill Paul 305395d67482SBill Paul bge_release_resources(sc); 305495d67482SBill Paul 305595d67482SBill Paul return (0); 305695d67482SBill Paul } 305795d67482SBill Paul 305895d67482SBill Paul static void 30593f74909aSGleb Smirnoff bge_release_resources(struct bge_softc *sc) 306095d67482SBill Paul { 306195d67482SBill Paul device_t dev; 306295d67482SBill Paul 306395d67482SBill Paul dev = sc->bge_dev; 306495d67482SBill Paul 3065dfe0df9aSPyun YongHyeon if (sc->bge_tq != NULL) 3066dfe0df9aSPyun YongHyeon taskqueue_free(sc->bge_tq); 3067dfe0df9aSPyun YongHyeon 306895d67482SBill Paul if (sc->bge_intrhand != NULL) 306995d67482SBill Paul bus_teardown_intr(dev, sc->bge_irq, sc->bge_intrhand); 307095d67482SBill Paul 307195d67482SBill Paul if (sc->bge_irq != NULL) 3072724bd939SJohn Polstra bus_release_resource(dev, SYS_RES_IRQ, 3073724bd939SJohn Polstra sc->bge_flags & BGE_FLAG_MSI ? 1 : 0, sc->bge_irq); 3074724bd939SJohn Polstra 3075724bd939SJohn Polstra if (sc->bge_flags & BGE_FLAG_MSI) 3076724bd939SJohn Polstra pci_release_msi(dev); 307795d67482SBill Paul 307895d67482SBill Paul if (sc->bge_res != NULL) 307995d67482SBill Paul bus_release_resource(dev, SYS_RES_MEMORY, 3080736b9319SPyun YongHyeon PCIR_BAR(0), sc->bge_res); 308195d67482SBill Paul 3082ad61f896SRuslan Ermilov if (sc->bge_ifp != NULL) 3083ad61f896SRuslan Ermilov if_free(sc->bge_ifp); 3084ad61f896SRuslan Ermilov 3085f41ac2beSBill Paul bge_dma_free(sc); 308695d67482SBill Paul 30870f9bd73bSSam Leffler if (mtx_initialized(&sc->bge_mtx)) /* XXX */ 30880f9bd73bSSam Leffler BGE_LOCK_DESTROY(sc); 308995d67482SBill Paul } 309095d67482SBill Paul 30918cb1383cSDoug Ambrisko static int 30923f74909aSGleb Smirnoff bge_reset(struct bge_softc *sc) 309395d67482SBill Paul { 309495d67482SBill Paul device_t dev; 30955fea260fSMarius Strobl uint32_t cachesize, command, pcistate, reset, val; 30966f8718a3SScott Long void (*write_op)(struct bge_softc *, int, int); 30970aaf1057SPyun YongHyeon uint16_t devctl; 30985fea260fSMarius Strobl int i; 309995d67482SBill Paul 310095d67482SBill Paul dev = sc->bge_dev; 310195d67482SBill Paul 310238cc658fSJohn Baldwin if (BGE_IS_575X_PLUS(sc) && !BGE_IS_5714_FAMILY(sc) && 310338cc658fSJohn Baldwin (sc->bge_asicrev != BGE_ASICREV_BCM5906)) { 31046f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_PCIE) 31056f8718a3SScott Long write_op = bge_writemem_direct; 31066f8718a3SScott Long else 31076f8718a3SScott Long write_op = bge_writemem_ind; 31089ba784dbSScott Long } else 31096f8718a3SScott Long write_op = bge_writereg_ind; 31106f8718a3SScott Long 311195d67482SBill Paul /* Save some important PCI state. */ 311295d67482SBill Paul cachesize = pci_read_config(dev, BGE_PCI_CACHESZ, 4); 311395d67482SBill Paul command = pci_read_config(dev, BGE_PCI_CMD, 4); 311495d67482SBill Paul pcistate = pci_read_config(dev, BGE_PCI_PCISTATE, 4); 311595d67482SBill Paul 311695d67482SBill Paul pci_write_config(dev, BGE_PCI_MISC_CTL, 311795d67482SBill Paul BGE_PCIMISCCTL_INDIRECT_ACCESS | BGE_PCIMISCCTL_MASK_PCI_INTR | 3118e907febfSPyun YongHyeon BGE_HIF_SWAP_OPTIONS | BGE_PCIMISCCTL_PCISTATE_RW, 4); 311995d67482SBill Paul 31206f8718a3SScott Long /* Disable fastboot on controllers that support it. */ 31216f8718a3SScott Long if (sc->bge_asicrev == BGE_ASICREV_BCM5752 || 3122a5779553SStanislav Sedov BGE_IS_5755_PLUS(sc)) { 31236f8718a3SScott Long if (bootverbose) 3124333704a3SPyun YongHyeon device_printf(dev, "Disabling fastboot\n"); 31256f8718a3SScott Long CSR_WRITE_4(sc, BGE_FASTBOOT_PC, 0x0); 31266f8718a3SScott Long } 31276f8718a3SScott Long 31286f8718a3SScott Long /* 31296f8718a3SScott Long * Write the magic number to SRAM at offset 0xB50. 31306f8718a3SScott Long * When firmware finishes its initialization it will 31316f8718a3SScott Long * write ~BGE_MAGIC_NUMBER to the same location. 31326f8718a3SScott Long */ 31336f8718a3SScott Long bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER); 31346f8718a3SScott Long 31350c8aa4eaSJung-uk Kim reset = BGE_MISCCFG_RESET_CORE_CLOCKS | BGE_32BITTIME_66MHZ; 3136e53d81eeSPaul Saab 3137e53d81eeSPaul Saab /* XXX: Broadcom Linux driver. */ 3138652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_PCIE) { 31390c8aa4eaSJung-uk Kim if (CSR_READ_4(sc, 0x7E2C) == 0x60) /* PCIE 1.0 */ 31400c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, 0x7E2C, 0x20); 3141e53d81eeSPaul Saab if (sc->bge_chipid != BGE_CHIPID_BCM5750_A0) { 3142e53d81eeSPaul Saab /* Prevent PCIE link training during global reset */ 31430c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_MISC_CFG, 1 << 29); 31440c8aa4eaSJung-uk Kim reset |= 1 << 29; 3145e53d81eeSPaul Saab } 3146e53d81eeSPaul Saab } 3147e53d81eeSPaul Saab 314821c9e407SDavid Christensen /* 31496f8718a3SScott Long * Set GPHY Power Down Override to leave GPHY 31506f8718a3SScott Long * powered up in D0 uninitialized. 31516f8718a3SScott Long */ 31525345bad0SScott Long if (BGE_IS_5705_PLUS(sc)) 3153caf088fcSPyun YongHyeon reset |= BGE_MISCCFG_GPHY_PD_OVERRIDE; 31546f8718a3SScott Long 315595d67482SBill Paul /* Issue global reset */ 31566f8718a3SScott Long write_op(sc, BGE_MISC_CFG, reset); 315795d67482SBill Paul 315838cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906) { 31595fea260fSMarius Strobl val = CSR_READ_4(sc, BGE_VCPU_STATUS); 316038cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_VCPU_STATUS, 31615fea260fSMarius Strobl val | BGE_VCPU_STATUS_DRV_RESET); 31625fea260fSMarius Strobl val = CSR_READ_4(sc, BGE_VCPU_EXT_CTRL); 316338cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_VCPU_EXT_CTRL, 31645fea260fSMarius Strobl val & ~BGE_VCPU_EXT_CTRL_HALT_CPU); 316538cc658fSJohn Baldwin } 316638cc658fSJohn Baldwin 316795d67482SBill Paul DELAY(1000); 316895d67482SBill Paul 3169e53d81eeSPaul Saab /* XXX: Broadcom Linux driver. */ 3170652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_PCIE) { 3171e53d81eeSPaul Saab if (sc->bge_chipid == BGE_CHIPID_BCM5750_A0) { 3172e53d81eeSPaul Saab DELAY(500000); /* wait for link training to complete */ 31735fea260fSMarius Strobl val = pci_read_config(dev, 0xC4, 4); 31745fea260fSMarius Strobl pci_write_config(dev, 0xC4, val | (1 << 15), 4); 3175e53d81eeSPaul Saab } 31760aaf1057SPyun YongHyeon devctl = pci_read_config(dev, 31770aaf1057SPyun YongHyeon sc->bge_expcap + PCIR_EXPRESS_DEVICE_CTL, 2); 31780aaf1057SPyun YongHyeon /* Clear enable no snoop and disable relaxed ordering. */ 31799a6e301dSPyun YongHyeon devctl &= ~(PCIM_EXP_CTL_RELAXED_ORD_ENABLE | 31809a6e301dSPyun YongHyeon PCIM_EXP_CTL_NOSNOOP_ENABLE); 31810aaf1057SPyun YongHyeon /* Set PCIE max payload size to 128. */ 31820aaf1057SPyun YongHyeon devctl &= ~PCIM_EXP_CTL_MAX_PAYLOAD; 31830aaf1057SPyun YongHyeon pci_write_config(dev, sc->bge_expcap + PCIR_EXPRESS_DEVICE_CTL, 31840aaf1057SPyun YongHyeon devctl, 2); 31850aaf1057SPyun YongHyeon /* Clear error status. */ 31860aaf1057SPyun YongHyeon pci_write_config(dev, sc->bge_expcap + PCIR_EXPRESS_DEVICE_STA, 31879a6e301dSPyun YongHyeon PCIM_EXP_STA_CORRECTABLE_ERROR | 31889a6e301dSPyun YongHyeon PCIM_EXP_STA_NON_FATAL_ERROR | PCIM_EXP_STA_FATAL_ERROR | 31899a6e301dSPyun YongHyeon PCIM_EXP_STA_UNSUPPORTED_REQ, 2); 3190e53d81eeSPaul Saab } 3191e53d81eeSPaul Saab 31923f74909aSGleb Smirnoff /* Reset some of the PCI state that got zapped by reset. */ 319395d67482SBill Paul pci_write_config(dev, BGE_PCI_MISC_CTL, 319495d67482SBill Paul BGE_PCIMISCCTL_INDIRECT_ACCESS | BGE_PCIMISCCTL_MASK_PCI_INTR | 3195e907febfSPyun YongHyeon BGE_HIF_SWAP_OPTIONS | BGE_PCIMISCCTL_PCISTATE_RW, 4); 319695d67482SBill Paul pci_write_config(dev, BGE_PCI_CACHESZ, cachesize, 4); 319795d67482SBill Paul pci_write_config(dev, BGE_PCI_CMD, command, 4); 31980c8aa4eaSJung-uk Kim write_op(sc, BGE_MISC_CFG, BGE_32BITTIME_66MHZ); 3199cbb2b2feSPyun YongHyeon /* 3200cbb2b2feSPyun YongHyeon * Disable PCI-X relaxed ordering to ensure status block update 3201fa8b4d63SPyun YongHyeon * comes first then packet buffer DMA. Otherwise driver may 3202cbb2b2feSPyun YongHyeon * read stale status block. 3203cbb2b2feSPyun YongHyeon */ 3204cbb2b2feSPyun YongHyeon if (sc->bge_flags & BGE_FLAG_PCIX) { 3205cbb2b2feSPyun YongHyeon devctl = pci_read_config(dev, 3206cbb2b2feSPyun YongHyeon sc->bge_pcixcap + PCIXR_COMMAND, 2); 3207cbb2b2feSPyun YongHyeon devctl &= ~PCIXM_COMMAND_ERO; 3208cbb2b2feSPyun YongHyeon if (sc->bge_asicrev == BGE_ASICREV_BCM5703) { 3209cbb2b2feSPyun YongHyeon devctl &= ~PCIXM_COMMAND_MAX_READ; 3210cbb2b2feSPyun YongHyeon devctl |= PCIXM_COMMAND_MAX_READ_2048; 3211cbb2b2feSPyun YongHyeon } else if (sc->bge_asicrev == BGE_ASICREV_BCM5704) { 3212cbb2b2feSPyun YongHyeon devctl &= ~(PCIXM_COMMAND_MAX_SPLITS | 3213cbb2b2feSPyun YongHyeon PCIXM_COMMAND_MAX_READ); 3214cbb2b2feSPyun YongHyeon devctl |= PCIXM_COMMAND_MAX_READ_2048; 3215cbb2b2feSPyun YongHyeon } 3216cbb2b2feSPyun YongHyeon pci_write_config(dev, sc->bge_pcixcap + PCIXR_COMMAND, 3217cbb2b2feSPyun YongHyeon devctl, 2); 3218cbb2b2feSPyun YongHyeon } 3219bf6ef57aSJohn Polstra /* Re-enable MSI, if neccesary, and enable the memory arbiter. */ 32204c0da0ffSGleb Smirnoff if (BGE_IS_5714_FAMILY(sc)) { 3221bf6ef57aSJohn Polstra /* This chip disables MSI on reset. */ 3222bf6ef57aSJohn Polstra if (sc->bge_flags & BGE_FLAG_MSI) { 32230aaf1057SPyun YongHyeon val = pci_read_config(dev, 32240aaf1057SPyun YongHyeon sc->bge_msicap + PCIR_MSI_CTRL, 2); 32250aaf1057SPyun YongHyeon pci_write_config(dev, 32260aaf1057SPyun YongHyeon sc->bge_msicap + PCIR_MSI_CTRL, 3227bf6ef57aSJohn Polstra val | PCIM_MSICTRL_MSI_ENABLE, 2); 3228bf6ef57aSJohn Polstra val = CSR_READ_4(sc, BGE_MSI_MODE); 3229bf6ef57aSJohn Polstra CSR_WRITE_4(sc, BGE_MSI_MODE, 3230bf6ef57aSJohn Polstra val | BGE_MSIMODE_ENABLE); 3231bf6ef57aSJohn Polstra } 32324c0da0ffSGleb Smirnoff val = CSR_READ_4(sc, BGE_MARB_MODE); 32334c0da0ffSGleb Smirnoff CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE | val); 32344c0da0ffSGleb Smirnoff } else 3235a7b0c314SPaul Saab CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE); 3236a7b0c314SPaul Saab 323738cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906) { 323838cc658fSJohn Baldwin for (i = 0; i < BGE_TIMEOUT; i++) { 323938cc658fSJohn Baldwin val = CSR_READ_4(sc, BGE_VCPU_STATUS); 324038cc658fSJohn Baldwin if (val & BGE_VCPU_STATUS_INIT_DONE) 324138cc658fSJohn Baldwin break; 324238cc658fSJohn Baldwin DELAY(100); 324338cc658fSJohn Baldwin } 324438cc658fSJohn Baldwin if (i == BGE_TIMEOUT) { 3245333704a3SPyun YongHyeon device_printf(dev, "reset timed out\n"); 324638cc658fSJohn Baldwin return (1); 324738cc658fSJohn Baldwin } 324838cc658fSJohn Baldwin } else { 324995d67482SBill Paul /* 32506f8718a3SScott Long * Poll until we see the 1's complement of the magic number. 325108013fd3SMarius Strobl * This indicates that the firmware initialization is complete. 32525fea260fSMarius Strobl * We expect this to fail if no chip containing the Ethernet 32535fea260fSMarius Strobl * address is fitted though. 325495d67482SBill Paul */ 325595d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 3256d5d23857SJung-uk Kim DELAY(10); 325795d67482SBill Paul val = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM); 325895d67482SBill Paul if (val == ~BGE_MAGIC_NUMBER) 325995d67482SBill Paul break; 326095d67482SBill Paul } 326195d67482SBill Paul 32625fea260fSMarius Strobl if ((sc->bge_flags & BGE_FLAG_EADDR) && i == BGE_TIMEOUT) 3263333704a3SPyun YongHyeon device_printf(dev, 3264333704a3SPyun YongHyeon "firmware handshake timed out, found 0x%08x\n", 3265333704a3SPyun YongHyeon val); 326638cc658fSJohn Baldwin } 326795d67482SBill Paul 326895d67482SBill Paul /* 326995d67482SBill Paul * XXX Wait for the value of the PCISTATE register to 327095d67482SBill Paul * return to its original pre-reset state. This is a 327195d67482SBill Paul * fairly good indicator of reset completion. If we don't 327295d67482SBill Paul * wait for the reset to fully complete, trying to read 327395d67482SBill Paul * from the device's non-PCI registers may yield garbage 327495d67482SBill Paul * results. 327595d67482SBill Paul */ 327695d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 327795d67482SBill Paul if (pci_read_config(dev, BGE_PCI_PCISTATE, 4) == pcistate) 327895d67482SBill Paul break; 327995d67482SBill Paul DELAY(10); 328095d67482SBill Paul } 328195d67482SBill Paul 32823f74909aSGleb Smirnoff /* Fix up byte swapping. */ 3283e907febfSPyun YongHyeon CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS | 328495d67482SBill Paul BGE_MODECTL_BYTESWAP_DATA); 328595d67482SBill Paul 32868cb1383cSDoug Ambrisko /* Tell the ASF firmware we are up */ 32878cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) 32888cb1383cSDoug Ambrisko BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 32898cb1383cSDoug Ambrisko 329095d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, 0); 329195d67482SBill Paul 3292da3003f0SBill Paul /* 3293da3003f0SBill Paul * The 5704 in TBI mode apparently needs some special 3294da3003f0SBill Paul * adjustment to insure the SERDES drive level is set 3295da3003f0SBill Paul * to 1.2V. 3296da3003f0SBill Paul */ 3297652ae483SGleb Smirnoff if (sc->bge_asicrev == BGE_ASICREV_BCM5704 && 3298652ae483SGleb Smirnoff sc->bge_flags & BGE_FLAG_TBI) { 32995fea260fSMarius Strobl val = CSR_READ_4(sc, BGE_SERDES_CFG); 33005fea260fSMarius Strobl val = (val & ~0xFFF) | 0x880; 33015fea260fSMarius Strobl CSR_WRITE_4(sc, BGE_SERDES_CFG, val); 3302da3003f0SBill Paul } 3303da3003f0SBill Paul 3304e53d81eeSPaul Saab /* XXX: Broadcom Linux driver. */ 3305652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_PCIE && 3306a5ad2f15SPyun YongHyeon sc->bge_chipid != BGE_CHIPID_BCM5750_A0 && 3307a5ad2f15SPyun YongHyeon sc->bge_asicrev != BGE_ASICREV_BCM5785) { 3308a5ad2f15SPyun YongHyeon /* Enable Data FIFO protection. */ 33095fea260fSMarius Strobl val = CSR_READ_4(sc, 0x7C00); 33105fea260fSMarius Strobl CSR_WRITE_4(sc, 0x7C00, val | (1 << 25)); 3311e53d81eeSPaul Saab } 331295d67482SBill Paul DELAY(10000); 33138cb1383cSDoug Ambrisko 33148cb1383cSDoug Ambrisko return (0); 331595d67482SBill Paul } 331695d67482SBill Paul 3317e0b7b101SPyun YongHyeon static __inline void 3318e0b7b101SPyun YongHyeon bge_rxreuse_std(struct bge_softc *sc, int i) 3319e0b7b101SPyun YongHyeon { 3320e0b7b101SPyun YongHyeon struct bge_rx_bd *r; 3321e0b7b101SPyun YongHyeon 3322e0b7b101SPyun YongHyeon r = &sc->bge_ldata.bge_rx_std_ring[sc->bge_std]; 3323e0b7b101SPyun YongHyeon r->bge_flags = BGE_RXBDFLAG_END; 3324e0b7b101SPyun YongHyeon r->bge_len = sc->bge_cdata.bge_rx_std_seglen[i]; 3325e0b7b101SPyun YongHyeon r->bge_idx = i; 3326e0b7b101SPyun YongHyeon BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT); 3327e0b7b101SPyun YongHyeon } 3328e0b7b101SPyun YongHyeon 3329e0b7b101SPyun YongHyeon static __inline void 3330e0b7b101SPyun YongHyeon bge_rxreuse_jumbo(struct bge_softc *sc, int i) 3331e0b7b101SPyun YongHyeon { 3332e0b7b101SPyun YongHyeon struct bge_extrx_bd *r; 3333e0b7b101SPyun YongHyeon 3334e0b7b101SPyun YongHyeon r = &sc->bge_ldata.bge_rx_jumbo_ring[sc->bge_jumbo]; 3335e0b7b101SPyun YongHyeon r->bge_flags = BGE_RXBDFLAG_JUMBO_RING | BGE_RXBDFLAG_END; 3336e0b7b101SPyun YongHyeon r->bge_len0 = sc->bge_cdata.bge_rx_jumbo_seglen[i][0]; 3337e0b7b101SPyun YongHyeon r->bge_len1 = sc->bge_cdata.bge_rx_jumbo_seglen[i][1]; 3338e0b7b101SPyun YongHyeon r->bge_len2 = sc->bge_cdata.bge_rx_jumbo_seglen[i][2]; 3339e0b7b101SPyun YongHyeon r->bge_len3 = sc->bge_cdata.bge_rx_jumbo_seglen[i][3]; 3340e0b7b101SPyun YongHyeon r->bge_idx = i; 3341e0b7b101SPyun YongHyeon BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT); 3342e0b7b101SPyun YongHyeon } 3343e0b7b101SPyun YongHyeon 334495d67482SBill Paul /* 334595d67482SBill Paul * Frame reception handling. This is called if there's a frame 334695d67482SBill Paul * on the receive return list. 334795d67482SBill Paul * 334895d67482SBill Paul * Note: we have to be able to handle two possibilities here: 33491be6acb7SGleb Smirnoff * 1) the frame is from the jumbo receive ring 335095d67482SBill Paul * 2) the frame is from the standard receive ring 335195d67482SBill Paul */ 335295d67482SBill Paul 33531abcdbd1SAttilio Rao static int 3354dfe0df9aSPyun YongHyeon bge_rxeof(struct bge_softc *sc, uint16_t rx_prod, int holdlck) 335595d67482SBill Paul { 335695d67482SBill Paul struct ifnet *ifp; 33571abcdbd1SAttilio Rao int rx_npkts = 0, stdcnt = 0, jumbocnt = 0; 3358b9c05fa5SPyun YongHyeon uint16_t rx_cons; 335995d67482SBill Paul 33607f21e273SStanislav Sedov rx_cons = sc->bge_rx_saved_considx; 33610f9bd73bSSam Leffler 33623f74909aSGleb Smirnoff /* Nothing to do. */ 33637f21e273SStanislav Sedov if (rx_cons == rx_prod) 33641abcdbd1SAttilio Rao return (rx_npkts); 3365cfcb5025SOleg Bulyzhin 3366fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 336795d67482SBill Paul 3368f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag, 3369e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_POSTREAD); 3370f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 337115eda801SStanislav Sedov sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_POSTWRITE); 3372c215fd77SPyun YongHyeon if (ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN + ETHER_VLAN_ENCAP_LEN > 3373c215fd77SPyun YongHyeon (MCLBYTES - ETHER_ALIGN)) 3374f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 337515eda801SStanislav Sedov sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_POSTWRITE); 3376f41ac2beSBill Paul 33777f21e273SStanislav Sedov while (rx_cons != rx_prod) { 337895d67482SBill Paul struct bge_rx_bd *cur_rx; 33793f74909aSGleb Smirnoff uint32_t rxidx; 338095d67482SBill Paul struct mbuf *m = NULL; 33813f74909aSGleb Smirnoff uint16_t vlan_tag = 0; 338295d67482SBill Paul int have_tag = 0; 338395d67482SBill Paul 338475719184SGleb Smirnoff #ifdef DEVICE_POLLING 338575719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 338675719184SGleb Smirnoff if (sc->rxcycles <= 0) 338775719184SGleb Smirnoff break; 338875719184SGleb Smirnoff sc->rxcycles--; 338975719184SGleb Smirnoff } 339075719184SGleb Smirnoff #endif 339175719184SGleb Smirnoff 33927f21e273SStanislav Sedov cur_rx = &sc->bge_ldata.bge_rx_return_ring[rx_cons]; 339395d67482SBill Paul 339495d67482SBill Paul rxidx = cur_rx->bge_idx; 33957f21e273SStanislav Sedov BGE_INC(rx_cons, sc->bge_return_ring_cnt); 339695d67482SBill Paul 3397cb2eacc7SYaroslav Tykhiy if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING && 3398cb2eacc7SYaroslav Tykhiy cur_rx->bge_flags & BGE_RXBDFLAG_VLAN_TAG) { 339995d67482SBill Paul have_tag = 1; 340095d67482SBill Paul vlan_tag = cur_rx->bge_vlan_tag; 340195d67482SBill Paul } 340295d67482SBill Paul 340395d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_JUMBO_RING) { 340495d67482SBill Paul jumbocnt++; 3405943787f3SPyun YongHyeon m = sc->bge_cdata.bge_rx_jumbo_chain[rxidx]; 340695d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) { 3407e0b7b101SPyun YongHyeon bge_rxreuse_jumbo(sc, rxidx); 340895d67482SBill Paul continue; 340995d67482SBill Paul } 3410943787f3SPyun YongHyeon if (bge_newbuf_jumbo(sc, rxidx) != 0) { 3411e0b7b101SPyun YongHyeon bge_rxreuse_jumbo(sc, rxidx); 3412943787f3SPyun YongHyeon ifp->if_iqdrops++; 341395d67482SBill Paul continue; 341495d67482SBill Paul } 341503e78bd0SPyun YongHyeon BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT); 341695d67482SBill Paul } else { 341795d67482SBill Paul stdcnt++; 3418e0b7b101SPyun YongHyeon m = sc->bge_cdata.bge_rx_std_chain[rxidx]; 341995d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) { 3420e0b7b101SPyun YongHyeon bge_rxreuse_std(sc, rxidx); 342195d67482SBill Paul continue; 342295d67482SBill Paul } 3423943787f3SPyun YongHyeon if (bge_newbuf_std(sc, rxidx) != 0) { 3424e0b7b101SPyun YongHyeon bge_rxreuse_std(sc, rxidx); 3425943787f3SPyun YongHyeon ifp->if_iqdrops++; 342695d67482SBill Paul continue; 342795d67482SBill Paul } 342803e78bd0SPyun YongHyeon BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT); 342995d67482SBill Paul } 343095d67482SBill Paul 343195d67482SBill Paul ifp->if_ipackets++; 3432e65bed95SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 3433e255b776SJohn Polstra /* 3434e65bed95SPyun YongHyeon * For architectures with strict alignment we must make sure 3435e65bed95SPyun YongHyeon * the payload is aligned. 3436e255b776SJohn Polstra */ 3437652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) { 3438e255b776SJohn Polstra bcopy(m->m_data, m->m_data + ETHER_ALIGN, 3439e255b776SJohn Polstra cur_rx->bge_len); 3440e255b776SJohn Polstra m->m_data += ETHER_ALIGN; 3441e255b776SJohn Polstra } 3442e255b776SJohn Polstra #endif 3443473851baSPaul Saab m->m_pkthdr.len = m->m_len = cur_rx->bge_len - ETHER_CRC_LEN; 344495d67482SBill Paul m->m_pkthdr.rcvif = ifp; 344595d67482SBill Paul 3446b874fdd4SYaroslav Tykhiy if (ifp->if_capenable & IFCAP_RXCSUM) { 344778178cd1SGleb Smirnoff if (cur_rx->bge_flags & BGE_RXBDFLAG_IP_CSUM) { 344895d67482SBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 34490c8aa4eaSJung-uk Kim if ((cur_rx->bge_ip_csum ^ 0xFFFF) == 0) 34500c8aa4eaSJung-uk Kim m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 345178178cd1SGleb Smirnoff } 3452d375e524SGleb Smirnoff if (cur_rx->bge_flags & BGE_RXBDFLAG_TCP_UDP_CSUM && 3453d375e524SGleb Smirnoff m->m_pkthdr.len >= ETHER_MIN_NOPAD) { 345495d67482SBill Paul m->m_pkthdr.csum_data = 345595d67482SBill Paul cur_rx->bge_tcp_udp_csum; 3456ee7ef91cSOleg Bulyzhin m->m_pkthdr.csum_flags |= 3457ee7ef91cSOleg Bulyzhin CSUM_DATA_VALID | CSUM_PSEUDO_HDR; 345895d67482SBill Paul } 345995d67482SBill Paul } 346095d67482SBill Paul 346195d67482SBill Paul /* 3462673d9191SSam Leffler * If we received a packet with a vlan tag, 3463673d9191SSam Leffler * attach that information to the packet. 346495d67482SBill Paul */ 3465d147662cSGleb Smirnoff if (have_tag) { 34664e35d186SJung-uk Kim #if __FreeBSD_version > 700022 346778ba57b9SAndre Oppermann m->m_pkthdr.ether_vtag = vlan_tag; 346878ba57b9SAndre Oppermann m->m_flags |= M_VLANTAG; 34694e35d186SJung-uk Kim #else 34704e35d186SJung-uk Kim VLAN_INPUT_TAG_NEW(ifp, m, vlan_tag); 34714e35d186SJung-uk Kim if (m == NULL) 34724e35d186SJung-uk Kim continue; 34734e35d186SJung-uk Kim #endif 3474d147662cSGleb Smirnoff } 347595d67482SBill Paul 3476dfe0df9aSPyun YongHyeon if (holdlck != 0) { 34770f9bd73bSSam Leffler BGE_UNLOCK(sc); 3478673d9191SSam Leffler (*ifp->if_input)(ifp, m); 34790f9bd73bSSam Leffler BGE_LOCK(sc); 3480dfe0df9aSPyun YongHyeon } else 3481dfe0df9aSPyun YongHyeon (*ifp->if_input)(ifp, m); 3482d4da719cSAttilio Rao rx_npkts++; 348325e13e68SXin LI 348425e13e68SXin LI if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) 34858cf7d13dSAttilio Rao return (rx_npkts); 348695d67482SBill Paul } 348795d67482SBill Paul 348815eda801SStanislav Sedov bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag, 348915eda801SStanislav Sedov sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_PREREAD); 3490e65bed95SPyun YongHyeon if (stdcnt > 0) 3491f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 3492e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREWRITE); 34934c0da0ffSGleb Smirnoff 3494c215fd77SPyun YongHyeon if (jumbocnt > 0) 3495f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 34964c0da0ffSGleb Smirnoff sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_PREWRITE); 3497f41ac2beSBill Paul 34987f21e273SStanislav Sedov sc->bge_rx_saved_considx = rx_cons; 349938cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_RX_CONS0_LO, sc->bge_rx_saved_considx); 350095d67482SBill Paul if (stdcnt) 3501767c3593SPyun YongHyeon bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, (sc->bge_std + 3502767c3593SPyun YongHyeon BGE_STD_RX_RING_CNT - 1) % BGE_STD_RX_RING_CNT); 350395d67482SBill Paul if (jumbocnt) 3504767c3593SPyun YongHyeon bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, (sc->bge_jumbo + 3505767c3593SPyun YongHyeon BGE_JUMBO_RX_RING_CNT - 1) % BGE_JUMBO_RX_RING_CNT); 3506f5a034f9SPyun YongHyeon #ifdef notyet 3507f5a034f9SPyun YongHyeon /* 3508f5a034f9SPyun YongHyeon * This register wraps very quickly under heavy packet drops. 3509f5a034f9SPyun YongHyeon * If you need correct statistics, you can enable this check. 3510f5a034f9SPyun YongHyeon */ 3511f5a034f9SPyun YongHyeon if (BGE_IS_5705_PLUS(sc)) 3512f5a034f9SPyun YongHyeon ifp->if_ierrors += CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS); 3513f5a034f9SPyun YongHyeon #endif 35141abcdbd1SAttilio Rao return (rx_npkts); 351595d67482SBill Paul } 351695d67482SBill Paul 351795d67482SBill Paul static void 3518b9c05fa5SPyun YongHyeon bge_txeof(struct bge_softc *sc, uint16_t tx_cons) 351995d67482SBill Paul { 352095a0a340SPyun YongHyeon struct bge_tx_bd *cur_tx; 352195d67482SBill Paul struct ifnet *ifp; 352295d67482SBill Paul 35230f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 35240f9bd73bSSam Leffler 35253f74909aSGleb Smirnoff /* Nothing to do. */ 3526b9c05fa5SPyun YongHyeon if (sc->bge_tx_saved_considx == tx_cons) 3527cfcb5025SOleg Bulyzhin return; 3528cfcb5025SOleg Bulyzhin 3529fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 353095d67482SBill Paul 3531e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_tx_ring_tag, 35325c1da2faSPyun YongHyeon sc->bge_cdata.bge_tx_ring_map, BUS_DMASYNC_POSTWRITE); 353395d67482SBill Paul /* 353495d67482SBill Paul * Go through our tx ring and free mbufs for those 353595d67482SBill Paul * frames that have been sent. 353695d67482SBill Paul */ 3537b9c05fa5SPyun YongHyeon while (sc->bge_tx_saved_considx != tx_cons) { 353895a0a340SPyun YongHyeon uint32_t idx; 353995d67482SBill Paul 354095d67482SBill Paul idx = sc->bge_tx_saved_considx; 3541f41ac2beSBill Paul cur_tx = &sc->bge_ldata.bge_tx_ring[idx]; 354295d67482SBill Paul if (cur_tx->bge_flags & BGE_TXBDFLAG_END) 354395d67482SBill Paul ifp->if_opackets++; 354495d67482SBill Paul if (sc->bge_cdata.bge_tx_chain[idx] != NULL) { 35450ac56796SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_tx_mtag, 3546e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_dmamap[idx], 3547e65bed95SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 35480ac56796SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_tx_mtag, 3549f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[idx]); 3550e65bed95SPyun YongHyeon m_freem(sc->bge_cdata.bge_tx_chain[idx]); 3551e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_chain[idx] = NULL; 355295d67482SBill Paul } 355395d67482SBill Paul sc->bge_txcnt--; 355495d67482SBill Paul BGE_INC(sc->bge_tx_saved_considx, BGE_TX_RING_CNT); 355595d67482SBill Paul } 355695d67482SBill Paul 355713f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 35585b01e77cSBruce Evans if (sc->bge_txcnt == 0) 35595b01e77cSBruce Evans sc->bge_timer = 0; 356095d67482SBill Paul } 356195d67482SBill Paul 356275719184SGleb Smirnoff #ifdef DEVICE_POLLING 35631abcdbd1SAttilio Rao static int 356475719184SGleb Smirnoff bge_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 356575719184SGleb Smirnoff { 356675719184SGleb Smirnoff struct bge_softc *sc = ifp->if_softc; 3567b9c05fa5SPyun YongHyeon uint16_t rx_prod, tx_cons; 3568366454f2SOleg Bulyzhin uint32_t statusword; 35691abcdbd1SAttilio Rao int rx_npkts = 0; 357075719184SGleb Smirnoff 35713f74909aSGleb Smirnoff BGE_LOCK(sc); 35723f74909aSGleb Smirnoff if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 35733f74909aSGleb Smirnoff BGE_UNLOCK(sc); 35741abcdbd1SAttilio Rao return (rx_npkts); 35753f74909aSGleb Smirnoff } 357675719184SGleb Smirnoff 3577dab5cd05SOleg Bulyzhin bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 3578b9c05fa5SPyun YongHyeon sc->bge_cdata.bge_status_map, 3579b9c05fa5SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 3580b9c05fa5SPyun YongHyeon rx_prod = sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx; 3581b9c05fa5SPyun YongHyeon tx_cons = sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx; 3582dab5cd05SOleg Bulyzhin 3583175f8742SPyun YongHyeon statusword = sc->bge_ldata.bge_status_block->bge_status; 3584175f8742SPyun YongHyeon sc->bge_ldata.bge_status_block->bge_status = 0; 3585dab5cd05SOleg Bulyzhin 3586dab5cd05SOleg Bulyzhin bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 3587b9c05fa5SPyun YongHyeon sc->bge_cdata.bge_status_map, 3588b9c05fa5SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 3589366454f2SOleg Bulyzhin 35900c8aa4eaSJung-uk Kim /* Note link event. It will be processed by POLL_AND_CHECK_STATUS. */ 3591366454f2SOleg Bulyzhin if (statusword & BGE_STATFLAG_LINKSTATE_CHANGED) 3592366454f2SOleg Bulyzhin sc->bge_link_evt++; 3593366454f2SOleg Bulyzhin 3594366454f2SOleg Bulyzhin if (cmd == POLL_AND_CHECK_STATUS) 3595366454f2SOleg Bulyzhin if ((sc->bge_asicrev == BGE_ASICREV_BCM5700 && 35964c0da0ffSGleb Smirnoff sc->bge_chipid != BGE_CHIPID_BCM5700_B2) || 3597652ae483SGleb Smirnoff sc->bge_link_evt || (sc->bge_flags & BGE_FLAG_TBI)) 3598366454f2SOleg Bulyzhin bge_link_upd(sc); 3599366454f2SOleg Bulyzhin 3600366454f2SOleg Bulyzhin sc->rxcycles = count; 3601dfe0df9aSPyun YongHyeon rx_npkts = bge_rxeof(sc, rx_prod, 1); 360225e13e68SXin LI if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 360325e13e68SXin LI BGE_UNLOCK(sc); 36048cf7d13dSAttilio Rao return (rx_npkts); 360525e13e68SXin LI } 3606b9c05fa5SPyun YongHyeon bge_txeof(sc, tx_cons); 3607366454f2SOleg Bulyzhin if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 3608366454f2SOleg Bulyzhin bge_start_locked(ifp); 36093f74909aSGleb Smirnoff 36103f74909aSGleb Smirnoff BGE_UNLOCK(sc); 36111abcdbd1SAttilio Rao return (rx_npkts); 361275719184SGleb Smirnoff } 361375719184SGleb Smirnoff #endif /* DEVICE_POLLING */ 361475719184SGleb Smirnoff 3615dfe0df9aSPyun YongHyeon static int 3616dfe0df9aSPyun YongHyeon bge_msi_intr(void *arg) 3617dfe0df9aSPyun YongHyeon { 3618dfe0df9aSPyun YongHyeon struct bge_softc *sc; 3619dfe0df9aSPyun YongHyeon 3620dfe0df9aSPyun YongHyeon sc = (struct bge_softc *)arg; 3621dfe0df9aSPyun YongHyeon /* 3622dfe0df9aSPyun YongHyeon * This interrupt is not shared and controller already 3623dfe0df9aSPyun YongHyeon * disabled further interrupt. 3624dfe0df9aSPyun YongHyeon */ 3625dfe0df9aSPyun YongHyeon taskqueue_enqueue(sc->bge_tq, &sc->bge_intr_task); 3626dfe0df9aSPyun YongHyeon return (FILTER_HANDLED); 3627dfe0df9aSPyun YongHyeon } 3628dfe0df9aSPyun YongHyeon 3629dfe0df9aSPyun YongHyeon static void 3630dfe0df9aSPyun YongHyeon bge_intr_task(void *arg, int pending) 3631dfe0df9aSPyun YongHyeon { 3632dfe0df9aSPyun YongHyeon struct bge_softc *sc; 3633dfe0df9aSPyun YongHyeon struct ifnet *ifp; 3634dfe0df9aSPyun YongHyeon uint32_t status; 3635dfe0df9aSPyun YongHyeon uint16_t rx_prod, tx_cons; 3636dfe0df9aSPyun YongHyeon 3637dfe0df9aSPyun YongHyeon sc = (struct bge_softc *)arg; 3638dfe0df9aSPyun YongHyeon ifp = sc->bge_ifp; 3639dfe0df9aSPyun YongHyeon 364066151edfSPyun YongHyeon BGE_LOCK(sc); 364166151edfSPyun YongHyeon if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) { 364266151edfSPyun YongHyeon BGE_UNLOCK(sc); 3643dfe0df9aSPyun YongHyeon return; 364466151edfSPyun YongHyeon } 3645dfe0df9aSPyun YongHyeon 3646dfe0df9aSPyun YongHyeon /* Get updated status block. */ 3647dfe0df9aSPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 3648dfe0df9aSPyun YongHyeon sc->bge_cdata.bge_status_map, 3649dfe0df9aSPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 3650dfe0df9aSPyun YongHyeon 3651dfe0df9aSPyun YongHyeon /* Save producer/consumer indexess. */ 3652dfe0df9aSPyun YongHyeon rx_prod = sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx; 3653dfe0df9aSPyun YongHyeon tx_cons = sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx; 3654dfe0df9aSPyun YongHyeon status = sc->bge_ldata.bge_status_block->bge_status; 3655dfe0df9aSPyun YongHyeon sc->bge_ldata.bge_status_block->bge_status = 0; 3656dfe0df9aSPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 3657dfe0df9aSPyun YongHyeon sc->bge_cdata.bge_status_map, 3658dfe0df9aSPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 365966151edfSPyun YongHyeon 366066151edfSPyun YongHyeon if ((status & BGE_STATFLAG_LINKSTATE_CHANGED) != 0) 366166151edfSPyun YongHyeon bge_link_upd(sc); 366266151edfSPyun YongHyeon 3663dfe0df9aSPyun YongHyeon /* Let controller work. */ 3664dfe0df9aSPyun YongHyeon bge_writembx(sc, BGE_MBX_IRQ0_LO, 0); 3665dfe0df9aSPyun YongHyeon 366666151edfSPyun YongHyeon if (ifp->if_drv_flags & IFF_DRV_RUNNING && 366766151edfSPyun YongHyeon sc->bge_rx_saved_considx != rx_prod) { 3668dfe0df9aSPyun YongHyeon /* Check RX return ring producer/consumer. */ 366966151edfSPyun YongHyeon BGE_UNLOCK(sc); 3670dfe0df9aSPyun YongHyeon bge_rxeof(sc, rx_prod, 0); 367166151edfSPyun YongHyeon BGE_LOCK(sc); 3672dfe0df9aSPyun YongHyeon } 3673dfe0df9aSPyun YongHyeon if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 3674dfe0df9aSPyun YongHyeon /* Check TX ring producer/consumer. */ 3675dfe0df9aSPyun YongHyeon bge_txeof(sc, tx_cons); 3676dfe0df9aSPyun YongHyeon if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 3677dfe0df9aSPyun YongHyeon bge_start_locked(ifp); 3678dfe0df9aSPyun YongHyeon } 367966151edfSPyun YongHyeon BGE_UNLOCK(sc); 3680dfe0df9aSPyun YongHyeon } 3681dfe0df9aSPyun YongHyeon 368295d67482SBill Paul static void 36833f74909aSGleb Smirnoff bge_intr(void *xsc) 368495d67482SBill Paul { 368595d67482SBill Paul struct bge_softc *sc; 368695d67482SBill Paul struct ifnet *ifp; 3687dab5cd05SOleg Bulyzhin uint32_t statusword; 3688b9c05fa5SPyun YongHyeon uint16_t rx_prod, tx_cons; 368995d67482SBill Paul 369095d67482SBill Paul sc = xsc; 3691f41ac2beSBill Paul 36920f9bd73bSSam Leffler BGE_LOCK(sc); 36930f9bd73bSSam Leffler 3694dab5cd05SOleg Bulyzhin ifp = sc->bge_ifp; 3695dab5cd05SOleg Bulyzhin 369675719184SGleb Smirnoff #ifdef DEVICE_POLLING 369775719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 369875719184SGleb Smirnoff BGE_UNLOCK(sc); 369975719184SGleb Smirnoff return; 370075719184SGleb Smirnoff } 370175719184SGleb Smirnoff #endif 370275719184SGleb Smirnoff 3703f30cbfc6SScott Long /* 3704b848e032SBruce Evans * Ack the interrupt by writing something to BGE_MBX_IRQ0_LO. Don't 3705b848e032SBruce Evans * disable interrupts by writing nonzero like we used to, since with 3706b848e032SBruce Evans * our current organization this just gives complications and 3707b848e032SBruce Evans * pessimizations for re-enabling interrupts. We used to have races 3708b848e032SBruce Evans * instead of the necessary complications. Disabling interrupts 3709b848e032SBruce Evans * would just reduce the chance of a status update while we are 3710b848e032SBruce Evans * running (by switching to the interrupt-mode coalescence 3711b848e032SBruce Evans * parameters), but this chance is already very low so it is more 3712b848e032SBruce Evans * efficient to get another interrupt than prevent it. 3713b848e032SBruce Evans * 3714b848e032SBruce Evans * We do the ack first to ensure another interrupt if there is a 3715b848e032SBruce Evans * status update after the ack. We don't check for the status 3716b848e032SBruce Evans * changing later because it is more efficient to get another 3717b848e032SBruce Evans * interrupt than prevent it, not quite as above (not checking is 3718b848e032SBruce Evans * a smaller optimization than not toggling the interrupt enable, 3719b848e032SBruce Evans * since checking doesn't involve PCI accesses and toggling require 3720b848e032SBruce Evans * the status check). So toggling would probably be a pessimization 3721b848e032SBruce Evans * even with MSI. It would only be needed for using a task queue. 3722b848e032SBruce Evans */ 372338cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_IRQ0_LO, 0); 3724b848e032SBruce Evans 3725f584dfd1SPyun YongHyeon /* 3726f584dfd1SPyun YongHyeon * Do the mandatory PCI flush as well as get the link status. 3727f584dfd1SPyun YongHyeon */ 3728f584dfd1SPyun YongHyeon statusword = CSR_READ_4(sc, BGE_MAC_STS) & BGE_MACSTAT_LINK_CHANGED; 3729f584dfd1SPyun YongHyeon 3730f584dfd1SPyun YongHyeon /* Make sure the descriptor ring indexes are coherent. */ 3731f584dfd1SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 3732f584dfd1SPyun YongHyeon sc->bge_cdata.bge_status_map, 3733f584dfd1SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 3734f584dfd1SPyun YongHyeon rx_prod = sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx; 3735f584dfd1SPyun YongHyeon tx_cons = sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx; 3736f584dfd1SPyun YongHyeon sc->bge_ldata.bge_status_block->bge_status = 0; 3737f584dfd1SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 3738f584dfd1SPyun YongHyeon sc->bge_cdata.bge_status_map, 3739f584dfd1SPyun YongHyeon BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 3740f584dfd1SPyun YongHyeon 37411f313773SOleg Bulyzhin if ((sc->bge_asicrev == BGE_ASICREV_BCM5700 && 37424c0da0ffSGleb Smirnoff sc->bge_chipid != BGE_CHIPID_BCM5700_B2) || 3743f30cbfc6SScott Long statusword || sc->bge_link_evt) 3744dab5cd05SOleg Bulyzhin bge_link_upd(sc); 374595d67482SBill Paul 374613f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 37473f74909aSGleb Smirnoff /* Check RX return ring producer/consumer. */ 3748dfe0df9aSPyun YongHyeon bge_rxeof(sc, rx_prod, 1); 374925e13e68SXin LI } 375095d67482SBill Paul 375125e13e68SXin LI if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 37523f74909aSGleb Smirnoff /* Check TX ring producer/consumer. */ 3753b9c05fa5SPyun YongHyeon bge_txeof(sc, tx_cons); 375495d67482SBill Paul } 375595d67482SBill Paul 375613f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING && 375713f4c340SRobert Watson !IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 37580f9bd73bSSam Leffler bge_start_locked(ifp); 37590f9bd73bSSam Leffler 37600f9bd73bSSam Leffler BGE_UNLOCK(sc); 376195d67482SBill Paul } 376295d67482SBill Paul 376395d67482SBill Paul static void 37648cb1383cSDoug Ambrisko bge_asf_driver_up(struct bge_softc *sc) 37658cb1383cSDoug Ambrisko { 37668cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) { 37678cb1383cSDoug Ambrisko /* Send ASF heartbeat aprox. every 2s */ 37688cb1383cSDoug Ambrisko if (sc->bge_asf_count) 37698cb1383cSDoug Ambrisko sc->bge_asf_count --; 37708cb1383cSDoug Ambrisko else { 3771899d6846SPyun YongHyeon sc->bge_asf_count = 2; 37728cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM_FW, 37738cb1383cSDoug Ambrisko BGE_FW_DRV_ALIVE); 37748cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENNCOMM_FW_LEN, 4); 37758cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENNCOMM_FW_DATA, 3); 37768cb1383cSDoug Ambrisko CSR_WRITE_4(sc, BGE_CPU_EVENT, 377739153c5aSJung-uk Kim CSR_READ_4(sc, BGE_CPU_EVENT) | (1 << 14)); 37788cb1383cSDoug Ambrisko } 37798cb1383cSDoug Ambrisko } 37808cb1383cSDoug Ambrisko } 37818cb1383cSDoug Ambrisko 37828cb1383cSDoug Ambrisko static void 3783b74e67fbSGleb Smirnoff bge_tick(void *xsc) 37840f9bd73bSSam Leffler { 3785b74e67fbSGleb Smirnoff struct bge_softc *sc = xsc; 378695d67482SBill Paul struct mii_data *mii = NULL; 378795d67482SBill Paul 37880f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 378995d67482SBill Paul 37905dda8085SOleg Bulyzhin /* Synchronize with possible callout reset/stop. */ 37915dda8085SOleg Bulyzhin if (callout_pending(&sc->bge_stat_ch) || 37925dda8085SOleg Bulyzhin !callout_active(&sc->bge_stat_ch)) 37935dda8085SOleg Bulyzhin return; 37945dda8085SOleg Bulyzhin 37957ee00338SJung-uk Kim if (BGE_IS_5705_PLUS(sc)) 37960434d1b8SBill Paul bge_stats_update_regs(sc); 37970434d1b8SBill Paul else 379895d67482SBill Paul bge_stats_update(sc); 379995d67482SBill Paul 3800652ae483SGleb Smirnoff if ((sc->bge_flags & BGE_FLAG_TBI) == 0) { 380195d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 380282b67c01SOleg Bulyzhin /* 380382b67c01SOleg Bulyzhin * Do not touch PHY if we have link up. This could break 380482b67c01SOleg Bulyzhin * IPMI/ASF mode or produce extra input errors 380582b67c01SOleg Bulyzhin * (extra errors was reported for bcm5701 & bcm5704). 380682b67c01SOleg Bulyzhin */ 380782b67c01SOleg Bulyzhin if (!sc->bge_link) 380895d67482SBill Paul mii_tick(mii); 38097b97099dSOleg Bulyzhin } else { 38107b97099dSOleg Bulyzhin /* 38117b97099dSOleg Bulyzhin * Since in TBI mode auto-polling can't be used we should poll 38127b97099dSOleg Bulyzhin * link status manually. Here we register pending link event 38137b97099dSOleg Bulyzhin * and trigger interrupt. 38147b97099dSOleg Bulyzhin */ 38157b97099dSOleg Bulyzhin #ifdef DEVICE_POLLING 38163f74909aSGleb Smirnoff /* In polling mode we poll link state in bge_poll(). */ 38177b97099dSOleg Bulyzhin if (!(sc->bge_ifp->if_capenable & IFCAP_POLLING)) 38187b97099dSOleg Bulyzhin #endif 38197b97099dSOleg Bulyzhin { 38207b97099dSOleg Bulyzhin sc->bge_link_evt++; 38214f0794ffSBjoern A. Zeeb if (sc->bge_asicrev == BGE_ASICREV_BCM5700 || 38224f0794ffSBjoern A. Zeeb sc->bge_flags & BGE_FLAG_5788) 38237b97099dSOleg Bulyzhin BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_SET); 38244f0794ffSBjoern A. Zeeb else 38254f0794ffSBjoern A. Zeeb BGE_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW); 38267b97099dSOleg Bulyzhin } 3827dab5cd05SOleg Bulyzhin } 382895d67482SBill Paul 38298cb1383cSDoug Ambrisko bge_asf_driver_up(sc); 3830b74e67fbSGleb Smirnoff bge_watchdog(sc); 38318cb1383cSDoug Ambrisko 3832dab5cd05SOleg Bulyzhin callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc); 383395d67482SBill Paul } 383495d67482SBill Paul 383595d67482SBill Paul static void 38363f74909aSGleb Smirnoff bge_stats_update_regs(struct bge_softc *sc) 38370434d1b8SBill Paul { 38383f74909aSGleb Smirnoff struct ifnet *ifp; 38392280c16bSPyun YongHyeon struct bge_mac_stats *stats; 38400434d1b8SBill Paul 3841fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 38422280c16bSPyun YongHyeon stats = &sc->bge_mac_stats; 38430434d1b8SBill Paul 38442280c16bSPyun YongHyeon stats->ifHCOutOctets += 38452280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_OCTETS); 38462280c16bSPyun YongHyeon stats->etherStatsCollisions += 38472280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_COLLS); 38482280c16bSPyun YongHyeon stats->outXonSent += 38492280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_XON_SENT); 38502280c16bSPyun YongHyeon stats->outXoffSent += 38512280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_XOFF_SENT); 38522280c16bSPyun YongHyeon stats->dot3StatsInternalMacTransmitErrors += 38532280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_ERRORS); 38542280c16bSPyun YongHyeon stats->dot3StatsSingleCollisionFrames += 38552280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_SINGLE_COLL); 38562280c16bSPyun YongHyeon stats->dot3StatsMultipleCollisionFrames += 38572280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_MULTI_COLL); 38582280c16bSPyun YongHyeon stats->dot3StatsDeferredTransmissions += 38592280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_DEFERRED); 38602280c16bSPyun YongHyeon stats->dot3StatsExcessiveCollisions += 38612280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_EXCESS_COLL); 38622280c16bSPyun YongHyeon stats->dot3StatsLateCollisions += 38632280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_LATE_COLL); 38642280c16bSPyun YongHyeon stats->ifHCOutUcastPkts += 38652280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_UCAST); 38662280c16bSPyun YongHyeon stats->ifHCOutMulticastPkts += 38672280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_MCAST); 38682280c16bSPyun YongHyeon stats->ifHCOutBroadcastPkts += 38692280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_BCAST); 38707e6e2507SJung-uk Kim 38712280c16bSPyun YongHyeon stats->ifHCInOctets += 38722280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_OCTESTS); 38732280c16bSPyun YongHyeon stats->etherStatsFragments += 38742280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_FRAGMENTS); 38752280c16bSPyun YongHyeon stats->ifHCInUcastPkts += 38762280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_UCAST); 38772280c16bSPyun YongHyeon stats->ifHCInMulticastPkts += 38782280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_MCAST); 38792280c16bSPyun YongHyeon stats->ifHCInBroadcastPkts += 38802280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_BCAST); 38812280c16bSPyun YongHyeon stats->dot3StatsFCSErrors += 38822280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_FCS_ERRORS); 38832280c16bSPyun YongHyeon stats->dot3StatsAlignmentErrors += 38842280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_ALGIN_ERRORS); 38852280c16bSPyun YongHyeon stats->xonPauseFramesReceived += 38862280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_XON_RCVD); 38872280c16bSPyun YongHyeon stats->xoffPauseFramesReceived += 38882280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_XOFF_RCVD); 38892280c16bSPyun YongHyeon stats->macControlFramesReceived += 38902280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_CTRL_RCVD); 38912280c16bSPyun YongHyeon stats->xoffStateEntered += 38922280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_XOFF_ENTERED); 38932280c16bSPyun YongHyeon stats->dot3StatsFramesTooLong += 38942280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_FRAME_TOO_LONG); 38952280c16bSPyun YongHyeon stats->etherStatsJabbers += 38962280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_JABBERS); 38972280c16bSPyun YongHyeon stats->etherStatsUndersizePkts += 38982280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_UNDERSIZE); 38992280c16bSPyun YongHyeon 39002280c16bSPyun YongHyeon stats->FramesDroppedDueToFilters += 39012280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_FILTDROP); 39022280c16bSPyun YongHyeon stats->DmaWriteQueueFull += 39032280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_DMA_WRQ_FULL); 39042280c16bSPyun YongHyeon stats->DmaWriteHighPriQueueFull += 39052280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL); 39062280c16bSPyun YongHyeon stats->NoMoreRxBDs += 39072280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_OUT_OF_BDS); 39082280c16bSPyun YongHyeon stats->InputDiscards += 39092280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS); 39102280c16bSPyun YongHyeon stats->InputErrors += 39112280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_ERRORS); 39122280c16bSPyun YongHyeon stats->RecvThresholdHit += 39132280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_RXTHRESH_HIT); 39142280c16bSPyun YongHyeon 39152280c16bSPyun YongHyeon ifp->if_collisions = (u_long)stats->etherStatsCollisions; 39162280c16bSPyun YongHyeon ifp->if_ierrors = (u_long)(stats->NoMoreRxBDs + stats->InputDiscards + 39172280c16bSPyun YongHyeon stats->InputErrors); 39182280c16bSPyun YongHyeon } 39192280c16bSPyun YongHyeon 39202280c16bSPyun YongHyeon static void 39212280c16bSPyun YongHyeon bge_stats_clear_regs(struct bge_softc *sc) 39222280c16bSPyun YongHyeon { 39232280c16bSPyun YongHyeon 39242280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_OCTETS); 39252280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_COLLS); 39262280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_XON_SENT); 39272280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_XOFF_SENT); 39282280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_ERRORS); 39292280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_SINGLE_COLL); 39302280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_MULTI_COLL); 39312280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_DEFERRED); 39322280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_EXCESS_COLL); 39332280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_LATE_COLL); 39342280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_UCAST); 39352280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_MCAST); 39362280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_TX_MAC_STATS_BCAST); 39372280c16bSPyun YongHyeon 39382280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_OCTESTS); 39392280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_FRAGMENTS); 39402280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_UCAST); 39412280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_MCAST); 39422280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_BCAST); 39432280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_FCS_ERRORS); 39442280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_ALGIN_ERRORS); 39452280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_XON_RCVD); 39462280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_XOFF_RCVD); 39472280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_CTRL_RCVD); 39482280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_XOFF_ENTERED); 39492280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_FRAME_TOO_LONG); 39502280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_JABBERS); 39512280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RX_MAC_STATS_UNDERSIZE); 39522280c16bSPyun YongHyeon 39532280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_FILTDROP); 39542280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_DMA_WRQ_FULL); 39552280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL); 39562280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_OUT_OF_BDS); 39572280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS); 39582280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_ERRORS); 39592280c16bSPyun YongHyeon CSR_READ_4(sc, BGE_RXLP_LOCSTAT_RXTHRESH_HIT); 39600434d1b8SBill Paul } 39610434d1b8SBill Paul 39620434d1b8SBill Paul static void 39633f74909aSGleb Smirnoff bge_stats_update(struct bge_softc *sc) 396495d67482SBill Paul { 396595d67482SBill Paul struct ifnet *ifp; 3966e907febfSPyun YongHyeon bus_size_t stats; 39677e6e2507SJung-uk Kim uint32_t cnt; /* current register value */ 396895d67482SBill Paul 3969fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 397095d67482SBill Paul 3971e907febfSPyun YongHyeon stats = BGE_MEMWIN_START + BGE_STATS_BLOCK; 3972e907febfSPyun YongHyeon 3973e907febfSPyun YongHyeon #define READ_STAT(sc, stats, stat) \ 3974e907febfSPyun YongHyeon CSR_READ_4(sc, stats + offsetof(struct bge_stats, stat)) 397595d67482SBill Paul 39768634dfffSJung-uk Kim cnt = READ_STAT(sc, stats, txstats.etherStatsCollisions.bge_addr_lo); 39776b037352SJung-uk Kim ifp->if_collisions += (uint32_t)(cnt - sc->bge_tx_collisions); 39786fb34dd2SOleg Bulyzhin sc->bge_tx_collisions = cnt; 39796fb34dd2SOleg Bulyzhin 39806fb34dd2SOleg Bulyzhin cnt = READ_STAT(sc, stats, ifInDiscards.bge_addr_lo); 39816b037352SJung-uk Kim ifp->if_ierrors += (uint32_t)(cnt - sc->bge_rx_discards); 39826fb34dd2SOleg Bulyzhin sc->bge_rx_discards = cnt; 39836fb34dd2SOleg Bulyzhin 39846fb34dd2SOleg Bulyzhin cnt = READ_STAT(sc, stats, txstats.ifOutDiscards.bge_addr_lo); 39856b037352SJung-uk Kim ifp->if_oerrors += (uint32_t)(cnt - sc->bge_tx_discards); 39866fb34dd2SOleg Bulyzhin sc->bge_tx_discards = cnt; 398795d67482SBill Paul 3988e907febfSPyun YongHyeon #undef READ_STAT 398995d67482SBill Paul } 399095d67482SBill Paul 399195d67482SBill Paul /* 3992d375e524SGleb Smirnoff * Pad outbound frame to ETHER_MIN_NOPAD for an unusual reason. 3993d375e524SGleb Smirnoff * The bge hardware will pad out Tx runts to ETHER_MIN_NOPAD, 3994d375e524SGleb Smirnoff * but when such padded frames employ the bge IP/TCP checksum offload, 3995d375e524SGleb Smirnoff * the hardware checksum assist gives incorrect results (possibly 3996d375e524SGleb Smirnoff * from incorporating its own padding into the UDP/TCP checksum; who knows). 3997d375e524SGleb Smirnoff * If we pad such runts with zeros, the onboard checksum comes out correct. 3998d375e524SGleb Smirnoff */ 3999d375e524SGleb Smirnoff static __inline int 4000d375e524SGleb Smirnoff bge_cksum_pad(struct mbuf *m) 4001d375e524SGleb Smirnoff { 4002d375e524SGleb Smirnoff int padlen = ETHER_MIN_NOPAD - m->m_pkthdr.len; 4003d375e524SGleb Smirnoff struct mbuf *last; 4004d375e524SGleb Smirnoff 4005d375e524SGleb Smirnoff /* If there's only the packet-header and we can pad there, use it. */ 4006d375e524SGleb Smirnoff if (m->m_pkthdr.len == m->m_len && M_WRITABLE(m) && 4007d375e524SGleb Smirnoff M_TRAILINGSPACE(m) >= padlen) { 4008d375e524SGleb Smirnoff last = m; 4009d375e524SGleb Smirnoff } else { 4010d375e524SGleb Smirnoff /* 4011d375e524SGleb Smirnoff * Walk packet chain to find last mbuf. We will either 4012d375e524SGleb Smirnoff * pad there, or append a new mbuf and pad it. 4013d375e524SGleb Smirnoff */ 4014d375e524SGleb Smirnoff for (last = m; last->m_next != NULL; last = last->m_next); 4015d375e524SGleb Smirnoff if (!(M_WRITABLE(last) && M_TRAILINGSPACE(last) >= padlen)) { 4016d375e524SGleb Smirnoff /* Allocate new empty mbuf, pad it. Compact later. */ 4017d375e524SGleb Smirnoff struct mbuf *n; 4018d375e524SGleb Smirnoff 4019d375e524SGleb Smirnoff MGET(n, M_DONTWAIT, MT_DATA); 4020d375e524SGleb Smirnoff if (n == NULL) 4021d375e524SGleb Smirnoff return (ENOBUFS); 4022d375e524SGleb Smirnoff n->m_len = 0; 4023d375e524SGleb Smirnoff last->m_next = n; 4024d375e524SGleb Smirnoff last = n; 4025d375e524SGleb Smirnoff } 4026d375e524SGleb Smirnoff } 4027d375e524SGleb Smirnoff 4028d375e524SGleb Smirnoff /* Now zero the pad area, to avoid the bge cksum-assist bug. */ 4029d375e524SGleb Smirnoff memset(mtod(last, caddr_t) + last->m_len, 0, padlen); 4030d375e524SGleb Smirnoff last->m_len += padlen; 4031d375e524SGleb Smirnoff m->m_pkthdr.len += padlen; 4032d375e524SGleb Smirnoff 4033d375e524SGleb Smirnoff return (0); 4034d375e524SGleb Smirnoff } 4035d375e524SGleb Smirnoff 4036ca3f1187SPyun YongHyeon static struct mbuf * 4037ca3f1187SPyun YongHyeon bge_setup_tso(struct bge_softc *sc, struct mbuf *m, uint16_t *mss) 4038ca3f1187SPyun YongHyeon { 4039ca3f1187SPyun YongHyeon struct ip *ip; 4040ca3f1187SPyun YongHyeon struct tcphdr *tcp; 4041ca3f1187SPyun YongHyeon struct mbuf *n; 4042ca3f1187SPyun YongHyeon uint16_t hlen; 40435b355c4fSPyun YongHyeon uint32_t poff; 4044ca3f1187SPyun YongHyeon 4045ca3f1187SPyun YongHyeon if (M_WRITABLE(m) == 0) { 4046ca3f1187SPyun YongHyeon /* Get a writable copy. */ 4047ca3f1187SPyun YongHyeon n = m_dup(m, M_DONTWAIT); 4048ca3f1187SPyun YongHyeon m_freem(m); 4049ca3f1187SPyun YongHyeon if (n == NULL) 4050ca3f1187SPyun YongHyeon return (NULL); 4051ca3f1187SPyun YongHyeon m = n; 4052ca3f1187SPyun YongHyeon } 40535b355c4fSPyun YongHyeon m = m_pullup(m, sizeof(struct ether_header) + sizeof(struct ip)); 4054ca3f1187SPyun YongHyeon if (m == NULL) 4055ca3f1187SPyun YongHyeon return (NULL); 40565b355c4fSPyun YongHyeon ip = (struct ip *)(mtod(m, char *) + sizeof(struct ether_header)); 40575b355c4fSPyun YongHyeon poff = sizeof(struct ether_header) + (ip->ip_hl << 2); 4058ca3f1187SPyun YongHyeon m = m_pullup(m, poff + sizeof(struct tcphdr)); 4059ca3f1187SPyun YongHyeon if (m == NULL) 4060ca3f1187SPyun YongHyeon return (NULL); 4061ca3f1187SPyun YongHyeon tcp = (struct tcphdr *)(mtod(m, char *) + poff); 40625b355c4fSPyun YongHyeon m = m_pullup(m, poff + (tcp->th_off << 2)); 4063ca3f1187SPyun YongHyeon if (m == NULL) 4064ca3f1187SPyun YongHyeon return (NULL); 4065ca3f1187SPyun YongHyeon /* 4066ca3f1187SPyun YongHyeon * It seems controller doesn't modify IP length and TCP pseudo 4067ca3f1187SPyun YongHyeon * checksum. These checksum computed by upper stack should be 0. 4068ca3f1187SPyun YongHyeon */ 4069ca3f1187SPyun YongHyeon *mss = m->m_pkthdr.tso_segsz; 4070ca3f1187SPyun YongHyeon ip->ip_sum = 0; 4071ca3f1187SPyun YongHyeon ip->ip_len = htons(*mss + (ip->ip_hl << 2) + (tcp->th_off << 2)); 4072ca3f1187SPyun YongHyeon /* Clear pseudo checksum computed by TCP stack. */ 4073ca3f1187SPyun YongHyeon tcp->th_sum = 0; 4074ca3f1187SPyun YongHyeon /* 4075ca3f1187SPyun YongHyeon * Broadcom controllers uses different descriptor format for 4076ca3f1187SPyun YongHyeon * TSO depending on ASIC revision. Due to TSO-capable firmware 4077ca3f1187SPyun YongHyeon * license issue and lower performance of firmware based TSO 4078ca3f1187SPyun YongHyeon * we only support hardware based TSO which is applicable for 4079ca3f1187SPyun YongHyeon * BCM5755 or newer controllers. Hardware based TSO uses 11 4080ca3f1187SPyun YongHyeon * bits to store MSS and upper 5 bits are used to store IP/TCP 4081ca3f1187SPyun YongHyeon * header length(including IP/TCP options). The header length 4082ca3f1187SPyun YongHyeon * is expressed as 32 bits unit. 4083ca3f1187SPyun YongHyeon */ 4084ca3f1187SPyun YongHyeon hlen = ((ip->ip_hl << 2) + (tcp->th_off << 2)) >> 2; 4085ca3f1187SPyun YongHyeon *mss |= (hlen << 11); 4086ca3f1187SPyun YongHyeon return (m); 4087ca3f1187SPyun YongHyeon } 4088ca3f1187SPyun YongHyeon 4089d375e524SGleb Smirnoff /* 409095d67482SBill Paul * Encapsulate an mbuf chain in the tx ring by coupling the mbuf data 409195d67482SBill Paul * pointers to descriptors. 409295d67482SBill Paul */ 409395d67482SBill Paul static int 4094676ad2c9SGleb Smirnoff bge_encap(struct bge_softc *sc, struct mbuf **m_head, uint32_t *txidx) 409595d67482SBill Paul { 40967e27542aSGleb Smirnoff bus_dma_segment_t segs[BGE_NSEG_NEW]; 4097f41ac2beSBill Paul bus_dmamap_t map; 4098676ad2c9SGleb Smirnoff struct bge_tx_bd *d; 4099676ad2c9SGleb Smirnoff struct mbuf *m = *m_head; 41007e27542aSGleb Smirnoff uint32_t idx = *txidx; 4101ca3f1187SPyun YongHyeon uint16_t csum_flags, mss, vlan_tag; 41027e27542aSGleb Smirnoff int nsegs, i, error; 410395d67482SBill Paul 41046909dc43SGleb Smirnoff csum_flags = 0; 4105ca3f1187SPyun YongHyeon mss = 0; 4106ca3f1187SPyun YongHyeon vlan_tag = 0; 4107ca3f1187SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) { 4108ca3f1187SPyun YongHyeon *m_head = m = bge_setup_tso(sc, m, &mss); 4109ca3f1187SPyun YongHyeon if (*m_head == NULL) 4110ca3f1187SPyun YongHyeon return (ENOBUFS); 4111ca3f1187SPyun YongHyeon csum_flags |= BGE_TXBDFLAG_CPU_PRE_DMA | 4112ca3f1187SPyun YongHyeon BGE_TXBDFLAG_CPU_POST_DMA; 411335f945cdSPyun YongHyeon } else if ((m->m_pkthdr.csum_flags & sc->bge_csum_features) != 0) { 41146909dc43SGleb Smirnoff if (m->m_pkthdr.csum_flags & CSUM_IP) 41156909dc43SGleb Smirnoff csum_flags |= BGE_TXBDFLAG_IP_CSUM; 41166909dc43SGleb Smirnoff if (m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP)) { 41176909dc43SGleb Smirnoff csum_flags |= BGE_TXBDFLAG_TCP_UDP_CSUM; 41186909dc43SGleb Smirnoff if (m->m_pkthdr.len < ETHER_MIN_NOPAD && 41196909dc43SGleb Smirnoff (error = bge_cksum_pad(m)) != 0) { 41206909dc43SGleb Smirnoff m_freem(m); 41216909dc43SGleb Smirnoff *m_head = NULL; 41226909dc43SGleb Smirnoff return (error); 41236909dc43SGleb Smirnoff } 41246909dc43SGleb Smirnoff } 41256909dc43SGleb Smirnoff if (m->m_flags & M_LASTFRAG) 41266909dc43SGleb Smirnoff csum_flags |= BGE_TXBDFLAG_IP_FRAG_END; 41276909dc43SGleb Smirnoff else if (m->m_flags & M_FRAG) 41286909dc43SGleb Smirnoff csum_flags |= BGE_TXBDFLAG_IP_FRAG; 41296909dc43SGleb Smirnoff } 41306909dc43SGleb Smirnoff 4131d94f2b85SPyun YongHyeon if ((m->m_pkthdr.csum_flags & CSUM_TSO) == 0 && 4132beaa2ae1SPyun YongHyeon sc->bge_forced_collapse > 0 && 4133beaa2ae1SPyun YongHyeon (sc->bge_flags & BGE_FLAG_PCIE) != 0 && m->m_next != NULL) { 4134d94f2b85SPyun YongHyeon /* 4135d94f2b85SPyun YongHyeon * Forcedly collapse mbuf chains to overcome hardware 4136d94f2b85SPyun YongHyeon * limitation which only support a single outstanding 4137d94f2b85SPyun YongHyeon * DMA read operation. 4138d94f2b85SPyun YongHyeon */ 4139beaa2ae1SPyun YongHyeon if (sc->bge_forced_collapse == 1) 4140d94f2b85SPyun YongHyeon m = m_defrag(m, M_DONTWAIT); 4141d94f2b85SPyun YongHyeon else 4142beaa2ae1SPyun YongHyeon m = m_collapse(m, M_DONTWAIT, sc->bge_forced_collapse); 4143261f04d6SPyun YongHyeon if (m == NULL) 4144261f04d6SPyun YongHyeon m = *m_head; 4145d94f2b85SPyun YongHyeon *m_head = m; 4146d94f2b85SPyun YongHyeon } 4147d94f2b85SPyun YongHyeon 41487e27542aSGleb Smirnoff map = sc->bge_cdata.bge_tx_dmamap[idx]; 41490ac56796SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_tx_mtag, map, m, segs, 4150676ad2c9SGleb Smirnoff &nsegs, BUS_DMA_NOWAIT); 41517e27542aSGleb Smirnoff if (error == EFBIG) { 41524eee14cbSMarius Strobl m = m_collapse(m, M_DONTWAIT, BGE_NSEG_NEW); 4153676ad2c9SGleb Smirnoff if (m == NULL) { 4154676ad2c9SGleb Smirnoff m_freem(*m_head); 4155676ad2c9SGleb Smirnoff *m_head = NULL; 41567e27542aSGleb Smirnoff return (ENOBUFS); 41577e27542aSGleb Smirnoff } 4158676ad2c9SGleb Smirnoff *m_head = m; 41590ac56796SPyun YongHyeon error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_tx_mtag, map, 41600ac56796SPyun YongHyeon m, segs, &nsegs, BUS_DMA_NOWAIT); 4161676ad2c9SGleb Smirnoff if (error) { 4162676ad2c9SGleb Smirnoff m_freem(m); 4163676ad2c9SGleb Smirnoff *m_head = NULL; 41647e27542aSGleb Smirnoff return (error); 41657e27542aSGleb Smirnoff } 4166676ad2c9SGleb Smirnoff } else if (error != 0) 4167676ad2c9SGleb Smirnoff return (error); 41687e27542aSGleb Smirnoff 4169167fdb62SPyun YongHyeon /* Check if we have enough free send BDs. */ 4170167fdb62SPyun YongHyeon if (sc->bge_txcnt + nsegs >= BGE_TX_RING_CNT) { 41710ac56796SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_tx_mtag, map); 417295d67482SBill Paul return (ENOBUFS); 41737e27542aSGleb Smirnoff } 41747e27542aSGleb Smirnoff 41750ac56796SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_tx_mtag, map, BUS_DMASYNC_PREWRITE); 4176e65bed95SPyun YongHyeon 4177ca3f1187SPyun YongHyeon #if __FreeBSD_version > 700022 4178ca3f1187SPyun YongHyeon if (m->m_flags & M_VLANTAG) { 4179ca3f1187SPyun YongHyeon csum_flags |= BGE_TXBDFLAG_VLAN_TAG; 4180ca3f1187SPyun YongHyeon vlan_tag = m->m_pkthdr.ether_vtag; 4181ca3f1187SPyun YongHyeon } 4182ca3f1187SPyun YongHyeon #else 4183ca3f1187SPyun YongHyeon { 4184ca3f1187SPyun YongHyeon struct m_tag *mtag; 4185ca3f1187SPyun YongHyeon 4186ca3f1187SPyun YongHyeon if ((mtag = VLAN_OUTPUT_TAG(sc->bge_ifp, m)) != NULL) { 4187ca3f1187SPyun YongHyeon csum_flags |= BGE_TXBDFLAG_VLAN_TAG; 4188ca3f1187SPyun YongHyeon vlan_tag = VLAN_TAG_VALUE(mtag); 4189ca3f1187SPyun YongHyeon } 4190ca3f1187SPyun YongHyeon } 4191ca3f1187SPyun YongHyeon #endif 41927e27542aSGleb Smirnoff for (i = 0; ; i++) { 41937e27542aSGleb Smirnoff d = &sc->bge_ldata.bge_tx_ring[idx]; 41947e27542aSGleb Smirnoff d->bge_addr.bge_addr_lo = BGE_ADDR_LO(segs[i].ds_addr); 41957e27542aSGleb Smirnoff d->bge_addr.bge_addr_hi = BGE_ADDR_HI(segs[i].ds_addr); 41967e27542aSGleb Smirnoff d->bge_len = segs[i].ds_len; 41977e27542aSGleb Smirnoff d->bge_flags = csum_flags; 4198ca3f1187SPyun YongHyeon d->bge_vlan_tag = vlan_tag; 4199ca3f1187SPyun YongHyeon d->bge_mss = mss; 42007e27542aSGleb Smirnoff if (i == nsegs - 1) 42017e27542aSGleb Smirnoff break; 42027e27542aSGleb Smirnoff BGE_INC(idx, BGE_TX_RING_CNT); 42037e27542aSGleb Smirnoff } 42047e27542aSGleb Smirnoff 42057e27542aSGleb Smirnoff /* Mark the last segment as end of packet... */ 42067e27542aSGleb Smirnoff d->bge_flags |= BGE_TXBDFLAG_END; 4207676ad2c9SGleb Smirnoff 4208f41ac2beSBill Paul /* 4209f41ac2beSBill Paul * Insure that the map for this transmission 4210f41ac2beSBill Paul * is placed at the array index of the last descriptor 4211f41ac2beSBill Paul * in this chain. 4212f41ac2beSBill Paul */ 42137e27542aSGleb Smirnoff sc->bge_cdata.bge_tx_dmamap[*txidx] = sc->bge_cdata.bge_tx_dmamap[idx]; 42147e27542aSGleb Smirnoff sc->bge_cdata.bge_tx_dmamap[idx] = map; 4215676ad2c9SGleb Smirnoff sc->bge_cdata.bge_tx_chain[idx] = m; 42167e27542aSGleb Smirnoff sc->bge_txcnt += nsegs; 421795d67482SBill Paul 42187e27542aSGleb Smirnoff BGE_INC(idx, BGE_TX_RING_CNT); 42197e27542aSGleb Smirnoff *txidx = idx; 422095d67482SBill Paul 422195d67482SBill Paul return (0); 422295d67482SBill Paul } 422395d67482SBill Paul 422495d67482SBill Paul /* 422595d67482SBill Paul * Main transmit routine. To avoid having to do mbuf copies, we put pointers 422695d67482SBill Paul * to the mbuf data regions directly in the transmit descriptors. 422795d67482SBill Paul */ 422895d67482SBill Paul static void 42293f74909aSGleb Smirnoff bge_start_locked(struct ifnet *ifp) 423095d67482SBill Paul { 423195d67482SBill Paul struct bge_softc *sc; 4232167fdb62SPyun YongHyeon struct mbuf *m_head; 423314bbd30fSGleb Smirnoff uint32_t prodidx; 4234167fdb62SPyun YongHyeon int count; 423595d67482SBill Paul 423695d67482SBill Paul sc = ifp->if_softc; 4237167fdb62SPyun YongHyeon BGE_LOCK_ASSERT(sc); 423895d67482SBill Paul 4239167fdb62SPyun YongHyeon if (!sc->bge_link || 4240167fdb62SPyun YongHyeon (ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) != 4241167fdb62SPyun YongHyeon IFF_DRV_RUNNING) 424295d67482SBill Paul return; 424395d67482SBill Paul 424414bbd30fSGleb Smirnoff prodidx = sc->bge_tx_prodidx; 424595d67482SBill Paul 4246167fdb62SPyun YongHyeon for (count = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd);) { 4247167fdb62SPyun YongHyeon if (sc->bge_txcnt > BGE_TX_RING_CNT - 16) { 4248167fdb62SPyun YongHyeon ifp->if_drv_flags |= IFF_DRV_OACTIVE; 4249167fdb62SPyun YongHyeon break; 4250167fdb62SPyun YongHyeon } 42514d665c4dSDag-Erling Smørgrav IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 425295d67482SBill Paul if (m_head == NULL) 425395d67482SBill Paul break; 425495d67482SBill Paul 425595d67482SBill Paul /* 425695d67482SBill Paul * XXX 4257b874fdd4SYaroslav Tykhiy * The code inside the if() block is never reached since we 4258b874fdd4SYaroslav Tykhiy * must mark CSUM_IP_FRAGS in our if_hwassist to start getting 4259b874fdd4SYaroslav Tykhiy * requests to checksum TCP/UDP in a fragmented packet. 4260b874fdd4SYaroslav Tykhiy * 4261b874fdd4SYaroslav Tykhiy * XXX 426295d67482SBill Paul * safety overkill. If this is a fragmented packet chain 426395d67482SBill Paul * with delayed TCP/UDP checksums, then only encapsulate 426495d67482SBill Paul * it if we have enough descriptors to handle the entire 426595d67482SBill Paul * chain at once. 426695d67482SBill Paul * (paranoia -- may not actually be needed) 426795d67482SBill Paul */ 426895d67482SBill Paul if (m_head->m_flags & M_FIRSTFRAG && 426995d67482SBill Paul m_head->m_pkthdr.csum_flags & (CSUM_DELAY_DATA)) { 427095d67482SBill Paul if ((BGE_TX_RING_CNT - sc->bge_txcnt) < 427195d67482SBill Paul m_head->m_pkthdr.csum_data + 16) { 42724d665c4dSDag-Erling Smørgrav IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 427313f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 427495d67482SBill Paul break; 427595d67482SBill Paul } 427695d67482SBill Paul } 427795d67482SBill Paul 427895d67482SBill Paul /* 427995d67482SBill Paul * Pack the data into the transmit ring. If we 428095d67482SBill Paul * don't have room, set the OACTIVE flag and wait 428195d67482SBill Paul * for the NIC to drain the ring. 428295d67482SBill Paul */ 4283676ad2c9SGleb Smirnoff if (bge_encap(sc, &m_head, &prodidx)) { 4284676ad2c9SGleb Smirnoff if (m_head == NULL) 4285676ad2c9SGleb Smirnoff break; 42864d665c4dSDag-Erling Smørgrav IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 428713f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 428895d67482SBill Paul break; 428995d67482SBill Paul } 4290303a718cSDag-Erling Smørgrav ++count; 429195d67482SBill Paul 429295d67482SBill Paul /* 429395d67482SBill Paul * If there's a BPF listener, bounce a copy of this frame 429495d67482SBill Paul * to him. 429595d67482SBill Paul */ 42964e35d186SJung-uk Kim #ifdef ETHER_BPF_MTAP 429745ee6ab3SJung-uk Kim ETHER_BPF_MTAP(ifp, m_head); 42984e35d186SJung-uk Kim #else 42994e35d186SJung-uk Kim BPF_MTAP(ifp, m_head); 43004e35d186SJung-uk Kim #endif 430195d67482SBill Paul } 430295d67482SBill Paul 4303167fdb62SPyun YongHyeon if (count > 0) { 4304aa94f333SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_tx_ring_tag, 43055c1da2faSPyun YongHyeon sc->bge_cdata.bge_tx_ring_map, BUS_DMASYNC_PREWRITE); 43063f74909aSGleb Smirnoff /* Transmit. */ 430738cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx); 43083927098fSPaul Saab /* 5700 b2 errata */ 4309e0ced696SPaul Saab if (sc->bge_chiprev == BGE_CHIPREV_5700_BX) 431038cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx); 431195d67482SBill Paul 431214bbd30fSGleb Smirnoff sc->bge_tx_prodidx = prodidx; 431314bbd30fSGleb Smirnoff 431495d67482SBill Paul /* 431595d67482SBill Paul * Set a timeout in case the chip goes out to lunch. 431695d67482SBill Paul */ 4317b74e67fbSGleb Smirnoff sc->bge_timer = 5; 431895d67482SBill Paul } 4319167fdb62SPyun YongHyeon } 432095d67482SBill Paul 43210f9bd73bSSam Leffler /* 43220f9bd73bSSam Leffler * Main transmit routine. To avoid having to do mbuf copies, we put pointers 43230f9bd73bSSam Leffler * to the mbuf data regions directly in the transmit descriptors. 43240f9bd73bSSam Leffler */ 432595d67482SBill Paul static void 43263f74909aSGleb Smirnoff bge_start(struct ifnet *ifp) 432795d67482SBill Paul { 43280f9bd73bSSam Leffler struct bge_softc *sc; 43290f9bd73bSSam Leffler 43300f9bd73bSSam Leffler sc = ifp->if_softc; 43310f9bd73bSSam Leffler BGE_LOCK(sc); 43320f9bd73bSSam Leffler bge_start_locked(ifp); 43330f9bd73bSSam Leffler BGE_UNLOCK(sc); 43340f9bd73bSSam Leffler } 43350f9bd73bSSam Leffler 43360f9bd73bSSam Leffler static void 43373f74909aSGleb Smirnoff bge_init_locked(struct bge_softc *sc) 43380f9bd73bSSam Leffler { 433995d67482SBill Paul struct ifnet *ifp; 43403f74909aSGleb Smirnoff uint16_t *m; 434195d67482SBill Paul 43420f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 434395d67482SBill Paul 4344fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 434595d67482SBill Paul 434613f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) 434795d67482SBill Paul return; 434895d67482SBill Paul 434995d67482SBill Paul /* Cancel pending I/O and flush buffers. */ 435095d67482SBill Paul bge_stop(sc); 43518cb1383cSDoug Ambrisko 43528cb1383cSDoug Ambrisko bge_stop_fw(sc); 43538cb1383cSDoug Ambrisko bge_sig_pre_reset(sc, BGE_RESET_START); 435495d67482SBill Paul bge_reset(sc); 43558cb1383cSDoug Ambrisko bge_sig_legacy(sc, BGE_RESET_START); 43568cb1383cSDoug Ambrisko bge_sig_post_reset(sc, BGE_RESET_START); 43578cb1383cSDoug Ambrisko 435895d67482SBill Paul bge_chipinit(sc); 435995d67482SBill Paul 436095d67482SBill Paul /* 436195d67482SBill Paul * Init the various state machines, ring 436295d67482SBill Paul * control blocks and firmware. 436395d67482SBill Paul */ 436495d67482SBill Paul if (bge_blockinit(sc)) { 4365fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "initialization failure\n"); 436695d67482SBill Paul return; 436795d67482SBill Paul } 436895d67482SBill Paul 4369fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 437095d67482SBill Paul 437195d67482SBill Paul /* Specify MTU. */ 437295d67482SBill Paul CSR_WRITE_4(sc, BGE_RX_MTU, ifp->if_mtu + 4373cb2eacc7SYaroslav Tykhiy ETHER_HDR_LEN + ETHER_CRC_LEN + 4374cb2eacc7SYaroslav Tykhiy (ifp->if_capenable & IFCAP_VLAN_MTU ? ETHER_VLAN_ENCAP_LEN : 0)); 437595d67482SBill Paul 437695d67482SBill Paul /* Load our MAC address. */ 43773f74909aSGleb Smirnoff m = (uint16_t *)IF_LLADDR(sc->bge_ifp); 437895d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_ADDR1_LO, htons(m[0])); 437995d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_ADDR1_HI, (htons(m[1]) << 16) | htons(m[2])); 438095d67482SBill Paul 43813e9b1bcaSJung-uk Kim /* Program promiscuous mode. */ 43823e9b1bcaSJung-uk Kim bge_setpromisc(sc); 438395d67482SBill Paul 438495d67482SBill Paul /* Program multicast filter. */ 438595d67482SBill Paul bge_setmulti(sc); 438695d67482SBill Paul 4387cb2eacc7SYaroslav Tykhiy /* Program VLAN tag stripping. */ 4388cb2eacc7SYaroslav Tykhiy bge_setvlan(sc); 4389cb2eacc7SYaroslav Tykhiy 439035f945cdSPyun YongHyeon /* Override UDP checksum offloading. */ 439135f945cdSPyun YongHyeon if (sc->bge_forced_udpcsum == 0) 439235f945cdSPyun YongHyeon sc->bge_csum_features &= ~CSUM_UDP; 439335f945cdSPyun YongHyeon else 439435f945cdSPyun YongHyeon sc->bge_csum_features |= CSUM_UDP; 439535f945cdSPyun YongHyeon if (ifp->if_capabilities & IFCAP_TXCSUM && 439635f945cdSPyun YongHyeon ifp->if_capenable & IFCAP_TXCSUM) { 439735f945cdSPyun YongHyeon ifp->if_hwassist &= ~(BGE_CSUM_FEATURES | CSUM_UDP); 439835f945cdSPyun YongHyeon ifp->if_hwassist |= sc->bge_csum_features; 439935f945cdSPyun YongHyeon } 440035f945cdSPyun YongHyeon 440195d67482SBill Paul /* Init RX ring. */ 44023ee5d7daSPyun YongHyeon if (bge_init_rx_ring_std(sc) != 0) { 44033ee5d7daSPyun YongHyeon device_printf(sc->bge_dev, "no memory for std Rx buffers.\n"); 44043ee5d7daSPyun YongHyeon bge_stop(sc); 44053ee5d7daSPyun YongHyeon return; 44063ee5d7daSPyun YongHyeon } 440795d67482SBill Paul 44080434d1b8SBill Paul /* 44090434d1b8SBill Paul * Workaround for a bug in 5705 ASIC rev A0. Poll the NIC's 44100434d1b8SBill Paul * memory to insure that the chip has in fact read the first 44110434d1b8SBill Paul * entry of the ring. 44120434d1b8SBill Paul */ 44130434d1b8SBill Paul if (sc->bge_chipid == BGE_CHIPID_BCM5705_A0) { 44143f74909aSGleb Smirnoff uint32_t v, i; 44150434d1b8SBill Paul for (i = 0; i < 10; i++) { 44160434d1b8SBill Paul DELAY(20); 44170434d1b8SBill Paul v = bge_readmem_ind(sc, BGE_STD_RX_RINGS + 8); 44180434d1b8SBill Paul if (v == (MCLBYTES - ETHER_ALIGN)) 44190434d1b8SBill Paul break; 44200434d1b8SBill Paul } 44210434d1b8SBill Paul if (i == 10) 4422fe806fdaSPyun YongHyeon device_printf (sc->bge_dev, 4423fe806fdaSPyun YongHyeon "5705 A0 chip failed to load RX ring\n"); 44240434d1b8SBill Paul } 44250434d1b8SBill Paul 442695d67482SBill Paul /* Init jumbo RX ring. */ 4427c215fd77SPyun YongHyeon if (ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN + ETHER_VLAN_ENCAP_LEN > 4428c215fd77SPyun YongHyeon (MCLBYTES - ETHER_ALIGN)) { 44293ee5d7daSPyun YongHyeon if (bge_init_rx_ring_jumbo(sc) != 0) { 4430333704a3SPyun YongHyeon device_printf(sc->bge_dev, 4431b65256d7SPyun YongHyeon "no memory for jumbo Rx buffers.\n"); 44323ee5d7daSPyun YongHyeon bge_stop(sc); 44333ee5d7daSPyun YongHyeon return; 44343ee5d7daSPyun YongHyeon } 44353ee5d7daSPyun YongHyeon } 443695d67482SBill Paul 44373f74909aSGleb Smirnoff /* Init our RX return ring index. */ 443895d67482SBill Paul sc->bge_rx_saved_considx = 0; 443995d67482SBill Paul 44407e6e2507SJung-uk Kim /* Init our RX/TX stat counters. */ 44417e6e2507SJung-uk Kim sc->bge_rx_discards = sc->bge_tx_discards = sc->bge_tx_collisions = 0; 44427e6e2507SJung-uk Kim 444395d67482SBill Paul /* Init TX ring. */ 444495d67482SBill Paul bge_init_tx_ring(sc); 444595d67482SBill Paul 44463f74909aSGleb Smirnoff /* Turn on transmitter. */ 444795d67482SBill Paul BGE_SETBIT(sc, BGE_TX_MODE, BGE_TXMODE_ENABLE); 444895d67482SBill Paul 44493f74909aSGleb Smirnoff /* Turn on receiver. */ 445095d67482SBill Paul BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE); 445195d67482SBill Paul 4452dedcdf57SPyun YongHyeon /* 4453dedcdf57SPyun YongHyeon * Set the number of good frames to receive after RX MBUF 4454dedcdf57SPyun YongHyeon * Low Watermark has been reached. After the RX MAC receives 4455dedcdf57SPyun YongHyeon * this number of frames, it will drop subsequent incoming 4456dedcdf57SPyun YongHyeon * frames until the MBUF High Watermark is reached. 4457dedcdf57SPyun YongHyeon */ 4458dedcdf57SPyun YongHyeon CSR_WRITE_4(sc, BGE_MAX_RX_FRAME_LOWAT, 2); 4459dedcdf57SPyun YongHyeon 44602280c16bSPyun YongHyeon /* Clear MAC statistics. */ 44612280c16bSPyun YongHyeon if (BGE_IS_5705_PLUS(sc)) 44622280c16bSPyun YongHyeon bge_stats_clear_regs(sc); 44632280c16bSPyun YongHyeon 446495d67482SBill Paul /* Tell firmware we're alive. */ 446595d67482SBill Paul BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 446695d67482SBill Paul 446775719184SGleb Smirnoff #ifdef DEVICE_POLLING 446875719184SGleb Smirnoff /* Disable interrupts if we are polling. */ 446975719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 447075719184SGleb Smirnoff BGE_SETBIT(sc, BGE_PCI_MISC_CTL, 447175719184SGleb Smirnoff BGE_PCIMISCCTL_MASK_PCI_INTR); 447238cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_IRQ0_LO, 1); 447375719184SGleb Smirnoff } else 447475719184SGleb Smirnoff #endif 447575719184SGleb Smirnoff 447695d67482SBill Paul /* Enable host interrupts. */ 447775719184SGleb Smirnoff { 447895d67482SBill Paul BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_CLEAR_INTA); 447995d67482SBill Paul BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR); 448038cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_IRQ0_LO, 0); 448175719184SGleb Smirnoff } 448295d67482SBill Paul 448367d5e043SOleg Bulyzhin bge_ifmedia_upd_locked(ifp); 448495d67482SBill Paul 448513f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 448613f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 448795d67482SBill Paul 44880f9bd73bSSam Leffler callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc); 44890f9bd73bSSam Leffler } 44900f9bd73bSSam Leffler 44910f9bd73bSSam Leffler static void 44923f74909aSGleb Smirnoff bge_init(void *xsc) 44930f9bd73bSSam Leffler { 44940f9bd73bSSam Leffler struct bge_softc *sc = xsc; 44950f9bd73bSSam Leffler 44960f9bd73bSSam Leffler BGE_LOCK(sc); 44970f9bd73bSSam Leffler bge_init_locked(sc); 44980f9bd73bSSam Leffler BGE_UNLOCK(sc); 449995d67482SBill Paul } 450095d67482SBill Paul 450195d67482SBill Paul /* 450295d67482SBill Paul * Set media options. 450395d67482SBill Paul */ 450495d67482SBill Paul static int 45053f74909aSGleb Smirnoff bge_ifmedia_upd(struct ifnet *ifp) 450695d67482SBill Paul { 450767d5e043SOleg Bulyzhin struct bge_softc *sc = ifp->if_softc; 450867d5e043SOleg Bulyzhin int res; 450967d5e043SOleg Bulyzhin 451067d5e043SOleg Bulyzhin BGE_LOCK(sc); 451167d5e043SOleg Bulyzhin res = bge_ifmedia_upd_locked(ifp); 451267d5e043SOleg Bulyzhin BGE_UNLOCK(sc); 451367d5e043SOleg Bulyzhin 451467d5e043SOleg Bulyzhin return (res); 451567d5e043SOleg Bulyzhin } 451667d5e043SOleg Bulyzhin 451767d5e043SOleg Bulyzhin static int 451867d5e043SOleg Bulyzhin bge_ifmedia_upd_locked(struct ifnet *ifp) 451967d5e043SOleg Bulyzhin { 452067d5e043SOleg Bulyzhin struct bge_softc *sc = ifp->if_softc; 452195d67482SBill Paul struct mii_data *mii; 45224f09c4c7SMarius Strobl struct mii_softc *miisc; 452395d67482SBill Paul struct ifmedia *ifm; 452495d67482SBill Paul 452567d5e043SOleg Bulyzhin BGE_LOCK_ASSERT(sc); 452667d5e043SOleg Bulyzhin 452795d67482SBill Paul ifm = &sc->bge_ifmedia; 452895d67482SBill Paul 452995d67482SBill Paul /* If this is a 1000baseX NIC, enable the TBI port. */ 4530652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 453195d67482SBill Paul if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER) 453295d67482SBill Paul return (EINVAL); 453395d67482SBill Paul switch(IFM_SUBTYPE(ifm->ifm_media)) { 453495d67482SBill Paul case IFM_AUTO: 4535ff50922bSDoug White /* 4536ff50922bSDoug White * The BCM5704 ASIC appears to have a special 4537ff50922bSDoug White * mechanism for programming the autoneg 4538ff50922bSDoug White * advertisement registers in TBI mode. 4539ff50922bSDoug White */ 45400f89fde2SJung-uk Kim if (sc->bge_asicrev == BGE_ASICREV_BCM5704) { 4541ff50922bSDoug White uint32_t sgdig; 45420f89fde2SJung-uk Kim sgdig = CSR_READ_4(sc, BGE_SGDIG_STS); 45430f89fde2SJung-uk Kim if (sgdig & BGE_SGDIGSTS_DONE) { 4544ff50922bSDoug White CSR_WRITE_4(sc, BGE_TX_TBI_AUTONEG, 0); 4545ff50922bSDoug White sgdig = CSR_READ_4(sc, BGE_SGDIG_CFG); 4546ff50922bSDoug White sgdig |= BGE_SGDIGCFG_AUTO | 4547ff50922bSDoug White BGE_SGDIGCFG_PAUSE_CAP | 4548ff50922bSDoug White BGE_SGDIGCFG_ASYM_PAUSE; 4549ff50922bSDoug White CSR_WRITE_4(sc, BGE_SGDIG_CFG, 4550ff50922bSDoug White sgdig | BGE_SGDIGCFG_SEND); 4551ff50922bSDoug White DELAY(5); 4552ff50922bSDoug White CSR_WRITE_4(sc, BGE_SGDIG_CFG, sgdig); 4553ff50922bSDoug White } 45540f89fde2SJung-uk Kim } 455595d67482SBill Paul break; 455695d67482SBill Paul case IFM_1000_SX: 455795d67482SBill Paul if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) { 455895d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, 455995d67482SBill Paul BGE_MACMODE_HALF_DUPLEX); 456095d67482SBill Paul } else { 456195d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, 456295d67482SBill Paul BGE_MACMODE_HALF_DUPLEX); 456395d67482SBill Paul } 456495d67482SBill Paul break; 456595d67482SBill Paul default: 456695d67482SBill Paul return (EINVAL); 456795d67482SBill Paul } 456895d67482SBill Paul return (0); 456995d67482SBill Paul } 457095d67482SBill Paul 45711493e883SOleg Bulyzhin sc->bge_link_evt++; 457295d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 45734f09c4c7SMarius Strobl if (mii->mii_instance) 45744f09c4c7SMarius Strobl LIST_FOREACH(miisc, &mii->mii_phys, mii_list) 457595d67482SBill Paul mii_phy_reset(miisc); 457695d67482SBill Paul mii_mediachg(mii); 457795d67482SBill Paul 4578902827f6SBjoern A. Zeeb /* 4579902827f6SBjoern A. Zeeb * Force an interrupt so that we will call bge_link_upd 4580902827f6SBjoern A. Zeeb * if needed and clear any pending link state attention. 4581902827f6SBjoern A. Zeeb * Without this we are not getting any further interrupts 4582902827f6SBjoern A. Zeeb * for link state changes and thus will not UP the link and 4583902827f6SBjoern A. Zeeb * not be able to send in bge_start_locked. The only 4584902827f6SBjoern A. Zeeb * way to get things working was to receive a packet and 4585902827f6SBjoern A. Zeeb * get an RX intr. 4586902827f6SBjoern A. Zeeb * bge_tick should help for fiber cards and we might not 4587902827f6SBjoern A. Zeeb * need to do this here if BGE_FLAG_TBI is set but as 4588902827f6SBjoern A. Zeeb * we poll for fiber anyway it should not harm. 4589902827f6SBjoern A. Zeeb */ 45904f0794ffSBjoern A. Zeeb if (sc->bge_asicrev == BGE_ASICREV_BCM5700 || 45914f0794ffSBjoern A. Zeeb sc->bge_flags & BGE_FLAG_5788) 4592902827f6SBjoern A. Zeeb BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_SET); 45934f0794ffSBjoern A. Zeeb else 459463ccfe30SBjoern A. Zeeb BGE_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW); 4595902827f6SBjoern A. Zeeb 459695d67482SBill Paul return (0); 459795d67482SBill Paul } 459895d67482SBill Paul 459995d67482SBill Paul /* 460095d67482SBill Paul * Report current media status. 460195d67482SBill Paul */ 460295d67482SBill Paul static void 46033f74909aSGleb Smirnoff bge_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 460495d67482SBill Paul { 460567d5e043SOleg Bulyzhin struct bge_softc *sc = ifp->if_softc; 460695d67482SBill Paul struct mii_data *mii; 460795d67482SBill Paul 460867d5e043SOleg Bulyzhin BGE_LOCK(sc); 460995d67482SBill Paul 4610652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 461195d67482SBill Paul ifmr->ifm_status = IFM_AVALID; 461295d67482SBill Paul ifmr->ifm_active = IFM_ETHER; 461395d67482SBill Paul if (CSR_READ_4(sc, BGE_MAC_STS) & 461495d67482SBill Paul BGE_MACSTAT_TBI_PCS_SYNCHED) 461595d67482SBill Paul ifmr->ifm_status |= IFM_ACTIVE; 46164c0da0ffSGleb Smirnoff else { 46174c0da0ffSGleb Smirnoff ifmr->ifm_active |= IFM_NONE; 461867d5e043SOleg Bulyzhin BGE_UNLOCK(sc); 46194c0da0ffSGleb Smirnoff return; 46204c0da0ffSGleb Smirnoff } 462195d67482SBill Paul ifmr->ifm_active |= IFM_1000_SX; 462295d67482SBill Paul if (CSR_READ_4(sc, BGE_MAC_MODE) & BGE_MACMODE_HALF_DUPLEX) 462395d67482SBill Paul ifmr->ifm_active |= IFM_HDX; 462495d67482SBill Paul else 462595d67482SBill Paul ifmr->ifm_active |= IFM_FDX; 462667d5e043SOleg Bulyzhin BGE_UNLOCK(sc); 462795d67482SBill Paul return; 462895d67482SBill Paul } 462995d67482SBill Paul 463095d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 463195d67482SBill Paul mii_pollstat(mii); 463295d67482SBill Paul ifmr->ifm_active = mii->mii_media_active; 463395d67482SBill Paul ifmr->ifm_status = mii->mii_media_status; 463467d5e043SOleg Bulyzhin 463567d5e043SOleg Bulyzhin BGE_UNLOCK(sc); 463695d67482SBill Paul } 463795d67482SBill Paul 463895d67482SBill Paul static int 46393f74909aSGleb Smirnoff bge_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 464095d67482SBill Paul { 464195d67482SBill Paul struct bge_softc *sc = ifp->if_softc; 464295d67482SBill Paul struct ifreq *ifr = (struct ifreq *) data; 464395d67482SBill Paul struct mii_data *mii; 4644f9004b6dSJung-uk Kim int flags, mask, error = 0; 464595d67482SBill Paul 464695d67482SBill Paul switch (command) { 464795d67482SBill Paul case SIOCSIFMTU: 46483a429c8fSPyun YongHyeon BGE_LOCK(sc); 46494c0da0ffSGleb Smirnoff if (ifr->ifr_mtu < ETHERMIN || 46504c0da0ffSGleb Smirnoff ((BGE_IS_JUMBO_CAPABLE(sc)) && 46514c0da0ffSGleb Smirnoff ifr->ifr_mtu > BGE_JUMBO_MTU) || 46524c0da0ffSGleb Smirnoff ((!BGE_IS_JUMBO_CAPABLE(sc)) && 46534c0da0ffSGleb Smirnoff ifr->ifr_mtu > ETHERMTU)) 465495d67482SBill Paul error = EINVAL; 46554c0da0ffSGleb Smirnoff else if (ifp->if_mtu != ifr->ifr_mtu) { 465695d67482SBill Paul ifp->if_mtu = ifr->ifr_mtu; 46573a429c8fSPyun YongHyeon if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 465813f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 46593a429c8fSPyun YongHyeon bge_init_locked(sc); 466095d67482SBill Paul } 46613a429c8fSPyun YongHyeon } 46623a429c8fSPyun YongHyeon BGE_UNLOCK(sc); 466395d67482SBill Paul break; 466495d67482SBill Paul case SIOCSIFFLAGS: 46650f9bd73bSSam Leffler BGE_LOCK(sc); 466695d67482SBill Paul if (ifp->if_flags & IFF_UP) { 466795d67482SBill Paul /* 466895d67482SBill Paul * If only the state of the PROMISC flag changed, 466995d67482SBill Paul * then just use the 'set promisc mode' command 467095d67482SBill Paul * instead of reinitializing the entire NIC. Doing 467195d67482SBill Paul * a full re-init means reloading the firmware and 467295d67482SBill Paul * waiting for it to start up, which may take a 4673d183af7fSRuslan Ermilov * second or two. Similarly for ALLMULTI. 467495d67482SBill Paul */ 4675f9004b6dSJung-uk Kim if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 4676f9004b6dSJung-uk Kim flags = ifp->if_flags ^ sc->bge_if_flags; 46773e9b1bcaSJung-uk Kim if (flags & IFF_PROMISC) 46783e9b1bcaSJung-uk Kim bge_setpromisc(sc); 4679f9004b6dSJung-uk Kim if (flags & IFF_ALLMULTI) 4680d183af7fSRuslan Ermilov bge_setmulti(sc); 468195d67482SBill Paul } else 46820f9bd73bSSam Leffler bge_init_locked(sc); 468395d67482SBill Paul } else { 468413f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 468595d67482SBill Paul bge_stop(sc); 468695d67482SBill Paul } 468795d67482SBill Paul } 468895d67482SBill Paul sc->bge_if_flags = ifp->if_flags; 46890f9bd73bSSam Leffler BGE_UNLOCK(sc); 469095d67482SBill Paul error = 0; 469195d67482SBill Paul break; 469295d67482SBill Paul case SIOCADDMULTI: 469395d67482SBill Paul case SIOCDELMULTI: 469413f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 46950f9bd73bSSam Leffler BGE_LOCK(sc); 469695d67482SBill Paul bge_setmulti(sc); 46970f9bd73bSSam Leffler BGE_UNLOCK(sc); 469895d67482SBill Paul error = 0; 469995d67482SBill Paul } 470095d67482SBill Paul break; 470195d67482SBill Paul case SIOCSIFMEDIA: 470295d67482SBill Paul case SIOCGIFMEDIA: 4703652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 470495d67482SBill Paul error = ifmedia_ioctl(ifp, ifr, 470595d67482SBill Paul &sc->bge_ifmedia, command); 470695d67482SBill Paul } else { 470795d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 470895d67482SBill Paul error = ifmedia_ioctl(ifp, ifr, 470995d67482SBill Paul &mii->mii_media, command); 471095d67482SBill Paul } 471195d67482SBill Paul break; 471295d67482SBill Paul case SIOCSIFCAP: 471395d67482SBill Paul mask = ifr->ifr_reqcap ^ ifp->if_capenable; 471475719184SGleb Smirnoff #ifdef DEVICE_POLLING 471575719184SGleb Smirnoff if (mask & IFCAP_POLLING) { 471675719184SGleb Smirnoff if (ifr->ifr_reqcap & IFCAP_POLLING) { 471775719184SGleb Smirnoff error = ether_poll_register(bge_poll, ifp); 471875719184SGleb Smirnoff if (error) 471975719184SGleb Smirnoff return (error); 472075719184SGleb Smirnoff BGE_LOCK(sc); 472175719184SGleb Smirnoff BGE_SETBIT(sc, BGE_PCI_MISC_CTL, 472275719184SGleb Smirnoff BGE_PCIMISCCTL_MASK_PCI_INTR); 472338cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_IRQ0_LO, 1); 472475719184SGleb Smirnoff ifp->if_capenable |= IFCAP_POLLING; 472575719184SGleb Smirnoff BGE_UNLOCK(sc); 472675719184SGleb Smirnoff } else { 472775719184SGleb Smirnoff error = ether_poll_deregister(ifp); 472875719184SGleb Smirnoff /* Enable interrupt even in error case */ 472975719184SGleb Smirnoff BGE_LOCK(sc); 473075719184SGleb Smirnoff BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, 473175719184SGleb Smirnoff BGE_PCIMISCCTL_MASK_PCI_INTR); 473238cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_IRQ0_LO, 0); 473375719184SGleb Smirnoff ifp->if_capenable &= ~IFCAP_POLLING; 473475719184SGleb Smirnoff BGE_UNLOCK(sc); 473575719184SGleb Smirnoff } 473675719184SGleb Smirnoff } 473775719184SGleb Smirnoff #endif 4738d8b57f98SPyun YongHyeon if ((mask & IFCAP_TXCSUM) != 0 && 4739d8b57f98SPyun YongHyeon (ifp->if_capabilities & IFCAP_TXCSUM) != 0) { 4740d8b57f98SPyun YongHyeon ifp->if_capenable ^= IFCAP_TXCSUM; 4741d8b57f98SPyun YongHyeon if ((ifp->if_capenable & IFCAP_TXCSUM) != 0) 474235f945cdSPyun YongHyeon ifp->if_hwassist |= sc->bge_csum_features; 474395d67482SBill Paul else 474435f945cdSPyun YongHyeon ifp->if_hwassist &= ~sc->bge_csum_features; 474595d67482SBill Paul } 4746cb2eacc7SYaroslav Tykhiy 4747d8b57f98SPyun YongHyeon if ((mask & IFCAP_RXCSUM) != 0 && 4748d8b57f98SPyun YongHyeon (ifp->if_capabilities & IFCAP_RXCSUM) != 0) 4749d8b57f98SPyun YongHyeon ifp->if_capenable ^= IFCAP_RXCSUM; 4750d8b57f98SPyun YongHyeon 4751ca3f1187SPyun YongHyeon if ((mask & IFCAP_TSO4) != 0 && 4752ca3f1187SPyun YongHyeon (ifp->if_capabilities & IFCAP_TSO4) != 0) { 4753ca3f1187SPyun YongHyeon ifp->if_capenable ^= IFCAP_TSO4; 4754ca3f1187SPyun YongHyeon if ((ifp->if_capenable & IFCAP_TSO4) != 0) 4755ca3f1187SPyun YongHyeon ifp->if_hwassist |= CSUM_TSO; 4756ca3f1187SPyun YongHyeon else 4757ca3f1187SPyun YongHyeon ifp->if_hwassist &= ~CSUM_TSO; 4758ca3f1187SPyun YongHyeon } 4759ca3f1187SPyun YongHyeon 4760cb2eacc7SYaroslav Tykhiy if (mask & IFCAP_VLAN_MTU) { 4761cb2eacc7SYaroslav Tykhiy ifp->if_capenable ^= IFCAP_VLAN_MTU; 4762cb2eacc7SYaroslav Tykhiy ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 4763cb2eacc7SYaroslav Tykhiy bge_init(sc); 4764cb2eacc7SYaroslav Tykhiy } 4765cb2eacc7SYaroslav Tykhiy 476604bde852SPyun YongHyeon if ((mask & IFCAP_VLAN_HWTSO) != 0 && 476704bde852SPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0) 476804bde852SPyun YongHyeon ifp->if_capenable ^= IFCAP_VLAN_HWTSO; 476904bde852SPyun YongHyeon if ((mask & IFCAP_VLAN_HWTAGGING) != 0 && 477004bde852SPyun YongHyeon (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) { 4771cb2eacc7SYaroslav Tykhiy ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 477204bde852SPyun YongHyeon if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0) 477304bde852SPyun YongHyeon ifp->if_capenable &= ~IFCAP_VLAN_HWTSO; 4774cb2eacc7SYaroslav Tykhiy BGE_LOCK(sc); 4775cb2eacc7SYaroslav Tykhiy bge_setvlan(sc); 4776cb2eacc7SYaroslav Tykhiy BGE_UNLOCK(sc); 477704bde852SPyun YongHyeon } 4778cb2eacc7SYaroslav Tykhiy #ifdef VLAN_CAPABILITIES 4779cb2eacc7SYaroslav Tykhiy VLAN_CAPABILITIES(ifp); 4780cb2eacc7SYaroslav Tykhiy #endif 478195d67482SBill Paul break; 478295d67482SBill Paul default: 4783673d9191SSam Leffler error = ether_ioctl(ifp, command, data); 478495d67482SBill Paul break; 478595d67482SBill Paul } 478695d67482SBill Paul 478795d67482SBill Paul return (error); 478895d67482SBill Paul } 478995d67482SBill Paul 479095d67482SBill Paul static void 4791b74e67fbSGleb Smirnoff bge_watchdog(struct bge_softc *sc) 479295d67482SBill Paul { 4793b74e67fbSGleb Smirnoff struct ifnet *ifp; 479495d67482SBill Paul 4795b74e67fbSGleb Smirnoff BGE_LOCK_ASSERT(sc); 4796b74e67fbSGleb Smirnoff 4797b74e67fbSGleb Smirnoff if (sc->bge_timer == 0 || --sc->bge_timer) 4798b74e67fbSGleb Smirnoff return; 4799b74e67fbSGleb Smirnoff 4800b74e67fbSGleb Smirnoff ifp = sc->bge_ifp; 480195d67482SBill Paul 4802fe806fdaSPyun YongHyeon if_printf(ifp, "watchdog timeout -- resetting\n"); 480395d67482SBill Paul 480413f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 4805426742bfSGleb Smirnoff bge_init_locked(sc); 480695d67482SBill Paul 480795d67482SBill Paul ifp->if_oerrors++; 480895d67482SBill Paul } 480995d67482SBill Paul 481095d67482SBill Paul /* 481195d67482SBill Paul * Stop the adapter and free any mbufs allocated to the 481295d67482SBill Paul * RX and TX lists. 481395d67482SBill Paul */ 481495d67482SBill Paul static void 48153f74909aSGleb Smirnoff bge_stop(struct bge_softc *sc) 481695d67482SBill Paul { 481795d67482SBill Paul struct ifnet *ifp; 481895d67482SBill Paul 48190f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 48200f9bd73bSSam Leffler 4821fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 482295d67482SBill Paul 48230f9bd73bSSam Leffler callout_stop(&sc->bge_stat_ch); 482495d67482SBill Paul 482544b63691SBjoern A. Zeeb /* Disable host interrupts. */ 482644b63691SBjoern A. Zeeb BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR); 482744b63691SBjoern A. Zeeb bge_writembx(sc, BGE_MBX_IRQ0_LO, 1); 482844b63691SBjoern A. Zeeb 482944b63691SBjoern A. Zeeb /* 483044b63691SBjoern A. Zeeb * Tell firmware we're shutting down. 483144b63691SBjoern A. Zeeb */ 483244b63691SBjoern A. Zeeb bge_stop_fw(sc); 483344b63691SBjoern A. Zeeb bge_sig_pre_reset(sc, BGE_RESET_STOP); 483444b63691SBjoern A. Zeeb 483595d67482SBill Paul /* 48363f74909aSGleb Smirnoff * Disable all of the receiver blocks. 483795d67482SBill Paul */ 483895d67482SBill Paul BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE); 483995d67482SBill Paul BGE_CLRBIT(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE); 484095d67482SBill Paul BGE_CLRBIT(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE); 48417ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 484295d67482SBill Paul BGE_CLRBIT(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE); 484395d67482SBill Paul BGE_CLRBIT(sc, BGE_RDBDI_MODE, BGE_RBDIMODE_ENABLE); 484495d67482SBill Paul BGE_CLRBIT(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE); 484595d67482SBill Paul BGE_CLRBIT(sc, BGE_RBDC_MODE, BGE_RBDCMODE_ENABLE); 484695d67482SBill Paul 484795d67482SBill Paul /* 48483f74909aSGleb Smirnoff * Disable all of the transmit blocks. 484995d67482SBill Paul */ 485095d67482SBill Paul BGE_CLRBIT(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE); 485195d67482SBill Paul BGE_CLRBIT(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE); 485295d67482SBill Paul BGE_CLRBIT(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE); 485395d67482SBill Paul BGE_CLRBIT(sc, BGE_RDMA_MODE, BGE_RDMAMODE_ENABLE); 485495d67482SBill Paul BGE_CLRBIT(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE); 48557ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 485695d67482SBill Paul BGE_CLRBIT(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE); 485795d67482SBill Paul BGE_CLRBIT(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE); 485895d67482SBill Paul 485995d67482SBill Paul /* 486095d67482SBill Paul * Shut down all of the memory managers and related 486195d67482SBill Paul * state machines. 486295d67482SBill Paul */ 486395d67482SBill Paul BGE_CLRBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE); 486495d67482SBill Paul BGE_CLRBIT(sc, BGE_WDMA_MODE, BGE_WDMAMODE_ENABLE); 48657ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 486695d67482SBill Paul BGE_CLRBIT(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE); 48670c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF); 486895d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0); 48697ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 487095d67482SBill Paul BGE_CLRBIT(sc, BGE_BMAN_MODE, BGE_BMANMODE_ENABLE); 487195d67482SBill Paul BGE_CLRBIT(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE); 48720434d1b8SBill Paul } 48732280c16bSPyun YongHyeon /* Update MAC statistics. */ 48742280c16bSPyun YongHyeon if (BGE_IS_5705_PLUS(sc)) 48752280c16bSPyun YongHyeon bge_stats_update_regs(sc); 487695d67482SBill Paul 48778cb1383cSDoug Ambrisko bge_reset(sc); 48788cb1383cSDoug Ambrisko bge_sig_legacy(sc, BGE_RESET_STOP); 48798cb1383cSDoug Ambrisko bge_sig_post_reset(sc, BGE_RESET_STOP); 48808cb1383cSDoug Ambrisko 48818cb1383cSDoug Ambrisko /* 48828cb1383cSDoug Ambrisko * Keep the ASF firmware running if up. 48838cb1383cSDoug Ambrisko */ 48848cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) 48858cb1383cSDoug Ambrisko BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 48868cb1383cSDoug Ambrisko else 488795d67482SBill Paul BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 488895d67482SBill Paul 488995d67482SBill Paul /* Free the RX lists. */ 489095d67482SBill Paul bge_free_rx_ring_std(sc); 489195d67482SBill Paul 489295d67482SBill Paul /* Free jumbo RX list. */ 48934c0da0ffSGleb Smirnoff if (BGE_IS_JUMBO_CAPABLE(sc)) 489495d67482SBill Paul bge_free_rx_ring_jumbo(sc); 489595d67482SBill Paul 489695d67482SBill Paul /* Free TX buffers. */ 489795d67482SBill Paul bge_free_tx_ring(sc); 489895d67482SBill Paul 489995d67482SBill Paul sc->bge_tx_saved_considx = BGE_TXCONS_UNSET; 490095d67482SBill Paul 49015dda8085SOleg Bulyzhin /* Clear MAC's link state (PHY may still have link UP). */ 49021493e883SOleg Bulyzhin if (bootverbose && sc->bge_link) 49031493e883SOleg Bulyzhin if_printf(sc->bge_ifp, "link DOWN\n"); 49041493e883SOleg Bulyzhin sc->bge_link = 0; 490595d67482SBill Paul 49061493e883SOleg Bulyzhin ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 490795d67482SBill Paul } 490895d67482SBill Paul 490995d67482SBill Paul /* 491095d67482SBill Paul * Stop all chip I/O so that the kernel's probe routines don't 491195d67482SBill Paul * get confused by errant DMAs when rebooting. 491295d67482SBill Paul */ 4913b6c974e8SWarner Losh static int 49143f74909aSGleb Smirnoff bge_shutdown(device_t dev) 491595d67482SBill Paul { 491695d67482SBill Paul struct bge_softc *sc; 491795d67482SBill Paul 491895d67482SBill Paul sc = device_get_softc(dev); 49190f9bd73bSSam Leffler BGE_LOCK(sc); 492095d67482SBill Paul bge_stop(sc); 492195d67482SBill Paul bge_reset(sc); 49220f9bd73bSSam Leffler BGE_UNLOCK(sc); 4923b6c974e8SWarner Losh 4924b6c974e8SWarner Losh return (0); 492595d67482SBill Paul } 492614afefa3SPawel Jakub Dawidek 492714afefa3SPawel Jakub Dawidek static int 492814afefa3SPawel Jakub Dawidek bge_suspend(device_t dev) 492914afefa3SPawel Jakub Dawidek { 493014afefa3SPawel Jakub Dawidek struct bge_softc *sc; 493114afefa3SPawel Jakub Dawidek 493214afefa3SPawel Jakub Dawidek sc = device_get_softc(dev); 493314afefa3SPawel Jakub Dawidek BGE_LOCK(sc); 493414afefa3SPawel Jakub Dawidek bge_stop(sc); 493514afefa3SPawel Jakub Dawidek BGE_UNLOCK(sc); 493614afefa3SPawel Jakub Dawidek 493714afefa3SPawel Jakub Dawidek return (0); 493814afefa3SPawel Jakub Dawidek } 493914afefa3SPawel Jakub Dawidek 494014afefa3SPawel Jakub Dawidek static int 494114afefa3SPawel Jakub Dawidek bge_resume(device_t dev) 494214afefa3SPawel Jakub Dawidek { 494314afefa3SPawel Jakub Dawidek struct bge_softc *sc; 494414afefa3SPawel Jakub Dawidek struct ifnet *ifp; 494514afefa3SPawel Jakub Dawidek 494614afefa3SPawel Jakub Dawidek sc = device_get_softc(dev); 494714afefa3SPawel Jakub Dawidek BGE_LOCK(sc); 494814afefa3SPawel Jakub Dawidek ifp = sc->bge_ifp; 494914afefa3SPawel Jakub Dawidek if (ifp->if_flags & IFF_UP) { 495014afefa3SPawel Jakub Dawidek bge_init_locked(sc); 495114afefa3SPawel Jakub Dawidek if (ifp->if_drv_flags & IFF_DRV_RUNNING) 495214afefa3SPawel Jakub Dawidek bge_start_locked(ifp); 495314afefa3SPawel Jakub Dawidek } 495414afefa3SPawel Jakub Dawidek BGE_UNLOCK(sc); 495514afefa3SPawel Jakub Dawidek 495614afefa3SPawel Jakub Dawidek return (0); 495714afefa3SPawel Jakub Dawidek } 4958dab5cd05SOleg Bulyzhin 4959dab5cd05SOleg Bulyzhin static void 49603f74909aSGleb Smirnoff bge_link_upd(struct bge_softc *sc) 4961dab5cd05SOleg Bulyzhin { 49621f313773SOleg Bulyzhin struct mii_data *mii; 49631f313773SOleg Bulyzhin uint32_t link, status; 4964dab5cd05SOleg Bulyzhin 4965dab5cd05SOleg Bulyzhin BGE_LOCK_ASSERT(sc); 49661f313773SOleg Bulyzhin 49673f74909aSGleb Smirnoff /* Clear 'pending link event' flag. */ 49687b97099dSOleg Bulyzhin sc->bge_link_evt = 0; 49697b97099dSOleg Bulyzhin 4970dab5cd05SOleg Bulyzhin /* 4971dab5cd05SOleg Bulyzhin * Process link state changes. 4972dab5cd05SOleg Bulyzhin * Grrr. The link status word in the status block does 4973dab5cd05SOleg Bulyzhin * not work correctly on the BCM5700 rev AX and BX chips, 4974dab5cd05SOleg Bulyzhin * according to all available information. Hence, we have 4975dab5cd05SOleg Bulyzhin * to enable MII interrupts in order to properly obtain 4976dab5cd05SOleg Bulyzhin * async link changes. Unfortunately, this also means that 4977dab5cd05SOleg Bulyzhin * we have to read the MAC status register to detect link 4978dab5cd05SOleg Bulyzhin * changes, thereby adding an additional register access to 4979dab5cd05SOleg Bulyzhin * the interrupt handler. 49801f313773SOleg Bulyzhin * 49811f313773SOleg Bulyzhin * XXX: perhaps link state detection procedure used for 49824c0da0ffSGleb Smirnoff * BGE_CHIPID_BCM5700_B2 can be used for others BCM5700 revisions. 4983dab5cd05SOleg Bulyzhin */ 4984dab5cd05SOleg Bulyzhin 49851f313773SOleg Bulyzhin if (sc->bge_asicrev == BGE_ASICREV_BCM5700 && 49864c0da0ffSGleb Smirnoff sc->bge_chipid != BGE_CHIPID_BCM5700_B2) { 4987dab5cd05SOleg Bulyzhin status = CSR_READ_4(sc, BGE_MAC_STS); 4988dab5cd05SOleg Bulyzhin if (status & BGE_MACSTAT_MI_INTERRUPT) { 49891f313773SOleg Bulyzhin mii = device_get_softc(sc->bge_miibus); 49905dda8085SOleg Bulyzhin mii_pollstat(mii); 49911f313773SOleg Bulyzhin if (!sc->bge_link && 49921f313773SOleg Bulyzhin mii->mii_media_status & IFM_ACTIVE && 49931f313773SOleg Bulyzhin IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 49941f313773SOleg Bulyzhin sc->bge_link++; 49951f313773SOleg Bulyzhin if (bootverbose) 49961f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link UP\n"); 49971f313773SOleg Bulyzhin } else if (sc->bge_link && 49981f313773SOleg Bulyzhin (!(mii->mii_media_status & IFM_ACTIVE) || 49991f313773SOleg Bulyzhin IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE)) { 50001f313773SOleg Bulyzhin sc->bge_link = 0; 50011f313773SOleg Bulyzhin if (bootverbose) 50021f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link DOWN\n"); 50031f313773SOleg Bulyzhin } 50041f313773SOleg Bulyzhin 50053f74909aSGleb Smirnoff /* Clear the interrupt. */ 5006dab5cd05SOleg Bulyzhin CSR_WRITE_4(sc, BGE_MAC_EVT_ENB, 5007dab5cd05SOleg Bulyzhin BGE_EVTENB_MI_INTERRUPT); 5008dab5cd05SOleg Bulyzhin bge_miibus_readreg(sc->bge_dev, 1, BRGPHY_MII_ISR); 5009dab5cd05SOleg Bulyzhin bge_miibus_writereg(sc->bge_dev, 1, BRGPHY_MII_IMR, 5010dab5cd05SOleg Bulyzhin BRGPHY_INTRS); 5011dab5cd05SOleg Bulyzhin } 5012dab5cd05SOleg Bulyzhin return; 5013dab5cd05SOleg Bulyzhin } 5014dab5cd05SOleg Bulyzhin 5015652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 50161f313773SOleg Bulyzhin status = CSR_READ_4(sc, BGE_MAC_STS); 50177b97099dSOleg Bulyzhin if (status & BGE_MACSTAT_TBI_PCS_SYNCHED) { 50187b97099dSOleg Bulyzhin if (!sc->bge_link) { 50191f313773SOleg Bulyzhin sc->bge_link++; 50201f313773SOleg Bulyzhin if (sc->bge_asicrev == BGE_ASICREV_BCM5704) 50211f313773SOleg Bulyzhin BGE_CLRBIT(sc, BGE_MAC_MODE, 50221f313773SOleg Bulyzhin BGE_MACMODE_TBI_SEND_CFGS); 50230c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_MAC_STS, 0xFFFFFFFF); 50241f313773SOleg Bulyzhin if (bootverbose) 50251f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link UP\n"); 50263f74909aSGleb Smirnoff if_link_state_change(sc->bge_ifp, 50273f74909aSGleb Smirnoff LINK_STATE_UP); 50287b97099dSOleg Bulyzhin } 50291f313773SOleg Bulyzhin } else if (sc->bge_link) { 5030dab5cd05SOleg Bulyzhin sc->bge_link = 0; 50311f313773SOleg Bulyzhin if (bootverbose) 50321f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link DOWN\n"); 50337b97099dSOleg Bulyzhin if_link_state_change(sc->bge_ifp, LINK_STATE_DOWN); 50341f313773SOleg Bulyzhin } 50356ede2cfaSPyun YongHyeon } else if ((sc->bge_mi_mode & BGE_MIMODE_AUTOPOLL) != 0) { 50361f313773SOleg Bulyzhin /* 50370c8aa4eaSJung-uk Kim * Some broken BCM chips have BGE_STATFLAG_LINKSTATE_CHANGED bit 50380c8aa4eaSJung-uk Kim * in status word always set. Workaround this bug by reading 50390c8aa4eaSJung-uk Kim * PHY link status directly. 50401f313773SOleg Bulyzhin */ 50411f313773SOleg Bulyzhin link = (CSR_READ_4(sc, BGE_MI_STS) & BGE_MISTS_LINK) ? 1 : 0; 50421f313773SOleg Bulyzhin 50431f313773SOleg Bulyzhin if (link != sc->bge_link || 50441f313773SOleg Bulyzhin sc->bge_asicrev == BGE_ASICREV_BCM5700) { 50451f313773SOleg Bulyzhin mii = device_get_softc(sc->bge_miibus); 50465dda8085SOleg Bulyzhin mii_pollstat(mii); 50471f313773SOleg Bulyzhin if (!sc->bge_link && 50481f313773SOleg Bulyzhin mii->mii_media_status & IFM_ACTIVE && 50491f313773SOleg Bulyzhin IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 50501f313773SOleg Bulyzhin sc->bge_link++; 50511f313773SOleg Bulyzhin if (bootverbose) 50521f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link UP\n"); 50531f313773SOleg Bulyzhin } else if (sc->bge_link && 50541f313773SOleg Bulyzhin (!(mii->mii_media_status & IFM_ACTIVE) || 50551f313773SOleg Bulyzhin IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE)) { 50561f313773SOleg Bulyzhin sc->bge_link = 0; 50571f313773SOleg Bulyzhin if (bootverbose) 50581f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link DOWN\n"); 50591f313773SOleg Bulyzhin } 50601f313773SOleg Bulyzhin } 50610c8aa4eaSJung-uk Kim } else { 50620c8aa4eaSJung-uk Kim /* 50636ede2cfaSPyun YongHyeon * For controllers that call mii_tick, we have to poll 50646ede2cfaSPyun YongHyeon * link status. 50650c8aa4eaSJung-uk Kim */ 50666ede2cfaSPyun YongHyeon mii = device_get_softc(sc->bge_miibus); 50676ede2cfaSPyun YongHyeon mii_pollstat(mii); 50686ede2cfaSPyun YongHyeon if (!sc->bge_link && mii->mii_media_status & IFM_ACTIVE && 50696ede2cfaSPyun YongHyeon IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 50706ede2cfaSPyun YongHyeon bge_miibus_statchg(sc->bge_dev); 50716ede2cfaSPyun YongHyeon sc->bge_link = 1; 50726ede2cfaSPyun YongHyeon } else 50736ede2cfaSPyun YongHyeon sc->bge_link = 0; 5074dab5cd05SOleg Bulyzhin } 5075dab5cd05SOleg Bulyzhin 50763f74909aSGleb Smirnoff /* Clear the attention. */ 5077dab5cd05SOleg Bulyzhin CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED | 5078dab5cd05SOleg Bulyzhin BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE | 5079dab5cd05SOleg Bulyzhin BGE_MACSTAT_LINK_CHANGED); 5080dab5cd05SOleg Bulyzhin } 50816f8718a3SScott Long 50826f8718a3SScott Long static void 50836f8718a3SScott Long bge_add_sysctls(struct bge_softc *sc) 50846f8718a3SScott Long { 50856f8718a3SScott Long struct sysctl_ctx_list *ctx; 50862280c16bSPyun YongHyeon struct sysctl_oid_list *children; 50877e32f79aSPyun YongHyeon char tn[32]; 50887e32f79aSPyun YongHyeon int unit; 50896f8718a3SScott Long 50906f8718a3SScott Long ctx = device_get_sysctl_ctx(sc->bge_dev); 50916f8718a3SScott Long children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->bge_dev)); 50926f8718a3SScott Long 50936f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG 50946f8718a3SScott Long SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "debug_info", 50956f8718a3SScott Long CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_debug_info, "I", 50966f8718a3SScott Long "Debug Information"); 50976f8718a3SScott Long 50986f8718a3SScott Long SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "reg_read", 50996f8718a3SScott Long CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_reg_read, "I", 51006f8718a3SScott Long "Register Read"); 51016f8718a3SScott Long 51026f8718a3SScott Long SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "mem_read", 51036f8718a3SScott Long CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_mem_read, "I", 51046f8718a3SScott Long "Memory Read"); 51056f8718a3SScott Long 51066f8718a3SScott Long #endif 5107763757b2SScott Long 51087e32f79aSPyun YongHyeon unit = device_get_unit(sc->bge_dev); 5109beaa2ae1SPyun YongHyeon /* 5110beaa2ae1SPyun YongHyeon * A common design characteristic for many Broadcom client controllers 5111beaa2ae1SPyun YongHyeon * is that they only support a single outstanding DMA read operation 5112beaa2ae1SPyun YongHyeon * on the PCIe bus. This means that it will take twice as long to fetch 5113beaa2ae1SPyun YongHyeon * a TX frame that is split into header and payload buffers as it does 5114beaa2ae1SPyun YongHyeon * to fetch a single, contiguous TX frame (2 reads vs. 1 read). For 5115beaa2ae1SPyun YongHyeon * these controllers, coalescing buffers to reduce the number of memory 5116beaa2ae1SPyun YongHyeon * reads is effective way to get maximum performance(about 940Mbps). 5117beaa2ae1SPyun YongHyeon * Without collapsing TX buffers the maximum TCP bulk transfer 5118beaa2ae1SPyun YongHyeon * performance is about 850Mbps. However forcing coalescing mbufs 5119beaa2ae1SPyun YongHyeon * consumes a lot of CPU cycles, so leave it off by default. 5120beaa2ae1SPyun YongHyeon */ 51217e32f79aSPyun YongHyeon sc->bge_forced_collapse = 0; 51227e32f79aSPyun YongHyeon snprintf(tn, sizeof(tn), "dev.bge.%d.forced_collapse", unit); 51237e32f79aSPyun YongHyeon TUNABLE_INT_FETCH(tn, &sc->bge_forced_collapse); 5124beaa2ae1SPyun YongHyeon SYSCTL_ADD_INT(ctx, children, OID_AUTO, "forced_collapse", 5125beaa2ae1SPyun YongHyeon CTLFLAG_RW, &sc->bge_forced_collapse, 0, 5126beaa2ae1SPyun YongHyeon "Number of fragmented TX buffers of a frame allowed before " 5127beaa2ae1SPyun YongHyeon "forced collapsing"); 5128beaa2ae1SPyun YongHyeon 512935f945cdSPyun YongHyeon /* 513035f945cdSPyun YongHyeon * It seems all Broadcom controllers have a bug that can generate UDP 513135f945cdSPyun YongHyeon * datagrams with checksum value 0 when TX UDP checksum offloading is 513235f945cdSPyun YongHyeon * enabled. Generating UDP checksum value 0 is RFC 768 violation. 513335f945cdSPyun YongHyeon * Even though the probability of generating such UDP datagrams is 513435f945cdSPyun YongHyeon * low, I don't want to see FreeBSD boxes to inject such datagrams 513535f945cdSPyun YongHyeon * into network so disable UDP checksum offloading by default. Users 513635f945cdSPyun YongHyeon * still override this behavior by setting a sysctl variable, 513735f945cdSPyun YongHyeon * dev.bge.0.forced_udpcsum. 513835f945cdSPyun YongHyeon */ 513935f945cdSPyun YongHyeon sc->bge_forced_udpcsum = 0; 514035f945cdSPyun YongHyeon snprintf(tn, sizeof(tn), "dev.bge.%d.bge_forced_udpcsum", unit); 514135f945cdSPyun YongHyeon TUNABLE_INT_FETCH(tn, &sc->bge_forced_udpcsum); 514235f945cdSPyun YongHyeon SYSCTL_ADD_INT(ctx, children, OID_AUTO, "forced_udpcsum", 514335f945cdSPyun YongHyeon CTLFLAG_RW, &sc->bge_forced_udpcsum, 0, 514435f945cdSPyun YongHyeon "Enable UDP checksum offloading even if controller can " 514535f945cdSPyun YongHyeon "generate UDP checksum value 0"); 514635f945cdSPyun YongHyeon 5147d949071dSJung-uk Kim if (BGE_IS_5705_PLUS(sc)) 51482280c16bSPyun YongHyeon bge_add_sysctl_stats_regs(sc, ctx, children); 51492280c16bSPyun YongHyeon else 51502280c16bSPyun YongHyeon bge_add_sysctl_stats(sc, ctx, children); 51512280c16bSPyun YongHyeon } 5152d949071dSJung-uk Kim 51532280c16bSPyun YongHyeon #define BGE_SYSCTL_STAT(sc, ctx, desc, parent, node, oid) \ 51542280c16bSPyun YongHyeon SYSCTL_ADD_PROC(ctx, parent, OID_AUTO, oid, CTLTYPE_UINT|CTLFLAG_RD, \ 51552280c16bSPyun YongHyeon sc, offsetof(struct bge_stats, node), bge_sysctl_stats, "IU", \ 51562280c16bSPyun YongHyeon desc) 51572280c16bSPyun YongHyeon 51582280c16bSPyun YongHyeon static void 51592280c16bSPyun YongHyeon bge_add_sysctl_stats(struct bge_softc *sc, struct sysctl_ctx_list *ctx, 51602280c16bSPyun YongHyeon struct sysctl_oid_list *parent) 51612280c16bSPyun YongHyeon { 51622280c16bSPyun YongHyeon struct sysctl_oid *tree; 51632280c16bSPyun YongHyeon struct sysctl_oid_list *children, *schildren; 51642280c16bSPyun YongHyeon 51652280c16bSPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "stats", CTLFLAG_RD, 5166763757b2SScott Long NULL, "BGE Statistics"); 5167763757b2SScott Long schildren = children = SYSCTL_CHILDREN(tree); 5168763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Frames Dropped Due To Filters", 5169763757b2SScott Long children, COSFramesDroppedDueToFilters, 5170763757b2SScott Long "FramesDroppedDueToFilters"); 5171763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Write Queue Full", 5172763757b2SScott Long children, nicDmaWriteQueueFull, "DmaWriteQueueFull"); 5173763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Write High Priority Queue Full", 5174763757b2SScott Long children, nicDmaWriteHighPriQueueFull, "DmaWriteHighPriQueueFull"); 5175763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC No More RX Buffer Descriptors", 5176763757b2SScott Long children, nicNoMoreRxBDs, "NoMoreRxBDs"); 517706e83c7eSScott Long BGE_SYSCTL_STAT(sc, ctx, "Discarded Input Frames", 517806e83c7eSScott Long children, ifInDiscards, "InputDiscards"); 517906e83c7eSScott Long BGE_SYSCTL_STAT(sc, ctx, "Input Errors", 518006e83c7eSScott Long children, ifInErrors, "InputErrors"); 5181763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Recv Threshold Hit", 5182763757b2SScott Long children, nicRecvThresholdHit, "RecvThresholdHit"); 5183763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Read Queue Full", 5184763757b2SScott Long children, nicDmaReadQueueFull, "DmaReadQueueFull"); 5185763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Read High Priority Queue Full", 5186763757b2SScott Long children, nicDmaReadHighPriQueueFull, "DmaReadHighPriQueueFull"); 5187763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Send Data Complete Queue Full", 5188763757b2SScott Long children, nicSendDataCompQueueFull, "SendDataCompQueueFull"); 5189763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Ring Set Send Producer Index", 5190763757b2SScott Long children, nicRingSetSendProdIndex, "RingSetSendProdIndex"); 5191763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Ring Status Update", 5192763757b2SScott Long children, nicRingStatusUpdate, "RingStatusUpdate"); 5193763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Interrupts", 5194763757b2SScott Long children, nicInterrupts, "Interrupts"); 5195763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Avoided Interrupts", 5196763757b2SScott Long children, nicAvoidedInterrupts, "AvoidedInterrupts"); 5197763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Send Threshold Hit", 5198763757b2SScott Long children, nicSendThresholdHit, "SendThresholdHit"); 5199763757b2SScott Long 5200763757b2SScott Long tree = SYSCTL_ADD_NODE(ctx, schildren, OID_AUTO, "rx", CTLFLAG_RD, 5201763757b2SScott Long NULL, "BGE RX Statistics"); 5202763757b2SScott Long children = SYSCTL_CHILDREN(tree); 5203763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Inbound Octets", 52041cd4773bSPyun YongHyeon children, rxstats.ifHCInOctets, "ifHCInOctets"); 5205763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Fragments", 5206763757b2SScott Long children, rxstats.etherStatsFragments, "Fragments"); 5207763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Inbound Unicast Packets", 52081cd4773bSPyun YongHyeon children, rxstats.ifHCInUcastPkts, "UnicastPkts"); 5209763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Inbound Multicast Packets", 5210763757b2SScott Long children, rxstats.ifHCInMulticastPkts, "MulticastPkts"); 5211763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "FCS Errors", 5212763757b2SScott Long children, rxstats.dot3StatsFCSErrors, "FCSErrors"); 5213763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Alignment Errors", 5214763757b2SScott Long children, rxstats.dot3StatsAlignmentErrors, "AlignmentErrors"); 5215763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "XON Pause Frames Received", 5216763757b2SScott Long children, rxstats.xonPauseFramesReceived, "xonPauseFramesReceived"); 5217763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "XOFF Pause Frames Received", 5218763757b2SScott Long children, rxstats.xoffPauseFramesReceived, 5219763757b2SScott Long "xoffPauseFramesReceived"); 5220763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "MAC Control Frames Received", 5221763757b2SScott Long children, rxstats.macControlFramesReceived, 5222763757b2SScott Long "ControlFramesReceived"); 5223763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "XOFF State Entered", 5224763757b2SScott Long children, rxstats.xoffStateEntered, "xoffStateEntered"); 5225763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Frames Too Long", 5226763757b2SScott Long children, rxstats.dot3StatsFramesTooLong, "FramesTooLong"); 5227763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Jabbers", 5228763757b2SScott Long children, rxstats.etherStatsJabbers, "Jabbers"); 5229763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Undersized Packets", 5230763757b2SScott Long children, rxstats.etherStatsUndersizePkts, "UndersizePkts"); 5231763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Inbound Range Length Errors", 523206e83c7eSScott Long children, rxstats.inRangeLengthError, "inRangeLengthError"); 5233763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Range Length Errors", 523406e83c7eSScott Long children, rxstats.outRangeLengthError, "outRangeLengthError"); 5235763757b2SScott Long 5236763757b2SScott Long tree = SYSCTL_ADD_NODE(ctx, schildren, OID_AUTO, "tx", CTLFLAG_RD, 5237763757b2SScott Long NULL, "BGE TX Statistics"); 5238763757b2SScott Long children = SYSCTL_CHILDREN(tree); 5239763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Octets", 52401cd4773bSPyun YongHyeon children, txstats.ifHCOutOctets, "ifHCOutOctets"); 5241763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "TX Collisions", 5242763757b2SScott Long children, txstats.etherStatsCollisions, "Collisions"); 5243763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "XON Sent", 5244763757b2SScott Long children, txstats.outXonSent, "XonSent"); 5245763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "XOFF Sent", 5246763757b2SScott Long children, txstats.outXoffSent, "XoffSent"); 5247763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Flow Control Done", 5248763757b2SScott Long children, txstats.flowControlDone, "flowControlDone"); 5249763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Internal MAC TX errors", 5250763757b2SScott Long children, txstats.dot3StatsInternalMacTransmitErrors, 5251763757b2SScott Long "InternalMacTransmitErrors"); 5252763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Single Collision Frames", 5253763757b2SScott Long children, txstats.dot3StatsSingleCollisionFrames, 5254763757b2SScott Long "SingleCollisionFrames"); 5255763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Multiple Collision Frames", 5256763757b2SScott Long children, txstats.dot3StatsMultipleCollisionFrames, 5257763757b2SScott Long "MultipleCollisionFrames"); 5258763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Deferred Transmissions", 5259763757b2SScott Long children, txstats.dot3StatsDeferredTransmissions, 5260763757b2SScott Long "DeferredTransmissions"); 5261763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Excessive Collisions", 5262763757b2SScott Long children, txstats.dot3StatsExcessiveCollisions, 5263763757b2SScott Long "ExcessiveCollisions"); 5264763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Late Collisions", 526506e83c7eSScott Long children, txstats.dot3StatsLateCollisions, 526606e83c7eSScott Long "LateCollisions"); 5267763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Unicast Packets", 52681cd4773bSPyun YongHyeon children, txstats.ifHCOutUcastPkts, "UnicastPkts"); 5269763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Multicast Packets", 5270763757b2SScott Long children, txstats.ifHCOutMulticastPkts, "MulticastPkts"); 5271763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Broadcast Packets", 5272763757b2SScott Long children, txstats.ifHCOutBroadcastPkts, "BroadcastPkts"); 5273763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Carrier Sense Errors", 5274763757b2SScott Long children, txstats.dot3StatsCarrierSenseErrors, 5275763757b2SScott Long "CarrierSenseErrors"); 5276763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Discards", 5277763757b2SScott Long children, txstats.ifOutDiscards, "Discards"); 5278763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Errors", 5279763757b2SScott Long children, txstats.ifOutErrors, "Errors"); 5280763757b2SScott Long } 5281763757b2SScott Long 52822280c16bSPyun YongHyeon #undef BGE_SYSCTL_STAT 52832280c16bSPyun YongHyeon 52842280c16bSPyun YongHyeon #define BGE_SYSCTL_STAT_ADD64(c, h, n, p, d) \ 52852280c16bSPyun YongHyeon SYSCTL_ADD_QUAD(c, h, OID_AUTO, n, CTLFLAG_RD, p, d) 52862280c16bSPyun YongHyeon 52872280c16bSPyun YongHyeon static void 52882280c16bSPyun YongHyeon bge_add_sysctl_stats_regs(struct bge_softc *sc, struct sysctl_ctx_list *ctx, 52892280c16bSPyun YongHyeon struct sysctl_oid_list *parent) 52902280c16bSPyun YongHyeon { 52912280c16bSPyun YongHyeon struct sysctl_oid *tree; 52922280c16bSPyun YongHyeon struct sysctl_oid_list *child, *schild; 52932280c16bSPyun YongHyeon struct bge_mac_stats *stats; 52942280c16bSPyun YongHyeon 52952280c16bSPyun YongHyeon stats = &sc->bge_mac_stats; 52962280c16bSPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "stats", CTLFLAG_RD, 52972280c16bSPyun YongHyeon NULL, "BGE Statistics"); 52982280c16bSPyun YongHyeon schild = child = SYSCTL_CHILDREN(tree); 52992280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "FramesDroppedDueToFilters", 53002280c16bSPyun YongHyeon &stats->FramesDroppedDueToFilters, "Frames Dropped Due to Filters"); 53012280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "DmaWriteQueueFull", 53022280c16bSPyun YongHyeon &stats->DmaWriteQueueFull, "NIC DMA Write Queue Full"); 53032280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "DmaWriteHighPriQueueFull", 53042280c16bSPyun YongHyeon &stats->DmaWriteHighPriQueueFull, 53052280c16bSPyun YongHyeon "NIC DMA Write High Priority Queue Full"); 53062280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "NoMoreRxBDs", 53072280c16bSPyun YongHyeon &stats->NoMoreRxBDs, "NIC No More RX Buffer Descriptors"); 53082280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "InputDiscards", 53092280c16bSPyun YongHyeon &stats->InputDiscards, "Discarded Input Frames"); 53102280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "InputErrors", 53112280c16bSPyun YongHyeon &stats->InputErrors, "Input Errors"); 53122280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "RecvThresholdHit", 53132280c16bSPyun YongHyeon &stats->RecvThresholdHit, "NIC Recv Threshold Hit"); 53142280c16bSPyun YongHyeon 53152280c16bSPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "rx", CTLFLAG_RD, 53162280c16bSPyun YongHyeon NULL, "BGE RX Statistics"); 53172280c16bSPyun YongHyeon child = SYSCTL_CHILDREN(tree); 53182280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "ifHCInOctets", 53192280c16bSPyun YongHyeon &stats->ifHCInOctets, "Inbound Octets"); 53202280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "Fragments", 53212280c16bSPyun YongHyeon &stats->etherStatsFragments, "Fragments"); 53221cd4773bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "UnicastPkts", 53232280c16bSPyun YongHyeon &stats->ifHCInUcastPkts, "Inbound Unicast Packets"); 53242280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "MulticastPkts", 53252280c16bSPyun YongHyeon &stats->ifHCInMulticastPkts, "Inbound Multicast Packets"); 53262280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "BroadcastPkts", 53272280c16bSPyun YongHyeon &stats->ifHCInBroadcastPkts, "Inbound Broadcast Packets"); 53282280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "FCSErrors", 53292280c16bSPyun YongHyeon &stats->dot3StatsFCSErrors, "FCS Errors"); 53302280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "AlignmentErrors", 53312280c16bSPyun YongHyeon &stats->dot3StatsAlignmentErrors, "Alignment Errors"); 53322280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "xonPauseFramesReceived", 53332280c16bSPyun YongHyeon &stats->xonPauseFramesReceived, "XON Pause Frames Received"); 53342280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "xoffPauseFramesReceived", 53352280c16bSPyun YongHyeon &stats->xoffPauseFramesReceived, "XOFF Pause Frames Received"); 53362280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "ControlFramesReceived", 53372280c16bSPyun YongHyeon &stats->macControlFramesReceived, "MAC Control Frames Received"); 53382280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "xoffStateEntered", 53392280c16bSPyun YongHyeon &stats->xoffStateEntered, "XOFF State Entered"); 53402280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "FramesTooLong", 53412280c16bSPyun YongHyeon &stats->dot3StatsFramesTooLong, "Frames Too Long"); 53422280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "Jabbers", 53432280c16bSPyun YongHyeon &stats->etherStatsJabbers, "Jabbers"); 53442280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "UndersizePkts", 53452280c16bSPyun YongHyeon &stats->etherStatsUndersizePkts, "Undersized Packets"); 53462280c16bSPyun YongHyeon 53472280c16bSPyun YongHyeon tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "tx", CTLFLAG_RD, 53482280c16bSPyun YongHyeon NULL, "BGE TX Statistics"); 53492280c16bSPyun YongHyeon child = SYSCTL_CHILDREN(tree); 53501cd4773bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "ifHCOutOctets", 53512280c16bSPyun YongHyeon &stats->ifHCOutOctets, "Outbound Octets"); 53522280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "Collisions", 53532280c16bSPyun YongHyeon &stats->etherStatsCollisions, "TX Collisions"); 53542280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "XonSent", 53552280c16bSPyun YongHyeon &stats->outXonSent, "XON Sent"); 53562280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "XoffSent", 53572280c16bSPyun YongHyeon &stats->outXoffSent, "XOFF Sent"); 53582280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "InternalMacTransmitErrors", 53592280c16bSPyun YongHyeon &stats->dot3StatsInternalMacTransmitErrors, 53602280c16bSPyun YongHyeon "Internal MAC TX Errors"); 53612280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "SingleCollisionFrames", 53622280c16bSPyun YongHyeon &stats->dot3StatsSingleCollisionFrames, "Single Collision Frames"); 53632280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "MultipleCollisionFrames", 53642280c16bSPyun YongHyeon &stats->dot3StatsMultipleCollisionFrames, 53652280c16bSPyun YongHyeon "Multiple Collision Frames"); 53662280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "DeferredTransmissions", 53672280c16bSPyun YongHyeon &stats->dot3StatsDeferredTransmissions, "Deferred Transmissions"); 53682280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "ExcessiveCollisions", 53692280c16bSPyun YongHyeon &stats->dot3StatsExcessiveCollisions, "Excessive Collisions"); 53702280c16bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "LateCollisions", 53712280c16bSPyun YongHyeon &stats->dot3StatsLateCollisions, "Late Collisions"); 53721cd4773bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "UnicastPkts", 53732280c16bSPyun YongHyeon &stats->ifHCOutUcastPkts, "Outbound Unicast Packets"); 53741cd4773bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "MulticastPkts", 53752280c16bSPyun YongHyeon &stats->ifHCOutMulticastPkts, "Outbound Multicast Packets"); 53761cd4773bSPyun YongHyeon BGE_SYSCTL_STAT_ADD64(ctx, child, "BroadcastPkts", 53772280c16bSPyun YongHyeon &stats->ifHCOutBroadcastPkts, "Outbound Broadcast Packets"); 53782280c16bSPyun YongHyeon } 53792280c16bSPyun YongHyeon 53802280c16bSPyun YongHyeon #undef BGE_SYSCTL_STAT_ADD64 53812280c16bSPyun YongHyeon 5382763757b2SScott Long static int 5383763757b2SScott Long bge_sysctl_stats(SYSCTL_HANDLER_ARGS) 5384763757b2SScott Long { 5385763757b2SScott Long struct bge_softc *sc; 538606e83c7eSScott Long uint32_t result; 5387d949071dSJung-uk Kim int offset; 5388763757b2SScott Long 5389763757b2SScott Long sc = (struct bge_softc *)arg1; 5390763757b2SScott Long offset = arg2; 5391d949071dSJung-uk Kim result = CSR_READ_4(sc, BGE_MEMWIN_START + BGE_STATS_BLOCK + offset + 5392d949071dSJung-uk Kim offsetof(bge_hostaddr, bge_addr_lo)); 5393041b706bSDavid Malone return (sysctl_handle_int(oidp, &result, 0, req)); 53946f8718a3SScott Long } 53956f8718a3SScott Long 53966f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG 53976f8718a3SScott Long static int 53986f8718a3SScott Long bge_sysctl_debug_info(SYSCTL_HANDLER_ARGS) 53996f8718a3SScott Long { 54006f8718a3SScott Long struct bge_softc *sc; 54016f8718a3SScott Long uint16_t *sbdata; 54026f8718a3SScott Long int error; 54036f8718a3SScott Long int result; 54046f8718a3SScott Long int i, j; 54056f8718a3SScott Long 54066f8718a3SScott Long result = -1; 54076f8718a3SScott Long error = sysctl_handle_int(oidp, &result, 0, req); 54086f8718a3SScott Long if (error || (req->newptr == NULL)) 54096f8718a3SScott Long return (error); 54106f8718a3SScott Long 54116f8718a3SScott Long if (result == 1) { 54126f8718a3SScott Long sc = (struct bge_softc *)arg1; 54136f8718a3SScott Long 54146f8718a3SScott Long sbdata = (uint16_t *)sc->bge_ldata.bge_status_block; 54156f8718a3SScott Long printf("Status Block:\n"); 54166f8718a3SScott Long for (i = 0x0; i < (BGE_STATUS_BLK_SZ / 4); ) { 54176f8718a3SScott Long printf("%06x:", i); 54186f8718a3SScott Long for (j = 0; j < 8; j++) { 54196f8718a3SScott Long printf(" %04x", sbdata[i]); 54206f8718a3SScott Long i += 4; 54216f8718a3SScott Long } 54226f8718a3SScott Long printf("\n"); 54236f8718a3SScott Long } 54246f8718a3SScott Long 54256f8718a3SScott Long printf("Registers:\n"); 54260c8aa4eaSJung-uk Kim for (i = 0x800; i < 0xA00; ) { 54276f8718a3SScott Long printf("%06x:", i); 54286f8718a3SScott Long for (j = 0; j < 8; j++) { 54296f8718a3SScott Long printf(" %08x", CSR_READ_4(sc, i)); 54306f8718a3SScott Long i += 4; 54316f8718a3SScott Long } 54326f8718a3SScott Long printf("\n"); 54336f8718a3SScott Long } 54346f8718a3SScott Long 54356f8718a3SScott Long printf("Hardware Flags:\n"); 5436a5779553SStanislav Sedov if (BGE_IS_5755_PLUS(sc)) 5437a5779553SStanislav Sedov printf(" - 5755 Plus\n"); 54385345bad0SScott Long if (BGE_IS_575X_PLUS(sc)) 54396f8718a3SScott Long printf(" - 575X Plus\n"); 54405345bad0SScott Long if (BGE_IS_5705_PLUS(sc)) 54416f8718a3SScott Long printf(" - 5705 Plus\n"); 54425345bad0SScott Long if (BGE_IS_5714_FAMILY(sc)) 54435345bad0SScott Long printf(" - 5714 Family\n"); 54445345bad0SScott Long if (BGE_IS_5700_FAMILY(sc)) 54455345bad0SScott Long printf(" - 5700 Family\n"); 54466f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_JUMBO) 54476f8718a3SScott Long printf(" - Supports Jumbo Frames\n"); 54486f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_PCIX) 54496f8718a3SScott Long printf(" - PCI-X Bus\n"); 54506f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_PCIE) 54516f8718a3SScott Long printf(" - PCI Express Bus\n"); 54527d3d9608SPyun YongHyeon if (sc->bge_phy_flags & BGE_PHY_NO_3LED) 54536f8718a3SScott Long printf(" - No 3 LEDs\n"); 54546f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) 54556f8718a3SScott Long printf(" - RX Alignment Bug\n"); 54566f8718a3SScott Long } 54576f8718a3SScott Long 54586f8718a3SScott Long return (error); 54596f8718a3SScott Long } 54606f8718a3SScott Long 54616f8718a3SScott Long static int 54626f8718a3SScott Long bge_sysctl_reg_read(SYSCTL_HANDLER_ARGS) 54636f8718a3SScott Long { 54646f8718a3SScott Long struct bge_softc *sc; 54656f8718a3SScott Long int error; 54666f8718a3SScott Long uint16_t result; 54676f8718a3SScott Long uint32_t val; 54686f8718a3SScott Long 54696f8718a3SScott Long result = -1; 54706f8718a3SScott Long error = sysctl_handle_int(oidp, &result, 0, req); 54716f8718a3SScott Long if (error || (req->newptr == NULL)) 54726f8718a3SScott Long return (error); 54736f8718a3SScott Long 54746f8718a3SScott Long if (result < 0x8000) { 54756f8718a3SScott Long sc = (struct bge_softc *)arg1; 54766f8718a3SScott Long val = CSR_READ_4(sc, result); 54776f8718a3SScott Long printf("reg 0x%06X = 0x%08X\n", result, val); 54786f8718a3SScott Long } 54796f8718a3SScott Long 54806f8718a3SScott Long return (error); 54816f8718a3SScott Long } 54826f8718a3SScott Long 54836f8718a3SScott Long static int 54846f8718a3SScott Long bge_sysctl_mem_read(SYSCTL_HANDLER_ARGS) 54856f8718a3SScott Long { 54866f8718a3SScott Long struct bge_softc *sc; 54876f8718a3SScott Long int error; 54886f8718a3SScott Long uint16_t result; 54896f8718a3SScott Long uint32_t val; 54906f8718a3SScott Long 54916f8718a3SScott Long result = -1; 54926f8718a3SScott Long error = sysctl_handle_int(oidp, &result, 0, req); 54936f8718a3SScott Long if (error || (req->newptr == NULL)) 54946f8718a3SScott Long return (error); 54956f8718a3SScott Long 54966f8718a3SScott Long if (result < 0x8000) { 54976f8718a3SScott Long sc = (struct bge_softc *)arg1; 54986f8718a3SScott Long val = bge_readmem_ind(sc, result); 54996f8718a3SScott Long printf("mem 0x%06X = 0x%08X\n", result, val); 55006f8718a3SScott Long } 55016f8718a3SScott Long 55026f8718a3SScott Long return (error); 55036f8718a3SScott Long } 55046f8718a3SScott Long #endif 550538cc658fSJohn Baldwin 550638cc658fSJohn Baldwin static int 55075fea260fSMarius Strobl bge_get_eaddr_fw(struct bge_softc *sc, uint8_t ether_addr[]) 55085fea260fSMarius Strobl { 55095fea260fSMarius Strobl 55105fea260fSMarius Strobl if (sc->bge_flags & BGE_FLAG_EADDR) 55115fea260fSMarius Strobl return (1); 55125fea260fSMarius Strobl 55135fea260fSMarius Strobl #ifdef __sparc64__ 55145fea260fSMarius Strobl OF_getetheraddr(sc->bge_dev, ether_addr); 55155fea260fSMarius Strobl return (0); 55165fea260fSMarius Strobl #endif 55175fea260fSMarius Strobl return (1); 55185fea260fSMarius Strobl } 55195fea260fSMarius Strobl 55205fea260fSMarius Strobl static int 552138cc658fSJohn Baldwin bge_get_eaddr_mem(struct bge_softc *sc, uint8_t ether_addr[]) 552238cc658fSJohn Baldwin { 552338cc658fSJohn Baldwin uint32_t mac_addr; 552438cc658fSJohn Baldwin 552538cc658fSJohn Baldwin mac_addr = bge_readmem_ind(sc, 0x0c14); 552638cc658fSJohn Baldwin if ((mac_addr >> 16) == 0x484b) { 552738cc658fSJohn Baldwin ether_addr[0] = (uint8_t)(mac_addr >> 8); 552838cc658fSJohn Baldwin ether_addr[1] = (uint8_t)mac_addr; 552938cc658fSJohn Baldwin mac_addr = bge_readmem_ind(sc, 0x0c18); 553038cc658fSJohn Baldwin ether_addr[2] = (uint8_t)(mac_addr >> 24); 553138cc658fSJohn Baldwin ether_addr[3] = (uint8_t)(mac_addr >> 16); 553238cc658fSJohn Baldwin ether_addr[4] = (uint8_t)(mac_addr >> 8); 553338cc658fSJohn Baldwin ether_addr[5] = (uint8_t)mac_addr; 55345fea260fSMarius Strobl return (0); 553538cc658fSJohn Baldwin } 55365fea260fSMarius Strobl return (1); 553738cc658fSJohn Baldwin } 553838cc658fSJohn Baldwin 553938cc658fSJohn Baldwin static int 554038cc658fSJohn Baldwin bge_get_eaddr_nvram(struct bge_softc *sc, uint8_t ether_addr[]) 554138cc658fSJohn Baldwin { 554238cc658fSJohn Baldwin int mac_offset = BGE_EE_MAC_OFFSET; 554338cc658fSJohn Baldwin 554438cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906) 554538cc658fSJohn Baldwin mac_offset = BGE_EE_MAC_OFFSET_5906; 554638cc658fSJohn Baldwin 55475fea260fSMarius Strobl return (bge_read_nvram(sc, ether_addr, mac_offset + 2, 55485fea260fSMarius Strobl ETHER_ADDR_LEN)); 554938cc658fSJohn Baldwin } 555038cc658fSJohn Baldwin 555138cc658fSJohn Baldwin static int 555238cc658fSJohn Baldwin bge_get_eaddr_eeprom(struct bge_softc *sc, uint8_t ether_addr[]) 555338cc658fSJohn Baldwin { 555438cc658fSJohn Baldwin 55555fea260fSMarius Strobl if (sc->bge_asicrev == BGE_ASICREV_BCM5906) 55565fea260fSMarius Strobl return (1); 55575fea260fSMarius Strobl 55585fea260fSMarius Strobl return (bge_read_eeprom(sc, ether_addr, BGE_EE_MAC_OFFSET + 2, 55595fea260fSMarius Strobl ETHER_ADDR_LEN)); 556038cc658fSJohn Baldwin } 556138cc658fSJohn Baldwin 556238cc658fSJohn Baldwin static int 556338cc658fSJohn Baldwin bge_get_eaddr(struct bge_softc *sc, uint8_t eaddr[]) 556438cc658fSJohn Baldwin { 556538cc658fSJohn Baldwin static const bge_eaddr_fcn_t bge_eaddr_funcs[] = { 556638cc658fSJohn Baldwin /* NOTE: Order is critical */ 55675fea260fSMarius Strobl bge_get_eaddr_fw, 556838cc658fSJohn Baldwin bge_get_eaddr_mem, 556938cc658fSJohn Baldwin bge_get_eaddr_nvram, 557038cc658fSJohn Baldwin bge_get_eaddr_eeprom, 557138cc658fSJohn Baldwin NULL 557238cc658fSJohn Baldwin }; 557338cc658fSJohn Baldwin const bge_eaddr_fcn_t *func; 557438cc658fSJohn Baldwin 557538cc658fSJohn Baldwin for (func = bge_eaddr_funcs; *func != NULL; ++func) { 557638cc658fSJohn Baldwin if ((*func)(sc, eaddr) == 0) 557738cc658fSJohn Baldwin break; 557838cc658fSJohn Baldwin } 557938cc658fSJohn Baldwin return (*func == NULL ? ENXIO : 0); 558038cc658fSJohn Baldwin } 5581