xref: /freebsd/sys/dev/bge/if_bge.c (revision 749a52693cd41d17b4dff5e9d0ee042960e7f529)
1098ca2bdSWarner Losh /*-
295d67482SBill Paul  * Copyright (c) 2001 Wind River Systems
395d67482SBill Paul  * Copyright (c) 1997, 1998, 1999, 2001
495d67482SBill Paul  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
595d67482SBill Paul  *
695d67482SBill Paul  * Redistribution and use in source and binary forms, with or without
795d67482SBill Paul  * modification, are permitted provided that the following conditions
895d67482SBill Paul  * are met:
995d67482SBill Paul  * 1. Redistributions of source code must retain the above copyright
1095d67482SBill Paul  *    notice, this list of conditions and the following disclaimer.
1195d67482SBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
1295d67482SBill Paul  *    notice, this list of conditions and the following disclaimer in the
1395d67482SBill Paul  *    documentation and/or other materials provided with the distribution.
1495d67482SBill Paul  * 3. All advertising materials mentioning features or use of this software
1595d67482SBill Paul  *    must display the following acknowledgement:
1695d67482SBill Paul  *	This product includes software developed by Bill Paul.
1795d67482SBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
1895d67482SBill Paul  *    may be used to endorse or promote products derived from this software
1995d67482SBill Paul  *    without specific prior written permission.
2095d67482SBill Paul  *
2195d67482SBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2295d67482SBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2395d67482SBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2495d67482SBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2595d67482SBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2695d67482SBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2795d67482SBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2895d67482SBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2995d67482SBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
3095d67482SBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3195d67482SBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
3295d67482SBill Paul  */
3395d67482SBill Paul 
34aad970f1SDavid E. O'Brien #include <sys/cdefs.h>
35aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$");
36aad970f1SDavid E. O'Brien 
3795d67482SBill Paul /*
3895d67482SBill Paul  * Broadcom BCM570x family gigabit ethernet driver for FreeBSD.
3995d67482SBill Paul  *
4095d67482SBill Paul  * The Broadcom BCM5700 is based on technology originally developed by
4195d67482SBill Paul  * Alteon Networks as part of the Tigon I and Tigon II gigabit ethernet
4222a4ecedSMarius Strobl  * MAC chips. The BCM5700, sometimes referred to as the Tigon III, has
4395d67482SBill Paul  * two on-board MIPS R4000 CPUs and can have as much as 16MB of external
4495d67482SBill Paul  * SSRAM. The BCM5700 supports TCP, UDP and IP checksum offload, jumbo
4595d67482SBill Paul  * frames, highly configurable RX filtering, and 16 RX and TX queues
4695d67482SBill Paul  * (which, along with RX filter rules, can be used for QOS applications).
4795d67482SBill Paul  * Other features, such as TCP segmentation, may be available as part
4895d67482SBill Paul  * of value-added firmware updates. Unlike the Tigon I and Tigon II,
4995d67482SBill Paul  * firmware images can be stored in hardware and need not be compiled
5095d67482SBill Paul  * into the driver.
5195d67482SBill Paul  *
5295d67482SBill Paul  * The BCM5700 supports the PCI v2.2 and PCI-X v1.0 standards, and will
5395d67482SBill Paul  * function in a 32-bit/64-bit 33/66Mhz bus, or a 64-bit/133Mhz bus.
5495d67482SBill Paul  *
5595d67482SBill Paul  * The BCM5701 is a single-chip solution incorporating both the BCM5700
5698b28ee5SBill Paul  * MAC and a BCM5401 10/100/1000 PHY. Unlike the BCM5700, the BCM5701
5795d67482SBill Paul  * does not support external SSRAM.
5895d67482SBill Paul  *
5995d67482SBill Paul  * Broadcom also produces a variation of the BCM5700 under the "Altima"
6095d67482SBill Paul  * brand name, which is functionally similar but lacks PCI-X support.
6195d67482SBill Paul  *
6295d67482SBill Paul  * Without external SSRAM, you can only have at most 4 TX rings,
6395d67482SBill Paul  * and the use of the mini RX ring is disabled. This seems to imply
6495d67482SBill Paul  * that these features are simply not available on the BCM5701. As a
6595d67482SBill Paul  * result, this driver does not implement any support for the mini RX
6695d67482SBill Paul  * ring.
6795d67482SBill Paul  */
6895d67482SBill Paul 
6975719184SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
7075719184SGleb Smirnoff #include "opt_device_polling.h"
7175719184SGleb Smirnoff #endif
7275719184SGleb Smirnoff 
7395d67482SBill Paul #include <sys/param.h>
74f41ac2beSBill Paul #include <sys/endian.h>
7595d67482SBill Paul #include <sys/systm.h>
7695d67482SBill Paul #include <sys/sockio.h>
7795d67482SBill Paul #include <sys/mbuf.h>
7895d67482SBill Paul #include <sys/malloc.h>
7995d67482SBill Paul #include <sys/kernel.h>
80fe12f24bSPoul-Henning Kamp #include <sys/module.h>
8195d67482SBill Paul #include <sys/socket.h>
82f1a7e6d5SScott Long #include <sys/sysctl.h>
83dfe0df9aSPyun YongHyeon #include <sys/taskqueue.h>
8495d67482SBill Paul 
8595d67482SBill Paul #include <net/if.h>
8695d67482SBill Paul #include <net/if_arp.h>
8795d67482SBill Paul #include <net/ethernet.h>
8895d67482SBill Paul #include <net/if_dl.h>
8995d67482SBill Paul #include <net/if_media.h>
9095d67482SBill Paul 
9195d67482SBill Paul #include <net/bpf.h>
9295d67482SBill Paul 
9395d67482SBill Paul #include <net/if_types.h>
9495d67482SBill Paul #include <net/if_vlan_var.h>
9595d67482SBill Paul 
9695d67482SBill Paul #include <netinet/in_systm.h>
9795d67482SBill Paul #include <netinet/in.h>
9895d67482SBill Paul #include <netinet/ip.h>
99ca3f1187SPyun YongHyeon #include <netinet/tcp.h>
10095d67482SBill Paul 
10195d67482SBill Paul #include <machine/bus.h>
10295d67482SBill Paul #include <machine/resource.h>
10395d67482SBill Paul #include <sys/bus.h>
10495d67482SBill Paul #include <sys/rman.h>
10595d67482SBill Paul 
10695d67482SBill Paul #include <dev/mii/mii.h>
10795d67482SBill Paul #include <dev/mii/miivar.h>
1082d3ce713SDavid E. O'Brien #include "miidevs.h"
10995d67482SBill Paul #include <dev/mii/brgphyreg.h>
11095d67482SBill Paul 
11108013fd3SMarius Strobl #ifdef __sparc64__
11208013fd3SMarius Strobl #include <dev/ofw/ofw_bus.h>
11308013fd3SMarius Strobl #include <dev/ofw/openfirm.h>
11408013fd3SMarius Strobl #include <machine/ofw_machdep.h>
11508013fd3SMarius Strobl #include <machine/ver.h>
11608013fd3SMarius Strobl #endif
11708013fd3SMarius Strobl 
1184fbd232cSWarner Losh #include <dev/pci/pcireg.h>
1194fbd232cSWarner Losh #include <dev/pci/pcivar.h>
12095d67482SBill Paul 
12195d67482SBill Paul #include <dev/bge/if_bgereg.h>
12295d67482SBill Paul 
12335f945cdSPyun YongHyeon #define	BGE_CSUM_FEATURES	(CSUM_IP | CSUM_TCP)
124d375e524SGleb Smirnoff #define	ETHER_MIN_NOPAD		(ETHER_MIN_LEN - ETHER_CRC_LEN) /* i.e., 60 */
12595d67482SBill Paul 
126f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, pci, 1, 1, 1);
127f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, ether, 1, 1, 1);
12895d67482SBill Paul MODULE_DEPEND(bge, miibus, 1, 1, 1);
12995d67482SBill Paul 
1307b279558SWarner Losh /* "device miibus" required.  See GENERIC if you get errors here. */
13195d67482SBill Paul #include "miibus_if.h"
13295d67482SBill Paul 
13395d67482SBill Paul /*
13495d67482SBill Paul  * Various supported device vendors/types and their names. Note: the
13595d67482SBill Paul  * spec seems to indicate that the hardware still has Alteon's vendor
13695d67482SBill Paul  * ID burned into it, though it will always be overriden by the vendor
13795d67482SBill Paul  * ID in the EEPROM. Just to be safe, we cover all possibilities.
13895d67482SBill Paul  */
139852c67f9SMarius Strobl static const struct bge_type {
1404c0da0ffSGleb Smirnoff 	uint16_t	bge_vid;
1414c0da0ffSGleb Smirnoff 	uint16_t	bge_did;
142978f2704SMarius Strobl } const bge_devs[] = {
1434c0da0ffSGleb Smirnoff 	{ ALTEON_VENDORID,	ALTEON_DEVICEID_BCM5700 },
1444c0da0ffSGleb Smirnoff 	{ ALTEON_VENDORID,	ALTEON_DEVICEID_BCM5701 },
14595d67482SBill Paul 
1464c0da0ffSGleb Smirnoff 	{ ALTIMA_VENDORID,	ALTIMA_DEVICE_AC1000 },
1474c0da0ffSGleb Smirnoff 	{ ALTIMA_VENDORID,	ALTIMA_DEVICE_AC1002 },
1484c0da0ffSGleb Smirnoff 	{ ALTIMA_VENDORID,	ALTIMA_DEVICE_AC9100 },
1494c0da0ffSGleb Smirnoff 
1504c0da0ffSGleb Smirnoff 	{ APPLE_VENDORID,	APPLE_DEVICE_BCM5701 },
1514c0da0ffSGleb Smirnoff 
1524c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5700 },
1534c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5701 },
1544c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5702 },
1554c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5702_ALT },
1564c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5702X },
1574c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5703 },
1584c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5703_ALT },
1594c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5703X },
1604c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5704C },
1614c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5704S },
1624c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5704S_ALT },
1634c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705 },
1644c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705F },
1654c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705K },
1664c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705M },
1674c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705M_ALT },
1684c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5714C },
1694c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5714S },
1704c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5715 },
1714c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5715S },
1721108273aSPyun YongHyeon 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5717 },
1731108273aSPyun YongHyeon 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5718 },
174bbe2ca75SPyun YongHyeon 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5719 },
1754c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5720 },
1764c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5721 },
177effef978SRemko Lodder 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5722 },
178a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5723 },
1794c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5750 },
1804c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5750M },
1814c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5751 },
1824c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5751F },
1834c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5751M },
1844c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5752 },
1854c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5752M },
1864c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5753 },
1874c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5753F },
1884c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5753M },
1899e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5754 },
1909e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5754M },
1919e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5755 },
1929e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5755M },
193f7d1b2ebSXin LI 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5756 },
194a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5761 },
195a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5761E },
196a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5761S },
197a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5761SE },
198a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5764 },
1994c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5780 },
2004c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5780S },
2014c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5781 },
2024c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5782 },
203a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5784 },
204a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5785F },
205a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5785G },
2069e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5786 },
2079e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5787 },
208a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5787F },
2099e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5787M },
2104c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5788 },
2114c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5789 },
2124c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5901 },
2134c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5901A2 },
2144c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5903M },
21538cc658fSJohn Baldwin 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5906 },
21638cc658fSJohn Baldwin 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5906M },
217a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57760 },
218b4a256acSPyun YongHyeon 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57761 },
219b4a256acSPyun YongHyeon 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57765 },
220a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57780 },
221b4a256acSPyun YongHyeon 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57781 },
222b4a256acSPyun YongHyeon 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57785 },
223a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57788 },
224a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57790 },
225b4a256acSPyun YongHyeon 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57791 },
226b4a256acSPyun YongHyeon 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57795 },
2274c0da0ffSGleb Smirnoff 
2284c0da0ffSGleb Smirnoff 	{ SK_VENDORID,		SK_DEVICEID_ALTIMA },
2294c0da0ffSGleb Smirnoff 
2304c0da0ffSGleb Smirnoff 	{ TC_VENDORID,		TC_DEVICEID_3C996 },
2314c0da0ffSGleb Smirnoff 
232a5779553SStanislav Sedov 	{ FJTSU_VENDORID,	FJTSU_DEVICEID_PW008GE4 },
233a5779553SStanislav Sedov 	{ FJTSU_VENDORID,	FJTSU_DEVICEID_PW008GE5 },
234a5779553SStanislav Sedov 	{ FJTSU_VENDORID,	FJTSU_DEVICEID_PP250450 },
235a5779553SStanislav Sedov 
2364c0da0ffSGleb Smirnoff 	{ 0, 0 }
23795d67482SBill Paul };
23895d67482SBill Paul 
2394c0da0ffSGleb Smirnoff static const struct bge_vendor {
2404c0da0ffSGleb Smirnoff 	uint16_t	v_id;
2414c0da0ffSGleb Smirnoff 	const char	*v_name;
242978f2704SMarius Strobl } const bge_vendors[] = {
2434c0da0ffSGleb Smirnoff 	{ ALTEON_VENDORID,	"Alteon" },
2444c0da0ffSGleb Smirnoff 	{ ALTIMA_VENDORID,	"Altima" },
2454c0da0ffSGleb Smirnoff 	{ APPLE_VENDORID,	"Apple" },
2464c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	"Broadcom" },
2474c0da0ffSGleb Smirnoff 	{ SK_VENDORID,		"SysKonnect" },
2484c0da0ffSGleb Smirnoff 	{ TC_VENDORID,		"3Com" },
249a5779553SStanislav Sedov 	{ FJTSU_VENDORID,	"Fujitsu" },
2504c0da0ffSGleb Smirnoff 
2514c0da0ffSGleb Smirnoff 	{ 0, NULL }
2524c0da0ffSGleb Smirnoff };
2534c0da0ffSGleb Smirnoff 
2544c0da0ffSGleb Smirnoff static const struct bge_revision {
2554c0da0ffSGleb Smirnoff 	uint32_t	br_chipid;
2564c0da0ffSGleb Smirnoff 	const char	*br_name;
257978f2704SMarius Strobl } const bge_revisions[] = {
2584c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_A0,	"BCM5700 A0" },
2594c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_A1,	"BCM5700 A1" },
2604c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_B0,	"BCM5700 B0" },
2614c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_B1,	"BCM5700 B1" },
2624c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_B2,	"BCM5700 B2" },
2634c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_B3,	"BCM5700 B3" },
2644c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_ALTIMA,	"BCM5700 Altima" },
2654c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_C0,	"BCM5700 C0" },
2664c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5701_A0,	"BCM5701 A0" },
2674c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5701_B0,	"BCM5701 B0" },
2684c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5701_B2,	"BCM5701 B2" },
2694c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5701_B5,	"BCM5701 B5" },
2704c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_A0,	"BCM5703 A0" },
2714c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_A1,	"BCM5703 A1" },
2724c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_A2,	"BCM5703 A2" },
2734c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_A3,	"BCM5703 A3" },
2749e86676bSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_B0,	"BCM5703 B0" },
2754c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_A0,	"BCM5704 A0" },
2764c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_A1,	"BCM5704 A1" },
2774c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_A2,	"BCM5704 A2" },
2784c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_A3,	"BCM5704 A3" },
2794c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_B0,	"BCM5704 B0" },
2804c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5705_A0,	"BCM5705 A0" },
2814c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5705_A1,	"BCM5705 A1" },
2824c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5705_A2,	"BCM5705 A2" },
2834c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5705_A3,	"BCM5705 A3" },
2844c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_A0,	"BCM5750 A0" },
2854c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_A1,	"BCM5750 A1" },
2864c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_A3,	"BCM5750 A3" },
2874c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_B0,	"BCM5750 B0" },
2884c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_B1,	"BCM5750 B1" },
2894c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_C0,	"BCM5750 C0" },
2904c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_C1,	"BCM5750 C1" },
29142787b76SGleb Smirnoff 	{ BGE_CHIPID_BCM5750_C2,	"BCM5750 C2" },
2924c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5714_A0,	"BCM5714 A0" },
2934c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5752_A0,	"BCM5752 A0" },
2944c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5752_A1,	"BCM5752 A1" },
2954c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5752_A2,	"BCM5752 A2" },
2964c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5714_B0,	"BCM5714 B0" },
2974c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5714_B3,	"BCM5714 B3" },
2984c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5715_A0,	"BCM5715 A0" },
2994c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5715_A1,	"BCM5715 A1" },
3000c4a1ef8SJung-uk Kim 	{ BGE_CHIPID_BCM5715_A3,	"BCM5715 A3" },
3011108273aSPyun YongHyeon 	{ BGE_CHIPID_BCM5717_A0,	"BCM5717 A0" },
3021108273aSPyun YongHyeon 	{ BGE_CHIPID_BCM5717_B0,	"BCM5717 B0" },
303bbe2ca75SPyun YongHyeon 	{ BGE_CHIPID_BCM5719_A0,	"BCM5719 A0" },
30450515680SPyun YongHyeon 	{ BGE_CHIPID_BCM5720_A0,	"BCM5720 A0" },
3050c4a1ef8SJung-uk Kim 	{ BGE_CHIPID_BCM5755_A0,	"BCM5755 A0" },
3060c4a1ef8SJung-uk Kim 	{ BGE_CHIPID_BCM5755_A1,	"BCM5755 A1" },
3070c4a1ef8SJung-uk Kim 	{ BGE_CHIPID_BCM5755_A2,	"BCM5755 A2" },
308bcc20328SJohn Baldwin 	{ BGE_CHIPID_BCM5722_A0,	"BCM5722 A0" },
309a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM5761_A0,	"BCM5761 A0" },
310a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM5761_A1,	"BCM5761 A1" },
311a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM5784_A0,	"BCM5784 A0" },
312a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM5784_A1,	"BCM5784 A1" },
31381179070SJung-uk Kim 	/* 5754 and 5787 share the same ASIC ID */
3146f8718a3SScott Long 	{ BGE_CHIPID_BCM5787_A0,	"BCM5754/5787 A0" },
3156f8718a3SScott Long 	{ BGE_CHIPID_BCM5787_A1,	"BCM5754/5787 A1" },
3166f8718a3SScott Long 	{ BGE_CHIPID_BCM5787_A2,	"BCM5754/5787 A2" },
31738cc658fSJohn Baldwin 	{ BGE_CHIPID_BCM5906_A1,	"BCM5906 A1" },
31838cc658fSJohn Baldwin 	{ BGE_CHIPID_BCM5906_A2,	"BCM5906 A2" },
319b4a256acSPyun YongHyeon 	{ BGE_CHIPID_BCM57765_A0,	"BCM57765 A0" },
320b4a256acSPyun YongHyeon 	{ BGE_CHIPID_BCM57765_B0,	"BCM57765 B0" },
321a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM57780_A0,	"BCM57780 A0" },
322a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM57780_A1,	"BCM57780 A1" },
3234c0da0ffSGleb Smirnoff 
3244c0da0ffSGleb Smirnoff 	{ 0, NULL }
3254c0da0ffSGleb Smirnoff };
3264c0da0ffSGleb Smirnoff 
3274c0da0ffSGleb Smirnoff /*
3284c0da0ffSGleb Smirnoff  * Some defaults for major revisions, so that newer steppings
3294c0da0ffSGleb Smirnoff  * that we don't know about have a shot at working.
3304c0da0ffSGleb Smirnoff  */
331978f2704SMarius Strobl static const struct bge_revision const bge_majorrevs[] = {
3329e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5700,		"unknown BCM5700" },
3339e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5701,		"unknown BCM5701" },
3349e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5703,		"unknown BCM5703" },
3359e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5704,		"unknown BCM5704" },
3369e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5705,		"unknown BCM5705" },
3379e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5750,		"unknown BCM5750" },
3389e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5714_A0,	"unknown BCM5714" },
3399e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5752,		"unknown BCM5752" },
3409e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5780,		"unknown BCM5780" },
3419e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5714,		"unknown BCM5714" },
3429e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5755,		"unknown BCM5755" },
343a5779553SStanislav Sedov 	{ BGE_ASICREV_BCM5761,		"unknown BCM5761" },
344a5779553SStanislav Sedov 	{ BGE_ASICREV_BCM5784,		"unknown BCM5784" },
345a5779553SStanislav Sedov 	{ BGE_ASICREV_BCM5785,		"unknown BCM5785" },
34681179070SJung-uk Kim 	/* 5754 and 5787 share the same ASIC ID */
3476f8718a3SScott Long 	{ BGE_ASICREV_BCM5787,		"unknown BCM5754/5787" },
34838cc658fSJohn Baldwin 	{ BGE_ASICREV_BCM5906,		"unknown BCM5906" },
349b4a256acSPyun YongHyeon 	{ BGE_ASICREV_BCM57765,		"unknown BCM57765" },
350a5779553SStanislav Sedov 	{ BGE_ASICREV_BCM57780,		"unknown BCM57780" },
3511108273aSPyun YongHyeon 	{ BGE_ASICREV_BCM5717,		"unknown BCM5717" },
352bbe2ca75SPyun YongHyeon 	{ BGE_ASICREV_BCM5719,		"unknown BCM5719" },
35350515680SPyun YongHyeon 	{ BGE_ASICREV_BCM5720,		"unknown BCM5720" },
3544c0da0ffSGleb Smirnoff 
3554c0da0ffSGleb Smirnoff 	{ 0, NULL }
3564c0da0ffSGleb Smirnoff };
3574c0da0ffSGleb Smirnoff 
3580c8aa4eaSJung-uk Kim #define	BGE_IS_JUMBO_CAPABLE(sc)	((sc)->bge_flags & BGE_FLAG_JUMBO)
3590c8aa4eaSJung-uk Kim #define	BGE_IS_5700_FAMILY(sc)		((sc)->bge_flags & BGE_FLAG_5700_FAMILY)
3600c8aa4eaSJung-uk Kim #define	BGE_IS_5705_PLUS(sc)		((sc)->bge_flags & BGE_FLAG_5705_PLUS)
3610c8aa4eaSJung-uk Kim #define	BGE_IS_5714_FAMILY(sc)		((sc)->bge_flags & BGE_FLAG_5714_FAMILY)
3620c8aa4eaSJung-uk Kim #define	BGE_IS_575X_PLUS(sc)		((sc)->bge_flags & BGE_FLAG_575X_PLUS)
363a5779553SStanislav Sedov #define	BGE_IS_5755_PLUS(sc)		((sc)->bge_flags & BGE_FLAG_5755_PLUS)
3641108273aSPyun YongHyeon #define	BGE_IS_5717_PLUS(sc)		((sc)->bge_flags & BGE_FLAG_5717_PLUS)
3654c0da0ffSGleb Smirnoff 
3664c0da0ffSGleb Smirnoff const struct bge_revision * bge_lookup_rev(uint32_t);
3674c0da0ffSGleb Smirnoff const struct bge_vendor * bge_lookup_vendor(uint16_t);
36838cc658fSJohn Baldwin 
36938cc658fSJohn Baldwin typedef int	(*bge_eaddr_fcn_t)(struct bge_softc *, uint8_t[]);
37038cc658fSJohn Baldwin 
371e51a25f8SAlfred Perlstein static int bge_probe(device_t);
372e51a25f8SAlfred Perlstein static int bge_attach(device_t);
373e51a25f8SAlfred Perlstein static int bge_detach(device_t);
37414afefa3SPawel Jakub Dawidek static int bge_suspend(device_t);
37514afefa3SPawel Jakub Dawidek static int bge_resume(device_t);
3763f74909aSGleb Smirnoff static void bge_release_resources(struct bge_softc *);
377f41ac2beSBill Paul static void bge_dma_map_addr(void *, bus_dma_segment_t *, int, int);
3785b610048SPyun YongHyeon static int bge_dma_alloc(struct bge_softc *);
379f41ac2beSBill Paul static void bge_dma_free(struct bge_softc *);
3805b610048SPyun YongHyeon static int bge_dma_ring_alloc(struct bge_softc *, bus_size_t, bus_size_t,
3815b610048SPyun YongHyeon     bus_dma_tag_t *, uint8_t **, bus_dmamap_t *, bus_addr_t *, const char *);
382f41ac2beSBill Paul 
383ea9c3a30SPyun YongHyeon static void bge_devinfo(struct bge_softc *);
384062af0b0SPyun YongHyeon static int bge_mbox_reorder(struct bge_softc *);
385062af0b0SPyun YongHyeon 
3865fea260fSMarius Strobl static int bge_get_eaddr_fw(struct bge_softc *sc, uint8_t ether_addr[]);
38738cc658fSJohn Baldwin static int bge_get_eaddr_mem(struct bge_softc *, uint8_t[]);
38838cc658fSJohn Baldwin static int bge_get_eaddr_nvram(struct bge_softc *, uint8_t[]);
38938cc658fSJohn Baldwin static int bge_get_eaddr_eeprom(struct bge_softc *, uint8_t[]);
39038cc658fSJohn Baldwin static int bge_get_eaddr(struct bge_softc *, uint8_t[]);
39138cc658fSJohn Baldwin 
392b9c05fa5SPyun YongHyeon static void bge_txeof(struct bge_softc *, uint16_t);
3931108273aSPyun YongHyeon static void bge_rxcsum(struct bge_softc *, struct bge_rx_bd *, struct mbuf *);
394dfe0df9aSPyun YongHyeon static int bge_rxeof(struct bge_softc *, uint16_t, int);
39595d67482SBill Paul 
3968cb1383cSDoug Ambrisko static void bge_asf_driver_up (struct bge_softc *);
397e51a25f8SAlfred Perlstein static void bge_tick(void *);
3982280c16bSPyun YongHyeon static void bge_stats_clear_regs(struct bge_softc *);
399e51a25f8SAlfred Perlstein static void bge_stats_update(struct bge_softc *);
4003f74909aSGleb Smirnoff static void bge_stats_update_regs(struct bge_softc *);
401d598b626SPyun YongHyeon static struct mbuf *bge_check_short_dma(struct mbuf *);
4022e1d4df4SPyun YongHyeon static struct mbuf *bge_setup_tso(struct bge_softc *, struct mbuf *,
4031108273aSPyun YongHyeon     uint16_t *, uint16_t *);
404676ad2c9SGleb Smirnoff static int bge_encap(struct bge_softc *, struct mbuf **, uint32_t *);
40595d67482SBill Paul 
406e51a25f8SAlfred Perlstein static void bge_intr(void *);
407dfe0df9aSPyun YongHyeon static int bge_msi_intr(void *);
408dfe0df9aSPyun YongHyeon static void bge_intr_task(void *, int);
4090f9bd73bSSam Leffler static void bge_start_locked(struct ifnet *);
410e51a25f8SAlfred Perlstein static void bge_start(struct ifnet *);
411e51a25f8SAlfred Perlstein static int bge_ioctl(struct ifnet *, u_long, caddr_t);
4120f9bd73bSSam Leffler static void bge_init_locked(struct bge_softc *);
413e51a25f8SAlfred Perlstein static void bge_init(void *);
4145a147ba6SPyun YongHyeon static void bge_stop_block(struct bge_softc *, bus_size_t, uint32_t);
415e51a25f8SAlfred Perlstein static void bge_stop(struct bge_softc *);
416b74e67fbSGleb Smirnoff static void bge_watchdog(struct bge_softc *);
417b6c974e8SWarner Losh static int bge_shutdown(device_t);
41867d5e043SOleg Bulyzhin static int bge_ifmedia_upd_locked(struct ifnet *);
419e51a25f8SAlfred Perlstein static int bge_ifmedia_upd(struct ifnet *);
420e51a25f8SAlfred Perlstein static void bge_ifmedia_sts(struct ifnet *, struct ifmediareq *);
42195d67482SBill Paul 
42238cc658fSJohn Baldwin static uint8_t bge_nvram_getbyte(struct bge_softc *, int, uint8_t *);
42338cc658fSJohn Baldwin static int bge_read_nvram(struct bge_softc *, caddr_t, int, int);
42438cc658fSJohn Baldwin 
4253f74909aSGleb Smirnoff static uint8_t bge_eeprom_getbyte(struct bge_softc *, int, uint8_t *);
426e51a25f8SAlfred Perlstein static int bge_read_eeprom(struct bge_softc *, caddr_t, int, int);
42795d67482SBill Paul 
4283e9b1bcaSJung-uk Kim static void bge_setpromisc(struct bge_softc *);
429e51a25f8SAlfred Perlstein static void bge_setmulti(struct bge_softc *);
430cb2eacc7SYaroslav Tykhiy static void bge_setvlan(struct bge_softc *);
43195d67482SBill Paul 
432e0b7b101SPyun YongHyeon static __inline void bge_rxreuse_std(struct bge_softc *, int);
433e0b7b101SPyun YongHyeon static __inline void bge_rxreuse_jumbo(struct bge_softc *, int);
434943787f3SPyun YongHyeon static int bge_newbuf_std(struct bge_softc *, int);
435943787f3SPyun YongHyeon static int bge_newbuf_jumbo(struct bge_softc *, int);
436e51a25f8SAlfred Perlstein static int bge_init_rx_ring_std(struct bge_softc *);
437e51a25f8SAlfred Perlstein static void bge_free_rx_ring_std(struct bge_softc *);
438e51a25f8SAlfred Perlstein static int bge_init_rx_ring_jumbo(struct bge_softc *);
439e51a25f8SAlfred Perlstein static void bge_free_rx_ring_jumbo(struct bge_softc *);
440e51a25f8SAlfred Perlstein static void bge_free_tx_ring(struct bge_softc *);
441e51a25f8SAlfred Perlstein static int bge_init_tx_ring(struct bge_softc *);
44295d67482SBill Paul 
443e51a25f8SAlfred Perlstein static int bge_chipinit(struct bge_softc *);
444e51a25f8SAlfred Perlstein static int bge_blockinit(struct bge_softc *);
44550515680SPyun YongHyeon static uint32_t bge_dma_swap_options(struct bge_softc *);
44695d67482SBill Paul 
4475fea260fSMarius Strobl static int bge_has_eaddr(struct bge_softc *);
4483f74909aSGleb Smirnoff static uint32_t bge_readmem_ind(struct bge_softc *, int);
449e51a25f8SAlfred Perlstein static void bge_writemem_ind(struct bge_softc *, int, int);
45038cc658fSJohn Baldwin static void bge_writembx(struct bge_softc *, int, int);
45195d67482SBill Paul #ifdef notdef
4523f74909aSGleb Smirnoff static uint32_t bge_readreg_ind(struct bge_softc *, int);
45395d67482SBill Paul #endif
4549ba784dbSScott Long static void bge_writemem_direct(struct bge_softc *, int, int);
455e51a25f8SAlfred Perlstein static void bge_writereg_ind(struct bge_softc *, int, int);
45695d67482SBill Paul 
457e51a25f8SAlfred Perlstein static int bge_miibus_readreg(device_t, int, int);
458e51a25f8SAlfred Perlstein static int bge_miibus_writereg(device_t, int, int, int);
459e51a25f8SAlfred Perlstein static void bge_miibus_statchg(device_t);
46075719184SGleb Smirnoff #ifdef DEVICE_POLLING
4611abcdbd1SAttilio Rao static int bge_poll(struct ifnet *ifp, enum poll_cmd cmd, int count);
46275719184SGleb Smirnoff #endif
46395d67482SBill Paul 
4648cb1383cSDoug Ambrisko #define	BGE_RESET_START 1
4658cb1383cSDoug Ambrisko #define	BGE_RESET_STOP  2
4668cb1383cSDoug Ambrisko static void bge_sig_post_reset(struct bge_softc *, int);
4678cb1383cSDoug Ambrisko static void bge_sig_legacy(struct bge_softc *, int);
4688cb1383cSDoug Ambrisko static void bge_sig_pre_reset(struct bge_softc *, int);
469797ab05eSPyun YongHyeon static void bge_stop_fw(struct bge_softc *);
4708cb1383cSDoug Ambrisko static int bge_reset(struct bge_softc *);
471dab5cd05SOleg Bulyzhin static void bge_link_upd(struct bge_softc *);
47295d67482SBill Paul 
4736f8718a3SScott Long /*
4746f8718a3SScott Long  * The BGE_REGISTER_DEBUG option is only for low-level debugging.  It may
4756f8718a3SScott Long  * leak information to untrusted users.  It is also known to cause alignment
4766f8718a3SScott Long  * traps on certain architectures.
4776f8718a3SScott Long  */
4786f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG
4796f8718a3SScott Long static int bge_sysctl_debug_info(SYSCTL_HANDLER_ARGS);
4806f8718a3SScott Long static int bge_sysctl_reg_read(SYSCTL_HANDLER_ARGS);
4816f8718a3SScott Long static int bge_sysctl_mem_read(SYSCTL_HANDLER_ARGS);
4826f8718a3SScott Long #endif
4836f8718a3SScott Long static void bge_add_sysctls(struct bge_softc *);
4842280c16bSPyun YongHyeon static void bge_add_sysctl_stats_regs(struct bge_softc *,
4852280c16bSPyun YongHyeon     struct sysctl_ctx_list *, struct sysctl_oid_list *);
4862280c16bSPyun YongHyeon static void bge_add_sysctl_stats(struct bge_softc *, struct sysctl_ctx_list *,
4872280c16bSPyun YongHyeon     struct sysctl_oid_list *);
488763757b2SScott Long static int bge_sysctl_stats(SYSCTL_HANDLER_ARGS);
4896f8718a3SScott Long 
49095d67482SBill Paul static device_method_t bge_methods[] = {
49195d67482SBill Paul 	/* Device interface */
49295d67482SBill Paul 	DEVMETHOD(device_probe,		bge_probe),
49395d67482SBill Paul 	DEVMETHOD(device_attach,	bge_attach),
49495d67482SBill Paul 	DEVMETHOD(device_detach,	bge_detach),
49595d67482SBill Paul 	DEVMETHOD(device_shutdown,	bge_shutdown),
49614afefa3SPawel Jakub Dawidek 	DEVMETHOD(device_suspend,	bge_suspend),
49714afefa3SPawel Jakub Dawidek 	DEVMETHOD(device_resume,	bge_resume),
49895d67482SBill Paul 
49995d67482SBill Paul 	/* MII interface */
50095d67482SBill Paul 	DEVMETHOD(miibus_readreg,	bge_miibus_readreg),
50195d67482SBill Paul 	DEVMETHOD(miibus_writereg,	bge_miibus_writereg),
50295d67482SBill Paul 	DEVMETHOD(miibus_statchg,	bge_miibus_statchg),
50395d67482SBill Paul 
5044b7ec270SMarius Strobl 	DEVMETHOD_END
50595d67482SBill Paul };
50695d67482SBill Paul 
50795d67482SBill Paul static driver_t bge_driver = {
50895d67482SBill Paul 	"bge",
50995d67482SBill Paul 	bge_methods,
51095d67482SBill Paul 	sizeof(struct bge_softc)
51195d67482SBill Paul };
51295d67482SBill Paul 
51395d67482SBill Paul static devclass_t bge_devclass;
51495d67482SBill Paul 
515f246e4a1SMatthew N. Dodd DRIVER_MODULE(bge, pci, bge_driver, bge_devclass, 0, 0);
51695d67482SBill Paul DRIVER_MODULE(miibus, bge, miibus_driver, miibus_devclass, 0, 0);
51795d67482SBill Paul 
518f1a7e6d5SScott Long static int bge_allow_asf = 1;
519f1a7e6d5SScott Long 
520f1a7e6d5SScott Long TUNABLE_INT("hw.bge.allow_asf", &bge_allow_asf);
521f1a7e6d5SScott Long 
5226472ac3dSEd Schouten static SYSCTL_NODE(_hw, OID_AUTO, bge, CTLFLAG_RD, 0, "BGE driver parameters");
523f1a7e6d5SScott Long SYSCTL_INT(_hw_bge, OID_AUTO, allow_asf, CTLFLAG_RD, &bge_allow_asf, 0,
524f1a7e6d5SScott Long 	"Allow ASF mode if available");
525c4529f41SMichael Reifenberger 
52608013fd3SMarius Strobl #define	SPARC64_BLADE_1500_MODEL	"SUNW,Sun-Blade-1500"
52708013fd3SMarius Strobl #define	SPARC64_BLADE_1500_PATH_BGE	"/pci@1f,700000/network@2"
52808013fd3SMarius Strobl #define	SPARC64_BLADE_2500_MODEL	"SUNW,Sun-Blade-2500"
52908013fd3SMarius Strobl #define	SPARC64_BLADE_2500_PATH_BGE	"/pci@1c,600000/network@3"
53008013fd3SMarius Strobl #define	SPARC64_OFW_SUBVENDOR		"subsystem-vendor-id"
53108013fd3SMarius Strobl 
53208013fd3SMarius Strobl static int
5335fea260fSMarius Strobl bge_has_eaddr(struct bge_softc *sc)
53408013fd3SMarius Strobl {
53508013fd3SMarius Strobl #ifdef __sparc64__
53608013fd3SMarius Strobl 	char buf[sizeof(SPARC64_BLADE_1500_PATH_BGE)];
53708013fd3SMarius Strobl 	device_t dev;
53808013fd3SMarius Strobl 	uint32_t subvendor;
53908013fd3SMarius Strobl 
54008013fd3SMarius Strobl 	dev = sc->bge_dev;
54108013fd3SMarius Strobl 
54208013fd3SMarius Strobl 	/*
54308013fd3SMarius Strobl 	 * The on-board BGEs found in sun4u machines aren't fitted with
54408013fd3SMarius Strobl 	 * an EEPROM which means that we have to obtain the MAC address
54508013fd3SMarius Strobl 	 * via OFW and that some tests will always fail.  We distinguish
54608013fd3SMarius Strobl 	 * such BGEs by the subvendor ID, which also has to be obtained
54708013fd3SMarius Strobl 	 * from OFW instead of the PCI configuration space as the latter
54808013fd3SMarius Strobl 	 * indicates Broadcom as the subvendor of the netboot interface.
54908013fd3SMarius Strobl 	 * For early Blade 1500 and 2500 we even have to check the OFW
55008013fd3SMarius Strobl 	 * device path as the subvendor ID always defaults to Broadcom
55108013fd3SMarius Strobl 	 * there.
55208013fd3SMarius Strobl 	 */
55308013fd3SMarius Strobl 	if (OF_getprop(ofw_bus_get_node(dev), SPARC64_OFW_SUBVENDOR,
55408013fd3SMarius Strobl 	    &subvendor, sizeof(subvendor)) == sizeof(subvendor) &&
5552d857b9bSMarius Strobl 	    (subvendor == FJTSU_VENDORID || subvendor == SUN_VENDORID))
55608013fd3SMarius Strobl 		return (0);
55708013fd3SMarius Strobl 	memset(buf, 0, sizeof(buf));
55808013fd3SMarius Strobl 	if (OF_package_to_path(ofw_bus_get_node(dev), buf, sizeof(buf)) > 0) {
55908013fd3SMarius Strobl 		if (strcmp(sparc64_model, SPARC64_BLADE_1500_MODEL) == 0 &&
56008013fd3SMarius Strobl 		    strcmp(buf, SPARC64_BLADE_1500_PATH_BGE) == 0)
56108013fd3SMarius Strobl 			return (0);
56208013fd3SMarius Strobl 		if (strcmp(sparc64_model, SPARC64_BLADE_2500_MODEL) == 0 &&
56308013fd3SMarius Strobl 		    strcmp(buf, SPARC64_BLADE_2500_PATH_BGE) == 0)
56408013fd3SMarius Strobl 			return (0);
56508013fd3SMarius Strobl 	}
56608013fd3SMarius Strobl #endif
56708013fd3SMarius Strobl 	return (1);
56808013fd3SMarius Strobl }
56908013fd3SMarius Strobl 
5703f74909aSGleb Smirnoff static uint32_t
5713f74909aSGleb Smirnoff bge_readmem_ind(struct bge_softc *sc, int off)
57295d67482SBill Paul {
57395d67482SBill Paul 	device_t dev;
5746f8718a3SScott Long 	uint32_t val;
57595d67482SBill Paul 
576a4431ebaSPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906 &&
577a4431ebaSPyun YongHyeon 	    off >= BGE_STATS_BLOCK && off < BGE_SEND_RING_1_TO_4)
578a4431ebaSPyun YongHyeon 		return (0);
579a4431ebaSPyun YongHyeon 
58095d67482SBill Paul 	dev = sc->bge_dev;
58195d67482SBill Paul 
58295d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4);
5836f8718a3SScott Long 	val = pci_read_config(dev, BGE_PCI_MEMWIN_DATA, 4);
5846f8718a3SScott Long 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4);
5856f8718a3SScott Long 	return (val);
58695d67482SBill Paul }
58795d67482SBill Paul 
58895d67482SBill Paul static void
5893f74909aSGleb Smirnoff bge_writemem_ind(struct bge_softc *sc, int off, int val)
59095d67482SBill Paul {
59195d67482SBill Paul 	device_t dev;
59295d67482SBill Paul 
593a4431ebaSPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906 &&
594a4431ebaSPyun YongHyeon 	    off >= BGE_STATS_BLOCK && off < BGE_SEND_RING_1_TO_4)
595a4431ebaSPyun YongHyeon 		return;
596a4431ebaSPyun YongHyeon 
59795d67482SBill Paul 	dev = sc->bge_dev;
59895d67482SBill Paul 
59995d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4);
60095d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MEMWIN_DATA, val, 4);
6016f8718a3SScott Long 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4);
60295d67482SBill Paul }
60395d67482SBill Paul 
60495d67482SBill Paul #ifdef notdef
6053f74909aSGleb Smirnoff static uint32_t
6063f74909aSGleb Smirnoff bge_readreg_ind(struct bge_softc *sc, int off)
60795d67482SBill Paul {
60895d67482SBill Paul 	device_t dev;
60995d67482SBill Paul 
61095d67482SBill Paul 	dev = sc->bge_dev;
61195d67482SBill Paul 
61295d67482SBill Paul 	pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4);
61395d67482SBill Paul 	return (pci_read_config(dev, BGE_PCI_REG_DATA, 4));
61495d67482SBill Paul }
61595d67482SBill Paul #endif
61695d67482SBill Paul 
61795d67482SBill Paul static void
6183f74909aSGleb Smirnoff bge_writereg_ind(struct bge_softc *sc, int off, int val)
61995d67482SBill Paul {
62095d67482SBill Paul 	device_t dev;
62195d67482SBill Paul 
62295d67482SBill Paul 	dev = sc->bge_dev;
62395d67482SBill Paul 
62495d67482SBill Paul 	pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4);
62595d67482SBill Paul 	pci_write_config(dev, BGE_PCI_REG_DATA, val, 4);
62695d67482SBill Paul }
62795d67482SBill Paul 
6286f8718a3SScott Long static void
6296f8718a3SScott Long bge_writemem_direct(struct bge_softc *sc, int off, int val)
6306f8718a3SScott Long {
6316f8718a3SScott Long 	CSR_WRITE_4(sc, off, val);
6326f8718a3SScott Long }
6336f8718a3SScott Long 
63438cc658fSJohn Baldwin static void
63538cc658fSJohn Baldwin bge_writembx(struct bge_softc *sc, int off, int val)
63638cc658fSJohn Baldwin {
63738cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906)
63838cc658fSJohn Baldwin 		off += BGE_LPMBX_IRQ0_HI - BGE_MBX_IRQ0_HI;
63938cc658fSJohn Baldwin 
64038cc658fSJohn Baldwin 	CSR_WRITE_4(sc, off, val);
641062af0b0SPyun YongHyeon 	if ((sc->bge_flags & BGE_FLAG_MBOX_REORDER) != 0)
642062af0b0SPyun YongHyeon 		CSR_READ_4(sc, off);
64338cc658fSJohn Baldwin }
64438cc658fSJohn Baldwin 
645f41ac2beSBill Paul /*
646f41ac2beSBill Paul  * Map a single buffer address.
647f41ac2beSBill Paul  */
648f41ac2beSBill Paul 
649f41ac2beSBill Paul static void
6503f74909aSGleb Smirnoff bge_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
651f41ac2beSBill Paul {
652f41ac2beSBill Paul 	struct bge_dmamap_arg *ctx;
653f41ac2beSBill Paul 
654f41ac2beSBill Paul 	if (error)
655f41ac2beSBill Paul 		return;
656f41ac2beSBill Paul 
6575b610048SPyun YongHyeon 	KASSERT(nseg == 1, ("%s: %d segments returned!", __func__, nseg));
6585b610048SPyun YongHyeon 
659f41ac2beSBill Paul 	ctx = arg;
660f41ac2beSBill Paul 	ctx->bge_busaddr = segs->ds_addr;
661f41ac2beSBill Paul }
662f41ac2beSBill Paul 
66338cc658fSJohn Baldwin static uint8_t
66438cc658fSJohn Baldwin bge_nvram_getbyte(struct bge_softc *sc, int addr, uint8_t *dest)
66538cc658fSJohn Baldwin {
66638cc658fSJohn Baldwin 	uint32_t access, byte = 0;
66738cc658fSJohn Baldwin 	int i;
66838cc658fSJohn Baldwin 
66938cc658fSJohn Baldwin 	/* Lock. */
67038cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_SWARB, BGE_NVRAMSWARB_SET1);
67138cc658fSJohn Baldwin 	for (i = 0; i < 8000; i++) {
67238cc658fSJohn Baldwin 		if (CSR_READ_4(sc, BGE_NVRAM_SWARB) & BGE_NVRAMSWARB_GNT1)
67338cc658fSJohn Baldwin 			break;
67438cc658fSJohn Baldwin 		DELAY(20);
67538cc658fSJohn Baldwin 	}
67638cc658fSJohn Baldwin 	if (i == 8000)
67738cc658fSJohn Baldwin 		return (1);
67838cc658fSJohn Baldwin 
67938cc658fSJohn Baldwin 	/* Enable access. */
68038cc658fSJohn Baldwin 	access = CSR_READ_4(sc, BGE_NVRAM_ACCESS);
68138cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_ACCESS, access | BGE_NVRAMACC_ENABLE);
68238cc658fSJohn Baldwin 
68338cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_ADDR, addr & 0xfffffffc);
68438cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_CMD, BGE_NVRAM_READCMD);
68538cc658fSJohn Baldwin 	for (i = 0; i < BGE_TIMEOUT * 10; i++) {
68638cc658fSJohn Baldwin 		DELAY(10);
68738cc658fSJohn Baldwin 		if (CSR_READ_4(sc, BGE_NVRAM_CMD) & BGE_NVRAMCMD_DONE) {
68838cc658fSJohn Baldwin 			DELAY(10);
68938cc658fSJohn Baldwin 			break;
69038cc658fSJohn Baldwin 		}
69138cc658fSJohn Baldwin 	}
69238cc658fSJohn Baldwin 
69338cc658fSJohn Baldwin 	if (i == BGE_TIMEOUT * 10) {
69438cc658fSJohn Baldwin 		if_printf(sc->bge_ifp, "nvram read timed out\n");
69538cc658fSJohn Baldwin 		return (1);
69638cc658fSJohn Baldwin 	}
69738cc658fSJohn Baldwin 
69838cc658fSJohn Baldwin 	/* Get result. */
69938cc658fSJohn Baldwin 	byte = CSR_READ_4(sc, BGE_NVRAM_RDDATA);
70038cc658fSJohn Baldwin 
70138cc658fSJohn Baldwin 	*dest = (bswap32(byte) >> ((addr % 4) * 8)) & 0xFF;
70238cc658fSJohn Baldwin 
70338cc658fSJohn Baldwin 	/* Disable access. */
70438cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_ACCESS, access);
70538cc658fSJohn Baldwin 
70638cc658fSJohn Baldwin 	/* Unlock. */
70738cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_SWARB, BGE_NVRAMSWARB_CLR1);
70838cc658fSJohn Baldwin 	CSR_READ_4(sc, BGE_NVRAM_SWARB);
70938cc658fSJohn Baldwin 
71038cc658fSJohn Baldwin 	return (0);
71138cc658fSJohn Baldwin }
71238cc658fSJohn Baldwin 
71338cc658fSJohn Baldwin /*
71438cc658fSJohn Baldwin  * Read a sequence of bytes from NVRAM.
71538cc658fSJohn Baldwin  */
71638cc658fSJohn Baldwin static int
71738cc658fSJohn Baldwin bge_read_nvram(struct bge_softc *sc, caddr_t dest, int off, int cnt)
71838cc658fSJohn Baldwin {
71938cc658fSJohn Baldwin 	int err = 0, i;
72038cc658fSJohn Baldwin 	uint8_t byte = 0;
72138cc658fSJohn Baldwin 
72238cc658fSJohn Baldwin 	if (sc->bge_asicrev != BGE_ASICREV_BCM5906)
72338cc658fSJohn Baldwin 		return (1);
72438cc658fSJohn Baldwin 
72538cc658fSJohn Baldwin 	for (i = 0; i < cnt; i++) {
72638cc658fSJohn Baldwin 		err = bge_nvram_getbyte(sc, off + i, &byte);
72738cc658fSJohn Baldwin 		if (err)
72838cc658fSJohn Baldwin 			break;
72938cc658fSJohn Baldwin 		*(dest + i) = byte;
73038cc658fSJohn Baldwin 	}
73138cc658fSJohn Baldwin 
73238cc658fSJohn Baldwin 	return (err ? 1 : 0);
73338cc658fSJohn Baldwin }
73438cc658fSJohn Baldwin 
73595d67482SBill Paul /*
73695d67482SBill Paul  * Read a byte of data stored in the EEPROM at address 'addr.' The
73795d67482SBill Paul  * BCM570x supports both the traditional bitbang interface and an
73895d67482SBill Paul  * auto access interface for reading the EEPROM. We use the auto
73995d67482SBill Paul  * access method.
74095d67482SBill Paul  */
7413f74909aSGleb Smirnoff static uint8_t
7423f74909aSGleb Smirnoff bge_eeprom_getbyte(struct bge_softc *sc, int addr, uint8_t *dest)
74395d67482SBill Paul {
74495d67482SBill Paul 	int i;
7453f74909aSGleb Smirnoff 	uint32_t byte = 0;
74695d67482SBill Paul 
74795d67482SBill Paul 	/*
74895d67482SBill Paul 	 * Enable use of auto EEPROM access so we can avoid
74995d67482SBill Paul 	 * having to use the bitbang method.
75095d67482SBill Paul 	 */
75195d67482SBill Paul 	BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_AUTO_EEPROM);
75295d67482SBill Paul 
75395d67482SBill Paul 	/* Reset the EEPROM, load the clock period. */
75495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_EE_ADDR,
75595d67482SBill Paul 	    BGE_EEADDR_RESET | BGE_EEHALFCLK(BGE_HALFCLK_384SCL));
75695d67482SBill Paul 	DELAY(20);
75795d67482SBill Paul 
75895d67482SBill Paul 	/* Issue the read EEPROM command. */
75995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_EE_ADDR, BGE_EE_READCMD | addr);
76095d67482SBill Paul 
76195d67482SBill Paul 	/* Wait for completion */
76295d67482SBill Paul 	for(i = 0; i < BGE_TIMEOUT * 10; i++) {
76395d67482SBill Paul 		DELAY(10);
76495d67482SBill Paul 		if (CSR_READ_4(sc, BGE_EE_ADDR) & BGE_EEADDR_DONE)
76595d67482SBill Paul 			break;
76695d67482SBill Paul 	}
76795d67482SBill Paul 
768d5d23857SJung-uk Kim 	if (i == BGE_TIMEOUT * 10) {
769fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "EEPROM read timed out\n");
770f6789fbaSPyun YongHyeon 		return (1);
77195d67482SBill Paul 	}
77295d67482SBill Paul 
77395d67482SBill Paul 	/* Get result. */
77495d67482SBill Paul 	byte = CSR_READ_4(sc, BGE_EE_DATA);
77595d67482SBill Paul 
7760c8aa4eaSJung-uk Kim 	*dest = (byte >> ((addr % 4) * 8)) & 0xFF;
77795d67482SBill Paul 
77895d67482SBill Paul 	return (0);
77995d67482SBill Paul }
78095d67482SBill Paul 
78195d67482SBill Paul /*
78295d67482SBill Paul  * Read a sequence of bytes from the EEPROM.
78395d67482SBill Paul  */
78495d67482SBill Paul static int
7853f74909aSGleb Smirnoff bge_read_eeprom(struct bge_softc *sc, caddr_t dest, int off, int cnt)
78695d67482SBill Paul {
7873f74909aSGleb Smirnoff 	int i, error = 0;
7883f74909aSGleb Smirnoff 	uint8_t byte = 0;
78995d67482SBill Paul 
79095d67482SBill Paul 	for (i = 0; i < cnt; i++) {
7913f74909aSGleb Smirnoff 		error = bge_eeprom_getbyte(sc, off + i, &byte);
7923f74909aSGleb Smirnoff 		if (error)
79395d67482SBill Paul 			break;
79495d67482SBill Paul 		*(dest + i) = byte;
79595d67482SBill Paul 	}
79695d67482SBill Paul 
7973f74909aSGleb Smirnoff 	return (error ? 1 : 0);
79895d67482SBill Paul }
79995d67482SBill Paul 
80095d67482SBill Paul static int
8013f74909aSGleb Smirnoff bge_miibus_readreg(device_t dev, int phy, int reg)
80295d67482SBill Paul {
80395d67482SBill Paul 	struct bge_softc *sc;
804a813ed78SPyun YongHyeon 	uint32_t val;
80595d67482SBill Paul 	int i;
80695d67482SBill Paul 
80795d67482SBill Paul 	sc = device_get_softc(dev);
80895d67482SBill Paul 
809a813ed78SPyun YongHyeon 	/* Clear the autopoll bit if set, otherwise may trigger PCI errors. */
810a813ed78SPyun YongHyeon 	if ((sc->bge_mi_mode & BGE_MIMODE_AUTOPOLL) != 0) {
811a813ed78SPyun YongHyeon 		CSR_WRITE_4(sc, BGE_MI_MODE,
812a813ed78SPyun YongHyeon 		    sc->bge_mi_mode & ~BGE_MIMODE_AUTOPOLL);
813a813ed78SPyun YongHyeon 		DELAY(80);
81437ceeb4dSPaul Saab 	}
81537ceeb4dSPaul Saab 
81695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_READ | BGE_MICOMM_BUSY |
81795d67482SBill Paul 	    BGE_MIPHY(phy) | BGE_MIREG(reg));
81895d67482SBill Paul 
819a813ed78SPyun YongHyeon 	/* Poll for the PHY register access to complete. */
82095d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
821d5d23857SJung-uk Kim 		DELAY(10);
82295d67482SBill Paul 		val = CSR_READ_4(sc, BGE_MI_COMM);
823a813ed78SPyun YongHyeon 		if ((val & BGE_MICOMM_BUSY) == 0) {
824a813ed78SPyun YongHyeon 			DELAY(5);
825a813ed78SPyun YongHyeon 			val = CSR_READ_4(sc, BGE_MI_COMM);
82695d67482SBill Paul 			break;
82795d67482SBill Paul 		}
828a813ed78SPyun YongHyeon 	}
82995d67482SBill Paul 
83095d67482SBill Paul 	if (i == BGE_TIMEOUT) {
8315fea260fSMarius Strobl 		device_printf(sc->bge_dev,
8325fea260fSMarius Strobl 		    "PHY read timed out (phy %d, reg %d, val 0x%08x)\n",
8335fea260fSMarius Strobl 		    phy, reg, val);
83437ceeb4dSPaul Saab 		val = 0;
83595d67482SBill Paul 	}
83695d67482SBill Paul 
837a813ed78SPyun YongHyeon 	/* Restore the autopoll bit if necessary. */
838a813ed78SPyun YongHyeon 	if ((sc->bge_mi_mode & BGE_MIMODE_AUTOPOLL) != 0) {
839a813ed78SPyun YongHyeon 		CSR_WRITE_4(sc, BGE_MI_MODE, sc->bge_mi_mode);
840a813ed78SPyun YongHyeon 		DELAY(80);
84137ceeb4dSPaul Saab 	}
84237ceeb4dSPaul Saab 
84395d67482SBill Paul 	if (val & BGE_MICOMM_READFAIL)
84495d67482SBill Paul 		return (0);
84595d67482SBill Paul 
8460c8aa4eaSJung-uk Kim 	return (val & 0xFFFF);
84795d67482SBill Paul }
84895d67482SBill Paul 
84995d67482SBill Paul static int
8503f74909aSGleb Smirnoff bge_miibus_writereg(device_t dev, int phy, int reg, int val)
85195d67482SBill Paul {
85295d67482SBill Paul 	struct bge_softc *sc;
85395d67482SBill Paul 	int i;
85495d67482SBill Paul 
85595d67482SBill Paul 	sc = device_get_softc(dev);
85695d67482SBill Paul 
85738cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906 &&
85838cc658fSJohn Baldwin 	    (reg == BRGPHY_MII_1000CTL || reg == BRGPHY_MII_AUXCTL))
85938cc658fSJohn Baldwin 		return (0);
86038cc658fSJohn Baldwin 
861a813ed78SPyun YongHyeon 	/* Clear the autopoll bit if set, otherwise may trigger PCI errors. */
862a813ed78SPyun YongHyeon 	if ((sc->bge_mi_mode & BGE_MIMODE_AUTOPOLL) != 0) {
863a813ed78SPyun YongHyeon 		CSR_WRITE_4(sc, BGE_MI_MODE,
864a813ed78SPyun YongHyeon 		    sc->bge_mi_mode & ~BGE_MIMODE_AUTOPOLL);
865a813ed78SPyun YongHyeon 		DELAY(80);
86637ceeb4dSPaul Saab 	}
86737ceeb4dSPaul Saab 
86895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_WRITE | BGE_MICOMM_BUSY |
86995d67482SBill Paul 	    BGE_MIPHY(phy) | BGE_MIREG(reg) | val);
87095d67482SBill Paul 
87195d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
872d5d23857SJung-uk Kim 		DELAY(10);
87338cc658fSJohn Baldwin 		if (!(CSR_READ_4(sc, BGE_MI_COMM) & BGE_MICOMM_BUSY)) {
87438cc658fSJohn Baldwin 			DELAY(5);
87538cc658fSJohn Baldwin 			CSR_READ_4(sc, BGE_MI_COMM); /* dummy read */
87695d67482SBill Paul 			break;
877d5d23857SJung-uk Kim 		}
87838cc658fSJohn Baldwin 	}
879d5d23857SJung-uk Kim 
880a813ed78SPyun YongHyeon 	/* Restore the autopoll bit if necessary. */
881a813ed78SPyun YongHyeon 	if ((sc->bge_mi_mode & BGE_MIMODE_AUTOPOLL) != 0) {
882a813ed78SPyun YongHyeon 		CSR_WRITE_4(sc, BGE_MI_MODE, sc->bge_mi_mode);
883a813ed78SPyun YongHyeon 		DELAY(80);
884a813ed78SPyun YongHyeon 	}
885a813ed78SPyun YongHyeon 
886a813ed78SPyun YongHyeon 	if (i == BGE_TIMEOUT)
88738cc658fSJohn Baldwin 		device_printf(sc->bge_dev,
88838cc658fSJohn Baldwin 		    "PHY write timed out (phy %d, reg %d, val %d)\n",
88938cc658fSJohn Baldwin 		    phy, reg, val);
89037ceeb4dSPaul Saab 
89195d67482SBill Paul 	return (0);
89295d67482SBill Paul }
89395d67482SBill Paul 
89495d67482SBill Paul static void
8953f74909aSGleb Smirnoff bge_miibus_statchg(device_t dev)
89695d67482SBill Paul {
89795d67482SBill Paul 	struct bge_softc *sc;
89895d67482SBill Paul 	struct mii_data *mii;
89995d67482SBill Paul 	sc = device_get_softc(dev);
90095d67482SBill Paul 	mii = device_get_softc(sc->bge_miibus);
90195d67482SBill Paul 
902d4f5240aSPyun YongHyeon 	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
903d4f5240aSPyun YongHyeon 	    (IFM_ACTIVE | IFM_AVALID)) {
904d4f5240aSPyun YongHyeon 		switch (IFM_SUBTYPE(mii->mii_media_active)) {
905d4f5240aSPyun YongHyeon 		case IFM_10_T:
906d4f5240aSPyun YongHyeon 		case IFM_100_TX:
907d4f5240aSPyun YongHyeon 			sc->bge_link = 1;
908d4f5240aSPyun YongHyeon 			break;
909d4f5240aSPyun YongHyeon 		case IFM_1000_T:
910d4f5240aSPyun YongHyeon 		case IFM_1000_SX:
911d4f5240aSPyun YongHyeon 		case IFM_2500_SX:
912d4f5240aSPyun YongHyeon 			if (sc->bge_asicrev != BGE_ASICREV_BCM5906)
913d4f5240aSPyun YongHyeon 				sc->bge_link = 1;
914d4f5240aSPyun YongHyeon 			else
915d4f5240aSPyun YongHyeon 				sc->bge_link = 0;
916d4f5240aSPyun YongHyeon 			break;
917d4f5240aSPyun YongHyeon 		default:
918d4f5240aSPyun YongHyeon 			sc->bge_link = 0;
919d4f5240aSPyun YongHyeon 			break;
920d4f5240aSPyun YongHyeon 		}
921d4f5240aSPyun YongHyeon 	} else
922d4f5240aSPyun YongHyeon 		sc->bge_link = 0;
923d4f5240aSPyun YongHyeon 	if (sc->bge_link == 0)
924d4f5240aSPyun YongHyeon 		return;
92595d67482SBill Paul 	BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_PORTMODE);
926ea3b4127SPyun YongHyeon 	if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T ||
927ea3b4127SPyun YongHyeon 	    IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_SX)
92895d67482SBill Paul 		BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_GMII);
9293f74909aSGleb Smirnoff 	else
93095d67482SBill Paul 		BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_MII);
93195d67482SBill Paul 
9326854be25SPyun YongHyeon 	if (IFM_OPTIONS(mii->mii_media_active & IFM_FDX) != 0) {
93395d67482SBill Paul 		BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX);
934efd4fc3fSMarius Strobl 		if ((IFM_OPTIONS(mii->mii_media_active) &
935efd4fc3fSMarius Strobl 		    IFM_ETH_TXPAUSE) != 0)
9366854be25SPyun YongHyeon 			BGE_SETBIT(sc, BGE_TX_MODE, BGE_TXMODE_FLOWCTL_ENABLE);
9373f74909aSGleb Smirnoff 		else
9386854be25SPyun YongHyeon 			BGE_CLRBIT(sc, BGE_TX_MODE, BGE_TXMODE_FLOWCTL_ENABLE);
939efd4fc3fSMarius Strobl 		if ((IFM_OPTIONS(mii->mii_media_active) &
940efd4fc3fSMarius Strobl 		    IFM_ETH_RXPAUSE) != 0)
9416854be25SPyun YongHyeon 			BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_FLOWCTL_ENABLE);
9426854be25SPyun YongHyeon 		else
9436854be25SPyun YongHyeon 			BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_FLOWCTL_ENABLE);
9446854be25SPyun YongHyeon 	} else {
94595d67482SBill Paul 		BGE_SETBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX);
9466854be25SPyun YongHyeon 		BGE_CLRBIT(sc, BGE_TX_MODE, BGE_TXMODE_FLOWCTL_ENABLE);
9476854be25SPyun YongHyeon 		BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_FLOWCTL_ENABLE);
9486854be25SPyun YongHyeon 	}
94995d67482SBill Paul }
95095d67482SBill Paul 
95195d67482SBill Paul /*
95295d67482SBill Paul  * Intialize a standard receive ring descriptor.
95395d67482SBill Paul  */
95495d67482SBill Paul static int
955943787f3SPyun YongHyeon bge_newbuf_std(struct bge_softc *sc, int i)
95695d67482SBill Paul {
957943787f3SPyun YongHyeon 	struct mbuf *m;
95895d67482SBill Paul 	struct bge_rx_bd *r;
959a23634a1SPyun YongHyeon 	bus_dma_segment_t segs[1];
960943787f3SPyun YongHyeon 	bus_dmamap_t map;
961a23634a1SPyun YongHyeon 	int error, nsegs;
96295d67482SBill Paul 
963f5459d4cSPyun YongHyeon 	if (sc->bge_flags & BGE_FLAG_JUMBO_STD &&
964f5459d4cSPyun YongHyeon 	    (sc->bge_ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN +
965f5459d4cSPyun YongHyeon 	    ETHER_VLAN_ENCAP_LEN > (MCLBYTES - ETHER_ALIGN))) {
966f5459d4cSPyun YongHyeon 		m = m_getjcl(M_DONTWAIT, MT_DATA, M_PKTHDR, MJUM9BYTES);
967f5459d4cSPyun YongHyeon 		if (m == NULL)
968f5459d4cSPyun YongHyeon 			return (ENOBUFS);
969f5459d4cSPyun YongHyeon 		m->m_len = m->m_pkthdr.len = MJUM9BYTES;
970f5459d4cSPyun YongHyeon 	} else {
971943787f3SPyun YongHyeon 		m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
972943787f3SPyun YongHyeon 		if (m == NULL)
97395d67482SBill Paul 			return (ENOBUFS);
974943787f3SPyun YongHyeon 		m->m_len = m->m_pkthdr.len = MCLBYTES;
975f5459d4cSPyun YongHyeon 	}
976652ae483SGleb Smirnoff 	if ((sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) == 0)
977943787f3SPyun YongHyeon 		m_adj(m, ETHER_ALIGN);
978943787f3SPyun YongHyeon 
9790ac56796SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_rx_mtag,
980943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_std_sparemap, m, segs, &nsegs, 0);
981a23634a1SPyun YongHyeon 	if (error != 0) {
982943787f3SPyun YongHyeon 		m_freem(m);
983a23634a1SPyun YongHyeon 		return (error);
984f41ac2beSBill Paul 	}
985943787f3SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) {
986943787f3SPyun YongHyeon 		bus_dmamap_sync(sc->bge_cdata.bge_rx_mtag,
987943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_dmamap[i], BUS_DMASYNC_POSTREAD);
988943787f3SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_rx_mtag,
989943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_dmamap[i]);
990943787f3SPyun YongHyeon 	}
991943787f3SPyun YongHyeon 	map = sc->bge_cdata.bge_rx_std_dmamap[i];
992943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_std_dmamap[i] = sc->bge_cdata.bge_rx_std_sparemap;
993943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_std_sparemap = map;
994943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_std_chain[i] = m;
995e0b7b101SPyun YongHyeon 	sc->bge_cdata.bge_rx_std_seglen[i] = segs[0].ds_len;
996943787f3SPyun YongHyeon 	r = &sc->bge_ldata.bge_rx_std_ring[sc->bge_std];
997a23634a1SPyun YongHyeon 	r->bge_addr.bge_addr_lo = BGE_ADDR_LO(segs[0].ds_addr);
998a23634a1SPyun YongHyeon 	r->bge_addr.bge_addr_hi = BGE_ADDR_HI(segs[0].ds_addr);
999e907febfSPyun YongHyeon 	r->bge_flags = BGE_RXBDFLAG_END;
1000a23634a1SPyun YongHyeon 	r->bge_len = segs[0].ds_len;
1001e907febfSPyun YongHyeon 	r->bge_idx = i;
1002f41ac2beSBill Paul 
10030ac56796SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_rx_mtag,
1004943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_std_dmamap[i], BUS_DMASYNC_PREREAD);
100595d67482SBill Paul 
100695d67482SBill Paul 	return (0);
100795d67482SBill Paul }
100895d67482SBill Paul 
100995d67482SBill Paul /*
101095d67482SBill Paul  * Initialize a jumbo receive ring descriptor. This allocates
101195d67482SBill Paul  * a jumbo buffer from the pool managed internally by the driver.
101295d67482SBill Paul  */
101395d67482SBill Paul static int
1014943787f3SPyun YongHyeon bge_newbuf_jumbo(struct bge_softc *sc, int i)
101595d67482SBill Paul {
10161be6acb7SGleb Smirnoff 	bus_dma_segment_t segs[BGE_NSEG_JUMBO];
1017943787f3SPyun YongHyeon 	bus_dmamap_t map;
10181be6acb7SGleb Smirnoff 	struct bge_extrx_bd *r;
1019943787f3SPyun YongHyeon 	struct mbuf *m;
1020943787f3SPyun YongHyeon 	int error, nsegs;
102195d67482SBill Paul 
1022943787f3SPyun YongHyeon 	MGETHDR(m, M_DONTWAIT, MT_DATA);
1023943787f3SPyun YongHyeon 	if (m == NULL)
102495d67482SBill Paul 		return (ENOBUFS);
102595d67482SBill Paul 
1026943787f3SPyun YongHyeon 	m_cljget(m, M_DONTWAIT, MJUM9BYTES);
1027943787f3SPyun YongHyeon 	if (!(m->m_flags & M_EXT)) {
1028943787f3SPyun YongHyeon 		m_freem(m);
102995d67482SBill Paul 		return (ENOBUFS);
103095d67482SBill Paul 	}
1031943787f3SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MJUM9BYTES;
1032652ae483SGleb Smirnoff 	if ((sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) == 0)
1033943787f3SPyun YongHyeon 		m_adj(m, ETHER_ALIGN);
10341be6acb7SGleb Smirnoff 
10351be6acb7SGleb Smirnoff 	error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_mtag_jumbo,
1036943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_jumbo_sparemap, m, segs, &nsegs, 0);
1037943787f3SPyun YongHyeon 	if (error != 0) {
1038943787f3SPyun YongHyeon 		m_freem(m);
10391be6acb7SGleb Smirnoff 		return (error);
1040f7cea149SGleb Smirnoff 	}
10411be6acb7SGleb Smirnoff 
1042aa8cbdbfSMarius Strobl 	if (sc->bge_cdata.bge_rx_jumbo_chain[i] != NULL) {
1043943787f3SPyun YongHyeon 		bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo,
1044943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_jumbo_dmamap[i], BUS_DMASYNC_POSTREAD);
1045943787f3SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo,
1046943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
1047943787f3SPyun YongHyeon 	}
1048943787f3SPyun YongHyeon 	map = sc->bge_cdata.bge_rx_jumbo_dmamap[i];
1049943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_jumbo_dmamap[i] =
1050943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_jumbo_sparemap;
1051943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_jumbo_sparemap = map;
1052943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_jumbo_chain[i] = m;
1053e0b7b101SPyun YongHyeon 	sc->bge_cdata.bge_rx_jumbo_seglen[i][0] = 0;
1054e0b7b101SPyun YongHyeon 	sc->bge_cdata.bge_rx_jumbo_seglen[i][1] = 0;
1055e0b7b101SPyun YongHyeon 	sc->bge_cdata.bge_rx_jumbo_seglen[i][2] = 0;
1056e0b7b101SPyun YongHyeon 	sc->bge_cdata.bge_rx_jumbo_seglen[i][3] = 0;
1057e0b7b101SPyun YongHyeon 
10581be6acb7SGleb Smirnoff 	/*
10591be6acb7SGleb Smirnoff 	 * Fill in the extended RX buffer descriptor.
10601be6acb7SGleb Smirnoff 	 */
1061943787f3SPyun YongHyeon 	r = &sc->bge_ldata.bge_rx_jumbo_ring[sc->bge_jumbo];
10624e7ba1abSGleb Smirnoff 	r->bge_flags = BGE_RXBDFLAG_JUMBO_RING | BGE_RXBDFLAG_END;
10634e7ba1abSGleb Smirnoff 	r->bge_idx = i;
10644e7ba1abSGleb Smirnoff 	r->bge_len3 = r->bge_len2 = r->bge_len1 = 0;
10654e7ba1abSGleb Smirnoff 	switch (nsegs) {
10664e7ba1abSGleb Smirnoff 	case 4:
10674e7ba1abSGleb Smirnoff 		r->bge_addr3.bge_addr_lo = BGE_ADDR_LO(segs[3].ds_addr);
10684e7ba1abSGleb Smirnoff 		r->bge_addr3.bge_addr_hi = BGE_ADDR_HI(segs[3].ds_addr);
10694e7ba1abSGleb Smirnoff 		r->bge_len3 = segs[3].ds_len;
1070e0b7b101SPyun YongHyeon 		sc->bge_cdata.bge_rx_jumbo_seglen[i][3] = segs[3].ds_len;
10714e7ba1abSGleb Smirnoff 	case 3:
1072e907febfSPyun YongHyeon 		r->bge_addr2.bge_addr_lo = BGE_ADDR_LO(segs[2].ds_addr);
1073e907febfSPyun YongHyeon 		r->bge_addr2.bge_addr_hi = BGE_ADDR_HI(segs[2].ds_addr);
1074e907febfSPyun YongHyeon 		r->bge_len2 = segs[2].ds_len;
1075e0b7b101SPyun YongHyeon 		sc->bge_cdata.bge_rx_jumbo_seglen[i][2] = segs[2].ds_len;
10764e7ba1abSGleb Smirnoff 	case 2:
10774e7ba1abSGleb Smirnoff 		r->bge_addr1.bge_addr_lo = BGE_ADDR_LO(segs[1].ds_addr);
10784e7ba1abSGleb Smirnoff 		r->bge_addr1.bge_addr_hi = BGE_ADDR_HI(segs[1].ds_addr);
10794e7ba1abSGleb Smirnoff 		r->bge_len1 = segs[1].ds_len;
1080e0b7b101SPyun YongHyeon 		sc->bge_cdata.bge_rx_jumbo_seglen[i][1] = segs[1].ds_len;
10814e7ba1abSGleb Smirnoff 	case 1:
10824e7ba1abSGleb Smirnoff 		r->bge_addr0.bge_addr_lo = BGE_ADDR_LO(segs[0].ds_addr);
10834e7ba1abSGleb Smirnoff 		r->bge_addr0.bge_addr_hi = BGE_ADDR_HI(segs[0].ds_addr);
10844e7ba1abSGleb Smirnoff 		r->bge_len0 = segs[0].ds_len;
1085e0b7b101SPyun YongHyeon 		sc->bge_cdata.bge_rx_jumbo_seglen[i][0] = segs[0].ds_len;
10864e7ba1abSGleb Smirnoff 		break;
10874e7ba1abSGleb Smirnoff 	default:
10884e7ba1abSGleb Smirnoff 		panic("%s: %d segments\n", __func__, nsegs);
10894e7ba1abSGleb Smirnoff 	}
1090f41ac2beSBill Paul 
1091a41504a9SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo,
1092943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_jumbo_dmamap[i], BUS_DMASYNC_PREREAD);
109395d67482SBill Paul 
109495d67482SBill Paul 	return (0);
109595d67482SBill Paul }
109695d67482SBill Paul 
109795d67482SBill Paul static int
10983f74909aSGleb Smirnoff bge_init_rx_ring_std(struct bge_softc *sc)
109995d67482SBill Paul {
11003ee5d7daSPyun YongHyeon 	int error, i;
110195d67482SBill Paul 
1102e6bf277eSPyun YongHyeon 	bzero(sc->bge_ldata.bge_rx_std_ring, BGE_STD_RX_RING_SZ);
110303e78bd0SPyun YongHyeon 	sc->bge_std = 0;
1104e0b7b101SPyun YongHyeon 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
1105943787f3SPyun YongHyeon 		if ((error = bge_newbuf_std(sc, i)) != 0)
11063ee5d7daSPyun YongHyeon 			return (error);
110703e78bd0SPyun YongHyeon 		BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT);
11081888f324SPyun YongHyeon 	}
110995d67482SBill Paul 
1110f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
1111d77e9fa7SPyun YongHyeon 	    sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREWRITE);
1112f41ac2beSBill Paul 
1113e0b7b101SPyun YongHyeon 	sc->bge_std = 0;
1114e0b7b101SPyun YongHyeon 	bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, BGE_STD_RX_RING_CNT - 1);
111595d67482SBill Paul 
111695d67482SBill Paul 	return (0);
111795d67482SBill Paul }
111895d67482SBill Paul 
111995d67482SBill Paul static void
11203f74909aSGleb Smirnoff bge_free_rx_ring_std(struct bge_softc *sc)
112195d67482SBill Paul {
112295d67482SBill Paul 	int i;
112395d67482SBill Paul 
112495d67482SBill Paul 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
112595d67482SBill Paul 		if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) {
11260ac56796SPyun YongHyeon 			bus_dmamap_sync(sc->bge_cdata.bge_rx_mtag,
1127e65bed95SPyun YongHyeon 			    sc->bge_cdata.bge_rx_std_dmamap[i],
1128e65bed95SPyun YongHyeon 			    BUS_DMASYNC_POSTREAD);
11290ac56796SPyun YongHyeon 			bus_dmamap_unload(sc->bge_cdata.bge_rx_mtag,
1130f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_std_dmamap[i]);
1131e65bed95SPyun YongHyeon 			m_freem(sc->bge_cdata.bge_rx_std_chain[i]);
1132e65bed95SPyun YongHyeon 			sc->bge_cdata.bge_rx_std_chain[i] = NULL;
113395d67482SBill Paul 		}
1134f41ac2beSBill Paul 		bzero((char *)&sc->bge_ldata.bge_rx_std_ring[i],
113595d67482SBill Paul 		    sizeof(struct bge_rx_bd));
113695d67482SBill Paul 	}
113795d67482SBill Paul }
113895d67482SBill Paul 
113995d67482SBill Paul static int
11403f74909aSGleb Smirnoff bge_init_rx_ring_jumbo(struct bge_softc *sc)
114195d67482SBill Paul {
114295d67482SBill Paul 	struct bge_rcb *rcb;
11433ee5d7daSPyun YongHyeon 	int error, i;
114495d67482SBill Paul 
1145e6bf277eSPyun YongHyeon 	bzero(sc->bge_ldata.bge_rx_jumbo_ring, BGE_JUMBO_RX_RING_SZ);
114603e78bd0SPyun YongHyeon 	sc->bge_jumbo = 0;
114795d67482SBill Paul 	for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
1148943787f3SPyun YongHyeon 		if ((error = bge_newbuf_jumbo(sc, i)) != 0)
11493ee5d7daSPyun YongHyeon 			return (error);
115003e78bd0SPyun YongHyeon 		BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT);
11511888f324SPyun YongHyeon 	}
115295d67482SBill Paul 
1153f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
1154d77e9fa7SPyun YongHyeon 	    sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_PREWRITE);
1155f41ac2beSBill Paul 
1156e0b7b101SPyun YongHyeon 	sc->bge_jumbo = 0;
115795d67482SBill Paul 
11588a315a6dSPyun YongHyeon 	/* Enable the jumbo receive producer ring. */
1159f41ac2beSBill Paul 	rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb;
11608a315a6dSPyun YongHyeon 	rcb->bge_maxlen_flags =
11618a315a6dSPyun YongHyeon 	    BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_USE_EXT_RX_BD);
116267111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags);
116395d67482SBill Paul 
1164e0b7b101SPyun YongHyeon 	bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, BGE_JUMBO_RX_RING_CNT - 1);
116595d67482SBill Paul 
116695d67482SBill Paul 	return (0);
116795d67482SBill Paul }
116895d67482SBill Paul 
116995d67482SBill Paul static void
11703f74909aSGleb Smirnoff bge_free_rx_ring_jumbo(struct bge_softc *sc)
117195d67482SBill Paul {
117295d67482SBill Paul 	int i;
117395d67482SBill Paul 
117495d67482SBill Paul 	for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
117595d67482SBill Paul 		if (sc->bge_cdata.bge_rx_jumbo_chain[i] != NULL) {
1176e65bed95SPyun YongHyeon 			bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo,
1177e65bed95SPyun YongHyeon 			    sc->bge_cdata.bge_rx_jumbo_dmamap[i],
1178e65bed95SPyun YongHyeon 			    BUS_DMASYNC_POSTREAD);
1179f41ac2beSBill Paul 			bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo,
1180f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
1181e65bed95SPyun YongHyeon 			m_freem(sc->bge_cdata.bge_rx_jumbo_chain[i]);
1182e65bed95SPyun YongHyeon 			sc->bge_cdata.bge_rx_jumbo_chain[i] = NULL;
118395d67482SBill Paul 		}
1184f41ac2beSBill Paul 		bzero((char *)&sc->bge_ldata.bge_rx_jumbo_ring[i],
11851be6acb7SGleb Smirnoff 		    sizeof(struct bge_extrx_bd));
118695d67482SBill Paul 	}
118795d67482SBill Paul }
118895d67482SBill Paul 
118995d67482SBill Paul static void
11903f74909aSGleb Smirnoff bge_free_tx_ring(struct bge_softc *sc)
119195d67482SBill Paul {
119295d67482SBill Paul 	int i;
119395d67482SBill Paul 
1194f41ac2beSBill Paul 	if (sc->bge_ldata.bge_tx_ring == NULL)
119595d67482SBill Paul 		return;
119695d67482SBill Paul 
119795d67482SBill Paul 	for (i = 0; i < BGE_TX_RING_CNT; i++) {
119895d67482SBill Paul 		if (sc->bge_cdata.bge_tx_chain[i] != NULL) {
11990ac56796SPyun YongHyeon 			bus_dmamap_sync(sc->bge_cdata.bge_tx_mtag,
1200e65bed95SPyun YongHyeon 			    sc->bge_cdata.bge_tx_dmamap[i],
1201e65bed95SPyun YongHyeon 			    BUS_DMASYNC_POSTWRITE);
12020ac56796SPyun YongHyeon 			bus_dmamap_unload(sc->bge_cdata.bge_tx_mtag,
1203f41ac2beSBill Paul 			    sc->bge_cdata.bge_tx_dmamap[i]);
1204e65bed95SPyun YongHyeon 			m_freem(sc->bge_cdata.bge_tx_chain[i]);
1205e65bed95SPyun YongHyeon 			sc->bge_cdata.bge_tx_chain[i] = NULL;
120695d67482SBill Paul 		}
1207f41ac2beSBill Paul 		bzero((char *)&sc->bge_ldata.bge_tx_ring[i],
120895d67482SBill Paul 		    sizeof(struct bge_tx_bd));
120995d67482SBill Paul 	}
121095d67482SBill Paul }
121195d67482SBill Paul 
121295d67482SBill Paul static int
12133f74909aSGleb Smirnoff bge_init_tx_ring(struct bge_softc *sc)
121495d67482SBill Paul {
121595d67482SBill Paul 	sc->bge_txcnt = 0;
121695d67482SBill Paul 	sc->bge_tx_saved_considx = 0;
12173927098fSPaul Saab 
1218e6bf277eSPyun YongHyeon 	bzero(sc->bge_ldata.bge_tx_ring, BGE_TX_RING_SZ);
1219e6bf277eSPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_tx_ring_tag,
12205c1da2faSPyun YongHyeon 	    sc->bge_cdata.bge_tx_ring_map, BUS_DMASYNC_PREWRITE);
1221e6bf277eSPyun YongHyeon 
122214bbd30fSGleb Smirnoff 	/* Initialize transmit producer index for host-memory send ring. */
122314bbd30fSGleb Smirnoff 	sc->bge_tx_prodidx = 0;
122438cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bge_tx_prodidx);
122514bbd30fSGleb Smirnoff 
12263927098fSPaul Saab 	/* 5700 b2 errata */
1227e0ced696SPaul Saab 	if (sc->bge_chiprev == BGE_CHIPREV_5700_BX)
122838cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bge_tx_prodidx);
12293927098fSPaul Saab 
123014bbd30fSGleb Smirnoff 	/* NIC-memory send ring not used; initialize to zero. */
123138cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_TX_NIC_PROD0_LO, 0);
12323927098fSPaul Saab 	/* 5700 b2 errata */
1233e0ced696SPaul Saab 	if (sc->bge_chiprev == BGE_CHIPREV_5700_BX)
123438cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_TX_NIC_PROD0_LO, 0);
123595d67482SBill Paul 
123695d67482SBill Paul 	return (0);
123795d67482SBill Paul }
123895d67482SBill Paul 
123995d67482SBill Paul static void
12403e9b1bcaSJung-uk Kim bge_setpromisc(struct bge_softc *sc)
12413e9b1bcaSJung-uk Kim {
12423e9b1bcaSJung-uk Kim 	struct ifnet *ifp;
12433e9b1bcaSJung-uk Kim 
12443e9b1bcaSJung-uk Kim 	BGE_LOCK_ASSERT(sc);
12453e9b1bcaSJung-uk Kim 
12463e9b1bcaSJung-uk Kim 	ifp = sc->bge_ifp;
12473e9b1bcaSJung-uk Kim 
124845ee6ab3SJung-uk Kim 	/* Enable or disable promiscuous mode as needed. */
12493e9b1bcaSJung-uk Kim 	if (ifp->if_flags & IFF_PROMISC)
125045ee6ab3SJung-uk Kim 		BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC);
12513e9b1bcaSJung-uk Kim 	else
125245ee6ab3SJung-uk Kim 		BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC);
12533e9b1bcaSJung-uk Kim }
12543e9b1bcaSJung-uk Kim 
12553e9b1bcaSJung-uk Kim static void
12563f74909aSGleb Smirnoff bge_setmulti(struct bge_softc *sc)
125795d67482SBill Paul {
125895d67482SBill Paul 	struct ifnet *ifp;
125995d67482SBill Paul 	struct ifmultiaddr *ifma;
12603f74909aSGleb Smirnoff 	uint32_t hashes[4] = { 0, 0, 0, 0 };
126195d67482SBill Paul 	int h, i;
126295d67482SBill Paul 
12630f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
12640f9bd73bSSam Leffler 
1265fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
126695d67482SBill Paul 
126795d67482SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
126895d67482SBill Paul 		for (i = 0; i < 4; i++)
12690c8aa4eaSJung-uk Kim 			CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0xFFFFFFFF);
127095d67482SBill Paul 		return;
127195d67482SBill Paul 	}
127295d67482SBill Paul 
127395d67482SBill Paul 	/* First, zot all the existing filters. */
127495d67482SBill Paul 	for (i = 0; i < 4; i++)
127595d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0);
127695d67482SBill Paul 
127795d67482SBill Paul 	/* Now program new ones. */
1278eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
127995d67482SBill Paul 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
128095d67482SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
128195d67482SBill Paul 			continue;
12820e939c0cSChristian Weisgerber 		h = ether_crc32_le(LLADDR((struct sockaddr_dl *)
12830c8aa4eaSJung-uk Kim 		    ifma->ifma_addr), ETHER_ADDR_LEN) & 0x7F;
12840c8aa4eaSJung-uk Kim 		hashes[(h & 0x60) >> 5] |= 1 << (h & 0x1F);
128595d67482SBill Paul 	}
1286eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
128795d67482SBill Paul 
128895d67482SBill Paul 	for (i = 0; i < 4; i++)
128995d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), hashes[i]);
129095d67482SBill Paul }
129195d67482SBill Paul 
12928cb1383cSDoug Ambrisko static void
1293cb2eacc7SYaroslav Tykhiy bge_setvlan(struct bge_softc *sc)
1294cb2eacc7SYaroslav Tykhiy {
1295cb2eacc7SYaroslav Tykhiy 	struct ifnet *ifp;
1296cb2eacc7SYaroslav Tykhiy 
1297cb2eacc7SYaroslav Tykhiy 	BGE_LOCK_ASSERT(sc);
1298cb2eacc7SYaroslav Tykhiy 
1299cb2eacc7SYaroslav Tykhiy 	ifp = sc->bge_ifp;
1300cb2eacc7SYaroslav Tykhiy 
1301cb2eacc7SYaroslav Tykhiy 	/* Enable or disable VLAN tag stripping as needed. */
1302cb2eacc7SYaroslav Tykhiy 	if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING)
1303cb2eacc7SYaroslav Tykhiy 		BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_KEEP_VLAN_DIAG);
1304cb2eacc7SYaroslav Tykhiy 	else
1305cb2eacc7SYaroslav Tykhiy 		BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_KEEP_VLAN_DIAG);
1306cb2eacc7SYaroslav Tykhiy }
1307cb2eacc7SYaroslav Tykhiy 
1308cb2eacc7SYaroslav Tykhiy static void
1309797ab05eSPyun YongHyeon bge_sig_pre_reset(struct bge_softc *sc, int type)
13108cb1383cSDoug Ambrisko {
1311797ab05eSPyun YongHyeon 
13128cb1383cSDoug Ambrisko 	/*
13138cb1383cSDoug Ambrisko 	 * Some chips don't like this so only do this if ASF is enabled
13148cb1383cSDoug Ambrisko 	 */
13158cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode)
1316888b47f0SPyun YongHyeon 		bge_writemem_ind(sc, BGE_SRAM_FW_MB, BGE_SRAM_FW_MB_MAGIC);
13178cb1383cSDoug Ambrisko 
13188cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_NEW_HANDSHAKE) {
13198cb1383cSDoug Ambrisko 		switch (type) {
13208cb1383cSDoug Ambrisko 		case BGE_RESET_START:
1321224f8785SPyun YongHyeon 			bge_writemem_ind(sc, BGE_SRAM_FW_DRV_STATE_MB,
1322224f8785SPyun YongHyeon 			    BGE_FW_DRV_STATE_START);
13238cb1383cSDoug Ambrisko 			break;
13248cb1383cSDoug Ambrisko 		case BGE_RESET_STOP:
1325224f8785SPyun YongHyeon 			bge_writemem_ind(sc, BGE_SRAM_FW_DRV_STATE_MB,
1326224f8785SPyun YongHyeon 			    BGE_FW_DRV_STATE_UNLOAD);
13278cb1383cSDoug Ambrisko 			break;
13288cb1383cSDoug Ambrisko 		}
13298cb1383cSDoug Ambrisko 	}
13308cb1383cSDoug Ambrisko }
13318cb1383cSDoug Ambrisko 
13328cb1383cSDoug Ambrisko static void
1333797ab05eSPyun YongHyeon bge_sig_post_reset(struct bge_softc *sc, int type)
13348cb1383cSDoug Ambrisko {
1335797ab05eSPyun YongHyeon 
13368cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_NEW_HANDSHAKE) {
13378cb1383cSDoug Ambrisko 		switch (type) {
13388cb1383cSDoug Ambrisko 		case BGE_RESET_START:
1339224f8785SPyun YongHyeon 			bge_writemem_ind(sc, BGE_SRAM_FW_DRV_STATE_MB,
1340224f8785SPyun YongHyeon 			    BGE_FW_DRV_STATE_START_DONE);
13418cb1383cSDoug Ambrisko 			/* START DONE */
13428cb1383cSDoug Ambrisko 			break;
13438cb1383cSDoug Ambrisko 		case BGE_RESET_STOP:
1344224f8785SPyun YongHyeon 			bge_writemem_ind(sc, BGE_SRAM_FW_DRV_STATE_MB,
1345224f8785SPyun YongHyeon 			    BGE_FW_DRV_STATE_UNLOAD_DONE);
13468cb1383cSDoug Ambrisko 			break;
13478cb1383cSDoug Ambrisko 		}
13488cb1383cSDoug Ambrisko 	}
13498cb1383cSDoug Ambrisko }
13508cb1383cSDoug Ambrisko 
13518cb1383cSDoug Ambrisko static void
1352797ab05eSPyun YongHyeon bge_sig_legacy(struct bge_softc *sc, int type)
13538cb1383cSDoug Ambrisko {
1354797ab05eSPyun YongHyeon 
13558cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode) {
13568cb1383cSDoug Ambrisko 		switch (type) {
13578cb1383cSDoug Ambrisko 		case BGE_RESET_START:
1358224f8785SPyun YongHyeon 			bge_writemem_ind(sc, BGE_SRAM_FW_DRV_STATE_MB,
1359224f8785SPyun YongHyeon 			    BGE_FW_DRV_STATE_START);
13608cb1383cSDoug Ambrisko 			break;
13618cb1383cSDoug Ambrisko 		case BGE_RESET_STOP:
1362224f8785SPyun YongHyeon 			bge_writemem_ind(sc, BGE_SRAM_FW_DRV_STATE_MB,
1363224f8785SPyun YongHyeon 			    BGE_FW_DRV_STATE_UNLOAD);
13648cb1383cSDoug Ambrisko 			break;
13658cb1383cSDoug Ambrisko 		}
13668cb1383cSDoug Ambrisko 	}
13678cb1383cSDoug Ambrisko }
13688cb1383cSDoug Ambrisko 
1369797ab05eSPyun YongHyeon static void
1370797ab05eSPyun YongHyeon bge_stop_fw(struct bge_softc *sc)
13718cb1383cSDoug Ambrisko {
13728cb1383cSDoug Ambrisko 	int i;
13738cb1383cSDoug Ambrisko 
13748cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode) {
13753c201200SPyun YongHyeon 		bge_writemem_ind(sc, BGE_SRAM_FW_CMD_MB, BGE_FW_CMD_PAUSE);
13763fed2d5dSPyun YongHyeon 		CSR_WRITE_4(sc, BGE_RX_CPU_EVENT,
13779931ba85SPyun YongHyeon 		    CSR_READ_4(sc, BGE_RX_CPU_EVENT) | BGE_RX_CPU_DRV_EVENT);
13788cb1383cSDoug Ambrisko 
13798cb1383cSDoug Ambrisko 		for (i = 0; i < 100; i++ ) {
13809931ba85SPyun YongHyeon 			if (!(CSR_READ_4(sc, BGE_RX_CPU_EVENT) &
13819931ba85SPyun YongHyeon 			    BGE_RX_CPU_DRV_EVENT))
13828cb1383cSDoug Ambrisko 				break;
13838cb1383cSDoug Ambrisko 			DELAY(10);
13848cb1383cSDoug Ambrisko 		}
13858cb1383cSDoug Ambrisko 	}
13868cb1383cSDoug Ambrisko }
13878cb1383cSDoug Ambrisko 
138850515680SPyun YongHyeon static uint32_t
138950515680SPyun YongHyeon bge_dma_swap_options(struct bge_softc *sc)
139050515680SPyun YongHyeon {
139150515680SPyun YongHyeon 	uint32_t dma_options;
139250515680SPyun YongHyeon 
139350515680SPyun YongHyeon 	dma_options = BGE_MODECTL_WORDSWAP_NONFRAME |
139450515680SPyun YongHyeon 	    BGE_MODECTL_BYTESWAP_DATA | BGE_MODECTL_WORDSWAP_DATA;
139550515680SPyun YongHyeon #if BYTE_ORDER == BIG_ENDIAN
139650515680SPyun YongHyeon 	dma_options |= BGE_MODECTL_BYTESWAP_NONFRAME;
139750515680SPyun YongHyeon #endif
139850515680SPyun YongHyeon 	if ((sc)->bge_asicrev == BGE_ASICREV_BCM5720)
139950515680SPyun YongHyeon 		dma_options |= BGE_MODECTL_BYTESWAP_B2HRX_DATA |
140050515680SPyun YongHyeon 		    BGE_MODECTL_WORDSWAP_B2HRX_DATA | BGE_MODECTL_B2HRX_ENABLE |
140150515680SPyun YongHyeon 		    BGE_MODECTL_HTX2B_ENABLE;
140250515680SPyun YongHyeon 
140350515680SPyun YongHyeon 	return (dma_options);
140450515680SPyun YongHyeon }
140550515680SPyun YongHyeon 
140695d67482SBill Paul /*
1407c9ffd9f0SMarius Strobl  * Do endian, PCI and DMA initialization.
140895d67482SBill Paul  */
140995d67482SBill Paul static int
14103f74909aSGleb Smirnoff bge_chipinit(struct bge_softc *sc)
141195d67482SBill Paul {
141250515680SPyun YongHyeon 	uint32_t dma_rw_ctl, misc_ctl, mode_ctl;
1413fbc374afSPyun YongHyeon 	uint16_t val;
141495d67482SBill Paul 	int i;
141595d67482SBill Paul 
14168cb1383cSDoug Ambrisko 	/* Set endianness before we access any non-PCI registers. */
14171108273aSPyun YongHyeon 	misc_ctl = BGE_INIT;
14181108273aSPyun YongHyeon 	if (sc->bge_flags & BGE_FLAG_TAGGED_STATUS)
14191108273aSPyun YongHyeon 		misc_ctl |= BGE_PCIMISCCTL_TAGGED_STATUS;
14201108273aSPyun YongHyeon 	pci_write_config(sc->bge_dev, BGE_PCI_MISC_CTL, misc_ctl, 4);
142195d67482SBill Paul 
142295d67482SBill Paul 	/* Clear the MAC control register */
142395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_MODE, 0);
142495d67482SBill Paul 
142595d67482SBill Paul 	/*
142695d67482SBill Paul 	 * Clear the MAC statistics block in the NIC's
142795d67482SBill Paul 	 * internal memory.
142895d67482SBill Paul 	 */
142995d67482SBill Paul 	for (i = BGE_STATS_BLOCK;
14303f74909aSGleb Smirnoff 	    i < BGE_STATS_BLOCK_END + 1; i += sizeof(uint32_t))
143195d67482SBill Paul 		BGE_MEMWIN_WRITE(sc, i, 0);
143295d67482SBill Paul 
143395d67482SBill Paul 	for (i = BGE_STATUS_BLOCK;
14343f74909aSGleb Smirnoff 	    i < BGE_STATUS_BLOCK_END + 1; i += sizeof(uint32_t))
143595d67482SBill Paul 		BGE_MEMWIN_WRITE(sc, i, 0);
143695d67482SBill Paul 
1437fbc374afSPyun YongHyeon 	if (sc->bge_chiprev == BGE_CHIPREV_5704_BX) {
1438fbc374afSPyun YongHyeon 		/*
1439d896b3feSPyun YongHyeon 		 *  Fix data corruption caused by non-qword write with WB.
1440fbc374afSPyun YongHyeon 		 *  Fix master abort in PCI mode.
1441fbc374afSPyun YongHyeon 		 *  Fix PCI latency timer.
1442fbc374afSPyun YongHyeon 		 */
1443fbc374afSPyun YongHyeon 		val = pci_read_config(sc->bge_dev, BGE_PCI_MSI_DATA + 2, 2);
1444fbc374afSPyun YongHyeon 		val |= (1 << 10) | (1 << 12) | (1 << 13);
1445fbc374afSPyun YongHyeon 		pci_write_config(sc->bge_dev, BGE_PCI_MSI_DATA + 2, val, 2);
1446fbc374afSPyun YongHyeon 	}
1447fbc374afSPyun YongHyeon 
1448186f842bSJung-uk Kim 	/*
1449186f842bSJung-uk Kim 	 * Set up the PCI DMA control register.
1450186f842bSJung-uk Kim 	 */
1451186f842bSJung-uk Kim 	dma_rw_ctl = BGE_PCIDMARWCTL_RD_CMD_SHIFT(6) |
1452186f842bSJung-uk Kim 	    BGE_PCIDMARWCTL_WR_CMD_SHIFT(7);
1453652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_PCIE) {
1454186f842bSJung-uk Kim 		/* Read watermark not used, 128 bytes for write. */
1455186f842bSJung-uk Kim 		dma_rw_ctl |= BGE_PCIDMARWCTL_WR_WAT_SHIFT(3);
1456652ae483SGleb Smirnoff 	} else if (sc->bge_flags & BGE_FLAG_PCIX) {
14574c0da0ffSGleb Smirnoff 		if (BGE_IS_5714_FAMILY(sc)) {
1458186f842bSJung-uk Kim 			/* 256 bytes for read and write. */
1459186f842bSJung-uk Kim 			dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(2) |
1460186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_WR_WAT_SHIFT(2);
1461186f842bSJung-uk Kim 			dma_rw_ctl |= (sc->bge_asicrev == BGE_ASICREV_BCM5780) ?
1462186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL :
1463186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_ONEDMA_ATONCE_LOCAL;
1464cbb2b2feSPyun YongHyeon 		} else if (sc->bge_asicrev == BGE_ASICREV_BCM5703) {
1465cbb2b2feSPyun YongHyeon 			/*
1466cbb2b2feSPyun YongHyeon 			 * In the BCM5703, the DMA read watermark should
1467cbb2b2feSPyun YongHyeon 			 * be set to less than or equal to the maximum
1468cbb2b2feSPyun YongHyeon 			 * memory read byte count of the PCI-X command
1469cbb2b2feSPyun YongHyeon 			 * register.
1470cbb2b2feSPyun YongHyeon 			 */
1471cbb2b2feSPyun YongHyeon 			dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(4) |
1472cbb2b2feSPyun YongHyeon 			    BGE_PCIDMARWCTL_WR_WAT_SHIFT(3);
1473186f842bSJung-uk Kim 		} else if (sc->bge_asicrev == BGE_ASICREV_BCM5704) {
1474186f842bSJung-uk Kim 			/* 1536 bytes for read, 384 bytes for write. */
1475186f842bSJung-uk Kim 			dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(7) |
1476186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_WR_WAT_SHIFT(3);
1477186f842bSJung-uk Kim 		} else {
1478186f842bSJung-uk Kim 			/* 384 bytes for read and write. */
1479186f842bSJung-uk Kim 			dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(3) |
1480186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_WR_WAT_SHIFT(3) |
14810c8aa4eaSJung-uk Kim 			    0x0F;
1482186f842bSJung-uk Kim 		}
1483e0ced696SPaul Saab 		if (sc->bge_asicrev == BGE_ASICREV_BCM5703 ||
1484e0ced696SPaul Saab 		    sc->bge_asicrev == BGE_ASICREV_BCM5704) {
14853f74909aSGleb Smirnoff 			uint32_t tmp;
14865cba12d3SPaul Saab 
1487186f842bSJung-uk Kim 			/* Set ONE_DMA_AT_ONCE for hardware workaround. */
14880c8aa4eaSJung-uk Kim 			tmp = CSR_READ_4(sc, BGE_PCI_CLKCTL) & 0x1F;
1489186f842bSJung-uk Kim 			if (tmp == 6 || tmp == 7)
1490186f842bSJung-uk Kim 				dma_rw_ctl |=
1491186f842bSJung-uk Kim 				    BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL;
14925cba12d3SPaul Saab 
1493186f842bSJung-uk Kim 			/* Set PCI-X DMA write workaround. */
1494186f842bSJung-uk Kim 			dma_rw_ctl |= BGE_PCIDMARWCTL_ASRT_ALL_BE;
1495186f842bSJung-uk Kim 		}
1496186f842bSJung-uk Kim 	} else {
1497186f842bSJung-uk Kim 		/* Conventional PCI bus: 256 bytes for read and write. */
1498186f842bSJung-uk Kim 		dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(7) |
1499186f842bSJung-uk Kim 		    BGE_PCIDMARWCTL_WR_WAT_SHIFT(7);
1500186f842bSJung-uk Kim 
1501186f842bSJung-uk Kim 		if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
1502186f842bSJung-uk Kim 		    sc->bge_asicrev != BGE_ASICREV_BCM5750)
1503186f842bSJung-uk Kim 			dma_rw_ctl |= 0x0F;
1504186f842bSJung-uk Kim 	}
1505186f842bSJung-uk Kim 	if (sc->bge_asicrev == BGE_ASICREV_BCM5700 ||
1506186f842bSJung-uk Kim 	    sc->bge_asicrev == BGE_ASICREV_BCM5701)
1507186f842bSJung-uk Kim 		dma_rw_ctl |= BGE_PCIDMARWCTL_USE_MRM |
1508186f842bSJung-uk Kim 		    BGE_PCIDMARWCTL_ASRT_ALL_BE;
1509e0ced696SPaul Saab 	if (sc->bge_asicrev == BGE_ASICREV_BCM5703 ||
1510186f842bSJung-uk Kim 	    sc->bge_asicrev == BGE_ASICREV_BCM5704)
15115cba12d3SPaul Saab 		dma_rw_ctl &= ~BGE_PCIDMARWCTL_MINDMA;
1512b4a256acSPyun YongHyeon 	if (BGE_IS_5717_PLUS(sc)) {
15131108273aSPyun YongHyeon 		dma_rw_ctl &= ~BGE_PCIDMARWCTL_DIS_CACHE_ALIGNMENT;
1514b4a256acSPyun YongHyeon 		if (sc->bge_chipid == BGE_CHIPID_BCM57765_A0)
1515b4a256acSPyun YongHyeon 			dma_rw_ctl &= ~BGE_PCIDMARWCTL_CRDRDR_RDMA_MRRS_MSK;
1516bbe2ca75SPyun YongHyeon 		/*
1517bbe2ca75SPyun YongHyeon 		 * Enable HW workaround for controllers that misinterpret
1518bbe2ca75SPyun YongHyeon 		 * a status tag update and leave interrupts permanently
1519bbe2ca75SPyun YongHyeon 		 * disabled.
1520bbe2ca75SPyun YongHyeon 		 */
1521bbe2ca75SPyun YongHyeon 		if (sc->bge_asicrev != BGE_ASICREV_BCM5717 &&
1522bbe2ca75SPyun YongHyeon 		    sc->bge_asicrev != BGE_ASICREV_BCM57765)
1523bbe2ca75SPyun YongHyeon 			dma_rw_ctl |= BGE_PCIDMARWCTL_TAGGED_STATUS_WA;
1524b4a256acSPyun YongHyeon 	}
15255cba12d3SPaul Saab 	pci_write_config(sc->bge_dev, BGE_PCI_DMA_RW_CTL, dma_rw_ctl, 4);
152695d67482SBill Paul 
152795d67482SBill Paul 	/*
152895d67482SBill Paul 	 * Set up general mode register.
152995d67482SBill Paul 	 */
153050515680SPyun YongHyeon 	mode_ctl = bge_dma_swap_options(sc) | BGE_MODECTL_MAC_ATTN_INTR |
153150515680SPyun YongHyeon 	    BGE_MODECTL_HOST_SEND_BDS | BGE_MODECTL_TX_NO_PHDR_CSUM;
153295d67482SBill Paul 
153395d67482SBill Paul 	/*
153490447aadSMarius Strobl 	 * BCM5701 B5 have a bug causing data corruption when using
153590447aadSMarius Strobl 	 * 64-bit DMA reads, which can be terminated early and then
153690447aadSMarius Strobl 	 * completed later as 32-bit accesses, in combination with
153790447aadSMarius Strobl 	 * certain bridges.
153890447aadSMarius Strobl 	 */
153990447aadSMarius Strobl 	if (sc->bge_asicrev == BGE_ASICREV_BCM5701 &&
154090447aadSMarius Strobl 	    sc->bge_chipid == BGE_CHIPID_BCM5701_B5)
154150515680SPyun YongHyeon 		mode_ctl |= BGE_MODECTL_FORCE_PCI32;
154290447aadSMarius Strobl 
154390447aadSMarius Strobl 	/*
15448cb1383cSDoug Ambrisko 	 * Tell the firmware the driver is running
15458cb1383cSDoug Ambrisko 	 */
15468cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_STACKUP)
154750515680SPyun YongHyeon 		mode_ctl |= BGE_MODECTL_STACKUP;
154850515680SPyun YongHyeon 
154950515680SPyun YongHyeon 	CSR_WRITE_4(sc, BGE_MODE_CTL, mode_ctl);
15508cb1383cSDoug Ambrisko 
15518cb1383cSDoug Ambrisko 	/*
1552ea13bdd5SJohn Polstra 	 * Disable memory write invalidate.  Apparently it is not supported
1553c9ffd9f0SMarius Strobl 	 * properly by these devices.  Also ensure that INTx isn't disabled,
1554c9ffd9f0SMarius Strobl 	 * as these chips need it even when using MSI.
155595d67482SBill Paul 	 */
1556c9ffd9f0SMarius Strobl 	PCI_CLRBIT(sc->bge_dev, BGE_PCI_CMD,
1557c9ffd9f0SMarius Strobl 	    PCIM_CMD_INTxDIS | PCIM_CMD_MWIEN, 4);
155895d67482SBill Paul 
155995d67482SBill Paul 	/* Set the timer prescaler (always 66Mhz) */
15600c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_MISC_CFG, BGE_32BITTIME_66MHZ);
156195d67482SBill Paul 
156238cc658fSJohn Baldwin 	/* XXX: The Linux tg3 driver does this at the start of brgphy_reset. */
156338cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906) {
156438cc658fSJohn Baldwin 		DELAY(40);	/* XXX */
156538cc658fSJohn Baldwin 
156638cc658fSJohn Baldwin 		/* Put PHY into ready state */
156738cc658fSJohn Baldwin 		BGE_CLRBIT(sc, BGE_MISC_CFG, BGE_MISCCFG_EPHY_IDDQ);
156838cc658fSJohn Baldwin 		CSR_READ_4(sc, BGE_MISC_CFG); /* Flush */
156938cc658fSJohn Baldwin 		DELAY(40);
157038cc658fSJohn Baldwin 	}
157138cc658fSJohn Baldwin 
157295d67482SBill Paul 	return (0);
157395d67482SBill Paul }
157495d67482SBill Paul 
157595d67482SBill Paul static int
15763f74909aSGleb Smirnoff bge_blockinit(struct bge_softc *sc)
157795d67482SBill Paul {
157895d67482SBill Paul 	struct bge_rcb *rcb;
1579e907febfSPyun YongHyeon 	bus_size_t vrcb;
1580e907febfSPyun YongHyeon 	bge_hostaddr taddr;
1581bbe2ca75SPyun YongHyeon 	uint32_t dmactl, val;
15828a315a6dSPyun YongHyeon 	int i, limit;
158395d67482SBill Paul 
158495d67482SBill Paul 	/*
158595d67482SBill Paul 	 * Initialize the memory window pointer register so that
158695d67482SBill Paul 	 * we can access the first 32K of internal NIC RAM. This will
158795d67482SBill Paul 	 * allow us to set up the TX send ring RCBs and the RX return
158895d67482SBill Paul 	 * ring RCBs, plus other things which live in NIC memory.
158995d67482SBill Paul 	 */
159095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_PCI_MEMWIN_BASEADDR, 0);
159195d67482SBill Paul 
1592822f63fcSBill Paul 	/* Note: the BCM5704 has a smaller mbuf space than other chips. */
1593822f63fcSBill Paul 
15947ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc))) {
159595d67482SBill Paul 		/* Configure mbuf memory pool */
15960dae9719SJung-uk Kim 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR, BGE_BUFFPOOL_1);
1597822f63fcSBill Paul 		if (sc->bge_asicrev == BGE_ASICREV_BCM5704)
1598822f63fcSBill Paul 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x10000);
1599822f63fcSBill Paul 		else
160095d67482SBill Paul 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000);
160195d67482SBill Paul 
160295d67482SBill Paul 		/* Configure DMA resource pool */
16030434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_BASEADDR,
16040434d1b8SBill Paul 		    BGE_DMA_DESCRIPTORS);
160595d67482SBill Paul 		CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LEN, 0x2000);
16060434d1b8SBill Paul 	}
160795d67482SBill Paul 
160895d67482SBill Paul 	/* Configure mbuf pool watermarks */
160950515680SPyun YongHyeon 	if (BGE_IS_5717_PLUS(sc)) {
16101108273aSPyun YongHyeon 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0);
16111108273aSPyun YongHyeon 		if (sc->bge_ifp->if_mtu > ETHERMTU) {
16121108273aSPyun YongHyeon 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x7e);
16131108273aSPyun YongHyeon 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0xea);
16141108273aSPyun YongHyeon 		} else {
16151108273aSPyun YongHyeon 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x2a);
16161108273aSPyun YongHyeon 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0xa0);
16171108273aSPyun YongHyeon 		}
16181108273aSPyun YongHyeon 	} else if (!BGE_IS_5705_PLUS(sc)) {
1619fa228020SPaul Saab 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x50);
1620fa228020SPaul Saab 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x20);
1621fa228020SPaul Saab 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60);
162238cc658fSJohn Baldwin 	} else if (sc->bge_asicrev == BGE_ASICREV_BCM5906) {
162338cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0);
162438cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x04);
162538cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x10);
162638cc658fSJohn Baldwin 	} else {
162738cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0);
162838cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x10);
162938cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60);
163038cc658fSJohn Baldwin 	}
163195d67482SBill Paul 
163295d67482SBill Paul 	/* Configure DMA resource watermarks */
163395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LOWAT, 5);
163495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_HIWAT, 10);
163595d67482SBill Paul 
163695d67482SBill Paul 	/* Enable buffer manager */
1637bbe2ca75SPyun YongHyeon 	val = BGE_BMANMODE_ENABLE | BGE_BMANMODE_LOMBUF_ATTN;
1638bbe2ca75SPyun YongHyeon 	/*
1639bbe2ca75SPyun YongHyeon 	 * Change the arbitration algorithm of TXMBUF read request to
1640bbe2ca75SPyun YongHyeon 	 * round-robin instead of priority based for BCM5719.  When
1641bbe2ca75SPyun YongHyeon 	 * TXFIFO is almost empty, RDMA will hold its request until
1642bbe2ca75SPyun YongHyeon 	 * TXFIFO is not almost empty.
1643bbe2ca75SPyun YongHyeon 	 */
1644bbe2ca75SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5719)
1645bbe2ca75SPyun YongHyeon 		val |= BGE_BMANMODE_NO_TX_UNDERRUN;
1646bbe2ca75SPyun YongHyeon 	CSR_WRITE_4(sc, BGE_BMAN_MODE, val);
164795d67482SBill Paul 
164895d67482SBill Paul 	/* Poll for buffer manager start indication */
164995d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
1650d5d23857SJung-uk Kim 		DELAY(10);
16510c8aa4eaSJung-uk Kim 		if (CSR_READ_4(sc, BGE_BMAN_MODE) & BGE_BMANMODE_ENABLE)
165295d67482SBill Paul 			break;
165395d67482SBill Paul 	}
165495d67482SBill Paul 
165595d67482SBill Paul 	if (i == BGE_TIMEOUT) {
16565a147ba6SPyun YongHyeon 		device_printf(sc->bge_dev, "buffer manager failed to start\n");
165795d67482SBill Paul 		return (ENXIO);
165895d67482SBill Paul 	}
165995d67482SBill Paul 
166095d67482SBill Paul 	/* Enable flow-through queues */
16610c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF);
166295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0);
166395d67482SBill Paul 
166495d67482SBill Paul 	/* Wait until queue initialization is complete */
166595d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
1666d5d23857SJung-uk Kim 		DELAY(10);
166795d67482SBill Paul 		if (CSR_READ_4(sc, BGE_FTQ_RESET) == 0)
166895d67482SBill Paul 			break;
166995d67482SBill Paul 	}
167095d67482SBill Paul 
167195d67482SBill Paul 	if (i == BGE_TIMEOUT) {
1672fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "flow-through queue init failed\n");
167395d67482SBill Paul 		return (ENXIO);
167495d67482SBill Paul 	}
167595d67482SBill Paul 
16768a315a6dSPyun YongHyeon 	/*
16778a315a6dSPyun YongHyeon 	 * Summary of rings supported by the controller:
16788a315a6dSPyun YongHyeon 	 *
16798a315a6dSPyun YongHyeon 	 * Standard Receive Producer Ring
16808a315a6dSPyun YongHyeon 	 * - This ring is used to feed receive buffers for "standard"
16818a315a6dSPyun YongHyeon 	 *   sized frames (typically 1536 bytes) to the controller.
16828a315a6dSPyun YongHyeon 	 *
16838a315a6dSPyun YongHyeon 	 * Jumbo Receive Producer Ring
16848a315a6dSPyun YongHyeon 	 * - This ring is used to feed receive buffers for jumbo sized
16858a315a6dSPyun YongHyeon 	 *   frames (i.e. anything bigger than the "standard" frames)
16868a315a6dSPyun YongHyeon 	 *   to the controller.
16878a315a6dSPyun YongHyeon 	 *
16888a315a6dSPyun YongHyeon 	 * Mini Receive Producer Ring
16898a315a6dSPyun YongHyeon 	 * - This ring is used to feed receive buffers for "mini"
16908a315a6dSPyun YongHyeon 	 *   sized frames to the controller.
16918a315a6dSPyun YongHyeon 	 * - This feature required external memory for the controller
16928a315a6dSPyun YongHyeon 	 *   but was never used in a production system.  Should always
16938a315a6dSPyun YongHyeon 	 *   be disabled.
16948a315a6dSPyun YongHyeon 	 *
16958a315a6dSPyun YongHyeon 	 * Receive Return Ring
16968a315a6dSPyun YongHyeon 	 * - After the controller has placed an incoming frame into a
16978a315a6dSPyun YongHyeon 	 *   receive buffer that buffer is moved into a receive return
16988a315a6dSPyun YongHyeon 	 *   ring.  The driver is then responsible to passing the
16998a315a6dSPyun YongHyeon 	 *   buffer up to the stack.  Many versions of the controller
17008a315a6dSPyun YongHyeon 	 *   support multiple RR rings.
17018a315a6dSPyun YongHyeon 	 *
17028a315a6dSPyun YongHyeon 	 * Send Ring
17038a315a6dSPyun YongHyeon 	 * - This ring is used for outgoing frames.  Many versions of
17048a315a6dSPyun YongHyeon 	 *   the controller support multiple send rings.
17058a315a6dSPyun YongHyeon 	 */
17068a315a6dSPyun YongHyeon 
17078a315a6dSPyun YongHyeon 	/* Initialize the standard receive producer ring control block. */
1708f41ac2beSBill Paul 	rcb = &sc->bge_ldata.bge_info.bge_std_rx_rcb;
1709f41ac2beSBill Paul 	rcb->bge_hostaddr.bge_addr_lo =
1710f41ac2beSBill Paul 	    BGE_ADDR_LO(sc->bge_ldata.bge_rx_std_ring_paddr);
1711f41ac2beSBill Paul 	rcb->bge_hostaddr.bge_addr_hi =
1712f41ac2beSBill Paul 	    BGE_ADDR_HI(sc->bge_ldata.bge_rx_std_ring_paddr);
1713f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
1714f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREREAD);
17151108273aSPyun YongHyeon 	if (BGE_IS_5717_PLUS(sc)) {
17161108273aSPyun YongHyeon 		/*
17171108273aSPyun YongHyeon 		 * Bits 31-16: Programmable ring size (2048, 1024, 512, .., 32)
17181108273aSPyun YongHyeon 		 * Bits 15-2 : Maximum RX frame size
17191108273aSPyun YongHyeon 		 * Bit 1     : 1 = Ring Disabled, 0 = Ring ENabled
17201108273aSPyun YongHyeon 		 * Bit 0     : Reserved
17211108273aSPyun YongHyeon 		 */
17221108273aSPyun YongHyeon 		rcb->bge_maxlen_flags =
17231108273aSPyun YongHyeon 		    BGE_RCB_MAXLEN_FLAGS(512, BGE_MAX_FRAMELEN << 2);
17241108273aSPyun YongHyeon 	} else if (BGE_IS_5705_PLUS(sc)) {
17258a315a6dSPyun YongHyeon 		/*
17268a315a6dSPyun YongHyeon 		 * Bits 31-16: Programmable ring size (512, 256, 128, 64, 32)
17278a315a6dSPyun YongHyeon 		 * Bits 15-2 : Reserved (should be 0)
17288a315a6dSPyun YongHyeon 		 * Bit 1     : 1 = Ring Disabled, 0 = Ring Enabled
17298a315a6dSPyun YongHyeon 		 * Bit 0     : Reserved
17308a315a6dSPyun YongHyeon 		 */
17310434d1b8SBill Paul 		rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(512, 0);
17328a315a6dSPyun YongHyeon 	} else {
17338a315a6dSPyun YongHyeon 		/*
17348a315a6dSPyun YongHyeon 		 * Ring size is always XXX entries
17358a315a6dSPyun YongHyeon 		 * Bits 31-16: Maximum RX frame size
17368a315a6dSPyun YongHyeon 		 * Bits 15-2 : Reserved (should be 0)
17378a315a6dSPyun YongHyeon 		 * Bit 1     : 1 = Ring Disabled, 0 = Ring Enabled
17388a315a6dSPyun YongHyeon 		 * Bit 0     : Reserved
17398a315a6dSPyun YongHyeon 		 */
17400434d1b8SBill Paul 		rcb->bge_maxlen_flags =
17410434d1b8SBill Paul 		    BGE_RCB_MAXLEN_FLAGS(BGE_MAX_FRAMELEN, 0);
17428a315a6dSPyun YongHyeon 	}
1743bbe2ca75SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5717 ||
174450515680SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5719 ||
174550515680SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5720)
17461108273aSPyun YongHyeon 		rcb->bge_nicaddr = BGE_STD_RX_RINGS_5717;
17471108273aSPyun YongHyeon 	else
174895d67482SBill Paul 		rcb->bge_nicaddr = BGE_STD_RX_RINGS;
17498a315a6dSPyun YongHyeon 	/* Write the standard receive producer ring control block. */
17500c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_HI, rcb->bge_hostaddr.bge_addr_hi);
17510c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_LO, rcb->bge_hostaddr.bge_addr_lo);
175267111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags);
175367111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_NICADDR, rcb->bge_nicaddr);
175495d67482SBill Paul 
17558a315a6dSPyun YongHyeon 	/* Reset the standard receive producer ring producer index. */
17568a315a6dSPyun YongHyeon 	bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, 0);
17578a315a6dSPyun YongHyeon 
175895d67482SBill Paul 	/*
17598a315a6dSPyun YongHyeon 	 * Initialize the jumbo RX producer ring control
17608a315a6dSPyun YongHyeon 	 * block.  We set the 'ring disabled' bit in the
17618a315a6dSPyun YongHyeon 	 * flags field until we're actually ready to start
176295d67482SBill Paul 	 * using this ring (i.e. once we set the MTU
176395d67482SBill Paul 	 * high enough to require it).
176495d67482SBill Paul 	 */
17654c0da0ffSGleb Smirnoff 	if (BGE_IS_JUMBO_CAPABLE(sc)) {
1766f41ac2beSBill Paul 		rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb;
17678a315a6dSPyun YongHyeon 		/* Get the jumbo receive producer ring RCB parameters. */
1768f41ac2beSBill Paul 		rcb->bge_hostaddr.bge_addr_lo =
1769f41ac2beSBill Paul 		    BGE_ADDR_LO(sc->bge_ldata.bge_rx_jumbo_ring_paddr);
1770f41ac2beSBill Paul 		rcb->bge_hostaddr.bge_addr_hi =
1771f41ac2beSBill Paul 		    BGE_ADDR_HI(sc->bge_ldata.bge_rx_jumbo_ring_paddr);
1772f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
1773f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map,
1774f41ac2beSBill Paul 		    BUS_DMASYNC_PREREAD);
17751be6acb7SGleb Smirnoff 		rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0,
17761be6acb7SGleb Smirnoff 		    BGE_RCB_FLAG_USE_EXT_RX_BD | BGE_RCB_FLAG_RING_DISABLED);
1777bbe2ca75SPyun YongHyeon 		if (sc->bge_asicrev == BGE_ASICREV_BCM5717 ||
177850515680SPyun YongHyeon 		    sc->bge_asicrev == BGE_ASICREV_BCM5719 ||
177950515680SPyun YongHyeon 		    sc->bge_asicrev == BGE_ASICREV_BCM5720)
17801108273aSPyun YongHyeon 			rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS_5717;
17811108273aSPyun YongHyeon 		else
178295d67482SBill Paul 			rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS;
178367111612SJohn Polstra 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_HI,
178467111612SJohn Polstra 		    rcb->bge_hostaddr.bge_addr_hi);
178567111612SJohn Polstra 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_LO,
178667111612SJohn Polstra 		    rcb->bge_hostaddr.bge_addr_lo);
17878a315a6dSPyun YongHyeon 		/* Program the jumbo receive producer ring RCB parameters. */
17880434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS,
17890434d1b8SBill Paul 		    rcb->bge_maxlen_flags);
179067111612SJohn Polstra 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_NICADDR, rcb->bge_nicaddr);
17918a315a6dSPyun YongHyeon 		/* Reset the jumbo receive producer ring producer index. */
17928a315a6dSPyun YongHyeon 		bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, 0);
17938a315a6dSPyun YongHyeon 	}
179495d67482SBill Paul 
17958a315a6dSPyun YongHyeon 	/* Disable the mini receive producer ring RCB. */
17965e2f96bfSPyun YongHyeon 	if (BGE_IS_5700_FAMILY(sc)) {
1797f41ac2beSBill Paul 		rcb = &sc->bge_ldata.bge_info.bge_mini_rx_rcb;
179867111612SJohn Polstra 		rcb->bge_maxlen_flags =
179967111612SJohn Polstra 		    BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED);
18000434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_RX_MINI_RCB_MAXLEN_FLAGS,
18010434d1b8SBill Paul 		    rcb->bge_maxlen_flags);
18028a315a6dSPyun YongHyeon 		/* Reset the mini receive producer ring producer index. */
18038a315a6dSPyun YongHyeon 		bge_writembx(sc, BGE_MBX_RX_MINI_PROD_LO, 0);
18040434d1b8SBill Paul 	}
180595d67482SBill Paul 
1806ca4f8986SPyun YongHyeon 	/* Choose de-pipeline mode for BCM5906 A0, A1 and A2. */
1807ca4f8986SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906) {
1808427d3f33SPyun YongHyeon 		if (sc->bge_chipid == BGE_CHIPID_BCM5906_A0 ||
1809427d3f33SPyun YongHyeon 		    sc->bge_chipid == BGE_CHIPID_BCM5906_A1 ||
1810427d3f33SPyun YongHyeon 		    sc->bge_chipid == BGE_CHIPID_BCM5906_A2)
18118d5f7181SPyun YongHyeon 			CSR_WRITE_4(sc, BGE_ISO_PKT_TX,
18128d5f7181SPyun YongHyeon 			    (CSR_READ_4(sc, BGE_ISO_PKT_TX) & ~3) | 2);
1813ca4f8986SPyun YongHyeon 	}
181495d67482SBill Paul 	/*
18158a315a6dSPyun YongHyeon 	 * The BD ring replenish thresholds control how often the
18168a315a6dSPyun YongHyeon 	 * hardware fetches new BD's from the producer rings in host
18178a315a6dSPyun YongHyeon 	 * memory.  Setting the value too low on a busy system can
18188a315a6dSPyun YongHyeon 	 * starve the hardware and recue the throughpout.
18198a315a6dSPyun YongHyeon 	 *
182095d67482SBill Paul 	 * Set the BD ring replentish thresholds. The recommended
182195d67482SBill Paul 	 * values are 1/8th the number of descriptors allocated to
182295d67482SBill Paul 	 * each ring.
18239ba784dbSScott Long 	 * XXX The 5754 requires a lower threshold, so it might be a
18249ba784dbSScott Long 	 * requirement of all 575x family chips.  The Linux driver sets
18259ba784dbSScott Long 	 * the lower threshold for all 5705 family chips as well, but there
18269ba784dbSScott Long 	 * are reports that it might not need to be so strict.
182738cc658fSJohn Baldwin 	 *
182838cc658fSJohn Baldwin 	 * XXX Linux does some extra fiddling here for the 5906 parts as
182938cc658fSJohn Baldwin 	 * well.
183095d67482SBill Paul 	 */
18315345bad0SScott Long 	if (BGE_IS_5705_PLUS(sc))
18326f8718a3SScott Long 		val = 8;
18336f8718a3SScott Long 	else
18346f8718a3SScott Long 		val = BGE_STD_RX_RING_CNT / 8;
18356f8718a3SScott Long 	CSR_WRITE_4(sc, BGE_RBDI_STD_REPL_THRESH, val);
18362a141b94SPyun YongHyeon 	if (BGE_IS_JUMBO_CAPABLE(sc))
18372a141b94SPyun YongHyeon 		CSR_WRITE_4(sc, BGE_RBDI_JUMBO_REPL_THRESH,
18382a141b94SPyun YongHyeon 		    BGE_JUMBO_RX_RING_CNT/8);
18391108273aSPyun YongHyeon 	if (BGE_IS_5717_PLUS(sc)) {
18401108273aSPyun YongHyeon 		CSR_WRITE_4(sc, BGE_STD_REPLENISH_LWM, 32);
18411108273aSPyun YongHyeon 		CSR_WRITE_4(sc, BGE_JMB_REPLENISH_LWM, 16);
18421108273aSPyun YongHyeon 	}
184395d67482SBill Paul 
184495d67482SBill Paul 	/*
18458a315a6dSPyun YongHyeon 	 * Disable all send rings by setting the 'ring disabled' bit
18468a315a6dSPyun YongHyeon 	 * in the flags field of all the TX send ring control blocks,
18478a315a6dSPyun YongHyeon 	 * located in NIC memory.
184895d67482SBill Paul 	 */
18498a315a6dSPyun YongHyeon 	if (!BGE_IS_5705_PLUS(sc))
18508a315a6dSPyun YongHyeon 		/* 5700 to 5704 had 16 send rings. */
18518a315a6dSPyun YongHyeon 		limit = BGE_TX_RINGS_EXTSSRAM_MAX;
18528a315a6dSPyun YongHyeon 	else
18538a315a6dSPyun YongHyeon 		limit = 1;
1854e907febfSPyun YongHyeon 	vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB;
18558a315a6dSPyun YongHyeon 	for (i = 0; i < limit; i++) {
1856e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
1857e907febfSPyun YongHyeon 		    BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED));
1858e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0);
1859e907febfSPyun YongHyeon 		vrcb += sizeof(struct bge_rcb);
186095d67482SBill Paul 	}
186195d67482SBill Paul 
18628a315a6dSPyun YongHyeon 	/* Configure send ring RCB 0 (we use only the first ring) */
1863e907febfSPyun YongHyeon 	vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB;
1864e907febfSPyun YongHyeon 	BGE_HOSTADDR(taddr, sc->bge_ldata.bge_tx_ring_paddr);
1865e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi);
1866e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo);
1867bbe2ca75SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5717 ||
186850515680SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5719 ||
186950515680SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5720)
18701108273aSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_nicaddr, BGE_SEND_RING_5717);
18711108273aSPyun YongHyeon 	else
1872e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_nicaddr,
1873e907febfSPyun YongHyeon 		    BGE_NIC_TXRING_ADDR(0, BGE_TX_RING_CNT));
1874e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
1875e907febfSPyun YongHyeon 	    BGE_RCB_MAXLEN_FLAGS(BGE_TX_RING_CNT, 0));
187695d67482SBill Paul 
18778a315a6dSPyun YongHyeon 	/*
18788a315a6dSPyun YongHyeon 	 * Disable all receive return rings by setting the
18798a315a6dSPyun YongHyeon 	 * 'ring diabled' bit in the flags field of all the receive
18808a315a6dSPyun YongHyeon 	 * return ring control blocks, located in NIC memory.
18818a315a6dSPyun YongHyeon 	 */
1882bbe2ca75SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5717 ||
188350515680SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5719 ||
188450515680SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5720) {
18851108273aSPyun YongHyeon 		/* Should be 17, use 16 until we get an SRAM map. */
18861108273aSPyun YongHyeon 		limit = 16;
18871108273aSPyun YongHyeon 	} else if (!BGE_IS_5705_PLUS(sc))
18888a315a6dSPyun YongHyeon 		limit = BGE_RX_RINGS_MAX;
1889b4a256acSPyun YongHyeon 	else if (sc->bge_asicrev == BGE_ASICREV_BCM5755 ||
1890b4a256acSPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM57765)
18918a315a6dSPyun YongHyeon 		limit = 4;
18928a315a6dSPyun YongHyeon 	else
18938a315a6dSPyun YongHyeon 		limit = 1;
18948a315a6dSPyun YongHyeon 	/* Disable all receive return rings. */
1895e907febfSPyun YongHyeon 	vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB;
18968a315a6dSPyun YongHyeon 	for (i = 0; i < limit; i++) {
1897e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, 0);
1898e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, 0);
1899e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
19008a315a6dSPyun YongHyeon 		    BGE_RCB_FLAG_RING_DISABLED);
1901e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0);
190238cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_RX_CONS0_LO +
19033f74909aSGleb Smirnoff 		    (i * (sizeof(uint64_t))), 0);
1904e907febfSPyun YongHyeon 		vrcb += sizeof(struct bge_rcb);
190595d67482SBill Paul 	}
190695d67482SBill Paul 
190795d67482SBill Paul 	/*
19088a315a6dSPyun YongHyeon 	 * Set up receive return ring 0.  Note that the NIC address
19098a315a6dSPyun YongHyeon 	 * for RX return rings is 0x0.  The return rings live entirely
19108a315a6dSPyun YongHyeon 	 * within the host, so the nicaddr field in the RCB isn't used.
191195d67482SBill Paul 	 */
1912e907febfSPyun YongHyeon 	vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB;
1913e907febfSPyun YongHyeon 	BGE_HOSTADDR(taddr, sc->bge_ldata.bge_rx_return_ring_paddr);
1914e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi);
1915e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo);
19168a315a6dSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0);
1917e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
1918e907febfSPyun YongHyeon 	    BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt, 0));
191995d67482SBill Paul 
192095d67482SBill Paul 	/* Set random backoff seed for TX */
192195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_TX_RANDOM_BACKOFF,
19224a0d6638SRuslan Ermilov 	    IF_LLADDR(sc->bge_ifp)[0] + IF_LLADDR(sc->bge_ifp)[1] +
19234a0d6638SRuslan Ermilov 	    IF_LLADDR(sc->bge_ifp)[2] + IF_LLADDR(sc->bge_ifp)[3] +
19244a0d6638SRuslan Ermilov 	    IF_LLADDR(sc->bge_ifp)[4] + IF_LLADDR(sc->bge_ifp)[5] +
192595d67482SBill Paul 	    BGE_TX_BACKOFF_SEED_MASK);
192695d67482SBill Paul 
192795d67482SBill Paul 	/* Set inter-packet gap */
192850515680SPyun YongHyeon 	val = 0x2620;
192950515680SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5720)
193050515680SPyun YongHyeon 		val |= CSR_READ_4(sc, BGE_TX_LENGTHS) &
193150515680SPyun YongHyeon 		    (BGE_TXLEN_JMB_FRM_LEN_MSK | BGE_TXLEN_CNT_DN_VAL_MSK);
193250515680SPyun YongHyeon 	CSR_WRITE_4(sc, BGE_TX_LENGTHS, val);
193395d67482SBill Paul 
193495d67482SBill Paul 	/*
193595d67482SBill Paul 	 * Specify which ring to use for packets that don't match
193695d67482SBill Paul 	 * any RX rules.
193795d67482SBill Paul 	 */
193895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RX_RULES_CFG, 0x08);
193995d67482SBill Paul 
194095d67482SBill Paul 	/*
194195d67482SBill Paul 	 * Configure number of RX lists. One interrupt distribution
194295d67482SBill Paul 	 * list, sixteen active lists, one bad frames class.
194395d67482SBill Paul 	 */
194495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RXLP_CFG, 0x181);
194595d67482SBill Paul 
194695d67482SBill Paul 	/* Inialize RX list placement stats mask. */
19470c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_RXLP_STATS_ENABLE_MASK, 0x007FFFFF);
194895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RXLP_STATS_CTL, 0x1);
194995d67482SBill Paul 
195095d67482SBill Paul 	/* Disable host coalescing until we get it set up */
195195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_MODE, 0x00000000);
195295d67482SBill Paul 
195395d67482SBill Paul 	/* Poll to make sure it's shut down. */
195495d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
1955d5d23857SJung-uk Kim 		DELAY(10);
195695d67482SBill Paul 		if (!(CSR_READ_4(sc, BGE_HCC_MODE) & BGE_HCCMODE_ENABLE))
195795d67482SBill Paul 			break;
195895d67482SBill Paul 	}
195995d67482SBill Paul 
196095d67482SBill Paul 	if (i == BGE_TIMEOUT) {
1961fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev,
1962fe806fdaSPyun YongHyeon 		    "host coalescing engine failed to idle\n");
196395d67482SBill Paul 		return (ENXIO);
196495d67482SBill Paul 	}
196595d67482SBill Paul 
196695d67482SBill Paul 	/* Set up host coalescing defaults */
196795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS, sc->bge_rx_coal_ticks);
196895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS, sc->bge_tx_coal_ticks);
196995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS, sc->bge_rx_max_coal_bds);
197095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS, sc->bge_tx_max_coal_bds);
19717ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc))) {
197295d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS_INT, 0);
197395d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS_INT, 0);
19740434d1b8SBill Paul 	}
1975b64728e5SBruce Evans 	CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 1);
1976b64728e5SBruce Evans 	CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 1);
197795d67482SBill Paul 
197895d67482SBill Paul 	/* Set up address of statistics block */
19797ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc))) {
1980f41ac2beSBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_HI,
1981f41ac2beSBill Paul 		    BGE_ADDR_HI(sc->bge_ldata.bge_stats_paddr));
198295d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_LO,
1983f41ac2beSBill Paul 		    BGE_ADDR_LO(sc->bge_ldata.bge_stats_paddr));
19840434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_BASEADDR, BGE_STATS_BLOCK);
198595d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_BASEADDR, BGE_STATUS_BLOCK);
19860434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_TICKS, sc->bge_stat_ticks);
19870434d1b8SBill Paul 	}
19880434d1b8SBill Paul 
19890434d1b8SBill Paul 	/* Set up address of status block */
1990f41ac2beSBill Paul 	CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_HI,
1991f41ac2beSBill Paul 	    BGE_ADDR_HI(sc->bge_ldata.bge_status_block_paddr));
199295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_LO,
1993f41ac2beSBill Paul 	    BGE_ADDR_LO(sc->bge_ldata.bge_status_block_paddr));
199495d67482SBill Paul 
199530f57f61SPyun YongHyeon 	/* Set up status block size. */
199630f57f61SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
1997864104feSPyun YongHyeon 	    sc->bge_chipid != BGE_CHIPID_BCM5700_C0) {
199830f57f61SPyun YongHyeon 		val = BGE_STATBLKSZ_FULL;
1999864104feSPyun YongHyeon 		bzero(sc->bge_ldata.bge_status_block, BGE_STATUS_BLK_SZ);
2000864104feSPyun YongHyeon 	} else {
200130f57f61SPyun YongHyeon 		val = BGE_STATBLKSZ_32BYTE;
2002864104feSPyun YongHyeon 		bzero(sc->bge_ldata.bge_status_block, 32);
2003864104feSPyun YongHyeon 	}
2004864104feSPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
2005864104feSPyun YongHyeon 	    sc->bge_cdata.bge_status_map,
2006864104feSPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
200730f57f61SPyun YongHyeon 
200895d67482SBill Paul 	/* Turn on host coalescing state machine */
200930f57f61SPyun YongHyeon 	CSR_WRITE_4(sc, BGE_HCC_MODE, val | BGE_HCCMODE_ENABLE);
201095d67482SBill Paul 
201195d67482SBill Paul 	/* Turn on RX BD completion state machine and enable attentions */
201295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RBDC_MODE,
201395d67482SBill Paul 	    BGE_RBDCMODE_ENABLE | BGE_RBDCMODE_ATTN);
201495d67482SBill Paul 
201595d67482SBill Paul 	/* Turn on RX list placement state machine */
201695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE);
201795d67482SBill Paul 
201895d67482SBill Paul 	/* Turn on RX list selector state machine. */
20197ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
202095d67482SBill Paul 		CSR_WRITE_4(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE);
202195d67482SBill Paul 
2022ea3b4127SPyun YongHyeon 	val = BGE_MACMODE_TXDMA_ENB | BGE_MACMODE_RXDMA_ENB |
2023ea3b4127SPyun YongHyeon 	    BGE_MACMODE_RX_STATS_CLEAR | BGE_MACMODE_TX_STATS_CLEAR |
2024ea3b4127SPyun YongHyeon 	    BGE_MACMODE_RX_STATS_ENB | BGE_MACMODE_TX_STATS_ENB |
2025ea3b4127SPyun YongHyeon 	    BGE_MACMODE_FRMHDR_DMA_ENB;
2026ea3b4127SPyun YongHyeon 
2027ea3b4127SPyun YongHyeon 	if (sc->bge_flags & BGE_FLAG_TBI)
2028ea3b4127SPyun YongHyeon 		val |= BGE_PORTMODE_TBI;
2029ea3b4127SPyun YongHyeon 	else if (sc->bge_flags & BGE_FLAG_MII_SERDES)
2030ea3b4127SPyun YongHyeon 		val |= BGE_PORTMODE_GMII;
2031ea3b4127SPyun YongHyeon 	else
2032ea3b4127SPyun YongHyeon 		val |= BGE_PORTMODE_MII;
2033ea3b4127SPyun YongHyeon 
203495d67482SBill Paul 	/* Turn on DMA, clear stats */
2035ea3b4127SPyun YongHyeon 	CSR_WRITE_4(sc, BGE_MAC_MODE, val);
203695d67482SBill Paul 
203795d67482SBill Paul 	/* Set misc. local control, enable interrupts on attentions */
203895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_ONATTN);
203995d67482SBill Paul 
204095d67482SBill Paul #ifdef notdef
204195d67482SBill Paul 	/* Assert GPIO pins for PHY reset */
204295d67482SBill Paul 	BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUT0 |
204395d67482SBill Paul 	    BGE_MLC_MISCIO_OUT1 | BGE_MLC_MISCIO_OUT2);
204495d67482SBill Paul 	BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUTEN0 |
204595d67482SBill Paul 	    BGE_MLC_MISCIO_OUTEN1 | BGE_MLC_MISCIO_OUTEN2);
204695d67482SBill Paul #endif
204795d67482SBill Paul 
204895d67482SBill Paul 	/* Turn on DMA completion state machine */
20497ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
205095d67482SBill Paul 		CSR_WRITE_4(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE);
205195d67482SBill Paul 
20526f8718a3SScott Long 	val = BGE_WDMAMODE_ENABLE | BGE_WDMAMODE_ALL_ATTNS;
20536f8718a3SScott Long 
20546f8718a3SScott Long 	/* Enable host coalescing bug fix. */
2055a5779553SStanislav Sedov 	if (BGE_IS_5755_PLUS(sc))
20563889907fSStanislav Sedov 		val |= BGE_WDMAMODE_STATUS_TAG_FIX;
20576f8718a3SScott Long 
20587aa4b937SPyun YongHyeon 	/* Request larger DMA burst size to get better performance. */
20597aa4b937SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5785)
20607aa4b937SPyun YongHyeon 		val |= BGE_WDMAMODE_BURST_ALL_DATA;
20617aa4b937SPyun YongHyeon 
206295d67482SBill Paul 	/* Turn on write DMA state machine */
20636f8718a3SScott Long 	CSR_WRITE_4(sc, BGE_WDMA_MODE, val);
20644f09c4c7SMarius Strobl 	DELAY(40);
206595d67482SBill Paul 
206695d67482SBill Paul 	/* Turn on read DMA state machine */
20674f09c4c7SMarius Strobl 	val = BGE_RDMAMODE_ENABLE | BGE_RDMAMODE_ALL_ATTNS;
20681108273aSPyun YongHyeon 
20691108273aSPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5717)
20701108273aSPyun YongHyeon 		val |= BGE_RDMAMODE_MULT_DMA_RD_DIS;
20711108273aSPyun YongHyeon 
2072a5779553SStanislav Sedov 	if (sc->bge_asicrev == BGE_ASICREV_BCM5784 ||
2073a5779553SStanislav Sedov 	    sc->bge_asicrev == BGE_ASICREV_BCM5785 ||
2074a5779553SStanislav Sedov 	    sc->bge_asicrev == BGE_ASICREV_BCM57780)
2075a5779553SStanislav Sedov 		val |= BGE_RDMAMODE_BD_SBD_CRPT_ATTN |
2076a5779553SStanislav Sedov 		    BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN |
2077a5779553SStanislav Sedov 		    BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN;
20784f09c4c7SMarius Strobl 	if (sc->bge_flags & BGE_FLAG_PCIE)
20794f09c4c7SMarius Strobl 		val |= BGE_RDMAMODE_FIFO_LONG_BURST;
20801108273aSPyun YongHyeon 	if (sc->bge_flags & (BGE_FLAG_TSO | BGE_FLAG_TSO3)) {
2081ca3f1187SPyun YongHyeon 		val |= BGE_RDMAMODE_TSO4_ENABLE;
20821108273aSPyun YongHyeon 		if (sc->bge_flags & BGE_FLAG_TSO3 ||
20831108273aSPyun YongHyeon 		    sc->bge_asicrev == BGE_ASICREV_BCM5785 ||
208455a24a05SPyun YongHyeon 		    sc->bge_asicrev == BGE_ASICREV_BCM57780)
208555a24a05SPyun YongHyeon 			val |= BGE_RDMAMODE_TSO6_ENABLE;
208655a24a05SPyun YongHyeon 	}
208750515680SPyun YongHyeon 
2088e3215f76SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5720) {
208950515680SPyun YongHyeon 		val |= CSR_READ_4(sc, BGE_RDMA_MODE) &
209050515680SPyun YongHyeon 			BGE_RDMAMODE_H2BNC_VLAN_DET;
2091e3215f76SPyun YongHyeon 		/*
2092e3215f76SPyun YongHyeon 		 * Allow multiple outstanding read requests from
2093e3215f76SPyun YongHyeon 		 * non-LSO read DMA engine.
2094e3215f76SPyun YongHyeon 		 */
2095e3215f76SPyun YongHyeon 		val &= ~BGE_RDMAMODE_MULT_DMA_RD_DIS;
2096e3215f76SPyun YongHyeon 	}
209750515680SPyun YongHyeon 
2098d255f2a9SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5761 ||
2099d255f2a9SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5784 ||
2100d255f2a9SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5785 ||
21011108273aSPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM57780 ||
21021108273aSPyun YongHyeon 	    BGE_IS_5717_PLUS(sc)) {
2103bbe2ca75SPyun YongHyeon 		dmactl = CSR_READ_4(sc, BGE_RDMA_RSRVCTRL);
2104bbe2ca75SPyun YongHyeon 		/*
2105bbe2ca75SPyun YongHyeon 		 * Adjust tx margin to prevent TX data corruption and
2106bbe2ca75SPyun YongHyeon 		 * fix internal FIFO overflow.
2107bbe2ca75SPyun YongHyeon 		 */
210850515680SPyun YongHyeon 		if (sc->bge_asicrev == BGE_ASICREV_BCM5719 ||
210950515680SPyun YongHyeon 		    sc->bge_asicrev == BGE_ASICREV_BCM5720) {
2110bbe2ca75SPyun YongHyeon 			dmactl &= ~(BGE_RDMA_RSRVCTRL_FIFO_LWM_MASK |
2111bbe2ca75SPyun YongHyeon 			    BGE_RDMA_RSRVCTRL_FIFO_HWM_MASK |
2112bbe2ca75SPyun YongHyeon 			    BGE_RDMA_RSRVCTRL_TXMRGN_MASK);
2113bbe2ca75SPyun YongHyeon 			dmactl |= BGE_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
2114bbe2ca75SPyun YongHyeon 			    BGE_RDMA_RSRVCTRL_FIFO_HWM_1_5K |
2115bbe2ca75SPyun YongHyeon 			    BGE_RDMA_RSRVCTRL_TXMRGN_320B;
2116bbe2ca75SPyun YongHyeon 		}
2117d255f2a9SPyun YongHyeon 		/*
2118d255f2a9SPyun YongHyeon 		 * Enable fix for read DMA FIFO overruns.
2119d255f2a9SPyun YongHyeon 		 * The fix is to limit the number of RX BDs
2120d255f2a9SPyun YongHyeon 		 * the hardware would fetch at a fime.
2121d255f2a9SPyun YongHyeon 		 */
2122bbe2ca75SPyun YongHyeon 		CSR_WRITE_4(sc, BGE_RDMA_RSRVCTRL, dmactl |
2123d255f2a9SPyun YongHyeon 		    BGE_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
2124d255f2a9SPyun YongHyeon 	}
2125bbe2ca75SPyun YongHyeon 
2126e3215f76SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5719) {
2127bbe2ca75SPyun YongHyeon 		CSR_WRITE_4(sc, BGE_RDMA_LSO_CRPTEN_CTRL,
2128bbe2ca75SPyun YongHyeon 		    CSR_READ_4(sc, BGE_RDMA_LSO_CRPTEN_CTRL) |
2129bbe2ca75SPyun YongHyeon 		    BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_4K |
2130bbe2ca75SPyun YongHyeon 		    BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_LSO_4K);
2131e3215f76SPyun YongHyeon 	} else if (sc->bge_asicrev == BGE_ASICREV_BCM5720) {
2132e3215f76SPyun YongHyeon 		/*
2133e3215f76SPyun YongHyeon 		 * Allow 4KB burst length reads for non-LSO frames.
2134e3215f76SPyun YongHyeon 		 * Enable 512B burst length reads for buffer descriptors.
2135e3215f76SPyun YongHyeon 		 */
2136e3215f76SPyun YongHyeon 		CSR_WRITE_4(sc, BGE_RDMA_LSO_CRPTEN_CTRL,
2137e3215f76SPyun YongHyeon 		    CSR_READ_4(sc, BGE_RDMA_LSO_CRPTEN_CTRL) |
2138e3215f76SPyun YongHyeon 		    BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_512 |
2139e3215f76SPyun YongHyeon 		    BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_LSO_4K);
2140bbe2ca75SPyun YongHyeon 	}
2141bbe2ca75SPyun YongHyeon 
21424f09c4c7SMarius Strobl 	CSR_WRITE_4(sc, BGE_RDMA_MODE, val);
21434f09c4c7SMarius Strobl 	DELAY(40);
214495d67482SBill Paul 
214595d67482SBill Paul 	/* Turn on RX data completion state machine */
214695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE);
214795d67482SBill Paul 
214895d67482SBill Paul 	/* Turn on RX BD initiator state machine */
214995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE);
215095d67482SBill Paul 
215195d67482SBill Paul 	/* Turn on RX data and RX BD initiator state machine */
215295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RDBDI_MODE, BGE_RDBDIMODE_ENABLE);
215395d67482SBill Paul 
215495d67482SBill Paul 	/* Turn on Mbuf cluster free state machine */
21557ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
215695d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE);
215795d67482SBill Paul 
215895d67482SBill Paul 	/* Turn on send BD completion state machine */
215995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE);
216095d67482SBill Paul 
216195d67482SBill Paul 	/* Turn on send data completion state machine */
2162a5779553SStanislav Sedov 	val = BGE_SDCMODE_ENABLE;
2163a5779553SStanislav Sedov 	if (sc->bge_asicrev == BGE_ASICREV_BCM5761)
2164a5779553SStanislav Sedov 		val |= BGE_SDCMODE_CDELAY;
2165a5779553SStanislav Sedov 	CSR_WRITE_4(sc, BGE_SDC_MODE, val);
216695d67482SBill Paul 
216795d67482SBill Paul 	/* Turn on send data initiator state machine */
21681108273aSPyun YongHyeon 	if (sc->bge_flags & (BGE_FLAG_TSO | BGE_FLAG_TSO3))
21691108273aSPyun YongHyeon 		CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE |
21701108273aSPyun YongHyeon 		    BGE_SDIMODE_HW_LSO_PRE_DMA);
2171ca3f1187SPyun YongHyeon 	else
217295d67482SBill Paul 		CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE);
217395d67482SBill Paul 
217495d67482SBill Paul 	/* Turn on send BD initiator state machine */
217595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE);
217695d67482SBill Paul 
217795d67482SBill Paul 	/* Turn on send BD selector state machine */
217895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE);
217995d67482SBill Paul 
21800c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_SDI_STATS_ENABLE_MASK, 0x007FFFFF);
218195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SDI_STATS_CTL,
218295d67482SBill Paul 	    BGE_SDISTATSCTL_ENABLE | BGE_SDISTATSCTL_FASTER);
218395d67482SBill Paul 
218495d67482SBill Paul 	/* ack/clear link change events */
218595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED |
21860434d1b8SBill Paul 	    BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE |
21870434d1b8SBill Paul 	    BGE_MACSTAT_LINK_CHANGED);
2188f41ac2beSBill Paul 	CSR_WRITE_4(sc, BGE_MI_STS, 0);
218995d67482SBill Paul 
21906ede2cfaSPyun YongHyeon 	/*
21916ede2cfaSPyun YongHyeon 	 * Enable attention when the link has changed state for
21926ede2cfaSPyun YongHyeon 	 * devices that use auto polling.
21936ede2cfaSPyun YongHyeon 	 */
2194652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
219595d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MI_STS, BGE_MISTS_LINK);
2196a1d52896SBill Paul 	} else {
21977ed3f0f0SPyun YongHyeon 		if (sc->bge_mi_mode & BGE_MIMODE_AUTOPOLL) {
21987ed3f0f0SPyun YongHyeon 			CSR_WRITE_4(sc, BGE_MI_MODE, sc->bge_mi_mode);
21997ed3f0f0SPyun YongHyeon 			DELAY(80);
22007ed3f0f0SPyun YongHyeon 		}
22011f313773SOleg Bulyzhin 		if (sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
22024c0da0ffSGleb Smirnoff 		    sc->bge_chipid != BGE_CHIPID_BCM5700_B2)
2203a1d52896SBill Paul 			CSR_WRITE_4(sc, BGE_MAC_EVT_ENB,
2204a1d52896SBill Paul 			    BGE_EVTENB_MI_INTERRUPT);
2205a1d52896SBill Paul 	}
220695d67482SBill Paul 
22071f313773SOleg Bulyzhin 	/*
22081f313773SOleg Bulyzhin 	 * Clear any pending link state attention.
22091f313773SOleg Bulyzhin 	 * Otherwise some link state change events may be lost until attention
22101f313773SOleg Bulyzhin 	 * is cleared by bge_intr() -> bge_link_upd() sequence.
22111f313773SOleg Bulyzhin 	 * It's not necessary on newer BCM chips - perhaps enabling link
22121f313773SOleg Bulyzhin 	 * state change attentions implies clearing pending attention.
22131f313773SOleg Bulyzhin 	 */
22141f313773SOleg Bulyzhin 	CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED |
22151f313773SOleg Bulyzhin 	    BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE |
22161f313773SOleg Bulyzhin 	    BGE_MACSTAT_LINK_CHANGED);
22171f313773SOleg Bulyzhin 
221895d67482SBill Paul 	/* Enable link state change attentions. */
221995d67482SBill Paul 	BGE_SETBIT(sc, BGE_MAC_EVT_ENB, BGE_EVTENB_LINK_CHANGED);
222095d67482SBill Paul 
222195d67482SBill Paul 	return (0);
222295d67482SBill Paul }
222395d67482SBill Paul 
22244c0da0ffSGleb Smirnoff const struct bge_revision *
22254c0da0ffSGleb Smirnoff bge_lookup_rev(uint32_t chipid)
22264c0da0ffSGleb Smirnoff {
22274c0da0ffSGleb Smirnoff 	const struct bge_revision *br;
22284c0da0ffSGleb Smirnoff 
22294c0da0ffSGleb Smirnoff 	for (br = bge_revisions; br->br_name != NULL; br++) {
22304c0da0ffSGleb Smirnoff 		if (br->br_chipid == chipid)
22314c0da0ffSGleb Smirnoff 			return (br);
22324c0da0ffSGleb Smirnoff 	}
22334c0da0ffSGleb Smirnoff 
22344c0da0ffSGleb Smirnoff 	for (br = bge_majorrevs; br->br_name != NULL; br++) {
22354c0da0ffSGleb Smirnoff 		if (br->br_chipid == BGE_ASICREV(chipid))
22364c0da0ffSGleb Smirnoff 			return (br);
22374c0da0ffSGleb Smirnoff 	}
22384c0da0ffSGleb Smirnoff 
22394c0da0ffSGleb Smirnoff 	return (NULL);
22404c0da0ffSGleb Smirnoff }
22414c0da0ffSGleb Smirnoff 
22424c0da0ffSGleb Smirnoff const struct bge_vendor *
22434c0da0ffSGleb Smirnoff bge_lookup_vendor(uint16_t vid)
22444c0da0ffSGleb Smirnoff {
22454c0da0ffSGleb Smirnoff 	const struct bge_vendor *v;
22464c0da0ffSGleb Smirnoff 
22474c0da0ffSGleb Smirnoff 	for (v = bge_vendors; v->v_name != NULL; v++)
22484c0da0ffSGleb Smirnoff 		if (v->v_id == vid)
22494c0da0ffSGleb Smirnoff 			return (v);
22504c0da0ffSGleb Smirnoff 
22514c0da0ffSGleb Smirnoff 	panic("%s: unknown vendor %d", __func__, vid);
22524c0da0ffSGleb Smirnoff 	return (NULL);
22534c0da0ffSGleb Smirnoff }
22544c0da0ffSGleb Smirnoff 
225595d67482SBill Paul /*
225695d67482SBill Paul  * Probe for a Broadcom chip. Check the PCI vendor and device IDs
22574c0da0ffSGleb Smirnoff  * against our list and return its name if we find a match.
22584c0da0ffSGleb Smirnoff  *
22594c0da0ffSGleb Smirnoff  * Note that since the Broadcom controller contains VPD support, we
22607c929cf9SJung-uk Kim  * try to get the device name string from the controller itself instead
22617c929cf9SJung-uk Kim  * of the compiled-in string. It guarantees we'll always announce the
22627c929cf9SJung-uk Kim  * right product name. We fall back to the compiled-in string when
22637c929cf9SJung-uk Kim  * VPD is unavailable or corrupt.
226495d67482SBill Paul  */
226595d67482SBill Paul static int
22663f74909aSGleb Smirnoff bge_probe(device_t dev)
226795d67482SBill Paul {
2268978f2704SMarius Strobl 	char buf[96];
2269978f2704SMarius Strobl 	char model[64];
2270978f2704SMarius Strobl 	const struct bge_revision *br;
2271978f2704SMarius Strobl 	const char *pname;
22724c0da0ffSGleb Smirnoff 	struct bge_softc *sc = device_get_softc(dev);
2273978f2704SMarius Strobl 	const struct bge_type *t = bge_devs;
2274978f2704SMarius Strobl 	const struct bge_vendor *v;
2275978f2704SMarius Strobl 	uint32_t id;
2276978f2704SMarius Strobl 	uint16_t did, vid;
227795d67482SBill Paul 
227895d67482SBill Paul 	sc->bge_dev = dev;
22797c929cf9SJung-uk Kim 	vid = pci_get_vendor(dev);
22807c929cf9SJung-uk Kim 	did = pci_get_device(dev);
22814c0da0ffSGleb Smirnoff 	while(t->bge_vid != 0) {
22827c929cf9SJung-uk Kim 		if ((vid == t->bge_vid) && (did == t->bge_did)) {
2283a5779553SStanislav Sedov 			id = pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >>
2284a5779553SStanislav Sedov 			    BGE_PCIMISCCTL_ASICREV_SHIFT;
22851108273aSPyun YongHyeon 			if (BGE_ASICREV(id) == BGE_ASICREV_USE_PRODID_REG) {
22861108273aSPyun YongHyeon 				/*
22871108273aSPyun YongHyeon 				 * Find the ASCI revision.  Different chips
22881108273aSPyun YongHyeon 				 * use different registers.
22891108273aSPyun YongHyeon 				 */
22901108273aSPyun YongHyeon 				switch (pci_get_device(dev)) {
22911108273aSPyun YongHyeon 				case BCOM_DEVICEID_BCM5717:
22921108273aSPyun YongHyeon 				case BCOM_DEVICEID_BCM5718:
2293bbe2ca75SPyun YongHyeon 				case BCOM_DEVICEID_BCM5719:
229450515680SPyun YongHyeon 				case BCOM_DEVICEID_BCM5720:
22951108273aSPyun YongHyeon 					id = pci_read_config(dev,
22961108273aSPyun YongHyeon 					    BGE_PCI_GEN2_PRODID_ASICREV, 4);
22971108273aSPyun YongHyeon 					break;
2298b4a256acSPyun YongHyeon 				case BCOM_DEVICEID_BCM57761:
2299b4a256acSPyun YongHyeon 				case BCOM_DEVICEID_BCM57765:
2300b4a256acSPyun YongHyeon 				case BCOM_DEVICEID_BCM57781:
2301b4a256acSPyun YongHyeon 				case BCOM_DEVICEID_BCM57785:
2302b4a256acSPyun YongHyeon 				case BCOM_DEVICEID_BCM57791:
2303b4a256acSPyun YongHyeon 				case BCOM_DEVICEID_BCM57795:
2304b4a256acSPyun YongHyeon 					id = pci_read_config(dev,
2305b4a256acSPyun YongHyeon 					    BGE_PCI_GEN15_PRODID_ASICREV, 4);
2306b4a256acSPyun YongHyeon 					break;
23071108273aSPyun YongHyeon 				default:
2308a5779553SStanislav Sedov 					id = pci_read_config(dev,
2309a5779553SStanislav Sedov 					    BGE_PCI_PRODID_ASICREV, 4);
23101108273aSPyun YongHyeon 				}
23111108273aSPyun YongHyeon 			}
23124c0da0ffSGleb Smirnoff 			br = bge_lookup_rev(id);
23137c929cf9SJung-uk Kim 			v = bge_lookup_vendor(vid);
2314852c67f9SMarius Strobl 			if (bge_has_eaddr(sc) &&
2315852c67f9SMarius Strobl 			    pci_get_vpd_ident(dev, &pname) == 0)
23164e35d186SJung-uk Kim 				snprintf(model, 64, "%s", pname);
23174e35d186SJung-uk Kim 			else
2318978f2704SMarius Strobl 				snprintf(model, 64, "%s %s", v->v_name,
23197c929cf9SJung-uk Kim 				    br != NULL ? br->br_name :
23207c929cf9SJung-uk Kim 				    "NetXtreme Ethernet Controller");
2321a5779553SStanislav Sedov 			snprintf(buf, 96, "%s, %sASIC rev. %#08x", model,
2322a5779553SStanislav Sedov 			    br != NULL ? "" : "unknown ", id);
23234c0da0ffSGleb Smirnoff 			device_set_desc_copy(dev, buf);
232495d67482SBill Paul 			return (0);
232595d67482SBill Paul 		}
232695d67482SBill Paul 		t++;
232795d67482SBill Paul 	}
232895d67482SBill Paul 
232995d67482SBill Paul 	return (ENXIO);
233095d67482SBill Paul }
233195d67482SBill Paul 
2332f41ac2beSBill Paul static void
23333f74909aSGleb Smirnoff bge_dma_free(struct bge_softc *sc)
2334f41ac2beSBill Paul {
2335f41ac2beSBill Paul 	int i;
2336f41ac2beSBill Paul 
23373f74909aSGleb Smirnoff 	/* Destroy DMA maps for RX buffers. */
2338f41ac2beSBill Paul 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
2339f41ac2beSBill Paul 		if (sc->bge_cdata.bge_rx_std_dmamap[i])
23400ac56796SPyun YongHyeon 			bus_dmamap_destroy(sc->bge_cdata.bge_rx_mtag,
2341f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_std_dmamap[i]);
2342f41ac2beSBill Paul 	}
2343943787f3SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_std_sparemap)
2344943787f3SPyun YongHyeon 		bus_dmamap_destroy(sc->bge_cdata.bge_rx_mtag,
2345943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_sparemap);
2346f41ac2beSBill Paul 
23473f74909aSGleb Smirnoff 	/* Destroy DMA maps for jumbo RX buffers. */
2348f41ac2beSBill Paul 	for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
2349f41ac2beSBill Paul 		if (sc->bge_cdata.bge_rx_jumbo_dmamap[i])
2350f41ac2beSBill Paul 			bus_dmamap_destroy(sc->bge_cdata.bge_mtag_jumbo,
2351f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
2352f41ac2beSBill Paul 	}
2353943787f3SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_jumbo_sparemap)
2354943787f3SPyun YongHyeon 		bus_dmamap_destroy(sc->bge_cdata.bge_mtag_jumbo,
2355943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_jumbo_sparemap);
2356f41ac2beSBill Paul 
23573f74909aSGleb Smirnoff 	/* Destroy DMA maps for TX buffers. */
2358f41ac2beSBill Paul 	for (i = 0; i < BGE_TX_RING_CNT; i++) {
2359f41ac2beSBill Paul 		if (sc->bge_cdata.bge_tx_dmamap[i])
23600ac56796SPyun YongHyeon 			bus_dmamap_destroy(sc->bge_cdata.bge_tx_mtag,
2361f41ac2beSBill Paul 			    sc->bge_cdata.bge_tx_dmamap[i]);
2362f41ac2beSBill Paul 	}
2363f41ac2beSBill Paul 
23640ac56796SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_mtag)
23650ac56796SPyun YongHyeon 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_mtag);
2366c0220d81SPyun YongHyeon 	if (sc->bge_cdata.bge_mtag_jumbo)
2367c0220d81SPyun YongHyeon 		bus_dma_tag_destroy(sc->bge_cdata.bge_mtag_jumbo);
23680ac56796SPyun YongHyeon 	if (sc->bge_cdata.bge_tx_mtag)
23690ac56796SPyun YongHyeon 		bus_dma_tag_destroy(sc->bge_cdata.bge_tx_mtag);
2370f41ac2beSBill Paul 
23713f74909aSGleb Smirnoff 	/* Destroy standard RX ring. */
2372e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_std_ring_map)
2373e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_rx_std_ring_tag,
2374e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_ring_map);
2375e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_std_ring_map && sc->bge_ldata.bge_rx_std_ring)
2376f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_rx_std_ring_tag,
2377f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_std_ring,
2378f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_std_ring_map);
2379f41ac2beSBill Paul 
2380f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_std_ring_tag)
2381f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_std_ring_tag);
2382f41ac2beSBill Paul 
23833f74909aSGleb Smirnoff 	/* Destroy jumbo RX ring. */
2384e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_jumbo_ring_map)
2385e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_rx_jumbo_ring_tag,
2386e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_rx_jumbo_ring_map);
2387e65bed95SPyun YongHyeon 
2388e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_jumbo_ring_map &&
2389e65bed95SPyun YongHyeon 	    sc->bge_ldata.bge_rx_jumbo_ring)
2390f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_rx_jumbo_ring_tag,
2391f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_jumbo_ring,
2392f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map);
2393f41ac2beSBill Paul 
2394f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_jumbo_ring_tag)
2395f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_jumbo_ring_tag);
2396f41ac2beSBill Paul 
23973f74909aSGleb Smirnoff 	/* Destroy RX return ring. */
2398e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_return_ring_map)
2399e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_rx_return_ring_tag,
2400e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_rx_return_ring_map);
2401e65bed95SPyun YongHyeon 
2402e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_return_ring_map &&
2403e65bed95SPyun YongHyeon 	    sc->bge_ldata.bge_rx_return_ring)
2404f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_rx_return_ring_tag,
2405f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_return_ring,
2406f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_return_ring_map);
2407f41ac2beSBill Paul 
2408f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_return_ring_tag)
2409f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_return_ring_tag);
2410f41ac2beSBill Paul 
24113f74909aSGleb Smirnoff 	/* Destroy TX ring. */
2412e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_tx_ring_map)
2413e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_tx_ring_tag,
2414e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_tx_ring_map);
2415e65bed95SPyun YongHyeon 
2416e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_tx_ring_map && sc->bge_ldata.bge_tx_ring)
2417f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_tx_ring_tag,
2418f41ac2beSBill Paul 		    sc->bge_ldata.bge_tx_ring,
2419f41ac2beSBill Paul 		    sc->bge_cdata.bge_tx_ring_map);
2420f41ac2beSBill Paul 
2421f41ac2beSBill Paul 	if (sc->bge_cdata.bge_tx_ring_tag)
2422f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_tx_ring_tag);
2423f41ac2beSBill Paul 
24243f74909aSGleb Smirnoff 	/* Destroy status block. */
2425e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_status_map)
2426e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_status_tag,
2427e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_status_map);
2428e65bed95SPyun YongHyeon 
2429e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_status_map && sc->bge_ldata.bge_status_block)
2430f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_status_tag,
2431f41ac2beSBill Paul 		    sc->bge_ldata.bge_status_block,
2432f41ac2beSBill Paul 		    sc->bge_cdata.bge_status_map);
2433f41ac2beSBill Paul 
2434f41ac2beSBill Paul 	if (sc->bge_cdata.bge_status_tag)
2435f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_status_tag);
2436f41ac2beSBill Paul 
24373f74909aSGleb Smirnoff 	/* Destroy statistics block. */
2438e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_stats_map)
2439e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_stats_tag,
2440e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_stats_map);
2441e65bed95SPyun YongHyeon 
2442e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_stats_map && sc->bge_ldata.bge_stats)
2443f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_stats_tag,
2444f41ac2beSBill Paul 		    sc->bge_ldata.bge_stats,
2445f41ac2beSBill Paul 		    sc->bge_cdata.bge_stats_map);
2446f41ac2beSBill Paul 
2447f41ac2beSBill Paul 	if (sc->bge_cdata.bge_stats_tag)
2448f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_stats_tag);
2449f41ac2beSBill Paul 
24505b610048SPyun YongHyeon 	if (sc->bge_cdata.bge_buffer_tag)
24515b610048SPyun YongHyeon 		bus_dma_tag_destroy(sc->bge_cdata.bge_buffer_tag);
24525b610048SPyun YongHyeon 
24533f74909aSGleb Smirnoff 	/* Destroy the parent tag. */
2454f41ac2beSBill Paul 	if (sc->bge_cdata.bge_parent_tag)
2455f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_parent_tag);
2456f41ac2beSBill Paul }
2457f41ac2beSBill Paul 
2458f41ac2beSBill Paul static int
24595b610048SPyun YongHyeon bge_dma_ring_alloc(struct bge_softc *sc, bus_size_t alignment,
24605b610048SPyun YongHyeon     bus_size_t maxsize, bus_dma_tag_t *tag, uint8_t **ring, bus_dmamap_t *map,
24615b610048SPyun YongHyeon     bus_addr_t *paddr, const char *msg)
2462f41ac2beSBill Paul {
24633f74909aSGleb Smirnoff 	struct bge_dmamap_arg ctx;
24645b610048SPyun YongHyeon 	int error;
2465f41ac2beSBill Paul 
24665b610048SPyun YongHyeon 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2467fdd45796SPyun YongHyeon 	    alignment, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
24685b610048SPyun YongHyeon 	    NULL, maxsize, 1, maxsize, 0, NULL, NULL, tag);
24695b610048SPyun YongHyeon 	if (error != 0) {
24705b610048SPyun YongHyeon 		device_printf(sc->bge_dev,
24715b610048SPyun YongHyeon 		    "could not create %s dma tag\n", msg);
24725b610048SPyun YongHyeon 		return (ENOMEM);
24735b610048SPyun YongHyeon 	}
24745b610048SPyun YongHyeon 	/* Allocate DMA'able memory for ring. */
24755b610048SPyun YongHyeon 	error = bus_dmamem_alloc(*tag, (void **)ring,
24765b610048SPyun YongHyeon 	    BUS_DMA_NOWAIT | BUS_DMA_ZERO | BUS_DMA_COHERENT, map);
24775b610048SPyun YongHyeon 	if (error != 0) {
24785b610048SPyun YongHyeon 		device_printf(sc->bge_dev,
24795b610048SPyun YongHyeon 		    "could not allocate DMA'able memory for %s\n", msg);
24805b610048SPyun YongHyeon 		return (ENOMEM);
24815b610048SPyun YongHyeon 	}
24825b610048SPyun YongHyeon 	/* Load the address of the ring. */
24835b610048SPyun YongHyeon 	ctx.bge_busaddr = 0;
24845b610048SPyun YongHyeon 	error = bus_dmamap_load(*tag, *map, *ring, maxsize, bge_dma_map_addr,
24855b610048SPyun YongHyeon 	    &ctx, BUS_DMA_NOWAIT);
24865b610048SPyun YongHyeon 	if (error != 0) {
24875b610048SPyun YongHyeon 		device_printf(sc->bge_dev,
24885b610048SPyun YongHyeon 		    "could not load DMA'able memory for %s\n", msg);
24895b610048SPyun YongHyeon 		return (ENOMEM);
24905b610048SPyun YongHyeon 	}
24915b610048SPyun YongHyeon 	*paddr = ctx.bge_busaddr;
24925b610048SPyun YongHyeon 	return (0);
24935b610048SPyun YongHyeon }
24945b610048SPyun YongHyeon 
24955b610048SPyun YongHyeon static int
24965b610048SPyun YongHyeon bge_dma_alloc(struct bge_softc *sc)
24975b610048SPyun YongHyeon {
24985b610048SPyun YongHyeon 	bus_addr_t lowaddr;
2499fdd45796SPyun YongHyeon 	bus_size_t rxmaxsegsz, sbsz, txsegsz, txmaxsegsz;
25005b610048SPyun YongHyeon 	int i, error;
2501f41ac2beSBill Paul 
2502f681b29aSPyun YongHyeon 	lowaddr = BUS_SPACE_MAXADDR;
2503f681b29aSPyun YongHyeon 	if ((sc->bge_flags & BGE_FLAG_40BIT_BUG) != 0)
2504f681b29aSPyun YongHyeon 		lowaddr = BGE_DMA_MAXADDR;
2505f41ac2beSBill Paul 	/*
2506f41ac2beSBill Paul 	 * Allocate the parent bus DMA tag appropriate for PCI.
2507f41ac2beSBill Paul 	 */
25084eee14cbSMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(sc->bge_dev),
2509f681b29aSPyun YongHyeon 	    1, 0, lowaddr, BUS_SPACE_MAXADDR, NULL,
25104eee14cbSMarius Strobl 	    NULL, BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT,
25114eee14cbSMarius Strobl 	    0, NULL, NULL, &sc->bge_cdata.bge_parent_tag);
2512e65bed95SPyun YongHyeon 	if (error != 0) {
2513fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev,
2514fe806fdaSPyun YongHyeon 		    "could not allocate parent dma tag\n");
2515e65bed95SPyun YongHyeon 		return (ENOMEM);
2516e65bed95SPyun YongHyeon 	}
2517e65bed95SPyun YongHyeon 
25185b610048SPyun YongHyeon 	/* Create tag for standard RX ring. */
25195b610048SPyun YongHyeon 	error = bge_dma_ring_alloc(sc, PAGE_SIZE, BGE_STD_RX_RING_SZ,
25205b610048SPyun YongHyeon 	    &sc->bge_cdata.bge_rx_std_ring_tag,
25215b610048SPyun YongHyeon 	    (uint8_t **)&sc->bge_ldata.bge_rx_std_ring,
25225b610048SPyun YongHyeon 	    &sc->bge_cdata.bge_rx_std_ring_map,
25235b610048SPyun YongHyeon 	    &sc->bge_ldata.bge_rx_std_ring_paddr, "RX ring");
25245b610048SPyun YongHyeon 	if (error)
25255b610048SPyun YongHyeon 		return (error);
25265b610048SPyun YongHyeon 
25275b610048SPyun YongHyeon 	/* Create tag for RX return ring. */
25285b610048SPyun YongHyeon 	error = bge_dma_ring_alloc(sc, PAGE_SIZE, BGE_RX_RTN_RING_SZ(sc),
25295b610048SPyun YongHyeon 	    &sc->bge_cdata.bge_rx_return_ring_tag,
25305b610048SPyun YongHyeon 	    (uint8_t **)&sc->bge_ldata.bge_rx_return_ring,
25315b610048SPyun YongHyeon 	    &sc->bge_cdata.bge_rx_return_ring_map,
25325b610048SPyun YongHyeon 	    &sc->bge_ldata.bge_rx_return_ring_paddr, "RX return ring");
25335b610048SPyun YongHyeon 	if (error)
25345b610048SPyun YongHyeon 		return (error);
25355b610048SPyun YongHyeon 
25365b610048SPyun YongHyeon 	/* Create tag for TX ring. */
25375b610048SPyun YongHyeon 	error = bge_dma_ring_alloc(sc, PAGE_SIZE, BGE_TX_RING_SZ,
25385b610048SPyun YongHyeon 	    &sc->bge_cdata.bge_tx_ring_tag,
25395b610048SPyun YongHyeon 	    (uint8_t **)&sc->bge_ldata.bge_tx_ring,
25405b610048SPyun YongHyeon 	    &sc->bge_cdata.bge_tx_ring_map,
25415b610048SPyun YongHyeon 	    &sc->bge_ldata.bge_tx_ring_paddr, "TX ring");
25425b610048SPyun YongHyeon 	if (error)
25435b610048SPyun YongHyeon 		return (error);
25445b610048SPyun YongHyeon 
2545f41ac2beSBill Paul 	/*
25465b610048SPyun YongHyeon 	 * Create tag for status block.
25475b610048SPyun YongHyeon 	 * Because we only use single Tx/Rx/Rx return ring, use
25485b610048SPyun YongHyeon 	 * minimum status block size except BCM5700 AX/BX which
25495b610048SPyun YongHyeon 	 * seems to want to see full status block size regardless
25505b610048SPyun YongHyeon 	 * of configured number of ring.
2551f41ac2beSBill Paul 	 */
25525b610048SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
25535b610048SPyun YongHyeon 	    sc->bge_chipid != BGE_CHIPID_BCM5700_C0)
25545b610048SPyun YongHyeon 		sbsz = BGE_STATUS_BLK_SZ;
25555b610048SPyun YongHyeon 	else
25565b610048SPyun YongHyeon 		sbsz = 32;
25575b610048SPyun YongHyeon 	error = bge_dma_ring_alloc(sc, PAGE_SIZE, sbsz,
25585b610048SPyun YongHyeon 	    &sc->bge_cdata.bge_status_tag,
25595b610048SPyun YongHyeon 	    (uint8_t **)&sc->bge_ldata.bge_status_block,
25605b610048SPyun YongHyeon 	    &sc->bge_cdata.bge_status_map,
25615b610048SPyun YongHyeon 	    &sc->bge_ldata.bge_status_block_paddr, "status block");
25625b610048SPyun YongHyeon 	if (error)
25635b610048SPyun YongHyeon 		return (error);
25645b610048SPyun YongHyeon 
256512c65daeSPyun YongHyeon 	/* Create tag for statistics block. */
256612c65daeSPyun YongHyeon 	error = bge_dma_ring_alloc(sc, PAGE_SIZE, BGE_STATS_SZ,
256712c65daeSPyun YongHyeon 	    &sc->bge_cdata.bge_stats_tag,
256812c65daeSPyun YongHyeon 	    (uint8_t **)&sc->bge_ldata.bge_stats,
256912c65daeSPyun YongHyeon 	    &sc->bge_cdata.bge_stats_map,
257012c65daeSPyun YongHyeon 	    &sc->bge_ldata.bge_stats_paddr, "statistics block");
257112c65daeSPyun YongHyeon 	if (error)
257212c65daeSPyun YongHyeon 		return (error);
257312c65daeSPyun YongHyeon 
25745b610048SPyun YongHyeon 	/* Create tag for jumbo RX ring. */
25755b610048SPyun YongHyeon 	if (BGE_IS_JUMBO_CAPABLE(sc)) {
25765b610048SPyun YongHyeon 		error = bge_dma_ring_alloc(sc, PAGE_SIZE, BGE_JUMBO_RX_RING_SZ,
25775b610048SPyun YongHyeon 		    &sc->bge_cdata.bge_rx_jumbo_ring_tag,
25785b610048SPyun YongHyeon 		    (uint8_t **)&sc->bge_ldata.bge_rx_jumbo_ring,
25795b610048SPyun YongHyeon 		    &sc->bge_cdata.bge_rx_jumbo_ring_map,
25805b610048SPyun YongHyeon 		    &sc->bge_ldata.bge_rx_jumbo_ring_paddr, "jumbo RX ring");
25815b610048SPyun YongHyeon 		if (error)
25825b610048SPyun YongHyeon 			return (error);
25835b610048SPyun YongHyeon 	}
25845b610048SPyun YongHyeon 
25855b610048SPyun YongHyeon 	/* Create parent tag for buffers. */
2586d2ffe15aSPyun YongHyeon 	if ((sc->bge_flags & BGE_FLAG_4G_BNDRY_BUG) != 0) {
2587d2ffe15aSPyun YongHyeon 		/*
2588d2ffe15aSPyun YongHyeon 		 * XXX
2589d2ffe15aSPyun YongHyeon 		 * watchdog timeout issue was observed on BCM5704 which
2590d2ffe15aSPyun YongHyeon 		 * lives behind PCI-X bridge(e.g AMD 8131 PCI-X bridge).
2591062af0b0SPyun YongHyeon 		 * Both limiting DMA address space to 32bits and flushing
2592062af0b0SPyun YongHyeon 		 * mailbox write seem to address the issue.
2593d2ffe15aSPyun YongHyeon 		 */
2594062af0b0SPyun YongHyeon 		if (sc->bge_pcixcap != 0)
2595d2ffe15aSPyun YongHyeon 			lowaddr = BUS_SPACE_MAXADDR_32BIT;
2596d2ffe15aSPyun YongHyeon 	}
2597fdd45796SPyun YongHyeon 	error = bus_dma_tag_create(bus_get_dma_tag(sc->bge_dev), 1, 0, lowaddr,
2598fdd45796SPyun YongHyeon 	    BUS_SPACE_MAXADDR, NULL, NULL, BUS_SPACE_MAXSIZE_32BIT, 0,
2599fdd45796SPyun YongHyeon 	    BUS_SPACE_MAXSIZE_32BIT, 0, NULL, NULL,
2600fdd45796SPyun YongHyeon 	    &sc->bge_cdata.bge_buffer_tag);
26015b610048SPyun YongHyeon 	if (error != 0) {
26025b610048SPyun YongHyeon 		device_printf(sc->bge_dev,
26035b610048SPyun YongHyeon 		    "could not allocate buffer dma tag\n");
26045b610048SPyun YongHyeon 		return (ENOMEM);
26055b610048SPyun YongHyeon 	}
26065b610048SPyun YongHyeon 	/* Create tag for Tx mbufs. */
26071108273aSPyun YongHyeon 	if (sc->bge_flags & (BGE_FLAG_TSO | BGE_FLAG_TSO3)) {
2608ca3f1187SPyun YongHyeon 		txsegsz = BGE_TSOSEG_SZ;
2609ca3f1187SPyun YongHyeon 		txmaxsegsz = 65535 + sizeof(struct ether_vlan_header);
2610ca3f1187SPyun YongHyeon 	} else {
2611ca3f1187SPyun YongHyeon 		txsegsz = MCLBYTES;
2612ca3f1187SPyun YongHyeon 		txmaxsegsz = MCLBYTES * BGE_NSEG_NEW;
2613ca3f1187SPyun YongHyeon 	}
26145b610048SPyun YongHyeon 	error = bus_dma_tag_create(sc->bge_cdata.bge_buffer_tag, 1,
2615ca3f1187SPyun YongHyeon 	    0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
2616ca3f1187SPyun YongHyeon 	    txmaxsegsz, BGE_NSEG_NEW, txsegsz, 0, NULL, NULL,
2617ca3f1187SPyun YongHyeon 	    &sc->bge_cdata.bge_tx_mtag);
2618f41ac2beSBill Paul 
2619f41ac2beSBill Paul 	if (error) {
26200ac56796SPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate TX dma tag\n");
26210ac56796SPyun YongHyeon 		return (ENOMEM);
26220ac56796SPyun YongHyeon 	}
26230ac56796SPyun YongHyeon 
26245b610048SPyun YongHyeon 	/* Create tag for Rx mbufs. */
2625f5459d4cSPyun YongHyeon 	if (sc->bge_flags & BGE_FLAG_JUMBO_STD)
2626f5459d4cSPyun YongHyeon 		rxmaxsegsz = MJUM9BYTES;
2627f5459d4cSPyun YongHyeon 	else
2628f5459d4cSPyun YongHyeon 		rxmaxsegsz = MCLBYTES;
26295b610048SPyun YongHyeon 	error = bus_dma_tag_create(sc->bge_cdata.bge_buffer_tag, 1, 0,
2630f5459d4cSPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, rxmaxsegsz, 1,
2631f5459d4cSPyun YongHyeon 	    rxmaxsegsz, 0, NULL, NULL, &sc->bge_cdata.bge_rx_mtag);
26320ac56796SPyun YongHyeon 
26330ac56796SPyun YongHyeon 	if (error) {
26340ac56796SPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate RX dma tag\n");
2635f41ac2beSBill Paul 		return (ENOMEM);
2636f41ac2beSBill Paul 	}
2637f41ac2beSBill Paul 
26383f74909aSGleb Smirnoff 	/* Create DMA maps for RX buffers. */
2639943787f3SPyun YongHyeon 	error = bus_dmamap_create(sc->bge_cdata.bge_rx_mtag, 0,
2640943787f3SPyun YongHyeon 	    &sc->bge_cdata.bge_rx_std_sparemap);
2641943787f3SPyun YongHyeon 	if (error) {
2642943787f3SPyun YongHyeon 		device_printf(sc->bge_dev,
2643943787f3SPyun YongHyeon 		    "can't create spare DMA map for RX\n");
2644943787f3SPyun YongHyeon 		return (ENOMEM);
2645943787f3SPyun YongHyeon 	}
2646f41ac2beSBill Paul 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
26470ac56796SPyun YongHyeon 		error = bus_dmamap_create(sc->bge_cdata.bge_rx_mtag, 0,
2648f41ac2beSBill Paul 			    &sc->bge_cdata.bge_rx_std_dmamap[i]);
2649f41ac2beSBill Paul 		if (error) {
2650fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev,
2651fe806fdaSPyun YongHyeon 			    "can't create DMA map for RX\n");
2652f41ac2beSBill Paul 			return (ENOMEM);
2653f41ac2beSBill Paul 		}
2654f41ac2beSBill Paul 	}
2655f41ac2beSBill Paul 
26563f74909aSGleb Smirnoff 	/* Create DMA maps for TX buffers. */
2657f41ac2beSBill Paul 	for (i = 0; i < BGE_TX_RING_CNT; i++) {
26580ac56796SPyun YongHyeon 		error = bus_dmamap_create(sc->bge_cdata.bge_tx_mtag, 0,
2659f41ac2beSBill Paul 			    &sc->bge_cdata.bge_tx_dmamap[i]);
2660f41ac2beSBill Paul 		if (error) {
2661fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev,
26620ac56796SPyun YongHyeon 			    "can't create DMA map for TX\n");
2663f41ac2beSBill Paul 			return (ENOMEM);
2664f41ac2beSBill Paul 		}
2665f41ac2beSBill Paul 	}
2666f41ac2beSBill Paul 
26675b610048SPyun YongHyeon 	/* Create tags for jumbo RX buffers. */
26684c0da0ffSGleb Smirnoff 	if (BGE_IS_JUMBO_CAPABLE(sc)) {
26695b610048SPyun YongHyeon 		error = bus_dma_tag_create(sc->bge_cdata.bge_buffer_tag,
26708a2e22deSScott Long 		    1, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
26711be6acb7SGleb Smirnoff 		    NULL, MJUM9BYTES, BGE_NSEG_JUMBO, PAGE_SIZE,
26721be6acb7SGleb Smirnoff 		    0, NULL, NULL, &sc->bge_cdata.bge_mtag_jumbo);
2673f41ac2beSBill Paul 		if (error) {
2674fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev,
26753f74909aSGleb Smirnoff 			    "could not allocate jumbo dma tag\n");
2676f41ac2beSBill Paul 			return (ENOMEM);
2677f41ac2beSBill Paul 		}
26783f74909aSGleb Smirnoff 		/* Create DMA maps for jumbo RX buffers. */
2679943787f3SPyun YongHyeon 		error = bus_dmamap_create(sc->bge_cdata.bge_mtag_jumbo,
2680943787f3SPyun YongHyeon 		    0, &sc->bge_cdata.bge_rx_jumbo_sparemap);
2681943787f3SPyun YongHyeon 		if (error) {
2682943787f3SPyun YongHyeon 			device_printf(sc->bge_dev,
26831b90d0bdSPyun YongHyeon 			    "can't create spare DMA map for jumbo RX\n");
2684943787f3SPyun YongHyeon 			return (ENOMEM);
2685943787f3SPyun YongHyeon 		}
2686f41ac2beSBill Paul 		for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
2687f41ac2beSBill Paul 			error = bus_dmamap_create(sc->bge_cdata.bge_mtag_jumbo,
2688f41ac2beSBill Paul 				    0, &sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
2689f41ac2beSBill Paul 			if (error) {
2690fe806fdaSPyun YongHyeon 				device_printf(sc->bge_dev,
26913f74909aSGleb Smirnoff 				    "can't create DMA map for jumbo RX\n");
2692f41ac2beSBill Paul 				return (ENOMEM);
2693f41ac2beSBill Paul 			}
2694f41ac2beSBill Paul 		}
2695f41ac2beSBill Paul 	}
2696f41ac2beSBill Paul 
2697f41ac2beSBill Paul 	return (0);
2698f41ac2beSBill Paul }
2699f41ac2beSBill Paul 
2700bf6ef57aSJohn Polstra /*
2701bf6ef57aSJohn Polstra  * Return true if this device has more than one port.
2702bf6ef57aSJohn Polstra  */
2703bf6ef57aSJohn Polstra static int
2704bf6ef57aSJohn Polstra bge_has_multiple_ports(struct bge_softc *sc)
2705bf6ef57aSJohn Polstra {
2706bf6ef57aSJohn Polstra 	device_t dev = sc->bge_dev;
270755aaf894SMarius Strobl 	u_int b, d, f, fscan, s;
2708bf6ef57aSJohn Polstra 
270955aaf894SMarius Strobl 	d = pci_get_domain(dev);
2710bf6ef57aSJohn Polstra 	b = pci_get_bus(dev);
2711bf6ef57aSJohn Polstra 	s = pci_get_slot(dev);
2712bf6ef57aSJohn Polstra 	f = pci_get_function(dev);
2713bf6ef57aSJohn Polstra 	for (fscan = 0; fscan <= PCI_FUNCMAX; fscan++)
271455aaf894SMarius Strobl 		if (fscan != f && pci_find_dbsf(d, b, s, fscan) != NULL)
2715bf6ef57aSJohn Polstra 			return (1);
2716bf6ef57aSJohn Polstra 	return (0);
2717bf6ef57aSJohn Polstra }
2718bf6ef57aSJohn Polstra 
2719bf6ef57aSJohn Polstra /*
2720bf6ef57aSJohn Polstra  * Return true if MSI can be used with this device.
2721bf6ef57aSJohn Polstra  */
2722bf6ef57aSJohn Polstra static int
2723bf6ef57aSJohn Polstra bge_can_use_msi(struct bge_softc *sc)
2724bf6ef57aSJohn Polstra {
2725bf6ef57aSJohn Polstra 	int can_use_msi = 0;
2726bf6ef57aSJohn Polstra 
2727d9fc28e4SPyun YongHyeon 	if (sc->bge_msi == 0)
27285c952e8dSPyun YongHyeon 		return (0);
27295c952e8dSPyun YongHyeon 
27301108273aSPyun YongHyeon 	/* Disable MSI for polling(4). */
27311108273aSPyun YongHyeon #ifdef DEVICE_POLLING
27321108273aSPyun YongHyeon 	return (0);
27331108273aSPyun YongHyeon #endif
2734bf6ef57aSJohn Polstra 	switch (sc->bge_asicrev) {
2735a8376f70SMarius Strobl 	case BGE_ASICREV_BCM5714_A0:
2736bf6ef57aSJohn Polstra 	case BGE_ASICREV_BCM5714:
2737bf6ef57aSJohn Polstra 		/*
2738a8376f70SMarius Strobl 		 * Apparently, MSI doesn't work when these chips are
2739a8376f70SMarius Strobl 		 * configured in single-port mode.
2740bf6ef57aSJohn Polstra 		 */
2741bf6ef57aSJohn Polstra 		if (bge_has_multiple_ports(sc))
2742bf6ef57aSJohn Polstra 			can_use_msi = 1;
2743bf6ef57aSJohn Polstra 		break;
2744bf6ef57aSJohn Polstra 	case BGE_ASICREV_BCM5750:
2745bf6ef57aSJohn Polstra 		if (sc->bge_chiprev != BGE_CHIPREV_5750_AX &&
2746bf6ef57aSJohn Polstra 		    sc->bge_chiprev != BGE_CHIPREV_5750_BX)
2747bf6ef57aSJohn Polstra 			can_use_msi = 1;
2748bf6ef57aSJohn Polstra 		break;
2749a8376f70SMarius Strobl 	default:
2750a8376f70SMarius Strobl 		if (BGE_IS_575X_PLUS(sc))
2751bf6ef57aSJohn Polstra 			can_use_msi = 1;
2752bf6ef57aSJohn Polstra 	}
2753bf6ef57aSJohn Polstra 	return (can_use_msi);
2754bf6ef57aSJohn Polstra }
2755bf6ef57aSJohn Polstra 
275695d67482SBill Paul static int
2757062af0b0SPyun YongHyeon bge_mbox_reorder(struct bge_softc *sc)
2758062af0b0SPyun YongHyeon {
2759062af0b0SPyun YongHyeon 	/* Lists of PCI bridges that are known to reorder mailbox writes. */
2760062af0b0SPyun YongHyeon 	static const struct mbox_reorder {
2761062af0b0SPyun YongHyeon 		const uint16_t vendor;
2762062af0b0SPyun YongHyeon 		const uint16_t device;
2763062af0b0SPyun YongHyeon 		const char *desc;
2764062af0b0SPyun YongHyeon 	} const mbox_reorder_lists[] = {
2765062af0b0SPyun YongHyeon 		{ 0x1022, 0x7450, "AMD-8131 PCI-X Bridge" },
2766062af0b0SPyun YongHyeon 	};
2767062af0b0SPyun YongHyeon 	devclass_t pci, pcib;
2768062af0b0SPyun YongHyeon 	device_t bus, dev;
2769062af0b0SPyun YongHyeon 	int count, i;
2770062af0b0SPyun YongHyeon 
2771062af0b0SPyun YongHyeon 	count = sizeof(mbox_reorder_lists) / sizeof(mbox_reorder_lists[0]);
2772062af0b0SPyun YongHyeon 	pci = devclass_find("pci");
2773062af0b0SPyun YongHyeon 	pcib = devclass_find("pcib");
2774062af0b0SPyun YongHyeon 	dev = sc->bge_dev;
2775062af0b0SPyun YongHyeon 	bus = device_get_parent(dev);
2776062af0b0SPyun YongHyeon 	for (;;) {
2777062af0b0SPyun YongHyeon 		dev = device_get_parent(bus);
2778062af0b0SPyun YongHyeon 		bus = device_get_parent(dev);
2779062af0b0SPyun YongHyeon 		device_printf(sc->bge_dev, "dev : %s%d, bus : %s%d\n",
2780062af0b0SPyun YongHyeon 		    device_get_name(dev), device_get_unit(dev),
2781062af0b0SPyun YongHyeon 		    device_get_name(bus), device_get_unit(bus));
2782062af0b0SPyun YongHyeon 		if (device_get_devclass(dev) != pcib)
2783062af0b0SPyun YongHyeon 			break;
2784062af0b0SPyun YongHyeon 		for (i = 0; i < count; i++) {
2785062af0b0SPyun YongHyeon 			device_printf(sc->bge_dev,
2786062af0b0SPyun YongHyeon 			    "probing dev : %s%d, vendor : 0x%04x "
2787062af0b0SPyun YongHyeon 			    "device : 0x%04x\n",
2788062af0b0SPyun YongHyeon 			    device_get_name(dev), device_get_unit(dev),
2789062af0b0SPyun YongHyeon 			    pci_get_vendor(dev), pci_get_device(dev));
2790062af0b0SPyun YongHyeon 			if (pci_get_vendor(dev) ==
2791062af0b0SPyun YongHyeon 			    mbox_reorder_lists[i].vendor &&
2792062af0b0SPyun YongHyeon 			    pci_get_device(dev) ==
2793062af0b0SPyun YongHyeon 			    mbox_reorder_lists[i].device) {
2794062af0b0SPyun YongHyeon 				device_printf(sc->bge_dev,
2795062af0b0SPyun YongHyeon 				    "enabling MBOX workaround for %s\n",
2796062af0b0SPyun YongHyeon 				    mbox_reorder_lists[i].desc);
2797062af0b0SPyun YongHyeon 				return (1);
2798062af0b0SPyun YongHyeon 			}
2799062af0b0SPyun YongHyeon 		}
2800062af0b0SPyun YongHyeon 		if (device_get_devclass(bus) != pci)
2801062af0b0SPyun YongHyeon 			break;
2802062af0b0SPyun YongHyeon 	}
2803062af0b0SPyun YongHyeon 	return (0);
2804062af0b0SPyun YongHyeon }
2805062af0b0SPyun YongHyeon 
2806ea9c3a30SPyun YongHyeon static void
2807ea9c3a30SPyun YongHyeon bge_devinfo(struct bge_softc *sc)
2808ea9c3a30SPyun YongHyeon {
2809ea9c3a30SPyun YongHyeon 	uint32_t cfg, clk;
2810ea9c3a30SPyun YongHyeon 
2811ea9c3a30SPyun YongHyeon 	device_printf(sc->bge_dev,
2812ea9c3a30SPyun YongHyeon 	    "CHIP ID 0x%08x; ASIC REV 0x%02x; CHIP REV 0x%02x; ",
2813ea9c3a30SPyun YongHyeon 	    sc->bge_chipid, sc->bge_asicrev, sc->bge_chiprev);
2814ea9c3a30SPyun YongHyeon 	if (sc->bge_flags & BGE_FLAG_PCIE)
2815ea9c3a30SPyun YongHyeon 		printf("PCI-E\n");
2816ea9c3a30SPyun YongHyeon 	else if (sc->bge_flags & BGE_FLAG_PCIX) {
2817ea9c3a30SPyun YongHyeon 		printf("PCI-X ");
2818ea9c3a30SPyun YongHyeon 		cfg = CSR_READ_4(sc, BGE_MISC_CFG) & BGE_MISCCFG_BOARD_ID_MASK;
2819ea9c3a30SPyun YongHyeon 		if (cfg == BGE_MISCCFG_BOARD_ID_5704CIOBE)
2820ea9c3a30SPyun YongHyeon 			clk = 133;
2821ea9c3a30SPyun YongHyeon 		else {
2822ea9c3a30SPyun YongHyeon 			clk = CSR_READ_4(sc, BGE_PCI_CLKCTL) & 0x1F;
2823ea9c3a30SPyun YongHyeon 			switch (clk) {
2824ea9c3a30SPyun YongHyeon 			case 0:
2825ea9c3a30SPyun YongHyeon 				clk = 33;
2826ea9c3a30SPyun YongHyeon 				break;
2827ea9c3a30SPyun YongHyeon 			case 2:
2828ea9c3a30SPyun YongHyeon 				clk = 50;
2829ea9c3a30SPyun YongHyeon 				break;
2830ea9c3a30SPyun YongHyeon 			case 4:
2831ea9c3a30SPyun YongHyeon 				clk = 66;
2832ea9c3a30SPyun YongHyeon 				break;
2833ea9c3a30SPyun YongHyeon 			case 6:
2834ea9c3a30SPyun YongHyeon 				clk = 100;
2835ea9c3a30SPyun YongHyeon 				break;
2836ea9c3a30SPyun YongHyeon 			case 7:
2837ea9c3a30SPyun YongHyeon 				clk = 133;
2838ea9c3a30SPyun YongHyeon 				break;
2839ea9c3a30SPyun YongHyeon 			}
2840ea9c3a30SPyun YongHyeon 		}
2841ea9c3a30SPyun YongHyeon 		printf("%u MHz\n", clk);
2842ea9c3a30SPyun YongHyeon 	} else {
2843ea9c3a30SPyun YongHyeon 		if (sc->bge_pcixcap != 0)
2844ea9c3a30SPyun YongHyeon 			printf("PCI on PCI-X ");
2845ea9c3a30SPyun YongHyeon 		else
2846ea9c3a30SPyun YongHyeon 			printf("PCI ");
2847ea9c3a30SPyun YongHyeon 		cfg = pci_read_config(sc->bge_dev, BGE_PCI_PCISTATE, 4);
2848ea9c3a30SPyun YongHyeon 		if (cfg & BGE_PCISTATE_PCI_BUSSPEED)
2849ea9c3a30SPyun YongHyeon 			clk = 66;
2850ea9c3a30SPyun YongHyeon 		else
2851ea9c3a30SPyun YongHyeon 			clk = 33;
2852ea9c3a30SPyun YongHyeon 		if (cfg & BGE_PCISTATE_32BIT_BUS)
2853ea9c3a30SPyun YongHyeon 			printf("%u MHz; 32bit\n", clk);
2854ea9c3a30SPyun YongHyeon 		else
2855ea9c3a30SPyun YongHyeon 			printf("%u MHz; 64bit\n", clk);
2856ea9c3a30SPyun YongHyeon 	}
2857ea9c3a30SPyun YongHyeon }
2858ea9c3a30SPyun YongHyeon 
2859062af0b0SPyun YongHyeon static int
28603f74909aSGleb Smirnoff bge_attach(device_t dev)
286195d67482SBill Paul {
286295d67482SBill Paul 	struct ifnet *ifp;
286395d67482SBill Paul 	struct bge_softc *sc;
28644f0794ffSBjoern A. Zeeb 	uint32_t hwcfg = 0, misccfg;
286508013fd3SMarius Strobl 	u_char eaddr[ETHER_ADDR_LEN];
2866fb772a6cSMarius Strobl 	int capmask, error, f, msicount, phy_addr, reg, rid, trys;
286795d67482SBill Paul 
286895d67482SBill Paul 	sc = device_get_softc(dev);
286995d67482SBill Paul 	sc->bge_dev = dev;
287095d67482SBill Paul 
2871dfe0df9aSPyun YongHyeon 	TASK_INIT(&sc->bge_intr_task, 0, bge_intr_task, sc);
2872dfe0df9aSPyun YongHyeon 
287395d67482SBill Paul 	/*
287495d67482SBill Paul 	 * Map control/status registers.
287595d67482SBill Paul 	 */
287695d67482SBill Paul 	pci_enable_busmaster(dev);
287795d67482SBill Paul 
2878736b9319SPyun YongHyeon 	rid = PCIR_BAR(0);
28795f96beb9SNate Lawson 	sc->bge_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid,
288044f8f2fcSMarius Strobl 	    RF_ACTIVE);
288195d67482SBill Paul 
288295d67482SBill Paul 	if (sc->bge_res == NULL) {
2883fe806fdaSPyun YongHyeon 		device_printf (sc->bge_dev, "couldn't map memory\n");
288495d67482SBill Paul 		error = ENXIO;
288595d67482SBill Paul 		goto fail;
288695d67482SBill Paul 	}
288795d67482SBill Paul 
28884f09c4c7SMarius Strobl 	/* Save various chip information. */
2889e53d81eeSPaul Saab 	sc->bge_chipid =
2890a5779553SStanislav Sedov 	    pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >>
2891a5779553SStanislav Sedov 	    BGE_PCIMISCCTL_ASICREV_SHIFT;
28921108273aSPyun YongHyeon 	if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_USE_PRODID_REG) {
28931108273aSPyun YongHyeon 		/*
28941108273aSPyun YongHyeon 		 * Find the ASCI revision.  Different chips use different
28951108273aSPyun YongHyeon 		 * registers.
28961108273aSPyun YongHyeon 		 */
28971108273aSPyun YongHyeon 		switch (pci_get_device(dev)) {
28981108273aSPyun YongHyeon 		case BCOM_DEVICEID_BCM5717:
28991108273aSPyun YongHyeon 		case BCOM_DEVICEID_BCM5718:
2900bbe2ca75SPyun YongHyeon 		case BCOM_DEVICEID_BCM5719:
290150515680SPyun YongHyeon 		case BCOM_DEVICEID_BCM5720:
29021108273aSPyun YongHyeon 			sc->bge_chipid = pci_read_config(dev,
29031108273aSPyun YongHyeon 			    BGE_PCI_GEN2_PRODID_ASICREV, 4);
29041108273aSPyun YongHyeon 			break;
2905b4a256acSPyun YongHyeon 		case BCOM_DEVICEID_BCM57761:
2906b4a256acSPyun YongHyeon 		case BCOM_DEVICEID_BCM57765:
2907b4a256acSPyun YongHyeon 		case BCOM_DEVICEID_BCM57781:
2908b4a256acSPyun YongHyeon 		case BCOM_DEVICEID_BCM57785:
2909b4a256acSPyun YongHyeon 		case BCOM_DEVICEID_BCM57791:
2910b4a256acSPyun YongHyeon 		case BCOM_DEVICEID_BCM57795:
2911b4a256acSPyun YongHyeon 			sc->bge_chipid = pci_read_config(dev,
2912b4a256acSPyun YongHyeon 			    BGE_PCI_GEN15_PRODID_ASICREV, 4);
2913b4a256acSPyun YongHyeon 			break;
29141108273aSPyun YongHyeon 		default:
29151108273aSPyun YongHyeon 			sc->bge_chipid = pci_read_config(dev,
29161108273aSPyun YongHyeon 			    BGE_PCI_PRODID_ASICREV, 4);
29171108273aSPyun YongHyeon 		}
29181108273aSPyun YongHyeon 	}
2919e53d81eeSPaul Saab 	sc->bge_asicrev = BGE_ASICREV(sc->bge_chipid);
2920e53d81eeSPaul Saab 	sc->bge_chiprev = BGE_CHIPREV(sc->bge_chipid);
2921e53d81eeSPaul Saab 
2922a813ed78SPyun YongHyeon 	/* Set default PHY address. */
29238e5d93dbSMarius Strobl 	phy_addr = 1;
29241108273aSPyun YongHyeon 	 /*
29251108273aSPyun YongHyeon 	  * PHY address mapping for various devices.
29261108273aSPyun YongHyeon 	  *
29271108273aSPyun YongHyeon 	  *          | F0 Cu | F0 Sr | F1 Cu | F1 Sr |
29281108273aSPyun YongHyeon 	  * ---------+-------+-------+-------+-------+
29291108273aSPyun YongHyeon 	  * BCM57XX  |   1   |   X   |   X   |   X   |
29301108273aSPyun YongHyeon 	  * BCM5704  |   1   |   X   |   1   |   X   |
29311108273aSPyun YongHyeon 	  * BCM5717  |   1   |   8   |   2   |   9   |
2932bbe2ca75SPyun YongHyeon 	  * BCM5719  |   1   |   8   |   2   |   9   |
293350515680SPyun YongHyeon 	  * BCM5720  |   1   |   8   |   2   |   9   |
29341108273aSPyun YongHyeon 	  *
29351108273aSPyun YongHyeon 	  * Other addresses may respond but they are not
29361108273aSPyun YongHyeon 	  * IEEE compliant PHYs and should be ignored.
29371108273aSPyun YongHyeon 	  */
2938bbe2ca75SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5717 ||
293950515680SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5719 ||
294050515680SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5720) {
29411108273aSPyun YongHyeon 		f = pci_get_function(dev);
29421108273aSPyun YongHyeon 		if (sc->bge_chipid == BGE_CHIPID_BCM5717_A0) {
29431108273aSPyun YongHyeon 			if (CSR_READ_4(sc, BGE_SGDIG_STS) &
29441108273aSPyun YongHyeon 			    BGE_SGDIGSTS_IS_SERDES)
29451108273aSPyun YongHyeon 				phy_addr = f + 8;
29461108273aSPyun YongHyeon 			else
29471108273aSPyun YongHyeon 				phy_addr = f + 1;
2948bbe2ca75SPyun YongHyeon 		} else {
29491108273aSPyun YongHyeon 			if (CSR_READ_4(sc, BGE_CPMU_PHY_STRAP) &
29501108273aSPyun YongHyeon 			    BGE_CPMU_PHY_STRAP_IS_SERDES)
29511108273aSPyun YongHyeon 				phy_addr = f + 8;
29521108273aSPyun YongHyeon 			else
29531108273aSPyun YongHyeon 				phy_addr = f + 1;
29541108273aSPyun YongHyeon 		}
29551108273aSPyun YongHyeon 	}
2956a813ed78SPyun YongHyeon 
295786543395SJung-uk Kim 	/*
295838cc658fSJohn Baldwin 	 * Don't enable Ethernet@WireSpeed for the 5700, 5906, or the
295986543395SJung-uk Kim 	 * 5705 A0 and A1 chips.
296086543395SJung-uk Kim 	 */
2961cb777a07SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5700 ||
2962cb777a07SPyun YongHyeon 	    (sc->bge_asicrev == BGE_ASICREV_BCM5705 &&
2963cb777a07SPyun YongHyeon 	    (sc->bge_chipid != BGE_CHIPID_BCM5705_A0 &&
2964cb777a07SPyun YongHyeon 	    sc->bge_chipid != BGE_CHIPID_BCM5705_A1)) ||
2965cb777a07SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5906)
2966cb777a07SPyun YongHyeon 		sc->bge_phy_flags |= BGE_PHY_NO_WIRESPEED;
296786543395SJung-uk Kim 
29685fea260fSMarius Strobl 	if (bge_has_eaddr(sc))
29695fea260fSMarius Strobl 		sc->bge_flags |= BGE_FLAG_EADDR;
297008013fd3SMarius Strobl 
29710dae9719SJung-uk Kim 	/* Save chipset family. */
29720dae9719SJung-uk Kim 	switch (sc->bge_asicrev) {
29731108273aSPyun YongHyeon 	case BGE_ASICREV_BCM5717:
2974bbe2ca75SPyun YongHyeon 	case BGE_ASICREV_BCM5719:
297550515680SPyun YongHyeon 	case BGE_ASICREV_BCM5720:
2976b4a256acSPyun YongHyeon 	case BGE_ASICREV_BCM57765:
29771108273aSPyun YongHyeon 		sc->bge_flags |= BGE_FLAG_5717_PLUS | BGE_FLAG_5755_PLUS |
29781108273aSPyun YongHyeon 		    BGE_FLAG_575X_PLUS | BGE_FLAG_5705_PLUS | BGE_FLAG_JUMBO |
2979b4a256acSPyun YongHyeon 		    BGE_FLAG_JUMBO_FRAME;
2980bbe2ca75SPyun YongHyeon 		if (sc->bge_asicrev == BGE_ASICREV_BCM5719 &&
2981bbe2ca75SPyun YongHyeon 		    sc->bge_chipid == BGE_CHIPID_BCM5719_A0) {
2982bbe2ca75SPyun YongHyeon 			/* Jumbo frame on BCM5719 A0 does not work. */
2983463a7e27SPyun YongHyeon 			sc->bge_flags &= ~BGE_FLAG_JUMBO;
2984bbe2ca75SPyun YongHyeon 		}
29851108273aSPyun YongHyeon 		break;
2986a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5755:
2987a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5761:
2988a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5784:
2989a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5785:
2990a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5787:
2991a5779553SStanislav Sedov 	case BGE_ASICREV_BCM57780:
2992a5779553SStanislav Sedov 		sc->bge_flags |= BGE_FLAG_5755_PLUS | BGE_FLAG_575X_PLUS |
2993a5779553SStanislav Sedov 		    BGE_FLAG_5705_PLUS;
2994a5779553SStanislav Sedov 		break;
29950dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5700:
29960dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5701:
29970dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5703:
29980dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5704:
29997ee00338SJung-uk Kim 		sc->bge_flags |= BGE_FLAG_5700_FAMILY | BGE_FLAG_JUMBO;
30000dae9719SJung-uk Kim 		break;
30010dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5714_A0:
30020dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5780:
30030dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5714:
3004f5459d4cSPyun YongHyeon 		sc->bge_flags |= BGE_FLAG_5714_FAMILY | BGE_FLAG_JUMBO_STD;
30059fe569d8SXin LI 		/* FALLTHROUGH */
30060dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5750:
30070dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5752:
300838cc658fSJohn Baldwin 	case BGE_ASICREV_BCM5906:
30090dae9719SJung-uk Kim 		sc->bge_flags |= BGE_FLAG_575X_PLUS;
30109fe569d8SXin LI 		/* FALLTHROUGH */
30110dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5705:
30120dae9719SJung-uk Kim 		sc->bge_flags |= BGE_FLAG_5705_PLUS;
30130dae9719SJung-uk Kim 		break;
30140dae9719SJung-uk Kim 	}
30150dae9719SJung-uk Kim 
3016*749a5269SMarius Strobl 	/* Add SYSCTLs, requires the chipset family to be set. */
3017*749a5269SMarius Strobl 	bge_add_sysctls(sc);
3018*749a5269SMarius Strobl 
3019757402fbSPyun YongHyeon 	/* Set various PHY bug flags. */
30201ec4c3a8SJung-uk Kim 	if (sc->bge_chipid == BGE_CHIPID_BCM5701_A0 ||
30211ec4c3a8SJung-uk Kim 	    sc->bge_chipid == BGE_CHIPID_BCM5701_B0)
3022757402fbSPyun YongHyeon 		sc->bge_phy_flags |= BGE_PHY_CRC_BUG;
30235ee49a3aSJung-uk Kim 	if (sc->bge_chiprev == BGE_CHIPREV_5703_AX ||
30245ee49a3aSJung-uk Kim 	    sc->bge_chiprev == BGE_CHIPREV_5704_AX)
3025757402fbSPyun YongHyeon 		sc->bge_phy_flags |= BGE_PHY_ADC_BUG;
30265ee49a3aSJung-uk Kim 	if (sc->bge_chipid == BGE_CHIPID_BCM5704_A0)
3027757402fbSPyun YongHyeon 		sc->bge_phy_flags |= BGE_PHY_5704_A0_BUG;
30284150ce6fSPyun YongHyeon 	if (pci_get_subvendor(dev) == DELL_VENDORID)
3029757402fbSPyun YongHyeon 		sc->bge_phy_flags |= BGE_PHY_NO_3LED;
3030eea8956aSPyun YongHyeon 	if ((BGE_IS_5705_PLUS(sc)) &&
3031eea8956aSPyun YongHyeon 	    sc->bge_asicrev != BGE_ASICREV_BCM5906 &&
30321108273aSPyun YongHyeon 	    sc->bge_asicrev != BGE_ASICREV_BCM5717 &&
3033bbe2ca75SPyun YongHyeon 	    sc->bge_asicrev != BGE_ASICREV_BCM5719 &&
303450515680SPyun YongHyeon 	    sc->bge_asicrev != BGE_ASICREV_BCM5720 &&
3035eea8956aSPyun YongHyeon 	    sc->bge_asicrev != BGE_ASICREV_BCM5785 &&
3036b4a256acSPyun YongHyeon 	    sc->bge_asicrev != BGE_ASICREV_BCM57765 &&
3037eea8956aSPyun YongHyeon 	    sc->bge_asicrev != BGE_ASICREV_BCM57780) {
30385ee49a3aSJung-uk Kim 		if (sc->bge_asicrev == BGE_ASICREV_BCM5755 ||
3039a5779553SStanislav Sedov 		    sc->bge_asicrev == BGE_ASICREV_BCM5761 ||
3040a5779553SStanislav Sedov 		    sc->bge_asicrev == BGE_ASICREV_BCM5784 ||
30414fcf220bSJohn Baldwin 		    sc->bge_asicrev == BGE_ASICREV_BCM5787) {
3042f7d1b2ebSXin LI 			if (pci_get_device(dev) != BCOM_DEVICEID_BCM5722 &&
3043f7d1b2ebSXin LI 			    pci_get_device(dev) != BCOM_DEVICEID_BCM5756)
3044757402fbSPyun YongHyeon 				sc->bge_phy_flags |= BGE_PHY_JITTER_BUG;
3045eea8956aSPyun YongHyeon 			if (pci_get_device(dev) == BCOM_DEVICEID_BCM5755M)
3046eea8956aSPyun YongHyeon 				sc->bge_phy_flags |= BGE_PHY_ADJUST_TRIM;
3047eea8956aSPyun YongHyeon 		} else
3048757402fbSPyun YongHyeon 			sc->bge_phy_flags |= BGE_PHY_BER_BUG;
30495ee49a3aSJung-uk Kim 	}
30505ee49a3aSJung-uk Kim 
3051a813ed78SPyun YongHyeon 	/* Identify the chips that use an CPMU. */
30521108273aSPyun YongHyeon 	if (BGE_IS_5717_PLUS(sc) ||
30531108273aSPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5784 ||
3054a813ed78SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5761 ||
3055a813ed78SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM5785 ||
3056a813ed78SPyun YongHyeon 	    sc->bge_asicrev == BGE_ASICREV_BCM57780)
3057a813ed78SPyun YongHyeon 		sc->bge_flags |= BGE_FLAG_CPMU_PRESENT;
3058a813ed78SPyun YongHyeon 	if ((sc->bge_flags & BGE_FLAG_CPMU_PRESENT) != 0)
3059a813ed78SPyun YongHyeon 		sc->bge_mi_mode = BGE_MIMODE_500KHZ_CONST;
3060a813ed78SPyun YongHyeon 	else
3061a813ed78SPyun YongHyeon 		sc->bge_mi_mode = BGE_MIMODE_BASE;
30627ed3f0f0SPyun YongHyeon 	/* Enable auto polling for BCM570[0-5]. */
30637ed3f0f0SPyun YongHyeon 	if (BGE_IS_5700_FAMILY(sc) || sc->bge_asicrev == BGE_ASICREV_BCM5705)
30647ed3f0f0SPyun YongHyeon 		sc->bge_mi_mode |= BGE_MIMODE_AUTOPOLL;
3065a813ed78SPyun YongHyeon 
3066f681b29aSPyun YongHyeon 	/*
3067d4622124SPyun YongHyeon 	 * All Broadcom controllers have 4GB boundary DMA bug.
3068f681b29aSPyun YongHyeon 	 * Whenever an address crosses a multiple of the 4GB boundary
3069f681b29aSPyun YongHyeon 	 * (including 4GB, 8Gb, 12Gb, etc.) and makes the transition
3070f681b29aSPyun YongHyeon 	 * from 0xX_FFFF_FFFF to 0x(X+1)_0000_0000 an internal DMA
3071f681b29aSPyun YongHyeon 	 * state machine will lockup and cause the device to hang.
3072f681b29aSPyun YongHyeon 	 */
3073f681b29aSPyun YongHyeon 	sc->bge_flags |= BGE_FLAG_4G_BNDRY_BUG;
30744f0794ffSBjoern A. Zeeb 
3075d9820cd8SPyun YongHyeon 	/* BCM5755 or higher and BCM5906 have short DMA bug. */
3076d9820cd8SPyun YongHyeon 	if (BGE_IS_5755_PLUS(sc) || sc->bge_asicrev == BGE_ASICREV_BCM5906)
3077d9820cd8SPyun YongHyeon 		sc->bge_flags |= BGE_FLAG_SHORT_DMA_BUG;
3078d9820cd8SPyun YongHyeon 
3079a7fcfcf3SPyun YongHyeon 	/*
3080a7fcfcf3SPyun YongHyeon 	 * BCM5719 cannot handle DMA requests for DMA segments that
3081a7fcfcf3SPyun YongHyeon 	 * have larger than 4KB in size.  However the maximum DMA
3082a7fcfcf3SPyun YongHyeon 	 * segment size created in DMA tag is 4KB for TSO, so we
3083a7fcfcf3SPyun YongHyeon 	 * wouldn't encounter the issue here.
3084a7fcfcf3SPyun YongHyeon 	 */
3085a7fcfcf3SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5719)
3086a7fcfcf3SPyun YongHyeon 		sc->bge_flags |= BGE_FLAG_4K_RDMA_BUG;
3087a7fcfcf3SPyun YongHyeon 
3088ea9c3a30SPyun YongHyeon 	misccfg = CSR_READ_4(sc, BGE_MISC_CFG) & BGE_MISCCFG_BOARD_ID_MASK;
3089fb772a6cSMarius Strobl 	if (sc->bge_asicrev == BGE_ASICREV_BCM5705) {
30904f0794ffSBjoern A. Zeeb 		if (misccfg == BGE_MISCCFG_BOARD_ID_5788 ||
30914f0794ffSBjoern A. Zeeb 		    misccfg == BGE_MISCCFG_BOARD_ID_5788M)
30924f0794ffSBjoern A. Zeeb 			sc->bge_flags |= BGE_FLAG_5788;
309384ac96f8SPyun YongHyeon 	}
30944f0794ffSBjoern A. Zeeb 
3095fb772a6cSMarius Strobl 	capmask = BMSR_DEFCAPMASK;
3096fb772a6cSMarius Strobl 	if ((sc->bge_asicrev == BGE_ASICREV_BCM5703 &&
3097fb772a6cSMarius Strobl 	    (misccfg == 0x4000 || misccfg == 0x8000)) ||
3098fb772a6cSMarius Strobl 	    (sc->bge_asicrev == BGE_ASICREV_BCM5705 &&
3099fb772a6cSMarius Strobl 	    pci_get_vendor(dev) == BCOM_VENDORID &&
3100fb772a6cSMarius Strobl 	    (pci_get_device(dev) == BCOM_DEVICEID_BCM5901 ||
3101fb772a6cSMarius Strobl 	    pci_get_device(dev) == BCOM_DEVICEID_BCM5901A2 ||
3102fb772a6cSMarius Strobl 	    pci_get_device(dev) == BCOM_DEVICEID_BCM5705F)) ||
3103fb772a6cSMarius Strobl 	    (pci_get_vendor(dev) == BCOM_VENDORID &&
3104fb772a6cSMarius Strobl 	    (pci_get_device(dev) == BCOM_DEVICEID_BCM5751F ||
3105fb772a6cSMarius Strobl 	    pci_get_device(dev) == BCOM_DEVICEID_BCM5753F ||
3106fb772a6cSMarius Strobl 	    pci_get_device(dev) == BCOM_DEVICEID_BCM5787F)) ||
3107fb772a6cSMarius Strobl 	    pci_get_device(dev) == BCOM_DEVICEID_BCM57790 ||
3108fb772a6cSMarius Strobl 	    sc->bge_asicrev == BGE_ASICREV_BCM5906) {
3109fb772a6cSMarius Strobl 		/* These chips are 10/100 only. */
3110fb772a6cSMarius Strobl 		capmask &= ~BMSR_EXTSTAT;
3111fb772a6cSMarius Strobl 	}
3112fb772a6cSMarius Strobl 
3113e53d81eeSPaul Saab 	/*
3114ca3f1187SPyun YongHyeon 	 * Some controllers seem to require a special firmware to use
3115ca3f1187SPyun YongHyeon 	 * TSO. But the firmware is not available to FreeBSD and Linux
3116ca3f1187SPyun YongHyeon 	 * claims that the TSO performed by the firmware is slower than
3117ca3f1187SPyun YongHyeon 	 * hardware based TSO. Moreover the firmware based TSO has one
3118ca3f1187SPyun YongHyeon 	 * known bug which can't handle TSO if ethernet header + IP/TCP
3119ca3f1187SPyun YongHyeon 	 * header is greater than 80 bytes. The workaround for the TSO
3120ca3f1187SPyun YongHyeon 	 * bug exist but it seems it's too expensive than not using
3121ca3f1187SPyun YongHyeon 	 * TSO at all. Some hardwares also have the TSO bug so limit
3122ca3f1187SPyun YongHyeon 	 * the TSO to the controllers that are not affected TSO issues
3123ca3f1187SPyun YongHyeon 	 * (e.g. 5755 or higher).
3124ca3f1187SPyun YongHyeon 	 */
31251108273aSPyun YongHyeon 	if (BGE_IS_5717_PLUS(sc)) {
31261108273aSPyun YongHyeon 		/* BCM5717 requires different TSO configuration. */
31271108273aSPyun YongHyeon 		sc->bge_flags |= BGE_FLAG_TSO3;
3128bbe2ca75SPyun YongHyeon 		if (sc->bge_asicrev == BGE_ASICREV_BCM5719 &&
3129bbe2ca75SPyun YongHyeon 		    sc->bge_chipid == BGE_CHIPID_BCM5719_A0) {
3130bbe2ca75SPyun YongHyeon 			/* TSO on BCM5719 A0 does not work. */
3131bbe2ca75SPyun YongHyeon 			sc->bge_flags &= ~BGE_FLAG_TSO3;
3132bbe2ca75SPyun YongHyeon 		}
31331108273aSPyun YongHyeon 	} else if (BGE_IS_5755_PLUS(sc)) {
31344f4a16e1SPyun YongHyeon 		/*
31354f4a16e1SPyun YongHyeon 		 * BCM5754 and BCM5787 shares the same ASIC id so
31364f4a16e1SPyun YongHyeon 		 * explicit device id check is required.
3137be95548dSPyun YongHyeon 		 * Due to unknown reason TSO does not work on BCM5755M.
31384f4a16e1SPyun YongHyeon 		 */
31394f4a16e1SPyun YongHyeon 		if (pci_get_device(dev) != BCOM_DEVICEID_BCM5754 &&
3140be95548dSPyun YongHyeon 		    pci_get_device(dev) != BCOM_DEVICEID_BCM5754M &&
3141be95548dSPyun YongHyeon 		    pci_get_device(dev) != BCOM_DEVICEID_BCM5755M)
3142ca3f1187SPyun YongHyeon 			sc->bge_flags |= BGE_FLAG_TSO;
31434f4a16e1SPyun YongHyeon 	}
3144ca3f1187SPyun YongHyeon 
3145ca3f1187SPyun YongHyeon 	/*
31466f8718a3SScott Long 	 * Check if this is a PCI-X or PCI Express device.
3147e53d81eeSPaul Saab 	 */
31483b0a4aefSJohn Baldwin 	if (pci_find_cap(dev, PCIY_EXPRESS, &reg) == 0) {
31494c0da0ffSGleb Smirnoff 		/*
31506f8718a3SScott Long 		 * Found a PCI Express capabilities register, this
31516f8718a3SScott Long 		 * must be a PCI Express device.
31526f8718a3SScott Long 		 */
31536f8718a3SScott Long 		sc->bge_flags |= BGE_FLAG_PCIE;
31540aaf1057SPyun YongHyeon 		sc->bge_expcap = reg;
315550515680SPyun YongHyeon 		if (sc->bge_asicrev == BGE_ASICREV_BCM5719 ||
315650515680SPyun YongHyeon 		    sc->bge_asicrev == BGE_ASICREV_BCM5720)
3157bbe2ca75SPyun YongHyeon 			pci_set_max_read_req(dev, 2048);
3158bbe2ca75SPyun YongHyeon 		else if (pci_get_max_read_req(dev) != 4096)
3159d2b6e9a0SPyun YongHyeon 			pci_set_max_read_req(dev, 4096);
31606f8718a3SScott Long 	} else {
31616f8718a3SScott Long 		/*
31626f8718a3SScott Long 		 * Check if the device is in PCI-X Mode.
31636f8718a3SScott Long 		 * (This bit is not valid on PCI Express controllers.)
31644c0da0ffSGleb Smirnoff 		 */
31653b0a4aefSJohn Baldwin 		if (pci_find_cap(dev, PCIY_PCIX, &reg) == 0)
31660aaf1057SPyun YongHyeon 			sc->bge_pcixcap = reg;
316790447aadSMarius Strobl 		if ((pci_read_config(dev, BGE_PCI_PCISTATE, 4) &
31684c0da0ffSGleb Smirnoff 		    BGE_PCISTATE_PCI_BUSMODE) == 0)
3169652ae483SGleb Smirnoff 			sc->bge_flags |= BGE_FLAG_PCIX;
31706f8718a3SScott Long 	}
31714c0da0ffSGleb Smirnoff 
3172bf6ef57aSJohn Polstra 	/*
3173fd4d32feSPyun YongHyeon 	 * The 40bit DMA bug applies to the 5714/5715 controllers and is
3174fd4d32feSPyun YongHyeon 	 * not actually a MAC controller bug but an issue with the embedded
3175fd4d32feSPyun YongHyeon 	 * PCIe to PCI-X bridge in the device. Use 40bit DMA workaround.
3176fd4d32feSPyun YongHyeon 	 */
3177fd4d32feSPyun YongHyeon 	if (BGE_IS_5714_FAMILY(sc) && (sc->bge_flags & BGE_FLAG_PCIX))
3178fd4d32feSPyun YongHyeon 		sc->bge_flags |= BGE_FLAG_40BIT_BUG;
3179fd4d32feSPyun YongHyeon 	/*
3180062af0b0SPyun YongHyeon 	 * Some PCI-X bridges are known to trigger write reordering to
3181062af0b0SPyun YongHyeon 	 * the mailbox registers. Typical phenomena is watchdog timeouts
3182062af0b0SPyun YongHyeon 	 * caused by out-of-order TX completions.  Enable workaround for
3183062af0b0SPyun YongHyeon 	 * PCI-X devices that live behind these bridges.
3184062af0b0SPyun YongHyeon 	 * Note, PCI-X controllers can run in PCI mode so we can't use
3185062af0b0SPyun YongHyeon 	 * BGE_FLAG_PCIX flag to detect PCI-X controllers.
3186062af0b0SPyun YongHyeon 	 */
3187062af0b0SPyun YongHyeon 	if (sc->bge_pcixcap != 0 && bge_mbox_reorder(sc) != 0)
3188062af0b0SPyun YongHyeon 		sc->bge_flags |= BGE_FLAG_MBOX_REORDER;
3189062af0b0SPyun YongHyeon 	/*
3190bf6ef57aSJohn Polstra 	 * Allocate the interrupt, using MSI if possible.  These devices
3191bf6ef57aSJohn Polstra 	 * support 8 MSI messages, but only the first one is used in
3192bf6ef57aSJohn Polstra 	 * normal operation.
3193bf6ef57aSJohn Polstra 	 */
31940aaf1057SPyun YongHyeon 	rid = 0;
31953b0a4aefSJohn Baldwin 	if (pci_find_cap(sc->bge_dev, PCIY_MSI, &reg) == 0) {
31960aaf1057SPyun YongHyeon 		sc->bge_msicap = reg;
3197bf6ef57aSJohn Polstra 		if (bge_can_use_msi(sc)) {
3198bf6ef57aSJohn Polstra 			msicount = pci_msi_count(dev);
3199bf6ef57aSJohn Polstra 			if (msicount > 1)
3200bf6ef57aSJohn Polstra 				msicount = 1;
3201bf6ef57aSJohn Polstra 		} else
3202bf6ef57aSJohn Polstra 			msicount = 0;
3203bf6ef57aSJohn Polstra 		if (msicount == 1 && pci_alloc_msi(dev, &msicount) == 0) {
3204bf6ef57aSJohn Polstra 			rid = 1;
3205bf6ef57aSJohn Polstra 			sc->bge_flags |= BGE_FLAG_MSI;
32060aaf1057SPyun YongHyeon 		}
32070aaf1057SPyun YongHyeon 	}
3208bf6ef57aSJohn Polstra 
32091108273aSPyun YongHyeon 	/*
32101108273aSPyun YongHyeon 	 * All controllers except BCM5700 supports tagged status but
32111108273aSPyun YongHyeon 	 * we use tagged status only for MSI case on BCM5717. Otherwise
32121108273aSPyun YongHyeon 	 * MSI on BCM5717 does not work.
32131108273aSPyun YongHyeon 	 */
32141108273aSPyun YongHyeon #ifndef DEVICE_POLLING
32151108273aSPyun YongHyeon 	if (sc->bge_flags & BGE_FLAG_MSI && BGE_IS_5717_PLUS(sc))
32161108273aSPyun YongHyeon 		sc->bge_flags |= BGE_FLAG_TAGGED_STATUS;
32171108273aSPyun YongHyeon #endif
32181108273aSPyun YongHyeon 
3219bf6ef57aSJohn Polstra 	sc->bge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
3220bf6ef57aSJohn Polstra 	    RF_SHAREABLE | RF_ACTIVE);
3221bf6ef57aSJohn Polstra 
3222bf6ef57aSJohn Polstra 	if (sc->bge_irq == NULL) {
3223bf6ef57aSJohn Polstra 		device_printf(sc->bge_dev, "couldn't map interrupt\n");
3224bf6ef57aSJohn Polstra 		error = ENXIO;
3225bf6ef57aSJohn Polstra 		goto fail;
3226bf6ef57aSJohn Polstra 	}
3227bf6ef57aSJohn Polstra 
3228ea9c3a30SPyun YongHyeon 	bge_devinfo(sc);
32294f09c4c7SMarius Strobl 
3230bf6ef57aSJohn Polstra 	BGE_LOCK_INIT(sc, device_get_nameunit(dev));
3231bf6ef57aSJohn Polstra 
323295d67482SBill Paul 	/* Try to reset the chip. */
32338cb1383cSDoug Ambrisko 	if (bge_reset(sc)) {
32348cb1383cSDoug Ambrisko 		device_printf(sc->bge_dev, "chip reset failed\n");
32358cb1383cSDoug Ambrisko 		error = ENXIO;
32368cb1383cSDoug Ambrisko 		goto fail;
32378cb1383cSDoug Ambrisko 	}
32388cb1383cSDoug Ambrisko 
32398cb1383cSDoug Ambrisko 	sc->bge_asf_mode = 0;
3240888b47f0SPyun YongHyeon 	if (bge_allow_asf && (bge_readmem_ind(sc, BGE_SRAM_DATA_SIG) ==
3241888b47f0SPyun YongHyeon 	    BGE_SRAM_DATA_SIG_MAGIC)) {
3242888b47f0SPyun YongHyeon 		if (bge_readmem_ind(sc, BGE_SRAM_DATA_CFG)
32438cb1383cSDoug Ambrisko 		    & BGE_HWCFG_ASF) {
32448cb1383cSDoug Ambrisko 			sc->bge_asf_mode |= ASF_ENABLE;
32458cb1383cSDoug Ambrisko 			sc->bge_asf_mode |= ASF_STACKUP;
3246d67eba2fSPyun YongHyeon 			if (BGE_IS_575X_PLUS(sc))
32478cb1383cSDoug Ambrisko 				sc->bge_asf_mode |= ASF_NEW_HANDSHAKE;
32488cb1383cSDoug Ambrisko 		}
32498cb1383cSDoug Ambrisko 	}
32508cb1383cSDoug Ambrisko 
32518cb1383cSDoug Ambrisko 	/* Try to reset the chip again the nice way. */
32528cb1383cSDoug Ambrisko 	bge_stop_fw(sc);
32538cb1383cSDoug Ambrisko 	bge_sig_pre_reset(sc, BGE_RESET_STOP);
32548cb1383cSDoug Ambrisko 	if (bge_reset(sc)) {
32558cb1383cSDoug Ambrisko 		device_printf(sc->bge_dev, "chip reset failed\n");
32568cb1383cSDoug Ambrisko 		error = ENXIO;
32578cb1383cSDoug Ambrisko 		goto fail;
32588cb1383cSDoug Ambrisko 	}
32598cb1383cSDoug Ambrisko 
32608cb1383cSDoug Ambrisko 	bge_sig_legacy(sc, BGE_RESET_STOP);
32618cb1383cSDoug Ambrisko 	bge_sig_post_reset(sc, BGE_RESET_STOP);
326295d67482SBill Paul 
326395d67482SBill Paul 	if (bge_chipinit(sc)) {
3264fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "chip initialization failed\n");
326595d67482SBill Paul 		error = ENXIO;
326695d67482SBill Paul 		goto fail;
326795d67482SBill Paul 	}
326895d67482SBill Paul 
326938cc658fSJohn Baldwin 	error = bge_get_eaddr(sc, eaddr);
327038cc658fSJohn Baldwin 	if (error) {
327108013fd3SMarius Strobl 		device_printf(sc->bge_dev,
327208013fd3SMarius Strobl 		    "failed to read station address\n");
327395d67482SBill Paul 		error = ENXIO;
327495d67482SBill Paul 		goto fail;
327595d67482SBill Paul 	}
327695d67482SBill Paul 
3277f41ac2beSBill Paul 	/* 5705 limits RX return ring to 512 entries. */
32781108273aSPyun YongHyeon 	if (BGE_IS_5717_PLUS(sc))
32791108273aSPyun YongHyeon 		sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT;
32801108273aSPyun YongHyeon 	else if (BGE_IS_5705_PLUS(sc))
3281f41ac2beSBill Paul 		sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT_5705;
3282f41ac2beSBill Paul 	else
3283f41ac2beSBill Paul 		sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT;
3284f41ac2beSBill Paul 
32855b610048SPyun YongHyeon 	if (bge_dma_alloc(sc)) {
3286fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev,
3287fe806fdaSPyun YongHyeon 		    "failed to allocate DMA resources\n");
3288f41ac2beSBill Paul 		error = ENXIO;
3289f41ac2beSBill Paul 		goto fail;
3290f41ac2beSBill Paul 	}
3291f41ac2beSBill Paul 
329295d67482SBill Paul 	/* Set default tuneable values. */
329395d67482SBill Paul 	sc->bge_stat_ticks = BGE_TICKS_PER_SEC;
329495d67482SBill Paul 	sc->bge_rx_coal_ticks = 150;
329595d67482SBill Paul 	sc->bge_tx_coal_ticks = 150;
32966f8718a3SScott Long 	sc->bge_rx_max_coal_bds = 10;
32976f8718a3SScott Long 	sc->bge_tx_max_coal_bds = 10;
329895d67482SBill Paul 
329935f945cdSPyun YongHyeon 	/* Initialize checksum features to use. */
330035f945cdSPyun YongHyeon 	sc->bge_csum_features = BGE_CSUM_FEATURES;
330135f945cdSPyun YongHyeon 	if (sc->bge_forced_udpcsum != 0)
330235f945cdSPyun YongHyeon 		sc->bge_csum_features |= CSUM_UDP;
330335f945cdSPyun YongHyeon 
330495d67482SBill Paul 	/* Set up ifnet structure */
3305fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp = if_alloc(IFT_ETHER);
3306fc74a9f9SBrooks Davis 	if (ifp == NULL) {
3307fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "failed to if_alloc()\n");
3308fc74a9f9SBrooks Davis 		error = ENXIO;
3309fc74a9f9SBrooks Davis 		goto fail;
3310fc74a9f9SBrooks Davis 	}
331195d67482SBill Paul 	ifp->if_softc = sc;
33129bf40edeSBrooks Davis 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
331395d67482SBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
331495d67482SBill Paul 	ifp->if_ioctl = bge_ioctl;
331595d67482SBill Paul 	ifp->if_start = bge_start;
331695d67482SBill Paul 	ifp->if_init = bge_init;
33174d665c4dSDag-Erling Smørgrav 	ifp->if_snd.ifq_drv_maxlen = BGE_TX_RING_CNT - 1;
33184d665c4dSDag-Erling Smørgrav 	IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen);
33194d665c4dSDag-Erling Smørgrav 	IFQ_SET_READY(&ifp->if_snd);
332035f945cdSPyun YongHyeon 	ifp->if_hwassist = sc->bge_csum_features;
3321d375e524SGleb Smirnoff 	ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_VLAN_HWTAGGING |
33224e35d186SJung-uk Kim 	    IFCAP_VLAN_MTU;
33231108273aSPyun YongHyeon 	if ((sc->bge_flags & (BGE_FLAG_TSO | BGE_FLAG_TSO3)) != 0) {
3324ca3f1187SPyun YongHyeon 		ifp->if_hwassist |= CSUM_TSO;
332504bde852SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_TSO4 | IFCAP_VLAN_HWTSO;
3326ca3f1187SPyun YongHyeon 	}
33274e35d186SJung-uk Kim #ifdef IFCAP_VLAN_HWCSUM
33284e35d186SJung-uk Kim 	ifp->if_capabilities |= IFCAP_VLAN_HWCSUM;
33294e35d186SJung-uk Kim #endif
333095d67482SBill Paul 	ifp->if_capenable = ifp->if_capabilities;
333175719184SGleb Smirnoff #ifdef DEVICE_POLLING
333275719184SGleb Smirnoff 	ifp->if_capabilities |= IFCAP_POLLING;
333375719184SGleb Smirnoff #endif
333495d67482SBill Paul 
3335a1d52896SBill Paul 	/*
3336d375e524SGleb Smirnoff 	 * 5700 B0 chips do not support checksumming correctly due
3337d375e524SGleb Smirnoff 	 * to hardware bugs.
3338d375e524SGleb Smirnoff 	 */
3339d375e524SGleb Smirnoff 	if (sc->bge_chipid == BGE_CHIPID_BCM5700_B0) {
3340d375e524SGleb Smirnoff 		ifp->if_capabilities &= ~IFCAP_HWCSUM;
33414d3a629cSPyun YongHyeon 		ifp->if_capenable &= ~IFCAP_HWCSUM;
3342d375e524SGleb Smirnoff 		ifp->if_hwassist = 0;
3343d375e524SGleb Smirnoff 	}
3344d375e524SGleb Smirnoff 
3345d375e524SGleb Smirnoff 	/*
3346a1d52896SBill Paul 	 * Figure out what sort of media we have by checking the
334741abcc1bSPaul Saab 	 * hardware config word in the first 32k of NIC internal memory,
334841abcc1bSPaul Saab 	 * or fall back to examining the EEPROM if necessary.
334941abcc1bSPaul Saab 	 * Note: on some BCM5700 cards, this value appears to be unset.
335041abcc1bSPaul Saab 	 * If that's the case, we have to rely on identifying the NIC
335141abcc1bSPaul Saab 	 * by its PCI subsystem ID, as we do below for the SysKonnect
335241abcc1bSPaul Saab 	 * SK-9D41.
3353a1d52896SBill Paul 	 */
3354888b47f0SPyun YongHyeon 	if (bge_readmem_ind(sc, BGE_SRAM_DATA_SIG) == BGE_SRAM_DATA_SIG_MAGIC)
3355888b47f0SPyun YongHyeon 		hwcfg = bge_readmem_ind(sc, BGE_SRAM_DATA_CFG);
33565fea260fSMarius Strobl 	else if ((sc->bge_flags & BGE_FLAG_EADDR) &&
33575fea260fSMarius Strobl 	    (sc->bge_asicrev != BGE_ASICREV_BCM5906)) {
3358f6789fbaSPyun YongHyeon 		if (bge_read_eeprom(sc, (caddr_t)&hwcfg, BGE_EE_HWCFG_OFFSET,
3359f6789fbaSPyun YongHyeon 		    sizeof(hwcfg))) {
3360fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev, "failed to read EEPROM\n");
3361f6789fbaSPyun YongHyeon 			error = ENXIO;
3362f6789fbaSPyun YongHyeon 			goto fail;
3363f6789fbaSPyun YongHyeon 		}
336441abcc1bSPaul Saab 		hwcfg = ntohl(hwcfg);
336541abcc1bSPaul Saab 	}
336641abcc1bSPaul Saab 
336795d67482SBill Paul 	/* The SysKonnect SK-9D41 is a 1000baseSX card. */
3368ea3b4127SPyun YongHyeon 	if ((pci_read_config(dev, BGE_PCI_SUBSYS, 4) >> 16) ==
3369ea3b4127SPyun YongHyeon 	    SK_SUBSYSID_9D41 || (hwcfg & BGE_HWCFG_MEDIA) == BGE_MEDIA_FIBER) {
3370ea3b4127SPyun YongHyeon 		if (BGE_IS_5714_FAMILY(sc))
3371ea3b4127SPyun YongHyeon 			sc->bge_flags |= BGE_FLAG_MII_SERDES;
3372ea3b4127SPyun YongHyeon 		else
3373652ae483SGleb Smirnoff 			sc->bge_flags |= BGE_FLAG_TBI;
3374ea3b4127SPyun YongHyeon 	}
337595d67482SBill Paul 
3376652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
33770c8aa4eaSJung-uk Kim 		ifmedia_init(&sc->bge_ifmedia, IFM_IMASK, bge_ifmedia_upd,
33780c8aa4eaSJung-uk Kim 		    bge_ifmedia_sts);
33790c8aa4eaSJung-uk Kim 		ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_1000_SX, 0, NULL);
33806098821cSJung-uk Kim 		ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_1000_SX | IFM_FDX,
33816098821cSJung-uk Kim 		    0, NULL);
338295d67482SBill Paul 		ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_AUTO, 0, NULL);
338395d67482SBill Paul 		ifmedia_set(&sc->bge_ifmedia, IFM_ETHER | IFM_AUTO);
3384da3003f0SBill Paul 		sc->bge_ifmedia.ifm_media = sc->bge_ifmedia.ifm_cur->ifm_media;
338595d67482SBill Paul 	} else {
338695d67482SBill Paul 		/*
33878cb1383cSDoug Ambrisko 		 * Do transceiver setup and tell the firmware the
33888cb1383cSDoug Ambrisko 		 * driver is down so we can try to get access the
33898cb1383cSDoug Ambrisko 		 * probe if ASF is running.  Retry a couple of times
33908cb1383cSDoug Ambrisko 		 * if we get a conflict with the ASF firmware accessing
33918cb1383cSDoug Ambrisko 		 * the PHY.
339295d67482SBill Paul 		 */
33934012d104SMarius Strobl 		trys = 0;
33948cb1383cSDoug Ambrisko 		BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
33958cb1383cSDoug Ambrisko again:
33968cb1383cSDoug Ambrisko 		bge_asf_driver_up(sc);
33978cb1383cSDoug Ambrisko 
3398fb772a6cSMarius Strobl 		error = mii_attach(dev, &sc->bge_miibus, ifp, bge_ifmedia_upd,
3399fb772a6cSMarius Strobl 		    bge_ifmedia_sts, capmask, phy_addr, MII_OFFSET_ANY,
3400fb772a6cSMarius Strobl 		    MIIF_DOPAUSE);
34018e5d93dbSMarius Strobl 		if (error != 0) {
34028cb1383cSDoug Ambrisko 			if (trys++ < 4) {
34038cb1383cSDoug Ambrisko 				device_printf(sc->bge_dev, "Try again\n");
34044e35d186SJung-uk Kim 				bge_miibus_writereg(sc->bge_dev, 1, MII_BMCR,
34054e35d186SJung-uk Kim 				    BMCR_RESET);
34068cb1383cSDoug Ambrisko 				goto again;
34078cb1383cSDoug Ambrisko 			}
34088e5d93dbSMarius Strobl 			device_printf(sc->bge_dev, "attaching PHYs failed\n");
340995d67482SBill Paul 			goto fail;
341095d67482SBill Paul 		}
34118cb1383cSDoug Ambrisko 
34128cb1383cSDoug Ambrisko 		/*
34138cb1383cSDoug Ambrisko 		 * Now tell the firmware we are going up after probing the PHY
34148cb1383cSDoug Ambrisko 		 */
34158cb1383cSDoug Ambrisko 		if (sc->bge_asf_mode & ASF_STACKUP)
34168cb1383cSDoug Ambrisko 			BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
341795d67482SBill Paul 	}
341895d67482SBill Paul 
341995d67482SBill Paul 	/*
3420e255b776SJohn Polstra 	 * When using the BCM5701 in PCI-X mode, data corruption has
3421e255b776SJohn Polstra 	 * been observed in the first few bytes of some received packets.
3422e255b776SJohn Polstra 	 * Aligning the packet buffer in memory eliminates the corruption.
3423e255b776SJohn Polstra 	 * Unfortunately, this misaligns the packet payloads.  On platforms
3424e255b776SJohn Polstra 	 * which do not support unaligned accesses, we will realign the
3425e255b776SJohn Polstra 	 * payloads by copying the received packets.
3426e255b776SJohn Polstra 	 */
3427652ae483SGleb Smirnoff 	if (sc->bge_asicrev == BGE_ASICREV_BCM5701 &&
3428652ae483SGleb Smirnoff 	    sc->bge_flags & BGE_FLAG_PCIX)
3429652ae483SGleb Smirnoff                 sc->bge_flags |= BGE_FLAG_RX_ALIGNBUG;
3430e255b776SJohn Polstra 
3431e255b776SJohn Polstra 	/*
343295d67482SBill Paul 	 * Call MI attach routine.
343395d67482SBill Paul 	 */
3434fc74a9f9SBrooks Davis 	ether_ifattach(ifp, eaddr);
3435b74e67fbSGleb Smirnoff 	callout_init_mtx(&sc->bge_stat_ch, &sc->bge_mtx, 0);
34360f9bd73bSSam Leffler 
343761ccb9daSPyun YongHyeon 	/* Tell upper layer we support long frames. */
343861ccb9daSPyun YongHyeon 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
343961ccb9daSPyun YongHyeon 
34400f9bd73bSSam Leffler 	/*
34410f9bd73bSSam Leffler 	 * Hookup IRQ last.
34420f9bd73bSSam Leffler 	 */
3443dfe0df9aSPyun YongHyeon 	if (BGE_IS_5755_PLUS(sc) && sc->bge_flags & BGE_FLAG_MSI) {
3444dfe0df9aSPyun YongHyeon 		/* Take advantage of single-shot MSI. */
34457e6acdf1SPyun YongHyeon 		CSR_WRITE_4(sc, BGE_MSI_MODE, CSR_READ_4(sc, BGE_MSI_MODE) &
34467e6acdf1SPyun YongHyeon 		    ~BGE_MSIMODE_ONE_SHOT_DISABLE);
3447dfe0df9aSPyun YongHyeon 		sc->bge_tq = taskqueue_create_fast("bge_taskq", M_WAITOK,
3448dfe0df9aSPyun YongHyeon 		    taskqueue_thread_enqueue, &sc->bge_tq);
3449dfe0df9aSPyun YongHyeon 		if (sc->bge_tq == NULL) {
3450dfe0df9aSPyun YongHyeon 			device_printf(dev, "could not create taskqueue.\n");
3451dfe0df9aSPyun YongHyeon 			ether_ifdetach(ifp);
3452dfe0df9aSPyun YongHyeon 			error = ENXIO;
3453dfe0df9aSPyun YongHyeon 			goto fail;
3454dfe0df9aSPyun YongHyeon 		}
3455dfe0df9aSPyun YongHyeon 		taskqueue_start_threads(&sc->bge_tq, 1, PI_NET, "%s taskq",
3456dfe0df9aSPyun YongHyeon 		    device_get_nameunit(sc->bge_dev));
3457dfe0df9aSPyun YongHyeon 		error = bus_setup_intr(dev, sc->bge_irq,
3458dfe0df9aSPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, bge_msi_intr, NULL, sc,
3459dfe0df9aSPyun YongHyeon 		    &sc->bge_intrhand);
3460dfe0df9aSPyun YongHyeon 		if (error)
3461dfe0df9aSPyun YongHyeon 			ether_ifdetach(ifp);
3462dfe0df9aSPyun YongHyeon 	} else
3463dfe0df9aSPyun YongHyeon 		error = bus_setup_intr(dev, sc->bge_irq,
3464dfe0df9aSPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, NULL, bge_intr, sc,
3465dfe0df9aSPyun YongHyeon 		    &sc->bge_intrhand);
34660f9bd73bSSam Leffler 
34670f9bd73bSSam Leffler 	if (error) {
3468fc74a9f9SBrooks Davis 		bge_detach(dev);
3469fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "couldn't set up irq\n");
34700f9bd73bSSam Leffler 	}
347195d67482SBill Paul 
347208013fd3SMarius Strobl 	return (0);
347308013fd3SMarius Strobl 
347495d67482SBill Paul fail:
347508013fd3SMarius Strobl 	bge_release_resources(sc);
347608013fd3SMarius Strobl 
347795d67482SBill Paul 	return (error);
347895d67482SBill Paul }
347995d67482SBill Paul 
348095d67482SBill Paul static int
34813f74909aSGleb Smirnoff bge_detach(device_t dev)
348295d67482SBill Paul {
348395d67482SBill Paul 	struct bge_softc *sc;
348495d67482SBill Paul 	struct ifnet *ifp;
348595d67482SBill Paul 
348695d67482SBill Paul 	sc = device_get_softc(dev);
3487fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
348895d67482SBill Paul 
348975719184SGleb Smirnoff #ifdef DEVICE_POLLING
349075719184SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING)
349175719184SGleb Smirnoff 		ether_poll_deregister(ifp);
349275719184SGleb Smirnoff #endif
349375719184SGleb Smirnoff 
34940f9bd73bSSam Leffler 	BGE_LOCK(sc);
349595d67482SBill Paul 	bge_stop(sc);
349695d67482SBill Paul 	bge_reset(sc);
34970f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
34980f9bd73bSSam Leffler 
34995dda8085SOleg Bulyzhin 	callout_drain(&sc->bge_stat_ch);
35005dda8085SOleg Bulyzhin 
3501dfe0df9aSPyun YongHyeon 	if (sc->bge_tq)
3502dfe0df9aSPyun YongHyeon 		taskqueue_drain(sc->bge_tq, &sc->bge_intr_task);
35030f9bd73bSSam Leffler 	ether_ifdetach(ifp);
350495d67482SBill Paul 
3505652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
350695d67482SBill Paul 		ifmedia_removeall(&sc->bge_ifmedia);
350795d67482SBill Paul 	} else {
350895d67482SBill Paul 		bus_generic_detach(dev);
350995d67482SBill Paul 		device_delete_child(dev, sc->bge_miibus);
351095d67482SBill Paul 	}
351195d67482SBill Paul 
351295d67482SBill Paul 	bge_release_resources(sc);
351395d67482SBill Paul 
351495d67482SBill Paul 	return (0);
351595d67482SBill Paul }
351695d67482SBill Paul 
351795d67482SBill Paul static void
35183f74909aSGleb Smirnoff bge_release_resources(struct bge_softc *sc)
351995d67482SBill Paul {
352095d67482SBill Paul 	device_t dev;
352195d67482SBill Paul 
352295d67482SBill Paul 	dev = sc->bge_dev;
352395d67482SBill Paul 
3524dfe0df9aSPyun YongHyeon 	if (sc->bge_tq != NULL)
3525dfe0df9aSPyun YongHyeon 		taskqueue_free(sc->bge_tq);
3526dfe0df9aSPyun YongHyeon 
352795d67482SBill Paul 	if (sc->bge_intrhand != NULL)
352895d67482SBill Paul 		bus_teardown_intr(dev, sc->bge_irq, sc->bge_intrhand);
352995d67482SBill Paul 
353095d67482SBill Paul 	if (sc->bge_irq != NULL)
3531724bd939SJohn Polstra 		bus_release_resource(dev, SYS_RES_IRQ,
3532724bd939SJohn Polstra 		    sc->bge_flags & BGE_FLAG_MSI ? 1 : 0, sc->bge_irq);
3533724bd939SJohn Polstra 
3534724bd939SJohn Polstra 	if (sc->bge_flags & BGE_FLAG_MSI)
3535724bd939SJohn Polstra 		pci_release_msi(dev);
353695d67482SBill Paul 
353795d67482SBill Paul 	if (sc->bge_res != NULL)
353895d67482SBill Paul 		bus_release_resource(dev, SYS_RES_MEMORY,
3539736b9319SPyun YongHyeon 		    PCIR_BAR(0), sc->bge_res);
354095d67482SBill Paul 
3541ad61f896SRuslan Ermilov 	if (sc->bge_ifp != NULL)
3542ad61f896SRuslan Ermilov 		if_free(sc->bge_ifp);
3543ad61f896SRuslan Ermilov 
3544f41ac2beSBill Paul 	bge_dma_free(sc);
354595d67482SBill Paul 
35460f9bd73bSSam Leffler 	if (mtx_initialized(&sc->bge_mtx))	/* XXX */
35470f9bd73bSSam Leffler 		BGE_LOCK_DESTROY(sc);
354895d67482SBill Paul }
354995d67482SBill Paul 
35508cb1383cSDoug Ambrisko static int
35513f74909aSGleb Smirnoff bge_reset(struct bge_softc *sc)
355295d67482SBill Paul {
355395d67482SBill Paul 	device_t dev;
35545fea260fSMarius Strobl 	uint32_t cachesize, command, pcistate, reset, val;
35556f8718a3SScott Long 	void (*write_op)(struct bge_softc *, int, int);
35560aaf1057SPyun YongHyeon 	uint16_t devctl;
35575fea260fSMarius Strobl 	int i;
355895d67482SBill Paul 
355995d67482SBill Paul 	dev = sc->bge_dev;
356095d67482SBill Paul 
356138cc658fSJohn Baldwin 	if (BGE_IS_575X_PLUS(sc) && !BGE_IS_5714_FAMILY(sc) &&
356238cc658fSJohn Baldwin 	    (sc->bge_asicrev != BGE_ASICREV_BCM5906)) {
35636f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_PCIE)
35646f8718a3SScott Long 			write_op = bge_writemem_direct;
35656f8718a3SScott Long 		else
35666f8718a3SScott Long 			write_op = bge_writemem_ind;
35679ba784dbSScott Long 	} else
35686f8718a3SScott Long 		write_op = bge_writereg_ind;
35696f8718a3SScott Long 
357095d67482SBill Paul 	/* Save some important PCI state. */
357195d67482SBill Paul 	cachesize = pci_read_config(dev, BGE_PCI_CACHESZ, 4);
357295d67482SBill Paul 	command = pci_read_config(dev, BGE_PCI_CMD, 4);
357395d67482SBill Paul 	pcistate = pci_read_config(dev, BGE_PCI_PCISTATE, 4);
357495d67482SBill Paul 
357595d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MISC_CTL,
357695d67482SBill Paul 	    BGE_PCIMISCCTL_INDIRECT_ACCESS | BGE_PCIMISCCTL_MASK_PCI_INTR |
3577e907febfSPyun YongHyeon 	    BGE_HIF_SWAP_OPTIONS | BGE_PCIMISCCTL_PCISTATE_RW, 4);
357895d67482SBill Paul 
35796f8718a3SScott Long 	/* Disable fastboot on controllers that support it. */
35806f8718a3SScott Long 	if (sc->bge_asicrev == BGE_ASICREV_BCM5752 ||
3581a5779553SStanislav Sedov 	    BGE_IS_5755_PLUS(sc)) {
35826f8718a3SScott Long 		if (bootverbose)
3583333704a3SPyun YongHyeon 			device_printf(dev, "Disabling fastboot\n");
35846f8718a3SScott Long 		CSR_WRITE_4(sc, BGE_FASTBOOT_PC, 0x0);
35856f8718a3SScott Long 	}
35866f8718a3SScott Long 
35876f8718a3SScott Long 	/*
35886f8718a3SScott Long 	 * Write the magic number to SRAM at offset 0xB50.
35896f8718a3SScott Long 	 * When firmware finishes its initialization it will
3590888b47f0SPyun YongHyeon 	 * write ~BGE_SRAM_FW_MB_MAGIC to the same location.
35916f8718a3SScott Long 	 */
3592888b47f0SPyun YongHyeon 	bge_writemem_ind(sc, BGE_SRAM_FW_MB, BGE_SRAM_FW_MB_MAGIC);
35936f8718a3SScott Long 
35940c8aa4eaSJung-uk Kim 	reset = BGE_MISCCFG_RESET_CORE_CLOCKS | BGE_32BITTIME_66MHZ;
3595e53d81eeSPaul Saab 
3596e53d81eeSPaul Saab 	/* XXX: Broadcom Linux driver. */
3597652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_PCIE) {
35980c8aa4eaSJung-uk Kim 		if (CSR_READ_4(sc, 0x7E2C) == 0x60)	/* PCIE 1.0 */
35990c8aa4eaSJung-uk Kim 			CSR_WRITE_4(sc, 0x7E2C, 0x20);
3600e53d81eeSPaul Saab 		if (sc->bge_chipid != BGE_CHIPID_BCM5750_A0) {
3601e53d81eeSPaul Saab 			/* Prevent PCIE link training during global reset */
36020c8aa4eaSJung-uk Kim 			CSR_WRITE_4(sc, BGE_MISC_CFG, 1 << 29);
36030c8aa4eaSJung-uk Kim 			reset |= 1 << 29;
3604e53d81eeSPaul Saab 		}
3605e53d81eeSPaul Saab 	}
3606e53d81eeSPaul Saab 
360721c9e407SDavid Christensen 	/*
36086f8718a3SScott Long 	 * Set GPHY Power Down Override to leave GPHY
36096f8718a3SScott Long 	 * powered up in D0 uninitialized.
36106f8718a3SScott Long 	 */
36115512ca01SPyun YongHyeon 	if (BGE_IS_5705_PLUS(sc) &&
36125512ca01SPyun YongHyeon 	    (sc->bge_flags & BGE_FLAG_CPMU_PRESENT) == 0)
3613caf088fcSPyun YongHyeon 		reset |= BGE_MISCCFG_GPHY_PD_OVERRIDE;
36146f8718a3SScott Long 
361595d67482SBill Paul 	/* Issue global reset */
36166f8718a3SScott Long 	write_op(sc, BGE_MISC_CFG, reset);
361795d67482SBill Paul 
361838cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906) {
36195fea260fSMarius Strobl 		val = CSR_READ_4(sc, BGE_VCPU_STATUS);
362038cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_VCPU_STATUS,
36215fea260fSMarius Strobl 		    val | BGE_VCPU_STATUS_DRV_RESET);
36225fea260fSMarius Strobl 		val = CSR_READ_4(sc, BGE_VCPU_EXT_CTRL);
362338cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_VCPU_EXT_CTRL,
36245fea260fSMarius Strobl 		    val & ~BGE_VCPU_EXT_CTRL_HALT_CPU);
362538cc658fSJohn Baldwin 	}
362638cc658fSJohn Baldwin 
362795d67482SBill Paul 	DELAY(1000);
362895d67482SBill Paul 
3629e53d81eeSPaul Saab 	/* XXX: Broadcom Linux driver. */
3630652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_PCIE) {
3631e53d81eeSPaul Saab 		if (sc->bge_chipid == BGE_CHIPID_BCM5750_A0) {
3632e53d81eeSPaul Saab 			DELAY(500000); /* wait for link training to complete */
36335fea260fSMarius Strobl 			val = pci_read_config(dev, 0xC4, 4);
36345fea260fSMarius Strobl 			pci_write_config(dev, 0xC4, val | (1 << 15), 4);
3635e53d81eeSPaul Saab 		}
36360aaf1057SPyun YongHyeon 		devctl = pci_read_config(dev,
36370aaf1057SPyun YongHyeon 		    sc->bge_expcap + PCIR_EXPRESS_DEVICE_CTL, 2);
36380aaf1057SPyun YongHyeon 		/* Clear enable no snoop and disable relaxed ordering. */
36399a6e301dSPyun YongHyeon 		devctl &= ~(PCIM_EXP_CTL_RELAXED_ORD_ENABLE |
36409a6e301dSPyun YongHyeon 		    PCIM_EXP_CTL_NOSNOOP_ENABLE);
36410aaf1057SPyun YongHyeon 		pci_write_config(dev, sc->bge_expcap + PCIR_EXPRESS_DEVICE_CTL,
36420aaf1057SPyun YongHyeon 		    devctl, 2);
36430aaf1057SPyun YongHyeon 		/* Clear error status. */
36440aaf1057SPyun YongHyeon 		pci_write_config(dev, sc->bge_expcap + PCIR_EXPRESS_DEVICE_STA,
36459a6e301dSPyun YongHyeon 		    PCIM_EXP_STA_CORRECTABLE_ERROR |
36469a6e301dSPyun YongHyeon 		    PCIM_EXP_STA_NON_FATAL_ERROR | PCIM_EXP_STA_FATAL_ERROR |
36479a6e301dSPyun YongHyeon 		    PCIM_EXP_STA_UNSUPPORTED_REQ, 2);
3648e53d81eeSPaul Saab 	}
3649e53d81eeSPaul Saab 
36503f74909aSGleb Smirnoff 	/* Reset some of the PCI state that got zapped by reset. */
365195d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MISC_CTL,
365295d67482SBill Paul 	    BGE_PCIMISCCTL_INDIRECT_ACCESS | BGE_PCIMISCCTL_MASK_PCI_INTR |
3653e907febfSPyun YongHyeon 	    BGE_HIF_SWAP_OPTIONS | BGE_PCIMISCCTL_PCISTATE_RW, 4);
365495d67482SBill Paul 	pci_write_config(dev, BGE_PCI_CACHESZ, cachesize, 4);
365595d67482SBill Paul 	pci_write_config(dev, BGE_PCI_CMD, command, 4);
36560c8aa4eaSJung-uk Kim 	write_op(sc, BGE_MISC_CFG, BGE_32BITTIME_66MHZ);
3657cbb2b2feSPyun YongHyeon 	/*
3658cbb2b2feSPyun YongHyeon 	 * Disable PCI-X relaxed ordering to ensure status block update
3659fa8b4d63SPyun YongHyeon 	 * comes first then packet buffer DMA. Otherwise driver may
3660cbb2b2feSPyun YongHyeon 	 * read stale status block.
3661cbb2b2feSPyun YongHyeon 	 */
3662cbb2b2feSPyun YongHyeon 	if (sc->bge_flags & BGE_FLAG_PCIX) {
3663cbb2b2feSPyun YongHyeon 		devctl = pci_read_config(dev,
3664cbb2b2feSPyun YongHyeon 		    sc->bge_pcixcap + PCIXR_COMMAND, 2);
3665cbb2b2feSPyun YongHyeon 		devctl &= ~PCIXM_COMMAND_ERO;
3666cbb2b2feSPyun YongHyeon 		if (sc->bge_asicrev == BGE_ASICREV_BCM5703) {
3667cbb2b2feSPyun YongHyeon 			devctl &= ~PCIXM_COMMAND_MAX_READ;
3668cbb2b2feSPyun YongHyeon 			devctl |= PCIXM_COMMAND_MAX_READ_2048;
3669cbb2b2feSPyun YongHyeon 		} else if (sc->bge_asicrev == BGE_ASICREV_BCM5704) {
3670cbb2b2feSPyun YongHyeon 			devctl &= ~(PCIXM_COMMAND_MAX_SPLITS |
3671cbb2b2feSPyun YongHyeon 			    PCIXM_COMMAND_MAX_READ);
3672cbb2b2feSPyun YongHyeon 			devctl |= PCIXM_COMMAND_MAX_READ_2048;
3673cbb2b2feSPyun YongHyeon 		}
3674cbb2b2feSPyun YongHyeon 		pci_write_config(dev, sc->bge_pcixcap + PCIXR_COMMAND,
3675cbb2b2feSPyun YongHyeon 		    devctl, 2);
3676cbb2b2feSPyun YongHyeon 	}
367722a4ecedSMarius Strobl 	/* Re-enable MSI, if necessary, and enable the memory arbiter. */
36784c0da0ffSGleb Smirnoff 	if (BGE_IS_5714_FAMILY(sc)) {
3679bf6ef57aSJohn Polstra 		/* This chip disables MSI on reset. */
3680bf6ef57aSJohn Polstra 		if (sc->bge_flags & BGE_FLAG_MSI) {
36810aaf1057SPyun YongHyeon 			val = pci_read_config(dev,
36820aaf1057SPyun YongHyeon 			    sc->bge_msicap + PCIR_MSI_CTRL, 2);
36830aaf1057SPyun YongHyeon 			pci_write_config(dev,
36840aaf1057SPyun YongHyeon 			    sc->bge_msicap + PCIR_MSI_CTRL,
3685bf6ef57aSJohn Polstra 			    val | PCIM_MSICTRL_MSI_ENABLE, 2);
3686bf6ef57aSJohn Polstra 			val = CSR_READ_4(sc, BGE_MSI_MODE);
3687bf6ef57aSJohn Polstra 			CSR_WRITE_4(sc, BGE_MSI_MODE,
3688bf6ef57aSJohn Polstra 			    val | BGE_MSIMODE_ENABLE);
3689bf6ef57aSJohn Polstra 		}
36904c0da0ffSGleb Smirnoff 		val = CSR_READ_4(sc, BGE_MARB_MODE);
36914c0da0ffSGleb Smirnoff 		CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE | val);
36924c0da0ffSGleb Smirnoff 	} else
3693a7b0c314SPaul Saab 		CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE);
3694a7b0c314SPaul Saab 
369538cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906) {
369638cc658fSJohn Baldwin 		for (i = 0; i < BGE_TIMEOUT; i++) {
369738cc658fSJohn Baldwin 			val = CSR_READ_4(sc, BGE_VCPU_STATUS);
369838cc658fSJohn Baldwin 			if (val & BGE_VCPU_STATUS_INIT_DONE)
369938cc658fSJohn Baldwin 				break;
370038cc658fSJohn Baldwin 			DELAY(100);
370138cc658fSJohn Baldwin 		}
370238cc658fSJohn Baldwin 		if (i == BGE_TIMEOUT) {
3703333704a3SPyun YongHyeon 			device_printf(dev, "reset timed out\n");
370438cc658fSJohn Baldwin 			return (1);
370538cc658fSJohn Baldwin 		}
370638cc658fSJohn Baldwin 	} else {
370795d67482SBill Paul 		/*
37086f8718a3SScott Long 		 * Poll until we see the 1's complement of the magic number.
370908013fd3SMarius Strobl 		 * This indicates that the firmware initialization is complete.
37105fea260fSMarius Strobl 		 * We expect this to fail if no chip containing the Ethernet
37115fea260fSMarius Strobl 		 * address is fitted though.
371295d67482SBill Paul 		 */
371395d67482SBill Paul 		for (i = 0; i < BGE_TIMEOUT; i++) {
3714d5d23857SJung-uk Kim 			DELAY(10);
3715888b47f0SPyun YongHyeon 			val = bge_readmem_ind(sc, BGE_SRAM_FW_MB);
3716888b47f0SPyun YongHyeon 			if (val == ~BGE_SRAM_FW_MB_MAGIC)
371795d67482SBill Paul 				break;
371895d67482SBill Paul 		}
371995d67482SBill Paul 
37205fea260fSMarius Strobl 		if ((sc->bge_flags & BGE_FLAG_EADDR) && i == BGE_TIMEOUT)
3721333704a3SPyun YongHyeon 			device_printf(dev,
3722333704a3SPyun YongHyeon 			    "firmware handshake timed out, found 0x%08x\n",
3723333704a3SPyun YongHyeon 			    val);
3724b4a256acSPyun YongHyeon 		/* BCM57765 A0 needs additional time before accessing. */
3725b4a256acSPyun YongHyeon 		if (sc->bge_chipid == BGE_CHIPID_BCM57765_A0)
3726b4a256acSPyun YongHyeon 			DELAY(10 * 1000);	/* XXX */
372738cc658fSJohn Baldwin 	}
372895d67482SBill Paul 
372995d67482SBill Paul 	/*
373095d67482SBill Paul 	 * XXX Wait for the value of the PCISTATE register to
373195d67482SBill Paul 	 * return to its original pre-reset state. This is a
373295d67482SBill Paul 	 * fairly good indicator of reset completion. If we don't
373395d67482SBill Paul 	 * wait for the reset to fully complete, trying to read
373495d67482SBill Paul 	 * from the device's non-PCI registers may yield garbage
373595d67482SBill Paul 	 * results.
373695d67482SBill Paul 	 */
373795d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
373895d67482SBill Paul 		if (pci_read_config(dev, BGE_PCI_PCISTATE, 4) == pcistate)
373995d67482SBill Paul 			break;
374095d67482SBill Paul 		DELAY(10);
374195d67482SBill Paul 	}
374295d67482SBill Paul 
37433f74909aSGleb Smirnoff 	/* Fix up byte swapping. */
374450515680SPyun YongHyeon 	CSR_WRITE_4(sc, BGE_MODE_CTL, bge_dma_swap_options(sc));
374595d67482SBill Paul 
37468cb1383cSDoug Ambrisko 	/* Tell the ASF firmware we are up */
37478cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_STACKUP)
37488cb1383cSDoug Ambrisko 		BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
37498cb1383cSDoug Ambrisko 
375095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_MODE, 0);
375195d67482SBill Paul 
3752da3003f0SBill Paul 	/*
3753da3003f0SBill Paul 	 * The 5704 in TBI mode apparently needs some special
3754da3003f0SBill Paul 	 * adjustment to insure the SERDES drive level is set
3755da3003f0SBill Paul 	 * to 1.2V.
3756da3003f0SBill Paul 	 */
3757652ae483SGleb Smirnoff 	if (sc->bge_asicrev == BGE_ASICREV_BCM5704 &&
3758652ae483SGleb Smirnoff 	    sc->bge_flags & BGE_FLAG_TBI) {
37595fea260fSMarius Strobl 		val = CSR_READ_4(sc, BGE_SERDES_CFG);
37605fea260fSMarius Strobl 		val = (val & ~0xFFF) | 0x880;
37615fea260fSMarius Strobl 		CSR_WRITE_4(sc, BGE_SERDES_CFG, val);
3762da3003f0SBill Paul 	}
3763da3003f0SBill Paul 
3764e53d81eeSPaul Saab 	/* XXX: Broadcom Linux driver. */
3765652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_PCIE &&
3766b4a256acSPyun YongHyeon 	    !BGE_IS_5717_PLUS(sc) &&
3767a5ad2f15SPyun YongHyeon 	    sc->bge_chipid != BGE_CHIPID_BCM5750_A0 &&
3768a5ad2f15SPyun YongHyeon 	    sc->bge_asicrev != BGE_ASICREV_BCM5785) {
3769a5ad2f15SPyun YongHyeon 		/* Enable Data FIFO protection. */
37705fea260fSMarius Strobl 		val = CSR_READ_4(sc, 0x7C00);
37715fea260fSMarius Strobl 		CSR_WRITE_4(sc, 0x7C00, val | (1 << 25));
3772e53d81eeSPaul Saab 	}
377395d67482SBill Paul 	DELAY(10000);
37748cb1383cSDoug Ambrisko 
377550515680SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5720)
377650515680SPyun YongHyeon 		BGE_CLRBIT(sc, BGE_CPMU_CLCK_ORIDE,
377750515680SPyun YongHyeon 		    CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
377850515680SPyun YongHyeon 
37798cb1383cSDoug Ambrisko 	return (0);
378095d67482SBill Paul }
378195d67482SBill Paul 
3782e0b7b101SPyun YongHyeon static __inline void
3783e0b7b101SPyun YongHyeon bge_rxreuse_std(struct bge_softc *sc, int i)
3784e0b7b101SPyun YongHyeon {
3785e0b7b101SPyun YongHyeon 	struct bge_rx_bd *r;
3786e0b7b101SPyun YongHyeon 
3787e0b7b101SPyun YongHyeon 	r = &sc->bge_ldata.bge_rx_std_ring[sc->bge_std];
3788e0b7b101SPyun YongHyeon 	r->bge_flags = BGE_RXBDFLAG_END;
3789e0b7b101SPyun YongHyeon 	r->bge_len = sc->bge_cdata.bge_rx_std_seglen[i];
3790e0b7b101SPyun YongHyeon 	r->bge_idx = i;
3791e0b7b101SPyun YongHyeon 	BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT);
3792e0b7b101SPyun YongHyeon }
3793e0b7b101SPyun YongHyeon 
3794e0b7b101SPyun YongHyeon static __inline void
3795e0b7b101SPyun YongHyeon bge_rxreuse_jumbo(struct bge_softc *sc, int i)
3796e0b7b101SPyun YongHyeon {
3797e0b7b101SPyun YongHyeon 	struct bge_extrx_bd *r;
3798e0b7b101SPyun YongHyeon 
3799e0b7b101SPyun YongHyeon 	r = &sc->bge_ldata.bge_rx_jumbo_ring[sc->bge_jumbo];
3800e0b7b101SPyun YongHyeon 	r->bge_flags = BGE_RXBDFLAG_JUMBO_RING | BGE_RXBDFLAG_END;
3801e0b7b101SPyun YongHyeon 	r->bge_len0 = sc->bge_cdata.bge_rx_jumbo_seglen[i][0];
3802e0b7b101SPyun YongHyeon 	r->bge_len1 = sc->bge_cdata.bge_rx_jumbo_seglen[i][1];
3803e0b7b101SPyun YongHyeon 	r->bge_len2 = sc->bge_cdata.bge_rx_jumbo_seglen[i][2];
3804e0b7b101SPyun YongHyeon 	r->bge_len3 = sc->bge_cdata.bge_rx_jumbo_seglen[i][3];
3805e0b7b101SPyun YongHyeon 	r->bge_idx = i;
3806e0b7b101SPyun YongHyeon 	BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT);
3807e0b7b101SPyun YongHyeon }
3808e0b7b101SPyun YongHyeon 
380995d67482SBill Paul /*
381095d67482SBill Paul  * Frame reception handling. This is called if there's a frame
381195d67482SBill Paul  * on the receive return list.
381295d67482SBill Paul  *
381395d67482SBill Paul  * Note: we have to be able to handle two possibilities here:
38141be6acb7SGleb Smirnoff  * 1) the frame is from the jumbo receive ring
381595d67482SBill Paul  * 2) the frame is from the standard receive ring
381695d67482SBill Paul  */
381795d67482SBill Paul 
38181abcdbd1SAttilio Rao static int
3819dfe0df9aSPyun YongHyeon bge_rxeof(struct bge_softc *sc, uint16_t rx_prod, int holdlck)
382095d67482SBill Paul {
382195d67482SBill Paul 	struct ifnet *ifp;
38221abcdbd1SAttilio Rao 	int rx_npkts = 0, stdcnt = 0, jumbocnt = 0;
3823b9c05fa5SPyun YongHyeon 	uint16_t rx_cons;
382495d67482SBill Paul 
38257f21e273SStanislav Sedov 	rx_cons = sc->bge_rx_saved_considx;
38260f9bd73bSSam Leffler 
38273f74909aSGleb Smirnoff 	/* Nothing to do. */
38287f21e273SStanislav Sedov 	if (rx_cons == rx_prod)
38291abcdbd1SAttilio Rao 		return (rx_npkts);
3830cfcb5025SOleg Bulyzhin 
3831fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
383295d67482SBill Paul 
3833f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag,
3834e65bed95SPyun YongHyeon 	    sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_POSTREAD);
3835f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
383615eda801SStanislav Sedov 	    sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_POSTWRITE);
3837f5459d4cSPyun YongHyeon 	if (BGE_IS_JUMBO_CAPABLE(sc) &&
3838f5459d4cSPyun YongHyeon 	    ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN + ETHER_VLAN_ENCAP_LEN >
3839c215fd77SPyun YongHyeon 	    (MCLBYTES - ETHER_ALIGN))
3840f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
384115eda801SStanislav Sedov 		    sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_POSTWRITE);
3842f41ac2beSBill Paul 
38437f21e273SStanislav Sedov 	while (rx_cons != rx_prod) {
384495d67482SBill Paul 		struct bge_rx_bd	*cur_rx;
38453f74909aSGleb Smirnoff 		uint32_t		rxidx;
384695d67482SBill Paul 		struct mbuf		*m = NULL;
38473f74909aSGleb Smirnoff 		uint16_t		vlan_tag = 0;
384895d67482SBill Paul 		int			have_tag = 0;
384995d67482SBill Paul 
385075719184SGleb Smirnoff #ifdef DEVICE_POLLING
385175719184SGleb Smirnoff 		if (ifp->if_capenable & IFCAP_POLLING) {
385275719184SGleb Smirnoff 			if (sc->rxcycles <= 0)
385375719184SGleb Smirnoff 				break;
385475719184SGleb Smirnoff 			sc->rxcycles--;
385575719184SGleb Smirnoff 		}
385675719184SGleb Smirnoff #endif
385775719184SGleb Smirnoff 
38587f21e273SStanislav Sedov 		cur_rx = &sc->bge_ldata.bge_rx_return_ring[rx_cons];
385995d67482SBill Paul 
386095d67482SBill Paul 		rxidx = cur_rx->bge_idx;
38617f21e273SStanislav Sedov 		BGE_INC(rx_cons, sc->bge_return_ring_cnt);
386295d67482SBill Paul 
3863cb2eacc7SYaroslav Tykhiy 		if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING &&
3864cb2eacc7SYaroslav Tykhiy 		    cur_rx->bge_flags & BGE_RXBDFLAG_VLAN_TAG) {
386595d67482SBill Paul 			have_tag = 1;
386695d67482SBill Paul 			vlan_tag = cur_rx->bge_vlan_tag;
386795d67482SBill Paul 		}
386895d67482SBill Paul 
386995d67482SBill Paul 		if (cur_rx->bge_flags & BGE_RXBDFLAG_JUMBO_RING) {
387095d67482SBill Paul 			jumbocnt++;
3871943787f3SPyun YongHyeon 			m = sc->bge_cdata.bge_rx_jumbo_chain[rxidx];
387295d67482SBill Paul 			if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) {
3873e0b7b101SPyun YongHyeon 				bge_rxreuse_jumbo(sc, rxidx);
387495d67482SBill Paul 				continue;
387595d67482SBill Paul 			}
3876943787f3SPyun YongHyeon 			if (bge_newbuf_jumbo(sc, rxidx) != 0) {
3877e0b7b101SPyun YongHyeon 				bge_rxreuse_jumbo(sc, rxidx);
3878943787f3SPyun YongHyeon 				ifp->if_iqdrops++;
387995d67482SBill Paul 				continue;
388095d67482SBill Paul 			}
388103e78bd0SPyun YongHyeon 			BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT);
388295d67482SBill Paul 		} else {
388395d67482SBill Paul 			stdcnt++;
3884e0b7b101SPyun YongHyeon 			m = sc->bge_cdata.bge_rx_std_chain[rxidx];
388595d67482SBill Paul 			if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) {
3886e0b7b101SPyun YongHyeon 				bge_rxreuse_std(sc, rxidx);
388795d67482SBill Paul 				continue;
388895d67482SBill Paul 			}
3889943787f3SPyun YongHyeon 			if (bge_newbuf_std(sc, rxidx) != 0) {
3890e0b7b101SPyun YongHyeon 				bge_rxreuse_std(sc, rxidx);
3891943787f3SPyun YongHyeon 				ifp->if_iqdrops++;
389295d67482SBill Paul 				continue;
389395d67482SBill Paul 			}
389403e78bd0SPyun YongHyeon 			BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT);
389595d67482SBill Paul 		}
389695d67482SBill Paul 
389795d67482SBill Paul 		ifp->if_ipackets++;
3898e65bed95SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
3899e255b776SJohn Polstra 		/*
3900e65bed95SPyun YongHyeon 		 * For architectures with strict alignment we must make sure
3901e65bed95SPyun YongHyeon 		 * the payload is aligned.
3902e255b776SJohn Polstra 		 */
3903652ae483SGleb Smirnoff 		if (sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) {
3904e255b776SJohn Polstra 			bcopy(m->m_data, m->m_data + ETHER_ALIGN,
3905e255b776SJohn Polstra 			    cur_rx->bge_len);
3906e255b776SJohn Polstra 			m->m_data += ETHER_ALIGN;
3907e255b776SJohn Polstra 		}
3908e255b776SJohn Polstra #endif
3909473851baSPaul Saab 		m->m_pkthdr.len = m->m_len = cur_rx->bge_len - ETHER_CRC_LEN;
391095d67482SBill Paul 		m->m_pkthdr.rcvif = ifp;
391195d67482SBill Paul 
39121108273aSPyun YongHyeon 		if (ifp->if_capenable & IFCAP_RXCSUM)
39131108273aSPyun YongHyeon 			bge_rxcsum(sc, cur_rx, m);
391495d67482SBill Paul 
391595d67482SBill Paul 		/*
3916673d9191SSam Leffler 		 * If we received a packet with a vlan tag,
3917673d9191SSam Leffler 		 * attach that information to the packet.
391895d67482SBill Paul 		 */
3919d147662cSGleb Smirnoff 		if (have_tag) {
392078ba57b9SAndre Oppermann 			m->m_pkthdr.ether_vtag = vlan_tag;
392178ba57b9SAndre Oppermann 			m->m_flags |= M_VLANTAG;
3922d147662cSGleb Smirnoff 		}
392395d67482SBill Paul 
3924dfe0df9aSPyun YongHyeon 		if (holdlck != 0) {
39250f9bd73bSSam Leffler 			BGE_UNLOCK(sc);
3926673d9191SSam Leffler 			(*ifp->if_input)(ifp, m);
39270f9bd73bSSam Leffler 			BGE_LOCK(sc);
3928dfe0df9aSPyun YongHyeon 		} else
3929dfe0df9aSPyun YongHyeon 			(*ifp->if_input)(ifp, m);
3930d4da719cSAttilio Rao 		rx_npkts++;
393125e13e68SXin LI 
393225e13e68SXin LI 		if (!(ifp->if_drv_flags & IFF_DRV_RUNNING))
39338cf7d13dSAttilio Rao 			return (rx_npkts);
393495d67482SBill Paul 	}
393595d67482SBill Paul 
393615eda801SStanislav Sedov 	bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag,
393715eda801SStanislav Sedov 	    sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_PREREAD);
3938e65bed95SPyun YongHyeon 	if (stdcnt > 0)
3939f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
3940e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREWRITE);
39414c0da0ffSGleb Smirnoff 
3942c215fd77SPyun YongHyeon 	if (jumbocnt > 0)
3943f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
39444c0da0ffSGleb Smirnoff 		    sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_PREWRITE);
3945f41ac2beSBill Paul 
39467f21e273SStanislav Sedov 	sc->bge_rx_saved_considx = rx_cons;
394738cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_RX_CONS0_LO, sc->bge_rx_saved_considx);
394895d67482SBill Paul 	if (stdcnt)
3949767c3593SPyun YongHyeon 		bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, (sc->bge_std +
3950767c3593SPyun YongHyeon 		    BGE_STD_RX_RING_CNT - 1) % BGE_STD_RX_RING_CNT);
395195d67482SBill Paul 	if (jumbocnt)
3952767c3593SPyun YongHyeon 		bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, (sc->bge_jumbo +
3953767c3593SPyun YongHyeon 		    BGE_JUMBO_RX_RING_CNT - 1) % BGE_JUMBO_RX_RING_CNT);
3954f5a034f9SPyun YongHyeon #ifdef notyet
3955f5a034f9SPyun YongHyeon 	/*
3956f5a034f9SPyun YongHyeon 	 * This register wraps very quickly under heavy packet drops.
3957f5a034f9SPyun YongHyeon 	 * If you need correct statistics, you can enable this check.
3958f5a034f9SPyun YongHyeon 	 */
3959f5a034f9SPyun YongHyeon 	if (BGE_IS_5705_PLUS(sc))
3960f5a034f9SPyun YongHyeon 		ifp->if_ierrors += CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS);
3961f5a034f9SPyun YongHyeon #endif
39621abcdbd1SAttilio Rao 	return (rx_npkts);
396395d67482SBill Paul }
396495d67482SBill Paul 
396595d67482SBill Paul static void
39661108273aSPyun YongHyeon bge_rxcsum(struct bge_softc *sc, struct bge_rx_bd *cur_rx, struct mbuf *m)
39671108273aSPyun YongHyeon {
39681108273aSPyun YongHyeon 
39691108273aSPyun YongHyeon 	if (BGE_IS_5717_PLUS(sc)) {
39701108273aSPyun YongHyeon 		if ((cur_rx->bge_flags & BGE_RXBDFLAG_IPV6) == 0) {
39711108273aSPyun YongHyeon 			if (cur_rx->bge_flags & BGE_RXBDFLAG_IP_CSUM) {
39721108273aSPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
39731108273aSPyun YongHyeon 				if ((cur_rx->bge_error_flag &
39741108273aSPyun YongHyeon 				    BGE_RXERRFLAG_IP_CSUM_NOK) == 0)
39751108273aSPyun YongHyeon 					m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
39761108273aSPyun YongHyeon 			}
39771108273aSPyun YongHyeon 			if (cur_rx->bge_flags & BGE_RXBDFLAG_TCP_UDP_CSUM) {
39781108273aSPyun YongHyeon 				m->m_pkthdr.csum_data =
39791108273aSPyun YongHyeon 				    cur_rx->bge_tcp_udp_csum;
39801108273aSPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_DATA_VALID |
39811108273aSPyun YongHyeon 				    CSUM_PSEUDO_HDR;
39821108273aSPyun YongHyeon 			}
39831108273aSPyun YongHyeon 		}
39841108273aSPyun YongHyeon 	} else {
39851108273aSPyun YongHyeon 		if (cur_rx->bge_flags & BGE_RXBDFLAG_IP_CSUM) {
39861108273aSPyun YongHyeon 			m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
39871108273aSPyun YongHyeon 			if ((cur_rx->bge_ip_csum ^ 0xFFFF) == 0)
39881108273aSPyun YongHyeon 				m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
39891108273aSPyun YongHyeon 		}
39901108273aSPyun YongHyeon 		if (cur_rx->bge_flags & BGE_RXBDFLAG_TCP_UDP_CSUM &&
39911108273aSPyun YongHyeon 		    m->m_pkthdr.len >= ETHER_MIN_NOPAD) {
39921108273aSPyun YongHyeon 			m->m_pkthdr.csum_data =
39931108273aSPyun YongHyeon 			    cur_rx->bge_tcp_udp_csum;
39941108273aSPyun YongHyeon 			m->m_pkthdr.csum_flags |= CSUM_DATA_VALID |
39951108273aSPyun YongHyeon 			    CSUM_PSEUDO_HDR;
39961108273aSPyun YongHyeon 		}
39971108273aSPyun YongHyeon 	}
39981108273aSPyun YongHyeon }
39991108273aSPyun YongHyeon 
40001108273aSPyun YongHyeon static void
4001b9c05fa5SPyun YongHyeon bge_txeof(struct bge_softc *sc, uint16_t tx_cons)
400295d67482SBill Paul {
400395a0a340SPyun YongHyeon 	struct bge_tx_bd *cur_tx;
400495d67482SBill Paul 	struct ifnet *ifp;
400595d67482SBill Paul 
40060f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
40070f9bd73bSSam Leffler 
40083f74909aSGleb Smirnoff 	/* Nothing to do. */
4009b9c05fa5SPyun YongHyeon 	if (sc->bge_tx_saved_considx == tx_cons)
4010cfcb5025SOleg Bulyzhin 		return;
4011cfcb5025SOleg Bulyzhin 
4012fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
401395d67482SBill Paul 
4014e65bed95SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_tx_ring_tag,
40155c1da2faSPyun YongHyeon 	    sc->bge_cdata.bge_tx_ring_map, BUS_DMASYNC_POSTWRITE);
401695d67482SBill Paul 	/*
401795d67482SBill Paul 	 * Go through our tx ring and free mbufs for those
401895d67482SBill Paul 	 * frames that have been sent.
401995d67482SBill Paul 	 */
4020b9c05fa5SPyun YongHyeon 	while (sc->bge_tx_saved_considx != tx_cons) {
402195a0a340SPyun YongHyeon 		uint32_t		idx;
402295d67482SBill Paul 
402395d67482SBill Paul 		idx = sc->bge_tx_saved_considx;
4024f41ac2beSBill Paul 		cur_tx = &sc->bge_ldata.bge_tx_ring[idx];
402595d67482SBill Paul 		if (cur_tx->bge_flags & BGE_TXBDFLAG_END)
402695d67482SBill Paul 			ifp->if_opackets++;
402795d67482SBill Paul 		if (sc->bge_cdata.bge_tx_chain[idx] != NULL) {
40280ac56796SPyun YongHyeon 			bus_dmamap_sync(sc->bge_cdata.bge_tx_mtag,
4029e65bed95SPyun YongHyeon 			    sc->bge_cdata.bge_tx_dmamap[idx],
4030e65bed95SPyun YongHyeon 			    BUS_DMASYNC_POSTWRITE);
40310ac56796SPyun YongHyeon 			bus_dmamap_unload(sc->bge_cdata.bge_tx_mtag,
4032f41ac2beSBill Paul 			    sc->bge_cdata.bge_tx_dmamap[idx]);
4033e65bed95SPyun YongHyeon 			m_freem(sc->bge_cdata.bge_tx_chain[idx]);
4034e65bed95SPyun YongHyeon 			sc->bge_cdata.bge_tx_chain[idx] = NULL;
403595d67482SBill Paul 		}
403695d67482SBill Paul 		sc->bge_txcnt--;
403795d67482SBill Paul 		BGE_INC(sc->bge_tx_saved_considx, BGE_TX_RING_CNT);
403895d67482SBill Paul 	}
403995d67482SBill Paul 
404013f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
40415b01e77cSBruce Evans 	if (sc->bge_txcnt == 0)
40425b01e77cSBruce Evans 		sc->bge_timer = 0;
404395d67482SBill Paul }
404495d67482SBill Paul 
404575719184SGleb Smirnoff #ifdef DEVICE_POLLING
40461abcdbd1SAttilio Rao static int
404775719184SGleb Smirnoff bge_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
404875719184SGleb Smirnoff {
404975719184SGleb Smirnoff 	struct bge_softc *sc = ifp->if_softc;
4050b9c05fa5SPyun YongHyeon 	uint16_t rx_prod, tx_cons;
4051366454f2SOleg Bulyzhin 	uint32_t statusword;
40521abcdbd1SAttilio Rao 	int rx_npkts = 0;
405375719184SGleb Smirnoff 
40543f74909aSGleb Smirnoff 	BGE_LOCK(sc);
40553f74909aSGleb Smirnoff 	if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) {
40563f74909aSGleb Smirnoff 		BGE_UNLOCK(sc);
40571abcdbd1SAttilio Rao 		return (rx_npkts);
40583f74909aSGleb Smirnoff 	}
405975719184SGleb Smirnoff 
4060dab5cd05SOleg Bulyzhin 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
4061b9c05fa5SPyun YongHyeon 	    sc->bge_cdata.bge_status_map,
4062b9c05fa5SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
4063b9c05fa5SPyun YongHyeon 	rx_prod = sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx;
4064b9c05fa5SPyun YongHyeon 	tx_cons = sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx;
4065dab5cd05SOleg Bulyzhin 
4066175f8742SPyun YongHyeon 	statusword = sc->bge_ldata.bge_status_block->bge_status;
4067175f8742SPyun YongHyeon 	sc->bge_ldata.bge_status_block->bge_status = 0;
4068dab5cd05SOleg Bulyzhin 
4069dab5cd05SOleg Bulyzhin 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
4070b9c05fa5SPyun YongHyeon 	    sc->bge_cdata.bge_status_map,
4071b9c05fa5SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
4072366454f2SOleg Bulyzhin 
40730c8aa4eaSJung-uk Kim 	/* Note link event. It will be processed by POLL_AND_CHECK_STATUS. */
4074366454f2SOleg Bulyzhin 	if (statusword & BGE_STATFLAG_LINKSTATE_CHANGED)
4075366454f2SOleg Bulyzhin 		sc->bge_link_evt++;
4076366454f2SOleg Bulyzhin 
4077366454f2SOleg Bulyzhin 	if (cmd == POLL_AND_CHECK_STATUS)
4078366454f2SOleg Bulyzhin 		if ((sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
40794c0da0ffSGleb Smirnoff 		    sc->bge_chipid != BGE_CHIPID_BCM5700_B2) ||
4080652ae483SGleb Smirnoff 		    sc->bge_link_evt || (sc->bge_flags & BGE_FLAG_TBI))
4081366454f2SOleg Bulyzhin 			bge_link_upd(sc);
4082366454f2SOleg Bulyzhin 
4083366454f2SOleg Bulyzhin 	sc->rxcycles = count;
4084dfe0df9aSPyun YongHyeon 	rx_npkts = bge_rxeof(sc, rx_prod, 1);
408525e13e68SXin LI 	if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) {
408625e13e68SXin LI 		BGE_UNLOCK(sc);
40878cf7d13dSAttilio Rao 		return (rx_npkts);
408825e13e68SXin LI 	}
4089b9c05fa5SPyun YongHyeon 	bge_txeof(sc, tx_cons);
4090366454f2SOleg Bulyzhin 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
4091366454f2SOleg Bulyzhin 		bge_start_locked(ifp);
40923f74909aSGleb Smirnoff 
40933f74909aSGleb Smirnoff 	BGE_UNLOCK(sc);
40941abcdbd1SAttilio Rao 	return (rx_npkts);
409575719184SGleb Smirnoff }
409675719184SGleb Smirnoff #endif /* DEVICE_POLLING */
409775719184SGleb Smirnoff 
4098dfe0df9aSPyun YongHyeon static int
4099dfe0df9aSPyun YongHyeon bge_msi_intr(void *arg)
4100dfe0df9aSPyun YongHyeon {
4101dfe0df9aSPyun YongHyeon 	struct bge_softc *sc;
4102dfe0df9aSPyun YongHyeon 
4103dfe0df9aSPyun YongHyeon 	sc = (struct bge_softc *)arg;
4104dfe0df9aSPyun YongHyeon 	/*
4105dfe0df9aSPyun YongHyeon 	 * This interrupt is not shared and controller already
4106dfe0df9aSPyun YongHyeon 	 * disabled further interrupt.
4107dfe0df9aSPyun YongHyeon 	 */
4108dfe0df9aSPyun YongHyeon 	taskqueue_enqueue(sc->bge_tq, &sc->bge_intr_task);
4109dfe0df9aSPyun YongHyeon 	return (FILTER_HANDLED);
4110dfe0df9aSPyun YongHyeon }
4111dfe0df9aSPyun YongHyeon 
4112dfe0df9aSPyun YongHyeon static void
4113dfe0df9aSPyun YongHyeon bge_intr_task(void *arg, int pending)
4114dfe0df9aSPyun YongHyeon {
4115dfe0df9aSPyun YongHyeon 	struct bge_softc *sc;
4116dfe0df9aSPyun YongHyeon 	struct ifnet *ifp;
41171108273aSPyun YongHyeon 	uint32_t status, status_tag;
4118dfe0df9aSPyun YongHyeon 	uint16_t rx_prod, tx_cons;
4119dfe0df9aSPyun YongHyeon 
4120dfe0df9aSPyun YongHyeon 	sc = (struct bge_softc *)arg;
4121dfe0df9aSPyun YongHyeon 	ifp = sc->bge_ifp;
4122dfe0df9aSPyun YongHyeon 
412366151edfSPyun YongHyeon 	BGE_LOCK(sc);
412466151edfSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
412566151edfSPyun YongHyeon 		BGE_UNLOCK(sc);
4126dfe0df9aSPyun YongHyeon 		return;
412766151edfSPyun YongHyeon 	}
4128dfe0df9aSPyun YongHyeon 
4129dfe0df9aSPyun YongHyeon 	/* Get updated status block. */
4130dfe0df9aSPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
4131dfe0df9aSPyun YongHyeon 	    sc->bge_cdata.bge_status_map,
4132dfe0df9aSPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
4133dfe0df9aSPyun YongHyeon 
4134dfe0df9aSPyun YongHyeon 	/* Save producer/consumer indexess. */
4135dfe0df9aSPyun YongHyeon 	rx_prod = sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx;
4136dfe0df9aSPyun YongHyeon 	tx_cons = sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx;
4137dfe0df9aSPyun YongHyeon 	status = sc->bge_ldata.bge_status_block->bge_status;
41381108273aSPyun YongHyeon 	status_tag = sc->bge_ldata.bge_status_block->bge_status_tag << 24;
4139dfe0df9aSPyun YongHyeon 	sc->bge_ldata.bge_status_block->bge_status = 0;
4140dfe0df9aSPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
4141dfe0df9aSPyun YongHyeon 	    sc->bge_cdata.bge_status_map,
4142dfe0df9aSPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
41431108273aSPyun YongHyeon 	if ((sc->bge_flags & BGE_FLAG_TAGGED_STATUS) == 0)
41441108273aSPyun YongHyeon 		status_tag = 0;
414566151edfSPyun YongHyeon 
414666151edfSPyun YongHyeon 	if ((status & BGE_STATFLAG_LINKSTATE_CHANGED) != 0)
414766151edfSPyun YongHyeon 		bge_link_upd(sc);
414866151edfSPyun YongHyeon 
4149dfe0df9aSPyun YongHyeon 	/* Let controller work. */
41501108273aSPyun YongHyeon 	bge_writembx(sc, BGE_MBX_IRQ0_LO, status_tag);
4151dfe0df9aSPyun YongHyeon 
415266151edfSPyun YongHyeon 	if (ifp->if_drv_flags & IFF_DRV_RUNNING &&
415366151edfSPyun YongHyeon 	    sc->bge_rx_saved_considx != rx_prod) {
4154dfe0df9aSPyun YongHyeon 		/* Check RX return ring producer/consumer. */
415566151edfSPyun YongHyeon 		BGE_UNLOCK(sc);
4156dfe0df9aSPyun YongHyeon 		bge_rxeof(sc, rx_prod, 0);
415766151edfSPyun YongHyeon 		BGE_LOCK(sc);
4158dfe0df9aSPyun YongHyeon 	}
4159dfe0df9aSPyun YongHyeon 	if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
4160dfe0df9aSPyun YongHyeon 		/* Check TX ring producer/consumer. */
4161dfe0df9aSPyun YongHyeon 		bge_txeof(sc, tx_cons);
4162dfe0df9aSPyun YongHyeon 		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
4163dfe0df9aSPyun YongHyeon 			bge_start_locked(ifp);
4164dfe0df9aSPyun YongHyeon 	}
416566151edfSPyun YongHyeon 	BGE_UNLOCK(sc);
4166dfe0df9aSPyun YongHyeon }
4167dfe0df9aSPyun YongHyeon 
416895d67482SBill Paul static void
41693f74909aSGleb Smirnoff bge_intr(void *xsc)
417095d67482SBill Paul {
417195d67482SBill Paul 	struct bge_softc *sc;
417295d67482SBill Paul 	struct ifnet *ifp;
4173dab5cd05SOleg Bulyzhin 	uint32_t statusword;
4174b9c05fa5SPyun YongHyeon 	uint16_t rx_prod, tx_cons;
417595d67482SBill Paul 
417695d67482SBill Paul 	sc = xsc;
4177f41ac2beSBill Paul 
41780f9bd73bSSam Leffler 	BGE_LOCK(sc);
41790f9bd73bSSam Leffler 
4180dab5cd05SOleg Bulyzhin 	ifp = sc->bge_ifp;
4181dab5cd05SOleg Bulyzhin 
418275719184SGleb Smirnoff #ifdef DEVICE_POLLING
418375719184SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING) {
418475719184SGleb Smirnoff 		BGE_UNLOCK(sc);
418575719184SGleb Smirnoff 		return;
418675719184SGleb Smirnoff 	}
418775719184SGleb Smirnoff #endif
418875719184SGleb Smirnoff 
4189f30cbfc6SScott Long 	/*
4190b848e032SBruce Evans 	 * Ack the interrupt by writing something to BGE_MBX_IRQ0_LO.  Don't
4191b848e032SBruce Evans 	 * disable interrupts by writing nonzero like we used to, since with
4192b848e032SBruce Evans 	 * our current organization this just gives complications and
4193b848e032SBruce Evans 	 * pessimizations for re-enabling interrupts.  We used to have races
4194b848e032SBruce Evans 	 * instead of the necessary complications.  Disabling interrupts
4195b848e032SBruce Evans 	 * would just reduce the chance of a status update while we are
4196b848e032SBruce Evans 	 * running (by switching to the interrupt-mode coalescence
4197b848e032SBruce Evans 	 * parameters), but this chance is already very low so it is more
4198b848e032SBruce Evans 	 * efficient to get another interrupt than prevent it.
4199b848e032SBruce Evans 	 *
4200b848e032SBruce Evans 	 * We do the ack first to ensure another interrupt if there is a
4201b848e032SBruce Evans 	 * status update after the ack.  We don't check for the status
4202b848e032SBruce Evans 	 * changing later because it is more efficient to get another
4203b848e032SBruce Evans 	 * interrupt than prevent it, not quite as above (not checking is
4204b848e032SBruce Evans 	 * a smaller optimization than not toggling the interrupt enable,
4205b848e032SBruce Evans 	 * since checking doesn't involve PCI accesses and toggling require
4206b848e032SBruce Evans 	 * the status check).  So toggling would probably be a pessimization
4207b848e032SBruce Evans 	 * even with MSI.  It would only be needed for using a task queue.
4208b848e032SBruce Evans 	 */
420938cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_IRQ0_LO, 0);
4210b848e032SBruce Evans 
4211f584dfd1SPyun YongHyeon 	/*
4212f584dfd1SPyun YongHyeon 	 * Do the mandatory PCI flush as well as get the link status.
4213f584dfd1SPyun YongHyeon 	 */
4214f584dfd1SPyun YongHyeon 	statusword = CSR_READ_4(sc, BGE_MAC_STS) & BGE_MACSTAT_LINK_CHANGED;
4215f584dfd1SPyun YongHyeon 
4216f584dfd1SPyun YongHyeon 	/* Make sure the descriptor ring indexes are coherent. */
4217f584dfd1SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
4218f584dfd1SPyun YongHyeon 	    sc->bge_cdata.bge_status_map,
4219f584dfd1SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
4220f584dfd1SPyun YongHyeon 	rx_prod = sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx;
4221f584dfd1SPyun YongHyeon 	tx_cons = sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx;
4222f584dfd1SPyun YongHyeon 	sc->bge_ldata.bge_status_block->bge_status = 0;
4223f584dfd1SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
4224f584dfd1SPyun YongHyeon 	    sc->bge_cdata.bge_status_map,
4225f584dfd1SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
4226f584dfd1SPyun YongHyeon 
42271f313773SOleg Bulyzhin 	if ((sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
42284c0da0ffSGleb Smirnoff 	    sc->bge_chipid != BGE_CHIPID_BCM5700_B2) ||
4229f30cbfc6SScott Long 	    statusword || sc->bge_link_evt)
4230dab5cd05SOleg Bulyzhin 		bge_link_upd(sc);
423195d67482SBill Paul 
423213f4c340SRobert Watson 	if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
42333f74909aSGleb Smirnoff 		/* Check RX return ring producer/consumer. */
4234dfe0df9aSPyun YongHyeon 		bge_rxeof(sc, rx_prod, 1);
423525e13e68SXin LI 	}
423695d67482SBill Paul 
423725e13e68SXin LI 	if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
42383f74909aSGleb Smirnoff 		/* Check TX ring producer/consumer. */
4239b9c05fa5SPyun YongHyeon 		bge_txeof(sc, tx_cons);
424095d67482SBill Paul 	}
424195d67482SBill Paul 
424213f4c340SRobert Watson 	if (ifp->if_drv_flags & IFF_DRV_RUNNING &&
424313f4c340SRobert Watson 	    !IFQ_DRV_IS_EMPTY(&ifp->if_snd))
42440f9bd73bSSam Leffler 		bge_start_locked(ifp);
42450f9bd73bSSam Leffler 
42460f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
424795d67482SBill Paul }
424895d67482SBill Paul 
424995d67482SBill Paul static void
42508cb1383cSDoug Ambrisko bge_asf_driver_up(struct bge_softc *sc)
42518cb1383cSDoug Ambrisko {
42528cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_STACKUP) {
42538cb1383cSDoug Ambrisko 		/* Send ASF heartbeat aprox. every 2s */
42548cb1383cSDoug Ambrisko 		if (sc->bge_asf_count)
42558cb1383cSDoug Ambrisko 			sc->bge_asf_count --;
42568cb1383cSDoug Ambrisko 		else {
4257899d6846SPyun YongHyeon 			sc->bge_asf_count = 2;
4258888b47f0SPyun YongHyeon 			bge_writemem_ind(sc, BGE_SRAM_FW_CMD_MB,
42593c201200SPyun YongHyeon 			    BGE_FW_CMD_DRV_ALIVE);
4260888b47f0SPyun YongHyeon 			bge_writemem_ind(sc, BGE_SRAM_FW_CMD_LEN_MB, 4);
4261941a6e13SPyun YongHyeon 			bge_writemem_ind(sc, BGE_SRAM_FW_CMD_DATA_MB,
4262941a6e13SPyun YongHyeon 			    BGE_FW_HB_TIMEOUT_SEC);
42633fed2d5dSPyun YongHyeon 			CSR_WRITE_4(sc, BGE_RX_CPU_EVENT,
42649931ba85SPyun YongHyeon 			    CSR_READ_4(sc, BGE_RX_CPU_EVENT) |
42659931ba85SPyun YongHyeon 			    BGE_RX_CPU_DRV_EVENT);
42668cb1383cSDoug Ambrisko 		}
42678cb1383cSDoug Ambrisko 	}
42688cb1383cSDoug Ambrisko }
42698cb1383cSDoug Ambrisko 
42708cb1383cSDoug Ambrisko static void
4271b74e67fbSGleb Smirnoff bge_tick(void *xsc)
42720f9bd73bSSam Leffler {
4273b74e67fbSGleb Smirnoff 	struct bge_softc *sc = xsc;
427495d67482SBill Paul 	struct mii_data *mii = NULL;
427595d67482SBill Paul 
42760f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
427795d67482SBill Paul 
42785dda8085SOleg Bulyzhin 	/* Synchronize with possible callout reset/stop. */
42795dda8085SOleg Bulyzhin 	if (callout_pending(&sc->bge_stat_ch) ||
42805dda8085SOleg Bulyzhin 	    !callout_active(&sc->bge_stat_ch))
42815dda8085SOleg Bulyzhin 		return;
42825dda8085SOleg Bulyzhin 
42837ee00338SJung-uk Kim 	if (BGE_IS_5705_PLUS(sc))
42840434d1b8SBill Paul 		bge_stats_update_regs(sc);
42850434d1b8SBill Paul 	else
428695d67482SBill Paul 		bge_stats_update(sc);
428795d67482SBill Paul 
4288652ae483SGleb Smirnoff 	if ((sc->bge_flags & BGE_FLAG_TBI) == 0) {
428995d67482SBill Paul 		mii = device_get_softc(sc->bge_miibus);
429082b67c01SOleg Bulyzhin 		/*
429182b67c01SOleg Bulyzhin 		 * Do not touch PHY if we have link up. This could break
429282b67c01SOleg Bulyzhin 		 * IPMI/ASF mode or produce extra input errors
429382b67c01SOleg Bulyzhin 		 * (extra errors was reported for bcm5701 & bcm5704).
429482b67c01SOleg Bulyzhin 		 */
429582b67c01SOleg Bulyzhin 		if (!sc->bge_link)
429695d67482SBill Paul 			mii_tick(mii);
42977b97099dSOleg Bulyzhin 	} else {
42987b97099dSOleg Bulyzhin 		/*
42997b97099dSOleg Bulyzhin 		 * Since in TBI mode auto-polling can't be used we should poll
43007b97099dSOleg Bulyzhin 		 * link status manually. Here we register pending link event
43017b97099dSOleg Bulyzhin 		 * and trigger interrupt.
43027b97099dSOleg Bulyzhin 		 */
43037b97099dSOleg Bulyzhin #ifdef DEVICE_POLLING
43043f74909aSGleb Smirnoff 		/* In polling mode we poll link state in bge_poll(). */
43057b97099dSOleg Bulyzhin 		if (!(sc->bge_ifp->if_capenable & IFCAP_POLLING))
43067b97099dSOleg Bulyzhin #endif
43077b97099dSOleg Bulyzhin 		{
43087b97099dSOleg Bulyzhin 		sc->bge_link_evt++;
43094f0794ffSBjoern A. Zeeb 		if (sc->bge_asicrev == BGE_ASICREV_BCM5700 ||
43104f0794ffSBjoern A. Zeeb 		    sc->bge_flags & BGE_FLAG_5788)
43117b97099dSOleg Bulyzhin 			BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_SET);
43124f0794ffSBjoern A. Zeeb 		else
43134f0794ffSBjoern A. Zeeb 			BGE_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW);
43147b97099dSOleg Bulyzhin 		}
4315dab5cd05SOleg Bulyzhin 	}
431695d67482SBill Paul 
43178cb1383cSDoug Ambrisko 	bge_asf_driver_up(sc);
4318b74e67fbSGleb Smirnoff 	bge_watchdog(sc);
43198cb1383cSDoug Ambrisko 
4320dab5cd05SOleg Bulyzhin 	callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc);
432195d67482SBill Paul }
432295d67482SBill Paul 
432395d67482SBill Paul static void
43243f74909aSGleb Smirnoff bge_stats_update_regs(struct bge_softc *sc)
43250434d1b8SBill Paul {
43263f74909aSGleb Smirnoff 	struct ifnet *ifp;
43272280c16bSPyun YongHyeon 	struct bge_mac_stats *stats;
43280434d1b8SBill Paul 
4329fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
43302280c16bSPyun YongHyeon 	stats = &sc->bge_mac_stats;
43310434d1b8SBill Paul 
43322280c16bSPyun YongHyeon 	stats->ifHCOutOctets +=
43332280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_OCTETS);
43342280c16bSPyun YongHyeon 	stats->etherStatsCollisions +=
43352280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_COLLS);
43362280c16bSPyun YongHyeon 	stats->outXonSent +=
43372280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_XON_SENT);
43382280c16bSPyun YongHyeon 	stats->outXoffSent +=
43392280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_XOFF_SENT);
43402280c16bSPyun YongHyeon 	stats->dot3StatsInternalMacTransmitErrors +=
43412280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_ERRORS);
43422280c16bSPyun YongHyeon 	stats->dot3StatsSingleCollisionFrames +=
43432280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_SINGLE_COLL);
43442280c16bSPyun YongHyeon 	stats->dot3StatsMultipleCollisionFrames +=
43452280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_MULTI_COLL);
43462280c16bSPyun YongHyeon 	stats->dot3StatsDeferredTransmissions +=
43472280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_DEFERRED);
43482280c16bSPyun YongHyeon 	stats->dot3StatsExcessiveCollisions +=
43492280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_EXCESS_COLL);
43502280c16bSPyun YongHyeon 	stats->dot3StatsLateCollisions +=
43512280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_LATE_COLL);
43522280c16bSPyun YongHyeon 	stats->ifHCOutUcastPkts +=
43532280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_UCAST);
43542280c16bSPyun YongHyeon 	stats->ifHCOutMulticastPkts +=
43552280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_MCAST);
43562280c16bSPyun YongHyeon 	stats->ifHCOutBroadcastPkts +=
43572280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_TX_MAC_STATS_BCAST);
43587e6e2507SJung-uk Kim 
43592280c16bSPyun YongHyeon 	stats->ifHCInOctets +=
43602280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_OCTESTS);
43612280c16bSPyun YongHyeon 	stats->etherStatsFragments +=
43622280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_FRAGMENTS);
43632280c16bSPyun YongHyeon 	stats->ifHCInUcastPkts +=
43642280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_UCAST);
43652280c16bSPyun YongHyeon 	stats->ifHCInMulticastPkts +=
43662280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_MCAST);
43672280c16bSPyun YongHyeon 	stats->ifHCInBroadcastPkts +=
43682280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_BCAST);
43692280c16bSPyun YongHyeon 	stats->dot3StatsFCSErrors +=
43702280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_FCS_ERRORS);
43712280c16bSPyun YongHyeon 	stats->dot3StatsAlignmentErrors +=
43722280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_ALGIN_ERRORS);
43732280c16bSPyun YongHyeon 	stats->xonPauseFramesReceived +=
43742280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_XON_RCVD);
43752280c16bSPyun YongHyeon 	stats->xoffPauseFramesReceived +=
43762280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_XOFF_RCVD);
43772280c16bSPyun YongHyeon 	stats->macControlFramesReceived +=
43782280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_CTRL_RCVD);
43792280c16bSPyun YongHyeon 	stats->xoffStateEntered +=
43802280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_XOFF_ENTERED);
43812280c16bSPyun YongHyeon 	stats->dot3StatsFramesTooLong +=
43822280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_FRAME_TOO_LONG);
43832280c16bSPyun YongHyeon 	stats->etherStatsJabbers +=
43842280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_JABBERS);
43852280c16bSPyun YongHyeon 	stats->etherStatsUndersizePkts +=
43862280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RX_MAC_STATS_UNDERSIZE);
43872280c16bSPyun YongHyeon 
43882280c16bSPyun YongHyeon 	stats->FramesDroppedDueToFilters +=
43892280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RXLP_LOCSTAT_FILTDROP);
43902280c16bSPyun YongHyeon 	stats->DmaWriteQueueFull +=
43912280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RXLP_LOCSTAT_DMA_WRQ_FULL);
43922280c16bSPyun YongHyeon 	stats->DmaWriteHighPriQueueFull +=
43932280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL);
43942280c16bSPyun YongHyeon 	stats->NoMoreRxBDs +=
43952280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RXLP_LOCSTAT_OUT_OF_BDS);
4396f78094a5SPyun YongHyeon 	/*
4397f78094a5SPyun YongHyeon 	 * XXX
4398f78094a5SPyun YongHyeon 	 * Unlike other controllers, BGE_RXLP_LOCSTAT_IFIN_DROPS
4399f78094a5SPyun YongHyeon 	 * counter of BCM5717, BCM5718, BCM5719 A0 and BCM5720 A0
4400f78094a5SPyun YongHyeon 	 * includes number of unwanted multicast frames.  This comes
4401f78094a5SPyun YongHyeon 	 * from silicon bug and known workaround to get rough(not
4402f78094a5SPyun YongHyeon 	 * exact) counter is to enable interrupt on MBUF low water
4403f78094a5SPyun YongHyeon 	 * attention.  This can be accomplished by setting
4404f78094a5SPyun YongHyeon 	 * BGE_HCCMODE_ATTN bit of BGE_HCC_MODE,
4405f78094a5SPyun YongHyeon 	 * BGE_BMANMODE_LOMBUF_ATTN bit of BGE_BMAN_MODE and
4406f78094a5SPyun YongHyeon 	 * BGE_MODECTL_FLOWCTL_ATTN_INTR bit of BGE_MODE_CTL.
4407f78094a5SPyun YongHyeon 	 * However that change would generate more interrupts and
4408f78094a5SPyun YongHyeon 	 * there are still possibilities of losing multiple frames
4409f78094a5SPyun YongHyeon 	 * during BGE_MODECTL_FLOWCTL_ATTN_INTR interrupt handling.
4410f78094a5SPyun YongHyeon 	 * Given that the workaround still would not get correct
4411f78094a5SPyun YongHyeon 	 * counter I don't think it's worth to implement it.  So
4412f78094a5SPyun YongHyeon 	 * ignore reading the counter on controllers that have the
4413f78094a5SPyun YongHyeon 	 * silicon bug.
4414f78094a5SPyun YongHyeon 	 */
4415f78094a5SPyun YongHyeon 	if (sc->bge_asicrev != BGE_ASICREV_BCM5717 &&
4416f78094a5SPyun YongHyeon 	    sc->bge_chipid != BGE_CHIPID_BCM5719_A0 &&
4417f78094a5SPyun YongHyeon 	    sc->bge_chipid != BGE_CHIPID_BCM5720_A0)
44182280c16bSPyun YongHyeon 		stats->InputDiscards +=
44192280c16bSPyun YongHyeon 		    CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS);
44202280c16bSPyun YongHyeon 	stats->InputErrors +=
44212280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_ERRORS);
44222280c16bSPyun YongHyeon 	stats->RecvThresholdHit +=
44232280c16bSPyun YongHyeon 	    CSR_READ_4(sc, BGE_RXLP_LOCSTAT_RXTHRESH_HIT);
44242280c16bSPyun YongHyeon 
44252280c16bSPyun YongHyeon 	ifp->if_collisions = (u_long)stats->etherStatsCollisions;
44262280c16bSPyun YongHyeon 	ifp->if_ierrors = (u_long)(stats->NoMoreRxBDs + stats->InputDiscards +
44272280c16bSPyun YongHyeon 	    stats->InputErrors);
44282280c16bSPyun YongHyeon }
44292280c16bSPyun YongHyeon 
44302280c16bSPyun YongHyeon static void
44312280c16bSPyun YongHyeon bge_stats_clear_regs(struct bge_softc *sc)
44322280c16bSPyun YongHyeon {
44332280c16bSPyun YongHyeon 
44342280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_OCTETS);
44352280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_COLLS);
44362280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_XON_SENT);
44372280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_XOFF_SENT);
44382280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_ERRORS);
44392280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_SINGLE_COLL);
44402280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_MULTI_COLL);
44412280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_DEFERRED);
44422280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_EXCESS_COLL);
44432280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_LATE_COLL);
44442280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_UCAST);
44452280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_MCAST);
44462280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_TX_MAC_STATS_BCAST);
44472280c16bSPyun YongHyeon 
44482280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_OCTESTS);
44492280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_FRAGMENTS);
44502280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_UCAST);
44512280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_MCAST);
44522280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_BCAST);
44532280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_FCS_ERRORS);
44542280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_ALGIN_ERRORS);
44552280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_XON_RCVD);
44562280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_XOFF_RCVD);
44572280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_CTRL_RCVD);
44582280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_XOFF_ENTERED);
44592280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_FRAME_TOO_LONG);
44602280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_JABBERS);
44612280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RX_MAC_STATS_UNDERSIZE);
44622280c16bSPyun YongHyeon 
44632280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RXLP_LOCSTAT_FILTDROP);
44642280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RXLP_LOCSTAT_DMA_WRQ_FULL);
44652280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL);
44662280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RXLP_LOCSTAT_OUT_OF_BDS);
44672280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS);
44682280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_ERRORS);
44692280c16bSPyun YongHyeon 	CSR_READ_4(sc, BGE_RXLP_LOCSTAT_RXTHRESH_HIT);
44700434d1b8SBill Paul }
44710434d1b8SBill Paul 
44720434d1b8SBill Paul static void
44733f74909aSGleb Smirnoff bge_stats_update(struct bge_softc *sc)
447495d67482SBill Paul {
447595d67482SBill Paul 	struct ifnet *ifp;
4476e907febfSPyun YongHyeon 	bus_size_t stats;
44777e6e2507SJung-uk Kim 	uint32_t cnt;	/* current register value */
447895d67482SBill Paul 
4479fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
448095d67482SBill Paul 
4481e907febfSPyun YongHyeon 	stats = BGE_MEMWIN_START + BGE_STATS_BLOCK;
4482e907febfSPyun YongHyeon 
4483e907febfSPyun YongHyeon #define	READ_STAT(sc, stats, stat) \
4484e907febfSPyun YongHyeon 	CSR_READ_4(sc, stats + offsetof(struct bge_stats, stat))
448595d67482SBill Paul 
44868634dfffSJung-uk Kim 	cnt = READ_STAT(sc, stats, txstats.etherStatsCollisions.bge_addr_lo);
44876b037352SJung-uk Kim 	ifp->if_collisions += (uint32_t)(cnt - sc->bge_tx_collisions);
44886fb34dd2SOleg Bulyzhin 	sc->bge_tx_collisions = cnt;
44896fb34dd2SOleg Bulyzhin 
449037ee7cc7SPyun YongHyeon 	cnt = READ_STAT(sc, stats, nicNoMoreRxBDs.bge_addr_lo);
449137ee7cc7SPyun YongHyeon 	ifp->if_ierrors += (uint32_t)(cnt - sc->bge_rx_nobds);
449237ee7cc7SPyun YongHyeon 	sc->bge_rx_nobds = cnt;
449337ee7cc7SPyun YongHyeon 	cnt = READ_STAT(sc, stats, ifInErrors.bge_addr_lo);
449437ee7cc7SPyun YongHyeon 	ifp->if_ierrors += (uint32_t)(cnt - sc->bge_rx_inerrs);
449537ee7cc7SPyun YongHyeon 	sc->bge_rx_inerrs = cnt;
44966fb34dd2SOleg Bulyzhin 	cnt = READ_STAT(sc, stats, ifInDiscards.bge_addr_lo);
44976b037352SJung-uk Kim 	ifp->if_ierrors += (uint32_t)(cnt - sc->bge_rx_discards);
44986fb34dd2SOleg Bulyzhin 	sc->bge_rx_discards = cnt;
44996fb34dd2SOleg Bulyzhin 
45006fb34dd2SOleg Bulyzhin 	cnt = READ_STAT(sc, stats, txstats.ifOutDiscards.bge_addr_lo);
45016b037352SJung-uk Kim 	ifp->if_oerrors += (uint32_t)(cnt - sc->bge_tx_discards);
45026fb34dd2SOleg Bulyzhin 	sc->bge_tx_discards = cnt;
450395d67482SBill Paul 
4504e907febfSPyun YongHyeon #undef	READ_STAT
450595d67482SBill Paul }
450695d67482SBill Paul 
450795d67482SBill Paul /*
4508d375e524SGleb Smirnoff  * Pad outbound frame to ETHER_MIN_NOPAD for an unusual reason.
4509d375e524SGleb Smirnoff  * The bge hardware will pad out Tx runts to ETHER_MIN_NOPAD,
4510d375e524SGleb Smirnoff  * but when such padded frames employ the bge IP/TCP checksum offload,
4511d375e524SGleb Smirnoff  * the hardware checksum assist gives incorrect results (possibly
4512d375e524SGleb Smirnoff  * from incorporating its own padding into the UDP/TCP checksum; who knows).
4513d375e524SGleb Smirnoff  * If we pad such runts with zeros, the onboard checksum comes out correct.
4514d375e524SGleb Smirnoff  */
4515d375e524SGleb Smirnoff static __inline int
4516d375e524SGleb Smirnoff bge_cksum_pad(struct mbuf *m)
4517d375e524SGleb Smirnoff {
4518d375e524SGleb Smirnoff 	int padlen = ETHER_MIN_NOPAD - m->m_pkthdr.len;
4519d375e524SGleb Smirnoff 	struct mbuf *last;
4520d375e524SGleb Smirnoff 
4521d375e524SGleb Smirnoff 	/* If there's only the packet-header and we can pad there, use it. */
4522d375e524SGleb Smirnoff 	if (m->m_pkthdr.len == m->m_len && M_WRITABLE(m) &&
4523d375e524SGleb Smirnoff 	    M_TRAILINGSPACE(m) >= padlen) {
4524d375e524SGleb Smirnoff 		last = m;
4525d375e524SGleb Smirnoff 	} else {
4526d375e524SGleb Smirnoff 		/*
4527d375e524SGleb Smirnoff 		 * Walk packet chain to find last mbuf. We will either
4528d375e524SGleb Smirnoff 		 * pad there, or append a new mbuf and pad it.
4529d375e524SGleb Smirnoff 		 */
4530d375e524SGleb Smirnoff 		for (last = m; last->m_next != NULL; last = last->m_next);
4531d375e524SGleb Smirnoff 		if (!(M_WRITABLE(last) && M_TRAILINGSPACE(last) >= padlen)) {
4532d375e524SGleb Smirnoff 			/* Allocate new empty mbuf, pad it. Compact later. */
4533d375e524SGleb Smirnoff 			struct mbuf *n;
4534d375e524SGleb Smirnoff 
4535d375e524SGleb Smirnoff 			MGET(n, M_DONTWAIT, MT_DATA);
4536d375e524SGleb Smirnoff 			if (n == NULL)
4537d375e524SGleb Smirnoff 				return (ENOBUFS);
4538d375e524SGleb Smirnoff 			n->m_len = 0;
4539d375e524SGleb Smirnoff 			last->m_next = n;
4540d375e524SGleb Smirnoff 			last = n;
4541d375e524SGleb Smirnoff 		}
4542d375e524SGleb Smirnoff 	}
4543d375e524SGleb Smirnoff 
4544d375e524SGleb Smirnoff 	/* Now zero the pad area, to avoid the bge cksum-assist bug. */
4545d375e524SGleb Smirnoff 	memset(mtod(last, caddr_t) + last->m_len, 0, padlen);
4546d375e524SGleb Smirnoff 	last->m_len += padlen;
4547d375e524SGleb Smirnoff 	m->m_pkthdr.len += padlen;
4548d375e524SGleb Smirnoff 
4549d375e524SGleb Smirnoff 	return (0);
4550d375e524SGleb Smirnoff }
4551d375e524SGleb Smirnoff 
4552ca3f1187SPyun YongHyeon static struct mbuf *
4553d598b626SPyun YongHyeon bge_check_short_dma(struct mbuf *m)
4554d598b626SPyun YongHyeon {
4555d598b626SPyun YongHyeon 	struct mbuf *n;
4556d598b626SPyun YongHyeon 	int found;
4557d598b626SPyun YongHyeon 
4558d598b626SPyun YongHyeon 	/*
4559d598b626SPyun YongHyeon 	 * If device receive two back-to-back send BDs with less than
4560d598b626SPyun YongHyeon 	 * or equal to 8 total bytes then the device may hang.  The two
4561d598b626SPyun YongHyeon 	 * back-to-back send BDs must in the same frame for this failure
4562d598b626SPyun YongHyeon 	 * to occur.  Scan mbuf chains and see whether two back-to-back
4563d598b626SPyun YongHyeon 	 * send BDs are there. If this is the case, allocate new mbuf
4564d598b626SPyun YongHyeon 	 * and copy the frame to workaround the silicon bug.
4565d598b626SPyun YongHyeon 	 */
4566d598b626SPyun YongHyeon 	for (n = m, found = 0; n != NULL; n = n->m_next) {
4567d598b626SPyun YongHyeon 		if (n->m_len < 8) {
4568d598b626SPyun YongHyeon 			found++;
4569d598b626SPyun YongHyeon 			if (found > 1)
4570d598b626SPyun YongHyeon 				break;
4571d598b626SPyun YongHyeon 			continue;
4572d598b626SPyun YongHyeon 		}
4573d598b626SPyun YongHyeon 		found = 0;
4574d598b626SPyun YongHyeon 	}
4575d598b626SPyun YongHyeon 
4576d598b626SPyun YongHyeon 	if (found > 1) {
4577d598b626SPyun YongHyeon 		n = m_defrag(m, M_DONTWAIT);
4578d598b626SPyun YongHyeon 		if (n == NULL)
4579d598b626SPyun YongHyeon 			m_freem(m);
4580d598b626SPyun YongHyeon 	} else
4581d598b626SPyun YongHyeon 		n = m;
4582d598b626SPyun YongHyeon 	return (n);
4583d598b626SPyun YongHyeon }
4584d598b626SPyun YongHyeon 
4585d598b626SPyun YongHyeon static struct mbuf *
45861108273aSPyun YongHyeon bge_setup_tso(struct bge_softc *sc, struct mbuf *m, uint16_t *mss,
45871108273aSPyun YongHyeon     uint16_t *flags)
4588ca3f1187SPyun YongHyeon {
4589ca3f1187SPyun YongHyeon 	struct ip *ip;
4590ca3f1187SPyun YongHyeon 	struct tcphdr *tcp;
4591ca3f1187SPyun YongHyeon 	struct mbuf *n;
4592ca3f1187SPyun YongHyeon 	uint16_t hlen;
45935b355c4fSPyun YongHyeon 	uint32_t poff;
4594ca3f1187SPyun YongHyeon 
4595ca3f1187SPyun YongHyeon 	if (M_WRITABLE(m) == 0) {
4596ca3f1187SPyun YongHyeon 		/* Get a writable copy. */
4597ca3f1187SPyun YongHyeon 		n = m_dup(m, M_DONTWAIT);
4598ca3f1187SPyun YongHyeon 		m_freem(m);
4599ca3f1187SPyun YongHyeon 		if (n == NULL)
4600ca3f1187SPyun YongHyeon 			return (NULL);
4601ca3f1187SPyun YongHyeon 		m = n;
4602ca3f1187SPyun YongHyeon 	}
46035b355c4fSPyun YongHyeon 	m = m_pullup(m, sizeof(struct ether_header) + sizeof(struct ip));
4604ca3f1187SPyun YongHyeon 	if (m == NULL)
4605ca3f1187SPyun YongHyeon 		return (NULL);
46065b355c4fSPyun YongHyeon 	ip = (struct ip *)(mtod(m, char *) + sizeof(struct ether_header));
46075b355c4fSPyun YongHyeon 	poff = sizeof(struct ether_header) + (ip->ip_hl << 2);
4608ca3f1187SPyun YongHyeon 	m = m_pullup(m, poff + sizeof(struct tcphdr));
4609ca3f1187SPyun YongHyeon 	if (m == NULL)
4610ca3f1187SPyun YongHyeon 		return (NULL);
4611ca3f1187SPyun YongHyeon 	tcp = (struct tcphdr *)(mtod(m, char *) + poff);
46125b355c4fSPyun YongHyeon 	m = m_pullup(m, poff + (tcp->th_off << 2));
4613ca3f1187SPyun YongHyeon 	if (m == NULL)
4614ca3f1187SPyun YongHyeon 		return (NULL);
4615ca3f1187SPyun YongHyeon 	/*
4616ca3f1187SPyun YongHyeon 	 * It seems controller doesn't modify IP length and TCP pseudo
4617ca3f1187SPyun YongHyeon 	 * checksum. These checksum computed by upper stack should be 0.
4618ca3f1187SPyun YongHyeon 	 */
4619ca3f1187SPyun YongHyeon 	*mss = m->m_pkthdr.tso_segsz;
462096486faaSPyun YongHyeon 	ip = (struct ip *)(mtod(m, char *) + sizeof(struct ether_header));
4621ca3f1187SPyun YongHyeon 	ip->ip_sum = 0;
4622ca3f1187SPyun YongHyeon 	ip->ip_len = htons(*mss + (ip->ip_hl << 2) + (tcp->th_off << 2));
4623ca3f1187SPyun YongHyeon 	/* Clear pseudo checksum computed by TCP stack. */
462496486faaSPyun YongHyeon 	tcp = (struct tcphdr *)(mtod(m, char *) + poff);
4625ca3f1187SPyun YongHyeon 	tcp->th_sum = 0;
4626ca3f1187SPyun YongHyeon 	/*
4627ca3f1187SPyun YongHyeon 	 * Broadcom controllers uses different descriptor format for
4628ca3f1187SPyun YongHyeon 	 * TSO depending on ASIC revision. Due to TSO-capable firmware
4629ca3f1187SPyun YongHyeon 	 * license issue and lower performance of firmware based TSO
46301108273aSPyun YongHyeon 	 * we only support hardware based TSO.
4631ca3f1187SPyun YongHyeon 	 */
46321108273aSPyun YongHyeon 	/* Calculate header length, incl. TCP/IP options, in 32 bit units. */
4633ca3f1187SPyun YongHyeon 	hlen = ((ip->ip_hl << 2) + (tcp->th_off << 2)) >> 2;
46341108273aSPyun YongHyeon 	if (sc->bge_flags & BGE_FLAG_TSO3) {
46351108273aSPyun YongHyeon 		/*
46361108273aSPyun YongHyeon 		 * For BCM5717 and newer controllers, hardware based TSO
46371108273aSPyun YongHyeon 		 * uses the 14 lower bits of the bge_mss field to store the
46381108273aSPyun YongHyeon 		 * MSS and the upper 2 bits to store the lowest 2 bits of
46391108273aSPyun YongHyeon 		 * the IP/TCP header length.  The upper 6 bits of the header
46401108273aSPyun YongHyeon 		 * length are stored in the bge_flags[14:10,4] field.  Jumbo
46411108273aSPyun YongHyeon 		 * frames are supported.
46421108273aSPyun YongHyeon 		 */
46431108273aSPyun YongHyeon 		*mss |= ((hlen & 0x3) << 14);
46441108273aSPyun YongHyeon 		*flags |= ((hlen & 0xF8) << 7) | ((hlen & 0x4) << 2);
46451108273aSPyun YongHyeon 	} else {
46461108273aSPyun YongHyeon 		/*
46471108273aSPyun YongHyeon 		 * For BCM5755 and newer controllers, hardware based TSO uses
46481108273aSPyun YongHyeon 		 * the lower 11	bits to store the MSS and the upper 5 bits to
46491108273aSPyun YongHyeon 		 * store the IP/TCP header length. Jumbo frames are not
46501108273aSPyun YongHyeon 		 * supported.
46511108273aSPyun YongHyeon 		 */
4652ca3f1187SPyun YongHyeon 		*mss |= (hlen << 11);
46531108273aSPyun YongHyeon 	}
4654ca3f1187SPyun YongHyeon 	return (m);
4655ca3f1187SPyun YongHyeon }
4656ca3f1187SPyun YongHyeon 
4657d375e524SGleb Smirnoff /*
465895d67482SBill Paul  * Encapsulate an mbuf chain in the tx ring  by coupling the mbuf data
465995d67482SBill Paul  * pointers to descriptors.
466095d67482SBill Paul  */
466195d67482SBill Paul static int
4662676ad2c9SGleb Smirnoff bge_encap(struct bge_softc *sc, struct mbuf **m_head, uint32_t *txidx)
466395d67482SBill Paul {
46647e27542aSGleb Smirnoff 	bus_dma_segment_t	segs[BGE_NSEG_NEW];
4665f41ac2beSBill Paul 	bus_dmamap_t		map;
4666676ad2c9SGleb Smirnoff 	struct bge_tx_bd	*d;
4667676ad2c9SGleb Smirnoff 	struct mbuf		*m = *m_head;
46687e27542aSGleb Smirnoff 	uint32_t		idx = *txidx;
4669ca3f1187SPyun YongHyeon 	uint16_t		csum_flags, mss, vlan_tag;
46707e27542aSGleb Smirnoff 	int			nsegs, i, error;
467195d67482SBill Paul 
46726909dc43SGleb Smirnoff 	csum_flags = 0;
4673ca3f1187SPyun YongHyeon 	mss = 0;
4674ca3f1187SPyun YongHyeon 	vlan_tag = 0;
4675d598b626SPyun YongHyeon 	if ((sc->bge_flags & BGE_FLAG_SHORT_DMA_BUG) != 0 &&
4676d598b626SPyun YongHyeon 	    m->m_next != NULL) {
4677d598b626SPyun YongHyeon 		*m_head = bge_check_short_dma(m);
4678d598b626SPyun YongHyeon 		if (*m_head == NULL)
4679d598b626SPyun YongHyeon 			return (ENOBUFS);
4680d598b626SPyun YongHyeon 		m = *m_head;
4681d598b626SPyun YongHyeon 	}
4682ca3f1187SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
46831108273aSPyun YongHyeon 		*m_head = m = bge_setup_tso(sc, m, &mss, &csum_flags);
4684ca3f1187SPyun YongHyeon 		if (*m_head == NULL)
4685ca3f1187SPyun YongHyeon 			return (ENOBUFS);
4686ca3f1187SPyun YongHyeon 		csum_flags |= BGE_TXBDFLAG_CPU_PRE_DMA |
4687ca3f1187SPyun YongHyeon 		    BGE_TXBDFLAG_CPU_POST_DMA;
468835f945cdSPyun YongHyeon 	} else if ((m->m_pkthdr.csum_flags & sc->bge_csum_features) != 0) {
46896909dc43SGleb Smirnoff 		if (m->m_pkthdr.csum_flags & CSUM_IP)
46906909dc43SGleb Smirnoff 			csum_flags |= BGE_TXBDFLAG_IP_CSUM;
46916909dc43SGleb Smirnoff 		if (m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP)) {
46926909dc43SGleb Smirnoff 			csum_flags |= BGE_TXBDFLAG_TCP_UDP_CSUM;
46936909dc43SGleb Smirnoff 			if (m->m_pkthdr.len < ETHER_MIN_NOPAD &&
46946909dc43SGleb Smirnoff 			    (error = bge_cksum_pad(m)) != 0) {
46956909dc43SGleb Smirnoff 				m_freem(m);
46966909dc43SGleb Smirnoff 				*m_head = NULL;
46976909dc43SGleb Smirnoff 				return (error);
46986909dc43SGleb Smirnoff 			}
46996909dc43SGleb Smirnoff 		}
47006909dc43SGleb Smirnoff 		if (m->m_flags & M_LASTFRAG)
47016909dc43SGleb Smirnoff 			csum_flags |= BGE_TXBDFLAG_IP_FRAG_END;
47026909dc43SGleb Smirnoff 		else if (m->m_flags & M_FRAG)
47036909dc43SGleb Smirnoff 			csum_flags |= BGE_TXBDFLAG_IP_FRAG;
47046909dc43SGleb Smirnoff 	}
47056909dc43SGleb Smirnoff 
47061108273aSPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) == 0) {
47071108273aSPyun YongHyeon 		if (sc->bge_flags & BGE_FLAG_JUMBO_FRAME &&
47081108273aSPyun YongHyeon 		    m->m_pkthdr.len > ETHER_MAX_LEN)
47091108273aSPyun YongHyeon 			csum_flags |= BGE_TXBDFLAG_JUMBO_FRAME;
47101108273aSPyun YongHyeon 		if (sc->bge_forced_collapse > 0 &&
4711beaa2ae1SPyun YongHyeon 		    (sc->bge_flags & BGE_FLAG_PCIE) != 0 && m->m_next != NULL) {
4712d94f2b85SPyun YongHyeon 			/*
4713d94f2b85SPyun YongHyeon 			 * Forcedly collapse mbuf chains to overcome hardware
4714d94f2b85SPyun YongHyeon 			 * limitation which only support a single outstanding
4715d94f2b85SPyun YongHyeon 			 * DMA read operation.
4716d94f2b85SPyun YongHyeon 			 */
4717beaa2ae1SPyun YongHyeon 			if (sc->bge_forced_collapse == 1)
4718d94f2b85SPyun YongHyeon 				m = m_defrag(m, M_DONTWAIT);
4719d94f2b85SPyun YongHyeon 			else
47201108273aSPyun YongHyeon 				m = m_collapse(m, M_DONTWAIT,
47211108273aSPyun YongHyeon 				    sc->bge_forced_collapse);
4722261f04d6SPyun YongHyeon 			if (m == NULL)
4723261f04d6SPyun YongHyeon 				m = *m_head;
4724d94f2b85SPyun YongHyeon 			*m_head = m;
4725d94f2b85SPyun YongHyeon 		}
47261108273aSPyun YongHyeon 	}
4727d94f2b85SPyun YongHyeon 
47287e27542aSGleb Smirnoff 	map = sc->bge_cdata.bge_tx_dmamap[idx];
47290ac56796SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_tx_mtag, map, m, segs,
4730676ad2c9SGleb Smirnoff 	    &nsegs, BUS_DMA_NOWAIT);
47317e27542aSGleb Smirnoff 	if (error == EFBIG) {
47324eee14cbSMarius Strobl 		m = m_collapse(m, M_DONTWAIT, BGE_NSEG_NEW);
4733676ad2c9SGleb Smirnoff 		if (m == NULL) {
4734676ad2c9SGleb Smirnoff 			m_freem(*m_head);
4735676ad2c9SGleb Smirnoff 			*m_head = NULL;
47367e27542aSGleb Smirnoff 			return (ENOBUFS);
47377e27542aSGleb Smirnoff 		}
4738676ad2c9SGleb Smirnoff 		*m_head = m;
47390ac56796SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_tx_mtag, map,
47400ac56796SPyun YongHyeon 		    m, segs, &nsegs, BUS_DMA_NOWAIT);
4741676ad2c9SGleb Smirnoff 		if (error) {
4742676ad2c9SGleb Smirnoff 			m_freem(m);
4743676ad2c9SGleb Smirnoff 			*m_head = NULL;
47447e27542aSGleb Smirnoff 			return (error);
47457e27542aSGleb Smirnoff 		}
4746676ad2c9SGleb Smirnoff 	} else if (error != 0)
4747676ad2c9SGleb Smirnoff 		return (error);
47487e27542aSGleb Smirnoff 
4749167fdb62SPyun YongHyeon 	/* Check if we have enough free send BDs. */
4750167fdb62SPyun YongHyeon 	if (sc->bge_txcnt + nsegs >= BGE_TX_RING_CNT) {
47510ac56796SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_tx_mtag, map);
475295d67482SBill Paul 		return (ENOBUFS);
47537e27542aSGleb Smirnoff 	}
47547e27542aSGleb Smirnoff 
47550ac56796SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_tx_mtag, map, BUS_DMASYNC_PREWRITE);
4756e65bed95SPyun YongHyeon 
4757ca3f1187SPyun YongHyeon 	if (m->m_flags & M_VLANTAG) {
4758ca3f1187SPyun YongHyeon 		csum_flags |= BGE_TXBDFLAG_VLAN_TAG;
4759ca3f1187SPyun YongHyeon 		vlan_tag = m->m_pkthdr.ether_vtag;
4760ca3f1187SPyun YongHyeon 	}
47617e27542aSGleb Smirnoff 	for (i = 0; ; i++) {
47627e27542aSGleb Smirnoff 		d = &sc->bge_ldata.bge_tx_ring[idx];
47637e27542aSGleb Smirnoff 		d->bge_addr.bge_addr_lo = BGE_ADDR_LO(segs[i].ds_addr);
47647e27542aSGleb Smirnoff 		d->bge_addr.bge_addr_hi = BGE_ADDR_HI(segs[i].ds_addr);
47657e27542aSGleb Smirnoff 		d->bge_len = segs[i].ds_len;
47667e27542aSGleb Smirnoff 		d->bge_flags = csum_flags;
4767ca3f1187SPyun YongHyeon 		d->bge_vlan_tag = vlan_tag;
4768ca3f1187SPyun YongHyeon 		d->bge_mss = mss;
47697e27542aSGleb Smirnoff 		if (i == nsegs - 1)
47707e27542aSGleb Smirnoff 			break;
47717e27542aSGleb Smirnoff 		BGE_INC(idx, BGE_TX_RING_CNT);
47727e27542aSGleb Smirnoff 	}
47737e27542aSGleb Smirnoff 
47747e27542aSGleb Smirnoff 	/* Mark the last segment as end of packet... */
47757e27542aSGleb Smirnoff 	d->bge_flags |= BGE_TXBDFLAG_END;
4776676ad2c9SGleb Smirnoff 
4777f41ac2beSBill Paul 	/*
4778f41ac2beSBill Paul 	 * Insure that the map for this transmission
4779f41ac2beSBill Paul 	 * is placed at the array index of the last descriptor
4780f41ac2beSBill Paul 	 * in this chain.
4781f41ac2beSBill Paul 	 */
47827e27542aSGleb Smirnoff 	sc->bge_cdata.bge_tx_dmamap[*txidx] = sc->bge_cdata.bge_tx_dmamap[idx];
47837e27542aSGleb Smirnoff 	sc->bge_cdata.bge_tx_dmamap[idx] = map;
4784676ad2c9SGleb Smirnoff 	sc->bge_cdata.bge_tx_chain[idx] = m;
47857e27542aSGleb Smirnoff 	sc->bge_txcnt += nsegs;
478695d67482SBill Paul 
47877e27542aSGleb Smirnoff 	BGE_INC(idx, BGE_TX_RING_CNT);
47887e27542aSGleb Smirnoff 	*txidx = idx;
478995d67482SBill Paul 
479095d67482SBill Paul 	return (0);
479195d67482SBill Paul }
479295d67482SBill Paul 
479395d67482SBill Paul /*
479495d67482SBill Paul  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
479595d67482SBill Paul  * to the mbuf data regions directly in the transmit descriptors.
479695d67482SBill Paul  */
479795d67482SBill Paul static void
47983f74909aSGleb Smirnoff bge_start_locked(struct ifnet *ifp)
479995d67482SBill Paul {
480095d67482SBill Paul 	struct bge_softc *sc;
4801167fdb62SPyun YongHyeon 	struct mbuf *m_head;
480214bbd30fSGleb Smirnoff 	uint32_t prodidx;
4803167fdb62SPyun YongHyeon 	int count;
480495d67482SBill Paul 
480595d67482SBill Paul 	sc = ifp->if_softc;
4806167fdb62SPyun YongHyeon 	BGE_LOCK_ASSERT(sc);
480795d67482SBill Paul 
4808167fdb62SPyun YongHyeon 	if (!sc->bge_link ||
4809167fdb62SPyun YongHyeon 	    (ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
4810167fdb62SPyun YongHyeon 	    IFF_DRV_RUNNING)
481195d67482SBill Paul 		return;
481295d67482SBill Paul 
481314bbd30fSGleb Smirnoff 	prodidx = sc->bge_tx_prodidx;
481495d67482SBill Paul 
4815167fdb62SPyun YongHyeon 	for (count = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd);) {
4816167fdb62SPyun YongHyeon 		if (sc->bge_txcnt > BGE_TX_RING_CNT - 16) {
4817167fdb62SPyun YongHyeon 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
4818167fdb62SPyun YongHyeon 			break;
4819167fdb62SPyun YongHyeon 		}
48204d665c4dSDag-Erling Smørgrav 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
482195d67482SBill Paul 		if (m_head == NULL)
482295d67482SBill Paul 			break;
482395d67482SBill Paul 
482495d67482SBill Paul 		/*
482595d67482SBill Paul 		 * XXX
4826b874fdd4SYaroslav Tykhiy 		 * The code inside the if() block is never reached since we
4827b874fdd4SYaroslav Tykhiy 		 * must mark CSUM_IP_FRAGS in our if_hwassist to start getting
4828b874fdd4SYaroslav Tykhiy 		 * requests to checksum TCP/UDP in a fragmented packet.
4829b874fdd4SYaroslav Tykhiy 		 *
4830b874fdd4SYaroslav Tykhiy 		 * XXX
483195d67482SBill Paul 		 * safety overkill.  If this is a fragmented packet chain
483295d67482SBill Paul 		 * with delayed TCP/UDP checksums, then only encapsulate
483395d67482SBill Paul 		 * it if we have enough descriptors to handle the entire
483495d67482SBill Paul 		 * chain at once.
483595d67482SBill Paul 		 * (paranoia -- may not actually be needed)
483695d67482SBill Paul 		 */
483795d67482SBill Paul 		if (m_head->m_flags & M_FIRSTFRAG &&
483895d67482SBill Paul 		    m_head->m_pkthdr.csum_flags & (CSUM_DELAY_DATA)) {
483995d67482SBill Paul 			if ((BGE_TX_RING_CNT - sc->bge_txcnt) <
484095d67482SBill Paul 			    m_head->m_pkthdr.csum_data + 16) {
48414d665c4dSDag-Erling Smørgrav 				IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
484213f4c340SRobert Watson 				ifp->if_drv_flags |= IFF_DRV_OACTIVE;
484395d67482SBill Paul 				break;
484495d67482SBill Paul 			}
484595d67482SBill Paul 		}
484695d67482SBill Paul 
484795d67482SBill Paul 		/*
484895d67482SBill Paul 		 * Pack the data into the transmit ring. If we
484995d67482SBill Paul 		 * don't have room, set the OACTIVE flag and wait
485095d67482SBill Paul 		 * for the NIC to drain the ring.
485195d67482SBill Paul 		 */
4852676ad2c9SGleb Smirnoff 		if (bge_encap(sc, &m_head, &prodidx)) {
4853676ad2c9SGleb Smirnoff 			if (m_head == NULL)
4854676ad2c9SGleb Smirnoff 				break;
48554d665c4dSDag-Erling Smørgrav 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
485613f4c340SRobert Watson 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
485795d67482SBill Paul 			break;
485895d67482SBill Paul 		}
4859303a718cSDag-Erling Smørgrav 		++count;
486095d67482SBill Paul 
486195d67482SBill Paul 		/*
486295d67482SBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
486395d67482SBill Paul 		 * to him.
486495d67482SBill Paul 		 */
48654e35d186SJung-uk Kim #ifdef ETHER_BPF_MTAP
486645ee6ab3SJung-uk Kim 		ETHER_BPF_MTAP(ifp, m_head);
48674e35d186SJung-uk Kim #else
48684e35d186SJung-uk Kim 		BPF_MTAP(ifp, m_head);
48694e35d186SJung-uk Kim #endif
487095d67482SBill Paul 	}
487195d67482SBill Paul 
4872167fdb62SPyun YongHyeon 	if (count > 0) {
4873aa94f333SPyun YongHyeon 		bus_dmamap_sync(sc->bge_cdata.bge_tx_ring_tag,
48745c1da2faSPyun YongHyeon 		    sc->bge_cdata.bge_tx_ring_map, BUS_DMASYNC_PREWRITE);
48753f74909aSGleb Smirnoff 		/* Transmit. */
487638cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx);
48773927098fSPaul Saab 		/* 5700 b2 errata */
4878e0ced696SPaul Saab 		if (sc->bge_chiprev == BGE_CHIPREV_5700_BX)
487938cc658fSJohn Baldwin 			bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx);
488095d67482SBill Paul 
488114bbd30fSGleb Smirnoff 		sc->bge_tx_prodidx = prodidx;
488214bbd30fSGleb Smirnoff 
488395d67482SBill Paul 		/*
488495d67482SBill Paul 		 * Set a timeout in case the chip goes out to lunch.
488595d67482SBill Paul 		 */
4886b74e67fbSGleb Smirnoff 		sc->bge_timer = 5;
488795d67482SBill Paul 	}
4888167fdb62SPyun YongHyeon }
488995d67482SBill Paul 
48900f9bd73bSSam Leffler /*
48910f9bd73bSSam Leffler  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
48920f9bd73bSSam Leffler  * to the mbuf data regions directly in the transmit descriptors.
48930f9bd73bSSam Leffler  */
489495d67482SBill Paul static void
48953f74909aSGleb Smirnoff bge_start(struct ifnet *ifp)
489695d67482SBill Paul {
48970f9bd73bSSam Leffler 	struct bge_softc *sc;
48980f9bd73bSSam Leffler 
48990f9bd73bSSam Leffler 	sc = ifp->if_softc;
49000f9bd73bSSam Leffler 	BGE_LOCK(sc);
49010f9bd73bSSam Leffler 	bge_start_locked(ifp);
49020f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
49030f9bd73bSSam Leffler }
49040f9bd73bSSam Leffler 
49050f9bd73bSSam Leffler static void
49063f74909aSGleb Smirnoff bge_init_locked(struct bge_softc *sc)
49070f9bd73bSSam Leffler {
490895d67482SBill Paul 	struct ifnet *ifp;
49093f74909aSGleb Smirnoff 	uint16_t *m;
4910f6a65488SPyun YongHyeon 	uint32_t mode;
491195d67482SBill Paul 
49120f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
491395d67482SBill Paul 
4914fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
491595d67482SBill Paul 
491613f4c340SRobert Watson 	if (ifp->if_drv_flags & IFF_DRV_RUNNING)
491795d67482SBill Paul 		return;
491895d67482SBill Paul 
491995d67482SBill Paul 	/* Cancel pending I/O and flush buffers. */
492095d67482SBill Paul 	bge_stop(sc);
49218cb1383cSDoug Ambrisko 
49228cb1383cSDoug Ambrisko 	bge_stop_fw(sc);
49238cb1383cSDoug Ambrisko 	bge_sig_pre_reset(sc, BGE_RESET_START);
492495d67482SBill Paul 	bge_reset(sc);
49258cb1383cSDoug Ambrisko 	bge_sig_legacy(sc, BGE_RESET_START);
49268cb1383cSDoug Ambrisko 	bge_sig_post_reset(sc, BGE_RESET_START);
49278cb1383cSDoug Ambrisko 
492895d67482SBill Paul 	bge_chipinit(sc);
492995d67482SBill Paul 
493095d67482SBill Paul 	/*
493195d67482SBill Paul 	 * Init the various state machines, ring
493295d67482SBill Paul 	 * control blocks and firmware.
493395d67482SBill Paul 	 */
493495d67482SBill Paul 	if (bge_blockinit(sc)) {
4935fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "initialization failure\n");
493695d67482SBill Paul 		return;
493795d67482SBill Paul 	}
493895d67482SBill Paul 
4939fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
494095d67482SBill Paul 
494195d67482SBill Paul 	/* Specify MTU. */
494295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RX_MTU, ifp->if_mtu +
4943cb2eacc7SYaroslav Tykhiy 	    ETHER_HDR_LEN + ETHER_CRC_LEN +
4944cb2eacc7SYaroslav Tykhiy 	    (ifp->if_capenable & IFCAP_VLAN_MTU ? ETHER_VLAN_ENCAP_LEN : 0));
494595d67482SBill Paul 
494695d67482SBill Paul 	/* Load our MAC address. */
49473f74909aSGleb Smirnoff 	m = (uint16_t *)IF_LLADDR(sc->bge_ifp);
494895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_ADDR1_LO, htons(m[0]));
494995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_ADDR1_HI, (htons(m[1]) << 16) | htons(m[2]));
495095d67482SBill Paul 
49513e9b1bcaSJung-uk Kim 	/* Program promiscuous mode. */
49523e9b1bcaSJung-uk Kim 	bge_setpromisc(sc);
495395d67482SBill Paul 
495495d67482SBill Paul 	/* Program multicast filter. */
495595d67482SBill Paul 	bge_setmulti(sc);
495695d67482SBill Paul 
4957cb2eacc7SYaroslav Tykhiy 	/* Program VLAN tag stripping. */
4958cb2eacc7SYaroslav Tykhiy 	bge_setvlan(sc);
4959cb2eacc7SYaroslav Tykhiy 
496035f945cdSPyun YongHyeon 	/* Override UDP checksum offloading. */
496135f945cdSPyun YongHyeon 	if (sc->bge_forced_udpcsum == 0)
496235f945cdSPyun YongHyeon 		sc->bge_csum_features &= ~CSUM_UDP;
496335f945cdSPyun YongHyeon 	else
496435f945cdSPyun YongHyeon 		sc->bge_csum_features |= CSUM_UDP;
496535f945cdSPyun YongHyeon 	if (ifp->if_capabilities & IFCAP_TXCSUM &&
496635f945cdSPyun YongHyeon 	    ifp->if_capenable & IFCAP_TXCSUM) {
496735f945cdSPyun YongHyeon 		ifp->if_hwassist &= ~(BGE_CSUM_FEATURES | CSUM_UDP);
496835f945cdSPyun YongHyeon 		ifp->if_hwassist |= sc->bge_csum_features;
496935f945cdSPyun YongHyeon 	}
497035f945cdSPyun YongHyeon 
497195d67482SBill Paul 	/* Init RX ring. */
49723ee5d7daSPyun YongHyeon 	if (bge_init_rx_ring_std(sc) != 0) {
49733ee5d7daSPyun YongHyeon 		device_printf(sc->bge_dev, "no memory for std Rx buffers.\n");
49743ee5d7daSPyun YongHyeon 		bge_stop(sc);
49753ee5d7daSPyun YongHyeon 		return;
49763ee5d7daSPyun YongHyeon 	}
497795d67482SBill Paul 
49780434d1b8SBill Paul 	/*
49790434d1b8SBill Paul 	 * Workaround for a bug in 5705 ASIC rev A0. Poll the NIC's
49800434d1b8SBill Paul 	 * memory to insure that the chip has in fact read the first
49810434d1b8SBill Paul 	 * entry of the ring.
49820434d1b8SBill Paul 	 */
49830434d1b8SBill Paul 	if (sc->bge_chipid == BGE_CHIPID_BCM5705_A0) {
49843f74909aSGleb Smirnoff 		uint32_t		v, i;
49850434d1b8SBill Paul 		for (i = 0; i < 10; i++) {
49860434d1b8SBill Paul 			DELAY(20);
49870434d1b8SBill Paul 			v = bge_readmem_ind(sc, BGE_STD_RX_RINGS + 8);
49880434d1b8SBill Paul 			if (v == (MCLBYTES - ETHER_ALIGN))
49890434d1b8SBill Paul 				break;
49900434d1b8SBill Paul 		}
49910434d1b8SBill Paul 		if (i == 10)
4992fe806fdaSPyun YongHyeon 			device_printf (sc->bge_dev,
4993fe806fdaSPyun YongHyeon 			    "5705 A0 chip failed to load RX ring\n");
49940434d1b8SBill Paul 	}
49950434d1b8SBill Paul 
499695d67482SBill Paul 	/* Init jumbo RX ring. */
4997f5459d4cSPyun YongHyeon 	if (BGE_IS_JUMBO_CAPABLE(sc) &&
4998f5459d4cSPyun YongHyeon 	    ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN + ETHER_VLAN_ENCAP_LEN >
4999c215fd77SPyun YongHyeon 	    (MCLBYTES - ETHER_ALIGN)) {
50003ee5d7daSPyun YongHyeon 		if (bge_init_rx_ring_jumbo(sc) != 0) {
5001333704a3SPyun YongHyeon 			device_printf(sc->bge_dev,
5002b65256d7SPyun YongHyeon 			    "no memory for jumbo Rx buffers.\n");
50033ee5d7daSPyun YongHyeon 			bge_stop(sc);
50043ee5d7daSPyun YongHyeon 			return;
50053ee5d7daSPyun YongHyeon 		}
50063ee5d7daSPyun YongHyeon 	}
500795d67482SBill Paul 
50083f74909aSGleb Smirnoff 	/* Init our RX return ring index. */
500995d67482SBill Paul 	sc->bge_rx_saved_considx = 0;
501095d67482SBill Paul 
50117e6e2507SJung-uk Kim 	/* Init our RX/TX stat counters. */
50127e6e2507SJung-uk Kim 	sc->bge_rx_discards = sc->bge_tx_discards = sc->bge_tx_collisions = 0;
50137e6e2507SJung-uk Kim 
501495d67482SBill Paul 	/* Init TX ring. */
501595d67482SBill Paul 	bge_init_tx_ring(sc);
501695d67482SBill Paul 
5017f6a65488SPyun YongHyeon 	/* Enable TX MAC state machine lockup fix. */
5018f6a65488SPyun YongHyeon 	mode = CSR_READ_4(sc, BGE_TX_MODE);
5019f6a65488SPyun YongHyeon 	if (BGE_IS_5755_PLUS(sc) || sc->bge_asicrev == BGE_ASICREV_BCM5906)
5020f6a65488SPyun YongHyeon 		mode |= BGE_TXMODE_MBUF_LOCKUP_FIX;
502150515680SPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM5720) {
502250515680SPyun YongHyeon 		mode &= ~(BGE_TXMODE_JMB_FRM_LEN | BGE_TXMODE_CNT_DN_MODE);
502350515680SPyun YongHyeon 		mode |= CSR_READ_4(sc, BGE_TX_MODE) &
502450515680SPyun YongHyeon 		    (BGE_TXMODE_JMB_FRM_LEN | BGE_TXMODE_CNT_DN_MODE);
502550515680SPyun YongHyeon 	}
50263f74909aSGleb Smirnoff 	/* Turn on transmitter. */
5027f6a65488SPyun YongHyeon 	CSR_WRITE_4(sc, BGE_TX_MODE, mode | BGE_TXMODE_ENABLE);
502895d67482SBill Paul 
50293f74909aSGleb Smirnoff 	/* Turn on receiver. */
503095d67482SBill Paul 	BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE);
503195d67482SBill Paul 
5032dedcdf57SPyun YongHyeon 	/*
5033dedcdf57SPyun YongHyeon 	 * Set the number of good frames to receive after RX MBUF
5034dedcdf57SPyun YongHyeon 	 * Low Watermark has been reached. After the RX MAC receives
5035dedcdf57SPyun YongHyeon 	 * this number of frames, it will drop subsequent incoming
5036dedcdf57SPyun YongHyeon 	 * frames until the MBUF High Watermark is reached.
5037dedcdf57SPyun YongHyeon 	 */
5038b4a256acSPyun YongHyeon 	if (sc->bge_asicrev == BGE_ASICREV_BCM57765)
5039b4a256acSPyun YongHyeon 		CSR_WRITE_4(sc, BGE_MAX_RX_FRAME_LOWAT, 1);
5040b4a256acSPyun YongHyeon 	else
5041dedcdf57SPyun YongHyeon 		CSR_WRITE_4(sc, BGE_MAX_RX_FRAME_LOWAT, 2);
5042dedcdf57SPyun YongHyeon 
50432280c16bSPyun YongHyeon 	/* Clear MAC statistics. */
50442280c16bSPyun YongHyeon 	if (BGE_IS_5705_PLUS(sc))
50452280c16bSPyun YongHyeon 		bge_stats_clear_regs(sc);
50462280c16bSPyun YongHyeon 
504795d67482SBill Paul 	/* Tell firmware we're alive. */
504895d67482SBill Paul 	BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
504995d67482SBill Paul 
505075719184SGleb Smirnoff #ifdef DEVICE_POLLING
505175719184SGleb Smirnoff 	/* Disable interrupts if we are polling. */
505275719184SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING) {
505375719184SGleb Smirnoff 		BGE_SETBIT(sc, BGE_PCI_MISC_CTL,
505475719184SGleb Smirnoff 		    BGE_PCIMISCCTL_MASK_PCI_INTR);
505538cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_IRQ0_LO, 1);
505675719184SGleb Smirnoff 	} else
505775719184SGleb Smirnoff #endif
505875719184SGleb Smirnoff 
505995d67482SBill Paul 	/* Enable host interrupts. */
506075719184SGleb Smirnoff 	{
506195d67482SBill Paul 	BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_CLEAR_INTA);
506295d67482SBill Paul 	BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR);
506338cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_IRQ0_LO, 0);
506475719184SGleb Smirnoff 	}
506595d67482SBill Paul 
506667d5e043SOleg Bulyzhin 	bge_ifmedia_upd_locked(ifp);
506795d67482SBill Paul 
506813f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
506913f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
507095d67482SBill Paul 
50710f9bd73bSSam Leffler 	callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc);
50720f9bd73bSSam Leffler }
50730f9bd73bSSam Leffler 
50740f9bd73bSSam Leffler static void
50753f74909aSGleb Smirnoff bge_init(void *xsc)
50760f9bd73bSSam Leffler {
50770f9bd73bSSam Leffler 	struct bge_softc *sc = xsc;
50780f9bd73bSSam Leffler 
50790f9bd73bSSam Leffler 	BGE_LOCK(sc);
50800f9bd73bSSam Leffler 	bge_init_locked(sc);
50810f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
508295d67482SBill Paul }
508395d67482SBill Paul 
508495d67482SBill Paul /*
508595d67482SBill Paul  * Set media options.
508695d67482SBill Paul  */
508795d67482SBill Paul static int
50883f74909aSGleb Smirnoff bge_ifmedia_upd(struct ifnet *ifp)
508995d67482SBill Paul {
509067d5e043SOleg Bulyzhin 	struct bge_softc *sc = ifp->if_softc;
509167d5e043SOleg Bulyzhin 	int res;
509267d5e043SOleg Bulyzhin 
509367d5e043SOleg Bulyzhin 	BGE_LOCK(sc);
509467d5e043SOleg Bulyzhin 	res = bge_ifmedia_upd_locked(ifp);
509567d5e043SOleg Bulyzhin 	BGE_UNLOCK(sc);
509667d5e043SOleg Bulyzhin 
509767d5e043SOleg Bulyzhin 	return (res);
509867d5e043SOleg Bulyzhin }
509967d5e043SOleg Bulyzhin 
510067d5e043SOleg Bulyzhin static int
510167d5e043SOleg Bulyzhin bge_ifmedia_upd_locked(struct ifnet *ifp)
510267d5e043SOleg Bulyzhin {
510367d5e043SOleg Bulyzhin 	struct bge_softc *sc = ifp->if_softc;
510495d67482SBill Paul 	struct mii_data *mii;
51054f09c4c7SMarius Strobl 	struct mii_softc *miisc;
510695d67482SBill Paul 	struct ifmedia *ifm;
510795d67482SBill Paul 
510867d5e043SOleg Bulyzhin 	BGE_LOCK_ASSERT(sc);
510967d5e043SOleg Bulyzhin 
511095d67482SBill Paul 	ifm = &sc->bge_ifmedia;
511195d67482SBill Paul 
511295d67482SBill Paul 	/* If this is a 1000baseX NIC, enable the TBI port. */
5113652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
511495d67482SBill Paul 		if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
511595d67482SBill Paul 			return (EINVAL);
511695d67482SBill Paul 		switch(IFM_SUBTYPE(ifm->ifm_media)) {
511795d67482SBill Paul 		case IFM_AUTO:
5118ff50922bSDoug White 			/*
5119ff50922bSDoug White 			 * The BCM5704 ASIC appears to have a special
5120ff50922bSDoug White 			 * mechanism for programming the autoneg
5121ff50922bSDoug White 			 * advertisement registers in TBI mode.
5122ff50922bSDoug White 			 */
51230f89fde2SJung-uk Kim 			if (sc->bge_asicrev == BGE_ASICREV_BCM5704) {
5124ff50922bSDoug White 				uint32_t sgdig;
51250f89fde2SJung-uk Kim 				sgdig = CSR_READ_4(sc, BGE_SGDIG_STS);
51260f89fde2SJung-uk Kim 				if (sgdig & BGE_SGDIGSTS_DONE) {
5127ff50922bSDoug White 					CSR_WRITE_4(sc, BGE_TX_TBI_AUTONEG, 0);
5128ff50922bSDoug White 					sgdig = CSR_READ_4(sc, BGE_SGDIG_CFG);
5129ff50922bSDoug White 					sgdig |= BGE_SGDIGCFG_AUTO |
5130ff50922bSDoug White 					    BGE_SGDIGCFG_PAUSE_CAP |
5131ff50922bSDoug White 					    BGE_SGDIGCFG_ASYM_PAUSE;
5132ff50922bSDoug White 					CSR_WRITE_4(sc, BGE_SGDIG_CFG,
5133ff50922bSDoug White 					    sgdig | BGE_SGDIGCFG_SEND);
5134ff50922bSDoug White 					DELAY(5);
5135ff50922bSDoug White 					CSR_WRITE_4(sc, BGE_SGDIG_CFG, sgdig);
5136ff50922bSDoug White 				}
51370f89fde2SJung-uk Kim 			}
513895d67482SBill Paul 			break;
513995d67482SBill Paul 		case IFM_1000_SX:
514095d67482SBill Paul 			if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) {
514195d67482SBill Paul 				BGE_CLRBIT(sc, BGE_MAC_MODE,
514295d67482SBill Paul 				    BGE_MACMODE_HALF_DUPLEX);
514395d67482SBill Paul 			} else {
514495d67482SBill Paul 				BGE_SETBIT(sc, BGE_MAC_MODE,
514595d67482SBill Paul 				    BGE_MACMODE_HALF_DUPLEX);
514695d67482SBill Paul 			}
514795d67482SBill Paul 			break;
514895d67482SBill Paul 		default:
514995d67482SBill Paul 			return (EINVAL);
515095d67482SBill Paul 		}
515195d67482SBill Paul 		return (0);
515295d67482SBill Paul 	}
515395d67482SBill Paul 
51541493e883SOleg Bulyzhin 	sc->bge_link_evt++;
515595d67482SBill Paul 	mii = device_get_softc(sc->bge_miibus);
51564f09c4c7SMarius Strobl 	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
51573fcb7a53SMarius Strobl 		PHY_RESET(miisc);
515895d67482SBill Paul 	mii_mediachg(mii);
515995d67482SBill Paul 
5160902827f6SBjoern A. Zeeb 	/*
5161902827f6SBjoern A. Zeeb 	 * Force an interrupt so that we will call bge_link_upd
5162902827f6SBjoern A. Zeeb 	 * if needed and clear any pending link state attention.
5163902827f6SBjoern A. Zeeb 	 * Without this we are not getting any further interrupts
5164902827f6SBjoern A. Zeeb 	 * for link state changes and thus will not UP the link and
5165902827f6SBjoern A. Zeeb 	 * not be able to send in bge_start_locked. The only
5166902827f6SBjoern A. Zeeb 	 * way to get things working was to receive a packet and
5167902827f6SBjoern A. Zeeb 	 * get an RX intr.
5168902827f6SBjoern A. Zeeb 	 * bge_tick should help for fiber cards and we might not
5169902827f6SBjoern A. Zeeb 	 * need to do this here if BGE_FLAG_TBI is set but as
5170902827f6SBjoern A. Zeeb 	 * we poll for fiber anyway it should not harm.
5171902827f6SBjoern A. Zeeb 	 */
51724f0794ffSBjoern A. Zeeb 	if (sc->bge_asicrev == BGE_ASICREV_BCM5700 ||
51734f0794ffSBjoern A. Zeeb 	    sc->bge_flags & BGE_FLAG_5788)
5174902827f6SBjoern A. Zeeb 		BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_SET);
51754f0794ffSBjoern A. Zeeb 	else
517663ccfe30SBjoern A. Zeeb 		BGE_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW);
5177902827f6SBjoern A. Zeeb 
517895d67482SBill Paul 	return (0);
517995d67482SBill Paul }
518095d67482SBill Paul 
518195d67482SBill Paul /*
518295d67482SBill Paul  * Report current media status.
518395d67482SBill Paul  */
518495d67482SBill Paul static void
51853f74909aSGleb Smirnoff bge_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
518695d67482SBill Paul {
518767d5e043SOleg Bulyzhin 	struct bge_softc *sc = ifp->if_softc;
518895d67482SBill Paul 	struct mii_data *mii;
518995d67482SBill Paul 
519067d5e043SOleg Bulyzhin 	BGE_LOCK(sc);
519195d67482SBill Paul 
5192652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
519395d67482SBill Paul 		ifmr->ifm_status = IFM_AVALID;
519495d67482SBill Paul 		ifmr->ifm_active = IFM_ETHER;
519595d67482SBill Paul 		if (CSR_READ_4(sc, BGE_MAC_STS) &
519695d67482SBill Paul 		    BGE_MACSTAT_TBI_PCS_SYNCHED)
519795d67482SBill Paul 			ifmr->ifm_status |= IFM_ACTIVE;
51984c0da0ffSGleb Smirnoff 		else {
51994c0da0ffSGleb Smirnoff 			ifmr->ifm_active |= IFM_NONE;
520067d5e043SOleg Bulyzhin 			BGE_UNLOCK(sc);
52014c0da0ffSGleb Smirnoff 			return;
52024c0da0ffSGleb Smirnoff 		}
520395d67482SBill Paul 		ifmr->ifm_active |= IFM_1000_SX;
520495d67482SBill Paul 		if (CSR_READ_4(sc, BGE_MAC_MODE) & BGE_MACMODE_HALF_DUPLEX)
520595d67482SBill Paul 			ifmr->ifm_active |= IFM_HDX;
520695d67482SBill Paul 		else
520795d67482SBill Paul 			ifmr->ifm_active |= IFM_FDX;
520867d5e043SOleg Bulyzhin 		BGE_UNLOCK(sc);
520995d67482SBill Paul 		return;
521095d67482SBill Paul 	}
521195d67482SBill Paul 
521295d67482SBill Paul 	mii = device_get_softc(sc->bge_miibus);
521395d67482SBill Paul 	mii_pollstat(mii);
521495d67482SBill Paul 	ifmr->ifm_active = mii->mii_media_active;
521595d67482SBill Paul 	ifmr->ifm_status = mii->mii_media_status;
521667d5e043SOleg Bulyzhin 
521767d5e043SOleg Bulyzhin 	BGE_UNLOCK(sc);
521895d67482SBill Paul }
521995d67482SBill Paul 
522095d67482SBill Paul static int
52213f74909aSGleb Smirnoff bge_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
522295d67482SBill Paul {
522395d67482SBill Paul 	struct bge_softc *sc = ifp->if_softc;
522495d67482SBill Paul 	struct ifreq *ifr = (struct ifreq *) data;
522595d67482SBill Paul 	struct mii_data *mii;
5226f9004b6dSJung-uk Kim 	int flags, mask, error = 0;
522795d67482SBill Paul 
522895d67482SBill Paul 	switch (command) {
522995d67482SBill Paul 	case SIOCSIFMTU:
5230f5459d4cSPyun YongHyeon 		if (BGE_IS_JUMBO_CAPABLE(sc) ||
5231f5459d4cSPyun YongHyeon 		    (sc->bge_flags & BGE_FLAG_JUMBO_STD)) {
52324c0da0ffSGleb Smirnoff 			if (ifr->ifr_mtu < ETHERMIN ||
5233f5459d4cSPyun YongHyeon 			    ifr->ifr_mtu > BGE_JUMBO_MTU) {
523495d67482SBill Paul 				error = EINVAL;
5235f5459d4cSPyun YongHyeon 				break;
5236f5459d4cSPyun YongHyeon 			}
5237f5459d4cSPyun YongHyeon 		} else if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > ETHERMTU) {
5238f5459d4cSPyun YongHyeon 			error = EINVAL;
5239f5459d4cSPyun YongHyeon 			break;
5240f5459d4cSPyun YongHyeon 		}
5241f5459d4cSPyun YongHyeon 		BGE_LOCK(sc);
5242f5459d4cSPyun YongHyeon 		if (ifp->if_mtu != ifr->ifr_mtu) {
524395d67482SBill Paul 			ifp->if_mtu = ifr->ifr_mtu;
52443a429c8fSPyun YongHyeon 			if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
524513f4c340SRobert Watson 				ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
52463a429c8fSPyun YongHyeon 				bge_init_locked(sc);
524795d67482SBill Paul 			}
52483a429c8fSPyun YongHyeon 		}
52493a429c8fSPyun YongHyeon 		BGE_UNLOCK(sc);
525095d67482SBill Paul 		break;
525195d67482SBill Paul 	case SIOCSIFFLAGS:
52520f9bd73bSSam Leffler 		BGE_LOCK(sc);
525395d67482SBill Paul 		if (ifp->if_flags & IFF_UP) {
525495d67482SBill Paul 			/*
525595d67482SBill Paul 			 * If only the state of the PROMISC flag changed,
525695d67482SBill Paul 			 * then just use the 'set promisc mode' command
525795d67482SBill Paul 			 * instead of reinitializing the entire NIC. Doing
525895d67482SBill Paul 			 * a full re-init means reloading the firmware and
525995d67482SBill Paul 			 * waiting for it to start up, which may take a
5260d183af7fSRuslan Ermilov 			 * second or two.  Similarly for ALLMULTI.
526195d67482SBill Paul 			 */
5262f9004b6dSJung-uk Kim 			if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
5263f9004b6dSJung-uk Kim 				flags = ifp->if_flags ^ sc->bge_if_flags;
52643e9b1bcaSJung-uk Kim 				if (flags & IFF_PROMISC)
52653e9b1bcaSJung-uk Kim 					bge_setpromisc(sc);
5266f9004b6dSJung-uk Kim 				if (flags & IFF_ALLMULTI)
5267d183af7fSRuslan Ermilov 					bge_setmulti(sc);
526895d67482SBill Paul 			} else
52690f9bd73bSSam Leffler 				bge_init_locked(sc);
527095d67482SBill Paul 		} else {
527113f4c340SRobert Watson 			if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
527295d67482SBill Paul 				bge_stop(sc);
527395d67482SBill Paul 			}
527495d67482SBill Paul 		}
527595d67482SBill Paul 		sc->bge_if_flags = ifp->if_flags;
52760f9bd73bSSam Leffler 		BGE_UNLOCK(sc);
527795d67482SBill Paul 		error = 0;
527895d67482SBill Paul 		break;
527995d67482SBill Paul 	case SIOCADDMULTI:
528095d67482SBill Paul 	case SIOCDELMULTI:
528113f4c340SRobert Watson 		if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
52820f9bd73bSSam Leffler 			BGE_LOCK(sc);
528395d67482SBill Paul 			bge_setmulti(sc);
52840f9bd73bSSam Leffler 			BGE_UNLOCK(sc);
528595d67482SBill Paul 			error = 0;
528695d67482SBill Paul 		}
528795d67482SBill Paul 		break;
528895d67482SBill Paul 	case SIOCSIFMEDIA:
528995d67482SBill Paul 	case SIOCGIFMEDIA:
5290652ae483SGleb Smirnoff 		if (sc->bge_flags & BGE_FLAG_TBI) {
529195d67482SBill Paul 			error = ifmedia_ioctl(ifp, ifr,
529295d67482SBill Paul 			    &sc->bge_ifmedia, command);
529395d67482SBill Paul 		} else {
529495d67482SBill Paul 			mii = device_get_softc(sc->bge_miibus);
529595d67482SBill Paul 			error = ifmedia_ioctl(ifp, ifr,
529695d67482SBill Paul 			    &mii->mii_media, command);
529795d67482SBill Paul 		}
529895d67482SBill Paul 		break;
529995d67482SBill Paul 	case SIOCSIFCAP:
530095d67482SBill Paul 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
530175719184SGleb Smirnoff #ifdef DEVICE_POLLING
530275719184SGleb Smirnoff 		if (mask & IFCAP_POLLING) {
530375719184SGleb Smirnoff 			if (ifr->ifr_reqcap & IFCAP_POLLING) {
530475719184SGleb Smirnoff 				error = ether_poll_register(bge_poll, ifp);
530575719184SGleb Smirnoff 				if (error)
530675719184SGleb Smirnoff 					return (error);
530775719184SGleb Smirnoff 				BGE_LOCK(sc);
530875719184SGleb Smirnoff 				BGE_SETBIT(sc, BGE_PCI_MISC_CTL,
530975719184SGleb Smirnoff 				    BGE_PCIMISCCTL_MASK_PCI_INTR);
531038cc658fSJohn Baldwin 				bge_writembx(sc, BGE_MBX_IRQ0_LO, 1);
531175719184SGleb Smirnoff 				ifp->if_capenable |= IFCAP_POLLING;
531275719184SGleb Smirnoff 				BGE_UNLOCK(sc);
531375719184SGleb Smirnoff 			} else {
531475719184SGleb Smirnoff 				error = ether_poll_deregister(ifp);
531575719184SGleb Smirnoff 				/* Enable interrupt even in error case */
531675719184SGleb Smirnoff 				BGE_LOCK(sc);
531775719184SGleb Smirnoff 				BGE_CLRBIT(sc, BGE_PCI_MISC_CTL,
531875719184SGleb Smirnoff 				    BGE_PCIMISCCTL_MASK_PCI_INTR);
531938cc658fSJohn Baldwin 				bge_writembx(sc, BGE_MBX_IRQ0_LO, 0);
532075719184SGleb Smirnoff 				ifp->if_capenable &= ~IFCAP_POLLING;
532175719184SGleb Smirnoff 				BGE_UNLOCK(sc);
532275719184SGleb Smirnoff 			}
532375719184SGleb Smirnoff 		}
532475719184SGleb Smirnoff #endif
5325d8b57f98SPyun YongHyeon 		if ((mask & IFCAP_TXCSUM) != 0 &&
5326d8b57f98SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
5327d8b57f98SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TXCSUM;
5328d8b57f98SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
532935f945cdSPyun YongHyeon 				ifp->if_hwassist |= sc->bge_csum_features;
533095d67482SBill Paul 			else
533135f945cdSPyun YongHyeon 				ifp->if_hwassist &= ~sc->bge_csum_features;
533295d67482SBill Paul 		}
5333cb2eacc7SYaroslav Tykhiy 
5334d8b57f98SPyun YongHyeon 		if ((mask & IFCAP_RXCSUM) != 0 &&
5335d8b57f98SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_RXCSUM) != 0)
5336d8b57f98SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_RXCSUM;
5337d8b57f98SPyun YongHyeon 
5338ca3f1187SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
5339ca3f1187SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TSO4) != 0) {
5340ca3f1187SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TSO4;
5341ca3f1187SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TSO4) != 0)
5342ca3f1187SPyun YongHyeon 				ifp->if_hwassist |= CSUM_TSO;
5343ca3f1187SPyun YongHyeon 			else
5344ca3f1187SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
5345ca3f1187SPyun YongHyeon 		}
5346ca3f1187SPyun YongHyeon 
5347cb2eacc7SYaroslav Tykhiy 		if (mask & IFCAP_VLAN_MTU) {
5348cb2eacc7SYaroslav Tykhiy 			ifp->if_capenable ^= IFCAP_VLAN_MTU;
5349cb2eacc7SYaroslav Tykhiy 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
5350cb2eacc7SYaroslav Tykhiy 			bge_init(sc);
5351cb2eacc7SYaroslav Tykhiy 		}
5352cb2eacc7SYaroslav Tykhiy 
535304bde852SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
535404bde852SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0)
535504bde852SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_VLAN_HWTSO;
535604bde852SPyun YongHyeon 		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
535704bde852SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) {
5358cb2eacc7SYaroslav Tykhiy 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
535904bde852SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0)
536004bde852SPyun YongHyeon 				ifp->if_capenable &= ~IFCAP_VLAN_HWTSO;
5361cb2eacc7SYaroslav Tykhiy 			BGE_LOCK(sc);
5362cb2eacc7SYaroslav Tykhiy 			bge_setvlan(sc);
5363cb2eacc7SYaroslav Tykhiy 			BGE_UNLOCK(sc);
536404bde852SPyun YongHyeon 		}
5365cb2eacc7SYaroslav Tykhiy #ifdef VLAN_CAPABILITIES
5366cb2eacc7SYaroslav Tykhiy 		VLAN_CAPABILITIES(ifp);
5367cb2eacc7SYaroslav Tykhiy #endif
536895d67482SBill Paul 		break;
536995d67482SBill Paul 	default:
5370673d9191SSam Leffler 		error = ether_ioctl(ifp, command, data);
537195d67482SBill Paul 		break;
537295d67482SBill Paul 	}
537395d67482SBill Paul 
537495d67482SBill Paul 	return (error);
537595d67482SBill Paul }
537695d67482SBill Paul 
537795d67482SBill Paul static void
5378b74e67fbSGleb Smirnoff bge_watchdog(struct bge_softc *sc)
537995d67482SBill Paul {
5380b74e67fbSGleb Smirnoff 	struct ifnet *ifp;
538195d67482SBill Paul 
5382b74e67fbSGleb Smirnoff 	BGE_LOCK_ASSERT(sc);
5383b74e67fbSGleb Smirnoff 
5384b74e67fbSGleb Smirnoff 	if (sc->bge_timer == 0 || --sc->bge_timer)
5385b74e67fbSGleb Smirnoff 		return;
5386b74e67fbSGleb Smirnoff 
5387b74e67fbSGleb Smirnoff 	ifp = sc->bge_ifp;
538895d67482SBill Paul 
5389fe806fdaSPyun YongHyeon 	if_printf(ifp, "watchdog timeout -- resetting\n");
539095d67482SBill Paul 
539113f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
5392426742bfSGleb Smirnoff 	bge_init_locked(sc);
539395d67482SBill Paul 
539495d67482SBill Paul 	ifp->if_oerrors++;
539595d67482SBill Paul }
539695d67482SBill Paul 
53975a147ba6SPyun YongHyeon static void
53985a147ba6SPyun YongHyeon bge_stop_block(struct bge_softc *sc, bus_size_t reg, uint32_t bit)
53995a147ba6SPyun YongHyeon {
54005a147ba6SPyun YongHyeon 	int i;
54015a147ba6SPyun YongHyeon 
54025a147ba6SPyun YongHyeon 	BGE_CLRBIT(sc, reg, bit);
54035a147ba6SPyun YongHyeon 
54045a147ba6SPyun YongHyeon 	for (i = 0; i < BGE_TIMEOUT; i++) {
54055a147ba6SPyun YongHyeon 		if ((CSR_READ_4(sc, reg) & bit) == 0)
54065a147ba6SPyun YongHyeon 			return;
54075a147ba6SPyun YongHyeon 		DELAY(100);
54085a147ba6SPyun YongHyeon         }
54095a147ba6SPyun YongHyeon }
54105a147ba6SPyun YongHyeon 
541195d67482SBill Paul /*
541295d67482SBill Paul  * Stop the adapter and free any mbufs allocated to the
541395d67482SBill Paul  * RX and TX lists.
541495d67482SBill Paul  */
541595d67482SBill Paul static void
54163f74909aSGleb Smirnoff bge_stop(struct bge_softc *sc)
541795d67482SBill Paul {
541895d67482SBill Paul 	struct ifnet *ifp;
541995d67482SBill Paul 
54200f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
54210f9bd73bSSam Leffler 
5422fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
542395d67482SBill Paul 
54240f9bd73bSSam Leffler 	callout_stop(&sc->bge_stat_ch);
542595d67482SBill Paul 
542644b63691SBjoern A. Zeeb 	/* Disable host interrupts. */
542744b63691SBjoern A. Zeeb 	BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR);
542844b63691SBjoern A. Zeeb 	bge_writembx(sc, BGE_MBX_IRQ0_LO, 1);
542944b63691SBjoern A. Zeeb 
543044b63691SBjoern A. Zeeb 	/*
543144b63691SBjoern A. Zeeb 	 * Tell firmware we're shutting down.
543244b63691SBjoern A. Zeeb 	 */
543344b63691SBjoern A. Zeeb 	bge_stop_fw(sc);
543444b63691SBjoern A. Zeeb 	bge_sig_pre_reset(sc, BGE_RESET_STOP);
543544b63691SBjoern A. Zeeb 
543695d67482SBill Paul 	/*
54373f74909aSGleb Smirnoff 	 * Disable all of the receiver blocks.
543895d67482SBill Paul 	 */
54395a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE);
54405a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE);
54415a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE);
54425a147ba6SPyun YongHyeon 	if (BGE_IS_5700_FAMILY(sc))
54435a147ba6SPyun YongHyeon 		bge_stop_block(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE);
54445a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_RDBDI_MODE, BGE_RBDIMODE_ENABLE);
54455a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE);
54465a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_RBDC_MODE, BGE_RBDCMODE_ENABLE);
544795d67482SBill Paul 
544895d67482SBill Paul 	/*
54493f74909aSGleb Smirnoff 	 * Disable all of the transmit blocks.
545095d67482SBill Paul 	 */
54515a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE);
54525a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE);
54535a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE);
54545a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_RDMA_MODE, BGE_RDMAMODE_ENABLE);
54555a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE);
54565a147ba6SPyun YongHyeon 	if (BGE_IS_5700_FAMILY(sc))
54575a147ba6SPyun YongHyeon 		bge_stop_block(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE);
54585a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE);
545995d67482SBill Paul 
546095d67482SBill Paul 	/*
546195d67482SBill Paul 	 * Shut down all of the memory managers and related
546295d67482SBill Paul 	 * state machines.
546395d67482SBill Paul 	 */
54645a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE);
54655a147ba6SPyun YongHyeon 	bge_stop_block(sc, BGE_WDMA_MODE, BGE_WDMAMODE_ENABLE);
54665a147ba6SPyun YongHyeon 	if (BGE_IS_5700_FAMILY(sc))
54675a147ba6SPyun YongHyeon 		bge_stop_block(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE);
54685a147ba6SPyun YongHyeon 
54690c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF);
547095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0);
54717ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc))) {
547295d67482SBill Paul 		BGE_CLRBIT(sc, BGE_BMAN_MODE, BGE_BMANMODE_ENABLE);
547395d67482SBill Paul 		BGE_CLRBIT(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE);
54740434d1b8SBill Paul 	}
54752280c16bSPyun YongHyeon 	/* Update MAC statistics. */
54762280c16bSPyun YongHyeon 	if (BGE_IS_5705_PLUS(sc))
54772280c16bSPyun YongHyeon 		bge_stats_update_regs(sc);
547895d67482SBill Paul 
54798cb1383cSDoug Ambrisko 	bge_reset(sc);
54808cb1383cSDoug Ambrisko 	bge_sig_legacy(sc, BGE_RESET_STOP);
54818cb1383cSDoug Ambrisko 	bge_sig_post_reset(sc, BGE_RESET_STOP);
54828cb1383cSDoug Ambrisko 
54838cb1383cSDoug Ambrisko 	/*
54848cb1383cSDoug Ambrisko 	 * Keep the ASF firmware running if up.
54858cb1383cSDoug Ambrisko 	 */
54868cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_STACKUP)
54878cb1383cSDoug Ambrisko 		BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
54888cb1383cSDoug Ambrisko 	else
548995d67482SBill Paul 		BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
549095d67482SBill Paul 
549195d67482SBill Paul 	/* Free the RX lists. */
549295d67482SBill Paul 	bge_free_rx_ring_std(sc);
549395d67482SBill Paul 
549495d67482SBill Paul 	/* Free jumbo RX list. */
54954c0da0ffSGleb Smirnoff 	if (BGE_IS_JUMBO_CAPABLE(sc))
549695d67482SBill Paul 		bge_free_rx_ring_jumbo(sc);
549795d67482SBill Paul 
549895d67482SBill Paul 	/* Free TX buffers. */
549995d67482SBill Paul 	bge_free_tx_ring(sc);
550095d67482SBill Paul 
550195d67482SBill Paul 	sc->bge_tx_saved_considx = BGE_TXCONS_UNSET;
550295d67482SBill Paul 
55035dda8085SOleg Bulyzhin 	/* Clear MAC's link state (PHY may still have link UP). */
55041493e883SOleg Bulyzhin 	if (bootverbose && sc->bge_link)
55051493e883SOleg Bulyzhin 		if_printf(sc->bge_ifp, "link DOWN\n");
55061493e883SOleg Bulyzhin 	sc->bge_link = 0;
550795d67482SBill Paul 
55081493e883SOleg Bulyzhin 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
550995d67482SBill Paul }
551095d67482SBill Paul 
551195d67482SBill Paul /*
551295d67482SBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
551395d67482SBill Paul  * get confused by errant DMAs when rebooting.
551495d67482SBill Paul  */
5515b6c974e8SWarner Losh static int
55163f74909aSGleb Smirnoff bge_shutdown(device_t dev)
551795d67482SBill Paul {
551895d67482SBill Paul 	struct bge_softc *sc;
551995d67482SBill Paul 
552095d67482SBill Paul 	sc = device_get_softc(dev);
55210f9bd73bSSam Leffler 	BGE_LOCK(sc);
552295d67482SBill Paul 	bge_stop(sc);
552395d67482SBill Paul 	bge_reset(sc);
55240f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
5525b6c974e8SWarner Losh 
5526b6c974e8SWarner Losh 	return (0);
552795d67482SBill Paul }
552814afefa3SPawel Jakub Dawidek 
552914afefa3SPawel Jakub Dawidek static int
553014afefa3SPawel Jakub Dawidek bge_suspend(device_t dev)
553114afefa3SPawel Jakub Dawidek {
553214afefa3SPawel Jakub Dawidek 	struct bge_softc *sc;
553314afefa3SPawel Jakub Dawidek 
553414afefa3SPawel Jakub Dawidek 	sc = device_get_softc(dev);
553514afefa3SPawel Jakub Dawidek 	BGE_LOCK(sc);
553614afefa3SPawel Jakub Dawidek 	bge_stop(sc);
553714afefa3SPawel Jakub Dawidek 	BGE_UNLOCK(sc);
553814afefa3SPawel Jakub Dawidek 
553914afefa3SPawel Jakub Dawidek 	return (0);
554014afefa3SPawel Jakub Dawidek }
554114afefa3SPawel Jakub Dawidek 
554214afefa3SPawel Jakub Dawidek static int
554314afefa3SPawel Jakub Dawidek bge_resume(device_t dev)
554414afefa3SPawel Jakub Dawidek {
554514afefa3SPawel Jakub Dawidek 	struct bge_softc *sc;
554614afefa3SPawel Jakub Dawidek 	struct ifnet *ifp;
554714afefa3SPawel Jakub Dawidek 
554814afefa3SPawel Jakub Dawidek 	sc = device_get_softc(dev);
554914afefa3SPawel Jakub Dawidek 	BGE_LOCK(sc);
555014afefa3SPawel Jakub Dawidek 	ifp = sc->bge_ifp;
555114afefa3SPawel Jakub Dawidek 	if (ifp->if_flags & IFF_UP) {
555214afefa3SPawel Jakub Dawidek 		bge_init_locked(sc);
555314afefa3SPawel Jakub Dawidek 		if (ifp->if_drv_flags & IFF_DRV_RUNNING)
555414afefa3SPawel Jakub Dawidek 			bge_start_locked(ifp);
555514afefa3SPawel Jakub Dawidek 	}
555614afefa3SPawel Jakub Dawidek 	BGE_UNLOCK(sc);
555714afefa3SPawel Jakub Dawidek 
555814afefa3SPawel Jakub Dawidek 	return (0);
555914afefa3SPawel Jakub Dawidek }
5560dab5cd05SOleg Bulyzhin 
5561dab5cd05SOleg Bulyzhin static void
55623f74909aSGleb Smirnoff bge_link_upd(struct bge_softc *sc)
5563dab5cd05SOleg Bulyzhin {
55641f313773SOleg Bulyzhin 	struct mii_data *mii;
55651f313773SOleg Bulyzhin 	uint32_t link, status;
5566dab5cd05SOleg Bulyzhin 
5567dab5cd05SOleg Bulyzhin 	BGE_LOCK_ASSERT(sc);
55681f313773SOleg Bulyzhin 
55693f74909aSGleb Smirnoff 	/* Clear 'pending link event' flag. */
55707b97099dSOleg Bulyzhin 	sc->bge_link_evt = 0;
55717b97099dSOleg Bulyzhin 
5572dab5cd05SOleg Bulyzhin 	/*
5573dab5cd05SOleg Bulyzhin 	 * Process link state changes.
5574dab5cd05SOleg Bulyzhin 	 * Grrr. The link status word in the status block does
5575dab5cd05SOleg Bulyzhin 	 * not work correctly on the BCM5700 rev AX and BX chips,
5576dab5cd05SOleg Bulyzhin 	 * according to all available information. Hence, we have
5577dab5cd05SOleg Bulyzhin 	 * to enable MII interrupts in order to properly obtain
5578dab5cd05SOleg Bulyzhin 	 * async link changes. Unfortunately, this also means that
5579dab5cd05SOleg Bulyzhin 	 * we have to read the MAC status register to detect link
5580dab5cd05SOleg Bulyzhin 	 * changes, thereby adding an additional register access to
5581dab5cd05SOleg Bulyzhin 	 * the interrupt handler.
55821f313773SOleg Bulyzhin 	 *
55831f313773SOleg Bulyzhin 	 * XXX: perhaps link state detection procedure used for
55844c0da0ffSGleb Smirnoff 	 * BGE_CHIPID_BCM5700_B2 can be used for others BCM5700 revisions.
5585dab5cd05SOleg Bulyzhin 	 */
5586dab5cd05SOleg Bulyzhin 
55871f313773SOleg Bulyzhin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
55884c0da0ffSGleb Smirnoff 	    sc->bge_chipid != BGE_CHIPID_BCM5700_B2) {
5589dab5cd05SOleg Bulyzhin 		status = CSR_READ_4(sc, BGE_MAC_STS);
5590dab5cd05SOleg Bulyzhin 		if (status & BGE_MACSTAT_MI_INTERRUPT) {
55911f313773SOleg Bulyzhin 			mii = device_get_softc(sc->bge_miibus);
55925dda8085SOleg Bulyzhin 			mii_pollstat(mii);
55931f313773SOleg Bulyzhin 			if (!sc->bge_link &&
55941f313773SOleg Bulyzhin 			    mii->mii_media_status & IFM_ACTIVE &&
55951f313773SOleg Bulyzhin 			    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
55961f313773SOleg Bulyzhin 				sc->bge_link++;
55971f313773SOleg Bulyzhin 				if (bootverbose)
55981f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link UP\n");
55991f313773SOleg Bulyzhin 			} else if (sc->bge_link &&
56001f313773SOleg Bulyzhin 			    (!(mii->mii_media_status & IFM_ACTIVE) ||
56011f313773SOleg Bulyzhin 			    IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE)) {
56021f313773SOleg Bulyzhin 				sc->bge_link = 0;
56031f313773SOleg Bulyzhin 				if (bootverbose)
56041f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link DOWN\n");
56051f313773SOleg Bulyzhin 			}
56061f313773SOleg Bulyzhin 
56073f74909aSGleb Smirnoff 			/* Clear the interrupt. */
5608dab5cd05SOleg Bulyzhin 			CSR_WRITE_4(sc, BGE_MAC_EVT_ENB,
5609dab5cd05SOleg Bulyzhin 			    BGE_EVTENB_MI_INTERRUPT);
5610dab5cd05SOleg Bulyzhin 			bge_miibus_readreg(sc->bge_dev, 1, BRGPHY_MII_ISR);
5611dab5cd05SOleg Bulyzhin 			bge_miibus_writereg(sc->bge_dev, 1, BRGPHY_MII_IMR,
5612dab5cd05SOleg Bulyzhin 			    BRGPHY_INTRS);
5613dab5cd05SOleg Bulyzhin 		}
5614dab5cd05SOleg Bulyzhin 		return;
5615dab5cd05SOleg Bulyzhin 	}
5616dab5cd05SOleg Bulyzhin 
5617652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
56181f313773SOleg Bulyzhin 		status = CSR_READ_4(sc, BGE_MAC_STS);
56197b97099dSOleg Bulyzhin 		if (status & BGE_MACSTAT_TBI_PCS_SYNCHED) {
56207b97099dSOleg Bulyzhin 			if (!sc->bge_link) {
56211f313773SOleg Bulyzhin 				sc->bge_link++;
56221f313773SOleg Bulyzhin 				if (sc->bge_asicrev == BGE_ASICREV_BCM5704)
56231f313773SOleg Bulyzhin 					BGE_CLRBIT(sc, BGE_MAC_MODE,
56241f313773SOleg Bulyzhin 					    BGE_MACMODE_TBI_SEND_CFGS);
56250c8aa4eaSJung-uk Kim 				CSR_WRITE_4(sc, BGE_MAC_STS, 0xFFFFFFFF);
56261f313773SOleg Bulyzhin 				if (bootverbose)
56271f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link UP\n");
56283f74909aSGleb Smirnoff 				if_link_state_change(sc->bge_ifp,
56293f74909aSGleb Smirnoff 				    LINK_STATE_UP);
56307b97099dSOleg Bulyzhin 			}
56311f313773SOleg Bulyzhin 		} else if (sc->bge_link) {
5632dab5cd05SOleg Bulyzhin 			sc->bge_link = 0;
56331f313773SOleg Bulyzhin 			if (bootverbose)
56341f313773SOleg Bulyzhin 				if_printf(sc->bge_ifp, "link DOWN\n");
56357b97099dSOleg Bulyzhin 			if_link_state_change(sc->bge_ifp, LINK_STATE_DOWN);
56361f313773SOleg Bulyzhin 		}
56376ede2cfaSPyun YongHyeon 	} else if ((sc->bge_mi_mode & BGE_MIMODE_AUTOPOLL) != 0) {
56381f313773SOleg Bulyzhin 		/*
56390c8aa4eaSJung-uk Kim 		 * Some broken BCM chips have BGE_STATFLAG_LINKSTATE_CHANGED bit
56400c8aa4eaSJung-uk Kim 		 * in status word always set. Workaround this bug by reading
56410c8aa4eaSJung-uk Kim 		 * PHY link status directly.
56421f313773SOleg Bulyzhin 		 */
56431f313773SOleg Bulyzhin 		link = (CSR_READ_4(sc, BGE_MI_STS) & BGE_MISTS_LINK) ? 1 : 0;
56441f313773SOleg Bulyzhin 
56451f313773SOleg Bulyzhin 		if (link != sc->bge_link ||
56461f313773SOleg Bulyzhin 		    sc->bge_asicrev == BGE_ASICREV_BCM5700) {
56471f313773SOleg Bulyzhin 			mii = device_get_softc(sc->bge_miibus);
56485dda8085SOleg Bulyzhin 			mii_pollstat(mii);
56491f313773SOleg Bulyzhin 			if (!sc->bge_link &&
56501f313773SOleg Bulyzhin 			    mii->mii_media_status & IFM_ACTIVE &&
56511f313773SOleg Bulyzhin 			    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
56521f313773SOleg Bulyzhin 				sc->bge_link++;
56531f313773SOleg Bulyzhin 				if (bootverbose)
56541f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link UP\n");
56551f313773SOleg Bulyzhin 			} else if (sc->bge_link &&
56561f313773SOleg Bulyzhin 			    (!(mii->mii_media_status & IFM_ACTIVE) ||
56571f313773SOleg Bulyzhin 			    IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE)) {
56581f313773SOleg Bulyzhin 				sc->bge_link = 0;
56591f313773SOleg Bulyzhin 				if (bootverbose)
56601f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link DOWN\n");
56611f313773SOleg Bulyzhin 			}
56621f313773SOleg Bulyzhin 		}
56630c8aa4eaSJung-uk Kim 	} else {
56640c8aa4eaSJung-uk Kim 		/*
56656ede2cfaSPyun YongHyeon 		 * For controllers that call mii_tick, we have to poll
56666ede2cfaSPyun YongHyeon 		 * link status.
56670c8aa4eaSJung-uk Kim 		 */
56686ede2cfaSPyun YongHyeon 		mii = device_get_softc(sc->bge_miibus);
56696ede2cfaSPyun YongHyeon 		mii_pollstat(mii);
56706ede2cfaSPyun YongHyeon 		bge_miibus_statchg(sc->bge_dev);
5671dab5cd05SOleg Bulyzhin 	}
5672dab5cd05SOleg Bulyzhin 
56733f74909aSGleb Smirnoff 	/* Clear the attention. */
5674dab5cd05SOleg Bulyzhin 	CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED |
5675dab5cd05SOleg Bulyzhin 	    BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE |
5676dab5cd05SOleg Bulyzhin 	    BGE_MACSTAT_LINK_CHANGED);
5677dab5cd05SOleg Bulyzhin }
56786f8718a3SScott Long 
56796f8718a3SScott Long static void
56806f8718a3SScott Long bge_add_sysctls(struct bge_softc *sc)
56816f8718a3SScott Long {
56826f8718a3SScott Long 	struct sysctl_ctx_list *ctx;
56832280c16bSPyun YongHyeon 	struct sysctl_oid_list *children;
56847e32f79aSPyun YongHyeon 	char tn[32];
56857e32f79aSPyun YongHyeon 	int unit;
56866f8718a3SScott Long 
56876f8718a3SScott Long 	ctx = device_get_sysctl_ctx(sc->bge_dev);
56886f8718a3SScott Long 	children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->bge_dev));
56896f8718a3SScott Long 
56906f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG
56916f8718a3SScott Long 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "debug_info",
56926f8718a3SScott Long 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_debug_info, "I",
56936f8718a3SScott Long 	    "Debug Information");
56946f8718a3SScott Long 
56956f8718a3SScott Long 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "reg_read",
56966f8718a3SScott Long 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_reg_read, "I",
56976f8718a3SScott Long 	    "Register Read");
56986f8718a3SScott Long 
56996f8718a3SScott Long 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "mem_read",
57006f8718a3SScott Long 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_mem_read, "I",
57016f8718a3SScott Long 	    "Memory Read");
57026f8718a3SScott Long 
57036f8718a3SScott Long #endif
5704763757b2SScott Long 
57057e32f79aSPyun YongHyeon 	unit = device_get_unit(sc->bge_dev);
5706beaa2ae1SPyun YongHyeon 	/*
5707beaa2ae1SPyun YongHyeon 	 * A common design characteristic for many Broadcom client controllers
5708beaa2ae1SPyun YongHyeon 	 * is that they only support a single outstanding DMA read operation
5709beaa2ae1SPyun YongHyeon 	 * on the PCIe bus. This means that it will take twice as long to fetch
5710beaa2ae1SPyun YongHyeon 	 * a TX frame that is split into header and payload buffers as it does
5711beaa2ae1SPyun YongHyeon 	 * to fetch a single, contiguous TX frame (2 reads vs. 1 read). For
5712beaa2ae1SPyun YongHyeon 	 * these controllers, coalescing buffers to reduce the number of memory
5713beaa2ae1SPyun YongHyeon 	 * reads is effective way to get maximum performance(about 940Mbps).
5714beaa2ae1SPyun YongHyeon 	 * Without collapsing TX buffers the maximum TCP bulk transfer
5715beaa2ae1SPyun YongHyeon 	 * performance is about 850Mbps. However forcing coalescing mbufs
5716beaa2ae1SPyun YongHyeon 	 * consumes a lot of CPU cycles, so leave it off by default.
5717beaa2ae1SPyun YongHyeon 	 */
57187e32f79aSPyun YongHyeon 	sc->bge_forced_collapse = 0;
57197e32f79aSPyun YongHyeon 	snprintf(tn, sizeof(tn), "dev.bge.%d.forced_collapse", unit);
57207e32f79aSPyun YongHyeon 	TUNABLE_INT_FETCH(tn, &sc->bge_forced_collapse);
5721beaa2ae1SPyun YongHyeon 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "forced_collapse",
5722beaa2ae1SPyun YongHyeon 	    CTLFLAG_RW, &sc->bge_forced_collapse, 0,
5723beaa2ae1SPyun YongHyeon 	    "Number of fragmented TX buffers of a frame allowed before "
5724beaa2ae1SPyun YongHyeon 	    "forced collapsing");
5725beaa2ae1SPyun YongHyeon 
57262ae7f64bSPyun YongHyeon 	sc->bge_msi = 1;
57272ae7f64bSPyun YongHyeon 	snprintf(tn, sizeof(tn), "dev.bge.%d.msi", unit);
57282ae7f64bSPyun YongHyeon 	TUNABLE_INT_FETCH(tn, &sc->bge_msi);
57292ae7f64bSPyun YongHyeon 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "msi",
57302ae7f64bSPyun YongHyeon 	    CTLFLAG_RD, &sc->bge_msi, 0, "Enable MSI");
57315c952e8dSPyun YongHyeon 
573235f945cdSPyun YongHyeon 	/*
573335f945cdSPyun YongHyeon 	 * It seems all Broadcom controllers have a bug that can generate UDP
573435f945cdSPyun YongHyeon 	 * datagrams with checksum value 0 when TX UDP checksum offloading is
573535f945cdSPyun YongHyeon 	 * enabled.  Generating UDP checksum value 0 is RFC 768 violation.
573635f945cdSPyun YongHyeon 	 * Even though the probability of generating such UDP datagrams is
573735f945cdSPyun YongHyeon 	 * low, I don't want to see FreeBSD boxes to inject such datagrams
573835f945cdSPyun YongHyeon 	 * into network so disable UDP checksum offloading by default.  Users
573935f945cdSPyun YongHyeon 	 * still override this behavior by setting a sysctl variable,
574035f945cdSPyun YongHyeon 	 * dev.bge.0.forced_udpcsum.
574135f945cdSPyun YongHyeon 	 */
574235f945cdSPyun YongHyeon 	sc->bge_forced_udpcsum = 0;
574335f945cdSPyun YongHyeon 	snprintf(tn, sizeof(tn), "dev.bge.%d.bge_forced_udpcsum", unit);
574435f945cdSPyun YongHyeon 	TUNABLE_INT_FETCH(tn, &sc->bge_forced_udpcsum);
574535f945cdSPyun YongHyeon 	SYSCTL_ADD_INT(ctx, children, OID_AUTO, "forced_udpcsum",
574635f945cdSPyun YongHyeon 	    CTLFLAG_RW, &sc->bge_forced_udpcsum, 0,
574735f945cdSPyun YongHyeon 	    "Enable UDP checksum offloading even if controller can "
574835f945cdSPyun YongHyeon 	    "generate UDP checksum value 0");
574935f945cdSPyun YongHyeon 
5750d949071dSJung-uk Kim 	if (BGE_IS_5705_PLUS(sc))
57512280c16bSPyun YongHyeon 		bge_add_sysctl_stats_regs(sc, ctx, children);
57522280c16bSPyun YongHyeon 	else
57532280c16bSPyun YongHyeon 		bge_add_sysctl_stats(sc, ctx, children);
57542280c16bSPyun YongHyeon }
5755d949071dSJung-uk Kim 
57562280c16bSPyun YongHyeon #define BGE_SYSCTL_STAT(sc, ctx, desc, parent, node, oid) \
57572280c16bSPyun YongHyeon 	SYSCTL_ADD_PROC(ctx, parent, OID_AUTO, oid, CTLTYPE_UINT|CTLFLAG_RD, \
57582280c16bSPyun YongHyeon 	    sc, offsetof(struct bge_stats, node), bge_sysctl_stats, "IU", \
57592280c16bSPyun YongHyeon 	    desc)
57602280c16bSPyun YongHyeon 
57612280c16bSPyun YongHyeon static void
57622280c16bSPyun YongHyeon bge_add_sysctl_stats(struct bge_softc *sc, struct sysctl_ctx_list *ctx,
57632280c16bSPyun YongHyeon     struct sysctl_oid_list *parent)
57642280c16bSPyun YongHyeon {
57652280c16bSPyun YongHyeon 	struct sysctl_oid *tree;
57662280c16bSPyun YongHyeon 	struct sysctl_oid_list *children, *schildren;
57672280c16bSPyun YongHyeon 
57682280c16bSPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "stats", CTLFLAG_RD,
5769763757b2SScott Long 	    NULL, "BGE Statistics");
5770763757b2SScott Long 	schildren = children = SYSCTL_CHILDREN(tree);
5771763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Frames Dropped Due To Filters",
5772763757b2SScott Long 	    children, COSFramesDroppedDueToFilters,
5773763757b2SScott Long 	    "FramesDroppedDueToFilters");
5774763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Write Queue Full",
5775763757b2SScott Long 	    children, nicDmaWriteQueueFull, "DmaWriteQueueFull");
5776763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Write High Priority Queue Full",
5777763757b2SScott Long 	    children, nicDmaWriteHighPriQueueFull, "DmaWriteHighPriQueueFull");
5778763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC No More RX Buffer Descriptors",
5779763757b2SScott Long 	    children, nicNoMoreRxBDs, "NoMoreRxBDs");
578006e83c7eSScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Discarded Input Frames",
578106e83c7eSScott Long 	    children, ifInDiscards, "InputDiscards");
578206e83c7eSScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Input Errors",
578306e83c7eSScott Long 	    children, ifInErrors, "InputErrors");
5784763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Recv Threshold Hit",
5785763757b2SScott Long 	    children, nicRecvThresholdHit, "RecvThresholdHit");
5786763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Read Queue Full",
5787763757b2SScott Long 	    children, nicDmaReadQueueFull, "DmaReadQueueFull");
5788763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Read High Priority Queue Full",
5789763757b2SScott Long 	    children, nicDmaReadHighPriQueueFull, "DmaReadHighPriQueueFull");
5790763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Send Data Complete Queue Full",
5791763757b2SScott Long 	    children, nicSendDataCompQueueFull, "SendDataCompQueueFull");
5792763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Ring Set Send Producer Index",
5793763757b2SScott Long 	    children, nicRingSetSendProdIndex, "RingSetSendProdIndex");
5794763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Ring Status Update",
5795763757b2SScott Long 	    children, nicRingStatusUpdate, "RingStatusUpdate");
5796763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Interrupts",
5797763757b2SScott Long 	    children, nicInterrupts, "Interrupts");
5798763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Avoided Interrupts",
5799763757b2SScott Long 	    children, nicAvoidedInterrupts, "AvoidedInterrupts");
5800763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Send Threshold Hit",
5801763757b2SScott Long 	    children, nicSendThresholdHit, "SendThresholdHit");
5802763757b2SScott Long 
5803763757b2SScott Long 	tree = SYSCTL_ADD_NODE(ctx, schildren, OID_AUTO, "rx", CTLFLAG_RD,
5804763757b2SScott Long 	    NULL, "BGE RX Statistics");
5805763757b2SScott Long 	children = SYSCTL_CHILDREN(tree);
5806763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Inbound Octets",
58071cd4773bSPyun YongHyeon 	    children, rxstats.ifHCInOctets, "ifHCInOctets");
5808763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Fragments",
5809763757b2SScott Long 	    children, rxstats.etherStatsFragments, "Fragments");
5810763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Inbound Unicast Packets",
58111cd4773bSPyun YongHyeon 	    children, rxstats.ifHCInUcastPkts, "UnicastPkts");
5812763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Inbound Multicast Packets",
5813763757b2SScott Long 	    children, rxstats.ifHCInMulticastPkts, "MulticastPkts");
5814763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "FCS Errors",
5815763757b2SScott Long 	    children, rxstats.dot3StatsFCSErrors, "FCSErrors");
5816763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Alignment Errors",
5817763757b2SScott Long 	    children, rxstats.dot3StatsAlignmentErrors, "AlignmentErrors");
5818763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XON Pause Frames Received",
5819763757b2SScott Long 	    children, rxstats.xonPauseFramesReceived, "xonPauseFramesReceived");
5820763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XOFF Pause Frames Received",
5821763757b2SScott Long 	    children, rxstats.xoffPauseFramesReceived,
5822763757b2SScott Long 	    "xoffPauseFramesReceived");
5823763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "MAC Control Frames Received",
5824763757b2SScott Long 	    children, rxstats.macControlFramesReceived,
5825763757b2SScott Long 	    "ControlFramesReceived");
5826763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XOFF State Entered",
5827763757b2SScott Long 	    children, rxstats.xoffStateEntered, "xoffStateEntered");
5828763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Frames Too Long",
5829763757b2SScott Long 	    children, rxstats.dot3StatsFramesTooLong, "FramesTooLong");
5830763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Jabbers",
5831763757b2SScott Long 	    children, rxstats.etherStatsJabbers, "Jabbers");
5832763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Undersized Packets",
5833763757b2SScott Long 	    children, rxstats.etherStatsUndersizePkts, "UndersizePkts");
5834763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Inbound Range Length Errors",
583506e83c7eSScott Long 	    children, rxstats.inRangeLengthError, "inRangeLengthError");
5836763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Range Length Errors",
583706e83c7eSScott Long 	    children, rxstats.outRangeLengthError, "outRangeLengthError");
5838763757b2SScott Long 
5839763757b2SScott Long 	tree = SYSCTL_ADD_NODE(ctx, schildren, OID_AUTO, "tx", CTLFLAG_RD,
5840763757b2SScott Long 	    NULL, "BGE TX Statistics");
5841763757b2SScott Long 	children = SYSCTL_CHILDREN(tree);
5842763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Octets",
58431cd4773bSPyun YongHyeon 	    children, txstats.ifHCOutOctets, "ifHCOutOctets");
5844763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "TX Collisions",
5845763757b2SScott Long 	    children, txstats.etherStatsCollisions, "Collisions");
5846763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XON Sent",
5847763757b2SScott Long 	    children, txstats.outXonSent, "XonSent");
5848763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XOFF Sent",
5849763757b2SScott Long 	    children, txstats.outXoffSent, "XoffSent");
5850763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Flow Control Done",
5851763757b2SScott Long 	    children, txstats.flowControlDone, "flowControlDone");
5852763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Internal MAC TX errors",
5853763757b2SScott Long 	    children, txstats.dot3StatsInternalMacTransmitErrors,
5854763757b2SScott Long 	    "InternalMacTransmitErrors");
5855763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Single Collision Frames",
5856763757b2SScott Long 	    children, txstats.dot3StatsSingleCollisionFrames,
5857763757b2SScott Long 	    "SingleCollisionFrames");
5858763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Multiple Collision Frames",
5859763757b2SScott Long 	    children, txstats.dot3StatsMultipleCollisionFrames,
5860763757b2SScott Long 	    "MultipleCollisionFrames");
5861763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Deferred Transmissions",
5862763757b2SScott Long 	    children, txstats.dot3StatsDeferredTransmissions,
5863763757b2SScott Long 	    "DeferredTransmissions");
5864763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Excessive Collisions",
5865763757b2SScott Long 	    children, txstats.dot3StatsExcessiveCollisions,
5866763757b2SScott Long 	    "ExcessiveCollisions");
5867763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Late Collisions",
586806e83c7eSScott Long 	    children, txstats.dot3StatsLateCollisions,
586906e83c7eSScott Long 	    "LateCollisions");
5870763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Unicast Packets",
58711cd4773bSPyun YongHyeon 	    children, txstats.ifHCOutUcastPkts, "UnicastPkts");
5872763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Multicast Packets",
5873763757b2SScott Long 	    children, txstats.ifHCOutMulticastPkts, "MulticastPkts");
5874763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Broadcast Packets",
5875763757b2SScott Long 	    children, txstats.ifHCOutBroadcastPkts, "BroadcastPkts");
5876763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Carrier Sense Errors",
5877763757b2SScott Long 	    children, txstats.dot3StatsCarrierSenseErrors,
5878763757b2SScott Long 	    "CarrierSenseErrors");
5879763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Discards",
5880763757b2SScott Long 	    children, txstats.ifOutDiscards, "Discards");
5881763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Errors",
5882763757b2SScott Long 	    children, txstats.ifOutErrors, "Errors");
5883763757b2SScott Long }
5884763757b2SScott Long 
58852280c16bSPyun YongHyeon #undef BGE_SYSCTL_STAT
58862280c16bSPyun YongHyeon 
58872280c16bSPyun YongHyeon #define	BGE_SYSCTL_STAT_ADD64(c, h, n, p, d)	\
58886dc7dc9aSMatthew D Fleming 	    SYSCTL_ADD_UQUAD(c, h, OID_AUTO, n, CTLFLAG_RD, p, d)
58892280c16bSPyun YongHyeon 
58902280c16bSPyun YongHyeon static void
58912280c16bSPyun YongHyeon bge_add_sysctl_stats_regs(struct bge_softc *sc, struct sysctl_ctx_list *ctx,
58922280c16bSPyun YongHyeon     struct sysctl_oid_list *parent)
58932280c16bSPyun YongHyeon {
58942280c16bSPyun YongHyeon 	struct sysctl_oid *tree;
58952280c16bSPyun YongHyeon 	struct sysctl_oid_list *child, *schild;
58962280c16bSPyun YongHyeon 	struct bge_mac_stats *stats;
58972280c16bSPyun YongHyeon 
58982280c16bSPyun YongHyeon 	stats = &sc->bge_mac_stats;
58992280c16bSPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "stats", CTLFLAG_RD,
59002280c16bSPyun YongHyeon 	    NULL, "BGE Statistics");
59012280c16bSPyun YongHyeon 	schild = child = SYSCTL_CHILDREN(tree);
59022280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "FramesDroppedDueToFilters",
59032280c16bSPyun YongHyeon 	    &stats->FramesDroppedDueToFilters, "Frames Dropped Due to Filters");
59042280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "DmaWriteQueueFull",
59052280c16bSPyun YongHyeon 	    &stats->DmaWriteQueueFull, "NIC DMA Write Queue Full");
59062280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "DmaWriteHighPriQueueFull",
59072280c16bSPyun YongHyeon 	    &stats->DmaWriteHighPriQueueFull,
59082280c16bSPyun YongHyeon 	    "NIC DMA Write High Priority Queue Full");
59092280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "NoMoreRxBDs",
59102280c16bSPyun YongHyeon 	    &stats->NoMoreRxBDs, "NIC No More RX Buffer Descriptors");
59112280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "InputDiscards",
59122280c16bSPyun YongHyeon 	    &stats->InputDiscards, "Discarded Input Frames");
59132280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "InputErrors",
59142280c16bSPyun YongHyeon 	    &stats->InputErrors, "Input Errors");
59152280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "RecvThresholdHit",
59162280c16bSPyun YongHyeon 	    &stats->RecvThresholdHit, "NIC Recv Threshold Hit");
59172280c16bSPyun YongHyeon 
59182280c16bSPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "rx", CTLFLAG_RD,
59192280c16bSPyun YongHyeon 	    NULL, "BGE RX Statistics");
59202280c16bSPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
59212280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "ifHCInOctets",
59222280c16bSPyun YongHyeon 	    &stats->ifHCInOctets, "Inbound Octets");
59232280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "Fragments",
59242280c16bSPyun YongHyeon 	    &stats->etherStatsFragments, "Fragments");
59251cd4773bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "UnicastPkts",
59262280c16bSPyun YongHyeon 	    &stats->ifHCInUcastPkts, "Inbound Unicast Packets");
59272280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "MulticastPkts",
59282280c16bSPyun YongHyeon 	    &stats->ifHCInMulticastPkts, "Inbound Multicast Packets");
59292280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "BroadcastPkts",
59302280c16bSPyun YongHyeon 	    &stats->ifHCInBroadcastPkts, "Inbound Broadcast Packets");
59312280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "FCSErrors",
59322280c16bSPyun YongHyeon 	    &stats->dot3StatsFCSErrors, "FCS Errors");
59332280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "AlignmentErrors",
59342280c16bSPyun YongHyeon 	    &stats->dot3StatsAlignmentErrors, "Alignment Errors");
59352280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "xonPauseFramesReceived",
59362280c16bSPyun YongHyeon 	    &stats->xonPauseFramesReceived, "XON Pause Frames Received");
59372280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "xoffPauseFramesReceived",
59382280c16bSPyun YongHyeon 	    &stats->xoffPauseFramesReceived, "XOFF Pause Frames Received");
59392280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "ControlFramesReceived",
59402280c16bSPyun YongHyeon 	    &stats->macControlFramesReceived, "MAC Control Frames Received");
59412280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "xoffStateEntered",
59422280c16bSPyun YongHyeon 	    &stats->xoffStateEntered, "XOFF State Entered");
59432280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "FramesTooLong",
59442280c16bSPyun YongHyeon 	    &stats->dot3StatsFramesTooLong, "Frames Too Long");
59452280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "Jabbers",
59462280c16bSPyun YongHyeon 	    &stats->etherStatsJabbers, "Jabbers");
59472280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "UndersizePkts",
59482280c16bSPyun YongHyeon 	    &stats->etherStatsUndersizePkts, "Undersized Packets");
59492280c16bSPyun YongHyeon 
59502280c16bSPyun YongHyeon 	tree = SYSCTL_ADD_NODE(ctx, schild, OID_AUTO, "tx", CTLFLAG_RD,
59512280c16bSPyun YongHyeon 	    NULL, "BGE TX Statistics");
59522280c16bSPyun YongHyeon 	child = SYSCTL_CHILDREN(tree);
59531cd4773bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "ifHCOutOctets",
59542280c16bSPyun YongHyeon 	    &stats->ifHCOutOctets, "Outbound Octets");
59552280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "Collisions",
59562280c16bSPyun YongHyeon 	    &stats->etherStatsCollisions, "TX Collisions");
59572280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "XonSent",
59582280c16bSPyun YongHyeon 	    &stats->outXonSent, "XON Sent");
59592280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "XoffSent",
59602280c16bSPyun YongHyeon 	    &stats->outXoffSent, "XOFF Sent");
59612280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "InternalMacTransmitErrors",
59622280c16bSPyun YongHyeon 	    &stats->dot3StatsInternalMacTransmitErrors,
59632280c16bSPyun YongHyeon 	    "Internal MAC TX Errors");
59642280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "SingleCollisionFrames",
59652280c16bSPyun YongHyeon 	    &stats->dot3StatsSingleCollisionFrames, "Single Collision Frames");
59662280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "MultipleCollisionFrames",
59672280c16bSPyun YongHyeon 	    &stats->dot3StatsMultipleCollisionFrames,
59682280c16bSPyun YongHyeon 	    "Multiple Collision Frames");
59692280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "DeferredTransmissions",
59702280c16bSPyun YongHyeon 	    &stats->dot3StatsDeferredTransmissions, "Deferred Transmissions");
59712280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "ExcessiveCollisions",
59722280c16bSPyun YongHyeon 	    &stats->dot3StatsExcessiveCollisions, "Excessive Collisions");
59732280c16bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "LateCollisions",
59742280c16bSPyun YongHyeon 	    &stats->dot3StatsLateCollisions, "Late Collisions");
59751cd4773bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "UnicastPkts",
59762280c16bSPyun YongHyeon 	    &stats->ifHCOutUcastPkts, "Outbound Unicast Packets");
59771cd4773bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "MulticastPkts",
59782280c16bSPyun YongHyeon 	    &stats->ifHCOutMulticastPkts, "Outbound Multicast Packets");
59791cd4773bSPyun YongHyeon 	BGE_SYSCTL_STAT_ADD64(ctx, child, "BroadcastPkts",
59802280c16bSPyun YongHyeon 	    &stats->ifHCOutBroadcastPkts, "Outbound Broadcast Packets");
59812280c16bSPyun YongHyeon }
59822280c16bSPyun YongHyeon 
59832280c16bSPyun YongHyeon #undef	BGE_SYSCTL_STAT_ADD64
59842280c16bSPyun YongHyeon 
5985763757b2SScott Long static int
5986763757b2SScott Long bge_sysctl_stats(SYSCTL_HANDLER_ARGS)
5987763757b2SScott Long {
5988763757b2SScott Long 	struct bge_softc *sc;
598906e83c7eSScott Long 	uint32_t result;
5990d949071dSJung-uk Kim 	int offset;
5991763757b2SScott Long 
5992763757b2SScott Long 	sc = (struct bge_softc *)arg1;
5993763757b2SScott Long 	offset = arg2;
5994d949071dSJung-uk Kim 	result = CSR_READ_4(sc, BGE_MEMWIN_START + BGE_STATS_BLOCK + offset +
5995d949071dSJung-uk Kim 	    offsetof(bge_hostaddr, bge_addr_lo));
5996041b706bSDavid Malone 	return (sysctl_handle_int(oidp, &result, 0, req));
59976f8718a3SScott Long }
59986f8718a3SScott Long 
59996f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG
60006f8718a3SScott Long static int
60016f8718a3SScott Long bge_sysctl_debug_info(SYSCTL_HANDLER_ARGS)
60026f8718a3SScott Long {
60036f8718a3SScott Long 	struct bge_softc *sc;
60046f8718a3SScott Long 	uint16_t *sbdata;
600528276ad6SPyun YongHyeon 	int error, result, sbsz;
60066f8718a3SScott Long 	int i, j;
60076f8718a3SScott Long 
60086f8718a3SScott Long 	result = -1;
60096f8718a3SScott Long 	error = sysctl_handle_int(oidp, &result, 0, req);
60106f8718a3SScott Long 	if (error || (req->newptr == NULL))
60116f8718a3SScott Long 		return (error);
60126f8718a3SScott Long 
60136f8718a3SScott Long 	if (result == 1) {
60146f8718a3SScott Long 		sc = (struct bge_softc *)arg1;
60156f8718a3SScott Long 
601628276ad6SPyun YongHyeon 		if (sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
601728276ad6SPyun YongHyeon 		    sc->bge_chipid != BGE_CHIPID_BCM5700_C0)
601828276ad6SPyun YongHyeon 			sbsz = BGE_STATUS_BLK_SZ;
601928276ad6SPyun YongHyeon 		else
602028276ad6SPyun YongHyeon 			sbsz = 32;
60216f8718a3SScott Long 		sbdata = (uint16_t *)sc->bge_ldata.bge_status_block;
60226f8718a3SScott Long 		printf("Status Block:\n");
602328276ad6SPyun YongHyeon 		BGE_LOCK(sc);
602428276ad6SPyun YongHyeon 		bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
602528276ad6SPyun YongHyeon 		    sc->bge_cdata.bge_status_map,
602628276ad6SPyun YongHyeon 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
602728276ad6SPyun YongHyeon 		for (i = 0x0; i < sbsz / sizeof(uint16_t); ) {
60286f8718a3SScott Long 			printf("%06x:", i);
602928276ad6SPyun YongHyeon 			for (j = 0; j < 8; j++)
603028276ad6SPyun YongHyeon 				printf(" %04x", sbdata[i++]);
60316f8718a3SScott Long 			printf("\n");
60326f8718a3SScott Long 		}
60336f8718a3SScott Long 
60346f8718a3SScott Long 		printf("Registers:\n");
60350c8aa4eaSJung-uk Kim 		for (i = 0x800; i < 0xA00; ) {
60366f8718a3SScott Long 			printf("%06x:", i);
60376f8718a3SScott Long 			for (j = 0; j < 8; j++) {
60386f8718a3SScott Long 				printf(" %08x", CSR_READ_4(sc, i));
60396f8718a3SScott Long 				i += 4;
60406f8718a3SScott Long 			}
60416f8718a3SScott Long 			printf("\n");
60426f8718a3SScott Long 		}
604328276ad6SPyun YongHyeon 		BGE_UNLOCK(sc);
60446f8718a3SScott Long 
60456f8718a3SScott Long 		printf("Hardware Flags:\n");
604628276ad6SPyun YongHyeon 		if (BGE_IS_5717_PLUS(sc))
604728276ad6SPyun YongHyeon 			printf(" - 5717 Plus\n");
6048a5779553SStanislav Sedov 		if (BGE_IS_5755_PLUS(sc))
6049a5779553SStanislav Sedov 			printf(" - 5755 Plus\n");
60505345bad0SScott Long 		if (BGE_IS_575X_PLUS(sc))
60516f8718a3SScott Long 			printf(" - 575X Plus\n");
60525345bad0SScott Long 		if (BGE_IS_5705_PLUS(sc))
60536f8718a3SScott Long 			printf(" - 5705 Plus\n");
60545345bad0SScott Long 		if (BGE_IS_5714_FAMILY(sc))
60555345bad0SScott Long 			printf(" - 5714 Family\n");
60565345bad0SScott Long 		if (BGE_IS_5700_FAMILY(sc))
60575345bad0SScott Long 			printf(" - 5700 Family\n");
60586f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_JUMBO)
60596f8718a3SScott Long 			printf(" - Supports Jumbo Frames\n");
60606f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_PCIX)
60616f8718a3SScott Long 			printf(" - PCI-X Bus\n");
60626f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_PCIE)
60636f8718a3SScott Long 			printf(" - PCI Express Bus\n");
60647d3d9608SPyun YongHyeon 		if (sc->bge_phy_flags & BGE_PHY_NO_3LED)
60656f8718a3SScott Long 			printf(" - No 3 LEDs\n");
60666f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_RX_ALIGNBUG)
60676f8718a3SScott Long 			printf(" - RX Alignment Bug\n");
60686f8718a3SScott Long 	}
60696f8718a3SScott Long 
60706f8718a3SScott Long 	return (error);
60716f8718a3SScott Long }
60726f8718a3SScott Long 
60736f8718a3SScott Long static int
60746f8718a3SScott Long bge_sysctl_reg_read(SYSCTL_HANDLER_ARGS)
60756f8718a3SScott Long {
60766f8718a3SScott Long 	struct bge_softc *sc;
60776f8718a3SScott Long 	int error;
60786f8718a3SScott Long 	uint16_t result;
60796f8718a3SScott Long 	uint32_t val;
60806f8718a3SScott Long 
60816f8718a3SScott Long 	result = -1;
60826f8718a3SScott Long 	error = sysctl_handle_int(oidp, &result, 0, req);
60836f8718a3SScott Long 	if (error || (req->newptr == NULL))
60846f8718a3SScott Long 		return (error);
60856f8718a3SScott Long 
60866f8718a3SScott Long 	if (result < 0x8000) {
60876f8718a3SScott Long 		sc = (struct bge_softc *)arg1;
60886f8718a3SScott Long 		val = CSR_READ_4(sc, result);
60896f8718a3SScott Long 		printf("reg 0x%06X = 0x%08X\n", result, val);
60906f8718a3SScott Long 	}
60916f8718a3SScott Long 
60926f8718a3SScott Long 	return (error);
60936f8718a3SScott Long }
60946f8718a3SScott Long 
60956f8718a3SScott Long static int
60966f8718a3SScott Long bge_sysctl_mem_read(SYSCTL_HANDLER_ARGS)
60976f8718a3SScott Long {
60986f8718a3SScott Long 	struct bge_softc *sc;
60996f8718a3SScott Long 	int error;
61006f8718a3SScott Long 	uint16_t result;
61016f8718a3SScott Long 	uint32_t val;
61026f8718a3SScott Long 
61036f8718a3SScott Long 	result = -1;
61046f8718a3SScott Long 	error = sysctl_handle_int(oidp, &result, 0, req);
61056f8718a3SScott Long 	if (error || (req->newptr == NULL))
61066f8718a3SScott Long 		return (error);
61076f8718a3SScott Long 
61086f8718a3SScott Long 	if (result < 0x8000) {
61096f8718a3SScott Long 		sc = (struct bge_softc *)arg1;
61106f8718a3SScott Long 		val = bge_readmem_ind(sc, result);
61116f8718a3SScott Long 		printf("mem 0x%06X = 0x%08X\n", result, val);
61126f8718a3SScott Long 	}
61136f8718a3SScott Long 
61146f8718a3SScott Long 	return (error);
61156f8718a3SScott Long }
61166f8718a3SScott Long #endif
611738cc658fSJohn Baldwin 
611838cc658fSJohn Baldwin static int
61195fea260fSMarius Strobl bge_get_eaddr_fw(struct bge_softc *sc, uint8_t ether_addr[])
61205fea260fSMarius Strobl {
61215fea260fSMarius Strobl 
61225fea260fSMarius Strobl 	if (sc->bge_flags & BGE_FLAG_EADDR)
61235fea260fSMarius Strobl 		return (1);
61245fea260fSMarius Strobl 
61255fea260fSMarius Strobl #ifdef __sparc64__
61265fea260fSMarius Strobl 	OF_getetheraddr(sc->bge_dev, ether_addr);
61275fea260fSMarius Strobl 	return (0);
61285fea260fSMarius Strobl #endif
61295fea260fSMarius Strobl 	return (1);
61305fea260fSMarius Strobl }
61315fea260fSMarius Strobl 
61325fea260fSMarius Strobl static int
613338cc658fSJohn Baldwin bge_get_eaddr_mem(struct bge_softc *sc, uint8_t ether_addr[])
613438cc658fSJohn Baldwin {
613538cc658fSJohn Baldwin 	uint32_t mac_addr;
613638cc658fSJohn Baldwin 
613773635418SPyun YongHyeon 	mac_addr = bge_readmem_ind(sc, BGE_SRAM_MAC_ADDR_HIGH_MB);
613838cc658fSJohn Baldwin 	if ((mac_addr >> 16) == 0x484b) {
613938cc658fSJohn Baldwin 		ether_addr[0] = (uint8_t)(mac_addr >> 8);
614038cc658fSJohn Baldwin 		ether_addr[1] = (uint8_t)mac_addr;
614173635418SPyun YongHyeon 		mac_addr = bge_readmem_ind(sc, BGE_SRAM_MAC_ADDR_LOW_MB);
614238cc658fSJohn Baldwin 		ether_addr[2] = (uint8_t)(mac_addr >> 24);
614338cc658fSJohn Baldwin 		ether_addr[3] = (uint8_t)(mac_addr >> 16);
614438cc658fSJohn Baldwin 		ether_addr[4] = (uint8_t)(mac_addr >> 8);
614538cc658fSJohn Baldwin 		ether_addr[5] = (uint8_t)mac_addr;
61465fea260fSMarius Strobl 		return (0);
614738cc658fSJohn Baldwin 	}
61485fea260fSMarius Strobl 	return (1);
614938cc658fSJohn Baldwin }
615038cc658fSJohn Baldwin 
615138cc658fSJohn Baldwin static int
615238cc658fSJohn Baldwin bge_get_eaddr_nvram(struct bge_softc *sc, uint8_t ether_addr[])
615338cc658fSJohn Baldwin {
615438cc658fSJohn Baldwin 	int mac_offset = BGE_EE_MAC_OFFSET;
615538cc658fSJohn Baldwin 
615638cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906)
615738cc658fSJohn Baldwin 		mac_offset = BGE_EE_MAC_OFFSET_5906;
615838cc658fSJohn Baldwin 
61595fea260fSMarius Strobl 	return (bge_read_nvram(sc, ether_addr, mac_offset + 2,
61605fea260fSMarius Strobl 	    ETHER_ADDR_LEN));
616138cc658fSJohn Baldwin }
616238cc658fSJohn Baldwin 
616338cc658fSJohn Baldwin static int
616438cc658fSJohn Baldwin bge_get_eaddr_eeprom(struct bge_softc *sc, uint8_t ether_addr[])
616538cc658fSJohn Baldwin {
616638cc658fSJohn Baldwin 
61675fea260fSMarius Strobl 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906)
61685fea260fSMarius Strobl 		return (1);
61695fea260fSMarius Strobl 
61705fea260fSMarius Strobl 	return (bge_read_eeprom(sc, ether_addr, BGE_EE_MAC_OFFSET + 2,
61715fea260fSMarius Strobl 	   ETHER_ADDR_LEN));
617238cc658fSJohn Baldwin }
617338cc658fSJohn Baldwin 
617438cc658fSJohn Baldwin static int
617538cc658fSJohn Baldwin bge_get_eaddr(struct bge_softc *sc, uint8_t eaddr[])
617638cc658fSJohn Baldwin {
617738cc658fSJohn Baldwin 	static const bge_eaddr_fcn_t bge_eaddr_funcs[] = {
617838cc658fSJohn Baldwin 		/* NOTE: Order is critical */
61795fea260fSMarius Strobl 		bge_get_eaddr_fw,
618038cc658fSJohn Baldwin 		bge_get_eaddr_mem,
618138cc658fSJohn Baldwin 		bge_get_eaddr_nvram,
618238cc658fSJohn Baldwin 		bge_get_eaddr_eeprom,
618338cc658fSJohn Baldwin 		NULL
618438cc658fSJohn Baldwin 	};
618538cc658fSJohn Baldwin 	const bge_eaddr_fcn_t *func;
618638cc658fSJohn Baldwin 
618738cc658fSJohn Baldwin 	for (func = bge_eaddr_funcs; *func != NULL; ++func) {
618838cc658fSJohn Baldwin 		if ((*func)(sc, eaddr) == 0)
618938cc658fSJohn Baldwin 			break;
619038cc658fSJohn Baldwin 	}
619138cc658fSJohn Baldwin 	return (*func == NULL ? ENXIO : 0);
619238cc658fSJohn Baldwin }
6193