1098ca2bdSWarner Losh /*- 295d67482SBill Paul * Copyright (c) 2001 Wind River Systems 395d67482SBill Paul * Copyright (c) 1997, 1998, 1999, 2001 495d67482SBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 595d67482SBill Paul * 695d67482SBill Paul * Redistribution and use in source and binary forms, with or without 795d67482SBill Paul * modification, are permitted provided that the following conditions 895d67482SBill Paul * are met: 995d67482SBill Paul * 1. Redistributions of source code must retain the above copyright 1095d67482SBill Paul * notice, this list of conditions and the following disclaimer. 1195d67482SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1295d67482SBill Paul * notice, this list of conditions and the following disclaimer in the 1395d67482SBill Paul * documentation and/or other materials provided with the distribution. 1495d67482SBill Paul * 3. All advertising materials mentioning features or use of this software 1595d67482SBill Paul * must display the following acknowledgement: 1695d67482SBill Paul * This product includes software developed by Bill Paul. 1795d67482SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1895d67482SBill Paul * may be used to endorse or promote products derived from this software 1995d67482SBill Paul * without specific prior written permission. 2095d67482SBill Paul * 2195d67482SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2295d67482SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2395d67482SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2495d67482SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2595d67482SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2695d67482SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2795d67482SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2895d67482SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2995d67482SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 3095d67482SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3195d67482SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3295d67482SBill Paul */ 3395d67482SBill Paul 34aad970f1SDavid E. O'Brien #include <sys/cdefs.h> 35aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$"); 36aad970f1SDavid E. O'Brien 3795d67482SBill Paul /* 3895d67482SBill Paul * Broadcom BCM570x family gigabit ethernet driver for FreeBSD. 3995d67482SBill Paul * 4095d67482SBill Paul * The Broadcom BCM5700 is based on technology originally developed by 4195d67482SBill Paul * Alteon Networks as part of the Tigon I and Tigon II gigabit ethernet 4295d67482SBill Paul * MAC chips. The BCM5700, sometimes refered to as the Tigon III, has 4395d67482SBill Paul * two on-board MIPS R4000 CPUs and can have as much as 16MB of external 4495d67482SBill Paul * SSRAM. The BCM5700 supports TCP, UDP and IP checksum offload, jumbo 4595d67482SBill Paul * frames, highly configurable RX filtering, and 16 RX and TX queues 4695d67482SBill Paul * (which, along with RX filter rules, can be used for QOS applications). 4795d67482SBill Paul * Other features, such as TCP segmentation, may be available as part 4895d67482SBill Paul * of value-added firmware updates. Unlike the Tigon I and Tigon II, 4995d67482SBill Paul * firmware images can be stored in hardware and need not be compiled 5095d67482SBill Paul * into the driver. 5195d67482SBill Paul * 5295d67482SBill Paul * The BCM5700 supports the PCI v2.2 and PCI-X v1.0 standards, and will 5395d67482SBill Paul * function in a 32-bit/64-bit 33/66Mhz bus, or a 64-bit/133Mhz bus. 5495d67482SBill Paul * 5595d67482SBill Paul * The BCM5701 is a single-chip solution incorporating both the BCM5700 5698b28ee5SBill Paul * MAC and a BCM5401 10/100/1000 PHY. Unlike the BCM5700, the BCM5701 5795d67482SBill Paul * does not support external SSRAM. 5895d67482SBill Paul * 5995d67482SBill Paul * Broadcom also produces a variation of the BCM5700 under the "Altima" 6095d67482SBill Paul * brand name, which is functionally similar but lacks PCI-X support. 6195d67482SBill Paul * 6295d67482SBill Paul * Without external SSRAM, you can only have at most 4 TX rings, 6395d67482SBill Paul * and the use of the mini RX ring is disabled. This seems to imply 6495d67482SBill Paul * that these features are simply not available on the BCM5701. As a 6595d67482SBill Paul * result, this driver does not implement any support for the mini RX 6695d67482SBill Paul * ring. 6795d67482SBill Paul */ 6895d67482SBill Paul 6975719184SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS 7075719184SGleb Smirnoff #include "opt_device_polling.h" 7175719184SGleb Smirnoff #endif 7275719184SGleb Smirnoff 7395d67482SBill Paul #include <sys/param.h> 74f41ac2beSBill Paul #include <sys/endian.h> 7595d67482SBill Paul #include <sys/systm.h> 7695d67482SBill Paul #include <sys/sockio.h> 7795d67482SBill Paul #include <sys/mbuf.h> 7895d67482SBill Paul #include <sys/malloc.h> 7995d67482SBill Paul #include <sys/kernel.h> 80fe12f24bSPoul-Henning Kamp #include <sys/module.h> 8195d67482SBill Paul #include <sys/socket.h> 82f1a7e6d5SScott Long #include <sys/sysctl.h> 8395d67482SBill Paul 8495d67482SBill Paul #include <net/if.h> 8595d67482SBill Paul #include <net/if_arp.h> 8695d67482SBill Paul #include <net/ethernet.h> 8795d67482SBill Paul #include <net/if_dl.h> 8895d67482SBill Paul #include <net/if_media.h> 8995d67482SBill Paul 9095d67482SBill Paul #include <net/bpf.h> 9195d67482SBill Paul 9295d67482SBill Paul #include <net/if_types.h> 9395d67482SBill Paul #include <net/if_vlan_var.h> 9495d67482SBill Paul 9595d67482SBill Paul #include <netinet/in_systm.h> 9695d67482SBill Paul #include <netinet/in.h> 9795d67482SBill Paul #include <netinet/ip.h> 9895d67482SBill Paul 9995d67482SBill Paul #include <machine/bus.h> 10095d67482SBill Paul #include <machine/resource.h> 10195d67482SBill Paul #include <sys/bus.h> 10295d67482SBill Paul #include <sys/rman.h> 10395d67482SBill Paul 10495d67482SBill Paul #include <dev/mii/mii.h> 10595d67482SBill Paul #include <dev/mii/miivar.h> 1062d3ce713SDavid E. O'Brien #include "miidevs.h" 10795d67482SBill Paul #include <dev/mii/brgphyreg.h> 10895d67482SBill Paul 1094fbd232cSWarner Losh #include <dev/pci/pcireg.h> 1104fbd232cSWarner Losh #include <dev/pci/pcivar.h> 11195d67482SBill Paul 11295d67482SBill Paul #include <dev/bge/if_bgereg.h> 11395d67482SBill Paul 1145ddc5794SJohn Polstra #define BGE_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 115d375e524SGleb Smirnoff #define ETHER_MIN_NOPAD (ETHER_MIN_LEN - ETHER_CRC_LEN) /* i.e., 60 */ 11695d67482SBill Paul 117f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, pci, 1, 1, 1); 118f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, ether, 1, 1, 1); 11995d67482SBill Paul MODULE_DEPEND(bge, miibus, 1, 1, 1); 12095d67482SBill Paul 1217b279558SWarner Losh /* "device miibus" required. See GENERIC if you get errors here. */ 12295d67482SBill Paul #include "miibus_if.h" 12395d67482SBill Paul 12495d67482SBill Paul /* 12595d67482SBill Paul * Various supported device vendors/types and their names. Note: the 12695d67482SBill Paul * spec seems to indicate that the hardware still has Alteon's vendor 12795d67482SBill Paul * ID burned into it, though it will always be overriden by the vendor 12895d67482SBill Paul * ID in the EEPROM. Just to be safe, we cover all possibilities. 12995d67482SBill Paul */ 1304c0da0ffSGleb Smirnoff static struct bge_type { 1314c0da0ffSGleb Smirnoff uint16_t bge_vid; 1324c0da0ffSGleb Smirnoff uint16_t bge_did; 1334c0da0ffSGleb Smirnoff } bge_devs[] = { 1344c0da0ffSGleb Smirnoff { ALTEON_VENDORID, ALTEON_DEVICEID_BCM5700 }, 1354c0da0ffSGleb Smirnoff { ALTEON_VENDORID, ALTEON_DEVICEID_BCM5701 }, 13695d67482SBill Paul 1374c0da0ffSGleb Smirnoff { ALTIMA_VENDORID, ALTIMA_DEVICE_AC1000 }, 1384c0da0ffSGleb Smirnoff { ALTIMA_VENDORID, ALTIMA_DEVICE_AC1002 }, 1394c0da0ffSGleb Smirnoff { ALTIMA_VENDORID, ALTIMA_DEVICE_AC9100 }, 1404c0da0ffSGleb Smirnoff 1414c0da0ffSGleb Smirnoff { APPLE_VENDORID, APPLE_DEVICE_BCM5701 }, 1424c0da0ffSGleb Smirnoff 1434c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5700 }, 1444c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5701 }, 1454c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5702 }, 1464c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5702_ALT }, 1474c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5702X }, 1484c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5703 }, 1494c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5703_ALT }, 1504c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5703X }, 1514c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5704C }, 1524c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5704S }, 1534c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5704S_ALT }, 1544c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705 }, 1554c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705F }, 1564c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705K }, 1574c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705M }, 1584c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705M_ALT }, 1594c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5714C }, 1604c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5714S }, 1614c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5715 }, 1624c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5715S }, 1634c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5720 }, 1644c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5721 }, 1654c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5750 }, 1664c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5750M }, 1674c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5751 }, 1684c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5751F }, 1694c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5751M }, 1704c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5752 }, 1714c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5752M }, 1724c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5753 }, 1734c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5753F }, 1744c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5753M }, 1759e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5754 }, 1769e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5754M }, 1779e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5755 }, 1789e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5755M }, 1794c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5780 }, 1804c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5780S }, 1814c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5781 }, 1824c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5782 }, 1839e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5786 }, 1849e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5787 }, 1859e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5787M }, 1864c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5788 }, 1874c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5789 }, 1884c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5901 }, 1894c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5901A2 }, 1904c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5903M }, 1914c0da0ffSGleb Smirnoff 1924c0da0ffSGleb Smirnoff { SK_VENDORID, SK_DEVICEID_ALTIMA }, 1934c0da0ffSGleb Smirnoff 1944c0da0ffSGleb Smirnoff { TC_VENDORID, TC_DEVICEID_3C996 }, 1954c0da0ffSGleb Smirnoff 1964c0da0ffSGleb Smirnoff { 0, 0 } 19795d67482SBill Paul }; 19895d67482SBill Paul 1994c0da0ffSGleb Smirnoff static const struct bge_vendor { 2004c0da0ffSGleb Smirnoff uint16_t v_id; 2014c0da0ffSGleb Smirnoff const char *v_name; 2024c0da0ffSGleb Smirnoff } bge_vendors[] = { 2034c0da0ffSGleb Smirnoff { ALTEON_VENDORID, "Alteon" }, 2044c0da0ffSGleb Smirnoff { ALTIMA_VENDORID, "Altima" }, 2054c0da0ffSGleb Smirnoff { APPLE_VENDORID, "Apple" }, 2064c0da0ffSGleb Smirnoff { BCOM_VENDORID, "Broadcom" }, 2074c0da0ffSGleb Smirnoff { SK_VENDORID, "SysKonnect" }, 2084c0da0ffSGleb Smirnoff { TC_VENDORID, "3Com" }, 2094c0da0ffSGleb Smirnoff 2104c0da0ffSGleb Smirnoff { 0, NULL } 2114c0da0ffSGleb Smirnoff }; 2124c0da0ffSGleb Smirnoff 2134c0da0ffSGleb Smirnoff static const struct bge_revision { 2144c0da0ffSGleb Smirnoff uint32_t br_chipid; 2154c0da0ffSGleb Smirnoff const char *br_name; 2164c0da0ffSGleb Smirnoff } bge_revisions[] = { 2174c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_A0, "BCM5700 A0" }, 2184c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_A1, "BCM5700 A1" }, 2194c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_B0, "BCM5700 B0" }, 2204c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_B1, "BCM5700 B1" }, 2214c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_B2, "BCM5700 B2" }, 2224c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_B3, "BCM5700 B3" }, 2234c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_ALTIMA, "BCM5700 Altima" }, 2244c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_C0, "BCM5700 C0" }, 2254c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5701_A0, "BCM5701 A0" }, 2264c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5701_B0, "BCM5701 B0" }, 2274c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5701_B2, "BCM5701 B2" }, 2284c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5701_B5, "BCM5701 B5" }, 2294c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5703_A0, "BCM5703 A0" }, 2304c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5703_A1, "BCM5703 A1" }, 2314c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5703_A2, "BCM5703 A2" }, 2324c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5703_A3, "BCM5703 A3" }, 2339e86676bSGleb Smirnoff { BGE_CHIPID_BCM5703_B0, "BCM5703 B0" }, 2344c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_A0, "BCM5704 A0" }, 2354c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_A1, "BCM5704 A1" }, 2364c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_A2, "BCM5704 A2" }, 2374c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_A3, "BCM5704 A3" }, 2384c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_B0, "BCM5704 B0" }, 2394c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5705_A0, "BCM5705 A0" }, 2404c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5705_A1, "BCM5705 A1" }, 2414c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5705_A2, "BCM5705 A2" }, 2424c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5705_A3, "BCM5705 A3" }, 2434c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_A0, "BCM5750 A0" }, 2444c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_A1, "BCM5750 A1" }, 2454c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_A3, "BCM5750 A3" }, 2464c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_B0, "BCM5750 B0" }, 2474c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_B1, "BCM5750 B1" }, 2484c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_C0, "BCM5750 C0" }, 2494c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_C1, "BCM5750 C1" }, 25042787b76SGleb Smirnoff { BGE_CHIPID_BCM5750_C2, "BCM5750 C2" }, 2514c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5714_A0, "BCM5714 A0" }, 2524c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5752_A0, "BCM5752 A0" }, 2534c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5752_A1, "BCM5752 A1" }, 2544c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5752_A2, "BCM5752 A2" }, 2554c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5714_B0, "BCM5714 B0" }, 2564c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5714_B3, "BCM5714 B3" }, 2574c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5715_A0, "BCM5715 A0" }, 2584c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5715_A1, "BCM5715 A1" }, 2596f8718a3SScott Long /* 5784 and 5787 share the same ASIC ID */ 2606f8718a3SScott Long { BGE_CHIPID_BCM5787_A0, "BCM5754/5787 A0" }, 2616f8718a3SScott Long { BGE_CHIPID_BCM5787_A1, "BCM5754/5787 A1" }, 2626f8718a3SScott Long { BGE_CHIPID_BCM5787_A2, "BCM5754/5787 A2" }, 2634c0da0ffSGleb Smirnoff 2644c0da0ffSGleb Smirnoff { 0, NULL } 2654c0da0ffSGleb Smirnoff }; 2664c0da0ffSGleb Smirnoff 2674c0da0ffSGleb Smirnoff /* 2684c0da0ffSGleb Smirnoff * Some defaults for major revisions, so that newer steppings 2694c0da0ffSGleb Smirnoff * that we don't know about have a shot at working. 2704c0da0ffSGleb Smirnoff */ 2714c0da0ffSGleb Smirnoff static const struct bge_revision bge_majorrevs[] = { 2729e86676bSGleb Smirnoff { BGE_ASICREV_BCM5700, "unknown BCM5700" }, 2739e86676bSGleb Smirnoff { BGE_ASICREV_BCM5701, "unknown BCM5701" }, 2749e86676bSGleb Smirnoff { BGE_ASICREV_BCM5703, "unknown BCM5703" }, 2759e86676bSGleb Smirnoff { BGE_ASICREV_BCM5704, "unknown BCM5704" }, 2769e86676bSGleb Smirnoff { BGE_ASICREV_BCM5705, "unknown BCM5705" }, 2779e86676bSGleb Smirnoff { BGE_ASICREV_BCM5750, "unknown BCM5750" }, 2789e86676bSGleb Smirnoff { BGE_ASICREV_BCM5714_A0, "unknown BCM5714" }, 2799e86676bSGleb Smirnoff { BGE_ASICREV_BCM5752, "unknown BCM5752" }, 2809e86676bSGleb Smirnoff { BGE_ASICREV_BCM5780, "unknown BCM5780" }, 2819e86676bSGleb Smirnoff { BGE_ASICREV_BCM5714, "unknown BCM5714" }, 2829e86676bSGleb Smirnoff { BGE_ASICREV_BCM5755, "unknown BCM5755" }, 2836f8718a3SScott Long /* 5784 and 5787 share the same ASIC ID */ 2846f8718a3SScott Long { BGE_ASICREV_BCM5787, "unknown BCM5754/5787" }, 2854c0da0ffSGleb Smirnoff 2864c0da0ffSGleb Smirnoff { 0, NULL } 2874c0da0ffSGleb Smirnoff }; 2884c0da0ffSGleb Smirnoff 2897ee00338SJung-uk Kim #define BGE_IS_JUMBO_CAPABLE(sc) ((sc)->bge_flags & BGE_FLAG_JUMBO) 2907ee00338SJung-uk Kim #define BGE_IS_5700_FAMILY(sc) ((sc)->bge_flags & BGE_FLAG_5700_FAMILY) 2917ee00338SJung-uk Kim #define BGE_IS_5705_PLUS(sc) ((sc)->bge_flags & BGE_FLAG_5705_PLUS) 2920dae9719SJung-uk Kim #define BGE_IS_5714_FAMILY(sc) ((sc)->bge_flags & BGE_FLAG_5714_FAMILY) 2930dae9719SJung-uk Kim #define BGE_IS_575X_PLUS(sc) ((sc)->bge_flags & BGE_FLAG_575X_PLUS) 2944c0da0ffSGleb Smirnoff 2954c0da0ffSGleb Smirnoff const struct bge_revision * bge_lookup_rev(uint32_t); 2964c0da0ffSGleb Smirnoff const struct bge_vendor * bge_lookup_vendor(uint16_t); 297e51a25f8SAlfred Perlstein static int bge_probe(device_t); 298e51a25f8SAlfred Perlstein static int bge_attach(device_t); 299e51a25f8SAlfred Perlstein static int bge_detach(device_t); 30014afefa3SPawel Jakub Dawidek static int bge_suspend(device_t); 30114afefa3SPawel Jakub Dawidek static int bge_resume(device_t); 3023f74909aSGleb Smirnoff static void bge_release_resources(struct bge_softc *); 303f41ac2beSBill Paul static void bge_dma_map_addr(void *, bus_dma_segment_t *, int, int); 304f41ac2beSBill Paul static int bge_dma_alloc(device_t); 305f41ac2beSBill Paul static void bge_dma_free(struct bge_softc *); 306f41ac2beSBill Paul 307e51a25f8SAlfred Perlstein static void bge_txeof(struct bge_softc *); 308e51a25f8SAlfred Perlstein static void bge_rxeof(struct bge_softc *); 30995d67482SBill Paul 3108cb1383cSDoug Ambrisko static void bge_asf_driver_up (struct bge_softc *); 311e51a25f8SAlfred Perlstein static void bge_tick(void *); 312e51a25f8SAlfred Perlstein static void bge_stats_update(struct bge_softc *); 3133f74909aSGleb Smirnoff static void bge_stats_update_regs(struct bge_softc *); 314676ad2c9SGleb Smirnoff static int bge_encap(struct bge_softc *, struct mbuf **, uint32_t *); 31595d67482SBill Paul 316e51a25f8SAlfred Perlstein static void bge_intr(void *); 3170f9bd73bSSam Leffler static void bge_start_locked(struct ifnet *); 318e51a25f8SAlfred Perlstein static void bge_start(struct ifnet *); 319e51a25f8SAlfred Perlstein static int bge_ioctl(struct ifnet *, u_long, caddr_t); 3200f9bd73bSSam Leffler static void bge_init_locked(struct bge_softc *); 321e51a25f8SAlfred Perlstein static void bge_init(void *); 322e51a25f8SAlfred Perlstein static void bge_stop(struct bge_softc *); 323b74e67fbSGleb Smirnoff static void bge_watchdog(struct bge_softc *); 324e51a25f8SAlfred Perlstein static void bge_shutdown(device_t); 32567d5e043SOleg Bulyzhin static int bge_ifmedia_upd_locked(struct ifnet *); 326e51a25f8SAlfred Perlstein static int bge_ifmedia_upd(struct ifnet *); 327e51a25f8SAlfred Perlstein static void bge_ifmedia_sts(struct ifnet *, struct ifmediareq *); 32895d67482SBill Paul 3293f74909aSGleb Smirnoff static uint8_t bge_eeprom_getbyte(struct bge_softc *, int, uint8_t *); 330e51a25f8SAlfred Perlstein static int bge_read_eeprom(struct bge_softc *, caddr_t, int, int); 33195d67482SBill Paul 3323e9b1bcaSJung-uk Kim static void bge_setpromisc(struct bge_softc *); 333e51a25f8SAlfred Perlstein static void bge_setmulti(struct bge_softc *); 33495d67482SBill Paul 335e51a25f8SAlfred Perlstein static int bge_newbuf_std(struct bge_softc *, int, struct mbuf *); 336e51a25f8SAlfred Perlstein static int bge_newbuf_jumbo(struct bge_softc *, int, struct mbuf *); 337e51a25f8SAlfred Perlstein static int bge_init_rx_ring_std(struct bge_softc *); 338e51a25f8SAlfred Perlstein static void bge_free_rx_ring_std(struct bge_softc *); 339e51a25f8SAlfred Perlstein static int bge_init_rx_ring_jumbo(struct bge_softc *); 340e51a25f8SAlfred Perlstein static void bge_free_rx_ring_jumbo(struct bge_softc *); 341e51a25f8SAlfred Perlstein static void bge_free_tx_ring(struct bge_softc *); 342e51a25f8SAlfred Perlstein static int bge_init_tx_ring(struct bge_softc *); 34395d67482SBill Paul 344e51a25f8SAlfred Perlstein static int bge_chipinit(struct bge_softc *); 345e51a25f8SAlfred Perlstein static int bge_blockinit(struct bge_softc *); 34695d67482SBill Paul 3473f74909aSGleb Smirnoff static uint32_t bge_readmem_ind(struct bge_softc *, int); 348e51a25f8SAlfred Perlstein static void bge_writemem_ind(struct bge_softc *, int, int); 34995d67482SBill Paul #ifdef notdef 3503f74909aSGleb Smirnoff static uint32_t bge_readreg_ind(struct bge_softc *, int); 35195d67482SBill Paul #endif 352e51a25f8SAlfred Perlstein static void bge_writereg_ind(struct bge_softc *, int, int); 3536f8718a3SScott Long static void bge_writemem_direct(struct bge_softc *, int, int) __unused; 35495d67482SBill Paul 355e51a25f8SAlfred Perlstein static int bge_miibus_readreg(device_t, int, int); 356e51a25f8SAlfred Perlstein static int bge_miibus_writereg(device_t, int, int, int); 357e51a25f8SAlfred Perlstein static void bge_miibus_statchg(device_t); 35875719184SGleb Smirnoff #ifdef DEVICE_POLLING 3593f74909aSGleb Smirnoff static void bge_poll(struct ifnet *ifp, enum poll_cmd cmd, int count); 36075719184SGleb Smirnoff #endif 36195d67482SBill Paul 3628cb1383cSDoug Ambrisko #define BGE_RESET_START 1 3638cb1383cSDoug Ambrisko #define BGE_RESET_STOP 2 3648cb1383cSDoug Ambrisko static void bge_sig_post_reset(struct bge_softc *, int); 3658cb1383cSDoug Ambrisko static void bge_sig_legacy(struct bge_softc *, int); 3668cb1383cSDoug Ambrisko static void bge_sig_pre_reset(struct bge_softc *, int); 3678cb1383cSDoug Ambrisko static int bge_reset(struct bge_softc *); 368dab5cd05SOleg Bulyzhin static void bge_link_upd(struct bge_softc *); 36995d67482SBill Paul 3706f8718a3SScott Long /* 3716f8718a3SScott Long * The BGE_REGISTER_DEBUG option is only for low-level debugging. It may 3726f8718a3SScott Long * leak information to untrusted users. It is also known to cause alignment 3736f8718a3SScott Long * traps on certain architectures. 3746f8718a3SScott Long */ 3756f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG 3766f8718a3SScott Long static int bge_sysctl_debug_info(SYSCTL_HANDLER_ARGS); 3776f8718a3SScott Long static int bge_sysctl_reg_read(SYSCTL_HANDLER_ARGS); 3786f8718a3SScott Long static int bge_sysctl_mem_read(SYSCTL_HANDLER_ARGS); 3796f8718a3SScott Long #endif 3806f8718a3SScott Long static void bge_add_sysctls(struct bge_softc *); 3816f8718a3SScott Long 38295d67482SBill Paul static device_method_t bge_methods[] = { 38395d67482SBill Paul /* Device interface */ 38495d67482SBill Paul DEVMETHOD(device_probe, bge_probe), 38595d67482SBill Paul DEVMETHOD(device_attach, bge_attach), 38695d67482SBill Paul DEVMETHOD(device_detach, bge_detach), 38795d67482SBill Paul DEVMETHOD(device_shutdown, bge_shutdown), 38814afefa3SPawel Jakub Dawidek DEVMETHOD(device_suspend, bge_suspend), 38914afefa3SPawel Jakub Dawidek DEVMETHOD(device_resume, bge_resume), 39095d67482SBill Paul 39195d67482SBill Paul /* bus interface */ 39295d67482SBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 39395d67482SBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 39495d67482SBill Paul 39595d67482SBill Paul /* MII interface */ 39695d67482SBill Paul DEVMETHOD(miibus_readreg, bge_miibus_readreg), 39795d67482SBill Paul DEVMETHOD(miibus_writereg, bge_miibus_writereg), 39895d67482SBill Paul DEVMETHOD(miibus_statchg, bge_miibus_statchg), 39995d67482SBill Paul 40095d67482SBill Paul { 0, 0 } 40195d67482SBill Paul }; 40295d67482SBill Paul 40395d67482SBill Paul static driver_t bge_driver = { 40495d67482SBill Paul "bge", 40595d67482SBill Paul bge_methods, 40695d67482SBill Paul sizeof(struct bge_softc) 40795d67482SBill Paul }; 40895d67482SBill Paul 40995d67482SBill Paul static devclass_t bge_devclass; 41095d67482SBill Paul 411f246e4a1SMatthew N. Dodd DRIVER_MODULE(bge, pci, bge_driver, bge_devclass, 0, 0); 41295d67482SBill Paul DRIVER_MODULE(miibus, bge, miibus_driver, miibus_devclass, 0, 0); 41395d67482SBill Paul 414c4529f41SMichael Reifenberger static int bge_fake_autoneg = 0; 415f1a7e6d5SScott Long static int bge_allow_asf = 1; 416f1a7e6d5SScott Long 417c4529f41SMichael Reifenberger TUNABLE_INT("hw.bge.fake_autoneg", &bge_fake_autoneg); 418f1a7e6d5SScott Long TUNABLE_INT("hw.bge.allow_asf", &bge_allow_asf); 419f1a7e6d5SScott Long 420f1a7e6d5SScott Long SYSCTL_NODE(_hw, OID_AUTO, bge, CTLFLAG_RD, 0, "BGE driver parameters"); 421f1a7e6d5SScott Long SYSCTL_INT(_hw_bge, OID_AUTO, fake_autoneg, CTLFLAG_RD, &bge_fake_autoneg, 0, 422f1a7e6d5SScott Long "Enable fake autonegotiation for certain blade systems"); 423f1a7e6d5SScott Long SYSCTL_INT(_hw_bge, OID_AUTO, allow_asf, CTLFLAG_RD, &bge_allow_asf, 0, 424f1a7e6d5SScott Long "Allow ASF mode if available"); 425c4529f41SMichael Reifenberger 4263f74909aSGleb Smirnoff static uint32_t 4273f74909aSGleb Smirnoff bge_readmem_ind(struct bge_softc *sc, int off) 42895d67482SBill Paul { 42995d67482SBill Paul device_t dev; 4306f8718a3SScott Long uint32_t val; 43195d67482SBill Paul 43295d67482SBill Paul dev = sc->bge_dev; 43395d67482SBill Paul 43495d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4); 4356f8718a3SScott Long val = pci_read_config(dev, BGE_PCI_MEMWIN_DATA, 4); 4366f8718a3SScott Long pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4); 4376f8718a3SScott Long return (val); 43895d67482SBill Paul } 43995d67482SBill Paul 44095d67482SBill Paul static void 4413f74909aSGleb Smirnoff bge_writemem_ind(struct bge_softc *sc, int off, int val) 44295d67482SBill Paul { 44395d67482SBill Paul device_t dev; 44495d67482SBill Paul 44595d67482SBill Paul dev = sc->bge_dev; 44695d67482SBill Paul 44795d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4); 44895d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_DATA, val, 4); 4496f8718a3SScott Long pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4); 45095d67482SBill Paul } 45195d67482SBill Paul 45295d67482SBill Paul #ifdef notdef 4533f74909aSGleb Smirnoff static uint32_t 4543f74909aSGleb Smirnoff bge_readreg_ind(struct bge_softc *sc, int off) 45595d67482SBill Paul { 45695d67482SBill Paul device_t dev; 45795d67482SBill Paul 45895d67482SBill Paul dev = sc->bge_dev; 45995d67482SBill Paul 46095d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4); 46195d67482SBill Paul return (pci_read_config(dev, BGE_PCI_REG_DATA, 4)); 46295d67482SBill Paul } 46395d67482SBill Paul #endif 46495d67482SBill Paul 46595d67482SBill Paul static void 4663f74909aSGleb Smirnoff bge_writereg_ind(struct bge_softc *sc, int off, int val) 46795d67482SBill Paul { 46895d67482SBill Paul device_t dev; 46995d67482SBill Paul 47095d67482SBill Paul dev = sc->bge_dev; 47195d67482SBill Paul 47295d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4); 47395d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_DATA, val, 4); 47495d67482SBill Paul } 47595d67482SBill Paul 4766f8718a3SScott Long static void 4776f8718a3SScott Long bge_writemem_direct(struct bge_softc *sc, int off, int val) 4786f8718a3SScott Long { 4796f8718a3SScott Long CSR_WRITE_4(sc, off, val); 4806f8718a3SScott Long } 4816f8718a3SScott Long 482f41ac2beSBill Paul /* 483f41ac2beSBill Paul * Map a single buffer address. 484f41ac2beSBill Paul */ 485f41ac2beSBill Paul 486f41ac2beSBill Paul static void 4873f74909aSGleb Smirnoff bge_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 488f41ac2beSBill Paul { 489f41ac2beSBill Paul struct bge_dmamap_arg *ctx; 490f41ac2beSBill Paul 491f41ac2beSBill Paul if (error) 492f41ac2beSBill Paul return; 493f41ac2beSBill Paul 494f41ac2beSBill Paul ctx = arg; 495f41ac2beSBill Paul 496f41ac2beSBill Paul if (nseg > ctx->bge_maxsegs) { 497f41ac2beSBill Paul ctx->bge_maxsegs = 0; 498f41ac2beSBill Paul return; 499f41ac2beSBill Paul } 500f41ac2beSBill Paul 501f41ac2beSBill Paul ctx->bge_busaddr = segs->ds_addr; 502f41ac2beSBill Paul } 503f41ac2beSBill Paul 50495d67482SBill Paul /* 50595d67482SBill Paul * Read a byte of data stored in the EEPROM at address 'addr.' The 50695d67482SBill Paul * BCM570x supports both the traditional bitbang interface and an 50795d67482SBill Paul * auto access interface for reading the EEPROM. We use the auto 50895d67482SBill Paul * access method. 50995d67482SBill Paul */ 5103f74909aSGleb Smirnoff static uint8_t 5113f74909aSGleb Smirnoff bge_eeprom_getbyte(struct bge_softc *sc, int addr, uint8_t *dest) 51295d67482SBill Paul { 51395d67482SBill Paul int i; 5143f74909aSGleb Smirnoff uint32_t byte = 0; 51595d67482SBill Paul 51695d67482SBill Paul /* 51795d67482SBill Paul * Enable use of auto EEPROM access so we can avoid 51895d67482SBill Paul * having to use the bitbang method. 51995d67482SBill Paul */ 52095d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_AUTO_EEPROM); 52195d67482SBill Paul 52295d67482SBill Paul /* Reset the EEPROM, load the clock period. */ 52395d67482SBill Paul CSR_WRITE_4(sc, BGE_EE_ADDR, 52495d67482SBill Paul BGE_EEADDR_RESET|BGE_EEHALFCLK(BGE_HALFCLK_384SCL)); 52595d67482SBill Paul DELAY(20); 52695d67482SBill Paul 52795d67482SBill Paul /* Issue the read EEPROM command. */ 52895d67482SBill Paul CSR_WRITE_4(sc, BGE_EE_ADDR, BGE_EE_READCMD | addr); 52995d67482SBill Paul 53095d67482SBill Paul /* Wait for completion */ 53195d67482SBill Paul for(i = 0; i < BGE_TIMEOUT * 10; i++) { 53295d67482SBill Paul DELAY(10); 53395d67482SBill Paul if (CSR_READ_4(sc, BGE_EE_ADDR) & BGE_EEADDR_DONE) 53495d67482SBill Paul break; 53595d67482SBill Paul } 53695d67482SBill Paul 53795d67482SBill Paul if (i == BGE_TIMEOUT) { 538fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "EEPROM read timed out\n"); 539f6789fbaSPyun YongHyeon return (1); 54095d67482SBill Paul } 54195d67482SBill Paul 54295d67482SBill Paul /* Get result. */ 54395d67482SBill Paul byte = CSR_READ_4(sc, BGE_EE_DATA); 54495d67482SBill Paul 54595d67482SBill Paul *dest = (byte >> ((addr % 4) * 8)) & 0xFF; 54695d67482SBill Paul 54795d67482SBill Paul return (0); 54895d67482SBill Paul } 54995d67482SBill Paul 55095d67482SBill Paul /* 55195d67482SBill Paul * Read a sequence of bytes from the EEPROM. 55295d67482SBill Paul */ 55395d67482SBill Paul static int 5543f74909aSGleb Smirnoff bge_read_eeprom(struct bge_softc *sc, caddr_t dest, int off, int cnt) 55595d67482SBill Paul { 5563f74909aSGleb Smirnoff int i, error = 0; 5573f74909aSGleb Smirnoff uint8_t byte = 0; 55895d67482SBill Paul 55995d67482SBill Paul for (i = 0; i < cnt; i++) { 5603f74909aSGleb Smirnoff error = bge_eeprom_getbyte(sc, off + i, &byte); 5613f74909aSGleb Smirnoff if (error) 56295d67482SBill Paul break; 56395d67482SBill Paul *(dest + i) = byte; 56495d67482SBill Paul } 56595d67482SBill Paul 5663f74909aSGleb Smirnoff return (error ? 1 : 0); 56795d67482SBill Paul } 56895d67482SBill Paul 56995d67482SBill Paul static int 5703f74909aSGleb Smirnoff bge_miibus_readreg(device_t dev, int phy, int reg) 57195d67482SBill Paul { 57295d67482SBill Paul struct bge_softc *sc; 5733f74909aSGleb Smirnoff uint32_t val, autopoll; 57495d67482SBill Paul int i; 57595d67482SBill Paul 57695d67482SBill Paul sc = device_get_softc(dev); 57795d67482SBill Paul 5780434d1b8SBill Paul /* 5790434d1b8SBill Paul * Broadcom's own driver always assumes the internal 5800434d1b8SBill Paul * PHY is at GMII address 1. On some chips, the PHY responds 5810434d1b8SBill Paul * to accesses at all addresses, which could cause us to 5820434d1b8SBill Paul * bogusly attach the PHY 32 times at probe type. Always 5830434d1b8SBill Paul * restricting the lookup to address 1 is simpler than 5840434d1b8SBill Paul * trying to figure out which chips revisions should be 5850434d1b8SBill Paul * special-cased. 5860434d1b8SBill Paul */ 587b1265c1aSJohn Polstra if (phy != 1) 58898b28ee5SBill Paul return (0); 58998b28ee5SBill Paul 59037ceeb4dSPaul Saab /* Reading with autopolling on may trigger PCI errors */ 59137ceeb4dSPaul Saab autopoll = CSR_READ_4(sc, BGE_MI_MODE); 59237ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 59337ceeb4dSPaul Saab BGE_CLRBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 59437ceeb4dSPaul Saab DELAY(40); 59537ceeb4dSPaul Saab } 59637ceeb4dSPaul Saab 59795d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_READ|BGE_MICOMM_BUSY| 59895d67482SBill Paul BGE_MIPHY(phy)|BGE_MIREG(reg)); 59995d67482SBill Paul 60095d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 60195d67482SBill Paul val = CSR_READ_4(sc, BGE_MI_COMM); 60295d67482SBill Paul if (!(val & BGE_MICOMM_BUSY)) 60395d67482SBill Paul break; 60495d67482SBill Paul } 60595d67482SBill Paul 60695d67482SBill Paul if (i == BGE_TIMEOUT) { 6076b9f5c94SGleb Smirnoff device_printf(sc->bge_dev, "PHY read timed out\n"); 60837ceeb4dSPaul Saab val = 0; 60937ceeb4dSPaul Saab goto done; 61095d67482SBill Paul } 61195d67482SBill Paul 61295d67482SBill Paul val = CSR_READ_4(sc, BGE_MI_COMM); 61395d67482SBill Paul 61437ceeb4dSPaul Saab done: 61537ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 61637ceeb4dSPaul Saab BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 61737ceeb4dSPaul Saab DELAY(40); 61837ceeb4dSPaul Saab } 61937ceeb4dSPaul Saab 62095d67482SBill Paul if (val & BGE_MICOMM_READFAIL) 62195d67482SBill Paul return (0); 62295d67482SBill Paul 62395d67482SBill Paul return (val & 0xFFFF); 62495d67482SBill Paul } 62595d67482SBill Paul 62695d67482SBill Paul static int 6273f74909aSGleb Smirnoff bge_miibus_writereg(device_t dev, int phy, int reg, int val) 62895d67482SBill Paul { 62995d67482SBill Paul struct bge_softc *sc; 6303f74909aSGleb Smirnoff uint32_t autopoll; 63195d67482SBill Paul int i; 63295d67482SBill Paul 63395d67482SBill Paul sc = device_get_softc(dev); 63495d67482SBill Paul 63537ceeb4dSPaul Saab /* Reading with autopolling on may trigger PCI errors */ 63637ceeb4dSPaul Saab autopoll = CSR_READ_4(sc, BGE_MI_MODE); 63737ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 63837ceeb4dSPaul Saab BGE_CLRBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 63937ceeb4dSPaul Saab DELAY(40); 64037ceeb4dSPaul Saab } 64137ceeb4dSPaul Saab 64295d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_WRITE|BGE_MICOMM_BUSY| 64395d67482SBill Paul BGE_MIPHY(phy)|BGE_MIREG(reg)|val); 64495d67482SBill Paul 64595d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 64695d67482SBill Paul if (!(CSR_READ_4(sc, BGE_MI_COMM) & BGE_MICOMM_BUSY)) 64795d67482SBill Paul break; 64895d67482SBill Paul } 64995d67482SBill Paul 65037ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 65137ceeb4dSPaul Saab BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 65237ceeb4dSPaul Saab DELAY(40); 65337ceeb4dSPaul Saab } 65437ceeb4dSPaul Saab 65595d67482SBill Paul if (i == BGE_TIMEOUT) { 6566b9f5c94SGleb Smirnoff device_printf(sc->bge_dev, "PHY read timed out\n"); 65795d67482SBill Paul return (0); 65895d67482SBill Paul } 65995d67482SBill Paul 66095d67482SBill Paul return (0); 66195d67482SBill Paul } 66295d67482SBill Paul 66395d67482SBill Paul static void 6643f74909aSGleb Smirnoff bge_miibus_statchg(device_t dev) 66595d67482SBill Paul { 66695d67482SBill Paul struct bge_softc *sc; 66795d67482SBill Paul struct mii_data *mii; 66895d67482SBill Paul sc = device_get_softc(dev); 66995d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 67095d67482SBill Paul 67195d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_PORTMODE); 6723f74909aSGleb Smirnoff if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T) 67395d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_GMII); 6743f74909aSGleb Smirnoff else 67595d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_MII); 67695d67482SBill Paul 6773f74909aSGleb Smirnoff if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX) 67895d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX); 6793f74909aSGleb Smirnoff else 68095d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX); 68195d67482SBill Paul } 68295d67482SBill Paul 68395d67482SBill Paul /* 68495d67482SBill Paul * Intialize a standard receive ring descriptor. 68595d67482SBill Paul */ 68695d67482SBill Paul static int 6873f74909aSGleb Smirnoff bge_newbuf_std(struct bge_softc *sc, int i, struct mbuf *m) 68895d67482SBill Paul { 68995d67482SBill Paul struct mbuf *m_new = NULL; 69095d67482SBill Paul struct bge_rx_bd *r; 691f41ac2beSBill Paul struct bge_dmamap_arg ctx; 692f41ac2beSBill Paul int error; 69395d67482SBill Paul 69495d67482SBill Paul if (m == NULL) { 695c3a56752SGleb Smirnoff m_new = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 696c3a56752SGleb Smirnoff if (m_new == NULL) 69795d67482SBill Paul return (ENOBUFS); 69895d67482SBill Paul m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 69995d67482SBill Paul } else { 70095d67482SBill Paul m_new = m; 70195d67482SBill Paul m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 70295d67482SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 70395d67482SBill Paul } 70495d67482SBill Paul 705652ae483SGleb Smirnoff if ((sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) == 0) 70695d67482SBill Paul m_adj(m_new, ETHER_ALIGN); 70795d67482SBill Paul sc->bge_cdata.bge_rx_std_chain[i] = m_new; 708f41ac2beSBill Paul r = &sc->bge_ldata.bge_rx_std_ring[i]; 709f41ac2beSBill Paul ctx.bge_maxsegs = 1; 710f41ac2beSBill Paul ctx.sc = sc; 711f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_mtag, 712f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i], mtod(m_new, void *), 713f41ac2beSBill Paul m_new->m_len, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 714f41ac2beSBill Paul if (error || ctx.bge_maxsegs == 0) { 715f7cea149SGleb Smirnoff if (m == NULL) { 716f7cea149SGleb Smirnoff sc->bge_cdata.bge_rx_std_chain[i] = NULL; 717f41ac2beSBill Paul m_freem(m_new); 718f7cea149SGleb Smirnoff } 719f41ac2beSBill Paul return (ENOMEM); 720f41ac2beSBill Paul } 721e907febfSPyun YongHyeon r->bge_addr.bge_addr_lo = BGE_ADDR_LO(ctx.bge_busaddr); 722e907febfSPyun YongHyeon r->bge_addr.bge_addr_hi = BGE_ADDR_HI(ctx.bge_busaddr); 723e907febfSPyun YongHyeon r->bge_flags = BGE_RXBDFLAG_END; 724e907febfSPyun YongHyeon r->bge_len = m_new->m_len; 725e907febfSPyun YongHyeon r->bge_idx = i; 726f41ac2beSBill Paul 727f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_mtag, 728f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i], 729f41ac2beSBill Paul BUS_DMASYNC_PREREAD); 73095d67482SBill Paul 73195d67482SBill Paul return (0); 73295d67482SBill Paul } 73395d67482SBill Paul 73495d67482SBill Paul /* 73595d67482SBill Paul * Initialize a jumbo receive ring descriptor. This allocates 73695d67482SBill Paul * a jumbo buffer from the pool managed internally by the driver. 73795d67482SBill Paul */ 73895d67482SBill Paul static int 7393f74909aSGleb Smirnoff bge_newbuf_jumbo(struct bge_softc *sc, int i, struct mbuf *m) 74095d67482SBill Paul { 7411be6acb7SGleb Smirnoff bus_dma_segment_t segs[BGE_NSEG_JUMBO]; 7421be6acb7SGleb Smirnoff struct bge_extrx_bd *r; 74395d67482SBill Paul struct mbuf *m_new = NULL; 7441be6acb7SGleb Smirnoff int nsegs; 745f41ac2beSBill Paul int error; 74695d67482SBill Paul 74795d67482SBill Paul if (m == NULL) { 748a163d034SWarner Losh MGETHDR(m_new, M_DONTWAIT, MT_DATA); 7491be6acb7SGleb Smirnoff if (m_new == NULL) 75095d67482SBill Paul return (ENOBUFS); 75195d67482SBill Paul 7521be6acb7SGleb Smirnoff m_cljget(m_new, M_DONTWAIT, MJUM9BYTES); 7531be6acb7SGleb Smirnoff if (!(m_new->m_flags & M_EXT)) { 75495d67482SBill Paul m_freem(m_new); 75595d67482SBill Paul return (ENOBUFS); 75695d67482SBill Paul } 7571be6acb7SGleb Smirnoff m_new->m_len = m_new->m_pkthdr.len = MJUM9BYTES; 75895d67482SBill Paul } else { 75995d67482SBill Paul m_new = m; 7601be6acb7SGleb Smirnoff m_new->m_len = m_new->m_pkthdr.len = MJUM9BYTES; 76195d67482SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 76295d67482SBill Paul } 76395d67482SBill Paul 764652ae483SGleb Smirnoff if ((sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) == 0) 76595d67482SBill Paul m_adj(m_new, ETHER_ALIGN); 7661be6acb7SGleb Smirnoff 7671be6acb7SGleb Smirnoff error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_mtag_jumbo, 7681be6acb7SGleb Smirnoff sc->bge_cdata.bge_rx_jumbo_dmamap[i], 7691be6acb7SGleb Smirnoff m_new, segs, &nsegs, BUS_DMA_NOWAIT); 7701be6acb7SGleb Smirnoff if (error) { 7711be6acb7SGleb Smirnoff if (m == NULL) 772f41ac2beSBill Paul m_freem(m_new); 7731be6acb7SGleb Smirnoff return (error); 774f7cea149SGleb Smirnoff } 7751be6acb7SGleb Smirnoff sc->bge_cdata.bge_rx_jumbo_chain[i] = m_new; 7761be6acb7SGleb Smirnoff 7771be6acb7SGleb Smirnoff /* 7781be6acb7SGleb Smirnoff * Fill in the extended RX buffer descriptor. 7791be6acb7SGleb Smirnoff */ 7801be6acb7SGleb Smirnoff r = &sc->bge_ldata.bge_rx_jumbo_ring[i]; 7814e7ba1abSGleb Smirnoff r->bge_flags = BGE_RXBDFLAG_JUMBO_RING|BGE_RXBDFLAG_END; 7824e7ba1abSGleb Smirnoff r->bge_idx = i; 7834e7ba1abSGleb Smirnoff r->bge_len3 = r->bge_len2 = r->bge_len1 = 0; 7844e7ba1abSGleb Smirnoff switch (nsegs) { 7854e7ba1abSGleb Smirnoff case 4: 7864e7ba1abSGleb Smirnoff r->bge_addr3.bge_addr_lo = BGE_ADDR_LO(segs[3].ds_addr); 7874e7ba1abSGleb Smirnoff r->bge_addr3.bge_addr_hi = BGE_ADDR_HI(segs[3].ds_addr); 7884e7ba1abSGleb Smirnoff r->bge_len3 = segs[3].ds_len; 7894e7ba1abSGleb Smirnoff case 3: 790e907febfSPyun YongHyeon r->bge_addr2.bge_addr_lo = BGE_ADDR_LO(segs[2].ds_addr); 791e907febfSPyun YongHyeon r->bge_addr2.bge_addr_hi = BGE_ADDR_HI(segs[2].ds_addr); 792e907febfSPyun YongHyeon r->bge_len2 = segs[2].ds_len; 7934e7ba1abSGleb Smirnoff case 2: 7944e7ba1abSGleb Smirnoff r->bge_addr1.bge_addr_lo = BGE_ADDR_LO(segs[1].ds_addr); 7954e7ba1abSGleb Smirnoff r->bge_addr1.bge_addr_hi = BGE_ADDR_HI(segs[1].ds_addr); 7964e7ba1abSGleb Smirnoff r->bge_len1 = segs[1].ds_len; 7974e7ba1abSGleb Smirnoff case 1: 7984e7ba1abSGleb Smirnoff r->bge_addr0.bge_addr_lo = BGE_ADDR_LO(segs[0].ds_addr); 7994e7ba1abSGleb Smirnoff r->bge_addr0.bge_addr_hi = BGE_ADDR_HI(segs[0].ds_addr); 8004e7ba1abSGleb Smirnoff r->bge_len0 = segs[0].ds_len; 8014e7ba1abSGleb Smirnoff break; 8024e7ba1abSGleb Smirnoff default: 8034e7ba1abSGleb Smirnoff panic("%s: %d segments\n", __func__, nsegs); 8044e7ba1abSGleb Smirnoff } 805f41ac2beSBill Paul 806f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_mtag, 807f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[i], 808f41ac2beSBill Paul BUS_DMASYNC_PREREAD); 80995d67482SBill Paul 81095d67482SBill Paul return (0); 81195d67482SBill Paul } 81295d67482SBill Paul 81395d67482SBill Paul /* 81495d67482SBill Paul * The standard receive ring has 512 entries in it. At 2K per mbuf cluster, 81595d67482SBill Paul * that's 1MB or memory, which is a lot. For now, we fill only the first 81695d67482SBill Paul * 256 ring entries and hope that our CPU is fast enough to keep up with 81795d67482SBill Paul * the NIC. 81895d67482SBill Paul */ 81995d67482SBill Paul static int 8203f74909aSGleb Smirnoff bge_init_rx_ring_std(struct bge_softc *sc) 82195d67482SBill Paul { 82295d67482SBill Paul int i; 82395d67482SBill Paul 82495d67482SBill Paul for (i = 0; i < BGE_SSLOTS; i++) { 82595d67482SBill Paul if (bge_newbuf_std(sc, i, NULL) == ENOBUFS) 82695d67482SBill Paul return (ENOBUFS); 82795d67482SBill Paul }; 82895d67482SBill Paul 829f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 830f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, 831f41ac2beSBill Paul BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); 832f41ac2beSBill Paul 83395d67482SBill Paul sc->bge_std = i - 1; 83495d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std); 83595d67482SBill Paul 83695d67482SBill Paul return (0); 83795d67482SBill Paul } 83895d67482SBill Paul 83995d67482SBill Paul static void 8403f74909aSGleb Smirnoff bge_free_rx_ring_std(struct bge_softc *sc) 84195d67482SBill Paul { 84295d67482SBill Paul int i; 84395d67482SBill Paul 84495d67482SBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 84595d67482SBill Paul if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) { 846e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag, 847e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_std_dmamap[i], 848e65bed95SPyun YongHyeon BUS_DMASYNC_POSTREAD); 849f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag, 850f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i]); 851e65bed95SPyun YongHyeon m_freem(sc->bge_cdata.bge_rx_std_chain[i]); 852e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_std_chain[i] = NULL; 85395d67482SBill Paul } 854f41ac2beSBill Paul bzero((char *)&sc->bge_ldata.bge_rx_std_ring[i], 85595d67482SBill Paul sizeof(struct bge_rx_bd)); 85695d67482SBill Paul } 85795d67482SBill Paul } 85895d67482SBill Paul 85995d67482SBill Paul static int 8603f74909aSGleb Smirnoff bge_init_rx_ring_jumbo(struct bge_softc *sc) 86195d67482SBill Paul { 86295d67482SBill Paul struct bge_rcb *rcb; 8631be6acb7SGleb Smirnoff int i; 86495d67482SBill Paul 86595d67482SBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 86695d67482SBill Paul if (bge_newbuf_jumbo(sc, i, NULL) == ENOBUFS) 86795d67482SBill Paul return (ENOBUFS); 86895d67482SBill Paul }; 86995d67482SBill Paul 870f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 871f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 872f41ac2beSBill Paul BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); 873f41ac2beSBill Paul 87495d67482SBill Paul sc->bge_jumbo = i - 1; 87595d67482SBill Paul 876f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb; 8771be6acb7SGleb Smirnoff rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0, 8781be6acb7SGleb Smirnoff BGE_RCB_FLAG_USE_EXT_RX_BD); 87967111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags); 88095d67482SBill Paul 88195d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo); 88295d67482SBill Paul 88395d67482SBill Paul return (0); 88495d67482SBill Paul } 88595d67482SBill Paul 88695d67482SBill Paul static void 8873f74909aSGleb Smirnoff bge_free_rx_ring_jumbo(struct bge_softc *sc) 88895d67482SBill Paul { 88995d67482SBill Paul int i; 89095d67482SBill Paul 89195d67482SBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 89295d67482SBill Paul if (sc->bge_cdata.bge_rx_jumbo_chain[i] != NULL) { 893e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo, 894e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_dmamap[i], 895e65bed95SPyun YongHyeon BUS_DMASYNC_POSTREAD); 896f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo, 897f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 898e65bed95SPyun YongHyeon m_freem(sc->bge_cdata.bge_rx_jumbo_chain[i]); 899e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_chain[i] = NULL; 90095d67482SBill Paul } 901f41ac2beSBill Paul bzero((char *)&sc->bge_ldata.bge_rx_jumbo_ring[i], 9021be6acb7SGleb Smirnoff sizeof(struct bge_extrx_bd)); 90395d67482SBill Paul } 90495d67482SBill Paul } 90595d67482SBill Paul 90695d67482SBill Paul static void 9073f74909aSGleb Smirnoff bge_free_tx_ring(struct bge_softc *sc) 90895d67482SBill Paul { 90995d67482SBill Paul int i; 91095d67482SBill Paul 911f41ac2beSBill Paul if (sc->bge_ldata.bge_tx_ring == NULL) 91295d67482SBill Paul return; 91395d67482SBill Paul 91495d67482SBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 91595d67482SBill Paul if (sc->bge_cdata.bge_tx_chain[i] != NULL) { 916e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag, 917e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_dmamap[i], 918e65bed95SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 919f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag, 920f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[i]); 921e65bed95SPyun YongHyeon m_freem(sc->bge_cdata.bge_tx_chain[i]); 922e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_chain[i] = NULL; 92395d67482SBill Paul } 924f41ac2beSBill Paul bzero((char *)&sc->bge_ldata.bge_tx_ring[i], 92595d67482SBill Paul sizeof(struct bge_tx_bd)); 92695d67482SBill Paul } 92795d67482SBill Paul } 92895d67482SBill Paul 92995d67482SBill Paul static int 9303f74909aSGleb Smirnoff bge_init_tx_ring(struct bge_softc *sc) 93195d67482SBill Paul { 93295d67482SBill Paul sc->bge_txcnt = 0; 93395d67482SBill Paul sc->bge_tx_saved_considx = 0; 9343927098fSPaul Saab 93514bbd30fSGleb Smirnoff /* Initialize transmit producer index for host-memory send ring. */ 93614bbd30fSGleb Smirnoff sc->bge_tx_prodidx = 0; 93714bbd30fSGleb Smirnoff CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bge_tx_prodidx); 93814bbd30fSGleb Smirnoff 9393927098fSPaul Saab /* 5700 b2 errata */ 940e0ced696SPaul Saab if (sc->bge_chiprev == BGE_CHIPREV_5700_BX) 94114bbd30fSGleb Smirnoff CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bge_tx_prodidx); 9423927098fSPaul Saab 94314bbd30fSGleb Smirnoff /* NIC-memory send ring not used; initialize to zero. */ 9443927098fSPaul Saab CSR_WRITE_4(sc, BGE_MBX_TX_NIC_PROD0_LO, 0); 9453927098fSPaul Saab /* 5700 b2 errata */ 946e0ced696SPaul Saab if (sc->bge_chiprev == BGE_CHIPREV_5700_BX) 94795d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_TX_NIC_PROD0_LO, 0); 94895d67482SBill Paul 94995d67482SBill Paul return (0); 95095d67482SBill Paul } 95195d67482SBill Paul 95295d67482SBill Paul static void 9533e9b1bcaSJung-uk Kim bge_setpromisc(struct bge_softc *sc) 9543e9b1bcaSJung-uk Kim { 9553e9b1bcaSJung-uk Kim struct ifnet *ifp; 9563e9b1bcaSJung-uk Kim 9573e9b1bcaSJung-uk Kim BGE_LOCK_ASSERT(sc); 9583e9b1bcaSJung-uk Kim 9593e9b1bcaSJung-uk Kim ifp = sc->bge_ifp; 9603e9b1bcaSJung-uk Kim 9613e9b1bcaSJung-uk Kim /* 9623e9b1bcaSJung-uk Kim * Enable or disable promiscuous mode as needed. 9633e9b1bcaSJung-uk Kim * Do not strip VLAN tag when promiscuous mode is enabled. 9643e9b1bcaSJung-uk Kim */ 9653e9b1bcaSJung-uk Kim if (ifp->if_flags & IFF_PROMISC) 9663e9b1bcaSJung-uk Kim BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC | 9673e9b1bcaSJung-uk Kim BGE_RXMODE_RX_KEEP_VLAN_DIAG); 9683e9b1bcaSJung-uk Kim else 9693e9b1bcaSJung-uk Kim BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC | 9703e9b1bcaSJung-uk Kim BGE_RXMODE_RX_KEEP_VLAN_DIAG); 9713e9b1bcaSJung-uk Kim } 9723e9b1bcaSJung-uk Kim 9733e9b1bcaSJung-uk Kim static void 9743f74909aSGleb Smirnoff bge_setmulti(struct bge_softc *sc) 97595d67482SBill Paul { 97695d67482SBill Paul struct ifnet *ifp; 97795d67482SBill Paul struct ifmultiaddr *ifma; 9783f74909aSGleb Smirnoff uint32_t hashes[4] = { 0, 0, 0, 0 }; 97995d67482SBill Paul int h, i; 98095d67482SBill Paul 9810f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 9820f9bd73bSSam Leffler 983fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 98495d67482SBill Paul 98595d67482SBill Paul if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) { 98695d67482SBill Paul for (i = 0; i < 4; i++) 98795d67482SBill Paul CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0xFFFFFFFF); 98895d67482SBill Paul return; 98995d67482SBill Paul } 99095d67482SBill Paul 99195d67482SBill Paul /* First, zot all the existing filters. */ 99295d67482SBill Paul for (i = 0; i < 4; i++) 99395d67482SBill Paul CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0); 99495d67482SBill Paul 99595d67482SBill Paul /* Now program new ones. */ 99613b203d0SRobert Watson IF_ADDR_LOCK(ifp); 99795d67482SBill Paul TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 99895d67482SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 99995d67482SBill Paul continue; 10000e939c0cSChristian Weisgerber h = ether_crc32_le(LLADDR((struct sockaddr_dl *) 10010e939c0cSChristian Weisgerber ifma->ifma_addr), ETHER_ADDR_LEN) & 0x7F; 100295d67482SBill Paul hashes[(h & 0x60) >> 5] |= 1 << (h & 0x1F); 100395d67482SBill Paul } 100413b203d0SRobert Watson IF_ADDR_UNLOCK(ifp); 100595d67482SBill Paul 100695d67482SBill Paul for (i = 0; i < 4; i++) 100795d67482SBill Paul CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), hashes[i]); 100895d67482SBill Paul } 100995d67482SBill Paul 10108cb1383cSDoug Ambrisko static void 10118cb1383cSDoug Ambrisko bge_sig_pre_reset(sc, type) 10128cb1383cSDoug Ambrisko struct bge_softc *sc; 10138cb1383cSDoug Ambrisko int type; 10148cb1383cSDoug Ambrisko { 10158cb1383cSDoug Ambrisko /* 10168cb1383cSDoug Ambrisko * Some chips don't like this so only do this if ASF is enabled 10178cb1383cSDoug Ambrisko */ 10188cb1383cSDoug Ambrisko if (sc->bge_asf_mode) 10198cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER); 10208cb1383cSDoug Ambrisko 10218cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_NEW_HANDSHAKE) { 10228cb1383cSDoug Ambrisko switch (type) { 10238cb1383cSDoug Ambrisko case BGE_RESET_START: 10248cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x1); /* START */ 10258cb1383cSDoug Ambrisko break; 10268cb1383cSDoug Ambrisko case BGE_RESET_STOP: 10278cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x2); /* UNLOAD */ 10288cb1383cSDoug Ambrisko break; 10298cb1383cSDoug Ambrisko } 10308cb1383cSDoug Ambrisko } 10318cb1383cSDoug Ambrisko } 10328cb1383cSDoug Ambrisko 10338cb1383cSDoug Ambrisko static void 10348cb1383cSDoug Ambrisko bge_sig_post_reset(sc, type) 10358cb1383cSDoug Ambrisko struct bge_softc *sc; 10368cb1383cSDoug Ambrisko int type; 10378cb1383cSDoug Ambrisko { 10388cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_NEW_HANDSHAKE) { 10398cb1383cSDoug Ambrisko switch (type) { 10408cb1383cSDoug Ambrisko case BGE_RESET_START: 10418cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x80000001); 10428cb1383cSDoug Ambrisko /* START DONE */ 10438cb1383cSDoug Ambrisko break; 10448cb1383cSDoug Ambrisko case BGE_RESET_STOP: 10458cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x80000002); 10468cb1383cSDoug Ambrisko break; 10478cb1383cSDoug Ambrisko } 10488cb1383cSDoug Ambrisko } 10498cb1383cSDoug Ambrisko } 10508cb1383cSDoug Ambrisko 10518cb1383cSDoug Ambrisko static void 10528cb1383cSDoug Ambrisko bge_sig_legacy(sc, type) 10538cb1383cSDoug Ambrisko struct bge_softc *sc; 10548cb1383cSDoug Ambrisko int type; 10558cb1383cSDoug Ambrisko { 10568cb1383cSDoug Ambrisko if (sc->bge_asf_mode) { 10578cb1383cSDoug Ambrisko switch (type) { 10588cb1383cSDoug Ambrisko case BGE_RESET_START: 10598cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x1); /* START */ 10608cb1383cSDoug Ambrisko break; 10618cb1383cSDoug Ambrisko case BGE_RESET_STOP: 10628cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x2); /* UNLOAD */ 10638cb1383cSDoug Ambrisko break; 10648cb1383cSDoug Ambrisko } 10658cb1383cSDoug Ambrisko } 10668cb1383cSDoug Ambrisko } 10678cb1383cSDoug Ambrisko 10688cb1383cSDoug Ambrisko void bge_stop_fw(struct bge_softc *); 10698cb1383cSDoug Ambrisko void 10708cb1383cSDoug Ambrisko bge_stop_fw(sc) 10718cb1383cSDoug Ambrisko struct bge_softc *sc; 10728cb1383cSDoug Ambrisko { 10738cb1383cSDoug Ambrisko int i; 10748cb1383cSDoug Ambrisko 10758cb1383cSDoug Ambrisko if (sc->bge_asf_mode) { 10768cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM_FW, BGE_FW_PAUSE); 10778cb1383cSDoug Ambrisko CSR_WRITE_4(sc, BGE_CPU_EVENT, 10788cb1383cSDoug Ambrisko CSR_READ_4(sc, BGE_CPU_EVENT) != (1 << 14)); 10798cb1383cSDoug Ambrisko 10808cb1383cSDoug Ambrisko for (i = 0; i < 100; i++ ) { 10818cb1383cSDoug Ambrisko if (!(CSR_READ_4(sc, BGE_CPU_EVENT) & (1 << 14))) 10828cb1383cSDoug Ambrisko break; 10838cb1383cSDoug Ambrisko DELAY(10); 10848cb1383cSDoug Ambrisko } 10858cb1383cSDoug Ambrisko } 10868cb1383cSDoug Ambrisko } 10878cb1383cSDoug Ambrisko 108895d67482SBill Paul /* 108995d67482SBill Paul * Do endian, PCI and DMA initialization. Also check the on-board ROM 109095d67482SBill Paul * self-test results. 109195d67482SBill Paul */ 109295d67482SBill Paul static int 10933f74909aSGleb Smirnoff bge_chipinit(struct bge_softc *sc) 109495d67482SBill Paul { 10953f74909aSGleb Smirnoff uint32_t dma_rw_ctl; 109695d67482SBill Paul int i; 109795d67482SBill Paul 10988cb1383cSDoug Ambrisko /* Set endianness before we access any non-PCI registers. */ 1099e907febfSPyun YongHyeon pci_write_config(sc->bge_dev, BGE_PCI_MISC_CTL, BGE_INIT, 4); 110095d67482SBill Paul 110195d67482SBill Paul /* 110295d67482SBill Paul * Check the 'ROM failed' bit on the RX CPU to see if 110395d67482SBill Paul * self-tests passed. 110495d67482SBill Paul */ 110595d67482SBill Paul if (CSR_READ_4(sc, BGE_RXCPU_MODE) & BGE_RXCPUMODE_ROMFAIL) { 1106fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "RX CPU self-diagnostics failed!\n"); 110795d67482SBill Paul return (ENODEV); 110895d67482SBill Paul } 110995d67482SBill Paul 111095d67482SBill Paul /* Clear the MAC control register */ 111195d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, 0); 111295d67482SBill Paul 111395d67482SBill Paul /* 111495d67482SBill Paul * Clear the MAC statistics block in the NIC's 111595d67482SBill Paul * internal memory. 111695d67482SBill Paul */ 111795d67482SBill Paul for (i = BGE_STATS_BLOCK; 11183f74909aSGleb Smirnoff i < BGE_STATS_BLOCK_END + 1; i += sizeof(uint32_t)) 111995d67482SBill Paul BGE_MEMWIN_WRITE(sc, i, 0); 112095d67482SBill Paul 112195d67482SBill Paul for (i = BGE_STATUS_BLOCK; 11223f74909aSGleb Smirnoff i < BGE_STATUS_BLOCK_END + 1; i += sizeof(uint32_t)) 112395d67482SBill Paul BGE_MEMWIN_WRITE(sc, i, 0); 112495d67482SBill Paul 112595d67482SBill Paul /* Set up the PCI DMA control register. */ 1126652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_PCIE) { 11274c0da0ffSGleb Smirnoff /* PCI Express bus */ 1128e53d81eeSPaul Saab dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD | 1129e53d81eeSPaul Saab (0xf << BGE_PCIDMARWCTL_RD_WAT_SHIFT) | 1130e53d81eeSPaul Saab (0x2 << BGE_PCIDMARWCTL_WR_WAT_SHIFT); 1131652ae483SGleb Smirnoff } else if (sc->bge_flags & BGE_FLAG_PCIX) { 11328287860eSJohn Polstra /* PCI-X bus */ 11334c0da0ffSGleb Smirnoff if (BGE_IS_5714_FAMILY(sc)) { 11344c0da0ffSGleb Smirnoff dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD; 11354c0da0ffSGleb Smirnoff dma_rw_ctl &= ~BGE_PCIDMARWCTL_ONEDMA_ATONCE; /* XXX */ 11364c0da0ffSGleb Smirnoff /* XXX magic values, Broadcom-supplied Linux driver */ 11374c0da0ffSGleb Smirnoff if (sc->bge_asicrev == BGE_ASICREV_BCM5780) 11384c0da0ffSGleb Smirnoff dma_rw_ctl |= (1 << 20) | (1 << 18) | 11394c0da0ffSGleb Smirnoff BGE_PCIDMARWCTL_ONEDMA_ATONCE; 11404c0da0ffSGleb Smirnoff else 11414c0da0ffSGleb Smirnoff dma_rw_ctl |= (1 << 20) | (1 << 18) | (1 << 15); 11424c0da0ffSGleb Smirnoff 11434c0da0ffSGleb Smirnoff } else if (sc->bge_asicrev == BGE_ASICREV_BCM5704) 11445cba12d3SPaul Saab /* 11455cba12d3SPaul Saab * The 5704 uses a different encoding of read/write 11465cba12d3SPaul Saab * watermarks. 11475cba12d3SPaul Saab */ 11485cba12d3SPaul Saab dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD | 11495cba12d3SPaul Saab (0x7 << BGE_PCIDMARWCTL_RD_WAT_SHIFT) | 11505cba12d3SPaul Saab (0x3 << BGE_PCIDMARWCTL_WR_WAT_SHIFT); 11515cba12d3SPaul Saab else 11525cba12d3SPaul Saab dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD | 11535cba12d3SPaul Saab (0x3 << BGE_PCIDMARWCTL_RD_WAT_SHIFT) | 11545cba12d3SPaul Saab (0x3 << BGE_PCIDMARWCTL_WR_WAT_SHIFT) | 11555cba12d3SPaul Saab (0x0F); 11565cba12d3SPaul Saab 11575cba12d3SPaul Saab /* 11585cba12d3SPaul Saab * 5703 and 5704 need ONEDMA_AT_ONCE as a workaround 11595cba12d3SPaul Saab * for hardware bugs. 11605cba12d3SPaul Saab */ 1161e0ced696SPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5703 || 1162e0ced696SPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5704) { 11633f74909aSGleb Smirnoff uint32_t tmp; 11645cba12d3SPaul Saab 11655cba12d3SPaul Saab tmp = CSR_READ_4(sc, BGE_PCI_CLKCTL) & 0x1f; 11665cba12d3SPaul Saab if (tmp == 0x6 || tmp == 0x7) 11675cba12d3SPaul Saab dma_rw_ctl |= BGE_PCIDMARWCTL_ONEDMA_ATONCE; 11688287860eSJohn Polstra } 11694c0da0ffSGleb Smirnoff } else 11704c0da0ffSGleb Smirnoff /* Conventional PCI bus */ 11714c0da0ffSGleb Smirnoff dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD | 11724c0da0ffSGleb Smirnoff (0x7 << BGE_PCIDMARWCTL_RD_WAT_SHIFT) | 11734c0da0ffSGleb Smirnoff (0x7 << BGE_PCIDMARWCTL_WR_WAT_SHIFT) | 11744c0da0ffSGleb Smirnoff (0x0F); 11755cba12d3SPaul Saab 1176e0ced696SPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5703 || 11770434d1b8SBill Paul sc->bge_asicrev == BGE_ASICREV_BCM5704 || 11784c0da0ffSGleb Smirnoff sc->bge_asicrev == BGE_ASICREV_BCM5705) 11795cba12d3SPaul Saab dma_rw_ctl &= ~BGE_PCIDMARWCTL_MINDMA; 11805cba12d3SPaul Saab pci_write_config(sc->bge_dev, BGE_PCI_DMA_RW_CTL, dma_rw_ctl, 4); 118195d67482SBill Paul 118295d67482SBill Paul /* 118395d67482SBill Paul * Set up general mode register. 118495d67482SBill Paul */ 1185e907febfSPyun YongHyeon CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS| 118695d67482SBill Paul BGE_MODECTL_MAC_ATTN_INTR|BGE_MODECTL_HOST_SEND_BDS| 1187ee7ef91cSOleg Bulyzhin BGE_MODECTL_TX_NO_PHDR_CSUM); 118895d67482SBill Paul 118995d67482SBill Paul /* 11908cb1383cSDoug Ambrisko * Tell the firmware the driver is running 11918cb1383cSDoug Ambrisko */ 11928cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) 11938cb1383cSDoug Ambrisko BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 11948cb1383cSDoug Ambrisko 11958cb1383cSDoug Ambrisko /* 1196ea13bdd5SJohn Polstra * Disable memory write invalidate. Apparently it is not supported 1197ea13bdd5SJohn Polstra * properly by these devices. 119895d67482SBill Paul */ 1199ea13bdd5SJohn Polstra PCI_CLRBIT(sc->bge_dev, BGE_PCI_CMD, PCIM_CMD_MWIEN, 4); 120095d67482SBill Paul 120195d67482SBill Paul #ifdef __brokenalpha__ 120295d67482SBill Paul /* 120395d67482SBill Paul * Must insure that we do not cross an 8K (bytes) boundary 120495d67482SBill Paul * for DMA reads. Our highest limit is 1K bytes. This is a 120595d67482SBill Paul * restriction on some ALPHA platforms with early revision 120695d67482SBill Paul * 21174 PCI chipsets, such as the AlphaPC 164lx 120795d67482SBill Paul */ 120862f1ea9cSJohn Polstra PCI_SETBIT(sc->bge_dev, BGE_PCI_DMA_RW_CTL, 120962f1ea9cSJohn Polstra BGE_PCI_READ_BNDRY_1024BYTES, 4); 121095d67482SBill Paul #endif 121195d67482SBill Paul 121295d67482SBill Paul /* Set the timer prescaler (always 66Mhz) */ 121395d67482SBill Paul CSR_WRITE_4(sc, BGE_MISC_CFG, 65 << 1/*BGE_32BITTIME_66MHZ*/); 121495d67482SBill Paul 121595d67482SBill Paul return (0); 121695d67482SBill Paul } 121795d67482SBill Paul 121895d67482SBill Paul static int 12193f74909aSGleb Smirnoff bge_blockinit(struct bge_softc *sc) 122095d67482SBill Paul { 122195d67482SBill Paul struct bge_rcb *rcb; 1222e907febfSPyun YongHyeon bus_size_t vrcb; 1223e907febfSPyun YongHyeon bge_hostaddr taddr; 12246f8718a3SScott Long uint32_t val; 122595d67482SBill Paul int i; 122695d67482SBill Paul 122795d67482SBill Paul /* 122895d67482SBill Paul * Initialize the memory window pointer register so that 122995d67482SBill Paul * we can access the first 32K of internal NIC RAM. This will 123095d67482SBill Paul * allow us to set up the TX send ring RCBs and the RX return 123195d67482SBill Paul * ring RCBs, plus other things which live in NIC memory. 123295d67482SBill Paul */ 123395d67482SBill Paul CSR_WRITE_4(sc, BGE_PCI_MEMWIN_BASEADDR, 0); 123495d67482SBill Paul 1235822f63fcSBill Paul /* Note: the BCM5704 has a smaller mbuf space than other chips. */ 1236822f63fcSBill Paul 12377ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 123895d67482SBill Paul /* Configure mbuf memory pool */ 12390dae9719SJung-uk Kim CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR, BGE_BUFFPOOL_1); 1240822f63fcSBill Paul if (sc->bge_asicrev == BGE_ASICREV_BCM5704) 1241822f63fcSBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x10000); 1242822f63fcSBill Paul else 124395d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000); 124495d67482SBill Paul 124595d67482SBill Paul /* Configure DMA resource pool */ 12460434d1b8SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_BASEADDR, 12470434d1b8SBill Paul BGE_DMA_DESCRIPTORS); 124895d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LEN, 0x2000); 12490434d1b8SBill Paul } 125095d67482SBill Paul 125195d67482SBill Paul /* Configure mbuf pool watermarks */ 12527ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 12530434d1b8SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0); 12540434d1b8SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x10); 12550434d1b8SBill Paul } else { 1256fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x50); 1257fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x20); 12580434d1b8SBill Paul } 1259fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60); 126095d67482SBill Paul 126195d67482SBill Paul /* Configure DMA resource watermarks */ 126295d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LOWAT, 5); 126395d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_HIWAT, 10); 126495d67482SBill Paul 126595d67482SBill Paul /* Enable buffer manager */ 12667ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 126795d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MODE, 126895d67482SBill Paul BGE_BMANMODE_ENABLE|BGE_BMANMODE_LOMBUF_ATTN); 126995d67482SBill Paul 127095d67482SBill Paul /* Poll for buffer manager start indication */ 127195d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 127295d67482SBill Paul if (CSR_READ_4(sc, BGE_BMAN_MODE) & BGE_BMANMODE_ENABLE) 127395d67482SBill Paul break; 127495d67482SBill Paul DELAY(10); 127595d67482SBill Paul } 127695d67482SBill Paul 127795d67482SBill Paul if (i == BGE_TIMEOUT) { 1278fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 1279fe806fdaSPyun YongHyeon "buffer manager failed to start\n"); 128095d67482SBill Paul return (ENXIO); 128195d67482SBill Paul } 12820434d1b8SBill Paul } 128395d67482SBill Paul 128495d67482SBill Paul /* Enable flow-through queues */ 128595d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF); 128695d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0); 128795d67482SBill Paul 128895d67482SBill Paul /* Wait until queue initialization is complete */ 128995d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 129095d67482SBill Paul if (CSR_READ_4(sc, BGE_FTQ_RESET) == 0) 129195d67482SBill Paul break; 129295d67482SBill Paul DELAY(10); 129395d67482SBill Paul } 129495d67482SBill Paul 129595d67482SBill Paul if (i == BGE_TIMEOUT) { 1296fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "flow-through queue init failed\n"); 129795d67482SBill Paul return (ENXIO); 129895d67482SBill Paul } 129995d67482SBill Paul 130095d67482SBill Paul /* Initialize the standard RX ring control block */ 1301f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_std_rx_rcb; 1302f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_lo = 1303f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_rx_std_ring_paddr); 1304f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_hi = 1305f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_rx_std_ring_paddr); 1306f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 1307f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREREAD); 13087ee00338SJung-uk Kim if (BGE_IS_5705_PLUS(sc)) 13090434d1b8SBill Paul rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(512, 0); 13100434d1b8SBill Paul else 13110434d1b8SBill Paul rcb->bge_maxlen_flags = 13120434d1b8SBill Paul BGE_RCB_MAXLEN_FLAGS(BGE_MAX_FRAMELEN, 0); 131395d67482SBill Paul rcb->bge_nicaddr = BGE_STD_RX_RINGS; 131467111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_HI, rcb->bge_hostaddr.bge_addr_hi); 131567111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_LO, rcb->bge_hostaddr.bge_addr_lo); 1316f41ac2beSBill Paul 131767111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags); 131867111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_NICADDR, rcb->bge_nicaddr); 131995d67482SBill Paul 132095d67482SBill Paul /* 132195d67482SBill Paul * Initialize the jumbo RX ring control block 132295d67482SBill Paul * We set the 'ring disabled' bit in the flags 132395d67482SBill Paul * field until we're actually ready to start 132495d67482SBill Paul * using this ring (i.e. once we set the MTU 132595d67482SBill Paul * high enough to require it). 132695d67482SBill Paul */ 13274c0da0ffSGleb Smirnoff if (BGE_IS_JUMBO_CAPABLE(sc)) { 1328f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb; 1329f41ac2beSBill Paul 1330f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_lo = 1331f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_rx_jumbo_ring_paddr); 1332f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_hi = 1333f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_rx_jumbo_ring_paddr); 1334f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1335f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 1336f41ac2beSBill Paul BUS_DMASYNC_PREREAD); 13371be6acb7SGleb Smirnoff rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0, 13381be6acb7SGleb Smirnoff BGE_RCB_FLAG_USE_EXT_RX_BD|BGE_RCB_FLAG_RING_DISABLED); 133995d67482SBill Paul rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS; 134067111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_HI, 134167111612SJohn Polstra rcb->bge_hostaddr.bge_addr_hi); 134267111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_LO, 134367111612SJohn Polstra rcb->bge_hostaddr.bge_addr_lo); 1344f41ac2beSBill Paul 13450434d1b8SBill Paul CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, 13460434d1b8SBill Paul rcb->bge_maxlen_flags); 134767111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_NICADDR, rcb->bge_nicaddr); 134895d67482SBill Paul 134995d67482SBill Paul /* Set up dummy disabled mini ring RCB */ 1350f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_mini_rx_rcb; 135167111612SJohn Polstra rcb->bge_maxlen_flags = 135267111612SJohn Polstra BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED); 13530434d1b8SBill Paul CSR_WRITE_4(sc, BGE_RX_MINI_RCB_MAXLEN_FLAGS, 13540434d1b8SBill Paul rcb->bge_maxlen_flags); 13550434d1b8SBill Paul } 135695d67482SBill Paul 135795d67482SBill Paul /* 135895d67482SBill Paul * Set the BD ring replentish thresholds. The recommended 135995d67482SBill Paul * values are 1/8th the number of descriptors allocated to 136095d67482SBill Paul * each ring. 136195d67482SBill Paul */ 13626f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_5705_PLUS) 13636f8718a3SScott Long val = 8; 13646f8718a3SScott Long else 13656f8718a3SScott Long val = BGE_STD_RX_RING_CNT / 8; 13666f8718a3SScott Long 13676f8718a3SScott Long CSR_WRITE_4(sc, BGE_RBDI_STD_REPL_THRESH, val); 136895d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDI_JUMBO_REPL_THRESH, BGE_JUMBO_RX_RING_CNT/8); 136995d67482SBill Paul 137095d67482SBill Paul /* 137195d67482SBill Paul * Disable all unused send rings by setting the 'ring disabled' 137295d67482SBill Paul * bit in the flags field of all the TX send ring control blocks. 137395d67482SBill Paul * These are located in NIC memory. 137495d67482SBill Paul */ 1375e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB; 137695d67482SBill Paul for (i = 0; i < BGE_TX_RINGS_EXTSSRAM_MAX; i++) { 1377e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1378e907febfSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED)); 1379e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0); 1380e907febfSPyun YongHyeon vrcb += sizeof(struct bge_rcb); 138195d67482SBill Paul } 138295d67482SBill Paul 138395d67482SBill Paul /* Configure TX RCB 0 (we use only the first ring) */ 1384e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB; 1385e907febfSPyun YongHyeon BGE_HOSTADDR(taddr, sc->bge_ldata.bge_tx_ring_paddr); 1386e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi); 1387e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo); 1388e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 1389e907febfSPyun YongHyeon BGE_NIC_TXRING_ADDR(0, BGE_TX_RING_CNT)); 13907ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 1391e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1392e907febfSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(BGE_TX_RING_CNT, 0)); 139395d67482SBill Paul 139495d67482SBill Paul /* Disable all unused RX return rings */ 1395e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB; 139695d67482SBill Paul for (i = 0; i < BGE_RX_RINGS_MAX; i++) { 1397e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, 0); 1398e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, 0); 1399e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 14000434d1b8SBill Paul BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt, 1401e907febfSPyun YongHyeon BGE_RCB_FLAG_RING_DISABLED)); 1402e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0); 140395d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_CONS0_LO + 14043f74909aSGleb Smirnoff (i * (sizeof(uint64_t))), 0); 1405e907febfSPyun YongHyeon vrcb += sizeof(struct bge_rcb); 140695d67482SBill Paul } 140795d67482SBill Paul 140895d67482SBill Paul /* Initialize RX ring indexes */ 140995d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_STD_PROD_LO, 0); 141095d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_JUMBO_PROD_LO, 0); 141195d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_MINI_PROD_LO, 0); 141295d67482SBill Paul 141395d67482SBill Paul /* 141495d67482SBill Paul * Set up RX return ring 0 141595d67482SBill Paul * Note that the NIC address for RX return rings is 0x00000000. 141695d67482SBill Paul * The return rings live entirely within the host, so the 141795d67482SBill Paul * nicaddr field in the RCB isn't used. 141895d67482SBill Paul */ 1419e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB; 1420e907febfSPyun YongHyeon BGE_HOSTADDR(taddr, sc->bge_ldata.bge_rx_return_ring_paddr); 1421e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi); 1422e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo); 1423e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0x00000000); 1424e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1425e907febfSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt, 0)); 142695d67482SBill Paul 142795d67482SBill Paul /* Set random backoff seed for TX */ 142895d67482SBill Paul CSR_WRITE_4(sc, BGE_TX_RANDOM_BACKOFF, 14294a0d6638SRuslan Ermilov IF_LLADDR(sc->bge_ifp)[0] + IF_LLADDR(sc->bge_ifp)[1] + 14304a0d6638SRuslan Ermilov IF_LLADDR(sc->bge_ifp)[2] + IF_LLADDR(sc->bge_ifp)[3] + 14314a0d6638SRuslan Ermilov IF_LLADDR(sc->bge_ifp)[4] + IF_LLADDR(sc->bge_ifp)[5] + 143295d67482SBill Paul BGE_TX_BACKOFF_SEED_MASK); 143395d67482SBill Paul 143495d67482SBill Paul /* Set inter-packet gap */ 143595d67482SBill Paul CSR_WRITE_4(sc, BGE_TX_LENGTHS, 0x2620); 143695d67482SBill Paul 143795d67482SBill Paul /* 143895d67482SBill Paul * Specify which ring to use for packets that don't match 143995d67482SBill Paul * any RX rules. 144095d67482SBill Paul */ 144195d67482SBill Paul CSR_WRITE_4(sc, BGE_RX_RULES_CFG, 0x08); 144295d67482SBill Paul 144395d67482SBill Paul /* 144495d67482SBill Paul * Configure number of RX lists. One interrupt distribution 144595d67482SBill Paul * list, sixteen active lists, one bad frames class. 144695d67482SBill Paul */ 144795d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_CFG, 0x181); 144895d67482SBill Paul 144995d67482SBill Paul /* Inialize RX list placement stats mask. */ 145095d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_STATS_ENABLE_MASK, 0x007FFFFF); 145195d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_STATS_CTL, 0x1); 145295d67482SBill Paul 145395d67482SBill Paul /* Disable host coalescing until we get it set up */ 145495d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_MODE, 0x00000000); 145595d67482SBill Paul 145695d67482SBill Paul /* Poll to make sure it's shut down. */ 145795d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 145895d67482SBill Paul if (!(CSR_READ_4(sc, BGE_HCC_MODE) & BGE_HCCMODE_ENABLE)) 145995d67482SBill Paul break; 146095d67482SBill Paul DELAY(10); 146195d67482SBill Paul } 146295d67482SBill Paul 146395d67482SBill Paul if (i == BGE_TIMEOUT) { 1464fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 1465fe806fdaSPyun YongHyeon "host coalescing engine failed to idle\n"); 146695d67482SBill Paul return (ENXIO); 146795d67482SBill Paul } 146895d67482SBill Paul 146995d67482SBill Paul /* Set up host coalescing defaults */ 147095d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS, sc->bge_rx_coal_ticks); 147195d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS, sc->bge_tx_coal_ticks); 147295d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS, sc->bge_rx_max_coal_bds); 147395d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS, sc->bge_tx_max_coal_bds); 14747ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 147595d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS_INT, 0); 147695d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS_INT, 0); 14770434d1b8SBill Paul } 147895d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 0); 147995d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 0); 148095d67482SBill Paul 148195d67482SBill Paul /* Set up address of statistics block */ 14827ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 1483f41ac2beSBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_HI, 1484f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_stats_paddr)); 148595d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_LO, 1486f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_stats_paddr)); 14870434d1b8SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_BASEADDR, BGE_STATS_BLOCK); 148895d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_BASEADDR, BGE_STATUS_BLOCK); 14890434d1b8SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_TICKS, sc->bge_stat_ticks); 14900434d1b8SBill Paul } 14910434d1b8SBill Paul 14920434d1b8SBill Paul /* Set up address of status block */ 1493f41ac2beSBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_HI, 1494f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_status_block_paddr)); 149595d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_LO, 1496f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_status_block_paddr)); 1497f41ac2beSBill Paul sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx = 0; 1498f41ac2beSBill Paul sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx = 0; 149995d67482SBill Paul 150095d67482SBill Paul /* Turn on host coalescing state machine */ 150195d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE); 150295d67482SBill Paul 150395d67482SBill Paul /* Turn on RX BD completion state machine and enable attentions */ 150495d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDC_MODE, 150595d67482SBill Paul BGE_RBDCMODE_ENABLE|BGE_RBDCMODE_ATTN); 150695d67482SBill Paul 150795d67482SBill Paul /* Turn on RX list placement state machine */ 150895d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE); 150995d67482SBill Paul 151095d67482SBill Paul /* Turn on RX list selector state machine. */ 15117ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 151295d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE); 151395d67482SBill Paul 151495d67482SBill Paul /* Turn on DMA, clear stats */ 151595d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, BGE_MACMODE_TXDMA_ENB| 151695d67482SBill Paul BGE_MACMODE_RXDMA_ENB|BGE_MACMODE_RX_STATS_CLEAR| 151795d67482SBill Paul BGE_MACMODE_TX_STATS_CLEAR|BGE_MACMODE_RX_STATS_ENB| 151895d67482SBill Paul BGE_MACMODE_TX_STATS_ENB|BGE_MACMODE_FRMHDR_DMA_ENB| 1519652ae483SGleb Smirnoff ((sc->bge_flags & BGE_FLAG_TBI) ? 1520652ae483SGleb Smirnoff BGE_PORTMODE_TBI : BGE_PORTMODE_MII)); 152195d67482SBill Paul 152295d67482SBill Paul /* Set misc. local control, enable interrupts on attentions */ 152395d67482SBill Paul CSR_WRITE_4(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_ONATTN); 152495d67482SBill Paul 152595d67482SBill Paul #ifdef notdef 152695d67482SBill Paul /* Assert GPIO pins for PHY reset */ 152795d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUT0| 152895d67482SBill Paul BGE_MLC_MISCIO_OUT1|BGE_MLC_MISCIO_OUT2); 152995d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUTEN0| 153095d67482SBill Paul BGE_MLC_MISCIO_OUTEN1|BGE_MLC_MISCIO_OUTEN2); 153195d67482SBill Paul #endif 153295d67482SBill Paul 153395d67482SBill Paul /* Turn on DMA completion state machine */ 15347ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 153595d67482SBill Paul CSR_WRITE_4(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE); 153695d67482SBill Paul 15376f8718a3SScott Long 15386f8718a3SScott Long val = BGE_WDMAMODE_ENABLE|BGE_WDMAMODE_ALL_ATTNS; 15396f8718a3SScott Long 15406f8718a3SScott Long /* Enable host coalescing bug fix. */ 15416f8718a3SScott Long if (sc->bge_asicrev == BGE_ASICREV_BCM5755 || 15426f8718a3SScott Long sc->bge_asicrev == BGE_ASICREV_BCM5787) 15436f8718a3SScott Long val |= (1 << 29); 15446f8718a3SScott Long 154595d67482SBill Paul /* Turn on write DMA state machine */ 15466f8718a3SScott Long CSR_WRITE_4(sc, BGE_WDMA_MODE, val); 154795d67482SBill Paul 154895d67482SBill Paul /* Turn on read DMA state machine */ 154995d67482SBill Paul CSR_WRITE_4(sc, BGE_RDMA_MODE, 155095d67482SBill Paul BGE_RDMAMODE_ENABLE|BGE_RDMAMODE_ALL_ATTNS); 155195d67482SBill Paul 155295d67482SBill Paul /* Turn on RX data completion state machine */ 155395d67482SBill Paul CSR_WRITE_4(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE); 155495d67482SBill Paul 155595d67482SBill Paul /* Turn on RX BD initiator state machine */ 155695d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE); 155795d67482SBill Paul 155895d67482SBill Paul /* Turn on RX data and RX BD initiator state machine */ 155995d67482SBill Paul CSR_WRITE_4(sc, BGE_RDBDI_MODE, BGE_RDBDIMODE_ENABLE); 156095d67482SBill Paul 156195d67482SBill Paul /* Turn on Mbuf cluster free state machine */ 15627ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 156395d67482SBill Paul CSR_WRITE_4(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE); 156495d67482SBill Paul 156595d67482SBill Paul /* Turn on send BD completion state machine */ 156695d67482SBill Paul CSR_WRITE_4(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE); 156795d67482SBill Paul 156895d67482SBill Paul /* Turn on send data completion state machine */ 156995d67482SBill Paul CSR_WRITE_4(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE); 157095d67482SBill Paul 157195d67482SBill Paul /* Turn on send data initiator state machine */ 157295d67482SBill Paul CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE); 157395d67482SBill Paul 157495d67482SBill Paul /* Turn on send BD initiator state machine */ 157595d67482SBill Paul CSR_WRITE_4(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE); 157695d67482SBill Paul 157795d67482SBill Paul /* Turn on send BD selector state machine */ 157895d67482SBill Paul CSR_WRITE_4(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE); 157995d67482SBill Paul 158095d67482SBill Paul CSR_WRITE_4(sc, BGE_SDI_STATS_ENABLE_MASK, 0x007FFFFF); 158195d67482SBill Paul CSR_WRITE_4(sc, BGE_SDI_STATS_CTL, 158295d67482SBill Paul BGE_SDISTATSCTL_ENABLE|BGE_SDISTATSCTL_FASTER); 158395d67482SBill Paul 158495d67482SBill Paul /* ack/clear link change events */ 158595d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED| 15860434d1b8SBill Paul BGE_MACSTAT_CFG_CHANGED|BGE_MACSTAT_MI_COMPLETE| 15870434d1b8SBill Paul BGE_MACSTAT_LINK_CHANGED); 1588f41ac2beSBill Paul CSR_WRITE_4(sc, BGE_MI_STS, 0); 158995d67482SBill Paul 159095d67482SBill Paul /* Enable PHY auto polling (for MII/GMII only) */ 1591652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 159295d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_STS, BGE_MISTS_LINK); 1593a1d52896SBill Paul } else { 159495d67482SBill Paul BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL|10<<16); 15951f313773SOleg Bulyzhin if (sc->bge_asicrev == BGE_ASICREV_BCM5700 && 15964c0da0ffSGleb Smirnoff sc->bge_chipid != BGE_CHIPID_BCM5700_B2) 1597a1d52896SBill Paul CSR_WRITE_4(sc, BGE_MAC_EVT_ENB, 1598a1d52896SBill Paul BGE_EVTENB_MI_INTERRUPT); 1599a1d52896SBill Paul } 160095d67482SBill Paul 16011f313773SOleg Bulyzhin /* 16021f313773SOleg Bulyzhin * Clear any pending link state attention. 16031f313773SOleg Bulyzhin * Otherwise some link state change events may be lost until attention 16041f313773SOleg Bulyzhin * is cleared by bge_intr() -> bge_link_upd() sequence. 16051f313773SOleg Bulyzhin * It's not necessary on newer BCM chips - perhaps enabling link 16061f313773SOleg Bulyzhin * state change attentions implies clearing pending attention. 16071f313773SOleg Bulyzhin */ 16081f313773SOleg Bulyzhin CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED| 16091f313773SOleg Bulyzhin BGE_MACSTAT_CFG_CHANGED|BGE_MACSTAT_MI_COMPLETE| 16101f313773SOleg Bulyzhin BGE_MACSTAT_LINK_CHANGED); 16111f313773SOleg Bulyzhin 161295d67482SBill Paul /* Enable link state change attentions. */ 161395d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_EVT_ENB, BGE_EVTENB_LINK_CHANGED); 161495d67482SBill Paul 161595d67482SBill Paul return (0); 161695d67482SBill Paul } 161795d67482SBill Paul 16184c0da0ffSGleb Smirnoff const struct bge_revision * 16194c0da0ffSGleb Smirnoff bge_lookup_rev(uint32_t chipid) 16204c0da0ffSGleb Smirnoff { 16214c0da0ffSGleb Smirnoff const struct bge_revision *br; 16224c0da0ffSGleb Smirnoff 16234c0da0ffSGleb Smirnoff for (br = bge_revisions; br->br_name != NULL; br++) { 16244c0da0ffSGleb Smirnoff if (br->br_chipid == chipid) 16254c0da0ffSGleb Smirnoff return (br); 16264c0da0ffSGleb Smirnoff } 16274c0da0ffSGleb Smirnoff 16284c0da0ffSGleb Smirnoff for (br = bge_majorrevs; br->br_name != NULL; br++) { 16294c0da0ffSGleb Smirnoff if (br->br_chipid == BGE_ASICREV(chipid)) 16304c0da0ffSGleb Smirnoff return (br); 16314c0da0ffSGleb Smirnoff } 16324c0da0ffSGleb Smirnoff 16334c0da0ffSGleb Smirnoff return (NULL); 16344c0da0ffSGleb Smirnoff } 16354c0da0ffSGleb Smirnoff 16364c0da0ffSGleb Smirnoff const struct bge_vendor * 16374c0da0ffSGleb Smirnoff bge_lookup_vendor(uint16_t vid) 16384c0da0ffSGleb Smirnoff { 16394c0da0ffSGleb Smirnoff const struct bge_vendor *v; 16404c0da0ffSGleb Smirnoff 16414c0da0ffSGleb Smirnoff for (v = bge_vendors; v->v_name != NULL; v++) 16424c0da0ffSGleb Smirnoff if (v->v_id == vid) 16434c0da0ffSGleb Smirnoff return (v); 16444c0da0ffSGleb Smirnoff 16454c0da0ffSGleb Smirnoff panic("%s: unknown vendor %d", __func__, vid); 16464c0da0ffSGleb Smirnoff return (NULL); 16474c0da0ffSGleb Smirnoff } 16484c0da0ffSGleb Smirnoff 164995d67482SBill Paul /* 165095d67482SBill Paul * Probe for a Broadcom chip. Check the PCI vendor and device IDs 16514c0da0ffSGleb Smirnoff * against our list and return its name if we find a match. 16524c0da0ffSGleb Smirnoff * 16534c0da0ffSGleb Smirnoff * Note that since the Broadcom controller contains VPD support, we 165495d67482SBill Paul * can get the device name string from the controller itself instead 165595d67482SBill Paul * of the compiled-in string. This is a little slow, but it guarantees 16564c0da0ffSGleb Smirnoff * we'll always announce the right product name. Unfortunately, this 16574c0da0ffSGleb Smirnoff * is possible only later in bge_attach(), when we have established 16584c0da0ffSGleb Smirnoff * access to EEPROM. 165995d67482SBill Paul */ 166095d67482SBill Paul static int 16613f74909aSGleb Smirnoff bge_probe(device_t dev) 166295d67482SBill Paul { 16634c0da0ffSGleb Smirnoff struct bge_type *t = bge_devs; 16644c0da0ffSGleb Smirnoff struct bge_softc *sc = device_get_softc(dev); 166595d67482SBill Paul 166695d67482SBill Paul bzero(sc, sizeof(struct bge_softc)); 166795d67482SBill Paul sc->bge_dev = dev; 166895d67482SBill Paul 16694c0da0ffSGleb Smirnoff while(t->bge_vid != 0) { 167095d67482SBill Paul if ((pci_get_vendor(dev) == t->bge_vid) && 167195d67482SBill Paul (pci_get_device(dev) == t->bge_did)) { 16724c0da0ffSGleb Smirnoff char buf[64]; 16734c0da0ffSGleb Smirnoff const struct bge_revision *br; 16744c0da0ffSGleb Smirnoff const struct bge_vendor *v; 16754c0da0ffSGleb Smirnoff uint32_t id; 16764c0da0ffSGleb Smirnoff 16774c0da0ffSGleb Smirnoff id = pci_read_config(dev, BGE_PCI_MISC_CTL, 4) & 16784c0da0ffSGleb Smirnoff BGE_PCIMISCCTL_ASICREV; 16794c0da0ffSGleb Smirnoff br = bge_lookup_rev(id); 16804c0da0ffSGleb Smirnoff id >>= 16; 16814c0da0ffSGleb Smirnoff v = bge_lookup_vendor(t->bge_vid); 16824c0da0ffSGleb Smirnoff if (br == NULL) 16834c0da0ffSGleb Smirnoff snprintf(buf, 64, "%s unknown ASIC (%#04x)", 16844c0da0ffSGleb Smirnoff v->v_name, id); 16854c0da0ffSGleb Smirnoff else 16864c0da0ffSGleb Smirnoff snprintf(buf, 64, "%s %s, ASIC rev. %#04x", 16874c0da0ffSGleb Smirnoff v->v_name, br->br_name, id); 16884c0da0ffSGleb Smirnoff device_set_desc_copy(dev, buf); 16896d2a9bd6SDoug Ambrisko if (pci_get_subvendor(dev) == DELL_VENDORID) 1690652ae483SGleb Smirnoff sc->bge_flags |= BGE_FLAG_NO3LED; 169195d67482SBill Paul return (0); 169295d67482SBill Paul } 169395d67482SBill Paul t++; 169495d67482SBill Paul } 169595d67482SBill Paul 169695d67482SBill Paul return (ENXIO); 169795d67482SBill Paul } 169895d67482SBill Paul 1699f41ac2beSBill Paul static void 17003f74909aSGleb Smirnoff bge_dma_free(struct bge_softc *sc) 1701f41ac2beSBill Paul { 1702f41ac2beSBill Paul int i; 1703f41ac2beSBill Paul 17043f74909aSGleb Smirnoff /* Destroy DMA maps for RX buffers. */ 1705f41ac2beSBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 1706f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_std_dmamap[i]) 1707f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_mtag, 1708f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i]); 1709f41ac2beSBill Paul } 1710f41ac2beSBill Paul 17113f74909aSGleb Smirnoff /* Destroy DMA maps for jumbo RX buffers. */ 1712f41ac2beSBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 1713f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_jumbo_dmamap[i]) 1714f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_mtag_jumbo, 1715f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 1716f41ac2beSBill Paul } 1717f41ac2beSBill Paul 17183f74909aSGleb Smirnoff /* Destroy DMA maps for TX buffers. */ 1719f41ac2beSBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 1720f41ac2beSBill Paul if (sc->bge_cdata.bge_tx_dmamap[i]) 1721f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_mtag, 1722f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[i]); 1723f41ac2beSBill Paul } 1724f41ac2beSBill Paul 1725f41ac2beSBill Paul if (sc->bge_cdata.bge_mtag) 1726f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_mtag); 1727f41ac2beSBill Paul 1728f41ac2beSBill Paul 17293f74909aSGleb Smirnoff /* Destroy standard RX ring. */ 1730e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_std_ring_map) 1731e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_rx_std_ring_tag, 1732e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_std_ring_map); 1733e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_std_ring_map && sc->bge_ldata.bge_rx_std_ring) 1734f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_rx_std_ring_tag, 1735f41ac2beSBill Paul sc->bge_ldata.bge_rx_std_ring, 1736f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map); 1737f41ac2beSBill Paul 1738f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_std_ring_tag) 1739f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_rx_std_ring_tag); 1740f41ac2beSBill Paul 17413f74909aSGleb Smirnoff /* Destroy jumbo RX ring. */ 1742e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_jumbo_ring_map) 1743e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1744e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_ring_map); 1745e65bed95SPyun YongHyeon 1746e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_jumbo_ring_map && 1747e65bed95SPyun YongHyeon sc->bge_ldata.bge_rx_jumbo_ring) 1748f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1749f41ac2beSBill Paul sc->bge_ldata.bge_rx_jumbo_ring, 1750f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map); 1751f41ac2beSBill Paul 1752f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_jumbo_ring_tag) 1753f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_rx_jumbo_ring_tag); 1754f41ac2beSBill Paul 17553f74909aSGleb Smirnoff /* Destroy RX return ring. */ 1756e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_return_ring_map) 1757e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_rx_return_ring_tag, 1758e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_return_ring_map); 1759e65bed95SPyun YongHyeon 1760e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_return_ring_map && 1761e65bed95SPyun YongHyeon sc->bge_ldata.bge_rx_return_ring) 1762f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_rx_return_ring_tag, 1763f41ac2beSBill Paul sc->bge_ldata.bge_rx_return_ring, 1764f41ac2beSBill Paul sc->bge_cdata.bge_rx_return_ring_map); 1765f41ac2beSBill Paul 1766f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_return_ring_tag) 1767f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_rx_return_ring_tag); 1768f41ac2beSBill Paul 17693f74909aSGleb Smirnoff /* Destroy TX ring. */ 1770e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_tx_ring_map) 1771e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_tx_ring_tag, 1772e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_ring_map); 1773e65bed95SPyun YongHyeon 1774e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_tx_ring_map && sc->bge_ldata.bge_tx_ring) 1775f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_tx_ring_tag, 1776f41ac2beSBill Paul sc->bge_ldata.bge_tx_ring, 1777f41ac2beSBill Paul sc->bge_cdata.bge_tx_ring_map); 1778f41ac2beSBill Paul 1779f41ac2beSBill Paul if (sc->bge_cdata.bge_tx_ring_tag) 1780f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_tx_ring_tag); 1781f41ac2beSBill Paul 17823f74909aSGleb Smirnoff /* Destroy status block. */ 1783e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_status_map) 1784e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_status_tag, 1785e65bed95SPyun YongHyeon sc->bge_cdata.bge_status_map); 1786e65bed95SPyun YongHyeon 1787e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_status_map && sc->bge_ldata.bge_status_block) 1788f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_status_tag, 1789f41ac2beSBill Paul sc->bge_ldata.bge_status_block, 1790f41ac2beSBill Paul sc->bge_cdata.bge_status_map); 1791f41ac2beSBill Paul 1792f41ac2beSBill Paul if (sc->bge_cdata.bge_status_tag) 1793f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_status_tag); 1794f41ac2beSBill Paul 17953f74909aSGleb Smirnoff /* Destroy statistics block. */ 1796e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_stats_map) 1797e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_stats_tag, 1798e65bed95SPyun YongHyeon sc->bge_cdata.bge_stats_map); 1799e65bed95SPyun YongHyeon 1800e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_stats_map && sc->bge_ldata.bge_stats) 1801f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_stats_tag, 1802f41ac2beSBill Paul sc->bge_ldata.bge_stats, 1803f41ac2beSBill Paul sc->bge_cdata.bge_stats_map); 1804f41ac2beSBill Paul 1805f41ac2beSBill Paul if (sc->bge_cdata.bge_stats_tag) 1806f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_stats_tag); 1807f41ac2beSBill Paul 18083f74909aSGleb Smirnoff /* Destroy the parent tag. */ 1809f41ac2beSBill Paul if (sc->bge_cdata.bge_parent_tag) 1810f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_parent_tag); 1811f41ac2beSBill Paul } 1812f41ac2beSBill Paul 1813f41ac2beSBill Paul static int 18143f74909aSGleb Smirnoff bge_dma_alloc(device_t dev) 1815f41ac2beSBill Paul { 18163f74909aSGleb Smirnoff struct bge_dmamap_arg ctx; 1817f41ac2beSBill Paul struct bge_softc *sc; 18181be6acb7SGleb Smirnoff int i, error; 1819f41ac2beSBill Paul 1820f41ac2beSBill Paul sc = device_get_softc(dev); 1821f41ac2beSBill Paul 1822f41ac2beSBill Paul /* 1823f41ac2beSBill Paul * Allocate the parent bus DMA tag appropriate for PCI. 1824f41ac2beSBill Paul */ 1825378f231eSJohn-Mark Gurney error = bus_dma_tag_create(bus_get_dma_tag(sc->bge_dev),/* parent */ 1826706620f0SScott Long 1, 0, /* alignment, boundary */ 1827f41ac2beSBill Paul BUS_SPACE_MAXADDR, /* lowaddr */ 18282f28b973SScott Long BUS_SPACE_MAXADDR, /* highaddr */ 1829f41ac2beSBill Paul NULL, NULL, /* filter, filterarg */ 1830f41ac2beSBill Paul MAXBSIZE, BGE_NSEG_NEW, /* maxsize, nsegments */ 1831f41ac2beSBill Paul BUS_SPACE_MAXSIZE_32BIT,/* maxsegsize */ 18328a40c10eSScott Long 0, /* flags */ 1833f41ac2beSBill Paul NULL, NULL, /* lockfunc, lockarg */ 1834f41ac2beSBill Paul &sc->bge_cdata.bge_parent_tag); 1835f41ac2beSBill Paul 1836e65bed95SPyun YongHyeon if (error != 0) { 1837fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 1838fe806fdaSPyun YongHyeon "could not allocate parent dma tag\n"); 1839e65bed95SPyun YongHyeon return (ENOMEM); 1840e65bed95SPyun YongHyeon } 1841e65bed95SPyun YongHyeon 1842f41ac2beSBill Paul /* 1843f41ac2beSBill Paul * Create tag for RX mbufs. 1844f41ac2beSBill Paul */ 18458a2e22deSScott Long error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1, 1846f41ac2beSBill Paul 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 18471be6acb7SGleb Smirnoff NULL, MCLBYTES * BGE_NSEG_NEW, BGE_NSEG_NEW, MCLBYTES, 18481be6acb7SGleb Smirnoff BUS_DMA_ALLOCNOW, NULL, NULL, &sc->bge_cdata.bge_mtag); 1849f41ac2beSBill Paul 1850f41ac2beSBill Paul if (error) { 1851fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "could not allocate dma tag\n"); 1852f41ac2beSBill Paul return (ENOMEM); 1853f41ac2beSBill Paul } 1854f41ac2beSBill Paul 18553f74909aSGleb Smirnoff /* Create DMA maps for RX buffers. */ 1856f41ac2beSBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 1857f41ac2beSBill Paul error = bus_dmamap_create(sc->bge_cdata.bge_mtag, 0, 1858f41ac2beSBill Paul &sc->bge_cdata.bge_rx_std_dmamap[i]); 1859f41ac2beSBill Paul if (error) { 1860fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 1861fe806fdaSPyun YongHyeon "can't create DMA map for RX\n"); 1862f41ac2beSBill Paul return (ENOMEM); 1863f41ac2beSBill Paul } 1864f41ac2beSBill Paul } 1865f41ac2beSBill Paul 18663f74909aSGleb Smirnoff /* Create DMA maps for TX buffers. */ 1867f41ac2beSBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 1868f41ac2beSBill Paul error = bus_dmamap_create(sc->bge_cdata.bge_mtag, 0, 1869f41ac2beSBill Paul &sc->bge_cdata.bge_tx_dmamap[i]); 1870f41ac2beSBill Paul if (error) { 1871fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 1872fe806fdaSPyun YongHyeon "can't create DMA map for RX\n"); 1873f41ac2beSBill Paul return (ENOMEM); 1874f41ac2beSBill Paul } 1875f41ac2beSBill Paul } 1876f41ac2beSBill Paul 18773f74909aSGleb Smirnoff /* Create tag for standard RX ring. */ 1878f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1879f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 1880f41ac2beSBill Paul NULL, BGE_STD_RX_RING_SZ, 1, BGE_STD_RX_RING_SZ, 0, 1881f41ac2beSBill Paul NULL, NULL, &sc->bge_cdata.bge_rx_std_ring_tag); 1882f41ac2beSBill Paul 1883f41ac2beSBill Paul if (error) { 1884fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "could not allocate dma tag\n"); 1885f41ac2beSBill Paul return (ENOMEM); 1886f41ac2beSBill Paul } 1887f41ac2beSBill Paul 18883f74909aSGleb Smirnoff /* Allocate DMA'able memory for standard RX ring. */ 1889f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_std_ring_tag, 1890f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_rx_std_ring, BUS_DMA_NOWAIT, 1891f41ac2beSBill Paul &sc->bge_cdata.bge_rx_std_ring_map); 1892f41ac2beSBill Paul if (error) 1893f41ac2beSBill Paul return (ENOMEM); 1894f41ac2beSBill Paul 1895f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_rx_std_ring, BGE_STD_RX_RING_SZ); 1896f41ac2beSBill Paul 18973f74909aSGleb Smirnoff /* Load the address of the standard RX ring. */ 1898f41ac2beSBill Paul ctx.bge_maxsegs = 1; 1899f41ac2beSBill Paul ctx.sc = sc; 1900f41ac2beSBill Paul 1901f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_rx_std_ring_tag, 1902f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, sc->bge_ldata.bge_rx_std_ring, 1903f41ac2beSBill Paul BGE_STD_RX_RING_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 1904f41ac2beSBill Paul 1905f41ac2beSBill Paul if (error) 1906f41ac2beSBill Paul return (ENOMEM); 1907f41ac2beSBill Paul 1908f41ac2beSBill Paul sc->bge_ldata.bge_rx_std_ring_paddr = ctx.bge_busaddr; 1909f41ac2beSBill Paul 19103f74909aSGleb Smirnoff /* Create tags for jumbo mbufs. */ 19114c0da0ffSGleb Smirnoff if (BGE_IS_JUMBO_CAPABLE(sc)) { 1912f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 19138a2e22deSScott Long 1, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 19141be6acb7SGleb Smirnoff NULL, MJUM9BYTES, BGE_NSEG_JUMBO, PAGE_SIZE, 19151be6acb7SGleb Smirnoff 0, NULL, NULL, &sc->bge_cdata.bge_mtag_jumbo); 1916f41ac2beSBill Paul if (error) { 1917fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 19183f74909aSGleb Smirnoff "could not allocate jumbo dma tag\n"); 1919f41ac2beSBill Paul return (ENOMEM); 1920f41ac2beSBill Paul } 1921f41ac2beSBill Paul 19223f74909aSGleb Smirnoff /* Create tag for jumbo RX ring. */ 1923f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1924f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 1925f41ac2beSBill Paul NULL, BGE_JUMBO_RX_RING_SZ, 1, BGE_JUMBO_RX_RING_SZ, 0, 1926f41ac2beSBill Paul NULL, NULL, &sc->bge_cdata.bge_rx_jumbo_ring_tag); 1927f41ac2beSBill Paul 1928f41ac2beSBill Paul if (error) { 1929fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 19303f74909aSGleb Smirnoff "could not allocate jumbo ring dma tag\n"); 1931f41ac2beSBill Paul return (ENOMEM); 1932f41ac2beSBill Paul } 1933f41ac2beSBill Paul 19343f74909aSGleb Smirnoff /* Allocate DMA'able memory for jumbo RX ring. */ 1935f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_jumbo_ring_tag, 19361be6acb7SGleb Smirnoff (void **)&sc->bge_ldata.bge_rx_jumbo_ring, 19371be6acb7SGleb Smirnoff BUS_DMA_NOWAIT | BUS_DMA_ZERO, 1938f41ac2beSBill Paul &sc->bge_cdata.bge_rx_jumbo_ring_map); 1939f41ac2beSBill Paul if (error) 1940f41ac2beSBill Paul return (ENOMEM); 1941f41ac2beSBill Paul 19423f74909aSGleb Smirnoff /* Load the address of the jumbo RX ring. */ 1943f41ac2beSBill Paul ctx.bge_maxsegs = 1; 1944f41ac2beSBill Paul ctx.sc = sc; 1945f41ac2beSBill Paul 1946f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1947f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 1948f41ac2beSBill Paul sc->bge_ldata.bge_rx_jumbo_ring, BGE_JUMBO_RX_RING_SZ, 1949f41ac2beSBill Paul bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 1950f41ac2beSBill Paul 1951f41ac2beSBill Paul if (error) 1952f41ac2beSBill Paul return (ENOMEM); 1953f41ac2beSBill Paul 1954f41ac2beSBill Paul sc->bge_ldata.bge_rx_jumbo_ring_paddr = ctx.bge_busaddr; 1955f41ac2beSBill Paul 19563f74909aSGleb Smirnoff /* Create DMA maps for jumbo RX buffers. */ 1957f41ac2beSBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 1958f41ac2beSBill Paul error = bus_dmamap_create(sc->bge_cdata.bge_mtag_jumbo, 1959f41ac2beSBill Paul 0, &sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 1960f41ac2beSBill Paul if (error) { 1961fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 19623f74909aSGleb Smirnoff "can't create DMA map for jumbo RX\n"); 1963f41ac2beSBill Paul return (ENOMEM); 1964f41ac2beSBill Paul } 1965f41ac2beSBill Paul } 1966f41ac2beSBill Paul 1967f41ac2beSBill Paul } 1968f41ac2beSBill Paul 19693f74909aSGleb Smirnoff /* Create tag for RX return ring. */ 1970f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1971f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 1972f41ac2beSBill Paul NULL, BGE_RX_RTN_RING_SZ(sc), 1, BGE_RX_RTN_RING_SZ(sc), 0, 1973f41ac2beSBill Paul NULL, NULL, &sc->bge_cdata.bge_rx_return_ring_tag); 1974f41ac2beSBill Paul 1975f41ac2beSBill Paul if (error) { 1976fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "could not allocate dma tag\n"); 1977f41ac2beSBill Paul return (ENOMEM); 1978f41ac2beSBill Paul } 1979f41ac2beSBill Paul 19803f74909aSGleb Smirnoff /* Allocate DMA'able memory for RX return ring. */ 1981f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_return_ring_tag, 1982f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_rx_return_ring, BUS_DMA_NOWAIT, 1983f41ac2beSBill Paul &sc->bge_cdata.bge_rx_return_ring_map); 1984f41ac2beSBill Paul if (error) 1985f41ac2beSBill Paul return (ENOMEM); 1986f41ac2beSBill Paul 1987f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_rx_return_ring, 1988f41ac2beSBill Paul BGE_RX_RTN_RING_SZ(sc)); 1989f41ac2beSBill Paul 19903f74909aSGleb Smirnoff /* Load the address of the RX return ring. */ 1991f41ac2beSBill Paul ctx.bge_maxsegs = 1; 1992f41ac2beSBill Paul ctx.sc = sc; 1993f41ac2beSBill Paul 1994f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_rx_return_ring_tag, 1995f41ac2beSBill Paul sc->bge_cdata.bge_rx_return_ring_map, 1996f41ac2beSBill Paul sc->bge_ldata.bge_rx_return_ring, BGE_RX_RTN_RING_SZ(sc), 1997f41ac2beSBill Paul bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 1998f41ac2beSBill Paul 1999f41ac2beSBill Paul if (error) 2000f41ac2beSBill Paul return (ENOMEM); 2001f41ac2beSBill Paul 2002f41ac2beSBill Paul sc->bge_ldata.bge_rx_return_ring_paddr = ctx.bge_busaddr; 2003f41ac2beSBill Paul 20043f74909aSGleb Smirnoff /* Create tag for TX ring. */ 2005f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 2006f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 2007f41ac2beSBill Paul NULL, BGE_TX_RING_SZ, 1, BGE_TX_RING_SZ, 0, NULL, NULL, 2008f41ac2beSBill Paul &sc->bge_cdata.bge_tx_ring_tag); 2009f41ac2beSBill Paul 2010f41ac2beSBill Paul if (error) { 2011fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "could not allocate dma tag\n"); 2012f41ac2beSBill Paul return (ENOMEM); 2013f41ac2beSBill Paul } 2014f41ac2beSBill Paul 20153f74909aSGleb Smirnoff /* Allocate DMA'able memory for TX ring. */ 2016f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_tx_ring_tag, 2017f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_tx_ring, BUS_DMA_NOWAIT, 2018f41ac2beSBill Paul &sc->bge_cdata.bge_tx_ring_map); 2019f41ac2beSBill Paul if (error) 2020f41ac2beSBill Paul return (ENOMEM); 2021f41ac2beSBill Paul 2022f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_tx_ring, BGE_TX_RING_SZ); 2023f41ac2beSBill Paul 20243f74909aSGleb Smirnoff /* Load the address of the TX ring. */ 2025f41ac2beSBill Paul ctx.bge_maxsegs = 1; 2026f41ac2beSBill Paul ctx.sc = sc; 2027f41ac2beSBill Paul 2028f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_tx_ring_tag, 2029f41ac2beSBill Paul sc->bge_cdata.bge_tx_ring_map, sc->bge_ldata.bge_tx_ring, 2030f41ac2beSBill Paul BGE_TX_RING_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 2031f41ac2beSBill Paul 2032f41ac2beSBill Paul if (error) 2033f41ac2beSBill Paul return (ENOMEM); 2034f41ac2beSBill Paul 2035f41ac2beSBill Paul sc->bge_ldata.bge_tx_ring_paddr = ctx.bge_busaddr; 2036f41ac2beSBill Paul 20373f74909aSGleb Smirnoff /* Create tag for status block. */ 2038f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 2039f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 2040f41ac2beSBill Paul NULL, BGE_STATUS_BLK_SZ, 1, BGE_STATUS_BLK_SZ, 0, 2041f41ac2beSBill Paul NULL, NULL, &sc->bge_cdata.bge_status_tag); 2042f41ac2beSBill Paul 2043f41ac2beSBill Paul if (error) { 2044fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "could not allocate dma tag\n"); 2045f41ac2beSBill Paul return (ENOMEM); 2046f41ac2beSBill Paul } 2047f41ac2beSBill Paul 20483f74909aSGleb Smirnoff /* Allocate DMA'able memory for status block. */ 2049f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_status_tag, 2050f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_status_block, BUS_DMA_NOWAIT, 2051f41ac2beSBill Paul &sc->bge_cdata.bge_status_map); 2052f41ac2beSBill Paul if (error) 2053f41ac2beSBill Paul return (ENOMEM); 2054f41ac2beSBill Paul 2055f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_status_block, BGE_STATUS_BLK_SZ); 2056f41ac2beSBill Paul 20573f74909aSGleb Smirnoff /* Load the address of the status block. */ 2058f41ac2beSBill Paul ctx.sc = sc; 2059f41ac2beSBill Paul ctx.bge_maxsegs = 1; 2060f41ac2beSBill Paul 2061f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_status_tag, 2062f41ac2beSBill Paul sc->bge_cdata.bge_status_map, sc->bge_ldata.bge_status_block, 2063f41ac2beSBill Paul BGE_STATUS_BLK_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 2064f41ac2beSBill Paul 2065f41ac2beSBill Paul if (error) 2066f41ac2beSBill Paul return (ENOMEM); 2067f41ac2beSBill Paul 2068f41ac2beSBill Paul sc->bge_ldata.bge_status_block_paddr = ctx.bge_busaddr; 2069f41ac2beSBill Paul 20703f74909aSGleb Smirnoff /* Create tag for statistics block. */ 2071f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 2072f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 2073f41ac2beSBill Paul NULL, BGE_STATS_SZ, 1, BGE_STATS_SZ, 0, NULL, NULL, 2074f41ac2beSBill Paul &sc->bge_cdata.bge_stats_tag); 2075f41ac2beSBill Paul 2076f41ac2beSBill Paul if (error) { 2077fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "could not allocate dma tag\n"); 2078f41ac2beSBill Paul return (ENOMEM); 2079f41ac2beSBill Paul } 2080f41ac2beSBill Paul 20813f74909aSGleb Smirnoff /* Allocate DMA'able memory for statistics block. */ 2082f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_stats_tag, 2083f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_stats, BUS_DMA_NOWAIT, 2084f41ac2beSBill Paul &sc->bge_cdata.bge_stats_map); 2085f41ac2beSBill Paul if (error) 2086f41ac2beSBill Paul return (ENOMEM); 2087f41ac2beSBill Paul 2088f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_stats, BGE_STATS_SZ); 2089f41ac2beSBill Paul 20903f74909aSGleb Smirnoff /* Load the address of the statstics block. */ 2091f41ac2beSBill Paul ctx.sc = sc; 2092f41ac2beSBill Paul ctx.bge_maxsegs = 1; 2093f41ac2beSBill Paul 2094f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_stats_tag, 2095f41ac2beSBill Paul sc->bge_cdata.bge_stats_map, sc->bge_ldata.bge_stats, 2096f41ac2beSBill Paul BGE_STATS_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 2097f41ac2beSBill Paul 2098f41ac2beSBill Paul if (error) 2099f41ac2beSBill Paul return (ENOMEM); 2100f41ac2beSBill Paul 2101f41ac2beSBill Paul sc->bge_ldata.bge_stats_paddr = ctx.bge_busaddr; 2102f41ac2beSBill Paul 2103f41ac2beSBill Paul return (0); 2104f41ac2beSBill Paul } 2105f41ac2beSBill Paul 210695d67482SBill Paul static int 21073f74909aSGleb Smirnoff bge_attach(device_t dev) 210895d67482SBill Paul { 210995d67482SBill Paul struct ifnet *ifp; 211095d67482SBill Paul struct bge_softc *sc; 21113f74909aSGleb Smirnoff uint32_t hwcfg = 0; 21123f74909aSGleb Smirnoff uint32_t mac_tmp = 0; 2113fc74a9f9SBrooks Davis u_char eaddr[6]; 2114fe806fdaSPyun YongHyeon int error = 0, rid; 21156f8718a3SScott Long int trys, reg; 211695d67482SBill Paul 211795d67482SBill Paul sc = device_get_softc(dev); 211895d67482SBill Paul sc->bge_dev = dev; 211995d67482SBill Paul 212095d67482SBill Paul /* 212195d67482SBill Paul * Map control/status registers. 212295d67482SBill Paul */ 212395d67482SBill Paul pci_enable_busmaster(dev); 212495d67482SBill Paul 212595d67482SBill Paul rid = BGE_PCI_BAR0; 21265f96beb9SNate Lawson sc->bge_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid, 21275f96beb9SNate Lawson RF_ACTIVE|PCI_RF_DENSE); 212895d67482SBill Paul 212995d67482SBill Paul if (sc->bge_res == NULL) { 2130fe806fdaSPyun YongHyeon device_printf (sc->bge_dev, "couldn't map memory\n"); 213195d67482SBill Paul error = ENXIO; 213295d67482SBill Paul goto fail; 213395d67482SBill Paul } 213495d67482SBill Paul 213595d67482SBill Paul sc->bge_btag = rman_get_bustag(sc->bge_res); 213695d67482SBill Paul sc->bge_bhandle = rman_get_bushandle(sc->bge_res); 213795d67482SBill Paul 21383f74909aSGleb Smirnoff /* Allocate interrupt. */ 213995d67482SBill Paul rid = 0; 214095d67482SBill Paul 21415f96beb9SNate Lawson sc->bge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 214295d67482SBill Paul RF_SHAREABLE | RF_ACTIVE); 214395d67482SBill Paul 214495d67482SBill Paul if (sc->bge_irq == NULL) { 2145fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "couldn't map interrupt\n"); 214695d67482SBill Paul error = ENXIO; 214795d67482SBill Paul goto fail; 214895d67482SBill Paul } 214995d67482SBill Paul 21500f9bd73bSSam Leffler BGE_LOCK_INIT(sc, device_get_nameunit(dev)); 21510f9bd73bSSam Leffler 2152e53d81eeSPaul Saab /* Save ASIC rev. */ 2153e53d81eeSPaul Saab 2154e53d81eeSPaul Saab sc->bge_chipid = 2155e53d81eeSPaul Saab pci_read_config(dev, BGE_PCI_MISC_CTL, 4) & 2156e53d81eeSPaul Saab BGE_PCIMISCCTL_ASICREV; 2157e53d81eeSPaul Saab sc->bge_asicrev = BGE_ASICREV(sc->bge_chipid); 2158e53d81eeSPaul Saab sc->bge_chiprev = BGE_CHIPREV(sc->bge_chipid); 2159e53d81eeSPaul Saab 21600dae9719SJung-uk Kim /* Save chipset family. */ 21610dae9719SJung-uk Kim switch (sc->bge_asicrev) { 21620dae9719SJung-uk Kim case BGE_ASICREV_BCM5700: 21630dae9719SJung-uk Kim case BGE_ASICREV_BCM5701: 21640dae9719SJung-uk Kim case BGE_ASICREV_BCM5703: 21650dae9719SJung-uk Kim case BGE_ASICREV_BCM5704: 21667ee00338SJung-uk Kim sc->bge_flags |= BGE_FLAG_5700_FAMILY | BGE_FLAG_JUMBO; 21670dae9719SJung-uk Kim break; 21680dae9719SJung-uk Kim 21690dae9719SJung-uk Kim case BGE_ASICREV_BCM5714_A0: 21700dae9719SJung-uk Kim case BGE_ASICREV_BCM5780: 21710dae9719SJung-uk Kim case BGE_ASICREV_BCM5714: 21727ee00338SJung-uk Kim sc->bge_flags |= BGE_FLAG_5714_FAMILY /* | BGE_FLAG_JUMBO */; 21730dae9719SJung-uk Kim /* Fall through */ 21740dae9719SJung-uk Kim 21750dae9719SJung-uk Kim case BGE_ASICREV_BCM5750: 21760dae9719SJung-uk Kim case BGE_ASICREV_BCM5752: 21770dae9719SJung-uk Kim case BGE_ASICREV_BCM5755: 21780dae9719SJung-uk Kim case BGE_ASICREV_BCM5787: 21790dae9719SJung-uk Kim sc->bge_flags |= BGE_FLAG_575X_PLUS; 21800dae9719SJung-uk Kim /* Fall through */ 21810dae9719SJung-uk Kim 21820dae9719SJung-uk Kim case BGE_ASICREV_BCM5705: 21830dae9719SJung-uk Kim sc->bge_flags |= BGE_FLAG_5705_PLUS; 21840dae9719SJung-uk Kim break; 21850dae9719SJung-uk Kim } 21860dae9719SJung-uk Kim 2187e53d81eeSPaul Saab /* 21886f8718a3SScott Long * Check if this is a PCI-X or PCI Express device. 2189e53d81eeSPaul Saab */ 21906f8718a3SScott Long #if __FreeBSD_version > 700010 21916f8718a3SScott Long if (pci_find_extcap(dev, PCIY_EXPRESS, ®) == 0) { 21924c0da0ffSGleb Smirnoff /* 21936f8718a3SScott Long * Found a PCI Express capabilities register, this 21946f8718a3SScott Long * must be a PCI Express device. 21956f8718a3SScott Long */ 21966f8718a3SScott Long if (reg != 0) 21976f8718a3SScott Long sc->bge_flags |= BGE_FLAG_PCIE; 21986f8718a3SScott Long } else if (pci_find_extcap(dev, PCIY_PCIX, ®) == 0) { 21996f8718a3SScott Long if (reg != 0) 22006f8718a3SScott Long sc->bge_flags |= BGE_FLAG_PCIX; 22016f8718a3SScott Long } 22026f8718a3SScott Long 22036f8718a3SScott Long #else 22046f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_5705_PLUS) { 22056f8718a3SScott Long reg = pci_read_config(dev, BGE_PCIE_CAPID_REG, 4); 22066f8718a3SScott Long if ((reg & 0xff) == BGE_PCIE_CAPID) 22076f8718a3SScott Long sc->bge_flags |= BGE_FLAG_PCIE; 22086f8718a3SScott Long } else { 22096f8718a3SScott Long /* 22106f8718a3SScott Long * Check if the device is in PCI-X Mode. 22116f8718a3SScott Long * (This bit is not valid on PCI Express controllers.) 22124c0da0ffSGleb Smirnoff */ 22134c0da0ffSGleb Smirnoff if ((pci_read_config(sc->bge_dev, BGE_PCI_PCISTATE, 4) & 22144c0da0ffSGleb Smirnoff BGE_PCISTATE_PCI_BUSMODE) == 0) 2215652ae483SGleb Smirnoff sc->bge_flags |= BGE_FLAG_PCIX; 22166f8718a3SScott Long } 22176f8718a3SScott Long #endif 22184c0da0ffSGleb Smirnoff 221995d67482SBill Paul /* Try to reset the chip. */ 22208cb1383cSDoug Ambrisko if (bge_reset(sc)) { 22218cb1383cSDoug Ambrisko device_printf(sc->bge_dev, "chip reset failed\n"); 22228cb1383cSDoug Ambrisko bge_release_resources(sc); 22238cb1383cSDoug Ambrisko error = ENXIO; 22248cb1383cSDoug Ambrisko goto fail; 22258cb1383cSDoug Ambrisko } 22268cb1383cSDoug Ambrisko 22278cb1383cSDoug Ambrisko sc->bge_asf_mode = 0; 2228f1a7e6d5SScott Long if (bge_allow_asf && (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG) 2229f1a7e6d5SScott Long == BGE_MAGIC_NUMBER)) { 22308cb1383cSDoug Ambrisko if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG) 22318cb1383cSDoug Ambrisko & BGE_HWCFG_ASF) { 22328cb1383cSDoug Ambrisko sc->bge_asf_mode |= ASF_ENABLE; 22338cb1383cSDoug Ambrisko sc->bge_asf_mode |= ASF_STACKUP; 22348cb1383cSDoug Ambrisko if (sc->bge_asicrev == BGE_ASICREV_BCM5750) { 22358cb1383cSDoug Ambrisko sc->bge_asf_mode |= ASF_NEW_HANDSHAKE; 22368cb1383cSDoug Ambrisko } 22378cb1383cSDoug Ambrisko } 22388cb1383cSDoug Ambrisko } 22398cb1383cSDoug Ambrisko 22408cb1383cSDoug Ambrisko /* Try to reset the chip again the nice way. */ 22418cb1383cSDoug Ambrisko bge_stop_fw(sc); 22428cb1383cSDoug Ambrisko bge_sig_pre_reset(sc, BGE_RESET_STOP); 22438cb1383cSDoug Ambrisko if (bge_reset(sc)) { 22448cb1383cSDoug Ambrisko device_printf(sc->bge_dev, "chip reset failed\n"); 22458cb1383cSDoug Ambrisko bge_release_resources(sc); 22468cb1383cSDoug Ambrisko error = ENXIO; 22478cb1383cSDoug Ambrisko goto fail; 22488cb1383cSDoug Ambrisko } 22498cb1383cSDoug Ambrisko 22508cb1383cSDoug Ambrisko bge_sig_legacy(sc, BGE_RESET_STOP); 22518cb1383cSDoug Ambrisko bge_sig_post_reset(sc, BGE_RESET_STOP); 225295d67482SBill Paul 225395d67482SBill Paul if (bge_chipinit(sc)) { 2254fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "chip initialization failed\n"); 225595d67482SBill Paul bge_release_resources(sc); 225695d67482SBill Paul error = ENXIO; 225795d67482SBill Paul goto fail; 225895d67482SBill Paul } 225995d67482SBill Paul 226095d67482SBill Paul /* 226195d67482SBill Paul * Get station address from the EEPROM. 226295d67482SBill Paul */ 2263fc74a9f9SBrooks Davis mac_tmp = bge_readmem_ind(sc, 0x0c14); 2264fc74a9f9SBrooks Davis if ((mac_tmp >> 16) == 0x484b) { 2265fc74a9f9SBrooks Davis eaddr[0] = (u_char)(mac_tmp >> 8); 2266fc74a9f9SBrooks Davis eaddr[1] = (u_char)mac_tmp; 2267fc74a9f9SBrooks Davis mac_tmp = bge_readmem_ind(sc, 0x0c18); 2268fc74a9f9SBrooks Davis eaddr[2] = (u_char)(mac_tmp >> 24); 2269fc74a9f9SBrooks Davis eaddr[3] = (u_char)(mac_tmp >> 16); 2270fc74a9f9SBrooks Davis eaddr[4] = (u_char)(mac_tmp >> 8); 2271fc74a9f9SBrooks Davis eaddr[5] = (u_char)mac_tmp; 2272fc74a9f9SBrooks Davis } else if (bge_read_eeprom(sc, eaddr, 227395d67482SBill Paul BGE_EE_MAC_OFFSET + 2, ETHER_ADDR_LEN)) { 2274fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "failed to read station address\n"); 227595d67482SBill Paul bge_release_resources(sc); 227695d67482SBill Paul error = ENXIO; 227795d67482SBill Paul goto fail; 227895d67482SBill Paul } 227995d67482SBill Paul 2280f41ac2beSBill Paul /* 5705 limits RX return ring to 512 entries. */ 22817ee00338SJung-uk Kim if (BGE_IS_5705_PLUS(sc)) 2282f41ac2beSBill Paul sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT_5705; 2283f41ac2beSBill Paul else 2284f41ac2beSBill Paul sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT; 2285f41ac2beSBill Paul 2286f41ac2beSBill Paul if (bge_dma_alloc(dev)) { 2287fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 2288fe806fdaSPyun YongHyeon "failed to allocate DMA resources\n"); 2289f41ac2beSBill Paul bge_release_resources(sc); 2290f41ac2beSBill Paul error = ENXIO; 2291f41ac2beSBill Paul goto fail; 2292f41ac2beSBill Paul } 2293f41ac2beSBill Paul 229495d67482SBill Paul /* Set default tuneable values. */ 229595d67482SBill Paul sc->bge_stat_ticks = BGE_TICKS_PER_SEC; 229695d67482SBill Paul sc->bge_rx_coal_ticks = 150; 229795d67482SBill Paul sc->bge_tx_coal_ticks = 150; 22986f8718a3SScott Long sc->bge_rx_max_coal_bds = 10; 22996f8718a3SScott Long sc->bge_tx_max_coal_bds = 10; 230095d67482SBill Paul 230195d67482SBill Paul /* Set up ifnet structure */ 2302fc74a9f9SBrooks Davis ifp = sc->bge_ifp = if_alloc(IFT_ETHER); 2303fc74a9f9SBrooks Davis if (ifp == NULL) { 2304fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "failed to if_alloc()\n"); 2305fc74a9f9SBrooks Davis bge_release_resources(sc); 2306fc74a9f9SBrooks Davis error = ENXIO; 2307fc74a9f9SBrooks Davis goto fail; 2308fc74a9f9SBrooks Davis } 230995d67482SBill Paul ifp->if_softc = sc; 23109bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 231195d67482SBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 231295d67482SBill Paul ifp->if_ioctl = bge_ioctl; 231395d67482SBill Paul ifp->if_start = bge_start; 231495d67482SBill Paul ifp->if_init = bge_init; 231595d67482SBill Paul ifp->if_mtu = ETHERMTU; 23164d665c4dSDag-Erling Smørgrav ifp->if_snd.ifq_drv_maxlen = BGE_TX_RING_CNT - 1; 23174d665c4dSDag-Erling Smørgrav IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen); 23184d665c4dSDag-Erling Smørgrav IFQ_SET_READY(&ifp->if_snd); 231995d67482SBill Paul ifp->if_hwassist = BGE_CSUM_FEATURES; 2320d375e524SGleb Smirnoff ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_VLAN_HWTAGGING | 2321479b23b7SGleb Smirnoff IFCAP_VLAN_MTU | IFCAP_VLAN_HWCSUM; 232295d67482SBill Paul ifp->if_capenable = ifp->if_capabilities; 232375719184SGleb Smirnoff #ifdef DEVICE_POLLING 232475719184SGleb Smirnoff ifp->if_capabilities |= IFCAP_POLLING; 232575719184SGleb Smirnoff #endif 232695d67482SBill Paul 2327a1d52896SBill Paul /* 2328d375e524SGleb Smirnoff * 5700 B0 chips do not support checksumming correctly due 2329d375e524SGleb Smirnoff * to hardware bugs. 2330d375e524SGleb Smirnoff */ 2331d375e524SGleb Smirnoff if (sc->bge_chipid == BGE_CHIPID_BCM5700_B0) { 2332d375e524SGleb Smirnoff ifp->if_capabilities &= ~IFCAP_HWCSUM; 2333d375e524SGleb Smirnoff ifp->if_capenable &= IFCAP_HWCSUM; 2334d375e524SGleb Smirnoff ifp->if_hwassist = 0; 2335d375e524SGleb Smirnoff } 2336d375e524SGleb Smirnoff 2337d375e524SGleb Smirnoff /* 2338a1d52896SBill Paul * Figure out what sort of media we have by checking the 233941abcc1bSPaul Saab * hardware config word in the first 32k of NIC internal memory, 234041abcc1bSPaul Saab * or fall back to examining the EEPROM if necessary. 234141abcc1bSPaul Saab * Note: on some BCM5700 cards, this value appears to be unset. 234241abcc1bSPaul Saab * If that's the case, we have to rely on identifying the NIC 234341abcc1bSPaul Saab * by its PCI subsystem ID, as we do below for the SysKonnect 234441abcc1bSPaul Saab * SK-9D41. 2345a1d52896SBill Paul */ 234641abcc1bSPaul Saab if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG) == BGE_MAGIC_NUMBER) 234741abcc1bSPaul Saab hwcfg = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG); 234841abcc1bSPaul Saab else { 2349f6789fbaSPyun YongHyeon if (bge_read_eeprom(sc, (caddr_t)&hwcfg, BGE_EE_HWCFG_OFFSET, 2350f6789fbaSPyun YongHyeon sizeof(hwcfg))) { 2351fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "failed to read EEPROM\n"); 2352f6789fbaSPyun YongHyeon bge_release_resources(sc); 2353f6789fbaSPyun YongHyeon error = ENXIO; 2354f6789fbaSPyun YongHyeon goto fail; 2355f6789fbaSPyun YongHyeon } 235641abcc1bSPaul Saab hwcfg = ntohl(hwcfg); 235741abcc1bSPaul Saab } 235841abcc1bSPaul Saab 235941abcc1bSPaul Saab if ((hwcfg & BGE_HWCFG_MEDIA) == BGE_MEDIA_FIBER) 2360652ae483SGleb Smirnoff sc->bge_flags |= BGE_FLAG_TBI; 2361a1d52896SBill Paul 236295d67482SBill Paul /* The SysKonnect SK-9D41 is a 1000baseSX card. */ 236395d67482SBill Paul if ((pci_read_config(dev, BGE_PCI_SUBSYS, 4) >> 16) == SK_SUBSYSID_9D41) 2364652ae483SGleb Smirnoff sc->bge_flags |= BGE_FLAG_TBI; 236595d67482SBill Paul 2366652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 236795d67482SBill Paul ifmedia_init(&sc->bge_ifmedia, IFM_IMASK, 236895d67482SBill Paul bge_ifmedia_upd, bge_ifmedia_sts); 236995d67482SBill Paul ifmedia_add(&sc->bge_ifmedia, IFM_ETHER|IFM_1000_SX, 0, NULL); 237095d67482SBill Paul ifmedia_add(&sc->bge_ifmedia, 237195d67482SBill Paul IFM_ETHER|IFM_1000_SX|IFM_FDX, 0, NULL); 237295d67482SBill Paul ifmedia_add(&sc->bge_ifmedia, IFM_ETHER|IFM_AUTO, 0, NULL); 237395d67482SBill Paul ifmedia_set(&sc->bge_ifmedia, IFM_ETHER|IFM_AUTO); 2374da3003f0SBill Paul sc->bge_ifmedia.ifm_media = sc->bge_ifmedia.ifm_cur->ifm_media; 237595d67482SBill Paul } else { 237695d67482SBill Paul /* 23778cb1383cSDoug Ambrisko * Do transceiver setup and tell the firmware the 23788cb1383cSDoug Ambrisko * driver is down so we can try to get access the 23798cb1383cSDoug Ambrisko * probe if ASF is running. Retry a couple of times 23808cb1383cSDoug Ambrisko * if we get a conflict with the ASF firmware accessing 23818cb1383cSDoug Ambrisko * the PHY. 238295d67482SBill Paul */ 23838cb1383cSDoug Ambrisko BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 23848cb1383cSDoug Ambrisko again: 23858cb1383cSDoug Ambrisko bge_asf_driver_up(sc); 23868cb1383cSDoug Ambrisko 23878cb1383cSDoug Ambrisko trys = 0; 238895d67482SBill Paul if (mii_phy_probe(dev, &sc->bge_miibus, 238995d67482SBill Paul bge_ifmedia_upd, bge_ifmedia_sts)) { 23908cb1383cSDoug Ambrisko if (trys++ < 4) { 23918cb1383cSDoug Ambrisko device_printf(sc->bge_dev, "Try again\n"); 23928cb1383cSDoug Ambrisko bge_miibus_writereg(sc->bge_dev, 1, MII_BMCR, BMCR_RESET); 23938cb1383cSDoug Ambrisko goto again; 23948cb1383cSDoug Ambrisko } 23958cb1383cSDoug Ambrisko 2396fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "MII without any PHY!\n"); 239795d67482SBill Paul bge_release_resources(sc); 239895d67482SBill Paul error = ENXIO; 239995d67482SBill Paul goto fail; 240095d67482SBill Paul } 24018cb1383cSDoug Ambrisko 24028cb1383cSDoug Ambrisko /* 24038cb1383cSDoug Ambrisko * Now tell the firmware we are going up after probing the PHY 24048cb1383cSDoug Ambrisko */ 24058cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) 24068cb1383cSDoug Ambrisko BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 240795d67482SBill Paul } 240895d67482SBill Paul 240995d67482SBill Paul /* 2410e255b776SJohn Polstra * When using the BCM5701 in PCI-X mode, data corruption has 2411e255b776SJohn Polstra * been observed in the first few bytes of some received packets. 2412e255b776SJohn Polstra * Aligning the packet buffer in memory eliminates the corruption. 2413e255b776SJohn Polstra * Unfortunately, this misaligns the packet payloads. On platforms 2414e255b776SJohn Polstra * which do not support unaligned accesses, we will realign the 2415e255b776SJohn Polstra * payloads by copying the received packets. 2416e255b776SJohn Polstra */ 2417652ae483SGleb Smirnoff if (sc->bge_asicrev == BGE_ASICREV_BCM5701 && 2418652ae483SGleb Smirnoff sc->bge_flags & BGE_FLAG_PCIX) 2419652ae483SGleb Smirnoff sc->bge_flags |= BGE_FLAG_RX_ALIGNBUG; 2420e255b776SJohn Polstra 2421e255b776SJohn Polstra /* 242295d67482SBill Paul * Call MI attach routine. 242395d67482SBill Paul */ 2424fc74a9f9SBrooks Davis ether_ifattach(ifp, eaddr); 2425b74e67fbSGleb Smirnoff callout_init_mtx(&sc->bge_stat_ch, &sc->bge_mtx, 0); 24260f9bd73bSSam Leffler 24270f9bd73bSSam Leffler /* 24280f9bd73bSSam Leffler * Hookup IRQ last. 24290f9bd73bSSam Leffler */ 24300f9bd73bSSam Leffler error = bus_setup_intr(dev, sc->bge_irq, INTR_TYPE_NET | INTR_MPSAFE, 24310f9bd73bSSam Leffler bge_intr, sc, &sc->bge_intrhand); 24320f9bd73bSSam Leffler 24330f9bd73bSSam Leffler if (error) { 2434fc74a9f9SBrooks Davis bge_detach(dev); 2435fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "couldn't set up irq\n"); 24360f9bd73bSSam Leffler } 243795d67482SBill Paul 24386f8718a3SScott Long bge_add_sysctls(sc); 24396f8718a3SScott Long 244095d67482SBill Paul fail: 244195d67482SBill Paul return (error); 244295d67482SBill Paul } 244395d67482SBill Paul 244495d67482SBill Paul static int 24453f74909aSGleb Smirnoff bge_detach(device_t dev) 244695d67482SBill Paul { 244795d67482SBill Paul struct bge_softc *sc; 244895d67482SBill Paul struct ifnet *ifp; 244995d67482SBill Paul 245095d67482SBill Paul sc = device_get_softc(dev); 2451fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 245295d67482SBill Paul 245375719184SGleb Smirnoff #ifdef DEVICE_POLLING 245475719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 245575719184SGleb Smirnoff ether_poll_deregister(ifp); 245675719184SGleb Smirnoff #endif 245775719184SGleb Smirnoff 24580f9bd73bSSam Leffler BGE_LOCK(sc); 245995d67482SBill Paul bge_stop(sc); 246095d67482SBill Paul bge_reset(sc); 24610f9bd73bSSam Leffler BGE_UNLOCK(sc); 24620f9bd73bSSam Leffler 24630f9bd73bSSam Leffler ether_ifdetach(ifp); 246495d67482SBill Paul 2465652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 246695d67482SBill Paul ifmedia_removeall(&sc->bge_ifmedia); 246795d67482SBill Paul } else { 246895d67482SBill Paul bus_generic_detach(dev); 246995d67482SBill Paul device_delete_child(dev, sc->bge_miibus); 247095d67482SBill Paul } 247195d67482SBill Paul 247295d67482SBill Paul bge_release_resources(sc); 247395d67482SBill Paul 247495d67482SBill Paul return (0); 247595d67482SBill Paul } 247695d67482SBill Paul 247795d67482SBill Paul static void 24783f74909aSGleb Smirnoff bge_release_resources(struct bge_softc *sc) 247995d67482SBill Paul { 248095d67482SBill Paul device_t dev; 248195d67482SBill Paul 248295d67482SBill Paul dev = sc->bge_dev; 248395d67482SBill Paul 248495d67482SBill Paul if (sc->bge_vpd_prodname != NULL) 248595d67482SBill Paul free(sc->bge_vpd_prodname, M_DEVBUF); 248695d67482SBill Paul 248795d67482SBill Paul if (sc->bge_vpd_readonly != NULL) 248895d67482SBill Paul free(sc->bge_vpd_readonly, M_DEVBUF); 248995d67482SBill Paul 249095d67482SBill Paul if (sc->bge_intrhand != NULL) 249195d67482SBill Paul bus_teardown_intr(dev, sc->bge_irq, sc->bge_intrhand); 249295d67482SBill Paul 249395d67482SBill Paul if (sc->bge_irq != NULL) 249495d67482SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->bge_irq); 249595d67482SBill Paul 249695d67482SBill Paul if (sc->bge_res != NULL) 249795d67482SBill Paul bus_release_resource(dev, SYS_RES_MEMORY, 249895d67482SBill Paul BGE_PCI_BAR0, sc->bge_res); 249995d67482SBill Paul 2500ad61f896SRuslan Ermilov if (sc->bge_ifp != NULL) 2501ad61f896SRuslan Ermilov if_free(sc->bge_ifp); 2502ad61f896SRuslan Ermilov 2503f41ac2beSBill Paul bge_dma_free(sc); 250495d67482SBill Paul 25050f9bd73bSSam Leffler if (mtx_initialized(&sc->bge_mtx)) /* XXX */ 25060f9bd73bSSam Leffler BGE_LOCK_DESTROY(sc); 250795d67482SBill Paul } 250895d67482SBill Paul 25098cb1383cSDoug Ambrisko static int 25103f74909aSGleb Smirnoff bge_reset(struct bge_softc *sc) 251195d67482SBill Paul { 251295d67482SBill Paul device_t dev; 25133f74909aSGleb Smirnoff uint32_t cachesize, command, pcistate, reset; 25146f8718a3SScott Long void (*write_op)(struct bge_softc *, int, int); 251595d67482SBill Paul int i, val = 0; 251695d67482SBill Paul 251795d67482SBill Paul dev = sc->bge_dev; 251895d67482SBill Paul 25196f8718a3SScott Long if (BGE_IS_5705_PLUS(sc) && !BGE_IS_5714_FAMILY(sc)) 25206f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_PCIE) 25216f8718a3SScott Long write_op = bge_writemem_direct; 25226f8718a3SScott Long else 25236f8718a3SScott Long write_op = bge_writemem_ind; 25246f8718a3SScott Long else 25256f8718a3SScott Long write_op = bge_writereg_ind; 25266f8718a3SScott Long 252795d67482SBill Paul /* Save some important PCI state. */ 252895d67482SBill Paul cachesize = pci_read_config(dev, BGE_PCI_CACHESZ, 4); 252995d67482SBill Paul command = pci_read_config(dev, BGE_PCI_CMD, 4); 253095d67482SBill Paul pcistate = pci_read_config(dev, BGE_PCI_PCISTATE, 4); 253195d67482SBill Paul 253295d67482SBill Paul pci_write_config(dev, BGE_PCI_MISC_CTL, 253395d67482SBill Paul BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR| 2534e907febfSPyun YongHyeon BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_PCISTATE_RW, 4); 253595d67482SBill Paul 25366f8718a3SScott Long /* Disable fastboot on controllers that support it. */ 25376f8718a3SScott Long if (sc->bge_asicrev == BGE_ASICREV_BCM5752 || 25386f8718a3SScott Long sc->bge_asicrev == BGE_ASICREV_BCM5755 || 25396f8718a3SScott Long sc->bge_asicrev == BGE_ASICREV_BCM5787) { 25406f8718a3SScott Long if (bootverbose) 25416f8718a3SScott Long device_printf(sc->bge_dev, "%s: Disabling fastboot\n", 25426f8718a3SScott Long __FUNCTION__); 25436f8718a3SScott Long CSR_WRITE_4(sc, BGE_FASTBOOT_PC, 0x0); 25446f8718a3SScott Long } 25456f8718a3SScott Long 25466f8718a3SScott Long /* 25476f8718a3SScott Long * Write the magic number to SRAM at offset 0xB50. 25486f8718a3SScott Long * When firmware finishes its initialization it will 25496f8718a3SScott Long * write ~BGE_MAGIC_NUMBER to the same location. 25506f8718a3SScott Long */ 25516f8718a3SScott Long bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER); 25526f8718a3SScott Long 2553e53d81eeSPaul Saab reset = BGE_MISCCFG_RESET_CORE_CLOCKS|(65<<1); 2554e53d81eeSPaul Saab 2555e53d81eeSPaul Saab /* XXX: Broadcom Linux driver. */ 2556652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_PCIE) { 2557e53d81eeSPaul Saab if (CSR_READ_4(sc, 0x7e2c) == 0x60) /* PCIE 1.0 */ 2558e53d81eeSPaul Saab CSR_WRITE_4(sc, 0x7e2c, 0x20); 2559e53d81eeSPaul Saab if (sc->bge_chipid != BGE_CHIPID_BCM5750_A0) { 2560e53d81eeSPaul Saab /* Prevent PCIE link training during global reset */ 2561e53d81eeSPaul Saab CSR_WRITE_4(sc, BGE_MISC_CFG, (1<<29)); 2562e53d81eeSPaul Saab reset |= (1<<29); 2563e53d81eeSPaul Saab } 2564e53d81eeSPaul Saab } 2565e53d81eeSPaul Saab 256621c9e407SDavid Christensen /* 256721c9e407SDavid Christensen * Write the magic number to the firmware mailbox at 0xb50 256821c9e407SDavid Christensen * so that the driver can synchronize with the firmware. 256921c9e407SDavid Christensen */ 257021c9e407SDavid Christensen bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER); 257121c9e407SDavid Christensen 25726f8718a3SScott Long /* 25736f8718a3SScott Long * Set GPHY Power Down Override to leave GPHY 25746f8718a3SScott Long * powered up in D0 uninitialized. 25756f8718a3SScott Long */ 25766f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_5705_PLUS) 25776f8718a3SScott Long reset |= 0x04000000; 25786f8718a3SScott Long 257995d67482SBill Paul /* Issue global reset */ 25806f8718a3SScott Long write_op(sc, BGE_MISC_CFG, reset); 258195d67482SBill Paul 258295d67482SBill Paul DELAY(1000); 258395d67482SBill Paul 2584e53d81eeSPaul Saab /* XXX: Broadcom Linux driver. */ 2585652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_PCIE) { 2586e53d81eeSPaul Saab if (sc->bge_chipid == BGE_CHIPID_BCM5750_A0) { 2587e53d81eeSPaul Saab uint32_t v; 2588e53d81eeSPaul Saab 2589e53d81eeSPaul Saab DELAY(500000); /* wait for link training to complete */ 2590e53d81eeSPaul Saab v = pci_read_config(dev, 0xc4, 4); 2591e53d81eeSPaul Saab pci_write_config(dev, 0xc4, v | (1<<15), 4); 2592e53d81eeSPaul Saab } 25936f8718a3SScott Long /* Set PCIE max payload size to 128 bytes and clear error status. */ 2594e53d81eeSPaul Saab pci_write_config(dev, 0xd8, 0xf5000, 4); 2595e53d81eeSPaul Saab } 2596e53d81eeSPaul Saab 25973f74909aSGleb Smirnoff /* Reset some of the PCI state that got zapped by reset. */ 259895d67482SBill Paul pci_write_config(dev, BGE_PCI_MISC_CTL, 259995d67482SBill Paul BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR| 2600e907febfSPyun YongHyeon BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_PCISTATE_RW, 4); 260195d67482SBill Paul pci_write_config(dev, BGE_PCI_CACHESZ, cachesize, 4); 260295d67482SBill Paul pci_write_config(dev, BGE_PCI_CMD, command, 4); 26036f8718a3SScott Long write_op(sc, BGE_MISC_CFG, (65 << 1)); 260495d67482SBill Paul 2605a7b0c314SPaul Saab /* Enable memory arbiter. */ 26064c0da0ffSGleb Smirnoff if (BGE_IS_5714_FAMILY(sc)) { 26074c0da0ffSGleb Smirnoff uint32_t val; 26084c0da0ffSGleb Smirnoff 26094c0da0ffSGleb Smirnoff val = CSR_READ_4(sc, BGE_MARB_MODE); 26104c0da0ffSGleb Smirnoff CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE | val); 26114c0da0ffSGleb Smirnoff } else 2612a7b0c314SPaul Saab CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE); 2613a7b0c314SPaul Saab 261495d67482SBill Paul /* 26156f8718a3SScott Long * Poll until we see the 1's complement of the magic number. 261695d67482SBill Paul * This indicates that the firmware initialization 261795d67482SBill Paul * is complete. 261895d67482SBill Paul */ 261995d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 262095d67482SBill Paul val = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM); 262195d67482SBill Paul if (val == ~BGE_MAGIC_NUMBER) 262295d67482SBill Paul break; 262395d67482SBill Paul DELAY(10); 262495d67482SBill Paul } 262595d67482SBill Paul 262695d67482SBill Paul if (i == BGE_TIMEOUT) { 26276f8718a3SScott Long device_printf(sc->bge_dev, "firmware handshake timed out! " 26286f8718a3SScott Long "found 0x%08X\n", val); 262995d67482SBill Paul } 263095d67482SBill Paul 263195d67482SBill Paul /* 263295d67482SBill Paul * XXX Wait for the value of the PCISTATE register to 263395d67482SBill Paul * return to its original pre-reset state. This is a 263495d67482SBill Paul * fairly good indicator of reset completion. If we don't 263595d67482SBill Paul * wait for the reset to fully complete, trying to read 263695d67482SBill Paul * from the device's non-PCI registers may yield garbage 263795d67482SBill Paul * results. 263895d67482SBill Paul */ 263995d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 264095d67482SBill Paul if (pci_read_config(dev, BGE_PCI_PCISTATE, 4) == pcistate) 264195d67482SBill Paul break; 264295d67482SBill Paul DELAY(10); 264395d67482SBill Paul } 264495d67482SBill Paul 26456f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_PCIE) { 26466f8718a3SScott Long reset = bge_readmem_ind(sc, 0x7c00); 26476f8718a3SScott Long bge_writemem_ind(sc, 0x7c00, reset | (1 << 25)); 26486f8718a3SScott Long } 26496f8718a3SScott Long 26503f74909aSGleb Smirnoff /* Fix up byte swapping. */ 2651e907febfSPyun YongHyeon CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS| 265295d67482SBill Paul BGE_MODECTL_BYTESWAP_DATA); 265395d67482SBill Paul 26548cb1383cSDoug Ambrisko /* Tell the ASF firmware we are up */ 26558cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) 26568cb1383cSDoug Ambrisko BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 26578cb1383cSDoug Ambrisko 265895d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, 0); 265995d67482SBill Paul 2660da3003f0SBill Paul /* 2661da3003f0SBill Paul * The 5704 in TBI mode apparently needs some special 2662da3003f0SBill Paul * adjustment to insure the SERDES drive level is set 2663da3003f0SBill Paul * to 1.2V. 2664da3003f0SBill Paul */ 2665652ae483SGleb Smirnoff if (sc->bge_asicrev == BGE_ASICREV_BCM5704 && 2666652ae483SGleb Smirnoff sc->bge_flags & BGE_FLAG_TBI) { 2667da3003f0SBill Paul uint32_t serdescfg; 2668652ae483SGleb Smirnoff 2669da3003f0SBill Paul serdescfg = CSR_READ_4(sc, BGE_SERDES_CFG); 2670da3003f0SBill Paul serdescfg = (serdescfg & ~0xFFF) | 0x880; 2671da3003f0SBill Paul CSR_WRITE_4(sc, BGE_SERDES_CFG, serdescfg); 2672da3003f0SBill Paul } 2673da3003f0SBill Paul 2674e53d81eeSPaul Saab /* XXX: Broadcom Linux driver. */ 2675652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_PCIE && 2676652ae483SGleb Smirnoff sc->bge_chipid != BGE_CHIPID_BCM5750_A0) { 2677e53d81eeSPaul Saab uint32_t v; 2678e53d81eeSPaul Saab 2679e53d81eeSPaul Saab v = CSR_READ_4(sc, 0x7c00); 2680e53d81eeSPaul Saab CSR_WRITE_4(sc, 0x7c00, v | (1<<25)); 2681e53d81eeSPaul Saab } 268295d67482SBill Paul DELAY(10000); 26838cb1383cSDoug Ambrisko 26848cb1383cSDoug Ambrisko return(0); 268595d67482SBill Paul } 268695d67482SBill Paul 268795d67482SBill Paul /* 268895d67482SBill Paul * Frame reception handling. This is called if there's a frame 268995d67482SBill Paul * on the receive return list. 269095d67482SBill Paul * 269195d67482SBill Paul * Note: we have to be able to handle two possibilities here: 26921be6acb7SGleb Smirnoff * 1) the frame is from the jumbo receive ring 269395d67482SBill Paul * 2) the frame is from the standard receive ring 269495d67482SBill Paul */ 269595d67482SBill Paul 269695d67482SBill Paul static void 26973f74909aSGleb Smirnoff bge_rxeof(struct bge_softc *sc) 269895d67482SBill Paul { 269995d67482SBill Paul struct ifnet *ifp; 270095d67482SBill Paul int stdcnt = 0, jumbocnt = 0; 270195d67482SBill Paul 27020f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 27030f9bd73bSSam Leffler 27043f74909aSGleb Smirnoff /* Nothing to do. */ 2705cfcb5025SOleg Bulyzhin if (sc->bge_rx_saved_considx == 2706cfcb5025SOleg Bulyzhin sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx) 2707cfcb5025SOleg Bulyzhin return; 2708cfcb5025SOleg Bulyzhin 2709fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 271095d67482SBill Paul 2711f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag, 2712e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_POSTREAD); 2713f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 2714f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_POSTREAD); 27154c0da0ffSGleb Smirnoff if (BGE_IS_JUMBO_CAPABLE(sc)) 2716f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 27174c0da0ffSGleb Smirnoff sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_POSTREAD); 2718f41ac2beSBill Paul 271995d67482SBill Paul while(sc->bge_rx_saved_considx != 2720f41ac2beSBill Paul sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx) { 272195d67482SBill Paul struct bge_rx_bd *cur_rx; 27223f74909aSGleb Smirnoff uint32_t rxidx; 272395d67482SBill Paul struct mbuf *m = NULL; 27243f74909aSGleb Smirnoff uint16_t vlan_tag = 0; 272595d67482SBill Paul int have_tag = 0; 272695d67482SBill Paul 272775719184SGleb Smirnoff #ifdef DEVICE_POLLING 272875719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 272975719184SGleb Smirnoff if (sc->rxcycles <= 0) 273075719184SGleb Smirnoff break; 273175719184SGleb Smirnoff sc->rxcycles--; 273275719184SGleb Smirnoff } 273375719184SGleb Smirnoff #endif 273475719184SGleb Smirnoff 273595d67482SBill Paul cur_rx = 2736f41ac2beSBill Paul &sc->bge_ldata.bge_rx_return_ring[sc->bge_rx_saved_considx]; 273795d67482SBill Paul 273895d67482SBill Paul rxidx = cur_rx->bge_idx; 27390434d1b8SBill Paul BGE_INC(sc->bge_rx_saved_considx, sc->bge_return_ring_cnt); 274095d67482SBill Paul 27413e9b1bcaSJung-uk Kim if (!(ifp->if_flags & IFF_PROMISC) && 27423e9b1bcaSJung-uk Kim (cur_rx->bge_flags & BGE_RXBDFLAG_VLAN_TAG)) { 274395d67482SBill Paul have_tag = 1; 274495d67482SBill Paul vlan_tag = cur_rx->bge_vlan_tag; 274595d67482SBill Paul } 274695d67482SBill Paul 274795d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_JUMBO_RING) { 274895d67482SBill Paul BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT); 2749f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo, 2750f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[rxidx], 2751f41ac2beSBill Paul BUS_DMASYNC_POSTREAD); 2752f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo, 2753f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[rxidx]); 275495d67482SBill Paul m = sc->bge_cdata.bge_rx_jumbo_chain[rxidx]; 275595d67482SBill Paul sc->bge_cdata.bge_rx_jumbo_chain[rxidx] = NULL; 275695d67482SBill Paul jumbocnt++; 275795d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) { 275895d67482SBill Paul ifp->if_ierrors++; 275995d67482SBill Paul bge_newbuf_jumbo(sc, sc->bge_jumbo, m); 276095d67482SBill Paul continue; 276195d67482SBill Paul } 276295d67482SBill Paul if (bge_newbuf_jumbo(sc, 276395d67482SBill Paul sc->bge_jumbo, NULL) == ENOBUFS) { 276495d67482SBill Paul ifp->if_ierrors++; 276595d67482SBill Paul bge_newbuf_jumbo(sc, sc->bge_jumbo, m); 276695d67482SBill Paul continue; 276795d67482SBill Paul } 276895d67482SBill Paul } else { 276995d67482SBill Paul BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT); 2770f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_mtag, 2771f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[rxidx], 2772f41ac2beSBill Paul BUS_DMASYNC_POSTREAD); 2773f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag, 2774f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[rxidx]); 277595d67482SBill Paul m = sc->bge_cdata.bge_rx_std_chain[rxidx]; 277695d67482SBill Paul sc->bge_cdata.bge_rx_std_chain[rxidx] = NULL; 277795d67482SBill Paul stdcnt++; 277895d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) { 277995d67482SBill Paul ifp->if_ierrors++; 278095d67482SBill Paul bge_newbuf_std(sc, sc->bge_std, m); 278195d67482SBill Paul continue; 278295d67482SBill Paul } 278395d67482SBill Paul if (bge_newbuf_std(sc, sc->bge_std, 278495d67482SBill Paul NULL) == ENOBUFS) { 278595d67482SBill Paul ifp->if_ierrors++; 278695d67482SBill Paul bge_newbuf_std(sc, sc->bge_std, m); 278795d67482SBill Paul continue; 278895d67482SBill Paul } 278995d67482SBill Paul } 279095d67482SBill Paul 279195d67482SBill Paul ifp->if_ipackets++; 2792e65bed95SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 2793e255b776SJohn Polstra /* 2794e65bed95SPyun YongHyeon * For architectures with strict alignment we must make sure 2795e65bed95SPyun YongHyeon * the payload is aligned. 2796e255b776SJohn Polstra */ 2797652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) { 2798e255b776SJohn Polstra bcopy(m->m_data, m->m_data + ETHER_ALIGN, 2799e255b776SJohn Polstra cur_rx->bge_len); 2800e255b776SJohn Polstra m->m_data += ETHER_ALIGN; 2801e255b776SJohn Polstra } 2802e255b776SJohn Polstra #endif 2803473851baSPaul Saab m->m_pkthdr.len = m->m_len = cur_rx->bge_len - ETHER_CRC_LEN; 280495d67482SBill Paul m->m_pkthdr.rcvif = ifp; 280595d67482SBill Paul 2806b874fdd4SYaroslav Tykhiy if (ifp->if_capenable & IFCAP_RXCSUM) { 280778178cd1SGleb Smirnoff if (cur_rx->bge_flags & BGE_RXBDFLAG_IP_CSUM) { 280895d67482SBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 280995d67482SBill Paul if ((cur_rx->bge_ip_csum ^ 0xffff) == 0) 281095d67482SBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 281178178cd1SGleb Smirnoff } 2812d375e524SGleb Smirnoff if (cur_rx->bge_flags & BGE_RXBDFLAG_TCP_UDP_CSUM && 2813d375e524SGleb Smirnoff m->m_pkthdr.len >= ETHER_MIN_NOPAD) { 281495d67482SBill Paul m->m_pkthdr.csum_data = 281595d67482SBill Paul cur_rx->bge_tcp_udp_csum; 2816ee7ef91cSOleg Bulyzhin m->m_pkthdr.csum_flags |= 2817ee7ef91cSOleg Bulyzhin CSUM_DATA_VALID | CSUM_PSEUDO_HDR; 281895d67482SBill Paul } 281995d67482SBill Paul } 282095d67482SBill Paul 282195d67482SBill Paul /* 2822673d9191SSam Leffler * If we received a packet with a vlan tag, 2823673d9191SSam Leffler * attach that information to the packet. 282495d67482SBill Paul */ 2825d147662cSGleb Smirnoff if (have_tag) { 282678ba57b9SAndre Oppermann m->m_pkthdr.ether_vtag = vlan_tag; 282778ba57b9SAndre Oppermann m->m_flags |= M_VLANTAG; 2828d147662cSGleb Smirnoff } 282995d67482SBill Paul 28300f9bd73bSSam Leffler BGE_UNLOCK(sc); 2831673d9191SSam Leffler (*ifp->if_input)(ifp, m); 28320f9bd73bSSam Leffler BGE_LOCK(sc); 283395d67482SBill Paul } 283495d67482SBill Paul 2835e65bed95SPyun YongHyeon if (stdcnt > 0) 2836f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 2837e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREWRITE); 28384c0da0ffSGleb Smirnoff 28394c0da0ffSGleb Smirnoff if (BGE_IS_JUMBO_CAPABLE(sc) && jumbocnt > 0) 2840f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 28414c0da0ffSGleb Smirnoff sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_PREWRITE); 2842f41ac2beSBill Paul 284395d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_CONS0_LO, sc->bge_rx_saved_considx); 284495d67482SBill Paul if (stdcnt) 284595d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std); 284695d67482SBill Paul if (jumbocnt) 284795d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo); 28486b037352SJung-uk Kim #ifdef notyet 28496b037352SJung-uk Kim /* 28506b037352SJung-uk Kim * This register wraps very quickly under heavy packet drops. 28516b037352SJung-uk Kim * If you need correct statistics, you can enable this check. 28526b037352SJung-uk Kim */ 28536b037352SJung-uk Kim if (BGE_IS_5705_PLUS(sc)) 28546b037352SJung-uk Kim ifp->if_ierrors += CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS); 28556b037352SJung-uk Kim #endif 285695d67482SBill Paul } 285795d67482SBill Paul 285895d67482SBill Paul static void 28593f74909aSGleb Smirnoff bge_txeof(struct bge_softc *sc) 286095d67482SBill Paul { 286195d67482SBill Paul struct bge_tx_bd *cur_tx = NULL; 286295d67482SBill Paul struct ifnet *ifp; 286395d67482SBill Paul 28640f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 28650f9bd73bSSam Leffler 28663f74909aSGleb Smirnoff /* Nothing to do. */ 2867cfcb5025SOleg Bulyzhin if (sc->bge_tx_saved_considx == 2868cfcb5025SOleg Bulyzhin sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx) 2869cfcb5025SOleg Bulyzhin return; 2870cfcb5025SOleg Bulyzhin 2871fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 287295d67482SBill Paul 2873e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_tx_ring_tag, 2874e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_ring_map, 2875e65bed95SPyun YongHyeon BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE); 287695d67482SBill Paul /* 287795d67482SBill Paul * Go through our tx ring and free mbufs for those 287895d67482SBill Paul * frames that have been sent. 287995d67482SBill Paul */ 288095d67482SBill Paul while (sc->bge_tx_saved_considx != 2881f41ac2beSBill Paul sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx) { 28823f74909aSGleb Smirnoff uint32_t idx = 0; 288395d67482SBill Paul 288495d67482SBill Paul idx = sc->bge_tx_saved_considx; 2885f41ac2beSBill Paul cur_tx = &sc->bge_ldata.bge_tx_ring[idx]; 288695d67482SBill Paul if (cur_tx->bge_flags & BGE_TXBDFLAG_END) 288795d67482SBill Paul ifp->if_opackets++; 288895d67482SBill Paul if (sc->bge_cdata.bge_tx_chain[idx] != NULL) { 2889e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag, 2890e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_dmamap[idx], 2891e65bed95SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 2892f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag, 2893f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[idx]); 2894e65bed95SPyun YongHyeon m_freem(sc->bge_cdata.bge_tx_chain[idx]); 2895e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_chain[idx] = NULL; 289695d67482SBill Paul } 289795d67482SBill Paul sc->bge_txcnt--; 289895d67482SBill Paul BGE_INC(sc->bge_tx_saved_considx, BGE_TX_RING_CNT); 2899b74e67fbSGleb Smirnoff sc->bge_timer = 0; 290095d67482SBill Paul } 290195d67482SBill Paul 290295d67482SBill Paul if (cur_tx != NULL) 290313f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 290495d67482SBill Paul } 290595d67482SBill Paul 290675719184SGleb Smirnoff #ifdef DEVICE_POLLING 290775719184SGleb Smirnoff static void 290875719184SGleb Smirnoff bge_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 290975719184SGleb Smirnoff { 291075719184SGleb Smirnoff struct bge_softc *sc = ifp->if_softc; 2911366454f2SOleg Bulyzhin uint32_t statusword; 291275719184SGleb Smirnoff 29133f74909aSGleb Smirnoff BGE_LOCK(sc); 29143f74909aSGleb Smirnoff if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 29153f74909aSGleb Smirnoff BGE_UNLOCK(sc); 29163f74909aSGleb Smirnoff return; 29173f74909aSGleb Smirnoff } 291875719184SGleb Smirnoff 2919dab5cd05SOleg Bulyzhin bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 2920e65bed95SPyun YongHyeon sc->bge_cdata.bge_status_map, BUS_DMASYNC_POSTREAD); 2921dab5cd05SOleg Bulyzhin 29223f74909aSGleb Smirnoff statusword = atomic_readandclear_32( 29233f74909aSGleb Smirnoff &sc->bge_ldata.bge_status_block->bge_status); 2924dab5cd05SOleg Bulyzhin 2925dab5cd05SOleg Bulyzhin bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 2926e65bed95SPyun YongHyeon sc->bge_cdata.bge_status_map, BUS_DMASYNC_PREREAD); 2927366454f2SOleg Bulyzhin 2928366454f2SOleg Bulyzhin /* Note link event. It will be processed by POLL_AND_CHECK_STATUS cmd */ 2929366454f2SOleg Bulyzhin if (statusword & BGE_STATFLAG_LINKSTATE_CHANGED) 2930366454f2SOleg Bulyzhin sc->bge_link_evt++; 2931366454f2SOleg Bulyzhin 2932366454f2SOleg Bulyzhin if (cmd == POLL_AND_CHECK_STATUS) 2933366454f2SOleg Bulyzhin if ((sc->bge_asicrev == BGE_ASICREV_BCM5700 && 29344c0da0ffSGleb Smirnoff sc->bge_chipid != BGE_CHIPID_BCM5700_B2) || 2935652ae483SGleb Smirnoff sc->bge_link_evt || (sc->bge_flags & BGE_FLAG_TBI)) 2936366454f2SOleg Bulyzhin bge_link_upd(sc); 2937366454f2SOleg Bulyzhin 2938366454f2SOleg Bulyzhin sc->rxcycles = count; 2939366454f2SOleg Bulyzhin bge_rxeof(sc); 2940366454f2SOleg Bulyzhin bge_txeof(sc); 2941366454f2SOleg Bulyzhin if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 2942366454f2SOleg Bulyzhin bge_start_locked(ifp); 29433f74909aSGleb Smirnoff 29443f74909aSGleb Smirnoff BGE_UNLOCK(sc); 294575719184SGleb Smirnoff } 294675719184SGleb Smirnoff #endif /* DEVICE_POLLING */ 294775719184SGleb Smirnoff 294895d67482SBill Paul static void 29493f74909aSGleb Smirnoff bge_intr(void *xsc) 295095d67482SBill Paul { 295195d67482SBill Paul struct bge_softc *sc; 295295d67482SBill Paul struct ifnet *ifp; 2953dab5cd05SOleg Bulyzhin uint32_t statusword; 295495d67482SBill Paul 295595d67482SBill Paul sc = xsc; 2956f41ac2beSBill Paul 29570f9bd73bSSam Leffler BGE_LOCK(sc); 29580f9bd73bSSam Leffler 2959dab5cd05SOleg Bulyzhin ifp = sc->bge_ifp; 2960dab5cd05SOleg Bulyzhin 296175719184SGleb Smirnoff #ifdef DEVICE_POLLING 296275719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 296375719184SGleb Smirnoff BGE_UNLOCK(sc); 296475719184SGleb Smirnoff return; 296575719184SGleb Smirnoff } 296675719184SGleb Smirnoff #endif 296775719184SGleb Smirnoff 2968f30cbfc6SScott Long /* 2969f30cbfc6SScott Long * Do the mandatory PCI flush as well as get the link status. 2970f30cbfc6SScott Long */ 2971f30cbfc6SScott Long statusword = CSR_READ_4(sc, BGE_MAC_STS) & BGE_MACSTAT_LINK_CHANGED; 2972f41ac2beSBill Paul 297395d67482SBill Paul /* Ack interrupt and stop others from occuring. */ 297495d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1); 297595d67482SBill Paul 2976f30cbfc6SScott Long /* Make sure the descriptor ring indexes are coherent. */ 2977f30cbfc6SScott Long bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 2978f30cbfc6SScott Long sc->bge_cdata.bge_status_map, BUS_DMASYNC_POSTREAD); 2979f30cbfc6SScott Long bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 2980f30cbfc6SScott Long sc->bge_cdata.bge_status_map, BUS_DMASYNC_PREREAD); 2981f30cbfc6SScott Long 29821f313773SOleg Bulyzhin if ((sc->bge_asicrev == BGE_ASICREV_BCM5700 && 29834c0da0ffSGleb Smirnoff sc->bge_chipid != BGE_CHIPID_BCM5700_B2) || 2984f30cbfc6SScott Long statusword || sc->bge_link_evt) 2985dab5cd05SOleg Bulyzhin bge_link_upd(sc); 298695d67482SBill Paul 298713f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 29883f74909aSGleb Smirnoff /* Check RX return ring producer/consumer. */ 298995d67482SBill Paul bge_rxeof(sc); 299095d67482SBill Paul 29913f74909aSGleb Smirnoff /* Check TX ring producer/consumer. */ 299295d67482SBill Paul bge_txeof(sc); 299395d67482SBill Paul } 299495d67482SBill Paul 299595d67482SBill Paul /* Re-enable interrupts. */ 299695d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 0); 299795d67482SBill Paul 299813f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING && 299913f4c340SRobert Watson !IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 30000f9bd73bSSam Leffler bge_start_locked(ifp); 30010f9bd73bSSam Leffler 30020f9bd73bSSam Leffler BGE_UNLOCK(sc); 300395d67482SBill Paul } 300495d67482SBill Paul 300595d67482SBill Paul static void 30068cb1383cSDoug Ambrisko bge_asf_driver_up(struct bge_softc *sc) 30078cb1383cSDoug Ambrisko { 30088cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) { 30098cb1383cSDoug Ambrisko /* Send ASF heartbeat aprox. every 2s */ 30108cb1383cSDoug Ambrisko if (sc->bge_asf_count) 30118cb1383cSDoug Ambrisko sc->bge_asf_count --; 30128cb1383cSDoug Ambrisko else { 30138cb1383cSDoug Ambrisko sc->bge_asf_count = 5; 30148cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM_FW, 30158cb1383cSDoug Ambrisko BGE_FW_DRV_ALIVE); 30168cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENNCOMM_FW_LEN, 4); 30178cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENNCOMM_FW_DATA, 3); 30188cb1383cSDoug Ambrisko CSR_WRITE_4(sc, BGE_CPU_EVENT, 30198cb1383cSDoug Ambrisko CSR_READ_4(sc, BGE_CPU_EVENT) != (1 << 14)); 30208cb1383cSDoug Ambrisko } 30218cb1383cSDoug Ambrisko } 30228cb1383cSDoug Ambrisko } 30238cb1383cSDoug Ambrisko 30248cb1383cSDoug Ambrisko static void 3025b74e67fbSGleb Smirnoff bge_tick(void *xsc) 30260f9bd73bSSam Leffler { 3027b74e67fbSGleb Smirnoff struct bge_softc *sc = xsc; 302895d67482SBill Paul struct mii_data *mii = NULL; 302995d67482SBill Paul 30300f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 303195d67482SBill Paul 30327ee00338SJung-uk Kim if (BGE_IS_5705_PLUS(sc)) 30330434d1b8SBill Paul bge_stats_update_regs(sc); 30340434d1b8SBill Paul else 303595d67482SBill Paul bge_stats_update(sc); 303695d67482SBill Paul 3037652ae483SGleb Smirnoff if ((sc->bge_flags & BGE_FLAG_TBI) == 0) { 303895d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 30398cb1383cSDoug Ambrisko /* Don't mess with the PHY in IPMI/ASF mode */ 30408cb1383cSDoug Ambrisko if (!((sc->bge_asf_mode & ASF_STACKUP) && (sc->bge_link))) 304195d67482SBill Paul mii_tick(mii); 30427b97099dSOleg Bulyzhin } else { 30437b97099dSOleg Bulyzhin /* 30447b97099dSOleg Bulyzhin * Since in TBI mode auto-polling can't be used we should poll 30457b97099dSOleg Bulyzhin * link status manually. Here we register pending link event 30467b97099dSOleg Bulyzhin * and trigger interrupt. 30477b97099dSOleg Bulyzhin */ 30487b97099dSOleg Bulyzhin #ifdef DEVICE_POLLING 30493f74909aSGleb Smirnoff /* In polling mode we poll link state in bge_poll(). */ 30507b97099dSOleg Bulyzhin if (!(sc->bge_ifp->if_capenable & IFCAP_POLLING)) 30517b97099dSOleg Bulyzhin #endif 30527b97099dSOleg Bulyzhin { 30537b97099dSOleg Bulyzhin sc->bge_link_evt++; 30547b97099dSOleg Bulyzhin BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_SET); 30557b97099dSOleg Bulyzhin } 3056dab5cd05SOleg Bulyzhin } 305795d67482SBill Paul 30588cb1383cSDoug Ambrisko bge_asf_driver_up(sc); 3059b74e67fbSGleb Smirnoff bge_watchdog(sc); 30608cb1383cSDoug Ambrisko 3061dab5cd05SOleg Bulyzhin callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc); 306295d67482SBill Paul } 306395d67482SBill Paul 306495d67482SBill Paul static void 30653f74909aSGleb Smirnoff bge_stats_update_regs(struct bge_softc *sc) 30660434d1b8SBill Paul { 30673f74909aSGleb Smirnoff struct ifnet *ifp; 30680434d1b8SBill Paul 3069fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 30700434d1b8SBill Paul 30716b037352SJung-uk Kim ifp->if_collisions += CSR_READ_4(sc, BGE_MAC_STATS + 30727e6e2507SJung-uk Kim offsetof(struct bge_mac_stats_regs, etherStatsCollisions)); 30737e6e2507SJung-uk Kim 30746b037352SJung-uk Kim ifp->if_ierrors += CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS); 30750434d1b8SBill Paul } 30760434d1b8SBill Paul 30770434d1b8SBill Paul static void 30783f74909aSGleb Smirnoff bge_stats_update(struct bge_softc *sc) 307995d67482SBill Paul { 308095d67482SBill Paul struct ifnet *ifp; 3081e907febfSPyun YongHyeon bus_size_t stats; 30827e6e2507SJung-uk Kim uint32_t cnt; /* current register value */ 308395d67482SBill Paul 3084fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 308595d67482SBill Paul 3086e907febfSPyun YongHyeon stats = BGE_MEMWIN_START + BGE_STATS_BLOCK; 3087e907febfSPyun YongHyeon 3088e907febfSPyun YongHyeon #define READ_STAT(sc, stats, stat) \ 3089e907febfSPyun YongHyeon CSR_READ_4(sc, stats + offsetof(struct bge_stats, stat)) 309095d67482SBill Paul 30916fb34dd2SOleg Bulyzhin cnt = READ_STAT(sc, stats, 30926fb34dd2SOleg Bulyzhin txstats.dot3StatsSingleCollisionFrames.bge_addr_lo); 30936fb34dd2SOleg Bulyzhin cnt += READ_STAT(sc, stats, 30946fb34dd2SOleg Bulyzhin txstats.dot3StatsMultipleCollisionFrames.bge_addr_lo); 30956fb34dd2SOleg Bulyzhin cnt += READ_STAT(sc, stats, 30966fb34dd2SOleg Bulyzhin txstats.dot3StatsExcessiveCollisions.bge_addr_lo); 30976fb34dd2SOleg Bulyzhin cnt += READ_STAT(sc, stats, 30986fb34dd2SOleg Bulyzhin txstats.dot3StatsLateCollisions.bge_addr_lo); 30996b037352SJung-uk Kim ifp->if_collisions += (uint32_t)(cnt - sc->bge_tx_collisions); 31006fb34dd2SOleg Bulyzhin sc->bge_tx_collisions = cnt; 31016fb34dd2SOleg Bulyzhin 31026fb34dd2SOleg Bulyzhin cnt = READ_STAT(sc, stats, ifInDiscards.bge_addr_lo); 31036b037352SJung-uk Kim ifp->if_ierrors += (uint32_t)(cnt - sc->bge_rx_discards); 31046fb34dd2SOleg Bulyzhin sc->bge_rx_discards = cnt; 31056fb34dd2SOleg Bulyzhin 31066fb34dd2SOleg Bulyzhin cnt = READ_STAT(sc, stats, txstats.ifOutDiscards.bge_addr_lo); 31076b037352SJung-uk Kim ifp->if_oerrors += (uint32_t)(cnt - sc->bge_tx_discards); 31086fb34dd2SOleg Bulyzhin sc->bge_tx_discards = cnt; 310995d67482SBill Paul 3110e907febfSPyun YongHyeon #undef READ_STAT 311195d67482SBill Paul } 311295d67482SBill Paul 311395d67482SBill Paul /* 3114d375e524SGleb Smirnoff * Pad outbound frame to ETHER_MIN_NOPAD for an unusual reason. 3115d375e524SGleb Smirnoff * The bge hardware will pad out Tx runts to ETHER_MIN_NOPAD, 3116d375e524SGleb Smirnoff * but when such padded frames employ the bge IP/TCP checksum offload, 3117d375e524SGleb Smirnoff * the hardware checksum assist gives incorrect results (possibly 3118d375e524SGleb Smirnoff * from incorporating its own padding into the UDP/TCP checksum; who knows). 3119d375e524SGleb Smirnoff * If we pad such runts with zeros, the onboard checksum comes out correct. 3120d375e524SGleb Smirnoff */ 3121d375e524SGleb Smirnoff static __inline int 3122d375e524SGleb Smirnoff bge_cksum_pad(struct mbuf *m) 3123d375e524SGleb Smirnoff { 3124d375e524SGleb Smirnoff int padlen = ETHER_MIN_NOPAD - m->m_pkthdr.len; 3125d375e524SGleb Smirnoff struct mbuf *last; 3126d375e524SGleb Smirnoff 3127d375e524SGleb Smirnoff /* If there's only the packet-header and we can pad there, use it. */ 3128d375e524SGleb Smirnoff if (m->m_pkthdr.len == m->m_len && M_WRITABLE(m) && 3129d375e524SGleb Smirnoff M_TRAILINGSPACE(m) >= padlen) { 3130d375e524SGleb Smirnoff last = m; 3131d375e524SGleb Smirnoff } else { 3132d375e524SGleb Smirnoff /* 3133d375e524SGleb Smirnoff * Walk packet chain to find last mbuf. We will either 3134d375e524SGleb Smirnoff * pad there, or append a new mbuf and pad it. 3135d375e524SGleb Smirnoff */ 3136d375e524SGleb Smirnoff for (last = m; last->m_next != NULL; last = last->m_next); 3137d375e524SGleb Smirnoff if (!(M_WRITABLE(last) && M_TRAILINGSPACE(last) >= padlen)) { 3138d375e524SGleb Smirnoff /* Allocate new empty mbuf, pad it. Compact later. */ 3139d375e524SGleb Smirnoff struct mbuf *n; 3140d375e524SGleb Smirnoff 3141d375e524SGleb Smirnoff MGET(n, M_DONTWAIT, MT_DATA); 3142d375e524SGleb Smirnoff if (n == NULL) 3143d375e524SGleb Smirnoff return (ENOBUFS); 3144d375e524SGleb Smirnoff n->m_len = 0; 3145d375e524SGleb Smirnoff last->m_next = n; 3146d375e524SGleb Smirnoff last = n; 3147d375e524SGleb Smirnoff } 3148d375e524SGleb Smirnoff } 3149d375e524SGleb Smirnoff 3150d375e524SGleb Smirnoff /* Now zero the pad area, to avoid the bge cksum-assist bug. */ 3151d375e524SGleb Smirnoff memset(mtod(last, caddr_t) + last->m_len, 0, padlen); 3152d375e524SGleb Smirnoff last->m_len += padlen; 3153d375e524SGleb Smirnoff m->m_pkthdr.len += padlen; 3154d375e524SGleb Smirnoff 3155d375e524SGleb Smirnoff return (0); 3156d375e524SGleb Smirnoff } 3157d375e524SGleb Smirnoff 3158d375e524SGleb Smirnoff /* 315995d67482SBill Paul * Encapsulate an mbuf chain in the tx ring by coupling the mbuf data 316095d67482SBill Paul * pointers to descriptors. 316195d67482SBill Paul */ 316295d67482SBill Paul static int 3163676ad2c9SGleb Smirnoff bge_encap(struct bge_softc *sc, struct mbuf **m_head, uint32_t *txidx) 316495d67482SBill Paul { 31657e27542aSGleb Smirnoff bus_dma_segment_t segs[BGE_NSEG_NEW]; 3166f41ac2beSBill Paul bus_dmamap_t map; 3167676ad2c9SGleb Smirnoff struct bge_tx_bd *d; 3168676ad2c9SGleb Smirnoff struct mbuf *m = *m_head; 31697e27542aSGleb Smirnoff uint32_t idx = *txidx; 3170676ad2c9SGleb Smirnoff uint16_t csum_flags; 31717e27542aSGleb Smirnoff int nsegs, i, error; 317295d67482SBill Paul 31736909dc43SGleb Smirnoff csum_flags = 0; 31746909dc43SGleb Smirnoff if (m->m_pkthdr.csum_flags) { 31756909dc43SGleb Smirnoff if (m->m_pkthdr.csum_flags & CSUM_IP) 31766909dc43SGleb Smirnoff csum_flags |= BGE_TXBDFLAG_IP_CSUM; 31776909dc43SGleb Smirnoff if (m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP)) { 31786909dc43SGleb Smirnoff csum_flags |= BGE_TXBDFLAG_TCP_UDP_CSUM; 31796909dc43SGleb Smirnoff if (m->m_pkthdr.len < ETHER_MIN_NOPAD && 31806909dc43SGleb Smirnoff (error = bge_cksum_pad(m)) != 0) { 31816909dc43SGleb Smirnoff m_freem(m); 31826909dc43SGleb Smirnoff *m_head = NULL; 31836909dc43SGleb Smirnoff return (error); 31846909dc43SGleb Smirnoff } 31856909dc43SGleb Smirnoff } 31866909dc43SGleb Smirnoff if (m->m_flags & M_LASTFRAG) 31876909dc43SGleb Smirnoff csum_flags |= BGE_TXBDFLAG_IP_FRAG_END; 31886909dc43SGleb Smirnoff else if (m->m_flags & M_FRAG) 31896909dc43SGleb Smirnoff csum_flags |= BGE_TXBDFLAG_IP_FRAG; 31906909dc43SGleb Smirnoff } 31916909dc43SGleb Smirnoff 31927e27542aSGleb Smirnoff map = sc->bge_cdata.bge_tx_dmamap[idx]; 3193676ad2c9SGleb Smirnoff error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_mtag, map, m, segs, 3194676ad2c9SGleb Smirnoff &nsegs, BUS_DMA_NOWAIT); 31957e27542aSGleb Smirnoff if (error == EFBIG) { 3196676ad2c9SGleb Smirnoff m = m_defrag(m, M_DONTWAIT); 3197676ad2c9SGleb Smirnoff if (m == NULL) { 3198676ad2c9SGleb Smirnoff m_freem(*m_head); 3199676ad2c9SGleb Smirnoff *m_head = NULL; 32007e27542aSGleb Smirnoff return (ENOBUFS); 32017e27542aSGleb Smirnoff } 3202676ad2c9SGleb Smirnoff *m_head = m; 3203676ad2c9SGleb Smirnoff error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_mtag, map, m, 3204676ad2c9SGleb Smirnoff segs, &nsegs, BUS_DMA_NOWAIT); 3205676ad2c9SGleb Smirnoff if (error) { 3206676ad2c9SGleb Smirnoff m_freem(m); 3207676ad2c9SGleb Smirnoff *m_head = NULL; 32087e27542aSGleb Smirnoff return (error); 32097e27542aSGleb Smirnoff } 3210676ad2c9SGleb Smirnoff } else if (error != 0) 3211676ad2c9SGleb Smirnoff return (error); 32127e27542aSGleb Smirnoff 321395d67482SBill Paul /* 321495d67482SBill Paul * Sanity check: avoid coming within 16 descriptors 321595d67482SBill Paul * of the end of the ring. 321695d67482SBill Paul */ 32177e27542aSGleb Smirnoff if (nsegs > (BGE_TX_RING_CNT - sc->bge_txcnt - 16)) { 32187e27542aSGleb Smirnoff bus_dmamap_unload(sc->bge_cdata.bge_mtag, map); 321995d67482SBill Paul return (ENOBUFS); 32207e27542aSGleb Smirnoff } 32217e27542aSGleb Smirnoff 3222e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag, map, BUS_DMASYNC_PREWRITE); 3223e65bed95SPyun YongHyeon 32247e27542aSGleb Smirnoff for (i = 0; ; i++) { 32257e27542aSGleb Smirnoff d = &sc->bge_ldata.bge_tx_ring[idx]; 32267e27542aSGleb Smirnoff d->bge_addr.bge_addr_lo = BGE_ADDR_LO(segs[i].ds_addr); 32277e27542aSGleb Smirnoff d->bge_addr.bge_addr_hi = BGE_ADDR_HI(segs[i].ds_addr); 32287e27542aSGleb Smirnoff d->bge_len = segs[i].ds_len; 32297e27542aSGleb Smirnoff d->bge_flags = csum_flags; 32307e27542aSGleb Smirnoff if (i == nsegs - 1) 32317e27542aSGleb Smirnoff break; 32327e27542aSGleb Smirnoff BGE_INC(idx, BGE_TX_RING_CNT); 32337e27542aSGleb Smirnoff } 32347e27542aSGleb Smirnoff 32357e27542aSGleb Smirnoff /* Mark the last segment as end of packet... */ 32367e27542aSGleb Smirnoff d->bge_flags |= BGE_TXBDFLAG_END; 3237676ad2c9SGleb Smirnoff 32387e27542aSGleb Smirnoff /* ... and put VLAN tag into first segment. */ 32397e27542aSGleb Smirnoff d = &sc->bge_ldata.bge_tx_ring[*txidx]; 324078ba57b9SAndre Oppermann if (m->m_flags & M_VLANTAG) { 32417e27542aSGleb Smirnoff d->bge_flags |= BGE_TXBDFLAG_VLAN_TAG; 324278ba57b9SAndre Oppermann d->bge_vlan_tag = m->m_pkthdr.ether_vtag; 32437e27542aSGleb Smirnoff } else 32447e27542aSGleb Smirnoff d->bge_vlan_tag = 0; 3245f41ac2beSBill Paul 3246f41ac2beSBill Paul /* 3247f41ac2beSBill Paul * Insure that the map for this transmission 3248f41ac2beSBill Paul * is placed at the array index of the last descriptor 3249f41ac2beSBill Paul * in this chain. 3250f41ac2beSBill Paul */ 32517e27542aSGleb Smirnoff sc->bge_cdata.bge_tx_dmamap[*txidx] = sc->bge_cdata.bge_tx_dmamap[idx]; 32527e27542aSGleb Smirnoff sc->bge_cdata.bge_tx_dmamap[idx] = map; 3253676ad2c9SGleb Smirnoff sc->bge_cdata.bge_tx_chain[idx] = m; 32547e27542aSGleb Smirnoff sc->bge_txcnt += nsegs; 325595d67482SBill Paul 32567e27542aSGleb Smirnoff BGE_INC(idx, BGE_TX_RING_CNT); 32577e27542aSGleb Smirnoff *txidx = idx; 325895d67482SBill Paul 325995d67482SBill Paul return (0); 326095d67482SBill Paul } 326195d67482SBill Paul 326295d67482SBill Paul /* 326395d67482SBill Paul * Main transmit routine. To avoid having to do mbuf copies, we put pointers 326495d67482SBill Paul * to the mbuf data regions directly in the transmit descriptors. 326595d67482SBill Paul */ 326695d67482SBill Paul static void 32673f74909aSGleb Smirnoff bge_start_locked(struct ifnet *ifp) 326895d67482SBill Paul { 326995d67482SBill Paul struct bge_softc *sc; 327095d67482SBill Paul struct mbuf *m_head = NULL; 327114bbd30fSGleb Smirnoff uint32_t prodidx; 3272303a718cSDag-Erling Smørgrav int count = 0; 327395d67482SBill Paul 327495d67482SBill Paul sc = ifp->if_softc; 327595d67482SBill Paul 3276dab5cd05SOleg Bulyzhin if (!sc->bge_link || IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 327795d67482SBill Paul return; 327895d67482SBill Paul 327914bbd30fSGleb Smirnoff prodidx = sc->bge_tx_prodidx; 328095d67482SBill Paul 328195d67482SBill Paul while(sc->bge_cdata.bge_tx_chain[prodidx] == NULL) { 32824d665c4dSDag-Erling Smørgrav IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 328395d67482SBill Paul if (m_head == NULL) 328495d67482SBill Paul break; 328595d67482SBill Paul 328695d67482SBill Paul /* 328795d67482SBill Paul * XXX 3288b874fdd4SYaroslav Tykhiy * The code inside the if() block is never reached since we 3289b874fdd4SYaroslav Tykhiy * must mark CSUM_IP_FRAGS in our if_hwassist to start getting 3290b874fdd4SYaroslav Tykhiy * requests to checksum TCP/UDP in a fragmented packet. 3291b874fdd4SYaroslav Tykhiy * 3292b874fdd4SYaroslav Tykhiy * XXX 329395d67482SBill Paul * safety overkill. If this is a fragmented packet chain 329495d67482SBill Paul * with delayed TCP/UDP checksums, then only encapsulate 329595d67482SBill Paul * it if we have enough descriptors to handle the entire 329695d67482SBill Paul * chain at once. 329795d67482SBill Paul * (paranoia -- may not actually be needed) 329895d67482SBill Paul */ 329995d67482SBill Paul if (m_head->m_flags & M_FIRSTFRAG && 330095d67482SBill Paul m_head->m_pkthdr.csum_flags & (CSUM_DELAY_DATA)) { 330195d67482SBill Paul if ((BGE_TX_RING_CNT - sc->bge_txcnt) < 330295d67482SBill Paul m_head->m_pkthdr.csum_data + 16) { 33034d665c4dSDag-Erling Smørgrav IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 330413f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 330595d67482SBill Paul break; 330695d67482SBill Paul } 330795d67482SBill Paul } 330895d67482SBill Paul 330995d67482SBill Paul /* 331095d67482SBill Paul * Pack the data into the transmit ring. If we 331195d67482SBill Paul * don't have room, set the OACTIVE flag and wait 331295d67482SBill Paul * for the NIC to drain the ring. 331395d67482SBill Paul */ 3314676ad2c9SGleb Smirnoff if (bge_encap(sc, &m_head, &prodidx)) { 3315676ad2c9SGleb Smirnoff if (m_head == NULL) 3316676ad2c9SGleb Smirnoff break; 33174d665c4dSDag-Erling Smørgrav IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 331813f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 331995d67482SBill Paul break; 332095d67482SBill Paul } 3321303a718cSDag-Erling Smørgrav ++count; 332295d67482SBill Paul 332395d67482SBill Paul /* 332495d67482SBill Paul * If there's a BPF listener, bounce a copy of this frame 332595d67482SBill Paul * to him. 332695d67482SBill Paul */ 3327673d9191SSam Leffler BPF_MTAP(ifp, m_head); 332895d67482SBill Paul } 332995d67482SBill Paul 33303f74909aSGleb Smirnoff if (count == 0) 33313f74909aSGleb Smirnoff /* No packets were dequeued. */ 3332303a718cSDag-Erling Smørgrav return; 3333303a718cSDag-Erling Smørgrav 33343f74909aSGleb Smirnoff /* Transmit. */ 333595d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx); 33363927098fSPaul Saab /* 5700 b2 errata */ 3337e0ced696SPaul Saab if (sc->bge_chiprev == BGE_CHIPREV_5700_BX) 33383927098fSPaul Saab CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx); 333995d67482SBill Paul 334014bbd30fSGleb Smirnoff sc->bge_tx_prodidx = prodidx; 334114bbd30fSGleb Smirnoff 334295d67482SBill Paul /* 334395d67482SBill Paul * Set a timeout in case the chip goes out to lunch. 334495d67482SBill Paul */ 3345b74e67fbSGleb Smirnoff sc->bge_timer = 5; 334695d67482SBill Paul } 334795d67482SBill Paul 33480f9bd73bSSam Leffler /* 33490f9bd73bSSam Leffler * Main transmit routine. To avoid having to do mbuf copies, we put pointers 33500f9bd73bSSam Leffler * to the mbuf data regions directly in the transmit descriptors. 33510f9bd73bSSam Leffler */ 335295d67482SBill Paul static void 33533f74909aSGleb Smirnoff bge_start(struct ifnet *ifp) 335495d67482SBill Paul { 33550f9bd73bSSam Leffler struct bge_softc *sc; 33560f9bd73bSSam Leffler 33570f9bd73bSSam Leffler sc = ifp->if_softc; 33580f9bd73bSSam Leffler BGE_LOCK(sc); 33590f9bd73bSSam Leffler bge_start_locked(ifp); 33600f9bd73bSSam Leffler BGE_UNLOCK(sc); 33610f9bd73bSSam Leffler } 33620f9bd73bSSam Leffler 33630f9bd73bSSam Leffler static void 33643f74909aSGleb Smirnoff bge_init_locked(struct bge_softc *sc) 33650f9bd73bSSam Leffler { 336695d67482SBill Paul struct ifnet *ifp; 33673f74909aSGleb Smirnoff uint16_t *m; 336895d67482SBill Paul 33690f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 337095d67482SBill Paul 3371fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 337295d67482SBill Paul 337313f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) 337495d67482SBill Paul return; 337595d67482SBill Paul 337695d67482SBill Paul /* Cancel pending I/O and flush buffers. */ 337795d67482SBill Paul bge_stop(sc); 33788cb1383cSDoug Ambrisko 33798cb1383cSDoug Ambrisko bge_stop_fw(sc); 33808cb1383cSDoug Ambrisko bge_sig_pre_reset(sc, BGE_RESET_START); 338195d67482SBill Paul bge_reset(sc); 33828cb1383cSDoug Ambrisko bge_sig_legacy(sc, BGE_RESET_START); 33838cb1383cSDoug Ambrisko bge_sig_post_reset(sc, BGE_RESET_START); 33848cb1383cSDoug Ambrisko 338595d67482SBill Paul bge_chipinit(sc); 338695d67482SBill Paul 338795d67482SBill Paul /* 338895d67482SBill Paul * Init the various state machines, ring 338995d67482SBill Paul * control blocks and firmware. 339095d67482SBill Paul */ 339195d67482SBill Paul if (bge_blockinit(sc)) { 3392fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "initialization failure\n"); 339395d67482SBill Paul return; 339495d67482SBill Paul } 339595d67482SBill Paul 3396fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 339795d67482SBill Paul 339895d67482SBill Paul /* Specify MTU. */ 339995d67482SBill Paul CSR_WRITE_4(sc, BGE_RX_MTU, ifp->if_mtu + 3400859c6c7dSBill Paul ETHER_HDR_LEN + ETHER_CRC_LEN + ETHER_VLAN_ENCAP_LEN); 340195d67482SBill Paul 340295d67482SBill Paul /* Load our MAC address. */ 34033f74909aSGleb Smirnoff m = (uint16_t *)IF_LLADDR(sc->bge_ifp); 340495d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_ADDR1_LO, htons(m[0])); 340595d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_ADDR1_HI, (htons(m[1]) << 16) | htons(m[2])); 340695d67482SBill Paul 34073e9b1bcaSJung-uk Kim /* Program promiscuous mode. */ 34083e9b1bcaSJung-uk Kim bge_setpromisc(sc); 340995d67482SBill Paul 341095d67482SBill Paul /* Program multicast filter. */ 341195d67482SBill Paul bge_setmulti(sc); 341295d67482SBill Paul 341395d67482SBill Paul /* Init RX ring. */ 341495d67482SBill Paul bge_init_rx_ring_std(sc); 341595d67482SBill Paul 34160434d1b8SBill Paul /* 34170434d1b8SBill Paul * Workaround for a bug in 5705 ASIC rev A0. Poll the NIC's 34180434d1b8SBill Paul * memory to insure that the chip has in fact read the first 34190434d1b8SBill Paul * entry of the ring. 34200434d1b8SBill Paul */ 34210434d1b8SBill Paul if (sc->bge_chipid == BGE_CHIPID_BCM5705_A0) { 34223f74909aSGleb Smirnoff uint32_t v, i; 34230434d1b8SBill Paul for (i = 0; i < 10; i++) { 34240434d1b8SBill Paul DELAY(20); 34250434d1b8SBill Paul v = bge_readmem_ind(sc, BGE_STD_RX_RINGS + 8); 34260434d1b8SBill Paul if (v == (MCLBYTES - ETHER_ALIGN)) 34270434d1b8SBill Paul break; 34280434d1b8SBill Paul } 34290434d1b8SBill Paul if (i == 10) 3430fe806fdaSPyun YongHyeon device_printf (sc->bge_dev, 3431fe806fdaSPyun YongHyeon "5705 A0 chip failed to load RX ring\n"); 34320434d1b8SBill Paul } 34330434d1b8SBill Paul 343495d67482SBill Paul /* Init jumbo RX ring. */ 343595d67482SBill Paul if (ifp->if_mtu > (ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN)) 343695d67482SBill Paul bge_init_rx_ring_jumbo(sc); 343795d67482SBill Paul 34383f74909aSGleb Smirnoff /* Init our RX return ring index. */ 343995d67482SBill Paul sc->bge_rx_saved_considx = 0; 344095d67482SBill Paul 34417e6e2507SJung-uk Kim /* Init our RX/TX stat counters. */ 34427e6e2507SJung-uk Kim sc->bge_rx_discards = sc->bge_tx_discards = sc->bge_tx_collisions = 0; 34437e6e2507SJung-uk Kim 344495d67482SBill Paul /* Init TX ring. */ 344595d67482SBill Paul bge_init_tx_ring(sc); 344695d67482SBill Paul 34473f74909aSGleb Smirnoff /* Turn on transmitter. */ 344895d67482SBill Paul BGE_SETBIT(sc, BGE_TX_MODE, BGE_TXMODE_ENABLE); 344995d67482SBill Paul 34503f74909aSGleb Smirnoff /* Turn on receiver. */ 345195d67482SBill Paul BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE); 345295d67482SBill Paul 345395d67482SBill Paul /* Tell firmware we're alive. */ 345495d67482SBill Paul BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 345595d67482SBill Paul 345675719184SGleb Smirnoff #ifdef DEVICE_POLLING 345775719184SGleb Smirnoff /* Disable interrupts if we are polling. */ 345875719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 345975719184SGleb Smirnoff BGE_SETBIT(sc, BGE_PCI_MISC_CTL, 346075719184SGleb Smirnoff BGE_PCIMISCCTL_MASK_PCI_INTR); 346175719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1); 346275719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 1); 346375719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 1); 346475719184SGleb Smirnoff } else 346575719184SGleb Smirnoff #endif 346675719184SGleb Smirnoff 346795d67482SBill Paul /* Enable host interrupts. */ 346875719184SGleb Smirnoff { 346995d67482SBill Paul BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_CLEAR_INTA); 347095d67482SBill Paul BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR); 347195d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 0); 347275719184SGleb Smirnoff } 347395d67482SBill Paul 347467d5e043SOleg Bulyzhin bge_ifmedia_upd_locked(ifp); 347595d67482SBill Paul 347613f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 347713f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 347895d67482SBill Paul 34790f9bd73bSSam Leffler callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc); 34800f9bd73bSSam Leffler } 34810f9bd73bSSam Leffler 34820f9bd73bSSam Leffler static void 34833f74909aSGleb Smirnoff bge_init(void *xsc) 34840f9bd73bSSam Leffler { 34850f9bd73bSSam Leffler struct bge_softc *sc = xsc; 34860f9bd73bSSam Leffler 34870f9bd73bSSam Leffler BGE_LOCK(sc); 34880f9bd73bSSam Leffler bge_init_locked(sc); 34890f9bd73bSSam Leffler BGE_UNLOCK(sc); 349095d67482SBill Paul } 349195d67482SBill Paul 349295d67482SBill Paul /* 349395d67482SBill Paul * Set media options. 349495d67482SBill Paul */ 349595d67482SBill Paul static int 34963f74909aSGleb Smirnoff bge_ifmedia_upd(struct ifnet *ifp) 349795d67482SBill Paul { 349867d5e043SOleg Bulyzhin struct bge_softc *sc = ifp->if_softc; 349967d5e043SOleg Bulyzhin int res; 350067d5e043SOleg Bulyzhin 350167d5e043SOleg Bulyzhin BGE_LOCK(sc); 350267d5e043SOleg Bulyzhin res = bge_ifmedia_upd_locked(ifp); 350367d5e043SOleg Bulyzhin BGE_UNLOCK(sc); 350467d5e043SOleg Bulyzhin 350567d5e043SOleg Bulyzhin return (res); 350667d5e043SOleg Bulyzhin } 350767d5e043SOleg Bulyzhin 350867d5e043SOleg Bulyzhin static int 350967d5e043SOleg Bulyzhin bge_ifmedia_upd_locked(struct ifnet *ifp) 351067d5e043SOleg Bulyzhin { 351167d5e043SOleg Bulyzhin struct bge_softc *sc = ifp->if_softc; 351295d67482SBill Paul struct mii_data *mii; 351395d67482SBill Paul struct ifmedia *ifm; 351495d67482SBill Paul 351567d5e043SOleg Bulyzhin BGE_LOCK_ASSERT(sc); 351667d5e043SOleg Bulyzhin 351795d67482SBill Paul ifm = &sc->bge_ifmedia; 351895d67482SBill Paul 351995d67482SBill Paul /* If this is a 1000baseX NIC, enable the TBI port. */ 3520652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 352195d67482SBill Paul if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER) 352295d67482SBill Paul return (EINVAL); 352395d67482SBill Paul switch(IFM_SUBTYPE(ifm->ifm_media)) { 352495d67482SBill Paul case IFM_AUTO: 3525ff50922bSDoug White /* 3526ff50922bSDoug White * The BCM5704 ASIC appears to have a special 3527ff50922bSDoug White * mechanism for programming the autoneg 3528ff50922bSDoug White * advertisement registers in TBI mode. 3529ff50922bSDoug White */ 3530c4529f41SMichael Reifenberger if (bge_fake_autoneg == 0 && 3531c4529f41SMichael Reifenberger sc->bge_asicrev == BGE_ASICREV_BCM5704) { 3532ff50922bSDoug White uint32_t sgdig; 3533ff50922bSDoug White CSR_WRITE_4(sc, BGE_TX_TBI_AUTONEG, 0); 3534ff50922bSDoug White sgdig = CSR_READ_4(sc, BGE_SGDIG_CFG); 3535ff50922bSDoug White sgdig |= BGE_SGDIGCFG_AUTO| 3536ff50922bSDoug White BGE_SGDIGCFG_PAUSE_CAP| 3537ff50922bSDoug White BGE_SGDIGCFG_ASYM_PAUSE; 3538ff50922bSDoug White CSR_WRITE_4(sc, BGE_SGDIG_CFG, 3539ff50922bSDoug White sgdig|BGE_SGDIGCFG_SEND); 3540ff50922bSDoug White DELAY(5); 3541ff50922bSDoug White CSR_WRITE_4(sc, BGE_SGDIG_CFG, sgdig); 3542ff50922bSDoug White } 354395d67482SBill Paul break; 354495d67482SBill Paul case IFM_1000_SX: 354595d67482SBill Paul if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) { 354695d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, 354795d67482SBill Paul BGE_MACMODE_HALF_DUPLEX); 354895d67482SBill Paul } else { 354995d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, 355095d67482SBill Paul BGE_MACMODE_HALF_DUPLEX); 355195d67482SBill Paul } 355295d67482SBill Paul break; 355395d67482SBill Paul default: 355495d67482SBill Paul return (EINVAL); 355595d67482SBill Paul } 355695d67482SBill Paul return (0); 355795d67482SBill Paul } 355895d67482SBill Paul 35591493e883SOleg Bulyzhin sc->bge_link_evt++; 356095d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 356195d67482SBill Paul if (mii->mii_instance) { 356295d67482SBill Paul struct mii_softc *miisc; 356395d67482SBill Paul for (miisc = LIST_FIRST(&mii->mii_phys); miisc != NULL; 356495d67482SBill Paul miisc = LIST_NEXT(miisc, mii_list)) 356595d67482SBill Paul mii_phy_reset(miisc); 356695d67482SBill Paul } 356795d67482SBill Paul mii_mediachg(mii); 356895d67482SBill Paul 356995d67482SBill Paul return (0); 357095d67482SBill Paul } 357195d67482SBill Paul 357295d67482SBill Paul /* 357395d67482SBill Paul * Report current media status. 357495d67482SBill Paul */ 357595d67482SBill Paul static void 35763f74909aSGleb Smirnoff bge_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 357795d67482SBill Paul { 357867d5e043SOleg Bulyzhin struct bge_softc *sc = ifp->if_softc; 357995d67482SBill Paul struct mii_data *mii; 358095d67482SBill Paul 358167d5e043SOleg Bulyzhin BGE_LOCK(sc); 358295d67482SBill Paul 3583652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 358495d67482SBill Paul ifmr->ifm_status = IFM_AVALID; 358595d67482SBill Paul ifmr->ifm_active = IFM_ETHER; 358695d67482SBill Paul if (CSR_READ_4(sc, BGE_MAC_STS) & 358795d67482SBill Paul BGE_MACSTAT_TBI_PCS_SYNCHED) 358895d67482SBill Paul ifmr->ifm_status |= IFM_ACTIVE; 35894c0da0ffSGleb Smirnoff else { 35904c0da0ffSGleb Smirnoff ifmr->ifm_active |= IFM_NONE; 359167d5e043SOleg Bulyzhin BGE_UNLOCK(sc); 35924c0da0ffSGleb Smirnoff return; 35934c0da0ffSGleb Smirnoff } 359495d67482SBill Paul ifmr->ifm_active |= IFM_1000_SX; 359595d67482SBill Paul if (CSR_READ_4(sc, BGE_MAC_MODE) & BGE_MACMODE_HALF_DUPLEX) 359695d67482SBill Paul ifmr->ifm_active |= IFM_HDX; 359795d67482SBill Paul else 359895d67482SBill Paul ifmr->ifm_active |= IFM_FDX; 359967d5e043SOleg Bulyzhin BGE_UNLOCK(sc); 360095d67482SBill Paul return; 360195d67482SBill Paul } 360295d67482SBill Paul 360395d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 360495d67482SBill Paul mii_pollstat(mii); 360595d67482SBill Paul ifmr->ifm_active = mii->mii_media_active; 360695d67482SBill Paul ifmr->ifm_status = mii->mii_media_status; 360767d5e043SOleg Bulyzhin 360867d5e043SOleg Bulyzhin BGE_UNLOCK(sc); 360995d67482SBill Paul } 361095d67482SBill Paul 361195d67482SBill Paul static int 36123f74909aSGleb Smirnoff bge_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 361395d67482SBill Paul { 361495d67482SBill Paul struct bge_softc *sc = ifp->if_softc; 361595d67482SBill Paul struct ifreq *ifr = (struct ifreq *) data; 361695d67482SBill Paul struct mii_data *mii; 3617f9004b6dSJung-uk Kim int flags, mask, error = 0; 361895d67482SBill Paul 361995d67482SBill Paul switch (command) { 362095d67482SBill Paul case SIOCSIFMTU: 36214c0da0ffSGleb Smirnoff if (ifr->ifr_mtu < ETHERMIN || 36224c0da0ffSGleb Smirnoff ((BGE_IS_JUMBO_CAPABLE(sc)) && 36234c0da0ffSGleb Smirnoff ifr->ifr_mtu > BGE_JUMBO_MTU) || 36244c0da0ffSGleb Smirnoff ((!BGE_IS_JUMBO_CAPABLE(sc)) && 36254c0da0ffSGleb Smirnoff ifr->ifr_mtu > ETHERMTU)) 362695d67482SBill Paul error = EINVAL; 36274c0da0ffSGleb Smirnoff else if (ifp->if_mtu != ifr->ifr_mtu) { 362895d67482SBill Paul ifp->if_mtu = ifr->ifr_mtu; 362913f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 363095d67482SBill Paul bge_init(sc); 363195d67482SBill Paul } 363295d67482SBill Paul break; 363395d67482SBill Paul case SIOCSIFFLAGS: 36340f9bd73bSSam Leffler BGE_LOCK(sc); 363595d67482SBill Paul if (ifp->if_flags & IFF_UP) { 363695d67482SBill Paul /* 363795d67482SBill Paul * If only the state of the PROMISC flag changed, 363895d67482SBill Paul * then just use the 'set promisc mode' command 363995d67482SBill Paul * instead of reinitializing the entire NIC. Doing 364095d67482SBill Paul * a full re-init means reloading the firmware and 364195d67482SBill Paul * waiting for it to start up, which may take a 3642d183af7fSRuslan Ermilov * second or two. Similarly for ALLMULTI. 364395d67482SBill Paul */ 3644f9004b6dSJung-uk Kim if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 3645f9004b6dSJung-uk Kim flags = ifp->if_flags ^ sc->bge_if_flags; 36463e9b1bcaSJung-uk Kim if (flags & IFF_PROMISC) 36473e9b1bcaSJung-uk Kim bge_setpromisc(sc); 3648f9004b6dSJung-uk Kim if (flags & IFF_ALLMULTI) 3649d183af7fSRuslan Ermilov bge_setmulti(sc); 365095d67482SBill Paul } else 36510f9bd73bSSam Leffler bge_init_locked(sc); 365295d67482SBill Paul } else { 365313f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 365495d67482SBill Paul bge_stop(sc); 365595d67482SBill Paul } 365695d67482SBill Paul } 365795d67482SBill Paul sc->bge_if_flags = ifp->if_flags; 36580f9bd73bSSam Leffler BGE_UNLOCK(sc); 365995d67482SBill Paul error = 0; 366095d67482SBill Paul break; 366195d67482SBill Paul case SIOCADDMULTI: 366295d67482SBill Paul case SIOCDELMULTI: 366313f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 36640f9bd73bSSam Leffler BGE_LOCK(sc); 366595d67482SBill Paul bge_setmulti(sc); 36660f9bd73bSSam Leffler BGE_UNLOCK(sc); 366795d67482SBill Paul error = 0; 366895d67482SBill Paul } 366995d67482SBill Paul break; 367095d67482SBill Paul case SIOCSIFMEDIA: 367195d67482SBill Paul case SIOCGIFMEDIA: 3672652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 367395d67482SBill Paul error = ifmedia_ioctl(ifp, ifr, 367495d67482SBill Paul &sc->bge_ifmedia, command); 367595d67482SBill Paul } else { 367695d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 367795d67482SBill Paul error = ifmedia_ioctl(ifp, ifr, 367895d67482SBill Paul &mii->mii_media, command); 367995d67482SBill Paul } 368095d67482SBill Paul break; 368195d67482SBill Paul case SIOCSIFCAP: 368295d67482SBill Paul mask = ifr->ifr_reqcap ^ ifp->if_capenable; 368375719184SGleb Smirnoff #ifdef DEVICE_POLLING 368475719184SGleb Smirnoff if (mask & IFCAP_POLLING) { 368575719184SGleb Smirnoff if (ifr->ifr_reqcap & IFCAP_POLLING) { 368675719184SGleb Smirnoff error = ether_poll_register(bge_poll, ifp); 368775719184SGleb Smirnoff if (error) 368875719184SGleb Smirnoff return (error); 368975719184SGleb Smirnoff BGE_LOCK(sc); 369075719184SGleb Smirnoff BGE_SETBIT(sc, BGE_PCI_MISC_CTL, 369175719184SGleb Smirnoff BGE_PCIMISCCTL_MASK_PCI_INTR); 369275719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1); 369375719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 1); 369475719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 1); 369575719184SGleb Smirnoff ifp->if_capenable |= IFCAP_POLLING; 369675719184SGleb Smirnoff BGE_UNLOCK(sc); 369775719184SGleb Smirnoff } else { 369875719184SGleb Smirnoff error = ether_poll_deregister(ifp); 369975719184SGleb Smirnoff /* Enable interrupt even in error case */ 370075719184SGleb Smirnoff BGE_LOCK(sc); 370175719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 0); 370275719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 0); 370375719184SGleb Smirnoff BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, 370475719184SGleb Smirnoff BGE_PCIMISCCTL_MASK_PCI_INTR); 370575719184SGleb Smirnoff CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 0); 370675719184SGleb Smirnoff ifp->if_capenable &= ~IFCAP_POLLING; 370775719184SGleb Smirnoff BGE_UNLOCK(sc); 370875719184SGleb Smirnoff } 370975719184SGleb Smirnoff } 371075719184SGleb Smirnoff #endif 3711d375e524SGleb Smirnoff if (mask & IFCAP_HWCSUM) { 3712d375e524SGleb Smirnoff ifp->if_capenable ^= IFCAP_HWCSUM; 3713d375e524SGleb Smirnoff if (IFCAP_HWCSUM & ifp->if_capenable && 3714d375e524SGleb Smirnoff IFCAP_HWCSUM & ifp->if_capabilities) 3715b874fdd4SYaroslav Tykhiy ifp->if_hwassist = BGE_CSUM_FEATURES; 371695d67482SBill Paul else 3717b874fdd4SYaroslav Tykhiy ifp->if_hwassist = 0; 3718479b23b7SGleb Smirnoff VLAN_CAPABILITIES(ifp); 371995d67482SBill Paul } 372095d67482SBill Paul break; 372195d67482SBill Paul default: 3722673d9191SSam Leffler error = ether_ioctl(ifp, command, data); 372395d67482SBill Paul break; 372495d67482SBill Paul } 372595d67482SBill Paul 372695d67482SBill Paul return (error); 372795d67482SBill Paul } 372895d67482SBill Paul 372995d67482SBill Paul static void 3730b74e67fbSGleb Smirnoff bge_watchdog(struct bge_softc *sc) 373195d67482SBill Paul { 3732b74e67fbSGleb Smirnoff struct ifnet *ifp; 373395d67482SBill Paul 3734b74e67fbSGleb Smirnoff BGE_LOCK_ASSERT(sc); 3735b74e67fbSGleb Smirnoff 3736b74e67fbSGleb Smirnoff if (sc->bge_timer == 0 || --sc->bge_timer) 3737b74e67fbSGleb Smirnoff return; 3738b74e67fbSGleb Smirnoff 3739b74e67fbSGleb Smirnoff ifp = sc->bge_ifp; 374095d67482SBill Paul 3741fe806fdaSPyun YongHyeon if_printf(ifp, "watchdog timeout -- resetting\n"); 374295d67482SBill Paul 374313f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 3744426742bfSGleb Smirnoff bge_init_locked(sc); 374595d67482SBill Paul 374695d67482SBill Paul ifp->if_oerrors++; 374795d67482SBill Paul } 374895d67482SBill Paul 374995d67482SBill Paul /* 375095d67482SBill Paul * Stop the adapter and free any mbufs allocated to the 375195d67482SBill Paul * RX and TX lists. 375295d67482SBill Paul */ 375395d67482SBill Paul static void 37543f74909aSGleb Smirnoff bge_stop(struct bge_softc *sc) 375595d67482SBill Paul { 375695d67482SBill Paul struct ifnet *ifp; 375795d67482SBill Paul struct ifmedia_entry *ifm; 375895d67482SBill Paul struct mii_data *mii = NULL; 375995d67482SBill Paul int mtmp, itmp; 376095d67482SBill Paul 37610f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 37620f9bd73bSSam Leffler 3763fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 376495d67482SBill Paul 3765652ae483SGleb Smirnoff if ((sc->bge_flags & BGE_FLAG_TBI) == 0) 376695d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 376795d67482SBill Paul 37680f9bd73bSSam Leffler callout_stop(&sc->bge_stat_ch); 376995d67482SBill Paul 377095d67482SBill Paul /* 37713f74909aSGleb Smirnoff * Disable all of the receiver blocks. 377295d67482SBill Paul */ 377395d67482SBill Paul BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE); 377495d67482SBill Paul BGE_CLRBIT(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE); 377595d67482SBill Paul BGE_CLRBIT(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE); 37767ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 377795d67482SBill Paul BGE_CLRBIT(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE); 377895d67482SBill Paul BGE_CLRBIT(sc, BGE_RDBDI_MODE, BGE_RBDIMODE_ENABLE); 377995d67482SBill Paul BGE_CLRBIT(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE); 378095d67482SBill Paul BGE_CLRBIT(sc, BGE_RBDC_MODE, BGE_RBDCMODE_ENABLE); 378195d67482SBill Paul 378295d67482SBill Paul /* 37833f74909aSGleb Smirnoff * Disable all of the transmit blocks. 378495d67482SBill Paul */ 378595d67482SBill Paul BGE_CLRBIT(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE); 378695d67482SBill Paul BGE_CLRBIT(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE); 378795d67482SBill Paul BGE_CLRBIT(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE); 378895d67482SBill Paul BGE_CLRBIT(sc, BGE_RDMA_MODE, BGE_RDMAMODE_ENABLE); 378995d67482SBill Paul BGE_CLRBIT(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE); 37907ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 379195d67482SBill Paul BGE_CLRBIT(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE); 379295d67482SBill Paul BGE_CLRBIT(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE); 379395d67482SBill Paul 379495d67482SBill Paul /* 379595d67482SBill Paul * Shut down all of the memory managers and related 379695d67482SBill Paul * state machines. 379795d67482SBill Paul */ 379895d67482SBill Paul BGE_CLRBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE); 379995d67482SBill Paul BGE_CLRBIT(sc, BGE_WDMA_MODE, BGE_WDMAMODE_ENABLE); 38007ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 380195d67482SBill Paul BGE_CLRBIT(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE); 380295d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF); 380395d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0); 38047ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 380595d67482SBill Paul BGE_CLRBIT(sc, BGE_BMAN_MODE, BGE_BMANMODE_ENABLE); 380695d67482SBill Paul BGE_CLRBIT(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE); 38070434d1b8SBill Paul } 380895d67482SBill Paul 380995d67482SBill Paul /* Disable host interrupts. */ 381095d67482SBill Paul BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR); 381195d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1); 381295d67482SBill Paul 381395d67482SBill Paul /* 381495d67482SBill Paul * Tell firmware we're shutting down. 381595d67482SBill Paul */ 38168cb1383cSDoug Ambrisko 38178cb1383cSDoug Ambrisko bge_stop_fw(sc); 38188cb1383cSDoug Ambrisko bge_sig_pre_reset(sc, BGE_RESET_STOP); 38198cb1383cSDoug Ambrisko bge_reset(sc); 38208cb1383cSDoug Ambrisko bge_sig_legacy(sc, BGE_RESET_STOP); 38218cb1383cSDoug Ambrisko bge_sig_post_reset(sc, BGE_RESET_STOP); 38228cb1383cSDoug Ambrisko 38238cb1383cSDoug Ambrisko /* 38248cb1383cSDoug Ambrisko * Keep the ASF firmware running if up. 38258cb1383cSDoug Ambrisko */ 38268cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) 38278cb1383cSDoug Ambrisko BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 38288cb1383cSDoug Ambrisko else 382995d67482SBill Paul BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 383095d67482SBill Paul 383195d67482SBill Paul /* Free the RX lists. */ 383295d67482SBill Paul bge_free_rx_ring_std(sc); 383395d67482SBill Paul 383495d67482SBill Paul /* Free jumbo RX list. */ 38354c0da0ffSGleb Smirnoff if (BGE_IS_JUMBO_CAPABLE(sc)) 383695d67482SBill Paul bge_free_rx_ring_jumbo(sc); 383795d67482SBill Paul 383895d67482SBill Paul /* Free TX buffers. */ 383995d67482SBill Paul bge_free_tx_ring(sc); 384095d67482SBill Paul 384195d67482SBill Paul /* 384295d67482SBill Paul * Isolate/power down the PHY, but leave the media selection 384395d67482SBill Paul * unchanged so that things will be put back to normal when 384495d67482SBill Paul * we bring the interface back up. 384595d67482SBill Paul */ 3846652ae483SGleb Smirnoff if ((sc->bge_flags & BGE_FLAG_TBI) == 0) { 384795d67482SBill Paul itmp = ifp->if_flags; 384895d67482SBill Paul ifp->if_flags |= IFF_UP; 3849dcc34049SPawel Jakub Dawidek /* 3850dcc34049SPawel Jakub Dawidek * If we are called from bge_detach(), mii is already NULL. 3851dcc34049SPawel Jakub Dawidek */ 3852dcc34049SPawel Jakub Dawidek if (mii != NULL) { 385395d67482SBill Paul ifm = mii->mii_media.ifm_cur; 385495d67482SBill Paul mtmp = ifm->ifm_media; 385595d67482SBill Paul ifm->ifm_media = IFM_ETHER|IFM_NONE; 385695d67482SBill Paul mii_mediachg(mii); 385795d67482SBill Paul ifm->ifm_media = mtmp; 3858dcc34049SPawel Jakub Dawidek } 385995d67482SBill Paul ifp->if_flags = itmp; 386095d67482SBill Paul } 386195d67482SBill Paul 386295d67482SBill Paul sc->bge_tx_saved_considx = BGE_TXCONS_UNSET; 386395d67482SBill Paul 38641493e883SOleg Bulyzhin /* 38651493e883SOleg Bulyzhin * We can't just call bge_link_upd() cause chip is almost stopped so 38661493e883SOleg Bulyzhin * bge_link_upd -> bge_tick_locked -> bge_stats_update sequence may 38671493e883SOleg Bulyzhin * lead to hardware deadlock. So we just clearing MAC's link state 38681493e883SOleg Bulyzhin * (PHY may still have link UP). 38691493e883SOleg Bulyzhin */ 38701493e883SOleg Bulyzhin if (bootverbose && sc->bge_link) 38711493e883SOleg Bulyzhin if_printf(sc->bge_ifp, "link DOWN\n"); 38721493e883SOleg Bulyzhin sc->bge_link = 0; 387395d67482SBill Paul 38741493e883SOleg Bulyzhin ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 387595d67482SBill Paul } 387695d67482SBill Paul 387795d67482SBill Paul /* 387895d67482SBill Paul * Stop all chip I/O so that the kernel's probe routines don't 387995d67482SBill Paul * get confused by errant DMAs when rebooting. 388095d67482SBill Paul */ 388195d67482SBill Paul static void 38823f74909aSGleb Smirnoff bge_shutdown(device_t dev) 388395d67482SBill Paul { 388495d67482SBill Paul struct bge_softc *sc; 388595d67482SBill Paul 388695d67482SBill Paul sc = device_get_softc(dev); 388795d67482SBill Paul 38880f9bd73bSSam Leffler BGE_LOCK(sc); 388995d67482SBill Paul bge_stop(sc); 389095d67482SBill Paul bge_reset(sc); 38910f9bd73bSSam Leffler BGE_UNLOCK(sc); 389295d67482SBill Paul } 389314afefa3SPawel Jakub Dawidek 389414afefa3SPawel Jakub Dawidek static int 389514afefa3SPawel Jakub Dawidek bge_suspend(device_t dev) 389614afefa3SPawel Jakub Dawidek { 389714afefa3SPawel Jakub Dawidek struct bge_softc *sc; 389814afefa3SPawel Jakub Dawidek 389914afefa3SPawel Jakub Dawidek sc = device_get_softc(dev); 390014afefa3SPawel Jakub Dawidek BGE_LOCK(sc); 390114afefa3SPawel Jakub Dawidek bge_stop(sc); 390214afefa3SPawel Jakub Dawidek BGE_UNLOCK(sc); 390314afefa3SPawel Jakub Dawidek 390414afefa3SPawel Jakub Dawidek return (0); 390514afefa3SPawel Jakub Dawidek } 390614afefa3SPawel Jakub Dawidek 390714afefa3SPawel Jakub Dawidek static int 390814afefa3SPawel Jakub Dawidek bge_resume(device_t dev) 390914afefa3SPawel Jakub Dawidek { 391014afefa3SPawel Jakub Dawidek struct bge_softc *sc; 391114afefa3SPawel Jakub Dawidek struct ifnet *ifp; 391214afefa3SPawel Jakub Dawidek 391314afefa3SPawel Jakub Dawidek sc = device_get_softc(dev); 391414afefa3SPawel Jakub Dawidek BGE_LOCK(sc); 391514afefa3SPawel Jakub Dawidek ifp = sc->bge_ifp; 391614afefa3SPawel Jakub Dawidek if (ifp->if_flags & IFF_UP) { 391714afefa3SPawel Jakub Dawidek bge_init_locked(sc); 391814afefa3SPawel Jakub Dawidek if (ifp->if_drv_flags & IFF_DRV_RUNNING) 391914afefa3SPawel Jakub Dawidek bge_start_locked(ifp); 392014afefa3SPawel Jakub Dawidek } 392114afefa3SPawel Jakub Dawidek BGE_UNLOCK(sc); 392214afefa3SPawel Jakub Dawidek 392314afefa3SPawel Jakub Dawidek return (0); 392414afefa3SPawel Jakub Dawidek } 3925dab5cd05SOleg Bulyzhin 3926dab5cd05SOleg Bulyzhin static void 39273f74909aSGleb Smirnoff bge_link_upd(struct bge_softc *sc) 3928dab5cd05SOleg Bulyzhin { 39291f313773SOleg Bulyzhin struct mii_data *mii; 39301f313773SOleg Bulyzhin uint32_t link, status; 3931dab5cd05SOleg Bulyzhin 3932dab5cd05SOleg Bulyzhin BGE_LOCK_ASSERT(sc); 39331f313773SOleg Bulyzhin 39343f74909aSGleb Smirnoff /* Clear 'pending link event' flag. */ 39357b97099dSOleg Bulyzhin sc->bge_link_evt = 0; 39367b97099dSOleg Bulyzhin 3937dab5cd05SOleg Bulyzhin /* 3938dab5cd05SOleg Bulyzhin * Process link state changes. 3939dab5cd05SOleg Bulyzhin * Grrr. The link status word in the status block does 3940dab5cd05SOleg Bulyzhin * not work correctly on the BCM5700 rev AX and BX chips, 3941dab5cd05SOleg Bulyzhin * according to all available information. Hence, we have 3942dab5cd05SOleg Bulyzhin * to enable MII interrupts in order to properly obtain 3943dab5cd05SOleg Bulyzhin * async link changes. Unfortunately, this also means that 3944dab5cd05SOleg Bulyzhin * we have to read the MAC status register to detect link 3945dab5cd05SOleg Bulyzhin * changes, thereby adding an additional register access to 3946dab5cd05SOleg Bulyzhin * the interrupt handler. 39471f313773SOleg Bulyzhin * 39481f313773SOleg Bulyzhin * XXX: perhaps link state detection procedure used for 39494c0da0ffSGleb Smirnoff * BGE_CHIPID_BCM5700_B2 can be used for others BCM5700 revisions. 3950dab5cd05SOleg Bulyzhin */ 3951dab5cd05SOleg Bulyzhin 39521f313773SOleg Bulyzhin if (sc->bge_asicrev == BGE_ASICREV_BCM5700 && 39534c0da0ffSGleb Smirnoff sc->bge_chipid != BGE_CHIPID_BCM5700_B2) { 3954dab5cd05SOleg Bulyzhin status = CSR_READ_4(sc, BGE_MAC_STS); 3955dab5cd05SOleg Bulyzhin if (status & BGE_MACSTAT_MI_INTERRUPT) { 3956dab5cd05SOleg Bulyzhin callout_stop(&sc->bge_stat_ch); 3957b74e67fbSGleb Smirnoff bge_tick(sc); 39581f313773SOleg Bulyzhin 39591f313773SOleg Bulyzhin mii = device_get_softc(sc->bge_miibus); 39601f313773SOleg Bulyzhin if (!sc->bge_link && 39611f313773SOleg Bulyzhin mii->mii_media_status & IFM_ACTIVE && 39621f313773SOleg Bulyzhin IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 39631f313773SOleg Bulyzhin sc->bge_link++; 39641f313773SOleg Bulyzhin if (bootverbose) 39651f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link UP\n"); 39661f313773SOleg Bulyzhin } else if (sc->bge_link && 39671f313773SOleg Bulyzhin (!(mii->mii_media_status & IFM_ACTIVE) || 39681f313773SOleg Bulyzhin IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE)) { 39691f313773SOleg Bulyzhin sc->bge_link = 0; 39701f313773SOleg Bulyzhin if (bootverbose) 39711f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link DOWN\n"); 39721f313773SOleg Bulyzhin } 39731f313773SOleg Bulyzhin 39743f74909aSGleb Smirnoff /* Clear the interrupt. */ 3975dab5cd05SOleg Bulyzhin CSR_WRITE_4(sc, BGE_MAC_EVT_ENB, 3976dab5cd05SOleg Bulyzhin BGE_EVTENB_MI_INTERRUPT); 3977dab5cd05SOleg Bulyzhin bge_miibus_readreg(sc->bge_dev, 1, BRGPHY_MII_ISR); 3978dab5cd05SOleg Bulyzhin bge_miibus_writereg(sc->bge_dev, 1, BRGPHY_MII_IMR, 3979dab5cd05SOleg Bulyzhin BRGPHY_INTRS); 3980dab5cd05SOleg Bulyzhin } 3981dab5cd05SOleg Bulyzhin return; 3982dab5cd05SOleg Bulyzhin } 3983dab5cd05SOleg Bulyzhin 3984652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 39851f313773SOleg Bulyzhin status = CSR_READ_4(sc, BGE_MAC_STS); 39867b97099dSOleg Bulyzhin if (status & BGE_MACSTAT_TBI_PCS_SYNCHED) { 39877b97099dSOleg Bulyzhin if (!sc->bge_link) { 39881f313773SOleg Bulyzhin sc->bge_link++; 39891f313773SOleg Bulyzhin if (sc->bge_asicrev == BGE_ASICREV_BCM5704) 39901f313773SOleg Bulyzhin BGE_CLRBIT(sc, BGE_MAC_MODE, 39911f313773SOleg Bulyzhin BGE_MACMODE_TBI_SEND_CFGS); 39921f313773SOleg Bulyzhin CSR_WRITE_4(sc, BGE_MAC_STS, 0xFFFFFFFF); 39931f313773SOleg Bulyzhin if (bootverbose) 39941f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link UP\n"); 39953f74909aSGleb Smirnoff if_link_state_change(sc->bge_ifp, 39963f74909aSGleb Smirnoff LINK_STATE_UP); 39977b97099dSOleg Bulyzhin } 39981f313773SOleg Bulyzhin } else if (sc->bge_link) { 3999dab5cd05SOleg Bulyzhin sc->bge_link = 0; 40001f313773SOleg Bulyzhin if (bootverbose) 40011f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link DOWN\n"); 40027b97099dSOleg Bulyzhin if_link_state_change(sc->bge_ifp, LINK_STATE_DOWN); 40031f313773SOleg Bulyzhin } 40041493e883SOleg Bulyzhin /* Discard link events for MII/GMII cards if MI auto-polling disabled */ 40051493e883SOleg Bulyzhin } else if (CSR_READ_4(sc, BGE_MI_MODE) & BGE_MIMODE_AUTOPOLL) { 40061f313773SOleg Bulyzhin /* 40071f313773SOleg Bulyzhin * Some broken BCM chips have BGE_STATFLAG_LINKSTATE_CHANGED bit 40081f313773SOleg Bulyzhin * in status word always set. Workaround this bug by reading 40091f313773SOleg Bulyzhin * PHY link status directly. 40101f313773SOleg Bulyzhin */ 40111f313773SOleg Bulyzhin link = (CSR_READ_4(sc, BGE_MI_STS) & BGE_MISTS_LINK) ? 1 : 0; 40121f313773SOleg Bulyzhin 40131f313773SOleg Bulyzhin if (link != sc->bge_link || 40141f313773SOleg Bulyzhin sc->bge_asicrev == BGE_ASICREV_BCM5700) { 4015dab5cd05SOleg Bulyzhin callout_stop(&sc->bge_stat_ch); 4016b74e67fbSGleb Smirnoff bge_tick(sc); 40171f313773SOleg Bulyzhin 40181f313773SOleg Bulyzhin mii = device_get_softc(sc->bge_miibus); 40191f313773SOleg Bulyzhin if (!sc->bge_link && 40201f313773SOleg Bulyzhin mii->mii_media_status & IFM_ACTIVE && 40211f313773SOleg Bulyzhin IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 40221f313773SOleg Bulyzhin sc->bge_link++; 40231f313773SOleg Bulyzhin if (bootverbose) 40241f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link UP\n"); 40251f313773SOleg Bulyzhin } else if (sc->bge_link && 40261f313773SOleg Bulyzhin (!(mii->mii_media_status & IFM_ACTIVE) || 40271f313773SOleg Bulyzhin IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE)) { 40281f313773SOleg Bulyzhin sc->bge_link = 0; 40291f313773SOleg Bulyzhin if (bootverbose) 40301f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link DOWN\n"); 40311f313773SOleg Bulyzhin } 40321f313773SOleg Bulyzhin } 4033dab5cd05SOleg Bulyzhin } 4034dab5cd05SOleg Bulyzhin 40353f74909aSGleb Smirnoff /* Clear the attention. */ 4036dab5cd05SOleg Bulyzhin CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED| 4037dab5cd05SOleg Bulyzhin BGE_MACSTAT_CFG_CHANGED|BGE_MACSTAT_MI_COMPLETE| 4038dab5cd05SOleg Bulyzhin BGE_MACSTAT_LINK_CHANGED); 4039dab5cd05SOleg Bulyzhin } 40406f8718a3SScott Long 40416f8718a3SScott Long static void 40426f8718a3SScott Long bge_add_sysctls(struct bge_softc *sc) 40436f8718a3SScott Long { 40446f8718a3SScott Long struct sysctl_ctx_list *ctx; 40456f8718a3SScott Long struct sysctl_oid_list *children; 40466f8718a3SScott Long 40476f8718a3SScott Long ctx = device_get_sysctl_ctx(sc->bge_dev); 40486f8718a3SScott Long children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->bge_dev)); 40496f8718a3SScott Long 40506f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG 40516f8718a3SScott Long SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "debug_info", 40526f8718a3SScott Long CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_debug_info, "I", 40536f8718a3SScott Long "Debug Information"); 40546f8718a3SScott Long 40556f8718a3SScott Long SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "reg_read", 40566f8718a3SScott Long CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_reg_read, "I", 40576f8718a3SScott Long "Register Read"); 40586f8718a3SScott Long 40596f8718a3SScott Long SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "mem_read", 40606f8718a3SScott Long CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_mem_read, "I", 40616f8718a3SScott Long "Memory Read"); 40626f8718a3SScott Long 40636f8718a3SScott Long SYSCTL_ADD_ULONG(ctx, children, OID_AUTO, "stat_IfHcInOctets", 40646f8718a3SScott Long CTLFLAG_RD, 40656f8718a3SScott Long &sc->bge_ldata.bge_stats->rxstats.ifHCInOctets.bge_addr_lo, 40666f8718a3SScott Long "Bytes received"); 40676f8718a3SScott Long 40686f8718a3SScott Long SYSCTL_ADD_ULONG(ctx, children, OID_AUTO, "stat_IfHcOutOctets", 40696f8718a3SScott Long CTLFLAG_RD, 40706f8718a3SScott Long &sc->bge_ldata.bge_stats->txstats.ifHCOutOctets.bge_addr_lo, 40716f8718a3SScott Long "Bytes received"); 40726f8718a3SScott Long #endif 40736f8718a3SScott Long } 40746f8718a3SScott Long 40756f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG 40766f8718a3SScott Long static int 40776f8718a3SScott Long bge_sysctl_debug_info(SYSCTL_HANDLER_ARGS) 40786f8718a3SScott Long { 40796f8718a3SScott Long struct bge_softc *sc; 40806f8718a3SScott Long uint16_t *sbdata; 40816f8718a3SScott Long int error; 40826f8718a3SScott Long int result; 40836f8718a3SScott Long int i, j; 40846f8718a3SScott Long 40856f8718a3SScott Long result = -1; 40866f8718a3SScott Long error = sysctl_handle_int(oidp, &result, 0, req); 40876f8718a3SScott Long if (error || (req->newptr == NULL)) 40886f8718a3SScott Long return (error); 40896f8718a3SScott Long 40906f8718a3SScott Long if (result == 1) { 40916f8718a3SScott Long sc = (struct bge_softc *)arg1; 40926f8718a3SScott Long 40936f8718a3SScott Long sbdata = (uint16_t *)sc->bge_ldata.bge_status_block; 40946f8718a3SScott Long printf("Status Block:\n"); 40956f8718a3SScott Long for (i = 0x0; i < (BGE_STATUS_BLK_SZ / 4); ) { 40966f8718a3SScott Long printf("%06x:", i); 40976f8718a3SScott Long for (j = 0; j < 8; j++) { 40986f8718a3SScott Long printf(" %04x", sbdata[i]); 40996f8718a3SScott Long i += 4; 41006f8718a3SScott Long } 41016f8718a3SScott Long printf("\n"); 41026f8718a3SScott Long } 41036f8718a3SScott Long 41046f8718a3SScott Long printf("Registers:\n"); 41056f8718a3SScott Long for (i = 0x800; i < 0xa00; ) { 41066f8718a3SScott Long printf("%06x:", i); 41076f8718a3SScott Long for (j = 0; j < 8; j++) { 41086f8718a3SScott Long printf(" %08x", CSR_READ_4(sc, i)); 41096f8718a3SScott Long i += 4; 41106f8718a3SScott Long } 41116f8718a3SScott Long printf("\n"); 41126f8718a3SScott Long } 41136f8718a3SScott Long 41146f8718a3SScott Long printf("Hardware Flags:\n"); 41156f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_575X_PLUS) 41166f8718a3SScott Long printf(" - 575X Plus\n"); 41176f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_5705_PLUS) 41186f8718a3SScott Long printf(" - 5705 Plus\n"); 41196f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_JUMBO) 41206f8718a3SScott Long printf(" - Supports Jumbo Frames\n"); 41216f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_PCIX) 41226f8718a3SScott Long printf(" - PCI-X Bus\n"); 41236f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_PCIE) 41246f8718a3SScott Long printf(" - PCI Express Bus\n"); 41256f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_NO3LED) 41266f8718a3SScott Long printf(" - No 3 LEDs\n"); 41276f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) 41286f8718a3SScott Long printf(" - RX Alignment Bug\n"); 41296f8718a3SScott Long } 41306f8718a3SScott Long 41316f8718a3SScott Long return (error); 41326f8718a3SScott Long } 41336f8718a3SScott Long 41346f8718a3SScott Long static int 41356f8718a3SScott Long bge_sysctl_reg_read(SYSCTL_HANDLER_ARGS) 41366f8718a3SScott Long { 41376f8718a3SScott Long struct bge_softc *sc; 41386f8718a3SScott Long int error; 41396f8718a3SScott Long uint16_t result; 41406f8718a3SScott Long uint32_t val; 41416f8718a3SScott Long 41426f8718a3SScott Long result = -1; 41436f8718a3SScott Long error = sysctl_handle_int(oidp, &result, 0, req); 41446f8718a3SScott Long if (error || (req->newptr == NULL)) 41456f8718a3SScott Long return (error); 41466f8718a3SScott Long 41476f8718a3SScott Long if (result < 0x8000) { 41486f8718a3SScott Long sc = (struct bge_softc *)arg1; 41496f8718a3SScott Long val = CSR_READ_4(sc, result); 41506f8718a3SScott Long printf("reg 0x%06X = 0x%08X\n", result, val); 41516f8718a3SScott Long } 41526f8718a3SScott Long 41536f8718a3SScott Long return (error); 41546f8718a3SScott Long } 41556f8718a3SScott Long 41566f8718a3SScott Long static int 41576f8718a3SScott Long bge_sysctl_mem_read(SYSCTL_HANDLER_ARGS) 41586f8718a3SScott Long { 41596f8718a3SScott Long struct bge_softc *sc; 41606f8718a3SScott Long int error; 41616f8718a3SScott Long uint16_t result; 41626f8718a3SScott Long uint32_t val; 41636f8718a3SScott Long 41646f8718a3SScott Long result = -1; 41656f8718a3SScott Long error = sysctl_handle_int(oidp, &result, 0, req); 41666f8718a3SScott Long if (error || (req->newptr == NULL)) 41676f8718a3SScott Long return (error); 41686f8718a3SScott Long 41696f8718a3SScott Long if (result < 0x8000) { 41706f8718a3SScott Long sc = (struct bge_softc *)arg1; 41716f8718a3SScott Long val = bge_readmem_ind(sc, result); 41726f8718a3SScott Long printf("mem 0x%06X = 0x%08X\n", result, val); 41736f8718a3SScott Long } 41746f8718a3SScott Long 41756f8718a3SScott Long return (error); 41766f8718a3SScott Long } 41776f8718a3SScott Long #endif 4178