xref: /freebsd/sys/dev/bge/if_bge.c (revision 4fbd232c8640bb1d58dca36e50df7c1c8eb4ca72)
195d67482SBill Paul /*
295d67482SBill Paul  * Copyright (c) 2001 Wind River Systems
395d67482SBill Paul  * Copyright (c) 1997, 1998, 1999, 2001
495d67482SBill Paul  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
595d67482SBill Paul  *
695d67482SBill Paul  * Redistribution and use in source and binary forms, with or without
795d67482SBill Paul  * modification, are permitted provided that the following conditions
895d67482SBill Paul  * are met:
995d67482SBill Paul  * 1. Redistributions of source code must retain the above copyright
1095d67482SBill Paul  *    notice, this list of conditions and the following disclaimer.
1195d67482SBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
1295d67482SBill Paul  *    notice, this list of conditions and the following disclaimer in the
1395d67482SBill Paul  *    documentation and/or other materials provided with the distribution.
1495d67482SBill Paul  * 3. All advertising materials mentioning features or use of this software
1595d67482SBill Paul  *    must display the following acknowledgement:
1695d67482SBill Paul  *	This product includes software developed by Bill Paul.
1795d67482SBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
1895d67482SBill Paul  *    may be used to endorse or promote products derived from this software
1995d67482SBill Paul  *    without specific prior written permission.
2095d67482SBill Paul  *
2195d67482SBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2295d67482SBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2395d67482SBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2495d67482SBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2595d67482SBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2695d67482SBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2795d67482SBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2895d67482SBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2995d67482SBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
3095d67482SBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3195d67482SBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
3295d67482SBill Paul  */
3395d67482SBill Paul 
3495d67482SBill Paul /*
3595d67482SBill Paul  * Broadcom BCM570x family gigabit ethernet driver for FreeBSD.
3695d67482SBill Paul  *
3795d67482SBill Paul  * The Broadcom BCM5700 is based on technology originally developed by
3895d67482SBill Paul  * Alteon Networks as part of the Tigon I and Tigon II gigabit ethernet
3995d67482SBill Paul  * MAC chips. The BCM5700, sometimes refered to as the Tigon III, has
4095d67482SBill Paul  * two on-board MIPS R4000 CPUs and can have as much as 16MB of external
4195d67482SBill Paul  * SSRAM. The BCM5700 supports TCP, UDP and IP checksum offload, jumbo
4295d67482SBill Paul  * frames, highly configurable RX filtering, and 16 RX and TX queues
4395d67482SBill Paul  * (which, along with RX filter rules, can be used for QOS applications).
4495d67482SBill Paul  * Other features, such as TCP segmentation, may be available as part
4595d67482SBill Paul  * of value-added firmware updates. Unlike the Tigon I and Tigon II,
4695d67482SBill Paul  * firmware images can be stored in hardware and need not be compiled
4795d67482SBill Paul  * into the driver.
4895d67482SBill Paul  *
4995d67482SBill Paul  * The BCM5700 supports the PCI v2.2 and PCI-X v1.0 standards, and will
5095d67482SBill Paul  * function in a 32-bit/64-bit 33/66Mhz bus, or a 64-bit/133Mhz bus.
5195d67482SBill Paul  *
5295d67482SBill Paul  * The BCM5701 is a single-chip solution incorporating both the BCM5700
5398b28ee5SBill Paul  * MAC and a BCM5401 10/100/1000 PHY. Unlike the BCM5700, the BCM5701
5495d67482SBill Paul  * does not support external SSRAM.
5595d67482SBill Paul  *
5695d67482SBill Paul  * Broadcom also produces a variation of the BCM5700 under the "Altima"
5795d67482SBill Paul  * brand name, which is functionally similar but lacks PCI-X support.
5895d67482SBill Paul  *
5995d67482SBill Paul  * Without external SSRAM, you can only have at most 4 TX rings,
6095d67482SBill Paul  * and the use of the mini RX ring is disabled. This seems to imply
6195d67482SBill Paul  * that these features are simply not available on the BCM5701. As a
6295d67482SBill Paul  * result, this driver does not implement any support for the mini RX
6395d67482SBill Paul  * ring.
6495d67482SBill Paul  */
6595d67482SBill Paul 
668368cf8fSDavid E. O'Brien #include <sys/cdefs.h>
678368cf8fSDavid E. O'Brien __FBSDID("$FreeBSD$");
688368cf8fSDavid E. O'Brien 
6995d67482SBill Paul #include <sys/param.h>
70f41ac2beSBill Paul #include <sys/endian.h>
7195d67482SBill Paul #include <sys/systm.h>
7295d67482SBill Paul #include <sys/sockio.h>
7395d67482SBill Paul #include <sys/mbuf.h>
7495d67482SBill Paul #include <sys/malloc.h>
7595d67482SBill Paul #include <sys/kernel.h>
7695d67482SBill Paul #include <sys/socket.h>
7795d67482SBill Paul #include <sys/queue.h>
7895d67482SBill Paul 
7995d67482SBill Paul #include <net/if.h>
8095d67482SBill Paul #include <net/if_arp.h>
8195d67482SBill Paul #include <net/ethernet.h>
8295d67482SBill Paul #include <net/if_dl.h>
8395d67482SBill Paul #include <net/if_media.h>
8495d67482SBill Paul 
8595d67482SBill Paul #include <net/bpf.h>
8695d67482SBill Paul 
8795d67482SBill Paul #include <net/if_types.h>
8895d67482SBill Paul #include <net/if_vlan_var.h>
8995d67482SBill Paul 
9095d67482SBill Paul #include <netinet/in_systm.h>
9195d67482SBill Paul #include <netinet/in.h>
9295d67482SBill Paul #include <netinet/ip.h>
9395d67482SBill Paul 
9495d67482SBill Paul #include <machine/clock.h>      /* for DELAY */
9595d67482SBill Paul #include <machine/bus_memio.h>
9695d67482SBill Paul #include <machine/bus.h>
9795d67482SBill Paul #include <machine/resource.h>
9895d67482SBill Paul #include <sys/bus.h>
9995d67482SBill Paul #include <sys/rman.h>
10095d67482SBill Paul 
10195d67482SBill Paul #include <dev/mii/mii.h>
10295d67482SBill Paul #include <dev/mii/miivar.h>
1032d3ce713SDavid E. O'Brien #include "miidevs.h"
10495d67482SBill Paul #include <dev/mii/brgphyreg.h>
10595d67482SBill Paul 
1064fbd232cSWarner Losh #include <dev/pci/pcireg.h>
1074fbd232cSWarner Losh #include <dev/pci/pcivar.h>
10895d67482SBill Paul 
10995d67482SBill Paul #include <dev/bge/if_bgereg.h>
11095d67482SBill Paul 
1115ddc5794SJohn Polstra #define BGE_CSUM_FEATURES	(CSUM_IP | CSUM_TCP | CSUM_UDP)
11295d67482SBill Paul 
113f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, pci, 1, 1, 1);
114f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, ether, 1, 1, 1);
11595d67482SBill Paul MODULE_DEPEND(bge, miibus, 1, 1, 1);
11695d67482SBill Paul 
11795d67482SBill Paul /* "controller miibus0" required.  See GENERIC if you get errors here. */
11895d67482SBill Paul #include "miibus_if.h"
11995d67482SBill Paul 
12095d67482SBill Paul /*
12195d67482SBill Paul  * Various supported device vendors/types and their names. Note: the
12295d67482SBill Paul  * spec seems to indicate that the hardware still has Alteon's vendor
12395d67482SBill Paul  * ID burned into it, though it will always be overriden by the vendor
12495d67482SBill Paul  * ID in the EEPROM. Just to be safe, we cover all possibilities.
12595d67482SBill Paul  */
126029e2ee3SJohn Polstra #define BGE_DEVDESC_MAX		64	/* Maximum device description length */
12795d67482SBill Paul 
12895d67482SBill Paul static struct bge_type bge_devs[] = {
12995d67482SBill Paul 	{ ALT_VENDORID,	ALT_DEVICEID_BCM5700,
13095d67482SBill Paul 		"Broadcom BCM5700 Gigabit Ethernet" },
13195d67482SBill Paul 	{ ALT_VENDORID,	ALT_DEVICEID_BCM5701,
13295d67482SBill Paul 		"Broadcom BCM5701 Gigabit Ethernet" },
13395d67482SBill Paul 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5700,
13495d67482SBill Paul 		"Broadcom BCM5700 Gigabit Ethernet" },
13595d67482SBill Paul 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5701,
13695d67482SBill Paul 		"Broadcom BCM5701 Gigabit Ethernet" },
1370434d1b8SBill Paul 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5702,
1380434d1b8SBill Paul 		"Broadcom BCM5702 Gigabit Ethernet" },
13901598b8dSMitsuru IWASAKI 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5702X,
14001598b8dSMitsuru IWASAKI 		"Broadcom BCM5702X Gigabit Ethernet" },
1410434d1b8SBill Paul 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5703,
1420434d1b8SBill Paul 		"Broadcom BCM5703 Gigabit Ethernet" },
143b1265c1aSJohn Polstra 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5703X,
144b1265c1aSJohn Polstra 		"Broadcom BCM5703X Gigabit Ethernet" },
1456ac6d2c8SPaul Saab 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5704C,
1466ac6d2c8SPaul Saab 		"Broadcom BCM5704C Dual Gigabit Ethernet" },
1476ac6d2c8SPaul Saab 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5704S,
1486ac6d2c8SPaul Saab 		"Broadcom BCM5704S Dual Gigabit Ethernet" },
1490434d1b8SBill Paul 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5705,
1500434d1b8SBill Paul 		"Broadcom BCM5705 Gigabit Ethernet" },
1510434d1b8SBill Paul 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5705M,
1520434d1b8SBill Paul 		"Broadcom BCM5705M Gigabit Ethernet" },
1530434d1b8SBill Paul 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5705M_ALT,
1540434d1b8SBill Paul 		"Broadcom BCM5705M Gigabit Ethernet" },
1550434d1b8SBill Paul 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5782,
1560434d1b8SBill Paul 		"Broadcom BCM5782 Gigabit Ethernet" },
1575d99c641SBill Paul 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5901,
1585d99c641SBill Paul 		"Broadcom BCM5901 Fast Ethernet" },
1595d99c641SBill Paul 	{ BCOM_VENDORID, BCOM_DEVICEID_BCM5901A2,
1605d99c641SBill Paul 		"Broadcom BCM5901A2 Fast Ethernet" },
16195d67482SBill Paul 	{ SK_VENDORID, SK_DEVICEID_ALTIMA,
16295d67482SBill Paul 		"SysKonnect Gigabit Ethernet" },
163586d7c2eSJohn Polstra 	{ ALTIMA_VENDORID, ALTIMA_DEVICE_AC1000,
164586d7c2eSJohn Polstra 		"Altima AC1000 Gigabit Ethernet" },
165470bd96aSJohn Polstra 	{ ALTIMA_VENDORID, ALTIMA_DEVICE_AC9100,
166470bd96aSJohn Polstra 		"Altima AC9100 Gigabit Ethernet" },
16795d67482SBill Paul 	{ 0, 0, NULL }
16895d67482SBill Paul };
16995d67482SBill Paul 
170e51a25f8SAlfred Perlstein static int bge_probe		(device_t);
171e51a25f8SAlfred Perlstein static int bge_attach		(device_t);
172e51a25f8SAlfred Perlstein static int bge_detach		(device_t);
17395d67482SBill Paul static void bge_release_resources
174e51a25f8SAlfred Perlstein 				(struct bge_softc *);
175f41ac2beSBill Paul static void bge_dma_map_addr	(void *, bus_dma_segment_t *, int, int);
176f41ac2beSBill Paul static void bge_dma_map_tx_desc	(void *, bus_dma_segment_t *, int,
177f41ac2beSBill Paul 				    bus_size_t, int);
178f41ac2beSBill Paul static int bge_dma_alloc	(device_t);
179f41ac2beSBill Paul static void bge_dma_free	(struct bge_softc *);
180f41ac2beSBill Paul 
181e51a25f8SAlfred Perlstein static void bge_txeof		(struct bge_softc *);
182e51a25f8SAlfred Perlstein static void bge_rxeof		(struct bge_softc *);
18395d67482SBill Paul 
184e51a25f8SAlfred Perlstein static void bge_tick		(void *);
185e51a25f8SAlfred Perlstein static void bge_stats_update	(struct bge_softc *);
1860434d1b8SBill Paul static void bge_stats_update_regs
1870434d1b8SBill Paul 				(struct bge_softc *);
188e51a25f8SAlfred Perlstein static int bge_encap		(struct bge_softc *, struct mbuf *,
189e51a25f8SAlfred Perlstein 					u_int32_t *);
19095d67482SBill Paul 
191e51a25f8SAlfred Perlstein static void bge_intr		(void *);
192e51a25f8SAlfred Perlstein static void bge_start		(struct ifnet *);
193e51a25f8SAlfred Perlstein static int bge_ioctl		(struct ifnet *, u_long, caddr_t);
194e51a25f8SAlfred Perlstein static void bge_init		(void *);
195e51a25f8SAlfred Perlstein static void bge_stop		(struct bge_softc *);
196e51a25f8SAlfred Perlstein static void bge_watchdog		(struct ifnet *);
197e51a25f8SAlfred Perlstein static void bge_shutdown		(device_t);
198e51a25f8SAlfred Perlstein static int bge_ifmedia_upd	(struct ifnet *);
199e51a25f8SAlfred Perlstein static void bge_ifmedia_sts	(struct ifnet *, struct ifmediareq *);
20095d67482SBill Paul 
201e51a25f8SAlfred Perlstein static u_int8_t	bge_eeprom_getbyte	(struct bge_softc *, int, u_int8_t *);
202e51a25f8SAlfred Perlstein static int bge_read_eeprom	(struct bge_softc *, caddr_t, int, int);
20395d67482SBill Paul 
204e51a25f8SAlfred Perlstein static u_int32_t bge_crc	(caddr_t);
205e51a25f8SAlfred Perlstein static void bge_setmulti	(struct bge_softc *);
20695d67482SBill Paul 
207e51a25f8SAlfred Perlstein static void bge_handle_events	(struct bge_softc *);
208e51a25f8SAlfred Perlstein static int bge_alloc_jumbo_mem	(struct bge_softc *);
209e51a25f8SAlfred Perlstein static void bge_free_jumbo_mem	(struct bge_softc *);
210e51a25f8SAlfred Perlstein static void *bge_jalloc		(struct bge_softc *);
211914596abSAlfred Perlstein static void bge_jfree		(void *, void *);
212e51a25f8SAlfred Perlstein static int bge_newbuf_std	(struct bge_softc *, int, struct mbuf *);
213e51a25f8SAlfred Perlstein static int bge_newbuf_jumbo	(struct bge_softc *, int, struct mbuf *);
214e51a25f8SAlfred Perlstein static int bge_init_rx_ring_std	(struct bge_softc *);
215e51a25f8SAlfred Perlstein static void bge_free_rx_ring_std	(struct bge_softc *);
216e51a25f8SAlfred Perlstein static int bge_init_rx_ring_jumbo	(struct bge_softc *);
217e51a25f8SAlfred Perlstein static void bge_free_rx_ring_jumbo	(struct bge_softc *);
218e51a25f8SAlfred Perlstein static void bge_free_tx_ring	(struct bge_softc *);
219e51a25f8SAlfred Perlstein static int bge_init_tx_ring	(struct bge_softc *);
22095d67482SBill Paul 
221e51a25f8SAlfred Perlstein static int bge_chipinit		(struct bge_softc *);
222e51a25f8SAlfred Perlstein static int bge_blockinit	(struct bge_softc *);
22395d67482SBill Paul 
2241b4a3b2fSPeter Wemm #ifdef notdef
225e51a25f8SAlfred Perlstein static u_int8_t bge_vpd_readbyte(struct bge_softc *, int);
226e51a25f8SAlfred Perlstein static void bge_vpd_read_res	(struct bge_softc *, struct vpd_res *, int);
227e51a25f8SAlfred Perlstein static void bge_vpd_read	(struct bge_softc *);
2281b4a3b2fSPeter Wemm #endif
22995d67482SBill Paul 
23095d67482SBill Paul static u_int32_t bge_readmem_ind
231e51a25f8SAlfred Perlstein 				(struct bge_softc *, int);
232e51a25f8SAlfred Perlstein static void bge_writemem_ind	(struct bge_softc *, int, int);
23395d67482SBill Paul #ifdef notdef
23495d67482SBill Paul static u_int32_t bge_readreg_ind
235e51a25f8SAlfred Perlstein 				(struct bge_softc *, int);
23695d67482SBill Paul #endif
237e51a25f8SAlfred Perlstein static void bge_writereg_ind	(struct bge_softc *, int, int);
23895d67482SBill Paul 
239e51a25f8SAlfred Perlstein static int bge_miibus_readreg	(device_t, int, int);
240e51a25f8SAlfred Perlstein static int bge_miibus_writereg	(device_t, int, int, int);
241e51a25f8SAlfred Perlstein static void bge_miibus_statchg	(device_t);
24295d67482SBill Paul 
243e51a25f8SAlfred Perlstein static void bge_reset		(struct bge_softc *);
24495d67482SBill Paul 
24595d67482SBill Paul static device_method_t bge_methods[] = {
24695d67482SBill Paul 	/* Device interface */
24795d67482SBill Paul 	DEVMETHOD(device_probe,		bge_probe),
24895d67482SBill Paul 	DEVMETHOD(device_attach,	bge_attach),
24995d67482SBill Paul 	DEVMETHOD(device_detach,	bge_detach),
25095d67482SBill Paul 	DEVMETHOD(device_shutdown,	bge_shutdown),
25195d67482SBill Paul 
25295d67482SBill Paul 	/* bus interface */
25395d67482SBill Paul 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
25495d67482SBill Paul 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
25595d67482SBill Paul 
25695d67482SBill Paul 	/* MII interface */
25795d67482SBill Paul 	DEVMETHOD(miibus_readreg,	bge_miibus_readreg),
25895d67482SBill Paul 	DEVMETHOD(miibus_writereg,	bge_miibus_writereg),
25995d67482SBill Paul 	DEVMETHOD(miibus_statchg,	bge_miibus_statchg),
26095d67482SBill Paul 
26195d67482SBill Paul 	{ 0, 0 }
26295d67482SBill Paul };
26395d67482SBill Paul 
26495d67482SBill Paul static driver_t bge_driver = {
26595d67482SBill Paul 	"bge",
26695d67482SBill Paul 	bge_methods,
26795d67482SBill Paul 	sizeof(struct bge_softc)
26895d67482SBill Paul };
26995d67482SBill Paul 
27095d67482SBill Paul static devclass_t bge_devclass;
27195d67482SBill Paul 
272f246e4a1SMatthew N. Dodd DRIVER_MODULE(bge, pci, bge_driver, bge_devclass, 0, 0);
27395d67482SBill Paul DRIVER_MODULE(miibus, bge, miibus_driver, miibus_devclass, 0, 0);
27495d67482SBill Paul 
27595d67482SBill Paul static u_int32_t
27695d67482SBill Paul bge_readmem_ind(sc, off)
27795d67482SBill Paul 	struct bge_softc *sc;
27895d67482SBill Paul 	int off;
27995d67482SBill Paul {
28095d67482SBill Paul 	device_t dev;
28195d67482SBill Paul 
28295d67482SBill Paul 	dev = sc->bge_dev;
28395d67482SBill Paul 
28495d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4);
28595d67482SBill Paul 	return(pci_read_config(dev, BGE_PCI_MEMWIN_DATA, 4));
28695d67482SBill Paul }
28795d67482SBill Paul 
28895d67482SBill Paul static void
28995d67482SBill Paul bge_writemem_ind(sc, off, val)
29095d67482SBill Paul 	struct bge_softc *sc;
29195d67482SBill Paul 	int off, val;
29295d67482SBill Paul {
29395d67482SBill Paul 	device_t dev;
29495d67482SBill Paul 
29595d67482SBill Paul 	dev = sc->bge_dev;
29695d67482SBill Paul 
29795d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4);
29895d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MEMWIN_DATA, val, 4);
29995d67482SBill Paul 
30095d67482SBill Paul 	return;
30195d67482SBill Paul }
30295d67482SBill Paul 
30395d67482SBill Paul #ifdef notdef
30495d67482SBill Paul static u_int32_t
30595d67482SBill Paul bge_readreg_ind(sc, off)
30695d67482SBill Paul 	struct bge_softc *sc;
30795d67482SBill Paul 	int off;
30895d67482SBill Paul {
30995d67482SBill Paul 	device_t dev;
31095d67482SBill Paul 
31195d67482SBill Paul 	dev = sc->bge_dev;
31295d67482SBill Paul 
31395d67482SBill Paul 	pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4);
31495d67482SBill Paul 	return(pci_read_config(dev, BGE_PCI_REG_DATA, 4));
31595d67482SBill Paul }
31695d67482SBill Paul #endif
31795d67482SBill Paul 
31895d67482SBill Paul static void
31995d67482SBill Paul bge_writereg_ind(sc, off, val)
32095d67482SBill Paul 	struct bge_softc *sc;
32195d67482SBill Paul 	int off, val;
32295d67482SBill Paul {
32395d67482SBill Paul 	device_t dev;
32495d67482SBill Paul 
32595d67482SBill Paul 	dev = sc->bge_dev;
32695d67482SBill Paul 
32795d67482SBill Paul 	pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4);
32895d67482SBill Paul 	pci_write_config(dev, BGE_PCI_REG_DATA, val, 4);
32995d67482SBill Paul 
33095d67482SBill Paul 	return;
33195d67482SBill Paul }
33295d67482SBill Paul 
333f41ac2beSBill Paul /*
334f41ac2beSBill Paul  * Map a single buffer address.
335f41ac2beSBill Paul  */
336f41ac2beSBill Paul 
337f41ac2beSBill Paul static void
338f41ac2beSBill Paul bge_dma_map_addr(arg, segs, nseg, error)
339f41ac2beSBill Paul 	void *arg;
340f41ac2beSBill Paul 	bus_dma_segment_t *segs;
341f41ac2beSBill Paul 	int nseg;
342f41ac2beSBill Paul 	int error;
343f41ac2beSBill Paul {
344f41ac2beSBill Paul 	struct bge_dmamap_arg *ctx;
345f41ac2beSBill Paul 
346f41ac2beSBill Paul 	if (error)
347f41ac2beSBill Paul 		return;
348f41ac2beSBill Paul 
349f41ac2beSBill Paul 	ctx = arg;
350f41ac2beSBill Paul 
351f41ac2beSBill Paul 	if (nseg > ctx->bge_maxsegs) {
352f41ac2beSBill Paul 		ctx->bge_maxsegs = 0;
353f41ac2beSBill Paul 		return;
354f41ac2beSBill Paul 	}
355f41ac2beSBill Paul 
356f41ac2beSBill Paul 	ctx->bge_busaddr = segs->ds_addr;
357f41ac2beSBill Paul 
358f41ac2beSBill Paul 	return;
359f41ac2beSBill Paul }
360f41ac2beSBill Paul 
361f41ac2beSBill Paul /*
362f41ac2beSBill Paul  * Map an mbuf chain into an TX ring.
363f41ac2beSBill Paul  */
364f41ac2beSBill Paul 
365f41ac2beSBill Paul static void
366f41ac2beSBill Paul bge_dma_map_tx_desc(arg, segs, nseg, mapsize, error)
367f41ac2beSBill Paul 	void *arg;
368f41ac2beSBill Paul 	bus_dma_segment_t *segs;
369f41ac2beSBill Paul 	int nseg;
370f41ac2beSBill Paul 	bus_size_t mapsize;
371f41ac2beSBill Paul 	int error;
372f41ac2beSBill Paul {
373f41ac2beSBill Paul 	struct bge_dmamap_arg *ctx;
374f41ac2beSBill Paul 	struct bge_tx_bd *d = NULL;
375f41ac2beSBill Paul 	int i = 0, idx;
376f41ac2beSBill Paul 
377f41ac2beSBill Paul 	if (error)
378f41ac2beSBill Paul 		return;
379f41ac2beSBill Paul 
380f41ac2beSBill Paul 	ctx = arg;
381f41ac2beSBill Paul 
382f41ac2beSBill Paul 	/* Signal error to caller if there's too many segments */
383f41ac2beSBill Paul 	if (nseg > ctx->bge_maxsegs) {
384f41ac2beSBill Paul 		ctx->bge_maxsegs = 0;
385f41ac2beSBill Paul 		return;
386f41ac2beSBill Paul 	}
387f41ac2beSBill Paul 
388f41ac2beSBill Paul 	idx = ctx->bge_idx;
389f41ac2beSBill Paul 	while(1) {
390f41ac2beSBill Paul 		d = &ctx->bge_ring[idx];
391f41ac2beSBill Paul 		d->bge_addr.bge_addr_lo =
392f41ac2beSBill Paul 		    htole32(BGE_ADDR_LO(segs[i].ds_addr));
393f41ac2beSBill Paul 		d->bge_addr.bge_addr_hi =
394f41ac2beSBill Paul 		    htole32(BGE_ADDR_HI(segs[i].ds_addr));
395f41ac2beSBill Paul 		d->bge_len = htole16(segs[i].ds_len);
396f41ac2beSBill Paul 		d->bge_flags = htole16(ctx->bge_flags);
397f41ac2beSBill Paul                 i++;
398f41ac2beSBill Paul 		if (i == nseg)
399f41ac2beSBill Paul 			break;
400f41ac2beSBill Paul 		BGE_INC(idx, BGE_TX_RING_CNT);
401f41ac2beSBill Paul 	}
402f41ac2beSBill Paul 
403f41ac2beSBill Paul 	d->bge_flags |= htole16(BGE_TXBDFLAG_END);
404f41ac2beSBill Paul 	ctx->bge_maxsegs = nseg;
405f41ac2beSBill Paul 	ctx->bge_idx = idx;
406f41ac2beSBill Paul 
407f41ac2beSBill Paul 	return;
408f41ac2beSBill Paul }
409f41ac2beSBill Paul 
410f41ac2beSBill Paul 
4111b4a3b2fSPeter Wemm #ifdef notdef
41295d67482SBill Paul static u_int8_t
41395d67482SBill Paul bge_vpd_readbyte(sc, addr)
41495d67482SBill Paul 	struct bge_softc *sc;
41595d67482SBill Paul 	int addr;
41695d67482SBill Paul {
41795d67482SBill Paul 	int i;
41895d67482SBill Paul 	device_t dev;
41995d67482SBill Paul 	u_int32_t val;
42095d67482SBill Paul 
42195d67482SBill Paul 	dev = sc->bge_dev;
42295d67482SBill Paul 	pci_write_config(dev, BGE_PCI_VPD_ADDR, addr, 2);
42395d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT * 10; i++) {
42495d67482SBill Paul 		DELAY(10);
42595d67482SBill Paul 		if (pci_read_config(dev, BGE_PCI_VPD_ADDR, 2) & BGE_VPD_FLAG)
42695d67482SBill Paul 			break;
42795d67482SBill Paul 	}
42895d67482SBill Paul 
42995d67482SBill Paul 	if (i == BGE_TIMEOUT) {
43095d67482SBill Paul 		printf("bge%d: VPD read timed out\n", sc->bge_unit);
43195d67482SBill Paul 		return(0);
43295d67482SBill Paul 	}
43395d67482SBill Paul 
43495d67482SBill Paul 	val = pci_read_config(dev, BGE_PCI_VPD_DATA, 4);
43595d67482SBill Paul 
43695d67482SBill Paul 	return((val >> ((addr % 4) * 8)) & 0xFF);
43795d67482SBill Paul }
43895d67482SBill Paul 
43995d67482SBill Paul static void
44095d67482SBill Paul bge_vpd_read_res(sc, res, addr)
44195d67482SBill Paul 	struct bge_softc *sc;
44295d67482SBill Paul 	struct vpd_res *res;
44395d67482SBill Paul 	int addr;
44495d67482SBill Paul {
44595d67482SBill Paul 	int i;
44695d67482SBill Paul 	u_int8_t *ptr;
44795d67482SBill Paul 
44895d67482SBill Paul 	ptr = (u_int8_t *)res;
44995d67482SBill Paul 	for (i = 0; i < sizeof(struct vpd_res); i++)
45095d67482SBill Paul 		ptr[i] = bge_vpd_readbyte(sc, i + addr);
45195d67482SBill Paul 
45295d67482SBill Paul 	return;
45395d67482SBill Paul }
45495d67482SBill Paul 
45595d67482SBill Paul static void
45695d67482SBill Paul bge_vpd_read(sc)
45795d67482SBill Paul 	struct bge_softc *sc;
45895d67482SBill Paul {
45995d67482SBill Paul 	int pos = 0, i;
46095d67482SBill Paul 	struct vpd_res res;
46195d67482SBill Paul 
46295d67482SBill Paul 	if (sc->bge_vpd_prodname != NULL)
46395d67482SBill Paul 		free(sc->bge_vpd_prodname, M_DEVBUF);
46495d67482SBill Paul 	if (sc->bge_vpd_readonly != NULL)
46595d67482SBill Paul 		free(sc->bge_vpd_readonly, M_DEVBUF);
46695d67482SBill Paul 	sc->bge_vpd_prodname = NULL;
46795d67482SBill Paul 	sc->bge_vpd_readonly = NULL;
46895d67482SBill Paul 
46995d67482SBill Paul 	bge_vpd_read_res(sc, &res, pos);
47095d67482SBill Paul 
47195d67482SBill Paul 	if (res.vr_id != VPD_RES_ID) {
47295d67482SBill Paul 		printf("bge%d: bad VPD resource id: expected %x got %x\n",
47395d67482SBill Paul 			sc->bge_unit, VPD_RES_ID, res.vr_id);
47495d67482SBill Paul                 return;
47595d67482SBill Paul         }
47695d67482SBill Paul 
47795d67482SBill Paul 	pos += sizeof(res);
47895d67482SBill Paul 	sc->bge_vpd_prodname = malloc(res.vr_len + 1, M_DEVBUF, M_NOWAIT);
47995d67482SBill Paul 	for (i = 0; i < res.vr_len; i++)
48095d67482SBill Paul 		sc->bge_vpd_prodname[i] = bge_vpd_readbyte(sc, i + pos);
48195d67482SBill Paul 	sc->bge_vpd_prodname[i] = '\0';
48295d67482SBill Paul 	pos += i;
48395d67482SBill Paul 
48495d67482SBill Paul 	bge_vpd_read_res(sc, &res, pos);
48595d67482SBill Paul 
48695d67482SBill Paul 	if (res.vr_id != VPD_RES_READ) {
48795d67482SBill Paul 		printf("bge%d: bad VPD resource id: expected %x got %x\n",
48895d67482SBill Paul 		    sc->bge_unit, VPD_RES_READ, res.vr_id);
48995d67482SBill Paul 		return;
49095d67482SBill Paul 	}
49195d67482SBill Paul 
49295d67482SBill Paul 	pos += sizeof(res);
49395d67482SBill Paul 	sc->bge_vpd_readonly = malloc(res.vr_len, M_DEVBUF, M_NOWAIT);
49495d67482SBill Paul 	for (i = 0; i < res.vr_len + 1; i++)
49595d67482SBill Paul 		sc->bge_vpd_readonly[i] = bge_vpd_readbyte(sc, i + pos);
49695d67482SBill Paul 
49795d67482SBill Paul 	return;
49895d67482SBill Paul }
4991b4a3b2fSPeter Wemm #endif
50095d67482SBill Paul 
50195d67482SBill Paul /*
50295d67482SBill Paul  * Read a byte of data stored in the EEPROM at address 'addr.' The
50395d67482SBill Paul  * BCM570x supports both the traditional bitbang interface and an
50495d67482SBill Paul  * auto access interface for reading the EEPROM. We use the auto
50595d67482SBill Paul  * access method.
50695d67482SBill Paul  */
50795d67482SBill Paul static u_int8_t
50895d67482SBill Paul bge_eeprom_getbyte(sc, addr, dest)
50995d67482SBill Paul 	struct bge_softc *sc;
51095d67482SBill Paul 	int addr;
51195d67482SBill Paul 	u_int8_t *dest;
51295d67482SBill Paul {
51395d67482SBill Paul 	int i;
51495d67482SBill Paul 	u_int32_t byte = 0;
51595d67482SBill Paul 
51695d67482SBill Paul 	/*
51795d67482SBill Paul 	 * Enable use of auto EEPROM access so we can avoid
51895d67482SBill Paul 	 * having to use the bitbang method.
51995d67482SBill Paul 	 */
52095d67482SBill Paul 	BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_AUTO_EEPROM);
52195d67482SBill Paul 
52295d67482SBill Paul 	/* Reset the EEPROM, load the clock period. */
52395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_EE_ADDR,
52495d67482SBill Paul 	    BGE_EEADDR_RESET|BGE_EEHALFCLK(BGE_HALFCLK_384SCL));
52595d67482SBill Paul 	DELAY(20);
52695d67482SBill Paul 
52795d67482SBill Paul 	/* Issue the read EEPROM command. */
52895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_EE_ADDR, BGE_EE_READCMD | addr);
52995d67482SBill Paul 
53095d67482SBill Paul 	/* Wait for completion */
53195d67482SBill Paul 	for(i = 0; i < BGE_TIMEOUT * 10; i++) {
53295d67482SBill Paul 		DELAY(10);
53395d67482SBill Paul 		if (CSR_READ_4(sc, BGE_EE_ADDR) & BGE_EEADDR_DONE)
53495d67482SBill Paul 			break;
53595d67482SBill Paul 	}
53695d67482SBill Paul 
53795d67482SBill Paul 	if (i == BGE_TIMEOUT) {
53895d67482SBill Paul 		printf("bge%d: eeprom read timed out\n", sc->bge_unit);
53995d67482SBill Paul 		return(0);
54095d67482SBill Paul 	}
54195d67482SBill Paul 
54295d67482SBill Paul 	/* Get result. */
54395d67482SBill Paul 	byte = CSR_READ_4(sc, BGE_EE_DATA);
54495d67482SBill Paul 
54595d67482SBill Paul         *dest = (byte >> ((addr % 4) * 8)) & 0xFF;
54695d67482SBill Paul 
54795d67482SBill Paul 	return(0);
54895d67482SBill Paul }
54995d67482SBill Paul 
55095d67482SBill Paul /*
55195d67482SBill Paul  * Read a sequence of bytes from the EEPROM.
55295d67482SBill Paul  */
55395d67482SBill Paul static int
55495d67482SBill Paul bge_read_eeprom(sc, dest, off, cnt)
55595d67482SBill Paul 	struct bge_softc *sc;
55695d67482SBill Paul 	caddr_t dest;
55795d67482SBill Paul 	int off;
55895d67482SBill Paul 	int cnt;
55995d67482SBill Paul {
56095d67482SBill Paul 	int err = 0, i;
56195d67482SBill Paul 	u_int8_t byte = 0;
56295d67482SBill Paul 
56395d67482SBill Paul 	for (i = 0; i < cnt; i++) {
56495d67482SBill Paul 		err = bge_eeprom_getbyte(sc, off + i, &byte);
56595d67482SBill Paul 		if (err)
56695d67482SBill Paul 			break;
56795d67482SBill Paul 		*(dest + i) = byte;
56895d67482SBill Paul 	}
56995d67482SBill Paul 
57095d67482SBill Paul 	return(err ? 1 : 0);
57195d67482SBill Paul }
57295d67482SBill Paul 
57395d67482SBill Paul static int
57495d67482SBill Paul bge_miibus_readreg(dev, phy, reg)
57595d67482SBill Paul 	device_t dev;
57695d67482SBill Paul 	int phy, reg;
57795d67482SBill Paul {
57895d67482SBill Paul 	struct bge_softc *sc;
57937ceeb4dSPaul Saab 	u_int32_t val, autopoll;
58095d67482SBill Paul 	int i;
58195d67482SBill Paul 
58295d67482SBill Paul 	sc = device_get_softc(dev);
58395d67482SBill Paul 
5840434d1b8SBill Paul 	/*
5850434d1b8SBill Paul 	 * Broadcom's own driver always assumes the internal
5860434d1b8SBill Paul 	 * PHY is at GMII address 1. On some chips, the PHY responds
5870434d1b8SBill Paul 	 * to accesses at all addresses, which could cause us to
5880434d1b8SBill Paul 	 * bogusly attach the PHY 32 times at probe type. Always
5890434d1b8SBill Paul 	 * restricting the lookup to address 1 is simpler than
5900434d1b8SBill Paul 	 * trying to figure out which chips revisions should be
5910434d1b8SBill Paul 	 * special-cased.
5920434d1b8SBill Paul 	 */
593b1265c1aSJohn Polstra 	if (phy != 1)
59498b28ee5SBill Paul 		return(0);
59598b28ee5SBill Paul 
59637ceeb4dSPaul Saab 	/* Reading with autopolling on may trigger PCI errors */
59737ceeb4dSPaul Saab 	autopoll = CSR_READ_4(sc, BGE_MI_MODE);
59837ceeb4dSPaul Saab 	if (autopoll & BGE_MIMODE_AUTOPOLL) {
59937ceeb4dSPaul Saab 		BGE_CLRBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL);
60037ceeb4dSPaul Saab 		DELAY(40);
60137ceeb4dSPaul Saab 	}
60237ceeb4dSPaul Saab 
60395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_READ|BGE_MICOMM_BUSY|
60495d67482SBill Paul 	    BGE_MIPHY(phy)|BGE_MIREG(reg));
60595d67482SBill Paul 
60695d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
60795d67482SBill Paul 		val = CSR_READ_4(sc, BGE_MI_COMM);
60895d67482SBill Paul 		if (!(val & BGE_MICOMM_BUSY))
60995d67482SBill Paul 			break;
61095d67482SBill Paul 	}
61195d67482SBill Paul 
61295d67482SBill Paul 	if (i == BGE_TIMEOUT) {
61395d67482SBill Paul 		printf("bge%d: PHY read timed out\n", sc->bge_unit);
61437ceeb4dSPaul Saab 		val = 0;
61537ceeb4dSPaul Saab 		goto done;
61695d67482SBill Paul 	}
61795d67482SBill Paul 
61895d67482SBill Paul 	val = CSR_READ_4(sc, BGE_MI_COMM);
61995d67482SBill Paul 
62037ceeb4dSPaul Saab done:
62137ceeb4dSPaul Saab 	if (autopoll & BGE_MIMODE_AUTOPOLL) {
62237ceeb4dSPaul Saab 		BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL);
62337ceeb4dSPaul Saab 		DELAY(40);
62437ceeb4dSPaul Saab 	}
62537ceeb4dSPaul Saab 
62695d67482SBill Paul 	if (val & BGE_MICOMM_READFAIL)
62795d67482SBill Paul 		return(0);
62895d67482SBill Paul 
62995d67482SBill Paul 	return(val & 0xFFFF);
63095d67482SBill Paul }
63195d67482SBill Paul 
63295d67482SBill Paul static int
63395d67482SBill Paul bge_miibus_writereg(dev, phy, reg, val)
63495d67482SBill Paul 	device_t dev;
63595d67482SBill Paul 	int phy, reg, val;
63695d67482SBill Paul {
63795d67482SBill Paul 	struct bge_softc *sc;
63837ceeb4dSPaul Saab 	u_int32_t autopoll;
63995d67482SBill Paul 	int i;
64095d67482SBill Paul 
64195d67482SBill Paul 	sc = device_get_softc(dev);
64295d67482SBill Paul 
64337ceeb4dSPaul Saab 	/* Reading with autopolling on may trigger PCI errors */
64437ceeb4dSPaul Saab 	autopoll = CSR_READ_4(sc, BGE_MI_MODE);
64537ceeb4dSPaul Saab 	if (autopoll & BGE_MIMODE_AUTOPOLL) {
64637ceeb4dSPaul Saab 		BGE_CLRBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL);
64737ceeb4dSPaul Saab 		DELAY(40);
64837ceeb4dSPaul Saab 	}
64937ceeb4dSPaul Saab 
65095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_WRITE|BGE_MICOMM_BUSY|
65195d67482SBill Paul 	    BGE_MIPHY(phy)|BGE_MIREG(reg)|val);
65295d67482SBill Paul 
65395d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
65495d67482SBill Paul 		if (!(CSR_READ_4(sc, BGE_MI_COMM) & BGE_MICOMM_BUSY))
65595d67482SBill Paul 			break;
65695d67482SBill Paul 	}
65795d67482SBill Paul 
65837ceeb4dSPaul Saab 	if (autopoll & BGE_MIMODE_AUTOPOLL) {
65937ceeb4dSPaul Saab 		BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL);
66037ceeb4dSPaul Saab 		DELAY(40);
66137ceeb4dSPaul Saab 	}
66237ceeb4dSPaul Saab 
66395d67482SBill Paul 	if (i == BGE_TIMEOUT) {
66495d67482SBill Paul 		printf("bge%d: PHY read timed out\n", sc->bge_unit);
66595d67482SBill Paul 		return(0);
66695d67482SBill Paul 	}
66795d67482SBill Paul 
66895d67482SBill Paul 	return(0);
66995d67482SBill Paul }
67095d67482SBill Paul 
67195d67482SBill Paul static void
67295d67482SBill Paul bge_miibus_statchg(dev)
67395d67482SBill Paul 	device_t dev;
67495d67482SBill Paul {
67595d67482SBill Paul 	struct bge_softc *sc;
67695d67482SBill Paul 	struct mii_data *mii;
67795d67482SBill Paul 
67895d67482SBill Paul 	sc = device_get_softc(dev);
67995d67482SBill Paul 	mii = device_get_softc(sc->bge_miibus);
68095d67482SBill Paul 
68195d67482SBill Paul 	BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_PORTMODE);
682b418ad5cSPoul-Henning Kamp 	if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T) {
68395d67482SBill Paul 		BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_GMII);
68495d67482SBill Paul 	} else {
68595d67482SBill Paul 		BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_MII);
68695d67482SBill Paul 	}
68795d67482SBill Paul 
68895d67482SBill Paul 	if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX) {
68995d67482SBill Paul 		BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX);
69095d67482SBill Paul 	} else {
69195d67482SBill Paul 		BGE_SETBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX);
69295d67482SBill Paul 	}
69395d67482SBill Paul 
69495d67482SBill Paul 	return;
69595d67482SBill Paul }
69695d67482SBill Paul 
69795d67482SBill Paul /*
69895d67482SBill Paul  * Handle events that have triggered interrupts.
69995d67482SBill Paul  */
70095d67482SBill Paul static void
70195d67482SBill Paul bge_handle_events(sc)
70295d67482SBill Paul 	struct bge_softc		*sc;
70395d67482SBill Paul {
70495d67482SBill Paul 
70595d67482SBill Paul 	return;
70695d67482SBill Paul }
70795d67482SBill Paul 
70895d67482SBill Paul /*
70995d67482SBill Paul  * Memory management for jumbo frames.
71095d67482SBill Paul  */
71195d67482SBill Paul 
71295d67482SBill Paul static int
71395d67482SBill Paul bge_alloc_jumbo_mem(sc)
71495d67482SBill Paul 	struct bge_softc		*sc;
71595d67482SBill Paul {
71695d67482SBill Paul 	caddr_t			ptr;
717f41ac2beSBill Paul 	register int		i, error;
71895d67482SBill Paul 	struct bge_jpool_entry   *entry;
71995d67482SBill Paul 
720f41ac2beSBill Paul 	/* Create tag for jumbo buffer block */
72195d67482SBill Paul 
722f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
723f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
724f41ac2beSBill Paul 	    NULL, BGE_JMEM, 1, BGE_JMEM, 0, NULL, NULL,
725f41ac2beSBill Paul 	    &sc->bge_cdata.bge_jumbo_tag);
726f41ac2beSBill Paul 
727f41ac2beSBill Paul 	if (error) {
728f41ac2beSBill Paul 		printf("bge%d: could not allocate jumbo dma tag\n",
729f41ac2beSBill Paul 		    sc->bge_unit);
730f41ac2beSBill Paul 		return (ENOMEM);
73195d67482SBill Paul 	}
73295d67482SBill Paul 
733f41ac2beSBill Paul 	/* Allocate DMA'able memory for jumbo buffer block */
734f41ac2beSBill Paul 
735f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_jumbo_tag,
736f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_jumbo_buf, BUS_DMA_NOWAIT,
737f41ac2beSBill Paul 	    &sc->bge_cdata.bge_jumbo_map);
738f41ac2beSBill Paul 
739f41ac2beSBill Paul 	if (error)
740f41ac2beSBill Paul                 return (ENOMEM);
741f41ac2beSBill Paul 
74295d67482SBill Paul 	SLIST_INIT(&sc->bge_jfree_listhead);
74395d67482SBill Paul 	SLIST_INIT(&sc->bge_jinuse_listhead);
74495d67482SBill Paul 
74595d67482SBill Paul 	/*
74695d67482SBill Paul 	 * Now divide it up into 9K pieces and save the addresses
74795d67482SBill Paul 	 * in an array.
74895d67482SBill Paul 	 */
749f41ac2beSBill Paul 	ptr = sc->bge_ldata.bge_jumbo_buf;
75095d67482SBill Paul 	for (i = 0; i < BGE_JSLOTS; i++) {
75195d67482SBill Paul 		sc->bge_cdata.bge_jslots[i] = ptr;
75295d67482SBill Paul 		ptr += BGE_JLEN;
75395d67482SBill Paul 		entry = malloc(sizeof(struct bge_jpool_entry),
75495d67482SBill Paul 		    M_DEVBUF, M_NOWAIT);
75595d67482SBill Paul 		if (entry == NULL) {
756f41ac2beSBill Paul 			bge_free_jumbo_mem(sc);
757f41ac2beSBill Paul 			sc->bge_ldata.bge_jumbo_buf = NULL;
75895d67482SBill Paul 			printf("bge%d: no memory for jumbo "
75995d67482SBill Paul 			    "buffer queue!\n", sc->bge_unit);
76095d67482SBill Paul 			return(ENOBUFS);
76195d67482SBill Paul 		}
76295d67482SBill Paul 		entry->slot = i;
76395d67482SBill Paul 		SLIST_INSERT_HEAD(&sc->bge_jfree_listhead,
76495d67482SBill Paul 		    entry, jpool_entries);
76595d67482SBill Paul 	}
76695d67482SBill Paul 
76795d67482SBill Paul 	return(0);
76895d67482SBill Paul }
76995d67482SBill Paul 
77095d67482SBill Paul static void
77195d67482SBill Paul bge_free_jumbo_mem(sc)
77295d67482SBill Paul         struct bge_softc *sc;
77395d67482SBill Paul {
77495d67482SBill Paul         int i;
77595d67482SBill Paul         struct bge_jpool_entry *entry;
77695d67482SBill Paul 
77795d67482SBill Paul 	for (i = 0; i < BGE_JSLOTS; i++) {
77895d67482SBill Paul 		entry = SLIST_FIRST(&sc->bge_jfree_listhead);
77995d67482SBill Paul 		SLIST_REMOVE_HEAD(&sc->bge_jfree_listhead, jpool_entries);
78095d67482SBill Paul 		free(entry, M_DEVBUF);
78195d67482SBill Paul 	}
78295d67482SBill Paul 
783f41ac2beSBill Paul 	/* Destroy jumbo buffer block */
784f41ac2beSBill Paul 
785f41ac2beSBill Paul 	if (sc->bge_ldata.bge_rx_jumbo_ring)
786f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_jumbo_tag,
787f41ac2beSBill Paul 		    sc->bge_ldata.bge_jumbo_buf,
788f41ac2beSBill Paul 		    sc->bge_cdata.bge_jumbo_map);
789f41ac2beSBill Paul 
790f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_jumbo_ring_map)
791f41ac2beSBill Paul 		bus_dmamap_destroy(sc->bge_cdata.bge_jumbo_tag,
792f41ac2beSBill Paul 		    sc->bge_cdata.bge_jumbo_map);
793f41ac2beSBill Paul 
794f41ac2beSBill Paul 	if (sc->bge_cdata.bge_jumbo_tag)
795f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_jumbo_tag);
79695d67482SBill Paul 
79795d67482SBill Paul         return;
79895d67482SBill Paul }
79995d67482SBill Paul 
80095d67482SBill Paul /*
80195d67482SBill Paul  * Allocate a jumbo buffer.
80295d67482SBill Paul  */
80395d67482SBill Paul static void *
80495d67482SBill Paul bge_jalloc(sc)
80595d67482SBill Paul 	struct bge_softc		*sc;
80695d67482SBill Paul {
80795d67482SBill Paul 	struct bge_jpool_entry   *entry;
80895d67482SBill Paul 
80995d67482SBill Paul 	entry = SLIST_FIRST(&sc->bge_jfree_listhead);
81095d67482SBill Paul 
81195d67482SBill Paul 	if (entry == NULL) {
81295d67482SBill Paul 		printf("bge%d: no free jumbo buffers\n", sc->bge_unit);
81395d67482SBill Paul 		return(NULL);
81495d67482SBill Paul 	}
81595d67482SBill Paul 
81695d67482SBill Paul 	SLIST_REMOVE_HEAD(&sc->bge_jfree_listhead, jpool_entries);
81795d67482SBill Paul 	SLIST_INSERT_HEAD(&sc->bge_jinuse_listhead, entry, jpool_entries);
81895d67482SBill Paul 	return(sc->bge_cdata.bge_jslots[entry->slot]);
81995d67482SBill Paul }
82095d67482SBill Paul 
82195d67482SBill Paul /*
82295d67482SBill Paul  * Release a jumbo buffer.
82395d67482SBill Paul  */
82495d67482SBill Paul static void
82595d67482SBill Paul bge_jfree(buf, args)
826914596abSAlfred Perlstein 	void *buf;
82795d67482SBill Paul 	void *args;
82895d67482SBill Paul {
82995d67482SBill Paul 	struct bge_jpool_entry *entry;
83095d67482SBill Paul 	struct bge_softc *sc;
83195d67482SBill Paul 	int i;
83295d67482SBill Paul 
83395d67482SBill Paul 	/* Extract the softc struct pointer. */
83495d67482SBill Paul 	sc = (struct bge_softc *)args;
83595d67482SBill Paul 
83695d67482SBill Paul 	if (sc == NULL)
83795d67482SBill Paul 		panic("bge_jfree: can't find softc pointer!");
83895d67482SBill Paul 
83995d67482SBill Paul 	/* calculate the slot this buffer belongs to */
84095d67482SBill Paul 
84195d67482SBill Paul 	i = ((vm_offset_t)buf
842f41ac2beSBill Paul 	     - (vm_offset_t)sc->bge_ldata.bge_jumbo_buf) / BGE_JLEN;
84395d67482SBill Paul 
84495d67482SBill Paul 	if ((i < 0) || (i >= BGE_JSLOTS))
84595d67482SBill Paul 		panic("bge_jfree: asked to free buffer that we don't manage!");
84695d67482SBill Paul 
84795d67482SBill Paul 	entry = SLIST_FIRST(&sc->bge_jinuse_listhead);
84895d67482SBill Paul 	if (entry == NULL)
84995d67482SBill Paul 		panic("bge_jfree: buffer not in use!");
85095d67482SBill Paul 	entry->slot = i;
85195d67482SBill Paul 	SLIST_REMOVE_HEAD(&sc->bge_jinuse_listhead, jpool_entries);
85295d67482SBill Paul 	SLIST_INSERT_HEAD(&sc->bge_jfree_listhead, entry, jpool_entries);
85395d67482SBill Paul 
85495d67482SBill Paul 	return;
85595d67482SBill Paul }
85695d67482SBill Paul 
85795d67482SBill Paul 
85895d67482SBill Paul /*
85995d67482SBill Paul  * Intialize a standard receive ring descriptor.
86095d67482SBill Paul  */
86195d67482SBill Paul static int
86295d67482SBill Paul bge_newbuf_std(sc, i, m)
86395d67482SBill Paul 	struct bge_softc	*sc;
86495d67482SBill Paul 	int			i;
86595d67482SBill Paul 	struct mbuf		*m;
86695d67482SBill Paul {
86795d67482SBill Paul 	struct mbuf		*m_new = NULL;
86895d67482SBill Paul 	struct bge_rx_bd	*r;
869f41ac2beSBill Paul 	struct bge_dmamap_arg	ctx;
870f41ac2beSBill Paul 	int			error;
87195d67482SBill Paul 
87295d67482SBill Paul 	if (m == NULL) {
873a163d034SWarner Losh 		MGETHDR(m_new, M_DONTWAIT, MT_DATA);
87495d67482SBill Paul 		if (m_new == NULL) {
87595d67482SBill Paul 			return(ENOBUFS);
87695d67482SBill Paul 		}
87795d67482SBill Paul 
878a163d034SWarner Losh 		MCLGET(m_new, M_DONTWAIT);
87995d67482SBill Paul 		if (!(m_new->m_flags & M_EXT)) {
88095d67482SBill Paul 			m_freem(m_new);
88195d67482SBill Paul 			return(ENOBUFS);
88295d67482SBill Paul 		}
88395d67482SBill Paul 		m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
88495d67482SBill Paul 	} else {
88595d67482SBill Paul 		m_new = m;
88695d67482SBill Paul 		m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
88795d67482SBill Paul 		m_new->m_data = m_new->m_ext.ext_buf;
88895d67482SBill Paul 	}
88995d67482SBill Paul 
890e255b776SJohn Polstra 	if (!sc->bge_rx_alignment_bug)
89195d67482SBill Paul 		m_adj(m_new, ETHER_ALIGN);
89295d67482SBill Paul 	sc->bge_cdata.bge_rx_std_chain[i] = m_new;
893f41ac2beSBill Paul 	r = &sc->bge_ldata.bge_rx_std_ring[i];
894f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
895f41ac2beSBill Paul 	ctx.sc = sc;
896f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_mtag,
897f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_std_dmamap[i], mtod(m_new, void *),
898f41ac2beSBill Paul 	    m_new->m_len, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
899f41ac2beSBill Paul 	if (error || ctx.bge_maxsegs == 0) {
900f41ac2beSBill Paul 		if (m == NULL)
901f41ac2beSBill Paul 			m_freem(m_new);
902f41ac2beSBill Paul 		return(ENOMEM);
903f41ac2beSBill Paul 	}
904f41ac2beSBill Paul 	r->bge_addr.bge_addr_lo = htole32(BGE_ADDR_LO(ctx.bge_busaddr));
905f41ac2beSBill Paul 	r->bge_addr.bge_addr_hi = htole32(BGE_ADDR_HI(ctx.bge_busaddr));
906f41ac2beSBill Paul 	r->bge_flags = htole16(BGE_RXBDFLAG_END);
907f41ac2beSBill Paul 	r->bge_len = htole16(m_new->m_len);
908f41ac2beSBill Paul 	r->bge_idx = htole16(i);
909f41ac2beSBill Paul 
910f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_mtag,
911f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_std_dmamap[i],
912f41ac2beSBill Paul 	    BUS_DMASYNC_PREREAD);
91395d67482SBill Paul 
91495d67482SBill Paul 	return(0);
91595d67482SBill Paul }
91695d67482SBill Paul 
91795d67482SBill Paul /*
91895d67482SBill Paul  * Initialize a jumbo receive ring descriptor. This allocates
91995d67482SBill Paul  * a jumbo buffer from the pool managed internally by the driver.
92095d67482SBill Paul  */
92195d67482SBill Paul static int
92295d67482SBill Paul bge_newbuf_jumbo(sc, i, m)
92395d67482SBill Paul 	struct bge_softc *sc;
92495d67482SBill Paul 	int i;
92595d67482SBill Paul 	struct mbuf *m;
92695d67482SBill Paul {
92795d67482SBill Paul 	struct mbuf *m_new = NULL;
92895d67482SBill Paul 	struct bge_rx_bd *r;
929f41ac2beSBill Paul 	struct bge_dmamap_arg ctx;
930f41ac2beSBill Paul 	int error;
93195d67482SBill Paul 
93295d67482SBill Paul 	if (m == NULL) {
93395d67482SBill Paul 		caddr_t			*buf = NULL;
93495d67482SBill Paul 
93595d67482SBill Paul 		/* Allocate the mbuf. */
936a163d034SWarner Losh 		MGETHDR(m_new, M_DONTWAIT, MT_DATA);
93795d67482SBill Paul 		if (m_new == NULL) {
93895d67482SBill Paul 			return(ENOBUFS);
93995d67482SBill Paul 		}
94095d67482SBill Paul 
94195d67482SBill Paul 		/* Allocate the jumbo buffer */
94295d67482SBill Paul 		buf = bge_jalloc(sc);
94395d67482SBill Paul 		if (buf == NULL) {
94495d67482SBill Paul 			m_freem(m_new);
94595d67482SBill Paul 			printf("bge%d: jumbo allocation failed "
94695d67482SBill Paul 			    "-- packet dropped!\n", sc->bge_unit);
94795d67482SBill Paul 			return(ENOBUFS);
94895d67482SBill Paul 		}
94995d67482SBill Paul 
95095d67482SBill Paul 		/* Attach the buffer to the mbuf. */
95195d67482SBill Paul 		m_new->m_data = (void *) buf;
95295d67482SBill Paul 		m_new->m_len = m_new->m_pkthdr.len = BGE_JUMBO_FRAMELEN;
95395d67482SBill Paul 		MEXTADD(m_new, buf, BGE_JUMBO_FRAMELEN, bge_jfree,
95495d67482SBill Paul 		    (struct bge_softc *)sc, 0, EXT_NET_DRV);
95595d67482SBill Paul 	} else {
95695d67482SBill Paul 		m_new = m;
95795d67482SBill Paul 		m_new->m_data = m_new->m_ext.ext_buf;
95895d67482SBill Paul 		m_new->m_ext.ext_size = BGE_JUMBO_FRAMELEN;
95995d67482SBill Paul 	}
96095d67482SBill Paul 
961e255b776SJohn Polstra 	if (!sc->bge_rx_alignment_bug)
96295d67482SBill Paul 		m_adj(m_new, ETHER_ALIGN);
96395d67482SBill Paul 	/* Set up the descriptor. */
96495d67482SBill Paul 	sc->bge_cdata.bge_rx_jumbo_chain[i] = m_new;
965f41ac2beSBill Paul 	r = &sc->bge_ldata.bge_rx_jumbo_ring[i];
966f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
967f41ac2beSBill Paul 	ctx.sc = sc;
968f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_mtag_jumbo,
969f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_jumbo_dmamap[i], mtod(m_new, void *),
970f41ac2beSBill Paul 	    m_new->m_len, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
971f41ac2beSBill Paul 	if (error || ctx.bge_maxsegs == 0) {
972f41ac2beSBill Paul 		if (m == NULL)
973f41ac2beSBill Paul 			m_freem(m_new);
974f41ac2beSBill Paul 		return(ENOMEM);
975f41ac2beSBill Paul 	}
976f41ac2beSBill Paul 	r->bge_addr.bge_addr_lo = htole32(BGE_ADDR_LO(ctx.bge_busaddr));
977f41ac2beSBill Paul 	r->bge_addr.bge_addr_hi = htole32(BGE_ADDR_HI(ctx.bge_busaddr));
978f41ac2beSBill Paul 	r->bge_flags = htole16(BGE_RXBDFLAG_END|BGE_RXBDFLAG_JUMBO_RING);
979f41ac2beSBill Paul 	r->bge_len = htole16(m_new->m_len);
980f41ac2beSBill Paul 	r->bge_idx = htole16(i);
981f41ac2beSBill Paul 
982f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_mtag,
983f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_jumbo_dmamap[i],
984f41ac2beSBill Paul 	    BUS_DMASYNC_PREREAD);
98595d67482SBill Paul 
98695d67482SBill Paul 	return(0);
98795d67482SBill Paul }
98895d67482SBill Paul 
98995d67482SBill Paul /*
99095d67482SBill Paul  * The standard receive ring has 512 entries in it. At 2K per mbuf cluster,
99195d67482SBill Paul  * that's 1MB or memory, which is a lot. For now, we fill only the first
99295d67482SBill Paul  * 256 ring entries and hope that our CPU is fast enough to keep up with
99395d67482SBill Paul  * the NIC.
99495d67482SBill Paul  */
99595d67482SBill Paul static int
99695d67482SBill Paul bge_init_rx_ring_std(sc)
99795d67482SBill Paul 	struct bge_softc *sc;
99895d67482SBill Paul {
99995d67482SBill Paul 	int i;
100095d67482SBill Paul 
100195d67482SBill Paul 	for (i = 0; i < BGE_SSLOTS; i++) {
100295d67482SBill Paul 		if (bge_newbuf_std(sc, i, NULL) == ENOBUFS)
100395d67482SBill Paul 			return(ENOBUFS);
100495d67482SBill Paul 	};
100595d67482SBill Paul 
1006f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
1007f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_std_ring_map,
1008f41ac2beSBill Paul 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1009f41ac2beSBill Paul 
101095d67482SBill Paul 	sc->bge_std = i - 1;
101195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std);
101295d67482SBill Paul 
101395d67482SBill Paul 	return(0);
101495d67482SBill Paul }
101595d67482SBill Paul 
101695d67482SBill Paul static void
101795d67482SBill Paul bge_free_rx_ring_std(sc)
101895d67482SBill Paul 	struct bge_softc *sc;
101995d67482SBill Paul {
102095d67482SBill Paul 	int i;
102195d67482SBill Paul 
102295d67482SBill Paul 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
102395d67482SBill Paul 		if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) {
102495d67482SBill Paul 			m_freem(sc->bge_cdata.bge_rx_std_chain[i]);
102595d67482SBill Paul 			sc->bge_cdata.bge_rx_std_chain[i] = NULL;
1026f41ac2beSBill Paul 			bus_dmamap_unload(sc->bge_cdata.bge_mtag,
1027f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_std_dmamap[i]);
102895d67482SBill Paul 		}
1029f41ac2beSBill Paul 		bzero((char *)&sc->bge_ldata.bge_rx_std_ring[i],
103095d67482SBill Paul 		    sizeof(struct bge_rx_bd));
103195d67482SBill Paul 	}
103295d67482SBill Paul 
103395d67482SBill Paul 	return;
103495d67482SBill Paul }
103595d67482SBill Paul 
103695d67482SBill Paul static int
103795d67482SBill Paul bge_init_rx_ring_jumbo(sc)
103895d67482SBill Paul 	struct bge_softc *sc;
103995d67482SBill Paul {
104095d67482SBill Paul 	int i;
104195d67482SBill Paul 	struct bge_rcb *rcb;
104295d67482SBill Paul 
104395d67482SBill Paul 	for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
104495d67482SBill Paul 		if (bge_newbuf_jumbo(sc, i, NULL) == ENOBUFS)
104595d67482SBill Paul 			return(ENOBUFS);
104695d67482SBill Paul 	};
104795d67482SBill Paul 
1048f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
1049f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_jumbo_ring_map,
1050f41ac2beSBill Paul 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1051f41ac2beSBill Paul 
105295d67482SBill Paul 	sc->bge_jumbo = i - 1;
105395d67482SBill Paul 
1054f41ac2beSBill Paul 	rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb;
105567111612SJohn Polstra 	rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0, 0);
105667111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags);
105795d67482SBill Paul 
105895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo);
105995d67482SBill Paul 
106095d67482SBill Paul 	return(0);
106195d67482SBill Paul }
106295d67482SBill Paul 
106395d67482SBill Paul static void
106495d67482SBill Paul bge_free_rx_ring_jumbo(sc)
106595d67482SBill Paul 	struct bge_softc *sc;
106695d67482SBill Paul {
106795d67482SBill Paul 	int i;
106895d67482SBill Paul 
106995d67482SBill Paul 	for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
107095d67482SBill Paul 		if (sc->bge_cdata.bge_rx_jumbo_chain[i] != NULL) {
107195d67482SBill Paul 			m_freem(sc->bge_cdata.bge_rx_jumbo_chain[i]);
107295d67482SBill Paul 			sc->bge_cdata.bge_rx_jumbo_chain[i] = NULL;
1073f41ac2beSBill Paul 			bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo,
1074f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
107595d67482SBill Paul 		}
1076f41ac2beSBill Paul 		bzero((char *)&sc->bge_ldata.bge_rx_jumbo_ring[i],
107795d67482SBill Paul 		    sizeof(struct bge_rx_bd));
107895d67482SBill Paul 	}
107995d67482SBill Paul 
108095d67482SBill Paul 	return;
108195d67482SBill Paul }
108295d67482SBill Paul 
108395d67482SBill Paul static void
108495d67482SBill Paul bge_free_tx_ring(sc)
108595d67482SBill Paul 	struct bge_softc *sc;
108695d67482SBill Paul {
108795d67482SBill Paul 	int i;
108895d67482SBill Paul 
1089f41ac2beSBill Paul 	if (sc->bge_ldata.bge_tx_ring == NULL)
109095d67482SBill Paul 		return;
109195d67482SBill Paul 
109295d67482SBill Paul 	for (i = 0; i < BGE_TX_RING_CNT; i++) {
109395d67482SBill Paul 		if (sc->bge_cdata.bge_tx_chain[i] != NULL) {
109495d67482SBill Paul 			m_freem(sc->bge_cdata.bge_tx_chain[i]);
109595d67482SBill Paul 			sc->bge_cdata.bge_tx_chain[i] = NULL;
1096f41ac2beSBill Paul 			bus_dmamap_unload(sc->bge_cdata.bge_mtag,
1097f41ac2beSBill Paul 			    sc->bge_cdata.bge_tx_dmamap[i]);
109895d67482SBill Paul 		}
1099f41ac2beSBill Paul 		bzero((char *)&sc->bge_ldata.bge_tx_ring[i],
110095d67482SBill Paul 		    sizeof(struct bge_tx_bd));
110195d67482SBill Paul 	}
110295d67482SBill Paul 
110395d67482SBill Paul 	return;
110495d67482SBill Paul }
110595d67482SBill Paul 
110695d67482SBill Paul static int
110795d67482SBill Paul bge_init_tx_ring(sc)
110895d67482SBill Paul 	struct bge_softc *sc;
110995d67482SBill Paul {
111095d67482SBill Paul 	sc->bge_txcnt = 0;
111195d67482SBill Paul 	sc->bge_tx_saved_considx = 0;
11123927098fSPaul Saab 
111395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, 0);
11143927098fSPaul Saab 	/* 5700 b2 errata */
1115e0ced696SPaul Saab 	if (sc->bge_chiprev == BGE_CHIPREV_5700_BX)
11163927098fSPaul Saab 		CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, 0);
11173927098fSPaul Saab 
11183927098fSPaul Saab 	CSR_WRITE_4(sc, BGE_MBX_TX_NIC_PROD0_LO, 0);
11193927098fSPaul Saab 	/* 5700 b2 errata */
1120e0ced696SPaul Saab 	if (sc->bge_chiprev == BGE_CHIPREV_5700_BX)
112195d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MBX_TX_NIC_PROD0_LO, 0);
112295d67482SBill Paul 
112395d67482SBill Paul 	return(0);
112495d67482SBill Paul }
112595d67482SBill Paul 
112695d67482SBill Paul #define BGE_POLY	0xEDB88320
112795d67482SBill Paul 
112895d67482SBill Paul static u_int32_t
112995d67482SBill Paul bge_crc(addr)
113095d67482SBill Paul 	caddr_t addr;
113195d67482SBill Paul {
113295d67482SBill Paul 	u_int32_t idx, bit, data, crc;
113395d67482SBill Paul 
113495d67482SBill Paul 	/* Compute CRC for the address value. */
113595d67482SBill Paul 	crc = 0xFFFFFFFF; /* initial value */
113695d67482SBill Paul 
113795d67482SBill Paul 	for (idx = 0; idx < 6; idx++) {
113895d67482SBill Paul 		for (data = *addr++, bit = 0; bit < 8; bit++, data >>= 1)
113995d67482SBill Paul 			crc = (crc >> 1) ^ (((crc ^ data) & 1) ? BGE_POLY : 0);
114095d67482SBill Paul 	}
114195d67482SBill Paul 
114295d67482SBill Paul 	return(crc & 0x7F);
114395d67482SBill Paul }
114495d67482SBill Paul 
114595d67482SBill Paul static void
114695d67482SBill Paul bge_setmulti(sc)
114795d67482SBill Paul 	struct bge_softc *sc;
114895d67482SBill Paul {
114995d67482SBill Paul 	struct ifnet *ifp;
115095d67482SBill Paul 	struct ifmultiaddr *ifma;
115195d67482SBill Paul 	u_int32_t hashes[4] = { 0, 0, 0, 0 };
115295d67482SBill Paul 	int h, i;
115395d67482SBill Paul 
115495d67482SBill Paul 	ifp = &sc->arpcom.ac_if;
115595d67482SBill Paul 
115695d67482SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
115795d67482SBill Paul 		for (i = 0; i < 4; i++)
115895d67482SBill Paul 			CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0xFFFFFFFF);
115995d67482SBill Paul 		return;
116095d67482SBill Paul 	}
116195d67482SBill Paul 
116295d67482SBill Paul 	/* First, zot all the existing filters. */
116395d67482SBill Paul 	for (i = 0; i < 4; i++)
116495d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0);
116595d67482SBill Paul 
116695d67482SBill Paul 	/* Now program new ones. */
116795d67482SBill Paul 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
116895d67482SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
116995d67482SBill Paul 			continue;
117095d67482SBill Paul 		h = bge_crc(LLADDR((struct sockaddr_dl *)ifma->ifma_addr));
117195d67482SBill Paul 		hashes[(h & 0x60) >> 5] |= 1 << (h & 0x1F);
117295d67482SBill Paul 	}
117395d67482SBill Paul 
117495d67482SBill Paul 	for (i = 0; i < 4; i++)
117595d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), hashes[i]);
117695d67482SBill Paul 
117795d67482SBill Paul 	return;
117895d67482SBill Paul }
117995d67482SBill Paul 
118095d67482SBill Paul /*
118195d67482SBill Paul  * Do endian, PCI and DMA initialization. Also check the on-board ROM
118295d67482SBill Paul  * self-test results.
118395d67482SBill Paul  */
118495d67482SBill Paul static int
118595d67482SBill Paul bge_chipinit(sc)
118695d67482SBill Paul 	struct bge_softc *sc;
118795d67482SBill Paul {
118895d67482SBill Paul 	int			i;
11895cba12d3SPaul Saab 	u_int32_t		dma_rw_ctl;
119095d67482SBill Paul 
119195d67482SBill Paul 	/* Set endianness before we access any non-PCI registers. */
119295d67482SBill Paul #if BYTE_ORDER == BIG_ENDIAN
119395d67482SBill Paul 	pci_write_config(sc->bge_dev, BGE_PCI_MISC_CTL,
119495d67482SBill Paul 	    BGE_BIGENDIAN_INIT, 4);
119595d67482SBill Paul #else
119695d67482SBill Paul 	pci_write_config(sc->bge_dev, BGE_PCI_MISC_CTL,
119795d67482SBill Paul 	    BGE_LITTLEENDIAN_INIT, 4);
119895d67482SBill Paul #endif
119995d67482SBill Paul 
120095d67482SBill Paul 	/*
120195d67482SBill Paul 	 * Check the 'ROM failed' bit on the RX CPU to see if
120295d67482SBill Paul 	 * self-tests passed.
120395d67482SBill Paul 	 */
120495d67482SBill Paul 	if (CSR_READ_4(sc, BGE_RXCPU_MODE) & BGE_RXCPUMODE_ROMFAIL) {
120595d67482SBill Paul 		printf("bge%d: RX CPU self-diagnostics failed!\n",
120695d67482SBill Paul 		    sc->bge_unit);
120795d67482SBill Paul 		return(ENODEV);
120895d67482SBill Paul 	}
120995d67482SBill Paul 
121095d67482SBill Paul 	/* Clear the MAC control register */
121195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_MODE, 0);
121295d67482SBill Paul 
121395d67482SBill Paul 	/*
121495d67482SBill Paul 	 * Clear the MAC statistics block in the NIC's
121595d67482SBill Paul 	 * internal memory.
121695d67482SBill Paul 	 */
121795d67482SBill Paul 	for (i = BGE_STATS_BLOCK;
121895d67482SBill Paul 	    i < BGE_STATS_BLOCK_END + 1; i += sizeof(u_int32_t))
121995d67482SBill Paul 		BGE_MEMWIN_WRITE(sc, i, 0);
122095d67482SBill Paul 
122195d67482SBill Paul 	for (i = BGE_STATUS_BLOCK;
122295d67482SBill Paul 	    i < BGE_STATUS_BLOCK_END + 1; i += sizeof(u_int32_t))
122395d67482SBill Paul 		BGE_MEMWIN_WRITE(sc, i, 0);
122495d67482SBill Paul 
122595d67482SBill Paul 	/* Set up the PCI DMA control register. */
12268287860eSJohn Polstra 	if (pci_read_config(sc->bge_dev, BGE_PCI_PCISTATE, 4) &
12278287860eSJohn Polstra 	    BGE_PCISTATE_PCI_BUSMODE) {
12288287860eSJohn Polstra 		/* Conventional PCI bus */
12295cba12d3SPaul Saab 		dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD |
12305cba12d3SPaul Saab 		    (0x7 << BGE_PCIDMARWCTL_RD_WAT_SHIFT) |
12315cba12d3SPaul Saab 		    (0x7 << BGE_PCIDMARWCTL_WR_WAT_SHIFT) |
12325cba12d3SPaul Saab 		    (0x0F);
12338287860eSJohn Polstra 	} else {
12348287860eSJohn Polstra 		/* PCI-X bus */
12355cba12d3SPaul Saab 		/*
12365cba12d3SPaul Saab 		 * The 5704 uses a different encoding of read/write
12375cba12d3SPaul Saab 		 * watermarks.
12385cba12d3SPaul Saab 		 */
1239e0ced696SPaul Saab 		if (sc->bge_asicrev == BGE_ASICREV_BCM5704)
12405cba12d3SPaul Saab 			dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD |
12415cba12d3SPaul Saab 			    (0x7 << BGE_PCIDMARWCTL_RD_WAT_SHIFT) |
12425cba12d3SPaul Saab 			    (0x3 << BGE_PCIDMARWCTL_WR_WAT_SHIFT);
12435cba12d3SPaul Saab 		else
12445cba12d3SPaul Saab 			dma_rw_ctl = BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD |
12455cba12d3SPaul Saab 			    (0x3 << BGE_PCIDMARWCTL_RD_WAT_SHIFT) |
12465cba12d3SPaul Saab 			    (0x3 << BGE_PCIDMARWCTL_WR_WAT_SHIFT) |
12475cba12d3SPaul Saab 			    (0x0F);
12485cba12d3SPaul Saab 
12495cba12d3SPaul Saab 		/*
12505cba12d3SPaul Saab 		 * 5703 and 5704 need ONEDMA_AT_ONCE as a workaround
12515cba12d3SPaul Saab 		 * for hardware bugs.
12525cba12d3SPaul Saab 		 */
1253e0ced696SPaul Saab 		if (sc->bge_asicrev == BGE_ASICREV_BCM5703 ||
1254e0ced696SPaul Saab 		    sc->bge_asicrev == BGE_ASICREV_BCM5704) {
12555cba12d3SPaul Saab 			u_int32_t tmp;
12565cba12d3SPaul Saab 
12575cba12d3SPaul Saab 			tmp = CSR_READ_4(sc, BGE_PCI_CLKCTL) & 0x1f;
12585cba12d3SPaul Saab 			if (tmp == 0x6 || tmp == 0x7)
12595cba12d3SPaul Saab 				dma_rw_ctl |= BGE_PCIDMARWCTL_ONEDMA_ATONCE;
12608287860eSJohn Polstra 		}
12615cba12d3SPaul Saab 	}
12625cba12d3SPaul Saab 
1263e0ced696SPaul Saab 	if (sc->bge_asicrev == BGE_ASICREV_BCM5703 ||
12640434d1b8SBill Paul 	    sc->bge_asicrev == BGE_ASICREV_BCM5704 ||
12650434d1b8SBill Paul 	    sc->bge_asicrev == BGE_ASICREV_BCM5705)
12665cba12d3SPaul Saab 		dma_rw_ctl &= ~BGE_PCIDMARWCTL_MINDMA;
12675cba12d3SPaul Saab 	pci_write_config(sc->bge_dev, BGE_PCI_DMA_RW_CTL, dma_rw_ctl, 4);
126895d67482SBill Paul 
126995d67482SBill Paul 	/*
127095d67482SBill Paul 	 * Set up general mode register.
127195d67482SBill Paul 	 */
127295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_MODECTL_WORDSWAP_NONFRAME|
127395d67482SBill Paul 	    BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA|
127495d67482SBill Paul 	    BGE_MODECTL_MAC_ATTN_INTR|BGE_MODECTL_HOST_SEND_BDS|
12750189c944SBill Paul 	    BGE_MODECTL_NO_RX_CRC|BGE_MODECTL_TX_NO_PHDR_CSUM|
12760189c944SBill Paul 	    BGE_MODECTL_RX_NO_PHDR_CSUM);
127795d67482SBill Paul 
127895d67482SBill Paul 	/*
1279ea13bdd5SJohn Polstra 	 * Disable memory write invalidate.  Apparently it is not supported
1280ea13bdd5SJohn Polstra 	 * properly by these devices.
128195d67482SBill Paul 	 */
1282ea13bdd5SJohn Polstra 	PCI_CLRBIT(sc->bge_dev, BGE_PCI_CMD, PCIM_CMD_MWIEN, 4);
128395d67482SBill Paul 
128495d67482SBill Paul #ifdef __brokenalpha__
128595d67482SBill Paul 	/*
128695d67482SBill Paul 	 * Must insure that we do not cross an 8K (bytes) boundary
128795d67482SBill Paul 	 * for DMA reads.  Our highest limit is 1K bytes.  This is a
128895d67482SBill Paul 	 * restriction on some ALPHA platforms with early revision
128995d67482SBill Paul 	 * 21174 PCI chipsets, such as the AlphaPC 164lx
129095d67482SBill Paul 	 */
129162f1ea9cSJohn Polstra 	PCI_SETBIT(sc->bge_dev, BGE_PCI_DMA_RW_CTL,
129262f1ea9cSJohn Polstra 	    BGE_PCI_READ_BNDRY_1024BYTES, 4);
129395d67482SBill Paul #endif
129495d67482SBill Paul 
129595d67482SBill Paul 	/* Set the timer prescaler (always 66Mhz) */
129695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MISC_CFG, 65 << 1/*BGE_32BITTIME_66MHZ*/);
129795d67482SBill Paul 
129895d67482SBill Paul 	return(0);
129995d67482SBill Paul }
130095d67482SBill Paul 
130195d67482SBill Paul static int
130295d67482SBill Paul bge_blockinit(sc)
130395d67482SBill Paul 	struct bge_softc *sc;
130495d67482SBill Paul {
130595d67482SBill Paul 	struct bge_rcb *rcb;
130667111612SJohn Polstra 	volatile struct bge_rcb *vrcb;
130795d67482SBill Paul 	int i;
130895d67482SBill Paul 
130995d67482SBill Paul 	/*
131095d67482SBill Paul 	 * Initialize the memory window pointer register so that
131195d67482SBill Paul 	 * we can access the first 32K of internal NIC RAM. This will
131295d67482SBill Paul 	 * allow us to set up the TX send ring RCBs and the RX return
131395d67482SBill Paul 	 * ring RCBs, plus other things which live in NIC memory.
131495d67482SBill Paul 	 */
131595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_PCI_MEMWIN_BASEADDR, 0);
131695d67482SBill Paul 
1317822f63fcSBill Paul 	/* Note: the BCM5704 has a smaller mbuf space than other chips. */
1318822f63fcSBill Paul 
13190434d1b8SBill Paul 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705) {
132095d67482SBill Paul 		/* Configure mbuf memory pool */
132195d67482SBill Paul 		if (sc->bge_extram) {
13220434d1b8SBill Paul 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR,
13230434d1b8SBill Paul 			    BGE_EXT_SSRAM);
1324822f63fcSBill Paul 			if (sc->bge_asicrev == BGE_ASICREV_BCM5704)
1325822f63fcSBill Paul 				CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x10000);
1326822f63fcSBill Paul 			else
132795d67482SBill Paul 				CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000);
132895d67482SBill Paul 		} else {
13290434d1b8SBill Paul 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR,
13300434d1b8SBill Paul 			    BGE_BUFFPOOL_1);
1331822f63fcSBill Paul 			if (sc->bge_asicrev == BGE_ASICREV_BCM5704)
1332822f63fcSBill Paul 				CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x10000);
1333822f63fcSBill Paul 			else
133495d67482SBill Paul 				CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000);
133595d67482SBill Paul 		}
133695d67482SBill Paul 
133795d67482SBill Paul 		/* Configure DMA resource pool */
13380434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_BASEADDR,
13390434d1b8SBill Paul 		    BGE_DMA_DESCRIPTORS);
134095d67482SBill Paul 		CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LEN, 0x2000);
13410434d1b8SBill Paul 	}
134295d67482SBill Paul 
134395d67482SBill Paul 	/* Configure mbuf pool watermarks */
13440434d1b8SBill Paul 	if (sc->bge_asicrev == BGE_ASICREV_BCM5705) {
13450434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0);
13460434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x10);
13470434d1b8SBill Paul 	} else {
1348fa228020SPaul Saab 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x50);
1349fa228020SPaul Saab 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x20);
13500434d1b8SBill Paul 	}
1351fa228020SPaul Saab 	CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60);
135295d67482SBill Paul 
135395d67482SBill Paul 	/* Configure DMA resource watermarks */
135495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LOWAT, 5);
135595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_HIWAT, 10);
135695d67482SBill Paul 
135795d67482SBill Paul 	/* Enable buffer manager */
13580434d1b8SBill Paul 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705) {
135995d67482SBill Paul 		CSR_WRITE_4(sc, BGE_BMAN_MODE,
136095d67482SBill Paul 		    BGE_BMANMODE_ENABLE|BGE_BMANMODE_LOMBUF_ATTN);
136195d67482SBill Paul 
136295d67482SBill Paul 		/* Poll for buffer manager start indication */
136395d67482SBill Paul 		for (i = 0; i < BGE_TIMEOUT; i++) {
136495d67482SBill Paul 			if (CSR_READ_4(sc, BGE_BMAN_MODE) & BGE_BMANMODE_ENABLE)
136595d67482SBill Paul 				break;
136695d67482SBill Paul 			DELAY(10);
136795d67482SBill Paul 		}
136895d67482SBill Paul 
136995d67482SBill Paul 		if (i == BGE_TIMEOUT) {
137095d67482SBill Paul 			printf("bge%d: buffer manager failed to start\n",
137195d67482SBill Paul 			    sc->bge_unit);
137295d67482SBill Paul 			return(ENXIO);
137395d67482SBill Paul 		}
13740434d1b8SBill Paul 	}
137595d67482SBill Paul 
137695d67482SBill Paul 	/* Enable flow-through queues */
137795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF);
137895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0);
137995d67482SBill Paul 
138095d67482SBill Paul 	/* Wait until queue initialization is complete */
138195d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
138295d67482SBill Paul 		if (CSR_READ_4(sc, BGE_FTQ_RESET) == 0)
138395d67482SBill Paul 			break;
138495d67482SBill Paul 		DELAY(10);
138595d67482SBill Paul 	}
138695d67482SBill Paul 
138795d67482SBill Paul 	if (i == BGE_TIMEOUT) {
138895d67482SBill Paul 		printf("bge%d: flow-through queue init failed\n",
138995d67482SBill Paul 		    sc->bge_unit);
139095d67482SBill Paul 		return(ENXIO);
139195d67482SBill Paul 	}
139295d67482SBill Paul 
139395d67482SBill Paul 	/* Initialize the standard RX ring control block */
1394f41ac2beSBill Paul 	rcb = &sc->bge_ldata.bge_info.bge_std_rx_rcb;
1395f41ac2beSBill Paul 	rcb->bge_hostaddr.bge_addr_lo =
1396f41ac2beSBill Paul 	    BGE_ADDR_LO(sc->bge_ldata.bge_rx_std_ring_paddr);
1397f41ac2beSBill Paul 	rcb->bge_hostaddr.bge_addr_hi =
1398f41ac2beSBill Paul 	    BGE_ADDR_HI(sc->bge_ldata.bge_rx_std_ring_paddr);
1399f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
1400f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREREAD);
14010434d1b8SBill Paul 	if (sc->bge_asicrev == BGE_ASICREV_BCM5705)
14020434d1b8SBill Paul 		rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(512, 0);
14030434d1b8SBill Paul 	else
14040434d1b8SBill Paul 		rcb->bge_maxlen_flags =
14050434d1b8SBill Paul 		    BGE_RCB_MAXLEN_FLAGS(BGE_MAX_FRAMELEN, 0);
140695d67482SBill Paul 	if (sc->bge_extram)
140795d67482SBill Paul 		rcb->bge_nicaddr = BGE_EXT_STD_RX_RINGS;
140895d67482SBill Paul 	else
140995d67482SBill Paul 		rcb->bge_nicaddr = BGE_STD_RX_RINGS;
141067111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_HI, rcb->bge_hostaddr.bge_addr_hi);
141167111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_LO, rcb->bge_hostaddr.bge_addr_lo);
1412f41ac2beSBill Paul 
141367111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags);
141467111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_NICADDR, rcb->bge_nicaddr);
141595d67482SBill Paul 
141695d67482SBill Paul 	/*
141795d67482SBill Paul 	 * Initialize the jumbo RX ring control block
141895d67482SBill Paul 	 * We set the 'ring disabled' bit in the flags
141995d67482SBill Paul 	 * field until we're actually ready to start
142095d67482SBill Paul 	 * using this ring (i.e. once we set the MTU
142195d67482SBill Paul 	 * high enough to require it).
142295d67482SBill Paul 	 */
14230434d1b8SBill Paul 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705) {
1424f41ac2beSBill Paul 		rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb;
1425f41ac2beSBill Paul 
1426f41ac2beSBill Paul 		rcb->bge_hostaddr.bge_addr_lo =
1427f41ac2beSBill Paul 		    BGE_ADDR_LO(sc->bge_ldata.bge_rx_jumbo_ring_paddr);
1428f41ac2beSBill Paul 		rcb->bge_hostaddr.bge_addr_hi =
1429f41ac2beSBill Paul 		    BGE_ADDR_HI(sc->bge_ldata.bge_rx_jumbo_ring_paddr);
1430f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
1431f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map,
1432f41ac2beSBill Paul 		    BUS_DMASYNC_PREREAD);
143367111612SJohn Polstra 		rcb->bge_maxlen_flags =
14340434d1b8SBill Paul 		    BGE_RCB_MAXLEN_FLAGS(BGE_MAX_FRAMELEN,
14350434d1b8SBill Paul 		    BGE_RCB_FLAG_RING_DISABLED);
143695d67482SBill Paul 		if (sc->bge_extram)
143795d67482SBill Paul 			rcb->bge_nicaddr = BGE_EXT_JUMBO_RX_RINGS;
143895d67482SBill Paul 		else
143995d67482SBill Paul 			rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS;
144067111612SJohn Polstra 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_HI,
144167111612SJohn Polstra 		    rcb->bge_hostaddr.bge_addr_hi);
144267111612SJohn Polstra 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_LO,
144367111612SJohn Polstra 		    rcb->bge_hostaddr.bge_addr_lo);
1444f41ac2beSBill Paul 
14450434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS,
14460434d1b8SBill Paul 		    rcb->bge_maxlen_flags);
144767111612SJohn Polstra 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_NICADDR, rcb->bge_nicaddr);
144895d67482SBill Paul 
144995d67482SBill Paul 		/* Set up dummy disabled mini ring RCB */
1450f41ac2beSBill Paul 		rcb = &sc->bge_ldata.bge_info.bge_mini_rx_rcb;
145167111612SJohn Polstra 		rcb->bge_maxlen_flags =
145267111612SJohn Polstra 		    BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED);
14530434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_RX_MINI_RCB_MAXLEN_FLAGS,
14540434d1b8SBill Paul 		    rcb->bge_maxlen_flags);
14550434d1b8SBill Paul 	}
145695d67482SBill Paul 
145795d67482SBill Paul 	/*
145895d67482SBill Paul 	 * Set the BD ring replentish thresholds. The recommended
145995d67482SBill Paul 	 * values are 1/8th the number of descriptors allocated to
146095d67482SBill Paul 	 * each ring.
146195d67482SBill Paul 	 */
146295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RBDI_STD_REPL_THRESH, BGE_STD_RX_RING_CNT/8);
146395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RBDI_JUMBO_REPL_THRESH, BGE_JUMBO_RX_RING_CNT/8);
146495d67482SBill Paul 
146595d67482SBill Paul 	/*
146695d67482SBill Paul 	 * Disable all unused send rings by setting the 'ring disabled'
146795d67482SBill Paul 	 * bit in the flags field of all the TX send ring control blocks.
146895d67482SBill Paul 	 * These are located in NIC memory.
146995d67482SBill Paul 	 */
147067111612SJohn Polstra 	vrcb = (volatile struct bge_rcb *)(sc->bge_vhandle + BGE_MEMWIN_START +
147195d67482SBill Paul 	    BGE_SEND_RING_RCB);
147295d67482SBill Paul 	for (i = 0; i < BGE_TX_RINGS_EXTSSRAM_MAX; i++) {
147367111612SJohn Polstra 		vrcb->bge_maxlen_flags =
147467111612SJohn Polstra 		    BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED);
147567111612SJohn Polstra 		vrcb->bge_nicaddr = 0;
147667111612SJohn Polstra 		vrcb++;
147795d67482SBill Paul 	}
147895d67482SBill Paul 
147995d67482SBill Paul 	/* Configure TX RCB 0 (we use only the first ring) */
148067111612SJohn Polstra 	vrcb = (volatile struct bge_rcb *)(sc->bge_vhandle + BGE_MEMWIN_START +
148195d67482SBill Paul 	    BGE_SEND_RING_RCB);
1482f41ac2beSBill Paul 	vrcb->bge_hostaddr.bge_addr_lo =
1483f41ac2beSBill Paul 	    htole32(BGE_ADDR_LO(sc->bge_ldata.bge_tx_ring_paddr));
1484f41ac2beSBill Paul 	vrcb->bge_hostaddr.bge_addr_hi =
1485f41ac2beSBill Paul 	    htole32(BGE_ADDR_HI(sc->bge_ldata.bge_tx_ring_paddr));
148667111612SJohn Polstra 	vrcb->bge_nicaddr = BGE_NIC_TXRING_ADDR(0, BGE_TX_RING_CNT);
14870434d1b8SBill Paul 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705)
14880434d1b8SBill Paul 		vrcb->bge_maxlen_flags =
14890434d1b8SBill Paul 		    BGE_RCB_MAXLEN_FLAGS(BGE_TX_RING_CNT, 0);
149095d67482SBill Paul 
149195d67482SBill Paul 	/* Disable all unused RX return rings */
149267111612SJohn Polstra 	vrcb = (volatile struct bge_rcb *)(sc->bge_vhandle + BGE_MEMWIN_START +
149395d67482SBill Paul 	    BGE_RX_RETURN_RING_RCB);
149495d67482SBill Paul 	for (i = 0; i < BGE_RX_RINGS_MAX; i++) {
149567111612SJohn Polstra 		vrcb->bge_hostaddr.bge_addr_hi = 0;
149667111612SJohn Polstra 		vrcb->bge_hostaddr.bge_addr_lo = 0;
149767111612SJohn Polstra 		vrcb->bge_maxlen_flags =
14980434d1b8SBill Paul 		    BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt,
149967111612SJohn Polstra 		    BGE_RCB_FLAG_RING_DISABLED);
150067111612SJohn Polstra 		vrcb->bge_nicaddr = 0;
150195d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MBX_RX_CONS0_LO +
150295d67482SBill Paul 		    (i * (sizeof(u_int64_t))), 0);
150367111612SJohn Polstra 		vrcb++;
150495d67482SBill Paul 	}
150595d67482SBill Paul 
150695d67482SBill Paul 	/* Initialize RX ring indexes */
150795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MBX_RX_STD_PROD_LO, 0);
150895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MBX_RX_JUMBO_PROD_LO, 0);
150995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MBX_RX_MINI_PROD_LO, 0);
151095d67482SBill Paul 
151195d67482SBill Paul 	/*
151295d67482SBill Paul 	 * Set up RX return ring 0
151395d67482SBill Paul 	 * Note that the NIC address for RX return rings is 0x00000000.
151495d67482SBill Paul 	 * The return rings live entirely within the host, so the
151595d67482SBill Paul 	 * nicaddr field in the RCB isn't used.
151695d67482SBill Paul 	 */
151767111612SJohn Polstra 	vrcb = (volatile struct bge_rcb *)(sc->bge_vhandle + BGE_MEMWIN_START +
151895d67482SBill Paul 	    BGE_RX_RETURN_RING_RCB);
1519f41ac2beSBill Paul 	vrcb->bge_hostaddr.bge_addr_lo =
1520f41ac2beSBill Paul 	    BGE_ADDR_LO(sc->bge_ldata.bge_rx_return_ring_paddr);
1521f41ac2beSBill Paul 	vrcb->bge_hostaddr.bge_addr_hi =
1522f41ac2beSBill Paul 	    BGE_ADDR_HI(sc->bge_ldata.bge_rx_return_ring_paddr);
1523f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag,
1524f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_PREWRITE);
152567111612SJohn Polstra 	vrcb->bge_nicaddr = 0x00000000;
15260434d1b8SBill Paul 	vrcb->bge_maxlen_flags =
15270434d1b8SBill Paul 	    BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt, 0);
152895d67482SBill Paul 
152995d67482SBill Paul 	/* Set random backoff seed for TX */
153095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_TX_RANDOM_BACKOFF,
153195d67482SBill Paul 	    sc->arpcom.ac_enaddr[0] + sc->arpcom.ac_enaddr[1] +
153295d67482SBill Paul 	    sc->arpcom.ac_enaddr[2] + sc->arpcom.ac_enaddr[3] +
153395d67482SBill Paul 	    sc->arpcom.ac_enaddr[4] + sc->arpcom.ac_enaddr[5] +
153495d67482SBill Paul 	    BGE_TX_BACKOFF_SEED_MASK);
153595d67482SBill Paul 
153695d67482SBill Paul 	/* Set inter-packet gap */
153795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_TX_LENGTHS, 0x2620);
153895d67482SBill Paul 
153995d67482SBill Paul 	/*
154095d67482SBill Paul 	 * Specify which ring to use for packets that don't match
154195d67482SBill Paul 	 * any RX rules.
154295d67482SBill Paul 	 */
154395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RX_RULES_CFG, 0x08);
154495d67482SBill Paul 
154595d67482SBill Paul 	/*
154695d67482SBill Paul 	 * Configure number of RX lists. One interrupt distribution
154795d67482SBill Paul 	 * list, sixteen active lists, one bad frames class.
154895d67482SBill Paul 	 */
154995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RXLP_CFG, 0x181);
155095d67482SBill Paul 
155195d67482SBill Paul 	/* Inialize RX list placement stats mask. */
155295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RXLP_STATS_ENABLE_MASK, 0x007FFFFF);
155395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RXLP_STATS_CTL, 0x1);
155495d67482SBill Paul 
155595d67482SBill Paul 	/* Disable host coalescing until we get it set up */
155695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_MODE, 0x00000000);
155795d67482SBill Paul 
155895d67482SBill Paul 	/* Poll to make sure it's shut down. */
155995d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
156095d67482SBill Paul 		if (!(CSR_READ_4(sc, BGE_HCC_MODE) & BGE_HCCMODE_ENABLE))
156195d67482SBill Paul 			break;
156295d67482SBill Paul 		DELAY(10);
156395d67482SBill Paul 	}
156495d67482SBill Paul 
156595d67482SBill Paul 	if (i == BGE_TIMEOUT) {
156695d67482SBill Paul 		printf("bge%d: host coalescing engine failed to idle\n",
156795d67482SBill Paul 		    sc->bge_unit);
156895d67482SBill Paul 		return(ENXIO);
156995d67482SBill Paul 	}
157095d67482SBill Paul 
157195d67482SBill Paul 	/* Set up host coalescing defaults */
157295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS, sc->bge_rx_coal_ticks);
157395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS, sc->bge_tx_coal_ticks);
157495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS, sc->bge_rx_max_coal_bds);
157595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS, sc->bge_tx_max_coal_bds);
15760434d1b8SBill Paul 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705) {
157795d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS_INT, 0);
157895d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS_INT, 0);
15790434d1b8SBill Paul 	}
158095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 0);
158195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 0);
158295d67482SBill Paul 
158395d67482SBill Paul 	/* Set up address of statistics block */
15840434d1b8SBill Paul 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705) {
1585f41ac2beSBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_HI,
1586f41ac2beSBill Paul 		    BGE_ADDR_HI(sc->bge_ldata.bge_stats_paddr));
158795d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_LO,
1588f41ac2beSBill Paul 		    BGE_ADDR_LO(sc->bge_ldata.bge_stats_paddr));
15890434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_BASEADDR, BGE_STATS_BLOCK);
159095d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_BASEADDR, BGE_STATUS_BLOCK);
15910434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_TICKS, sc->bge_stat_ticks);
15920434d1b8SBill Paul 	}
15930434d1b8SBill Paul 
15940434d1b8SBill Paul 	/* Set up address of status block */
1595f41ac2beSBill Paul 	CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_HI,
1596f41ac2beSBill Paul 	    BGE_ADDR_HI(sc->bge_ldata.bge_status_block_paddr));
159795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_LO,
1598f41ac2beSBill Paul 	    BGE_ADDR_LO(sc->bge_ldata.bge_status_block_paddr));
1599f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
1600f41ac2beSBill Paul 	    sc->bge_cdata.bge_status_map, BUS_DMASYNC_PREWRITE);
1601f41ac2beSBill Paul 	sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx = 0;
1602f41ac2beSBill Paul 	sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx = 0;
160395d67482SBill Paul 
160495d67482SBill Paul 	/* Turn on host coalescing state machine */
160595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE);
160695d67482SBill Paul 
160795d67482SBill Paul 	/* Turn on RX BD completion state machine and enable attentions */
160895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RBDC_MODE,
160995d67482SBill Paul 	    BGE_RBDCMODE_ENABLE|BGE_RBDCMODE_ATTN);
161095d67482SBill Paul 
161195d67482SBill Paul 	/* Turn on RX list placement state machine */
161295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE);
161395d67482SBill Paul 
161495d67482SBill Paul 	/* Turn on RX list selector state machine. */
16150434d1b8SBill Paul 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705)
161695d67482SBill Paul 		CSR_WRITE_4(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE);
161795d67482SBill Paul 
161895d67482SBill Paul 	/* Turn on DMA, clear stats */
161995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_MODE, BGE_MACMODE_TXDMA_ENB|
162095d67482SBill Paul 	    BGE_MACMODE_RXDMA_ENB|BGE_MACMODE_RX_STATS_CLEAR|
162195d67482SBill Paul 	    BGE_MACMODE_TX_STATS_CLEAR|BGE_MACMODE_RX_STATS_ENB|
162295d67482SBill Paul 	    BGE_MACMODE_TX_STATS_ENB|BGE_MACMODE_FRMHDR_DMA_ENB|
162395d67482SBill Paul 	    (sc->bge_tbi ? BGE_PORTMODE_TBI : BGE_PORTMODE_MII));
162495d67482SBill Paul 
162595d67482SBill Paul 	/* Set misc. local control, enable interrupts on attentions */
162695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_ONATTN);
162795d67482SBill Paul 
162895d67482SBill Paul #ifdef notdef
162995d67482SBill Paul 	/* Assert GPIO pins for PHY reset */
163095d67482SBill Paul 	BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUT0|
163195d67482SBill Paul 	    BGE_MLC_MISCIO_OUT1|BGE_MLC_MISCIO_OUT2);
163295d67482SBill Paul 	BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUTEN0|
163395d67482SBill Paul 	    BGE_MLC_MISCIO_OUTEN1|BGE_MLC_MISCIO_OUTEN2);
163495d67482SBill Paul #endif
163595d67482SBill Paul 
163695d67482SBill Paul 	/* Turn on DMA completion state machine */
16370434d1b8SBill Paul 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705)
163895d67482SBill Paul 		CSR_WRITE_4(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE);
163995d67482SBill Paul 
164095d67482SBill Paul 	/* Turn on write DMA state machine */
164195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_WDMA_MODE,
164295d67482SBill Paul 	    BGE_WDMAMODE_ENABLE|BGE_WDMAMODE_ALL_ATTNS);
164395d67482SBill Paul 
164495d67482SBill Paul 	/* Turn on read DMA state machine */
164595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RDMA_MODE,
164695d67482SBill Paul 	    BGE_RDMAMODE_ENABLE|BGE_RDMAMODE_ALL_ATTNS);
164795d67482SBill Paul 
164895d67482SBill Paul 	/* Turn on RX data completion state machine */
164995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE);
165095d67482SBill Paul 
165195d67482SBill Paul 	/* Turn on RX BD initiator state machine */
165295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE);
165395d67482SBill Paul 
165495d67482SBill Paul 	/* Turn on RX data and RX BD initiator state machine */
165595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RDBDI_MODE, BGE_RDBDIMODE_ENABLE);
165695d67482SBill Paul 
165795d67482SBill Paul 	/* Turn on Mbuf cluster free state machine */
16580434d1b8SBill Paul 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705)
165995d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE);
166095d67482SBill Paul 
166195d67482SBill Paul 	/* Turn on send BD completion state machine */
166295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE);
166395d67482SBill Paul 
166495d67482SBill Paul 	/* Turn on send data completion state machine */
166595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE);
166695d67482SBill Paul 
166795d67482SBill Paul 	/* Turn on send data initiator state machine */
166895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE);
166995d67482SBill Paul 
167095d67482SBill Paul 	/* Turn on send BD initiator state machine */
167195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE);
167295d67482SBill Paul 
167395d67482SBill Paul 	/* Turn on send BD selector state machine */
167495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE);
167595d67482SBill Paul 
167695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SDI_STATS_ENABLE_MASK, 0x007FFFFF);
167795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SDI_STATS_CTL,
167895d67482SBill Paul 	    BGE_SDISTATSCTL_ENABLE|BGE_SDISTATSCTL_FASTER);
167995d67482SBill Paul 
168095d67482SBill Paul 	/* ack/clear link change events */
168195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED|
16820434d1b8SBill Paul 	    BGE_MACSTAT_CFG_CHANGED|BGE_MACSTAT_MI_COMPLETE|
16830434d1b8SBill Paul 	    BGE_MACSTAT_LINK_CHANGED);
1684f41ac2beSBill Paul 	CSR_WRITE_4(sc, BGE_MI_STS, 0);
168595d67482SBill Paul 
168695d67482SBill Paul 	/* Enable PHY auto polling (for MII/GMII only) */
168795d67482SBill Paul 	if (sc->bge_tbi) {
168895d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MI_STS, BGE_MISTS_LINK);
1689a1d52896SBill Paul  	} else {
169095d67482SBill Paul 		BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL|10<<16);
1691e0ced696SPaul Saab 		if (sc->bge_asicrev == BGE_ASICREV_BCM5700)
1692a1d52896SBill Paul 			CSR_WRITE_4(sc, BGE_MAC_EVT_ENB,
1693a1d52896SBill Paul 			    BGE_EVTENB_MI_INTERRUPT);
1694a1d52896SBill Paul 	}
169595d67482SBill Paul 
169695d67482SBill Paul 	/* Enable link state change attentions. */
169795d67482SBill Paul 	BGE_SETBIT(sc, BGE_MAC_EVT_ENB, BGE_EVTENB_LINK_CHANGED);
169895d67482SBill Paul 
169995d67482SBill Paul 	return(0);
170095d67482SBill Paul }
170195d67482SBill Paul 
170295d67482SBill Paul /*
170395d67482SBill Paul  * Probe for a Broadcom chip. Check the PCI vendor and device IDs
170495d67482SBill Paul  * against our list and return its name if we find a match. Note
170595d67482SBill Paul  * that since the Broadcom controller contains VPD support, we
170695d67482SBill Paul  * can get the device name string from the controller itself instead
170795d67482SBill Paul  * of the compiled-in string. This is a little slow, but it guarantees
170895d67482SBill Paul  * we'll always announce the right product name.
170995d67482SBill Paul  */
171095d67482SBill Paul static int
171195d67482SBill Paul bge_probe(dev)
171295d67482SBill Paul 	device_t dev;
171395d67482SBill Paul {
171495d67482SBill Paul 	struct bge_type *t;
171595d67482SBill Paul 	struct bge_softc *sc;
1716029e2ee3SJohn Polstra 	char *descbuf;
171795d67482SBill Paul 
171895d67482SBill Paul 	t = bge_devs;
171995d67482SBill Paul 
172095d67482SBill Paul 	sc = device_get_softc(dev);
172195d67482SBill Paul 	bzero(sc, sizeof(struct bge_softc));
172295d67482SBill Paul 	sc->bge_unit = device_get_unit(dev);
172395d67482SBill Paul 	sc->bge_dev = dev;
172495d67482SBill Paul 
172595d67482SBill Paul 	while(t->bge_name != NULL) {
172695d67482SBill Paul 		if ((pci_get_vendor(dev) == t->bge_vid) &&
172795d67482SBill Paul 		    (pci_get_device(dev) == t->bge_did)) {
172895d67482SBill Paul #ifdef notdef
172995d67482SBill Paul 			bge_vpd_read(sc);
173095d67482SBill Paul 			device_set_desc(dev, sc->bge_vpd_prodname);
173195d67482SBill Paul #endif
1732029e2ee3SJohn Polstra 			descbuf = malloc(BGE_DEVDESC_MAX, M_TEMP, M_NOWAIT);
1733029e2ee3SJohn Polstra 			if (descbuf == NULL)
1734029e2ee3SJohn Polstra 				return(ENOMEM);
1735029e2ee3SJohn Polstra 			snprintf(descbuf, BGE_DEVDESC_MAX,
1736029e2ee3SJohn Polstra 			    "%s, ASIC rev. %#04x", t->bge_name,
1737029e2ee3SJohn Polstra 			    pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >> 16);
1738029e2ee3SJohn Polstra 			device_set_desc_copy(dev, descbuf);
17396d2a9bd6SDoug Ambrisko 			if (pci_get_subvendor(dev) == DELL_VENDORID)
17406d2a9bd6SDoug Ambrisko 				sc->bge_no_3_led = 1;
1741029e2ee3SJohn Polstra 			free(descbuf, M_TEMP);
174295d67482SBill Paul 			return(0);
174395d67482SBill Paul 		}
174495d67482SBill Paul 		t++;
174595d67482SBill Paul 	}
174695d67482SBill Paul 
174795d67482SBill Paul 	return(ENXIO);
174895d67482SBill Paul }
174995d67482SBill Paul 
1750f41ac2beSBill Paul static void
1751f41ac2beSBill Paul bge_dma_free(sc)
1752f41ac2beSBill Paul 	struct bge_softc *sc;
1753f41ac2beSBill Paul {
1754f41ac2beSBill Paul 	int i;
1755f41ac2beSBill Paul 
1756f41ac2beSBill Paul 
1757f41ac2beSBill Paul 	/* Destroy DMA maps for RX buffers */
1758f41ac2beSBill Paul 
1759f41ac2beSBill Paul 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
1760f41ac2beSBill Paul 		if (sc->bge_cdata.bge_rx_std_dmamap[i])
1761f41ac2beSBill Paul 			bus_dmamap_destroy(sc->bge_cdata.bge_mtag,
1762f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_std_dmamap[i]);
1763f41ac2beSBill Paul 	}
1764f41ac2beSBill Paul 
1765f41ac2beSBill Paul 	/* Destroy DMA maps for jumbo RX buffers */
1766f41ac2beSBill Paul 
1767f41ac2beSBill Paul 	for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
1768f41ac2beSBill Paul 		if (sc->bge_cdata.bge_rx_jumbo_dmamap[i])
1769f41ac2beSBill Paul 			bus_dmamap_destroy(sc->bge_cdata.bge_mtag_jumbo,
1770f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
1771f41ac2beSBill Paul 	}
1772f41ac2beSBill Paul 
1773f41ac2beSBill Paul 	/* Destroy DMA maps for TX buffers */
1774f41ac2beSBill Paul 
1775f41ac2beSBill Paul 	for (i = 0; i < BGE_TX_RING_CNT; i++) {
1776f41ac2beSBill Paul 		if (sc->bge_cdata.bge_tx_dmamap[i])
1777f41ac2beSBill Paul 			bus_dmamap_destroy(sc->bge_cdata.bge_mtag,
1778f41ac2beSBill Paul 			    sc->bge_cdata.bge_tx_dmamap[i]);
1779f41ac2beSBill Paul 	}
1780f41ac2beSBill Paul 
1781f41ac2beSBill Paul 	if (sc->bge_cdata.bge_mtag)
1782f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_mtag);
1783f41ac2beSBill Paul 
1784f41ac2beSBill Paul 
1785f41ac2beSBill Paul 	/* Destroy standard RX ring */
1786f41ac2beSBill Paul 
1787f41ac2beSBill Paul 	if (sc->bge_ldata.bge_rx_std_ring)
1788f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_rx_std_ring_tag,
1789f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_std_ring,
1790f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_std_ring_map);
1791f41ac2beSBill Paul 
1792f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_std_ring_map) {
1793f41ac2beSBill Paul 		bus_dmamap_unload(sc->bge_cdata.bge_rx_std_ring_tag,
1794f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_std_ring_map);
1795f41ac2beSBill Paul 		bus_dmamap_destroy(sc->bge_cdata.bge_rx_std_ring_tag,
1796f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_std_ring_map);
1797f41ac2beSBill Paul 	}
1798f41ac2beSBill Paul 
1799f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_std_ring_tag)
1800f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_std_ring_tag);
1801f41ac2beSBill Paul 
1802f41ac2beSBill Paul 	/* Destroy jumbo RX ring */
1803f41ac2beSBill Paul 
1804f41ac2beSBill Paul 	if (sc->bge_ldata.bge_rx_jumbo_ring)
1805f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_rx_jumbo_ring_tag,
1806f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_jumbo_ring,
1807f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map);
1808f41ac2beSBill Paul 
1809f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_jumbo_ring_map) {
1810f41ac2beSBill Paul 		bus_dmamap_unload(sc->bge_cdata.bge_rx_jumbo_ring_tag,
1811f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map);
1812f41ac2beSBill Paul 		bus_dmamap_destroy(sc->bge_cdata.bge_rx_jumbo_ring_tag,
1813f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map);
1814f41ac2beSBill Paul 	}
1815f41ac2beSBill Paul 
1816f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_jumbo_ring_tag)
1817f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_jumbo_ring_tag);
1818f41ac2beSBill Paul 
1819f41ac2beSBill Paul 	/* Destroy RX return ring */
1820f41ac2beSBill Paul 
1821f41ac2beSBill Paul 	if (sc->bge_ldata.bge_rx_return_ring)
1822f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_rx_return_ring_tag,
1823f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_return_ring,
1824f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_return_ring_map);
1825f41ac2beSBill Paul 
1826f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_return_ring_map) {
1827f41ac2beSBill Paul 		bus_dmamap_unload(sc->bge_cdata.bge_rx_return_ring_tag,
1828f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_return_ring_map);
1829f41ac2beSBill Paul 		bus_dmamap_destroy(sc->bge_cdata.bge_rx_return_ring_tag,
1830f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_return_ring_map);
1831f41ac2beSBill Paul 	}
1832f41ac2beSBill Paul 
1833f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_return_ring_tag)
1834f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_return_ring_tag);
1835f41ac2beSBill Paul 
1836f41ac2beSBill Paul 	/* Destroy TX ring */
1837f41ac2beSBill Paul 
1838f41ac2beSBill Paul 	if (sc->bge_ldata.bge_tx_ring)
1839f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_tx_ring_tag,
1840f41ac2beSBill Paul 		    sc->bge_ldata.bge_tx_ring,
1841f41ac2beSBill Paul 		    sc->bge_cdata.bge_tx_ring_map);
1842f41ac2beSBill Paul 
1843f41ac2beSBill Paul 	if (sc->bge_cdata.bge_tx_ring_map) {
1844f41ac2beSBill Paul 		bus_dmamap_unload(sc->bge_cdata.bge_tx_ring_tag,
1845f41ac2beSBill Paul 		    sc->bge_cdata.bge_tx_ring_map);
1846f41ac2beSBill Paul 		bus_dmamap_destroy(sc->bge_cdata.bge_tx_ring_tag,
1847f41ac2beSBill Paul 		    sc->bge_cdata.bge_tx_ring_map);
1848f41ac2beSBill Paul 	}
1849f41ac2beSBill Paul 
1850f41ac2beSBill Paul 	if (sc->bge_cdata.bge_tx_ring_tag)
1851f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_tx_ring_tag);
1852f41ac2beSBill Paul 
1853f41ac2beSBill Paul 	/* Destroy status block */
1854f41ac2beSBill Paul 
1855f41ac2beSBill Paul 	if (sc->bge_ldata.bge_status_block)
1856f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_status_tag,
1857f41ac2beSBill Paul 		    sc->bge_ldata.bge_status_block,
1858f41ac2beSBill Paul 		    sc->bge_cdata.bge_status_map);
1859f41ac2beSBill Paul 
1860f41ac2beSBill Paul 	if (sc->bge_cdata.bge_status_map) {
1861f41ac2beSBill Paul 		bus_dmamap_unload(sc->bge_cdata.bge_status_tag,
1862f41ac2beSBill Paul 		    sc->bge_cdata.bge_status_map);
1863f41ac2beSBill Paul 		bus_dmamap_destroy(sc->bge_cdata.bge_status_tag,
1864f41ac2beSBill Paul 		    sc->bge_cdata.bge_status_map);
1865f41ac2beSBill Paul 	}
1866f41ac2beSBill Paul 
1867f41ac2beSBill Paul 	if (sc->bge_cdata.bge_status_tag)
1868f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_status_tag);
1869f41ac2beSBill Paul 
1870f41ac2beSBill Paul 	/* Destroy statistics block */
1871f41ac2beSBill Paul 
1872f41ac2beSBill Paul 	if (sc->bge_ldata.bge_stats)
1873f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_stats_tag,
1874f41ac2beSBill Paul 		    sc->bge_ldata.bge_stats,
1875f41ac2beSBill Paul 		    sc->bge_cdata.bge_stats_map);
1876f41ac2beSBill Paul 
1877f41ac2beSBill Paul 	if (sc->bge_cdata.bge_stats_map) {
1878f41ac2beSBill Paul 		bus_dmamap_unload(sc->bge_cdata.bge_stats_tag,
1879f41ac2beSBill Paul 		    sc->bge_cdata.bge_stats_map);
1880f41ac2beSBill Paul 		bus_dmamap_destroy(sc->bge_cdata.bge_stats_tag,
1881f41ac2beSBill Paul 		    sc->bge_cdata.bge_stats_map);
1882f41ac2beSBill Paul 	}
1883f41ac2beSBill Paul 
1884f41ac2beSBill Paul 	if (sc->bge_cdata.bge_stats_tag)
1885f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_stats_tag);
1886f41ac2beSBill Paul 
1887f41ac2beSBill Paul 	/* Destroy the parent tag */
1888f41ac2beSBill Paul 
1889f41ac2beSBill Paul 	if (sc->bge_cdata.bge_parent_tag)
1890f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_parent_tag);
1891f41ac2beSBill Paul 
1892f41ac2beSBill Paul 	return;
1893f41ac2beSBill Paul }
1894f41ac2beSBill Paul 
1895f41ac2beSBill Paul static int
1896f41ac2beSBill Paul bge_dma_alloc(dev)
1897f41ac2beSBill Paul 	device_t dev;
1898f41ac2beSBill Paul {
1899f41ac2beSBill Paul 	struct bge_softc *sc;
1900f41ac2beSBill Paul 	int nseg, i, error;
1901f41ac2beSBill Paul 	struct bge_dmamap_arg ctx;
1902f41ac2beSBill Paul 
1903f41ac2beSBill Paul 	sc = device_get_softc(dev);
1904f41ac2beSBill Paul 
1905f41ac2beSBill Paul 	/*
1906f41ac2beSBill Paul 	 * Allocate the parent bus DMA tag appropriate for PCI.
1907f41ac2beSBill Paul 	 */
1908f41ac2beSBill Paul #define BGE_NSEG_NEW 32
1909f41ac2beSBill Paul 	error = bus_dma_tag_create(NULL,	/* parent */
1910f41ac2beSBill Paul 			PAGE_SIZE, 0,		/* alignment, boundary */
1911f41ac2beSBill Paul 			BUS_SPACE_MAXADDR,	/* lowaddr */
1912f41ac2beSBill Paul 			BUS_SPACE_MAXADDR_32BIT,/* highaddr */
1913f41ac2beSBill Paul 			NULL, NULL,		/* filter, filterarg */
1914f41ac2beSBill Paul 			MAXBSIZE, BGE_NSEG_NEW,	/* maxsize, nsegments */
1915f41ac2beSBill Paul 			BUS_SPACE_MAXSIZE_32BIT,/* maxsegsize */
1916f41ac2beSBill Paul                         BUS_DMA_ALLOCNOW,	/* flags */
1917f41ac2beSBill Paul 			NULL, NULL,		/* lockfunc, lockarg */
1918f41ac2beSBill Paul 			&sc->bge_cdata.bge_parent_tag);
1919f41ac2beSBill Paul 
1920f41ac2beSBill Paul 	/*
1921f41ac2beSBill Paul 	 * Create tag for RX mbufs.
1922f41ac2beSBill Paul 	 */
1923f41ac2beSBill Paul 	nseg = 32;
1924f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, ETHER_ALIGN,
1925f41ac2beSBill Paul 	    0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
1926f41ac2beSBill Paul 	    NULL, MCLBYTES * nseg, nseg, MCLBYTES, 0, NULL, NULL,
1927f41ac2beSBill Paul 	    &sc->bge_cdata.bge_mtag);
1928f41ac2beSBill Paul 
1929f41ac2beSBill Paul 	if (error) {
1930f41ac2beSBill Paul 		device_printf(dev, "could not allocate dma tag\n");
1931f41ac2beSBill Paul 		return (ENOMEM);
1932f41ac2beSBill Paul 	}
1933f41ac2beSBill Paul 
1934f41ac2beSBill Paul 	/* Create DMA maps for RX buffers */
1935f41ac2beSBill Paul 
1936f41ac2beSBill Paul 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
1937f41ac2beSBill Paul 		error = bus_dmamap_create(sc->bge_cdata.bge_mtag, 0,
1938f41ac2beSBill Paul 			    &sc->bge_cdata.bge_rx_std_dmamap[i]);
1939f41ac2beSBill Paul 		if (error) {
1940f41ac2beSBill Paul 			device_printf(dev, "can't create DMA map for RX\n");
1941f41ac2beSBill Paul 			return(ENOMEM);
1942f41ac2beSBill Paul 		}
1943f41ac2beSBill Paul 	}
1944f41ac2beSBill Paul 
1945f41ac2beSBill Paul 	/* Create DMA maps for TX buffers */
1946f41ac2beSBill Paul 
1947f41ac2beSBill Paul 	for (i = 0; i < BGE_TX_RING_CNT; i++) {
1948f41ac2beSBill Paul 		error = bus_dmamap_create(sc->bge_cdata.bge_mtag, 0,
1949f41ac2beSBill Paul 			    &sc->bge_cdata.bge_tx_dmamap[i]);
1950f41ac2beSBill Paul 		if (error) {
1951f41ac2beSBill Paul 			device_printf(dev, "can't create DMA map for RX\n");
1952f41ac2beSBill Paul 			return(ENOMEM);
1953f41ac2beSBill Paul 		}
1954f41ac2beSBill Paul 	}
1955f41ac2beSBill Paul 
1956f41ac2beSBill Paul 	/* Create tag for standard RX ring */
1957f41ac2beSBill Paul 
1958f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
1959f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
1960f41ac2beSBill Paul 	    NULL, BGE_STD_RX_RING_SZ, 1, BGE_STD_RX_RING_SZ, 0,
1961f41ac2beSBill Paul 	    NULL, NULL, &sc->bge_cdata.bge_rx_std_ring_tag);
1962f41ac2beSBill Paul 
1963f41ac2beSBill Paul 	if (error) {
1964f41ac2beSBill Paul 		device_printf(dev, "could not allocate dma tag\n");
1965f41ac2beSBill Paul 		return (ENOMEM);
1966f41ac2beSBill Paul 	}
1967f41ac2beSBill Paul 
1968f41ac2beSBill Paul 	/* Allocate DMA'able memory for standard RX ring */
1969f41ac2beSBill Paul 
1970f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_std_ring_tag,
1971f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_rx_std_ring, BUS_DMA_NOWAIT,
1972f41ac2beSBill Paul 	    &sc->bge_cdata.bge_rx_std_ring_map);
1973f41ac2beSBill Paul         if (error)
1974f41ac2beSBill Paul                 return (ENOMEM);
1975f41ac2beSBill Paul 
1976f41ac2beSBill Paul         bzero((char *)sc->bge_ldata.bge_rx_std_ring, BGE_STD_RX_RING_SZ);
1977f41ac2beSBill Paul 
1978f41ac2beSBill Paul 	/* Load the address of the standard RX ring */
1979f41ac2beSBill Paul 
1980f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
1981f41ac2beSBill Paul 	ctx.sc = sc;
1982f41ac2beSBill Paul 
1983f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_rx_std_ring_tag,
1984f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_std_ring_map, sc->bge_ldata.bge_rx_std_ring,
1985f41ac2beSBill Paul 	    BGE_STD_RX_RING_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
1986f41ac2beSBill Paul 
1987f41ac2beSBill Paul 	if (error)
1988f41ac2beSBill Paul 		return (ENOMEM);
1989f41ac2beSBill Paul 
1990f41ac2beSBill Paul 	sc->bge_ldata.bge_rx_std_ring_paddr = ctx.bge_busaddr;
1991f41ac2beSBill Paul 
1992f41ac2beSBill Paul 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705) {
1993f41ac2beSBill Paul 
1994f41ac2beSBill Paul 		/*
1995f41ac2beSBill Paul 		 * Create tag for jumbo mbufs.
1996f41ac2beSBill Paul 		 * This is really a bit of a kludge. We allocate a special
1997f41ac2beSBill Paul 		 * jumbo buffer pool which (thanks to the way our DMA
1998f41ac2beSBill Paul 		 * memory allocation works) will consist of contiguous
1999f41ac2beSBill Paul 		 * pages. This means that even though a jumbo buffer might
2000f41ac2beSBill Paul 		 * be larger than a page size, we don't really need to
2001f41ac2beSBill Paul 		 * map it into more than one DMA segment. However, the
2002f41ac2beSBill Paul 		 * default mbuf tag will result in multi-segment mappings,
2003f41ac2beSBill Paul 		 * so we have to create a special jumbo mbuf tag that
2004f41ac2beSBill Paul 		 * lets us get away with mapping the jumbo buffers as
2005f41ac2beSBill Paul 		 * a single segment. I think eventually the driver should
2006f41ac2beSBill Paul 		 * be changed so that it uses ordinary mbufs and cluster
2007f41ac2beSBill Paul 		 * buffers, i.e. jumbo frames can span multiple DMA
2008f41ac2beSBill Paul 		 * descriptors. But that's a project for another day.
2009f41ac2beSBill Paul 		 */
2010f41ac2beSBill Paul 
2011f41ac2beSBill Paul 		error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2012f41ac2beSBill Paul 		    ETHER_ALIGN, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2013f41ac2beSBill Paul 		    NULL, MCLBYTES * nseg, nseg, BGE_JLEN, 0, NULL, NULL,
2014f41ac2beSBill Paul 		    &sc->bge_cdata.bge_mtag_jumbo);
2015f41ac2beSBill Paul 
2016f41ac2beSBill Paul 		if (error) {
2017f41ac2beSBill Paul 			device_printf(dev, "could not allocate dma tag\n");
2018f41ac2beSBill Paul 			return (ENOMEM);
2019f41ac2beSBill Paul 		}
2020f41ac2beSBill Paul 
2021f41ac2beSBill Paul 		/* Create tag for jumbo RX ring */
2022f41ac2beSBill Paul 
2023f41ac2beSBill Paul 		error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2024f41ac2beSBill Paul 		    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2025f41ac2beSBill Paul 		    NULL, BGE_JUMBO_RX_RING_SZ, 1, BGE_JUMBO_RX_RING_SZ, 0,
2026f41ac2beSBill Paul 		    NULL, NULL, &sc->bge_cdata.bge_rx_jumbo_ring_tag);
2027f41ac2beSBill Paul 
2028f41ac2beSBill Paul 		if (error) {
2029f41ac2beSBill Paul 			device_printf(dev, "could not allocate dma tag\n");
2030f41ac2beSBill Paul 			return (ENOMEM);
2031f41ac2beSBill Paul 		}
2032f41ac2beSBill Paul 
2033f41ac2beSBill Paul 		/* Allocate DMA'able memory for jumbo RX ring */
2034f41ac2beSBill Paul 
2035f41ac2beSBill Paul 		error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_jumbo_ring_tag,
2036f41ac2beSBill Paul 		    (void **)&sc->bge_ldata.bge_rx_jumbo_ring, BUS_DMA_NOWAIT,
2037f41ac2beSBill Paul 		    &sc->bge_cdata.bge_rx_jumbo_ring_map);
2038f41ac2beSBill Paul 		if (error)
2039f41ac2beSBill Paul 			return (ENOMEM);
2040f41ac2beSBill Paul 
2041f41ac2beSBill Paul 		bzero((char *)sc->bge_ldata.bge_rx_jumbo_ring,
2042f41ac2beSBill Paul 		    BGE_JUMBO_RX_RING_SZ);
2043f41ac2beSBill Paul 
2044f41ac2beSBill Paul 		/* Load the address of the jumbo RX ring */
2045f41ac2beSBill Paul 
2046f41ac2beSBill Paul 		ctx.bge_maxsegs = 1;
2047f41ac2beSBill Paul 		ctx.sc = sc;
2048f41ac2beSBill Paul 
2049f41ac2beSBill Paul 		error = bus_dmamap_load(sc->bge_cdata.bge_rx_jumbo_ring_tag,
2050f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map,
2051f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_jumbo_ring, BGE_JUMBO_RX_RING_SZ,
2052f41ac2beSBill Paul 		    bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2053f41ac2beSBill Paul 
2054f41ac2beSBill Paul 		if (error)
2055f41ac2beSBill Paul 			return (ENOMEM);
2056f41ac2beSBill Paul 
2057f41ac2beSBill Paul 		sc->bge_ldata.bge_rx_jumbo_ring_paddr = ctx.bge_busaddr;
2058f41ac2beSBill Paul 
2059f41ac2beSBill Paul 		/* Create DMA maps for jumbo RX buffers */
2060f41ac2beSBill Paul 
2061f41ac2beSBill Paul 		for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
2062f41ac2beSBill Paul 			error = bus_dmamap_create(sc->bge_cdata.bge_mtag_jumbo,
2063f41ac2beSBill Paul 				    0, &sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
2064f41ac2beSBill Paul 			if (error) {
2065f41ac2beSBill Paul 				device_printf(dev,
2066f41ac2beSBill Paul 				    "can't create DMA map for RX\n");
2067f41ac2beSBill Paul 				return(ENOMEM);
2068f41ac2beSBill Paul 			}
2069f41ac2beSBill Paul 		}
2070f41ac2beSBill Paul 
2071f41ac2beSBill Paul 	}
2072f41ac2beSBill Paul 
2073f41ac2beSBill Paul 	/* Create tag for RX return ring */
2074f41ac2beSBill Paul 
2075f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2076f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2077f41ac2beSBill Paul 	    NULL, BGE_RX_RTN_RING_SZ(sc), 1, BGE_RX_RTN_RING_SZ(sc), 0,
2078f41ac2beSBill Paul 	    NULL, NULL, &sc->bge_cdata.bge_rx_return_ring_tag);
2079f41ac2beSBill Paul 
2080f41ac2beSBill Paul 	if (error) {
2081f41ac2beSBill Paul 		device_printf(dev, "could not allocate dma tag\n");
2082f41ac2beSBill Paul 		return (ENOMEM);
2083f41ac2beSBill Paul 	}
2084f41ac2beSBill Paul 
2085f41ac2beSBill Paul 	/* Allocate DMA'able memory for RX return ring */
2086f41ac2beSBill Paul 
2087f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_return_ring_tag,
2088f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_rx_return_ring, BUS_DMA_NOWAIT,
2089f41ac2beSBill Paul 	    &sc->bge_cdata.bge_rx_return_ring_map);
2090f41ac2beSBill Paul         if (error)
2091f41ac2beSBill Paul                 return (ENOMEM);
2092f41ac2beSBill Paul 
2093f41ac2beSBill Paul         bzero((char *)sc->bge_ldata.bge_rx_return_ring,
2094f41ac2beSBill Paul 	    BGE_RX_RTN_RING_SZ(sc));
2095f41ac2beSBill Paul 
2096f41ac2beSBill Paul 	/* Load the address of the RX return ring */
2097f41ac2beSBill Paul 
2098f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
2099f41ac2beSBill Paul 	ctx.sc = sc;
2100f41ac2beSBill Paul 
2101f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_rx_return_ring_tag,
2102f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_return_ring_map,
2103f41ac2beSBill Paul 	    sc->bge_ldata.bge_rx_return_ring, BGE_RX_RTN_RING_SZ(sc),
2104f41ac2beSBill Paul 	    bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2105f41ac2beSBill Paul 
2106f41ac2beSBill Paul 	if (error)
2107f41ac2beSBill Paul 		return (ENOMEM);
2108f41ac2beSBill Paul 
2109f41ac2beSBill Paul 	sc->bge_ldata.bge_rx_return_ring_paddr = ctx.bge_busaddr;
2110f41ac2beSBill Paul 
2111f41ac2beSBill Paul 	/* Create tag for TX ring */
2112f41ac2beSBill Paul 
2113f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2114f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2115f41ac2beSBill Paul 	    NULL, BGE_TX_RING_SZ, 1, BGE_TX_RING_SZ, 0, NULL, NULL,
2116f41ac2beSBill Paul 	    &sc->bge_cdata.bge_tx_ring_tag);
2117f41ac2beSBill Paul 
2118f41ac2beSBill Paul 	if (error) {
2119f41ac2beSBill Paul 		device_printf(dev, "could not allocate dma tag\n");
2120f41ac2beSBill Paul 		return (ENOMEM);
2121f41ac2beSBill Paul 	}
2122f41ac2beSBill Paul 
2123f41ac2beSBill Paul 	/* Allocate DMA'able memory for TX ring */
2124f41ac2beSBill Paul 
2125f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_tx_ring_tag,
2126f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_tx_ring, BUS_DMA_NOWAIT,
2127f41ac2beSBill Paul 	    &sc->bge_cdata.bge_tx_ring_map);
2128f41ac2beSBill Paul         if (error)
2129f41ac2beSBill Paul                 return (ENOMEM);
2130f41ac2beSBill Paul 
2131f41ac2beSBill Paul         bzero((char *)sc->bge_ldata.bge_tx_ring, BGE_TX_RING_SZ);
2132f41ac2beSBill Paul 
2133f41ac2beSBill Paul 	/* Load the address of the TX ring */
2134f41ac2beSBill Paul 
2135f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
2136f41ac2beSBill Paul 	ctx.sc = sc;
2137f41ac2beSBill Paul 
2138f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_tx_ring_tag,
2139f41ac2beSBill Paul 	    sc->bge_cdata.bge_tx_ring_map, sc->bge_ldata.bge_tx_ring,
2140f41ac2beSBill Paul 	    BGE_TX_RING_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2141f41ac2beSBill Paul 
2142f41ac2beSBill Paul 	if (error)
2143f41ac2beSBill Paul 		return (ENOMEM);
2144f41ac2beSBill Paul 
2145f41ac2beSBill Paul 	sc->bge_ldata.bge_tx_ring_paddr = ctx.bge_busaddr;
2146f41ac2beSBill Paul 
2147f41ac2beSBill Paul 	/* Create tag for status block */
2148f41ac2beSBill Paul 
2149f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2150f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2151f41ac2beSBill Paul 	    NULL, BGE_STATUS_BLK_SZ, 1, BGE_STATUS_BLK_SZ, 0,
2152f41ac2beSBill Paul 	    NULL, NULL, &sc->bge_cdata.bge_status_tag);
2153f41ac2beSBill Paul 
2154f41ac2beSBill Paul 	if (error) {
2155f41ac2beSBill Paul 		device_printf(dev, "could not allocate dma tag\n");
2156f41ac2beSBill Paul 		return (ENOMEM);
2157f41ac2beSBill Paul 	}
2158f41ac2beSBill Paul 
2159f41ac2beSBill Paul 	/* Allocate DMA'able memory for status block */
2160f41ac2beSBill Paul 
2161f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_status_tag,
2162f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_status_block, BUS_DMA_NOWAIT,
2163f41ac2beSBill Paul 	    &sc->bge_cdata.bge_status_map);
2164f41ac2beSBill Paul         if (error)
2165f41ac2beSBill Paul                 return (ENOMEM);
2166f41ac2beSBill Paul 
2167f41ac2beSBill Paul         bzero((char *)sc->bge_ldata.bge_status_block, BGE_STATUS_BLK_SZ);
2168f41ac2beSBill Paul 
2169f41ac2beSBill Paul 	/* Load the address of the status block */
2170f41ac2beSBill Paul 
2171f41ac2beSBill Paul 	ctx.sc = sc;
2172f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
2173f41ac2beSBill Paul 
2174f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_status_tag,
2175f41ac2beSBill Paul 	    sc->bge_cdata.bge_status_map, sc->bge_ldata.bge_status_block,
2176f41ac2beSBill Paul 	    BGE_STATUS_BLK_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2177f41ac2beSBill Paul 
2178f41ac2beSBill Paul 	if (error)
2179f41ac2beSBill Paul 		return (ENOMEM);
2180f41ac2beSBill Paul 
2181f41ac2beSBill Paul 	sc->bge_ldata.bge_status_block_paddr = ctx.bge_busaddr;
2182f41ac2beSBill Paul 
2183f41ac2beSBill Paul 	/* Create tag for statistics block */
2184f41ac2beSBill Paul 
2185f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2186f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2187f41ac2beSBill Paul 	    NULL, BGE_STATS_SZ, 1, BGE_STATS_SZ, 0, NULL, NULL,
2188f41ac2beSBill Paul 	    &sc->bge_cdata.bge_stats_tag);
2189f41ac2beSBill Paul 
2190f41ac2beSBill Paul 	if (error) {
2191f41ac2beSBill Paul 		device_printf(dev, "could not allocate dma tag\n");
2192f41ac2beSBill Paul 		return (ENOMEM);
2193f41ac2beSBill Paul 	}
2194f41ac2beSBill Paul 
2195f41ac2beSBill Paul 	/* Allocate DMA'able memory for statistics block */
2196f41ac2beSBill Paul 
2197f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_stats_tag,
2198f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_stats, BUS_DMA_NOWAIT,
2199f41ac2beSBill Paul 	    &sc->bge_cdata.bge_stats_map);
2200f41ac2beSBill Paul         if (error)
2201f41ac2beSBill Paul                 return (ENOMEM);
2202f41ac2beSBill Paul 
2203f41ac2beSBill Paul         bzero((char *)sc->bge_ldata.bge_stats, BGE_STATS_SZ);
2204f41ac2beSBill Paul 
2205f41ac2beSBill Paul 	/* Load the address of the statstics block */
2206f41ac2beSBill Paul 
2207f41ac2beSBill Paul 	ctx.sc = sc;
2208f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
2209f41ac2beSBill Paul 
2210f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_stats_tag,
2211f41ac2beSBill Paul 	    sc->bge_cdata.bge_stats_map, sc->bge_ldata.bge_stats,
2212f41ac2beSBill Paul 	    BGE_STATS_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2213f41ac2beSBill Paul 
2214f41ac2beSBill Paul 	if (error)
2215f41ac2beSBill Paul 		return (ENOMEM);
2216f41ac2beSBill Paul 
2217f41ac2beSBill Paul 	sc->bge_ldata.bge_stats_paddr = ctx.bge_busaddr;
2218f41ac2beSBill Paul 
2219f41ac2beSBill Paul 	return(0);
2220f41ac2beSBill Paul }
2221f41ac2beSBill Paul 
222295d67482SBill Paul static int
222395d67482SBill Paul bge_attach(dev)
222495d67482SBill Paul 	device_t dev;
222595d67482SBill Paul {
222695d67482SBill Paul 	int s;
222795d67482SBill Paul 	struct ifnet *ifp;
222895d67482SBill Paul 	struct bge_softc *sc;
2229a1d52896SBill Paul 	u_int32_t hwcfg = 0;
2230b1265c1aSJohn Polstra 	u_int32_t mac_addr = 0;
223195d67482SBill Paul 	int unit, error = 0, rid;
223295d67482SBill Paul 
223395d67482SBill Paul 	s = splimp();
223495d67482SBill Paul 
223595d67482SBill Paul 	sc = device_get_softc(dev);
223695d67482SBill Paul 	unit = device_get_unit(dev);
223795d67482SBill Paul 	sc->bge_dev = dev;
223895d67482SBill Paul 	sc->bge_unit = unit;
223995d67482SBill Paul 
224095d67482SBill Paul 	/*
224195d67482SBill Paul 	 * Map control/status registers.
224295d67482SBill Paul 	 */
224395d67482SBill Paul 	pci_enable_busmaster(dev);
224495d67482SBill Paul 
224595d67482SBill Paul 	rid = BGE_PCI_BAR0;
224695d67482SBill Paul 	sc->bge_res = bus_alloc_resource(dev, SYS_RES_MEMORY, &rid,
2247306a2090SMatt Jacob 	    0, ~0, 1, RF_ACTIVE|PCI_RF_DENSE);
224895d67482SBill Paul 
224995d67482SBill Paul 	if (sc->bge_res == NULL) {
225095d67482SBill Paul 		printf ("bge%d: couldn't map memory\n", unit);
225195d67482SBill Paul 		error = ENXIO;
225295d67482SBill Paul 		goto fail;
225395d67482SBill Paul 	}
225495d67482SBill Paul 
225595d67482SBill Paul 	sc->bge_btag = rman_get_bustag(sc->bge_res);
225695d67482SBill Paul 	sc->bge_bhandle = rman_get_bushandle(sc->bge_res);
225795d67482SBill Paul 	sc->bge_vhandle = (vm_offset_t)rman_get_virtual(sc->bge_res);
225895d67482SBill Paul 
225995d67482SBill Paul 	/* Allocate interrupt */
226095d67482SBill Paul 	rid = 0;
226195d67482SBill Paul 
226295d67482SBill Paul 	sc->bge_irq = bus_alloc_resource(dev, SYS_RES_IRQ, &rid, 0, ~0, 1,
226395d67482SBill Paul 	    RF_SHAREABLE | RF_ACTIVE);
226495d67482SBill Paul 
226595d67482SBill Paul 	if (sc->bge_irq == NULL) {
226695d67482SBill Paul 		printf("bge%d: couldn't map interrupt\n", unit);
226795d67482SBill Paul 		error = ENXIO;
226895d67482SBill Paul 		goto fail;
226995d67482SBill Paul 	}
227095d67482SBill Paul 
227195d67482SBill Paul 	error = bus_setup_intr(dev, sc->bge_irq, INTR_TYPE_NET,
227295d67482SBill Paul 	   bge_intr, sc, &sc->bge_intrhand);
227395d67482SBill Paul 
227495d67482SBill Paul 	if (error) {
227595d67482SBill Paul 		bge_release_resources(sc);
227695d67482SBill Paul 		printf("bge%d: couldn't set up irq\n", unit);
227795d67482SBill Paul 		goto fail;
227895d67482SBill Paul 	}
227995d67482SBill Paul 
228095d67482SBill Paul 	sc->bge_unit = unit;
228195d67482SBill Paul 
228295d67482SBill Paul 	/* Try to reset the chip. */
228395d67482SBill Paul 	bge_reset(sc);
228495d67482SBill Paul 
228595d67482SBill Paul 	if (bge_chipinit(sc)) {
228695d67482SBill Paul 		printf("bge%d: chip initialization failed\n", sc->bge_unit);
228795d67482SBill Paul 		bge_release_resources(sc);
228895d67482SBill Paul 		error = ENXIO;
228995d67482SBill Paul 		goto fail;
229095d67482SBill Paul 	}
229195d67482SBill Paul 
229295d67482SBill Paul 	/*
229395d67482SBill Paul 	 * Get station address from the EEPROM.
229495d67482SBill Paul 	 */
2295b1265c1aSJohn Polstra 	mac_addr = bge_readmem_ind(sc, 0x0c14);
2296b1265c1aSJohn Polstra 	if ((mac_addr >> 16) == 0x484b) {
2297b1265c1aSJohn Polstra 		sc->arpcom.ac_enaddr[0] = (u_char)(mac_addr >> 8);
2298b1265c1aSJohn Polstra 		sc->arpcom.ac_enaddr[1] = (u_char)mac_addr;
2299b1265c1aSJohn Polstra 		mac_addr = bge_readmem_ind(sc, 0x0c18);
2300b1265c1aSJohn Polstra 		sc->arpcom.ac_enaddr[2] = (u_char)(mac_addr >> 24);
2301b1265c1aSJohn Polstra 		sc->arpcom.ac_enaddr[3] = (u_char)(mac_addr >> 16);
2302b1265c1aSJohn Polstra 		sc->arpcom.ac_enaddr[4] = (u_char)(mac_addr >> 8);
2303b1265c1aSJohn Polstra 		sc->arpcom.ac_enaddr[5] = (u_char)mac_addr;
2304b1265c1aSJohn Polstra 	} else if (bge_read_eeprom(sc, (caddr_t)&sc->arpcom.ac_enaddr,
230595d67482SBill Paul 	    BGE_EE_MAC_OFFSET + 2, ETHER_ADDR_LEN)) {
230695d67482SBill Paul 		printf("bge%d: failed to read station address\n", unit);
230795d67482SBill Paul 		bge_release_resources(sc);
230895d67482SBill Paul 		error = ENXIO;
230995d67482SBill Paul 		goto fail;
231095d67482SBill Paul 	}
231195d67482SBill Paul 
231295d67482SBill Paul 	/*
231395d67482SBill Paul 	 * A Broadcom chip was detected. Inform the world.
231495d67482SBill Paul 	 */
231595d67482SBill Paul 	printf("bge%d: Ethernet address: %6D\n", unit,
231695d67482SBill Paul 	    sc->arpcom.ac_enaddr, ":");
231795d67482SBill Paul 
23180434d1b8SBill Paul 	/* Save ASIC rev. */
23190434d1b8SBill Paul 
23200434d1b8SBill Paul 	sc->bge_chipid =
23210434d1b8SBill Paul 	    pci_read_config(dev, BGE_PCI_MISC_CTL, 4) &
23220434d1b8SBill Paul 	    BGE_PCIMISCCTL_ASICREV;
23230434d1b8SBill Paul 	sc->bge_asicrev = BGE_ASICREV(sc->bge_chipid);
23240434d1b8SBill Paul 	sc->bge_chiprev = BGE_CHIPREV(sc->bge_chipid);
23250434d1b8SBill Paul 
2326f41ac2beSBill Paul 	/* 5705 limits RX return ring to 512 entries. */
2327f41ac2beSBill Paul 	if (sc->bge_asicrev == BGE_ASICREV_BCM5705)
2328f41ac2beSBill Paul 		sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT_5705;
2329f41ac2beSBill Paul 	else
2330f41ac2beSBill Paul 		sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT;
2331f41ac2beSBill Paul 
2332f41ac2beSBill Paul 	if (bge_dma_alloc(dev)) {
2333f41ac2beSBill Paul 		printf ("bge%d: failed to allocate DMA resources\n",
2334f41ac2beSBill Paul 		    sc->bge_unit);
2335f41ac2beSBill Paul 		bge_release_resources(sc);
2336f41ac2beSBill Paul 		error = ENXIO;
2337f41ac2beSBill Paul 		goto fail;
2338f41ac2beSBill Paul 	}
2339f41ac2beSBill Paul 
23400434d1b8SBill Paul 	/*
23410434d1b8SBill Paul 	 * Try to allocate memory for jumbo buffers.
23420434d1b8SBill Paul 	 * The 5705 does not appear to support jumbo frames.
23430434d1b8SBill Paul 	 */
23440434d1b8SBill Paul 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705) {
234595d67482SBill Paul 		if (bge_alloc_jumbo_mem(sc)) {
234695d67482SBill Paul 			printf("bge%d: jumbo buffer allocation "
234795d67482SBill Paul 			    "failed\n", sc->bge_unit);
234895d67482SBill Paul 			bge_release_resources(sc);
234995d67482SBill Paul 			error = ENXIO;
235095d67482SBill Paul 			goto fail;
235195d67482SBill Paul 		}
23520434d1b8SBill Paul 	}
235395d67482SBill Paul 
235495d67482SBill Paul 	/* Set default tuneable values. */
235595d67482SBill Paul 	sc->bge_stat_ticks = BGE_TICKS_PER_SEC;
235695d67482SBill Paul 	sc->bge_rx_coal_ticks = 150;
235795d67482SBill Paul 	sc->bge_tx_coal_ticks = 150;
235895d67482SBill Paul 	sc->bge_rx_max_coal_bds = 64;
235995d67482SBill Paul 	sc->bge_tx_max_coal_bds = 128;
236095d67482SBill Paul 
236195d67482SBill Paul 	/* Set up ifnet structure */
236295d67482SBill Paul 	ifp = &sc->arpcom.ac_if;
236395d67482SBill Paul 	ifp->if_softc = sc;
236495d67482SBill Paul 	ifp->if_unit = sc->bge_unit;
236595d67482SBill Paul 	ifp->if_name = "bge";
236695d67482SBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
236795d67482SBill Paul 	ifp->if_ioctl = bge_ioctl;
236895d67482SBill Paul 	ifp->if_output = ether_output;
236995d67482SBill Paul 	ifp->if_start = bge_start;
237095d67482SBill Paul 	ifp->if_watchdog = bge_watchdog;
237195d67482SBill Paul 	ifp->if_init = bge_init;
237295d67482SBill Paul 	ifp->if_mtu = ETHERMTU;
237395d67482SBill Paul 	ifp->if_snd.ifq_maxlen = BGE_TX_RING_CNT - 1;
237495d67482SBill Paul 	ifp->if_hwassist = BGE_CSUM_FEATURES;
23750434d1b8SBill Paul 	ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_VLAN_HWTAGGING |
23760434d1b8SBill Paul 	    IFCAP_VLAN_MTU;
237795d67482SBill Paul 	ifp->if_capenable = ifp->if_capabilities;
237895d67482SBill Paul 
2379a1d52896SBill Paul 	/*
2380a1d52896SBill Paul 	 * Figure out what sort of media we have by checking the
238141abcc1bSPaul Saab 	 * hardware config word in the first 32k of NIC internal memory,
238241abcc1bSPaul Saab 	 * or fall back to examining the EEPROM if necessary.
238341abcc1bSPaul Saab 	 * Note: on some BCM5700 cards, this value appears to be unset.
238441abcc1bSPaul Saab 	 * If that's the case, we have to rely on identifying the NIC
238541abcc1bSPaul Saab 	 * by its PCI subsystem ID, as we do below for the SysKonnect
238641abcc1bSPaul Saab 	 * SK-9D41.
2387a1d52896SBill Paul 	 */
238841abcc1bSPaul Saab 	if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG) == BGE_MAGIC_NUMBER)
238941abcc1bSPaul Saab 		hwcfg = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG);
239041abcc1bSPaul Saab 	else {
2391a1d52896SBill Paul 		bge_read_eeprom(sc, (caddr_t)&hwcfg,
2392a1d52896SBill Paul 				BGE_EE_HWCFG_OFFSET, sizeof(hwcfg));
239341abcc1bSPaul Saab 		hwcfg = ntohl(hwcfg);
239441abcc1bSPaul Saab 	}
239541abcc1bSPaul Saab 
239641abcc1bSPaul Saab 	if ((hwcfg & BGE_HWCFG_MEDIA) == BGE_MEDIA_FIBER)
2397a1d52896SBill Paul 		sc->bge_tbi = 1;
2398a1d52896SBill Paul 
239995d67482SBill Paul 	/* The SysKonnect SK-9D41 is a 1000baseSX card. */
240095d67482SBill Paul 	if ((pci_read_config(dev, BGE_PCI_SUBSYS, 4) >> 16) == SK_SUBSYSID_9D41)
240195d67482SBill Paul 		sc->bge_tbi = 1;
240295d67482SBill Paul 
240395d67482SBill Paul 	if (sc->bge_tbi) {
240495d67482SBill Paul 		ifmedia_init(&sc->bge_ifmedia, IFM_IMASK,
240595d67482SBill Paul 		    bge_ifmedia_upd, bge_ifmedia_sts);
240695d67482SBill Paul 		ifmedia_add(&sc->bge_ifmedia, IFM_ETHER|IFM_1000_SX, 0, NULL);
240795d67482SBill Paul 		ifmedia_add(&sc->bge_ifmedia,
240895d67482SBill Paul 		    IFM_ETHER|IFM_1000_SX|IFM_FDX, 0, NULL);
240995d67482SBill Paul 		ifmedia_add(&sc->bge_ifmedia, IFM_ETHER|IFM_AUTO, 0, NULL);
241095d67482SBill Paul 		ifmedia_set(&sc->bge_ifmedia, IFM_ETHER|IFM_AUTO);
241195d67482SBill Paul 	} else {
241295d67482SBill Paul 		/*
241395d67482SBill Paul 		 * Do transceiver setup.
241495d67482SBill Paul 		 */
241595d67482SBill Paul 		if (mii_phy_probe(dev, &sc->bge_miibus,
241695d67482SBill Paul 		    bge_ifmedia_upd, bge_ifmedia_sts)) {
241795d67482SBill Paul 			printf("bge%d: MII without any PHY!\n", sc->bge_unit);
241895d67482SBill Paul 			bge_release_resources(sc);
241995d67482SBill Paul 			bge_free_jumbo_mem(sc);
242095d67482SBill Paul 			error = ENXIO;
242195d67482SBill Paul 			goto fail;
242295d67482SBill Paul 		}
242395d67482SBill Paul 	}
242495d67482SBill Paul 
242595d67482SBill Paul 	/*
2426e255b776SJohn Polstra 	 * When using the BCM5701 in PCI-X mode, data corruption has
2427e255b776SJohn Polstra 	 * been observed in the first few bytes of some received packets.
2428e255b776SJohn Polstra 	 * Aligning the packet buffer in memory eliminates the corruption.
2429e255b776SJohn Polstra 	 * Unfortunately, this misaligns the packet payloads.  On platforms
2430e255b776SJohn Polstra 	 * which do not support unaligned accesses, we will realign the
2431e255b776SJohn Polstra 	 * payloads by copying the received packets.
2432e255b776SJohn Polstra 	 */
2433e0ced696SPaul Saab 	switch (sc->bge_chipid) {
2434e0ced696SPaul Saab 	case BGE_CHIPID_BCM5701_A0:
2435e0ced696SPaul Saab 	case BGE_CHIPID_BCM5701_B0:
2436e0ced696SPaul Saab 	case BGE_CHIPID_BCM5701_B2:
2437e0ced696SPaul Saab 	case BGE_CHIPID_BCM5701_B5:
2438e255b776SJohn Polstra 		/* If in PCI-X mode, work around the alignment bug. */
2439e255b776SJohn Polstra 		if ((pci_read_config(dev, BGE_PCI_PCISTATE, 4) &
2440e255b776SJohn Polstra 		    (BGE_PCISTATE_PCI_BUSMODE | BGE_PCISTATE_PCI_BUSSPEED)) ==
2441e255b776SJohn Polstra 		    BGE_PCISTATE_PCI_BUSSPEED)
2442e255b776SJohn Polstra 			sc->bge_rx_alignment_bug = 1;
2443e255b776SJohn Polstra 		break;
2444e255b776SJohn Polstra 	}
2445e255b776SJohn Polstra 
2446e255b776SJohn Polstra 	/*
244795d67482SBill Paul 	 * Call MI attach routine.
244895d67482SBill Paul 	 */
2449673d9191SSam Leffler 	ether_ifattach(ifp, sc->arpcom.ac_enaddr);
245095d67482SBill Paul 	callout_handle_init(&sc->bge_stat_ch);
245195d67482SBill Paul 
245295d67482SBill Paul fail:
245395d67482SBill Paul 	splx(s);
245495d67482SBill Paul 
245595d67482SBill Paul 	return(error);
245695d67482SBill Paul }
245795d67482SBill Paul 
245895d67482SBill Paul static int
245995d67482SBill Paul bge_detach(dev)
246095d67482SBill Paul 	device_t dev;
246195d67482SBill Paul {
246295d67482SBill Paul 	struct bge_softc *sc;
246395d67482SBill Paul 	struct ifnet *ifp;
246495d67482SBill Paul 	int s;
246595d67482SBill Paul 
246695d67482SBill Paul 	s = splimp();
246795d67482SBill Paul 
246895d67482SBill Paul 	sc = device_get_softc(dev);
246995d67482SBill Paul 	ifp = &sc->arpcom.ac_if;
247095d67482SBill Paul 
2471673d9191SSam Leffler 	ether_ifdetach(ifp);
247295d67482SBill Paul 	bge_stop(sc);
247395d67482SBill Paul 	bge_reset(sc);
247495d67482SBill Paul 
247595d67482SBill Paul 	if (sc->bge_tbi) {
247695d67482SBill Paul 		ifmedia_removeall(&sc->bge_ifmedia);
247795d67482SBill Paul 	} else {
247895d67482SBill Paul 		bus_generic_detach(dev);
247995d67482SBill Paul 		device_delete_child(dev, sc->bge_miibus);
248095d67482SBill Paul 	}
248195d67482SBill Paul 
248295d67482SBill Paul 	bge_release_resources(sc);
24830434d1b8SBill Paul 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705)
248495d67482SBill Paul 		bge_free_jumbo_mem(sc);
248595d67482SBill Paul 
248695d67482SBill Paul 	splx(s);
248795d67482SBill Paul 
248895d67482SBill Paul 	return(0);
248995d67482SBill Paul }
249095d67482SBill Paul 
249195d67482SBill Paul static void
249295d67482SBill Paul bge_release_resources(sc)
249395d67482SBill Paul 	struct bge_softc *sc;
249495d67482SBill Paul {
249595d67482SBill Paul         device_t dev;
249695d67482SBill Paul 
249795d67482SBill Paul         dev = sc->bge_dev;
249895d67482SBill Paul 
249995d67482SBill Paul 	if (sc->bge_vpd_prodname != NULL)
250095d67482SBill Paul 		free(sc->bge_vpd_prodname, M_DEVBUF);
250195d67482SBill Paul 
250295d67482SBill Paul 	if (sc->bge_vpd_readonly != NULL)
250395d67482SBill Paul 		free(sc->bge_vpd_readonly, M_DEVBUF);
250495d67482SBill Paul 
250595d67482SBill Paul         if (sc->bge_intrhand != NULL)
250695d67482SBill Paul                 bus_teardown_intr(dev, sc->bge_irq, sc->bge_intrhand);
250795d67482SBill Paul 
250895d67482SBill Paul         if (sc->bge_irq != NULL)
250995d67482SBill Paul 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->bge_irq);
251095d67482SBill Paul 
251195d67482SBill Paul         if (sc->bge_res != NULL)
251295d67482SBill Paul 		bus_release_resource(dev, SYS_RES_MEMORY,
251395d67482SBill Paul 		    BGE_PCI_BAR0, sc->bge_res);
251495d67482SBill Paul 
2515f41ac2beSBill Paul 	bge_dma_free(sc);
251695d67482SBill Paul 
251795d67482SBill Paul         return;
251895d67482SBill Paul }
251995d67482SBill Paul 
252095d67482SBill Paul static void
252195d67482SBill Paul bge_reset(sc)
252295d67482SBill Paul 	struct bge_softc *sc;
252395d67482SBill Paul {
252495d67482SBill Paul 	device_t dev;
252595d67482SBill Paul 	u_int32_t cachesize, command, pcistate;
252695d67482SBill Paul 	int i, val = 0;
252795d67482SBill Paul 
252895d67482SBill Paul 	dev = sc->bge_dev;
252995d67482SBill Paul 
253095d67482SBill Paul 	/* Save some important PCI state. */
253195d67482SBill Paul 	cachesize = pci_read_config(dev, BGE_PCI_CACHESZ, 4);
253295d67482SBill Paul 	command = pci_read_config(dev, BGE_PCI_CMD, 4);
253395d67482SBill Paul 	pcistate = pci_read_config(dev, BGE_PCI_PCISTATE, 4);
253495d67482SBill Paul 
253595d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MISC_CTL,
253695d67482SBill Paul 	    BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR|
253795d67482SBill Paul 	    BGE_PCIMISCCTL_ENDIAN_WORDSWAP|BGE_PCIMISCCTL_PCISTATE_RW, 4);
253895d67482SBill Paul 
253995d67482SBill Paul 	/* Issue global reset */
254095d67482SBill Paul 	bge_writereg_ind(sc, BGE_MISC_CFG,
254195d67482SBill Paul 	    BGE_MISCCFG_RESET_CORE_CLOCKS|(65<<1));
254295d67482SBill Paul 
254395d67482SBill Paul 	DELAY(1000);
254495d67482SBill Paul 
254595d67482SBill Paul 	/* Reset some of the PCI state that got zapped by reset */
254695d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MISC_CTL,
254795d67482SBill Paul 	    BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR|
254895d67482SBill Paul 	    BGE_PCIMISCCTL_ENDIAN_WORDSWAP|BGE_PCIMISCCTL_PCISTATE_RW, 4);
254995d67482SBill Paul 	pci_write_config(dev, BGE_PCI_CACHESZ, cachesize, 4);
255095d67482SBill Paul 	pci_write_config(dev, BGE_PCI_CMD, command, 4);
255195d67482SBill Paul 	bge_writereg_ind(sc, BGE_MISC_CFG, (65 << 1));
255295d67482SBill Paul 
255395d67482SBill Paul 	/*
255495d67482SBill Paul 	 * Prevent PXE restart: write a magic number to the
255595d67482SBill Paul 	 * general communications memory at 0xB50.
255695d67482SBill Paul 	 */
255795d67482SBill Paul 	bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER);
255895d67482SBill Paul 	/*
255995d67482SBill Paul 	 * Poll the value location we just wrote until
256095d67482SBill Paul 	 * we see the 1's complement of the magic number.
256195d67482SBill Paul 	 * This indicates that the firmware initialization
256295d67482SBill Paul 	 * is complete.
256395d67482SBill Paul 	 */
256495d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
256595d67482SBill Paul 		val = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM);
256695d67482SBill Paul 		if (val == ~BGE_MAGIC_NUMBER)
256795d67482SBill Paul 			break;
256895d67482SBill Paul 		DELAY(10);
256995d67482SBill Paul 	}
257095d67482SBill Paul 
257195d67482SBill Paul 	if (i == BGE_TIMEOUT) {
257295d67482SBill Paul 		printf("bge%d: firmware handshake timed out\n", sc->bge_unit);
257395d67482SBill Paul 		return;
257495d67482SBill Paul 	}
257595d67482SBill Paul 
257695d67482SBill Paul 	/*
257795d67482SBill Paul 	 * XXX Wait for the value of the PCISTATE register to
257895d67482SBill Paul 	 * return to its original pre-reset state. This is a
257995d67482SBill Paul 	 * fairly good indicator of reset completion. If we don't
258095d67482SBill Paul 	 * wait for the reset to fully complete, trying to read
258195d67482SBill Paul 	 * from the device's non-PCI registers may yield garbage
258295d67482SBill Paul 	 * results.
258395d67482SBill Paul 	 */
258495d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
258595d67482SBill Paul 		if (pci_read_config(dev, BGE_PCI_PCISTATE, 4) == pcistate)
258695d67482SBill Paul 			break;
258795d67482SBill Paul 		DELAY(10);
258895d67482SBill Paul 	}
258995d67482SBill Paul 
259095d67482SBill Paul 	/* Enable memory arbiter. */
25910434d1b8SBill Paul 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705)
259295d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE);
259395d67482SBill Paul 
259495d67482SBill Paul 	/* Fix up byte swapping */
259595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_MODECTL_BYTESWAP_NONFRAME|
259695d67482SBill Paul 	    BGE_MODECTL_BYTESWAP_DATA);
259795d67482SBill Paul 
259895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_MODE, 0);
259995d67482SBill Paul 
260095d67482SBill Paul 	DELAY(10000);
260195d67482SBill Paul 
260295d67482SBill Paul 	return;
260395d67482SBill Paul }
260495d67482SBill Paul 
260595d67482SBill Paul /*
260695d67482SBill Paul  * Frame reception handling. This is called if there's a frame
260795d67482SBill Paul  * on the receive return list.
260895d67482SBill Paul  *
260995d67482SBill Paul  * Note: we have to be able to handle two possibilities here:
261095d67482SBill Paul  * 1) the frame is from the jumbo recieve ring
261195d67482SBill Paul  * 2) the frame is from the standard receive ring
261295d67482SBill Paul  */
261395d67482SBill Paul 
261495d67482SBill Paul static void
261595d67482SBill Paul bge_rxeof(sc)
261695d67482SBill Paul 	struct bge_softc *sc;
261795d67482SBill Paul {
261895d67482SBill Paul 	struct ifnet *ifp;
261995d67482SBill Paul 	int stdcnt = 0, jumbocnt = 0;
262095d67482SBill Paul 
262195d67482SBill Paul 	ifp = &sc->arpcom.ac_if;
262295d67482SBill Paul 
2623f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag,
2624f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_POSTWRITE);
2625f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
2626f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_POSTREAD);
2627f41ac2beSBill Paul 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705) {
2628f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
2629f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map,
2630f41ac2beSBill Paul 		    BUS_DMASYNC_POSTREAD);
2631f41ac2beSBill Paul 	}
2632f41ac2beSBill Paul 
263395d67482SBill Paul 	while(sc->bge_rx_saved_considx !=
2634f41ac2beSBill Paul 	    sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx) {
263595d67482SBill Paul 		struct bge_rx_bd	*cur_rx;
263695d67482SBill Paul 		u_int32_t		rxidx;
263795d67482SBill Paul 		struct ether_header	*eh;
263895d67482SBill Paul 		struct mbuf		*m = NULL;
263995d67482SBill Paul 		u_int16_t		vlan_tag = 0;
264095d67482SBill Paul 		int			have_tag = 0;
264195d67482SBill Paul 
264295d67482SBill Paul 		cur_rx =
2643f41ac2beSBill Paul 	    &sc->bge_ldata.bge_rx_return_ring[sc->bge_rx_saved_considx];
264495d67482SBill Paul 
264595d67482SBill Paul 		rxidx = cur_rx->bge_idx;
26460434d1b8SBill Paul 		BGE_INC(sc->bge_rx_saved_considx, sc->bge_return_ring_cnt);
264795d67482SBill Paul 
264895d67482SBill Paul 		if (cur_rx->bge_flags & BGE_RXBDFLAG_VLAN_TAG) {
264995d67482SBill Paul 			have_tag = 1;
265095d67482SBill Paul 			vlan_tag = cur_rx->bge_vlan_tag;
265195d67482SBill Paul 		}
265295d67482SBill Paul 
265395d67482SBill Paul 		if (cur_rx->bge_flags & BGE_RXBDFLAG_JUMBO_RING) {
265495d67482SBill Paul 			BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT);
2655f41ac2beSBill Paul 			bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo,
2656f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_jumbo_dmamap[rxidx],
2657f41ac2beSBill Paul 			    BUS_DMASYNC_POSTREAD);
2658f41ac2beSBill Paul 			bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo,
2659f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_jumbo_dmamap[rxidx]);
266095d67482SBill Paul 			m = sc->bge_cdata.bge_rx_jumbo_chain[rxidx];
266195d67482SBill Paul 			sc->bge_cdata.bge_rx_jumbo_chain[rxidx] = NULL;
266295d67482SBill Paul 			jumbocnt++;
266395d67482SBill Paul 			if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) {
266495d67482SBill Paul 				ifp->if_ierrors++;
266595d67482SBill Paul 				bge_newbuf_jumbo(sc, sc->bge_jumbo, m);
266695d67482SBill Paul 				continue;
266795d67482SBill Paul 			}
266895d67482SBill Paul 			if (bge_newbuf_jumbo(sc,
266995d67482SBill Paul 			    sc->bge_jumbo, NULL) == ENOBUFS) {
267095d67482SBill Paul 				ifp->if_ierrors++;
267195d67482SBill Paul 				bge_newbuf_jumbo(sc, sc->bge_jumbo, m);
267295d67482SBill Paul 				continue;
267395d67482SBill Paul 			}
267495d67482SBill Paul 		} else {
267595d67482SBill Paul 			BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT);
2676f41ac2beSBill Paul 			bus_dmamap_sync(sc->bge_cdata.bge_mtag,
2677f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_std_dmamap[rxidx],
2678f41ac2beSBill Paul 			    BUS_DMASYNC_POSTREAD);
2679f41ac2beSBill Paul 			bus_dmamap_unload(sc->bge_cdata.bge_mtag,
2680f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_std_dmamap[rxidx]);
268195d67482SBill Paul 			m = sc->bge_cdata.bge_rx_std_chain[rxidx];
268295d67482SBill Paul 			sc->bge_cdata.bge_rx_std_chain[rxidx] = NULL;
268395d67482SBill Paul 			stdcnt++;
268495d67482SBill Paul 			if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) {
268595d67482SBill Paul 				ifp->if_ierrors++;
268695d67482SBill Paul 				bge_newbuf_std(sc, sc->bge_std, m);
268795d67482SBill Paul 				continue;
268895d67482SBill Paul 			}
268995d67482SBill Paul 			if (bge_newbuf_std(sc, sc->bge_std,
269095d67482SBill Paul 			    NULL) == ENOBUFS) {
269195d67482SBill Paul 				ifp->if_ierrors++;
269295d67482SBill Paul 				bge_newbuf_std(sc, sc->bge_std, m);
269395d67482SBill Paul 				continue;
269495d67482SBill Paul 			}
269595d67482SBill Paul 		}
269695d67482SBill Paul 
269795d67482SBill Paul 		ifp->if_ipackets++;
2698e255b776SJohn Polstra #ifndef __i386__
2699e255b776SJohn Polstra 		/*
2700e255b776SJohn Polstra 		 * The i386 allows unaligned accesses, but for other
2701e255b776SJohn Polstra 		 * platforms we must make sure the payload is aligned.
2702e255b776SJohn Polstra 		 */
2703e255b776SJohn Polstra 		if (sc->bge_rx_alignment_bug) {
2704e255b776SJohn Polstra 			bcopy(m->m_data, m->m_data + ETHER_ALIGN,
2705e255b776SJohn Polstra 			    cur_rx->bge_len);
2706e255b776SJohn Polstra 			m->m_data += ETHER_ALIGN;
2707e255b776SJohn Polstra 		}
2708e255b776SJohn Polstra #endif
270995d67482SBill Paul 		eh = mtod(m, struct ether_header *);
271095d67482SBill Paul 		m->m_pkthdr.len = m->m_len = cur_rx->bge_len;
271195d67482SBill Paul 		m->m_pkthdr.rcvif = ifp;
271295d67482SBill Paul 
2713eb48892eSDavid Greenman #if 0 /* currently broken for some packets, possibly related to TCP options */
271495d67482SBill Paul 		if (ifp->if_hwassist) {
271595d67482SBill Paul 			m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
271695d67482SBill Paul 			if ((cur_rx->bge_ip_csum ^ 0xffff) == 0)
271795d67482SBill Paul 				m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
271895d67482SBill Paul 			if (cur_rx->bge_flags & BGE_RXBDFLAG_TCP_UDP_CSUM) {
271995d67482SBill Paul 				m->m_pkthdr.csum_data =
272095d67482SBill Paul 				    cur_rx->bge_tcp_udp_csum;
27210189c944SBill Paul 				m->m_pkthdr.csum_flags |= CSUM_DATA_VALID;
272295d67482SBill Paul 			}
272395d67482SBill Paul 		}
2724eb48892eSDavid Greenman #endif
272595d67482SBill Paul 
272695d67482SBill Paul 		/*
2727673d9191SSam Leffler 		 * If we received a packet with a vlan tag,
2728673d9191SSam Leffler 		 * attach that information to the packet.
272995d67482SBill Paul 		 */
2730673d9191SSam Leffler 		if (have_tag)
2731673d9191SSam Leffler 			VLAN_INPUT_TAG(ifp, m, vlan_tag, continue);
273295d67482SBill Paul 
2733673d9191SSam Leffler 		(*ifp->if_input)(ifp, m);
273495d67482SBill Paul 	}
273595d67482SBill Paul 
2736f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag,
2737f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_PREWRITE);
2738f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
2739f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_std_ring_map,
2740f41ac2beSBill Paul 	    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_PREWRITE);
2741f41ac2beSBill Paul 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705) {
2742f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
2743f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map,
2744f41ac2beSBill Paul 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
2745f41ac2beSBill Paul 	}
2746f41ac2beSBill Paul 
274795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MBX_RX_CONS0_LO, sc->bge_rx_saved_considx);
274895d67482SBill Paul 	if (stdcnt)
274995d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std);
275095d67482SBill Paul 	if (jumbocnt)
275195d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo);
275295d67482SBill Paul 
275395d67482SBill Paul 	return;
275495d67482SBill Paul }
275595d67482SBill Paul 
275695d67482SBill Paul static void
275795d67482SBill Paul bge_txeof(sc)
275895d67482SBill Paul 	struct bge_softc *sc;
275995d67482SBill Paul {
276095d67482SBill Paul 	struct bge_tx_bd *cur_tx = NULL;
276195d67482SBill Paul 	struct ifnet *ifp;
276295d67482SBill Paul 
276395d67482SBill Paul 	ifp = &sc->arpcom.ac_if;
276495d67482SBill Paul 
276595d67482SBill Paul 	/*
276695d67482SBill Paul 	 * Go through our tx ring and free mbufs for those
276795d67482SBill Paul 	 * frames that have been sent.
276895d67482SBill Paul 	 */
276995d67482SBill Paul 	while (sc->bge_tx_saved_considx !=
2770f41ac2beSBill Paul 	    sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx) {
277195d67482SBill Paul 		u_int32_t		idx = 0;
277295d67482SBill Paul 
277395d67482SBill Paul 		idx = sc->bge_tx_saved_considx;
2774f41ac2beSBill Paul 		cur_tx = &sc->bge_ldata.bge_tx_ring[idx];
277595d67482SBill Paul 		if (cur_tx->bge_flags & BGE_TXBDFLAG_END)
277695d67482SBill Paul 			ifp->if_opackets++;
277795d67482SBill Paul 		if (sc->bge_cdata.bge_tx_chain[idx] != NULL) {
277895d67482SBill Paul 			m_freem(sc->bge_cdata.bge_tx_chain[idx]);
277995d67482SBill Paul 			sc->bge_cdata.bge_tx_chain[idx] = NULL;
2780f41ac2beSBill Paul 			bus_dmamap_unload(sc->bge_cdata.bge_mtag,
2781f41ac2beSBill Paul 			    sc->bge_cdata.bge_tx_dmamap[idx]);
278295d67482SBill Paul 		}
278395d67482SBill Paul 		sc->bge_txcnt--;
278495d67482SBill Paul 		BGE_INC(sc->bge_tx_saved_considx, BGE_TX_RING_CNT);
278595d67482SBill Paul 		ifp->if_timer = 0;
278695d67482SBill Paul 	}
278795d67482SBill Paul 
278895d67482SBill Paul 	if (cur_tx != NULL)
278995d67482SBill Paul 		ifp->if_flags &= ~IFF_OACTIVE;
279095d67482SBill Paul 
279195d67482SBill Paul 	return;
279295d67482SBill Paul }
279395d67482SBill Paul 
279495d67482SBill Paul static void
279595d67482SBill Paul bge_intr(xsc)
279695d67482SBill Paul 	void *xsc;
279795d67482SBill Paul {
279895d67482SBill Paul 	struct bge_softc *sc;
279995d67482SBill Paul 	struct ifnet *ifp;
2800487a8c7eSPaul Saab 	u_int32_t statusword;
280122606b20SBill Paul 	u_int32_t status;
280295d67482SBill Paul 
280395d67482SBill Paul 	sc = xsc;
280495d67482SBill Paul 	ifp = &sc->arpcom.ac_if;
2805f41ac2beSBill Paul 
2806f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
2807f41ac2beSBill Paul 	    sc->bge_cdata.bge_status_map, BUS_DMASYNC_POSTWRITE);
2808f41ac2beSBill Paul 
2809487a8c7eSPaul Saab 	statusword =
2810f41ac2beSBill Paul 	    atomic_readandclear_32(&sc->bge_ldata.bge_status_block->bge_status);
281195d67482SBill Paul 
281295d67482SBill Paul #ifdef notdef
281395d67482SBill Paul 	/* Avoid this for now -- checking this register is expensive. */
281495d67482SBill Paul 	/* Make sure this is really our interrupt. */
281595d67482SBill Paul 	if (!(CSR_READ_4(sc, BGE_MISC_LOCAL_CTL) & BGE_MLC_INTR_STATE))
281695d67482SBill Paul 		return;
281795d67482SBill Paul #endif
281895d67482SBill Paul 	/* Ack interrupt and stop others from occuring. */
281995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1);
282095d67482SBill Paul 
2821a1d52896SBill Paul 	/*
2822a1d52896SBill Paul 	 * Process link state changes.
2823a1d52896SBill Paul 	 * Grrr. The link status word in the status block does
2824a1d52896SBill Paul 	 * not work correctly on the BCM5700 rev AX and BX chips,
2825a1d52896SBill Paul 	 * according to all avaibable information. Hence, we have
2826a1d52896SBill Paul 	 * to enable MII interrupts in order to properly obtain
2827a1d52896SBill Paul 	 * async link changes. Unfortunately, this also means that
2828a1d52896SBill Paul 	 * we have to read the MAC status register to detect link
2829a1d52896SBill Paul 	 * changes, thereby adding an additional register access to
2830a1d52896SBill Paul 	 * the interrupt handler.
2831a1d52896SBill Paul 	 */
2832a1d52896SBill Paul 
2833e0ced696SPaul Saab 	if (sc->bge_asicrev == BGE_ASICREV_BCM5700) {
2834a1d52896SBill Paul 
2835a1d52896SBill Paul 		status = CSR_READ_4(sc, BGE_MAC_STS);
2836a1d52896SBill Paul 		if (status & BGE_MACSTAT_MI_INTERRUPT) {
283795d67482SBill Paul 			sc->bge_link = 0;
283895d67482SBill Paul 			untimeout(bge_tick, sc, sc->bge_stat_ch);
283995d67482SBill Paul 			bge_tick(sc);
2840a1d52896SBill Paul 			/* Clear the interrupt */
2841a1d52896SBill Paul 			CSR_WRITE_4(sc, BGE_MAC_EVT_ENB,
2842a1d52896SBill Paul 			    BGE_EVTENB_MI_INTERRUPT);
2843a1d52896SBill Paul 			bge_miibus_readreg(sc->bge_dev, 1, BRGPHY_MII_ISR);
2844a1d52896SBill Paul 			bge_miibus_writereg(sc->bge_dev, 1, BRGPHY_MII_IMR,
2845a1d52896SBill Paul 			    BRGPHY_INTRS);
284698b28ee5SBill Paul 		}
2847a1d52896SBill Paul 	} else {
2848487a8c7eSPaul Saab 		if (statusword & BGE_STATFLAG_LINKSTATE_CHANGED) {
284922606b20SBill Paul 			/*
285022606b20SBill Paul 			 * Sometimes PCS encoding errors are detected in
285122606b20SBill Paul 			 * TBI mode (on fiber NICs), and for some reason
285222606b20SBill Paul 			 * the chip will signal them as link changes.
285322606b20SBill Paul 			 * If we get a link change event, but the 'PCS
285422606b20SBill Paul 			 * encoding error' bit in the MAC status register
285522606b20SBill Paul 			 * is set, don't bother doing a link check.
285622606b20SBill Paul 			 * This avoids spurious "gigabit link up" messages
285722606b20SBill Paul 			 * that sometimes appear on fiber NICs during
285822606b20SBill Paul 			 * periods of heavy traffic. (There should be no
285922606b20SBill Paul 			 * effect on copper NICs.)
286022606b20SBill Paul 			 */
286122606b20SBill Paul 			status = CSR_READ_4(sc, BGE_MAC_STS);
2862ca3f4fd0SBill Paul 			if (!(status & (BGE_MACSTAT_PORT_DECODE_ERROR|
2863ca3f4fd0SBill Paul 			    BGE_MACSTAT_MI_COMPLETE))) {
2864a1d52896SBill Paul 				sc->bge_link = 0;
2865a1d52896SBill Paul 				untimeout(bge_tick, sc, sc->bge_stat_ch);
2866a1d52896SBill Paul 				bge_tick(sc);
286722606b20SBill Paul 			}
2868a1d52896SBill Paul 			/* Clear the interrupt */
286995d67482SBill Paul 			CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED|
28700434d1b8SBill Paul 			    BGE_MACSTAT_CFG_CHANGED|BGE_MACSTAT_MI_COMPLETE|
28710434d1b8SBill Paul 			    BGE_MACSTAT_LINK_CHANGED);
287237ceeb4dSPaul Saab 
287337ceeb4dSPaul Saab 			/* Force flush the status block cached by PCI bridge */
287437ceeb4dSPaul Saab 			CSR_READ_4(sc, BGE_MBX_IRQ0_LO);
2875a1d52896SBill Paul 		}
287695d67482SBill Paul 	}
287795d67482SBill Paul 
287895d67482SBill Paul 	if (ifp->if_flags & IFF_RUNNING) {
287995d67482SBill Paul 		/* Check RX return ring producer/consumer */
288095d67482SBill Paul 		bge_rxeof(sc);
288195d67482SBill Paul 
288295d67482SBill Paul 		/* Check TX ring producer/consumer */
288395d67482SBill Paul 		bge_txeof(sc);
288495d67482SBill Paul 	}
288595d67482SBill Paul 
2886f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
2887f41ac2beSBill Paul 	    sc->bge_cdata.bge_status_map, BUS_DMASYNC_PREWRITE);
2888f41ac2beSBill Paul 
288995d67482SBill Paul 	bge_handle_events(sc);
289095d67482SBill Paul 
289195d67482SBill Paul 	/* Re-enable interrupts. */
289295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 0);
289395d67482SBill Paul 
289495d67482SBill Paul 	if (ifp->if_flags & IFF_RUNNING && ifp->if_snd.ifq_head != NULL)
289595d67482SBill Paul 		bge_start(ifp);
289695d67482SBill Paul 
289795d67482SBill Paul 	return;
289895d67482SBill Paul }
289995d67482SBill Paul 
290095d67482SBill Paul static void
290195d67482SBill Paul bge_tick(xsc)
290295d67482SBill Paul 	void *xsc;
290395d67482SBill Paul {
290495d67482SBill Paul 	struct bge_softc *sc;
290595d67482SBill Paul 	struct mii_data *mii = NULL;
290695d67482SBill Paul 	struct ifmedia *ifm = NULL;
290795d67482SBill Paul 	struct ifnet *ifp;
290895d67482SBill Paul 	int s;
290995d67482SBill Paul 
291095d67482SBill Paul 	sc = xsc;
291195d67482SBill Paul 	ifp = &sc->arpcom.ac_if;
291295d67482SBill Paul 
291395d67482SBill Paul 	s = splimp();
291495d67482SBill Paul 
29150434d1b8SBill Paul 	if (sc->bge_asicrev == BGE_ASICREV_BCM5705)
29160434d1b8SBill Paul 		bge_stats_update_regs(sc);
29170434d1b8SBill Paul 	else
291895d67482SBill Paul 		bge_stats_update(sc);
291995d67482SBill Paul 	sc->bge_stat_ch = timeout(bge_tick, sc, hz);
29201c33cc4bSJohn Polstra 	if (sc->bge_link) {
29211c33cc4bSJohn Polstra 		splx(s);
292295d67482SBill Paul 		return;
29231c33cc4bSJohn Polstra 	}
292495d67482SBill Paul 
292595d67482SBill Paul 	if (sc->bge_tbi) {
292695d67482SBill Paul 		ifm = &sc->bge_ifmedia;
292795d67482SBill Paul 		if (CSR_READ_4(sc, BGE_MAC_STS) &
292895d67482SBill Paul 		    BGE_MACSTAT_TBI_PCS_SYNCHED) {
292995d67482SBill Paul 			sc->bge_link++;
293095d67482SBill Paul 			CSR_WRITE_4(sc, BGE_MAC_STS, 0xFFFFFFFF);
293195d67482SBill Paul 			printf("bge%d: gigabit link up\n", sc->bge_unit);
293295d67482SBill Paul 			if (ifp->if_snd.ifq_head != NULL)
293395d67482SBill Paul 				bge_start(ifp);
293495d67482SBill Paul 		}
29351c33cc4bSJohn Polstra 		splx(s);
293695d67482SBill Paul 		return;
293795d67482SBill Paul 	}
293895d67482SBill Paul 
293995d67482SBill Paul 	mii = device_get_softc(sc->bge_miibus);
294095d67482SBill Paul 	mii_tick(mii);
294195d67482SBill Paul 
2942b2561871SJonathan Lemon 	if (!sc->bge_link && mii->mii_media_status & IFM_ACTIVE &&
294395d67482SBill Paul 	    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
294495d67482SBill Paul 		sc->bge_link++;
2945b418ad5cSPoul-Henning Kamp 		if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T ||
294695d67482SBill Paul 		    IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_SX)
294795d67482SBill Paul 			printf("bge%d: gigabit link up\n",
294895d67482SBill Paul 			   sc->bge_unit);
294995d67482SBill Paul 		if (ifp->if_snd.ifq_head != NULL)
295095d67482SBill Paul 			bge_start(ifp);
295195d67482SBill Paul 	}
295295d67482SBill Paul 
295395d67482SBill Paul 	splx(s);
295495d67482SBill Paul 
295595d67482SBill Paul 	return;
295695d67482SBill Paul }
295795d67482SBill Paul 
295895d67482SBill Paul static void
29590434d1b8SBill Paul bge_stats_update_regs(sc)
29600434d1b8SBill Paul 	struct bge_softc *sc;
29610434d1b8SBill Paul {
29620434d1b8SBill Paul 	struct ifnet *ifp;
29630434d1b8SBill Paul 	struct bge_mac_stats_regs stats;
29640434d1b8SBill Paul 	u_int32_t *s;
29650434d1b8SBill Paul 	int i;
29660434d1b8SBill Paul 
29670434d1b8SBill Paul 	ifp = &sc->arpcom.ac_if;
29680434d1b8SBill Paul 
29690434d1b8SBill Paul 	s = (u_int32_t *)&stats;
29700434d1b8SBill Paul 	for (i = 0; i < sizeof(struct bge_mac_stats_regs); i += 4) {
29710434d1b8SBill Paul 		*s = CSR_READ_4(sc, BGE_RX_STATS + i);
29720434d1b8SBill Paul 		s++;
29730434d1b8SBill Paul 	}
29740434d1b8SBill Paul 
29750434d1b8SBill Paul 	ifp->if_collisions +=
29760434d1b8SBill Paul 	   (stats.dot3StatsSingleCollisionFrames +
29770434d1b8SBill Paul 	   stats.dot3StatsMultipleCollisionFrames +
29780434d1b8SBill Paul 	   stats.dot3StatsExcessiveCollisions +
29790434d1b8SBill Paul 	   stats.dot3StatsLateCollisions) -
29800434d1b8SBill Paul 	   ifp->if_collisions;
29810434d1b8SBill Paul 
29820434d1b8SBill Paul 	return;
29830434d1b8SBill Paul }
29840434d1b8SBill Paul 
29850434d1b8SBill Paul static void
298695d67482SBill Paul bge_stats_update(sc)
298795d67482SBill Paul 	struct bge_softc *sc;
298895d67482SBill Paul {
298995d67482SBill Paul 	struct ifnet *ifp;
299095d67482SBill Paul 	struct bge_stats *stats;
299195d67482SBill Paul 
299295d67482SBill Paul 	ifp = &sc->arpcom.ac_if;
299395d67482SBill Paul 
299495d67482SBill Paul 	stats = (struct bge_stats *)(sc->bge_vhandle +
299595d67482SBill Paul 	    BGE_MEMWIN_START + BGE_STATS_BLOCK);
299695d67482SBill Paul 
299795d67482SBill Paul 	ifp->if_collisions +=
29980434d1b8SBill Paul 	   (stats->txstats.dot3StatsSingleCollisionFrames.bge_addr_lo +
29990434d1b8SBill Paul 	   stats->txstats.dot3StatsMultipleCollisionFrames.bge_addr_lo +
30000434d1b8SBill Paul 	   stats->txstats.dot3StatsExcessiveCollisions.bge_addr_lo +
30010434d1b8SBill Paul 	   stats->txstats.dot3StatsLateCollisions.bge_addr_lo) -
300295d67482SBill Paul 	   ifp->if_collisions;
300395d67482SBill Paul 
300495d67482SBill Paul #ifdef notdef
300595d67482SBill Paul 	ifp->if_collisions +=
300695d67482SBill Paul 	   (sc->bge_rdata->bge_info.bge_stats.dot3StatsSingleCollisionFrames +
300795d67482SBill Paul 	   sc->bge_rdata->bge_info.bge_stats.dot3StatsMultipleCollisionFrames +
300895d67482SBill Paul 	   sc->bge_rdata->bge_info.bge_stats.dot3StatsExcessiveCollisions +
300995d67482SBill Paul 	   sc->bge_rdata->bge_info.bge_stats.dot3StatsLateCollisions) -
301095d67482SBill Paul 	   ifp->if_collisions;
301195d67482SBill Paul #endif
301295d67482SBill Paul 
301395d67482SBill Paul 	return;
301495d67482SBill Paul }
301595d67482SBill Paul 
301695d67482SBill Paul /*
301795d67482SBill Paul  * Encapsulate an mbuf chain in the tx ring  by coupling the mbuf data
301895d67482SBill Paul  * pointers to descriptors.
301995d67482SBill Paul  */
302095d67482SBill Paul static int
302195d67482SBill Paul bge_encap(sc, m_head, txidx)
302295d67482SBill Paul 	struct bge_softc *sc;
302395d67482SBill Paul 	struct mbuf *m_head;
302495d67482SBill Paul 	u_int32_t *txidx;
302595d67482SBill Paul {
302695d67482SBill Paul 	struct bge_tx_bd	*f = NULL;
302795d67482SBill Paul 	u_int16_t		csum_flags = 0;
3028673d9191SSam Leffler 	struct m_tag		*mtag;
3029f41ac2beSBill Paul 	struct bge_dmamap_arg	ctx;
3030f41ac2beSBill Paul 	bus_dmamap_t		map;
3031f41ac2beSBill Paul 	int			error;
303295d67482SBill Paul 
303395d67482SBill Paul 
303495d67482SBill Paul 	if (m_head->m_pkthdr.csum_flags) {
303595d67482SBill Paul 		if (m_head->m_pkthdr.csum_flags & CSUM_IP)
303695d67482SBill Paul 			csum_flags |= BGE_TXBDFLAG_IP_CSUM;
303795d67482SBill Paul 		if (m_head->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP))
303895d67482SBill Paul 			csum_flags |= BGE_TXBDFLAG_TCP_UDP_CSUM;
303995d67482SBill Paul 		if (m_head->m_flags & M_LASTFRAG)
304095d67482SBill Paul 			csum_flags |= BGE_TXBDFLAG_IP_FRAG_END;
304195d67482SBill Paul 		else if (m_head->m_flags & M_FRAG)
304295d67482SBill Paul 			csum_flags |= BGE_TXBDFLAG_IP_FRAG;
304395d67482SBill Paul 	}
304495d67482SBill Paul 
3045f41ac2beSBill Paul 	mtag = VLAN_OUTPUT_TAG(&sc->arpcom.ac_if, m_head);
3046673d9191SSam Leffler 
3047f41ac2beSBill Paul 	ctx.sc = sc;
3048f41ac2beSBill Paul 	ctx.bge_idx = *txidx;
3049f41ac2beSBill Paul 	ctx.bge_ring = sc->bge_ldata.bge_tx_ring;
3050f41ac2beSBill Paul 	ctx.bge_flags = csum_flags;
305195d67482SBill Paul 	/*
305295d67482SBill Paul 	 * Sanity check: avoid coming within 16 descriptors
305395d67482SBill Paul 	 * of the end of the ring.
305495d67482SBill Paul 	 */
3055f41ac2beSBill Paul 	ctx.bge_maxsegs = (BGE_TX_RING_CNT - sc->bge_txcnt) - 16;
3056f41ac2beSBill Paul 
3057f41ac2beSBill Paul 	map = sc->bge_cdata.bge_tx_dmamap[*txidx];
3058f41ac2beSBill Paul 	error = bus_dmamap_load_mbuf(sc->bge_cdata.bge_mtag, map,
3059f41ac2beSBill Paul 	    m_head, bge_dma_map_tx_desc, &ctx, BUS_DMA_NOWAIT);
3060f41ac2beSBill Paul 
3061f41ac2beSBill Paul 	if (error || ctx.bge_maxsegs == 0 /*||
3062f41ac2beSBill Paul 	    ctx.bge_idx == sc->bge_tx_saved_considx*/)
306395d67482SBill Paul 		return (ENOBUFS);
3064f41ac2beSBill Paul 
3065f41ac2beSBill Paul 	/*
3066f41ac2beSBill Paul 	 * Insure that the map for this transmission
3067f41ac2beSBill Paul 	 * is placed at the array index of the last descriptor
3068f41ac2beSBill Paul 	 * in this chain.
3069f41ac2beSBill Paul 	 */
3070f41ac2beSBill Paul 	sc->bge_cdata.bge_tx_dmamap[*txidx] =
3071f41ac2beSBill Paul 	    sc->bge_cdata.bge_tx_dmamap[ctx.bge_idx];
3072f41ac2beSBill Paul 	sc->bge_cdata.bge_tx_dmamap[ctx.bge_idx] = map;
3073f41ac2beSBill Paul 	sc->bge_cdata.bge_tx_chain[ctx.bge_idx] = m_head;
3074f41ac2beSBill Paul 	sc->bge_txcnt += ctx.bge_maxsegs;
3075f41ac2beSBill Paul 	f = &sc->bge_ldata.bge_tx_ring[*txidx];
3076f41ac2beSBill Paul 	if (mtag != NULL) {
3077f41ac2beSBill Paul 		f->bge_flags |= htole16(BGE_TXBDFLAG_VLAN_TAG);
3078f41ac2beSBill Paul 		f->bge_vlan_tag = htole16(VLAN_TAG_VALUE(mtag));
3079f41ac2beSBill Paul 	} else {
3080f41ac2beSBill Paul 		f->bge_vlan_tag = 0;
308195d67482SBill Paul 	}
308295d67482SBill Paul 
3083f41ac2beSBill Paul 	BGE_INC(ctx.bge_idx, BGE_TX_RING_CNT);
3084f41ac2beSBill Paul 	*txidx = ctx.bge_idx;
308595d67482SBill Paul 
308695d67482SBill Paul 	return(0);
308795d67482SBill Paul }
308895d67482SBill Paul 
308995d67482SBill Paul /*
309095d67482SBill Paul  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
309195d67482SBill Paul  * to the mbuf data regions directly in the transmit descriptors.
309295d67482SBill Paul  */
309395d67482SBill Paul static void
309495d67482SBill Paul bge_start(ifp)
309595d67482SBill Paul 	struct ifnet *ifp;
309695d67482SBill Paul {
309795d67482SBill Paul 	struct bge_softc *sc;
309895d67482SBill Paul 	struct mbuf *m_head = NULL;
309995d67482SBill Paul 	u_int32_t prodidx = 0;
310095d67482SBill Paul 
310195d67482SBill Paul 	sc = ifp->if_softc;
310295d67482SBill Paul 
310395d67482SBill Paul 	if (!sc->bge_link && ifp->if_snd.ifq_len < 10)
310495d67482SBill Paul 		return;
310595d67482SBill Paul 
310695d67482SBill Paul 	prodidx = CSR_READ_4(sc, BGE_MBX_TX_HOST_PROD0_LO);
310795d67482SBill Paul 
310895d67482SBill Paul 	while(sc->bge_cdata.bge_tx_chain[prodidx] == NULL) {
310995d67482SBill Paul 		IF_DEQUEUE(&ifp->if_snd, m_head);
311095d67482SBill Paul 		if (m_head == NULL)
311195d67482SBill Paul 			break;
311295d67482SBill Paul 
311395d67482SBill Paul 		/*
311495d67482SBill Paul 		 * XXX
311595d67482SBill Paul 		 * safety overkill.  If this is a fragmented packet chain
311695d67482SBill Paul 		 * with delayed TCP/UDP checksums, then only encapsulate
311795d67482SBill Paul 		 * it if we have enough descriptors to handle the entire
311895d67482SBill Paul 		 * chain at once.
311995d67482SBill Paul 		 * (paranoia -- may not actually be needed)
312095d67482SBill Paul 		 */
312195d67482SBill Paul 		if (m_head->m_flags & M_FIRSTFRAG &&
312295d67482SBill Paul 		    m_head->m_pkthdr.csum_flags & (CSUM_DELAY_DATA)) {
312395d67482SBill Paul 			if ((BGE_TX_RING_CNT - sc->bge_txcnt) <
312495d67482SBill Paul 			    m_head->m_pkthdr.csum_data + 16) {
312595d67482SBill Paul 				IF_PREPEND(&ifp->if_snd, m_head);
312695d67482SBill Paul 				ifp->if_flags |= IFF_OACTIVE;
312795d67482SBill Paul 				break;
312895d67482SBill Paul 			}
312995d67482SBill Paul 		}
313095d67482SBill Paul 
313195d67482SBill Paul 		/*
313295d67482SBill Paul 		 * Pack the data into the transmit ring. If we
313395d67482SBill Paul 		 * don't have room, set the OACTIVE flag and wait
313495d67482SBill Paul 		 * for the NIC to drain the ring.
313595d67482SBill Paul 		 */
313695d67482SBill Paul 		if (bge_encap(sc, m_head, &prodidx)) {
313795d67482SBill Paul 			IF_PREPEND(&ifp->if_snd, m_head);
313895d67482SBill Paul 			ifp->if_flags |= IFF_OACTIVE;
313995d67482SBill Paul 			break;
314095d67482SBill Paul 		}
314195d67482SBill Paul 
314295d67482SBill Paul 		/*
314395d67482SBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
314495d67482SBill Paul 		 * to him.
314595d67482SBill Paul 		 */
3146673d9191SSam Leffler 		BPF_MTAP(ifp, m_head);
314795d67482SBill Paul 	}
314895d67482SBill Paul 
314995d67482SBill Paul 	/* Transmit */
315095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx);
31513927098fSPaul Saab 	/* 5700 b2 errata */
3152e0ced696SPaul Saab 	if (sc->bge_chiprev == BGE_CHIPREV_5700_BX)
31533927098fSPaul Saab 		CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx);
315495d67482SBill Paul 
315595d67482SBill Paul 	/*
315695d67482SBill Paul 	 * Set a timeout in case the chip goes out to lunch.
315795d67482SBill Paul 	 */
315895d67482SBill Paul 	ifp->if_timer = 5;
315995d67482SBill Paul 
316095d67482SBill Paul 	return;
316195d67482SBill Paul }
316295d67482SBill Paul 
316395d67482SBill Paul static void
316495d67482SBill Paul bge_init(xsc)
316595d67482SBill Paul 	void *xsc;
316695d67482SBill Paul {
316795d67482SBill Paul 	struct bge_softc *sc = xsc;
316895d67482SBill Paul 	struct ifnet *ifp;
316995d67482SBill Paul 	u_int16_t *m;
317095d67482SBill Paul         int s;
317195d67482SBill Paul 
317295d67482SBill Paul 	s = splimp();
317395d67482SBill Paul 
317495d67482SBill Paul 	ifp = &sc->arpcom.ac_if;
317595d67482SBill Paul 
317644081f9bSMark Peek 	if (ifp->if_flags & IFF_RUNNING) {
317744081f9bSMark Peek 		splx(s);
317895d67482SBill Paul 		return;
317944081f9bSMark Peek 	}
318095d67482SBill Paul 
318195d67482SBill Paul 	/* Cancel pending I/O and flush buffers. */
318295d67482SBill Paul 	bge_stop(sc);
318395d67482SBill Paul 	bge_reset(sc);
318495d67482SBill Paul 	bge_chipinit(sc);
318595d67482SBill Paul 
318695d67482SBill Paul 	/*
318795d67482SBill Paul 	 * Init the various state machines, ring
318895d67482SBill Paul 	 * control blocks and firmware.
318995d67482SBill Paul 	 */
319095d67482SBill Paul 	if (bge_blockinit(sc)) {
319195d67482SBill Paul 		printf("bge%d: initialization failure\n", sc->bge_unit);
319295d67482SBill Paul 		splx(s);
319395d67482SBill Paul 		return;
319495d67482SBill Paul 	}
319595d67482SBill Paul 
319695d67482SBill Paul 	ifp = &sc->arpcom.ac_if;
319795d67482SBill Paul 
319895d67482SBill Paul 	/* Specify MTU. */
319995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RX_MTU, ifp->if_mtu +
3200859c6c7dSBill Paul 	    ETHER_HDR_LEN + ETHER_CRC_LEN + ETHER_VLAN_ENCAP_LEN);
320195d67482SBill Paul 
320295d67482SBill Paul 	/* Load our MAC address. */
320395d67482SBill Paul 	m = (u_int16_t *)&sc->arpcom.ac_enaddr[0];
320495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_ADDR1_LO, htons(m[0]));
320595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_ADDR1_HI, (htons(m[1]) << 16) | htons(m[2]));
320695d67482SBill Paul 
320795d67482SBill Paul 	/* Enable or disable promiscuous mode as needed. */
320895d67482SBill Paul 	if (ifp->if_flags & IFF_PROMISC) {
320995d67482SBill Paul 		BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC);
321095d67482SBill Paul 	} else {
321195d67482SBill Paul 		BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC);
321295d67482SBill Paul 	}
321395d67482SBill Paul 
321495d67482SBill Paul 	/* Program multicast filter. */
321595d67482SBill Paul 	bge_setmulti(sc);
321695d67482SBill Paul 
321795d67482SBill Paul 	/* Init RX ring. */
321895d67482SBill Paul 	bge_init_rx_ring_std(sc);
321995d67482SBill Paul 
32200434d1b8SBill Paul 	/*
32210434d1b8SBill Paul 	 * Workaround for a bug in 5705 ASIC rev A0. Poll the NIC's
32220434d1b8SBill Paul 	 * memory to insure that the chip has in fact read the first
32230434d1b8SBill Paul 	 * entry of the ring.
32240434d1b8SBill Paul 	 */
32250434d1b8SBill Paul 	if (sc->bge_chipid == BGE_CHIPID_BCM5705_A0) {
32260434d1b8SBill Paul 		u_int32_t		v, i;
32270434d1b8SBill Paul 		for (i = 0; i < 10; i++) {
32280434d1b8SBill Paul 			DELAY(20);
32290434d1b8SBill Paul 			v = bge_readmem_ind(sc, BGE_STD_RX_RINGS + 8);
32300434d1b8SBill Paul 			if (v == (MCLBYTES - ETHER_ALIGN))
32310434d1b8SBill Paul 				break;
32320434d1b8SBill Paul 		}
32330434d1b8SBill Paul 		if (i == 10)
32340434d1b8SBill Paul 			printf ("bge%d: 5705 A0 chip failed to load RX ring\n",
32350434d1b8SBill Paul 			    sc->bge_unit);
32360434d1b8SBill Paul 	}
32370434d1b8SBill Paul 
323895d67482SBill Paul 	/* Init jumbo RX ring. */
323995d67482SBill Paul 	if (ifp->if_mtu > (ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN))
324095d67482SBill Paul 		bge_init_rx_ring_jumbo(sc);
324195d67482SBill Paul 
324295d67482SBill Paul 	/* Init our RX return ring index */
324395d67482SBill Paul 	sc->bge_rx_saved_considx = 0;
324495d67482SBill Paul 
324595d67482SBill Paul 	/* Init TX ring. */
324695d67482SBill Paul 	bge_init_tx_ring(sc);
324795d67482SBill Paul 
324895d67482SBill Paul 	/* Turn on transmitter */
324995d67482SBill Paul 	BGE_SETBIT(sc, BGE_TX_MODE, BGE_TXMODE_ENABLE);
325095d67482SBill Paul 
325195d67482SBill Paul 	/* Turn on receiver */
325295d67482SBill Paul 	BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE);
325395d67482SBill Paul 
325495d67482SBill Paul 	/* Tell firmware we're alive. */
325595d67482SBill Paul 	BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
325695d67482SBill Paul 
325795d67482SBill Paul 	/* Enable host interrupts. */
325895d67482SBill Paul 	BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_CLEAR_INTA);
325995d67482SBill Paul 	BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR);
326095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 0);
326195d67482SBill Paul 
326295d67482SBill Paul 	bge_ifmedia_upd(ifp);
326395d67482SBill Paul 
326495d67482SBill Paul 	ifp->if_flags |= IFF_RUNNING;
326595d67482SBill Paul 	ifp->if_flags &= ~IFF_OACTIVE;
326695d67482SBill Paul 
326795d67482SBill Paul 	splx(s);
326895d67482SBill Paul 
326995d67482SBill Paul 	sc->bge_stat_ch = timeout(bge_tick, sc, hz);
327095d67482SBill Paul 
327195d67482SBill Paul 	return;
327295d67482SBill Paul }
327395d67482SBill Paul 
327495d67482SBill Paul /*
327595d67482SBill Paul  * Set media options.
327695d67482SBill Paul  */
327795d67482SBill Paul static int
327895d67482SBill Paul bge_ifmedia_upd(ifp)
327995d67482SBill Paul 	struct ifnet *ifp;
328095d67482SBill Paul {
328195d67482SBill Paul 	struct bge_softc *sc;
328295d67482SBill Paul 	struct mii_data *mii;
328395d67482SBill Paul 	struct ifmedia *ifm;
328495d67482SBill Paul 
328595d67482SBill Paul 	sc = ifp->if_softc;
328695d67482SBill Paul 	ifm = &sc->bge_ifmedia;
328795d67482SBill Paul 
328895d67482SBill Paul 	/* If this is a 1000baseX NIC, enable the TBI port. */
328995d67482SBill Paul 	if (sc->bge_tbi) {
329095d67482SBill Paul 		if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
329195d67482SBill Paul 			return(EINVAL);
329295d67482SBill Paul 		switch(IFM_SUBTYPE(ifm->ifm_media)) {
329395d67482SBill Paul 		case IFM_AUTO:
329495d67482SBill Paul 			break;
329595d67482SBill Paul 		case IFM_1000_SX:
329695d67482SBill Paul 			if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) {
329795d67482SBill Paul 				BGE_CLRBIT(sc, BGE_MAC_MODE,
329895d67482SBill Paul 				    BGE_MACMODE_HALF_DUPLEX);
329995d67482SBill Paul 			} else {
330095d67482SBill Paul 				BGE_SETBIT(sc, BGE_MAC_MODE,
330195d67482SBill Paul 				    BGE_MACMODE_HALF_DUPLEX);
330295d67482SBill Paul 			}
330395d67482SBill Paul 			break;
330495d67482SBill Paul 		default:
330595d67482SBill Paul 			return(EINVAL);
330695d67482SBill Paul 		}
330795d67482SBill Paul 		return(0);
330895d67482SBill Paul 	}
330995d67482SBill Paul 
331095d67482SBill Paul 	mii = device_get_softc(sc->bge_miibus);
331195d67482SBill Paul 	sc->bge_link = 0;
331295d67482SBill Paul 	if (mii->mii_instance) {
331395d67482SBill Paul 		struct mii_softc *miisc;
331495d67482SBill Paul 		for (miisc = LIST_FIRST(&mii->mii_phys); miisc != NULL;
331595d67482SBill Paul 		    miisc = LIST_NEXT(miisc, mii_list))
331695d67482SBill Paul 			mii_phy_reset(miisc);
331795d67482SBill Paul 	}
331895d67482SBill Paul 	mii_mediachg(mii);
331995d67482SBill Paul 
332095d67482SBill Paul 	return(0);
332195d67482SBill Paul }
332295d67482SBill Paul 
332395d67482SBill Paul /*
332495d67482SBill Paul  * Report current media status.
332595d67482SBill Paul  */
332695d67482SBill Paul static void
332795d67482SBill Paul bge_ifmedia_sts(ifp, ifmr)
332895d67482SBill Paul 	struct ifnet *ifp;
332995d67482SBill Paul 	struct ifmediareq *ifmr;
333095d67482SBill Paul {
333195d67482SBill Paul 	struct bge_softc *sc;
333295d67482SBill Paul 	struct mii_data *mii;
333395d67482SBill Paul 
333495d67482SBill Paul 	sc = ifp->if_softc;
333595d67482SBill Paul 
333695d67482SBill Paul 	if (sc->bge_tbi) {
333795d67482SBill Paul 		ifmr->ifm_status = IFM_AVALID;
333895d67482SBill Paul 		ifmr->ifm_active = IFM_ETHER;
333995d67482SBill Paul 		if (CSR_READ_4(sc, BGE_MAC_STS) &
334095d67482SBill Paul 		    BGE_MACSTAT_TBI_PCS_SYNCHED)
334195d67482SBill Paul 			ifmr->ifm_status |= IFM_ACTIVE;
334295d67482SBill Paul 		ifmr->ifm_active |= IFM_1000_SX;
334395d67482SBill Paul 		if (CSR_READ_4(sc, BGE_MAC_MODE) & BGE_MACMODE_HALF_DUPLEX)
334495d67482SBill Paul 			ifmr->ifm_active |= IFM_HDX;
334595d67482SBill Paul 		else
334695d67482SBill Paul 			ifmr->ifm_active |= IFM_FDX;
334795d67482SBill Paul 		return;
334895d67482SBill Paul 	}
334995d67482SBill Paul 
335095d67482SBill Paul 	mii = device_get_softc(sc->bge_miibus);
335195d67482SBill Paul 	mii_pollstat(mii);
335295d67482SBill Paul 	ifmr->ifm_active = mii->mii_media_active;
335395d67482SBill Paul 	ifmr->ifm_status = mii->mii_media_status;
335495d67482SBill Paul 
335595d67482SBill Paul 	return;
335695d67482SBill Paul }
335795d67482SBill Paul 
335895d67482SBill Paul static int
335995d67482SBill Paul bge_ioctl(ifp, command, data)
336095d67482SBill Paul 	struct ifnet *ifp;
336195d67482SBill Paul 	u_long command;
336295d67482SBill Paul 	caddr_t data;
336395d67482SBill Paul {
336495d67482SBill Paul 	struct bge_softc *sc = ifp->if_softc;
336595d67482SBill Paul 	struct ifreq *ifr = (struct ifreq *) data;
336695d67482SBill Paul 	int s, mask, error = 0;
336795d67482SBill Paul 	struct mii_data *mii;
336895d67482SBill Paul 
336995d67482SBill Paul 	s = splimp();
337095d67482SBill Paul 
337195d67482SBill Paul 	switch(command) {
337295d67482SBill Paul 	case SIOCSIFMTU:
33730434d1b8SBill Paul 		/* Disallow jumbo frames on 5705. */
33740434d1b8SBill Paul 		if ((sc->bge_asicrev == BGE_ASICREV_BCM5705 &&
33750434d1b8SBill Paul 		    ifr->ifr_mtu > ETHERMTU) || ifr->ifr_mtu > BGE_JUMBO_MTU)
337695d67482SBill Paul 			error = EINVAL;
337795d67482SBill Paul 		else {
337895d67482SBill Paul 			ifp->if_mtu = ifr->ifr_mtu;
337995d67482SBill Paul 			ifp->if_flags &= ~IFF_RUNNING;
338095d67482SBill Paul 			bge_init(sc);
338195d67482SBill Paul 		}
338295d67482SBill Paul 		break;
338395d67482SBill Paul 	case SIOCSIFFLAGS:
338495d67482SBill Paul 		if (ifp->if_flags & IFF_UP) {
338595d67482SBill Paul 			/*
338695d67482SBill Paul 			 * If only the state of the PROMISC flag changed,
338795d67482SBill Paul 			 * then just use the 'set promisc mode' command
338895d67482SBill Paul 			 * instead of reinitializing the entire NIC. Doing
338995d67482SBill Paul 			 * a full re-init means reloading the firmware and
339095d67482SBill Paul 			 * waiting for it to start up, which may take a
339195d67482SBill Paul 			 * second or two.
339295d67482SBill Paul 			 */
339395d67482SBill Paul 			if (ifp->if_flags & IFF_RUNNING &&
339495d67482SBill Paul 			    ifp->if_flags & IFF_PROMISC &&
339595d67482SBill Paul 			    !(sc->bge_if_flags & IFF_PROMISC)) {
339695d67482SBill Paul 				BGE_SETBIT(sc, BGE_RX_MODE,
339795d67482SBill Paul 				    BGE_RXMODE_RX_PROMISC);
339895d67482SBill Paul 			} else if (ifp->if_flags & IFF_RUNNING &&
339995d67482SBill Paul 			    !(ifp->if_flags & IFF_PROMISC) &&
340095d67482SBill Paul 			    sc->bge_if_flags & IFF_PROMISC) {
340195d67482SBill Paul 				BGE_CLRBIT(sc, BGE_RX_MODE,
340295d67482SBill Paul 				    BGE_RXMODE_RX_PROMISC);
340395d67482SBill Paul 			} else
340495d67482SBill Paul 				bge_init(sc);
340595d67482SBill Paul 		} else {
340695d67482SBill Paul 			if (ifp->if_flags & IFF_RUNNING) {
340795d67482SBill Paul 				bge_stop(sc);
340895d67482SBill Paul 			}
340995d67482SBill Paul 		}
341095d67482SBill Paul 		sc->bge_if_flags = ifp->if_flags;
341195d67482SBill Paul 		error = 0;
341295d67482SBill Paul 		break;
341395d67482SBill Paul 	case SIOCADDMULTI:
341495d67482SBill Paul 	case SIOCDELMULTI:
341595d67482SBill Paul 		if (ifp->if_flags & IFF_RUNNING) {
341695d67482SBill Paul 			bge_setmulti(sc);
341795d67482SBill Paul 			error = 0;
341895d67482SBill Paul 		}
341995d67482SBill Paul 		break;
342095d67482SBill Paul 	case SIOCSIFMEDIA:
342195d67482SBill Paul 	case SIOCGIFMEDIA:
342295d67482SBill Paul 		if (sc->bge_tbi) {
342395d67482SBill Paul 			error = ifmedia_ioctl(ifp, ifr,
342495d67482SBill Paul 			    &sc->bge_ifmedia, command);
342595d67482SBill Paul 		} else {
342695d67482SBill Paul 			mii = device_get_softc(sc->bge_miibus);
342795d67482SBill Paul 			error = ifmedia_ioctl(ifp, ifr,
342895d67482SBill Paul 			    &mii->mii_media, command);
342995d67482SBill Paul 		}
343095d67482SBill Paul 		break;
343195d67482SBill Paul         case SIOCSIFCAP:
343295d67482SBill Paul 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
343395d67482SBill Paul 		if (mask & IFCAP_HWCSUM) {
343495d67482SBill Paul 			if (IFCAP_HWCSUM & ifp->if_capenable)
343595d67482SBill Paul 				ifp->if_capenable &= ~IFCAP_HWCSUM;
343695d67482SBill Paul 			else
343795d67482SBill Paul 				ifp->if_capenable |= IFCAP_HWCSUM;
343895d67482SBill Paul 		}
343995d67482SBill Paul 		error = 0;
344095d67482SBill Paul 		break;
344195d67482SBill Paul 	default:
3442673d9191SSam Leffler 		error = ether_ioctl(ifp, command, data);
344395d67482SBill Paul 		break;
344495d67482SBill Paul 	}
344595d67482SBill Paul 
344695d67482SBill Paul 	(void)splx(s);
344795d67482SBill Paul 
344895d67482SBill Paul 	return(error);
344995d67482SBill Paul }
345095d67482SBill Paul 
345195d67482SBill Paul static void
345295d67482SBill Paul bge_watchdog(ifp)
345395d67482SBill Paul 	struct ifnet *ifp;
345495d67482SBill Paul {
345595d67482SBill Paul 	struct bge_softc *sc;
345695d67482SBill Paul 
345795d67482SBill Paul 	sc = ifp->if_softc;
345895d67482SBill Paul 
345995d67482SBill Paul 	printf("bge%d: watchdog timeout -- resetting\n", sc->bge_unit);
346095d67482SBill Paul 
346195d67482SBill Paul 	ifp->if_flags &= ~IFF_RUNNING;
346295d67482SBill Paul 	bge_init(sc);
346395d67482SBill Paul 
346495d67482SBill Paul 	ifp->if_oerrors++;
346595d67482SBill Paul 
346695d67482SBill Paul 	return;
346795d67482SBill Paul }
346895d67482SBill Paul 
346995d67482SBill Paul /*
347095d67482SBill Paul  * Stop the adapter and free any mbufs allocated to the
347195d67482SBill Paul  * RX and TX lists.
347295d67482SBill Paul  */
347395d67482SBill Paul static void
347495d67482SBill Paul bge_stop(sc)
347595d67482SBill Paul 	struct bge_softc *sc;
347695d67482SBill Paul {
347795d67482SBill Paul 	struct ifnet *ifp;
347895d67482SBill Paul 	struct ifmedia_entry *ifm;
347995d67482SBill Paul 	struct mii_data *mii = NULL;
348095d67482SBill Paul 	int mtmp, itmp;
348195d67482SBill Paul 
348295d67482SBill Paul 	ifp = &sc->arpcom.ac_if;
348395d67482SBill Paul 
348495d67482SBill Paul 	if (!sc->bge_tbi)
348595d67482SBill Paul 		mii = device_get_softc(sc->bge_miibus);
348695d67482SBill Paul 
348795d67482SBill Paul 	untimeout(bge_tick, sc, sc->bge_stat_ch);
348895d67482SBill Paul 
348995d67482SBill Paul 	/*
349095d67482SBill Paul 	 * Disable all of the receiver blocks
349195d67482SBill Paul 	 */
349295d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE);
349395d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE);
349495d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE);
34950434d1b8SBill Paul 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705)
349695d67482SBill Paul 		BGE_CLRBIT(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE);
349795d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RDBDI_MODE, BGE_RBDIMODE_ENABLE);
349895d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE);
349995d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RBDC_MODE, BGE_RBDCMODE_ENABLE);
350095d67482SBill Paul 
350195d67482SBill Paul 	/*
350295d67482SBill Paul 	 * Disable all of the transmit blocks
350395d67482SBill Paul 	 */
350495d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE);
350595d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE);
350695d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE);
350795d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RDMA_MODE, BGE_RDMAMODE_ENABLE);
350895d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE);
35090434d1b8SBill Paul 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705)
351095d67482SBill Paul 		BGE_CLRBIT(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE);
351195d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE);
351295d67482SBill Paul 
351395d67482SBill Paul 	/*
351495d67482SBill Paul 	 * Shut down all of the memory managers and related
351595d67482SBill Paul 	 * state machines.
351695d67482SBill Paul 	 */
351795d67482SBill Paul 	BGE_CLRBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE);
351895d67482SBill Paul 	BGE_CLRBIT(sc, BGE_WDMA_MODE, BGE_WDMAMODE_ENABLE);
35190434d1b8SBill Paul 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705)
352095d67482SBill Paul 		BGE_CLRBIT(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE);
352195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF);
352295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0);
35230434d1b8SBill Paul 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705) {
352495d67482SBill Paul 		BGE_CLRBIT(sc, BGE_BMAN_MODE, BGE_BMANMODE_ENABLE);
352595d67482SBill Paul 		BGE_CLRBIT(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE);
35260434d1b8SBill Paul 	}
352795d67482SBill Paul 
352895d67482SBill Paul 	/* Disable host interrupts. */
352995d67482SBill Paul 	BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR);
353095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1);
353195d67482SBill Paul 
353295d67482SBill Paul 	/*
353395d67482SBill Paul 	 * Tell firmware we're shutting down.
353495d67482SBill Paul 	 */
353595d67482SBill Paul 	BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
353695d67482SBill Paul 
353795d67482SBill Paul 	/* Free the RX lists. */
353895d67482SBill Paul 	bge_free_rx_ring_std(sc);
353995d67482SBill Paul 
354095d67482SBill Paul 	/* Free jumbo RX list. */
35410434d1b8SBill Paul 	if (sc->bge_asicrev != BGE_ASICREV_BCM5705)
354295d67482SBill Paul 		bge_free_rx_ring_jumbo(sc);
354395d67482SBill Paul 
354495d67482SBill Paul 	/* Free TX buffers. */
354595d67482SBill Paul 	bge_free_tx_ring(sc);
354695d67482SBill Paul 
354795d67482SBill Paul 	/*
354895d67482SBill Paul 	 * Isolate/power down the PHY, but leave the media selection
354995d67482SBill Paul 	 * unchanged so that things will be put back to normal when
355095d67482SBill Paul 	 * we bring the interface back up.
355195d67482SBill Paul 	 */
355295d67482SBill Paul 	if (!sc->bge_tbi) {
355395d67482SBill Paul 		itmp = ifp->if_flags;
355495d67482SBill Paul 		ifp->if_flags |= IFF_UP;
355595d67482SBill Paul 		ifm = mii->mii_media.ifm_cur;
355695d67482SBill Paul 		mtmp = ifm->ifm_media;
355795d67482SBill Paul 		ifm->ifm_media = IFM_ETHER|IFM_NONE;
355895d67482SBill Paul 		mii_mediachg(mii);
355995d67482SBill Paul 		ifm->ifm_media = mtmp;
356095d67482SBill Paul 		ifp->if_flags = itmp;
356195d67482SBill Paul 	}
356295d67482SBill Paul 
356395d67482SBill Paul 	sc->bge_link = 0;
356495d67482SBill Paul 
356595d67482SBill Paul 	sc->bge_tx_saved_considx = BGE_TXCONS_UNSET;
356695d67482SBill Paul 
356795d67482SBill Paul 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
356895d67482SBill Paul 
356995d67482SBill Paul 	return;
357095d67482SBill Paul }
357195d67482SBill Paul 
357295d67482SBill Paul /*
357395d67482SBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
357495d67482SBill Paul  * get confused by errant DMAs when rebooting.
357595d67482SBill Paul  */
357695d67482SBill Paul static void
357795d67482SBill Paul bge_shutdown(dev)
357895d67482SBill Paul 	device_t dev;
357995d67482SBill Paul {
358095d67482SBill Paul 	struct bge_softc *sc;
358195d67482SBill Paul 
358295d67482SBill Paul 	sc = device_get_softc(dev);
358395d67482SBill Paul 
358495d67482SBill Paul 	bge_stop(sc);
358595d67482SBill Paul 	bge_reset(sc);
358695d67482SBill Paul 
358795d67482SBill Paul 	return;
358895d67482SBill Paul }
3589