1098ca2bdSWarner Losh /*- 295d67482SBill Paul * Copyright (c) 2001 Wind River Systems 395d67482SBill Paul * Copyright (c) 1997, 1998, 1999, 2001 495d67482SBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 595d67482SBill Paul * 695d67482SBill Paul * Redistribution and use in source and binary forms, with or without 795d67482SBill Paul * modification, are permitted provided that the following conditions 895d67482SBill Paul * are met: 995d67482SBill Paul * 1. Redistributions of source code must retain the above copyright 1095d67482SBill Paul * notice, this list of conditions and the following disclaimer. 1195d67482SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1295d67482SBill Paul * notice, this list of conditions and the following disclaimer in the 1395d67482SBill Paul * documentation and/or other materials provided with the distribution. 1495d67482SBill Paul * 3. All advertising materials mentioning features or use of this software 1595d67482SBill Paul * must display the following acknowledgement: 1695d67482SBill Paul * This product includes software developed by Bill Paul. 1795d67482SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1895d67482SBill Paul * may be used to endorse or promote products derived from this software 1995d67482SBill Paul * without specific prior written permission. 2095d67482SBill Paul * 2195d67482SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2295d67482SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2395d67482SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2495d67482SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2595d67482SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2695d67482SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2795d67482SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2895d67482SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2995d67482SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 3095d67482SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3195d67482SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3295d67482SBill Paul */ 3395d67482SBill Paul 34aad970f1SDavid E. O'Brien #include <sys/cdefs.h> 35aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$"); 36aad970f1SDavid E. O'Brien 3795d67482SBill Paul /* 3895d67482SBill Paul * Broadcom BCM570x family gigabit ethernet driver for FreeBSD. 3995d67482SBill Paul * 4095d67482SBill Paul * The Broadcom BCM5700 is based on technology originally developed by 4195d67482SBill Paul * Alteon Networks as part of the Tigon I and Tigon II gigabit ethernet 4295d67482SBill Paul * MAC chips. The BCM5700, sometimes refered to as the Tigon III, has 4395d67482SBill Paul * two on-board MIPS R4000 CPUs and can have as much as 16MB of external 4495d67482SBill Paul * SSRAM. The BCM5700 supports TCP, UDP and IP checksum offload, jumbo 4595d67482SBill Paul * frames, highly configurable RX filtering, and 16 RX and TX queues 4695d67482SBill Paul * (which, along with RX filter rules, can be used for QOS applications). 4795d67482SBill Paul * Other features, such as TCP segmentation, may be available as part 4895d67482SBill Paul * of value-added firmware updates. Unlike the Tigon I and Tigon II, 4995d67482SBill Paul * firmware images can be stored in hardware and need not be compiled 5095d67482SBill Paul * into the driver. 5195d67482SBill Paul * 5295d67482SBill Paul * The BCM5700 supports the PCI v2.2 and PCI-X v1.0 standards, and will 5395d67482SBill Paul * function in a 32-bit/64-bit 33/66Mhz bus, or a 64-bit/133Mhz bus. 5495d67482SBill Paul * 5595d67482SBill Paul * The BCM5701 is a single-chip solution incorporating both the BCM5700 5698b28ee5SBill Paul * MAC and a BCM5401 10/100/1000 PHY. Unlike the BCM5700, the BCM5701 5795d67482SBill Paul * does not support external SSRAM. 5895d67482SBill Paul * 5995d67482SBill Paul * Broadcom also produces a variation of the BCM5700 under the "Altima" 6095d67482SBill Paul * brand name, which is functionally similar but lacks PCI-X support. 6195d67482SBill Paul * 6295d67482SBill Paul * Without external SSRAM, you can only have at most 4 TX rings, 6395d67482SBill Paul * and the use of the mini RX ring is disabled. This seems to imply 6495d67482SBill Paul * that these features are simply not available on the BCM5701. As a 6595d67482SBill Paul * result, this driver does not implement any support for the mini RX 6695d67482SBill Paul * ring. 6795d67482SBill Paul */ 6895d67482SBill Paul 6975719184SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS 7075719184SGleb Smirnoff #include "opt_device_polling.h" 7175719184SGleb Smirnoff #endif 7275719184SGleb Smirnoff 7395d67482SBill Paul #include <sys/param.h> 74f41ac2beSBill Paul #include <sys/endian.h> 7595d67482SBill Paul #include <sys/systm.h> 7695d67482SBill Paul #include <sys/sockio.h> 7795d67482SBill Paul #include <sys/mbuf.h> 7895d67482SBill Paul #include <sys/malloc.h> 7995d67482SBill Paul #include <sys/kernel.h> 80fe12f24bSPoul-Henning Kamp #include <sys/module.h> 8195d67482SBill Paul #include <sys/socket.h> 82f1a7e6d5SScott Long #include <sys/sysctl.h> 8395d67482SBill Paul 8495d67482SBill Paul #include <net/if.h> 8595d67482SBill Paul #include <net/if_arp.h> 8695d67482SBill Paul #include <net/ethernet.h> 8795d67482SBill Paul #include <net/if_dl.h> 8895d67482SBill Paul #include <net/if_media.h> 8995d67482SBill Paul 9095d67482SBill Paul #include <net/bpf.h> 9195d67482SBill Paul 9295d67482SBill Paul #include <net/if_types.h> 9395d67482SBill Paul #include <net/if_vlan_var.h> 9495d67482SBill Paul 9595d67482SBill Paul #include <netinet/in_systm.h> 9695d67482SBill Paul #include <netinet/in.h> 9795d67482SBill Paul #include <netinet/ip.h> 9895d67482SBill Paul 9995d67482SBill Paul #include <machine/bus.h> 10095d67482SBill Paul #include <machine/resource.h> 10195d67482SBill Paul #include <sys/bus.h> 10295d67482SBill Paul #include <sys/rman.h> 10395d67482SBill Paul 10495d67482SBill Paul #include <dev/mii/mii.h> 10595d67482SBill Paul #include <dev/mii/miivar.h> 1062d3ce713SDavid E. O'Brien #include "miidevs.h" 10795d67482SBill Paul #include <dev/mii/brgphyreg.h> 10895d67482SBill Paul 10908013fd3SMarius Strobl #ifdef __sparc64__ 11008013fd3SMarius Strobl #include <dev/ofw/ofw_bus.h> 11108013fd3SMarius Strobl #include <dev/ofw/openfirm.h> 11208013fd3SMarius Strobl #include <machine/ofw_machdep.h> 11308013fd3SMarius Strobl #include <machine/ver.h> 11408013fd3SMarius Strobl #endif 11508013fd3SMarius Strobl 1164fbd232cSWarner Losh #include <dev/pci/pcireg.h> 1174fbd232cSWarner Losh #include <dev/pci/pcivar.h> 11895d67482SBill Paul 11995d67482SBill Paul #include <dev/bge/if_bgereg.h> 12095d67482SBill Paul 1215ddc5794SJohn Polstra #define BGE_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 122d375e524SGleb Smirnoff #define ETHER_MIN_NOPAD (ETHER_MIN_LEN - ETHER_CRC_LEN) /* i.e., 60 */ 12395d67482SBill Paul 124f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, pci, 1, 1, 1); 125f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, ether, 1, 1, 1); 12695d67482SBill Paul MODULE_DEPEND(bge, miibus, 1, 1, 1); 12795d67482SBill Paul 1287b279558SWarner Losh /* "device miibus" required. See GENERIC if you get errors here. */ 12995d67482SBill Paul #include "miibus_if.h" 13095d67482SBill Paul 13195d67482SBill Paul /* 13295d67482SBill Paul * Various supported device vendors/types and their names. Note: the 13395d67482SBill Paul * spec seems to indicate that the hardware still has Alteon's vendor 13495d67482SBill Paul * ID burned into it, though it will always be overriden by the vendor 13595d67482SBill Paul * ID in the EEPROM. Just to be safe, we cover all possibilities. 13695d67482SBill Paul */ 1374c0da0ffSGleb Smirnoff static struct bge_type { 1384c0da0ffSGleb Smirnoff uint16_t bge_vid; 1394c0da0ffSGleb Smirnoff uint16_t bge_did; 1404c0da0ffSGleb Smirnoff } bge_devs[] = { 1414c0da0ffSGleb Smirnoff { ALTEON_VENDORID, ALTEON_DEVICEID_BCM5700 }, 1424c0da0ffSGleb Smirnoff { ALTEON_VENDORID, ALTEON_DEVICEID_BCM5701 }, 14395d67482SBill Paul 1444c0da0ffSGleb Smirnoff { ALTIMA_VENDORID, ALTIMA_DEVICE_AC1000 }, 1454c0da0ffSGleb Smirnoff { ALTIMA_VENDORID, ALTIMA_DEVICE_AC1002 }, 1464c0da0ffSGleb Smirnoff { ALTIMA_VENDORID, ALTIMA_DEVICE_AC9100 }, 1474c0da0ffSGleb Smirnoff 1484c0da0ffSGleb Smirnoff { APPLE_VENDORID, APPLE_DEVICE_BCM5701 }, 1494c0da0ffSGleb Smirnoff 1504c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5700 }, 1514c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5701 }, 1524c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5702 }, 1534c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5702_ALT }, 1544c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5702X }, 1554c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5703 }, 1564c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5703_ALT }, 1574c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5703X }, 1584c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5704C }, 1594c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5704S }, 1604c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5704S_ALT }, 1614c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705 }, 1624c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705F }, 1634c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705K }, 1644c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705M }, 1654c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5705M_ALT }, 1664c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5714C }, 1674c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5714S }, 1684c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5715 }, 1694c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5715S }, 1704c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5720 }, 1714c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5721 }, 172effef978SRemko Lodder { BCOM_VENDORID, BCOM_DEVICEID_BCM5722 }, 1734c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5750 }, 1744c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5750M }, 1754c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5751 }, 1764c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5751F }, 1774c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5751M }, 1784c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5752 }, 1794c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5752M }, 1804c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5753 }, 1814c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5753F }, 1824c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5753M }, 1839e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5754 }, 1849e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5754M }, 1859e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5755 }, 1869e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5755M }, 1874c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5780 }, 1884c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5780S }, 1894c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5781 }, 1904c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5782 }, 1919e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5786 }, 1929e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5787 }, 1939e86676bSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5787M }, 1944c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5788 }, 1954c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5789 }, 1964c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5901 }, 1974c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5901A2 }, 1984c0da0ffSGleb Smirnoff { BCOM_VENDORID, BCOM_DEVICEID_BCM5903M }, 19938cc658fSJohn Baldwin { BCOM_VENDORID, BCOM_DEVICEID_BCM5906 }, 20038cc658fSJohn Baldwin { BCOM_VENDORID, BCOM_DEVICEID_BCM5906M }, 2014c0da0ffSGleb Smirnoff 2024c0da0ffSGleb Smirnoff { SK_VENDORID, SK_DEVICEID_ALTIMA }, 2034c0da0ffSGleb Smirnoff 2044c0da0ffSGleb Smirnoff { TC_VENDORID, TC_DEVICEID_3C996 }, 2054c0da0ffSGleb Smirnoff 2064c0da0ffSGleb Smirnoff { 0, 0 } 20795d67482SBill Paul }; 20895d67482SBill Paul 2094c0da0ffSGleb Smirnoff static const struct bge_vendor { 2104c0da0ffSGleb Smirnoff uint16_t v_id; 2114c0da0ffSGleb Smirnoff const char *v_name; 2124c0da0ffSGleb Smirnoff } bge_vendors[] = { 2134c0da0ffSGleb Smirnoff { ALTEON_VENDORID, "Alteon" }, 2144c0da0ffSGleb Smirnoff { ALTIMA_VENDORID, "Altima" }, 2154c0da0ffSGleb Smirnoff { APPLE_VENDORID, "Apple" }, 2164c0da0ffSGleb Smirnoff { BCOM_VENDORID, "Broadcom" }, 2174c0da0ffSGleb Smirnoff { SK_VENDORID, "SysKonnect" }, 2184c0da0ffSGleb Smirnoff { TC_VENDORID, "3Com" }, 2194c0da0ffSGleb Smirnoff 2204c0da0ffSGleb Smirnoff { 0, NULL } 2214c0da0ffSGleb Smirnoff }; 2224c0da0ffSGleb Smirnoff 2234c0da0ffSGleb Smirnoff static const struct bge_revision { 2244c0da0ffSGleb Smirnoff uint32_t br_chipid; 2254c0da0ffSGleb Smirnoff const char *br_name; 2264c0da0ffSGleb Smirnoff } bge_revisions[] = { 2274c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_A0, "BCM5700 A0" }, 2284c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_A1, "BCM5700 A1" }, 2294c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_B0, "BCM5700 B0" }, 2304c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_B1, "BCM5700 B1" }, 2314c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_B2, "BCM5700 B2" }, 2324c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_B3, "BCM5700 B3" }, 2334c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_ALTIMA, "BCM5700 Altima" }, 2344c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5700_C0, "BCM5700 C0" }, 2354c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5701_A0, "BCM5701 A0" }, 2364c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5701_B0, "BCM5701 B0" }, 2374c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5701_B2, "BCM5701 B2" }, 2384c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5701_B5, "BCM5701 B5" }, 2394c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5703_A0, "BCM5703 A0" }, 2404c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5703_A1, "BCM5703 A1" }, 2414c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5703_A2, "BCM5703 A2" }, 2424c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5703_A3, "BCM5703 A3" }, 2439e86676bSGleb Smirnoff { BGE_CHIPID_BCM5703_B0, "BCM5703 B0" }, 2444c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_A0, "BCM5704 A0" }, 2454c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_A1, "BCM5704 A1" }, 2464c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_A2, "BCM5704 A2" }, 2474c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_A3, "BCM5704 A3" }, 2484c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5704_B0, "BCM5704 B0" }, 2494c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5705_A0, "BCM5705 A0" }, 2504c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5705_A1, "BCM5705 A1" }, 2514c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5705_A2, "BCM5705 A2" }, 2524c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5705_A3, "BCM5705 A3" }, 2534c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_A0, "BCM5750 A0" }, 2544c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_A1, "BCM5750 A1" }, 2554c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_A3, "BCM5750 A3" }, 2564c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_B0, "BCM5750 B0" }, 2574c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_B1, "BCM5750 B1" }, 2584c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_C0, "BCM5750 C0" }, 2594c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5750_C1, "BCM5750 C1" }, 26042787b76SGleb Smirnoff { BGE_CHIPID_BCM5750_C2, "BCM5750 C2" }, 2614c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5714_A0, "BCM5714 A0" }, 2624c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5752_A0, "BCM5752 A0" }, 2634c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5752_A1, "BCM5752 A1" }, 2644c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5752_A2, "BCM5752 A2" }, 2654c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5714_B0, "BCM5714 B0" }, 2664c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5714_B3, "BCM5714 B3" }, 2674c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5715_A0, "BCM5715 A0" }, 2684c0da0ffSGleb Smirnoff { BGE_CHIPID_BCM5715_A1, "BCM5715 A1" }, 2690c4a1ef8SJung-uk Kim { BGE_CHIPID_BCM5715_A3, "BCM5715 A3" }, 2700c4a1ef8SJung-uk Kim { BGE_CHIPID_BCM5755_A0, "BCM5755 A0" }, 2710c4a1ef8SJung-uk Kim { BGE_CHIPID_BCM5755_A1, "BCM5755 A1" }, 2720c4a1ef8SJung-uk Kim { BGE_CHIPID_BCM5755_A2, "BCM5755 A2" }, 273bcc20328SJohn Baldwin { BGE_CHIPID_BCM5722_A0, "BCM5722 A0" }, 27481179070SJung-uk Kim /* 5754 and 5787 share the same ASIC ID */ 2756f8718a3SScott Long { BGE_CHIPID_BCM5787_A0, "BCM5754/5787 A0" }, 2766f8718a3SScott Long { BGE_CHIPID_BCM5787_A1, "BCM5754/5787 A1" }, 2776f8718a3SScott Long { BGE_CHIPID_BCM5787_A2, "BCM5754/5787 A2" }, 27838cc658fSJohn Baldwin { BGE_CHIPID_BCM5906_A1, "BCM5906 A1" }, 27938cc658fSJohn Baldwin { BGE_CHIPID_BCM5906_A2, "BCM5906 A2" }, 2804c0da0ffSGleb Smirnoff 2814c0da0ffSGleb Smirnoff { 0, NULL } 2824c0da0ffSGleb Smirnoff }; 2834c0da0ffSGleb Smirnoff 2844c0da0ffSGleb Smirnoff /* 2854c0da0ffSGleb Smirnoff * Some defaults for major revisions, so that newer steppings 2864c0da0ffSGleb Smirnoff * that we don't know about have a shot at working. 2874c0da0ffSGleb Smirnoff */ 2884c0da0ffSGleb Smirnoff static const struct bge_revision bge_majorrevs[] = { 2899e86676bSGleb Smirnoff { BGE_ASICREV_BCM5700, "unknown BCM5700" }, 2909e86676bSGleb Smirnoff { BGE_ASICREV_BCM5701, "unknown BCM5701" }, 2919e86676bSGleb Smirnoff { BGE_ASICREV_BCM5703, "unknown BCM5703" }, 2929e86676bSGleb Smirnoff { BGE_ASICREV_BCM5704, "unknown BCM5704" }, 2939e86676bSGleb Smirnoff { BGE_ASICREV_BCM5705, "unknown BCM5705" }, 2949e86676bSGleb Smirnoff { BGE_ASICREV_BCM5750, "unknown BCM5750" }, 2959e86676bSGleb Smirnoff { BGE_ASICREV_BCM5714_A0, "unknown BCM5714" }, 2969e86676bSGleb Smirnoff { BGE_ASICREV_BCM5752, "unknown BCM5752" }, 2979e86676bSGleb Smirnoff { BGE_ASICREV_BCM5780, "unknown BCM5780" }, 2989e86676bSGleb Smirnoff { BGE_ASICREV_BCM5714, "unknown BCM5714" }, 2999e86676bSGleb Smirnoff { BGE_ASICREV_BCM5755, "unknown BCM5755" }, 30081179070SJung-uk Kim /* 5754 and 5787 share the same ASIC ID */ 3016f8718a3SScott Long { BGE_ASICREV_BCM5787, "unknown BCM5754/5787" }, 30238cc658fSJohn Baldwin { BGE_ASICREV_BCM5906, "unknown BCM5906" }, 3034c0da0ffSGleb Smirnoff 3044c0da0ffSGleb Smirnoff { 0, NULL } 3054c0da0ffSGleb Smirnoff }; 3064c0da0ffSGleb Smirnoff 3070c8aa4eaSJung-uk Kim #define BGE_IS_JUMBO_CAPABLE(sc) ((sc)->bge_flags & BGE_FLAG_JUMBO) 3080c8aa4eaSJung-uk Kim #define BGE_IS_5700_FAMILY(sc) ((sc)->bge_flags & BGE_FLAG_5700_FAMILY) 3090c8aa4eaSJung-uk Kim #define BGE_IS_5705_PLUS(sc) ((sc)->bge_flags & BGE_FLAG_5705_PLUS) 3100c8aa4eaSJung-uk Kim #define BGE_IS_5714_FAMILY(sc) ((sc)->bge_flags & BGE_FLAG_5714_FAMILY) 3110c8aa4eaSJung-uk Kim #define BGE_IS_575X_PLUS(sc) ((sc)->bge_flags & BGE_FLAG_575X_PLUS) 3124c0da0ffSGleb Smirnoff 3134c0da0ffSGleb Smirnoff const struct bge_revision * bge_lookup_rev(uint32_t); 3144c0da0ffSGleb Smirnoff const struct bge_vendor * bge_lookup_vendor(uint16_t); 31538cc658fSJohn Baldwin 31638cc658fSJohn Baldwin typedef int (*bge_eaddr_fcn_t)(struct bge_softc *, uint8_t[]); 31738cc658fSJohn Baldwin 318e51a25f8SAlfred Perlstein static int bge_probe(device_t); 319e51a25f8SAlfred Perlstein static int bge_attach(device_t); 320e51a25f8SAlfred Perlstein static int bge_detach(device_t); 32114afefa3SPawel Jakub Dawidek static int bge_suspend(device_t); 32214afefa3SPawel Jakub Dawidek static int bge_resume(device_t); 3233f74909aSGleb Smirnoff static void bge_release_resources(struct bge_softc *); 324f41ac2beSBill Paul static void bge_dma_map_addr(void *, bus_dma_segment_t *, int, int); 325f41ac2beSBill Paul static int bge_dma_alloc(device_t); 326f41ac2beSBill Paul static void bge_dma_free(struct bge_softc *); 327f41ac2beSBill Paul 32838cc658fSJohn Baldwin static int bge_get_eaddr_mem(struct bge_softc *, uint8_t[]); 32938cc658fSJohn Baldwin static int bge_get_eaddr_nvram(struct bge_softc *, uint8_t[]); 33038cc658fSJohn Baldwin static int bge_get_eaddr_eeprom(struct bge_softc *, uint8_t[]); 33138cc658fSJohn Baldwin static int bge_get_eaddr(struct bge_softc *, uint8_t[]); 33238cc658fSJohn Baldwin 333e51a25f8SAlfred Perlstein static void bge_txeof(struct bge_softc *); 334e51a25f8SAlfred Perlstein static void bge_rxeof(struct bge_softc *); 33595d67482SBill Paul 3368cb1383cSDoug Ambrisko static void bge_asf_driver_up (struct bge_softc *); 337e51a25f8SAlfred Perlstein static void bge_tick(void *); 338e51a25f8SAlfred Perlstein static void bge_stats_update(struct bge_softc *); 3393f74909aSGleb Smirnoff static void bge_stats_update_regs(struct bge_softc *); 340676ad2c9SGleb Smirnoff static int bge_encap(struct bge_softc *, struct mbuf **, uint32_t *); 34195d67482SBill Paul 342e51a25f8SAlfred Perlstein static void bge_intr(void *); 3430f9bd73bSSam Leffler static void bge_start_locked(struct ifnet *); 344e51a25f8SAlfred Perlstein static void bge_start(struct ifnet *); 345e51a25f8SAlfred Perlstein static int bge_ioctl(struct ifnet *, u_long, caddr_t); 3460f9bd73bSSam Leffler static void bge_init_locked(struct bge_softc *); 347e51a25f8SAlfred Perlstein static void bge_init(void *); 348e51a25f8SAlfred Perlstein static void bge_stop(struct bge_softc *); 349b74e67fbSGleb Smirnoff static void bge_watchdog(struct bge_softc *); 350e51a25f8SAlfred Perlstein static void bge_shutdown(device_t); 35167d5e043SOleg Bulyzhin static int bge_ifmedia_upd_locked(struct ifnet *); 352e51a25f8SAlfred Perlstein static int bge_ifmedia_upd(struct ifnet *); 353e51a25f8SAlfred Perlstein static void bge_ifmedia_sts(struct ifnet *, struct ifmediareq *); 35495d67482SBill Paul 35538cc658fSJohn Baldwin static uint8_t bge_nvram_getbyte(struct bge_softc *, int, uint8_t *); 35638cc658fSJohn Baldwin static int bge_read_nvram(struct bge_softc *, caddr_t, int, int); 35738cc658fSJohn Baldwin 3583f74909aSGleb Smirnoff static uint8_t bge_eeprom_getbyte(struct bge_softc *, int, uint8_t *); 359e51a25f8SAlfred Perlstein static int bge_read_eeprom(struct bge_softc *, caddr_t, int, int); 36095d67482SBill Paul 3613e9b1bcaSJung-uk Kim static void bge_setpromisc(struct bge_softc *); 362e51a25f8SAlfred Perlstein static void bge_setmulti(struct bge_softc *); 363cb2eacc7SYaroslav Tykhiy static void bge_setvlan(struct bge_softc *); 36495d67482SBill Paul 365e51a25f8SAlfred Perlstein static int bge_newbuf_std(struct bge_softc *, int, struct mbuf *); 366e51a25f8SAlfred Perlstein static int bge_newbuf_jumbo(struct bge_softc *, int, struct mbuf *); 367e51a25f8SAlfred Perlstein static int bge_init_rx_ring_std(struct bge_softc *); 368e51a25f8SAlfred Perlstein static void bge_free_rx_ring_std(struct bge_softc *); 369e51a25f8SAlfred Perlstein static int bge_init_rx_ring_jumbo(struct bge_softc *); 370e51a25f8SAlfred Perlstein static void bge_free_rx_ring_jumbo(struct bge_softc *); 371e51a25f8SAlfred Perlstein static void bge_free_tx_ring(struct bge_softc *); 372e51a25f8SAlfred Perlstein static int bge_init_tx_ring(struct bge_softc *); 37395d67482SBill Paul 374e51a25f8SAlfred Perlstein static int bge_chipinit(struct bge_softc *); 375e51a25f8SAlfred Perlstein static int bge_blockinit(struct bge_softc *); 37695d67482SBill Paul 37708013fd3SMarius Strobl static int bge_has_eeprom(struct bge_softc *); 3783f74909aSGleb Smirnoff static uint32_t bge_readmem_ind(struct bge_softc *, int); 379e51a25f8SAlfred Perlstein static void bge_writemem_ind(struct bge_softc *, int, int); 38038cc658fSJohn Baldwin static void bge_writembx(struct bge_softc *, int, int); 38195d67482SBill Paul #ifdef notdef 3823f74909aSGleb Smirnoff static uint32_t bge_readreg_ind(struct bge_softc *, int); 38395d67482SBill Paul #endif 3849ba784dbSScott Long static void bge_writemem_direct(struct bge_softc *, int, int); 385e51a25f8SAlfred Perlstein static void bge_writereg_ind(struct bge_softc *, int, int); 38695d67482SBill Paul 387e51a25f8SAlfred Perlstein static int bge_miibus_readreg(device_t, int, int); 388e51a25f8SAlfred Perlstein static int bge_miibus_writereg(device_t, int, int, int); 389e51a25f8SAlfred Perlstein static void bge_miibus_statchg(device_t); 39075719184SGleb Smirnoff #ifdef DEVICE_POLLING 3913f74909aSGleb Smirnoff static void bge_poll(struct ifnet *ifp, enum poll_cmd cmd, int count); 39275719184SGleb Smirnoff #endif 39395d67482SBill Paul 3948cb1383cSDoug Ambrisko #define BGE_RESET_START 1 3958cb1383cSDoug Ambrisko #define BGE_RESET_STOP 2 3968cb1383cSDoug Ambrisko static void bge_sig_post_reset(struct bge_softc *, int); 3978cb1383cSDoug Ambrisko static void bge_sig_legacy(struct bge_softc *, int); 3988cb1383cSDoug Ambrisko static void bge_sig_pre_reset(struct bge_softc *, int); 3998cb1383cSDoug Ambrisko static int bge_reset(struct bge_softc *); 400dab5cd05SOleg Bulyzhin static void bge_link_upd(struct bge_softc *); 40195d67482SBill Paul 4026f8718a3SScott Long /* 4036f8718a3SScott Long * The BGE_REGISTER_DEBUG option is only for low-level debugging. It may 4046f8718a3SScott Long * leak information to untrusted users. It is also known to cause alignment 4056f8718a3SScott Long * traps on certain architectures. 4066f8718a3SScott Long */ 4076f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG 4086f8718a3SScott Long static int bge_sysctl_debug_info(SYSCTL_HANDLER_ARGS); 4096f8718a3SScott Long static int bge_sysctl_reg_read(SYSCTL_HANDLER_ARGS); 4106f8718a3SScott Long static int bge_sysctl_mem_read(SYSCTL_HANDLER_ARGS); 4116f8718a3SScott Long #endif 4126f8718a3SScott Long static void bge_add_sysctls(struct bge_softc *); 413763757b2SScott Long static int bge_sysctl_stats(SYSCTL_HANDLER_ARGS); 4146f8718a3SScott Long 41595d67482SBill Paul static device_method_t bge_methods[] = { 41695d67482SBill Paul /* Device interface */ 41795d67482SBill Paul DEVMETHOD(device_probe, bge_probe), 41895d67482SBill Paul DEVMETHOD(device_attach, bge_attach), 41995d67482SBill Paul DEVMETHOD(device_detach, bge_detach), 42095d67482SBill Paul DEVMETHOD(device_shutdown, bge_shutdown), 42114afefa3SPawel Jakub Dawidek DEVMETHOD(device_suspend, bge_suspend), 42214afefa3SPawel Jakub Dawidek DEVMETHOD(device_resume, bge_resume), 42395d67482SBill Paul 42495d67482SBill Paul /* bus interface */ 42595d67482SBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 42695d67482SBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 42795d67482SBill Paul 42895d67482SBill Paul /* MII interface */ 42995d67482SBill Paul DEVMETHOD(miibus_readreg, bge_miibus_readreg), 43095d67482SBill Paul DEVMETHOD(miibus_writereg, bge_miibus_writereg), 43195d67482SBill Paul DEVMETHOD(miibus_statchg, bge_miibus_statchg), 43295d67482SBill Paul 43395d67482SBill Paul { 0, 0 } 43495d67482SBill Paul }; 43595d67482SBill Paul 43695d67482SBill Paul static driver_t bge_driver = { 43795d67482SBill Paul "bge", 43895d67482SBill Paul bge_methods, 43995d67482SBill Paul sizeof(struct bge_softc) 44095d67482SBill Paul }; 44195d67482SBill Paul 44295d67482SBill Paul static devclass_t bge_devclass; 44395d67482SBill Paul 444f246e4a1SMatthew N. Dodd DRIVER_MODULE(bge, pci, bge_driver, bge_devclass, 0, 0); 44595d67482SBill Paul DRIVER_MODULE(miibus, bge, miibus_driver, miibus_devclass, 0, 0); 44695d67482SBill Paul 447f1a7e6d5SScott Long static int bge_allow_asf = 1; 448f1a7e6d5SScott Long 449f1a7e6d5SScott Long TUNABLE_INT("hw.bge.allow_asf", &bge_allow_asf); 450f1a7e6d5SScott Long 451f1a7e6d5SScott Long SYSCTL_NODE(_hw, OID_AUTO, bge, CTLFLAG_RD, 0, "BGE driver parameters"); 452f1a7e6d5SScott Long SYSCTL_INT(_hw_bge, OID_AUTO, allow_asf, CTLFLAG_RD, &bge_allow_asf, 0, 453f1a7e6d5SScott Long "Allow ASF mode if available"); 454c4529f41SMichael Reifenberger 45508013fd3SMarius Strobl #define SPARC64_BLADE_1500_MODEL "SUNW,Sun-Blade-1500" 45608013fd3SMarius Strobl #define SPARC64_BLADE_1500_PATH_BGE "/pci@1f,700000/network@2" 45708013fd3SMarius Strobl #define SPARC64_BLADE_2500_MODEL "SUNW,Sun-Blade-2500" 45808013fd3SMarius Strobl #define SPARC64_BLADE_2500_PATH_BGE "/pci@1c,600000/network@3" 45908013fd3SMarius Strobl #define SPARC64_OFW_SUBVENDOR "subsystem-vendor-id" 46008013fd3SMarius Strobl 46108013fd3SMarius Strobl static int 46208013fd3SMarius Strobl bge_has_eeprom(struct bge_softc *sc) 46308013fd3SMarius Strobl { 46408013fd3SMarius Strobl #ifdef __sparc64__ 46508013fd3SMarius Strobl char buf[sizeof(SPARC64_BLADE_1500_PATH_BGE)]; 46608013fd3SMarius Strobl device_t dev; 46708013fd3SMarius Strobl uint32_t subvendor; 46808013fd3SMarius Strobl 46908013fd3SMarius Strobl dev = sc->bge_dev; 47008013fd3SMarius Strobl 47108013fd3SMarius Strobl /* 47208013fd3SMarius Strobl * The on-board BGEs found in sun4u machines aren't fitted with 47308013fd3SMarius Strobl * an EEPROM which means that we have to obtain the MAC address 47408013fd3SMarius Strobl * via OFW and that some tests will always fail. We distinguish 47508013fd3SMarius Strobl * such BGEs by the subvendor ID, which also has to be obtained 47608013fd3SMarius Strobl * from OFW instead of the PCI configuration space as the latter 47708013fd3SMarius Strobl * indicates Broadcom as the subvendor of the netboot interface. 47808013fd3SMarius Strobl * For early Blade 1500 and 2500 we even have to check the OFW 47908013fd3SMarius Strobl * device path as the subvendor ID always defaults to Broadcom 48008013fd3SMarius Strobl * there. 48108013fd3SMarius Strobl */ 48208013fd3SMarius Strobl if (OF_getprop(ofw_bus_get_node(dev), SPARC64_OFW_SUBVENDOR, 48308013fd3SMarius Strobl &subvendor, sizeof(subvendor)) == sizeof(subvendor) && 48408013fd3SMarius Strobl subvendor == SUN_VENDORID) 48508013fd3SMarius Strobl return (0); 48608013fd3SMarius Strobl memset(buf, 0, sizeof(buf)); 48708013fd3SMarius Strobl if (OF_package_to_path(ofw_bus_get_node(dev), buf, sizeof(buf)) > 0) { 48808013fd3SMarius Strobl if (strcmp(sparc64_model, SPARC64_BLADE_1500_MODEL) == 0 && 48908013fd3SMarius Strobl strcmp(buf, SPARC64_BLADE_1500_PATH_BGE) == 0) 49008013fd3SMarius Strobl return (0); 49108013fd3SMarius Strobl if (strcmp(sparc64_model, SPARC64_BLADE_2500_MODEL) == 0 && 49208013fd3SMarius Strobl strcmp(buf, SPARC64_BLADE_2500_PATH_BGE) == 0) 49308013fd3SMarius Strobl return (0); 49408013fd3SMarius Strobl } 49508013fd3SMarius Strobl #endif 49638cc658fSJohn Baldwin 49738cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906) 49838cc658fSJohn Baldwin return (0); 49938cc658fSJohn Baldwin 50008013fd3SMarius Strobl return (1); 50108013fd3SMarius Strobl } 50208013fd3SMarius Strobl 5033f74909aSGleb Smirnoff static uint32_t 5043f74909aSGleb Smirnoff bge_readmem_ind(struct bge_softc *sc, int off) 50595d67482SBill Paul { 50695d67482SBill Paul device_t dev; 5076f8718a3SScott Long uint32_t val; 50895d67482SBill Paul 50995d67482SBill Paul dev = sc->bge_dev; 51095d67482SBill Paul 51195d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4); 5126f8718a3SScott Long val = pci_read_config(dev, BGE_PCI_MEMWIN_DATA, 4); 5136f8718a3SScott Long pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4); 5146f8718a3SScott Long return (val); 51595d67482SBill Paul } 51695d67482SBill Paul 51795d67482SBill Paul static void 5183f74909aSGleb Smirnoff bge_writemem_ind(struct bge_softc *sc, int off, int val) 51995d67482SBill Paul { 52095d67482SBill Paul device_t dev; 52195d67482SBill Paul 52295d67482SBill Paul dev = sc->bge_dev; 52395d67482SBill Paul 52495d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4); 52595d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_DATA, val, 4); 5266f8718a3SScott Long pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4); 52795d67482SBill Paul } 52895d67482SBill Paul 52995d67482SBill Paul #ifdef notdef 5303f74909aSGleb Smirnoff static uint32_t 5313f74909aSGleb Smirnoff bge_readreg_ind(struct bge_softc *sc, int off) 53295d67482SBill Paul { 53395d67482SBill Paul device_t dev; 53495d67482SBill Paul 53595d67482SBill Paul dev = sc->bge_dev; 53695d67482SBill Paul 53795d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4); 53895d67482SBill Paul return (pci_read_config(dev, BGE_PCI_REG_DATA, 4)); 53995d67482SBill Paul } 54095d67482SBill Paul #endif 54195d67482SBill Paul 54295d67482SBill Paul static void 5433f74909aSGleb Smirnoff bge_writereg_ind(struct bge_softc *sc, int off, int val) 54495d67482SBill Paul { 54595d67482SBill Paul device_t dev; 54695d67482SBill Paul 54795d67482SBill Paul dev = sc->bge_dev; 54895d67482SBill Paul 54995d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4); 55095d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_DATA, val, 4); 55195d67482SBill Paul } 55295d67482SBill Paul 5536f8718a3SScott Long static void 5546f8718a3SScott Long bge_writemem_direct(struct bge_softc *sc, int off, int val) 5556f8718a3SScott Long { 5566f8718a3SScott Long CSR_WRITE_4(sc, off, val); 5576f8718a3SScott Long } 5586f8718a3SScott Long 55938cc658fSJohn Baldwin static void 56038cc658fSJohn Baldwin bge_writembx(struct bge_softc *sc, int off, int val) 56138cc658fSJohn Baldwin { 56238cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906) 56338cc658fSJohn Baldwin off += BGE_LPMBX_IRQ0_HI - BGE_MBX_IRQ0_HI; 56438cc658fSJohn Baldwin 56538cc658fSJohn Baldwin CSR_WRITE_4(sc, off, val); 56638cc658fSJohn Baldwin } 56738cc658fSJohn Baldwin 568f41ac2beSBill Paul /* 569f41ac2beSBill Paul * Map a single buffer address. 570f41ac2beSBill Paul */ 571f41ac2beSBill Paul 572f41ac2beSBill Paul static void 5733f74909aSGleb Smirnoff bge_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error) 574f41ac2beSBill Paul { 575f41ac2beSBill Paul struct bge_dmamap_arg *ctx; 576f41ac2beSBill Paul 577f41ac2beSBill Paul if (error) 578f41ac2beSBill Paul return; 579f41ac2beSBill Paul 580f41ac2beSBill Paul ctx = arg; 581f41ac2beSBill Paul 582f41ac2beSBill Paul if (nseg > ctx->bge_maxsegs) { 583f41ac2beSBill Paul ctx->bge_maxsegs = 0; 584f41ac2beSBill Paul return; 585f41ac2beSBill Paul } 586f41ac2beSBill Paul 587f41ac2beSBill Paul ctx->bge_busaddr = segs->ds_addr; 588f41ac2beSBill Paul } 589f41ac2beSBill Paul 59038cc658fSJohn Baldwin static uint8_t 59138cc658fSJohn Baldwin bge_nvram_getbyte(struct bge_softc *sc, int addr, uint8_t *dest) 59238cc658fSJohn Baldwin { 59338cc658fSJohn Baldwin uint32_t access, byte = 0; 59438cc658fSJohn Baldwin int i; 59538cc658fSJohn Baldwin 59638cc658fSJohn Baldwin /* Lock. */ 59738cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_NVRAM_SWARB, BGE_NVRAMSWARB_SET1); 59838cc658fSJohn Baldwin for (i = 0; i < 8000; i++) { 59938cc658fSJohn Baldwin if (CSR_READ_4(sc, BGE_NVRAM_SWARB) & BGE_NVRAMSWARB_GNT1) 60038cc658fSJohn Baldwin break; 60138cc658fSJohn Baldwin DELAY(20); 60238cc658fSJohn Baldwin } 60338cc658fSJohn Baldwin if (i == 8000) 60438cc658fSJohn Baldwin return (1); 60538cc658fSJohn Baldwin 60638cc658fSJohn Baldwin /* Enable access. */ 60738cc658fSJohn Baldwin access = CSR_READ_4(sc, BGE_NVRAM_ACCESS); 60838cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_NVRAM_ACCESS, access | BGE_NVRAMACC_ENABLE); 60938cc658fSJohn Baldwin 61038cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_NVRAM_ADDR, addr & 0xfffffffc); 61138cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_NVRAM_CMD, BGE_NVRAM_READCMD); 61238cc658fSJohn Baldwin for (i = 0; i < BGE_TIMEOUT * 10; i++) { 61338cc658fSJohn Baldwin DELAY(10); 61438cc658fSJohn Baldwin if (CSR_READ_4(sc, BGE_NVRAM_CMD) & BGE_NVRAMCMD_DONE) { 61538cc658fSJohn Baldwin DELAY(10); 61638cc658fSJohn Baldwin break; 61738cc658fSJohn Baldwin } 61838cc658fSJohn Baldwin } 61938cc658fSJohn Baldwin 62038cc658fSJohn Baldwin if (i == BGE_TIMEOUT * 10) { 62138cc658fSJohn Baldwin if_printf(sc->bge_ifp, "nvram read timed out\n"); 62238cc658fSJohn Baldwin return (1); 62338cc658fSJohn Baldwin } 62438cc658fSJohn Baldwin 62538cc658fSJohn Baldwin /* Get result. */ 62638cc658fSJohn Baldwin byte = CSR_READ_4(sc, BGE_NVRAM_RDDATA); 62738cc658fSJohn Baldwin 62838cc658fSJohn Baldwin *dest = (bswap32(byte) >> ((addr % 4) * 8)) & 0xFF; 62938cc658fSJohn Baldwin 63038cc658fSJohn Baldwin /* Disable access. */ 63138cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_NVRAM_ACCESS, access); 63238cc658fSJohn Baldwin 63338cc658fSJohn Baldwin /* Unlock. */ 63438cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_NVRAM_SWARB, BGE_NVRAMSWARB_CLR1); 63538cc658fSJohn Baldwin CSR_READ_4(sc, BGE_NVRAM_SWARB); 63638cc658fSJohn Baldwin 63738cc658fSJohn Baldwin return (0); 63838cc658fSJohn Baldwin } 63938cc658fSJohn Baldwin 64038cc658fSJohn Baldwin /* 64138cc658fSJohn Baldwin * Read a sequence of bytes from NVRAM. 64238cc658fSJohn Baldwin */ 64338cc658fSJohn Baldwin static int 64438cc658fSJohn Baldwin bge_read_nvram(struct bge_softc *sc, caddr_t dest, int off, int cnt) 64538cc658fSJohn Baldwin { 64638cc658fSJohn Baldwin int err = 0, i; 64738cc658fSJohn Baldwin uint8_t byte = 0; 64838cc658fSJohn Baldwin 64938cc658fSJohn Baldwin if (sc->bge_asicrev != BGE_ASICREV_BCM5906) 65038cc658fSJohn Baldwin return (1); 65138cc658fSJohn Baldwin 65238cc658fSJohn Baldwin for (i = 0; i < cnt; i++) { 65338cc658fSJohn Baldwin err = bge_nvram_getbyte(sc, off + i, &byte); 65438cc658fSJohn Baldwin if (err) 65538cc658fSJohn Baldwin break; 65638cc658fSJohn Baldwin *(dest + i) = byte; 65738cc658fSJohn Baldwin } 65838cc658fSJohn Baldwin 65938cc658fSJohn Baldwin return (err ? 1 : 0); 66038cc658fSJohn Baldwin } 66138cc658fSJohn Baldwin 66295d67482SBill Paul /* 66395d67482SBill Paul * Read a byte of data stored in the EEPROM at address 'addr.' The 66495d67482SBill Paul * BCM570x supports both the traditional bitbang interface and an 66595d67482SBill Paul * auto access interface for reading the EEPROM. We use the auto 66695d67482SBill Paul * access method. 66795d67482SBill Paul */ 6683f74909aSGleb Smirnoff static uint8_t 6693f74909aSGleb Smirnoff bge_eeprom_getbyte(struct bge_softc *sc, int addr, uint8_t *dest) 67095d67482SBill Paul { 67195d67482SBill Paul int i; 6723f74909aSGleb Smirnoff uint32_t byte = 0; 67395d67482SBill Paul 67495d67482SBill Paul /* 67595d67482SBill Paul * Enable use of auto EEPROM access so we can avoid 67695d67482SBill Paul * having to use the bitbang method. 67795d67482SBill Paul */ 67895d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_AUTO_EEPROM); 67995d67482SBill Paul 68095d67482SBill Paul /* Reset the EEPROM, load the clock period. */ 68195d67482SBill Paul CSR_WRITE_4(sc, BGE_EE_ADDR, 68295d67482SBill Paul BGE_EEADDR_RESET | BGE_EEHALFCLK(BGE_HALFCLK_384SCL)); 68395d67482SBill Paul DELAY(20); 68495d67482SBill Paul 68595d67482SBill Paul /* Issue the read EEPROM command. */ 68695d67482SBill Paul CSR_WRITE_4(sc, BGE_EE_ADDR, BGE_EE_READCMD | addr); 68795d67482SBill Paul 68895d67482SBill Paul /* Wait for completion */ 68995d67482SBill Paul for(i = 0; i < BGE_TIMEOUT * 10; i++) { 69095d67482SBill Paul DELAY(10); 69195d67482SBill Paul if (CSR_READ_4(sc, BGE_EE_ADDR) & BGE_EEADDR_DONE) 69295d67482SBill Paul break; 69395d67482SBill Paul } 69495d67482SBill Paul 695d5d23857SJung-uk Kim if (i == BGE_TIMEOUT * 10) { 696fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "EEPROM read timed out\n"); 697f6789fbaSPyun YongHyeon return (1); 69895d67482SBill Paul } 69995d67482SBill Paul 70095d67482SBill Paul /* Get result. */ 70195d67482SBill Paul byte = CSR_READ_4(sc, BGE_EE_DATA); 70295d67482SBill Paul 7030c8aa4eaSJung-uk Kim *dest = (byte >> ((addr % 4) * 8)) & 0xFF; 70495d67482SBill Paul 70595d67482SBill Paul return (0); 70695d67482SBill Paul } 70795d67482SBill Paul 70895d67482SBill Paul /* 70995d67482SBill Paul * Read a sequence of bytes from the EEPROM. 71095d67482SBill Paul */ 71195d67482SBill Paul static int 7123f74909aSGleb Smirnoff bge_read_eeprom(struct bge_softc *sc, caddr_t dest, int off, int cnt) 71395d67482SBill Paul { 7143f74909aSGleb Smirnoff int i, error = 0; 7153f74909aSGleb Smirnoff uint8_t byte = 0; 71695d67482SBill Paul 71795d67482SBill Paul for (i = 0; i < cnt; i++) { 7183f74909aSGleb Smirnoff error = bge_eeprom_getbyte(sc, off + i, &byte); 7193f74909aSGleb Smirnoff if (error) 72095d67482SBill Paul break; 72195d67482SBill Paul *(dest + i) = byte; 72295d67482SBill Paul } 72395d67482SBill Paul 7243f74909aSGleb Smirnoff return (error ? 1 : 0); 72595d67482SBill Paul } 72695d67482SBill Paul 72795d67482SBill Paul static int 7283f74909aSGleb Smirnoff bge_miibus_readreg(device_t dev, int phy, int reg) 72995d67482SBill Paul { 73095d67482SBill Paul struct bge_softc *sc; 7313f74909aSGleb Smirnoff uint32_t val, autopoll; 73295d67482SBill Paul int i; 73395d67482SBill Paul 73495d67482SBill Paul sc = device_get_softc(dev); 73595d67482SBill Paul 7360434d1b8SBill Paul /* 7370434d1b8SBill Paul * Broadcom's own driver always assumes the internal 7380434d1b8SBill Paul * PHY is at GMII address 1. On some chips, the PHY responds 7390434d1b8SBill Paul * to accesses at all addresses, which could cause us to 7400434d1b8SBill Paul * bogusly attach the PHY 32 times at probe type. Always 7410434d1b8SBill Paul * restricting the lookup to address 1 is simpler than 7420434d1b8SBill Paul * trying to figure out which chips revisions should be 7430434d1b8SBill Paul * special-cased. 7440434d1b8SBill Paul */ 745b1265c1aSJohn Polstra if (phy != 1) 74698b28ee5SBill Paul return (0); 74798b28ee5SBill Paul 74837ceeb4dSPaul Saab /* Reading with autopolling on may trigger PCI errors */ 74937ceeb4dSPaul Saab autopoll = CSR_READ_4(sc, BGE_MI_MODE); 75037ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 75137ceeb4dSPaul Saab BGE_CLRBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 75237ceeb4dSPaul Saab DELAY(40); 75337ceeb4dSPaul Saab } 75437ceeb4dSPaul Saab 75595d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_READ | BGE_MICOMM_BUSY | 75695d67482SBill Paul BGE_MIPHY(phy) | BGE_MIREG(reg)); 75795d67482SBill Paul 75895d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 759d5d23857SJung-uk Kim DELAY(10); 76095d67482SBill Paul val = CSR_READ_4(sc, BGE_MI_COMM); 76195d67482SBill Paul if (!(val & BGE_MICOMM_BUSY)) 76295d67482SBill Paul break; 76395d67482SBill Paul } 76495d67482SBill Paul 76595d67482SBill Paul if (i == BGE_TIMEOUT) { 76638cc658fSJohn Baldwin device_printf(sc->bge_dev, "PHY read timed out " 76738cc658fSJohn Baldwin "(phy %d, reg %d, val 0x%08x)\n", phy, reg, val); 76837ceeb4dSPaul Saab val = 0; 76937ceeb4dSPaul Saab goto done; 77095d67482SBill Paul } 77195d67482SBill Paul 77238cc658fSJohn Baldwin DELAY(5); 77395d67482SBill Paul val = CSR_READ_4(sc, BGE_MI_COMM); 77495d67482SBill Paul 77537ceeb4dSPaul Saab done: 77637ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 77737ceeb4dSPaul Saab BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 77837ceeb4dSPaul Saab DELAY(40); 77937ceeb4dSPaul Saab } 78037ceeb4dSPaul Saab 78195d67482SBill Paul if (val & BGE_MICOMM_READFAIL) 78295d67482SBill Paul return (0); 78395d67482SBill Paul 7840c8aa4eaSJung-uk Kim return (val & 0xFFFF); 78595d67482SBill Paul } 78695d67482SBill Paul 78795d67482SBill Paul static int 7883f74909aSGleb Smirnoff bge_miibus_writereg(device_t dev, int phy, int reg, int val) 78995d67482SBill Paul { 79095d67482SBill Paul struct bge_softc *sc; 7913f74909aSGleb Smirnoff uint32_t autopoll; 79295d67482SBill Paul int i; 79395d67482SBill Paul 79495d67482SBill Paul sc = device_get_softc(dev); 79595d67482SBill Paul 79638cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906 && 79738cc658fSJohn Baldwin (reg == BRGPHY_MII_1000CTL || reg == BRGPHY_MII_AUXCTL)) 79838cc658fSJohn Baldwin return(0); 79938cc658fSJohn Baldwin 80037ceeb4dSPaul Saab /* Reading with autopolling on may trigger PCI errors */ 80137ceeb4dSPaul Saab autopoll = CSR_READ_4(sc, BGE_MI_MODE); 80237ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 80337ceeb4dSPaul Saab BGE_CLRBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 80437ceeb4dSPaul Saab DELAY(40); 80537ceeb4dSPaul Saab } 80637ceeb4dSPaul Saab 80795d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_WRITE | BGE_MICOMM_BUSY | 80895d67482SBill Paul BGE_MIPHY(phy) | BGE_MIREG(reg) | val); 80995d67482SBill Paul 81095d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 811d5d23857SJung-uk Kim DELAY(10); 81238cc658fSJohn Baldwin if (!(CSR_READ_4(sc, BGE_MI_COMM) & BGE_MICOMM_BUSY)) { 81338cc658fSJohn Baldwin DELAY(5); 81438cc658fSJohn Baldwin CSR_READ_4(sc, BGE_MI_COMM); /* dummy read */ 81595d67482SBill Paul break; 816d5d23857SJung-uk Kim } 81738cc658fSJohn Baldwin } 818d5d23857SJung-uk Kim 819d5d23857SJung-uk Kim if (i == BGE_TIMEOUT) { 82038cc658fSJohn Baldwin device_printf(sc->bge_dev, 82138cc658fSJohn Baldwin "PHY write timed out (phy %d, reg %d, val %d)\n", 82238cc658fSJohn Baldwin phy, reg, val); 823d5d23857SJung-uk Kim return (0); 82495d67482SBill Paul } 82595d67482SBill Paul 82637ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 82737ceeb4dSPaul Saab BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 82837ceeb4dSPaul Saab DELAY(40); 82937ceeb4dSPaul Saab } 83037ceeb4dSPaul Saab 83195d67482SBill Paul return (0); 83295d67482SBill Paul } 83395d67482SBill Paul 83495d67482SBill Paul static void 8353f74909aSGleb Smirnoff bge_miibus_statchg(device_t dev) 83695d67482SBill Paul { 83795d67482SBill Paul struct bge_softc *sc; 83895d67482SBill Paul struct mii_data *mii; 83995d67482SBill Paul sc = device_get_softc(dev); 84095d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 84195d67482SBill Paul 84295d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_PORTMODE); 8433f74909aSGleb Smirnoff if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T) 84495d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_GMII); 8453f74909aSGleb Smirnoff else 84695d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_MII); 84795d67482SBill Paul 8483f74909aSGleb Smirnoff if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX) 84995d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX); 8503f74909aSGleb Smirnoff else 85195d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX); 85295d67482SBill Paul } 85395d67482SBill Paul 85495d67482SBill Paul /* 85595d67482SBill Paul * Intialize a standard receive ring descriptor. 85695d67482SBill Paul */ 85795d67482SBill Paul static int 8583f74909aSGleb Smirnoff bge_newbuf_std(struct bge_softc *sc, int i, struct mbuf *m) 85995d67482SBill Paul { 86095d67482SBill Paul struct mbuf *m_new = NULL; 86195d67482SBill Paul struct bge_rx_bd *r; 862f41ac2beSBill Paul struct bge_dmamap_arg ctx; 863f41ac2beSBill Paul int error; 86495d67482SBill Paul 86595d67482SBill Paul if (m == NULL) { 866c3a56752SGleb Smirnoff m_new = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR); 867c3a56752SGleb Smirnoff if (m_new == NULL) 86895d67482SBill Paul return (ENOBUFS); 86995d67482SBill Paul m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 87095d67482SBill Paul } else { 87195d67482SBill Paul m_new = m; 87295d67482SBill Paul m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 87395d67482SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 87495d67482SBill Paul } 87595d67482SBill Paul 876652ae483SGleb Smirnoff if ((sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) == 0) 87795d67482SBill Paul m_adj(m_new, ETHER_ALIGN); 87895d67482SBill Paul sc->bge_cdata.bge_rx_std_chain[i] = m_new; 879f41ac2beSBill Paul r = &sc->bge_ldata.bge_rx_std_ring[i]; 880f41ac2beSBill Paul ctx.bge_maxsegs = 1; 881f41ac2beSBill Paul ctx.sc = sc; 882f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_mtag, 883f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i], mtod(m_new, void *), 884f41ac2beSBill Paul m_new->m_len, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 885f41ac2beSBill Paul if (error || ctx.bge_maxsegs == 0) { 886f7cea149SGleb Smirnoff if (m == NULL) { 887f7cea149SGleb Smirnoff sc->bge_cdata.bge_rx_std_chain[i] = NULL; 888f41ac2beSBill Paul m_freem(m_new); 889f7cea149SGleb Smirnoff } 890f41ac2beSBill Paul return (ENOMEM); 891f41ac2beSBill Paul } 892e907febfSPyun YongHyeon r->bge_addr.bge_addr_lo = BGE_ADDR_LO(ctx.bge_busaddr); 893e907febfSPyun YongHyeon r->bge_addr.bge_addr_hi = BGE_ADDR_HI(ctx.bge_busaddr); 894e907febfSPyun YongHyeon r->bge_flags = BGE_RXBDFLAG_END; 895e907febfSPyun YongHyeon r->bge_len = m_new->m_len; 896e907febfSPyun YongHyeon r->bge_idx = i; 897f41ac2beSBill Paul 898f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_mtag, 899f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i], 900f41ac2beSBill Paul BUS_DMASYNC_PREREAD); 90195d67482SBill Paul 90295d67482SBill Paul return (0); 90395d67482SBill Paul } 90495d67482SBill Paul 90595d67482SBill Paul /* 90695d67482SBill Paul * Initialize a jumbo receive ring descriptor. This allocates 90795d67482SBill Paul * a jumbo buffer from the pool managed internally by the driver. 90895d67482SBill Paul */ 90995d67482SBill Paul static int 9103f74909aSGleb Smirnoff bge_newbuf_jumbo(struct bge_softc *sc, int i, struct mbuf *m) 91195d67482SBill Paul { 9121be6acb7SGleb Smirnoff bus_dma_segment_t segs[BGE_NSEG_JUMBO]; 9131be6acb7SGleb Smirnoff struct bge_extrx_bd *r; 91495d67482SBill Paul struct mbuf *m_new = NULL; 9151be6acb7SGleb Smirnoff int nsegs; 916f41ac2beSBill Paul int error; 91795d67482SBill Paul 91895d67482SBill Paul if (m == NULL) { 919a163d034SWarner Losh MGETHDR(m_new, M_DONTWAIT, MT_DATA); 9201be6acb7SGleb Smirnoff if (m_new == NULL) 92195d67482SBill Paul return (ENOBUFS); 92295d67482SBill Paul 9231be6acb7SGleb Smirnoff m_cljget(m_new, M_DONTWAIT, MJUM9BYTES); 9241be6acb7SGleb Smirnoff if (!(m_new->m_flags & M_EXT)) { 92595d67482SBill Paul m_freem(m_new); 92695d67482SBill Paul return (ENOBUFS); 92795d67482SBill Paul } 9281be6acb7SGleb Smirnoff m_new->m_len = m_new->m_pkthdr.len = MJUM9BYTES; 92995d67482SBill Paul } else { 93095d67482SBill Paul m_new = m; 9311be6acb7SGleb Smirnoff m_new->m_len = m_new->m_pkthdr.len = MJUM9BYTES; 93295d67482SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 93395d67482SBill Paul } 93495d67482SBill Paul 935652ae483SGleb Smirnoff if ((sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) == 0) 93695d67482SBill Paul m_adj(m_new, ETHER_ALIGN); 9371be6acb7SGleb Smirnoff 9381be6acb7SGleb Smirnoff error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_mtag_jumbo, 9391be6acb7SGleb Smirnoff sc->bge_cdata.bge_rx_jumbo_dmamap[i], 9401be6acb7SGleb Smirnoff m_new, segs, &nsegs, BUS_DMA_NOWAIT); 9411be6acb7SGleb Smirnoff if (error) { 9421be6acb7SGleb Smirnoff if (m == NULL) 943f41ac2beSBill Paul m_freem(m_new); 9441be6acb7SGleb Smirnoff return (error); 945f7cea149SGleb Smirnoff } 9461be6acb7SGleb Smirnoff sc->bge_cdata.bge_rx_jumbo_chain[i] = m_new; 9471be6acb7SGleb Smirnoff 9481be6acb7SGleb Smirnoff /* 9491be6acb7SGleb Smirnoff * Fill in the extended RX buffer descriptor. 9501be6acb7SGleb Smirnoff */ 9511be6acb7SGleb Smirnoff r = &sc->bge_ldata.bge_rx_jumbo_ring[i]; 9524e7ba1abSGleb Smirnoff r->bge_flags = BGE_RXBDFLAG_JUMBO_RING | BGE_RXBDFLAG_END; 9534e7ba1abSGleb Smirnoff r->bge_idx = i; 9544e7ba1abSGleb Smirnoff r->bge_len3 = r->bge_len2 = r->bge_len1 = 0; 9554e7ba1abSGleb Smirnoff switch (nsegs) { 9564e7ba1abSGleb Smirnoff case 4: 9574e7ba1abSGleb Smirnoff r->bge_addr3.bge_addr_lo = BGE_ADDR_LO(segs[3].ds_addr); 9584e7ba1abSGleb Smirnoff r->bge_addr3.bge_addr_hi = BGE_ADDR_HI(segs[3].ds_addr); 9594e7ba1abSGleb Smirnoff r->bge_len3 = segs[3].ds_len; 9604e7ba1abSGleb Smirnoff case 3: 961e907febfSPyun YongHyeon r->bge_addr2.bge_addr_lo = BGE_ADDR_LO(segs[2].ds_addr); 962e907febfSPyun YongHyeon r->bge_addr2.bge_addr_hi = BGE_ADDR_HI(segs[2].ds_addr); 963e907febfSPyun YongHyeon r->bge_len2 = segs[2].ds_len; 9644e7ba1abSGleb Smirnoff case 2: 9654e7ba1abSGleb Smirnoff r->bge_addr1.bge_addr_lo = BGE_ADDR_LO(segs[1].ds_addr); 9664e7ba1abSGleb Smirnoff r->bge_addr1.bge_addr_hi = BGE_ADDR_HI(segs[1].ds_addr); 9674e7ba1abSGleb Smirnoff r->bge_len1 = segs[1].ds_len; 9684e7ba1abSGleb Smirnoff case 1: 9694e7ba1abSGleb Smirnoff r->bge_addr0.bge_addr_lo = BGE_ADDR_LO(segs[0].ds_addr); 9704e7ba1abSGleb Smirnoff r->bge_addr0.bge_addr_hi = BGE_ADDR_HI(segs[0].ds_addr); 9714e7ba1abSGleb Smirnoff r->bge_len0 = segs[0].ds_len; 9724e7ba1abSGleb Smirnoff break; 9734e7ba1abSGleb Smirnoff default: 9744e7ba1abSGleb Smirnoff panic("%s: %d segments\n", __func__, nsegs); 9754e7ba1abSGleb Smirnoff } 976f41ac2beSBill Paul 977f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_mtag, 978f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[i], 979f41ac2beSBill Paul BUS_DMASYNC_PREREAD); 98095d67482SBill Paul 98195d67482SBill Paul return (0); 98295d67482SBill Paul } 98395d67482SBill Paul 98495d67482SBill Paul /* 98595d67482SBill Paul * The standard receive ring has 512 entries in it. At 2K per mbuf cluster, 98695d67482SBill Paul * that's 1MB or memory, which is a lot. For now, we fill only the first 98795d67482SBill Paul * 256 ring entries and hope that our CPU is fast enough to keep up with 98895d67482SBill Paul * the NIC. 98995d67482SBill Paul */ 99095d67482SBill Paul static int 9913f74909aSGleb Smirnoff bge_init_rx_ring_std(struct bge_softc *sc) 99295d67482SBill Paul { 99395d67482SBill Paul int i; 99495d67482SBill Paul 99595d67482SBill Paul for (i = 0; i < BGE_SSLOTS; i++) { 99695d67482SBill Paul if (bge_newbuf_std(sc, i, NULL) == ENOBUFS) 99795d67482SBill Paul return (ENOBUFS); 99895d67482SBill Paul }; 99995d67482SBill Paul 1000f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 1001f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, 1002f41ac2beSBill Paul BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1003f41ac2beSBill Paul 100495d67482SBill Paul sc->bge_std = i - 1; 100538cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std); 100695d67482SBill Paul 100795d67482SBill Paul return (0); 100895d67482SBill Paul } 100995d67482SBill Paul 101095d67482SBill Paul static void 10113f74909aSGleb Smirnoff bge_free_rx_ring_std(struct bge_softc *sc) 101295d67482SBill Paul { 101395d67482SBill Paul int i; 101495d67482SBill Paul 101595d67482SBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 101695d67482SBill Paul if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) { 1017e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag, 1018e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_std_dmamap[i], 1019e65bed95SPyun YongHyeon BUS_DMASYNC_POSTREAD); 1020f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag, 1021f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i]); 1022e65bed95SPyun YongHyeon m_freem(sc->bge_cdata.bge_rx_std_chain[i]); 1023e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_std_chain[i] = NULL; 102495d67482SBill Paul } 1025f41ac2beSBill Paul bzero((char *)&sc->bge_ldata.bge_rx_std_ring[i], 102695d67482SBill Paul sizeof(struct bge_rx_bd)); 102795d67482SBill Paul } 102895d67482SBill Paul } 102995d67482SBill Paul 103095d67482SBill Paul static int 10313f74909aSGleb Smirnoff bge_init_rx_ring_jumbo(struct bge_softc *sc) 103295d67482SBill Paul { 103395d67482SBill Paul struct bge_rcb *rcb; 10341be6acb7SGleb Smirnoff int i; 103595d67482SBill Paul 103695d67482SBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 103795d67482SBill Paul if (bge_newbuf_jumbo(sc, i, NULL) == ENOBUFS) 103895d67482SBill Paul return (ENOBUFS); 103995d67482SBill Paul }; 104095d67482SBill Paul 1041f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1042f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 1043f41ac2beSBill Paul BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); 1044f41ac2beSBill Paul 104595d67482SBill Paul sc->bge_jumbo = i - 1; 104695d67482SBill Paul 1047f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb; 10481be6acb7SGleb Smirnoff rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0, 10491be6acb7SGleb Smirnoff BGE_RCB_FLAG_USE_EXT_RX_BD); 105067111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags); 105195d67482SBill Paul 105238cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo); 105395d67482SBill Paul 105495d67482SBill Paul return (0); 105595d67482SBill Paul } 105695d67482SBill Paul 105795d67482SBill Paul static void 10583f74909aSGleb Smirnoff bge_free_rx_ring_jumbo(struct bge_softc *sc) 105995d67482SBill Paul { 106095d67482SBill Paul int i; 106195d67482SBill Paul 106295d67482SBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 106395d67482SBill Paul if (sc->bge_cdata.bge_rx_jumbo_chain[i] != NULL) { 1064e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo, 1065e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_dmamap[i], 1066e65bed95SPyun YongHyeon BUS_DMASYNC_POSTREAD); 1067f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo, 1068f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 1069e65bed95SPyun YongHyeon m_freem(sc->bge_cdata.bge_rx_jumbo_chain[i]); 1070e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_chain[i] = NULL; 107195d67482SBill Paul } 1072f41ac2beSBill Paul bzero((char *)&sc->bge_ldata.bge_rx_jumbo_ring[i], 10731be6acb7SGleb Smirnoff sizeof(struct bge_extrx_bd)); 107495d67482SBill Paul } 107595d67482SBill Paul } 107695d67482SBill Paul 107795d67482SBill Paul static void 10783f74909aSGleb Smirnoff bge_free_tx_ring(struct bge_softc *sc) 107995d67482SBill Paul { 108095d67482SBill Paul int i; 108195d67482SBill Paul 1082f41ac2beSBill Paul if (sc->bge_ldata.bge_tx_ring == NULL) 108395d67482SBill Paul return; 108495d67482SBill Paul 108595d67482SBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 108695d67482SBill Paul if (sc->bge_cdata.bge_tx_chain[i] != NULL) { 1087e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag, 1088e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_dmamap[i], 1089e65bed95SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 1090f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag, 1091f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[i]); 1092e65bed95SPyun YongHyeon m_freem(sc->bge_cdata.bge_tx_chain[i]); 1093e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_chain[i] = NULL; 109495d67482SBill Paul } 1095f41ac2beSBill Paul bzero((char *)&sc->bge_ldata.bge_tx_ring[i], 109695d67482SBill Paul sizeof(struct bge_tx_bd)); 109795d67482SBill Paul } 109895d67482SBill Paul } 109995d67482SBill Paul 110095d67482SBill Paul static int 11013f74909aSGleb Smirnoff bge_init_tx_ring(struct bge_softc *sc) 110295d67482SBill Paul { 110395d67482SBill Paul sc->bge_txcnt = 0; 110495d67482SBill Paul sc->bge_tx_saved_considx = 0; 11053927098fSPaul Saab 110614bbd30fSGleb Smirnoff /* Initialize transmit producer index for host-memory send ring. */ 110714bbd30fSGleb Smirnoff sc->bge_tx_prodidx = 0; 110838cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bge_tx_prodidx); 110914bbd30fSGleb Smirnoff 11103927098fSPaul Saab /* 5700 b2 errata */ 1111e0ced696SPaul Saab if (sc->bge_chiprev == BGE_CHIPREV_5700_BX) 111238cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bge_tx_prodidx); 11133927098fSPaul Saab 111414bbd30fSGleb Smirnoff /* NIC-memory send ring not used; initialize to zero. */ 111538cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_TX_NIC_PROD0_LO, 0); 11163927098fSPaul Saab /* 5700 b2 errata */ 1117e0ced696SPaul Saab if (sc->bge_chiprev == BGE_CHIPREV_5700_BX) 111838cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_TX_NIC_PROD0_LO, 0); 111995d67482SBill Paul 112095d67482SBill Paul return (0); 112195d67482SBill Paul } 112295d67482SBill Paul 112395d67482SBill Paul static void 11243e9b1bcaSJung-uk Kim bge_setpromisc(struct bge_softc *sc) 11253e9b1bcaSJung-uk Kim { 11263e9b1bcaSJung-uk Kim struct ifnet *ifp; 11273e9b1bcaSJung-uk Kim 11283e9b1bcaSJung-uk Kim BGE_LOCK_ASSERT(sc); 11293e9b1bcaSJung-uk Kim 11303e9b1bcaSJung-uk Kim ifp = sc->bge_ifp; 11313e9b1bcaSJung-uk Kim 113245ee6ab3SJung-uk Kim /* Enable or disable promiscuous mode as needed. */ 11333e9b1bcaSJung-uk Kim if (ifp->if_flags & IFF_PROMISC) 113445ee6ab3SJung-uk Kim BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC); 11353e9b1bcaSJung-uk Kim else 113645ee6ab3SJung-uk Kim BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC); 11373e9b1bcaSJung-uk Kim } 11383e9b1bcaSJung-uk Kim 11393e9b1bcaSJung-uk Kim static void 11403f74909aSGleb Smirnoff bge_setmulti(struct bge_softc *sc) 114195d67482SBill Paul { 114295d67482SBill Paul struct ifnet *ifp; 114395d67482SBill Paul struct ifmultiaddr *ifma; 11443f74909aSGleb Smirnoff uint32_t hashes[4] = { 0, 0, 0, 0 }; 114595d67482SBill Paul int h, i; 114695d67482SBill Paul 11470f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 11480f9bd73bSSam Leffler 1149fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 115095d67482SBill Paul 115195d67482SBill Paul if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) { 115295d67482SBill Paul for (i = 0; i < 4; i++) 11530c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0xFFFFFFFF); 115495d67482SBill Paul return; 115595d67482SBill Paul } 115695d67482SBill Paul 115795d67482SBill Paul /* First, zot all the existing filters. */ 115895d67482SBill Paul for (i = 0; i < 4; i++) 115995d67482SBill Paul CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0); 116095d67482SBill Paul 116195d67482SBill Paul /* Now program new ones. */ 116213b203d0SRobert Watson IF_ADDR_LOCK(ifp); 116395d67482SBill Paul TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 116495d67482SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 116595d67482SBill Paul continue; 11660e939c0cSChristian Weisgerber h = ether_crc32_le(LLADDR((struct sockaddr_dl *) 11670c8aa4eaSJung-uk Kim ifma->ifma_addr), ETHER_ADDR_LEN) & 0x7F; 11680c8aa4eaSJung-uk Kim hashes[(h & 0x60) >> 5] |= 1 << (h & 0x1F); 116995d67482SBill Paul } 117013b203d0SRobert Watson IF_ADDR_UNLOCK(ifp); 117195d67482SBill Paul 117295d67482SBill Paul for (i = 0; i < 4; i++) 117395d67482SBill Paul CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), hashes[i]); 117495d67482SBill Paul } 117595d67482SBill Paul 11768cb1383cSDoug Ambrisko static void 1177cb2eacc7SYaroslav Tykhiy bge_setvlan(struct bge_softc *sc) 1178cb2eacc7SYaroslav Tykhiy { 1179cb2eacc7SYaroslav Tykhiy struct ifnet *ifp; 1180cb2eacc7SYaroslav Tykhiy 1181cb2eacc7SYaroslav Tykhiy BGE_LOCK_ASSERT(sc); 1182cb2eacc7SYaroslav Tykhiy 1183cb2eacc7SYaroslav Tykhiy ifp = sc->bge_ifp; 1184cb2eacc7SYaroslav Tykhiy 1185cb2eacc7SYaroslav Tykhiy /* Enable or disable VLAN tag stripping as needed. */ 1186cb2eacc7SYaroslav Tykhiy if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING) 1187cb2eacc7SYaroslav Tykhiy BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_KEEP_VLAN_DIAG); 1188cb2eacc7SYaroslav Tykhiy else 1189cb2eacc7SYaroslav Tykhiy BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_KEEP_VLAN_DIAG); 1190cb2eacc7SYaroslav Tykhiy } 1191cb2eacc7SYaroslav Tykhiy 1192cb2eacc7SYaroslav Tykhiy static void 11938cb1383cSDoug Ambrisko bge_sig_pre_reset(sc, type) 11948cb1383cSDoug Ambrisko struct bge_softc *sc; 11958cb1383cSDoug Ambrisko int type; 11968cb1383cSDoug Ambrisko { 11978cb1383cSDoug Ambrisko /* 11988cb1383cSDoug Ambrisko * Some chips don't like this so only do this if ASF is enabled 11998cb1383cSDoug Ambrisko */ 12008cb1383cSDoug Ambrisko if (sc->bge_asf_mode) 12018cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER); 12028cb1383cSDoug Ambrisko 12038cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_NEW_HANDSHAKE) { 12048cb1383cSDoug Ambrisko switch (type) { 12058cb1383cSDoug Ambrisko case BGE_RESET_START: 12068cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x1); /* START */ 12078cb1383cSDoug Ambrisko break; 12088cb1383cSDoug Ambrisko case BGE_RESET_STOP: 12098cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x2); /* UNLOAD */ 12108cb1383cSDoug Ambrisko break; 12118cb1383cSDoug Ambrisko } 12128cb1383cSDoug Ambrisko } 12138cb1383cSDoug Ambrisko } 12148cb1383cSDoug Ambrisko 12158cb1383cSDoug Ambrisko static void 12168cb1383cSDoug Ambrisko bge_sig_post_reset(sc, type) 12178cb1383cSDoug Ambrisko struct bge_softc *sc; 12188cb1383cSDoug Ambrisko int type; 12198cb1383cSDoug Ambrisko { 12208cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_NEW_HANDSHAKE) { 12218cb1383cSDoug Ambrisko switch (type) { 12228cb1383cSDoug Ambrisko case BGE_RESET_START: 12238cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x80000001); 12248cb1383cSDoug Ambrisko /* START DONE */ 12258cb1383cSDoug Ambrisko break; 12268cb1383cSDoug Ambrisko case BGE_RESET_STOP: 12278cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x80000002); 12288cb1383cSDoug Ambrisko break; 12298cb1383cSDoug Ambrisko } 12308cb1383cSDoug Ambrisko } 12318cb1383cSDoug Ambrisko } 12328cb1383cSDoug Ambrisko 12338cb1383cSDoug Ambrisko static void 12348cb1383cSDoug Ambrisko bge_sig_legacy(sc, type) 12358cb1383cSDoug Ambrisko struct bge_softc *sc; 12368cb1383cSDoug Ambrisko int type; 12378cb1383cSDoug Ambrisko { 12388cb1383cSDoug Ambrisko if (sc->bge_asf_mode) { 12398cb1383cSDoug Ambrisko switch (type) { 12408cb1383cSDoug Ambrisko case BGE_RESET_START: 12418cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x1); /* START */ 12428cb1383cSDoug Ambrisko break; 12438cb1383cSDoug Ambrisko case BGE_RESET_STOP: 12448cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SDI_STATUS, 0x2); /* UNLOAD */ 12458cb1383cSDoug Ambrisko break; 12468cb1383cSDoug Ambrisko } 12478cb1383cSDoug Ambrisko } 12488cb1383cSDoug Ambrisko } 12498cb1383cSDoug Ambrisko 12508cb1383cSDoug Ambrisko void bge_stop_fw(struct bge_softc *); 12518cb1383cSDoug Ambrisko void 12528cb1383cSDoug Ambrisko bge_stop_fw(sc) 12538cb1383cSDoug Ambrisko struct bge_softc *sc; 12548cb1383cSDoug Ambrisko { 12558cb1383cSDoug Ambrisko int i; 12568cb1383cSDoug Ambrisko 12578cb1383cSDoug Ambrisko if (sc->bge_asf_mode) { 12588cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM_FW, BGE_FW_PAUSE); 12598cb1383cSDoug Ambrisko CSR_WRITE_4(sc, BGE_CPU_EVENT, 126039153c5aSJung-uk Kim CSR_READ_4(sc, BGE_CPU_EVENT) | (1 << 14)); 12618cb1383cSDoug Ambrisko 12628cb1383cSDoug Ambrisko for (i = 0; i < 100; i++ ) { 12638cb1383cSDoug Ambrisko if (!(CSR_READ_4(sc, BGE_CPU_EVENT) & (1 << 14))) 12648cb1383cSDoug Ambrisko break; 12658cb1383cSDoug Ambrisko DELAY(10); 12668cb1383cSDoug Ambrisko } 12678cb1383cSDoug Ambrisko } 12688cb1383cSDoug Ambrisko } 12698cb1383cSDoug Ambrisko 127095d67482SBill Paul /* 127195d67482SBill Paul * Do endian, PCI and DMA initialization. Also check the on-board ROM 127295d67482SBill Paul * self-test results. 127395d67482SBill Paul */ 127495d67482SBill Paul static int 12753f74909aSGleb Smirnoff bge_chipinit(struct bge_softc *sc) 127695d67482SBill Paul { 12773f74909aSGleb Smirnoff uint32_t dma_rw_ctl; 127895d67482SBill Paul int i; 127995d67482SBill Paul 12808cb1383cSDoug Ambrisko /* Set endianness before we access any non-PCI registers. */ 1281e907febfSPyun YongHyeon pci_write_config(sc->bge_dev, BGE_PCI_MISC_CTL, BGE_INIT, 4); 128295d67482SBill Paul 128395d67482SBill Paul /* 128495d67482SBill Paul * Check the 'ROM failed' bit on the RX CPU to see if 128508013fd3SMarius Strobl * self-tests passed. Skip this check when there's no 128608013fd3SMarius Strobl * EEPROM fitted, since in that case it will always 128708013fd3SMarius Strobl * fail. 128895d67482SBill Paul */ 128908013fd3SMarius Strobl if ((sc->bge_flags & BGE_FLAG_EEPROM) && 129008013fd3SMarius Strobl CSR_READ_4(sc, BGE_RXCPU_MODE) & BGE_RXCPUMODE_ROMFAIL) { 12910c8aa4eaSJung-uk Kim device_printf(sc->bge_dev, "RX CPU self-diagnostics failed!\n"); 129295d67482SBill Paul return (ENODEV); 129395d67482SBill Paul } 129495d67482SBill Paul 129595d67482SBill Paul /* Clear the MAC control register */ 129695d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, 0); 129795d67482SBill Paul 129895d67482SBill Paul /* 129995d67482SBill Paul * Clear the MAC statistics block in the NIC's 130095d67482SBill Paul * internal memory. 130195d67482SBill Paul */ 130295d67482SBill Paul for (i = BGE_STATS_BLOCK; 13033f74909aSGleb Smirnoff i < BGE_STATS_BLOCK_END + 1; i += sizeof(uint32_t)) 130495d67482SBill Paul BGE_MEMWIN_WRITE(sc, i, 0); 130595d67482SBill Paul 130695d67482SBill Paul for (i = BGE_STATUS_BLOCK; 13073f74909aSGleb Smirnoff i < BGE_STATUS_BLOCK_END + 1; i += sizeof(uint32_t)) 130895d67482SBill Paul BGE_MEMWIN_WRITE(sc, i, 0); 130995d67482SBill Paul 1310186f842bSJung-uk Kim /* 1311186f842bSJung-uk Kim * Set up the PCI DMA control register. 1312186f842bSJung-uk Kim */ 1313186f842bSJung-uk Kim dma_rw_ctl = BGE_PCIDMARWCTL_RD_CMD_SHIFT(6) | 1314186f842bSJung-uk Kim BGE_PCIDMARWCTL_WR_CMD_SHIFT(7); 1315652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_PCIE) { 1316186f842bSJung-uk Kim /* Read watermark not used, 128 bytes for write. */ 1317186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_WR_WAT_SHIFT(3); 1318652ae483SGleb Smirnoff } else if (sc->bge_flags & BGE_FLAG_PCIX) { 13194c0da0ffSGleb Smirnoff if (BGE_IS_5714_FAMILY(sc)) { 1320186f842bSJung-uk Kim /* 256 bytes for read and write. */ 1321186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(2) | 1322186f842bSJung-uk Kim BGE_PCIDMARWCTL_WR_WAT_SHIFT(2); 1323186f842bSJung-uk Kim dma_rw_ctl |= (sc->bge_asicrev == BGE_ASICREV_BCM5780) ? 1324186f842bSJung-uk Kim BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL : 1325186f842bSJung-uk Kim BGE_PCIDMARWCTL_ONEDMA_ATONCE_LOCAL; 1326186f842bSJung-uk Kim } else if (sc->bge_asicrev == BGE_ASICREV_BCM5704) { 1327186f842bSJung-uk Kim /* 1536 bytes for read, 384 bytes for write. */ 1328186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(7) | 1329186f842bSJung-uk Kim BGE_PCIDMARWCTL_WR_WAT_SHIFT(3); 1330186f842bSJung-uk Kim } else { 1331186f842bSJung-uk Kim /* 384 bytes for read and write. */ 1332186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(3) | 1333186f842bSJung-uk Kim BGE_PCIDMARWCTL_WR_WAT_SHIFT(3) | 13340c8aa4eaSJung-uk Kim 0x0F; 1335186f842bSJung-uk Kim } 1336e0ced696SPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5703 || 1337e0ced696SPaul Saab sc->bge_asicrev == BGE_ASICREV_BCM5704) { 13383f74909aSGleb Smirnoff uint32_t tmp; 13395cba12d3SPaul Saab 1340186f842bSJung-uk Kim /* Set ONE_DMA_AT_ONCE for hardware workaround. */ 13410c8aa4eaSJung-uk Kim tmp = CSR_READ_4(sc, BGE_PCI_CLKCTL) & 0x1F; 1342186f842bSJung-uk Kim if (tmp == 6 || tmp == 7) 1343186f842bSJung-uk Kim dma_rw_ctl |= 1344186f842bSJung-uk Kim BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL; 13455cba12d3SPaul Saab 1346186f842bSJung-uk Kim /* Set PCI-X DMA write workaround. */ 1347186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_ASRT_ALL_BE; 1348186f842bSJung-uk Kim } 1349186f842bSJung-uk Kim } else { 1350186f842bSJung-uk Kim /* Conventional PCI bus: 256 bytes for read and write. */ 1351186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(7) | 1352186f842bSJung-uk Kim BGE_PCIDMARWCTL_WR_WAT_SHIFT(7); 1353186f842bSJung-uk Kim 1354186f842bSJung-uk Kim if (sc->bge_asicrev != BGE_ASICREV_BCM5705 && 1355186f842bSJung-uk Kim sc->bge_asicrev != BGE_ASICREV_BCM5750) 1356186f842bSJung-uk Kim dma_rw_ctl |= 0x0F; 1357186f842bSJung-uk Kim } 1358186f842bSJung-uk Kim if (sc->bge_asicrev == BGE_ASICREV_BCM5700 || 1359186f842bSJung-uk Kim sc->bge_asicrev == BGE_ASICREV_BCM5701) 1360186f842bSJung-uk Kim dma_rw_ctl |= BGE_PCIDMARWCTL_USE_MRM | 1361186f842bSJung-uk Kim BGE_PCIDMARWCTL_ASRT_ALL_BE; 1362e0ced696SPaul Saab if (sc->bge_asicrev == BGE_ASICREV_BCM5703 || 1363186f842bSJung-uk Kim sc->bge_asicrev == BGE_ASICREV_BCM5704) 13645cba12d3SPaul Saab dma_rw_ctl &= ~BGE_PCIDMARWCTL_MINDMA; 13655cba12d3SPaul Saab pci_write_config(sc->bge_dev, BGE_PCI_DMA_RW_CTL, dma_rw_ctl, 4); 136695d67482SBill Paul 136795d67482SBill Paul /* 136895d67482SBill Paul * Set up general mode register. 136995d67482SBill Paul */ 1370e907febfSPyun YongHyeon CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS | 137195d67482SBill Paul BGE_MODECTL_MAC_ATTN_INTR | BGE_MODECTL_HOST_SEND_BDS | 1372ee7ef91cSOleg Bulyzhin BGE_MODECTL_TX_NO_PHDR_CSUM); 137395d67482SBill Paul 137495d67482SBill Paul /* 13758cb1383cSDoug Ambrisko * Tell the firmware the driver is running 13768cb1383cSDoug Ambrisko */ 13778cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) 13788cb1383cSDoug Ambrisko BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 13798cb1383cSDoug Ambrisko 13808cb1383cSDoug Ambrisko /* 1381ea13bdd5SJohn Polstra * Disable memory write invalidate. Apparently it is not supported 1382ea13bdd5SJohn Polstra * properly by these devices. 138395d67482SBill Paul */ 1384ea13bdd5SJohn Polstra PCI_CLRBIT(sc->bge_dev, BGE_PCI_CMD, PCIM_CMD_MWIEN, 4); 138595d67482SBill Paul 138695d67482SBill Paul /* Set the timer prescaler (always 66Mhz) */ 13870c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_MISC_CFG, BGE_32BITTIME_66MHZ); 138895d67482SBill Paul 138938cc658fSJohn Baldwin /* XXX: The Linux tg3 driver does this at the start of brgphy_reset. */ 139038cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906) { 139138cc658fSJohn Baldwin DELAY(40); /* XXX */ 139238cc658fSJohn Baldwin 139338cc658fSJohn Baldwin /* Put PHY into ready state */ 139438cc658fSJohn Baldwin BGE_CLRBIT(sc, BGE_MISC_CFG, BGE_MISCCFG_EPHY_IDDQ); 139538cc658fSJohn Baldwin CSR_READ_4(sc, BGE_MISC_CFG); /* Flush */ 139638cc658fSJohn Baldwin DELAY(40); 139738cc658fSJohn Baldwin } 139838cc658fSJohn Baldwin 139995d67482SBill Paul return (0); 140095d67482SBill Paul } 140195d67482SBill Paul 140295d67482SBill Paul static int 14033f74909aSGleb Smirnoff bge_blockinit(struct bge_softc *sc) 140495d67482SBill Paul { 140595d67482SBill Paul struct bge_rcb *rcb; 1406e907febfSPyun YongHyeon bus_size_t vrcb; 1407e907febfSPyun YongHyeon bge_hostaddr taddr; 14086f8718a3SScott Long uint32_t val; 140995d67482SBill Paul int i; 141095d67482SBill Paul 141195d67482SBill Paul /* 141295d67482SBill Paul * Initialize the memory window pointer register so that 141395d67482SBill Paul * we can access the first 32K of internal NIC RAM. This will 141495d67482SBill Paul * allow us to set up the TX send ring RCBs and the RX return 141595d67482SBill Paul * ring RCBs, plus other things which live in NIC memory. 141695d67482SBill Paul */ 141795d67482SBill Paul CSR_WRITE_4(sc, BGE_PCI_MEMWIN_BASEADDR, 0); 141895d67482SBill Paul 1419822f63fcSBill Paul /* Note: the BCM5704 has a smaller mbuf space than other chips. */ 1420822f63fcSBill Paul 14217ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 142295d67482SBill Paul /* Configure mbuf memory pool */ 14230dae9719SJung-uk Kim CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR, BGE_BUFFPOOL_1); 1424822f63fcSBill Paul if (sc->bge_asicrev == BGE_ASICREV_BCM5704) 1425822f63fcSBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x10000); 1426822f63fcSBill Paul else 142795d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000); 142895d67482SBill Paul 142995d67482SBill Paul /* Configure DMA resource pool */ 14300434d1b8SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_BASEADDR, 14310434d1b8SBill Paul BGE_DMA_DESCRIPTORS); 143295d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LEN, 0x2000); 14330434d1b8SBill Paul } 143495d67482SBill Paul 143595d67482SBill Paul /* Configure mbuf pool watermarks */ 143638cc658fSJohn Baldwin if (!BGE_IS_5705_PLUS(sc)) { 1437fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x50); 1438fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x20); 1439fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60); 144038cc658fSJohn Baldwin } else if (sc->bge_asicrev == BGE_ASICREV_BCM5906) { 144138cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0); 144238cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x04); 144338cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x10); 144438cc658fSJohn Baldwin } else { 144538cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0); 144638cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x10); 144738cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60); 144838cc658fSJohn Baldwin } 144995d67482SBill Paul 145095d67482SBill Paul /* Configure DMA resource watermarks */ 145195d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LOWAT, 5); 145295d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_HIWAT, 10); 145395d67482SBill Paul 145495d67482SBill Paul /* Enable buffer manager */ 14557ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 145695d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MODE, 145795d67482SBill Paul BGE_BMANMODE_ENABLE | BGE_BMANMODE_LOMBUF_ATTN); 145895d67482SBill Paul 145995d67482SBill Paul /* Poll for buffer manager start indication */ 146095d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 1461d5d23857SJung-uk Kim DELAY(10); 14620c8aa4eaSJung-uk Kim if (CSR_READ_4(sc, BGE_BMAN_MODE) & BGE_BMANMODE_ENABLE) 146395d67482SBill Paul break; 146495d67482SBill Paul } 146595d67482SBill Paul 146695d67482SBill Paul if (i == BGE_TIMEOUT) { 1467fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 1468fe806fdaSPyun YongHyeon "buffer manager failed to start\n"); 146995d67482SBill Paul return (ENXIO); 147095d67482SBill Paul } 14710434d1b8SBill Paul } 147295d67482SBill Paul 147395d67482SBill Paul /* Enable flow-through queues */ 14740c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF); 147595d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0); 147695d67482SBill Paul 147795d67482SBill Paul /* Wait until queue initialization is complete */ 147895d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 1479d5d23857SJung-uk Kim DELAY(10); 148095d67482SBill Paul if (CSR_READ_4(sc, BGE_FTQ_RESET) == 0) 148195d67482SBill Paul break; 148295d67482SBill Paul } 148395d67482SBill Paul 148495d67482SBill Paul if (i == BGE_TIMEOUT) { 1485fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "flow-through queue init failed\n"); 148695d67482SBill Paul return (ENXIO); 148795d67482SBill Paul } 148895d67482SBill Paul 148995d67482SBill Paul /* Initialize the standard RX ring control block */ 1490f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_std_rx_rcb; 1491f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_lo = 1492f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_rx_std_ring_paddr); 1493f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_hi = 1494f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_rx_std_ring_paddr); 1495f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 1496f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREREAD); 14977ee00338SJung-uk Kim if (BGE_IS_5705_PLUS(sc)) 14980434d1b8SBill Paul rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(512, 0); 14990434d1b8SBill Paul else 15000434d1b8SBill Paul rcb->bge_maxlen_flags = 15010434d1b8SBill Paul BGE_RCB_MAXLEN_FLAGS(BGE_MAX_FRAMELEN, 0); 150295d67482SBill Paul rcb->bge_nicaddr = BGE_STD_RX_RINGS; 15030c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_HI, rcb->bge_hostaddr.bge_addr_hi); 15040c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_LO, rcb->bge_hostaddr.bge_addr_lo); 1505f41ac2beSBill Paul 150667111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags); 150767111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_NICADDR, rcb->bge_nicaddr); 150895d67482SBill Paul 150995d67482SBill Paul /* 151095d67482SBill Paul * Initialize the jumbo RX ring control block 151195d67482SBill Paul * We set the 'ring disabled' bit in the flags 151295d67482SBill Paul * field until we're actually ready to start 151395d67482SBill Paul * using this ring (i.e. once we set the MTU 151495d67482SBill Paul * high enough to require it). 151595d67482SBill Paul */ 15164c0da0ffSGleb Smirnoff if (BGE_IS_JUMBO_CAPABLE(sc)) { 1517f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb; 1518f41ac2beSBill Paul 1519f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_lo = 1520f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_rx_jumbo_ring_paddr); 1521f41ac2beSBill Paul rcb->bge_hostaddr.bge_addr_hi = 1522f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_rx_jumbo_ring_paddr); 1523f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1524f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 1525f41ac2beSBill Paul BUS_DMASYNC_PREREAD); 15261be6acb7SGleb Smirnoff rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0, 15271be6acb7SGleb Smirnoff BGE_RCB_FLAG_USE_EXT_RX_BD | BGE_RCB_FLAG_RING_DISABLED); 152895d67482SBill Paul rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS; 152967111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_HI, 153067111612SJohn Polstra rcb->bge_hostaddr.bge_addr_hi); 153167111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_LO, 153267111612SJohn Polstra rcb->bge_hostaddr.bge_addr_lo); 1533f41ac2beSBill Paul 15340434d1b8SBill Paul CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, 15350434d1b8SBill Paul rcb->bge_maxlen_flags); 153667111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_NICADDR, rcb->bge_nicaddr); 153795d67482SBill Paul 153895d67482SBill Paul /* Set up dummy disabled mini ring RCB */ 1539f41ac2beSBill Paul rcb = &sc->bge_ldata.bge_info.bge_mini_rx_rcb; 154067111612SJohn Polstra rcb->bge_maxlen_flags = 154167111612SJohn Polstra BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED); 15420434d1b8SBill Paul CSR_WRITE_4(sc, BGE_RX_MINI_RCB_MAXLEN_FLAGS, 15430434d1b8SBill Paul rcb->bge_maxlen_flags); 15440434d1b8SBill Paul } 154595d67482SBill Paul 154695d67482SBill Paul /* 154795d67482SBill Paul * Set the BD ring replentish thresholds. The recommended 154895d67482SBill Paul * values are 1/8th the number of descriptors allocated to 154995d67482SBill Paul * each ring. 15509ba784dbSScott Long * XXX The 5754 requires a lower threshold, so it might be a 15519ba784dbSScott Long * requirement of all 575x family chips. The Linux driver sets 15529ba784dbSScott Long * the lower threshold for all 5705 family chips as well, but there 15539ba784dbSScott Long * are reports that it might not need to be so strict. 155438cc658fSJohn Baldwin * 155538cc658fSJohn Baldwin * XXX Linux does some extra fiddling here for the 5906 parts as 155638cc658fSJohn Baldwin * well. 155795d67482SBill Paul */ 15585345bad0SScott Long if (BGE_IS_5705_PLUS(sc)) 15596f8718a3SScott Long val = 8; 15606f8718a3SScott Long else 15616f8718a3SScott Long val = BGE_STD_RX_RING_CNT / 8; 15626f8718a3SScott Long CSR_WRITE_4(sc, BGE_RBDI_STD_REPL_THRESH, val); 156395d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDI_JUMBO_REPL_THRESH, BGE_JUMBO_RX_RING_CNT/8); 156495d67482SBill Paul 156595d67482SBill Paul /* 156695d67482SBill Paul * Disable all unused send rings by setting the 'ring disabled' 156795d67482SBill Paul * bit in the flags field of all the TX send ring control blocks. 156895d67482SBill Paul * These are located in NIC memory. 156995d67482SBill Paul */ 1570e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB; 157195d67482SBill Paul for (i = 0; i < BGE_TX_RINGS_EXTSSRAM_MAX; i++) { 1572e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1573e907febfSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED)); 1574e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0); 1575e907febfSPyun YongHyeon vrcb += sizeof(struct bge_rcb); 157695d67482SBill Paul } 157795d67482SBill Paul 157895d67482SBill Paul /* Configure TX RCB 0 (we use only the first ring) */ 1579e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB; 1580e907febfSPyun YongHyeon BGE_HOSTADDR(taddr, sc->bge_ldata.bge_tx_ring_paddr); 1581e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi); 1582e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo); 1583e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 1584e907febfSPyun YongHyeon BGE_NIC_TXRING_ADDR(0, BGE_TX_RING_CNT)); 15857ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 1586e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1587e907febfSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(BGE_TX_RING_CNT, 0)); 158895d67482SBill Paul 158995d67482SBill Paul /* Disable all unused RX return rings */ 1590e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB; 159195d67482SBill Paul for (i = 0; i < BGE_RX_RINGS_MAX; i++) { 1592e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, 0); 1593e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, 0); 1594e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 15950434d1b8SBill Paul BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt, 1596e907febfSPyun YongHyeon BGE_RCB_FLAG_RING_DISABLED)); 1597e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0); 159838cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_RX_CONS0_LO + 15993f74909aSGleb Smirnoff (i * (sizeof(uint64_t))), 0); 1600e907febfSPyun YongHyeon vrcb += sizeof(struct bge_rcb); 160195d67482SBill Paul } 160295d67482SBill Paul 160395d67482SBill Paul /* Initialize RX ring indexes */ 160438cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, 0); 160538cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, 0); 160638cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_RX_MINI_PROD_LO, 0); 160795d67482SBill Paul 160895d67482SBill Paul /* 160995d67482SBill Paul * Set up RX return ring 0 161095d67482SBill Paul * Note that the NIC address for RX return rings is 0x00000000. 161195d67482SBill Paul * The return rings live entirely within the host, so the 161295d67482SBill Paul * nicaddr field in the RCB isn't used. 161395d67482SBill Paul */ 1614e907febfSPyun YongHyeon vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB; 1615e907febfSPyun YongHyeon BGE_HOSTADDR(taddr, sc->bge_ldata.bge_rx_return_ring_paddr); 1616e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi); 1617e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo); 1618e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0x00000000); 1619e907febfSPyun YongHyeon RCB_WRITE_4(sc, vrcb, bge_maxlen_flags, 1620e907febfSPyun YongHyeon BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt, 0)); 162195d67482SBill Paul 162295d67482SBill Paul /* Set random backoff seed for TX */ 162395d67482SBill Paul CSR_WRITE_4(sc, BGE_TX_RANDOM_BACKOFF, 16244a0d6638SRuslan Ermilov IF_LLADDR(sc->bge_ifp)[0] + IF_LLADDR(sc->bge_ifp)[1] + 16254a0d6638SRuslan Ermilov IF_LLADDR(sc->bge_ifp)[2] + IF_LLADDR(sc->bge_ifp)[3] + 16264a0d6638SRuslan Ermilov IF_LLADDR(sc->bge_ifp)[4] + IF_LLADDR(sc->bge_ifp)[5] + 162795d67482SBill Paul BGE_TX_BACKOFF_SEED_MASK); 162895d67482SBill Paul 162995d67482SBill Paul /* Set inter-packet gap */ 163095d67482SBill Paul CSR_WRITE_4(sc, BGE_TX_LENGTHS, 0x2620); 163195d67482SBill Paul 163295d67482SBill Paul /* 163395d67482SBill Paul * Specify which ring to use for packets that don't match 163495d67482SBill Paul * any RX rules. 163595d67482SBill Paul */ 163695d67482SBill Paul CSR_WRITE_4(sc, BGE_RX_RULES_CFG, 0x08); 163795d67482SBill Paul 163895d67482SBill Paul /* 163995d67482SBill Paul * Configure number of RX lists. One interrupt distribution 164095d67482SBill Paul * list, sixteen active lists, one bad frames class. 164195d67482SBill Paul */ 164295d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_CFG, 0x181); 164395d67482SBill Paul 164495d67482SBill Paul /* Inialize RX list placement stats mask. */ 16450c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_RXLP_STATS_ENABLE_MASK, 0x007FFFFF); 164695d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_STATS_CTL, 0x1); 164795d67482SBill Paul 164895d67482SBill Paul /* Disable host coalescing until we get it set up */ 164995d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_MODE, 0x00000000); 165095d67482SBill Paul 165195d67482SBill Paul /* Poll to make sure it's shut down. */ 165295d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 1653d5d23857SJung-uk Kim DELAY(10); 165495d67482SBill Paul if (!(CSR_READ_4(sc, BGE_HCC_MODE) & BGE_HCCMODE_ENABLE)) 165595d67482SBill Paul break; 165695d67482SBill Paul } 165795d67482SBill Paul 165895d67482SBill Paul if (i == BGE_TIMEOUT) { 1659fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 1660fe806fdaSPyun YongHyeon "host coalescing engine failed to idle\n"); 166195d67482SBill Paul return (ENXIO); 166295d67482SBill Paul } 166395d67482SBill Paul 166495d67482SBill Paul /* Set up host coalescing defaults */ 166595d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS, sc->bge_rx_coal_ticks); 166695d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS, sc->bge_tx_coal_ticks); 166795d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS, sc->bge_rx_max_coal_bds); 166895d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS, sc->bge_tx_max_coal_bds); 16697ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 167095d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS_INT, 0); 167195d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS_INT, 0); 16720434d1b8SBill Paul } 1673b64728e5SBruce Evans CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 1); 1674b64728e5SBruce Evans CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 1); 167595d67482SBill Paul 167695d67482SBill Paul /* Set up address of statistics block */ 16777ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 1678f41ac2beSBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_HI, 1679f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_stats_paddr)); 168095d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_LO, 1681f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_stats_paddr)); 16820434d1b8SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_BASEADDR, BGE_STATS_BLOCK); 168395d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_BASEADDR, BGE_STATUS_BLOCK); 16840434d1b8SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_TICKS, sc->bge_stat_ticks); 16850434d1b8SBill Paul } 16860434d1b8SBill Paul 16870434d1b8SBill Paul /* Set up address of status block */ 1688f41ac2beSBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_HI, 1689f41ac2beSBill Paul BGE_ADDR_HI(sc->bge_ldata.bge_status_block_paddr)); 169095d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_LO, 1691f41ac2beSBill Paul BGE_ADDR_LO(sc->bge_ldata.bge_status_block_paddr)); 1692f41ac2beSBill Paul sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx = 0; 1693f41ac2beSBill Paul sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx = 0; 169495d67482SBill Paul 169595d67482SBill Paul /* Turn on host coalescing state machine */ 169695d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE); 169795d67482SBill Paul 169895d67482SBill Paul /* Turn on RX BD completion state machine and enable attentions */ 169995d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDC_MODE, 170095d67482SBill Paul BGE_RBDCMODE_ENABLE | BGE_RBDCMODE_ATTN); 170195d67482SBill Paul 170295d67482SBill Paul /* Turn on RX list placement state machine */ 170395d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE); 170495d67482SBill Paul 170595d67482SBill Paul /* Turn on RX list selector state machine. */ 17067ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 170795d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE); 170895d67482SBill Paul 170995d67482SBill Paul /* Turn on DMA, clear stats */ 171095d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, BGE_MACMODE_TXDMA_ENB | 171195d67482SBill Paul BGE_MACMODE_RXDMA_ENB | BGE_MACMODE_RX_STATS_CLEAR | 171295d67482SBill Paul BGE_MACMODE_TX_STATS_CLEAR | BGE_MACMODE_RX_STATS_ENB | 171395d67482SBill Paul BGE_MACMODE_TX_STATS_ENB | BGE_MACMODE_FRMHDR_DMA_ENB | 1714652ae483SGleb Smirnoff ((sc->bge_flags & BGE_FLAG_TBI) ? 1715652ae483SGleb Smirnoff BGE_PORTMODE_TBI : BGE_PORTMODE_MII)); 171695d67482SBill Paul 171795d67482SBill Paul /* Set misc. local control, enable interrupts on attentions */ 171895d67482SBill Paul CSR_WRITE_4(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_ONATTN); 171995d67482SBill Paul 172095d67482SBill Paul #ifdef notdef 172195d67482SBill Paul /* Assert GPIO pins for PHY reset */ 172295d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUT0 | 172395d67482SBill Paul BGE_MLC_MISCIO_OUT1 | BGE_MLC_MISCIO_OUT2); 172495d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUTEN0 | 172595d67482SBill Paul BGE_MLC_MISCIO_OUTEN1 | BGE_MLC_MISCIO_OUTEN2); 172695d67482SBill Paul #endif 172795d67482SBill Paul 172895d67482SBill Paul /* Turn on DMA completion state machine */ 17297ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 173095d67482SBill Paul CSR_WRITE_4(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE); 173195d67482SBill Paul 17326f8718a3SScott Long val = BGE_WDMAMODE_ENABLE | BGE_WDMAMODE_ALL_ATTNS; 17336f8718a3SScott Long 17346f8718a3SScott Long /* Enable host coalescing bug fix. */ 17356f8718a3SScott Long if (sc->bge_asicrev == BGE_ASICREV_BCM5755 || 17366f8718a3SScott Long sc->bge_asicrev == BGE_ASICREV_BCM5787) 17370c8aa4eaSJung-uk Kim val |= 1 << 29; 17386f8718a3SScott Long 173995d67482SBill Paul /* Turn on write DMA state machine */ 17406f8718a3SScott Long CSR_WRITE_4(sc, BGE_WDMA_MODE, val); 174195d67482SBill Paul 174295d67482SBill Paul /* Turn on read DMA state machine */ 174395d67482SBill Paul CSR_WRITE_4(sc, BGE_RDMA_MODE, 174495d67482SBill Paul BGE_RDMAMODE_ENABLE | BGE_RDMAMODE_ALL_ATTNS); 174595d67482SBill Paul 174695d67482SBill Paul /* Turn on RX data completion state machine */ 174795d67482SBill Paul CSR_WRITE_4(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE); 174895d67482SBill Paul 174995d67482SBill Paul /* Turn on RX BD initiator state machine */ 175095d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE); 175195d67482SBill Paul 175295d67482SBill Paul /* Turn on RX data and RX BD initiator state machine */ 175395d67482SBill Paul CSR_WRITE_4(sc, BGE_RDBDI_MODE, BGE_RDBDIMODE_ENABLE); 175495d67482SBill Paul 175595d67482SBill Paul /* Turn on Mbuf cluster free state machine */ 17567ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 175795d67482SBill Paul CSR_WRITE_4(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE); 175895d67482SBill Paul 175995d67482SBill Paul /* Turn on send BD completion state machine */ 176095d67482SBill Paul CSR_WRITE_4(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE); 176195d67482SBill Paul 176295d67482SBill Paul /* Turn on send data completion state machine */ 176395d67482SBill Paul CSR_WRITE_4(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE); 176495d67482SBill Paul 176595d67482SBill Paul /* Turn on send data initiator state machine */ 176695d67482SBill Paul CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE); 176795d67482SBill Paul 176895d67482SBill Paul /* Turn on send BD initiator state machine */ 176995d67482SBill Paul CSR_WRITE_4(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE); 177095d67482SBill Paul 177195d67482SBill Paul /* Turn on send BD selector state machine */ 177295d67482SBill Paul CSR_WRITE_4(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE); 177395d67482SBill Paul 17740c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_SDI_STATS_ENABLE_MASK, 0x007FFFFF); 177595d67482SBill Paul CSR_WRITE_4(sc, BGE_SDI_STATS_CTL, 177695d67482SBill Paul BGE_SDISTATSCTL_ENABLE | BGE_SDISTATSCTL_FASTER); 177795d67482SBill Paul 177895d67482SBill Paul /* ack/clear link change events */ 177995d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED | 17800434d1b8SBill Paul BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE | 17810434d1b8SBill Paul BGE_MACSTAT_LINK_CHANGED); 1782f41ac2beSBill Paul CSR_WRITE_4(sc, BGE_MI_STS, 0); 178395d67482SBill Paul 178495d67482SBill Paul /* Enable PHY auto polling (for MII/GMII only) */ 1785652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 178695d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_STS, BGE_MISTS_LINK); 1787a1d52896SBill Paul } else { 17886098821cSJung-uk Kim BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL | (10 << 16)); 17891f313773SOleg Bulyzhin if (sc->bge_asicrev == BGE_ASICREV_BCM5700 && 17904c0da0ffSGleb Smirnoff sc->bge_chipid != BGE_CHIPID_BCM5700_B2) 1791a1d52896SBill Paul CSR_WRITE_4(sc, BGE_MAC_EVT_ENB, 1792a1d52896SBill Paul BGE_EVTENB_MI_INTERRUPT); 1793a1d52896SBill Paul } 179495d67482SBill Paul 17951f313773SOleg Bulyzhin /* 17961f313773SOleg Bulyzhin * Clear any pending link state attention. 17971f313773SOleg Bulyzhin * Otherwise some link state change events may be lost until attention 17981f313773SOleg Bulyzhin * is cleared by bge_intr() -> bge_link_upd() sequence. 17991f313773SOleg Bulyzhin * It's not necessary on newer BCM chips - perhaps enabling link 18001f313773SOleg Bulyzhin * state change attentions implies clearing pending attention. 18011f313773SOleg Bulyzhin */ 18021f313773SOleg Bulyzhin CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED | 18031f313773SOleg Bulyzhin BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE | 18041f313773SOleg Bulyzhin BGE_MACSTAT_LINK_CHANGED); 18051f313773SOleg Bulyzhin 180695d67482SBill Paul /* Enable link state change attentions. */ 180795d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_EVT_ENB, BGE_EVTENB_LINK_CHANGED); 180895d67482SBill Paul 180995d67482SBill Paul return (0); 181095d67482SBill Paul } 181195d67482SBill Paul 18124c0da0ffSGleb Smirnoff const struct bge_revision * 18134c0da0ffSGleb Smirnoff bge_lookup_rev(uint32_t chipid) 18144c0da0ffSGleb Smirnoff { 18154c0da0ffSGleb Smirnoff const struct bge_revision *br; 18164c0da0ffSGleb Smirnoff 18174c0da0ffSGleb Smirnoff for (br = bge_revisions; br->br_name != NULL; br++) { 18184c0da0ffSGleb Smirnoff if (br->br_chipid == chipid) 18194c0da0ffSGleb Smirnoff return (br); 18204c0da0ffSGleb Smirnoff } 18214c0da0ffSGleb Smirnoff 18224c0da0ffSGleb Smirnoff for (br = bge_majorrevs; br->br_name != NULL; br++) { 18234c0da0ffSGleb Smirnoff if (br->br_chipid == BGE_ASICREV(chipid)) 18244c0da0ffSGleb Smirnoff return (br); 18254c0da0ffSGleb Smirnoff } 18264c0da0ffSGleb Smirnoff 18274c0da0ffSGleb Smirnoff return (NULL); 18284c0da0ffSGleb Smirnoff } 18294c0da0ffSGleb Smirnoff 18304c0da0ffSGleb Smirnoff const struct bge_vendor * 18314c0da0ffSGleb Smirnoff bge_lookup_vendor(uint16_t vid) 18324c0da0ffSGleb Smirnoff { 18334c0da0ffSGleb Smirnoff const struct bge_vendor *v; 18344c0da0ffSGleb Smirnoff 18354c0da0ffSGleb Smirnoff for (v = bge_vendors; v->v_name != NULL; v++) 18364c0da0ffSGleb Smirnoff if (v->v_id == vid) 18374c0da0ffSGleb Smirnoff return (v); 18384c0da0ffSGleb Smirnoff 18394c0da0ffSGleb Smirnoff panic("%s: unknown vendor %d", __func__, vid); 18404c0da0ffSGleb Smirnoff return (NULL); 18414c0da0ffSGleb Smirnoff } 18424c0da0ffSGleb Smirnoff 184395d67482SBill Paul /* 184495d67482SBill Paul * Probe for a Broadcom chip. Check the PCI vendor and device IDs 18454c0da0ffSGleb Smirnoff * against our list and return its name if we find a match. 18464c0da0ffSGleb Smirnoff * 18474c0da0ffSGleb Smirnoff * Note that since the Broadcom controller contains VPD support, we 18487c929cf9SJung-uk Kim * try to get the device name string from the controller itself instead 18497c929cf9SJung-uk Kim * of the compiled-in string. It guarantees we'll always announce the 18507c929cf9SJung-uk Kim * right product name. We fall back to the compiled-in string when 18517c929cf9SJung-uk Kim * VPD is unavailable or corrupt. 185295d67482SBill Paul */ 185395d67482SBill Paul static int 18543f74909aSGleb Smirnoff bge_probe(device_t dev) 185595d67482SBill Paul { 18564c0da0ffSGleb Smirnoff struct bge_type *t = bge_devs; 18574c0da0ffSGleb Smirnoff struct bge_softc *sc = device_get_softc(dev); 18587c929cf9SJung-uk Kim uint16_t vid, did; 185995d67482SBill Paul 186095d67482SBill Paul sc->bge_dev = dev; 18617c929cf9SJung-uk Kim vid = pci_get_vendor(dev); 18627c929cf9SJung-uk Kim did = pci_get_device(dev); 18634c0da0ffSGleb Smirnoff while(t->bge_vid != 0) { 18647c929cf9SJung-uk Kim if ((vid == t->bge_vid) && (did == t->bge_did)) { 18657c929cf9SJung-uk Kim char model[64], buf[96]; 18664c0da0ffSGleb Smirnoff const struct bge_revision *br; 18674c0da0ffSGleb Smirnoff const struct bge_vendor *v; 18684c0da0ffSGleb Smirnoff uint32_t id; 18694c0da0ffSGleb Smirnoff 18704c0da0ffSGleb Smirnoff id = pci_read_config(dev, BGE_PCI_MISC_CTL, 4) & 18714c0da0ffSGleb Smirnoff BGE_PCIMISCCTL_ASICREV; 18724c0da0ffSGleb Smirnoff br = bge_lookup_rev(id); 18737c929cf9SJung-uk Kim v = bge_lookup_vendor(vid); 18744e35d186SJung-uk Kim { 18754e35d186SJung-uk Kim #if __FreeBSD_version > 700024 18764e35d186SJung-uk Kim const char *pname; 18774e35d186SJung-uk Kim 18784e35d186SJung-uk Kim if (pci_get_vpd_ident(dev, &pname) == 0) 18794e35d186SJung-uk Kim snprintf(model, 64, "%s", pname); 18804e35d186SJung-uk Kim else 18814e35d186SJung-uk Kim #endif 18827c929cf9SJung-uk Kim snprintf(model, 64, "%s %s", 18837c929cf9SJung-uk Kim v->v_name, 18847c929cf9SJung-uk Kim br != NULL ? br->br_name : 18857c929cf9SJung-uk Kim "NetXtreme Ethernet Controller"); 18864e35d186SJung-uk Kim } 18877c929cf9SJung-uk Kim snprintf(buf, 96, "%s, %sASIC rev. %#04x", model, 18887c929cf9SJung-uk Kim br != NULL ? "" : "unknown ", id >> 16); 18894c0da0ffSGleb Smirnoff device_set_desc_copy(dev, buf); 18906d2a9bd6SDoug Ambrisko if (pci_get_subvendor(dev) == DELL_VENDORID) 18915ee49a3aSJung-uk Kim sc->bge_flags |= BGE_FLAG_NO_3LED; 189208bf8bb7SJung-uk Kim if (did == BCOM_DEVICEID_BCM5755M) 189308bf8bb7SJung-uk Kim sc->bge_flags |= BGE_FLAG_ADJUST_TRIM; 189495d67482SBill Paul return (0); 189595d67482SBill Paul } 189695d67482SBill Paul t++; 189795d67482SBill Paul } 189895d67482SBill Paul 189995d67482SBill Paul return (ENXIO); 190095d67482SBill Paul } 190195d67482SBill Paul 1902f41ac2beSBill Paul static void 19033f74909aSGleb Smirnoff bge_dma_free(struct bge_softc *sc) 1904f41ac2beSBill Paul { 1905f41ac2beSBill Paul int i; 1906f41ac2beSBill Paul 19073f74909aSGleb Smirnoff /* Destroy DMA maps for RX buffers. */ 1908f41ac2beSBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 1909f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_std_dmamap[i]) 1910f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_mtag, 1911f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[i]); 1912f41ac2beSBill Paul } 1913f41ac2beSBill Paul 19143f74909aSGleb Smirnoff /* Destroy DMA maps for jumbo RX buffers. */ 1915f41ac2beSBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 1916f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_jumbo_dmamap[i]) 1917f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_mtag_jumbo, 1918f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 1919f41ac2beSBill Paul } 1920f41ac2beSBill Paul 19213f74909aSGleb Smirnoff /* Destroy DMA maps for TX buffers. */ 1922f41ac2beSBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 1923f41ac2beSBill Paul if (sc->bge_cdata.bge_tx_dmamap[i]) 1924f41ac2beSBill Paul bus_dmamap_destroy(sc->bge_cdata.bge_mtag, 1925f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[i]); 1926f41ac2beSBill Paul } 1927f41ac2beSBill Paul 1928f41ac2beSBill Paul if (sc->bge_cdata.bge_mtag) 1929f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_mtag); 1930f41ac2beSBill Paul 1931f41ac2beSBill Paul 19323f74909aSGleb Smirnoff /* Destroy standard RX ring. */ 1933e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_std_ring_map) 1934e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_rx_std_ring_tag, 1935e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_std_ring_map); 1936e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_std_ring_map && sc->bge_ldata.bge_rx_std_ring) 1937f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_rx_std_ring_tag, 1938f41ac2beSBill Paul sc->bge_ldata.bge_rx_std_ring, 1939f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map); 1940f41ac2beSBill Paul 1941f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_std_ring_tag) 1942f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_rx_std_ring_tag); 1943f41ac2beSBill Paul 19443f74909aSGleb Smirnoff /* Destroy jumbo RX ring. */ 1945e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_jumbo_ring_map) 1946e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1947e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_jumbo_ring_map); 1948e65bed95SPyun YongHyeon 1949e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_jumbo_ring_map && 1950e65bed95SPyun YongHyeon sc->bge_ldata.bge_rx_jumbo_ring) 1951f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_rx_jumbo_ring_tag, 1952f41ac2beSBill Paul sc->bge_ldata.bge_rx_jumbo_ring, 1953f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map); 1954f41ac2beSBill Paul 1955f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_jumbo_ring_tag) 1956f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_rx_jumbo_ring_tag); 1957f41ac2beSBill Paul 19583f74909aSGleb Smirnoff /* Destroy RX return ring. */ 1959e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_return_ring_map) 1960e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_rx_return_ring_tag, 1961e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_return_ring_map); 1962e65bed95SPyun YongHyeon 1963e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_rx_return_ring_map && 1964e65bed95SPyun YongHyeon sc->bge_ldata.bge_rx_return_ring) 1965f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_rx_return_ring_tag, 1966f41ac2beSBill Paul sc->bge_ldata.bge_rx_return_ring, 1967f41ac2beSBill Paul sc->bge_cdata.bge_rx_return_ring_map); 1968f41ac2beSBill Paul 1969f41ac2beSBill Paul if (sc->bge_cdata.bge_rx_return_ring_tag) 1970f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_rx_return_ring_tag); 1971f41ac2beSBill Paul 19723f74909aSGleb Smirnoff /* Destroy TX ring. */ 1973e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_tx_ring_map) 1974e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_tx_ring_tag, 1975e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_ring_map); 1976e65bed95SPyun YongHyeon 1977e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_tx_ring_map && sc->bge_ldata.bge_tx_ring) 1978f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_tx_ring_tag, 1979f41ac2beSBill Paul sc->bge_ldata.bge_tx_ring, 1980f41ac2beSBill Paul sc->bge_cdata.bge_tx_ring_map); 1981f41ac2beSBill Paul 1982f41ac2beSBill Paul if (sc->bge_cdata.bge_tx_ring_tag) 1983f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_tx_ring_tag); 1984f41ac2beSBill Paul 19853f74909aSGleb Smirnoff /* Destroy status block. */ 1986e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_status_map) 1987e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_status_tag, 1988e65bed95SPyun YongHyeon sc->bge_cdata.bge_status_map); 1989e65bed95SPyun YongHyeon 1990e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_status_map && sc->bge_ldata.bge_status_block) 1991f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_status_tag, 1992f41ac2beSBill Paul sc->bge_ldata.bge_status_block, 1993f41ac2beSBill Paul sc->bge_cdata.bge_status_map); 1994f41ac2beSBill Paul 1995f41ac2beSBill Paul if (sc->bge_cdata.bge_status_tag) 1996f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_status_tag); 1997f41ac2beSBill Paul 19983f74909aSGleb Smirnoff /* Destroy statistics block. */ 1999e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_stats_map) 2000e65bed95SPyun YongHyeon bus_dmamap_unload(sc->bge_cdata.bge_stats_tag, 2001e65bed95SPyun YongHyeon sc->bge_cdata.bge_stats_map); 2002e65bed95SPyun YongHyeon 2003e65bed95SPyun YongHyeon if (sc->bge_cdata.bge_stats_map && sc->bge_ldata.bge_stats) 2004f41ac2beSBill Paul bus_dmamem_free(sc->bge_cdata.bge_stats_tag, 2005f41ac2beSBill Paul sc->bge_ldata.bge_stats, 2006f41ac2beSBill Paul sc->bge_cdata.bge_stats_map); 2007f41ac2beSBill Paul 2008f41ac2beSBill Paul if (sc->bge_cdata.bge_stats_tag) 2009f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_stats_tag); 2010f41ac2beSBill Paul 20113f74909aSGleb Smirnoff /* Destroy the parent tag. */ 2012f41ac2beSBill Paul if (sc->bge_cdata.bge_parent_tag) 2013f41ac2beSBill Paul bus_dma_tag_destroy(sc->bge_cdata.bge_parent_tag); 2014f41ac2beSBill Paul } 2015f41ac2beSBill Paul 2016f41ac2beSBill Paul static int 20173f74909aSGleb Smirnoff bge_dma_alloc(device_t dev) 2018f41ac2beSBill Paul { 20193f74909aSGleb Smirnoff struct bge_dmamap_arg ctx; 2020f41ac2beSBill Paul struct bge_softc *sc; 20211be6acb7SGleb Smirnoff int i, error; 2022f41ac2beSBill Paul 2023f41ac2beSBill Paul sc = device_get_softc(dev); 2024f41ac2beSBill Paul 2025f41ac2beSBill Paul /* 2026f41ac2beSBill Paul * Allocate the parent bus DMA tag appropriate for PCI. 2027f41ac2beSBill Paul */ 20284eee14cbSMarius Strobl error = bus_dma_tag_create(bus_get_dma_tag(sc->bge_dev), 20294eee14cbSMarius Strobl 1, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 20304eee14cbSMarius Strobl NULL, BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT, 20314eee14cbSMarius Strobl 0, NULL, NULL, &sc->bge_cdata.bge_parent_tag); 2032f41ac2beSBill Paul 2033e65bed95SPyun YongHyeon if (error != 0) { 2034fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 2035fe806fdaSPyun YongHyeon "could not allocate parent dma tag\n"); 2036e65bed95SPyun YongHyeon return (ENOMEM); 2037e65bed95SPyun YongHyeon } 2038e65bed95SPyun YongHyeon 2039f41ac2beSBill Paul /* 20404eee14cbSMarius Strobl * Create tag for mbufs. 2041f41ac2beSBill Paul */ 20428a2e22deSScott Long error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1, 2043f41ac2beSBill Paul 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 20441be6acb7SGleb Smirnoff NULL, MCLBYTES * BGE_NSEG_NEW, BGE_NSEG_NEW, MCLBYTES, 20451be6acb7SGleb Smirnoff BUS_DMA_ALLOCNOW, NULL, NULL, &sc->bge_cdata.bge_mtag); 2046f41ac2beSBill Paul 2047f41ac2beSBill Paul if (error) { 2048fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "could not allocate dma tag\n"); 2049f41ac2beSBill Paul return (ENOMEM); 2050f41ac2beSBill Paul } 2051f41ac2beSBill Paul 20523f74909aSGleb Smirnoff /* Create DMA maps for RX buffers. */ 2053f41ac2beSBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 2054f41ac2beSBill Paul error = bus_dmamap_create(sc->bge_cdata.bge_mtag, 0, 2055f41ac2beSBill Paul &sc->bge_cdata.bge_rx_std_dmamap[i]); 2056f41ac2beSBill Paul if (error) { 2057fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 2058fe806fdaSPyun YongHyeon "can't create DMA map for RX\n"); 2059f41ac2beSBill Paul return (ENOMEM); 2060f41ac2beSBill Paul } 2061f41ac2beSBill Paul } 2062f41ac2beSBill Paul 20633f74909aSGleb Smirnoff /* Create DMA maps for TX buffers. */ 2064f41ac2beSBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 2065f41ac2beSBill Paul error = bus_dmamap_create(sc->bge_cdata.bge_mtag, 0, 2066f41ac2beSBill Paul &sc->bge_cdata.bge_tx_dmamap[i]); 2067f41ac2beSBill Paul if (error) { 2068fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 2069fe806fdaSPyun YongHyeon "can't create DMA map for RX\n"); 2070f41ac2beSBill Paul return (ENOMEM); 2071f41ac2beSBill Paul } 2072f41ac2beSBill Paul } 2073f41ac2beSBill Paul 20743f74909aSGleb Smirnoff /* Create tag for standard RX ring. */ 2075f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 2076f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 2077f41ac2beSBill Paul NULL, BGE_STD_RX_RING_SZ, 1, BGE_STD_RX_RING_SZ, 0, 2078f41ac2beSBill Paul NULL, NULL, &sc->bge_cdata.bge_rx_std_ring_tag); 2079f41ac2beSBill Paul 2080f41ac2beSBill Paul if (error) { 2081fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "could not allocate dma tag\n"); 2082f41ac2beSBill Paul return (ENOMEM); 2083f41ac2beSBill Paul } 2084f41ac2beSBill Paul 20853f74909aSGleb Smirnoff /* Allocate DMA'able memory for standard RX ring. */ 2086f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_std_ring_tag, 2087f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_rx_std_ring, BUS_DMA_NOWAIT, 2088f41ac2beSBill Paul &sc->bge_cdata.bge_rx_std_ring_map); 2089f41ac2beSBill Paul if (error) 2090f41ac2beSBill Paul return (ENOMEM); 2091f41ac2beSBill Paul 2092f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_rx_std_ring, BGE_STD_RX_RING_SZ); 2093f41ac2beSBill Paul 20943f74909aSGleb Smirnoff /* Load the address of the standard RX ring. */ 2095f41ac2beSBill Paul ctx.bge_maxsegs = 1; 2096f41ac2beSBill Paul ctx.sc = sc; 2097f41ac2beSBill Paul 2098f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_rx_std_ring_tag, 2099f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, sc->bge_ldata.bge_rx_std_ring, 2100f41ac2beSBill Paul BGE_STD_RX_RING_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 2101f41ac2beSBill Paul 2102f41ac2beSBill Paul if (error) 2103f41ac2beSBill Paul return (ENOMEM); 2104f41ac2beSBill Paul 2105f41ac2beSBill Paul sc->bge_ldata.bge_rx_std_ring_paddr = ctx.bge_busaddr; 2106f41ac2beSBill Paul 21073f74909aSGleb Smirnoff /* Create tags for jumbo mbufs. */ 21084c0da0ffSGleb Smirnoff if (BGE_IS_JUMBO_CAPABLE(sc)) { 2109f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 21108a2e22deSScott Long 1, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 21111be6acb7SGleb Smirnoff NULL, MJUM9BYTES, BGE_NSEG_JUMBO, PAGE_SIZE, 21121be6acb7SGleb Smirnoff 0, NULL, NULL, &sc->bge_cdata.bge_mtag_jumbo); 2113f41ac2beSBill Paul if (error) { 2114fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 21153f74909aSGleb Smirnoff "could not allocate jumbo dma tag\n"); 2116f41ac2beSBill Paul return (ENOMEM); 2117f41ac2beSBill Paul } 2118f41ac2beSBill Paul 21193f74909aSGleb Smirnoff /* Create tag for jumbo RX ring. */ 2120f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 2121f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 2122f41ac2beSBill Paul NULL, BGE_JUMBO_RX_RING_SZ, 1, BGE_JUMBO_RX_RING_SZ, 0, 2123f41ac2beSBill Paul NULL, NULL, &sc->bge_cdata.bge_rx_jumbo_ring_tag); 2124f41ac2beSBill Paul 2125f41ac2beSBill Paul if (error) { 2126fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 21273f74909aSGleb Smirnoff "could not allocate jumbo ring dma tag\n"); 2128f41ac2beSBill Paul return (ENOMEM); 2129f41ac2beSBill Paul } 2130f41ac2beSBill Paul 21313f74909aSGleb Smirnoff /* Allocate DMA'able memory for jumbo RX ring. */ 2132f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_jumbo_ring_tag, 21331be6acb7SGleb Smirnoff (void **)&sc->bge_ldata.bge_rx_jumbo_ring, 21341be6acb7SGleb Smirnoff BUS_DMA_NOWAIT | BUS_DMA_ZERO, 2135f41ac2beSBill Paul &sc->bge_cdata.bge_rx_jumbo_ring_map); 2136f41ac2beSBill Paul if (error) 2137f41ac2beSBill Paul return (ENOMEM); 2138f41ac2beSBill Paul 21393f74909aSGleb Smirnoff /* Load the address of the jumbo RX ring. */ 2140f41ac2beSBill Paul ctx.bge_maxsegs = 1; 2141f41ac2beSBill Paul ctx.sc = sc; 2142f41ac2beSBill Paul 2143f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_rx_jumbo_ring_tag, 2144f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_ring_map, 2145f41ac2beSBill Paul sc->bge_ldata.bge_rx_jumbo_ring, BGE_JUMBO_RX_RING_SZ, 2146f41ac2beSBill Paul bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 2147f41ac2beSBill Paul 2148f41ac2beSBill Paul if (error) 2149f41ac2beSBill Paul return (ENOMEM); 2150f41ac2beSBill Paul 2151f41ac2beSBill Paul sc->bge_ldata.bge_rx_jumbo_ring_paddr = ctx.bge_busaddr; 2152f41ac2beSBill Paul 21533f74909aSGleb Smirnoff /* Create DMA maps for jumbo RX buffers. */ 2154f41ac2beSBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 2155f41ac2beSBill Paul error = bus_dmamap_create(sc->bge_cdata.bge_mtag_jumbo, 2156f41ac2beSBill Paul 0, &sc->bge_cdata.bge_rx_jumbo_dmamap[i]); 2157f41ac2beSBill Paul if (error) { 2158fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 21593f74909aSGleb Smirnoff "can't create DMA map for jumbo RX\n"); 2160f41ac2beSBill Paul return (ENOMEM); 2161f41ac2beSBill Paul } 2162f41ac2beSBill Paul } 2163f41ac2beSBill Paul 2164f41ac2beSBill Paul } 2165f41ac2beSBill Paul 21663f74909aSGleb Smirnoff /* Create tag for RX return ring. */ 2167f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 2168f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 2169f41ac2beSBill Paul NULL, BGE_RX_RTN_RING_SZ(sc), 1, BGE_RX_RTN_RING_SZ(sc), 0, 2170f41ac2beSBill Paul NULL, NULL, &sc->bge_cdata.bge_rx_return_ring_tag); 2171f41ac2beSBill Paul 2172f41ac2beSBill Paul if (error) { 2173fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "could not allocate dma tag\n"); 2174f41ac2beSBill Paul return (ENOMEM); 2175f41ac2beSBill Paul } 2176f41ac2beSBill Paul 21773f74909aSGleb Smirnoff /* Allocate DMA'able memory for RX return ring. */ 2178f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_return_ring_tag, 2179f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_rx_return_ring, BUS_DMA_NOWAIT, 2180f41ac2beSBill Paul &sc->bge_cdata.bge_rx_return_ring_map); 2181f41ac2beSBill Paul if (error) 2182f41ac2beSBill Paul return (ENOMEM); 2183f41ac2beSBill Paul 2184f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_rx_return_ring, 2185f41ac2beSBill Paul BGE_RX_RTN_RING_SZ(sc)); 2186f41ac2beSBill Paul 21873f74909aSGleb Smirnoff /* Load the address of the RX return ring. */ 2188f41ac2beSBill Paul ctx.bge_maxsegs = 1; 2189f41ac2beSBill Paul ctx.sc = sc; 2190f41ac2beSBill Paul 2191f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_rx_return_ring_tag, 2192f41ac2beSBill Paul sc->bge_cdata.bge_rx_return_ring_map, 2193f41ac2beSBill Paul sc->bge_ldata.bge_rx_return_ring, BGE_RX_RTN_RING_SZ(sc), 2194f41ac2beSBill Paul bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 2195f41ac2beSBill Paul 2196f41ac2beSBill Paul if (error) 2197f41ac2beSBill Paul return (ENOMEM); 2198f41ac2beSBill Paul 2199f41ac2beSBill Paul sc->bge_ldata.bge_rx_return_ring_paddr = ctx.bge_busaddr; 2200f41ac2beSBill Paul 22013f74909aSGleb Smirnoff /* Create tag for TX ring. */ 2202f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 2203f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 2204f41ac2beSBill Paul NULL, BGE_TX_RING_SZ, 1, BGE_TX_RING_SZ, 0, NULL, NULL, 2205f41ac2beSBill Paul &sc->bge_cdata.bge_tx_ring_tag); 2206f41ac2beSBill Paul 2207f41ac2beSBill Paul if (error) { 2208fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "could not allocate dma tag\n"); 2209f41ac2beSBill Paul return (ENOMEM); 2210f41ac2beSBill Paul } 2211f41ac2beSBill Paul 22123f74909aSGleb Smirnoff /* Allocate DMA'able memory for TX ring. */ 2213f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_tx_ring_tag, 2214f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_tx_ring, BUS_DMA_NOWAIT, 2215f41ac2beSBill Paul &sc->bge_cdata.bge_tx_ring_map); 2216f41ac2beSBill Paul if (error) 2217f41ac2beSBill Paul return (ENOMEM); 2218f41ac2beSBill Paul 2219f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_tx_ring, BGE_TX_RING_SZ); 2220f41ac2beSBill Paul 22213f74909aSGleb Smirnoff /* Load the address of the TX ring. */ 2222f41ac2beSBill Paul ctx.bge_maxsegs = 1; 2223f41ac2beSBill Paul ctx.sc = sc; 2224f41ac2beSBill Paul 2225f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_tx_ring_tag, 2226f41ac2beSBill Paul sc->bge_cdata.bge_tx_ring_map, sc->bge_ldata.bge_tx_ring, 2227f41ac2beSBill Paul BGE_TX_RING_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 2228f41ac2beSBill Paul 2229f41ac2beSBill Paul if (error) 2230f41ac2beSBill Paul return (ENOMEM); 2231f41ac2beSBill Paul 2232f41ac2beSBill Paul sc->bge_ldata.bge_tx_ring_paddr = ctx.bge_busaddr; 2233f41ac2beSBill Paul 22343f74909aSGleb Smirnoff /* Create tag for status block. */ 2235f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 2236f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 2237f41ac2beSBill Paul NULL, BGE_STATUS_BLK_SZ, 1, BGE_STATUS_BLK_SZ, 0, 2238f41ac2beSBill Paul NULL, NULL, &sc->bge_cdata.bge_status_tag); 2239f41ac2beSBill Paul 2240f41ac2beSBill Paul if (error) { 2241fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "could not allocate dma tag\n"); 2242f41ac2beSBill Paul return (ENOMEM); 2243f41ac2beSBill Paul } 2244f41ac2beSBill Paul 22453f74909aSGleb Smirnoff /* Allocate DMA'able memory for status block. */ 2246f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_status_tag, 2247f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_status_block, BUS_DMA_NOWAIT, 2248f41ac2beSBill Paul &sc->bge_cdata.bge_status_map); 2249f41ac2beSBill Paul if (error) 2250f41ac2beSBill Paul return (ENOMEM); 2251f41ac2beSBill Paul 2252f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_status_block, BGE_STATUS_BLK_SZ); 2253f41ac2beSBill Paul 22543f74909aSGleb Smirnoff /* Load the address of the status block. */ 2255f41ac2beSBill Paul ctx.sc = sc; 2256f41ac2beSBill Paul ctx.bge_maxsegs = 1; 2257f41ac2beSBill Paul 2258f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_status_tag, 2259f41ac2beSBill Paul sc->bge_cdata.bge_status_map, sc->bge_ldata.bge_status_block, 2260f41ac2beSBill Paul BGE_STATUS_BLK_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 2261f41ac2beSBill Paul 2262f41ac2beSBill Paul if (error) 2263f41ac2beSBill Paul return (ENOMEM); 2264f41ac2beSBill Paul 2265f41ac2beSBill Paul sc->bge_ldata.bge_status_block_paddr = ctx.bge_busaddr; 2266f41ac2beSBill Paul 22673f74909aSGleb Smirnoff /* Create tag for statistics block. */ 2268f41ac2beSBill Paul error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 2269f41ac2beSBill Paul PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, 2270f41ac2beSBill Paul NULL, BGE_STATS_SZ, 1, BGE_STATS_SZ, 0, NULL, NULL, 2271f41ac2beSBill Paul &sc->bge_cdata.bge_stats_tag); 2272f41ac2beSBill Paul 2273f41ac2beSBill Paul if (error) { 2274fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "could not allocate dma tag\n"); 2275f41ac2beSBill Paul return (ENOMEM); 2276f41ac2beSBill Paul } 2277f41ac2beSBill Paul 22783f74909aSGleb Smirnoff /* Allocate DMA'able memory for statistics block. */ 2279f41ac2beSBill Paul error = bus_dmamem_alloc(sc->bge_cdata.bge_stats_tag, 2280f41ac2beSBill Paul (void **)&sc->bge_ldata.bge_stats, BUS_DMA_NOWAIT, 2281f41ac2beSBill Paul &sc->bge_cdata.bge_stats_map); 2282f41ac2beSBill Paul if (error) 2283f41ac2beSBill Paul return (ENOMEM); 2284f41ac2beSBill Paul 2285f41ac2beSBill Paul bzero((char *)sc->bge_ldata.bge_stats, BGE_STATS_SZ); 2286f41ac2beSBill Paul 22873f74909aSGleb Smirnoff /* Load the address of the statstics block. */ 2288f41ac2beSBill Paul ctx.sc = sc; 2289f41ac2beSBill Paul ctx.bge_maxsegs = 1; 2290f41ac2beSBill Paul 2291f41ac2beSBill Paul error = bus_dmamap_load(sc->bge_cdata.bge_stats_tag, 2292f41ac2beSBill Paul sc->bge_cdata.bge_stats_map, sc->bge_ldata.bge_stats, 2293f41ac2beSBill Paul BGE_STATS_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT); 2294f41ac2beSBill Paul 2295f41ac2beSBill Paul if (error) 2296f41ac2beSBill Paul return (ENOMEM); 2297f41ac2beSBill Paul 2298f41ac2beSBill Paul sc->bge_ldata.bge_stats_paddr = ctx.bge_busaddr; 2299f41ac2beSBill Paul 2300f41ac2beSBill Paul return (0); 2301f41ac2beSBill Paul } 2302f41ac2beSBill Paul 23030a55a034SJung-uk Kim #if __FreeBSD_version > 602105 2304bf6ef57aSJohn Polstra /* 2305bf6ef57aSJohn Polstra * Return true if this device has more than one port. 2306bf6ef57aSJohn Polstra */ 2307bf6ef57aSJohn Polstra static int 2308bf6ef57aSJohn Polstra bge_has_multiple_ports(struct bge_softc *sc) 2309bf6ef57aSJohn Polstra { 2310bf6ef57aSJohn Polstra device_t dev = sc->bge_dev; 231155aaf894SMarius Strobl u_int b, d, f, fscan, s; 2312bf6ef57aSJohn Polstra 231355aaf894SMarius Strobl d = pci_get_domain(dev); 2314bf6ef57aSJohn Polstra b = pci_get_bus(dev); 2315bf6ef57aSJohn Polstra s = pci_get_slot(dev); 2316bf6ef57aSJohn Polstra f = pci_get_function(dev); 2317bf6ef57aSJohn Polstra for (fscan = 0; fscan <= PCI_FUNCMAX; fscan++) 231855aaf894SMarius Strobl if (fscan != f && pci_find_dbsf(d, b, s, fscan) != NULL) 2319bf6ef57aSJohn Polstra return (1); 2320bf6ef57aSJohn Polstra return (0); 2321bf6ef57aSJohn Polstra } 2322bf6ef57aSJohn Polstra 2323bf6ef57aSJohn Polstra /* 2324bf6ef57aSJohn Polstra * Return true if MSI can be used with this device. 2325bf6ef57aSJohn Polstra */ 2326bf6ef57aSJohn Polstra static int 2327bf6ef57aSJohn Polstra bge_can_use_msi(struct bge_softc *sc) 2328bf6ef57aSJohn Polstra { 2329bf6ef57aSJohn Polstra int can_use_msi = 0; 2330bf6ef57aSJohn Polstra 2331bf6ef57aSJohn Polstra switch (sc->bge_asicrev) { 2332bf6ef57aSJohn Polstra case BGE_ASICREV_BCM5714: 2333bf6ef57aSJohn Polstra /* 2334bf6ef57aSJohn Polstra * Apparently, MSI doesn't work when this chip is configured 2335bf6ef57aSJohn Polstra * in single-port mode. 2336bf6ef57aSJohn Polstra */ 2337bf6ef57aSJohn Polstra if (bge_has_multiple_ports(sc)) 2338bf6ef57aSJohn Polstra can_use_msi = 1; 2339bf6ef57aSJohn Polstra break; 2340bf6ef57aSJohn Polstra case BGE_ASICREV_BCM5750: 2341bf6ef57aSJohn Polstra if (sc->bge_chiprev != BGE_CHIPREV_5750_AX && 2342bf6ef57aSJohn Polstra sc->bge_chiprev != BGE_CHIPREV_5750_BX) 2343bf6ef57aSJohn Polstra can_use_msi = 1; 2344bf6ef57aSJohn Polstra break; 2345bf6ef57aSJohn Polstra case BGE_ASICREV_BCM5752: 2346bf6ef57aSJohn Polstra case BGE_ASICREV_BCM5780: 2347bf6ef57aSJohn Polstra can_use_msi = 1; 2348bf6ef57aSJohn Polstra break; 2349bf6ef57aSJohn Polstra } 2350bf6ef57aSJohn Polstra return (can_use_msi); 2351bf6ef57aSJohn Polstra } 23524e35d186SJung-uk Kim #endif 2353bf6ef57aSJohn Polstra 235495d67482SBill Paul static int 23553f74909aSGleb Smirnoff bge_attach(device_t dev) 235695d67482SBill Paul { 235795d67482SBill Paul struct ifnet *ifp; 235895d67482SBill Paul struct bge_softc *sc; 23594f0794ffSBjoern A. Zeeb uint32_t hwcfg = 0, misccfg; 236008013fd3SMarius Strobl u_char eaddr[ETHER_ADDR_LEN]; 236108013fd3SMarius Strobl int error, reg, rid, trys; 236295d67482SBill Paul 236395d67482SBill Paul sc = device_get_softc(dev); 236495d67482SBill Paul sc->bge_dev = dev; 236595d67482SBill Paul 236695d67482SBill Paul /* 236795d67482SBill Paul * Map control/status registers. 236895d67482SBill Paul */ 236995d67482SBill Paul pci_enable_busmaster(dev); 237095d67482SBill Paul 237195d67482SBill Paul rid = BGE_PCI_BAR0; 23725f96beb9SNate Lawson sc->bge_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid, 237344f8f2fcSMarius Strobl RF_ACTIVE); 237495d67482SBill Paul 237595d67482SBill Paul if (sc->bge_res == NULL) { 2376fe806fdaSPyun YongHyeon device_printf (sc->bge_dev, "couldn't map memory\n"); 237795d67482SBill Paul error = ENXIO; 237895d67482SBill Paul goto fail; 237995d67482SBill Paul } 238095d67482SBill Paul 238195d67482SBill Paul sc->bge_btag = rman_get_bustag(sc->bge_res); 238295d67482SBill Paul sc->bge_bhandle = rman_get_bushandle(sc->bge_res); 238395d67482SBill Paul 2384e53d81eeSPaul Saab /* Save ASIC rev. */ 2385e53d81eeSPaul Saab 2386e53d81eeSPaul Saab sc->bge_chipid = 2387e53d81eeSPaul Saab pci_read_config(dev, BGE_PCI_MISC_CTL, 4) & 2388e53d81eeSPaul Saab BGE_PCIMISCCTL_ASICREV; 2389e53d81eeSPaul Saab sc->bge_asicrev = BGE_ASICREV(sc->bge_chipid); 2390e53d81eeSPaul Saab sc->bge_chiprev = BGE_CHIPREV(sc->bge_chipid); 2391e53d81eeSPaul Saab 239286543395SJung-uk Kim /* 239338cc658fSJohn Baldwin * Don't enable Ethernet@WireSpeed for the 5700, 5906, or the 239486543395SJung-uk Kim * 5705 A0 and A1 chips. 239586543395SJung-uk Kim */ 239686543395SJung-uk Kim if (sc->bge_asicrev != BGE_ASICREV_BCM5700 && 239738cc658fSJohn Baldwin sc->bge_asicrev != BGE_ASICREV_BCM5906 && 239886543395SJung-uk Kim sc->bge_chipid != BGE_CHIPID_BCM5705_A0 && 239986543395SJung-uk Kim sc->bge_chipid != BGE_CHIPID_BCM5705_A1) 240086543395SJung-uk Kim sc->bge_flags |= BGE_FLAG_WIRESPEED; 240186543395SJung-uk Kim 240208013fd3SMarius Strobl if (bge_has_eeprom(sc)) 240308013fd3SMarius Strobl sc->bge_flags |= BGE_FLAG_EEPROM; 240408013fd3SMarius Strobl 24050dae9719SJung-uk Kim /* Save chipset family. */ 24060dae9719SJung-uk Kim switch (sc->bge_asicrev) { 24070dae9719SJung-uk Kim case BGE_ASICREV_BCM5700: 24080dae9719SJung-uk Kim case BGE_ASICREV_BCM5701: 24090dae9719SJung-uk Kim case BGE_ASICREV_BCM5703: 24100dae9719SJung-uk Kim case BGE_ASICREV_BCM5704: 24117ee00338SJung-uk Kim sc->bge_flags |= BGE_FLAG_5700_FAMILY | BGE_FLAG_JUMBO; 24120dae9719SJung-uk Kim break; 24130dae9719SJung-uk Kim case BGE_ASICREV_BCM5714_A0: 24140dae9719SJung-uk Kim case BGE_ASICREV_BCM5780: 24150dae9719SJung-uk Kim case BGE_ASICREV_BCM5714: 24167ee00338SJung-uk Kim sc->bge_flags |= BGE_FLAG_5714_FAMILY /* | BGE_FLAG_JUMBO */; 24175ee49a3aSJung-uk Kim /* FALLTHRU */ 24180dae9719SJung-uk Kim case BGE_ASICREV_BCM5750: 24190dae9719SJung-uk Kim case BGE_ASICREV_BCM5752: 24200dae9719SJung-uk Kim case BGE_ASICREV_BCM5755: 24210dae9719SJung-uk Kim case BGE_ASICREV_BCM5787: 242238cc658fSJohn Baldwin case BGE_ASICREV_BCM5906: 24230dae9719SJung-uk Kim sc->bge_flags |= BGE_FLAG_575X_PLUS; 24245ee49a3aSJung-uk Kim /* FALLTHRU */ 24250dae9719SJung-uk Kim case BGE_ASICREV_BCM5705: 24260dae9719SJung-uk Kim sc->bge_flags |= BGE_FLAG_5705_PLUS; 24270dae9719SJung-uk Kim break; 24280dae9719SJung-uk Kim } 24290dae9719SJung-uk Kim 24305ee49a3aSJung-uk Kim /* Set various bug flags. */ 24311ec4c3a8SJung-uk Kim if (sc->bge_chipid == BGE_CHIPID_BCM5701_A0 || 24321ec4c3a8SJung-uk Kim sc->bge_chipid == BGE_CHIPID_BCM5701_B0) 24331ec4c3a8SJung-uk Kim sc->bge_flags |= BGE_FLAG_CRC_BUG; 24345ee49a3aSJung-uk Kim if (sc->bge_chiprev == BGE_CHIPREV_5703_AX || 24355ee49a3aSJung-uk Kim sc->bge_chiprev == BGE_CHIPREV_5704_AX) 24365ee49a3aSJung-uk Kim sc->bge_flags |= BGE_FLAG_ADC_BUG; 24375ee49a3aSJung-uk Kim if (sc->bge_chipid == BGE_CHIPID_BCM5704_A0) 24385ee49a3aSJung-uk Kim sc->bge_flags |= BGE_FLAG_5704_A0_BUG; 243908bf8bb7SJung-uk Kim if (BGE_IS_5705_PLUS(sc) && 244008bf8bb7SJung-uk Kim !(sc->bge_flags & BGE_FLAG_ADJUST_TRIM)) { 24415ee49a3aSJung-uk Kim if (sc->bge_asicrev == BGE_ASICREV_BCM5755 || 24424fcf220bSJohn Baldwin sc->bge_asicrev == BGE_ASICREV_BCM5787) { 24434fcf220bSJohn Baldwin if (sc->bge_chipid != BGE_CHIPID_BCM5722_A0) 24445ee49a3aSJung-uk Kim sc->bge_flags |= BGE_FLAG_JITTER_BUG; 244538cc658fSJohn Baldwin } else if (sc->bge_asicrev != BGE_ASICREV_BCM5906) 24465ee49a3aSJung-uk Kim sc->bge_flags |= BGE_FLAG_BER_BUG; 24475ee49a3aSJung-uk Kim } 24485ee49a3aSJung-uk Kim 24494f0794ffSBjoern A. Zeeb 24504f0794ffSBjoern A. Zeeb /* 24514f0794ffSBjoern A. Zeeb * We could possibly check for BCOM_DEVICEID_BCM5788 in bge_probe() 24524f0794ffSBjoern A. Zeeb * but I do not know the DEVICEID for the 5788M. 24534f0794ffSBjoern A. Zeeb */ 24544f0794ffSBjoern A. Zeeb misccfg = CSR_READ_4(sc, BGE_MISC_CFG) & BGE_MISCCFG_BOARD_ID; 24554f0794ffSBjoern A. Zeeb if (misccfg == BGE_MISCCFG_BOARD_ID_5788 || 24564f0794ffSBjoern A. Zeeb misccfg == BGE_MISCCFG_BOARD_ID_5788M) 24574f0794ffSBjoern A. Zeeb sc->bge_flags |= BGE_FLAG_5788; 24584f0794ffSBjoern A. Zeeb 2459e53d81eeSPaul Saab /* 24606f8718a3SScott Long * Check if this is a PCI-X or PCI Express device. 2461e53d81eeSPaul Saab */ 2462fe09b799SJung-uk Kim #if __FreeBSD_version > 602101 24636f8718a3SScott Long if (pci_find_extcap(dev, PCIY_EXPRESS, ®) == 0) { 24644c0da0ffSGleb Smirnoff /* 24656f8718a3SScott Long * Found a PCI Express capabilities register, this 24666f8718a3SScott Long * must be a PCI Express device. 24676f8718a3SScott Long */ 24686f8718a3SScott Long if (reg != 0) 24696f8718a3SScott Long sc->bge_flags |= BGE_FLAG_PCIE; 24706f8718a3SScott Long } else if (pci_find_extcap(dev, PCIY_PCIX, ®) == 0) { 24716f8718a3SScott Long if (reg != 0) 24726f8718a3SScott Long sc->bge_flags |= BGE_FLAG_PCIX; 24736f8718a3SScott Long } 24746f8718a3SScott Long 24756f8718a3SScott Long #else 24765345bad0SScott Long if (BGE_IS_5705_PLUS(sc)) { 24776f8718a3SScott Long reg = pci_read_config(dev, BGE_PCIE_CAPID_REG, 4); 24780c8aa4eaSJung-uk Kim if ((reg & 0xFF) == BGE_PCIE_CAPID) 24796f8718a3SScott Long sc->bge_flags |= BGE_FLAG_PCIE; 24806f8718a3SScott Long } else { 24816f8718a3SScott Long /* 24826f8718a3SScott Long * Check if the device is in PCI-X Mode. 24836f8718a3SScott Long * (This bit is not valid on PCI Express controllers.) 24844c0da0ffSGleb Smirnoff */ 24854c0da0ffSGleb Smirnoff if ((pci_read_config(sc->bge_dev, BGE_PCI_PCISTATE, 4) & 24864c0da0ffSGleb Smirnoff BGE_PCISTATE_PCI_BUSMODE) == 0) 2487652ae483SGleb Smirnoff sc->bge_flags |= BGE_FLAG_PCIX; 24886f8718a3SScott Long } 24896f8718a3SScott Long #endif 24904c0da0ffSGleb Smirnoff 24910a55a034SJung-uk Kim #if __FreeBSD_version > 602105 24924e35d186SJung-uk Kim { 24934e35d186SJung-uk Kim int msicount; 24944e35d186SJung-uk Kim 2495bf6ef57aSJohn Polstra /* 2496bf6ef57aSJohn Polstra * Allocate the interrupt, using MSI if possible. These devices 2497bf6ef57aSJohn Polstra * support 8 MSI messages, but only the first one is used in 2498bf6ef57aSJohn Polstra * normal operation. 2499bf6ef57aSJohn Polstra */ 2500bf6ef57aSJohn Polstra if (bge_can_use_msi(sc)) { 2501bf6ef57aSJohn Polstra msicount = pci_msi_count(dev); 2502bf6ef57aSJohn Polstra if (msicount > 1) 2503bf6ef57aSJohn Polstra msicount = 1; 2504bf6ef57aSJohn Polstra } else 2505bf6ef57aSJohn Polstra msicount = 0; 2506bf6ef57aSJohn Polstra if (msicount == 1 && pci_alloc_msi(dev, &msicount) == 0) { 2507bf6ef57aSJohn Polstra rid = 1; 2508bf6ef57aSJohn Polstra sc->bge_flags |= BGE_FLAG_MSI; 2509bf6ef57aSJohn Polstra } else 2510bf6ef57aSJohn Polstra rid = 0; 25114e35d186SJung-uk Kim } 25124e35d186SJung-uk Kim #else 25134e35d186SJung-uk Kim rid = 0; 25144e35d186SJung-uk Kim #endif 2515bf6ef57aSJohn Polstra 2516bf6ef57aSJohn Polstra sc->bge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 2517bf6ef57aSJohn Polstra RF_SHAREABLE | RF_ACTIVE); 2518bf6ef57aSJohn Polstra 2519bf6ef57aSJohn Polstra if (sc->bge_irq == NULL) { 2520bf6ef57aSJohn Polstra device_printf(sc->bge_dev, "couldn't map interrupt\n"); 2521bf6ef57aSJohn Polstra error = ENXIO; 2522bf6ef57aSJohn Polstra goto fail; 2523bf6ef57aSJohn Polstra } 2524bf6ef57aSJohn Polstra 2525bf6ef57aSJohn Polstra BGE_LOCK_INIT(sc, device_get_nameunit(dev)); 2526bf6ef57aSJohn Polstra 252795d67482SBill Paul /* Try to reset the chip. */ 25288cb1383cSDoug Ambrisko if (bge_reset(sc)) { 25298cb1383cSDoug Ambrisko device_printf(sc->bge_dev, "chip reset failed\n"); 25308cb1383cSDoug Ambrisko error = ENXIO; 25318cb1383cSDoug Ambrisko goto fail; 25328cb1383cSDoug Ambrisko } 25338cb1383cSDoug Ambrisko 25348cb1383cSDoug Ambrisko sc->bge_asf_mode = 0; 2535f1a7e6d5SScott Long if (bge_allow_asf && (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG) 2536f1a7e6d5SScott Long == BGE_MAGIC_NUMBER)) { 25378cb1383cSDoug Ambrisko if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG) 25388cb1383cSDoug Ambrisko & BGE_HWCFG_ASF) { 25398cb1383cSDoug Ambrisko sc->bge_asf_mode |= ASF_ENABLE; 25408cb1383cSDoug Ambrisko sc->bge_asf_mode |= ASF_STACKUP; 25418cb1383cSDoug Ambrisko if (sc->bge_asicrev == BGE_ASICREV_BCM5750) { 25428cb1383cSDoug Ambrisko sc->bge_asf_mode |= ASF_NEW_HANDSHAKE; 25438cb1383cSDoug Ambrisko } 25448cb1383cSDoug Ambrisko } 25458cb1383cSDoug Ambrisko } 25468cb1383cSDoug Ambrisko 25478cb1383cSDoug Ambrisko /* Try to reset the chip again the nice way. */ 25488cb1383cSDoug Ambrisko bge_stop_fw(sc); 25498cb1383cSDoug Ambrisko bge_sig_pre_reset(sc, BGE_RESET_STOP); 25508cb1383cSDoug Ambrisko if (bge_reset(sc)) { 25518cb1383cSDoug Ambrisko device_printf(sc->bge_dev, "chip reset failed\n"); 25528cb1383cSDoug Ambrisko error = ENXIO; 25538cb1383cSDoug Ambrisko goto fail; 25548cb1383cSDoug Ambrisko } 25558cb1383cSDoug Ambrisko 25568cb1383cSDoug Ambrisko bge_sig_legacy(sc, BGE_RESET_STOP); 25578cb1383cSDoug Ambrisko bge_sig_post_reset(sc, BGE_RESET_STOP); 255895d67482SBill Paul 255995d67482SBill Paul if (bge_chipinit(sc)) { 2560fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "chip initialization failed\n"); 256195d67482SBill Paul error = ENXIO; 256295d67482SBill Paul goto fail; 256395d67482SBill Paul } 256495d67482SBill Paul 256508013fd3SMarius Strobl #ifdef __sparc64__ 256638cc658fSJohn Baldwin if (((sc->bge_flags & BGE_FLAG_EEPROM) == 0) && 256738cc658fSJohn Baldwin (sc->bge_asicrev != BGE_ASICREV_BCM5906)) 256808013fd3SMarius Strobl OF_getetheraddr(dev, eaddr); 256908013fd3SMarius Strobl else 257008013fd3SMarius Strobl #endif 257108013fd3SMarius Strobl { 257238cc658fSJohn Baldwin error = bge_get_eaddr(sc, eaddr); 257338cc658fSJohn Baldwin if (error) { 257408013fd3SMarius Strobl device_printf(sc->bge_dev, 257508013fd3SMarius Strobl "failed to read station address\n"); 257695d67482SBill Paul error = ENXIO; 257795d67482SBill Paul goto fail; 257895d67482SBill Paul } 257908013fd3SMarius Strobl } 258095d67482SBill Paul 2581f41ac2beSBill Paul /* 5705 limits RX return ring to 512 entries. */ 25827ee00338SJung-uk Kim if (BGE_IS_5705_PLUS(sc)) 2583f41ac2beSBill Paul sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT_5705; 2584f41ac2beSBill Paul else 2585f41ac2beSBill Paul sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT; 2586f41ac2beSBill Paul 2587f41ac2beSBill Paul if (bge_dma_alloc(dev)) { 2588fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, 2589fe806fdaSPyun YongHyeon "failed to allocate DMA resources\n"); 2590f41ac2beSBill Paul error = ENXIO; 2591f41ac2beSBill Paul goto fail; 2592f41ac2beSBill Paul } 2593f41ac2beSBill Paul 259495d67482SBill Paul /* Set default tuneable values. */ 259595d67482SBill Paul sc->bge_stat_ticks = BGE_TICKS_PER_SEC; 259695d67482SBill Paul sc->bge_rx_coal_ticks = 150; 259795d67482SBill Paul sc->bge_tx_coal_ticks = 150; 25986f8718a3SScott Long sc->bge_rx_max_coal_bds = 10; 25996f8718a3SScott Long sc->bge_tx_max_coal_bds = 10; 260095d67482SBill Paul 260195d67482SBill Paul /* Set up ifnet structure */ 2602fc74a9f9SBrooks Davis ifp = sc->bge_ifp = if_alloc(IFT_ETHER); 2603fc74a9f9SBrooks Davis if (ifp == NULL) { 2604fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "failed to if_alloc()\n"); 2605fc74a9f9SBrooks Davis error = ENXIO; 2606fc74a9f9SBrooks Davis goto fail; 2607fc74a9f9SBrooks Davis } 260895d67482SBill Paul ifp->if_softc = sc; 26099bf40edeSBrooks Davis if_initname(ifp, device_get_name(dev), device_get_unit(dev)); 261095d67482SBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 261195d67482SBill Paul ifp->if_ioctl = bge_ioctl; 261295d67482SBill Paul ifp->if_start = bge_start; 261395d67482SBill Paul ifp->if_init = bge_init; 261495d67482SBill Paul ifp->if_mtu = ETHERMTU; 26154d665c4dSDag-Erling Smørgrav ifp->if_snd.ifq_drv_maxlen = BGE_TX_RING_CNT - 1; 26164d665c4dSDag-Erling Smørgrav IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen); 26174d665c4dSDag-Erling Smørgrav IFQ_SET_READY(&ifp->if_snd); 261895d67482SBill Paul ifp->if_hwassist = BGE_CSUM_FEATURES; 2619d375e524SGleb Smirnoff ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_VLAN_HWTAGGING | 26204e35d186SJung-uk Kim IFCAP_VLAN_MTU; 26214e35d186SJung-uk Kim #ifdef IFCAP_VLAN_HWCSUM 26224e35d186SJung-uk Kim ifp->if_capabilities |= IFCAP_VLAN_HWCSUM; 26234e35d186SJung-uk Kim #endif 262495d67482SBill Paul ifp->if_capenable = ifp->if_capabilities; 262575719184SGleb Smirnoff #ifdef DEVICE_POLLING 262675719184SGleb Smirnoff ifp->if_capabilities |= IFCAP_POLLING; 262775719184SGleb Smirnoff #endif 262895d67482SBill Paul 2629a1d52896SBill Paul /* 2630d375e524SGleb Smirnoff * 5700 B0 chips do not support checksumming correctly due 2631d375e524SGleb Smirnoff * to hardware bugs. 2632d375e524SGleb Smirnoff */ 2633d375e524SGleb Smirnoff if (sc->bge_chipid == BGE_CHIPID_BCM5700_B0) { 2634d375e524SGleb Smirnoff ifp->if_capabilities &= ~IFCAP_HWCSUM; 2635d375e524SGleb Smirnoff ifp->if_capenable &= IFCAP_HWCSUM; 2636d375e524SGleb Smirnoff ifp->if_hwassist = 0; 2637d375e524SGleb Smirnoff } 2638d375e524SGleb Smirnoff 2639d375e524SGleb Smirnoff /* 2640a1d52896SBill Paul * Figure out what sort of media we have by checking the 264141abcc1bSPaul Saab * hardware config word in the first 32k of NIC internal memory, 264241abcc1bSPaul Saab * or fall back to examining the EEPROM if necessary. 264341abcc1bSPaul Saab * Note: on some BCM5700 cards, this value appears to be unset. 264441abcc1bSPaul Saab * If that's the case, we have to rely on identifying the NIC 264541abcc1bSPaul Saab * by its PCI subsystem ID, as we do below for the SysKonnect 264641abcc1bSPaul Saab * SK-9D41. 2647a1d52896SBill Paul */ 264841abcc1bSPaul Saab if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG) == BGE_MAGIC_NUMBER) 264941abcc1bSPaul Saab hwcfg = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG); 265008013fd3SMarius Strobl else if (sc->bge_flags & BGE_FLAG_EEPROM) { 2651f6789fbaSPyun YongHyeon if (bge_read_eeprom(sc, (caddr_t)&hwcfg, BGE_EE_HWCFG_OFFSET, 2652f6789fbaSPyun YongHyeon sizeof(hwcfg))) { 2653fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "failed to read EEPROM\n"); 2654f6789fbaSPyun YongHyeon error = ENXIO; 2655f6789fbaSPyun YongHyeon goto fail; 2656f6789fbaSPyun YongHyeon } 265741abcc1bSPaul Saab hwcfg = ntohl(hwcfg); 265841abcc1bSPaul Saab } 265941abcc1bSPaul Saab 266041abcc1bSPaul Saab if ((hwcfg & BGE_HWCFG_MEDIA) == BGE_MEDIA_FIBER) 2661652ae483SGleb Smirnoff sc->bge_flags |= BGE_FLAG_TBI; 2662a1d52896SBill Paul 266395d67482SBill Paul /* The SysKonnect SK-9D41 is a 1000baseSX card. */ 26640c8aa4eaSJung-uk Kim if ((pci_read_config(dev, BGE_PCI_SUBSYS, 4) >> 16) == SK_SUBSYSID_9D41) 2665652ae483SGleb Smirnoff sc->bge_flags |= BGE_FLAG_TBI; 266695d67482SBill Paul 2667652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 26680c8aa4eaSJung-uk Kim ifmedia_init(&sc->bge_ifmedia, IFM_IMASK, bge_ifmedia_upd, 26690c8aa4eaSJung-uk Kim bge_ifmedia_sts); 26700c8aa4eaSJung-uk Kim ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_1000_SX, 0, NULL); 26716098821cSJung-uk Kim ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_1000_SX | IFM_FDX, 26726098821cSJung-uk Kim 0, NULL); 267395d67482SBill Paul ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_AUTO, 0, NULL); 267495d67482SBill Paul ifmedia_set(&sc->bge_ifmedia, IFM_ETHER | IFM_AUTO); 2675da3003f0SBill Paul sc->bge_ifmedia.ifm_media = sc->bge_ifmedia.ifm_cur->ifm_media; 267695d67482SBill Paul } else { 267795d67482SBill Paul /* 26788cb1383cSDoug Ambrisko * Do transceiver setup and tell the firmware the 26798cb1383cSDoug Ambrisko * driver is down so we can try to get access the 26808cb1383cSDoug Ambrisko * probe if ASF is running. Retry a couple of times 26818cb1383cSDoug Ambrisko * if we get a conflict with the ASF firmware accessing 26828cb1383cSDoug Ambrisko * the PHY. 268395d67482SBill Paul */ 26848cb1383cSDoug Ambrisko BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 26858cb1383cSDoug Ambrisko again: 26868cb1383cSDoug Ambrisko bge_asf_driver_up(sc); 26878cb1383cSDoug Ambrisko 26888cb1383cSDoug Ambrisko trys = 0; 268995d67482SBill Paul if (mii_phy_probe(dev, &sc->bge_miibus, 269095d67482SBill Paul bge_ifmedia_upd, bge_ifmedia_sts)) { 26918cb1383cSDoug Ambrisko if (trys++ < 4) { 26928cb1383cSDoug Ambrisko device_printf(sc->bge_dev, "Try again\n"); 26934e35d186SJung-uk Kim bge_miibus_writereg(sc->bge_dev, 1, MII_BMCR, 26944e35d186SJung-uk Kim BMCR_RESET); 26958cb1383cSDoug Ambrisko goto again; 26968cb1383cSDoug Ambrisko } 26978cb1383cSDoug Ambrisko 2698fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "MII without any PHY!\n"); 269995d67482SBill Paul error = ENXIO; 270095d67482SBill Paul goto fail; 270195d67482SBill Paul } 27028cb1383cSDoug Ambrisko 27038cb1383cSDoug Ambrisko /* 27048cb1383cSDoug Ambrisko * Now tell the firmware we are going up after probing the PHY 27058cb1383cSDoug Ambrisko */ 27068cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) 27078cb1383cSDoug Ambrisko BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 270895d67482SBill Paul } 270995d67482SBill Paul 271095d67482SBill Paul /* 2711e255b776SJohn Polstra * When using the BCM5701 in PCI-X mode, data corruption has 2712e255b776SJohn Polstra * been observed in the first few bytes of some received packets. 2713e255b776SJohn Polstra * Aligning the packet buffer in memory eliminates the corruption. 2714e255b776SJohn Polstra * Unfortunately, this misaligns the packet payloads. On platforms 2715e255b776SJohn Polstra * which do not support unaligned accesses, we will realign the 2716e255b776SJohn Polstra * payloads by copying the received packets. 2717e255b776SJohn Polstra */ 2718652ae483SGleb Smirnoff if (sc->bge_asicrev == BGE_ASICREV_BCM5701 && 2719652ae483SGleb Smirnoff sc->bge_flags & BGE_FLAG_PCIX) 2720652ae483SGleb Smirnoff sc->bge_flags |= BGE_FLAG_RX_ALIGNBUG; 2721e255b776SJohn Polstra 2722e255b776SJohn Polstra /* 272395d67482SBill Paul * Call MI attach routine. 272495d67482SBill Paul */ 2725fc74a9f9SBrooks Davis ether_ifattach(ifp, eaddr); 2726b74e67fbSGleb Smirnoff callout_init_mtx(&sc->bge_stat_ch, &sc->bge_mtx, 0); 27270f9bd73bSSam Leffler 27280f9bd73bSSam Leffler /* 27290f9bd73bSSam Leffler * Hookup IRQ last. 27300f9bd73bSSam Leffler */ 27314e35d186SJung-uk Kim #if __FreeBSD_version > 700030 27320f9bd73bSSam Leffler error = bus_setup_intr(dev, sc->bge_irq, INTR_TYPE_NET | INTR_MPSAFE, 2733ef544f63SPaolo Pisati NULL, bge_intr, sc, &sc->bge_intrhand); 27344e35d186SJung-uk Kim #else 27354e35d186SJung-uk Kim error = bus_setup_intr(dev, sc->bge_irq, INTR_TYPE_NET | INTR_MPSAFE, 27364e35d186SJung-uk Kim bge_intr, sc, &sc->bge_intrhand); 27374e35d186SJung-uk Kim #endif 27380f9bd73bSSam Leffler 27390f9bd73bSSam Leffler if (error) { 2740fc74a9f9SBrooks Davis bge_detach(dev); 2741fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "couldn't set up irq\n"); 27420f9bd73bSSam Leffler } 274395d67482SBill Paul 27446f8718a3SScott Long bge_add_sysctls(sc); 27456f8718a3SScott Long 274608013fd3SMarius Strobl return (0); 274708013fd3SMarius Strobl 274895d67482SBill Paul fail: 274908013fd3SMarius Strobl bge_release_resources(sc); 275008013fd3SMarius Strobl 275195d67482SBill Paul return (error); 275295d67482SBill Paul } 275395d67482SBill Paul 275495d67482SBill Paul static int 27553f74909aSGleb Smirnoff bge_detach(device_t dev) 275695d67482SBill Paul { 275795d67482SBill Paul struct bge_softc *sc; 275895d67482SBill Paul struct ifnet *ifp; 275995d67482SBill Paul 276095d67482SBill Paul sc = device_get_softc(dev); 2761fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 276295d67482SBill Paul 276375719184SGleb Smirnoff #ifdef DEVICE_POLLING 276475719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) 276575719184SGleb Smirnoff ether_poll_deregister(ifp); 276675719184SGleb Smirnoff #endif 276775719184SGleb Smirnoff 27680f9bd73bSSam Leffler BGE_LOCK(sc); 276995d67482SBill Paul bge_stop(sc); 277095d67482SBill Paul bge_reset(sc); 27710f9bd73bSSam Leffler BGE_UNLOCK(sc); 27720f9bd73bSSam Leffler 27735dda8085SOleg Bulyzhin callout_drain(&sc->bge_stat_ch); 27745dda8085SOleg Bulyzhin 27750f9bd73bSSam Leffler ether_ifdetach(ifp); 277695d67482SBill Paul 2777652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 277895d67482SBill Paul ifmedia_removeall(&sc->bge_ifmedia); 277995d67482SBill Paul } else { 278095d67482SBill Paul bus_generic_detach(dev); 278195d67482SBill Paul device_delete_child(dev, sc->bge_miibus); 278295d67482SBill Paul } 278395d67482SBill Paul 278495d67482SBill Paul bge_release_resources(sc); 278595d67482SBill Paul 278695d67482SBill Paul return (0); 278795d67482SBill Paul } 278895d67482SBill Paul 278995d67482SBill Paul static void 27903f74909aSGleb Smirnoff bge_release_resources(struct bge_softc *sc) 279195d67482SBill Paul { 279295d67482SBill Paul device_t dev; 279395d67482SBill Paul 279495d67482SBill Paul dev = sc->bge_dev; 279595d67482SBill Paul 279695d67482SBill Paul if (sc->bge_intrhand != NULL) 279795d67482SBill Paul bus_teardown_intr(dev, sc->bge_irq, sc->bge_intrhand); 279895d67482SBill Paul 279995d67482SBill Paul if (sc->bge_irq != NULL) 2800724bd939SJohn Polstra bus_release_resource(dev, SYS_RES_IRQ, 2801724bd939SJohn Polstra sc->bge_flags & BGE_FLAG_MSI ? 1 : 0, sc->bge_irq); 2802724bd939SJohn Polstra 28030a55a034SJung-uk Kim #if __FreeBSD_version > 602105 2804724bd939SJohn Polstra if (sc->bge_flags & BGE_FLAG_MSI) 2805724bd939SJohn Polstra pci_release_msi(dev); 28064e35d186SJung-uk Kim #endif 280795d67482SBill Paul 280895d67482SBill Paul if (sc->bge_res != NULL) 280995d67482SBill Paul bus_release_resource(dev, SYS_RES_MEMORY, 281095d67482SBill Paul BGE_PCI_BAR0, sc->bge_res); 281195d67482SBill Paul 2812ad61f896SRuslan Ermilov if (sc->bge_ifp != NULL) 2813ad61f896SRuslan Ermilov if_free(sc->bge_ifp); 2814ad61f896SRuslan Ermilov 2815f41ac2beSBill Paul bge_dma_free(sc); 281695d67482SBill Paul 28170f9bd73bSSam Leffler if (mtx_initialized(&sc->bge_mtx)) /* XXX */ 28180f9bd73bSSam Leffler BGE_LOCK_DESTROY(sc); 281995d67482SBill Paul } 282095d67482SBill Paul 28218cb1383cSDoug Ambrisko static int 28223f74909aSGleb Smirnoff bge_reset(struct bge_softc *sc) 282395d67482SBill Paul { 282495d67482SBill Paul device_t dev; 28253f74909aSGleb Smirnoff uint32_t cachesize, command, pcistate, reset; 28266f8718a3SScott Long void (*write_op)(struct bge_softc *, int, int); 282795d67482SBill Paul int i, val = 0; 282895d67482SBill Paul 282995d67482SBill Paul dev = sc->bge_dev; 283095d67482SBill Paul 283138cc658fSJohn Baldwin if (BGE_IS_575X_PLUS(sc) && !BGE_IS_5714_FAMILY(sc) && 283238cc658fSJohn Baldwin (sc->bge_asicrev != BGE_ASICREV_BCM5906)) { 28336f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_PCIE) 28346f8718a3SScott Long write_op = bge_writemem_direct; 28356f8718a3SScott Long else 28366f8718a3SScott Long write_op = bge_writemem_ind; 28379ba784dbSScott Long } else 28386f8718a3SScott Long write_op = bge_writereg_ind; 28396f8718a3SScott Long 284095d67482SBill Paul /* Save some important PCI state. */ 284195d67482SBill Paul cachesize = pci_read_config(dev, BGE_PCI_CACHESZ, 4); 284295d67482SBill Paul command = pci_read_config(dev, BGE_PCI_CMD, 4); 284395d67482SBill Paul pcistate = pci_read_config(dev, BGE_PCI_PCISTATE, 4); 284495d67482SBill Paul 284595d67482SBill Paul pci_write_config(dev, BGE_PCI_MISC_CTL, 284695d67482SBill Paul BGE_PCIMISCCTL_INDIRECT_ACCESS | BGE_PCIMISCCTL_MASK_PCI_INTR | 2847e907febfSPyun YongHyeon BGE_HIF_SWAP_OPTIONS | BGE_PCIMISCCTL_PCISTATE_RW, 4); 284895d67482SBill Paul 28496f8718a3SScott Long /* Disable fastboot on controllers that support it. */ 28506f8718a3SScott Long if (sc->bge_asicrev == BGE_ASICREV_BCM5752 || 28516f8718a3SScott Long sc->bge_asicrev == BGE_ASICREV_BCM5755 || 28526f8718a3SScott Long sc->bge_asicrev == BGE_ASICREV_BCM5787) { 28536f8718a3SScott Long if (bootverbose) 28549ba784dbSScott Long device_printf(sc->bge_dev, "Disabling fastboot\n"); 28556f8718a3SScott Long CSR_WRITE_4(sc, BGE_FASTBOOT_PC, 0x0); 28566f8718a3SScott Long } 28576f8718a3SScott Long 28586f8718a3SScott Long /* 28596f8718a3SScott Long * Write the magic number to SRAM at offset 0xB50. 28606f8718a3SScott Long * When firmware finishes its initialization it will 28616f8718a3SScott Long * write ~BGE_MAGIC_NUMBER to the same location. 28626f8718a3SScott Long */ 28636f8718a3SScott Long bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER); 28646f8718a3SScott Long 28650c8aa4eaSJung-uk Kim reset = BGE_MISCCFG_RESET_CORE_CLOCKS | BGE_32BITTIME_66MHZ; 2866e53d81eeSPaul Saab 2867e53d81eeSPaul Saab /* XXX: Broadcom Linux driver. */ 2868652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_PCIE) { 28690c8aa4eaSJung-uk Kim if (CSR_READ_4(sc, 0x7E2C) == 0x60) /* PCIE 1.0 */ 28700c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, 0x7E2C, 0x20); 2871e53d81eeSPaul Saab if (sc->bge_chipid != BGE_CHIPID_BCM5750_A0) { 2872e53d81eeSPaul Saab /* Prevent PCIE link training during global reset */ 28730c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_MISC_CFG, 1 << 29); 28740c8aa4eaSJung-uk Kim reset |= 1 << 29; 2875e53d81eeSPaul Saab } 2876e53d81eeSPaul Saab } 2877e53d81eeSPaul Saab 287821c9e407SDavid Christensen /* 28796f8718a3SScott Long * Set GPHY Power Down Override to leave GPHY 28806f8718a3SScott Long * powered up in D0 uninitialized. 28816f8718a3SScott Long */ 28825345bad0SScott Long if (BGE_IS_5705_PLUS(sc)) 28836f8718a3SScott Long reset |= 0x04000000; 28846f8718a3SScott Long 288595d67482SBill Paul /* Issue global reset */ 28866f8718a3SScott Long write_op(sc, BGE_MISC_CFG, reset); 288795d67482SBill Paul 288838cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906) { 288938cc658fSJohn Baldwin uint32_t status, ctrl; 289038cc658fSJohn Baldwin 289138cc658fSJohn Baldwin status = CSR_READ_4(sc, BGE_VCPU_STATUS); 289238cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_VCPU_STATUS, 289338cc658fSJohn Baldwin status | BGE_VCPU_STATUS_DRV_RESET); 289438cc658fSJohn Baldwin ctrl = CSR_READ_4(sc, BGE_VCPU_EXT_CTRL); 289538cc658fSJohn Baldwin CSR_WRITE_4(sc, BGE_VCPU_EXT_CTRL, 289638cc658fSJohn Baldwin ctrl & ~BGE_VCPU_EXT_CTRL_HALT_CPU); 289738cc658fSJohn Baldwin } 289838cc658fSJohn Baldwin 289995d67482SBill Paul DELAY(1000); 290095d67482SBill Paul 2901e53d81eeSPaul Saab /* XXX: Broadcom Linux driver. */ 2902652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_PCIE) { 2903e53d81eeSPaul Saab if (sc->bge_chipid == BGE_CHIPID_BCM5750_A0) { 2904e53d81eeSPaul Saab uint32_t v; 2905e53d81eeSPaul Saab 2906e53d81eeSPaul Saab DELAY(500000); /* wait for link training to complete */ 29070c8aa4eaSJung-uk Kim v = pci_read_config(dev, 0xC4, 4); 29080c8aa4eaSJung-uk Kim pci_write_config(dev, 0xC4, v | (1 << 15), 4); 2909e53d81eeSPaul Saab } 29109ba784dbSScott Long /* 29119ba784dbSScott Long * Set PCIE max payload size to 128 bytes and clear error 29129ba784dbSScott Long * status. 29139ba784dbSScott Long */ 29140c8aa4eaSJung-uk Kim pci_write_config(dev, 0xD8, 0xF5000, 4); 2915e53d81eeSPaul Saab } 2916e53d81eeSPaul Saab 29173f74909aSGleb Smirnoff /* Reset some of the PCI state that got zapped by reset. */ 291895d67482SBill Paul pci_write_config(dev, BGE_PCI_MISC_CTL, 291995d67482SBill Paul BGE_PCIMISCCTL_INDIRECT_ACCESS | BGE_PCIMISCCTL_MASK_PCI_INTR | 2920e907febfSPyun YongHyeon BGE_HIF_SWAP_OPTIONS | BGE_PCIMISCCTL_PCISTATE_RW, 4); 292195d67482SBill Paul pci_write_config(dev, BGE_PCI_CACHESZ, cachesize, 4); 292295d67482SBill Paul pci_write_config(dev, BGE_PCI_CMD, command, 4); 29230c8aa4eaSJung-uk Kim write_op(sc, BGE_MISC_CFG, BGE_32BITTIME_66MHZ); 292495d67482SBill Paul 2925bf6ef57aSJohn Polstra /* Re-enable MSI, if neccesary, and enable the memory arbiter. */ 29264c0da0ffSGleb Smirnoff if (BGE_IS_5714_FAMILY(sc)) { 29274c0da0ffSGleb Smirnoff uint32_t val; 29284c0da0ffSGleb Smirnoff 2929bf6ef57aSJohn Polstra /* This chip disables MSI on reset. */ 2930bf6ef57aSJohn Polstra if (sc->bge_flags & BGE_FLAG_MSI) { 2931bf6ef57aSJohn Polstra val = pci_read_config(dev, BGE_PCI_MSI_CTL, 2); 2932bf6ef57aSJohn Polstra pci_write_config(dev, BGE_PCI_MSI_CTL, 2933bf6ef57aSJohn Polstra val | PCIM_MSICTRL_MSI_ENABLE, 2); 2934bf6ef57aSJohn Polstra val = CSR_READ_4(sc, BGE_MSI_MODE); 2935bf6ef57aSJohn Polstra CSR_WRITE_4(sc, BGE_MSI_MODE, 2936bf6ef57aSJohn Polstra val | BGE_MSIMODE_ENABLE); 2937bf6ef57aSJohn Polstra } 29384c0da0ffSGleb Smirnoff val = CSR_READ_4(sc, BGE_MARB_MODE); 29394c0da0ffSGleb Smirnoff CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE | val); 29404c0da0ffSGleb Smirnoff } else 2941a7b0c314SPaul Saab CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE); 2942a7b0c314SPaul Saab 294338cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906) { 294438cc658fSJohn Baldwin for (i = 0; i < BGE_TIMEOUT; i++) { 294538cc658fSJohn Baldwin val = CSR_READ_4(sc, BGE_VCPU_STATUS); 294638cc658fSJohn Baldwin if (val & BGE_VCPU_STATUS_INIT_DONE) 294738cc658fSJohn Baldwin break; 294838cc658fSJohn Baldwin DELAY(100); 294938cc658fSJohn Baldwin } 295038cc658fSJohn Baldwin if (i == BGE_TIMEOUT) { 295138cc658fSJohn Baldwin device_printf(sc->bge_dev, "reset timed out\n"); 295238cc658fSJohn Baldwin return (1); 295338cc658fSJohn Baldwin } 295438cc658fSJohn Baldwin } else { 295595d67482SBill Paul /* 29566f8718a3SScott Long * Poll until we see the 1's complement of the magic number. 295708013fd3SMarius Strobl * This indicates that the firmware initialization is complete. 295808013fd3SMarius Strobl * We expect this to fail if no EEPROM is fitted though. 295995d67482SBill Paul */ 296095d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 2961d5d23857SJung-uk Kim DELAY(10); 296295d67482SBill Paul val = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM); 296395d67482SBill Paul if (val == ~BGE_MAGIC_NUMBER) 296495d67482SBill Paul break; 296595d67482SBill Paul } 296695d67482SBill Paul 296708013fd3SMarius Strobl if ((sc->bge_flags & BGE_FLAG_EEPROM) && i == BGE_TIMEOUT) 29689ba784dbSScott Long device_printf(sc->bge_dev, "firmware handshake timed out, " 29699ba784dbSScott Long "found 0x%08x\n", val); 297038cc658fSJohn Baldwin } 297195d67482SBill Paul 297295d67482SBill Paul /* 297395d67482SBill Paul * XXX Wait for the value of the PCISTATE register to 297495d67482SBill Paul * return to its original pre-reset state. This is a 297595d67482SBill Paul * fairly good indicator of reset completion. If we don't 297695d67482SBill Paul * wait for the reset to fully complete, trying to read 297795d67482SBill Paul * from the device's non-PCI registers may yield garbage 297895d67482SBill Paul * results. 297995d67482SBill Paul */ 298095d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 298195d67482SBill Paul if (pci_read_config(dev, BGE_PCI_PCISTATE, 4) == pcistate) 298295d67482SBill Paul break; 298395d67482SBill Paul DELAY(10); 298495d67482SBill Paul } 298595d67482SBill Paul 29866f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_PCIE) { 29870c8aa4eaSJung-uk Kim reset = bge_readmem_ind(sc, 0x7C00); 29880c8aa4eaSJung-uk Kim bge_writemem_ind(sc, 0x7C00, reset | (1 << 25)); 29896f8718a3SScott Long } 29906f8718a3SScott Long 29913f74909aSGleb Smirnoff /* Fix up byte swapping. */ 2992e907febfSPyun YongHyeon CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS | 299395d67482SBill Paul BGE_MODECTL_BYTESWAP_DATA); 299495d67482SBill Paul 29958cb1383cSDoug Ambrisko /* Tell the ASF firmware we are up */ 29968cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) 29978cb1383cSDoug Ambrisko BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 29988cb1383cSDoug Ambrisko 299995d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, 0); 300095d67482SBill Paul 3001da3003f0SBill Paul /* 3002da3003f0SBill Paul * The 5704 in TBI mode apparently needs some special 3003da3003f0SBill Paul * adjustment to insure the SERDES drive level is set 3004da3003f0SBill Paul * to 1.2V. 3005da3003f0SBill Paul */ 3006652ae483SGleb Smirnoff if (sc->bge_asicrev == BGE_ASICREV_BCM5704 && 3007652ae483SGleb Smirnoff sc->bge_flags & BGE_FLAG_TBI) { 3008da3003f0SBill Paul uint32_t serdescfg; 3009652ae483SGleb Smirnoff 3010da3003f0SBill Paul serdescfg = CSR_READ_4(sc, BGE_SERDES_CFG); 30110c8aa4eaSJung-uk Kim serdescfg = (serdescfg & ~0xFFF) | 0x880; 3012da3003f0SBill Paul CSR_WRITE_4(sc, BGE_SERDES_CFG, serdescfg); 3013da3003f0SBill Paul } 3014da3003f0SBill Paul 3015e53d81eeSPaul Saab /* XXX: Broadcom Linux driver. */ 3016652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_PCIE && 3017652ae483SGleb Smirnoff sc->bge_chipid != BGE_CHIPID_BCM5750_A0) { 3018e53d81eeSPaul Saab uint32_t v; 3019e53d81eeSPaul Saab 30200c8aa4eaSJung-uk Kim v = CSR_READ_4(sc, 0x7C00); 30210c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, 0x7C00, v | (1 << 25)); 3022e53d81eeSPaul Saab } 302395d67482SBill Paul DELAY(10000); 30248cb1383cSDoug Ambrisko 30258cb1383cSDoug Ambrisko return(0); 302695d67482SBill Paul } 302795d67482SBill Paul 302895d67482SBill Paul /* 302995d67482SBill Paul * Frame reception handling. This is called if there's a frame 303095d67482SBill Paul * on the receive return list. 303195d67482SBill Paul * 303295d67482SBill Paul * Note: we have to be able to handle two possibilities here: 30331be6acb7SGleb Smirnoff * 1) the frame is from the jumbo receive ring 303495d67482SBill Paul * 2) the frame is from the standard receive ring 303595d67482SBill Paul */ 303695d67482SBill Paul 303795d67482SBill Paul static void 30383f74909aSGleb Smirnoff bge_rxeof(struct bge_softc *sc) 303995d67482SBill Paul { 304095d67482SBill Paul struct ifnet *ifp; 304195d67482SBill Paul int stdcnt = 0, jumbocnt = 0; 304295d67482SBill Paul 30430f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 30440f9bd73bSSam Leffler 30453f74909aSGleb Smirnoff /* Nothing to do. */ 3046cfcb5025SOleg Bulyzhin if (sc->bge_rx_saved_considx == 3047cfcb5025SOleg Bulyzhin sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx) 3048cfcb5025SOleg Bulyzhin return; 3049cfcb5025SOleg Bulyzhin 3050fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 305195d67482SBill Paul 3052f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag, 3053e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_POSTREAD); 3054f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 3055f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_POSTREAD); 30564c0da0ffSGleb Smirnoff if (BGE_IS_JUMBO_CAPABLE(sc)) 3057f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 30584c0da0ffSGleb Smirnoff sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_POSTREAD); 3059f41ac2beSBill Paul 306095d67482SBill Paul while(sc->bge_rx_saved_considx != 3061f41ac2beSBill Paul sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx) { 306295d67482SBill Paul struct bge_rx_bd *cur_rx; 30633f74909aSGleb Smirnoff uint32_t rxidx; 306495d67482SBill Paul struct mbuf *m = NULL; 30653f74909aSGleb Smirnoff uint16_t vlan_tag = 0; 306695d67482SBill Paul int have_tag = 0; 306795d67482SBill Paul 306875719184SGleb Smirnoff #ifdef DEVICE_POLLING 306975719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 307075719184SGleb Smirnoff if (sc->rxcycles <= 0) 307175719184SGleb Smirnoff break; 307275719184SGleb Smirnoff sc->rxcycles--; 307375719184SGleb Smirnoff } 307475719184SGleb Smirnoff #endif 307575719184SGleb Smirnoff 307695d67482SBill Paul cur_rx = 3077f41ac2beSBill Paul &sc->bge_ldata.bge_rx_return_ring[sc->bge_rx_saved_considx]; 307895d67482SBill Paul 307995d67482SBill Paul rxidx = cur_rx->bge_idx; 30800434d1b8SBill Paul BGE_INC(sc->bge_rx_saved_considx, sc->bge_return_ring_cnt); 308195d67482SBill Paul 3082cb2eacc7SYaroslav Tykhiy if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING && 3083cb2eacc7SYaroslav Tykhiy cur_rx->bge_flags & BGE_RXBDFLAG_VLAN_TAG) { 308495d67482SBill Paul have_tag = 1; 308595d67482SBill Paul vlan_tag = cur_rx->bge_vlan_tag; 308695d67482SBill Paul } 308795d67482SBill Paul 308895d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_JUMBO_RING) { 308995d67482SBill Paul BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT); 3090f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo, 3091f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[rxidx], 3092f41ac2beSBill Paul BUS_DMASYNC_POSTREAD); 3093f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo, 3094f41ac2beSBill Paul sc->bge_cdata.bge_rx_jumbo_dmamap[rxidx]); 309595d67482SBill Paul m = sc->bge_cdata.bge_rx_jumbo_chain[rxidx]; 309695d67482SBill Paul sc->bge_cdata.bge_rx_jumbo_chain[rxidx] = NULL; 309795d67482SBill Paul jumbocnt++; 309895d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) { 309995d67482SBill Paul ifp->if_ierrors++; 310095d67482SBill Paul bge_newbuf_jumbo(sc, sc->bge_jumbo, m); 310195d67482SBill Paul continue; 310295d67482SBill Paul } 310395d67482SBill Paul if (bge_newbuf_jumbo(sc, 310495d67482SBill Paul sc->bge_jumbo, NULL) == ENOBUFS) { 310595d67482SBill Paul ifp->if_ierrors++; 310695d67482SBill Paul bge_newbuf_jumbo(sc, sc->bge_jumbo, m); 310795d67482SBill Paul continue; 310895d67482SBill Paul } 310995d67482SBill Paul } else { 311095d67482SBill Paul BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT); 3111f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_mtag, 3112f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[rxidx], 3113f41ac2beSBill Paul BUS_DMASYNC_POSTREAD); 3114f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag, 3115f41ac2beSBill Paul sc->bge_cdata.bge_rx_std_dmamap[rxidx]); 311695d67482SBill Paul m = sc->bge_cdata.bge_rx_std_chain[rxidx]; 311795d67482SBill Paul sc->bge_cdata.bge_rx_std_chain[rxidx] = NULL; 311895d67482SBill Paul stdcnt++; 311995d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) { 312095d67482SBill Paul ifp->if_ierrors++; 312195d67482SBill Paul bge_newbuf_std(sc, sc->bge_std, m); 312295d67482SBill Paul continue; 312395d67482SBill Paul } 312495d67482SBill Paul if (bge_newbuf_std(sc, sc->bge_std, 312595d67482SBill Paul NULL) == ENOBUFS) { 312695d67482SBill Paul ifp->if_ierrors++; 312795d67482SBill Paul bge_newbuf_std(sc, sc->bge_std, m); 312895d67482SBill Paul continue; 312995d67482SBill Paul } 313095d67482SBill Paul } 313195d67482SBill Paul 313295d67482SBill Paul ifp->if_ipackets++; 3133e65bed95SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT 3134e255b776SJohn Polstra /* 3135e65bed95SPyun YongHyeon * For architectures with strict alignment we must make sure 3136e65bed95SPyun YongHyeon * the payload is aligned. 3137e255b776SJohn Polstra */ 3138652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) { 3139e255b776SJohn Polstra bcopy(m->m_data, m->m_data + ETHER_ALIGN, 3140e255b776SJohn Polstra cur_rx->bge_len); 3141e255b776SJohn Polstra m->m_data += ETHER_ALIGN; 3142e255b776SJohn Polstra } 3143e255b776SJohn Polstra #endif 3144473851baSPaul Saab m->m_pkthdr.len = m->m_len = cur_rx->bge_len - ETHER_CRC_LEN; 314595d67482SBill Paul m->m_pkthdr.rcvif = ifp; 314695d67482SBill Paul 3147b874fdd4SYaroslav Tykhiy if (ifp->if_capenable & IFCAP_RXCSUM) { 314878178cd1SGleb Smirnoff if (cur_rx->bge_flags & BGE_RXBDFLAG_IP_CSUM) { 314995d67482SBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 31500c8aa4eaSJung-uk Kim if ((cur_rx->bge_ip_csum ^ 0xFFFF) == 0) 31510c8aa4eaSJung-uk Kim m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 315278178cd1SGleb Smirnoff } 3153d375e524SGleb Smirnoff if (cur_rx->bge_flags & BGE_RXBDFLAG_TCP_UDP_CSUM && 3154d375e524SGleb Smirnoff m->m_pkthdr.len >= ETHER_MIN_NOPAD) { 315595d67482SBill Paul m->m_pkthdr.csum_data = 315695d67482SBill Paul cur_rx->bge_tcp_udp_csum; 3157ee7ef91cSOleg Bulyzhin m->m_pkthdr.csum_flags |= 3158ee7ef91cSOleg Bulyzhin CSUM_DATA_VALID | CSUM_PSEUDO_HDR; 315995d67482SBill Paul } 316095d67482SBill Paul } 316195d67482SBill Paul 316295d67482SBill Paul /* 3163673d9191SSam Leffler * If we received a packet with a vlan tag, 3164673d9191SSam Leffler * attach that information to the packet. 316595d67482SBill Paul */ 3166d147662cSGleb Smirnoff if (have_tag) { 31674e35d186SJung-uk Kim #if __FreeBSD_version > 700022 316878ba57b9SAndre Oppermann m->m_pkthdr.ether_vtag = vlan_tag; 316978ba57b9SAndre Oppermann m->m_flags |= M_VLANTAG; 31704e35d186SJung-uk Kim #else 31714e35d186SJung-uk Kim VLAN_INPUT_TAG_NEW(ifp, m, vlan_tag); 31724e35d186SJung-uk Kim if (m == NULL) 31734e35d186SJung-uk Kim continue; 31744e35d186SJung-uk Kim #endif 3175d147662cSGleb Smirnoff } 317695d67482SBill Paul 31770f9bd73bSSam Leffler BGE_UNLOCK(sc); 3178673d9191SSam Leffler (*ifp->if_input)(ifp, m); 31790f9bd73bSSam Leffler BGE_LOCK(sc); 318095d67482SBill Paul } 318195d67482SBill Paul 3182e65bed95SPyun YongHyeon if (stdcnt > 0) 3183f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag, 3184e65bed95SPyun YongHyeon sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREWRITE); 31854c0da0ffSGleb Smirnoff 31864c0da0ffSGleb Smirnoff if (BGE_IS_JUMBO_CAPABLE(sc) && jumbocnt > 0) 3187f41ac2beSBill Paul bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag, 31884c0da0ffSGleb Smirnoff sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_PREWRITE); 3189f41ac2beSBill Paul 319038cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_RX_CONS0_LO, sc->bge_rx_saved_considx); 319195d67482SBill Paul if (stdcnt) 319238cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std); 319395d67482SBill Paul if (jumbocnt) 319438cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo); 31956b037352SJung-uk Kim #ifdef notyet 31966b037352SJung-uk Kim /* 31976b037352SJung-uk Kim * This register wraps very quickly under heavy packet drops. 31986b037352SJung-uk Kim * If you need correct statistics, you can enable this check. 31996b037352SJung-uk Kim */ 32006b037352SJung-uk Kim if (BGE_IS_5705_PLUS(sc)) 32016b037352SJung-uk Kim ifp->if_ierrors += CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS); 32026b037352SJung-uk Kim #endif 320395d67482SBill Paul } 320495d67482SBill Paul 320595d67482SBill Paul static void 32063f74909aSGleb Smirnoff bge_txeof(struct bge_softc *sc) 320795d67482SBill Paul { 320895d67482SBill Paul struct bge_tx_bd *cur_tx = NULL; 320995d67482SBill Paul struct ifnet *ifp; 321095d67482SBill Paul 32110f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 32120f9bd73bSSam Leffler 32133f74909aSGleb Smirnoff /* Nothing to do. */ 3214cfcb5025SOleg Bulyzhin if (sc->bge_tx_saved_considx == 3215cfcb5025SOleg Bulyzhin sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx) 3216cfcb5025SOleg Bulyzhin return; 3217cfcb5025SOleg Bulyzhin 3218fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 321995d67482SBill Paul 3220e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_tx_ring_tag, 3221e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_ring_map, 3222e65bed95SPyun YongHyeon BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE); 322395d67482SBill Paul /* 322495d67482SBill Paul * Go through our tx ring and free mbufs for those 322595d67482SBill Paul * frames that have been sent. 322695d67482SBill Paul */ 322795d67482SBill Paul while (sc->bge_tx_saved_considx != 3228f41ac2beSBill Paul sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx) { 32293f74909aSGleb Smirnoff uint32_t idx = 0; 323095d67482SBill Paul 323195d67482SBill Paul idx = sc->bge_tx_saved_considx; 3232f41ac2beSBill Paul cur_tx = &sc->bge_ldata.bge_tx_ring[idx]; 323395d67482SBill Paul if (cur_tx->bge_flags & BGE_TXBDFLAG_END) 323495d67482SBill Paul ifp->if_opackets++; 323595d67482SBill Paul if (sc->bge_cdata.bge_tx_chain[idx] != NULL) { 3236e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag, 3237e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_dmamap[idx], 3238e65bed95SPyun YongHyeon BUS_DMASYNC_POSTWRITE); 3239f41ac2beSBill Paul bus_dmamap_unload(sc->bge_cdata.bge_mtag, 3240f41ac2beSBill Paul sc->bge_cdata.bge_tx_dmamap[idx]); 3241e65bed95SPyun YongHyeon m_freem(sc->bge_cdata.bge_tx_chain[idx]); 3242e65bed95SPyun YongHyeon sc->bge_cdata.bge_tx_chain[idx] = NULL; 324395d67482SBill Paul } 324495d67482SBill Paul sc->bge_txcnt--; 324595d67482SBill Paul BGE_INC(sc->bge_tx_saved_considx, BGE_TX_RING_CNT); 324695d67482SBill Paul } 324795d67482SBill Paul 324895d67482SBill Paul if (cur_tx != NULL) 324913f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 32505b01e77cSBruce Evans if (sc->bge_txcnt == 0) 32515b01e77cSBruce Evans sc->bge_timer = 0; 325295d67482SBill Paul } 325395d67482SBill Paul 325475719184SGleb Smirnoff #ifdef DEVICE_POLLING 325575719184SGleb Smirnoff static void 325675719184SGleb Smirnoff bge_poll(struct ifnet *ifp, enum poll_cmd cmd, int count) 325775719184SGleb Smirnoff { 325875719184SGleb Smirnoff struct bge_softc *sc = ifp->if_softc; 3259366454f2SOleg Bulyzhin uint32_t statusword; 326075719184SGleb Smirnoff 32613f74909aSGleb Smirnoff BGE_LOCK(sc); 32623f74909aSGleb Smirnoff if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) { 32633f74909aSGleb Smirnoff BGE_UNLOCK(sc); 32643f74909aSGleb Smirnoff return; 32653f74909aSGleb Smirnoff } 326675719184SGleb Smirnoff 3267dab5cd05SOleg Bulyzhin bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 3268e65bed95SPyun YongHyeon sc->bge_cdata.bge_status_map, BUS_DMASYNC_POSTREAD); 3269dab5cd05SOleg Bulyzhin 32703f74909aSGleb Smirnoff statusword = atomic_readandclear_32( 32713f74909aSGleb Smirnoff &sc->bge_ldata.bge_status_block->bge_status); 3272dab5cd05SOleg Bulyzhin 3273dab5cd05SOleg Bulyzhin bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 3274e65bed95SPyun YongHyeon sc->bge_cdata.bge_status_map, BUS_DMASYNC_PREREAD); 3275366454f2SOleg Bulyzhin 32760c8aa4eaSJung-uk Kim /* Note link event. It will be processed by POLL_AND_CHECK_STATUS. */ 3277366454f2SOleg Bulyzhin if (statusword & BGE_STATFLAG_LINKSTATE_CHANGED) 3278366454f2SOleg Bulyzhin sc->bge_link_evt++; 3279366454f2SOleg Bulyzhin 3280366454f2SOleg Bulyzhin if (cmd == POLL_AND_CHECK_STATUS) 3281366454f2SOleg Bulyzhin if ((sc->bge_asicrev == BGE_ASICREV_BCM5700 && 32824c0da0ffSGleb Smirnoff sc->bge_chipid != BGE_CHIPID_BCM5700_B2) || 3283652ae483SGleb Smirnoff sc->bge_link_evt || (sc->bge_flags & BGE_FLAG_TBI)) 3284366454f2SOleg Bulyzhin bge_link_upd(sc); 3285366454f2SOleg Bulyzhin 3286366454f2SOleg Bulyzhin sc->rxcycles = count; 3287366454f2SOleg Bulyzhin bge_rxeof(sc); 3288366454f2SOleg Bulyzhin bge_txeof(sc); 3289366454f2SOleg Bulyzhin if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 3290366454f2SOleg Bulyzhin bge_start_locked(ifp); 32913f74909aSGleb Smirnoff 32923f74909aSGleb Smirnoff BGE_UNLOCK(sc); 329375719184SGleb Smirnoff } 329475719184SGleb Smirnoff #endif /* DEVICE_POLLING */ 329575719184SGleb Smirnoff 329695d67482SBill Paul static void 32973f74909aSGleb Smirnoff bge_intr(void *xsc) 329895d67482SBill Paul { 329995d67482SBill Paul struct bge_softc *sc; 330095d67482SBill Paul struct ifnet *ifp; 3301dab5cd05SOleg Bulyzhin uint32_t statusword; 330295d67482SBill Paul 330395d67482SBill Paul sc = xsc; 3304f41ac2beSBill Paul 33050f9bd73bSSam Leffler BGE_LOCK(sc); 33060f9bd73bSSam Leffler 3307dab5cd05SOleg Bulyzhin ifp = sc->bge_ifp; 3308dab5cd05SOleg Bulyzhin 330975719184SGleb Smirnoff #ifdef DEVICE_POLLING 331075719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 331175719184SGleb Smirnoff BGE_UNLOCK(sc); 331275719184SGleb Smirnoff return; 331375719184SGleb Smirnoff } 331475719184SGleb Smirnoff #endif 331575719184SGleb Smirnoff 3316f30cbfc6SScott Long /* 3317b848e032SBruce Evans * Ack the interrupt by writing something to BGE_MBX_IRQ0_LO. Don't 3318b848e032SBruce Evans * disable interrupts by writing nonzero like we used to, since with 3319b848e032SBruce Evans * our current organization this just gives complications and 3320b848e032SBruce Evans * pessimizations for re-enabling interrupts. We used to have races 3321b848e032SBruce Evans * instead of the necessary complications. Disabling interrupts 3322b848e032SBruce Evans * would just reduce the chance of a status update while we are 3323b848e032SBruce Evans * running (by switching to the interrupt-mode coalescence 3324b848e032SBruce Evans * parameters), but this chance is already very low so it is more 3325b848e032SBruce Evans * efficient to get another interrupt than prevent it. 3326b848e032SBruce Evans * 3327b848e032SBruce Evans * We do the ack first to ensure another interrupt if there is a 3328b848e032SBruce Evans * status update after the ack. We don't check for the status 3329b848e032SBruce Evans * changing later because it is more efficient to get another 3330b848e032SBruce Evans * interrupt than prevent it, not quite as above (not checking is 3331b848e032SBruce Evans * a smaller optimization than not toggling the interrupt enable, 3332b848e032SBruce Evans * since checking doesn't involve PCI accesses and toggling require 3333b848e032SBruce Evans * the status check). So toggling would probably be a pessimization 3334b848e032SBruce Evans * even with MSI. It would only be needed for using a task queue. 3335b848e032SBruce Evans */ 333638cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_IRQ0_LO, 0); 3337b848e032SBruce Evans 3338b848e032SBruce Evans /* 3339f30cbfc6SScott Long * Do the mandatory PCI flush as well as get the link status. 3340f30cbfc6SScott Long */ 3341f30cbfc6SScott Long statusword = CSR_READ_4(sc, BGE_MAC_STS) & BGE_MACSTAT_LINK_CHANGED; 3342f41ac2beSBill Paul 3343f30cbfc6SScott Long /* Make sure the descriptor ring indexes are coherent. */ 3344f30cbfc6SScott Long bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 3345f30cbfc6SScott Long sc->bge_cdata.bge_status_map, BUS_DMASYNC_POSTREAD); 3346f30cbfc6SScott Long bus_dmamap_sync(sc->bge_cdata.bge_status_tag, 3347f30cbfc6SScott Long sc->bge_cdata.bge_status_map, BUS_DMASYNC_PREREAD); 3348f30cbfc6SScott Long 33491f313773SOleg Bulyzhin if ((sc->bge_asicrev == BGE_ASICREV_BCM5700 && 33504c0da0ffSGleb Smirnoff sc->bge_chipid != BGE_CHIPID_BCM5700_B2) || 3351f30cbfc6SScott Long statusword || sc->bge_link_evt) 3352dab5cd05SOleg Bulyzhin bge_link_upd(sc); 335395d67482SBill Paul 335413f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 33553f74909aSGleb Smirnoff /* Check RX return ring producer/consumer. */ 335695d67482SBill Paul bge_rxeof(sc); 335795d67482SBill Paul 33583f74909aSGleb Smirnoff /* Check TX ring producer/consumer. */ 335995d67482SBill Paul bge_txeof(sc); 336095d67482SBill Paul } 336195d67482SBill Paul 336213f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING && 336313f4c340SRobert Watson !IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 33640f9bd73bSSam Leffler bge_start_locked(ifp); 33650f9bd73bSSam Leffler 33660f9bd73bSSam Leffler BGE_UNLOCK(sc); 336795d67482SBill Paul } 336895d67482SBill Paul 336995d67482SBill Paul static void 33708cb1383cSDoug Ambrisko bge_asf_driver_up(struct bge_softc *sc) 33718cb1383cSDoug Ambrisko { 33728cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) { 33738cb1383cSDoug Ambrisko /* Send ASF heartbeat aprox. every 2s */ 33748cb1383cSDoug Ambrisko if (sc->bge_asf_count) 33758cb1383cSDoug Ambrisko sc->bge_asf_count --; 33768cb1383cSDoug Ambrisko else { 33778cb1383cSDoug Ambrisko sc->bge_asf_count = 5; 33788cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM_FW, 33798cb1383cSDoug Ambrisko BGE_FW_DRV_ALIVE); 33808cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENNCOMM_FW_LEN, 4); 33818cb1383cSDoug Ambrisko bge_writemem_ind(sc, BGE_SOFTWARE_GENNCOMM_FW_DATA, 3); 33828cb1383cSDoug Ambrisko CSR_WRITE_4(sc, BGE_CPU_EVENT, 338339153c5aSJung-uk Kim CSR_READ_4(sc, BGE_CPU_EVENT) | (1 << 14)); 33848cb1383cSDoug Ambrisko } 33858cb1383cSDoug Ambrisko } 33868cb1383cSDoug Ambrisko } 33878cb1383cSDoug Ambrisko 33888cb1383cSDoug Ambrisko static void 3389b74e67fbSGleb Smirnoff bge_tick(void *xsc) 33900f9bd73bSSam Leffler { 3391b74e67fbSGleb Smirnoff struct bge_softc *sc = xsc; 339295d67482SBill Paul struct mii_data *mii = NULL; 339395d67482SBill Paul 33940f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 339595d67482SBill Paul 33965dda8085SOleg Bulyzhin /* Synchronize with possible callout reset/stop. */ 33975dda8085SOleg Bulyzhin if (callout_pending(&sc->bge_stat_ch) || 33985dda8085SOleg Bulyzhin !callout_active(&sc->bge_stat_ch)) 33995dda8085SOleg Bulyzhin return; 34005dda8085SOleg Bulyzhin 34017ee00338SJung-uk Kim if (BGE_IS_5705_PLUS(sc)) 34020434d1b8SBill Paul bge_stats_update_regs(sc); 34030434d1b8SBill Paul else 340495d67482SBill Paul bge_stats_update(sc); 340595d67482SBill Paul 3406652ae483SGleb Smirnoff if ((sc->bge_flags & BGE_FLAG_TBI) == 0) { 340795d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 34088cb1383cSDoug Ambrisko /* Don't mess with the PHY in IPMI/ASF mode */ 34098cb1383cSDoug Ambrisko if (!((sc->bge_asf_mode & ASF_STACKUP) && (sc->bge_link))) 341095d67482SBill Paul mii_tick(mii); 34117b97099dSOleg Bulyzhin } else { 34127b97099dSOleg Bulyzhin /* 34137b97099dSOleg Bulyzhin * Since in TBI mode auto-polling can't be used we should poll 34147b97099dSOleg Bulyzhin * link status manually. Here we register pending link event 34157b97099dSOleg Bulyzhin * and trigger interrupt. 34167b97099dSOleg Bulyzhin */ 34177b97099dSOleg Bulyzhin #ifdef DEVICE_POLLING 34183f74909aSGleb Smirnoff /* In polling mode we poll link state in bge_poll(). */ 34197b97099dSOleg Bulyzhin if (!(sc->bge_ifp->if_capenable & IFCAP_POLLING)) 34207b97099dSOleg Bulyzhin #endif 34217b97099dSOleg Bulyzhin { 34227b97099dSOleg Bulyzhin sc->bge_link_evt++; 34234f0794ffSBjoern A. Zeeb if (sc->bge_asicrev == BGE_ASICREV_BCM5700 || 34244f0794ffSBjoern A. Zeeb sc->bge_flags & BGE_FLAG_5788) 34257b97099dSOleg Bulyzhin BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_SET); 34264f0794ffSBjoern A. Zeeb else 34274f0794ffSBjoern A. Zeeb BGE_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW); 34287b97099dSOleg Bulyzhin } 3429dab5cd05SOleg Bulyzhin } 343095d67482SBill Paul 34318cb1383cSDoug Ambrisko bge_asf_driver_up(sc); 3432b74e67fbSGleb Smirnoff bge_watchdog(sc); 34338cb1383cSDoug Ambrisko 3434dab5cd05SOleg Bulyzhin callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc); 343595d67482SBill Paul } 343695d67482SBill Paul 343795d67482SBill Paul static void 34383f74909aSGleb Smirnoff bge_stats_update_regs(struct bge_softc *sc) 34390434d1b8SBill Paul { 34403f74909aSGleb Smirnoff struct ifnet *ifp; 34410434d1b8SBill Paul 3442fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 34430434d1b8SBill Paul 34446b037352SJung-uk Kim ifp->if_collisions += CSR_READ_4(sc, BGE_MAC_STATS + 34457e6e2507SJung-uk Kim offsetof(struct bge_mac_stats_regs, etherStatsCollisions)); 34467e6e2507SJung-uk Kim 34476b037352SJung-uk Kim ifp->if_ierrors += CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS); 34480434d1b8SBill Paul } 34490434d1b8SBill Paul 34500434d1b8SBill Paul static void 34513f74909aSGleb Smirnoff bge_stats_update(struct bge_softc *sc) 345295d67482SBill Paul { 345395d67482SBill Paul struct ifnet *ifp; 3454e907febfSPyun YongHyeon bus_size_t stats; 34557e6e2507SJung-uk Kim uint32_t cnt; /* current register value */ 345695d67482SBill Paul 3457fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 345895d67482SBill Paul 3459e907febfSPyun YongHyeon stats = BGE_MEMWIN_START + BGE_STATS_BLOCK; 3460e907febfSPyun YongHyeon 3461e907febfSPyun YongHyeon #define READ_STAT(sc, stats, stat) \ 3462e907febfSPyun YongHyeon CSR_READ_4(sc, stats + offsetof(struct bge_stats, stat)) 346395d67482SBill Paul 34648634dfffSJung-uk Kim cnt = READ_STAT(sc, stats, txstats.etherStatsCollisions.bge_addr_lo); 34656b037352SJung-uk Kim ifp->if_collisions += (uint32_t)(cnt - sc->bge_tx_collisions); 34666fb34dd2SOleg Bulyzhin sc->bge_tx_collisions = cnt; 34676fb34dd2SOleg Bulyzhin 34686fb34dd2SOleg Bulyzhin cnt = READ_STAT(sc, stats, ifInDiscards.bge_addr_lo); 34696b037352SJung-uk Kim ifp->if_ierrors += (uint32_t)(cnt - sc->bge_rx_discards); 34706fb34dd2SOleg Bulyzhin sc->bge_rx_discards = cnt; 34716fb34dd2SOleg Bulyzhin 34726fb34dd2SOleg Bulyzhin cnt = READ_STAT(sc, stats, txstats.ifOutDiscards.bge_addr_lo); 34736b037352SJung-uk Kim ifp->if_oerrors += (uint32_t)(cnt - sc->bge_tx_discards); 34746fb34dd2SOleg Bulyzhin sc->bge_tx_discards = cnt; 347595d67482SBill Paul 3476e907febfSPyun YongHyeon #undef READ_STAT 347795d67482SBill Paul } 347895d67482SBill Paul 347995d67482SBill Paul /* 3480d375e524SGleb Smirnoff * Pad outbound frame to ETHER_MIN_NOPAD for an unusual reason. 3481d375e524SGleb Smirnoff * The bge hardware will pad out Tx runts to ETHER_MIN_NOPAD, 3482d375e524SGleb Smirnoff * but when such padded frames employ the bge IP/TCP checksum offload, 3483d375e524SGleb Smirnoff * the hardware checksum assist gives incorrect results (possibly 3484d375e524SGleb Smirnoff * from incorporating its own padding into the UDP/TCP checksum; who knows). 3485d375e524SGleb Smirnoff * If we pad such runts with zeros, the onboard checksum comes out correct. 3486d375e524SGleb Smirnoff */ 3487d375e524SGleb Smirnoff static __inline int 3488d375e524SGleb Smirnoff bge_cksum_pad(struct mbuf *m) 3489d375e524SGleb Smirnoff { 3490d375e524SGleb Smirnoff int padlen = ETHER_MIN_NOPAD - m->m_pkthdr.len; 3491d375e524SGleb Smirnoff struct mbuf *last; 3492d375e524SGleb Smirnoff 3493d375e524SGleb Smirnoff /* If there's only the packet-header and we can pad there, use it. */ 3494d375e524SGleb Smirnoff if (m->m_pkthdr.len == m->m_len && M_WRITABLE(m) && 3495d375e524SGleb Smirnoff M_TRAILINGSPACE(m) >= padlen) { 3496d375e524SGleb Smirnoff last = m; 3497d375e524SGleb Smirnoff } else { 3498d375e524SGleb Smirnoff /* 3499d375e524SGleb Smirnoff * Walk packet chain to find last mbuf. We will either 3500d375e524SGleb Smirnoff * pad there, or append a new mbuf and pad it. 3501d375e524SGleb Smirnoff */ 3502d375e524SGleb Smirnoff for (last = m; last->m_next != NULL; last = last->m_next); 3503d375e524SGleb Smirnoff if (!(M_WRITABLE(last) && M_TRAILINGSPACE(last) >= padlen)) { 3504d375e524SGleb Smirnoff /* Allocate new empty mbuf, pad it. Compact later. */ 3505d375e524SGleb Smirnoff struct mbuf *n; 3506d375e524SGleb Smirnoff 3507d375e524SGleb Smirnoff MGET(n, M_DONTWAIT, MT_DATA); 3508d375e524SGleb Smirnoff if (n == NULL) 3509d375e524SGleb Smirnoff return (ENOBUFS); 3510d375e524SGleb Smirnoff n->m_len = 0; 3511d375e524SGleb Smirnoff last->m_next = n; 3512d375e524SGleb Smirnoff last = n; 3513d375e524SGleb Smirnoff } 3514d375e524SGleb Smirnoff } 3515d375e524SGleb Smirnoff 3516d375e524SGleb Smirnoff /* Now zero the pad area, to avoid the bge cksum-assist bug. */ 3517d375e524SGleb Smirnoff memset(mtod(last, caddr_t) + last->m_len, 0, padlen); 3518d375e524SGleb Smirnoff last->m_len += padlen; 3519d375e524SGleb Smirnoff m->m_pkthdr.len += padlen; 3520d375e524SGleb Smirnoff 3521d375e524SGleb Smirnoff return (0); 3522d375e524SGleb Smirnoff } 3523d375e524SGleb Smirnoff 3524d375e524SGleb Smirnoff /* 352595d67482SBill Paul * Encapsulate an mbuf chain in the tx ring by coupling the mbuf data 352695d67482SBill Paul * pointers to descriptors. 352795d67482SBill Paul */ 352895d67482SBill Paul static int 3529676ad2c9SGleb Smirnoff bge_encap(struct bge_softc *sc, struct mbuf **m_head, uint32_t *txidx) 353095d67482SBill Paul { 35317e27542aSGleb Smirnoff bus_dma_segment_t segs[BGE_NSEG_NEW]; 3532f41ac2beSBill Paul bus_dmamap_t map; 3533676ad2c9SGleb Smirnoff struct bge_tx_bd *d; 3534676ad2c9SGleb Smirnoff struct mbuf *m = *m_head; 35357e27542aSGleb Smirnoff uint32_t idx = *txidx; 3536676ad2c9SGleb Smirnoff uint16_t csum_flags; 35377e27542aSGleb Smirnoff int nsegs, i, error; 353895d67482SBill Paul 35396909dc43SGleb Smirnoff csum_flags = 0; 35406909dc43SGleb Smirnoff if (m->m_pkthdr.csum_flags) { 35416909dc43SGleb Smirnoff if (m->m_pkthdr.csum_flags & CSUM_IP) 35426909dc43SGleb Smirnoff csum_flags |= BGE_TXBDFLAG_IP_CSUM; 35436909dc43SGleb Smirnoff if (m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP)) { 35446909dc43SGleb Smirnoff csum_flags |= BGE_TXBDFLAG_TCP_UDP_CSUM; 35456909dc43SGleb Smirnoff if (m->m_pkthdr.len < ETHER_MIN_NOPAD && 35466909dc43SGleb Smirnoff (error = bge_cksum_pad(m)) != 0) { 35476909dc43SGleb Smirnoff m_freem(m); 35486909dc43SGleb Smirnoff *m_head = NULL; 35496909dc43SGleb Smirnoff return (error); 35506909dc43SGleb Smirnoff } 35516909dc43SGleb Smirnoff } 35526909dc43SGleb Smirnoff if (m->m_flags & M_LASTFRAG) 35536909dc43SGleb Smirnoff csum_flags |= BGE_TXBDFLAG_IP_FRAG_END; 35546909dc43SGleb Smirnoff else if (m->m_flags & M_FRAG) 35556909dc43SGleb Smirnoff csum_flags |= BGE_TXBDFLAG_IP_FRAG; 35566909dc43SGleb Smirnoff } 35576909dc43SGleb Smirnoff 35587e27542aSGleb Smirnoff map = sc->bge_cdata.bge_tx_dmamap[idx]; 3559676ad2c9SGleb Smirnoff error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_mtag, map, m, segs, 3560676ad2c9SGleb Smirnoff &nsegs, BUS_DMA_NOWAIT); 35617e27542aSGleb Smirnoff if (error == EFBIG) { 35624eee14cbSMarius Strobl m = m_collapse(m, M_DONTWAIT, BGE_NSEG_NEW); 3563676ad2c9SGleb Smirnoff if (m == NULL) { 3564676ad2c9SGleb Smirnoff m_freem(*m_head); 3565676ad2c9SGleb Smirnoff *m_head = NULL; 35667e27542aSGleb Smirnoff return (ENOBUFS); 35677e27542aSGleb Smirnoff } 3568676ad2c9SGleb Smirnoff *m_head = m; 3569676ad2c9SGleb Smirnoff error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_mtag, map, m, 3570676ad2c9SGleb Smirnoff segs, &nsegs, BUS_DMA_NOWAIT); 3571676ad2c9SGleb Smirnoff if (error) { 3572676ad2c9SGleb Smirnoff m_freem(m); 3573676ad2c9SGleb Smirnoff *m_head = NULL; 35747e27542aSGleb Smirnoff return (error); 35757e27542aSGleb Smirnoff } 3576676ad2c9SGleb Smirnoff } else if (error != 0) 3577676ad2c9SGleb Smirnoff return (error); 35787e27542aSGleb Smirnoff 357995d67482SBill Paul /* 358095d67482SBill Paul * Sanity check: avoid coming within 16 descriptors 358195d67482SBill Paul * of the end of the ring. 358295d67482SBill Paul */ 35837e27542aSGleb Smirnoff if (nsegs > (BGE_TX_RING_CNT - sc->bge_txcnt - 16)) { 35847e27542aSGleb Smirnoff bus_dmamap_unload(sc->bge_cdata.bge_mtag, map); 358595d67482SBill Paul return (ENOBUFS); 35867e27542aSGleb Smirnoff } 35877e27542aSGleb Smirnoff 3588e65bed95SPyun YongHyeon bus_dmamap_sync(sc->bge_cdata.bge_mtag, map, BUS_DMASYNC_PREWRITE); 3589e65bed95SPyun YongHyeon 35907e27542aSGleb Smirnoff for (i = 0; ; i++) { 35917e27542aSGleb Smirnoff d = &sc->bge_ldata.bge_tx_ring[idx]; 35927e27542aSGleb Smirnoff d->bge_addr.bge_addr_lo = BGE_ADDR_LO(segs[i].ds_addr); 35937e27542aSGleb Smirnoff d->bge_addr.bge_addr_hi = BGE_ADDR_HI(segs[i].ds_addr); 35947e27542aSGleb Smirnoff d->bge_len = segs[i].ds_len; 35957e27542aSGleb Smirnoff d->bge_flags = csum_flags; 35967e27542aSGleb Smirnoff if (i == nsegs - 1) 35977e27542aSGleb Smirnoff break; 35987e27542aSGleb Smirnoff BGE_INC(idx, BGE_TX_RING_CNT); 35997e27542aSGleb Smirnoff } 36007e27542aSGleb Smirnoff 36017e27542aSGleb Smirnoff /* Mark the last segment as end of packet... */ 36027e27542aSGleb Smirnoff d->bge_flags |= BGE_TXBDFLAG_END; 3603676ad2c9SGleb Smirnoff 36047e27542aSGleb Smirnoff /* ... and put VLAN tag into first segment. */ 36057e27542aSGleb Smirnoff d = &sc->bge_ldata.bge_tx_ring[*txidx]; 36064e35d186SJung-uk Kim #if __FreeBSD_version > 700022 360778ba57b9SAndre Oppermann if (m->m_flags & M_VLANTAG) { 36087e27542aSGleb Smirnoff d->bge_flags |= BGE_TXBDFLAG_VLAN_TAG; 360978ba57b9SAndre Oppermann d->bge_vlan_tag = m->m_pkthdr.ether_vtag; 36107e27542aSGleb Smirnoff } else 36117e27542aSGleb Smirnoff d->bge_vlan_tag = 0; 36124e35d186SJung-uk Kim #else 36134e35d186SJung-uk Kim { 36144e35d186SJung-uk Kim struct m_tag *mtag; 36154e35d186SJung-uk Kim 36164e35d186SJung-uk Kim if ((mtag = VLAN_OUTPUT_TAG(sc->bge_ifp, m)) != NULL) { 36174e35d186SJung-uk Kim d->bge_flags |= BGE_TXBDFLAG_VLAN_TAG; 36184e35d186SJung-uk Kim d->bge_vlan_tag = VLAN_TAG_VALUE(mtag); 36194e35d186SJung-uk Kim } else 36204e35d186SJung-uk Kim d->bge_vlan_tag = 0; 36214e35d186SJung-uk Kim } 36224e35d186SJung-uk Kim #endif 3623f41ac2beSBill Paul 3624f41ac2beSBill Paul /* 3625f41ac2beSBill Paul * Insure that the map for this transmission 3626f41ac2beSBill Paul * is placed at the array index of the last descriptor 3627f41ac2beSBill Paul * in this chain. 3628f41ac2beSBill Paul */ 36297e27542aSGleb Smirnoff sc->bge_cdata.bge_tx_dmamap[*txidx] = sc->bge_cdata.bge_tx_dmamap[idx]; 36307e27542aSGleb Smirnoff sc->bge_cdata.bge_tx_dmamap[idx] = map; 3631676ad2c9SGleb Smirnoff sc->bge_cdata.bge_tx_chain[idx] = m; 36327e27542aSGleb Smirnoff sc->bge_txcnt += nsegs; 363395d67482SBill Paul 36347e27542aSGleb Smirnoff BGE_INC(idx, BGE_TX_RING_CNT); 36357e27542aSGleb Smirnoff *txidx = idx; 363695d67482SBill Paul 363795d67482SBill Paul return (0); 363895d67482SBill Paul } 363995d67482SBill Paul 364095d67482SBill Paul /* 364195d67482SBill Paul * Main transmit routine. To avoid having to do mbuf copies, we put pointers 364295d67482SBill Paul * to the mbuf data regions directly in the transmit descriptors. 364395d67482SBill Paul */ 364495d67482SBill Paul static void 36453f74909aSGleb Smirnoff bge_start_locked(struct ifnet *ifp) 364695d67482SBill Paul { 364795d67482SBill Paul struct bge_softc *sc; 364895d67482SBill Paul struct mbuf *m_head = NULL; 364914bbd30fSGleb Smirnoff uint32_t prodidx; 3650303a718cSDag-Erling Smørgrav int count = 0; 365195d67482SBill Paul 365295d67482SBill Paul sc = ifp->if_softc; 365395d67482SBill Paul 3654dab5cd05SOleg Bulyzhin if (!sc->bge_link || IFQ_DRV_IS_EMPTY(&ifp->if_snd)) 365595d67482SBill Paul return; 365695d67482SBill Paul 365714bbd30fSGleb Smirnoff prodidx = sc->bge_tx_prodidx; 365895d67482SBill Paul 365995d67482SBill Paul while(sc->bge_cdata.bge_tx_chain[prodidx] == NULL) { 36604d665c4dSDag-Erling Smørgrav IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head); 366195d67482SBill Paul if (m_head == NULL) 366295d67482SBill Paul break; 366395d67482SBill Paul 366495d67482SBill Paul /* 366595d67482SBill Paul * XXX 3666b874fdd4SYaroslav Tykhiy * The code inside the if() block is never reached since we 3667b874fdd4SYaroslav Tykhiy * must mark CSUM_IP_FRAGS in our if_hwassist to start getting 3668b874fdd4SYaroslav Tykhiy * requests to checksum TCP/UDP in a fragmented packet. 3669b874fdd4SYaroslav Tykhiy * 3670b874fdd4SYaroslav Tykhiy * XXX 367195d67482SBill Paul * safety overkill. If this is a fragmented packet chain 367295d67482SBill Paul * with delayed TCP/UDP checksums, then only encapsulate 367395d67482SBill Paul * it if we have enough descriptors to handle the entire 367495d67482SBill Paul * chain at once. 367595d67482SBill Paul * (paranoia -- may not actually be needed) 367695d67482SBill Paul */ 367795d67482SBill Paul if (m_head->m_flags & M_FIRSTFRAG && 367895d67482SBill Paul m_head->m_pkthdr.csum_flags & (CSUM_DELAY_DATA)) { 367995d67482SBill Paul if ((BGE_TX_RING_CNT - sc->bge_txcnt) < 368095d67482SBill Paul m_head->m_pkthdr.csum_data + 16) { 36814d665c4dSDag-Erling Smørgrav IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 368213f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 368395d67482SBill Paul break; 368495d67482SBill Paul } 368595d67482SBill Paul } 368695d67482SBill Paul 368795d67482SBill Paul /* 368895d67482SBill Paul * Pack the data into the transmit ring. If we 368995d67482SBill Paul * don't have room, set the OACTIVE flag and wait 369095d67482SBill Paul * for the NIC to drain the ring. 369195d67482SBill Paul */ 3692676ad2c9SGleb Smirnoff if (bge_encap(sc, &m_head, &prodidx)) { 3693676ad2c9SGleb Smirnoff if (m_head == NULL) 3694676ad2c9SGleb Smirnoff break; 36954d665c4dSDag-Erling Smørgrav IFQ_DRV_PREPEND(&ifp->if_snd, m_head); 369613f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_OACTIVE; 369795d67482SBill Paul break; 369895d67482SBill Paul } 3699303a718cSDag-Erling Smørgrav ++count; 370095d67482SBill Paul 370195d67482SBill Paul /* 370295d67482SBill Paul * If there's a BPF listener, bounce a copy of this frame 370395d67482SBill Paul * to him. 370495d67482SBill Paul */ 37054e35d186SJung-uk Kim #ifdef ETHER_BPF_MTAP 370645ee6ab3SJung-uk Kim ETHER_BPF_MTAP(ifp, m_head); 37074e35d186SJung-uk Kim #else 37084e35d186SJung-uk Kim BPF_MTAP(ifp, m_head); 37094e35d186SJung-uk Kim #endif 371095d67482SBill Paul } 371195d67482SBill Paul 37123f74909aSGleb Smirnoff if (count == 0) 37133f74909aSGleb Smirnoff /* No packets were dequeued. */ 3714303a718cSDag-Erling Smørgrav return; 3715303a718cSDag-Erling Smørgrav 37163f74909aSGleb Smirnoff /* Transmit. */ 371738cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx); 37183927098fSPaul Saab /* 5700 b2 errata */ 3719e0ced696SPaul Saab if (sc->bge_chiprev == BGE_CHIPREV_5700_BX) 372038cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx); 372195d67482SBill Paul 372214bbd30fSGleb Smirnoff sc->bge_tx_prodidx = prodidx; 372314bbd30fSGleb Smirnoff 372495d67482SBill Paul /* 372595d67482SBill Paul * Set a timeout in case the chip goes out to lunch. 372695d67482SBill Paul */ 3727b74e67fbSGleb Smirnoff sc->bge_timer = 5; 372895d67482SBill Paul } 372995d67482SBill Paul 37300f9bd73bSSam Leffler /* 37310f9bd73bSSam Leffler * Main transmit routine. To avoid having to do mbuf copies, we put pointers 37320f9bd73bSSam Leffler * to the mbuf data regions directly in the transmit descriptors. 37330f9bd73bSSam Leffler */ 373495d67482SBill Paul static void 37353f74909aSGleb Smirnoff bge_start(struct ifnet *ifp) 373695d67482SBill Paul { 37370f9bd73bSSam Leffler struct bge_softc *sc; 37380f9bd73bSSam Leffler 37390f9bd73bSSam Leffler sc = ifp->if_softc; 37400f9bd73bSSam Leffler BGE_LOCK(sc); 37410f9bd73bSSam Leffler bge_start_locked(ifp); 37420f9bd73bSSam Leffler BGE_UNLOCK(sc); 37430f9bd73bSSam Leffler } 37440f9bd73bSSam Leffler 37450f9bd73bSSam Leffler static void 37463f74909aSGleb Smirnoff bge_init_locked(struct bge_softc *sc) 37470f9bd73bSSam Leffler { 374895d67482SBill Paul struct ifnet *ifp; 37493f74909aSGleb Smirnoff uint16_t *m; 375095d67482SBill Paul 37510f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 375295d67482SBill Paul 3753fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 375495d67482SBill Paul 375513f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) 375695d67482SBill Paul return; 375795d67482SBill Paul 375895d67482SBill Paul /* Cancel pending I/O and flush buffers. */ 375995d67482SBill Paul bge_stop(sc); 37608cb1383cSDoug Ambrisko 37618cb1383cSDoug Ambrisko bge_stop_fw(sc); 37628cb1383cSDoug Ambrisko bge_sig_pre_reset(sc, BGE_RESET_START); 376395d67482SBill Paul bge_reset(sc); 37648cb1383cSDoug Ambrisko bge_sig_legacy(sc, BGE_RESET_START); 37658cb1383cSDoug Ambrisko bge_sig_post_reset(sc, BGE_RESET_START); 37668cb1383cSDoug Ambrisko 376795d67482SBill Paul bge_chipinit(sc); 376895d67482SBill Paul 376995d67482SBill Paul /* 377095d67482SBill Paul * Init the various state machines, ring 377195d67482SBill Paul * control blocks and firmware. 377295d67482SBill Paul */ 377395d67482SBill Paul if (bge_blockinit(sc)) { 3774fe806fdaSPyun YongHyeon device_printf(sc->bge_dev, "initialization failure\n"); 377595d67482SBill Paul return; 377695d67482SBill Paul } 377795d67482SBill Paul 3778fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 377995d67482SBill Paul 378095d67482SBill Paul /* Specify MTU. */ 378195d67482SBill Paul CSR_WRITE_4(sc, BGE_RX_MTU, ifp->if_mtu + 3782cb2eacc7SYaroslav Tykhiy ETHER_HDR_LEN + ETHER_CRC_LEN + 3783cb2eacc7SYaroslav Tykhiy (ifp->if_capenable & IFCAP_VLAN_MTU ? ETHER_VLAN_ENCAP_LEN : 0)); 378495d67482SBill Paul 378595d67482SBill Paul /* Load our MAC address. */ 37863f74909aSGleb Smirnoff m = (uint16_t *)IF_LLADDR(sc->bge_ifp); 378795d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_ADDR1_LO, htons(m[0])); 378895d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_ADDR1_HI, (htons(m[1]) << 16) | htons(m[2])); 378995d67482SBill Paul 37903e9b1bcaSJung-uk Kim /* Program promiscuous mode. */ 37913e9b1bcaSJung-uk Kim bge_setpromisc(sc); 379295d67482SBill Paul 379395d67482SBill Paul /* Program multicast filter. */ 379495d67482SBill Paul bge_setmulti(sc); 379595d67482SBill Paul 3796cb2eacc7SYaroslav Tykhiy /* Program VLAN tag stripping. */ 3797cb2eacc7SYaroslav Tykhiy bge_setvlan(sc); 3798cb2eacc7SYaroslav Tykhiy 379995d67482SBill Paul /* Init RX ring. */ 380095d67482SBill Paul bge_init_rx_ring_std(sc); 380195d67482SBill Paul 38020434d1b8SBill Paul /* 38030434d1b8SBill Paul * Workaround for a bug in 5705 ASIC rev A0. Poll the NIC's 38040434d1b8SBill Paul * memory to insure that the chip has in fact read the first 38050434d1b8SBill Paul * entry of the ring. 38060434d1b8SBill Paul */ 38070434d1b8SBill Paul if (sc->bge_chipid == BGE_CHIPID_BCM5705_A0) { 38083f74909aSGleb Smirnoff uint32_t v, i; 38090434d1b8SBill Paul for (i = 0; i < 10; i++) { 38100434d1b8SBill Paul DELAY(20); 38110434d1b8SBill Paul v = bge_readmem_ind(sc, BGE_STD_RX_RINGS + 8); 38120434d1b8SBill Paul if (v == (MCLBYTES - ETHER_ALIGN)) 38130434d1b8SBill Paul break; 38140434d1b8SBill Paul } 38150434d1b8SBill Paul if (i == 10) 3816fe806fdaSPyun YongHyeon device_printf (sc->bge_dev, 3817fe806fdaSPyun YongHyeon "5705 A0 chip failed to load RX ring\n"); 38180434d1b8SBill Paul } 38190434d1b8SBill Paul 382095d67482SBill Paul /* Init jumbo RX ring. */ 382195d67482SBill Paul if (ifp->if_mtu > (ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN)) 382295d67482SBill Paul bge_init_rx_ring_jumbo(sc); 382395d67482SBill Paul 38243f74909aSGleb Smirnoff /* Init our RX return ring index. */ 382595d67482SBill Paul sc->bge_rx_saved_considx = 0; 382695d67482SBill Paul 38277e6e2507SJung-uk Kim /* Init our RX/TX stat counters. */ 38287e6e2507SJung-uk Kim sc->bge_rx_discards = sc->bge_tx_discards = sc->bge_tx_collisions = 0; 38297e6e2507SJung-uk Kim 383095d67482SBill Paul /* Init TX ring. */ 383195d67482SBill Paul bge_init_tx_ring(sc); 383295d67482SBill Paul 38333f74909aSGleb Smirnoff /* Turn on transmitter. */ 383495d67482SBill Paul BGE_SETBIT(sc, BGE_TX_MODE, BGE_TXMODE_ENABLE); 383595d67482SBill Paul 38363f74909aSGleb Smirnoff /* Turn on receiver. */ 383795d67482SBill Paul BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE); 383895d67482SBill Paul 383995d67482SBill Paul /* Tell firmware we're alive. */ 384095d67482SBill Paul BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 384195d67482SBill Paul 384275719184SGleb Smirnoff #ifdef DEVICE_POLLING 384375719184SGleb Smirnoff /* Disable interrupts if we are polling. */ 384475719184SGleb Smirnoff if (ifp->if_capenable & IFCAP_POLLING) { 384575719184SGleb Smirnoff BGE_SETBIT(sc, BGE_PCI_MISC_CTL, 384675719184SGleb Smirnoff BGE_PCIMISCCTL_MASK_PCI_INTR); 384738cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_IRQ0_LO, 1); 384875719184SGleb Smirnoff } else 384975719184SGleb Smirnoff #endif 385075719184SGleb Smirnoff 385195d67482SBill Paul /* Enable host interrupts. */ 385275719184SGleb Smirnoff { 385395d67482SBill Paul BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_CLEAR_INTA); 385495d67482SBill Paul BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR); 385538cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_IRQ0_LO, 0); 385675719184SGleb Smirnoff } 385795d67482SBill Paul 385867d5e043SOleg Bulyzhin bge_ifmedia_upd_locked(ifp); 385995d67482SBill Paul 386013f4c340SRobert Watson ifp->if_drv_flags |= IFF_DRV_RUNNING; 386113f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_OACTIVE; 386295d67482SBill Paul 38630f9bd73bSSam Leffler callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc); 38640f9bd73bSSam Leffler } 38650f9bd73bSSam Leffler 38660f9bd73bSSam Leffler static void 38673f74909aSGleb Smirnoff bge_init(void *xsc) 38680f9bd73bSSam Leffler { 38690f9bd73bSSam Leffler struct bge_softc *sc = xsc; 38700f9bd73bSSam Leffler 38710f9bd73bSSam Leffler BGE_LOCK(sc); 38720f9bd73bSSam Leffler bge_init_locked(sc); 38730f9bd73bSSam Leffler BGE_UNLOCK(sc); 387495d67482SBill Paul } 387595d67482SBill Paul 387695d67482SBill Paul /* 387795d67482SBill Paul * Set media options. 387895d67482SBill Paul */ 387995d67482SBill Paul static int 38803f74909aSGleb Smirnoff bge_ifmedia_upd(struct ifnet *ifp) 388195d67482SBill Paul { 388267d5e043SOleg Bulyzhin struct bge_softc *sc = ifp->if_softc; 388367d5e043SOleg Bulyzhin int res; 388467d5e043SOleg Bulyzhin 388567d5e043SOleg Bulyzhin BGE_LOCK(sc); 388667d5e043SOleg Bulyzhin res = bge_ifmedia_upd_locked(ifp); 388767d5e043SOleg Bulyzhin BGE_UNLOCK(sc); 388867d5e043SOleg Bulyzhin 388967d5e043SOleg Bulyzhin return (res); 389067d5e043SOleg Bulyzhin } 389167d5e043SOleg Bulyzhin 389267d5e043SOleg Bulyzhin static int 389367d5e043SOleg Bulyzhin bge_ifmedia_upd_locked(struct ifnet *ifp) 389467d5e043SOleg Bulyzhin { 389567d5e043SOleg Bulyzhin struct bge_softc *sc = ifp->if_softc; 389695d67482SBill Paul struct mii_data *mii; 389795d67482SBill Paul struct ifmedia *ifm; 389895d67482SBill Paul 389967d5e043SOleg Bulyzhin BGE_LOCK_ASSERT(sc); 390067d5e043SOleg Bulyzhin 390195d67482SBill Paul ifm = &sc->bge_ifmedia; 390295d67482SBill Paul 390395d67482SBill Paul /* If this is a 1000baseX NIC, enable the TBI port. */ 3904652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 390595d67482SBill Paul if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER) 390695d67482SBill Paul return (EINVAL); 390795d67482SBill Paul switch(IFM_SUBTYPE(ifm->ifm_media)) { 390895d67482SBill Paul case IFM_AUTO: 3909ff50922bSDoug White /* 3910ff50922bSDoug White * The BCM5704 ASIC appears to have a special 3911ff50922bSDoug White * mechanism for programming the autoneg 3912ff50922bSDoug White * advertisement registers in TBI mode. 3913ff50922bSDoug White */ 39140f89fde2SJung-uk Kim if (sc->bge_asicrev == BGE_ASICREV_BCM5704) { 3915ff50922bSDoug White uint32_t sgdig; 39160f89fde2SJung-uk Kim sgdig = CSR_READ_4(sc, BGE_SGDIG_STS); 39170f89fde2SJung-uk Kim if (sgdig & BGE_SGDIGSTS_DONE) { 3918ff50922bSDoug White CSR_WRITE_4(sc, BGE_TX_TBI_AUTONEG, 0); 3919ff50922bSDoug White sgdig = CSR_READ_4(sc, BGE_SGDIG_CFG); 3920ff50922bSDoug White sgdig |= BGE_SGDIGCFG_AUTO | 3921ff50922bSDoug White BGE_SGDIGCFG_PAUSE_CAP | 3922ff50922bSDoug White BGE_SGDIGCFG_ASYM_PAUSE; 3923ff50922bSDoug White CSR_WRITE_4(sc, BGE_SGDIG_CFG, 3924ff50922bSDoug White sgdig | BGE_SGDIGCFG_SEND); 3925ff50922bSDoug White DELAY(5); 3926ff50922bSDoug White CSR_WRITE_4(sc, BGE_SGDIG_CFG, sgdig); 3927ff50922bSDoug White } 39280f89fde2SJung-uk Kim } 392995d67482SBill Paul break; 393095d67482SBill Paul case IFM_1000_SX: 393195d67482SBill Paul if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) { 393295d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, 393395d67482SBill Paul BGE_MACMODE_HALF_DUPLEX); 393495d67482SBill Paul } else { 393595d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, 393695d67482SBill Paul BGE_MACMODE_HALF_DUPLEX); 393795d67482SBill Paul } 393895d67482SBill Paul break; 393995d67482SBill Paul default: 394095d67482SBill Paul return (EINVAL); 394195d67482SBill Paul } 394295d67482SBill Paul return (0); 394395d67482SBill Paul } 394495d67482SBill Paul 39451493e883SOleg Bulyzhin sc->bge_link_evt++; 394695d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 394795d67482SBill Paul if (mii->mii_instance) { 394895d67482SBill Paul struct mii_softc *miisc; 394995d67482SBill Paul for (miisc = LIST_FIRST(&mii->mii_phys); miisc != NULL; 395095d67482SBill Paul miisc = LIST_NEXT(miisc, mii_list)) 395195d67482SBill Paul mii_phy_reset(miisc); 395295d67482SBill Paul } 395395d67482SBill Paul mii_mediachg(mii); 395495d67482SBill Paul 3955902827f6SBjoern A. Zeeb /* 3956902827f6SBjoern A. Zeeb * Force an interrupt so that we will call bge_link_upd 3957902827f6SBjoern A. Zeeb * if needed and clear any pending link state attention. 3958902827f6SBjoern A. Zeeb * Without this we are not getting any further interrupts 3959902827f6SBjoern A. Zeeb * for link state changes and thus will not UP the link and 3960902827f6SBjoern A. Zeeb * not be able to send in bge_start_locked. The only 3961902827f6SBjoern A. Zeeb * way to get things working was to receive a packet and 3962902827f6SBjoern A. Zeeb * get an RX intr. 3963902827f6SBjoern A. Zeeb * bge_tick should help for fiber cards and we might not 3964902827f6SBjoern A. Zeeb * need to do this here if BGE_FLAG_TBI is set but as 3965902827f6SBjoern A. Zeeb * we poll for fiber anyway it should not harm. 3966902827f6SBjoern A. Zeeb */ 39674f0794ffSBjoern A. Zeeb if (sc->bge_asicrev == BGE_ASICREV_BCM5700 || 39684f0794ffSBjoern A. Zeeb sc->bge_flags & BGE_FLAG_5788) 3969902827f6SBjoern A. Zeeb BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_SET); 39704f0794ffSBjoern A. Zeeb else 397163ccfe30SBjoern A. Zeeb BGE_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW); 3972902827f6SBjoern A. Zeeb 397395d67482SBill Paul return (0); 397495d67482SBill Paul } 397595d67482SBill Paul 397695d67482SBill Paul /* 397795d67482SBill Paul * Report current media status. 397895d67482SBill Paul */ 397995d67482SBill Paul static void 39803f74909aSGleb Smirnoff bge_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr) 398195d67482SBill Paul { 398267d5e043SOleg Bulyzhin struct bge_softc *sc = ifp->if_softc; 398395d67482SBill Paul struct mii_data *mii; 398495d67482SBill Paul 398567d5e043SOleg Bulyzhin BGE_LOCK(sc); 398695d67482SBill Paul 3987652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 398895d67482SBill Paul ifmr->ifm_status = IFM_AVALID; 398995d67482SBill Paul ifmr->ifm_active = IFM_ETHER; 399095d67482SBill Paul if (CSR_READ_4(sc, BGE_MAC_STS) & 399195d67482SBill Paul BGE_MACSTAT_TBI_PCS_SYNCHED) 399295d67482SBill Paul ifmr->ifm_status |= IFM_ACTIVE; 39934c0da0ffSGleb Smirnoff else { 39944c0da0ffSGleb Smirnoff ifmr->ifm_active |= IFM_NONE; 399567d5e043SOleg Bulyzhin BGE_UNLOCK(sc); 39964c0da0ffSGleb Smirnoff return; 39974c0da0ffSGleb Smirnoff } 399895d67482SBill Paul ifmr->ifm_active |= IFM_1000_SX; 399995d67482SBill Paul if (CSR_READ_4(sc, BGE_MAC_MODE) & BGE_MACMODE_HALF_DUPLEX) 400095d67482SBill Paul ifmr->ifm_active |= IFM_HDX; 400195d67482SBill Paul else 400295d67482SBill Paul ifmr->ifm_active |= IFM_FDX; 400367d5e043SOleg Bulyzhin BGE_UNLOCK(sc); 400495d67482SBill Paul return; 400595d67482SBill Paul } 400695d67482SBill Paul 400795d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 400895d67482SBill Paul mii_pollstat(mii); 400995d67482SBill Paul ifmr->ifm_active = mii->mii_media_active; 401095d67482SBill Paul ifmr->ifm_status = mii->mii_media_status; 401167d5e043SOleg Bulyzhin 401267d5e043SOleg Bulyzhin BGE_UNLOCK(sc); 401395d67482SBill Paul } 401495d67482SBill Paul 401595d67482SBill Paul static int 40163f74909aSGleb Smirnoff bge_ioctl(struct ifnet *ifp, u_long command, caddr_t data) 401795d67482SBill Paul { 401895d67482SBill Paul struct bge_softc *sc = ifp->if_softc; 401995d67482SBill Paul struct ifreq *ifr = (struct ifreq *) data; 402095d67482SBill Paul struct mii_data *mii; 4021f9004b6dSJung-uk Kim int flags, mask, error = 0; 402295d67482SBill Paul 402395d67482SBill Paul switch (command) { 402495d67482SBill Paul case SIOCSIFMTU: 40254c0da0ffSGleb Smirnoff if (ifr->ifr_mtu < ETHERMIN || 40264c0da0ffSGleb Smirnoff ((BGE_IS_JUMBO_CAPABLE(sc)) && 40274c0da0ffSGleb Smirnoff ifr->ifr_mtu > BGE_JUMBO_MTU) || 40284c0da0ffSGleb Smirnoff ((!BGE_IS_JUMBO_CAPABLE(sc)) && 40294c0da0ffSGleb Smirnoff ifr->ifr_mtu > ETHERMTU)) 403095d67482SBill Paul error = EINVAL; 40314c0da0ffSGleb Smirnoff else if (ifp->if_mtu != ifr->ifr_mtu) { 403295d67482SBill Paul ifp->if_mtu = ifr->ifr_mtu; 403313f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 403495d67482SBill Paul bge_init(sc); 403595d67482SBill Paul } 403695d67482SBill Paul break; 403795d67482SBill Paul case SIOCSIFFLAGS: 40380f9bd73bSSam Leffler BGE_LOCK(sc); 403995d67482SBill Paul if (ifp->if_flags & IFF_UP) { 404095d67482SBill Paul /* 404195d67482SBill Paul * If only the state of the PROMISC flag changed, 404295d67482SBill Paul * then just use the 'set promisc mode' command 404395d67482SBill Paul * instead of reinitializing the entire NIC. Doing 404495d67482SBill Paul * a full re-init means reloading the firmware and 404595d67482SBill Paul * waiting for it to start up, which may take a 4046d183af7fSRuslan Ermilov * second or two. Similarly for ALLMULTI. 404795d67482SBill Paul */ 4048f9004b6dSJung-uk Kim if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 4049f9004b6dSJung-uk Kim flags = ifp->if_flags ^ sc->bge_if_flags; 40503e9b1bcaSJung-uk Kim if (flags & IFF_PROMISC) 40513e9b1bcaSJung-uk Kim bge_setpromisc(sc); 4052f9004b6dSJung-uk Kim if (flags & IFF_ALLMULTI) 4053d183af7fSRuslan Ermilov bge_setmulti(sc); 405495d67482SBill Paul } else 40550f9bd73bSSam Leffler bge_init_locked(sc); 405695d67482SBill Paul } else { 405713f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 405895d67482SBill Paul bge_stop(sc); 405995d67482SBill Paul } 406095d67482SBill Paul } 406195d67482SBill Paul sc->bge_if_flags = ifp->if_flags; 40620f9bd73bSSam Leffler BGE_UNLOCK(sc); 406395d67482SBill Paul error = 0; 406495d67482SBill Paul break; 406595d67482SBill Paul case SIOCADDMULTI: 406695d67482SBill Paul case SIOCDELMULTI: 406713f4c340SRobert Watson if (ifp->if_drv_flags & IFF_DRV_RUNNING) { 40680f9bd73bSSam Leffler BGE_LOCK(sc); 406995d67482SBill Paul bge_setmulti(sc); 40700f9bd73bSSam Leffler BGE_UNLOCK(sc); 407195d67482SBill Paul error = 0; 407295d67482SBill Paul } 407395d67482SBill Paul break; 407495d67482SBill Paul case SIOCSIFMEDIA: 407595d67482SBill Paul case SIOCGIFMEDIA: 4076652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 407795d67482SBill Paul error = ifmedia_ioctl(ifp, ifr, 407895d67482SBill Paul &sc->bge_ifmedia, command); 407995d67482SBill Paul } else { 408095d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 408195d67482SBill Paul error = ifmedia_ioctl(ifp, ifr, 408295d67482SBill Paul &mii->mii_media, command); 408395d67482SBill Paul } 408495d67482SBill Paul break; 408595d67482SBill Paul case SIOCSIFCAP: 408695d67482SBill Paul mask = ifr->ifr_reqcap ^ ifp->if_capenable; 408775719184SGleb Smirnoff #ifdef DEVICE_POLLING 408875719184SGleb Smirnoff if (mask & IFCAP_POLLING) { 408975719184SGleb Smirnoff if (ifr->ifr_reqcap & IFCAP_POLLING) { 409075719184SGleb Smirnoff error = ether_poll_register(bge_poll, ifp); 409175719184SGleb Smirnoff if (error) 409275719184SGleb Smirnoff return (error); 409375719184SGleb Smirnoff BGE_LOCK(sc); 409475719184SGleb Smirnoff BGE_SETBIT(sc, BGE_PCI_MISC_CTL, 409575719184SGleb Smirnoff BGE_PCIMISCCTL_MASK_PCI_INTR); 409638cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_IRQ0_LO, 1); 409775719184SGleb Smirnoff ifp->if_capenable |= IFCAP_POLLING; 409875719184SGleb Smirnoff BGE_UNLOCK(sc); 409975719184SGleb Smirnoff } else { 410075719184SGleb Smirnoff error = ether_poll_deregister(ifp); 410175719184SGleb Smirnoff /* Enable interrupt even in error case */ 410275719184SGleb Smirnoff BGE_LOCK(sc); 410375719184SGleb Smirnoff BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, 410475719184SGleb Smirnoff BGE_PCIMISCCTL_MASK_PCI_INTR); 410538cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_IRQ0_LO, 0); 410675719184SGleb Smirnoff ifp->if_capenable &= ~IFCAP_POLLING; 410775719184SGleb Smirnoff BGE_UNLOCK(sc); 410875719184SGleb Smirnoff } 410975719184SGleb Smirnoff } 411075719184SGleb Smirnoff #endif 4111d375e524SGleb Smirnoff if (mask & IFCAP_HWCSUM) { 4112d375e524SGleb Smirnoff ifp->if_capenable ^= IFCAP_HWCSUM; 4113d375e524SGleb Smirnoff if (IFCAP_HWCSUM & ifp->if_capenable && 4114d375e524SGleb Smirnoff IFCAP_HWCSUM & ifp->if_capabilities) 4115b874fdd4SYaroslav Tykhiy ifp->if_hwassist = BGE_CSUM_FEATURES; 411695d67482SBill Paul else 4117b874fdd4SYaroslav Tykhiy ifp->if_hwassist = 0; 41184e35d186SJung-uk Kim #ifdef VLAN_CAPABILITIES 4119479b23b7SGleb Smirnoff VLAN_CAPABILITIES(ifp); 41204e35d186SJung-uk Kim #endif 412195d67482SBill Paul } 4122cb2eacc7SYaroslav Tykhiy 4123cb2eacc7SYaroslav Tykhiy if (mask & IFCAP_VLAN_MTU) { 4124cb2eacc7SYaroslav Tykhiy ifp->if_capenable ^= IFCAP_VLAN_MTU; 4125cb2eacc7SYaroslav Tykhiy ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 4126cb2eacc7SYaroslav Tykhiy bge_init(sc); 4127cb2eacc7SYaroslav Tykhiy } 4128cb2eacc7SYaroslav Tykhiy 4129cb2eacc7SYaroslav Tykhiy if (mask & IFCAP_VLAN_HWTAGGING) { 4130cb2eacc7SYaroslav Tykhiy ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING; 4131cb2eacc7SYaroslav Tykhiy BGE_LOCK(sc); 4132cb2eacc7SYaroslav Tykhiy bge_setvlan(sc); 4133cb2eacc7SYaroslav Tykhiy BGE_UNLOCK(sc); 4134cb2eacc7SYaroslav Tykhiy #ifdef VLAN_CAPABILITIES 4135cb2eacc7SYaroslav Tykhiy VLAN_CAPABILITIES(ifp); 4136cb2eacc7SYaroslav Tykhiy #endif 4137cb2eacc7SYaroslav Tykhiy } 4138cb2eacc7SYaroslav Tykhiy 413995d67482SBill Paul break; 414095d67482SBill Paul default: 4141673d9191SSam Leffler error = ether_ioctl(ifp, command, data); 414295d67482SBill Paul break; 414395d67482SBill Paul } 414495d67482SBill Paul 414595d67482SBill Paul return (error); 414695d67482SBill Paul } 414795d67482SBill Paul 414895d67482SBill Paul static void 4149b74e67fbSGleb Smirnoff bge_watchdog(struct bge_softc *sc) 415095d67482SBill Paul { 4151b74e67fbSGleb Smirnoff struct ifnet *ifp; 415295d67482SBill Paul 4153b74e67fbSGleb Smirnoff BGE_LOCK_ASSERT(sc); 4154b74e67fbSGleb Smirnoff 4155b74e67fbSGleb Smirnoff if (sc->bge_timer == 0 || --sc->bge_timer) 4156b74e67fbSGleb Smirnoff return; 4157b74e67fbSGleb Smirnoff 4158b74e67fbSGleb Smirnoff ifp = sc->bge_ifp; 415995d67482SBill Paul 4160fe806fdaSPyun YongHyeon if_printf(ifp, "watchdog timeout -- resetting\n"); 416195d67482SBill Paul 416213f4c340SRobert Watson ifp->if_drv_flags &= ~IFF_DRV_RUNNING; 4163426742bfSGleb Smirnoff bge_init_locked(sc); 416495d67482SBill Paul 416595d67482SBill Paul ifp->if_oerrors++; 416695d67482SBill Paul } 416795d67482SBill Paul 416895d67482SBill Paul /* 416995d67482SBill Paul * Stop the adapter and free any mbufs allocated to the 417095d67482SBill Paul * RX and TX lists. 417195d67482SBill Paul */ 417295d67482SBill Paul static void 41733f74909aSGleb Smirnoff bge_stop(struct bge_softc *sc) 417495d67482SBill Paul { 417595d67482SBill Paul struct ifnet *ifp; 417695d67482SBill Paul struct ifmedia_entry *ifm; 417795d67482SBill Paul struct mii_data *mii = NULL; 417895d67482SBill Paul int mtmp, itmp; 417995d67482SBill Paul 41800f9bd73bSSam Leffler BGE_LOCK_ASSERT(sc); 41810f9bd73bSSam Leffler 4182fc74a9f9SBrooks Davis ifp = sc->bge_ifp; 418395d67482SBill Paul 4184652ae483SGleb Smirnoff if ((sc->bge_flags & BGE_FLAG_TBI) == 0) 418595d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 418695d67482SBill Paul 41870f9bd73bSSam Leffler callout_stop(&sc->bge_stat_ch); 418895d67482SBill Paul 418995d67482SBill Paul /* 41903f74909aSGleb Smirnoff * Disable all of the receiver blocks. 419195d67482SBill Paul */ 419295d67482SBill Paul BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE); 419395d67482SBill Paul BGE_CLRBIT(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE); 419495d67482SBill Paul BGE_CLRBIT(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE); 41957ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 419695d67482SBill Paul BGE_CLRBIT(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE); 419795d67482SBill Paul BGE_CLRBIT(sc, BGE_RDBDI_MODE, BGE_RBDIMODE_ENABLE); 419895d67482SBill Paul BGE_CLRBIT(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE); 419995d67482SBill Paul BGE_CLRBIT(sc, BGE_RBDC_MODE, BGE_RBDCMODE_ENABLE); 420095d67482SBill Paul 420195d67482SBill Paul /* 42023f74909aSGleb Smirnoff * Disable all of the transmit blocks. 420395d67482SBill Paul */ 420495d67482SBill Paul BGE_CLRBIT(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE); 420595d67482SBill Paul BGE_CLRBIT(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE); 420695d67482SBill Paul BGE_CLRBIT(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE); 420795d67482SBill Paul BGE_CLRBIT(sc, BGE_RDMA_MODE, BGE_RDMAMODE_ENABLE); 420895d67482SBill Paul BGE_CLRBIT(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE); 42097ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 421095d67482SBill Paul BGE_CLRBIT(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE); 421195d67482SBill Paul BGE_CLRBIT(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE); 421295d67482SBill Paul 421395d67482SBill Paul /* 421495d67482SBill Paul * Shut down all of the memory managers and related 421595d67482SBill Paul * state machines. 421695d67482SBill Paul */ 421795d67482SBill Paul BGE_CLRBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE); 421895d67482SBill Paul BGE_CLRBIT(sc, BGE_WDMA_MODE, BGE_WDMAMODE_ENABLE); 42197ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) 422095d67482SBill Paul BGE_CLRBIT(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE); 42210c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF); 422295d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0); 42237ee00338SJung-uk Kim if (!(BGE_IS_5705_PLUS(sc))) { 422495d67482SBill Paul BGE_CLRBIT(sc, BGE_BMAN_MODE, BGE_BMANMODE_ENABLE); 422595d67482SBill Paul BGE_CLRBIT(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE); 42260434d1b8SBill Paul } 422795d67482SBill Paul 422895d67482SBill Paul /* Disable host interrupts. */ 422995d67482SBill Paul BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR); 423038cc658fSJohn Baldwin bge_writembx(sc, BGE_MBX_IRQ0_LO, 1); 423195d67482SBill Paul 423295d67482SBill Paul /* 423395d67482SBill Paul * Tell firmware we're shutting down. 423495d67482SBill Paul */ 42358cb1383cSDoug Ambrisko 42368cb1383cSDoug Ambrisko bge_stop_fw(sc); 42378cb1383cSDoug Ambrisko bge_sig_pre_reset(sc, BGE_RESET_STOP); 42388cb1383cSDoug Ambrisko bge_reset(sc); 42398cb1383cSDoug Ambrisko bge_sig_legacy(sc, BGE_RESET_STOP); 42408cb1383cSDoug Ambrisko bge_sig_post_reset(sc, BGE_RESET_STOP); 42418cb1383cSDoug Ambrisko 42428cb1383cSDoug Ambrisko /* 42438cb1383cSDoug Ambrisko * Keep the ASF firmware running if up. 42448cb1383cSDoug Ambrisko */ 42458cb1383cSDoug Ambrisko if (sc->bge_asf_mode & ASF_STACKUP) 42468cb1383cSDoug Ambrisko BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 42478cb1383cSDoug Ambrisko else 424895d67482SBill Paul BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 424995d67482SBill Paul 425095d67482SBill Paul /* Free the RX lists. */ 425195d67482SBill Paul bge_free_rx_ring_std(sc); 425295d67482SBill Paul 425395d67482SBill Paul /* Free jumbo RX list. */ 42544c0da0ffSGleb Smirnoff if (BGE_IS_JUMBO_CAPABLE(sc)) 425595d67482SBill Paul bge_free_rx_ring_jumbo(sc); 425695d67482SBill Paul 425795d67482SBill Paul /* Free TX buffers. */ 425895d67482SBill Paul bge_free_tx_ring(sc); 425995d67482SBill Paul 426095d67482SBill Paul /* 426195d67482SBill Paul * Isolate/power down the PHY, but leave the media selection 426295d67482SBill Paul * unchanged so that things will be put back to normal when 426395d67482SBill Paul * we bring the interface back up. 426495d67482SBill Paul */ 4265652ae483SGleb Smirnoff if ((sc->bge_flags & BGE_FLAG_TBI) == 0) { 426695d67482SBill Paul itmp = ifp->if_flags; 426795d67482SBill Paul ifp->if_flags |= IFF_UP; 4268dcc34049SPawel Jakub Dawidek /* 4269dcc34049SPawel Jakub Dawidek * If we are called from bge_detach(), mii is already NULL. 4270dcc34049SPawel Jakub Dawidek */ 4271dcc34049SPawel Jakub Dawidek if (mii != NULL) { 427295d67482SBill Paul ifm = mii->mii_media.ifm_cur; 427395d67482SBill Paul mtmp = ifm->ifm_media; 427495d67482SBill Paul ifm->ifm_media = IFM_ETHER | IFM_NONE; 427595d67482SBill Paul mii_mediachg(mii); 427695d67482SBill Paul ifm->ifm_media = mtmp; 4277dcc34049SPawel Jakub Dawidek } 427895d67482SBill Paul ifp->if_flags = itmp; 427995d67482SBill Paul } 428095d67482SBill Paul 428195d67482SBill Paul sc->bge_tx_saved_considx = BGE_TXCONS_UNSET; 428295d67482SBill Paul 42835dda8085SOleg Bulyzhin /* Clear MAC's link state (PHY may still have link UP). */ 42841493e883SOleg Bulyzhin if (bootverbose && sc->bge_link) 42851493e883SOleg Bulyzhin if_printf(sc->bge_ifp, "link DOWN\n"); 42861493e883SOleg Bulyzhin sc->bge_link = 0; 428795d67482SBill Paul 42881493e883SOleg Bulyzhin ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE); 428995d67482SBill Paul } 429095d67482SBill Paul 429195d67482SBill Paul /* 429295d67482SBill Paul * Stop all chip I/O so that the kernel's probe routines don't 429395d67482SBill Paul * get confused by errant DMAs when rebooting. 429495d67482SBill Paul */ 429595d67482SBill Paul static void 42963f74909aSGleb Smirnoff bge_shutdown(device_t dev) 429795d67482SBill Paul { 429895d67482SBill Paul struct bge_softc *sc; 429995d67482SBill Paul 430095d67482SBill Paul sc = device_get_softc(dev); 430195d67482SBill Paul 43020f9bd73bSSam Leffler BGE_LOCK(sc); 430395d67482SBill Paul bge_stop(sc); 430495d67482SBill Paul bge_reset(sc); 43050f9bd73bSSam Leffler BGE_UNLOCK(sc); 430695d67482SBill Paul } 430714afefa3SPawel Jakub Dawidek 430814afefa3SPawel Jakub Dawidek static int 430914afefa3SPawel Jakub Dawidek bge_suspend(device_t dev) 431014afefa3SPawel Jakub Dawidek { 431114afefa3SPawel Jakub Dawidek struct bge_softc *sc; 431214afefa3SPawel Jakub Dawidek 431314afefa3SPawel Jakub Dawidek sc = device_get_softc(dev); 431414afefa3SPawel Jakub Dawidek BGE_LOCK(sc); 431514afefa3SPawel Jakub Dawidek bge_stop(sc); 431614afefa3SPawel Jakub Dawidek BGE_UNLOCK(sc); 431714afefa3SPawel Jakub Dawidek 431814afefa3SPawel Jakub Dawidek return (0); 431914afefa3SPawel Jakub Dawidek } 432014afefa3SPawel Jakub Dawidek 432114afefa3SPawel Jakub Dawidek static int 432214afefa3SPawel Jakub Dawidek bge_resume(device_t dev) 432314afefa3SPawel Jakub Dawidek { 432414afefa3SPawel Jakub Dawidek struct bge_softc *sc; 432514afefa3SPawel Jakub Dawidek struct ifnet *ifp; 432614afefa3SPawel Jakub Dawidek 432714afefa3SPawel Jakub Dawidek sc = device_get_softc(dev); 432814afefa3SPawel Jakub Dawidek BGE_LOCK(sc); 432914afefa3SPawel Jakub Dawidek ifp = sc->bge_ifp; 433014afefa3SPawel Jakub Dawidek if (ifp->if_flags & IFF_UP) { 433114afefa3SPawel Jakub Dawidek bge_init_locked(sc); 433214afefa3SPawel Jakub Dawidek if (ifp->if_drv_flags & IFF_DRV_RUNNING) 433314afefa3SPawel Jakub Dawidek bge_start_locked(ifp); 433414afefa3SPawel Jakub Dawidek } 433514afefa3SPawel Jakub Dawidek BGE_UNLOCK(sc); 433614afefa3SPawel Jakub Dawidek 433714afefa3SPawel Jakub Dawidek return (0); 433814afefa3SPawel Jakub Dawidek } 4339dab5cd05SOleg Bulyzhin 4340dab5cd05SOleg Bulyzhin static void 43413f74909aSGleb Smirnoff bge_link_upd(struct bge_softc *sc) 4342dab5cd05SOleg Bulyzhin { 43431f313773SOleg Bulyzhin struct mii_data *mii; 43441f313773SOleg Bulyzhin uint32_t link, status; 4345dab5cd05SOleg Bulyzhin 4346dab5cd05SOleg Bulyzhin BGE_LOCK_ASSERT(sc); 43471f313773SOleg Bulyzhin 43483f74909aSGleb Smirnoff /* Clear 'pending link event' flag. */ 43497b97099dSOleg Bulyzhin sc->bge_link_evt = 0; 43507b97099dSOleg Bulyzhin 4351dab5cd05SOleg Bulyzhin /* 4352dab5cd05SOleg Bulyzhin * Process link state changes. 4353dab5cd05SOleg Bulyzhin * Grrr. The link status word in the status block does 4354dab5cd05SOleg Bulyzhin * not work correctly on the BCM5700 rev AX and BX chips, 4355dab5cd05SOleg Bulyzhin * according to all available information. Hence, we have 4356dab5cd05SOleg Bulyzhin * to enable MII interrupts in order to properly obtain 4357dab5cd05SOleg Bulyzhin * async link changes. Unfortunately, this also means that 4358dab5cd05SOleg Bulyzhin * we have to read the MAC status register to detect link 4359dab5cd05SOleg Bulyzhin * changes, thereby adding an additional register access to 4360dab5cd05SOleg Bulyzhin * the interrupt handler. 43611f313773SOleg Bulyzhin * 43621f313773SOleg Bulyzhin * XXX: perhaps link state detection procedure used for 43634c0da0ffSGleb Smirnoff * BGE_CHIPID_BCM5700_B2 can be used for others BCM5700 revisions. 4364dab5cd05SOleg Bulyzhin */ 4365dab5cd05SOleg Bulyzhin 43661f313773SOleg Bulyzhin if (sc->bge_asicrev == BGE_ASICREV_BCM5700 && 43674c0da0ffSGleb Smirnoff sc->bge_chipid != BGE_CHIPID_BCM5700_B2) { 4368dab5cd05SOleg Bulyzhin status = CSR_READ_4(sc, BGE_MAC_STS); 4369dab5cd05SOleg Bulyzhin if (status & BGE_MACSTAT_MI_INTERRUPT) { 43701f313773SOleg Bulyzhin mii = device_get_softc(sc->bge_miibus); 43715dda8085SOleg Bulyzhin mii_pollstat(mii); 43721f313773SOleg Bulyzhin if (!sc->bge_link && 43731f313773SOleg Bulyzhin mii->mii_media_status & IFM_ACTIVE && 43741f313773SOleg Bulyzhin IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 43751f313773SOleg Bulyzhin sc->bge_link++; 43761f313773SOleg Bulyzhin if (bootverbose) 43771f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link UP\n"); 43781f313773SOleg Bulyzhin } else if (sc->bge_link && 43791f313773SOleg Bulyzhin (!(mii->mii_media_status & IFM_ACTIVE) || 43801f313773SOleg Bulyzhin IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE)) { 43811f313773SOleg Bulyzhin sc->bge_link = 0; 43821f313773SOleg Bulyzhin if (bootverbose) 43831f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link DOWN\n"); 43841f313773SOleg Bulyzhin } 43851f313773SOleg Bulyzhin 43863f74909aSGleb Smirnoff /* Clear the interrupt. */ 4387dab5cd05SOleg Bulyzhin CSR_WRITE_4(sc, BGE_MAC_EVT_ENB, 4388dab5cd05SOleg Bulyzhin BGE_EVTENB_MI_INTERRUPT); 4389dab5cd05SOleg Bulyzhin bge_miibus_readreg(sc->bge_dev, 1, BRGPHY_MII_ISR); 4390dab5cd05SOleg Bulyzhin bge_miibus_writereg(sc->bge_dev, 1, BRGPHY_MII_IMR, 4391dab5cd05SOleg Bulyzhin BRGPHY_INTRS); 4392dab5cd05SOleg Bulyzhin } 4393dab5cd05SOleg Bulyzhin return; 4394dab5cd05SOleg Bulyzhin } 4395dab5cd05SOleg Bulyzhin 4396652ae483SGleb Smirnoff if (sc->bge_flags & BGE_FLAG_TBI) { 43971f313773SOleg Bulyzhin status = CSR_READ_4(sc, BGE_MAC_STS); 43987b97099dSOleg Bulyzhin if (status & BGE_MACSTAT_TBI_PCS_SYNCHED) { 43997b97099dSOleg Bulyzhin if (!sc->bge_link) { 44001f313773SOleg Bulyzhin sc->bge_link++; 44011f313773SOleg Bulyzhin if (sc->bge_asicrev == BGE_ASICREV_BCM5704) 44021f313773SOleg Bulyzhin BGE_CLRBIT(sc, BGE_MAC_MODE, 44031f313773SOleg Bulyzhin BGE_MACMODE_TBI_SEND_CFGS); 44040c8aa4eaSJung-uk Kim CSR_WRITE_4(sc, BGE_MAC_STS, 0xFFFFFFFF); 44051f313773SOleg Bulyzhin if (bootverbose) 44061f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link UP\n"); 44073f74909aSGleb Smirnoff if_link_state_change(sc->bge_ifp, 44083f74909aSGleb Smirnoff LINK_STATE_UP); 44097b97099dSOleg Bulyzhin } 44101f313773SOleg Bulyzhin } else if (sc->bge_link) { 4411dab5cd05SOleg Bulyzhin sc->bge_link = 0; 44121f313773SOleg Bulyzhin if (bootverbose) 44131f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link DOWN\n"); 44147b97099dSOleg Bulyzhin if_link_state_change(sc->bge_ifp, LINK_STATE_DOWN); 44151f313773SOleg Bulyzhin } 44161493e883SOleg Bulyzhin } else if (CSR_READ_4(sc, BGE_MI_MODE) & BGE_MIMODE_AUTOPOLL) { 44171f313773SOleg Bulyzhin /* 44180c8aa4eaSJung-uk Kim * Some broken BCM chips have BGE_STATFLAG_LINKSTATE_CHANGED bit 44190c8aa4eaSJung-uk Kim * in status word always set. Workaround this bug by reading 44200c8aa4eaSJung-uk Kim * PHY link status directly. 44211f313773SOleg Bulyzhin */ 44221f313773SOleg Bulyzhin link = (CSR_READ_4(sc, BGE_MI_STS) & BGE_MISTS_LINK) ? 1 : 0; 44231f313773SOleg Bulyzhin 44241f313773SOleg Bulyzhin if (link != sc->bge_link || 44251f313773SOleg Bulyzhin sc->bge_asicrev == BGE_ASICREV_BCM5700) { 44261f313773SOleg Bulyzhin mii = device_get_softc(sc->bge_miibus); 44275dda8085SOleg Bulyzhin mii_pollstat(mii); 44281f313773SOleg Bulyzhin if (!sc->bge_link && 44291f313773SOleg Bulyzhin mii->mii_media_status & IFM_ACTIVE && 44301f313773SOleg Bulyzhin IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 44311f313773SOleg Bulyzhin sc->bge_link++; 44321f313773SOleg Bulyzhin if (bootverbose) 44331f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link UP\n"); 44341f313773SOleg Bulyzhin } else if (sc->bge_link && 44351f313773SOleg Bulyzhin (!(mii->mii_media_status & IFM_ACTIVE) || 44361f313773SOleg Bulyzhin IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE)) { 44371f313773SOleg Bulyzhin sc->bge_link = 0; 44381f313773SOleg Bulyzhin if (bootverbose) 44391f313773SOleg Bulyzhin if_printf(sc->bge_ifp, "link DOWN\n"); 44401f313773SOleg Bulyzhin } 44411f313773SOleg Bulyzhin } 44420c8aa4eaSJung-uk Kim } else { 44430c8aa4eaSJung-uk Kim /* 44440c8aa4eaSJung-uk Kim * Discard link events for MII/GMII controllers 44450c8aa4eaSJung-uk Kim * if MI auto-polling is disabled. 44460c8aa4eaSJung-uk Kim */ 4447dab5cd05SOleg Bulyzhin } 4448dab5cd05SOleg Bulyzhin 44493f74909aSGleb Smirnoff /* Clear the attention. */ 4450dab5cd05SOleg Bulyzhin CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED | 4451dab5cd05SOleg Bulyzhin BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE | 4452dab5cd05SOleg Bulyzhin BGE_MACSTAT_LINK_CHANGED); 4453dab5cd05SOleg Bulyzhin } 44546f8718a3SScott Long 4455763757b2SScott Long #define BGE_SYSCTL_STAT(sc, ctx, desc, parent, node, oid) \ 445606e83c7eSScott Long SYSCTL_ADD_PROC(ctx, parent, OID_AUTO, oid, CTLTYPE_UINT|CTLFLAG_RD, \ 4457763757b2SScott Long sc, offsetof(struct bge_stats, node), bge_sysctl_stats, "IU", \ 4458763757b2SScott Long desc) 4459763757b2SScott Long 44606f8718a3SScott Long static void 44616f8718a3SScott Long bge_add_sysctls(struct bge_softc *sc) 44626f8718a3SScott Long { 44636f8718a3SScott Long struct sysctl_ctx_list *ctx; 4464763757b2SScott Long struct sysctl_oid_list *children, *schildren; 4465763757b2SScott Long struct sysctl_oid *tree; 44666f8718a3SScott Long 44676f8718a3SScott Long ctx = device_get_sysctl_ctx(sc->bge_dev); 44686f8718a3SScott Long children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->bge_dev)); 44696f8718a3SScott Long 44706f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG 44716f8718a3SScott Long SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "debug_info", 44726f8718a3SScott Long CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_debug_info, "I", 44736f8718a3SScott Long "Debug Information"); 44746f8718a3SScott Long 44756f8718a3SScott Long SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "reg_read", 44766f8718a3SScott Long CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_reg_read, "I", 44776f8718a3SScott Long "Register Read"); 44786f8718a3SScott Long 44796f8718a3SScott Long SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "mem_read", 44806f8718a3SScott Long CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_mem_read, "I", 44816f8718a3SScott Long "Memory Read"); 44826f8718a3SScott Long 44836f8718a3SScott Long #endif 4484763757b2SScott Long 4485d949071dSJung-uk Kim if (BGE_IS_5705_PLUS(sc)) 4486d949071dSJung-uk Kim return; 4487d949071dSJung-uk Kim 4488763757b2SScott Long tree = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "stats", CTLFLAG_RD, 4489763757b2SScott Long NULL, "BGE Statistics"); 4490763757b2SScott Long schildren = children = SYSCTL_CHILDREN(tree); 4491763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Frames Dropped Due To Filters", 4492763757b2SScott Long children, COSFramesDroppedDueToFilters, 4493763757b2SScott Long "FramesDroppedDueToFilters"); 4494763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Write Queue Full", 4495763757b2SScott Long children, nicDmaWriteQueueFull, "DmaWriteQueueFull"); 4496763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Write High Priority Queue Full", 4497763757b2SScott Long children, nicDmaWriteHighPriQueueFull, "DmaWriteHighPriQueueFull"); 4498763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC No More RX Buffer Descriptors", 4499763757b2SScott Long children, nicNoMoreRxBDs, "NoMoreRxBDs"); 450006e83c7eSScott Long BGE_SYSCTL_STAT(sc, ctx, "Discarded Input Frames", 450106e83c7eSScott Long children, ifInDiscards, "InputDiscards"); 450206e83c7eSScott Long BGE_SYSCTL_STAT(sc, ctx, "Input Errors", 450306e83c7eSScott Long children, ifInErrors, "InputErrors"); 4504763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Recv Threshold Hit", 4505763757b2SScott Long children, nicRecvThresholdHit, "RecvThresholdHit"); 4506763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Read Queue Full", 4507763757b2SScott Long children, nicDmaReadQueueFull, "DmaReadQueueFull"); 4508763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Read High Priority Queue Full", 4509763757b2SScott Long children, nicDmaReadHighPriQueueFull, "DmaReadHighPriQueueFull"); 4510763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Send Data Complete Queue Full", 4511763757b2SScott Long children, nicSendDataCompQueueFull, "SendDataCompQueueFull"); 4512763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Ring Set Send Producer Index", 4513763757b2SScott Long children, nicRingSetSendProdIndex, "RingSetSendProdIndex"); 4514763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Ring Status Update", 4515763757b2SScott Long children, nicRingStatusUpdate, "RingStatusUpdate"); 4516763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Interrupts", 4517763757b2SScott Long children, nicInterrupts, "Interrupts"); 4518763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Avoided Interrupts", 4519763757b2SScott Long children, nicAvoidedInterrupts, "AvoidedInterrupts"); 4520763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "NIC Send Threshold Hit", 4521763757b2SScott Long children, nicSendThresholdHit, "SendThresholdHit"); 4522763757b2SScott Long 4523763757b2SScott Long tree = SYSCTL_ADD_NODE(ctx, schildren, OID_AUTO, "rx", CTLFLAG_RD, 4524763757b2SScott Long NULL, "BGE RX Statistics"); 4525763757b2SScott Long children = SYSCTL_CHILDREN(tree); 4526763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Inbound Octets", 4527763757b2SScott Long children, rxstats.ifHCInOctets, "Octets"); 4528763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Fragments", 4529763757b2SScott Long children, rxstats.etherStatsFragments, "Fragments"); 4530763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Inbound Unicast Packets", 4531763757b2SScott Long children, rxstats.ifHCInUcastPkts, "UcastPkts"); 4532763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Inbound Multicast Packets", 4533763757b2SScott Long children, rxstats.ifHCInMulticastPkts, "MulticastPkts"); 4534763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "FCS Errors", 4535763757b2SScott Long children, rxstats.dot3StatsFCSErrors, "FCSErrors"); 4536763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Alignment Errors", 4537763757b2SScott Long children, rxstats.dot3StatsAlignmentErrors, "AlignmentErrors"); 4538763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "XON Pause Frames Received", 4539763757b2SScott Long children, rxstats.xonPauseFramesReceived, "xonPauseFramesReceived"); 4540763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "XOFF Pause Frames Received", 4541763757b2SScott Long children, rxstats.xoffPauseFramesReceived, 4542763757b2SScott Long "xoffPauseFramesReceived"); 4543763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "MAC Control Frames Received", 4544763757b2SScott Long children, rxstats.macControlFramesReceived, 4545763757b2SScott Long "ControlFramesReceived"); 4546763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "XOFF State Entered", 4547763757b2SScott Long children, rxstats.xoffStateEntered, "xoffStateEntered"); 4548763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Frames Too Long", 4549763757b2SScott Long children, rxstats.dot3StatsFramesTooLong, "FramesTooLong"); 4550763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Jabbers", 4551763757b2SScott Long children, rxstats.etherStatsJabbers, "Jabbers"); 4552763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Undersized Packets", 4553763757b2SScott Long children, rxstats.etherStatsUndersizePkts, "UndersizePkts"); 4554763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Inbound Range Length Errors", 455506e83c7eSScott Long children, rxstats.inRangeLengthError, "inRangeLengthError"); 4556763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Range Length Errors", 455706e83c7eSScott Long children, rxstats.outRangeLengthError, "outRangeLengthError"); 4558763757b2SScott Long 4559763757b2SScott Long tree = SYSCTL_ADD_NODE(ctx, schildren, OID_AUTO, "tx", CTLFLAG_RD, 4560763757b2SScott Long NULL, "BGE TX Statistics"); 4561763757b2SScott Long children = SYSCTL_CHILDREN(tree); 4562763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Octets", 4563763757b2SScott Long children, txstats.ifHCOutOctets, "Octets"); 4564763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "TX Collisions", 4565763757b2SScott Long children, txstats.etherStatsCollisions, "Collisions"); 4566763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "XON Sent", 4567763757b2SScott Long children, txstats.outXonSent, "XonSent"); 4568763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "XOFF Sent", 4569763757b2SScott Long children, txstats.outXoffSent, "XoffSent"); 4570763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Flow Control Done", 4571763757b2SScott Long children, txstats.flowControlDone, "flowControlDone"); 4572763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Internal MAC TX errors", 4573763757b2SScott Long children, txstats.dot3StatsInternalMacTransmitErrors, 4574763757b2SScott Long "InternalMacTransmitErrors"); 4575763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Single Collision Frames", 4576763757b2SScott Long children, txstats.dot3StatsSingleCollisionFrames, 4577763757b2SScott Long "SingleCollisionFrames"); 4578763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Multiple Collision Frames", 4579763757b2SScott Long children, txstats.dot3StatsMultipleCollisionFrames, 4580763757b2SScott Long "MultipleCollisionFrames"); 4581763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Deferred Transmissions", 4582763757b2SScott Long children, txstats.dot3StatsDeferredTransmissions, 4583763757b2SScott Long "DeferredTransmissions"); 4584763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Excessive Collisions", 4585763757b2SScott Long children, txstats.dot3StatsExcessiveCollisions, 4586763757b2SScott Long "ExcessiveCollisions"); 4587763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Late Collisions", 458806e83c7eSScott Long children, txstats.dot3StatsLateCollisions, 458906e83c7eSScott Long "LateCollisions"); 4590763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Unicast Packets", 4591763757b2SScott Long children, txstats.ifHCOutUcastPkts, "UcastPkts"); 4592763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Multicast Packets", 4593763757b2SScott Long children, txstats.ifHCOutMulticastPkts, "MulticastPkts"); 4594763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Broadcast Packets", 4595763757b2SScott Long children, txstats.ifHCOutBroadcastPkts, "BroadcastPkts"); 4596763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Carrier Sense Errors", 4597763757b2SScott Long children, txstats.dot3StatsCarrierSenseErrors, 4598763757b2SScott Long "CarrierSenseErrors"); 4599763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Discards", 4600763757b2SScott Long children, txstats.ifOutDiscards, "Discards"); 4601763757b2SScott Long BGE_SYSCTL_STAT(sc, ctx, "Outbound Errors", 4602763757b2SScott Long children, txstats.ifOutErrors, "Errors"); 4603763757b2SScott Long } 4604763757b2SScott Long 4605763757b2SScott Long static int 4606763757b2SScott Long bge_sysctl_stats(SYSCTL_HANDLER_ARGS) 4607763757b2SScott Long { 4608763757b2SScott Long struct bge_softc *sc; 460906e83c7eSScott Long uint32_t result; 4610d949071dSJung-uk Kim int offset; 4611763757b2SScott Long 4612763757b2SScott Long sc = (struct bge_softc *)arg1; 4613763757b2SScott Long offset = arg2; 4614d949071dSJung-uk Kim result = CSR_READ_4(sc, BGE_MEMWIN_START + BGE_STATS_BLOCK + offset + 4615d949071dSJung-uk Kim offsetof(bge_hostaddr, bge_addr_lo)); 4616041b706bSDavid Malone return (sysctl_handle_int(oidp, &result, 0, req)); 46176f8718a3SScott Long } 46186f8718a3SScott Long 46196f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG 46206f8718a3SScott Long static int 46216f8718a3SScott Long bge_sysctl_debug_info(SYSCTL_HANDLER_ARGS) 46226f8718a3SScott Long { 46236f8718a3SScott Long struct bge_softc *sc; 46246f8718a3SScott Long uint16_t *sbdata; 46256f8718a3SScott Long int error; 46266f8718a3SScott Long int result; 46276f8718a3SScott Long int i, j; 46286f8718a3SScott Long 46296f8718a3SScott Long result = -1; 46306f8718a3SScott Long error = sysctl_handle_int(oidp, &result, 0, req); 46316f8718a3SScott Long if (error || (req->newptr == NULL)) 46326f8718a3SScott Long return (error); 46336f8718a3SScott Long 46346f8718a3SScott Long if (result == 1) { 46356f8718a3SScott Long sc = (struct bge_softc *)arg1; 46366f8718a3SScott Long 46376f8718a3SScott Long sbdata = (uint16_t *)sc->bge_ldata.bge_status_block; 46386f8718a3SScott Long printf("Status Block:\n"); 46396f8718a3SScott Long for (i = 0x0; i < (BGE_STATUS_BLK_SZ / 4); ) { 46406f8718a3SScott Long printf("%06x:", i); 46416f8718a3SScott Long for (j = 0; j < 8; j++) { 46426f8718a3SScott Long printf(" %04x", sbdata[i]); 46436f8718a3SScott Long i += 4; 46446f8718a3SScott Long } 46456f8718a3SScott Long printf("\n"); 46466f8718a3SScott Long } 46476f8718a3SScott Long 46486f8718a3SScott Long printf("Registers:\n"); 46490c8aa4eaSJung-uk Kim for (i = 0x800; i < 0xA00; ) { 46506f8718a3SScott Long printf("%06x:", i); 46516f8718a3SScott Long for (j = 0; j < 8; j++) { 46526f8718a3SScott Long printf(" %08x", CSR_READ_4(sc, i)); 46536f8718a3SScott Long i += 4; 46546f8718a3SScott Long } 46556f8718a3SScott Long printf("\n"); 46566f8718a3SScott Long } 46576f8718a3SScott Long 46586f8718a3SScott Long printf("Hardware Flags:\n"); 46595345bad0SScott Long if (BGE_IS_575X_PLUS(sc)) 46606f8718a3SScott Long printf(" - 575X Plus\n"); 46615345bad0SScott Long if (BGE_IS_5705_PLUS(sc)) 46626f8718a3SScott Long printf(" - 5705 Plus\n"); 46635345bad0SScott Long if (BGE_IS_5714_FAMILY(sc)) 46645345bad0SScott Long printf(" - 5714 Family\n"); 46655345bad0SScott Long if (BGE_IS_5700_FAMILY(sc)) 46665345bad0SScott Long printf(" - 5700 Family\n"); 46676f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_JUMBO) 46686f8718a3SScott Long printf(" - Supports Jumbo Frames\n"); 46696f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_PCIX) 46706f8718a3SScott Long printf(" - PCI-X Bus\n"); 46716f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_PCIE) 46726f8718a3SScott Long printf(" - PCI Express Bus\n"); 46735ee49a3aSJung-uk Kim if (sc->bge_flags & BGE_FLAG_NO_3LED) 46746f8718a3SScott Long printf(" - No 3 LEDs\n"); 46756f8718a3SScott Long if (sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) 46766f8718a3SScott Long printf(" - RX Alignment Bug\n"); 46776f8718a3SScott Long } 46786f8718a3SScott Long 46796f8718a3SScott Long return (error); 46806f8718a3SScott Long } 46816f8718a3SScott Long 46826f8718a3SScott Long static int 46836f8718a3SScott Long bge_sysctl_reg_read(SYSCTL_HANDLER_ARGS) 46846f8718a3SScott Long { 46856f8718a3SScott Long struct bge_softc *sc; 46866f8718a3SScott Long int error; 46876f8718a3SScott Long uint16_t result; 46886f8718a3SScott Long uint32_t val; 46896f8718a3SScott Long 46906f8718a3SScott Long result = -1; 46916f8718a3SScott Long error = sysctl_handle_int(oidp, &result, 0, req); 46926f8718a3SScott Long if (error || (req->newptr == NULL)) 46936f8718a3SScott Long return (error); 46946f8718a3SScott Long 46956f8718a3SScott Long if (result < 0x8000) { 46966f8718a3SScott Long sc = (struct bge_softc *)arg1; 46976f8718a3SScott Long val = CSR_READ_4(sc, result); 46986f8718a3SScott Long printf("reg 0x%06X = 0x%08X\n", result, val); 46996f8718a3SScott Long } 47006f8718a3SScott Long 47016f8718a3SScott Long return (error); 47026f8718a3SScott Long } 47036f8718a3SScott Long 47046f8718a3SScott Long static int 47056f8718a3SScott Long bge_sysctl_mem_read(SYSCTL_HANDLER_ARGS) 47066f8718a3SScott Long { 47076f8718a3SScott Long struct bge_softc *sc; 47086f8718a3SScott Long int error; 47096f8718a3SScott Long uint16_t result; 47106f8718a3SScott Long uint32_t val; 47116f8718a3SScott Long 47126f8718a3SScott Long result = -1; 47136f8718a3SScott Long error = sysctl_handle_int(oidp, &result, 0, req); 47146f8718a3SScott Long if (error || (req->newptr == NULL)) 47156f8718a3SScott Long return (error); 47166f8718a3SScott Long 47176f8718a3SScott Long if (result < 0x8000) { 47186f8718a3SScott Long sc = (struct bge_softc *)arg1; 47196f8718a3SScott Long val = bge_readmem_ind(sc, result); 47206f8718a3SScott Long printf("mem 0x%06X = 0x%08X\n", result, val); 47216f8718a3SScott Long } 47226f8718a3SScott Long 47236f8718a3SScott Long return (error); 47246f8718a3SScott Long } 47256f8718a3SScott Long #endif 472638cc658fSJohn Baldwin 472738cc658fSJohn Baldwin static int 472838cc658fSJohn Baldwin bge_get_eaddr_mem(struct bge_softc *sc, uint8_t ether_addr[]) 472938cc658fSJohn Baldwin { 473038cc658fSJohn Baldwin uint32_t mac_addr; 473138cc658fSJohn Baldwin int ret = 1; 473238cc658fSJohn Baldwin 473338cc658fSJohn Baldwin mac_addr = bge_readmem_ind(sc, 0x0c14); 473438cc658fSJohn Baldwin if ((mac_addr >> 16) == 0x484b) { 473538cc658fSJohn Baldwin ether_addr[0] = (uint8_t)(mac_addr >> 8); 473638cc658fSJohn Baldwin ether_addr[1] = (uint8_t)mac_addr; 473738cc658fSJohn Baldwin mac_addr = bge_readmem_ind(sc, 0x0c18); 473838cc658fSJohn Baldwin ether_addr[2] = (uint8_t)(mac_addr >> 24); 473938cc658fSJohn Baldwin ether_addr[3] = (uint8_t)(mac_addr >> 16); 474038cc658fSJohn Baldwin ether_addr[4] = (uint8_t)(mac_addr >> 8); 474138cc658fSJohn Baldwin ether_addr[5] = (uint8_t)mac_addr; 474238cc658fSJohn Baldwin ret = 0; 474338cc658fSJohn Baldwin } 474438cc658fSJohn Baldwin return ret; 474538cc658fSJohn Baldwin } 474638cc658fSJohn Baldwin 474738cc658fSJohn Baldwin static int 474838cc658fSJohn Baldwin bge_get_eaddr_nvram(struct bge_softc *sc, uint8_t ether_addr[]) 474938cc658fSJohn Baldwin { 475038cc658fSJohn Baldwin int mac_offset = BGE_EE_MAC_OFFSET; 475138cc658fSJohn Baldwin 475238cc658fSJohn Baldwin if (sc->bge_asicrev == BGE_ASICREV_BCM5906) 475338cc658fSJohn Baldwin mac_offset = BGE_EE_MAC_OFFSET_5906; 475438cc658fSJohn Baldwin 475538cc658fSJohn Baldwin return bge_read_nvram(sc, ether_addr, mac_offset + 2, ETHER_ADDR_LEN); 475638cc658fSJohn Baldwin } 475738cc658fSJohn Baldwin 475838cc658fSJohn Baldwin static int 475938cc658fSJohn Baldwin bge_get_eaddr_eeprom(struct bge_softc *sc, uint8_t ether_addr[]) 476038cc658fSJohn Baldwin { 476138cc658fSJohn Baldwin if (!(sc->bge_flags & BGE_FLAG_EEPROM)) 476238cc658fSJohn Baldwin return 1; 476338cc658fSJohn Baldwin 476438cc658fSJohn Baldwin return bge_read_eeprom(sc, ether_addr, BGE_EE_MAC_OFFSET + 2, 476538cc658fSJohn Baldwin ETHER_ADDR_LEN); 476638cc658fSJohn Baldwin } 476738cc658fSJohn Baldwin 476838cc658fSJohn Baldwin static int 476938cc658fSJohn Baldwin bge_get_eaddr(struct bge_softc *sc, uint8_t eaddr[]) 477038cc658fSJohn Baldwin { 477138cc658fSJohn Baldwin static const bge_eaddr_fcn_t bge_eaddr_funcs[] = { 477238cc658fSJohn Baldwin /* NOTE: Order is critical */ 477338cc658fSJohn Baldwin bge_get_eaddr_mem, 477438cc658fSJohn Baldwin bge_get_eaddr_nvram, 477538cc658fSJohn Baldwin bge_get_eaddr_eeprom, 477638cc658fSJohn Baldwin NULL 477738cc658fSJohn Baldwin }; 477838cc658fSJohn Baldwin const bge_eaddr_fcn_t *func; 477938cc658fSJohn Baldwin 478038cc658fSJohn Baldwin for (func = bge_eaddr_funcs; *func != NULL; ++func) { 478138cc658fSJohn Baldwin if ((*func)(sc, eaddr) == 0) 478238cc658fSJohn Baldwin break; 478338cc658fSJohn Baldwin } 478438cc658fSJohn Baldwin return (*func == NULL ? ENXIO : 0); 478538cc658fSJohn Baldwin } 4786