195d67482SBill Paul /* 295d67482SBill Paul * Copyright (c) 2001 Wind River Systems 395d67482SBill Paul * Copyright (c) 1997, 1998, 1999, 2001 495d67482SBill Paul * Bill Paul <wpaul@windriver.com>. All rights reserved. 595d67482SBill Paul * 695d67482SBill Paul * Redistribution and use in source and binary forms, with or without 795d67482SBill Paul * modification, are permitted provided that the following conditions 895d67482SBill Paul * are met: 995d67482SBill Paul * 1. Redistributions of source code must retain the above copyright 1095d67482SBill Paul * notice, this list of conditions and the following disclaimer. 1195d67482SBill Paul * 2. Redistributions in binary form must reproduce the above copyright 1295d67482SBill Paul * notice, this list of conditions and the following disclaimer in the 1395d67482SBill Paul * documentation and/or other materials provided with the distribution. 1495d67482SBill Paul * 3. All advertising materials mentioning features or use of this software 1595d67482SBill Paul * must display the following acknowledgement: 1695d67482SBill Paul * This product includes software developed by Bill Paul. 1795d67482SBill Paul * 4. Neither the name of the author nor the names of any co-contributors 1895d67482SBill Paul * may be used to endorse or promote products derived from this software 1995d67482SBill Paul * without specific prior written permission. 2095d67482SBill Paul * 2195d67482SBill Paul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2295d67482SBill Paul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2395d67482SBill Paul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2495d67482SBill Paul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2595d67482SBill Paul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2695d67482SBill Paul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2795d67482SBill Paul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2895d67482SBill Paul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2995d67482SBill Paul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 3095d67482SBill Paul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3195d67482SBill Paul * THE POSSIBILITY OF SUCH DAMAGE. 3295d67482SBill Paul */ 3395d67482SBill Paul 3495d67482SBill Paul /* 3595d67482SBill Paul * Broadcom BCM570x family gigabit ethernet driver for FreeBSD. 3695d67482SBill Paul * 3795d67482SBill Paul * The Broadcom BCM5700 is based on technology originally developed by 3895d67482SBill Paul * Alteon Networks as part of the Tigon I and Tigon II gigabit ethernet 3995d67482SBill Paul * MAC chips. The BCM5700, sometimes refered to as the Tigon III, has 4095d67482SBill Paul * two on-board MIPS R4000 CPUs and can have as much as 16MB of external 4195d67482SBill Paul * SSRAM. The BCM5700 supports TCP, UDP and IP checksum offload, jumbo 4295d67482SBill Paul * frames, highly configurable RX filtering, and 16 RX and TX queues 4395d67482SBill Paul * (which, along with RX filter rules, can be used for QOS applications). 4495d67482SBill Paul * Other features, such as TCP segmentation, may be available as part 4595d67482SBill Paul * of value-added firmware updates. Unlike the Tigon I and Tigon II, 4695d67482SBill Paul * firmware images can be stored in hardware and need not be compiled 4795d67482SBill Paul * into the driver. 4895d67482SBill Paul * 4995d67482SBill Paul * The BCM5700 supports the PCI v2.2 and PCI-X v1.0 standards, and will 5095d67482SBill Paul * function in a 32-bit/64-bit 33/66Mhz bus, or a 64-bit/133Mhz bus. 5195d67482SBill Paul * 5295d67482SBill Paul * The BCM5701 is a single-chip solution incorporating both the BCM5700 5398b28ee5SBill Paul * MAC and a BCM5401 10/100/1000 PHY. Unlike the BCM5700, the BCM5701 5495d67482SBill Paul * does not support external SSRAM. 5595d67482SBill Paul * 5695d67482SBill Paul * Broadcom also produces a variation of the BCM5700 under the "Altima" 5795d67482SBill Paul * brand name, which is functionally similar but lacks PCI-X support. 5895d67482SBill Paul * 5995d67482SBill Paul * Without external SSRAM, you can only have at most 4 TX rings, 6095d67482SBill Paul * and the use of the mini RX ring is disabled. This seems to imply 6195d67482SBill Paul * that these features are simply not available on the BCM5701. As a 6295d67482SBill Paul * result, this driver does not implement any support for the mini RX 6395d67482SBill Paul * ring. 6495d67482SBill Paul */ 6595d67482SBill Paul 668368cf8fSDavid E. O'Brien #include <sys/cdefs.h> 678368cf8fSDavid E. O'Brien __FBSDID("$FreeBSD$"); 688368cf8fSDavid E. O'Brien 6995d67482SBill Paul #include <sys/param.h> 7095d67482SBill Paul #include <sys/systm.h> 7195d67482SBill Paul #include <sys/sockio.h> 7295d67482SBill Paul #include <sys/mbuf.h> 7395d67482SBill Paul #include <sys/malloc.h> 7495d67482SBill Paul #include <sys/kernel.h> 7595d67482SBill Paul #include <sys/socket.h> 7695d67482SBill Paul #include <sys/queue.h> 7795d67482SBill Paul 7895d67482SBill Paul #include <net/if.h> 7995d67482SBill Paul #include <net/if_arp.h> 8095d67482SBill Paul #include <net/ethernet.h> 8195d67482SBill Paul #include <net/if_dl.h> 8295d67482SBill Paul #include <net/if_media.h> 8395d67482SBill Paul 8495d67482SBill Paul #include <net/bpf.h> 8595d67482SBill Paul 8695d67482SBill Paul #include <net/if_types.h> 8795d67482SBill Paul #include <net/if_vlan_var.h> 8895d67482SBill Paul 8995d67482SBill Paul #include <netinet/in_systm.h> 9095d67482SBill Paul #include <netinet/in.h> 9195d67482SBill Paul #include <netinet/ip.h> 9295d67482SBill Paul 9395d67482SBill Paul #include <vm/vm.h> /* for vtophys */ 9495d67482SBill Paul #include <vm/pmap.h> /* for vtophys */ 9595d67482SBill Paul #include <machine/clock.h> /* for DELAY */ 9695d67482SBill Paul #include <machine/bus_memio.h> 9795d67482SBill Paul #include <machine/bus.h> 9895d67482SBill Paul #include <machine/resource.h> 9995d67482SBill Paul #include <sys/bus.h> 10095d67482SBill Paul #include <sys/rman.h> 10195d67482SBill Paul 10295d67482SBill Paul #include <dev/mii/mii.h> 10395d67482SBill Paul #include <dev/mii/miivar.h> 1042d3ce713SDavid E. O'Brien #include "miidevs.h" 10595d67482SBill Paul #include <dev/mii/brgphyreg.h> 10695d67482SBill Paul 10795d67482SBill Paul #include <pci/pcireg.h> 10895d67482SBill Paul #include <pci/pcivar.h> 10995d67482SBill Paul 11095d67482SBill Paul #include <dev/bge/if_bgereg.h> 11195d67482SBill Paul 1125ddc5794SJohn Polstra #define BGE_CSUM_FEATURES (CSUM_IP | CSUM_TCP | CSUM_UDP) 11395d67482SBill Paul 114f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, pci, 1, 1, 1); 115f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, ether, 1, 1, 1); 11695d67482SBill Paul MODULE_DEPEND(bge, miibus, 1, 1, 1); 11795d67482SBill Paul 11895d67482SBill Paul /* "controller miibus0" required. See GENERIC if you get errors here. */ 11995d67482SBill Paul #include "miibus_if.h" 12095d67482SBill Paul 12195d67482SBill Paul /* 12295d67482SBill Paul * Various supported device vendors/types and their names. Note: the 12395d67482SBill Paul * spec seems to indicate that the hardware still has Alteon's vendor 12495d67482SBill Paul * ID burned into it, though it will always be overriden by the vendor 12595d67482SBill Paul * ID in the EEPROM. Just to be safe, we cover all possibilities. 12695d67482SBill Paul */ 127029e2ee3SJohn Polstra #define BGE_DEVDESC_MAX 64 /* Maximum device description length */ 12895d67482SBill Paul 12995d67482SBill Paul static struct bge_type bge_devs[] = { 13095d67482SBill Paul { ALT_VENDORID, ALT_DEVICEID_BCM5700, 13195d67482SBill Paul "Broadcom BCM5700 Gigabit Ethernet" }, 13295d67482SBill Paul { ALT_VENDORID, ALT_DEVICEID_BCM5701, 13395d67482SBill Paul "Broadcom BCM5701 Gigabit Ethernet" }, 13495d67482SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5700, 13595d67482SBill Paul "Broadcom BCM5700 Gigabit Ethernet" }, 13695d67482SBill Paul { BCOM_VENDORID, BCOM_DEVICEID_BCM5701, 13795d67482SBill Paul "Broadcom BCM5701 Gigabit Ethernet" }, 13801598b8dSMitsuru IWASAKI { BCOM_VENDORID, BCOM_DEVICEID_BCM5702X, 13901598b8dSMitsuru IWASAKI "Broadcom BCM5702X Gigabit Ethernet" }, 140b1265c1aSJohn Polstra { BCOM_VENDORID, BCOM_DEVICEID_BCM5703X, 141b1265c1aSJohn Polstra "Broadcom BCM5703X Gigabit Ethernet" }, 1426ac6d2c8SPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5704C, 1436ac6d2c8SPaul Saab "Broadcom BCM5704C Dual Gigabit Ethernet" }, 1446ac6d2c8SPaul Saab { BCOM_VENDORID, BCOM_DEVICEID_BCM5704S, 1456ac6d2c8SPaul Saab "Broadcom BCM5704S Dual Gigabit Ethernet" }, 14695d67482SBill Paul { SK_VENDORID, SK_DEVICEID_ALTIMA, 14795d67482SBill Paul "SysKonnect Gigabit Ethernet" }, 148586d7c2eSJohn Polstra { ALTIMA_VENDORID, ALTIMA_DEVICE_AC1000, 149586d7c2eSJohn Polstra "Altima AC1000 Gigabit Ethernet" }, 150470bd96aSJohn Polstra { ALTIMA_VENDORID, ALTIMA_DEVICE_AC9100, 151470bd96aSJohn Polstra "Altima AC9100 Gigabit Ethernet" }, 15295d67482SBill Paul { 0, 0, NULL } 15395d67482SBill Paul }; 15495d67482SBill Paul 155e51a25f8SAlfred Perlstein static int bge_probe (device_t); 156e51a25f8SAlfred Perlstein static int bge_attach (device_t); 157e51a25f8SAlfred Perlstein static int bge_detach (device_t); 15895d67482SBill Paul static void bge_release_resources 159e51a25f8SAlfred Perlstein (struct bge_softc *); 160e51a25f8SAlfred Perlstein static void bge_txeof (struct bge_softc *); 161e51a25f8SAlfred Perlstein static void bge_rxeof (struct bge_softc *); 16295d67482SBill Paul 163e51a25f8SAlfred Perlstein static void bge_tick (void *); 164e51a25f8SAlfred Perlstein static void bge_stats_update (struct bge_softc *); 165e51a25f8SAlfred Perlstein static int bge_encap (struct bge_softc *, struct mbuf *, 166e51a25f8SAlfred Perlstein u_int32_t *); 16795d67482SBill Paul 168e51a25f8SAlfred Perlstein static void bge_intr (void *); 169e51a25f8SAlfred Perlstein static void bge_start (struct ifnet *); 170e51a25f8SAlfred Perlstein static int bge_ioctl (struct ifnet *, u_long, caddr_t); 171e51a25f8SAlfred Perlstein static void bge_init (void *); 172e51a25f8SAlfred Perlstein static void bge_stop (struct bge_softc *); 173e51a25f8SAlfred Perlstein static void bge_watchdog (struct ifnet *); 174e51a25f8SAlfred Perlstein static void bge_shutdown (device_t); 175e51a25f8SAlfred Perlstein static int bge_ifmedia_upd (struct ifnet *); 176e51a25f8SAlfred Perlstein static void bge_ifmedia_sts (struct ifnet *, struct ifmediareq *); 17795d67482SBill Paul 178e51a25f8SAlfred Perlstein static u_int8_t bge_eeprom_getbyte (struct bge_softc *, int, u_int8_t *); 179e51a25f8SAlfred Perlstein static int bge_read_eeprom (struct bge_softc *, caddr_t, int, int); 18095d67482SBill Paul 181e51a25f8SAlfred Perlstein static u_int32_t bge_crc (caddr_t); 182e51a25f8SAlfred Perlstein static void bge_setmulti (struct bge_softc *); 18395d67482SBill Paul 184e51a25f8SAlfred Perlstein static void bge_handle_events (struct bge_softc *); 185e51a25f8SAlfred Perlstein static int bge_alloc_jumbo_mem (struct bge_softc *); 186e51a25f8SAlfred Perlstein static void bge_free_jumbo_mem (struct bge_softc *); 187e51a25f8SAlfred Perlstein static void *bge_jalloc (struct bge_softc *); 188914596abSAlfred Perlstein static void bge_jfree (void *, void *); 189e51a25f8SAlfred Perlstein static int bge_newbuf_std (struct bge_softc *, int, struct mbuf *); 190e51a25f8SAlfred Perlstein static int bge_newbuf_jumbo (struct bge_softc *, int, struct mbuf *); 191e51a25f8SAlfred Perlstein static int bge_init_rx_ring_std (struct bge_softc *); 192e51a25f8SAlfred Perlstein static void bge_free_rx_ring_std (struct bge_softc *); 193e51a25f8SAlfred Perlstein static int bge_init_rx_ring_jumbo (struct bge_softc *); 194e51a25f8SAlfred Perlstein static void bge_free_rx_ring_jumbo (struct bge_softc *); 195e51a25f8SAlfred Perlstein static void bge_free_tx_ring (struct bge_softc *); 196e51a25f8SAlfred Perlstein static int bge_init_tx_ring (struct bge_softc *); 19795d67482SBill Paul 198e51a25f8SAlfred Perlstein static int bge_chipinit (struct bge_softc *); 199e51a25f8SAlfred Perlstein static int bge_blockinit (struct bge_softc *); 20095d67482SBill Paul 2011b4a3b2fSPeter Wemm #ifdef notdef 202e51a25f8SAlfred Perlstein static u_int8_t bge_vpd_readbyte(struct bge_softc *, int); 203e51a25f8SAlfred Perlstein static void bge_vpd_read_res (struct bge_softc *, struct vpd_res *, int); 204e51a25f8SAlfred Perlstein static void bge_vpd_read (struct bge_softc *); 2051b4a3b2fSPeter Wemm #endif 20695d67482SBill Paul 20795d67482SBill Paul static u_int32_t bge_readmem_ind 208e51a25f8SAlfred Perlstein (struct bge_softc *, int); 209e51a25f8SAlfred Perlstein static void bge_writemem_ind (struct bge_softc *, int, int); 21095d67482SBill Paul #ifdef notdef 21195d67482SBill Paul static u_int32_t bge_readreg_ind 212e51a25f8SAlfred Perlstein (struct bge_softc *, int); 21395d67482SBill Paul #endif 214e51a25f8SAlfred Perlstein static void bge_writereg_ind (struct bge_softc *, int, int); 21595d67482SBill Paul 216e51a25f8SAlfred Perlstein static int bge_miibus_readreg (device_t, int, int); 217e51a25f8SAlfred Perlstein static int bge_miibus_writereg (device_t, int, int, int); 218e51a25f8SAlfred Perlstein static void bge_miibus_statchg (device_t); 21995d67482SBill Paul 220e51a25f8SAlfred Perlstein static void bge_reset (struct bge_softc *); 22195d67482SBill Paul 22295d67482SBill Paul static device_method_t bge_methods[] = { 22395d67482SBill Paul /* Device interface */ 22495d67482SBill Paul DEVMETHOD(device_probe, bge_probe), 22595d67482SBill Paul DEVMETHOD(device_attach, bge_attach), 22695d67482SBill Paul DEVMETHOD(device_detach, bge_detach), 22795d67482SBill Paul DEVMETHOD(device_shutdown, bge_shutdown), 22895d67482SBill Paul 22995d67482SBill Paul /* bus interface */ 23095d67482SBill Paul DEVMETHOD(bus_print_child, bus_generic_print_child), 23195d67482SBill Paul DEVMETHOD(bus_driver_added, bus_generic_driver_added), 23295d67482SBill Paul 23395d67482SBill Paul /* MII interface */ 23495d67482SBill Paul DEVMETHOD(miibus_readreg, bge_miibus_readreg), 23595d67482SBill Paul DEVMETHOD(miibus_writereg, bge_miibus_writereg), 23695d67482SBill Paul DEVMETHOD(miibus_statchg, bge_miibus_statchg), 23795d67482SBill Paul 23895d67482SBill Paul { 0, 0 } 23995d67482SBill Paul }; 24095d67482SBill Paul 24195d67482SBill Paul static driver_t bge_driver = { 24295d67482SBill Paul "bge", 24395d67482SBill Paul bge_methods, 24495d67482SBill Paul sizeof(struct bge_softc) 24595d67482SBill Paul }; 24695d67482SBill Paul 24795d67482SBill Paul static devclass_t bge_devclass; 24895d67482SBill Paul 249f246e4a1SMatthew N. Dodd DRIVER_MODULE(bge, pci, bge_driver, bge_devclass, 0, 0); 25095d67482SBill Paul DRIVER_MODULE(miibus, bge, miibus_driver, miibus_devclass, 0, 0); 25195d67482SBill Paul 25295d67482SBill Paul static u_int32_t 25395d67482SBill Paul bge_readmem_ind(sc, off) 25495d67482SBill Paul struct bge_softc *sc; 25595d67482SBill Paul int off; 25695d67482SBill Paul { 25795d67482SBill Paul device_t dev; 25895d67482SBill Paul 25995d67482SBill Paul dev = sc->bge_dev; 26095d67482SBill Paul 26195d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4); 26295d67482SBill Paul return(pci_read_config(dev, BGE_PCI_MEMWIN_DATA, 4)); 26395d67482SBill Paul } 26495d67482SBill Paul 26595d67482SBill Paul static void 26695d67482SBill Paul bge_writemem_ind(sc, off, val) 26795d67482SBill Paul struct bge_softc *sc; 26895d67482SBill Paul int off, val; 26995d67482SBill Paul { 27095d67482SBill Paul device_t dev; 27195d67482SBill Paul 27295d67482SBill Paul dev = sc->bge_dev; 27395d67482SBill Paul 27495d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4); 27595d67482SBill Paul pci_write_config(dev, BGE_PCI_MEMWIN_DATA, val, 4); 27695d67482SBill Paul 27795d67482SBill Paul return; 27895d67482SBill Paul } 27995d67482SBill Paul 28095d67482SBill Paul #ifdef notdef 28195d67482SBill Paul static u_int32_t 28295d67482SBill Paul bge_readreg_ind(sc, off) 28395d67482SBill Paul struct bge_softc *sc; 28495d67482SBill Paul int off; 28595d67482SBill Paul { 28695d67482SBill Paul device_t dev; 28795d67482SBill Paul 28895d67482SBill Paul dev = sc->bge_dev; 28995d67482SBill Paul 29095d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4); 29195d67482SBill Paul return(pci_read_config(dev, BGE_PCI_REG_DATA, 4)); 29295d67482SBill Paul } 29395d67482SBill Paul #endif 29495d67482SBill Paul 29595d67482SBill Paul static void 29695d67482SBill Paul bge_writereg_ind(sc, off, val) 29795d67482SBill Paul struct bge_softc *sc; 29895d67482SBill Paul int off, val; 29995d67482SBill Paul { 30095d67482SBill Paul device_t dev; 30195d67482SBill Paul 30295d67482SBill Paul dev = sc->bge_dev; 30395d67482SBill Paul 30495d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4); 30595d67482SBill Paul pci_write_config(dev, BGE_PCI_REG_DATA, val, 4); 30695d67482SBill Paul 30795d67482SBill Paul return; 30895d67482SBill Paul } 30995d67482SBill Paul 3101b4a3b2fSPeter Wemm #ifdef notdef 31195d67482SBill Paul static u_int8_t 31295d67482SBill Paul bge_vpd_readbyte(sc, addr) 31395d67482SBill Paul struct bge_softc *sc; 31495d67482SBill Paul int addr; 31595d67482SBill Paul { 31695d67482SBill Paul int i; 31795d67482SBill Paul device_t dev; 31895d67482SBill Paul u_int32_t val; 31995d67482SBill Paul 32095d67482SBill Paul dev = sc->bge_dev; 32195d67482SBill Paul pci_write_config(dev, BGE_PCI_VPD_ADDR, addr, 2); 32295d67482SBill Paul for (i = 0; i < BGE_TIMEOUT * 10; i++) { 32395d67482SBill Paul DELAY(10); 32495d67482SBill Paul if (pci_read_config(dev, BGE_PCI_VPD_ADDR, 2) & BGE_VPD_FLAG) 32595d67482SBill Paul break; 32695d67482SBill Paul } 32795d67482SBill Paul 32895d67482SBill Paul if (i == BGE_TIMEOUT) { 32995d67482SBill Paul printf("bge%d: VPD read timed out\n", sc->bge_unit); 33095d67482SBill Paul return(0); 33195d67482SBill Paul } 33295d67482SBill Paul 33395d67482SBill Paul val = pci_read_config(dev, BGE_PCI_VPD_DATA, 4); 33495d67482SBill Paul 33595d67482SBill Paul return((val >> ((addr % 4) * 8)) & 0xFF); 33695d67482SBill Paul } 33795d67482SBill Paul 33895d67482SBill Paul static void 33995d67482SBill Paul bge_vpd_read_res(sc, res, addr) 34095d67482SBill Paul struct bge_softc *sc; 34195d67482SBill Paul struct vpd_res *res; 34295d67482SBill Paul int addr; 34395d67482SBill Paul { 34495d67482SBill Paul int i; 34595d67482SBill Paul u_int8_t *ptr; 34695d67482SBill Paul 34795d67482SBill Paul ptr = (u_int8_t *)res; 34895d67482SBill Paul for (i = 0; i < sizeof(struct vpd_res); i++) 34995d67482SBill Paul ptr[i] = bge_vpd_readbyte(sc, i + addr); 35095d67482SBill Paul 35195d67482SBill Paul return; 35295d67482SBill Paul } 35395d67482SBill Paul 35495d67482SBill Paul static void 35595d67482SBill Paul bge_vpd_read(sc) 35695d67482SBill Paul struct bge_softc *sc; 35795d67482SBill Paul { 35895d67482SBill Paul int pos = 0, i; 35995d67482SBill Paul struct vpd_res res; 36095d67482SBill Paul 36195d67482SBill Paul if (sc->bge_vpd_prodname != NULL) 36295d67482SBill Paul free(sc->bge_vpd_prodname, M_DEVBUF); 36395d67482SBill Paul if (sc->bge_vpd_readonly != NULL) 36495d67482SBill Paul free(sc->bge_vpd_readonly, M_DEVBUF); 36595d67482SBill Paul sc->bge_vpd_prodname = NULL; 36695d67482SBill Paul sc->bge_vpd_readonly = NULL; 36795d67482SBill Paul 36895d67482SBill Paul bge_vpd_read_res(sc, &res, pos); 36995d67482SBill Paul 37095d67482SBill Paul if (res.vr_id != VPD_RES_ID) { 37195d67482SBill Paul printf("bge%d: bad VPD resource id: expected %x got %x\n", 37295d67482SBill Paul sc->bge_unit, VPD_RES_ID, res.vr_id); 37395d67482SBill Paul return; 37495d67482SBill Paul } 37595d67482SBill Paul 37695d67482SBill Paul pos += sizeof(res); 37795d67482SBill Paul sc->bge_vpd_prodname = malloc(res.vr_len + 1, M_DEVBUF, M_NOWAIT); 37895d67482SBill Paul for (i = 0; i < res.vr_len; i++) 37995d67482SBill Paul sc->bge_vpd_prodname[i] = bge_vpd_readbyte(sc, i + pos); 38095d67482SBill Paul sc->bge_vpd_prodname[i] = '\0'; 38195d67482SBill Paul pos += i; 38295d67482SBill Paul 38395d67482SBill Paul bge_vpd_read_res(sc, &res, pos); 38495d67482SBill Paul 38595d67482SBill Paul if (res.vr_id != VPD_RES_READ) { 38695d67482SBill Paul printf("bge%d: bad VPD resource id: expected %x got %x\n", 38795d67482SBill Paul sc->bge_unit, VPD_RES_READ, res.vr_id); 38895d67482SBill Paul return; 38995d67482SBill Paul } 39095d67482SBill Paul 39195d67482SBill Paul pos += sizeof(res); 39295d67482SBill Paul sc->bge_vpd_readonly = malloc(res.vr_len, M_DEVBUF, M_NOWAIT); 39395d67482SBill Paul for (i = 0; i < res.vr_len + 1; i++) 39495d67482SBill Paul sc->bge_vpd_readonly[i] = bge_vpd_readbyte(sc, i + pos); 39595d67482SBill Paul 39695d67482SBill Paul return; 39795d67482SBill Paul } 3981b4a3b2fSPeter Wemm #endif 39995d67482SBill Paul 40095d67482SBill Paul /* 40195d67482SBill Paul * Read a byte of data stored in the EEPROM at address 'addr.' The 40295d67482SBill Paul * BCM570x supports both the traditional bitbang interface and an 40395d67482SBill Paul * auto access interface for reading the EEPROM. We use the auto 40495d67482SBill Paul * access method. 40595d67482SBill Paul */ 40695d67482SBill Paul static u_int8_t 40795d67482SBill Paul bge_eeprom_getbyte(sc, addr, dest) 40895d67482SBill Paul struct bge_softc *sc; 40995d67482SBill Paul int addr; 41095d67482SBill Paul u_int8_t *dest; 41195d67482SBill Paul { 41295d67482SBill Paul int i; 41395d67482SBill Paul u_int32_t byte = 0; 41495d67482SBill Paul 41595d67482SBill Paul /* 41695d67482SBill Paul * Enable use of auto EEPROM access so we can avoid 41795d67482SBill Paul * having to use the bitbang method. 41895d67482SBill Paul */ 41995d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_AUTO_EEPROM); 42095d67482SBill Paul 42195d67482SBill Paul /* Reset the EEPROM, load the clock period. */ 42295d67482SBill Paul CSR_WRITE_4(sc, BGE_EE_ADDR, 42395d67482SBill Paul BGE_EEADDR_RESET|BGE_EEHALFCLK(BGE_HALFCLK_384SCL)); 42495d67482SBill Paul DELAY(20); 42595d67482SBill Paul 42695d67482SBill Paul /* Issue the read EEPROM command. */ 42795d67482SBill Paul CSR_WRITE_4(sc, BGE_EE_ADDR, BGE_EE_READCMD | addr); 42895d67482SBill Paul 42995d67482SBill Paul /* Wait for completion */ 43095d67482SBill Paul for(i = 0; i < BGE_TIMEOUT * 10; i++) { 43195d67482SBill Paul DELAY(10); 43295d67482SBill Paul if (CSR_READ_4(sc, BGE_EE_ADDR) & BGE_EEADDR_DONE) 43395d67482SBill Paul break; 43495d67482SBill Paul } 43595d67482SBill Paul 43695d67482SBill Paul if (i == BGE_TIMEOUT) { 43795d67482SBill Paul printf("bge%d: eeprom read timed out\n", sc->bge_unit); 43895d67482SBill Paul return(0); 43995d67482SBill Paul } 44095d67482SBill Paul 44195d67482SBill Paul /* Get result. */ 44295d67482SBill Paul byte = CSR_READ_4(sc, BGE_EE_DATA); 44395d67482SBill Paul 44495d67482SBill Paul *dest = (byte >> ((addr % 4) * 8)) & 0xFF; 44595d67482SBill Paul 44695d67482SBill Paul return(0); 44795d67482SBill Paul } 44895d67482SBill Paul 44995d67482SBill Paul /* 45095d67482SBill Paul * Read a sequence of bytes from the EEPROM. 45195d67482SBill Paul */ 45295d67482SBill Paul static int 45395d67482SBill Paul bge_read_eeprom(sc, dest, off, cnt) 45495d67482SBill Paul struct bge_softc *sc; 45595d67482SBill Paul caddr_t dest; 45695d67482SBill Paul int off; 45795d67482SBill Paul int cnt; 45895d67482SBill Paul { 45995d67482SBill Paul int err = 0, i; 46095d67482SBill Paul u_int8_t byte = 0; 46195d67482SBill Paul 46295d67482SBill Paul for (i = 0; i < cnt; i++) { 46395d67482SBill Paul err = bge_eeprom_getbyte(sc, off + i, &byte); 46495d67482SBill Paul if (err) 46595d67482SBill Paul break; 46695d67482SBill Paul *(dest + i) = byte; 46795d67482SBill Paul } 46895d67482SBill Paul 46995d67482SBill Paul return(err ? 1 : 0); 47095d67482SBill Paul } 47195d67482SBill Paul 47295d67482SBill Paul static int 47395d67482SBill Paul bge_miibus_readreg(dev, phy, reg) 47495d67482SBill Paul device_t dev; 47595d67482SBill Paul int phy, reg; 47695d67482SBill Paul { 47795d67482SBill Paul struct bge_softc *sc; 47895d67482SBill Paul struct ifnet *ifp; 47937ceeb4dSPaul Saab u_int32_t val, autopoll; 48095d67482SBill Paul int i; 48195d67482SBill Paul 48295d67482SBill Paul sc = device_get_softc(dev); 48395d67482SBill Paul ifp = &sc->arpcom.ac_if; 48495d67482SBill Paul 485b1265c1aSJohn Polstra if (phy != 1) 486b1265c1aSJohn Polstra switch(sc->bge_asicrev) { 487b1265c1aSJohn Polstra case BGE_ASICREV_BCM5701_B5: 488b1265c1aSJohn Polstra case BGE_ASICREV_BCM5703_A2: 4896ac6d2c8SPaul Saab case BGE_ASICREV_BCM5704_A0: 49098b28ee5SBill Paul return(0); 491b1265c1aSJohn Polstra } 49298b28ee5SBill Paul 49337ceeb4dSPaul Saab /* Reading with autopolling on may trigger PCI errors */ 49437ceeb4dSPaul Saab autopoll = CSR_READ_4(sc, BGE_MI_MODE); 49537ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 49637ceeb4dSPaul Saab BGE_CLRBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 49737ceeb4dSPaul Saab DELAY(40); 49837ceeb4dSPaul Saab } 49937ceeb4dSPaul Saab 50095d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_READ|BGE_MICOMM_BUSY| 50195d67482SBill Paul BGE_MIPHY(phy)|BGE_MIREG(reg)); 50295d67482SBill Paul 50395d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 50495d67482SBill Paul val = CSR_READ_4(sc, BGE_MI_COMM); 50595d67482SBill Paul if (!(val & BGE_MICOMM_BUSY)) 50695d67482SBill Paul break; 50795d67482SBill Paul } 50895d67482SBill Paul 50995d67482SBill Paul if (i == BGE_TIMEOUT) { 51095d67482SBill Paul printf("bge%d: PHY read timed out\n", sc->bge_unit); 51137ceeb4dSPaul Saab val = 0; 51237ceeb4dSPaul Saab goto done; 51395d67482SBill Paul } 51495d67482SBill Paul 51595d67482SBill Paul val = CSR_READ_4(sc, BGE_MI_COMM); 51695d67482SBill Paul 51737ceeb4dSPaul Saab done: 51837ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 51937ceeb4dSPaul Saab BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 52037ceeb4dSPaul Saab DELAY(40); 52137ceeb4dSPaul Saab } 52237ceeb4dSPaul Saab 52395d67482SBill Paul if (val & BGE_MICOMM_READFAIL) 52495d67482SBill Paul return(0); 52595d67482SBill Paul 52695d67482SBill Paul return(val & 0xFFFF); 52795d67482SBill Paul } 52895d67482SBill Paul 52995d67482SBill Paul static int 53095d67482SBill Paul bge_miibus_writereg(dev, phy, reg, val) 53195d67482SBill Paul device_t dev; 53295d67482SBill Paul int phy, reg, val; 53395d67482SBill Paul { 53495d67482SBill Paul struct bge_softc *sc; 53537ceeb4dSPaul Saab u_int32_t autopoll; 53695d67482SBill Paul int i; 53795d67482SBill Paul 53895d67482SBill Paul sc = device_get_softc(dev); 53995d67482SBill Paul 54037ceeb4dSPaul Saab /* Reading with autopolling on may trigger PCI errors */ 54137ceeb4dSPaul Saab autopoll = CSR_READ_4(sc, BGE_MI_MODE); 54237ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 54337ceeb4dSPaul Saab BGE_CLRBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 54437ceeb4dSPaul Saab DELAY(40); 54537ceeb4dSPaul Saab } 54637ceeb4dSPaul Saab 54795d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_WRITE|BGE_MICOMM_BUSY| 54895d67482SBill Paul BGE_MIPHY(phy)|BGE_MIREG(reg)|val); 54995d67482SBill Paul 55095d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 55195d67482SBill Paul if (!(CSR_READ_4(sc, BGE_MI_COMM) & BGE_MICOMM_BUSY)) 55295d67482SBill Paul break; 55395d67482SBill Paul } 55495d67482SBill Paul 55537ceeb4dSPaul Saab if (autopoll & BGE_MIMODE_AUTOPOLL) { 55637ceeb4dSPaul Saab BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL); 55737ceeb4dSPaul Saab DELAY(40); 55837ceeb4dSPaul Saab } 55937ceeb4dSPaul Saab 56095d67482SBill Paul if (i == BGE_TIMEOUT) { 56195d67482SBill Paul printf("bge%d: PHY read timed out\n", sc->bge_unit); 56295d67482SBill Paul return(0); 56395d67482SBill Paul } 56495d67482SBill Paul 56595d67482SBill Paul return(0); 56695d67482SBill Paul } 56795d67482SBill Paul 56895d67482SBill Paul static void 56995d67482SBill Paul bge_miibus_statchg(dev) 57095d67482SBill Paul device_t dev; 57195d67482SBill Paul { 57295d67482SBill Paul struct bge_softc *sc; 57395d67482SBill Paul struct mii_data *mii; 57495d67482SBill Paul 57595d67482SBill Paul sc = device_get_softc(dev); 57695d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 57795d67482SBill Paul 57895d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_PORTMODE); 579b418ad5cSPoul-Henning Kamp if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T) { 58095d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_GMII); 58195d67482SBill Paul } else { 58295d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_MII); 58395d67482SBill Paul } 58495d67482SBill Paul 58595d67482SBill Paul if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX) { 58695d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX); 58795d67482SBill Paul } else { 58895d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX); 58995d67482SBill Paul } 59095d67482SBill Paul 59195d67482SBill Paul return; 59295d67482SBill Paul } 59395d67482SBill Paul 59495d67482SBill Paul /* 59595d67482SBill Paul * Handle events that have triggered interrupts. 59695d67482SBill Paul */ 59795d67482SBill Paul static void 59895d67482SBill Paul bge_handle_events(sc) 59995d67482SBill Paul struct bge_softc *sc; 60095d67482SBill Paul { 60195d67482SBill Paul 60295d67482SBill Paul return; 60395d67482SBill Paul } 60495d67482SBill Paul 60595d67482SBill Paul /* 60695d67482SBill Paul * Memory management for jumbo frames. 60795d67482SBill Paul */ 60895d67482SBill Paul 60995d67482SBill Paul static int 61095d67482SBill Paul bge_alloc_jumbo_mem(sc) 61195d67482SBill Paul struct bge_softc *sc; 61295d67482SBill Paul { 61395d67482SBill Paul caddr_t ptr; 61495d67482SBill Paul register int i; 61595d67482SBill Paul struct bge_jpool_entry *entry; 61695d67482SBill Paul 61795d67482SBill Paul /* Grab a big chunk o' storage. */ 61895d67482SBill Paul sc->bge_cdata.bge_jumbo_buf = contigmalloc(BGE_JMEM, M_DEVBUF, 61995d67482SBill Paul M_NOWAIT, 0, 0xffffffff, PAGE_SIZE, 0); 62095d67482SBill Paul 62195d67482SBill Paul if (sc->bge_cdata.bge_jumbo_buf == NULL) { 62295d67482SBill Paul printf("bge%d: no memory for jumbo buffers!\n", sc->bge_unit); 62395d67482SBill Paul return(ENOBUFS); 62495d67482SBill Paul } 62595d67482SBill Paul 62695d67482SBill Paul SLIST_INIT(&sc->bge_jfree_listhead); 62795d67482SBill Paul SLIST_INIT(&sc->bge_jinuse_listhead); 62895d67482SBill Paul 62995d67482SBill Paul /* 63095d67482SBill Paul * Now divide it up into 9K pieces and save the addresses 63195d67482SBill Paul * in an array. 63295d67482SBill Paul */ 63395d67482SBill Paul ptr = sc->bge_cdata.bge_jumbo_buf; 63495d67482SBill Paul for (i = 0; i < BGE_JSLOTS; i++) { 63595d67482SBill Paul sc->bge_cdata.bge_jslots[i] = ptr; 63695d67482SBill Paul ptr += BGE_JLEN; 63795d67482SBill Paul entry = malloc(sizeof(struct bge_jpool_entry), 63895d67482SBill Paul M_DEVBUF, M_NOWAIT); 63995d67482SBill Paul if (entry == NULL) { 64095d67482SBill Paul contigfree(sc->bge_cdata.bge_jumbo_buf, 64195d67482SBill Paul BGE_JMEM, M_DEVBUF); 64295d67482SBill Paul sc->bge_cdata.bge_jumbo_buf = NULL; 64395d67482SBill Paul printf("bge%d: no memory for jumbo " 64495d67482SBill Paul "buffer queue!\n", sc->bge_unit); 64595d67482SBill Paul return(ENOBUFS); 64695d67482SBill Paul } 64795d67482SBill Paul entry->slot = i; 64895d67482SBill Paul SLIST_INSERT_HEAD(&sc->bge_jfree_listhead, 64995d67482SBill Paul entry, jpool_entries); 65095d67482SBill Paul } 65195d67482SBill Paul 65295d67482SBill Paul return(0); 65395d67482SBill Paul } 65495d67482SBill Paul 65595d67482SBill Paul static void 65695d67482SBill Paul bge_free_jumbo_mem(sc) 65795d67482SBill Paul struct bge_softc *sc; 65895d67482SBill Paul { 65995d67482SBill Paul int i; 66095d67482SBill Paul struct bge_jpool_entry *entry; 66195d67482SBill Paul 66295d67482SBill Paul for (i = 0; i < BGE_JSLOTS; i++) { 66395d67482SBill Paul entry = SLIST_FIRST(&sc->bge_jfree_listhead); 66495d67482SBill Paul SLIST_REMOVE_HEAD(&sc->bge_jfree_listhead, jpool_entries); 66595d67482SBill Paul free(entry, M_DEVBUF); 66695d67482SBill Paul } 66795d67482SBill Paul 66895d67482SBill Paul contigfree(sc->bge_cdata.bge_jumbo_buf, BGE_JMEM, M_DEVBUF); 66995d67482SBill Paul 67095d67482SBill Paul return; 67195d67482SBill Paul } 67295d67482SBill Paul 67395d67482SBill Paul /* 67495d67482SBill Paul * Allocate a jumbo buffer. 67595d67482SBill Paul */ 67695d67482SBill Paul static void * 67795d67482SBill Paul bge_jalloc(sc) 67895d67482SBill Paul struct bge_softc *sc; 67995d67482SBill Paul { 68095d67482SBill Paul struct bge_jpool_entry *entry; 68195d67482SBill Paul 68295d67482SBill Paul entry = SLIST_FIRST(&sc->bge_jfree_listhead); 68395d67482SBill Paul 68495d67482SBill Paul if (entry == NULL) { 68595d67482SBill Paul printf("bge%d: no free jumbo buffers\n", sc->bge_unit); 68695d67482SBill Paul return(NULL); 68795d67482SBill Paul } 68895d67482SBill Paul 68995d67482SBill Paul SLIST_REMOVE_HEAD(&sc->bge_jfree_listhead, jpool_entries); 69095d67482SBill Paul SLIST_INSERT_HEAD(&sc->bge_jinuse_listhead, entry, jpool_entries); 69195d67482SBill Paul return(sc->bge_cdata.bge_jslots[entry->slot]); 69295d67482SBill Paul } 69395d67482SBill Paul 69495d67482SBill Paul /* 69595d67482SBill Paul * Release a jumbo buffer. 69695d67482SBill Paul */ 69795d67482SBill Paul static void 69895d67482SBill Paul bge_jfree(buf, args) 699914596abSAlfred Perlstein void *buf; 70095d67482SBill Paul void *args; 70195d67482SBill Paul { 70295d67482SBill Paul struct bge_jpool_entry *entry; 70395d67482SBill Paul struct bge_softc *sc; 70495d67482SBill Paul int i; 70595d67482SBill Paul 70695d67482SBill Paul /* Extract the softc struct pointer. */ 70795d67482SBill Paul sc = (struct bge_softc *)args; 70895d67482SBill Paul 70995d67482SBill Paul if (sc == NULL) 71095d67482SBill Paul panic("bge_jfree: can't find softc pointer!"); 71195d67482SBill Paul 71295d67482SBill Paul /* calculate the slot this buffer belongs to */ 71395d67482SBill Paul 71495d67482SBill Paul i = ((vm_offset_t)buf 71595d67482SBill Paul - (vm_offset_t)sc->bge_cdata.bge_jumbo_buf) / BGE_JLEN; 71695d67482SBill Paul 71795d67482SBill Paul if ((i < 0) || (i >= BGE_JSLOTS)) 71895d67482SBill Paul panic("bge_jfree: asked to free buffer that we don't manage!"); 71995d67482SBill Paul 72095d67482SBill Paul entry = SLIST_FIRST(&sc->bge_jinuse_listhead); 72195d67482SBill Paul if (entry == NULL) 72295d67482SBill Paul panic("bge_jfree: buffer not in use!"); 72395d67482SBill Paul entry->slot = i; 72495d67482SBill Paul SLIST_REMOVE_HEAD(&sc->bge_jinuse_listhead, jpool_entries); 72595d67482SBill Paul SLIST_INSERT_HEAD(&sc->bge_jfree_listhead, entry, jpool_entries); 72695d67482SBill Paul 72795d67482SBill Paul return; 72895d67482SBill Paul } 72995d67482SBill Paul 73095d67482SBill Paul 73195d67482SBill Paul /* 73295d67482SBill Paul * Intialize a standard receive ring descriptor. 73395d67482SBill Paul */ 73495d67482SBill Paul static int 73595d67482SBill Paul bge_newbuf_std(sc, i, m) 73695d67482SBill Paul struct bge_softc *sc; 73795d67482SBill Paul int i; 73895d67482SBill Paul struct mbuf *m; 73995d67482SBill Paul { 74095d67482SBill Paul struct mbuf *m_new = NULL; 74195d67482SBill Paul struct bge_rx_bd *r; 74295d67482SBill Paul 74395d67482SBill Paul if (m == NULL) { 744a163d034SWarner Losh MGETHDR(m_new, M_DONTWAIT, MT_DATA); 74595d67482SBill Paul if (m_new == NULL) { 74695d67482SBill Paul return(ENOBUFS); 74795d67482SBill Paul } 74895d67482SBill Paul 749a163d034SWarner Losh MCLGET(m_new, M_DONTWAIT); 75095d67482SBill Paul if (!(m_new->m_flags & M_EXT)) { 75195d67482SBill Paul m_freem(m_new); 75295d67482SBill Paul return(ENOBUFS); 75395d67482SBill Paul } 75495d67482SBill Paul m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 75595d67482SBill Paul } else { 75695d67482SBill Paul m_new = m; 75795d67482SBill Paul m_new->m_len = m_new->m_pkthdr.len = MCLBYTES; 75895d67482SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 75995d67482SBill Paul } 76095d67482SBill Paul 761e255b776SJohn Polstra if (!sc->bge_rx_alignment_bug) 76295d67482SBill Paul m_adj(m_new, ETHER_ALIGN); 76395d67482SBill Paul sc->bge_cdata.bge_rx_std_chain[i] = m_new; 76495d67482SBill Paul r = &sc->bge_rdata->bge_rx_std_ring[i]; 76595d67482SBill Paul BGE_HOSTADDR(r->bge_addr) = vtophys(mtod(m_new, caddr_t)); 76695d67482SBill Paul r->bge_flags = BGE_RXBDFLAG_END; 76795d67482SBill Paul r->bge_len = m_new->m_len; 76895d67482SBill Paul r->bge_idx = i; 76995d67482SBill Paul 77095d67482SBill Paul return(0); 77195d67482SBill Paul } 77295d67482SBill Paul 77395d67482SBill Paul /* 77495d67482SBill Paul * Initialize a jumbo receive ring descriptor. This allocates 77595d67482SBill Paul * a jumbo buffer from the pool managed internally by the driver. 77695d67482SBill Paul */ 77795d67482SBill Paul static int 77895d67482SBill Paul bge_newbuf_jumbo(sc, i, m) 77995d67482SBill Paul struct bge_softc *sc; 78095d67482SBill Paul int i; 78195d67482SBill Paul struct mbuf *m; 78295d67482SBill Paul { 78395d67482SBill Paul struct mbuf *m_new = NULL; 78495d67482SBill Paul struct bge_rx_bd *r; 78595d67482SBill Paul 78695d67482SBill Paul if (m == NULL) { 78795d67482SBill Paul caddr_t *buf = NULL; 78895d67482SBill Paul 78995d67482SBill Paul /* Allocate the mbuf. */ 790a163d034SWarner Losh MGETHDR(m_new, M_DONTWAIT, MT_DATA); 79195d67482SBill Paul if (m_new == NULL) { 79295d67482SBill Paul return(ENOBUFS); 79395d67482SBill Paul } 79495d67482SBill Paul 79595d67482SBill Paul /* Allocate the jumbo buffer */ 79695d67482SBill Paul buf = bge_jalloc(sc); 79795d67482SBill Paul if (buf == NULL) { 79895d67482SBill Paul m_freem(m_new); 79995d67482SBill Paul printf("bge%d: jumbo allocation failed " 80095d67482SBill Paul "-- packet dropped!\n", sc->bge_unit); 80195d67482SBill Paul return(ENOBUFS); 80295d67482SBill Paul } 80395d67482SBill Paul 80495d67482SBill Paul /* Attach the buffer to the mbuf. */ 80595d67482SBill Paul m_new->m_data = (void *) buf; 80695d67482SBill Paul m_new->m_len = m_new->m_pkthdr.len = BGE_JUMBO_FRAMELEN; 80795d67482SBill Paul MEXTADD(m_new, buf, BGE_JUMBO_FRAMELEN, bge_jfree, 80895d67482SBill Paul (struct bge_softc *)sc, 0, EXT_NET_DRV); 80995d67482SBill Paul } else { 81095d67482SBill Paul m_new = m; 81195d67482SBill Paul m_new->m_data = m_new->m_ext.ext_buf; 81295d67482SBill Paul m_new->m_ext.ext_size = BGE_JUMBO_FRAMELEN; 81395d67482SBill Paul } 81495d67482SBill Paul 815e255b776SJohn Polstra if (!sc->bge_rx_alignment_bug) 81695d67482SBill Paul m_adj(m_new, ETHER_ALIGN); 81795d67482SBill Paul /* Set up the descriptor. */ 81895d67482SBill Paul r = &sc->bge_rdata->bge_rx_jumbo_ring[i]; 81995d67482SBill Paul sc->bge_cdata.bge_rx_jumbo_chain[i] = m_new; 82095d67482SBill Paul BGE_HOSTADDR(r->bge_addr) = vtophys(mtod(m_new, caddr_t)); 82195d67482SBill Paul r->bge_flags = BGE_RXBDFLAG_END|BGE_RXBDFLAG_JUMBO_RING; 82295d67482SBill Paul r->bge_len = m_new->m_len; 82395d67482SBill Paul r->bge_idx = i; 82495d67482SBill Paul 82595d67482SBill Paul return(0); 82695d67482SBill Paul } 82795d67482SBill Paul 82895d67482SBill Paul /* 82995d67482SBill Paul * The standard receive ring has 512 entries in it. At 2K per mbuf cluster, 83095d67482SBill Paul * that's 1MB or memory, which is a lot. For now, we fill only the first 83195d67482SBill Paul * 256 ring entries and hope that our CPU is fast enough to keep up with 83295d67482SBill Paul * the NIC. 83395d67482SBill Paul */ 83495d67482SBill Paul static int 83595d67482SBill Paul bge_init_rx_ring_std(sc) 83695d67482SBill Paul struct bge_softc *sc; 83795d67482SBill Paul { 83895d67482SBill Paul int i; 83995d67482SBill Paul 84095d67482SBill Paul for (i = 0; i < BGE_SSLOTS; i++) { 84195d67482SBill Paul if (bge_newbuf_std(sc, i, NULL) == ENOBUFS) 84295d67482SBill Paul return(ENOBUFS); 84395d67482SBill Paul }; 84495d67482SBill Paul 84595d67482SBill Paul sc->bge_std = i - 1; 84695d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std); 84795d67482SBill Paul 84895d67482SBill Paul return(0); 84995d67482SBill Paul } 85095d67482SBill Paul 85195d67482SBill Paul static void 85295d67482SBill Paul bge_free_rx_ring_std(sc) 85395d67482SBill Paul struct bge_softc *sc; 85495d67482SBill Paul { 85595d67482SBill Paul int i; 85695d67482SBill Paul 85795d67482SBill Paul for (i = 0; i < BGE_STD_RX_RING_CNT; i++) { 85895d67482SBill Paul if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) { 85995d67482SBill Paul m_freem(sc->bge_cdata.bge_rx_std_chain[i]); 86095d67482SBill Paul sc->bge_cdata.bge_rx_std_chain[i] = NULL; 86195d67482SBill Paul } 86295d67482SBill Paul bzero((char *)&sc->bge_rdata->bge_rx_std_ring[i], 86395d67482SBill Paul sizeof(struct bge_rx_bd)); 86495d67482SBill Paul } 86595d67482SBill Paul 86695d67482SBill Paul return; 86795d67482SBill Paul } 86895d67482SBill Paul 86995d67482SBill Paul static int 87095d67482SBill Paul bge_init_rx_ring_jumbo(sc) 87195d67482SBill Paul struct bge_softc *sc; 87295d67482SBill Paul { 87395d67482SBill Paul int i; 87495d67482SBill Paul struct bge_rcb *rcb; 87595d67482SBill Paul 87695d67482SBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 87795d67482SBill Paul if (bge_newbuf_jumbo(sc, i, NULL) == ENOBUFS) 87895d67482SBill Paul return(ENOBUFS); 87995d67482SBill Paul }; 88095d67482SBill Paul 88195d67482SBill Paul sc->bge_jumbo = i - 1; 88295d67482SBill Paul 88395d67482SBill Paul rcb = &sc->bge_rdata->bge_info.bge_jumbo_rx_rcb; 88467111612SJohn Polstra rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0, 0); 88567111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags); 88695d67482SBill Paul 88795d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo); 88895d67482SBill Paul 88995d67482SBill Paul return(0); 89095d67482SBill Paul } 89195d67482SBill Paul 89295d67482SBill Paul static void 89395d67482SBill Paul bge_free_rx_ring_jumbo(sc) 89495d67482SBill Paul struct bge_softc *sc; 89595d67482SBill Paul { 89695d67482SBill Paul int i; 89795d67482SBill Paul 89895d67482SBill Paul for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) { 89995d67482SBill Paul if (sc->bge_cdata.bge_rx_jumbo_chain[i] != NULL) { 90095d67482SBill Paul m_freem(sc->bge_cdata.bge_rx_jumbo_chain[i]); 90195d67482SBill Paul sc->bge_cdata.bge_rx_jumbo_chain[i] = NULL; 90295d67482SBill Paul } 90395d67482SBill Paul bzero((char *)&sc->bge_rdata->bge_rx_jumbo_ring[i], 90495d67482SBill Paul sizeof(struct bge_rx_bd)); 90595d67482SBill Paul } 90695d67482SBill Paul 90795d67482SBill Paul return; 90895d67482SBill Paul } 90995d67482SBill Paul 91095d67482SBill Paul static void 91195d67482SBill Paul bge_free_tx_ring(sc) 91295d67482SBill Paul struct bge_softc *sc; 91395d67482SBill Paul { 91495d67482SBill Paul int i; 91595d67482SBill Paul 91695d67482SBill Paul if (sc->bge_rdata->bge_tx_ring == NULL) 91795d67482SBill Paul return; 91895d67482SBill Paul 91995d67482SBill Paul for (i = 0; i < BGE_TX_RING_CNT; i++) { 92095d67482SBill Paul if (sc->bge_cdata.bge_tx_chain[i] != NULL) { 92195d67482SBill Paul m_freem(sc->bge_cdata.bge_tx_chain[i]); 92295d67482SBill Paul sc->bge_cdata.bge_tx_chain[i] = NULL; 92395d67482SBill Paul } 92495d67482SBill Paul bzero((char *)&sc->bge_rdata->bge_tx_ring[i], 92595d67482SBill Paul sizeof(struct bge_tx_bd)); 92695d67482SBill Paul } 92795d67482SBill Paul 92895d67482SBill Paul return; 92995d67482SBill Paul } 93095d67482SBill Paul 93195d67482SBill Paul static int 93295d67482SBill Paul bge_init_tx_ring(sc) 93395d67482SBill Paul struct bge_softc *sc; 93495d67482SBill Paul { 93595d67482SBill Paul sc->bge_txcnt = 0; 93695d67482SBill Paul sc->bge_tx_saved_considx = 0; 93795d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, 0); 93895d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_TX_NIC_PROD0_LO, 0); 93995d67482SBill Paul 94095d67482SBill Paul return(0); 94195d67482SBill Paul } 94295d67482SBill Paul 94395d67482SBill Paul #define BGE_POLY 0xEDB88320 94495d67482SBill Paul 94595d67482SBill Paul static u_int32_t 94695d67482SBill Paul bge_crc(addr) 94795d67482SBill Paul caddr_t addr; 94895d67482SBill Paul { 94995d67482SBill Paul u_int32_t idx, bit, data, crc; 95095d67482SBill Paul 95195d67482SBill Paul /* Compute CRC for the address value. */ 95295d67482SBill Paul crc = 0xFFFFFFFF; /* initial value */ 95395d67482SBill Paul 95495d67482SBill Paul for (idx = 0; idx < 6; idx++) { 95595d67482SBill Paul for (data = *addr++, bit = 0; bit < 8; bit++, data >>= 1) 95695d67482SBill Paul crc = (crc >> 1) ^ (((crc ^ data) & 1) ? BGE_POLY : 0); 95795d67482SBill Paul } 95895d67482SBill Paul 95995d67482SBill Paul return(crc & 0x7F); 96095d67482SBill Paul } 96195d67482SBill Paul 96295d67482SBill Paul static void 96395d67482SBill Paul bge_setmulti(sc) 96495d67482SBill Paul struct bge_softc *sc; 96595d67482SBill Paul { 96695d67482SBill Paul struct ifnet *ifp; 96795d67482SBill Paul struct ifmultiaddr *ifma; 96895d67482SBill Paul u_int32_t hashes[4] = { 0, 0, 0, 0 }; 96995d67482SBill Paul int h, i; 97095d67482SBill Paul 97195d67482SBill Paul ifp = &sc->arpcom.ac_if; 97295d67482SBill Paul 97395d67482SBill Paul if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) { 97495d67482SBill Paul for (i = 0; i < 4; i++) 97595d67482SBill Paul CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0xFFFFFFFF); 97695d67482SBill Paul return; 97795d67482SBill Paul } 97895d67482SBill Paul 97995d67482SBill Paul /* First, zot all the existing filters. */ 98095d67482SBill Paul for (i = 0; i < 4; i++) 98195d67482SBill Paul CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0); 98295d67482SBill Paul 98395d67482SBill Paul /* Now program new ones. */ 98495d67482SBill Paul TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) { 98595d67482SBill Paul if (ifma->ifma_addr->sa_family != AF_LINK) 98695d67482SBill Paul continue; 98795d67482SBill Paul h = bge_crc(LLADDR((struct sockaddr_dl *)ifma->ifma_addr)); 98895d67482SBill Paul hashes[(h & 0x60) >> 5] |= 1 << (h & 0x1F); 98995d67482SBill Paul } 99095d67482SBill Paul 99195d67482SBill Paul for (i = 0; i < 4; i++) 99295d67482SBill Paul CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), hashes[i]); 99395d67482SBill Paul 99495d67482SBill Paul return; 99595d67482SBill Paul } 99695d67482SBill Paul 99795d67482SBill Paul /* 99895d67482SBill Paul * Do endian, PCI and DMA initialization. Also check the on-board ROM 99995d67482SBill Paul * self-test results. 100095d67482SBill Paul */ 100195d67482SBill Paul static int 100295d67482SBill Paul bge_chipinit(sc) 100395d67482SBill Paul struct bge_softc *sc; 100495d67482SBill Paul { 100595d67482SBill Paul int i; 100695d67482SBill Paul 100795d67482SBill Paul /* Set endianness before we access any non-PCI registers. */ 100895d67482SBill Paul #if BYTE_ORDER == BIG_ENDIAN 100995d67482SBill Paul pci_write_config(sc->bge_dev, BGE_PCI_MISC_CTL, 101095d67482SBill Paul BGE_BIGENDIAN_INIT, 4); 101195d67482SBill Paul #else 101295d67482SBill Paul pci_write_config(sc->bge_dev, BGE_PCI_MISC_CTL, 101395d67482SBill Paul BGE_LITTLEENDIAN_INIT, 4); 101495d67482SBill Paul #endif 101595d67482SBill Paul 101695d67482SBill Paul /* 101795d67482SBill Paul * Check the 'ROM failed' bit on the RX CPU to see if 101895d67482SBill Paul * self-tests passed. 101995d67482SBill Paul */ 102095d67482SBill Paul if (CSR_READ_4(sc, BGE_RXCPU_MODE) & BGE_RXCPUMODE_ROMFAIL) { 102195d67482SBill Paul printf("bge%d: RX CPU self-diagnostics failed!\n", 102295d67482SBill Paul sc->bge_unit); 102395d67482SBill Paul return(ENODEV); 102495d67482SBill Paul } 102595d67482SBill Paul 102695d67482SBill Paul /* Clear the MAC control register */ 102795d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, 0); 102895d67482SBill Paul 102995d67482SBill Paul /* 103095d67482SBill Paul * Clear the MAC statistics block in the NIC's 103195d67482SBill Paul * internal memory. 103295d67482SBill Paul */ 103395d67482SBill Paul for (i = BGE_STATS_BLOCK; 103495d67482SBill Paul i < BGE_STATS_BLOCK_END + 1; i += sizeof(u_int32_t)) 103595d67482SBill Paul BGE_MEMWIN_WRITE(sc, i, 0); 103695d67482SBill Paul 103795d67482SBill Paul for (i = BGE_STATUS_BLOCK; 103895d67482SBill Paul i < BGE_STATUS_BLOCK_END + 1; i += sizeof(u_int32_t)) 103995d67482SBill Paul BGE_MEMWIN_WRITE(sc, i, 0); 104095d67482SBill Paul 104195d67482SBill Paul /* Set up the PCI DMA control register. */ 10428287860eSJohn Polstra if (pci_read_config(sc->bge_dev, BGE_PCI_PCISTATE, 4) & 10438287860eSJohn Polstra BGE_PCISTATE_PCI_BUSMODE) { 10448287860eSJohn Polstra /* Conventional PCI bus */ 104595d67482SBill Paul pci_write_config(sc->bge_dev, BGE_PCI_DMA_RW_CTL, 10468287860eSJohn Polstra BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD|0x3F000F, 4); 10478287860eSJohn Polstra } else { 10488287860eSJohn Polstra /* PCI-X bus */ 10498287860eSJohn Polstra pci_write_config(sc->bge_dev, BGE_PCI_DMA_RW_CTL, 10508287860eSJohn Polstra BGE_PCI_READ_CMD|BGE_PCI_WRITE_CMD|0x1B000F, 4); 10518287860eSJohn Polstra } 105295d67482SBill Paul 105395d67482SBill Paul /* 105495d67482SBill Paul * Set up general mode register. 105595d67482SBill Paul */ 105695d67482SBill Paul CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_MODECTL_WORDSWAP_NONFRAME| 105795d67482SBill Paul BGE_MODECTL_BYTESWAP_DATA|BGE_MODECTL_WORDSWAP_DATA| 105895d67482SBill Paul BGE_MODECTL_MAC_ATTN_INTR|BGE_MODECTL_HOST_SEND_BDS| 10590189c944SBill Paul BGE_MODECTL_NO_RX_CRC|BGE_MODECTL_TX_NO_PHDR_CSUM| 10600189c944SBill Paul BGE_MODECTL_RX_NO_PHDR_CSUM); 106195d67482SBill Paul 106295d67482SBill Paul /* 1063ea13bdd5SJohn Polstra * Disable memory write invalidate. Apparently it is not supported 1064ea13bdd5SJohn Polstra * properly by these devices. 106595d67482SBill Paul */ 1066ea13bdd5SJohn Polstra PCI_CLRBIT(sc->bge_dev, BGE_PCI_CMD, PCIM_CMD_MWIEN, 4); 106795d67482SBill Paul 106895d67482SBill Paul #ifdef __brokenalpha__ 106995d67482SBill Paul /* 107095d67482SBill Paul * Must insure that we do not cross an 8K (bytes) boundary 107195d67482SBill Paul * for DMA reads. Our highest limit is 1K bytes. This is a 107295d67482SBill Paul * restriction on some ALPHA platforms with early revision 107395d67482SBill Paul * 21174 PCI chipsets, such as the AlphaPC 164lx 107495d67482SBill Paul */ 107562f1ea9cSJohn Polstra PCI_SETBIT(sc->bge_dev, BGE_PCI_DMA_RW_CTL, 107662f1ea9cSJohn Polstra BGE_PCI_READ_BNDRY_1024BYTES, 4); 107795d67482SBill Paul #endif 107895d67482SBill Paul 107995d67482SBill Paul /* Set the timer prescaler (always 66Mhz) */ 108095d67482SBill Paul CSR_WRITE_4(sc, BGE_MISC_CFG, 65 << 1/*BGE_32BITTIME_66MHZ*/); 108195d67482SBill Paul 108295d67482SBill Paul return(0); 108395d67482SBill Paul } 108495d67482SBill Paul 108595d67482SBill Paul static int 108695d67482SBill Paul bge_blockinit(sc) 108795d67482SBill Paul struct bge_softc *sc; 108895d67482SBill Paul { 108995d67482SBill Paul struct bge_rcb *rcb; 109067111612SJohn Polstra volatile struct bge_rcb *vrcb; 109195d67482SBill Paul int i; 109295d67482SBill Paul 109395d67482SBill Paul /* 109495d67482SBill Paul * Initialize the memory window pointer register so that 109595d67482SBill Paul * we can access the first 32K of internal NIC RAM. This will 109695d67482SBill Paul * allow us to set up the TX send ring RCBs and the RX return 109795d67482SBill Paul * ring RCBs, plus other things which live in NIC memory. 109895d67482SBill Paul */ 109995d67482SBill Paul CSR_WRITE_4(sc, BGE_PCI_MEMWIN_BASEADDR, 0); 110095d67482SBill Paul 110195d67482SBill Paul /* Configure mbuf memory pool */ 110295d67482SBill Paul if (sc->bge_extram) { 110395d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR, BGE_EXT_SSRAM); 110495d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000); 110595d67482SBill Paul } else { 110695d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR, BGE_BUFFPOOL_1); 110795d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000); 110895d67482SBill Paul } 110995d67482SBill Paul 111095d67482SBill Paul /* Configure DMA resource pool */ 111195d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_BASEADDR, BGE_DMA_DESCRIPTORS); 111295d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LEN, 0x2000); 111395d67482SBill Paul 111495d67482SBill Paul /* Configure mbuf pool watermarks */ 1115fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x50); 1116fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x20); 1117fa228020SPaul Saab CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60); 111895d67482SBill Paul 111995d67482SBill Paul /* Configure DMA resource watermarks */ 112095d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LOWAT, 5); 112195d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_HIWAT, 10); 112295d67482SBill Paul 112395d67482SBill Paul /* Enable buffer manager */ 112495d67482SBill Paul CSR_WRITE_4(sc, BGE_BMAN_MODE, 112595d67482SBill Paul BGE_BMANMODE_ENABLE|BGE_BMANMODE_LOMBUF_ATTN); 112695d67482SBill Paul 112795d67482SBill Paul /* Poll for buffer manager start indication */ 112895d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 112995d67482SBill Paul if (CSR_READ_4(sc, BGE_BMAN_MODE) & BGE_BMANMODE_ENABLE) 113095d67482SBill Paul break; 113195d67482SBill Paul DELAY(10); 113295d67482SBill Paul } 113395d67482SBill Paul 113495d67482SBill Paul if (i == BGE_TIMEOUT) { 113595d67482SBill Paul printf("bge%d: buffer manager failed to start\n", 113695d67482SBill Paul sc->bge_unit); 113795d67482SBill Paul return(ENXIO); 113895d67482SBill Paul } 113995d67482SBill Paul 114095d67482SBill Paul /* Enable flow-through queues */ 114195d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF); 114295d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0); 114395d67482SBill Paul 114495d67482SBill Paul /* Wait until queue initialization is complete */ 114595d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 114695d67482SBill Paul if (CSR_READ_4(sc, BGE_FTQ_RESET) == 0) 114795d67482SBill Paul break; 114895d67482SBill Paul DELAY(10); 114995d67482SBill Paul } 115095d67482SBill Paul 115195d67482SBill Paul if (i == BGE_TIMEOUT) { 115295d67482SBill Paul printf("bge%d: flow-through queue init failed\n", 115395d67482SBill Paul sc->bge_unit); 115495d67482SBill Paul return(ENXIO); 115595d67482SBill Paul } 115695d67482SBill Paul 115795d67482SBill Paul /* Initialize the standard RX ring control block */ 115895d67482SBill Paul rcb = &sc->bge_rdata->bge_info.bge_std_rx_rcb; 115995d67482SBill Paul BGE_HOSTADDR(rcb->bge_hostaddr) = 116095d67482SBill Paul vtophys(&sc->bge_rdata->bge_rx_std_ring); 116167111612SJohn Polstra rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(BGE_MAX_FRAMELEN, 0); 116295d67482SBill Paul if (sc->bge_extram) 116395d67482SBill Paul rcb->bge_nicaddr = BGE_EXT_STD_RX_RINGS; 116495d67482SBill Paul else 116595d67482SBill Paul rcb->bge_nicaddr = BGE_STD_RX_RINGS; 116667111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_HI, rcb->bge_hostaddr.bge_addr_hi); 116767111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_LO, rcb->bge_hostaddr.bge_addr_lo); 116867111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags); 116967111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_STD_RCB_NICADDR, rcb->bge_nicaddr); 117095d67482SBill Paul 117195d67482SBill Paul /* 117295d67482SBill Paul * Initialize the jumbo RX ring control block 117395d67482SBill Paul * We set the 'ring disabled' bit in the flags 117495d67482SBill Paul * field until we're actually ready to start 117595d67482SBill Paul * using this ring (i.e. once we set the MTU 117695d67482SBill Paul * high enough to require it). 117795d67482SBill Paul */ 117895d67482SBill Paul rcb = &sc->bge_rdata->bge_info.bge_jumbo_rx_rcb; 117995d67482SBill Paul BGE_HOSTADDR(rcb->bge_hostaddr) = 118095d67482SBill Paul vtophys(&sc->bge_rdata->bge_rx_jumbo_ring); 118167111612SJohn Polstra rcb->bge_maxlen_flags = 118267111612SJohn Polstra BGE_RCB_MAXLEN_FLAGS(BGE_MAX_FRAMELEN, BGE_RCB_FLAG_RING_DISABLED); 118395d67482SBill Paul if (sc->bge_extram) 118495d67482SBill Paul rcb->bge_nicaddr = BGE_EXT_JUMBO_RX_RINGS; 118595d67482SBill Paul else 118695d67482SBill Paul rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS; 118767111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_HI, 118867111612SJohn Polstra rcb->bge_hostaddr.bge_addr_hi); 118967111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_LO, 119067111612SJohn Polstra rcb->bge_hostaddr.bge_addr_lo); 119167111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags); 119267111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_NICADDR, rcb->bge_nicaddr); 119395d67482SBill Paul 119495d67482SBill Paul /* Set up dummy disabled mini ring RCB */ 119595d67482SBill Paul rcb = &sc->bge_rdata->bge_info.bge_mini_rx_rcb; 119667111612SJohn Polstra rcb->bge_maxlen_flags = 119767111612SJohn Polstra BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED); 119867111612SJohn Polstra CSR_WRITE_4(sc, BGE_RX_MINI_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags); 119995d67482SBill Paul 120095d67482SBill Paul /* 120195d67482SBill Paul * Set the BD ring replentish thresholds. The recommended 120295d67482SBill Paul * values are 1/8th the number of descriptors allocated to 120395d67482SBill Paul * each ring. 120495d67482SBill Paul */ 120595d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDI_STD_REPL_THRESH, BGE_STD_RX_RING_CNT/8); 120695d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDI_JUMBO_REPL_THRESH, BGE_JUMBO_RX_RING_CNT/8); 120795d67482SBill Paul 120895d67482SBill Paul /* 120995d67482SBill Paul * Disable all unused send rings by setting the 'ring disabled' 121095d67482SBill Paul * bit in the flags field of all the TX send ring control blocks. 121195d67482SBill Paul * These are located in NIC memory. 121295d67482SBill Paul */ 121367111612SJohn Polstra vrcb = (volatile struct bge_rcb *)(sc->bge_vhandle + BGE_MEMWIN_START + 121495d67482SBill Paul BGE_SEND_RING_RCB); 121595d67482SBill Paul for (i = 0; i < BGE_TX_RINGS_EXTSSRAM_MAX; i++) { 121667111612SJohn Polstra vrcb->bge_maxlen_flags = 121767111612SJohn Polstra BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED); 121867111612SJohn Polstra vrcb->bge_nicaddr = 0; 121967111612SJohn Polstra vrcb++; 122095d67482SBill Paul } 122195d67482SBill Paul 122295d67482SBill Paul /* Configure TX RCB 0 (we use only the first ring) */ 122367111612SJohn Polstra vrcb = (volatile struct bge_rcb *)(sc->bge_vhandle + BGE_MEMWIN_START + 122495d67482SBill Paul BGE_SEND_RING_RCB); 122567111612SJohn Polstra vrcb->bge_hostaddr.bge_addr_hi = 0; 122667111612SJohn Polstra BGE_HOSTADDR(vrcb->bge_hostaddr) = 122795d67482SBill Paul vtophys(&sc->bge_rdata->bge_tx_ring); 122867111612SJohn Polstra vrcb->bge_nicaddr = BGE_NIC_TXRING_ADDR(0, BGE_TX_RING_CNT); 122967111612SJohn Polstra vrcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(BGE_TX_RING_CNT, 0); 123095d67482SBill Paul 123195d67482SBill Paul /* Disable all unused RX return rings */ 123267111612SJohn Polstra vrcb = (volatile struct bge_rcb *)(sc->bge_vhandle + BGE_MEMWIN_START + 123395d67482SBill Paul BGE_RX_RETURN_RING_RCB); 123495d67482SBill Paul for (i = 0; i < BGE_RX_RINGS_MAX; i++) { 123567111612SJohn Polstra vrcb->bge_hostaddr.bge_addr_hi = 0; 123667111612SJohn Polstra vrcb->bge_hostaddr.bge_addr_lo = 0; 123767111612SJohn Polstra vrcb->bge_maxlen_flags = 123867111612SJohn Polstra BGE_RCB_MAXLEN_FLAGS(BGE_RETURN_RING_CNT, 123967111612SJohn Polstra BGE_RCB_FLAG_RING_DISABLED); 124067111612SJohn Polstra vrcb->bge_nicaddr = 0; 124195d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_CONS0_LO + 124295d67482SBill Paul (i * (sizeof(u_int64_t))), 0); 124367111612SJohn Polstra vrcb++; 124495d67482SBill Paul } 124595d67482SBill Paul 124695d67482SBill Paul /* Initialize RX ring indexes */ 124795d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_STD_PROD_LO, 0); 124895d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_JUMBO_PROD_LO, 0); 124995d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_MINI_PROD_LO, 0); 125095d67482SBill Paul 125195d67482SBill Paul /* 125295d67482SBill Paul * Set up RX return ring 0 125395d67482SBill Paul * Note that the NIC address for RX return rings is 0x00000000. 125495d67482SBill Paul * The return rings live entirely within the host, so the 125595d67482SBill Paul * nicaddr field in the RCB isn't used. 125695d67482SBill Paul */ 125767111612SJohn Polstra vrcb = (volatile struct bge_rcb *)(sc->bge_vhandle + BGE_MEMWIN_START + 125895d67482SBill Paul BGE_RX_RETURN_RING_RCB); 125967111612SJohn Polstra vrcb->bge_hostaddr.bge_addr_hi = 0; 126067111612SJohn Polstra BGE_HOSTADDR(vrcb->bge_hostaddr) = 126195d67482SBill Paul vtophys(&sc->bge_rdata->bge_rx_return_ring); 126267111612SJohn Polstra vrcb->bge_nicaddr = 0x00000000; 126367111612SJohn Polstra vrcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(BGE_RETURN_RING_CNT, 0); 126495d67482SBill Paul 126595d67482SBill Paul /* Set random backoff seed for TX */ 126695d67482SBill Paul CSR_WRITE_4(sc, BGE_TX_RANDOM_BACKOFF, 126795d67482SBill Paul sc->arpcom.ac_enaddr[0] + sc->arpcom.ac_enaddr[1] + 126895d67482SBill Paul sc->arpcom.ac_enaddr[2] + sc->arpcom.ac_enaddr[3] + 126995d67482SBill Paul sc->arpcom.ac_enaddr[4] + sc->arpcom.ac_enaddr[5] + 127095d67482SBill Paul BGE_TX_BACKOFF_SEED_MASK); 127195d67482SBill Paul 127295d67482SBill Paul /* Set inter-packet gap */ 127395d67482SBill Paul CSR_WRITE_4(sc, BGE_TX_LENGTHS, 0x2620); 127495d67482SBill Paul 127595d67482SBill Paul /* 127695d67482SBill Paul * Specify which ring to use for packets that don't match 127795d67482SBill Paul * any RX rules. 127895d67482SBill Paul */ 127995d67482SBill Paul CSR_WRITE_4(sc, BGE_RX_RULES_CFG, 0x08); 128095d67482SBill Paul 128195d67482SBill Paul /* 128295d67482SBill Paul * Configure number of RX lists. One interrupt distribution 128395d67482SBill Paul * list, sixteen active lists, one bad frames class. 128495d67482SBill Paul */ 128595d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_CFG, 0x181); 128695d67482SBill Paul 128795d67482SBill Paul /* Inialize RX list placement stats mask. */ 128895d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_STATS_ENABLE_MASK, 0x007FFFFF); 128995d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_STATS_CTL, 0x1); 129095d67482SBill Paul 129195d67482SBill Paul /* Disable host coalescing until we get it set up */ 129295d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_MODE, 0x00000000); 129395d67482SBill Paul 129495d67482SBill Paul /* Poll to make sure it's shut down. */ 129595d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 129695d67482SBill Paul if (!(CSR_READ_4(sc, BGE_HCC_MODE) & BGE_HCCMODE_ENABLE)) 129795d67482SBill Paul break; 129895d67482SBill Paul DELAY(10); 129995d67482SBill Paul } 130095d67482SBill Paul 130195d67482SBill Paul if (i == BGE_TIMEOUT) { 130295d67482SBill Paul printf("bge%d: host coalescing engine failed to idle\n", 130395d67482SBill Paul sc->bge_unit); 130495d67482SBill Paul return(ENXIO); 130595d67482SBill Paul } 130695d67482SBill Paul 130795d67482SBill Paul /* Set up host coalescing defaults */ 130895d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS, sc->bge_rx_coal_ticks); 130995d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS, sc->bge_tx_coal_ticks); 131095d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS, sc->bge_rx_max_coal_bds); 131195d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS, sc->bge_tx_max_coal_bds); 131295d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS_INT, 0); 131395d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS_INT, 0); 131495d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 0); 131595d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 0); 131695d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_TICKS, sc->bge_stat_ticks); 131795d67482SBill Paul 131895d67482SBill Paul /* Set up address of statistics block */ 131995d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_BASEADDR, BGE_STATS_BLOCK); 132095d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_HI, 0); 132195d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_LO, 132295d67482SBill Paul vtophys(&sc->bge_rdata->bge_info.bge_stats)); 132395d67482SBill Paul 132495d67482SBill Paul /* Set up address of status block */ 132595d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_BASEADDR, BGE_STATUS_BLOCK); 132695d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_HI, 0); 132795d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_LO, 132895d67482SBill Paul vtophys(&sc->bge_rdata->bge_status_block)); 132995d67482SBill Paul sc->bge_rdata->bge_status_block.bge_idx[0].bge_rx_prod_idx = 0; 133095d67482SBill Paul sc->bge_rdata->bge_status_block.bge_idx[0].bge_tx_cons_idx = 0; 133195d67482SBill Paul 133295d67482SBill Paul /* Turn on host coalescing state machine */ 133395d67482SBill Paul CSR_WRITE_4(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE); 133495d67482SBill Paul 133595d67482SBill Paul /* Turn on RX BD completion state machine and enable attentions */ 133695d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDC_MODE, 133795d67482SBill Paul BGE_RBDCMODE_ENABLE|BGE_RBDCMODE_ATTN); 133895d67482SBill Paul 133995d67482SBill Paul /* Turn on RX list placement state machine */ 134095d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE); 134195d67482SBill Paul 134295d67482SBill Paul /* Turn on RX list selector state machine. */ 134395d67482SBill Paul CSR_WRITE_4(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE); 134495d67482SBill Paul 134595d67482SBill Paul /* Turn on DMA, clear stats */ 134695d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, BGE_MACMODE_TXDMA_ENB| 134795d67482SBill Paul BGE_MACMODE_RXDMA_ENB|BGE_MACMODE_RX_STATS_CLEAR| 134895d67482SBill Paul BGE_MACMODE_TX_STATS_CLEAR|BGE_MACMODE_RX_STATS_ENB| 134995d67482SBill Paul BGE_MACMODE_TX_STATS_ENB|BGE_MACMODE_FRMHDR_DMA_ENB| 135095d67482SBill Paul (sc->bge_tbi ? BGE_PORTMODE_TBI : BGE_PORTMODE_MII)); 135195d67482SBill Paul 135295d67482SBill Paul /* Set misc. local control, enable interrupts on attentions */ 135395d67482SBill Paul CSR_WRITE_4(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_ONATTN); 135495d67482SBill Paul 135595d67482SBill Paul #ifdef notdef 135695d67482SBill Paul /* Assert GPIO pins for PHY reset */ 135795d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUT0| 135895d67482SBill Paul BGE_MLC_MISCIO_OUT1|BGE_MLC_MISCIO_OUT2); 135995d67482SBill Paul BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUTEN0| 136095d67482SBill Paul BGE_MLC_MISCIO_OUTEN1|BGE_MLC_MISCIO_OUTEN2); 136195d67482SBill Paul #endif 136295d67482SBill Paul 136395d67482SBill Paul /* Turn on DMA completion state machine */ 136495d67482SBill Paul CSR_WRITE_4(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE); 136595d67482SBill Paul 136695d67482SBill Paul /* Turn on write DMA state machine */ 136795d67482SBill Paul CSR_WRITE_4(sc, BGE_WDMA_MODE, 136895d67482SBill Paul BGE_WDMAMODE_ENABLE|BGE_WDMAMODE_ALL_ATTNS); 136995d67482SBill Paul 137095d67482SBill Paul /* Turn on read DMA state machine */ 137195d67482SBill Paul CSR_WRITE_4(sc, BGE_RDMA_MODE, 137295d67482SBill Paul BGE_RDMAMODE_ENABLE|BGE_RDMAMODE_ALL_ATTNS); 137395d67482SBill Paul 137495d67482SBill Paul /* Turn on RX data completion state machine */ 137595d67482SBill Paul CSR_WRITE_4(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE); 137695d67482SBill Paul 137795d67482SBill Paul /* Turn on RX BD initiator state machine */ 137895d67482SBill Paul CSR_WRITE_4(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE); 137995d67482SBill Paul 138095d67482SBill Paul /* Turn on RX data and RX BD initiator state machine */ 138195d67482SBill Paul CSR_WRITE_4(sc, BGE_RDBDI_MODE, BGE_RDBDIMODE_ENABLE); 138295d67482SBill Paul 138395d67482SBill Paul /* Turn on Mbuf cluster free state machine */ 138495d67482SBill Paul CSR_WRITE_4(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE); 138595d67482SBill Paul 138695d67482SBill Paul /* Turn on send BD completion state machine */ 138795d67482SBill Paul CSR_WRITE_4(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE); 138895d67482SBill Paul 138995d67482SBill Paul /* Turn on send data completion state machine */ 139095d67482SBill Paul CSR_WRITE_4(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE); 139195d67482SBill Paul 139295d67482SBill Paul /* Turn on send data initiator state machine */ 139395d67482SBill Paul CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE); 139495d67482SBill Paul 139595d67482SBill Paul /* Turn on send BD initiator state machine */ 139695d67482SBill Paul CSR_WRITE_4(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE); 139795d67482SBill Paul 139895d67482SBill Paul /* Turn on send BD selector state machine */ 139995d67482SBill Paul CSR_WRITE_4(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE); 140095d67482SBill Paul 140195d67482SBill Paul CSR_WRITE_4(sc, BGE_SDI_STATS_ENABLE_MASK, 0x007FFFFF); 140295d67482SBill Paul CSR_WRITE_4(sc, BGE_SDI_STATS_CTL, 140395d67482SBill Paul BGE_SDISTATSCTL_ENABLE|BGE_SDISTATSCTL_FASTER); 140495d67482SBill Paul 140595d67482SBill Paul /* init LED register */ 140695d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_LED_CTL, 0x00000000); 140795d67482SBill Paul 140895d67482SBill Paul /* ack/clear link change events */ 140995d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED| 141095d67482SBill Paul BGE_MACSTAT_CFG_CHANGED); 141195d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_STS, 0); 141295d67482SBill Paul 141395d67482SBill Paul /* Enable PHY auto polling (for MII/GMII only) */ 141495d67482SBill Paul if (sc->bge_tbi) { 141595d67482SBill Paul CSR_WRITE_4(sc, BGE_MI_STS, BGE_MISTS_LINK); 1416a1d52896SBill Paul } else { 141795d67482SBill Paul BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL|10<<16); 1418a1d52896SBill Paul if (sc->bge_asicrev == BGE_ASICREV_BCM5700) 1419a1d52896SBill Paul CSR_WRITE_4(sc, BGE_MAC_EVT_ENB, 1420a1d52896SBill Paul BGE_EVTENB_MI_INTERRUPT); 1421a1d52896SBill Paul } 142295d67482SBill Paul 142395d67482SBill Paul /* Enable link state change attentions. */ 142495d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_EVT_ENB, BGE_EVTENB_LINK_CHANGED); 142595d67482SBill Paul 142695d67482SBill Paul return(0); 142795d67482SBill Paul } 142895d67482SBill Paul 142995d67482SBill Paul /* 143095d67482SBill Paul * Probe for a Broadcom chip. Check the PCI vendor and device IDs 143195d67482SBill Paul * against our list and return its name if we find a match. Note 143295d67482SBill Paul * that since the Broadcom controller contains VPD support, we 143395d67482SBill Paul * can get the device name string from the controller itself instead 143495d67482SBill Paul * of the compiled-in string. This is a little slow, but it guarantees 143595d67482SBill Paul * we'll always announce the right product name. 143695d67482SBill Paul */ 143795d67482SBill Paul static int 143895d67482SBill Paul bge_probe(dev) 143995d67482SBill Paul device_t dev; 144095d67482SBill Paul { 144195d67482SBill Paul struct bge_type *t; 144295d67482SBill Paul struct bge_softc *sc; 1443029e2ee3SJohn Polstra char *descbuf; 144495d67482SBill Paul 144595d67482SBill Paul t = bge_devs; 144695d67482SBill Paul 144795d67482SBill Paul sc = device_get_softc(dev); 144895d67482SBill Paul bzero(sc, sizeof(struct bge_softc)); 144995d67482SBill Paul sc->bge_unit = device_get_unit(dev); 145095d67482SBill Paul sc->bge_dev = dev; 145195d67482SBill Paul 145295d67482SBill Paul while(t->bge_name != NULL) { 145395d67482SBill Paul if ((pci_get_vendor(dev) == t->bge_vid) && 145495d67482SBill Paul (pci_get_device(dev) == t->bge_did)) { 145595d67482SBill Paul #ifdef notdef 145695d67482SBill Paul bge_vpd_read(sc); 145795d67482SBill Paul device_set_desc(dev, sc->bge_vpd_prodname); 145895d67482SBill Paul #endif 1459029e2ee3SJohn Polstra descbuf = malloc(BGE_DEVDESC_MAX, M_TEMP, M_NOWAIT); 1460029e2ee3SJohn Polstra if (descbuf == NULL) 1461029e2ee3SJohn Polstra return(ENOMEM); 1462029e2ee3SJohn Polstra snprintf(descbuf, BGE_DEVDESC_MAX, 1463029e2ee3SJohn Polstra "%s, ASIC rev. %#04x", t->bge_name, 1464029e2ee3SJohn Polstra pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >> 16); 1465029e2ee3SJohn Polstra device_set_desc_copy(dev, descbuf); 1466029e2ee3SJohn Polstra free(descbuf, M_TEMP); 146795d67482SBill Paul return(0); 146895d67482SBill Paul } 146995d67482SBill Paul t++; 147095d67482SBill Paul } 147195d67482SBill Paul 147295d67482SBill Paul return(ENXIO); 147395d67482SBill Paul } 147495d67482SBill Paul 147595d67482SBill Paul static int 147695d67482SBill Paul bge_attach(dev) 147795d67482SBill Paul device_t dev; 147895d67482SBill Paul { 147995d67482SBill Paul int s; 148095d67482SBill Paul struct ifnet *ifp; 148195d67482SBill Paul struct bge_softc *sc; 1482a1d52896SBill Paul u_int32_t hwcfg = 0; 1483b1265c1aSJohn Polstra u_int32_t mac_addr = 0; 148495d67482SBill Paul int unit, error = 0, rid; 148595d67482SBill Paul 148695d67482SBill Paul s = splimp(); 148795d67482SBill Paul 148895d67482SBill Paul sc = device_get_softc(dev); 148995d67482SBill Paul unit = device_get_unit(dev); 149095d67482SBill Paul sc->bge_dev = dev; 149195d67482SBill Paul sc->bge_unit = unit; 149295d67482SBill Paul 149395d67482SBill Paul /* 149495d67482SBill Paul * Map control/status registers. 149595d67482SBill Paul */ 149695d67482SBill Paul pci_enable_busmaster(dev); 149795d67482SBill Paul 149895d67482SBill Paul rid = BGE_PCI_BAR0; 149995d67482SBill Paul sc->bge_res = bus_alloc_resource(dev, SYS_RES_MEMORY, &rid, 1500306a2090SMatt Jacob 0, ~0, 1, RF_ACTIVE|PCI_RF_DENSE); 150195d67482SBill Paul 150295d67482SBill Paul if (sc->bge_res == NULL) { 150395d67482SBill Paul printf ("bge%d: couldn't map memory\n", unit); 150495d67482SBill Paul error = ENXIO; 150595d67482SBill Paul goto fail; 150695d67482SBill Paul } 150795d67482SBill Paul 150895d67482SBill Paul sc->bge_btag = rman_get_bustag(sc->bge_res); 150995d67482SBill Paul sc->bge_bhandle = rman_get_bushandle(sc->bge_res); 151095d67482SBill Paul sc->bge_vhandle = (vm_offset_t)rman_get_virtual(sc->bge_res); 151195d67482SBill Paul 151295d67482SBill Paul /* Allocate interrupt */ 151395d67482SBill Paul rid = 0; 151495d67482SBill Paul 151595d67482SBill Paul sc->bge_irq = bus_alloc_resource(dev, SYS_RES_IRQ, &rid, 0, ~0, 1, 151695d67482SBill Paul RF_SHAREABLE | RF_ACTIVE); 151795d67482SBill Paul 151895d67482SBill Paul if (sc->bge_irq == NULL) { 151995d67482SBill Paul printf("bge%d: couldn't map interrupt\n", unit); 152095d67482SBill Paul error = ENXIO; 152195d67482SBill Paul goto fail; 152295d67482SBill Paul } 152395d67482SBill Paul 152495d67482SBill Paul error = bus_setup_intr(dev, sc->bge_irq, INTR_TYPE_NET, 152595d67482SBill Paul bge_intr, sc, &sc->bge_intrhand); 152695d67482SBill Paul 152795d67482SBill Paul if (error) { 152895d67482SBill Paul bge_release_resources(sc); 152995d67482SBill Paul printf("bge%d: couldn't set up irq\n", unit); 153095d67482SBill Paul goto fail; 153195d67482SBill Paul } 153295d67482SBill Paul 153395d67482SBill Paul sc->bge_unit = unit; 153495d67482SBill Paul 153595d67482SBill Paul /* Try to reset the chip. */ 153695d67482SBill Paul bge_reset(sc); 153795d67482SBill Paul 153895d67482SBill Paul if (bge_chipinit(sc)) { 153995d67482SBill Paul printf("bge%d: chip initialization failed\n", sc->bge_unit); 154095d67482SBill Paul bge_release_resources(sc); 154195d67482SBill Paul error = ENXIO; 154295d67482SBill Paul goto fail; 154395d67482SBill Paul } 154495d67482SBill Paul 154595d67482SBill Paul /* 154695d67482SBill Paul * Get station address from the EEPROM. 154795d67482SBill Paul */ 1548b1265c1aSJohn Polstra mac_addr = bge_readmem_ind(sc, 0x0c14); 1549b1265c1aSJohn Polstra if ((mac_addr >> 16) == 0x484b) { 1550b1265c1aSJohn Polstra sc->arpcom.ac_enaddr[0] = (u_char)(mac_addr >> 8); 1551b1265c1aSJohn Polstra sc->arpcom.ac_enaddr[1] = (u_char)mac_addr; 1552b1265c1aSJohn Polstra mac_addr = bge_readmem_ind(sc, 0x0c18); 1553b1265c1aSJohn Polstra sc->arpcom.ac_enaddr[2] = (u_char)(mac_addr >> 24); 1554b1265c1aSJohn Polstra sc->arpcom.ac_enaddr[3] = (u_char)(mac_addr >> 16); 1555b1265c1aSJohn Polstra sc->arpcom.ac_enaddr[4] = (u_char)(mac_addr >> 8); 1556b1265c1aSJohn Polstra sc->arpcom.ac_enaddr[5] = (u_char)mac_addr; 1557b1265c1aSJohn Polstra } else if (bge_read_eeprom(sc, (caddr_t)&sc->arpcom.ac_enaddr, 155895d67482SBill Paul BGE_EE_MAC_OFFSET + 2, ETHER_ADDR_LEN)) { 155995d67482SBill Paul printf("bge%d: failed to read station address\n", unit); 156095d67482SBill Paul bge_release_resources(sc); 156195d67482SBill Paul error = ENXIO; 156295d67482SBill Paul goto fail; 156395d67482SBill Paul } 156495d67482SBill Paul 156595d67482SBill Paul /* 156695d67482SBill Paul * A Broadcom chip was detected. Inform the world. 156795d67482SBill Paul */ 156895d67482SBill Paul printf("bge%d: Ethernet address: %6D\n", unit, 156995d67482SBill Paul sc->arpcom.ac_enaddr, ":"); 157095d67482SBill Paul 157195d67482SBill Paul /* Allocate the general information block and ring buffers. */ 157295d67482SBill Paul sc->bge_rdata = contigmalloc(sizeof(struct bge_ring_data), M_DEVBUF, 157395d67482SBill Paul M_NOWAIT, 0, 0xffffffff, PAGE_SIZE, 0); 157495d67482SBill Paul 157595d67482SBill Paul if (sc->bge_rdata == NULL) { 157695d67482SBill Paul bge_release_resources(sc); 157795d67482SBill Paul error = ENXIO; 157895d67482SBill Paul printf("bge%d: no memory for list buffers!\n", sc->bge_unit); 157995d67482SBill Paul goto fail; 158095d67482SBill Paul } 158195d67482SBill Paul 158295d67482SBill Paul bzero(sc->bge_rdata, sizeof(struct bge_ring_data)); 158395d67482SBill Paul 158495d67482SBill Paul /* Try to allocate memory for jumbo buffers. */ 158595d67482SBill Paul if (bge_alloc_jumbo_mem(sc)) { 158695d67482SBill Paul printf("bge%d: jumbo buffer allocation " 158795d67482SBill Paul "failed\n", sc->bge_unit); 158895d67482SBill Paul bge_release_resources(sc); 158995d67482SBill Paul error = ENXIO; 159095d67482SBill Paul goto fail; 159195d67482SBill Paul } 159295d67482SBill Paul 159395d67482SBill Paul /* Set default tuneable values. */ 159495d67482SBill Paul sc->bge_stat_ticks = BGE_TICKS_PER_SEC; 159595d67482SBill Paul sc->bge_rx_coal_ticks = 150; 159695d67482SBill Paul sc->bge_tx_coal_ticks = 150; 159795d67482SBill Paul sc->bge_rx_max_coal_bds = 64; 159895d67482SBill Paul sc->bge_tx_max_coal_bds = 128; 159995d67482SBill Paul 160095d67482SBill Paul /* Set up ifnet structure */ 160195d67482SBill Paul ifp = &sc->arpcom.ac_if; 160295d67482SBill Paul ifp->if_softc = sc; 160395d67482SBill Paul ifp->if_unit = sc->bge_unit; 160495d67482SBill Paul ifp->if_name = "bge"; 160595d67482SBill Paul ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST; 160695d67482SBill Paul ifp->if_ioctl = bge_ioctl; 160795d67482SBill Paul ifp->if_output = ether_output; 160895d67482SBill Paul ifp->if_start = bge_start; 160995d67482SBill Paul ifp->if_watchdog = bge_watchdog; 161095d67482SBill Paul ifp->if_init = bge_init; 161195d67482SBill Paul ifp->if_mtu = ETHERMTU; 161295d67482SBill Paul ifp->if_snd.ifq_maxlen = BGE_TX_RING_CNT - 1; 161395d67482SBill Paul ifp->if_hwassist = BGE_CSUM_FEATURES; 1614673d9191SSam Leffler ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_VLAN_HWTAGGING | IFCAP_VLAN_MTU; 161595d67482SBill Paul ifp->if_capenable = ifp->if_capabilities; 161695d67482SBill Paul 161798b28ee5SBill Paul /* Save ASIC rev. */ 161898b28ee5SBill Paul 161998b28ee5SBill Paul sc->bge_asicrev = 162098b28ee5SBill Paul pci_read_config(dev, BGE_PCI_MISC_CTL, 4) & 162198b28ee5SBill Paul BGE_PCIMISCCTL_ASICREV; 162298b28ee5SBill Paul 1623a1d52896SBill Paul /* Pretend all 5700s are the same */ 1624a1d52896SBill Paul if ((sc->bge_asicrev & 0xFF000000) == BGE_ASICREV_BCM5700) 1625a1d52896SBill Paul sc->bge_asicrev = BGE_ASICREV_BCM5700; 1626a1d52896SBill Paul 1627a1d52896SBill Paul /* 1628a1d52896SBill Paul * Figure out what sort of media we have by checking the 162941abcc1bSPaul Saab * hardware config word in the first 32k of NIC internal memory, 163041abcc1bSPaul Saab * or fall back to examining the EEPROM if necessary. 163141abcc1bSPaul Saab * Note: on some BCM5700 cards, this value appears to be unset. 163241abcc1bSPaul Saab * If that's the case, we have to rely on identifying the NIC 163341abcc1bSPaul Saab * by its PCI subsystem ID, as we do below for the SysKonnect 163441abcc1bSPaul Saab * SK-9D41. 1635a1d52896SBill Paul */ 163641abcc1bSPaul Saab if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG) == BGE_MAGIC_NUMBER) 163741abcc1bSPaul Saab hwcfg = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG); 163841abcc1bSPaul Saab else { 1639a1d52896SBill Paul bge_read_eeprom(sc, (caddr_t)&hwcfg, 1640a1d52896SBill Paul BGE_EE_HWCFG_OFFSET, sizeof(hwcfg)); 164141abcc1bSPaul Saab hwcfg = ntohl(hwcfg); 164241abcc1bSPaul Saab } 164341abcc1bSPaul Saab 164441abcc1bSPaul Saab if ((hwcfg & BGE_HWCFG_MEDIA) == BGE_MEDIA_FIBER) 1645a1d52896SBill Paul sc->bge_tbi = 1; 1646a1d52896SBill Paul 164795d67482SBill Paul /* The SysKonnect SK-9D41 is a 1000baseSX card. */ 164895d67482SBill Paul if ((pci_read_config(dev, BGE_PCI_SUBSYS, 4) >> 16) == SK_SUBSYSID_9D41) 164995d67482SBill Paul sc->bge_tbi = 1; 165095d67482SBill Paul 165195d67482SBill Paul if (sc->bge_tbi) { 165295d67482SBill Paul ifmedia_init(&sc->bge_ifmedia, IFM_IMASK, 165395d67482SBill Paul bge_ifmedia_upd, bge_ifmedia_sts); 165495d67482SBill Paul ifmedia_add(&sc->bge_ifmedia, IFM_ETHER|IFM_1000_SX, 0, NULL); 165595d67482SBill Paul ifmedia_add(&sc->bge_ifmedia, 165695d67482SBill Paul IFM_ETHER|IFM_1000_SX|IFM_FDX, 0, NULL); 165795d67482SBill Paul ifmedia_add(&sc->bge_ifmedia, IFM_ETHER|IFM_AUTO, 0, NULL); 165895d67482SBill Paul ifmedia_set(&sc->bge_ifmedia, IFM_ETHER|IFM_AUTO); 165995d67482SBill Paul } else { 166095d67482SBill Paul /* 166195d67482SBill Paul * Do transceiver setup. 166295d67482SBill Paul */ 166395d67482SBill Paul if (mii_phy_probe(dev, &sc->bge_miibus, 166495d67482SBill Paul bge_ifmedia_upd, bge_ifmedia_sts)) { 166595d67482SBill Paul printf("bge%d: MII without any PHY!\n", sc->bge_unit); 166695d67482SBill Paul bge_release_resources(sc); 166795d67482SBill Paul bge_free_jumbo_mem(sc); 166895d67482SBill Paul error = ENXIO; 166995d67482SBill Paul goto fail; 167095d67482SBill Paul } 167195d67482SBill Paul } 167295d67482SBill Paul 167395d67482SBill Paul /* 1674e255b776SJohn Polstra * When using the BCM5701 in PCI-X mode, data corruption has 1675e255b776SJohn Polstra * been observed in the first few bytes of some received packets. 1676e255b776SJohn Polstra * Aligning the packet buffer in memory eliminates the corruption. 1677e255b776SJohn Polstra * Unfortunately, this misaligns the packet payloads. On platforms 1678e255b776SJohn Polstra * which do not support unaligned accesses, we will realign the 1679e255b776SJohn Polstra * payloads by copying the received packets. 1680e255b776SJohn Polstra */ 1681e255b776SJohn Polstra switch (sc->bge_asicrev) { 1682e255b776SJohn Polstra case BGE_ASICREV_BCM5701_A0: 1683e255b776SJohn Polstra case BGE_ASICREV_BCM5701_B0: 1684e255b776SJohn Polstra case BGE_ASICREV_BCM5701_B2: 1685e255b776SJohn Polstra case BGE_ASICREV_BCM5701_B5: 1686e255b776SJohn Polstra /* If in PCI-X mode, work around the alignment bug. */ 1687e255b776SJohn Polstra if ((pci_read_config(dev, BGE_PCI_PCISTATE, 4) & 1688e255b776SJohn Polstra (BGE_PCISTATE_PCI_BUSMODE | BGE_PCISTATE_PCI_BUSSPEED)) == 1689e255b776SJohn Polstra BGE_PCISTATE_PCI_BUSSPEED) 1690e255b776SJohn Polstra sc->bge_rx_alignment_bug = 1; 1691e255b776SJohn Polstra break; 1692e255b776SJohn Polstra } 1693e255b776SJohn Polstra 1694e255b776SJohn Polstra /* 169595d67482SBill Paul * Call MI attach routine. 169695d67482SBill Paul */ 1697673d9191SSam Leffler ether_ifattach(ifp, sc->arpcom.ac_enaddr); 169895d67482SBill Paul callout_handle_init(&sc->bge_stat_ch); 169995d67482SBill Paul 170095d67482SBill Paul fail: 170195d67482SBill Paul splx(s); 170295d67482SBill Paul 170395d67482SBill Paul return(error); 170495d67482SBill Paul } 170595d67482SBill Paul 170695d67482SBill Paul static int 170795d67482SBill Paul bge_detach(dev) 170895d67482SBill Paul device_t dev; 170995d67482SBill Paul { 171095d67482SBill Paul struct bge_softc *sc; 171195d67482SBill Paul struct ifnet *ifp; 171295d67482SBill Paul int s; 171395d67482SBill Paul 171495d67482SBill Paul s = splimp(); 171595d67482SBill Paul 171695d67482SBill Paul sc = device_get_softc(dev); 171795d67482SBill Paul ifp = &sc->arpcom.ac_if; 171895d67482SBill Paul 1719673d9191SSam Leffler ether_ifdetach(ifp); 172095d67482SBill Paul bge_stop(sc); 172195d67482SBill Paul bge_reset(sc); 172295d67482SBill Paul 172395d67482SBill Paul if (sc->bge_tbi) { 172495d67482SBill Paul ifmedia_removeall(&sc->bge_ifmedia); 172595d67482SBill Paul } else { 172695d67482SBill Paul bus_generic_detach(dev); 172795d67482SBill Paul device_delete_child(dev, sc->bge_miibus); 172895d67482SBill Paul } 172995d67482SBill Paul 173095d67482SBill Paul bge_release_resources(sc); 173195d67482SBill Paul bge_free_jumbo_mem(sc); 173295d67482SBill Paul 173395d67482SBill Paul splx(s); 173495d67482SBill Paul 173595d67482SBill Paul return(0); 173695d67482SBill Paul } 173795d67482SBill Paul 173895d67482SBill Paul static void 173995d67482SBill Paul bge_release_resources(sc) 174095d67482SBill Paul struct bge_softc *sc; 174195d67482SBill Paul { 174295d67482SBill Paul device_t dev; 174395d67482SBill Paul 174495d67482SBill Paul dev = sc->bge_dev; 174595d67482SBill Paul 174695d67482SBill Paul if (sc->bge_vpd_prodname != NULL) 174795d67482SBill Paul free(sc->bge_vpd_prodname, M_DEVBUF); 174895d67482SBill Paul 174995d67482SBill Paul if (sc->bge_vpd_readonly != NULL) 175095d67482SBill Paul free(sc->bge_vpd_readonly, M_DEVBUF); 175195d67482SBill Paul 175295d67482SBill Paul if (sc->bge_intrhand != NULL) 175395d67482SBill Paul bus_teardown_intr(dev, sc->bge_irq, sc->bge_intrhand); 175495d67482SBill Paul 175595d67482SBill Paul if (sc->bge_irq != NULL) 175695d67482SBill Paul bus_release_resource(dev, SYS_RES_IRQ, 0, sc->bge_irq); 175795d67482SBill Paul 175895d67482SBill Paul if (sc->bge_res != NULL) 175995d67482SBill Paul bus_release_resource(dev, SYS_RES_MEMORY, 176095d67482SBill Paul BGE_PCI_BAR0, sc->bge_res); 176195d67482SBill Paul 176295d67482SBill Paul if (sc->bge_rdata != NULL) 176395d67482SBill Paul contigfree(sc->bge_rdata, 176495d67482SBill Paul sizeof(struct bge_ring_data), M_DEVBUF); 176595d67482SBill Paul 176695d67482SBill Paul return; 176795d67482SBill Paul } 176895d67482SBill Paul 176995d67482SBill Paul static void 177095d67482SBill Paul bge_reset(sc) 177195d67482SBill Paul struct bge_softc *sc; 177295d67482SBill Paul { 177395d67482SBill Paul device_t dev; 177495d67482SBill Paul u_int32_t cachesize, command, pcistate; 177595d67482SBill Paul int i, val = 0; 177695d67482SBill Paul 177795d67482SBill Paul dev = sc->bge_dev; 177895d67482SBill Paul 177995d67482SBill Paul /* Save some important PCI state. */ 178095d67482SBill Paul cachesize = pci_read_config(dev, BGE_PCI_CACHESZ, 4); 178195d67482SBill Paul command = pci_read_config(dev, BGE_PCI_CMD, 4); 178295d67482SBill Paul pcistate = pci_read_config(dev, BGE_PCI_PCISTATE, 4); 178395d67482SBill Paul 178495d67482SBill Paul pci_write_config(dev, BGE_PCI_MISC_CTL, 178595d67482SBill Paul BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR| 178695d67482SBill Paul BGE_PCIMISCCTL_ENDIAN_WORDSWAP|BGE_PCIMISCCTL_PCISTATE_RW, 4); 178795d67482SBill Paul 178895d67482SBill Paul /* Issue global reset */ 178995d67482SBill Paul bge_writereg_ind(sc, BGE_MISC_CFG, 179095d67482SBill Paul BGE_MISCCFG_RESET_CORE_CLOCKS|(65<<1)); 179195d67482SBill Paul 179295d67482SBill Paul DELAY(1000); 179395d67482SBill Paul 179495d67482SBill Paul /* Reset some of the PCI state that got zapped by reset */ 179595d67482SBill Paul pci_write_config(dev, BGE_PCI_MISC_CTL, 179695d67482SBill Paul BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR| 179795d67482SBill Paul BGE_PCIMISCCTL_ENDIAN_WORDSWAP|BGE_PCIMISCCTL_PCISTATE_RW, 4); 179895d67482SBill Paul pci_write_config(dev, BGE_PCI_CACHESZ, cachesize, 4); 179995d67482SBill Paul pci_write_config(dev, BGE_PCI_CMD, command, 4); 180095d67482SBill Paul bge_writereg_ind(sc, BGE_MISC_CFG, (65 << 1)); 180195d67482SBill Paul 180295d67482SBill Paul /* 180395d67482SBill Paul * Prevent PXE restart: write a magic number to the 180495d67482SBill Paul * general communications memory at 0xB50. 180595d67482SBill Paul */ 180695d67482SBill Paul bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER); 180795d67482SBill Paul /* 180895d67482SBill Paul * Poll the value location we just wrote until 180995d67482SBill Paul * we see the 1's complement of the magic number. 181095d67482SBill Paul * This indicates that the firmware initialization 181195d67482SBill Paul * is complete. 181295d67482SBill Paul */ 181395d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 181495d67482SBill Paul val = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM); 181595d67482SBill Paul if (val == ~BGE_MAGIC_NUMBER) 181695d67482SBill Paul break; 181795d67482SBill Paul DELAY(10); 181895d67482SBill Paul } 181995d67482SBill Paul 182095d67482SBill Paul if (i == BGE_TIMEOUT) { 182195d67482SBill Paul printf("bge%d: firmware handshake timed out\n", sc->bge_unit); 182295d67482SBill Paul return; 182395d67482SBill Paul } 182495d67482SBill Paul 182595d67482SBill Paul /* 182695d67482SBill Paul * XXX Wait for the value of the PCISTATE register to 182795d67482SBill Paul * return to its original pre-reset state. This is a 182895d67482SBill Paul * fairly good indicator of reset completion. If we don't 182995d67482SBill Paul * wait for the reset to fully complete, trying to read 183095d67482SBill Paul * from the device's non-PCI registers may yield garbage 183195d67482SBill Paul * results. 183295d67482SBill Paul */ 183395d67482SBill Paul for (i = 0; i < BGE_TIMEOUT; i++) { 183495d67482SBill Paul if (pci_read_config(dev, BGE_PCI_PCISTATE, 4) == pcistate) 183595d67482SBill Paul break; 183695d67482SBill Paul DELAY(10); 183795d67482SBill Paul } 183895d67482SBill Paul 183995d67482SBill Paul /* Enable memory arbiter. */ 184095d67482SBill Paul CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE); 184195d67482SBill Paul 184295d67482SBill Paul /* Fix up byte swapping */ 184395d67482SBill Paul CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_MODECTL_BYTESWAP_NONFRAME| 184495d67482SBill Paul BGE_MODECTL_BYTESWAP_DATA); 184595d67482SBill Paul 184695d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_MODE, 0); 184795d67482SBill Paul 184895d67482SBill Paul DELAY(10000); 184995d67482SBill Paul 185095d67482SBill Paul return; 185195d67482SBill Paul } 185295d67482SBill Paul 185395d67482SBill Paul /* 185495d67482SBill Paul * Frame reception handling. This is called if there's a frame 185595d67482SBill Paul * on the receive return list. 185695d67482SBill Paul * 185795d67482SBill Paul * Note: we have to be able to handle two possibilities here: 185895d67482SBill Paul * 1) the frame is from the jumbo recieve ring 185995d67482SBill Paul * 2) the frame is from the standard receive ring 186095d67482SBill Paul */ 186195d67482SBill Paul 186295d67482SBill Paul static void 186395d67482SBill Paul bge_rxeof(sc) 186495d67482SBill Paul struct bge_softc *sc; 186595d67482SBill Paul { 186695d67482SBill Paul struct ifnet *ifp; 186795d67482SBill Paul int stdcnt = 0, jumbocnt = 0; 186895d67482SBill Paul 186995d67482SBill Paul ifp = &sc->arpcom.ac_if; 187095d67482SBill Paul 187195d67482SBill Paul while(sc->bge_rx_saved_considx != 187295d67482SBill Paul sc->bge_rdata->bge_status_block.bge_idx[0].bge_rx_prod_idx) { 187395d67482SBill Paul struct bge_rx_bd *cur_rx; 187495d67482SBill Paul u_int32_t rxidx; 187595d67482SBill Paul struct ether_header *eh; 187695d67482SBill Paul struct mbuf *m = NULL; 187795d67482SBill Paul u_int16_t vlan_tag = 0; 187895d67482SBill Paul int have_tag = 0; 187995d67482SBill Paul 188095d67482SBill Paul cur_rx = 188195d67482SBill Paul &sc->bge_rdata->bge_rx_return_ring[sc->bge_rx_saved_considx]; 188295d67482SBill Paul 188395d67482SBill Paul rxidx = cur_rx->bge_idx; 188495d67482SBill Paul BGE_INC(sc->bge_rx_saved_considx, BGE_RETURN_RING_CNT); 188595d67482SBill Paul 188695d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_VLAN_TAG) { 188795d67482SBill Paul have_tag = 1; 188895d67482SBill Paul vlan_tag = cur_rx->bge_vlan_tag; 188995d67482SBill Paul } 189095d67482SBill Paul 189195d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_JUMBO_RING) { 189295d67482SBill Paul BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT); 189395d67482SBill Paul m = sc->bge_cdata.bge_rx_jumbo_chain[rxidx]; 189495d67482SBill Paul sc->bge_cdata.bge_rx_jumbo_chain[rxidx] = NULL; 189595d67482SBill Paul jumbocnt++; 189695d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) { 189795d67482SBill Paul ifp->if_ierrors++; 189895d67482SBill Paul bge_newbuf_jumbo(sc, sc->bge_jumbo, m); 189995d67482SBill Paul continue; 190095d67482SBill Paul } 190195d67482SBill Paul if (bge_newbuf_jumbo(sc, 190295d67482SBill Paul sc->bge_jumbo, NULL) == ENOBUFS) { 190395d67482SBill Paul ifp->if_ierrors++; 190495d67482SBill Paul bge_newbuf_jumbo(sc, sc->bge_jumbo, m); 190595d67482SBill Paul continue; 190695d67482SBill Paul } 190795d67482SBill Paul } else { 190895d67482SBill Paul BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT); 190995d67482SBill Paul m = sc->bge_cdata.bge_rx_std_chain[rxidx]; 191095d67482SBill Paul sc->bge_cdata.bge_rx_std_chain[rxidx] = NULL; 191195d67482SBill Paul stdcnt++; 191295d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) { 191395d67482SBill Paul ifp->if_ierrors++; 191495d67482SBill Paul bge_newbuf_std(sc, sc->bge_std, m); 191595d67482SBill Paul continue; 191695d67482SBill Paul } 191795d67482SBill Paul if (bge_newbuf_std(sc, sc->bge_std, 191895d67482SBill Paul NULL) == ENOBUFS) { 191995d67482SBill Paul ifp->if_ierrors++; 192095d67482SBill Paul bge_newbuf_std(sc, sc->bge_std, m); 192195d67482SBill Paul continue; 192295d67482SBill Paul } 192395d67482SBill Paul } 192495d67482SBill Paul 192595d67482SBill Paul ifp->if_ipackets++; 1926e255b776SJohn Polstra #ifndef __i386__ 1927e255b776SJohn Polstra /* 1928e255b776SJohn Polstra * The i386 allows unaligned accesses, but for other 1929e255b776SJohn Polstra * platforms we must make sure the payload is aligned. 1930e255b776SJohn Polstra */ 1931e255b776SJohn Polstra if (sc->bge_rx_alignment_bug) { 1932e255b776SJohn Polstra bcopy(m->m_data, m->m_data + ETHER_ALIGN, 1933e255b776SJohn Polstra cur_rx->bge_len); 1934e255b776SJohn Polstra m->m_data += ETHER_ALIGN; 1935e255b776SJohn Polstra } 1936e255b776SJohn Polstra #endif 193795d67482SBill Paul eh = mtod(m, struct ether_header *); 193895d67482SBill Paul m->m_pkthdr.len = m->m_len = cur_rx->bge_len; 193995d67482SBill Paul m->m_pkthdr.rcvif = ifp; 194095d67482SBill Paul 1941eb48892eSDavid Greenman #if 0 /* currently broken for some packets, possibly related to TCP options */ 194295d67482SBill Paul if (ifp->if_hwassist) { 194395d67482SBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED; 194495d67482SBill Paul if ((cur_rx->bge_ip_csum ^ 0xffff) == 0) 194595d67482SBill Paul m->m_pkthdr.csum_flags |= CSUM_IP_VALID; 194695d67482SBill Paul if (cur_rx->bge_flags & BGE_RXBDFLAG_TCP_UDP_CSUM) { 194795d67482SBill Paul m->m_pkthdr.csum_data = 194895d67482SBill Paul cur_rx->bge_tcp_udp_csum; 19490189c944SBill Paul m->m_pkthdr.csum_flags |= CSUM_DATA_VALID; 195095d67482SBill Paul } 195195d67482SBill Paul } 1952eb48892eSDavid Greenman #endif 195395d67482SBill Paul 195495d67482SBill Paul /* 1955673d9191SSam Leffler * If we received a packet with a vlan tag, 1956673d9191SSam Leffler * attach that information to the packet. 195795d67482SBill Paul */ 1958673d9191SSam Leffler if (have_tag) 1959673d9191SSam Leffler VLAN_INPUT_TAG(ifp, m, vlan_tag, continue); 196095d67482SBill Paul 1961673d9191SSam Leffler (*ifp->if_input)(ifp, m); 196295d67482SBill Paul } 196395d67482SBill Paul 196495d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_CONS0_LO, sc->bge_rx_saved_considx); 196595d67482SBill Paul if (stdcnt) 196695d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std); 196795d67482SBill Paul if (jumbocnt) 196895d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo); 196995d67482SBill Paul 197095d67482SBill Paul return; 197195d67482SBill Paul } 197295d67482SBill Paul 197395d67482SBill Paul static void 197495d67482SBill Paul bge_txeof(sc) 197595d67482SBill Paul struct bge_softc *sc; 197695d67482SBill Paul { 197795d67482SBill Paul struct bge_tx_bd *cur_tx = NULL; 197895d67482SBill Paul struct ifnet *ifp; 197995d67482SBill Paul 198095d67482SBill Paul ifp = &sc->arpcom.ac_if; 198195d67482SBill Paul 198295d67482SBill Paul /* 198395d67482SBill Paul * Go through our tx ring and free mbufs for those 198495d67482SBill Paul * frames that have been sent. 198595d67482SBill Paul */ 198695d67482SBill Paul while (sc->bge_tx_saved_considx != 198795d67482SBill Paul sc->bge_rdata->bge_status_block.bge_idx[0].bge_tx_cons_idx) { 198895d67482SBill Paul u_int32_t idx = 0; 198995d67482SBill Paul 199095d67482SBill Paul idx = sc->bge_tx_saved_considx; 199195d67482SBill Paul cur_tx = &sc->bge_rdata->bge_tx_ring[idx]; 199295d67482SBill Paul if (cur_tx->bge_flags & BGE_TXBDFLAG_END) 199395d67482SBill Paul ifp->if_opackets++; 199495d67482SBill Paul if (sc->bge_cdata.bge_tx_chain[idx] != NULL) { 199595d67482SBill Paul m_freem(sc->bge_cdata.bge_tx_chain[idx]); 199695d67482SBill Paul sc->bge_cdata.bge_tx_chain[idx] = NULL; 199795d67482SBill Paul } 199895d67482SBill Paul sc->bge_txcnt--; 199995d67482SBill Paul BGE_INC(sc->bge_tx_saved_considx, BGE_TX_RING_CNT); 200095d67482SBill Paul ifp->if_timer = 0; 200195d67482SBill Paul } 200295d67482SBill Paul 200395d67482SBill Paul if (cur_tx != NULL) 200495d67482SBill Paul ifp->if_flags &= ~IFF_OACTIVE; 200595d67482SBill Paul 200695d67482SBill Paul return; 200795d67482SBill Paul } 200895d67482SBill Paul 200995d67482SBill Paul static void 201095d67482SBill Paul bge_intr(xsc) 201195d67482SBill Paul void *xsc; 201295d67482SBill Paul { 201395d67482SBill Paul struct bge_softc *sc; 201495d67482SBill Paul struct ifnet *ifp; 201595d67482SBill Paul 201695d67482SBill Paul sc = xsc; 201795d67482SBill Paul ifp = &sc->arpcom.ac_if; 201895d67482SBill Paul 201995d67482SBill Paul #ifdef notdef 202095d67482SBill Paul /* Avoid this for now -- checking this register is expensive. */ 202195d67482SBill Paul /* Make sure this is really our interrupt. */ 202295d67482SBill Paul if (!(CSR_READ_4(sc, BGE_MISC_LOCAL_CTL) & BGE_MLC_INTR_STATE)) 202395d67482SBill Paul return; 202495d67482SBill Paul #endif 202595d67482SBill Paul /* Ack interrupt and stop others from occuring. */ 202695d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1); 202795d67482SBill Paul 2028a1d52896SBill Paul /* 2029a1d52896SBill Paul * Process link state changes. 2030a1d52896SBill Paul * Grrr. The link status word in the status block does 2031a1d52896SBill Paul * not work correctly on the BCM5700 rev AX and BX chips, 2032a1d52896SBill Paul * according to all avaibable information. Hence, we have 2033a1d52896SBill Paul * to enable MII interrupts in order to properly obtain 2034a1d52896SBill Paul * async link changes. Unfortunately, this also means that 2035a1d52896SBill Paul * we have to read the MAC status register to detect link 2036a1d52896SBill Paul * changes, thereby adding an additional register access to 2037a1d52896SBill Paul * the interrupt handler. 2038a1d52896SBill Paul */ 2039a1d52896SBill Paul 2040a1d52896SBill Paul if (sc->bge_asicrev == BGE_ASICREV_BCM5700) { 2041a1d52896SBill Paul u_int32_t status; 2042a1d52896SBill Paul 2043a1d52896SBill Paul status = CSR_READ_4(sc, BGE_MAC_STS); 2044a1d52896SBill Paul if (status & BGE_MACSTAT_MI_INTERRUPT) { 204595d67482SBill Paul sc->bge_link = 0; 204695d67482SBill Paul untimeout(bge_tick, sc, sc->bge_stat_ch); 204795d67482SBill Paul bge_tick(sc); 2048a1d52896SBill Paul /* Clear the interrupt */ 2049a1d52896SBill Paul CSR_WRITE_4(sc, BGE_MAC_EVT_ENB, 2050a1d52896SBill Paul BGE_EVTENB_MI_INTERRUPT); 2051a1d52896SBill Paul bge_miibus_readreg(sc->bge_dev, 1, BRGPHY_MII_ISR); 2052a1d52896SBill Paul bge_miibus_writereg(sc->bge_dev, 1, BRGPHY_MII_IMR, 2053a1d52896SBill Paul BRGPHY_INTRS); 205498b28ee5SBill Paul } 2055a1d52896SBill Paul } else { 205637ceeb4dSPaul Saab if ((sc->bge_rdata->bge_status_block.bge_status & 205737ceeb4dSPaul Saab BGE_STATFLAG_UPDATED) && 205837ceeb4dSPaul Saab (sc->bge_rdata->bge_status_block.bge_status & 205937ceeb4dSPaul Saab BGE_STATFLAG_LINKSTATE_CHANGED)) { 206037ceeb4dSPaul Saab sc->bge_rdata->bge_status_block.bge_status &= ~(BGE_STATFLAG_UPDATED|BGE_STATFLAG_LINKSTATE_CHANGED); 2061a1d52896SBill Paul sc->bge_link = 0; 2062a1d52896SBill Paul untimeout(bge_tick, sc, sc->bge_stat_ch); 2063a1d52896SBill Paul bge_tick(sc); 2064a1d52896SBill Paul /* Clear the interrupt */ 206595d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED| 206695d67482SBill Paul BGE_MACSTAT_CFG_CHANGED); 206737ceeb4dSPaul Saab 206837ceeb4dSPaul Saab /* Force flush the status block cached by PCI bridge */ 206937ceeb4dSPaul Saab CSR_READ_4(sc, BGE_MBX_IRQ0_LO); 2070a1d52896SBill Paul } 207195d67482SBill Paul } 207295d67482SBill Paul 207395d67482SBill Paul if (ifp->if_flags & IFF_RUNNING) { 207495d67482SBill Paul /* Check RX return ring producer/consumer */ 207595d67482SBill Paul bge_rxeof(sc); 207695d67482SBill Paul 207795d67482SBill Paul /* Check TX ring producer/consumer */ 207895d67482SBill Paul bge_txeof(sc); 207995d67482SBill Paul } 208095d67482SBill Paul 208195d67482SBill Paul bge_handle_events(sc); 208295d67482SBill Paul 208395d67482SBill Paul /* Re-enable interrupts. */ 208495d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 0); 208595d67482SBill Paul 208695d67482SBill Paul if (ifp->if_flags & IFF_RUNNING && ifp->if_snd.ifq_head != NULL) 208795d67482SBill Paul bge_start(ifp); 208895d67482SBill Paul 208995d67482SBill Paul return; 209095d67482SBill Paul } 209195d67482SBill Paul 209295d67482SBill Paul static void 209395d67482SBill Paul bge_tick(xsc) 209495d67482SBill Paul void *xsc; 209595d67482SBill Paul { 209695d67482SBill Paul struct bge_softc *sc; 209795d67482SBill Paul struct mii_data *mii = NULL; 209895d67482SBill Paul struct ifmedia *ifm = NULL; 209995d67482SBill Paul struct ifnet *ifp; 210095d67482SBill Paul int s; 210195d67482SBill Paul 210295d67482SBill Paul sc = xsc; 210395d67482SBill Paul ifp = &sc->arpcom.ac_if; 210495d67482SBill Paul 210595d67482SBill Paul s = splimp(); 210695d67482SBill Paul 210795d67482SBill Paul bge_stats_update(sc); 210895d67482SBill Paul sc->bge_stat_ch = timeout(bge_tick, sc, hz); 21091c33cc4bSJohn Polstra if (sc->bge_link) { 21101c33cc4bSJohn Polstra splx(s); 211195d67482SBill Paul return; 21121c33cc4bSJohn Polstra } 211395d67482SBill Paul 211495d67482SBill Paul if (sc->bge_tbi) { 211595d67482SBill Paul ifm = &sc->bge_ifmedia; 211695d67482SBill Paul if (CSR_READ_4(sc, BGE_MAC_STS) & 211795d67482SBill Paul BGE_MACSTAT_TBI_PCS_SYNCHED) { 211895d67482SBill Paul sc->bge_link++; 211995d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_STS, 0xFFFFFFFF); 212095d67482SBill Paul printf("bge%d: gigabit link up\n", sc->bge_unit); 212195d67482SBill Paul if (ifp->if_snd.ifq_head != NULL) 212295d67482SBill Paul bge_start(ifp); 212395d67482SBill Paul } 21241c33cc4bSJohn Polstra splx(s); 212595d67482SBill Paul return; 212695d67482SBill Paul } 212795d67482SBill Paul 212895d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 212995d67482SBill Paul mii_tick(mii); 213095d67482SBill Paul 2131b2561871SJonathan Lemon if (!sc->bge_link && mii->mii_media_status & IFM_ACTIVE && 213295d67482SBill Paul IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) { 213395d67482SBill Paul sc->bge_link++; 2134b418ad5cSPoul-Henning Kamp if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T || 213595d67482SBill Paul IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_SX) 213695d67482SBill Paul printf("bge%d: gigabit link up\n", 213795d67482SBill Paul sc->bge_unit); 213895d67482SBill Paul if (ifp->if_snd.ifq_head != NULL) 213995d67482SBill Paul bge_start(ifp); 214095d67482SBill Paul } 214195d67482SBill Paul 214295d67482SBill Paul splx(s); 214395d67482SBill Paul 214495d67482SBill Paul return; 214595d67482SBill Paul } 214695d67482SBill Paul 214795d67482SBill Paul static void 214895d67482SBill Paul bge_stats_update(sc) 214995d67482SBill Paul struct bge_softc *sc; 215095d67482SBill Paul { 215195d67482SBill Paul struct ifnet *ifp; 215295d67482SBill Paul struct bge_stats *stats; 215395d67482SBill Paul 215495d67482SBill Paul ifp = &sc->arpcom.ac_if; 215595d67482SBill Paul 215695d67482SBill Paul stats = (struct bge_stats *)(sc->bge_vhandle + 215795d67482SBill Paul BGE_MEMWIN_START + BGE_STATS_BLOCK); 215895d67482SBill Paul 215995d67482SBill Paul ifp->if_collisions += 216095d67482SBill Paul (stats->dot3StatsSingleCollisionFrames.bge_addr_lo + 216195d67482SBill Paul stats->dot3StatsMultipleCollisionFrames.bge_addr_lo + 216295d67482SBill Paul stats->dot3StatsExcessiveCollisions.bge_addr_lo + 216395d67482SBill Paul stats->dot3StatsLateCollisions.bge_addr_lo) - 216495d67482SBill Paul ifp->if_collisions; 216595d67482SBill Paul 216695d67482SBill Paul #ifdef notdef 216795d67482SBill Paul ifp->if_collisions += 216895d67482SBill Paul (sc->bge_rdata->bge_info.bge_stats.dot3StatsSingleCollisionFrames + 216995d67482SBill Paul sc->bge_rdata->bge_info.bge_stats.dot3StatsMultipleCollisionFrames + 217095d67482SBill Paul sc->bge_rdata->bge_info.bge_stats.dot3StatsExcessiveCollisions + 217195d67482SBill Paul sc->bge_rdata->bge_info.bge_stats.dot3StatsLateCollisions) - 217295d67482SBill Paul ifp->if_collisions; 217395d67482SBill Paul #endif 217495d67482SBill Paul 217595d67482SBill Paul return; 217695d67482SBill Paul } 217795d67482SBill Paul 217895d67482SBill Paul /* 217995d67482SBill Paul * Encapsulate an mbuf chain in the tx ring by coupling the mbuf data 218095d67482SBill Paul * pointers to descriptors. 218195d67482SBill Paul */ 218295d67482SBill Paul static int 218395d67482SBill Paul bge_encap(sc, m_head, txidx) 218495d67482SBill Paul struct bge_softc *sc; 218595d67482SBill Paul struct mbuf *m_head; 218695d67482SBill Paul u_int32_t *txidx; 218795d67482SBill Paul { 218895d67482SBill Paul struct bge_tx_bd *f = NULL; 218995d67482SBill Paul struct mbuf *m; 219095d67482SBill Paul u_int32_t frag, cur, cnt = 0; 219195d67482SBill Paul u_int16_t csum_flags = 0; 2192673d9191SSam Leffler struct m_tag *mtag; 219395d67482SBill Paul 219495d67482SBill Paul m = m_head; 219595d67482SBill Paul cur = frag = *txidx; 219695d67482SBill Paul 219795d67482SBill Paul if (m_head->m_pkthdr.csum_flags) { 219895d67482SBill Paul if (m_head->m_pkthdr.csum_flags & CSUM_IP) 219995d67482SBill Paul csum_flags |= BGE_TXBDFLAG_IP_CSUM; 220095d67482SBill Paul if (m_head->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP)) 220195d67482SBill Paul csum_flags |= BGE_TXBDFLAG_TCP_UDP_CSUM; 220295d67482SBill Paul if (m_head->m_flags & M_LASTFRAG) 220395d67482SBill Paul csum_flags |= BGE_TXBDFLAG_IP_FRAG_END; 220495d67482SBill Paul else if (m_head->m_flags & M_FRAG) 220595d67482SBill Paul csum_flags |= BGE_TXBDFLAG_IP_FRAG; 220695d67482SBill Paul } 220795d67482SBill Paul 2208673d9191SSam Leffler mtag = VLAN_OUTPUT_TAG(&sc->arpcom.ac_if, m); 2209673d9191SSam Leffler 221095d67482SBill Paul /* 221195d67482SBill Paul * Start packing the mbufs in this chain into 221295d67482SBill Paul * the fragment pointers. Stop when we run out 221395d67482SBill Paul * of fragments or hit the end of the mbuf chain. 221495d67482SBill Paul */ 221595d67482SBill Paul for (m = m_head; m != NULL; m = m->m_next) { 221695d67482SBill Paul if (m->m_len != 0) { 221795d67482SBill Paul f = &sc->bge_rdata->bge_tx_ring[frag]; 221895d67482SBill Paul if (sc->bge_cdata.bge_tx_chain[frag] != NULL) 221995d67482SBill Paul break; 222095d67482SBill Paul BGE_HOSTADDR(f->bge_addr) = 222195d67482SBill Paul vtophys(mtod(m, vm_offset_t)); 222295d67482SBill Paul f->bge_len = m->m_len; 222395d67482SBill Paul f->bge_flags = csum_flags; 2224673d9191SSam Leffler if (mtag != NULL) { 222595d67482SBill Paul f->bge_flags |= BGE_TXBDFLAG_VLAN_TAG; 2226673d9191SSam Leffler f->bge_vlan_tag = VLAN_TAG_VALUE(mtag); 222795d67482SBill Paul } else { 222895d67482SBill Paul f->bge_vlan_tag = 0; 222995d67482SBill Paul } 223095d67482SBill Paul /* 223195d67482SBill Paul * Sanity check: avoid coming within 16 descriptors 223295d67482SBill Paul * of the end of the ring. 223395d67482SBill Paul */ 223495d67482SBill Paul if ((BGE_TX_RING_CNT - (sc->bge_txcnt + cnt)) < 16) 223595d67482SBill Paul return(ENOBUFS); 223695d67482SBill Paul cur = frag; 223795d67482SBill Paul BGE_INC(frag, BGE_TX_RING_CNT); 223895d67482SBill Paul cnt++; 223995d67482SBill Paul } 224095d67482SBill Paul } 224195d67482SBill Paul 224295d67482SBill Paul if (m != NULL) 224395d67482SBill Paul return(ENOBUFS); 224495d67482SBill Paul 224595d67482SBill Paul if (frag == sc->bge_tx_saved_considx) 224695d67482SBill Paul return(ENOBUFS); 224795d67482SBill Paul 224895d67482SBill Paul sc->bge_rdata->bge_tx_ring[cur].bge_flags |= BGE_TXBDFLAG_END; 224995d67482SBill Paul sc->bge_cdata.bge_tx_chain[cur] = m_head; 225095d67482SBill Paul sc->bge_txcnt += cnt; 225195d67482SBill Paul 225295d67482SBill Paul *txidx = frag; 225395d67482SBill Paul 225495d67482SBill Paul return(0); 225595d67482SBill Paul } 225695d67482SBill Paul 225795d67482SBill Paul /* 225895d67482SBill Paul * Main transmit routine. To avoid having to do mbuf copies, we put pointers 225995d67482SBill Paul * to the mbuf data regions directly in the transmit descriptors. 226095d67482SBill Paul */ 226195d67482SBill Paul static void 226295d67482SBill Paul bge_start(ifp) 226395d67482SBill Paul struct ifnet *ifp; 226495d67482SBill Paul { 226595d67482SBill Paul struct bge_softc *sc; 226695d67482SBill Paul struct mbuf *m_head = NULL; 226795d67482SBill Paul u_int32_t prodidx = 0; 226895d67482SBill Paul 226995d67482SBill Paul sc = ifp->if_softc; 227095d67482SBill Paul 227195d67482SBill Paul if (!sc->bge_link && ifp->if_snd.ifq_len < 10) 227295d67482SBill Paul return; 227395d67482SBill Paul 227495d67482SBill Paul prodidx = CSR_READ_4(sc, BGE_MBX_TX_HOST_PROD0_LO); 227595d67482SBill Paul 227695d67482SBill Paul while(sc->bge_cdata.bge_tx_chain[prodidx] == NULL) { 227795d67482SBill Paul IF_DEQUEUE(&ifp->if_snd, m_head); 227895d67482SBill Paul if (m_head == NULL) 227995d67482SBill Paul break; 228095d67482SBill Paul 228195d67482SBill Paul /* 228295d67482SBill Paul * XXX 228395d67482SBill Paul * safety overkill. If this is a fragmented packet chain 228495d67482SBill Paul * with delayed TCP/UDP checksums, then only encapsulate 228595d67482SBill Paul * it if we have enough descriptors to handle the entire 228695d67482SBill Paul * chain at once. 228795d67482SBill Paul * (paranoia -- may not actually be needed) 228895d67482SBill Paul */ 228995d67482SBill Paul if (m_head->m_flags & M_FIRSTFRAG && 229095d67482SBill Paul m_head->m_pkthdr.csum_flags & (CSUM_DELAY_DATA)) { 229195d67482SBill Paul if ((BGE_TX_RING_CNT - sc->bge_txcnt) < 229295d67482SBill Paul m_head->m_pkthdr.csum_data + 16) { 229395d67482SBill Paul IF_PREPEND(&ifp->if_snd, m_head); 229495d67482SBill Paul ifp->if_flags |= IFF_OACTIVE; 229595d67482SBill Paul break; 229695d67482SBill Paul } 229795d67482SBill Paul } 229895d67482SBill Paul 229995d67482SBill Paul /* 230095d67482SBill Paul * Pack the data into the transmit ring. If we 230195d67482SBill Paul * don't have room, set the OACTIVE flag and wait 230295d67482SBill Paul * for the NIC to drain the ring. 230395d67482SBill Paul */ 230495d67482SBill Paul if (bge_encap(sc, m_head, &prodidx)) { 230595d67482SBill Paul IF_PREPEND(&ifp->if_snd, m_head); 230695d67482SBill Paul ifp->if_flags |= IFF_OACTIVE; 230795d67482SBill Paul break; 230895d67482SBill Paul } 230995d67482SBill Paul 231095d67482SBill Paul /* 231195d67482SBill Paul * If there's a BPF listener, bounce a copy of this frame 231295d67482SBill Paul * to him. 231395d67482SBill Paul */ 2314673d9191SSam Leffler BPF_MTAP(ifp, m_head); 231595d67482SBill Paul } 231695d67482SBill Paul 231795d67482SBill Paul /* Transmit */ 231895d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx); 231995d67482SBill Paul 232095d67482SBill Paul /* 232195d67482SBill Paul * Set a timeout in case the chip goes out to lunch. 232295d67482SBill Paul */ 232395d67482SBill Paul ifp->if_timer = 5; 232495d67482SBill Paul 232595d67482SBill Paul return; 232695d67482SBill Paul } 232795d67482SBill Paul 232895d67482SBill Paul static void 232995d67482SBill Paul bge_init(xsc) 233095d67482SBill Paul void *xsc; 233195d67482SBill Paul { 233295d67482SBill Paul struct bge_softc *sc = xsc; 233395d67482SBill Paul struct ifnet *ifp; 233495d67482SBill Paul u_int16_t *m; 233595d67482SBill Paul int s; 233695d67482SBill Paul 233795d67482SBill Paul s = splimp(); 233895d67482SBill Paul 233995d67482SBill Paul ifp = &sc->arpcom.ac_if; 234095d67482SBill Paul 234144081f9bSMark Peek if (ifp->if_flags & IFF_RUNNING) { 234244081f9bSMark Peek splx(s); 234395d67482SBill Paul return; 234444081f9bSMark Peek } 234595d67482SBill Paul 234695d67482SBill Paul /* Cancel pending I/O and flush buffers. */ 234795d67482SBill Paul bge_stop(sc); 234895d67482SBill Paul bge_reset(sc); 234995d67482SBill Paul bge_chipinit(sc); 235095d67482SBill Paul 235195d67482SBill Paul /* 235295d67482SBill Paul * Init the various state machines, ring 235395d67482SBill Paul * control blocks and firmware. 235495d67482SBill Paul */ 235595d67482SBill Paul if (bge_blockinit(sc)) { 235695d67482SBill Paul printf("bge%d: initialization failure\n", sc->bge_unit); 235795d67482SBill Paul splx(s); 235895d67482SBill Paul return; 235995d67482SBill Paul } 236095d67482SBill Paul 236195d67482SBill Paul ifp = &sc->arpcom.ac_if; 236295d67482SBill Paul 236395d67482SBill Paul /* Specify MTU. */ 236495d67482SBill Paul CSR_WRITE_4(sc, BGE_RX_MTU, ifp->if_mtu + 236595d67482SBill Paul ETHER_HDR_LEN + ETHER_CRC_LEN); 236695d67482SBill Paul 236795d67482SBill Paul /* Load our MAC address. */ 236895d67482SBill Paul m = (u_int16_t *)&sc->arpcom.ac_enaddr[0]; 236995d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_ADDR1_LO, htons(m[0])); 237095d67482SBill Paul CSR_WRITE_4(sc, BGE_MAC_ADDR1_HI, (htons(m[1]) << 16) | htons(m[2])); 237195d67482SBill Paul 237295d67482SBill Paul /* Enable or disable promiscuous mode as needed. */ 237395d67482SBill Paul if (ifp->if_flags & IFF_PROMISC) { 237495d67482SBill Paul BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC); 237595d67482SBill Paul } else { 237695d67482SBill Paul BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC); 237795d67482SBill Paul } 237895d67482SBill Paul 237995d67482SBill Paul /* Program multicast filter. */ 238095d67482SBill Paul bge_setmulti(sc); 238195d67482SBill Paul 238295d67482SBill Paul /* Init RX ring. */ 238395d67482SBill Paul bge_init_rx_ring_std(sc); 238495d67482SBill Paul 238595d67482SBill Paul /* Init jumbo RX ring. */ 238695d67482SBill Paul if (ifp->if_mtu > (ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN)) 238795d67482SBill Paul bge_init_rx_ring_jumbo(sc); 238895d67482SBill Paul 238995d67482SBill Paul /* Init our RX return ring index */ 239095d67482SBill Paul sc->bge_rx_saved_considx = 0; 239195d67482SBill Paul 239295d67482SBill Paul /* Init TX ring. */ 239395d67482SBill Paul bge_init_tx_ring(sc); 239495d67482SBill Paul 239595d67482SBill Paul /* Turn on transmitter */ 239695d67482SBill Paul BGE_SETBIT(sc, BGE_TX_MODE, BGE_TXMODE_ENABLE); 239795d67482SBill Paul 239895d67482SBill Paul /* Turn on receiver */ 239995d67482SBill Paul BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE); 240095d67482SBill Paul 240195d67482SBill Paul /* Tell firmware we're alive. */ 240295d67482SBill Paul BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 240395d67482SBill Paul 240495d67482SBill Paul /* Enable host interrupts. */ 240595d67482SBill Paul BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_CLEAR_INTA); 240695d67482SBill Paul BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR); 240795d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 0); 240895d67482SBill Paul 240995d67482SBill Paul bge_ifmedia_upd(ifp); 241095d67482SBill Paul 241195d67482SBill Paul ifp->if_flags |= IFF_RUNNING; 241295d67482SBill Paul ifp->if_flags &= ~IFF_OACTIVE; 241395d67482SBill Paul 241495d67482SBill Paul splx(s); 241595d67482SBill Paul 241695d67482SBill Paul sc->bge_stat_ch = timeout(bge_tick, sc, hz); 241795d67482SBill Paul 241895d67482SBill Paul return; 241995d67482SBill Paul } 242095d67482SBill Paul 242195d67482SBill Paul /* 242295d67482SBill Paul * Set media options. 242395d67482SBill Paul */ 242495d67482SBill Paul static int 242595d67482SBill Paul bge_ifmedia_upd(ifp) 242695d67482SBill Paul struct ifnet *ifp; 242795d67482SBill Paul { 242895d67482SBill Paul struct bge_softc *sc; 242995d67482SBill Paul struct mii_data *mii; 243095d67482SBill Paul struct ifmedia *ifm; 243195d67482SBill Paul 243295d67482SBill Paul sc = ifp->if_softc; 243395d67482SBill Paul ifm = &sc->bge_ifmedia; 243495d67482SBill Paul 243595d67482SBill Paul /* If this is a 1000baseX NIC, enable the TBI port. */ 243695d67482SBill Paul if (sc->bge_tbi) { 243795d67482SBill Paul if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER) 243895d67482SBill Paul return(EINVAL); 243995d67482SBill Paul switch(IFM_SUBTYPE(ifm->ifm_media)) { 244095d67482SBill Paul case IFM_AUTO: 244195d67482SBill Paul break; 244295d67482SBill Paul case IFM_1000_SX: 244395d67482SBill Paul if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) { 244495d67482SBill Paul BGE_CLRBIT(sc, BGE_MAC_MODE, 244595d67482SBill Paul BGE_MACMODE_HALF_DUPLEX); 244695d67482SBill Paul } else { 244795d67482SBill Paul BGE_SETBIT(sc, BGE_MAC_MODE, 244895d67482SBill Paul BGE_MACMODE_HALF_DUPLEX); 244995d67482SBill Paul } 245095d67482SBill Paul break; 245195d67482SBill Paul default: 245295d67482SBill Paul return(EINVAL); 245395d67482SBill Paul } 245495d67482SBill Paul return(0); 245595d67482SBill Paul } 245695d67482SBill Paul 245795d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 245895d67482SBill Paul sc->bge_link = 0; 245995d67482SBill Paul if (mii->mii_instance) { 246095d67482SBill Paul struct mii_softc *miisc; 246195d67482SBill Paul for (miisc = LIST_FIRST(&mii->mii_phys); miisc != NULL; 246295d67482SBill Paul miisc = LIST_NEXT(miisc, mii_list)) 246395d67482SBill Paul mii_phy_reset(miisc); 246495d67482SBill Paul } 246595d67482SBill Paul mii_mediachg(mii); 246695d67482SBill Paul 246795d67482SBill Paul return(0); 246895d67482SBill Paul } 246995d67482SBill Paul 247095d67482SBill Paul /* 247195d67482SBill Paul * Report current media status. 247295d67482SBill Paul */ 247395d67482SBill Paul static void 247495d67482SBill Paul bge_ifmedia_sts(ifp, ifmr) 247595d67482SBill Paul struct ifnet *ifp; 247695d67482SBill Paul struct ifmediareq *ifmr; 247795d67482SBill Paul { 247895d67482SBill Paul struct bge_softc *sc; 247995d67482SBill Paul struct mii_data *mii; 248095d67482SBill Paul 248195d67482SBill Paul sc = ifp->if_softc; 248295d67482SBill Paul 248395d67482SBill Paul if (sc->bge_tbi) { 248495d67482SBill Paul ifmr->ifm_status = IFM_AVALID; 248595d67482SBill Paul ifmr->ifm_active = IFM_ETHER; 248695d67482SBill Paul if (CSR_READ_4(sc, BGE_MAC_STS) & 248795d67482SBill Paul BGE_MACSTAT_TBI_PCS_SYNCHED) 248895d67482SBill Paul ifmr->ifm_status |= IFM_ACTIVE; 248995d67482SBill Paul ifmr->ifm_active |= IFM_1000_SX; 249095d67482SBill Paul if (CSR_READ_4(sc, BGE_MAC_MODE) & BGE_MACMODE_HALF_DUPLEX) 249195d67482SBill Paul ifmr->ifm_active |= IFM_HDX; 249295d67482SBill Paul else 249395d67482SBill Paul ifmr->ifm_active |= IFM_FDX; 249495d67482SBill Paul return; 249595d67482SBill Paul } 249695d67482SBill Paul 249795d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 249895d67482SBill Paul mii_pollstat(mii); 249995d67482SBill Paul ifmr->ifm_active = mii->mii_media_active; 250095d67482SBill Paul ifmr->ifm_status = mii->mii_media_status; 250195d67482SBill Paul 250295d67482SBill Paul return; 250395d67482SBill Paul } 250495d67482SBill Paul 250595d67482SBill Paul static int 250695d67482SBill Paul bge_ioctl(ifp, command, data) 250795d67482SBill Paul struct ifnet *ifp; 250895d67482SBill Paul u_long command; 250995d67482SBill Paul caddr_t data; 251095d67482SBill Paul { 251195d67482SBill Paul struct bge_softc *sc = ifp->if_softc; 251295d67482SBill Paul struct ifreq *ifr = (struct ifreq *) data; 251395d67482SBill Paul int s, mask, error = 0; 251495d67482SBill Paul struct mii_data *mii; 251595d67482SBill Paul 251695d67482SBill Paul s = splimp(); 251795d67482SBill Paul 251895d67482SBill Paul switch(command) { 251995d67482SBill Paul case SIOCSIFMTU: 252095d67482SBill Paul if (ifr->ifr_mtu > BGE_JUMBO_MTU) 252195d67482SBill Paul error = EINVAL; 252295d67482SBill Paul else { 252395d67482SBill Paul ifp->if_mtu = ifr->ifr_mtu; 252495d67482SBill Paul ifp->if_flags &= ~IFF_RUNNING; 252595d67482SBill Paul bge_init(sc); 252695d67482SBill Paul } 252795d67482SBill Paul break; 252895d67482SBill Paul case SIOCSIFFLAGS: 252995d67482SBill Paul if (ifp->if_flags & IFF_UP) { 253095d67482SBill Paul /* 253195d67482SBill Paul * If only the state of the PROMISC flag changed, 253295d67482SBill Paul * then just use the 'set promisc mode' command 253395d67482SBill Paul * instead of reinitializing the entire NIC. Doing 253495d67482SBill Paul * a full re-init means reloading the firmware and 253595d67482SBill Paul * waiting for it to start up, which may take a 253695d67482SBill Paul * second or two. 253795d67482SBill Paul */ 253895d67482SBill Paul if (ifp->if_flags & IFF_RUNNING && 253995d67482SBill Paul ifp->if_flags & IFF_PROMISC && 254095d67482SBill Paul !(sc->bge_if_flags & IFF_PROMISC)) { 254195d67482SBill Paul BGE_SETBIT(sc, BGE_RX_MODE, 254295d67482SBill Paul BGE_RXMODE_RX_PROMISC); 254395d67482SBill Paul } else if (ifp->if_flags & IFF_RUNNING && 254495d67482SBill Paul !(ifp->if_flags & IFF_PROMISC) && 254595d67482SBill Paul sc->bge_if_flags & IFF_PROMISC) { 254695d67482SBill Paul BGE_CLRBIT(sc, BGE_RX_MODE, 254795d67482SBill Paul BGE_RXMODE_RX_PROMISC); 254895d67482SBill Paul } else 254995d67482SBill Paul bge_init(sc); 255095d67482SBill Paul } else { 255195d67482SBill Paul if (ifp->if_flags & IFF_RUNNING) { 255295d67482SBill Paul bge_stop(sc); 255395d67482SBill Paul } 255495d67482SBill Paul } 255595d67482SBill Paul sc->bge_if_flags = ifp->if_flags; 255695d67482SBill Paul error = 0; 255795d67482SBill Paul break; 255895d67482SBill Paul case SIOCADDMULTI: 255995d67482SBill Paul case SIOCDELMULTI: 256095d67482SBill Paul if (ifp->if_flags & IFF_RUNNING) { 256195d67482SBill Paul bge_setmulti(sc); 256295d67482SBill Paul error = 0; 256395d67482SBill Paul } 256495d67482SBill Paul break; 256595d67482SBill Paul case SIOCSIFMEDIA: 256695d67482SBill Paul case SIOCGIFMEDIA: 256795d67482SBill Paul if (sc->bge_tbi) { 256895d67482SBill Paul error = ifmedia_ioctl(ifp, ifr, 256995d67482SBill Paul &sc->bge_ifmedia, command); 257095d67482SBill Paul } else { 257195d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 257295d67482SBill Paul error = ifmedia_ioctl(ifp, ifr, 257395d67482SBill Paul &mii->mii_media, command); 257495d67482SBill Paul } 257595d67482SBill Paul break; 257695d67482SBill Paul case SIOCSIFCAP: 257795d67482SBill Paul mask = ifr->ifr_reqcap ^ ifp->if_capenable; 257895d67482SBill Paul if (mask & IFCAP_HWCSUM) { 257995d67482SBill Paul if (IFCAP_HWCSUM & ifp->if_capenable) 258095d67482SBill Paul ifp->if_capenable &= ~IFCAP_HWCSUM; 258195d67482SBill Paul else 258295d67482SBill Paul ifp->if_capenable |= IFCAP_HWCSUM; 258395d67482SBill Paul } 258495d67482SBill Paul error = 0; 258595d67482SBill Paul break; 258695d67482SBill Paul default: 2587673d9191SSam Leffler error = ether_ioctl(ifp, command, data); 258895d67482SBill Paul break; 258995d67482SBill Paul } 259095d67482SBill Paul 259195d67482SBill Paul (void)splx(s); 259295d67482SBill Paul 259395d67482SBill Paul return(error); 259495d67482SBill Paul } 259595d67482SBill Paul 259695d67482SBill Paul static void 259795d67482SBill Paul bge_watchdog(ifp) 259895d67482SBill Paul struct ifnet *ifp; 259995d67482SBill Paul { 260095d67482SBill Paul struct bge_softc *sc; 260195d67482SBill Paul 260295d67482SBill Paul sc = ifp->if_softc; 260395d67482SBill Paul 260495d67482SBill Paul printf("bge%d: watchdog timeout -- resetting\n", sc->bge_unit); 260595d67482SBill Paul 260695d67482SBill Paul ifp->if_flags &= ~IFF_RUNNING; 260795d67482SBill Paul bge_init(sc); 260895d67482SBill Paul 260995d67482SBill Paul ifp->if_oerrors++; 261095d67482SBill Paul 261195d67482SBill Paul return; 261295d67482SBill Paul } 261395d67482SBill Paul 261495d67482SBill Paul /* 261595d67482SBill Paul * Stop the adapter and free any mbufs allocated to the 261695d67482SBill Paul * RX and TX lists. 261795d67482SBill Paul */ 261895d67482SBill Paul static void 261995d67482SBill Paul bge_stop(sc) 262095d67482SBill Paul struct bge_softc *sc; 262195d67482SBill Paul { 262295d67482SBill Paul struct ifnet *ifp; 262395d67482SBill Paul struct ifmedia_entry *ifm; 262495d67482SBill Paul struct mii_data *mii = NULL; 262595d67482SBill Paul int mtmp, itmp; 262695d67482SBill Paul 262795d67482SBill Paul ifp = &sc->arpcom.ac_if; 262895d67482SBill Paul 262995d67482SBill Paul if (!sc->bge_tbi) 263095d67482SBill Paul mii = device_get_softc(sc->bge_miibus); 263195d67482SBill Paul 263295d67482SBill Paul untimeout(bge_tick, sc, sc->bge_stat_ch); 263395d67482SBill Paul 263495d67482SBill Paul /* 263595d67482SBill Paul * Disable all of the receiver blocks 263695d67482SBill Paul */ 263795d67482SBill Paul BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE); 263895d67482SBill Paul BGE_CLRBIT(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE); 263995d67482SBill Paul BGE_CLRBIT(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE); 264095d67482SBill Paul BGE_CLRBIT(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE); 264195d67482SBill Paul BGE_CLRBIT(sc, BGE_RDBDI_MODE, BGE_RBDIMODE_ENABLE); 264295d67482SBill Paul BGE_CLRBIT(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE); 264395d67482SBill Paul BGE_CLRBIT(sc, BGE_RBDC_MODE, BGE_RBDCMODE_ENABLE); 264495d67482SBill Paul 264595d67482SBill Paul /* 264695d67482SBill Paul * Disable all of the transmit blocks 264795d67482SBill Paul */ 264895d67482SBill Paul BGE_CLRBIT(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE); 264995d67482SBill Paul BGE_CLRBIT(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE); 265095d67482SBill Paul BGE_CLRBIT(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE); 265195d67482SBill Paul BGE_CLRBIT(sc, BGE_RDMA_MODE, BGE_RDMAMODE_ENABLE); 265295d67482SBill Paul BGE_CLRBIT(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE); 265395d67482SBill Paul BGE_CLRBIT(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE); 265495d67482SBill Paul BGE_CLRBIT(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE); 265595d67482SBill Paul 265695d67482SBill Paul /* 265795d67482SBill Paul * Shut down all of the memory managers and related 265895d67482SBill Paul * state machines. 265995d67482SBill Paul */ 266095d67482SBill Paul BGE_CLRBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE); 266195d67482SBill Paul BGE_CLRBIT(sc, BGE_WDMA_MODE, BGE_WDMAMODE_ENABLE); 266295d67482SBill Paul BGE_CLRBIT(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE); 266395d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF); 266495d67482SBill Paul CSR_WRITE_4(sc, BGE_FTQ_RESET, 0); 266595d67482SBill Paul BGE_CLRBIT(sc, BGE_BMAN_MODE, BGE_BMANMODE_ENABLE); 266695d67482SBill Paul BGE_CLRBIT(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE); 266795d67482SBill Paul 266895d67482SBill Paul /* Disable host interrupts. */ 266995d67482SBill Paul BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR); 267095d67482SBill Paul CSR_WRITE_4(sc, BGE_MBX_IRQ0_LO, 1); 267195d67482SBill Paul 267295d67482SBill Paul /* 267395d67482SBill Paul * Tell firmware we're shutting down. 267495d67482SBill Paul */ 267595d67482SBill Paul BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP); 267695d67482SBill Paul 267795d67482SBill Paul /* Free the RX lists. */ 267895d67482SBill Paul bge_free_rx_ring_std(sc); 267995d67482SBill Paul 268095d67482SBill Paul /* Free jumbo RX list. */ 268195d67482SBill Paul bge_free_rx_ring_jumbo(sc); 268295d67482SBill Paul 268395d67482SBill Paul /* Free TX buffers. */ 268495d67482SBill Paul bge_free_tx_ring(sc); 268595d67482SBill Paul 268695d67482SBill Paul /* 268795d67482SBill Paul * Isolate/power down the PHY, but leave the media selection 268895d67482SBill Paul * unchanged so that things will be put back to normal when 268995d67482SBill Paul * we bring the interface back up. 269095d67482SBill Paul */ 269195d67482SBill Paul if (!sc->bge_tbi) { 269295d67482SBill Paul itmp = ifp->if_flags; 269395d67482SBill Paul ifp->if_flags |= IFF_UP; 269495d67482SBill Paul ifm = mii->mii_media.ifm_cur; 269595d67482SBill Paul mtmp = ifm->ifm_media; 269695d67482SBill Paul ifm->ifm_media = IFM_ETHER|IFM_NONE; 269795d67482SBill Paul mii_mediachg(mii); 269895d67482SBill Paul ifm->ifm_media = mtmp; 269995d67482SBill Paul ifp->if_flags = itmp; 270095d67482SBill Paul } 270195d67482SBill Paul 270295d67482SBill Paul sc->bge_link = 0; 270395d67482SBill Paul 270495d67482SBill Paul sc->bge_tx_saved_considx = BGE_TXCONS_UNSET; 270595d67482SBill Paul 270695d67482SBill Paul ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE); 270795d67482SBill Paul 270895d67482SBill Paul return; 270995d67482SBill Paul } 271095d67482SBill Paul 271195d67482SBill Paul /* 271295d67482SBill Paul * Stop all chip I/O so that the kernel's probe routines don't 271395d67482SBill Paul * get confused by errant DMAs when rebooting. 271495d67482SBill Paul */ 271595d67482SBill Paul static void 271695d67482SBill Paul bge_shutdown(dev) 271795d67482SBill Paul device_t dev; 271895d67482SBill Paul { 271995d67482SBill Paul struct bge_softc *sc; 272095d67482SBill Paul 272195d67482SBill Paul sc = device_get_softc(dev); 272295d67482SBill Paul 272395d67482SBill Paul bge_stop(sc); 272495d67482SBill Paul bge_reset(sc); 272595d67482SBill Paul 272695d67482SBill Paul return; 272795d67482SBill Paul } 2728