xref: /freebsd/sys/dev/bge/if_bge.c (revision 2e1d4df4191fa8fd15001a7158c473c8fc865b77)
1098ca2bdSWarner Losh /*-
295d67482SBill Paul  * Copyright (c) 2001 Wind River Systems
395d67482SBill Paul  * Copyright (c) 1997, 1998, 1999, 2001
495d67482SBill Paul  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
595d67482SBill Paul  *
695d67482SBill Paul  * Redistribution and use in source and binary forms, with or without
795d67482SBill Paul  * modification, are permitted provided that the following conditions
895d67482SBill Paul  * are met:
995d67482SBill Paul  * 1. Redistributions of source code must retain the above copyright
1095d67482SBill Paul  *    notice, this list of conditions and the following disclaimer.
1195d67482SBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
1295d67482SBill Paul  *    notice, this list of conditions and the following disclaimer in the
1395d67482SBill Paul  *    documentation and/or other materials provided with the distribution.
1495d67482SBill Paul  * 3. All advertising materials mentioning features or use of this software
1595d67482SBill Paul  *    must display the following acknowledgement:
1695d67482SBill Paul  *	This product includes software developed by Bill Paul.
1795d67482SBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
1895d67482SBill Paul  *    may be used to endorse or promote products derived from this software
1995d67482SBill Paul  *    without specific prior written permission.
2095d67482SBill Paul  *
2195d67482SBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2295d67482SBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2395d67482SBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2495d67482SBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2595d67482SBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2695d67482SBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2795d67482SBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2895d67482SBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2995d67482SBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
3095d67482SBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3195d67482SBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
3295d67482SBill Paul  */
3395d67482SBill Paul 
34aad970f1SDavid E. O'Brien #include <sys/cdefs.h>
35aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$");
36aad970f1SDavid E. O'Brien 
3795d67482SBill Paul /*
3895d67482SBill Paul  * Broadcom BCM570x family gigabit ethernet driver for FreeBSD.
3995d67482SBill Paul  *
4095d67482SBill Paul  * The Broadcom BCM5700 is based on technology originally developed by
4195d67482SBill Paul  * Alteon Networks as part of the Tigon I and Tigon II gigabit ethernet
4295d67482SBill Paul  * MAC chips. The BCM5700, sometimes refered to as the Tigon III, has
4395d67482SBill Paul  * two on-board MIPS R4000 CPUs and can have as much as 16MB of external
4495d67482SBill Paul  * SSRAM. The BCM5700 supports TCP, UDP and IP checksum offload, jumbo
4595d67482SBill Paul  * frames, highly configurable RX filtering, and 16 RX and TX queues
4695d67482SBill Paul  * (which, along with RX filter rules, can be used for QOS applications).
4795d67482SBill Paul  * Other features, such as TCP segmentation, may be available as part
4895d67482SBill Paul  * of value-added firmware updates. Unlike the Tigon I and Tigon II,
4995d67482SBill Paul  * firmware images can be stored in hardware and need not be compiled
5095d67482SBill Paul  * into the driver.
5195d67482SBill Paul  *
5295d67482SBill Paul  * The BCM5700 supports the PCI v2.2 and PCI-X v1.0 standards, and will
5395d67482SBill Paul  * function in a 32-bit/64-bit 33/66Mhz bus, or a 64-bit/133Mhz bus.
5495d67482SBill Paul  *
5595d67482SBill Paul  * The BCM5701 is a single-chip solution incorporating both the BCM5700
5698b28ee5SBill Paul  * MAC and a BCM5401 10/100/1000 PHY. Unlike the BCM5700, the BCM5701
5795d67482SBill Paul  * does not support external SSRAM.
5895d67482SBill Paul  *
5995d67482SBill Paul  * Broadcom also produces a variation of the BCM5700 under the "Altima"
6095d67482SBill Paul  * brand name, which is functionally similar but lacks PCI-X support.
6195d67482SBill Paul  *
6295d67482SBill Paul  * Without external SSRAM, you can only have at most 4 TX rings,
6395d67482SBill Paul  * and the use of the mini RX ring is disabled. This seems to imply
6495d67482SBill Paul  * that these features are simply not available on the BCM5701. As a
6595d67482SBill Paul  * result, this driver does not implement any support for the mini RX
6695d67482SBill Paul  * ring.
6795d67482SBill Paul  */
6895d67482SBill Paul 
6975719184SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
7075719184SGleb Smirnoff #include "opt_device_polling.h"
7175719184SGleb Smirnoff #endif
7275719184SGleb Smirnoff 
7395d67482SBill Paul #include <sys/param.h>
74f41ac2beSBill Paul #include <sys/endian.h>
7595d67482SBill Paul #include <sys/systm.h>
7695d67482SBill Paul #include <sys/sockio.h>
7795d67482SBill Paul #include <sys/mbuf.h>
7895d67482SBill Paul #include <sys/malloc.h>
7995d67482SBill Paul #include <sys/kernel.h>
80fe12f24bSPoul-Henning Kamp #include <sys/module.h>
8195d67482SBill Paul #include <sys/socket.h>
82f1a7e6d5SScott Long #include <sys/sysctl.h>
83dfe0df9aSPyun YongHyeon #include <sys/taskqueue.h>
8495d67482SBill Paul 
8595d67482SBill Paul #include <net/if.h>
8695d67482SBill Paul #include <net/if_arp.h>
8795d67482SBill Paul #include <net/ethernet.h>
8895d67482SBill Paul #include <net/if_dl.h>
8995d67482SBill Paul #include <net/if_media.h>
9095d67482SBill Paul 
9195d67482SBill Paul #include <net/bpf.h>
9295d67482SBill Paul 
9395d67482SBill Paul #include <net/if_types.h>
9495d67482SBill Paul #include <net/if_vlan_var.h>
9595d67482SBill Paul 
9695d67482SBill Paul #include <netinet/in_systm.h>
9795d67482SBill Paul #include <netinet/in.h>
9895d67482SBill Paul #include <netinet/ip.h>
99ca3f1187SPyun YongHyeon #include <netinet/tcp.h>
10095d67482SBill Paul 
10195d67482SBill Paul #include <machine/bus.h>
10295d67482SBill Paul #include <machine/resource.h>
10395d67482SBill Paul #include <sys/bus.h>
10495d67482SBill Paul #include <sys/rman.h>
10595d67482SBill Paul 
10695d67482SBill Paul #include <dev/mii/mii.h>
10795d67482SBill Paul #include <dev/mii/miivar.h>
1082d3ce713SDavid E. O'Brien #include "miidevs.h"
10995d67482SBill Paul #include <dev/mii/brgphyreg.h>
11095d67482SBill Paul 
11108013fd3SMarius Strobl #ifdef __sparc64__
11208013fd3SMarius Strobl #include <dev/ofw/ofw_bus.h>
11308013fd3SMarius Strobl #include <dev/ofw/openfirm.h>
11408013fd3SMarius Strobl #include <machine/ofw_machdep.h>
11508013fd3SMarius Strobl #include <machine/ver.h>
11608013fd3SMarius Strobl #endif
11708013fd3SMarius Strobl 
1184fbd232cSWarner Losh #include <dev/pci/pcireg.h>
1194fbd232cSWarner Losh #include <dev/pci/pcivar.h>
12095d67482SBill Paul 
12195d67482SBill Paul #include <dev/bge/if_bgereg.h>
12295d67482SBill Paul 
1235ddc5794SJohn Polstra #define	BGE_CSUM_FEATURES	(CSUM_IP | CSUM_TCP | CSUM_UDP)
124d375e524SGleb Smirnoff #define	ETHER_MIN_NOPAD		(ETHER_MIN_LEN - ETHER_CRC_LEN) /* i.e., 60 */
12595d67482SBill Paul 
126f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, pci, 1, 1, 1);
127f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, ether, 1, 1, 1);
12895d67482SBill Paul MODULE_DEPEND(bge, miibus, 1, 1, 1);
12995d67482SBill Paul 
1307b279558SWarner Losh /* "device miibus" required.  See GENERIC if you get errors here. */
13195d67482SBill Paul #include "miibus_if.h"
13295d67482SBill Paul 
13395d67482SBill Paul /*
13495d67482SBill Paul  * Various supported device vendors/types and their names. Note: the
13595d67482SBill Paul  * spec seems to indicate that the hardware still has Alteon's vendor
13695d67482SBill Paul  * ID burned into it, though it will always be overriden by the vendor
13795d67482SBill Paul  * ID in the EEPROM. Just to be safe, we cover all possibilities.
13895d67482SBill Paul  */
139852c67f9SMarius Strobl static const struct bge_type {
1404c0da0ffSGleb Smirnoff 	uint16_t	bge_vid;
1414c0da0ffSGleb Smirnoff 	uint16_t	bge_did;
1424c0da0ffSGleb Smirnoff } bge_devs[] = {
1434c0da0ffSGleb Smirnoff 	{ ALTEON_VENDORID,	ALTEON_DEVICEID_BCM5700 },
1444c0da0ffSGleb Smirnoff 	{ ALTEON_VENDORID,	ALTEON_DEVICEID_BCM5701 },
14595d67482SBill Paul 
1464c0da0ffSGleb Smirnoff 	{ ALTIMA_VENDORID,	ALTIMA_DEVICE_AC1000 },
1474c0da0ffSGleb Smirnoff 	{ ALTIMA_VENDORID,	ALTIMA_DEVICE_AC1002 },
1484c0da0ffSGleb Smirnoff 	{ ALTIMA_VENDORID,	ALTIMA_DEVICE_AC9100 },
1494c0da0ffSGleb Smirnoff 
1504c0da0ffSGleb Smirnoff 	{ APPLE_VENDORID,	APPLE_DEVICE_BCM5701 },
1514c0da0ffSGleb Smirnoff 
1524c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5700 },
1534c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5701 },
1544c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5702 },
1554c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5702_ALT },
1564c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5702X },
1574c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5703 },
1584c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5703_ALT },
1594c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5703X },
1604c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5704C },
1614c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5704S },
1624c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5704S_ALT },
1634c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705 },
1644c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705F },
1654c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705K },
1664c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705M },
1674c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705M_ALT },
1684c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5714C },
1694c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5714S },
1704c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5715 },
1714c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5715S },
1724c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5720 },
1734c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5721 },
174effef978SRemko Lodder 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5722 },
175a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5723 },
1764c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5750 },
1774c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5750M },
1784c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5751 },
1794c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5751F },
1804c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5751M },
1814c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5752 },
1824c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5752M },
1834c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5753 },
1844c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5753F },
1854c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5753M },
1869e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5754 },
1879e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5754M },
1889e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5755 },
1899e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5755M },
190a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5761 },
191a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5761E },
192a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5761S },
193a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5761SE },
194a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5764 },
1954c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5780 },
1964c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5780S },
1974c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5781 },
1984c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5782 },
199a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5784 },
200a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5785F },
201a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5785G },
2029e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5786 },
2039e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5787 },
204a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5787F },
2059e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5787M },
2064c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5788 },
2074c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5789 },
2084c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5901 },
2094c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5901A2 },
2104c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5903M },
21138cc658fSJohn Baldwin 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5906 },
21238cc658fSJohn Baldwin 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5906M },
213a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57760 },
214a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57780 },
215a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57788 },
216a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57790 },
2174c0da0ffSGleb Smirnoff 
2184c0da0ffSGleb Smirnoff 	{ SK_VENDORID,		SK_DEVICEID_ALTIMA },
2194c0da0ffSGleb Smirnoff 
2204c0da0ffSGleb Smirnoff 	{ TC_VENDORID,		TC_DEVICEID_3C996 },
2214c0da0ffSGleb Smirnoff 
222a5779553SStanislav Sedov 	{ FJTSU_VENDORID,	FJTSU_DEVICEID_PW008GE4 },
223a5779553SStanislav Sedov 	{ FJTSU_VENDORID,	FJTSU_DEVICEID_PW008GE5 },
224a5779553SStanislav Sedov 	{ FJTSU_VENDORID,	FJTSU_DEVICEID_PP250450 },
225a5779553SStanislav Sedov 
2264c0da0ffSGleb Smirnoff 	{ 0, 0 }
22795d67482SBill Paul };
22895d67482SBill Paul 
2294c0da0ffSGleb Smirnoff static const struct bge_vendor {
2304c0da0ffSGleb Smirnoff 	uint16_t	v_id;
2314c0da0ffSGleb Smirnoff 	const char	*v_name;
2324c0da0ffSGleb Smirnoff } bge_vendors[] = {
2334c0da0ffSGleb Smirnoff 	{ ALTEON_VENDORID,	"Alteon" },
2344c0da0ffSGleb Smirnoff 	{ ALTIMA_VENDORID,	"Altima" },
2354c0da0ffSGleb Smirnoff 	{ APPLE_VENDORID,	"Apple" },
2364c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	"Broadcom" },
2374c0da0ffSGleb Smirnoff 	{ SK_VENDORID,		"SysKonnect" },
2384c0da0ffSGleb Smirnoff 	{ TC_VENDORID,		"3Com" },
239a5779553SStanislav Sedov 	{ FJTSU_VENDORID,	"Fujitsu" },
2404c0da0ffSGleb Smirnoff 
2414c0da0ffSGleb Smirnoff 	{ 0, NULL }
2424c0da0ffSGleb Smirnoff };
2434c0da0ffSGleb Smirnoff 
2444c0da0ffSGleb Smirnoff static const struct bge_revision {
2454c0da0ffSGleb Smirnoff 	uint32_t	br_chipid;
2464c0da0ffSGleb Smirnoff 	const char	*br_name;
2474c0da0ffSGleb Smirnoff } bge_revisions[] = {
2484c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_A0,	"BCM5700 A0" },
2494c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_A1,	"BCM5700 A1" },
2504c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_B0,	"BCM5700 B0" },
2514c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_B1,	"BCM5700 B1" },
2524c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_B2,	"BCM5700 B2" },
2534c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_B3,	"BCM5700 B3" },
2544c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_ALTIMA,	"BCM5700 Altima" },
2554c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_C0,	"BCM5700 C0" },
2564c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5701_A0,	"BCM5701 A0" },
2574c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5701_B0,	"BCM5701 B0" },
2584c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5701_B2,	"BCM5701 B2" },
2594c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5701_B5,	"BCM5701 B5" },
2604c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_A0,	"BCM5703 A0" },
2614c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_A1,	"BCM5703 A1" },
2624c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_A2,	"BCM5703 A2" },
2634c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_A3,	"BCM5703 A3" },
2649e86676bSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_B0,	"BCM5703 B0" },
2654c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_A0,	"BCM5704 A0" },
2664c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_A1,	"BCM5704 A1" },
2674c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_A2,	"BCM5704 A2" },
2684c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_A3,	"BCM5704 A3" },
2694c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_B0,	"BCM5704 B0" },
2704c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5705_A0,	"BCM5705 A0" },
2714c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5705_A1,	"BCM5705 A1" },
2724c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5705_A2,	"BCM5705 A2" },
2734c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5705_A3,	"BCM5705 A3" },
2744c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_A0,	"BCM5750 A0" },
2754c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_A1,	"BCM5750 A1" },
2764c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_A3,	"BCM5750 A3" },
2774c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_B0,	"BCM5750 B0" },
2784c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_B1,	"BCM5750 B1" },
2794c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_C0,	"BCM5750 C0" },
2804c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_C1,	"BCM5750 C1" },
28142787b76SGleb Smirnoff 	{ BGE_CHIPID_BCM5750_C2,	"BCM5750 C2" },
2824c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5714_A0,	"BCM5714 A0" },
2834c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5752_A0,	"BCM5752 A0" },
2844c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5752_A1,	"BCM5752 A1" },
2854c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5752_A2,	"BCM5752 A2" },
2864c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5714_B0,	"BCM5714 B0" },
2874c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5714_B3,	"BCM5714 B3" },
2884c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5715_A0,	"BCM5715 A0" },
2894c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5715_A1,	"BCM5715 A1" },
2900c4a1ef8SJung-uk Kim 	{ BGE_CHIPID_BCM5715_A3,	"BCM5715 A3" },
2910c4a1ef8SJung-uk Kim 	{ BGE_CHIPID_BCM5755_A0,	"BCM5755 A0" },
2920c4a1ef8SJung-uk Kim 	{ BGE_CHIPID_BCM5755_A1,	"BCM5755 A1" },
2930c4a1ef8SJung-uk Kim 	{ BGE_CHIPID_BCM5755_A2,	"BCM5755 A2" },
294bcc20328SJohn Baldwin 	{ BGE_CHIPID_BCM5722_A0,	"BCM5722 A0" },
295a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM5761_A0,	"BCM5761 A0" },
296a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM5761_A1,	"BCM5761 A1" },
297a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM5784_A0,	"BCM5784 A0" },
298a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM5784_A1,	"BCM5784 A1" },
29981179070SJung-uk Kim 	/* 5754 and 5787 share the same ASIC ID */
3006f8718a3SScott Long 	{ BGE_CHIPID_BCM5787_A0,	"BCM5754/5787 A0" },
3016f8718a3SScott Long 	{ BGE_CHIPID_BCM5787_A1,	"BCM5754/5787 A1" },
3026f8718a3SScott Long 	{ BGE_CHIPID_BCM5787_A2,	"BCM5754/5787 A2" },
30338cc658fSJohn Baldwin 	{ BGE_CHIPID_BCM5906_A1,	"BCM5906 A1" },
30438cc658fSJohn Baldwin 	{ BGE_CHIPID_BCM5906_A2,	"BCM5906 A2" },
305a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM57780_A0,	"BCM57780 A0" },
306a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM57780_A1,	"BCM57780 A1" },
3074c0da0ffSGleb Smirnoff 
3084c0da0ffSGleb Smirnoff 	{ 0, NULL }
3094c0da0ffSGleb Smirnoff };
3104c0da0ffSGleb Smirnoff 
3114c0da0ffSGleb Smirnoff /*
3124c0da0ffSGleb Smirnoff  * Some defaults for major revisions, so that newer steppings
3134c0da0ffSGleb Smirnoff  * that we don't know about have a shot at working.
3144c0da0ffSGleb Smirnoff  */
3154c0da0ffSGleb Smirnoff static const struct bge_revision bge_majorrevs[] = {
3169e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5700,		"unknown BCM5700" },
3179e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5701,		"unknown BCM5701" },
3189e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5703,		"unknown BCM5703" },
3199e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5704,		"unknown BCM5704" },
3209e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5705,		"unknown BCM5705" },
3219e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5750,		"unknown BCM5750" },
3229e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5714_A0,	"unknown BCM5714" },
3239e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5752,		"unknown BCM5752" },
3249e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5780,		"unknown BCM5780" },
3259e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5714,		"unknown BCM5714" },
3269e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5755,		"unknown BCM5755" },
327a5779553SStanislav Sedov 	{ BGE_ASICREV_BCM5761,		"unknown BCM5761" },
328a5779553SStanislav Sedov 	{ BGE_ASICREV_BCM5784,		"unknown BCM5784" },
329a5779553SStanislav Sedov 	{ BGE_ASICREV_BCM5785,		"unknown BCM5785" },
33081179070SJung-uk Kim 	/* 5754 and 5787 share the same ASIC ID */
3316f8718a3SScott Long 	{ BGE_ASICREV_BCM5787,		"unknown BCM5754/5787" },
33238cc658fSJohn Baldwin 	{ BGE_ASICREV_BCM5906,		"unknown BCM5906" },
333a5779553SStanislav Sedov 	{ BGE_ASICREV_BCM57780,		"unknown BCM57780" },
3344c0da0ffSGleb Smirnoff 
3354c0da0ffSGleb Smirnoff 	{ 0, NULL }
3364c0da0ffSGleb Smirnoff };
3374c0da0ffSGleb Smirnoff 
3380c8aa4eaSJung-uk Kim #define	BGE_IS_JUMBO_CAPABLE(sc)	((sc)->bge_flags & BGE_FLAG_JUMBO)
3390c8aa4eaSJung-uk Kim #define	BGE_IS_5700_FAMILY(sc)		((sc)->bge_flags & BGE_FLAG_5700_FAMILY)
3400c8aa4eaSJung-uk Kim #define	BGE_IS_5705_PLUS(sc)		((sc)->bge_flags & BGE_FLAG_5705_PLUS)
3410c8aa4eaSJung-uk Kim #define	BGE_IS_5714_FAMILY(sc)		((sc)->bge_flags & BGE_FLAG_5714_FAMILY)
3420c8aa4eaSJung-uk Kim #define	BGE_IS_575X_PLUS(sc)		((sc)->bge_flags & BGE_FLAG_575X_PLUS)
343a5779553SStanislav Sedov #define	BGE_IS_5755_PLUS(sc)		((sc)->bge_flags & BGE_FLAG_5755_PLUS)
3444c0da0ffSGleb Smirnoff 
3454c0da0ffSGleb Smirnoff const struct bge_revision * bge_lookup_rev(uint32_t);
3464c0da0ffSGleb Smirnoff const struct bge_vendor * bge_lookup_vendor(uint16_t);
34738cc658fSJohn Baldwin 
34838cc658fSJohn Baldwin typedef int	(*bge_eaddr_fcn_t)(struct bge_softc *, uint8_t[]);
34938cc658fSJohn Baldwin 
350e51a25f8SAlfred Perlstein static int bge_probe(device_t);
351e51a25f8SAlfred Perlstein static int bge_attach(device_t);
352e51a25f8SAlfred Perlstein static int bge_detach(device_t);
35314afefa3SPawel Jakub Dawidek static int bge_suspend(device_t);
35414afefa3SPawel Jakub Dawidek static int bge_resume(device_t);
3553f74909aSGleb Smirnoff static void bge_release_resources(struct bge_softc *);
356f41ac2beSBill Paul static void bge_dma_map_addr(void *, bus_dma_segment_t *, int, int);
357f41ac2beSBill Paul static int bge_dma_alloc(device_t);
358f41ac2beSBill Paul static void bge_dma_free(struct bge_softc *);
359f41ac2beSBill Paul 
3605fea260fSMarius Strobl static int bge_get_eaddr_fw(struct bge_softc *sc, uint8_t ether_addr[]);
36138cc658fSJohn Baldwin static int bge_get_eaddr_mem(struct bge_softc *, uint8_t[]);
36238cc658fSJohn Baldwin static int bge_get_eaddr_nvram(struct bge_softc *, uint8_t[]);
36338cc658fSJohn Baldwin static int bge_get_eaddr_eeprom(struct bge_softc *, uint8_t[]);
36438cc658fSJohn Baldwin static int bge_get_eaddr(struct bge_softc *, uint8_t[]);
36538cc658fSJohn Baldwin 
366b9c05fa5SPyun YongHyeon static void bge_txeof(struct bge_softc *, uint16_t);
367dfe0df9aSPyun YongHyeon static int bge_rxeof(struct bge_softc *, uint16_t, int);
36895d67482SBill Paul 
3698cb1383cSDoug Ambrisko static void bge_asf_driver_up (struct bge_softc *);
370e51a25f8SAlfred Perlstein static void bge_tick(void *);
371e51a25f8SAlfred Perlstein static void bge_stats_update(struct bge_softc *);
3723f74909aSGleb Smirnoff static void bge_stats_update_regs(struct bge_softc *);
3732e1d4df4SPyun YongHyeon static struct mbuf *bge_setup_tso(struct bge_softc *, struct mbuf *,
3742e1d4df4SPyun YongHyeon     uint16_t *);
375676ad2c9SGleb Smirnoff static int bge_encap(struct bge_softc *, struct mbuf **, uint32_t *);
37695d67482SBill Paul 
377e51a25f8SAlfred Perlstein static void bge_intr(void *);
378dfe0df9aSPyun YongHyeon static int bge_msi_intr(void *);
379dfe0df9aSPyun YongHyeon static void bge_intr_task(void *, int);
3800f9bd73bSSam Leffler static void bge_start_locked(struct ifnet *);
381e51a25f8SAlfred Perlstein static void bge_start(struct ifnet *);
382e51a25f8SAlfred Perlstein static int bge_ioctl(struct ifnet *, u_long, caddr_t);
3830f9bd73bSSam Leffler static void bge_init_locked(struct bge_softc *);
384e51a25f8SAlfred Perlstein static void bge_init(void *);
385e51a25f8SAlfred Perlstein static void bge_stop(struct bge_softc *);
386b74e67fbSGleb Smirnoff static void bge_watchdog(struct bge_softc *);
387b6c974e8SWarner Losh static int bge_shutdown(device_t);
38867d5e043SOleg Bulyzhin static int bge_ifmedia_upd_locked(struct ifnet *);
389e51a25f8SAlfred Perlstein static int bge_ifmedia_upd(struct ifnet *);
390e51a25f8SAlfred Perlstein static void bge_ifmedia_sts(struct ifnet *, struct ifmediareq *);
39195d67482SBill Paul 
39238cc658fSJohn Baldwin static uint8_t bge_nvram_getbyte(struct bge_softc *, int, uint8_t *);
39338cc658fSJohn Baldwin static int bge_read_nvram(struct bge_softc *, caddr_t, int, int);
39438cc658fSJohn Baldwin 
3953f74909aSGleb Smirnoff static uint8_t bge_eeprom_getbyte(struct bge_softc *, int, uint8_t *);
396e51a25f8SAlfred Perlstein static int bge_read_eeprom(struct bge_softc *, caddr_t, int, int);
39795d67482SBill Paul 
3983e9b1bcaSJung-uk Kim static void bge_setpromisc(struct bge_softc *);
399e51a25f8SAlfred Perlstein static void bge_setmulti(struct bge_softc *);
400cb2eacc7SYaroslav Tykhiy static void bge_setvlan(struct bge_softc *);
40195d67482SBill Paul 
402943787f3SPyun YongHyeon static int bge_newbuf_std(struct bge_softc *, int);
403943787f3SPyun YongHyeon static int bge_newbuf_jumbo(struct bge_softc *, int);
404e51a25f8SAlfred Perlstein static int bge_init_rx_ring_std(struct bge_softc *);
405e51a25f8SAlfred Perlstein static void bge_free_rx_ring_std(struct bge_softc *);
406e51a25f8SAlfred Perlstein static int bge_init_rx_ring_jumbo(struct bge_softc *);
407e51a25f8SAlfred Perlstein static void bge_free_rx_ring_jumbo(struct bge_softc *);
408e51a25f8SAlfred Perlstein static void bge_free_tx_ring(struct bge_softc *);
409e51a25f8SAlfred Perlstein static int bge_init_tx_ring(struct bge_softc *);
41095d67482SBill Paul 
411e51a25f8SAlfred Perlstein static int bge_chipinit(struct bge_softc *);
412e51a25f8SAlfred Perlstein static int bge_blockinit(struct bge_softc *);
41395d67482SBill Paul 
4145fea260fSMarius Strobl static int bge_has_eaddr(struct bge_softc *);
4153f74909aSGleb Smirnoff static uint32_t bge_readmem_ind(struct bge_softc *, int);
416e51a25f8SAlfred Perlstein static void bge_writemem_ind(struct bge_softc *, int, int);
41738cc658fSJohn Baldwin static void bge_writembx(struct bge_softc *, int, int);
41895d67482SBill Paul #ifdef notdef
4193f74909aSGleb Smirnoff static uint32_t bge_readreg_ind(struct bge_softc *, int);
42095d67482SBill Paul #endif
4219ba784dbSScott Long static void bge_writemem_direct(struct bge_softc *, int, int);
422e51a25f8SAlfred Perlstein static void bge_writereg_ind(struct bge_softc *, int, int);
4230aaf1057SPyun YongHyeon static void bge_set_max_readrq(struct bge_softc *);
42495d67482SBill Paul 
425e51a25f8SAlfred Perlstein static int bge_miibus_readreg(device_t, int, int);
426e51a25f8SAlfred Perlstein static int bge_miibus_writereg(device_t, int, int, int);
427e51a25f8SAlfred Perlstein static void bge_miibus_statchg(device_t);
42875719184SGleb Smirnoff #ifdef DEVICE_POLLING
4291abcdbd1SAttilio Rao static int bge_poll(struct ifnet *ifp, enum poll_cmd cmd, int count);
43075719184SGleb Smirnoff #endif
43195d67482SBill Paul 
4328cb1383cSDoug Ambrisko #define	BGE_RESET_START 1
4338cb1383cSDoug Ambrisko #define	BGE_RESET_STOP  2
4348cb1383cSDoug Ambrisko static void bge_sig_post_reset(struct bge_softc *, int);
4358cb1383cSDoug Ambrisko static void bge_sig_legacy(struct bge_softc *, int);
4368cb1383cSDoug Ambrisko static void bge_sig_pre_reset(struct bge_softc *, int);
4378cb1383cSDoug Ambrisko static int bge_reset(struct bge_softc *);
438dab5cd05SOleg Bulyzhin static void bge_link_upd(struct bge_softc *);
43995d67482SBill Paul 
4406f8718a3SScott Long /*
4416f8718a3SScott Long  * The BGE_REGISTER_DEBUG option is only for low-level debugging.  It may
4426f8718a3SScott Long  * leak information to untrusted users.  It is also known to cause alignment
4436f8718a3SScott Long  * traps on certain architectures.
4446f8718a3SScott Long  */
4456f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG
4466f8718a3SScott Long static int bge_sysctl_debug_info(SYSCTL_HANDLER_ARGS);
4476f8718a3SScott Long static int bge_sysctl_reg_read(SYSCTL_HANDLER_ARGS);
4486f8718a3SScott Long static int bge_sysctl_mem_read(SYSCTL_HANDLER_ARGS);
4496f8718a3SScott Long #endif
4506f8718a3SScott Long static void bge_add_sysctls(struct bge_softc *);
451763757b2SScott Long static int bge_sysctl_stats(SYSCTL_HANDLER_ARGS);
4526f8718a3SScott Long 
45395d67482SBill Paul static device_method_t bge_methods[] = {
45495d67482SBill Paul 	/* Device interface */
45595d67482SBill Paul 	DEVMETHOD(device_probe,		bge_probe),
45695d67482SBill Paul 	DEVMETHOD(device_attach,	bge_attach),
45795d67482SBill Paul 	DEVMETHOD(device_detach,	bge_detach),
45895d67482SBill Paul 	DEVMETHOD(device_shutdown,	bge_shutdown),
45914afefa3SPawel Jakub Dawidek 	DEVMETHOD(device_suspend,	bge_suspend),
46014afefa3SPawel Jakub Dawidek 	DEVMETHOD(device_resume,	bge_resume),
46195d67482SBill Paul 
46295d67482SBill Paul 	/* bus interface */
46395d67482SBill Paul 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
46495d67482SBill Paul 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
46595d67482SBill Paul 
46695d67482SBill Paul 	/* MII interface */
46795d67482SBill Paul 	DEVMETHOD(miibus_readreg,	bge_miibus_readreg),
46895d67482SBill Paul 	DEVMETHOD(miibus_writereg,	bge_miibus_writereg),
46995d67482SBill Paul 	DEVMETHOD(miibus_statchg,	bge_miibus_statchg),
47095d67482SBill Paul 
47195d67482SBill Paul 	{ 0, 0 }
47295d67482SBill Paul };
47395d67482SBill Paul 
47495d67482SBill Paul static driver_t bge_driver = {
47595d67482SBill Paul 	"bge",
47695d67482SBill Paul 	bge_methods,
47795d67482SBill Paul 	sizeof(struct bge_softc)
47895d67482SBill Paul };
47995d67482SBill Paul 
48095d67482SBill Paul static devclass_t bge_devclass;
48195d67482SBill Paul 
482f246e4a1SMatthew N. Dodd DRIVER_MODULE(bge, pci, bge_driver, bge_devclass, 0, 0);
48395d67482SBill Paul DRIVER_MODULE(miibus, bge, miibus_driver, miibus_devclass, 0, 0);
48495d67482SBill Paul 
485f1a7e6d5SScott Long static int bge_allow_asf = 1;
486f1a7e6d5SScott Long 
487f1a7e6d5SScott Long TUNABLE_INT("hw.bge.allow_asf", &bge_allow_asf);
488f1a7e6d5SScott Long 
489f1a7e6d5SScott Long SYSCTL_NODE(_hw, OID_AUTO, bge, CTLFLAG_RD, 0, "BGE driver parameters");
490f1a7e6d5SScott Long SYSCTL_INT(_hw_bge, OID_AUTO, allow_asf, CTLFLAG_RD, &bge_allow_asf, 0,
491f1a7e6d5SScott Long 	"Allow ASF mode if available");
492c4529f41SMichael Reifenberger 
49308013fd3SMarius Strobl #define	SPARC64_BLADE_1500_MODEL	"SUNW,Sun-Blade-1500"
49408013fd3SMarius Strobl #define	SPARC64_BLADE_1500_PATH_BGE	"/pci@1f,700000/network@2"
49508013fd3SMarius Strobl #define	SPARC64_BLADE_2500_MODEL	"SUNW,Sun-Blade-2500"
49608013fd3SMarius Strobl #define	SPARC64_BLADE_2500_PATH_BGE	"/pci@1c,600000/network@3"
49708013fd3SMarius Strobl #define	SPARC64_OFW_SUBVENDOR		"subsystem-vendor-id"
49808013fd3SMarius Strobl 
49908013fd3SMarius Strobl static int
5005fea260fSMarius Strobl bge_has_eaddr(struct bge_softc *sc)
50108013fd3SMarius Strobl {
50208013fd3SMarius Strobl #ifdef __sparc64__
50308013fd3SMarius Strobl 	char buf[sizeof(SPARC64_BLADE_1500_PATH_BGE)];
50408013fd3SMarius Strobl 	device_t dev;
50508013fd3SMarius Strobl 	uint32_t subvendor;
50608013fd3SMarius Strobl 
50708013fd3SMarius Strobl 	dev = sc->bge_dev;
50808013fd3SMarius Strobl 
50908013fd3SMarius Strobl 	/*
51008013fd3SMarius Strobl 	 * The on-board BGEs found in sun4u machines aren't fitted with
51108013fd3SMarius Strobl 	 * an EEPROM which means that we have to obtain the MAC address
51208013fd3SMarius Strobl 	 * via OFW and that some tests will always fail.  We distinguish
51308013fd3SMarius Strobl 	 * such BGEs by the subvendor ID, which also has to be obtained
51408013fd3SMarius Strobl 	 * from OFW instead of the PCI configuration space as the latter
51508013fd3SMarius Strobl 	 * indicates Broadcom as the subvendor of the netboot interface.
51608013fd3SMarius Strobl 	 * For early Blade 1500 and 2500 we even have to check the OFW
51708013fd3SMarius Strobl 	 * device path as the subvendor ID always defaults to Broadcom
51808013fd3SMarius Strobl 	 * there.
51908013fd3SMarius Strobl 	 */
52008013fd3SMarius Strobl 	if (OF_getprop(ofw_bus_get_node(dev), SPARC64_OFW_SUBVENDOR,
52108013fd3SMarius Strobl 	    &subvendor, sizeof(subvendor)) == sizeof(subvendor) &&
52208013fd3SMarius Strobl 	    subvendor == SUN_VENDORID)
52308013fd3SMarius Strobl 		return (0);
52408013fd3SMarius Strobl 	memset(buf, 0, sizeof(buf));
52508013fd3SMarius Strobl 	if (OF_package_to_path(ofw_bus_get_node(dev), buf, sizeof(buf)) > 0) {
52608013fd3SMarius Strobl 		if (strcmp(sparc64_model, SPARC64_BLADE_1500_MODEL) == 0 &&
52708013fd3SMarius Strobl 		    strcmp(buf, SPARC64_BLADE_1500_PATH_BGE) == 0)
52808013fd3SMarius Strobl 			return (0);
52908013fd3SMarius Strobl 		if (strcmp(sparc64_model, SPARC64_BLADE_2500_MODEL) == 0 &&
53008013fd3SMarius Strobl 		    strcmp(buf, SPARC64_BLADE_2500_PATH_BGE) == 0)
53108013fd3SMarius Strobl 			return (0);
53208013fd3SMarius Strobl 	}
53308013fd3SMarius Strobl #endif
53408013fd3SMarius Strobl 	return (1);
53508013fd3SMarius Strobl }
53608013fd3SMarius Strobl 
5373f74909aSGleb Smirnoff static uint32_t
5383f74909aSGleb Smirnoff bge_readmem_ind(struct bge_softc *sc, int off)
53995d67482SBill Paul {
54095d67482SBill Paul 	device_t dev;
5416f8718a3SScott Long 	uint32_t val;
54295d67482SBill Paul 
54395d67482SBill Paul 	dev = sc->bge_dev;
54495d67482SBill Paul 
54595d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4);
5466f8718a3SScott Long 	val = pci_read_config(dev, BGE_PCI_MEMWIN_DATA, 4);
5476f8718a3SScott Long 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4);
5486f8718a3SScott Long 	return (val);
54995d67482SBill Paul }
55095d67482SBill Paul 
55195d67482SBill Paul static void
5523f74909aSGleb Smirnoff bge_writemem_ind(struct bge_softc *sc, int off, int val)
55395d67482SBill Paul {
55495d67482SBill Paul 	device_t dev;
55595d67482SBill Paul 
55695d67482SBill Paul 	dev = sc->bge_dev;
55795d67482SBill Paul 
55895d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4);
55995d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MEMWIN_DATA, val, 4);
5606f8718a3SScott Long 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4);
56195d67482SBill Paul }
56295d67482SBill Paul 
5634f09c4c7SMarius Strobl /*
5644f09c4c7SMarius Strobl  * PCI Express only
5654f09c4c7SMarius Strobl  */
5664f09c4c7SMarius Strobl static void
5670aaf1057SPyun YongHyeon bge_set_max_readrq(struct bge_softc *sc)
5684f09c4c7SMarius Strobl {
5694f09c4c7SMarius Strobl 	device_t dev;
5704f09c4c7SMarius Strobl 	uint16_t val;
5714f09c4c7SMarius Strobl 
5724f09c4c7SMarius Strobl 	dev = sc->bge_dev;
5734f09c4c7SMarius Strobl 
5740aaf1057SPyun YongHyeon 	val = pci_read_config(dev, sc->bge_expcap + PCIR_EXPRESS_DEVICE_CTL, 2);
5750aaf1057SPyun YongHyeon 	if ((val & PCIM_EXP_CTL_MAX_READ_REQUEST) !=
5764f09c4c7SMarius Strobl 	    BGE_PCIE_DEVCTL_MAX_READRQ_4096) {
5774f09c4c7SMarius Strobl 		if (bootverbose)
5784f09c4c7SMarius Strobl 			device_printf(dev, "adjust device control 0x%04x ",
5794f09c4c7SMarius Strobl 			    val);
5800aaf1057SPyun YongHyeon 		val &= ~PCIM_EXP_CTL_MAX_READ_REQUEST;
5814f09c4c7SMarius Strobl 		val |= BGE_PCIE_DEVCTL_MAX_READRQ_4096;
5820aaf1057SPyun YongHyeon 		pci_write_config(dev, sc->bge_expcap + PCIR_EXPRESS_DEVICE_CTL,
5830aaf1057SPyun YongHyeon 		    val, 2);
5844f09c4c7SMarius Strobl 		if (bootverbose)
5854f09c4c7SMarius Strobl 			printf("-> 0x%04x\n", val);
5864f09c4c7SMarius Strobl 	}
5874f09c4c7SMarius Strobl }
5884f09c4c7SMarius Strobl 
58995d67482SBill Paul #ifdef notdef
5903f74909aSGleb Smirnoff static uint32_t
5913f74909aSGleb Smirnoff bge_readreg_ind(struct bge_softc *sc, int off)
59295d67482SBill Paul {
59395d67482SBill Paul 	device_t dev;
59495d67482SBill Paul 
59595d67482SBill Paul 	dev = sc->bge_dev;
59695d67482SBill Paul 
59795d67482SBill Paul 	pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4);
59895d67482SBill Paul 	return (pci_read_config(dev, BGE_PCI_REG_DATA, 4));
59995d67482SBill Paul }
60095d67482SBill Paul #endif
60195d67482SBill Paul 
60295d67482SBill Paul static void
6033f74909aSGleb Smirnoff bge_writereg_ind(struct bge_softc *sc, int off, int val)
60495d67482SBill Paul {
60595d67482SBill Paul 	device_t dev;
60695d67482SBill Paul 
60795d67482SBill Paul 	dev = sc->bge_dev;
60895d67482SBill Paul 
60995d67482SBill Paul 	pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4);
61095d67482SBill Paul 	pci_write_config(dev, BGE_PCI_REG_DATA, val, 4);
61195d67482SBill Paul }
61295d67482SBill Paul 
6136f8718a3SScott Long static void
6146f8718a3SScott Long bge_writemem_direct(struct bge_softc *sc, int off, int val)
6156f8718a3SScott Long {
6166f8718a3SScott Long 	CSR_WRITE_4(sc, off, val);
6176f8718a3SScott Long }
6186f8718a3SScott Long 
61938cc658fSJohn Baldwin static void
62038cc658fSJohn Baldwin bge_writembx(struct bge_softc *sc, int off, int val)
62138cc658fSJohn Baldwin {
62238cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906)
62338cc658fSJohn Baldwin 		off += BGE_LPMBX_IRQ0_HI - BGE_MBX_IRQ0_HI;
62438cc658fSJohn Baldwin 
62538cc658fSJohn Baldwin 	CSR_WRITE_4(sc, off, val);
62638cc658fSJohn Baldwin }
62738cc658fSJohn Baldwin 
628f41ac2beSBill Paul /*
629f41ac2beSBill Paul  * Map a single buffer address.
630f41ac2beSBill Paul  */
631f41ac2beSBill Paul 
632f41ac2beSBill Paul static void
6333f74909aSGleb Smirnoff bge_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
634f41ac2beSBill Paul {
635f41ac2beSBill Paul 	struct bge_dmamap_arg *ctx;
636f41ac2beSBill Paul 
637f41ac2beSBill Paul 	if (error)
638f41ac2beSBill Paul 		return;
639f41ac2beSBill Paul 
640f41ac2beSBill Paul 	ctx = arg;
641f41ac2beSBill Paul 
642f41ac2beSBill Paul 	if (nseg > ctx->bge_maxsegs) {
643f41ac2beSBill Paul 		ctx->bge_maxsegs = 0;
644f41ac2beSBill Paul 		return;
645f41ac2beSBill Paul 	}
646f41ac2beSBill Paul 
647f41ac2beSBill Paul 	ctx->bge_busaddr = segs->ds_addr;
648f41ac2beSBill Paul }
649f41ac2beSBill Paul 
65038cc658fSJohn Baldwin static uint8_t
65138cc658fSJohn Baldwin bge_nvram_getbyte(struct bge_softc *sc, int addr, uint8_t *dest)
65238cc658fSJohn Baldwin {
65338cc658fSJohn Baldwin 	uint32_t access, byte = 0;
65438cc658fSJohn Baldwin 	int i;
65538cc658fSJohn Baldwin 
65638cc658fSJohn Baldwin 	/* Lock. */
65738cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_SWARB, BGE_NVRAMSWARB_SET1);
65838cc658fSJohn Baldwin 	for (i = 0; i < 8000; i++) {
65938cc658fSJohn Baldwin 		if (CSR_READ_4(sc, BGE_NVRAM_SWARB) & BGE_NVRAMSWARB_GNT1)
66038cc658fSJohn Baldwin 			break;
66138cc658fSJohn Baldwin 		DELAY(20);
66238cc658fSJohn Baldwin 	}
66338cc658fSJohn Baldwin 	if (i == 8000)
66438cc658fSJohn Baldwin 		return (1);
66538cc658fSJohn Baldwin 
66638cc658fSJohn Baldwin 	/* Enable access. */
66738cc658fSJohn Baldwin 	access = CSR_READ_4(sc, BGE_NVRAM_ACCESS);
66838cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_ACCESS, access | BGE_NVRAMACC_ENABLE);
66938cc658fSJohn Baldwin 
67038cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_ADDR, addr & 0xfffffffc);
67138cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_CMD, BGE_NVRAM_READCMD);
67238cc658fSJohn Baldwin 	for (i = 0; i < BGE_TIMEOUT * 10; i++) {
67338cc658fSJohn Baldwin 		DELAY(10);
67438cc658fSJohn Baldwin 		if (CSR_READ_4(sc, BGE_NVRAM_CMD) & BGE_NVRAMCMD_DONE) {
67538cc658fSJohn Baldwin 			DELAY(10);
67638cc658fSJohn Baldwin 			break;
67738cc658fSJohn Baldwin 		}
67838cc658fSJohn Baldwin 	}
67938cc658fSJohn Baldwin 
68038cc658fSJohn Baldwin 	if (i == BGE_TIMEOUT * 10) {
68138cc658fSJohn Baldwin 		if_printf(sc->bge_ifp, "nvram read timed out\n");
68238cc658fSJohn Baldwin 		return (1);
68338cc658fSJohn Baldwin 	}
68438cc658fSJohn Baldwin 
68538cc658fSJohn Baldwin 	/* Get result. */
68638cc658fSJohn Baldwin 	byte = CSR_READ_4(sc, BGE_NVRAM_RDDATA);
68738cc658fSJohn Baldwin 
68838cc658fSJohn Baldwin 	*dest = (bswap32(byte) >> ((addr % 4) * 8)) & 0xFF;
68938cc658fSJohn Baldwin 
69038cc658fSJohn Baldwin 	/* Disable access. */
69138cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_ACCESS, access);
69238cc658fSJohn Baldwin 
69338cc658fSJohn Baldwin 	/* Unlock. */
69438cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_SWARB, BGE_NVRAMSWARB_CLR1);
69538cc658fSJohn Baldwin 	CSR_READ_4(sc, BGE_NVRAM_SWARB);
69638cc658fSJohn Baldwin 
69738cc658fSJohn Baldwin 	return (0);
69838cc658fSJohn Baldwin }
69938cc658fSJohn Baldwin 
70038cc658fSJohn Baldwin /*
70138cc658fSJohn Baldwin  * Read a sequence of bytes from NVRAM.
70238cc658fSJohn Baldwin  */
70338cc658fSJohn Baldwin static int
70438cc658fSJohn Baldwin bge_read_nvram(struct bge_softc *sc, caddr_t dest, int off, int cnt)
70538cc658fSJohn Baldwin {
70638cc658fSJohn Baldwin 	int err = 0, i;
70738cc658fSJohn Baldwin 	uint8_t byte = 0;
70838cc658fSJohn Baldwin 
70938cc658fSJohn Baldwin 	if (sc->bge_asicrev != BGE_ASICREV_BCM5906)
71038cc658fSJohn Baldwin 		return (1);
71138cc658fSJohn Baldwin 
71238cc658fSJohn Baldwin 	for (i = 0; i < cnt; i++) {
71338cc658fSJohn Baldwin 		err = bge_nvram_getbyte(sc, off + i, &byte);
71438cc658fSJohn Baldwin 		if (err)
71538cc658fSJohn Baldwin 			break;
71638cc658fSJohn Baldwin 		*(dest + i) = byte;
71738cc658fSJohn Baldwin 	}
71838cc658fSJohn Baldwin 
71938cc658fSJohn Baldwin 	return (err ? 1 : 0);
72038cc658fSJohn Baldwin }
72138cc658fSJohn Baldwin 
72295d67482SBill Paul /*
72395d67482SBill Paul  * Read a byte of data stored in the EEPROM at address 'addr.' The
72495d67482SBill Paul  * BCM570x supports both the traditional bitbang interface and an
72595d67482SBill Paul  * auto access interface for reading the EEPROM. We use the auto
72695d67482SBill Paul  * access method.
72795d67482SBill Paul  */
7283f74909aSGleb Smirnoff static uint8_t
7293f74909aSGleb Smirnoff bge_eeprom_getbyte(struct bge_softc *sc, int addr, uint8_t *dest)
73095d67482SBill Paul {
73195d67482SBill Paul 	int i;
7323f74909aSGleb Smirnoff 	uint32_t byte = 0;
73395d67482SBill Paul 
73495d67482SBill Paul 	/*
73595d67482SBill Paul 	 * Enable use of auto EEPROM access so we can avoid
73695d67482SBill Paul 	 * having to use the bitbang method.
73795d67482SBill Paul 	 */
73895d67482SBill Paul 	BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_AUTO_EEPROM);
73995d67482SBill Paul 
74095d67482SBill Paul 	/* Reset the EEPROM, load the clock period. */
74195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_EE_ADDR,
74295d67482SBill Paul 	    BGE_EEADDR_RESET | BGE_EEHALFCLK(BGE_HALFCLK_384SCL));
74395d67482SBill Paul 	DELAY(20);
74495d67482SBill Paul 
74595d67482SBill Paul 	/* Issue the read EEPROM command. */
74695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_EE_ADDR, BGE_EE_READCMD | addr);
74795d67482SBill Paul 
74895d67482SBill Paul 	/* Wait for completion */
74995d67482SBill Paul 	for(i = 0; i < BGE_TIMEOUT * 10; i++) {
75095d67482SBill Paul 		DELAY(10);
75195d67482SBill Paul 		if (CSR_READ_4(sc, BGE_EE_ADDR) & BGE_EEADDR_DONE)
75295d67482SBill Paul 			break;
75395d67482SBill Paul 	}
75495d67482SBill Paul 
755d5d23857SJung-uk Kim 	if (i == BGE_TIMEOUT * 10) {
756fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "EEPROM read timed out\n");
757f6789fbaSPyun YongHyeon 		return (1);
75895d67482SBill Paul 	}
75995d67482SBill Paul 
76095d67482SBill Paul 	/* Get result. */
76195d67482SBill Paul 	byte = CSR_READ_4(sc, BGE_EE_DATA);
76295d67482SBill Paul 
7630c8aa4eaSJung-uk Kim 	*dest = (byte >> ((addr % 4) * 8)) & 0xFF;
76495d67482SBill Paul 
76595d67482SBill Paul 	return (0);
76695d67482SBill Paul }
76795d67482SBill Paul 
76895d67482SBill Paul /*
76995d67482SBill Paul  * Read a sequence of bytes from the EEPROM.
77095d67482SBill Paul  */
77195d67482SBill Paul static int
7723f74909aSGleb Smirnoff bge_read_eeprom(struct bge_softc *sc, caddr_t dest, int off, int cnt)
77395d67482SBill Paul {
7743f74909aSGleb Smirnoff 	int i, error = 0;
7753f74909aSGleb Smirnoff 	uint8_t byte = 0;
77695d67482SBill Paul 
77795d67482SBill Paul 	for (i = 0; i < cnt; i++) {
7783f74909aSGleb Smirnoff 		error = bge_eeprom_getbyte(sc, off + i, &byte);
7793f74909aSGleb Smirnoff 		if (error)
78095d67482SBill Paul 			break;
78195d67482SBill Paul 		*(dest + i) = byte;
78295d67482SBill Paul 	}
78395d67482SBill Paul 
7843f74909aSGleb Smirnoff 	return (error ? 1 : 0);
78595d67482SBill Paul }
78695d67482SBill Paul 
78795d67482SBill Paul static int
7883f74909aSGleb Smirnoff bge_miibus_readreg(device_t dev, int phy, int reg)
78995d67482SBill Paul {
79095d67482SBill Paul 	struct bge_softc *sc;
7913f74909aSGleb Smirnoff 	uint32_t val, autopoll;
79295d67482SBill Paul 	int i;
79395d67482SBill Paul 
79495d67482SBill Paul 	sc = device_get_softc(dev);
79595d67482SBill Paul 
7960434d1b8SBill Paul 	/*
7970434d1b8SBill Paul 	 * Broadcom's own driver always assumes the internal
7980434d1b8SBill Paul 	 * PHY is at GMII address 1. On some chips, the PHY responds
7990434d1b8SBill Paul 	 * to accesses at all addresses, which could cause us to
8000434d1b8SBill Paul 	 * bogusly attach the PHY 32 times at probe type. Always
8010434d1b8SBill Paul 	 * restricting the lookup to address 1 is simpler than
8020434d1b8SBill Paul 	 * trying to figure out which chips revisions should be
8030434d1b8SBill Paul 	 * special-cased.
8040434d1b8SBill Paul 	 */
805b1265c1aSJohn Polstra 	if (phy != 1)
80698b28ee5SBill Paul 		return (0);
80798b28ee5SBill Paul 
80837ceeb4dSPaul Saab 	/* Reading with autopolling on may trigger PCI errors */
80937ceeb4dSPaul Saab 	autopoll = CSR_READ_4(sc, BGE_MI_MODE);
81037ceeb4dSPaul Saab 	if (autopoll & BGE_MIMODE_AUTOPOLL) {
81137ceeb4dSPaul Saab 		BGE_CLRBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL);
81237ceeb4dSPaul Saab 		DELAY(40);
81337ceeb4dSPaul Saab 	}
81437ceeb4dSPaul Saab 
81595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_READ | BGE_MICOMM_BUSY |
81695d67482SBill Paul 	    BGE_MIPHY(phy) | BGE_MIREG(reg));
81795d67482SBill Paul 
81895d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
819d5d23857SJung-uk Kim 		DELAY(10);
82095d67482SBill Paul 		val = CSR_READ_4(sc, BGE_MI_COMM);
82195d67482SBill Paul 		if (!(val & BGE_MICOMM_BUSY))
82295d67482SBill Paul 			break;
82395d67482SBill Paul 	}
82495d67482SBill Paul 
82595d67482SBill Paul 	if (i == BGE_TIMEOUT) {
8265fea260fSMarius Strobl 		device_printf(sc->bge_dev,
8275fea260fSMarius Strobl 		    "PHY read timed out (phy %d, reg %d, val 0x%08x)\n",
8285fea260fSMarius Strobl 		    phy, reg, val);
82937ceeb4dSPaul Saab 		val = 0;
83037ceeb4dSPaul Saab 		goto done;
83195d67482SBill Paul 	}
83295d67482SBill Paul 
83338cc658fSJohn Baldwin 	DELAY(5);
83495d67482SBill Paul 	val = CSR_READ_4(sc, BGE_MI_COMM);
83595d67482SBill Paul 
83637ceeb4dSPaul Saab done:
83737ceeb4dSPaul Saab 	if (autopoll & BGE_MIMODE_AUTOPOLL) {
83837ceeb4dSPaul Saab 		BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL);
83937ceeb4dSPaul Saab 		DELAY(40);
84037ceeb4dSPaul Saab 	}
84137ceeb4dSPaul Saab 
84295d67482SBill Paul 	if (val & BGE_MICOMM_READFAIL)
84395d67482SBill Paul 		return (0);
84495d67482SBill Paul 
8450c8aa4eaSJung-uk Kim 	return (val & 0xFFFF);
84695d67482SBill Paul }
84795d67482SBill Paul 
84895d67482SBill Paul static int
8493f74909aSGleb Smirnoff bge_miibus_writereg(device_t dev, int phy, int reg, int val)
85095d67482SBill Paul {
85195d67482SBill Paul 	struct bge_softc *sc;
8523f74909aSGleb Smirnoff 	uint32_t autopoll;
85395d67482SBill Paul 	int i;
85495d67482SBill Paul 
85595d67482SBill Paul 	sc = device_get_softc(dev);
85695d67482SBill Paul 
85738cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906 &&
85838cc658fSJohn Baldwin 	    (reg == BRGPHY_MII_1000CTL || reg == BRGPHY_MII_AUXCTL))
85938cc658fSJohn Baldwin 		return(0);
86038cc658fSJohn Baldwin 
86137ceeb4dSPaul Saab 	/* Reading with autopolling on may trigger PCI errors */
86237ceeb4dSPaul Saab 	autopoll = CSR_READ_4(sc, BGE_MI_MODE);
86337ceeb4dSPaul Saab 	if (autopoll & BGE_MIMODE_AUTOPOLL) {
86437ceeb4dSPaul Saab 		BGE_CLRBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL);
86537ceeb4dSPaul Saab 		DELAY(40);
86637ceeb4dSPaul Saab 	}
86737ceeb4dSPaul Saab 
86895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_WRITE | BGE_MICOMM_BUSY |
86995d67482SBill Paul 	    BGE_MIPHY(phy) | BGE_MIREG(reg) | val);
87095d67482SBill Paul 
87195d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
872d5d23857SJung-uk Kim 		DELAY(10);
87338cc658fSJohn Baldwin 		if (!(CSR_READ_4(sc, BGE_MI_COMM) & BGE_MICOMM_BUSY)) {
87438cc658fSJohn Baldwin 			DELAY(5);
87538cc658fSJohn Baldwin 			CSR_READ_4(sc, BGE_MI_COMM); /* dummy read */
87695d67482SBill Paul 			break;
877d5d23857SJung-uk Kim 		}
87838cc658fSJohn Baldwin 	}
879d5d23857SJung-uk Kim 
880d5d23857SJung-uk Kim 	if (i == BGE_TIMEOUT) {
88138cc658fSJohn Baldwin 		device_printf(sc->bge_dev,
88238cc658fSJohn Baldwin 		    "PHY write timed out (phy %d, reg %d, val %d)\n",
88338cc658fSJohn Baldwin 		    phy, reg, val);
884d5d23857SJung-uk Kim 		return (0);
88595d67482SBill Paul 	}
88695d67482SBill Paul 
88737ceeb4dSPaul Saab 	if (autopoll & BGE_MIMODE_AUTOPOLL) {
88837ceeb4dSPaul Saab 		BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL);
88937ceeb4dSPaul Saab 		DELAY(40);
89037ceeb4dSPaul Saab 	}
89137ceeb4dSPaul Saab 
89295d67482SBill Paul 	return (0);
89395d67482SBill Paul }
89495d67482SBill Paul 
89595d67482SBill Paul static void
8963f74909aSGleb Smirnoff bge_miibus_statchg(device_t dev)
89795d67482SBill Paul {
89895d67482SBill Paul 	struct bge_softc *sc;
89995d67482SBill Paul 	struct mii_data *mii;
90095d67482SBill Paul 	sc = device_get_softc(dev);
90195d67482SBill Paul 	mii = device_get_softc(sc->bge_miibus);
90295d67482SBill Paul 
90395d67482SBill Paul 	BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_PORTMODE);
9043f74909aSGleb Smirnoff 	if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T)
90595d67482SBill Paul 		BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_GMII);
9063f74909aSGleb Smirnoff 	else
90795d67482SBill Paul 		BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_MII);
90895d67482SBill Paul 
9093f74909aSGleb Smirnoff 	if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX)
91095d67482SBill Paul 		BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX);
9113f74909aSGleb Smirnoff 	else
91295d67482SBill Paul 		BGE_SETBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX);
91395d67482SBill Paul }
91495d67482SBill Paul 
91595d67482SBill Paul /*
91695d67482SBill Paul  * Intialize a standard receive ring descriptor.
91795d67482SBill Paul  */
91895d67482SBill Paul static int
919943787f3SPyun YongHyeon bge_newbuf_std(struct bge_softc *sc, int i)
92095d67482SBill Paul {
921943787f3SPyun YongHyeon 	struct mbuf *m;
92295d67482SBill Paul 	struct bge_rx_bd *r;
923a23634a1SPyun YongHyeon 	bus_dma_segment_t segs[1];
924943787f3SPyun YongHyeon 	bus_dmamap_t map;
925a23634a1SPyun YongHyeon 	int error, nsegs;
92695d67482SBill Paul 
927943787f3SPyun YongHyeon 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
928943787f3SPyun YongHyeon 	if (m == NULL)
92995d67482SBill Paul 		return (ENOBUFS);
930943787f3SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES;
931652ae483SGleb Smirnoff 	if ((sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) == 0)
932943787f3SPyun YongHyeon 		m_adj(m, ETHER_ALIGN);
933943787f3SPyun YongHyeon 
9340ac56796SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_rx_mtag,
935943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_std_sparemap, m, segs, &nsegs, 0);
936a23634a1SPyun YongHyeon 	if (error != 0) {
937943787f3SPyun YongHyeon 		m_freem(m);
938a23634a1SPyun YongHyeon 		return (error);
939f41ac2beSBill Paul 	}
940943787f3SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) {
941943787f3SPyun YongHyeon 		bus_dmamap_sync(sc->bge_cdata.bge_rx_mtag,
942943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_dmamap[i], BUS_DMASYNC_POSTREAD);
943943787f3SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_rx_mtag,
944943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_dmamap[i]);
945943787f3SPyun YongHyeon 	}
946943787f3SPyun YongHyeon 	map = sc->bge_cdata.bge_rx_std_dmamap[i];
947943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_std_dmamap[i] = sc->bge_cdata.bge_rx_std_sparemap;
948943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_std_sparemap = map;
949943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_std_chain[i] = m;
950943787f3SPyun YongHyeon 	r = &sc->bge_ldata.bge_rx_std_ring[sc->bge_std];
951a23634a1SPyun YongHyeon 	r->bge_addr.bge_addr_lo = BGE_ADDR_LO(segs[0].ds_addr);
952a23634a1SPyun YongHyeon 	r->bge_addr.bge_addr_hi = BGE_ADDR_HI(segs[0].ds_addr);
953e907febfSPyun YongHyeon 	r->bge_flags = BGE_RXBDFLAG_END;
954a23634a1SPyun YongHyeon 	r->bge_len = segs[0].ds_len;
955e907febfSPyun YongHyeon 	r->bge_idx = i;
956f41ac2beSBill Paul 
9570ac56796SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_rx_mtag,
958943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_std_dmamap[i], BUS_DMASYNC_PREREAD);
95995d67482SBill Paul 
96095d67482SBill Paul 	return (0);
96195d67482SBill Paul }
96295d67482SBill Paul 
96395d67482SBill Paul /*
96495d67482SBill Paul  * Initialize a jumbo receive ring descriptor. This allocates
96595d67482SBill Paul  * a jumbo buffer from the pool managed internally by the driver.
96695d67482SBill Paul  */
96795d67482SBill Paul static int
968943787f3SPyun YongHyeon bge_newbuf_jumbo(struct bge_softc *sc, int i)
96995d67482SBill Paul {
9701be6acb7SGleb Smirnoff 	bus_dma_segment_t segs[BGE_NSEG_JUMBO];
971943787f3SPyun YongHyeon 	bus_dmamap_t map;
9721be6acb7SGleb Smirnoff 	struct bge_extrx_bd *r;
973943787f3SPyun YongHyeon 	struct mbuf *m;
974943787f3SPyun YongHyeon 	int error, nsegs;
97595d67482SBill Paul 
976943787f3SPyun YongHyeon 	MGETHDR(m, M_DONTWAIT, MT_DATA);
977943787f3SPyun YongHyeon 	if (m == NULL)
97895d67482SBill Paul 		return (ENOBUFS);
97995d67482SBill Paul 
980943787f3SPyun YongHyeon 	m_cljget(m, M_DONTWAIT, MJUM9BYTES);
981943787f3SPyun YongHyeon 	if (!(m->m_flags & M_EXT)) {
982943787f3SPyun YongHyeon 		m_freem(m);
98395d67482SBill Paul 		return (ENOBUFS);
98495d67482SBill Paul 	}
985943787f3SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MJUM9BYTES;
986652ae483SGleb Smirnoff 	if ((sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) == 0)
987943787f3SPyun YongHyeon 		m_adj(m, ETHER_ALIGN);
9881be6acb7SGleb Smirnoff 
9891be6acb7SGleb Smirnoff 	error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_mtag_jumbo,
990943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_jumbo_sparemap, m, segs, &nsegs, 0);
991943787f3SPyun YongHyeon 	if (error != 0) {
992943787f3SPyun YongHyeon 		m_freem(m);
9931be6acb7SGleb Smirnoff 		return (error);
994f7cea149SGleb Smirnoff 	}
9951be6acb7SGleb Smirnoff 
996943787f3SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_jumbo_chain[i] == NULL) {
997943787f3SPyun YongHyeon 		bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo,
998943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_jumbo_dmamap[i], BUS_DMASYNC_POSTREAD);
999943787f3SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo,
1000943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
1001943787f3SPyun YongHyeon 	}
1002943787f3SPyun YongHyeon 	map = sc->bge_cdata.bge_rx_jumbo_dmamap[i];
1003943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_jumbo_dmamap[i] =
1004943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_jumbo_sparemap;
1005943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_jumbo_sparemap = map;
1006943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_jumbo_chain[i] = m;
10071be6acb7SGleb Smirnoff 	/*
10081be6acb7SGleb Smirnoff 	 * Fill in the extended RX buffer descriptor.
10091be6acb7SGleb Smirnoff 	 */
1010943787f3SPyun YongHyeon 	r = &sc->bge_ldata.bge_rx_jumbo_ring[sc->bge_jumbo];
10114e7ba1abSGleb Smirnoff 	r->bge_flags = BGE_RXBDFLAG_JUMBO_RING | BGE_RXBDFLAG_END;
10124e7ba1abSGleb Smirnoff 	r->bge_idx = i;
10134e7ba1abSGleb Smirnoff 	r->bge_len3 = r->bge_len2 = r->bge_len1 = 0;
10144e7ba1abSGleb Smirnoff 	switch (nsegs) {
10154e7ba1abSGleb Smirnoff 	case 4:
10164e7ba1abSGleb Smirnoff 		r->bge_addr3.bge_addr_lo = BGE_ADDR_LO(segs[3].ds_addr);
10174e7ba1abSGleb Smirnoff 		r->bge_addr3.bge_addr_hi = BGE_ADDR_HI(segs[3].ds_addr);
10184e7ba1abSGleb Smirnoff 		r->bge_len3 = segs[3].ds_len;
10194e7ba1abSGleb Smirnoff 	case 3:
1020e907febfSPyun YongHyeon 		r->bge_addr2.bge_addr_lo = BGE_ADDR_LO(segs[2].ds_addr);
1021e907febfSPyun YongHyeon 		r->bge_addr2.bge_addr_hi = BGE_ADDR_HI(segs[2].ds_addr);
1022e907febfSPyun YongHyeon 		r->bge_len2 = segs[2].ds_len;
10234e7ba1abSGleb Smirnoff 	case 2:
10244e7ba1abSGleb Smirnoff 		r->bge_addr1.bge_addr_lo = BGE_ADDR_LO(segs[1].ds_addr);
10254e7ba1abSGleb Smirnoff 		r->bge_addr1.bge_addr_hi = BGE_ADDR_HI(segs[1].ds_addr);
10264e7ba1abSGleb Smirnoff 		r->bge_len1 = segs[1].ds_len;
10274e7ba1abSGleb Smirnoff 	case 1:
10284e7ba1abSGleb Smirnoff 		r->bge_addr0.bge_addr_lo = BGE_ADDR_LO(segs[0].ds_addr);
10294e7ba1abSGleb Smirnoff 		r->bge_addr0.bge_addr_hi = BGE_ADDR_HI(segs[0].ds_addr);
10304e7ba1abSGleb Smirnoff 		r->bge_len0 = segs[0].ds_len;
10314e7ba1abSGleb Smirnoff 		break;
10324e7ba1abSGleb Smirnoff 	default:
10334e7ba1abSGleb Smirnoff 		panic("%s: %d segments\n", __func__, nsegs);
10344e7ba1abSGleb Smirnoff 	}
1035f41ac2beSBill Paul 
1036a41504a9SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo,
1037943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_jumbo_dmamap[i], BUS_DMASYNC_PREREAD);
103895d67482SBill Paul 
103995d67482SBill Paul 	return (0);
104095d67482SBill Paul }
104195d67482SBill Paul 
104295d67482SBill Paul /*
104395d67482SBill Paul  * The standard receive ring has 512 entries in it. At 2K per mbuf cluster,
104495d67482SBill Paul  * that's 1MB or memory, which is a lot. For now, we fill only the first
104595d67482SBill Paul  * 256 ring entries and hope that our CPU is fast enough to keep up with
104695d67482SBill Paul  * the NIC.
104795d67482SBill Paul  */
104895d67482SBill Paul static int
10493f74909aSGleb Smirnoff bge_init_rx_ring_std(struct bge_softc *sc)
105095d67482SBill Paul {
10513ee5d7daSPyun YongHyeon 	int error, i;
105295d67482SBill Paul 
1053e6bf277eSPyun YongHyeon 	bzero(sc->bge_ldata.bge_rx_std_ring, BGE_STD_RX_RING_SZ);
105403e78bd0SPyun YongHyeon 	sc->bge_std = 0;
105595d67482SBill Paul 	for (i = 0; i < BGE_SSLOTS; i++) {
1056943787f3SPyun YongHyeon 		if ((error = bge_newbuf_std(sc, i)) != 0)
10573ee5d7daSPyun YongHyeon 			return (error);
105803e78bd0SPyun YongHyeon 		BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT);
105995d67482SBill Paul 	};
106095d67482SBill Paul 
1061f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
1062d77e9fa7SPyun YongHyeon 	    sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREWRITE);
1063f41ac2beSBill Paul 
106495d67482SBill Paul 	sc->bge_std = i - 1;
106538cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std);
106695d67482SBill Paul 
106795d67482SBill Paul 	return (0);
106895d67482SBill Paul }
106995d67482SBill Paul 
107095d67482SBill Paul static void
10713f74909aSGleb Smirnoff bge_free_rx_ring_std(struct bge_softc *sc)
107295d67482SBill Paul {
107395d67482SBill Paul 	int i;
107495d67482SBill Paul 
107595d67482SBill Paul 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
107695d67482SBill Paul 		if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) {
10770ac56796SPyun YongHyeon 			bus_dmamap_sync(sc->bge_cdata.bge_rx_mtag,
1078e65bed95SPyun YongHyeon 			    sc->bge_cdata.bge_rx_std_dmamap[i],
1079e65bed95SPyun YongHyeon 			    BUS_DMASYNC_POSTREAD);
10800ac56796SPyun YongHyeon 			bus_dmamap_unload(sc->bge_cdata.bge_rx_mtag,
1081f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_std_dmamap[i]);
1082e65bed95SPyun YongHyeon 			m_freem(sc->bge_cdata.bge_rx_std_chain[i]);
1083e65bed95SPyun YongHyeon 			sc->bge_cdata.bge_rx_std_chain[i] = NULL;
108495d67482SBill Paul 		}
1085f41ac2beSBill Paul 		bzero((char *)&sc->bge_ldata.bge_rx_std_ring[i],
108695d67482SBill Paul 		    sizeof(struct bge_rx_bd));
108795d67482SBill Paul 	}
108895d67482SBill Paul }
108995d67482SBill Paul 
109095d67482SBill Paul static int
10913f74909aSGleb Smirnoff bge_init_rx_ring_jumbo(struct bge_softc *sc)
109295d67482SBill Paul {
109395d67482SBill Paul 	struct bge_rcb *rcb;
10943ee5d7daSPyun YongHyeon 	int error, i;
109595d67482SBill Paul 
1096e6bf277eSPyun YongHyeon 	bzero(sc->bge_ldata.bge_rx_jumbo_ring, BGE_JUMBO_RX_RING_SZ);
109703e78bd0SPyun YongHyeon 	sc->bge_jumbo = 0;
109895d67482SBill Paul 	for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
1099943787f3SPyun YongHyeon 		if ((error = bge_newbuf_jumbo(sc, i)) != 0)
11003ee5d7daSPyun YongHyeon 			return (error);
110103e78bd0SPyun YongHyeon 		BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT);
110295d67482SBill Paul 	};
110395d67482SBill Paul 
1104f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
1105d77e9fa7SPyun YongHyeon 	    sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_PREWRITE);
1106f41ac2beSBill Paul 
110795d67482SBill Paul 	sc->bge_jumbo = i - 1;
110895d67482SBill Paul 
1109f41ac2beSBill Paul 	rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb;
11101be6acb7SGleb Smirnoff 	rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0,
11111be6acb7SGleb Smirnoff 				    BGE_RCB_FLAG_USE_EXT_RX_BD);
111267111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags);
111395d67482SBill Paul 
111438cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo);
111595d67482SBill Paul 
111695d67482SBill Paul 	return (0);
111795d67482SBill Paul }
111895d67482SBill Paul 
111995d67482SBill Paul static void
11203f74909aSGleb Smirnoff bge_free_rx_ring_jumbo(struct bge_softc *sc)
112195d67482SBill Paul {
112295d67482SBill Paul 	int i;
112395d67482SBill Paul 
112495d67482SBill Paul 	for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
112595d67482SBill Paul 		if (sc->bge_cdata.bge_rx_jumbo_chain[i] != NULL) {
1126e65bed95SPyun YongHyeon 			bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo,
1127e65bed95SPyun YongHyeon 			    sc->bge_cdata.bge_rx_jumbo_dmamap[i],
1128e65bed95SPyun YongHyeon 			    BUS_DMASYNC_POSTREAD);
1129f41ac2beSBill Paul 			bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo,
1130f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
1131e65bed95SPyun YongHyeon 			m_freem(sc->bge_cdata.bge_rx_jumbo_chain[i]);
1132e65bed95SPyun YongHyeon 			sc->bge_cdata.bge_rx_jumbo_chain[i] = NULL;
113395d67482SBill Paul 		}
1134f41ac2beSBill Paul 		bzero((char *)&sc->bge_ldata.bge_rx_jumbo_ring[i],
11351be6acb7SGleb Smirnoff 		    sizeof(struct bge_extrx_bd));
113695d67482SBill Paul 	}
113795d67482SBill Paul }
113895d67482SBill Paul 
113995d67482SBill Paul static void
11403f74909aSGleb Smirnoff bge_free_tx_ring(struct bge_softc *sc)
114195d67482SBill Paul {
114295d67482SBill Paul 	int i;
114395d67482SBill Paul 
1144f41ac2beSBill Paul 	if (sc->bge_ldata.bge_tx_ring == NULL)
114595d67482SBill Paul 		return;
114695d67482SBill Paul 
114795d67482SBill Paul 	for (i = 0; i < BGE_TX_RING_CNT; i++) {
114895d67482SBill Paul 		if (sc->bge_cdata.bge_tx_chain[i] != NULL) {
11490ac56796SPyun YongHyeon 			bus_dmamap_sync(sc->bge_cdata.bge_tx_mtag,
1150e65bed95SPyun YongHyeon 			    sc->bge_cdata.bge_tx_dmamap[i],
1151e65bed95SPyun YongHyeon 			    BUS_DMASYNC_POSTWRITE);
11520ac56796SPyun YongHyeon 			bus_dmamap_unload(sc->bge_cdata.bge_tx_mtag,
1153f41ac2beSBill Paul 			    sc->bge_cdata.bge_tx_dmamap[i]);
1154e65bed95SPyun YongHyeon 			m_freem(sc->bge_cdata.bge_tx_chain[i]);
1155e65bed95SPyun YongHyeon 			sc->bge_cdata.bge_tx_chain[i] = NULL;
115695d67482SBill Paul 		}
1157f41ac2beSBill Paul 		bzero((char *)&sc->bge_ldata.bge_tx_ring[i],
115895d67482SBill Paul 		    sizeof(struct bge_tx_bd));
115995d67482SBill Paul 	}
116095d67482SBill Paul }
116195d67482SBill Paul 
116295d67482SBill Paul static int
11633f74909aSGleb Smirnoff bge_init_tx_ring(struct bge_softc *sc)
116495d67482SBill Paul {
116595d67482SBill Paul 	sc->bge_txcnt = 0;
116695d67482SBill Paul 	sc->bge_tx_saved_considx = 0;
11673927098fSPaul Saab 
1168e6bf277eSPyun YongHyeon 	bzero(sc->bge_ldata.bge_tx_ring, BGE_TX_RING_SZ);
1169e6bf277eSPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_tx_ring_tag,
11705c1da2faSPyun YongHyeon 	    sc->bge_cdata.bge_tx_ring_map, BUS_DMASYNC_PREWRITE);
1171e6bf277eSPyun YongHyeon 
117214bbd30fSGleb Smirnoff 	/* Initialize transmit producer index for host-memory send ring. */
117314bbd30fSGleb Smirnoff 	sc->bge_tx_prodidx = 0;
117438cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bge_tx_prodidx);
117514bbd30fSGleb Smirnoff 
11763927098fSPaul Saab 	/* 5700 b2 errata */
1177e0ced696SPaul Saab 	if (sc->bge_chiprev == BGE_CHIPREV_5700_BX)
117838cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bge_tx_prodidx);
11793927098fSPaul Saab 
118014bbd30fSGleb Smirnoff 	/* NIC-memory send ring not used; initialize to zero. */
118138cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_TX_NIC_PROD0_LO, 0);
11823927098fSPaul Saab 	/* 5700 b2 errata */
1183e0ced696SPaul Saab 	if (sc->bge_chiprev == BGE_CHIPREV_5700_BX)
118438cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_TX_NIC_PROD0_LO, 0);
118595d67482SBill Paul 
118695d67482SBill Paul 	return (0);
118795d67482SBill Paul }
118895d67482SBill Paul 
118995d67482SBill Paul static void
11903e9b1bcaSJung-uk Kim bge_setpromisc(struct bge_softc *sc)
11913e9b1bcaSJung-uk Kim {
11923e9b1bcaSJung-uk Kim 	struct ifnet *ifp;
11933e9b1bcaSJung-uk Kim 
11943e9b1bcaSJung-uk Kim 	BGE_LOCK_ASSERT(sc);
11953e9b1bcaSJung-uk Kim 
11963e9b1bcaSJung-uk Kim 	ifp = sc->bge_ifp;
11973e9b1bcaSJung-uk Kim 
119845ee6ab3SJung-uk Kim 	/* Enable or disable promiscuous mode as needed. */
11993e9b1bcaSJung-uk Kim 	if (ifp->if_flags & IFF_PROMISC)
120045ee6ab3SJung-uk Kim 		BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC);
12013e9b1bcaSJung-uk Kim 	else
120245ee6ab3SJung-uk Kim 		BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC);
12033e9b1bcaSJung-uk Kim }
12043e9b1bcaSJung-uk Kim 
12053e9b1bcaSJung-uk Kim static void
12063f74909aSGleb Smirnoff bge_setmulti(struct bge_softc *sc)
120795d67482SBill Paul {
120895d67482SBill Paul 	struct ifnet *ifp;
120995d67482SBill Paul 	struct ifmultiaddr *ifma;
12103f74909aSGleb Smirnoff 	uint32_t hashes[4] = { 0, 0, 0, 0 };
121195d67482SBill Paul 	int h, i;
121295d67482SBill Paul 
12130f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
12140f9bd73bSSam Leffler 
1215fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
121695d67482SBill Paul 
121795d67482SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
121895d67482SBill Paul 		for (i = 0; i < 4; i++)
12190c8aa4eaSJung-uk Kim 			CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0xFFFFFFFF);
122095d67482SBill Paul 		return;
122195d67482SBill Paul 	}
122295d67482SBill Paul 
122395d67482SBill Paul 	/* First, zot all the existing filters. */
122495d67482SBill Paul 	for (i = 0; i < 4; i++)
122595d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0);
122695d67482SBill Paul 
122795d67482SBill Paul 	/* Now program new ones. */
1228eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
122995d67482SBill Paul 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
123095d67482SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
123195d67482SBill Paul 			continue;
12320e939c0cSChristian Weisgerber 		h = ether_crc32_le(LLADDR((struct sockaddr_dl *)
12330c8aa4eaSJung-uk Kim 		    ifma->ifma_addr), ETHER_ADDR_LEN) & 0x7F;
12340c8aa4eaSJung-uk Kim 		hashes[(h & 0x60) >> 5] |= 1 << (h & 0x1F);
123595d67482SBill Paul 	}
1236eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
123795d67482SBill Paul 
123895d67482SBill Paul 	for (i = 0; i < 4; i++)
123995d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), hashes[i]);
124095d67482SBill Paul }
124195d67482SBill Paul 
12428cb1383cSDoug Ambrisko static void
1243cb2eacc7SYaroslav Tykhiy bge_setvlan(struct bge_softc *sc)
1244cb2eacc7SYaroslav Tykhiy {
1245cb2eacc7SYaroslav Tykhiy 	struct ifnet *ifp;
1246cb2eacc7SYaroslav Tykhiy 
1247cb2eacc7SYaroslav Tykhiy 	BGE_LOCK_ASSERT(sc);
1248cb2eacc7SYaroslav Tykhiy 
1249cb2eacc7SYaroslav Tykhiy 	ifp = sc->bge_ifp;
1250cb2eacc7SYaroslav Tykhiy 
1251cb2eacc7SYaroslav Tykhiy 	/* Enable or disable VLAN tag stripping as needed. */
1252cb2eacc7SYaroslav Tykhiy 	if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING)
1253cb2eacc7SYaroslav Tykhiy 		BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_KEEP_VLAN_DIAG);
1254cb2eacc7SYaroslav Tykhiy 	else
1255cb2eacc7SYaroslav Tykhiy 		BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_KEEP_VLAN_DIAG);
1256cb2eacc7SYaroslav Tykhiy }
1257cb2eacc7SYaroslav Tykhiy 
1258cb2eacc7SYaroslav Tykhiy static void
12598cb1383cSDoug Ambrisko bge_sig_pre_reset(sc, type)
12608cb1383cSDoug Ambrisko 	struct bge_softc *sc;
12618cb1383cSDoug Ambrisko 	int type;
12628cb1383cSDoug Ambrisko {
12638cb1383cSDoug Ambrisko 	/*
12648cb1383cSDoug Ambrisko 	 * Some chips don't like this so only do this if ASF is enabled
12658cb1383cSDoug Ambrisko 	 */
12668cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode)
12678cb1383cSDoug Ambrisko 		bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER);
12688cb1383cSDoug Ambrisko 
12698cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_NEW_HANDSHAKE) {
12708cb1383cSDoug Ambrisko 		switch (type) {
12718cb1383cSDoug Ambrisko 		case BGE_RESET_START:
12728cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SDI_STATUS, 0x1); /* START */
12738cb1383cSDoug Ambrisko 			break;
12748cb1383cSDoug Ambrisko 		case BGE_RESET_STOP:
12758cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SDI_STATUS, 0x2); /* UNLOAD */
12768cb1383cSDoug Ambrisko 			break;
12778cb1383cSDoug Ambrisko 		}
12788cb1383cSDoug Ambrisko 	}
12798cb1383cSDoug Ambrisko }
12808cb1383cSDoug Ambrisko 
12818cb1383cSDoug Ambrisko static void
12828cb1383cSDoug Ambrisko bge_sig_post_reset(sc, type)
12838cb1383cSDoug Ambrisko 	struct bge_softc *sc;
12848cb1383cSDoug Ambrisko 	int type;
12858cb1383cSDoug Ambrisko {
12868cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_NEW_HANDSHAKE) {
12878cb1383cSDoug Ambrisko 		switch (type) {
12888cb1383cSDoug Ambrisko 		case BGE_RESET_START:
12898cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SDI_STATUS, 0x80000001);
12908cb1383cSDoug Ambrisko 			/* START DONE */
12918cb1383cSDoug Ambrisko 			break;
12928cb1383cSDoug Ambrisko 		case BGE_RESET_STOP:
12938cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SDI_STATUS, 0x80000002);
12948cb1383cSDoug Ambrisko 			break;
12958cb1383cSDoug Ambrisko 		}
12968cb1383cSDoug Ambrisko 	}
12978cb1383cSDoug Ambrisko }
12988cb1383cSDoug Ambrisko 
12998cb1383cSDoug Ambrisko static void
13008cb1383cSDoug Ambrisko bge_sig_legacy(sc, type)
13018cb1383cSDoug Ambrisko 	struct bge_softc *sc;
13028cb1383cSDoug Ambrisko 	int type;
13038cb1383cSDoug Ambrisko {
13048cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode) {
13058cb1383cSDoug Ambrisko 		switch (type) {
13068cb1383cSDoug Ambrisko 		case BGE_RESET_START:
13078cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SDI_STATUS, 0x1); /* START */
13088cb1383cSDoug Ambrisko 			break;
13098cb1383cSDoug Ambrisko 		case BGE_RESET_STOP:
13108cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SDI_STATUS, 0x2); /* UNLOAD */
13118cb1383cSDoug Ambrisko 			break;
13128cb1383cSDoug Ambrisko 		}
13138cb1383cSDoug Ambrisko 	}
13148cb1383cSDoug Ambrisko }
13158cb1383cSDoug Ambrisko 
13168cb1383cSDoug Ambrisko void bge_stop_fw(struct bge_softc *);
13178cb1383cSDoug Ambrisko void
13188cb1383cSDoug Ambrisko bge_stop_fw(sc)
13198cb1383cSDoug Ambrisko 	struct bge_softc *sc;
13208cb1383cSDoug Ambrisko {
13218cb1383cSDoug Ambrisko 	int i;
13228cb1383cSDoug Ambrisko 
13238cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode) {
13248cb1383cSDoug Ambrisko 		bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM_FW, BGE_FW_PAUSE);
13258cb1383cSDoug Ambrisko 		CSR_WRITE_4(sc, BGE_CPU_EVENT,
132639153c5aSJung-uk Kim 		    CSR_READ_4(sc, BGE_CPU_EVENT) | (1 << 14));
13278cb1383cSDoug Ambrisko 
13288cb1383cSDoug Ambrisko 		for (i = 0; i < 100; i++ ) {
13298cb1383cSDoug Ambrisko 			if (!(CSR_READ_4(sc, BGE_CPU_EVENT) & (1 << 14)))
13308cb1383cSDoug Ambrisko 				break;
13318cb1383cSDoug Ambrisko 			DELAY(10);
13328cb1383cSDoug Ambrisko 		}
13338cb1383cSDoug Ambrisko 	}
13348cb1383cSDoug Ambrisko }
13358cb1383cSDoug Ambrisko 
133695d67482SBill Paul /*
1337c9ffd9f0SMarius Strobl  * Do endian, PCI and DMA initialization.
133895d67482SBill Paul  */
133995d67482SBill Paul static int
13403f74909aSGleb Smirnoff bge_chipinit(struct bge_softc *sc)
134195d67482SBill Paul {
13423f74909aSGleb Smirnoff 	uint32_t dma_rw_ctl;
134395d67482SBill Paul 	int i;
134495d67482SBill Paul 
13458cb1383cSDoug Ambrisko 	/* Set endianness before we access any non-PCI registers. */
1346e907febfSPyun YongHyeon 	pci_write_config(sc->bge_dev, BGE_PCI_MISC_CTL, BGE_INIT, 4);
134795d67482SBill Paul 
134895d67482SBill Paul 	/* Clear the MAC control register */
134995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_MODE, 0);
135095d67482SBill Paul 
135195d67482SBill Paul 	/*
135295d67482SBill Paul 	 * Clear the MAC statistics block in the NIC's
135395d67482SBill Paul 	 * internal memory.
135495d67482SBill Paul 	 */
135595d67482SBill Paul 	for (i = BGE_STATS_BLOCK;
13563f74909aSGleb Smirnoff 	    i < BGE_STATS_BLOCK_END + 1; i += sizeof(uint32_t))
135795d67482SBill Paul 		BGE_MEMWIN_WRITE(sc, i, 0);
135895d67482SBill Paul 
135995d67482SBill Paul 	for (i = BGE_STATUS_BLOCK;
13603f74909aSGleb Smirnoff 	    i < BGE_STATUS_BLOCK_END + 1; i += sizeof(uint32_t))
136195d67482SBill Paul 		BGE_MEMWIN_WRITE(sc, i, 0);
136295d67482SBill Paul 
1363186f842bSJung-uk Kim 	/*
1364186f842bSJung-uk Kim 	 * Set up the PCI DMA control register.
1365186f842bSJung-uk Kim 	 */
1366186f842bSJung-uk Kim 	dma_rw_ctl = BGE_PCIDMARWCTL_RD_CMD_SHIFT(6) |
1367186f842bSJung-uk Kim 	    BGE_PCIDMARWCTL_WR_CMD_SHIFT(7);
1368652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_PCIE) {
1369186f842bSJung-uk Kim 		/* Read watermark not used, 128 bytes for write. */
1370186f842bSJung-uk Kim 		dma_rw_ctl |= BGE_PCIDMARWCTL_WR_WAT_SHIFT(3);
1371652ae483SGleb Smirnoff 	} else if (sc->bge_flags & BGE_FLAG_PCIX) {
13724c0da0ffSGleb Smirnoff 		if (BGE_IS_5714_FAMILY(sc)) {
1373186f842bSJung-uk Kim 			/* 256 bytes for read and write. */
1374186f842bSJung-uk Kim 			dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(2) |
1375186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_WR_WAT_SHIFT(2);
1376186f842bSJung-uk Kim 			dma_rw_ctl |= (sc->bge_asicrev == BGE_ASICREV_BCM5780) ?
1377186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL :
1378186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_ONEDMA_ATONCE_LOCAL;
1379186f842bSJung-uk Kim 		} else if (sc->bge_asicrev == BGE_ASICREV_BCM5704) {
1380186f842bSJung-uk Kim 			/* 1536 bytes for read, 384 bytes for write. */
1381186f842bSJung-uk Kim 			dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(7) |
1382186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_WR_WAT_SHIFT(3);
1383186f842bSJung-uk Kim 		} else {
1384186f842bSJung-uk Kim 			/* 384 bytes for read and write. */
1385186f842bSJung-uk Kim 			dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(3) |
1386186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_WR_WAT_SHIFT(3) |
13870c8aa4eaSJung-uk Kim 			    0x0F;
1388186f842bSJung-uk Kim 		}
1389e0ced696SPaul Saab 		if (sc->bge_asicrev == BGE_ASICREV_BCM5703 ||
1390e0ced696SPaul Saab 		    sc->bge_asicrev == BGE_ASICREV_BCM5704) {
13913f74909aSGleb Smirnoff 			uint32_t tmp;
13925cba12d3SPaul Saab 
1393186f842bSJung-uk Kim 			/* Set ONE_DMA_AT_ONCE for hardware workaround. */
13940c8aa4eaSJung-uk Kim 			tmp = CSR_READ_4(sc, BGE_PCI_CLKCTL) & 0x1F;
1395186f842bSJung-uk Kim 			if (tmp == 6 || tmp == 7)
1396186f842bSJung-uk Kim 				dma_rw_ctl |=
1397186f842bSJung-uk Kim 				    BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL;
13985cba12d3SPaul Saab 
1399186f842bSJung-uk Kim 			/* Set PCI-X DMA write workaround. */
1400186f842bSJung-uk Kim 			dma_rw_ctl |= BGE_PCIDMARWCTL_ASRT_ALL_BE;
1401186f842bSJung-uk Kim 		}
1402186f842bSJung-uk Kim 	} else {
1403186f842bSJung-uk Kim 		/* Conventional PCI bus: 256 bytes for read and write. */
1404186f842bSJung-uk Kim 		dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(7) |
1405186f842bSJung-uk Kim 		    BGE_PCIDMARWCTL_WR_WAT_SHIFT(7);
1406186f842bSJung-uk Kim 
1407186f842bSJung-uk Kim 		if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
1408186f842bSJung-uk Kim 		    sc->bge_asicrev != BGE_ASICREV_BCM5750)
1409186f842bSJung-uk Kim 			dma_rw_ctl |= 0x0F;
1410186f842bSJung-uk Kim 	}
1411186f842bSJung-uk Kim 	if (sc->bge_asicrev == BGE_ASICREV_BCM5700 ||
1412186f842bSJung-uk Kim 	    sc->bge_asicrev == BGE_ASICREV_BCM5701)
1413186f842bSJung-uk Kim 		dma_rw_ctl |= BGE_PCIDMARWCTL_USE_MRM |
1414186f842bSJung-uk Kim 		    BGE_PCIDMARWCTL_ASRT_ALL_BE;
1415e0ced696SPaul Saab 	if (sc->bge_asicrev == BGE_ASICREV_BCM5703 ||
1416186f842bSJung-uk Kim 	    sc->bge_asicrev == BGE_ASICREV_BCM5704)
14175cba12d3SPaul Saab 		dma_rw_ctl &= ~BGE_PCIDMARWCTL_MINDMA;
14185cba12d3SPaul Saab 	pci_write_config(sc->bge_dev, BGE_PCI_DMA_RW_CTL, dma_rw_ctl, 4);
141995d67482SBill Paul 
142095d67482SBill Paul 	/*
142195d67482SBill Paul 	 * Set up general mode register.
142295d67482SBill Paul 	 */
1423e907febfSPyun YongHyeon 	CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS |
142495d67482SBill Paul 	    BGE_MODECTL_MAC_ATTN_INTR | BGE_MODECTL_HOST_SEND_BDS |
1425ee7ef91cSOleg Bulyzhin 	    BGE_MODECTL_TX_NO_PHDR_CSUM);
142695d67482SBill Paul 
142795d67482SBill Paul 	/*
142890447aadSMarius Strobl 	 * BCM5701 B5 have a bug causing data corruption when using
142990447aadSMarius Strobl 	 * 64-bit DMA reads, which can be terminated early and then
143090447aadSMarius Strobl 	 * completed later as 32-bit accesses, in combination with
143190447aadSMarius Strobl 	 * certain bridges.
143290447aadSMarius Strobl 	 */
143390447aadSMarius Strobl 	if (sc->bge_asicrev == BGE_ASICREV_BCM5701 &&
143490447aadSMarius Strobl 	    sc->bge_chipid == BGE_CHIPID_BCM5701_B5)
143590447aadSMarius Strobl 		BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_FORCE_PCI32);
143690447aadSMarius Strobl 
143790447aadSMarius Strobl 	/*
14388cb1383cSDoug Ambrisko 	 * Tell the firmware the driver is running
14398cb1383cSDoug Ambrisko 	 */
14408cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_STACKUP)
14418cb1383cSDoug Ambrisko 		BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
14428cb1383cSDoug Ambrisko 
14438cb1383cSDoug Ambrisko 	/*
1444ea13bdd5SJohn Polstra 	 * Disable memory write invalidate.  Apparently it is not supported
1445c9ffd9f0SMarius Strobl 	 * properly by these devices.  Also ensure that INTx isn't disabled,
1446c9ffd9f0SMarius Strobl 	 * as these chips need it even when using MSI.
144795d67482SBill Paul 	 */
1448c9ffd9f0SMarius Strobl 	PCI_CLRBIT(sc->bge_dev, BGE_PCI_CMD,
1449c9ffd9f0SMarius Strobl 	    PCIM_CMD_INTxDIS | PCIM_CMD_MWIEN, 4);
145095d67482SBill Paul 
145195d67482SBill Paul 	/* Set the timer prescaler (always 66Mhz) */
14520c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_MISC_CFG, BGE_32BITTIME_66MHZ);
145395d67482SBill Paul 
145438cc658fSJohn Baldwin 	/* XXX: The Linux tg3 driver does this at the start of brgphy_reset. */
145538cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906) {
145638cc658fSJohn Baldwin 		DELAY(40);	/* XXX */
145738cc658fSJohn Baldwin 
145838cc658fSJohn Baldwin 		/* Put PHY into ready state */
145938cc658fSJohn Baldwin 		BGE_CLRBIT(sc, BGE_MISC_CFG, BGE_MISCCFG_EPHY_IDDQ);
146038cc658fSJohn Baldwin 		CSR_READ_4(sc, BGE_MISC_CFG); /* Flush */
146138cc658fSJohn Baldwin 		DELAY(40);
146238cc658fSJohn Baldwin 	}
146338cc658fSJohn Baldwin 
146495d67482SBill Paul 	return (0);
146595d67482SBill Paul }
146695d67482SBill Paul 
146795d67482SBill Paul static int
14683f74909aSGleb Smirnoff bge_blockinit(struct bge_softc *sc)
146995d67482SBill Paul {
147095d67482SBill Paul 	struct bge_rcb *rcb;
1471e907febfSPyun YongHyeon 	bus_size_t vrcb;
1472e907febfSPyun YongHyeon 	bge_hostaddr taddr;
14736f8718a3SScott Long 	uint32_t val;
147495d67482SBill Paul 	int i;
147595d67482SBill Paul 
147695d67482SBill Paul 	/*
147795d67482SBill Paul 	 * Initialize the memory window pointer register so that
147895d67482SBill Paul 	 * we can access the first 32K of internal NIC RAM. This will
147995d67482SBill Paul 	 * allow us to set up the TX send ring RCBs and the RX return
148095d67482SBill Paul 	 * ring RCBs, plus other things which live in NIC memory.
148195d67482SBill Paul 	 */
148295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_PCI_MEMWIN_BASEADDR, 0);
148395d67482SBill Paul 
1484822f63fcSBill Paul 	/* Note: the BCM5704 has a smaller mbuf space than other chips. */
1485822f63fcSBill Paul 
14867ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc))) {
148795d67482SBill Paul 		/* Configure mbuf memory pool */
14880dae9719SJung-uk Kim 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR, BGE_BUFFPOOL_1);
1489822f63fcSBill Paul 		if (sc->bge_asicrev == BGE_ASICREV_BCM5704)
1490822f63fcSBill Paul 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x10000);
1491822f63fcSBill Paul 		else
149295d67482SBill Paul 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000);
149395d67482SBill Paul 
149495d67482SBill Paul 		/* Configure DMA resource pool */
14950434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_BASEADDR,
14960434d1b8SBill Paul 		    BGE_DMA_DESCRIPTORS);
149795d67482SBill Paul 		CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LEN, 0x2000);
14980434d1b8SBill Paul 	}
149995d67482SBill Paul 
150095d67482SBill Paul 	/* Configure mbuf pool watermarks */
150138cc658fSJohn Baldwin 	if (!BGE_IS_5705_PLUS(sc)) {
1502fa228020SPaul Saab 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x50);
1503fa228020SPaul Saab 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x20);
1504fa228020SPaul Saab 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60);
150538cc658fSJohn Baldwin 	} else if (sc->bge_asicrev == BGE_ASICREV_BCM5906) {
150638cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0);
150738cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x04);
150838cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x10);
150938cc658fSJohn Baldwin 	} else {
151038cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0);
151138cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x10);
151238cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60);
151338cc658fSJohn Baldwin 	}
151495d67482SBill Paul 
151595d67482SBill Paul 	/* Configure DMA resource watermarks */
151695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LOWAT, 5);
151795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_HIWAT, 10);
151895d67482SBill Paul 
151995d67482SBill Paul 	/* Enable buffer manager */
15207ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc))) {
152195d67482SBill Paul 		CSR_WRITE_4(sc, BGE_BMAN_MODE,
152295d67482SBill Paul 		    BGE_BMANMODE_ENABLE | BGE_BMANMODE_LOMBUF_ATTN);
152395d67482SBill Paul 
152495d67482SBill Paul 		/* Poll for buffer manager start indication */
152595d67482SBill Paul 		for (i = 0; i < BGE_TIMEOUT; i++) {
1526d5d23857SJung-uk Kim 			DELAY(10);
15270c8aa4eaSJung-uk Kim 			if (CSR_READ_4(sc, BGE_BMAN_MODE) & BGE_BMANMODE_ENABLE)
152895d67482SBill Paul 				break;
152995d67482SBill Paul 		}
153095d67482SBill Paul 
153195d67482SBill Paul 		if (i == BGE_TIMEOUT) {
1532fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev,
1533fe806fdaSPyun YongHyeon 			    "buffer manager failed to start\n");
153495d67482SBill Paul 			return (ENXIO);
153595d67482SBill Paul 		}
15360434d1b8SBill Paul 	}
153795d67482SBill Paul 
153895d67482SBill Paul 	/* Enable flow-through queues */
15390c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF);
154095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0);
154195d67482SBill Paul 
154295d67482SBill Paul 	/* Wait until queue initialization is complete */
154395d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
1544d5d23857SJung-uk Kim 		DELAY(10);
154595d67482SBill Paul 		if (CSR_READ_4(sc, BGE_FTQ_RESET) == 0)
154695d67482SBill Paul 			break;
154795d67482SBill Paul 	}
154895d67482SBill Paul 
154995d67482SBill Paul 	if (i == BGE_TIMEOUT) {
1550fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "flow-through queue init failed\n");
155195d67482SBill Paul 		return (ENXIO);
155295d67482SBill Paul 	}
155395d67482SBill Paul 
155495d67482SBill Paul 	/* Initialize the standard RX ring control block */
1555f41ac2beSBill Paul 	rcb = &sc->bge_ldata.bge_info.bge_std_rx_rcb;
1556f41ac2beSBill Paul 	rcb->bge_hostaddr.bge_addr_lo =
1557f41ac2beSBill Paul 	    BGE_ADDR_LO(sc->bge_ldata.bge_rx_std_ring_paddr);
1558f41ac2beSBill Paul 	rcb->bge_hostaddr.bge_addr_hi =
1559f41ac2beSBill Paul 	    BGE_ADDR_HI(sc->bge_ldata.bge_rx_std_ring_paddr);
1560f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
1561f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREREAD);
15627ee00338SJung-uk Kim 	if (BGE_IS_5705_PLUS(sc))
15630434d1b8SBill Paul 		rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(512, 0);
15640434d1b8SBill Paul 	else
15650434d1b8SBill Paul 		rcb->bge_maxlen_flags =
15660434d1b8SBill Paul 		    BGE_RCB_MAXLEN_FLAGS(BGE_MAX_FRAMELEN, 0);
156795d67482SBill Paul 	rcb->bge_nicaddr = BGE_STD_RX_RINGS;
15680c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_HI, rcb->bge_hostaddr.bge_addr_hi);
15690c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_LO, rcb->bge_hostaddr.bge_addr_lo);
1570f41ac2beSBill Paul 
157167111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags);
157267111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_NICADDR, rcb->bge_nicaddr);
157395d67482SBill Paul 
157495d67482SBill Paul 	/*
157595d67482SBill Paul 	 * Initialize the jumbo RX ring control block
157695d67482SBill Paul 	 * We set the 'ring disabled' bit in the flags
157795d67482SBill Paul 	 * field until we're actually ready to start
157895d67482SBill Paul 	 * using this ring (i.e. once we set the MTU
157995d67482SBill Paul 	 * high enough to require it).
158095d67482SBill Paul 	 */
15814c0da0ffSGleb Smirnoff 	if (BGE_IS_JUMBO_CAPABLE(sc)) {
1582f41ac2beSBill Paul 		rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb;
1583f41ac2beSBill Paul 
1584f41ac2beSBill Paul 		rcb->bge_hostaddr.bge_addr_lo =
1585f41ac2beSBill Paul 		    BGE_ADDR_LO(sc->bge_ldata.bge_rx_jumbo_ring_paddr);
1586f41ac2beSBill Paul 		rcb->bge_hostaddr.bge_addr_hi =
1587f41ac2beSBill Paul 		    BGE_ADDR_HI(sc->bge_ldata.bge_rx_jumbo_ring_paddr);
1588f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
1589f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map,
1590f41ac2beSBill Paul 		    BUS_DMASYNC_PREREAD);
15911be6acb7SGleb Smirnoff 		rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0,
15921be6acb7SGleb Smirnoff 		    BGE_RCB_FLAG_USE_EXT_RX_BD | BGE_RCB_FLAG_RING_DISABLED);
159395d67482SBill Paul 		rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS;
159467111612SJohn Polstra 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_HI,
159567111612SJohn Polstra 		    rcb->bge_hostaddr.bge_addr_hi);
159667111612SJohn Polstra 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_LO,
159767111612SJohn Polstra 		    rcb->bge_hostaddr.bge_addr_lo);
1598f41ac2beSBill Paul 
15990434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS,
16000434d1b8SBill Paul 		    rcb->bge_maxlen_flags);
160167111612SJohn Polstra 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_NICADDR, rcb->bge_nicaddr);
160295d67482SBill Paul 
160395d67482SBill Paul 		/* Set up dummy disabled mini ring RCB */
1604f41ac2beSBill Paul 		rcb = &sc->bge_ldata.bge_info.bge_mini_rx_rcb;
160567111612SJohn Polstra 		rcb->bge_maxlen_flags =
160667111612SJohn Polstra 		    BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED);
16070434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_RX_MINI_RCB_MAXLEN_FLAGS,
16080434d1b8SBill Paul 		    rcb->bge_maxlen_flags);
16090434d1b8SBill Paul 	}
161095d67482SBill Paul 
161195d67482SBill Paul 	/*
161295d67482SBill Paul 	 * Set the BD ring replentish thresholds. The recommended
161395d67482SBill Paul 	 * values are 1/8th the number of descriptors allocated to
161495d67482SBill Paul 	 * each ring.
16159ba784dbSScott Long 	 * XXX The 5754 requires a lower threshold, so it might be a
16169ba784dbSScott Long 	 * requirement of all 575x family chips.  The Linux driver sets
16179ba784dbSScott Long 	 * the lower threshold for all 5705 family chips as well, but there
16189ba784dbSScott Long 	 * are reports that it might not need to be so strict.
161938cc658fSJohn Baldwin 	 *
162038cc658fSJohn Baldwin 	 * XXX Linux does some extra fiddling here for the 5906 parts as
162138cc658fSJohn Baldwin 	 * well.
162295d67482SBill Paul 	 */
16235345bad0SScott Long 	if (BGE_IS_5705_PLUS(sc))
16246f8718a3SScott Long 		val = 8;
16256f8718a3SScott Long 	else
16266f8718a3SScott Long 		val = BGE_STD_RX_RING_CNT / 8;
16276f8718a3SScott Long 	CSR_WRITE_4(sc, BGE_RBDI_STD_REPL_THRESH, val);
162895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RBDI_JUMBO_REPL_THRESH, BGE_JUMBO_RX_RING_CNT/8);
162995d67482SBill Paul 
163095d67482SBill Paul 	/*
163195d67482SBill Paul 	 * Disable all unused send rings by setting the 'ring disabled'
163295d67482SBill Paul 	 * bit in the flags field of all the TX send ring control blocks.
163395d67482SBill Paul 	 * These are located in NIC memory.
163495d67482SBill Paul 	 */
1635e907febfSPyun YongHyeon 	vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB;
163695d67482SBill Paul 	for (i = 0; i < BGE_TX_RINGS_EXTSSRAM_MAX; i++) {
1637e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
1638e907febfSPyun YongHyeon 		    BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED));
1639e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0);
1640e907febfSPyun YongHyeon 		vrcb += sizeof(struct bge_rcb);
164195d67482SBill Paul 	}
164295d67482SBill Paul 
164395d67482SBill Paul 	/* Configure TX RCB 0 (we use only the first ring) */
1644e907febfSPyun YongHyeon 	vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB;
1645e907febfSPyun YongHyeon 	BGE_HOSTADDR(taddr, sc->bge_ldata.bge_tx_ring_paddr);
1646e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi);
1647e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo);
1648e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_nicaddr,
1649e907febfSPyun YongHyeon 	    BGE_NIC_TXRING_ADDR(0, BGE_TX_RING_CNT));
16507ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
1651e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
1652e907febfSPyun YongHyeon 		    BGE_RCB_MAXLEN_FLAGS(BGE_TX_RING_CNT, 0));
165395d67482SBill Paul 
165495d67482SBill Paul 	/* Disable all unused RX return rings */
1655e907febfSPyun YongHyeon 	vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB;
165695d67482SBill Paul 	for (i = 0; i < BGE_RX_RINGS_MAX; i++) {
1657e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, 0);
1658e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, 0);
1659e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
16600434d1b8SBill Paul 		    BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt,
1661e907febfSPyun YongHyeon 		    BGE_RCB_FLAG_RING_DISABLED));
1662e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0);
166338cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_RX_CONS0_LO +
16643f74909aSGleb Smirnoff 		    (i * (sizeof(uint64_t))), 0);
1665e907febfSPyun YongHyeon 		vrcb += sizeof(struct bge_rcb);
166695d67482SBill Paul 	}
166795d67482SBill Paul 
166895d67482SBill Paul 	/* Initialize RX ring indexes */
166938cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, 0);
167038cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, 0);
167138cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_RX_MINI_PROD_LO, 0);
167295d67482SBill Paul 
167395d67482SBill Paul 	/*
167495d67482SBill Paul 	 * Set up RX return ring 0
167595d67482SBill Paul 	 * Note that the NIC address for RX return rings is 0x00000000.
167695d67482SBill Paul 	 * The return rings live entirely within the host, so the
167795d67482SBill Paul 	 * nicaddr field in the RCB isn't used.
167895d67482SBill Paul 	 */
1679e907febfSPyun YongHyeon 	vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB;
1680e907febfSPyun YongHyeon 	BGE_HOSTADDR(taddr, sc->bge_ldata.bge_rx_return_ring_paddr);
1681e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi);
1682e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo);
1683e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0x00000000);
1684e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
1685e907febfSPyun YongHyeon 	    BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt, 0));
168695d67482SBill Paul 
168795d67482SBill Paul 	/* Set random backoff seed for TX */
168895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_TX_RANDOM_BACKOFF,
16894a0d6638SRuslan Ermilov 	    IF_LLADDR(sc->bge_ifp)[0] + IF_LLADDR(sc->bge_ifp)[1] +
16904a0d6638SRuslan Ermilov 	    IF_LLADDR(sc->bge_ifp)[2] + IF_LLADDR(sc->bge_ifp)[3] +
16914a0d6638SRuslan Ermilov 	    IF_LLADDR(sc->bge_ifp)[4] + IF_LLADDR(sc->bge_ifp)[5] +
169295d67482SBill Paul 	    BGE_TX_BACKOFF_SEED_MASK);
169395d67482SBill Paul 
169495d67482SBill Paul 	/* Set inter-packet gap */
169595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_TX_LENGTHS, 0x2620);
169695d67482SBill Paul 
169795d67482SBill Paul 	/*
169895d67482SBill Paul 	 * Specify which ring to use for packets that don't match
169995d67482SBill Paul 	 * any RX rules.
170095d67482SBill Paul 	 */
170195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RX_RULES_CFG, 0x08);
170295d67482SBill Paul 
170395d67482SBill Paul 	/*
170495d67482SBill Paul 	 * Configure number of RX lists. One interrupt distribution
170595d67482SBill Paul 	 * list, sixteen active lists, one bad frames class.
170695d67482SBill Paul 	 */
170795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RXLP_CFG, 0x181);
170895d67482SBill Paul 
170995d67482SBill Paul 	/* Inialize RX list placement stats mask. */
17100c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_RXLP_STATS_ENABLE_MASK, 0x007FFFFF);
171195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RXLP_STATS_CTL, 0x1);
171295d67482SBill Paul 
171395d67482SBill Paul 	/* Disable host coalescing until we get it set up */
171495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_MODE, 0x00000000);
171595d67482SBill Paul 
171695d67482SBill Paul 	/* Poll to make sure it's shut down. */
171795d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
1718d5d23857SJung-uk Kim 		DELAY(10);
171995d67482SBill Paul 		if (!(CSR_READ_4(sc, BGE_HCC_MODE) & BGE_HCCMODE_ENABLE))
172095d67482SBill Paul 			break;
172195d67482SBill Paul 	}
172295d67482SBill Paul 
172395d67482SBill Paul 	if (i == BGE_TIMEOUT) {
1724fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev,
1725fe806fdaSPyun YongHyeon 		    "host coalescing engine failed to idle\n");
172695d67482SBill Paul 		return (ENXIO);
172795d67482SBill Paul 	}
172895d67482SBill Paul 
172995d67482SBill Paul 	/* Set up host coalescing defaults */
173095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS, sc->bge_rx_coal_ticks);
173195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS, sc->bge_tx_coal_ticks);
173295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS, sc->bge_rx_max_coal_bds);
173395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS, sc->bge_tx_max_coal_bds);
17347ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc))) {
173595d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS_INT, 0);
173695d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS_INT, 0);
17370434d1b8SBill Paul 	}
1738b64728e5SBruce Evans 	CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 1);
1739b64728e5SBruce Evans 	CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 1);
174095d67482SBill Paul 
174195d67482SBill Paul 	/* Set up address of statistics block */
17427ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc))) {
1743f41ac2beSBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_HI,
1744f41ac2beSBill Paul 		    BGE_ADDR_HI(sc->bge_ldata.bge_stats_paddr));
174595d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_LO,
1746f41ac2beSBill Paul 		    BGE_ADDR_LO(sc->bge_ldata.bge_stats_paddr));
17470434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_BASEADDR, BGE_STATS_BLOCK);
174895d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_BASEADDR, BGE_STATUS_BLOCK);
17490434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_TICKS, sc->bge_stat_ticks);
17500434d1b8SBill Paul 	}
17510434d1b8SBill Paul 
17520434d1b8SBill Paul 	/* Set up address of status block */
1753f41ac2beSBill Paul 	CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_HI,
1754f41ac2beSBill Paul 	    BGE_ADDR_HI(sc->bge_ldata.bge_status_block_paddr));
175595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_LO,
1756f41ac2beSBill Paul 	    BGE_ADDR_LO(sc->bge_ldata.bge_status_block_paddr));
1757f41ac2beSBill Paul 	sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx = 0;
1758f41ac2beSBill Paul 	sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx = 0;
175995d67482SBill Paul 
176095d67482SBill Paul 	/* Turn on host coalescing state machine */
176195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE);
176295d67482SBill Paul 
176395d67482SBill Paul 	/* Turn on RX BD completion state machine and enable attentions */
176495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RBDC_MODE,
176595d67482SBill Paul 	    BGE_RBDCMODE_ENABLE | BGE_RBDCMODE_ATTN);
176695d67482SBill Paul 
176795d67482SBill Paul 	/* Turn on RX list placement state machine */
176895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE);
176995d67482SBill Paul 
177095d67482SBill Paul 	/* Turn on RX list selector state machine. */
17717ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
177295d67482SBill Paul 		CSR_WRITE_4(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE);
177395d67482SBill Paul 
177495d67482SBill Paul 	/* Turn on DMA, clear stats */
177595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_MODE, BGE_MACMODE_TXDMA_ENB |
177695d67482SBill Paul 	    BGE_MACMODE_RXDMA_ENB | BGE_MACMODE_RX_STATS_CLEAR |
177795d67482SBill Paul 	    BGE_MACMODE_TX_STATS_CLEAR | BGE_MACMODE_RX_STATS_ENB |
177895d67482SBill Paul 	    BGE_MACMODE_TX_STATS_ENB | BGE_MACMODE_FRMHDR_DMA_ENB |
1779652ae483SGleb Smirnoff 	    ((sc->bge_flags & BGE_FLAG_TBI) ?
1780652ae483SGleb Smirnoff 	    BGE_PORTMODE_TBI : BGE_PORTMODE_MII));
178195d67482SBill Paul 
178295d67482SBill Paul 	/* Set misc. local control, enable interrupts on attentions */
178395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_ONATTN);
178495d67482SBill Paul 
178595d67482SBill Paul #ifdef notdef
178695d67482SBill Paul 	/* Assert GPIO pins for PHY reset */
178795d67482SBill Paul 	BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUT0 |
178895d67482SBill Paul 	    BGE_MLC_MISCIO_OUT1 | BGE_MLC_MISCIO_OUT2);
178995d67482SBill Paul 	BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUTEN0 |
179095d67482SBill Paul 	    BGE_MLC_MISCIO_OUTEN1 | BGE_MLC_MISCIO_OUTEN2);
179195d67482SBill Paul #endif
179295d67482SBill Paul 
179395d67482SBill Paul 	/* Turn on DMA completion state machine */
17947ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
179595d67482SBill Paul 		CSR_WRITE_4(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE);
179695d67482SBill Paul 
17976f8718a3SScott Long 	val = BGE_WDMAMODE_ENABLE | BGE_WDMAMODE_ALL_ATTNS;
17986f8718a3SScott Long 
17996f8718a3SScott Long 	/* Enable host coalescing bug fix. */
1800a5779553SStanislav Sedov 	if (BGE_IS_5755_PLUS(sc))
18013889907fSStanislav Sedov 		val |= BGE_WDMAMODE_STATUS_TAG_FIX;
18026f8718a3SScott Long 
180395d67482SBill Paul 	/* Turn on write DMA state machine */
18046f8718a3SScott Long 	CSR_WRITE_4(sc, BGE_WDMA_MODE, val);
18054f09c4c7SMarius Strobl 	DELAY(40);
180695d67482SBill Paul 
180795d67482SBill Paul 	/* Turn on read DMA state machine */
18084f09c4c7SMarius Strobl 	val = BGE_RDMAMODE_ENABLE | BGE_RDMAMODE_ALL_ATTNS;
1809a5779553SStanislav Sedov 	if (sc->bge_asicrev == BGE_ASICREV_BCM5784 ||
1810a5779553SStanislav Sedov 	    sc->bge_asicrev == BGE_ASICREV_BCM5785 ||
1811a5779553SStanislav Sedov 	    sc->bge_asicrev == BGE_ASICREV_BCM57780)
1812a5779553SStanislav Sedov 		val |= BGE_RDMAMODE_BD_SBD_CRPT_ATTN |
1813a5779553SStanislav Sedov 		    BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN |
1814a5779553SStanislav Sedov 		    BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN;
18154f09c4c7SMarius Strobl 	if (sc->bge_flags & BGE_FLAG_PCIE)
18164f09c4c7SMarius Strobl 		val |= BGE_RDMAMODE_FIFO_LONG_BURST;
1817ca3f1187SPyun YongHyeon 	if (sc->bge_flags & BGE_FLAG_TSO)
1818ca3f1187SPyun YongHyeon 		val |= BGE_RDMAMODE_TSO4_ENABLE;
18194f09c4c7SMarius Strobl 	CSR_WRITE_4(sc, BGE_RDMA_MODE, val);
18204f09c4c7SMarius Strobl 	DELAY(40);
182195d67482SBill Paul 
182295d67482SBill Paul 	/* Turn on RX data completion state machine */
182395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE);
182495d67482SBill Paul 
182595d67482SBill Paul 	/* Turn on RX BD initiator state machine */
182695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE);
182795d67482SBill Paul 
182895d67482SBill Paul 	/* Turn on RX data and RX BD initiator state machine */
182995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RDBDI_MODE, BGE_RDBDIMODE_ENABLE);
183095d67482SBill Paul 
183195d67482SBill Paul 	/* Turn on Mbuf cluster free state machine */
18327ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
183395d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE);
183495d67482SBill Paul 
183595d67482SBill Paul 	/* Turn on send BD completion state machine */
183695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE);
183795d67482SBill Paul 
183895d67482SBill Paul 	/* Turn on send data completion state machine */
1839a5779553SStanislav Sedov 	val = BGE_SDCMODE_ENABLE;
1840a5779553SStanislav Sedov 	if (sc->bge_asicrev == BGE_ASICREV_BCM5761)
1841a5779553SStanislav Sedov 		val |= BGE_SDCMODE_CDELAY;
1842a5779553SStanislav Sedov 	CSR_WRITE_4(sc, BGE_SDC_MODE, val);
184395d67482SBill Paul 
184495d67482SBill Paul 	/* Turn on send data initiator state machine */
1845ca3f1187SPyun YongHyeon 	if (sc->bge_flags & BGE_FLAG_TSO)
1846ca3f1187SPyun YongHyeon 		CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE | 0x08);
1847ca3f1187SPyun YongHyeon 	else
184895d67482SBill Paul 		CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE);
184995d67482SBill Paul 
185095d67482SBill Paul 	/* Turn on send BD initiator state machine */
185195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE);
185295d67482SBill Paul 
185395d67482SBill Paul 	/* Turn on send BD selector state machine */
185495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE);
185595d67482SBill Paul 
18560c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_SDI_STATS_ENABLE_MASK, 0x007FFFFF);
185795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SDI_STATS_CTL,
185895d67482SBill Paul 	    BGE_SDISTATSCTL_ENABLE | BGE_SDISTATSCTL_FASTER);
185995d67482SBill Paul 
186095d67482SBill Paul 	/* ack/clear link change events */
186195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED |
18620434d1b8SBill Paul 	    BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE |
18630434d1b8SBill Paul 	    BGE_MACSTAT_LINK_CHANGED);
1864f41ac2beSBill Paul 	CSR_WRITE_4(sc, BGE_MI_STS, 0);
186595d67482SBill Paul 
186695d67482SBill Paul 	/* Enable PHY auto polling (for MII/GMII only) */
1867652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
186895d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MI_STS, BGE_MISTS_LINK);
1869a1d52896SBill Paul 	} else {
18706098821cSJung-uk Kim 		BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL | (10 << 16));
18711f313773SOleg Bulyzhin 		if (sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
18724c0da0ffSGleb Smirnoff 		    sc->bge_chipid != BGE_CHIPID_BCM5700_B2)
1873a1d52896SBill Paul 			CSR_WRITE_4(sc, BGE_MAC_EVT_ENB,
1874a1d52896SBill Paul 			    BGE_EVTENB_MI_INTERRUPT);
1875a1d52896SBill Paul 	}
187695d67482SBill Paul 
18771f313773SOleg Bulyzhin 	/*
18781f313773SOleg Bulyzhin 	 * Clear any pending link state attention.
18791f313773SOleg Bulyzhin 	 * Otherwise some link state change events may be lost until attention
18801f313773SOleg Bulyzhin 	 * is cleared by bge_intr() -> bge_link_upd() sequence.
18811f313773SOleg Bulyzhin 	 * It's not necessary on newer BCM chips - perhaps enabling link
18821f313773SOleg Bulyzhin 	 * state change attentions implies clearing pending attention.
18831f313773SOleg Bulyzhin 	 */
18841f313773SOleg Bulyzhin 	CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED |
18851f313773SOleg Bulyzhin 	    BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE |
18861f313773SOleg Bulyzhin 	    BGE_MACSTAT_LINK_CHANGED);
18871f313773SOleg Bulyzhin 
188895d67482SBill Paul 	/* Enable link state change attentions. */
188995d67482SBill Paul 	BGE_SETBIT(sc, BGE_MAC_EVT_ENB, BGE_EVTENB_LINK_CHANGED);
189095d67482SBill Paul 
189195d67482SBill Paul 	return (0);
189295d67482SBill Paul }
189395d67482SBill Paul 
18944c0da0ffSGleb Smirnoff const struct bge_revision *
18954c0da0ffSGleb Smirnoff bge_lookup_rev(uint32_t chipid)
18964c0da0ffSGleb Smirnoff {
18974c0da0ffSGleb Smirnoff 	const struct bge_revision *br;
18984c0da0ffSGleb Smirnoff 
18994c0da0ffSGleb Smirnoff 	for (br = bge_revisions; br->br_name != NULL; br++) {
19004c0da0ffSGleb Smirnoff 		if (br->br_chipid == chipid)
19014c0da0ffSGleb Smirnoff 			return (br);
19024c0da0ffSGleb Smirnoff 	}
19034c0da0ffSGleb Smirnoff 
19044c0da0ffSGleb Smirnoff 	for (br = bge_majorrevs; br->br_name != NULL; br++) {
19054c0da0ffSGleb Smirnoff 		if (br->br_chipid == BGE_ASICREV(chipid))
19064c0da0ffSGleb Smirnoff 			return (br);
19074c0da0ffSGleb Smirnoff 	}
19084c0da0ffSGleb Smirnoff 
19094c0da0ffSGleb Smirnoff 	return (NULL);
19104c0da0ffSGleb Smirnoff }
19114c0da0ffSGleb Smirnoff 
19124c0da0ffSGleb Smirnoff const struct bge_vendor *
19134c0da0ffSGleb Smirnoff bge_lookup_vendor(uint16_t vid)
19144c0da0ffSGleb Smirnoff {
19154c0da0ffSGleb Smirnoff 	const struct bge_vendor *v;
19164c0da0ffSGleb Smirnoff 
19174c0da0ffSGleb Smirnoff 	for (v = bge_vendors; v->v_name != NULL; v++)
19184c0da0ffSGleb Smirnoff 		if (v->v_id == vid)
19194c0da0ffSGleb Smirnoff 			return (v);
19204c0da0ffSGleb Smirnoff 
19214c0da0ffSGleb Smirnoff 	panic("%s: unknown vendor %d", __func__, vid);
19224c0da0ffSGleb Smirnoff 	return (NULL);
19234c0da0ffSGleb Smirnoff }
19244c0da0ffSGleb Smirnoff 
192595d67482SBill Paul /*
192695d67482SBill Paul  * Probe for a Broadcom chip. Check the PCI vendor and device IDs
19274c0da0ffSGleb Smirnoff  * against our list and return its name if we find a match.
19284c0da0ffSGleb Smirnoff  *
19294c0da0ffSGleb Smirnoff  * Note that since the Broadcom controller contains VPD support, we
19307c929cf9SJung-uk Kim  * try to get the device name string from the controller itself instead
19317c929cf9SJung-uk Kim  * of the compiled-in string. It guarantees we'll always announce the
19327c929cf9SJung-uk Kim  * right product name. We fall back to the compiled-in string when
19337c929cf9SJung-uk Kim  * VPD is unavailable or corrupt.
193495d67482SBill Paul  */
193595d67482SBill Paul static int
19363f74909aSGleb Smirnoff bge_probe(device_t dev)
193795d67482SBill Paul {
1938852c67f9SMarius Strobl 	const struct bge_type *t = bge_devs;
19394c0da0ffSGleb Smirnoff 	struct bge_softc *sc = device_get_softc(dev);
19407c929cf9SJung-uk Kim 	uint16_t vid, did;
194195d67482SBill Paul 
194295d67482SBill Paul 	sc->bge_dev = dev;
19437c929cf9SJung-uk Kim 	vid = pci_get_vendor(dev);
19447c929cf9SJung-uk Kim 	did = pci_get_device(dev);
19454c0da0ffSGleb Smirnoff 	while(t->bge_vid != 0) {
19467c929cf9SJung-uk Kim 		if ((vid == t->bge_vid) && (did == t->bge_did)) {
19477c929cf9SJung-uk Kim 			char model[64], buf[96];
19484c0da0ffSGleb Smirnoff 			const struct bge_revision *br;
19494c0da0ffSGleb Smirnoff 			const struct bge_vendor *v;
19504c0da0ffSGleb Smirnoff 			uint32_t id;
19514c0da0ffSGleb Smirnoff 
1952a5779553SStanislav Sedov 			id = pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >>
1953a5779553SStanislav Sedov 			    BGE_PCIMISCCTL_ASICREV_SHIFT;
1954a5779553SStanislav Sedov 			if (BGE_ASICREV(id) == BGE_ASICREV_USE_PRODID_REG)
1955a5779553SStanislav Sedov 				id = pci_read_config(dev,
1956a5779553SStanislav Sedov 				    BGE_PCI_PRODID_ASICREV, 4);
19574c0da0ffSGleb Smirnoff 			br = bge_lookup_rev(id);
19587c929cf9SJung-uk Kim 			v = bge_lookup_vendor(vid);
19594e35d186SJung-uk Kim 			{
19604e35d186SJung-uk Kim #if __FreeBSD_version > 700024
19614e35d186SJung-uk Kim 				const char *pname;
19624e35d186SJung-uk Kim 
1963852c67f9SMarius Strobl 				if (bge_has_eaddr(sc) &&
1964852c67f9SMarius Strobl 				    pci_get_vpd_ident(dev, &pname) == 0)
19654e35d186SJung-uk Kim 					snprintf(model, 64, "%s", pname);
19664e35d186SJung-uk Kim 				else
19674e35d186SJung-uk Kim #endif
19687c929cf9SJung-uk Kim 					snprintf(model, 64, "%s %s",
19697c929cf9SJung-uk Kim 					    v->v_name,
19707c929cf9SJung-uk Kim 					    br != NULL ? br->br_name :
19717c929cf9SJung-uk Kim 					    "NetXtreme Ethernet Controller");
19724e35d186SJung-uk Kim 			}
1973a5779553SStanislav Sedov 			snprintf(buf, 96, "%s, %sASIC rev. %#08x", model,
1974a5779553SStanislav Sedov 			    br != NULL ? "" : "unknown ", id);
19754c0da0ffSGleb Smirnoff 			device_set_desc_copy(dev, buf);
19766d2a9bd6SDoug Ambrisko 			if (pci_get_subvendor(dev) == DELL_VENDORID)
19775ee49a3aSJung-uk Kim 				sc->bge_flags |= BGE_FLAG_NO_3LED;
197808bf8bb7SJung-uk Kim 			if (did == BCOM_DEVICEID_BCM5755M)
197908bf8bb7SJung-uk Kim 				sc->bge_flags |= BGE_FLAG_ADJUST_TRIM;
198095d67482SBill Paul 			return (0);
198195d67482SBill Paul 		}
198295d67482SBill Paul 		t++;
198395d67482SBill Paul 	}
198495d67482SBill Paul 
198595d67482SBill Paul 	return (ENXIO);
198695d67482SBill Paul }
198795d67482SBill Paul 
1988f41ac2beSBill Paul static void
19893f74909aSGleb Smirnoff bge_dma_free(struct bge_softc *sc)
1990f41ac2beSBill Paul {
1991f41ac2beSBill Paul 	int i;
1992f41ac2beSBill Paul 
19933f74909aSGleb Smirnoff 	/* Destroy DMA maps for RX buffers. */
1994f41ac2beSBill Paul 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
1995f41ac2beSBill Paul 		if (sc->bge_cdata.bge_rx_std_dmamap[i])
19960ac56796SPyun YongHyeon 			bus_dmamap_destroy(sc->bge_cdata.bge_rx_mtag,
1997f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_std_dmamap[i]);
1998f41ac2beSBill Paul 	}
1999943787f3SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_std_sparemap)
2000943787f3SPyun YongHyeon 		bus_dmamap_destroy(sc->bge_cdata.bge_rx_mtag,
2001943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_sparemap);
2002f41ac2beSBill Paul 
20033f74909aSGleb Smirnoff 	/* Destroy DMA maps for jumbo RX buffers. */
2004f41ac2beSBill Paul 	for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
2005f41ac2beSBill Paul 		if (sc->bge_cdata.bge_rx_jumbo_dmamap[i])
2006f41ac2beSBill Paul 			bus_dmamap_destroy(sc->bge_cdata.bge_mtag_jumbo,
2007f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
2008f41ac2beSBill Paul 	}
2009943787f3SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_jumbo_sparemap)
2010943787f3SPyun YongHyeon 		bus_dmamap_destroy(sc->bge_cdata.bge_mtag_jumbo,
2011943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_jumbo_sparemap);
2012f41ac2beSBill Paul 
20133f74909aSGleb Smirnoff 	/* Destroy DMA maps for TX buffers. */
2014f41ac2beSBill Paul 	for (i = 0; i < BGE_TX_RING_CNT; i++) {
2015f41ac2beSBill Paul 		if (sc->bge_cdata.bge_tx_dmamap[i])
20160ac56796SPyun YongHyeon 			bus_dmamap_destroy(sc->bge_cdata.bge_tx_mtag,
2017f41ac2beSBill Paul 			    sc->bge_cdata.bge_tx_dmamap[i]);
2018f41ac2beSBill Paul 	}
2019f41ac2beSBill Paul 
20200ac56796SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_mtag)
20210ac56796SPyun YongHyeon 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_mtag);
20220ac56796SPyun YongHyeon 	if (sc->bge_cdata.bge_tx_mtag)
20230ac56796SPyun YongHyeon 		bus_dma_tag_destroy(sc->bge_cdata.bge_tx_mtag);
2024f41ac2beSBill Paul 
2025f41ac2beSBill Paul 
20263f74909aSGleb Smirnoff 	/* Destroy standard RX ring. */
2027e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_std_ring_map)
2028e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_rx_std_ring_tag,
2029e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_ring_map);
2030e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_std_ring_map && sc->bge_ldata.bge_rx_std_ring)
2031f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_rx_std_ring_tag,
2032f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_std_ring,
2033f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_std_ring_map);
2034f41ac2beSBill Paul 
2035f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_std_ring_tag)
2036f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_std_ring_tag);
2037f41ac2beSBill Paul 
20383f74909aSGleb Smirnoff 	/* Destroy jumbo RX ring. */
2039e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_jumbo_ring_map)
2040e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_rx_jumbo_ring_tag,
2041e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_rx_jumbo_ring_map);
2042e65bed95SPyun YongHyeon 
2043e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_jumbo_ring_map &&
2044e65bed95SPyun YongHyeon 	    sc->bge_ldata.bge_rx_jumbo_ring)
2045f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_rx_jumbo_ring_tag,
2046f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_jumbo_ring,
2047f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map);
2048f41ac2beSBill Paul 
2049f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_jumbo_ring_tag)
2050f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_jumbo_ring_tag);
2051f41ac2beSBill Paul 
20523f74909aSGleb Smirnoff 	/* Destroy RX return ring. */
2053e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_return_ring_map)
2054e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_rx_return_ring_tag,
2055e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_rx_return_ring_map);
2056e65bed95SPyun YongHyeon 
2057e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_return_ring_map &&
2058e65bed95SPyun YongHyeon 	    sc->bge_ldata.bge_rx_return_ring)
2059f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_rx_return_ring_tag,
2060f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_return_ring,
2061f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_return_ring_map);
2062f41ac2beSBill Paul 
2063f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_return_ring_tag)
2064f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_return_ring_tag);
2065f41ac2beSBill Paul 
20663f74909aSGleb Smirnoff 	/* Destroy TX ring. */
2067e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_tx_ring_map)
2068e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_tx_ring_tag,
2069e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_tx_ring_map);
2070e65bed95SPyun YongHyeon 
2071e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_tx_ring_map && sc->bge_ldata.bge_tx_ring)
2072f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_tx_ring_tag,
2073f41ac2beSBill Paul 		    sc->bge_ldata.bge_tx_ring,
2074f41ac2beSBill Paul 		    sc->bge_cdata.bge_tx_ring_map);
2075f41ac2beSBill Paul 
2076f41ac2beSBill Paul 	if (sc->bge_cdata.bge_tx_ring_tag)
2077f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_tx_ring_tag);
2078f41ac2beSBill Paul 
20793f74909aSGleb Smirnoff 	/* Destroy status block. */
2080e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_status_map)
2081e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_status_tag,
2082e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_status_map);
2083e65bed95SPyun YongHyeon 
2084e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_status_map && sc->bge_ldata.bge_status_block)
2085f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_status_tag,
2086f41ac2beSBill Paul 		    sc->bge_ldata.bge_status_block,
2087f41ac2beSBill Paul 		    sc->bge_cdata.bge_status_map);
2088f41ac2beSBill Paul 
2089f41ac2beSBill Paul 	if (sc->bge_cdata.bge_status_tag)
2090f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_status_tag);
2091f41ac2beSBill Paul 
20923f74909aSGleb Smirnoff 	/* Destroy statistics block. */
2093e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_stats_map)
2094e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_stats_tag,
2095e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_stats_map);
2096e65bed95SPyun YongHyeon 
2097e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_stats_map && sc->bge_ldata.bge_stats)
2098f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_stats_tag,
2099f41ac2beSBill Paul 		    sc->bge_ldata.bge_stats,
2100f41ac2beSBill Paul 		    sc->bge_cdata.bge_stats_map);
2101f41ac2beSBill Paul 
2102f41ac2beSBill Paul 	if (sc->bge_cdata.bge_stats_tag)
2103f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_stats_tag);
2104f41ac2beSBill Paul 
21053f74909aSGleb Smirnoff 	/* Destroy the parent tag. */
2106f41ac2beSBill Paul 	if (sc->bge_cdata.bge_parent_tag)
2107f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_parent_tag);
2108f41ac2beSBill Paul }
2109f41ac2beSBill Paul 
2110f41ac2beSBill Paul static int
21113f74909aSGleb Smirnoff bge_dma_alloc(device_t dev)
2112f41ac2beSBill Paul {
21133f74909aSGleb Smirnoff 	struct bge_dmamap_arg ctx;
2114f41ac2beSBill Paul 	struct bge_softc *sc;
2115f681b29aSPyun YongHyeon 	bus_addr_t lowaddr;
2116ca3f1187SPyun YongHyeon 	bus_size_t txsegsz, txmaxsegsz;
21171be6acb7SGleb Smirnoff 	int i, error;
2118f41ac2beSBill Paul 
2119f41ac2beSBill Paul 	sc = device_get_softc(dev);
2120f41ac2beSBill Paul 
2121f681b29aSPyun YongHyeon 	lowaddr = BUS_SPACE_MAXADDR;
2122f681b29aSPyun YongHyeon 	if ((sc->bge_flags & BGE_FLAG_40BIT_BUG) != 0)
2123f681b29aSPyun YongHyeon 		lowaddr = BGE_DMA_MAXADDR;
2124f681b29aSPyun YongHyeon 	if ((sc->bge_flags & BGE_FLAG_4G_BNDRY_BUG) != 0)
2125f681b29aSPyun YongHyeon 		lowaddr = BUS_SPACE_MAXADDR_32BIT;
2126f41ac2beSBill Paul 	/*
2127f41ac2beSBill Paul 	 * Allocate the parent bus DMA tag appropriate for PCI.
2128f41ac2beSBill Paul 	 */
21294eee14cbSMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(sc->bge_dev),
2130f681b29aSPyun YongHyeon 	    1, 0, lowaddr, BUS_SPACE_MAXADDR, NULL,
21314eee14cbSMarius Strobl 	    NULL, BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT,
21324eee14cbSMarius Strobl 	    0, NULL, NULL, &sc->bge_cdata.bge_parent_tag);
2133f41ac2beSBill Paul 
2134e65bed95SPyun YongHyeon 	if (error != 0) {
2135fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev,
2136fe806fdaSPyun YongHyeon 		    "could not allocate parent dma tag\n");
2137e65bed95SPyun YongHyeon 		return (ENOMEM);
2138e65bed95SPyun YongHyeon 	}
2139e65bed95SPyun YongHyeon 
2140f41ac2beSBill Paul 	/*
21410ac56796SPyun YongHyeon 	 * Create tag for Tx mbufs.
2142f41ac2beSBill Paul 	 */
2143ca3f1187SPyun YongHyeon 	if (sc->bge_flags & BGE_FLAG_TSO) {
2144ca3f1187SPyun YongHyeon 		txsegsz = BGE_TSOSEG_SZ;
2145ca3f1187SPyun YongHyeon 		txmaxsegsz = 65535 + sizeof(struct ether_vlan_header);
2146ca3f1187SPyun YongHyeon 	} else {
2147ca3f1187SPyun YongHyeon 		txsegsz = MCLBYTES;
2148ca3f1187SPyun YongHyeon 		txmaxsegsz = MCLBYTES * BGE_NSEG_NEW;
2149ca3f1187SPyun YongHyeon 	}
21508a2e22deSScott Long 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1,
2151ca3f1187SPyun YongHyeon 	    0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL,
2152ca3f1187SPyun YongHyeon 	    txmaxsegsz, BGE_NSEG_NEW, txsegsz, 0, NULL, NULL,
2153ca3f1187SPyun YongHyeon 	    &sc->bge_cdata.bge_tx_mtag);
2154f41ac2beSBill Paul 
2155f41ac2beSBill Paul 	if (error) {
21560ac56796SPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate TX dma tag\n");
21570ac56796SPyun YongHyeon 		return (ENOMEM);
21580ac56796SPyun YongHyeon 	}
21590ac56796SPyun YongHyeon 
21600ac56796SPyun YongHyeon 	/*
21610ac56796SPyun YongHyeon 	 * Create tag for Rx mbufs.
21620ac56796SPyun YongHyeon 	 */
21630ac56796SPyun YongHyeon 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1, 0,
21640ac56796SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, 1,
2165ca3f1187SPyun YongHyeon 	    MCLBYTES, 0, NULL, NULL, &sc->bge_cdata.bge_rx_mtag);
21660ac56796SPyun YongHyeon 
21670ac56796SPyun YongHyeon 	if (error) {
21680ac56796SPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate RX dma tag\n");
2169f41ac2beSBill Paul 		return (ENOMEM);
2170f41ac2beSBill Paul 	}
2171f41ac2beSBill Paul 
21723f74909aSGleb Smirnoff 	/* Create DMA maps for RX buffers. */
2173943787f3SPyun YongHyeon 	error = bus_dmamap_create(sc->bge_cdata.bge_rx_mtag, 0,
2174943787f3SPyun YongHyeon 	    &sc->bge_cdata.bge_rx_std_sparemap);
2175943787f3SPyun YongHyeon 	if (error) {
2176943787f3SPyun YongHyeon 		device_printf(sc->bge_dev,
2177943787f3SPyun YongHyeon 		    "can't create spare DMA map for RX\n");
2178943787f3SPyun YongHyeon 		return (ENOMEM);
2179943787f3SPyun YongHyeon 	}
2180f41ac2beSBill Paul 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
21810ac56796SPyun YongHyeon 		error = bus_dmamap_create(sc->bge_cdata.bge_rx_mtag, 0,
2182f41ac2beSBill Paul 			    &sc->bge_cdata.bge_rx_std_dmamap[i]);
2183f41ac2beSBill Paul 		if (error) {
2184fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev,
2185fe806fdaSPyun YongHyeon 			    "can't create DMA map for RX\n");
2186f41ac2beSBill Paul 			return (ENOMEM);
2187f41ac2beSBill Paul 		}
2188f41ac2beSBill Paul 	}
2189f41ac2beSBill Paul 
21903f74909aSGleb Smirnoff 	/* Create DMA maps for TX buffers. */
2191f41ac2beSBill Paul 	for (i = 0; i < BGE_TX_RING_CNT; i++) {
21920ac56796SPyun YongHyeon 		error = bus_dmamap_create(sc->bge_cdata.bge_tx_mtag, 0,
2193f41ac2beSBill Paul 			    &sc->bge_cdata.bge_tx_dmamap[i]);
2194f41ac2beSBill Paul 		if (error) {
2195fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev,
21960ac56796SPyun YongHyeon 			    "can't create DMA map for TX\n");
2197f41ac2beSBill Paul 			return (ENOMEM);
2198f41ac2beSBill Paul 		}
2199f41ac2beSBill Paul 	}
2200f41ac2beSBill Paul 
22013f74909aSGleb Smirnoff 	/* Create tag for standard RX ring. */
2202f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2203f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2204f41ac2beSBill Paul 	    NULL, BGE_STD_RX_RING_SZ, 1, BGE_STD_RX_RING_SZ, 0,
2205f41ac2beSBill Paul 	    NULL, NULL, &sc->bge_cdata.bge_rx_std_ring_tag);
2206f41ac2beSBill Paul 
2207f41ac2beSBill Paul 	if (error) {
2208fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate dma tag\n");
2209f41ac2beSBill Paul 		return (ENOMEM);
2210f41ac2beSBill Paul 	}
2211f41ac2beSBill Paul 
22123f74909aSGleb Smirnoff 	/* Allocate DMA'able memory for standard RX ring. */
2213f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_std_ring_tag,
2214f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_rx_std_ring, BUS_DMA_NOWAIT,
2215f41ac2beSBill Paul 	    &sc->bge_cdata.bge_rx_std_ring_map);
2216f41ac2beSBill Paul 	if (error)
2217f41ac2beSBill Paul 		return (ENOMEM);
2218f41ac2beSBill Paul 
2219f41ac2beSBill Paul 	bzero((char *)sc->bge_ldata.bge_rx_std_ring, BGE_STD_RX_RING_SZ);
2220f41ac2beSBill Paul 
22213f74909aSGleb Smirnoff 	/* Load the address of the standard RX ring. */
2222f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
2223f41ac2beSBill Paul 	ctx.sc = sc;
2224f41ac2beSBill Paul 
2225f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_rx_std_ring_tag,
2226f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_std_ring_map, sc->bge_ldata.bge_rx_std_ring,
2227f41ac2beSBill Paul 	    BGE_STD_RX_RING_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2228f41ac2beSBill Paul 
2229f41ac2beSBill Paul 	if (error)
2230f41ac2beSBill Paul 		return (ENOMEM);
2231f41ac2beSBill Paul 
2232f41ac2beSBill Paul 	sc->bge_ldata.bge_rx_std_ring_paddr = ctx.bge_busaddr;
2233f41ac2beSBill Paul 
22343f74909aSGleb Smirnoff 	/* Create tags for jumbo mbufs. */
22354c0da0ffSGleb Smirnoff 	if (BGE_IS_JUMBO_CAPABLE(sc)) {
2236f41ac2beSBill Paul 		error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
22378a2e22deSScott Long 		    1, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
22381be6acb7SGleb Smirnoff 		    NULL, MJUM9BYTES, BGE_NSEG_JUMBO, PAGE_SIZE,
22391be6acb7SGleb Smirnoff 		    0, NULL, NULL, &sc->bge_cdata.bge_mtag_jumbo);
2240f41ac2beSBill Paul 		if (error) {
2241fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev,
22423f74909aSGleb Smirnoff 			    "could not allocate jumbo dma tag\n");
2243f41ac2beSBill Paul 			return (ENOMEM);
2244f41ac2beSBill Paul 		}
2245f41ac2beSBill Paul 
22463f74909aSGleb Smirnoff 		/* Create tag for jumbo RX ring. */
2247f41ac2beSBill Paul 		error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2248f41ac2beSBill Paul 		    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2249f41ac2beSBill Paul 		    NULL, BGE_JUMBO_RX_RING_SZ, 1, BGE_JUMBO_RX_RING_SZ, 0,
2250f41ac2beSBill Paul 		    NULL, NULL, &sc->bge_cdata.bge_rx_jumbo_ring_tag);
2251f41ac2beSBill Paul 
2252f41ac2beSBill Paul 		if (error) {
2253fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev,
22543f74909aSGleb Smirnoff 			    "could not allocate jumbo ring dma tag\n");
2255f41ac2beSBill Paul 			return (ENOMEM);
2256f41ac2beSBill Paul 		}
2257f41ac2beSBill Paul 
22583f74909aSGleb Smirnoff 		/* Allocate DMA'able memory for jumbo RX ring. */
2259f41ac2beSBill Paul 		error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_jumbo_ring_tag,
22601be6acb7SGleb Smirnoff 		    (void **)&sc->bge_ldata.bge_rx_jumbo_ring,
22611be6acb7SGleb Smirnoff 		    BUS_DMA_NOWAIT | BUS_DMA_ZERO,
2262f41ac2beSBill Paul 		    &sc->bge_cdata.bge_rx_jumbo_ring_map);
2263f41ac2beSBill Paul 		if (error)
2264f41ac2beSBill Paul 			return (ENOMEM);
2265f41ac2beSBill Paul 
22663f74909aSGleb Smirnoff 		/* Load the address of the jumbo RX ring. */
2267f41ac2beSBill Paul 		ctx.bge_maxsegs = 1;
2268f41ac2beSBill Paul 		ctx.sc = sc;
2269f41ac2beSBill Paul 
2270f41ac2beSBill Paul 		error = bus_dmamap_load(sc->bge_cdata.bge_rx_jumbo_ring_tag,
2271f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map,
2272f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_jumbo_ring, BGE_JUMBO_RX_RING_SZ,
2273f41ac2beSBill Paul 		    bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2274f41ac2beSBill Paul 
2275f41ac2beSBill Paul 		if (error)
2276f41ac2beSBill Paul 			return (ENOMEM);
2277f41ac2beSBill Paul 
2278f41ac2beSBill Paul 		sc->bge_ldata.bge_rx_jumbo_ring_paddr = ctx.bge_busaddr;
2279f41ac2beSBill Paul 
22803f74909aSGleb Smirnoff 		/* Create DMA maps for jumbo RX buffers. */
2281943787f3SPyun YongHyeon 		error = bus_dmamap_create(sc->bge_cdata.bge_mtag_jumbo,
2282943787f3SPyun YongHyeon 		    0, &sc->bge_cdata.bge_rx_jumbo_sparemap);
2283943787f3SPyun YongHyeon 		if (error) {
2284943787f3SPyun YongHyeon 			device_printf(sc->bge_dev,
22851b90d0bdSPyun YongHyeon 			    "can't create spare DMA map for jumbo RX\n");
2286943787f3SPyun YongHyeon 			return (ENOMEM);
2287943787f3SPyun YongHyeon 		}
2288f41ac2beSBill Paul 		for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
2289f41ac2beSBill Paul 			error = bus_dmamap_create(sc->bge_cdata.bge_mtag_jumbo,
2290f41ac2beSBill Paul 				    0, &sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
2291f41ac2beSBill Paul 			if (error) {
2292fe806fdaSPyun YongHyeon 				device_printf(sc->bge_dev,
22933f74909aSGleb Smirnoff 				    "can't create DMA map for jumbo RX\n");
2294f41ac2beSBill Paul 				return (ENOMEM);
2295f41ac2beSBill Paul 			}
2296f41ac2beSBill Paul 		}
2297f41ac2beSBill Paul 
2298f41ac2beSBill Paul 	}
2299f41ac2beSBill Paul 
23003f74909aSGleb Smirnoff 	/* Create tag for RX return ring. */
2301f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2302f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2303f41ac2beSBill Paul 	    NULL, BGE_RX_RTN_RING_SZ(sc), 1, BGE_RX_RTN_RING_SZ(sc), 0,
2304f41ac2beSBill Paul 	    NULL, NULL, &sc->bge_cdata.bge_rx_return_ring_tag);
2305f41ac2beSBill Paul 
2306f41ac2beSBill Paul 	if (error) {
2307fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate dma tag\n");
2308f41ac2beSBill Paul 		return (ENOMEM);
2309f41ac2beSBill Paul 	}
2310f41ac2beSBill Paul 
23113f74909aSGleb Smirnoff 	/* Allocate DMA'able memory for RX return ring. */
2312f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_return_ring_tag,
2313f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_rx_return_ring, BUS_DMA_NOWAIT,
2314f41ac2beSBill Paul 	    &sc->bge_cdata.bge_rx_return_ring_map);
2315f41ac2beSBill Paul 	if (error)
2316f41ac2beSBill Paul 		return (ENOMEM);
2317f41ac2beSBill Paul 
2318f41ac2beSBill Paul 	bzero((char *)sc->bge_ldata.bge_rx_return_ring,
2319f41ac2beSBill Paul 	    BGE_RX_RTN_RING_SZ(sc));
2320f41ac2beSBill Paul 
23213f74909aSGleb Smirnoff 	/* Load the address of the RX return ring. */
2322f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
2323f41ac2beSBill Paul 	ctx.sc = sc;
2324f41ac2beSBill Paul 
2325f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_rx_return_ring_tag,
2326f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_return_ring_map,
2327f41ac2beSBill Paul 	    sc->bge_ldata.bge_rx_return_ring, BGE_RX_RTN_RING_SZ(sc),
2328f41ac2beSBill Paul 	    bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2329f41ac2beSBill Paul 
2330f41ac2beSBill Paul 	if (error)
2331f41ac2beSBill Paul 		return (ENOMEM);
2332f41ac2beSBill Paul 
2333f41ac2beSBill Paul 	sc->bge_ldata.bge_rx_return_ring_paddr = ctx.bge_busaddr;
2334f41ac2beSBill Paul 
23353f74909aSGleb Smirnoff 	/* Create tag for TX ring. */
2336f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2337f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2338f41ac2beSBill Paul 	    NULL, BGE_TX_RING_SZ, 1, BGE_TX_RING_SZ, 0, NULL, NULL,
2339f41ac2beSBill Paul 	    &sc->bge_cdata.bge_tx_ring_tag);
2340f41ac2beSBill Paul 
2341f41ac2beSBill Paul 	if (error) {
2342fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate dma tag\n");
2343f41ac2beSBill Paul 		return (ENOMEM);
2344f41ac2beSBill Paul 	}
2345f41ac2beSBill Paul 
23463f74909aSGleb Smirnoff 	/* Allocate DMA'able memory for TX ring. */
2347f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_tx_ring_tag,
2348f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_tx_ring, BUS_DMA_NOWAIT,
2349f41ac2beSBill Paul 	    &sc->bge_cdata.bge_tx_ring_map);
2350f41ac2beSBill Paul 	if (error)
2351f41ac2beSBill Paul 		return (ENOMEM);
2352f41ac2beSBill Paul 
2353f41ac2beSBill Paul 	bzero((char *)sc->bge_ldata.bge_tx_ring, BGE_TX_RING_SZ);
2354f41ac2beSBill Paul 
23553f74909aSGleb Smirnoff 	/* Load the address of the TX ring. */
2356f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
2357f41ac2beSBill Paul 	ctx.sc = sc;
2358f41ac2beSBill Paul 
2359f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_tx_ring_tag,
2360f41ac2beSBill Paul 	    sc->bge_cdata.bge_tx_ring_map, sc->bge_ldata.bge_tx_ring,
2361f41ac2beSBill Paul 	    BGE_TX_RING_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2362f41ac2beSBill Paul 
2363f41ac2beSBill Paul 	if (error)
2364f41ac2beSBill Paul 		return (ENOMEM);
2365f41ac2beSBill Paul 
2366f41ac2beSBill Paul 	sc->bge_ldata.bge_tx_ring_paddr = ctx.bge_busaddr;
2367f41ac2beSBill Paul 
23683f74909aSGleb Smirnoff 	/* Create tag for status block. */
2369f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2370f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2371f41ac2beSBill Paul 	    NULL, BGE_STATUS_BLK_SZ, 1, BGE_STATUS_BLK_SZ, 0,
2372f41ac2beSBill Paul 	    NULL, NULL, &sc->bge_cdata.bge_status_tag);
2373f41ac2beSBill Paul 
2374f41ac2beSBill Paul 	if (error) {
2375fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate dma tag\n");
2376f41ac2beSBill Paul 		return (ENOMEM);
2377f41ac2beSBill Paul 	}
2378f41ac2beSBill Paul 
23793f74909aSGleb Smirnoff 	/* Allocate DMA'able memory for status block. */
2380f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_status_tag,
2381f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_status_block, BUS_DMA_NOWAIT,
2382f41ac2beSBill Paul 	    &sc->bge_cdata.bge_status_map);
2383f41ac2beSBill Paul 	if (error)
2384f41ac2beSBill Paul 		return (ENOMEM);
2385f41ac2beSBill Paul 
2386f41ac2beSBill Paul 	bzero((char *)sc->bge_ldata.bge_status_block, BGE_STATUS_BLK_SZ);
2387f41ac2beSBill Paul 
23883f74909aSGleb Smirnoff 	/* Load the address of the status block. */
2389f41ac2beSBill Paul 	ctx.sc = sc;
2390f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
2391f41ac2beSBill Paul 
2392f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_status_tag,
2393f41ac2beSBill Paul 	    sc->bge_cdata.bge_status_map, sc->bge_ldata.bge_status_block,
2394f41ac2beSBill Paul 	    BGE_STATUS_BLK_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2395f41ac2beSBill Paul 
2396f41ac2beSBill Paul 	if (error)
2397f41ac2beSBill Paul 		return (ENOMEM);
2398f41ac2beSBill Paul 
2399f41ac2beSBill Paul 	sc->bge_ldata.bge_status_block_paddr = ctx.bge_busaddr;
2400f41ac2beSBill Paul 
24013f74909aSGleb Smirnoff 	/* Create tag for statistics block. */
2402f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2403f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2404f41ac2beSBill Paul 	    NULL, BGE_STATS_SZ, 1, BGE_STATS_SZ, 0, NULL, NULL,
2405f41ac2beSBill Paul 	    &sc->bge_cdata.bge_stats_tag);
2406f41ac2beSBill Paul 
2407f41ac2beSBill Paul 	if (error) {
2408fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate dma tag\n");
2409f41ac2beSBill Paul 		return (ENOMEM);
2410f41ac2beSBill Paul 	}
2411f41ac2beSBill Paul 
24123f74909aSGleb Smirnoff 	/* Allocate DMA'able memory for statistics block. */
2413f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_stats_tag,
2414f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_stats, BUS_DMA_NOWAIT,
2415f41ac2beSBill Paul 	    &sc->bge_cdata.bge_stats_map);
2416f41ac2beSBill Paul 	if (error)
2417f41ac2beSBill Paul 		return (ENOMEM);
2418f41ac2beSBill Paul 
2419f41ac2beSBill Paul 	bzero((char *)sc->bge_ldata.bge_stats, BGE_STATS_SZ);
2420f41ac2beSBill Paul 
24213f74909aSGleb Smirnoff 	/* Load the address of the statstics block. */
2422f41ac2beSBill Paul 	ctx.sc = sc;
2423f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
2424f41ac2beSBill Paul 
2425f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_stats_tag,
2426f41ac2beSBill Paul 	    sc->bge_cdata.bge_stats_map, sc->bge_ldata.bge_stats,
2427f41ac2beSBill Paul 	    BGE_STATS_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2428f41ac2beSBill Paul 
2429f41ac2beSBill Paul 	if (error)
2430f41ac2beSBill Paul 		return (ENOMEM);
2431f41ac2beSBill Paul 
2432f41ac2beSBill Paul 	sc->bge_ldata.bge_stats_paddr = ctx.bge_busaddr;
2433f41ac2beSBill Paul 
2434f41ac2beSBill Paul 	return (0);
2435f41ac2beSBill Paul }
2436f41ac2beSBill Paul 
2437bf6ef57aSJohn Polstra /*
2438bf6ef57aSJohn Polstra  * Return true if this device has more than one port.
2439bf6ef57aSJohn Polstra  */
2440bf6ef57aSJohn Polstra static int
2441bf6ef57aSJohn Polstra bge_has_multiple_ports(struct bge_softc *sc)
2442bf6ef57aSJohn Polstra {
2443bf6ef57aSJohn Polstra 	device_t dev = sc->bge_dev;
244455aaf894SMarius Strobl 	u_int b, d, f, fscan, s;
2445bf6ef57aSJohn Polstra 
244655aaf894SMarius Strobl 	d = pci_get_domain(dev);
2447bf6ef57aSJohn Polstra 	b = pci_get_bus(dev);
2448bf6ef57aSJohn Polstra 	s = pci_get_slot(dev);
2449bf6ef57aSJohn Polstra 	f = pci_get_function(dev);
2450bf6ef57aSJohn Polstra 	for (fscan = 0; fscan <= PCI_FUNCMAX; fscan++)
245155aaf894SMarius Strobl 		if (fscan != f && pci_find_dbsf(d, b, s, fscan) != NULL)
2452bf6ef57aSJohn Polstra 			return (1);
2453bf6ef57aSJohn Polstra 	return (0);
2454bf6ef57aSJohn Polstra }
2455bf6ef57aSJohn Polstra 
2456bf6ef57aSJohn Polstra /*
2457bf6ef57aSJohn Polstra  * Return true if MSI can be used with this device.
2458bf6ef57aSJohn Polstra  */
2459bf6ef57aSJohn Polstra static int
2460bf6ef57aSJohn Polstra bge_can_use_msi(struct bge_softc *sc)
2461bf6ef57aSJohn Polstra {
2462bf6ef57aSJohn Polstra 	int can_use_msi = 0;
2463bf6ef57aSJohn Polstra 
2464bf6ef57aSJohn Polstra 	switch (sc->bge_asicrev) {
2465a8376f70SMarius Strobl 	case BGE_ASICREV_BCM5714_A0:
2466bf6ef57aSJohn Polstra 	case BGE_ASICREV_BCM5714:
2467bf6ef57aSJohn Polstra 		/*
2468a8376f70SMarius Strobl 		 * Apparently, MSI doesn't work when these chips are
2469a8376f70SMarius Strobl 		 * configured in single-port mode.
2470bf6ef57aSJohn Polstra 		 */
2471bf6ef57aSJohn Polstra 		if (bge_has_multiple_ports(sc))
2472bf6ef57aSJohn Polstra 			can_use_msi = 1;
2473bf6ef57aSJohn Polstra 		break;
2474bf6ef57aSJohn Polstra 	case BGE_ASICREV_BCM5750:
2475bf6ef57aSJohn Polstra 		if (sc->bge_chiprev != BGE_CHIPREV_5750_AX &&
2476bf6ef57aSJohn Polstra 		    sc->bge_chiprev != BGE_CHIPREV_5750_BX)
2477bf6ef57aSJohn Polstra 			can_use_msi = 1;
2478bf6ef57aSJohn Polstra 		break;
2479a8376f70SMarius Strobl 	default:
2480a8376f70SMarius Strobl 		if (BGE_IS_575X_PLUS(sc))
2481bf6ef57aSJohn Polstra 			can_use_msi = 1;
2482bf6ef57aSJohn Polstra 	}
2483bf6ef57aSJohn Polstra 	return (can_use_msi);
2484bf6ef57aSJohn Polstra }
2485bf6ef57aSJohn Polstra 
248695d67482SBill Paul static int
24873f74909aSGleb Smirnoff bge_attach(device_t dev)
248895d67482SBill Paul {
248995d67482SBill Paul 	struct ifnet *ifp;
249095d67482SBill Paul 	struct bge_softc *sc;
24914f0794ffSBjoern A. Zeeb 	uint32_t hwcfg = 0, misccfg;
249208013fd3SMarius Strobl 	u_char eaddr[ETHER_ADDR_LEN];
2493d648358bSPyun YongHyeon 	int error, msicount, reg, rid, trys;
249495d67482SBill Paul 
249595d67482SBill Paul 	sc = device_get_softc(dev);
249695d67482SBill Paul 	sc->bge_dev = dev;
249795d67482SBill Paul 
2498dfe0df9aSPyun YongHyeon 	TASK_INIT(&sc->bge_intr_task, 0, bge_intr_task, sc);
2499dfe0df9aSPyun YongHyeon 
250095d67482SBill Paul 	/*
250195d67482SBill Paul 	 * Map control/status registers.
250295d67482SBill Paul 	 */
250395d67482SBill Paul 	pci_enable_busmaster(dev);
250495d67482SBill Paul 
250595d67482SBill Paul 	rid = BGE_PCI_BAR0;
25065f96beb9SNate Lawson 	sc->bge_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid,
250744f8f2fcSMarius Strobl 	    RF_ACTIVE);
250895d67482SBill Paul 
250995d67482SBill Paul 	if (sc->bge_res == NULL) {
2510fe806fdaSPyun YongHyeon 		device_printf (sc->bge_dev, "couldn't map memory\n");
251195d67482SBill Paul 		error = ENXIO;
251295d67482SBill Paul 		goto fail;
251395d67482SBill Paul 	}
251495d67482SBill Paul 
25154f09c4c7SMarius Strobl 	/* Save various chip information. */
2516e53d81eeSPaul Saab 	sc->bge_chipid =
2517a5779553SStanislav Sedov 	    pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >>
2518a5779553SStanislav Sedov 	    BGE_PCIMISCCTL_ASICREV_SHIFT;
2519a5779553SStanislav Sedov 	if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_USE_PRODID_REG)
2520a5779553SStanislav Sedov 		sc->bge_chipid = pci_read_config(dev, BGE_PCI_PRODID_ASICREV,
2521a5779553SStanislav Sedov 		    4);
2522e53d81eeSPaul Saab 	sc->bge_asicrev = BGE_ASICREV(sc->bge_chipid);
2523e53d81eeSPaul Saab 	sc->bge_chiprev = BGE_CHIPREV(sc->bge_chipid);
2524e53d81eeSPaul Saab 
252586543395SJung-uk Kim 	/*
252638cc658fSJohn Baldwin 	 * Don't enable Ethernet@WireSpeed for the 5700, 5906, or the
252786543395SJung-uk Kim 	 * 5705 A0 and A1 chips.
252886543395SJung-uk Kim 	 */
252986543395SJung-uk Kim 	if (sc->bge_asicrev != BGE_ASICREV_BCM5700 &&
253038cc658fSJohn Baldwin 	    sc->bge_asicrev != BGE_ASICREV_BCM5906 &&
253186543395SJung-uk Kim 	    sc->bge_chipid != BGE_CHIPID_BCM5705_A0 &&
253286543395SJung-uk Kim 	    sc->bge_chipid != BGE_CHIPID_BCM5705_A1)
253386543395SJung-uk Kim 		sc->bge_flags |= BGE_FLAG_WIRESPEED;
253486543395SJung-uk Kim 
25355fea260fSMarius Strobl 	if (bge_has_eaddr(sc))
25365fea260fSMarius Strobl 		sc->bge_flags |= BGE_FLAG_EADDR;
253708013fd3SMarius Strobl 
25380dae9719SJung-uk Kim 	/* Save chipset family. */
25390dae9719SJung-uk Kim 	switch (sc->bge_asicrev) {
2540a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5755:
2541a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5761:
2542a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5784:
2543a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5785:
2544a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5787:
2545a5779553SStanislav Sedov 	case BGE_ASICREV_BCM57780:
2546a5779553SStanislav Sedov 		sc->bge_flags |= BGE_FLAG_5755_PLUS | BGE_FLAG_575X_PLUS |
2547a5779553SStanislav Sedov 		    BGE_FLAG_5705_PLUS;
2548a5779553SStanislav Sedov 		break;
25490dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5700:
25500dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5701:
25510dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5703:
25520dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5704:
25537ee00338SJung-uk Kim 		sc->bge_flags |= BGE_FLAG_5700_FAMILY | BGE_FLAG_JUMBO;
25540dae9719SJung-uk Kim 		break;
25550dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5714_A0:
25560dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5780:
25570dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5714:
25587ee00338SJung-uk Kim 		sc->bge_flags |= BGE_FLAG_5714_FAMILY /* | BGE_FLAG_JUMBO */;
25599fe569d8SXin LI 		/* FALLTHROUGH */
25600dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5750:
25610dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5752:
256238cc658fSJohn Baldwin 	case BGE_ASICREV_BCM5906:
25630dae9719SJung-uk Kim 		sc->bge_flags |= BGE_FLAG_575X_PLUS;
25649fe569d8SXin LI 		/* FALLTHROUGH */
25650dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5705:
25660dae9719SJung-uk Kim 		sc->bge_flags |= BGE_FLAG_5705_PLUS;
25670dae9719SJung-uk Kim 		break;
25680dae9719SJung-uk Kim 	}
25690dae9719SJung-uk Kim 
25705ee49a3aSJung-uk Kim 	/* Set various bug flags. */
25711ec4c3a8SJung-uk Kim 	if (sc->bge_chipid == BGE_CHIPID_BCM5701_A0 ||
25721ec4c3a8SJung-uk Kim 	    sc->bge_chipid == BGE_CHIPID_BCM5701_B0)
25731ec4c3a8SJung-uk Kim 		sc->bge_flags |= BGE_FLAG_CRC_BUG;
25745ee49a3aSJung-uk Kim 	if (sc->bge_chiprev == BGE_CHIPREV_5703_AX ||
25755ee49a3aSJung-uk Kim 	    sc->bge_chiprev == BGE_CHIPREV_5704_AX)
25765ee49a3aSJung-uk Kim 		sc->bge_flags |= BGE_FLAG_ADC_BUG;
25775ee49a3aSJung-uk Kim 	if (sc->bge_chipid == BGE_CHIPID_BCM5704_A0)
25785ee49a3aSJung-uk Kim 		sc->bge_flags |= BGE_FLAG_5704_A0_BUG;
257908bf8bb7SJung-uk Kim 	if (BGE_IS_5705_PLUS(sc) &&
258008bf8bb7SJung-uk Kim 	    !(sc->bge_flags & BGE_FLAG_ADJUST_TRIM)) {
25815ee49a3aSJung-uk Kim 		if (sc->bge_asicrev == BGE_ASICREV_BCM5755 ||
2582a5779553SStanislav Sedov 		    sc->bge_asicrev == BGE_ASICREV_BCM5761 ||
2583a5779553SStanislav Sedov 		    sc->bge_asicrev == BGE_ASICREV_BCM5784 ||
25844fcf220bSJohn Baldwin 		    sc->bge_asicrev == BGE_ASICREV_BCM5787) {
25854fcf220bSJohn Baldwin 			if (sc->bge_chipid != BGE_CHIPID_BCM5722_A0)
25865ee49a3aSJung-uk Kim 				sc->bge_flags |= BGE_FLAG_JITTER_BUG;
258738cc658fSJohn Baldwin 		} else if (sc->bge_asicrev != BGE_ASICREV_BCM5906)
25885ee49a3aSJung-uk Kim 			sc->bge_flags |= BGE_FLAG_BER_BUG;
25895ee49a3aSJung-uk Kim 	}
25905ee49a3aSJung-uk Kim 
2591f681b29aSPyun YongHyeon 	/*
2592f681b29aSPyun YongHyeon 	 * All controllers that are not 5755 or higher have 4GB
2593f681b29aSPyun YongHyeon 	 * boundary DMA bug.
2594f681b29aSPyun YongHyeon 	 * Whenever an address crosses a multiple of the 4GB boundary
2595f681b29aSPyun YongHyeon 	 * (including 4GB, 8Gb, 12Gb, etc.) and makes the transition
2596f681b29aSPyun YongHyeon 	 * from 0xX_FFFF_FFFF to 0x(X+1)_0000_0000 an internal DMA
2597f681b29aSPyun YongHyeon 	 * state machine will lockup and cause the device to hang.
2598f681b29aSPyun YongHyeon 	 */
2599f681b29aSPyun YongHyeon 	if (BGE_IS_5755_PLUS(sc) == 0)
2600f681b29aSPyun YongHyeon 		sc->bge_flags |= BGE_FLAG_4G_BNDRY_BUG;
26014f0794ffSBjoern A. Zeeb 
26024f0794ffSBjoern A. Zeeb 	/*
26034f0794ffSBjoern A. Zeeb 	 * We could possibly check for BCOM_DEVICEID_BCM5788 in bge_probe()
26044f0794ffSBjoern A. Zeeb 	 * but I do not know the DEVICEID for the 5788M.
26054f0794ffSBjoern A. Zeeb 	 */
26064f0794ffSBjoern A. Zeeb 	misccfg = CSR_READ_4(sc, BGE_MISC_CFG) & BGE_MISCCFG_BOARD_ID;
26074f0794ffSBjoern A. Zeeb 	if (misccfg == BGE_MISCCFG_BOARD_ID_5788 ||
26084f0794ffSBjoern A. Zeeb 	    misccfg == BGE_MISCCFG_BOARD_ID_5788M)
26094f0794ffSBjoern A. Zeeb 		sc->bge_flags |= BGE_FLAG_5788;
26104f0794ffSBjoern A. Zeeb 
2611e53d81eeSPaul Saab 	/*
2612ca3f1187SPyun YongHyeon 	 * Some controllers seem to require a special firmware to use
2613ca3f1187SPyun YongHyeon 	 * TSO. But the firmware is not available to FreeBSD and Linux
2614ca3f1187SPyun YongHyeon 	 * claims that the TSO performed by the firmware is slower than
2615ca3f1187SPyun YongHyeon 	 * hardware based TSO. Moreover the firmware based TSO has one
2616ca3f1187SPyun YongHyeon 	 * known bug which can't handle TSO if ethernet header + IP/TCP
2617ca3f1187SPyun YongHyeon 	 * header is greater than 80 bytes. The workaround for the TSO
2618ca3f1187SPyun YongHyeon 	 * bug exist but it seems it's too expensive than not using
2619ca3f1187SPyun YongHyeon 	 * TSO at all. Some hardwares also have the TSO bug so limit
2620ca3f1187SPyun YongHyeon 	 * the TSO to the controllers that are not affected TSO issues
2621ca3f1187SPyun YongHyeon 	 * (e.g. 5755 or higher).
2622ca3f1187SPyun YongHyeon 	 */
2623ca3f1187SPyun YongHyeon 	if (BGE_IS_5755_PLUS(sc))
2624ca3f1187SPyun YongHyeon 		sc->bge_flags |= BGE_FLAG_TSO;
2625ca3f1187SPyun YongHyeon 
2626ca3f1187SPyun YongHyeon   	/*
26276f8718a3SScott Long 	 * Check if this is a PCI-X or PCI Express device.
2628e53d81eeSPaul Saab   	 */
26296f8718a3SScott Long 	if (pci_find_extcap(dev, PCIY_EXPRESS, &reg) == 0) {
26304c0da0ffSGleb Smirnoff 		/*
26316f8718a3SScott Long 		 * Found a PCI Express capabilities register, this
26326f8718a3SScott Long 		 * must be a PCI Express device.
26336f8718a3SScott Long 		 */
26346f8718a3SScott Long 		sc->bge_flags |= BGE_FLAG_PCIE;
26350aaf1057SPyun YongHyeon 		sc->bge_expcap = reg;
26360aaf1057SPyun YongHyeon 		bge_set_max_readrq(sc);
26376f8718a3SScott Long 	} else {
26386f8718a3SScott Long 		/*
26396f8718a3SScott Long 		 * Check if the device is in PCI-X Mode.
26406f8718a3SScott Long 		 * (This bit is not valid on PCI Express controllers.)
26414c0da0ffSGleb Smirnoff 		 */
26420aaf1057SPyun YongHyeon 		if (pci_find_extcap(dev, PCIY_PCIX, &reg) == 0)
26430aaf1057SPyun YongHyeon 			sc->bge_pcixcap = reg;
264490447aadSMarius Strobl 		if ((pci_read_config(dev, BGE_PCI_PCISTATE, 4) &
26454c0da0ffSGleb Smirnoff 		    BGE_PCISTATE_PCI_BUSMODE) == 0)
2646652ae483SGleb Smirnoff 			sc->bge_flags |= BGE_FLAG_PCIX;
26476f8718a3SScott Long 	}
26484c0da0ffSGleb Smirnoff 
2649bf6ef57aSJohn Polstra 	/*
2650bf6ef57aSJohn Polstra 	 * Allocate the interrupt, using MSI if possible.  These devices
2651bf6ef57aSJohn Polstra 	 * support 8 MSI messages, but only the first one is used in
2652bf6ef57aSJohn Polstra 	 * normal operation.
2653bf6ef57aSJohn Polstra 	 */
26540aaf1057SPyun YongHyeon 	rid = 0;
26550aaf1057SPyun YongHyeon 	if (pci_find_extcap(sc->bge_dev, PCIY_MSI, &reg) != 0) {
26560aaf1057SPyun YongHyeon 		sc->bge_msicap = reg;
2657bf6ef57aSJohn Polstra 		if (bge_can_use_msi(sc)) {
2658bf6ef57aSJohn Polstra 			msicount = pci_msi_count(dev);
2659bf6ef57aSJohn Polstra 			if (msicount > 1)
2660bf6ef57aSJohn Polstra 				msicount = 1;
2661bf6ef57aSJohn Polstra 		} else
2662bf6ef57aSJohn Polstra 			msicount = 0;
2663bf6ef57aSJohn Polstra 		if (msicount == 1 && pci_alloc_msi(dev, &msicount) == 0) {
2664bf6ef57aSJohn Polstra 			rid = 1;
2665bf6ef57aSJohn Polstra 			sc->bge_flags |= BGE_FLAG_MSI;
26660aaf1057SPyun YongHyeon 		}
26670aaf1057SPyun YongHyeon 	}
2668bf6ef57aSJohn Polstra 
2669bf6ef57aSJohn Polstra 	sc->bge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
2670bf6ef57aSJohn Polstra 	    RF_SHAREABLE | RF_ACTIVE);
2671bf6ef57aSJohn Polstra 
2672bf6ef57aSJohn Polstra 	if (sc->bge_irq == NULL) {
2673bf6ef57aSJohn Polstra 		device_printf(sc->bge_dev, "couldn't map interrupt\n");
2674bf6ef57aSJohn Polstra 		error = ENXIO;
2675bf6ef57aSJohn Polstra 		goto fail;
2676bf6ef57aSJohn Polstra 	}
2677bf6ef57aSJohn Polstra 
26784f09c4c7SMarius Strobl 	if (bootverbose)
26794f09c4c7SMarius Strobl 		device_printf(dev,
26804f09c4c7SMarius Strobl 		    "CHIP ID 0x%08x; ASIC REV 0x%02x; CHIP REV 0x%02x; %s\n",
26814f09c4c7SMarius Strobl 		    sc->bge_chipid, sc->bge_asicrev, sc->bge_chiprev,
26824f09c4c7SMarius Strobl 		    (sc->bge_flags & BGE_FLAG_PCIX) ? "PCI-X" :
26834f09c4c7SMarius Strobl 		    ((sc->bge_flags & BGE_FLAG_PCIE) ? "PCI-E" : "PCI"));
26844f09c4c7SMarius Strobl 
2685bf6ef57aSJohn Polstra 	BGE_LOCK_INIT(sc, device_get_nameunit(dev));
2686bf6ef57aSJohn Polstra 
268795d67482SBill Paul 	/* Try to reset the chip. */
26888cb1383cSDoug Ambrisko 	if (bge_reset(sc)) {
26898cb1383cSDoug Ambrisko 		device_printf(sc->bge_dev, "chip reset failed\n");
26908cb1383cSDoug Ambrisko 		error = ENXIO;
26918cb1383cSDoug Ambrisko 		goto fail;
26928cb1383cSDoug Ambrisko 	}
26938cb1383cSDoug Ambrisko 
26948cb1383cSDoug Ambrisko 	sc->bge_asf_mode = 0;
2695f1a7e6d5SScott Long 	if (bge_allow_asf && (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG)
2696f1a7e6d5SScott Long 	    == BGE_MAGIC_NUMBER)) {
26978cb1383cSDoug Ambrisko 		if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG)
26988cb1383cSDoug Ambrisko 		    & BGE_HWCFG_ASF) {
26998cb1383cSDoug Ambrisko 			sc->bge_asf_mode |= ASF_ENABLE;
27008cb1383cSDoug Ambrisko 			sc->bge_asf_mode |= ASF_STACKUP;
27018cb1383cSDoug Ambrisko 			if (sc->bge_asicrev == BGE_ASICREV_BCM5750) {
27028cb1383cSDoug Ambrisko 				sc->bge_asf_mode |= ASF_NEW_HANDSHAKE;
27038cb1383cSDoug Ambrisko 			}
27048cb1383cSDoug Ambrisko 		}
27058cb1383cSDoug Ambrisko 	}
27068cb1383cSDoug Ambrisko 
27078cb1383cSDoug Ambrisko 	/* Try to reset the chip again the nice way. */
27088cb1383cSDoug Ambrisko 	bge_stop_fw(sc);
27098cb1383cSDoug Ambrisko 	bge_sig_pre_reset(sc, BGE_RESET_STOP);
27108cb1383cSDoug Ambrisko 	if (bge_reset(sc)) {
27118cb1383cSDoug Ambrisko 		device_printf(sc->bge_dev, "chip reset failed\n");
27128cb1383cSDoug Ambrisko 		error = ENXIO;
27138cb1383cSDoug Ambrisko 		goto fail;
27148cb1383cSDoug Ambrisko 	}
27158cb1383cSDoug Ambrisko 
27168cb1383cSDoug Ambrisko 	bge_sig_legacy(sc, BGE_RESET_STOP);
27178cb1383cSDoug Ambrisko 	bge_sig_post_reset(sc, BGE_RESET_STOP);
271895d67482SBill Paul 
271995d67482SBill Paul 	if (bge_chipinit(sc)) {
2720fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "chip initialization failed\n");
272195d67482SBill Paul 		error = ENXIO;
272295d67482SBill Paul 		goto fail;
272395d67482SBill Paul 	}
272495d67482SBill Paul 
272538cc658fSJohn Baldwin 	error = bge_get_eaddr(sc, eaddr);
272638cc658fSJohn Baldwin 	if (error) {
272708013fd3SMarius Strobl 		device_printf(sc->bge_dev,
272808013fd3SMarius Strobl 		    "failed to read station address\n");
272995d67482SBill Paul 		error = ENXIO;
273095d67482SBill Paul 		goto fail;
273195d67482SBill Paul 	}
273295d67482SBill Paul 
2733f41ac2beSBill Paul 	/* 5705 limits RX return ring to 512 entries. */
27347ee00338SJung-uk Kim 	if (BGE_IS_5705_PLUS(sc))
2735f41ac2beSBill Paul 		sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT_5705;
2736f41ac2beSBill Paul 	else
2737f41ac2beSBill Paul 		sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT;
2738f41ac2beSBill Paul 
2739f41ac2beSBill Paul 	if (bge_dma_alloc(dev)) {
2740fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev,
2741fe806fdaSPyun YongHyeon 		    "failed to allocate DMA resources\n");
2742f41ac2beSBill Paul 		error = ENXIO;
2743f41ac2beSBill Paul 		goto fail;
2744f41ac2beSBill Paul 	}
2745f41ac2beSBill Paul 
274695d67482SBill Paul 	/* Set default tuneable values. */
274795d67482SBill Paul 	sc->bge_stat_ticks = BGE_TICKS_PER_SEC;
274895d67482SBill Paul 	sc->bge_rx_coal_ticks = 150;
274995d67482SBill Paul 	sc->bge_tx_coal_ticks = 150;
27506f8718a3SScott Long 	sc->bge_rx_max_coal_bds = 10;
27516f8718a3SScott Long 	sc->bge_tx_max_coal_bds = 10;
275295d67482SBill Paul 
275395d67482SBill Paul 	/* Set up ifnet structure */
2754fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp = if_alloc(IFT_ETHER);
2755fc74a9f9SBrooks Davis 	if (ifp == NULL) {
2756fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "failed to if_alloc()\n");
2757fc74a9f9SBrooks Davis 		error = ENXIO;
2758fc74a9f9SBrooks Davis 		goto fail;
2759fc74a9f9SBrooks Davis 	}
276095d67482SBill Paul 	ifp->if_softc = sc;
27619bf40edeSBrooks Davis 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
276295d67482SBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
276395d67482SBill Paul 	ifp->if_ioctl = bge_ioctl;
276495d67482SBill Paul 	ifp->if_start = bge_start;
276595d67482SBill Paul 	ifp->if_init = bge_init;
27664d665c4dSDag-Erling Smørgrav 	ifp->if_snd.ifq_drv_maxlen = BGE_TX_RING_CNT - 1;
27674d665c4dSDag-Erling Smørgrav 	IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen);
27684d665c4dSDag-Erling Smørgrav 	IFQ_SET_READY(&ifp->if_snd);
276995d67482SBill Paul 	ifp->if_hwassist = BGE_CSUM_FEATURES;
2770d375e524SGleb Smirnoff 	ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_VLAN_HWTAGGING |
27714e35d186SJung-uk Kim 	    IFCAP_VLAN_MTU;
2772ca3f1187SPyun YongHyeon 	if ((sc->bge_flags & BGE_FLAG_TSO) != 0) {
2773ca3f1187SPyun YongHyeon 		ifp->if_hwassist |= CSUM_TSO;
2774ca3f1187SPyun YongHyeon 		ifp->if_capabilities |= IFCAP_TSO4;
2775ca3f1187SPyun YongHyeon 	}
27764e35d186SJung-uk Kim #ifdef IFCAP_VLAN_HWCSUM
27774e35d186SJung-uk Kim 	ifp->if_capabilities |= IFCAP_VLAN_HWCSUM;
27784e35d186SJung-uk Kim #endif
277995d67482SBill Paul 	ifp->if_capenable = ifp->if_capabilities;
278075719184SGleb Smirnoff #ifdef DEVICE_POLLING
278175719184SGleb Smirnoff 	ifp->if_capabilities |= IFCAP_POLLING;
278275719184SGleb Smirnoff #endif
2783f681b29aSPyun YongHyeon 	/*
2784f681b29aSPyun YongHyeon 	 * The 40bit DMA bug applies to the 5714/5715 controllers and is
2785f681b29aSPyun YongHyeon 	 * not actually a MAC controller bug but an issue with the embedded
2786f681b29aSPyun YongHyeon 	 * PCIe to PCI-X bridge in the device. Use 40bit DMA workaround.
2787f681b29aSPyun YongHyeon 	 */
2788f681b29aSPyun YongHyeon 	if (BGE_IS_5714_FAMILY(sc) && (sc->bge_flags & BGE_FLAG_PCIX))
2789f681b29aSPyun YongHyeon 		sc->bge_flags |= BGE_FLAG_40BIT_BUG;
279095d67482SBill Paul 
2791a1d52896SBill Paul 	/*
2792d375e524SGleb Smirnoff 	 * 5700 B0 chips do not support checksumming correctly due
2793d375e524SGleb Smirnoff 	 * to hardware bugs.
2794d375e524SGleb Smirnoff 	 */
2795d375e524SGleb Smirnoff 	if (sc->bge_chipid == BGE_CHIPID_BCM5700_B0) {
2796d375e524SGleb Smirnoff 		ifp->if_capabilities &= ~IFCAP_HWCSUM;
27974d3a629cSPyun YongHyeon 		ifp->if_capenable &= ~IFCAP_HWCSUM;
2798d375e524SGleb Smirnoff 		ifp->if_hwassist = 0;
2799d375e524SGleb Smirnoff 	}
2800d375e524SGleb Smirnoff 
2801d375e524SGleb Smirnoff 	/*
2802a1d52896SBill Paul 	 * Figure out what sort of media we have by checking the
280341abcc1bSPaul Saab 	 * hardware config word in the first 32k of NIC internal memory,
280441abcc1bSPaul Saab 	 * or fall back to examining the EEPROM if necessary.
280541abcc1bSPaul Saab 	 * Note: on some BCM5700 cards, this value appears to be unset.
280641abcc1bSPaul Saab 	 * If that's the case, we have to rely on identifying the NIC
280741abcc1bSPaul Saab 	 * by its PCI subsystem ID, as we do below for the SysKonnect
280841abcc1bSPaul Saab 	 * SK-9D41.
2809a1d52896SBill Paul 	 */
281041abcc1bSPaul Saab 	if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG) == BGE_MAGIC_NUMBER)
281141abcc1bSPaul Saab 		hwcfg = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG);
28125fea260fSMarius Strobl 	else if ((sc->bge_flags & BGE_FLAG_EADDR) &&
28135fea260fSMarius Strobl 	    (sc->bge_asicrev != BGE_ASICREV_BCM5906)) {
2814f6789fbaSPyun YongHyeon 		if (bge_read_eeprom(sc, (caddr_t)&hwcfg, BGE_EE_HWCFG_OFFSET,
2815f6789fbaSPyun YongHyeon 		    sizeof(hwcfg))) {
2816fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev, "failed to read EEPROM\n");
2817f6789fbaSPyun YongHyeon 			error = ENXIO;
2818f6789fbaSPyun YongHyeon 			goto fail;
2819f6789fbaSPyun YongHyeon 		}
282041abcc1bSPaul Saab 		hwcfg = ntohl(hwcfg);
282141abcc1bSPaul Saab 	}
282241abcc1bSPaul Saab 
282341abcc1bSPaul Saab 	if ((hwcfg & BGE_HWCFG_MEDIA) == BGE_MEDIA_FIBER)
2824652ae483SGleb Smirnoff 		sc->bge_flags |= BGE_FLAG_TBI;
2825a1d52896SBill Paul 
282695d67482SBill Paul 	/* The SysKonnect SK-9D41 is a 1000baseSX card. */
28270c8aa4eaSJung-uk Kim 	if ((pci_read_config(dev, BGE_PCI_SUBSYS, 4) >> 16) == SK_SUBSYSID_9D41)
2828652ae483SGleb Smirnoff 		sc->bge_flags |= BGE_FLAG_TBI;
282995d67482SBill Paul 
2830652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
28310c8aa4eaSJung-uk Kim 		ifmedia_init(&sc->bge_ifmedia, IFM_IMASK, bge_ifmedia_upd,
28320c8aa4eaSJung-uk Kim 		    bge_ifmedia_sts);
28330c8aa4eaSJung-uk Kim 		ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_1000_SX, 0, NULL);
28346098821cSJung-uk Kim 		ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_1000_SX | IFM_FDX,
28356098821cSJung-uk Kim 		    0, NULL);
283695d67482SBill Paul 		ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_AUTO, 0, NULL);
283795d67482SBill Paul 		ifmedia_set(&sc->bge_ifmedia, IFM_ETHER | IFM_AUTO);
2838da3003f0SBill Paul 		sc->bge_ifmedia.ifm_media = sc->bge_ifmedia.ifm_cur->ifm_media;
283995d67482SBill Paul 	} else {
284095d67482SBill Paul 		/*
28418cb1383cSDoug Ambrisko 		 * Do transceiver setup and tell the firmware the
28428cb1383cSDoug Ambrisko 		 * driver is down so we can try to get access the
28438cb1383cSDoug Ambrisko 		 * probe if ASF is running.  Retry a couple of times
28448cb1383cSDoug Ambrisko 		 * if we get a conflict with the ASF firmware accessing
28458cb1383cSDoug Ambrisko 		 * the PHY.
284695d67482SBill Paul 		 */
28474012d104SMarius Strobl 		trys = 0;
28488cb1383cSDoug Ambrisko 		BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
28498cb1383cSDoug Ambrisko again:
28508cb1383cSDoug Ambrisko 		bge_asf_driver_up(sc);
28518cb1383cSDoug Ambrisko 
285295d67482SBill Paul 		if (mii_phy_probe(dev, &sc->bge_miibus,
285395d67482SBill Paul 		    bge_ifmedia_upd, bge_ifmedia_sts)) {
28548cb1383cSDoug Ambrisko 			if (trys++ < 4) {
28558cb1383cSDoug Ambrisko 				device_printf(sc->bge_dev, "Try again\n");
28564e35d186SJung-uk Kim 				bge_miibus_writereg(sc->bge_dev, 1, MII_BMCR,
28574e35d186SJung-uk Kim 				    BMCR_RESET);
28588cb1383cSDoug Ambrisko 				goto again;
28598cb1383cSDoug Ambrisko 			}
28608cb1383cSDoug Ambrisko 
2861fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev, "MII without any PHY!\n");
286295d67482SBill Paul 			error = ENXIO;
286395d67482SBill Paul 			goto fail;
286495d67482SBill Paul 		}
28658cb1383cSDoug Ambrisko 
28668cb1383cSDoug Ambrisko 		/*
28678cb1383cSDoug Ambrisko 		 * Now tell the firmware we are going up after probing the PHY
28688cb1383cSDoug Ambrisko 		 */
28698cb1383cSDoug Ambrisko 		if (sc->bge_asf_mode & ASF_STACKUP)
28708cb1383cSDoug Ambrisko 			BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
287195d67482SBill Paul 	}
287295d67482SBill Paul 
287395d67482SBill Paul 	/*
2874e255b776SJohn Polstra 	 * When using the BCM5701 in PCI-X mode, data corruption has
2875e255b776SJohn Polstra 	 * been observed in the first few bytes of some received packets.
2876e255b776SJohn Polstra 	 * Aligning the packet buffer in memory eliminates the corruption.
2877e255b776SJohn Polstra 	 * Unfortunately, this misaligns the packet payloads.  On platforms
2878e255b776SJohn Polstra 	 * which do not support unaligned accesses, we will realign the
2879e255b776SJohn Polstra 	 * payloads by copying the received packets.
2880e255b776SJohn Polstra 	 */
2881652ae483SGleb Smirnoff 	if (sc->bge_asicrev == BGE_ASICREV_BCM5701 &&
2882652ae483SGleb Smirnoff 	    sc->bge_flags & BGE_FLAG_PCIX)
2883652ae483SGleb Smirnoff                 sc->bge_flags |= BGE_FLAG_RX_ALIGNBUG;
2884e255b776SJohn Polstra 
2885e255b776SJohn Polstra 	/*
288695d67482SBill Paul 	 * Call MI attach routine.
288795d67482SBill Paul 	 */
2888fc74a9f9SBrooks Davis 	ether_ifattach(ifp, eaddr);
2889b74e67fbSGleb Smirnoff 	callout_init_mtx(&sc->bge_stat_ch, &sc->bge_mtx, 0);
28900f9bd73bSSam Leffler 
289161ccb9daSPyun YongHyeon 	/* Tell upper layer we support long frames. */
289261ccb9daSPyun YongHyeon 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
289361ccb9daSPyun YongHyeon 
28940f9bd73bSSam Leffler 	/*
28950f9bd73bSSam Leffler 	 * Hookup IRQ last.
28960f9bd73bSSam Leffler 	 */
28974e35d186SJung-uk Kim #if __FreeBSD_version > 700030
2898dfe0df9aSPyun YongHyeon 	if (BGE_IS_5755_PLUS(sc) && sc->bge_flags & BGE_FLAG_MSI) {
2899dfe0df9aSPyun YongHyeon 		/* Take advantage of single-shot MSI. */
2900dfe0df9aSPyun YongHyeon 		sc->bge_tq = taskqueue_create_fast("bge_taskq", M_WAITOK,
2901dfe0df9aSPyun YongHyeon 		    taskqueue_thread_enqueue, &sc->bge_tq);
2902dfe0df9aSPyun YongHyeon 		if (sc->bge_tq == NULL) {
2903dfe0df9aSPyun YongHyeon 			device_printf(dev, "could not create taskqueue.\n");
2904dfe0df9aSPyun YongHyeon 			ether_ifdetach(ifp);
2905dfe0df9aSPyun YongHyeon 			error = ENXIO;
2906dfe0df9aSPyun YongHyeon 			goto fail;
2907dfe0df9aSPyun YongHyeon 		}
2908dfe0df9aSPyun YongHyeon 		taskqueue_start_threads(&sc->bge_tq, 1, PI_NET, "%s taskq",
2909dfe0df9aSPyun YongHyeon 		    device_get_nameunit(sc->bge_dev));
2910dfe0df9aSPyun YongHyeon 		error = bus_setup_intr(dev, sc->bge_irq,
2911dfe0df9aSPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, bge_msi_intr, NULL, sc,
2912dfe0df9aSPyun YongHyeon 		    &sc->bge_intrhand);
2913dfe0df9aSPyun YongHyeon 		if (error)
2914dfe0df9aSPyun YongHyeon 			ether_ifdetach(ifp);
2915dfe0df9aSPyun YongHyeon 	} else
2916dfe0df9aSPyun YongHyeon 		error = bus_setup_intr(dev, sc->bge_irq,
2917dfe0df9aSPyun YongHyeon 		    INTR_TYPE_NET | INTR_MPSAFE, NULL, bge_intr, sc,
2918dfe0df9aSPyun YongHyeon 		    &sc->bge_intrhand);
29194e35d186SJung-uk Kim #else
29204e35d186SJung-uk Kim 	error = bus_setup_intr(dev, sc->bge_irq, INTR_TYPE_NET | INTR_MPSAFE,
29214e35d186SJung-uk Kim 	   bge_intr, sc, &sc->bge_intrhand);
29224e35d186SJung-uk Kim #endif
29230f9bd73bSSam Leffler 
29240f9bd73bSSam Leffler 	if (error) {
2925fc74a9f9SBrooks Davis 		bge_detach(dev);
2926fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "couldn't set up irq\n");
29270f9bd73bSSam Leffler 	}
292895d67482SBill Paul 
29296f8718a3SScott Long 	bge_add_sysctls(sc);
29306f8718a3SScott Long 
293108013fd3SMarius Strobl 	return (0);
293208013fd3SMarius Strobl 
293395d67482SBill Paul fail:
293408013fd3SMarius Strobl 	bge_release_resources(sc);
293508013fd3SMarius Strobl 
293695d67482SBill Paul 	return (error);
293795d67482SBill Paul }
293895d67482SBill Paul 
293995d67482SBill Paul static int
29403f74909aSGleb Smirnoff bge_detach(device_t dev)
294195d67482SBill Paul {
294295d67482SBill Paul 	struct bge_softc *sc;
294395d67482SBill Paul 	struct ifnet *ifp;
294495d67482SBill Paul 
294595d67482SBill Paul 	sc = device_get_softc(dev);
2946fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
294795d67482SBill Paul 
294875719184SGleb Smirnoff #ifdef DEVICE_POLLING
294975719184SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING)
295075719184SGleb Smirnoff 		ether_poll_deregister(ifp);
295175719184SGleb Smirnoff #endif
295275719184SGleb Smirnoff 
29530f9bd73bSSam Leffler 	BGE_LOCK(sc);
295495d67482SBill Paul 	bge_stop(sc);
295595d67482SBill Paul 	bge_reset(sc);
29560f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
29570f9bd73bSSam Leffler 
29585dda8085SOleg Bulyzhin 	callout_drain(&sc->bge_stat_ch);
29595dda8085SOleg Bulyzhin 
2960dfe0df9aSPyun YongHyeon 	if (sc->bge_tq)
2961dfe0df9aSPyun YongHyeon 		taskqueue_drain(sc->bge_tq, &sc->bge_intr_task);
29620f9bd73bSSam Leffler 	ether_ifdetach(ifp);
296395d67482SBill Paul 
2964652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
296595d67482SBill Paul 		ifmedia_removeall(&sc->bge_ifmedia);
296695d67482SBill Paul 	} else {
296795d67482SBill Paul 		bus_generic_detach(dev);
296895d67482SBill Paul 		device_delete_child(dev, sc->bge_miibus);
296995d67482SBill Paul 	}
297095d67482SBill Paul 
297195d67482SBill Paul 	bge_release_resources(sc);
297295d67482SBill Paul 
297395d67482SBill Paul 	return (0);
297495d67482SBill Paul }
297595d67482SBill Paul 
297695d67482SBill Paul static void
29773f74909aSGleb Smirnoff bge_release_resources(struct bge_softc *sc)
297895d67482SBill Paul {
297995d67482SBill Paul 	device_t dev;
298095d67482SBill Paul 
298195d67482SBill Paul 	dev = sc->bge_dev;
298295d67482SBill Paul 
2983dfe0df9aSPyun YongHyeon 	if (sc->bge_tq != NULL)
2984dfe0df9aSPyun YongHyeon 		taskqueue_free(sc->bge_tq);
2985dfe0df9aSPyun YongHyeon 
298695d67482SBill Paul 	if (sc->bge_intrhand != NULL)
298795d67482SBill Paul 		bus_teardown_intr(dev, sc->bge_irq, sc->bge_intrhand);
298895d67482SBill Paul 
298995d67482SBill Paul 	if (sc->bge_irq != NULL)
2990724bd939SJohn Polstra 		bus_release_resource(dev, SYS_RES_IRQ,
2991724bd939SJohn Polstra 		    sc->bge_flags & BGE_FLAG_MSI ? 1 : 0, sc->bge_irq);
2992724bd939SJohn Polstra 
2993724bd939SJohn Polstra 	if (sc->bge_flags & BGE_FLAG_MSI)
2994724bd939SJohn Polstra 		pci_release_msi(dev);
299595d67482SBill Paul 
299695d67482SBill Paul 	if (sc->bge_res != NULL)
299795d67482SBill Paul 		bus_release_resource(dev, SYS_RES_MEMORY,
299895d67482SBill Paul 		    BGE_PCI_BAR0, sc->bge_res);
299995d67482SBill Paul 
3000ad61f896SRuslan Ermilov 	if (sc->bge_ifp != NULL)
3001ad61f896SRuslan Ermilov 		if_free(sc->bge_ifp);
3002ad61f896SRuslan Ermilov 
3003f41ac2beSBill Paul 	bge_dma_free(sc);
300495d67482SBill Paul 
30050f9bd73bSSam Leffler 	if (mtx_initialized(&sc->bge_mtx))	/* XXX */
30060f9bd73bSSam Leffler 		BGE_LOCK_DESTROY(sc);
300795d67482SBill Paul }
300895d67482SBill Paul 
30098cb1383cSDoug Ambrisko static int
30103f74909aSGleb Smirnoff bge_reset(struct bge_softc *sc)
301195d67482SBill Paul {
301295d67482SBill Paul 	device_t dev;
30135fea260fSMarius Strobl 	uint32_t cachesize, command, pcistate, reset, val;
30146f8718a3SScott Long 	void (*write_op)(struct bge_softc *, int, int);
30150aaf1057SPyun YongHyeon 	uint16_t devctl;
30165fea260fSMarius Strobl 	int i;
301795d67482SBill Paul 
301895d67482SBill Paul 	dev = sc->bge_dev;
301995d67482SBill Paul 
302038cc658fSJohn Baldwin 	if (BGE_IS_575X_PLUS(sc) && !BGE_IS_5714_FAMILY(sc) &&
302138cc658fSJohn Baldwin 	    (sc->bge_asicrev != BGE_ASICREV_BCM5906)) {
30226f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_PCIE)
30236f8718a3SScott Long 			write_op = bge_writemem_direct;
30246f8718a3SScott Long 		else
30256f8718a3SScott Long 			write_op = bge_writemem_ind;
30269ba784dbSScott Long 	} else
30276f8718a3SScott Long 		write_op = bge_writereg_ind;
30286f8718a3SScott Long 
302995d67482SBill Paul 	/* Save some important PCI state. */
303095d67482SBill Paul 	cachesize = pci_read_config(dev, BGE_PCI_CACHESZ, 4);
303195d67482SBill Paul 	command = pci_read_config(dev, BGE_PCI_CMD, 4);
303295d67482SBill Paul 	pcistate = pci_read_config(dev, BGE_PCI_PCISTATE, 4);
303395d67482SBill Paul 
303495d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MISC_CTL,
303595d67482SBill Paul 	    BGE_PCIMISCCTL_INDIRECT_ACCESS | BGE_PCIMISCCTL_MASK_PCI_INTR |
3036e907febfSPyun YongHyeon 	    BGE_HIF_SWAP_OPTIONS | BGE_PCIMISCCTL_PCISTATE_RW, 4);
303795d67482SBill Paul 
30386f8718a3SScott Long 	/* Disable fastboot on controllers that support it. */
30396f8718a3SScott Long 	if (sc->bge_asicrev == BGE_ASICREV_BCM5752 ||
3040a5779553SStanislav Sedov 	    BGE_IS_5755_PLUS(sc)) {
30416f8718a3SScott Long 		if (bootverbose)
30429ba784dbSScott Long 			device_printf(sc->bge_dev, "Disabling fastboot\n");
30436f8718a3SScott Long 		CSR_WRITE_4(sc, BGE_FASTBOOT_PC, 0x0);
30446f8718a3SScott Long 	}
30456f8718a3SScott Long 
30466f8718a3SScott Long 	/*
30476f8718a3SScott Long 	 * Write the magic number to SRAM at offset 0xB50.
30486f8718a3SScott Long 	 * When firmware finishes its initialization it will
30496f8718a3SScott Long 	 * write ~BGE_MAGIC_NUMBER to the same location.
30506f8718a3SScott Long 	 */
30516f8718a3SScott Long 	bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER);
30526f8718a3SScott Long 
30530c8aa4eaSJung-uk Kim 	reset = BGE_MISCCFG_RESET_CORE_CLOCKS | BGE_32BITTIME_66MHZ;
3054e53d81eeSPaul Saab 
3055e53d81eeSPaul Saab 	/* XXX: Broadcom Linux driver. */
3056652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_PCIE) {
30570c8aa4eaSJung-uk Kim 		if (CSR_READ_4(sc, 0x7E2C) == 0x60)	/* PCIE 1.0 */
30580c8aa4eaSJung-uk Kim 			CSR_WRITE_4(sc, 0x7E2C, 0x20);
3059e53d81eeSPaul Saab 		if (sc->bge_chipid != BGE_CHIPID_BCM5750_A0) {
3060e53d81eeSPaul Saab 			/* Prevent PCIE link training during global reset */
30610c8aa4eaSJung-uk Kim 			CSR_WRITE_4(sc, BGE_MISC_CFG, 1 << 29);
30620c8aa4eaSJung-uk Kim 			reset |= 1 << 29;
3063e53d81eeSPaul Saab 		}
3064e53d81eeSPaul Saab 	}
3065e53d81eeSPaul Saab 
306621c9e407SDavid Christensen 	/*
30676f8718a3SScott Long 	 * Set GPHY Power Down Override to leave GPHY
30686f8718a3SScott Long 	 * powered up in D0 uninitialized.
30696f8718a3SScott Long 	 */
30705345bad0SScott Long 	if (BGE_IS_5705_PLUS(sc))
30716f8718a3SScott Long 		reset |= 0x04000000;
30726f8718a3SScott Long 
307395d67482SBill Paul 	/* Issue global reset */
30746f8718a3SScott Long 	write_op(sc, BGE_MISC_CFG, reset);
307595d67482SBill Paul 
307638cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906) {
30775fea260fSMarius Strobl 		val = CSR_READ_4(sc, BGE_VCPU_STATUS);
307838cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_VCPU_STATUS,
30795fea260fSMarius Strobl 		    val | BGE_VCPU_STATUS_DRV_RESET);
30805fea260fSMarius Strobl 		val = CSR_READ_4(sc, BGE_VCPU_EXT_CTRL);
308138cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_VCPU_EXT_CTRL,
30825fea260fSMarius Strobl 		    val & ~BGE_VCPU_EXT_CTRL_HALT_CPU);
308338cc658fSJohn Baldwin 	}
308438cc658fSJohn Baldwin 
308595d67482SBill Paul 	DELAY(1000);
308695d67482SBill Paul 
3087e53d81eeSPaul Saab 	/* XXX: Broadcom Linux driver. */
3088652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_PCIE) {
3089e53d81eeSPaul Saab 		if (sc->bge_chipid == BGE_CHIPID_BCM5750_A0) {
3090e53d81eeSPaul Saab 			DELAY(500000); /* wait for link training to complete */
30915fea260fSMarius Strobl 			val = pci_read_config(dev, 0xC4, 4);
30925fea260fSMarius Strobl 			pci_write_config(dev, 0xC4, val | (1 << 15), 4);
3093e53d81eeSPaul Saab 		}
30940aaf1057SPyun YongHyeon 		devctl = pci_read_config(dev,
30950aaf1057SPyun YongHyeon 		    sc->bge_expcap + PCIR_EXPRESS_DEVICE_CTL, 2);
30960aaf1057SPyun YongHyeon 		/* Clear enable no snoop and disable relaxed ordering. */
30970aaf1057SPyun YongHyeon 		devctl &= ~(0x0010 | 0x0800);
30980aaf1057SPyun YongHyeon 		/* Set PCIE max payload size to 128. */
30990aaf1057SPyun YongHyeon 		devctl &= ~PCIM_EXP_CTL_MAX_PAYLOAD;
31000aaf1057SPyun YongHyeon 		pci_write_config(dev, sc->bge_expcap + PCIR_EXPRESS_DEVICE_CTL,
31010aaf1057SPyun YongHyeon 		    devctl, 2);
31020aaf1057SPyun YongHyeon 		/* Clear error status. */
31030aaf1057SPyun YongHyeon 		pci_write_config(dev, sc->bge_expcap + PCIR_EXPRESS_DEVICE_STA,
31040aaf1057SPyun YongHyeon 		    0, 2);
3105e53d81eeSPaul Saab 	}
3106e53d81eeSPaul Saab 
31073f74909aSGleb Smirnoff 	/* Reset some of the PCI state that got zapped by reset. */
310895d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MISC_CTL,
310995d67482SBill Paul 	    BGE_PCIMISCCTL_INDIRECT_ACCESS | BGE_PCIMISCCTL_MASK_PCI_INTR |
3110e907febfSPyun YongHyeon 	    BGE_HIF_SWAP_OPTIONS | BGE_PCIMISCCTL_PCISTATE_RW, 4);
311195d67482SBill Paul 	pci_write_config(dev, BGE_PCI_CACHESZ, cachesize, 4);
311295d67482SBill Paul 	pci_write_config(dev, BGE_PCI_CMD, command, 4);
31130c8aa4eaSJung-uk Kim 	write_op(sc, BGE_MISC_CFG, BGE_32BITTIME_66MHZ);
311495d67482SBill Paul 
3115bf6ef57aSJohn Polstra 	/* Re-enable MSI, if neccesary, and enable the memory arbiter. */
31164c0da0ffSGleb Smirnoff 	if (BGE_IS_5714_FAMILY(sc)) {
3117bf6ef57aSJohn Polstra 		/* This chip disables MSI on reset. */
3118bf6ef57aSJohn Polstra 		if (sc->bge_flags & BGE_FLAG_MSI) {
31190aaf1057SPyun YongHyeon 			val = pci_read_config(dev,
31200aaf1057SPyun YongHyeon 			    sc->bge_msicap + PCIR_MSI_CTRL, 2);
31210aaf1057SPyun YongHyeon 			pci_write_config(dev,
31220aaf1057SPyun YongHyeon 			    sc->bge_msicap + PCIR_MSI_CTRL,
3123bf6ef57aSJohn Polstra 			    val | PCIM_MSICTRL_MSI_ENABLE, 2);
3124bf6ef57aSJohn Polstra 			val = CSR_READ_4(sc, BGE_MSI_MODE);
3125bf6ef57aSJohn Polstra 			CSR_WRITE_4(sc, BGE_MSI_MODE,
3126bf6ef57aSJohn Polstra 			    val | BGE_MSIMODE_ENABLE);
3127bf6ef57aSJohn Polstra 		}
31284c0da0ffSGleb Smirnoff 		val = CSR_READ_4(sc, BGE_MARB_MODE);
31294c0da0ffSGleb Smirnoff 		CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE | val);
31304c0da0ffSGleb Smirnoff 	} else
3131a7b0c314SPaul Saab 		CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE);
3132a7b0c314SPaul Saab 
313338cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906) {
313438cc658fSJohn Baldwin 		for (i = 0; i < BGE_TIMEOUT; i++) {
313538cc658fSJohn Baldwin 			val = CSR_READ_4(sc, BGE_VCPU_STATUS);
313638cc658fSJohn Baldwin 			if (val & BGE_VCPU_STATUS_INIT_DONE)
313738cc658fSJohn Baldwin 				break;
313838cc658fSJohn Baldwin 			DELAY(100);
313938cc658fSJohn Baldwin 		}
314038cc658fSJohn Baldwin 		if (i == BGE_TIMEOUT) {
314138cc658fSJohn Baldwin 			device_printf(sc->bge_dev, "reset timed out\n");
314238cc658fSJohn Baldwin 			return (1);
314338cc658fSJohn Baldwin 		}
314438cc658fSJohn Baldwin 	} else {
314595d67482SBill Paul 		/*
31466f8718a3SScott Long 		 * Poll until we see the 1's complement of the magic number.
314708013fd3SMarius Strobl 		 * This indicates that the firmware initialization is complete.
31485fea260fSMarius Strobl 		 * We expect this to fail if no chip containing the Ethernet
31495fea260fSMarius Strobl 		 * address is fitted though.
315095d67482SBill Paul 		 */
315195d67482SBill Paul 		for (i = 0; i < BGE_TIMEOUT; i++) {
3152d5d23857SJung-uk Kim 			DELAY(10);
315395d67482SBill Paul 			val = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM);
315495d67482SBill Paul 			if (val == ~BGE_MAGIC_NUMBER)
315595d67482SBill Paul 				break;
315695d67482SBill Paul 		}
315795d67482SBill Paul 
31585fea260fSMarius Strobl 		if ((sc->bge_flags & BGE_FLAG_EADDR) && i == BGE_TIMEOUT)
31599ba784dbSScott Long 			device_printf(sc->bge_dev, "firmware handshake timed out, "
31609ba784dbSScott Long 			    "found 0x%08x\n", val);
316138cc658fSJohn Baldwin 	}
316295d67482SBill Paul 
316395d67482SBill Paul 	/*
316495d67482SBill Paul 	 * XXX Wait for the value of the PCISTATE register to
316595d67482SBill Paul 	 * return to its original pre-reset state. This is a
316695d67482SBill Paul 	 * fairly good indicator of reset completion. If we don't
316795d67482SBill Paul 	 * wait for the reset to fully complete, trying to read
316895d67482SBill Paul 	 * from the device's non-PCI registers may yield garbage
316995d67482SBill Paul 	 * results.
317095d67482SBill Paul 	 */
317195d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
317295d67482SBill Paul 		if (pci_read_config(dev, BGE_PCI_PCISTATE, 4) == pcistate)
317395d67482SBill Paul 			break;
317495d67482SBill Paul 		DELAY(10);
317595d67482SBill Paul 	}
317695d67482SBill Paul 
31776f8718a3SScott Long 	if (sc->bge_flags & BGE_FLAG_PCIE) {
31780c8aa4eaSJung-uk Kim 		reset = bge_readmem_ind(sc, 0x7C00);
31790c8aa4eaSJung-uk Kim 		bge_writemem_ind(sc, 0x7C00, reset | (1 << 25));
31806f8718a3SScott Long 	}
31816f8718a3SScott Long 
31823f74909aSGleb Smirnoff 	/* Fix up byte swapping. */
3183e907febfSPyun YongHyeon 	CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS |
318495d67482SBill Paul 	    BGE_MODECTL_BYTESWAP_DATA);
318595d67482SBill Paul 
31868cb1383cSDoug Ambrisko 	/* Tell the ASF firmware we are up */
31878cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_STACKUP)
31888cb1383cSDoug Ambrisko 		BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
31898cb1383cSDoug Ambrisko 
319095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_MODE, 0);
319195d67482SBill Paul 
3192da3003f0SBill Paul 	/*
3193da3003f0SBill Paul 	 * The 5704 in TBI mode apparently needs some special
3194da3003f0SBill Paul 	 * adjustment to insure the SERDES drive level is set
3195da3003f0SBill Paul 	 * to 1.2V.
3196da3003f0SBill Paul 	 */
3197652ae483SGleb Smirnoff 	if (sc->bge_asicrev == BGE_ASICREV_BCM5704 &&
3198652ae483SGleb Smirnoff 	    sc->bge_flags & BGE_FLAG_TBI) {
31995fea260fSMarius Strobl 		val = CSR_READ_4(sc, BGE_SERDES_CFG);
32005fea260fSMarius Strobl 		val = (val & ~0xFFF) | 0x880;
32015fea260fSMarius Strobl 		CSR_WRITE_4(sc, BGE_SERDES_CFG, val);
3202da3003f0SBill Paul 	}
3203da3003f0SBill Paul 
3204e53d81eeSPaul Saab 	/* XXX: Broadcom Linux driver. */
3205652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_PCIE &&
3206652ae483SGleb Smirnoff 	    sc->bge_chipid != BGE_CHIPID_BCM5750_A0) {
32075fea260fSMarius Strobl 		val = CSR_READ_4(sc, 0x7C00);
32085fea260fSMarius Strobl 		CSR_WRITE_4(sc, 0x7C00, val | (1 << 25));
3209e53d81eeSPaul Saab 	}
321095d67482SBill Paul 	DELAY(10000);
32118cb1383cSDoug Ambrisko 
32128cb1383cSDoug Ambrisko 	return(0);
321395d67482SBill Paul }
321495d67482SBill Paul 
321595d67482SBill Paul /*
321695d67482SBill Paul  * Frame reception handling. This is called if there's a frame
321795d67482SBill Paul  * on the receive return list.
321895d67482SBill Paul  *
321995d67482SBill Paul  * Note: we have to be able to handle two possibilities here:
32201be6acb7SGleb Smirnoff  * 1) the frame is from the jumbo receive ring
322195d67482SBill Paul  * 2) the frame is from the standard receive ring
322295d67482SBill Paul  */
322395d67482SBill Paul 
32241abcdbd1SAttilio Rao static int
3225dfe0df9aSPyun YongHyeon bge_rxeof(struct bge_softc *sc, uint16_t rx_prod, int holdlck)
322695d67482SBill Paul {
322795d67482SBill Paul 	struct ifnet *ifp;
32281abcdbd1SAttilio Rao 	int rx_npkts = 0, stdcnt = 0, jumbocnt = 0;
3229b9c05fa5SPyun YongHyeon 	uint16_t rx_cons;
323095d67482SBill Paul 
32317f21e273SStanislav Sedov 	rx_cons = sc->bge_rx_saved_considx;
32320f9bd73bSSam Leffler 
32333f74909aSGleb Smirnoff 	/* Nothing to do. */
32347f21e273SStanislav Sedov 	if (rx_cons == rx_prod)
32351abcdbd1SAttilio Rao 		return (rx_npkts);
3236cfcb5025SOleg Bulyzhin 
3237fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
323895d67482SBill Paul 
3239f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag,
3240e65bed95SPyun YongHyeon 	    sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_POSTREAD);
3241f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
324215eda801SStanislav Sedov 	    sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_POSTWRITE);
3243c215fd77SPyun YongHyeon 	if (ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN + ETHER_VLAN_ENCAP_LEN >
3244c215fd77SPyun YongHyeon 	    (MCLBYTES - ETHER_ALIGN))
3245f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
324615eda801SStanislav Sedov 		    sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_POSTWRITE);
3247f41ac2beSBill Paul 
32487f21e273SStanislav Sedov 	while (rx_cons != rx_prod) {
324995d67482SBill Paul 		struct bge_rx_bd	*cur_rx;
32503f74909aSGleb Smirnoff 		uint32_t		rxidx;
325195d67482SBill Paul 		struct mbuf		*m = NULL;
32523f74909aSGleb Smirnoff 		uint16_t		vlan_tag = 0;
325395d67482SBill Paul 		int			have_tag = 0;
325495d67482SBill Paul 
325575719184SGleb Smirnoff #ifdef DEVICE_POLLING
325675719184SGleb Smirnoff 		if (ifp->if_capenable & IFCAP_POLLING) {
325775719184SGleb Smirnoff 			if (sc->rxcycles <= 0)
325875719184SGleb Smirnoff 				break;
325975719184SGleb Smirnoff 			sc->rxcycles--;
326075719184SGleb Smirnoff 		}
326175719184SGleb Smirnoff #endif
326275719184SGleb Smirnoff 
32637f21e273SStanislav Sedov 		cur_rx = &sc->bge_ldata.bge_rx_return_ring[rx_cons];
326495d67482SBill Paul 
326595d67482SBill Paul 		rxidx = cur_rx->bge_idx;
32667f21e273SStanislav Sedov 		BGE_INC(rx_cons, sc->bge_return_ring_cnt);
326795d67482SBill Paul 
3268cb2eacc7SYaroslav Tykhiy 		if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING &&
3269cb2eacc7SYaroslav Tykhiy 		    cur_rx->bge_flags & BGE_RXBDFLAG_VLAN_TAG) {
327095d67482SBill Paul 			have_tag = 1;
327195d67482SBill Paul 			vlan_tag = cur_rx->bge_vlan_tag;
327295d67482SBill Paul 		}
327395d67482SBill Paul 
327495d67482SBill Paul 		if (cur_rx->bge_flags & BGE_RXBDFLAG_JUMBO_RING) {
327595d67482SBill Paul 			jumbocnt++;
3276943787f3SPyun YongHyeon 			m = sc->bge_cdata.bge_rx_jumbo_chain[rxidx];
327795d67482SBill Paul 			if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) {
3278943787f3SPyun YongHyeon 				BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT);
327995d67482SBill Paul 				continue;
328095d67482SBill Paul 			}
3281943787f3SPyun YongHyeon 			if (bge_newbuf_jumbo(sc, rxidx) != 0) {
3282943787f3SPyun YongHyeon 				BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT);
3283943787f3SPyun YongHyeon 				ifp->if_iqdrops++;
328495d67482SBill Paul 				continue;
328595d67482SBill Paul 			}
328603e78bd0SPyun YongHyeon 			BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT);
328795d67482SBill Paul 		} else {
328895d67482SBill Paul 			stdcnt++;
328995d67482SBill Paul 			if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) {
3290943787f3SPyun YongHyeon 				BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT);
329195d67482SBill Paul 				continue;
329295d67482SBill Paul 			}
3293943787f3SPyun YongHyeon 			m = sc->bge_cdata.bge_rx_std_chain[rxidx];
3294943787f3SPyun YongHyeon 			if (bge_newbuf_std(sc, rxidx) != 0) {
3295943787f3SPyun YongHyeon 				BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT);
3296943787f3SPyun YongHyeon 				ifp->if_iqdrops++;
329795d67482SBill Paul 				continue;
329895d67482SBill Paul 			}
329903e78bd0SPyun YongHyeon 			BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT);
330095d67482SBill Paul 		}
330195d67482SBill Paul 
330295d67482SBill Paul 		ifp->if_ipackets++;
3303e65bed95SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
3304e255b776SJohn Polstra 		/*
3305e65bed95SPyun YongHyeon 		 * For architectures with strict alignment we must make sure
3306e65bed95SPyun YongHyeon 		 * the payload is aligned.
3307e255b776SJohn Polstra 		 */
3308652ae483SGleb Smirnoff 		if (sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) {
3309e255b776SJohn Polstra 			bcopy(m->m_data, m->m_data + ETHER_ALIGN,
3310e255b776SJohn Polstra 			    cur_rx->bge_len);
3311e255b776SJohn Polstra 			m->m_data += ETHER_ALIGN;
3312e255b776SJohn Polstra 		}
3313e255b776SJohn Polstra #endif
3314473851baSPaul Saab 		m->m_pkthdr.len = m->m_len = cur_rx->bge_len - ETHER_CRC_LEN;
331595d67482SBill Paul 		m->m_pkthdr.rcvif = ifp;
331695d67482SBill Paul 
3317b874fdd4SYaroslav Tykhiy 		if (ifp->if_capenable & IFCAP_RXCSUM) {
331878178cd1SGleb Smirnoff 			if (cur_rx->bge_flags & BGE_RXBDFLAG_IP_CSUM) {
331995d67482SBill Paul 				m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
33200c8aa4eaSJung-uk Kim 				if ((cur_rx->bge_ip_csum ^ 0xFFFF) == 0)
33210c8aa4eaSJung-uk Kim 					m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
332278178cd1SGleb Smirnoff 			}
3323d375e524SGleb Smirnoff 			if (cur_rx->bge_flags & BGE_RXBDFLAG_TCP_UDP_CSUM &&
3324d375e524SGleb Smirnoff 			    m->m_pkthdr.len >= ETHER_MIN_NOPAD) {
332595d67482SBill Paul 				m->m_pkthdr.csum_data =
332695d67482SBill Paul 				    cur_rx->bge_tcp_udp_csum;
3327ee7ef91cSOleg Bulyzhin 				m->m_pkthdr.csum_flags |=
3328ee7ef91cSOleg Bulyzhin 				    CSUM_DATA_VALID | CSUM_PSEUDO_HDR;
332995d67482SBill Paul 			}
333095d67482SBill Paul 		}
333195d67482SBill Paul 
333295d67482SBill Paul 		/*
3333673d9191SSam Leffler 		 * If we received a packet with a vlan tag,
3334673d9191SSam Leffler 		 * attach that information to the packet.
333595d67482SBill Paul 		 */
3336d147662cSGleb Smirnoff 		if (have_tag) {
33374e35d186SJung-uk Kim #if __FreeBSD_version > 700022
333878ba57b9SAndre Oppermann 			m->m_pkthdr.ether_vtag = vlan_tag;
333978ba57b9SAndre Oppermann 			m->m_flags |= M_VLANTAG;
33404e35d186SJung-uk Kim #else
33414e35d186SJung-uk Kim 			VLAN_INPUT_TAG_NEW(ifp, m, vlan_tag);
33424e35d186SJung-uk Kim 			if (m == NULL)
33434e35d186SJung-uk Kim 				continue;
33444e35d186SJung-uk Kim #endif
3345d147662cSGleb Smirnoff 		}
334695d67482SBill Paul 
3347dfe0df9aSPyun YongHyeon 		if (holdlck != 0) {
33480f9bd73bSSam Leffler 			BGE_UNLOCK(sc);
3349673d9191SSam Leffler 			(*ifp->if_input)(ifp, m);
33500f9bd73bSSam Leffler 			BGE_LOCK(sc);
3351dfe0df9aSPyun YongHyeon 		} else
3352dfe0df9aSPyun YongHyeon 			(*ifp->if_input)(ifp, m);
3353d4da719cSAttilio Rao 		rx_npkts++;
335425e13e68SXin LI 
335525e13e68SXin LI 		if (!(ifp->if_drv_flags & IFF_DRV_RUNNING))
33568cf7d13dSAttilio Rao 			return (rx_npkts);
335795d67482SBill Paul 	}
335895d67482SBill Paul 
335915eda801SStanislav Sedov 	bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag,
336015eda801SStanislav Sedov 	    sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_PREREAD);
3361e65bed95SPyun YongHyeon 	if (stdcnt > 0)
3362f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
3363e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREWRITE);
33644c0da0ffSGleb Smirnoff 
3365c215fd77SPyun YongHyeon 	if (jumbocnt > 0)
3366f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
33674c0da0ffSGleb Smirnoff 		    sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_PREWRITE);
3368f41ac2beSBill Paul 
33697f21e273SStanislav Sedov 	sc->bge_rx_saved_considx = rx_cons;
337038cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_RX_CONS0_LO, sc->bge_rx_saved_considx);
337195d67482SBill Paul 	if (stdcnt)
337238cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std);
337395d67482SBill Paul 	if (jumbocnt)
337438cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo);
3375f5a034f9SPyun YongHyeon #ifdef notyet
3376f5a034f9SPyun YongHyeon 	/*
3377f5a034f9SPyun YongHyeon 	 * This register wraps very quickly under heavy packet drops.
3378f5a034f9SPyun YongHyeon 	 * If you need correct statistics, you can enable this check.
3379f5a034f9SPyun YongHyeon 	 */
3380f5a034f9SPyun YongHyeon 	if (BGE_IS_5705_PLUS(sc))
3381f5a034f9SPyun YongHyeon 		ifp->if_ierrors += CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS);
3382f5a034f9SPyun YongHyeon #endif
33831abcdbd1SAttilio Rao 	return (rx_npkts);
338495d67482SBill Paul }
338595d67482SBill Paul 
338695d67482SBill Paul static void
3387b9c05fa5SPyun YongHyeon bge_txeof(struct bge_softc *sc, uint16_t tx_cons)
338895d67482SBill Paul {
338995d67482SBill Paul 	struct bge_tx_bd *cur_tx = NULL;
339095d67482SBill Paul 	struct ifnet *ifp;
339195d67482SBill Paul 
33920f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
33930f9bd73bSSam Leffler 
33943f74909aSGleb Smirnoff 	/* Nothing to do. */
3395b9c05fa5SPyun YongHyeon 	if (sc->bge_tx_saved_considx == tx_cons)
3396cfcb5025SOleg Bulyzhin 		return;
3397cfcb5025SOleg Bulyzhin 
3398fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
339995d67482SBill Paul 
3400e65bed95SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_tx_ring_tag,
34015c1da2faSPyun YongHyeon 	    sc->bge_cdata.bge_tx_ring_map, BUS_DMASYNC_POSTWRITE);
340295d67482SBill Paul 	/*
340395d67482SBill Paul 	 * Go through our tx ring and free mbufs for those
340495d67482SBill Paul 	 * frames that have been sent.
340595d67482SBill Paul 	 */
3406b9c05fa5SPyun YongHyeon 	while (sc->bge_tx_saved_considx != tx_cons) {
34073f74909aSGleb Smirnoff 		uint32_t		idx = 0;
340895d67482SBill Paul 
340995d67482SBill Paul 		idx = sc->bge_tx_saved_considx;
3410f41ac2beSBill Paul 		cur_tx = &sc->bge_ldata.bge_tx_ring[idx];
341195d67482SBill Paul 		if (cur_tx->bge_flags & BGE_TXBDFLAG_END)
341295d67482SBill Paul 			ifp->if_opackets++;
341395d67482SBill Paul 		if (sc->bge_cdata.bge_tx_chain[idx] != NULL) {
34140ac56796SPyun YongHyeon 			bus_dmamap_sync(sc->bge_cdata.bge_tx_mtag,
3415e65bed95SPyun YongHyeon 			    sc->bge_cdata.bge_tx_dmamap[idx],
3416e65bed95SPyun YongHyeon 			    BUS_DMASYNC_POSTWRITE);
34170ac56796SPyun YongHyeon 			bus_dmamap_unload(sc->bge_cdata.bge_tx_mtag,
3418f41ac2beSBill Paul 			    sc->bge_cdata.bge_tx_dmamap[idx]);
3419e65bed95SPyun YongHyeon 			m_freem(sc->bge_cdata.bge_tx_chain[idx]);
3420e65bed95SPyun YongHyeon 			sc->bge_cdata.bge_tx_chain[idx] = NULL;
342195d67482SBill Paul 		}
342295d67482SBill Paul 		sc->bge_txcnt--;
342395d67482SBill Paul 		BGE_INC(sc->bge_tx_saved_considx, BGE_TX_RING_CNT);
342495d67482SBill Paul 	}
342595d67482SBill Paul 
342695d67482SBill Paul 	if (cur_tx != NULL)
342713f4c340SRobert Watson 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
34285b01e77cSBruce Evans 	if (sc->bge_txcnt == 0)
34295b01e77cSBruce Evans 		sc->bge_timer = 0;
343095d67482SBill Paul }
343195d67482SBill Paul 
343275719184SGleb Smirnoff #ifdef DEVICE_POLLING
34331abcdbd1SAttilio Rao static int
343475719184SGleb Smirnoff bge_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
343575719184SGleb Smirnoff {
343675719184SGleb Smirnoff 	struct bge_softc *sc = ifp->if_softc;
3437b9c05fa5SPyun YongHyeon 	uint16_t rx_prod, tx_cons;
3438366454f2SOleg Bulyzhin 	uint32_t statusword;
34391abcdbd1SAttilio Rao 	int rx_npkts = 0;
344075719184SGleb Smirnoff 
34413f74909aSGleb Smirnoff 	BGE_LOCK(sc);
34423f74909aSGleb Smirnoff 	if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) {
34433f74909aSGleb Smirnoff 		BGE_UNLOCK(sc);
34441abcdbd1SAttilio Rao 		return (rx_npkts);
34453f74909aSGleb Smirnoff 	}
344675719184SGleb Smirnoff 
3447dab5cd05SOleg Bulyzhin 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
3448b9c05fa5SPyun YongHyeon 	    sc->bge_cdata.bge_status_map,
3449b9c05fa5SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
3450b9c05fa5SPyun YongHyeon 	rx_prod = sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx;
3451b9c05fa5SPyun YongHyeon 	tx_cons = sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx;
3452dab5cd05SOleg Bulyzhin 
34533f74909aSGleb Smirnoff 	statusword = atomic_readandclear_32(
34543f74909aSGleb Smirnoff 	    &sc->bge_ldata.bge_status_block->bge_status);
3455dab5cd05SOleg Bulyzhin 
3456dab5cd05SOleg Bulyzhin 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
3457b9c05fa5SPyun YongHyeon 	    sc->bge_cdata.bge_status_map,
3458b9c05fa5SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3459366454f2SOleg Bulyzhin 
34600c8aa4eaSJung-uk Kim 	/* Note link event. It will be processed by POLL_AND_CHECK_STATUS. */
3461366454f2SOleg Bulyzhin 	if (statusword & BGE_STATFLAG_LINKSTATE_CHANGED)
3462366454f2SOleg Bulyzhin 		sc->bge_link_evt++;
3463366454f2SOleg Bulyzhin 
3464366454f2SOleg Bulyzhin 	if (cmd == POLL_AND_CHECK_STATUS)
3465366454f2SOleg Bulyzhin 		if ((sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
34664c0da0ffSGleb Smirnoff 		    sc->bge_chipid != BGE_CHIPID_BCM5700_B2) ||
3467652ae483SGleb Smirnoff 		    sc->bge_link_evt || (sc->bge_flags & BGE_FLAG_TBI))
3468366454f2SOleg Bulyzhin 			bge_link_upd(sc);
3469366454f2SOleg Bulyzhin 
3470366454f2SOleg Bulyzhin 	sc->rxcycles = count;
3471dfe0df9aSPyun YongHyeon 	rx_npkts = bge_rxeof(sc, rx_prod, 1);
347225e13e68SXin LI 	if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) {
347325e13e68SXin LI 		BGE_UNLOCK(sc);
34748cf7d13dSAttilio Rao 		return (rx_npkts);
347525e13e68SXin LI 	}
3476b9c05fa5SPyun YongHyeon 	bge_txeof(sc, tx_cons);
3477366454f2SOleg Bulyzhin 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
3478366454f2SOleg Bulyzhin 		bge_start_locked(ifp);
34793f74909aSGleb Smirnoff 
34803f74909aSGleb Smirnoff 	BGE_UNLOCK(sc);
34811abcdbd1SAttilio Rao 	return (rx_npkts);
348275719184SGleb Smirnoff }
348375719184SGleb Smirnoff #endif /* DEVICE_POLLING */
348475719184SGleb Smirnoff 
3485dfe0df9aSPyun YongHyeon static int
3486dfe0df9aSPyun YongHyeon bge_msi_intr(void *arg)
3487dfe0df9aSPyun YongHyeon {
3488dfe0df9aSPyun YongHyeon 	struct bge_softc *sc;
3489dfe0df9aSPyun YongHyeon 
3490dfe0df9aSPyun YongHyeon 	sc = (struct bge_softc *)arg;
3491dfe0df9aSPyun YongHyeon 	/*
3492dfe0df9aSPyun YongHyeon 	 * This interrupt is not shared and controller already
3493dfe0df9aSPyun YongHyeon 	 * disabled further interrupt.
3494dfe0df9aSPyun YongHyeon 	 */
3495dfe0df9aSPyun YongHyeon 	taskqueue_enqueue(sc->bge_tq, &sc->bge_intr_task);
3496dfe0df9aSPyun YongHyeon 	return (FILTER_HANDLED);
3497dfe0df9aSPyun YongHyeon }
3498dfe0df9aSPyun YongHyeon 
3499dfe0df9aSPyun YongHyeon static void
3500dfe0df9aSPyun YongHyeon bge_intr_task(void *arg, int pending)
3501dfe0df9aSPyun YongHyeon {
3502dfe0df9aSPyun YongHyeon 	struct bge_softc *sc;
3503dfe0df9aSPyun YongHyeon 	struct ifnet *ifp;
3504dfe0df9aSPyun YongHyeon 	uint32_t status;
3505dfe0df9aSPyun YongHyeon 	uint16_t rx_prod, tx_cons;
3506dfe0df9aSPyun YongHyeon 
3507dfe0df9aSPyun YongHyeon 	sc = (struct bge_softc *)arg;
3508dfe0df9aSPyun YongHyeon 	ifp = sc->bge_ifp;
3509dfe0df9aSPyun YongHyeon 
3510dfe0df9aSPyun YongHyeon 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
3511dfe0df9aSPyun YongHyeon 		return;
3512dfe0df9aSPyun YongHyeon 
3513dfe0df9aSPyun YongHyeon 	/* Get updated status block. */
3514dfe0df9aSPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
3515dfe0df9aSPyun YongHyeon 	    sc->bge_cdata.bge_status_map,
3516dfe0df9aSPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
3517dfe0df9aSPyun YongHyeon 
3518dfe0df9aSPyun YongHyeon 	/* Save producer/consumer indexess. */
3519dfe0df9aSPyun YongHyeon 	rx_prod = sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx;
3520dfe0df9aSPyun YongHyeon 	tx_cons = sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx;
3521dfe0df9aSPyun YongHyeon 	status = sc->bge_ldata.bge_status_block->bge_status;
3522dfe0df9aSPyun YongHyeon 	sc->bge_ldata.bge_status_block->bge_status = 0;
3523dfe0df9aSPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
3524dfe0df9aSPyun YongHyeon 	    sc->bge_cdata.bge_status_map,
3525dfe0df9aSPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3526dfe0df9aSPyun YongHyeon 	/* Let controller work. */
3527dfe0df9aSPyun YongHyeon 	bge_writembx(sc, BGE_MBX_IRQ0_LO, 0);
3528dfe0df9aSPyun YongHyeon 
3529dfe0df9aSPyun YongHyeon 	if ((status & BGE_STATFLAG_LINKSTATE_CHANGED) != 0) {
3530dfe0df9aSPyun YongHyeon 		BGE_LOCK(sc);
3531dfe0df9aSPyun YongHyeon 		bge_link_upd(sc);
3532dfe0df9aSPyun YongHyeon 		BGE_UNLOCK(sc);
3533dfe0df9aSPyun YongHyeon 	}
3534dfe0df9aSPyun YongHyeon 	if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
3535dfe0df9aSPyun YongHyeon 		/* Check RX return ring producer/consumer. */
3536dfe0df9aSPyun YongHyeon 		bge_rxeof(sc, rx_prod, 0);
3537dfe0df9aSPyun YongHyeon 	}
3538dfe0df9aSPyun YongHyeon 	if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
3539dfe0df9aSPyun YongHyeon 		BGE_LOCK(sc);
3540dfe0df9aSPyun YongHyeon 		/* Check TX ring producer/consumer. */
3541dfe0df9aSPyun YongHyeon 		bge_txeof(sc, tx_cons);
3542dfe0df9aSPyun YongHyeon 	    	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
3543dfe0df9aSPyun YongHyeon 			bge_start_locked(ifp);
3544dfe0df9aSPyun YongHyeon 		BGE_UNLOCK(sc);
3545dfe0df9aSPyun YongHyeon 	}
3546dfe0df9aSPyun YongHyeon }
3547dfe0df9aSPyun YongHyeon 
354895d67482SBill Paul static void
35493f74909aSGleb Smirnoff bge_intr(void *xsc)
355095d67482SBill Paul {
355195d67482SBill Paul 	struct bge_softc *sc;
355295d67482SBill Paul 	struct ifnet *ifp;
3553dab5cd05SOleg Bulyzhin 	uint32_t statusword;
3554b9c05fa5SPyun YongHyeon 	uint16_t rx_prod, tx_cons;
355595d67482SBill Paul 
355695d67482SBill Paul 	sc = xsc;
3557f41ac2beSBill Paul 
35580f9bd73bSSam Leffler 	BGE_LOCK(sc);
35590f9bd73bSSam Leffler 
3560dab5cd05SOleg Bulyzhin 	ifp = sc->bge_ifp;
3561dab5cd05SOleg Bulyzhin 
356275719184SGleb Smirnoff #ifdef DEVICE_POLLING
356375719184SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING) {
356475719184SGleb Smirnoff 		BGE_UNLOCK(sc);
356575719184SGleb Smirnoff 		return;
356675719184SGleb Smirnoff 	}
356775719184SGleb Smirnoff #endif
356875719184SGleb Smirnoff 
3569f30cbfc6SScott Long 	/*
3570b848e032SBruce Evans 	 * Ack the interrupt by writing something to BGE_MBX_IRQ0_LO.  Don't
3571b848e032SBruce Evans 	 * disable interrupts by writing nonzero like we used to, since with
3572b848e032SBruce Evans 	 * our current organization this just gives complications and
3573b848e032SBruce Evans 	 * pessimizations for re-enabling interrupts.  We used to have races
3574b848e032SBruce Evans 	 * instead of the necessary complications.  Disabling interrupts
3575b848e032SBruce Evans 	 * would just reduce the chance of a status update while we are
3576b848e032SBruce Evans 	 * running (by switching to the interrupt-mode coalescence
3577b848e032SBruce Evans 	 * parameters), but this chance is already very low so it is more
3578b848e032SBruce Evans 	 * efficient to get another interrupt than prevent it.
3579b848e032SBruce Evans 	 *
3580b848e032SBruce Evans 	 * We do the ack first to ensure another interrupt if there is a
3581b848e032SBruce Evans 	 * status update after the ack.  We don't check for the status
3582b848e032SBruce Evans 	 * changing later because it is more efficient to get another
3583b848e032SBruce Evans 	 * interrupt than prevent it, not quite as above (not checking is
3584b848e032SBruce Evans 	 * a smaller optimization than not toggling the interrupt enable,
3585b848e032SBruce Evans 	 * since checking doesn't involve PCI accesses and toggling require
3586b848e032SBruce Evans 	 * the status check).  So toggling would probably be a pessimization
3587b848e032SBruce Evans 	 * even with MSI.  It would only be needed for using a task queue.
3588b848e032SBruce Evans 	 */
358938cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_IRQ0_LO, 0);
3590b848e032SBruce Evans 
3591b848e032SBruce Evans 	/*
3592f30cbfc6SScott Long 	 * Do the mandatory PCI flush as well as get the link status.
3593f30cbfc6SScott Long 	 */
3594f30cbfc6SScott Long 	statusword = CSR_READ_4(sc, BGE_MAC_STS) & BGE_MACSTAT_LINK_CHANGED;
3595f41ac2beSBill Paul 
3596f30cbfc6SScott Long 	/* Make sure the descriptor ring indexes are coherent. */
3597f30cbfc6SScott Long 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
3598b9c05fa5SPyun YongHyeon 	    sc->bge_cdata.bge_status_map,
3599b9c05fa5SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
3600b9c05fa5SPyun YongHyeon 	rx_prod = sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx;
3601b9c05fa5SPyun YongHyeon 	tx_cons = sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx;
3602b9c05fa5SPyun YongHyeon 	sc->bge_ldata.bge_status_block->bge_status = 0;
3603b9c05fa5SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
3604b9c05fa5SPyun YongHyeon 	    sc->bge_cdata.bge_status_map,
3605b9c05fa5SPyun YongHyeon 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3606f30cbfc6SScott Long 
36071f313773SOleg Bulyzhin 	if ((sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
36084c0da0ffSGleb Smirnoff 	    sc->bge_chipid != BGE_CHIPID_BCM5700_B2) ||
3609f30cbfc6SScott Long 	    statusword || sc->bge_link_evt)
3610dab5cd05SOleg Bulyzhin 		bge_link_upd(sc);
361195d67482SBill Paul 
361213f4c340SRobert Watson 	if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
36133f74909aSGleb Smirnoff 		/* Check RX return ring producer/consumer. */
3614dfe0df9aSPyun YongHyeon 		bge_rxeof(sc, rx_prod, 1);
361525e13e68SXin LI 	}
361695d67482SBill Paul 
361725e13e68SXin LI 	if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
36183f74909aSGleb Smirnoff 		/* Check TX ring producer/consumer. */
3619b9c05fa5SPyun YongHyeon 		bge_txeof(sc, tx_cons);
362095d67482SBill Paul 	}
362195d67482SBill Paul 
362213f4c340SRobert Watson 	if (ifp->if_drv_flags & IFF_DRV_RUNNING &&
362313f4c340SRobert Watson 	    !IFQ_DRV_IS_EMPTY(&ifp->if_snd))
36240f9bd73bSSam Leffler 		bge_start_locked(ifp);
36250f9bd73bSSam Leffler 
36260f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
362795d67482SBill Paul }
362895d67482SBill Paul 
362995d67482SBill Paul static void
36308cb1383cSDoug Ambrisko bge_asf_driver_up(struct bge_softc *sc)
36318cb1383cSDoug Ambrisko {
36328cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_STACKUP) {
36338cb1383cSDoug Ambrisko 		/* Send ASF heartbeat aprox. every 2s */
36348cb1383cSDoug Ambrisko 		if (sc->bge_asf_count)
36358cb1383cSDoug Ambrisko 			sc->bge_asf_count --;
36368cb1383cSDoug Ambrisko 		else {
36378cb1383cSDoug Ambrisko 			sc->bge_asf_count = 5;
36388cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM_FW,
36398cb1383cSDoug Ambrisko 			    BGE_FW_DRV_ALIVE);
36408cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SOFTWARE_GENNCOMM_FW_LEN, 4);
36418cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SOFTWARE_GENNCOMM_FW_DATA, 3);
36428cb1383cSDoug Ambrisko 			CSR_WRITE_4(sc, BGE_CPU_EVENT,
364339153c5aSJung-uk Kim 			    CSR_READ_4(sc, BGE_CPU_EVENT) | (1 << 14));
36448cb1383cSDoug Ambrisko 		}
36458cb1383cSDoug Ambrisko 	}
36468cb1383cSDoug Ambrisko }
36478cb1383cSDoug Ambrisko 
36488cb1383cSDoug Ambrisko static void
3649b74e67fbSGleb Smirnoff bge_tick(void *xsc)
36500f9bd73bSSam Leffler {
3651b74e67fbSGleb Smirnoff 	struct bge_softc *sc = xsc;
365295d67482SBill Paul 	struct mii_data *mii = NULL;
365395d67482SBill Paul 
36540f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
365595d67482SBill Paul 
36565dda8085SOleg Bulyzhin 	/* Synchronize with possible callout reset/stop. */
36575dda8085SOleg Bulyzhin 	if (callout_pending(&sc->bge_stat_ch) ||
36585dda8085SOleg Bulyzhin 	    !callout_active(&sc->bge_stat_ch))
36595dda8085SOleg Bulyzhin 	    	return;
36605dda8085SOleg Bulyzhin 
36617ee00338SJung-uk Kim 	if (BGE_IS_5705_PLUS(sc))
36620434d1b8SBill Paul 		bge_stats_update_regs(sc);
36630434d1b8SBill Paul 	else
366495d67482SBill Paul 		bge_stats_update(sc);
366595d67482SBill Paul 
3666652ae483SGleb Smirnoff 	if ((sc->bge_flags & BGE_FLAG_TBI) == 0) {
366795d67482SBill Paul 		mii = device_get_softc(sc->bge_miibus);
366882b67c01SOleg Bulyzhin 		/*
366982b67c01SOleg Bulyzhin 		 * Do not touch PHY if we have link up. This could break
367082b67c01SOleg Bulyzhin 		 * IPMI/ASF mode or produce extra input errors
367182b67c01SOleg Bulyzhin 		 * (extra errors was reported for bcm5701 & bcm5704).
367282b67c01SOleg Bulyzhin 		 */
367382b67c01SOleg Bulyzhin 		if (!sc->bge_link)
367495d67482SBill Paul 			mii_tick(mii);
36757b97099dSOleg Bulyzhin 	} else {
36767b97099dSOleg Bulyzhin 		/*
36777b97099dSOleg Bulyzhin 		 * Since in TBI mode auto-polling can't be used we should poll
36787b97099dSOleg Bulyzhin 		 * link status manually. Here we register pending link event
36797b97099dSOleg Bulyzhin 		 * and trigger interrupt.
36807b97099dSOleg Bulyzhin 		 */
36817b97099dSOleg Bulyzhin #ifdef DEVICE_POLLING
36823f74909aSGleb Smirnoff 		/* In polling mode we poll link state in bge_poll(). */
36837b97099dSOleg Bulyzhin 		if (!(sc->bge_ifp->if_capenable & IFCAP_POLLING))
36847b97099dSOleg Bulyzhin #endif
36857b97099dSOleg Bulyzhin 		{
36867b97099dSOleg Bulyzhin 		sc->bge_link_evt++;
36874f0794ffSBjoern A. Zeeb 		if (sc->bge_asicrev == BGE_ASICREV_BCM5700 ||
36884f0794ffSBjoern A. Zeeb 		    sc->bge_flags & BGE_FLAG_5788)
36897b97099dSOleg Bulyzhin 			BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_SET);
36904f0794ffSBjoern A. Zeeb 		else
36914f0794ffSBjoern A. Zeeb 			BGE_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW);
36927b97099dSOleg Bulyzhin 		}
3693dab5cd05SOleg Bulyzhin 	}
369495d67482SBill Paul 
36958cb1383cSDoug Ambrisko 	bge_asf_driver_up(sc);
3696b74e67fbSGleb Smirnoff 	bge_watchdog(sc);
36978cb1383cSDoug Ambrisko 
3698dab5cd05SOleg Bulyzhin 	callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc);
369995d67482SBill Paul }
370095d67482SBill Paul 
370195d67482SBill Paul static void
37023f74909aSGleb Smirnoff bge_stats_update_regs(struct bge_softc *sc)
37030434d1b8SBill Paul {
37043f74909aSGleb Smirnoff 	struct ifnet *ifp;
37050434d1b8SBill Paul 
3706fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
37070434d1b8SBill Paul 
37086b037352SJung-uk Kim 	ifp->if_collisions += CSR_READ_4(sc, BGE_MAC_STATS +
37097e6e2507SJung-uk Kim 	    offsetof(struct bge_mac_stats_regs, etherStatsCollisions));
37107e6e2507SJung-uk Kim 
3711e238d4eaSPyun YongHyeon 	ifp->if_ierrors += CSR_READ_4(sc, BGE_RXLP_LOCSTAT_OUT_OF_BDS);
37126b037352SJung-uk Kim 	ifp->if_ierrors += CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS);
3713e238d4eaSPyun YongHyeon 	ifp->if_ierrors += CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_ERRORS);
37140434d1b8SBill Paul }
37150434d1b8SBill Paul 
37160434d1b8SBill Paul static void
37173f74909aSGleb Smirnoff bge_stats_update(struct bge_softc *sc)
371895d67482SBill Paul {
371995d67482SBill Paul 	struct ifnet *ifp;
3720e907febfSPyun YongHyeon 	bus_size_t stats;
37217e6e2507SJung-uk Kim 	uint32_t cnt;	/* current register value */
372295d67482SBill Paul 
3723fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
372495d67482SBill Paul 
3725e907febfSPyun YongHyeon 	stats = BGE_MEMWIN_START + BGE_STATS_BLOCK;
3726e907febfSPyun YongHyeon 
3727e907febfSPyun YongHyeon #define	READ_STAT(sc, stats, stat) \
3728e907febfSPyun YongHyeon 	CSR_READ_4(sc, stats + offsetof(struct bge_stats, stat))
372995d67482SBill Paul 
37308634dfffSJung-uk Kim 	cnt = READ_STAT(sc, stats, txstats.etherStatsCollisions.bge_addr_lo);
37316b037352SJung-uk Kim 	ifp->if_collisions += (uint32_t)(cnt - sc->bge_tx_collisions);
37326fb34dd2SOleg Bulyzhin 	sc->bge_tx_collisions = cnt;
37336fb34dd2SOleg Bulyzhin 
37346fb34dd2SOleg Bulyzhin 	cnt = READ_STAT(sc, stats, ifInDiscards.bge_addr_lo);
37356b037352SJung-uk Kim 	ifp->if_ierrors += (uint32_t)(cnt - sc->bge_rx_discards);
37366fb34dd2SOleg Bulyzhin 	sc->bge_rx_discards = cnt;
37376fb34dd2SOleg Bulyzhin 
37386fb34dd2SOleg Bulyzhin 	cnt = READ_STAT(sc, stats, txstats.ifOutDiscards.bge_addr_lo);
37396b037352SJung-uk Kim 	ifp->if_oerrors += (uint32_t)(cnt - sc->bge_tx_discards);
37406fb34dd2SOleg Bulyzhin 	sc->bge_tx_discards = cnt;
374195d67482SBill Paul 
3742e907febfSPyun YongHyeon #undef	READ_STAT
374395d67482SBill Paul }
374495d67482SBill Paul 
374595d67482SBill Paul /*
3746d375e524SGleb Smirnoff  * Pad outbound frame to ETHER_MIN_NOPAD for an unusual reason.
3747d375e524SGleb Smirnoff  * The bge hardware will pad out Tx runts to ETHER_MIN_NOPAD,
3748d375e524SGleb Smirnoff  * but when such padded frames employ the bge IP/TCP checksum offload,
3749d375e524SGleb Smirnoff  * the hardware checksum assist gives incorrect results (possibly
3750d375e524SGleb Smirnoff  * from incorporating its own padding into the UDP/TCP checksum; who knows).
3751d375e524SGleb Smirnoff  * If we pad such runts with zeros, the onboard checksum comes out correct.
3752d375e524SGleb Smirnoff  */
3753d375e524SGleb Smirnoff static __inline int
3754d375e524SGleb Smirnoff bge_cksum_pad(struct mbuf *m)
3755d375e524SGleb Smirnoff {
3756d375e524SGleb Smirnoff 	int padlen = ETHER_MIN_NOPAD - m->m_pkthdr.len;
3757d375e524SGleb Smirnoff 	struct mbuf *last;
3758d375e524SGleb Smirnoff 
3759d375e524SGleb Smirnoff 	/* If there's only the packet-header and we can pad there, use it. */
3760d375e524SGleb Smirnoff 	if (m->m_pkthdr.len == m->m_len && M_WRITABLE(m) &&
3761d375e524SGleb Smirnoff 	    M_TRAILINGSPACE(m) >= padlen) {
3762d375e524SGleb Smirnoff 		last = m;
3763d375e524SGleb Smirnoff 	} else {
3764d375e524SGleb Smirnoff 		/*
3765d375e524SGleb Smirnoff 		 * Walk packet chain to find last mbuf. We will either
3766d375e524SGleb Smirnoff 		 * pad there, or append a new mbuf and pad it.
3767d375e524SGleb Smirnoff 		 */
3768d375e524SGleb Smirnoff 		for (last = m; last->m_next != NULL; last = last->m_next);
3769d375e524SGleb Smirnoff 		if (!(M_WRITABLE(last) && M_TRAILINGSPACE(last) >= padlen)) {
3770d375e524SGleb Smirnoff 			/* Allocate new empty mbuf, pad it. Compact later. */
3771d375e524SGleb Smirnoff 			struct mbuf *n;
3772d375e524SGleb Smirnoff 
3773d375e524SGleb Smirnoff 			MGET(n, M_DONTWAIT, MT_DATA);
3774d375e524SGleb Smirnoff 			if (n == NULL)
3775d375e524SGleb Smirnoff 				return (ENOBUFS);
3776d375e524SGleb Smirnoff 			n->m_len = 0;
3777d375e524SGleb Smirnoff 			last->m_next = n;
3778d375e524SGleb Smirnoff 			last = n;
3779d375e524SGleb Smirnoff 		}
3780d375e524SGleb Smirnoff 	}
3781d375e524SGleb Smirnoff 
3782d375e524SGleb Smirnoff 	/* Now zero the pad area, to avoid the bge cksum-assist bug. */
3783d375e524SGleb Smirnoff 	memset(mtod(last, caddr_t) + last->m_len, 0, padlen);
3784d375e524SGleb Smirnoff 	last->m_len += padlen;
3785d375e524SGleb Smirnoff 	m->m_pkthdr.len += padlen;
3786d375e524SGleb Smirnoff 
3787d375e524SGleb Smirnoff 	return (0);
3788d375e524SGleb Smirnoff }
3789d375e524SGleb Smirnoff 
3790ca3f1187SPyun YongHyeon static struct mbuf *
3791ca3f1187SPyun YongHyeon bge_setup_tso(struct bge_softc *sc, struct mbuf *m, uint16_t *mss)
3792ca3f1187SPyun YongHyeon {
3793ca3f1187SPyun YongHyeon 	struct ether_header *eh;
3794ca3f1187SPyun YongHyeon 	struct ip *ip;
3795ca3f1187SPyun YongHyeon 	struct tcphdr *tcp;
3796ca3f1187SPyun YongHyeon 	struct mbuf *n;
3797ca3f1187SPyun YongHyeon 	uint16_t hlen;
3798ca3f1187SPyun YongHyeon 	uint32_t ip_off, poff;
3799ca3f1187SPyun YongHyeon 
3800ca3f1187SPyun YongHyeon 	if (M_WRITABLE(m) == 0) {
3801ca3f1187SPyun YongHyeon 		/* Get a writable copy. */
3802ca3f1187SPyun YongHyeon 		n = m_dup(m, M_DONTWAIT);
3803ca3f1187SPyun YongHyeon 		m_freem(m);
3804ca3f1187SPyun YongHyeon 		if (n == NULL)
3805ca3f1187SPyun YongHyeon 			return (NULL);
3806ca3f1187SPyun YongHyeon 		m = n;
3807ca3f1187SPyun YongHyeon 	}
3808ca3f1187SPyun YongHyeon 	ip_off = sizeof(struct ether_header);
3809ca3f1187SPyun YongHyeon 	m = m_pullup(m, ip_off);
3810ca3f1187SPyun YongHyeon 	if (m == NULL)
3811ca3f1187SPyun YongHyeon 		return (NULL);
3812ca3f1187SPyun YongHyeon 	eh = mtod(m, struct ether_header *);
3813ca3f1187SPyun YongHyeon 	/* Check the existence of VLAN tag. */
3814ca3f1187SPyun YongHyeon 	if (eh->ether_type == htons(ETHERTYPE_VLAN)) {
3815ca3f1187SPyun YongHyeon 		ip_off = sizeof(struct ether_vlan_header);
3816ca3f1187SPyun YongHyeon 		m = m_pullup(m, ip_off);
3817ca3f1187SPyun YongHyeon 		if (m == NULL)
3818ca3f1187SPyun YongHyeon 			return (NULL);
3819ca3f1187SPyun YongHyeon 	}
3820ca3f1187SPyun YongHyeon 	m = m_pullup(m, ip_off + sizeof(struct ip));
3821ca3f1187SPyun YongHyeon 	if (m == NULL)
3822ca3f1187SPyun YongHyeon 		return (NULL);
3823ca3f1187SPyun YongHyeon 	ip = (struct ip *)(mtod(m, char *) + ip_off);
3824ca3f1187SPyun YongHyeon 	poff = ip_off + (ip->ip_hl << 2);
3825ca3f1187SPyun YongHyeon 	m = m_pullup(m, poff + sizeof(struct tcphdr));
3826ca3f1187SPyun YongHyeon 	if (m == NULL)
3827ca3f1187SPyun YongHyeon 		return (NULL);
3828ca3f1187SPyun YongHyeon 	tcp = (struct tcphdr *)(mtod(m, char *) + poff);
3829ca3f1187SPyun YongHyeon 	m = m_pullup(m, poff + sizeof(struct tcphdr) + tcp->th_off);
3830ca3f1187SPyun YongHyeon 	if (m == NULL)
3831ca3f1187SPyun YongHyeon 		return (NULL);
3832ca3f1187SPyun YongHyeon 	/*
3833ca3f1187SPyun YongHyeon 	 * It seems controller doesn't modify IP length and TCP pseudo
3834ca3f1187SPyun YongHyeon 	 * checksum. These checksum computed by upper stack should be 0.
3835ca3f1187SPyun YongHyeon 	 */
3836ca3f1187SPyun YongHyeon 	*mss = m->m_pkthdr.tso_segsz;
3837ca3f1187SPyun YongHyeon 	ip->ip_sum = 0;
3838ca3f1187SPyun YongHyeon 	ip->ip_len = htons(*mss + (ip->ip_hl << 2) + (tcp->th_off << 2));
3839ca3f1187SPyun YongHyeon 	/* Clear pseudo checksum computed by TCP stack. */
3840ca3f1187SPyun YongHyeon 	tcp->th_sum = 0;
3841ca3f1187SPyun YongHyeon 	/*
3842ca3f1187SPyun YongHyeon 	 * Broadcom controllers uses different descriptor format for
3843ca3f1187SPyun YongHyeon 	 * TSO depending on ASIC revision. Due to TSO-capable firmware
3844ca3f1187SPyun YongHyeon 	 * license issue and lower performance of firmware based TSO
3845ca3f1187SPyun YongHyeon 	 * we only support hardware based TSO which is applicable for
3846ca3f1187SPyun YongHyeon 	 * BCM5755 or newer controllers. Hardware based TSO uses 11
3847ca3f1187SPyun YongHyeon 	 * bits to store MSS and upper 5 bits are used to store IP/TCP
3848ca3f1187SPyun YongHyeon 	 * header length(including IP/TCP options). The header length
3849ca3f1187SPyun YongHyeon 	 * is expressed as 32 bits unit.
3850ca3f1187SPyun YongHyeon 	 */
3851ca3f1187SPyun YongHyeon 	hlen = ((ip->ip_hl << 2) + (tcp->th_off << 2)) >> 2;
3852ca3f1187SPyun YongHyeon 	*mss |= (hlen << 11);
3853ca3f1187SPyun YongHyeon 	return (m);
3854ca3f1187SPyun YongHyeon }
3855ca3f1187SPyun YongHyeon 
3856d375e524SGleb Smirnoff /*
385795d67482SBill Paul  * Encapsulate an mbuf chain in the tx ring  by coupling the mbuf data
385895d67482SBill Paul  * pointers to descriptors.
385995d67482SBill Paul  */
386095d67482SBill Paul static int
3861676ad2c9SGleb Smirnoff bge_encap(struct bge_softc *sc, struct mbuf **m_head, uint32_t *txidx)
386295d67482SBill Paul {
38637e27542aSGleb Smirnoff 	bus_dma_segment_t	segs[BGE_NSEG_NEW];
3864f41ac2beSBill Paul 	bus_dmamap_t		map;
3865676ad2c9SGleb Smirnoff 	struct bge_tx_bd	*d;
3866676ad2c9SGleb Smirnoff 	struct mbuf		*m = *m_head;
38677e27542aSGleb Smirnoff 	uint32_t		idx = *txidx;
3868ca3f1187SPyun YongHyeon 	uint16_t		csum_flags, mss, vlan_tag;
38697e27542aSGleb Smirnoff 	int			nsegs, i, error;
387095d67482SBill Paul 
38716909dc43SGleb Smirnoff 	csum_flags = 0;
3872ca3f1187SPyun YongHyeon 	mss = 0;
3873ca3f1187SPyun YongHyeon 	vlan_tag = 0;
3874ca3f1187SPyun YongHyeon 	if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
3875ca3f1187SPyun YongHyeon 		*m_head = m = bge_setup_tso(sc, m, &mss);
3876ca3f1187SPyun YongHyeon 		if (*m_head == NULL)
3877ca3f1187SPyun YongHyeon 			return (ENOBUFS);
3878ca3f1187SPyun YongHyeon 		csum_flags |= BGE_TXBDFLAG_CPU_PRE_DMA |
3879ca3f1187SPyun YongHyeon 		    BGE_TXBDFLAG_CPU_POST_DMA;
3880ca3f1187SPyun YongHyeon 	} else if ((m->m_pkthdr.csum_flags & BGE_CSUM_FEATURES) != 0) {
38816909dc43SGleb Smirnoff 		if (m->m_pkthdr.csum_flags & CSUM_IP)
38826909dc43SGleb Smirnoff 			csum_flags |= BGE_TXBDFLAG_IP_CSUM;
38836909dc43SGleb Smirnoff 		if (m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP)) {
38846909dc43SGleb Smirnoff 			csum_flags |= BGE_TXBDFLAG_TCP_UDP_CSUM;
38856909dc43SGleb Smirnoff 			if (m->m_pkthdr.len < ETHER_MIN_NOPAD &&
38866909dc43SGleb Smirnoff 			    (error = bge_cksum_pad(m)) != 0) {
38876909dc43SGleb Smirnoff 				m_freem(m);
38886909dc43SGleb Smirnoff 				*m_head = NULL;
38896909dc43SGleb Smirnoff 				return (error);
38906909dc43SGleb Smirnoff 			}
38916909dc43SGleb Smirnoff 		}
38926909dc43SGleb Smirnoff 		if (m->m_flags & M_LASTFRAG)
38936909dc43SGleb Smirnoff 			csum_flags |= BGE_TXBDFLAG_IP_FRAG_END;
38946909dc43SGleb Smirnoff 		else if (m->m_flags & M_FRAG)
38956909dc43SGleb Smirnoff 			csum_flags |= BGE_TXBDFLAG_IP_FRAG;
38966909dc43SGleb Smirnoff 	}
38976909dc43SGleb Smirnoff 
38987e27542aSGleb Smirnoff 	map = sc->bge_cdata.bge_tx_dmamap[idx];
38990ac56796SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_tx_mtag, map, m, segs,
3900676ad2c9SGleb Smirnoff 	    &nsegs, BUS_DMA_NOWAIT);
39017e27542aSGleb Smirnoff 	if (error == EFBIG) {
39024eee14cbSMarius Strobl 		m = m_collapse(m, M_DONTWAIT, BGE_NSEG_NEW);
3903676ad2c9SGleb Smirnoff 		if (m == NULL) {
3904676ad2c9SGleb Smirnoff 			m_freem(*m_head);
3905676ad2c9SGleb Smirnoff 			*m_head = NULL;
39067e27542aSGleb Smirnoff 			return (ENOBUFS);
39077e27542aSGleb Smirnoff 		}
3908676ad2c9SGleb Smirnoff 		*m_head = m;
39090ac56796SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_tx_mtag, map,
39100ac56796SPyun YongHyeon 		    m, segs, &nsegs, BUS_DMA_NOWAIT);
3911676ad2c9SGleb Smirnoff 		if (error) {
3912676ad2c9SGleb Smirnoff 			m_freem(m);
3913676ad2c9SGleb Smirnoff 			*m_head = NULL;
39147e27542aSGleb Smirnoff 			return (error);
39157e27542aSGleb Smirnoff 		}
3916676ad2c9SGleb Smirnoff 	} else if (error != 0)
3917676ad2c9SGleb Smirnoff 		return (error);
39187e27542aSGleb Smirnoff 
3919167fdb62SPyun YongHyeon 	/* Check if we have enough free send BDs. */
3920167fdb62SPyun YongHyeon 	if (sc->bge_txcnt + nsegs >= BGE_TX_RING_CNT) {
39210ac56796SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_tx_mtag, map);
392295d67482SBill Paul 		return (ENOBUFS);
39237e27542aSGleb Smirnoff 	}
39247e27542aSGleb Smirnoff 
39250ac56796SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_tx_mtag, map, BUS_DMASYNC_PREWRITE);
3926e65bed95SPyun YongHyeon 
3927ca3f1187SPyun YongHyeon #if __FreeBSD_version > 700022
3928ca3f1187SPyun YongHyeon 	if (m->m_flags & M_VLANTAG) {
3929ca3f1187SPyun YongHyeon 		csum_flags |= BGE_TXBDFLAG_VLAN_TAG;
3930ca3f1187SPyun YongHyeon 		vlan_tag = m->m_pkthdr.ether_vtag;
3931ca3f1187SPyun YongHyeon 	}
3932ca3f1187SPyun YongHyeon #else
3933ca3f1187SPyun YongHyeon 	{
3934ca3f1187SPyun YongHyeon 		struct m_tag		*mtag;
3935ca3f1187SPyun YongHyeon 
3936ca3f1187SPyun YongHyeon 		if ((mtag = VLAN_OUTPUT_TAG(sc->bge_ifp, m)) != NULL) {
3937ca3f1187SPyun YongHyeon 			csum_flags |= BGE_TXBDFLAG_VLAN_TAG;
3938ca3f1187SPyun YongHyeon 			vlan_tag = VLAN_TAG_VALUE(mtag);
3939ca3f1187SPyun YongHyeon 		}
3940ca3f1187SPyun YongHyeon 	}
3941ca3f1187SPyun YongHyeon #endif
39427e27542aSGleb Smirnoff 	for (i = 0; ; i++) {
39437e27542aSGleb Smirnoff 		d = &sc->bge_ldata.bge_tx_ring[idx];
39447e27542aSGleb Smirnoff 		d->bge_addr.bge_addr_lo = BGE_ADDR_LO(segs[i].ds_addr);
39457e27542aSGleb Smirnoff 		d->bge_addr.bge_addr_hi = BGE_ADDR_HI(segs[i].ds_addr);
39467e27542aSGleb Smirnoff 		d->bge_len = segs[i].ds_len;
39477e27542aSGleb Smirnoff 		d->bge_flags = csum_flags;
3948ca3f1187SPyun YongHyeon 		d->bge_vlan_tag = vlan_tag;
3949ca3f1187SPyun YongHyeon 		d->bge_mss = mss;
39507e27542aSGleb Smirnoff 		if (i == nsegs - 1)
39517e27542aSGleb Smirnoff 			break;
39527e27542aSGleb Smirnoff 		BGE_INC(idx, BGE_TX_RING_CNT);
39537e27542aSGleb Smirnoff 	}
39547e27542aSGleb Smirnoff 
39557e27542aSGleb Smirnoff 	/* Mark the last segment as end of packet... */
39567e27542aSGleb Smirnoff 	d->bge_flags |= BGE_TXBDFLAG_END;
3957676ad2c9SGleb Smirnoff 
3958f41ac2beSBill Paul 	/*
3959f41ac2beSBill Paul 	 * Insure that the map for this transmission
3960f41ac2beSBill Paul 	 * is placed at the array index of the last descriptor
3961f41ac2beSBill Paul 	 * in this chain.
3962f41ac2beSBill Paul 	 */
39637e27542aSGleb Smirnoff 	sc->bge_cdata.bge_tx_dmamap[*txidx] = sc->bge_cdata.bge_tx_dmamap[idx];
39647e27542aSGleb Smirnoff 	sc->bge_cdata.bge_tx_dmamap[idx] = map;
3965676ad2c9SGleb Smirnoff 	sc->bge_cdata.bge_tx_chain[idx] = m;
39667e27542aSGleb Smirnoff 	sc->bge_txcnt += nsegs;
396795d67482SBill Paul 
39687e27542aSGleb Smirnoff 	BGE_INC(idx, BGE_TX_RING_CNT);
39697e27542aSGleb Smirnoff 	*txidx = idx;
397095d67482SBill Paul 
397195d67482SBill Paul 	return (0);
397295d67482SBill Paul }
397395d67482SBill Paul 
397495d67482SBill Paul /*
397595d67482SBill Paul  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
397695d67482SBill Paul  * to the mbuf data regions directly in the transmit descriptors.
397795d67482SBill Paul  */
397895d67482SBill Paul static void
39793f74909aSGleb Smirnoff bge_start_locked(struct ifnet *ifp)
398095d67482SBill Paul {
398195d67482SBill Paul 	struct bge_softc *sc;
3982167fdb62SPyun YongHyeon 	struct mbuf *m_head;
398314bbd30fSGleb Smirnoff 	uint32_t prodidx;
3984167fdb62SPyun YongHyeon 	int count;
398595d67482SBill Paul 
398695d67482SBill Paul 	sc = ifp->if_softc;
3987167fdb62SPyun YongHyeon 	BGE_LOCK_ASSERT(sc);
398895d67482SBill Paul 
3989167fdb62SPyun YongHyeon 	if (!sc->bge_link ||
3990167fdb62SPyun YongHyeon 	    (ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
3991167fdb62SPyun YongHyeon 	    IFF_DRV_RUNNING)
399295d67482SBill Paul 		return;
399395d67482SBill Paul 
399414bbd30fSGleb Smirnoff 	prodidx = sc->bge_tx_prodidx;
399595d67482SBill Paul 
3996167fdb62SPyun YongHyeon 	for (count = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd);) {
3997167fdb62SPyun YongHyeon 		if (sc->bge_txcnt > BGE_TX_RING_CNT - 16) {
3998167fdb62SPyun YongHyeon 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
3999167fdb62SPyun YongHyeon 			break;
4000167fdb62SPyun YongHyeon 		}
40014d665c4dSDag-Erling Smørgrav 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
400295d67482SBill Paul 		if (m_head == NULL)
400395d67482SBill Paul 			break;
400495d67482SBill Paul 
400595d67482SBill Paul 		/*
400695d67482SBill Paul 		 * XXX
4007b874fdd4SYaroslav Tykhiy 		 * The code inside the if() block is never reached since we
4008b874fdd4SYaroslav Tykhiy 		 * must mark CSUM_IP_FRAGS in our if_hwassist to start getting
4009b874fdd4SYaroslav Tykhiy 		 * requests to checksum TCP/UDP in a fragmented packet.
4010b874fdd4SYaroslav Tykhiy 		 *
4011b874fdd4SYaroslav Tykhiy 		 * XXX
401295d67482SBill Paul 		 * safety overkill.  If this is a fragmented packet chain
401395d67482SBill Paul 		 * with delayed TCP/UDP checksums, then only encapsulate
401495d67482SBill Paul 		 * it if we have enough descriptors to handle the entire
401595d67482SBill Paul 		 * chain at once.
401695d67482SBill Paul 		 * (paranoia -- may not actually be needed)
401795d67482SBill Paul 		 */
401895d67482SBill Paul 		if (m_head->m_flags & M_FIRSTFRAG &&
401995d67482SBill Paul 		    m_head->m_pkthdr.csum_flags & (CSUM_DELAY_DATA)) {
402095d67482SBill Paul 			if ((BGE_TX_RING_CNT - sc->bge_txcnt) <
402195d67482SBill Paul 			    m_head->m_pkthdr.csum_data + 16) {
40224d665c4dSDag-Erling Smørgrav 				IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
402313f4c340SRobert Watson 				ifp->if_drv_flags |= IFF_DRV_OACTIVE;
402495d67482SBill Paul 				break;
402595d67482SBill Paul 			}
402695d67482SBill Paul 		}
402795d67482SBill Paul 
402895d67482SBill Paul 		/*
402995d67482SBill Paul 		 * Pack the data into the transmit ring. If we
403095d67482SBill Paul 		 * don't have room, set the OACTIVE flag and wait
403195d67482SBill Paul 		 * for the NIC to drain the ring.
403295d67482SBill Paul 		 */
4033676ad2c9SGleb Smirnoff 		if (bge_encap(sc, &m_head, &prodidx)) {
4034676ad2c9SGleb Smirnoff 			if (m_head == NULL)
4035676ad2c9SGleb Smirnoff 				break;
40364d665c4dSDag-Erling Smørgrav 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
403713f4c340SRobert Watson 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
403895d67482SBill Paul 			break;
403995d67482SBill Paul 		}
4040303a718cSDag-Erling Smørgrav 		++count;
404195d67482SBill Paul 
404295d67482SBill Paul 		/*
404395d67482SBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
404495d67482SBill Paul 		 * to him.
404595d67482SBill Paul 		 */
40464e35d186SJung-uk Kim #ifdef ETHER_BPF_MTAP
404745ee6ab3SJung-uk Kim 		ETHER_BPF_MTAP(ifp, m_head);
40484e35d186SJung-uk Kim #else
40494e35d186SJung-uk Kim 		BPF_MTAP(ifp, m_head);
40504e35d186SJung-uk Kim #endif
405195d67482SBill Paul 	}
405295d67482SBill Paul 
4053167fdb62SPyun YongHyeon 	if (count > 0) {
4054aa94f333SPyun YongHyeon 		bus_dmamap_sync(sc->bge_cdata.bge_tx_ring_tag,
40555c1da2faSPyun YongHyeon 		    sc->bge_cdata.bge_tx_ring_map, BUS_DMASYNC_PREWRITE);
40563f74909aSGleb Smirnoff 		/* Transmit. */
405738cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx);
40583927098fSPaul Saab 		/* 5700 b2 errata */
4059e0ced696SPaul Saab 		if (sc->bge_chiprev == BGE_CHIPREV_5700_BX)
406038cc658fSJohn Baldwin 			bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx);
406195d67482SBill Paul 
406214bbd30fSGleb Smirnoff 		sc->bge_tx_prodidx = prodidx;
406314bbd30fSGleb Smirnoff 
406495d67482SBill Paul 		/*
406595d67482SBill Paul 		 * Set a timeout in case the chip goes out to lunch.
406695d67482SBill Paul 		 */
4067b74e67fbSGleb Smirnoff 		sc->bge_timer = 5;
406895d67482SBill Paul 	}
4069167fdb62SPyun YongHyeon }
407095d67482SBill Paul 
40710f9bd73bSSam Leffler /*
40720f9bd73bSSam Leffler  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
40730f9bd73bSSam Leffler  * to the mbuf data regions directly in the transmit descriptors.
40740f9bd73bSSam Leffler  */
407595d67482SBill Paul static void
40763f74909aSGleb Smirnoff bge_start(struct ifnet *ifp)
407795d67482SBill Paul {
40780f9bd73bSSam Leffler 	struct bge_softc *sc;
40790f9bd73bSSam Leffler 
40800f9bd73bSSam Leffler 	sc = ifp->if_softc;
40810f9bd73bSSam Leffler 	BGE_LOCK(sc);
40820f9bd73bSSam Leffler 	bge_start_locked(ifp);
40830f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
40840f9bd73bSSam Leffler }
40850f9bd73bSSam Leffler 
40860f9bd73bSSam Leffler static void
40873f74909aSGleb Smirnoff bge_init_locked(struct bge_softc *sc)
40880f9bd73bSSam Leffler {
408995d67482SBill Paul 	struct ifnet *ifp;
40903f74909aSGleb Smirnoff 	uint16_t *m;
409195d67482SBill Paul 
40920f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
409395d67482SBill Paul 
4094fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
409595d67482SBill Paul 
409613f4c340SRobert Watson 	if (ifp->if_drv_flags & IFF_DRV_RUNNING)
409795d67482SBill Paul 		return;
409895d67482SBill Paul 
409995d67482SBill Paul 	/* Cancel pending I/O and flush buffers. */
410095d67482SBill Paul 	bge_stop(sc);
41018cb1383cSDoug Ambrisko 
41028cb1383cSDoug Ambrisko 	bge_stop_fw(sc);
41038cb1383cSDoug Ambrisko 	bge_sig_pre_reset(sc, BGE_RESET_START);
410495d67482SBill Paul 	bge_reset(sc);
41058cb1383cSDoug Ambrisko 	bge_sig_legacy(sc, BGE_RESET_START);
41068cb1383cSDoug Ambrisko 	bge_sig_post_reset(sc, BGE_RESET_START);
41078cb1383cSDoug Ambrisko 
410895d67482SBill Paul 	bge_chipinit(sc);
410995d67482SBill Paul 
411095d67482SBill Paul 	/*
411195d67482SBill Paul 	 * Init the various state machines, ring
411295d67482SBill Paul 	 * control blocks and firmware.
411395d67482SBill Paul 	 */
411495d67482SBill Paul 	if (bge_blockinit(sc)) {
4115fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "initialization failure\n");
411695d67482SBill Paul 		return;
411795d67482SBill Paul 	}
411895d67482SBill Paul 
4119fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
412095d67482SBill Paul 
412195d67482SBill Paul 	/* Specify MTU. */
412295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RX_MTU, ifp->if_mtu +
4123cb2eacc7SYaroslav Tykhiy 	    ETHER_HDR_LEN + ETHER_CRC_LEN +
4124cb2eacc7SYaroslav Tykhiy 	    (ifp->if_capenable & IFCAP_VLAN_MTU ? ETHER_VLAN_ENCAP_LEN : 0));
412595d67482SBill Paul 
412695d67482SBill Paul 	/* Load our MAC address. */
41273f74909aSGleb Smirnoff 	m = (uint16_t *)IF_LLADDR(sc->bge_ifp);
412895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_ADDR1_LO, htons(m[0]));
412995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_ADDR1_HI, (htons(m[1]) << 16) | htons(m[2]));
413095d67482SBill Paul 
41313e9b1bcaSJung-uk Kim 	/* Program promiscuous mode. */
41323e9b1bcaSJung-uk Kim 	bge_setpromisc(sc);
413395d67482SBill Paul 
413495d67482SBill Paul 	/* Program multicast filter. */
413595d67482SBill Paul 	bge_setmulti(sc);
413695d67482SBill Paul 
4137cb2eacc7SYaroslav Tykhiy 	/* Program VLAN tag stripping. */
4138cb2eacc7SYaroslav Tykhiy 	bge_setvlan(sc);
4139cb2eacc7SYaroslav Tykhiy 
414095d67482SBill Paul 	/* Init RX ring. */
41413ee5d7daSPyun YongHyeon 	if (bge_init_rx_ring_std(sc) != 0) {
41423ee5d7daSPyun YongHyeon 		device_printf(sc->bge_dev, "no memory for std Rx buffers.\n");
41433ee5d7daSPyun YongHyeon 		bge_stop(sc);
41443ee5d7daSPyun YongHyeon 		return;
41453ee5d7daSPyun YongHyeon 	}
414695d67482SBill Paul 
41470434d1b8SBill Paul 	/*
41480434d1b8SBill Paul 	 * Workaround for a bug in 5705 ASIC rev A0. Poll the NIC's
41490434d1b8SBill Paul 	 * memory to insure that the chip has in fact read the first
41500434d1b8SBill Paul 	 * entry of the ring.
41510434d1b8SBill Paul 	 */
41520434d1b8SBill Paul 	if (sc->bge_chipid == BGE_CHIPID_BCM5705_A0) {
41533f74909aSGleb Smirnoff 		uint32_t		v, i;
41540434d1b8SBill Paul 		for (i = 0; i < 10; i++) {
41550434d1b8SBill Paul 			DELAY(20);
41560434d1b8SBill Paul 			v = bge_readmem_ind(sc, BGE_STD_RX_RINGS + 8);
41570434d1b8SBill Paul 			if (v == (MCLBYTES - ETHER_ALIGN))
41580434d1b8SBill Paul 				break;
41590434d1b8SBill Paul 		}
41600434d1b8SBill Paul 		if (i == 10)
4161fe806fdaSPyun YongHyeon 			device_printf (sc->bge_dev,
4162fe806fdaSPyun YongHyeon 			    "5705 A0 chip failed to load RX ring\n");
41630434d1b8SBill Paul 	}
41640434d1b8SBill Paul 
416595d67482SBill Paul 	/* Init jumbo RX ring. */
4166c215fd77SPyun YongHyeon 	if (ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN + ETHER_VLAN_ENCAP_LEN >
4167c215fd77SPyun YongHyeon 	    (MCLBYTES - ETHER_ALIGN)) {
41683ee5d7daSPyun YongHyeon 		if (bge_init_rx_ring_jumbo(sc) != 0) {
41693ee5d7daSPyun YongHyeon 			device_printf(sc->bge_dev, "no memory for std Rx buffers.\n");
41703ee5d7daSPyun YongHyeon 			bge_stop(sc);
41713ee5d7daSPyun YongHyeon 			return;
41723ee5d7daSPyun YongHyeon 		}
41733ee5d7daSPyun YongHyeon 	}
417495d67482SBill Paul 
41753f74909aSGleb Smirnoff 	/* Init our RX return ring index. */
417695d67482SBill Paul 	sc->bge_rx_saved_considx = 0;
417795d67482SBill Paul 
41787e6e2507SJung-uk Kim 	/* Init our RX/TX stat counters. */
41797e6e2507SJung-uk Kim 	sc->bge_rx_discards = sc->bge_tx_discards = sc->bge_tx_collisions = 0;
41807e6e2507SJung-uk Kim 
418195d67482SBill Paul 	/* Init TX ring. */
418295d67482SBill Paul 	bge_init_tx_ring(sc);
418395d67482SBill Paul 
41843f74909aSGleb Smirnoff 	/* Turn on transmitter. */
418595d67482SBill Paul 	BGE_SETBIT(sc, BGE_TX_MODE, BGE_TXMODE_ENABLE);
418695d67482SBill Paul 
41873f74909aSGleb Smirnoff 	/* Turn on receiver. */
418895d67482SBill Paul 	BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE);
418995d67482SBill Paul 
419095d67482SBill Paul 	/* Tell firmware we're alive. */
419195d67482SBill Paul 	BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
419295d67482SBill Paul 
419375719184SGleb Smirnoff #ifdef DEVICE_POLLING
419475719184SGleb Smirnoff 	/* Disable interrupts if we are polling. */
419575719184SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING) {
419675719184SGleb Smirnoff 		BGE_SETBIT(sc, BGE_PCI_MISC_CTL,
419775719184SGleb Smirnoff 		    BGE_PCIMISCCTL_MASK_PCI_INTR);
419838cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_IRQ0_LO, 1);
419975719184SGleb Smirnoff 	} else
420075719184SGleb Smirnoff #endif
420175719184SGleb Smirnoff 
420295d67482SBill Paul 	/* Enable host interrupts. */
420375719184SGleb Smirnoff 	{
420495d67482SBill Paul 	BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_CLEAR_INTA);
420595d67482SBill Paul 	BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR);
420638cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_IRQ0_LO, 0);
420775719184SGleb Smirnoff 	}
420895d67482SBill Paul 
420967d5e043SOleg Bulyzhin 	bge_ifmedia_upd_locked(ifp);
421095d67482SBill Paul 
421113f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
421213f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
421395d67482SBill Paul 
42140f9bd73bSSam Leffler 	callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc);
42150f9bd73bSSam Leffler }
42160f9bd73bSSam Leffler 
42170f9bd73bSSam Leffler static void
42183f74909aSGleb Smirnoff bge_init(void *xsc)
42190f9bd73bSSam Leffler {
42200f9bd73bSSam Leffler 	struct bge_softc *sc = xsc;
42210f9bd73bSSam Leffler 
42220f9bd73bSSam Leffler 	BGE_LOCK(sc);
42230f9bd73bSSam Leffler 	bge_init_locked(sc);
42240f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
422595d67482SBill Paul }
422695d67482SBill Paul 
422795d67482SBill Paul /*
422895d67482SBill Paul  * Set media options.
422995d67482SBill Paul  */
423095d67482SBill Paul static int
42313f74909aSGleb Smirnoff bge_ifmedia_upd(struct ifnet *ifp)
423295d67482SBill Paul {
423367d5e043SOleg Bulyzhin 	struct bge_softc *sc = ifp->if_softc;
423467d5e043SOleg Bulyzhin 	int res;
423567d5e043SOleg Bulyzhin 
423667d5e043SOleg Bulyzhin 	BGE_LOCK(sc);
423767d5e043SOleg Bulyzhin 	res = bge_ifmedia_upd_locked(ifp);
423867d5e043SOleg Bulyzhin 	BGE_UNLOCK(sc);
423967d5e043SOleg Bulyzhin 
424067d5e043SOleg Bulyzhin 	return (res);
424167d5e043SOleg Bulyzhin }
424267d5e043SOleg Bulyzhin 
424367d5e043SOleg Bulyzhin static int
424467d5e043SOleg Bulyzhin bge_ifmedia_upd_locked(struct ifnet *ifp)
424567d5e043SOleg Bulyzhin {
424667d5e043SOleg Bulyzhin 	struct bge_softc *sc = ifp->if_softc;
424795d67482SBill Paul 	struct mii_data *mii;
42484f09c4c7SMarius Strobl 	struct mii_softc *miisc;
424995d67482SBill Paul 	struct ifmedia *ifm;
425095d67482SBill Paul 
425167d5e043SOleg Bulyzhin 	BGE_LOCK_ASSERT(sc);
425267d5e043SOleg Bulyzhin 
425395d67482SBill Paul 	ifm = &sc->bge_ifmedia;
425495d67482SBill Paul 
425595d67482SBill Paul 	/* If this is a 1000baseX NIC, enable the TBI port. */
4256652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
425795d67482SBill Paul 		if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
425895d67482SBill Paul 			return (EINVAL);
425995d67482SBill Paul 		switch(IFM_SUBTYPE(ifm->ifm_media)) {
426095d67482SBill Paul 		case IFM_AUTO:
4261ff50922bSDoug White 			/*
4262ff50922bSDoug White 			 * The BCM5704 ASIC appears to have a special
4263ff50922bSDoug White 			 * mechanism for programming the autoneg
4264ff50922bSDoug White 			 * advertisement registers in TBI mode.
4265ff50922bSDoug White 			 */
42660f89fde2SJung-uk Kim 			if (sc->bge_asicrev == BGE_ASICREV_BCM5704) {
4267ff50922bSDoug White 				uint32_t sgdig;
42680f89fde2SJung-uk Kim 				sgdig = CSR_READ_4(sc, BGE_SGDIG_STS);
42690f89fde2SJung-uk Kim 				if (sgdig & BGE_SGDIGSTS_DONE) {
4270ff50922bSDoug White 					CSR_WRITE_4(sc, BGE_TX_TBI_AUTONEG, 0);
4271ff50922bSDoug White 					sgdig = CSR_READ_4(sc, BGE_SGDIG_CFG);
4272ff50922bSDoug White 					sgdig |= BGE_SGDIGCFG_AUTO |
4273ff50922bSDoug White 					    BGE_SGDIGCFG_PAUSE_CAP |
4274ff50922bSDoug White 					    BGE_SGDIGCFG_ASYM_PAUSE;
4275ff50922bSDoug White 					CSR_WRITE_4(sc, BGE_SGDIG_CFG,
4276ff50922bSDoug White 					    sgdig | BGE_SGDIGCFG_SEND);
4277ff50922bSDoug White 					DELAY(5);
4278ff50922bSDoug White 					CSR_WRITE_4(sc, BGE_SGDIG_CFG, sgdig);
4279ff50922bSDoug White 				}
42800f89fde2SJung-uk Kim 			}
428195d67482SBill Paul 			break;
428295d67482SBill Paul 		case IFM_1000_SX:
428395d67482SBill Paul 			if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) {
428495d67482SBill Paul 				BGE_CLRBIT(sc, BGE_MAC_MODE,
428595d67482SBill Paul 				    BGE_MACMODE_HALF_DUPLEX);
428695d67482SBill Paul 			} else {
428795d67482SBill Paul 				BGE_SETBIT(sc, BGE_MAC_MODE,
428895d67482SBill Paul 				    BGE_MACMODE_HALF_DUPLEX);
428995d67482SBill Paul 			}
429095d67482SBill Paul 			break;
429195d67482SBill Paul 		default:
429295d67482SBill Paul 			return (EINVAL);
429395d67482SBill Paul 		}
429495d67482SBill Paul 		return (0);
429595d67482SBill Paul 	}
429695d67482SBill Paul 
42971493e883SOleg Bulyzhin 	sc->bge_link_evt++;
429895d67482SBill Paul 	mii = device_get_softc(sc->bge_miibus);
42994f09c4c7SMarius Strobl 	if (mii->mii_instance)
43004f09c4c7SMarius Strobl 		LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
430195d67482SBill Paul 			mii_phy_reset(miisc);
430295d67482SBill Paul 	mii_mediachg(mii);
430395d67482SBill Paul 
4304902827f6SBjoern A. Zeeb 	/*
4305902827f6SBjoern A. Zeeb 	 * Force an interrupt so that we will call bge_link_upd
4306902827f6SBjoern A. Zeeb 	 * if needed and clear any pending link state attention.
4307902827f6SBjoern A. Zeeb 	 * Without this we are not getting any further interrupts
4308902827f6SBjoern A. Zeeb 	 * for link state changes and thus will not UP the link and
4309902827f6SBjoern A. Zeeb 	 * not be able to send in bge_start_locked. The only
4310902827f6SBjoern A. Zeeb 	 * way to get things working was to receive a packet and
4311902827f6SBjoern A. Zeeb 	 * get an RX intr.
4312902827f6SBjoern A. Zeeb 	 * bge_tick should help for fiber cards and we might not
4313902827f6SBjoern A. Zeeb 	 * need to do this here if BGE_FLAG_TBI is set but as
4314902827f6SBjoern A. Zeeb 	 * we poll for fiber anyway it should not harm.
4315902827f6SBjoern A. Zeeb 	 */
43164f0794ffSBjoern A. Zeeb 	if (sc->bge_asicrev == BGE_ASICREV_BCM5700 ||
43174f0794ffSBjoern A. Zeeb 	    sc->bge_flags & BGE_FLAG_5788)
4318902827f6SBjoern A. Zeeb 		BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_SET);
43194f0794ffSBjoern A. Zeeb 	else
432063ccfe30SBjoern A. Zeeb 		BGE_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW);
4321902827f6SBjoern A. Zeeb 
432295d67482SBill Paul 	return (0);
432395d67482SBill Paul }
432495d67482SBill Paul 
432595d67482SBill Paul /*
432695d67482SBill Paul  * Report current media status.
432795d67482SBill Paul  */
432895d67482SBill Paul static void
43293f74909aSGleb Smirnoff bge_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
433095d67482SBill Paul {
433167d5e043SOleg Bulyzhin 	struct bge_softc *sc = ifp->if_softc;
433295d67482SBill Paul 	struct mii_data *mii;
433395d67482SBill Paul 
433467d5e043SOleg Bulyzhin 	BGE_LOCK(sc);
433595d67482SBill Paul 
4336652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
433795d67482SBill Paul 		ifmr->ifm_status = IFM_AVALID;
433895d67482SBill Paul 		ifmr->ifm_active = IFM_ETHER;
433995d67482SBill Paul 		if (CSR_READ_4(sc, BGE_MAC_STS) &
434095d67482SBill Paul 		    BGE_MACSTAT_TBI_PCS_SYNCHED)
434195d67482SBill Paul 			ifmr->ifm_status |= IFM_ACTIVE;
43424c0da0ffSGleb Smirnoff 		else {
43434c0da0ffSGleb Smirnoff 			ifmr->ifm_active |= IFM_NONE;
434467d5e043SOleg Bulyzhin 			BGE_UNLOCK(sc);
43454c0da0ffSGleb Smirnoff 			return;
43464c0da0ffSGleb Smirnoff 		}
434795d67482SBill Paul 		ifmr->ifm_active |= IFM_1000_SX;
434895d67482SBill Paul 		if (CSR_READ_4(sc, BGE_MAC_MODE) & BGE_MACMODE_HALF_DUPLEX)
434995d67482SBill Paul 			ifmr->ifm_active |= IFM_HDX;
435095d67482SBill Paul 		else
435195d67482SBill Paul 			ifmr->ifm_active |= IFM_FDX;
435267d5e043SOleg Bulyzhin 		BGE_UNLOCK(sc);
435395d67482SBill Paul 		return;
435495d67482SBill Paul 	}
435595d67482SBill Paul 
435695d67482SBill Paul 	mii = device_get_softc(sc->bge_miibus);
435795d67482SBill Paul 	mii_pollstat(mii);
435895d67482SBill Paul 	ifmr->ifm_active = mii->mii_media_active;
435995d67482SBill Paul 	ifmr->ifm_status = mii->mii_media_status;
436067d5e043SOleg Bulyzhin 
436167d5e043SOleg Bulyzhin 	BGE_UNLOCK(sc);
436295d67482SBill Paul }
436395d67482SBill Paul 
436495d67482SBill Paul static int
43653f74909aSGleb Smirnoff bge_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
436695d67482SBill Paul {
436795d67482SBill Paul 	struct bge_softc *sc = ifp->if_softc;
436895d67482SBill Paul 	struct ifreq *ifr = (struct ifreq *) data;
436995d67482SBill Paul 	struct mii_data *mii;
4370f9004b6dSJung-uk Kim 	int flags, mask, error = 0;
437195d67482SBill Paul 
437295d67482SBill Paul 	switch (command) {
437395d67482SBill Paul 	case SIOCSIFMTU:
43744c0da0ffSGleb Smirnoff 		if (ifr->ifr_mtu < ETHERMIN ||
43754c0da0ffSGleb Smirnoff 		    ((BGE_IS_JUMBO_CAPABLE(sc)) &&
43764c0da0ffSGleb Smirnoff 		    ifr->ifr_mtu > BGE_JUMBO_MTU) ||
43774c0da0ffSGleb Smirnoff 		    ((!BGE_IS_JUMBO_CAPABLE(sc)) &&
43784c0da0ffSGleb Smirnoff 		    ifr->ifr_mtu > ETHERMTU))
437995d67482SBill Paul 			error = EINVAL;
43804c0da0ffSGleb Smirnoff 		else if (ifp->if_mtu != ifr->ifr_mtu) {
438195d67482SBill Paul 			ifp->if_mtu = ifr->ifr_mtu;
438213f4c340SRobert Watson 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
438395d67482SBill Paul 			bge_init(sc);
438495d67482SBill Paul 		}
438595d67482SBill Paul 		break;
438695d67482SBill Paul 	case SIOCSIFFLAGS:
43870f9bd73bSSam Leffler 		BGE_LOCK(sc);
438895d67482SBill Paul 		if (ifp->if_flags & IFF_UP) {
438995d67482SBill Paul 			/*
439095d67482SBill Paul 			 * If only the state of the PROMISC flag changed,
439195d67482SBill Paul 			 * then just use the 'set promisc mode' command
439295d67482SBill Paul 			 * instead of reinitializing the entire NIC. Doing
439395d67482SBill Paul 			 * a full re-init means reloading the firmware and
439495d67482SBill Paul 			 * waiting for it to start up, which may take a
4395d183af7fSRuslan Ermilov 			 * second or two.  Similarly for ALLMULTI.
439695d67482SBill Paul 			 */
4397f9004b6dSJung-uk Kim 			if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
4398f9004b6dSJung-uk Kim 				flags = ifp->if_flags ^ sc->bge_if_flags;
43993e9b1bcaSJung-uk Kim 				if (flags & IFF_PROMISC)
44003e9b1bcaSJung-uk Kim 					bge_setpromisc(sc);
4401f9004b6dSJung-uk Kim 				if (flags & IFF_ALLMULTI)
4402d183af7fSRuslan Ermilov 					bge_setmulti(sc);
440395d67482SBill Paul 			} else
44040f9bd73bSSam Leffler 				bge_init_locked(sc);
440595d67482SBill Paul 		} else {
440613f4c340SRobert Watson 			if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
440795d67482SBill Paul 				bge_stop(sc);
440895d67482SBill Paul 			}
440995d67482SBill Paul 		}
441095d67482SBill Paul 		sc->bge_if_flags = ifp->if_flags;
44110f9bd73bSSam Leffler 		BGE_UNLOCK(sc);
441295d67482SBill Paul 		error = 0;
441395d67482SBill Paul 		break;
441495d67482SBill Paul 	case SIOCADDMULTI:
441595d67482SBill Paul 	case SIOCDELMULTI:
441613f4c340SRobert Watson 		if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
44170f9bd73bSSam Leffler 			BGE_LOCK(sc);
441895d67482SBill Paul 			bge_setmulti(sc);
44190f9bd73bSSam Leffler 			BGE_UNLOCK(sc);
442095d67482SBill Paul 			error = 0;
442195d67482SBill Paul 		}
442295d67482SBill Paul 		break;
442395d67482SBill Paul 	case SIOCSIFMEDIA:
442495d67482SBill Paul 	case SIOCGIFMEDIA:
4425652ae483SGleb Smirnoff 		if (sc->bge_flags & BGE_FLAG_TBI) {
442695d67482SBill Paul 			error = ifmedia_ioctl(ifp, ifr,
442795d67482SBill Paul 			    &sc->bge_ifmedia, command);
442895d67482SBill Paul 		} else {
442995d67482SBill Paul 			mii = device_get_softc(sc->bge_miibus);
443095d67482SBill Paul 			error = ifmedia_ioctl(ifp, ifr,
443195d67482SBill Paul 			    &mii->mii_media, command);
443295d67482SBill Paul 		}
443395d67482SBill Paul 		break;
443495d67482SBill Paul 	case SIOCSIFCAP:
443595d67482SBill Paul 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
443675719184SGleb Smirnoff #ifdef DEVICE_POLLING
443775719184SGleb Smirnoff 		if (mask & IFCAP_POLLING) {
443875719184SGleb Smirnoff 			if (ifr->ifr_reqcap & IFCAP_POLLING) {
443975719184SGleb Smirnoff 				error = ether_poll_register(bge_poll, ifp);
444075719184SGleb Smirnoff 				if (error)
444175719184SGleb Smirnoff 					return (error);
444275719184SGleb Smirnoff 				BGE_LOCK(sc);
444375719184SGleb Smirnoff 				BGE_SETBIT(sc, BGE_PCI_MISC_CTL,
444475719184SGleb Smirnoff 				    BGE_PCIMISCCTL_MASK_PCI_INTR);
444538cc658fSJohn Baldwin 				bge_writembx(sc, BGE_MBX_IRQ0_LO, 1);
444675719184SGleb Smirnoff 				ifp->if_capenable |= IFCAP_POLLING;
444775719184SGleb Smirnoff 				BGE_UNLOCK(sc);
444875719184SGleb Smirnoff 			} else {
444975719184SGleb Smirnoff 				error = ether_poll_deregister(ifp);
445075719184SGleb Smirnoff 				/* Enable interrupt even in error case */
445175719184SGleb Smirnoff 				BGE_LOCK(sc);
445275719184SGleb Smirnoff 				BGE_CLRBIT(sc, BGE_PCI_MISC_CTL,
445375719184SGleb Smirnoff 				    BGE_PCIMISCCTL_MASK_PCI_INTR);
445438cc658fSJohn Baldwin 				bge_writembx(sc, BGE_MBX_IRQ0_LO, 0);
445575719184SGleb Smirnoff 				ifp->if_capenable &= ~IFCAP_POLLING;
445675719184SGleb Smirnoff 				BGE_UNLOCK(sc);
445775719184SGleb Smirnoff 			}
445875719184SGleb Smirnoff 		}
445975719184SGleb Smirnoff #endif
4460d375e524SGleb Smirnoff 		if (mask & IFCAP_HWCSUM) {
4461d375e524SGleb Smirnoff 			ifp->if_capenable ^= IFCAP_HWCSUM;
4462d375e524SGleb Smirnoff 			if (IFCAP_HWCSUM & ifp->if_capenable &&
4463d375e524SGleb Smirnoff 			    IFCAP_HWCSUM & ifp->if_capabilities)
4464ca3f1187SPyun YongHyeon 				ifp->if_hwassist |= BGE_CSUM_FEATURES;
446595d67482SBill Paul 			else
4466ca3f1187SPyun YongHyeon 				ifp->if_hwassist &= ~BGE_CSUM_FEATURES;
44674e35d186SJung-uk Kim #ifdef VLAN_CAPABILITIES
4468479b23b7SGleb Smirnoff 			VLAN_CAPABILITIES(ifp);
44694e35d186SJung-uk Kim #endif
447095d67482SBill Paul 		}
4471cb2eacc7SYaroslav Tykhiy 
4472ca3f1187SPyun YongHyeon 		if ((mask & IFCAP_TSO4) != 0 &&
4473ca3f1187SPyun YongHyeon 		    (ifp->if_capabilities & IFCAP_TSO4) != 0) {
4474ca3f1187SPyun YongHyeon 			ifp->if_capenable ^= IFCAP_TSO4;
4475ca3f1187SPyun YongHyeon 			if ((ifp->if_capenable & IFCAP_TSO4) != 0)
4476ca3f1187SPyun YongHyeon 				ifp->if_hwassist |= CSUM_TSO;
4477ca3f1187SPyun YongHyeon 			else
4478ca3f1187SPyun YongHyeon 				ifp->if_hwassist &= ~CSUM_TSO;
4479ca3f1187SPyun YongHyeon 		}
4480ca3f1187SPyun YongHyeon 
4481cb2eacc7SYaroslav Tykhiy 		if (mask & IFCAP_VLAN_MTU) {
4482cb2eacc7SYaroslav Tykhiy 			ifp->if_capenable ^= IFCAP_VLAN_MTU;
4483cb2eacc7SYaroslav Tykhiy 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
4484cb2eacc7SYaroslav Tykhiy 			bge_init(sc);
4485cb2eacc7SYaroslav Tykhiy 		}
4486cb2eacc7SYaroslav Tykhiy 
4487cb2eacc7SYaroslav Tykhiy 		if (mask & IFCAP_VLAN_HWTAGGING) {
4488cb2eacc7SYaroslav Tykhiy 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
4489cb2eacc7SYaroslav Tykhiy 			BGE_LOCK(sc);
4490cb2eacc7SYaroslav Tykhiy 			bge_setvlan(sc);
4491cb2eacc7SYaroslav Tykhiy 			BGE_UNLOCK(sc);
4492cb2eacc7SYaroslav Tykhiy #ifdef VLAN_CAPABILITIES
4493cb2eacc7SYaroslav Tykhiy 			VLAN_CAPABILITIES(ifp);
4494cb2eacc7SYaroslav Tykhiy #endif
4495cb2eacc7SYaroslav Tykhiy 		}
4496cb2eacc7SYaroslav Tykhiy 
449795d67482SBill Paul 		break;
449895d67482SBill Paul 	default:
4499673d9191SSam Leffler 		error = ether_ioctl(ifp, command, data);
450095d67482SBill Paul 		break;
450195d67482SBill Paul 	}
450295d67482SBill Paul 
450395d67482SBill Paul 	return (error);
450495d67482SBill Paul }
450595d67482SBill Paul 
450695d67482SBill Paul static void
4507b74e67fbSGleb Smirnoff bge_watchdog(struct bge_softc *sc)
450895d67482SBill Paul {
4509b74e67fbSGleb Smirnoff 	struct ifnet *ifp;
451095d67482SBill Paul 
4511b74e67fbSGleb Smirnoff 	BGE_LOCK_ASSERT(sc);
4512b74e67fbSGleb Smirnoff 
4513b74e67fbSGleb Smirnoff 	if (sc->bge_timer == 0 || --sc->bge_timer)
4514b74e67fbSGleb Smirnoff 		return;
4515b74e67fbSGleb Smirnoff 
4516b74e67fbSGleb Smirnoff 	ifp = sc->bge_ifp;
451795d67482SBill Paul 
4518fe806fdaSPyun YongHyeon 	if_printf(ifp, "watchdog timeout -- resetting\n");
451995d67482SBill Paul 
452013f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
4521426742bfSGleb Smirnoff 	bge_init_locked(sc);
452295d67482SBill Paul 
452395d67482SBill Paul 	ifp->if_oerrors++;
452495d67482SBill Paul }
452595d67482SBill Paul 
452695d67482SBill Paul /*
452795d67482SBill Paul  * Stop the adapter and free any mbufs allocated to the
452895d67482SBill Paul  * RX and TX lists.
452995d67482SBill Paul  */
453095d67482SBill Paul static void
45313f74909aSGleb Smirnoff bge_stop(struct bge_softc *sc)
453295d67482SBill Paul {
453395d67482SBill Paul 	struct ifnet *ifp;
453495d67482SBill Paul 	struct ifmedia_entry *ifm;
453595d67482SBill Paul 	struct mii_data *mii = NULL;
453695d67482SBill Paul 	int mtmp, itmp;
453795d67482SBill Paul 
45380f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
45390f9bd73bSSam Leffler 
4540fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
454195d67482SBill Paul 
4542652ae483SGleb Smirnoff 	if ((sc->bge_flags & BGE_FLAG_TBI) == 0)
454395d67482SBill Paul 		mii = device_get_softc(sc->bge_miibus);
454495d67482SBill Paul 
45450f9bd73bSSam Leffler 	callout_stop(&sc->bge_stat_ch);
454695d67482SBill Paul 
454744b63691SBjoern A. Zeeb 	/* Disable host interrupts. */
454844b63691SBjoern A. Zeeb 	BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR);
454944b63691SBjoern A. Zeeb 	bge_writembx(sc, BGE_MBX_IRQ0_LO, 1);
455044b63691SBjoern A. Zeeb 
455144b63691SBjoern A. Zeeb 	/*
455244b63691SBjoern A. Zeeb 	 * Tell firmware we're shutting down.
455344b63691SBjoern A. Zeeb 	 */
455444b63691SBjoern A. Zeeb 	bge_stop_fw(sc);
455544b63691SBjoern A. Zeeb 	bge_sig_pre_reset(sc, BGE_RESET_STOP);
455644b63691SBjoern A. Zeeb 
455795d67482SBill Paul 	/*
45583f74909aSGleb Smirnoff 	 * Disable all of the receiver blocks.
455995d67482SBill Paul 	 */
456095d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE);
456195d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE);
456295d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE);
45637ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
456495d67482SBill Paul 		BGE_CLRBIT(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE);
456595d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RDBDI_MODE, BGE_RBDIMODE_ENABLE);
456695d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE);
456795d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RBDC_MODE, BGE_RBDCMODE_ENABLE);
456895d67482SBill Paul 
456995d67482SBill Paul 	/*
45703f74909aSGleb Smirnoff 	 * Disable all of the transmit blocks.
457195d67482SBill Paul 	 */
457295d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE);
457395d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE);
457495d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE);
457595d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RDMA_MODE, BGE_RDMAMODE_ENABLE);
457695d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE);
45777ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
457895d67482SBill Paul 		BGE_CLRBIT(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE);
457995d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE);
458095d67482SBill Paul 
458195d67482SBill Paul 	/*
458295d67482SBill Paul 	 * Shut down all of the memory managers and related
458395d67482SBill Paul 	 * state machines.
458495d67482SBill Paul 	 */
458595d67482SBill Paul 	BGE_CLRBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE);
458695d67482SBill Paul 	BGE_CLRBIT(sc, BGE_WDMA_MODE, BGE_WDMAMODE_ENABLE);
45877ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
458895d67482SBill Paul 		BGE_CLRBIT(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE);
45890c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF);
459095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0);
45917ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc))) {
459295d67482SBill Paul 		BGE_CLRBIT(sc, BGE_BMAN_MODE, BGE_BMANMODE_ENABLE);
459395d67482SBill Paul 		BGE_CLRBIT(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE);
45940434d1b8SBill Paul 	}
459595d67482SBill Paul 
45968cb1383cSDoug Ambrisko 	bge_reset(sc);
45978cb1383cSDoug Ambrisko 	bge_sig_legacy(sc, BGE_RESET_STOP);
45988cb1383cSDoug Ambrisko 	bge_sig_post_reset(sc, BGE_RESET_STOP);
45998cb1383cSDoug Ambrisko 
46008cb1383cSDoug Ambrisko 	/*
46018cb1383cSDoug Ambrisko 	 * Keep the ASF firmware running if up.
46028cb1383cSDoug Ambrisko 	 */
46038cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_STACKUP)
46048cb1383cSDoug Ambrisko 		BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
46058cb1383cSDoug Ambrisko 	else
460695d67482SBill Paul 		BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
460795d67482SBill Paul 
460895d67482SBill Paul 	/* Free the RX lists. */
460995d67482SBill Paul 	bge_free_rx_ring_std(sc);
461095d67482SBill Paul 
461195d67482SBill Paul 	/* Free jumbo RX list. */
46124c0da0ffSGleb Smirnoff 	if (BGE_IS_JUMBO_CAPABLE(sc))
461395d67482SBill Paul 		bge_free_rx_ring_jumbo(sc);
461495d67482SBill Paul 
461595d67482SBill Paul 	/* Free TX buffers. */
461695d67482SBill Paul 	bge_free_tx_ring(sc);
461795d67482SBill Paul 
461895d67482SBill Paul 	/*
461995d67482SBill Paul 	 * Isolate/power down the PHY, but leave the media selection
462095d67482SBill Paul 	 * unchanged so that things will be put back to normal when
462195d67482SBill Paul 	 * we bring the interface back up.
462295d67482SBill Paul 	 */
4623652ae483SGleb Smirnoff 	if ((sc->bge_flags & BGE_FLAG_TBI) == 0) {
462495d67482SBill Paul 		itmp = ifp->if_flags;
462595d67482SBill Paul 		ifp->if_flags |= IFF_UP;
4626dcc34049SPawel Jakub Dawidek 		/*
4627dcc34049SPawel Jakub Dawidek 		 * If we are called from bge_detach(), mii is already NULL.
4628dcc34049SPawel Jakub Dawidek 		 */
4629dcc34049SPawel Jakub Dawidek 		if (mii != NULL) {
463095d67482SBill Paul 			ifm = mii->mii_media.ifm_cur;
463195d67482SBill Paul 			mtmp = ifm->ifm_media;
463295d67482SBill Paul 			ifm->ifm_media = IFM_ETHER | IFM_NONE;
463395d67482SBill Paul 			mii_mediachg(mii);
463495d67482SBill Paul 			ifm->ifm_media = mtmp;
4635dcc34049SPawel Jakub Dawidek 		}
463695d67482SBill Paul 		ifp->if_flags = itmp;
463795d67482SBill Paul 	}
463895d67482SBill Paul 
463995d67482SBill Paul 	sc->bge_tx_saved_considx = BGE_TXCONS_UNSET;
464095d67482SBill Paul 
46415dda8085SOleg Bulyzhin 	/* Clear MAC's link state (PHY may still have link UP). */
46421493e883SOleg Bulyzhin 	if (bootverbose && sc->bge_link)
46431493e883SOleg Bulyzhin 		if_printf(sc->bge_ifp, "link DOWN\n");
46441493e883SOleg Bulyzhin 	sc->bge_link = 0;
464595d67482SBill Paul 
46461493e883SOleg Bulyzhin 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
464795d67482SBill Paul }
464895d67482SBill Paul 
464995d67482SBill Paul /*
465095d67482SBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
465195d67482SBill Paul  * get confused by errant DMAs when rebooting.
465295d67482SBill Paul  */
4653b6c974e8SWarner Losh static int
46543f74909aSGleb Smirnoff bge_shutdown(device_t dev)
465595d67482SBill Paul {
465695d67482SBill Paul 	struct bge_softc *sc;
465795d67482SBill Paul 
465895d67482SBill Paul 	sc = device_get_softc(dev);
46590f9bd73bSSam Leffler 	BGE_LOCK(sc);
466095d67482SBill Paul 	bge_stop(sc);
466195d67482SBill Paul 	bge_reset(sc);
46620f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
4663b6c974e8SWarner Losh 
4664b6c974e8SWarner Losh 	return (0);
466595d67482SBill Paul }
466614afefa3SPawel Jakub Dawidek 
466714afefa3SPawel Jakub Dawidek static int
466814afefa3SPawel Jakub Dawidek bge_suspend(device_t dev)
466914afefa3SPawel Jakub Dawidek {
467014afefa3SPawel Jakub Dawidek 	struct bge_softc *sc;
467114afefa3SPawel Jakub Dawidek 
467214afefa3SPawel Jakub Dawidek 	sc = device_get_softc(dev);
467314afefa3SPawel Jakub Dawidek 	BGE_LOCK(sc);
467414afefa3SPawel Jakub Dawidek 	bge_stop(sc);
467514afefa3SPawel Jakub Dawidek 	BGE_UNLOCK(sc);
467614afefa3SPawel Jakub Dawidek 
467714afefa3SPawel Jakub Dawidek 	return (0);
467814afefa3SPawel Jakub Dawidek }
467914afefa3SPawel Jakub Dawidek 
468014afefa3SPawel Jakub Dawidek static int
468114afefa3SPawel Jakub Dawidek bge_resume(device_t dev)
468214afefa3SPawel Jakub Dawidek {
468314afefa3SPawel Jakub Dawidek 	struct bge_softc *sc;
468414afefa3SPawel Jakub Dawidek 	struct ifnet *ifp;
468514afefa3SPawel Jakub Dawidek 
468614afefa3SPawel Jakub Dawidek 	sc = device_get_softc(dev);
468714afefa3SPawel Jakub Dawidek 	BGE_LOCK(sc);
468814afefa3SPawel Jakub Dawidek 	ifp = sc->bge_ifp;
468914afefa3SPawel Jakub Dawidek 	if (ifp->if_flags & IFF_UP) {
469014afefa3SPawel Jakub Dawidek 		bge_init_locked(sc);
469114afefa3SPawel Jakub Dawidek 		if (ifp->if_drv_flags & IFF_DRV_RUNNING)
469214afefa3SPawel Jakub Dawidek 			bge_start_locked(ifp);
469314afefa3SPawel Jakub Dawidek 	}
469414afefa3SPawel Jakub Dawidek 	BGE_UNLOCK(sc);
469514afefa3SPawel Jakub Dawidek 
469614afefa3SPawel Jakub Dawidek 	return (0);
469714afefa3SPawel Jakub Dawidek }
4698dab5cd05SOleg Bulyzhin 
4699dab5cd05SOleg Bulyzhin static void
47003f74909aSGleb Smirnoff bge_link_upd(struct bge_softc *sc)
4701dab5cd05SOleg Bulyzhin {
47021f313773SOleg Bulyzhin 	struct mii_data *mii;
47031f313773SOleg Bulyzhin 	uint32_t link, status;
4704dab5cd05SOleg Bulyzhin 
4705dab5cd05SOleg Bulyzhin 	BGE_LOCK_ASSERT(sc);
47061f313773SOleg Bulyzhin 
47073f74909aSGleb Smirnoff 	/* Clear 'pending link event' flag. */
47087b97099dSOleg Bulyzhin 	sc->bge_link_evt = 0;
47097b97099dSOleg Bulyzhin 
4710dab5cd05SOleg Bulyzhin 	/*
4711dab5cd05SOleg Bulyzhin 	 * Process link state changes.
4712dab5cd05SOleg Bulyzhin 	 * Grrr. The link status word in the status block does
4713dab5cd05SOleg Bulyzhin 	 * not work correctly on the BCM5700 rev AX and BX chips,
4714dab5cd05SOleg Bulyzhin 	 * according to all available information. Hence, we have
4715dab5cd05SOleg Bulyzhin 	 * to enable MII interrupts in order to properly obtain
4716dab5cd05SOleg Bulyzhin 	 * async link changes. Unfortunately, this also means that
4717dab5cd05SOleg Bulyzhin 	 * we have to read the MAC status register to detect link
4718dab5cd05SOleg Bulyzhin 	 * changes, thereby adding an additional register access to
4719dab5cd05SOleg Bulyzhin 	 * the interrupt handler.
47201f313773SOleg Bulyzhin 	 *
47211f313773SOleg Bulyzhin 	 * XXX: perhaps link state detection procedure used for
47224c0da0ffSGleb Smirnoff 	 * BGE_CHIPID_BCM5700_B2 can be used for others BCM5700 revisions.
4723dab5cd05SOleg Bulyzhin 	 */
4724dab5cd05SOleg Bulyzhin 
47251f313773SOleg Bulyzhin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
47264c0da0ffSGleb Smirnoff 	    sc->bge_chipid != BGE_CHIPID_BCM5700_B2) {
4727dab5cd05SOleg Bulyzhin 		status = CSR_READ_4(sc, BGE_MAC_STS);
4728dab5cd05SOleg Bulyzhin 		if (status & BGE_MACSTAT_MI_INTERRUPT) {
47291f313773SOleg Bulyzhin 			mii = device_get_softc(sc->bge_miibus);
47305dda8085SOleg Bulyzhin 			mii_pollstat(mii);
47311f313773SOleg Bulyzhin 			if (!sc->bge_link &&
47321f313773SOleg Bulyzhin 			    mii->mii_media_status & IFM_ACTIVE &&
47331f313773SOleg Bulyzhin 			    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
47341f313773SOleg Bulyzhin 				sc->bge_link++;
47351f313773SOleg Bulyzhin 				if (bootverbose)
47361f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link UP\n");
47371f313773SOleg Bulyzhin 			} else if (sc->bge_link &&
47381f313773SOleg Bulyzhin 			    (!(mii->mii_media_status & IFM_ACTIVE) ||
47391f313773SOleg Bulyzhin 			    IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE)) {
47401f313773SOleg Bulyzhin 				sc->bge_link = 0;
47411f313773SOleg Bulyzhin 				if (bootverbose)
47421f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link DOWN\n");
47431f313773SOleg Bulyzhin 			}
47441f313773SOleg Bulyzhin 
47453f74909aSGleb Smirnoff 			/* Clear the interrupt. */
4746dab5cd05SOleg Bulyzhin 			CSR_WRITE_4(sc, BGE_MAC_EVT_ENB,
4747dab5cd05SOleg Bulyzhin 			    BGE_EVTENB_MI_INTERRUPT);
4748dab5cd05SOleg Bulyzhin 			bge_miibus_readreg(sc->bge_dev, 1, BRGPHY_MII_ISR);
4749dab5cd05SOleg Bulyzhin 			bge_miibus_writereg(sc->bge_dev, 1, BRGPHY_MII_IMR,
4750dab5cd05SOleg Bulyzhin 			    BRGPHY_INTRS);
4751dab5cd05SOleg Bulyzhin 		}
4752dab5cd05SOleg Bulyzhin 		return;
4753dab5cd05SOleg Bulyzhin 	}
4754dab5cd05SOleg Bulyzhin 
4755652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
47561f313773SOleg Bulyzhin 		status = CSR_READ_4(sc, BGE_MAC_STS);
47577b97099dSOleg Bulyzhin 		if (status & BGE_MACSTAT_TBI_PCS_SYNCHED) {
47587b97099dSOleg Bulyzhin 			if (!sc->bge_link) {
47591f313773SOleg Bulyzhin 				sc->bge_link++;
47601f313773SOleg Bulyzhin 				if (sc->bge_asicrev == BGE_ASICREV_BCM5704)
47611f313773SOleg Bulyzhin 					BGE_CLRBIT(sc, BGE_MAC_MODE,
47621f313773SOleg Bulyzhin 					    BGE_MACMODE_TBI_SEND_CFGS);
47630c8aa4eaSJung-uk Kim 				CSR_WRITE_4(sc, BGE_MAC_STS, 0xFFFFFFFF);
47641f313773SOleg Bulyzhin 				if (bootverbose)
47651f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link UP\n");
47663f74909aSGleb Smirnoff 				if_link_state_change(sc->bge_ifp,
47673f74909aSGleb Smirnoff 				    LINK_STATE_UP);
47687b97099dSOleg Bulyzhin 			}
47691f313773SOleg Bulyzhin 		} else if (sc->bge_link) {
4770dab5cd05SOleg Bulyzhin 			sc->bge_link = 0;
47711f313773SOleg Bulyzhin 			if (bootverbose)
47721f313773SOleg Bulyzhin 				if_printf(sc->bge_ifp, "link DOWN\n");
47737b97099dSOleg Bulyzhin 			if_link_state_change(sc->bge_ifp, LINK_STATE_DOWN);
47741f313773SOleg Bulyzhin 		}
47751493e883SOleg Bulyzhin 	} else if (CSR_READ_4(sc, BGE_MI_MODE) & BGE_MIMODE_AUTOPOLL) {
47761f313773SOleg Bulyzhin 		/*
47770c8aa4eaSJung-uk Kim 		 * Some broken BCM chips have BGE_STATFLAG_LINKSTATE_CHANGED bit
47780c8aa4eaSJung-uk Kim 		 * in status word always set. Workaround this bug by reading
47790c8aa4eaSJung-uk Kim 		 * PHY link status directly.
47801f313773SOleg Bulyzhin 		 */
47811f313773SOleg Bulyzhin 		link = (CSR_READ_4(sc, BGE_MI_STS) & BGE_MISTS_LINK) ? 1 : 0;
47821f313773SOleg Bulyzhin 
47831f313773SOleg Bulyzhin 		if (link != sc->bge_link ||
47841f313773SOleg Bulyzhin 		    sc->bge_asicrev == BGE_ASICREV_BCM5700) {
47851f313773SOleg Bulyzhin 			mii = device_get_softc(sc->bge_miibus);
47865dda8085SOleg Bulyzhin 			mii_pollstat(mii);
47871f313773SOleg Bulyzhin 			if (!sc->bge_link &&
47881f313773SOleg Bulyzhin 			    mii->mii_media_status & IFM_ACTIVE &&
47891f313773SOleg Bulyzhin 			    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
47901f313773SOleg Bulyzhin 				sc->bge_link++;
47911f313773SOleg Bulyzhin 				if (bootverbose)
47921f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link UP\n");
47931f313773SOleg Bulyzhin 			} else if (sc->bge_link &&
47941f313773SOleg Bulyzhin 			    (!(mii->mii_media_status & IFM_ACTIVE) ||
47951f313773SOleg Bulyzhin 			    IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE)) {
47961f313773SOleg Bulyzhin 				sc->bge_link = 0;
47971f313773SOleg Bulyzhin 				if (bootverbose)
47981f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link DOWN\n");
47991f313773SOleg Bulyzhin 			}
48001f313773SOleg Bulyzhin 		}
48010c8aa4eaSJung-uk Kim 	} else {
48020c8aa4eaSJung-uk Kim 		/*
48030c8aa4eaSJung-uk Kim 		 * Discard link events for MII/GMII controllers
48040c8aa4eaSJung-uk Kim 		 * if MI auto-polling is disabled.
48050c8aa4eaSJung-uk Kim 		 */
4806dab5cd05SOleg Bulyzhin 	}
4807dab5cd05SOleg Bulyzhin 
48083f74909aSGleb Smirnoff 	/* Clear the attention. */
4809dab5cd05SOleg Bulyzhin 	CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED |
4810dab5cd05SOleg Bulyzhin 	    BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE |
4811dab5cd05SOleg Bulyzhin 	    BGE_MACSTAT_LINK_CHANGED);
4812dab5cd05SOleg Bulyzhin }
48136f8718a3SScott Long 
4814763757b2SScott Long #define BGE_SYSCTL_STAT(sc, ctx, desc, parent, node, oid) \
481506e83c7eSScott Long 	SYSCTL_ADD_PROC(ctx, parent, OID_AUTO, oid, CTLTYPE_UINT|CTLFLAG_RD, \
4816763757b2SScott Long 	    sc, offsetof(struct bge_stats, node), bge_sysctl_stats, "IU", \
4817763757b2SScott Long 	    desc)
4818763757b2SScott Long 
48196f8718a3SScott Long static void
48206f8718a3SScott Long bge_add_sysctls(struct bge_softc *sc)
48216f8718a3SScott Long {
48226f8718a3SScott Long 	struct sysctl_ctx_list *ctx;
4823763757b2SScott Long 	struct sysctl_oid_list *children, *schildren;
4824763757b2SScott Long 	struct sysctl_oid *tree;
48256f8718a3SScott Long 
48266f8718a3SScott Long 	ctx = device_get_sysctl_ctx(sc->bge_dev);
48276f8718a3SScott Long 	children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->bge_dev));
48286f8718a3SScott Long 
48296f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG
48306f8718a3SScott Long 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "debug_info",
48316f8718a3SScott Long 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_debug_info, "I",
48326f8718a3SScott Long 	    "Debug Information");
48336f8718a3SScott Long 
48346f8718a3SScott Long 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "reg_read",
48356f8718a3SScott Long 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_reg_read, "I",
48366f8718a3SScott Long 	    "Register Read");
48376f8718a3SScott Long 
48386f8718a3SScott Long 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "mem_read",
48396f8718a3SScott Long 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_mem_read, "I",
48406f8718a3SScott Long 	    "Memory Read");
48416f8718a3SScott Long 
48426f8718a3SScott Long #endif
4843763757b2SScott Long 
4844d949071dSJung-uk Kim 	if (BGE_IS_5705_PLUS(sc))
4845d949071dSJung-uk Kim 		return;
4846d949071dSJung-uk Kim 
4847763757b2SScott Long 	tree = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "stats", CTLFLAG_RD,
4848763757b2SScott Long 	    NULL, "BGE Statistics");
4849763757b2SScott Long 	schildren = children = SYSCTL_CHILDREN(tree);
4850763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Frames Dropped Due To Filters",
4851763757b2SScott Long 	    children, COSFramesDroppedDueToFilters,
4852763757b2SScott Long 	    "FramesDroppedDueToFilters");
4853763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Write Queue Full",
4854763757b2SScott Long 	    children, nicDmaWriteQueueFull, "DmaWriteQueueFull");
4855763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Write High Priority Queue Full",
4856763757b2SScott Long 	    children, nicDmaWriteHighPriQueueFull, "DmaWriteHighPriQueueFull");
4857763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC No More RX Buffer Descriptors",
4858763757b2SScott Long 	    children, nicNoMoreRxBDs, "NoMoreRxBDs");
485906e83c7eSScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Discarded Input Frames",
486006e83c7eSScott Long 	    children, ifInDiscards, "InputDiscards");
486106e83c7eSScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Input Errors",
486206e83c7eSScott Long 	    children, ifInErrors, "InputErrors");
4863763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Recv Threshold Hit",
4864763757b2SScott Long 	    children, nicRecvThresholdHit, "RecvThresholdHit");
4865763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Read Queue Full",
4866763757b2SScott Long 	    children, nicDmaReadQueueFull, "DmaReadQueueFull");
4867763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Read High Priority Queue Full",
4868763757b2SScott Long 	    children, nicDmaReadHighPriQueueFull, "DmaReadHighPriQueueFull");
4869763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Send Data Complete Queue Full",
4870763757b2SScott Long 	    children, nicSendDataCompQueueFull, "SendDataCompQueueFull");
4871763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Ring Set Send Producer Index",
4872763757b2SScott Long 	    children, nicRingSetSendProdIndex, "RingSetSendProdIndex");
4873763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Ring Status Update",
4874763757b2SScott Long 	    children, nicRingStatusUpdate, "RingStatusUpdate");
4875763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Interrupts",
4876763757b2SScott Long 	    children, nicInterrupts, "Interrupts");
4877763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Avoided Interrupts",
4878763757b2SScott Long 	    children, nicAvoidedInterrupts, "AvoidedInterrupts");
4879763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Send Threshold Hit",
4880763757b2SScott Long 	    children, nicSendThresholdHit, "SendThresholdHit");
4881763757b2SScott Long 
4882763757b2SScott Long 	tree = SYSCTL_ADD_NODE(ctx, schildren, OID_AUTO, "rx", CTLFLAG_RD,
4883763757b2SScott Long 	    NULL, "BGE RX Statistics");
4884763757b2SScott Long 	children = SYSCTL_CHILDREN(tree);
4885763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Inbound Octets",
4886763757b2SScott Long 	    children, rxstats.ifHCInOctets, "Octets");
4887763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Fragments",
4888763757b2SScott Long 	    children, rxstats.etherStatsFragments, "Fragments");
4889763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Inbound Unicast Packets",
4890763757b2SScott Long 	    children, rxstats.ifHCInUcastPkts, "UcastPkts");
4891763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Inbound Multicast Packets",
4892763757b2SScott Long 	    children, rxstats.ifHCInMulticastPkts, "MulticastPkts");
4893763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "FCS Errors",
4894763757b2SScott Long 	    children, rxstats.dot3StatsFCSErrors, "FCSErrors");
4895763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Alignment Errors",
4896763757b2SScott Long 	    children, rxstats.dot3StatsAlignmentErrors, "AlignmentErrors");
4897763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XON Pause Frames Received",
4898763757b2SScott Long 	    children, rxstats.xonPauseFramesReceived, "xonPauseFramesReceived");
4899763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XOFF Pause Frames Received",
4900763757b2SScott Long 	    children, rxstats.xoffPauseFramesReceived,
4901763757b2SScott Long 	    "xoffPauseFramesReceived");
4902763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "MAC Control Frames Received",
4903763757b2SScott Long 	    children, rxstats.macControlFramesReceived,
4904763757b2SScott Long 	    "ControlFramesReceived");
4905763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XOFF State Entered",
4906763757b2SScott Long 	    children, rxstats.xoffStateEntered, "xoffStateEntered");
4907763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Frames Too Long",
4908763757b2SScott Long 	    children, rxstats.dot3StatsFramesTooLong, "FramesTooLong");
4909763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Jabbers",
4910763757b2SScott Long 	    children, rxstats.etherStatsJabbers, "Jabbers");
4911763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Undersized Packets",
4912763757b2SScott Long 	    children, rxstats.etherStatsUndersizePkts, "UndersizePkts");
4913763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Inbound Range Length Errors",
491406e83c7eSScott Long 	    children, rxstats.inRangeLengthError, "inRangeLengthError");
4915763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Range Length Errors",
491606e83c7eSScott Long 	    children, rxstats.outRangeLengthError, "outRangeLengthError");
4917763757b2SScott Long 
4918763757b2SScott Long 	tree = SYSCTL_ADD_NODE(ctx, schildren, OID_AUTO, "tx", CTLFLAG_RD,
4919763757b2SScott Long 	    NULL, "BGE TX Statistics");
4920763757b2SScott Long 	children = SYSCTL_CHILDREN(tree);
4921763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Octets",
4922763757b2SScott Long 	    children, txstats.ifHCOutOctets, "Octets");
4923763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "TX Collisions",
4924763757b2SScott Long 	    children, txstats.etherStatsCollisions, "Collisions");
4925763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XON Sent",
4926763757b2SScott Long 	    children, txstats.outXonSent, "XonSent");
4927763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XOFF Sent",
4928763757b2SScott Long 	    children, txstats.outXoffSent, "XoffSent");
4929763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Flow Control Done",
4930763757b2SScott Long 	    children, txstats.flowControlDone, "flowControlDone");
4931763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Internal MAC TX errors",
4932763757b2SScott Long 	    children, txstats.dot3StatsInternalMacTransmitErrors,
4933763757b2SScott Long 	    "InternalMacTransmitErrors");
4934763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Single Collision Frames",
4935763757b2SScott Long 	    children, txstats.dot3StatsSingleCollisionFrames,
4936763757b2SScott Long 	    "SingleCollisionFrames");
4937763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Multiple Collision Frames",
4938763757b2SScott Long 	    children, txstats.dot3StatsMultipleCollisionFrames,
4939763757b2SScott Long 	    "MultipleCollisionFrames");
4940763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Deferred Transmissions",
4941763757b2SScott Long 	    children, txstats.dot3StatsDeferredTransmissions,
4942763757b2SScott Long 	    "DeferredTransmissions");
4943763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Excessive Collisions",
4944763757b2SScott Long 	    children, txstats.dot3StatsExcessiveCollisions,
4945763757b2SScott Long 	    "ExcessiveCollisions");
4946763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Late Collisions",
494706e83c7eSScott Long 	    children, txstats.dot3StatsLateCollisions,
494806e83c7eSScott Long 	    "LateCollisions");
4949763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Unicast Packets",
4950763757b2SScott Long 	    children, txstats.ifHCOutUcastPkts, "UcastPkts");
4951763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Multicast Packets",
4952763757b2SScott Long 	    children, txstats.ifHCOutMulticastPkts, "MulticastPkts");
4953763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Broadcast Packets",
4954763757b2SScott Long 	    children, txstats.ifHCOutBroadcastPkts, "BroadcastPkts");
4955763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Carrier Sense Errors",
4956763757b2SScott Long 	    children, txstats.dot3StatsCarrierSenseErrors,
4957763757b2SScott Long 	    "CarrierSenseErrors");
4958763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Discards",
4959763757b2SScott Long 	    children, txstats.ifOutDiscards, "Discards");
4960763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Errors",
4961763757b2SScott Long 	    children, txstats.ifOutErrors, "Errors");
4962763757b2SScott Long }
4963763757b2SScott Long 
4964763757b2SScott Long static int
4965763757b2SScott Long bge_sysctl_stats(SYSCTL_HANDLER_ARGS)
4966763757b2SScott Long {
4967763757b2SScott Long 	struct bge_softc *sc;
496806e83c7eSScott Long 	uint32_t result;
4969d949071dSJung-uk Kim 	int offset;
4970763757b2SScott Long 
4971763757b2SScott Long 	sc = (struct bge_softc *)arg1;
4972763757b2SScott Long 	offset = arg2;
4973d949071dSJung-uk Kim 	result = CSR_READ_4(sc, BGE_MEMWIN_START + BGE_STATS_BLOCK + offset +
4974d949071dSJung-uk Kim 	    offsetof(bge_hostaddr, bge_addr_lo));
4975041b706bSDavid Malone 	return (sysctl_handle_int(oidp, &result, 0, req));
49766f8718a3SScott Long }
49776f8718a3SScott Long 
49786f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG
49796f8718a3SScott Long static int
49806f8718a3SScott Long bge_sysctl_debug_info(SYSCTL_HANDLER_ARGS)
49816f8718a3SScott Long {
49826f8718a3SScott Long 	struct bge_softc *sc;
49836f8718a3SScott Long 	uint16_t *sbdata;
49846f8718a3SScott Long 	int error;
49856f8718a3SScott Long 	int result;
49866f8718a3SScott Long 	int i, j;
49876f8718a3SScott Long 
49886f8718a3SScott Long 	result = -1;
49896f8718a3SScott Long 	error = sysctl_handle_int(oidp, &result, 0, req);
49906f8718a3SScott Long 	if (error || (req->newptr == NULL))
49916f8718a3SScott Long 		return (error);
49926f8718a3SScott Long 
49936f8718a3SScott Long 	if (result == 1) {
49946f8718a3SScott Long 		sc = (struct bge_softc *)arg1;
49956f8718a3SScott Long 
49966f8718a3SScott Long 		sbdata = (uint16_t *)sc->bge_ldata.bge_status_block;
49976f8718a3SScott Long 		printf("Status Block:\n");
49986f8718a3SScott Long 		for (i = 0x0; i < (BGE_STATUS_BLK_SZ / 4); ) {
49996f8718a3SScott Long 			printf("%06x:", i);
50006f8718a3SScott Long 			for (j = 0; j < 8; j++) {
50016f8718a3SScott Long 				printf(" %04x", sbdata[i]);
50026f8718a3SScott Long 				i += 4;
50036f8718a3SScott Long 			}
50046f8718a3SScott Long 			printf("\n");
50056f8718a3SScott Long 		}
50066f8718a3SScott Long 
50076f8718a3SScott Long 		printf("Registers:\n");
50080c8aa4eaSJung-uk Kim 		for (i = 0x800; i < 0xA00; ) {
50096f8718a3SScott Long 			printf("%06x:", i);
50106f8718a3SScott Long 			for (j = 0; j < 8; j++) {
50116f8718a3SScott Long 				printf(" %08x", CSR_READ_4(sc, i));
50126f8718a3SScott Long 				i += 4;
50136f8718a3SScott Long 			}
50146f8718a3SScott Long 			printf("\n");
50156f8718a3SScott Long 		}
50166f8718a3SScott Long 
50176f8718a3SScott Long 		printf("Hardware Flags:\n");
5018a5779553SStanislav Sedov 		if (BGE_IS_5755_PLUS(sc))
5019a5779553SStanislav Sedov 			printf(" - 5755 Plus\n");
50205345bad0SScott Long 		if (BGE_IS_575X_PLUS(sc))
50216f8718a3SScott Long 			printf(" - 575X Plus\n");
50225345bad0SScott Long 		if (BGE_IS_5705_PLUS(sc))
50236f8718a3SScott Long 			printf(" - 5705 Plus\n");
50245345bad0SScott Long 		if (BGE_IS_5714_FAMILY(sc))
50255345bad0SScott Long 			printf(" - 5714 Family\n");
50265345bad0SScott Long 		if (BGE_IS_5700_FAMILY(sc))
50275345bad0SScott Long 			printf(" - 5700 Family\n");
50286f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_JUMBO)
50296f8718a3SScott Long 			printf(" - Supports Jumbo Frames\n");
50306f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_PCIX)
50316f8718a3SScott Long 			printf(" - PCI-X Bus\n");
50326f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_PCIE)
50336f8718a3SScott Long 			printf(" - PCI Express Bus\n");
50345ee49a3aSJung-uk Kim 		if (sc->bge_flags & BGE_FLAG_NO_3LED)
50356f8718a3SScott Long 			printf(" - No 3 LEDs\n");
50366f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_RX_ALIGNBUG)
50376f8718a3SScott Long 			printf(" - RX Alignment Bug\n");
50386f8718a3SScott Long 	}
50396f8718a3SScott Long 
50406f8718a3SScott Long 	return (error);
50416f8718a3SScott Long }
50426f8718a3SScott Long 
50436f8718a3SScott Long static int
50446f8718a3SScott Long bge_sysctl_reg_read(SYSCTL_HANDLER_ARGS)
50456f8718a3SScott Long {
50466f8718a3SScott Long 	struct bge_softc *sc;
50476f8718a3SScott Long 	int error;
50486f8718a3SScott Long 	uint16_t result;
50496f8718a3SScott Long 	uint32_t val;
50506f8718a3SScott Long 
50516f8718a3SScott Long 	result = -1;
50526f8718a3SScott Long 	error = sysctl_handle_int(oidp, &result, 0, req);
50536f8718a3SScott Long 	if (error || (req->newptr == NULL))
50546f8718a3SScott Long 		return (error);
50556f8718a3SScott Long 
50566f8718a3SScott Long 	if (result < 0x8000) {
50576f8718a3SScott Long 		sc = (struct bge_softc *)arg1;
50586f8718a3SScott Long 		val = CSR_READ_4(sc, result);
50596f8718a3SScott Long 		printf("reg 0x%06X = 0x%08X\n", result, val);
50606f8718a3SScott Long 	}
50616f8718a3SScott Long 
50626f8718a3SScott Long 	return (error);
50636f8718a3SScott Long }
50646f8718a3SScott Long 
50656f8718a3SScott Long static int
50666f8718a3SScott Long bge_sysctl_mem_read(SYSCTL_HANDLER_ARGS)
50676f8718a3SScott Long {
50686f8718a3SScott Long 	struct bge_softc *sc;
50696f8718a3SScott Long 	int error;
50706f8718a3SScott Long 	uint16_t result;
50716f8718a3SScott Long 	uint32_t val;
50726f8718a3SScott Long 
50736f8718a3SScott Long 	result = -1;
50746f8718a3SScott Long 	error = sysctl_handle_int(oidp, &result, 0, req);
50756f8718a3SScott Long 	if (error || (req->newptr == NULL))
50766f8718a3SScott Long 		return (error);
50776f8718a3SScott Long 
50786f8718a3SScott Long 	if (result < 0x8000) {
50796f8718a3SScott Long 		sc = (struct bge_softc *)arg1;
50806f8718a3SScott Long 		val = bge_readmem_ind(sc, result);
50816f8718a3SScott Long 		printf("mem 0x%06X = 0x%08X\n", result, val);
50826f8718a3SScott Long 	}
50836f8718a3SScott Long 
50846f8718a3SScott Long 	return (error);
50856f8718a3SScott Long }
50866f8718a3SScott Long #endif
508738cc658fSJohn Baldwin 
508838cc658fSJohn Baldwin static int
50895fea260fSMarius Strobl bge_get_eaddr_fw(struct bge_softc *sc, uint8_t ether_addr[])
50905fea260fSMarius Strobl {
50915fea260fSMarius Strobl 
50925fea260fSMarius Strobl 	if (sc->bge_flags & BGE_FLAG_EADDR)
50935fea260fSMarius Strobl 		return (1);
50945fea260fSMarius Strobl 
50955fea260fSMarius Strobl #ifdef __sparc64__
50965fea260fSMarius Strobl 	OF_getetheraddr(sc->bge_dev, ether_addr);
50975fea260fSMarius Strobl 	return (0);
50985fea260fSMarius Strobl #endif
50995fea260fSMarius Strobl 	return (1);
51005fea260fSMarius Strobl }
51015fea260fSMarius Strobl 
51025fea260fSMarius Strobl static int
510338cc658fSJohn Baldwin bge_get_eaddr_mem(struct bge_softc *sc, uint8_t ether_addr[])
510438cc658fSJohn Baldwin {
510538cc658fSJohn Baldwin 	uint32_t mac_addr;
510638cc658fSJohn Baldwin 
510738cc658fSJohn Baldwin 	mac_addr = bge_readmem_ind(sc, 0x0c14);
510838cc658fSJohn Baldwin 	if ((mac_addr >> 16) == 0x484b) {
510938cc658fSJohn Baldwin 		ether_addr[0] = (uint8_t)(mac_addr >> 8);
511038cc658fSJohn Baldwin 		ether_addr[1] = (uint8_t)mac_addr;
511138cc658fSJohn Baldwin 		mac_addr = bge_readmem_ind(sc, 0x0c18);
511238cc658fSJohn Baldwin 		ether_addr[2] = (uint8_t)(mac_addr >> 24);
511338cc658fSJohn Baldwin 		ether_addr[3] = (uint8_t)(mac_addr >> 16);
511438cc658fSJohn Baldwin 		ether_addr[4] = (uint8_t)(mac_addr >> 8);
511538cc658fSJohn Baldwin 		ether_addr[5] = (uint8_t)mac_addr;
51165fea260fSMarius Strobl 		return (0);
511738cc658fSJohn Baldwin 	}
51185fea260fSMarius Strobl 	return (1);
511938cc658fSJohn Baldwin }
512038cc658fSJohn Baldwin 
512138cc658fSJohn Baldwin static int
512238cc658fSJohn Baldwin bge_get_eaddr_nvram(struct bge_softc *sc, uint8_t ether_addr[])
512338cc658fSJohn Baldwin {
512438cc658fSJohn Baldwin 	int mac_offset = BGE_EE_MAC_OFFSET;
512538cc658fSJohn Baldwin 
512638cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906)
512738cc658fSJohn Baldwin 		mac_offset = BGE_EE_MAC_OFFSET_5906;
512838cc658fSJohn Baldwin 
51295fea260fSMarius Strobl 	return (bge_read_nvram(sc, ether_addr, mac_offset + 2,
51305fea260fSMarius Strobl 	    ETHER_ADDR_LEN));
513138cc658fSJohn Baldwin }
513238cc658fSJohn Baldwin 
513338cc658fSJohn Baldwin static int
513438cc658fSJohn Baldwin bge_get_eaddr_eeprom(struct bge_softc *sc, uint8_t ether_addr[])
513538cc658fSJohn Baldwin {
513638cc658fSJohn Baldwin 
51375fea260fSMarius Strobl 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906)
51385fea260fSMarius Strobl 		return (1);
51395fea260fSMarius Strobl 
51405fea260fSMarius Strobl 	return (bge_read_eeprom(sc, ether_addr, BGE_EE_MAC_OFFSET + 2,
51415fea260fSMarius Strobl 	   ETHER_ADDR_LEN));
514238cc658fSJohn Baldwin }
514338cc658fSJohn Baldwin 
514438cc658fSJohn Baldwin static int
514538cc658fSJohn Baldwin bge_get_eaddr(struct bge_softc *sc, uint8_t eaddr[])
514638cc658fSJohn Baldwin {
514738cc658fSJohn Baldwin 	static const bge_eaddr_fcn_t bge_eaddr_funcs[] = {
514838cc658fSJohn Baldwin 		/* NOTE: Order is critical */
51495fea260fSMarius Strobl 		bge_get_eaddr_fw,
515038cc658fSJohn Baldwin 		bge_get_eaddr_mem,
515138cc658fSJohn Baldwin 		bge_get_eaddr_nvram,
515238cc658fSJohn Baldwin 		bge_get_eaddr_eeprom,
515338cc658fSJohn Baldwin 		NULL
515438cc658fSJohn Baldwin 	};
515538cc658fSJohn Baldwin 	const bge_eaddr_fcn_t *func;
515638cc658fSJohn Baldwin 
515738cc658fSJohn Baldwin 	for (func = bge_eaddr_funcs; *func != NULL; ++func) {
515838cc658fSJohn Baldwin 		if ((*func)(sc, eaddr) == 0)
515938cc658fSJohn Baldwin 			break;
516038cc658fSJohn Baldwin 	}
516138cc658fSJohn Baldwin 	return (*func == NULL ? ENXIO : 0);
516238cc658fSJohn Baldwin }
5163