xref: /freebsd/sys/dev/bge/if_bge.c (revision 1b90d0bd3e01da8e7dd8b253586cde965bcdcb78)
1098ca2bdSWarner Losh /*-
295d67482SBill Paul  * Copyright (c) 2001 Wind River Systems
395d67482SBill Paul  * Copyright (c) 1997, 1998, 1999, 2001
495d67482SBill Paul  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
595d67482SBill Paul  *
695d67482SBill Paul  * Redistribution and use in source and binary forms, with or without
795d67482SBill Paul  * modification, are permitted provided that the following conditions
895d67482SBill Paul  * are met:
995d67482SBill Paul  * 1. Redistributions of source code must retain the above copyright
1095d67482SBill Paul  *    notice, this list of conditions and the following disclaimer.
1195d67482SBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
1295d67482SBill Paul  *    notice, this list of conditions and the following disclaimer in the
1395d67482SBill Paul  *    documentation and/or other materials provided with the distribution.
1495d67482SBill Paul  * 3. All advertising materials mentioning features or use of this software
1595d67482SBill Paul  *    must display the following acknowledgement:
1695d67482SBill Paul  *	This product includes software developed by Bill Paul.
1795d67482SBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
1895d67482SBill Paul  *    may be used to endorse or promote products derived from this software
1995d67482SBill Paul  *    without specific prior written permission.
2095d67482SBill Paul  *
2195d67482SBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2295d67482SBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2395d67482SBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2495d67482SBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2595d67482SBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2695d67482SBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2795d67482SBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2895d67482SBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2995d67482SBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
3095d67482SBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3195d67482SBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
3295d67482SBill Paul  */
3395d67482SBill Paul 
34aad970f1SDavid E. O'Brien #include <sys/cdefs.h>
35aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$");
36aad970f1SDavid E. O'Brien 
3795d67482SBill Paul /*
3895d67482SBill Paul  * Broadcom BCM570x family gigabit ethernet driver for FreeBSD.
3995d67482SBill Paul  *
4095d67482SBill Paul  * The Broadcom BCM5700 is based on technology originally developed by
4195d67482SBill Paul  * Alteon Networks as part of the Tigon I and Tigon II gigabit ethernet
4295d67482SBill Paul  * MAC chips. The BCM5700, sometimes refered to as the Tigon III, has
4395d67482SBill Paul  * two on-board MIPS R4000 CPUs and can have as much as 16MB of external
4495d67482SBill Paul  * SSRAM. The BCM5700 supports TCP, UDP and IP checksum offload, jumbo
4595d67482SBill Paul  * frames, highly configurable RX filtering, and 16 RX and TX queues
4695d67482SBill Paul  * (which, along with RX filter rules, can be used for QOS applications).
4795d67482SBill Paul  * Other features, such as TCP segmentation, may be available as part
4895d67482SBill Paul  * of value-added firmware updates. Unlike the Tigon I and Tigon II,
4995d67482SBill Paul  * firmware images can be stored in hardware and need not be compiled
5095d67482SBill Paul  * into the driver.
5195d67482SBill Paul  *
5295d67482SBill Paul  * The BCM5700 supports the PCI v2.2 and PCI-X v1.0 standards, and will
5395d67482SBill Paul  * function in a 32-bit/64-bit 33/66Mhz bus, or a 64-bit/133Mhz bus.
5495d67482SBill Paul  *
5595d67482SBill Paul  * The BCM5701 is a single-chip solution incorporating both the BCM5700
5698b28ee5SBill Paul  * MAC and a BCM5401 10/100/1000 PHY. Unlike the BCM5700, the BCM5701
5795d67482SBill Paul  * does not support external SSRAM.
5895d67482SBill Paul  *
5995d67482SBill Paul  * Broadcom also produces a variation of the BCM5700 under the "Altima"
6095d67482SBill Paul  * brand name, which is functionally similar but lacks PCI-X support.
6195d67482SBill Paul  *
6295d67482SBill Paul  * Without external SSRAM, you can only have at most 4 TX rings,
6395d67482SBill Paul  * and the use of the mini RX ring is disabled. This seems to imply
6495d67482SBill Paul  * that these features are simply not available on the BCM5701. As a
6595d67482SBill Paul  * result, this driver does not implement any support for the mini RX
6695d67482SBill Paul  * ring.
6795d67482SBill Paul  */
6895d67482SBill Paul 
6975719184SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
7075719184SGleb Smirnoff #include "opt_device_polling.h"
7175719184SGleb Smirnoff #endif
7275719184SGleb Smirnoff 
7395d67482SBill Paul #include <sys/param.h>
74f41ac2beSBill Paul #include <sys/endian.h>
7595d67482SBill Paul #include <sys/systm.h>
7695d67482SBill Paul #include <sys/sockio.h>
7795d67482SBill Paul #include <sys/mbuf.h>
7895d67482SBill Paul #include <sys/malloc.h>
7995d67482SBill Paul #include <sys/kernel.h>
80fe12f24bSPoul-Henning Kamp #include <sys/module.h>
8195d67482SBill Paul #include <sys/socket.h>
82f1a7e6d5SScott Long #include <sys/sysctl.h>
8395d67482SBill Paul 
8495d67482SBill Paul #include <net/if.h>
8595d67482SBill Paul #include <net/if_arp.h>
8695d67482SBill Paul #include <net/ethernet.h>
8795d67482SBill Paul #include <net/if_dl.h>
8895d67482SBill Paul #include <net/if_media.h>
8995d67482SBill Paul 
9095d67482SBill Paul #include <net/bpf.h>
9195d67482SBill Paul 
9295d67482SBill Paul #include <net/if_types.h>
9395d67482SBill Paul #include <net/if_vlan_var.h>
9495d67482SBill Paul 
9595d67482SBill Paul #include <netinet/in_systm.h>
9695d67482SBill Paul #include <netinet/in.h>
9795d67482SBill Paul #include <netinet/ip.h>
9895d67482SBill Paul 
9995d67482SBill Paul #include <machine/bus.h>
10095d67482SBill Paul #include <machine/resource.h>
10195d67482SBill Paul #include <sys/bus.h>
10295d67482SBill Paul #include <sys/rman.h>
10395d67482SBill Paul 
10495d67482SBill Paul #include <dev/mii/mii.h>
10595d67482SBill Paul #include <dev/mii/miivar.h>
1062d3ce713SDavid E. O'Brien #include "miidevs.h"
10795d67482SBill Paul #include <dev/mii/brgphyreg.h>
10895d67482SBill Paul 
10908013fd3SMarius Strobl #ifdef __sparc64__
11008013fd3SMarius Strobl #include <dev/ofw/ofw_bus.h>
11108013fd3SMarius Strobl #include <dev/ofw/openfirm.h>
11208013fd3SMarius Strobl #include <machine/ofw_machdep.h>
11308013fd3SMarius Strobl #include <machine/ver.h>
11408013fd3SMarius Strobl #endif
11508013fd3SMarius Strobl 
1164fbd232cSWarner Losh #include <dev/pci/pcireg.h>
1174fbd232cSWarner Losh #include <dev/pci/pcivar.h>
11895d67482SBill Paul 
11995d67482SBill Paul #include <dev/bge/if_bgereg.h>
12095d67482SBill Paul 
1215ddc5794SJohn Polstra #define	BGE_CSUM_FEATURES	(CSUM_IP | CSUM_TCP | CSUM_UDP)
122d375e524SGleb Smirnoff #define	ETHER_MIN_NOPAD		(ETHER_MIN_LEN - ETHER_CRC_LEN) /* i.e., 60 */
12395d67482SBill Paul 
124f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, pci, 1, 1, 1);
125f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, ether, 1, 1, 1);
12695d67482SBill Paul MODULE_DEPEND(bge, miibus, 1, 1, 1);
12795d67482SBill Paul 
1287b279558SWarner Losh /* "device miibus" required.  See GENERIC if you get errors here. */
12995d67482SBill Paul #include "miibus_if.h"
13095d67482SBill Paul 
13195d67482SBill Paul /*
13295d67482SBill Paul  * Various supported device vendors/types and their names. Note: the
13395d67482SBill Paul  * spec seems to indicate that the hardware still has Alteon's vendor
13495d67482SBill Paul  * ID burned into it, though it will always be overriden by the vendor
13595d67482SBill Paul  * ID in the EEPROM. Just to be safe, we cover all possibilities.
13695d67482SBill Paul  */
137852c67f9SMarius Strobl static const struct bge_type {
1384c0da0ffSGleb Smirnoff 	uint16_t	bge_vid;
1394c0da0ffSGleb Smirnoff 	uint16_t	bge_did;
1404c0da0ffSGleb Smirnoff } bge_devs[] = {
1414c0da0ffSGleb Smirnoff 	{ ALTEON_VENDORID,	ALTEON_DEVICEID_BCM5700 },
1424c0da0ffSGleb Smirnoff 	{ ALTEON_VENDORID,	ALTEON_DEVICEID_BCM5701 },
14395d67482SBill Paul 
1444c0da0ffSGleb Smirnoff 	{ ALTIMA_VENDORID,	ALTIMA_DEVICE_AC1000 },
1454c0da0ffSGleb Smirnoff 	{ ALTIMA_VENDORID,	ALTIMA_DEVICE_AC1002 },
1464c0da0ffSGleb Smirnoff 	{ ALTIMA_VENDORID,	ALTIMA_DEVICE_AC9100 },
1474c0da0ffSGleb Smirnoff 
1484c0da0ffSGleb Smirnoff 	{ APPLE_VENDORID,	APPLE_DEVICE_BCM5701 },
1494c0da0ffSGleb Smirnoff 
1504c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5700 },
1514c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5701 },
1524c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5702 },
1534c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5702_ALT },
1544c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5702X },
1554c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5703 },
1564c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5703_ALT },
1574c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5703X },
1584c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5704C },
1594c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5704S },
1604c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5704S_ALT },
1614c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705 },
1624c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705F },
1634c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705K },
1644c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705M },
1654c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705M_ALT },
1664c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5714C },
1674c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5714S },
1684c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5715 },
1694c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5715S },
1704c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5720 },
1714c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5721 },
172effef978SRemko Lodder 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5722 },
173a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5723 },
1744c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5750 },
1754c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5750M },
1764c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5751 },
1774c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5751F },
1784c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5751M },
1794c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5752 },
1804c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5752M },
1814c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5753 },
1824c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5753F },
1834c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5753M },
1849e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5754 },
1859e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5754M },
1869e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5755 },
1879e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5755M },
188a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5761 },
189a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5761E },
190a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5761S },
191a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5761SE },
192a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5764 },
1934c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5780 },
1944c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5780S },
1954c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5781 },
1964c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5782 },
197a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5784 },
198a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5785F },
199a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5785G },
2009e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5786 },
2019e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5787 },
202a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5787F },
2039e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5787M },
2044c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5788 },
2054c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5789 },
2064c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5901 },
2074c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5901A2 },
2084c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5903M },
20938cc658fSJohn Baldwin 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5906 },
21038cc658fSJohn Baldwin 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5906M },
211a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57760 },
212a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57780 },
213a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57788 },
214a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57790 },
2154c0da0ffSGleb Smirnoff 
2164c0da0ffSGleb Smirnoff 	{ SK_VENDORID,		SK_DEVICEID_ALTIMA },
2174c0da0ffSGleb Smirnoff 
2184c0da0ffSGleb Smirnoff 	{ TC_VENDORID,		TC_DEVICEID_3C996 },
2194c0da0ffSGleb Smirnoff 
220a5779553SStanislav Sedov 	{ FJTSU_VENDORID,	FJTSU_DEVICEID_PW008GE4 },
221a5779553SStanislav Sedov 	{ FJTSU_VENDORID,	FJTSU_DEVICEID_PW008GE5 },
222a5779553SStanislav Sedov 	{ FJTSU_VENDORID,	FJTSU_DEVICEID_PP250450 },
223a5779553SStanislav Sedov 
2244c0da0ffSGleb Smirnoff 	{ 0, 0 }
22595d67482SBill Paul };
22695d67482SBill Paul 
2274c0da0ffSGleb Smirnoff static const struct bge_vendor {
2284c0da0ffSGleb Smirnoff 	uint16_t	v_id;
2294c0da0ffSGleb Smirnoff 	const char	*v_name;
2304c0da0ffSGleb Smirnoff } bge_vendors[] = {
2314c0da0ffSGleb Smirnoff 	{ ALTEON_VENDORID,	"Alteon" },
2324c0da0ffSGleb Smirnoff 	{ ALTIMA_VENDORID,	"Altima" },
2334c0da0ffSGleb Smirnoff 	{ APPLE_VENDORID,	"Apple" },
2344c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	"Broadcom" },
2354c0da0ffSGleb Smirnoff 	{ SK_VENDORID,		"SysKonnect" },
2364c0da0ffSGleb Smirnoff 	{ TC_VENDORID,		"3Com" },
237a5779553SStanislav Sedov 	{ FJTSU_VENDORID,	"Fujitsu" },
2384c0da0ffSGleb Smirnoff 
2394c0da0ffSGleb Smirnoff 	{ 0, NULL }
2404c0da0ffSGleb Smirnoff };
2414c0da0ffSGleb Smirnoff 
2424c0da0ffSGleb Smirnoff static const struct bge_revision {
2434c0da0ffSGleb Smirnoff 	uint32_t	br_chipid;
2444c0da0ffSGleb Smirnoff 	const char	*br_name;
2454c0da0ffSGleb Smirnoff } bge_revisions[] = {
2464c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_A0,	"BCM5700 A0" },
2474c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_A1,	"BCM5700 A1" },
2484c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_B0,	"BCM5700 B0" },
2494c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_B1,	"BCM5700 B1" },
2504c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_B2,	"BCM5700 B2" },
2514c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_B3,	"BCM5700 B3" },
2524c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_ALTIMA,	"BCM5700 Altima" },
2534c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_C0,	"BCM5700 C0" },
2544c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5701_A0,	"BCM5701 A0" },
2554c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5701_B0,	"BCM5701 B0" },
2564c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5701_B2,	"BCM5701 B2" },
2574c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5701_B5,	"BCM5701 B5" },
2584c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_A0,	"BCM5703 A0" },
2594c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_A1,	"BCM5703 A1" },
2604c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_A2,	"BCM5703 A2" },
2614c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_A3,	"BCM5703 A3" },
2629e86676bSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_B0,	"BCM5703 B0" },
2634c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_A0,	"BCM5704 A0" },
2644c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_A1,	"BCM5704 A1" },
2654c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_A2,	"BCM5704 A2" },
2664c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_A3,	"BCM5704 A3" },
2674c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_B0,	"BCM5704 B0" },
2684c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5705_A0,	"BCM5705 A0" },
2694c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5705_A1,	"BCM5705 A1" },
2704c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5705_A2,	"BCM5705 A2" },
2714c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5705_A3,	"BCM5705 A3" },
2724c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_A0,	"BCM5750 A0" },
2734c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_A1,	"BCM5750 A1" },
2744c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_A3,	"BCM5750 A3" },
2754c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_B0,	"BCM5750 B0" },
2764c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_B1,	"BCM5750 B1" },
2774c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_C0,	"BCM5750 C0" },
2784c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_C1,	"BCM5750 C1" },
27942787b76SGleb Smirnoff 	{ BGE_CHIPID_BCM5750_C2,	"BCM5750 C2" },
2804c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5714_A0,	"BCM5714 A0" },
2814c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5752_A0,	"BCM5752 A0" },
2824c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5752_A1,	"BCM5752 A1" },
2834c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5752_A2,	"BCM5752 A2" },
2844c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5714_B0,	"BCM5714 B0" },
2854c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5714_B3,	"BCM5714 B3" },
2864c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5715_A0,	"BCM5715 A0" },
2874c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5715_A1,	"BCM5715 A1" },
2880c4a1ef8SJung-uk Kim 	{ BGE_CHIPID_BCM5715_A3,	"BCM5715 A3" },
2890c4a1ef8SJung-uk Kim 	{ BGE_CHIPID_BCM5755_A0,	"BCM5755 A0" },
2900c4a1ef8SJung-uk Kim 	{ BGE_CHIPID_BCM5755_A1,	"BCM5755 A1" },
2910c4a1ef8SJung-uk Kim 	{ BGE_CHIPID_BCM5755_A2,	"BCM5755 A2" },
292bcc20328SJohn Baldwin 	{ BGE_CHIPID_BCM5722_A0,	"BCM5722 A0" },
293a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM5761_A0,	"BCM5761 A0" },
294a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM5761_A1,	"BCM5761 A1" },
295a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM5784_A0,	"BCM5784 A0" },
296a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM5784_A1,	"BCM5784 A1" },
29781179070SJung-uk Kim 	/* 5754 and 5787 share the same ASIC ID */
2986f8718a3SScott Long 	{ BGE_CHIPID_BCM5787_A0,	"BCM5754/5787 A0" },
2996f8718a3SScott Long 	{ BGE_CHIPID_BCM5787_A1,	"BCM5754/5787 A1" },
3006f8718a3SScott Long 	{ BGE_CHIPID_BCM5787_A2,	"BCM5754/5787 A2" },
30138cc658fSJohn Baldwin 	{ BGE_CHIPID_BCM5906_A1,	"BCM5906 A1" },
30238cc658fSJohn Baldwin 	{ BGE_CHIPID_BCM5906_A2,	"BCM5906 A2" },
303a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM57780_A0,	"BCM57780 A0" },
304a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM57780_A1,	"BCM57780 A1" },
3054c0da0ffSGleb Smirnoff 
3064c0da0ffSGleb Smirnoff 	{ 0, NULL }
3074c0da0ffSGleb Smirnoff };
3084c0da0ffSGleb Smirnoff 
3094c0da0ffSGleb Smirnoff /*
3104c0da0ffSGleb Smirnoff  * Some defaults for major revisions, so that newer steppings
3114c0da0ffSGleb Smirnoff  * that we don't know about have a shot at working.
3124c0da0ffSGleb Smirnoff  */
3134c0da0ffSGleb Smirnoff static const struct bge_revision bge_majorrevs[] = {
3149e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5700,		"unknown BCM5700" },
3159e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5701,		"unknown BCM5701" },
3169e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5703,		"unknown BCM5703" },
3179e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5704,		"unknown BCM5704" },
3189e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5705,		"unknown BCM5705" },
3199e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5750,		"unknown BCM5750" },
3209e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5714_A0,	"unknown BCM5714" },
3219e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5752,		"unknown BCM5752" },
3229e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5780,		"unknown BCM5780" },
3239e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5714,		"unknown BCM5714" },
3249e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5755,		"unknown BCM5755" },
325a5779553SStanislav Sedov 	{ BGE_ASICREV_BCM5761,		"unknown BCM5761" },
326a5779553SStanislav Sedov 	{ BGE_ASICREV_BCM5784,		"unknown BCM5784" },
327a5779553SStanislav Sedov 	{ BGE_ASICREV_BCM5785,		"unknown BCM5785" },
32881179070SJung-uk Kim 	/* 5754 and 5787 share the same ASIC ID */
3296f8718a3SScott Long 	{ BGE_ASICREV_BCM5787,		"unknown BCM5754/5787" },
33038cc658fSJohn Baldwin 	{ BGE_ASICREV_BCM5906,		"unknown BCM5906" },
331a5779553SStanislav Sedov 	{ BGE_ASICREV_BCM57780,		"unknown BCM57780" },
3324c0da0ffSGleb Smirnoff 
3334c0da0ffSGleb Smirnoff 	{ 0, NULL }
3344c0da0ffSGleb Smirnoff };
3354c0da0ffSGleb Smirnoff 
3360c8aa4eaSJung-uk Kim #define	BGE_IS_JUMBO_CAPABLE(sc)	((sc)->bge_flags & BGE_FLAG_JUMBO)
3370c8aa4eaSJung-uk Kim #define	BGE_IS_5700_FAMILY(sc)		((sc)->bge_flags & BGE_FLAG_5700_FAMILY)
3380c8aa4eaSJung-uk Kim #define	BGE_IS_5705_PLUS(sc)		((sc)->bge_flags & BGE_FLAG_5705_PLUS)
3390c8aa4eaSJung-uk Kim #define	BGE_IS_5714_FAMILY(sc)		((sc)->bge_flags & BGE_FLAG_5714_FAMILY)
3400c8aa4eaSJung-uk Kim #define	BGE_IS_575X_PLUS(sc)		((sc)->bge_flags & BGE_FLAG_575X_PLUS)
341a5779553SStanislav Sedov #define	BGE_IS_5755_PLUS(sc)		((sc)->bge_flags & BGE_FLAG_5755_PLUS)
3424c0da0ffSGleb Smirnoff 
3434c0da0ffSGleb Smirnoff const struct bge_revision * bge_lookup_rev(uint32_t);
3444c0da0ffSGleb Smirnoff const struct bge_vendor * bge_lookup_vendor(uint16_t);
34538cc658fSJohn Baldwin 
34638cc658fSJohn Baldwin typedef int	(*bge_eaddr_fcn_t)(struct bge_softc *, uint8_t[]);
34738cc658fSJohn Baldwin 
348e51a25f8SAlfred Perlstein static int bge_probe(device_t);
349e51a25f8SAlfred Perlstein static int bge_attach(device_t);
350e51a25f8SAlfred Perlstein static int bge_detach(device_t);
35114afefa3SPawel Jakub Dawidek static int bge_suspend(device_t);
35214afefa3SPawel Jakub Dawidek static int bge_resume(device_t);
3533f74909aSGleb Smirnoff static void bge_release_resources(struct bge_softc *);
354f41ac2beSBill Paul static void bge_dma_map_addr(void *, bus_dma_segment_t *, int, int);
355f41ac2beSBill Paul static int bge_dma_alloc(device_t);
356f41ac2beSBill Paul static void bge_dma_free(struct bge_softc *);
357f41ac2beSBill Paul 
3585fea260fSMarius Strobl static int bge_get_eaddr_fw(struct bge_softc *sc, uint8_t ether_addr[]);
35938cc658fSJohn Baldwin static int bge_get_eaddr_mem(struct bge_softc *, uint8_t[]);
36038cc658fSJohn Baldwin static int bge_get_eaddr_nvram(struct bge_softc *, uint8_t[]);
36138cc658fSJohn Baldwin static int bge_get_eaddr_eeprom(struct bge_softc *, uint8_t[]);
36238cc658fSJohn Baldwin static int bge_get_eaddr(struct bge_softc *, uint8_t[]);
36338cc658fSJohn Baldwin 
364e51a25f8SAlfred Perlstein static void bge_txeof(struct bge_softc *);
3651abcdbd1SAttilio Rao static int bge_rxeof(struct bge_softc *);
36695d67482SBill Paul 
3678cb1383cSDoug Ambrisko static void bge_asf_driver_up (struct bge_softc *);
368e51a25f8SAlfred Perlstein static void bge_tick(void *);
369e51a25f8SAlfred Perlstein static void bge_stats_update(struct bge_softc *);
3703f74909aSGleb Smirnoff static void bge_stats_update_regs(struct bge_softc *);
371676ad2c9SGleb Smirnoff static int bge_encap(struct bge_softc *, struct mbuf **, uint32_t *);
37295d67482SBill Paul 
373e51a25f8SAlfred Perlstein static void bge_intr(void *);
3740f9bd73bSSam Leffler static void bge_start_locked(struct ifnet *);
375e51a25f8SAlfred Perlstein static void bge_start(struct ifnet *);
376e51a25f8SAlfred Perlstein static int bge_ioctl(struct ifnet *, u_long, caddr_t);
3770f9bd73bSSam Leffler static void bge_init_locked(struct bge_softc *);
378e51a25f8SAlfred Perlstein static void bge_init(void *);
379e51a25f8SAlfred Perlstein static void bge_stop(struct bge_softc *);
380b74e67fbSGleb Smirnoff static void bge_watchdog(struct bge_softc *);
381b6c974e8SWarner Losh static int bge_shutdown(device_t);
38267d5e043SOleg Bulyzhin static int bge_ifmedia_upd_locked(struct ifnet *);
383e51a25f8SAlfred Perlstein static int bge_ifmedia_upd(struct ifnet *);
384e51a25f8SAlfred Perlstein static void bge_ifmedia_sts(struct ifnet *, struct ifmediareq *);
38595d67482SBill Paul 
38638cc658fSJohn Baldwin static uint8_t bge_nvram_getbyte(struct bge_softc *, int, uint8_t *);
38738cc658fSJohn Baldwin static int bge_read_nvram(struct bge_softc *, caddr_t, int, int);
38838cc658fSJohn Baldwin 
3893f74909aSGleb Smirnoff static uint8_t bge_eeprom_getbyte(struct bge_softc *, int, uint8_t *);
390e51a25f8SAlfred Perlstein static int bge_read_eeprom(struct bge_softc *, caddr_t, int, int);
39195d67482SBill Paul 
3923e9b1bcaSJung-uk Kim static void bge_setpromisc(struct bge_softc *);
393e51a25f8SAlfred Perlstein static void bge_setmulti(struct bge_softc *);
394cb2eacc7SYaroslav Tykhiy static void bge_setvlan(struct bge_softc *);
39595d67482SBill Paul 
396943787f3SPyun YongHyeon static int bge_newbuf_std(struct bge_softc *, int);
397943787f3SPyun YongHyeon static int bge_newbuf_jumbo(struct bge_softc *, int);
398e51a25f8SAlfred Perlstein static int bge_init_rx_ring_std(struct bge_softc *);
399e51a25f8SAlfred Perlstein static void bge_free_rx_ring_std(struct bge_softc *);
400e51a25f8SAlfred Perlstein static int bge_init_rx_ring_jumbo(struct bge_softc *);
401e51a25f8SAlfred Perlstein static void bge_free_rx_ring_jumbo(struct bge_softc *);
402e51a25f8SAlfred Perlstein static void bge_free_tx_ring(struct bge_softc *);
403e51a25f8SAlfred Perlstein static int bge_init_tx_ring(struct bge_softc *);
40495d67482SBill Paul 
405e51a25f8SAlfred Perlstein static int bge_chipinit(struct bge_softc *);
406e51a25f8SAlfred Perlstein static int bge_blockinit(struct bge_softc *);
40795d67482SBill Paul 
4085fea260fSMarius Strobl static int bge_has_eaddr(struct bge_softc *);
4093f74909aSGleb Smirnoff static uint32_t bge_readmem_ind(struct bge_softc *, int);
410e51a25f8SAlfred Perlstein static void bge_writemem_ind(struct bge_softc *, int, int);
41138cc658fSJohn Baldwin static void bge_writembx(struct bge_softc *, int, int);
41295d67482SBill Paul #ifdef notdef
4133f74909aSGleb Smirnoff static uint32_t bge_readreg_ind(struct bge_softc *, int);
41495d67482SBill Paul #endif
4159ba784dbSScott Long static void bge_writemem_direct(struct bge_softc *, int, int);
416e51a25f8SAlfred Perlstein static void bge_writereg_ind(struct bge_softc *, int, int);
4174f09c4c7SMarius Strobl static void bge_set_max_readrq(struct bge_softc *, int);
41895d67482SBill Paul 
419e51a25f8SAlfred Perlstein static int bge_miibus_readreg(device_t, int, int);
420e51a25f8SAlfred Perlstein static int bge_miibus_writereg(device_t, int, int, int);
421e51a25f8SAlfred Perlstein static void bge_miibus_statchg(device_t);
42275719184SGleb Smirnoff #ifdef DEVICE_POLLING
4231abcdbd1SAttilio Rao static int bge_poll(struct ifnet *ifp, enum poll_cmd cmd, int count);
42475719184SGleb Smirnoff #endif
42595d67482SBill Paul 
4268cb1383cSDoug Ambrisko #define	BGE_RESET_START 1
4278cb1383cSDoug Ambrisko #define	BGE_RESET_STOP  2
4288cb1383cSDoug Ambrisko static void bge_sig_post_reset(struct bge_softc *, int);
4298cb1383cSDoug Ambrisko static void bge_sig_legacy(struct bge_softc *, int);
4308cb1383cSDoug Ambrisko static void bge_sig_pre_reset(struct bge_softc *, int);
4318cb1383cSDoug Ambrisko static int bge_reset(struct bge_softc *);
432dab5cd05SOleg Bulyzhin static void bge_link_upd(struct bge_softc *);
43395d67482SBill Paul 
4346f8718a3SScott Long /*
4356f8718a3SScott Long  * The BGE_REGISTER_DEBUG option is only for low-level debugging.  It may
4366f8718a3SScott Long  * leak information to untrusted users.  It is also known to cause alignment
4376f8718a3SScott Long  * traps on certain architectures.
4386f8718a3SScott Long  */
4396f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG
4406f8718a3SScott Long static int bge_sysctl_debug_info(SYSCTL_HANDLER_ARGS);
4416f8718a3SScott Long static int bge_sysctl_reg_read(SYSCTL_HANDLER_ARGS);
4426f8718a3SScott Long static int bge_sysctl_mem_read(SYSCTL_HANDLER_ARGS);
4436f8718a3SScott Long #endif
4446f8718a3SScott Long static void bge_add_sysctls(struct bge_softc *);
445763757b2SScott Long static int bge_sysctl_stats(SYSCTL_HANDLER_ARGS);
4466f8718a3SScott Long 
44795d67482SBill Paul static device_method_t bge_methods[] = {
44895d67482SBill Paul 	/* Device interface */
44995d67482SBill Paul 	DEVMETHOD(device_probe,		bge_probe),
45095d67482SBill Paul 	DEVMETHOD(device_attach,	bge_attach),
45195d67482SBill Paul 	DEVMETHOD(device_detach,	bge_detach),
45295d67482SBill Paul 	DEVMETHOD(device_shutdown,	bge_shutdown),
45314afefa3SPawel Jakub Dawidek 	DEVMETHOD(device_suspend,	bge_suspend),
45414afefa3SPawel Jakub Dawidek 	DEVMETHOD(device_resume,	bge_resume),
45595d67482SBill Paul 
45695d67482SBill Paul 	/* bus interface */
45795d67482SBill Paul 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
45895d67482SBill Paul 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
45995d67482SBill Paul 
46095d67482SBill Paul 	/* MII interface */
46195d67482SBill Paul 	DEVMETHOD(miibus_readreg,	bge_miibus_readreg),
46295d67482SBill Paul 	DEVMETHOD(miibus_writereg,	bge_miibus_writereg),
46395d67482SBill Paul 	DEVMETHOD(miibus_statchg,	bge_miibus_statchg),
46495d67482SBill Paul 
46595d67482SBill Paul 	{ 0, 0 }
46695d67482SBill Paul };
46795d67482SBill Paul 
46895d67482SBill Paul static driver_t bge_driver = {
46995d67482SBill Paul 	"bge",
47095d67482SBill Paul 	bge_methods,
47195d67482SBill Paul 	sizeof(struct bge_softc)
47295d67482SBill Paul };
47395d67482SBill Paul 
47495d67482SBill Paul static devclass_t bge_devclass;
47595d67482SBill Paul 
476f246e4a1SMatthew N. Dodd DRIVER_MODULE(bge, pci, bge_driver, bge_devclass, 0, 0);
47795d67482SBill Paul DRIVER_MODULE(miibus, bge, miibus_driver, miibus_devclass, 0, 0);
47895d67482SBill Paul 
479f1a7e6d5SScott Long static int bge_allow_asf = 1;
480f1a7e6d5SScott Long 
481f1a7e6d5SScott Long TUNABLE_INT("hw.bge.allow_asf", &bge_allow_asf);
482f1a7e6d5SScott Long 
483f1a7e6d5SScott Long SYSCTL_NODE(_hw, OID_AUTO, bge, CTLFLAG_RD, 0, "BGE driver parameters");
484f1a7e6d5SScott Long SYSCTL_INT(_hw_bge, OID_AUTO, allow_asf, CTLFLAG_RD, &bge_allow_asf, 0,
485f1a7e6d5SScott Long 	"Allow ASF mode if available");
486c4529f41SMichael Reifenberger 
48708013fd3SMarius Strobl #define	SPARC64_BLADE_1500_MODEL	"SUNW,Sun-Blade-1500"
48808013fd3SMarius Strobl #define	SPARC64_BLADE_1500_PATH_BGE	"/pci@1f,700000/network@2"
48908013fd3SMarius Strobl #define	SPARC64_BLADE_2500_MODEL	"SUNW,Sun-Blade-2500"
49008013fd3SMarius Strobl #define	SPARC64_BLADE_2500_PATH_BGE	"/pci@1c,600000/network@3"
49108013fd3SMarius Strobl #define	SPARC64_OFW_SUBVENDOR		"subsystem-vendor-id"
49208013fd3SMarius Strobl 
49308013fd3SMarius Strobl static int
4945fea260fSMarius Strobl bge_has_eaddr(struct bge_softc *sc)
49508013fd3SMarius Strobl {
49608013fd3SMarius Strobl #ifdef __sparc64__
49708013fd3SMarius Strobl 	char buf[sizeof(SPARC64_BLADE_1500_PATH_BGE)];
49808013fd3SMarius Strobl 	device_t dev;
49908013fd3SMarius Strobl 	uint32_t subvendor;
50008013fd3SMarius Strobl 
50108013fd3SMarius Strobl 	dev = sc->bge_dev;
50208013fd3SMarius Strobl 
50308013fd3SMarius Strobl 	/*
50408013fd3SMarius Strobl 	 * The on-board BGEs found in sun4u machines aren't fitted with
50508013fd3SMarius Strobl 	 * an EEPROM which means that we have to obtain the MAC address
50608013fd3SMarius Strobl 	 * via OFW and that some tests will always fail.  We distinguish
50708013fd3SMarius Strobl 	 * such BGEs by the subvendor ID, which also has to be obtained
50808013fd3SMarius Strobl 	 * from OFW instead of the PCI configuration space as the latter
50908013fd3SMarius Strobl 	 * indicates Broadcom as the subvendor of the netboot interface.
51008013fd3SMarius Strobl 	 * For early Blade 1500 and 2500 we even have to check the OFW
51108013fd3SMarius Strobl 	 * device path as the subvendor ID always defaults to Broadcom
51208013fd3SMarius Strobl 	 * there.
51308013fd3SMarius Strobl 	 */
51408013fd3SMarius Strobl 	if (OF_getprop(ofw_bus_get_node(dev), SPARC64_OFW_SUBVENDOR,
51508013fd3SMarius Strobl 	    &subvendor, sizeof(subvendor)) == sizeof(subvendor) &&
51608013fd3SMarius Strobl 	    subvendor == SUN_VENDORID)
51708013fd3SMarius Strobl 		return (0);
51808013fd3SMarius Strobl 	memset(buf, 0, sizeof(buf));
51908013fd3SMarius Strobl 	if (OF_package_to_path(ofw_bus_get_node(dev), buf, sizeof(buf)) > 0) {
52008013fd3SMarius Strobl 		if (strcmp(sparc64_model, SPARC64_BLADE_1500_MODEL) == 0 &&
52108013fd3SMarius Strobl 		    strcmp(buf, SPARC64_BLADE_1500_PATH_BGE) == 0)
52208013fd3SMarius Strobl 			return (0);
52308013fd3SMarius Strobl 		if (strcmp(sparc64_model, SPARC64_BLADE_2500_MODEL) == 0 &&
52408013fd3SMarius Strobl 		    strcmp(buf, SPARC64_BLADE_2500_PATH_BGE) == 0)
52508013fd3SMarius Strobl 			return (0);
52608013fd3SMarius Strobl 	}
52708013fd3SMarius Strobl #endif
52808013fd3SMarius Strobl 	return (1);
52908013fd3SMarius Strobl }
53008013fd3SMarius Strobl 
5313f74909aSGleb Smirnoff static uint32_t
5323f74909aSGleb Smirnoff bge_readmem_ind(struct bge_softc *sc, int off)
53395d67482SBill Paul {
53495d67482SBill Paul 	device_t dev;
5356f8718a3SScott Long 	uint32_t val;
53695d67482SBill Paul 
53795d67482SBill Paul 	dev = sc->bge_dev;
53895d67482SBill Paul 
53995d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4);
5406f8718a3SScott Long 	val = pci_read_config(dev, BGE_PCI_MEMWIN_DATA, 4);
5416f8718a3SScott Long 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4);
5426f8718a3SScott Long 	return (val);
54395d67482SBill Paul }
54495d67482SBill Paul 
54595d67482SBill Paul static void
5463f74909aSGleb Smirnoff bge_writemem_ind(struct bge_softc *sc, int off, int val)
54795d67482SBill Paul {
54895d67482SBill Paul 	device_t dev;
54995d67482SBill Paul 
55095d67482SBill Paul 	dev = sc->bge_dev;
55195d67482SBill Paul 
55295d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4);
55395d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MEMWIN_DATA, val, 4);
5546f8718a3SScott Long 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4);
55595d67482SBill Paul }
55695d67482SBill Paul 
5574f09c4c7SMarius Strobl /*
5584f09c4c7SMarius Strobl  * PCI Express only
5594f09c4c7SMarius Strobl  */
5604f09c4c7SMarius Strobl static void
5614f09c4c7SMarius Strobl bge_set_max_readrq(struct bge_softc *sc, int expr_ptr)
5624f09c4c7SMarius Strobl {
5634f09c4c7SMarius Strobl 	device_t dev;
5644f09c4c7SMarius Strobl 	uint16_t val;
5654f09c4c7SMarius Strobl 
5664f09c4c7SMarius Strobl 	KASSERT((sc->bge_flags & BGE_FLAG_PCIE) && expr_ptr != 0,
5674f09c4c7SMarius Strobl 	    ("%s: not applicable", __func__));
5684f09c4c7SMarius Strobl 
5694f09c4c7SMarius Strobl 	dev = sc->bge_dev;
5704f09c4c7SMarius Strobl 
5714f09c4c7SMarius Strobl 	val = pci_read_config(dev, expr_ptr + BGE_PCIE_DEVCTL, 2);
5724f09c4c7SMarius Strobl 	if ((val & BGE_PCIE_DEVCTL_MAX_READRQ_MASK) !=
5734f09c4c7SMarius Strobl 	    BGE_PCIE_DEVCTL_MAX_READRQ_4096) {
5744f09c4c7SMarius Strobl 		if (bootverbose)
5754f09c4c7SMarius Strobl 			device_printf(dev, "adjust device control 0x%04x ",
5764f09c4c7SMarius Strobl 			    val);
5774f09c4c7SMarius Strobl 		val &= ~BGE_PCIE_DEVCTL_MAX_READRQ_MASK;
5784f09c4c7SMarius Strobl 		val |= BGE_PCIE_DEVCTL_MAX_READRQ_4096;
5794f09c4c7SMarius Strobl 		pci_write_config(dev, expr_ptr + BGE_PCIE_DEVCTL, val, 2);
5804f09c4c7SMarius Strobl 		if (bootverbose)
5814f09c4c7SMarius Strobl 			printf("-> 0x%04x\n", val);
5824f09c4c7SMarius Strobl 	}
5834f09c4c7SMarius Strobl }
5844f09c4c7SMarius Strobl 
58595d67482SBill Paul #ifdef notdef
5863f74909aSGleb Smirnoff static uint32_t
5873f74909aSGleb Smirnoff bge_readreg_ind(struct bge_softc *sc, int off)
58895d67482SBill Paul {
58995d67482SBill Paul 	device_t dev;
59095d67482SBill Paul 
59195d67482SBill Paul 	dev = sc->bge_dev;
59295d67482SBill Paul 
59395d67482SBill Paul 	pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4);
59495d67482SBill Paul 	return (pci_read_config(dev, BGE_PCI_REG_DATA, 4));
59595d67482SBill Paul }
59695d67482SBill Paul #endif
59795d67482SBill Paul 
59895d67482SBill Paul static void
5993f74909aSGleb Smirnoff bge_writereg_ind(struct bge_softc *sc, int off, int val)
60095d67482SBill Paul {
60195d67482SBill Paul 	device_t dev;
60295d67482SBill Paul 
60395d67482SBill Paul 	dev = sc->bge_dev;
60495d67482SBill Paul 
60595d67482SBill Paul 	pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4);
60695d67482SBill Paul 	pci_write_config(dev, BGE_PCI_REG_DATA, val, 4);
60795d67482SBill Paul }
60895d67482SBill Paul 
6096f8718a3SScott Long static void
6106f8718a3SScott Long bge_writemem_direct(struct bge_softc *sc, int off, int val)
6116f8718a3SScott Long {
6126f8718a3SScott Long 	CSR_WRITE_4(sc, off, val);
6136f8718a3SScott Long }
6146f8718a3SScott Long 
61538cc658fSJohn Baldwin static void
61638cc658fSJohn Baldwin bge_writembx(struct bge_softc *sc, int off, int val)
61738cc658fSJohn Baldwin {
61838cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906)
61938cc658fSJohn Baldwin 		off += BGE_LPMBX_IRQ0_HI - BGE_MBX_IRQ0_HI;
62038cc658fSJohn Baldwin 
62138cc658fSJohn Baldwin 	CSR_WRITE_4(sc, off, val);
62238cc658fSJohn Baldwin }
62338cc658fSJohn Baldwin 
624f41ac2beSBill Paul /*
625f41ac2beSBill Paul  * Map a single buffer address.
626f41ac2beSBill Paul  */
627f41ac2beSBill Paul 
628f41ac2beSBill Paul static void
6293f74909aSGleb Smirnoff bge_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
630f41ac2beSBill Paul {
631f41ac2beSBill Paul 	struct bge_dmamap_arg *ctx;
632f41ac2beSBill Paul 
633f41ac2beSBill Paul 	if (error)
634f41ac2beSBill Paul 		return;
635f41ac2beSBill Paul 
636f41ac2beSBill Paul 	ctx = arg;
637f41ac2beSBill Paul 
638f41ac2beSBill Paul 	if (nseg > ctx->bge_maxsegs) {
639f41ac2beSBill Paul 		ctx->bge_maxsegs = 0;
640f41ac2beSBill Paul 		return;
641f41ac2beSBill Paul 	}
642f41ac2beSBill Paul 
643f41ac2beSBill Paul 	ctx->bge_busaddr = segs->ds_addr;
644f41ac2beSBill Paul }
645f41ac2beSBill Paul 
64638cc658fSJohn Baldwin static uint8_t
64738cc658fSJohn Baldwin bge_nvram_getbyte(struct bge_softc *sc, int addr, uint8_t *dest)
64838cc658fSJohn Baldwin {
64938cc658fSJohn Baldwin 	uint32_t access, byte = 0;
65038cc658fSJohn Baldwin 	int i;
65138cc658fSJohn Baldwin 
65238cc658fSJohn Baldwin 	/* Lock. */
65338cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_SWARB, BGE_NVRAMSWARB_SET1);
65438cc658fSJohn Baldwin 	for (i = 0; i < 8000; i++) {
65538cc658fSJohn Baldwin 		if (CSR_READ_4(sc, BGE_NVRAM_SWARB) & BGE_NVRAMSWARB_GNT1)
65638cc658fSJohn Baldwin 			break;
65738cc658fSJohn Baldwin 		DELAY(20);
65838cc658fSJohn Baldwin 	}
65938cc658fSJohn Baldwin 	if (i == 8000)
66038cc658fSJohn Baldwin 		return (1);
66138cc658fSJohn Baldwin 
66238cc658fSJohn Baldwin 	/* Enable access. */
66338cc658fSJohn Baldwin 	access = CSR_READ_4(sc, BGE_NVRAM_ACCESS);
66438cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_ACCESS, access | BGE_NVRAMACC_ENABLE);
66538cc658fSJohn Baldwin 
66638cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_ADDR, addr & 0xfffffffc);
66738cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_CMD, BGE_NVRAM_READCMD);
66838cc658fSJohn Baldwin 	for (i = 0; i < BGE_TIMEOUT * 10; i++) {
66938cc658fSJohn Baldwin 		DELAY(10);
67038cc658fSJohn Baldwin 		if (CSR_READ_4(sc, BGE_NVRAM_CMD) & BGE_NVRAMCMD_DONE) {
67138cc658fSJohn Baldwin 			DELAY(10);
67238cc658fSJohn Baldwin 			break;
67338cc658fSJohn Baldwin 		}
67438cc658fSJohn Baldwin 	}
67538cc658fSJohn Baldwin 
67638cc658fSJohn Baldwin 	if (i == BGE_TIMEOUT * 10) {
67738cc658fSJohn Baldwin 		if_printf(sc->bge_ifp, "nvram read timed out\n");
67838cc658fSJohn Baldwin 		return (1);
67938cc658fSJohn Baldwin 	}
68038cc658fSJohn Baldwin 
68138cc658fSJohn Baldwin 	/* Get result. */
68238cc658fSJohn Baldwin 	byte = CSR_READ_4(sc, BGE_NVRAM_RDDATA);
68338cc658fSJohn Baldwin 
68438cc658fSJohn Baldwin 	*dest = (bswap32(byte) >> ((addr % 4) * 8)) & 0xFF;
68538cc658fSJohn Baldwin 
68638cc658fSJohn Baldwin 	/* Disable access. */
68738cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_ACCESS, access);
68838cc658fSJohn Baldwin 
68938cc658fSJohn Baldwin 	/* Unlock. */
69038cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_SWARB, BGE_NVRAMSWARB_CLR1);
69138cc658fSJohn Baldwin 	CSR_READ_4(sc, BGE_NVRAM_SWARB);
69238cc658fSJohn Baldwin 
69338cc658fSJohn Baldwin 	return (0);
69438cc658fSJohn Baldwin }
69538cc658fSJohn Baldwin 
69638cc658fSJohn Baldwin /*
69738cc658fSJohn Baldwin  * Read a sequence of bytes from NVRAM.
69838cc658fSJohn Baldwin  */
69938cc658fSJohn Baldwin static int
70038cc658fSJohn Baldwin bge_read_nvram(struct bge_softc *sc, caddr_t dest, int off, int cnt)
70138cc658fSJohn Baldwin {
70238cc658fSJohn Baldwin 	int err = 0, i;
70338cc658fSJohn Baldwin 	uint8_t byte = 0;
70438cc658fSJohn Baldwin 
70538cc658fSJohn Baldwin 	if (sc->bge_asicrev != BGE_ASICREV_BCM5906)
70638cc658fSJohn Baldwin 		return (1);
70738cc658fSJohn Baldwin 
70838cc658fSJohn Baldwin 	for (i = 0; i < cnt; i++) {
70938cc658fSJohn Baldwin 		err = bge_nvram_getbyte(sc, off + i, &byte);
71038cc658fSJohn Baldwin 		if (err)
71138cc658fSJohn Baldwin 			break;
71238cc658fSJohn Baldwin 		*(dest + i) = byte;
71338cc658fSJohn Baldwin 	}
71438cc658fSJohn Baldwin 
71538cc658fSJohn Baldwin 	return (err ? 1 : 0);
71638cc658fSJohn Baldwin }
71738cc658fSJohn Baldwin 
71895d67482SBill Paul /*
71995d67482SBill Paul  * Read a byte of data stored in the EEPROM at address 'addr.' The
72095d67482SBill Paul  * BCM570x supports both the traditional bitbang interface and an
72195d67482SBill Paul  * auto access interface for reading the EEPROM. We use the auto
72295d67482SBill Paul  * access method.
72395d67482SBill Paul  */
7243f74909aSGleb Smirnoff static uint8_t
7253f74909aSGleb Smirnoff bge_eeprom_getbyte(struct bge_softc *sc, int addr, uint8_t *dest)
72695d67482SBill Paul {
72795d67482SBill Paul 	int i;
7283f74909aSGleb Smirnoff 	uint32_t byte = 0;
72995d67482SBill Paul 
73095d67482SBill Paul 	/*
73195d67482SBill Paul 	 * Enable use of auto EEPROM access so we can avoid
73295d67482SBill Paul 	 * having to use the bitbang method.
73395d67482SBill Paul 	 */
73495d67482SBill Paul 	BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_AUTO_EEPROM);
73595d67482SBill Paul 
73695d67482SBill Paul 	/* Reset the EEPROM, load the clock period. */
73795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_EE_ADDR,
73895d67482SBill Paul 	    BGE_EEADDR_RESET | BGE_EEHALFCLK(BGE_HALFCLK_384SCL));
73995d67482SBill Paul 	DELAY(20);
74095d67482SBill Paul 
74195d67482SBill Paul 	/* Issue the read EEPROM command. */
74295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_EE_ADDR, BGE_EE_READCMD | addr);
74395d67482SBill Paul 
74495d67482SBill Paul 	/* Wait for completion */
74595d67482SBill Paul 	for(i = 0; i < BGE_TIMEOUT * 10; i++) {
74695d67482SBill Paul 		DELAY(10);
74795d67482SBill Paul 		if (CSR_READ_4(sc, BGE_EE_ADDR) & BGE_EEADDR_DONE)
74895d67482SBill Paul 			break;
74995d67482SBill Paul 	}
75095d67482SBill Paul 
751d5d23857SJung-uk Kim 	if (i == BGE_TIMEOUT * 10) {
752fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "EEPROM read timed out\n");
753f6789fbaSPyun YongHyeon 		return (1);
75495d67482SBill Paul 	}
75595d67482SBill Paul 
75695d67482SBill Paul 	/* Get result. */
75795d67482SBill Paul 	byte = CSR_READ_4(sc, BGE_EE_DATA);
75895d67482SBill Paul 
7590c8aa4eaSJung-uk Kim 	*dest = (byte >> ((addr % 4) * 8)) & 0xFF;
76095d67482SBill Paul 
76195d67482SBill Paul 	return (0);
76295d67482SBill Paul }
76395d67482SBill Paul 
76495d67482SBill Paul /*
76595d67482SBill Paul  * Read a sequence of bytes from the EEPROM.
76695d67482SBill Paul  */
76795d67482SBill Paul static int
7683f74909aSGleb Smirnoff bge_read_eeprom(struct bge_softc *sc, caddr_t dest, int off, int cnt)
76995d67482SBill Paul {
7703f74909aSGleb Smirnoff 	int i, error = 0;
7713f74909aSGleb Smirnoff 	uint8_t byte = 0;
77295d67482SBill Paul 
77395d67482SBill Paul 	for (i = 0; i < cnt; i++) {
7743f74909aSGleb Smirnoff 		error = bge_eeprom_getbyte(sc, off + i, &byte);
7753f74909aSGleb Smirnoff 		if (error)
77695d67482SBill Paul 			break;
77795d67482SBill Paul 		*(dest + i) = byte;
77895d67482SBill Paul 	}
77995d67482SBill Paul 
7803f74909aSGleb Smirnoff 	return (error ? 1 : 0);
78195d67482SBill Paul }
78295d67482SBill Paul 
78395d67482SBill Paul static int
7843f74909aSGleb Smirnoff bge_miibus_readreg(device_t dev, int phy, int reg)
78595d67482SBill Paul {
78695d67482SBill Paul 	struct bge_softc *sc;
7873f74909aSGleb Smirnoff 	uint32_t val, autopoll;
78895d67482SBill Paul 	int i;
78995d67482SBill Paul 
79095d67482SBill Paul 	sc = device_get_softc(dev);
79195d67482SBill Paul 
7920434d1b8SBill Paul 	/*
7930434d1b8SBill Paul 	 * Broadcom's own driver always assumes the internal
7940434d1b8SBill Paul 	 * PHY is at GMII address 1. On some chips, the PHY responds
7950434d1b8SBill Paul 	 * to accesses at all addresses, which could cause us to
7960434d1b8SBill Paul 	 * bogusly attach the PHY 32 times at probe type. Always
7970434d1b8SBill Paul 	 * restricting the lookup to address 1 is simpler than
7980434d1b8SBill Paul 	 * trying to figure out which chips revisions should be
7990434d1b8SBill Paul 	 * special-cased.
8000434d1b8SBill Paul 	 */
801b1265c1aSJohn Polstra 	if (phy != 1)
80298b28ee5SBill Paul 		return (0);
80398b28ee5SBill Paul 
80437ceeb4dSPaul Saab 	/* Reading with autopolling on may trigger PCI errors */
80537ceeb4dSPaul Saab 	autopoll = CSR_READ_4(sc, BGE_MI_MODE);
80637ceeb4dSPaul Saab 	if (autopoll & BGE_MIMODE_AUTOPOLL) {
80737ceeb4dSPaul Saab 		BGE_CLRBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL);
80837ceeb4dSPaul Saab 		DELAY(40);
80937ceeb4dSPaul Saab 	}
81037ceeb4dSPaul Saab 
81195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_READ | BGE_MICOMM_BUSY |
81295d67482SBill Paul 	    BGE_MIPHY(phy) | BGE_MIREG(reg));
81395d67482SBill Paul 
81495d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
815d5d23857SJung-uk Kim 		DELAY(10);
81695d67482SBill Paul 		val = CSR_READ_4(sc, BGE_MI_COMM);
81795d67482SBill Paul 		if (!(val & BGE_MICOMM_BUSY))
81895d67482SBill Paul 			break;
81995d67482SBill Paul 	}
82095d67482SBill Paul 
82195d67482SBill Paul 	if (i == BGE_TIMEOUT) {
8225fea260fSMarius Strobl 		device_printf(sc->bge_dev,
8235fea260fSMarius Strobl 		    "PHY read timed out (phy %d, reg %d, val 0x%08x)\n",
8245fea260fSMarius Strobl 		    phy, reg, val);
82537ceeb4dSPaul Saab 		val = 0;
82637ceeb4dSPaul Saab 		goto done;
82795d67482SBill Paul 	}
82895d67482SBill Paul 
82938cc658fSJohn Baldwin 	DELAY(5);
83095d67482SBill Paul 	val = CSR_READ_4(sc, BGE_MI_COMM);
83195d67482SBill Paul 
83237ceeb4dSPaul Saab done:
83337ceeb4dSPaul Saab 	if (autopoll & BGE_MIMODE_AUTOPOLL) {
83437ceeb4dSPaul Saab 		BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL);
83537ceeb4dSPaul Saab 		DELAY(40);
83637ceeb4dSPaul Saab 	}
83737ceeb4dSPaul Saab 
83895d67482SBill Paul 	if (val & BGE_MICOMM_READFAIL)
83995d67482SBill Paul 		return (0);
84095d67482SBill Paul 
8410c8aa4eaSJung-uk Kim 	return (val & 0xFFFF);
84295d67482SBill Paul }
84395d67482SBill Paul 
84495d67482SBill Paul static int
8453f74909aSGleb Smirnoff bge_miibus_writereg(device_t dev, int phy, int reg, int val)
84695d67482SBill Paul {
84795d67482SBill Paul 	struct bge_softc *sc;
8483f74909aSGleb Smirnoff 	uint32_t autopoll;
84995d67482SBill Paul 	int i;
85095d67482SBill Paul 
85195d67482SBill Paul 	sc = device_get_softc(dev);
85295d67482SBill Paul 
85338cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906 &&
85438cc658fSJohn Baldwin 	    (reg == BRGPHY_MII_1000CTL || reg == BRGPHY_MII_AUXCTL))
85538cc658fSJohn Baldwin 		return(0);
85638cc658fSJohn Baldwin 
85737ceeb4dSPaul Saab 	/* Reading with autopolling on may trigger PCI errors */
85837ceeb4dSPaul Saab 	autopoll = CSR_READ_4(sc, BGE_MI_MODE);
85937ceeb4dSPaul Saab 	if (autopoll & BGE_MIMODE_AUTOPOLL) {
86037ceeb4dSPaul Saab 		BGE_CLRBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL);
86137ceeb4dSPaul Saab 		DELAY(40);
86237ceeb4dSPaul Saab 	}
86337ceeb4dSPaul Saab 
86495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_WRITE | BGE_MICOMM_BUSY |
86595d67482SBill Paul 	    BGE_MIPHY(phy) | BGE_MIREG(reg) | val);
86695d67482SBill Paul 
86795d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
868d5d23857SJung-uk Kim 		DELAY(10);
86938cc658fSJohn Baldwin 		if (!(CSR_READ_4(sc, BGE_MI_COMM) & BGE_MICOMM_BUSY)) {
87038cc658fSJohn Baldwin 			DELAY(5);
87138cc658fSJohn Baldwin 			CSR_READ_4(sc, BGE_MI_COMM); /* dummy read */
87295d67482SBill Paul 			break;
873d5d23857SJung-uk Kim 		}
87438cc658fSJohn Baldwin 	}
875d5d23857SJung-uk Kim 
876d5d23857SJung-uk Kim 	if (i == BGE_TIMEOUT) {
87738cc658fSJohn Baldwin 		device_printf(sc->bge_dev,
87838cc658fSJohn Baldwin 		    "PHY write timed out (phy %d, reg %d, val %d)\n",
87938cc658fSJohn Baldwin 		    phy, reg, val);
880d5d23857SJung-uk Kim 		return (0);
88195d67482SBill Paul 	}
88295d67482SBill Paul 
88337ceeb4dSPaul Saab 	if (autopoll & BGE_MIMODE_AUTOPOLL) {
88437ceeb4dSPaul Saab 		BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL);
88537ceeb4dSPaul Saab 		DELAY(40);
88637ceeb4dSPaul Saab 	}
88737ceeb4dSPaul Saab 
88895d67482SBill Paul 	return (0);
88995d67482SBill Paul }
89095d67482SBill Paul 
89195d67482SBill Paul static void
8923f74909aSGleb Smirnoff bge_miibus_statchg(device_t dev)
89395d67482SBill Paul {
89495d67482SBill Paul 	struct bge_softc *sc;
89595d67482SBill Paul 	struct mii_data *mii;
89695d67482SBill Paul 	sc = device_get_softc(dev);
89795d67482SBill Paul 	mii = device_get_softc(sc->bge_miibus);
89895d67482SBill Paul 
89995d67482SBill Paul 	BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_PORTMODE);
9003f74909aSGleb Smirnoff 	if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T)
90195d67482SBill Paul 		BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_GMII);
9023f74909aSGleb Smirnoff 	else
90395d67482SBill Paul 		BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_MII);
90495d67482SBill Paul 
9053f74909aSGleb Smirnoff 	if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX)
90695d67482SBill Paul 		BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX);
9073f74909aSGleb Smirnoff 	else
90895d67482SBill Paul 		BGE_SETBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX);
90995d67482SBill Paul }
91095d67482SBill Paul 
91195d67482SBill Paul /*
91295d67482SBill Paul  * Intialize a standard receive ring descriptor.
91395d67482SBill Paul  */
91495d67482SBill Paul static int
915943787f3SPyun YongHyeon bge_newbuf_std(struct bge_softc *sc, int i)
91695d67482SBill Paul {
917943787f3SPyun YongHyeon 	struct mbuf *m;
91895d67482SBill Paul 	struct bge_rx_bd *r;
919a23634a1SPyun YongHyeon 	bus_dma_segment_t segs[1];
920943787f3SPyun YongHyeon 	bus_dmamap_t map;
921a23634a1SPyun YongHyeon 	int error, nsegs;
92295d67482SBill Paul 
923943787f3SPyun YongHyeon 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
924943787f3SPyun YongHyeon 	if (m == NULL)
92595d67482SBill Paul 		return (ENOBUFS);
926943787f3SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES;
927652ae483SGleb Smirnoff 	if ((sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) == 0)
928943787f3SPyun YongHyeon 		m_adj(m, ETHER_ALIGN);
929943787f3SPyun YongHyeon 
9300ac56796SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_rx_mtag,
931943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_std_sparemap, m, segs, &nsegs, 0);
932a23634a1SPyun YongHyeon 	if (error != 0) {
933943787f3SPyun YongHyeon 		m_freem(m);
934a23634a1SPyun YongHyeon 		return (error);
935f41ac2beSBill Paul 	}
936943787f3SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) {
937943787f3SPyun YongHyeon 		bus_dmamap_sync(sc->bge_cdata.bge_rx_mtag,
938943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_dmamap[i], BUS_DMASYNC_POSTREAD);
939943787f3SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_rx_mtag,
940943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_dmamap[i]);
941943787f3SPyun YongHyeon 	}
942943787f3SPyun YongHyeon 	map = sc->bge_cdata.bge_rx_std_dmamap[i];
943943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_std_dmamap[i] = sc->bge_cdata.bge_rx_std_sparemap;
944943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_std_sparemap = map;
945943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_std_chain[i] = m;
946943787f3SPyun YongHyeon 	r = &sc->bge_ldata.bge_rx_std_ring[sc->bge_std];
947a23634a1SPyun YongHyeon 	r->bge_addr.bge_addr_lo = BGE_ADDR_LO(segs[0].ds_addr);
948a23634a1SPyun YongHyeon 	r->bge_addr.bge_addr_hi = BGE_ADDR_HI(segs[0].ds_addr);
949e907febfSPyun YongHyeon 	r->bge_flags = BGE_RXBDFLAG_END;
950a23634a1SPyun YongHyeon 	r->bge_len = segs[0].ds_len;
951e907febfSPyun YongHyeon 	r->bge_idx = i;
952f41ac2beSBill Paul 
9530ac56796SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_rx_mtag,
954943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_std_dmamap[i], BUS_DMASYNC_PREREAD);
95595d67482SBill Paul 
95695d67482SBill Paul 	return (0);
95795d67482SBill Paul }
95895d67482SBill Paul 
95995d67482SBill Paul /*
96095d67482SBill Paul  * Initialize a jumbo receive ring descriptor. This allocates
96195d67482SBill Paul  * a jumbo buffer from the pool managed internally by the driver.
96295d67482SBill Paul  */
96395d67482SBill Paul static int
964943787f3SPyun YongHyeon bge_newbuf_jumbo(struct bge_softc *sc, int i)
96595d67482SBill Paul {
9661be6acb7SGleb Smirnoff 	bus_dma_segment_t segs[BGE_NSEG_JUMBO];
967943787f3SPyun YongHyeon 	bus_dmamap_t map;
9681be6acb7SGleb Smirnoff 	struct bge_extrx_bd *r;
969943787f3SPyun YongHyeon 	struct mbuf *m;
970943787f3SPyun YongHyeon 	int error, nsegs;
97195d67482SBill Paul 
972943787f3SPyun YongHyeon 	MGETHDR(m, M_DONTWAIT, MT_DATA);
973943787f3SPyun YongHyeon 	if (m == NULL)
97495d67482SBill Paul 		return (ENOBUFS);
97595d67482SBill Paul 
976943787f3SPyun YongHyeon 	m_cljget(m, M_DONTWAIT, MJUM9BYTES);
977943787f3SPyun YongHyeon 	if (!(m->m_flags & M_EXT)) {
978943787f3SPyun YongHyeon 		m_freem(m);
97995d67482SBill Paul 		return (ENOBUFS);
98095d67482SBill Paul 	}
981943787f3SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MJUM9BYTES;
982652ae483SGleb Smirnoff 	if ((sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) == 0)
983943787f3SPyun YongHyeon 		m_adj(m, ETHER_ALIGN);
9841be6acb7SGleb Smirnoff 
9851be6acb7SGleb Smirnoff 	error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_mtag_jumbo,
986943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_jumbo_sparemap, m, segs, &nsegs, 0);
987943787f3SPyun YongHyeon 	if (error != 0) {
988943787f3SPyun YongHyeon 		m_freem(m);
9891be6acb7SGleb Smirnoff 		return (error);
990f7cea149SGleb Smirnoff 	}
9911be6acb7SGleb Smirnoff 
992943787f3SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_jumbo_chain[i] == NULL) {
993943787f3SPyun YongHyeon 		bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo,
994943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_jumbo_dmamap[i], BUS_DMASYNC_POSTREAD);
995943787f3SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo,
996943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
997943787f3SPyun YongHyeon 	}
998943787f3SPyun YongHyeon 	map = sc->bge_cdata.bge_rx_jumbo_dmamap[i];
999943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_jumbo_dmamap[i] =
1000943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_jumbo_sparemap;
1001943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_jumbo_sparemap = map;
1002943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_jumbo_chain[i] = m;
10031be6acb7SGleb Smirnoff 	/*
10041be6acb7SGleb Smirnoff 	 * Fill in the extended RX buffer descriptor.
10051be6acb7SGleb Smirnoff 	 */
1006943787f3SPyun YongHyeon 	r = &sc->bge_ldata.bge_rx_jumbo_ring[sc->bge_jumbo];
10074e7ba1abSGleb Smirnoff 	r->bge_flags = BGE_RXBDFLAG_JUMBO_RING | BGE_RXBDFLAG_END;
10084e7ba1abSGleb Smirnoff 	r->bge_idx = i;
10094e7ba1abSGleb Smirnoff 	r->bge_len3 = r->bge_len2 = r->bge_len1 = 0;
10104e7ba1abSGleb Smirnoff 	switch (nsegs) {
10114e7ba1abSGleb Smirnoff 	case 4:
10124e7ba1abSGleb Smirnoff 		r->bge_addr3.bge_addr_lo = BGE_ADDR_LO(segs[3].ds_addr);
10134e7ba1abSGleb Smirnoff 		r->bge_addr3.bge_addr_hi = BGE_ADDR_HI(segs[3].ds_addr);
10144e7ba1abSGleb Smirnoff 		r->bge_len3 = segs[3].ds_len;
10154e7ba1abSGleb Smirnoff 	case 3:
1016e907febfSPyun YongHyeon 		r->bge_addr2.bge_addr_lo = BGE_ADDR_LO(segs[2].ds_addr);
1017e907febfSPyun YongHyeon 		r->bge_addr2.bge_addr_hi = BGE_ADDR_HI(segs[2].ds_addr);
1018e907febfSPyun YongHyeon 		r->bge_len2 = segs[2].ds_len;
10194e7ba1abSGleb Smirnoff 	case 2:
10204e7ba1abSGleb Smirnoff 		r->bge_addr1.bge_addr_lo = BGE_ADDR_LO(segs[1].ds_addr);
10214e7ba1abSGleb Smirnoff 		r->bge_addr1.bge_addr_hi = BGE_ADDR_HI(segs[1].ds_addr);
10224e7ba1abSGleb Smirnoff 		r->bge_len1 = segs[1].ds_len;
10234e7ba1abSGleb Smirnoff 	case 1:
10244e7ba1abSGleb Smirnoff 		r->bge_addr0.bge_addr_lo = BGE_ADDR_LO(segs[0].ds_addr);
10254e7ba1abSGleb Smirnoff 		r->bge_addr0.bge_addr_hi = BGE_ADDR_HI(segs[0].ds_addr);
10264e7ba1abSGleb Smirnoff 		r->bge_len0 = segs[0].ds_len;
10274e7ba1abSGleb Smirnoff 		break;
10284e7ba1abSGleb Smirnoff 	default:
10294e7ba1abSGleb Smirnoff 		panic("%s: %d segments\n", __func__, nsegs);
10304e7ba1abSGleb Smirnoff 	}
1031f41ac2beSBill Paul 
1032a41504a9SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo,
1033943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_jumbo_dmamap[i], BUS_DMASYNC_PREREAD);
103495d67482SBill Paul 
103595d67482SBill Paul 	return (0);
103695d67482SBill Paul }
103795d67482SBill Paul 
103895d67482SBill Paul /*
103995d67482SBill Paul  * The standard receive ring has 512 entries in it. At 2K per mbuf cluster,
104095d67482SBill Paul  * that's 1MB or memory, which is a lot. For now, we fill only the first
104195d67482SBill Paul  * 256 ring entries and hope that our CPU is fast enough to keep up with
104295d67482SBill Paul  * the NIC.
104395d67482SBill Paul  */
104495d67482SBill Paul static int
10453f74909aSGleb Smirnoff bge_init_rx_ring_std(struct bge_softc *sc)
104695d67482SBill Paul {
10473ee5d7daSPyun YongHyeon 	int error, i;
104895d67482SBill Paul 
1049e6bf277eSPyun YongHyeon 	bzero(sc->bge_ldata.bge_rx_std_ring, BGE_STD_RX_RING_SZ);
105003e78bd0SPyun YongHyeon 	sc->bge_std = 0;
105195d67482SBill Paul 	for (i = 0; i < BGE_SSLOTS; i++) {
1052943787f3SPyun YongHyeon 		if ((error = bge_newbuf_std(sc, i)) != 0)
10533ee5d7daSPyun YongHyeon 			return (error);
105403e78bd0SPyun YongHyeon 		BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT);
105595d67482SBill Paul 	};
105695d67482SBill Paul 
1057f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
1058f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_std_ring_map,
1059f41ac2beSBill Paul 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1060f41ac2beSBill Paul 
106195d67482SBill Paul 	sc->bge_std = i - 1;
106238cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std);
106395d67482SBill Paul 
106495d67482SBill Paul 	return (0);
106595d67482SBill Paul }
106695d67482SBill Paul 
106795d67482SBill Paul static void
10683f74909aSGleb Smirnoff bge_free_rx_ring_std(struct bge_softc *sc)
106995d67482SBill Paul {
107095d67482SBill Paul 	int i;
107195d67482SBill Paul 
107295d67482SBill Paul 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
107395d67482SBill Paul 		if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) {
10740ac56796SPyun YongHyeon 			bus_dmamap_sync(sc->bge_cdata.bge_rx_mtag,
1075e65bed95SPyun YongHyeon 			    sc->bge_cdata.bge_rx_std_dmamap[i],
1076e65bed95SPyun YongHyeon 			    BUS_DMASYNC_POSTREAD);
10770ac56796SPyun YongHyeon 			bus_dmamap_unload(sc->bge_cdata.bge_rx_mtag,
1078f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_std_dmamap[i]);
1079e65bed95SPyun YongHyeon 			m_freem(sc->bge_cdata.bge_rx_std_chain[i]);
1080e65bed95SPyun YongHyeon 			sc->bge_cdata.bge_rx_std_chain[i] = NULL;
108195d67482SBill Paul 		}
1082f41ac2beSBill Paul 		bzero((char *)&sc->bge_ldata.bge_rx_std_ring[i],
108395d67482SBill Paul 		    sizeof(struct bge_rx_bd));
108495d67482SBill Paul 	}
108595d67482SBill Paul }
108695d67482SBill Paul 
108795d67482SBill Paul static int
10883f74909aSGleb Smirnoff bge_init_rx_ring_jumbo(struct bge_softc *sc)
108995d67482SBill Paul {
109095d67482SBill Paul 	struct bge_rcb *rcb;
10913ee5d7daSPyun YongHyeon 	int error, i;
109295d67482SBill Paul 
1093e6bf277eSPyun YongHyeon 	bzero(sc->bge_ldata.bge_rx_jumbo_ring, BGE_JUMBO_RX_RING_SZ);
109403e78bd0SPyun YongHyeon 	sc->bge_jumbo = 0;
109595d67482SBill Paul 	for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
1096943787f3SPyun YongHyeon 		if ((error = bge_newbuf_jumbo(sc, i)) != 0)
10973ee5d7daSPyun YongHyeon 			return (error);
109803e78bd0SPyun YongHyeon 		BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT);
109995d67482SBill Paul 	};
110095d67482SBill Paul 
1101f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
1102f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_jumbo_ring_map,
1103f41ac2beSBill Paul 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1104f41ac2beSBill Paul 
110595d67482SBill Paul 	sc->bge_jumbo = i - 1;
110695d67482SBill Paul 
1107f41ac2beSBill Paul 	rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb;
11081be6acb7SGleb Smirnoff 	rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0,
11091be6acb7SGleb Smirnoff 				    BGE_RCB_FLAG_USE_EXT_RX_BD);
111067111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags);
111195d67482SBill Paul 
111238cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo);
111395d67482SBill Paul 
111495d67482SBill Paul 	return (0);
111595d67482SBill Paul }
111695d67482SBill Paul 
111795d67482SBill Paul static void
11183f74909aSGleb Smirnoff bge_free_rx_ring_jumbo(struct bge_softc *sc)
111995d67482SBill Paul {
112095d67482SBill Paul 	int i;
112195d67482SBill Paul 
112295d67482SBill Paul 	for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
112395d67482SBill Paul 		if (sc->bge_cdata.bge_rx_jumbo_chain[i] != NULL) {
1124e65bed95SPyun YongHyeon 			bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo,
1125e65bed95SPyun YongHyeon 			    sc->bge_cdata.bge_rx_jumbo_dmamap[i],
1126e65bed95SPyun YongHyeon 			    BUS_DMASYNC_POSTREAD);
1127f41ac2beSBill Paul 			bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo,
1128f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
1129e65bed95SPyun YongHyeon 			m_freem(sc->bge_cdata.bge_rx_jumbo_chain[i]);
1130e65bed95SPyun YongHyeon 			sc->bge_cdata.bge_rx_jumbo_chain[i] = NULL;
113195d67482SBill Paul 		}
1132f41ac2beSBill Paul 		bzero((char *)&sc->bge_ldata.bge_rx_jumbo_ring[i],
11331be6acb7SGleb Smirnoff 		    sizeof(struct bge_extrx_bd));
113495d67482SBill Paul 	}
113595d67482SBill Paul }
113695d67482SBill Paul 
113795d67482SBill Paul static void
11383f74909aSGleb Smirnoff bge_free_tx_ring(struct bge_softc *sc)
113995d67482SBill Paul {
114095d67482SBill Paul 	int i;
114195d67482SBill Paul 
1142f41ac2beSBill Paul 	if (sc->bge_ldata.bge_tx_ring == NULL)
114395d67482SBill Paul 		return;
114495d67482SBill Paul 
114595d67482SBill Paul 	for (i = 0; i < BGE_TX_RING_CNT; i++) {
114695d67482SBill Paul 		if (sc->bge_cdata.bge_tx_chain[i] != NULL) {
11470ac56796SPyun YongHyeon 			bus_dmamap_sync(sc->bge_cdata.bge_tx_mtag,
1148e65bed95SPyun YongHyeon 			    sc->bge_cdata.bge_tx_dmamap[i],
1149e65bed95SPyun YongHyeon 			    BUS_DMASYNC_POSTWRITE);
11500ac56796SPyun YongHyeon 			bus_dmamap_unload(sc->bge_cdata.bge_tx_mtag,
1151f41ac2beSBill Paul 			    sc->bge_cdata.bge_tx_dmamap[i]);
1152e65bed95SPyun YongHyeon 			m_freem(sc->bge_cdata.bge_tx_chain[i]);
1153e65bed95SPyun YongHyeon 			sc->bge_cdata.bge_tx_chain[i] = NULL;
115495d67482SBill Paul 		}
1155f41ac2beSBill Paul 		bzero((char *)&sc->bge_ldata.bge_tx_ring[i],
115695d67482SBill Paul 		    sizeof(struct bge_tx_bd));
115795d67482SBill Paul 	}
115895d67482SBill Paul }
115995d67482SBill Paul 
116095d67482SBill Paul static int
11613f74909aSGleb Smirnoff bge_init_tx_ring(struct bge_softc *sc)
116295d67482SBill Paul {
116395d67482SBill Paul 	sc->bge_txcnt = 0;
116495d67482SBill Paul 	sc->bge_tx_saved_considx = 0;
11653927098fSPaul Saab 
1166e6bf277eSPyun YongHyeon 	bzero(sc->bge_ldata.bge_tx_ring, BGE_TX_RING_SZ);
1167e6bf277eSPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_tx_ring_tag,
11685c1da2faSPyun YongHyeon 	    sc->bge_cdata.bge_tx_ring_map, BUS_DMASYNC_PREWRITE);
1169e6bf277eSPyun YongHyeon 
117014bbd30fSGleb Smirnoff 	/* Initialize transmit producer index for host-memory send ring. */
117114bbd30fSGleb Smirnoff 	sc->bge_tx_prodidx = 0;
117238cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bge_tx_prodidx);
117314bbd30fSGleb Smirnoff 
11743927098fSPaul Saab 	/* 5700 b2 errata */
1175e0ced696SPaul Saab 	if (sc->bge_chiprev == BGE_CHIPREV_5700_BX)
117638cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bge_tx_prodidx);
11773927098fSPaul Saab 
117814bbd30fSGleb Smirnoff 	/* NIC-memory send ring not used; initialize to zero. */
117938cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_TX_NIC_PROD0_LO, 0);
11803927098fSPaul Saab 	/* 5700 b2 errata */
1181e0ced696SPaul Saab 	if (sc->bge_chiprev == BGE_CHIPREV_5700_BX)
118238cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_TX_NIC_PROD0_LO, 0);
118395d67482SBill Paul 
118495d67482SBill Paul 	return (0);
118595d67482SBill Paul }
118695d67482SBill Paul 
118795d67482SBill Paul static void
11883e9b1bcaSJung-uk Kim bge_setpromisc(struct bge_softc *sc)
11893e9b1bcaSJung-uk Kim {
11903e9b1bcaSJung-uk Kim 	struct ifnet *ifp;
11913e9b1bcaSJung-uk Kim 
11923e9b1bcaSJung-uk Kim 	BGE_LOCK_ASSERT(sc);
11933e9b1bcaSJung-uk Kim 
11943e9b1bcaSJung-uk Kim 	ifp = sc->bge_ifp;
11953e9b1bcaSJung-uk Kim 
119645ee6ab3SJung-uk Kim 	/* Enable or disable promiscuous mode as needed. */
11973e9b1bcaSJung-uk Kim 	if (ifp->if_flags & IFF_PROMISC)
119845ee6ab3SJung-uk Kim 		BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC);
11993e9b1bcaSJung-uk Kim 	else
120045ee6ab3SJung-uk Kim 		BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC);
12013e9b1bcaSJung-uk Kim }
12023e9b1bcaSJung-uk Kim 
12033e9b1bcaSJung-uk Kim static void
12043f74909aSGleb Smirnoff bge_setmulti(struct bge_softc *sc)
120595d67482SBill Paul {
120695d67482SBill Paul 	struct ifnet *ifp;
120795d67482SBill Paul 	struct ifmultiaddr *ifma;
12083f74909aSGleb Smirnoff 	uint32_t hashes[4] = { 0, 0, 0, 0 };
120995d67482SBill Paul 	int h, i;
121095d67482SBill Paul 
12110f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
12120f9bd73bSSam Leffler 
1213fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
121495d67482SBill Paul 
121595d67482SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
121695d67482SBill Paul 		for (i = 0; i < 4; i++)
12170c8aa4eaSJung-uk Kim 			CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0xFFFFFFFF);
121895d67482SBill Paul 		return;
121995d67482SBill Paul 	}
122095d67482SBill Paul 
122195d67482SBill Paul 	/* First, zot all the existing filters. */
122295d67482SBill Paul 	for (i = 0; i < 4; i++)
122395d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0);
122495d67482SBill Paul 
122595d67482SBill Paul 	/* Now program new ones. */
1226eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
122795d67482SBill Paul 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
122895d67482SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
122995d67482SBill Paul 			continue;
12300e939c0cSChristian Weisgerber 		h = ether_crc32_le(LLADDR((struct sockaddr_dl *)
12310c8aa4eaSJung-uk Kim 		    ifma->ifma_addr), ETHER_ADDR_LEN) & 0x7F;
12320c8aa4eaSJung-uk Kim 		hashes[(h & 0x60) >> 5] |= 1 << (h & 0x1F);
123395d67482SBill Paul 	}
1234eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
123595d67482SBill Paul 
123695d67482SBill Paul 	for (i = 0; i < 4; i++)
123795d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), hashes[i]);
123895d67482SBill Paul }
123995d67482SBill Paul 
12408cb1383cSDoug Ambrisko static void
1241cb2eacc7SYaroslav Tykhiy bge_setvlan(struct bge_softc *sc)
1242cb2eacc7SYaroslav Tykhiy {
1243cb2eacc7SYaroslav Tykhiy 	struct ifnet *ifp;
1244cb2eacc7SYaroslav Tykhiy 
1245cb2eacc7SYaroslav Tykhiy 	BGE_LOCK_ASSERT(sc);
1246cb2eacc7SYaroslav Tykhiy 
1247cb2eacc7SYaroslav Tykhiy 	ifp = sc->bge_ifp;
1248cb2eacc7SYaroslav Tykhiy 
1249cb2eacc7SYaroslav Tykhiy 	/* Enable or disable VLAN tag stripping as needed. */
1250cb2eacc7SYaroslav Tykhiy 	if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING)
1251cb2eacc7SYaroslav Tykhiy 		BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_KEEP_VLAN_DIAG);
1252cb2eacc7SYaroslav Tykhiy 	else
1253cb2eacc7SYaroslav Tykhiy 		BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_KEEP_VLAN_DIAG);
1254cb2eacc7SYaroslav Tykhiy }
1255cb2eacc7SYaroslav Tykhiy 
1256cb2eacc7SYaroslav Tykhiy static void
12578cb1383cSDoug Ambrisko bge_sig_pre_reset(sc, type)
12588cb1383cSDoug Ambrisko 	struct bge_softc *sc;
12598cb1383cSDoug Ambrisko 	int type;
12608cb1383cSDoug Ambrisko {
12618cb1383cSDoug Ambrisko 	/*
12628cb1383cSDoug Ambrisko 	 * Some chips don't like this so only do this if ASF is enabled
12638cb1383cSDoug Ambrisko 	 */
12648cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode)
12658cb1383cSDoug Ambrisko 		bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER);
12668cb1383cSDoug Ambrisko 
12678cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_NEW_HANDSHAKE) {
12688cb1383cSDoug Ambrisko 		switch (type) {
12698cb1383cSDoug Ambrisko 		case BGE_RESET_START:
12708cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SDI_STATUS, 0x1); /* START */
12718cb1383cSDoug Ambrisko 			break;
12728cb1383cSDoug Ambrisko 		case BGE_RESET_STOP:
12738cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SDI_STATUS, 0x2); /* UNLOAD */
12748cb1383cSDoug Ambrisko 			break;
12758cb1383cSDoug Ambrisko 		}
12768cb1383cSDoug Ambrisko 	}
12778cb1383cSDoug Ambrisko }
12788cb1383cSDoug Ambrisko 
12798cb1383cSDoug Ambrisko static void
12808cb1383cSDoug Ambrisko bge_sig_post_reset(sc, type)
12818cb1383cSDoug Ambrisko 	struct bge_softc *sc;
12828cb1383cSDoug Ambrisko 	int type;
12838cb1383cSDoug Ambrisko {
12848cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_NEW_HANDSHAKE) {
12858cb1383cSDoug Ambrisko 		switch (type) {
12868cb1383cSDoug Ambrisko 		case BGE_RESET_START:
12878cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SDI_STATUS, 0x80000001);
12888cb1383cSDoug Ambrisko 			/* START DONE */
12898cb1383cSDoug Ambrisko 			break;
12908cb1383cSDoug Ambrisko 		case BGE_RESET_STOP:
12918cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SDI_STATUS, 0x80000002);
12928cb1383cSDoug Ambrisko 			break;
12938cb1383cSDoug Ambrisko 		}
12948cb1383cSDoug Ambrisko 	}
12958cb1383cSDoug Ambrisko }
12968cb1383cSDoug Ambrisko 
12978cb1383cSDoug Ambrisko static void
12988cb1383cSDoug Ambrisko bge_sig_legacy(sc, type)
12998cb1383cSDoug Ambrisko 	struct bge_softc *sc;
13008cb1383cSDoug Ambrisko 	int type;
13018cb1383cSDoug Ambrisko {
13028cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode) {
13038cb1383cSDoug Ambrisko 		switch (type) {
13048cb1383cSDoug Ambrisko 		case BGE_RESET_START:
13058cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SDI_STATUS, 0x1); /* START */
13068cb1383cSDoug Ambrisko 			break;
13078cb1383cSDoug Ambrisko 		case BGE_RESET_STOP:
13088cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SDI_STATUS, 0x2); /* UNLOAD */
13098cb1383cSDoug Ambrisko 			break;
13108cb1383cSDoug Ambrisko 		}
13118cb1383cSDoug Ambrisko 	}
13128cb1383cSDoug Ambrisko }
13138cb1383cSDoug Ambrisko 
13148cb1383cSDoug Ambrisko void bge_stop_fw(struct bge_softc *);
13158cb1383cSDoug Ambrisko void
13168cb1383cSDoug Ambrisko bge_stop_fw(sc)
13178cb1383cSDoug Ambrisko 	struct bge_softc *sc;
13188cb1383cSDoug Ambrisko {
13198cb1383cSDoug Ambrisko 	int i;
13208cb1383cSDoug Ambrisko 
13218cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode) {
13228cb1383cSDoug Ambrisko 		bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM_FW, BGE_FW_PAUSE);
13238cb1383cSDoug Ambrisko 		CSR_WRITE_4(sc, BGE_CPU_EVENT,
132439153c5aSJung-uk Kim 		    CSR_READ_4(sc, BGE_CPU_EVENT) | (1 << 14));
13258cb1383cSDoug Ambrisko 
13268cb1383cSDoug Ambrisko 		for (i = 0; i < 100; i++ ) {
13278cb1383cSDoug Ambrisko 			if (!(CSR_READ_4(sc, BGE_CPU_EVENT) & (1 << 14)))
13288cb1383cSDoug Ambrisko 				break;
13298cb1383cSDoug Ambrisko 			DELAY(10);
13308cb1383cSDoug Ambrisko 		}
13318cb1383cSDoug Ambrisko 	}
13328cb1383cSDoug Ambrisko }
13338cb1383cSDoug Ambrisko 
133495d67482SBill Paul /*
1335c9ffd9f0SMarius Strobl  * Do endian, PCI and DMA initialization.
133695d67482SBill Paul  */
133795d67482SBill Paul static int
13383f74909aSGleb Smirnoff bge_chipinit(struct bge_softc *sc)
133995d67482SBill Paul {
13403f74909aSGleb Smirnoff 	uint32_t dma_rw_ctl;
134195d67482SBill Paul 	int i;
134295d67482SBill Paul 
13438cb1383cSDoug Ambrisko 	/* Set endianness before we access any non-PCI registers. */
1344e907febfSPyun YongHyeon 	pci_write_config(sc->bge_dev, BGE_PCI_MISC_CTL, BGE_INIT, 4);
134595d67482SBill Paul 
134695d67482SBill Paul 	/* Clear the MAC control register */
134795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_MODE, 0);
134895d67482SBill Paul 
134995d67482SBill Paul 	/*
135095d67482SBill Paul 	 * Clear the MAC statistics block in the NIC's
135195d67482SBill Paul 	 * internal memory.
135295d67482SBill Paul 	 */
135395d67482SBill Paul 	for (i = BGE_STATS_BLOCK;
13543f74909aSGleb Smirnoff 	    i < BGE_STATS_BLOCK_END + 1; i += sizeof(uint32_t))
135595d67482SBill Paul 		BGE_MEMWIN_WRITE(sc, i, 0);
135695d67482SBill Paul 
135795d67482SBill Paul 	for (i = BGE_STATUS_BLOCK;
13583f74909aSGleb Smirnoff 	    i < BGE_STATUS_BLOCK_END + 1; i += sizeof(uint32_t))
135995d67482SBill Paul 		BGE_MEMWIN_WRITE(sc, i, 0);
136095d67482SBill Paul 
1361186f842bSJung-uk Kim 	/*
1362186f842bSJung-uk Kim 	 * Set up the PCI DMA control register.
1363186f842bSJung-uk Kim 	 */
1364186f842bSJung-uk Kim 	dma_rw_ctl = BGE_PCIDMARWCTL_RD_CMD_SHIFT(6) |
1365186f842bSJung-uk Kim 	    BGE_PCIDMARWCTL_WR_CMD_SHIFT(7);
1366652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_PCIE) {
1367186f842bSJung-uk Kim 		/* Read watermark not used, 128 bytes for write. */
1368186f842bSJung-uk Kim 		dma_rw_ctl |= BGE_PCIDMARWCTL_WR_WAT_SHIFT(3);
1369652ae483SGleb Smirnoff 	} else if (sc->bge_flags & BGE_FLAG_PCIX) {
13704c0da0ffSGleb Smirnoff 		if (BGE_IS_5714_FAMILY(sc)) {
1371186f842bSJung-uk Kim 			/* 256 bytes for read and write. */
1372186f842bSJung-uk Kim 			dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(2) |
1373186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_WR_WAT_SHIFT(2);
1374186f842bSJung-uk Kim 			dma_rw_ctl |= (sc->bge_asicrev == BGE_ASICREV_BCM5780) ?
1375186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL :
1376186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_ONEDMA_ATONCE_LOCAL;
1377186f842bSJung-uk Kim 		} else if (sc->bge_asicrev == BGE_ASICREV_BCM5704) {
1378186f842bSJung-uk Kim 			/* 1536 bytes for read, 384 bytes for write. */
1379186f842bSJung-uk Kim 			dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(7) |
1380186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_WR_WAT_SHIFT(3);
1381186f842bSJung-uk Kim 		} else {
1382186f842bSJung-uk Kim 			/* 384 bytes for read and write. */
1383186f842bSJung-uk Kim 			dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(3) |
1384186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_WR_WAT_SHIFT(3) |
13850c8aa4eaSJung-uk Kim 			    0x0F;
1386186f842bSJung-uk Kim 		}
1387e0ced696SPaul Saab 		if (sc->bge_asicrev == BGE_ASICREV_BCM5703 ||
1388e0ced696SPaul Saab 		    sc->bge_asicrev == BGE_ASICREV_BCM5704) {
13893f74909aSGleb Smirnoff 			uint32_t tmp;
13905cba12d3SPaul Saab 
1391186f842bSJung-uk Kim 			/* Set ONE_DMA_AT_ONCE for hardware workaround. */
13920c8aa4eaSJung-uk Kim 			tmp = CSR_READ_4(sc, BGE_PCI_CLKCTL) & 0x1F;
1393186f842bSJung-uk Kim 			if (tmp == 6 || tmp == 7)
1394186f842bSJung-uk Kim 				dma_rw_ctl |=
1395186f842bSJung-uk Kim 				    BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL;
13965cba12d3SPaul Saab 
1397186f842bSJung-uk Kim 			/* Set PCI-X DMA write workaround. */
1398186f842bSJung-uk Kim 			dma_rw_ctl |= BGE_PCIDMARWCTL_ASRT_ALL_BE;
1399186f842bSJung-uk Kim 		}
1400186f842bSJung-uk Kim 	} else {
1401186f842bSJung-uk Kim 		/* Conventional PCI bus: 256 bytes for read and write. */
1402186f842bSJung-uk Kim 		dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(7) |
1403186f842bSJung-uk Kim 		    BGE_PCIDMARWCTL_WR_WAT_SHIFT(7);
1404186f842bSJung-uk Kim 
1405186f842bSJung-uk Kim 		if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
1406186f842bSJung-uk Kim 		    sc->bge_asicrev != BGE_ASICREV_BCM5750)
1407186f842bSJung-uk Kim 			dma_rw_ctl |= 0x0F;
1408186f842bSJung-uk Kim 	}
1409186f842bSJung-uk Kim 	if (sc->bge_asicrev == BGE_ASICREV_BCM5700 ||
1410186f842bSJung-uk Kim 	    sc->bge_asicrev == BGE_ASICREV_BCM5701)
1411186f842bSJung-uk Kim 		dma_rw_ctl |= BGE_PCIDMARWCTL_USE_MRM |
1412186f842bSJung-uk Kim 		    BGE_PCIDMARWCTL_ASRT_ALL_BE;
1413e0ced696SPaul Saab 	if (sc->bge_asicrev == BGE_ASICREV_BCM5703 ||
1414186f842bSJung-uk Kim 	    sc->bge_asicrev == BGE_ASICREV_BCM5704)
14155cba12d3SPaul Saab 		dma_rw_ctl &= ~BGE_PCIDMARWCTL_MINDMA;
14165cba12d3SPaul Saab 	pci_write_config(sc->bge_dev, BGE_PCI_DMA_RW_CTL, dma_rw_ctl, 4);
141795d67482SBill Paul 
141895d67482SBill Paul 	/*
141995d67482SBill Paul 	 * Set up general mode register.
142095d67482SBill Paul 	 */
1421e907febfSPyun YongHyeon 	CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS |
142295d67482SBill Paul 	    BGE_MODECTL_MAC_ATTN_INTR | BGE_MODECTL_HOST_SEND_BDS |
1423ee7ef91cSOleg Bulyzhin 	    BGE_MODECTL_TX_NO_PHDR_CSUM);
142495d67482SBill Paul 
142595d67482SBill Paul 	/*
142690447aadSMarius Strobl 	 * BCM5701 B5 have a bug causing data corruption when using
142790447aadSMarius Strobl 	 * 64-bit DMA reads, which can be terminated early and then
142890447aadSMarius Strobl 	 * completed later as 32-bit accesses, in combination with
142990447aadSMarius Strobl 	 * certain bridges.
143090447aadSMarius Strobl 	 */
143190447aadSMarius Strobl 	if (sc->bge_asicrev == BGE_ASICREV_BCM5701 &&
143290447aadSMarius Strobl 	    sc->bge_chipid == BGE_CHIPID_BCM5701_B5)
143390447aadSMarius Strobl 		BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_FORCE_PCI32);
143490447aadSMarius Strobl 
143590447aadSMarius Strobl 	/*
14368cb1383cSDoug Ambrisko 	 * Tell the firmware the driver is running
14378cb1383cSDoug Ambrisko 	 */
14388cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_STACKUP)
14398cb1383cSDoug Ambrisko 		BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
14408cb1383cSDoug Ambrisko 
14418cb1383cSDoug Ambrisko 	/*
1442ea13bdd5SJohn Polstra 	 * Disable memory write invalidate.  Apparently it is not supported
1443c9ffd9f0SMarius Strobl 	 * properly by these devices.  Also ensure that INTx isn't disabled,
1444c9ffd9f0SMarius Strobl 	 * as these chips need it even when using MSI.
144595d67482SBill Paul 	 */
1446c9ffd9f0SMarius Strobl 	PCI_CLRBIT(sc->bge_dev, BGE_PCI_CMD,
1447c9ffd9f0SMarius Strobl 	    PCIM_CMD_INTxDIS | PCIM_CMD_MWIEN, 4);
144895d67482SBill Paul 
144995d67482SBill Paul 	/* Set the timer prescaler (always 66Mhz) */
14500c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_MISC_CFG, BGE_32BITTIME_66MHZ);
145195d67482SBill Paul 
145238cc658fSJohn Baldwin 	/* XXX: The Linux tg3 driver does this at the start of brgphy_reset. */
145338cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906) {
145438cc658fSJohn Baldwin 		DELAY(40);	/* XXX */
145538cc658fSJohn Baldwin 
145638cc658fSJohn Baldwin 		/* Put PHY into ready state */
145738cc658fSJohn Baldwin 		BGE_CLRBIT(sc, BGE_MISC_CFG, BGE_MISCCFG_EPHY_IDDQ);
145838cc658fSJohn Baldwin 		CSR_READ_4(sc, BGE_MISC_CFG); /* Flush */
145938cc658fSJohn Baldwin 		DELAY(40);
146038cc658fSJohn Baldwin 	}
146138cc658fSJohn Baldwin 
146295d67482SBill Paul 	return (0);
146395d67482SBill Paul }
146495d67482SBill Paul 
146595d67482SBill Paul static int
14663f74909aSGleb Smirnoff bge_blockinit(struct bge_softc *sc)
146795d67482SBill Paul {
146895d67482SBill Paul 	struct bge_rcb *rcb;
1469e907febfSPyun YongHyeon 	bus_size_t vrcb;
1470e907febfSPyun YongHyeon 	bge_hostaddr taddr;
14716f8718a3SScott Long 	uint32_t val;
147295d67482SBill Paul 	int i;
147395d67482SBill Paul 
147495d67482SBill Paul 	/*
147595d67482SBill Paul 	 * Initialize the memory window pointer register so that
147695d67482SBill Paul 	 * we can access the first 32K of internal NIC RAM. This will
147795d67482SBill Paul 	 * allow us to set up the TX send ring RCBs and the RX return
147895d67482SBill Paul 	 * ring RCBs, plus other things which live in NIC memory.
147995d67482SBill Paul 	 */
148095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_PCI_MEMWIN_BASEADDR, 0);
148195d67482SBill Paul 
1482822f63fcSBill Paul 	/* Note: the BCM5704 has a smaller mbuf space than other chips. */
1483822f63fcSBill Paul 
14847ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc))) {
148595d67482SBill Paul 		/* Configure mbuf memory pool */
14860dae9719SJung-uk Kim 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR, BGE_BUFFPOOL_1);
1487822f63fcSBill Paul 		if (sc->bge_asicrev == BGE_ASICREV_BCM5704)
1488822f63fcSBill Paul 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x10000);
1489822f63fcSBill Paul 		else
149095d67482SBill Paul 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000);
149195d67482SBill Paul 
149295d67482SBill Paul 		/* Configure DMA resource pool */
14930434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_BASEADDR,
14940434d1b8SBill Paul 		    BGE_DMA_DESCRIPTORS);
149595d67482SBill Paul 		CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LEN, 0x2000);
14960434d1b8SBill Paul 	}
149795d67482SBill Paul 
149895d67482SBill Paul 	/* Configure mbuf pool watermarks */
149938cc658fSJohn Baldwin 	if (!BGE_IS_5705_PLUS(sc)) {
1500fa228020SPaul Saab 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x50);
1501fa228020SPaul Saab 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x20);
1502fa228020SPaul Saab 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60);
150338cc658fSJohn Baldwin 	} else if (sc->bge_asicrev == BGE_ASICREV_BCM5906) {
150438cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0);
150538cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x04);
150638cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x10);
150738cc658fSJohn Baldwin 	} else {
150838cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0);
150938cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x10);
151038cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60);
151138cc658fSJohn Baldwin 	}
151295d67482SBill Paul 
151395d67482SBill Paul 	/* Configure DMA resource watermarks */
151495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LOWAT, 5);
151595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_HIWAT, 10);
151695d67482SBill Paul 
151795d67482SBill Paul 	/* Enable buffer manager */
15187ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc))) {
151995d67482SBill Paul 		CSR_WRITE_4(sc, BGE_BMAN_MODE,
152095d67482SBill Paul 		    BGE_BMANMODE_ENABLE | BGE_BMANMODE_LOMBUF_ATTN);
152195d67482SBill Paul 
152295d67482SBill Paul 		/* Poll for buffer manager start indication */
152395d67482SBill Paul 		for (i = 0; i < BGE_TIMEOUT; i++) {
1524d5d23857SJung-uk Kim 			DELAY(10);
15250c8aa4eaSJung-uk Kim 			if (CSR_READ_4(sc, BGE_BMAN_MODE) & BGE_BMANMODE_ENABLE)
152695d67482SBill Paul 				break;
152795d67482SBill Paul 		}
152895d67482SBill Paul 
152995d67482SBill Paul 		if (i == BGE_TIMEOUT) {
1530fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev,
1531fe806fdaSPyun YongHyeon 			    "buffer manager failed to start\n");
153295d67482SBill Paul 			return (ENXIO);
153395d67482SBill Paul 		}
15340434d1b8SBill Paul 	}
153595d67482SBill Paul 
153695d67482SBill Paul 	/* Enable flow-through queues */
15370c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF);
153895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0);
153995d67482SBill Paul 
154095d67482SBill Paul 	/* Wait until queue initialization is complete */
154195d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
1542d5d23857SJung-uk Kim 		DELAY(10);
154395d67482SBill Paul 		if (CSR_READ_4(sc, BGE_FTQ_RESET) == 0)
154495d67482SBill Paul 			break;
154595d67482SBill Paul 	}
154695d67482SBill Paul 
154795d67482SBill Paul 	if (i == BGE_TIMEOUT) {
1548fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "flow-through queue init failed\n");
154995d67482SBill Paul 		return (ENXIO);
155095d67482SBill Paul 	}
155195d67482SBill Paul 
155295d67482SBill Paul 	/* Initialize the standard RX ring control block */
1553f41ac2beSBill Paul 	rcb = &sc->bge_ldata.bge_info.bge_std_rx_rcb;
1554f41ac2beSBill Paul 	rcb->bge_hostaddr.bge_addr_lo =
1555f41ac2beSBill Paul 	    BGE_ADDR_LO(sc->bge_ldata.bge_rx_std_ring_paddr);
1556f41ac2beSBill Paul 	rcb->bge_hostaddr.bge_addr_hi =
1557f41ac2beSBill Paul 	    BGE_ADDR_HI(sc->bge_ldata.bge_rx_std_ring_paddr);
1558f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
1559f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREREAD);
15607ee00338SJung-uk Kim 	if (BGE_IS_5705_PLUS(sc))
15610434d1b8SBill Paul 		rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(512, 0);
15620434d1b8SBill Paul 	else
15630434d1b8SBill Paul 		rcb->bge_maxlen_flags =
15640434d1b8SBill Paul 		    BGE_RCB_MAXLEN_FLAGS(BGE_MAX_FRAMELEN, 0);
156595d67482SBill Paul 	rcb->bge_nicaddr = BGE_STD_RX_RINGS;
15660c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_HI, rcb->bge_hostaddr.bge_addr_hi);
15670c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_LO, rcb->bge_hostaddr.bge_addr_lo);
1568f41ac2beSBill Paul 
156967111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags);
157067111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_NICADDR, rcb->bge_nicaddr);
157195d67482SBill Paul 
157295d67482SBill Paul 	/*
157395d67482SBill Paul 	 * Initialize the jumbo RX ring control block
157495d67482SBill Paul 	 * We set the 'ring disabled' bit in the flags
157595d67482SBill Paul 	 * field until we're actually ready to start
157695d67482SBill Paul 	 * using this ring (i.e. once we set the MTU
157795d67482SBill Paul 	 * high enough to require it).
157895d67482SBill Paul 	 */
15794c0da0ffSGleb Smirnoff 	if (BGE_IS_JUMBO_CAPABLE(sc)) {
1580f41ac2beSBill Paul 		rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb;
1581f41ac2beSBill Paul 
1582f41ac2beSBill Paul 		rcb->bge_hostaddr.bge_addr_lo =
1583f41ac2beSBill Paul 		    BGE_ADDR_LO(sc->bge_ldata.bge_rx_jumbo_ring_paddr);
1584f41ac2beSBill Paul 		rcb->bge_hostaddr.bge_addr_hi =
1585f41ac2beSBill Paul 		    BGE_ADDR_HI(sc->bge_ldata.bge_rx_jumbo_ring_paddr);
1586f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
1587f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map,
1588f41ac2beSBill Paul 		    BUS_DMASYNC_PREREAD);
15891be6acb7SGleb Smirnoff 		rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0,
15901be6acb7SGleb Smirnoff 		    BGE_RCB_FLAG_USE_EXT_RX_BD | BGE_RCB_FLAG_RING_DISABLED);
159195d67482SBill Paul 		rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS;
159267111612SJohn Polstra 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_HI,
159367111612SJohn Polstra 		    rcb->bge_hostaddr.bge_addr_hi);
159467111612SJohn Polstra 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_LO,
159567111612SJohn Polstra 		    rcb->bge_hostaddr.bge_addr_lo);
1596f41ac2beSBill Paul 
15970434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS,
15980434d1b8SBill Paul 		    rcb->bge_maxlen_flags);
159967111612SJohn Polstra 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_NICADDR, rcb->bge_nicaddr);
160095d67482SBill Paul 
160195d67482SBill Paul 		/* Set up dummy disabled mini ring RCB */
1602f41ac2beSBill Paul 		rcb = &sc->bge_ldata.bge_info.bge_mini_rx_rcb;
160367111612SJohn Polstra 		rcb->bge_maxlen_flags =
160467111612SJohn Polstra 		    BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED);
16050434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_RX_MINI_RCB_MAXLEN_FLAGS,
16060434d1b8SBill Paul 		    rcb->bge_maxlen_flags);
16070434d1b8SBill Paul 	}
160895d67482SBill Paul 
160995d67482SBill Paul 	/*
161095d67482SBill Paul 	 * Set the BD ring replentish thresholds. The recommended
161195d67482SBill Paul 	 * values are 1/8th the number of descriptors allocated to
161295d67482SBill Paul 	 * each ring.
16139ba784dbSScott Long 	 * XXX The 5754 requires a lower threshold, so it might be a
16149ba784dbSScott Long 	 * requirement of all 575x family chips.  The Linux driver sets
16159ba784dbSScott Long 	 * the lower threshold for all 5705 family chips as well, but there
16169ba784dbSScott Long 	 * are reports that it might not need to be so strict.
161738cc658fSJohn Baldwin 	 *
161838cc658fSJohn Baldwin 	 * XXX Linux does some extra fiddling here for the 5906 parts as
161938cc658fSJohn Baldwin 	 * well.
162095d67482SBill Paul 	 */
16215345bad0SScott Long 	if (BGE_IS_5705_PLUS(sc))
16226f8718a3SScott Long 		val = 8;
16236f8718a3SScott Long 	else
16246f8718a3SScott Long 		val = BGE_STD_RX_RING_CNT / 8;
16256f8718a3SScott Long 	CSR_WRITE_4(sc, BGE_RBDI_STD_REPL_THRESH, val);
162695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RBDI_JUMBO_REPL_THRESH, BGE_JUMBO_RX_RING_CNT/8);
162795d67482SBill Paul 
162895d67482SBill Paul 	/*
162995d67482SBill Paul 	 * Disable all unused send rings by setting the 'ring disabled'
163095d67482SBill Paul 	 * bit in the flags field of all the TX send ring control blocks.
163195d67482SBill Paul 	 * These are located in NIC memory.
163295d67482SBill Paul 	 */
1633e907febfSPyun YongHyeon 	vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB;
163495d67482SBill Paul 	for (i = 0; i < BGE_TX_RINGS_EXTSSRAM_MAX; i++) {
1635e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
1636e907febfSPyun YongHyeon 		    BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED));
1637e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0);
1638e907febfSPyun YongHyeon 		vrcb += sizeof(struct bge_rcb);
163995d67482SBill Paul 	}
164095d67482SBill Paul 
164195d67482SBill Paul 	/* Configure TX RCB 0 (we use only the first ring) */
1642e907febfSPyun YongHyeon 	vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB;
1643e907febfSPyun YongHyeon 	BGE_HOSTADDR(taddr, sc->bge_ldata.bge_tx_ring_paddr);
1644e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi);
1645e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo);
1646e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_nicaddr,
1647e907febfSPyun YongHyeon 	    BGE_NIC_TXRING_ADDR(0, BGE_TX_RING_CNT));
16487ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
1649e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
1650e907febfSPyun YongHyeon 		    BGE_RCB_MAXLEN_FLAGS(BGE_TX_RING_CNT, 0));
165195d67482SBill Paul 
165295d67482SBill Paul 	/* Disable all unused RX return rings */
1653e907febfSPyun YongHyeon 	vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB;
165495d67482SBill Paul 	for (i = 0; i < BGE_RX_RINGS_MAX; i++) {
1655e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, 0);
1656e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, 0);
1657e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
16580434d1b8SBill Paul 		    BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt,
1659e907febfSPyun YongHyeon 		    BGE_RCB_FLAG_RING_DISABLED));
1660e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0);
166138cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_RX_CONS0_LO +
16623f74909aSGleb Smirnoff 		    (i * (sizeof(uint64_t))), 0);
1663e907febfSPyun YongHyeon 		vrcb += sizeof(struct bge_rcb);
166495d67482SBill Paul 	}
166595d67482SBill Paul 
166695d67482SBill Paul 	/* Initialize RX ring indexes */
166738cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, 0);
166838cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, 0);
166938cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_RX_MINI_PROD_LO, 0);
167095d67482SBill Paul 
167195d67482SBill Paul 	/*
167295d67482SBill Paul 	 * Set up RX return ring 0
167395d67482SBill Paul 	 * Note that the NIC address for RX return rings is 0x00000000.
167495d67482SBill Paul 	 * The return rings live entirely within the host, so the
167595d67482SBill Paul 	 * nicaddr field in the RCB isn't used.
167695d67482SBill Paul 	 */
1677e907febfSPyun YongHyeon 	vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB;
1678e907febfSPyun YongHyeon 	BGE_HOSTADDR(taddr, sc->bge_ldata.bge_rx_return_ring_paddr);
1679e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi);
1680e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo);
1681e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0x00000000);
1682e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
1683e907febfSPyun YongHyeon 	    BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt, 0));
168495d67482SBill Paul 
168595d67482SBill Paul 	/* Set random backoff seed for TX */
168695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_TX_RANDOM_BACKOFF,
16874a0d6638SRuslan Ermilov 	    IF_LLADDR(sc->bge_ifp)[0] + IF_LLADDR(sc->bge_ifp)[1] +
16884a0d6638SRuslan Ermilov 	    IF_LLADDR(sc->bge_ifp)[2] + IF_LLADDR(sc->bge_ifp)[3] +
16894a0d6638SRuslan Ermilov 	    IF_LLADDR(sc->bge_ifp)[4] + IF_LLADDR(sc->bge_ifp)[5] +
169095d67482SBill Paul 	    BGE_TX_BACKOFF_SEED_MASK);
169195d67482SBill Paul 
169295d67482SBill Paul 	/* Set inter-packet gap */
169395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_TX_LENGTHS, 0x2620);
169495d67482SBill Paul 
169595d67482SBill Paul 	/*
169695d67482SBill Paul 	 * Specify which ring to use for packets that don't match
169795d67482SBill Paul 	 * any RX rules.
169895d67482SBill Paul 	 */
169995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RX_RULES_CFG, 0x08);
170095d67482SBill Paul 
170195d67482SBill Paul 	/*
170295d67482SBill Paul 	 * Configure number of RX lists. One interrupt distribution
170395d67482SBill Paul 	 * list, sixteen active lists, one bad frames class.
170495d67482SBill Paul 	 */
170595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RXLP_CFG, 0x181);
170695d67482SBill Paul 
170795d67482SBill Paul 	/* Inialize RX list placement stats mask. */
17080c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_RXLP_STATS_ENABLE_MASK, 0x007FFFFF);
170995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RXLP_STATS_CTL, 0x1);
171095d67482SBill Paul 
171195d67482SBill Paul 	/* Disable host coalescing until we get it set up */
171295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_MODE, 0x00000000);
171395d67482SBill Paul 
171495d67482SBill Paul 	/* Poll to make sure it's shut down. */
171595d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
1716d5d23857SJung-uk Kim 		DELAY(10);
171795d67482SBill Paul 		if (!(CSR_READ_4(sc, BGE_HCC_MODE) & BGE_HCCMODE_ENABLE))
171895d67482SBill Paul 			break;
171995d67482SBill Paul 	}
172095d67482SBill Paul 
172195d67482SBill Paul 	if (i == BGE_TIMEOUT) {
1722fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev,
1723fe806fdaSPyun YongHyeon 		    "host coalescing engine failed to idle\n");
172495d67482SBill Paul 		return (ENXIO);
172595d67482SBill Paul 	}
172695d67482SBill Paul 
172795d67482SBill Paul 	/* Set up host coalescing defaults */
172895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS, sc->bge_rx_coal_ticks);
172995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS, sc->bge_tx_coal_ticks);
173095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS, sc->bge_rx_max_coal_bds);
173195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS, sc->bge_tx_max_coal_bds);
17327ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc))) {
173395d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS_INT, 0);
173495d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS_INT, 0);
17350434d1b8SBill Paul 	}
1736b64728e5SBruce Evans 	CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 1);
1737b64728e5SBruce Evans 	CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 1);
173895d67482SBill Paul 
173995d67482SBill Paul 	/* Set up address of statistics block */
17407ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc))) {
1741f41ac2beSBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_HI,
1742f41ac2beSBill Paul 		    BGE_ADDR_HI(sc->bge_ldata.bge_stats_paddr));
174395d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_LO,
1744f41ac2beSBill Paul 		    BGE_ADDR_LO(sc->bge_ldata.bge_stats_paddr));
17450434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_BASEADDR, BGE_STATS_BLOCK);
174695d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_BASEADDR, BGE_STATUS_BLOCK);
17470434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_TICKS, sc->bge_stat_ticks);
17480434d1b8SBill Paul 	}
17490434d1b8SBill Paul 
17500434d1b8SBill Paul 	/* Set up address of status block */
1751f41ac2beSBill Paul 	CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_HI,
1752f41ac2beSBill Paul 	    BGE_ADDR_HI(sc->bge_ldata.bge_status_block_paddr));
175395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_LO,
1754f41ac2beSBill Paul 	    BGE_ADDR_LO(sc->bge_ldata.bge_status_block_paddr));
1755f41ac2beSBill Paul 	sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx = 0;
1756f41ac2beSBill Paul 	sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx = 0;
175795d67482SBill Paul 
175895d67482SBill Paul 	/* Turn on host coalescing state machine */
175995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE);
176095d67482SBill Paul 
176195d67482SBill Paul 	/* Turn on RX BD completion state machine and enable attentions */
176295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RBDC_MODE,
176395d67482SBill Paul 	    BGE_RBDCMODE_ENABLE | BGE_RBDCMODE_ATTN);
176495d67482SBill Paul 
176595d67482SBill Paul 	/* Turn on RX list placement state machine */
176695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE);
176795d67482SBill Paul 
176895d67482SBill Paul 	/* Turn on RX list selector state machine. */
17697ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
177095d67482SBill Paul 		CSR_WRITE_4(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE);
177195d67482SBill Paul 
177295d67482SBill Paul 	/* Turn on DMA, clear stats */
177395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_MODE, BGE_MACMODE_TXDMA_ENB |
177495d67482SBill Paul 	    BGE_MACMODE_RXDMA_ENB | BGE_MACMODE_RX_STATS_CLEAR |
177595d67482SBill Paul 	    BGE_MACMODE_TX_STATS_CLEAR | BGE_MACMODE_RX_STATS_ENB |
177695d67482SBill Paul 	    BGE_MACMODE_TX_STATS_ENB | BGE_MACMODE_FRMHDR_DMA_ENB |
1777652ae483SGleb Smirnoff 	    ((sc->bge_flags & BGE_FLAG_TBI) ?
1778652ae483SGleb Smirnoff 	    BGE_PORTMODE_TBI : BGE_PORTMODE_MII));
177995d67482SBill Paul 
178095d67482SBill Paul 	/* Set misc. local control, enable interrupts on attentions */
178195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_ONATTN);
178295d67482SBill Paul 
178395d67482SBill Paul #ifdef notdef
178495d67482SBill Paul 	/* Assert GPIO pins for PHY reset */
178595d67482SBill Paul 	BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUT0 |
178695d67482SBill Paul 	    BGE_MLC_MISCIO_OUT1 | BGE_MLC_MISCIO_OUT2);
178795d67482SBill Paul 	BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUTEN0 |
178895d67482SBill Paul 	    BGE_MLC_MISCIO_OUTEN1 | BGE_MLC_MISCIO_OUTEN2);
178995d67482SBill Paul #endif
179095d67482SBill Paul 
179195d67482SBill Paul 	/* Turn on DMA completion state machine */
17927ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
179395d67482SBill Paul 		CSR_WRITE_4(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE);
179495d67482SBill Paul 
17956f8718a3SScott Long 	val = BGE_WDMAMODE_ENABLE | BGE_WDMAMODE_ALL_ATTNS;
17966f8718a3SScott Long 
17976f8718a3SScott Long 	/* Enable host coalescing bug fix. */
1798a5779553SStanislav Sedov 	if (BGE_IS_5755_PLUS(sc))
17993889907fSStanislav Sedov 		val |= BGE_WDMAMODE_STATUS_TAG_FIX;
18006f8718a3SScott Long 
180195d67482SBill Paul 	/* Turn on write DMA state machine */
18026f8718a3SScott Long 	CSR_WRITE_4(sc, BGE_WDMA_MODE, val);
18034f09c4c7SMarius Strobl 	DELAY(40);
180495d67482SBill Paul 
180595d67482SBill Paul 	/* Turn on read DMA state machine */
18064f09c4c7SMarius Strobl 	val = BGE_RDMAMODE_ENABLE | BGE_RDMAMODE_ALL_ATTNS;
1807a5779553SStanislav Sedov 	if (sc->bge_asicrev == BGE_ASICREV_BCM5784 ||
1808a5779553SStanislav Sedov 	    sc->bge_asicrev == BGE_ASICREV_BCM5785 ||
1809a5779553SStanislav Sedov 	    sc->bge_asicrev == BGE_ASICREV_BCM57780)
1810a5779553SStanislav Sedov 		val |= BGE_RDMAMODE_BD_SBD_CRPT_ATTN |
1811a5779553SStanislav Sedov 		    BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN |
1812a5779553SStanislav Sedov 		    BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN;
18134f09c4c7SMarius Strobl 	if (sc->bge_flags & BGE_FLAG_PCIE)
18144f09c4c7SMarius Strobl 		val |= BGE_RDMAMODE_FIFO_LONG_BURST;
18154f09c4c7SMarius Strobl 	CSR_WRITE_4(sc, BGE_RDMA_MODE, val);
18164f09c4c7SMarius Strobl 	DELAY(40);
181795d67482SBill Paul 
181895d67482SBill Paul 	/* Turn on RX data completion state machine */
181995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE);
182095d67482SBill Paul 
182195d67482SBill Paul 	/* Turn on RX BD initiator state machine */
182295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE);
182395d67482SBill Paul 
182495d67482SBill Paul 	/* Turn on RX data and RX BD initiator state machine */
182595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RDBDI_MODE, BGE_RDBDIMODE_ENABLE);
182695d67482SBill Paul 
182795d67482SBill Paul 	/* Turn on Mbuf cluster free state machine */
18287ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
182995d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE);
183095d67482SBill Paul 
183195d67482SBill Paul 	/* Turn on send BD completion state machine */
183295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE);
183395d67482SBill Paul 
183495d67482SBill Paul 	/* Turn on send data completion state machine */
1835a5779553SStanislav Sedov 	val = BGE_SDCMODE_ENABLE;
1836a5779553SStanislav Sedov 	if (sc->bge_asicrev == BGE_ASICREV_BCM5761)
1837a5779553SStanislav Sedov 		val |= BGE_SDCMODE_CDELAY;
1838a5779553SStanislav Sedov 	CSR_WRITE_4(sc, BGE_SDC_MODE, val);
183995d67482SBill Paul 
184095d67482SBill Paul 	/* Turn on send data initiator state machine */
184195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE);
184295d67482SBill Paul 
184395d67482SBill Paul 	/* Turn on send BD initiator state machine */
184495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE);
184595d67482SBill Paul 
184695d67482SBill Paul 	/* Turn on send BD selector state machine */
184795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE);
184895d67482SBill Paul 
18490c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_SDI_STATS_ENABLE_MASK, 0x007FFFFF);
185095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SDI_STATS_CTL,
185195d67482SBill Paul 	    BGE_SDISTATSCTL_ENABLE | BGE_SDISTATSCTL_FASTER);
185295d67482SBill Paul 
185395d67482SBill Paul 	/* ack/clear link change events */
185495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED |
18550434d1b8SBill Paul 	    BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE |
18560434d1b8SBill Paul 	    BGE_MACSTAT_LINK_CHANGED);
1857f41ac2beSBill Paul 	CSR_WRITE_4(sc, BGE_MI_STS, 0);
185895d67482SBill Paul 
185995d67482SBill Paul 	/* Enable PHY auto polling (for MII/GMII only) */
1860652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
186195d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MI_STS, BGE_MISTS_LINK);
1862a1d52896SBill Paul 	} else {
18636098821cSJung-uk Kim 		BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL | (10 << 16));
18641f313773SOleg Bulyzhin 		if (sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
18654c0da0ffSGleb Smirnoff 		    sc->bge_chipid != BGE_CHIPID_BCM5700_B2)
1866a1d52896SBill Paul 			CSR_WRITE_4(sc, BGE_MAC_EVT_ENB,
1867a1d52896SBill Paul 			    BGE_EVTENB_MI_INTERRUPT);
1868a1d52896SBill Paul 	}
186995d67482SBill Paul 
18701f313773SOleg Bulyzhin 	/*
18711f313773SOleg Bulyzhin 	 * Clear any pending link state attention.
18721f313773SOleg Bulyzhin 	 * Otherwise some link state change events may be lost until attention
18731f313773SOleg Bulyzhin 	 * is cleared by bge_intr() -> bge_link_upd() sequence.
18741f313773SOleg Bulyzhin 	 * It's not necessary on newer BCM chips - perhaps enabling link
18751f313773SOleg Bulyzhin 	 * state change attentions implies clearing pending attention.
18761f313773SOleg Bulyzhin 	 */
18771f313773SOleg Bulyzhin 	CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED |
18781f313773SOleg Bulyzhin 	    BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE |
18791f313773SOleg Bulyzhin 	    BGE_MACSTAT_LINK_CHANGED);
18801f313773SOleg Bulyzhin 
188195d67482SBill Paul 	/* Enable link state change attentions. */
188295d67482SBill Paul 	BGE_SETBIT(sc, BGE_MAC_EVT_ENB, BGE_EVTENB_LINK_CHANGED);
188395d67482SBill Paul 
188495d67482SBill Paul 	return (0);
188595d67482SBill Paul }
188695d67482SBill Paul 
18874c0da0ffSGleb Smirnoff const struct bge_revision *
18884c0da0ffSGleb Smirnoff bge_lookup_rev(uint32_t chipid)
18894c0da0ffSGleb Smirnoff {
18904c0da0ffSGleb Smirnoff 	const struct bge_revision *br;
18914c0da0ffSGleb Smirnoff 
18924c0da0ffSGleb Smirnoff 	for (br = bge_revisions; br->br_name != NULL; br++) {
18934c0da0ffSGleb Smirnoff 		if (br->br_chipid == chipid)
18944c0da0ffSGleb Smirnoff 			return (br);
18954c0da0ffSGleb Smirnoff 	}
18964c0da0ffSGleb Smirnoff 
18974c0da0ffSGleb Smirnoff 	for (br = bge_majorrevs; br->br_name != NULL; br++) {
18984c0da0ffSGleb Smirnoff 		if (br->br_chipid == BGE_ASICREV(chipid))
18994c0da0ffSGleb Smirnoff 			return (br);
19004c0da0ffSGleb Smirnoff 	}
19014c0da0ffSGleb Smirnoff 
19024c0da0ffSGleb Smirnoff 	return (NULL);
19034c0da0ffSGleb Smirnoff }
19044c0da0ffSGleb Smirnoff 
19054c0da0ffSGleb Smirnoff const struct bge_vendor *
19064c0da0ffSGleb Smirnoff bge_lookup_vendor(uint16_t vid)
19074c0da0ffSGleb Smirnoff {
19084c0da0ffSGleb Smirnoff 	const struct bge_vendor *v;
19094c0da0ffSGleb Smirnoff 
19104c0da0ffSGleb Smirnoff 	for (v = bge_vendors; v->v_name != NULL; v++)
19114c0da0ffSGleb Smirnoff 		if (v->v_id == vid)
19124c0da0ffSGleb Smirnoff 			return (v);
19134c0da0ffSGleb Smirnoff 
19144c0da0ffSGleb Smirnoff 	panic("%s: unknown vendor %d", __func__, vid);
19154c0da0ffSGleb Smirnoff 	return (NULL);
19164c0da0ffSGleb Smirnoff }
19174c0da0ffSGleb Smirnoff 
191895d67482SBill Paul /*
191995d67482SBill Paul  * Probe for a Broadcom chip. Check the PCI vendor and device IDs
19204c0da0ffSGleb Smirnoff  * against our list and return its name if we find a match.
19214c0da0ffSGleb Smirnoff  *
19224c0da0ffSGleb Smirnoff  * Note that since the Broadcom controller contains VPD support, we
19237c929cf9SJung-uk Kim  * try to get the device name string from the controller itself instead
19247c929cf9SJung-uk Kim  * of the compiled-in string. It guarantees we'll always announce the
19257c929cf9SJung-uk Kim  * right product name. We fall back to the compiled-in string when
19267c929cf9SJung-uk Kim  * VPD is unavailable or corrupt.
192795d67482SBill Paul  */
192895d67482SBill Paul static int
19293f74909aSGleb Smirnoff bge_probe(device_t dev)
193095d67482SBill Paul {
1931852c67f9SMarius Strobl 	const struct bge_type *t = bge_devs;
19324c0da0ffSGleb Smirnoff 	struct bge_softc *sc = device_get_softc(dev);
19337c929cf9SJung-uk Kim 	uint16_t vid, did;
193495d67482SBill Paul 
193595d67482SBill Paul 	sc->bge_dev = dev;
19367c929cf9SJung-uk Kim 	vid = pci_get_vendor(dev);
19377c929cf9SJung-uk Kim 	did = pci_get_device(dev);
19384c0da0ffSGleb Smirnoff 	while(t->bge_vid != 0) {
19397c929cf9SJung-uk Kim 		if ((vid == t->bge_vid) && (did == t->bge_did)) {
19407c929cf9SJung-uk Kim 			char model[64], buf[96];
19414c0da0ffSGleb Smirnoff 			const struct bge_revision *br;
19424c0da0ffSGleb Smirnoff 			const struct bge_vendor *v;
19434c0da0ffSGleb Smirnoff 			uint32_t id;
19444c0da0ffSGleb Smirnoff 
1945a5779553SStanislav Sedov 			id = pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >>
1946a5779553SStanislav Sedov 			    BGE_PCIMISCCTL_ASICREV_SHIFT;
1947a5779553SStanislav Sedov 			if (BGE_ASICREV(id) == BGE_ASICREV_USE_PRODID_REG)
1948a5779553SStanislav Sedov 				id = pci_read_config(dev,
1949a5779553SStanislav Sedov 				    BGE_PCI_PRODID_ASICREV, 4);
19504c0da0ffSGleb Smirnoff 			br = bge_lookup_rev(id);
19517c929cf9SJung-uk Kim 			v = bge_lookup_vendor(vid);
19524e35d186SJung-uk Kim 			{
19534e35d186SJung-uk Kim #if __FreeBSD_version > 700024
19544e35d186SJung-uk Kim 				const char *pname;
19554e35d186SJung-uk Kim 
1956852c67f9SMarius Strobl 				if (bge_has_eaddr(sc) &&
1957852c67f9SMarius Strobl 				    pci_get_vpd_ident(dev, &pname) == 0)
19584e35d186SJung-uk Kim 					snprintf(model, 64, "%s", pname);
19594e35d186SJung-uk Kim 				else
19604e35d186SJung-uk Kim #endif
19617c929cf9SJung-uk Kim 					snprintf(model, 64, "%s %s",
19627c929cf9SJung-uk Kim 					    v->v_name,
19637c929cf9SJung-uk Kim 					    br != NULL ? br->br_name :
19647c929cf9SJung-uk Kim 					    "NetXtreme Ethernet Controller");
19654e35d186SJung-uk Kim 			}
1966a5779553SStanislav Sedov 			snprintf(buf, 96, "%s, %sASIC rev. %#08x", model,
1967a5779553SStanislav Sedov 			    br != NULL ? "" : "unknown ", id);
19684c0da0ffSGleb Smirnoff 			device_set_desc_copy(dev, buf);
19696d2a9bd6SDoug Ambrisko 			if (pci_get_subvendor(dev) == DELL_VENDORID)
19705ee49a3aSJung-uk Kim 				sc->bge_flags |= BGE_FLAG_NO_3LED;
197108bf8bb7SJung-uk Kim 			if (did == BCOM_DEVICEID_BCM5755M)
197208bf8bb7SJung-uk Kim 				sc->bge_flags |= BGE_FLAG_ADJUST_TRIM;
197395d67482SBill Paul 			return (0);
197495d67482SBill Paul 		}
197595d67482SBill Paul 		t++;
197695d67482SBill Paul 	}
197795d67482SBill Paul 
197895d67482SBill Paul 	return (ENXIO);
197995d67482SBill Paul }
198095d67482SBill Paul 
1981f41ac2beSBill Paul static void
19823f74909aSGleb Smirnoff bge_dma_free(struct bge_softc *sc)
1983f41ac2beSBill Paul {
1984f41ac2beSBill Paul 	int i;
1985f41ac2beSBill Paul 
19863f74909aSGleb Smirnoff 	/* Destroy DMA maps for RX buffers. */
1987f41ac2beSBill Paul 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
1988f41ac2beSBill Paul 		if (sc->bge_cdata.bge_rx_std_dmamap[i])
19890ac56796SPyun YongHyeon 			bus_dmamap_destroy(sc->bge_cdata.bge_rx_mtag,
1990f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_std_dmamap[i]);
1991f41ac2beSBill Paul 	}
1992943787f3SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_std_sparemap)
1993943787f3SPyun YongHyeon 		bus_dmamap_destroy(sc->bge_cdata.bge_rx_mtag,
1994943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_sparemap);
1995f41ac2beSBill Paul 
19963f74909aSGleb Smirnoff 	/* Destroy DMA maps for jumbo RX buffers. */
1997f41ac2beSBill Paul 	for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
1998f41ac2beSBill Paul 		if (sc->bge_cdata.bge_rx_jumbo_dmamap[i])
1999f41ac2beSBill Paul 			bus_dmamap_destroy(sc->bge_cdata.bge_mtag_jumbo,
2000f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
2001f41ac2beSBill Paul 	}
2002943787f3SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_jumbo_sparemap)
2003943787f3SPyun YongHyeon 		bus_dmamap_destroy(sc->bge_cdata.bge_mtag_jumbo,
2004943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_jumbo_sparemap);
2005f41ac2beSBill Paul 
20063f74909aSGleb Smirnoff 	/* Destroy DMA maps for TX buffers. */
2007f41ac2beSBill Paul 	for (i = 0; i < BGE_TX_RING_CNT; i++) {
2008f41ac2beSBill Paul 		if (sc->bge_cdata.bge_tx_dmamap[i])
20090ac56796SPyun YongHyeon 			bus_dmamap_destroy(sc->bge_cdata.bge_tx_mtag,
2010f41ac2beSBill Paul 			    sc->bge_cdata.bge_tx_dmamap[i]);
2011f41ac2beSBill Paul 	}
2012f41ac2beSBill Paul 
20130ac56796SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_mtag)
20140ac56796SPyun YongHyeon 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_mtag);
20150ac56796SPyun YongHyeon 	if (sc->bge_cdata.bge_tx_mtag)
20160ac56796SPyun YongHyeon 		bus_dma_tag_destroy(sc->bge_cdata.bge_tx_mtag);
2017f41ac2beSBill Paul 
2018f41ac2beSBill Paul 
20193f74909aSGleb Smirnoff 	/* Destroy standard RX ring. */
2020e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_std_ring_map)
2021e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_rx_std_ring_tag,
2022e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_ring_map);
2023e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_std_ring_map && sc->bge_ldata.bge_rx_std_ring)
2024f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_rx_std_ring_tag,
2025f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_std_ring,
2026f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_std_ring_map);
2027f41ac2beSBill Paul 
2028f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_std_ring_tag)
2029f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_std_ring_tag);
2030f41ac2beSBill Paul 
20313f74909aSGleb Smirnoff 	/* Destroy jumbo RX ring. */
2032e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_jumbo_ring_map)
2033e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_rx_jumbo_ring_tag,
2034e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_rx_jumbo_ring_map);
2035e65bed95SPyun YongHyeon 
2036e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_jumbo_ring_map &&
2037e65bed95SPyun YongHyeon 	    sc->bge_ldata.bge_rx_jumbo_ring)
2038f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_rx_jumbo_ring_tag,
2039f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_jumbo_ring,
2040f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map);
2041f41ac2beSBill Paul 
2042f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_jumbo_ring_tag)
2043f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_jumbo_ring_tag);
2044f41ac2beSBill Paul 
20453f74909aSGleb Smirnoff 	/* Destroy RX return ring. */
2046e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_return_ring_map)
2047e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_rx_return_ring_tag,
2048e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_rx_return_ring_map);
2049e65bed95SPyun YongHyeon 
2050e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_return_ring_map &&
2051e65bed95SPyun YongHyeon 	    sc->bge_ldata.bge_rx_return_ring)
2052f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_rx_return_ring_tag,
2053f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_return_ring,
2054f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_return_ring_map);
2055f41ac2beSBill Paul 
2056f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_return_ring_tag)
2057f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_return_ring_tag);
2058f41ac2beSBill Paul 
20593f74909aSGleb Smirnoff 	/* Destroy TX ring. */
2060e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_tx_ring_map)
2061e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_tx_ring_tag,
2062e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_tx_ring_map);
2063e65bed95SPyun YongHyeon 
2064e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_tx_ring_map && sc->bge_ldata.bge_tx_ring)
2065f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_tx_ring_tag,
2066f41ac2beSBill Paul 		    sc->bge_ldata.bge_tx_ring,
2067f41ac2beSBill Paul 		    sc->bge_cdata.bge_tx_ring_map);
2068f41ac2beSBill Paul 
2069f41ac2beSBill Paul 	if (sc->bge_cdata.bge_tx_ring_tag)
2070f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_tx_ring_tag);
2071f41ac2beSBill Paul 
20723f74909aSGleb Smirnoff 	/* Destroy status block. */
2073e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_status_map)
2074e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_status_tag,
2075e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_status_map);
2076e65bed95SPyun YongHyeon 
2077e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_status_map && sc->bge_ldata.bge_status_block)
2078f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_status_tag,
2079f41ac2beSBill Paul 		    sc->bge_ldata.bge_status_block,
2080f41ac2beSBill Paul 		    sc->bge_cdata.bge_status_map);
2081f41ac2beSBill Paul 
2082f41ac2beSBill Paul 	if (sc->bge_cdata.bge_status_tag)
2083f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_status_tag);
2084f41ac2beSBill Paul 
20853f74909aSGleb Smirnoff 	/* Destroy statistics block. */
2086e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_stats_map)
2087e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_stats_tag,
2088e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_stats_map);
2089e65bed95SPyun YongHyeon 
2090e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_stats_map && sc->bge_ldata.bge_stats)
2091f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_stats_tag,
2092f41ac2beSBill Paul 		    sc->bge_ldata.bge_stats,
2093f41ac2beSBill Paul 		    sc->bge_cdata.bge_stats_map);
2094f41ac2beSBill Paul 
2095f41ac2beSBill Paul 	if (sc->bge_cdata.bge_stats_tag)
2096f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_stats_tag);
2097f41ac2beSBill Paul 
20983f74909aSGleb Smirnoff 	/* Destroy the parent tag. */
2099f41ac2beSBill Paul 	if (sc->bge_cdata.bge_parent_tag)
2100f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_parent_tag);
2101f41ac2beSBill Paul }
2102f41ac2beSBill Paul 
2103f41ac2beSBill Paul static int
21043f74909aSGleb Smirnoff bge_dma_alloc(device_t dev)
2105f41ac2beSBill Paul {
21063f74909aSGleb Smirnoff 	struct bge_dmamap_arg ctx;
2107f41ac2beSBill Paul 	struct bge_softc *sc;
21081be6acb7SGleb Smirnoff 	int i, error;
2109f41ac2beSBill Paul 
2110f41ac2beSBill Paul 	sc = device_get_softc(dev);
2111f41ac2beSBill Paul 
2112f41ac2beSBill Paul 	/*
2113f41ac2beSBill Paul 	 * Allocate the parent bus DMA tag appropriate for PCI.
2114f41ac2beSBill Paul 	 */
21154eee14cbSMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(sc->bge_dev),
21164eee14cbSMarius Strobl 	    1, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR,	NULL,
21174eee14cbSMarius Strobl 	    NULL, BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT,
21184eee14cbSMarius Strobl 	    0, NULL, NULL, &sc->bge_cdata.bge_parent_tag);
2119f41ac2beSBill Paul 
2120e65bed95SPyun YongHyeon 	if (error != 0) {
2121fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev,
2122fe806fdaSPyun YongHyeon 		    "could not allocate parent dma tag\n");
2123e65bed95SPyun YongHyeon 		return (ENOMEM);
2124e65bed95SPyun YongHyeon 	}
2125e65bed95SPyun YongHyeon 
2126f41ac2beSBill Paul 	/*
21270ac56796SPyun YongHyeon 	 * Create tag for Tx mbufs.
2128f41ac2beSBill Paul 	 */
21298a2e22deSScott Long 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1,
2130f41ac2beSBill Paul 	    0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
21311be6acb7SGleb Smirnoff 	    NULL, MCLBYTES * BGE_NSEG_NEW, BGE_NSEG_NEW, MCLBYTES,
21320ac56796SPyun YongHyeon 	    BUS_DMA_ALLOCNOW, NULL, NULL, &sc->bge_cdata.bge_tx_mtag);
2133f41ac2beSBill Paul 
2134f41ac2beSBill Paul 	if (error) {
21350ac56796SPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate TX dma tag\n");
21360ac56796SPyun YongHyeon 		return (ENOMEM);
21370ac56796SPyun YongHyeon 	}
21380ac56796SPyun YongHyeon 
21390ac56796SPyun YongHyeon 	/*
21400ac56796SPyun YongHyeon 	 * Create tag for Rx mbufs.
21410ac56796SPyun YongHyeon 	 */
21420ac56796SPyun YongHyeon 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1, 0,
21430ac56796SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, 1,
21440ac56796SPyun YongHyeon 	    MCLBYTES, BUS_DMA_ALLOCNOW, NULL, NULL, &sc->bge_cdata.bge_rx_mtag);
21450ac56796SPyun YongHyeon 
21460ac56796SPyun YongHyeon 	if (error) {
21470ac56796SPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate RX dma tag\n");
2148f41ac2beSBill Paul 		return (ENOMEM);
2149f41ac2beSBill Paul 	}
2150f41ac2beSBill Paul 
21513f74909aSGleb Smirnoff 	/* Create DMA maps for RX buffers. */
2152943787f3SPyun YongHyeon 	error = bus_dmamap_create(sc->bge_cdata.bge_rx_mtag, 0,
2153943787f3SPyun YongHyeon 	    &sc->bge_cdata.bge_rx_std_sparemap);
2154943787f3SPyun YongHyeon 	if (error) {
2155943787f3SPyun YongHyeon 		device_printf(sc->bge_dev,
2156943787f3SPyun YongHyeon 		    "can't create spare DMA map for RX\n");
2157943787f3SPyun YongHyeon 		return (ENOMEM);
2158943787f3SPyun YongHyeon 	}
2159f41ac2beSBill Paul 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
21600ac56796SPyun YongHyeon 		error = bus_dmamap_create(sc->bge_cdata.bge_rx_mtag, 0,
2161f41ac2beSBill Paul 			    &sc->bge_cdata.bge_rx_std_dmamap[i]);
2162f41ac2beSBill Paul 		if (error) {
2163fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev,
2164fe806fdaSPyun YongHyeon 			    "can't create DMA map for RX\n");
2165f41ac2beSBill Paul 			return (ENOMEM);
2166f41ac2beSBill Paul 		}
2167f41ac2beSBill Paul 	}
2168f41ac2beSBill Paul 
21693f74909aSGleb Smirnoff 	/* Create DMA maps for TX buffers. */
2170f41ac2beSBill Paul 	for (i = 0; i < BGE_TX_RING_CNT; i++) {
21710ac56796SPyun YongHyeon 		error = bus_dmamap_create(sc->bge_cdata.bge_tx_mtag, 0,
2172f41ac2beSBill Paul 			    &sc->bge_cdata.bge_tx_dmamap[i]);
2173f41ac2beSBill Paul 		if (error) {
2174fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev,
21750ac56796SPyun YongHyeon 			    "can't create DMA map for TX\n");
2176f41ac2beSBill Paul 			return (ENOMEM);
2177f41ac2beSBill Paul 		}
2178f41ac2beSBill Paul 	}
2179f41ac2beSBill Paul 
21803f74909aSGleb Smirnoff 	/* Create tag for standard RX ring. */
2181f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2182f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2183f41ac2beSBill Paul 	    NULL, BGE_STD_RX_RING_SZ, 1, BGE_STD_RX_RING_SZ, 0,
2184f41ac2beSBill Paul 	    NULL, NULL, &sc->bge_cdata.bge_rx_std_ring_tag);
2185f41ac2beSBill Paul 
2186f41ac2beSBill Paul 	if (error) {
2187fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate dma tag\n");
2188f41ac2beSBill Paul 		return (ENOMEM);
2189f41ac2beSBill Paul 	}
2190f41ac2beSBill Paul 
21913f74909aSGleb Smirnoff 	/* Allocate DMA'able memory for standard RX ring. */
2192f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_std_ring_tag,
2193f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_rx_std_ring, BUS_DMA_NOWAIT,
2194f41ac2beSBill Paul 	    &sc->bge_cdata.bge_rx_std_ring_map);
2195f41ac2beSBill Paul 	if (error)
2196f41ac2beSBill Paul 		return (ENOMEM);
2197f41ac2beSBill Paul 
2198f41ac2beSBill Paul 	bzero((char *)sc->bge_ldata.bge_rx_std_ring, BGE_STD_RX_RING_SZ);
2199f41ac2beSBill Paul 
22003f74909aSGleb Smirnoff 	/* Load the address of the standard RX ring. */
2201f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
2202f41ac2beSBill Paul 	ctx.sc = sc;
2203f41ac2beSBill Paul 
2204f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_rx_std_ring_tag,
2205f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_std_ring_map, sc->bge_ldata.bge_rx_std_ring,
2206f41ac2beSBill Paul 	    BGE_STD_RX_RING_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2207f41ac2beSBill Paul 
2208f41ac2beSBill Paul 	if (error)
2209f41ac2beSBill Paul 		return (ENOMEM);
2210f41ac2beSBill Paul 
2211f41ac2beSBill Paul 	sc->bge_ldata.bge_rx_std_ring_paddr = ctx.bge_busaddr;
2212f41ac2beSBill Paul 
22133f74909aSGleb Smirnoff 	/* Create tags for jumbo mbufs. */
22144c0da0ffSGleb Smirnoff 	if (BGE_IS_JUMBO_CAPABLE(sc)) {
2215f41ac2beSBill Paul 		error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
22168a2e22deSScott Long 		    1, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
22171be6acb7SGleb Smirnoff 		    NULL, MJUM9BYTES, BGE_NSEG_JUMBO, PAGE_SIZE,
22181be6acb7SGleb Smirnoff 		    0, NULL, NULL, &sc->bge_cdata.bge_mtag_jumbo);
2219f41ac2beSBill Paul 		if (error) {
2220fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev,
22213f74909aSGleb Smirnoff 			    "could not allocate jumbo dma tag\n");
2222f41ac2beSBill Paul 			return (ENOMEM);
2223f41ac2beSBill Paul 		}
2224f41ac2beSBill Paul 
22253f74909aSGleb Smirnoff 		/* Create tag for jumbo RX ring. */
2226f41ac2beSBill Paul 		error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2227f41ac2beSBill Paul 		    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2228f41ac2beSBill Paul 		    NULL, BGE_JUMBO_RX_RING_SZ, 1, BGE_JUMBO_RX_RING_SZ, 0,
2229f41ac2beSBill Paul 		    NULL, NULL, &sc->bge_cdata.bge_rx_jumbo_ring_tag);
2230f41ac2beSBill Paul 
2231f41ac2beSBill Paul 		if (error) {
2232fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev,
22333f74909aSGleb Smirnoff 			    "could not allocate jumbo ring dma tag\n");
2234f41ac2beSBill Paul 			return (ENOMEM);
2235f41ac2beSBill Paul 		}
2236f41ac2beSBill Paul 
22373f74909aSGleb Smirnoff 		/* Allocate DMA'able memory for jumbo RX ring. */
2238f41ac2beSBill Paul 		error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_jumbo_ring_tag,
22391be6acb7SGleb Smirnoff 		    (void **)&sc->bge_ldata.bge_rx_jumbo_ring,
22401be6acb7SGleb Smirnoff 		    BUS_DMA_NOWAIT | BUS_DMA_ZERO,
2241f41ac2beSBill Paul 		    &sc->bge_cdata.bge_rx_jumbo_ring_map);
2242f41ac2beSBill Paul 		if (error)
2243f41ac2beSBill Paul 			return (ENOMEM);
2244f41ac2beSBill Paul 
22453f74909aSGleb Smirnoff 		/* Load the address of the jumbo RX ring. */
2246f41ac2beSBill Paul 		ctx.bge_maxsegs = 1;
2247f41ac2beSBill Paul 		ctx.sc = sc;
2248f41ac2beSBill Paul 
2249f41ac2beSBill Paul 		error = bus_dmamap_load(sc->bge_cdata.bge_rx_jumbo_ring_tag,
2250f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map,
2251f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_jumbo_ring, BGE_JUMBO_RX_RING_SZ,
2252f41ac2beSBill Paul 		    bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2253f41ac2beSBill Paul 
2254f41ac2beSBill Paul 		if (error)
2255f41ac2beSBill Paul 			return (ENOMEM);
2256f41ac2beSBill Paul 
2257f41ac2beSBill Paul 		sc->bge_ldata.bge_rx_jumbo_ring_paddr = ctx.bge_busaddr;
2258f41ac2beSBill Paul 
22593f74909aSGleb Smirnoff 		/* Create DMA maps for jumbo RX buffers. */
2260943787f3SPyun YongHyeon 		error = bus_dmamap_create(sc->bge_cdata.bge_mtag_jumbo,
2261943787f3SPyun YongHyeon 		    0, &sc->bge_cdata.bge_rx_jumbo_sparemap);
2262943787f3SPyun YongHyeon 		if (error) {
2263943787f3SPyun YongHyeon 			device_printf(sc->bge_dev,
22641b90d0bdSPyun YongHyeon 			    "can't create spare DMA map for jumbo RX\n");
2265943787f3SPyun YongHyeon 			return (ENOMEM);
2266943787f3SPyun YongHyeon 		}
2267f41ac2beSBill Paul 		for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
2268f41ac2beSBill Paul 			error = bus_dmamap_create(sc->bge_cdata.bge_mtag_jumbo,
2269f41ac2beSBill Paul 				    0, &sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
2270f41ac2beSBill Paul 			if (error) {
2271fe806fdaSPyun YongHyeon 				device_printf(sc->bge_dev,
22723f74909aSGleb Smirnoff 				    "can't create DMA map for jumbo RX\n");
2273f41ac2beSBill Paul 				return (ENOMEM);
2274f41ac2beSBill Paul 			}
2275f41ac2beSBill Paul 		}
2276f41ac2beSBill Paul 
2277f41ac2beSBill Paul 	}
2278f41ac2beSBill Paul 
22793f74909aSGleb Smirnoff 	/* Create tag for RX return ring. */
2280f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2281f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2282f41ac2beSBill Paul 	    NULL, BGE_RX_RTN_RING_SZ(sc), 1, BGE_RX_RTN_RING_SZ(sc), 0,
2283f41ac2beSBill Paul 	    NULL, NULL, &sc->bge_cdata.bge_rx_return_ring_tag);
2284f41ac2beSBill Paul 
2285f41ac2beSBill Paul 	if (error) {
2286fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate dma tag\n");
2287f41ac2beSBill Paul 		return (ENOMEM);
2288f41ac2beSBill Paul 	}
2289f41ac2beSBill Paul 
22903f74909aSGleb Smirnoff 	/* Allocate DMA'able memory for RX return ring. */
2291f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_return_ring_tag,
2292f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_rx_return_ring, BUS_DMA_NOWAIT,
2293f41ac2beSBill Paul 	    &sc->bge_cdata.bge_rx_return_ring_map);
2294f41ac2beSBill Paul 	if (error)
2295f41ac2beSBill Paul 		return (ENOMEM);
2296f41ac2beSBill Paul 
2297f41ac2beSBill Paul 	bzero((char *)sc->bge_ldata.bge_rx_return_ring,
2298f41ac2beSBill Paul 	    BGE_RX_RTN_RING_SZ(sc));
2299f41ac2beSBill Paul 
23003f74909aSGleb Smirnoff 	/* Load the address of the RX return ring. */
2301f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
2302f41ac2beSBill Paul 	ctx.sc = sc;
2303f41ac2beSBill Paul 
2304f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_rx_return_ring_tag,
2305f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_return_ring_map,
2306f41ac2beSBill Paul 	    sc->bge_ldata.bge_rx_return_ring, BGE_RX_RTN_RING_SZ(sc),
2307f41ac2beSBill Paul 	    bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2308f41ac2beSBill Paul 
2309f41ac2beSBill Paul 	if (error)
2310f41ac2beSBill Paul 		return (ENOMEM);
2311f41ac2beSBill Paul 
2312f41ac2beSBill Paul 	sc->bge_ldata.bge_rx_return_ring_paddr = ctx.bge_busaddr;
2313f41ac2beSBill Paul 
23143f74909aSGleb Smirnoff 	/* Create tag for TX ring. */
2315f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2316f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2317f41ac2beSBill Paul 	    NULL, BGE_TX_RING_SZ, 1, BGE_TX_RING_SZ, 0, NULL, NULL,
2318f41ac2beSBill Paul 	    &sc->bge_cdata.bge_tx_ring_tag);
2319f41ac2beSBill Paul 
2320f41ac2beSBill Paul 	if (error) {
2321fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate dma tag\n");
2322f41ac2beSBill Paul 		return (ENOMEM);
2323f41ac2beSBill Paul 	}
2324f41ac2beSBill Paul 
23253f74909aSGleb Smirnoff 	/* Allocate DMA'able memory for TX ring. */
2326f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_tx_ring_tag,
2327f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_tx_ring, BUS_DMA_NOWAIT,
2328f41ac2beSBill Paul 	    &sc->bge_cdata.bge_tx_ring_map);
2329f41ac2beSBill Paul 	if (error)
2330f41ac2beSBill Paul 		return (ENOMEM);
2331f41ac2beSBill Paul 
2332f41ac2beSBill Paul 	bzero((char *)sc->bge_ldata.bge_tx_ring, BGE_TX_RING_SZ);
2333f41ac2beSBill Paul 
23343f74909aSGleb Smirnoff 	/* Load the address of the TX ring. */
2335f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
2336f41ac2beSBill Paul 	ctx.sc = sc;
2337f41ac2beSBill Paul 
2338f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_tx_ring_tag,
2339f41ac2beSBill Paul 	    sc->bge_cdata.bge_tx_ring_map, sc->bge_ldata.bge_tx_ring,
2340f41ac2beSBill Paul 	    BGE_TX_RING_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2341f41ac2beSBill Paul 
2342f41ac2beSBill Paul 	if (error)
2343f41ac2beSBill Paul 		return (ENOMEM);
2344f41ac2beSBill Paul 
2345f41ac2beSBill Paul 	sc->bge_ldata.bge_tx_ring_paddr = ctx.bge_busaddr;
2346f41ac2beSBill Paul 
23473f74909aSGleb Smirnoff 	/* Create tag for status block. */
2348f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2349f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2350f41ac2beSBill Paul 	    NULL, BGE_STATUS_BLK_SZ, 1, BGE_STATUS_BLK_SZ, 0,
2351f41ac2beSBill Paul 	    NULL, NULL, &sc->bge_cdata.bge_status_tag);
2352f41ac2beSBill Paul 
2353f41ac2beSBill Paul 	if (error) {
2354fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate dma tag\n");
2355f41ac2beSBill Paul 		return (ENOMEM);
2356f41ac2beSBill Paul 	}
2357f41ac2beSBill Paul 
23583f74909aSGleb Smirnoff 	/* Allocate DMA'able memory for status block. */
2359f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_status_tag,
2360f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_status_block, BUS_DMA_NOWAIT,
2361f41ac2beSBill Paul 	    &sc->bge_cdata.bge_status_map);
2362f41ac2beSBill Paul 	if (error)
2363f41ac2beSBill Paul 		return (ENOMEM);
2364f41ac2beSBill Paul 
2365f41ac2beSBill Paul 	bzero((char *)sc->bge_ldata.bge_status_block, BGE_STATUS_BLK_SZ);
2366f41ac2beSBill Paul 
23673f74909aSGleb Smirnoff 	/* Load the address of the status block. */
2368f41ac2beSBill Paul 	ctx.sc = sc;
2369f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
2370f41ac2beSBill Paul 
2371f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_status_tag,
2372f41ac2beSBill Paul 	    sc->bge_cdata.bge_status_map, sc->bge_ldata.bge_status_block,
2373f41ac2beSBill Paul 	    BGE_STATUS_BLK_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2374f41ac2beSBill Paul 
2375f41ac2beSBill Paul 	if (error)
2376f41ac2beSBill Paul 		return (ENOMEM);
2377f41ac2beSBill Paul 
2378f41ac2beSBill Paul 	sc->bge_ldata.bge_status_block_paddr = ctx.bge_busaddr;
2379f41ac2beSBill Paul 
23803f74909aSGleb Smirnoff 	/* Create tag for statistics block. */
2381f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2382f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2383f41ac2beSBill Paul 	    NULL, BGE_STATS_SZ, 1, BGE_STATS_SZ, 0, NULL, NULL,
2384f41ac2beSBill Paul 	    &sc->bge_cdata.bge_stats_tag);
2385f41ac2beSBill Paul 
2386f41ac2beSBill Paul 	if (error) {
2387fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate dma tag\n");
2388f41ac2beSBill Paul 		return (ENOMEM);
2389f41ac2beSBill Paul 	}
2390f41ac2beSBill Paul 
23913f74909aSGleb Smirnoff 	/* Allocate DMA'able memory for statistics block. */
2392f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_stats_tag,
2393f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_stats, BUS_DMA_NOWAIT,
2394f41ac2beSBill Paul 	    &sc->bge_cdata.bge_stats_map);
2395f41ac2beSBill Paul 	if (error)
2396f41ac2beSBill Paul 		return (ENOMEM);
2397f41ac2beSBill Paul 
2398f41ac2beSBill Paul 	bzero((char *)sc->bge_ldata.bge_stats, BGE_STATS_SZ);
2399f41ac2beSBill Paul 
24003f74909aSGleb Smirnoff 	/* Load the address of the statstics block. */
2401f41ac2beSBill Paul 	ctx.sc = sc;
2402f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
2403f41ac2beSBill Paul 
2404f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_stats_tag,
2405f41ac2beSBill Paul 	    sc->bge_cdata.bge_stats_map, sc->bge_ldata.bge_stats,
2406f41ac2beSBill Paul 	    BGE_STATS_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2407f41ac2beSBill Paul 
2408f41ac2beSBill Paul 	if (error)
2409f41ac2beSBill Paul 		return (ENOMEM);
2410f41ac2beSBill Paul 
2411f41ac2beSBill Paul 	sc->bge_ldata.bge_stats_paddr = ctx.bge_busaddr;
2412f41ac2beSBill Paul 
2413f41ac2beSBill Paul 	return (0);
2414f41ac2beSBill Paul }
2415f41ac2beSBill Paul 
24160a55a034SJung-uk Kim #if __FreeBSD_version > 602105
2417bf6ef57aSJohn Polstra /*
2418bf6ef57aSJohn Polstra  * Return true if this device has more than one port.
2419bf6ef57aSJohn Polstra  */
2420bf6ef57aSJohn Polstra static int
2421bf6ef57aSJohn Polstra bge_has_multiple_ports(struct bge_softc *sc)
2422bf6ef57aSJohn Polstra {
2423bf6ef57aSJohn Polstra 	device_t dev = sc->bge_dev;
242455aaf894SMarius Strobl 	u_int b, d, f, fscan, s;
2425bf6ef57aSJohn Polstra 
242655aaf894SMarius Strobl 	d = pci_get_domain(dev);
2427bf6ef57aSJohn Polstra 	b = pci_get_bus(dev);
2428bf6ef57aSJohn Polstra 	s = pci_get_slot(dev);
2429bf6ef57aSJohn Polstra 	f = pci_get_function(dev);
2430bf6ef57aSJohn Polstra 	for (fscan = 0; fscan <= PCI_FUNCMAX; fscan++)
243155aaf894SMarius Strobl 		if (fscan != f && pci_find_dbsf(d, b, s, fscan) != NULL)
2432bf6ef57aSJohn Polstra 			return (1);
2433bf6ef57aSJohn Polstra 	return (0);
2434bf6ef57aSJohn Polstra }
2435bf6ef57aSJohn Polstra 
2436bf6ef57aSJohn Polstra /*
2437bf6ef57aSJohn Polstra  * Return true if MSI can be used with this device.
2438bf6ef57aSJohn Polstra  */
2439bf6ef57aSJohn Polstra static int
2440bf6ef57aSJohn Polstra bge_can_use_msi(struct bge_softc *sc)
2441bf6ef57aSJohn Polstra {
2442bf6ef57aSJohn Polstra 	int can_use_msi = 0;
2443bf6ef57aSJohn Polstra 
2444bf6ef57aSJohn Polstra 	switch (sc->bge_asicrev) {
2445a8376f70SMarius Strobl 	case BGE_ASICREV_BCM5714_A0:
2446bf6ef57aSJohn Polstra 	case BGE_ASICREV_BCM5714:
2447bf6ef57aSJohn Polstra 		/*
2448a8376f70SMarius Strobl 		 * Apparently, MSI doesn't work when these chips are
2449a8376f70SMarius Strobl 		 * configured in single-port mode.
2450bf6ef57aSJohn Polstra 		 */
2451bf6ef57aSJohn Polstra 		if (bge_has_multiple_ports(sc))
2452bf6ef57aSJohn Polstra 			can_use_msi = 1;
2453bf6ef57aSJohn Polstra 		break;
2454bf6ef57aSJohn Polstra 	case BGE_ASICREV_BCM5750:
2455bf6ef57aSJohn Polstra 		if (sc->bge_chiprev != BGE_CHIPREV_5750_AX &&
2456bf6ef57aSJohn Polstra 		    sc->bge_chiprev != BGE_CHIPREV_5750_BX)
2457bf6ef57aSJohn Polstra 			can_use_msi = 1;
2458bf6ef57aSJohn Polstra 		break;
2459a8376f70SMarius Strobl 	default:
2460a8376f70SMarius Strobl 		if (BGE_IS_575X_PLUS(sc))
2461bf6ef57aSJohn Polstra 			can_use_msi = 1;
2462bf6ef57aSJohn Polstra 	}
2463bf6ef57aSJohn Polstra 	return (can_use_msi);
2464bf6ef57aSJohn Polstra }
24654e35d186SJung-uk Kim #endif
2466bf6ef57aSJohn Polstra 
246795d67482SBill Paul static int
24683f74909aSGleb Smirnoff bge_attach(device_t dev)
246995d67482SBill Paul {
247095d67482SBill Paul 	struct ifnet *ifp;
247195d67482SBill Paul 	struct bge_softc *sc;
24724f0794ffSBjoern A. Zeeb 	uint32_t hwcfg = 0, misccfg;
247308013fd3SMarius Strobl 	u_char eaddr[ETHER_ADDR_LEN];
247408013fd3SMarius Strobl 	int error, reg, rid, trys;
247595d67482SBill Paul 
247695d67482SBill Paul 	sc = device_get_softc(dev);
247795d67482SBill Paul 	sc->bge_dev = dev;
247895d67482SBill Paul 
247995d67482SBill Paul 	/*
248095d67482SBill Paul 	 * Map control/status registers.
248195d67482SBill Paul 	 */
248295d67482SBill Paul 	pci_enable_busmaster(dev);
248395d67482SBill Paul 
248495d67482SBill Paul 	rid = BGE_PCI_BAR0;
24855f96beb9SNate Lawson 	sc->bge_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid,
248644f8f2fcSMarius Strobl 	    RF_ACTIVE);
248795d67482SBill Paul 
248895d67482SBill Paul 	if (sc->bge_res == NULL) {
2489fe806fdaSPyun YongHyeon 		device_printf (sc->bge_dev, "couldn't map memory\n");
249095d67482SBill Paul 		error = ENXIO;
249195d67482SBill Paul 		goto fail;
249295d67482SBill Paul 	}
249395d67482SBill Paul 
24944f09c4c7SMarius Strobl 	/* Save various chip information. */
2495e53d81eeSPaul Saab 	sc->bge_chipid =
2496a5779553SStanislav Sedov 	    pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >>
2497a5779553SStanislav Sedov 	    BGE_PCIMISCCTL_ASICREV_SHIFT;
2498a5779553SStanislav Sedov 	if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_USE_PRODID_REG)
2499a5779553SStanislav Sedov 		sc->bge_chipid = pci_read_config(dev, BGE_PCI_PRODID_ASICREV,
2500a5779553SStanislav Sedov 		    4);
2501e53d81eeSPaul Saab 	sc->bge_asicrev = BGE_ASICREV(sc->bge_chipid);
2502e53d81eeSPaul Saab 	sc->bge_chiprev = BGE_CHIPREV(sc->bge_chipid);
2503e53d81eeSPaul Saab 
250486543395SJung-uk Kim 	/*
250538cc658fSJohn Baldwin 	 * Don't enable Ethernet@WireSpeed for the 5700, 5906, or the
250686543395SJung-uk Kim 	 * 5705 A0 and A1 chips.
250786543395SJung-uk Kim 	 */
250886543395SJung-uk Kim 	if (sc->bge_asicrev != BGE_ASICREV_BCM5700 &&
250938cc658fSJohn Baldwin 	    sc->bge_asicrev != BGE_ASICREV_BCM5906 &&
251086543395SJung-uk Kim 	    sc->bge_chipid != BGE_CHIPID_BCM5705_A0 &&
251186543395SJung-uk Kim 	    sc->bge_chipid != BGE_CHIPID_BCM5705_A1)
251286543395SJung-uk Kim 		sc->bge_flags |= BGE_FLAG_WIRESPEED;
251386543395SJung-uk Kim 
25145fea260fSMarius Strobl 	if (bge_has_eaddr(sc))
25155fea260fSMarius Strobl 		sc->bge_flags |= BGE_FLAG_EADDR;
251608013fd3SMarius Strobl 
25170dae9719SJung-uk Kim 	/* Save chipset family. */
25180dae9719SJung-uk Kim 	switch (sc->bge_asicrev) {
2519a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5755:
2520a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5761:
2521a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5784:
2522a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5785:
2523a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5787:
2524a5779553SStanislav Sedov 	case BGE_ASICREV_BCM57780:
2525a5779553SStanislav Sedov 		sc->bge_flags |= BGE_FLAG_5755_PLUS | BGE_FLAG_575X_PLUS |
2526a5779553SStanislav Sedov 		    BGE_FLAG_5705_PLUS;
2527a5779553SStanislav Sedov 		break;
25280dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5700:
25290dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5701:
25300dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5703:
25310dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5704:
25327ee00338SJung-uk Kim 		sc->bge_flags |= BGE_FLAG_5700_FAMILY | BGE_FLAG_JUMBO;
25330dae9719SJung-uk Kim 		break;
25340dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5714_A0:
25350dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5780:
25360dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5714:
25377ee00338SJung-uk Kim 		sc->bge_flags |= BGE_FLAG_5714_FAMILY /* | BGE_FLAG_JUMBO */;
25389fe569d8SXin LI 		/* FALLTHROUGH */
25390dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5750:
25400dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5752:
254138cc658fSJohn Baldwin 	case BGE_ASICREV_BCM5906:
25420dae9719SJung-uk Kim 		sc->bge_flags |= BGE_FLAG_575X_PLUS;
25439fe569d8SXin LI 		/* FALLTHROUGH */
25440dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5705:
25450dae9719SJung-uk Kim 		sc->bge_flags |= BGE_FLAG_5705_PLUS;
25460dae9719SJung-uk Kim 		break;
25470dae9719SJung-uk Kim 	}
25480dae9719SJung-uk Kim 
25495ee49a3aSJung-uk Kim 	/* Set various bug flags. */
25501ec4c3a8SJung-uk Kim 	if (sc->bge_chipid == BGE_CHIPID_BCM5701_A0 ||
25511ec4c3a8SJung-uk Kim 	    sc->bge_chipid == BGE_CHIPID_BCM5701_B0)
25521ec4c3a8SJung-uk Kim 		sc->bge_flags |= BGE_FLAG_CRC_BUG;
25535ee49a3aSJung-uk Kim 	if (sc->bge_chiprev == BGE_CHIPREV_5703_AX ||
25545ee49a3aSJung-uk Kim 	    sc->bge_chiprev == BGE_CHIPREV_5704_AX)
25555ee49a3aSJung-uk Kim 		sc->bge_flags |= BGE_FLAG_ADC_BUG;
25565ee49a3aSJung-uk Kim 	if (sc->bge_chipid == BGE_CHIPID_BCM5704_A0)
25575ee49a3aSJung-uk Kim 		sc->bge_flags |= BGE_FLAG_5704_A0_BUG;
255808bf8bb7SJung-uk Kim 	if (BGE_IS_5705_PLUS(sc) &&
255908bf8bb7SJung-uk Kim 	    !(sc->bge_flags & BGE_FLAG_ADJUST_TRIM)) {
25605ee49a3aSJung-uk Kim 		if (sc->bge_asicrev == BGE_ASICREV_BCM5755 ||
2561a5779553SStanislav Sedov 		    sc->bge_asicrev == BGE_ASICREV_BCM5761 ||
2562a5779553SStanislav Sedov 		    sc->bge_asicrev == BGE_ASICREV_BCM5784 ||
25634fcf220bSJohn Baldwin 		    sc->bge_asicrev == BGE_ASICREV_BCM5787) {
25644fcf220bSJohn Baldwin 			if (sc->bge_chipid != BGE_CHIPID_BCM5722_A0)
25655ee49a3aSJung-uk Kim 				sc->bge_flags |= BGE_FLAG_JITTER_BUG;
256638cc658fSJohn Baldwin 		} else if (sc->bge_asicrev != BGE_ASICREV_BCM5906)
25675ee49a3aSJung-uk Kim 			sc->bge_flags |= BGE_FLAG_BER_BUG;
25685ee49a3aSJung-uk Kim 	}
25695ee49a3aSJung-uk Kim 
25704f0794ffSBjoern A. Zeeb 
25714f0794ffSBjoern A. Zeeb 	/*
25724f0794ffSBjoern A. Zeeb 	 * We could possibly check for BCOM_DEVICEID_BCM5788 in bge_probe()
25734f0794ffSBjoern A. Zeeb 	 * but I do not know the DEVICEID for the 5788M.
25744f0794ffSBjoern A. Zeeb 	 */
25754f0794ffSBjoern A. Zeeb 	misccfg = CSR_READ_4(sc, BGE_MISC_CFG) & BGE_MISCCFG_BOARD_ID;
25764f0794ffSBjoern A. Zeeb 	if (misccfg == BGE_MISCCFG_BOARD_ID_5788 ||
25774f0794ffSBjoern A. Zeeb 	    misccfg == BGE_MISCCFG_BOARD_ID_5788M)
25784f0794ffSBjoern A. Zeeb 		sc->bge_flags |= BGE_FLAG_5788;
25794f0794ffSBjoern A. Zeeb 
2580e53d81eeSPaul Saab   	/*
25816f8718a3SScott Long 	 * Check if this is a PCI-X or PCI Express device.
2582e53d81eeSPaul Saab   	 */
2583fe09b799SJung-uk Kim #if __FreeBSD_version > 602101
25846f8718a3SScott Long 	if (pci_find_extcap(dev, PCIY_EXPRESS, &reg) == 0) {
25854c0da0ffSGleb Smirnoff 		/*
25866f8718a3SScott Long 		 * Found a PCI Express capabilities register, this
25876f8718a3SScott Long 		 * must be a PCI Express device.
25886f8718a3SScott Long 		 */
25894f09c4c7SMarius Strobl 		if (reg != 0) {
25906f8718a3SScott Long 			sc->bge_flags |= BGE_FLAG_PCIE;
25916f8718a3SScott Long #else
25925345bad0SScott Long 	if (BGE_IS_5705_PLUS(sc)) {
25936f8718a3SScott Long 		reg = pci_read_config(dev, BGE_PCIE_CAPID_REG, 4);
25944f09c4c7SMarius Strobl 		if ((reg & 0xFF) == BGE_PCIE_CAPID) {
25956f8718a3SScott Long 			sc->bge_flags |= BGE_FLAG_PCIE;
25964f09c4c7SMarius Strobl 			reg = BGE_PCIE_CAPID;
259790447aadSMarius Strobl #endif
25984f09c4c7SMarius Strobl 			bge_set_max_readrq(sc, reg);
25994f09c4c7SMarius Strobl 		}
26006f8718a3SScott Long 	} else {
26016f8718a3SScott Long 		/*
26026f8718a3SScott Long 		 * Check if the device is in PCI-X Mode.
26036f8718a3SScott Long 		 * (This bit is not valid on PCI Express controllers.)
26044c0da0ffSGleb Smirnoff 		 */
260590447aadSMarius Strobl 		if ((pci_read_config(dev, BGE_PCI_PCISTATE, 4) &
26064c0da0ffSGleb Smirnoff 		    BGE_PCISTATE_PCI_BUSMODE) == 0)
2607652ae483SGleb Smirnoff 			sc->bge_flags |= BGE_FLAG_PCIX;
26086f8718a3SScott Long 	}
26094c0da0ffSGleb Smirnoff 
26100a55a034SJung-uk Kim #if __FreeBSD_version > 602105
26114e35d186SJung-uk Kim 	{
26124e35d186SJung-uk Kim 		int msicount;
26134e35d186SJung-uk Kim 
2614bf6ef57aSJohn Polstra 		/*
2615bf6ef57aSJohn Polstra 		 * Allocate the interrupt, using MSI if possible.  These devices
2616bf6ef57aSJohn Polstra 		 * support 8 MSI messages, but only the first one is used in
2617bf6ef57aSJohn Polstra 		 * normal operation.
2618bf6ef57aSJohn Polstra 		 */
2619bf6ef57aSJohn Polstra 		if (bge_can_use_msi(sc)) {
2620bf6ef57aSJohn Polstra 			msicount = pci_msi_count(dev);
2621bf6ef57aSJohn Polstra 			if (msicount > 1)
2622bf6ef57aSJohn Polstra 				msicount = 1;
2623bf6ef57aSJohn Polstra 		} else
2624bf6ef57aSJohn Polstra 			msicount = 0;
2625bf6ef57aSJohn Polstra 		if (msicount == 1 && pci_alloc_msi(dev, &msicount) == 0) {
2626bf6ef57aSJohn Polstra 			rid = 1;
2627bf6ef57aSJohn Polstra 			sc->bge_flags |= BGE_FLAG_MSI;
2628bf6ef57aSJohn Polstra 		} else
2629bf6ef57aSJohn Polstra 			rid = 0;
26304e35d186SJung-uk Kim 	}
26314e35d186SJung-uk Kim #else
26324e35d186SJung-uk Kim 	rid = 0;
26334e35d186SJung-uk Kim #endif
2634bf6ef57aSJohn Polstra 
2635bf6ef57aSJohn Polstra 	sc->bge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
2636bf6ef57aSJohn Polstra 	    RF_SHAREABLE | RF_ACTIVE);
2637bf6ef57aSJohn Polstra 
2638bf6ef57aSJohn Polstra 	if (sc->bge_irq == NULL) {
2639bf6ef57aSJohn Polstra 		device_printf(sc->bge_dev, "couldn't map interrupt\n");
2640bf6ef57aSJohn Polstra 		error = ENXIO;
2641bf6ef57aSJohn Polstra 		goto fail;
2642bf6ef57aSJohn Polstra 	}
2643bf6ef57aSJohn Polstra 
26444f09c4c7SMarius Strobl 	if (bootverbose)
26454f09c4c7SMarius Strobl 		device_printf(dev,
26464f09c4c7SMarius Strobl 		    "CHIP ID 0x%08x; ASIC REV 0x%02x; CHIP REV 0x%02x; %s\n",
26474f09c4c7SMarius Strobl 		    sc->bge_chipid, sc->bge_asicrev, sc->bge_chiprev,
26484f09c4c7SMarius Strobl 		    (sc->bge_flags & BGE_FLAG_PCIX) ? "PCI-X" :
26494f09c4c7SMarius Strobl 		    ((sc->bge_flags & BGE_FLAG_PCIE) ? "PCI-E" : "PCI"));
26504f09c4c7SMarius Strobl 
2651bf6ef57aSJohn Polstra 	BGE_LOCK_INIT(sc, device_get_nameunit(dev));
2652bf6ef57aSJohn Polstra 
265395d67482SBill Paul 	/* Try to reset the chip. */
26548cb1383cSDoug Ambrisko 	if (bge_reset(sc)) {
26558cb1383cSDoug Ambrisko 		device_printf(sc->bge_dev, "chip reset failed\n");
26568cb1383cSDoug Ambrisko 		error = ENXIO;
26578cb1383cSDoug Ambrisko 		goto fail;
26588cb1383cSDoug Ambrisko 	}
26598cb1383cSDoug Ambrisko 
26608cb1383cSDoug Ambrisko 	sc->bge_asf_mode = 0;
2661f1a7e6d5SScott Long 	if (bge_allow_asf && (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG)
2662f1a7e6d5SScott Long 	    == BGE_MAGIC_NUMBER)) {
26638cb1383cSDoug Ambrisko 		if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG)
26648cb1383cSDoug Ambrisko 		    & BGE_HWCFG_ASF) {
26658cb1383cSDoug Ambrisko 			sc->bge_asf_mode |= ASF_ENABLE;
26668cb1383cSDoug Ambrisko 			sc->bge_asf_mode |= ASF_STACKUP;
26678cb1383cSDoug Ambrisko 			if (sc->bge_asicrev == BGE_ASICREV_BCM5750) {
26688cb1383cSDoug Ambrisko 				sc->bge_asf_mode |= ASF_NEW_HANDSHAKE;
26698cb1383cSDoug Ambrisko 			}
26708cb1383cSDoug Ambrisko 		}
26718cb1383cSDoug Ambrisko 	}
26728cb1383cSDoug Ambrisko 
26738cb1383cSDoug Ambrisko 	/* Try to reset the chip again the nice way. */
26748cb1383cSDoug Ambrisko 	bge_stop_fw(sc);
26758cb1383cSDoug Ambrisko 	bge_sig_pre_reset(sc, BGE_RESET_STOP);
26768cb1383cSDoug Ambrisko 	if (bge_reset(sc)) {
26778cb1383cSDoug Ambrisko 		device_printf(sc->bge_dev, "chip reset failed\n");
26788cb1383cSDoug Ambrisko 		error = ENXIO;
26798cb1383cSDoug Ambrisko 		goto fail;
26808cb1383cSDoug Ambrisko 	}
26818cb1383cSDoug Ambrisko 
26828cb1383cSDoug Ambrisko 	bge_sig_legacy(sc, BGE_RESET_STOP);
26838cb1383cSDoug Ambrisko 	bge_sig_post_reset(sc, BGE_RESET_STOP);
268495d67482SBill Paul 
268595d67482SBill Paul 	if (bge_chipinit(sc)) {
2686fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "chip initialization failed\n");
268795d67482SBill Paul 		error = ENXIO;
268895d67482SBill Paul 		goto fail;
268995d67482SBill Paul 	}
269095d67482SBill Paul 
269138cc658fSJohn Baldwin 	error = bge_get_eaddr(sc, eaddr);
269238cc658fSJohn Baldwin 	if (error) {
269308013fd3SMarius Strobl 		device_printf(sc->bge_dev,
269408013fd3SMarius Strobl 		    "failed to read station address\n");
269595d67482SBill Paul 		error = ENXIO;
269695d67482SBill Paul 		goto fail;
269795d67482SBill Paul 	}
269895d67482SBill Paul 
2699f41ac2beSBill Paul 	/* 5705 limits RX return ring to 512 entries. */
27007ee00338SJung-uk Kim 	if (BGE_IS_5705_PLUS(sc))
2701f41ac2beSBill Paul 		sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT_5705;
2702f41ac2beSBill Paul 	else
2703f41ac2beSBill Paul 		sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT;
2704f41ac2beSBill Paul 
2705f41ac2beSBill Paul 	if (bge_dma_alloc(dev)) {
2706fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev,
2707fe806fdaSPyun YongHyeon 		    "failed to allocate DMA resources\n");
2708f41ac2beSBill Paul 		error = ENXIO;
2709f41ac2beSBill Paul 		goto fail;
2710f41ac2beSBill Paul 	}
2711f41ac2beSBill Paul 
271295d67482SBill Paul 	/* Set default tuneable values. */
271395d67482SBill Paul 	sc->bge_stat_ticks = BGE_TICKS_PER_SEC;
271495d67482SBill Paul 	sc->bge_rx_coal_ticks = 150;
271595d67482SBill Paul 	sc->bge_tx_coal_ticks = 150;
27166f8718a3SScott Long 	sc->bge_rx_max_coal_bds = 10;
27176f8718a3SScott Long 	sc->bge_tx_max_coal_bds = 10;
271895d67482SBill Paul 
271995d67482SBill Paul 	/* Set up ifnet structure */
2720fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp = if_alloc(IFT_ETHER);
2721fc74a9f9SBrooks Davis 	if (ifp == NULL) {
2722fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "failed to if_alloc()\n");
2723fc74a9f9SBrooks Davis 		error = ENXIO;
2724fc74a9f9SBrooks Davis 		goto fail;
2725fc74a9f9SBrooks Davis 	}
272695d67482SBill Paul 	ifp->if_softc = sc;
27279bf40edeSBrooks Davis 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
272895d67482SBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
272995d67482SBill Paul 	ifp->if_ioctl = bge_ioctl;
273095d67482SBill Paul 	ifp->if_start = bge_start;
273195d67482SBill Paul 	ifp->if_init = bge_init;
27324d665c4dSDag-Erling Smørgrav 	ifp->if_snd.ifq_drv_maxlen = BGE_TX_RING_CNT - 1;
27334d665c4dSDag-Erling Smørgrav 	IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen);
27344d665c4dSDag-Erling Smørgrav 	IFQ_SET_READY(&ifp->if_snd);
273595d67482SBill Paul 	ifp->if_hwassist = BGE_CSUM_FEATURES;
2736d375e524SGleb Smirnoff 	ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_VLAN_HWTAGGING |
27374e35d186SJung-uk Kim 	    IFCAP_VLAN_MTU;
27384e35d186SJung-uk Kim #ifdef IFCAP_VLAN_HWCSUM
27394e35d186SJung-uk Kim 	ifp->if_capabilities |= IFCAP_VLAN_HWCSUM;
27404e35d186SJung-uk Kim #endif
274195d67482SBill Paul 	ifp->if_capenable = ifp->if_capabilities;
274275719184SGleb Smirnoff #ifdef DEVICE_POLLING
274375719184SGleb Smirnoff 	ifp->if_capabilities |= IFCAP_POLLING;
274475719184SGleb Smirnoff #endif
274595d67482SBill Paul 
2746a1d52896SBill Paul 	/*
2747d375e524SGleb Smirnoff 	 * 5700 B0 chips do not support checksumming correctly due
2748d375e524SGleb Smirnoff 	 * to hardware bugs.
2749d375e524SGleb Smirnoff 	 */
2750d375e524SGleb Smirnoff 	if (sc->bge_chipid == BGE_CHIPID_BCM5700_B0) {
2751d375e524SGleb Smirnoff 		ifp->if_capabilities &= ~IFCAP_HWCSUM;
27524d3a629cSPyun YongHyeon 		ifp->if_capenable &= ~IFCAP_HWCSUM;
2753d375e524SGleb Smirnoff 		ifp->if_hwassist = 0;
2754d375e524SGleb Smirnoff 	}
2755d375e524SGleb Smirnoff 
2756d375e524SGleb Smirnoff 	/*
2757a1d52896SBill Paul 	 * Figure out what sort of media we have by checking the
275841abcc1bSPaul Saab 	 * hardware config word in the first 32k of NIC internal memory,
275941abcc1bSPaul Saab 	 * or fall back to examining the EEPROM if necessary.
276041abcc1bSPaul Saab 	 * Note: on some BCM5700 cards, this value appears to be unset.
276141abcc1bSPaul Saab 	 * If that's the case, we have to rely on identifying the NIC
276241abcc1bSPaul Saab 	 * by its PCI subsystem ID, as we do below for the SysKonnect
276341abcc1bSPaul Saab 	 * SK-9D41.
2764a1d52896SBill Paul 	 */
276541abcc1bSPaul Saab 	if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG) == BGE_MAGIC_NUMBER)
276641abcc1bSPaul Saab 		hwcfg = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG);
27675fea260fSMarius Strobl 	else if ((sc->bge_flags & BGE_FLAG_EADDR) &&
27685fea260fSMarius Strobl 	    (sc->bge_asicrev != BGE_ASICREV_BCM5906)) {
2769f6789fbaSPyun YongHyeon 		if (bge_read_eeprom(sc, (caddr_t)&hwcfg, BGE_EE_HWCFG_OFFSET,
2770f6789fbaSPyun YongHyeon 		    sizeof(hwcfg))) {
2771fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev, "failed to read EEPROM\n");
2772f6789fbaSPyun YongHyeon 			error = ENXIO;
2773f6789fbaSPyun YongHyeon 			goto fail;
2774f6789fbaSPyun YongHyeon 		}
277541abcc1bSPaul Saab 		hwcfg = ntohl(hwcfg);
277641abcc1bSPaul Saab 	}
277741abcc1bSPaul Saab 
277841abcc1bSPaul Saab 	if ((hwcfg & BGE_HWCFG_MEDIA) == BGE_MEDIA_FIBER)
2779652ae483SGleb Smirnoff 		sc->bge_flags |= BGE_FLAG_TBI;
2780a1d52896SBill Paul 
278195d67482SBill Paul 	/* The SysKonnect SK-9D41 is a 1000baseSX card. */
27820c8aa4eaSJung-uk Kim 	if ((pci_read_config(dev, BGE_PCI_SUBSYS, 4) >> 16) == SK_SUBSYSID_9D41)
2783652ae483SGleb Smirnoff 		sc->bge_flags |= BGE_FLAG_TBI;
278495d67482SBill Paul 
2785652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
27860c8aa4eaSJung-uk Kim 		ifmedia_init(&sc->bge_ifmedia, IFM_IMASK, bge_ifmedia_upd,
27870c8aa4eaSJung-uk Kim 		    bge_ifmedia_sts);
27880c8aa4eaSJung-uk Kim 		ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_1000_SX, 0, NULL);
27896098821cSJung-uk Kim 		ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_1000_SX | IFM_FDX,
27906098821cSJung-uk Kim 		    0, NULL);
279195d67482SBill Paul 		ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_AUTO, 0, NULL);
279295d67482SBill Paul 		ifmedia_set(&sc->bge_ifmedia, IFM_ETHER | IFM_AUTO);
2793da3003f0SBill Paul 		sc->bge_ifmedia.ifm_media = sc->bge_ifmedia.ifm_cur->ifm_media;
279495d67482SBill Paul 	} else {
279595d67482SBill Paul 		/*
27968cb1383cSDoug Ambrisko 		 * Do transceiver setup and tell the firmware the
27978cb1383cSDoug Ambrisko 		 * driver is down so we can try to get access the
27988cb1383cSDoug Ambrisko 		 * probe if ASF is running.  Retry a couple of times
27998cb1383cSDoug Ambrisko 		 * if we get a conflict with the ASF firmware accessing
28008cb1383cSDoug Ambrisko 		 * the PHY.
280195d67482SBill Paul 		 */
28024012d104SMarius Strobl 		trys = 0;
28038cb1383cSDoug Ambrisko 		BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
28048cb1383cSDoug Ambrisko again:
28058cb1383cSDoug Ambrisko 		bge_asf_driver_up(sc);
28068cb1383cSDoug Ambrisko 
280795d67482SBill Paul 		if (mii_phy_probe(dev, &sc->bge_miibus,
280895d67482SBill Paul 		    bge_ifmedia_upd, bge_ifmedia_sts)) {
28098cb1383cSDoug Ambrisko 			if (trys++ < 4) {
28108cb1383cSDoug Ambrisko 				device_printf(sc->bge_dev, "Try again\n");
28114e35d186SJung-uk Kim 				bge_miibus_writereg(sc->bge_dev, 1, MII_BMCR,
28124e35d186SJung-uk Kim 				    BMCR_RESET);
28138cb1383cSDoug Ambrisko 				goto again;
28148cb1383cSDoug Ambrisko 			}
28158cb1383cSDoug Ambrisko 
2816fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev, "MII without any PHY!\n");
281795d67482SBill Paul 			error = ENXIO;
281895d67482SBill Paul 			goto fail;
281995d67482SBill Paul 		}
28208cb1383cSDoug Ambrisko 
28218cb1383cSDoug Ambrisko 		/*
28228cb1383cSDoug Ambrisko 		 * Now tell the firmware we are going up after probing the PHY
28238cb1383cSDoug Ambrisko 		 */
28248cb1383cSDoug Ambrisko 		if (sc->bge_asf_mode & ASF_STACKUP)
28258cb1383cSDoug Ambrisko 			BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
282695d67482SBill Paul 	}
282795d67482SBill Paul 
282895d67482SBill Paul 	/*
2829e255b776SJohn Polstra 	 * When using the BCM5701 in PCI-X mode, data corruption has
2830e255b776SJohn Polstra 	 * been observed in the first few bytes of some received packets.
2831e255b776SJohn Polstra 	 * Aligning the packet buffer in memory eliminates the corruption.
2832e255b776SJohn Polstra 	 * Unfortunately, this misaligns the packet payloads.  On platforms
2833e255b776SJohn Polstra 	 * which do not support unaligned accesses, we will realign the
2834e255b776SJohn Polstra 	 * payloads by copying the received packets.
2835e255b776SJohn Polstra 	 */
2836652ae483SGleb Smirnoff 	if (sc->bge_asicrev == BGE_ASICREV_BCM5701 &&
2837652ae483SGleb Smirnoff 	    sc->bge_flags & BGE_FLAG_PCIX)
2838652ae483SGleb Smirnoff                 sc->bge_flags |= BGE_FLAG_RX_ALIGNBUG;
2839e255b776SJohn Polstra 
2840e255b776SJohn Polstra 	/*
284195d67482SBill Paul 	 * Call MI attach routine.
284295d67482SBill Paul 	 */
2843fc74a9f9SBrooks Davis 	ether_ifattach(ifp, eaddr);
2844b74e67fbSGleb Smirnoff 	callout_init_mtx(&sc->bge_stat_ch, &sc->bge_mtx, 0);
28450f9bd73bSSam Leffler 
284661ccb9daSPyun YongHyeon 	/* Tell upper layer we support long frames. */
284761ccb9daSPyun YongHyeon 	ifp->if_data.ifi_hdrlen = sizeof(struct ether_vlan_header);
284861ccb9daSPyun YongHyeon 
28490f9bd73bSSam Leffler 	/*
28500f9bd73bSSam Leffler 	 * Hookup IRQ last.
28510f9bd73bSSam Leffler 	 */
28524e35d186SJung-uk Kim #if __FreeBSD_version > 700030
28530f9bd73bSSam Leffler 	error = bus_setup_intr(dev, sc->bge_irq, INTR_TYPE_NET | INTR_MPSAFE,
2854ef544f63SPaolo Pisati 	   NULL, bge_intr, sc, &sc->bge_intrhand);
28554e35d186SJung-uk Kim #else
28564e35d186SJung-uk Kim 	error = bus_setup_intr(dev, sc->bge_irq, INTR_TYPE_NET | INTR_MPSAFE,
28574e35d186SJung-uk Kim 	   bge_intr, sc, &sc->bge_intrhand);
28584e35d186SJung-uk Kim #endif
28590f9bd73bSSam Leffler 
28600f9bd73bSSam Leffler 	if (error) {
2861fc74a9f9SBrooks Davis 		bge_detach(dev);
2862fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "couldn't set up irq\n");
28630f9bd73bSSam Leffler 	}
286495d67482SBill Paul 
28656f8718a3SScott Long 	bge_add_sysctls(sc);
28666f8718a3SScott Long 
286708013fd3SMarius Strobl 	return (0);
286808013fd3SMarius Strobl 
286995d67482SBill Paul fail:
287008013fd3SMarius Strobl 	bge_release_resources(sc);
287108013fd3SMarius Strobl 
287295d67482SBill Paul 	return (error);
287395d67482SBill Paul }
287495d67482SBill Paul 
287595d67482SBill Paul static int
28763f74909aSGleb Smirnoff bge_detach(device_t dev)
287795d67482SBill Paul {
287895d67482SBill Paul 	struct bge_softc *sc;
287995d67482SBill Paul 	struct ifnet *ifp;
288095d67482SBill Paul 
288195d67482SBill Paul 	sc = device_get_softc(dev);
2882fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
288395d67482SBill Paul 
288475719184SGleb Smirnoff #ifdef DEVICE_POLLING
288575719184SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING)
288675719184SGleb Smirnoff 		ether_poll_deregister(ifp);
288775719184SGleb Smirnoff #endif
288875719184SGleb Smirnoff 
28890f9bd73bSSam Leffler 	BGE_LOCK(sc);
289095d67482SBill Paul 	bge_stop(sc);
289195d67482SBill Paul 	bge_reset(sc);
28920f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
28930f9bd73bSSam Leffler 
28945dda8085SOleg Bulyzhin 	callout_drain(&sc->bge_stat_ch);
28955dda8085SOleg Bulyzhin 
28960f9bd73bSSam Leffler 	ether_ifdetach(ifp);
289795d67482SBill Paul 
2898652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
289995d67482SBill Paul 		ifmedia_removeall(&sc->bge_ifmedia);
290095d67482SBill Paul 	} else {
290195d67482SBill Paul 		bus_generic_detach(dev);
290295d67482SBill Paul 		device_delete_child(dev, sc->bge_miibus);
290395d67482SBill Paul 	}
290495d67482SBill Paul 
290595d67482SBill Paul 	bge_release_resources(sc);
290695d67482SBill Paul 
290795d67482SBill Paul 	return (0);
290895d67482SBill Paul }
290995d67482SBill Paul 
291095d67482SBill Paul static void
29113f74909aSGleb Smirnoff bge_release_resources(struct bge_softc *sc)
291295d67482SBill Paul {
291395d67482SBill Paul 	device_t dev;
291495d67482SBill Paul 
291595d67482SBill Paul 	dev = sc->bge_dev;
291695d67482SBill Paul 
291795d67482SBill Paul 	if (sc->bge_intrhand != NULL)
291895d67482SBill Paul 		bus_teardown_intr(dev, sc->bge_irq, sc->bge_intrhand);
291995d67482SBill Paul 
292095d67482SBill Paul 	if (sc->bge_irq != NULL)
2921724bd939SJohn Polstra 		bus_release_resource(dev, SYS_RES_IRQ,
2922724bd939SJohn Polstra 		    sc->bge_flags & BGE_FLAG_MSI ? 1 : 0, sc->bge_irq);
2923724bd939SJohn Polstra 
29240a55a034SJung-uk Kim #if __FreeBSD_version > 602105
2925724bd939SJohn Polstra 	if (sc->bge_flags & BGE_FLAG_MSI)
2926724bd939SJohn Polstra 		pci_release_msi(dev);
29274e35d186SJung-uk Kim #endif
292895d67482SBill Paul 
292995d67482SBill Paul 	if (sc->bge_res != NULL)
293095d67482SBill Paul 		bus_release_resource(dev, SYS_RES_MEMORY,
293195d67482SBill Paul 		    BGE_PCI_BAR0, sc->bge_res);
293295d67482SBill Paul 
2933ad61f896SRuslan Ermilov 	if (sc->bge_ifp != NULL)
2934ad61f896SRuslan Ermilov 		if_free(sc->bge_ifp);
2935ad61f896SRuslan Ermilov 
2936f41ac2beSBill Paul 	bge_dma_free(sc);
293795d67482SBill Paul 
29380f9bd73bSSam Leffler 	if (mtx_initialized(&sc->bge_mtx))	/* XXX */
29390f9bd73bSSam Leffler 		BGE_LOCK_DESTROY(sc);
294095d67482SBill Paul }
294195d67482SBill Paul 
29428cb1383cSDoug Ambrisko static int
29433f74909aSGleb Smirnoff bge_reset(struct bge_softc *sc)
294495d67482SBill Paul {
294595d67482SBill Paul 	device_t dev;
29465fea260fSMarius Strobl 	uint32_t cachesize, command, pcistate, reset, val;
29476f8718a3SScott Long 	void (*write_op)(struct bge_softc *, int, int);
29485fea260fSMarius Strobl 	int i;
294995d67482SBill Paul 
295095d67482SBill Paul 	dev = sc->bge_dev;
295195d67482SBill Paul 
295238cc658fSJohn Baldwin 	if (BGE_IS_575X_PLUS(sc) && !BGE_IS_5714_FAMILY(sc) &&
295338cc658fSJohn Baldwin 	    (sc->bge_asicrev != BGE_ASICREV_BCM5906)) {
29546f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_PCIE)
29556f8718a3SScott Long 			write_op = bge_writemem_direct;
29566f8718a3SScott Long 		else
29576f8718a3SScott Long 			write_op = bge_writemem_ind;
29589ba784dbSScott Long 	} else
29596f8718a3SScott Long 		write_op = bge_writereg_ind;
29606f8718a3SScott Long 
296195d67482SBill Paul 	/* Save some important PCI state. */
296295d67482SBill Paul 	cachesize = pci_read_config(dev, BGE_PCI_CACHESZ, 4);
296395d67482SBill Paul 	command = pci_read_config(dev, BGE_PCI_CMD, 4);
296495d67482SBill Paul 	pcistate = pci_read_config(dev, BGE_PCI_PCISTATE, 4);
296595d67482SBill Paul 
296695d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MISC_CTL,
296795d67482SBill Paul 	    BGE_PCIMISCCTL_INDIRECT_ACCESS | BGE_PCIMISCCTL_MASK_PCI_INTR |
2968e907febfSPyun YongHyeon 	    BGE_HIF_SWAP_OPTIONS | BGE_PCIMISCCTL_PCISTATE_RW, 4);
296995d67482SBill Paul 
29706f8718a3SScott Long 	/* Disable fastboot on controllers that support it. */
29716f8718a3SScott Long 	if (sc->bge_asicrev == BGE_ASICREV_BCM5752 ||
2972a5779553SStanislav Sedov 	    BGE_IS_5755_PLUS(sc)) {
29736f8718a3SScott Long 		if (bootverbose)
29749ba784dbSScott Long 			device_printf(sc->bge_dev, "Disabling fastboot\n");
29756f8718a3SScott Long 		CSR_WRITE_4(sc, BGE_FASTBOOT_PC, 0x0);
29766f8718a3SScott Long 	}
29776f8718a3SScott Long 
29786f8718a3SScott Long 	/*
29796f8718a3SScott Long 	 * Write the magic number to SRAM at offset 0xB50.
29806f8718a3SScott Long 	 * When firmware finishes its initialization it will
29816f8718a3SScott Long 	 * write ~BGE_MAGIC_NUMBER to the same location.
29826f8718a3SScott Long 	 */
29836f8718a3SScott Long 	bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER);
29846f8718a3SScott Long 
29850c8aa4eaSJung-uk Kim 	reset = BGE_MISCCFG_RESET_CORE_CLOCKS | BGE_32BITTIME_66MHZ;
2986e53d81eeSPaul Saab 
2987e53d81eeSPaul Saab 	/* XXX: Broadcom Linux driver. */
2988652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_PCIE) {
29890c8aa4eaSJung-uk Kim 		if (CSR_READ_4(sc, 0x7E2C) == 0x60)	/* PCIE 1.0 */
29900c8aa4eaSJung-uk Kim 			CSR_WRITE_4(sc, 0x7E2C, 0x20);
2991e53d81eeSPaul Saab 		if (sc->bge_chipid != BGE_CHIPID_BCM5750_A0) {
2992e53d81eeSPaul Saab 			/* Prevent PCIE link training during global reset */
29930c8aa4eaSJung-uk Kim 			CSR_WRITE_4(sc, BGE_MISC_CFG, 1 << 29);
29940c8aa4eaSJung-uk Kim 			reset |= 1 << 29;
2995e53d81eeSPaul Saab 		}
2996e53d81eeSPaul Saab 	}
2997e53d81eeSPaul Saab 
299821c9e407SDavid Christensen 	/*
29996f8718a3SScott Long 	 * Set GPHY Power Down Override to leave GPHY
30006f8718a3SScott Long 	 * powered up in D0 uninitialized.
30016f8718a3SScott Long 	 */
30025345bad0SScott Long 	if (BGE_IS_5705_PLUS(sc))
30036f8718a3SScott Long 		reset |= 0x04000000;
30046f8718a3SScott Long 
300595d67482SBill Paul 	/* Issue global reset */
30066f8718a3SScott Long 	write_op(sc, BGE_MISC_CFG, reset);
300795d67482SBill Paul 
300838cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906) {
30095fea260fSMarius Strobl 		val = CSR_READ_4(sc, BGE_VCPU_STATUS);
301038cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_VCPU_STATUS,
30115fea260fSMarius Strobl 		    val | BGE_VCPU_STATUS_DRV_RESET);
30125fea260fSMarius Strobl 		val = CSR_READ_4(sc, BGE_VCPU_EXT_CTRL);
301338cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_VCPU_EXT_CTRL,
30145fea260fSMarius Strobl 		    val & ~BGE_VCPU_EXT_CTRL_HALT_CPU);
301538cc658fSJohn Baldwin 	}
301638cc658fSJohn Baldwin 
301795d67482SBill Paul 	DELAY(1000);
301895d67482SBill Paul 
3019e53d81eeSPaul Saab 	/* XXX: Broadcom Linux driver. */
3020652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_PCIE) {
3021e53d81eeSPaul Saab 		if (sc->bge_chipid == BGE_CHIPID_BCM5750_A0) {
3022e53d81eeSPaul Saab 			DELAY(500000); /* wait for link training to complete */
30235fea260fSMarius Strobl 			val = pci_read_config(dev, 0xC4, 4);
30245fea260fSMarius Strobl 			pci_write_config(dev, 0xC4, val | (1 << 15), 4);
3025e53d81eeSPaul Saab 		}
30269ba784dbSScott Long 		/*
30279ba784dbSScott Long 		 * Set PCIE max payload size to 128 bytes and clear error
30289ba784dbSScott Long 		 * status.
30299ba784dbSScott Long 		 */
30300c8aa4eaSJung-uk Kim 		pci_write_config(dev, 0xD8, 0xF5000, 4);
3031e53d81eeSPaul Saab 	}
3032e53d81eeSPaul Saab 
30333f74909aSGleb Smirnoff 	/* Reset some of the PCI state that got zapped by reset. */
303495d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MISC_CTL,
303595d67482SBill Paul 	    BGE_PCIMISCCTL_INDIRECT_ACCESS | BGE_PCIMISCCTL_MASK_PCI_INTR |
3036e907febfSPyun YongHyeon 	    BGE_HIF_SWAP_OPTIONS | BGE_PCIMISCCTL_PCISTATE_RW, 4);
303795d67482SBill Paul 	pci_write_config(dev, BGE_PCI_CACHESZ, cachesize, 4);
303895d67482SBill Paul 	pci_write_config(dev, BGE_PCI_CMD, command, 4);
30390c8aa4eaSJung-uk Kim 	write_op(sc, BGE_MISC_CFG, BGE_32BITTIME_66MHZ);
304095d67482SBill Paul 
3041bf6ef57aSJohn Polstra 	/* Re-enable MSI, if neccesary, and enable the memory arbiter. */
30424c0da0ffSGleb Smirnoff 	if (BGE_IS_5714_FAMILY(sc)) {
3043bf6ef57aSJohn Polstra 		/* This chip disables MSI on reset. */
3044bf6ef57aSJohn Polstra 		if (sc->bge_flags & BGE_FLAG_MSI) {
3045bf6ef57aSJohn Polstra 			val = pci_read_config(dev, BGE_PCI_MSI_CTL, 2);
3046bf6ef57aSJohn Polstra 			pci_write_config(dev, BGE_PCI_MSI_CTL,
3047bf6ef57aSJohn Polstra 			    val | PCIM_MSICTRL_MSI_ENABLE, 2);
3048bf6ef57aSJohn Polstra 			val = CSR_READ_4(sc, BGE_MSI_MODE);
3049bf6ef57aSJohn Polstra 			CSR_WRITE_4(sc, BGE_MSI_MODE,
3050bf6ef57aSJohn Polstra 			    val | BGE_MSIMODE_ENABLE);
3051bf6ef57aSJohn Polstra 		}
30524c0da0ffSGleb Smirnoff 		val = CSR_READ_4(sc, BGE_MARB_MODE);
30534c0da0ffSGleb Smirnoff 		CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE | val);
30544c0da0ffSGleb Smirnoff 	} else
3055a7b0c314SPaul Saab 		CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE);
3056a7b0c314SPaul Saab 
305738cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906) {
305838cc658fSJohn Baldwin 		for (i = 0; i < BGE_TIMEOUT; i++) {
305938cc658fSJohn Baldwin 			val = CSR_READ_4(sc, BGE_VCPU_STATUS);
306038cc658fSJohn Baldwin 			if (val & BGE_VCPU_STATUS_INIT_DONE)
306138cc658fSJohn Baldwin 				break;
306238cc658fSJohn Baldwin 			DELAY(100);
306338cc658fSJohn Baldwin 		}
306438cc658fSJohn Baldwin 		if (i == BGE_TIMEOUT) {
306538cc658fSJohn Baldwin 			device_printf(sc->bge_dev, "reset timed out\n");
306638cc658fSJohn Baldwin 			return (1);
306738cc658fSJohn Baldwin 		}
306838cc658fSJohn Baldwin 	} else {
306995d67482SBill Paul 		/*
30706f8718a3SScott Long 		 * Poll until we see the 1's complement of the magic number.
307108013fd3SMarius Strobl 		 * This indicates that the firmware initialization is complete.
30725fea260fSMarius Strobl 		 * We expect this to fail if no chip containing the Ethernet
30735fea260fSMarius Strobl 		 * address is fitted though.
307495d67482SBill Paul 		 */
307595d67482SBill Paul 		for (i = 0; i < BGE_TIMEOUT; i++) {
3076d5d23857SJung-uk Kim 			DELAY(10);
307795d67482SBill Paul 			val = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM);
307895d67482SBill Paul 			if (val == ~BGE_MAGIC_NUMBER)
307995d67482SBill Paul 				break;
308095d67482SBill Paul 		}
308195d67482SBill Paul 
30825fea260fSMarius Strobl 		if ((sc->bge_flags & BGE_FLAG_EADDR) && i == BGE_TIMEOUT)
30839ba784dbSScott Long 			device_printf(sc->bge_dev, "firmware handshake timed out, "
30849ba784dbSScott Long 			    "found 0x%08x\n", val);
308538cc658fSJohn Baldwin 	}
308695d67482SBill Paul 
308795d67482SBill Paul 	/*
308895d67482SBill Paul 	 * XXX Wait for the value of the PCISTATE register to
308995d67482SBill Paul 	 * return to its original pre-reset state. This is a
309095d67482SBill Paul 	 * fairly good indicator of reset completion. If we don't
309195d67482SBill Paul 	 * wait for the reset to fully complete, trying to read
309295d67482SBill Paul 	 * from the device's non-PCI registers may yield garbage
309395d67482SBill Paul 	 * results.
309495d67482SBill Paul 	 */
309595d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
309695d67482SBill Paul 		if (pci_read_config(dev, BGE_PCI_PCISTATE, 4) == pcistate)
309795d67482SBill Paul 			break;
309895d67482SBill Paul 		DELAY(10);
309995d67482SBill Paul 	}
310095d67482SBill Paul 
31016f8718a3SScott Long 	if (sc->bge_flags & BGE_FLAG_PCIE) {
31020c8aa4eaSJung-uk Kim 		reset = bge_readmem_ind(sc, 0x7C00);
31030c8aa4eaSJung-uk Kim 		bge_writemem_ind(sc, 0x7C00, reset | (1 << 25));
31046f8718a3SScott Long 	}
31056f8718a3SScott Long 
31063f74909aSGleb Smirnoff 	/* Fix up byte swapping. */
3107e907febfSPyun YongHyeon 	CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS |
310895d67482SBill Paul 	    BGE_MODECTL_BYTESWAP_DATA);
310995d67482SBill Paul 
31108cb1383cSDoug Ambrisko 	/* Tell the ASF firmware we are up */
31118cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_STACKUP)
31128cb1383cSDoug Ambrisko 		BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
31138cb1383cSDoug Ambrisko 
311495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_MODE, 0);
311595d67482SBill Paul 
3116da3003f0SBill Paul 	/*
3117da3003f0SBill Paul 	 * The 5704 in TBI mode apparently needs some special
3118da3003f0SBill Paul 	 * adjustment to insure the SERDES drive level is set
3119da3003f0SBill Paul 	 * to 1.2V.
3120da3003f0SBill Paul 	 */
3121652ae483SGleb Smirnoff 	if (sc->bge_asicrev == BGE_ASICREV_BCM5704 &&
3122652ae483SGleb Smirnoff 	    sc->bge_flags & BGE_FLAG_TBI) {
31235fea260fSMarius Strobl 		val = CSR_READ_4(sc, BGE_SERDES_CFG);
31245fea260fSMarius Strobl 		val = (val & ~0xFFF) | 0x880;
31255fea260fSMarius Strobl 		CSR_WRITE_4(sc, BGE_SERDES_CFG, val);
3126da3003f0SBill Paul 	}
3127da3003f0SBill Paul 
3128e53d81eeSPaul Saab 	/* XXX: Broadcom Linux driver. */
3129652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_PCIE &&
3130652ae483SGleb Smirnoff 	    sc->bge_chipid != BGE_CHIPID_BCM5750_A0) {
31315fea260fSMarius Strobl 		val = CSR_READ_4(sc, 0x7C00);
31325fea260fSMarius Strobl 		CSR_WRITE_4(sc, 0x7C00, val | (1 << 25));
3133e53d81eeSPaul Saab 	}
313495d67482SBill Paul 	DELAY(10000);
31358cb1383cSDoug Ambrisko 
31368cb1383cSDoug Ambrisko 	return(0);
313795d67482SBill Paul }
313895d67482SBill Paul 
313995d67482SBill Paul /*
314095d67482SBill Paul  * Frame reception handling. This is called if there's a frame
314195d67482SBill Paul  * on the receive return list.
314295d67482SBill Paul  *
314395d67482SBill Paul  * Note: we have to be able to handle two possibilities here:
31441be6acb7SGleb Smirnoff  * 1) the frame is from the jumbo receive ring
314595d67482SBill Paul  * 2) the frame is from the standard receive ring
314695d67482SBill Paul  */
314795d67482SBill Paul 
31481abcdbd1SAttilio Rao static int
31493f74909aSGleb Smirnoff bge_rxeof(struct bge_softc *sc)
315095d67482SBill Paul {
315195d67482SBill Paul 	struct ifnet *ifp;
31521abcdbd1SAttilio Rao 	int rx_npkts = 0, stdcnt = 0, jumbocnt = 0;
31537f21e273SStanislav Sedov 	uint16_t rx_prod, rx_cons;
315495d67482SBill Paul 
31550f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
31567f21e273SStanislav Sedov 	rx_cons = sc->bge_rx_saved_considx;
31577f21e273SStanislav Sedov 	rx_prod = sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx;
31580f9bd73bSSam Leffler 
31593f74909aSGleb Smirnoff 	/* Nothing to do. */
31607f21e273SStanislav Sedov 	if (rx_cons == rx_prod)
31611abcdbd1SAttilio Rao 		return (rx_npkts);
3162cfcb5025SOleg Bulyzhin 
3163fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
316495d67482SBill Paul 
3165f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag,
3166e65bed95SPyun YongHyeon 	    sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_POSTREAD);
3167f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
316815eda801SStanislav Sedov 	    sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_POSTWRITE);
3169c215fd77SPyun YongHyeon 	if (ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN + ETHER_VLAN_ENCAP_LEN >
3170c215fd77SPyun YongHyeon 	    (MCLBYTES - ETHER_ALIGN))
3171f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
317215eda801SStanislav Sedov 		    sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_POSTWRITE);
3173f41ac2beSBill Paul 
31747f21e273SStanislav Sedov 	while (rx_cons != rx_prod) {
317595d67482SBill Paul 		struct bge_rx_bd	*cur_rx;
31763f74909aSGleb Smirnoff 		uint32_t		rxidx;
317795d67482SBill Paul 		struct mbuf		*m = NULL;
31783f74909aSGleb Smirnoff 		uint16_t		vlan_tag = 0;
317995d67482SBill Paul 		int			have_tag = 0;
318095d67482SBill Paul 
318175719184SGleb Smirnoff #ifdef DEVICE_POLLING
318275719184SGleb Smirnoff 		if (ifp->if_capenable & IFCAP_POLLING) {
318375719184SGleb Smirnoff 			if (sc->rxcycles <= 0)
318475719184SGleb Smirnoff 				break;
318575719184SGleb Smirnoff 			sc->rxcycles--;
318675719184SGleb Smirnoff 		}
318775719184SGleb Smirnoff #endif
318875719184SGleb Smirnoff 
31897f21e273SStanislav Sedov 		cur_rx = &sc->bge_ldata.bge_rx_return_ring[rx_cons];
319095d67482SBill Paul 
319195d67482SBill Paul 		rxidx = cur_rx->bge_idx;
31927f21e273SStanislav Sedov 		BGE_INC(rx_cons, sc->bge_return_ring_cnt);
319395d67482SBill Paul 
3194cb2eacc7SYaroslav Tykhiy 		if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING &&
3195cb2eacc7SYaroslav Tykhiy 		    cur_rx->bge_flags & BGE_RXBDFLAG_VLAN_TAG) {
319695d67482SBill Paul 			have_tag = 1;
319795d67482SBill Paul 			vlan_tag = cur_rx->bge_vlan_tag;
319895d67482SBill Paul 		}
319995d67482SBill Paul 
320095d67482SBill Paul 		if (cur_rx->bge_flags & BGE_RXBDFLAG_JUMBO_RING) {
320195d67482SBill Paul 			jumbocnt++;
3202943787f3SPyun YongHyeon 			m = sc->bge_cdata.bge_rx_jumbo_chain[rxidx];
320395d67482SBill Paul 			if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) {
3204943787f3SPyun YongHyeon 				BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT);
320595d67482SBill Paul 				continue;
320695d67482SBill Paul 			}
3207943787f3SPyun YongHyeon 			if (bge_newbuf_jumbo(sc, rxidx) != 0) {
3208943787f3SPyun YongHyeon 				BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT);
3209943787f3SPyun YongHyeon 				ifp->if_iqdrops++;
321095d67482SBill Paul 				continue;
321195d67482SBill Paul 			}
321203e78bd0SPyun YongHyeon 			BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT);
321395d67482SBill Paul 		} else {
321495d67482SBill Paul 			stdcnt++;
321595d67482SBill Paul 			if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) {
3216943787f3SPyun YongHyeon 				BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT);
321795d67482SBill Paul 				continue;
321895d67482SBill Paul 			}
3219943787f3SPyun YongHyeon 			m = sc->bge_cdata.bge_rx_std_chain[rxidx];
3220943787f3SPyun YongHyeon 			if (bge_newbuf_std(sc, rxidx) != 0) {
3221943787f3SPyun YongHyeon 				BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT);
3222943787f3SPyun YongHyeon 				ifp->if_iqdrops++;
322395d67482SBill Paul 				continue;
322495d67482SBill Paul 			}
322503e78bd0SPyun YongHyeon 			BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT);
322695d67482SBill Paul 		}
322795d67482SBill Paul 
322895d67482SBill Paul 		ifp->if_ipackets++;
3229e65bed95SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
3230e255b776SJohn Polstra 		/*
3231e65bed95SPyun YongHyeon 		 * For architectures with strict alignment we must make sure
3232e65bed95SPyun YongHyeon 		 * the payload is aligned.
3233e255b776SJohn Polstra 		 */
3234652ae483SGleb Smirnoff 		if (sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) {
3235e255b776SJohn Polstra 			bcopy(m->m_data, m->m_data + ETHER_ALIGN,
3236e255b776SJohn Polstra 			    cur_rx->bge_len);
3237e255b776SJohn Polstra 			m->m_data += ETHER_ALIGN;
3238e255b776SJohn Polstra 		}
3239e255b776SJohn Polstra #endif
3240473851baSPaul Saab 		m->m_pkthdr.len = m->m_len = cur_rx->bge_len - ETHER_CRC_LEN;
324195d67482SBill Paul 		m->m_pkthdr.rcvif = ifp;
324295d67482SBill Paul 
3243b874fdd4SYaroslav Tykhiy 		if (ifp->if_capenable & IFCAP_RXCSUM) {
324478178cd1SGleb Smirnoff 			if (cur_rx->bge_flags & BGE_RXBDFLAG_IP_CSUM) {
324595d67482SBill Paul 				m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
32460c8aa4eaSJung-uk Kim 				if ((cur_rx->bge_ip_csum ^ 0xFFFF) == 0)
32470c8aa4eaSJung-uk Kim 					m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
324878178cd1SGleb Smirnoff 			}
3249d375e524SGleb Smirnoff 			if (cur_rx->bge_flags & BGE_RXBDFLAG_TCP_UDP_CSUM &&
3250d375e524SGleb Smirnoff 			    m->m_pkthdr.len >= ETHER_MIN_NOPAD) {
325195d67482SBill Paul 				m->m_pkthdr.csum_data =
325295d67482SBill Paul 				    cur_rx->bge_tcp_udp_csum;
3253ee7ef91cSOleg Bulyzhin 				m->m_pkthdr.csum_flags |=
3254ee7ef91cSOleg Bulyzhin 				    CSUM_DATA_VALID | CSUM_PSEUDO_HDR;
325595d67482SBill Paul 			}
325695d67482SBill Paul 		}
325795d67482SBill Paul 
325895d67482SBill Paul 		/*
3259673d9191SSam Leffler 		 * If we received a packet with a vlan tag,
3260673d9191SSam Leffler 		 * attach that information to the packet.
326195d67482SBill Paul 		 */
3262d147662cSGleb Smirnoff 		if (have_tag) {
32634e35d186SJung-uk Kim #if __FreeBSD_version > 700022
326478ba57b9SAndre Oppermann 			m->m_pkthdr.ether_vtag = vlan_tag;
326578ba57b9SAndre Oppermann 			m->m_flags |= M_VLANTAG;
32664e35d186SJung-uk Kim #else
32674e35d186SJung-uk Kim 			VLAN_INPUT_TAG_NEW(ifp, m, vlan_tag);
32684e35d186SJung-uk Kim 			if (m == NULL)
32694e35d186SJung-uk Kim 				continue;
32704e35d186SJung-uk Kim #endif
3271d147662cSGleb Smirnoff 		}
327295d67482SBill Paul 
32730f9bd73bSSam Leffler 		BGE_UNLOCK(sc);
3274673d9191SSam Leffler 		(*ifp->if_input)(ifp, m);
32750f9bd73bSSam Leffler 		BGE_LOCK(sc);
3276d4da719cSAttilio Rao 		rx_npkts++;
327725e13e68SXin LI 
327825e13e68SXin LI 		if (!(ifp->if_drv_flags & IFF_DRV_RUNNING))
32798cf7d13dSAttilio Rao 			return (rx_npkts);
328095d67482SBill Paul 	}
328195d67482SBill Paul 
328215eda801SStanislav Sedov 	bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag,
328315eda801SStanislav Sedov 	    sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_PREREAD);
3284e65bed95SPyun YongHyeon 	if (stdcnt > 0)
3285f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
3286e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREWRITE);
32874c0da0ffSGleb Smirnoff 
3288c215fd77SPyun YongHyeon 	if (jumbocnt > 0)
3289f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
32904c0da0ffSGleb Smirnoff 		    sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_PREWRITE);
3291f41ac2beSBill Paul 
32927f21e273SStanislav Sedov 	sc->bge_rx_saved_considx = rx_cons;
329338cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_RX_CONS0_LO, sc->bge_rx_saved_considx);
329495d67482SBill Paul 	if (stdcnt)
329538cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std);
329695d67482SBill Paul 	if (jumbocnt)
329738cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo);
3298f5a034f9SPyun YongHyeon #ifdef notyet
3299f5a034f9SPyun YongHyeon 	/*
3300f5a034f9SPyun YongHyeon 	 * This register wraps very quickly under heavy packet drops.
3301f5a034f9SPyun YongHyeon 	 * If you need correct statistics, you can enable this check.
3302f5a034f9SPyun YongHyeon 	 */
3303f5a034f9SPyun YongHyeon 	if (BGE_IS_5705_PLUS(sc))
3304f5a034f9SPyun YongHyeon 		ifp->if_ierrors += CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS);
3305f5a034f9SPyun YongHyeon #endif
33061abcdbd1SAttilio Rao 	return (rx_npkts);
330795d67482SBill Paul }
330895d67482SBill Paul 
330995d67482SBill Paul static void
33103f74909aSGleb Smirnoff bge_txeof(struct bge_softc *sc)
331195d67482SBill Paul {
331295d67482SBill Paul 	struct bge_tx_bd *cur_tx = NULL;
331395d67482SBill Paul 	struct ifnet *ifp;
331495d67482SBill Paul 
33150f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
33160f9bd73bSSam Leffler 
33173f74909aSGleb Smirnoff 	/* Nothing to do. */
3318cfcb5025SOleg Bulyzhin 	if (sc->bge_tx_saved_considx ==
3319cfcb5025SOleg Bulyzhin 	    sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx)
3320cfcb5025SOleg Bulyzhin 		return;
3321cfcb5025SOleg Bulyzhin 
3322fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
332395d67482SBill Paul 
3324e65bed95SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_tx_ring_tag,
33255c1da2faSPyun YongHyeon 	    sc->bge_cdata.bge_tx_ring_map, BUS_DMASYNC_POSTWRITE);
332695d67482SBill Paul 	/*
332795d67482SBill Paul 	 * Go through our tx ring and free mbufs for those
332895d67482SBill Paul 	 * frames that have been sent.
332995d67482SBill Paul 	 */
333095d67482SBill Paul 	while (sc->bge_tx_saved_considx !=
3331f41ac2beSBill Paul 	    sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx) {
33323f74909aSGleb Smirnoff 		uint32_t		idx = 0;
333395d67482SBill Paul 
333495d67482SBill Paul 		idx = sc->bge_tx_saved_considx;
3335f41ac2beSBill Paul 		cur_tx = &sc->bge_ldata.bge_tx_ring[idx];
333695d67482SBill Paul 		if (cur_tx->bge_flags & BGE_TXBDFLAG_END)
333795d67482SBill Paul 			ifp->if_opackets++;
333895d67482SBill Paul 		if (sc->bge_cdata.bge_tx_chain[idx] != NULL) {
33390ac56796SPyun YongHyeon 			bus_dmamap_sync(sc->bge_cdata.bge_tx_mtag,
3340e65bed95SPyun YongHyeon 			    sc->bge_cdata.bge_tx_dmamap[idx],
3341e65bed95SPyun YongHyeon 			    BUS_DMASYNC_POSTWRITE);
33420ac56796SPyun YongHyeon 			bus_dmamap_unload(sc->bge_cdata.bge_tx_mtag,
3343f41ac2beSBill Paul 			    sc->bge_cdata.bge_tx_dmamap[idx]);
3344e65bed95SPyun YongHyeon 			m_freem(sc->bge_cdata.bge_tx_chain[idx]);
3345e65bed95SPyun YongHyeon 			sc->bge_cdata.bge_tx_chain[idx] = NULL;
334695d67482SBill Paul 		}
334795d67482SBill Paul 		sc->bge_txcnt--;
334895d67482SBill Paul 		BGE_INC(sc->bge_tx_saved_considx, BGE_TX_RING_CNT);
334995d67482SBill Paul 	}
335095d67482SBill Paul 
335195d67482SBill Paul 	if (cur_tx != NULL)
335213f4c340SRobert Watson 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
33535b01e77cSBruce Evans 	if (sc->bge_txcnt == 0)
33545b01e77cSBruce Evans 		sc->bge_timer = 0;
335595d67482SBill Paul }
335695d67482SBill Paul 
335775719184SGleb Smirnoff #ifdef DEVICE_POLLING
33581abcdbd1SAttilio Rao static int
335975719184SGleb Smirnoff bge_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
336075719184SGleb Smirnoff {
336175719184SGleb Smirnoff 	struct bge_softc *sc = ifp->if_softc;
3362366454f2SOleg Bulyzhin 	uint32_t statusword;
33631abcdbd1SAttilio Rao 	int rx_npkts = 0;
336475719184SGleb Smirnoff 
33653f74909aSGleb Smirnoff 	BGE_LOCK(sc);
33663f74909aSGleb Smirnoff 	if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) {
33673f74909aSGleb Smirnoff 		BGE_UNLOCK(sc);
33681abcdbd1SAttilio Rao 		return (rx_npkts);
33693f74909aSGleb Smirnoff 	}
337075719184SGleb Smirnoff 
3371dab5cd05SOleg Bulyzhin 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
3372e65bed95SPyun YongHyeon 	    sc->bge_cdata.bge_status_map, BUS_DMASYNC_POSTREAD);
3373dab5cd05SOleg Bulyzhin 
33743f74909aSGleb Smirnoff 	statusword = atomic_readandclear_32(
33753f74909aSGleb Smirnoff 	    &sc->bge_ldata.bge_status_block->bge_status);
3376dab5cd05SOleg Bulyzhin 
3377dab5cd05SOleg Bulyzhin 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
3378e65bed95SPyun YongHyeon 	    sc->bge_cdata.bge_status_map, BUS_DMASYNC_PREREAD);
3379366454f2SOleg Bulyzhin 
33800c8aa4eaSJung-uk Kim 	/* Note link event. It will be processed by POLL_AND_CHECK_STATUS. */
3381366454f2SOleg Bulyzhin 	if (statusword & BGE_STATFLAG_LINKSTATE_CHANGED)
3382366454f2SOleg Bulyzhin 		sc->bge_link_evt++;
3383366454f2SOleg Bulyzhin 
3384366454f2SOleg Bulyzhin 	if (cmd == POLL_AND_CHECK_STATUS)
3385366454f2SOleg Bulyzhin 		if ((sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
33864c0da0ffSGleb Smirnoff 		    sc->bge_chipid != BGE_CHIPID_BCM5700_B2) ||
3387652ae483SGleb Smirnoff 		    sc->bge_link_evt || (sc->bge_flags & BGE_FLAG_TBI))
3388366454f2SOleg Bulyzhin 			bge_link_upd(sc);
3389366454f2SOleg Bulyzhin 
3390366454f2SOleg Bulyzhin 	sc->rxcycles = count;
33911abcdbd1SAttilio Rao 	rx_npkts = bge_rxeof(sc);
339225e13e68SXin LI 	if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) {
339325e13e68SXin LI 		BGE_UNLOCK(sc);
33948cf7d13dSAttilio Rao 		return (rx_npkts);
339525e13e68SXin LI 	}
3396366454f2SOleg Bulyzhin 	bge_txeof(sc);
3397366454f2SOleg Bulyzhin 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
3398366454f2SOleg Bulyzhin 		bge_start_locked(ifp);
33993f74909aSGleb Smirnoff 
34003f74909aSGleb Smirnoff 	BGE_UNLOCK(sc);
34011abcdbd1SAttilio Rao 	return (rx_npkts);
340275719184SGleb Smirnoff }
340375719184SGleb Smirnoff #endif /* DEVICE_POLLING */
340475719184SGleb Smirnoff 
340595d67482SBill Paul static void
34063f74909aSGleb Smirnoff bge_intr(void *xsc)
340795d67482SBill Paul {
340895d67482SBill Paul 	struct bge_softc *sc;
340995d67482SBill Paul 	struct ifnet *ifp;
3410dab5cd05SOleg Bulyzhin 	uint32_t statusword;
341195d67482SBill Paul 
341295d67482SBill Paul 	sc = xsc;
3413f41ac2beSBill Paul 
34140f9bd73bSSam Leffler 	BGE_LOCK(sc);
34150f9bd73bSSam Leffler 
3416dab5cd05SOleg Bulyzhin 	ifp = sc->bge_ifp;
3417dab5cd05SOleg Bulyzhin 
341875719184SGleb Smirnoff #ifdef DEVICE_POLLING
341975719184SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING) {
342075719184SGleb Smirnoff 		BGE_UNLOCK(sc);
342175719184SGleb Smirnoff 		return;
342275719184SGleb Smirnoff 	}
342375719184SGleb Smirnoff #endif
342475719184SGleb Smirnoff 
3425f30cbfc6SScott Long 	/*
3426b848e032SBruce Evans 	 * Ack the interrupt by writing something to BGE_MBX_IRQ0_LO.  Don't
3427b848e032SBruce Evans 	 * disable interrupts by writing nonzero like we used to, since with
3428b848e032SBruce Evans 	 * our current organization this just gives complications and
3429b848e032SBruce Evans 	 * pessimizations for re-enabling interrupts.  We used to have races
3430b848e032SBruce Evans 	 * instead of the necessary complications.  Disabling interrupts
3431b848e032SBruce Evans 	 * would just reduce the chance of a status update while we are
3432b848e032SBruce Evans 	 * running (by switching to the interrupt-mode coalescence
3433b848e032SBruce Evans 	 * parameters), but this chance is already very low so it is more
3434b848e032SBruce Evans 	 * efficient to get another interrupt than prevent it.
3435b848e032SBruce Evans 	 *
3436b848e032SBruce Evans 	 * We do the ack first to ensure another interrupt if there is a
3437b848e032SBruce Evans 	 * status update after the ack.  We don't check for the status
3438b848e032SBruce Evans 	 * changing later because it is more efficient to get another
3439b848e032SBruce Evans 	 * interrupt than prevent it, not quite as above (not checking is
3440b848e032SBruce Evans 	 * a smaller optimization than not toggling the interrupt enable,
3441b848e032SBruce Evans 	 * since checking doesn't involve PCI accesses and toggling require
3442b848e032SBruce Evans 	 * the status check).  So toggling would probably be a pessimization
3443b848e032SBruce Evans 	 * even with MSI.  It would only be needed for using a task queue.
3444b848e032SBruce Evans 	 */
344538cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_IRQ0_LO, 0);
3446b848e032SBruce Evans 
3447b848e032SBruce Evans 	/*
3448f30cbfc6SScott Long 	 * Do the mandatory PCI flush as well as get the link status.
3449f30cbfc6SScott Long 	 */
3450f30cbfc6SScott Long 	statusword = CSR_READ_4(sc, BGE_MAC_STS) & BGE_MACSTAT_LINK_CHANGED;
3451f41ac2beSBill Paul 
3452f30cbfc6SScott Long 	/* Make sure the descriptor ring indexes are coherent. */
3453f30cbfc6SScott Long 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
3454f30cbfc6SScott Long 	    sc->bge_cdata.bge_status_map, BUS_DMASYNC_POSTREAD);
3455f30cbfc6SScott Long 
34561f313773SOleg Bulyzhin 	if ((sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
34574c0da0ffSGleb Smirnoff 	    sc->bge_chipid != BGE_CHIPID_BCM5700_B2) ||
3458f30cbfc6SScott Long 	    statusword || sc->bge_link_evt)
3459dab5cd05SOleg Bulyzhin 		bge_link_upd(sc);
346095d67482SBill Paul 
346113f4c340SRobert Watson 	if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
34623f74909aSGleb Smirnoff 		/* Check RX return ring producer/consumer. */
346395d67482SBill Paul 		bge_rxeof(sc);
346425e13e68SXin LI 	}
346595d67482SBill Paul 
346625e13e68SXin LI 	if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
34673f74909aSGleb Smirnoff 		/* Check TX ring producer/consumer. */
346895d67482SBill Paul 		bge_txeof(sc);
346995d67482SBill Paul 	}
347095d67482SBill Paul 
347113f4c340SRobert Watson 	if (ifp->if_drv_flags & IFF_DRV_RUNNING &&
347213f4c340SRobert Watson 	    !IFQ_DRV_IS_EMPTY(&ifp->if_snd))
34730f9bd73bSSam Leffler 		bge_start_locked(ifp);
34740f9bd73bSSam Leffler 
347515eda801SStanislav Sedov 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
347615eda801SStanislav Sedov 	    sc->bge_cdata.bge_status_map, BUS_DMASYNC_PREREAD);
347715eda801SStanislav Sedov 
34780f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
347995d67482SBill Paul }
348095d67482SBill Paul 
348195d67482SBill Paul static void
34828cb1383cSDoug Ambrisko bge_asf_driver_up(struct bge_softc *sc)
34838cb1383cSDoug Ambrisko {
34848cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_STACKUP) {
34858cb1383cSDoug Ambrisko 		/* Send ASF heartbeat aprox. every 2s */
34868cb1383cSDoug Ambrisko 		if (sc->bge_asf_count)
34878cb1383cSDoug Ambrisko 			sc->bge_asf_count --;
34888cb1383cSDoug Ambrisko 		else {
34898cb1383cSDoug Ambrisko 			sc->bge_asf_count = 5;
34908cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM_FW,
34918cb1383cSDoug Ambrisko 			    BGE_FW_DRV_ALIVE);
34928cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SOFTWARE_GENNCOMM_FW_LEN, 4);
34938cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SOFTWARE_GENNCOMM_FW_DATA, 3);
34948cb1383cSDoug Ambrisko 			CSR_WRITE_4(sc, BGE_CPU_EVENT,
349539153c5aSJung-uk Kim 			    CSR_READ_4(sc, BGE_CPU_EVENT) | (1 << 14));
34968cb1383cSDoug Ambrisko 		}
34978cb1383cSDoug Ambrisko 	}
34988cb1383cSDoug Ambrisko }
34998cb1383cSDoug Ambrisko 
35008cb1383cSDoug Ambrisko static void
3501b74e67fbSGleb Smirnoff bge_tick(void *xsc)
35020f9bd73bSSam Leffler {
3503b74e67fbSGleb Smirnoff 	struct bge_softc *sc = xsc;
350495d67482SBill Paul 	struct mii_data *mii = NULL;
350595d67482SBill Paul 
35060f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
350795d67482SBill Paul 
35085dda8085SOleg Bulyzhin 	/* Synchronize with possible callout reset/stop. */
35095dda8085SOleg Bulyzhin 	if (callout_pending(&sc->bge_stat_ch) ||
35105dda8085SOleg Bulyzhin 	    !callout_active(&sc->bge_stat_ch))
35115dda8085SOleg Bulyzhin 	    	return;
35125dda8085SOleg Bulyzhin 
35137ee00338SJung-uk Kim 	if (BGE_IS_5705_PLUS(sc))
35140434d1b8SBill Paul 		bge_stats_update_regs(sc);
35150434d1b8SBill Paul 	else
351695d67482SBill Paul 		bge_stats_update(sc);
351795d67482SBill Paul 
3518652ae483SGleb Smirnoff 	if ((sc->bge_flags & BGE_FLAG_TBI) == 0) {
351995d67482SBill Paul 		mii = device_get_softc(sc->bge_miibus);
352082b67c01SOleg Bulyzhin 		/*
352182b67c01SOleg Bulyzhin 		 * Do not touch PHY if we have link up. This could break
352282b67c01SOleg Bulyzhin 		 * IPMI/ASF mode or produce extra input errors
352382b67c01SOleg Bulyzhin 		 * (extra errors was reported for bcm5701 & bcm5704).
352482b67c01SOleg Bulyzhin 		 */
352582b67c01SOleg Bulyzhin 		if (!sc->bge_link)
352695d67482SBill Paul 			mii_tick(mii);
35277b97099dSOleg Bulyzhin 	} else {
35287b97099dSOleg Bulyzhin 		/*
35297b97099dSOleg Bulyzhin 		 * Since in TBI mode auto-polling can't be used we should poll
35307b97099dSOleg Bulyzhin 		 * link status manually. Here we register pending link event
35317b97099dSOleg Bulyzhin 		 * and trigger interrupt.
35327b97099dSOleg Bulyzhin 		 */
35337b97099dSOleg Bulyzhin #ifdef DEVICE_POLLING
35343f74909aSGleb Smirnoff 		/* In polling mode we poll link state in bge_poll(). */
35357b97099dSOleg Bulyzhin 		if (!(sc->bge_ifp->if_capenable & IFCAP_POLLING))
35367b97099dSOleg Bulyzhin #endif
35377b97099dSOleg Bulyzhin 		{
35387b97099dSOleg Bulyzhin 		sc->bge_link_evt++;
35394f0794ffSBjoern A. Zeeb 		if (sc->bge_asicrev == BGE_ASICREV_BCM5700 ||
35404f0794ffSBjoern A. Zeeb 		    sc->bge_flags & BGE_FLAG_5788)
35417b97099dSOleg Bulyzhin 			BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_SET);
35424f0794ffSBjoern A. Zeeb 		else
35434f0794ffSBjoern A. Zeeb 			BGE_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW);
35447b97099dSOleg Bulyzhin 		}
3545dab5cd05SOleg Bulyzhin 	}
354695d67482SBill Paul 
35478cb1383cSDoug Ambrisko 	bge_asf_driver_up(sc);
3548b74e67fbSGleb Smirnoff 	bge_watchdog(sc);
35498cb1383cSDoug Ambrisko 
3550dab5cd05SOleg Bulyzhin 	callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc);
355195d67482SBill Paul }
355295d67482SBill Paul 
355395d67482SBill Paul static void
35543f74909aSGleb Smirnoff bge_stats_update_regs(struct bge_softc *sc)
35550434d1b8SBill Paul {
35563f74909aSGleb Smirnoff 	struct ifnet *ifp;
35570434d1b8SBill Paul 
3558fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
35590434d1b8SBill Paul 
35606b037352SJung-uk Kim 	ifp->if_collisions += CSR_READ_4(sc, BGE_MAC_STATS +
35617e6e2507SJung-uk Kim 	    offsetof(struct bge_mac_stats_regs, etherStatsCollisions));
35627e6e2507SJung-uk Kim 
3563e238d4eaSPyun YongHyeon 	ifp->if_ierrors += CSR_READ_4(sc, BGE_RXLP_LOCSTAT_OUT_OF_BDS);
35646b037352SJung-uk Kim 	ifp->if_ierrors += CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS);
3565e238d4eaSPyun YongHyeon 	ifp->if_ierrors += CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_ERRORS);
35660434d1b8SBill Paul }
35670434d1b8SBill Paul 
35680434d1b8SBill Paul static void
35693f74909aSGleb Smirnoff bge_stats_update(struct bge_softc *sc)
357095d67482SBill Paul {
357195d67482SBill Paul 	struct ifnet *ifp;
3572e907febfSPyun YongHyeon 	bus_size_t stats;
35737e6e2507SJung-uk Kim 	uint32_t cnt;	/* current register value */
357495d67482SBill Paul 
3575fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
357695d67482SBill Paul 
3577e907febfSPyun YongHyeon 	stats = BGE_MEMWIN_START + BGE_STATS_BLOCK;
3578e907febfSPyun YongHyeon 
3579e907febfSPyun YongHyeon #define	READ_STAT(sc, stats, stat) \
3580e907febfSPyun YongHyeon 	CSR_READ_4(sc, stats + offsetof(struct bge_stats, stat))
358195d67482SBill Paul 
35828634dfffSJung-uk Kim 	cnt = READ_STAT(sc, stats, txstats.etherStatsCollisions.bge_addr_lo);
35836b037352SJung-uk Kim 	ifp->if_collisions += (uint32_t)(cnt - sc->bge_tx_collisions);
35846fb34dd2SOleg Bulyzhin 	sc->bge_tx_collisions = cnt;
35856fb34dd2SOleg Bulyzhin 
35866fb34dd2SOleg Bulyzhin 	cnt = READ_STAT(sc, stats, ifInDiscards.bge_addr_lo);
35876b037352SJung-uk Kim 	ifp->if_ierrors += (uint32_t)(cnt - sc->bge_rx_discards);
35886fb34dd2SOleg Bulyzhin 	sc->bge_rx_discards = cnt;
35896fb34dd2SOleg Bulyzhin 
35906fb34dd2SOleg Bulyzhin 	cnt = READ_STAT(sc, stats, txstats.ifOutDiscards.bge_addr_lo);
35916b037352SJung-uk Kim 	ifp->if_oerrors += (uint32_t)(cnt - sc->bge_tx_discards);
35926fb34dd2SOleg Bulyzhin 	sc->bge_tx_discards = cnt;
359395d67482SBill Paul 
3594e907febfSPyun YongHyeon #undef	READ_STAT
359595d67482SBill Paul }
359695d67482SBill Paul 
359795d67482SBill Paul /*
3598d375e524SGleb Smirnoff  * Pad outbound frame to ETHER_MIN_NOPAD for an unusual reason.
3599d375e524SGleb Smirnoff  * The bge hardware will pad out Tx runts to ETHER_MIN_NOPAD,
3600d375e524SGleb Smirnoff  * but when such padded frames employ the bge IP/TCP checksum offload,
3601d375e524SGleb Smirnoff  * the hardware checksum assist gives incorrect results (possibly
3602d375e524SGleb Smirnoff  * from incorporating its own padding into the UDP/TCP checksum; who knows).
3603d375e524SGleb Smirnoff  * If we pad such runts with zeros, the onboard checksum comes out correct.
3604d375e524SGleb Smirnoff  */
3605d375e524SGleb Smirnoff static __inline int
3606d375e524SGleb Smirnoff bge_cksum_pad(struct mbuf *m)
3607d375e524SGleb Smirnoff {
3608d375e524SGleb Smirnoff 	int padlen = ETHER_MIN_NOPAD - m->m_pkthdr.len;
3609d375e524SGleb Smirnoff 	struct mbuf *last;
3610d375e524SGleb Smirnoff 
3611d375e524SGleb Smirnoff 	/* If there's only the packet-header and we can pad there, use it. */
3612d375e524SGleb Smirnoff 	if (m->m_pkthdr.len == m->m_len && M_WRITABLE(m) &&
3613d375e524SGleb Smirnoff 	    M_TRAILINGSPACE(m) >= padlen) {
3614d375e524SGleb Smirnoff 		last = m;
3615d375e524SGleb Smirnoff 	} else {
3616d375e524SGleb Smirnoff 		/*
3617d375e524SGleb Smirnoff 		 * Walk packet chain to find last mbuf. We will either
3618d375e524SGleb Smirnoff 		 * pad there, or append a new mbuf and pad it.
3619d375e524SGleb Smirnoff 		 */
3620d375e524SGleb Smirnoff 		for (last = m; last->m_next != NULL; last = last->m_next);
3621d375e524SGleb Smirnoff 		if (!(M_WRITABLE(last) && M_TRAILINGSPACE(last) >= padlen)) {
3622d375e524SGleb Smirnoff 			/* Allocate new empty mbuf, pad it. Compact later. */
3623d375e524SGleb Smirnoff 			struct mbuf *n;
3624d375e524SGleb Smirnoff 
3625d375e524SGleb Smirnoff 			MGET(n, M_DONTWAIT, MT_DATA);
3626d375e524SGleb Smirnoff 			if (n == NULL)
3627d375e524SGleb Smirnoff 				return (ENOBUFS);
3628d375e524SGleb Smirnoff 			n->m_len = 0;
3629d375e524SGleb Smirnoff 			last->m_next = n;
3630d375e524SGleb Smirnoff 			last = n;
3631d375e524SGleb Smirnoff 		}
3632d375e524SGleb Smirnoff 	}
3633d375e524SGleb Smirnoff 
3634d375e524SGleb Smirnoff 	/* Now zero the pad area, to avoid the bge cksum-assist bug. */
3635d375e524SGleb Smirnoff 	memset(mtod(last, caddr_t) + last->m_len, 0, padlen);
3636d375e524SGleb Smirnoff 	last->m_len += padlen;
3637d375e524SGleb Smirnoff 	m->m_pkthdr.len += padlen;
3638d375e524SGleb Smirnoff 
3639d375e524SGleb Smirnoff 	return (0);
3640d375e524SGleb Smirnoff }
3641d375e524SGleb Smirnoff 
3642d375e524SGleb Smirnoff /*
364395d67482SBill Paul  * Encapsulate an mbuf chain in the tx ring  by coupling the mbuf data
364495d67482SBill Paul  * pointers to descriptors.
364595d67482SBill Paul  */
364695d67482SBill Paul static int
3647676ad2c9SGleb Smirnoff bge_encap(struct bge_softc *sc, struct mbuf **m_head, uint32_t *txidx)
364895d67482SBill Paul {
36497e27542aSGleb Smirnoff 	bus_dma_segment_t	segs[BGE_NSEG_NEW];
3650f41ac2beSBill Paul 	bus_dmamap_t		map;
3651676ad2c9SGleb Smirnoff 	struct bge_tx_bd	*d;
3652676ad2c9SGleb Smirnoff 	struct mbuf		*m = *m_head;
36537e27542aSGleb Smirnoff 	uint32_t		idx = *txidx;
3654676ad2c9SGleb Smirnoff 	uint16_t		csum_flags;
36557e27542aSGleb Smirnoff 	int			nsegs, i, error;
365695d67482SBill Paul 
36576909dc43SGleb Smirnoff 	csum_flags = 0;
36586909dc43SGleb Smirnoff 	if (m->m_pkthdr.csum_flags) {
36596909dc43SGleb Smirnoff 		if (m->m_pkthdr.csum_flags & CSUM_IP)
36606909dc43SGleb Smirnoff 			csum_flags |= BGE_TXBDFLAG_IP_CSUM;
36616909dc43SGleb Smirnoff 		if (m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP)) {
36626909dc43SGleb Smirnoff 			csum_flags |= BGE_TXBDFLAG_TCP_UDP_CSUM;
36636909dc43SGleb Smirnoff 			if (m->m_pkthdr.len < ETHER_MIN_NOPAD &&
36646909dc43SGleb Smirnoff 			    (error = bge_cksum_pad(m)) != 0) {
36656909dc43SGleb Smirnoff 				m_freem(m);
36666909dc43SGleb Smirnoff 				*m_head = NULL;
36676909dc43SGleb Smirnoff 				return (error);
36686909dc43SGleb Smirnoff 			}
36696909dc43SGleb Smirnoff 		}
36706909dc43SGleb Smirnoff 		if (m->m_flags & M_LASTFRAG)
36716909dc43SGleb Smirnoff 			csum_flags |= BGE_TXBDFLAG_IP_FRAG_END;
36726909dc43SGleb Smirnoff 		else if (m->m_flags & M_FRAG)
36736909dc43SGleb Smirnoff 			csum_flags |= BGE_TXBDFLAG_IP_FRAG;
36746909dc43SGleb Smirnoff 	}
36756909dc43SGleb Smirnoff 
36767e27542aSGleb Smirnoff 	map = sc->bge_cdata.bge_tx_dmamap[idx];
36770ac56796SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_tx_mtag, map, m, segs,
3678676ad2c9SGleb Smirnoff 	    &nsegs, BUS_DMA_NOWAIT);
36797e27542aSGleb Smirnoff 	if (error == EFBIG) {
36804eee14cbSMarius Strobl 		m = m_collapse(m, M_DONTWAIT, BGE_NSEG_NEW);
3681676ad2c9SGleb Smirnoff 		if (m == NULL) {
3682676ad2c9SGleb Smirnoff 			m_freem(*m_head);
3683676ad2c9SGleb Smirnoff 			*m_head = NULL;
36847e27542aSGleb Smirnoff 			return (ENOBUFS);
36857e27542aSGleb Smirnoff 		}
3686676ad2c9SGleb Smirnoff 		*m_head = m;
36870ac56796SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_tx_mtag, map,
36880ac56796SPyun YongHyeon 		    m, segs, &nsegs, BUS_DMA_NOWAIT);
3689676ad2c9SGleb Smirnoff 		if (error) {
3690676ad2c9SGleb Smirnoff 			m_freem(m);
3691676ad2c9SGleb Smirnoff 			*m_head = NULL;
36927e27542aSGleb Smirnoff 			return (error);
36937e27542aSGleb Smirnoff 		}
3694676ad2c9SGleb Smirnoff 	} else if (error != 0)
3695676ad2c9SGleb Smirnoff 		return (error);
36967e27542aSGleb Smirnoff 
369795d67482SBill Paul 	/*
369895d67482SBill Paul 	 * Sanity check: avoid coming within 16 descriptors
369995d67482SBill Paul 	 * of the end of the ring.
370095d67482SBill Paul 	 */
37017e27542aSGleb Smirnoff 	if (nsegs > (BGE_TX_RING_CNT - sc->bge_txcnt - 16)) {
37020ac56796SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_tx_mtag, map);
370395d67482SBill Paul 		return (ENOBUFS);
37047e27542aSGleb Smirnoff 	}
37057e27542aSGleb Smirnoff 
37060ac56796SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_tx_mtag, map, BUS_DMASYNC_PREWRITE);
3707e65bed95SPyun YongHyeon 
37087e27542aSGleb Smirnoff 	for (i = 0; ; i++) {
37097e27542aSGleb Smirnoff 		d = &sc->bge_ldata.bge_tx_ring[idx];
37107e27542aSGleb Smirnoff 		d->bge_addr.bge_addr_lo = BGE_ADDR_LO(segs[i].ds_addr);
37117e27542aSGleb Smirnoff 		d->bge_addr.bge_addr_hi = BGE_ADDR_HI(segs[i].ds_addr);
37127e27542aSGleb Smirnoff 		d->bge_len = segs[i].ds_len;
37137e27542aSGleb Smirnoff 		d->bge_flags = csum_flags;
37147e27542aSGleb Smirnoff 		if (i == nsegs - 1)
37157e27542aSGleb Smirnoff 			break;
37167e27542aSGleb Smirnoff 		BGE_INC(idx, BGE_TX_RING_CNT);
37177e27542aSGleb Smirnoff 	}
37187e27542aSGleb Smirnoff 
37197e27542aSGleb Smirnoff 	/* Mark the last segment as end of packet... */
37207e27542aSGleb Smirnoff 	d->bge_flags |= BGE_TXBDFLAG_END;
3721676ad2c9SGleb Smirnoff 
37227e27542aSGleb Smirnoff 	/* ... and put VLAN tag into first segment.  */
37237e27542aSGleb Smirnoff 	d = &sc->bge_ldata.bge_tx_ring[*txidx];
37244e35d186SJung-uk Kim #if __FreeBSD_version > 700022
372578ba57b9SAndre Oppermann 	if (m->m_flags & M_VLANTAG) {
37267e27542aSGleb Smirnoff 		d->bge_flags |= BGE_TXBDFLAG_VLAN_TAG;
372778ba57b9SAndre Oppermann 		d->bge_vlan_tag = m->m_pkthdr.ether_vtag;
37287e27542aSGleb Smirnoff 	} else
37297e27542aSGleb Smirnoff 		d->bge_vlan_tag = 0;
37304e35d186SJung-uk Kim #else
37314e35d186SJung-uk Kim 	{
37324e35d186SJung-uk Kim 		struct m_tag		*mtag;
37334e35d186SJung-uk Kim 
37344e35d186SJung-uk Kim 		if ((mtag = VLAN_OUTPUT_TAG(sc->bge_ifp, m)) != NULL) {
37354e35d186SJung-uk Kim 			d->bge_flags |= BGE_TXBDFLAG_VLAN_TAG;
37364e35d186SJung-uk Kim 			d->bge_vlan_tag = VLAN_TAG_VALUE(mtag);
37374e35d186SJung-uk Kim 		} else
37384e35d186SJung-uk Kim 			d->bge_vlan_tag = 0;
37394e35d186SJung-uk Kim 	}
37404e35d186SJung-uk Kim #endif
3741f41ac2beSBill Paul 
3742f41ac2beSBill Paul 	/*
3743f41ac2beSBill Paul 	 * Insure that the map for this transmission
3744f41ac2beSBill Paul 	 * is placed at the array index of the last descriptor
3745f41ac2beSBill Paul 	 * in this chain.
3746f41ac2beSBill Paul 	 */
37477e27542aSGleb Smirnoff 	sc->bge_cdata.bge_tx_dmamap[*txidx] = sc->bge_cdata.bge_tx_dmamap[idx];
37487e27542aSGleb Smirnoff 	sc->bge_cdata.bge_tx_dmamap[idx] = map;
3749676ad2c9SGleb Smirnoff 	sc->bge_cdata.bge_tx_chain[idx] = m;
37507e27542aSGleb Smirnoff 	sc->bge_txcnt += nsegs;
375195d67482SBill Paul 
37527e27542aSGleb Smirnoff 	BGE_INC(idx, BGE_TX_RING_CNT);
37537e27542aSGleb Smirnoff 	*txidx = idx;
375495d67482SBill Paul 
375595d67482SBill Paul 	return (0);
375695d67482SBill Paul }
375795d67482SBill Paul 
375895d67482SBill Paul /*
375995d67482SBill Paul  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
376095d67482SBill Paul  * to the mbuf data regions directly in the transmit descriptors.
376195d67482SBill Paul  */
376295d67482SBill Paul static void
37633f74909aSGleb Smirnoff bge_start_locked(struct ifnet *ifp)
376495d67482SBill Paul {
376595d67482SBill Paul 	struct bge_softc *sc;
376695d67482SBill Paul 	struct mbuf *m_head = NULL;
376714bbd30fSGleb Smirnoff 	uint32_t prodidx;
3768303a718cSDag-Erling Smørgrav 	int count = 0;
376995d67482SBill Paul 
377095d67482SBill Paul 	sc = ifp->if_softc;
377195d67482SBill Paul 
3772dab5cd05SOleg Bulyzhin 	if (!sc->bge_link || IFQ_DRV_IS_EMPTY(&ifp->if_snd))
377395d67482SBill Paul 		return;
377495d67482SBill Paul 
377514bbd30fSGleb Smirnoff 	prodidx = sc->bge_tx_prodidx;
377695d67482SBill Paul 
377795d67482SBill Paul 	while(sc->bge_cdata.bge_tx_chain[prodidx] == NULL) {
37784d665c4dSDag-Erling Smørgrav 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
377995d67482SBill Paul 		if (m_head == NULL)
378095d67482SBill Paul 			break;
378195d67482SBill Paul 
378295d67482SBill Paul 		/*
378395d67482SBill Paul 		 * XXX
3784b874fdd4SYaroslav Tykhiy 		 * The code inside the if() block is never reached since we
3785b874fdd4SYaroslav Tykhiy 		 * must mark CSUM_IP_FRAGS in our if_hwassist to start getting
3786b874fdd4SYaroslav Tykhiy 		 * requests to checksum TCP/UDP in a fragmented packet.
3787b874fdd4SYaroslav Tykhiy 		 *
3788b874fdd4SYaroslav Tykhiy 		 * XXX
378995d67482SBill Paul 		 * safety overkill.  If this is a fragmented packet chain
379095d67482SBill Paul 		 * with delayed TCP/UDP checksums, then only encapsulate
379195d67482SBill Paul 		 * it if we have enough descriptors to handle the entire
379295d67482SBill Paul 		 * chain at once.
379395d67482SBill Paul 		 * (paranoia -- may not actually be needed)
379495d67482SBill Paul 		 */
379595d67482SBill Paul 		if (m_head->m_flags & M_FIRSTFRAG &&
379695d67482SBill Paul 		    m_head->m_pkthdr.csum_flags & (CSUM_DELAY_DATA)) {
379795d67482SBill Paul 			if ((BGE_TX_RING_CNT - sc->bge_txcnt) <
379895d67482SBill Paul 			    m_head->m_pkthdr.csum_data + 16) {
37994d665c4dSDag-Erling Smørgrav 				IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
380013f4c340SRobert Watson 				ifp->if_drv_flags |= IFF_DRV_OACTIVE;
380195d67482SBill Paul 				break;
380295d67482SBill Paul 			}
380395d67482SBill Paul 		}
380495d67482SBill Paul 
380595d67482SBill Paul 		/*
380695d67482SBill Paul 		 * Pack the data into the transmit ring. If we
380795d67482SBill Paul 		 * don't have room, set the OACTIVE flag and wait
380895d67482SBill Paul 		 * for the NIC to drain the ring.
380995d67482SBill Paul 		 */
3810676ad2c9SGleb Smirnoff 		if (bge_encap(sc, &m_head, &prodidx)) {
3811676ad2c9SGleb Smirnoff 			if (m_head == NULL)
3812676ad2c9SGleb Smirnoff 				break;
38134d665c4dSDag-Erling Smørgrav 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
381413f4c340SRobert Watson 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
381595d67482SBill Paul 			break;
381695d67482SBill Paul 		}
3817303a718cSDag-Erling Smørgrav 		++count;
381895d67482SBill Paul 
381995d67482SBill Paul 		/*
382095d67482SBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
382195d67482SBill Paul 		 * to him.
382295d67482SBill Paul 		 */
38234e35d186SJung-uk Kim #ifdef ETHER_BPF_MTAP
382445ee6ab3SJung-uk Kim 		ETHER_BPF_MTAP(ifp, m_head);
38254e35d186SJung-uk Kim #else
38264e35d186SJung-uk Kim 		BPF_MTAP(ifp, m_head);
38274e35d186SJung-uk Kim #endif
382895d67482SBill Paul 	}
382995d67482SBill Paul 
38303f74909aSGleb Smirnoff 	if (count == 0)
38313f74909aSGleb Smirnoff 		/* No packets were dequeued. */
3832303a718cSDag-Erling Smørgrav 		return;
3833303a718cSDag-Erling Smørgrav 
3834aa94f333SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_tx_ring_tag,
38355c1da2faSPyun YongHyeon 	    sc->bge_cdata.bge_tx_ring_map, BUS_DMASYNC_PREWRITE);
38363f74909aSGleb Smirnoff 	/* Transmit. */
383738cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx);
38383927098fSPaul Saab 	/* 5700 b2 errata */
3839e0ced696SPaul Saab 	if (sc->bge_chiprev == BGE_CHIPREV_5700_BX)
384038cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx);
384195d67482SBill Paul 
384214bbd30fSGleb Smirnoff 	sc->bge_tx_prodidx = prodidx;
384314bbd30fSGleb Smirnoff 
384495d67482SBill Paul 	/*
384595d67482SBill Paul 	 * Set a timeout in case the chip goes out to lunch.
384695d67482SBill Paul 	 */
3847b74e67fbSGleb Smirnoff 	sc->bge_timer = 5;
384895d67482SBill Paul }
384995d67482SBill Paul 
38500f9bd73bSSam Leffler /*
38510f9bd73bSSam Leffler  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
38520f9bd73bSSam Leffler  * to the mbuf data regions directly in the transmit descriptors.
38530f9bd73bSSam Leffler  */
385495d67482SBill Paul static void
38553f74909aSGleb Smirnoff bge_start(struct ifnet *ifp)
385695d67482SBill Paul {
38570f9bd73bSSam Leffler 	struct bge_softc *sc;
38580f9bd73bSSam Leffler 
38590f9bd73bSSam Leffler 	sc = ifp->if_softc;
38600f9bd73bSSam Leffler 	BGE_LOCK(sc);
38610f9bd73bSSam Leffler 	bge_start_locked(ifp);
38620f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
38630f9bd73bSSam Leffler }
38640f9bd73bSSam Leffler 
38650f9bd73bSSam Leffler static void
38663f74909aSGleb Smirnoff bge_init_locked(struct bge_softc *sc)
38670f9bd73bSSam Leffler {
386895d67482SBill Paul 	struct ifnet *ifp;
38693f74909aSGleb Smirnoff 	uint16_t *m;
387095d67482SBill Paul 
38710f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
387295d67482SBill Paul 
3873fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
387495d67482SBill Paul 
387513f4c340SRobert Watson 	if (ifp->if_drv_flags & IFF_DRV_RUNNING)
387695d67482SBill Paul 		return;
387795d67482SBill Paul 
387895d67482SBill Paul 	/* Cancel pending I/O and flush buffers. */
387995d67482SBill Paul 	bge_stop(sc);
38808cb1383cSDoug Ambrisko 
38818cb1383cSDoug Ambrisko 	bge_stop_fw(sc);
38828cb1383cSDoug Ambrisko 	bge_sig_pre_reset(sc, BGE_RESET_START);
388395d67482SBill Paul 	bge_reset(sc);
38848cb1383cSDoug Ambrisko 	bge_sig_legacy(sc, BGE_RESET_START);
38858cb1383cSDoug Ambrisko 	bge_sig_post_reset(sc, BGE_RESET_START);
38868cb1383cSDoug Ambrisko 
388795d67482SBill Paul 	bge_chipinit(sc);
388895d67482SBill Paul 
388995d67482SBill Paul 	/*
389095d67482SBill Paul 	 * Init the various state machines, ring
389195d67482SBill Paul 	 * control blocks and firmware.
389295d67482SBill Paul 	 */
389395d67482SBill Paul 	if (bge_blockinit(sc)) {
3894fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "initialization failure\n");
389595d67482SBill Paul 		return;
389695d67482SBill Paul 	}
389795d67482SBill Paul 
3898fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
389995d67482SBill Paul 
390095d67482SBill Paul 	/* Specify MTU. */
390195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RX_MTU, ifp->if_mtu +
3902cb2eacc7SYaroslav Tykhiy 	    ETHER_HDR_LEN + ETHER_CRC_LEN +
3903cb2eacc7SYaroslav Tykhiy 	    (ifp->if_capenable & IFCAP_VLAN_MTU ? ETHER_VLAN_ENCAP_LEN : 0));
390495d67482SBill Paul 
390595d67482SBill Paul 	/* Load our MAC address. */
39063f74909aSGleb Smirnoff 	m = (uint16_t *)IF_LLADDR(sc->bge_ifp);
390795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_ADDR1_LO, htons(m[0]));
390895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_ADDR1_HI, (htons(m[1]) << 16) | htons(m[2]));
390995d67482SBill Paul 
39103e9b1bcaSJung-uk Kim 	/* Program promiscuous mode. */
39113e9b1bcaSJung-uk Kim 	bge_setpromisc(sc);
391295d67482SBill Paul 
391395d67482SBill Paul 	/* Program multicast filter. */
391495d67482SBill Paul 	bge_setmulti(sc);
391595d67482SBill Paul 
3916cb2eacc7SYaroslav Tykhiy 	/* Program VLAN tag stripping. */
3917cb2eacc7SYaroslav Tykhiy 	bge_setvlan(sc);
3918cb2eacc7SYaroslav Tykhiy 
391995d67482SBill Paul 	/* Init RX ring. */
39203ee5d7daSPyun YongHyeon 	if (bge_init_rx_ring_std(sc) != 0) {
39213ee5d7daSPyun YongHyeon 		device_printf(sc->bge_dev, "no memory for std Rx buffers.\n");
39223ee5d7daSPyun YongHyeon 		bge_stop(sc);
39233ee5d7daSPyun YongHyeon 		return;
39243ee5d7daSPyun YongHyeon 	}
392595d67482SBill Paul 
39260434d1b8SBill Paul 	/*
39270434d1b8SBill Paul 	 * Workaround for a bug in 5705 ASIC rev A0. Poll the NIC's
39280434d1b8SBill Paul 	 * memory to insure that the chip has in fact read the first
39290434d1b8SBill Paul 	 * entry of the ring.
39300434d1b8SBill Paul 	 */
39310434d1b8SBill Paul 	if (sc->bge_chipid == BGE_CHIPID_BCM5705_A0) {
39323f74909aSGleb Smirnoff 		uint32_t		v, i;
39330434d1b8SBill Paul 		for (i = 0; i < 10; i++) {
39340434d1b8SBill Paul 			DELAY(20);
39350434d1b8SBill Paul 			v = bge_readmem_ind(sc, BGE_STD_RX_RINGS + 8);
39360434d1b8SBill Paul 			if (v == (MCLBYTES - ETHER_ALIGN))
39370434d1b8SBill Paul 				break;
39380434d1b8SBill Paul 		}
39390434d1b8SBill Paul 		if (i == 10)
3940fe806fdaSPyun YongHyeon 			device_printf (sc->bge_dev,
3941fe806fdaSPyun YongHyeon 			    "5705 A0 chip failed to load RX ring\n");
39420434d1b8SBill Paul 	}
39430434d1b8SBill Paul 
394495d67482SBill Paul 	/* Init jumbo RX ring. */
3945c215fd77SPyun YongHyeon 	if (ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN + ETHER_VLAN_ENCAP_LEN >
3946c215fd77SPyun YongHyeon 	    (MCLBYTES - ETHER_ALIGN)) {
39473ee5d7daSPyun YongHyeon 		if (bge_init_rx_ring_jumbo(sc) != 0) {
39483ee5d7daSPyun YongHyeon 			device_printf(sc->bge_dev, "no memory for std Rx buffers.\n");
39493ee5d7daSPyun YongHyeon 			bge_stop(sc);
39503ee5d7daSPyun YongHyeon 			return;
39513ee5d7daSPyun YongHyeon 		}
39523ee5d7daSPyun YongHyeon 	}
395395d67482SBill Paul 
39543f74909aSGleb Smirnoff 	/* Init our RX return ring index. */
395595d67482SBill Paul 	sc->bge_rx_saved_considx = 0;
395695d67482SBill Paul 
39577e6e2507SJung-uk Kim 	/* Init our RX/TX stat counters. */
39587e6e2507SJung-uk Kim 	sc->bge_rx_discards = sc->bge_tx_discards = sc->bge_tx_collisions = 0;
39597e6e2507SJung-uk Kim 
396095d67482SBill Paul 	/* Init TX ring. */
396195d67482SBill Paul 	bge_init_tx_ring(sc);
396295d67482SBill Paul 
39633f74909aSGleb Smirnoff 	/* Turn on transmitter. */
396495d67482SBill Paul 	BGE_SETBIT(sc, BGE_TX_MODE, BGE_TXMODE_ENABLE);
396595d67482SBill Paul 
39663f74909aSGleb Smirnoff 	/* Turn on receiver. */
396795d67482SBill Paul 	BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE);
396895d67482SBill Paul 
396995d67482SBill Paul 	/* Tell firmware we're alive. */
397095d67482SBill Paul 	BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
397195d67482SBill Paul 
397275719184SGleb Smirnoff #ifdef DEVICE_POLLING
397375719184SGleb Smirnoff 	/* Disable interrupts if we are polling. */
397475719184SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING) {
397575719184SGleb Smirnoff 		BGE_SETBIT(sc, BGE_PCI_MISC_CTL,
397675719184SGleb Smirnoff 		    BGE_PCIMISCCTL_MASK_PCI_INTR);
397738cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_IRQ0_LO, 1);
397875719184SGleb Smirnoff 	} else
397975719184SGleb Smirnoff #endif
398075719184SGleb Smirnoff 
398195d67482SBill Paul 	/* Enable host interrupts. */
398275719184SGleb Smirnoff 	{
398395d67482SBill Paul 	BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_CLEAR_INTA);
398495d67482SBill Paul 	BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR);
398538cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_IRQ0_LO, 0);
398675719184SGleb Smirnoff 	}
398795d67482SBill Paul 
398867d5e043SOleg Bulyzhin 	bge_ifmedia_upd_locked(ifp);
398995d67482SBill Paul 
399013f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
399113f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
399295d67482SBill Paul 
39930f9bd73bSSam Leffler 	callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc);
39940f9bd73bSSam Leffler }
39950f9bd73bSSam Leffler 
39960f9bd73bSSam Leffler static void
39973f74909aSGleb Smirnoff bge_init(void *xsc)
39980f9bd73bSSam Leffler {
39990f9bd73bSSam Leffler 	struct bge_softc *sc = xsc;
40000f9bd73bSSam Leffler 
40010f9bd73bSSam Leffler 	BGE_LOCK(sc);
40020f9bd73bSSam Leffler 	bge_init_locked(sc);
40030f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
400495d67482SBill Paul }
400595d67482SBill Paul 
400695d67482SBill Paul /*
400795d67482SBill Paul  * Set media options.
400895d67482SBill Paul  */
400995d67482SBill Paul static int
40103f74909aSGleb Smirnoff bge_ifmedia_upd(struct ifnet *ifp)
401195d67482SBill Paul {
401267d5e043SOleg Bulyzhin 	struct bge_softc *sc = ifp->if_softc;
401367d5e043SOleg Bulyzhin 	int res;
401467d5e043SOleg Bulyzhin 
401567d5e043SOleg Bulyzhin 	BGE_LOCK(sc);
401667d5e043SOleg Bulyzhin 	res = bge_ifmedia_upd_locked(ifp);
401767d5e043SOleg Bulyzhin 	BGE_UNLOCK(sc);
401867d5e043SOleg Bulyzhin 
401967d5e043SOleg Bulyzhin 	return (res);
402067d5e043SOleg Bulyzhin }
402167d5e043SOleg Bulyzhin 
402267d5e043SOleg Bulyzhin static int
402367d5e043SOleg Bulyzhin bge_ifmedia_upd_locked(struct ifnet *ifp)
402467d5e043SOleg Bulyzhin {
402567d5e043SOleg Bulyzhin 	struct bge_softc *sc = ifp->if_softc;
402695d67482SBill Paul 	struct mii_data *mii;
40274f09c4c7SMarius Strobl 	struct mii_softc *miisc;
402895d67482SBill Paul 	struct ifmedia *ifm;
402995d67482SBill Paul 
403067d5e043SOleg Bulyzhin 	BGE_LOCK_ASSERT(sc);
403167d5e043SOleg Bulyzhin 
403295d67482SBill Paul 	ifm = &sc->bge_ifmedia;
403395d67482SBill Paul 
403495d67482SBill Paul 	/* If this is a 1000baseX NIC, enable the TBI port. */
4035652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
403695d67482SBill Paul 		if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
403795d67482SBill Paul 			return (EINVAL);
403895d67482SBill Paul 		switch(IFM_SUBTYPE(ifm->ifm_media)) {
403995d67482SBill Paul 		case IFM_AUTO:
4040ff50922bSDoug White 			/*
4041ff50922bSDoug White 			 * The BCM5704 ASIC appears to have a special
4042ff50922bSDoug White 			 * mechanism for programming the autoneg
4043ff50922bSDoug White 			 * advertisement registers in TBI mode.
4044ff50922bSDoug White 			 */
40450f89fde2SJung-uk Kim 			if (sc->bge_asicrev == BGE_ASICREV_BCM5704) {
4046ff50922bSDoug White 				uint32_t sgdig;
40470f89fde2SJung-uk Kim 				sgdig = CSR_READ_4(sc, BGE_SGDIG_STS);
40480f89fde2SJung-uk Kim 				if (sgdig & BGE_SGDIGSTS_DONE) {
4049ff50922bSDoug White 					CSR_WRITE_4(sc, BGE_TX_TBI_AUTONEG, 0);
4050ff50922bSDoug White 					sgdig = CSR_READ_4(sc, BGE_SGDIG_CFG);
4051ff50922bSDoug White 					sgdig |= BGE_SGDIGCFG_AUTO |
4052ff50922bSDoug White 					    BGE_SGDIGCFG_PAUSE_CAP |
4053ff50922bSDoug White 					    BGE_SGDIGCFG_ASYM_PAUSE;
4054ff50922bSDoug White 					CSR_WRITE_4(sc, BGE_SGDIG_CFG,
4055ff50922bSDoug White 					    sgdig | BGE_SGDIGCFG_SEND);
4056ff50922bSDoug White 					DELAY(5);
4057ff50922bSDoug White 					CSR_WRITE_4(sc, BGE_SGDIG_CFG, sgdig);
4058ff50922bSDoug White 				}
40590f89fde2SJung-uk Kim 			}
406095d67482SBill Paul 			break;
406195d67482SBill Paul 		case IFM_1000_SX:
406295d67482SBill Paul 			if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) {
406395d67482SBill Paul 				BGE_CLRBIT(sc, BGE_MAC_MODE,
406495d67482SBill Paul 				    BGE_MACMODE_HALF_DUPLEX);
406595d67482SBill Paul 			} else {
406695d67482SBill Paul 				BGE_SETBIT(sc, BGE_MAC_MODE,
406795d67482SBill Paul 				    BGE_MACMODE_HALF_DUPLEX);
406895d67482SBill Paul 			}
406995d67482SBill Paul 			break;
407095d67482SBill Paul 		default:
407195d67482SBill Paul 			return (EINVAL);
407295d67482SBill Paul 		}
407395d67482SBill Paul 		return (0);
407495d67482SBill Paul 	}
407595d67482SBill Paul 
40761493e883SOleg Bulyzhin 	sc->bge_link_evt++;
407795d67482SBill Paul 	mii = device_get_softc(sc->bge_miibus);
40784f09c4c7SMarius Strobl 	if (mii->mii_instance)
40794f09c4c7SMarius Strobl 		LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
408095d67482SBill Paul 			mii_phy_reset(miisc);
408195d67482SBill Paul 	mii_mediachg(mii);
408295d67482SBill Paul 
4083902827f6SBjoern A. Zeeb 	/*
4084902827f6SBjoern A. Zeeb 	 * Force an interrupt so that we will call bge_link_upd
4085902827f6SBjoern A. Zeeb 	 * if needed and clear any pending link state attention.
4086902827f6SBjoern A. Zeeb 	 * Without this we are not getting any further interrupts
4087902827f6SBjoern A. Zeeb 	 * for link state changes and thus will not UP the link and
4088902827f6SBjoern A. Zeeb 	 * not be able to send in bge_start_locked. The only
4089902827f6SBjoern A. Zeeb 	 * way to get things working was to receive a packet and
4090902827f6SBjoern A. Zeeb 	 * get an RX intr.
4091902827f6SBjoern A. Zeeb 	 * bge_tick should help for fiber cards and we might not
4092902827f6SBjoern A. Zeeb 	 * need to do this here if BGE_FLAG_TBI is set but as
4093902827f6SBjoern A. Zeeb 	 * we poll for fiber anyway it should not harm.
4094902827f6SBjoern A. Zeeb 	 */
40954f0794ffSBjoern A. Zeeb 	if (sc->bge_asicrev == BGE_ASICREV_BCM5700 ||
40964f0794ffSBjoern A. Zeeb 	    sc->bge_flags & BGE_FLAG_5788)
4097902827f6SBjoern A. Zeeb 		BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_SET);
40984f0794ffSBjoern A. Zeeb 	else
409963ccfe30SBjoern A. Zeeb 		BGE_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW);
4100902827f6SBjoern A. Zeeb 
410195d67482SBill Paul 	return (0);
410295d67482SBill Paul }
410395d67482SBill Paul 
410495d67482SBill Paul /*
410595d67482SBill Paul  * Report current media status.
410695d67482SBill Paul  */
410795d67482SBill Paul static void
41083f74909aSGleb Smirnoff bge_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
410995d67482SBill Paul {
411067d5e043SOleg Bulyzhin 	struct bge_softc *sc = ifp->if_softc;
411195d67482SBill Paul 	struct mii_data *mii;
411295d67482SBill Paul 
411367d5e043SOleg Bulyzhin 	BGE_LOCK(sc);
411495d67482SBill Paul 
4115652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
411695d67482SBill Paul 		ifmr->ifm_status = IFM_AVALID;
411795d67482SBill Paul 		ifmr->ifm_active = IFM_ETHER;
411895d67482SBill Paul 		if (CSR_READ_4(sc, BGE_MAC_STS) &
411995d67482SBill Paul 		    BGE_MACSTAT_TBI_PCS_SYNCHED)
412095d67482SBill Paul 			ifmr->ifm_status |= IFM_ACTIVE;
41214c0da0ffSGleb Smirnoff 		else {
41224c0da0ffSGleb Smirnoff 			ifmr->ifm_active |= IFM_NONE;
412367d5e043SOleg Bulyzhin 			BGE_UNLOCK(sc);
41244c0da0ffSGleb Smirnoff 			return;
41254c0da0ffSGleb Smirnoff 		}
412695d67482SBill Paul 		ifmr->ifm_active |= IFM_1000_SX;
412795d67482SBill Paul 		if (CSR_READ_4(sc, BGE_MAC_MODE) & BGE_MACMODE_HALF_DUPLEX)
412895d67482SBill Paul 			ifmr->ifm_active |= IFM_HDX;
412995d67482SBill Paul 		else
413095d67482SBill Paul 			ifmr->ifm_active |= IFM_FDX;
413167d5e043SOleg Bulyzhin 		BGE_UNLOCK(sc);
413295d67482SBill Paul 		return;
413395d67482SBill Paul 	}
413495d67482SBill Paul 
413595d67482SBill Paul 	mii = device_get_softc(sc->bge_miibus);
413695d67482SBill Paul 	mii_pollstat(mii);
413795d67482SBill Paul 	ifmr->ifm_active = mii->mii_media_active;
413895d67482SBill Paul 	ifmr->ifm_status = mii->mii_media_status;
413967d5e043SOleg Bulyzhin 
414067d5e043SOleg Bulyzhin 	BGE_UNLOCK(sc);
414195d67482SBill Paul }
414295d67482SBill Paul 
414395d67482SBill Paul static int
41443f74909aSGleb Smirnoff bge_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
414595d67482SBill Paul {
414695d67482SBill Paul 	struct bge_softc *sc = ifp->if_softc;
414795d67482SBill Paul 	struct ifreq *ifr = (struct ifreq *) data;
414895d67482SBill Paul 	struct mii_data *mii;
4149f9004b6dSJung-uk Kim 	int flags, mask, error = 0;
415095d67482SBill Paul 
415195d67482SBill Paul 	switch (command) {
415295d67482SBill Paul 	case SIOCSIFMTU:
41534c0da0ffSGleb Smirnoff 		if (ifr->ifr_mtu < ETHERMIN ||
41544c0da0ffSGleb Smirnoff 		    ((BGE_IS_JUMBO_CAPABLE(sc)) &&
41554c0da0ffSGleb Smirnoff 		    ifr->ifr_mtu > BGE_JUMBO_MTU) ||
41564c0da0ffSGleb Smirnoff 		    ((!BGE_IS_JUMBO_CAPABLE(sc)) &&
41574c0da0ffSGleb Smirnoff 		    ifr->ifr_mtu > ETHERMTU))
415895d67482SBill Paul 			error = EINVAL;
41594c0da0ffSGleb Smirnoff 		else if (ifp->if_mtu != ifr->ifr_mtu) {
416095d67482SBill Paul 			ifp->if_mtu = ifr->ifr_mtu;
416113f4c340SRobert Watson 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
416295d67482SBill Paul 			bge_init(sc);
416395d67482SBill Paul 		}
416495d67482SBill Paul 		break;
416595d67482SBill Paul 	case SIOCSIFFLAGS:
41660f9bd73bSSam Leffler 		BGE_LOCK(sc);
416795d67482SBill Paul 		if (ifp->if_flags & IFF_UP) {
416895d67482SBill Paul 			/*
416995d67482SBill Paul 			 * If only the state of the PROMISC flag changed,
417095d67482SBill Paul 			 * then just use the 'set promisc mode' command
417195d67482SBill Paul 			 * instead of reinitializing the entire NIC. Doing
417295d67482SBill Paul 			 * a full re-init means reloading the firmware and
417395d67482SBill Paul 			 * waiting for it to start up, which may take a
4174d183af7fSRuslan Ermilov 			 * second or two.  Similarly for ALLMULTI.
417595d67482SBill Paul 			 */
4176f9004b6dSJung-uk Kim 			if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
4177f9004b6dSJung-uk Kim 				flags = ifp->if_flags ^ sc->bge_if_flags;
41783e9b1bcaSJung-uk Kim 				if (flags & IFF_PROMISC)
41793e9b1bcaSJung-uk Kim 					bge_setpromisc(sc);
4180f9004b6dSJung-uk Kim 				if (flags & IFF_ALLMULTI)
4181d183af7fSRuslan Ermilov 					bge_setmulti(sc);
418295d67482SBill Paul 			} else
41830f9bd73bSSam Leffler 				bge_init_locked(sc);
418495d67482SBill Paul 		} else {
418513f4c340SRobert Watson 			if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
418695d67482SBill Paul 				bge_stop(sc);
418795d67482SBill Paul 			}
418895d67482SBill Paul 		}
418995d67482SBill Paul 		sc->bge_if_flags = ifp->if_flags;
41900f9bd73bSSam Leffler 		BGE_UNLOCK(sc);
419195d67482SBill Paul 		error = 0;
419295d67482SBill Paul 		break;
419395d67482SBill Paul 	case SIOCADDMULTI:
419495d67482SBill Paul 	case SIOCDELMULTI:
419513f4c340SRobert Watson 		if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
41960f9bd73bSSam Leffler 			BGE_LOCK(sc);
419795d67482SBill Paul 			bge_setmulti(sc);
41980f9bd73bSSam Leffler 			BGE_UNLOCK(sc);
419995d67482SBill Paul 			error = 0;
420095d67482SBill Paul 		}
420195d67482SBill Paul 		break;
420295d67482SBill Paul 	case SIOCSIFMEDIA:
420395d67482SBill Paul 	case SIOCGIFMEDIA:
4204652ae483SGleb Smirnoff 		if (sc->bge_flags & BGE_FLAG_TBI) {
420595d67482SBill Paul 			error = ifmedia_ioctl(ifp, ifr,
420695d67482SBill Paul 			    &sc->bge_ifmedia, command);
420795d67482SBill Paul 		} else {
420895d67482SBill Paul 			mii = device_get_softc(sc->bge_miibus);
420995d67482SBill Paul 			error = ifmedia_ioctl(ifp, ifr,
421095d67482SBill Paul 			    &mii->mii_media, command);
421195d67482SBill Paul 		}
421295d67482SBill Paul 		break;
421395d67482SBill Paul 	case SIOCSIFCAP:
421495d67482SBill Paul 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
421575719184SGleb Smirnoff #ifdef DEVICE_POLLING
421675719184SGleb Smirnoff 		if (mask & IFCAP_POLLING) {
421775719184SGleb Smirnoff 			if (ifr->ifr_reqcap & IFCAP_POLLING) {
421875719184SGleb Smirnoff 				error = ether_poll_register(bge_poll, ifp);
421975719184SGleb Smirnoff 				if (error)
422075719184SGleb Smirnoff 					return (error);
422175719184SGleb Smirnoff 				BGE_LOCK(sc);
422275719184SGleb Smirnoff 				BGE_SETBIT(sc, BGE_PCI_MISC_CTL,
422375719184SGleb Smirnoff 				    BGE_PCIMISCCTL_MASK_PCI_INTR);
422438cc658fSJohn Baldwin 				bge_writembx(sc, BGE_MBX_IRQ0_LO, 1);
422575719184SGleb Smirnoff 				ifp->if_capenable |= IFCAP_POLLING;
422675719184SGleb Smirnoff 				BGE_UNLOCK(sc);
422775719184SGleb Smirnoff 			} else {
422875719184SGleb Smirnoff 				error = ether_poll_deregister(ifp);
422975719184SGleb Smirnoff 				/* Enable interrupt even in error case */
423075719184SGleb Smirnoff 				BGE_LOCK(sc);
423175719184SGleb Smirnoff 				BGE_CLRBIT(sc, BGE_PCI_MISC_CTL,
423275719184SGleb Smirnoff 				    BGE_PCIMISCCTL_MASK_PCI_INTR);
423338cc658fSJohn Baldwin 				bge_writembx(sc, BGE_MBX_IRQ0_LO, 0);
423475719184SGleb Smirnoff 				ifp->if_capenable &= ~IFCAP_POLLING;
423575719184SGleb Smirnoff 				BGE_UNLOCK(sc);
423675719184SGleb Smirnoff 			}
423775719184SGleb Smirnoff 		}
423875719184SGleb Smirnoff #endif
4239d375e524SGleb Smirnoff 		if (mask & IFCAP_HWCSUM) {
4240d375e524SGleb Smirnoff 			ifp->if_capenable ^= IFCAP_HWCSUM;
4241d375e524SGleb Smirnoff 			if (IFCAP_HWCSUM & ifp->if_capenable &&
4242d375e524SGleb Smirnoff 			    IFCAP_HWCSUM & ifp->if_capabilities)
4243b874fdd4SYaroslav Tykhiy 				ifp->if_hwassist = BGE_CSUM_FEATURES;
424495d67482SBill Paul 			else
4245b874fdd4SYaroslav Tykhiy 				ifp->if_hwassist = 0;
42464e35d186SJung-uk Kim #ifdef VLAN_CAPABILITIES
4247479b23b7SGleb Smirnoff 			VLAN_CAPABILITIES(ifp);
42484e35d186SJung-uk Kim #endif
424995d67482SBill Paul 		}
4250cb2eacc7SYaroslav Tykhiy 
4251cb2eacc7SYaroslav Tykhiy 		if (mask & IFCAP_VLAN_MTU) {
4252cb2eacc7SYaroslav Tykhiy 			ifp->if_capenable ^= IFCAP_VLAN_MTU;
4253cb2eacc7SYaroslav Tykhiy 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
4254cb2eacc7SYaroslav Tykhiy 			bge_init(sc);
4255cb2eacc7SYaroslav Tykhiy 		}
4256cb2eacc7SYaroslav Tykhiy 
4257cb2eacc7SYaroslav Tykhiy 		if (mask & IFCAP_VLAN_HWTAGGING) {
4258cb2eacc7SYaroslav Tykhiy 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
4259cb2eacc7SYaroslav Tykhiy 			BGE_LOCK(sc);
4260cb2eacc7SYaroslav Tykhiy 			bge_setvlan(sc);
4261cb2eacc7SYaroslav Tykhiy 			BGE_UNLOCK(sc);
4262cb2eacc7SYaroslav Tykhiy #ifdef VLAN_CAPABILITIES
4263cb2eacc7SYaroslav Tykhiy 			VLAN_CAPABILITIES(ifp);
4264cb2eacc7SYaroslav Tykhiy #endif
4265cb2eacc7SYaroslav Tykhiy 		}
4266cb2eacc7SYaroslav Tykhiy 
426795d67482SBill Paul 		break;
426895d67482SBill Paul 	default:
4269673d9191SSam Leffler 		error = ether_ioctl(ifp, command, data);
427095d67482SBill Paul 		break;
427195d67482SBill Paul 	}
427295d67482SBill Paul 
427395d67482SBill Paul 	return (error);
427495d67482SBill Paul }
427595d67482SBill Paul 
427695d67482SBill Paul static void
4277b74e67fbSGleb Smirnoff bge_watchdog(struct bge_softc *sc)
427895d67482SBill Paul {
4279b74e67fbSGleb Smirnoff 	struct ifnet *ifp;
428095d67482SBill Paul 
4281b74e67fbSGleb Smirnoff 	BGE_LOCK_ASSERT(sc);
4282b74e67fbSGleb Smirnoff 
4283b74e67fbSGleb Smirnoff 	if (sc->bge_timer == 0 || --sc->bge_timer)
4284b74e67fbSGleb Smirnoff 		return;
4285b74e67fbSGleb Smirnoff 
4286b74e67fbSGleb Smirnoff 	ifp = sc->bge_ifp;
428795d67482SBill Paul 
4288fe806fdaSPyun YongHyeon 	if_printf(ifp, "watchdog timeout -- resetting\n");
428995d67482SBill Paul 
429013f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
4291426742bfSGleb Smirnoff 	bge_init_locked(sc);
429295d67482SBill Paul 
429395d67482SBill Paul 	ifp->if_oerrors++;
429495d67482SBill Paul }
429595d67482SBill Paul 
429695d67482SBill Paul /*
429795d67482SBill Paul  * Stop the adapter and free any mbufs allocated to the
429895d67482SBill Paul  * RX and TX lists.
429995d67482SBill Paul  */
430095d67482SBill Paul static void
43013f74909aSGleb Smirnoff bge_stop(struct bge_softc *sc)
430295d67482SBill Paul {
430395d67482SBill Paul 	struct ifnet *ifp;
430495d67482SBill Paul 	struct ifmedia_entry *ifm;
430595d67482SBill Paul 	struct mii_data *mii = NULL;
430695d67482SBill Paul 	int mtmp, itmp;
430795d67482SBill Paul 
43080f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
43090f9bd73bSSam Leffler 
4310fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
431195d67482SBill Paul 
4312652ae483SGleb Smirnoff 	if ((sc->bge_flags & BGE_FLAG_TBI) == 0)
431395d67482SBill Paul 		mii = device_get_softc(sc->bge_miibus);
431495d67482SBill Paul 
43150f9bd73bSSam Leffler 	callout_stop(&sc->bge_stat_ch);
431695d67482SBill Paul 
431744b63691SBjoern A. Zeeb 	/* Disable host interrupts. */
431844b63691SBjoern A. Zeeb 	BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR);
431944b63691SBjoern A. Zeeb 	bge_writembx(sc, BGE_MBX_IRQ0_LO, 1);
432044b63691SBjoern A. Zeeb 
432144b63691SBjoern A. Zeeb 	/*
432244b63691SBjoern A. Zeeb 	 * Tell firmware we're shutting down.
432344b63691SBjoern A. Zeeb 	 */
432444b63691SBjoern A. Zeeb 	bge_stop_fw(sc);
432544b63691SBjoern A. Zeeb 	bge_sig_pre_reset(sc, BGE_RESET_STOP);
432644b63691SBjoern A. Zeeb 
432795d67482SBill Paul 	/*
43283f74909aSGleb Smirnoff 	 * Disable all of the receiver blocks.
432995d67482SBill Paul 	 */
433095d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE);
433195d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE);
433295d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE);
43337ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
433495d67482SBill Paul 		BGE_CLRBIT(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE);
433595d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RDBDI_MODE, BGE_RBDIMODE_ENABLE);
433695d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE);
433795d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RBDC_MODE, BGE_RBDCMODE_ENABLE);
433895d67482SBill Paul 
433995d67482SBill Paul 	/*
43403f74909aSGleb Smirnoff 	 * Disable all of the transmit blocks.
434195d67482SBill Paul 	 */
434295d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE);
434395d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE);
434495d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE);
434595d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RDMA_MODE, BGE_RDMAMODE_ENABLE);
434695d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE);
43477ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
434895d67482SBill Paul 		BGE_CLRBIT(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE);
434995d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE);
435095d67482SBill Paul 
435195d67482SBill Paul 	/*
435295d67482SBill Paul 	 * Shut down all of the memory managers and related
435395d67482SBill Paul 	 * state machines.
435495d67482SBill Paul 	 */
435595d67482SBill Paul 	BGE_CLRBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE);
435695d67482SBill Paul 	BGE_CLRBIT(sc, BGE_WDMA_MODE, BGE_WDMAMODE_ENABLE);
43577ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
435895d67482SBill Paul 		BGE_CLRBIT(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE);
43590c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF);
436095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0);
43617ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc))) {
436295d67482SBill Paul 		BGE_CLRBIT(sc, BGE_BMAN_MODE, BGE_BMANMODE_ENABLE);
436395d67482SBill Paul 		BGE_CLRBIT(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE);
43640434d1b8SBill Paul 	}
436595d67482SBill Paul 
43668cb1383cSDoug Ambrisko 	bge_reset(sc);
43678cb1383cSDoug Ambrisko 	bge_sig_legacy(sc, BGE_RESET_STOP);
43688cb1383cSDoug Ambrisko 	bge_sig_post_reset(sc, BGE_RESET_STOP);
43698cb1383cSDoug Ambrisko 
43708cb1383cSDoug Ambrisko 	/*
43718cb1383cSDoug Ambrisko 	 * Keep the ASF firmware running if up.
43728cb1383cSDoug Ambrisko 	 */
43738cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_STACKUP)
43748cb1383cSDoug Ambrisko 		BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
43758cb1383cSDoug Ambrisko 	else
437695d67482SBill Paul 		BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
437795d67482SBill Paul 
437895d67482SBill Paul 	/* Free the RX lists. */
437995d67482SBill Paul 	bge_free_rx_ring_std(sc);
438095d67482SBill Paul 
438195d67482SBill Paul 	/* Free jumbo RX list. */
43824c0da0ffSGleb Smirnoff 	if (BGE_IS_JUMBO_CAPABLE(sc))
438395d67482SBill Paul 		bge_free_rx_ring_jumbo(sc);
438495d67482SBill Paul 
438595d67482SBill Paul 	/* Free TX buffers. */
438695d67482SBill Paul 	bge_free_tx_ring(sc);
438795d67482SBill Paul 
438895d67482SBill Paul 	/*
438995d67482SBill Paul 	 * Isolate/power down the PHY, but leave the media selection
439095d67482SBill Paul 	 * unchanged so that things will be put back to normal when
439195d67482SBill Paul 	 * we bring the interface back up.
439295d67482SBill Paul 	 */
4393652ae483SGleb Smirnoff 	if ((sc->bge_flags & BGE_FLAG_TBI) == 0) {
439495d67482SBill Paul 		itmp = ifp->if_flags;
439595d67482SBill Paul 		ifp->if_flags |= IFF_UP;
4396dcc34049SPawel Jakub Dawidek 		/*
4397dcc34049SPawel Jakub Dawidek 		 * If we are called from bge_detach(), mii is already NULL.
4398dcc34049SPawel Jakub Dawidek 		 */
4399dcc34049SPawel Jakub Dawidek 		if (mii != NULL) {
440095d67482SBill Paul 			ifm = mii->mii_media.ifm_cur;
440195d67482SBill Paul 			mtmp = ifm->ifm_media;
440295d67482SBill Paul 			ifm->ifm_media = IFM_ETHER | IFM_NONE;
440395d67482SBill Paul 			mii_mediachg(mii);
440495d67482SBill Paul 			ifm->ifm_media = mtmp;
4405dcc34049SPawel Jakub Dawidek 		}
440695d67482SBill Paul 		ifp->if_flags = itmp;
440795d67482SBill Paul 	}
440895d67482SBill Paul 
440995d67482SBill Paul 	sc->bge_tx_saved_considx = BGE_TXCONS_UNSET;
441095d67482SBill Paul 
44115dda8085SOleg Bulyzhin 	/* Clear MAC's link state (PHY may still have link UP). */
44121493e883SOleg Bulyzhin 	if (bootverbose && sc->bge_link)
44131493e883SOleg Bulyzhin 		if_printf(sc->bge_ifp, "link DOWN\n");
44141493e883SOleg Bulyzhin 	sc->bge_link = 0;
441595d67482SBill Paul 
44161493e883SOleg Bulyzhin 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
441795d67482SBill Paul }
441895d67482SBill Paul 
441995d67482SBill Paul /*
442095d67482SBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
442195d67482SBill Paul  * get confused by errant DMAs when rebooting.
442295d67482SBill Paul  */
4423b6c974e8SWarner Losh static int
44243f74909aSGleb Smirnoff bge_shutdown(device_t dev)
442595d67482SBill Paul {
442695d67482SBill Paul 	struct bge_softc *sc;
442795d67482SBill Paul 
442895d67482SBill Paul 	sc = device_get_softc(dev);
44290f9bd73bSSam Leffler 	BGE_LOCK(sc);
443095d67482SBill Paul 	bge_stop(sc);
443195d67482SBill Paul 	bge_reset(sc);
44320f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
4433b6c974e8SWarner Losh 
4434b6c974e8SWarner Losh 	return (0);
443595d67482SBill Paul }
443614afefa3SPawel Jakub Dawidek 
443714afefa3SPawel Jakub Dawidek static int
443814afefa3SPawel Jakub Dawidek bge_suspend(device_t dev)
443914afefa3SPawel Jakub Dawidek {
444014afefa3SPawel Jakub Dawidek 	struct bge_softc *sc;
444114afefa3SPawel Jakub Dawidek 
444214afefa3SPawel Jakub Dawidek 	sc = device_get_softc(dev);
444314afefa3SPawel Jakub Dawidek 	BGE_LOCK(sc);
444414afefa3SPawel Jakub Dawidek 	bge_stop(sc);
444514afefa3SPawel Jakub Dawidek 	BGE_UNLOCK(sc);
444614afefa3SPawel Jakub Dawidek 
444714afefa3SPawel Jakub Dawidek 	return (0);
444814afefa3SPawel Jakub Dawidek }
444914afefa3SPawel Jakub Dawidek 
445014afefa3SPawel Jakub Dawidek static int
445114afefa3SPawel Jakub Dawidek bge_resume(device_t dev)
445214afefa3SPawel Jakub Dawidek {
445314afefa3SPawel Jakub Dawidek 	struct bge_softc *sc;
445414afefa3SPawel Jakub Dawidek 	struct ifnet *ifp;
445514afefa3SPawel Jakub Dawidek 
445614afefa3SPawel Jakub Dawidek 	sc = device_get_softc(dev);
445714afefa3SPawel Jakub Dawidek 	BGE_LOCK(sc);
445814afefa3SPawel Jakub Dawidek 	ifp = sc->bge_ifp;
445914afefa3SPawel Jakub Dawidek 	if (ifp->if_flags & IFF_UP) {
446014afefa3SPawel Jakub Dawidek 		bge_init_locked(sc);
446114afefa3SPawel Jakub Dawidek 		if (ifp->if_drv_flags & IFF_DRV_RUNNING)
446214afefa3SPawel Jakub Dawidek 			bge_start_locked(ifp);
446314afefa3SPawel Jakub Dawidek 	}
446414afefa3SPawel Jakub Dawidek 	BGE_UNLOCK(sc);
446514afefa3SPawel Jakub Dawidek 
446614afefa3SPawel Jakub Dawidek 	return (0);
446714afefa3SPawel Jakub Dawidek }
4468dab5cd05SOleg Bulyzhin 
4469dab5cd05SOleg Bulyzhin static void
44703f74909aSGleb Smirnoff bge_link_upd(struct bge_softc *sc)
4471dab5cd05SOleg Bulyzhin {
44721f313773SOleg Bulyzhin 	struct mii_data *mii;
44731f313773SOleg Bulyzhin 	uint32_t link, status;
4474dab5cd05SOleg Bulyzhin 
4475dab5cd05SOleg Bulyzhin 	BGE_LOCK_ASSERT(sc);
44761f313773SOleg Bulyzhin 
44773f74909aSGleb Smirnoff 	/* Clear 'pending link event' flag. */
44787b97099dSOleg Bulyzhin 	sc->bge_link_evt = 0;
44797b97099dSOleg Bulyzhin 
4480dab5cd05SOleg Bulyzhin 	/*
4481dab5cd05SOleg Bulyzhin 	 * Process link state changes.
4482dab5cd05SOleg Bulyzhin 	 * Grrr. The link status word in the status block does
4483dab5cd05SOleg Bulyzhin 	 * not work correctly on the BCM5700 rev AX and BX chips,
4484dab5cd05SOleg Bulyzhin 	 * according to all available information. Hence, we have
4485dab5cd05SOleg Bulyzhin 	 * to enable MII interrupts in order to properly obtain
4486dab5cd05SOleg Bulyzhin 	 * async link changes. Unfortunately, this also means that
4487dab5cd05SOleg Bulyzhin 	 * we have to read the MAC status register to detect link
4488dab5cd05SOleg Bulyzhin 	 * changes, thereby adding an additional register access to
4489dab5cd05SOleg Bulyzhin 	 * the interrupt handler.
44901f313773SOleg Bulyzhin 	 *
44911f313773SOleg Bulyzhin 	 * XXX: perhaps link state detection procedure used for
44924c0da0ffSGleb Smirnoff 	 * BGE_CHIPID_BCM5700_B2 can be used for others BCM5700 revisions.
4493dab5cd05SOleg Bulyzhin 	 */
4494dab5cd05SOleg Bulyzhin 
44951f313773SOleg Bulyzhin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
44964c0da0ffSGleb Smirnoff 	    sc->bge_chipid != BGE_CHIPID_BCM5700_B2) {
4497dab5cd05SOleg Bulyzhin 		status = CSR_READ_4(sc, BGE_MAC_STS);
4498dab5cd05SOleg Bulyzhin 		if (status & BGE_MACSTAT_MI_INTERRUPT) {
44991f313773SOleg Bulyzhin 			mii = device_get_softc(sc->bge_miibus);
45005dda8085SOleg Bulyzhin 			mii_pollstat(mii);
45011f313773SOleg Bulyzhin 			if (!sc->bge_link &&
45021f313773SOleg Bulyzhin 			    mii->mii_media_status & IFM_ACTIVE &&
45031f313773SOleg Bulyzhin 			    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
45041f313773SOleg Bulyzhin 				sc->bge_link++;
45051f313773SOleg Bulyzhin 				if (bootverbose)
45061f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link UP\n");
45071f313773SOleg Bulyzhin 			} else if (sc->bge_link &&
45081f313773SOleg Bulyzhin 			    (!(mii->mii_media_status & IFM_ACTIVE) ||
45091f313773SOleg Bulyzhin 			    IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE)) {
45101f313773SOleg Bulyzhin 				sc->bge_link = 0;
45111f313773SOleg Bulyzhin 				if (bootverbose)
45121f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link DOWN\n");
45131f313773SOleg Bulyzhin 			}
45141f313773SOleg Bulyzhin 
45153f74909aSGleb Smirnoff 			/* Clear the interrupt. */
4516dab5cd05SOleg Bulyzhin 			CSR_WRITE_4(sc, BGE_MAC_EVT_ENB,
4517dab5cd05SOleg Bulyzhin 			    BGE_EVTENB_MI_INTERRUPT);
4518dab5cd05SOleg Bulyzhin 			bge_miibus_readreg(sc->bge_dev, 1, BRGPHY_MII_ISR);
4519dab5cd05SOleg Bulyzhin 			bge_miibus_writereg(sc->bge_dev, 1, BRGPHY_MII_IMR,
4520dab5cd05SOleg Bulyzhin 			    BRGPHY_INTRS);
4521dab5cd05SOleg Bulyzhin 		}
4522dab5cd05SOleg Bulyzhin 		return;
4523dab5cd05SOleg Bulyzhin 	}
4524dab5cd05SOleg Bulyzhin 
4525652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
45261f313773SOleg Bulyzhin 		status = CSR_READ_4(sc, BGE_MAC_STS);
45277b97099dSOleg Bulyzhin 		if (status & BGE_MACSTAT_TBI_PCS_SYNCHED) {
45287b97099dSOleg Bulyzhin 			if (!sc->bge_link) {
45291f313773SOleg Bulyzhin 				sc->bge_link++;
45301f313773SOleg Bulyzhin 				if (sc->bge_asicrev == BGE_ASICREV_BCM5704)
45311f313773SOleg Bulyzhin 					BGE_CLRBIT(sc, BGE_MAC_MODE,
45321f313773SOleg Bulyzhin 					    BGE_MACMODE_TBI_SEND_CFGS);
45330c8aa4eaSJung-uk Kim 				CSR_WRITE_4(sc, BGE_MAC_STS, 0xFFFFFFFF);
45341f313773SOleg Bulyzhin 				if (bootverbose)
45351f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link UP\n");
45363f74909aSGleb Smirnoff 				if_link_state_change(sc->bge_ifp,
45373f74909aSGleb Smirnoff 				    LINK_STATE_UP);
45387b97099dSOleg Bulyzhin 			}
45391f313773SOleg Bulyzhin 		} else if (sc->bge_link) {
4540dab5cd05SOleg Bulyzhin 			sc->bge_link = 0;
45411f313773SOleg Bulyzhin 			if (bootverbose)
45421f313773SOleg Bulyzhin 				if_printf(sc->bge_ifp, "link DOWN\n");
45437b97099dSOleg Bulyzhin 			if_link_state_change(sc->bge_ifp, LINK_STATE_DOWN);
45441f313773SOleg Bulyzhin 		}
45451493e883SOleg Bulyzhin 	} else if (CSR_READ_4(sc, BGE_MI_MODE) & BGE_MIMODE_AUTOPOLL) {
45461f313773SOleg Bulyzhin 		/*
45470c8aa4eaSJung-uk Kim 		 * Some broken BCM chips have BGE_STATFLAG_LINKSTATE_CHANGED bit
45480c8aa4eaSJung-uk Kim 		 * in status word always set. Workaround this bug by reading
45490c8aa4eaSJung-uk Kim 		 * PHY link status directly.
45501f313773SOleg Bulyzhin 		 */
45511f313773SOleg Bulyzhin 		link = (CSR_READ_4(sc, BGE_MI_STS) & BGE_MISTS_LINK) ? 1 : 0;
45521f313773SOleg Bulyzhin 
45531f313773SOleg Bulyzhin 		if (link != sc->bge_link ||
45541f313773SOleg Bulyzhin 		    sc->bge_asicrev == BGE_ASICREV_BCM5700) {
45551f313773SOleg Bulyzhin 			mii = device_get_softc(sc->bge_miibus);
45565dda8085SOleg Bulyzhin 			mii_pollstat(mii);
45571f313773SOleg Bulyzhin 			if (!sc->bge_link &&
45581f313773SOleg Bulyzhin 			    mii->mii_media_status & IFM_ACTIVE &&
45591f313773SOleg Bulyzhin 			    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
45601f313773SOleg Bulyzhin 				sc->bge_link++;
45611f313773SOleg Bulyzhin 				if (bootverbose)
45621f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link UP\n");
45631f313773SOleg Bulyzhin 			} else if (sc->bge_link &&
45641f313773SOleg Bulyzhin 			    (!(mii->mii_media_status & IFM_ACTIVE) ||
45651f313773SOleg Bulyzhin 			    IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE)) {
45661f313773SOleg Bulyzhin 				sc->bge_link = 0;
45671f313773SOleg Bulyzhin 				if (bootverbose)
45681f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link DOWN\n");
45691f313773SOleg Bulyzhin 			}
45701f313773SOleg Bulyzhin 		}
45710c8aa4eaSJung-uk Kim 	} else {
45720c8aa4eaSJung-uk Kim 		/*
45730c8aa4eaSJung-uk Kim 		 * Discard link events for MII/GMII controllers
45740c8aa4eaSJung-uk Kim 		 * if MI auto-polling is disabled.
45750c8aa4eaSJung-uk Kim 		 */
4576dab5cd05SOleg Bulyzhin 	}
4577dab5cd05SOleg Bulyzhin 
45783f74909aSGleb Smirnoff 	/* Clear the attention. */
4579dab5cd05SOleg Bulyzhin 	CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED |
4580dab5cd05SOleg Bulyzhin 	    BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE |
4581dab5cd05SOleg Bulyzhin 	    BGE_MACSTAT_LINK_CHANGED);
4582dab5cd05SOleg Bulyzhin }
45836f8718a3SScott Long 
4584763757b2SScott Long #define BGE_SYSCTL_STAT(sc, ctx, desc, parent, node, oid) \
458506e83c7eSScott Long 	SYSCTL_ADD_PROC(ctx, parent, OID_AUTO, oid, CTLTYPE_UINT|CTLFLAG_RD, \
4586763757b2SScott Long 	    sc, offsetof(struct bge_stats, node), bge_sysctl_stats, "IU", \
4587763757b2SScott Long 	    desc)
4588763757b2SScott Long 
45896f8718a3SScott Long static void
45906f8718a3SScott Long bge_add_sysctls(struct bge_softc *sc)
45916f8718a3SScott Long {
45926f8718a3SScott Long 	struct sysctl_ctx_list *ctx;
4593763757b2SScott Long 	struct sysctl_oid_list *children, *schildren;
4594763757b2SScott Long 	struct sysctl_oid *tree;
45956f8718a3SScott Long 
45966f8718a3SScott Long 	ctx = device_get_sysctl_ctx(sc->bge_dev);
45976f8718a3SScott Long 	children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->bge_dev));
45986f8718a3SScott Long 
45996f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG
46006f8718a3SScott Long 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "debug_info",
46016f8718a3SScott Long 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_debug_info, "I",
46026f8718a3SScott Long 	    "Debug Information");
46036f8718a3SScott Long 
46046f8718a3SScott Long 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "reg_read",
46056f8718a3SScott Long 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_reg_read, "I",
46066f8718a3SScott Long 	    "Register Read");
46076f8718a3SScott Long 
46086f8718a3SScott Long 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "mem_read",
46096f8718a3SScott Long 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_mem_read, "I",
46106f8718a3SScott Long 	    "Memory Read");
46116f8718a3SScott Long 
46126f8718a3SScott Long #endif
4613763757b2SScott Long 
4614d949071dSJung-uk Kim 	if (BGE_IS_5705_PLUS(sc))
4615d949071dSJung-uk Kim 		return;
4616d949071dSJung-uk Kim 
4617763757b2SScott Long 	tree = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "stats", CTLFLAG_RD,
4618763757b2SScott Long 	    NULL, "BGE Statistics");
4619763757b2SScott Long 	schildren = children = SYSCTL_CHILDREN(tree);
4620763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Frames Dropped Due To Filters",
4621763757b2SScott Long 	    children, COSFramesDroppedDueToFilters,
4622763757b2SScott Long 	    "FramesDroppedDueToFilters");
4623763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Write Queue Full",
4624763757b2SScott Long 	    children, nicDmaWriteQueueFull, "DmaWriteQueueFull");
4625763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Write High Priority Queue Full",
4626763757b2SScott Long 	    children, nicDmaWriteHighPriQueueFull, "DmaWriteHighPriQueueFull");
4627763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC No More RX Buffer Descriptors",
4628763757b2SScott Long 	    children, nicNoMoreRxBDs, "NoMoreRxBDs");
462906e83c7eSScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Discarded Input Frames",
463006e83c7eSScott Long 	    children, ifInDiscards, "InputDiscards");
463106e83c7eSScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Input Errors",
463206e83c7eSScott Long 	    children, ifInErrors, "InputErrors");
4633763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Recv Threshold Hit",
4634763757b2SScott Long 	    children, nicRecvThresholdHit, "RecvThresholdHit");
4635763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Read Queue Full",
4636763757b2SScott Long 	    children, nicDmaReadQueueFull, "DmaReadQueueFull");
4637763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Read High Priority Queue Full",
4638763757b2SScott Long 	    children, nicDmaReadHighPriQueueFull, "DmaReadHighPriQueueFull");
4639763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Send Data Complete Queue Full",
4640763757b2SScott Long 	    children, nicSendDataCompQueueFull, "SendDataCompQueueFull");
4641763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Ring Set Send Producer Index",
4642763757b2SScott Long 	    children, nicRingSetSendProdIndex, "RingSetSendProdIndex");
4643763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Ring Status Update",
4644763757b2SScott Long 	    children, nicRingStatusUpdate, "RingStatusUpdate");
4645763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Interrupts",
4646763757b2SScott Long 	    children, nicInterrupts, "Interrupts");
4647763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Avoided Interrupts",
4648763757b2SScott Long 	    children, nicAvoidedInterrupts, "AvoidedInterrupts");
4649763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Send Threshold Hit",
4650763757b2SScott Long 	    children, nicSendThresholdHit, "SendThresholdHit");
4651763757b2SScott Long 
4652763757b2SScott Long 	tree = SYSCTL_ADD_NODE(ctx, schildren, OID_AUTO, "rx", CTLFLAG_RD,
4653763757b2SScott Long 	    NULL, "BGE RX Statistics");
4654763757b2SScott Long 	children = SYSCTL_CHILDREN(tree);
4655763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Inbound Octets",
4656763757b2SScott Long 	    children, rxstats.ifHCInOctets, "Octets");
4657763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Fragments",
4658763757b2SScott Long 	    children, rxstats.etherStatsFragments, "Fragments");
4659763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Inbound Unicast Packets",
4660763757b2SScott Long 	    children, rxstats.ifHCInUcastPkts, "UcastPkts");
4661763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Inbound Multicast Packets",
4662763757b2SScott Long 	    children, rxstats.ifHCInMulticastPkts, "MulticastPkts");
4663763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "FCS Errors",
4664763757b2SScott Long 	    children, rxstats.dot3StatsFCSErrors, "FCSErrors");
4665763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Alignment Errors",
4666763757b2SScott Long 	    children, rxstats.dot3StatsAlignmentErrors, "AlignmentErrors");
4667763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XON Pause Frames Received",
4668763757b2SScott Long 	    children, rxstats.xonPauseFramesReceived, "xonPauseFramesReceived");
4669763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XOFF Pause Frames Received",
4670763757b2SScott Long 	    children, rxstats.xoffPauseFramesReceived,
4671763757b2SScott Long 	    "xoffPauseFramesReceived");
4672763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "MAC Control Frames Received",
4673763757b2SScott Long 	    children, rxstats.macControlFramesReceived,
4674763757b2SScott Long 	    "ControlFramesReceived");
4675763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XOFF State Entered",
4676763757b2SScott Long 	    children, rxstats.xoffStateEntered, "xoffStateEntered");
4677763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Frames Too Long",
4678763757b2SScott Long 	    children, rxstats.dot3StatsFramesTooLong, "FramesTooLong");
4679763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Jabbers",
4680763757b2SScott Long 	    children, rxstats.etherStatsJabbers, "Jabbers");
4681763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Undersized Packets",
4682763757b2SScott Long 	    children, rxstats.etherStatsUndersizePkts, "UndersizePkts");
4683763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Inbound Range Length Errors",
468406e83c7eSScott Long 	    children, rxstats.inRangeLengthError, "inRangeLengthError");
4685763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Range Length Errors",
468606e83c7eSScott Long 	    children, rxstats.outRangeLengthError, "outRangeLengthError");
4687763757b2SScott Long 
4688763757b2SScott Long 	tree = SYSCTL_ADD_NODE(ctx, schildren, OID_AUTO, "tx", CTLFLAG_RD,
4689763757b2SScott Long 	    NULL, "BGE TX Statistics");
4690763757b2SScott Long 	children = SYSCTL_CHILDREN(tree);
4691763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Octets",
4692763757b2SScott Long 	    children, txstats.ifHCOutOctets, "Octets");
4693763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "TX Collisions",
4694763757b2SScott Long 	    children, txstats.etherStatsCollisions, "Collisions");
4695763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XON Sent",
4696763757b2SScott Long 	    children, txstats.outXonSent, "XonSent");
4697763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XOFF Sent",
4698763757b2SScott Long 	    children, txstats.outXoffSent, "XoffSent");
4699763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Flow Control Done",
4700763757b2SScott Long 	    children, txstats.flowControlDone, "flowControlDone");
4701763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Internal MAC TX errors",
4702763757b2SScott Long 	    children, txstats.dot3StatsInternalMacTransmitErrors,
4703763757b2SScott Long 	    "InternalMacTransmitErrors");
4704763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Single Collision Frames",
4705763757b2SScott Long 	    children, txstats.dot3StatsSingleCollisionFrames,
4706763757b2SScott Long 	    "SingleCollisionFrames");
4707763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Multiple Collision Frames",
4708763757b2SScott Long 	    children, txstats.dot3StatsMultipleCollisionFrames,
4709763757b2SScott Long 	    "MultipleCollisionFrames");
4710763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Deferred Transmissions",
4711763757b2SScott Long 	    children, txstats.dot3StatsDeferredTransmissions,
4712763757b2SScott Long 	    "DeferredTransmissions");
4713763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Excessive Collisions",
4714763757b2SScott Long 	    children, txstats.dot3StatsExcessiveCollisions,
4715763757b2SScott Long 	    "ExcessiveCollisions");
4716763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Late Collisions",
471706e83c7eSScott Long 	    children, txstats.dot3StatsLateCollisions,
471806e83c7eSScott Long 	    "LateCollisions");
4719763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Unicast Packets",
4720763757b2SScott Long 	    children, txstats.ifHCOutUcastPkts, "UcastPkts");
4721763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Multicast Packets",
4722763757b2SScott Long 	    children, txstats.ifHCOutMulticastPkts, "MulticastPkts");
4723763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Broadcast Packets",
4724763757b2SScott Long 	    children, txstats.ifHCOutBroadcastPkts, "BroadcastPkts");
4725763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Carrier Sense Errors",
4726763757b2SScott Long 	    children, txstats.dot3StatsCarrierSenseErrors,
4727763757b2SScott Long 	    "CarrierSenseErrors");
4728763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Discards",
4729763757b2SScott Long 	    children, txstats.ifOutDiscards, "Discards");
4730763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Errors",
4731763757b2SScott Long 	    children, txstats.ifOutErrors, "Errors");
4732763757b2SScott Long }
4733763757b2SScott Long 
4734763757b2SScott Long static int
4735763757b2SScott Long bge_sysctl_stats(SYSCTL_HANDLER_ARGS)
4736763757b2SScott Long {
4737763757b2SScott Long 	struct bge_softc *sc;
473806e83c7eSScott Long 	uint32_t result;
4739d949071dSJung-uk Kim 	int offset;
4740763757b2SScott Long 
4741763757b2SScott Long 	sc = (struct bge_softc *)arg1;
4742763757b2SScott Long 	offset = arg2;
4743d949071dSJung-uk Kim 	result = CSR_READ_4(sc, BGE_MEMWIN_START + BGE_STATS_BLOCK + offset +
4744d949071dSJung-uk Kim 	    offsetof(bge_hostaddr, bge_addr_lo));
4745041b706bSDavid Malone 	return (sysctl_handle_int(oidp, &result, 0, req));
47466f8718a3SScott Long }
47476f8718a3SScott Long 
47486f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG
47496f8718a3SScott Long static int
47506f8718a3SScott Long bge_sysctl_debug_info(SYSCTL_HANDLER_ARGS)
47516f8718a3SScott Long {
47526f8718a3SScott Long 	struct bge_softc *sc;
47536f8718a3SScott Long 	uint16_t *sbdata;
47546f8718a3SScott Long 	int error;
47556f8718a3SScott Long 	int result;
47566f8718a3SScott Long 	int i, j;
47576f8718a3SScott Long 
47586f8718a3SScott Long 	result = -1;
47596f8718a3SScott Long 	error = sysctl_handle_int(oidp, &result, 0, req);
47606f8718a3SScott Long 	if (error || (req->newptr == NULL))
47616f8718a3SScott Long 		return (error);
47626f8718a3SScott Long 
47636f8718a3SScott Long 	if (result == 1) {
47646f8718a3SScott Long 		sc = (struct bge_softc *)arg1;
47656f8718a3SScott Long 
47666f8718a3SScott Long 		sbdata = (uint16_t *)sc->bge_ldata.bge_status_block;
47676f8718a3SScott Long 		printf("Status Block:\n");
47686f8718a3SScott Long 		for (i = 0x0; i < (BGE_STATUS_BLK_SZ / 4); ) {
47696f8718a3SScott Long 			printf("%06x:", i);
47706f8718a3SScott Long 			for (j = 0; j < 8; j++) {
47716f8718a3SScott Long 				printf(" %04x", sbdata[i]);
47726f8718a3SScott Long 				i += 4;
47736f8718a3SScott Long 			}
47746f8718a3SScott Long 			printf("\n");
47756f8718a3SScott Long 		}
47766f8718a3SScott Long 
47776f8718a3SScott Long 		printf("Registers:\n");
47780c8aa4eaSJung-uk Kim 		for (i = 0x800; i < 0xA00; ) {
47796f8718a3SScott Long 			printf("%06x:", i);
47806f8718a3SScott Long 			for (j = 0; j < 8; j++) {
47816f8718a3SScott Long 				printf(" %08x", CSR_READ_4(sc, i));
47826f8718a3SScott Long 				i += 4;
47836f8718a3SScott Long 			}
47846f8718a3SScott Long 			printf("\n");
47856f8718a3SScott Long 		}
47866f8718a3SScott Long 
47876f8718a3SScott Long 		printf("Hardware Flags:\n");
4788a5779553SStanislav Sedov 		if (BGE_IS_5755_PLUS(sc))
4789a5779553SStanislav Sedov 			printf(" - 5755 Plus\n");
47905345bad0SScott Long 		if (BGE_IS_575X_PLUS(sc))
47916f8718a3SScott Long 			printf(" - 575X Plus\n");
47925345bad0SScott Long 		if (BGE_IS_5705_PLUS(sc))
47936f8718a3SScott Long 			printf(" - 5705 Plus\n");
47945345bad0SScott Long 		if (BGE_IS_5714_FAMILY(sc))
47955345bad0SScott Long 			printf(" - 5714 Family\n");
47965345bad0SScott Long 		if (BGE_IS_5700_FAMILY(sc))
47975345bad0SScott Long 			printf(" - 5700 Family\n");
47986f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_JUMBO)
47996f8718a3SScott Long 			printf(" - Supports Jumbo Frames\n");
48006f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_PCIX)
48016f8718a3SScott Long 			printf(" - PCI-X Bus\n");
48026f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_PCIE)
48036f8718a3SScott Long 			printf(" - PCI Express Bus\n");
48045ee49a3aSJung-uk Kim 		if (sc->bge_flags & BGE_FLAG_NO_3LED)
48056f8718a3SScott Long 			printf(" - No 3 LEDs\n");
48066f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_RX_ALIGNBUG)
48076f8718a3SScott Long 			printf(" - RX Alignment Bug\n");
48086f8718a3SScott Long 	}
48096f8718a3SScott Long 
48106f8718a3SScott Long 	return (error);
48116f8718a3SScott Long }
48126f8718a3SScott Long 
48136f8718a3SScott Long static int
48146f8718a3SScott Long bge_sysctl_reg_read(SYSCTL_HANDLER_ARGS)
48156f8718a3SScott Long {
48166f8718a3SScott Long 	struct bge_softc *sc;
48176f8718a3SScott Long 	int error;
48186f8718a3SScott Long 	uint16_t result;
48196f8718a3SScott Long 	uint32_t val;
48206f8718a3SScott Long 
48216f8718a3SScott Long 	result = -1;
48226f8718a3SScott Long 	error = sysctl_handle_int(oidp, &result, 0, req);
48236f8718a3SScott Long 	if (error || (req->newptr == NULL))
48246f8718a3SScott Long 		return (error);
48256f8718a3SScott Long 
48266f8718a3SScott Long 	if (result < 0x8000) {
48276f8718a3SScott Long 		sc = (struct bge_softc *)arg1;
48286f8718a3SScott Long 		val = CSR_READ_4(sc, result);
48296f8718a3SScott Long 		printf("reg 0x%06X = 0x%08X\n", result, val);
48306f8718a3SScott Long 	}
48316f8718a3SScott Long 
48326f8718a3SScott Long 	return (error);
48336f8718a3SScott Long }
48346f8718a3SScott Long 
48356f8718a3SScott Long static int
48366f8718a3SScott Long bge_sysctl_mem_read(SYSCTL_HANDLER_ARGS)
48376f8718a3SScott Long {
48386f8718a3SScott Long 	struct bge_softc *sc;
48396f8718a3SScott Long 	int error;
48406f8718a3SScott Long 	uint16_t result;
48416f8718a3SScott Long 	uint32_t val;
48426f8718a3SScott Long 
48436f8718a3SScott Long 	result = -1;
48446f8718a3SScott Long 	error = sysctl_handle_int(oidp, &result, 0, req);
48456f8718a3SScott Long 	if (error || (req->newptr == NULL))
48466f8718a3SScott Long 		return (error);
48476f8718a3SScott Long 
48486f8718a3SScott Long 	if (result < 0x8000) {
48496f8718a3SScott Long 		sc = (struct bge_softc *)arg1;
48506f8718a3SScott Long 		val = bge_readmem_ind(sc, result);
48516f8718a3SScott Long 		printf("mem 0x%06X = 0x%08X\n", result, val);
48526f8718a3SScott Long 	}
48536f8718a3SScott Long 
48546f8718a3SScott Long 	return (error);
48556f8718a3SScott Long }
48566f8718a3SScott Long #endif
485738cc658fSJohn Baldwin 
485838cc658fSJohn Baldwin static int
48595fea260fSMarius Strobl bge_get_eaddr_fw(struct bge_softc *sc, uint8_t ether_addr[])
48605fea260fSMarius Strobl {
48615fea260fSMarius Strobl 
48625fea260fSMarius Strobl 	if (sc->bge_flags & BGE_FLAG_EADDR)
48635fea260fSMarius Strobl 		return (1);
48645fea260fSMarius Strobl 
48655fea260fSMarius Strobl #ifdef __sparc64__
48665fea260fSMarius Strobl 	OF_getetheraddr(sc->bge_dev, ether_addr);
48675fea260fSMarius Strobl 	return (0);
48685fea260fSMarius Strobl #endif
48695fea260fSMarius Strobl 	return (1);
48705fea260fSMarius Strobl }
48715fea260fSMarius Strobl 
48725fea260fSMarius Strobl static int
487338cc658fSJohn Baldwin bge_get_eaddr_mem(struct bge_softc *sc, uint8_t ether_addr[])
487438cc658fSJohn Baldwin {
487538cc658fSJohn Baldwin 	uint32_t mac_addr;
487638cc658fSJohn Baldwin 
487738cc658fSJohn Baldwin 	mac_addr = bge_readmem_ind(sc, 0x0c14);
487838cc658fSJohn Baldwin 	if ((mac_addr >> 16) == 0x484b) {
487938cc658fSJohn Baldwin 		ether_addr[0] = (uint8_t)(mac_addr >> 8);
488038cc658fSJohn Baldwin 		ether_addr[1] = (uint8_t)mac_addr;
488138cc658fSJohn Baldwin 		mac_addr = bge_readmem_ind(sc, 0x0c18);
488238cc658fSJohn Baldwin 		ether_addr[2] = (uint8_t)(mac_addr >> 24);
488338cc658fSJohn Baldwin 		ether_addr[3] = (uint8_t)(mac_addr >> 16);
488438cc658fSJohn Baldwin 		ether_addr[4] = (uint8_t)(mac_addr >> 8);
488538cc658fSJohn Baldwin 		ether_addr[5] = (uint8_t)mac_addr;
48865fea260fSMarius Strobl 		return (0);
488738cc658fSJohn Baldwin 	}
48885fea260fSMarius Strobl 	return (1);
488938cc658fSJohn Baldwin }
489038cc658fSJohn Baldwin 
489138cc658fSJohn Baldwin static int
489238cc658fSJohn Baldwin bge_get_eaddr_nvram(struct bge_softc *sc, uint8_t ether_addr[])
489338cc658fSJohn Baldwin {
489438cc658fSJohn Baldwin 	int mac_offset = BGE_EE_MAC_OFFSET;
489538cc658fSJohn Baldwin 
489638cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906)
489738cc658fSJohn Baldwin 		mac_offset = BGE_EE_MAC_OFFSET_5906;
489838cc658fSJohn Baldwin 
48995fea260fSMarius Strobl 	return (bge_read_nvram(sc, ether_addr, mac_offset + 2,
49005fea260fSMarius Strobl 	    ETHER_ADDR_LEN));
490138cc658fSJohn Baldwin }
490238cc658fSJohn Baldwin 
490338cc658fSJohn Baldwin static int
490438cc658fSJohn Baldwin bge_get_eaddr_eeprom(struct bge_softc *sc, uint8_t ether_addr[])
490538cc658fSJohn Baldwin {
490638cc658fSJohn Baldwin 
49075fea260fSMarius Strobl 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906)
49085fea260fSMarius Strobl 		return (1);
49095fea260fSMarius Strobl 
49105fea260fSMarius Strobl 	return (bge_read_eeprom(sc, ether_addr, BGE_EE_MAC_OFFSET + 2,
49115fea260fSMarius Strobl 	   ETHER_ADDR_LEN));
491238cc658fSJohn Baldwin }
491338cc658fSJohn Baldwin 
491438cc658fSJohn Baldwin static int
491538cc658fSJohn Baldwin bge_get_eaddr(struct bge_softc *sc, uint8_t eaddr[])
491638cc658fSJohn Baldwin {
491738cc658fSJohn Baldwin 	static const bge_eaddr_fcn_t bge_eaddr_funcs[] = {
491838cc658fSJohn Baldwin 		/* NOTE: Order is critical */
49195fea260fSMarius Strobl 		bge_get_eaddr_fw,
492038cc658fSJohn Baldwin 		bge_get_eaddr_mem,
492138cc658fSJohn Baldwin 		bge_get_eaddr_nvram,
492238cc658fSJohn Baldwin 		bge_get_eaddr_eeprom,
492338cc658fSJohn Baldwin 		NULL
492438cc658fSJohn Baldwin 	};
492538cc658fSJohn Baldwin 	const bge_eaddr_fcn_t *func;
492638cc658fSJohn Baldwin 
492738cc658fSJohn Baldwin 	for (func = bge_eaddr_funcs; *func != NULL; ++func) {
492838cc658fSJohn Baldwin 		if ((*func)(sc, eaddr) == 0)
492938cc658fSJohn Baldwin 			break;
493038cc658fSJohn Baldwin 	}
493138cc658fSJohn Baldwin 	return (*func == NULL ? ENXIO : 0);
493238cc658fSJohn Baldwin }
4933