xref: /freebsd/sys/dev/bge/if_bge.c (revision 03e78bd096d16aa401a981a8ee4bf281b64a59be)
1098ca2bdSWarner Losh /*-
295d67482SBill Paul  * Copyright (c) 2001 Wind River Systems
395d67482SBill Paul  * Copyright (c) 1997, 1998, 1999, 2001
495d67482SBill Paul  *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
595d67482SBill Paul  *
695d67482SBill Paul  * Redistribution and use in source and binary forms, with or without
795d67482SBill Paul  * modification, are permitted provided that the following conditions
895d67482SBill Paul  * are met:
995d67482SBill Paul  * 1. Redistributions of source code must retain the above copyright
1095d67482SBill Paul  *    notice, this list of conditions and the following disclaimer.
1195d67482SBill Paul  * 2. Redistributions in binary form must reproduce the above copyright
1295d67482SBill Paul  *    notice, this list of conditions and the following disclaimer in the
1395d67482SBill Paul  *    documentation and/or other materials provided with the distribution.
1495d67482SBill Paul  * 3. All advertising materials mentioning features or use of this software
1595d67482SBill Paul  *    must display the following acknowledgement:
1695d67482SBill Paul  *	This product includes software developed by Bill Paul.
1795d67482SBill Paul  * 4. Neither the name of the author nor the names of any co-contributors
1895d67482SBill Paul  *    may be used to endorse or promote products derived from this software
1995d67482SBill Paul  *    without specific prior written permission.
2095d67482SBill Paul  *
2195d67482SBill Paul  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2295d67482SBill Paul  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2395d67482SBill Paul  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2495d67482SBill Paul  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2595d67482SBill Paul  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2695d67482SBill Paul  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2795d67482SBill Paul  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2895d67482SBill Paul  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2995d67482SBill Paul  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
3095d67482SBill Paul  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3195d67482SBill Paul  * THE POSSIBILITY OF SUCH DAMAGE.
3295d67482SBill Paul  */
3395d67482SBill Paul 
34aad970f1SDavid E. O'Brien #include <sys/cdefs.h>
35aad970f1SDavid E. O'Brien __FBSDID("$FreeBSD$");
36aad970f1SDavid E. O'Brien 
3795d67482SBill Paul /*
3895d67482SBill Paul  * Broadcom BCM570x family gigabit ethernet driver for FreeBSD.
3995d67482SBill Paul  *
4095d67482SBill Paul  * The Broadcom BCM5700 is based on technology originally developed by
4195d67482SBill Paul  * Alteon Networks as part of the Tigon I and Tigon II gigabit ethernet
4295d67482SBill Paul  * MAC chips. The BCM5700, sometimes refered to as the Tigon III, has
4395d67482SBill Paul  * two on-board MIPS R4000 CPUs and can have as much as 16MB of external
4495d67482SBill Paul  * SSRAM. The BCM5700 supports TCP, UDP and IP checksum offload, jumbo
4595d67482SBill Paul  * frames, highly configurable RX filtering, and 16 RX and TX queues
4695d67482SBill Paul  * (which, along with RX filter rules, can be used for QOS applications).
4795d67482SBill Paul  * Other features, such as TCP segmentation, may be available as part
4895d67482SBill Paul  * of value-added firmware updates. Unlike the Tigon I and Tigon II,
4995d67482SBill Paul  * firmware images can be stored in hardware and need not be compiled
5095d67482SBill Paul  * into the driver.
5195d67482SBill Paul  *
5295d67482SBill Paul  * The BCM5700 supports the PCI v2.2 and PCI-X v1.0 standards, and will
5395d67482SBill Paul  * function in a 32-bit/64-bit 33/66Mhz bus, or a 64-bit/133Mhz bus.
5495d67482SBill Paul  *
5595d67482SBill Paul  * The BCM5701 is a single-chip solution incorporating both the BCM5700
5698b28ee5SBill Paul  * MAC and a BCM5401 10/100/1000 PHY. Unlike the BCM5700, the BCM5701
5795d67482SBill Paul  * does not support external SSRAM.
5895d67482SBill Paul  *
5995d67482SBill Paul  * Broadcom also produces a variation of the BCM5700 under the "Altima"
6095d67482SBill Paul  * brand name, which is functionally similar but lacks PCI-X support.
6195d67482SBill Paul  *
6295d67482SBill Paul  * Without external SSRAM, you can only have at most 4 TX rings,
6395d67482SBill Paul  * and the use of the mini RX ring is disabled. This seems to imply
6495d67482SBill Paul  * that these features are simply not available on the BCM5701. As a
6595d67482SBill Paul  * result, this driver does not implement any support for the mini RX
6695d67482SBill Paul  * ring.
6795d67482SBill Paul  */
6895d67482SBill Paul 
6975719184SGleb Smirnoff #ifdef HAVE_KERNEL_OPTION_HEADERS
7075719184SGleb Smirnoff #include "opt_device_polling.h"
7175719184SGleb Smirnoff #endif
7275719184SGleb Smirnoff 
7395d67482SBill Paul #include <sys/param.h>
74f41ac2beSBill Paul #include <sys/endian.h>
7595d67482SBill Paul #include <sys/systm.h>
7695d67482SBill Paul #include <sys/sockio.h>
7795d67482SBill Paul #include <sys/mbuf.h>
7895d67482SBill Paul #include <sys/malloc.h>
7995d67482SBill Paul #include <sys/kernel.h>
80fe12f24bSPoul-Henning Kamp #include <sys/module.h>
8195d67482SBill Paul #include <sys/socket.h>
82f1a7e6d5SScott Long #include <sys/sysctl.h>
8395d67482SBill Paul 
8495d67482SBill Paul #include <net/if.h>
8595d67482SBill Paul #include <net/if_arp.h>
8695d67482SBill Paul #include <net/ethernet.h>
8795d67482SBill Paul #include <net/if_dl.h>
8895d67482SBill Paul #include <net/if_media.h>
8995d67482SBill Paul 
9095d67482SBill Paul #include <net/bpf.h>
9195d67482SBill Paul 
9295d67482SBill Paul #include <net/if_types.h>
9395d67482SBill Paul #include <net/if_vlan_var.h>
9495d67482SBill Paul 
9595d67482SBill Paul #include <netinet/in_systm.h>
9695d67482SBill Paul #include <netinet/in.h>
9795d67482SBill Paul #include <netinet/ip.h>
9895d67482SBill Paul 
9995d67482SBill Paul #include <machine/bus.h>
10095d67482SBill Paul #include <machine/resource.h>
10195d67482SBill Paul #include <sys/bus.h>
10295d67482SBill Paul #include <sys/rman.h>
10395d67482SBill Paul 
10495d67482SBill Paul #include <dev/mii/mii.h>
10595d67482SBill Paul #include <dev/mii/miivar.h>
1062d3ce713SDavid E. O'Brien #include "miidevs.h"
10795d67482SBill Paul #include <dev/mii/brgphyreg.h>
10895d67482SBill Paul 
10908013fd3SMarius Strobl #ifdef __sparc64__
11008013fd3SMarius Strobl #include <dev/ofw/ofw_bus.h>
11108013fd3SMarius Strobl #include <dev/ofw/openfirm.h>
11208013fd3SMarius Strobl #include <machine/ofw_machdep.h>
11308013fd3SMarius Strobl #include <machine/ver.h>
11408013fd3SMarius Strobl #endif
11508013fd3SMarius Strobl 
1164fbd232cSWarner Losh #include <dev/pci/pcireg.h>
1174fbd232cSWarner Losh #include <dev/pci/pcivar.h>
11895d67482SBill Paul 
11995d67482SBill Paul #include <dev/bge/if_bgereg.h>
12095d67482SBill Paul 
1215ddc5794SJohn Polstra #define	BGE_CSUM_FEATURES	(CSUM_IP | CSUM_TCP | CSUM_UDP)
122d375e524SGleb Smirnoff #define	ETHER_MIN_NOPAD		(ETHER_MIN_LEN - ETHER_CRC_LEN) /* i.e., 60 */
12395d67482SBill Paul 
124f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, pci, 1, 1, 1);
125f246e4a1SMatthew N. Dodd MODULE_DEPEND(bge, ether, 1, 1, 1);
12695d67482SBill Paul MODULE_DEPEND(bge, miibus, 1, 1, 1);
12795d67482SBill Paul 
1287b279558SWarner Losh /* "device miibus" required.  See GENERIC if you get errors here. */
12995d67482SBill Paul #include "miibus_if.h"
13095d67482SBill Paul 
13195d67482SBill Paul /*
13295d67482SBill Paul  * Various supported device vendors/types and their names. Note: the
13395d67482SBill Paul  * spec seems to indicate that the hardware still has Alteon's vendor
13495d67482SBill Paul  * ID burned into it, though it will always be overriden by the vendor
13595d67482SBill Paul  * ID in the EEPROM. Just to be safe, we cover all possibilities.
13695d67482SBill Paul  */
137852c67f9SMarius Strobl static const struct bge_type {
1384c0da0ffSGleb Smirnoff 	uint16_t	bge_vid;
1394c0da0ffSGleb Smirnoff 	uint16_t	bge_did;
1404c0da0ffSGleb Smirnoff } bge_devs[] = {
1414c0da0ffSGleb Smirnoff 	{ ALTEON_VENDORID,	ALTEON_DEVICEID_BCM5700 },
1424c0da0ffSGleb Smirnoff 	{ ALTEON_VENDORID,	ALTEON_DEVICEID_BCM5701 },
14395d67482SBill Paul 
1444c0da0ffSGleb Smirnoff 	{ ALTIMA_VENDORID,	ALTIMA_DEVICE_AC1000 },
1454c0da0ffSGleb Smirnoff 	{ ALTIMA_VENDORID,	ALTIMA_DEVICE_AC1002 },
1464c0da0ffSGleb Smirnoff 	{ ALTIMA_VENDORID,	ALTIMA_DEVICE_AC9100 },
1474c0da0ffSGleb Smirnoff 
1484c0da0ffSGleb Smirnoff 	{ APPLE_VENDORID,	APPLE_DEVICE_BCM5701 },
1494c0da0ffSGleb Smirnoff 
1504c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5700 },
1514c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5701 },
1524c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5702 },
1534c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5702_ALT },
1544c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5702X },
1554c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5703 },
1564c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5703_ALT },
1574c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5703X },
1584c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5704C },
1594c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5704S },
1604c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5704S_ALT },
1614c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705 },
1624c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705F },
1634c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705K },
1644c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705M },
1654c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5705M_ALT },
1664c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5714C },
1674c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5714S },
1684c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5715 },
1694c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5715S },
1704c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5720 },
1714c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5721 },
172effef978SRemko Lodder 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5722 },
173a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5723 },
1744c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5750 },
1754c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5750M },
1764c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5751 },
1774c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5751F },
1784c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5751M },
1794c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5752 },
1804c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5752M },
1814c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5753 },
1824c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5753F },
1834c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5753M },
1849e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5754 },
1859e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5754M },
1869e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5755 },
1879e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5755M },
188a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5761 },
189a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5761E },
190a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5761S },
191a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5761SE },
192a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5764 },
1934c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5780 },
1944c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5780S },
1954c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5781 },
1964c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5782 },
197a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5784 },
198a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5785F },
199a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5785G },
2009e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5786 },
2019e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5787 },
202a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5787F },
2039e86676bSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5787M },
2044c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5788 },
2054c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5789 },
2064c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5901 },
2074c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5901A2 },
2084c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5903M },
20938cc658fSJohn Baldwin 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5906 },
21038cc658fSJohn Baldwin 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM5906M },
211a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57760 },
212a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57780 },
213a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57788 },
214a5779553SStanislav Sedov 	{ BCOM_VENDORID,	BCOM_DEVICEID_BCM57790 },
2154c0da0ffSGleb Smirnoff 
2164c0da0ffSGleb Smirnoff 	{ SK_VENDORID,		SK_DEVICEID_ALTIMA },
2174c0da0ffSGleb Smirnoff 
2184c0da0ffSGleb Smirnoff 	{ TC_VENDORID,		TC_DEVICEID_3C996 },
2194c0da0ffSGleb Smirnoff 
220a5779553SStanislav Sedov 	{ FJTSU_VENDORID,	FJTSU_DEVICEID_PW008GE4 },
221a5779553SStanislav Sedov 	{ FJTSU_VENDORID,	FJTSU_DEVICEID_PW008GE5 },
222a5779553SStanislav Sedov 	{ FJTSU_VENDORID,	FJTSU_DEVICEID_PP250450 },
223a5779553SStanislav Sedov 
2244c0da0ffSGleb Smirnoff 	{ 0, 0 }
22595d67482SBill Paul };
22695d67482SBill Paul 
2274c0da0ffSGleb Smirnoff static const struct bge_vendor {
2284c0da0ffSGleb Smirnoff 	uint16_t	v_id;
2294c0da0ffSGleb Smirnoff 	const char	*v_name;
2304c0da0ffSGleb Smirnoff } bge_vendors[] = {
2314c0da0ffSGleb Smirnoff 	{ ALTEON_VENDORID,	"Alteon" },
2324c0da0ffSGleb Smirnoff 	{ ALTIMA_VENDORID,	"Altima" },
2334c0da0ffSGleb Smirnoff 	{ APPLE_VENDORID,	"Apple" },
2344c0da0ffSGleb Smirnoff 	{ BCOM_VENDORID,	"Broadcom" },
2354c0da0ffSGleb Smirnoff 	{ SK_VENDORID,		"SysKonnect" },
2364c0da0ffSGleb Smirnoff 	{ TC_VENDORID,		"3Com" },
237a5779553SStanislav Sedov 	{ FJTSU_VENDORID,	"Fujitsu" },
2384c0da0ffSGleb Smirnoff 
2394c0da0ffSGleb Smirnoff 	{ 0, NULL }
2404c0da0ffSGleb Smirnoff };
2414c0da0ffSGleb Smirnoff 
2424c0da0ffSGleb Smirnoff static const struct bge_revision {
2434c0da0ffSGleb Smirnoff 	uint32_t	br_chipid;
2444c0da0ffSGleb Smirnoff 	const char	*br_name;
2454c0da0ffSGleb Smirnoff } bge_revisions[] = {
2464c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_A0,	"BCM5700 A0" },
2474c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_A1,	"BCM5700 A1" },
2484c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_B0,	"BCM5700 B0" },
2494c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_B1,	"BCM5700 B1" },
2504c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_B2,	"BCM5700 B2" },
2514c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_B3,	"BCM5700 B3" },
2524c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_ALTIMA,	"BCM5700 Altima" },
2534c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5700_C0,	"BCM5700 C0" },
2544c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5701_A0,	"BCM5701 A0" },
2554c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5701_B0,	"BCM5701 B0" },
2564c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5701_B2,	"BCM5701 B2" },
2574c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5701_B5,	"BCM5701 B5" },
2584c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_A0,	"BCM5703 A0" },
2594c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_A1,	"BCM5703 A1" },
2604c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_A2,	"BCM5703 A2" },
2614c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_A3,	"BCM5703 A3" },
2629e86676bSGleb Smirnoff 	{ BGE_CHIPID_BCM5703_B0,	"BCM5703 B0" },
2634c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_A0,	"BCM5704 A0" },
2644c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_A1,	"BCM5704 A1" },
2654c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_A2,	"BCM5704 A2" },
2664c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_A3,	"BCM5704 A3" },
2674c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5704_B0,	"BCM5704 B0" },
2684c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5705_A0,	"BCM5705 A0" },
2694c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5705_A1,	"BCM5705 A1" },
2704c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5705_A2,	"BCM5705 A2" },
2714c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5705_A3,	"BCM5705 A3" },
2724c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_A0,	"BCM5750 A0" },
2734c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_A1,	"BCM5750 A1" },
2744c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_A3,	"BCM5750 A3" },
2754c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_B0,	"BCM5750 B0" },
2764c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_B1,	"BCM5750 B1" },
2774c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_C0,	"BCM5750 C0" },
2784c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5750_C1,	"BCM5750 C1" },
27942787b76SGleb Smirnoff 	{ BGE_CHIPID_BCM5750_C2,	"BCM5750 C2" },
2804c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5714_A0,	"BCM5714 A0" },
2814c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5752_A0,	"BCM5752 A0" },
2824c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5752_A1,	"BCM5752 A1" },
2834c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5752_A2,	"BCM5752 A2" },
2844c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5714_B0,	"BCM5714 B0" },
2854c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5714_B3,	"BCM5714 B3" },
2864c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5715_A0,	"BCM5715 A0" },
2874c0da0ffSGleb Smirnoff 	{ BGE_CHIPID_BCM5715_A1,	"BCM5715 A1" },
2880c4a1ef8SJung-uk Kim 	{ BGE_CHIPID_BCM5715_A3,	"BCM5715 A3" },
2890c4a1ef8SJung-uk Kim 	{ BGE_CHIPID_BCM5755_A0,	"BCM5755 A0" },
2900c4a1ef8SJung-uk Kim 	{ BGE_CHIPID_BCM5755_A1,	"BCM5755 A1" },
2910c4a1ef8SJung-uk Kim 	{ BGE_CHIPID_BCM5755_A2,	"BCM5755 A2" },
292bcc20328SJohn Baldwin 	{ BGE_CHIPID_BCM5722_A0,	"BCM5722 A0" },
293a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM5761_A0,	"BCM5761 A0" },
294a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM5761_A1,	"BCM5761 A1" },
295a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM5784_A0,	"BCM5784 A0" },
296a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM5784_A1,	"BCM5784 A1" },
29781179070SJung-uk Kim 	/* 5754 and 5787 share the same ASIC ID */
2986f8718a3SScott Long 	{ BGE_CHIPID_BCM5787_A0,	"BCM5754/5787 A0" },
2996f8718a3SScott Long 	{ BGE_CHIPID_BCM5787_A1,	"BCM5754/5787 A1" },
3006f8718a3SScott Long 	{ BGE_CHIPID_BCM5787_A2,	"BCM5754/5787 A2" },
30138cc658fSJohn Baldwin 	{ BGE_CHIPID_BCM5906_A1,	"BCM5906 A1" },
30238cc658fSJohn Baldwin 	{ BGE_CHIPID_BCM5906_A2,	"BCM5906 A2" },
303a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM57780_A0,	"BCM57780 A0" },
304a5779553SStanislav Sedov 	{ BGE_CHIPID_BCM57780_A1,	"BCM57780 A1" },
3054c0da0ffSGleb Smirnoff 
3064c0da0ffSGleb Smirnoff 	{ 0, NULL }
3074c0da0ffSGleb Smirnoff };
3084c0da0ffSGleb Smirnoff 
3094c0da0ffSGleb Smirnoff /*
3104c0da0ffSGleb Smirnoff  * Some defaults for major revisions, so that newer steppings
3114c0da0ffSGleb Smirnoff  * that we don't know about have a shot at working.
3124c0da0ffSGleb Smirnoff  */
3134c0da0ffSGleb Smirnoff static const struct bge_revision bge_majorrevs[] = {
3149e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5700,		"unknown BCM5700" },
3159e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5701,		"unknown BCM5701" },
3169e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5703,		"unknown BCM5703" },
3179e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5704,		"unknown BCM5704" },
3189e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5705,		"unknown BCM5705" },
3199e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5750,		"unknown BCM5750" },
3209e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5714_A0,	"unknown BCM5714" },
3219e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5752,		"unknown BCM5752" },
3229e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5780,		"unknown BCM5780" },
3239e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5714,		"unknown BCM5714" },
3249e86676bSGleb Smirnoff 	{ BGE_ASICREV_BCM5755,		"unknown BCM5755" },
325a5779553SStanislav Sedov 	{ BGE_ASICREV_BCM5761,		"unknown BCM5761" },
326a5779553SStanislav Sedov 	{ BGE_ASICREV_BCM5784,		"unknown BCM5784" },
327a5779553SStanislav Sedov 	{ BGE_ASICREV_BCM5785,		"unknown BCM5785" },
32881179070SJung-uk Kim 	/* 5754 and 5787 share the same ASIC ID */
3296f8718a3SScott Long 	{ BGE_ASICREV_BCM5787,		"unknown BCM5754/5787" },
33038cc658fSJohn Baldwin 	{ BGE_ASICREV_BCM5906,		"unknown BCM5906" },
331a5779553SStanislav Sedov 	{ BGE_ASICREV_BCM57780,		"unknown BCM57780" },
3324c0da0ffSGleb Smirnoff 
3334c0da0ffSGleb Smirnoff 	{ 0, NULL }
3344c0da0ffSGleb Smirnoff };
3354c0da0ffSGleb Smirnoff 
3360c8aa4eaSJung-uk Kim #define	BGE_IS_JUMBO_CAPABLE(sc)	((sc)->bge_flags & BGE_FLAG_JUMBO)
3370c8aa4eaSJung-uk Kim #define	BGE_IS_5700_FAMILY(sc)		((sc)->bge_flags & BGE_FLAG_5700_FAMILY)
3380c8aa4eaSJung-uk Kim #define	BGE_IS_5705_PLUS(sc)		((sc)->bge_flags & BGE_FLAG_5705_PLUS)
3390c8aa4eaSJung-uk Kim #define	BGE_IS_5714_FAMILY(sc)		((sc)->bge_flags & BGE_FLAG_5714_FAMILY)
3400c8aa4eaSJung-uk Kim #define	BGE_IS_575X_PLUS(sc)		((sc)->bge_flags & BGE_FLAG_575X_PLUS)
341a5779553SStanislav Sedov #define	BGE_IS_5755_PLUS(sc)		((sc)->bge_flags & BGE_FLAG_5755_PLUS)
3424c0da0ffSGleb Smirnoff 
3434c0da0ffSGleb Smirnoff const struct bge_revision * bge_lookup_rev(uint32_t);
3444c0da0ffSGleb Smirnoff const struct bge_vendor * bge_lookup_vendor(uint16_t);
34538cc658fSJohn Baldwin 
34638cc658fSJohn Baldwin typedef int	(*bge_eaddr_fcn_t)(struct bge_softc *, uint8_t[]);
34738cc658fSJohn Baldwin 
348e51a25f8SAlfred Perlstein static int bge_probe(device_t);
349e51a25f8SAlfred Perlstein static int bge_attach(device_t);
350e51a25f8SAlfred Perlstein static int bge_detach(device_t);
35114afefa3SPawel Jakub Dawidek static int bge_suspend(device_t);
35214afefa3SPawel Jakub Dawidek static int bge_resume(device_t);
3533f74909aSGleb Smirnoff static void bge_release_resources(struct bge_softc *);
354f41ac2beSBill Paul static void bge_dma_map_addr(void *, bus_dma_segment_t *, int, int);
355f41ac2beSBill Paul static int bge_dma_alloc(device_t);
356f41ac2beSBill Paul static void bge_dma_free(struct bge_softc *);
357f41ac2beSBill Paul 
3585fea260fSMarius Strobl static int bge_get_eaddr_fw(struct bge_softc *sc, uint8_t ether_addr[]);
35938cc658fSJohn Baldwin static int bge_get_eaddr_mem(struct bge_softc *, uint8_t[]);
36038cc658fSJohn Baldwin static int bge_get_eaddr_nvram(struct bge_softc *, uint8_t[]);
36138cc658fSJohn Baldwin static int bge_get_eaddr_eeprom(struct bge_softc *, uint8_t[]);
36238cc658fSJohn Baldwin static int bge_get_eaddr(struct bge_softc *, uint8_t[]);
36338cc658fSJohn Baldwin 
364e51a25f8SAlfred Perlstein static void bge_txeof(struct bge_softc *);
3651abcdbd1SAttilio Rao static int bge_rxeof(struct bge_softc *);
36695d67482SBill Paul 
3678cb1383cSDoug Ambrisko static void bge_asf_driver_up (struct bge_softc *);
368e51a25f8SAlfred Perlstein static void bge_tick(void *);
369e51a25f8SAlfred Perlstein static void bge_stats_update(struct bge_softc *);
3703f74909aSGleb Smirnoff static void bge_stats_update_regs(struct bge_softc *);
371676ad2c9SGleb Smirnoff static int bge_encap(struct bge_softc *, struct mbuf **, uint32_t *);
37295d67482SBill Paul 
373e51a25f8SAlfred Perlstein static void bge_intr(void *);
3740f9bd73bSSam Leffler static void bge_start_locked(struct ifnet *);
375e51a25f8SAlfred Perlstein static void bge_start(struct ifnet *);
376e51a25f8SAlfred Perlstein static int bge_ioctl(struct ifnet *, u_long, caddr_t);
3770f9bd73bSSam Leffler static void bge_init_locked(struct bge_softc *);
378e51a25f8SAlfred Perlstein static void bge_init(void *);
379e51a25f8SAlfred Perlstein static void bge_stop(struct bge_softc *);
380b74e67fbSGleb Smirnoff static void bge_watchdog(struct bge_softc *);
381b6c974e8SWarner Losh static int bge_shutdown(device_t);
38267d5e043SOleg Bulyzhin static int bge_ifmedia_upd_locked(struct ifnet *);
383e51a25f8SAlfred Perlstein static int bge_ifmedia_upd(struct ifnet *);
384e51a25f8SAlfred Perlstein static void bge_ifmedia_sts(struct ifnet *, struct ifmediareq *);
38595d67482SBill Paul 
38638cc658fSJohn Baldwin static uint8_t bge_nvram_getbyte(struct bge_softc *, int, uint8_t *);
38738cc658fSJohn Baldwin static int bge_read_nvram(struct bge_softc *, caddr_t, int, int);
38838cc658fSJohn Baldwin 
3893f74909aSGleb Smirnoff static uint8_t bge_eeprom_getbyte(struct bge_softc *, int, uint8_t *);
390e51a25f8SAlfred Perlstein static int bge_read_eeprom(struct bge_softc *, caddr_t, int, int);
39195d67482SBill Paul 
3923e9b1bcaSJung-uk Kim static void bge_setpromisc(struct bge_softc *);
393e51a25f8SAlfred Perlstein static void bge_setmulti(struct bge_softc *);
394cb2eacc7SYaroslav Tykhiy static void bge_setvlan(struct bge_softc *);
39595d67482SBill Paul 
396943787f3SPyun YongHyeon static int bge_newbuf_std(struct bge_softc *, int);
397943787f3SPyun YongHyeon static int bge_newbuf_jumbo(struct bge_softc *, int);
398e51a25f8SAlfred Perlstein static int bge_init_rx_ring_std(struct bge_softc *);
399e51a25f8SAlfred Perlstein static void bge_free_rx_ring_std(struct bge_softc *);
400e51a25f8SAlfred Perlstein static int bge_init_rx_ring_jumbo(struct bge_softc *);
401e51a25f8SAlfred Perlstein static void bge_free_rx_ring_jumbo(struct bge_softc *);
402e51a25f8SAlfred Perlstein static void bge_free_tx_ring(struct bge_softc *);
403e51a25f8SAlfred Perlstein static int bge_init_tx_ring(struct bge_softc *);
40495d67482SBill Paul 
405e51a25f8SAlfred Perlstein static int bge_chipinit(struct bge_softc *);
406e51a25f8SAlfred Perlstein static int bge_blockinit(struct bge_softc *);
40795d67482SBill Paul 
4085fea260fSMarius Strobl static int bge_has_eaddr(struct bge_softc *);
4093f74909aSGleb Smirnoff static uint32_t bge_readmem_ind(struct bge_softc *, int);
410e51a25f8SAlfred Perlstein static void bge_writemem_ind(struct bge_softc *, int, int);
41138cc658fSJohn Baldwin static void bge_writembx(struct bge_softc *, int, int);
41295d67482SBill Paul #ifdef notdef
4133f74909aSGleb Smirnoff static uint32_t bge_readreg_ind(struct bge_softc *, int);
41495d67482SBill Paul #endif
4159ba784dbSScott Long static void bge_writemem_direct(struct bge_softc *, int, int);
416e51a25f8SAlfred Perlstein static void bge_writereg_ind(struct bge_softc *, int, int);
4174f09c4c7SMarius Strobl static void bge_set_max_readrq(struct bge_softc *, int);
41895d67482SBill Paul 
419e51a25f8SAlfred Perlstein static int bge_miibus_readreg(device_t, int, int);
420e51a25f8SAlfred Perlstein static int bge_miibus_writereg(device_t, int, int, int);
421e51a25f8SAlfred Perlstein static void bge_miibus_statchg(device_t);
42275719184SGleb Smirnoff #ifdef DEVICE_POLLING
4231abcdbd1SAttilio Rao static int bge_poll(struct ifnet *ifp, enum poll_cmd cmd, int count);
42475719184SGleb Smirnoff #endif
42595d67482SBill Paul 
4268cb1383cSDoug Ambrisko #define	BGE_RESET_START 1
4278cb1383cSDoug Ambrisko #define	BGE_RESET_STOP  2
4288cb1383cSDoug Ambrisko static void bge_sig_post_reset(struct bge_softc *, int);
4298cb1383cSDoug Ambrisko static void bge_sig_legacy(struct bge_softc *, int);
4308cb1383cSDoug Ambrisko static void bge_sig_pre_reset(struct bge_softc *, int);
4318cb1383cSDoug Ambrisko static int bge_reset(struct bge_softc *);
432dab5cd05SOleg Bulyzhin static void bge_link_upd(struct bge_softc *);
43395d67482SBill Paul 
4346f8718a3SScott Long /*
4356f8718a3SScott Long  * The BGE_REGISTER_DEBUG option is only for low-level debugging.  It may
4366f8718a3SScott Long  * leak information to untrusted users.  It is also known to cause alignment
4376f8718a3SScott Long  * traps on certain architectures.
4386f8718a3SScott Long  */
4396f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG
4406f8718a3SScott Long static int bge_sysctl_debug_info(SYSCTL_HANDLER_ARGS);
4416f8718a3SScott Long static int bge_sysctl_reg_read(SYSCTL_HANDLER_ARGS);
4426f8718a3SScott Long static int bge_sysctl_mem_read(SYSCTL_HANDLER_ARGS);
4436f8718a3SScott Long #endif
4446f8718a3SScott Long static void bge_add_sysctls(struct bge_softc *);
445763757b2SScott Long static int bge_sysctl_stats(SYSCTL_HANDLER_ARGS);
4466f8718a3SScott Long 
44795d67482SBill Paul static device_method_t bge_methods[] = {
44895d67482SBill Paul 	/* Device interface */
44995d67482SBill Paul 	DEVMETHOD(device_probe,		bge_probe),
45095d67482SBill Paul 	DEVMETHOD(device_attach,	bge_attach),
45195d67482SBill Paul 	DEVMETHOD(device_detach,	bge_detach),
45295d67482SBill Paul 	DEVMETHOD(device_shutdown,	bge_shutdown),
45314afefa3SPawel Jakub Dawidek 	DEVMETHOD(device_suspend,	bge_suspend),
45414afefa3SPawel Jakub Dawidek 	DEVMETHOD(device_resume,	bge_resume),
45595d67482SBill Paul 
45695d67482SBill Paul 	/* bus interface */
45795d67482SBill Paul 	DEVMETHOD(bus_print_child,	bus_generic_print_child),
45895d67482SBill Paul 	DEVMETHOD(bus_driver_added,	bus_generic_driver_added),
45995d67482SBill Paul 
46095d67482SBill Paul 	/* MII interface */
46195d67482SBill Paul 	DEVMETHOD(miibus_readreg,	bge_miibus_readreg),
46295d67482SBill Paul 	DEVMETHOD(miibus_writereg,	bge_miibus_writereg),
46395d67482SBill Paul 	DEVMETHOD(miibus_statchg,	bge_miibus_statchg),
46495d67482SBill Paul 
46595d67482SBill Paul 	{ 0, 0 }
46695d67482SBill Paul };
46795d67482SBill Paul 
46895d67482SBill Paul static driver_t bge_driver = {
46995d67482SBill Paul 	"bge",
47095d67482SBill Paul 	bge_methods,
47195d67482SBill Paul 	sizeof(struct bge_softc)
47295d67482SBill Paul };
47395d67482SBill Paul 
47495d67482SBill Paul static devclass_t bge_devclass;
47595d67482SBill Paul 
476f246e4a1SMatthew N. Dodd DRIVER_MODULE(bge, pci, bge_driver, bge_devclass, 0, 0);
47795d67482SBill Paul DRIVER_MODULE(miibus, bge, miibus_driver, miibus_devclass, 0, 0);
47895d67482SBill Paul 
479f1a7e6d5SScott Long static int bge_allow_asf = 1;
480f1a7e6d5SScott Long 
481f1a7e6d5SScott Long TUNABLE_INT("hw.bge.allow_asf", &bge_allow_asf);
482f1a7e6d5SScott Long 
483f1a7e6d5SScott Long SYSCTL_NODE(_hw, OID_AUTO, bge, CTLFLAG_RD, 0, "BGE driver parameters");
484f1a7e6d5SScott Long SYSCTL_INT(_hw_bge, OID_AUTO, allow_asf, CTLFLAG_RD, &bge_allow_asf, 0,
485f1a7e6d5SScott Long 	"Allow ASF mode if available");
486c4529f41SMichael Reifenberger 
48708013fd3SMarius Strobl #define	SPARC64_BLADE_1500_MODEL	"SUNW,Sun-Blade-1500"
48808013fd3SMarius Strobl #define	SPARC64_BLADE_1500_PATH_BGE	"/pci@1f,700000/network@2"
48908013fd3SMarius Strobl #define	SPARC64_BLADE_2500_MODEL	"SUNW,Sun-Blade-2500"
49008013fd3SMarius Strobl #define	SPARC64_BLADE_2500_PATH_BGE	"/pci@1c,600000/network@3"
49108013fd3SMarius Strobl #define	SPARC64_OFW_SUBVENDOR		"subsystem-vendor-id"
49208013fd3SMarius Strobl 
49308013fd3SMarius Strobl static int
4945fea260fSMarius Strobl bge_has_eaddr(struct bge_softc *sc)
49508013fd3SMarius Strobl {
49608013fd3SMarius Strobl #ifdef __sparc64__
49708013fd3SMarius Strobl 	char buf[sizeof(SPARC64_BLADE_1500_PATH_BGE)];
49808013fd3SMarius Strobl 	device_t dev;
49908013fd3SMarius Strobl 	uint32_t subvendor;
50008013fd3SMarius Strobl 
50108013fd3SMarius Strobl 	dev = sc->bge_dev;
50208013fd3SMarius Strobl 
50308013fd3SMarius Strobl 	/*
50408013fd3SMarius Strobl 	 * The on-board BGEs found in sun4u machines aren't fitted with
50508013fd3SMarius Strobl 	 * an EEPROM which means that we have to obtain the MAC address
50608013fd3SMarius Strobl 	 * via OFW and that some tests will always fail.  We distinguish
50708013fd3SMarius Strobl 	 * such BGEs by the subvendor ID, which also has to be obtained
50808013fd3SMarius Strobl 	 * from OFW instead of the PCI configuration space as the latter
50908013fd3SMarius Strobl 	 * indicates Broadcom as the subvendor of the netboot interface.
51008013fd3SMarius Strobl 	 * For early Blade 1500 and 2500 we even have to check the OFW
51108013fd3SMarius Strobl 	 * device path as the subvendor ID always defaults to Broadcom
51208013fd3SMarius Strobl 	 * there.
51308013fd3SMarius Strobl 	 */
51408013fd3SMarius Strobl 	if (OF_getprop(ofw_bus_get_node(dev), SPARC64_OFW_SUBVENDOR,
51508013fd3SMarius Strobl 	    &subvendor, sizeof(subvendor)) == sizeof(subvendor) &&
51608013fd3SMarius Strobl 	    subvendor == SUN_VENDORID)
51708013fd3SMarius Strobl 		return (0);
51808013fd3SMarius Strobl 	memset(buf, 0, sizeof(buf));
51908013fd3SMarius Strobl 	if (OF_package_to_path(ofw_bus_get_node(dev), buf, sizeof(buf)) > 0) {
52008013fd3SMarius Strobl 		if (strcmp(sparc64_model, SPARC64_BLADE_1500_MODEL) == 0 &&
52108013fd3SMarius Strobl 		    strcmp(buf, SPARC64_BLADE_1500_PATH_BGE) == 0)
52208013fd3SMarius Strobl 			return (0);
52308013fd3SMarius Strobl 		if (strcmp(sparc64_model, SPARC64_BLADE_2500_MODEL) == 0 &&
52408013fd3SMarius Strobl 		    strcmp(buf, SPARC64_BLADE_2500_PATH_BGE) == 0)
52508013fd3SMarius Strobl 			return (0);
52608013fd3SMarius Strobl 	}
52708013fd3SMarius Strobl #endif
52808013fd3SMarius Strobl 	return (1);
52908013fd3SMarius Strobl }
53008013fd3SMarius Strobl 
5313f74909aSGleb Smirnoff static uint32_t
5323f74909aSGleb Smirnoff bge_readmem_ind(struct bge_softc *sc, int off)
53395d67482SBill Paul {
53495d67482SBill Paul 	device_t dev;
5356f8718a3SScott Long 	uint32_t val;
53695d67482SBill Paul 
53795d67482SBill Paul 	dev = sc->bge_dev;
53895d67482SBill Paul 
53995d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4);
5406f8718a3SScott Long 	val = pci_read_config(dev, BGE_PCI_MEMWIN_DATA, 4);
5416f8718a3SScott Long 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4);
5426f8718a3SScott Long 	return (val);
54395d67482SBill Paul }
54495d67482SBill Paul 
54595d67482SBill Paul static void
5463f74909aSGleb Smirnoff bge_writemem_ind(struct bge_softc *sc, int off, int val)
54795d67482SBill Paul {
54895d67482SBill Paul 	device_t dev;
54995d67482SBill Paul 
55095d67482SBill Paul 	dev = sc->bge_dev;
55195d67482SBill Paul 
55295d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, off, 4);
55395d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MEMWIN_DATA, val, 4);
5546f8718a3SScott Long 	pci_write_config(dev, BGE_PCI_MEMWIN_BASEADDR, 0, 4);
55595d67482SBill Paul }
55695d67482SBill Paul 
5574f09c4c7SMarius Strobl /*
5584f09c4c7SMarius Strobl  * PCI Express only
5594f09c4c7SMarius Strobl  */
5604f09c4c7SMarius Strobl static void
5614f09c4c7SMarius Strobl bge_set_max_readrq(struct bge_softc *sc, int expr_ptr)
5624f09c4c7SMarius Strobl {
5634f09c4c7SMarius Strobl 	device_t dev;
5644f09c4c7SMarius Strobl 	uint16_t val;
5654f09c4c7SMarius Strobl 
5664f09c4c7SMarius Strobl 	KASSERT((sc->bge_flags & BGE_FLAG_PCIE) && expr_ptr != 0,
5674f09c4c7SMarius Strobl 	    ("%s: not applicable", __func__));
5684f09c4c7SMarius Strobl 
5694f09c4c7SMarius Strobl 	dev = sc->bge_dev;
5704f09c4c7SMarius Strobl 
5714f09c4c7SMarius Strobl 	val = pci_read_config(dev, expr_ptr + BGE_PCIE_DEVCTL, 2);
5724f09c4c7SMarius Strobl 	if ((val & BGE_PCIE_DEVCTL_MAX_READRQ_MASK) !=
5734f09c4c7SMarius Strobl 	    BGE_PCIE_DEVCTL_MAX_READRQ_4096) {
5744f09c4c7SMarius Strobl 		if (bootverbose)
5754f09c4c7SMarius Strobl 			device_printf(dev, "adjust device control 0x%04x ",
5764f09c4c7SMarius Strobl 			    val);
5774f09c4c7SMarius Strobl 		val &= ~BGE_PCIE_DEVCTL_MAX_READRQ_MASK;
5784f09c4c7SMarius Strobl 		val |= BGE_PCIE_DEVCTL_MAX_READRQ_4096;
5794f09c4c7SMarius Strobl 		pci_write_config(dev, expr_ptr + BGE_PCIE_DEVCTL, val, 2);
5804f09c4c7SMarius Strobl 		if (bootverbose)
5814f09c4c7SMarius Strobl 			printf("-> 0x%04x\n", val);
5824f09c4c7SMarius Strobl 	}
5834f09c4c7SMarius Strobl }
5844f09c4c7SMarius Strobl 
58595d67482SBill Paul #ifdef notdef
5863f74909aSGleb Smirnoff static uint32_t
5873f74909aSGleb Smirnoff bge_readreg_ind(struct bge_softc *sc, int off)
58895d67482SBill Paul {
58995d67482SBill Paul 	device_t dev;
59095d67482SBill Paul 
59195d67482SBill Paul 	dev = sc->bge_dev;
59295d67482SBill Paul 
59395d67482SBill Paul 	pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4);
59495d67482SBill Paul 	return (pci_read_config(dev, BGE_PCI_REG_DATA, 4));
59595d67482SBill Paul }
59695d67482SBill Paul #endif
59795d67482SBill Paul 
59895d67482SBill Paul static void
5993f74909aSGleb Smirnoff bge_writereg_ind(struct bge_softc *sc, int off, int val)
60095d67482SBill Paul {
60195d67482SBill Paul 	device_t dev;
60295d67482SBill Paul 
60395d67482SBill Paul 	dev = sc->bge_dev;
60495d67482SBill Paul 
60595d67482SBill Paul 	pci_write_config(dev, BGE_PCI_REG_BASEADDR, off, 4);
60695d67482SBill Paul 	pci_write_config(dev, BGE_PCI_REG_DATA, val, 4);
60795d67482SBill Paul }
60895d67482SBill Paul 
6096f8718a3SScott Long static void
6106f8718a3SScott Long bge_writemem_direct(struct bge_softc *sc, int off, int val)
6116f8718a3SScott Long {
6126f8718a3SScott Long 	CSR_WRITE_4(sc, off, val);
6136f8718a3SScott Long }
6146f8718a3SScott Long 
61538cc658fSJohn Baldwin static void
61638cc658fSJohn Baldwin bge_writembx(struct bge_softc *sc, int off, int val)
61738cc658fSJohn Baldwin {
61838cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906)
61938cc658fSJohn Baldwin 		off += BGE_LPMBX_IRQ0_HI - BGE_MBX_IRQ0_HI;
62038cc658fSJohn Baldwin 
62138cc658fSJohn Baldwin 	CSR_WRITE_4(sc, off, val);
62238cc658fSJohn Baldwin }
62338cc658fSJohn Baldwin 
624f41ac2beSBill Paul /*
625f41ac2beSBill Paul  * Map a single buffer address.
626f41ac2beSBill Paul  */
627f41ac2beSBill Paul 
628f41ac2beSBill Paul static void
6293f74909aSGleb Smirnoff bge_dma_map_addr(void *arg, bus_dma_segment_t *segs, int nseg, int error)
630f41ac2beSBill Paul {
631f41ac2beSBill Paul 	struct bge_dmamap_arg *ctx;
632f41ac2beSBill Paul 
633f41ac2beSBill Paul 	if (error)
634f41ac2beSBill Paul 		return;
635f41ac2beSBill Paul 
636f41ac2beSBill Paul 	ctx = arg;
637f41ac2beSBill Paul 
638f41ac2beSBill Paul 	if (nseg > ctx->bge_maxsegs) {
639f41ac2beSBill Paul 		ctx->bge_maxsegs = 0;
640f41ac2beSBill Paul 		return;
641f41ac2beSBill Paul 	}
642f41ac2beSBill Paul 
643f41ac2beSBill Paul 	ctx->bge_busaddr = segs->ds_addr;
644f41ac2beSBill Paul }
645f41ac2beSBill Paul 
64638cc658fSJohn Baldwin static uint8_t
64738cc658fSJohn Baldwin bge_nvram_getbyte(struct bge_softc *sc, int addr, uint8_t *dest)
64838cc658fSJohn Baldwin {
64938cc658fSJohn Baldwin 	uint32_t access, byte = 0;
65038cc658fSJohn Baldwin 	int i;
65138cc658fSJohn Baldwin 
65238cc658fSJohn Baldwin 	/* Lock. */
65338cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_SWARB, BGE_NVRAMSWARB_SET1);
65438cc658fSJohn Baldwin 	for (i = 0; i < 8000; i++) {
65538cc658fSJohn Baldwin 		if (CSR_READ_4(sc, BGE_NVRAM_SWARB) & BGE_NVRAMSWARB_GNT1)
65638cc658fSJohn Baldwin 			break;
65738cc658fSJohn Baldwin 		DELAY(20);
65838cc658fSJohn Baldwin 	}
65938cc658fSJohn Baldwin 	if (i == 8000)
66038cc658fSJohn Baldwin 		return (1);
66138cc658fSJohn Baldwin 
66238cc658fSJohn Baldwin 	/* Enable access. */
66338cc658fSJohn Baldwin 	access = CSR_READ_4(sc, BGE_NVRAM_ACCESS);
66438cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_ACCESS, access | BGE_NVRAMACC_ENABLE);
66538cc658fSJohn Baldwin 
66638cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_ADDR, addr & 0xfffffffc);
66738cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_CMD, BGE_NVRAM_READCMD);
66838cc658fSJohn Baldwin 	for (i = 0; i < BGE_TIMEOUT * 10; i++) {
66938cc658fSJohn Baldwin 		DELAY(10);
67038cc658fSJohn Baldwin 		if (CSR_READ_4(sc, BGE_NVRAM_CMD) & BGE_NVRAMCMD_DONE) {
67138cc658fSJohn Baldwin 			DELAY(10);
67238cc658fSJohn Baldwin 			break;
67338cc658fSJohn Baldwin 		}
67438cc658fSJohn Baldwin 	}
67538cc658fSJohn Baldwin 
67638cc658fSJohn Baldwin 	if (i == BGE_TIMEOUT * 10) {
67738cc658fSJohn Baldwin 		if_printf(sc->bge_ifp, "nvram read timed out\n");
67838cc658fSJohn Baldwin 		return (1);
67938cc658fSJohn Baldwin 	}
68038cc658fSJohn Baldwin 
68138cc658fSJohn Baldwin 	/* Get result. */
68238cc658fSJohn Baldwin 	byte = CSR_READ_4(sc, BGE_NVRAM_RDDATA);
68338cc658fSJohn Baldwin 
68438cc658fSJohn Baldwin 	*dest = (bswap32(byte) >> ((addr % 4) * 8)) & 0xFF;
68538cc658fSJohn Baldwin 
68638cc658fSJohn Baldwin 	/* Disable access. */
68738cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_ACCESS, access);
68838cc658fSJohn Baldwin 
68938cc658fSJohn Baldwin 	/* Unlock. */
69038cc658fSJohn Baldwin 	CSR_WRITE_4(sc, BGE_NVRAM_SWARB, BGE_NVRAMSWARB_CLR1);
69138cc658fSJohn Baldwin 	CSR_READ_4(sc, BGE_NVRAM_SWARB);
69238cc658fSJohn Baldwin 
69338cc658fSJohn Baldwin 	return (0);
69438cc658fSJohn Baldwin }
69538cc658fSJohn Baldwin 
69638cc658fSJohn Baldwin /*
69738cc658fSJohn Baldwin  * Read a sequence of bytes from NVRAM.
69838cc658fSJohn Baldwin  */
69938cc658fSJohn Baldwin static int
70038cc658fSJohn Baldwin bge_read_nvram(struct bge_softc *sc, caddr_t dest, int off, int cnt)
70138cc658fSJohn Baldwin {
70238cc658fSJohn Baldwin 	int err = 0, i;
70338cc658fSJohn Baldwin 	uint8_t byte = 0;
70438cc658fSJohn Baldwin 
70538cc658fSJohn Baldwin 	if (sc->bge_asicrev != BGE_ASICREV_BCM5906)
70638cc658fSJohn Baldwin 		return (1);
70738cc658fSJohn Baldwin 
70838cc658fSJohn Baldwin 	for (i = 0; i < cnt; i++) {
70938cc658fSJohn Baldwin 		err = bge_nvram_getbyte(sc, off + i, &byte);
71038cc658fSJohn Baldwin 		if (err)
71138cc658fSJohn Baldwin 			break;
71238cc658fSJohn Baldwin 		*(dest + i) = byte;
71338cc658fSJohn Baldwin 	}
71438cc658fSJohn Baldwin 
71538cc658fSJohn Baldwin 	return (err ? 1 : 0);
71638cc658fSJohn Baldwin }
71738cc658fSJohn Baldwin 
71895d67482SBill Paul /*
71995d67482SBill Paul  * Read a byte of data stored in the EEPROM at address 'addr.' The
72095d67482SBill Paul  * BCM570x supports both the traditional bitbang interface and an
72195d67482SBill Paul  * auto access interface for reading the EEPROM. We use the auto
72295d67482SBill Paul  * access method.
72395d67482SBill Paul  */
7243f74909aSGleb Smirnoff static uint8_t
7253f74909aSGleb Smirnoff bge_eeprom_getbyte(struct bge_softc *sc, int addr, uint8_t *dest)
72695d67482SBill Paul {
72795d67482SBill Paul 	int i;
7283f74909aSGleb Smirnoff 	uint32_t byte = 0;
72995d67482SBill Paul 
73095d67482SBill Paul 	/*
73195d67482SBill Paul 	 * Enable use of auto EEPROM access so we can avoid
73295d67482SBill Paul 	 * having to use the bitbang method.
73395d67482SBill Paul 	 */
73495d67482SBill Paul 	BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_AUTO_EEPROM);
73595d67482SBill Paul 
73695d67482SBill Paul 	/* Reset the EEPROM, load the clock period. */
73795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_EE_ADDR,
73895d67482SBill Paul 	    BGE_EEADDR_RESET | BGE_EEHALFCLK(BGE_HALFCLK_384SCL));
73995d67482SBill Paul 	DELAY(20);
74095d67482SBill Paul 
74195d67482SBill Paul 	/* Issue the read EEPROM command. */
74295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_EE_ADDR, BGE_EE_READCMD | addr);
74395d67482SBill Paul 
74495d67482SBill Paul 	/* Wait for completion */
74595d67482SBill Paul 	for(i = 0; i < BGE_TIMEOUT * 10; i++) {
74695d67482SBill Paul 		DELAY(10);
74795d67482SBill Paul 		if (CSR_READ_4(sc, BGE_EE_ADDR) & BGE_EEADDR_DONE)
74895d67482SBill Paul 			break;
74995d67482SBill Paul 	}
75095d67482SBill Paul 
751d5d23857SJung-uk Kim 	if (i == BGE_TIMEOUT * 10) {
752fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "EEPROM read timed out\n");
753f6789fbaSPyun YongHyeon 		return (1);
75495d67482SBill Paul 	}
75595d67482SBill Paul 
75695d67482SBill Paul 	/* Get result. */
75795d67482SBill Paul 	byte = CSR_READ_4(sc, BGE_EE_DATA);
75895d67482SBill Paul 
7590c8aa4eaSJung-uk Kim 	*dest = (byte >> ((addr % 4) * 8)) & 0xFF;
76095d67482SBill Paul 
76195d67482SBill Paul 	return (0);
76295d67482SBill Paul }
76395d67482SBill Paul 
76495d67482SBill Paul /*
76595d67482SBill Paul  * Read a sequence of bytes from the EEPROM.
76695d67482SBill Paul  */
76795d67482SBill Paul static int
7683f74909aSGleb Smirnoff bge_read_eeprom(struct bge_softc *sc, caddr_t dest, int off, int cnt)
76995d67482SBill Paul {
7703f74909aSGleb Smirnoff 	int i, error = 0;
7713f74909aSGleb Smirnoff 	uint8_t byte = 0;
77295d67482SBill Paul 
77395d67482SBill Paul 	for (i = 0; i < cnt; i++) {
7743f74909aSGleb Smirnoff 		error = bge_eeprom_getbyte(sc, off + i, &byte);
7753f74909aSGleb Smirnoff 		if (error)
77695d67482SBill Paul 			break;
77795d67482SBill Paul 		*(dest + i) = byte;
77895d67482SBill Paul 	}
77995d67482SBill Paul 
7803f74909aSGleb Smirnoff 	return (error ? 1 : 0);
78195d67482SBill Paul }
78295d67482SBill Paul 
78395d67482SBill Paul static int
7843f74909aSGleb Smirnoff bge_miibus_readreg(device_t dev, int phy, int reg)
78595d67482SBill Paul {
78695d67482SBill Paul 	struct bge_softc *sc;
7873f74909aSGleb Smirnoff 	uint32_t val, autopoll;
78895d67482SBill Paul 	int i;
78995d67482SBill Paul 
79095d67482SBill Paul 	sc = device_get_softc(dev);
79195d67482SBill Paul 
7920434d1b8SBill Paul 	/*
7930434d1b8SBill Paul 	 * Broadcom's own driver always assumes the internal
7940434d1b8SBill Paul 	 * PHY is at GMII address 1. On some chips, the PHY responds
7950434d1b8SBill Paul 	 * to accesses at all addresses, which could cause us to
7960434d1b8SBill Paul 	 * bogusly attach the PHY 32 times at probe type. Always
7970434d1b8SBill Paul 	 * restricting the lookup to address 1 is simpler than
7980434d1b8SBill Paul 	 * trying to figure out which chips revisions should be
7990434d1b8SBill Paul 	 * special-cased.
8000434d1b8SBill Paul 	 */
801b1265c1aSJohn Polstra 	if (phy != 1)
80298b28ee5SBill Paul 		return (0);
80398b28ee5SBill Paul 
80437ceeb4dSPaul Saab 	/* Reading with autopolling on may trigger PCI errors */
80537ceeb4dSPaul Saab 	autopoll = CSR_READ_4(sc, BGE_MI_MODE);
80637ceeb4dSPaul Saab 	if (autopoll & BGE_MIMODE_AUTOPOLL) {
80737ceeb4dSPaul Saab 		BGE_CLRBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL);
80837ceeb4dSPaul Saab 		DELAY(40);
80937ceeb4dSPaul Saab 	}
81037ceeb4dSPaul Saab 
81195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_READ | BGE_MICOMM_BUSY |
81295d67482SBill Paul 	    BGE_MIPHY(phy) | BGE_MIREG(reg));
81395d67482SBill Paul 
81495d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
815d5d23857SJung-uk Kim 		DELAY(10);
81695d67482SBill Paul 		val = CSR_READ_4(sc, BGE_MI_COMM);
81795d67482SBill Paul 		if (!(val & BGE_MICOMM_BUSY))
81895d67482SBill Paul 			break;
81995d67482SBill Paul 	}
82095d67482SBill Paul 
82195d67482SBill Paul 	if (i == BGE_TIMEOUT) {
8225fea260fSMarius Strobl 		device_printf(sc->bge_dev,
8235fea260fSMarius Strobl 		    "PHY read timed out (phy %d, reg %d, val 0x%08x)\n",
8245fea260fSMarius Strobl 		    phy, reg, val);
82537ceeb4dSPaul Saab 		val = 0;
82637ceeb4dSPaul Saab 		goto done;
82795d67482SBill Paul 	}
82895d67482SBill Paul 
82938cc658fSJohn Baldwin 	DELAY(5);
83095d67482SBill Paul 	val = CSR_READ_4(sc, BGE_MI_COMM);
83195d67482SBill Paul 
83237ceeb4dSPaul Saab done:
83337ceeb4dSPaul Saab 	if (autopoll & BGE_MIMODE_AUTOPOLL) {
83437ceeb4dSPaul Saab 		BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL);
83537ceeb4dSPaul Saab 		DELAY(40);
83637ceeb4dSPaul Saab 	}
83737ceeb4dSPaul Saab 
83895d67482SBill Paul 	if (val & BGE_MICOMM_READFAIL)
83995d67482SBill Paul 		return (0);
84095d67482SBill Paul 
8410c8aa4eaSJung-uk Kim 	return (val & 0xFFFF);
84295d67482SBill Paul }
84395d67482SBill Paul 
84495d67482SBill Paul static int
8453f74909aSGleb Smirnoff bge_miibus_writereg(device_t dev, int phy, int reg, int val)
84695d67482SBill Paul {
84795d67482SBill Paul 	struct bge_softc *sc;
8483f74909aSGleb Smirnoff 	uint32_t autopoll;
84995d67482SBill Paul 	int i;
85095d67482SBill Paul 
85195d67482SBill Paul 	sc = device_get_softc(dev);
85295d67482SBill Paul 
85338cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906 &&
85438cc658fSJohn Baldwin 	    (reg == BRGPHY_MII_1000CTL || reg == BRGPHY_MII_AUXCTL))
85538cc658fSJohn Baldwin 		return(0);
85638cc658fSJohn Baldwin 
85737ceeb4dSPaul Saab 	/* Reading with autopolling on may trigger PCI errors */
85837ceeb4dSPaul Saab 	autopoll = CSR_READ_4(sc, BGE_MI_MODE);
85937ceeb4dSPaul Saab 	if (autopoll & BGE_MIMODE_AUTOPOLL) {
86037ceeb4dSPaul Saab 		BGE_CLRBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL);
86137ceeb4dSPaul Saab 		DELAY(40);
86237ceeb4dSPaul Saab 	}
86337ceeb4dSPaul Saab 
86495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MI_COMM, BGE_MICMD_WRITE | BGE_MICOMM_BUSY |
86595d67482SBill Paul 	    BGE_MIPHY(phy) | BGE_MIREG(reg) | val);
86695d67482SBill Paul 
86795d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
868d5d23857SJung-uk Kim 		DELAY(10);
86938cc658fSJohn Baldwin 		if (!(CSR_READ_4(sc, BGE_MI_COMM) & BGE_MICOMM_BUSY)) {
87038cc658fSJohn Baldwin 			DELAY(5);
87138cc658fSJohn Baldwin 			CSR_READ_4(sc, BGE_MI_COMM); /* dummy read */
87295d67482SBill Paul 			break;
873d5d23857SJung-uk Kim 		}
87438cc658fSJohn Baldwin 	}
875d5d23857SJung-uk Kim 
876d5d23857SJung-uk Kim 	if (i == BGE_TIMEOUT) {
87738cc658fSJohn Baldwin 		device_printf(sc->bge_dev,
87838cc658fSJohn Baldwin 		    "PHY write timed out (phy %d, reg %d, val %d)\n",
87938cc658fSJohn Baldwin 		    phy, reg, val);
880d5d23857SJung-uk Kim 		return (0);
88195d67482SBill Paul 	}
88295d67482SBill Paul 
88337ceeb4dSPaul Saab 	if (autopoll & BGE_MIMODE_AUTOPOLL) {
88437ceeb4dSPaul Saab 		BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL);
88537ceeb4dSPaul Saab 		DELAY(40);
88637ceeb4dSPaul Saab 	}
88737ceeb4dSPaul Saab 
88895d67482SBill Paul 	return (0);
88995d67482SBill Paul }
89095d67482SBill Paul 
89195d67482SBill Paul static void
8923f74909aSGleb Smirnoff bge_miibus_statchg(device_t dev)
89395d67482SBill Paul {
89495d67482SBill Paul 	struct bge_softc *sc;
89595d67482SBill Paul 	struct mii_data *mii;
89695d67482SBill Paul 	sc = device_get_softc(dev);
89795d67482SBill Paul 	mii = device_get_softc(sc->bge_miibus);
89895d67482SBill Paul 
89995d67482SBill Paul 	BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_PORTMODE);
9003f74909aSGleb Smirnoff 	if (IFM_SUBTYPE(mii->mii_media_active) == IFM_1000_T)
90195d67482SBill Paul 		BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_GMII);
9023f74909aSGleb Smirnoff 	else
90395d67482SBill Paul 		BGE_SETBIT(sc, BGE_MAC_MODE, BGE_PORTMODE_MII);
90495d67482SBill Paul 
9053f74909aSGleb Smirnoff 	if ((mii->mii_media_active & IFM_GMASK) == IFM_FDX)
90695d67482SBill Paul 		BGE_CLRBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX);
9073f74909aSGleb Smirnoff 	else
90895d67482SBill Paul 		BGE_SETBIT(sc, BGE_MAC_MODE, BGE_MACMODE_HALF_DUPLEX);
90995d67482SBill Paul }
91095d67482SBill Paul 
91195d67482SBill Paul /*
91295d67482SBill Paul  * Intialize a standard receive ring descriptor.
91395d67482SBill Paul  */
91495d67482SBill Paul static int
915943787f3SPyun YongHyeon bge_newbuf_std(struct bge_softc *sc, int i)
91695d67482SBill Paul {
917943787f3SPyun YongHyeon 	struct mbuf *m;
91895d67482SBill Paul 	struct bge_rx_bd *r;
919a23634a1SPyun YongHyeon 	bus_dma_segment_t segs[1];
920943787f3SPyun YongHyeon 	bus_dmamap_t map;
921a23634a1SPyun YongHyeon 	int error, nsegs;
92295d67482SBill Paul 
923943787f3SPyun YongHyeon 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
924943787f3SPyun YongHyeon 	if (m == NULL)
92595d67482SBill Paul 		return (ENOBUFS);
926943787f3SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MCLBYTES;
927652ae483SGleb Smirnoff 	if ((sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) == 0)
928943787f3SPyun YongHyeon 		m_adj(m, ETHER_ALIGN);
929943787f3SPyun YongHyeon 
9300ac56796SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_rx_mtag,
931943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_std_sparemap, m, segs, &nsegs, 0);
932a23634a1SPyun YongHyeon 	if (error != 0) {
933943787f3SPyun YongHyeon 		m_freem(m);
934a23634a1SPyun YongHyeon 		return (error);
935f41ac2beSBill Paul 	}
936943787f3SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) {
937943787f3SPyun YongHyeon 		bus_dmamap_sync(sc->bge_cdata.bge_rx_mtag,
938943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_dmamap[i], BUS_DMASYNC_POSTREAD);
939943787f3SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_rx_mtag,
940943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_dmamap[i]);
941943787f3SPyun YongHyeon 	}
942943787f3SPyun YongHyeon 	map = sc->bge_cdata.bge_rx_std_dmamap[i];
943943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_std_dmamap[i] = sc->bge_cdata.bge_rx_std_sparemap;
944943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_std_sparemap = map;
945943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_std_chain[i] = m;
946943787f3SPyun YongHyeon 	r = &sc->bge_ldata.bge_rx_std_ring[sc->bge_std];
947a23634a1SPyun YongHyeon 	r->bge_addr.bge_addr_lo = BGE_ADDR_LO(segs[0].ds_addr);
948a23634a1SPyun YongHyeon 	r->bge_addr.bge_addr_hi = BGE_ADDR_HI(segs[0].ds_addr);
949e907febfSPyun YongHyeon 	r->bge_flags = BGE_RXBDFLAG_END;
950a23634a1SPyun YongHyeon 	r->bge_len = segs[0].ds_len;
951e907febfSPyun YongHyeon 	r->bge_idx = i;
952f41ac2beSBill Paul 
9530ac56796SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_rx_mtag,
954943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_std_dmamap[i], BUS_DMASYNC_PREREAD);
95595d67482SBill Paul 
95695d67482SBill Paul 	return (0);
95795d67482SBill Paul }
95895d67482SBill Paul 
95995d67482SBill Paul /*
96095d67482SBill Paul  * Initialize a jumbo receive ring descriptor. This allocates
96195d67482SBill Paul  * a jumbo buffer from the pool managed internally by the driver.
96295d67482SBill Paul  */
96395d67482SBill Paul static int
964943787f3SPyun YongHyeon bge_newbuf_jumbo(struct bge_softc *sc, int i)
96595d67482SBill Paul {
9661be6acb7SGleb Smirnoff 	bus_dma_segment_t segs[BGE_NSEG_JUMBO];
967943787f3SPyun YongHyeon 	bus_dmamap_t map;
9681be6acb7SGleb Smirnoff 	struct bge_extrx_bd *r;
969943787f3SPyun YongHyeon 	struct mbuf *m;
970943787f3SPyun YongHyeon 	int error, nsegs;
97195d67482SBill Paul 
972943787f3SPyun YongHyeon 	MGETHDR(m, M_DONTWAIT, MT_DATA);
973943787f3SPyun YongHyeon 	if (m == NULL)
97495d67482SBill Paul 		return (ENOBUFS);
97595d67482SBill Paul 
976943787f3SPyun YongHyeon 	m_cljget(m, M_DONTWAIT, MJUM9BYTES);
977943787f3SPyun YongHyeon 	if (!(m->m_flags & M_EXT)) {
978943787f3SPyun YongHyeon 		m_freem(m);
97995d67482SBill Paul 		return (ENOBUFS);
98095d67482SBill Paul 	}
981943787f3SPyun YongHyeon 	m->m_len = m->m_pkthdr.len = MJUM9BYTES;
982652ae483SGleb Smirnoff 	if ((sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) == 0)
983943787f3SPyun YongHyeon 		m_adj(m, ETHER_ALIGN);
9841be6acb7SGleb Smirnoff 
9851be6acb7SGleb Smirnoff 	error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_mtag_jumbo,
986943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_jumbo_sparemap, m, segs, &nsegs, 0);
987943787f3SPyun YongHyeon 	if (error != 0) {
988943787f3SPyun YongHyeon 		m_freem(m);
9891be6acb7SGleb Smirnoff 		return (error);
990f7cea149SGleb Smirnoff 	}
9911be6acb7SGleb Smirnoff 
992943787f3SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_jumbo_chain[i] == NULL) {
993943787f3SPyun YongHyeon 		bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo,
994943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_jumbo_dmamap[i], BUS_DMASYNC_POSTREAD);
995943787f3SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo,
996943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
997943787f3SPyun YongHyeon 	}
998943787f3SPyun YongHyeon 	map = sc->bge_cdata.bge_rx_jumbo_dmamap[i];
999943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_jumbo_dmamap[i] =
1000943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_jumbo_sparemap;
1001943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_jumbo_sparemap = map;
1002943787f3SPyun YongHyeon 	sc->bge_cdata.bge_rx_jumbo_chain[i] = m;
10031be6acb7SGleb Smirnoff 	/*
10041be6acb7SGleb Smirnoff 	 * Fill in the extended RX buffer descriptor.
10051be6acb7SGleb Smirnoff 	 */
1006943787f3SPyun YongHyeon 	r = &sc->bge_ldata.bge_rx_jumbo_ring[sc->bge_jumbo];
10074e7ba1abSGleb Smirnoff 	r->bge_flags = BGE_RXBDFLAG_JUMBO_RING | BGE_RXBDFLAG_END;
10084e7ba1abSGleb Smirnoff 	r->bge_idx = i;
10094e7ba1abSGleb Smirnoff 	r->bge_len3 = r->bge_len2 = r->bge_len1 = 0;
10104e7ba1abSGleb Smirnoff 	switch (nsegs) {
10114e7ba1abSGleb Smirnoff 	case 4:
10124e7ba1abSGleb Smirnoff 		r->bge_addr3.bge_addr_lo = BGE_ADDR_LO(segs[3].ds_addr);
10134e7ba1abSGleb Smirnoff 		r->bge_addr3.bge_addr_hi = BGE_ADDR_HI(segs[3].ds_addr);
10144e7ba1abSGleb Smirnoff 		r->bge_len3 = segs[3].ds_len;
10154e7ba1abSGleb Smirnoff 	case 3:
1016e907febfSPyun YongHyeon 		r->bge_addr2.bge_addr_lo = BGE_ADDR_LO(segs[2].ds_addr);
1017e907febfSPyun YongHyeon 		r->bge_addr2.bge_addr_hi = BGE_ADDR_HI(segs[2].ds_addr);
1018e907febfSPyun YongHyeon 		r->bge_len2 = segs[2].ds_len;
10194e7ba1abSGleb Smirnoff 	case 2:
10204e7ba1abSGleb Smirnoff 		r->bge_addr1.bge_addr_lo = BGE_ADDR_LO(segs[1].ds_addr);
10214e7ba1abSGleb Smirnoff 		r->bge_addr1.bge_addr_hi = BGE_ADDR_HI(segs[1].ds_addr);
10224e7ba1abSGleb Smirnoff 		r->bge_len1 = segs[1].ds_len;
10234e7ba1abSGleb Smirnoff 	case 1:
10244e7ba1abSGleb Smirnoff 		r->bge_addr0.bge_addr_lo = BGE_ADDR_LO(segs[0].ds_addr);
10254e7ba1abSGleb Smirnoff 		r->bge_addr0.bge_addr_hi = BGE_ADDR_HI(segs[0].ds_addr);
10264e7ba1abSGleb Smirnoff 		r->bge_len0 = segs[0].ds_len;
10274e7ba1abSGleb Smirnoff 		break;
10284e7ba1abSGleb Smirnoff 	default:
10294e7ba1abSGleb Smirnoff 		panic("%s: %d segments\n", __func__, nsegs);
10304e7ba1abSGleb Smirnoff 	}
1031f41ac2beSBill Paul 
1032a41504a9SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo,
1033943787f3SPyun YongHyeon 	    sc->bge_cdata.bge_rx_jumbo_dmamap[i], BUS_DMASYNC_PREREAD);
103495d67482SBill Paul 
103595d67482SBill Paul 	return (0);
103695d67482SBill Paul }
103795d67482SBill Paul 
103895d67482SBill Paul /*
103995d67482SBill Paul  * The standard receive ring has 512 entries in it. At 2K per mbuf cluster,
104095d67482SBill Paul  * that's 1MB or memory, which is a lot. For now, we fill only the first
104195d67482SBill Paul  * 256 ring entries and hope that our CPU is fast enough to keep up with
104295d67482SBill Paul  * the NIC.
104395d67482SBill Paul  */
104495d67482SBill Paul static int
10453f74909aSGleb Smirnoff bge_init_rx_ring_std(struct bge_softc *sc)
104695d67482SBill Paul {
10473ee5d7daSPyun YongHyeon 	int error, i;
104895d67482SBill Paul 
104903e78bd0SPyun YongHyeon 	sc->bge_std = 0;
105095d67482SBill Paul 	for (i = 0; i < BGE_SSLOTS; i++) {
1051943787f3SPyun YongHyeon 		if ((error = bge_newbuf_std(sc, i)) != 0)
10523ee5d7daSPyun YongHyeon 			return (error);
105303e78bd0SPyun YongHyeon 		BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT);
105495d67482SBill Paul 	};
105595d67482SBill Paul 
1056f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
1057f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_std_ring_map,
1058f41ac2beSBill Paul 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1059f41ac2beSBill Paul 
106095d67482SBill Paul 	sc->bge_std = i - 1;
106138cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std);
106295d67482SBill Paul 
106395d67482SBill Paul 	return (0);
106495d67482SBill Paul }
106595d67482SBill Paul 
106695d67482SBill Paul static void
10673f74909aSGleb Smirnoff bge_free_rx_ring_std(struct bge_softc *sc)
106895d67482SBill Paul {
106995d67482SBill Paul 	int i;
107095d67482SBill Paul 
107195d67482SBill Paul 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
107295d67482SBill Paul 		if (sc->bge_cdata.bge_rx_std_chain[i] != NULL) {
10730ac56796SPyun YongHyeon 			bus_dmamap_sync(sc->bge_cdata.bge_rx_mtag,
1074e65bed95SPyun YongHyeon 			    sc->bge_cdata.bge_rx_std_dmamap[i],
1075e65bed95SPyun YongHyeon 			    BUS_DMASYNC_POSTREAD);
10760ac56796SPyun YongHyeon 			bus_dmamap_unload(sc->bge_cdata.bge_rx_mtag,
1077f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_std_dmamap[i]);
1078e65bed95SPyun YongHyeon 			m_freem(sc->bge_cdata.bge_rx_std_chain[i]);
1079e65bed95SPyun YongHyeon 			sc->bge_cdata.bge_rx_std_chain[i] = NULL;
108095d67482SBill Paul 		}
1081f41ac2beSBill Paul 		bzero((char *)&sc->bge_ldata.bge_rx_std_ring[i],
108295d67482SBill Paul 		    sizeof(struct bge_rx_bd));
108395d67482SBill Paul 	}
108495d67482SBill Paul }
108595d67482SBill Paul 
108695d67482SBill Paul static int
10873f74909aSGleb Smirnoff bge_init_rx_ring_jumbo(struct bge_softc *sc)
108895d67482SBill Paul {
108995d67482SBill Paul 	struct bge_rcb *rcb;
10903ee5d7daSPyun YongHyeon 	int error, i;
109195d67482SBill Paul 
109203e78bd0SPyun YongHyeon 	sc->bge_jumbo = 0;
109395d67482SBill Paul 	for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
1094943787f3SPyun YongHyeon 		if ((error = bge_newbuf_jumbo(sc, i)) != 0)
10953ee5d7daSPyun YongHyeon 			return (error);
109603e78bd0SPyun YongHyeon 		BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT);
109795d67482SBill Paul 	};
109895d67482SBill Paul 
1099f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
1100f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_jumbo_ring_map,
1101f41ac2beSBill Paul 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1102f41ac2beSBill Paul 
110395d67482SBill Paul 	sc->bge_jumbo = i - 1;
110495d67482SBill Paul 
1105f41ac2beSBill Paul 	rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb;
11061be6acb7SGleb Smirnoff 	rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0,
11071be6acb7SGleb Smirnoff 				    BGE_RCB_FLAG_USE_EXT_RX_BD);
110867111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags);
110995d67482SBill Paul 
111038cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo);
111195d67482SBill Paul 
111295d67482SBill Paul 	return (0);
111395d67482SBill Paul }
111495d67482SBill Paul 
111595d67482SBill Paul static void
11163f74909aSGleb Smirnoff bge_free_rx_ring_jumbo(struct bge_softc *sc)
111795d67482SBill Paul {
111895d67482SBill Paul 	int i;
111995d67482SBill Paul 
112095d67482SBill Paul 	for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
112195d67482SBill Paul 		if (sc->bge_cdata.bge_rx_jumbo_chain[i] != NULL) {
1122e65bed95SPyun YongHyeon 			bus_dmamap_sync(sc->bge_cdata.bge_mtag_jumbo,
1123e65bed95SPyun YongHyeon 			    sc->bge_cdata.bge_rx_jumbo_dmamap[i],
1124e65bed95SPyun YongHyeon 			    BUS_DMASYNC_POSTREAD);
1125f41ac2beSBill Paul 			bus_dmamap_unload(sc->bge_cdata.bge_mtag_jumbo,
1126f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
1127e65bed95SPyun YongHyeon 			m_freem(sc->bge_cdata.bge_rx_jumbo_chain[i]);
1128e65bed95SPyun YongHyeon 			sc->bge_cdata.bge_rx_jumbo_chain[i] = NULL;
112995d67482SBill Paul 		}
1130f41ac2beSBill Paul 		bzero((char *)&sc->bge_ldata.bge_rx_jumbo_ring[i],
11311be6acb7SGleb Smirnoff 		    sizeof(struct bge_extrx_bd));
113295d67482SBill Paul 	}
113395d67482SBill Paul }
113495d67482SBill Paul 
113595d67482SBill Paul static void
11363f74909aSGleb Smirnoff bge_free_tx_ring(struct bge_softc *sc)
113795d67482SBill Paul {
113895d67482SBill Paul 	int i;
113995d67482SBill Paul 
1140f41ac2beSBill Paul 	if (sc->bge_ldata.bge_tx_ring == NULL)
114195d67482SBill Paul 		return;
114295d67482SBill Paul 
114395d67482SBill Paul 	for (i = 0; i < BGE_TX_RING_CNT; i++) {
114495d67482SBill Paul 		if (sc->bge_cdata.bge_tx_chain[i] != NULL) {
11450ac56796SPyun YongHyeon 			bus_dmamap_sync(sc->bge_cdata.bge_tx_mtag,
1146e65bed95SPyun YongHyeon 			    sc->bge_cdata.bge_tx_dmamap[i],
1147e65bed95SPyun YongHyeon 			    BUS_DMASYNC_POSTWRITE);
11480ac56796SPyun YongHyeon 			bus_dmamap_unload(sc->bge_cdata.bge_tx_mtag,
1149f41ac2beSBill Paul 			    sc->bge_cdata.bge_tx_dmamap[i]);
1150e65bed95SPyun YongHyeon 			m_freem(sc->bge_cdata.bge_tx_chain[i]);
1151e65bed95SPyun YongHyeon 			sc->bge_cdata.bge_tx_chain[i] = NULL;
115295d67482SBill Paul 		}
1153f41ac2beSBill Paul 		bzero((char *)&sc->bge_ldata.bge_tx_ring[i],
115495d67482SBill Paul 		    sizeof(struct bge_tx_bd));
115595d67482SBill Paul 	}
115695d67482SBill Paul }
115795d67482SBill Paul 
115895d67482SBill Paul static int
11593f74909aSGleb Smirnoff bge_init_tx_ring(struct bge_softc *sc)
116095d67482SBill Paul {
116195d67482SBill Paul 	sc->bge_txcnt = 0;
116295d67482SBill Paul 	sc->bge_tx_saved_considx = 0;
11633927098fSPaul Saab 
116414bbd30fSGleb Smirnoff 	/* Initialize transmit producer index for host-memory send ring. */
116514bbd30fSGleb Smirnoff 	sc->bge_tx_prodidx = 0;
116638cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bge_tx_prodidx);
116714bbd30fSGleb Smirnoff 
11683927098fSPaul Saab 	/* 5700 b2 errata */
1169e0ced696SPaul Saab 	if (sc->bge_chiprev == BGE_CHIPREV_5700_BX)
117038cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, sc->bge_tx_prodidx);
11713927098fSPaul Saab 
117214bbd30fSGleb Smirnoff 	/* NIC-memory send ring not used; initialize to zero. */
117338cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_TX_NIC_PROD0_LO, 0);
11743927098fSPaul Saab 	/* 5700 b2 errata */
1175e0ced696SPaul Saab 	if (sc->bge_chiprev == BGE_CHIPREV_5700_BX)
117638cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_TX_NIC_PROD0_LO, 0);
117795d67482SBill Paul 
117895d67482SBill Paul 	return (0);
117995d67482SBill Paul }
118095d67482SBill Paul 
118195d67482SBill Paul static void
11823e9b1bcaSJung-uk Kim bge_setpromisc(struct bge_softc *sc)
11833e9b1bcaSJung-uk Kim {
11843e9b1bcaSJung-uk Kim 	struct ifnet *ifp;
11853e9b1bcaSJung-uk Kim 
11863e9b1bcaSJung-uk Kim 	BGE_LOCK_ASSERT(sc);
11873e9b1bcaSJung-uk Kim 
11883e9b1bcaSJung-uk Kim 	ifp = sc->bge_ifp;
11893e9b1bcaSJung-uk Kim 
119045ee6ab3SJung-uk Kim 	/* Enable or disable promiscuous mode as needed. */
11913e9b1bcaSJung-uk Kim 	if (ifp->if_flags & IFF_PROMISC)
119245ee6ab3SJung-uk Kim 		BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC);
11933e9b1bcaSJung-uk Kim 	else
119445ee6ab3SJung-uk Kim 		BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_PROMISC);
11953e9b1bcaSJung-uk Kim }
11963e9b1bcaSJung-uk Kim 
11973e9b1bcaSJung-uk Kim static void
11983f74909aSGleb Smirnoff bge_setmulti(struct bge_softc *sc)
119995d67482SBill Paul {
120095d67482SBill Paul 	struct ifnet *ifp;
120195d67482SBill Paul 	struct ifmultiaddr *ifma;
12023f74909aSGleb Smirnoff 	uint32_t hashes[4] = { 0, 0, 0, 0 };
120395d67482SBill Paul 	int h, i;
120495d67482SBill Paul 
12050f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
12060f9bd73bSSam Leffler 
1207fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
120895d67482SBill Paul 
120995d67482SBill Paul 	if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
121095d67482SBill Paul 		for (i = 0; i < 4; i++)
12110c8aa4eaSJung-uk Kim 			CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0xFFFFFFFF);
121295d67482SBill Paul 		return;
121395d67482SBill Paul 	}
121495d67482SBill Paul 
121595d67482SBill Paul 	/* First, zot all the existing filters. */
121695d67482SBill Paul 	for (i = 0; i < 4; i++)
121795d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), 0);
121895d67482SBill Paul 
121995d67482SBill Paul 	/* Now program new ones. */
1220eb956cd0SRobert Watson 	if_maddr_rlock(ifp);
122195d67482SBill Paul 	TAILQ_FOREACH(ifma, &ifp->if_multiaddrs, ifma_link) {
122295d67482SBill Paul 		if (ifma->ifma_addr->sa_family != AF_LINK)
122395d67482SBill Paul 			continue;
12240e939c0cSChristian Weisgerber 		h = ether_crc32_le(LLADDR((struct sockaddr_dl *)
12250c8aa4eaSJung-uk Kim 		    ifma->ifma_addr), ETHER_ADDR_LEN) & 0x7F;
12260c8aa4eaSJung-uk Kim 		hashes[(h & 0x60) >> 5] |= 1 << (h & 0x1F);
122795d67482SBill Paul 	}
1228eb956cd0SRobert Watson 	if_maddr_runlock(ifp);
122995d67482SBill Paul 
123095d67482SBill Paul 	for (i = 0; i < 4; i++)
123195d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MAR0 + (i * 4), hashes[i]);
123295d67482SBill Paul }
123395d67482SBill Paul 
12348cb1383cSDoug Ambrisko static void
1235cb2eacc7SYaroslav Tykhiy bge_setvlan(struct bge_softc *sc)
1236cb2eacc7SYaroslav Tykhiy {
1237cb2eacc7SYaroslav Tykhiy 	struct ifnet *ifp;
1238cb2eacc7SYaroslav Tykhiy 
1239cb2eacc7SYaroslav Tykhiy 	BGE_LOCK_ASSERT(sc);
1240cb2eacc7SYaroslav Tykhiy 
1241cb2eacc7SYaroslav Tykhiy 	ifp = sc->bge_ifp;
1242cb2eacc7SYaroslav Tykhiy 
1243cb2eacc7SYaroslav Tykhiy 	/* Enable or disable VLAN tag stripping as needed. */
1244cb2eacc7SYaroslav Tykhiy 	if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING)
1245cb2eacc7SYaroslav Tykhiy 		BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_KEEP_VLAN_DIAG);
1246cb2eacc7SYaroslav Tykhiy 	else
1247cb2eacc7SYaroslav Tykhiy 		BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_RX_KEEP_VLAN_DIAG);
1248cb2eacc7SYaroslav Tykhiy }
1249cb2eacc7SYaroslav Tykhiy 
1250cb2eacc7SYaroslav Tykhiy static void
12518cb1383cSDoug Ambrisko bge_sig_pre_reset(sc, type)
12528cb1383cSDoug Ambrisko 	struct bge_softc *sc;
12538cb1383cSDoug Ambrisko 	int type;
12548cb1383cSDoug Ambrisko {
12558cb1383cSDoug Ambrisko 	/*
12568cb1383cSDoug Ambrisko 	 * Some chips don't like this so only do this if ASF is enabled
12578cb1383cSDoug Ambrisko 	 */
12588cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode)
12598cb1383cSDoug Ambrisko 		bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER);
12608cb1383cSDoug Ambrisko 
12618cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_NEW_HANDSHAKE) {
12628cb1383cSDoug Ambrisko 		switch (type) {
12638cb1383cSDoug Ambrisko 		case BGE_RESET_START:
12648cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SDI_STATUS, 0x1); /* START */
12658cb1383cSDoug Ambrisko 			break;
12668cb1383cSDoug Ambrisko 		case BGE_RESET_STOP:
12678cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SDI_STATUS, 0x2); /* UNLOAD */
12688cb1383cSDoug Ambrisko 			break;
12698cb1383cSDoug Ambrisko 		}
12708cb1383cSDoug Ambrisko 	}
12718cb1383cSDoug Ambrisko }
12728cb1383cSDoug Ambrisko 
12738cb1383cSDoug Ambrisko static void
12748cb1383cSDoug Ambrisko bge_sig_post_reset(sc, type)
12758cb1383cSDoug Ambrisko 	struct bge_softc *sc;
12768cb1383cSDoug Ambrisko 	int type;
12778cb1383cSDoug Ambrisko {
12788cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_NEW_HANDSHAKE) {
12798cb1383cSDoug Ambrisko 		switch (type) {
12808cb1383cSDoug Ambrisko 		case BGE_RESET_START:
12818cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SDI_STATUS, 0x80000001);
12828cb1383cSDoug Ambrisko 			/* START DONE */
12838cb1383cSDoug Ambrisko 			break;
12848cb1383cSDoug Ambrisko 		case BGE_RESET_STOP:
12858cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SDI_STATUS, 0x80000002);
12868cb1383cSDoug Ambrisko 			break;
12878cb1383cSDoug Ambrisko 		}
12888cb1383cSDoug Ambrisko 	}
12898cb1383cSDoug Ambrisko }
12908cb1383cSDoug Ambrisko 
12918cb1383cSDoug Ambrisko static void
12928cb1383cSDoug Ambrisko bge_sig_legacy(sc, type)
12938cb1383cSDoug Ambrisko 	struct bge_softc *sc;
12948cb1383cSDoug Ambrisko 	int type;
12958cb1383cSDoug Ambrisko {
12968cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode) {
12978cb1383cSDoug Ambrisko 		switch (type) {
12988cb1383cSDoug Ambrisko 		case BGE_RESET_START:
12998cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SDI_STATUS, 0x1); /* START */
13008cb1383cSDoug Ambrisko 			break;
13018cb1383cSDoug Ambrisko 		case BGE_RESET_STOP:
13028cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SDI_STATUS, 0x2); /* UNLOAD */
13038cb1383cSDoug Ambrisko 			break;
13048cb1383cSDoug Ambrisko 		}
13058cb1383cSDoug Ambrisko 	}
13068cb1383cSDoug Ambrisko }
13078cb1383cSDoug Ambrisko 
13088cb1383cSDoug Ambrisko void bge_stop_fw(struct bge_softc *);
13098cb1383cSDoug Ambrisko void
13108cb1383cSDoug Ambrisko bge_stop_fw(sc)
13118cb1383cSDoug Ambrisko 	struct bge_softc *sc;
13128cb1383cSDoug Ambrisko {
13138cb1383cSDoug Ambrisko 	int i;
13148cb1383cSDoug Ambrisko 
13158cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode) {
13168cb1383cSDoug Ambrisko 		bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM_FW, BGE_FW_PAUSE);
13178cb1383cSDoug Ambrisko 		CSR_WRITE_4(sc, BGE_CPU_EVENT,
131839153c5aSJung-uk Kim 		    CSR_READ_4(sc, BGE_CPU_EVENT) | (1 << 14));
13198cb1383cSDoug Ambrisko 
13208cb1383cSDoug Ambrisko 		for (i = 0; i < 100; i++ ) {
13218cb1383cSDoug Ambrisko 			if (!(CSR_READ_4(sc, BGE_CPU_EVENT) & (1 << 14)))
13228cb1383cSDoug Ambrisko 				break;
13238cb1383cSDoug Ambrisko 			DELAY(10);
13248cb1383cSDoug Ambrisko 		}
13258cb1383cSDoug Ambrisko 	}
13268cb1383cSDoug Ambrisko }
13278cb1383cSDoug Ambrisko 
132895d67482SBill Paul /*
1329c9ffd9f0SMarius Strobl  * Do endian, PCI and DMA initialization.
133095d67482SBill Paul  */
133195d67482SBill Paul static int
13323f74909aSGleb Smirnoff bge_chipinit(struct bge_softc *sc)
133395d67482SBill Paul {
13343f74909aSGleb Smirnoff 	uint32_t dma_rw_ctl;
133595d67482SBill Paul 	int i;
133695d67482SBill Paul 
13378cb1383cSDoug Ambrisko 	/* Set endianness before we access any non-PCI registers. */
1338e907febfSPyun YongHyeon 	pci_write_config(sc->bge_dev, BGE_PCI_MISC_CTL, BGE_INIT, 4);
133995d67482SBill Paul 
134095d67482SBill Paul 	/* Clear the MAC control register */
134195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_MODE, 0);
134295d67482SBill Paul 
134395d67482SBill Paul 	/*
134495d67482SBill Paul 	 * Clear the MAC statistics block in the NIC's
134595d67482SBill Paul 	 * internal memory.
134695d67482SBill Paul 	 */
134795d67482SBill Paul 	for (i = BGE_STATS_BLOCK;
13483f74909aSGleb Smirnoff 	    i < BGE_STATS_BLOCK_END + 1; i += sizeof(uint32_t))
134995d67482SBill Paul 		BGE_MEMWIN_WRITE(sc, i, 0);
135095d67482SBill Paul 
135195d67482SBill Paul 	for (i = BGE_STATUS_BLOCK;
13523f74909aSGleb Smirnoff 	    i < BGE_STATUS_BLOCK_END + 1; i += sizeof(uint32_t))
135395d67482SBill Paul 		BGE_MEMWIN_WRITE(sc, i, 0);
135495d67482SBill Paul 
1355186f842bSJung-uk Kim 	/*
1356186f842bSJung-uk Kim 	 * Set up the PCI DMA control register.
1357186f842bSJung-uk Kim 	 */
1358186f842bSJung-uk Kim 	dma_rw_ctl = BGE_PCIDMARWCTL_RD_CMD_SHIFT(6) |
1359186f842bSJung-uk Kim 	    BGE_PCIDMARWCTL_WR_CMD_SHIFT(7);
1360652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_PCIE) {
1361186f842bSJung-uk Kim 		/* Read watermark not used, 128 bytes for write. */
1362186f842bSJung-uk Kim 		dma_rw_ctl |= BGE_PCIDMARWCTL_WR_WAT_SHIFT(3);
1363652ae483SGleb Smirnoff 	} else if (sc->bge_flags & BGE_FLAG_PCIX) {
13644c0da0ffSGleb Smirnoff 		if (BGE_IS_5714_FAMILY(sc)) {
1365186f842bSJung-uk Kim 			/* 256 bytes for read and write. */
1366186f842bSJung-uk Kim 			dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(2) |
1367186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_WR_WAT_SHIFT(2);
1368186f842bSJung-uk Kim 			dma_rw_ctl |= (sc->bge_asicrev == BGE_ASICREV_BCM5780) ?
1369186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL :
1370186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_ONEDMA_ATONCE_LOCAL;
1371186f842bSJung-uk Kim 		} else if (sc->bge_asicrev == BGE_ASICREV_BCM5704) {
1372186f842bSJung-uk Kim 			/* 1536 bytes for read, 384 bytes for write. */
1373186f842bSJung-uk Kim 			dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(7) |
1374186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_WR_WAT_SHIFT(3);
1375186f842bSJung-uk Kim 		} else {
1376186f842bSJung-uk Kim 			/* 384 bytes for read and write. */
1377186f842bSJung-uk Kim 			dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(3) |
1378186f842bSJung-uk Kim 			    BGE_PCIDMARWCTL_WR_WAT_SHIFT(3) |
13790c8aa4eaSJung-uk Kim 			    0x0F;
1380186f842bSJung-uk Kim 		}
1381e0ced696SPaul Saab 		if (sc->bge_asicrev == BGE_ASICREV_BCM5703 ||
1382e0ced696SPaul Saab 		    sc->bge_asicrev == BGE_ASICREV_BCM5704) {
13833f74909aSGleb Smirnoff 			uint32_t tmp;
13845cba12d3SPaul Saab 
1385186f842bSJung-uk Kim 			/* Set ONE_DMA_AT_ONCE for hardware workaround. */
13860c8aa4eaSJung-uk Kim 			tmp = CSR_READ_4(sc, BGE_PCI_CLKCTL) & 0x1F;
1387186f842bSJung-uk Kim 			if (tmp == 6 || tmp == 7)
1388186f842bSJung-uk Kim 				dma_rw_ctl |=
1389186f842bSJung-uk Kim 				    BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL;
13905cba12d3SPaul Saab 
1391186f842bSJung-uk Kim 			/* Set PCI-X DMA write workaround. */
1392186f842bSJung-uk Kim 			dma_rw_ctl |= BGE_PCIDMARWCTL_ASRT_ALL_BE;
1393186f842bSJung-uk Kim 		}
1394186f842bSJung-uk Kim 	} else {
1395186f842bSJung-uk Kim 		/* Conventional PCI bus: 256 bytes for read and write. */
1396186f842bSJung-uk Kim 		dma_rw_ctl |= BGE_PCIDMARWCTL_RD_WAT_SHIFT(7) |
1397186f842bSJung-uk Kim 		    BGE_PCIDMARWCTL_WR_WAT_SHIFT(7);
1398186f842bSJung-uk Kim 
1399186f842bSJung-uk Kim 		if (sc->bge_asicrev != BGE_ASICREV_BCM5705 &&
1400186f842bSJung-uk Kim 		    sc->bge_asicrev != BGE_ASICREV_BCM5750)
1401186f842bSJung-uk Kim 			dma_rw_ctl |= 0x0F;
1402186f842bSJung-uk Kim 	}
1403186f842bSJung-uk Kim 	if (sc->bge_asicrev == BGE_ASICREV_BCM5700 ||
1404186f842bSJung-uk Kim 	    sc->bge_asicrev == BGE_ASICREV_BCM5701)
1405186f842bSJung-uk Kim 		dma_rw_ctl |= BGE_PCIDMARWCTL_USE_MRM |
1406186f842bSJung-uk Kim 		    BGE_PCIDMARWCTL_ASRT_ALL_BE;
1407e0ced696SPaul Saab 	if (sc->bge_asicrev == BGE_ASICREV_BCM5703 ||
1408186f842bSJung-uk Kim 	    sc->bge_asicrev == BGE_ASICREV_BCM5704)
14095cba12d3SPaul Saab 		dma_rw_ctl &= ~BGE_PCIDMARWCTL_MINDMA;
14105cba12d3SPaul Saab 	pci_write_config(sc->bge_dev, BGE_PCI_DMA_RW_CTL, dma_rw_ctl, 4);
141195d67482SBill Paul 
141295d67482SBill Paul 	/*
141395d67482SBill Paul 	 * Set up general mode register.
141495d67482SBill Paul 	 */
1415e907febfSPyun YongHyeon 	CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS |
141695d67482SBill Paul 	    BGE_MODECTL_MAC_ATTN_INTR | BGE_MODECTL_HOST_SEND_BDS |
1417ee7ef91cSOleg Bulyzhin 	    BGE_MODECTL_TX_NO_PHDR_CSUM);
141895d67482SBill Paul 
141995d67482SBill Paul 	/*
142090447aadSMarius Strobl 	 * BCM5701 B5 have a bug causing data corruption when using
142190447aadSMarius Strobl 	 * 64-bit DMA reads, which can be terminated early and then
142290447aadSMarius Strobl 	 * completed later as 32-bit accesses, in combination with
142390447aadSMarius Strobl 	 * certain bridges.
142490447aadSMarius Strobl 	 */
142590447aadSMarius Strobl 	if (sc->bge_asicrev == BGE_ASICREV_BCM5701 &&
142690447aadSMarius Strobl 	    sc->bge_chipid == BGE_CHIPID_BCM5701_B5)
142790447aadSMarius Strobl 		BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_FORCE_PCI32);
142890447aadSMarius Strobl 
142990447aadSMarius Strobl 	/*
14308cb1383cSDoug Ambrisko 	 * Tell the firmware the driver is running
14318cb1383cSDoug Ambrisko 	 */
14328cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_STACKUP)
14338cb1383cSDoug Ambrisko 		BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
14348cb1383cSDoug Ambrisko 
14358cb1383cSDoug Ambrisko 	/*
1436ea13bdd5SJohn Polstra 	 * Disable memory write invalidate.  Apparently it is not supported
1437c9ffd9f0SMarius Strobl 	 * properly by these devices.  Also ensure that INTx isn't disabled,
1438c9ffd9f0SMarius Strobl 	 * as these chips need it even when using MSI.
143995d67482SBill Paul 	 */
1440c9ffd9f0SMarius Strobl 	PCI_CLRBIT(sc->bge_dev, BGE_PCI_CMD,
1441c9ffd9f0SMarius Strobl 	    PCIM_CMD_INTxDIS | PCIM_CMD_MWIEN, 4);
144295d67482SBill Paul 
144395d67482SBill Paul 	/* Set the timer prescaler (always 66Mhz) */
14440c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_MISC_CFG, BGE_32BITTIME_66MHZ);
144595d67482SBill Paul 
144638cc658fSJohn Baldwin 	/* XXX: The Linux tg3 driver does this at the start of brgphy_reset. */
144738cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906) {
144838cc658fSJohn Baldwin 		DELAY(40);	/* XXX */
144938cc658fSJohn Baldwin 
145038cc658fSJohn Baldwin 		/* Put PHY into ready state */
145138cc658fSJohn Baldwin 		BGE_CLRBIT(sc, BGE_MISC_CFG, BGE_MISCCFG_EPHY_IDDQ);
145238cc658fSJohn Baldwin 		CSR_READ_4(sc, BGE_MISC_CFG); /* Flush */
145338cc658fSJohn Baldwin 		DELAY(40);
145438cc658fSJohn Baldwin 	}
145538cc658fSJohn Baldwin 
145695d67482SBill Paul 	return (0);
145795d67482SBill Paul }
145895d67482SBill Paul 
145995d67482SBill Paul static int
14603f74909aSGleb Smirnoff bge_blockinit(struct bge_softc *sc)
146195d67482SBill Paul {
146295d67482SBill Paul 	struct bge_rcb *rcb;
1463e907febfSPyun YongHyeon 	bus_size_t vrcb;
1464e907febfSPyun YongHyeon 	bge_hostaddr taddr;
14656f8718a3SScott Long 	uint32_t val;
146695d67482SBill Paul 	int i;
146795d67482SBill Paul 
146895d67482SBill Paul 	/*
146995d67482SBill Paul 	 * Initialize the memory window pointer register so that
147095d67482SBill Paul 	 * we can access the first 32K of internal NIC RAM. This will
147195d67482SBill Paul 	 * allow us to set up the TX send ring RCBs and the RX return
147295d67482SBill Paul 	 * ring RCBs, plus other things which live in NIC memory.
147395d67482SBill Paul 	 */
147495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_PCI_MEMWIN_BASEADDR, 0);
147595d67482SBill Paul 
1476822f63fcSBill Paul 	/* Note: the BCM5704 has a smaller mbuf space than other chips. */
1477822f63fcSBill Paul 
14787ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc))) {
147995d67482SBill Paul 		/* Configure mbuf memory pool */
14800dae9719SJung-uk Kim 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_BASEADDR, BGE_BUFFPOOL_1);
1481822f63fcSBill Paul 		if (sc->bge_asicrev == BGE_ASICREV_BCM5704)
1482822f63fcSBill Paul 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x10000);
1483822f63fcSBill Paul 		else
148495d67482SBill Paul 			CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_LEN, 0x18000);
148595d67482SBill Paul 
148695d67482SBill Paul 		/* Configure DMA resource pool */
14870434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_BASEADDR,
14880434d1b8SBill Paul 		    BGE_DMA_DESCRIPTORS);
148995d67482SBill Paul 		CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LEN, 0x2000);
14900434d1b8SBill Paul 	}
149195d67482SBill Paul 
149295d67482SBill Paul 	/* Configure mbuf pool watermarks */
149338cc658fSJohn Baldwin 	if (!BGE_IS_5705_PLUS(sc)) {
1494fa228020SPaul Saab 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x50);
1495fa228020SPaul Saab 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x20);
1496fa228020SPaul Saab 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60);
149738cc658fSJohn Baldwin 	} else if (sc->bge_asicrev == BGE_ASICREV_BCM5906) {
149838cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0);
149938cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x04);
150038cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x10);
150138cc658fSJohn Baldwin 	} else {
150238cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_READDMA_LOWAT, 0x0);
150338cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_MACRX_LOWAT, 0x10);
150438cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_BMAN_MBUFPOOL_HIWAT, 0x60);
150538cc658fSJohn Baldwin 	}
150695d67482SBill Paul 
150795d67482SBill Paul 	/* Configure DMA resource watermarks */
150895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_LOWAT, 5);
150995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_BMAN_DMA_DESCPOOL_HIWAT, 10);
151095d67482SBill Paul 
151195d67482SBill Paul 	/* Enable buffer manager */
15127ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc))) {
151395d67482SBill Paul 		CSR_WRITE_4(sc, BGE_BMAN_MODE,
151495d67482SBill Paul 		    BGE_BMANMODE_ENABLE | BGE_BMANMODE_LOMBUF_ATTN);
151595d67482SBill Paul 
151695d67482SBill Paul 		/* Poll for buffer manager start indication */
151795d67482SBill Paul 		for (i = 0; i < BGE_TIMEOUT; i++) {
1518d5d23857SJung-uk Kim 			DELAY(10);
15190c8aa4eaSJung-uk Kim 			if (CSR_READ_4(sc, BGE_BMAN_MODE) & BGE_BMANMODE_ENABLE)
152095d67482SBill Paul 				break;
152195d67482SBill Paul 		}
152295d67482SBill Paul 
152395d67482SBill Paul 		if (i == BGE_TIMEOUT) {
1524fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev,
1525fe806fdaSPyun YongHyeon 			    "buffer manager failed to start\n");
152695d67482SBill Paul 			return (ENXIO);
152795d67482SBill Paul 		}
15280434d1b8SBill Paul 	}
152995d67482SBill Paul 
153095d67482SBill Paul 	/* Enable flow-through queues */
15310c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF);
153295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0);
153395d67482SBill Paul 
153495d67482SBill Paul 	/* Wait until queue initialization is complete */
153595d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
1536d5d23857SJung-uk Kim 		DELAY(10);
153795d67482SBill Paul 		if (CSR_READ_4(sc, BGE_FTQ_RESET) == 0)
153895d67482SBill Paul 			break;
153995d67482SBill Paul 	}
154095d67482SBill Paul 
154195d67482SBill Paul 	if (i == BGE_TIMEOUT) {
1542fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "flow-through queue init failed\n");
154395d67482SBill Paul 		return (ENXIO);
154495d67482SBill Paul 	}
154595d67482SBill Paul 
154695d67482SBill Paul 	/* Initialize the standard RX ring control block */
1547f41ac2beSBill Paul 	rcb = &sc->bge_ldata.bge_info.bge_std_rx_rcb;
1548f41ac2beSBill Paul 	rcb->bge_hostaddr.bge_addr_lo =
1549f41ac2beSBill Paul 	    BGE_ADDR_LO(sc->bge_ldata.bge_rx_std_ring_paddr);
1550f41ac2beSBill Paul 	rcb->bge_hostaddr.bge_addr_hi =
1551f41ac2beSBill Paul 	    BGE_ADDR_HI(sc->bge_ldata.bge_rx_std_ring_paddr);
1552f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
1553f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREREAD);
15547ee00338SJung-uk Kim 	if (BGE_IS_5705_PLUS(sc))
15550434d1b8SBill Paul 		rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(512, 0);
15560434d1b8SBill Paul 	else
15570434d1b8SBill Paul 		rcb->bge_maxlen_flags =
15580434d1b8SBill Paul 		    BGE_RCB_MAXLEN_FLAGS(BGE_MAX_FRAMELEN, 0);
155995d67482SBill Paul 	rcb->bge_nicaddr = BGE_STD_RX_RINGS;
15600c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_HI, rcb->bge_hostaddr.bge_addr_hi);
15610c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_HADDR_LO, rcb->bge_hostaddr.bge_addr_lo);
1562f41ac2beSBill Paul 
156367111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_MAXLEN_FLAGS, rcb->bge_maxlen_flags);
156467111612SJohn Polstra 	CSR_WRITE_4(sc, BGE_RX_STD_RCB_NICADDR, rcb->bge_nicaddr);
156595d67482SBill Paul 
156695d67482SBill Paul 	/*
156795d67482SBill Paul 	 * Initialize the jumbo RX ring control block
156895d67482SBill Paul 	 * We set the 'ring disabled' bit in the flags
156995d67482SBill Paul 	 * field until we're actually ready to start
157095d67482SBill Paul 	 * using this ring (i.e. once we set the MTU
157195d67482SBill Paul 	 * high enough to require it).
157295d67482SBill Paul 	 */
15734c0da0ffSGleb Smirnoff 	if (BGE_IS_JUMBO_CAPABLE(sc)) {
1574f41ac2beSBill Paul 		rcb = &sc->bge_ldata.bge_info.bge_jumbo_rx_rcb;
1575f41ac2beSBill Paul 
1576f41ac2beSBill Paul 		rcb->bge_hostaddr.bge_addr_lo =
1577f41ac2beSBill Paul 		    BGE_ADDR_LO(sc->bge_ldata.bge_rx_jumbo_ring_paddr);
1578f41ac2beSBill Paul 		rcb->bge_hostaddr.bge_addr_hi =
1579f41ac2beSBill Paul 		    BGE_ADDR_HI(sc->bge_ldata.bge_rx_jumbo_ring_paddr);
1580f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
1581f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map,
1582f41ac2beSBill Paul 		    BUS_DMASYNC_PREREAD);
15831be6acb7SGleb Smirnoff 		rcb->bge_maxlen_flags = BGE_RCB_MAXLEN_FLAGS(0,
15841be6acb7SGleb Smirnoff 		    BGE_RCB_FLAG_USE_EXT_RX_BD | BGE_RCB_FLAG_RING_DISABLED);
158595d67482SBill Paul 		rcb->bge_nicaddr = BGE_JUMBO_RX_RINGS;
158667111612SJohn Polstra 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_HI,
158767111612SJohn Polstra 		    rcb->bge_hostaddr.bge_addr_hi);
158867111612SJohn Polstra 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_HADDR_LO,
158967111612SJohn Polstra 		    rcb->bge_hostaddr.bge_addr_lo);
1590f41ac2beSBill Paul 
15910434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_MAXLEN_FLAGS,
15920434d1b8SBill Paul 		    rcb->bge_maxlen_flags);
159367111612SJohn Polstra 		CSR_WRITE_4(sc, BGE_RX_JUMBO_RCB_NICADDR, rcb->bge_nicaddr);
159495d67482SBill Paul 
159595d67482SBill Paul 		/* Set up dummy disabled mini ring RCB */
1596f41ac2beSBill Paul 		rcb = &sc->bge_ldata.bge_info.bge_mini_rx_rcb;
159767111612SJohn Polstra 		rcb->bge_maxlen_flags =
159867111612SJohn Polstra 		    BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED);
15990434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_RX_MINI_RCB_MAXLEN_FLAGS,
16000434d1b8SBill Paul 		    rcb->bge_maxlen_flags);
16010434d1b8SBill Paul 	}
160295d67482SBill Paul 
160395d67482SBill Paul 	/*
160495d67482SBill Paul 	 * Set the BD ring replentish thresholds. The recommended
160595d67482SBill Paul 	 * values are 1/8th the number of descriptors allocated to
160695d67482SBill Paul 	 * each ring.
16079ba784dbSScott Long 	 * XXX The 5754 requires a lower threshold, so it might be a
16089ba784dbSScott Long 	 * requirement of all 575x family chips.  The Linux driver sets
16099ba784dbSScott Long 	 * the lower threshold for all 5705 family chips as well, but there
16109ba784dbSScott Long 	 * are reports that it might not need to be so strict.
161138cc658fSJohn Baldwin 	 *
161238cc658fSJohn Baldwin 	 * XXX Linux does some extra fiddling here for the 5906 parts as
161338cc658fSJohn Baldwin 	 * well.
161495d67482SBill Paul 	 */
16155345bad0SScott Long 	if (BGE_IS_5705_PLUS(sc))
16166f8718a3SScott Long 		val = 8;
16176f8718a3SScott Long 	else
16186f8718a3SScott Long 		val = BGE_STD_RX_RING_CNT / 8;
16196f8718a3SScott Long 	CSR_WRITE_4(sc, BGE_RBDI_STD_REPL_THRESH, val);
162095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RBDI_JUMBO_REPL_THRESH, BGE_JUMBO_RX_RING_CNT/8);
162195d67482SBill Paul 
162295d67482SBill Paul 	/*
162395d67482SBill Paul 	 * Disable all unused send rings by setting the 'ring disabled'
162495d67482SBill Paul 	 * bit in the flags field of all the TX send ring control blocks.
162595d67482SBill Paul 	 * These are located in NIC memory.
162695d67482SBill Paul 	 */
1627e907febfSPyun YongHyeon 	vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB;
162895d67482SBill Paul 	for (i = 0; i < BGE_TX_RINGS_EXTSSRAM_MAX; i++) {
1629e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
1630e907febfSPyun YongHyeon 		    BGE_RCB_MAXLEN_FLAGS(0, BGE_RCB_FLAG_RING_DISABLED));
1631e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0);
1632e907febfSPyun YongHyeon 		vrcb += sizeof(struct bge_rcb);
163395d67482SBill Paul 	}
163495d67482SBill Paul 
163595d67482SBill Paul 	/* Configure TX RCB 0 (we use only the first ring) */
1636e907febfSPyun YongHyeon 	vrcb = BGE_MEMWIN_START + BGE_SEND_RING_RCB;
1637e907febfSPyun YongHyeon 	BGE_HOSTADDR(taddr, sc->bge_ldata.bge_tx_ring_paddr);
1638e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi);
1639e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo);
1640e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_nicaddr,
1641e907febfSPyun YongHyeon 	    BGE_NIC_TXRING_ADDR(0, BGE_TX_RING_CNT));
16427ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
1643e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
1644e907febfSPyun YongHyeon 		    BGE_RCB_MAXLEN_FLAGS(BGE_TX_RING_CNT, 0));
164595d67482SBill Paul 
164695d67482SBill Paul 	/* Disable all unused RX return rings */
1647e907febfSPyun YongHyeon 	vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB;
164895d67482SBill Paul 	for (i = 0; i < BGE_RX_RINGS_MAX; i++) {
1649e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, 0);
1650e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, 0);
1651e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
16520434d1b8SBill Paul 		    BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt,
1653e907febfSPyun YongHyeon 		    BGE_RCB_FLAG_RING_DISABLED));
1654e907febfSPyun YongHyeon 		RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0);
165538cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_RX_CONS0_LO +
16563f74909aSGleb Smirnoff 		    (i * (sizeof(uint64_t))), 0);
1657e907febfSPyun YongHyeon 		vrcb += sizeof(struct bge_rcb);
165895d67482SBill Paul 	}
165995d67482SBill Paul 
166095d67482SBill Paul 	/* Initialize RX ring indexes */
166138cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, 0);
166238cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, 0);
166338cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_RX_MINI_PROD_LO, 0);
166495d67482SBill Paul 
166595d67482SBill Paul 	/*
166695d67482SBill Paul 	 * Set up RX return ring 0
166795d67482SBill Paul 	 * Note that the NIC address for RX return rings is 0x00000000.
166895d67482SBill Paul 	 * The return rings live entirely within the host, so the
166995d67482SBill Paul 	 * nicaddr field in the RCB isn't used.
167095d67482SBill Paul 	 */
1671e907febfSPyun YongHyeon 	vrcb = BGE_MEMWIN_START + BGE_RX_RETURN_RING_RCB;
1672e907febfSPyun YongHyeon 	BGE_HOSTADDR(taddr, sc->bge_ldata.bge_rx_return_ring_paddr);
1673e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_hi, taddr.bge_addr_hi);
1674e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_hostaddr.bge_addr_lo, taddr.bge_addr_lo);
1675e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_nicaddr, 0x00000000);
1676e907febfSPyun YongHyeon 	RCB_WRITE_4(sc, vrcb, bge_maxlen_flags,
1677e907febfSPyun YongHyeon 	    BGE_RCB_MAXLEN_FLAGS(sc->bge_return_ring_cnt, 0));
167895d67482SBill Paul 
167995d67482SBill Paul 	/* Set random backoff seed for TX */
168095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_TX_RANDOM_BACKOFF,
16814a0d6638SRuslan Ermilov 	    IF_LLADDR(sc->bge_ifp)[0] + IF_LLADDR(sc->bge_ifp)[1] +
16824a0d6638SRuslan Ermilov 	    IF_LLADDR(sc->bge_ifp)[2] + IF_LLADDR(sc->bge_ifp)[3] +
16834a0d6638SRuslan Ermilov 	    IF_LLADDR(sc->bge_ifp)[4] + IF_LLADDR(sc->bge_ifp)[5] +
168495d67482SBill Paul 	    BGE_TX_BACKOFF_SEED_MASK);
168595d67482SBill Paul 
168695d67482SBill Paul 	/* Set inter-packet gap */
168795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_TX_LENGTHS, 0x2620);
168895d67482SBill Paul 
168995d67482SBill Paul 	/*
169095d67482SBill Paul 	 * Specify which ring to use for packets that don't match
169195d67482SBill Paul 	 * any RX rules.
169295d67482SBill Paul 	 */
169395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RX_RULES_CFG, 0x08);
169495d67482SBill Paul 
169595d67482SBill Paul 	/*
169695d67482SBill Paul 	 * Configure number of RX lists. One interrupt distribution
169795d67482SBill Paul 	 * list, sixteen active lists, one bad frames class.
169895d67482SBill Paul 	 */
169995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RXLP_CFG, 0x181);
170095d67482SBill Paul 
170195d67482SBill Paul 	/* Inialize RX list placement stats mask. */
17020c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_RXLP_STATS_ENABLE_MASK, 0x007FFFFF);
170395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RXLP_STATS_CTL, 0x1);
170495d67482SBill Paul 
170595d67482SBill Paul 	/* Disable host coalescing until we get it set up */
170695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_MODE, 0x00000000);
170795d67482SBill Paul 
170895d67482SBill Paul 	/* Poll to make sure it's shut down. */
170995d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
1710d5d23857SJung-uk Kim 		DELAY(10);
171195d67482SBill Paul 		if (!(CSR_READ_4(sc, BGE_HCC_MODE) & BGE_HCCMODE_ENABLE))
171295d67482SBill Paul 			break;
171395d67482SBill Paul 	}
171495d67482SBill Paul 
171595d67482SBill Paul 	if (i == BGE_TIMEOUT) {
1716fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev,
1717fe806fdaSPyun YongHyeon 		    "host coalescing engine failed to idle\n");
171895d67482SBill Paul 		return (ENXIO);
171995d67482SBill Paul 	}
172095d67482SBill Paul 
172195d67482SBill Paul 	/* Set up host coalescing defaults */
172295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS, sc->bge_rx_coal_ticks);
172395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS, sc->bge_tx_coal_ticks);
172495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS, sc->bge_rx_max_coal_bds);
172595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS, sc->bge_tx_max_coal_bds);
17267ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc))) {
172795d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_RX_COAL_TICKS_INT, 0);
172895d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_TX_COAL_TICKS_INT, 0);
17290434d1b8SBill Paul 	}
1730b64728e5SBruce Evans 	CSR_WRITE_4(sc, BGE_HCC_RX_MAX_COAL_BDS_INT, 1);
1731b64728e5SBruce Evans 	CSR_WRITE_4(sc, BGE_HCC_TX_MAX_COAL_BDS_INT, 1);
173295d67482SBill Paul 
173395d67482SBill Paul 	/* Set up address of statistics block */
17347ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc))) {
1735f41ac2beSBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_HI,
1736f41ac2beSBill Paul 		    BGE_ADDR_HI(sc->bge_ldata.bge_stats_paddr));
173795d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_ADDR_LO,
1738f41ac2beSBill Paul 		    BGE_ADDR_LO(sc->bge_ldata.bge_stats_paddr));
17390434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_BASEADDR, BGE_STATS_BLOCK);
174095d67482SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_BASEADDR, BGE_STATUS_BLOCK);
17410434d1b8SBill Paul 		CSR_WRITE_4(sc, BGE_HCC_STATS_TICKS, sc->bge_stat_ticks);
17420434d1b8SBill Paul 	}
17430434d1b8SBill Paul 
17440434d1b8SBill Paul 	/* Set up address of status block */
1745f41ac2beSBill Paul 	CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_HI,
1746f41ac2beSBill Paul 	    BGE_ADDR_HI(sc->bge_ldata.bge_status_block_paddr));
174795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_STATUSBLK_ADDR_LO,
1748f41ac2beSBill Paul 	    BGE_ADDR_LO(sc->bge_ldata.bge_status_block_paddr));
1749f41ac2beSBill Paul 	sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx = 0;
1750f41ac2beSBill Paul 	sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx = 0;
175195d67482SBill Paul 
175295d67482SBill Paul 	/* Turn on host coalescing state machine */
175395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE);
175495d67482SBill Paul 
175595d67482SBill Paul 	/* Turn on RX BD completion state machine and enable attentions */
175695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RBDC_MODE,
175795d67482SBill Paul 	    BGE_RBDCMODE_ENABLE | BGE_RBDCMODE_ATTN);
175895d67482SBill Paul 
175995d67482SBill Paul 	/* Turn on RX list placement state machine */
176095d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE);
176195d67482SBill Paul 
176295d67482SBill Paul 	/* Turn on RX list selector state machine. */
17637ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
176495d67482SBill Paul 		CSR_WRITE_4(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE);
176595d67482SBill Paul 
176695d67482SBill Paul 	/* Turn on DMA, clear stats */
176795d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_MODE, BGE_MACMODE_TXDMA_ENB |
176895d67482SBill Paul 	    BGE_MACMODE_RXDMA_ENB | BGE_MACMODE_RX_STATS_CLEAR |
176995d67482SBill Paul 	    BGE_MACMODE_TX_STATS_CLEAR | BGE_MACMODE_RX_STATS_ENB |
177095d67482SBill Paul 	    BGE_MACMODE_TX_STATS_ENB | BGE_MACMODE_FRMHDR_DMA_ENB |
1771652ae483SGleb Smirnoff 	    ((sc->bge_flags & BGE_FLAG_TBI) ?
1772652ae483SGleb Smirnoff 	    BGE_PORTMODE_TBI : BGE_PORTMODE_MII));
177395d67482SBill Paul 
177495d67482SBill Paul 	/* Set misc. local control, enable interrupts on attentions */
177595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_ONATTN);
177695d67482SBill Paul 
177795d67482SBill Paul #ifdef notdef
177895d67482SBill Paul 	/* Assert GPIO pins for PHY reset */
177995d67482SBill Paul 	BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUT0 |
178095d67482SBill Paul 	    BGE_MLC_MISCIO_OUT1 | BGE_MLC_MISCIO_OUT2);
178195d67482SBill Paul 	BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_MISCIO_OUTEN0 |
178295d67482SBill Paul 	    BGE_MLC_MISCIO_OUTEN1 | BGE_MLC_MISCIO_OUTEN2);
178395d67482SBill Paul #endif
178495d67482SBill Paul 
178595d67482SBill Paul 	/* Turn on DMA completion state machine */
17867ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
178795d67482SBill Paul 		CSR_WRITE_4(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE);
178895d67482SBill Paul 
17896f8718a3SScott Long 	val = BGE_WDMAMODE_ENABLE | BGE_WDMAMODE_ALL_ATTNS;
17906f8718a3SScott Long 
17916f8718a3SScott Long 	/* Enable host coalescing bug fix. */
1792a5779553SStanislav Sedov 	if (BGE_IS_5755_PLUS(sc))
17933889907fSStanislav Sedov 		val |= BGE_WDMAMODE_STATUS_TAG_FIX;
17946f8718a3SScott Long 
179595d67482SBill Paul 	/* Turn on write DMA state machine */
17966f8718a3SScott Long 	CSR_WRITE_4(sc, BGE_WDMA_MODE, val);
17974f09c4c7SMarius Strobl 	DELAY(40);
179895d67482SBill Paul 
179995d67482SBill Paul 	/* Turn on read DMA state machine */
18004f09c4c7SMarius Strobl 	val = BGE_RDMAMODE_ENABLE | BGE_RDMAMODE_ALL_ATTNS;
1801a5779553SStanislav Sedov 	if (sc->bge_asicrev == BGE_ASICREV_BCM5784 ||
1802a5779553SStanislav Sedov 	    sc->bge_asicrev == BGE_ASICREV_BCM5785 ||
1803a5779553SStanislav Sedov 	    sc->bge_asicrev == BGE_ASICREV_BCM57780)
1804a5779553SStanislav Sedov 		val |= BGE_RDMAMODE_BD_SBD_CRPT_ATTN |
1805a5779553SStanislav Sedov 		    BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN |
1806a5779553SStanislav Sedov 		    BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN;
18074f09c4c7SMarius Strobl 	if (sc->bge_flags & BGE_FLAG_PCIE)
18084f09c4c7SMarius Strobl 		val |= BGE_RDMAMODE_FIFO_LONG_BURST;
18094f09c4c7SMarius Strobl 	CSR_WRITE_4(sc, BGE_RDMA_MODE, val);
18104f09c4c7SMarius Strobl 	DELAY(40);
181195d67482SBill Paul 
181295d67482SBill Paul 	/* Turn on RX data completion state machine */
181395d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE);
181495d67482SBill Paul 
181595d67482SBill Paul 	/* Turn on RX BD initiator state machine */
181695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE);
181795d67482SBill Paul 
181895d67482SBill Paul 	/* Turn on RX data and RX BD initiator state machine */
181995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RDBDI_MODE, BGE_RDBDIMODE_ENABLE);
182095d67482SBill Paul 
182195d67482SBill Paul 	/* Turn on Mbuf cluster free state machine */
18227ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
182395d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE);
182495d67482SBill Paul 
182595d67482SBill Paul 	/* Turn on send BD completion state machine */
182695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE);
182795d67482SBill Paul 
182895d67482SBill Paul 	/* Turn on send data completion state machine */
1829a5779553SStanislav Sedov 	val = BGE_SDCMODE_ENABLE;
1830a5779553SStanislav Sedov 	if (sc->bge_asicrev == BGE_ASICREV_BCM5761)
1831a5779553SStanislav Sedov 		val |= BGE_SDCMODE_CDELAY;
1832a5779553SStanislav Sedov 	CSR_WRITE_4(sc, BGE_SDC_MODE, val);
183395d67482SBill Paul 
183495d67482SBill Paul 	/* Turn on send data initiator state machine */
183595d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE);
183695d67482SBill Paul 
183795d67482SBill Paul 	/* Turn on send BD initiator state machine */
183895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE);
183995d67482SBill Paul 
184095d67482SBill Paul 	/* Turn on send BD selector state machine */
184195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE);
184295d67482SBill Paul 
18430c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_SDI_STATS_ENABLE_MASK, 0x007FFFFF);
184495d67482SBill Paul 	CSR_WRITE_4(sc, BGE_SDI_STATS_CTL,
184595d67482SBill Paul 	    BGE_SDISTATSCTL_ENABLE | BGE_SDISTATSCTL_FASTER);
184695d67482SBill Paul 
184795d67482SBill Paul 	/* ack/clear link change events */
184895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED |
18490434d1b8SBill Paul 	    BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE |
18500434d1b8SBill Paul 	    BGE_MACSTAT_LINK_CHANGED);
1851f41ac2beSBill Paul 	CSR_WRITE_4(sc, BGE_MI_STS, 0);
185295d67482SBill Paul 
185395d67482SBill Paul 	/* Enable PHY auto polling (for MII/GMII only) */
1854652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
185595d67482SBill Paul 		CSR_WRITE_4(sc, BGE_MI_STS, BGE_MISTS_LINK);
1856a1d52896SBill Paul 	} else {
18576098821cSJung-uk Kim 		BGE_SETBIT(sc, BGE_MI_MODE, BGE_MIMODE_AUTOPOLL | (10 << 16));
18581f313773SOleg Bulyzhin 		if (sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
18594c0da0ffSGleb Smirnoff 		    sc->bge_chipid != BGE_CHIPID_BCM5700_B2)
1860a1d52896SBill Paul 			CSR_WRITE_4(sc, BGE_MAC_EVT_ENB,
1861a1d52896SBill Paul 			    BGE_EVTENB_MI_INTERRUPT);
1862a1d52896SBill Paul 	}
186395d67482SBill Paul 
18641f313773SOleg Bulyzhin 	/*
18651f313773SOleg Bulyzhin 	 * Clear any pending link state attention.
18661f313773SOleg Bulyzhin 	 * Otherwise some link state change events may be lost until attention
18671f313773SOleg Bulyzhin 	 * is cleared by bge_intr() -> bge_link_upd() sequence.
18681f313773SOleg Bulyzhin 	 * It's not necessary on newer BCM chips - perhaps enabling link
18691f313773SOleg Bulyzhin 	 * state change attentions implies clearing pending attention.
18701f313773SOleg Bulyzhin 	 */
18711f313773SOleg Bulyzhin 	CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED |
18721f313773SOleg Bulyzhin 	    BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE |
18731f313773SOleg Bulyzhin 	    BGE_MACSTAT_LINK_CHANGED);
18741f313773SOleg Bulyzhin 
187595d67482SBill Paul 	/* Enable link state change attentions. */
187695d67482SBill Paul 	BGE_SETBIT(sc, BGE_MAC_EVT_ENB, BGE_EVTENB_LINK_CHANGED);
187795d67482SBill Paul 
187895d67482SBill Paul 	return (0);
187995d67482SBill Paul }
188095d67482SBill Paul 
18814c0da0ffSGleb Smirnoff const struct bge_revision *
18824c0da0ffSGleb Smirnoff bge_lookup_rev(uint32_t chipid)
18834c0da0ffSGleb Smirnoff {
18844c0da0ffSGleb Smirnoff 	const struct bge_revision *br;
18854c0da0ffSGleb Smirnoff 
18864c0da0ffSGleb Smirnoff 	for (br = bge_revisions; br->br_name != NULL; br++) {
18874c0da0ffSGleb Smirnoff 		if (br->br_chipid == chipid)
18884c0da0ffSGleb Smirnoff 			return (br);
18894c0da0ffSGleb Smirnoff 	}
18904c0da0ffSGleb Smirnoff 
18914c0da0ffSGleb Smirnoff 	for (br = bge_majorrevs; br->br_name != NULL; br++) {
18924c0da0ffSGleb Smirnoff 		if (br->br_chipid == BGE_ASICREV(chipid))
18934c0da0ffSGleb Smirnoff 			return (br);
18944c0da0ffSGleb Smirnoff 	}
18954c0da0ffSGleb Smirnoff 
18964c0da0ffSGleb Smirnoff 	return (NULL);
18974c0da0ffSGleb Smirnoff }
18984c0da0ffSGleb Smirnoff 
18994c0da0ffSGleb Smirnoff const struct bge_vendor *
19004c0da0ffSGleb Smirnoff bge_lookup_vendor(uint16_t vid)
19014c0da0ffSGleb Smirnoff {
19024c0da0ffSGleb Smirnoff 	const struct bge_vendor *v;
19034c0da0ffSGleb Smirnoff 
19044c0da0ffSGleb Smirnoff 	for (v = bge_vendors; v->v_name != NULL; v++)
19054c0da0ffSGleb Smirnoff 		if (v->v_id == vid)
19064c0da0ffSGleb Smirnoff 			return (v);
19074c0da0ffSGleb Smirnoff 
19084c0da0ffSGleb Smirnoff 	panic("%s: unknown vendor %d", __func__, vid);
19094c0da0ffSGleb Smirnoff 	return (NULL);
19104c0da0ffSGleb Smirnoff }
19114c0da0ffSGleb Smirnoff 
191295d67482SBill Paul /*
191395d67482SBill Paul  * Probe for a Broadcom chip. Check the PCI vendor and device IDs
19144c0da0ffSGleb Smirnoff  * against our list and return its name if we find a match.
19154c0da0ffSGleb Smirnoff  *
19164c0da0ffSGleb Smirnoff  * Note that since the Broadcom controller contains VPD support, we
19177c929cf9SJung-uk Kim  * try to get the device name string from the controller itself instead
19187c929cf9SJung-uk Kim  * of the compiled-in string. It guarantees we'll always announce the
19197c929cf9SJung-uk Kim  * right product name. We fall back to the compiled-in string when
19207c929cf9SJung-uk Kim  * VPD is unavailable or corrupt.
192195d67482SBill Paul  */
192295d67482SBill Paul static int
19233f74909aSGleb Smirnoff bge_probe(device_t dev)
192495d67482SBill Paul {
1925852c67f9SMarius Strobl 	const struct bge_type *t = bge_devs;
19264c0da0ffSGleb Smirnoff 	struct bge_softc *sc = device_get_softc(dev);
19277c929cf9SJung-uk Kim 	uint16_t vid, did;
192895d67482SBill Paul 
192995d67482SBill Paul 	sc->bge_dev = dev;
19307c929cf9SJung-uk Kim 	vid = pci_get_vendor(dev);
19317c929cf9SJung-uk Kim 	did = pci_get_device(dev);
19324c0da0ffSGleb Smirnoff 	while(t->bge_vid != 0) {
19337c929cf9SJung-uk Kim 		if ((vid == t->bge_vid) && (did == t->bge_did)) {
19347c929cf9SJung-uk Kim 			char model[64], buf[96];
19354c0da0ffSGleb Smirnoff 			const struct bge_revision *br;
19364c0da0ffSGleb Smirnoff 			const struct bge_vendor *v;
19374c0da0ffSGleb Smirnoff 			uint32_t id;
19384c0da0ffSGleb Smirnoff 
1939a5779553SStanislav Sedov 			id = pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >>
1940a5779553SStanislav Sedov 			    BGE_PCIMISCCTL_ASICREV_SHIFT;
1941a5779553SStanislav Sedov 			if (BGE_ASICREV(id) == BGE_ASICREV_USE_PRODID_REG)
1942a5779553SStanislav Sedov 				id = pci_read_config(dev,
1943a5779553SStanislav Sedov 				    BGE_PCI_PRODID_ASICREV, 4);
19444c0da0ffSGleb Smirnoff 			br = bge_lookup_rev(id);
19457c929cf9SJung-uk Kim 			v = bge_lookup_vendor(vid);
19464e35d186SJung-uk Kim 			{
19474e35d186SJung-uk Kim #if __FreeBSD_version > 700024
19484e35d186SJung-uk Kim 				const char *pname;
19494e35d186SJung-uk Kim 
1950852c67f9SMarius Strobl 				if (bge_has_eaddr(sc) &&
1951852c67f9SMarius Strobl 				    pci_get_vpd_ident(dev, &pname) == 0)
19524e35d186SJung-uk Kim 					snprintf(model, 64, "%s", pname);
19534e35d186SJung-uk Kim 				else
19544e35d186SJung-uk Kim #endif
19557c929cf9SJung-uk Kim 					snprintf(model, 64, "%s %s",
19567c929cf9SJung-uk Kim 					    v->v_name,
19577c929cf9SJung-uk Kim 					    br != NULL ? br->br_name :
19587c929cf9SJung-uk Kim 					    "NetXtreme Ethernet Controller");
19594e35d186SJung-uk Kim 			}
1960a5779553SStanislav Sedov 			snprintf(buf, 96, "%s, %sASIC rev. %#08x", model,
1961a5779553SStanislav Sedov 			    br != NULL ? "" : "unknown ", id);
19624c0da0ffSGleb Smirnoff 			device_set_desc_copy(dev, buf);
19636d2a9bd6SDoug Ambrisko 			if (pci_get_subvendor(dev) == DELL_VENDORID)
19645ee49a3aSJung-uk Kim 				sc->bge_flags |= BGE_FLAG_NO_3LED;
196508bf8bb7SJung-uk Kim 			if (did == BCOM_DEVICEID_BCM5755M)
196608bf8bb7SJung-uk Kim 				sc->bge_flags |= BGE_FLAG_ADJUST_TRIM;
196795d67482SBill Paul 			return (0);
196895d67482SBill Paul 		}
196995d67482SBill Paul 		t++;
197095d67482SBill Paul 	}
197195d67482SBill Paul 
197295d67482SBill Paul 	return (ENXIO);
197395d67482SBill Paul }
197495d67482SBill Paul 
1975f41ac2beSBill Paul static void
19763f74909aSGleb Smirnoff bge_dma_free(struct bge_softc *sc)
1977f41ac2beSBill Paul {
1978f41ac2beSBill Paul 	int i;
1979f41ac2beSBill Paul 
19803f74909aSGleb Smirnoff 	/* Destroy DMA maps for RX buffers. */
1981f41ac2beSBill Paul 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
1982f41ac2beSBill Paul 		if (sc->bge_cdata.bge_rx_std_dmamap[i])
19830ac56796SPyun YongHyeon 			bus_dmamap_destroy(sc->bge_cdata.bge_rx_mtag,
1984f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_std_dmamap[i]);
1985f41ac2beSBill Paul 	}
1986943787f3SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_std_sparemap)
1987943787f3SPyun YongHyeon 		bus_dmamap_destroy(sc->bge_cdata.bge_rx_mtag,
1988943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_sparemap);
1989f41ac2beSBill Paul 
19903f74909aSGleb Smirnoff 	/* Destroy DMA maps for jumbo RX buffers. */
1991f41ac2beSBill Paul 	for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
1992f41ac2beSBill Paul 		if (sc->bge_cdata.bge_rx_jumbo_dmamap[i])
1993f41ac2beSBill Paul 			bus_dmamap_destroy(sc->bge_cdata.bge_mtag_jumbo,
1994f41ac2beSBill Paul 			    sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
1995f41ac2beSBill Paul 	}
1996943787f3SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_jumbo_sparemap)
1997943787f3SPyun YongHyeon 		bus_dmamap_destroy(sc->bge_cdata.bge_mtag_jumbo,
1998943787f3SPyun YongHyeon 		    sc->bge_cdata.bge_rx_jumbo_sparemap);
1999f41ac2beSBill Paul 
20003f74909aSGleb Smirnoff 	/* Destroy DMA maps for TX buffers. */
2001f41ac2beSBill Paul 	for (i = 0; i < BGE_TX_RING_CNT; i++) {
2002f41ac2beSBill Paul 		if (sc->bge_cdata.bge_tx_dmamap[i])
20030ac56796SPyun YongHyeon 			bus_dmamap_destroy(sc->bge_cdata.bge_tx_mtag,
2004f41ac2beSBill Paul 			    sc->bge_cdata.bge_tx_dmamap[i]);
2005f41ac2beSBill Paul 	}
2006f41ac2beSBill Paul 
20070ac56796SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_mtag)
20080ac56796SPyun YongHyeon 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_mtag);
20090ac56796SPyun YongHyeon 	if (sc->bge_cdata.bge_tx_mtag)
20100ac56796SPyun YongHyeon 		bus_dma_tag_destroy(sc->bge_cdata.bge_tx_mtag);
2011f41ac2beSBill Paul 
2012f41ac2beSBill Paul 
20133f74909aSGleb Smirnoff 	/* Destroy standard RX ring. */
2014e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_std_ring_map)
2015e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_rx_std_ring_tag,
2016e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_ring_map);
2017e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_std_ring_map && sc->bge_ldata.bge_rx_std_ring)
2018f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_rx_std_ring_tag,
2019f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_std_ring,
2020f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_std_ring_map);
2021f41ac2beSBill Paul 
2022f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_std_ring_tag)
2023f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_std_ring_tag);
2024f41ac2beSBill Paul 
20253f74909aSGleb Smirnoff 	/* Destroy jumbo RX ring. */
2026e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_jumbo_ring_map)
2027e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_rx_jumbo_ring_tag,
2028e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_rx_jumbo_ring_map);
2029e65bed95SPyun YongHyeon 
2030e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_jumbo_ring_map &&
2031e65bed95SPyun YongHyeon 	    sc->bge_ldata.bge_rx_jumbo_ring)
2032f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_rx_jumbo_ring_tag,
2033f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_jumbo_ring,
2034f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map);
2035f41ac2beSBill Paul 
2036f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_jumbo_ring_tag)
2037f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_jumbo_ring_tag);
2038f41ac2beSBill Paul 
20393f74909aSGleb Smirnoff 	/* Destroy RX return ring. */
2040e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_return_ring_map)
2041e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_rx_return_ring_tag,
2042e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_rx_return_ring_map);
2043e65bed95SPyun YongHyeon 
2044e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_rx_return_ring_map &&
2045e65bed95SPyun YongHyeon 	    sc->bge_ldata.bge_rx_return_ring)
2046f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_rx_return_ring_tag,
2047f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_return_ring,
2048f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_return_ring_map);
2049f41ac2beSBill Paul 
2050f41ac2beSBill Paul 	if (sc->bge_cdata.bge_rx_return_ring_tag)
2051f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_rx_return_ring_tag);
2052f41ac2beSBill Paul 
20533f74909aSGleb Smirnoff 	/* Destroy TX ring. */
2054e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_tx_ring_map)
2055e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_tx_ring_tag,
2056e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_tx_ring_map);
2057e65bed95SPyun YongHyeon 
2058e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_tx_ring_map && sc->bge_ldata.bge_tx_ring)
2059f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_tx_ring_tag,
2060f41ac2beSBill Paul 		    sc->bge_ldata.bge_tx_ring,
2061f41ac2beSBill Paul 		    sc->bge_cdata.bge_tx_ring_map);
2062f41ac2beSBill Paul 
2063f41ac2beSBill Paul 	if (sc->bge_cdata.bge_tx_ring_tag)
2064f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_tx_ring_tag);
2065f41ac2beSBill Paul 
20663f74909aSGleb Smirnoff 	/* Destroy status block. */
2067e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_status_map)
2068e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_status_tag,
2069e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_status_map);
2070e65bed95SPyun YongHyeon 
2071e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_status_map && sc->bge_ldata.bge_status_block)
2072f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_status_tag,
2073f41ac2beSBill Paul 		    sc->bge_ldata.bge_status_block,
2074f41ac2beSBill Paul 		    sc->bge_cdata.bge_status_map);
2075f41ac2beSBill Paul 
2076f41ac2beSBill Paul 	if (sc->bge_cdata.bge_status_tag)
2077f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_status_tag);
2078f41ac2beSBill Paul 
20793f74909aSGleb Smirnoff 	/* Destroy statistics block. */
2080e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_stats_map)
2081e65bed95SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_stats_tag,
2082e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_stats_map);
2083e65bed95SPyun YongHyeon 
2084e65bed95SPyun YongHyeon 	if (sc->bge_cdata.bge_stats_map && sc->bge_ldata.bge_stats)
2085f41ac2beSBill Paul 		bus_dmamem_free(sc->bge_cdata.bge_stats_tag,
2086f41ac2beSBill Paul 		    sc->bge_ldata.bge_stats,
2087f41ac2beSBill Paul 		    sc->bge_cdata.bge_stats_map);
2088f41ac2beSBill Paul 
2089f41ac2beSBill Paul 	if (sc->bge_cdata.bge_stats_tag)
2090f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_stats_tag);
2091f41ac2beSBill Paul 
20923f74909aSGleb Smirnoff 	/* Destroy the parent tag. */
2093f41ac2beSBill Paul 	if (sc->bge_cdata.bge_parent_tag)
2094f41ac2beSBill Paul 		bus_dma_tag_destroy(sc->bge_cdata.bge_parent_tag);
2095f41ac2beSBill Paul }
2096f41ac2beSBill Paul 
2097f41ac2beSBill Paul static int
20983f74909aSGleb Smirnoff bge_dma_alloc(device_t dev)
2099f41ac2beSBill Paul {
21003f74909aSGleb Smirnoff 	struct bge_dmamap_arg ctx;
2101f41ac2beSBill Paul 	struct bge_softc *sc;
21021be6acb7SGleb Smirnoff 	int i, error;
2103f41ac2beSBill Paul 
2104f41ac2beSBill Paul 	sc = device_get_softc(dev);
2105f41ac2beSBill Paul 
2106f41ac2beSBill Paul 	/*
2107f41ac2beSBill Paul 	 * Allocate the parent bus DMA tag appropriate for PCI.
2108f41ac2beSBill Paul 	 */
21094eee14cbSMarius Strobl 	error = bus_dma_tag_create(bus_get_dma_tag(sc->bge_dev),
21104eee14cbSMarius Strobl 	    1, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR,	NULL,
21114eee14cbSMarius Strobl 	    NULL, BUS_SPACE_MAXSIZE_32BIT, 0, BUS_SPACE_MAXSIZE_32BIT,
21124eee14cbSMarius Strobl 	    0, NULL, NULL, &sc->bge_cdata.bge_parent_tag);
2113f41ac2beSBill Paul 
2114e65bed95SPyun YongHyeon 	if (error != 0) {
2115fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev,
2116fe806fdaSPyun YongHyeon 		    "could not allocate parent dma tag\n");
2117e65bed95SPyun YongHyeon 		return (ENOMEM);
2118e65bed95SPyun YongHyeon 	}
2119e65bed95SPyun YongHyeon 
2120f41ac2beSBill Paul 	/*
21210ac56796SPyun YongHyeon 	 * Create tag for Tx mbufs.
2122f41ac2beSBill Paul 	 */
21238a2e22deSScott Long 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1,
2124f41ac2beSBill Paul 	    0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
21251be6acb7SGleb Smirnoff 	    NULL, MCLBYTES * BGE_NSEG_NEW, BGE_NSEG_NEW, MCLBYTES,
21260ac56796SPyun YongHyeon 	    BUS_DMA_ALLOCNOW, NULL, NULL, &sc->bge_cdata.bge_tx_mtag);
2127f41ac2beSBill Paul 
2128f41ac2beSBill Paul 	if (error) {
21290ac56796SPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate TX dma tag\n");
21300ac56796SPyun YongHyeon 		return (ENOMEM);
21310ac56796SPyun YongHyeon 	}
21320ac56796SPyun YongHyeon 
21330ac56796SPyun YongHyeon 	/*
21340ac56796SPyun YongHyeon 	 * Create tag for Rx mbufs.
21350ac56796SPyun YongHyeon 	 */
21360ac56796SPyun YongHyeon 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag, 1, 0,
21370ac56796SPyun YongHyeon 	    BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL, NULL, MCLBYTES, 1,
21380ac56796SPyun YongHyeon 	    MCLBYTES, BUS_DMA_ALLOCNOW, NULL, NULL, &sc->bge_cdata.bge_rx_mtag);
21390ac56796SPyun YongHyeon 
21400ac56796SPyun YongHyeon 	if (error) {
21410ac56796SPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate RX dma tag\n");
2142f41ac2beSBill Paul 		return (ENOMEM);
2143f41ac2beSBill Paul 	}
2144f41ac2beSBill Paul 
21453f74909aSGleb Smirnoff 	/* Create DMA maps for RX buffers. */
2146943787f3SPyun YongHyeon 	error = bus_dmamap_create(sc->bge_cdata.bge_rx_mtag, 0,
2147943787f3SPyun YongHyeon 	    &sc->bge_cdata.bge_rx_std_sparemap);
2148943787f3SPyun YongHyeon 	if (error) {
2149943787f3SPyun YongHyeon 		device_printf(sc->bge_dev,
2150943787f3SPyun YongHyeon 		    "can't create spare DMA map for RX\n");
2151943787f3SPyun YongHyeon 		return (ENOMEM);
2152943787f3SPyun YongHyeon 	}
2153f41ac2beSBill Paul 	for (i = 0; i < BGE_STD_RX_RING_CNT; i++) {
21540ac56796SPyun YongHyeon 		error = bus_dmamap_create(sc->bge_cdata.bge_rx_mtag, 0,
2155f41ac2beSBill Paul 			    &sc->bge_cdata.bge_rx_std_dmamap[i]);
2156f41ac2beSBill Paul 		if (error) {
2157fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev,
2158fe806fdaSPyun YongHyeon 			    "can't create DMA map for RX\n");
2159f41ac2beSBill Paul 			return (ENOMEM);
2160f41ac2beSBill Paul 		}
2161f41ac2beSBill Paul 	}
2162f41ac2beSBill Paul 
21633f74909aSGleb Smirnoff 	/* Create DMA maps for TX buffers. */
2164f41ac2beSBill Paul 	for (i = 0; i < BGE_TX_RING_CNT; i++) {
21650ac56796SPyun YongHyeon 		error = bus_dmamap_create(sc->bge_cdata.bge_tx_mtag, 0,
2166f41ac2beSBill Paul 			    &sc->bge_cdata.bge_tx_dmamap[i]);
2167f41ac2beSBill Paul 		if (error) {
2168fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev,
21690ac56796SPyun YongHyeon 			    "can't create DMA map for TX\n");
2170f41ac2beSBill Paul 			return (ENOMEM);
2171f41ac2beSBill Paul 		}
2172f41ac2beSBill Paul 	}
2173f41ac2beSBill Paul 
21743f74909aSGleb Smirnoff 	/* Create tag for standard RX ring. */
2175f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2176f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2177f41ac2beSBill Paul 	    NULL, BGE_STD_RX_RING_SZ, 1, BGE_STD_RX_RING_SZ, 0,
2178f41ac2beSBill Paul 	    NULL, NULL, &sc->bge_cdata.bge_rx_std_ring_tag);
2179f41ac2beSBill Paul 
2180f41ac2beSBill Paul 	if (error) {
2181fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate dma tag\n");
2182f41ac2beSBill Paul 		return (ENOMEM);
2183f41ac2beSBill Paul 	}
2184f41ac2beSBill Paul 
21853f74909aSGleb Smirnoff 	/* Allocate DMA'able memory for standard RX ring. */
2186f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_std_ring_tag,
2187f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_rx_std_ring, BUS_DMA_NOWAIT,
2188f41ac2beSBill Paul 	    &sc->bge_cdata.bge_rx_std_ring_map);
2189f41ac2beSBill Paul 	if (error)
2190f41ac2beSBill Paul 		return (ENOMEM);
2191f41ac2beSBill Paul 
2192f41ac2beSBill Paul 	bzero((char *)sc->bge_ldata.bge_rx_std_ring, BGE_STD_RX_RING_SZ);
2193f41ac2beSBill Paul 
21943f74909aSGleb Smirnoff 	/* Load the address of the standard RX ring. */
2195f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
2196f41ac2beSBill Paul 	ctx.sc = sc;
2197f41ac2beSBill Paul 
2198f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_rx_std_ring_tag,
2199f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_std_ring_map, sc->bge_ldata.bge_rx_std_ring,
2200f41ac2beSBill Paul 	    BGE_STD_RX_RING_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2201f41ac2beSBill Paul 
2202f41ac2beSBill Paul 	if (error)
2203f41ac2beSBill Paul 		return (ENOMEM);
2204f41ac2beSBill Paul 
2205f41ac2beSBill Paul 	sc->bge_ldata.bge_rx_std_ring_paddr = ctx.bge_busaddr;
2206f41ac2beSBill Paul 
22073f74909aSGleb Smirnoff 	/* Create tags for jumbo mbufs. */
22084c0da0ffSGleb Smirnoff 	if (BGE_IS_JUMBO_CAPABLE(sc)) {
2209f41ac2beSBill Paul 		error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
22108a2e22deSScott Long 		    1, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
22111be6acb7SGleb Smirnoff 		    NULL, MJUM9BYTES, BGE_NSEG_JUMBO, PAGE_SIZE,
22121be6acb7SGleb Smirnoff 		    0, NULL, NULL, &sc->bge_cdata.bge_mtag_jumbo);
2213f41ac2beSBill Paul 		if (error) {
2214fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev,
22153f74909aSGleb Smirnoff 			    "could not allocate jumbo dma tag\n");
2216f41ac2beSBill Paul 			return (ENOMEM);
2217f41ac2beSBill Paul 		}
2218f41ac2beSBill Paul 
22193f74909aSGleb Smirnoff 		/* Create tag for jumbo RX ring. */
2220f41ac2beSBill Paul 		error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2221f41ac2beSBill Paul 		    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2222f41ac2beSBill Paul 		    NULL, BGE_JUMBO_RX_RING_SZ, 1, BGE_JUMBO_RX_RING_SZ, 0,
2223f41ac2beSBill Paul 		    NULL, NULL, &sc->bge_cdata.bge_rx_jumbo_ring_tag);
2224f41ac2beSBill Paul 
2225f41ac2beSBill Paul 		if (error) {
2226fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev,
22273f74909aSGleb Smirnoff 			    "could not allocate jumbo ring dma tag\n");
2228f41ac2beSBill Paul 			return (ENOMEM);
2229f41ac2beSBill Paul 		}
2230f41ac2beSBill Paul 
22313f74909aSGleb Smirnoff 		/* Allocate DMA'able memory for jumbo RX ring. */
2232f41ac2beSBill Paul 		error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_jumbo_ring_tag,
22331be6acb7SGleb Smirnoff 		    (void **)&sc->bge_ldata.bge_rx_jumbo_ring,
22341be6acb7SGleb Smirnoff 		    BUS_DMA_NOWAIT | BUS_DMA_ZERO,
2235f41ac2beSBill Paul 		    &sc->bge_cdata.bge_rx_jumbo_ring_map);
2236f41ac2beSBill Paul 		if (error)
2237f41ac2beSBill Paul 			return (ENOMEM);
2238f41ac2beSBill Paul 
22393f74909aSGleb Smirnoff 		/* Load the address of the jumbo RX ring. */
2240f41ac2beSBill Paul 		ctx.bge_maxsegs = 1;
2241f41ac2beSBill Paul 		ctx.sc = sc;
2242f41ac2beSBill Paul 
2243f41ac2beSBill Paul 		error = bus_dmamap_load(sc->bge_cdata.bge_rx_jumbo_ring_tag,
2244f41ac2beSBill Paul 		    sc->bge_cdata.bge_rx_jumbo_ring_map,
2245f41ac2beSBill Paul 		    sc->bge_ldata.bge_rx_jumbo_ring, BGE_JUMBO_RX_RING_SZ,
2246f41ac2beSBill Paul 		    bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2247f41ac2beSBill Paul 
2248f41ac2beSBill Paul 		if (error)
2249f41ac2beSBill Paul 			return (ENOMEM);
2250f41ac2beSBill Paul 
2251f41ac2beSBill Paul 		sc->bge_ldata.bge_rx_jumbo_ring_paddr = ctx.bge_busaddr;
2252f41ac2beSBill Paul 
22533f74909aSGleb Smirnoff 		/* Create DMA maps for jumbo RX buffers. */
2254943787f3SPyun YongHyeon 		error = bus_dmamap_create(sc->bge_cdata.bge_mtag_jumbo,
2255943787f3SPyun YongHyeon 		    0, &sc->bge_cdata.bge_rx_jumbo_sparemap);
2256943787f3SPyun YongHyeon 		if (error) {
2257943787f3SPyun YongHyeon 			device_printf(sc->bge_dev,
2258943787f3SPyun YongHyeon 			    "can't create sapre DMA map for jumbo RX\n");
2259943787f3SPyun YongHyeon 			return (ENOMEM);
2260943787f3SPyun YongHyeon 		}
2261f41ac2beSBill Paul 		for (i = 0; i < BGE_JUMBO_RX_RING_CNT; i++) {
2262f41ac2beSBill Paul 			error = bus_dmamap_create(sc->bge_cdata.bge_mtag_jumbo,
2263f41ac2beSBill Paul 				    0, &sc->bge_cdata.bge_rx_jumbo_dmamap[i]);
2264f41ac2beSBill Paul 			if (error) {
2265fe806fdaSPyun YongHyeon 				device_printf(sc->bge_dev,
22663f74909aSGleb Smirnoff 				    "can't create DMA map for jumbo RX\n");
2267f41ac2beSBill Paul 				return (ENOMEM);
2268f41ac2beSBill Paul 			}
2269f41ac2beSBill Paul 		}
2270f41ac2beSBill Paul 
2271f41ac2beSBill Paul 	}
2272f41ac2beSBill Paul 
22733f74909aSGleb Smirnoff 	/* Create tag for RX return ring. */
2274f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2275f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2276f41ac2beSBill Paul 	    NULL, BGE_RX_RTN_RING_SZ(sc), 1, BGE_RX_RTN_RING_SZ(sc), 0,
2277f41ac2beSBill Paul 	    NULL, NULL, &sc->bge_cdata.bge_rx_return_ring_tag);
2278f41ac2beSBill Paul 
2279f41ac2beSBill Paul 	if (error) {
2280fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate dma tag\n");
2281f41ac2beSBill Paul 		return (ENOMEM);
2282f41ac2beSBill Paul 	}
2283f41ac2beSBill Paul 
22843f74909aSGleb Smirnoff 	/* Allocate DMA'able memory for RX return ring. */
2285f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_rx_return_ring_tag,
2286f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_rx_return_ring, BUS_DMA_NOWAIT,
2287f41ac2beSBill Paul 	    &sc->bge_cdata.bge_rx_return_ring_map);
2288f41ac2beSBill Paul 	if (error)
2289f41ac2beSBill Paul 		return (ENOMEM);
2290f41ac2beSBill Paul 
2291f41ac2beSBill Paul 	bzero((char *)sc->bge_ldata.bge_rx_return_ring,
2292f41ac2beSBill Paul 	    BGE_RX_RTN_RING_SZ(sc));
2293f41ac2beSBill Paul 
22943f74909aSGleb Smirnoff 	/* Load the address of the RX return ring. */
2295f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
2296f41ac2beSBill Paul 	ctx.sc = sc;
2297f41ac2beSBill Paul 
2298f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_rx_return_ring_tag,
2299f41ac2beSBill Paul 	    sc->bge_cdata.bge_rx_return_ring_map,
2300f41ac2beSBill Paul 	    sc->bge_ldata.bge_rx_return_ring, BGE_RX_RTN_RING_SZ(sc),
2301f41ac2beSBill Paul 	    bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2302f41ac2beSBill Paul 
2303f41ac2beSBill Paul 	if (error)
2304f41ac2beSBill Paul 		return (ENOMEM);
2305f41ac2beSBill Paul 
2306f41ac2beSBill Paul 	sc->bge_ldata.bge_rx_return_ring_paddr = ctx.bge_busaddr;
2307f41ac2beSBill Paul 
23083f74909aSGleb Smirnoff 	/* Create tag for TX ring. */
2309f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2310f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2311f41ac2beSBill Paul 	    NULL, BGE_TX_RING_SZ, 1, BGE_TX_RING_SZ, 0, NULL, NULL,
2312f41ac2beSBill Paul 	    &sc->bge_cdata.bge_tx_ring_tag);
2313f41ac2beSBill Paul 
2314f41ac2beSBill Paul 	if (error) {
2315fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate dma tag\n");
2316f41ac2beSBill Paul 		return (ENOMEM);
2317f41ac2beSBill Paul 	}
2318f41ac2beSBill Paul 
23193f74909aSGleb Smirnoff 	/* Allocate DMA'able memory for TX ring. */
2320f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_tx_ring_tag,
2321f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_tx_ring, BUS_DMA_NOWAIT,
2322f41ac2beSBill Paul 	    &sc->bge_cdata.bge_tx_ring_map);
2323f41ac2beSBill Paul 	if (error)
2324f41ac2beSBill Paul 		return (ENOMEM);
2325f41ac2beSBill Paul 
2326f41ac2beSBill Paul 	bzero((char *)sc->bge_ldata.bge_tx_ring, BGE_TX_RING_SZ);
2327f41ac2beSBill Paul 
23283f74909aSGleb Smirnoff 	/* Load the address of the TX ring. */
2329f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
2330f41ac2beSBill Paul 	ctx.sc = sc;
2331f41ac2beSBill Paul 
2332f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_tx_ring_tag,
2333f41ac2beSBill Paul 	    sc->bge_cdata.bge_tx_ring_map, sc->bge_ldata.bge_tx_ring,
2334f41ac2beSBill Paul 	    BGE_TX_RING_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2335f41ac2beSBill Paul 
2336f41ac2beSBill Paul 	if (error)
2337f41ac2beSBill Paul 		return (ENOMEM);
2338f41ac2beSBill Paul 
2339f41ac2beSBill Paul 	sc->bge_ldata.bge_tx_ring_paddr = ctx.bge_busaddr;
2340f41ac2beSBill Paul 
23413f74909aSGleb Smirnoff 	/* Create tag for status block. */
2342f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2343f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2344f41ac2beSBill Paul 	    NULL, BGE_STATUS_BLK_SZ, 1, BGE_STATUS_BLK_SZ, 0,
2345f41ac2beSBill Paul 	    NULL, NULL, &sc->bge_cdata.bge_status_tag);
2346f41ac2beSBill Paul 
2347f41ac2beSBill Paul 	if (error) {
2348fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate dma tag\n");
2349f41ac2beSBill Paul 		return (ENOMEM);
2350f41ac2beSBill Paul 	}
2351f41ac2beSBill Paul 
23523f74909aSGleb Smirnoff 	/* Allocate DMA'able memory for status block. */
2353f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_status_tag,
2354f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_status_block, BUS_DMA_NOWAIT,
2355f41ac2beSBill Paul 	    &sc->bge_cdata.bge_status_map);
2356f41ac2beSBill Paul 	if (error)
2357f41ac2beSBill Paul 		return (ENOMEM);
2358f41ac2beSBill Paul 
2359f41ac2beSBill Paul 	bzero((char *)sc->bge_ldata.bge_status_block, BGE_STATUS_BLK_SZ);
2360f41ac2beSBill Paul 
23613f74909aSGleb Smirnoff 	/* Load the address of the status block. */
2362f41ac2beSBill Paul 	ctx.sc = sc;
2363f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
2364f41ac2beSBill Paul 
2365f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_status_tag,
2366f41ac2beSBill Paul 	    sc->bge_cdata.bge_status_map, sc->bge_ldata.bge_status_block,
2367f41ac2beSBill Paul 	    BGE_STATUS_BLK_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2368f41ac2beSBill Paul 
2369f41ac2beSBill Paul 	if (error)
2370f41ac2beSBill Paul 		return (ENOMEM);
2371f41ac2beSBill Paul 
2372f41ac2beSBill Paul 	sc->bge_ldata.bge_status_block_paddr = ctx.bge_busaddr;
2373f41ac2beSBill Paul 
23743f74909aSGleb Smirnoff 	/* Create tag for statistics block. */
2375f41ac2beSBill Paul 	error = bus_dma_tag_create(sc->bge_cdata.bge_parent_tag,
2376f41ac2beSBill Paul 	    PAGE_SIZE, 0, BUS_SPACE_MAXADDR, BUS_SPACE_MAXADDR, NULL,
2377f41ac2beSBill Paul 	    NULL, BGE_STATS_SZ, 1, BGE_STATS_SZ, 0, NULL, NULL,
2378f41ac2beSBill Paul 	    &sc->bge_cdata.bge_stats_tag);
2379f41ac2beSBill Paul 
2380f41ac2beSBill Paul 	if (error) {
2381fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "could not allocate dma tag\n");
2382f41ac2beSBill Paul 		return (ENOMEM);
2383f41ac2beSBill Paul 	}
2384f41ac2beSBill Paul 
23853f74909aSGleb Smirnoff 	/* Allocate DMA'able memory for statistics block. */
2386f41ac2beSBill Paul 	error = bus_dmamem_alloc(sc->bge_cdata.bge_stats_tag,
2387f41ac2beSBill Paul 	    (void **)&sc->bge_ldata.bge_stats, BUS_DMA_NOWAIT,
2388f41ac2beSBill Paul 	    &sc->bge_cdata.bge_stats_map);
2389f41ac2beSBill Paul 	if (error)
2390f41ac2beSBill Paul 		return (ENOMEM);
2391f41ac2beSBill Paul 
2392f41ac2beSBill Paul 	bzero((char *)sc->bge_ldata.bge_stats, BGE_STATS_SZ);
2393f41ac2beSBill Paul 
23943f74909aSGleb Smirnoff 	/* Load the address of the statstics block. */
2395f41ac2beSBill Paul 	ctx.sc = sc;
2396f41ac2beSBill Paul 	ctx.bge_maxsegs = 1;
2397f41ac2beSBill Paul 
2398f41ac2beSBill Paul 	error = bus_dmamap_load(sc->bge_cdata.bge_stats_tag,
2399f41ac2beSBill Paul 	    sc->bge_cdata.bge_stats_map, sc->bge_ldata.bge_stats,
2400f41ac2beSBill Paul 	    BGE_STATS_SZ, bge_dma_map_addr, &ctx, BUS_DMA_NOWAIT);
2401f41ac2beSBill Paul 
2402f41ac2beSBill Paul 	if (error)
2403f41ac2beSBill Paul 		return (ENOMEM);
2404f41ac2beSBill Paul 
2405f41ac2beSBill Paul 	sc->bge_ldata.bge_stats_paddr = ctx.bge_busaddr;
2406f41ac2beSBill Paul 
2407f41ac2beSBill Paul 	return (0);
2408f41ac2beSBill Paul }
2409f41ac2beSBill Paul 
24100a55a034SJung-uk Kim #if __FreeBSD_version > 602105
2411bf6ef57aSJohn Polstra /*
2412bf6ef57aSJohn Polstra  * Return true if this device has more than one port.
2413bf6ef57aSJohn Polstra  */
2414bf6ef57aSJohn Polstra static int
2415bf6ef57aSJohn Polstra bge_has_multiple_ports(struct bge_softc *sc)
2416bf6ef57aSJohn Polstra {
2417bf6ef57aSJohn Polstra 	device_t dev = sc->bge_dev;
241855aaf894SMarius Strobl 	u_int b, d, f, fscan, s;
2419bf6ef57aSJohn Polstra 
242055aaf894SMarius Strobl 	d = pci_get_domain(dev);
2421bf6ef57aSJohn Polstra 	b = pci_get_bus(dev);
2422bf6ef57aSJohn Polstra 	s = pci_get_slot(dev);
2423bf6ef57aSJohn Polstra 	f = pci_get_function(dev);
2424bf6ef57aSJohn Polstra 	for (fscan = 0; fscan <= PCI_FUNCMAX; fscan++)
242555aaf894SMarius Strobl 		if (fscan != f && pci_find_dbsf(d, b, s, fscan) != NULL)
2426bf6ef57aSJohn Polstra 			return (1);
2427bf6ef57aSJohn Polstra 	return (0);
2428bf6ef57aSJohn Polstra }
2429bf6ef57aSJohn Polstra 
2430bf6ef57aSJohn Polstra /*
2431bf6ef57aSJohn Polstra  * Return true if MSI can be used with this device.
2432bf6ef57aSJohn Polstra  */
2433bf6ef57aSJohn Polstra static int
2434bf6ef57aSJohn Polstra bge_can_use_msi(struct bge_softc *sc)
2435bf6ef57aSJohn Polstra {
2436bf6ef57aSJohn Polstra 	int can_use_msi = 0;
2437bf6ef57aSJohn Polstra 
2438bf6ef57aSJohn Polstra 	switch (sc->bge_asicrev) {
2439a8376f70SMarius Strobl 	case BGE_ASICREV_BCM5714_A0:
2440bf6ef57aSJohn Polstra 	case BGE_ASICREV_BCM5714:
2441bf6ef57aSJohn Polstra 		/*
2442a8376f70SMarius Strobl 		 * Apparently, MSI doesn't work when these chips are
2443a8376f70SMarius Strobl 		 * configured in single-port mode.
2444bf6ef57aSJohn Polstra 		 */
2445bf6ef57aSJohn Polstra 		if (bge_has_multiple_ports(sc))
2446bf6ef57aSJohn Polstra 			can_use_msi = 1;
2447bf6ef57aSJohn Polstra 		break;
2448bf6ef57aSJohn Polstra 	case BGE_ASICREV_BCM5750:
2449bf6ef57aSJohn Polstra 		if (sc->bge_chiprev != BGE_CHIPREV_5750_AX &&
2450bf6ef57aSJohn Polstra 		    sc->bge_chiprev != BGE_CHIPREV_5750_BX)
2451bf6ef57aSJohn Polstra 			can_use_msi = 1;
2452bf6ef57aSJohn Polstra 		break;
2453a8376f70SMarius Strobl 	default:
2454a8376f70SMarius Strobl 		if (BGE_IS_575X_PLUS(sc))
2455bf6ef57aSJohn Polstra 			can_use_msi = 1;
2456bf6ef57aSJohn Polstra 	}
2457bf6ef57aSJohn Polstra 	return (can_use_msi);
2458bf6ef57aSJohn Polstra }
24594e35d186SJung-uk Kim #endif
2460bf6ef57aSJohn Polstra 
246195d67482SBill Paul static int
24623f74909aSGleb Smirnoff bge_attach(device_t dev)
246395d67482SBill Paul {
246495d67482SBill Paul 	struct ifnet *ifp;
246595d67482SBill Paul 	struct bge_softc *sc;
24664f0794ffSBjoern A. Zeeb 	uint32_t hwcfg = 0, misccfg;
246708013fd3SMarius Strobl 	u_char eaddr[ETHER_ADDR_LEN];
246808013fd3SMarius Strobl 	int error, reg, rid, trys;
246995d67482SBill Paul 
247095d67482SBill Paul 	sc = device_get_softc(dev);
247195d67482SBill Paul 	sc->bge_dev = dev;
247295d67482SBill Paul 
247395d67482SBill Paul 	/*
247495d67482SBill Paul 	 * Map control/status registers.
247595d67482SBill Paul 	 */
247695d67482SBill Paul 	pci_enable_busmaster(dev);
247795d67482SBill Paul 
247895d67482SBill Paul 	rid = BGE_PCI_BAR0;
24795f96beb9SNate Lawson 	sc->bge_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid,
248044f8f2fcSMarius Strobl 	    RF_ACTIVE);
248195d67482SBill Paul 
248295d67482SBill Paul 	if (sc->bge_res == NULL) {
2483fe806fdaSPyun YongHyeon 		device_printf (sc->bge_dev, "couldn't map memory\n");
248495d67482SBill Paul 		error = ENXIO;
248595d67482SBill Paul 		goto fail;
248695d67482SBill Paul 	}
248795d67482SBill Paul 
24884f09c4c7SMarius Strobl 	/* Save various chip information. */
2489e53d81eeSPaul Saab 	sc->bge_chipid =
2490a5779553SStanislav Sedov 	    pci_read_config(dev, BGE_PCI_MISC_CTL, 4) >>
2491a5779553SStanislav Sedov 	    BGE_PCIMISCCTL_ASICREV_SHIFT;
2492a5779553SStanislav Sedov 	if (BGE_ASICREV(sc->bge_chipid) == BGE_ASICREV_USE_PRODID_REG)
2493a5779553SStanislav Sedov 		sc->bge_chipid = pci_read_config(dev, BGE_PCI_PRODID_ASICREV,
2494a5779553SStanislav Sedov 		    4);
2495e53d81eeSPaul Saab 	sc->bge_asicrev = BGE_ASICREV(sc->bge_chipid);
2496e53d81eeSPaul Saab 	sc->bge_chiprev = BGE_CHIPREV(sc->bge_chipid);
2497e53d81eeSPaul Saab 
249886543395SJung-uk Kim 	/*
249938cc658fSJohn Baldwin 	 * Don't enable Ethernet@WireSpeed for the 5700, 5906, or the
250086543395SJung-uk Kim 	 * 5705 A0 and A1 chips.
250186543395SJung-uk Kim 	 */
250286543395SJung-uk Kim 	if (sc->bge_asicrev != BGE_ASICREV_BCM5700 &&
250338cc658fSJohn Baldwin 	    sc->bge_asicrev != BGE_ASICREV_BCM5906 &&
250486543395SJung-uk Kim 	    sc->bge_chipid != BGE_CHIPID_BCM5705_A0 &&
250586543395SJung-uk Kim 	    sc->bge_chipid != BGE_CHIPID_BCM5705_A1)
250686543395SJung-uk Kim 		sc->bge_flags |= BGE_FLAG_WIRESPEED;
250786543395SJung-uk Kim 
25085fea260fSMarius Strobl 	if (bge_has_eaddr(sc))
25095fea260fSMarius Strobl 		sc->bge_flags |= BGE_FLAG_EADDR;
251008013fd3SMarius Strobl 
25110dae9719SJung-uk Kim 	/* Save chipset family. */
25120dae9719SJung-uk Kim 	switch (sc->bge_asicrev) {
2513a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5755:
2514a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5761:
2515a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5784:
2516a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5785:
2517a5779553SStanislav Sedov 	case BGE_ASICREV_BCM5787:
2518a5779553SStanislav Sedov 	case BGE_ASICREV_BCM57780:
2519a5779553SStanislav Sedov 		sc->bge_flags |= BGE_FLAG_5755_PLUS | BGE_FLAG_575X_PLUS |
2520a5779553SStanislav Sedov 		    BGE_FLAG_5705_PLUS;
2521a5779553SStanislav Sedov 		break;
25220dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5700:
25230dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5701:
25240dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5703:
25250dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5704:
25267ee00338SJung-uk Kim 		sc->bge_flags |= BGE_FLAG_5700_FAMILY | BGE_FLAG_JUMBO;
25270dae9719SJung-uk Kim 		break;
25280dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5714_A0:
25290dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5780:
25300dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5714:
25317ee00338SJung-uk Kim 		sc->bge_flags |= BGE_FLAG_5714_FAMILY /* | BGE_FLAG_JUMBO */;
25329fe569d8SXin LI 		/* FALLTHROUGH */
25330dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5750:
25340dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5752:
253538cc658fSJohn Baldwin 	case BGE_ASICREV_BCM5906:
25360dae9719SJung-uk Kim 		sc->bge_flags |= BGE_FLAG_575X_PLUS;
25379fe569d8SXin LI 		/* FALLTHROUGH */
25380dae9719SJung-uk Kim 	case BGE_ASICREV_BCM5705:
25390dae9719SJung-uk Kim 		sc->bge_flags |= BGE_FLAG_5705_PLUS;
25400dae9719SJung-uk Kim 		break;
25410dae9719SJung-uk Kim 	}
25420dae9719SJung-uk Kim 
25435ee49a3aSJung-uk Kim 	/* Set various bug flags. */
25441ec4c3a8SJung-uk Kim 	if (sc->bge_chipid == BGE_CHIPID_BCM5701_A0 ||
25451ec4c3a8SJung-uk Kim 	    sc->bge_chipid == BGE_CHIPID_BCM5701_B0)
25461ec4c3a8SJung-uk Kim 		sc->bge_flags |= BGE_FLAG_CRC_BUG;
25475ee49a3aSJung-uk Kim 	if (sc->bge_chiprev == BGE_CHIPREV_5703_AX ||
25485ee49a3aSJung-uk Kim 	    sc->bge_chiprev == BGE_CHIPREV_5704_AX)
25495ee49a3aSJung-uk Kim 		sc->bge_flags |= BGE_FLAG_ADC_BUG;
25505ee49a3aSJung-uk Kim 	if (sc->bge_chipid == BGE_CHIPID_BCM5704_A0)
25515ee49a3aSJung-uk Kim 		sc->bge_flags |= BGE_FLAG_5704_A0_BUG;
255208bf8bb7SJung-uk Kim 	if (BGE_IS_5705_PLUS(sc) &&
255308bf8bb7SJung-uk Kim 	    !(sc->bge_flags & BGE_FLAG_ADJUST_TRIM)) {
25545ee49a3aSJung-uk Kim 		if (sc->bge_asicrev == BGE_ASICREV_BCM5755 ||
2555a5779553SStanislav Sedov 		    sc->bge_asicrev == BGE_ASICREV_BCM5761 ||
2556a5779553SStanislav Sedov 		    sc->bge_asicrev == BGE_ASICREV_BCM5784 ||
25574fcf220bSJohn Baldwin 		    sc->bge_asicrev == BGE_ASICREV_BCM5787) {
25584fcf220bSJohn Baldwin 			if (sc->bge_chipid != BGE_CHIPID_BCM5722_A0)
25595ee49a3aSJung-uk Kim 				sc->bge_flags |= BGE_FLAG_JITTER_BUG;
256038cc658fSJohn Baldwin 		} else if (sc->bge_asicrev != BGE_ASICREV_BCM5906)
25615ee49a3aSJung-uk Kim 			sc->bge_flags |= BGE_FLAG_BER_BUG;
25625ee49a3aSJung-uk Kim 	}
25635ee49a3aSJung-uk Kim 
25644f0794ffSBjoern A. Zeeb 
25654f0794ffSBjoern A. Zeeb 	/*
25664f0794ffSBjoern A. Zeeb 	 * We could possibly check for BCOM_DEVICEID_BCM5788 in bge_probe()
25674f0794ffSBjoern A. Zeeb 	 * but I do not know the DEVICEID for the 5788M.
25684f0794ffSBjoern A. Zeeb 	 */
25694f0794ffSBjoern A. Zeeb 	misccfg = CSR_READ_4(sc, BGE_MISC_CFG) & BGE_MISCCFG_BOARD_ID;
25704f0794ffSBjoern A. Zeeb 	if (misccfg == BGE_MISCCFG_BOARD_ID_5788 ||
25714f0794ffSBjoern A. Zeeb 	    misccfg == BGE_MISCCFG_BOARD_ID_5788M)
25724f0794ffSBjoern A. Zeeb 		sc->bge_flags |= BGE_FLAG_5788;
25734f0794ffSBjoern A. Zeeb 
2574e53d81eeSPaul Saab   	/*
25756f8718a3SScott Long 	 * Check if this is a PCI-X or PCI Express device.
2576e53d81eeSPaul Saab   	 */
2577fe09b799SJung-uk Kim #if __FreeBSD_version > 602101
25786f8718a3SScott Long 	if (pci_find_extcap(dev, PCIY_EXPRESS, &reg) == 0) {
25794c0da0ffSGleb Smirnoff 		/*
25806f8718a3SScott Long 		 * Found a PCI Express capabilities register, this
25816f8718a3SScott Long 		 * must be a PCI Express device.
25826f8718a3SScott Long 		 */
25834f09c4c7SMarius Strobl 		if (reg != 0) {
25846f8718a3SScott Long 			sc->bge_flags |= BGE_FLAG_PCIE;
25856f8718a3SScott Long #else
25865345bad0SScott Long 	if (BGE_IS_5705_PLUS(sc)) {
25876f8718a3SScott Long 		reg = pci_read_config(dev, BGE_PCIE_CAPID_REG, 4);
25884f09c4c7SMarius Strobl 		if ((reg & 0xFF) == BGE_PCIE_CAPID) {
25896f8718a3SScott Long 			sc->bge_flags |= BGE_FLAG_PCIE;
25904f09c4c7SMarius Strobl 			reg = BGE_PCIE_CAPID;
259190447aadSMarius Strobl #endif
25924f09c4c7SMarius Strobl 			bge_set_max_readrq(sc, reg);
25934f09c4c7SMarius Strobl 		}
25946f8718a3SScott Long 	} else {
25956f8718a3SScott Long 		/*
25966f8718a3SScott Long 		 * Check if the device is in PCI-X Mode.
25976f8718a3SScott Long 		 * (This bit is not valid on PCI Express controllers.)
25984c0da0ffSGleb Smirnoff 		 */
259990447aadSMarius Strobl 		if ((pci_read_config(dev, BGE_PCI_PCISTATE, 4) &
26004c0da0ffSGleb Smirnoff 		    BGE_PCISTATE_PCI_BUSMODE) == 0)
2601652ae483SGleb Smirnoff 			sc->bge_flags |= BGE_FLAG_PCIX;
26026f8718a3SScott Long 	}
26034c0da0ffSGleb Smirnoff 
26040a55a034SJung-uk Kim #if __FreeBSD_version > 602105
26054e35d186SJung-uk Kim 	{
26064e35d186SJung-uk Kim 		int msicount;
26074e35d186SJung-uk Kim 
2608bf6ef57aSJohn Polstra 		/*
2609bf6ef57aSJohn Polstra 		 * Allocate the interrupt, using MSI if possible.  These devices
2610bf6ef57aSJohn Polstra 		 * support 8 MSI messages, but only the first one is used in
2611bf6ef57aSJohn Polstra 		 * normal operation.
2612bf6ef57aSJohn Polstra 		 */
2613bf6ef57aSJohn Polstra 		if (bge_can_use_msi(sc)) {
2614bf6ef57aSJohn Polstra 			msicount = pci_msi_count(dev);
2615bf6ef57aSJohn Polstra 			if (msicount > 1)
2616bf6ef57aSJohn Polstra 				msicount = 1;
2617bf6ef57aSJohn Polstra 		} else
2618bf6ef57aSJohn Polstra 			msicount = 0;
2619bf6ef57aSJohn Polstra 		if (msicount == 1 && pci_alloc_msi(dev, &msicount) == 0) {
2620bf6ef57aSJohn Polstra 			rid = 1;
2621bf6ef57aSJohn Polstra 			sc->bge_flags |= BGE_FLAG_MSI;
2622bf6ef57aSJohn Polstra 		} else
2623bf6ef57aSJohn Polstra 			rid = 0;
26244e35d186SJung-uk Kim 	}
26254e35d186SJung-uk Kim #else
26264e35d186SJung-uk Kim 	rid = 0;
26274e35d186SJung-uk Kim #endif
2628bf6ef57aSJohn Polstra 
2629bf6ef57aSJohn Polstra 	sc->bge_irq = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
2630bf6ef57aSJohn Polstra 	    RF_SHAREABLE | RF_ACTIVE);
2631bf6ef57aSJohn Polstra 
2632bf6ef57aSJohn Polstra 	if (sc->bge_irq == NULL) {
2633bf6ef57aSJohn Polstra 		device_printf(sc->bge_dev, "couldn't map interrupt\n");
2634bf6ef57aSJohn Polstra 		error = ENXIO;
2635bf6ef57aSJohn Polstra 		goto fail;
2636bf6ef57aSJohn Polstra 	}
2637bf6ef57aSJohn Polstra 
26384f09c4c7SMarius Strobl 	if (bootverbose)
26394f09c4c7SMarius Strobl 		device_printf(dev,
26404f09c4c7SMarius Strobl 		    "CHIP ID 0x%08x; ASIC REV 0x%02x; CHIP REV 0x%02x; %s\n",
26414f09c4c7SMarius Strobl 		    sc->bge_chipid, sc->bge_asicrev, sc->bge_chiprev,
26424f09c4c7SMarius Strobl 		    (sc->bge_flags & BGE_FLAG_PCIX) ? "PCI-X" :
26434f09c4c7SMarius Strobl 		    ((sc->bge_flags & BGE_FLAG_PCIE) ? "PCI-E" : "PCI"));
26444f09c4c7SMarius Strobl 
2645bf6ef57aSJohn Polstra 	BGE_LOCK_INIT(sc, device_get_nameunit(dev));
2646bf6ef57aSJohn Polstra 
264795d67482SBill Paul 	/* Try to reset the chip. */
26488cb1383cSDoug Ambrisko 	if (bge_reset(sc)) {
26498cb1383cSDoug Ambrisko 		device_printf(sc->bge_dev, "chip reset failed\n");
26508cb1383cSDoug Ambrisko 		error = ENXIO;
26518cb1383cSDoug Ambrisko 		goto fail;
26528cb1383cSDoug Ambrisko 	}
26538cb1383cSDoug Ambrisko 
26548cb1383cSDoug Ambrisko 	sc->bge_asf_mode = 0;
2655f1a7e6d5SScott Long 	if (bge_allow_asf && (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG)
2656f1a7e6d5SScott Long 	    == BGE_MAGIC_NUMBER)) {
26578cb1383cSDoug Ambrisko 		if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG)
26588cb1383cSDoug Ambrisko 		    & BGE_HWCFG_ASF) {
26598cb1383cSDoug Ambrisko 			sc->bge_asf_mode |= ASF_ENABLE;
26608cb1383cSDoug Ambrisko 			sc->bge_asf_mode |= ASF_STACKUP;
26618cb1383cSDoug Ambrisko 			if (sc->bge_asicrev == BGE_ASICREV_BCM5750) {
26628cb1383cSDoug Ambrisko 				sc->bge_asf_mode |= ASF_NEW_HANDSHAKE;
26638cb1383cSDoug Ambrisko 			}
26648cb1383cSDoug Ambrisko 		}
26658cb1383cSDoug Ambrisko 	}
26668cb1383cSDoug Ambrisko 
26678cb1383cSDoug Ambrisko 	/* Try to reset the chip again the nice way. */
26688cb1383cSDoug Ambrisko 	bge_stop_fw(sc);
26698cb1383cSDoug Ambrisko 	bge_sig_pre_reset(sc, BGE_RESET_STOP);
26708cb1383cSDoug Ambrisko 	if (bge_reset(sc)) {
26718cb1383cSDoug Ambrisko 		device_printf(sc->bge_dev, "chip reset failed\n");
26728cb1383cSDoug Ambrisko 		error = ENXIO;
26738cb1383cSDoug Ambrisko 		goto fail;
26748cb1383cSDoug Ambrisko 	}
26758cb1383cSDoug Ambrisko 
26768cb1383cSDoug Ambrisko 	bge_sig_legacy(sc, BGE_RESET_STOP);
26778cb1383cSDoug Ambrisko 	bge_sig_post_reset(sc, BGE_RESET_STOP);
267895d67482SBill Paul 
267995d67482SBill Paul 	if (bge_chipinit(sc)) {
2680fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "chip initialization failed\n");
268195d67482SBill Paul 		error = ENXIO;
268295d67482SBill Paul 		goto fail;
268395d67482SBill Paul 	}
268495d67482SBill Paul 
268538cc658fSJohn Baldwin 	error = bge_get_eaddr(sc, eaddr);
268638cc658fSJohn Baldwin 	if (error) {
268708013fd3SMarius Strobl 		device_printf(sc->bge_dev,
268808013fd3SMarius Strobl 		    "failed to read station address\n");
268995d67482SBill Paul 		error = ENXIO;
269095d67482SBill Paul 		goto fail;
269195d67482SBill Paul 	}
269295d67482SBill Paul 
2693f41ac2beSBill Paul 	/* 5705 limits RX return ring to 512 entries. */
26947ee00338SJung-uk Kim 	if (BGE_IS_5705_PLUS(sc))
2695f41ac2beSBill Paul 		sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT_5705;
2696f41ac2beSBill Paul 	else
2697f41ac2beSBill Paul 		sc->bge_return_ring_cnt = BGE_RETURN_RING_CNT;
2698f41ac2beSBill Paul 
2699f41ac2beSBill Paul 	if (bge_dma_alloc(dev)) {
2700fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev,
2701fe806fdaSPyun YongHyeon 		    "failed to allocate DMA resources\n");
2702f41ac2beSBill Paul 		error = ENXIO;
2703f41ac2beSBill Paul 		goto fail;
2704f41ac2beSBill Paul 	}
2705f41ac2beSBill Paul 
270695d67482SBill Paul 	/* Set default tuneable values. */
270795d67482SBill Paul 	sc->bge_stat_ticks = BGE_TICKS_PER_SEC;
270895d67482SBill Paul 	sc->bge_rx_coal_ticks = 150;
270995d67482SBill Paul 	sc->bge_tx_coal_ticks = 150;
27106f8718a3SScott Long 	sc->bge_rx_max_coal_bds = 10;
27116f8718a3SScott Long 	sc->bge_tx_max_coal_bds = 10;
271295d67482SBill Paul 
271395d67482SBill Paul 	/* Set up ifnet structure */
2714fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp = if_alloc(IFT_ETHER);
2715fc74a9f9SBrooks Davis 	if (ifp == NULL) {
2716fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "failed to if_alloc()\n");
2717fc74a9f9SBrooks Davis 		error = ENXIO;
2718fc74a9f9SBrooks Davis 		goto fail;
2719fc74a9f9SBrooks Davis 	}
272095d67482SBill Paul 	ifp->if_softc = sc;
27219bf40edeSBrooks Davis 	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
272295d67482SBill Paul 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
272395d67482SBill Paul 	ifp->if_ioctl = bge_ioctl;
272495d67482SBill Paul 	ifp->if_start = bge_start;
272595d67482SBill Paul 	ifp->if_init = bge_init;
272695d67482SBill Paul 	ifp->if_mtu = ETHERMTU;
27274d665c4dSDag-Erling Smørgrav 	ifp->if_snd.ifq_drv_maxlen = BGE_TX_RING_CNT - 1;
27284d665c4dSDag-Erling Smørgrav 	IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen);
27294d665c4dSDag-Erling Smørgrav 	IFQ_SET_READY(&ifp->if_snd);
273095d67482SBill Paul 	ifp->if_hwassist = BGE_CSUM_FEATURES;
2731d375e524SGleb Smirnoff 	ifp->if_capabilities = IFCAP_HWCSUM | IFCAP_VLAN_HWTAGGING |
27324e35d186SJung-uk Kim 	    IFCAP_VLAN_MTU;
27334e35d186SJung-uk Kim #ifdef IFCAP_VLAN_HWCSUM
27344e35d186SJung-uk Kim 	ifp->if_capabilities |= IFCAP_VLAN_HWCSUM;
27354e35d186SJung-uk Kim #endif
273695d67482SBill Paul 	ifp->if_capenable = ifp->if_capabilities;
273775719184SGleb Smirnoff #ifdef DEVICE_POLLING
273875719184SGleb Smirnoff 	ifp->if_capabilities |= IFCAP_POLLING;
273975719184SGleb Smirnoff #endif
274095d67482SBill Paul 
2741a1d52896SBill Paul 	/*
2742d375e524SGleb Smirnoff 	 * 5700 B0 chips do not support checksumming correctly due
2743d375e524SGleb Smirnoff 	 * to hardware bugs.
2744d375e524SGleb Smirnoff 	 */
2745d375e524SGleb Smirnoff 	if (sc->bge_chipid == BGE_CHIPID_BCM5700_B0) {
2746d375e524SGleb Smirnoff 		ifp->if_capabilities &= ~IFCAP_HWCSUM;
2747d375e524SGleb Smirnoff 		ifp->if_capenable &= IFCAP_HWCSUM;
2748d375e524SGleb Smirnoff 		ifp->if_hwassist = 0;
2749d375e524SGleb Smirnoff 	}
2750d375e524SGleb Smirnoff 
2751d375e524SGleb Smirnoff 	/*
2752a1d52896SBill Paul 	 * Figure out what sort of media we have by checking the
275341abcc1bSPaul Saab 	 * hardware config word in the first 32k of NIC internal memory,
275441abcc1bSPaul Saab 	 * or fall back to examining the EEPROM if necessary.
275541abcc1bSPaul Saab 	 * Note: on some BCM5700 cards, this value appears to be unset.
275641abcc1bSPaul Saab 	 * If that's the case, we have to rely on identifying the NIC
275741abcc1bSPaul Saab 	 * by its PCI subsystem ID, as we do below for the SysKonnect
275841abcc1bSPaul Saab 	 * SK-9D41.
2759a1d52896SBill Paul 	 */
276041abcc1bSPaul Saab 	if (bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_SIG) == BGE_MAGIC_NUMBER)
276141abcc1bSPaul Saab 		hwcfg = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM_NICCFG);
27625fea260fSMarius Strobl 	else if ((sc->bge_flags & BGE_FLAG_EADDR) &&
27635fea260fSMarius Strobl 	    (sc->bge_asicrev != BGE_ASICREV_BCM5906)) {
2764f6789fbaSPyun YongHyeon 		if (bge_read_eeprom(sc, (caddr_t)&hwcfg, BGE_EE_HWCFG_OFFSET,
2765f6789fbaSPyun YongHyeon 		    sizeof(hwcfg))) {
2766fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev, "failed to read EEPROM\n");
2767f6789fbaSPyun YongHyeon 			error = ENXIO;
2768f6789fbaSPyun YongHyeon 			goto fail;
2769f6789fbaSPyun YongHyeon 		}
277041abcc1bSPaul Saab 		hwcfg = ntohl(hwcfg);
277141abcc1bSPaul Saab 	}
277241abcc1bSPaul Saab 
277341abcc1bSPaul Saab 	if ((hwcfg & BGE_HWCFG_MEDIA) == BGE_MEDIA_FIBER)
2774652ae483SGleb Smirnoff 		sc->bge_flags |= BGE_FLAG_TBI;
2775a1d52896SBill Paul 
277695d67482SBill Paul 	/* The SysKonnect SK-9D41 is a 1000baseSX card. */
27770c8aa4eaSJung-uk Kim 	if ((pci_read_config(dev, BGE_PCI_SUBSYS, 4) >> 16) == SK_SUBSYSID_9D41)
2778652ae483SGleb Smirnoff 		sc->bge_flags |= BGE_FLAG_TBI;
277995d67482SBill Paul 
2780652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
27810c8aa4eaSJung-uk Kim 		ifmedia_init(&sc->bge_ifmedia, IFM_IMASK, bge_ifmedia_upd,
27820c8aa4eaSJung-uk Kim 		    bge_ifmedia_sts);
27830c8aa4eaSJung-uk Kim 		ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_1000_SX, 0, NULL);
27846098821cSJung-uk Kim 		ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_1000_SX | IFM_FDX,
27856098821cSJung-uk Kim 		    0, NULL);
278695d67482SBill Paul 		ifmedia_add(&sc->bge_ifmedia, IFM_ETHER | IFM_AUTO, 0, NULL);
278795d67482SBill Paul 		ifmedia_set(&sc->bge_ifmedia, IFM_ETHER | IFM_AUTO);
2788da3003f0SBill Paul 		sc->bge_ifmedia.ifm_media = sc->bge_ifmedia.ifm_cur->ifm_media;
278995d67482SBill Paul 	} else {
279095d67482SBill Paul 		/*
27918cb1383cSDoug Ambrisko 		 * Do transceiver setup and tell the firmware the
27928cb1383cSDoug Ambrisko 		 * driver is down so we can try to get access the
27938cb1383cSDoug Ambrisko 		 * probe if ASF is running.  Retry a couple of times
27948cb1383cSDoug Ambrisko 		 * if we get a conflict with the ASF firmware accessing
27958cb1383cSDoug Ambrisko 		 * the PHY.
279695d67482SBill Paul 		 */
27974012d104SMarius Strobl 		trys = 0;
27988cb1383cSDoug Ambrisko 		BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
27998cb1383cSDoug Ambrisko again:
28008cb1383cSDoug Ambrisko 		bge_asf_driver_up(sc);
28018cb1383cSDoug Ambrisko 
280295d67482SBill Paul 		if (mii_phy_probe(dev, &sc->bge_miibus,
280395d67482SBill Paul 		    bge_ifmedia_upd, bge_ifmedia_sts)) {
28048cb1383cSDoug Ambrisko 			if (trys++ < 4) {
28058cb1383cSDoug Ambrisko 				device_printf(sc->bge_dev, "Try again\n");
28064e35d186SJung-uk Kim 				bge_miibus_writereg(sc->bge_dev, 1, MII_BMCR,
28074e35d186SJung-uk Kim 				    BMCR_RESET);
28088cb1383cSDoug Ambrisko 				goto again;
28098cb1383cSDoug Ambrisko 			}
28108cb1383cSDoug Ambrisko 
2811fe806fdaSPyun YongHyeon 			device_printf(sc->bge_dev, "MII without any PHY!\n");
281295d67482SBill Paul 			error = ENXIO;
281395d67482SBill Paul 			goto fail;
281495d67482SBill Paul 		}
28158cb1383cSDoug Ambrisko 
28168cb1383cSDoug Ambrisko 		/*
28178cb1383cSDoug Ambrisko 		 * Now tell the firmware we are going up after probing the PHY
28188cb1383cSDoug Ambrisko 		 */
28198cb1383cSDoug Ambrisko 		if (sc->bge_asf_mode & ASF_STACKUP)
28208cb1383cSDoug Ambrisko 			BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
282195d67482SBill Paul 	}
282295d67482SBill Paul 
282395d67482SBill Paul 	/*
2824e255b776SJohn Polstra 	 * When using the BCM5701 in PCI-X mode, data corruption has
2825e255b776SJohn Polstra 	 * been observed in the first few bytes of some received packets.
2826e255b776SJohn Polstra 	 * Aligning the packet buffer in memory eliminates the corruption.
2827e255b776SJohn Polstra 	 * Unfortunately, this misaligns the packet payloads.  On platforms
2828e255b776SJohn Polstra 	 * which do not support unaligned accesses, we will realign the
2829e255b776SJohn Polstra 	 * payloads by copying the received packets.
2830e255b776SJohn Polstra 	 */
2831652ae483SGleb Smirnoff 	if (sc->bge_asicrev == BGE_ASICREV_BCM5701 &&
2832652ae483SGleb Smirnoff 	    sc->bge_flags & BGE_FLAG_PCIX)
2833652ae483SGleb Smirnoff                 sc->bge_flags |= BGE_FLAG_RX_ALIGNBUG;
2834e255b776SJohn Polstra 
2835e255b776SJohn Polstra 	/*
283695d67482SBill Paul 	 * Call MI attach routine.
283795d67482SBill Paul 	 */
2838fc74a9f9SBrooks Davis 	ether_ifattach(ifp, eaddr);
2839b74e67fbSGleb Smirnoff 	callout_init_mtx(&sc->bge_stat_ch, &sc->bge_mtx, 0);
28400f9bd73bSSam Leffler 
28410f9bd73bSSam Leffler 	/*
28420f9bd73bSSam Leffler 	 * Hookup IRQ last.
28430f9bd73bSSam Leffler 	 */
28444e35d186SJung-uk Kim #if __FreeBSD_version > 700030
28450f9bd73bSSam Leffler 	error = bus_setup_intr(dev, sc->bge_irq, INTR_TYPE_NET | INTR_MPSAFE,
2846ef544f63SPaolo Pisati 	   NULL, bge_intr, sc, &sc->bge_intrhand);
28474e35d186SJung-uk Kim #else
28484e35d186SJung-uk Kim 	error = bus_setup_intr(dev, sc->bge_irq, INTR_TYPE_NET | INTR_MPSAFE,
28494e35d186SJung-uk Kim 	   bge_intr, sc, &sc->bge_intrhand);
28504e35d186SJung-uk Kim #endif
28510f9bd73bSSam Leffler 
28520f9bd73bSSam Leffler 	if (error) {
2853fc74a9f9SBrooks Davis 		bge_detach(dev);
2854fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "couldn't set up irq\n");
28550f9bd73bSSam Leffler 	}
285695d67482SBill Paul 
28576f8718a3SScott Long 	bge_add_sysctls(sc);
28586f8718a3SScott Long 
285908013fd3SMarius Strobl 	return (0);
286008013fd3SMarius Strobl 
286195d67482SBill Paul fail:
286208013fd3SMarius Strobl 	bge_release_resources(sc);
286308013fd3SMarius Strobl 
286495d67482SBill Paul 	return (error);
286595d67482SBill Paul }
286695d67482SBill Paul 
286795d67482SBill Paul static int
28683f74909aSGleb Smirnoff bge_detach(device_t dev)
286995d67482SBill Paul {
287095d67482SBill Paul 	struct bge_softc *sc;
287195d67482SBill Paul 	struct ifnet *ifp;
287295d67482SBill Paul 
287395d67482SBill Paul 	sc = device_get_softc(dev);
2874fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
287595d67482SBill Paul 
287675719184SGleb Smirnoff #ifdef DEVICE_POLLING
287775719184SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING)
287875719184SGleb Smirnoff 		ether_poll_deregister(ifp);
287975719184SGleb Smirnoff #endif
288075719184SGleb Smirnoff 
28810f9bd73bSSam Leffler 	BGE_LOCK(sc);
288295d67482SBill Paul 	bge_stop(sc);
288395d67482SBill Paul 	bge_reset(sc);
28840f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
28850f9bd73bSSam Leffler 
28865dda8085SOleg Bulyzhin 	callout_drain(&sc->bge_stat_ch);
28875dda8085SOleg Bulyzhin 
28880f9bd73bSSam Leffler 	ether_ifdetach(ifp);
288995d67482SBill Paul 
2890652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
289195d67482SBill Paul 		ifmedia_removeall(&sc->bge_ifmedia);
289295d67482SBill Paul 	} else {
289395d67482SBill Paul 		bus_generic_detach(dev);
289495d67482SBill Paul 		device_delete_child(dev, sc->bge_miibus);
289595d67482SBill Paul 	}
289695d67482SBill Paul 
289795d67482SBill Paul 	bge_release_resources(sc);
289895d67482SBill Paul 
289995d67482SBill Paul 	return (0);
290095d67482SBill Paul }
290195d67482SBill Paul 
290295d67482SBill Paul static void
29033f74909aSGleb Smirnoff bge_release_resources(struct bge_softc *sc)
290495d67482SBill Paul {
290595d67482SBill Paul 	device_t dev;
290695d67482SBill Paul 
290795d67482SBill Paul 	dev = sc->bge_dev;
290895d67482SBill Paul 
290995d67482SBill Paul 	if (sc->bge_intrhand != NULL)
291095d67482SBill Paul 		bus_teardown_intr(dev, sc->bge_irq, sc->bge_intrhand);
291195d67482SBill Paul 
291295d67482SBill Paul 	if (sc->bge_irq != NULL)
2913724bd939SJohn Polstra 		bus_release_resource(dev, SYS_RES_IRQ,
2914724bd939SJohn Polstra 		    sc->bge_flags & BGE_FLAG_MSI ? 1 : 0, sc->bge_irq);
2915724bd939SJohn Polstra 
29160a55a034SJung-uk Kim #if __FreeBSD_version > 602105
2917724bd939SJohn Polstra 	if (sc->bge_flags & BGE_FLAG_MSI)
2918724bd939SJohn Polstra 		pci_release_msi(dev);
29194e35d186SJung-uk Kim #endif
292095d67482SBill Paul 
292195d67482SBill Paul 	if (sc->bge_res != NULL)
292295d67482SBill Paul 		bus_release_resource(dev, SYS_RES_MEMORY,
292395d67482SBill Paul 		    BGE_PCI_BAR0, sc->bge_res);
292495d67482SBill Paul 
2925ad61f896SRuslan Ermilov 	if (sc->bge_ifp != NULL)
2926ad61f896SRuslan Ermilov 		if_free(sc->bge_ifp);
2927ad61f896SRuslan Ermilov 
2928f41ac2beSBill Paul 	bge_dma_free(sc);
292995d67482SBill Paul 
29300f9bd73bSSam Leffler 	if (mtx_initialized(&sc->bge_mtx))	/* XXX */
29310f9bd73bSSam Leffler 		BGE_LOCK_DESTROY(sc);
293295d67482SBill Paul }
293395d67482SBill Paul 
29348cb1383cSDoug Ambrisko static int
29353f74909aSGleb Smirnoff bge_reset(struct bge_softc *sc)
293695d67482SBill Paul {
293795d67482SBill Paul 	device_t dev;
29385fea260fSMarius Strobl 	uint32_t cachesize, command, pcistate, reset, val;
29396f8718a3SScott Long 	void (*write_op)(struct bge_softc *, int, int);
29405fea260fSMarius Strobl 	int i;
294195d67482SBill Paul 
294295d67482SBill Paul 	dev = sc->bge_dev;
294395d67482SBill Paul 
294438cc658fSJohn Baldwin 	if (BGE_IS_575X_PLUS(sc) && !BGE_IS_5714_FAMILY(sc) &&
294538cc658fSJohn Baldwin 	    (sc->bge_asicrev != BGE_ASICREV_BCM5906)) {
29466f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_PCIE)
29476f8718a3SScott Long 			write_op = bge_writemem_direct;
29486f8718a3SScott Long 		else
29496f8718a3SScott Long 			write_op = bge_writemem_ind;
29509ba784dbSScott Long 	} else
29516f8718a3SScott Long 		write_op = bge_writereg_ind;
29526f8718a3SScott Long 
295395d67482SBill Paul 	/* Save some important PCI state. */
295495d67482SBill Paul 	cachesize = pci_read_config(dev, BGE_PCI_CACHESZ, 4);
295595d67482SBill Paul 	command = pci_read_config(dev, BGE_PCI_CMD, 4);
295695d67482SBill Paul 	pcistate = pci_read_config(dev, BGE_PCI_PCISTATE, 4);
295795d67482SBill Paul 
295895d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MISC_CTL,
295995d67482SBill Paul 	    BGE_PCIMISCCTL_INDIRECT_ACCESS | BGE_PCIMISCCTL_MASK_PCI_INTR |
2960e907febfSPyun YongHyeon 	    BGE_HIF_SWAP_OPTIONS | BGE_PCIMISCCTL_PCISTATE_RW, 4);
296195d67482SBill Paul 
29626f8718a3SScott Long 	/* Disable fastboot on controllers that support it. */
29636f8718a3SScott Long 	if (sc->bge_asicrev == BGE_ASICREV_BCM5752 ||
2964a5779553SStanislav Sedov 	    BGE_IS_5755_PLUS(sc)) {
29656f8718a3SScott Long 		if (bootverbose)
29669ba784dbSScott Long 			device_printf(sc->bge_dev, "Disabling fastboot\n");
29676f8718a3SScott Long 		CSR_WRITE_4(sc, BGE_FASTBOOT_PC, 0x0);
29686f8718a3SScott Long 	}
29696f8718a3SScott Long 
29706f8718a3SScott Long 	/*
29716f8718a3SScott Long 	 * Write the magic number to SRAM at offset 0xB50.
29726f8718a3SScott Long 	 * When firmware finishes its initialization it will
29736f8718a3SScott Long 	 * write ~BGE_MAGIC_NUMBER to the same location.
29746f8718a3SScott Long 	 */
29756f8718a3SScott Long 	bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM, BGE_MAGIC_NUMBER);
29766f8718a3SScott Long 
29770c8aa4eaSJung-uk Kim 	reset = BGE_MISCCFG_RESET_CORE_CLOCKS | BGE_32BITTIME_66MHZ;
2978e53d81eeSPaul Saab 
2979e53d81eeSPaul Saab 	/* XXX: Broadcom Linux driver. */
2980652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_PCIE) {
29810c8aa4eaSJung-uk Kim 		if (CSR_READ_4(sc, 0x7E2C) == 0x60)	/* PCIE 1.0 */
29820c8aa4eaSJung-uk Kim 			CSR_WRITE_4(sc, 0x7E2C, 0x20);
2983e53d81eeSPaul Saab 		if (sc->bge_chipid != BGE_CHIPID_BCM5750_A0) {
2984e53d81eeSPaul Saab 			/* Prevent PCIE link training during global reset */
29850c8aa4eaSJung-uk Kim 			CSR_WRITE_4(sc, BGE_MISC_CFG, 1 << 29);
29860c8aa4eaSJung-uk Kim 			reset |= 1 << 29;
2987e53d81eeSPaul Saab 		}
2988e53d81eeSPaul Saab 	}
2989e53d81eeSPaul Saab 
299021c9e407SDavid Christensen 	/*
29916f8718a3SScott Long 	 * Set GPHY Power Down Override to leave GPHY
29926f8718a3SScott Long 	 * powered up in D0 uninitialized.
29936f8718a3SScott Long 	 */
29945345bad0SScott Long 	if (BGE_IS_5705_PLUS(sc))
29956f8718a3SScott Long 		reset |= 0x04000000;
29966f8718a3SScott Long 
299795d67482SBill Paul 	/* Issue global reset */
29986f8718a3SScott Long 	write_op(sc, BGE_MISC_CFG, reset);
299995d67482SBill Paul 
300038cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906) {
30015fea260fSMarius Strobl 		val = CSR_READ_4(sc, BGE_VCPU_STATUS);
300238cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_VCPU_STATUS,
30035fea260fSMarius Strobl 		    val | BGE_VCPU_STATUS_DRV_RESET);
30045fea260fSMarius Strobl 		val = CSR_READ_4(sc, BGE_VCPU_EXT_CTRL);
300538cc658fSJohn Baldwin 		CSR_WRITE_4(sc, BGE_VCPU_EXT_CTRL,
30065fea260fSMarius Strobl 		    val & ~BGE_VCPU_EXT_CTRL_HALT_CPU);
300738cc658fSJohn Baldwin 	}
300838cc658fSJohn Baldwin 
300995d67482SBill Paul 	DELAY(1000);
301095d67482SBill Paul 
3011e53d81eeSPaul Saab 	/* XXX: Broadcom Linux driver. */
3012652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_PCIE) {
3013e53d81eeSPaul Saab 		if (sc->bge_chipid == BGE_CHIPID_BCM5750_A0) {
3014e53d81eeSPaul Saab 			DELAY(500000); /* wait for link training to complete */
30155fea260fSMarius Strobl 			val = pci_read_config(dev, 0xC4, 4);
30165fea260fSMarius Strobl 			pci_write_config(dev, 0xC4, val | (1 << 15), 4);
3017e53d81eeSPaul Saab 		}
30189ba784dbSScott Long 		/*
30199ba784dbSScott Long 		 * Set PCIE max payload size to 128 bytes and clear error
30209ba784dbSScott Long 		 * status.
30219ba784dbSScott Long 		 */
30220c8aa4eaSJung-uk Kim 		pci_write_config(dev, 0xD8, 0xF5000, 4);
3023e53d81eeSPaul Saab 	}
3024e53d81eeSPaul Saab 
30253f74909aSGleb Smirnoff 	/* Reset some of the PCI state that got zapped by reset. */
302695d67482SBill Paul 	pci_write_config(dev, BGE_PCI_MISC_CTL,
302795d67482SBill Paul 	    BGE_PCIMISCCTL_INDIRECT_ACCESS | BGE_PCIMISCCTL_MASK_PCI_INTR |
3028e907febfSPyun YongHyeon 	    BGE_HIF_SWAP_OPTIONS | BGE_PCIMISCCTL_PCISTATE_RW, 4);
302995d67482SBill Paul 	pci_write_config(dev, BGE_PCI_CACHESZ, cachesize, 4);
303095d67482SBill Paul 	pci_write_config(dev, BGE_PCI_CMD, command, 4);
30310c8aa4eaSJung-uk Kim 	write_op(sc, BGE_MISC_CFG, BGE_32BITTIME_66MHZ);
303295d67482SBill Paul 
3033bf6ef57aSJohn Polstra 	/* Re-enable MSI, if neccesary, and enable the memory arbiter. */
30344c0da0ffSGleb Smirnoff 	if (BGE_IS_5714_FAMILY(sc)) {
3035bf6ef57aSJohn Polstra 		/* This chip disables MSI on reset. */
3036bf6ef57aSJohn Polstra 		if (sc->bge_flags & BGE_FLAG_MSI) {
3037bf6ef57aSJohn Polstra 			val = pci_read_config(dev, BGE_PCI_MSI_CTL, 2);
3038bf6ef57aSJohn Polstra 			pci_write_config(dev, BGE_PCI_MSI_CTL,
3039bf6ef57aSJohn Polstra 			    val | PCIM_MSICTRL_MSI_ENABLE, 2);
3040bf6ef57aSJohn Polstra 			val = CSR_READ_4(sc, BGE_MSI_MODE);
3041bf6ef57aSJohn Polstra 			CSR_WRITE_4(sc, BGE_MSI_MODE,
3042bf6ef57aSJohn Polstra 			    val | BGE_MSIMODE_ENABLE);
3043bf6ef57aSJohn Polstra 		}
30444c0da0ffSGleb Smirnoff 		val = CSR_READ_4(sc, BGE_MARB_MODE);
30454c0da0ffSGleb Smirnoff 		CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE | val);
30464c0da0ffSGleb Smirnoff 	} else
3047a7b0c314SPaul Saab 		CSR_WRITE_4(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE);
3048a7b0c314SPaul Saab 
304938cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906) {
305038cc658fSJohn Baldwin 		for (i = 0; i < BGE_TIMEOUT; i++) {
305138cc658fSJohn Baldwin 			val = CSR_READ_4(sc, BGE_VCPU_STATUS);
305238cc658fSJohn Baldwin 			if (val & BGE_VCPU_STATUS_INIT_DONE)
305338cc658fSJohn Baldwin 				break;
305438cc658fSJohn Baldwin 			DELAY(100);
305538cc658fSJohn Baldwin 		}
305638cc658fSJohn Baldwin 		if (i == BGE_TIMEOUT) {
305738cc658fSJohn Baldwin 			device_printf(sc->bge_dev, "reset timed out\n");
305838cc658fSJohn Baldwin 			return (1);
305938cc658fSJohn Baldwin 		}
306038cc658fSJohn Baldwin 	} else {
306195d67482SBill Paul 		/*
30626f8718a3SScott Long 		 * Poll until we see the 1's complement of the magic number.
306308013fd3SMarius Strobl 		 * This indicates that the firmware initialization is complete.
30645fea260fSMarius Strobl 		 * We expect this to fail if no chip containing the Ethernet
30655fea260fSMarius Strobl 		 * address is fitted though.
306695d67482SBill Paul 		 */
306795d67482SBill Paul 		for (i = 0; i < BGE_TIMEOUT; i++) {
3068d5d23857SJung-uk Kim 			DELAY(10);
306995d67482SBill Paul 			val = bge_readmem_ind(sc, BGE_SOFTWARE_GENCOMM);
307095d67482SBill Paul 			if (val == ~BGE_MAGIC_NUMBER)
307195d67482SBill Paul 				break;
307295d67482SBill Paul 		}
307395d67482SBill Paul 
30745fea260fSMarius Strobl 		if ((sc->bge_flags & BGE_FLAG_EADDR) && i == BGE_TIMEOUT)
30759ba784dbSScott Long 			device_printf(sc->bge_dev, "firmware handshake timed out, "
30769ba784dbSScott Long 			    "found 0x%08x\n", val);
307738cc658fSJohn Baldwin 	}
307895d67482SBill Paul 
307995d67482SBill Paul 	/*
308095d67482SBill Paul 	 * XXX Wait for the value of the PCISTATE register to
308195d67482SBill Paul 	 * return to its original pre-reset state. This is a
308295d67482SBill Paul 	 * fairly good indicator of reset completion. If we don't
308395d67482SBill Paul 	 * wait for the reset to fully complete, trying to read
308495d67482SBill Paul 	 * from the device's non-PCI registers may yield garbage
308595d67482SBill Paul 	 * results.
308695d67482SBill Paul 	 */
308795d67482SBill Paul 	for (i = 0; i < BGE_TIMEOUT; i++) {
308895d67482SBill Paul 		if (pci_read_config(dev, BGE_PCI_PCISTATE, 4) == pcistate)
308995d67482SBill Paul 			break;
309095d67482SBill Paul 		DELAY(10);
309195d67482SBill Paul 	}
309295d67482SBill Paul 
30936f8718a3SScott Long 	if (sc->bge_flags & BGE_FLAG_PCIE) {
30940c8aa4eaSJung-uk Kim 		reset = bge_readmem_ind(sc, 0x7C00);
30950c8aa4eaSJung-uk Kim 		bge_writemem_ind(sc, 0x7C00, reset | (1 << 25));
30966f8718a3SScott Long 	}
30976f8718a3SScott Long 
30983f74909aSGleb Smirnoff 	/* Fix up byte swapping. */
3099e907febfSPyun YongHyeon 	CSR_WRITE_4(sc, BGE_MODE_CTL, BGE_DMA_SWAP_OPTIONS |
310095d67482SBill Paul 	    BGE_MODECTL_BYTESWAP_DATA);
310195d67482SBill Paul 
31028cb1383cSDoug Ambrisko 	/* Tell the ASF firmware we are up */
31038cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_STACKUP)
31048cb1383cSDoug Ambrisko 		BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
31058cb1383cSDoug Ambrisko 
310695d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_MODE, 0);
310795d67482SBill Paul 
3108da3003f0SBill Paul 	/*
3109da3003f0SBill Paul 	 * The 5704 in TBI mode apparently needs some special
3110da3003f0SBill Paul 	 * adjustment to insure the SERDES drive level is set
3111da3003f0SBill Paul 	 * to 1.2V.
3112da3003f0SBill Paul 	 */
3113652ae483SGleb Smirnoff 	if (sc->bge_asicrev == BGE_ASICREV_BCM5704 &&
3114652ae483SGleb Smirnoff 	    sc->bge_flags & BGE_FLAG_TBI) {
31155fea260fSMarius Strobl 		val = CSR_READ_4(sc, BGE_SERDES_CFG);
31165fea260fSMarius Strobl 		val = (val & ~0xFFF) | 0x880;
31175fea260fSMarius Strobl 		CSR_WRITE_4(sc, BGE_SERDES_CFG, val);
3118da3003f0SBill Paul 	}
3119da3003f0SBill Paul 
3120e53d81eeSPaul Saab 	/* XXX: Broadcom Linux driver. */
3121652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_PCIE &&
3122652ae483SGleb Smirnoff 	    sc->bge_chipid != BGE_CHIPID_BCM5750_A0) {
31235fea260fSMarius Strobl 		val = CSR_READ_4(sc, 0x7C00);
31245fea260fSMarius Strobl 		CSR_WRITE_4(sc, 0x7C00, val | (1 << 25));
3125e53d81eeSPaul Saab 	}
312695d67482SBill Paul 	DELAY(10000);
31278cb1383cSDoug Ambrisko 
31288cb1383cSDoug Ambrisko 	return(0);
312995d67482SBill Paul }
313095d67482SBill Paul 
313195d67482SBill Paul /*
313295d67482SBill Paul  * Frame reception handling. This is called if there's a frame
313395d67482SBill Paul  * on the receive return list.
313495d67482SBill Paul  *
313595d67482SBill Paul  * Note: we have to be able to handle two possibilities here:
31361be6acb7SGleb Smirnoff  * 1) the frame is from the jumbo receive ring
313795d67482SBill Paul  * 2) the frame is from the standard receive ring
313895d67482SBill Paul  */
313995d67482SBill Paul 
31401abcdbd1SAttilio Rao static int
31413f74909aSGleb Smirnoff bge_rxeof(struct bge_softc *sc)
314295d67482SBill Paul {
314395d67482SBill Paul 	struct ifnet *ifp;
31441abcdbd1SAttilio Rao 	int rx_npkts = 0, stdcnt = 0, jumbocnt = 0;
31457f21e273SStanislav Sedov 	uint16_t rx_prod, rx_cons;
314695d67482SBill Paul 
31470f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
31487f21e273SStanislav Sedov 	rx_cons = sc->bge_rx_saved_considx;
31497f21e273SStanislav Sedov 	rx_prod = sc->bge_ldata.bge_status_block->bge_idx[0].bge_rx_prod_idx;
31500f9bd73bSSam Leffler 
31513f74909aSGleb Smirnoff 	/* Nothing to do. */
31527f21e273SStanislav Sedov 	if (rx_cons == rx_prod)
31531abcdbd1SAttilio Rao 		return (rx_npkts);
3154cfcb5025SOleg Bulyzhin 
3155fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
315695d67482SBill Paul 
3157f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag,
3158e65bed95SPyun YongHyeon 	    sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_POSTREAD);
3159f41ac2beSBill Paul 	bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
316015eda801SStanislav Sedov 	    sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_POSTWRITE);
3161c215fd77SPyun YongHyeon 	if (ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN + ETHER_VLAN_ENCAP_LEN >
3162c215fd77SPyun YongHyeon 	    (MCLBYTES - ETHER_ALIGN))
3163f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
316415eda801SStanislav Sedov 		    sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_POSTWRITE);
3165f41ac2beSBill Paul 
31667f21e273SStanislav Sedov 	while (rx_cons != rx_prod) {
316795d67482SBill Paul 		struct bge_rx_bd	*cur_rx;
31683f74909aSGleb Smirnoff 		uint32_t		rxidx;
316995d67482SBill Paul 		struct mbuf		*m = NULL;
31703f74909aSGleb Smirnoff 		uint16_t		vlan_tag = 0;
317195d67482SBill Paul 		int			have_tag = 0;
317295d67482SBill Paul 
317375719184SGleb Smirnoff #ifdef DEVICE_POLLING
317475719184SGleb Smirnoff 		if (ifp->if_capenable & IFCAP_POLLING) {
317575719184SGleb Smirnoff 			if (sc->rxcycles <= 0)
317675719184SGleb Smirnoff 				break;
317775719184SGleb Smirnoff 			sc->rxcycles--;
317875719184SGleb Smirnoff 		}
317975719184SGleb Smirnoff #endif
318075719184SGleb Smirnoff 
31817f21e273SStanislav Sedov 		cur_rx = &sc->bge_ldata.bge_rx_return_ring[rx_cons];
318295d67482SBill Paul 
318395d67482SBill Paul 		rxidx = cur_rx->bge_idx;
31847f21e273SStanislav Sedov 		BGE_INC(rx_cons, sc->bge_return_ring_cnt);
318595d67482SBill Paul 
3186cb2eacc7SYaroslav Tykhiy 		if (ifp->if_capenable & IFCAP_VLAN_HWTAGGING &&
3187cb2eacc7SYaroslav Tykhiy 		    cur_rx->bge_flags & BGE_RXBDFLAG_VLAN_TAG) {
318895d67482SBill Paul 			have_tag = 1;
318995d67482SBill Paul 			vlan_tag = cur_rx->bge_vlan_tag;
319095d67482SBill Paul 		}
319195d67482SBill Paul 
319295d67482SBill Paul 		if (cur_rx->bge_flags & BGE_RXBDFLAG_JUMBO_RING) {
319395d67482SBill Paul 			jumbocnt++;
3194943787f3SPyun YongHyeon 			m = sc->bge_cdata.bge_rx_jumbo_chain[rxidx];
319595d67482SBill Paul 			if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) {
3196943787f3SPyun YongHyeon 				BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT);
319795d67482SBill Paul 				ifp->if_ierrors++;
319895d67482SBill Paul 				continue;
319995d67482SBill Paul 			}
3200943787f3SPyun YongHyeon 			if (bge_newbuf_jumbo(sc, rxidx) != 0) {
3201943787f3SPyun YongHyeon 				BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT);
3202943787f3SPyun YongHyeon 				ifp->if_iqdrops++;
320395d67482SBill Paul 				continue;
320495d67482SBill Paul 			}
320503e78bd0SPyun YongHyeon 			BGE_INC(sc->bge_jumbo, BGE_JUMBO_RX_RING_CNT);
320695d67482SBill Paul 		} else {
320795d67482SBill Paul 			stdcnt++;
320895d67482SBill Paul 			if (cur_rx->bge_flags & BGE_RXBDFLAG_ERROR) {
3209943787f3SPyun YongHyeon 				BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT);
321095d67482SBill Paul 				ifp->if_ierrors++;
321195d67482SBill Paul 				continue;
321295d67482SBill Paul 			}
3213943787f3SPyun YongHyeon 			m = sc->bge_cdata.bge_rx_std_chain[rxidx];
3214943787f3SPyun YongHyeon 			if (bge_newbuf_std(sc, rxidx) != 0) {
3215943787f3SPyun YongHyeon 				BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT);
3216943787f3SPyun YongHyeon 				ifp->if_iqdrops++;
321795d67482SBill Paul 				continue;
321895d67482SBill Paul 			}
321903e78bd0SPyun YongHyeon 			BGE_INC(sc->bge_std, BGE_STD_RX_RING_CNT);
322095d67482SBill Paul 		}
322195d67482SBill Paul 
322295d67482SBill Paul 		ifp->if_ipackets++;
3223e65bed95SPyun YongHyeon #ifndef __NO_STRICT_ALIGNMENT
3224e255b776SJohn Polstra 		/*
3225e65bed95SPyun YongHyeon 		 * For architectures with strict alignment we must make sure
3226e65bed95SPyun YongHyeon 		 * the payload is aligned.
3227e255b776SJohn Polstra 		 */
3228652ae483SGleb Smirnoff 		if (sc->bge_flags & BGE_FLAG_RX_ALIGNBUG) {
3229e255b776SJohn Polstra 			bcopy(m->m_data, m->m_data + ETHER_ALIGN,
3230e255b776SJohn Polstra 			    cur_rx->bge_len);
3231e255b776SJohn Polstra 			m->m_data += ETHER_ALIGN;
3232e255b776SJohn Polstra 		}
3233e255b776SJohn Polstra #endif
3234473851baSPaul Saab 		m->m_pkthdr.len = m->m_len = cur_rx->bge_len - ETHER_CRC_LEN;
323595d67482SBill Paul 		m->m_pkthdr.rcvif = ifp;
323695d67482SBill Paul 
3237b874fdd4SYaroslav Tykhiy 		if (ifp->if_capenable & IFCAP_RXCSUM) {
323878178cd1SGleb Smirnoff 			if (cur_rx->bge_flags & BGE_RXBDFLAG_IP_CSUM) {
323995d67482SBill Paul 				m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
32400c8aa4eaSJung-uk Kim 				if ((cur_rx->bge_ip_csum ^ 0xFFFF) == 0)
32410c8aa4eaSJung-uk Kim 					m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
324278178cd1SGleb Smirnoff 			}
3243d375e524SGleb Smirnoff 			if (cur_rx->bge_flags & BGE_RXBDFLAG_TCP_UDP_CSUM &&
3244d375e524SGleb Smirnoff 			    m->m_pkthdr.len >= ETHER_MIN_NOPAD) {
324595d67482SBill Paul 				m->m_pkthdr.csum_data =
324695d67482SBill Paul 				    cur_rx->bge_tcp_udp_csum;
3247ee7ef91cSOleg Bulyzhin 				m->m_pkthdr.csum_flags |=
3248ee7ef91cSOleg Bulyzhin 				    CSUM_DATA_VALID | CSUM_PSEUDO_HDR;
324995d67482SBill Paul 			}
325095d67482SBill Paul 		}
325195d67482SBill Paul 
325295d67482SBill Paul 		/*
3253673d9191SSam Leffler 		 * If we received a packet with a vlan tag,
3254673d9191SSam Leffler 		 * attach that information to the packet.
325595d67482SBill Paul 		 */
3256d147662cSGleb Smirnoff 		if (have_tag) {
32574e35d186SJung-uk Kim #if __FreeBSD_version > 700022
325878ba57b9SAndre Oppermann 			m->m_pkthdr.ether_vtag = vlan_tag;
325978ba57b9SAndre Oppermann 			m->m_flags |= M_VLANTAG;
32604e35d186SJung-uk Kim #else
32614e35d186SJung-uk Kim 			VLAN_INPUT_TAG_NEW(ifp, m, vlan_tag);
32624e35d186SJung-uk Kim 			if (m == NULL)
32634e35d186SJung-uk Kim 				continue;
32644e35d186SJung-uk Kim #endif
3265d147662cSGleb Smirnoff 		}
326695d67482SBill Paul 
32670f9bd73bSSam Leffler 		BGE_UNLOCK(sc);
3268673d9191SSam Leffler 		(*ifp->if_input)(ifp, m);
32690f9bd73bSSam Leffler 		BGE_LOCK(sc);
3270d4da719cSAttilio Rao 		rx_npkts++;
327125e13e68SXin LI 
327225e13e68SXin LI 		if (!(ifp->if_drv_flags & IFF_DRV_RUNNING))
32738cf7d13dSAttilio Rao 			return (rx_npkts);
327495d67482SBill Paul 	}
327595d67482SBill Paul 
327615eda801SStanislav Sedov 	bus_dmamap_sync(sc->bge_cdata.bge_rx_return_ring_tag,
327715eda801SStanislav Sedov 	    sc->bge_cdata.bge_rx_return_ring_map, BUS_DMASYNC_PREREAD);
3278e65bed95SPyun YongHyeon 	if (stdcnt > 0)
3279f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_std_ring_tag,
3280e65bed95SPyun YongHyeon 		    sc->bge_cdata.bge_rx_std_ring_map, BUS_DMASYNC_PREWRITE);
32814c0da0ffSGleb Smirnoff 
3282c215fd77SPyun YongHyeon 	if (jumbocnt > 0)
3283f41ac2beSBill Paul 		bus_dmamap_sync(sc->bge_cdata.bge_rx_jumbo_ring_tag,
32844c0da0ffSGleb Smirnoff 		    sc->bge_cdata.bge_rx_jumbo_ring_map, BUS_DMASYNC_PREWRITE);
3285f41ac2beSBill Paul 
32867f21e273SStanislav Sedov 	sc->bge_rx_saved_considx = rx_cons;
328738cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_RX_CONS0_LO, sc->bge_rx_saved_considx);
328895d67482SBill Paul 	if (stdcnt)
328938cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_RX_STD_PROD_LO, sc->bge_std);
329095d67482SBill Paul 	if (jumbocnt)
329138cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_RX_JUMBO_PROD_LO, sc->bge_jumbo);
32926b037352SJung-uk Kim #ifdef notyet
32936b037352SJung-uk Kim 	/*
32946b037352SJung-uk Kim 	 * This register wraps very quickly under heavy packet drops.
32956b037352SJung-uk Kim 	 * If you need correct statistics, you can enable this check.
32966b037352SJung-uk Kim 	 */
32976b037352SJung-uk Kim 	if (BGE_IS_5705_PLUS(sc))
32986b037352SJung-uk Kim 		ifp->if_ierrors += CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS);
32996b037352SJung-uk Kim #endif
33001abcdbd1SAttilio Rao 	return (rx_npkts);
330195d67482SBill Paul }
330295d67482SBill Paul 
330395d67482SBill Paul static void
33043f74909aSGleb Smirnoff bge_txeof(struct bge_softc *sc)
330595d67482SBill Paul {
330695d67482SBill Paul 	struct bge_tx_bd *cur_tx = NULL;
330795d67482SBill Paul 	struct ifnet *ifp;
330895d67482SBill Paul 
33090f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
33100f9bd73bSSam Leffler 
33113f74909aSGleb Smirnoff 	/* Nothing to do. */
3312cfcb5025SOleg Bulyzhin 	if (sc->bge_tx_saved_considx ==
3313cfcb5025SOleg Bulyzhin 	    sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx)
3314cfcb5025SOleg Bulyzhin 		return;
3315cfcb5025SOleg Bulyzhin 
3316fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
331795d67482SBill Paul 
3318e65bed95SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_tx_ring_tag,
3319e65bed95SPyun YongHyeon 	    sc->bge_cdata.bge_tx_ring_map,
3320e65bed95SPyun YongHyeon 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
332195d67482SBill Paul 	/*
332295d67482SBill Paul 	 * Go through our tx ring and free mbufs for those
332395d67482SBill Paul 	 * frames that have been sent.
332495d67482SBill Paul 	 */
332595d67482SBill Paul 	while (sc->bge_tx_saved_considx !=
3326f41ac2beSBill Paul 	    sc->bge_ldata.bge_status_block->bge_idx[0].bge_tx_cons_idx) {
33273f74909aSGleb Smirnoff 		uint32_t		idx = 0;
332895d67482SBill Paul 
332995d67482SBill Paul 		idx = sc->bge_tx_saved_considx;
3330f41ac2beSBill Paul 		cur_tx = &sc->bge_ldata.bge_tx_ring[idx];
333195d67482SBill Paul 		if (cur_tx->bge_flags & BGE_TXBDFLAG_END)
333295d67482SBill Paul 			ifp->if_opackets++;
333395d67482SBill Paul 		if (sc->bge_cdata.bge_tx_chain[idx] != NULL) {
33340ac56796SPyun YongHyeon 			bus_dmamap_sync(sc->bge_cdata.bge_tx_mtag,
3335e65bed95SPyun YongHyeon 			    sc->bge_cdata.bge_tx_dmamap[idx],
3336e65bed95SPyun YongHyeon 			    BUS_DMASYNC_POSTWRITE);
33370ac56796SPyun YongHyeon 			bus_dmamap_unload(sc->bge_cdata.bge_tx_mtag,
3338f41ac2beSBill Paul 			    sc->bge_cdata.bge_tx_dmamap[idx]);
3339e65bed95SPyun YongHyeon 			m_freem(sc->bge_cdata.bge_tx_chain[idx]);
3340e65bed95SPyun YongHyeon 			sc->bge_cdata.bge_tx_chain[idx] = NULL;
334195d67482SBill Paul 		}
334295d67482SBill Paul 		sc->bge_txcnt--;
334395d67482SBill Paul 		BGE_INC(sc->bge_tx_saved_considx, BGE_TX_RING_CNT);
334495d67482SBill Paul 	}
334595d67482SBill Paul 
334695d67482SBill Paul 	if (cur_tx != NULL)
334713f4c340SRobert Watson 		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
33485b01e77cSBruce Evans 	if (sc->bge_txcnt == 0)
33495b01e77cSBruce Evans 		sc->bge_timer = 0;
335095d67482SBill Paul }
335195d67482SBill Paul 
335275719184SGleb Smirnoff #ifdef DEVICE_POLLING
33531abcdbd1SAttilio Rao static int
335475719184SGleb Smirnoff bge_poll(struct ifnet *ifp, enum poll_cmd cmd, int count)
335575719184SGleb Smirnoff {
335675719184SGleb Smirnoff 	struct bge_softc *sc = ifp->if_softc;
3357366454f2SOleg Bulyzhin 	uint32_t statusword;
33581abcdbd1SAttilio Rao 	int rx_npkts = 0;
335975719184SGleb Smirnoff 
33603f74909aSGleb Smirnoff 	BGE_LOCK(sc);
33613f74909aSGleb Smirnoff 	if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) {
33623f74909aSGleb Smirnoff 		BGE_UNLOCK(sc);
33631abcdbd1SAttilio Rao 		return (rx_npkts);
33643f74909aSGleb Smirnoff 	}
336575719184SGleb Smirnoff 
3366dab5cd05SOleg Bulyzhin 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
3367e65bed95SPyun YongHyeon 	    sc->bge_cdata.bge_status_map, BUS_DMASYNC_POSTREAD);
3368dab5cd05SOleg Bulyzhin 
33693f74909aSGleb Smirnoff 	statusword = atomic_readandclear_32(
33703f74909aSGleb Smirnoff 	    &sc->bge_ldata.bge_status_block->bge_status);
3371dab5cd05SOleg Bulyzhin 
3372dab5cd05SOleg Bulyzhin 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
3373e65bed95SPyun YongHyeon 	    sc->bge_cdata.bge_status_map, BUS_DMASYNC_PREREAD);
3374366454f2SOleg Bulyzhin 
33750c8aa4eaSJung-uk Kim 	/* Note link event. It will be processed by POLL_AND_CHECK_STATUS. */
3376366454f2SOleg Bulyzhin 	if (statusword & BGE_STATFLAG_LINKSTATE_CHANGED)
3377366454f2SOleg Bulyzhin 		sc->bge_link_evt++;
3378366454f2SOleg Bulyzhin 
3379366454f2SOleg Bulyzhin 	if (cmd == POLL_AND_CHECK_STATUS)
3380366454f2SOleg Bulyzhin 		if ((sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
33814c0da0ffSGleb Smirnoff 		    sc->bge_chipid != BGE_CHIPID_BCM5700_B2) ||
3382652ae483SGleb Smirnoff 		    sc->bge_link_evt || (sc->bge_flags & BGE_FLAG_TBI))
3383366454f2SOleg Bulyzhin 			bge_link_upd(sc);
3384366454f2SOleg Bulyzhin 
3385366454f2SOleg Bulyzhin 	sc->rxcycles = count;
33861abcdbd1SAttilio Rao 	rx_npkts = bge_rxeof(sc);
338725e13e68SXin LI 	if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) {
338825e13e68SXin LI 		BGE_UNLOCK(sc);
33898cf7d13dSAttilio Rao 		return (rx_npkts);
339025e13e68SXin LI 	}
3391366454f2SOleg Bulyzhin 	bge_txeof(sc);
3392366454f2SOleg Bulyzhin 	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
3393366454f2SOleg Bulyzhin 		bge_start_locked(ifp);
33943f74909aSGleb Smirnoff 
33953f74909aSGleb Smirnoff 	BGE_UNLOCK(sc);
33961abcdbd1SAttilio Rao 	return (rx_npkts);
339775719184SGleb Smirnoff }
339875719184SGleb Smirnoff #endif /* DEVICE_POLLING */
339975719184SGleb Smirnoff 
340095d67482SBill Paul static void
34013f74909aSGleb Smirnoff bge_intr(void *xsc)
340295d67482SBill Paul {
340395d67482SBill Paul 	struct bge_softc *sc;
340495d67482SBill Paul 	struct ifnet *ifp;
3405dab5cd05SOleg Bulyzhin 	uint32_t statusword;
340695d67482SBill Paul 
340795d67482SBill Paul 	sc = xsc;
3408f41ac2beSBill Paul 
34090f9bd73bSSam Leffler 	BGE_LOCK(sc);
34100f9bd73bSSam Leffler 
3411dab5cd05SOleg Bulyzhin 	ifp = sc->bge_ifp;
3412dab5cd05SOleg Bulyzhin 
341375719184SGleb Smirnoff #ifdef DEVICE_POLLING
341475719184SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING) {
341575719184SGleb Smirnoff 		BGE_UNLOCK(sc);
341675719184SGleb Smirnoff 		return;
341775719184SGleb Smirnoff 	}
341875719184SGleb Smirnoff #endif
341975719184SGleb Smirnoff 
3420f30cbfc6SScott Long 	/*
3421b848e032SBruce Evans 	 * Ack the interrupt by writing something to BGE_MBX_IRQ0_LO.  Don't
3422b848e032SBruce Evans 	 * disable interrupts by writing nonzero like we used to, since with
3423b848e032SBruce Evans 	 * our current organization this just gives complications and
3424b848e032SBruce Evans 	 * pessimizations for re-enabling interrupts.  We used to have races
3425b848e032SBruce Evans 	 * instead of the necessary complications.  Disabling interrupts
3426b848e032SBruce Evans 	 * would just reduce the chance of a status update while we are
3427b848e032SBruce Evans 	 * running (by switching to the interrupt-mode coalescence
3428b848e032SBruce Evans 	 * parameters), but this chance is already very low so it is more
3429b848e032SBruce Evans 	 * efficient to get another interrupt than prevent it.
3430b848e032SBruce Evans 	 *
3431b848e032SBruce Evans 	 * We do the ack first to ensure another interrupt if there is a
3432b848e032SBruce Evans 	 * status update after the ack.  We don't check for the status
3433b848e032SBruce Evans 	 * changing later because it is more efficient to get another
3434b848e032SBruce Evans 	 * interrupt than prevent it, not quite as above (not checking is
3435b848e032SBruce Evans 	 * a smaller optimization than not toggling the interrupt enable,
3436b848e032SBruce Evans 	 * since checking doesn't involve PCI accesses and toggling require
3437b848e032SBruce Evans 	 * the status check).  So toggling would probably be a pessimization
3438b848e032SBruce Evans 	 * even with MSI.  It would only be needed for using a task queue.
3439b848e032SBruce Evans 	 */
344038cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_IRQ0_LO, 0);
3441b848e032SBruce Evans 
3442b848e032SBruce Evans 	/*
3443f30cbfc6SScott Long 	 * Do the mandatory PCI flush as well as get the link status.
3444f30cbfc6SScott Long 	 */
3445f30cbfc6SScott Long 	statusword = CSR_READ_4(sc, BGE_MAC_STS) & BGE_MACSTAT_LINK_CHANGED;
3446f41ac2beSBill Paul 
3447f30cbfc6SScott Long 	/* Make sure the descriptor ring indexes are coherent. */
3448f30cbfc6SScott Long 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
3449f30cbfc6SScott Long 	    sc->bge_cdata.bge_status_map, BUS_DMASYNC_POSTREAD);
3450f30cbfc6SScott Long 
34511f313773SOleg Bulyzhin 	if ((sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
34524c0da0ffSGleb Smirnoff 	    sc->bge_chipid != BGE_CHIPID_BCM5700_B2) ||
3453f30cbfc6SScott Long 	    statusword || sc->bge_link_evt)
3454dab5cd05SOleg Bulyzhin 		bge_link_upd(sc);
345595d67482SBill Paul 
345613f4c340SRobert Watson 	if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
34573f74909aSGleb Smirnoff 		/* Check RX return ring producer/consumer. */
345895d67482SBill Paul 		bge_rxeof(sc);
345925e13e68SXin LI 	}
346095d67482SBill Paul 
346125e13e68SXin LI 	if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
34623f74909aSGleb Smirnoff 		/* Check TX ring producer/consumer. */
346395d67482SBill Paul 		bge_txeof(sc);
346495d67482SBill Paul 	}
346595d67482SBill Paul 
346613f4c340SRobert Watson 	if (ifp->if_drv_flags & IFF_DRV_RUNNING &&
346713f4c340SRobert Watson 	    !IFQ_DRV_IS_EMPTY(&ifp->if_snd))
34680f9bd73bSSam Leffler 		bge_start_locked(ifp);
34690f9bd73bSSam Leffler 
347015eda801SStanislav Sedov 	bus_dmamap_sync(sc->bge_cdata.bge_status_tag,
347115eda801SStanislav Sedov 	    sc->bge_cdata.bge_status_map, BUS_DMASYNC_PREREAD);
347215eda801SStanislav Sedov 
34730f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
347495d67482SBill Paul }
347595d67482SBill Paul 
347695d67482SBill Paul static void
34778cb1383cSDoug Ambrisko bge_asf_driver_up(struct bge_softc *sc)
34788cb1383cSDoug Ambrisko {
34798cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_STACKUP) {
34808cb1383cSDoug Ambrisko 		/* Send ASF heartbeat aprox. every 2s */
34818cb1383cSDoug Ambrisko 		if (sc->bge_asf_count)
34828cb1383cSDoug Ambrisko 			sc->bge_asf_count --;
34838cb1383cSDoug Ambrisko 		else {
34848cb1383cSDoug Ambrisko 			sc->bge_asf_count = 5;
34858cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SOFTWARE_GENCOMM_FW,
34868cb1383cSDoug Ambrisko 			    BGE_FW_DRV_ALIVE);
34878cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SOFTWARE_GENNCOMM_FW_LEN, 4);
34888cb1383cSDoug Ambrisko 			bge_writemem_ind(sc, BGE_SOFTWARE_GENNCOMM_FW_DATA, 3);
34898cb1383cSDoug Ambrisko 			CSR_WRITE_4(sc, BGE_CPU_EVENT,
349039153c5aSJung-uk Kim 			    CSR_READ_4(sc, BGE_CPU_EVENT) | (1 << 14));
34918cb1383cSDoug Ambrisko 		}
34928cb1383cSDoug Ambrisko 	}
34938cb1383cSDoug Ambrisko }
34948cb1383cSDoug Ambrisko 
34958cb1383cSDoug Ambrisko static void
3496b74e67fbSGleb Smirnoff bge_tick(void *xsc)
34970f9bd73bSSam Leffler {
3498b74e67fbSGleb Smirnoff 	struct bge_softc *sc = xsc;
349995d67482SBill Paul 	struct mii_data *mii = NULL;
350095d67482SBill Paul 
35010f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
350295d67482SBill Paul 
35035dda8085SOleg Bulyzhin 	/* Synchronize with possible callout reset/stop. */
35045dda8085SOleg Bulyzhin 	if (callout_pending(&sc->bge_stat_ch) ||
35055dda8085SOleg Bulyzhin 	    !callout_active(&sc->bge_stat_ch))
35065dda8085SOleg Bulyzhin 	    	return;
35075dda8085SOleg Bulyzhin 
35087ee00338SJung-uk Kim 	if (BGE_IS_5705_PLUS(sc))
35090434d1b8SBill Paul 		bge_stats_update_regs(sc);
35100434d1b8SBill Paul 	else
351195d67482SBill Paul 		bge_stats_update(sc);
351295d67482SBill Paul 
3513652ae483SGleb Smirnoff 	if ((sc->bge_flags & BGE_FLAG_TBI) == 0) {
351495d67482SBill Paul 		mii = device_get_softc(sc->bge_miibus);
351582b67c01SOleg Bulyzhin 		/*
351682b67c01SOleg Bulyzhin 		 * Do not touch PHY if we have link up. This could break
351782b67c01SOleg Bulyzhin 		 * IPMI/ASF mode or produce extra input errors
351882b67c01SOleg Bulyzhin 		 * (extra errors was reported for bcm5701 & bcm5704).
351982b67c01SOleg Bulyzhin 		 */
352082b67c01SOleg Bulyzhin 		if (!sc->bge_link)
352195d67482SBill Paul 			mii_tick(mii);
35227b97099dSOleg Bulyzhin 	} else {
35237b97099dSOleg Bulyzhin 		/*
35247b97099dSOleg Bulyzhin 		 * Since in TBI mode auto-polling can't be used we should poll
35257b97099dSOleg Bulyzhin 		 * link status manually. Here we register pending link event
35267b97099dSOleg Bulyzhin 		 * and trigger interrupt.
35277b97099dSOleg Bulyzhin 		 */
35287b97099dSOleg Bulyzhin #ifdef DEVICE_POLLING
35293f74909aSGleb Smirnoff 		/* In polling mode we poll link state in bge_poll(). */
35307b97099dSOleg Bulyzhin 		if (!(sc->bge_ifp->if_capenable & IFCAP_POLLING))
35317b97099dSOleg Bulyzhin #endif
35327b97099dSOleg Bulyzhin 		{
35337b97099dSOleg Bulyzhin 		sc->bge_link_evt++;
35344f0794ffSBjoern A. Zeeb 		if (sc->bge_asicrev == BGE_ASICREV_BCM5700 ||
35354f0794ffSBjoern A. Zeeb 		    sc->bge_flags & BGE_FLAG_5788)
35367b97099dSOleg Bulyzhin 			BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_SET);
35374f0794ffSBjoern A. Zeeb 		else
35384f0794ffSBjoern A. Zeeb 			BGE_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW);
35397b97099dSOleg Bulyzhin 		}
3540dab5cd05SOleg Bulyzhin 	}
354195d67482SBill Paul 
35428cb1383cSDoug Ambrisko 	bge_asf_driver_up(sc);
3543b74e67fbSGleb Smirnoff 	bge_watchdog(sc);
35448cb1383cSDoug Ambrisko 
3545dab5cd05SOleg Bulyzhin 	callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc);
354695d67482SBill Paul }
354795d67482SBill Paul 
354895d67482SBill Paul static void
35493f74909aSGleb Smirnoff bge_stats_update_regs(struct bge_softc *sc)
35500434d1b8SBill Paul {
35513f74909aSGleb Smirnoff 	struct ifnet *ifp;
35520434d1b8SBill Paul 
3553fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
35540434d1b8SBill Paul 
35556b037352SJung-uk Kim 	ifp->if_collisions += CSR_READ_4(sc, BGE_MAC_STATS +
35567e6e2507SJung-uk Kim 	    offsetof(struct bge_mac_stats_regs, etherStatsCollisions));
35577e6e2507SJung-uk Kim 
35586b037352SJung-uk Kim 	ifp->if_ierrors += CSR_READ_4(sc, BGE_RXLP_LOCSTAT_IFIN_DROPS);
35590434d1b8SBill Paul }
35600434d1b8SBill Paul 
35610434d1b8SBill Paul static void
35623f74909aSGleb Smirnoff bge_stats_update(struct bge_softc *sc)
356395d67482SBill Paul {
356495d67482SBill Paul 	struct ifnet *ifp;
3565e907febfSPyun YongHyeon 	bus_size_t stats;
35667e6e2507SJung-uk Kim 	uint32_t cnt;	/* current register value */
356795d67482SBill Paul 
3568fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
356995d67482SBill Paul 
3570e907febfSPyun YongHyeon 	stats = BGE_MEMWIN_START + BGE_STATS_BLOCK;
3571e907febfSPyun YongHyeon 
3572e907febfSPyun YongHyeon #define	READ_STAT(sc, stats, stat) \
3573e907febfSPyun YongHyeon 	CSR_READ_4(sc, stats + offsetof(struct bge_stats, stat))
357495d67482SBill Paul 
35758634dfffSJung-uk Kim 	cnt = READ_STAT(sc, stats, txstats.etherStatsCollisions.bge_addr_lo);
35766b037352SJung-uk Kim 	ifp->if_collisions += (uint32_t)(cnt - sc->bge_tx_collisions);
35776fb34dd2SOleg Bulyzhin 	sc->bge_tx_collisions = cnt;
35786fb34dd2SOleg Bulyzhin 
35796fb34dd2SOleg Bulyzhin 	cnt = READ_STAT(sc, stats, ifInDiscards.bge_addr_lo);
35806b037352SJung-uk Kim 	ifp->if_ierrors += (uint32_t)(cnt - sc->bge_rx_discards);
35816fb34dd2SOleg Bulyzhin 	sc->bge_rx_discards = cnt;
35826fb34dd2SOleg Bulyzhin 
35836fb34dd2SOleg Bulyzhin 	cnt = READ_STAT(sc, stats, txstats.ifOutDiscards.bge_addr_lo);
35846b037352SJung-uk Kim 	ifp->if_oerrors += (uint32_t)(cnt - sc->bge_tx_discards);
35856fb34dd2SOleg Bulyzhin 	sc->bge_tx_discards = cnt;
358695d67482SBill Paul 
3587e907febfSPyun YongHyeon #undef	READ_STAT
358895d67482SBill Paul }
358995d67482SBill Paul 
359095d67482SBill Paul /*
3591d375e524SGleb Smirnoff  * Pad outbound frame to ETHER_MIN_NOPAD for an unusual reason.
3592d375e524SGleb Smirnoff  * The bge hardware will pad out Tx runts to ETHER_MIN_NOPAD,
3593d375e524SGleb Smirnoff  * but when such padded frames employ the bge IP/TCP checksum offload,
3594d375e524SGleb Smirnoff  * the hardware checksum assist gives incorrect results (possibly
3595d375e524SGleb Smirnoff  * from incorporating its own padding into the UDP/TCP checksum; who knows).
3596d375e524SGleb Smirnoff  * If we pad such runts with zeros, the onboard checksum comes out correct.
3597d375e524SGleb Smirnoff  */
3598d375e524SGleb Smirnoff static __inline int
3599d375e524SGleb Smirnoff bge_cksum_pad(struct mbuf *m)
3600d375e524SGleb Smirnoff {
3601d375e524SGleb Smirnoff 	int padlen = ETHER_MIN_NOPAD - m->m_pkthdr.len;
3602d375e524SGleb Smirnoff 	struct mbuf *last;
3603d375e524SGleb Smirnoff 
3604d375e524SGleb Smirnoff 	/* If there's only the packet-header and we can pad there, use it. */
3605d375e524SGleb Smirnoff 	if (m->m_pkthdr.len == m->m_len && M_WRITABLE(m) &&
3606d375e524SGleb Smirnoff 	    M_TRAILINGSPACE(m) >= padlen) {
3607d375e524SGleb Smirnoff 		last = m;
3608d375e524SGleb Smirnoff 	} else {
3609d375e524SGleb Smirnoff 		/*
3610d375e524SGleb Smirnoff 		 * Walk packet chain to find last mbuf. We will either
3611d375e524SGleb Smirnoff 		 * pad there, or append a new mbuf and pad it.
3612d375e524SGleb Smirnoff 		 */
3613d375e524SGleb Smirnoff 		for (last = m; last->m_next != NULL; last = last->m_next);
3614d375e524SGleb Smirnoff 		if (!(M_WRITABLE(last) && M_TRAILINGSPACE(last) >= padlen)) {
3615d375e524SGleb Smirnoff 			/* Allocate new empty mbuf, pad it. Compact later. */
3616d375e524SGleb Smirnoff 			struct mbuf *n;
3617d375e524SGleb Smirnoff 
3618d375e524SGleb Smirnoff 			MGET(n, M_DONTWAIT, MT_DATA);
3619d375e524SGleb Smirnoff 			if (n == NULL)
3620d375e524SGleb Smirnoff 				return (ENOBUFS);
3621d375e524SGleb Smirnoff 			n->m_len = 0;
3622d375e524SGleb Smirnoff 			last->m_next = n;
3623d375e524SGleb Smirnoff 			last = n;
3624d375e524SGleb Smirnoff 		}
3625d375e524SGleb Smirnoff 	}
3626d375e524SGleb Smirnoff 
3627d375e524SGleb Smirnoff 	/* Now zero the pad area, to avoid the bge cksum-assist bug. */
3628d375e524SGleb Smirnoff 	memset(mtod(last, caddr_t) + last->m_len, 0, padlen);
3629d375e524SGleb Smirnoff 	last->m_len += padlen;
3630d375e524SGleb Smirnoff 	m->m_pkthdr.len += padlen;
3631d375e524SGleb Smirnoff 
3632d375e524SGleb Smirnoff 	return (0);
3633d375e524SGleb Smirnoff }
3634d375e524SGleb Smirnoff 
3635d375e524SGleb Smirnoff /*
363695d67482SBill Paul  * Encapsulate an mbuf chain in the tx ring  by coupling the mbuf data
363795d67482SBill Paul  * pointers to descriptors.
363895d67482SBill Paul  */
363995d67482SBill Paul static int
3640676ad2c9SGleb Smirnoff bge_encap(struct bge_softc *sc, struct mbuf **m_head, uint32_t *txidx)
364195d67482SBill Paul {
36427e27542aSGleb Smirnoff 	bus_dma_segment_t	segs[BGE_NSEG_NEW];
3643f41ac2beSBill Paul 	bus_dmamap_t		map;
3644676ad2c9SGleb Smirnoff 	struct bge_tx_bd	*d;
3645676ad2c9SGleb Smirnoff 	struct mbuf		*m = *m_head;
36467e27542aSGleb Smirnoff 	uint32_t		idx = *txidx;
3647676ad2c9SGleb Smirnoff 	uint16_t		csum_flags;
36487e27542aSGleb Smirnoff 	int			nsegs, i, error;
364995d67482SBill Paul 
36506909dc43SGleb Smirnoff 	csum_flags = 0;
36516909dc43SGleb Smirnoff 	if (m->m_pkthdr.csum_flags) {
36526909dc43SGleb Smirnoff 		if (m->m_pkthdr.csum_flags & CSUM_IP)
36536909dc43SGleb Smirnoff 			csum_flags |= BGE_TXBDFLAG_IP_CSUM;
36546909dc43SGleb Smirnoff 		if (m->m_pkthdr.csum_flags & (CSUM_TCP | CSUM_UDP)) {
36556909dc43SGleb Smirnoff 			csum_flags |= BGE_TXBDFLAG_TCP_UDP_CSUM;
36566909dc43SGleb Smirnoff 			if (m->m_pkthdr.len < ETHER_MIN_NOPAD &&
36576909dc43SGleb Smirnoff 			    (error = bge_cksum_pad(m)) != 0) {
36586909dc43SGleb Smirnoff 				m_freem(m);
36596909dc43SGleb Smirnoff 				*m_head = NULL;
36606909dc43SGleb Smirnoff 				return (error);
36616909dc43SGleb Smirnoff 			}
36626909dc43SGleb Smirnoff 		}
36636909dc43SGleb Smirnoff 		if (m->m_flags & M_LASTFRAG)
36646909dc43SGleb Smirnoff 			csum_flags |= BGE_TXBDFLAG_IP_FRAG_END;
36656909dc43SGleb Smirnoff 		else if (m->m_flags & M_FRAG)
36666909dc43SGleb Smirnoff 			csum_flags |= BGE_TXBDFLAG_IP_FRAG;
36676909dc43SGleb Smirnoff 	}
36686909dc43SGleb Smirnoff 
36697e27542aSGleb Smirnoff 	map = sc->bge_cdata.bge_tx_dmamap[idx];
36700ac56796SPyun YongHyeon 	error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_tx_mtag, map, m, segs,
3671676ad2c9SGleb Smirnoff 	    &nsegs, BUS_DMA_NOWAIT);
36727e27542aSGleb Smirnoff 	if (error == EFBIG) {
36734eee14cbSMarius Strobl 		m = m_collapse(m, M_DONTWAIT, BGE_NSEG_NEW);
3674676ad2c9SGleb Smirnoff 		if (m == NULL) {
3675676ad2c9SGleb Smirnoff 			m_freem(*m_head);
3676676ad2c9SGleb Smirnoff 			*m_head = NULL;
36777e27542aSGleb Smirnoff 			return (ENOBUFS);
36787e27542aSGleb Smirnoff 		}
3679676ad2c9SGleb Smirnoff 		*m_head = m;
36800ac56796SPyun YongHyeon 		error = bus_dmamap_load_mbuf_sg(sc->bge_cdata.bge_tx_mtag, map,
36810ac56796SPyun YongHyeon 		    m, segs, &nsegs, BUS_DMA_NOWAIT);
3682676ad2c9SGleb Smirnoff 		if (error) {
3683676ad2c9SGleb Smirnoff 			m_freem(m);
3684676ad2c9SGleb Smirnoff 			*m_head = NULL;
36857e27542aSGleb Smirnoff 			return (error);
36867e27542aSGleb Smirnoff 		}
3687676ad2c9SGleb Smirnoff 	} else if (error != 0)
3688676ad2c9SGleb Smirnoff 		return (error);
36897e27542aSGleb Smirnoff 
369095d67482SBill Paul 	/*
369195d67482SBill Paul 	 * Sanity check: avoid coming within 16 descriptors
369295d67482SBill Paul 	 * of the end of the ring.
369395d67482SBill Paul 	 */
36947e27542aSGleb Smirnoff 	if (nsegs > (BGE_TX_RING_CNT - sc->bge_txcnt - 16)) {
36950ac56796SPyun YongHyeon 		bus_dmamap_unload(sc->bge_cdata.bge_tx_mtag, map);
369695d67482SBill Paul 		return (ENOBUFS);
36977e27542aSGleb Smirnoff 	}
36987e27542aSGleb Smirnoff 
36990ac56796SPyun YongHyeon 	bus_dmamap_sync(sc->bge_cdata.bge_tx_mtag, map, BUS_DMASYNC_PREWRITE);
3700e65bed95SPyun YongHyeon 
37017e27542aSGleb Smirnoff 	for (i = 0; ; i++) {
37027e27542aSGleb Smirnoff 		d = &sc->bge_ldata.bge_tx_ring[idx];
37037e27542aSGleb Smirnoff 		d->bge_addr.bge_addr_lo = BGE_ADDR_LO(segs[i].ds_addr);
37047e27542aSGleb Smirnoff 		d->bge_addr.bge_addr_hi = BGE_ADDR_HI(segs[i].ds_addr);
37057e27542aSGleb Smirnoff 		d->bge_len = segs[i].ds_len;
37067e27542aSGleb Smirnoff 		d->bge_flags = csum_flags;
37077e27542aSGleb Smirnoff 		if (i == nsegs - 1)
37087e27542aSGleb Smirnoff 			break;
37097e27542aSGleb Smirnoff 		BGE_INC(idx, BGE_TX_RING_CNT);
37107e27542aSGleb Smirnoff 	}
37117e27542aSGleb Smirnoff 
37127e27542aSGleb Smirnoff 	/* Mark the last segment as end of packet... */
37137e27542aSGleb Smirnoff 	d->bge_flags |= BGE_TXBDFLAG_END;
3714676ad2c9SGleb Smirnoff 
37157e27542aSGleb Smirnoff 	/* ... and put VLAN tag into first segment.  */
37167e27542aSGleb Smirnoff 	d = &sc->bge_ldata.bge_tx_ring[*txidx];
37174e35d186SJung-uk Kim #if __FreeBSD_version > 700022
371878ba57b9SAndre Oppermann 	if (m->m_flags & M_VLANTAG) {
37197e27542aSGleb Smirnoff 		d->bge_flags |= BGE_TXBDFLAG_VLAN_TAG;
372078ba57b9SAndre Oppermann 		d->bge_vlan_tag = m->m_pkthdr.ether_vtag;
37217e27542aSGleb Smirnoff 	} else
37227e27542aSGleb Smirnoff 		d->bge_vlan_tag = 0;
37234e35d186SJung-uk Kim #else
37244e35d186SJung-uk Kim 	{
37254e35d186SJung-uk Kim 		struct m_tag		*mtag;
37264e35d186SJung-uk Kim 
37274e35d186SJung-uk Kim 		if ((mtag = VLAN_OUTPUT_TAG(sc->bge_ifp, m)) != NULL) {
37284e35d186SJung-uk Kim 			d->bge_flags |= BGE_TXBDFLAG_VLAN_TAG;
37294e35d186SJung-uk Kim 			d->bge_vlan_tag = VLAN_TAG_VALUE(mtag);
37304e35d186SJung-uk Kim 		} else
37314e35d186SJung-uk Kim 			d->bge_vlan_tag = 0;
37324e35d186SJung-uk Kim 	}
37334e35d186SJung-uk Kim #endif
3734f41ac2beSBill Paul 
3735f41ac2beSBill Paul 	/*
3736f41ac2beSBill Paul 	 * Insure that the map for this transmission
3737f41ac2beSBill Paul 	 * is placed at the array index of the last descriptor
3738f41ac2beSBill Paul 	 * in this chain.
3739f41ac2beSBill Paul 	 */
37407e27542aSGleb Smirnoff 	sc->bge_cdata.bge_tx_dmamap[*txidx] = sc->bge_cdata.bge_tx_dmamap[idx];
37417e27542aSGleb Smirnoff 	sc->bge_cdata.bge_tx_dmamap[idx] = map;
3742676ad2c9SGleb Smirnoff 	sc->bge_cdata.bge_tx_chain[idx] = m;
37437e27542aSGleb Smirnoff 	sc->bge_txcnt += nsegs;
374495d67482SBill Paul 
37457e27542aSGleb Smirnoff 	BGE_INC(idx, BGE_TX_RING_CNT);
37467e27542aSGleb Smirnoff 	*txidx = idx;
374795d67482SBill Paul 
374895d67482SBill Paul 	return (0);
374995d67482SBill Paul }
375095d67482SBill Paul 
375195d67482SBill Paul /*
375295d67482SBill Paul  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
375395d67482SBill Paul  * to the mbuf data regions directly in the transmit descriptors.
375495d67482SBill Paul  */
375595d67482SBill Paul static void
37563f74909aSGleb Smirnoff bge_start_locked(struct ifnet *ifp)
375795d67482SBill Paul {
375895d67482SBill Paul 	struct bge_softc *sc;
375995d67482SBill Paul 	struct mbuf *m_head = NULL;
376014bbd30fSGleb Smirnoff 	uint32_t prodidx;
3761303a718cSDag-Erling Smørgrav 	int count = 0;
376295d67482SBill Paul 
376395d67482SBill Paul 	sc = ifp->if_softc;
376495d67482SBill Paul 
3765dab5cd05SOleg Bulyzhin 	if (!sc->bge_link || IFQ_DRV_IS_EMPTY(&ifp->if_snd))
376695d67482SBill Paul 		return;
376795d67482SBill Paul 
376814bbd30fSGleb Smirnoff 	prodidx = sc->bge_tx_prodidx;
376995d67482SBill Paul 
377095d67482SBill Paul 	while(sc->bge_cdata.bge_tx_chain[prodidx] == NULL) {
37714d665c4dSDag-Erling Smørgrav 		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
377295d67482SBill Paul 		if (m_head == NULL)
377395d67482SBill Paul 			break;
377495d67482SBill Paul 
377595d67482SBill Paul 		/*
377695d67482SBill Paul 		 * XXX
3777b874fdd4SYaroslav Tykhiy 		 * The code inside the if() block is never reached since we
3778b874fdd4SYaroslav Tykhiy 		 * must mark CSUM_IP_FRAGS in our if_hwassist to start getting
3779b874fdd4SYaroslav Tykhiy 		 * requests to checksum TCP/UDP in a fragmented packet.
3780b874fdd4SYaroslav Tykhiy 		 *
3781b874fdd4SYaroslav Tykhiy 		 * XXX
378295d67482SBill Paul 		 * safety overkill.  If this is a fragmented packet chain
378395d67482SBill Paul 		 * with delayed TCP/UDP checksums, then only encapsulate
378495d67482SBill Paul 		 * it if we have enough descriptors to handle the entire
378595d67482SBill Paul 		 * chain at once.
378695d67482SBill Paul 		 * (paranoia -- may not actually be needed)
378795d67482SBill Paul 		 */
378895d67482SBill Paul 		if (m_head->m_flags & M_FIRSTFRAG &&
378995d67482SBill Paul 		    m_head->m_pkthdr.csum_flags & (CSUM_DELAY_DATA)) {
379095d67482SBill Paul 			if ((BGE_TX_RING_CNT - sc->bge_txcnt) <
379195d67482SBill Paul 			    m_head->m_pkthdr.csum_data + 16) {
37924d665c4dSDag-Erling Smørgrav 				IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
379313f4c340SRobert Watson 				ifp->if_drv_flags |= IFF_DRV_OACTIVE;
379495d67482SBill Paul 				break;
379595d67482SBill Paul 			}
379695d67482SBill Paul 		}
379795d67482SBill Paul 
379895d67482SBill Paul 		/*
379995d67482SBill Paul 		 * Pack the data into the transmit ring. If we
380095d67482SBill Paul 		 * don't have room, set the OACTIVE flag and wait
380195d67482SBill Paul 		 * for the NIC to drain the ring.
380295d67482SBill Paul 		 */
3803676ad2c9SGleb Smirnoff 		if (bge_encap(sc, &m_head, &prodidx)) {
3804676ad2c9SGleb Smirnoff 			if (m_head == NULL)
3805676ad2c9SGleb Smirnoff 				break;
38064d665c4dSDag-Erling Smørgrav 			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
380713f4c340SRobert Watson 			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
380895d67482SBill Paul 			break;
380995d67482SBill Paul 		}
3810303a718cSDag-Erling Smørgrav 		++count;
381195d67482SBill Paul 
381295d67482SBill Paul 		/*
381395d67482SBill Paul 		 * If there's a BPF listener, bounce a copy of this frame
381495d67482SBill Paul 		 * to him.
381595d67482SBill Paul 		 */
38164e35d186SJung-uk Kim #ifdef ETHER_BPF_MTAP
381745ee6ab3SJung-uk Kim 		ETHER_BPF_MTAP(ifp, m_head);
38184e35d186SJung-uk Kim #else
38194e35d186SJung-uk Kim 		BPF_MTAP(ifp, m_head);
38204e35d186SJung-uk Kim #endif
382195d67482SBill Paul 	}
382295d67482SBill Paul 
38233f74909aSGleb Smirnoff 	if (count == 0)
38243f74909aSGleb Smirnoff 		/* No packets were dequeued. */
3825303a718cSDag-Erling Smørgrav 		return;
3826303a718cSDag-Erling Smørgrav 
38273f74909aSGleb Smirnoff 	/* Transmit. */
382838cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx);
38293927098fSPaul Saab 	/* 5700 b2 errata */
3830e0ced696SPaul Saab 	if (sc->bge_chiprev == BGE_CHIPREV_5700_BX)
383138cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_TX_HOST_PROD0_LO, prodidx);
383295d67482SBill Paul 
383314bbd30fSGleb Smirnoff 	sc->bge_tx_prodidx = prodidx;
383414bbd30fSGleb Smirnoff 
383595d67482SBill Paul 	/*
383695d67482SBill Paul 	 * Set a timeout in case the chip goes out to lunch.
383795d67482SBill Paul 	 */
3838b74e67fbSGleb Smirnoff 	sc->bge_timer = 5;
383995d67482SBill Paul }
384095d67482SBill Paul 
38410f9bd73bSSam Leffler /*
38420f9bd73bSSam Leffler  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
38430f9bd73bSSam Leffler  * to the mbuf data regions directly in the transmit descriptors.
38440f9bd73bSSam Leffler  */
384595d67482SBill Paul static void
38463f74909aSGleb Smirnoff bge_start(struct ifnet *ifp)
384795d67482SBill Paul {
38480f9bd73bSSam Leffler 	struct bge_softc *sc;
38490f9bd73bSSam Leffler 
38500f9bd73bSSam Leffler 	sc = ifp->if_softc;
38510f9bd73bSSam Leffler 	BGE_LOCK(sc);
38520f9bd73bSSam Leffler 	bge_start_locked(ifp);
38530f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
38540f9bd73bSSam Leffler }
38550f9bd73bSSam Leffler 
38560f9bd73bSSam Leffler static void
38573f74909aSGleb Smirnoff bge_init_locked(struct bge_softc *sc)
38580f9bd73bSSam Leffler {
385995d67482SBill Paul 	struct ifnet *ifp;
38603f74909aSGleb Smirnoff 	uint16_t *m;
386195d67482SBill Paul 
38620f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
386395d67482SBill Paul 
3864fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
386595d67482SBill Paul 
386613f4c340SRobert Watson 	if (ifp->if_drv_flags & IFF_DRV_RUNNING)
386795d67482SBill Paul 		return;
386895d67482SBill Paul 
386995d67482SBill Paul 	/* Cancel pending I/O and flush buffers. */
387095d67482SBill Paul 	bge_stop(sc);
38718cb1383cSDoug Ambrisko 
38728cb1383cSDoug Ambrisko 	bge_stop_fw(sc);
38738cb1383cSDoug Ambrisko 	bge_sig_pre_reset(sc, BGE_RESET_START);
387495d67482SBill Paul 	bge_reset(sc);
38758cb1383cSDoug Ambrisko 	bge_sig_legacy(sc, BGE_RESET_START);
38768cb1383cSDoug Ambrisko 	bge_sig_post_reset(sc, BGE_RESET_START);
38778cb1383cSDoug Ambrisko 
387895d67482SBill Paul 	bge_chipinit(sc);
387995d67482SBill Paul 
388095d67482SBill Paul 	/*
388195d67482SBill Paul 	 * Init the various state machines, ring
388295d67482SBill Paul 	 * control blocks and firmware.
388395d67482SBill Paul 	 */
388495d67482SBill Paul 	if (bge_blockinit(sc)) {
3885fe806fdaSPyun YongHyeon 		device_printf(sc->bge_dev, "initialization failure\n");
388695d67482SBill Paul 		return;
388795d67482SBill Paul 	}
388895d67482SBill Paul 
3889fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
389095d67482SBill Paul 
389195d67482SBill Paul 	/* Specify MTU. */
389295d67482SBill Paul 	CSR_WRITE_4(sc, BGE_RX_MTU, ifp->if_mtu +
3893cb2eacc7SYaroslav Tykhiy 	    ETHER_HDR_LEN + ETHER_CRC_LEN +
3894cb2eacc7SYaroslav Tykhiy 	    (ifp->if_capenable & IFCAP_VLAN_MTU ? ETHER_VLAN_ENCAP_LEN : 0));
389595d67482SBill Paul 
389695d67482SBill Paul 	/* Load our MAC address. */
38973f74909aSGleb Smirnoff 	m = (uint16_t *)IF_LLADDR(sc->bge_ifp);
389895d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_ADDR1_LO, htons(m[0]));
389995d67482SBill Paul 	CSR_WRITE_4(sc, BGE_MAC_ADDR1_HI, (htons(m[1]) << 16) | htons(m[2]));
390095d67482SBill Paul 
39013e9b1bcaSJung-uk Kim 	/* Program promiscuous mode. */
39023e9b1bcaSJung-uk Kim 	bge_setpromisc(sc);
390395d67482SBill Paul 
390495d67482SBill Paul 	/* Program multicast filter. */
390595d67482SBill Paul 	bge_setmulti(sc);
390695d67482SBill Paul 
3907cb2eacc7SYaroslav Tykhiy 	/* Program VLAN tag stripping. */
3908cb2eacc7SYaroslav Tykhiy 	bge_setvlan(sc);
3909cb2eacc7SYaroslav Tykhiy 
391095d67482SBill Paul 	/* Init RX ring. */
39113ee5d7daSPyun YongHyeon 	if (bge_init_rx_ring_std(sc) != 0) {
39123ee5d7daSPyun YongHyeon 		device_printf(sc->bge_dev, "no memory for std Rx buffers.\n");
39133ee5d7daSPyun YongHyeon 		bge_stop(sc);
39143ee5d7daSPyun YongHyeon 		return;
39153ee5d7daSPyun YongHyeon 	}
391695d67482SBill Paul 
39170434d1b8SBill Paul 	/*
39180434d1b8SBill Paul 	 * Workaround for a bug in 5705 ASIC rev A0. Poll the NIC's
39190434d1b8SBill Paul 	 * memory to insure that the chip has in fact read the first
39200434d1b8SBill Paul 	 * entry of the ring.
39210434d1b8SBill Paul 	 */
39220434d1b8SBill Paul 	if (sc->bge_chipid == BGE_CHIPID_BCM5705_A0) {
39233f74909aSGleb Smirnoff 		uint32_t		v, i;
39240434d1b8SBill Paul 		for (i = 0; i < 10; i++) {
39250434d1b8SBill Paul 			DELAY(20);
39260434d1b8SBill Paul 			v = bge_readmem_ind(sc, BGE_STD_RX_RINGS + 8);
39270434d1b8SBill Paul 			if (v == (MCLBYTES - ETHER_ALIGN))
39280434d1b8SBill Paul 				break;
39290434d1b8SBill Paul 		}
39300434d1b8SBill Paul 		if (i == 10)
3931fe806fdaSPyun YongHyeon 			device_printf (sc->bge_dev,
3932fe806fdaSPyun YongHyeon 			    "5705 A0 chip failed to load RX ring\n");
39330434d1b8SBill Paul 	}
39340434d1b8SBill Paul 
393595d67482SBill Paul 	/* Init jumbo RX ring. */
3936c215fd77SPyun YongHyeon 	if (ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN + ETHER_VLAN_ENCAP_LEN >
3937c215fd77SPyun YongHyeon 	    (MCLBYTES - ETHER_ALIGN)) {
39383ee5d7daSPyun YongHyeon 		if (bge_init_rx_ring_jumbo(sc) != 0) {
39393ee5d7daSPyun YongHyeon 			device_printf(sc->bge_dev, "no memory for std Rx buffers.\n");
39403ee5d7daSPyun YongHyeon 			bge_stop(sc);
39413ee5d7daSPyun YongHyeon 			return;
39423ee5d7daSPyun YongHyeon 		}
39433ee5d7daSPyun YongHyeon 	}
394495d67482SBill Paul 
39453f74909aSGleb Smirnoff 	/* Init our RX return ring index. */
394695d67482SBill Paul 	sc->bge_rx_saved_considx = 0;
394795d67482SBill Paul 
39487e6e2507SJung-uk Kim 	/* Init our RX/TX stat counters. */
39497e6e2507SJung-uk Kim 	sc->bge_rx_discards = sc->bge_tx_discards = sc->bge_tx_collisions = 0;
39507e6e2507SJung-uk Kim 
395195d67482SBill Paul 	/* Init TX ring. */
395295d67482SBill Paul 	bge_init_tx_ring(sc);
395395d67482SBill Paul 
39543f74909aSGleb Smirnoff 	/* Turn on transmitter. */
395595d67482SBill Paul 	BGE_SETBIT(sc, BGE_TX_MODE, BGE_TXMODE_ENABLE);
395695d67482SBill Paul 
39573f74909aSGleb Smirnoff 	/* Turn on receiver. */
395895d67482SBill Paul 	BGE_SETBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE);
395995d67482SBill Paul 
396095d67482SBill Paul 	/* Tell firmware we're alive. */
396195d67482SBill Paul 	BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
396295d67482SBill Paul 
396375719184SGleb Smirnoff #ifdef DEVICE_POLLING
396475719184SGleb Smirnoff 	/* Disable interrupts if we are polling. */
396575719184SGleb Smirnoff 	if (ifp->if_capenable & IFCAP_POLLING) {
396675719184SGleb Smirnoff 		BGE_SETBIT(sc, BGE_PCI_MISC_CTL,
396775719184SGleb Smirnoff 		    BGE_PCIMISCCTL_MASK_PCI_INTR);
396838cc658fSJohn Baldwin 		bge_writembx(sc, BGE_MBX_IRQ0_LO, 1);
396975719184SGleb Smirnoff 	} else
397075719184SGleb Smirnoff #endif
397175719184SGleb Smirnoff 
397295d67482SBill Paul 	/* Enable host interrupts. */
397375719184SGleb Smirnoff 	{
397495d67482SBill Paul 	BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_CLEAR_INTA);
397595d67482SBill Paul 	BGE_CLRBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR);
397638cc658fSJohn Baldwin 	bge_writembx(sc, BGE_MBX_IRQ0_LO, 0);
397775719184SGleb Smirnoff 	}
397895d67482SBill Paul 
397967d5e043SOleg Bulyzhin 	bge_ifmedia_upd_locked(ifp);
398095d67482SBill Paul 
398113f4c340SRobert Watson 	ifp->if_drv_flags |= IFF_DRV_RUNNING;
398213f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
398395d67482SBill Paul 
39840f9bd73bSSam Leffler 	callout_reset(&sc->bge_stat_ch, hz, bge_tick, sc);
39850f9bd73bSSam Leffler }
39860f9bd73bSSam Leffler 
39870f9bd73bSSam Leffler static void
39883f74909aSGleb Smirnoff bge_init(void *xsc)
39890f9bd73bSSam Leffler {
39900f9bd73bSSam Leffler 	struct bge_softc *sc = xsc;
39910f9bd73bSSam Leffler 
39920f9bd73bSSam Leffler 	BGE_LOCK(sc);
39930f9bd73bSSam Leffler 	bge_init_locked(sc);
39940f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
399595d67482SBill Paul }
399695d67482SBill Paul 
399795d67482SBill Paul /*
399895d67482SBill Paul  * Set media options.
399995d67482SBill Paul  */
400095d67482SBill Paul static int
40013f74909aSGleb Smirnoff bge_ifmedia_upd(struct ifnet *ifp)
400295d67482SBill Paul {
400367d5e043SOleg Bulyzhin 	struct bge_softc *sc = ifp->if_softc;
400467d5e043SOleg Bulyzhin 	int res;
400567d5e043SOleg Bulyzhin 
400667d5e043SOleg Bulyzhin 	BGE_LOCK(sc);
400767d5e043SOleg Bulyzhin 	res = bge_ifmedia_upd_locked(ifp);
400867d5e043SOleg Bulyzhin 	BGE_UNLOCK(sc);
400967d5e043SOleg Bulyzhin 
401067d5e043SOleg Bulyzhin 	return (res);
401167d5e043SOleg Bulyzhin }
401267d5e043SOleg Bulyzhin 
401367d5e043SOleg Bulyzhin static int
401467d5e043SOleg Bulyzhin bge_ifmedia_upd_locked(struct ifnet *ifp)
401567d5e043SOleg Bulyzhin {
401667d5e043SOleg Bulyzhin 	struct bge_softc *sc = ifp->if_softc;
401795d67482SBill Paul 	struct mii_data *mii;
40184f09c4c7SMarius Strobl 	struct mii_softc *miisc;
401995d67482SBill Paul 	struct ifmedia *ifm;
402095d67482SBill Paul 
402167d5e043SOleg Bulyzhin 	BGE_LOCK_ASSERT(sc);
402267d5e043SOleg Bulyzhin 
402395d67482SBill Paul 	ifm = &sc->bge_ifmedia;
402495d67482SBill Paul 
402595d67482SBill Paul 	/* If this is a 1000baseX NIC, enable the TBI port. */
4026652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
402795d67482SBill Paul 		if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
402895d67482SBill Paul 			return (EINVAL);
402995d67482SBill Paul 		switch(IFM_SUBTYPE(ifm->ifm_media)) {
403095d67482SBill Paul 		case IFM_AUTO:
4031ff50922bSDoug White 			/*
4032ff50922bSDoug White 			 * The BCM5704 ASIC appears to have a special
4033ff50922bSDoug White 			 * mechanism for programming the autoneg
4034ff50922bSDoug White 			 * advertisement registers in TBI mode.
4035ff50922bSDoug White 			 */
40360f89fde2SJung-uk Kim 			if (sc->bge_asicrev == BGE_ASICREV_BCM5704) {
4037ff50922bSDoug White 				uint32_t sgdig;
40380f89fde2SJung-uk Kim 				sgdig = CSR_READ_4(sc, BGE_SGDIG_STS);
40390f89fde2SJung-uk Kim 				if (sgdig & BGE_SGDIGSTS_DONE) {
4040ff50922bSDoug White 					CSR_WRITE_4(sc, BGE_TX_TBI_AUTONEG, 0);
4041ff50922bSDoug White 					sgdig = CSR_READ_4(sc, BGE_SGDIG_CFG);
4042ff50922bSDoug White 					sgdig |= BGE_SGDIGCFG_AUTO |
4043ff50922bSDoug White 					    BGE_SGDIGCFG_PAUSE_CAP |
4044ff50922bSDoug White 					    BGE_SGDIGCFG_ASYM_PAUSE;
4045ff50922bSDoug White 					CSR_WRITE_4(sc, BGE_SGDIG_CFG,
4046ff50922bSDoug White 					    sgdig | BGE_SGDIGCFG_SEND);
4047ff50922bSDoug White 					DELAY(5);
4048ff50922bSDoug White 					CSR_WRITE_4(sc, BGE_SGDIG_CFG, sgdig);
4049ff50922bSDoug White 				}
40500f89fde2SJung-uk Kim 			}
405195d67482SBill Paul 			break;
405295d67482SBill Paul 		case IFM_1000_SX:
405395d67482SBill Paul 			if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) {
405495d67482SBill Paul 				BGE_CLRBIT(sc, BGE_MAC_MODE,
405595d67482SBill Paul 				    BGE_MACMODE_HALF_DUPLEX);
405695d67482SBill Paul 			} else {
405795d67482SBill Paul 				BGE_SETBIT(sc, BGE_MAC_MODE,
405895d67482SBill Paul 				    BGE_MACMODE_HALF_DUPLEX);
405995d67482SBill Paul 			}
406095d67482SBill Paul 			break;
406195d67482SBill Paul 		default:
406295d67482SBill Paul 			return (EINVAL);
406395d67482SBill Paul 		}
406495d67482SBill Paul 		return (0);
406595d67482SBill Paul 	}
406695d67482SBill Paul 
40671493e883SOleg Bulyzhin 	sc->bge_link_evt++;
406895d67482SBill Paul 	mii = device_get_softc(sc->bge_miibus);
40694f09c4c7SMarius Strobl 	if (mii->mii_instance)
40704f09c4c7SMarius Strobl 		LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
407195d67482SBill Paul 			mii_phy_reset(miisc);
407295d67482SBill Paul 	mii_mediachg(mii);
407395d67482SBill Paul 
4074902827f6SBjoern A. Zeeb 	/*
4075902827f6SBjoern A. Zeeb 	 * Force an interrupt so that we will call bge_link_upd
4076902827f6SBjoern A. Zeeb 	 * if needed and clear any pending link state attention.
4077902827f6SBjoern A. Zeeb 	 * Without this we are not getting any further interrupts
4078902827f6SBjoern A. Zeeb 	 * for link state changes and thus will not UP the link and
4079902827f6SBjoern A. Zeeb 	 * not be able to send in bge_start_locked. The only
4080902827f6SBjoern A. Zeeb 	 * way to get things working was to receive a packet and
4081902827f6SBjoern A. Zeeb 	 * get an RX intr.
4082902827f6SBjoern A. Zeeb 	 * bge_tick should help for fiber cards and we might not
4083902827f6SBjoern A. Zeeb 	 * need to do this here if BGE_FLAG_TBI is set but as
4084902827f6SBjoern A. Zeeb 	 * we poll for fiber anyway it should not harm.
4085902827f6SBjoern A. Zeeb 	 */
40864f0794ffSBjoern A. Zeeb 	if (sc->bge_asicrev == BGE_ASICREV_BCM5700 ||
40874f0794ffSBjoern A. Zeeb 	    sc->bge_flags & BGE_FLAG_5788)
4088902827f6SBjoern A. Zeeb 		BGE_SETBIT(sc, BGE_MISC_LOCAL_CTL, BGE_MLC_INTR_SET);
40894f0794ffSBjoern A. Zeeb 	else
409063ccfe30SBjoern A. Zeeb 		BGE_SETBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_COAL_NOW);
4091902827f6SBjoern A. Zeeb 
409295d67482SBill Paul 	return (0);
409395d67482SBill Paul }
409495d67482SBill Paul 
409595d67482SBill Paul /*
409695d67482SBill Paul  * Report current media status.
409795d67482SBill Paul  */
409895d67482SBill Paul static void
40993f74909aSGleb Smirnoff bge_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
410095d67482SBill Paul {
410167d5e043SOleg Bulyzhin 	struct bge_softc *sc = ifp->if_softc;
410295d67482SBill Paul 	struct mii_data *mii;
410395d67482SBill Paul 
410467d5e043SOleg Bulyzhin 	BGE_LOCK(sc);
410595d67482SBill Paul 
4106652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
410795d67482SBill Paul 		ifmr->ifm_status = IFM_AVALID;
410895d67482SBill Paul 		ifmr->ifm_active = IFM_ETHER;
410995d67482SBill Paul 		if (CSR_READ_4(sc, BGE_MAC_STS) &
411095d67482SBill Paul 		    BGE_MACSTAT_TBI_PCS_SYNCHED)
411195d67482SBill Paul 			ifmr->ifm_status |= IFM_ACTIVE;
41124c0da0ffSGleb Smirnoff 		else {
41134c0da0ffSGleb Smirnoff 			ifmr->ifm_active |= IFM_NONE;
411467d5e043SOleg Bulyzhin 			BGE_UNLOCK(sc);
41154c0da0ffSGleb Smirnoff 			return;
41164c0da0ffSGleb Smirnoff 		}
411795d67482SBill Paul 		ifmr->ifm_active |= IFM_1000_SX;
411895d67482SBill Paul 		if (CSR_READ_4(sc, BGE_MAC_MODE) & BGE_MACMODE_HALF_DUPLEX)
411995d67482SBill Paul 			ifmr->ifm_active |= IFM_HDX;
412095d67482SBill Paul 		else
412195d67482SBill Paul 			ifmr->ifm_active |= IFM_FDX;
412267d5e043SOleg Bulyzhin 		BGE_UNLOCK(sc);
412395d67482SBill Paul 		return;
412495d67482SBill Paul 	}
412595d67482SBill Paul 
412695d67482SBill Paul 	mii = device_get_softc(sc->bge_miibus);
412795d67482SBill Paul 	mii_pollstat(mii);
412895d67482SBill Paul 	ifmr->ifm_active = mii->mii_media_active;
412995d67482SBill Paul 	ifmr->ifm_status = mii->mii_media_status;
413067d5e043SOleg Bulyzhin 
413167d5e043SOleg Bulyzhin 	BGE_UNLOCK(sc);
413295d67482SBill Paul }
413395d67482SBill Paul 
413495d67482SBill Paul static int
41353f74909aSGleb Smirnoff bge_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
413695d67482SBill Paul {
413795d67482SBill Paul 	struct bge_softc *sc = ifp->if_softc;
413895d67482SBill Paul 	struct ifreq *ifr = (struct ifreq *) data;
413995d67482SBill Paul 	struct mii_data *mii;
4140f9004b6dSJung-uk Kim 	int flags, mask, error = 0;
414195d67482SBill Paul 
414295d67482SBill Paul 	switch (command) {
414395d67482SBill Paul 	case SIOCSIFMTU:
41444c0da0ffSGleb Smirnoff 		if (ifr->ifr_mtu < ETHERMIN ||
41454c0da0ffSGleb Smirnoff 		    ((BGE_IS_JUMBO_CAPABLE(sc)) &&
41464c0da0ffSGleb Smirnoff 		    ifr->ifr_mtu > BGE_JUMBO_MTU) ||
41474c0da0ffSGleb Smirnoff 		    ((!BGE_IS_JUMBO_CAPABLE(sc)) &&
41484c0da0ffSGleb Smirnoff 		    ifr->ifr_mtu > ETHERMTU))
414995d67482SBill Paul 			error = EINVAL;
41504c0da0ffSGleb Smirnoff 		else if (ifp->if_mtu != ifr->ifr_mtu) {
415195d67482SBill Paul 			ifp->if_mtu = ifr->ifr_mtu;
415213f4c340SRobert Watson 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
415395d67482SBill Paul 			bge_init(sc);
415495d67482SBill Paul 		}
415595d67482SBill Paul 		break;
415695d67482SBill Paul 	case SIOCSIFFLAGS:
41570f9bd73bSSam Leffler 		BGE_LOCK(sc);
415895d67482SBill Paul 		if (ifp->if_flags & IFF_UP) {
415995d67482SBill Paul 			/*
416095d67482SBill Paul 			 * If only the state of the PROMISC flag changed,
416195d67482SBill Paul 			 * then just use the 'set promisc mode' command
416295d67482SBill Paul 			 * instead of reinitializing the entire NIC. Doing
416395d67482SBill Paul 			 * a full re-init means reloading the firmware and
416495d67482SBill Paul 			 * waiting for it to start up, which may take a
4165d183af7fSRuslan Ermilov 			 * second or two.  Similarly for ALLMULTI.
416695d67482SBill Paul 			 */
4167f9004b6dSJung-uk Kim 			if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
4168f9004b6dSJung-uk Kim 				flags = ifp->if_flags ^ sc->bge_if_flags;
41693e9b1bcaSJung-uk Kim 				if (flags & IFF_PROMISC)
41703e9b1bcaSJung-uk Kim 					bge_setpromisc(sc);
4171f9004b6dSJung-uk Kim 				if (flags & IFF_ALLMULTI)
4172d183af7fSRuslan Ermilov 					bge_setmulti(sc);
417395d67482SBill Paul 			} else
41740f9bd73bSSam Leffler 				bge_init_locked(sc);
417595d67482SBill Paul 		} else {
417613f4c340SRobert Watson 			if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
417795d67482SBill Paul 				bge_stop(sc);
417895d67482SBill Paul 			}
417995d67482SBill Paul 		}
418095d67482SBill Paul 		sc->bge_if_flags = ifp->if_flags;
41810f9bd73bSSam Leffler 		BGE_UNLOCK(sc);
418295d67482SBill Paul 		error = 0;
418395d67482SBill Paul 		break;
418495d67482SBill Paul 	case SIOCADDMULTI:
418595d67482SBill Paul 	case SIOCDELMULTI:
418613f4c340SRobert Watson 		if (ifp->if_drv_flags & IFF_DRV_RUNNING) {
41870f9bd73bSSam Leffler 			BGE_LOCK(sc);
418895d67482SBill Paul 			bge_setmulti(sc);
41890f9bd73bSSam Leffler 			BGE_UNLOCK(sc);
419095d67482SBill Paul 			error = 0;
419195d67482SBill Paul 		}
419295d67482SBill Paul 		break;
419395d67482SBill Paul 	case SIOCSIFMEDIA:
419495d67482SBill Paul 	case SIOCGIFMEDIA:
4195652ae483SGleb Smirnoff 		if (sc->bge_flags & BGE_FLAG_TBI) {
419695d67482SBill Paul 			error = ifmedia_ioctl(ifp, ifr,
419795d67482SBill Paul 			    &sc->bge_ifmedia, command);
419895d67482SBill Paul 		} else {
419995d67482SBill Paul 			mii = device_get_softc(sc->bge_miibus);
420095d67482SBill Paul 			error = ifmedia_ioctl(ifp, ifr,
420195d67482SBill Paul 			    &mii->mii_media, command);
420295d67482SBill Paul 		}
420395d67482SBill Paul 		break;
420495d67482SBill Paul 	case SIOCSIFCAP:
420595d67482SBill Paul 		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
420675719184SGleb Smirnoff #ifdef DEVICE_POLLING
420775719184SGleb Smirnoff 		if (mask & IFCAP_POLLING) {
420875719184SGleb Smirnoff 			if (ifr->ifr_reqcap & IFCAP_POLLING) {
420975719184SGleb Smirnoff 				error = ether_poll_register(bge_poll, ifp);
421075719184SGleb Smirnoff 				if (error)
421175719184SGleb Smirnoff 					return (error);
421275719184SGleb Smirnoff 				BGE_LOCK(sc);
421375719184SGleb Smirnoff 				BGE_SETBIT(sc, BGE_PCI_MISC_CTL,
421475719184SGleb Smirnoff 				    BGE_PCIMISCCTL_MASK_PCI_INTR);
421538cc658fSJohn Baldwin 				bge_writembx(sc, BGE_MBX_IRQ0_LO, 1);
421675719184SGleb Smirnoff 				ifp->if_capenable |= IFCAP_POLLING;
421775719184SGleb Smirnoff 				BGE_UNLOCK(sc);
421875719184SGleb Smirnoff 			} else {
421975719184SGleb Smirnoff 				error = ether_poll_deregister(ifp);
422075719184SGleb Smirnoff 				/* Enable interrupt even in error case */
422175719184SGleb Smirnoff 				BGE_LOCK(sc);
422275719184SGleb Smirnoff 				BGE_CLRBIT(sc, BGE_PCI_MISC_CTL,
422375719184SGleb Smirnoff 				    BGE_PCIMISCCTL_MASK_PCI_INTR);
422438cc658fSJohn Baldwin 				bge_writembx(sc, BGE_MBX_IRQ0_LO, 0);
422575719184SGleb Smirnoff 				ifp->if_capenable &= ~IFCAP_POLLING;
422675719184SGleb Smirnoff 				BGE_UNLOCK(sc);
422775719184SGleb Smirnoff 			}
422875719184SGleb Smirnoff 		}
422975719184SGleb Smirnoff #endif
4230d375e524SGleb Smirnoff 		if (mask & IFCAP_HWCSUM) {
4231d375e524SGleb Smirnoff 			ifp->if_capenable ^= IFCAP_HWCSUM;
4232d375e524SGleb Smirnoff 			if (IFCAP_HWCSUM & ifp->if_capenable &&
4233d375e524SGleb Smirnoff 			    IFCAP_HWCSUM & ifp->if_capabilities)
4234b874fdd4SYaroslav Tykhiy 				ifp->if_hwassist = BGE_CSUM_FEATURES;
423595d67482SBill Paul 			else
4236b874fdd4SYaroslav Tykhiy 				ifp->if_hwassist = 0;
42374e35d186SJung-uk Kim #ifdef VLAN_CAPABILITIES
4238479b23b7SGleb Smirnoff 			VLAN_CAPABILITIES(ifp);
42394e35d186SJung-uk Kim #endif
424095d67482SBill Paul 		}
4241cb2eacc7SYaroslav Tykhiy 
4242cb2eacc7SYaroslav Tykhiy 		if (mask & IFCAP_VLAN_MTU) {
4243cb2eacc7SYaroslav Tykhiy 			ifp->if_capenable ^= IFCAP_VLAN_MTU;
4244cb2eacc7SYaroslav Tykhiy 			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
4245cb2eacc7SYaroslav Tykhiy 			bge_init(sc);
4246cb2eacc7SYaroslav Tykhiy 		}
4247cb2eacc7SYaroslav Tykhiy 
4248cb2eacc7SYaroslav Tykhiy 		if (mask & IFCAP_VLAN_HWTAGGING) {
4249cb2eacc7SYaroslav Tykhiy 			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
4250cb2eacc7SYaroslav Tykhiy 			BGE_LOCK(sc);
4251cb2eacc7SYaroslav Tykhiy 			bge_setvlan(sc);
4252cb2eacc7SYaroslav Tykhiy 			BGE_UNLOCK(sc);
4253cb2eacc7SYaroslav Tykhiy #ifdef VLAN_CAPABILITIES
4254cb2eacc7SYaroslav Tykhiy 			VLAN_CAPABILITIES(ifp);
4255cb2eacc7SYaroslav Tykhiy #endif
4256cb2eacc7SYaroslav Tykhiy 		}
4257cb2eacc7SYaroslav Tykhiy 
425895d67482SBill Paul 		break;
425995d67482SBill Paul 	default:
4260673d9191SSam Leffler 		error = ether_ioctl(ifp, command, data);
426195d67482SBill Paul 		break;
426295d67482SBill Paul 	}
426395d67482SBill Paul 
426495d67482SBill Paul 	return (error);
426595d67482SBill Paul }
426695d67482SBill Paul 
426795d67482SBill Paul static void
4268b74e67fbSGleb Smirnoff bge_watchdog(struct bge_softc *sc)
426995d67482SBill Paul {
4270b74e67fbSGleb Smirnoff 	struct ifnet *ifp;
427195d67482SBill Paul 
4272b74e67fbSGleb Smirnoff 	BGE_LOCK_ASSERT(sc);
4273b74e67fbSGleb Smirnoff 
4274b74e67fbSGleb Smirnoff 	if (sc->bge_timer == 0 || --sc->bge_timer)
4275b74e67fbSGleb Smirnoff 		return;
4276b74e67fbSGleb Smirnoff 
4277b74e67fbSGleb Smirnoff 	ifp = sc->bge_ifp;
427895d67482SBill Paul 
4279fe806fdaSPyun YongHyeon 	if_printf(ifp, "watchdog timeout -- resetting\n");
428095d67482SBill Paul 
428113f4c340SRobert Watson 	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
4282426742bfSGleb Smirnoff 	bge_init_locked(sc);
428395d67482SBill Paul 
428495d67482SBill Paul 	ifp->if_oerrors++;
428595d67482SBill Paul }
428695d67482SBill Paul 
428795d67482SBill Paul /*
428895d67482SBill Paul  * Stop the adapter and free any mbufs allocated to the
428995d67482SBill Paul  * RX and TX lists.
429095d67482SBill Paul  */
429195d67482SBill Paul static void
42923f74909aSGleb Smirnoff bge_stop(struct bge_softc *sc)
429395d67482SBill Paul {
429495d67482SBill Paul 	struct ifnet *ifp;
429595d67482SBill Paul 	struct ifmedia_entry *ifm;
429695d67482SBill Paul 	struct mii_data *mii = NULL;
429795d67482SBill Paul 	int mtmp, itmp;
429895d67482SBill Paul 
42990f9bd73bSSam Leffler 	BGE_LOCK_ASSERT(sc);
43000f9bd73bSSam Leffler 
4301fc74a9f9SBrooks Davis 	ifp = sc->bge_ifp;
430295d67482SBill Paul 
4303652ae483SGleb Smirnoff 	if ((sc->bge_flags & BGE_FLAG_TBI) == 0)
430495d67482SBill Paul 		mii = device_get_softc(sc->bge_miibus);
430595d67482SBill Paul 
43060f9bd73bSSam Leffler 	callout_stop(&sc->bge_stat_ch);
430795d67482SBill Paul 
430844b63691SBjoern A. Zeeb 	/* Disable host interrupts. */
430944b63691SBjoern A. Zeeb 	BGE_SETBIT(sc, BGE_PCI_MISC_CTL, BGE_PCIMISCCTL_MASK_PCI_INTR);
431044b63691SBjoern A. Zeeb 	bge_writembx(sc, BGE_MBX_IRQ0_LO, 1);
431144b63691SBjoern A. Zeeb 
431244b63691SBjoern A. Zeeb 	/*
431344b63691SBjoern A. Zeeb 	 * Tell firmware we're shutting down.
431444b63691SBjoern A. Zeeb 	 */
431544b63691SBjoern A. Zeeb 	bge_stop_fw(sc);
431644b63691SBjoern A. Zeeb 	bge_sig_pre_reset(sc, BGE_RESET_STOP);
431744b63691SBjoern A. Zeeb 
431895d67482SBill Paul 	/*
43193f74909aSGleb Smirnoff 	 * Disable all of the receiver blocks.
432095d67482SBill Paul 	 */
432195d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RX_MODE, BGE_RXMODE_ENABLE);
432295d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RBDI_MODE, BGE_RBDIMODE_ENABLE);
432395d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RXLP_MODE, BGE_RXLPMODE_ENABLE);
43247ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
432595d67482SBill Paul 		BGE_CLRBIT(sc, BGE_RXLS_MODE, BGE_RXLSMODE_ENABLE);
432695d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RDBDI_MODE, BGE_RBDIMODE_ENABLE);
432795d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RDC_MODE, BGE_RDCMODE_ENABLE);
432895d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RBDC_MODE, BGE_RBDCMODE_ENABLE);
432995d67482SBill Paul 
433095d67482SBill Paul 	/*
43313f74909aSGleb Smirnoff 	 * Disable all of the transmit blocks.
433295d67482SBill Paul 	 */
433395d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SRS_MODE, BGE_SRSMODE_ENABLE);
433495d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SBDI_MODE, BGE_SBDIMODE_ENABLE);
433595d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SDI_MODE, BGE_SDIMODE_ENABLE);
433695d67482SBill Paul 	BGE_CLRBIT(sc, BGE_RDMA_MODE, BGE_RDMAMODE_ENABLE);
433795d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SDC_MODE, BGE_SDCMODE_ENABLE);
43387ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
433995d67482SBill Paul 		BGE_CLRBIT(sc, BGE_DMAC_MODE, BGE_DMACMODE_ENABLE);
434095d67482SBill Paul 	BGE_CLRBIT(sc, BGE_SBDC_MODE, BGE_SBDCMODE_ENABLE);
434195d67482SBill Paul 
434295d67482SBill Paul 	/*
434395d67482SBill Paul 	 * Shut down all of the memory managers and related
434495d67482SBill Paul 	 * state machines.
434595d67482SBill Paul 	 */
434695d67482SBill Paul 	BGE_CLRBIT(sc, BGE_HCC_MODE, BGE_HCCMODE_ENABLE);
434795d67482SBill Paul 	BGE_CLRBIT(sc, BGE_WDMA_MODE, BGE_WDMAMODE_ENABLE);
43487ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc)))
434995d67482SBill Paul 		BGE_CLRBIT(sc, BGE_MBCF_MODE, BGE_MBCFMODE_ENABLE);
43500c8aa4eaSJung-uk Kim 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0xFFFFFFFF);
435195d67482SBill Paul 	CSR_WRITE_4(sc, BGE_FTQ_RESET, 0);
43527ee00338SJung-uk Kim 	if (!(BGE_IS_5705_PLUS(sc))) {
435395d67482SBill Paul 		BGE_CLRBIT(sc, BGE_BMAN_MODE, BGE_BMANMODE_ENABLE);
435495d67482SBill Paul 		BGE_CLRBIT(sc, BGE_MARB_MODE, BGE_MARBMODE_ENABLE);
43550434d1b8SBill Paul 	}
435695d67482SBill Paul 
43578cb1383cSDoug Ambrisko 	bge_reset(sc);
43588cb1383cSDoug Ambrisko 	bge_sig_legacy(sc, BGE_RESET_STOP);
43598cb1383cSDoug Ambrisko 	bge_sig_post_reset(sc, BGE_RESET_STOP);
43608cb1383cSDoug Ambrisko 
43618cb1383cSDoug Ambrisko 	/*
43628cb1383cSDoug Ambrisko 	 * Keep the ASF firmware running if up.
43638cb1383cSDoug Ambrisko 	 */
43648cb1383cSDoug Ambrisko 	if (sc->bge_asf_mode & ASF_STACKUP)
43658cb1383cSDoug Ambrisko 		BGE_SETBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
43668cb1383cSDoug Ambrisko 	else
436795d67482SBill Paul 		BGE_CLRBIT(sc, BGE_MODE_CTL, BGE_MODECTL_STACKUP);
436895d67482SBill Paul 
436995d67482SBill Paul 	/* Free the RX lists. */
437095d67482SBill Paul 	bge_free_rx_ring_std(sc);
437195d67482SBill Paul 
437295d67482SBill Paul 	/* Free jumbo RX list. */
43734c0da0ffSGleb Smirnoff 	if (BGE_IS_JUMBO_CAPABLE(sc))
437495d67482SBill Paul 		bge_free_rx_ring_jumbo(sc);
437595d67482SBill Paul 
437695d67482SBill Paul 	/* Free TX buffers. */
437795d67482SBill Paul 	bge_free_tx_ring(sc);
437895d67482SBill Paul 
437995d67482SBill Paul 	/*
438095d67482SBill Paul 	 * Isolate/power down the PHY, but leave the media selection
438195d67482SBill Paul 	 * unchanged so that things will be put back to normal when
438295d67482SBill Paul 	 * we bring the interface back up.
438395d67482SBill Paul 	 */
4384652ae483SGleb Smirnoff 	if ((sc->bge_flags & BGE_FLAG_TBI) == 0) {
438595d67482SBill Paul 		itmp = ifp->if_flags;
438695d67482SBill Paul 		ifp->if_flags |= IFF_UP;
4387dcc34049SPawel Jakub Dawidek 		/*
4388dcc34049SPawel Jakub Dawidek 		 * If we are called from bge_detach(), mii is already NULL.
4389dcc34049SPawel Jakub Dawidek 		 */
4390dcc34049SPawel Jakub Dawidek 		if (mii != NULL) {
439195d67482SBill Paul 			ifm = mii->mii_media.ifm_cur;
439295d67482SBill Paul 			mtmp = ifm->ifm_media;
439395d67482SBill Paul 			ifm->ifm_media = IFM_ETHER | IFM_NONE;
439495d67482SBill Paul 			mii_mediachg(mii);
439595d67482SBill Paul 			ifm->ifm_media = mtmp;
4396dcc34049SPawel Jakub Dawidek 		}
439795d67482SBill Paul 		ifp->if_flags = itmp;
439895d67482SBill Paul 	}
439995d67482SBill Paul 
440095d67482SBill Paul 	sc->bge_tx_saved_considx = BGE_TXCONS_UNSET;
440195d67482SBill Paul 
44025dda8085SOleg Bulyzhin 	/* Clear MAC's link state (PHY may still have link UP). */
44031493e883SOleg Bulyzhin 	if (bootverbose && sc->bge_link)
44041493e883SOleg Bulyzhin 		if_printf(sc->bge_ifp, "link DOWN\n");
44051493e883SOleg Bulyzhin 	sc->bge_link = 0;
440695d67482SBill Paul 
44071493e883SOleg Bulyzhin 	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
440895d67482SBill Paul }
440995d67482SBill Paul 
441095d67482SBill Paul /*
441195d67482SBill Paul  * Stop all chip I/O so that the kernel's probe routines don't
441295d67482SBill Paul  * get confused by errant DMAs when rebooting.
441395d67482SBill Paul  */
4414b6c974e8SWarner Losh static int
44153f74909aSGleb Smirnoff bge_shutdown(device_t dev)
441695d67482SBill Paul {
441795d67482SBill Paul 	struct bge_softc *sc;
441895d67482SBill Paul 
441995d67482SBill Paul 	sc = device_get_softc(dev);
44200f9bd73bSSam Leffler 	BGE_LOCK(sc);
442195d67482SBill Paul 	bge_stop(sc);
442295d67482SBill Paul 	bge_reset(sc);
44230f9bd73bSSam Leffler 	BGE_UNLOCK(sc);
4424b6c974e8SWarner Losh 
4425b6c974e8SWarner Losh 	return (0);
442695d67482SBill Paul }
442714afefa3SPawel Jakub Dawidek 
442814afefa3SPawel Jakub Dawidek static int
442914afefa3SPawel Jakub Dawidek bge_suspend(device_t dev)
443014afefa3SPawel Jakub Dawidek {
443114afefa3SPawel Jakub Dawidek 	struct bge_softc *sc;
443214afefa3SPawel Jakub Dawidek 
443314afefa3SPawel Jakub Dawidek 	sc = device_get_softc(dev);
443414afefa3SPawel Jakub Dawidek 	BGE_LOCK(sc);
443514afefa3SPawel Jakub Dawidek 	bge_stop(sc);
443614afefa3SPawel Jakub Dawidek 	BGE_UNLOCK(sc);
443714afefa3SPawel Jakub Dawidek 
443814afefa3SPawel Jakub Dawidek 	return (0);
443914afefa3SPawel Jakub Dawidek }
444014afefa3SPawel Jakub Dawidek 
444114afefa3SPawel Jakub Dawidek static int
444214afefa3SPawel Jakub Dawidek bge_resume(device_t dev)
444314afefa3SPawel Jakub Dawidek {
444414afefa3SPawel Jakub Dawidek 	struct bge_softc *sc;
444514afefa3SPawel Jakub Dawidek 	struct ifnet *ifp;
444614afefa3SPawel Jakub Dawidek 
444714afefa3SPawel Jakub Dawidek 	sc = device_get_softc(dev);
444814afefa3SPawel Jakub Dawidek 	BGE_LOCK(sc);
444914afefa3SPawel Jakub Dawidek 	ifp = sc->bge_ifp;
445014afefa3SPawel Jakub Dawidek 	if (ifp->if_flags & IFF_UP) {
445114afefa3SPawel Jakub Dawidek 		bge_init_locked(sc);
445214afefa3SPawel Jakub Dawidek 		if (ifp->if_drv_flags & IFF_DRV_RUNNING)
445314afefa3SPawel Jakub Dawidek 			bge_start_locked(ifp);
445414afefa3SPawel Jakub Dawidek 	}
445514afefa3SPawel Jakub Dawidek 	BGE_UNLOCK(sc);
445614afefa3SPawel Jakub Dawidek 
445714afefa3SPawel Jakub Dawidek 	return (0);
445814afefa3SPawel Jakub Dawidek }
4459dab5cd05SOleg Bulyzhin 
4460dab5cd05SOleg Bulyzhin static void
44613f74909aSGleb Smirnoff bge_link_upd(struct bge_softc *sc)
4462dab5cd05SOleg Bulyzhin {
44631f313773SOleg Bulyzhin 	struct mii_data *mii;
44641f313773SOleg Bulyzhin 	uint32_t link, status;
4465dab5cd05SOleg Bulyzhin 
4466dab5cd05SOleg Bulyzhin 	BGE_LOCK_ASSERT(sc);
44671f313773SOleg Bulyzhin 
44683f74909aSGleb Smirnoff 	/* Clear 'pending link event' flag. */
44697b97099dSOleg Bulyzhin 	sc->bge_link_evt = 0;
44707b97099dSOleg Bulyzhin 
4471dab5cd05SOleg Bulyzhin 	/*
4472dab5cd05SOleg Bulyzhin 	 * Process link state changes.
4473dab5cd05SOleg Bulyzhin 	 * Grrr. The link status word in the status block does
4474dab5cd05SOleg Bulyzhin 	 * not work correctly on the BCM5700 rev AX and BX chips,
4475dab5cd05SOleg Bulyzhin 	 * according to all available information. Hence, we have
4476dab5cd05SOleg Bulyzhin 	 * to enable MII interrupts in order to properly obtain
4477dab5cd05SOleg Bulyzhin 	 * async link changes. Unfortunately, this also means that
4478dab5cd05SOleg Bulyzhin 	 * we have to read the MAC status register to detect link
4479dab5cd05SOleg Bulyzhin 	 * changes, thereby adding an additional register access to
4480dab5cd05SOleg Bulyzhin 	 * the interrupt handler.
44811f313773SOleg Bulyzhin 	 *
44821f313773SOleg Bulyzhin 	 * XXX: perhaps link state detection procedure used for
44834c0da0ffSGleb Smirnoff 	 * BGE_CHIPID_BCM5700_B2 can be used for others BCM5700 revisions.
4484dab5cd05SOleg Bulyzhin 	 */
4485dab5cd05SOleg Bulyzhin 
44861f313773SOleg Bulyzhin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5700 &&
44874c0da0ffSGleb Smirnoff 	    sc->bge_chipid != BGE_CHIPID_BCM5700_B2) {
4488dab5cd05SOleg Bulyzhin 		status = CSR_READ_4(sc, BGE_MAC_STS);
4489dab5cd05SOleg Bulyzhin 		if (status & BGE_MACSTAT_MI_INTERRUPT) {
44901f313773SOleg Bulyzhin 			mii = device_get_softc(sc->bge_miibus);
44915dda8085SOleg Bulyzhin 			mii_pollstat(mii);
44921f313773SOleg Bulyzhin 			if (!sc->bge_link &&
44931f313773SOleg Bulyzhin 			    mii->mii_media_status & IFM_ACTIVE &&
44941f313773SOleg Bulyzhin 			    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
44951f313773SOleg Bulyzhin 				sc->bge_link++;
44961f313773SOleg Bulyzhin 				if (bootverbose)
44971f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link UP\n");
44981f313773SOleg Bulyzhin 			} else if (sc->bge_link &&
44991f313773SOleg Bulyzhin 			    (!(mii->mii_media_status & IFM_ACTIVE) ||
45001f313773SOleg Bulyzhin 			    IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE)) {
45011f313773SOleg Bulyzhin 				sc->bge_link = 0;
45021f313773SOleg Bulyzhin 				if (bootverbose)
45031f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link DOWN\n");
45041f313773SOleg Bulyzhin 			}
45051f313773SOleg Bulyzhin 
45063f74909aSGleb Smirnoff 			/* Clear the interrupt. */
4507dab5cd05SOleg Bulyzhin 			CSR_WRITE_4(sc, BGE_MAC_EVT_ENB,
4508dab5cd05SOleg Bulyzhin 			    BGE_EVTENB_MI_INTERRUPT);
4509dab5cd05SOleg Bulyzhin 			bge_miibus_readreg(sc->bge_dev, 1, BRGPHY_MII_ISR);
4510dab5cd05SOleg Bulyzhin 			bge_miibus_writereg(sc->bge_dev, 1, BRGPHY_MII_IMR,
4511dab5cd05SOleg Bulyzhin 			    BRGPHY_INTRS);
4512dab5cd05SOleg Bulyzhin 		}
4513dab5cd05SOleg Bulyzhin 		return;
4514dab5cd05SOleg Bulyzhin 	}
4515dab5cd05SOleg Bulyzhin 
4516652ae483SGleb Smirnoff 	if (sc->bge_flags & BGE_FLAG_TBI) {
45171f313773SOleg Bulyzhin 		status = CSR_READ_4(sc, BGE_MAC_STS);
45187b97099dSOleg Bulyzhin 		if (status & BGE_MACSTAT_TBI_PCS_SYNCHED) {
45197b97099dSOleg Bulyzhin 			if (!sc->bge_link) {
45201f313773SOleg Bulyzhin 				sc->bge_link++;
45211f313773SOleg Bulyzhin 				if (sc->bge_asicrev == BGE_ASICREV_BCM5704)
45221f313773SOleg Bulyzhin 					BGE_CLRBIT(sc, BGE_MAC_MODE,
45231f313773SOleg Bulyzhin 					    BGE_MACMODE_TBI_SEND_CFGS);
45240c8aa4eaSJung-uk Kim 				CSR_WRITE_4(sc, BGE_MAC_STS, 0xFFFFFFFF);
45251f313773SOleg Bulyzhin 				if (bootverbose)
45261f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link UP\n");
45273f74909aSGleb Smirnoff 				if_link_state_change(sc->bge_ifp,
45283f74909aSGleb Smirnoff 				    LINK_STATE_UP);
45297b97099dSOleg Bulyzhin 			}
45301f313773SOleg Bulyzhin 		} else if (sc->bge_link) {
4531dab5cd05SOleg Bulyzhin 			sc->bge_link = 0;
45321f313773SOleg Bulyzhin 			if (bootverbose)
45331f313773SOleg Bulyzhin 				if_printf(sc->bge_ifp, "link DOWN\n");
45347b97099dSOleg Bulyzhin 			if_link_state_change(sc->bge_ifp, LINK_STATE_DOWN);
45351f313773SOleg Bulyzhin 		}
45361493e883SOleg Bulyzhin 	} else if (CSR_READ_4(sc, BGE_MI_MODE) & BGE_MIMODE_AUTOPOLL) {
45371f313773SOleg Bulyzhin 		/*
45380c8aa4eaSJung-uk Kim 		 * Some broken BCM chips have BGE_STATFLAG_LINKSTATE_CHANGED bit
45390c8aa4eaSJung-uk Kim 		 * in status word always set. Workaround this bug by reading
45400c8aa4eaSJung-uk Kim 		 * PHY link status directly.
45411f313773SOleg Bulyzhin 		 */
45421f313773SOleg Bulyzhin 		link = (CSR_READ_4(sc, BGE_MI_STS) & BGE_MISTS_LINK) ? 1 : 0;
45431f313773SOleg Bulyzhin 
45441f313773SOleg Bulyzhin 		if (link != sc->bge_link ||
45451f313773SOleg Bulyzhin 		    sc->bge_asicrev == BGE_ASICREV_BCM5700) {
45461f313773SOleg Bulyzhin 			mii = device_get_softc(sc->bge_miibus);
45475dda8085SOleg Bulyzhin 			mii_pollstat(mii);
45481f313773SOleg Bulyzhin 			if (!sc->bge_link &&
45491f313773SOleg Bulyzhin 			    mii->mii_media_status & IFM_ACTIVE &&
45501f313773SOleg Bulyzhin 			    IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
45511f313773SOleg Bulyzhin 				sc->bge_link++;
45521f313773SOleg Bulyzhin 				if (bootverbose)
45531f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link UP\n");
45541f313773SOleg Bulyzhin 			} else if (sc->bge_link &&
45551f313773SOleg Bulyzhin 			    (!(mii->mii_media_status & IFM_ACTIVE) ||
45561f313773SOleg Bulyzhin 			    IFM_SUBTYPE(mii->mii_media_active) == IFM_NONE)) {
45571f313773SOleg Bulyzhin 				sc->bge_link = 0;
45581f313773SOleg Bulyzhin 				if (bootverbose)
45591f313773SOleg Bulyzhin 					if_printf(sc->bge_ifp, "link DOWN\n");
45601f313773SOleg Bulyzhin 			}
45611f313773SOleg Bulyzhin 		}
45620c8aa4eaSJung-uk Kim 	} else {
45630c8aa4eaSJung-uk Kim 		/*
45640c8aa4eaSJung-uk Kim 		 * Discard link events for MII/GMII controllers
45650c8aa4eaSJung-uk Kim 		 * if MI auto-polling is disabled.
45660c8aa4eaSJung-uk Kim 		 */
4567dab5cd05SOleg Bulyzhin 	}
4568dab5cd05SOleg Bulyzhin 
45693f74909aSGleb Smirnoff 	/* Clear the attention. */
4570dab5cd05SOleg Bulyzhin 	CSR_WRITE_4(sc, BGE_MAC_STS, BGE_MACSTAT_SYNC_CHANGED |
4571dab5cd05SOleg Bulyzhin 	    BGE_MACSTAT_CFG_CHANGED | BGE_MACSTAT_MI_COMPLETE |
4572dab5cd05SOleg Bulyzhin 	    BGE_MACSTAT_LINK_CHANGED);
4573dab5cd05SOleg Bulyzhin }
45746f8718a3SScott Long 
4575763757b2SScott Long #define BGE_SYSCTL_STAT(sc, ctx, desc, parent, node, oid) \
457606e83c7eSScott Long 	SYSCTL_ADD_PROC(ctx, parent, OID_AUTO, oid, CTLTYPE_UINT|CTLFLAG_RD, \
4577763757b2SScott Long 	    sc, offsetof(struct bge_stats, node), bge_sysctl_stats, "IU", \
4578763757b2SScott Long 	    desc)
4579763757b2SScott Long 
45806f8718a3SScott Long static void
45816f8718a3SScott Long bge_add_sysctls(struct bge_softc *sc)
45826f8718a3SScott Long {
45836f8718a3SScott Long 	struct sysctl_ctx_list *ctx;
4584763757b2SScott Long 	struct sysctl_oid_list *children, *schildren;
4585763757b2SScott Long 	struct sysctl_oid *tree;
45866f8718a3SScott Long 
45876f8718a3SScott Long 	ctx = device_get_sysctl_ctx(sc->bge_dev);
45886f8718a3SScott Long 	children = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->bge_dev));
45896f8718a3SScott Long 
45906f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG
45916f8718a3SScott Long 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "debug_info",
45926f8718a3SScott Long 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_debug_info, "I",
45936f8718a3SScott Long 	    "Debug Information");
45946f8718a3SScott Long 
45956f8718a3SScott Long 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "reg_read",
45966f8718a3SScott Long 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_reg_read, "I",
45976f8718a3SScott Long 	    "Register Read");
45986f8718a3SScott Long 
45996f8718a3SScott Long 	SYSCTL_ADD_PROC(ctx, children, OID_AUTO, "mem_read",
46006f8718a3SScott Long 	    CTLTYPE_INT | CTLFLAG_RW, sc, 0, bge_sysctl_mem_read, "I",
46016f8718a3SScott Long 	    "Memory Read");
46026f8718a3SScott Long 
46036f8718a3SScott Long #endif
4604763757b2SScott Long 
4605d949071dSJung-uk Kim 	if (BGE_IS_5705_PLUS(sc))
4606d949071dSJung-uk Kim 		return;
4607d949071dSJung-uk Kim 
4608763757b2SScott Long 	tree = SYSCTL_ADD_NODE(ctx, children, OID_AUTO, "stats", CTLFLAG_RD,
4609763757b2SScott Long 	    NULL, "BGE Statistics");
4610763757b2SScott Long 	schildren = children = SYSCTL_CHILDREN(tree);
4611763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Frames Dropped Due To Filters",
4612763757b2SScott Long 	    children, COSFramesDroppedDueToFilters,
4613763757b2SScott Long 	    "FramesDroppedDueToFilters");
4614763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Write Queue Full",
4615763757b2SScott Long 	    children, nicDmaWriteQueueFull, "DmaWriteQueueFull");
4616763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Write High Priority Queue Full",
4617763757b2SScott Long 	    children, nicDmaWriteHighPriQueueFull, "DmaWriteHighPriQueueFull");
4618763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC No More RX Buffer Descriptors",
4619763757b2SScott Long 	    children, nicNoMoreRxBDs, "NoMoreRxBDs");
462006e83c7eSScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Discarded Input Frames",
462106e83c7eSScott Long 	    children, ifInDiscards, "InputDiscards");
462206e83c7eSScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Input Errors",
462306e83c7eSScott Long 	    children, ifInErrors, "InputErrors");
4624763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Recv Threshold Hit",
4625763757b2SScott Long 	    children, nicRecvThresholdHit, "RecvThresholdHit");
4626763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Read Queue Full",
4627763757b2SScott Long 	    children, nicDmaReadQueueFull, "DmaReadQueueFull");
4628763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC DMA Read High Priority Queue Full",
4629763757b2SScott Long 	    children, nicDmaReadHighPriQueueFull, "DmaReadHighPriQueueFull");
4630763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Send Data Complete Queue Full",
4631763757b2SScott Long 	    children, nicSendDataCompQueueFull, "SendDataCompQueueFull");
4632763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Ring Set Send Producer Index",
4633763757b2SScott Long 	    children, nicRingSetSendProdIndex, "RingSetSendProdIndex");
4634763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Ring Status Update",
4635763757b2SScott Long 	    children, nicRingStatusUpdate, "RingStatusUpdate");
4636763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Interrupts",
4637763757b2SScott Long 	    children, nicInterrupts, "Interrupts");
4638763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Avoided Interrupts",
4639763757b2SScott Long 	    children, nicAvoidedInterrupts, "AvoidedInterrupts");
4640763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "NIC Send Threshold Hit",
4641763757b2SScott Long 	    children, nicSendThresholdHit, "SendThresholdHit");
4642763757b2SScott Long 
4643763757b2SScott Long 	tree = SYSCTL_ADD_NODE(ctx, schildren, OID_AUTO, "rx", CTLFLAG_RD,
4644763757b2SScott Long 	    NULL, "BGE RX Statistics");
4645763757b2SScott Long 	children = SYSCTL_CHILDREN(tree);
4646763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Inbound Octets",
4647763757b2SScott Long 	    children, rxstats.ifHCInOctets, "Octets");
4648763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Fragments",
4649763757b2SScott Long 	    children, rxstats.etherStatsFragments, "Fragments");
4650763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Inbound Unicast Packets",
4651763757b2SScott Long 	    children, rxstats.ifHCInUcastPkts, "UcastPkts");
4652763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Inbound Multicast Packets",
4653763757b2SScott Long 	    children, rxstats.ifHCInMulticastPkts, "MulticastPkts");
4654763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "FCS Errors",
4655763757b2SScott Long 	    children, rxstats.dot3StatsFCSErrors, "FCSErrors");
4656763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Alignment Errors",
4657763757b2SScott Long 	    children, rxstats.dot3StatsAlignmentErrors, "AlignmentErrors");
4658763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XON Pause Frames Received",
4659763757b2SScott Long 	    children, rxstats.xonPauseFramesReceived, "xonPauseFramesReceived");
4660763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XOFF Pause Frames Received",
4661763757b2SScott Long 	    children, rxstats.xoffPauseFramesReceived,
4662763757b2SScott Long 	    "xoffPauseFramesReceived");
4663763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "MAC Control Frames Received",
4664763757b2SScott Long 	    children, rxstats.macControlFramesReceived,
4665763757b2SScott Long 	    "ControlFramesReceived");
4666763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XOFF State Entered",
4667763757b2SScott Long 	    children, rxstats.xoffStateEntered, "xoffStateEntered");
4668763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Frames Too Long",
4669763757b2SScott Long 	    children, rxstats.dot3StatsFramesTooLong, "FramesTooLong");
4670763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Jabbers",
4671763757b2SScott Long 	    children, rxstats.etherStatsJabbers, "Jabbers");
4672763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Undersized Packets",
4673763757b2SScott Long 	    children, rxstats.etherStatsUndersizePkts, "UndersizePkts");
4674763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Inbound Range Length Errors",
467506e83c7eSScott Long 	    children, rxstats.inRangeLengthError, "inRangeLengthError");
4676763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Range Length Errors",
467706e83c7eSScott Long 	    children, rxstats.outRangeLengthError, "outRangeLengthError");
4678763757b2SScott Long 
4679763757b2SScott Long 	tree = SYSCTL_ADD_NODE(ctx, schildren, OID_AUTO, "tx", CTLFLAG_RD,
4680763757b2SScott Long 	    NULL, "BGE TX Statistics");
4681763757b2SScott Long 	children = SYSCTL_CHILDREN(tree);
4682763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Octets",
4683763757b2SScott Long 	    children, txstats.ifHCOutOctets, "Octets");
4684763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "TX Collisions",
4685763757b2SScott Long 	    children, txstats.etherStatsCollisions, "Collisions");
4686763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XON Sent",
4687763757b2SScott Long 	    children, txstats.outXonSent, "XonSent");
4688763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "XOFF Sent",
4689763757b2SScott Long 	    children, txstats.outXoffSent, "XoffSent");
4690763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Flow Control Done",
4691763757b2SScott Long 	    children, txstats.flowControlDone, "flowControlDone");
4692763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Internal MAC TX errors",
4693763757b2SScott Long 	    children, txstats.dot3StatsInternalMacTransmitErrors,
4694763757b2SScott Long 	    "InternalMacTransmitErrors");
4695763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Single Collision Frames",
4696763757b2SScott Long 	    children, txstats.dot3StatsSingleCollisionFrames,
4697763757b2SScott Long 	    "SingleCollisionFrames");
4698763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Multiple Collision Frames",
4699763757b2SScott Long 	    children, txstats.dot3StatsMultipleCollisionFrames,
4700763757b2SScott Long 	    "MultipleCollisionFrames");
4701763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Deferred Transmissions",
4702763757b2SScott Long 	    children, txstats.dot3StatsDeferredTransmissions,
4703763757b2SScott Long 	    "DeferredTransmissions");
4704763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Excessive Collisions",
4705763757b2SScott Long 	    children, txstats.dot3StatsExcessiveCollisions,
4706763757b2SScott Long 	    "ExcessiveCollisions");
4707763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Late Collisions",
470806e83c7eSScott Long 	    children, txstats.dot3StatsLateCollisions,
470906e83c7eSScott Long 	    "LateCollisions");
4710763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Unicast Packets",
4711763757b2SScott Long 	    children, txstats.ifHCOutUcastPkts, "UcastPkts");
4712763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Multicast Packets",
4713763757b2SScott Long 	    children, txstats.ifHCOutMulticastPkts, "MulticastPkts");
4714763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Broadcast Packets",
4715763757b2SScott Long 	    children, txstats.ifHCOutBroadcastPkts, "BroadcastPkts");
4716763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Carrier Sense Errors",
4717763757b2SScott Long 	    children, txstats.dot3StatsCarrierSenseErrors,
4718763757b2SScott Long 	    "CarrierSenseErrors");
4719763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Discards",
4720763757b2SScott Long 	    children, txstats.ifOutDiscards, "Discards");
4721763757b2SScott Long 	BGE_SYSCTL_STAT(sc, ctx, "Outbound Errors",
4722763757b2SScott Long 	    children, txstats.ifOutErrors, "Errors");
4723763757b2SScott Long }
4724763757b2SScott Long 
4725763757b2SScott Long static int
4726763757b2SScott Long bge_sysctl_stats(SYSCTL_HANDLER_ARGS)
4727763757b2SScott Long {
4728763757b2SScott Long 	struct bge_softc *sc;
472906e83c7eSScott Long 	uint32_t result;
4730d949071dSJung-uk Kim 	int offset;
4731763757b2SScott Long 
4732763757b2SScott Long 	sc = (struct bge_softc *)arg1;
4733763757b2SScott Long 	offset = arg2;
4734d949071dSJung-uk Kim 	result = CSR_READ_4(sc, BGE_MEMWIN_START + BGE_STATS_BLOCK + offset +
4735d949071dSJung-uk Kim 	    offsetof(bge_hostaddr, bge_addr_lo));
4736041b706bSDavid Malone 	return (sysctl_handle_int(oidp, &result, 0, req));
47376f8718a3SScott Long }
47386f8718a3SScott Long 
47396f8718a3SScott Long #ifdef BGE_REGISTER_DEBUG
47406f8718a3SScott Long static int
47416f8718a3SScott Long bge_sysctl_debug_info(SYSCTL_HANDLER_ARGS)
47426f8718a3SScott Long {
47436f8718a3SScott Long 	struct bge_softc *sc;
47446f8718a3SScott Long 	uint16_t *sbdata;
47456f8718a3SScott Long 	int error;
47466f8718a3SScott Long 	int result;
47476f8718a3SScott Long 	int i, j;
47486f8718a3SScott Long 
47496f8718a3SScott Long 	result = -1;
47506f8718a3SScott Long 	error = sysctl_handle_int(oidp, &result, 0, req);
47516f8718a3SScott Long 	if (error || (req->newptr == NULL))
47526f8718a3SScott Long 		return (error);
47536f8718a3SScott Long 
47546f8718a3SScott Long 	if (result == 1) {
47556f8718a3SScott Long 		sc = (struct bge_softc *)arg1;
47566f8718a3SScott Long 
47576f8718a3SScott Long 		sbdata = (uint16_t *)sc->bge_ldata.bge_status_block;
47586f8718a3SScott Long 		printf("Status Block:\n");
47596f8718a3SScott Long 		for (i = 0x0; i < (BGE_STATUS_BLK_SZ / 4); ) {
47606f8718a3SScott Long 			printf("%06x:", i);
47616f8718a3SScott Long 			for (j = 0; j < 8; j++) {
47626f8718a3SScott Long 				printf(" %04x", sbdata[i]);
47636f8718a3SScott Long 				i += 4;
47646f8718a3SScott Long 			}
47656f8718a3SScott Long 			printf("\n");
47666f8718a3SScott Long 		}
47676f8718a3SScott Long 
47686f8718a3SScott Long 		printf("Registers:\n");
47690c8aa4eaSJung-uk Kim 		for (i = 0x800; i < 0xA00; ) {
47706f8718a3SScott Long 			printf("%06x:", i);
47716f8718a3SScott Long 			for (j = 0; j < 8; j++) {
47726f8718a3SScott Long 				printf(" %08x", CSR_READ_4(sc, i));
47736f8718a3SScott Long 				i += 4;
47746f8718a3SScott Long 			}
47756f8718a3SScott Long 			printf("\n");
47766f8718a3SScott Long 		}
47776f8718a3SScott Long 
47786f8718a3SScott Long 		printf("Hardware Flags:\n");
4779a5779553SStanislav Sedov 		if (BGE_IS_5755_PLUS(sc))
4780a5779553SStanislav Sedov 			printf(" - 5755 Plus\n");
47815345bad0SScott Long 		if (BGE_IS_575X_PLUS(sc))
47826f8718a3SScott Long 			printf(" - 575X Plus\n");
47835345bad0SScott Long 		if (BGE_IS_5705_PLUS(sc))
47846f8718a3SScott Long 			printf(" - 5705 Plus\n");
47855345bad0SScott Long 		if (BGE_IS_5714_FAMILY(sc))
47865345bad0SScott Long 			printf(" - 5714 Family\n");
47875345bad0SScott Long 		if (BGE_IS_5700_FAMILY(sc))
47885345bad0SScott Long 			printf(" - 5700 Family\n");
47896f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_JUMBO)
47906f8718a3SScott Long 			printf(" - Supports Jumbo Frames\n");
47916f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_PCIX)
47926f8718a3SScott Long 			printf(" - PCI-X Bus\n");
47936f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_PCIE)
47946f8718a3SScott Long 			printf(" - PCI Express Bus\n");
47955ee49a3aSJung-uk Kim 		if (sc->bge_flags & BGE_FLAG_NO_3LED)
47966f8718a3SScott Long 			printf(" - No 3 LEDs\n");
47976f8718a3SScott Long 		if (sc->bge_flags & BGE_FLAG_RX_ALIGNBUG)
47986f8718a3SScott Long 			printf(" - RX Alignment Bug\n");
47996f8718a3SScott Long 	}
48006f8718a3SScott Long 
48016f8718a3SScott Long 	return (error);
48026f8718a3SScott Long }
48036f8718a3SScott Long 
48046f8718a3SScott Long static int
48056f8718a3SScott Long bge_sysctl_reg_read(SYSCTL_HANDLER_ARGS)
48066f8718a3SScott Long {
48076f8718a3SScott Long 	struct bge_softc *sc;
48086f8718a3SScott Long 	int error;
48096f8718a3SScott Long 	uint16_t result;
48106f8718a3SScott Long 	uint32_t val;
48116f8718a3SScott Long 
48126f8718a3SScott Long 	result = -1;
48136f8718a3SScott Long 	error = sysctl_handle_int(oidp, &result, 0, req);
48146f8718a3SScott Long 	if (error || (req->newptr == NULL))
48156f8718a3SScott Long 		return (error);
48166f8718a3SScott Long 
48176f8718a3SScott Long 	if (result < 0x8000) {
48186f8718a3SScott Long 		sc = (struct bge_softc *)arg1;
48196f8718a3SScott Long 		val = CSR_READ_4(sc, result);
48206f8718a3SScott Long 		printf("reg 0x%06X = 0x%08X\n", result, val);
48216f8718a3SScott Long 	}
48226f8718a3SScott Long 
48236f8718a3SScott Long 	return (error);
48246f8718a3SScott Long }
48256f8718a3SScott Long 
48266f8718a3SScott Long static int
48276f8718a3SScott Long bge_sysctl_mem_read(SYSCTL_HANDLER_ARGS)
48286f8718a3SScott Long {
48296f8718a3SScott Long 	struct bge_softc *sc;
48306f8718a3SScott Long 	int error;
48316f8718a3SScott Long 	uint16_t result;
48326f8718a3SScott Long 	uint32_t val;
48336f8718a3SScott Long 
48346f8718a3SScott Long 	result = -1;
48356f8718a3SScott Long 	error = sysctl_handle_int(oidp, &result, 0, req);
48366f8718a3SScott Long 	if (error || (req->newptr == NULL))
48376f8718a3SScott Long 		return (error);
48386f8718a3SScott Long 
48396f8718a3SScott Long 	if (result < 0x8000) {
48406f8718a3SScott Long 		sc = (struct bge_softc *)arg1;
48416f8718a3SScott Long 		val = bge_readmem_ind(sc, result);
48426f8718a3SScott Long 		printf("mem 0x%06X = 0x%08X\n", result, val);
48436f8718a3SScott Long 	}
48446f8718a3SScott Long 
48456f8718a3SScott Long 	return (error);
48466f8718a3SScott Long }
48476f8718a3SScott Long #endif
484838cc658fSJohn Baldwin 
484938cc658fSJohn Baldwin static int
48505fea260fSMarius Strobl bge_get_eaddr_fw(struct bge_softc *sc, uint8_t ether_addr[])
48515fea260fSMarius Strobl {
48525fea260fSMarius Strobl 
48535fea260fSMarius Strobl 	if (sc->bge_flags & BGE_FLAG_EADDR)
48545fea260fSMarius Strobl 		return (1);
48555fea260fSMarius Strobl 
48565fea260fSMarius Strobl #ifdef __sparc64__
48575fea260fSMarius Strobl 	OF_getetheraddr(sc->bge_dev, ether_addr);
48585fea260fSMarius Strobl 	return (0);
48595fea260fSMarius Strobl #endif
48605fea260fSMarius Strobl 	return (1);
48615fea260fSMarius Strobl }
48625fea260fSMarius Strobl 
48635fea260fSMarius Strobl static int
486438cc658fSJohn Baldwin bge_get_eaddr_mem(struct bge_softc *sc, uint8_t ether_addr[])
486538cc658fSJohn Baldwin {
486638cc658fSJohn Baldwin 	uint32_t mac_addr;
486738cc658fSJohn Baldwin 
486838cc658fSJohn Baldwin 	mac_addr = bge_readmem_ind(sc, 0x0c14);
486938cc658fSJohn Baldwin 	if ((mac_addr >> 16) == 0x484b) {
487038cc658fSJohn Baldwin 		ether_addr[0] = (uint8_t)(mac_addr >> 8);
487138cc658fSJohn Baldwin 		ether_addr[1] = (uint8_t)mac_addr;
487238cc658fSJohn Baldwin 		mac_addr = bge_readmem_ind(sc, 0x0c18);
487338cc658fSJohn Baldwin 		ether_addr[2] = (uint8_t)(mac_addr >> 24);
487438cc658fSJohn Baldwin 		ether_addr[3] = (uint8_t)(mac_addr >> 16);
487538cc658fSJohn Baldwin 		ether_addr[4] = (uint8_t)(mac_addr >> 8);
487638cc658fSJohn Baldwin 		ether_addr[5] = (uint8_t)mac_addr;
48775fea260fSMarius Strobl 		return (0);
487838cc658fSJohn Baldwin 	}
48795fea260fSMarius Strobl 	return (1);
488038cc658fSJohn Baldwin }
488138cc658fSJohn Baldwin 
488238cc658fSJohn Baldwin static int
488338cc658fSJohn Baldwin bge_get_eaddr_nvram(struct bge_softc *sc, uint8_t ether_addr[])
488438cc658fSJohn Baldwin {
488538cc658fSJohn Baldwin 	int mac_offset = BGE_EE_MAC_OFFSET;
488638cc658fSJohn Baldwin 
488738cc658fSJohn Baldwin 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906)
488838cc658fSJohn Baldwin 		mac_offset = BGE_EE_MAC_OFFSET_5906;
488938cc658fSJohn Baldwin 
48905fea260fSMarius Strobl 	return (bge_read_nvram(sc, ether_addr, mac_offset + 2,
48915fea260fSMarius Strobl 	    ETHER_ADDR_LEN));
489238cc658fSJohn Baldwin }
489338cc658fSJohn Baldwin 
489438cc658fSJohn Baldwin static int
489538cc658fSJohn Baldwin bge_get_eaddr_eeprom(struct bge_softc *sc, uint8_t ether_addr[])
489638cc658fSJohn Baldwin {
489738cc658fSJohn Baldwin 
48985fea260fSMarius Strobl 	if (sc->bge_asicrev == BGE_ASICREV_BCM5906)
48995fea260fSMarius Strobl 		return (1);
49005fea260fSMarius Strobl 
49015fea260fSMarius Strobl 	return (bge_read_eeprom(sc, ether_addr, BGE_EE_MAC_OFFSET + 2,
49025fea260fSMarius Strobl 	   ETHER_ADDR_LEN));
490338cc658fSJohn Baldwin }
490438cc658fSJohn Baldwin 
490538cc658fSJohn Baldwin static int
490638cc658fSJohn Baldwin bge_get_eaddr(struct bge_softc *sc, uint8_t eaddr[])
490738cc658fSJohn Baldwin {
490838cc658fSJohn Baldwin 	static const bge_eaddr_fcn_t bge_eaddr_funcs[] = {
490938cc658fSJohn Baldwin 		/* NOTE: Order is critical */
49105fea260fSMarius Strobl 		bge_get_eaddr_fw,
491138cc658fSJohn Baldwin 		bge_get_eaddr_mem,
491238cc658fSJohn Baldwin 		bge_get_eaddr_nvram,
491338cc658fSJohn Baldwin 		bge_get_eaddr_eeprom,
491438cc658fSJohn Baldwin 		NULL
491538cc658fSJohn Baldwin 	};
491638cc658fSJohn Baldwin 	const bge_eaddr_fcn_t *func;
491738cc658fSJohn Baldwin 
491838cc658fSJohn Baldwin 	for (func = bge_eaddr_funcs; *func != NULL; ++func) {
491938cc658fSJohn Baldwin 		if ((*func)(sc, eaddr) == 0)
492038cc658fSJohn Baldwin 			break;
492138cc658fSJohn Baldwin 	}
492238cc658fSJohn Baldwin 	return (*func == NULL ? ENXIO : 0);
492338cc658fSJohn Baldwin }
4924