xref: /freebsd/sys/dev/bce/if_bcereg.h (revision b3aaa0cc21c63d388230c7ef2a80abd631ff20d5)
1 /*-
2  * Copyright (c) 2006-2008 Broadcom Corporation
3  *	David Christensen <davidch@broadcom.com>.  All rights reserved.
4  *
5  * Redistribution and use in source and binary forms, with or without
6  * modification, are permitted provided that the following conditions
7  * are met:
8  * 1. Redistributions of source code must retain the above copyright
9  *    notice, this list of conditions and the following disclaimer.
10  * 2. Redistributions in binary form must reproduce the above copyright
11  *    notice, this list of conditions and the following disclaimer in the
12  *    documentation and/or other materials provided with the distribution.
13  * 3. Neither the name of Broadcom Corporation nor the name of its contributors
14  *    may be used to endorse or promote products derived from this software
15  *    without specific prior written consent.
16  *
17  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS'
18  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20  * ARE DISCLAIMED.  IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
21  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
22  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
23  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
24  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
25  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
26  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
27  * THE POSSIBILITY OF SUCH DAMAGE.
28  *
29  * $FreeBSD$
30  */
31 
32 #ifndef	_BCE_H_DEFINED
33 #define _BCE_H_DEFINED
34 
35 #ifdef HAVE_KERNEL_OPTION_HEADERS
36 #include "opt_device_polling.h"
37 #endif
38 
39 #include <sys/param.h>
40 #include <sys/endian.h>
41 #include <sys/systm.h>
42 #include <sys/sockio.h>
43 #include <sys/mbuf.h>
44 #include <sys/malloc.h>
45 #include <sys/kernel.h>
46 #include <sys/module.h>
47 #include <sys/socket.h>
48 #include <sys/sysctl.h>
49 #include <sys/queue.h>
50 
51 #include <net/bpf.h>
52 #include <net/ethernet.h>
53 #include <net/if.h>
54 #include <net/if_arp.h>
55 #include <net/if_dl.h>
56 #include <net/if_media.h>
57 
58 #include <net/if_types.h>
59 #include <net/if_vlan_var.h>
60 
61 #include <netinet/in_systm.h>
62 #include <netinet/in.h>
63 #include <netinet/if_ether.h>
64 #include <netinet/ip.h>
65 #include <netinet/ip6.h>
66 #include <netinet/tcp.h>
67 #include <netinet/udp.h>
68 
69 #include <machine/bus.h>
70 #include <machine/resource.h>
71 #include <sys/bus.h>
72 #include <sys/rman.h>
73 
74 #include <dev/mii/mii.h>
75 #include <dev/mii/miivar.h>
76 #include "miidevs.h"
77 #include <dev/mii/brgphyreg.h>
78 
79 #include <dev/pci/pcireg.h>
80 #include <dev/pci/pcivar.h>
81 
82 #include "miibus_if.h"
83 
84 /****************************************************************************/
85 /* Conversion to FreeBSD type definitions.                                  */
86 /****************************************************************************/
87 #define u64 uint64_t
88 #define u32	uint32_t
89 #define u16	uint16_t
90 #define u8	uint8_t
91 
92 #if BYTE_ORDER == BIG_ENDIAN
93 #define __BIG_ENDIAN 1
94 #undef  __LITTLE_ENDIAN
95 #else
96 #undef  __BIG_ENDIAN
97 #define __LITTLE_ENDIAN 1
98 #endif
99 
100 #define BCE_DWORD_PRINTFB	\
101 	"\020"					\
102 	"\40b31"				\
103 	"\37b30"				\
104 	"\36b29"				\
105 	"\35b28"				\
106 	"\34b27"				\
107 	"\33b26"				\
108 	"\32b25"				\
109 	"\31b24"				\
110 	"\30b23"				\
111 	"\27b22"				\
112 	"\26b21"				\
113 	"\25b20"				\
114 	"\24b19"				\
115 	"\23b18"				\
116 	"\22b17"				\
117 	"\21b16"				\
118 	"\20b15"				\
119 	"\17b14"				\
120 	"\16b13"				\
121 	"\15b12"				\
122 	"\14b11"				\
123 	"\13b10"				\
124 	"\12b9"					\
125 	"\11b8"					\
126 	"\10b7"					\
127 	"\07b6"					\
128 	"\06b5"					\
129 	"\05b4"					\
130 	"\04b3"					\
131 	"\03b2"					\
132 	"\02b1"					\
133 	"\01b0"
134 
135 /* MII Control Register 0x0 */
136 #define BCE_BMCR_PRINTFB	\
137 	"\020"					\
138 	"\20Reset"				\
139 	"\17Loopback"			\
140 	"\16Spd0"				\
141 	"\15AnegEna"			\
142 	"\14PwrDn"				\
143 	"\13Isolate"			\
144 	"\12RstrtAneg"			\
145 	"\11FD"					\
146 	"\10CollTst"			\
147 	"\07Spd1"				\
148 	"\06Rsrvd"				\
149 	"\05Rsrvd"				\
150 	"\04Rsrvd"				\
151 	"\03Rsrvd"				\
152 	"\02Rsrvd"				\
153 	"\01Rsrvd"
154 
155 /* MII Status Register 0x1 */
156 #define BCE_BMSR_PRINTFB	\
157 	"\020"					\
158 	"\20Cap100T4"			\
159 	"\17Cap100XFD"			\
160 	"\16Cap100XHD"			\
161 	"\15Cap10FD"			\
162 	"\14Cap10HD"			\
163 	"\13Cap100T2FD"			\
164 	"\12Cap100T2HD"			\
165 	"\11ExtStsPrsnt"		\
166 	"\10Rsrvd"				\
167 	"\07PrmblSupp"			\
168 	"\06AnegCmpl"			\
169 	"\05RemFaultDet"		\
170 	"\04AnegCap"			\
171 	"\03LnkUp"				\
172 	"\02JabberDet"			\
173 	"\01ExtCapSupp"
174 
175 /* MII Autoneg Advertisement Register 0x4 */
176 #define BCE_ANAR_PRINTFB	\
177 	"\020"					\
178 	"\20AdvNxtPg"			\
179 	"\17Rsrvd"				\
180 	"\16AdvRemFault"		\
181 	"\15Rsrvd"				\
182 	"\14AdvAsymPause"		\
183 	"\13AdvPause"			\
184 	"\12Adv100T4"			\
185 	"\11Adv100FD"			\
186 	"\10Adv100HD"			\
187 	"\07Adv10FD"			\
188 	"\06Adv10HD"			\
189 	"\05Rsrvd"				\
190 	"\04Rsrvd"				\
191 	"\03Rsrvd"				\
192 	"\02Rsrvd"				\
193 	"\01Adv802.3"
194 
195 /* MII Autoneg Link Partner Ability Register 0x5 */
196 #define BCE_ANLPAR_PRINTFB	\
197 	"\020"					\
198 	"\20CapNxtPg"			\
199 	"\17Ack"				\
200 	"\16CapRemFault"	 	\
201 	"\15Rsrvd"				\
202 	"\14CapAsymPause"		\
203 	"\13CapPause"			\
204 	"\12Cap100T4"			\
205 	"\11Cap100FD"			\
206 	"\10Cap100HD"			\
207 	"\07Cap10FD"			\
208 	"\06Cap10HD"			\
209 	"\05Rsrvd"				\
210 	"\04Rsrvd"				\
211 	"\03Rsrvd"				\
212 	"\02Rsrvd"				\
213 	"\01Cap802.3"
214 
215 /* 1000Base-T Control Register 0x09 */
216 #define BCE_1000CTL_PRINTFB	\
217 	"\020"					\
218 	"\20Test3"				\
219 	"\17Test2"				\
220 	"\16Test1"				\
221 	"\15MasterSlave"		\
222 	"\14ForceMaster"		\
223 	"\13SwitchDev" 			\
224 	"\12Adv1000TFD"			\
225 	"\11Adv1000THD"			\
226 	"\10Rsrvd"				\
227 	"\07Rsrvd"				\
228 	"\06Rsrvd"				\
229 	"\05Rsrvd"				\
230 	"\04Rsrvd"				\
231 	"\03Rsrvd"				\
232 	"\02Rsrvd"				\
233 	"\01Rsrvd"
234 
235 /* MII 1000Base-T Status Register 0x0a */
236 #define BCE_1000STS_PRINTFB	\
237 	"\020"					\
238 	"\20MstrSlvFault"		\
239 	"\17Master"				\
240 	"\16LclRcvrOk"			\
241 	"\15RemRcvrOk"			\
242 	"\14Cap1000FD"			\
243 	"\13Cpa1000HD"			\
244 	"\12Rsrvd"				\
245 	"\11Rsrvd"
246 
247 /* MII Extended Status Register 0x0f */
248 #define BCE_EXTSTS_PRINTFB	\
249 	"\020"					\
250 	"\20b15"				\
251 	"\17b14"				\
252 	"\16b13"				\
253 	"\15b12"				\
254 	"\14Rsrvd"				\
255 	"\13Rsrvd"				\
256 	"\12Rsrvd"				\
257 	"\11Rsrvd"				\
258 	"\10Rsrvd"				\
259 	"\07Rsrvd"				\
260 	"\06Rsrvd" 				\
261 	"\05Rsrvd"				\
262 	"\04Rsrvd"				\
263 	"\03Rsrvd"				\
264 	"\02Rsrvd"				\
265 	"\01Rsrvd"
266 
267 /* MII Autoneg Link Partner Ability Register 0x19 */
268 #define BCE_AUXSTS_PRINTFB	\
269 	"\020"					\
270 	"\20AnegCmpl"			\
271 	"\17AnegCmplAck"		\
272 	"\16AnegAckDet"			\
273 	"\15AnegAblDet"			\
274 	"\14AnegNextPgWait"		\
275 	"\13HCD"				\
276 	"\12HCD" 				\
277 	"\11HCD" 				\
278 	"\10PrlDetFault"		\
279 	"\07RemFault"			\
280 	"\06PgRcvd"				\
281 	"\05LnkPrtnrAnegAbl"	\
282 	"\04LnkPrtnrNPAbl"		\
283 	"\03LnkUp"				\
284 	"\02EnaPauseRcv"		\
285 	"\01EnaPausXmit"
286 
287 /* Remove before release. */
288 /* #define BCE_DEBUG 1 */
289 /* #define BCE_NVRAM_WRITE_SUPPORT */
290 
291 /****************************************************************************/
292 /* Debugging macros and definitions.                                        */
293 /****************************************************************************/
294 
295 #define BCE_CP_LOAD 			0x00000001
296 #define BCE_CP_SEND		 		0x00000002
297 #define BCE_CP_RECV				0x00000004
298 #define BCE_CP_INTR				0x00000008
299 #define BCE_CP_UNLOAD			0x00000010
300 #define BCE_CP_RESET			0x00000020
301 #define BCE_CP_PHY				0x00000040
302 #define BCE_CP_NVRAM			0x00000080
303 #define BCE_CP_FIRMWARE			0x00000100
304 #define BCE_CP_CTX				0x00000200
305 #define BCE_CP_REG				0x00000400
306 #define BCE_CP_MISC				0x00400000
307 #define BCE_CP_SPECIAL			0x00800000
308 #define BCE_CP_ALL				0x00FFFFFF
309 
310 #define BCE_CP_MASK				0x00FFFFFF
311 
312 #define BCE_LEVEL_FATAL			0x00000000
313 #define BCE_LEVEL_WARN			0x01000000
314 #define BCE_LEVEL_INFO			0x02000000
315 #define BCE_LEVEL_VERBOSE		0x03000000
316 #define BCE_LEVEL_EXTREME		0x04000000
317 #define BCE_LEVEL_INSANE		0x05000000
318 
319 #define BCE_LEVEL_MASK			0xFF000000
320 
321 #define BCE_WARN_LOAD			(BCE_CP_LOAD | BCE_LEVEL_WARN)
322 #define BCE_INFO_LOAD			(BCE_CP_LOAD | BCE_LEVEL_INFO)
323 #define BCE_VERBOSE_LOAD		(BCE_CP_LOAD | BCE_LEVEL_VERBOSE)
324 #define BCE_EXTREME_LOAD		(BCE_CP_LOAD | BCE_LEVEL_EXTREME)
325 #define BCE_INSANE_LOAD			(BCE_CP_LOAD | BCE_LEVEL_INSANE)
326 
327 #define BCE_WARN_SEND			(BCE_CP_SEND | BCE_LEVEL_WARN)
328 #define BCE_INFO_SEND			(BCE_CP_SEND | BCE_LEVEL_INFO)
329 #define BCE_VERBOSE_SEND		(BCE_CP_SEND | BCE_LEVEL_VERBOSE)
330 #define BCE_EXTREME_SEND		(BCE_CP_SEND | BCE_LEVEL_EXTREME)
331 #define BCE_INSANE_SEND			(BCE_CP_SEND | BCE_LEVEL_INSANE)
332 
333 #define BCE_WARN_RECV			(BCE_CP_RECV | BCE_LEVEL_WARN)
334 #define BCE_INFO_RECV			(BCE_CP_RECV | BCE_LEVEL_INFO)
335 #define BCE_VERBOSE_RECV		(BCE_CP_RECV | BCE_LEVEL_VERBOSE)
336 #define BCE_EXTREME_RECV		(BCE_CP_RECV | BCE_LEVEL_EXTREME)
337 #define BCE_INSANE_RECV			(BCE_CP_RECV | BCE_LEVEL_INSANE)
338 
339 #define BCE_WARN_INTR			(BCE_CP_INTR | BCE_LEVEL_WARN)
340 #define BCE_INFO_INTR			(BCE_CP_INTR | BCE_LEVEL_INFO)
341 #define BCE_VERBOSE_INTR		(BCE_CP_INTR | BCE_LEVEL_VERBOSE)
342 #define BCE_EXTREME_INTR		(BCE_CP_INTR | BCE_LEVEL_EXTREME)
343 #define BCE_INSANE_INTR			(BCE_CP_INTR | BCE_LEVEL_INSANE)
344 
345 #define BCE_WARN_UNLOAD			(BCE_CP_UNLOAD | BCE_LEVEL_WARN)
346 #define BCE_INFO_UNLOAD			(BCE_CP_UNLOAD | BCE_LEVEL_INFO)
347 #define BCE_VERBOSE_UNLOAD		(BCE_CP_UNLOAD | BCE_LEVEL_VERBOSE)
348 #define BCE_EXTREME_UNLOAD		(BCE_CP_UNLOAD | BCE_LEVEL_EXTREME)
349 #define BCE_INSANE_UNLOAD		(BCE_CP_UNLOAD | BCE_LEVEL_INSANE)
350 
351 #define BCE_WARN_RESET			(BCE_CP_RESET | BCE_LEVEL_WARN)
352 #define BCE_INFO_RESET			(BCE_CP_RESET | BCE_LEVEL_INFO)
353 #define BCE_VERBOSE_RESET		(BCE_CP_RESET | BCE_LEVEL_VERBOSE)
354 #define BCE_EXTREME_RESET		(BCE_CP_RESET | BCE_LEVEL_EXTREME)
355 #define BCE_INSANE_RESET		(BCE_CP_RESET | BCE_LEVEL_INSANE)
356 
357 #define BCE_WARN_PHY			(BCE_CP_PHY | BCE_LEVEL_WARN)
358 #define BCE_INFO_PHY			(BCE_CP_PHY | BCE_LEVEL_INFO)
359 #define BCE_VERBOSE_PHY			(BCE_CP_PHY | BCE_LEVEL_VERBOSE)
360 #define BCE_EXTREME_PHY			(BCE_CP_PHY | BCE_LEVEL_EXTREME)
361 #define BCE_INSANE_PHY			(BCE_CP_PHY | BCE_LEVEL_INSANE)
362 
363 #define BCE_WARN_NVRAM			(BCE_CP_NVRAM | BCE_LEVEL_WARN)
364 #define BCE_INFO_NVRAM			(BCE_CP_NVRAM | BCE_LEVEL_INFO)
365 #define BCE_VERBOSE_NVRAM		(BCE_CP_NVRAM | BCE_LEVEL_VERBOSE)
366 #define BCE_EXTREME_NVRAM		(BCE_CP_NVRAM | BCE_LEVEL_EXTREME)
367 #define BCE_INSANE_NVRAM		(BCE_CP_NVRAM | BCE_LEVEL_INSANE)
368 
369 #define BCE_WARN_FIRMWARE		(BCE_CP_FIRMWARE | BCE_LEVEL_WARN)
370 #define BCE_INFO_FIRMWARE		(BCE_CP_FIRMWARE | BCE_LEVEL_INFO)
371 #define BCE_VERBOSE_FIRMWARE	(BCE_CP_FIRMWARE | BCE_LEVEL_VERBOSE)
372 #define BCE_EXTREME_FIRMWARE	(BCE_CP_FIRMWARE | BCE_LEVEL_EXTREME)
373 #define BCE_INSANE_FIRMWARE		(BCE_CP_FIRMWARE | BCE_LEVEL_INSANE)
374 
375 #define BCE_WARN_CTX			(BCE_CP_CTX | BCE_LEVEL_WARN)
376 #define BCE_INFO_CTX			(BCE_CP_CTX | BCE_LEVEL_INFO)
377 #define BCE_VERBOSE_CTX			(BCE_CP_CTX | BCE_LEVEL_VERBOSE)
378 #define BCE_EXTREME_CTX			(BCE_CP_CTX | BCE_LEVEL_EXTREME)
379 #define BCE_INSANE_CTX			(BCE_CP_CTX | BCE_LEVEL_INSANE)
380 
381 #define BCE_WARN_REG			(BCE_CP_REG | BCE_LEVEL_WARN)
382 #define BCE_INFO_REG			(BCE_CP_REG | BCE_LEVEL_INFO)
383 #define BCE_VERBOSE_REG			(BCE_CP_REG | BCE_LEVEL_VERBOSE)
384 #define BCE_EXTREME_REG			(BCE_CP_REG | BCE_LEVEL_EXTREME)
385 #define BCE_INSANE_REG			(BCE_CP_REG | BCE_LEVEL_INSANE)
386 
387 #define BCE_WARN_MISC			(BCE_CP_MISC | BCE_LEVEL_WARN)
388 #define BCE_INFO_MISC			(BCE_CP_MISC | BCE_LEVEL_INFO)
389 #define BCE_VERBOSE_MISC		(BCE_CP_MISC | BCE_LEVEL_VERBOSE)
390 #define BCE_EXTREME_MISC		(BCE_CP_MISC | BCE_LEVEL_EXTREME)
391 #define BCE_INSANE_MISC			(BCE_CP_MISC | BCE_LEVEL_INSANE)
392 
393 #define BCE_WARN_SPECIAL		(BCE_CP_SPECIAL | BCE_LEVEL_WARN)
394 #define BCE_INFO_SPECIAL		(BCE_CP_SPECIAL | BCE_LEVEL_INFO)
395 #define BCE_VERBOSE_SPECIAL		(BCE_CP_SPECIAL | BCE_LEVEL_VERBOSE)
396 #define BCE_EXTREME_SPECIAL		(BCE_CP_SPECIAL | BCE_LEVEL_EXTREME)
397 #define BCE_INSANE_SPECIAL		(BCE_CP_SPECIAL | BCE_LEVEL_INSANE)
398 
399 #define BCE_FATAL				(BCE_CP_ALL | BCE_LEVEL_FATAL)
400 #define BCE_WARN				(BCE_CP_ALL | BCE_LEVEL_WARN)
401 #define BCE_INFO				(BCE_CP_ALL | BCE_LEVEL_INFO)
402 #define BCE_VERBOSE				(BCE_CP_ALL | BCE_LEVEL_VERBOSE)
403 #define BCE_EXTREME				(BCE_CP_ALL | BCE_LEVEL_EXTREME)
404 #define BCE_INSANE				(BCE_CP_ALL | BCE_LEVEL_INSANE)
405 
406 #define BCE_CODE_PATH(cp)		((cp & BCE_CP_MASK) & bce_debug)
407 #define BCE_MSG_LEVEL(lv)		((lv & BCE_LEVEL_MASK) <= (bce_debug & BCE_LEVEL_MASK))
408 #define BCE_LOG_MSG(m)			(BCE_CODE_PATH(m) && BCE_MSG_LEVEL(m))
409 
410 #ifdef BCE_DEBUG
411 
412 /*
413  * Calculate the time delta between two reads
414  * of the 25MHz free running clock.
415  */
416 #define BCE_TIME_DELTA(start, end)	(start > end ? (start - end) : \
417 	(~start + end + 1))
418 
419 /* Print a message based on the logging level and code path. */
420 #define DBPRINT(sc, level, format, args...)					\
421 	if (BCE_LOG_MSG(level)) {							\
422 		device_printf(sc->bce_dev, format, ## args);						\
423 	}
424 
425 /* Runs a particular command when debugging is enabled. */
426 #define DBRUN(args...)			\
427 	do {						\
428 		args;					\
429 	} while (0)
430 
431 /* Runs a particular command based on the logging level and code path. */
432 #define DBRUNMSG(msg, args...)	\
433 	if (BCE_LOG_MSG(msg)) {		\
434 		args;					\
435 	}
436 
437 /* Runs a particular command based on the logging level. */
438 #define DBRUNLV(level, args...) \
439 	if (BCE_MSG_LEVEL(level)) { \
440 		args;					\
441 	}
442 
443 /* Runs a particular command based on the code path. */
444 #define DBRUNCP(cp, args...) 	\
445 	if (BCE_CODE_PATH(cp)) { 	\
446 		args; 					\
447 	}
448 
449 /* Runs a particular command based on a condition. */
450 #define DBRUNIF(cond, args...)									\
451 	if (cond) {													\
452 		args;													\
453 	}
454 
455 /* Announces function entry. */
456 #if 0
457 #define DBENTER(cond)								 			\
458 	u32 start_time = REG_RD(sc, BCE_TIMER_25MHZ_FREE_RUN);		\
459 	u32 end_time;										  		\
460 	DBPRINT(sc, (cond), "%s(enter)\n", __FUNCTION__);
461 #endif
462 
463 #define DBENTER(cond)									  		\
464 	DBPRINT(sc, (cond), "%s(enter)\n", __FUNCTION__)
465 
466 /* Announces function exit. */
467 #if 0
468 #define DBEXIT(cond, val)								  		\
469 	end_time = REG_RD(sc, BCE_TIMER_25MHZ_FREE_RUN);	  		\
470 	val += (u64) BCE_TIME_DELTA(start_time, end_time);			\
471 	DBPRINT(sc, (cond), "%s(exit)\n", __FUNCTION__);
472 #endif
473 
474 #define DBEXIT(cond)											\
475 	DBPRINT(sc, (cond), "%s(exit)\n", __FUNCTION__)
476 
477 /* Temporarily override the debug level. */
478 #define DBPUSH(cond)											\
479 	u32 bce_debug_temp = bce_debug;								\
480 	bce_debug |= cond;
481 
482 /* Restore the previously overriden debug level. */
483 #define DBPOP()							\
484 	bce_debug = bce_debug_temp;
485 
486 /* Needed for random() function which is only used in debugging. */
487 #include <sys/random.h>
488 
489 /* Returns FALSE in "defects" per 2^31 - 1 calls, otherwise returns TRUE. */
490 #define DB_RANDOMFALSE(defects)        (random() > defects)
491 #define DB_OR_RANDOMFALSE(defects)  || (random() > defects)
492 #define DB_AND_RANDOMFALSE(defects) && (random() > ddfects)
493 
494 /* Returns TRUE in "defects" per 2^31 - 1 calls, otherwise returns FALSE. */
495 #define DB_RANDOMTRUE(defects)         (random() < defects)
496 #define DB_OR_RANDOMTRUE(defects)   || (random() < defects)
497 #define DB_AND_RANDOMTRUE(defects)  && (random() < defects)
498 
499 #define DB_PRINT_PHY_REG(reg, val)											\
500 	switch(reg) {															\
501 		case 0x00: DBPRINT(sc, BCE_INSANE_PHY,								\
502 			"%s(): phy = %d, reg = 0x%04X (BMCR   ), val = 0x%b\n",			\
503 			__FUNCTION__, phy, (u16) reg & 0xffff, (u16) val & 0xffff,		\
504 			BCE_BMCR_PRINTFB); break;										\
505 		case 0x01: DBPRINT(sc, BCE_INSANE_PHY,								\
506 			"%s(): phy = %d, reg = 0x%04X (BMSR   ), val = 0x%b\n",			\
507 			__FUNCTION__, phy, (u16) reg & 0xffff, (u16) val & 0xffff,		\
508 			BCE_BMSR_PRINTFB); break;										\
509 		case 0x04: DBPRINT(sc, BCE_INSANE_PHY,								\
510 			"%s(): phy = %d, reg = 0x%04X (ANAR   ), val = 0x%b\n",			\
511 			__FUNCTION__, phy, (u16) reg & 0xffff, (u16) val & 0xffff,		\
512 			BCE_ANAR_PRINTFB); break;										\
513 		case 0x05: DBPRINT(sc, BCE_INSANE_PHY,								\
514 			"%s(): phy = %d, reg = 0x%04X (ANLPAR ), val = 0x%b\n",			\
515 			__FUNCTION__, phy, (u16) reg & 0xffff, (u16) val & 0xffff,		\
516 			BCE_ANLPAR_PRINTFB); break;										\
517 		case 0x09: DBPRINT(sc, BCE_INSANE_PHY,								\
518 			"%s(): phy = %d, reg = 0x%04X (1000CTL), val = 0x%b\n",			\
519 			__FUNCTION__, phy, (u16) reg & 0xffff, (u16) val & 0xffff,		\
520 			BCE_1000CTL_PRINTFB); break;									\
521 		case 0x0a: DBPRINT(sc, BCE_INSANE_PHY,								\
522 			"%s(): phy = %d, reg = 0x%04X (1000STS), val = 0x%b\n",			\
523 			__FUNCTION__, phy, (u16) reg & 0xffff, (u16) val & 0xffff,		\
524 			BCE_1000STS_PRINTFB); break;									\
525 		case 0x0f: DBPRINT(sc, BCE_INSANE_PHY,								\
526 			"%s(): phy = %d, reg = 0x%04X (EXTSTS ), val = 0x%b\n",			\
527 			__FUNCTION__, phy, (u16) reg & 0xffff, (u16) val & 0xffff,		\
528 			BCE_EXTSTS_PRINTFB); break;										\
529 		case 0x19: DBPRINT(sc, BCE_INSANE_PHY,								\
530 			"%s(): phy = %d, reg = 0x%04X (AUXSTS ), val = 0x%b\n",			\
531 			__FUNCTION__, phy, (u16) reg & 0xffff, (u16) val & 0xffff,		\
532 			BCE_AUXSTS_PRINTFB); break;										\
533 		default: DBPRINT(sc, BCE_INSANE_PHY,								\
534 			"%s(): phy = %d, reg = 0x%04X, val = 0x%04X\n",					\
535 			__FUNCTION__, phy, (u16) reg & 0xffff, (u16) val & 0xffff);		\
536 	}
537 
538 #else
539 
540 #define DBPRINT(level, format, args...)
541 #define DBRUN(args...)
542 #define DBRUNMSG(msg, args...)
543 #define DBRUNLV(level, args...)
544 #define DBRUNCP(cp, args...)
545 #define DBRUNIF(cond, args...)
546 #define DBENTER(cond)
547 #define DBEXIT(cond)
548 #define DBPUSH(cond)
549 #define DBPOP()
550 #define DB_RANDOMFALSE(defects)
551 #define DB_OR_RANDOMFALSE(percent)
552 #define DB_AND_RANDOMFALSE(percent)
553 #define DB_RANDOMTRUE(defects)
554 #define DB_OR_RANDOMTRUE(percent)
555 #define DB_AND_RANDOMTRUE(percent)
556 #define DB_PRINT_PHY_REG(reg, val)
557 
558 #endif /* BCE_DEBUG */
559 
560 
561 #if __FreeBSD_version < 800054
562 #if defined(__i386__) || defined(__amd64__)
563 #define mb()    __asm volatile("mfence" ::: "memory")
564 #define wmb()   __asm volatile("sfence" ::: "memory")
565 #define rmb()   __asm volatile("lfence" ::: "memory")
566 #else
567 #define mb()
568 #define rmb()
569 #define wmb()
570 #endif
571 #endif
572 
573 /****************************************************************************/
574 /* Device identification definitions.                                       */
575 /****************************************************************************/
576 #define BRCM_VENDORID				0x14E4
577 #define BRCM_DEVICEID_BCM5706		0x164A
578 #define BRCM_DEVICEID_BCM5706S		0x16AA
579 #define BRCM_DEVICEID_BCM5708		0x164C
580 #define BRCM_DEVICEID_BCM5708S		0x16AC
581 #define BRCM_DEVICEID_BCM5709		0x1639
582 #define BRCM_DEVICEID_BCM5709S		0x163A
583 #define BRCM_DEVICEID_BCM5716		0x163B
584 
585 #define HP_VENDORID					0x103C
586 
587 #define PCI_ANY_ID					(u_int16_t) (~0U)
588 
589 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
590 
591 #define BCE_CHIP_NUM(sc)			(((sc)->bce_chipid) & 0xffff0000)
592 #define BCE_CHIP_NUM_5706			0x57060000
593 #define BCE_CHIP_NUM_5708			0x57080000
594 #define BCE_CHIP_NUM_5709			0x57090000
595 #define BCE_CHIP_NUM_5716			0x57160000
596 
597 #define BCE_CHIP_REV(sc)			(((sc)->bce_chipid) & 0x0000f000)
598 #define BCE_CHIP_REV_Ax				0x00000000
599 #define BCE_CHIP_REV_Bx				0x00001000
600 #define BCE_CHIP_REV_Cx				0x00002000
601 
602 #define BCE_CHIP_METAL(sc)			(((sc)->bce_chipid) & 0x00000ff0)
603 #define BCE_CHIP_BOND(bp)			(((sc)->bce_chipid) & 0x0000000f)
604 
605 #define BCE_CHIP_ID(sc)				(((sc)->bce_chipid) & 0xfffffff0)
606 #define BCE_CHIP_ID_5706_A0			0x57060000
607 #define BCE_CHIP_ID_5706_A1			0x57060010
608 #define BCE_CHIP_ID_5706_A2			0x57060020
609 #define BCE_CHIP_ID_5706_A3			0x57060030
610 #define BCE_CHIP_ID_5708_A0			0x57080000
611 #define BCE_CHIP_ID_5708_B0			0x57081000
612 #define BCE_CHIP_ID_5708_B1			0x57081010
613 #define BCE_CHIP_ID_5708_B2			0x57081020
614 #define BCE_CHIP_ID_5709_A0			0x57090000
615 #define BCE_CHIP_ID_5709_A1			0x57090010
616 #define BCE_CHIP_ID_5709_B0			0x57091000
617 #define BCE_CHIP_ID_5709_B1			0x57091010
618 #define BCE_CHIP_ID_5709_B2			0x57091020
619 #define BCE_CHIP_ID_5709_C0			0x57092000
620 #define BCE_CHIP_ID_5716_C0			0x57162000
621 
622 #define BCE_CHIP_BOND_ID(sc)		(((sc)->bce_chipid) & 0xf)
623 
624 /* A serdes chip will have the first bit of the bond id set. */
625 #define BCE_CHIP_BOND_ID_SERDES_BIT		0x01
626 
627 
628 /* shorthand one */
629 #define BCE_ASICREV(x)			((x) >> 28)
630 #define BCE_ASICREV_BCM5700		0x06
631 
632 /* chip revisions */
633 #define BCE_CHIPREV(x)			((x) >> 24)
634 #define BCE_CHIPREV_5700_AX		0x70
635 #define BCE_CHIPREV_5700_BX		0x71
636 #define BCE_CHIPREV_5700_CX		0x72
637 #define BCE_CHIPREV_5701_AX		0x00
638 
639 struct bce_type {
640 	u_int16_t		bce_vid;
641 	u_int16_t		bce_did;
642 	u_int16_t		bce_svid;
643 	u_int16_t		bce_sdid;
644 	char			*bce_name;
645 };
646 
647 /****************************************************************************/
648 /* Byte order conversions.                                                  */
649 /****************************************************************************/
650 #if __FreeBSD_version >= 500000
651 #define bce_htobe16(x) htobe16(x)
652 #define bce_htobe32(x) htobe32(x)
653 #define bce_htobe64(x) htobe64(x)
654 #define bce_htole16(x) htole16(x)
655 #define bce_htole32(x) htole32(x)
656 #define bce_htole64(x) htole64(x)
657 
658 #define bce_be16toh(x) be16toh(x)
659 #define bce_be32toh(x) be32toh(x)
660 #define bce_be64toh(x) be64toh(x)
661 #define bce_le16toh(x) le16toh(x)
662 #define bce_le32toh(x) le32toh(x)
663 #define bce_le64toh(x) le64toh(x)
664 #else
665 #define bce_htobe16(x) (x)
666 #define bce_htobe32(x) (x)
667 #define bce_htobe64(x) (x)
668 #define bce_htole16(x) (x)
669 #define bce_htole32(x) (x)
670 #define bce_htole64(x) (x)
671 
672 #define bce_be16toh(x) (x)
673 #define bce_be32toh(x) (x)
674 #define bce_be64toh(x) (x)
675 #define bce_le16toh(x) (x)
676 #define bce_le32toh(x) (x)
677 #define bce_le64toh(x) (x)
678 #endif
679 
680 
681 /****************************************************************************/
682 /* NVRAM Access                                                             */
683 /****************************************************************************/
684 
685 /* Buffered flash (Atmel: AT45DB011B) specific information */
686 #define SEEPROM_PAGE_BITS				2
687 #define SEEPROM_PHY_PAGE_SIZE			(1 << SEEPROM_PAGE_BITS)
688 #define SEEPROM_BYTE_ADDR_MASK			(SEEPROM_PHY_PAGE_SIZE-1)
689 #define SEEPROM_PAGE_SIZE				4
690 #define SEEPROM_TOTAL_SIZE				65536
691 
692 #define BUFFERED_FLASH_PAGE_BITS		9
693 #define BUFFERED_FLASH_PHY_PAGE_SIZE	(1 << BUFFERED_FLASH_PAGE_BITS)
694 #define BUFFERED_FLASH_BYTE_ADDR_MASK	(BUFFERED_FLASH_PHY_PAGE_SIZE-1)
695 #define BUFFERED_FLASH_PAGE_SIZE		264
696 #define BUFFERED_FLASH_TOTAL_SIZE		0x21000
697 
698 #define SAIFUN_FLASH_PAGE_BITS			8
699 #define SAIFUN_FLASH_PHY_PAGE_SIZE		(1 << SAIFUN_FLASH_PAGE_BITS)
700 #define SAIFUN_FLASH_BYTE_ADDR_MASK		(SAIFUN_FLASH_PHY_PAGE_SIZE-1)
701 #define SAIFUN_FLASH_PAGE_SIZE			256
702 #define SAIFUN_FLASH_BASE_TOTAL_SIZE	65536
703 
704 #define ST_MICRO_FLASH_PAGE_BITS		8
705 #define ST_MICRO_FLASH_PHY_PAGE_SIZE	(1 << ST_MICRO_FLASH_PAGE_BITS)
706 #define ST_MICRO_FLASH_BYTE_ADDR_MASK	(ST_MICRO_FLASH_PHY_PAGE_SIZE-1)
707 #define ST_MICRO_FLASH_PAGE_SIZE		256
708 #define ST_MICRO_FLASH_BASE_TOTAL_SIZE	65536
709 
710 #define BCM5709_FLASH_PAGE_BITS			8
711 #define BCM5709_FLASH_PHY_PAGE_SIZE		(1 << BCM5709_FLASH_PAGE_BITS)
712 #define BCM5709_FLASH_BYTE_ADDR_MASK	(BCM5709_FLASH_PHY_PAGE_SIZE-1)
713 #define BCM5709_FLASH_PAGE_SIZE			256
714 
715 #define NVRAM_TIMEOUT_COUNT				30000
716 #define BCE_FLASHDESC_MAX				64
717 
718 #define FLASH_STRAP_MASK				(BCE_NVM_CFG1_FLASH_MODE | \
719 										 BCE_NVM_CFG1_BUFFER_MODE  | \
720 										 BCE_NVM_CFG1_PROTECT_MODE | \
721 										 BCE_NVM_CFG1_FLASH_SIZE)
722 
723 #define FLASH_BACKUP_STRAP_MASK			(0xf << 26)
724 
725 struct flash_spec {
726 	u32 strapping;
727 	u32 config1;
728 	u32 config2;
729 	u32 config3;
730 	u32 write1;
731 #define BCE_NV_BUFFERED		0x00000001
732 #define BCE_NV_TRANSLATE	0x00000002
733 #define BCE_NV_WREN			0x00000004
734 	u32 flags;
735 	u32 page_bits;
736 	u32 page_size;
737 	u32 addr_mask;
738 	u32 total_size;
739 	u8  *name;
740 };
741 
742 
743 /****************************************************************************/
744 /* Shared Memory layout                                                     */
745 /* The BCE bootcode will initialize this data area with port configurtion   */
746 /* information which can be accessed by the driver.                         */
747 /****************************************************************************/
748 
749 /*
750  * This value (in milliseconds) determines the frequency of the driver
751  * issuing the PULSE message code.  The firmware monitors this periodic
752  * pulse to determine when to switch to an OS-absent mode.
753  */
754 #define DRV_PULSE_PERIOD_MS                 250
755 
756 /*
757  * This value (in milliseconds) determines how long the driver should
758  * wait for an acknowledgement from the firmware before timing out.  Once
759  * the firmware has timed out, the driver will assume there is no firmware
760  * running and there won't be any firmware-driver synchronization during a
761  * driver reset.
762  */
763 #define FW_ACK_TIME_OUT_MS                  1000
764 
765 
766 #define BCE_DRV_RESET_SIGNATURE				0x00000000
767 #define BCE_DRV_RESET_SIGNATURE_MAGIC		0x4841564b /* HAVK */
768 
769 #define BCE_DRV_MB							0x00000004
770 #define BCE_DRV_MSG_CODE			 		0xff000000
771 #define BCE_DRV_MSG_CODE_RESET			 	0x01000000
772 #define BCE_DRV_MSG_CODE_UNLOAD		 		0x02000000
773 #define BCE_DRV_MSG_CODE_SHUTDOWN		 	0x03000000
774 #define BCE_DRV_MSG_CODE_SUSPEND_WOL		0x04000000
775 #define BCE_DRV_MSG_CODE_FW_TIMEOUT		 	0x05000000
776 #define BCE_DRV_MSG_CODE_PULSE			 	0x06000000
777 #define BCE_DRV_MSG_CODE_DIAG			 	0x07000000
778 #define BCE_DRV_MSG_CODE_SUSPEND_NO_WOL	 	0x09000000
779 #define BCE_DRV_MSG_CODE_UNLOAD_LNK_DN		0x0b000000
780 #define BCE_DRV_MSG_CODE_CMD_SET_LINK		0x10000000
781 
782 #define BCE_DRV_MSG_DATA			 		0x00ff0000
783 #define BCE_DRV_MSG_DATA_WAIT0			 	0x00010000
784 #define BCE_DRV_MSG_DATA_WAIT1				0x00020000
785 #define BCE_DRV_MSG_DATA_WAIT2				0x00030000
786 #define BCE_DRV_MSG_DATA_WAIT3				0x00040000
787 
788 #define BCE_DRV_MSG_SEQ						0x0000ffff
789 
790 #define BCE_FW_MB				0x00000008
791 #define BCE_FW_MSG_ACK				 0x0000ffff
792 #define BCE_FW_MSG_STATUS_MASK			 0x00ff0000
793 #define BCE_FW_MSG_STATUS_OK			 0x00000000
794 #define BCE_FW_MSG_STATUS_FAILURE		 0x00ff0000
795 
796 #define BCE_LINK_STATUS			0x0000000c
797 #define BCE_LINK_STATUS_INIT_VALUE		 0xffffffff
798 #define BCE_LINK_STATUS_LINK_UP		 0x1
799 #define BCE_LINK_STATUS_LINK_DOWN		 0x0
800 #define BCE_LINK_STATUS_SPEED_MASK		 0x1e
801 #define BCE_LINK_STATUS_AN_INCOMPLETE		 (0<<1)
802 #define BCE_LINK_STATUS_10HALF			 (1<<1)
803 #define BCE_LINK_STATUS_10FULL			 (2<<1)
804 #define BCE_LINK_STATUS_100HALF		 (3<<1)
805 #define BCE_LINK_STATUS_100BASE_T4		 (4<<1)
806 #define BCE_LINK_STATUS_100FULL		 (5<<1)
807 #define BCE_LINK_STATUS_1000HALF		 (6<<1)
808 #define BCE_LINK_STATUS_1000FULL		 (7<<1)
809 #define BCE_LINK_STATUS_2500HALF		 (8<<1)
810 #define BCE_LINK_STATUS_2500FULL		 (9<<1)
811 #define BCE_LINK_STATUS_AN_ENABLED		 (1<<5)
812 #define BCE_LINK_STATUS_AN_COMPLETE		 (1<<6)
813 #define BCE_LINK_STATUS_PARALLEL_DET		 (1<<7)
814 #define BCE_LINK_STATUS_RESERVED		 (1<<8)
815 #define BCE_LINK_STATUS_PARTNER_AD_1000FULL	 (1<<9)
816 #define BCE_LINK_STATUS_PARTNER_AD_1000HALF	 (1<<10)
817 #define BCE_LINK_STATUS_PARTNER_AD_100BT4	 (1<<11)
818 #define BCE_LINK_STATUS_PARTNER_AD_100FULL	 (1<<12)
819 #define BCE_LINK_STATUS_PARTNER_AD_100HALF	 (1<<13)
820 #define BCE_LINK_STATUS_PARTNER_AD_10FULL	 (1<<14)
821 #define BCE_LINK_STATUS_PARTNER_AD_10HALF	 (1<<15)
822 #define BCE_LINK_STATUS_TX_FC_ENABLED		 (1<<16)
823 #define BCE_LINK_STATUS_RX_FC_ENABLED		 (1<<17)
824 #define BCE_LINK_STATUS_PARTNER_SYM_PAUSE_CAP	 (1<<18)
825 #define BCE_LINK_STATUS_PARTNER_ASYM_PAUSE_CAP	 (1<<19)
826 #define BCE_LINK_STATUS_SERDES_LINK		 (1<<20)
827 #define BCE_LINK_STATUS_PARTNER_AD_2500FULL	 (1<<21)
828 #define BCE_LINK_STATUS_PARTNER_AD_2500HALF	 (1<<22)
829 
830 #define BCE_DRV_PULSE_MB			0x00000010
831 #define BCE_DRV_PULSE_SEQ_MASK			 0x00007fff
832 
833 #define BCE_MB_ARGS_0				0x00000014
834 #define BCE_MB_ARGS_1				0x00000018
835 
836 /* Indicate to the firmware not to go into the
837  * OS absent when it is not getting driver pulse.
838  * This is used for debugging. */
839 #define BCE_DRV_MSG_DATA_PULSE_CODE_ALWAYS_ALIVE	 0x00080000
840 
841 #define BCE_DEV_INFO_SIGNATURE			0x00000020
842 #define BCE_DEV_INFO_SIGNATURE_MAGIC		 0x44564900
843 #define BCE_DEV_INFO_SIGNATURE_MAGIC_MASK	 0xffffff00
844 #define BCE_DEV_INFO_FEATURE_CFG_VALID		 0x01
845 #define BCE_DEV_INFO_SECONDARY_PORT		 0x80
846 #define BCE_DEV_INFO_DRV_ALWAYS_ALIVE		 0x40
847 
848 #define BCE_SHARED_HW_CFG_PART_NUM		0x00000024
849 
850 #define BCE_SHARED_HW_CFG_POWER_DISSIPATED	0x00000034
851 #define BCE_SHARED_HW_CFG_POWER_STATE_D3_MASK	 0xff000000
852 #define BCE_SHARED_HW_CFG_POWER_STATE_D2_MASK	 0xff0000
853 #define BCE_SHARED_HW_CFG_POWER_STATE_D1_MASK	 0xff00
854 #define BCE_SHARED_HW_CFG_POWER_STATE_D0_MASK	 0xff
855 
856 #define BCE_SHARED_HW_CFG_POWER_CONSUMED	0x00000038
857 #define BCE_SHARED_HW_CFG_CONFIG		0x0000003c
858 #define BCE_SHARED_HW_CFG_DESIGN_NIC		 0
859 #define BCE_SHARED_HW_CFG_DESIGN_LOM		 0x1
860 #define BCE_SHARED_HW_CFG_PHY_COPPER		 0
861 #define BCE_SHARED_HW_CFG_PHY_FIBER		 0x2
862 #define BCE_SHARED_HW_CFG_PHY_2_5G		 0x20
863 #define BCE_SHARED_HW_CFG_PHY_BACKPLANE	 0x40
864 #define BCE_SHARED_HW_CFG_LED_MODE_SHIFT_BITS	 8
865 #define BCE_SHARED_HW_CFG_LED_MODE_MASK	 0x300
866 #define BCE_SHARED_HW_CFG_LED_MODE_MAC		 0
867 #define BCE_SHARED_HW_CFG_LED_MODE_GPHY1	 0x100
868 #define BCE_SHARED_HW_CFG_LED_MODE_GPHY2	 0x200
869 
870 #define BCE_SHARED_HW_CFG_CONFIG2		0x00000040
871 #define BCE_SHARED_HW_CFG2_NVM_SIZE_MASK	 0x00fff000
872 
873 #define BCE_DEV_INFO_BC_REV			0x0000004c
874 
875 #define BCE_PORT_HW_CFG_MAC_UPPER		0x00000050
876 #define BCE_PORT_HW_CFG_UPPERMAC_MASK		 0xffff
877 
878 #define BCE_PORT_HW_CFG_MAC_LOWER		0x00000054
879 #define BCE_PORT_HW_CFG_CONFIG			0x00000058
880 #define BCE_PORT_HW_CFG_CFG_TXCTL3_MASK	 0x0000ffff
881 #define BCE_PORT_HW_CFG_CFG_DFLT_LINK_MASK	 0x001f0000
882 #define BCE_PORT_HW_CFG_CFG_DFLT_LINK_AN	 0x00000000
883 #define BCE_PORT_HW_CFG_CFG_DFLT_LINK_1G	 0x00030000
884 #define BCE_PORT_HW_CFG_CFG_DFLT_LINK_2_5G	 0x00040000
885 
886 #define BCE_PORT_HW_CFG_IMD_MAC_A_UPPER	0x00000068
887 #define BCE_PORT_HW_CFG_IMD_MAC_A_LOWER	0x0000006c
888 #define BCE_PORT_HW_CFG_IMD_MAC_B_UPPER	0x00000070
889 #define BCE_PORT_HW_CFG_IMD_MAC_B_LOWER	0x00000074
890 #define BCE_PORT_HW_CFG_ISCSI_MAC_UPPER	0x00000078
891 #define BCE_PORT_HW_CFG_ISCSI_MAC_LOWER	0x0000007c
892 
893 #define BCE_DEV_INFO_PER_PORT_HW_CONFIG2	0x000000b4
894 
895 #define BCE_DEV_INFO_FORMAT_REV		0x000000c4
896 #define BCE_DEV_INFO_FORMAT_REV_MASK		 0xff000000
897 #define BCE_DEV_INFO_FORMAT_REV_ID		 ('A' << 24)
898 
899 #define BCE_SHARED_FEATURE			0x000000c8
900 #define BCE_SHARED_FEATURE_MASK		 0xffffffff
901 
902 #define BCE_PORT_FEATURE			0x000000d8
903 #define BCE_PORT2_FEATURE			0x00000014c
904 #define BCE_PORT_FEATURE_WOL_ENABLED		 0x01000000
905 #define BCE_PORT_FEATURE_MBA_ENABLED		 0x02000000
906 #define BCE_PORT_FEATURE_ASF_ENABLED		 0x04000000
907 #define BCE_PORT_FEATURE_IMD_ENABLED		 0x08000000
908 #define BCE_PORT_FEATURE_BAR1_SIZE_MASK	 0xf
909 #define BCE_PORT_FEATURE_BAR1_SIZE_DISABLED	 0x0
910 #define BCE_PORT_FEATURE_BAR1_SIZE_64K		 0x1
911 #define BCE_PORT_FEATURE_BAR1_SIZE_128K	 0x2
912 #define BCE_PORT_FEATURE_BAR1_SIZE_256K	 0x3
913 #define BCE_PORT_FEATURE_BAR1_SIZE_512K	 0x4
914 #define BCE_PORT_FEATURE_BAR1_SIZE_1M		 0x5
915 #define BCE_PORT_FEATURE_BAR1_SIZE_2M		 0x6
916 #define BCE_PORT_FEATURE_BAR1_SIZE_4M		 0x7
917 #define BCE_PORT_FEATURE_BAR1_SIZE_8M		 0x8
918 #define BCE_PORT_FEATURE_BAR1_SIZE_16M		 0x9
919 #define BCE_PORT_FEATURE_BAR1_SIZE_32M		 0xa
920 #define BCE_PORT_FEATURE_BAR1_SIZE_64M		 0xb
921 #define BCE_PORT_FEATURE_BAR1_SIZE_128M	 0xc
922 #define BCE_PORT_FEATURE_BAR1_SIZE_256M	 0xd
923 #define BCE_PORT_FEATURE_BAR1_SIZE_512M	 0xe
924 #define BCE_PORT_FEATURE_BAR1_SIZE_1G		 0xf
925 
926 #define BCE_PORT_FEATURE_WOL			0xdc
927 #define BCE_PORT2_FEATURE_WOL			0x150
928 #define BCE_PORT_FEATURE_WOL_DEFAULT_SHIFT_BITS	 4
929 #define BCE_PORT_FEATURE_WOL_DEFAULT_MASK	 0x30
930 #define BCE_PORT_FEATURE_WOL_DEFAULT_DISABLE	 0
931 #define BCE_PORT_FEATURE_WOL_DEFAULT_MAGIC	 0x10
932 #define BCE_PORT_FEATURE_WOL_DEFAULT_ACPI	 0x20
933 #define BCE_PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI	 0x30
934 #define BCE_PORT_FEATURE_WOL_LINK_SPEED_MASK	 0xf
935 #define BCE_PORT_FEATURE_WOL_LINK_SPEED_AUTONEG	 0
936 #define BCE_PORT_FEATURE_WOL_LINK_SPEED_10HALF	 1
937 #define BCE_PORT_FEATURE_WOL_LINK_SPEED_10FULL	 2
938 #define BCE_PORT_FEATURE_WOL_LINK_SPEED_100HALF 3
939 #define BCE_PORT_FEATURE_WOL_LINK_SPEED_100FULL 4
940 #define BCE_PORT_FEATURE_WOL_LINK_SPEED_1000HALF	 5
941 #define BCE_PORT_FEATURE_WOL_LINK_SPEED_1000FULL	 6
942 #define BCE_PORT_FEATURE_WOL_AUTONEG_ADVERTISE_1000	 0x40
943 #define BCE_PORT_FEATURE_WOL_RESERVED_PAUSE_CAP 0x400
944 #define BCE_PORT_FEATURE_WOL_RESERVED_ASYM_PAUSE_CAP	 0x800
945 
946 #define BCE_PORT_FEATURE_MBA			0xe0
947 #define BCE_PORT2_FEATURE_MBA			0x154
948 #define BCE_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT_BITS	 0
949 #define BCE_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK	 0x3
950 #define BCE_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE	 0
951 #define BCE_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL	 1
952 #define BCE_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP	 2
953 #define BCE_PORT_FEATURE_MBA_LINK_SPEED_SHIFT_BITS	 2
954 #define BCE_PORT_FEATURE_MBA_LINK_SPEED_MASK	 0x3c
955 #define BCE_PORT_FEATURE_MBA_LINK_SPEED_AUTONEG	 0
956 #define BCE_PORT_FEATURE_MBA_LINK_SPEED_10HALF	 0x4
957 #define BCE_PORT_FEATURE_MBA_LINK_SPEED_10FULL	 0x8
958 #define BCE_PORT_FEATURE_MBA_LINK_SPEED_100HALF	 0xc
959 #define BCE_PORT_FEATURE_MBA_LINK_SPEED_100FULL	 0x10
960 #define BCE_PORT_FEATURE_MBA_LINK_SPEED_1000HALF	 0x14
961 #define BCE_PORT_FEATURE_MBA_LINK_SPEED_1000FULL	 0x18
962 #define BCE_PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE	 0x40
963 #define BCE_PORT_FEATURE_MBA_HOTKEY_CTRL_S	 0
964 #define BCE_PORT_FEATURE_MBA_HOTKEY_CTRL_B	 0x80
965 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT_BITS	 8
966 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK	 0xff00
967 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED	 0
968 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_1K	 0x100
969 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_2K	 0x200
970 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_4K	 0x300
971 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_8K	 0x400
972 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_16K	 0x500
973 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_32K	 0x600
974 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_64K	 0x700
975 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_128K	 0x800
976 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_256K	 0x900
977 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_512K	 0xa00
978 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_1M	 0xb00
979 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_2M	 0xc00
980 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_4M	 0xd00
981 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_8M	 0xe00
982 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_16M	 0xf00
983 #define BCE_PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT_BITS	 16
984 #define BCE_PORT_FEATURE_MBA_MSG_TIMEOUT_MASK	 0xf0000
985 #define BCE_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT_BITS	 20
986 #define BCE_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK	 0x300000
987 #define BCE_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO	 0
988 #define BCE_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS	 0x100000
989 #define BCE_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H	 0x200000
990 #define BCE_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H	 0x300000
991 
992 #define BCE_PORT_FEATURE_IMD			0xe4
993 #define BCE_PORT2_FEATURE_IMD			0x158
994 #define BCE_PORT_FEATURE_IMD_LINK_OVERRIDE_DEFAULT	 0
995 #define BCE_PORT_FEATURE_IMD_LINK_OVERRIDE_ENABLE	 1
996 
997 #define BCE_PORT_FEATURE_VLAN			0xe8
998 #define BCE_PORT2_FEATURE_VLAN			0x15c
999 #define BCE_PORT_FEATURE_MBA_VLAN_TAG_MASK	 0xffff
1000 #define BCE_PORT_FEATURE_MBA_VLAN_ENABLE	 0x10000
1001 
1002 #define BCE_BC_STATE_RESET_TYPE		0x000001c0
1003 #define BCE_BC_STATE_RESET_TYPE_SIG		 0x00005254
1004 #define BCE_BC_STATE_RESET_TYPE_SIG_MASK	 0x0000ffff
1005 #define BCE_BC_STATE_RESET_TYPE_NONE	 (BCE_BC_STATE_RESET_TYPE_SIG | \
1006 					  0x00010000)
1007 #define BCE_BC_STATE_RESET_TYPE_PCI	 (BCE_BC_STATE_RESET_TYPE_SIG | \
1008 					  0x00020000)
1009 #define BCE_BC_STATE_RESET_TYPE_VAUX	 (BCE_BC_STATE_RESET_TYPE_SIG | \
1010 					  0x00030000)
1011 #define BCE_BC_STATE_RESET_TYPE_DRV_MASK	 DRV_MSG_CODE
1012 #define BCE_BC_STATE_RESET_TYPE_DRV_RESET (BCE_BC_STATE_RESET_TYPE_SIG | \
1013 					    DRV_MSG_CODE_RESET)
1014 #define BCE_BC_STATE_RESET_TYPE_DRV_UNLOAD (BCE_BC_STATE_RESET_TYPE_SIG | \
1015 					     DRV_MSG_CODE_UNLOAD)
1016 #define BCE_BC_STATE_RESET_TYPE_DRV_SHUTDOWN (BCE_BC_STATE_RESET_TYPE_SIG | \
1017 					       DRV_MSG_CODE_SHUTDOWN)
1018 #define BCE_BC_STATE_RESET_TYPE_DRV_WOL (BCE_BC_STATE_RESET_TYPE_SIG | \
1019 					  DRV_MSG_CODE_WOL)
1020 #define BCE_BC_STATE_RESET_TYPE_DRV_DIAG (BCE_BC_STATE_RESET_TYPE_SIG | \
1021 					   DRV_MSG_CODE_DIAG)
1022 #define BCE_BC_STATE_RESET_TYPE_VALUE(msg) (BCE_BC_STATE_RESET_TYPE_SIG | \
1023 					     (msg))
1024 
1025 #define BCE_BC_RESET_TYPE				0x000001c0
1026 
1027 #define BCE_BC_STATE					0x000001c4
1028 #define BCE_BC_STATE_ERR_MASK			0x0000ff00
1029 #define BCE_BC_STATE_SIGN				0x42530000
1030 #define BCE_BC_STATE_SIGN_MASK			0xffff0000
1031 #define BCE_BC_STATE_BC1_START			(BCE_BC_STATE_SIGN | 0x1)
1032 #define BCE_BC_STATE_GET_NVM_CFG1		(BCE_BC_STATE_SIGN | 0x2)
1033 #define BCE_BC_STATE_PROG_BAR			(BCE_BC_STATE_SIGN | 0x3)
1034 #define BCE_BC_STATE_INIT_VID			(BCE_BC_STATE_SIGN | 0x4)
1035 #define BCE_BC_STATE_GET_NVM_CFG2		(BCE_BC_STATE_SIGN | 0x5)
1036 #define BCE_BC_STATE_APPLY_WKARND		(BCE_BC_STATE_SIGN | 0x6)
1037 #define BCE_BC_STATE_LOAD_BC2			(BCE_BC_STATE_SIGN | 0x7)
1038 #define BCE_BC_STATE_GOING_BC2			(BCE_BC_STATE_SIGN | 0x8)
1039 #define BCE_BC_STATE_GOING_DIAG			(BCE_BC_STATE_SIGN | 0x9)
1040 #define BCE_BC_STATE_RT_FINAL_INIT		(BCE_BC_STATE_SIGN | 0x81)
1041 #define BCE_BC_STATE_RT_WKARND			(BCE_BC_STATE_SIGN | 0x82)
1042 #define BCE_BC_STATE_RT_DRV_PULSE		(BCE_BC_STATE_SIGN | 0x83)
1043 #define BCE_BC_STATE_RT_FIOEVTS			(BCE_BC_STATE_SIGN | 0x84)
1044 #define BCE_BC_STATE_RT_DRV_CMD			(BCE_BC_STATE_SIGN | 0x85)
1045 #define BCE_BC_STATE_RT_LOW_POWER		(BCE_BC_STATE_SIGN | 0x86)
1046 #define BCE_BC_STATE_RT_SET_WOL			(BCE_BC_STATE_SIGN | 0x87)
1047 #define BCE_BC_STATE_RT_OTHER_FW		(BCE_BC_STATE_SIGN | 0x88)
1048 #define BCE_BC_STATE_RT_GOING_D3		(BCE_BC_STATE_SIGN | 0x89)
1049 #define BCE_BC_STATE_ERR_BAD_VERSION	(BCE_BC_STATE_SIGN | 0x0100)
1050 #define BCE_BC_STATE_ERR_BAD_BC2_CRC	(BCE_BC_STATE_SIGN | 0x0200)
1051 #define BCE_BC_STATE_ERR_BC1_LOOP		(BCE_BC_STATE_SIGN | 0x0300)
1052 #define BCE_BC_STATE_ERR_UNKNOWN_CMD	(BCE_BC_STATE_SIGN | 0x0400)
1053 #define BCE_BC_STATE_ERR_DRV_DEAD		(BCE_BC_STATE_SIGN | 0x0500)
1054 #define BCE_BC_STATE_ERR_NO_RXP			(BCE_BC_STATE_SIGN | 0x0600)
1055 #define BCE_BC_STATE_ERR_TOO_MANY_RBUF	(BCE_BC_STATE_SIGN | 0x0700)
1056 
1057 #define BCE_BC_CONDITION				0x000001c8
1058 
1059 #define BCE_BC_STATE_DEBUG_CMD					0x1dc
1060 #define BCE_BC_STATE_BC_DBG_CMD_SIGNATURE		0x42440000
1061 #define BCE_BC_STATE_BC_DBG_CMD_SIGNATURE_MASK	0xffff0000
1062 #define BCE_BC_STATE_BC_DBG_CMD_LOOP_CNT_MASK	0xffff
1063 #define BCE_BC_STATE_BC_DBG_CMD_LOOP_INFINITE	0xffff
1064 
1065 #define HOST_VIEW_SHMEM_BASE			0x167c00
1066 
1067 /*
1068  * PCI registers defined in the PCI 2.2 spec.
1069  */
1070 #define BCE_PCI_PCIX_CMD		0x42
1071 
1072 
1073 /****************************************************************************/
1074 /* Convenience definitions.                                                 */
1075 /****************************************************************************/
1076 #define BCE_PRINTF(fmt, args...)	device_printf(sc->bce_dev, fmt, ##args)
1077 
1078 #define	BCE_LOCK_INIT(_sc, _name)	mtx_init(&(_sc)->bce_mtx, _name, MTX_NETWORK_LOCK, MTX_DEF)
1079 #define	BCE_LOCK(_sc)				mtx_lock(&(_sc)->bce_mtx)
1080 #define	BCE_LOCK_ASSERT(_sc)		mtx_assert(&(_sc)->bce_mtx, MA_OWNED)
1081 #define	BCE_UNLOCK(_sc)				mtx_unlock(&(_sc)->bce_mtx)
1082 #define	BCE_LOCK_DESTROY(_sc)		mtx_destroy(&(_sc)->bce_mtx)
1083 
1084 #ifdef BCE_DEBUG
1085 #define REG_WR(sc, offset, val)		bce_reg_wr(sc, offset, val)
1086 #define REG_WR16(sc, offset, val)	bce_reg_wr16(sc, offset, val)
1087 #define REG_RD(sc, offset)			bce_reg_rd(sc, offset)
1088 #else
1089 #define REG_WR(sc, offset, val)		bus_space_write_4(sc->bce_btag, sc->bce_bhandle, offset, val)
1090 #define REG_WR16(sc, offset, val)	bus_space_write_2(sc->bce_btag, sc->bce_bhandle, offset, val)
1091 #define REG_RD(sc, offset)		 	bus_space_read_4(sc->bce_btag, sc->bce_bhandle, offset)
1092 #endif
1093 
1094 #define REG_RD_IND(sc, offset)		bce_reg_rd_ind(sc, offset)
1095 #define REG_WR_IND(sc, offset, val)	bce_reg_wr_ind(sc, offset, val)
1096 #define CTX_WR(sc, cid_addr, offset, val)	bce_ctx_wr(sc, cid_addr, offset, val)
1097 #define CTX_RD(sc, cid_addr, offset)		bce_ctx_rd(sc, cid_addr, offset)
1098 #define BCE_SETBIT(sc, reg, x)		REG_WR(sc, reg, (REG_RD(sc, reg) | (x)))
1099 #define BCE_CLRBIT(sc, reg, x)		REG_WR(sc, reg, (REG_RD(sc, reg) & ~(x)))
1100 #define PCI_SETBIT(dev, reg, x, s)	pci_write_config(dev, reg, (pci_read_config(dev, reg, s) | (x)), s)
1101 #define PCI_CLRBIT(dev, reg, x, s)	pci_write_config(dev, reg, (pci_read_config(dev, reg, s) & ~(x)), s)
1102 
1103 #define BCE_STATS(x)			(u_long) stats->stat_ ## x ## _lo
1104 #if (BUS_SPACE_MAXADDR > 0xFFFFFFFF)
1105 #define BCE_ADDR_LO(y)			((u64) (y) & 0xFFFFFFFF)
1106 #define BCE_ADDR_HI(y)			((u64) (y) >> 32)
1107 #else
1108 #define BCE_ADDR_LO(y)			((u32)y)
1109 #define BCE_ADDR_HI(y)			(0)
1110 #endif
1111 
1112 
1113 /****************************************************************************/
1114 /* Do not modify any of the following data structures, they are generated   */
1115 /* from RTL code.                                                           */
1116 /*                                                                          */
1117 /* Begin machine generated definitions.                                     */
1118 /****************************************************************************/
1119 
1120 /*
1121  *  tx_bd definition
1122  */
1123 struct tx_bd {
1124 	u32 tx_bd_haddr_hi;
1125 	u32 tx_bd_haddr_lo;
1126 	u32 tx_bd_mss_nbytes;
1127 	u16 tx_bd_flags;
1128 	u16 tx_bd_vlan_tag;
1129 		#define TX_BD_FLAGS_CONN_FAULT		(1<<0)
1130 		#define TX_BD_FLAGS_TCP_UDP_CKSUM	(1<<1)
1131 		#define TX_BD_FLAGS_IP_CKSUM		(1<<2)
1132 		#define TX_BD_FLAGS_VLAN_TAG		(1<<3)
1133 		#define TX_BD_FLAGS_COAL_NOW		(1<<4)
1134 		#define TX_BD_FLAGS_DONT_GEN_CRC	(1<<5)
1135 		#define TX_BD_FLAGS_END			(1<<6)
1136 		#define TX_BD_FLAGS_START		(1<<7)
1137 		#define TX_BD_FLAGS_SW_OPTION_WORD	(0x1f<<8)
1138 		#define TX_BD_FLAGS_SW_FLAGS		(1<<13)
1139 		#define TX_BD_FLAGS_SW_SNAP		(1<<14)
1140 		#define TX_BD_FLAGS_SW_LSO		(1<<15)
1141 
1142 };
1143 
1144 
1145 /*
1146  *  rx_bd definition
1147  */
1148 struct rx_bd {
1149 	u32 rx_bd_haddr_hi;
1150 	u32 rx_bd_haddr_lo;
1151 	u32 rx_bd_len;
1152 	u32 rx_bd_flags;
1153 		#define RX_BD_FLAGS_NOPUSH		(1<<0)
1154 		#define RX_BD_FLAGS_DUMMY		(1<<1)
1155 		#define RX_BD_FLAGS_END			(1<<2)
1156 		#define RX_BD_FLAGS_START		(1<<3)
1157 
1158 };
1159 
1160 
1161 /*
1162  *  status_block definition
1163  */
1164 struct status_block {
1165 	u32 status_attn_bits;
1166 		#define STATUS_ATTN_BITS_LINK_STATE		(1L<<0)
1167 		#define STATUS_ATTN_BITS_TX_SCHEDULER_ABORT	(1L<<1)
1168 		#define STATUS_ATTN_BITS_TX_BD_READ_ABORT	(1L<<2)
1169 		#define STATUS_ATTN_BITS_TX_BD_CACHE_ABORT	(1L<<3)
1170 		#define STATUS_ATTN_BITS_TX_PROCESSOR_ABORT	(1L<<4)
1171 		#define STATUS_ATTN_BITS_TX_DMA_ABORT		(1L<<5)
1172 		#define STATUS_ATTN_BITS_TX_PATCHUP_ABORT	(1L<<6)
1173 		#define STATUS_ATTN_BITS_TX_ASSEMBLER_ABORT	(1L<<7)
1174 		#define STATUS_ATTN_BITS_RX_PARSER_MAC_ABORT	(1L<<8)
1175 		#define STATUS_ATTN_BITS_RX_PARSER_CATCHUP_ABORT	(1L<<9)
1176 		#define STATUS_ATTN_BITS_RX_MBUF_ABORT		(1L<<10)
1177 		#define STATUS_ATTN_BITS_RX_LOOKUP_ABORT	(1L<<11)
1178 		#define STATUS_ATTN_BITS_RX_PROCESSOR_ABORT	(1L<<12)
1179 		#define STATUS_ATTN_BITS_RX_V2P_ABORT		(1L<<13)
1180 		#define STATUS_ATTN_BITS_RX_BD_CACHE_ABORT	(1L<<14)
1181 		#define STATUS_ATTN_BITS_RX_DMA_ABORT		(1L<<15)
1182 		#define STATUS_ATTN_BITS_COMPLETION_ABORT	(1L<<16)
1183 		#define STATUS_ATTN_BITS_HOST_COALESCE_ABORT	(1L<<17)
1184 		#define STATUS_ATTN_BITS_MAILBOX_QUEUE_ABORT	(1L<<18)
1185 		#define STATUS_ATTN_BITS_CONTEXT_ABORT		(1L<<19)
1186 		#define STATUS_ATTN_BITS_CMD_SCHEDULER_ABORT	(1L<<20)
1187 		#define STATUS_ATTN_BITS_CMD_PROCESSOR_ABORT	(1L<<21)
1188 		#define STATUS_ATTN_BITS_MGMT_PROCESSOR_ABORT	(1L<<22)
1189 		#define STATUS_ATTN_BITS_MAC_ABORT		(1L<<23)
1190 		#define STATUS_ATTN_BITS_TIMER_ABORT		(1L<<24)
1191 		#define STATUS_ATTN_BITS_DMAE_ABORT		(1L<<25)
1192 		#define STATUS_ATTN_BITS_FLSH_ABORT		(1L<<26)
1193 		#define STATUS_ATTN_BITS_GRC_ABORT		(1L<<27)
1194 		#define STATUS_ATTN_BITS_PARITY_ERROR		(1L<<31)
1195 
1196 	u32 status_attn_bits_ack;
1197 #if defined(__BIG_ENDIAN)
1198 	u16 status_tx_quick_consumer_index0;
1199 	u16 status_tx_quick_consumer_index1;
1200 	u16 status_tx_quick_consumer_index2;
1201 	u16 status_tx_quick_consumer_index3;
1202 	u16 status_rx_quick_consumer_index0;
1203 	u16 status_rx_quick_consumer_index1;
1204 	u16 status_rx_quick_consumer_index2;
1205 	u16 status_rx_quick_consumer_index3;
1206 	u16 status_rx_quick_consumer_index4;
1207 	u16 status_rx_quick_consumer_index5;
1208 	u16 status_rx_quick_consumer_index6;
1209 	u16 status_rx_quick_consumer_index7;
1210 	u16 status_rx_quick_consumer_index8;
1211 	u16 status_rx_quick_consumer_index9;
1212 	u16 status_rx_quick_consumer_index10;
1213 	u16 status_rx_quick_consumer_index11;
1214 	u16 status_rx_quick_consumer_index12;
1215 	u16 status_rx_quick_consumer_index13;
1216 	u16 status_rx_quick_consumer_index14;
1217 	u16 status_rx_quick_consumer_index15;
1218 	u16 status_completion_producer_index;
1219 	u16 status_cmd_consumer_index;
1220 	u16 status_idx;
1221 	u16 status_unused;
1222 #elif defined(__LITTLE_ENDIAN)
1223 	u16 status_tx_quick_consumer_index1;
1224 	u16 status_tx_quick_consumer_index0;
1225 	u16 status_tx_quick_consumer_index3;
1226 	u16 status_tx_quick_consumer_index2;
1227 	u16 status_rx_quick_consumer_index1;
1228 	u16 status_rx_quick_consumer_index0;
1229 	u16 status_rx_quick_consumer_index3;
1230 	u16 status_rx_quick_consumer_index2;
1231 	u16 status_rx_quick_consumer_index5;
1232 	u16 status_rx_quick_consumer_index4;
1233 	u16 status_rx_quick_consumer_index7;
1234 	u16 status_rx_quick_consumer_index6;
1235 	u16 status_rx_quick_consumer_index9;
1236 	u16 status_rx_quick_consumer_index8;
1237 	u16 status_rx_quick_consumer_index11;
1238 	u16 status_rx_quick_consumer_index10;
1239 	u16 status_rx_quick_consumer_index13;
1240 	u16 status_rx_quick_consumer_index12;
1241 	u16 status_rx_quick_consumer_index15;
1242 	u16 status_rx_quick_consumer_index14;
1243 	u16 status_cmd_consumer_index;
1244 	u16 status_completion_producer_index;
1245 	u16 status_unused;
1246 	u16 status_idx;
1247 #endif
1248 };
1249 
1250 
1251 /*
1252  *  statistics_block definition
1253  */
1254 struct statistics_block {
1255 	u32 stat_IfHCInOctets_hi;
1256 	u32 stat_IfHCInOctets_lo;
1257 	u32 stat_IfHCInBadOctets_hi;
1258 	u32 stat_IfHCInBadOctets_lo;
1259 	u32 stat_IfHCOutOctets_hi;
1260 	u32 stat_IfHCOutOctets_lo;
1261 	u32 stat_IfHCOutBadOctets_hi;
1262 	u32 stat_IfHCOutBadOctets_lo;
1263 	u32 stat_IfHCInUcastPkts_hi;
1264 	u32 stat_IfHCInUcastPkts_lo;
1265 	u32 stat_IfHCInMulticastPkts_hi;
1266 	u32 stat_IfHCInMulticastPkts_lo;
1267 	u32 stat_IfHCInBroadcastPkts_hi;
1268 	u32 stat_IfHCInBroadcastPkts_lo;
1269 	u32 stat_IfHCOutUcastPkts_hi;
1270 	u32 stat_IfHCOutUcastPkts_lo;
1271 	u32 stat_IfHCOutMulticastPkts_hi;
1272 	u32 stat_IfHCOutMulticastPkts_lo;
1273 	u32 stat_IfHCOutBroadcastPkts_hi;
1274 	u32 stat_IfHCOutBroadcastPkts_lo;
1275 	u32 stat_emac_tx_stat_dot3statsinternalmactransmiterrors;
1276 	u32 stat_Dot3StatsCarrierSenseErrors;
1277 	u32 stat_Dot3StatsFCSErrors;
1278 	u32 stat_Dot3StatsAlignmentErrors;
1279 	u32 stat_Dot3StatsSingleCollisionFrames;
1280 	u32 stat_Dot3StatsMultipleCollisionFrames;
1281 	u32 stat_Dot3StatsDeferredTransmissions;
1282 	u32 stat_Dot3StatsExcessiveCollisions;
1283 	u32 stat_Dot3StatsLateCollisions;
1284 	u32 stat_EtherStatsCollisions;
1285 	u32 stat_EtherStatsFragments;
1286 	u32 stat_EtherStatsJabbers;
1287 	u32 stat_EtherStatsUndersizePkts;
1288 	u32 stat_EtherStatsOverrsizePkts;
1289 	u32 stat_EtherStatsPktsRx64Octets;
1290 	u32 stat_EtherStatsPktsRx65Octetsto127Octets;
1291 	u32 stat_EtherStatsPktsRx128Octetsto255Octets;
1292 	u32 stat_EtherStatsPktsRx256Octetsto511Octets;
1293 	u32 stat_EtherStatsPktsRx512Octetsto1023Octets;
1294 	u32 stat_EtherStatsPktsRx1024Octetsto1522Octets;
1295 	u32 stat_EtherStatsPktsRx1523Octetsto9022Octets;
1296 	u32 stat_EtherStatsPktsTx64Octets;
1297 	u32 stat_EtherStatsPktsTx65Octetsto127Octets;
1298 	u32 stat_EtherStatsPktsTx128Octetsto255Octets;
1299 	u32 stat_EtherStatsPktsTx256Octetsto511Octets;
1300 	u32 stat_EtherStatsPktsTx512Octetsto1023Octets;
1301 	u32 stat_EtherStatsPktsTx1024Octetsto1522Octets;
1302 	u32 stat_EtherStatsPktsTx1523Octetsto9022Octets;
1303 	u32 stat_XonPauseFramesReceived;
1304 	u32 stat_XoffPauseFramesReceived;
1305 	u32 stat_OutXonSent;
1306 	u32 stat_OutXoffSent;
1307 	u32 stat_FlowControlDone;
1308 	u32 stat_MacControlFramesReceived;
1309 	u32 stat_XoffStateEntered;
1310 	u32 stat_IfInFramesL2FilterDiscards;
1311 	u32 stat_IfInRuleCheckerDiscards;
1312 	u32 stat_IfInFTQDiscards;
1313 	u32 stat_IfInMBUFDiscards;
1314 	u32 stat_IfInRuleCheckerP4Hit;
1315 	u32 stat_CatchupInRuleCheckerDiscards;
1316 	u32 stat_CatchupInFTQDiscards;
1317 	u32 stat_CatchupInMBUFDiscards;
1318 	u32 stat_CatchupInRuleCheckerP4Hit;
1319 	u32 stat_GenStat00;
1320 	u32 stat_GenStat01;
1321 	u32 stat_GenStat02;
1322 	u32 stat_GenStat03;
1323 	u32 stat_GenStat04;
1324 	u32 stat_GenStat05;
1325 	u32 stat_GenStat06;
1326 	u32 stat_GenStat07;
1327 	u32 stat_GenStat08;
1328 	u32 stat_GenStat09;
1329 	u32 stat_GenStat10;
1330 	u32 stat_GenStat11;
1331 	u32 stat_GenStat12;
1332 	u32 stat_GenStat13;
1333 	u32 stat_GenStat14;
1334 	u32 stat_GenStat15;
1335 };
1336 
1337 
1338 /*
1339  *  l2_fhdr definition
1340  */
1341 struct l2_fhdr {
1342 	u32 l2_fhdr_status;
1343 		#define L2_FHDR_STATUS_RULE_CLASS	(0x7<<0)
1344 		#define L2_FHDR_STATUS_RULE_P2		(1<<3)
1345 		#define L2_FHDR_STATUS_RULE_P3		(1<<4)
1346 		#define L2_FHDR_STATUS_RULE_P4		(1<<5)
1347 		#define L2_FHDR_STATUS_L2_VLAN_TAG	(1<<6)
1348 		#define L2_FHDR_STATUS_L2_LLC_SNAP	(1<<7)
1349 		#define L2_FHDR_STATUS_RSS_HASH		(1<<8)
1350 		#define L2_FHDR_STATUS_IP_DATAGRAM	(1<<13)
1351 		#define L2_FHDR_STATUS_TCP_SEGMENT	(1<<14)
1352 		#define L2_FHDR_STATUS_UDP_DATAGRAM	(1<<15)
1353 
1354 		#define L2_FHDR_STATUS_SPLIT		(1<<16)
1355 		#define L2_FHDR_ERRORS_BAD_CRC		(1<<17)
1356 		#define L2_FHDR_ERRORS_PHY_DECODE	(1<<18)
1357 		#define L2_FHDR_ERRORS_ALIGNMENT	(1<<19)
1358 		#define L2_FHDR_ERRORS_TOO_SHORT	(1<<20)
1359 		#define L2_FHDR_ERRORS_GIANT_FRAME	(1<<21)
1360 		#define L2_FHDR_ERRORS_TCP_XSUM		(1<<28)
1361 		#define L2_FHDR_ERRORS_UDP_XSUM		(1<<31)
1362 
1363 	u32 l2_fhdr_hash;
1364 #if defined(__BIG_ENDIAN)
1365 	u16 l2_fhdr_pkt_len;
1366 	u16 l2_fhdr_vlan_tag;
1367 	u16 l2_fhdr_ip_xsum;
1368 	u16 l2_fhdr_tcp_udp_xsum;
1369 #elif defined(__LITTLE_ENDIAN)
1370 	u16 l2_fhdr_vlan_tag;
1371 	u16 l2_fhdr_pkt_len;
1372 	u16 l2_fhdr_tcp_udp_xsum;
1373 	u16 l2_fhdr_ip_xsum;
1374 #endif
1375 };
1376 
1377 #define BCE_L2FHDR_PRINTFB	\
1378 	"\20"					\
1379 	"\40UDP_XSUM_ERR"		\
1380 	"\37b30"				\
1381 	"\36b29"				\
1382 	"\35TCP_XSUM_ERR"		\
1383 	"\34b27"				\
1384 	"\33b26"				\
1385 	"\32b25"				\
1386 	"\31b24"				\
1387 	"\30b23"				\
1388 	"\27b22"				\
1389 	"\26GIANT_ERR"			\
1390 	"\25SHORT_ERR"			\
1391 	"\24ALIGN_ERR"			\
1392 	"\23PHY_ERR"			\
1393 	"\22CRC_ERR"			\
1394 	"\21SPLIT"				\
1395 	"\20UDP"				\
1396 	"\17TCP"				\
1397 	"\16IP"					\
1398 	"\15b12"				\
1399 	"\14b11"				\
1400 	"\13b10"				\
1401 	"\12b09"				\
1402 	"\11RSS"				\
1403 	"\10SNAP"				\
1404 	"\07VLAN"				\
1405 	"\06P4"					\
1406 	"\05P3"					\
1407 	"\04P2"
1408 
1409 
1410 /*
1411  *  l2_tx_context definition (5706 and 5708)
1412  */
1413 #define BCE_L2CTX_TX_TYPE			   		0x00000000
1414 #define BCE_L2CTX_TX_TYPE_SIZE_L2	   		((0xc0/0x20)<<16)
1415 #define BCE_L2CTX_TX_TYPE_TYPE		   		(0xf<<28)
1416 #define BCE_L2CTX_TX_TYPE_TYPE_EMPTY   		(0<<28)
1417 #define BCE_L2CTX_TX_TYPE_TYPE_L2	   		(1<<28)
1418 
1419 #define BCE_L2CTX_TX_HOST_BIDX	 			0x00000088
1420 #define BCE_L2CTX_TX_EST_NBD		   		0x00000088
1421 #define BCE_L2CTX_TX_CMD_TYPE		   		0x00000088
1422 #define BCE_L2CTX_TX_CMD_TYPE_TYPE	   		(0xf<<24)
1423 #define BCE_L2CTX_TX_CMD_TYPE_TYPE_L2  		(0<<24)
1424 #define BCE_L2CTX_TX_CMD_TYPE_TYPE_TCP 		(1<<24)
1425 
1426 #define BCE_L2CTX_TX_HOST_BSEQ				0x00000090
1427 #define BCE_L2CTX_TX_TSCH_BSEQ		   		0x00000094
1428 #define BCE_L2CTX_TX_TBDR_BSEQ		   		0x00000098
1429 #define BCE_L2CTX_TX_TBDR_BOFF		   		0x0000009c
1430 #define BCE_L2CTX_TX_TBDR_BIDX		   		0x0000009c
1431 #define BCE_L2CTX_TX_TBDR_BHADDR_HI			0x000000a0
1432 #define BCE_L2CTX_TX_TBDR_BHADDR_LO			0x000000a4
1433 #define BCE_L2CTX_TX_TXP_BOFF		   		0x000000a8
1434 #define BCE_L2CTX_TX_TXP_BIDX		   		0x000000a8
1435 #define BCE_L2CTX_TX_TXP_BSEQ		   		0x000000ac
1436 
1437 /*
1438  *  l2_tx_context definition (5709 and 5716)
1439  */
1440 #define BCE_L2CTX_TX_TYPE_XI		   		0x00000080
1441 #define BCE_L2CTX_TX_TYPE_SIZE_L2_XI   		((0xc0/0x20)<<16)
1442 #define BCE_L2CTX_TX_TYPE_TYPE_XI	   		(0xf<<28)
1443 #define BCE_L2CTX_TX_TYPE_TYPE_EMPTY_XI		(0<<28)
1444 #define BCE_L2CTX_TX_TYPE_TYPE_L2_XI   		(1<<28)
1445 
1446 #define BCE_L2CTX_TX_CMD_TYPE_XI	   		0x00000240
1447 #define BCE_L2CTX_TX_CMD_TYPE_TYPE_XI  		(0xf<<24)
1448 #define BCE_L2CTX_TX_CMD_TYPE_TYPE_L2_XI	(0<<24)
1449 #define BCE_L2CTX_TX_CMD_TYPE_TYPE_TCP_XI	(1<<24)
1450 
1451 #define BCE_L2CTX_TX_HOST_BIDX_XI	   		0x00000240
1452 #define BCE_L2CTX_TX_HOST_BSEQ_XI			0x00000248
1453 #define BCE_L2CTX_TX_TBDR_BHADDR_HI_XI 		0x00000258
1454 #define BCE_L2CTX_TX_TBDR_BHADDR_LO_XI	 	0x0000025c
1455 
1456 
1457 /*
1458  *  l2_rx_context definition (5706, 5708, 5709, and 5716)
1459  */
1460 #define BCE_L2CTX_RX_WATER_MARK				0x00000000
1461 #define BCE_L2CTX_RX_LO_WATER_MARK_SHIFT 	0
1462 #define BCE_L2CTX_RX_LO_WATER_MARK_DEFAULT	32
1463 #define BCE_L2CTX_RX_LO_WATER_MARK_SCALE	4
1464 #define BCE_L2CTX_RX_LO_WATER_MARK_DIS		0
1465 #define BCE_L2CTX_RX_HI_WATER_MARK_SHIFT	4
1466 #define BCE_L2CTX_RX_HI_WATER_MARK_SCALE	16
1467 #define BCE_L2CTX_RX_WATER_MARKS_MSK		0x000000ff
1468 
1469 #define BCE_L2CTX_RX_BD_PRE_READ			0x00000000
1470 #define BCE_L2CTX_RX_BD_PRE_READ_SHIFT		8
1471 
1472 #define BCE_L2CTX_RX_CTX_SIZE				0x00000000
1473 #define BCE_L2CTX_RX_CTX_SIZE_SHIFT			16
1474 #define BCE_L2CTX_RX_CTX_TYPE_SIZE_L2		((0x20/20)<<BCE_L2CTX_RX_CTX_SIZE_SHIFT)
1475 
1476 #define BCE_L2CTX_RX_CTX_TYPE				0x00000000
1477 #define BCE_L2CTX_RX_CTX_TYPE_SHIFT			24
1478 
1479 #define BCE_L2CTX_RX_CTX_TYPE_CTX_BD_CHN_TYPE	(0xf<<28)
1480 #define BCE_L2CTX_RX_CTX_TYPE_CTX_BD_CHN_TYPE_UNDEFINED	(0<<28)
1481 #define BCE_L2CTX_RX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE	(1<<28)
1482 
1483 #define BCE_L2CTX_RX_HOST_BDIDX				0x00000004
1484 #define BCE_L2CTX_RX_HOST_BSEQ				0x00000008
1485 #define BCE_L2CTX_RX_NX_BSEQ				0x0000000c
1486 #define BCE_L2CTX_RX_NX_BDHADDR_HI			0x00000010
1487 #define BCE_L2CTX_RX_NX_BDHADDR_LO			0x00000014
1488 #define BCE_L2CTX_RX_NX_BDIDX				0x00000018
1489 
1490 #define BCE_L2CTX_RX_HOST_PG_BDIDX			0x00000044
1491 #define BCE_L2CTX_RX_PG_BUF_SIZE			0x00000048
1492 #define BCE_L2CTX_RX_RBDC_KEY				0x0000004c
1493 #define BCE_L2CTX_RX_RBDC_JUMBO_KEY			0x3ffe
1494 #define BCE_L2CTX_RX_NX_PG_BDHADDR_HI		0x00000050
1495 #define BCE_L2CTX_RX_NX_PG_BDHADDR_LO		0x00000054
1496 #define BCE_L2CTX_RX_NX_PG_BDIDX			0x00000058
1497 
1498 
1499 /*
1500  *  l2_mq definitions (5706, 5708, 5709, and 5716)
1501  */
1502 
1503 #define BCE_L2MQ_RX_HOST_BDIDX				0x00000004
1504 #define BCE_L2MQ_RX_HOST_BSEQ				0x00000008
1505 #define BCE_L2MQ_RX_HOST_PG_BDIDX			0x00000044
1506 
1507 #define BCE_L2MQ_TX_HOST_BIDX				0x00000088
1508 #define BCE_L2MQ_TX_HOST_BSEQ				0x00000090
1509 
1510 /*
1511  *  pci_config_l definition
1512  *  offset: 0000
1513  */
1514 #define BCE_PCICFG_MISC_CONFIG							0x00000068
1515 #define BCE_PCICFG_MISC_CONFIG_TARGET_BYTE_SWAP	 		(1L<<2)
1516 #define BCE_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP	 (1L<<3)
1517 #define BCE_PCICFG_MISC_CONFIG_CLOCK_CTL_ENA		 (1L<<5)
1518 #define BCE_PCICFG_MISC_CONFIG_TARGET_GRC_WORD_SWAP	 (1L<<6)
1519 #define BCE_PCICFG_MISC_CONFIG_REG_WINDOW_ENA		 (1L<<7)
1520 #define BCE_PCICFG_MISC_CONFIG_CORE_RST_REQ		 (1L<<8)
1521 #define BCE_PCICFG_MISC_CONFIG_CORE_RST_BSY		 (1L<<9)
1522 #define BCE_PCICFG_MISC_CONFIG_ASIC_METAL_REV		 (0xffL<<16)
1523 #define BCE_PCICFG_MISC_CONFIG_ASIC_BASE_REV		 (0xfL<<24)
1524 #define BCE_PCICFG_MISC_CONFIG_ASIC_ID			 (0xfL<<28)
1525 #define BCE_PCICFG_MISC_CONFIG_ASIC_REV			 (0xffffL<<16)
1526 
1527 #define BCE_PCICFG_MISC_STATUS				0x0000006c
1528 #define BCE_PCICFG_MISC_STATUS_INTA_VALUE		 (1L<<0)
1529 #define BCE_PCICFG_MISC_STATUS_32BIT_DET		 (1L<<1)
1530 #define BCE_PCICFG_MISC_STATUS_M66EN			 (1L<<2)
1531 #define BCE_PCICFG_MISC_STATUS_PCIX_DET		 (1L<<3)
1532 #define BCE_PCICFG_MISC_STATUS_PCIX_SPEED		 (0x3L<<4)
1533 #define BCE_PCICFG_MISC_STATUS_PCIX_SPEED_66		 (0L<<4)
1534 #define BCE_PCICFG_MISC_STATUS_PCIX_SPEED_100		 (1L<<4)
1535 #define BCE_PCICFG_MISC_STATUS_PCIX_SPEED_133		 (2L<<4)
1536 #define BCE_PCICFG_MISC_STATUS_PCIX_SPEED_PCI_MODE	 (3L<<4)
1537 
1538 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS		0x00000070
1539 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET	 (0xfL<<0)
1540 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ	 (0L<<0)
1541 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ	 (1L<<0)
1542 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ	 (2L<<0)
1543 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ	 (3L<<0)
1544 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ	 (4L<<0)
1545 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ	 (5L<<0)
1546 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ	 (6L<<0)
1547 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ	 (7L<<0)
1548 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW	 (0xfL<<0)
1549 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_DISABLE	 (1L<<6)
1550 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT	 (1L<<7)
1551 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC	 (0x7L<<8)
1552 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_UNDEF	 (0L<<8)
1553 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_12	 (1L<<8)
1554 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_6	 (2L<<8)
1555 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_62	 (4L<<8)
1556 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_PLAY_DEAD	 (1L<<11)
1557 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED	 (0xfL<<12)
1558 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_100	 (0L<<12)
1559 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_80	 (1L<<12)
1560 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_50	 (2L<<12)
1561 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_40	 (4L<<12)
1562 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_25	 (8L<<12)
1563 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_STOP	 (1L<<16)
1564 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_PLL_STOP	 (1L<<17)
1565 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_RESERVED_18	 (1L<<18)
1566 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_USE_SPD_DET	 (1L<<19)
1567 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_RESERVED	 (0xfffL<<20)
1568 
1569 #define BCE_PCICFG_REG_WINDOW_ADDRESS			0x00000078
1570 #define BCE_PCICFG_REG_WINDOW				0x00000080
1571 #define BCE_PCICFG_INT_ACK_CMD				0x00000084
1572 #define BCE_PCICFG_INT_ACK_CMD_INDEX			 (0xffffL<<0)
1573 #define BCE_PCICFG_INT_ACK_CMD_INDEX_VALID		 (1L<<16)
1574 #define BCE_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM	 (1L<<17)
1575 #define BCE_PCICFG_INT_ACK_CMD_MASK_INT		 (1L<<18)
1576 
1577 #define BCE_PCICFG_STATUS_BIT_SET_CMD			0x00000088
1578 #define BCE_PCICFG_STATUS_BIT_CLEAR_CMD		0x0000008c
1579 #define BCE_PCICFG_MAILBOX_QUEUE_ADDR			0x00000090
1580 #define BCE_PCICFG_MAILBOX_QUEUE_DATA			0x00000094
1581 
1582 
1583 /*
1584  *  pci_reg definition
1585  *  offset: 0x400
1586  */
1587 #define BCE_PCI_GRC_WINDOW_ADDR			0x00000400
1588 #define BCE_PCI_GRC_WINDOW_ADDR_PCI_GRC_WINDOW_ADDR_VALUE	 (0x3ffffL<<8)
1589 
1590 #define BCE_PCI_CONFIG_1				0x00000404
1591 #define BCE_PCI_CONFIG_1_READ_BOUNDARY			 (0x7L<<8)
1592 #define BCE_PCI_CONFIG_1_READ_BOUNDARY_OFF		 (0L<<8)
1593 #define BCE_PCI_CONFIG_1_READ_BOUNDARY_16		 (1L<<8)
1594 #define BCE_PCI_CONFIG_1_READ_BOUNDARY_32		 (2L<<8)
1595 #define BCE_PCI_CONFIG_1_READ_BOUNDARY_64		 (3L<<8)
1596 #define BCE_PCI_CONFIG_1_READ_BOUNDARY_128		 (4L<<8)
1597 #define BCE_PCI_CONFIG_1_READ_BOUNDARY_256		 (5L<<8)
1598 #define BCE_PCI_CONFIG_1_READ_BOUNDARY_512		 (6L<<8)
1599 #define BCE_PCI_CONFIG_1_READ_BOUNDARY_1024		 (7L<<8)
1600 #define BCE_PCI_CONFIG_1_WRITE_BOUNDARY		 (0x7L<<11)
1601 #define BCE_PCI_CONFIG_1_WRITE_BOUNDARY_OFF		 (0L<<11)
1602 #define BCE_PCI_CONFIG_1_WRITE_BOUNDARY_16		 (1L<<11)
1603 #define BCE_PCI_CONFIG_1_WRITE_BOUNDARY_32		 (2L<<11)
1604 #define BCE_PCI_CONFIG_1_WRITE_BOUNDARY_64		 (3L<<11)
1605 #define BCE_PCI_CONFIG_1_WRITE_BOUNDARY_128		 (4L<<11)
1606 #define BCE_PCI_CONFIG_1_WRITE_BOUNDARY_256		 (5L<<11)
1607 #define BCE_PCI_CONFIG_1_WRITE_BOUNDARY_512		 (6L<<11)
1608 #define BCE_PCI_CONFIG_1_WRITE_BOUNDARY_1024		 (7L<<11)
1609 
1610 #define BCE_PCI_CONFIG_2				0x00000408
1611 #define BCE_PCI_CONFIG_2_BAR1_SIZE			 (0xfL<<0)
1612 #define BCE_PCI_CONFIG_2_BAR1_SIZE_DISABLED		 (0L<<0)
1613 #define BCE_PCI_CONFIG_2_BAR1_SIZE_64K			 (1L<<0)
1614 #define BCE_PCI_CONFIG_2_BAR1_SIZE_128K		 (2L<<0)
1615 #define BCE_PCI_CONFIG_2_BAR1_SIZE_256K		 (3L<<0)
1616 #define BCE_PCI_CONFIG_2_BAR1_SIZE_512K		 (4L<<0)
1617 #define BCE_PCI_CONFIG_2_BAR1_SIZE_1M			 (5L<<0)
1618 #define BCE_PCI_CONFIG_2_BAR1_SIZE_2M			 (6L<<0)
1619 #define BCE_PCI_CONFIG_2_BAR1_SIZE_4M			 (7L<<0)
1620 #define BCE_PCI_CONFIG_2_BAR1_SIZE_8M			 (8L<<0)
1621 #define BCE_PCI_CONFIG_2_BAR1_SIZE_16M			 (9L<<0)
1622 #define BCE_PCI_CONFIG_2_BAR1_SIZE_32M			 (10L<<0)
1623 #define BCE_PCI_CONFIG_2_BAR1_SIZE_64M			 (11L<<0)
1624 #define BCE_PCI_CONFIG_2_BAR1_SIZE_128M		 (12L<<0)
1625 #define BCE_PCI_CONFIG_2_BAR1_SIZE_256M		 (13L<<0)
1626 #define BCE_PCI_CONFIG_2_BAR1_SIZE_512M		 (14L<<0)
1627 #define BCE_PCI_CONFIG_2_BAR1_SIZE_1G			 (15L<<0)
1628 #define BCE_PCI_CONFIG_2_BAR1_64ENA			 (1L<<4)
1629 #define BCE_PCI_CONFIG_2_EXP_ROM_RETRY			 (1L<<5)
1630 #define BCE_PCI_CONFIG_2_CFG_CYCLE_RETRY		 (1L<<6)
1631 #define BCE_PCI_CONFIG_2_FIRST_CFG_DONE		 (1L<<7)
1632 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE			 (0xffL<<8)
1633 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_DISABLED		 (0L<<8)
1634 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_1K		 (1L<<8)
1635 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_2K		 (2L<<8)
1636 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_4K		 (3L<<8)
1637 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_8K		 (4L<<8)
1638 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_16K		 (5L<<8)
1639 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_32K		 (6L<<8)
1640 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_64K		 (7L<<8)
1641 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_128K		 (8L<<8)
1642 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_256K		 (9L<<8)
1643 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_512K		 (10L<<8)
1644 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_1M		 (11L<<8)
1645 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_2M		 (12L<<8)
1646 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_4M		 (13L<<8)
1647 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_8M		 (14L<<8)
1648 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_16M		 (15L<<8)
1649 #define BCE_PCI_CONFIG_2_MAX_SPLIT_LIMIT		 (0x1fL<<16)
1650 #define BCE_PCI_CONFIG_2_MAX_READ_LIMIT		 (0x3L<<21)
1651 #define BCE_PCI_CONFIG_2_MAX_READ_LIMIT_512		 (0L<<21)
1652 #define BCE_PCI_CONFIG_2_MAX_READ_LIMIT_1K		 (1L<<21)
1653 #define BCE_PCI_CONFIG_2_MAX_READ_LIMIT_2K		 (2L<<21)
1654 #define BCE_PCI_CONFIG_2_MAX_READ_LIMIT_4K		 (3L<<21)
1655 #define BCE_PCI_CONFIG_2_FORCE_32_BIT_MSTR		 (1L<<23)
1656 #define BCE_PCI_CONFIG_2_FORCE_32_BIT_TGT		 (1L<<24)
1657 #define BCE_PCI_CONFIG_2_KEEP_REQ_ASSERT		 (1L<<25)
1658 
1659 #define BCE_PCI_CONFIG_3				0x0000040c
1660 #define BCE_PCI_CONFIG_3_STICKY_BYTE			 (0xffL<<0)
1661 #define BCE_PCI_CONFIG_3_FORCE_PME			 (1L<<24)
1662 #define BCE_PCI_CONFIG_3_PME_STATUS			 (1L<<25)
1663 #define BCE_PCI_CONFIG_3_PME_ENABLE			 (1L<<26)
1664 #define BCE_PCI_CONFIG_3_PM_STATE			 (0x3L<<27)
1665 #define BCE_PCI_CONFIG_3_VAUX_PRESET			 (1L<<30)
1666 #define BCE_PCI_CONFIG_3_PCI_POWER			 (1L<<31)
1667 
1668 #define BCE_PCI_PM_DATA_A				0x00000410
1669 #define BCE_PCI_PM_DATA_A_PM_DATA_0_PRG		 (0xffL<<0)
1670 #define BCE_PCI_PM_DATA_A_PM_DATA_1_PRG		 (0xffL<<8)
1671 #define BCE_PCI_PM_DATA_A_PM_DATA_2_PRG		 (0xffL<<16)
1672 #define BCE_PCI_PM_DATA_A_PM_DATA_3_PRG		 (0xffL<<24)
1673 
1674 #define BCE_PCI_PM_DATA_B				0x00000414
1675 #define BCE_PCI_PM_DATA_B_PM_DATA_4_PRG		 (0xffL<<0)
1676 #define BCE_PCI_PM_DATA_B_PM_DATA_5_PRG		 (0xffL<<8)
1677 #define BCE_PCI_PM_DATA_B_PM_DATA_6_PRG		 (0xffL<<16)
1678 #define BCE_PCI_PM_DATA_B_PM_DATA_7_PRG		 (0xffL<<24)
1679 
1680 #define BCE_PCI_SWAP_DIAG0				0x00000418
1681 #define BCE_PCI_SWAP_DIAG1				0x0000041c
1682 #define BCE_PCI_EXP_ROM_ADDR				0x00000420
1683 #define BCE_PCI_EXP_ROM_ADDR_ADDRESS			 (0x3fffffL<<2)
1684 #define BCE_PCI_EXP_ROM_ADDR_REQ			 (1L<<31)
1685 
1686 #define BCE_PCI_EXP_ROM_DATA				0x00000424
1687 #define BCE_PCI_VPD_INTF				0x00000428
1688 #define BCE_PCI_VPD_INTF_INTF_REQ			 (1L<<0)
1689 
1690 #define BCE_PCI_VPD_ADDR_FLAG				0x0000042c
1691 #define BCE_PCI_VPD_ADDR_FLAG_ADDRESS			 (0x1fff<<2)
1692 #define BCE_PCI_VPD_ADDR_FLAG_WR			 (1<<15)
1693 
1694 #define BCE_PCI_VPD_DATA				0x00000430
1695 #define BCE_PCI_ID_VAL1				0x00000434
1696 #define BCE_PCI_ID_VAL1_DEVICE_ID			 (0xffffL<<0)
1697 #define BCE_PCI_ID_VAL1_VENDOR_ID			 (0xffffL<<16)
1698 
1699 #define BCE_PCI_ID_VAL2				0x00000438
1700 #define BCE_PCI_ID_VAL2_SUBSYSTEM_VENDOR_ID		 (0xffffL<<0)
1701 #define BCE_PCI_ID_VAL2_SUBSYSTEM_ID			 (0xffffL<<16)
1702 
1703 #define BCE_PCI_ID_VAL3				0x0000043c
1704 #define BCE_PCI_ID_VAL3_CLASS_CODE			 (0xffffffL<<0)
1705 #define BCE_PCI_ID_VAL3_REVISION_ID			 (0xffL<<24)
1706 
1707 #define BCE_PCI_ID_VAL4				0x00000440
1708 #define BCE_PCI_ID_VAL4_CAP_ENA			 (0xfL<<0)
1709 #define BCE_PCI_ID_VAL4_CAP_ENA_0			 (0L<<0)
1710 #define BCE_PCI_ID_VAL4_CAP_ENA_1			 (1L<<0)
1711 #define BCE_PCI_ID_VAL4_CAP_ENA_2			 (2L<<0)
1712 #define BCE_PCI_ID_VAL4_CAP_ENA_3			 (3L<<0)
1713 #define BCE_PCI_ID_VAL4_CAP_ENA_4			 (4L<<0)
1714 #define BCE_PCI_ID_VAL4_CAP_ENA_5			 (5L<<0)
1715 #define BCE_PCI_ID_VAL4_CAP_ENA_6			 (6L<<0)
1716 #define BCE_PCI_ID_VAL4_CAP_ENA_7			 (7L<<0)
1717 #define BCE_PCI_ID_VAL4_CAP_ENA_8			 (8L<<0)
1718 #define BCE_PCI_ID_VAL4_CAP_ENA_9			 (9L<<0)
1719 #define BCE_PCI_ID_VAL4_CAP_ENA_10			 (10L<<0)
1720 #define BCE_PCI_ID_VAL4_CAP_ENA_11			 (11L<<0)
1721 #define BCE_PCI_ID_VAL4_CAP_ENA_12			 (12L<<0)
1722 #define BCE_PCI_ID_VAL4_CAP_ENA_13			 (13L<<0)
1723 #define BCE_PCI_ID_VAL4_CAP_ENA_14			 (14L<<0)
1724 #define BCE_PCI_ID_VAL4_CAP_ENA_15			 (15L<<0)
1725 #define BCE_PCI_ID_VAL4_PM_SCALE_PRG			 (0x3L<<6)
1726 #define BCE_PCI_ID_VAL4_PM_SCALE_PRG_0			 (0L<<6)
1727 #define BCE_PCI_ID_VAL4_PM_SCALE_PRG_1			 (1L<<6)
1728 #define BCE_PCI_ID_VAL4_PM_SCALE_PRG_2			 (2L<<6)
1729 #define BCE_PCI_ID_VAL4_PM_SCALE_PRG_3			 (3L<<6)
1730 #define BCE_PCI_ID_VAL4_MSI_LIMIT			 (0x7L<<9)
1731 #define BCE_PCI_ID_VAL4_MSI_ADVERTIZE			 (0x7L<<12)
1732 #define BCE_PCI_ID_VAL4_MSI_ENABLE			 (1L<<15)
1733 #define BCE_PCI_ID_VAL4_MAX_64_ADVERTIZE		 (1L<<16)
1734 #define BCE_PCI_ID_VAL4_MAX_133_ADVERTIZE		 (1L<<17)
1735 #define BCE_PCI_ID_VAL4_MAX_MEM_READ_SIZE		 (0x3L<<21)
1736 #define BCE_PCI_ID_VAL4_MAX_SPLIT_SIZE			 (0x7L<<23)
1737 #define BCE_PCI_ID_VAL4_MAX_CUMULATIVE_SIZE		 (0x7L<<26)
1738 
1739 #define BCE_PCI_ID_VAL5				0x00000444
1740 #define BCE_PCI_ID_VAL5_D1_SUPPORT			 (1L<<0)
1741 #define BCE_PCI_ID_VAL5_D2_SUPPORT			 (1L<<1)
1742 #define BCE_PCI_ID_VAL5_PME_IN_D0			 (1L<<2)
1743 #define BCE_PCI_ID_VAL5_PME_IN_D1			 (1L<<3)
1744 #define BCE_PCI_ID_VAL5_PME_IN_D2			 (1L<<4)
1745 #define BCE_PCI_ID_VAL5_PME_IN_D3_HOT			 (1L<<5)
1746 
1747 #define BCE_PCI_PCIX_EXTENDED_STATUS			0x00000448
1748 #define BCE_PCI_PCIX_EXTENDED_STATUS_NO_SNOOP		 (1L<<8)
1749 #define BCE_PCI_PCIX_EXTENDED_STATUS_LONG_BURST	 (1L<<9)
1750 #define BCE_PCI_PCIX_EXTENDED_STATUS_SPLIT_COMP_MSG_CLASS	 (0xfL<<16)
1751 #define BCE_PCI_PCIX_EXTENDED_STATUS_SPLIT_COMP_MSG_IDX	 (0xffL<<24)
1752 
1753 #define BCE_PCI_ID_VAL6				0x0000044c
1754 #define BCE_PCI_ID_VAL6_MAX_LAT			 (0xffL<<0)
1755 #define BCE_PCI_ID_VAL6_MIN_GNT			 (0xffL<<8)
1756 #define BCE_PCI_ID_VAL6_BIST				 (0xffL<<16)
1757 
1758 #define BCE_PCI_MSI_DATA				0x00000450
1759 #define BCE_PCI_MSI_DATA_PCI_MSI_DATA			 (0xffffL<<0)
1760 
1761 #define BCE_PCI_MSI_ADDR_H				0x00000454
1762 #define BCE_PCI_MSI_ADDR_L				0x00000458
1763 
1764 
1765 /*
1766  *  misc_reg definition
1767  *  offset: 0x800
1768  */
1769 #define BCE_MISC_COMMAND						0x00000800
1770 #define BCE_MISC_COMMAND_ENABLE_ALL				(1L<<0)
1771 #define BCE_MISC_COMMAND_DISABLE_ALL			(1L<<1)
1772 #define BCE_MISC_COMMAND_SW_RESET				(1L<<4)
1773 #define BCE_MISC_COMMAND_POR_RESET				(1L<<5)
1774 #define BCE_MISC_COMMAND_HD_RESET				(1L<<6)
1775 #define BCE_MISC_COMMAND_CMN_SW_RESET			(1L<<7)
1776 #define BCE_MISC_COMMAND_PAR_ERROR				(1L<<8)
1777 #define BCE_MISC_COMMAND_CS16_ERR				(1L<<9)
1778 #define BCE_MISC_COMMAND_CS16_ERR_LOC			(0xfL<<12)
1779 #define BCE_MISC_COMMAND_PAR_ERR_RAM			(0x7fL<<16)
1780 #define BCE_MISC_COMMAND_POWERDOWN_EVENT		(1L<<23)
1781 #define BCE_MISC_COMMAND_SW_SHUTDOWN			(1L<<24)
1782 #define BCE_MISC_COMMAND_SHUTDOWN_EN			(1L<<25)
1783 #define BCE_MISC_COMMAND_DINTEG_ATTN_EN			(1L<<26)
1784 #define BCE_MISC_COMMAND_PCIE_LINK_IN_L23		(1L<<27)
1785 #define BCE_MISC_COMMAND_PCIE_DIS				(1L<<28)
1786 
1787 #define BCE_MISC_CFG							0x00000804
1788 #define BCE_MISC_CFG_GRC_TMOUT					(1L<<0)
1789 #define BCE_MISC_CFG_NVM_WR_EN					(0x3L<<1)
1790 #define BCE_MISC_CFG_NVM_WR_EN_PROTECT			(0L<<1)
1791 #define BCE_MISC_CFG_NVM_WR_EN_PCI				(1L<<1)
1792 #define BCE_MISC_CFG_NVM_WR_EN_ALLOW			(2L<<1)
1793 #define BCE_MISC_CFG_NVM_WR_EN_ALLOW2			(3L<<1)
1794 #define BCE_MISC_CFG_BIST_EN					(1L<<3)
1795 #define BCE_MISC_CFG_CK25_OUT_ALT_SRC			(1L<<4)
1796 #define BCE_MISC_CFG_RESERVED5_TE				(1L<<5)
1797 #define BCE_MISC_CFG_RESERVED6_TE				(1L<<6)
1798 #define BCE_MISC_CFG_CLK_CTL_OVERRIDE			(1L<<7)
1799 #define BCE_MISC_CFG_LEDMODE					(0x7L<<8)
1800 #define BCE_MISC_CFG_LEDMODE_MAC				(0L<<8)
1801 #define BCE_MISC_CFG_LEDMODE_PHY1_TE			(1L<<8)
1802 #define BCE_MISC_CFG_LEDMODE_PHY2_TE			(2L<<8)
1803 #define BCE_MISC_CFG_LEDMODE_PHY3_TE			(3L<<8)
1804 #define BCE_MISC_CFG_LEDMODE_PHY4_TE			(4L<<8)
1805 #define BCE_MISC_CFG_LEDMODE_PHY5_TE			(5L<<8)
1806 #define BCE_MISC_CFG_LEDMODE_PHY6_TE			(6L<<8)
1807 #define BCE_MISC_CFG_LEDMODE_PHY7_TE			(7L<<8)
1808 #define BCE_MISC_CFG_MCP_GRC_TMOUT_TE			(1L<<11)
1809 #define BCE_MISC_CFG_DBU_GRC_TMOUT_TE			(1L<<12)
1810 #define BCE_MISC_CFG_LEDMODE_XI					(0xfL<<8)
1811 #define BCE_MISC_CFG_LEDMODE_MAC_XI				(0L<<8)
1812 #define BCE_MISC_CFG_LEDMODE_PHY1_XI			(1L<<8)
1813 #define BCE_MISC_CFG_LEDMODE_PHY2_XI			(2L<<8)
1814 #define BCE_MISC_CFG_LEDMODE_PHY3_XI			(3L<<8)
1815 #define BCE_MISC_CFG_LEDMODE_MAC2_XI			(4L<<8)
1816 #define BCE_MISC_CFG_LEDMODE_PHY4_XI			(5L<<8)
1817 #define BCE_MISC_CFG_LEDMODE_PHY5_XI			(6L<<8)
1818 #define BCE_MISC_CFG_LEDMODE_PHY6_XI			(7L<<8)
1819 #define BCE_MISC_CFG_LEDMODE_MAC3_XI			(8L<<8)
1820 #define BCE_MISC_CFG_LEDMODE_PHY7_XI			(9L<<8)
1821 #define BCE_MISC_CFG_LEDMODE_PHY8_XI			(10L<<8)
1822 #define BCE_MISC_CFG_LEDMODE_PHY9_XI			(11L<<8)
1823 #define BCE_MISC_CFG_LEDMODE_MAC4_XI			(12L<<8)
1824 #define BCE_MISC_CFG_LEDMODE_PHY10_XI			(13L<<8)
1825 #define BCE_MISC_CFG_LEDMODE_PHY11_XI			(14L<<8)
1826 #define BCE_MISC_CFG_LEDMODE_UNUSED_XI			(15L<<8)
1827 #define BCE_MISC_CFG_PORT_SELECT_XI				(1L<<13)
1828 #define BCE_MISC_CFG_PARITY_MODE_XI				(1L<<14)
1829 
1830 #define BCE_MISC_ID								0x00000808
1831 #define BCE_MISC_ID_BOND_ID						(0xfL<<0)
1832 #define BCE_MISC_ID_BOND_ID_X					(0L<<0)
1833 #define BCE_MISC_ID_BOND_ID_C					(3L<<0)
1834 #define BCE_MISC_ID_BOND_ID_S					(12L<<0)
1835 #define BCE_MISC_ID_CHIP_METAL					(0xffL<<4)
1836 #define BCE_MISC_ID_CHIP_REV					(0xfL<<12)
1837 #define BCE_MISC_ID_CHIP_NUM					(0xffffL<<16)
1838 
1839 #define BCE_MISC_ENABLE_STATUS_BITS				0x0000080c
1840 #define BCE_MISC_ENABLE_STATUS_BITS_TX_SCHEDULER_ENABLE	 (1L<<0)
1841 #define BCE_MISC_ENABLE_STATUS_BITS_TX_BD_READ_ENABLE	 (1L<<1)
1842 #define BCE_MISC_ENABLE_STATUS_BITS_TX_BD_CACHE_ENABLE	 (1L<<2)
1843 #define BCE_MISC_ENABLE_STATUS_BITS_TX_PROCESSOR_ENABLE	 (1L<<3)
1844 #define BCE_MISC_ENABLE_STATUS_BITS_TX_DMA_ENABLE		 (1L<<4)
1845 #define BCE_MISC_ENABLE_STATUS_BITS_TX_PATCHUP_ENABLE	 (1L<<5)
1846 #define BCE_MISC_ENABLE_STATUS_BITS_TX_PAYLOAD_Q_ENABLE	 (1L<<6)
1847 #define BCE_MISC_ENABLE_STATUS_BITS_TX_HEADER_Q_ENABLE	 (1L<<7)
1848 #define BCE_MISC_ENABLE_STATUS_BITS_TX_ASSEMBLER_ENABLE	 (1L<<8)
1849 #define BCE_MISC_ENABLE_STATUS_BITS_EMAC_ENABLE			 (1L<<9)
1850 #define BCE_MISC_ENABLE_STATUS_BITS_RX_PARSER_MAC_ENABLE (1L<<10)
1851 #define BCE_MISC_ENABLE_STATUS_BITS_RX_PARSER_CATCHUP_ENABLE	 (1L<<11)
1852 #define BCE_MISC_ENABLE_STATUS_BITS_RX_MBUF_ENABLE		(1L<<12)
1853 #define BCE_MISC_ENABLE_STATUS_BITS_RX_LOOKUP_ENABLE	(1L<<13)
1854 #define BCE_MISC_ENABLE_STATUS_BITS_RX_PROCESSOR_ENABLE	(1L<<14)
1855 #define BCE_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE		(1L<<15)
1856 #define BCE_MISC_ENABLE_STATUS_BITS_RX_BD_CACHE_ENABLE	(1L<<16)
1857 #define BCE_MISC_ENABLE_STATUS_BITS_RX_DMA_ENABLE		(1L<<17)
1858 #define BCE_MISC_ENABLE_STATUS_BITS_COMPLETION_ENABLE	(1L<<18)
1859 #define BCE_MISC_ENABLE_STATUS_BITS_HOST_COALESCE_ENABLE	 (1L<<19)
1860 #define BCE_MISC_ENABLE_STATUS_BITS_MAILBOX_QUEUE_ENABLE	 (1L<<20)
1861 #define BCE_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE		(1L<<21)
1862 #define BCE_MISC_ENABLE_STATUS_BITS_CMD_SCHEDULER_ENABLE	 (1L<<22)
1863 #define BCE_MISC_ENABLE_STATUS_BITS_CMD_PROCESSOR_ENABLE	 (1L<<23)
1864 #define BCE_MISC_ENABLE_STATUS_BITS_MGMT_PROCESSOR_ENABLE	 (1L<<24)
1865 #define BCE_MISC_ENABLE_STATUS_BITS_TIMER_ENABLE		(1L<<25)
1866 #define BCE_MISC_ENABLE_STATUS_BITS_DMA_ENGINE_ENABLE	(1L<<26)
1867 #define BCE_MISC_ENABLE_STATUS_BITS_UMP_ENABLE			(1L<<27)
1868 #define BCE_MISC_ENABLE_STATUS_BITS_RV2P_CMD_SCHEDULER_ENABLE	 (1L<<28)
1869 #define BCE_MISC_ENABLE_STATUS_BITS_RSVD_FUTURE_ENABLE	(0x7L<<29)
1870 
1871 #define BCE_MISC_ENABLE_SET_BITS						0x00000810
1872 #define BCE_MISC_ENABLE_SET_BITS_TX_SCHEDULER_ENABLE	(1L<<0)
1873 #define BCE_MISC_ENABLE_SET_BITS_TX_BD_READ_ENABLE		(1L<<1)
1874 #define BCE_MISC_ENABLE_SET_BITS_TX_BD_CACHE_ENABLE		(1L<<2)
1875 #define BCE_MISC_ENABLE_SET_BITS_TX_PROCESSOR_ENABLE	(1L<<3)
1876 #define BCE_MISC_ENABLE_SET_BITS_TX_DMA_ENABLE			(1L<<4)
1877 #define BCE_MISC_ENABLE_SET_BITS_TX_PATCHUP_ENABLE		(1L<<5)
1878 #define BCE_MISC_ENABLE_SET_BITS_TX_PAYLOAD_Q_ENABLE	(1L<<6)
1879 #define BCE_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE		(1L<<7)
1880 #define BCE_MISC_ENABLE_SET_BITS_TX_ASSEMBLER_ENABLE	(1L<<8)
1881 #define BCE_MISC_ENABLE_SET_BITS_EMAC_ENABLE			(1L<<9)
1882 #define BCE_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE	(1L<<10)
1883 #define BCE_MISC_ENABLE_SET_BITS_RX_PARSER_CATCHUP_ENABLE	(1L<<11)
1884 #define BCE_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE			(1L<<12)
1885 #define BCE_MISC_ENABLE_SET_BITS_RX_LOOKUP_ENABLE		(1L<<13)
1886 #define BCE_MISC_ENABLE_SET_BITS_RX_PROCESSOR_ENABLE	(1L<<14)
1887 #define BCE_MISC_ENABLE_SET_BITS_RX_V2P_ENABLE			(1L<<15)
1888 #define BCE_MISC_ENABLE_SET_BITS_RX_BD_CACHE_ENABLE		(1L<<16)
1889 #define BCE_MISC_ENABLE_SET_BITS_RX_DMA_ENABLE			(1L<<17)
1890 #define BCE_MISC_ENABLE_SET_BITS_COMPLETION_ENABLE		(1L<<18)
1891 #define BCE_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE	(1L<<19)
1892 #define BCE_MISC_ENABLE_SET_BITS_MAILBOX_QUEUE_ENABLE	(1L<<20)
1893 #define BCE_MISC_ENABLE_SET_BITS_CONTEXT_ENABLE			(1L<<21)
1894 #define BCE_MISC_ENABLE_SET_BITS_CMD_SCHEDULER_ENABLE	(1L<<22)
1895 #define BCE_MISC_ENABLE_SET_BITS_CMD_PROCESSOR_ENABLE	(1L<<23)
1896 #define BCE_MISC_ENABLE_SET_BITS_MGMT_PROCESSOR_ENABLE	(1L<<24)
1897 #define BCE_MISC_ENABLE_SET_BITS_TIMER_ENABLE			(1L<<25)
1898 #define BCE_MISC_ENABLE_SET_BITS_DMA_ENGINE_ENABLE		(1L<<26)
1899 #define BCE_MISC_ENABLE_SET_BITS_UMP_ENABLE				(1L<<27)
1900 #define BCE_MISC_ENABLE_SET_BITS_RV2P_CMD_SCHEDULER_ENABLE	(1L<<28)
1901 #define BCE_MISC_ENABLE_SET_BITS_RSVD_FUTURE_ENABLE		(0x7L<<29)
1902 
1903 #define BCE_MISC_ENABLE_DEFAULT							0x05ffffff
1904 #define BCE_MISC_ENABLE_DEFAULT_XI			  			0x17ffffff
1905 
1906 #define BCE_MISC_ENABLE_CLR_BITS						0x00000814
1907 #define BCE_MISC_ENABLE_CLR_BITS_TX_SCHEDULER_ENABLE	(1L<<0)
1908 #define BCE_MISC_ENABLE_CLR_BITS_TX_BD_READ_ENABLE		(1L<<1)
1909 #define BCE_MISC_ENABLE_CLR_BITS_TX_BD_CACHE_ENABLE		(1L<<2)
1910 #define BCE_MISC_ENABLE_CLR_BITS_TX_PROCESSOR_ENABLE	(1L<<3)
1911 #define BCE_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE			(1L<<4)
1912 #define BCE_MISC_ENABLE_CLR_BITS_TX_PATCHUP_ENABLE		(1L<<5)
1913 #define BCE_MISC_ENABLE_CLR_BITS_TX_PAYLOAD_Q_ENABLE	(1L<<6)
1914 #define BCE_MISC_ENABLE_CLR_BITS_TX_HEADER_Q_ENABLE		(1L<<7)
1915 #define BCE_MISC_ENABLE_CLR_BITS_TX_ASSEMBLER_ENABLE	(1L<<8)
1916 #define BCE_MISC_ENABLE_CLR_BITS_EMAC_ENABLE			(1L<<9)
1917 #define BCE_MISC_ENABLE_CLR_BITS_RX_PARSER_MAC_ENABLE	(1L<<10)
1918 #define BCE_MISC_ENABLE_CLR_BITS_RX_PARSER_CATCHUP_ENABLE	(1L<<11)
1919 #define BCE_MISC_ENABLE_CLR_BITS_RX_MBUF_ENABLE			(1L<<12)
1920 #define BCE_MISC_ENABLE_CLR_BITS_RX_LOOKUP_ENABLE		(1L<<13)
1921 #define BCE_MISC_ENABLE_CLR_BITS_RX_PROCESSOR_ENABLE	(1L<<14)
1922 #define BCE_MISC_ENABLE_CLR_BITS_RX_V2P_ENABLE			(1L<<15)
1923 #define BCE_MISC_ENABLE_CLR_BITS_RX_BD_CACHE_ENABLE		(1L<<16)
1924 #define BCE_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE			(1L<<17)
1925 #define BCE_MISC_ENABLE_CLR_BITS_COMPLETION_ENABLE		(1L<<18)
1926 #define BCE_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE	(1L<<19)
1927 #define BCE_MISC_ENABLE_CLR_BITS_MAILBOX_QUEUE_ENABLE	(1L<<20)
1928 #define BCE_MISC_ENABLE_CLR_BITS_CONTEXT_ENABLE			(1L<<21)
1929 #define BCE_MISC_ENABLE_CLR_BITS_CMD_SCHEDULER_ENABLE	(1L<<22)
1930 #define BCE_MISC_ENABLE_CLR_BITS_CMD_PROCESSOR_ENABLE	(1L<<23)
1931 #define BCE_MISC_ENABLE_CLR_BITS_MGMT_PROCESSOR_ENABLE	(1L<<24)
1932 #define BCE_MISC_ENABLE_CLR_BITS_TIMER_ENABLE			(1L<<25)
1933 #define BCE_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE		(1L<<26)
1934 #define BCE_MISC_ENABLE_CLR_BITS_UMP_ENABLE				(1L<<27)
1935 #define BCE_MISC_ENABLE_CLR_BITS_RV2P_CMD_SCHEDULER_ENABLE	(1L<<28)
1936 #define BCE_MISC_ENABLE_CLR_BITS_RSVD_FUTURE_ENABLE		(0x7L<<29)
1937 
1938 #define BCE_MISC_ENABLE_CLR_DEFAULT						0x17ffffff
1939 
1940 #define BCE_MISC_CLOCK_CONTROL_BITS			0x00000818
1941 #define BCE_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET	 (0xfL<<0)
1942 #define BCE_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ	 (0L<<0)
1943 #define BCE_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ	 (1L<<0)
1944 #define BCE_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ	 (2L<<0)
1945 #define BCE_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ	 (3L<<0)
1946 #define BCE_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ	 (4L<<0)
1947 #define BCE_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ	 (5L<<0)
1948 #define BCE_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ	 (6L<<0)
1949 #define BCE_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ	 (7L<<0)
1950 #define BCE_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW	 (0xfL<<0)
1951 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_DISABLE	 (1L<<6)
1952 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT	 (1L<<7)
1953 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC	 (0x7L<<8)
1954 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_UNDEF	 (0L<<8)
1955 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_12	 (1L<<8)
1956 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_6	 (2L<<8)
1957 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_62	 (4L<<8)
1958 #define BCE_MISC_CLOCK_CONTROL_BITS_RESERVED0_XI	 (0x7L<<8)
1959 #define BCE_MISC_CLOCK_CONTROL_BITS_MIN_POWER		 (1L<<11)
1960 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED	 (0xfL<<12)
1961 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_100	 (0L<<12)
1962 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_80	 (1L<<12)
1963 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_50	 (2L<<12)
1964 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_40	 (4L<<12)
1965 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_25	 (8L<<12)
1966 #define BCE_MISC_CLOCK_CONTROL_BITS_RESERVED1_XI	 (0xfL<<12)
1967 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_STOP	 (1L<<16)
1968 #define BCE_MISC_CLOCK_CONTROL_BITS_RESERVED_17_TE	 (1L<<17)
1969 #define BCE_MISC_CLOCK_CONTROL_BITS_RESERVED_18_TE	 (1L<<18)
1970 #define BCE_MISC_CLOCK_CONTROL_BITS_RESERVED_19_TE	 (1L<<19)
1971 #define BCE_MISC_CLOCK_CONTROL_BITS_RESERVED_TE	 (0xfffL<<20)
1972 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_MGMT_XI	 (1L<<17)
1973 #define BCE_MISC_CLOCK_CONTROL_BITS_RESERVED2_XI	 (0x3fL<<18)
1974 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_VCO_XI	 (0x7L<<24)
1975 #define BCE_MISC_CLOCK_CONTROL_BITS_RESERVED3_XI	 (1L<<27)
1976 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_XI	 (0xfL<<28)
1977 
1978 #define BCE_MISC_SPIO					0x0000081c
1979 #define BCE_MISC_SPIO_VALUE				 (0xffL<<0)
1980 #define BCE_MISC_SPIO_SET				 (0xffL<<8)
1981 #define BCE_MISC_SPIO_CLR				 (0xffL<<16)
1982 #define BCE_MISC_SPIO_FLOAT				 (0xffL<<24)
1983 
1984 #define BCE_MISC_SPIO_INT				0x00000820
1985 #define BCE_MISC_SPIO_INT_INT_STATE_TE			 (0xfL<<0)
1986 #define BCE_MISC_SPIO_INT_OLD_VALUE_TE			 (0xfL<<8)
1987 #define BCE_MISC_SPIO_INT_OLD_SET_TE			 (0xfL<<16)
1988 #define BCE_MISC_SPIO_INT_OLD_CLR_TE			 (0xfL<<24)
1989 #define BCE_MISC_SPIO_INT_INT_STATE_XI			 (0xffL<<0)
1990 #define BCE_MISC_SPIO_INT_OLD_VALUE_XI			 (0xffL<<8)
1991 #define BCE_MISC_SPIO_INT_OLD_SET_XI			 (0xffL<<16)
1992 #define BCE_MISC_SPIO_INT_OLD_CLR_XI			 (0xffL<<24)
1993 
1994 #define BCE_MISC_CONFIG_LFSR				0x00000824
1995 #define BCE_MISC_CONFIG_LFSR_DIV			 (0xffffL<<0)
1996 
1997 #define BCE_MISC_LFSR_MASK_BITS			0x00000828
1998 #define BCE_MISC_LFSR_MASK_BITS_TX_SCHEDULER_ENABLE	 (1L<<0)
1999 #define BCE_MISC_LFSR_MASK_BITS_TX_BD_READ_ENABLE	 (1L<<1)
2000 #define BCE_MISC_LFSR_MASK_BITS_TX_BD_CACHE_ENABLE	 (1L<<2)
2001 #define BCE_MISC_LFSR_MASK_BITS_TX_PROCESSOR_ENABLE	 (1L<<3)
2002 #define BCE_MISC_LFSR_MASK_BITS_TX_DMA_ENABLE		 (1L<<4)
2003 #define BCE_MISC_LFSR_MASK_BITS_TX_PATCHUP_ENABLE	 (1L<<5)
2004 #define BCE_MISC_LFSR_MASK_BITS_TX_PAYLOAD_Q_ENABLE	 (1L<<6)
2005 #define BCE_MISC_LFSR_MASK_BITS_TX_HEADER_Q_ENABLE	 (1L<<7)
2006 #define BCE_MISC_LFSR_MASK_BITS_TX_ASSEMBLER_ENABLE	 (1L<<8)
2007 #define BCE_MISC_LFSR_MASK_BITS_EMAC_ENABLE		 (1L<<9)
2008 #define BCE_MISC_LFSR_MASK_BITS_RX_PARSER_MAC_ENABLE	 (1L<<10)
2009 #define BCE_MISC_LFSR_MASK_BITS_RX_PARSER_CATCHUP_ENABLE	 (1L<<11)
2010 #define BCE_MISC_LFSR_MASK_BITS_RX_MBUF_ENABLE		 (1L<<12)
2011 #define BCE_MISC_LFSR_MASK_BITS_RX_LOOKUP_ENABLE	 (1L<<13)
2012 #define BCE_MISC_LFSR_MASK_BITS_RX_PROCESSOR_ENABLE	 (1L<<14)
2013 #define BCE_MISC_LFSR_MASK_BITS_RX_V2P_ENABLE		 (1L<<15)
2014 #define BCE_MISC_LFSR_MASK_BITS_RX_BD_CACHE_ENABLE	 (1L<<16)
2015 #define BCE_MISC_LFSR_MASK_BITS_RX_DMA_ENABLE		 (1L<<17)
2016 #define BCE_MISC_LFSR_MASK_BITS_COMPLETION_ENABLE	 (1L<<18)
2017 #define BCE_MISC_LFSR_MASK_BITS_HOST_COALESCE_ENABLE	 (1L<<19)
2018 #define BCE_MISC_LFSR_MASK_BITS_MAILBOX_QUEUE_ENABLE	 (1L<<20)
2019 #define BCE_MISC_LFSR_MASK_BITS_CONTEXT_ENABLE		 (1L<<21)
2020 #define BCE_MISC_LFSR_MASK_BITS_CMD_SCHEDULER_ENABLE	 (1L<<22)
2021 #define BCE_MISC_LFSR_MASK_BITS_CMD_PROCESSOR_ENABLE	 (1L<<23)
2022 #define BCE_MISC_LFSR_MASK_BITS_MGMT_PROCESSOR_ENABLE	 (1L<<24)
2023 #define BCE_MISC_LFSR_MASK_BITS_TIMER_ENABLE		 (1L<<25)
2024 #define BCE_MISC_LFSR_MASK_BITS_DMA_ENGINE_ENABLE	 (1L<<26)
2025 #define BCE_MISC_LFSR_MASK_BITS_UMP_ENABLE		 (1L<<27)
2026 #define BCE_MISC_LFSR_MASK_BITS_RV2P_CMD_SCHEDULER_ENABLE	 (1L<<28)
2027 #define BCE_MISC_LFSR_MASK_BITS_RSVD_FUTURE_ENABLE	 (0x7L<<29)
2028 
2029 #define BCE_MISC_ARB_REQ0				0x0000082c
2030 #define BCE_MISC_ARB_REQ1				0x00000830
2031 #define BCE_MISC_ARB_REQ2				0x00000834
2032 #define BCE_MISC_ARB_REQ3				0x00000838
2033 #define BCE_MISC_ARB_REQ4				0x0000083c
2034 #define BCE_MISC_ARB_FREE0				0x00000840
2035 #define BCE_MISC_ARB_FREE1				0x00000844
2036 #define BCE_MISC_ARB_FREE2				0x00000848
2037 #define BCE_MISC_ARB_FREE3				0x0000084c
2038 #define BCE_MISC_ARB_FREE4				0x00000850
2039 #define BCE_MISC_ARB_REQ_STATUS0			0x00000854
2040 #define BCE_MISC_ARB_REQ_STATUS1			0x00000858
2041 #define BCE_MISC_ARB_REQ_STATUS2			0x0000085c
2042 #define BCE_MISC_ARB_REQ_STATUS3			0x00000860
2043 #define BCE_MISC_ARB_REQ_STATUS4			0x00000864
2044 #define BCE_MISC_ARB_GNT0				0x00000868
2045 #define BCE_MISC_ARB_GNT0_0				 (0x7L<<0)
2046 #define BCE_MISC_ARB_GNT0_1				 (0x7L<<4)
2047 #define BCE_MISC_ARB_GNT0_2				 (0x7L<<8)
2048 #define BCE_MISC_ARB_GNT0_3				 (0x7L<<12)
2049 #define BCE_MISC_ARB_GNT0_4				 (0x7L<<16)
2050 #define BCE_MISC_ARB_GNT0_5				 (0x7L<<20)
2051 #define BCE_MISC_ARB_GNT0_6				 (0x7L<<24)
2052 #define BCE_MISC_ARB_GNT0_7				 (0x7L<<28)
2053 
2054 #define BCE_MISC_ARB_GNT1				0x0000086c
2055 #define BCE_MISC_ARB_GNT1_8				 (0x7L<<0)
2056 #define BCE_MISC_ARB_GNT1_9				 (0x7L<<4)
2057 #define BCE_MISC_ARB_GNT1_10				 (0x7L<<8)
2058 #define BCE_MISC_ARB_GNT1_11				 (0x7L<<12)
2059 #define BCE_MISC_ARB_GNT1_12				 (0x7L<<16)
2060 #define BCE_MISC_ARB_GNT1_13				 (0x7L<<20)
2061 #define BCE_MISC_ARB_GNT1_14				 (0x7L<<24)
2062 #define BCE_MISC_ARB_GNT1_15				 (0x7L<<28)
2063 
2064 #define BCE_MISC_ARB_GNT2				0x00000870
2065 #define BCE_MISC_ARB_GNT2_16				 (0x7L<<0)
2066 #define BCE_MISC_ARB_GNT2_17				 (0x7L<<4)
2067 #define BCE_MISC_ARB_GNT2_18				 (0x7L<<8)
2068 #define BCE_MISC_ARB_GNT2_19				 (0x7L<<12)
2069 #define BCE_MISC_ARB_GNT2_20				 (0x7L<<16)
2070 #define BCE_MISC_ARB_GNT2_21				 (0x7L<<20)
2071 #define BCE_MISC_ARB_GNT2_22				 (0x7L<<24)
2072 #define BCE_MISC_ARB_GNT2_23				 (0x7L<<28)
2073 
2074 #define BCE_MISC_ARB_GNT3				0x00000874
2075 #define BCE_MISC_ARB_GNT3_24				 (0x7L<<0)
2076 #define BCE_MISC_ARB_GNT3_25				 (0x7L<<4)
2077 #define BCE_MISC_ARB_GNT3_26				 (0x7L<<8)
2078 #define BCE_MISC_ARB_GNT3_27				 (0x7L<<12)
2079 #define BCE_MISC_ARB_GNT3_28				 (0x7L<<16)
2080 #define BCE_MISC_ARB_GNT3_29				 (0x7L<<20)
2081 #define BCE_MISC_ARB_GNT3_30				 (0x7L<<24)
2082 #define BCE_MISC_ARB_GNT3_31				 (0x7L<<28)
2083 
2084 #define BCE_MISC_RESERVED1				0x00000878
2085 #define BCE_MISC_RESERVED1_MISC_RESERVED1_VALUE	 (0x3fL<<0)
2086 
2087 #define BCE_MISC_RESERVED2				0x0000087c
2088 #define BCE_MISC_RESERVED2_PCIE_DIS			 (1L<<0)
2089 #define BCE_MISC_RESERVED2_LINK_IN_L23			 (1L<<1)
2090 
2091 #define BCE_MISC_SM_ASF_CONTROL			0x00000880
2092 #define BCE_MISC_SM_ASF_CONTROL_ASF_RST		 (1L<<0)
2093 #define BCE_MISC_SM_ASF_CONTROL_TSC_EN			 (1L<<1)
2094 #define BCE_MISC_SM_ASF_CONTROL_WG_TO			 (1L<<2)
2095 #define BCE_MISC_SM_ASF_CONTROL_HB_TO			 (1L<<3)
2096 #define BCE_MISC_SM_ASF_CONTROL_PA_TO			 (1L<<4)
2097 #define BCE_MISC_SM_ASF_CONTROL_PL_TO			 (1L<<5)
2098 #define BCE_MISC_SM_ASF_CONTROL_RT_TO			 (1L<<6)
2099 #define BCE_MISC_SM_ASF_CONTROL_SMB_EVENT		 (1L<<7)
2100 #define BCE_MISC_SM_ASF_CONTROL_STRETCH_EN		 (1L<<8)
2101 #define BCE_MISC_SM_ASF_CONTROL_STRETCH_PULSE		 (1L<<9)
2102 #define BCE_MISC_SM_ASF_CONTROL_RES			 (0x3L<<10)
2103 #define BCE_MISC_SM_ASF_CONTROL_SMB_EN			 (1L<<12)
2104 #define BCE_MISC_SM_ASF_CONTROL_SMB_BB_EN		 (1L<<13)
2105 #define BCE_MISC_SM_ASF_CONTROL_SMB_NO_ADDR_FILT	 (1L<<14)
2106 #define BCE_MISC_SM_ASF_CONTROL_SMB_AUTOREAD		 (1L<<15)
2107 #define BCE_MISC_SM_ASF_CONTROL_NIC_SMB_ADDR1		 (0x7fL<<16)
2108 #define BCE_MISC_SM_ASF_CONTROL_NIC_SMB_ADDR2		 (0x7fL<<23)
2109 #define BCE_MISC_SM_ASF_CONTROL_EN_NIC_SMB_ADDR_0	 (1L<<30)
2110 #define BCE_MISC_SM_ASF_CONTROL_SMB_EARLY_ATTN		 (1L<<31)
2111 
2112 #define BCE_MISC_SMB_IN				0x00000884
2113 #define BCE_MISC_SMB_IN_DAT_IN				 (0xffL<<0)
2114 #define BCE_MISC_SMB_IN_RDY				 (1L<<8)
2115 #define BCE_MISC_SMB_IN_DONE				 (1L<<9)
2116 #define BCE_MISC_SMB_IN_FIRSTBYTE			 (1L<<10)
2117 #define BCE_MISC_SMB_IN_STATUS				 (0x7L<<11)
2118 #define BCE_MISC_SMB_IN_STATUS_OK			 (0x0L<<11)
2119 #define BCE_MISC_SMB_IN_STATUS_PEC			 (0x1L<<11)
2120 #define BCE_MISC_SMB_IN_STATUS_OFLOW			 (0x2L<<11)
2121 #define BCE_MISC_SMB_IN_STATUS_STOP			 (0x3L<<11)
2122 #define BCE_MISC_SMB_IN_STATUS_TIMEOUT			 (0x4L<<11)
2123 
2124 #define BCE_MISC_SMB_OUT				0x00000888
2125 #define BCE_MISC_SMB_OUT_DAT_OUT			 (0xffL<<0)
2126 #define BCE_MISC_SMB_OUT_RDY				 (1L<<8)
2127 #define BCE_MISC_SMB_OUT_START				 (1L<<9)
2128 #define BCE_MISC_SMB_OUT_LAST				 (1L<<10)
2129 #define BCE_MISC_SMB_OUT_ACC_TYPE			 (1L<<11)
2130 #define BCE_MISC_SMB_OUT_ENB_PEC			 (1L<<12)
2131 #define BCE_MISC_SMB_OUT_GET_RX_LEN			 (1L<<13)
2132 #define BCE_MISC_SMB_OUT_SMB_READ_LEN			 (0x3fL<<14)
2133 #define BCE_MISC_SMB_OUT_SMB_OUT_STATUS		 (0xfL<<20)
2134 #define BCE_MISC_SMB_OUT_SMB_OUT_STATUS_OK		 (0L<<20)
2135 #define BCE_MISC_SMB_OUT_SMB_OUT_STATUS_FIRST_NACK	 (1L<<20)
2136 #define BCE_MISC_SMB_OUT_SMB_OUT_STATUS_UFLOW		 (2L<<20)
2137 #define BCE_MISC_SMB_OUT_SMB_OUT_STATUS_STOP		 (3L<<20)
2138 #define BCE_MISC_SMB_OUT_SMB_OUT_STATUS_TIMEOUT	 (4L<<20)
2139 #define BCE_MISC_SMB_OUT_SMB_OUT_STATUS_FIRST_LOST	 (5L<<20)
2140 #define BCE_MISC_SMB_OUT_SMB_OUT_STATUS_BADACK		 (6L<<20)
2141 #define BCE_MISC_SMB_OUT_SMB_OUT_STATUS_SUB_NACK	 (9L<<20)
2142 #define BCE_MISC_SMB_OUT_SMB_OUT_STATUS_SUB_LOST	 (0xdL<<20)
2143 #define BCE_MISC_SMB_OUT_SMB_OUT_SLAVEMODE		 (1L<<24)
2144 #define BCE_MISC_SMB_OUT_SMB_OUT_DAT_EN		 (1L<<25)
2145 #define BCE_MISC_SMB_OUT_SMB_OUT_DAT_IN		 (1L<<26)
2146 #define BCE_MISC_SMB_OUT_SMB_OUT_CLK_EN		 (1L<<27)
2147 #define BCE_MISC_SMB_OUT_SMB_OUT_CLK_IN		 (1L<<28)
2148 
2149 #define BCE_MISC_SMB_WATCHDOG				0x0000088c
2150 #define BCE_MISC_SMB_WATCHDOG_WATCHDOG			 (0xffffL<<0)
2151 
2152 #define BCE_MISC_SMB_HEARTBEAT				0x00000890
2153 #define BCE_MISC_SMB_HEARTBEAT_HEARTBEAT		 (0xffffL<<0)
2154 
2155 #define BCE_MISC_SMB_POLL_ASF				0x00000894
2156 #define BCE_MISC_SMB_POLL_ASF_POLL_ASF			 (0xffffL<<0)
2157 
2158 #define BCE_MISC_SMB_POLL_LEGACY			0x00000898
2159 #define BCE_MISC_SMB_POLL_LEGACY_POLL_LEGACY		 (0xffffL<<0)
2160 
2161 #define BCE_MISC_SMB_RETRAN				0x0000089c
2162 #define BCE_MISC_SMB_RETRAN_RETRAN			 (0xffL<<0)
2163 
2164 #define BCE_MISC_SMB_TIMESTAMP				0x000008a0
2165 #define BCE_MISC_SMB_TIMESTAMP_TIMESTAMP		 (0xffffffffL<<0)
2166 
2167 #define BCE_MISC_PERR_ENA0				0x000008a4
2168 #define BCE_MISC_PERR_ENA0_COM_MISC_CTXC		 (1L<<0)
2169 #define BCE_MISC_PERR_ENA0_COM_MISC_REGF		 (1L<<1)
2170 #define BCE_MISC_PERR_ENA0_COM_MISC_SCPAD		 (1L<<2)
2171 #define BCE_MISC_PERR_ENA0_CP_MISC_CTXC		 (1L<<3)
2172 #define BCE_MISC_PERR_ENA0_CP_MISC_REGF		 (1L<<4)
2173 #define BCE_MISC_PERR_ENA0_CP_MISC_SCPAD		 (1L<<5)
2174 #define BCE_MISC_PERR_ENA0_CS_MISC_TMEM		 (1L<<6)
2175 #define BCE_MISC_PERR_ENA0_CTX_MISC_ACCM0		 (1L<<7)
2176 #define BCE_MISC_PERR_ENA0_CTX_MISC_ACCM1		 (1L<<8)
2177 #define BCE_MISC_PERR_ENA0_CTX_MISC_ACCM2		 (1L<<9)
2178 #define BCE_MISC_PERR_ENA0_CTX_MISC_ACCM3		 (1L<<10)
2179 #define BCE_MISC_PERR_ENA0_CTX_MISC_ACCM4		 (1L<<11)
2180 #define BCE_MISC_PERR_ENA0_CTX_MISC_ACCM5		 (1L<<12)
2181 #define BCE_MISC_PERR_ENA0_CTX_MISC_PGTBL		 (1L<<13)
2182 #define BCE_MISC_PERR_ENA0_DMAE_MISC_DR0		 (1L<<14)
2183 #define BCE_MISC_PERR_ENA0_DMAE_MISC_DR1		 (1L<<15)
2184 #define BCE_MISC_PERR_ENA0_DMAE_MISC_DR2		 (1L<<16)
2185 #define BCE_MISC_PERR_ENA0_DMAE_MISC_DR3		 (1L<<17)
2186 #define BCE_MISC_PERR_ENA0_DMAE_MISC_DR4		 (1L<<18)
2187 #define BCE_MISC_PERR_ENA0_DMAE_MISC_DW0		 (1L<<19)
2188 #define BCE_MISC_PERR_ENA0_DMAE_MISC_DW1		 (1L<<20)
2189 #define BCE_MISC_PERR_ENA0_DMAE_MISC_DW2		 (1L<<21)
2190 #define BCE_MISC_PERR_ENA0_HC_MISC_DMA			 (1L<<22)
2191 #define BCE_MISC_PERR_ENA0_MCP_MISC_REGF		 (1L<<23)
2192 #define BCE_MISC_PERR_ENA0_MCP_MISC_SCPAD		 (1L<<24)
2193 #define BCE_MISC_PERR_ENA0_MQ_MISC_CTX			 (1L<<25)
2194 #define BCE_MISC_PERR_ENA0_RBDC_MISC			 (1L<<26)
2195 #define BCE_MISC_PERR_ENA0_RBUF_MISC_MB		 (1L<<27)
2196 #define BCE_MISC_PERR_ENA0_RBUF_MISC_PTR		 (1L<<28)
2197 #define BCE_MISC_PERR_ENA0_RDE_MISC_RPC		 (1L<<29)
2198 #define BCE_MISC_PERR_ENA0_RDE_MISC_RPM		 (1L<<30)
2199 #define BCE_MISC_PERR_ENA0_RV2P_MISC_CB0REGS		 (1L<<31)
2200 #define BCE_MISC_PERR_ENA0_COM_DMAE_PERR_EN_XI		 (1L<<0)
2201 #define BCE_MISC_PERR_ENA0_CP_DMAE_PERR_EN_XI		 (1L<<1)
2202 #define BCE_MISC_PERR_ENA0_RPM_ACPIBEMEM_PERR_EN_XI	 (1L<<2)
2203 #define BCE_MISC_PERR_ENA0_CTX_USAGE_CNT_PERR_EN_XI	 (1L<<3)
2204 #define BCE_MISC_PERR_ENA0_CTX_PGTBL_PERR_EN_XI	 (1L<<4)
2205 #define BCE_MISC_PERR_ENA0_CTX_CACHE_PERR_EN_XI	 (1L<<5)
2206 #define BCE_MISC_PERR_ENA0_CTX_MIRROR_PERR_EN_XI	 (1L<<6)
2207 #define BCE_MISC_PERR_ENA0_COM_CTXC_PERR_EN_XI		 (1L<<7)
2208 #define BCE_MISC_PERR_ENA0_COM_SCPAD_PERR_EN_XI	 (1L<<8)
2209 #define BCE_MISC_PERR_ENA0_CP_CTXC_PERR_EN_XI		 (1L<<9)
2210 #define BCE_MISC_PERR_ENA0_CP_SCPAD_PERR_EN_XI		 (1L<<10)
2211 #define BCE_MISC_PERR_ENA0_RXP_RBUFC_PERR_EN_XI	 (1L<<11)
2212 #define BCE_MISC_PERR_ENA0_RXP_CTXC_PERR_EN_XI		 (1L<<12)
2213 #define BCE_MISC_PERR_ENA0_RXP_SCPAD_PERR_EN_XI	 (1L<<13)
2214 #define BCE_MISC_PERR_ENA0_TPAT_SCPAD_PERR_EN_XI	 (1L<<14)
2215 #define BCE_MISC_PERR_ENA0_TXP_CTXC_PERR_EN_XI		 (1L<<15)
2216 #define BCE_MISC_PERR_ENA0_TXP_SCPAD_PERR_EN_XI	 (1L<<16)
2217 #define BCE_MISC_PERR_ENA0_CS_TMEM_PERR_EN_XI		 (1L<<17)
2218 #define BCE_MISC_PERR_ENA0_MQ_CTX_PERR_EN_XI		 (1L<<18)
2219 #define BCE_MISC_PERR_ENA0_RPM_DFIFOMEM_PERR_EN_XI	 (1L<<19)
2220 #define BCE_MISC_PERR_ENA0_RPC_DFIFOMEM_PERR_EN_XI	 (1L<<20)
2221 #define BCE_MISC_PERR_ENA0_RBUF_PTRMEM_PERR_EN_XI	 (1L<<21)
2222 #define BCE_MISC_PERR_ENA0_RBUF_DATAMEM_PERR_EN_XI	 (1L<<22)
2223 #define BCE_MISC_PERR_ENA0_RV2P_P2IRAM_PERR_EN_XI	 (1L<<23)
2224 #define BCE_MISC_PERR_ENA0_RV2P_P1IRAM_PERR_EN_XI	 (1L<<24)
2225 #define BCE_MISC_PERR_ENA0_RV2P_CB1REGS_PERR_EN_XI	 (1L<<25)
2226 #define BCE_MISC_PERR_ENA0_RV2P_CB0REGS_PERR_EN_XI	 (1L<<26)
2227 #define BCE_MISC_PERR_ENA0_TPBUF_PERR_EN_XI		 (1L<<27)
2228 #define BCE_MISC_PERR_ENA0_THBUF_PERR_EN_XI		 (1L<<28)
2229 #define BCE_MISC_PERR_ENA0_TDMA_PERR_EN_XI		 (1L<<29)
2230 #define BCE_MISC_PERR_ENA0_TBDC_PERR_EN_XI		 (1L<<30)
2231 #define BCE_MISC_PERR_ENA0_TSCH_LR_PERR_EN_XI		 (1L<<31)
2232 
2233 #define BCE_MISC_PERR_ENA1				0x000008a8
2234 #define BCE_MISC_PERR_ENA1_RV2P_MISC_CB1REGS		 (1L<<0)
2235 #define BCE_MISC_PERR_ENA1_RV2P_MISC_P1IRAM		 (1L<<1)
2236 #define BCE_MISC_PERR_ENA1_RV2P_MISC_P2IRAM		 (1L<<2)
2237 #define BCE_MISC_PERR_ENA1_RXP_MISC_CTXC		 (1L<<3)
2238 #define BCE_MISC_PERR_ENA1_RXP_MISC_REGF		 (1L<<4)
2239 #define BCE_MISC_PERR_ENA1_RXP_MISC_SCPAD		 (1L<<5)
2240 #define BCE_MISC_PERR_ENA1_RXP_MISC_RBUFC		 (1L<<6)
2241 #define BCE_MISC_PERR_ENA1_TBDC_MISC			 (1L<<7)
2242 #define BCE_MISC_PERR_ENA1_TDMA_MISC			 (1L<<8)
2243 #define BCE_MISC_PERR_ENA1_THBUF_MISC_MB0		 (1L<<9)
2244 #define BCE_MISC_PERR_ENA1_THBUF_MISC_MB1		 (1L<<10)
2245 #define BCE_MISC_PERR_ENA1_TPAT_MISC_REGF		 (1L<<11)
2246 #define BCE_MISC_PERR_ENA1_TPAT_MISC_SCPAD		 (1L<<12)
2247 #define BCE_MISC_PERR_ENA1_TPBUF_MISC_MB		 (1L<<13)
2248 #define BCE_MISC_PERR_ENA1_TSCH_MISC_LR		 (1L<<14)
2249 #define BCE_MISC_PERR_ENA1_TXP_MISC_CTXC		 (1L<<15)
2250 #define BCE_MISC_PERR_ENA1_TXP_MISC_REGF		 (1L<<16)
2251 #define BCE_MISC_PERR_ENA1_TXP_MISC_SCPAD		 (1L<<17)
2252 #define BCE_MISC_PERR_ENA1_UMP_MISC_FIORX		 (1L<<18)
2253 #define BCE_MISC_PERR_ENA1_UMP_MISC_FIOTX		 (1L<<19)
2254 #define BCE_MISC_PERR_ENA1_UMP_MISC_RX			 (1L<<20)
2255 #define BCE_MISC_PERR_ENA1_UMP_MISC_TX			 (1L<<21)
2256 #define BCE_MISC_PERR_ENA1_RDMAQ_MISC			 (1L<<22)
2257 #define BCE_MISC_PERR_ENA1_CSQ_MISC			 (1L<<23)
2258 #define BCE_MISC_PERR_ENA1_CPQ_MISC			 (1L<<24)
2259 #define BCE_MISC_PERR_ENA1_MCPQ_MISC			 (1L<<25)
2260 #define BCE_MISC_PERR_ENA1_RV2PMQ_MISC			 (1L<<26)
2261 #define BCE_MISC_PERR_ENA1_RV2PPQ_MISC			 (1L<<27)
2262 #define BCE_MISC_PERR_ENA1_RV2PTQ_MISC			 (1L<<28)
2263 #define BCE_MISC_PERR_ENA1_RXPQ_MISC			 (1L<<29)
2264 #define BCE_MISC_PERR_ENA1_RXPCQ_MISC			 (1L<<30)
2265 #define BCE_MISC_PERR_ENA1_RLUPQ_MISC			 (1L<<31)
2266 #define BCE_MISC_PERR_ENA1_RBDC_PERR_EN_XI		 (1L<<0)
2267 #define BCE_MISC_PERR_ENA1_RDMA_DFIFO_PERR_EN_XI	 (1L<<2)
2268 #define BCE_MISC_PERR_ENA1_HC_STATS_PERR_EN_XI		 (1L<<3)
2269 #define BCE_MISC_PERR_ENA1_HC_MSIX_PERR_EN_XI		 (1L<<4)
2270 #define BCE_MISC_PERR_ENA1_HC_PRODUCSTB_PERR_EN_XI	 (1L<<5)
2271 #define BCE_MISC_PERR_ENA1_HC_CONSUMSTB_PERR_EN_XI	 (1L<<6)
2272 #define BCE_MISC_PERR_ENA1_TPATQ_PERR_EN_XI		 (1L<<7)
2273 #define BCE_MISC_PERR_ENA1_MCPQ_PERR_EN_XI		 (1L<<8)
2274 #define BCE_MISC_PERR_ENA1_TDMAQ_PERR_EN_XI		 (1L<<9)
2275 #define BCE_MISC_PERR_ENA1_TXPQ_PERR_EN_XI		 (1L<<10)
2276 #define BCE_MISC_PERR_ENA1_COMTQ_PERR_EN_XI		 (1L<<11)
2277 #define BCE_MISC_PERR_ENA1_COMQ_PERR_EN_XI		 (1L<<12)
2278 #define BCE_MISC_PERR_ENA1_RLUPQ_PERR_EN_XI		 (1L<<13)
2279 #define BCE_MISC_PERR_ENA1_RXPQ_PERR_EN_XI		 (1L<<14)
2280 #define BCE_MISC_PERR_ENA1_RV2PPQ_PERR_EN_XI		 (1L<<15)
2281 #define BCE_MISC_PERR_ENA1_RDMAQ_PERR_EN_XI		 (1L<<16)
2282 #define BCE_MISC_PERR_ENA1_TASQ_PERR_EN_XI		 (1L<<17)
2283 #define BCE_MISC_PERR_ENA1_TBDRQ_PERR_EN_XI		 (1L<<18)
2284 #define BCE_MISC_PERR_ENA1_TSCHQ_PERR_EN_XI		 (1L<<19)
2285 #define BCE_MISC_PERR_ENA1_COMXQ_PERR_EN_XI		 (1L<<20)
2286 #define BCE_MISC_PERR_ENA1_RXPCQ_PERR_EN_XI		 (1L<<21)
2287 #define BCE_MISC_PERR_ENA1_RV2PTQ_PERR_EN_XI		 (1L<<22)
2288 #define BCE_MISC_PERR_ENA1_RV2PMQ_PERR_EN_XI		 (1L<<23)
2289 #define BCE_MISC_PERR_ENA1_CPQ_PERR_EN_XI		 (1L<<24)
2290 #define BCE_MISC_PERR_ENA1_CSQ_PERR_EN_XI		 (1L<<25)
2291 #define BCE_MISC_PERR_ENA1_RLUP_CID_PERR_EN_XI		 (1L<<26)
2292 #define BCE_MISC_PERR_ENA1_RV2PCS_TMEM_PERR_EN_XI	 (1L<<27)
2293 #define BCE_MISC_PERR_ENA1_RV2PCSQ_PERR_EN_XI		 (1L<<28)
2294 #define BCE_MISC_PERR_ENA1_MQ_IDX_PERR_EN_XI		 (1L<<29)
2295 
2296 #define BCE_MISC_PERR_ENA2				0x000008ac
2297 #define BCE_MISC_PERR_ENA2_COMQ_MISC			 (1L<<0)
2298 #define BCE_MISC_PERR_ENA2_COMXQ_MISC			 (1L<<1)
2299 #define BCE_MISC_PERR_ENA2_COMTQ_MISC			 (1L<<2)
2300 #define BCE_MISC_PERR_ENA2_TSCHQ_MISC			 (1L<<3)
2301 #define BCE_MISC_PERR_ENA2_TBDRQ_MISC			 (1L<<4)
2302 #define BCE_MISC_PERR_ENA2_TXPQ_MISC			 (1L<<5)
2303 #define BCE_MISC_PERR_ENA2_TDMAQ_MISC			 (1L<<6)
2304 #define BCE_MISC_PERR_ENA2_TPATQ_MISC			 (1L<<7)
2305 #define BCE_MISC_PERR_ENA2_TASQ_MISC			 (1L<<8)
2306 #define BCE_MISC_PERR_ENA2_TGT_FIFO_PERR_EN_XI		 (1L<<0)
2307 #define BCE_MISC_PERR_ENA2_UMP_TX_PERR_EN_XI		 (1L<<1)
2308 #define BCE_MISC_PERR_ENA2_UMP_RX_PERR_EN_XI		 (1L<<2)
2309 #define BCE_MISC_PERR_ENA2_MCP_ROM_PERR_EN_XI		 (1L<<3)
2310 #define BCE_MISC_PERR_ENA2_MCP_SCPAD_PERR_EN_XI	 (1L<<4)
2311 #define BCE_MISC_PERR_ENA2_HB_MEM_PERR_EN_XI		 (1L<<5)
2312 #define BCE_MISC_PERR_ENA2_PCIE_REPLAY_PERR_EN_XI	 (1L<<6)
2313 
2314 #define BCE_MISC_DEBUG_VECTOR_SEL			0x000008b0
2315 #define BCE_MISC_DEBUG_VECTOR_SEL_0			 (0xfffL<<0)
2316 #define BCE_MISC_DEBUG_VECTOR_SEL_1			 (0xfffL<<12)
2317 #define BCE_MISC_DEBUG_VECTOR_SEL_1_XI			 (0xfffL<<15)
2318 
2319 #define BCE_MISC_VREG_CONTROL				0x000008b4
2320 #define BCE_MISC_VREG_CONTROL_1_2			 (0xfL<<0)
2321 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_XI		 (0xfL<<0)
2322 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_PLUS14_XI	 (0L<<0)
2323 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_PLUS12_XI	 (1L<<0)
2324 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_PLUS10_XI	 (2L<<0)
2325 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_PLUS8_XI	 (3L<<0)
2326 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_PLUS6_XI	 (4L<<0)
2327 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_PLUS4_XI	 (5L<<0)
2328 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_PLUS2_XI	 (6L<<0)
2329 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_NOM_XI		 (7L<<0)
2330 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_MINUS2_XI	 (8L<<0)
2331 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_MINUS4_XI	 (9L<<0)
2332 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_MINUS6_XI	 (10L<<0)
2333 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_MINUS8_XI	 (11L<<0)
2334 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_MINUS10_XI	 (12L<<0)
2335 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_MINUS12_XI	 (13L<<0)
2336 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_MINUS14_XI	 (14L<<0)
2337 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_MINUS16_XI	 (15L<<0)
2338 #define BCE_MISC_VREG_CONTROL_2_5			 (0xfL<<4)
2339 #define BCE_MISC_VREG_CONTROL_2_5_PLUS14		 (0L<<4)
2340 #define BCE_MISC_VREG_CONTROL_2_5_PLUS12		 (1L<<4)
2341 #define BCE_MISC_VREG_CONTROL_2_5_PLUS10		 (2L<<4)
2342 #define BCE_MISC_VREG_CONTROL_2_5_PLUS8		 (3L<<4)
2343 #define BCE_MISC_VREG_CONTROL_2_5_PLUS6		 (4L<<4)
2344 #define BCE_MISC_VREG_CONTROL_2_5_PLUS4		 (5L<<4)
2345 #define BCE_MISC_VREG_CONTROL_2_5_PLUS2		 (6L<<4)
2346 #define BCE_MISC_VREG_CONTROL_2_5_NOM			 (7L<<4)
2347 #define BCE_MISC_VREG_CONTROL_2_5_MINUS2		 (8L<<4)
2348 #define BCE_MISC_VREG_CONTROL_2_5_MINUS4		 (9L<<4)
2349 #define BCE_MISC_VREG_CONTROL_2_5_MINUS6		 (10L<<4)
2350 #define BCE_MISC_VREG_CONTROL_2_5_MINUS8		 (11L<<4)
2351 #define BCE_MISC_VREG_CONTROL_2_5_MINUS10		 (12L<<4)
2352 #define BCE_MISC_VREG_CONTROL_2_5_MINUS12		 (13L<<4)
2353 #define BCE_MISC_VREG_CONTROL_2_5_MINUS14		 (14L<<4)
2354 #define BCE_MISC_VREG_CONTROL_2_5_MINUS16		 (15L<<4)
2355 #define BCE_MISC_VREG_CONTROL_1_0_MGMT			 (0xfL<<8)
2356 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_PLUS14		 (0L<<8)
2357 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_PLUS12		 (1L<<8)
2358 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_PLUS10		 (2L<<8)
2359 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_PLUS8		 (3L<<8)
2360 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_PLUS6		 (4L<<8)
2361 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_PLUS4		 (5L<<8)
2362 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_PLUS2		 (6L<<8)
2363 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_NOM		 (7L<<8)
2364 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_MINUS2		 (8L<<8)
2365 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_MINUS4		 (9L<<8)
2366 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_MINUS6		 (10L<<8)
2367 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_MINUS8		 (11L<<8)
2368 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_MINUS10		 (12L<<8)
2369 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_MINUS12		 (13L<<8)
2370 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_MINUS14		 (14L<<8)
2371 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_MINUS16		 (15L<<8)
2372 
2373 #define BCE_MISC_FINAL_CLK_CTL_VAL			0x000008b8
2374 #define BCE_MISC_FINAL_CLK_CTL_VAL_MISC_FINAL_CLK_CTL_VAL	 (0x3ffffffL<<6)
2375 
2376 #define BCE_MISC_GP_HW_CTL0				0x000008bc
2377 #define BCE_MISC_GP_HW_CTL0_TX_DRIVE			 (1L<<0)
2378 #define BCE_MISC_GP_HW_CTL0_RMII_MODE			 (1L<<1)
2379 #define BCE_MISC_GP_HW_CTL0_RMII_CRSDV_SEL		 (1L<<2)
2380 #define BCE_MISC_GP_HW_CTL0_RVMII_MODE			 (1L<<3)
2381 #define BCE_MISC_GP_HW_CTL0_FLASH_SAMP_SCLK_NEGEDGE_TE	 (1L<<4)
2382 #define BCE_MISC_GP_HW_CTL0_HIDDEN_REVISION_ID_TE	 (1L<<5)
2383 #define BCE_MISC_GP_HW_CTL0_HC_CNTL_TMOUT_CTR_RST_TE	 (1L<<6)
2384 #define BCE_MISC_GP_HW_CTL0_RESERVED1_XI		 (0x7L<<4)
2385 #define BCE_MISC_GP_HW_CTL0_ENA_CORE_RST_ON_MAIN_PWR_GOING_AWAY	 (1L<<7)
2386 #define BCE_MISC_GP_HW_CTL0_ENA_SEL_VAUX_B_IN_L2_TE	 (1L<<8)
2387 #define BCE_MISC_GP_HW_CTL0_GRC_BNK_FREE_FIX_TE	 (1L<<9)
2388 #define BCE_MISC_GP_HW_CTL0_LED_ACT_SEL_TE		 (1L<<10)
2389 #define BCE_MISC_GP_HW_CTL0_RESERVED2_XI		 (0x7L<<8)
2390 #define BCE_MISC_GP_HW_CTL0_UP1_DEF0			 (1L<<11)
2391 #define BCE_MISC_GP_HW_CTL0_FIBER_MODE_DIS_DEF		 (1L<<12)
2392 #define BCE_MISC_GP_HW_CTL0_FORCE2500_DEF		 (1L<<13)
2393 #define BCE_MISC_GP_HW_CTL0_AUTODETECT_DIS_DEF		 (1L<<14)
2394 #define BCE_MISC_GP_HW_CTL0_PARALLEL_DETECT_DEF	 (1L<<15)
2395 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_DAI		 (0xfL<<16)
2396 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_DAI_3MA		 (0L<<16)
2397 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_DAI_2P5MA		 (1L<<16)
2398 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_DAI_2P0MA		 (3L<<16)
2399 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_DAI_1P5MA		 (5L<<16)
2400 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_DAI_1P0MA		 (7L<<16)
2401 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_DAI_PWRDN		 (15L<<16)
2402 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_PRE2DIS		 (1L<<20)
2403 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_PRE1DIS		 (1L<<21)
2404 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_CTAT		 (0x3L<<22)
2405 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_CTAT_M6P		 (0L<<22)
2406 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_CTAT_M0P		 (1L<<22)
2407 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_CTAT_P0P		 (2L<<22)
2408 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_CTAT_P6P		 (3L<<22)
2409 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_PTAT		 (0x3L<<24)
2410 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_PTAT_M6P		 (0L<<24)
2411 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_PTAT_M0P		 (1L<<24)
2412 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_PTAT_P0P		 (2L<<24)
2413 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_PTAT_P6P		 (3L<<24)
2414 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ		 (0x3L<<26)
2415 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ_240UA	 (0L<<26)
2416 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ_160UA	 (1L<<26)
2417 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ_400UA	 (2L<<26)
2418 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ_320UA	 (3L<<26)
2419 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ		 (0x3L<<28)
2420 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ_240UA	 (0L<<28)
2421 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ_160UA	 (1L<<28)
2422 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ_400UA	 (2L<<28)
2423 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ_320UA	 (3L<<28)
2424 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ		 (0x3L<<30)
2425 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ_1P57	 (0L<<30)
2426 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ_1P45	 (1L<<30)
2427 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ_1P62	 (2L<<30)
2428 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ_1P66	 (3L<<30)
2429 
2430 #define BCE_MISC_GP_HW_CTL1				0x000008c0
2431 #define BCE_MISC_GP_HW_CTL1_1_ATTN_BTN_PRSNT_TE	 (1L<<0)
2432 #define BCE_MISC_GP_HW_CTL1_1_ATTN_IND_PRSNT_TE	 (1L<<1)
2433 #define BCE_MISC_GP_HW_CTL1_1_PWR_IND_PRSNT_TE		 (1L<<2)
2434 #define BCE_MISC_GP_HW_CTL1_0_PCIE_LOOPBACK_TE		 (1L<<3)
2435 #define BCE_MISC_GP_HW_CTL1_RESERVED_SOFT_XI		 (0xffffL<<0)
2436 #define BCE_MISC_GP_HW_CTL1_RESERVED_HARD_XI		 (0xffffL<<16)
2437 
2438 #define BCE_MISC_NEW_HW_CTL				0x000008c4
2439 #define BCE_MISC_NEW_HW_CTL_MAIN_POR_BYPASS		 (1L<<0)
2440 #define BCE_MISC_NEW_HW_CTL_RINGOSC_ENABLE		 (1L<<1)
2441 #define BCE_MISC_NEW_HW_CTL_RINGOSC_SEL0		 (1L<<2)
2442 #define BCE_MISC_NEW_HW_CTL_RINGOSC_SEL1		 (1L<<3)
2443 #define BCE_MISC_NEW_HW_CTL_RESERVED_SHARED		 (0xfffL<<4)
2444 #define BCE_MISC_NEW_HW_CTL_RESERVED_SPLIT		 (0xffffL<<16)
2445 
2446 #define BCE_MISC_NEW_CORE_CTL				0x000008c8
2447 #define BCE_MISC_NEW_CORE_CTL_LINK_HOLDOFF_SUCCESS	 (1L<<0)
2448 #define BCE_MISC_NEW_CORE_CTL_LINK_HOLDOFF_REQ		 (1L<<1)
2449 #define BCE_MISC_NEW_CORE_CTL_DMA_ENABLE		 (1L<<16)
2450 #define BCE_MISC_NEW_CORE_CTL_RESERVED_CMN		 (0x3fffL<<2)
2451 #define BCE_MISC_NEW_CORE_CTL_RESERVED_TC		 (0xffffL<<16)
2452 
2453 #define BCE_MISC_ECO_HW_CTL				0x000008cc
2454 #define BCE_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN		 (1L<<0)
2455 #define BCE_MISC_ECO_HW_CTL_RESERVED_SOFT		 (0x7fffL<<1)
2456 #define BCE_MISC_ECO_HW_CTL_RESERVED_HARD		 (0xffffL<<16)
2457 
2458 #define BCE_MISC_ECO_CORE_CTL				0x000008d0
2459 #define BCE_MISC_ECO_CORE_CTL_RESERVED_SOFT		 (0xffffL<<0)
2460 #define BCE_MISC_ECO_CORE_CTL_RESERVED_HARD		 (0xffffL<<16)
2461 
2462 #define BCE_MISC_PPIO					0x000008d4
2463 #define BCE_MISC_PPIO_VALUE				 (0xfL<<0)
2464 #define BCE_MISC_PPIO_SET				 (0xfL<<8)
2465 #define BCE_MISC_PPIO_CLR				 (0xfL<<16)
2466 #define BCE_MISC_PPIO_FLOAT				 (0xfL<<24)
2467 
2468 #define BCE_MISC_PPIO_INT				0x000008d8
2469 #define BCE_MISC_PPIO_INT_INT_STATE			 (0xfL<<0)
2470 #define BCE_MISC_PPIO_INT_OLD_VALUE			 (0xfL<<8)
2471 #define BCE_MISC_PPIO_INT_OLD_SET			 (0xfL<<16)
2472 #define BCE_MISC_PPIO_INT_OLD_CLR			 (0xfL<<24)
2473 
2474 #define BCE_MISC_RESET_NUMS				0x000008dc
2475 #define BCE_MISC_RESET_NUMS_NUM_HARD_RESETS		 (0x7L<<0)
2476 #define BCE_MISC_RESET_NUMS_NUM_PCIE_RESETS		 (0x7L<<4)
2477 #define BCE_MISC_RESET_NUMS_NUM_PERSTB_RESETS		 (0x7L<<8)
2478 #define BCE_MISC_RESET_NUMS_NUM_CMN_RESETS		 (0x7L<<12)
2479 #define BCE_MISC_RESET_NUMS_NUM_PORT_RESETS		 (0x7L<<16)
2480 
2481 #define BCE_MISC_CS16_ERR				0x000008e0
2482 #define BCE_MISC_CS16_ERR_ENA_PCI			 (1L<<0)
2483 #define BCE_MISC_CS16_ERR_ENA_RDMA			 (1L<<1)
2484 #define BCE_MISC_CS16_ERR_ENA_TDMA			 (1L<<2)
2485 #define BCE_MISC_CS16_ERR_ENA_EMAC			 (1L<<3)
2486 #define BCE_MISC_CS16_ERR_ENA_CTX			 (1L<<4)
2487 #define BCE_MISC_CS16_ERR_ENA_TBDR			 (1L<<5)
2488 #define BCE_MISC_CS16_ERR_ENA_RBDC			 (1L<<6)
2489 #define BCE_MISC_CS16_ERR_ENA_COM			 (1L<<7)
2490 #define BCE_MISC_CS16_ERR_ENA_CP			 (1L<<8)
2491 #define BCE_MISC_CS16_ERR_STA_PCI			 (1L<<16)
2492 #define BCE_MISC_CS16_ERR_STA_RDMA			 (1L<<17)
2493 #define BCE_MISC_CS16_ERR_STA_TDMA			 (1L<<18)
2494 #define BCE_MISC_CS16_ERR_STA_EMAC			 (1L<<19)
2495 #define BCE_MISC_CS16_ERR_STA_CTX			 (1L<<20)
2496 #define BCE_MISC_CS16_ERR_STA_TBDR			 (1L<<21)
2497 #define BCE_MISC_CS16_ERR_STA_RBDC			 (1L<<22)
2498 #define BCE_MISC_CS16_ERR_STA_COM			 (1L<<23)
2499 #define BCE_MISC_CS16_ERR_STA_CP			 (1L<<24)
2500 
2501 #define BCE_MISC_SPIO_EVENT				0x000008e4
2502 #define BCE_MISC_SPIO_EVENT_ENABLE			 (0xffL<<0)
2503 
2504 #define BCE_MISC_PPIO_EVENT				0x000008e8
2505 #define BCE_MISC_PPIO_EVENT_ENABLE			 (0xfL<<0)
2506 
2507 #define BCE_MISC_DUAL_MEDIA_CTRL			0x000008ec
2508 #define BCE_MISC_DUAL_MEDIA_CTRL_BOND_ID		 (0xffL<<0)
2509 #define BCE_MISC_DUAL_MEDIA_CTRL_BOND_ID_X		 (0L<<0)
2510 #define BCE_MISC_DUAL_MEDIA_CTRL_BOND_ID_C		 (3L<<0)
2511 #define BCE_MISC_DUAL_MEDIA_CTRL_BOND_ID_S		 (12L<<0)
2512 #define BCE_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP	 (0x7L<<8)
2513 #define BCE_MISC_DUAL_MEDIA_CTRL_PORT_SWAP_PIN		 (1L<<11)
2514 #define BCE_MISC_DUAL_MEDIA_CTRL_SERDES1_SIGDET	 (1L<<12)
2515 #define BCE_MISC_DUAL_MEDIA_CTRL_SERDES0_SIGDET	 (1L<<13)
2516 #define BCE_MISC_DUAL_MEDIA_CTRL_PHY1_SIGDET		 (1L<<14)
2517 #define BCE_MISC_DUAL_MEDIA_CTRL_PHY0_SIGDET		 (1L<<15)
2518 #define BCE_MISC_DUAL_MEDIA_CTRL_LCPLL_RST		 (1L<<16)
2519 #define BCE_MISC_DUAL_MEDIA_CTRL_SERDES1_RST		 (1L<<17)
2520 #define BCE_MISC_DUAL_MEDIA_CTRL_SERDES0_RST		 (1L<<18)
2521 #define BCE_MISC_DUAL_MEDIA_CTRL_PHY1_RST		 (1L<<19)
2522 #define BCE_MISC_DUAL_MEDIA_CTRL_PHY0_RST		 (1L<<20)
2523 #define BCE_MISC_DUAL_MEDIA_CTRL_PHY_CTRL		 (0x7L<<21)
2524 #define BCE_MISC_DUAL_MEDIA_CTRL_PORT_SWAP		 (1L<<24)
2525 #define BCE_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE	 (1L<<25)
2526 #define BCE_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ	 (0xfL<<26)
2527 #define BCE_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_SER1_IDDQ	 (1L<<26)
2528 #define BCE_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_SER0_IDDQ	 (2L<<26)
2529 #define BCE_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_PHY1_IDDQ	 (4L<<26)
2530 #define BCE_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_PHY0_IDDQ	 (8L<<26)
2531 
2532 #define BCE_MISC_OTP_CMD1				0x000008f0
2533 #define BCE_MISC_OTP_CMD1_FMODE			 (0x7L<<0)
2534 #define BCE_MISC_OTP_CMD1_FMODE_IDLE			 (0L<<0)
2535 #define BCE_MISC_OTP_CMD1_FMODE_WRITE			 (1L<<0)
2536 #define BCE_MISC_OTP_CMD1_FMODE_INIT			 (2L<<0)
2537 #define BCE_MISC_OTP_CMD1_FMODE_SET			 (3L<<0)
2538 #define BCE_MISC_OTP_CMD1_FMODE_RST			 (4L<<0)
2539 #define BCE_MISC_OTP_CMD1_FMODE_VERIFY			 (5L<<0)
2540 #define BCE_MISC_OTP_CMD1_FMODE_RESERVED0		 (6L<<0)
2541 #define BCE_MISC_OTP_CMD1_FMODE_RESERVED1		 (7L<<0)
2542 #define BCE_MISC_OTP_CMD1_USEPINS			 (1L<<8)
2543 #define BCE_MISC_OTP_CMD1_PROGSEL			 (1L<<9)
2544 #define BCE_MISC_OTP_CMD1_PROGSTART			 (1L<<10)
2545 #define BCE_MISC_OTP_CMD1_PCOUNT			 (0x7L<<16)
2546 #define BCE_MISC_OTP_CMD1_PBYP				 (1L<<19)
2547 #define BCE_MISC_OTP_CMD1_VSEL				 (0xfL<<20)
2548 #define BCE_MISC_OTP_CMD1_TM				 (0x7L<<27)
2549 #define BCE_MISC_OTP_CMD1_SADBYP			 (1L<<30)
2550 #define BCE_MISC_OTP_CMD1_DEBUG			 (1L<<31)
2551 
2552 #define BCE_MISC_OTP_CMD2				0x000008f4
2553 #define BCE_MISC_OTP_CMD2_OTP_ROM_ADDR			 (0x3ffL<<0)
2554 #define BCE_MISC_OTP_CMD2_DOSEL			 (0x7fL<<16)
2555 #define BCE_MISC_OTP_CMD2_DOSEL_0			 (0L<<16)
2556 #define BCE_MISC_OTP_CMD2_DOSEL_1			 (1L<<16)
2557 #define BCE_MISC_OTP_CMD2_DOSEL_127			 (127L<<16)
2558 
2559 #define BCE_MISC_OTP_STATUS				0x000008f8
2560 #define BCE_MISC_OTP_STATUS_DATA			 (0xffL<<0)
2561 #define BCE_MISC_OTP_STATUS_VALID			 (1L<<8)
2562 #define BCE_MISC_OTP_STATUS_BUSY			 (1L<<9)
2563 #define BCE_MISC_OTP_STATUS_BUSYSM			 (1L<<10)
2564 #define BCE_MISC_OTP_STATUS_DONE			 (1L<<11)
2565 
2566 #define BCE_MISC_OTP_SHIFT1_CMD			0x000008fc
2567 #define BCE_MISC_OTP_SHIFT1_CMD_RESET_MODE_N		 (1L<<0)
2568 #define BCE_MISC_OTP_SHIFT1_CMD_SHIFT_DONE		 (1L<<1)
2569 #define BCE_MISC_OTP_SHIFT1_CMD_SHIFT_START		 (1L<<2)
2570 #define BCE_MISC_OTP_SHIFT1_CMD_LOAD_DATA		 (1L<<3)
2571 #define BCE_MISC_OTP_SHIFT1_CMD_SHIFT_SELECT		 (0x1fL<<8)
2572 
2573 #define BCE_MISC_OTP_SHIFT1_DATA			0x00000900
2574 #define BCE_MISC_OTP_SHIFT2_CMD			0x00000904
2575 #define BCE_MISC_OTP_SHIFT2_CMD_RESET_MODE_N		 (1L<<0)
2576 #define BCE_MISC_OTP_SHIFT2_CMD_SHIFT_DONE		 (1L<<1)
2577 #define BCE_MISC_OTP_SHIFT2_CMD_SHIFT_START		 (1L<<2)
2578 #define BCE_MISC_OTP_SHIFT2_CMD_LOAD_DATA		 (1L<<3)
2579 #define BCE_MISC_OTP_SHIFT2_CMD_SHIFT_SELECT		 (0x1fL<<8)
2580 
2581 #define BCE_MISC_OTP_SHIFT2_DATA			0x00000908
2582 #define BCE_MISC_BIST_CS0				0x0000090c
2583 #define BCE_MISC_BIST_CS0_MBIST_EN			 (1L<<0)
2584 #define BCE_MISC_BIST_CS0_BIST_SETUP			 (0x3L<<1)
2585 #define BCE_MISC_BIST_CS0_MBIST_ASYNC_RESET		 (1L<<3)
2586 #define BCE_MISC_BIST_CS0_MBIST_DONE			 (1L<<8)
2587 #define BCE_MISC_BIST_CS0_MBIST_GO			 (1L<<9)
2588 #define BCE_MISC_BIST_CS0_BIST_OVERRIDE		 (1L<<31)
2589 
2590 #define BCE_MISC_BIST_MEMSTATUS0			0x00000910
2591 #define BCE_MISC_BIST_CS1				0x00000914
2592 #define BCE_MISC_BIST_CS1_MBIST_EN			 (1L<<0)
2593 #define BCE_MISC_BIST_CS1_BIST_SETUP			 (0x3L<<1)
2594 #define BCE_MISC_BIST_CS1_MBIST_ASYNC_RESET		 (1L<<3)
2595 #define BCE_MISC_BIST_CS1_MBIST_DONE			 (1L<<8)
2596 #define BCE_MISC_BIST_CS1_MBIST_GO			 (1L<<9)
2597 
2598 #define BCE_MISC_BIST_MEMSTATUS1			0x00000918
2599 #define BCE_MISC_BIST_CS2				0x0000091c
2600 #define BCE_MISC_BIST_CS2_MBIST_EN			 (1L<<0)
2601 #define BCE_MISC_BIST_CS2_BIST_SETUP			 (0x3L<<1)
2602 #define BCE_MISC_BIST_CS2_MBIST_ASYNC_RESET		 (1L<<3)
2603 #define BCE_MISC_BIST_CS2_MBIST_DONE			 (1L<<8)
2604 #define BCE_MISC_BIST_CS2_MBIST_GO			 (1L<<9)
2605 
2606 #define BCE_MISC_BIST_MEMSTATUS2			0x00000920
2607 #define BCE_MISC_BIST_CS3				0x00000924
2608 #define BCE_MISC_BIST_CS3_MBIST_EN			 (1L<<0)
2609 #define BCE_MISC_BIST_CS3_BIST_SETUP			 (0x3L<<1)
2610 #define BCE_MISC_BIST_CS3_MBIST_ASYNC_RESET		 (1L<<3)
2611 #define BCE_MISC_BIST_CS3_MBIST_DONE			 (1L<<8)
2612 #define BCE_MISC_BIST_CS3_MBIST_GO			 (1L<<9)
2613 
2614 #define BCE_MISC_BIST_MEMSTATUS3			0x00000928
2615 #define BCE_MISC_BIST_CS4				0x0000092c
2616 #define BCE_MISC_BIST_CS4_MBIST_EN			 (1L<<0)
2617 #define BCE_MISC_BIST_CS4_BIST_SETUP			 (0x3L<<1)
2618 #define BCE_MISC_BIST_CS4_MBIST_ASYNC_RESET		 (1L<<3)
2619 #define BCE_MISC_BIST_CS4_MBIST_DONE			 (1L<<8)
2620 #define BCE_MISC_BIST_CS4_MBIST_GO			 (1L<<9)
2621 
2622 #define BCE_MISC_BIST_MEMSTATUS4			0x00000930
2623 #define BCE_MISC_BIST_CS5				0x00000934
2624 #define BCE_MISC_BIST_CS5_MBIST_EN			 (1L<<0)
2625 #define BCE_MISC_BIST_CS5_BIST_SETUP			 (0x3L<<1)
2626 #define BCE_MISC_BIST_CS5_MBIST_ASYNC_RESET		 (1L<<3)
2627 #define BCE_MISC_BIST_CS5_MBIST_DONE			 (1L<<8)
2628 #define BCE_MISC_BIST_CS5_MBIST_GO			 (1L<<9)
2629 
2630 #define BCE_MISC_BIST_MEMSTATUS5			0x00000938
2631 #define BCE_MISC_MEM_TM0				0x0000093c
2632 #define BCE_MISC_MEM_TM0_PCIE_REPLAY_TM		 (0xfL<<0)
2633 #define BCE_MISC_MEM_TM0_MCP_SCPAD			 (0xfL<<8)
2634 #define BCE_MISC_MEM_TM0_UMP_TM			 (0xffL<<16)
2635 #define BCE_MISC_MEM_TM0_HB_MEM_TM			 (0xfL<<24)
2636 
2637 #define BCE_MISC_USPLL_CTRL				0x00000940
2638 #define BCE_MISC_USPLL_CTRL_PH_DET_DIS			 (1L<<0)
2639 #define BCE_MISC_USPLL_CTRL_FREQ_DET_DIS		 (1L<<1)
2640 #define BCE_MISC_USPLL_CTRL_LCPX			 (0x3fL<<2)
2641 #define BCE_MISC_USPLL_CTRL_RX				 (0x3L<<8)
2642 #define BCE_MISC_USPLL_CTRL_VC_EN			 (1L<<10)
2643 #define BCE_MISC_USPLL_CTRL_VCO_MG			 (0x3L<<11)
2644 #define BCE_MISC_USPLL_CTRL_KVCO_XF			 (0x7L<<13)
2645 #define BCE_MISC_USPLL_CTRL_KVCO_XS			 (0x7L<<16)
2646 #define BCE_MISC_USPLL_CTRL_TESTD_EN			 (1L<<19)
2647 #define BCE_MISC_USPLL_CTRL_TESTD_SEL			 (0x7L<<20)
2648 #define BCE_MISC_USPLL_CTRL_TESTA_EN			 (1L<<23)
2649 #define BCE_MISC_USPLL_CTRL_TESTA_SEL			 (0x3L<<24)
2650 #define BCE_MISC_USPLL_CTRL_ATTEN_FREF			 (1L<<26)
2651 #define BCE_MISC_USPLL_CTRL_DIGITAL_RST		 (1L<<27)
2652 #define BCE_MISC_USPLL_CTRL_ANALOG_RST			 (1L<<28)
2653 #define BCE_MISC_USPLL_CTRL_LOCK			 (1L<<29)
2654 
2655 #define BCE_MISC_PERR_STATUS0				0x00000944
2656 #define BCE_MISC_PERR_STATUS0_COM_DMAE_PERR		 (1L<<0)
2657 #define BCE_MISC_PERR_STATUS0_CP_DMAE_PERR		 (1L<<1)
2658 #define BCE_MISC_PERR_STATUS0_RPM_ACPIBEMEM_PERR	 (1L<<2)
2659 #define BCE_MISC_PERR_STATUS0_CTX_USAGE_CNT_PERR	 (1L<<3)
2660 #define BCE_MISC_PERR_STATUS0_CTX_PGTBL_PERR		 (1L<<4)
2661 #define BCE_MISC_PERR_STATUS0_CTX_CACHE_PERR		 (1L<<5)
2662 #define BCE_MISC_PERR_STATUS0_CTX_MIRROR_PERR		 (1L<<6)
2663 #define BCE_MISC_PERR_STATUS0_COM_CTXC_PERR		 (1L<<7)
2664 #define BCE_MISC_PERR_STATUS0_COM_SCPAD_PERR		 (1L<<8)
2665 #define BCE_MISC_PERR_STATUS0_CP_CTXC_PERR		 (1L<<9)
2666 #define BCE_MISC_PERR_STATUS0_CP_SCPAD_PERR		 (1L<<10)
2667 #define BCE_MISC_PERR_STATUS0_RXP_RBUFC_PERR		 (1L<<11)
2668 #define BCE_MISC_PERR_STATUS0_RXP_CTXC_PERR		 (1L<<12)
2669 #define BCE_MISC_PERR_STATUS0_RXP_SCPAD_PERR		 (1L<<13)
2670 #define BCE_MISC_PERR_STATUS0_TPAT_SCPAD_PERR		 (1L<<14)
2671 #define BCE_MISC_PERR_STATUS0_TXP_CTXC_PERR		 (1L<<15)
2672 #define BCE_MISC_PERR_STATUS0_TXP_SCPAD_PERR		 (1L<<16)
2673 #define BCE_MISC_PERR_STATUS0_CS_TMEM_PERR		 (1L<<17)
2674 #define BCE_MISC_PERR_STATUS0_MQ_CTX_PERR		 (1L<<18)
2675 #define BCE_MISC_PERR_STATUS0_RPM_DFIFOMEM_PERR	 (1L<<19)
2676 #define BCE_MISC_PERR_STATUS0_RPC_DFIFOMEM_PERR	 (1L<<20)
2677 #define BCE_MISC_PERR_STATUS0_RBUF_PTRMEM_PERR		 (1L<<21)
2678 #define BCE_MISC_PERR_STATUS0_RBUF_DATAMEM_PERR	 (1L<<22)
2679 #define BCE_MISC_PERR_STATUS0_RV2P_P2IRAM_PERR		 (1L<<23)
2680 #define BCE_MISC_PERR_STATUS0_RV2P_P1IRAM_PERR		 (1L<<24)
2681 #define BCE_MISC_PERR_STATUS0_RV2P_CB1REGS_PERR	 (1L<<25)
2682 #define BCE_MISC_PERR_STATUS0_RV2P_CB0REGS_PERR	 (1L<<26)
2683 #define BCE_MISC_PERR_STATUS0_TPBUF_PERR		 (1L<<27)
2684 #define BCE_MISC_PERR_STATUS0_THBUF_PERR		 (1L<<28)
2685 #define BCE_MISC_PERR_STATUS0_TDMA_PERR		 (1L<<29)
2686 #define BCE_MISC_PERR_STATUS0_TBDC_PERR		 (1L<<30)
2687 #define BCE_MISC_PERR_STATUS0_TSCH_LR_PERR		 (1L<<31)
2688 
2689 #define BCE_MISC_PERR_STATUS1				0x00000948
2690 #define BCE_MISC_PERR_STATUS1_RBDC_PERR		 (1L<<0)
2691 #define BCE_MISC_PERR_STATUS1_RDMA_DFIFO_PERR		 (1L<<2)
2692 #define BCE_MISC_PERR_STATUS1_HC_STATS_PERR		 (1L<<3)
2693 #define BCE_MISC_PERR_STATUS1_HC_MSIX_PERR		 (1L<<4)
2694 #define BCE_MISC_PERR_STATUS1_HC_PRODUCSTB_PERR	 (1L<<5)
2695 #define BCE_MISC_PERR_STATUS1_HC_CONSUMSTB_PERR	 (1L<<6)
2696 #define BCE_MISC_PERR_STATUS1_TPATQ_PERR		 (1L<<7)
2697 #define BCE_MISC_PERR_STATUS1_MCPQ_PERR		 (1L<<8)
2698 #define BCE_MISC_PERR_STATUS1_TDMAQ_PERR		 (1L<<9)
2699 #define BCE_MISC_PERR_STATUS1_TXPQ_PERR		 (1L<<10)
2700 #define BCE_MISC_PERR_STATUS1_COMTQ_PERR		 (1L<<11)
2701 #define BCE_MISC_PERR_STATUS1_COMQ_PERR		 (1L<<12)
2702 #define BCE_MISC_PERR_STATUS1_RLUPQ_PERR		 (1L<<13)
2703 #define BCE_MISC_PERR_STATUS1_RXPQ_PERR		 (1L<<14)
2704 #define BCE_MISC_PERR_STATUS1_RV2PPQ_PERR		 (1L<<15)
2705 #define BCE_MISC_PERR_STATUS1_RDMAQ_PERR		 (1L<<16)
2706 #define BCE_MISC_PERR_STATUS1_TASQ_PERR		 (1L<<17)
2707 #define BCE_MISC_PERR_STATUS1_TBDRQ_PERR		 (1L<<18)
2708 #define BCE_MISC_PERR_STATUS1_TSCHQ_PERR		 (1L<<19)
2709 #define BCE_MISC_PERR_STATUS1_COMXQ_PERR		 (1L<<20)
2710 #define BCE_MISC_PERR_STATUS1_RXPCQ_PERR		 (1L<<21)
2711 #define BCE_MISC_PERR_STATUS1_RV2PTQ_PERR		 (1L<<22)
2712 #define BCE_MISC_PERR_STATUS1_RV2PMQ_PERR		 (1L<<23)
2713 #define BCE_MISC_PERR_STATUS1_CPQ_PERR			 (1L<<24)
2714 #define BCE_MISC_PERR_STATUS1_CSQ_PERR			 (1L<<25)
2715 #define BCE_MISC_PERR_STATUS1_RLUP_CID_PERR		 (1L<<26)
2716 #define BCE_MISC_PERR_STATUS1_RV2PCS_TMEM_PERR		 (1L<<27)
2717 #define BCE_MISC_PERR_STATUS1_RV2PCSQ_PERR		 (1L<<28)
2718 #define BCE_MISC_PERR_STATUS1_MQ_IDX_PERR		 (1L<<29)
2719 
2720 #define BCE_MISC_PERR_STATUS2				0x0000094c
2721 #define BCE_MISC_PERR_STATUS2_TGT_FIFO_PERR		 (1L<<0)
2722 #define BCE_MISC_PERR_STATUS2_UMP_TX_PERR		 (1L<<1)
2723 #define BCE_MISC_PERR_STATUS2_UMP_RX_PERR		 (1L<<2)
2724 #define BCE_MISC_PERR_STATUS2_MCP_ROM_PERR		 (1L<<3)
2725 #define BCE_MISC_PERR_STATUS2_MCP_SCPAD_PERR		 (1L<<4)
2726 #define BCE_MISC_PERR_STATUS2_HB_MEM_PERR		 (1L<<5)
2727 #define BCE_MISC_PERR_STATUS2_PCIE_REPLAY_PERR		 (1L<<6)
2728 
2729 #define BCE_MISC_LCPLL_CTRL0				0x00000950
2730 #define BCE_MISC_LCPLL_CTRL0_OAC			 (0x7L<<0)
2731 #define BCE_MISC_LCPLL_CTRL0_OAC_NEGTWENTY		 (0L<<0)
2732 #define BCE_MISC_LCPLL_CTRL0_OAC_ZERO			 (1L<<0)
2733 #define BCE_MISC_LCPLL_CTRL0_OAC_TWENTY		 (3L<<0)
2734 #define BCE_MISC_LCPLL_CTRL0_OAC_FORTY			 (7L<<0)
2735 #define BCE_MISC_LCPLL_CTRL0_ICP_CTRL			 (0x7L<<3)
2736 #define BCE_MISC_LCPLL_CTRL0_ICP_CTRL_360		 (0L<<3)
2737 #define BCE_MISC_LCPLL_CTRL0_ICP_CTRL_480		 (1L<<3)
2738 #define BCE_MISC_LCPLL_CTRL0_ICP_CTRL_600		 (3L<<3)
2739 #define BCE_MISC_LCPLL_CTRL0_ICP_CTRL_720		 (7L<<3)
2740 #define BCE_MISC_LCPLL_CTRL0_BIAS_CTRL			 (0x3L<<6)
2741 #define BCE_MISC_LCPLL_CTRL0_PLL_OBSERVE		 (0x7L<<8)
2742 #define BCE_MISC_LCPLL_CTRL0_VTH_CTRL			 (0x3L<<11)
2743 #define BCE_MISC_LCPLL_CTRL0_VTH_CTRL_0		 (0L<<11)
2744 #define BCE_MISC_LCPLL_CTRL0_VTH_CTRL_1		 (1L<<11)
2745 #define BCE_MISC_LCPLL_CTRL0_VTH_CTRL_2		 (2L<<11)
2746 #define BCE_MISC_LCPLL_CTRL0_PLLSEQSTART		 (1L<<13)
2747 #define BCE_MISC_LCPLL_CTRL0_RESERVED			 (1L<<14)
2748 #define BCE_MISC_LCPLL_CTRL0_CAPRETRY_EN		 (1L<<15)
2749 #define BCE_MISC_LCPLL_CTRL0_FREQMONITOR_EN		 (1L<<16)
2750 #define BCE_MISC_LCPLL_CTRL0_FREQDETRESTART_EN		 (1L<<17)
2751 #define BCE_MISC_LCPLL_CTRL0_FREQDETRETRY_EN		 (1L<<18)
2752 #define BCE_MISC_LCPLL_CTRL0_PLLFORCEFDONE_EN		 (1L<<19)
2753 #define BCE_MISC_LCPLL_CTRL0_PLLFORCEFDONE		 (1L<<20)
2754 #define BCE_MISC_LCPLL_CTRL0_PLLFORCEFPASS		 (1L<<21)
2755 #define BCE_MISC_LCPLL_CTRL0_PLLFORCECAPDONE_EN	 (1L<<22)
2756 #define BCE_MISC_LCPLL_CTRL0_PLLFORCECAPDONE		 (1L<<23)
2757 #define BCE_MISC_LCPLL_CTRL0_PLLFORCECAPPASS_EN	 (1L<<24)
2758 #define BCE_MISC_LCPLL_CTRL0_PLLFORCECAPPASS		 (1L<<25)
2759 #define BCE_MISC_LCPLL_CTRL0_CAPRESTART		 (1L<<26)
2760 #define BCE_MISC_LCPLL_CTRL0_CAPSELECTM_EN		 (1L<<27)
2761 
2762 #define BCE_MISC_LCPLL_CTRL1				0x00000954
2763 #define BCE_MISC_LCPLL_CTRL1_CAPSELECTM		 (0x1fL<<0)
2764 #define BCE_MISC_LCPLL_CTRL1_CAPFORCESLOWDOWN_EN	 (1L<<5)
2765 #define BCE_MISC_LCPLL_CTRL1_CAPFORCESLOWDOWN		 (1L<<6)
2766 #define BCE_MISC_LCPLL_CTRL1_SLOWDN_XOR		 (1L<<7)
2767 
2768 #define BCE_MISC_LCPLL_STATUS				0x00000958
2769 #define BCE_MISC_LCPLL_STATUS_FREQDONE_SM		 (1L<<0)
2770 #define BCE_MISC_LCPLL_STATUS_FREQPASS_SM		 (1L<<1)
2771 #define BCE_MISC_LCPLL_STATUS_PLLSEQDONE		 (1L<<2)
2772 #define BCE_MISC_LCPLL_STATUS_PLLSEQPASS		 (1L<<3)
2773 #define BCE_MISC_LCPLL_STATUS_PLLSTATE			 (0x7L<<4)
2774 #define BCE_MISC_LCPLL_STATUS_CAPSTATE			 (0x7L<<7)
2775 #define BCE_MISC_LCPLL_STATUS_CAPSELECT		 (0x1fL<<10)
2776 #define BCE_MISC_LCPLL_STATUS_SLOWDN_INDICATOR		 (1L<<15)
2777 #define BCE_MISC_LCPLL_STATUS_SLOWDN_INDICATOR_0	 (0L<<15)
2778 #define BCE_MISC_LCPLL_STATUS_SLOWDN_INDICATOR_1	 (1L<<15)
2779 
2780 #define BCE_MISC_OSCFUNDS_CTRL				0x0000095c
2781 #define BCE_MISC_OSCFUNDS_CTRL_FREQ_MON		 (1L<<5)
2782 #define BCE_MISC_OSCFUNDS_CTRL_FREQ_MON_OFF		 (0L<<5)
2783 #define BCE_MISC_OSCFUNDS_CTRL_FREQ_MON_ON		 (1L<<5)
2784 #define BCE_MISC_OSCFUNDS_CTRL_XTAL_ADJCM		 (0x3L<<6)
2785 #define BCE_MISC_OSCFUNDS_CTRL_XTAL_ADJCM_0		 (0L<<6)
2786 #define BCE_MISC_OSCFUNDS_CTRL_XTAL_ADJCM_1		 (1L<<6)
2787 #define BCE_MISC_OSCFUNDS_CTRL_XTAL_ADJCM_2		 (2L<<6)
2788 #define BCE_MISC_OSCFUNDS_CTRL_XTAL_ADJCM_3		 (3L<<6)
2789 #define BCE_MISC_OSCFUNDS_CTRL_ICBUF_ADJ		 (0x3L<<8)
2790 #define BCE_MISC_OSCFUNDS_CTRL_ICBUF_ADJ_0		 (0L<<8)
2791 #define BCE_MISC_OSCFUNDS_CTRL_ICBUF_ADJ_1		 (1L<<8)
2792 #define BCE_MISC_OSCFUNDS_CTRL_ICBUF_ADJ_2		 (2L<<8)
2793 #define BCE_MISC_OSCFUNDS_CTRL_ICBUF_ADJ_3		 (3L<<8)
2794 #define BCE_MISC_OSCFUNDS_CTRL_IAMP_ADJ		 (0x3L<<10)
2795 #define BCE_MISC_OSCFUNDS_CTRL_IAMP_ADJ_0		 (0L<<10)
2796 #define BCE_MISC_OSCFUNDS_CTRL_IAMP_ADJ_1		 (1L<<10)
2797 #define BCE_MISC_OSCFUNDS_CTRL_IAMP_ADJ_2		 (2L<<10)
2798 #define BCE_MISC_OSCFUNDS_CTRL_IAMP_ADJ_3		 (3L<<10)
2799 
2800 
2801 /*
2802  *  dma_reg definition
2803  *  offset: 0xc00
2804  */
2805 #define BCE_DMA_COMMAND				0x00000c00
2806 #define BCE_DMA_COMMAND_ENABLE				 (1L<<0)
2807 
2808 #define BCE_DMA_STATUS					0x00000c04
2809 #define BCE_DMA_STATUS_PAR_ERROR_STATE			 (1L<<0)
2810 #define BCE_DMA_STATUS_READ_TRANSFERS_STAT		 (1L<<16)
2811 #define BCE_DMA_STATUS_READ_DELAY_PCI_CLKS_STAT	 (1L<<17)
2812 #define BCE_DMA_STATUS_BIG_READ_TRANSFERS_STAT		 (1L<<18)
2813 #define BCE_DMA_STATUS_BIG_READ_DELAY_PCI_CLKS_STAT	 (1L<<19)
2814 #define BCE_DMA_STATUS_BIG_READ_RETRY_AFTER_DATA_STAT	 (1L<<20)
2815 #define BCE_DMA_STATUS_WRITE_TRANSFERS_STAT		 (1L<<21)
2816 #define BCE_DMA_STATUS_WRITE_DELAY_PCI_CLKS_STAT	 (1L<<22)
2817 #define BCE_DMA_STATUS_BIG_WRITE_TRANSFERS_STAT	 (1L<<23)
2818 #define BCE_DMA_STATUS_BIG_WRITE_DELAY_PCI_CLKS_STAT	 (1L<<24)
2819 #define BCE_DMA_STATUS_BIG_WRITE_RETRY_AFTER_DATA_STAT	 (1L<<25)
2820 
2821 #define BCE_DMA_CONFIG					0x00000c08
2822 #define BCE_DMA_CONFIG_DATA_BYTE_SWAP			 (1L<<0)
2823 #define BCE_DMA_CONFIG_DATA_WORD_SWAP			 (1L<<1)
2824 #define BCE_DMA_CONFIG_CNTL_BYTE_SWAP			 (1L<<4)
2825 #define BCE_DMA_CONFIG_CNTL_WORD_SWAP			 (1L<<5)
2826 #define BCE_DMA_CONFIG_ONE_DMA				 (1L<<6)
2827 #define BCE_DMA_CONFIG_CNTL_TWO_DMA			 (1L<<7)
2828 #define BCE_DMA_CONFIG_CNTL_FPGA_MODE			 (1L<<8)
2829 #define BCE_DMA_CONFIG_CNTL_PING_PONG_DMA		 (1L<<10)
2830 #define BCE_DMA_CONFIG_CNTL_PCI_COMP_DLY		 (1L<<11)
2831 #define BCE_DMA_CONFIG_NO_RCHANS_IN_USE		 (0xfL<<12)
2832 #define BCE_DMA_CONFIG_NO_WCHANS_IN_USE		 (0xfL<<16)
2833 #define BCE_DMA_CONFIG_PCI_CLK_CMP_BITS		 (0x7L<<20)
2834 #define BCE_DMA_CONFIG_PCI_FAST_CLK_CMP		 (1L<<23)
2835 #define BCE_DMA_CONFIG_BIG_SIZE			 (0xfL<<24)
2836 #define BCE_DMA_CONFIG_BIG_SIZE_NONE			 (0x0L<<24)
2837 #define BCE_DMA_CONFIG_BIG_SIZE_64			 (0x1L<<24)
2838 #define BCE_DMA_CONFIG_BIG_SIZE_128			 (0x2L<<24)
2839 #define BCE_DMA_CONFIG_BIG_SIZE_256			 (0x4L<<24)
2840 #define BCE_DMA_CONFIG_BIG_SIZE_512			 (0x8L<<24)
2841 
2842 #define BCE_DMA_BLACKOUT				0x00000c0c
2843 #define BCE_DMA_BLACKOUT_RD_RETRY_BLACKOUT		 (0xffL<<0)
2844 #define BCE_DMA_BLACKOUT_2ND_RD_RETRY_BLACKOUT		 (0xffL<<8)
2845 #define BCE_DMA_BLACKOUT_WR_RETRY_BLACKOUT		 (0xffL<<16)
2846 
2847 #define BCE_DMA_RCHAN_STAT				0x00000c30
2848 #define BCE_DMA_RCHAN_STAT_COMP_CODE_0			 (0x7L<<0)
2849 #define BCE_DMA_RCHAN_STAT_PAR_ERR_0			 (1L<<3)
2850 #define BCE_DMA_RCHAN_STAT_COMP_CODE_1			 (0x7L<<4)
2851 #define BCE_DMA_RCHAN_STAT_PAR_ERR_1			 (1L<<7)
2852 #define BCE_DMA_RCHAN_STAT_COMP_CODE_2			 (0x7L<<8)
2853 #define BCE_DMA_RCHAN_STAT_PAR_ERR_2			 (1L<<11)
2854 #define BCE_DMA_RCHAN_STAT_COMP_CODE_3			 (0x7L<<12)
2855 #define BCE_DMA_RCHAN_STAT_PAR_ERR_3			 (1L<<15)
2856 #define BCE_DMA_RCHAN_STAT_COMP_CODE_4			 (0x7L<<16)
2857 #define BCE_DMA_RCHAN_STAT_PAR_ERR_4			 (1L<<19)
2858 #define BCE_DMA_RCHAN_STAT_COMP_CODE_5			 (0x7L<<20)
2859 #define BCE_DMA_RCHAN_STAT_PAR_ERR_5			 (1L<<23)
2860 #define BCE_DMA_RCHAN_STAT_COMP_CODE_6			 (0x7L<<24)
2861 #define BCE_DMA_RCHAN_STAT_PAR_ERR_6			 (1L<<27)
2862 #define BCE_DMA_RCHAN_STAT_COMP_CODE_7			 (0x7L<<28)
2863 #define BCE_DMA_RCHAN_STAT_PAR_ERR_7			 (1L<<31)
2864 
2865 #define BCE_DMA_WCHAN_STAT				0x00000c34
2866 #define BCE_DMA_WCHAN_STAT_COMP_CODE_0			 (0x7L<<0)
2867 #define BCE_DMA_WCHAN_STAT_PAR_ERR_0			 (1L<<3)
2868 #define BCE_DMA_WCHAN_STAT_COMP_CODE_1			 (0x7L<<4)
2869 #define BCE_DMA_WCHAN_STAT_PAR_ERR_1			 (1L<<7)
2870 #define BCE_DMA_WCHAN_STAT_COMP_CODE_2			 (0x7L<<8)
2871 #define BCE_DMA_WCHAN_STAT_PAR_ERR_2			 (1L<<11)
2872 #define BCE_DMA_WCHAN_STAT_COMP_CODE_3			 (0x7L<<12)
2873 #define BCE_DMA_WCHAN_STAT_PAR_ERR_3			 (1L<<15)
2874 #define BCE_DMA_WCHAN_STAT_COMP_CODE_4			 (0x7L<<16)
2875 #define BCE_DMA_WCHAN_STAT_PAR_ERR_4			 (1L<<19)
2876 #define BCE_DMA_WCHAN_STAT_COMP_CODE_5			 (0x7L<<20)
2877 #define BCE_DMA_WCHAN_STAT_PAR_ERR_5			 (1L<<23)
2878 #define BCE_DMA_WCHAN_STAT_COMP_CODE_6			 (0x7L<<24)
2879 #define BCE_DMA_WCHAN_STAT_PAR_ERR_6			 (1L<<27)
2880 #define BCE_DMA_WCHAN_STAT_COMP_CODE_7			 (0x7L<<28)
2881 #define BCE_DMA_WCHAN_STAT_PAR_ERR_7			 (1L<<31)
2882 
2883 #define BCE_DMA_RCHAN_ASSIGNMENT			0x00000c38
2884 #define BCE_DMA_RCHAN_ASSIGNMENT_0			 (0xfL<<0)
2885 #define BCE_DMA_RCHAN_ASSIGNMENT_1			 (0xfL<<4)
2886 #define BCE_DMA_RCHAN_ASSIGNMENT_2			 (0xfL<<8)
2887 #define BCE_DMA_RCHAN_ASSIGNMENT_3			 (0xfL<<12)
2888 #define BCE_DMA_RCHAN_ASSIGNMENT_4			 (0xfL<<16)
2889 #define BCE_DMA_RCHAN_ASSIGNMENT_5			 (0xfL<<20)
2890 #define BCE_DMA_RCHAN_ASSIGNMENT_6			 (0xfL<<24)
2891 #define BCE_DMA_RCHAN_ASSIGNMENT_7			 (0xfL<<28)
2892 
2893 #define BCE_DMA_WCHAN_ASSIGNMENT			0x00000c3c
2894 #define BCE_DMA_WCHAN_ASSIGNMENT_0			 (0xfL<<0)
2895 #define BCE_DMA_WCHAN_ASSIGNMENT_1			 (0xfL<<4)
2896 #define BCE_DMA_WCHAN_ASSIGNMENT_2			 (0xfL<<8)
2897 #define BCE_DMA_WCHAN_ASSIGNMENT_3			 (0xfL<<12)
2898 #define BCE_DMA_WCHAN_ASSIGNMENT_4			 (0xfL<<16)
2899 #define BCE_DMA_WCHAN_ASSIGNMENT_5			 (0xfL<<20)
2900 #define BCE_DMA_WCHAN_ASSIGNMENT_6			 (0xfL<<24)
2901 #define BCE_DMA_WCHAN_ASSIGNMENT_7			 (0xfL<<28)
2902 
2903 #define BCE_DMA_RCHAN_STAT_00				0x00000c40
2904 #define BCE_DMA_RCHAN_STAT_00_RCHAN_STA_HOST_ADDR_LOW	 (0xffffffffL<<0)
2905 
2906 #define BCE_DMA_RCHAN_STAT_01				0x00000c44
2907 #define BCE_DMA_RCHAN_STAT_01_RCHAN_STA_HOST_ADDR_HIGH	 (0xffffffffL<<0)
2908 
2909 #define BCE_DMA_RCHAN_STAT_02				0x00000c48
2910 #define BCE_DMA_RCHAN_STAT_02_LENGTH			 (0xffffL<<0)
2911 #define BCE_DMA_RCHAN_STAT_02_WORD_SWAP		 (1L<<16)
2912 #define BCE_DMA_RCHAN_STAT_02_BYTE_SWAP		 (1L<<17)
2913 #define BCE_DMA_RCHAN_STAT_02_PRIORITY_LVL		 (1L<<18)
2914 
2915 #define BCE_DMA_RCHAN_STAT_10				0x00000c4c
2916 #define BCE_DMA_RCHAN_STAT_11				0x00000c50
2917 #define BCE_DMA_RCHAN_STAT_12				0x00000c54
2918 #define BCE_DMA_RCHAN_STAT_20				0x00000c58
2919 #define BCE_DMA_RCHAN_STAT_21				0x00000c5c
2920 #define BCE_DMA_RCHAN_STAT_22				0x00000c60
2921 #define BCE_DMA_RCHAN_STAT_30				0x00000c64
2922 #define BCE_DMA_RCHAN_STAT_31				0x00000c68
2923 #define BCE_DMA_RCHAN_STAT_32				0x00000c6c
2924 #define BCE_DMA_RCHAN_STAT_40				0x00000c70
2925 #define BCE_DMA_RCHAN_STAT_41				0x00000c74
2926 #define BCE_DMA_RCHAN_STAT_42				0x00000c78
2927 #define BCE_DMA_RCHAN_STAT_50				0x00000c7c
2928 #define BCE_DMA_RCHAN_STAT_51				0x00000c80
2929 #define BCE_DMA_RCHAN_STAT_52				0x00000c84
2930 #define BCE_DMA_RCHAN_STAT_60				0x00000c88
2931 #define BCE_DMA_RCHAN_STAT_61				0x00000c8c
2932 #define BCE_DMA_RCHAN_STAT_62				0x00000c90
2933 #define BCE_DMA_RCHAN_STAT_70				0x00000c94
2934 #define BCE_DMA_RCHAN_STAT_71				0x00000c98
2935 #define BCE_DMA_RCHAN_STAT_72				0x00000c9c
2936 #define BCE_DMA_WCHAN_STAT_00				0x00000ca0
2937 #define BCE_DMA_WCHAN_STAT_00_WCHAN_STA_HOST_ADDR_LOW	 (0xffffffffL<<0)
2938 
2939 #define BCE_DMA_WCHAN_STAT_01				0x00000ca4
2940 #define BCE_DMA_WCHAN_STAT_01_WCHAN_STA_HOST_ADDR_HIGH	 (0xffffffffL<<0)
2941 
2942 #define BCE_DMA_WCHAN_STAT_02				0x00000ca8
2943 #define BCE_DMA_WCHAN_STAT_02_LENGTH			 (0xffffL<<0)
2944 #define BCE_DMA_WCHAN_STAT_02_WORD_SWAP		 (1L<<16)
2945 #define BCE_DMA_WCHAN_STAT_02_BYTE_SWAP		 (1L<<17)
2946 #define BCE_DMA_WCHAN_STAT_02_PRIORITY_LVL		 (1L<<18)
2947 
2948 #define BCE_DMA_WCHAN_STAT_10				0x00000cac
2949 #define BCE_DMA_WCHAN_STAT_11				0x00000cb0
2950 #define BCE_DMA_WCHAN_STAT_12				0x00000cb4
2951 #define BCE_DMA_WCHAN_STAT_20				0x00000cb8
2952 #define BCE_DMA_WCHAN_STAT_21				0x00000cbc
2953 #define BCE_DMA_WCHAN_STAT_22				0x00000cc0
2954 #define BCE_DMA_WCHAN_STAT_30				0x00000cc4
2955 #define BCE_DMA_WCHAN_STAT_31				0x00000cc8
2956 #define BCE_DMA_WCHAN_STAT_32				0x00000ccc
2957 #define BCE_DMA_WCHAN_STAT_40				0x00000cd0
2958 #define BCE_DMA_WCHAN_STAT_41				0x00000cd4
2959 #define BCE_DMA_WCHAN_STAT_42				0x00000cd8
2960 #define BCE_DMA_WCHAN_STAT_50				0x00000cdc
2961 #define BCE_DMA_WCHAN_STAT_51				0x00000ce0
2962 #define BCE_DMA_WCHAN_STAT_52				0x00000ce4
2963 #define BCE_DMA_WCHAN_STAT_60				0x00000ce8
2964 #define BCE_DMA_WCHAN_STAT_61				0x00000cec
2965 #define BCE_DMA_WCHAN_STAT_62				0x00000cf0
2966 #define BCE_DMA_WCHAN_STAT_70				0x00000cf4
2967 #define BCE_DMA_WCHAN_STAT_71				0x00000cf8
2968 #define BCE_DMA_WCHAN_STAT_72				0x00000cfc
2969 #define BCE_DMA_ARB_STAT_00				0x00000d00
2970 #define BCE_DMA_ARB_STAT_00_MASTER			 (0xffffL<<0)
2971 #define BCE_DMA_ARB_STAT_00_MASTER_ENC			 (0xffL<<16)
2972 #define BCE_DMA_ARB_STAT_00_CUR_BINMSTR		 (0xffL<<24)
2973 
2974 #define BCE_DMA_ARB_STAT_01				0x00000d04
2975 #define BCE_DMA_ARB_STAT_01_LPR_RPTR			 (0xfL<<0)
2976 #define BCE_DMA_ARB_STAT_01_LPR_WPTR			 (0xfL<<4)
2977 #define BCE_DMA_ARB_STAT_01_LPB_RPTR			 (0xfL<<8)
2978 #define BCE_DMA_ARB_STAT_01_LPB_WPTR			 (0xfL<<12)
2979 #define BCE_DMA_ARB_STAT_01_HPR_RPTR			 (0xfL<<16)
2980 #define BCE_DMA_ARB_STAT_01_HPR_WPTR			 (0xfL<<20)
2981 #define BCE_DMA_ARB_STAT_01_HPB_RPTR			 (0xfL<<24)
2982 #define BCE_DMA_ARB_STAT_01_HPB_WPTR			 (0xfL<<28)
2983 
2984 #define BCE_DMA_FUSE_CTRL0_CMD				0x00000f00
2985 #define BCE_DMA_FUSE_CTRL0_CMD_PWRUP_DONE		 (1L<<0)
2986 #define BCE_DMA_FUSE_CTRL0_CMD_SHIFT_DONE		 (1L<<1)
2987 #define BCE_DMA_FUSE_CTRL0_CMD_SHIFT			 (1L<<2)
2988 #define BCE_DMA_FUSE_CTRL0_CMD_LOAD			 (1L<<3)
2989 #define BCE_DMA_FUSE_CTRL0_CMD_SEL			 (0xfL<<8)
2990 
2991 #define BCE_DMA_FUSE_CTRL0_DATA			0x00000f04
2992 #define BCE_DMA_FUSE_CTRL1_CMD				0x00000f08
2993 #define BCE_DMA_FUSE_CTRL1_CMD_PWRUP_DONE		 (1L<<0)
2994 #define BCE_DMA_FUSE_CTRL1_CMD_SHIFT_DONE		 (1L<<1)
2995 #define BCE_DMA_FUSE_CTRL1_CMD_SHIFT			 (1L<<2)
2996 #define BCE_DMA_FUSE_CTRL1_CMD_LOAD			 (1L<<3)
2997 #define BCE_DMA_FUSE_CTRL1_CMD_SEL			 (0xfL<<8)
2998 
2999 #define BCE_DMA_FUSE_CTRL1_DATA			0x00000f0c
3000 #define BCE_DMA_FUSE_CTRL2_CMD				0x00000f10
3001 #define BCE_DMA_FUSE_CTRL2_CMD_PWRUP_DONE		 (1L<<0)
3002 #define BCE_DMA_FUSE_CTRL2_CMD_SHIFT_DONE		 (1L<<1)
3003 #define BCE_DMA_FUSE_CTRL2_CMD_SHIFT			 (1L<<2)
3004 #define BCE_DMA_FUSE_CTRL2_CMD_LOAD			 (1L<<3)
3005 #define BCE_DMA_FUSE_CTRL2_CMD_SEL			 (0xfL<<8)
3006 
3007 #define BCE_DMA_FUSE_CTRL2_DATA			0x00000f14
3008 
3009 
3010 /*
3011  *  context_reg definition
3012  *  offset: 0x1000
3013  */
3014 #define BCE_CTX_COMMAND									0x00001000
3015 #define BCE_CTX_COMMAND_ENABLED							(1L<<0)
3016 #define BCE_CTX_COMMAND_DISABLE_USAGE_CNT				(1L<<1)
3017 #define BCE_CTX_COMMAND_DISABLE_PLRU					(1L<<2)
3018 #define BCE_CTX_COMMAND_DISABLE_COMBINE_READ			(1L<<3)
3019 #define BCE_CTX_COMMAND_FLUSH_AHEAD						(0x1fL<<8)
3020 #define BCE_CTX_COMMAND_MEM_INIT						(1L<<13)
3021 #define BCE_CTX_COMMAND_PAGE_SIZE						(0xfL<<16)
3022 #define BCE_CTX_COMMAND_PAGE_SIZE_256					(0L<<16)
3023 #define BCE_CTX_COMMAND_PAGE_SIZE_512					(1L<<16)
3024 #define BCE_CTX_COMMAND_PAGE_SIZE_1K					(2L<<16)
3025 #define BCE_CTX_COMMAND_PAGE_SIZE_2K					(3L<<16)
3026 #define BCE_CTX_COMMAND_PAGE_SIZE_4K					(4L<<16)
3027 #define BCE_CTX_COMMAND_PAGE_SIZE_8K					(5L<<16)
3028 #define BCE_CTX_COMMAND_PAGE_SIZE_16K					(6L<<16)
3029 #define BCE_CTX_COMMAND_PAGE_SIZE_32K					(7L<<16)
3030 #define BCE_CTX_COMMAND_PAGE_SIZE_64K					(8L<<16)
3031 #define BCE_CTX_COMMAND_PAGE_SIZE_128K					(9L<<16)
3032 #define BCE_CTX_COMMAND_PAGE_SIZE_256K					(10L<<16)
3033 #define BCE_CTX_COMMAND_PAGE_SIZE_512K					(11L<<16)
3034 #define BCE_CTX_COMMAND_PAGE_SIZE_1M					(12L<<16)
3035 
3036 #define BCE_CTX_STATUS									0x00001004
3037 #define BCE_CTX_STATUS_LOCK_WAIT						(1L<<0)
3038 #define BCE_CTX_STATUS_READ_STAT						(1L<<16)
3039 #define BCE_CTX_STATUS_WRITE_STAT						(1L<<17)
3040 #define BCE_CTX_STATUS_ACC_STALL_STAT					(1L<<18)
3041 #define BCE_CTX_STATUS_LOCK_STALL_STAT					(1L<<19)
3042 #define BCE_CTX_STATUS_EXT_READ_STAT					(1L<<20)
3043 #define BCE_CTX_STATUS_EXT_WRITE_STAT					(1L<<21)
3044 #define BCE_CTX_STATUS_MISS_STAT						(1L<<22)
3045 #define BCE_CTX_STATUS_HIT_STAT							(1L<<23)
3046 #define BCE_CTX_STATUS_DEAD_LOCK						(1L<<24)
3047 #define BCE_CTX_STATUS_USAGE_CNT_ERR					(1L<<25)
3048 #define BCE_CTX_STATUS_INVALID_PAGE						(1L<<26)
3049 
3050 #define BCE_CTX_VIRT_ADDR								0x00001008
3051 #define BCE_CTX_VIRT_ADDR_VIRT_ADDR						(0x7fffL<<6)
3052 
3053 #define BCE_CTX_PAGE_TBL								0x0000100c
3054 #define BCE_CTX_PAGE_TBL_PAGE_TBL						(0x3fffL<<6)
3055 
3056 #define BCE_CTX_DATA_ADR								0x00001010
3057 #define BCE_CTX_DATA_ADR_DATA_ADR						(0x7ffffL<<2)
3058 
3059 #define BCE_CTX_DATA									0x00001014
3060 #define BCE_CTX_LOCK									0x00001018
3061 #define BCE_CTX_LOCK_TYPE								(0x7L<<0)
3062 #define BCE_CTX_LOCK_TYPE_LOCK_TYPE_VOID				(0x0L<<0)
3063 #define BCE_CTX_LOCK_TYPE_LOCK_TYPE_PROTOCOL			(0x1L<<0)
3064 #define BCE_CTX_LOCK_TYPE_LOCK_TYPE_TX					(0x2L<<0)
3065 #define BCE_CTX_LOCK_TYPE_LOCK_TYPE_TIMER				(0x4L<<0)
3066 #define BCE_CTX_LOCK_TYPE_LOCK_TYPE_COMPLETE			(0x7L<<0)
3067 #define BCE_CTX_LOCK_TYPE_VOID_XI						(0L<<0)
3068 #define BCE_CTX_LOCK_TYPE_PROTOCOL_XI					(1L<<0)
3069 #define BCE_CTX_LOCK_TYPE_TX_XI							(2L<<0)
3070 #define BCE_CTX_LOCK_TYPE_TIMER_XI						(4L<<0)
3071 #define BCE_CTX_LOCK_TYPE_COMPLETE_XI					(7L<<0)
3072 #define BCE_CTX_LOCK_CID_VALUE							(0x3fffL<<7)
3073 #define BCE_CTX_LOCK_GRANTED							(1L<<26)
3074 #define BCE_CTX_LOCK_MODE								(0x7L<<27)
3075 #define BCE_CTX_LOCK_MODE_UNLOCK						(0x0L<<27)
3076 #define BCE_CTX_LOCK_MODE_IMMEDIATE						(0x1L<<27)
3077 #define BCE_CTX_LOCK_MODE_SURE							(0x2L<<27)
3078 #define BCE_CTX_LOCK_STATUS								(1L<<30)
3079 #define BCE_CTX_LOCK_REQ								(1L<<31)
3080 
3081 #define BCE_CTX_CTX_CTRL								0x0000101c
3082 #define BCE_CTX_CTX_CTRL_CTX_ADDR						(0x7ffffL<<2)
3083 #define BCE_CTX_CTX_CTRL_MOD_USAGE_CNT					(0x3L<<21)
3084 #define BCE_CTX_CTX_CTRL_NO_RAM_ACC						(1L<<23)
3085 #define BCE_CTX_CTX_CTRL_PREFETCH_SIZE					(0x3L<<24)
3086 #define BCE_CTX_CTX_CTRL_ATTR							(1L<<26)
3087 #define BCE_CTX_CTX_CTRL_WRITE_REQ						(1L<<30)
3088 #define BCE_CTX_CTX_CTRL_READ_REQ						(1L<<31)
3089 
3090 #define BCE_CTX_CTX_DATA								0x00001020
3091 #define BCE_CTX_ACCESS_STATUS							0x00001040
3092 #define BCE_CTX_ACCESS_STATUS_MASTERENCODED				(0xfL<<0)
3093 #define BCE_CTX_ACCESS_STATUS_ACCESSMEMORYSM			(0x3L<<10)
3094 #define BCE_CTX_ACCESS_STATUS_PAGETABLEINITSM			(0x3L<<12)
3095 #define BCE_CTX_ACCESS_STATUS_ACCESSMEMORYINITSM		(0x3L<<14)
3096 #define BCE_CTX_ACCESS_STATUS_QUALIFIED_REQUEST			(0x7ffL<<17)
3097 #define BCE_CTX_ACCESS_STATUS_CAMMASTERENCODED_XI		(0x1fL<<0)
3098 #define BCE_CTX_ACCESS_STATUS_CACHEMASTERENCODED_XI		(0x1fL<<5)
3099 #define BCE_CTX_ACCESS_STATUS_REQUEST_XI				(0x3fffffL<<10)
3100 
3101 #define BCE_CTX_DBG_LOCK_STATUS							0x00001044
3102 #define BCE_CTX_DBG_LOCK_STATUS_SM						(0x3ffL<<0)
3103 #define BCE_CTX_DBG_LOCK_STATUS_MATCH					(0x3ffL<<22)
3104 
3105 #define BCE_CTX_CACHE_CTRL_STATUS						0x00001048
3106 #define BCE_CTX_CACHE_CTRL_STATUS_RFIFO_OVERFLOW		(1L<<0)
3107 #define BCE_CTX_CACHE_CTRL_STATUS_INVALID_READ_COMP		(1L<<1)
3108 #define BCE_CTX_CACHE_CTRL_STATUS_FLUSH_START			(1L<<6)
3109 #define BCE_CTX_CACHE_CTRL_STATUS_FREE_ENTRY_CNT		(0x3fL<<7)
3110 #define BCE_CTX_CACHE_CTRL_STATUS_CACHE_ENTRY_NEEDED	(0x3fL<<13)
3111 #define BCE_CTX_CACHE_CTRL_STATUS_RD_CHAN0_ACTIVE		(1L<<19)
3112 #define BCE_CTX_CACHE_CTRL_STATUS_RD_CHAN1_ACTIVE		(1L<<20)
3113 #define BCE_CTX_CACHE_CTRL_STATUS_RD_CHAN2_ACTIVE		(1L<<21)
3114 #define BCE_CTX_CACHE_CTRL_STATUS_RD_CHAN3_ACTIVE		(1L<<22)
3115 #define BCE_CTX_CACHE_CTRL_STATUS_RD_CHAN4_ACTIVE		(1L<<23)
3116 #define BCE_CTX_CACHE_CTRL_STATUS_RD_CHAN5_ACTIVE		(1L<<24)
3117 #define BCE_CTX_CACHE_CTRL_STATUS_RD_CHAN6_ACTIVE		(1L<<25)
3118 #define BCE_CTX_CACHE_CTRL_STATUS_RD_CHAN7_ACTIVE		(1L<<26)
3119 #define BCE_CTX_CACHE_CTRL_STATUS_RD_CHAN8_ACTIVE		(1L<<27)
3120 #define BCE_CTX_CACHE_CTRL_STATUS_RD_CHAN9_ACTIVE		(1L<<28)
3121 #define BCE_CTX_CACHE_CTRL_STATUS_RD_CHAN10_ACTIVE		(1L<<29)
3122 
3123 #define BCE_CTX_CACHE_CTRL_SM_STATUS					0x0000104c
3124 #define BCE_CTX_CACHE_CTRL_SM_STATUS_CS_DWC				(0x7L<<0)
3125 #define BCE_CTX_CACHE_CTRL_SM_STATUS_CS_WFIFOC			(0x7L<<3)
3126 #define BCE_CTX_CACHE_CTRL_SM_STATUS_CS_RTAGC			(0x7L<<6)
3127 #define BCE_CTX_CACHE_CTRL_SM_STATUS_CS_RFIFOC			(0x7L<<9)
3128 #define BCE_CTX_CACHE_CTRL_SM_STATUS_INVALID_BLK_ADDR	(0x7fffL<<16)
3129 
3130 #define BCE_CTX_CACHE_STATUS							0x00001050
3131 #define BCE_CTX_CACHE_STATUS_HELD_ENTRIES				(0x3ffL<<0)
3132 #define BCE_CTX_CACHE_STATUS_MAX_HELD_ENTRIES			(0x3ffL<<16)
3133 
3134 #define BCE_CTX_DMA_STATUS								0x00001054
3135 #define BCE_CTX_DMA_STATUS_RD_CHAN0_STATUS				(0x3L<<0)
3136 #define BCE_CTX_DMA_STATUS_RD_CHAN1_STATUS				(0x3L<<2)
3137 #define BCE_CTX_DMA_STATUS_RD_CHAN2_STATUS				(0x3L<<4)
3138 #define BCE_CTX_DMA_STATUS_RD_CHAN3_STATUS				(0x3L<<6)
3139 #define BCE_CTX_DMA_STATUS_RD_CHAN4_STATUS				(0x3L<<8)
3140 #define BCE_CTX_DMA_STATUS_RD_CHAN5_STATUS				(0x3L<<10)
3141 #define BCE_CTX_DMA_STATUS_RD_CHAN6_STATUS				(0x3L<<12)
3142 #define BCE_CTX_DMA_STATUS_RD_CHAN7_STATUS				(0x3L<<14)
3143 #define BCE_CTX_DMA_STATUS_RD_CHAN8_STATUS				(0x3L<<16)
3144 #define BCE_CTX_DMA_STATUS_RD_CHAN9_STATUS				(0x3L<<18)
3145 #define BCE_CTX_DMA_STATUS_RD_CHAN10_STATUS				(0x3L<<20)
3146 
3147 #define BCE_CTX_REP_STATUS								0x00001058
3148 #define BCE_CTX_REP_STATUS_ERROR_ENTRY					(0x3ffL<<0)
3149 #define BCE_CTX_REP_STATUS_ERROR_CLIENT_ID				(0x1fL<<10)
3150 #define BCE_CTX_REP_STATUS_USAGE_CNT_MAX_ERR			(1L<<16)
3151 #define BCE_CTX_REP_STATUS_USAGE_CNT_MIN_ERR			(1L<<17)
3152 #define BCE_CTX_REP_STATUS_USAGE_CNT_MISS_ERR			(1L<<18)
3153 
3154 #define BCE_CTX_CKSUM_ERROR_STATUS						0x0000105c
3155 #define BCE_CTX_CKSUM_ERROR_STATUS_CALCULATED			(0xffffL<<0)
3156 #define BCE_CTX_CKSUM_ERROR_STATUS_EXPECTED				(0xffffL<<16)
3157 
3158 #define BCE_CTX_CHNL_LOCK_STATUS_0						0x00001080
3159 #define BCE_CTX_CHNL_LOCK_STATUS_0_CID					(0x3fffL<<0)
3160 #define BCE_CTX_CHNL_LOCK_STATUS_0_TYPE					(0x3L<<14)
3161 #define BCE_CTX_CHNL_LOCK_STATUS_0_MODE					(1L<<16)
3162 #define BCE_CTX_CHNL_LOCK_STATUS_0_MODE_XI				(1L<<14)
3163 #define BCE_CTX_CHNL_LOCK_STATUS_0_TYPE_XI				(0x7L<<15)
3164 
3165 #define BCE_CTX_CHNL_LOCK_STATUS_1						0x00001084
3166 #define BCE_CTX_CHNL_LOCK_STATUS_2						0x00001088
3167 #define BCE_CTX_CHNL_LOCK_STATUS_3						0x0000108c
3168 #define BCE_CTX_CHNL_LOCK_STATUS_4						0x00001090
3169 #define BCE_CTX_CHNL_LOCK_STATUS_5						0x00001094
3170 #define BCE_CTX_CHNL_LOCK_STATUS_6						0x00001098
3171 #define BCE_CTX_CHNL_LOCK_STATUS_7						0x0000109c
3172 #define BCE_CTX_CHNL_LOCK_STATUS_8						0x000010a0
3173 #define BCE_CTX_CHNL_LOCK_STATUS_9						0x000010a4
3174 
3175 #define BCE_CTX_CACHE_DATA								0x000010c4
3176 #define BCE_CTX_HOST_PAGE_TBL_CTRL						0x000010c8
3177 #define BCE_CTX_HOST_PAGE_TBL_CTRL_PAGE_TBL_ADDR		(0x1ffL<<0)
3178 #define BCE_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ			(1L<<30)
3179 #define BCE_CTX_HOST_PAGE_TBL_CTRL_READ_REQ				(1L<<31)
3180 
3181 #define BCE_CTX_HOST_PAGE_TBL_DATA0						0x000010cc
3182 #define BCE_CTX_HOST_PAGE_TBL_DATA0_VALID				(1L<<0)
3183 #define BCE_CTX_HOST_PAGE_TBL_DATA0_VALUE				(0xffffffL<<8)
3184 
3185 #define BCE_CTX_HOST_PAGE_TBL_DATA1						0x000010d0
3186 #define BCE_CTX_CAM_CTRL								0x000010d4
3187 #define BCE_CTX_CAM_CTRL_CAM_ADDR						(0x3ffL<<0)
3188 #define BCE_CTX_CAM_CTRL_RESET							(1L<<27)
3189 #define BCE_CTX_CAM_CTRL_INVALIDATE						(1L<<28)
3190 #define BCE_CTX_CAM_CTRL_SEARCH							(1L<<29)
3191 #define BCE_CTX_CAM_CTRL_WRITE_REQ						(1L<<30)
3192 #define BCE_CTX_CAM_CTRL_READ_REQ						(1L<<31)
3193 
3194 
3195 /*
3196  *  emac_reg definition
3197  *  offset: 0x1400
3198  */
3199 #define BCE_EMAC_MODE					0x00001400
3200 #define BCE_EMAC_MODE_RESET				 (1L<<0)
3201 #define BCE_EMAC_MODE_HALF_DUPLEX			 (1L<<1)
3202 #define BCE_EMAC_MODE_PORT				 (0x3L<<2)
3203 #define BCE_EMAC_MODE_PORT_NONE			 (0L<<2)
3204 #define BCE_EMAC_MODE_PORT_MII				 (1L<<2)
3205 #define BCE_EMAC_MODE_PORT_GMII			 (2L<<2)
3206 #define BCE_EMAC_MODE_PORT_MII_10			 (3L<<2)
3207 #define BCE_EMAC_MODE_MAC_LOOP				 (1L<<4)
3208 #define BCE_EMAC_MODE_25G				 (1L<<5)
3209 #define BCE_EMAC_MODE_TAGGED_MAC_CTL			 (1L<<7)
3210 #define BCE_EMAC_MODE_TX_BURST				 (1L<<8)
3211 #define BCE_EMAC_MODE_MAX_DEFER_DROP_ENA		 (1L<<9)
3212 #define BCE_EMAC_MODE_EXT_LINK_POL			 (1L<<10)
3213 #define BCE_EMAC_MODE_FORCE_LINK			 (1L<<11)
3214 #define BCE_EMAC_MODE_MPKT				 (1L<<18)
3215 #define BCE_EMAC_MODE_MPKT_RCVD			 (1L<<19)
3216 #define BCE_EMAC_MODE_ACPI_RCVD			 (1L<<20)
3217 
3218 #define BCE_EMAC_STATUS				0x00001404
3219 #define BCE_EMAC_STATUS_LINK				 (1L<<11)
3220 #define BCE_EMAC_STATUS_LINK_CHANGE			 (1L<<12)
3221 #define BCE_EMAC_STATUS_MI_COMPLETE			 (1L<<22)
3222 #define BCE_EMAC_STATUS_MI_INT				 (1L<<23)
3223 #define BCE_EMAC_STATUS_AP_ERROR			 (1L<<24)
3224 #define BCE_EMAC_STATUS_PARITY_ERROR_STATE		 (1L<<31)
3225 
3226 #define BCE_EMAC_ATTENTION_ENA				0x00001408
3227 #define BCE_EMAC_ATTENTION_ENA_LINK			 (1L<<11)
3228 #define BCE_EMAC_ATTENTION_ENA_MI_COMPLETE		 (1L<<22)
3229 #define BCE_EMAC_ATTENTION_ENA_MI_INT			 (1L<<23)
3230 #define BCE_EMAC_ATTENTION_ENA_AP_ERROR		 (1L<<24)
3231 
3232 #define BCE_EMAC_LED					0x0000140c
3233 #define BCE_EMAC_LED_OVERRIDE				 (1L<<0)
3234 #define BCE_EMAC_LED_1000MB_OVERRIDE			 (1L<<1)
3235 #define BCE_EMAC_LED_100MB_OVERRIDE			 (1L<<2)
3236 #define BCE_EMAC_LED_10MB_OVERRIDE			 (1L<<3)
3237 #define BCE_EMAC_LED_TRAFFIC_OVERRIDE			 (1L<<4)
3238 #define BCE_EMAC_LED_BLNK_TRAFFIC			 (1L<<5)
3239 #define BCE_EMAC_LED_TRAFFIC				 (1L<<6)
3240 #define BCE_EMAC_LED_1000MB				 (1L<<7)
3241 #define BCE_EMAC_LED_100MB				 (1L<<8)
3242 #define BCE_EMAC_LED_10MB				 (1L<<9)
3243 #define BCE_EMAC_LED_TRAFFIC_STAT			 (1L<<10)
3244 #define BCE_EMAC_LED_BLNK_RATE				 (0xfffL<<19)
3245 #define BCE_EMAC_LED_BLNK_RATE_ENA			 (1L<<31)
3246 
3247 #define BCE_EMAC_MAC_MATCH0				0x00001410
3248 #define BCE_EMAC_MAC_MATCH1				0x00001414
3249 #define BCE_EMAC_MAC_MATCH2				0x00001418
3250 #define BCE_EMAC_MAC_MATCH3				0x0000141c
3251 #define BCE_EMAC_MAC_MATCH4				0x00001420
3252 #define BCE_EMAC_MAC_MATCH5				0x00001424
3253 #define BCE_EMAC_MAC_MATCH6				0x00001428
3254 #define BCE_EMAC_MAC_MATCH7				0x0000142c
3255 #define BCE_EMAC_MAC_MATCH8				0x00001430
3256 #define BCE_EMAC_MAC_MATCH9				0x00001434
3257 #define BCE_EMAC_MAC_MATCH10				0x00001438
3258 #define BCE_EMAC_MAC_MATCH11				0x0000143c
3259 #define BCE_EMAC_MAC_MATCH12				0x00001440
3260 #define BCE_EMAC_MAC_MATCH13				0x00001444
3261 #define BCE_EMAC_MAC_MATCH14				0x00001448
3262 #define BCE_EMAC_MAC_MATCH15				0x0000144c
3263 #define BCE_EMAC_MAC_MATCH16				0x00001450
3264 #define BCE_EMAC_MAC_MATCH17				0x00001454
3265 #define BCE_EMAC_MAC_MATCH18				0x00001458
3266 #define BCE_EMAC_MAC_MATCH19				0x0000145c
3267 #define BCE_EMAC_MAC_MATCH20				0x00001460
3268 #define BCE_EMAC_MAC_MATCH21				0x00001464
3269 #define BCE_EMAC_MAC_MATCH22				0x00001468
3270 #define BCE_EMAC_MAC_MATCH23				0x0000146c
3271 #define BCE_EMAC_MAC_MATCH24				0x00001470
3272 #define BCE_EMAC_MAC_MATCH25				0x00001474
3273 #define BCE_EMAC_MAC_MATCH26				0x00001478
3274 #define BCE_EMAC_MAC_MATCH27				0x0000147c
3275 #define BCE_EMAC_MAC_MATCH28				0x00001480
3276 #define BCE_EMAC_MAC_MATCH29				0x00001484
3277 #define BCE_EMAC_MAC_MATCH30				0x00001488
3278 #define BCE_EMAC_MAC_MATCH31				0x0000148c
3279 #define BCE_EMAC_BACKOFF_SEED				0x00001498
3280 #define BCE_EMAC_BACKOFF_SEED_EMAC_BACKOFF_SEED	 (0x3ffL<<0)
3281 
3282 #define BCE_EMAC_RX_MTU_SIZE				0x0000149c
3283 #define BCE_EMAC_RX_MTU_SIZE_MTU_SIZE			 (0xffffL<<0)
3284 #define BCE_EMAC_RX_MTU_SIZE_JUMBO_ENA			 (1L<<31)
3285 
3286 #define BCE_EMAC_SERDES_CNTL				0x000014a4
3287 #define BCE_EMAC_SERDES_CNTL_RXR			 (0x7L<<0)
3288 #define BCE_EMAC_SERDES_CNTL_RXG			 (0x3L<<3)
3289 #define BCE_EMAC_SERDES_CNTL_RXCKSEL			 (1L<<6)
3290 #define BCE_EMAC_SERDES_CNTL_TXBIAS			 (0x7L<<7)
3291 #define BCE_EMAC_SERDES_CNTL_BGMAX			 (1L<<10)
3292 #define BCE_EMAC_SERDES_CNTL_BGMIN			 (1L<<11)
3293 #define BCE_EMAC_SERDES_CNTL_TXMODE			 (1L<<12)
3294 #define BCE_EMAC_SERDES_CNTL_TXEDGE			 (1L<<13)
3295 #define BCE_EMAC_SERDES_CNTL_SERDES_MODE		 (1L<<14)
3296 #define BCE_EMAC_SERDES_CNTL_PLLTEST			 (1L<<15)
3297 #define BCE_EMAC_SERDES_CNTL_CDET_EN			 (1L<<16)
3298 #define BCE_EMAC_SERDES_CNTL_TBI_LBK			 (1L<<17)
3299 #define BCE_EMAC_SERDES_CNTL_REMOTE_LBK		 (1L<<18)
3300 #define BCE_EMAC_SERDES_CNTL_REV_PHASE			 (1L<<19)
3301 #define BCE_EMAC_SERDES_CNTL_REGCTL12			 (0x3L<<20)
3302 #define BCE_EMAC_SERDES_CNTL_REGCTL25			 (0x3L<<22)
3303 
3304 #define BCE_EMAC_SERDES_STATUS				0x000014a8
3305 #define BCE_EMAC_SERDES_STATUS_RX_STAT			 (0xffL<<0)
3306 #define BCE_EMAC_SERDES_STATUS_COMMA_DET		 (1L<<8)
3307 
3308 #define BCE_EMAC_MDIO_COMM				0x000014ac
3309 #define BCE_EMAC_MDIO_COMM_DATA			 (0xffffL<<0)
3310 #define BCE_EMAC_MDIO_COMM_REG_ADDR			 (0x1fL<<16)
3311 #define BCE_EMAC_MDIO_COMM_PHY_ADDR			 (0x1fL<<21)
3312 #define BCE_EMAC_MDIO_COMM_COMMAND			 (0x3L<<26)
3313 #define BCE_EMAC_MDIO_COMM_COMMAND_UNDEFINED_0		 (0L<<26)
3314 #define BCE_EMAC_MDIO_COMM_COMMAND_WRITE		 (1L<<26)
3315 #define BCE_EMAC_MDIO_COMM_COMMAND_READ		 (2L<<26)
3316 #define BCE_EMAC_MDIO_COMM_COMMAND_UNDEFINED_3		 (3L<<26)
3317 #define BCE_EMAC_MDIO_COMM_FAIL			 (1L<<28)
3318 #define BCE_EMAC_MDIO_COMM_START_BUSY			 (1L<<29)
3319 #define BCE_EMAC_MDIO_COMM_DISEXT			 (1L<<30)
3320 
3321 #define BCE_EMAC_MDIO_STATUS				0x000014b0
3322 #define BCE_EMAC_MDIO_STATUS_LINK			 (1L<<0)
3323 #define BCE_EMAC_MDIO_STATUS_10MB			 (1L<<1)
3324 
3325 #define BCE_EMAC_MDIO_MODE				0x000014b4
3326 #define BCE_EMAC_MDIO_MODE_SHORT_PREAMBLE		 (1L<<1)
3327 #define BCE_EMAC_MDIO_MODE_AUTO_POLL			 (1L<<4)
3328 #define BCE_EMAC_MDIO_MODE_BIT_BANG			 (1L<<8)
3329 #define BCE_EMAC_MDIO_MODE_MDIO			 (1L<<9)
3330 #define BCE_EMAC_MDIO_MODE_MDIO_OE			 (1L<<10)
3331 #define BCE_EMAC_MDIO_MODE_MDC				 (1L<<11)
3332 #define BCE_EMAC_MDIO_MODE_MDINT			 (1L<<12)
3333 #define BCE_EMAC_MDIO_MODE_CLOCK_CNT			 (0x1fL<<16)
3334 
3335 #define BCE_EMAC_MDIO_AUTO_STATUS			0x000014b8
3336 #define BCE_EMAC_MDIO_AUTO_STATUS_AUTO_ERR		 (1L<<0)
3337 
3338 #define BCE_EMAC_TX_MODE				0x000014bc
3339 #define BCE_EMAC_TX_MODE_RESET				 (1L<<0)
3340 #define BCE_EMAC_TX_MODE_EXT_PAUSE_EN			 (1L<<3)
3341 #define BCE_EMAC_TX_MODE_FLOW_EN			 (1L<<4)
3342 #define BCE_EMAC_TX_MODE_BIG_BACKOFF			 (1L<<5)
3343 #define BCE_EMAC_TX_MODE_LONG_PAUSE			 (1L<<6)
3344 #define BCE_EMAC_TX_MODE_LINK_AWARE			 (1L<<7)
3345 
3346 #define BCE_EMAC_TX_STATUS				0x000014c0
3347 #define BCE_EMAC_TX_STATUS_XOFFED			 (1L<<0)
3348 #define BCE_EMAC_TX_STATUS_XOFF_SENT			 (1L<<1)
3349 #define BCE_EMAC_TX_STATUS_XON_SENT			 (1L<<2)
3350 #define BCE_EMAC_TX_STATUS_LINK_UP			 (1L<<3)
3351 #define BCE_EMAC_TX_STATUS_UNDERRUN			 (1L<<4)
3352 
3353 #define BCE_EMAC_TX_LENGTHS				0x000014c4
3354 #define BCE_EMAC_TX_LENGTHS_SLOT			 (0xffL<<0)
3355 #define BCE_EMAC_TX_LENGTHS_IPG			 (0xfL<<8)
3356 #define BCE_EMAC_TX_LENGTHS_IPG_CRS			 (0x3L<<12)
3357 
3358 #define BCE_EMAC_RX_MODE				0x000014c8
3359 #define BCE_EMAC_RX_MODE_RESET				 (1L<<0)
3360 #define BCE_EMAC_RX_MODE_FLOW_EN			 (1L<<2)
3361 #define BCE_EMAC_RX_MODE_KEEP_MAC_CONTROL		 (1L<<3)
3362 #define BCE_EMAC_RX_MODE_KEEP_PAUSE			 (1L<<4)
3363 #define BCE_EMAC_RX_MODE_ACCEPT_OVERSIZE		 (1L<<5)
3364 #define BCE_EMAC_RX_MODE_ACCEPT_RUNTS			 (1L<<6)
3365 #define BCE_EMAC_RX_MODE_LLC_CHK			 (1L<<7)
3366 #define BCE_EMAC_RX_MODE_PROMISCUOUS			 (1L<<8)
3367 #define BCE_EMAC_RX_MODE_NO_CRC_CHK			 (1L<<9)
3368 #define BCE_EMAC_RX_MODE_KEEP_VLAN_TAG			 (1L<<10)
3369 #define BCE_EMAC_RX_MODE_FILT_BROADCAST		 (1L<<11)
3370 #define BCE_EMAC_RX_MODE_SORT_MODE			 (1L<<12)
3371 
3372 #define BCE_EMAC_RX_STATUS				0x000014cc
3373 #define BCE_EMAC_RX_STATUS_FFED			 (1L<<0)
3374 #define BCE_EMAC_RX_STATUS_FF_RECEIVED			 (1L<<1)
3375 #define BCE_EMAC_RX_STATUS_N_RECEIVED			 (1L<<2)
3376 
3377 #define BCE_EMAC_MULTICAST_HASH0			0x000014d0
3378 #define BCE_EMAC_MULTICAST_HASH1			0x000014d4
3379 #define BCE_EMAC_MULTICAST_HASH2			0x000014d8
3380 #define BCE_EMAC_MULTICAST_HASH3			0x000014dc
3381 #define BCE_EMAC_MULTICAST_HASH4			0x000014e0
3382 #define BCE_EMAC_MULTICAST_HASH5			0x000014e4
3383 #define BCE_EMAC_MULTICAST_HASH6			0x000014e8
3384 #define BCE_EMAC_MULTICAST_HASH7			0x000014ec
3385 #define BCE_EMAC_RX_STAT_IFHCINOCTETS			0x00001500
3386 #define BCE_EMAC_RX_STAT_IFHCINBADOCTETS		0x00001504
3387 #define BCE_EMAC_RX_STAT_ETHERSTATSFRAGMENTS		0x00001508
3388 #define BCE_EMAC_RX_STAT_IFHCINUCASTPKTS		0x0000150c
3389 #define BCE_EMAC_RX_STAT_IFHCINMULTICASTPKTS		0x00001510
3390 #define BCE_EMAC_RX_STAT_IFHCINBROADCASTPKTS		0x00001514
3391 #define BCE_EMAC_RX_STAT_DOT3STATSFCSERRORS		0x00001518
3392 #define BCE_EMAC_RX_STAT_DOT3STATSALIGNMENTERRORS	0x0000151c
3393 #define BCE_EMAC_RX_STAT_DOT3STATSCARRIERSENSEERRORS	0x00001520
3394 #define BCE_EMAC_RX_STAT_XONPAUSEFRAMESRECEIVED	0x00001524
3395 #define BCE_EMAC_RX_STAT_XOFFPAUSEFRAMESRECEIVED	0x00001528
3396 #define BCE_EMAC_RX_STAT_MACCONTROLFRAMESRECEIVED	0x0000152c
3397 #define BCE_EMAC_RX_STAT_XOFFSTATEENTERED		0x00001530
3398 #define BCE_EMAC_RX_STAT_DOT3STATSFRAMESTOOLONG	0x00001534
3399 #define BCE_EMAC_RX_STAT_ETHERSTATSJABBERS		0x00001538
3400 #define BCE_EMAC_RX_STAT_ETHERSTATSUNDERSIZEPKTS	0x0000153c
3401 #define BCE_EMAC_RX_STAT_ETHERSTATSPKTS64OCTETS	0x00001540
3402 #define BCE_EMAC_RX_STAT_ETHERSTATSPKTS65OCTETSTO127OCTETS	0x00001544
3403 #define BCE_EMAC_RX_STAT_ETHERSTATSPKTS128OCTETSTO255OCTETS	0x00001548
3404 #define BCE_EMAC_RX_STAT_ETHERSTATSPKTS256OCTETSTO511OCTETS	0x0000154c
3405 #define BCE_EMAC_RX_STAT_ETHERSTATSPKTS512OCTETSTO1023OCTETS	0x00001550
3406 #define BCE_EMAC_RX_STAT_ETHERSTATSPKTS1024OCTETSTO1522OCTETS	0x00001554
3407 #define BCE_EMAC_RX_STAT_ETHERSTATSPKTS1523OCTETSTO9022OCTETS	0x00001558
3408 #define BCE_EMAC_RXMAC_DEBUG0				0x0000155c
3409 #define BCE_EMAC_RXMAC_DEBUG1				0x00001560
3410 #define BCE_EMAC_RXMAC_DEBUG1_LENGTH_NE_BYTE_COUNT	 (1L<<0)
3411 #define BCE_EMAC_RXMAC_DEBUG1_LENGTH_OUT_RANGE		 (1L<<1)
3412 #define BCE_EMAC_RXMAC_DEBUG1_BAD_CRC			 (1L<<2)
3413 #define BCE_EMAC_RXMAC_DEBUG1_RX_ERROR			 (1L<<3)
3414 #define BCE_EMAC_RXMAC_DEBUG1_ALIGN_ERROR		 (1L<<4)
3415 #define BCE_EMAC_RXMAC_DEBUG1_LAST_DATA		 (1L<<5)
3416 #define BCE_EMAC_RXMAC_DEBUG1_ODD_BYTE_START		 (1L<<6)
3417 #define BCE_EMAC_RXMAC_DEBUG1_BYTE_COUNT		 (0xffffL<<7)
3418 #define BCE_EMAC_RXMAC_DEBUG1_SLOT_TIME		 (0xffL<<23)
3419 
3420 #define BCE_EMAC_RXMAC_DEBUG2				0x00001564
3421 #define BCE_EMAC_RXMAC_DEBUG2_SM_STATE			 (0x7L<<0)
3422 #define BCE_EMAC_RXMAC_DEBUG2_SM_STATE_IDLE		 (0x0L<<0)
3423 #define BCE_EMAC_RXMAC_DEBUG2_SM_STATE_SFD		 (0x1L<<0)
3424 #define BCE_EMAC_RXMAC_DEBUG2_SM_STATE_DATA		 (0x2L<<0)
3425 #define BCE_EMAC_RXMAC_DEBUG2_SM_STATE_SKEEP		 (0x3L<<0)
3426 #define BCE_EMAC_RXMAC_DEBUG2_SM_STATE_EXT		 (0x4L<<0)
3427 #define BCE_EMAC_RXMAC_DEBUG2_SM_STATE_DROP		 (0x5L<<0)
3428 #define BCE_EMAC_RXMAC_DEBUG2_SM_STATE_SDROP		 (0x6L<<0)
3429 #define BCE_EMAC_RXMAC_DEBUG2_SM_STATE_FC		 (0x7L<<0)
3430 #define BCE_EMAC_RXMAC_DEBUG2_IDI_STATE		 (0xfL<<3)
3431 #define BCE_EMAC_RXMAC_DEBUG2_IDI_STATE_IDLE		 (0x0L<<3)
3432 #define BCE_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA0		 (0x1L<<3)
3433 #define BCE_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA1		 (0x2L<<3)
3434 #define BCE_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA2		 (0x3L<<3)
3435 #define BCE_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA3		 (0x4L<<3)
3436 #define BCE_EMAC_RXMAC_DEBUG2_IDI_STATE_ABORT		 (0x5L<<3)
3437 #define BCE_EMAC_RXMAC_DEBUG2_IDI_STATE_WAIT		 (0x6L<<3)
3438 #define BCE_EMAC_RXMAC_DEBUG2_IDI_STATE_STATUS		 (0x7L<<3)
3439 #define BCE_EMAC_RXMAC_DEBUG2_IDI_STATE_LAST		 (0x8L<<3)
3440 #define BCE_EMAC_RXMAC_DEBUG2_BYTE_IN			 (0xffL<<7)
3441 #define BCE_EMAC_RXMAC_DEBUG2_FALSEC			 (1L<<15)
3442 #define BCE_EMAC_RXMAC_DEBUG2_TAGGED			 (1L<<16)
3443 #define BCE_EMAC_RXMAC_DEBUG2_PAUSE_STATE		 (1L<<18)
3444 #define BCE_EMAC_RXMAC_DEBUG2_PAUSE_STATE_IDLE		 (0L<<18)
3445 #define BCE_EMAC_RXMAC_DEBUG2_PAUSE_STATE_PAUSED	 (1L<<18)
3446 #define BCE_EMAC_RXMAC_DEBUG2_SE_COUNTER		 (0xfL<<19)
3447 #define BCE_EMAC_RXMAC_DEBUG2_QUANTA			 (0x1fL<<23)
3448 
3449 #define BCE_EMAC_RXMAC_DEBUG3				0x00001568
3450 #define BCE_EMAC_RXMAC_DEBUG3_PAUSE_CTR		 (0xffffL<<0)
3451 #define BCE_EMAC_RXMAC_DEBUG3_TMP_PAUSE_CTR		 (0xffffL<<16)
3452 
3453 #define BCE_EMAC_RXMAC_DEBUG4				0x0000156c
3454 #define BCE_EMAC_RXMAC_DEBUG4_TYPE_FIELD		 (0xffffL<<0)
3455 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE		 (0x3fL<<16)
3456 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_IDLE		 (0x0L<<16)
3457 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_UMAC2		 (0x1L<<16)
3458 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_UMAC3		 (0x2L<<16)
3459 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_UNI		 (0x3L<<16)
3460 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_MMAC2		 (0x7L<<16)
3461 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_MMAC3		 (0x5L<<16)
3462 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_PSA1		 (0x6L<<16)
3463 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_PSA2		 (0x7L<<16)
3464 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_PSA3		 (0x8L<<16)
3465 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_MC2		 (0x9L<<16)
3466 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_MC3		 (0xaL<<16)
3467 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_MWAIT1	 (0xeL<<16)
3468 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_MWAIT2	 (0xfL<<16)
3469 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_MCHECK	 (0x10L<<16)
3470 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_MC		 (0x11L<<16)
3471 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_BC2		 (0x12L<<16)
3472 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_BC3		 (0x13L<<16)
3473 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_BSA1		 (0x14L<<16)
3474 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_BSA2		 (0x15L<<16)
3475 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_BSA3		 (0x16L<<16)
3476 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_BTYPE		 (0x17L<<16)
3477 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_BC		 (0x18L<<16)
3478 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_PTYPE		 (0x19L<<16)
3479 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_CMD		 (0x1aL<<16)
3480 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_MAC		 (0x1bL<<16)
3481 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_LATCH		 (0x1cL<<16)
3482 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_XOFF		 (0x1dL<<16)
3483 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_XON		 (0x1eL<<16)
3484 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_PAUSED	 (0x1fL<<16)
3485 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_NPAUSED	 (0x20L<<16)
3486 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_TTYPE		 (0x21L<<16)
3487 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_TVAL		 (0x22L<<16)
3488 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_USA1		 (0x23L<<16)
3489 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_USA2		 (0x24L<<16)
3490 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_USA3		 (0x25L<<16)
3491 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_UTYPE		 (0x26L<<16)
3492 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_UTTYPE	 (0x27L<<16)
3493 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_UTVAL		 (0x28L<<16)
3494 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_MTYPE		 (0x29L<<16)
3495 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_DROP		 (0x2aL<<16)
3496 #define BCE_EMAC_RXMAC_DEBUG4_DROP_PKT			 (1L<<22)
3497 #define BCE_EMAC_RXMAC_DEBUG4_SLOT_FILLED		 (1L<<23)
3498 #define BCE_EMAC_RXMAC_DEBUG4_FALSE_CARRIER		 (1L<<24)
3499 #define BCE_EMAC_RXMAC_DEBUG4_LAST_DATA		 (1L<<25)
3500 #define BCE_EMAC_RXMAC_DEBUG4_sfd_FOUND		 (1L<<26)
3501 #define BCE_EMAC_RXMAC_DEBUG4_ADVANCE			 (1L<<27)
3502 #define BCE_EMAC_RXMAC_DEBUG4_START			 (1L<<28)
3503 
3504 #define BCE_EMAC_RXMAC_DEBUG5				0x00001570
3505 #define BCE_EMAC_RXMAC_DEBUG5_PS_IDISM			 (0x7L<<0)
3506 #define BCE_EMAC_RXMAC_DEBUG5_PS_IDISM_IDLE		 (0L<<0)
3507 #define BCE_EMAC_RXMAC_DEBUG5_PS_IDISM_WAIT_EOF	 (1L<<0)
3508 #define BCE_EMAC_RXMAC_DEBUG5_PS_IDISM_WAIT_STAT	 (2L<<0)
3509 #define BCE_EMAC_RXMAC_DEBUG5_PS_IDISM_SET_EOF4FCRC	 (3L<<0)
3510 #define BCE_EMAC_RXMAC_DEBUG5_PS_IDISM_SET_EOF4RDE	 (4L<<0)
3511 #define BCE_EMAC_RXMAC_DEBUG5_PS_IDISM_SET_EOF4ALL	 (5L<<0)
3512 #define BCE_EMAC_RXMAC_DEBUG5_PS_IDISM_1WD_WAIT_STAT	 (6L<<0)
3513 #define BCE_EMAC_RXMAC_DEBUG5_CCODE_BUF1		 (0x7L<<4)
3514 #define BCE_EMAC_RXMAC_DEBUG5_CCODE_BUF1_VDW		 (0x0L<<4)
3515 #define BCE_EMAC_RXMAC_DEBUG5_CCODE_BUF1_STAT		 (0x1L<<4)
3516 #define BCE_EMAC_RXMAC_DEBUG5_CCODE_BUF1_AEOF		 (0x2L<<4)
3517 #define BCE_EMAC_RXMAC_DEBUG5_CCODE_BUF1_NEOF		 (0x3L<<4)
3518 #define BCE_EMAC_RXMAC_DEBUG5_CCODE_BUF1_SOF		 (0x4L<<4)
3519 #define BCE_EMAC_RXMAC_DEBUG5_CCODE_BUF1_SAEOF		 (0x6L<<4)
3520 #define BCE_EMAC_RXMAC_DEBUG5_CCODE_BUF1_SNEOF		 (0x7L<<4)
3521 #define BCE_EMAC_RXMAC_DEBUG5_EOF_DETECTED		 (1L<<7)
3522 #define BCE_EMAC_RXMAC_DEBUG5_CCODE_BUF0		 (0x7L<<8)
3523 #define BCE_EMAC_RXMAC_DEBUG5_RPM_IDI_FIFO_FULL	 (1L<<11)
3524 #define BCE_EMAC_RXMAC_DEBUG5_LOAD_CCODE		 (1L<<12)
3525 #define BCE_EMAC_RXMAC_DEBUG5_LOAD_DATA		 (1L<<13)
3526 #define BCE_EMAC_RXMAC_DEBUG5_LOAD_STAT		 (1L<<14)
3527 #define BCE_EMAC_RXMAC_DEBUG5_CLR_STAT			 (1L<<15)
3528 #define BCE_EMAC_RXMAC_DEBUG5_IDI_RPM_CCODE		 (0x3L<<16)
3529 #define BCE_EMAC_RXMAC_DEBUG5_IDI_RPM_ACCEPT		 (1L<<19)
3530 #define BCE_EMAC_RXMAC_DEBUG5_FMLEN			 (0xfffL<<20)
3531 
3532 #define BCE_EMAC_RX_STAT_AC0				0x00001580
3533 #define BCE_EMAC_RX_STAT_AC1				0x00001584
3534 #define BCE_EMAC_RX_STAT_AC2				0x00001588
3535 #define BCE_EMAC_RX_STAT_AC3				0x0000158c
3536 #define BCE_EMAC_RX_STAT_AC4				0x00001590
3537 #define BCE_EMAC_RX_STAT_AC5				0x00001594
3538 #define BCE_EMAC_RX_STAT_AC6				0x00001598
3539 #define BCE_EMAC_RX_STAT_AC7				0x0000159c
3540 #define BCE_EMAC_RX_STAT_AC8				0x000015a0
3541 #define BCE_EMAC_RX_STAT_AC9				0x000015a4
3542 #define BCE_EMAC_RX_STAT_AC10				0x000015a8
3543 #define BCE_EMAC_RX_STAT_AC11				0x000015ac
3544 #define BCE_EMAC_RX_STAT_AC12				0x000015b0
3545 #define BCE_EMAC_RX_STAT_AC13				0x000015b4
3546 #define BCE_EMAC_RX_STAT_AC14				0x000015b8
3547 #define BCE_EMAC_RX_STAT_AC15				0x000015bc
3548 #define BCE_EMAC_RX_STAT_AC16				0x000015c0
3549 #define BCE_EMAC_RX_STAT_AC17				0x000015c4
3550 #define BCE_EMAC_RX_STAT_AC18				0x000015c8
3551 #define BCE_EMAC_RX_STAT_AC19				0x000015cc
3552 #define BCE_EMAC_RX_STAT_AC20				0x000015d0
3553 #define BCE_EMAC_RX_STAT_AC21				0x000015d4
3554 #define BCE_EMAC_RX_STAT_AC22				0x000015d8
3555 #define BCE_EMAC_RXMAC_SUC_DBG_OVERRUNVEC		0x000015dc
3556 #define BCE_EMAC_TX_STAT_IFHCOUTOCTETS			0x00001600
3557 #define BCE_EMAC_TX_STAT_IFHCOUTBADOCTETS		0x00001604
3558 #define BCE_EMAC_TX_STAT_ETHERSTATSCOLLISIONS		0x00001608
3559 #define BCE_EMAC_TX_STAT_OUTXONSENT			0x0000160c
3560 #define BCE_EMAC_TX_STAT_OUTXOFFSENT			0x00001610
3561 #define BCE_EMAC_TX_STAT_FLOWCONTROLDONE		0x00001614
3562 #define BCE_EMAC_TX_STAT_DOT3STATSSINGLECOLLISIONFRAMES	0x00001618
3563 #define BCE_EMAC_TX_STAT_DOT3STATSMULTIPLECOLLISIONFRAMES	0x0000161c
3564 #define BCE_EMAC_TX_STAT_DOT3STATSDEFERREDTRANSMISSIONS	0x00001620
3565 #define BCE_EMAC_TX_STAT_DOT3STATSEXCESSIVECOLLISIONS	0x00001624
3566 #define BCE_EMAC_TX_STAT_DOT3STATSLATECOLLISIONS	0x00001628
3567 #define BCE_EMAC_TX_STAT_IFHCOUTUCASTPKTS		0x0000162c
3568 #define BCE_EMAC_TX_STAT_IFHCOUTMULTICASTPKTS		0x00001630
3569 #define BCE_EMAC_TX_STAT_IFHCOUTBROADCASTPKTS		0x00001634
3570 #define BCE_EMAC_TX_STAT_ETHERSTATSPKTS64OCTETS	0x00001638
3571 #define BCE_EMAC_TX_STAT_ETHERSTATSPKTS65OCTETSTO127OCTETS	0x0000163c
3572 #define BCE_EMAC_TX_STAT_ETHERSTATSPKTS128OCTETSTO255OCTETS	0x00001640
3573 #define BCE_EMAC_TX_STAT_ETHERSTATSPKTS256OCTETSTO511OCTETS	0x00001644
3574 #define BCE_EMAC_TX_STAT_ETHERSTATSPKTS512OCTETSTO1023OCTETS	0x00001648
3575 #define BCE_EMAC_TX_STAT_ETHERSTATSPKTS1024OCTETSTO1522OCTETS	0x0000164c
3576 #define BCE_EMAC_TX_STAT_ETHERSTATSPKTS1523OCTETSTO9022OCTETS	0x00001650
3577 #define BCE_EMAC_TX_STAT_DOT3STATSINTERNALMACTRANSMITERRORS	0x00001654
3578 #define BCE_EMAC_TXMAC_DEBUG0				0x00001658
3579 #define BCE_EMAC_TXMAC_DEBUG1				0x0000165c
3580 #define BCE_EMAC_TXMAC_DEBUG1_ODI_STATE		 (0xfL<<0)
3581 #define BCE_EMAC_TXMAC_DEBUG1_ODI_STATE_IDLE		 (0x0L<<0)
3582 #define BCE_EMAC_TXMAC_DEBUG1_ODI_STATE_START0		 (0x1L<<0)
3583 #define BCE_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA0		 (0x4L<<0)
3584 #define BCE_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA1		 (0x5L<<0)
3585 #define BCE_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA2		 (0x6L<<0)
3586 #define BCE_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA3		 (0x7L<<0)
3587 #define BCE_EMAC_TXMAC_DEBUG1_ODI_STATE_WAIT0		 (0x8L<<0)
3588 #define BCE_EMAC_TXMAC_DEBUG1_ODI_STATE_WAIT1		 (0x9L<<0)
3589 #define BCE_EMAC_TXMAC_DEBUG1_CRS_ENABLE		 (1L<<4)
3590 #define BCE_EMAC_TXMAC_DEBUG1_BAD_CRC			 (1L<<5)
3591 #define BCE_EMAC_TXMAC_DEBUG1_SE_COUNTER		 (0xfL<<6)
3592 #define BCE_EMAC_TXMAC_DEBUG1_SEND_PAUSE		 (1L<<10)
3593 #define BCE_EMAC_TXMAC_DEBUG1_LATE_COLLISION		 (1L<<11)
3594 #define BCE_EMAC_TXMAC_DEBUG1_MAX_DEFER		 (1L<<12)
3595 #define BCE_EMAC_TXMAC_DEBUG1_DEFERRED			 (1L<<13)
3596 #define BCE_EMAC_TXMAC_DEBUG1_ONE_BYTE			 (1L<<14)
3597 #define BCE_EMAC_TXMAC_DEBUG1_IPG_TIME			 (0xfL<<15)
3598 #define BCE_EMAC_TXMAC_DEBUG1_SLOT_TIME		 (0xffL<<19)
3599 
3600 #define BCE_EMAC_TXMAC_DEBUG2				0x00001660
3601 #define BCE_EMAC_TXMAC_DEBUG2_BACK_OFF			 (0x3ffL<<0)
3602 #define BCE_EMAC_TXMAC_DEBUG2_BYTE_COUNT		 (0xffffL<<10)
3603 #define BCE_EMAC_TXMAC_DEBUG2_COL_COUNT		 (0x1fL<<26)
3604 #define BCE_EMAC_TXMAC_DEBUG2_COL_BIT			 (1L<<31)
3605 
3606 #define BCE_EMAC_TXMAC_DEBUG3				0x00001664
3607 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE			 (0xfL<<0)
3608 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_IDLE		 (0x0L<<0)
3609 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_PRE1		 (0x1L<<0)
3610 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_PRE2		 (0x2L<<0)
3611 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_SFD		 (0x3L<<0)
3612 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_DATA		 (0x4L<<0)
3613 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_CRC1		 (0x5L<<0)
3614 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_CRC2		 (0x6L<<0)
3615 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_EXT		 (0x7L<<0)
3616 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_STATB		 (0x8L<<0)
3617 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_STATG		 (0x9L<<0)
3618 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_JAM		 (0xaL<<0)
3619 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_EJAM		 (0xbL<<0)
3620 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_BJAM		 (0xcL<<0)
3621 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_SWAIT		 (0xdL<<0)
3622 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_BACKOFF		 (0xeL<<0)
3623 #define BCE_EMAC_TXMAC_DEBUG3_FILT_STATE		 (0x7L<<4)
3624 #define BCE_EMAC_TXMAC_DEBUG3_FILT_STATE_IDLE		 (0x0L<<4)
3625 #define BCE_EMAC_TXMAC_DEBUG3_FILT_STATE_WAIT		 (0x1L<<4)
3626 #define BCE_EMAC_TXMAC_DEBUG3_FILT_STATE_UNI		 (0x2L<<4)
3627 #define BCE_EMAC_TXMAC_DEBUG3_FILT_STATE_MC		 (0x3L<<4)
3628 #define BCE_EMAC_TXMAC_DEBUG3_FILT_STATE_BC2		 (0x4L<<4)
3629 #define BCE_EMAC_TXMAC_DEBUG3_FILT_STATE_BC3		 (0x5L<<4)
3630 #define BCE_EMAC_TXMAC_DEBUG3_FILT_STATE_BC		 (0x6L<<4)
3631 #define BCE_EMAC_TXMAC_DEBUG3_CRS_DONE			 (1L<<7)
3632 #define BCE_EMAC_TXMAC_DEBUG3_XOFF			 (1L<<8)
3633 #define BCE_EMAC_TXMAC_DEBUG3_SE_COUNTER		 (0xfL<<9)
3634 #define BCE_EMAC_TXMAC_DEBUG3_QUANTA_COUNTER		 (0x1fL<<13)
3635 
3636 #define BCE_EMAC_TXMAC_DEBUG4				0x00001668
3637 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_COUNTER		 (0xffffL<<0)
3638 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE		 (0xfL<<16)
3639 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_IDLE		 (0x0L<<16)
3640 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_MCA1		 (0x2L<<16)
3641 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_MCA2		 (0x3L<<16)
3642 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_MCA3		 (0x6L<<16)
3643 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_SRC1		 (0x7L<<16)
3644 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_SRC2		 (0x5L<<16)
3645 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_SRC3		 (0x4L<<16)
3646 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_TYPE		 (0xcL<<16)
3647 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_CMD		 (0xeL<<16)
3648 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_TIME		 (0xaL<<16)
3649 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_CRC1		 (0x8L<<16)
3650 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_CRC2		 (0x9L<<16)
3651 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_WAIT		 (0xdL<<16)
3652 #define BCE_EMAC_TXMAC_DEBUG4_STATS0_VALID		 (1L<<20)
3653 #define BCE_EMAC_TXMAC_DEBUG4_APPEND_CRC		 (1L<<21)
3654 #define BCE_EMAC_TXMAC_DEBUG4_SLOT_FILLED		 (1L<<22)
3655 #define BCE_EMAC_TXMAC_DEBUG4_MAX_DEFER		 (1L<<23)
3656 #define BCE_EMAC_TXMAC_DEBUG4_SEND_EXTEND		 (1L<<24)
3657 #define BCE_EMAC_TXMAC_DEBUG4_SEND_PADDING		 (1L<<25)
3658 #define BCE_EMAC_TXMAC_DEBUG4_EOF_LOC			 (1L<<26)
3659 #define BCE_EMAC_TXMAC_DEBUG4_COLLIDING		 (1L<<27)
3660 #define BCE_EMAC_TXMAC_DEBUG4_COL_IN			 (1L<<28)
3661 #define BCE_EMAC_TXMAC_DEBUG4_BURSTING			 (1L<<29)
3662 #define BCE_EMAC_TXMAC_DEBUG4_ADVANCE			 (1L<<30)
3663 #define BCE_EMAC_TXMAC_DEBUG4_GO			 (1L<<31)
3664 
3665 #define BCE_EMAC_TX_STAT_AC0				0x00001680
3666 #define BCE_EMAC_TX_STAT_AC1				0x00001684
3667 #define BCE_EMAC_TX_STAT_AC2				0x00001688
3668 #define BCE_EMAC_TX_STAT_AC3				0x0000168c
3669 #define BCE_EMAC_TX_STAT_AC4				0x00001690
3670 #define BCE_EMAC_TX_STAT_AC5				0x00001694
3671 #define BCE_EMAC_TX_STAT_AC6				0x00001698
3672 #define BCE_EMAC_TX_STAT_AC7				0x0000169c
3673 #define BCE_EMAC_TX_STAT_AC8				0x000016a0
3674 #define BCE_EMAC_TX_STAT_AC9				0x000016a4
3675 #define BCE_EMAC_TX_STAT_AC10				0x000016a8
3676 #define BCE_EMAC_TX_STAT_AC11				0x000016ac
3677 #define BCE_EMAC_TX_STAT_AC12				0x000016b0
3678 #define BCE_EMAC_TX_STAT_AC13				0x000016b4
3679 #define BCE_EMAC_TX_STAT_AC14				0x000016b8
3680 #define BCE_EMAC_TX_STAT_AC15				0x000016bc
3681 #define BCE_EMAC_TX_STAT_AC16				0x000016c0
3682 #define BCE_EMAC_TX_STAT_AC17				0x000016c4
3683 #define BCE_EMAC_TX_STAT_AC18				0x000016c8
3684 #define BCE_EMAC_TX_STAT_AC19				0x000016cc
3685 #define BCE_EMAC_TX_STAT_AC20				0x000016d0
3686 #define BCE_EMAC_TX_STAT_AC21				0x000016d4
3687 #define BCE_EMAC_TXMAC_SUC_DBG_OVERRUNVEC		0x000016d8
3688 
3689 
3690 /*
3691  *  rpm_reg definition
3692  *  offset: 0x1800
3693  */
3694 #define BCE_RPM_COMMAND				0x00001800
3695 #define BCE_RPM_COMMAND_ENABLED			 (1L<<0)
3696 #define BCE_RPM_COMMAND_OVERRUN_ABORT			 (1L<<4)
3697 
3698 #define BCE_RPM_STATUS					0x00001804
3699 #define BCE_RPM_STATUS_MBUF_WAIT			 (1L<<0)
3700 #define BCE_RPM_STATUS_FREE_WAIT			 (1L<<1)
3701 
3702 #define BCE_RPM_CONFIG					0x00001808
3703 #define BCE_RPM_CONFIG_NO_PSD_HDR_CKSUM		 (1L<<0)
3704 #define BCE_RPM_CONFIG_ACPI_ENA			 (1L<<1)
3705 #define BCE_RPM_CONFIG_ACPI_KEEP			 (1L<<2)
3706 #define BCE_RPM_CONFIG_MP_KEEP				 (1L<<3)
3707 #define BCE_RPM_CONFIG_SORT_VECT_VAL			 (0xfL<<4)
3708 #define BCE_RPM_CONFIG_IGNORE_VLAN			 (1L<<31)
3709 
3710 #define BCE_RPM_VLAN_MATCH0				0x00001810
3711 #define BCE_RPM_VLAN_MATCH0_RPM_VLAN_MTCH0_VALUE	 (0xfffL<<0)
3712 
3713 #define BCE_RPM_VLAN_MATCH1				0x00001814
3714 #define BCE_RPM_VLAN_MATCH1_RPM_VLAN_MTCH1_VALUE	 (0xfffL<<0)
3715 
3716 #define BCE_RPM_VLAN_MATCH2				0x00001818
3717 #define BCE_RPM_VLAN_MATCH2_RPM_VLAN_MTCH2_VALUE	 (0xfffL<<0)
3718 
3719 #define BCE_RPM_VLAN_MATCH3				0x0000181c
3720 #define BCE_RPM_VLAN_MATCH3_RPM_VLAN_MTCH3_VALUE	 (0xfffL<<0)
3721 
3722 #define BCE_RPM_SORT_USER0				0x00001820
3723 #define BCE_RPM_SORT_USER0_PM_EN			 (0xffffL<<0)
3724 #define BCE_RPM_SORT_USER0_BC_EN			 (1L<<16)
3725 #define BCE_RPM_SORT_USER0_MC_EN			 (1L<<17)
3726 #define BCE_RPM_SORT_USER0_MC_HSH_EN			 (1L<<18)
3727 #define BCE_RPM_SORT_USER0_PROM_EN			 (1L<<19)
3728 #define BCE_RPM_SORT_USER0_VLAN_EN			 (0xfL<<20)
3729 #define BCE_RPM_SORT_USER0_PROM_VLAN			 (1L<<24)
3730 #define BCE_RPM_SORT_USER0_ENA				 (1L<<31)
3731 
3732 #define BCE_RPM_SORT_USER1				0x00001824
3733 #define BCE_RPM_SORT_USER1_PM_EN			 (0xffffL<<0)
3734 #define BCE_RPM_SORT_USER1_BC_EN			 (1L<<16)
3735 #define BCE_RPM_SORT_USER1_MC_EN			 (1L<<17)
3736 #define BCE_RPM_SORT_USER1_MC_HSH_EN			 (1L<<18)
3737 #define BCE_RPM_SORT_USER1_PROM_EN			 (1L<<19)
3738 #define BCE_RPM_SORT_USER1_VLAN_EN			 (0xfL<<20)
3739 #define BCE_RPM_SORT_USER1_PROM_VLAN			 (1L<<24)
3740 #define BCE_RPM_SORT_USER1_ENA				 (1L<<31)
3741 
3742 #define BCE_RPM_SORT_USER2				0x00001828
3743 #define BCE_RPM_SORT_USER2_PM_EN			 (0xffffL<<0)
3744 #define BCE_RPM_SORT_USER2_BC_EN			 (1L<<16)
3745 #define BCE_RPM_SORT_USER2_MC_EN			 (1L<<17)
3746 #define BCE_RPM_SORT_USER2_MC_HSH_EN			 (1L<<18)
3747 #define BCE_RPM_SORT_USER2_PROM_EN			 (1L<<19)
3748 #define BCE_RPM_SORT_USER2_VLAN_EN			 (0xfL<<20)
3749 #define BCE_RPM_SORT_USER2_PROM_VLAN			 (1L<<24)
3750 #define BCE_RPM_SORT_USER2_ENA				 (1L<<31)
3751 
3752 #define BCE_RPM_SORT_USER3				0x0000182c
3753 #define BCE_RPM_SORT_USER3_PM_EN			 (0xffffL<<0)
3754 #define BCE_RPM_SORT_USER3_BC_EN			 (1L<<16)
3755 #define BCE_RPM_SORT_USER3_MC_EN			 (1L<<17)
3756 #define BCE_RPM_SORT_USER3_MC_HSH_EN			 (1L<<18)
3757 #define BCE_RPM_SORT_USER3_PROM_EN			 (1L<<19)
3758 #define BCE_RPM_SORT_USER3_VLAN_EN			 (0xfL<<20)
3759 #define BCE_RPM_SORT_USER3_PROM_VLAN			 (1L<<24)
3760 #define BCE_RPM_SORT_USER3_ENA				 (1L<<31)
3761 
3762 #define BCE_RPM_STAT_L2_FILTER_DISCARDS		0x00001840
3763 #define BCE_RPM_STAT_RULE_CHECKER_DISCARDS		0x00001844
3764 #define BCE_RPM_STAT_IFINFTQDISCARDS			0x00001848
3765 #define BCE_RPM_STAT_IFINMBUFDISCARD			0x0000184c
3766 #define BCE_RPM_STAT_RULE_CHECKER_P4_HIT		0x00001850
3767 #define BCE_RPM_STAT_AC0				0x00001880
3768 #define BCE_RPM_STAT_AC1				0x00001884
3769 #define BCE_RPM_STAT_AC2				0x00001888
3770 #define BCE_RPM_STAT_AC3				0x0000188c
3771 #define BCE_RPM_STAT_AC4				0x00001890
3772 #define BCE_RPM_RC_CNTL_0				0x00001900
3773 #define BCE_RPM_RC_CNTL_0_OFFSET			 (0xffL<<0)
3774 #define BCE_RPM_RC_CNTL_0_CLASS			 (0x7L<<8)
3775 #define BCE_RPM_RC_CNTL_0_PRIORITY			 (1L<<11)
3776 #define BCE_RPM_RC_CNTL_0_P4				 (1L<<12)
3777 #define BCE_RPM_RC_CNTL_0_HDR_TYPE			 (0x7L<<13)
3778 #define BCE_RPM_RC_CNTL_0_HDR_TYPE_START		 (0L<<13)
3779 #define BCE_RPM_RC_CNTL_0_HDR_TYPE_IP			 (1L<<13)
3780 #define BCE_RPM_RC_CNTL_0_HDR_TYPE_TCP			 (2L<<13)
3781 #define BCE_RPM_RC_CNTL_0_HDR_TYPE_UDP			 (3L<<13)
3782 #define BCE_RPM_RC_CNTL_0_HDR_TYPE_DATA		 (4L<<13)
3783 #define BCE_RPM_RC_CNTL_0_COMP				 (0x3L<<16)
3784 #define BCE_RPM_RC_CNTL_0_COMP_EQUAL			 (0L<<16)
3785 #define BCE_RPM_RC_CNTL_0_COMP_NEQUAL			 (1L<<16)
3786 #define BCE_RPM_RC_CNTL_0_COMP_GREATER			 (2L<<16)
3787 #define BCE_RPM_RC_CNTL_0_COMP_LESS			 (3L<<16)
3788 #define BCE_RPM_RC_CNTL_0_SBIT				 (1L<<19)
3789 #define BCE_RPM_RC_CNTL_0_CMDSEL			 (0xfL<<20)
3790 #define BCE_RPM_RC_CNTL_0_MAP				 (1L<<24)
3791 #define BCE_RPM_RC_CNTL_0_DISCARD			 (1L<<25)
3792 #define BCE_RPM_RC_CNTL_0_MASK				 (1L<<26)
3793 #define BCE_RPM_RC_CNTL_0_P1				 (1L<<27)
3794 #define BCE_RPM_RC_CNTL_0_P2				 (1L<<28)
3795 #define BCE_RPM_RC_CNTL_0_P3				 (1L<<29)
3796 #define BCE_RPM_RC_CNTL_0_NBIT				 (1L<<30)
3797 
3798 #define BCE_RPM_RC_VALUE_MASK_0			0x00001904
3799 #define BCE_RPM_RC_VALUE_MASK_0_VALUE			 (0xffffL<<0)
3800 #define BCE_RPM_RC_VALUE_MASK_0_MASK			 (0xffffL<<16)
3801 
3802 #define BCE_RPM_RC_CNTL_1				0x00001908
3803 #define BCE_RPM_RC_CNTL_1_A				 (0x3ffffL<<0)
3804 #define BCE_RPM_RC_CNTL_1_B				 (0xfffL<<19)
3805 
3806 #define BCE_RPM_RC_VALUE_MASK_1			0x0000190c
3807 #define BCE_RPM_RC_CNTL_2				0x00001910
3808 #define BCE_RPM_RC_CNTL_2_A				 (0x3ffffL<<0)
3809 #define BCE_RPM_RC_CNTL_2_B				 (0xfffL<<19)
3810 
3811 #define BCE_RPM_RC_VALUE_MASK_2			0x00001914
3812 #define BCE_RPM_RC_CNTL_3				0x00001918
3813 #define BCE_RPM_RC_CNTL_3_A				 (0x3ffffL<<0)
3814 #define BCE_RPM_RC_CNTL_3_B				 (0xfffL<<19)
3815 
3816 #define BCE_RPM_RC_VALUE_MASK_3			0x0000191c
3817 #define BCE_RPM_RC_CNTL_4				0x00001920
3818 #define BCE_RPM_RC_CNTL_4_A				 (0x3ffffL<<0)
3819 #define BCE_RPM_RC_CNTL_4_B				 (0xfffL<<19)
3820 
3821 #define BCE_RPM_RC_VALUE_MASK_4			0x00001924
3822 #define BCE_RPM_RC_CNTL_5				0x00001928
3823 #define BCE_RPM_RC_CNTL_5_A				 (0x3ffffL<<0)
3824 #define BCE_RPM_RC_CNTL_5_B				 (0xfffL<<19)
3825 
3826 #define BCE_RPM_RC_VALUE_MASK_5			0x0000192c
3827 #define BCE_RPM_RC_CNTL_6				0x00001930
3828 #define BCE_RPM_RC_CNTL_6_A				 (0x3ffffL<<0)
3829 #define BCE_RPM_RC_CNTL_6_B				 (0xfffL<<19)
3830 
3831 #define BCE_RPM_RC_VALUE_MASK_6			0x00001934
3832 #define BCE_RPM_RC_CNTL_7				0x00001938
3833 #define BCE_RPM_RC_CNTL_7_A				 (0x3ffffL<<0)
3834 #define BCE_RPM_RC_CNTL_7_B				 (0xfffL<<19)
3835 
3836 #define BCE_RPM_RC_VALUE_MASK_7			0x0000193c
3837 #define BCE_RPM_RC_CNTL_8				0x00001940
3838 #define BCE_RPM_RC_CNTL_8_A				 (0x3ffffL<<0)
3839 #define BCE_RPM_RC_CNTL_8_B				 (0xfffL<<19)
3840 
3841 #define BCE_RPM_RC_VALUE_MASK_8			0x00001944
3842 #define BCE_RPM_RC_CNTL_9				0x00001948
3843 #define BCE_RPM_RC_CNTL_9_A				 (0x3ffffL<<0)
3844 #define BCE_RPM_RC_CNTL_9_B				 (0xfffL<<19)
3845 
3846 #define BCE_RPM_RC_VALUE_MASK_9			0x0000194c
3847 #define BCE_RPM_RC_CNTL_10				0x00001950
3848 #define BCE_RPM_RC_CNTL_10_A				 (0x3ffffL<<0)
3849 #define BCE_RPM_RC_CNTL_10_B				 (0xfffL<<19)
3850 
3851 #define BCE_RPM_RC_VALUE_MASK_10			0x00001954
3852 #define BCE_RPM_RC_CNTL_11				0x00001958
3853 #define BCE_RPM_RC_CNTL_11_A				 (0x3ffffL<<0)
3854 #define BCE_RPM_RC_CNTL_11_B				 (0xfffL<<19)
3855 
3856 #define BCE_RPM_RC_VALUE_MASK_11			0x0000195c
3857 #define BCE_RPM_RC_CNTL_12				0x00001960
3858 #define BCE_RPM_RC_CNTL_12_A				 (0x3ffffL<<0)
3859 #define BCE_RPM_RC_CNTL_12_B				 (0xfffL<<19)
3860 
3861 #define BCE_RPM_RC_VALUE_MASK_12			0x00001964
3862 #define BCE_RPM_RC_CNTL_13				0x00001968
3863 #define BCE_RPM_RC_CNTL_13_A				 (0x3ffffL<<0)
3864 #define BCE_RPM_RC_CNTL_13_B				 (0xfffL<<19)
3865 
3866 #define BCE_RPM_RC_VALUE_MASK_13			0x0000196c
3867 #define BCE_RPM_RC_CNTL_14				0x00001970
3868 #define BCE_RPM_RC_CNTL_14_A				 (0x3ffffL<<0)
3869 #define BCE_RPM_RC_CNTL_14_B				 (0xfffL<<19)
3870 
3871 #define BCE_RPM_RC_VALUE_MASK_14			0x00001974
3872 #define BCE_RPM_RC_CNTL_15				0x00001978
3873 #define BCE_RPM_RC_CNTL_15_A				 (0x3ffffL<<0)
3874 #define BCE_RPM_RC_CNTL_15_B				 (0xfffL<<19)
3875 
3876 #define BCE_RPM_RC_VALUE_MASK_15			0x0000197c
3877 #define BCE_RPM_RC_CONFIG				0x00001980
3878 #define BCE_RPM_RC_CONFIG_RULE_ENABLE			 (0xffffL<<0)
3879 #define BCE_RPM_RC_CONFIG_DEF_CLASS			 (0x7L<<24)
3880 
3881 #define BCE_RPM_DEBUG0					0x00001984
3882 #define BCE_RPM_DEBUG0_FM_BCNT				 (0xffffL<<0)
3883 #define BCE_RPM_DEBUG0_T_DATA_OFST_VLD			 (1L<<16)
3884 #define BCE_RPM_DEBUG0_T_UDP_OFST_VLD			 (1L<<17)
3885 #define BCE_RPM_DEBUG0_T_TCP_OFST_VLD			 (1L<<18)
3886 #define BCE_RPM_DEBUG0_T_IP_OFST_VLD			 (1L<<19)
3887 #define BCE_RPM_DEBUG0_IP_MORE_FRGMT			 (1L<<20)
3888 #define BCE_RPM_DEBUG0_T_IP_NO_TCP_UDP_HDR		 (1L<<21)
3889 #define BCE_RPM_DEBUG0_LLC_SNAP			 (1L<<22)
3890 #define BCE_RPM_DEBUG0_FM_STARTED			 (1L<<23)
3891 #define BCE_RPM_DEBUG0_DONE				 (1L<<24)
3892 #define BCE_RPM_DEBUG0_WAIT_4_DONE			 (1L<<25)
3893 #define BCE_RPM_DEBUG0_USE_TPBUF_CKSUM			 (1L<<26)
3894 #define BCE_RPM_DEBUG0_RX_NO_PSD_HDR_CKSUM		 (1L<<27)
3895 #define BCE_RPM_DEBUG0_IGNORE_VLAN			 (1L<<28)
3896 #define BCE_RPM_DEBUG0_RP_ENA_ACTIVE			 (1L<<31)
3897 
3898 #define BCE_RPM_DEBUG1					0x00001988
3899 #define BCE_RPM_DEBUG1_FSM_CUR_ST			 (0xffffL<<0)
3900 #define BCE_RPM_DEBUG1_FSM_CUR_ST_IDLE			 (0L<<0)
3901 #define BCE_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B6_ALL		 (1L<<0)
3902 #define BCE_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B2_IPLLC	 (2L<<0)
3903 #define BCE_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B6_IP		 (4L<<0)
3904 #define BCE_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B2_IP		 (8L<<0)
3905 #define BCE_RPM_DEBUG1_FSM_CUR_ST_IP_START		 (16L<<0)
3906 #define BCE_RPM_DEBUG1_FSM_CUR_ST_IP			 (32L<<0)
3907 #define BCE_RPM_DEBUG1_FSM_CUR_ST_TCP			 (64L<<0)
3908 #define BCE_RPM_DEBUG1_FSM_CUR_ST_UDP			 (128L<<0)
3909 #define BCE_RPM_DEBUG1_FSM_CUR_ST_AH			 (256L<<0)
3910 #define BCE_RPM_DEBUG1_FSM_CUR_ST_ESP			 (512L<<0)
3911 #define BCE_RPM_DEBUG1_FSM_CUR_ST_ESP_PAYLOAD		 (1024L<<0)
3912 #define BCE_RPM_DEBUG1_FSM_CUR_ST_DATA			 (2048L<<0)
3913 #define BCE_RPM_DEBUG1_FSM_CUR_ST_ADD_CARRY		 (0x2000L<<0)
3914 #define BCE_RPM_DEBUG1_FSM_CUR_ST_ADD_CARRYOUT		 (0x4000L<<0)
3915 #define BCE_RPM_DEBUG1_FSM_CUR_ST_LATCH_RESULT		 (0x8000L<<0)
3916 #define BCE_RPM_DEBUG1_HDR_BCNT			 (0x7ffL<<16)
3917 #define BCE_RPM_DEBUG1_UNKNOWN_ETYPE_D			 (1L<<28)
3918 #define BCE_RPM_DEBUG1_VLAN_REMOVED_D2			 (1L<<29)
3919 #define BCE_RPM_DEBUG1_VLAN_REMOVED_D1			 (1L<<30)
3920 #define BCE_RPM_DEBUG1_EOF_0XTRA_WD			 (1L<<31)
3921 
3922 #define BCE_RPM_DEBUG2					0x0000198c
3923 #define BCE_RPM_DEBUG2_CMD_HIT_VEC			 (0xffffL<<0)
3924 #define BCE_RPM_DEBUG2_IP_BCNT				 (0xffL<<16)
3925 #define BCE_RPM_DEBUG2_THIS_CMD_M4			 (1L<<24)
3926 #define BCE_RPM_DEBUG2_THIS_CMD_M3			 (1L<<25)
3927 #define BCE_RPM_DEBUG2_THIS_CMD_M2			 (1L<<26)
3928 #define BCE_RPM_DEBUG2_THIS_CMD_M1			 (1L<<27)
3929 #define BCE_RPM_DEBUG2_IPIPE_EMPTY			 (1L<<28)
3930 #define BCE_RPM_DEBUG2_FM_DISCARD			 (1L<<29)
3931 #define BCE_RPM_DEBUG2_LAST_RULE_IN_FM_D2		 (1L<<30)
3932 #define BCE_RPM_DEBUG2_LAST_RULE_IN_FM_D1		 (1L<<31)
3933 
3934 #define BCE_RPM_DEBUG3					0x00001990
3935 #define BCE_RPM_DEBUG3_AVAIL_MBUF_PTR			 (0x1ffL<<0)
3936 #define BCE_RPM_DEBUG3_RDE_RLUPQ_WR_REQ_INT		 (1L<<9)
3937 #define BCE_RPM_DEBUG3_RDE_RBUF_WR_LAST_INT		 (1L<<10)
3938 #define BCE_RPM_DEBUG3_RDE_RBUF_WR_REQ_INT		 (1L<<11)
3939 #define BCE_RPM_DEBUG3_RDE_RBUF_FREE_REQ		 (1L<<12)
3940 #define BCE_RPM_DEBUG3_RDE_RBUF_ALLOC_REQ		 (1L<<13)
3941 #define BCE_RPM_DEBUG3_DFSM_MBUF_NOTAVAIL		 (1L<<14)
3942 #define BCE_RPM_DEBUG3_RBUF_RDE_SOF_DROP		 (1L<<15)
3943 #define BCE_RPM_DEBUG3_DFIFO_VLD_ENTRY_CT		 (0xfL<<16)
3944 #define BCE_RPM_DEBUG3_RDE_SRC_FIFO_ALMFULL		 (1L<<21)
3945 #define BCE_RPM_DEBUG3_DROP_NXT_VLD			 (1L<<22)
3946 #define BCE_RPM_DEBUG3_DROP_NXT			 (1L<<23)
3947 #define BCE_RPM_DEBUG3_FTQ_FSM				 (0x3L<<24)
3948 #define BCE_RPM_DEBUG3_FTQ_FSM_IDLE			 (0x0L<<24)
3949 #define BCE_RPM_DEBUG3_FTQ_FSM_WAIT_ACK		 (0x1L<<24)
3950 #define BCE_RPM_DEBUG3_FTQ_FSM_WAIT_FREE		 (0x2L<<24)
3951 #define BCE_RPM_DEBUG3_MBWRITE_FSM			 (0x3L<<26)
3952 #define BCE_RPM_DEBUG3_MBWRITE_FSM_WAIT_SOF		 (0x0L<<26)
3953 #define BCE_RPM_DEBUG3_MBWRITE_FSM_GET_MBUF		 (0x1L<<26)
3954 #define BCE_RPM_DEBUG3_MBWRITE_FSM_DMA_DATA		 (0x2L<<26)
3955 #define BCE_RPM_DEBUG3_MBWRITE_FSM_WAIT_DATA		 (0x3L<<26)
3956 #define BCE_RPM_DEBUG3_MBWRITE_FSM_WAIT_EOF		 (0x4L<<26)
3957 #define BCE_RPM_DEBUG3_MBWRITE_FSM_WAIT_MF_ACK		 (0x5L<<26)
3958 #define BCE_RPM_DEBUG3_MBWRITE_FSM_WAIT_DROP_NXT_VLD	 (0x6L<<26)
3959 #define BCE_RPM_DEBUG3_MBWRITE_FSM_DONE		 (0x7L<<26)
3960 #define BCE_RPM_DEBUG3_MBFREE_FSM			 (1L<<29)
3961 #define BCE_RPM_DEBUG3_MBFREE_FSM_IDLE			 (0L<<29)
3962 #define BCE_RPM_DEBUG3_MBFREE_FSM_WAIT_ACK		 (1L<<29)
3963 #define BCE_RPM_DEBUG3_MBALLOC_FSM			 (1L<<30)
3964 #define BCE_RPM_DEBUG3_MBALLOC_FSM_ET_MBUF		 (0x0L<<30)
3965 #define BCE_RPM_DEBUG3_MBALLOC_FSM_IVE_MBUF		 (0x1L<<30)
3966 #define BCE_RPM_DEBUG3_CCODE_EOF_ERROR			 (1L<<31)
3967 
3968 #define BCE_RPM_DEBUG4					0x00001994
3969 #define BCE_RPM_DEBUG4_DFSM_MBUF_CLUSTER		 (0x1ffffffL<<0)
3970 #define BCE_RPM_DEBUG4_DFIFO_CUR_CCODE			 (0x7L<<25)
3971 #define BCE_RPM_DEBUG4_MBWRITE_FSM			 (0x7L<<28)
3972 #define BCE_RPM_DEBUG4_DFIFO_EMPTY			 (1L<<31)
3973 
3974 #define BCE_RPM_DEBUG5					0x00001998
3975 #define BCE_RPM_DEBUG5_RDROP_WPTR			 (0x1fL<<0)
3976 #define BCE_RPM_DEBUG5_RDROP_ACPI_RPTR			 (0x1fL<<5)
3977 #define BCE_RPM_DEBUG5_RDROP_MC_RPTR			 (0x1fL<<10)
3978 #define BCE_RPM_DEBUG5_RDROP_RC_RPTR			 (0x1fL<<15)
3979 #define BCE_RPM_DEBUG5_RDROP_ACPI_EMPTY		 (1L<<20)
3980 #define BCE_RPM_DEBUG5_RDROP_MC_EMPTY			 (1L<<21)
3981 #define BCE_RPM_DEBUG5_RDROP_AEOF_VEC_AT_RDROP_MC_RPTR	 (1L<<22)
3982 #define BCE_RPM_DEBUG5_HOLDREG_WOL_DROP_INT		 (1L<<23)
3983 #define BCE_RPM_DEBUG5_HOLDREG_DISCARD			 (1L<<24)
3984 #define BCE_RPM_DEBUG5_HOLDREG_MBUF_NOTAVAIL		 (1L<<25)
3985 #define BCE_RPM_DEBUG5_HOLDREG_MC_EMPTY		 (1L<<26)
3986 #define BCE_RPM_DEBUG5_HOLDREG_RC_EMPTY		 (1L<<27)
3987 #define BCE_RPM_DEBUG5_HOLDREG_FC_EMPTY		 (1L<<28)
3988 #define BCE_RPM_DEBUG5_HOLDREG_ACPI_EMPTY		 (1L<<29)
3989 #define BCE_RPM_DEBUG5_HOLDREG_FULL_T			 (1L<<30)
3990 #define BCE_RPM_DEBUG5_HOLDREG_RD			 (1L<<31)
3991 
3992 #define BCE_RPM_DEBUG6					0x0000199c
3993 #define BCE_RPM_DEBUG6_ACPI_VEC			 (0xffffL<<0)
3994 #define BCE_RPM_DEBUG6_VEC				 (0xffffL<<16)
3995 
3996 #define BCE_RPM_DEBUG7					0x000019a0
3997 #define BCE_RPM_DEBUG7_RPM_DBG7_LAST_CRC		 (0xffffffffL<<0)
3998 
3999 #define BCE_RPM_DEBUG8					0x000019a4
4000 #define BCE_RPM_DEBUG8_PS_ACPI_FSM			 (0xfL<<0)
4001 #define BCE_RPM_DEBUG8_PS_ACPI_FSM_IDLE		 (0L<<0)
4002 #define BCE_RPM_DEBUG8_PS_ACPI_FSM_SOF_W1_ADDR		 (1L<<0)
4003 #define BCE_RPM_DEBUG8_PS_ACPI_FSM_SOF_W2_ADDR		 (2L<<0)
4004 #define BCE_RPM_DEBUG8_PS_ACPI_FSM_SOF_W3_ADDR		 (3L<<0)
4005 #define BCE_RPM_DEBUG8_PS_ACPI_FSM_SOF_WAIT_THBUF	 (4L<<0)
4006 #define BCE_RPM_DEBUG8_PS_ACPI_FSM_W3_DATA		 (5L<<0)
4007 #define BCE_RPM_DEBUG8_PS_ACPI_FSM_W0_ADDR		 (6L<<0)
4008 #define BCE_RPM_DEBUG8_PS_ACPI_FSM_W1_ADDR		 (7L<<0)
4009 #define BCE_RPM_DEBUG8_PS_ACPI_FSM_W2_ADDR		 (8L<<0)
4010 #define BCE_RPM_DEBUG8_PS_ACPI_FSM_W3_ADDR		 (9L<<0)
4011 #define BCE_RPM_DEBUG8_PS_ACPI_FSM_WAIT_THBUF		 (10L<<0)
4012 #define BCE_RPM_DEBUG8_COMPARE_AT_W0			 (1L<<4)
4013 #define BCE_RPM_DEBUG8_COMPARE_AT_W3_DATA		 (1L<<5)
4014 #define BCE_RPM_DEBUG8_COMPARE_AT_SOF_WAIT		 (1L<<6)
4015 #define BCE_RPM_DEBUG8_COMPARE_AT_SOF_W3		 (1L<<7)
4016 #define BCE_RPM_DEBUG8_COMPARE_AT_SOF_W2		 (1L<<8)
4017 #define BCE_RPM_DEBUG8_EOF_W_LTEQ6_VLDBYTES		 (1L<<9)
4018 #define BCE_RPM_DEBUG8_EOF_W_LTEQ4_VLDBYTES		 (1L<<10)
4019 #define BCE_RPM_DEBUG8_NXT_EOF_W_12_VLDBYTES		 (1L<<11)
4020 #define BCE_RPM_DEBUG8_EOF_DET				 (1L<<12)
4021 #define BCE_RPM_DEBUG8_SOF_DET				 (1L<<13)
4022 #define BCE_RPM_DEBUG8_WAIT_4_SOF			 (1L<<14)
4023 #define BCE_RPM_DEBUG8_ALL_DONE			 (1L<<15)
4024 #define BCE_RPM_DEBUG8_THBUF_ADDR			 (0x7fL<<16)
4025 #define BCE_RPM_DEBUG8_BYTE_CTR			 (0xffL<<24)
4026 
4027 #define BCE_RPM_DEBUG9					0x000019a8
4028 #define BCE_RPM_DEBUG9_OUTFIFO_COUNT			 (0x7L<<0)
4029 #define BCE_RPM_DEBUG9_RDE_ACPI_RDY			 (1L<<3)
4030 #define BCE_RPM_DEBUG9_VLD_RD_ENTRY_CT			 (0x7L<<4)
4031 #define BCE_RPM_DEBUG9_OUTFIFO_OVERRUN_OCCURRED	 (1L<<28)
4032 #define BCE_RPM_DEBUG9_INFIFO_OVERRUN_OCCURRED		 (1L<<29)
4033 #define BCE_RPM_DEBUG9_ACPI_MATCH_INT			 (1L<<30)
4034 #define BCE_RPM_DEBUG9_ACPI_ENABLE_SYN			 (1L<<31)
4035 
4036 #define BCE_RPM_ACPI_DBG_BUF_W00			0x000019c0
4037 #define BCE_RPM_ACPI_DBG_BUF_W01			0x000019c4
4038 #define BCE_RPM_ACPI_DBG_BUF_W02			0x000019c8
4039 #define BCE_RPM_ACPI_DBG_BUF_W03			0x000019cc
4040 #define BCE_RPM_ACPI_DBG_BUF_W10			0x000019d0
4041 #define BCE_RPM_ACPI_DBG_BUF_W11			0x000019d4
4042 #define BCE_RPM_ACPI_DBG_BUF_W12			0x000019d8
4043 #define BCE_RPM_ACPI_DBG_BUF_W13			0x000019dc
4044 #define BCE_RPM_ACPI_DBG_BUF_W20			0x000019e0
4045 #define BCE_RPM_ACPI_DBG_BUF_W21			0x000019e4
4046 #define BCE_RPM_ACPI_DBG_BUF_W22			0x000019e8
4047 #define BCE_RPM_ACPI_DBG_BUF_W23			0x000019ec
4048 #define BCE_RPM_ACPI_DBG_BUF_W30			0x000019f0
4049 #define BCE_RPM_ACPI_DBG_BUF_W31			0x000019f4
4050 #define BCE_RPM_ACPI_DBG_BUF_W32			0x000019f8
4051 #define BCE_RPM_ACPI_DBG_BUF_W33			0x000019fc
4052 
4053 
4054 /*
4055  *  rlup_reg definition
4056  *  offset: 0x2000
4057  */
4058 #define BCE_RLUP_FTQ_CMD					0x000023f8
4059 #define BCE_RLUP_FTQ_CTL					0x000023fc
4060 #define BCE_RLUP_FTQ_CTL_MAX_DEPTH			(0x3ffL<<12)
4061 #define BCE_RLUP_FTQ_CTL_CUR_DEPTH			(0x3ffL<<22)
4062 
4063 
4064 /*
4065  *  rv2pcsr_reg definition
4066  *  offset: 0x2400
4067  */
4068 #define BCE_RV2PCSR_FTQ_CMD					0x000027f8
4069 #define BCE_RV2PCSR_FTQ_CTL					0x000027fc
4070 #define BCE_RV2PCSR_FTQ_CTL_MAX_DEPTH		(0x3ffL<<12)
4071 #define BCE_RV2PCSR_FTQ_CTL_CUR_DEPTH		(0x3ffL<<22)
4072 
4073 
4074 /*
4075  *  rdma_reg definition
4076  *  offset: 0x2c00
4077  */
4078 #define BCE_RDMA_FTQ_CMD					0x00002ff8
4079 #define BCE_RDMA_FTQ_CTL					0x00002ffc
4080 #define BCE_RDMA_FTQ_CTL_MAX_DEPTH			(0x3ffL<<12)
4081 #define BCE_RDMA_FTQ_CTL_CUR_DEPTH			(0x3ffL<<22)
4082 
4083 
4084 
4085 /*
4086  *  timer_reg definition
4087  *  offset: 0x4400
4088  */
4089 
4090 #define BCE_TIMER_COMMAND					0x00004400
4091 #define BCE_TIMER_COMMAND_ENABLED			(1L<<0)
4092 
4093 #define BCE_TIMER_STATUS					0x00004404
4094 #define BCE_TIMER_STATUS_CMP_FTQ_WAIT 		(1L<<0)
4095 #define BCE_TIMER_STATUS_POLL_PASS_CNT		(1L<<8)
4096 #define BCE_TIMER_STATUS_TMR1_CNT			(1L<<9)
4097 #define BCE_TIMER_STATUS_TMR2_CNT			(1L<<10)
4098 #define BCE_TIMER_STATUS_TMR3_CNT			(1L<<11)
4099 #define BCE_TIMER_STATUS_TMR4_CNT			(1L<<12)
4100 #define BCE_TIMER_STATUS_TMR5_CNT			(1L<<13)
4101 
4102 #define BCE_TIMER_25MHZ_FREE_RUN			0x00004448
4103 
4104 
4105 /*
4106  *  tsch_reg definition
4107  *  offset: 0x4c00
4108  */
4109 
4110 #define BCE_TSCH_FTQ_CMD					0x00004ff8
4111 #define BCE_TSCH_FTQ_CTL					0x00004ffc
4112 #define BCE_TSCH_FTQ_CTL_MAX_DEPTH			(0x3ffL<<12)
4113 #define BCE_TSCH_FTQ_CTL_CUR_DEPTH			(0x3ffL<<22)
4114 
4115 
4116 
4117 /*
4118  *  rbuf_reg definition
4119  *  offset: 0x200000
4120  */
4121 #define BCE_RBUF_COMMAND				0x00200000
4122 #define BCE_RBUF_COMMAND_ENABLED			 (1L<<0)
4123 #define BCE_RBUF_COMMAND_FREE_INIT			 (1L<<1)
4124 #define BCE_RBUF_COMMAND_RAM_INIT			 (1L<<2)
4125 #define BCE_RBUF_COMMAND_OVER_FREE			 (1L<<4)
4126 #define BCE_RBUF_COMMAND_ALLOC_REQ			 (1L<<5)
4127 
4128 #define BCE_RBUF_STATUS1				0x00200004
4129 #define BCE_RBUF_STATUS1_FREE_COUNT			 (0x3ffL<<0)
4130 
4131 #define BCE_RBUF_STATUS2				0x00200008
4132 #define BCE_RBUF_STATUS2_FREE_TAIL			 (0x3ffL<<0)
4133 #define BCE_RBUF_STATUS2_FREE_HEAD			 (0x3ffL<<16)
4134 
4135 #define BCE_RBUF_CONFIG				0x0020000c
4136 #define BCE_RBUF_CONFIG_XOFF_TRIP			 (0x3ffL<<0)
4137 #define BCE_RBUF_CONFIG_XON_TRIP			 (0x3ffL<<16)
4138 
4139 #define BCE_RBUF_FW_BUF_ALLOC				0x00200010
4140 #define BCE_RBUF_FW_BUF_ALLOC_VALUE			 (0x1ffL<<7)
4141 
4142 #define BCE_RBUF_FW_BUF_FREE				0x00200014
4143 #define BCE_RBUF_FW_BUF_FREE_COUNT			 (0x7fL<<0)
4144 #define BCE_RBUF_FW_BUF_FREE_TAIL			 (0x1ffL<<7)
4145 #define BCE_RBUF_FW_BUF_FREE_HEAD			 (0x1ffL<<16)
4146 
4147 #define BCE_RBUF_FW_BUF_SEL				0x00200018
4148 #define BCE_RBUF_FW_BUF_SEL_COUNT			 (0x7fL<<0)
4149 #define BCE_RBUF_FW_BUF_SEL_TAIL			 (0x1ffL<<7)
4150 #define BCE_RBUF_FW_BUF_SEL_HEAD			 (0x1ffL<<16)
4151 
4152 #define BCE_RBUF_CONFIG2				0x0020001c
4153 #define BCE_RBUF_CONFIG2_MAC_DROP_TRIP			 (0x3ffL<<0)
4154 #define BCE_RBUF_CONFIG2_MAC_KEEP_TRIP			 (0x3ffL<<16)
4155 
4156 #define BCE_RBUF_CONFIG3				0x00200020
4157 #define BCE_RBUF_CONFIG3_CU_DROP_TRIP			 (0x3ffL<<0)
4158 #define BCE_RBUF_CONFIG3_CU_KEEP_TRIP			 (0x3ffL<<16)
4159 
4160 #define BCE_RBUF_PKT_DATA				0x00208000
4161 #define BCE_RBUF_CLIST_DATA				0x00210000
4162 #define BCE_RBUF_BUF_DATA				0x00220000
4163 
4164 
4165 /*
4166  *  rv2p_reg definition
4167  *  offset: 0x2800
4168  */
4169 #define BCE_RV2P_COMMAND				0x00002800
4170 #define BCE_RV2P_COMMAND_ENABLED			 (1L<<0)
4171 #define BCE_RV2P_COMMAND_PROC1_INTRPT			 (1L<<1)
4172 #define BCE_RV2P_COMMAND_PROC2_INTRPT			 (1L<<2)
4173 #define BCE_RV2P_COMMAND_ABORT0			 (1L<<4)
4174 #define BCE_RV2P_COMMAND_ABORT1			 (1L<<5)
4175 #define BCE_RV2P_COMMAND_ABORT2			 (1L<<6)
4176 #define BCE_RV2P_COMMAND_ABORT3			 (1L<<7)
4177 #define BCE_RV2P_COMMAND_ABORT4			 (1L<<8)
4178 #define BCE_RV2P_COMMAND_ABORT5			 (1L<<9)
4179 #define BCE_RV2P_COMMAND_PROC1_RESET			 (1L<<16)
4180 #define BCE_RV2P_COMMAND_PROC2_RESET			 (1L<<17)
4181 #define BCE_RV2P_COMMAND_CTXIF_RESET			 (1L<<18)
4182 
4183 #define BCE_RV2P_STATUS				0x00002804
4184 #define BCE_RV2P_STATUS_ALWAYS_0			 (1L<<0)
4185 #define BCE_RV2P_STATUS_RV2P_GEN_STAT0_CNT		 (1L<<8)
4186 #define BCE_RV2P_STATUS_RV2P_GEN_STAT1_CNT		 (1L<<9)
4187 #define BCE_RV2P_STATUS_RV2P_GEN_STAT2_CNT		 (1L<<10)
4188 #define BCE_RV2P_STATUS_RV2P_GEN_STAT3_CNT		 (1L<<11)
4189 #define BCE_RV2P_STATUS_RV2P_GEN_STAT4_CNT		 (1L<<12)
4190 #define BCE_RV2P_STATUS_RV2P_GEN_STAT5_CNT		 (1L<<13)
4191 
4192 #define BCE_RV2P_CONFIG				0x00002808
4193 #define BCE_RV2P_CONFIG_STALL_PROC1			 (1L<<0)
4194 #define BCE_RV2P_CONFIG_STALL_PROC2			 (1L<<1)
4195 #define BCE_RV2P_CONFIG_PROC1_STALL_ON_ABORT0		 (1L<<8)
4196 #define BCE_RV2P_CONFIG_PROC1_STALL_ON_ABORT1		 (1L<<9)
4197 #define BCE_RV2P_CONFIG_PROC1_STALL_ON_ABORT2		 (1L<<10)
4198 #define BCE_RV2P_CONFIG_PROC1_STALL_ON_ABORT3		 (1L<<11)
4199 #define BCE_RV2P_CONFIG_PROC1_STALL_ON_ABORT4		 (1L<<12)
4200 #define BCE_RV2P_CONFIG_PROC1_STALL_ON_ABORT5		 (1L<<13)
4201 #define BCE_RV2P_CONFIG_PROC2_STALL_ON_ABORT0		 (1L<<16)
4202 #define BCE_RV2P_CONFIG_PROC2_STALL_ON_ABORT1		 (1L<<17)
4203 #define BCE_RV2P_CONFIG_PROC2_STALL_ON_ABORT2		 (1L<<18)
4204 #define BCE_RV2P_CONFIG_PROC2_STALL_ON_ABORT3		 (1L<<19)
4205 #define BCE_RV2P_CONFIG_PROC2_STALL_ON_ABORT4		 (1L<<20)
4206 #define BCE_RV2P_CONFIG_PROC2_STALL_ON_ABORT5		 (1L<<21)
4207 #define BCE_RV2P_CONFIG_PAGE_SIZE			 (0xfL<<24)
4208 #define BCE_RV2P_CONFIG_PAGE_SIZE_256			 (0L<<24)
4209 #define BCE_RV2P_CONFIG_PAGE_SIZE_512			 (1L<<24)
4210 #define BCE_RV2P_CONFIG_PAGE_SIZE_1K			 (2L<<24)
4211 #define BCE_RV2P_CONFIG_PAGE_SIZE_2K			 (3L<<24)
4212 #define BCE_RV2P_CONFIG_PAGE_SIZE_4K			 (4L<<24)
4213 #define BCE_RV2P_CONFIG_PAGE_SIZE_8K			 (5L<<24)
4214 #define BCE_RV2P_CONFIG_PAGE_SIZE_16K			 (6L<<24)
4215 #define BCE_RV2P_CONFIG_PAGE_SIZE_32K			 (7L<<24)
4216 #define BCE_RV2P_CONFIG_PAGE_SIZE_64K			 (8L<<24)
4217 #define BCE_RV2P_CONFIG_PAGE_SIZE_128K			 (9L<<24)
4218 #define BCE_RV2P_CONFIG_PAGE_SIZE_256K			 (10L<<24)
4219 #define BCE_RV2P_CONFIG_PAGE_SIZE_512K			 (11L<<24)
4220 #define BCE_RV2P_CONFIG_PAGE_SIZE_1M			 (12L<<24)
4221 
4222 #define BCE_RV2P_GEN_BFR_ADDR_0			0x00002810
4223 #define BCE_RV2P_GEN_BFR_ADDR_0_VALUE			 (0xffffL<<16)
4224 
4225 #define BCE_RV2P_GEN_BFR_ADDR_1			0x00002814
4226 #define BCE_RV2P_GEN_BFR_ADDR_1_VALUE			 (0xffffL<<16)
4227 
4228 #define BCE_RV2P_GEN_BFR_ADDR_2			0x00002818
4229 #define BCE_RV2P_GEN_BFR_ADDR_2_VALUE			 (0xffffL<<16)
4230 
4231 #define BCE_RV2P_GEN_BFR_ADDR_3			0x0000281c
4232 #define BCE_RV2P_GEN_BFR_ADDR_3_VALUE			 (0xffffL<<16)
4233 
4234 #define BCE_RV2P_INSTR_HIGH				0x00002830
4235 #define BCE_RV2P_INSTR_HIGH_HIGH			 (0x1fL<<0)
4236 
4237 #define BCE_RV2P_INSTR_LOW				0x00002834
4238 #define BCE_RV2P_PROC1_ADDR_CMD			0x00002838
4239 #define BCE_RV2P_PROC1_ADDR_CMD_ADD			 (0x3ffL<<0)
4240 #define BCE_RV2P_PROC1_ADDR_CMD_RDWR			 (1L<<31)
4241 
4242 #define BCE_RV2P_PROC2_ADDR_CMD			0x0000283c
4243 #define BCE_RV2P_PROC2_ADDR_CMD_ADD			 (0x3ffL<<0)
4244 #define BCE_RV2P_PROC2_ADDR_CMD_RDWR			 (1L<<31)
4245 
4246 #define BCE_RV2P_PROC1_GRC_DEBUG			0x00002840
4247 #define BCE_RV2P_PROC2_GRC_DEBUG			0x00002844
4248 #define BCE_RV2P_GRC_PROC_DEBUG			0x00002848
4249 #define BCE_RV2P_DEBUG_VECT_PEEK			0x0000284c
4250 #define BCE_RV2P_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
4251 #define BCE_RV2P_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
4252 #define BCE_RV2P_DEBUG_VECT_PEEK_1_SEL			 (0xfL<<12)
4253 #define BCE_RV2P_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
4254 #define BCE_RV2P_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
4255 #define BCE_RV2P_DEBUG_VECT_PEEK_2_SEL			 (0xfL<<28)
4256 
4257 #define BCE_RV2P_PFTQ_DATA				0x00002b40
4258 #define BCE_RV2P_PFTQ_CMD				0x00002b78
4259 #define BCE_RV2P_PFTQ_CMD_OFFSET			 (0x3ffL<<0)
4260 #define BCE_RV2P_PFTQ_CMD_WR_TOP			 (1L<<10)
4261 #define BCE_RV2P_PFTQ_CMD_WR_TOP_0			 (0L<<10)
4262 #define BCE_RV2P_PFTQ_CMD_WR_TOP_1			 (1L<<10)
4263 #define BCE_RV2P_PFTQ_CMD_SFT_RESET			 (1L<<25)
4264 #define BCE_RV2P_PFTQ_CMD_RD_DATA			 (1L<<26)
4265 #define BCE_RV2P_PFTQ_CMD_ADD_INTERVEN			 (1L<<27)
4266 #define BCE_RV2P_PFTQ_CMD_ADD_DATA			 (1L<<28)
4267 #define BCE_RV2P_PFTQ_CMD_INTERVENE_CLR		 (1L<<29)
4268 #define BCE_RV2P_PFTQ_CMD_POP				 (1L<<30)
4269 #define BCE_RV2P_PFTQ_CMD_BUSY				 (1L<<31)
4270 
4271 #define BCE_RV2P_PFTQ_CTL				0x00002b7c
4272 #define BCE_RV2P_PFTQ_CTL_INTERVENE			 (1L<<0)
4273 #define BCE_RV2P_PFTQ_CTL_OVERFLOW			 (1L<<1)
4274 #define BCE_RV2P_PFTQ_CTL_FORCE_INTERVENE		 (1L<<2)
4275 #define BCE_RV2P_PFTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
4276 #define BCE_RV2P_PFTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
4277 
4278 #define BCE_RV2P_TFTQ_DATA				0x00002b80
4279 #define BCE_RV2P_TFTQ_CMD				0x00002bb8
4280 #define BCE_RV2P_TFTQ_CMD_OFFSET			 (0x3ffL<<0)
4281 #define BCE_RV2P_TFTQ_CMD_WR_TOP			 (1L<<10)
4282 #define BCE_RV2P_TFTQ_CMD_WR_TOP_0			 (0L<<10)
4283 #define BCE_RV2P_TFTQ_CMD_WR_TOP_1			 (1L<<10)
4284 #define BCE_RV2P_TFTQ_CMD_SFT_RESET			 (1L<<25)
4285 #define BCE_RV2P_TFTQ_CMD_RD_DATA			 (1L<<26)
4286 #define BCE_RV2P_TFTQ_CMD_ADD_INTERVEN			 (1L<<27)
4287 #define BCE_RV2P_TFTQ_CMD_ADD_DATA			 (1L<<28)
4288 #define BCE_RV2P_TFTQ_CMD_INTERVENE_CLR		 (1L<<29)
4289 #define BCE_RV2P_TFTQ_CMD_POP				 (1L<<30)
4290 #define BCE_RV2P_TFTQ_CMD_BUSY				 (1L<<31)
4291 
4292 #define BCE_RV2P_TFTQ_CTL				0x00002bbc
4293 #define BCE_RV2P_TFTQ_CTL_INTERVENE			 (1L<<0)
4294 #define BCE_RV2P_TFTQ_CTL_OVERFLOW			 (1L<<1)
4295 #define BCE_RV2P_TFTQ_CTL_FORCE_INTERVENE		 (1L<<2)
4296 #define BCE_RV2P_TFTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
4297 #define BCE_RV2P_TFTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
4298 
4299 #define BCE_RV2P_MFTQ_DATA				0x00002bc0
4300 #define BCE_RV2P_MFTQ_CMD				0x00002bf8
4301 #define BCE_RV2P_MFTQ_CMD_OFFSET			 (0x3ffL<<0)
4302 #define BCE_RV2P_MFTQ_CMD_WR_TOP			 (1L<<10)
4303 #define BCE_RV2P_MFTQ_CMD_WR_TOP_0			 (0L<<10)
4304 #define BCE_RV2P_MFTQ_CMD_WR_TOP_1			 (1L<<10)
4305 #define BCE_RV2P_MFTQ_CMD_SFT_RESET			 (1L<<25)
4306 #define BCE_RV2P_MFTQ_CMD_RD_DATA			 (1L<<26)
4307 #define BCE_RV2P_MFTQ_CMD_ADD_INTERVEN			 (1L<<27)
4308 #define BCE_RV2P_MFTQ_CMD_ADD_DATA			 (1L<<28)
4309 #define BCE_RV2P_MFTQ_CMD_INTERVENE_CLR		 (1L<<29)
4310 #define BCE_RV2P_MFTQ_CMD_POP				 (1L<<30)
4311 #define BCE_RV2P_MFTQ_CMD_BUSY				 (1L<<31)
4312 
4313 #define BCE_RV2P_MFTQ_CTL				0x00002bfc
4314 #define BCE_RV2P_MFTQ_CTL_INTERVENE			 (1L<<0)
4315 #define BCE_RV2P_MFTQ_CTL_OVERFLOW			 (1L<<1)
4316 #define BCE_RV2P_MFTQ_CTL_FORCE_INTERVENE		 (1L<<2)
4317 #define BCE_RV2P_MFTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
4318 #define BCE_RV2P_MFTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
4319 
4320 
4321 /*
4322  *  mq_reg definition
4323  *  offset: 0x3c00
4324  */
4325 #define BCE_MQ_COMMAND								0x00003c00
4326 #define BCE_MQ_COMMAND_ENABLED						(1L<<0)
4327 #define BCE_MQ_COMMAND_INIT							(1L<<1)
4328 #define BCE_MQ_COMMAND_OVERFLOW						(1L<<4)
4329 #define BCE_MQ_COMMAND_WR_ERROR						(1L<<5)
4330 #define BCE_MQ_COMMAND_RD_ERROR						(1L<<6)
4331 #define BCE_MQ_COMMAND_IDB_CFG_ERROR				(1L<<7)
4332 #define BCE_MQ_COMMAND_IDB_OVERFLOW					(1L<<10)
4333 #define BCE_MQ_COMMAND_NO_BIN_ERROR					(1L<<11)
4334 #define BCE_MQ_COMMAND_NO_MAP_ERROR					(1L<<12)
4335 
4336 #define BCE_MQ_STATUS								0x00003c04
4337 #define BCE_MQ_STATUS_CTX_ACCESS_STAT				(1L<<16)
4338 #define BCE_MQ_STATUS_CTX_ACCESS64_STAT				(1L<<17)
4339 #define BCE_MQ_STATUS_PCI_STALL_STAT				(1L<<18)
4340 #define BCE_MQ_STATUS_IDB_OFLOW_STAT				(1L<<19)
4341 
4342 #define BCE_MQ_CONFIG								0x00003c08
4343 #define BCE_MQ_CONFIG_TX_HIGH_PRI					(1L<<0)
4344 #define BCE_MQ_CONFIG_HALT_DIS						(1L<<1)
4345 #define BCE_MQ_CONFIG_BIN_MQ_MODE					(1L<<2)
4346 #define BCE_MQ_CONFIG_DIS_IDB_DROP					(1L<<3)
4347 #define BCE_MQ_CONFIG_KNL_BYP_BLK_SIZE				(0x7L<<4)
4348 #define BCE_MQ_CONFIG_KNL_BYP_BLK_SIZE_256			(0L<<4)
4349 #define BCE_MQ_CONFIG_KNL_BYP_BLK_SIZE_512			(1L<<4)
4350 #define BCE_MQ_CONFIG_KNL_BYP_BLK_SIZE_1K			(2L<<4)
4351 #define BCE_MQ_CONFIG_KNL_BYP_BLK_SIZE_2K			(3L<<4)
4352 #define BCE_MQ_CONFIG_KNL_BYP_BLK_SIZE_4K			(4L<<4)
4353 #define BCE_MQ_CONFIG_MAX_DEPTH						(0x7fL<<8)
4354 #define BCE_MQ_CONFIG_CUR_DEPTH						(0x7fL<<20)
4355 
4356 #define BCE_MQ_ENQUEUE1								0x00003c0c
4357 #define BCE_MQ_ENQUEUE1_OFFSET						(0x3fL<<2)
4358 #define BCE_MQ_ENQUEUE1_CID							(0x3fffL<<8)
4359 #define BCE_MQ_ENQUEUE1_BYTE_MASK					(0xfL<<24)
4360 #define BCE_MQ_ENQUEUE1_KNL_MODE					(1L<<28)
4361 
4362 #define BCE_MQ_ENQUEUE2								0x00003c10
4363 #define BCE_MQ_BAD_WR_ADDR							0x00003c14
4364 #define BCE_MQ_BAD_RD_ADDR							0x00003c18
4365 #define BCE_MQ_KNL_BYP_WIND_START					0x00003c1c
4366 #define BCE_MQ_KNL_BYP_WIND_START_VALUE				(0xfffffL<<12)
4367 
4368 #define BCE_MQ_KNL_WIND_END							0x00003c20
4369 #define BCE_MQ_KNL_WIND_END_VALUE					(0xffffffL<<8)
4370 
4371 #define BCE_MQ_KNL_WRITE_MASK1						0x00003c24
4372 #define BCE_MQ_KNL_TX_MASK1							0x00003c28
4373 #define BCE_MQ_KNL_CMD_MASK1						0x00003c2c
4374 #define BCE_MQ_KNL_COND_ENQUEUE_MASK1				0x00003c30
4375 #define BCE_MQ_KNL_RX_V2P_MASK1						0x00003c34
4376 #define BCE_MQ_KNL_WRITE_MASK2						0x00003c38
4377 #define BCE_MQ_KNL_TX_MASK2							0x00003c3c
4378 #define BCE_MQ_KNL_CMD_MASK2						0x00003c40
4379 #define BCE_MQ_KNL_COND_ENQUEUE_MASK2				0x00003c44
4380 #define BCE_MQ_KNL_RX_V2P_MASK2						0x00003c48
4381 #define BCE_MQ_KNL_BYP_WRITE_MASK1					0x00003c4c
4382 #define BCE_MQ_KNL_BYP_TX_MASK1						0x00003c50
4383 #define BCE_MQ_KNL_BYP_CMD_MASK1					0x00003c54
4384 #define BCE_MQ_KNL_BYP_COND_ENQUEUE_MASK1			0x00003c58
4385 #define BCE_MQ_KNL_BYP_RX_V2P_MASK1					0x00003c5c
4386 #define BCE_MQ_KNL_BYP_WRITE_MASK2					0x00003c60
4387 #define BCE_MQ_KNL_BYP_TX_MASK2						0x00003c64
4388 #define BCE_MQ_KNL_BYP_CMD_MASK2					0x00003c68
4389 #define BCE_MQ_KNL_BYP_COND_ENQUEUE_MASK2			0x00003c6c
4390 #define BCE_MQ_KNL_BYP_RX_V2P_MASK2					0x00003c70
4391 #define BCE_MQ_MEM_WR_ADDR							0x00003c74
4392 #define BCE_MQ_MEM_WR_ADDR_VALUE					(0x3fL<<0)
4393 
4394 #define BCE_MQ_MEM_WR_DATA0							0x00003c78
4395 #define BCE_MQ_MEM_WR_DATA0_VALUE					(0xffffffffL<<0)
4396 
4397 #define BCE_MQ_MEM_WR_DATA1							0x00003c7c
4398 #define BCE_MQ_MEM_WR_DATA1_VALUE					(0xffffffffL<<0)
4399 
4400 #define BCE_MQ_MEM_WR_DATA2							0x00003c80
4401 #define BCE_MQ_MEM_WR_DATA2_VALUE					(0x3fffffffL<<0)
4402 #define BCE_MQ_MEM_WR_DATA2_VALUE_XI				(0x7fffffffL<<0)
4403 
4404 #define BCE_MQ_MEM_RD_ADDR							0x00003c84
4405 #define BCE_MQ_MEM_RD_ADDR_VALUE					(0x3fL<<0)
4406 
4407 #define BCE_MQ_MEM_RD_DATA0							0x00003c88
4408 #define BCE_MQ_MEM_RD_DATA0_VALUE					(0xffffffffL<<0)
4409 
4410 #define BCE_MQ_MEM_RD_DATA1							0x00003c8c
4411 #define BCE_MQ_MEM_RD_DATA1_VALUE					(0xffffffffL<<0)
4412 
4413 #define BCE_MQ_MEM_RD_DATA2							0x00003c90
4414 #define BCE_MQ_MEM_RD_DATA2_VALUE					(0x3fffffffL<<0)
4415 #define BCE_MQ_MEM_RD_DATA2_VALUE_XI				(0x7fffffffL<<0)
4416 
4417 #define BCE_MQ_CONFIG2								0x00003d00
4418 #define BCE_MQ_CONFIG2_CONT_SZ						(0x7L<<4)
4419 #define BCE_MQ_CONFIG2_FIRST_L4L5					(0x1fL<<8)
4420 
4421 #define BCE_MQ_MAP_L2_3								0x00003d2c
4422 #define BCE_MQ_MAP_L2_3_MQ_OFFSET					(0xffL<<0)
4423 #define BCE_MQ_MAP_L2_3_SZ							(0x3L<<8)
4424 #define BCE_MQ_MAP_L2_3_CTX_OFFSET					(0x2ffL<<10)
4425 #define BCE_MQ_MAP_L2_3_BIN_OFFSET					(0x7L<<23)
4426 #define BCE_MQ_MAP_L2_3_ARM							(0x3L<<26)
4427 #define BCE_MQ_MAP_L2_3_ENA							(0x1L<<31)
4428 #define BCE_MQ_MAP_L2_3_DEFAULT						0x82004646
4429 
4430 #define BCE_MQ_MAP_L2_5								0x00003d34
4431 #define BCE_MQ_MAP_L2_5_MQ_OFFSET					(0xffL<<0)
4432 #define BCE_MQ_MAP_L2_5_SZ							(0x3L<<8)
4433 #define BCE_MQ_MAP_L2_5_CTX_OFFSET					(0x2ffL<<10)
4434 #define BCE_MQ_MAP_L2_5_BIN_OFFSET					(0x7L<<23)
4435 #define BCE_MQ_MAP_L2_5_ARM							(0x3L<<26)
4436 #define BCE_MQ_MAP_L2_5_ENA							(0x1L<<31)
4437 #define BCE_MQ_MAP_L2_5_DEFAULT						0x83000b08
4438 
4439 
4440 /*
4441  *  csch_reg definition
4442  *  offset: 0x4000
4443  */
4444 #define BCE_CSCH_COMMAND							0x00004000
4445 #define BCE_CSCH_CH_FTQ_CMD							0x000043f8
4446 #define BCE_CSCH_CH_FTQ_CTL							0x000043fc
4447 #define BCE_CSCH_CH_FTQ_CTL_MAX_DEPTH				(0x3ffL<<12)
4448 #define BCE_CSCH_CH_FTQ_CTL_CUR_DEPTH				(0x3ffL<<22)
4449 
4450 
4451 /*
4452  *  tbdr_reg definition
4453  *  offset: 0x5000
4454  */
4455 #define BCE_TBDR_COMMAND							0x00005000
4456 #define BCE_TBDR_COMMAND_ENABLE						(1L<<0)
4457 #define BCE_TBDR_COMMAND_SOFT_RST					(1L<<1)
4458 #define BCE_TBDR_COMMAND_MSTR_ABORT					(1L<<4)
4459 
4460 #define BCE_TBDR_STATUS								0x00005004
4461 #define BCE_TBDR_STATUS_DMA_WAIT					(1L<<0)
4462 #define BCE_TBDR_STATUS_FTQ_WAIT					(1L<<1)
4463 #define BCE_TBDR_STATUS_FIFO_OVERFLOW				(1L<<2)
4464 #define BCE_TBDR_STATUS_FIFO_UNDERFLOW				(1L<<3)
4465 #define BCE_TBDR_STATUS_SEARCHMISS_ERROR			(1L<<4)
4466 #define BCE_TBDR_STATUS_FTQ_ENTRY_CNT				(1L<<5)
4467 #define BCE_TBDR_STATUS_BURST_CNT					(1L<<6)
4468 
4469 #define BCE_TBDR_CONFIG								0x00005008
4470 #define BCE_TBDR_CONFIG_MAX_BDS						(0xffL<<0)
4471 #define BCE_TBDR_CONFIG_SWAP_MODE					(1L<<8)
4472 #define BCE_TBDR_CONFIG_PRIORITY					(1L<<9)
4473 #define BCE_TBDR_CONFIG_CACHE_NEXT_PAGE_PTRS		(1L<<10)
4474 #define BCE_TBDR_CONFIG_PAGE_SIZE			 		(0xfL<<24)
4475 #define BCE_TBDR_CONFIG_PAGE_SIZE_256				(0L<<24)
4476 #define BCE_TBDR_CONFIG_PAGE_SIZE_512				(1L<<24)
4477 #define BCE_TBDR_CONFIG_PAGE_SIZE_1K				(2L<<24)
4478 #define BCE_TBDR_CONFIG_PAGE_SIZE_2K				(3L<<24)
4479 #define BCE_TBDR_CONFIG_PAGE_SIZE_4K				(4L<<24)
4480 #define BCE_TBDR_CONFIG_PAGE_SIZE_8K				(5L<<24)
4481 #define BCE_TBDR_CONFIG_PAGE_SIZE_16K				(6L<<24)
4482 #define BCE_TBDR_CONFIG_PAGE_SIZE_32K				(7L<<24)
4483 #define BCE_TBDR_CONFIG_PAGE_SIZE_64K				(8L<<24)
4484 #define BCE_TBDR_CONFIG_PAGE_SIZE_128K				(9L<<24)
4485 #define BCE_TBDR_CONFIG_PAGE_SIZE_256K				(10L<<24)
4486 #define BCE_TBDR_CONFIG_PAGE_SIZE_512K				(11L<<24)
4487 #define BCE_TBDR_CONFIG_PAGE_SIZE_1M				(12L<<24)
4488 
4489 #define BCE_TBDR_DEBUG_VECT_PEEK					0x0000500c
4490 #define BCE_TBDR_DEBUG_VECT_PEEK_1_VALUE			(0x7ffL<<0)
4491 #define BCE_TBDR_DEBUG_VECT_PEEK_1_PEEK_EN			(1L<<11)
4492 #define BCE_TBDR_DEBUG_VECT_PEEK_1_SEL				(0xfL<<12)
4493 #define BCE_TBDR_DEBUG_VECT_PEEK_2_VALUE			(0x7ffL<<16)
4494 #define BCE_TBDR_DEBUG_VECT_PEEK_2_PEEK_EN			(1L<<27)
4495 #define BCE_TBDR_DEBUG_VECT_PEEK_2_SEL				(0xfL<<28)
4496 
4497 #define BCE_TBDR_FTQ_DATA							0x000053c0
4498 #define BCE_TBDR_FTQ_CMD							0x000053f8
4499 #define BCE_TBDR_FTQ_CMD_OFFSET						(0x3ffL<<0)
4500 #define BCE_TBDR_FTQ_CMD_WR_TOP						(1L<<10)
4501 #define BCE_TBDR_FTQ_CMD_WR_TOP_0					(0L<<10)
4502 #define BCE_TBDR_FTQ_CMD_WR_TOP_1					(1L<<10)
4503 #define BCE_TBDR_FTQ_CMD_SFT_RESET					(1L<<25)
4504 #define BCE_TBDR_FTQ_CMD_RD_DATA					(1L<<26)
4505 #define BCE_TBDR_FTQ_CMD_ADD_INTERVEN				(1L<<27)
4506 #define BCE_TBDR_FTQ_CMD_ADD_DATA					(1L<<28)
4507 #define BCE_TBDR_FTQ_CMD_INTERVENE_CLR				(1L<<29)
4508 #define BCE_TBDR_FTQ_CMD_POP						(1L<<30)
4509 #define BCE_TBDR_FTQ_CMD_BUSY						(1L<<31)
4510 
4511 #define BCE_TBDR_FTQ_CTL							0x000053fc
4512 #define BCE_TBDR_FTQ_CTL_INTERVENE					(1L<<0)
4513 #define BCE_TBDR_FTQ_CTL_OVERFLOW					(1L<<1)
4514 #define BCE_TBDR_FTQ_CTL_FORCE_INTERVENE			(1L<<2)
4515 #define BCE_TBDR_FTQ_CTL_MAX_DEPTH					(0x3ffL<<12)
4516 #define BCE_TBDR_FTQ_CTL_CUR_DEPTH					(0x3ffL<<22)
4517 
4518 
4519 /*
4520  *  tdma_reg definition
4521  *  offset: 0x5c00
4522  */
4523 #define BCE_TDMA_COMMAND							0x00005c00
4524 #define BCE_TDMA_COMMAND_ENABLED					(1L<<0)
4525 #define BCE_TDMA_COMMAND_MASTER_ABORT				(1L<<4)
4526 #define BCE_TDMA_COMMAND_BAD_L2_LENGTH_ABORT		(1L<<7)
4527 
4528 #define BCE_TDMA_STATUS								0x00005c04
4529 #define BCE_TDMA_STATUS_DMA_WAIT					(1L<<0)
4530 #define BCE_TDMA_STATUS_PAYLOAD_WAIT				(1L<<1)
4531 #define BCE_TDMA_STATUS_PATCH_FTQ_WAIT				(1L<<2)
4532 #define BCE_TDMA_STATUS_LOCK_WAIT			 (1L<<3)
4533 #define BCE_TDMA_STATUS_FTQ_ENTRY_CNT			 (1L<<16)
4534 #define BCE_TDMA_STATUS_BURST_CNT			 (1L<<17)
4535 
4536 #define BCE_TDMA_CONFIG				0x00005c08
4537 #define BCE_TDMA_CONFIG_ONE_DMA			 (1L<<0)
4538 #define BCE_TDMA_CONFIG_ONE_RECORD			 (1L<<1)
4539 #define BCE_TDMA_CONFIG_LIMIT_SZ			 (0xfL<<4)
4540 #define BCE_TDMA_CONFIG_LIMIT_SZ_64			 (0L<<4)
4541 #define BCE_TDMA_CONFIG_LIMIT_SZ_128			 (0x4L<<4)
4542 #define BCE_TDMA_CONFIG_LIMIT_SZ_256			 (0x6L<<4)
4543 #define BCE_TDMA_CONFIG_LIMIT_SZ_512			 (0x8L<<4)
4544 #define BCE_TDMA_CONFIG_LINE_SZ			 (0xfL<<8)
4545 #define BCE_TDMA_CONFIG_LINE_SZ_64			 (0L<<8)
4546 #define BCE_TDMA_CONFIG_LINE_SZ_128			 (4L<<8)
4547 #define BCE_TDMA_CONFIG_LINE_SZ_256			 (6L<<8)
4548 #define BCE_TDMA_CONFIG_LINE_SZ_512			 (8L<<8)
4549 #define BCE_TDMA_CONFIG_ALIGN_ENA			 (1L<<15)
4550 #define BCE_TDMA_CONFIG_CHK_L2_BD			 (1L<<16)
4551 #define BCE_TDMA_CONFIG_FIFO_CMP			 (0xfL<<20)
4552 
4553 #define BCE_TDMA_PAYLOAD_PROD				0x00005c0c
4554 #define BCE_TDMA_PAYLOAD_PROD_VALUE			 (0x1fffL<<3)
4555 
4556 #define BCE_TDMA_DBG_WATCHDOG				0x00005c10
4557 #define BCE_TDMA_DBG_TRIGGER				0x00005c14
4558 #define BCE_TDMA_DMAD_FSM				0x00005c80
4559 #define BCE_TDMA_DMAD_FSM_BD_INVLD			 (1L<<0)
4560 #define BCE_TDMA_DMAD_FSM_PUSH				 (0xfL<<4)
4561 #define BCE_TDMA_DMAD_FSM_ARB_TBDC			 (0x3L<<8)
4562 #define BCE_TDMA_DMAD_FSM_ARB_CTX			 (1L<<12)
4563 #define BCE_TDMA_DMAD_FSM_DR_INTF			 (1L<<16)
4564 #define BCE_TDMA_DMAD_FSM_DMAD				 (0x7L<<20)
4565 #define BCE_TDMA_DMAD_FSM_BD				 (0xfL<<24)
4566 
4567 #define BCE_TDMA_DMAD_STATUS				0x00005c84
4568 #define BCE_TDMA_DMAD_STATUS_RHOLD_PUSH_ENTRY		 (0x3L<<0)
4569 #define BCE_TDMA_DMAD_STATUS_RHOLD_DMAD_ENTRY		 (0x3L<<4)
4570 #define BCE_TDMA_DMAD_STATUS_RHOLD_BD_ENTRY		 (0x3L<<8)
4571 #define BCE_TDMA_DMAD_STATUS_IFTQ_ENUM			 (0xfL<<12)
4572 
4573 #define BCE_TDMA_DR_INTF_FSM				0x00005c88
4574 #define BCE_TDMA_DR_INTF_FSM_L2_COMP			 (0x3L<<0)
4575 #define BCE_TDMA_DR_INTF_FSM_TPATQ			 (0x7L<<4)
4576 #define BCE_TDMA_DR_INTF_FSM_TPBUF			 (0x3L<<8)
4577 #define BCE_TDMA_DR_INTF_FSM_DR_BUF			 (0x7L<<12)
4578 #define BCE_TDMA_DR_INTF_FSM_DMAD			 (0x7L<<16)
4579 
4580 #define BCE_TDMA_DR_INTF_STATUS			0x00005c8c
4581 #define BCE_TDMA_DR_INTF_STATUS_HOLE_PHASE		 (0x7L<<0)
4582 #define BCE_TDMA_DR_INTF_STATUS_DATA_AVAIL		 (0x3L<<4)
4583 #define BCE_TDMA_DR_INTF_STATUS_SHIFT_ADDR		 (0x7L<<8)
4584 #define BCE_TDMA_DR_INTF_STATUS_NXT_PNTR		 (0xfL<<12)
4585 #define BCE_TDMA_DR_INTF_STATUS_BYTE_COUNT		 (0x7L<<16)
4586 
4587 #define BCE_TDMA_FTQ_DATA				0x00005fc0
4588 #define BCE_TDMA_FTQ_CMD				0x00005ff8
4589 #define BCE_TDMA_FTQ_CMD_OFFSET			 (0x3ffL<<0)
4590 #define BCE_TDMA_FTQ_CMD_WR_TOP			 (1L<<10)
4591 #define BCE_TDMA_FTQ_CMD_WR_TOP_0			 (0L<<10)
4592 #define BCE_TDMA_FTQ_CMD_WR_TOP_1			 (1L<<10)
4593 #define BCE_TDMA_FTQ_CMD_SFT_RESET			 (1L<<25)
4594 #define BCE_TDMA_FTQ_CMD_RD_DATA			 (1L<<26)
4595 #define BCE_TDMA_FTQ_CMD_ADD_INTERVEN			 (1L<<27)
4596 #define BCE_TDMA_FTQ_CMD_ADD_DATA			 (1L<<28)
4597 #define BCE_TDMA_FTQ_CMD_INTERVENE_CLR			 (1L<<29)
4598 #define BCE_TDMA_FTQ_CMD_POP				 (1L<<30)
4599 #define BCE_TDMA_FTQ_CMD_BUSY				 (1L<<31)
4600 
4601 #define BCE_TDMA_FTQ_CTL				0x00005ffc
4602 #define BCE_TDMA_FTQ_CTL_INTERVENE			 (1L<<0)
4603 #define BCE_TDMA_FTQ_CTL_OVERFLOW			 (1L<<1)
4604 #define BCE_TDMA_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
4605 #define BCE_TDMA_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
4606 #define BCE_TDMA_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
4607 
4608 
4609 /*
4610  *  nvm_reg definition
4611  *  offset: 0x6400
4612  */
4613 #define BCE_NVM_COMMAND				0x00006400
4614 #define BCE_NVM_COMMAND_RST				 (1L<<0)
4615 #define BCE_NVM_COMMAND_DONE				 (1L<<3)
4616 #define BCE_NVM_COMMAND_DOIT				 (1L<<4)
4617 #define BCE_NVM_COMMAND_WR				 (1L<<5)
4618 #define BCE_NVM_COMMAND_ERASE				 (1L<<6)
4619 #define BCE_NVM_COMMAND_FIRST				 (1L<<7)
4620 #define BCE_NVM_COMMAND_LAST				 (1L<<8)
4621 #define BCE_NVM_COMMAND_WREN				 (1L<<16)
4622 #define BCE_NVM_COMMAND_WRDI				 (1L<<17)
4623 #define BCE_NVM_COMMAND_EWSR				 (1L<<18)
4624 #define BCE_NVM_COMMAND_WRSR				 (1L<<19)
4625 
4626 #define BCE_NVM_STATUS					0x00006404
4627 #define BCE_NVM_STATUS_PI_FSM_STATE			 (0xfL<<0)
4628 #define BCE_NVM_STATUS_EE_FSM_STATE			 (0xfL<<4)
4629 #define BCE_NVM_STATUS_EQ_FSM_STATE			 (0xfL<<8)
4630 
4631 #define BCE_NVM_WRITE					0x00006408
4632 #define BCE_NVM_WRITE_NVM_WRITE_VALUE			 (0xffffffffL<<0)
4633 #define BCE_NVM_WRITE_NVM_WRITE_VALUE_BIT_BANG		 (0L<<0)
4634 #define BCE_NVM_WRITE_NVM_WRITE_VALUE_EECLK		 (1L<<0)
4635 #define BCE_NVM_WRITE_NVM_WRITE_VALUE_EEDATA		 (2L<<0)
4636 #define BCE_NVM_WRITE_NVM_WRITE_VALUE_SCLK		 (4L<<0)
4637 #define BCE_NVM_WRITE_NVM_WRITE_VALUE_CS_B		 (8L<<0)
4638 #define BCE_NVM_WRITE_NVM_WRITE_VALUE_SO		 (16L<<0)
4639 #define BCE_NVM_WRITE_NVM_WRITE_VALUE_SI		 (32L<<0)
4640 
4641 #define BCE_NVM_ADDR					0x0000640c
4642 #define BCE_NVM_ADDR_NVM_ADDR_VALUE			 (0xffffffL<<0)
4643 #define BCE_NVM_ADDR_NVM_ADDR_VALUE_BIT_BANG		 (0L<<0)
4644 #define BCE_NVM_ADDR_NVM_ADDR_VALUE_EECLK		 (1L<<0)
4645 #define BCE_NVM_ADDR_NVM_ADDR_VALUE_EEDATA		 (2L<<0)
4646 #define BCE_NVM_ADDR_NVM_ADDR_VALUE_SCLK		 (4L<<0)
4647 #define BCE_NVM_ADDR_NVM_ADDR_VALUE_CS_B		 (8L<<0)
4648 #define BCE_NVM_ADDR_NVM_ADDR_VALUE_SO			 (16L<<0)
4649 #define BCE_NVM_ADDR_NVM_ADDR_VALUE_SI			 (32L<<0)
4650 
4651 #define BCE_NVM_READ					0x00006410
4652 #define BCE_NVM_READ_NVM_READ_VALUE			 (0xffffffffL<<0)
4653 #define BCE_NVM_READ_NVM_READ_VALUE_BIT_BANG		 (0L<<0)
4654 #define BCE_NVM_READ_NVM_READ_VALUE_EECLK		 (1L<<0)
4655 #define BCE_NVM_READ_NVM_READ_VALUE_EEDATA		 (2L<<0)
4656 #define BCE_NVM_READ_NVM_READ_VALUE_SCLK		 (4L<<0)
4657 #define BCE_NVM_READ_NVM_READ_VALUE_CS_B		 (8L<<0)
4658 #define BCE_NVM_READ_NVM_READ_VALUE_SO			 (16L<<0)
4659 #define BCE_NVM_READ_NVM_READ_VALUE_SI			 (32L<<0)
4660 
4661 #define BCE_NVM_CFG1					0x00006414
4662 #define BCE_NVM_CFG1_FLASH_MODE			 (1L<<0)
4663 #define BCE_NVM_CFG1_BUFFER_MODE			 (1L<<1)
4664 #define BCE_NVM_CFG1_PASS_MODE				 (1L<<2)
4665 #define BCE_NVM_CFG1_BITBANG_MODE			 (1L<<3)
4666 #define BCE_NVM_CFG1_STATUS_BIT			 (0x7L<<4)
4667 #define BCE_NVM_CFG1_STATUS_BIT_FLASH_RDY		 (0L<<4)
4668 #define BCE_NVM_CFG1_STATUS_BIT_BUFFER_RDY		 (7L<<4)
4669 #define BCE_NVM_CFG1_SPI_CLK_DIV			 (0xfL<<7)
4670 #define BCE_NVM_CFG1_SEE_CLK_DIV			 (0x7ffL<<11)
4671 #define BCE_NVM_CFG1_PROTECT_MODE			 (1L<<24)
4672 #define BCE_NVM_CFG1_FLASH_SIZE			 (1L<<25)
4673 #define BCE_NVM_CFG1_COMPAT_BYPASSS			 (1L<<31)
4674 
4675 #define BCE_NVM_CFG2					0x00006418
4676 #define BCE_NVM_CFG2_ERASE_CMD				 (0xffL<<0)
4677 #define BCE_NVM_CFG2_DUMMY				 (0xffL<<8)
4678 #define BCE_NVM_CFG2_STATUS_CMD			 (0xffL<<16)
4679 
4680 #define BCE_NVM_CFG3					0x0000641c
4681 #define BCE_NVM_CFG3_BUFFER_RD_CMD			 (0xffL<<0)
4682 #define BCE_NVM_CFG3_WRITE_CMD				 (0xffL<<8)
4683 #define BCE_NVM_CFG3_BUFFER_WRITE_CMD			 (0xffL<<16)
4684 #define BCE_NVM_CFG3_READ_CMD				 (0xffL<<24)
4685 
4686 #define BCE_NVM_SW_ARB					0x00006420
4687 #define BCE_NVM_SW_ARB_ARB_REQ_SET0			 (1L<<0)
4688 #define BCE_NVM_SW_ARB_ARB_REQ_SET1			 (1L<<1)
4689 #define BCE_NVM_SW_ARB_ARB_REQ_SET2			 (1L<<2)
4690 #define BCE_NVM_SW_ARB_ARB_REQ_SET3			 (1L<<3)
4691 #define BCE_NVM_SW_ARB_ARB_REQ_CLR0			 (1L<<4)
4692 #define BCE_NVM_SW_ARB_ARB_REQ_CLR1			 (1L<<5)
4693 #define BCE_NVM_SW_ARB_ARB_REQ_CLR2			 (1L<<6)
4694 #define BCE_NVM_SW_ARB_ARB_REQ_CLR3			 (1L<<7)
4695 #define BCE_NVM_SW_ARB_ARB_ARB0			 (1L<<8)
4696 #define BCE_NVM_SW_ARB_ARB_ARB1			 (1L<<9)
4697 #define BCE_NVM_SW_ARB_ARB_ARB2			 (1L<<10)
4698 #define BCE_NVM_SW_ARB_ARB_ARB3			 (1L<<11)
4699 #define BCE_NVM_SW_ARB_REQ0				 (1L<<12)
4700 #define BCE_NVM_SW_ARB_REQ1				 (1L<<13)
4701 #define BCE_NVM_SW_ARB_REQ2				 (1L<<14)
4702 #define BCE_NVM_SW_ARB_REQ3				 (1L<<15)
4703 
4704 #define BCE_NVM_ACCESS_ENABLE				0x00006424
4705 #define BCE_NVM_ACCESS_ENABLE_EN			 (1L<<0)
4706 #define BCE_NVM_ACCESS_ENABLE_WR_EN			 (1L<<1)
4707 
4708 #define BCE_NVM_WRITE1					0x00006428
4709 #define BCE_NVM_WRITE1_WREN_CMD			 (0xffL<<0)
4710 #define BCE_NVM_WRITE1_WRDI_CMD			 (0xffL<<8)
4711 #define BCE_NVM_WRITE1_SR_DATA				 (0xffL<<16)
4712 
4713 
4714 /*
4715  *  hc_reg definition
4716  *  offset: 0x6800
4717  */
4718 #define BCE_HC_COMMAND					0x00006800
4719 #define BCE_HC_COMMAND_ENABLE				 (1L<<0)
4720 #define BCE_HC_COMMAND_SKIP_ABORT			 (1L<<4)
4721 #define BCE_HC_COMMAND_COAL_NOW			 (1L<<16)
4722 #define BCE_HC_COMMAND_COAL_NOW_WO_INT			 (1L<<17)
4723 #define BCE_HC_COMMAND_STATS_NOW			 (1L<<18)
4724 #define BCE_HC_COMMAND_FORCE_INT			 (0x3L<<19)
4725 #define BCE_HC_COMMAND_FORCE_INT_NULL			 (0L<<19)
4726 #define BCE_HC_COMMAND_FORCE_INT_HIGH			 (1L<<19)
4727 #define BCE_HC_COMMAND_FORCE_INT_LOW			 (2L<<19)
4728 #define BCE_HC_COMMAND_FORCE_INT_FREE			 (3L<<19)
4729 #define BCE_HC_COMMAND_CLR_STAT_NOW			 (1L<<21)
4730 #define BCE_HC_COMMAND_MAIN_PWR_INT			 (1L<<22)
4731 #define BCE_HC_COMMAND_COAL_ON_NEXT_EVENT		 (1L<<27)
4732 
4733 #define BCE_HC_STATUS					0x00006804
4734 #define BCE_HC_STATUS_MASTER_ABORT			 (1L<<0)
4735 #define BCE_HC_STATUS_PARITY_ERROR_STATE		 (1L<<1)
4736 #define BCE_HC_STATUS_PCI_CLK_CNT_STAT			 (1L<<16)
4737 #define BCE_HC_STATUS_CORE_CLK_CNT_STAT		 (1L<<17)
4738 #define BCE_HC_STATUS_NUM_STATUS_BLOCKS_STAT		 (1L<<18)
4739 #define BCE_HC_STATUS_NUM_INT_GEN_STAT			 (1L<<19)
4740 #define BCE_HC_STATUS_NUM_INT_MBOX_WR_STAT		 (1L<<20)
4741 #define BCE_HC_STATUS_CORE_CLKS_TO_HW_INTACK_STAT	 (1L<<23)
4742 #define BCE_HC_STATUS_CORE_CLKS_TO_SW_INTACK_STAT	 (1L<<24)
4743 #define BCE_HC_STATUS_CORE_CLKS_DURING_SW_INTACK_STAT	 (1L<<25)
4744 
4745 #define BCE_HC_CONFIG					0x00006808
4746 #define BCE_HC_CONFIG_COLLECT_STATS			 (1L<<0)
4747 #define BCE_HC_CONFIG_RX_TMR_MODE			 (1L<<1)
4748 #define BCE_HC_CONFIG_TX_TMR_MODE			 (1L<<2)
4749 #define BCE_HC_CONFIG_COM_TMR_MODE			 (1L<<3)
4750 #define BCE_HC_CONFIG_CMD_TMR_MODE			 (1L<<4)
4751 #define BCE_HC_CONFIG_STATISTIC_PRIORITY		 (1L<<5)
4752 #define BCE_HC_CONFIG_STATUS_PRIORITY			 (1L<<6)
4753 #define BCE_HC_CONFIG_STAT_MEM_ADDR			 (0xffL<<8)
4754 #define BCE_HC_CONFIG_PER_MODE				 (1L<<16)
4755 #define BCE_HC_CONFIG_ONE_SHOT				 (1L<<17)
4756 #define BCE_HC_CONFIG_USE_INT_PARAM			 (1L<<18)
4757 #define BCE_HC_CONFIG_SET_MASK_AT_RD			 (1L<<19)
4758 #define BCE_HC_CONFIG_PER_COLLECT_LIMIT		 (0xfL<<20)
4759 #define BCE_HC_CONFIG_SB_ADDR_INC			 (0x7L<<24)
4760 #define BCE_HC_CONFIG_SB_ADDR_INC_64B			 (0L<<24)
4761 #define BCE_HC_CONFIG_SB_ADDR_INC_128B			 (1L<<24)
4762 #define BCE_HC_CONFIG_SB_ADDR_INC_256B			 (2L<<24)
4763 #define BCE_HC_CONFIG_SB_ADDR_INC_512B			 (3L<<24)
4764 #define BCE_HC_CONFIG_SB_ADDR_INC_1024B		 (4L<<24)
4765 #define BCE_HC_CONFIG_SB_ADDR_INC_2048B		 (5L<<24)
4766 #define BCE_HC_CONFIG_SB_ADDR_INC_4096B		 (6L<<24)
4767 #define BCE_HC_CONFIG_SB_ADDR_INC_8192B		 (7L<<24)
4768 #define BCE_HC_CONFIG_GEN_STAT_AVG_INTR		 (1L<<29)
4769 #define BCE_HC_CONFIG_UNMASK_ALL			 (1L<<30)
4770 #define BCE_HC_CONFIG_TX_SEL				 (1L<<31)
4771 
4772 #define BCE_HC_ATTN_BITS_ENABLE			0x0000680c
4773 #define BCE_HC_STATUS_ADDR_L				0x00006810
4774 #define BCE_HC_STATUS_ADDR_H				0x00006814
4775 #define BCE_HC_STATISTICS_ADDR_L			0x00006818
4776 #define BCE_HC_STATISTICS_ADDR_H			0x0000681c
4777 #define BCE_HC_TX_QUICK_CONS_TRIP			0x00006820
4778 #define BCE_HC_TX_QUICK_CONS_TRIP_VALUE		 (0xffL<<0)
4779 #define BCE_HC_TX_QUICK_CONS_TRIP_INT			 (0xffL<<16)
4780 
4781 #define BCE_HC_COMP_PROD_TRIP				0x00006824
4782 #define BCE_HC_COMP_PROD_TRIP_VALUE			 (0xffL<<0)
4783 #define BCE_HC_COMP_PROD_TRIP_INT			 (0xffL<<16)
4784 
4785 #define BCE_HC_RX_QUICK_CONS_TRIP			0x00006828
4786 #define BCE_HC_RX_QUICK_CONS_TRIP_VALUE		 (0xffL<<0)
4787 #define BCE_HC_RX_QUICK_CONS_TRIP_INT			 (0xffL<<16)
4788 
4789 #define BCE_HC_RX_TICKS				0x0000682c
4790 #define BCE_HC_RX_TICKS_VALUE				 (0x3ffL<<0)
4791 #define BCE_HC_RX_TICKS_INT				 (0x3ffL<<16)
4792 
4793 #define BCE_HC_TX_TICKS				0x00006830
4794 #define BCE_HC_TX_TICKS_VALUE				 (0x3ffL<<0)
4795 #define BCE_HC_TX_TICKS_INT				 (0x3ffL<<16)
4796 
4797 #define BCE_HC_COM_TICKS				0x00006834
4798 #define BCE_HC_COM_TICKS_VALUE				 (0x3ffL<<0)
4799 #define BCE_HC_COM_TICKS_INT				 (0x3ffL<<16)
4800 
4801 #define BCE_HC_CMD_TICKS				0x00006838
4802 #define BCE_HC_CMD_TICKS_VALUE				 (0x3ffL<<0)
4803 #define BCE_HC_CMD_TICKS_INT				 (0x3ffL<<16)
4804 
4805 #define BCE_HC_PERIODIC_TICKS				0x0000683c
4806 #define BCE_HC_PERIODIC_TICKS_HC_PERIODIC_TICKS	 (0xffffL<<0)
4807 #define BCE_HC_PERIODIC_TICKS_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
4808 
4809 #define BCE_HC_STAT_COLLECT_TICKS			0x00006840
4810 #define BCE_HC_STAT_COLLECT_TICKS_HC_STAT_COLL_TICKS	 (0xffL<<4)
4811 
4812 #define BCE_HC_STATS_TICKS				0x00006844
4813 #define BCE_HC_STATS_TICKS_HC_STAT_TICKS		 (0xffffL<<8)
4814 
4815 #define BCE_HC_STATS_INTERRUPT_STATUS			0x00006848
4816 #define BCE_HC_STATS_INTERRUPT_STATUS_SB_STATUS	 (0x1ffL<<0)
4817 #define BCE_HC_STATS_INTERRUPT_STATUS_INT_STATUS	 (0x1ffL<<16)
4818 
4819 #define BCE_HC_STAT_MEM_DATA				0x0000684c
4820 #define BCE_HC_STAT_GEN_SEL_0				0x00006850
4821 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0		 (0x7fL<<0)
4822 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT0	 (0L<<0)
4823 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT1	 (1L<<0)
4824 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT2	 (2L<<0)
4825 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT3	 (3L<<0)
4826 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT4	 (4L<<0)
4827 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT5	 (5L<<0)
4828 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT6	 (6L<<0)
4829 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT7	 (7L<<0)
4830 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT8	 (8L<<0)
4831 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT9	 (9L<<0)
4832 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT10	 (10L<<0)
4833 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT11	 (11L<<0)
4834 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT0	 (12L<<0)
4835 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT1	 (13L<<0)
4836 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT2	 (14L<<0)
4837 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT3	 (15L<<0)
4838 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT4	 (16L<<0)
4839 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT5	 (17L<<0)
4840 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT6	 (18L<<0)
4841 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT7	 (19L<<0)
4842 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT0	 (20L<<0)
4843 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT1	 (21L<<0)
4844 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT2	 (22L<<0)
4845 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT3	 (23L<<0)
4846 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT4	 (24L<<0)
4847 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT5	 (25L<<0)
4848 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT6	 (26L<<0)
4849 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT7	 (27L<<0)
4850 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT8	 (28L<<0)
4851 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT9	 (29L<<0)
4852 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT10	 (30L<<0)
4853 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT11	 (31L<<0)
4854 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT0	 (32L<<0)
4855 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT1	 (33L<<0)
4856 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT2	 (34L<<0)
4857 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT3	 (35L<<0)
4858 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT0	 (36L<<0)
4859 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT1	 (37L<<0)
4860 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT2	 (38L<<0)
4861 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT3	 (39L<<0)
4862 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT4	 (40L<<0)
4863 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT5	 (41L<<0)
4864 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT6	 (42L<<0)
4865 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT7	 (43L<<0)
4866 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT0	 (44L<<0)
4867 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT1	 (45L<<0)
4868 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT2	 (46L<<0)
4869 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT3	 (47L<<0)
4870 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT4	 (48L<<0)
4871 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT5	 (49L<<0)
4872 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT6	 (50L<<0)
4873 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT7	 (51L<<0)
4874 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_PCI_CLK_CNT	 (52L<<0)
4875 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CORE_CLK_CNT	 (53L<<0)
4876 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS	 (54L<<0)
4877 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN	 (55L<<0)
4878 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR	 (56L<<0)
4879 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK	 (59L<<0)
4880 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK	 (60L<<0)
4881 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK	 (61L<<0)
4882 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TSCH_CMD_CNT	 (62L<<0)
4883 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TSCH_SLOT_CNT	 (63L<<0)
4884 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CSCH_CMD_CNT	 (64L<<0)
4885 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CSCH_SLOT_CNT	 (65L<<0)
4886 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RLUPQ_VALID_CNT	 (66L<<0)
4887 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXPQ_VALID_CNT	 (67L<<0)
4888 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXPCQ_VALID_CNT	 (68L<<0)
4889 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PPQ_VALID_CNT	 (69L<<0)
4890 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PMQ_VALID_CNT	 (70L<<0)
4891 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PTQ_VALID_CNT	 (71L<<0)
4892 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RDMAQ_VALID_CNT	 (72L<<0)
4893 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TSCHQ_VALID_CNT	 (73L<<0)
4894 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TBDRQ_VALID_CNT	 (74L<<0)
4895 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXPQ_VALID_CNT	 (75L<<0)
4896 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TDMAQ_VALID_CNT	 (76L<<0)
4897 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPATQ_VALID_CNT	 (77L<<0)
4898 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TASQ_VALID_CNT	 (78L<<0)
4899 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CSQ_VALID_CNT	 (79L<<0)
4900 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CPQ_VALID_CNT	 (80L<<0)
4901 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COMXQ_VALID_CNT	 (81L<<0)
4902 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COMTQ_VALID_CNT	 (82L<<0)
4903 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COMQ_VALID_CNT	 (83L<<0)
4904 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MGMQ_VALID_CNT	 (84L<<0)
4905 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_READ_TRANSFERS_CNT	 (85L<<0)
4906 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_READ_DELAY_PCI_CLKS_CNT	 (86L<<0)
4907 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_READ_TRANSFERS_CNT	 (87L<<0)
4908 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_READ_DELAY_PCI_CLKS_CNT	 (88L<<0)
4909 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_READ_RETRY_AFTER_DATA_CNT	 (89L<<0)
4910 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_WRITE_TRANSFERS_CNT	 (90L<<0)
4911 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_WRITE_DELAY_PCI_CLKS_CNT	 (91L<<0)
4912 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_WRITE_TRANSFERS_CNT	 (92L<<0)
4913 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_WRITE_DELAY_PCI_CLKS_CNT	 (93L<<0)
4914 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_WRITE_RETRY_AFTER_DATA_CNT	 (94L<<0)
4915 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_WR_CNT64	 (95L<<0)
4916 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_RD_CNT64	 (96L<<0)
4917 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_ACC_STALL_CLKS	 (97L<<0)
4918 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_LOCK_STALL_CLKS	 (98L<<0)
4919 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MBQ_CTX_ACCESS_STAT	 (99L<<0)
4920 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MBQ_CTX_ACCESS64_STAT	 (100L<<0)
4921 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MBQ_PCI_STALL_STAT	 (101L<<0)
4922 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TBDR_FTQ_ENTRY_CNT	 (102L<<0)
4923 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TBDR_BURST_CNT	 (103L<<0)
4924 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TDMA_FTQ_ENTRY_CNT	 (104L<<0)
4925 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TDMA_BURST_CNT	 (105L<<0)
4926 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RDMA_FTQ_ENTRY_CNT	 (106L<<0)
4927 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RDMA_BURST_CNT	 (107L<<0)
4928 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RLUP_MATCH_CNT	 (108L<<0)
4929 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_POLL_PASS_CNT	 (109L<<0)
4930 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR1_CNT	 (110L<<0)
4931 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR2_CNT	 (111L<<0)
4932 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR3_CNT	 (112L<<0)
4933 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR4_CNT	 (113L<<0)
4934 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR5_CNT	 (114L<<0)
4935 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT0	 (115L<<0)
4936 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT1	 (116L<<0)
4937 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT2	 (117L<<0)
4938 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT3	 (118L<<0)
4939 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT4	 (119L<<0)
4940 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT5	 (120L<<0)
4941 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RBDC_PROC1_MISS	 (121L<<0)
4942 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RBDC_PROC2_MISS	 (122L<<0)
4943 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RBDC_BURST_CNT	 (127L<<0)
4944 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_1		 (0x7fL<<8)
4945 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_2		 (0x7fL<<16)
4946 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_3		 (0x7fL<<24)
4947 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_XI		 (0xffL<<0)
4948 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_UMP_RX_FRAME_DROP_XI	 (52L<<0)
4949 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S0_XI	 (57L<<0)
4950 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S1_XI	 (58L<<0)
4951 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S2_XI	 (85L<<0)
4952 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S3_XI	 (86L<<0)
4953 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S4_XI	 (87L<<0)
4954 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S5_XI	 (88L<<0)
4955 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S6_XI	 (89L<<0)
4956 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S7_XI	 (90L<<0)
4957 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S8_XI	 (91L<<0)
4958 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S9_XI	 (92L<<0)
4959 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S10_XI	 (93L<<0)
4960 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MQ_IDB_OFLOW_XI	 (94L<<0)
4961 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_BLK_RD_CNT_XI	 (123L<<0)
4962 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_BLK_WR_CNT_XI	 (124L<<0)
4963 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_HITS_XI	 (125L<<0)
4964 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_MISSES_XI	 (126L<<0)
4965 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC1_XI	 (128L<<0)
4966 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC1_XI	 (129L<<0)
4967 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC1_XI	 (130L<<0)
4968 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC1_XI	 (131L<<0)
4969 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC1_XI	 (132L<<0)
4970 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC1_XI	 (133L<<0)
4971 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC2_XI	 (134L<<0)
4972 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC2_XI	 (135L<<0)
4973 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC2_XI	 (136L<<0)
4974 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC2_XI	 (137L<<0)
4975 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC2_XI	 (138L<<0)
4976 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC2_XI	 (139L<<0)
4977 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC3_XI	 (140L<<0)
4978 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC3_XI	 (141L<<0)
4979 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC3_XI	 (142L<<0)
4980 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC3_XI	 (143L<<0)
4981 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC3_XI	 (144L<<0)
4982 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC3_XI	 (145L<<0)
4983 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC4_XI	 (146L<<0)
4984 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC4_XI	 (147L<<0)
4985 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC4_XI	 (148L<<0)
4986 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC4_XI	 (149L<<0)
4987 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC4_XI	 (150L<<0)
4988 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC4_XI	 (151L<<0)
4989 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC5_XI	 (152L<<0)
4990 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC5_XI	 (153L<<0)
4991 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC5_XI	 (154L<<0)
4992 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC5_XI	 (155L<<0)
4993 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC5_XI	 (156L<<0)
4994 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC5_XI	 (157L<<0)
4995 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC6_XI	 (158L<<0)
4996 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC6_XI	 (159L<<0)
4997 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC6_XI	 (160L<<0)
4998 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC6_XI	 (161L<<0)
4999 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC6_XI	 (162L<<0)
5000 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC6_XI	 (163L<<0)
5001 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC7_XI	 (164L<<0)
5002 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC7_XI	 (165L<<0)
5003 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC7_XI	 (166L<<0)
5004 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC7_XI	 (167L<<0)
5005 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC7_XI	 (168L<<0)
5006 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC7_XI	 (169L<<0)
5007 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC8_XI	 (170L<<0)
5008 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC8_XI	 (171L<<0)
5009 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC8_XI	 (172L<<0)
5010 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC8_XI	 (173L<<0)
5011 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC8_XI	 (174L<<0)
5012 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC8_XI	 (175L<<0)
5013 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PCS_CMD_CNT_XI	 (176L<<0)
5014 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PCS_SLOT_CNT_XI	 (177L<<0)
5015 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PCSQ_VALID_CNT_XI	 (178L<<0)
5016 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_1_XI		 (0xffL<<8)
5017 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_2_XI		 (0xffL<<16)
5018 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_3_XI		 (0xffL<<24)
5019 
5020 #define BCE_HC_STAT_GEN_SEL_1				0x00006854
5021 #define BCE_HC_STAT_GEN_SEL_1_GEN_SEL_4		 (0x7fL<<0)
5022 #define BCE_HC_STAT_GEN_SEL_1_GEN_SEL_5		 (0x7fL<<8)
5023 #define BCE_HC_STAT_GEN_SEL_1_GEN_SEL_6		 (0x7fL<<16)
5024 #define BCE_HC_STAT_GEN_SEL_1_GEN_SEL_7		 (0x7fL<<24)
5025 #define BCE_HC_STAT_GEN_SEL_1_GEN_SEL_4_XI		 (0xffL<<0)
5026 #define BCE_HC_STAT_GEN_SEL_1_GEN_SEL_5_XI		 (0xffL<<8)
5027 #define BCE_HC_STAT_GEN_SEL_1_GEN_SEL_6_XI		 (0xffL<<16)
5028 #define BCE_HC_STAT_GEN_SEL_1_GEN_SEL_7_XI		 (0xffL<<24)
5029 
5030 #define BCE_HC_STAT_GEN_SEL_2				0x00006858
5031 #define BCE_HC_STAT_GEN_SEL_2_GEN_SEL_8		 (0x7fL<<0)
5032 #define BCE_HC_STAT_GEN_SEL_2_GEN_SEL_9		 (0x7fL<<8)
5033 #define BCE_HC_STAT_GEN_SEL_2_GEN_SEL_10		 (0x7fL<<16)
5034 #define BCE_HC_STAT_GEN_SEL_2_GEN_SEL_11		 (0x7fL<<24)
5035 #define BCE_HC_STAT_GEN_SEL_2_GEN_SEL_8_XI		 (0xffL<<0)
5036 #define BCE_HC_STAT_GEN_SEL_2_GEN_SEL_9_XI		 (0xffL<<8)
5037 #define BCE_HC_STAT_GEN_SEL_2_GEN_SEL_10_XI		 (0xffL<<16)
5038 #define BCE_HC_STAT_GEN_SEL_2_GEN_SEL_11_XI		 (0xffL<<24)
5039 
5040 #define BCE_HC_STAT_GEN_SEL_3				0x0000685c
5041 #define BCE_HC_STAT_GEN_SEL_3_GEN_SEL_12		 (0x7fL<<0)
5042 #define BCE_HC_STAT_GEN_SEL_3_GEN_SEL_13		 (0x7fL<<8)
5043 #define BCE_HC_STAT_GEN_SEL_3_GEN_SEL_14		 (0x7fL<<16)
5044 #define BCE_HC_STAT_GEN_SEL_3_GEN_SEL_15		 (0x7fL<<24)
5045 #define BCE_HC_STAT_GEN_SEL_3_GEN_SEL_12_XI		 (0xffL<<0)
5046 #define BCE_HC_STAT_GEN_SEL_3_GEN_SEL_13_XI		 (0xffL<<8)
5047 #define BCE_HC_STAT_GEN_SEL_3_GEN_SEL_14_XI		 (0xffL<<16)
5048 #define BCE_HC_STAT_GEN_SEL_3_GEN_SEL_15_XI		 (0xffL<<24)
5049 
5050 #define BCE_HC_STAT_GEN_STAT0				0x00006888
5051 #define BCE_HC_STAT_GEN_STAT1				0x0000688c
5052 #define BCE_HC_STAT_GEN_STAT2				0x00006890
5053 #define BCE_HC_STAT_GEN_STAT3				0x00006894
5054 #define BCE_HC_STAT_GEN_STAT4				0x00006898
5055 #define BCE_HC_STAT_GEN_STAT5				0x0000689c
5056 #define BCE_HC_STAT_GEN_STAT6				0x000068a0
5057 #define BCE_HC_STAT_GEN_STAT7				0x000068a4
5058 #define BCE_HC_STAT_GEN_STAT8				0x000068a8
5059 #define BCE_HC_STAT_GEN_STAT9				0x000068ac
5060 #define BCE_HC_STAT_GEN_STAT10				0x000068b0
5061 #define BCE_HC_STAT_GEN_STAT11				0x000068b4
5062 #define BCE_HC_STAT_GEN_STAT12				0x000068b8
5063 #define BCE_HC_STAT_GEN_STAT13				0x000068bc
5064 #define BCE_HC_STAT_GEN_STAT14				0x000068c0
5065 #define BCE_HC_STAT_GEN_STAT15				0x000068c4
5066 #define BCE_HC_STAT_GEN_STAT_AC0			0x000068c8
5067 #define BCE_HC_STAT_GEN_STAT_AC1			0x000068cc
5068 #define BCE_HC_STAT_GEN_STAT_AC2			0x000068d0
5069 #define BCE_HC_STAT_GEN_STAT_AC3			0x000068d4
5070 #define BCE_HC_STAT_GEN_STAT_AC4			0x000068d8
5071 #define BCE_HC_STAT_GEN_STAT_AC5			0x000068dc
5072 #define BCE_HC_STAT_GEN_STAT_AC6			0x000068e0
5073 #define BCE_HC_STAT_GEN_STAT_AC7			0x000068e4
5074 #define BCE_HC_STAT_GEN_STAT_AC8			0x000068e8
5075 #define BCE_HC_STAT_GEN_STAT_AC9			0x000068ec
5076 #define BCE_HC_STAT_GEN_STAT_AC10			0x000068f0
5077 #define BCE_HC_STAT_GEN_STAT_AC11			0x000068f4
5078 #define BCE_HC_STAT_GEN_STAT_AC12			0x000068f8
5079 #define BCE_HC_STAT_GEN_STAT_AC13			0x000068fc
5080 #define BCE_HC_STAT_GEN_STAT_AC14			0x00006900
5081 #define BCE_HC_STAT_GEN_STAT_AC15			0x00006904
5082 #define BCE_HC_STAT_GEN_STAT_AC			0x000068c8
5083 #define BCE_HC_VIS					0x00006908
5084 #define BCE_HC_VIS_STAT_BUILD_STATE			 (0xfL<<0)
5085 #define BCE_HC_VIS_STAT_BUILD_STATE_IDLE		 (0L<<0)
5086 #define BCE_HC_VIS_STAT_BUILD_STATE_START		 (1L<<0)
5087 #define BCE_HC_VIS_STAT_BUILD_STATE_REQUEST		 (2L<<0)
5088 #define BCE_HC_VIS_STAT_BUILD_STATE_UPDATE64		 (3L<<0)
5089 #define BCE_HC_VIS_STAT_BUILD_STATE_UPDATE32		 (4L<<0)
5090 #define BCE_HC_VIS_STAT_BUILD_STATE_UPDATE_DONE	 (5L<<0)
5091 #define BCE_HC_VIS_STAT_BUILD_STATE_DMA		 (6L<<0)
5092 #define BCE_HC_VIS_STAT_BUILD_STATE_MSI_CONTROL	 (7L<<0)
5093 #define BCE_HC_VIS_STAT_BUILD_STATE_MSI_LOW		 (8L<<0)
5094 #define BCE_HC_VIS_STAT_BUILD_STATE_MSI_HIGH		 (9L<<0)
5095 #define BCE_HC_VIS_STAT_BUILD_STATE_MSI_DATA		 (10L<<0)
5096 #define BCE_HC_VIS_DMA_STAT_STATE			 (0xfL<<8)
5097 #define BCE_HC_VIS_DMA_STAT_STATE_IDLE			 (0L<<8)
5098 #define BCE_HC_VIS_DMA_STAT_STATE_STATUS_PARAM		 (1L<<8)
5099 #define BCE_HC_VIS_DMA_STAT_STATE_STATUS_DMA		 (2L<<8)
5100 #define BCE_HC_VIS_DMA_STAT_STATE_WRITE_COMP		 (3L<<8)
5101 #define BCE_HC_VIS_DMA_STAT_STATE_COMP			 (4L<<8)
5102 #define BCE_HC_VIS_DMA_STAT_STATE_STATISTIC_PARAM	 (5L<<8)
5103 #define BCE_HC_VIS_DMA_STAT_STATE_STATISTIC_DMA	 (6L<<8)
5104 #define BCE_HC_VIS_DMA_STAT_STATE_WRITE_COMP_1		 (7L<<8)
5105 #define BCE_HC_VIS_DMA_STAT_STATE_WRITE_COMP_2		 (8L<<8)
5106 #define BCE_HC_VIS_DMA_STAT_STATE_WAIT			 (9L<<8)
5107 #define BCE_HC_VIS_DMA_STAT_STATE_ABORT		 (15L<<8)
5108 #define BCE_HC_VIS_DMA_MSI_STATE			 (0x7L<<12)
5109 #define BCE_HC_VIS_STATISTIC_DMA_EN_STATE		 (0x3L<<15)
5110 #define BCE_HC_VIS_STATISTIC_DMA_EN_STATE_IDLE		 (0L<<15)
5111 #define BCE_HC_VIS_STATISTIC_DMA_EN_STATE_COUNT	 (1L<<15)
5112 #define BCE_HC_VIS_STATISTIC_DMA_EN_STATE_START	 (2L<<15)
5113 
5114 #define BCE_HC_VIS_1					0x0000690c
5115 #define BCE_HC_VIS_1_HW_INTACK_STATE			 (1L<<4)
5116 #define BCE_HC_VIS_1_HW_INTACK_STATE_IDLE		 (0L<<4)
5117 #define BCE_HC_VIS_1_HW_INTACK_STATE_COUNT		 (1L<<4)
5118 #define BCE_HC_VIS_1_SW_INTACK_STATE			 (1L<<5)
5119 #define BCE_HC_VIS_1_SW_INTACK_STATE_IDLE		 (0L<<5)
5120 #define BCE_HC_VIS_1_SW_INTACK_STATE_COUNT		 (1L<<5)
5121 #define BCE_HC_VIS_1_DURING_SW_INTACK_STATE		 (1L<<6)
5122 #define BCE_HC_VIS_1_DURING_SW_INTACK_STATE_IDLE	 (0L<<6)
5123 #define BCE_HC_VIS_1_DURING_SW_INTACK_STATE_COUNT	 (1L<<6)
5124 #define BCE_HC_VIS_1_MAILBOX_COUNT_STATE		 (1L<<7)
5125 #define BCE_HC_VIS_1_MAILBOX_COUNT_STATE_IDLE		 (0L<<7)
5126 #define BCE_HC_VIS_1_MAILBOX_COUNT_STATE_COUNT		 (1L<<7)
5127 #define BCE_HC_VIS_1_RAM_RD_ARB_STATE			 (0xfL<<17)
5128 #define BCE_HC_VIS_1_RAM_RD_ARB_STATE_IDLE		 (0L<<17)
5129 #define BCE_HC_VIS_1_RAM_RD_ARB_STATE_DMA		 (1L<<17)
5130 #define BCE_HC_VIS_1_RAM_RD_ARB_STATE_UPDATE		 (2L<<17)
5131 #define BCE_HC_VIS_1_RAM_RD_ARB_STATE_ASSIGN		 (3L<<17)
5132 #define BCE_HC_VIS_1_RAM_RD_ARB_STATE_WAIT		 (4L<<17)
5133 #define BCE_HC_VIS_1_RAM_RD_ARB_STATE_REG_UPDATE	 (5L<<17)
5134 #define BCE_HC_VIS_1_RAM_RD_ARB_STATE_REG_ASSIGN	 (6L<<17)
5135 #define BCE_HC_VIS_1_RAM_RD_ARB_STATE_REG_WAIT		 (7L<<17)
5136 #define BCE_HC_VIS_1_RAM_WR_ARB_STATE			 (0x3L<<21)
5137 #define BCE_HC_VIS_1_RAM_WR_ARB_STATE_NORMAL		 (0L<<21)
5138 #define BCE_HC_VIS_1_RAM_WR_ARB_STATE_CLEAR		 (1L<<21)
5139 #define BCE_HC_VIS_1_INT_GEN_STATE			 (1L<<23)
5140 #define BCE_HC_VIS_1_INT_GEN_STATE_DLE			 (0L<<23)
5141 #define BCE_HC_VIS_1_INT_GEN_STATE_NTERRUPT		 (1L<<23)
5142 #define BCE_HC_VIS_1_STAT_CHAN_ID			 (0x7L<<24)
5143 #define BCE_HC_VIS_1_INT_B				 (1L<<27)
5144 
5145 #define BCE_HC_DEBUG_VECT_PEEK				0x00006910
5146 #define BCE_HC_DEBUG_VECT_PEEK_1_VALUE			 (0x7ffL<<0)
5147 #define BCE_HC_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
5148 #define BCE_HC_DEBUG_VECT_PEEK_1_SEL			 (0xfL<<12)
5149 #define BCE_HC_DEBUG_VECT_PEEK_2_VALUE			 (0x7ffL<<16)
5150 #define BCE_HC_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
5151 #define BCE_HC_DEBUG_VECT_PEEK_2_SEL			 (0xfL<<28)
5152 
5153 #define BCE_HC_COALESCE_NOW				0x00006914
5154 #define BCE_HC_COALESCE_NOW_COAL_NOW			 (0x1ffL<<1)
5155 #define BCE_HC_COALESCE_NOW_COAL_NOW_WO_INT		 (0x1ffL<<11)
5156 #define BCE_HC_COALESCE_NOW_COAL_ON_NXT_EVENT		 (0x1ffL<<21)
5157 
5158 #define BCE_HC_MSIX_BIT_VECTOR				0x00006918
5159 #define BCE_HC_MSIX_BIT_VECTOR_VAL			 (0x1ffL<<0)
5160 
5161 #define BCE_HC_SB_CONFIG_1				0x00006a00
5162 #define BCE_HC_SB_CONFIG_1_RX_TMR_MODE			 (1L<<1)
5163 #define BCE_HC_SB_CONFIG_1_TX_TMR_MODE			 (1L<<2)
5164 #define BCE_HC_SB_CONFIG_1_COM_TMR_MODE		 (1L<<3)
5165 #define BCE_HC_SB_CONFIG_1_CMD_TMR_MODE		 (1L<<4)
5166 #define BCE_HC_SB_CONFIG_1_PER_MODE			 (1L<<16)
5167 #define BCE_HC_SB_CONFIG_1_ONE_SHOT			 (1L<<17)
5168 #define BCE_HC_SB_CONFIG_1_USE_INT_PARAM		 (1L<<18)
5169 #define BCE_HC_SB_CONFIG_1_PER_COLLECT_LIMIT		 (0xfL<<20)
5170 
5171 #define BCE_HC_TX_QUICK_CONS_TRIP_1			0x00006a04
5172 #define BCE_HC_TX_QUICK_CONS_TRIP_1_VALUE		 (0xffL<<0)
5173 #define BCE_HC_TX_QUICK_CONS_TRIP_1_INT		 (0xffL<<16)
5174 
5175 #define BCE_HC_COMP_PROD_TRIP_1			0x00006a08
5176 #define BCE_HC_COMP_PROD_TRIP_1_VALUE			 (0xffL<<0)
5177 #define BCE_HC_COMP_PROD_TRIP_1_INT			 (0xffL<<16)
5178 
5179 #define BCE_HC_RX_QUICK_CONS_TRIP_1			0x00006a0c
5180 #define BCE_HC_RX_QUICK_CONS_TRIP_1_VALUE		 (0xffL<<0)
5181 #define BCE_HC_RX_QUICK_CONS_TRIP_1_INT		 (0xffL<<16)
5182 
5183 #define BCE_HC_RX_TICKS_1				0x00006a10
5184 #define BCE_HC_RX_TICKS_1_VALUE			 (0x3ffL<<0)
5185 #define BCE_HC_RX_TICKS_1_INT				 (0x3ffL<<16)
5186 
5187 #define BCE_HC_TX_TICKS_1				0x00006a14
5188 #define BCE_HC_TX_TICKS_1_VALUE			 (0x3ffL<<0)
5189 #define BCE_HC_TX_TICKS_1_INT				 (0x3ffL<<16)
5190 
5191 #define BCE_HC_COM_TICKS_1				0x00006a18
5192 #define BCE_HC_COM_TICKS_1_VALUE			 (0x3ffL<<0)
5193 #define BCE_HC_COM_TICKS_1_INT				 (0x3ffL<<16)
5194 
5195 #define BCE_HC_CMD_TICKS_1				0x00006a1c
5196 #define BCE_HC_CMD_TICKS_1_VALUE			 (0x3ffL<<0)
5197 #define BCE_HC_CMD_TICKS_1_INT				 (0x3ffL<<16)
5198 
5199 #define BCE_HC_PERIODIC_TICKS_1			0x00006a20
5200 #define BCE_HC_PERIODIC_TICKS_1_HC_PERIODIC_TICKS	 (0xffffL<<0)
5201 #define BCE_HC_PERIODIC_TICKS_1_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
5202 
5203 #define BCE_HC_SB_CONFIG_2				0x00006a24
5204 #define BCE_HC_SB_CONFIG_2_RX_TMR_MODE			 (1L<<1)
5205 #define BCE_HC_SB_CONFIG_2_TX_TMR_MODE			 (1L<<2)
5206 #define BCE_HC_SB_CONFIG_2_COM_TMR_MODE		 (1L<<3)
5207 #define BCE_HC_SB_CONFIG_2_CMD_TMR_MODE		 (1L<<4)
5208 #define BCE_HC_SB_CONFIG_2_PER_MODE			 (1L<<16)
5209 #define BCE_HC_SB_CONFIG_2_ONE_SHOT			 (1L<<17)
5210 #define BCE_HC_SB_CONFIG_2_USE_INT_PARAM		 (1L<<18)
5211 #define BCE_HC_SB_CONFIG_2_PER_COLLECT_LIMIT		 (0xfL<<20)
5212 
5213 #define BCE_HC_TX_QUICK_CONS_TRIP_2			0x00006a28
5214 #define BCE_HC_TX_QUICK_CONS_TRIP_2_VALUE		 (0xffL<<0)
5215 #define BCE_HC_TX_QUICK_CONS_TRIP_2_INT		 (0xffL<<16)
5216 
5217 #define BCE_HC_COMP_PROD_TRIP_2			0x00006a2c
5218 #define BCE_HC_COMP_PROD_TRIP_2_VALUE			 (0xffL<<0)
5219 #define BCE_HC_COMP_PROD_TRIP_2_INT			 (0xffL<<16)
5220 
5221 #define BCE_HC_RX_QUICK_CONS_TRIP_2			0x00006a30
5222 #define BCE_HC_RX_QUICK_CONS_TRIP_2_VALUE		 (0xffL<<0)
5223 #define BCE_HC_RX_QUICK_CONS_TRIP_2_INT		 (0xffL<<16)
5224 
5225 #define BCE_HC_RX_TICKS_2				0x00006a34
5226 #define BCE_HC_RX_TICKS_2_VALUE			 (0x3ffL<<0)
5227 #define BCE_HC_RX_TICKS_2_INT				 (0x3ffL<<16)
5228 
5229 #define BCE_HC_TX_TICKS_2				0x00006a38
5230 #define BCE_HC_TX_TICKS_2_VALUE			 (0x3ffL<<0)
5231 #define BCE_HC_TX_TICKS_2_INT				 (0x3ffL<<16)
5232 
5233 #define BCE_HC_COM_TICKS_2				0x00006a3c
5234 #define BCE_HC_COM_TICKS_2_VALUE			 (0x3ffL<<0)
5235 #define BCE_HC_COM_TICKS_2_INT				 (0x3ffL<<16)
5236 
5237 #define BCE_HC_CMD_TICKS_2				0x00006a40
5238 #define BCE_HC_CMD_TICKS_2_VALUE			 (0x3ffL<<0)
5239 #define BCE_HC_CMD_TICKS_2_INT				 (0x3ffL<<16)
5240 
5241 #define BCE_HC_PERIODIC_TICKS_2			0x00006a44
5242 #define BCE_HC_PERIODIC_TICKS_2_HC_PERIODIC_TICKS	 (0xffffL<<0)
5243 #define BCE_HC_PERIODIC_TICKS_2_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
5244 
5245 #define BCE_HC_SB_CONFIG_3				0x00006a48
5246 #define BCE_HC_SB_CONFIG_3_RX_TMR_MODE			 (1L<<1)
5247 #define BCE_HC_SB_CONFIG_3_TX_TMR_MODE			 (1L<<2)
5248 #define BCE_HC_SB_CONFIG_3_COM_TMR_MODE		 (1L<<3)
5249 #define BCE_HC_SB_CONFIG_3_CMD_TMR_MODE		 (1L<<4)
5250 #define BCE_HC_SB_CONFIG_3_PER_MODE			 (1L<<16)
5251 #define BCE_HC_SB_CONFIG_3_ONE_SHOT			 (1L<<17)
5252 #define BCE_HC_SB_CONFIG_3_USE_INT_PARAM		 (1L<<18)
5253 #define BCE_HC_SB_CONFIG_3_PER_COLLECT_LIMIT		 (0xfL<<20)
5254 
5255 #define BCE_HC_TX_QUICK_CONS_TRIP_3			0x00006a4c
5256 #define BCE_HC_TX_QUICK_CONS_TRIP_3_VALUE		 (0xffL<<0)
5257 #define BCE_HC_TX_QUICK_CONS_TRIP_3_INT		 (0xffL<<16)
5258 
5259 #define BCE_HC_COMP_PROD_TRIP_3			0x00006a50
5260 #define BCE_HC_COMP_PROD_TRIP_3_VALUE			 (0xffL<<0)
5261 #define BCE_HC_COMP_PROD_TRIP_3_INT			 (0xffL<<16)
5262 
5263 #define BCE_HC_RX_QUICK_CONS_TRIP_3			0x00006a54
5264 #define BCE_HC_RX_QUICK_CONS_TRIP_3_VALUE		 (0xffL<<0)
5265 #define BCE_HC_RX_QUICK_CONS_TRIP_3_INT		 (0xffL<<16)
5266 
5267 #define BCE_HC_RX_TICKS_3				0x00006a58
5268 #define BCE_HC_RX_TICKS_3_VALUE			 (0x3ffL<<0)
5269 #define BCE_HC_RX_TICKS_3_INT				 (0x3ffL<<16)
5270 
5271 #define BCE_HC_TX_TICKS_3				0x00006a5c
5272 #define BCE_HC_TX_TICKS_3_VALUE			 (0x3ffL<<0)
5273 #define BCE_HC_TX_TICKS_3_INT				 (0x3ffL<<16)
5274 
5275 #define BCE_HC_COM_TICKS_3				0x00006a60
5276 #define BCE_HC_COM_TICKS_3_VALUE			 (0x3ffL<<0)
5277 #define BCE_HC_COM_TICKS_3_INT				 (0x3ffL<<16)
5278 
5279 #define BCE_HC_CMD_TICKS_3				0x00006a64
5280 #define BCE_HC_CMD_TICKS_3_VALUE			 (0x3ffL<<0)
5281 #define BCE_HC_CMD_TICKS_3_INT				 (0x3ffL<<16)
5282 
5283 #define BCE_HC_PERIODIC_TICKS_3			0x00006a68
5284 #define BCE_HC_PERIODIC_TICKS_3_HC_PERIODIC_TICKS	 (0xffffL<<0)
5285 #define BCE_HC_PERIODIC_TICKS_3_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
5286 
5287 #define BCE_HC_SB_CONFIG_4				0x00006a6c
5288 #define BCE_HC_SB_CONFIG_4_RX_TMR_MODE			 (1L<<1)
5289 #define BCE_HC_SB_CONFIG_4_TX_TMR_MODE			 (1L<<2)
5290 #define BCE_HC_SB_CONFIG_4_COM_TMR_MODE		 (1L<<3)
5291 #define BCE_HC_SB_CONFIG_4_CMD_TMR_MODE		 (1L<<4)
5292 #define BCE_HC_SB_CONFIG_4_PER_MODE			 (1L<<16)
5293 #define BCE_HC_SB_CONFIG_4_ONE_SHOT			 (1L<<17)
5294 #define BCE_HC_SB_CONFIG_4_USE_INT_PARAM		 (1L<<18)
5295 #define BCE_HC_SB_CONFIG_4_PER_COLLECT_LIMIT		 (0xfL<<20)
5296 
5297 #define BCE_HC_TX_QUICK_CONS_TRIP_4			0x00006a70
5298 #define BCE_HC_TX_QUICK_CONS_TRIP_4_VALUE		 (0xffL<<0)
5299 #define BCE_HC_TX_QUICK_CONS_TRIP_4_INT		 (0xffL<<16)
5300 
5301 #define BCE_HC_COMP_PROD_TRIP_4			0x00006a74
5302 #define BCE_HC_COMP_PROD_TRIP_4_VALUE			 (0xffL<<0)
5303 #define BCE_HC_COMP_PROD_TRIP_4_INT			 (0xffL<<16)
5304 
5305 #define BCE_HC_RX_QUICK_CONS_TRIP_4			0x00006a78
5306 #define BCE_HC_RX_QUICK_CONS_TRIP_4_VALUE		 (0xffL<<0)
5307 #define BCE_HC_RX_QUICK_CONS_TRIP_4_INT		 (0xffL<<16)
5308 
5309 #define BCE_HC_RX_TICKS_4				0x00006a7c
5310 #define BCE_HC_RX_TICKS_4_VALUE			 (0x3ffL<<0)
5311 #define BCE_HC_RX_TICKS_4_INT				 (0x3ffL<<16)
5312 
5313 #define BCE_HC_TX_TICKS_4				0x00006a80
5314 #define BCE_HC_TX_TICKS_4_VALUE			 (0x3ffL<<0)
5315 #define BCE_HC_TX_TICKS_4_INT				 (0x3ffL<<16)
5316 
5317 #define BCE_HC_COM_TICKS_4				0x00006a84
5318 #define BCE_HC_COM_TICKS_4_VALUE			 (0x3ffL<<0)
5319 #define BCE_HC_COM_TICKS_4_INT				 (0x3ffL<<16)
5320 
5321 #define BCE_HC_CMD_TICKS_4				0x00006a88
5322 #define BCE_HC_CMD_TICKS_4_VALUE			 (0x3ffL<<0)
5323 #define BCE_HC_CMD_TICKS_4_INT				 (0x3ffL<<16)
5324 
5325 #define BCE_HC_PERIODIC_TICKS_4			0x00006a8c
5326 #define BCE_HC_PERIODIC_TICKS_4_HC_PERIODIC_TICKS	 (0xffffL<<0)
5327 #define BCE_HC_PERIODIC_TICKS_4_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
5328 
5329 #define BCE_HC_SB_CONFIG_5				0x00006a90
5330 #define BCE_HC_SB_CONFIG_5_RX_TMR_MODE			 (1L<<1)
5331 #define BCE_HC_SB_CONFIG_5_TX_TMR_MODE			 (1L<<2)
5332 #define BCE_HC_SB_CONFIG_5_COM_TMR_MODE		 (1L<<3)
5333 #define BCE_HC_SB_CONFIG_5_CMD_TMR_MODE		 (1L<<4)
5334 #define BCE_HC_SB_CONFIG_5_PER_MODE			 (1L<<16)
5335 #define BCE_HC_SB_CONFIG_5_ONE_SHOT			 (1L<<17)
5336 #define BCE_HC_SB_CONFIG_5_USE_INT_PARAM		 (1L<<18)
5337 #define BCE_HC_SB_CONFIG_5_PER_COLLECT_LIMIT		 (0xfL<<20)
5338 
5339 #define BCE_HC_TX_QUICK_CONS_TRIP_5			0x00006a94
5340 #define BCE_HC_TX_QUICK_CONS_TRIP_5_VALUE		 (0xffL<<0)
5341 #define BCE_HC_TX_QUICK_CONS_TRIP_5_INT		 (0xffL<<16)
5342 
5343 #define BCE_HC_COMP_PROD_TRIP_5			0x00006a98
5344 #define BCE_HC_COMP_PROD_TRIP_5_VALUE			 (0xffL<<0)
5345 #define BCE_HC_COMP_PROD_TRIP_5_INT			 (0xffL<<16)
5346 
5347 #define BCE_HC_RX_QUICK_CONS_TRIP_5			0x00006a9c
5348 #define BCE_HC_RX_QUICK_CONS_TRIP_5_VALUE		 (0xffL<<0)
5349 #define BCE_HC_RX_QUICK_CONS_TRIP_5_INT		 (0xffL<<16)
5350 
5351 #define BCE_HC_RX_TICKS_5				0x00006aa0
5352 #define BCE_HC_RX_TICKS_5_VALUE			 (0x3ffL<<0)
5353 #define BCE_HC_RX_TICKS_5_INT				 (0x3ffL<<16)
5354 
5355 #define BCE_HC_TX_TICKS_5				0x00006aa4
5356 #define BCE_HC_TX_TICKS_5_VALUE			 (0x3ffL<<0)
5357 #define BCE_HC_TX_TICKS_5_INT				 (0x3ffL<<16)
5358 
5359 #define BCE_HC_COM_TICKS_5				0x00006aa8
5360 #define BCE_HC_COM_TICKS_5_VALUE			 (0x3ffL<<0)
5361 #define BCE_HC_COM_TICKS_5_INT				 (0x3ffL<<16)
5362 
5363 #define BCE_HC_CMD_TICKS_5				0x00006aac
5364 #define BCE_HC_CMD_TICKS_5_VALUE			 (0x3ffL<<0)
5365 #define BCE_HC_CMD_TICKS_5_INT				 (0x3ffL<<16)
5366 
5367 #define BCE_HC_PERIODIC_TICKS_5			0x00006ab0
5368 #define BCE_HC_PERIODIC_TICKS_5_HC_PERIODIC_TICKS	 (0xffffL<<0)
5369 #define BCE_HC_PERIODIC_TICKS_5_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
5370 
5371 #define BCE_HC_SB_CONFIG_6				0x00006ab4
5372 #define BCE_HC_SB_CONFIG_6_RX_TMR_MODE			 (1L<<1)
5373 #define BCE_HC_SB_CONFIG_6_TX_TMR_MODE			 (1L<<2)
5374 #define BCE_HC_SB_CONFIG_6_COM_TMR_MODE		 (1L<<3)
5375 #define BCE_HC_SB_CONFIG_6_CMD_TMR_MODE		 (1L<<4)
5376 #define BCE_HC_SB_CONFIG_6_PER_MODE			 (1L<<16)
5377 #define BCE_HC_SB_CONFIG_6_ONE_SHOT			 (1L<<17)
5378 #define BCE_HC_SB_CONFIG_6_USE_INT_PARAM		 (1L<<18)
5379 #define BCE_HC_SB_CONFIG_6_PER_COLLECT_LIMIT		 (0xfL<<20)
5380 
5381 #define BCE_HC_TX_QUICK_CONS_TRIP_6			0x00006ab8
5382 #define BCE_HC_TX_QUICK_CONS_TRIP_6_VALUE		 (0xffL<<0)
5383 #define BCE_HC_TX_QUICK_CONS_TRIP_6_INT		 (0xffL<<16)
5384 
5385 #define BCE_HC_COMP_PROD_TRIP_6			0x00006abc
5386 #define BCE_HC_COMP_PROD_TRIP_6_VALUE			 (0xffL<<0)
5387 #define BCE_HC_COMP_PROD_TRIP_6_INT			 (0xffL<<16)
5388 
5389 #define BCE_HC_RX_QUICK_CONS_TRIP_6			0x00006ac0
5390 #define BCE_HC_RX_QUICK_CONS_TRIP_6_VALUE		 (0xffL<<0)
5391 #define BCE_HC_RX_QUICK_CONS_TRIP_6_INT		 (0xffL<<16)
5392 
5393 #define BCE_HC_RX_TICKS_6				0x00006ac4
5394 #define BCE_HC_RX_TICKS_6_VALUE			 (0x3ffL<<0)
5395 #define BCE_HC_RX_TICKS_6_INT				 (0x3ffL<<16)
5396 
5397 #define BCE_HC_TX_TICKS_6				0x00006ac8
5398 #define BCE_HC_TX_TICKS_6_VALUE			 (0x3ffL<<0)
5399 #define BCE_HC_TX_TICKS_6_INT				 (0x3ffL<<16)
5400 
5401 #define BCE_HC_COM_TICKS_6				0x00006acc
5402 #define BCE_HC_COM_TICKS_6_VALUE			 (0x3ffL<<0)
5403 #define BCE_HC_COM_TICKS_6_INT				 (0x3ffL<<16)
5404 
5405 #define BCE_HC_CMD_TICKS_6				0x00006ad0
5406 #define BCE_HC_CMD_TICKS_6_VALUE			 (0x3ffL<<0)
5407 #define BCE_HC_CMD_TICKS_6_INT				 (0x3ffL<<16)
5408 
5409 #define BCE_HC_PERIODIC_TICKS_6			0x00006ad4
5410 #define BCE_HC_PERIODIC_TICKS_6_HC_PERIODIC_TICKS	 (0xffffL<<0)
5411 #define BCE_HC_PERIODIC_TICKS_6_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
5412 
5413 #define BCE_HC_SB_CONFIG_7				0x00006ad8
5414 #define BCE_HC_SB_CONFIG_7_RX_TMR_MODE			 (1L<<1)
5415 #define BCE_HC_SB_CONFIG_7_TX_TMR_MODE			 (1L<<2)
5416 #define BCE_HC_SB_CONFIG_7_COM_TMR_MODE		 (1L<<3)
5417 #define BCE_HC_SB_CONFIG_7_CMD_TMR_MODE		 (1L<<4)
5418 #define BCE_HC_SB_CONFIG_7_PER_MODE			 (1L<<16)
5419 #define BCE_HC_SB_CONFIG_7_ONE_SHOT			 (1L<<17)
5420 #define BCE_HC_SB_CONFIG_7_USE_INT_PARAM		 (1L<<18)
5421 #define BCE_HC_SB_CONFIG_7_PER_COLLECT_LIMIT		 (0xfL<<20)
5422 
5423 #define BCE_HC_TX_QUICK_CONS_TRIP_7			0x00006adc
5424 #define BCE_HC_TX_QUICK_CONS_TRIP_7_VALUE		 (0xffL<<0)
5425 #define BCE_HC_TX_QUICK_CONS_TRIP_7_INT		 (0xffL<<16)
5426 
5427 #define BCE_HC_COMP_PROD_TRIP_7			0x00006ae0
5428 #define BCE_HC_COMP_PROD_TRIP_7_VALUE			 (0xffL<<0)
5429 #define BCE_HC_COMP_PROD_TRIP_7_INT			 (0xffL<<16)
5430 
5431 #define BCE_HC_RX_QUICK_CONS_TRIP_7			0x00006ae4
5432 #define BCE_HC_RX_QUICK_CONS_TRIP_7_VALUE		 (0xffL<<0)
5433 #define BCE_HC_RX_QUICK_CONS_TRIP_7_INT		 (0xffL<<16)
5434 
5435 #define BCE_HC_RX_TICKS_7				0x00006ae8
5436 #define BCE_HC_RX_TICKS_7_VALUE			 (0x3ffL<<0)
5437 #define BCE_HC_RX_TICKS_7_INT				 (0x3ffL<<16)
5438 
5439 #define BCE_HC_TX_TICKS_7				0x00006aec
5440 #define BCE_HC_TX_TICKS_7_VALUE			 (0x3ffL<<0)
5441 #define BCE_HC_TX_TICKS_7_INT				 (0x3ffL<<16)
5442 
5443 #define BCE_HC_COM_TICKS_7				0x00006af0
5444 #define BCE_HC_COM_TICKS_7_VALUE			 (0x3ffL<<0)
5445 #define BCE_HC_COM_TICKS_7_INT				 (0x3ffL<<16)
5446 
5447 #define BCE_HC_CMD_TICKS_7				0x00006af4
5448 #define BCE_HC_CMD_TICKS_7_VALUE			 (0x3ffL<<0)
5449 #define BCE_HC_CMD_TICKS_7_INT				 (0x3ffL<<16)
5450 
5451 #define BCE_HC_PERIODIC_TICKS_7			0x00006af8
5452 #define BCE_HC_PERIODIC_TICKS_7_HC_PERIODIC_TICKS	 (0xffffL<<0)
5453 #define BCE_HC_PERIODIC_TICKS_7_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
5454 
5455 #define BCE_HC_SB_CONFIG_8				0x00006afc
5456 #define BCE_HC_SB_CONFIG_8_RX_TMR_MODE			 (1L<<1)
5457 #define BCE_HC_SB_CONFIG_8_TX_TMR_MODE			 (1L<<2)
5458 #define BCE_HC_SB_CONFIG_8_COM_TMR_MODE		 (1L<<3)
5459 #define BCE_HC_SB_CONFIG_8_CMD_TMR_MODE		 (1L<<4)
5460 #define BCE_HC_SB_CONFIG_8_PER_MODE			 (1L<<16)
5461 #define BCE_HC_SB_CONFIG_8_ONE_SHOT			 (1L<<17)
5462 #define BCE_HC_SB_CONFIG_8_USE_INT_PARAM		 (1L<<18)
5463 #define BCE_HC_SB_CONFIG_8_PER_COLLECT_LIMIT		 (0xfL<<20)
5464 
5465 #define BCE_HC_TX_QUICK_CONS_TRIP_8			0x00006b00
5466 #define BCE_HC_TX_QUICK_CONS_TRIP_8_VALUE		 (0xffL<<0)
5467 #define BCE_HC_TX_QUICK_CONS_TRIP_8_INT		 (0xffL<<16)
5468 
5469 #define BCE_HC_COMP_PROD_TRIP_8			0x00006b04
5470 #define BCE_HC_COMP_PROD_TRIP_8_VALUE			 (0xffL<<0)
5471 #define BCE_HC_COMP_PROD_TRIP_8_INT			 (0xffL<<16)
5472 
5473 #define BCE_HC_RX_QUICK_CONS_TRIP_8			0x00006b08
5474 #define BCE_HC_RX_QUICK_CONS_TRIP_8_VALUE		 (0xffL<<0)
5475 #define BCE_HC_RX_QUICK_CONS_TRIP_8_INT		 (0xffL<<16)
5476 
5477 #define BCE_HC_RX_TICKS_8				0x00006b0c
5478 #define BCE_HC_RX_TICKS_8_VALUE			 (0x3ffL<<0)
5479 #define BCE_HC_RX_TICKS_8_INT				 (0x3ffL<<16)
5480 
5481 #define BCE_HC_TX_TICKS_8				0x00006b10
5482 #define BCE_HC_TX_TICKS_8_VALUE			 (0x3ffL<<0)
5483 #define BCE_HC_TX_TICKS_8_INT				 (0x3ffL<<16)
5484 
5485 #define BCE_HC_COM_TICKS_8				0x00006b14
5486 #define BCE_HC_COM_TICKS_8_VALUE			 (0x3ffL<<0)
5487 #define BCE_HC_COM_TICKS_8_INT				 (0x3ffL<<16)
5488 
5489 #define BCE_HC_CMD_TICKS_8				0x00006b18
5490 #define BCE_HC_CMD_TICKS_8_VALUE			 (0x3ffL<<0)
5491 #define BCE_HC_CMD_TICKS_8_INT				 (0x3ffL<<16)
5492 
5493 #define BCE_HC_PERIODIC_TICKS_8			0x00006b1c
5494 #define BCE_HC_PERIODIC_TICKS_8_HC_PERIODIC_TICKS	 (0xffffL<<0)
5495 #define BCE_HC_PERIODIC_TICKS_8_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
5496 
5497 
5498 /*
5499  *  txp_reg definition
5500  *  offset: 0x40000
5501  */
5502 #define BCE_TXP_CPU_MODE				0x00045000
5503 #define BCE_TXP_CPU_MODE_LOCAL_RST			 (1L<<0)
5504 #define BCE_TXP_CPU_MODE_STEP_ENA			 (1L<<1)
5505 #define BCE_TXP_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
5506 #define BCE_TXP_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
5507 #define BCE_TXP_CPU_MODE_MSG_BIT1			 (1L<<6)
5508 #define BCE_TXP_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
5509 #define BCE_TXP_CPU_MODE_SOFT_HALT			 (1L<<10)
5510 #define BCE_TXP_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
5511 #define BCE_TXP_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
5512 #define BCE_TXP_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
5513 #define BCE_TXP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
5514 
5515 #define BCE_TXP_CPU_STATE				0x00045004
5516 #define BCE_TXP_CPU_STATE_BREAKPOINT			 (1L<<0)
5517 #define BCE_TXP_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
5518 #define BCE_TXP_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
5519 #define BCE_TXP_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
5520 #define BCE_TXP_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
5521 #define BCE_TXP_CPU_STATE_BAD_pc_HALTED		 (1L<<6)
5522 #define BCE_TXP_CPU_STATE_ALIGN_HALTED			 (1L<<7)
5523 #define BCE_TXP_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
5524 #define BCE_TXP_CPU_STATE_SOFT_HALTED			 (1L<<10)
5525 #define BCE_TXP_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
5526 #define BCE_TXP_CPU_STATE_INTERRRUPT			 (1L<<12)
5527 #define BCE_TXP_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
5528 #define BCE_TXP_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
5529 #define BCE_TXP_CPU_STATE_BLOCKED_READ			 (1L<<31)
5530 
5531 #define BCE_TXP_CPU_EVENT_MASK				0x00045008
5532 #define BCE_TXP_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
5533 #define BCE_TXP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
5534 #define BCE_TXP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
5535 #define BCE_TXP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
5536 #define BCE_TXP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
5537 #define BCE_TXP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
5538 #define BCE_TXP_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
5539 #define BCE_TXP_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
5540 #define BCE_TXP_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
5541 #define BCE_TXP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
5542 #define BCE_TXP_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
5543 
5544 #define BCE_TXP_CPU_PROGRAM_COUNTER			0x0004501c
5545 #define BCE_TXP_CPU_INSTRUCTION			0x00045020
5546 #define BCE_TXP_CPU_DATA_ACCESS			0x00045024
5547 #define BCE_TXP_CPU_INTERRUPT_ENABLE			0x00045028
5548 #define BCE_TXP_CPU_INTERRUPT_VECTOR			0x0004502c
5549 #define BCE_TXP_CPU_INTERRUPT_SAVED_PC			0x00045030
5550 #define BCE_TXP_CPU_HW_BREAKPOINT			0x00045034
5551 #define BCE_TXP_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
5552 #define BCE_TXP_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
5553 
5554 #define BCE_TXP_CPU_REG_FILE				0x00045200
5555 #define BCE_TXP_FTQ_DATA				0x000453c0
5556 #define BCE_TXP_FTQ_CMD				0x000453f8
5557 #define BCE_TXP_FTQ_CMD_OFFSET				 (0x3ffL<<0)
5558 #define BCE_TXP_FTQ_CMD_WR_TOP				 (1L<<10)
5559 #define BCE_TXP_FTQ_CMD_WR_TOP_0			 (0L<<10)
5560 #define BCE_TXP_FTQ_CMD_WR_TOP_1			 (1L<<10)
5561 #define BCE_TXP_FTQ_CMD_SFT_RESET			 (1L<<25)
5562 #define BCE_TXP_FTQ_CMD_RD_DATA			 (1L<<26)
5563 #define BCE_TXP_FTQ_CMD_ADD_INTERVEN			 (1L<<27)
5564 #define BCE_TXP_FTQ_CMD_ADD_DATA			 (1L<<28)
5565 #define BCE_TXP_FTQ_CMD_INTERVENE_CLR			 (1L<<29)
5566 #define BCE_TXP_FTQ_CMD_POP				 (1L<<30)
5567 #define BCE_TXP_FTQ_CMD_BUSY				 (1L<<31)
5568 
5569 #define BCE_TXP_FTQ_CTL				0x000453fc
5570 #define BCE_TXP_FTQ_CTL_INTERVENE			 (1L<<0)
5571 #define BCE_TXP_FTQ_CTL_OVERFLOW			 (1L<<1)
5572 #define BCE_TXP_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
5573 #define BCE_TXP_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
5574 #define BCE_TXP_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
5575 
5576 #define BCE_TXP_SCRATCH				0x00060000
5577 
5578 
5579 /*
5580  *  tpat_reg definition
5581  *  offset: 0x80000
5582  */
5583 #define BCE_TPAT_CPU_MODE				0x00085000
5584 #define BCE_TPAT_CPU_MODE_LOCAL_RST			 (1L<<0)
5585 #define BCE_TPAT_CPU_MODE_STEP_ENA			 (1L<<1)
5586 #define BCE_TPAT_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
5587 #define BCE_TPAT_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
5588 #define BCE_TPAT_CPU_MODE_MSG_BIT1			 (1L<<6)
5589 #define BCE_TPAT_CPU_MODE_INTERRUPT_ENA		 (1L<<7)
5590 #define BCE_TPAT_CPU_MODE_SOFT_HALT			 (1L<<10)
5591 #define BCE_TPAT_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
5592 #define BCE_TPAT_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
5593 #define BCE_TPAT_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
5594 #define BCE_TPAT_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
5595 
5596 #define BCE_TPAT_CPU_STATE				0x00085004
5597 #define BCE_TPAT_CPU_STATE_BREAKPOINT			 (1L<<0)
5598 #define BCE_TPAT_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
5599 #define BCE_TPAT_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
5600 #define BCE_TPAT_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
5601 #define BCE_TPAT_CPU_STATE_BAD_DATA_ADDR_HALTED	 (1L<<5)
5602 #define BCE_TPAT_CPU_STATE_BAD_pc_HALTED		 (1L<<6)
5603 #define BCE_TPAT_CPU_STATE_ALIGN_HALTED		 (1L<<7)
5604 #define BCE_TPAT_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
5605 #define BCE_TPAT_CPU_STATE_SOFT_HALTED			 (1L<<10)
5606 #define BCE_TPAT_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
5607 #define BCE_TPAT_CPU_STATE_INTERRRUPT			 (1L<<12)
5608 #define BCE_TPAT_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
5609 #define BCE_TPAT_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
5610 #define BCE_TPAT_CPU_STATE_BLOCKED_READ		 (1L<<31)
5611 
5612 #define BCE_TPAT_CPU_EVENT_MASK			0x00085008
5613 #define BCE_TPAT_CPU_EVENT_MASK_BREAKPOINT_MASK	 (1L<<0)
5614 #define BCE_TPAT_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
5615 #define BCE_TPAT_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
5616 #define BCE_TPAT_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
5617 #define BCE_TPAT_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
5618 #define BCE_TPAT_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
5619 #define BCE_TPAT_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
5620 #define BCE_TPAT_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
5621 #define BCE_TPAT_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
5622 #define BCE_TPAT_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
5623 #define BCE_TPAT_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
5624 
5625 #define BCE_TPAT_CPU_PROGRAM_COUNTER			0x0008501c
5626 #define BCE_TPAT_CPU_INSTRUCTION			0x00085020
5627 #define BCE_TPAT_CPU_DATA_ACCESS			0x00085024
5628 #define BCE_TPAT_CPU_INTERRUPT_ENABLE			0x00085028
5629 #define BCE_TPAT_CPU_INTERRUPT_VECTOR			0x0008502c
5630 #define BCE_TPAT_CPU_INTERRUPT_SAVED_PC		0x00085030
5631 #define BCE_TPAT_CPU_HW_BREAKPOINT			0x00085034
5632 #define BCE_TPAT_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
5633 #define BCE_TPAT_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
5634 #define BCE_TPAT_CPU_REG_FILE				0x00085200
5635 #define BCE_TPAT_FTQ_DATA				0x000853c0
5636 #define BCE_TPAT_FTQ_CMD				0x000853f8
5637 #define BCE_TPAT_FTQ_CMD_OFFSET			 (0x3ffL<<0)
5638 #define BCE_TPAT_FTQ_CMD_WR_TOP			 (1L<<10)
5639 #define BCE_TPAT_FTQ_CMD_WR_TOP_0			 (0L<<10)
5640 #define BCE_TPAT_FTQ_CMD_WR_TOP_1			 (1L<<10)
5641 #define BCE_TPAT_FTQ_CMD_SFT_RESET			 (1L<<25)
5642 #define BCE_TPAT_FTQ_CMD_RD_DATA			 (1L<<26)
5643 #define BCE_TPAT_FTQ_CMD_ADD_INTERVEN			 (1L<<27)
5644 #define BCE_TPAT_FTQ_CMD_ADD_DATA			 (1L<<28)
5645 #define BCE_TPAT_FTQ_CMD_INTERVENE_CLR			 (1L<<29)
5646 #define BCE_TPAT_FTQ_CMD_POP				 (1L<<30)
5647 #define BCE_TPAT_FTQ_CMD_BUSY				 (1L<<31)
5648 
5649 #define BCE_TPAT_FTQ_CTL				0x000853fc
5650 #define BCE_TPAT_FTQ_CTL_INTERVENE			 (1L<<0)
5651 #define BCE_TPAT_FTQ_CTL_OVERFLOW			 (1L<<1)
5652 #define BCE_TPAT_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
5653 #define BCE_TPAT_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
5654 #define BCE_TPAT_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
5655 
5656 #define BCE_TPAT_SCRATCH				0x000a0000
5657 
5658 
5659 /*
5660  *  rxp_reg definition
5661  *  offset: 0xc0000
5662  */
5663 #define BCE_RXP_CPU_MODE				0x000c5000
5664 #define BCE_RXP_CPU_MODE_LOCAL_RST			 (1L<<0)
5665 #define BCE_RXP_CPU_MODE_STEP_ENA			 (1L<<1)
5666 #define BCE_RXP_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
5667 #define BCE_RXP_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
5668 #define BCE_RXP_CPU_MODE_MSG_BIT1			 (1L<<6)
5669 #define BCE_RXP_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
5670 #define BCE_RXP_CPU_MODE_SOFT_HALT			 (1L<<10)
5671 #define BCE_RXP_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
5672 #define BCE_RXP_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
5673 #define BCE_RXP_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
5674 #define BCE_RXP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
5675 
5676 #define BCE_RXP_CPU_STATE				0x000c5004
5677 #define BCE_RXP_CPU_STATE_BREAKPOINT			 (1L<<0)
5678 #define BCE_RXP_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
5679 #define BCE_RXP_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
5680 #define BCE_RXP_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
5681 #define BCE_RXP_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
5682 #define BCE_RXP_CPU_STATE_BAD_pc_HALTED		 (1L<<6)
5683 #define BCE_RXP_CPU_STATE_ALIGN_HALTED			 (1L<<7)
5684 #define BCE_RXP_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
5685 #define BCE_RXP_CPU_STATE_SOFT_HALTED			 (1L<<10)
5686 #define BCE_RXP_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
5687 #define BCE_RXP_CPU_STATE_INTERRRUPT			 (1L<<12)
5688 #define BCE_RXP_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
5689 #define BCE_RXP_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
5690 #define BCE_RXP_CPU_STATE_BLOCKED_READ			 (1L<<31)
5691 
5692 #define BCE_RXP_CPU_EVENT_MASK				0x000c5008
5693 #define BCE_RXP_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
5694 #define BCE_RXP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
5695 #define BCE_RXP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
5696 #define BCE_RXP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
5697 #define BCE_RXP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
5698 #define BCE_RXP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
5699 #define BCE_RXP_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
5700 #define BCE_RXP_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
5701 #define BCE_RXP_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
5702 #define BCE_RXP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
5703 #define BCE_RXP_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
5704 
5705 #define BCE_RXP_CPU_PROGRAM_COUNTER			0x000c501c
5706 #define BCE_RXP_CPU_INSTRUCTION			0x000c5020
5707 #define BCE_RXP_CPU_DATA_ACCESS			0x000c5024
5708 #define BCE_RXP_CPU_INTERRUPT_ENABLE			0x000c5028
5709 #define BCE_RXP_CPU_INTERRUPT_VECTOR			0x000c502c
5710 #define BCE_RXP_CPU_INTERRUPT_SAVED_PC			0x000c5030
5711 #define BCE_RXP_CPU_HW_BREAKPOINT			0x000c5034
5712 #define BCE_RXP_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
5713 #define BCE_RXP_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
5714 
5715 #define BCE_RXP_CPU_REG_FILE				0x000c5200
5716 #define BCE_RXP_CFTQ_DATA				0x000c5380
5717 #define BCE_RXP_CFTQ_CMD				0x000c53b8
5718 #define BCE_RXP_CFTQ_CMD_OFFSET			 (0x3ffL<<0)
5719 #define BCE_RXP_CFTQ_CMD_WR_TOP			 (1L<<10)
5720 #define BCE_RXP_CFTQ_CMD_WR_TOP_0			 (0L<<10)
5721 #define BCE_RXP_CFTQ_CMD_WR_TOP_1			 (1L<<10)
5722 #define BCE_RXP_CFTQ_CMD_SFT_RESET			 (1L<<25)
5723 #define BCE_RXP_CFTQ_CMD_RD_DATA			 (1L<<26)
5724 #define BCE_RXP_CFTQ_CMD_ADD_INTERVEN			 (1L<<27)
5725 #define BCE_RXP_CFTQ_CMD_ADD_DATA			 (1L<<28)
5726 #define BCE_RXP_CFTQ_CMD_INTERVENE_CLR			 (1L<<29)
5727 #define BCE_RXP_CFTQ_CMD_POP				 (1L<<30)
5728 #define BCE_RXP_CFTQ_CMD_BUSY				 (1L<<31)
5729 
5730 #define BCE_RXP_CFTQ_CTL				0x000c53bc
5731 #define BCE_RXP_CFTQ_CTL_INTERVENE			 (1L<<0)
5732 #define BCE_RXP_CFTQ_CTL_OVERFLOW			 (1L<<1)
5733 #define BCE_RXP_CFTQ_CTL_FORCE_INTERVENE		 (1L<<2)
5734 #define BCE_RXP_CFTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
5735 #define BCE_RXP_CFTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
5736 
5737 #define BCE_RXP_FTQ_DATA				0x000c53c0
5738 #define BCE_RXP_FTQ_CMD				0x000c53f8
5739 #define BCE_RXP_FTQ_CMD_OFFSET				 (0x3ffL<<0)
5740 #define BCE_RXP_FTQ_CMD_WR_TOP				 (1L<<10)
5741 #define BCE_RXP_FTQ_CMD_WR_TOP_0			 (0L<<10)
5742 #define BCE_RXP_FTQ_CMD_WR_TOP_1			 (1L<<10)
5743 #define BCE_RXP_FTQ_CMD_SFT_RESET			 (1L<<25)
5744 #define BCE_RXP_FTQ_CMD_RD_DATA			 (1L<<26)
5745 #define BCE_RXP_FTQ_CMD_ADD_INTERVEN			 (1L<<27)
5746 #define BCE_RXP_FTQ_CMD_ADD_DATA			 (1L<<28)
5747 #define BCE_RXP_FTQ_CMD_INTERVENE_CLR			 (1L<<29)
5748 #define BCE_RXP_FTQ_CMD_POP				 (1L<<30)
5749 #define BCE_RXP_FTQ_CMD_BUSY				 (1L<<31)
5750 
5751 #define BCE_RXP_FTQ_CTL				0x000c53fc
5752 #define BCE_RXP_FTQ_CTL_INTERVENE			 (1L<<0)
5753 #define BCE_RXP_FTQ_CTL_OVERFLOW			 (1L<<1)
5754 #define BCE_RXP_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
5755 #define BCE_RXP_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
5756 #define BCE_RXP_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
5757 
5758 #define BCE_RXP_SCRATCH				0x000e0000
5759 
5760 
5761 /*
5762  *  com_reg definition
5763  *  offset: 0x100000
5764  */
5765 #define BCE_COM_CPU_MODE				0x00105000
5766 #define BCE_COM_CPU_MODE_LOCAL_RST			 (1L<<0)
5767 #define BCE_COM_CPU_MODE_STEP_ENA			 (1L<<1)
5768 #define BCE_COM_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
5769 #define BCE_COM_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
5770 #define BCE_COM_CPU_MODE_MSG_BIT1			 (1L<<6)
5771 #define BCE_COM_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
5772 #define BCE_COM_CPU_MODE_SOFT_HALT			 (1L<<10)
5773 #define BCE_COM_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
5774 #define BCE_COM_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
5775 #define BCE_COM_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
5776 #define BCE_COM_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
5777 
5778 #define BCE_COM_CPU_STATE				0x00105004
5779 #define BCE_COM_CPU_STATE_BREAKPOINT			 (1L<<0)
5780 #define BCE_COM_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
5781 #define BCE_COM_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
5782 #define BCE_COM_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
5783 #define BCE_COM_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
5784 #define BCE_COM_CPU_STATE_BAD_pc_HALTED		 (1L<<6)
5785 #define BCE_COM_CPU_STATE_ALIGN_HALTED			 (1L<<7)
5786 #define BCE_COM_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
5787 #define BCE_COM_CPU_STATE_SOFT_HALTED			 (1L<<10)
5788 #define BCE_COM_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
5789 #define BCE_COM_CPU_STATE_INTERRRUPT			 (1L<<12)
5790 #define BCE_COM_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
5791 #define BCE_COM_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
5792 #define BCE_COM_CPU_STATE_BLOCKED_READ			 (1L<<31)
5793 
5794 #define BCE_COM_CPU_EVENT_MASK				0x00105008
5795 #define BCE_COM_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
5796 #define BCE_COM_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
5797 #define BCE_COM_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
5798 #define BCE_COM_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
5799 #define BCE_COM_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
5800 #define BCE_COM_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
5801 #define BCE_COM_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
5802 #define BCE_COM_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
5803 #define BCE_COM_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
5804 #define BCE_COM_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
5805 #define BCE_COM_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
5806 
5807 #define BCE_COM_CPU_PROGRAM_COUNTER			0x0010501c
5808 #define BCE_COM_CPU_INSTRUCTION			0x00105020
5809 #define BCE_COM_CPU_DATA_ACCESS			0x00105024
5810 #define BCE_COM_CPU_INTERRUPT_ENABLE			0x00105028
5811 #define BCE_COM_CPU_INTERRUPT_VECTOR			0x0010502c
5812 #define BCE_COM_CPU_INTERRUPT_SAVED_PC			0x00105030
5813 #define BCE_COM_CPU_HW_BREAKPOINT			0x00105034
5814 #define BCE_COM_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
5815 #define BCE_COM_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
5816 
5817 #define BCE_COM_CPU_REG_FILE				0x00105200
5818 #define BCE_COM_COMXQ_FTQ_DATA				0x00105340
5819 #define BCE_COM_COMXQ_FTQ_CMD				0x00105378
5820 #define BCE_COM_COMXQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
5821 #define BCE_COM_COMXQ_FTQ_CMD_WR_TOP			 (1L<<10)
5822 #define BCE_COM_COMXQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
5823 #define BCE_COM_COMXQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
5824 #define BCE_COM_COMXQ_FTQ_CMD_SFT_RESET		 (1L<<25)
5825 #define BCE_COM_COMXQ_FTQ_CMD_RD_DATA			 (1L<<26)
5826 #define BCE_COM_COMXQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
5827 #define BCE_COM_COMXQ_FTQ_CMD_ADD_DATA			 (1L<<28)
5828 #define BCE_COM_COMXQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
5829 #define BCE_COM_COMXQ_FTQ_CMD_POP			 (1L<<30)
5830 #define BCE_COM_COMXQ_FTQ_CMD_BUSY			 (1L<<31)
5831 
5832 #define BCE_COM_COMXQ_FTQ_CTL				0x0010537c
5833 #define BCE_COM_COMXQ_FTQ_CTL_INTERVENE		 (1L<<0)
5834 #define BCE_COM_COMXQ_FTQ_CTL_OVERFLOW			 (1L<<1)
5835 #define BCE_COM_COMXQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
5836 #define BCE_COM_COMXQ_FTQ_CTL_MAX_DEPTH		 (0x3ffL<<12)
5837 #define BCE_COM_COMXQ_FTQ_CTL_CUR_DEPTH		 (0x3ffL<<22)
5838 
5839 #define BCE_COM_COMTQ_FTQ_DATA				0x00105380
5840 #define BCE_COM_COMTQ_FTQ_CMD				0x001053b8
5841 #define BCE_COM_COMTQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
5842 #define BCE_COM_COMTQ_FTQ_CMD_WR_TOP			 (1L<<10)
5843 #define BCE_COM_COMTQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
5844 #define BCE_COM_COMTQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
5845 #define BCE_COM_COMTQ_FTQ_CMD_SFT_RESET		 (1L<<25)
5846 #define BCE_COM_COMTQ_FTQ_CMD_RD_DATA			 (1L<<26)
5847 #define BCE_COM_COMTQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
5848 #define BCE_COM_COMTQ_FTQ_CMD_ADD_DATA			 (1L<<28)
5849 #define BCE_COM_COMTQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
5850 #define BCE_COM_COMTQ_FTQ_CMD_POP			 (1L<<30)
5851 #define BCE_COM_COMTQ_FTQ_CMD_BUSY			 (1L<<31)
5852 
5853 #define BCE_COM_COMTQ_FTQ_CTL				0x001053bc
5854 #define BCE_COM_COMTQ_FTQ_CTL_INTERVENE		 (1L<<0)
5855 #define BCE_COM_COMTQ_FTQ_CTL_OVERFLOW			 (1L<<1)
5856 #define BCE_COM_COMTQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
5857 #define BCE_COM_COMTQ_FTQ_CTL_MAX_DEPTH		 (0x3ffL<<12)
5858 #define BCE_COM_COMTQ_FTQ_CTL_CUR_DEPTH		 (0x3ffL<<22)
5859 
5860 #define BCE_COM_COMQ_FTQ_DATA				0x001053c0
5861 #define BCE_COM_COMQ_FTQ_CMD				0x001053f8
5862 #define BCE_COM_COMQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
5863 #define BCE_COM_COMQ_FTQ_CMD_WR_TOP			 (1L<<10)
5864 #define BCE_COM_COMQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
5865 #define BCE_COM_COMQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
5866 #define BCE_COM_COMQ_FTQ_CMD_SFT_RESET			 (1L<<25)
5867 #define BCE_COM_COMQ_FTQ_CMD_RD_DATA			 (1L<<26)
5868 #define BCE_COM_COMQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
5869 #define BCE_COM_COMQ_FTQ_CMD_ADD_DATA			 (1L<<28)
5870 #define BCE_COM_COMQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
5871 #define BCE_COM_COMQ_FTQ_CMD_POP			 (1L<<30)
5872 #define BCE_COM_COMQ_FTQ_CMD_BUSY			 (1L<<31)
5873 
5874 #define BCE_COM_COMQ_FTQ_CTL				0x001053fc
5875 #define BCE_COM_COMQ_FTQ_CTL_INTERVENE			 (1L<<0)
5876 #define BCE_COM_COMQ_FTQ_CTL_OVERFLOW			 (1L<<1)
5877 #define BCE_COM_COMQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
5878 #define BCE_COM_COMQ_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
5879 #define BCE_COM_COMQ_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
5880 
5881 #define BCE_COM_SCRATCH				0x00120000
5882 
5883 
5884 /*
5885  *  cp_reg definition
5886  *  offset: 0x180000
5887  */
5888 #define BCE_CP_CPU_MODE				0x00185000
5889 #define BCE_CP_CPU_MODE_LOCAL_RST			 (1L<<0)
5890 #define BCE_CP_CPU_MODE_STEP_ENA			 (1L<<1)
5891 #define BCE_CP_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
5892 #define BCE_CP_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
5893 #define BCE_CP_CPU_MODE_MSG_BIT1			 (1L<<6)
5894 #define BCE_CP_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
5895 #define BCE_CP_CPU_MODE_SOFT_HALT			 (1L<<10)
5896 #define BCE_CP_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
5897 #define BCE_CP_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
5898 #define BCE_CP_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
5899 #define BCE_CP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
5900 
5901 #define BCE_CP_CPU_STATE				0x00185004
5902 #define BCE_CP_CPU_STATE_BREAKPOINT			 (1L<<0)
5903 #define BCE_CP_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
5904 #define BCE_CP_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
5905 #define BCE_CP_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
5906 #define BCE_CP_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
5907 #define BCE_CP_CPU_STATE_BAD_pc_HALTED			 (1L<<6)
5908 #define BCE_CP_CPU_STATE_ALIGN_HALTED			 (1L<<7)
5909 #define BCE_CP_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
5910 #define BCE_CP_CPU_STATE_SOFT_HALTED			 (1L<<10)
5911 #define BCE_CP_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
5912 #define BCE_CP_CPU_STATE_INTERRRUPT			 (1L<<12)
5913 #define BCE_CP_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
5914 #define BCE_CP_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
5915 #define BCE_CP_CPU_STATE_BLOCKED_READ			 (1L<<31)
5916 
5917 #define BCE_CP_CPU_EVENT_MASK				0x00185008
5918 #define BCE_CP_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
5919 #define BCE_CP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
5920 #define BCE_CP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
5921 #define BCE_CP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
5922 #define BCE_CP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
5923 #define BCE_CP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
5924 #define BCE_CP_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
5925 #define BCE_CP_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
5926 #define BCE_CP_CPU_EVENT_MASK_SOFT_HALTED_MASK		 (1L<<10)
5927 #define BCE_CP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
5928 #define BCE_CP_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
5929 
5930 #define BCE_CP_CPU_PROGRAM_COUNTER			0x0018501c
5931 #define BCE_CP_CPU_INSTRUCTION				0x00185020
5932 #define BCE_CP_CPU_DATA_ACCESS				0x00185024
5933 #define BCE_CP_CPU_INTERRUPT_ENABLE			0x00185028
5934 #define BCE_CP_CPU_INTERRUPT_VECTOR			0x0018502c
5935 #define BCE_CP_CPU_INTERRUPT_SAVED_PC			0x00185030
5936 #define BCE_CP_CPU_HW_BREAKPOINT			0x00185034
5937 #define BCE_CP_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
5938 #define BCE_CP_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
5939 
5940 #define BCE_CP_CPU_REG_FILE				0x00185200
5941 #define BCE_CP_CPQ_FTQ_DATA				0x001853c0
5942 #define BCE_CP_CPQ_FTQ_CMD				0x001853f8
5943 #define BCE_CP_CPQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
5944 #define BCE_CP_CPQ_FTQ_CMD_WR_TOP			 (1L<<10)
5945 #define BCE_CP_CPQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
5946 #define BCE_CP_CPQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
5947 #define BCE_CP_CPQ_FTQ_CMD_SFT_RESET			 (1L<<25)
5948 #define BCE_CP_CPQ_FTQ_CMD_RD_DATA			 (1L<<26)
5949 #define BCE_CP_CPQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
5950 #define BCE_CP_CPQ_FTQ_CMD_ADD_DATA			 (1L<<28)
5951 #define BCE_CP_CPQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
5952 #define BCE_CP_CPQ_FTQ_CMD_POP				 (1L<<30)
5953 #define BCE_CP_CPQ_FTQ_CMD_BUSY			 (1L<<31)
5954 
5955 #define BCE_CP_CPQ_FTQ_CTL				0x001853fc
5956 #define BCE_CP_CPQ_FTQ_CTL_INTERVENE			 (1L<<0)
5957 #define BCE_CP_CPQ_FTQ_CTL_OVERFLOW			 (1L<<1)
5958 #define BCE_CP_CPQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
5959 #define BCE_CP_CPQ_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
5960 #define BCE_CP_CPQ_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
5961 
5962 #define BCE_CP_SCRATCH					0x001a0000
5963 
5964 
5965 /*
5966  *  tas_reg definition
5967  *  offset: 0x1c0000
5968  */
5969 #define BCE_TAS_FTQ_CMD						0x001c03f8
5970 #define BCE_TAS_FTQ_CTL						0x001c03fc
5971 #define BCE_TAS_FTQ_CTL_MAX_DEPTH			(0x3ffL<<12)
5972 #define BCE_TAS_FTQ_CTL_CUR_DEPTH			(0x3ffL<<22)
5973 
5974 
5975 /*
5976  *  mcp_reg definition
5977  *  offset: 0x140000
5978  */
5979 #define BCE_MCP_CPU_MODE				0x00145000
5980 #define BCE_MCP_CPU_MODE_LOCAL_RST			 (1L<<0)
5981 #define BCE_MCP_CPU_MODE_STEP_ENA			 (1L<<1)
5982 #define BCE_MCP_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
5983 #define BCE_MCP_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
5984 #define BCE_MCP_CPU_MODE_MSG_BIT1			 (1L<<6)
5985 #define BCE_MCP_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
5986 #define BCE_MCP_CPU_MODE_SOFT_HALT			 (1L<<10)
5987 #define BCE_MCP_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
5988 #define BCE_MCP_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
5989 #define BCE_MCP_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
5990 #define BCE_MCP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
5991 
5992 #define BCE_MCP_CPU_STATE				0x00145004
5993 #define BCE_MCP_CPU_STATE_BREAKPOINT			 (1L<<0)
5994 #define BCE_MCP_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
5995 #define BCE_MCP_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
5996 #define BCE_MCP_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
5997 #define BCE_MCP_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
5998 #define BCE_MCP_CPU_STATE_BAD_pc_HALTED		 (1L<<6)
5999 #define BCE_MCP_CPU_STATE_ALIGN_HALTED			 (1L<<7)
6000 #define BCE_MCP_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
6001 #define BCE_MCP_CPU_STATE_SOFT_HALTED			 (1L<<10)
6002 #define BCE_MCP_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
6003 #define BCE_MCP_CPU_STATE_INTERRRUPT			 (1L<<12)
6004 #define BCE_MCP_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
6005 #define BCE_MCP_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
6006 #define BCE_MCP_CPU_STATE_BLOCKED_READ			 (1L<<31)
6007 
6008 #define BCE_MCP_CPU_EVENT_MASK				0x00145008
6009 #define BCE_MCP_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
6010 #define BCE_MCP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
6011 #define BCE_MCP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
6012 #define BCE_MCP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
6013 #define BCE_MCP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
6014 #define BCE_MCP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
6015 #define BCE_MCP_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
6016 #define BCE_MCP_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
6017 #define BCE_MCP_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
6018 #define BCE_MCP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
6019 #define BCE_MCP_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
6020 
6021 #define BCE_MCP_CPU_PROGRAM_COUNTER			0x0014501c
6022 #define BCE_MCP_CPU_INSTRUCTION			0x00145020
6023 #define BCE_MCP_CPU_DATA_ACCESS			0x00145024
6024 #define BCE_MCP_CPU_INTERRUPT_ENABLE			0x00145028
6025 #define BCE_MCP_CPU_INTERRUPT_VECTOR			0x0014502c
6026 #define BCE_MCP_CPU_INTERRUPT_SAVED_PC			0x00145030
6027 #define BCE_MCP_CPU_HW_BREAKPOINT			0x00145034
6028 #define BCE_MCP_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
6029 #define BCE_MCP_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
6030 
6031 #define BCE_MCP_CPU_REG_FILE				0x00145200
6032 #define BCE_MCP_MCPQ_FTQ_DATA				0x001453c0
6033 #define BCE_MCP_MCPQ_FTQ_CMD				0x001453f8
6034 #define BCE_MCP_MCPQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
6035 #define BCE_MCP_MCPQ_FTQ_CMD_WR_TOP			 (1L<<10)
6036 #define BCE_MCP_MCPQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
6037 #define BCE_MCP_MCPQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
6038 #define BCE_MCP_MCPQ_FTQ_CMD_SFT_RESET			 (1L<<25)
6039 #define BCE_MCP_MCPQ_FTQ_CMD_RD_DATA			 (1L<<26)
6040 #define BCE_MCP_MCPQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
6041 #define BCE_MCP_MCPQ_FTQ_CMD_ADD_DATA			 (1L<<28)
6042 #define BCE_MCP_MCPQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
6043 #define BCE_MCP_MCPQ_FTQ_CMD_POP			 (1L<<30)
6044 #define BCE_MCP_MCPQ_FTQ_CMD_BUSY			 (1L<<31)
6045 
6046 #define BCE_MCP_MCPQ_FTQ_CTL				0x001453fc
6047 #define BCE_MCP_MCPQ_FTQ_CTL_INTERVENE			 (1L<<0)
6048 #define BCE_MCP_MCPQ_FTQ_CTL_OVERFLOW			 (1L<<1)
6049 #define BCE_MCP_MCPQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
6050 #define BCE_MCP_MCPQ_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
6051 #define BCE_MCP_MCPQ_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
6052 
6053 #define BCE_MCP_ROM								0x00150000
6054 #define BCE_MCP_SCRATCH							0x00160000
6055 
6056 #define BCE_SHM_HDR_SIGNATURE					BCE_MCP_SCRATCH
6057 #define BCE_SHM_HDR_SIGNATURE_SIG_MASK			0xffff0000
6058 #define BCE_SHM_HDR_SIGNATURE_SIG				0x53530000
6059 #define BCE_SHM_HDR_SIGNATURE_VER_MASK			0x000000ff
6060 #define BCE_SHM_HDR_SIGNATURE_VER_ONE			0x00000001
6061 
6062 #define BCE_SHM_HDR_ADDR_0				BCE_MCP_SCRATCH + 4
6063 #define BCE_SHM_HDR_ADDR_1				BCE_MCP_SCRATCH + 8
6064 
6065 /****************************************************************************/
6066 /* End machine generated definitions.                                     */
6067 /****************************************************************************/
6068 
6069 /****************************************************************************/
6070 /* Begin firmware definitions.                                              */
6071 /****************************************************************************/
6072 /* The following definitions refer to pre-defined locations in processor    */
6073 /* memory space which allows the driver to enable particular functionality  */
6074 /* within the firmware or read specfic information about the running        */
6075 /* firmware.                                                                */
6076 /****************************************************************************/
6077 
6078 /*
6079  * Perfect match control register.
6080  * 0 = Default.  All received unicst packets matching MAC address
6081  *     BCE_EMAC_MAC_MATCH[0:1,8:9,10:11,12:13,14:15] are sent to receive queue
6082  *     0, all other perfect match registers are reserved.
6083  * 1 = All received unicast packets matching MAC address
6084  *     BCE_EMAC_MAC_MATCH[0:1] are mapped to receive queue 0,
6085  *     BCE_EMAC_MAC_MATCH[2:3] is mapped to receive queue 1, etc.
6086  * 2 = All received unicast packets matching any BCE_EMAC_MAC_MATCH[] register
6087  *     are sent to receive queue 0.
6088  */
6089 #define BCE_RXP_PM_CTRL			0x0e00d0
6090 
6091 /*
6092  * This firmware statistic records the number of frames that
6093  * were dropped because there were no buffers available in the
6094  * receive chain.
6095  */
6096 #define BCE_COM_NO_BUFFERS		0x120084
6097 /****************************************************************************/
6098 /* End firmware definitions.                                                */
6099 /****************************************************************************/
6100 
6101 #define NUM_MC_HASH_REGISTERS   8
6102 
6103 
6104 /* PHY_ID1: bits 31-16; PHY_ID2: bits 15-0.  */
6105 #define PHY_BCM5706_PHY_ID                          0x00206160
6106 
6107 #define PHY_ID(id)                                  ((id) & 0xfffffff0)
6108 #define PHY_REV_ID(id)                              ((id) & 0xf)
6109 
6110 /* 5708 Serdes PHY registers */
6111 
6112 #define BCM5708S_UP1				0xb
6113 
6114 #define BCM5708S_UP1_2G5			0x1
6115 
6116 #define BCM5708S_BLK_ADDR			0x1f
6117 
6118 #define BCM5708S_BLK_ADDR_DIG			0x0000
6119 #define BCM5708S_BLK_ADDR_DIG3			0x0002
6120 #define BCM5708S_BLK_ADDR_TX_MISC		0x0005
6121 
6122 /* Digital Block */
6123 #define BCM5708S_1000X_CTL1			0x10
6124 
6125 #define BCM5708S_1000X_CTL1_FIBER_MODE		0x0001
6126 #define BCM5708S_1000X_CTL1_AUTODET_EN		0x0010
6127 
6128 #define BCM5708S_1000X_CTL2			0x11
6129 
6130 #define BCM5708S_1000X_CTL2_PLLEL_DET_EN	0x0001
6131 
6132 #define BCM5708S_1000X_STAT1			0x14
6133 
6134 #define BCM5708S_1000X_STAT1_SGMII		0x0001
6135 #define BCM5708S_1000X_STAT1_LINK		0x0002
6136 #define BCM5708S_1000X_STAT1_FD			0x0004
6137 #define BCM5708S_1000X_STAT1_SPEED_MASK		0x0018
6138 #define BCM5708S_1000X_STAT1_SPEED_10		0x0000
6139 #define BCM5708S_1000X_STAT1_SPEED_100		0x0008
6140 #define BCM5708S_1000X_STAT1_SPEED_1G		0x0010
6141 #define BCM5708S_1000X_STAT1_SPEED_2G5		0x0018
6142 #define BCM5708S_1000X_STAT1_TX_PAUSE		0x0020
6143 #define BCM5708S_1000X_STAT1_RX_PAUSE		0x0040
6144 
6145 /* Digital3 Block */
6146 #define BCM5708S_DIG_3_0			0x10
6147 
6148 #define BCM5708S_DIG_3_0_USE_IEEE		0x0001
6149 
6150 /* Tx/Misc Block */
6151 #define BCM5708S_TX_ACTL1			0x15
6152 
6153 #define BCM5708S_TX_ACTL1_DRIVER_VCM		0x30
6154 
6155 #define BCM5708S_TX_ACTL3			0x17
6156 
6157 #define RX_COPY_THRESH			92
6158 
6159 #define DMA_READ_CHANS	5
6160 #define DMA_WRITE_CHANS	3
6161 
6162 /* Use the natural page size of the host CPU. */
6163 /* XXX: This has only been tested on amd64/i386 systems using 4KB pages. */
6164 #define BCM_PAGE_BITS	PAGE_SHIFT
6165 #define BCM_PAGE_SIZE	PAGE_SIZE
6166 #define BCM_PAGE_MASK	(BCM_PAGE_SIZE - 1)
6167 #define BCM_PAGES(x)	((((x) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK) >> BCM_PAGE_BITS)
6168 
6169 /*
6170  * Page count must remain a power of 2 for all
6171  * of the math to work correctly.
6172  */
6173 #define TX_PAGES	2
6174 #define TOTAL_TX_BD_PER_PAGE  (BCM_PAGE_SIZE / sizeof(struct tx_bd))
6175 #define USABLE_TX_BD_PER_PAGE (TOTAL_TX_BD_PER_PAGE - 1)
6176 #define TOTAL_TX_BD (TOTAL_TX_BD_PER_PAGE * TX_PAGES)
6177 #define USABLE_TX_BD (USABLE_TX_BD_PER_PAGE * TX_PAGES)
6178 #define MAX_TX_BD (TOTAL_TX_BD - 1)
6179 
6180 #define NEXT_TX_BD(x) (((x) & USABLE_TX_BD_PER_PAGE) ==	\
6181 		(USABLE_TX_BD_PER_PAGE - 1)) ?					  	\
6182 		(x) + 2 : (x) + 1
6183 
6184 #define TX_CHAIN_IDX(x) ((x) & MAX_TX_BD)
6185 
6186 #define TX_PAGE(x) (((x) & ~USABLE_TX_BD_PER_PAGE) >> (BCM_PAGE_BITS - 4))
6187 #define TX_IDX(x) ((x) & USABLE_TX_BD_PER_PAGE)
6188 
6189 /*
6190  * Page count must remain a power of 2 for all
6191  * of the math to work correctly.
6192  */
6193 #define RX_PAGES	2
6194 #define TOTAL_RX_BD_PER_PAGE  (BCM_PAGE_SIZE / sizeof(struct rx_bd))
6195 #define USABLE_RX_BD_PER_PAGE (TOTAL_RX_BD_PER_PAGE - 1)
6196 #define TOTAL_RX_BD (TOTAL_RX_BD_PER_PAGE * RX_PAGES)
6197 #define USABLE_RX_BD (USABLE_RX_BD_PER_PAGE * RX_PAGES)
6198 #define MAX_RX_BD (TOTAL_RX_BD - 1)
6199 
6200 #define NEXT_RX_BD(x) (((x) & USABLE_RX_BD_PER_PAGE) ==	\
6201 		(USABLE_RX_BD_PER_PAGE - 1)) ?					\
6202 		(x) + 2 : (x) + 1
6203 
6204 #define RX_CHAIN_IDX(x) ((x) & MAX_RX_BD)
6205 
6206 #define RX_PAGE(x) (((x) & ~USABLE_RX_BD_PER_PAGE) >> (BCM_PAGE_BITS - 4))
6207 #define RX_IDX(x) ((x) & USABLE_RX_BD_PER_PAGE)
6208 
6209 /*
6210  * To accomodate jumbo frames, the page chain should
6211  * be 4 times larger than the receive chain.
6212  */
6213 #define PG_PAGES	(RX_PAGES * 4)
6214 #define TOTAL_PG_BD_PER_PAGE  (BCM_PAGE_SIZE / sizeof(struct rx_bd))
6215 #define USABLE_PG_BD_PER_PAGE (TOTAL_PG_BD_PER_PAGE - 1)
6216 #define TOTAL_PG_BD (TOTAL_PG_BD_PER_PAGE * PG_PAGES)
6217 #define USABLE_PG_BD (USABLE_PG_BD_PER_PAGE * PG_PAGES)
6218 #define MAX_PG_BD (TOTAL_PG_BD - 1)
6219 
6220 #define NEXT_PG_BD(x) (((x) & USABLE_PG_BD_PER_PAGE) ==	\
6221 		(USABLE_PG_BD_PER_PAGE - 1)) ?					\
6222 		(x) + 2 : (x) + 1
6223 
6224 #define PG_CHAIN_IDX(x) ((x) & MAX_PG_BD)
6225 
6226 #define PG_PAGE(x) (((x) & ~USABLE_PG_BD_PER_PAGE) >> (BCM_PAGE_BITS - 4))
6227 #define PG_IDX(x) ((x) & USABLE_PG_BD_PER_PAGE)
6228 
6229 /* Context size. */
6230 #define CTX_SHIFT                   7
6231 #define CTX_SIZE                    (1 << CTX_SHIFT)
6232 #define CTX_MASK                    (CTX_SIZE - 1)
6233 #define GET_CID_ADDR(_cid)          ((_cid) << CTX_SHIFT)
6234 #define GET_CID(_cid_addr)          ((_cid_addr) >> CTX_SHIFT)
6235 
6236 #define PHY_CTX_SHIFT               6
6237 #define PHY_CTX_SIZE                (1 << PHY_CTX_SHIFT)
6238 #define PHY_CTX_MASK                (PHY_CTX_SIZE - 1)
6239 #define GET_PCID_ADDR(_pcid)        ((_pcid) << PHY_CTX_SHIFT)
6240 #define GET_PCID(_pcid_addr)        ((_pcid_addr) >> PHY_CTX_SHIFT)
6241 
6242 #define MB_KERNEL_CTX_SHIFT         8
6243 #define MB_KERNEL_CTX_SIZE          (1 << MB_KERNEL_CTX_SHIFT)
6244 #define MB_KERNEL_CTX_MASK          (MB_KERNEL_CTX_SIZE - 1)
6245 #define MB_GET_CID_ADDR(_cid)       (0x10000 + ((_cid) << MB_KERNEL_CTX_SHIFT))
6246 
6247 #define MAX_CID_CNT                 0x4000
6248 #define MAX_CID_ADDR                (GET_CID_ADDR(MAX_CID_CNT))
6249 #define INVALID_CID_ADDR            0xffffffff
6250 
6251 #define TX_CID		16
6252 #define RX_CID		0
6253 
6254 /****************************************************************************/
6255 /* BCE Processor Firmwware Load Definitions                                 */
6256 /****************************************************************************/
6257 
6258 struct cpu_reg {
6259 	u32 mode;
6260 	u32 mode_value_halt;
6261 	u32 mode_value_sstep;
6262 
6263 	u32 state;
6264 	u32 state_value_clear;
6265 
6266 	u32 gpr0;
6267 	u32 evmask;
6268 	u32 pc;
6269 	u32 inst;
6270 	u32 bp;
6271 
6272 	u32 spad_base;
6273 
6274 	u32 mips_view_base;
6275 };
6276 
6277 struct fw_info {
6278 	u32 ver_major;
6279 	u32 ver_minor;
6280 	u32 ver_fix;
6281 
6282 	u32 start_addr;
6283 
6284 	/* Text section. */
6285 	u32 text_addr;
6286 	u32 text_len;
6287 	u32 text_index;
6288 	u32 *text;
6289 
6290 	/* Data section. */
6291 	u32 data_addr;
6292 	u32 data_len;
6293 	u32 data_index;
6294 	u32 *data;
6295 
6296 	/* SBSS section. */
6297 	u32 sbss_addr;
6298 	u32 sbss_len;
6299 	u32 sbss_index;
6300 	u32 *sbss;
6301 
6302 	/* BSS section. */
6303 	u32 bss_addr;
6304 	u32 bss_len;
6305 	u32 bss_index;
6306 	u32 *bss;
6307 
6308 	/* Read-only section. */
6309 	u32 rodata_addr;
6310 	u32 rodata_len;
6311 	u32 rodata_index;
6312 	u32 *rodata;
6313 };
6314 
6315 #define RV2P_PROC1                              0
6316 #define RV2P_PROC2                              1
6317 
6318 #define BCE_MIREG(x)	((x & 0x1F) << 16)
6319 #define BCE_MIPHY(x)	((x & 0x1F) << 21)
6320 #define BCE_PHY_TIMEOUT	50
6321 
6322 #define BCE_NVRAM_SIZE 					0x200
6323 #define BCE_NVRAM_MAGIC					0x669955aa
6324 #define BCE_CRC32_RESIDUAL				0xdebb20e3
6325 
6326 #define BCE_TX_TIMEOUT					5
6327 
6328 #define BCE_MAX_SEGMENTS				32
6329 #define BCE_TSO_MAX_SIZE				65536
6330 #define BCE_TSO_MAX_SEG_SIZE			4096
6331 
6332 #define BCE_DMA_ALIGN		 			8
6333 #define BCE_DMA_BOUNDARY				0
6334 
6335 /* The BCM5708 has a problem with addresses greater that 40bits. */
6336 /* Handle the sizing issue in an architecture agnostic fashion.  */
6337 #if (BUS_SPACE_MAXADDR < 0xFFFFFFFFFF)
6338 #define BCE_BUS_SPACE_MAXADDR		BUS_SPACE_MAXADDR
6339 #else
6340 #define BCE_BUS_SPACE_MAXADDR		0xFFFFFFFFFF
6341 #endif
6342 
6343 /*
6344  * XXX Checksum offload involving IP fragments seems to cause problems on
6345  * transmit.  Disable it for now, hopefully there will be a more elegant
6346  * solution later.
6347  */
6348 #ifdef BCE_IP_CSUM
6349 #define BCE_IF_HWASSIST	(CSUM_IP | CSUM_TCP | CSUM_UDP)
6350 #else
6351 #define BCE_IF_HWASSIST	(CSUM_TCP | CSUM_UDP)
6352 #endif
6353 
6354 #if __FreeBSD_version < 700000
6355 #define BCE_IF_CAPABILITIES (IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING | \
6356 							IFCAP_HWCSUM | IFCAP_JUMBO_MTU)
6357 #else
6358 #define BCE_IF_CAPABILITIES (IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING | \
6359 							IFCAP_HWCSUM | IFCAP_JUMBO_MTU | IFCAP_VLAN_HWCSUM)
6360 #endif
6361 
6362 #define BCE_MIN_MTU						60
6363 #define BCE_MIN_ETHER_MTU				64
6364 
6365 #define BCE_MAX_STD_MTU					1500
6366 #define BCE_MAX_STD_ETHER_MTU			1518
6367 #define BCE_MAX_STD_ETHER_MTU_VLAN		1522
6368 
6369 #define BCE_MAX_JUMBO_MTU			 	9000
6370 #define BCE_MAX_JUMBO_ETHER_MTU			9018
6371 #define BCE_MAX_JUMBO_ETHER_MTU_VLAN 	9022
6372 
6373 // #define BCE_MAX_MTU		ETHER_MAX_LEN_JUMBO + ETHER_VLAN_ENCAP_LEN	/* 9022 */
6374 
6375 /****************************************************************************/
6376 /* BCE Device State Data Structure                                          */
6377 /****************************************************************************/
6378 
6379 #define BCE_STATUS_BLK_SZ		sizeof(struct status_block)
6380 #define BCE_STATS_BLK_SZ		sizeof(struct statistics_block)
6381 #define BCE_TX_CHAIN_PAGE_SZ	BCM_PAGE_SIZE
6382 #define BCE_RX_CHAIN_PAGE_SZ	BCM_PAGE_SIZE
6383 #define BCE_PG_CHAIN_PAGE_SZ	BCM_PAGE_SIZE
6384 
6385 struct bce_softc
6386 {
6387 	/* MUST start with ifnet pointer (see definition of miibus_statchg()) */
6388 	struct ifnet		*bce_ifp;			/* Interface info */
6389 	device_t			bce_dev;			/* Parent device handle */
6390 	u_int8_t			bce_unit;			/* Interface number */
6391 	struct resource		*bce_res_mem;  		/* Device resource handle */
6392 	struct ifmedia		bce_ifmedia;		/* TBI media info */
6393 	bus_space_tag_t		bce_btag;			/* Device bus tag */
6394 	bus_space_handle_t	bce_bhandle;		/* Device bus handle */
6395 	vm_offset_t			bce_vhandle;		/* Device virtual memory handle */
6396 	struct resource		*bce_res_irq;		/* IRQ Resource Handle */
6397 	struct mtx			bce_mtx;			/* Mutex */
6398 
6399 	/* Interrupt handler. */
6400 	driver_intr_t		*bce_intr;
6401 	void				*bce_intrhand;
6402 	int					bce_irq_rid;
6403 	int					bce_msi_count;
6404 
6405 	/* ASIC Chip ID. */
6406 	u32					bce_chipid;
6407 
6408 	/* General controller flags. */
6409 	u32					bce_flags;
6410 #define BCE_PCIX_FLAG				0x00000001
6411 #define BCE_PCI_32BIT_FLAG 			0x00000002
6412 #define BCE_ONE_TDMA_FLAG			0x00000004		/* Deprecated */
6413 #define BCE_NO_WOL_FLAG				0x00000008
6414 #define BCE_USING_DAC_FLAG			0x00000010
6415 #define BCE_USING_MSI_FLAG 			0x00000020
6416 #define BCE_MFW_ENABLE_FLAG			0x00000040
6417 #define BCE_ONE_SHOT_MSI_FLAG		0x00000080
6418 #define BCE_USING_MSIX_FLAG			0x00000100
6419 #define BCE_PCIE_FLAG				0x00000200
6420 
6421 	/* Controller capability flags. */
6422 	u32								bce_cap_flags;
6423 #define BCE_MSI_CAPABLE_FLAG		0x00000001
6424 #define BCE_MSIX_CAPABLE_FLAG		0x00000002
6425 #define BCE_PCIE_CAPABLE_FLAG		0x00000004
6426 #define BCE_PCIX_CAPABLE_FLAG		0x00000008
6427 
6428 	/* PHY specific flags. */
6429 	u32					bce_phy_flags;
6430 #define BCE_PHY_SERDES_FLAG					0x00000001
6431 #define BCE_PHY_CRC_FIX_FLAG				0x00000002
6432 #define BCE_PHY_PARALLEL_DETECT_FLAG		0x00000004
6433 #define BCE_PHY_2_5G_CAPABLE_FLAG			0x00000008
6434 #define BCE_PHY_INT_MODE_MASK_FLAG			0x00000300
6435 #define BCE_PHY_INT_MODE_AUTO_POLLING_FLAG	0x00000100
6436 #define BCE_PHY_INT_MODE_LINK_READY_FLAG	0x00000200
6437 
6438 	/* Values that need to be shared with the PHY driver. */
6439 	u32					bce_shared_hw_cfg;
6440 	u32					bce_port_hw_cfg;
6441 
6442 	bus_addr_t			max_bus_addr;
6443 	u16					bus_speed_mhz;		/* PCI bus speed */
6444 	u16					link_width;			/* PCIe link width */
6445 	u16					link_speed;			/* PCIe link speed */
6446 	struct flash_spec	*bce_flash_info;	/* Flash NVRAM settings */
6447 	u32					bce_flash_size;		/* Flash NVRAM size */
6448 	u32					bce_shmem_base;		/* Shared Memory base address */
6449 	char *				bce_name;			/* Name string */
6450 
6451 	/* Tracks the version of bootcode firmware. */
6452 	u32					bce_fw_ver;
6453 
6454 	/* Tracks the state of the firmware.  0 = Running while any     */
6455 	/* other value indicates that the firmware is not responding.   */
6456 	u16					bce_fw_timed_out;
6457 
6458 	/* An incrementing sequence used to coordinate messages passed   */
6459 	/* from the driver to the firmware.                              */
6460 	u16					bce_fw_wr_seq;
6461 
6462 	/* An incrementing sequence used to let the firmware know that   */
6463 	/* the driver is still operating.  Without the pulse, management */
6464 	/* firmware such as IPMI or UMP will operate in OS absent state. */
6465 	u16					bce_fw_drv_pulse_wr_seq;
6466 
6467 	/* Ethernet MAC address. */
6468 	u_char				eaddr[6];
6469 
6470 	/* These setting are used by the host coalescing (HC) block to   */
6471 	/* to control how often the status block, statistics block and   */
6472 	/* interrupts are generated.                                     */
6473 	u16					bce_tx_quick_cons_trip_int;
6474 	u16					bce_tx_quick_cons_trip;
6475 	u16					bce_rx_quick_cons_trip_int;
6476 	u16					bce_rx_quick_cons_trip;
6477 	u16					bce_comp_prod_trip_int;
6478 	u16					bce_comp_prod_trip;
6479 	u16					bce_tx_ticks_int;
6480 	u16					bce_tx_ticks;
6481 	u16					bce_rx_ticks_int;
6482 	u16					bce_rx_ticks;
6483 	u16					bce_com_ticks_int;
6484 	u16					bce_com_ticks;
6485 	u16					bce_cmd_ticks_int;
6486 	u16					bce_cmd_ticks;
6487 	u32					bce_stats_ticks;
6488 
6489 	/* The address of the integrated PHY on the MII bus. */
6490 	int					bce_phy_addr;
6491 
6492 	/* The device handle for the MII bus child device. */
6493 	device_t			bce_miibus;
6494 
6495 	/* Driver maintained TX chain pointers and byte counter. */
6496 	u16					rx_prod;
6497 	u16					rx_cons;
6498 	u32					rx_prod_bseq;	/* Counts the bytes used.  */
6499 	u16					tx_prod;
6500 	u16					tx_cons;
6501 	u32					tx_prod_bseq;	/* Counts the bytes used.  */
6502 	u16					pg_prod;
6503 	u16					pg_cons;
6504 
6505 	int					bce_link;
6506 	struct callout		bce_tick_callout;
6507 	struct callout		bce_pulse_callout;
6508 
6509 	int watchdog_timer;			/* ticks until chip reset */
6510 
6511 	/* Frame size and mbuf allocation size for RX frames. */
6512 	u32					max_frame_size;
6513 	int					rx_bd_mbuf_alloc_size;
6514 	int					rx_bd_mbuf_data_len;
6515 	int					rx_bd_mbuf_align_pad;
6516 	int					pg_bd_mbuf_alloc_size;
6517 
6518 	/* Receive mode settings (i.e promiscuous, multicast, etc.). */
6519 	u32					rx_mode;
6520 
6521 	/* Bus tag for the bce controller. */
6522 	bus_dma_tag_t		parent_tag;
6523 
6524 	/* H/W maintained TX buffer descriptor chain structure. */
6525 	bus_dma_tag_t		tx_bd_chain_tag;
6526 	bus_dmamap_t		tx_bd_chain_map[TX_PAGES];
6527 	struct tx_bd		*tx_bd_chain[TX_PAGES];
6528 	bus_addr_t			tx_bd_chain_paddr[TX_PAGES];
6529 
6530 	/* H/W maintained RX buffer descriptor chain structure. */
6531 	bus_dma_tag_t		rx_bd_chain_tag;
6532 	bus_dmamap_t		rx_bd_chain_map[RX_PAGES];
6533 	struct rx_bd		*rx_bd_chain[RX_PAGES];
6534 	bus_addr_t			rx_bd_chain_paddr[RX_PAGES];
6535 
6536 	/* H/W maintained page buffer descriptor chain structure. */
6537 	bus_dma_tag_t		pg_bd_chain_tag;
6538 	bus_dmamap_t		pg_bd_chain_map[PG_PAGES];
6539 	struct rx_bd		*pg_bd_chain[PG_PAGES];
6540 	bus_addr_t			pg_bd_chain_paddr[PG_PAGES];
6541 
6542 	/* H/W maintained status block. */
6543 	bus_dma_tag_t		status_tag;
6544 	bus_dmamap_t		status_map;
6545 	struct status_block	*status_block;			/* Virtual address */
6546 	bus_addr_t			status_block_paddr;		/* Physical address */
6547 
6548 	/* Driver maintained status block values. */
6549 	u16					last_status_idx;
6550 	u16					hw_rx_cons;
6551 	u16					hw_tx_cons;
6552 
6553 	/* H/W maintained statistics block. */
6554 	bus_dma_tag_t		stats_tag;
6555 	bus_dmamap_t		stats_map;
6556 	struct statistics_block *stats_block;		/* Virtual address */
6557 	bus_addr_t			stats_block_paddr;		/* Physical address */
6558 
6559 	/* H/W maintained context block. */
6560 	int					ctx_pages;
6561 	bus_dma_tag_t		ctx_tag;
6562 	/* DRC - Fix hard coded value. */
6563 	bus_dmamap_t		ctx_map[4];
6564 	void				*ctx_block[4];			/* Virtual address */
6565 	bus_addr_t			ctx_paddr[4];			/* Physical address */
6566 
6567 	/* Bus tag for RX/TX mbufs. */
6568 	bus_dma_tag_t		rx_mbuf_tag;
6569 	bus_dma_tag_t		tx_mbuf_tag;
6570 	bus_dma_tag_t		pg_mbuf_tag;
6571 
6572 	/* S/W maintained mbuf TX chain structure. */
6573 	bus_dmamap_t		tx_mbuf_map[TOTAL_TX_BD];
6574 	struct mbuf			*tx_mbuf_ptr[TOTAL_TX_BD];
6575 
6576 	/* S/W maintained mbuf RX chain structure. */
6577 	bus_dmamap_t		rx_mbuf_map[TOTAL_RX_BD];
6578 	struct mbuf			*rx_mbuf_ptr[TOTAL_RX_BD];
6579 
6580 	/* S/W maintained mbuf page chain structure. */
6581 	bus_dmamap_t		pg_mbuf_map[TOTAL_PG_BD];
6582 	struct mbuf			*pg_mbuf_ptr[TOTAL_PG_BD];
6583 
6584 	/* Track the number of buffer descriptors in use. */
6585 	u16 free_rx_bd;
6586 	u16 max_rx_bd;
6587 	u16 used_tx_bd;
6588 	u16 max_tx_bd;
6589 	u16 free_pg_bd;
6590 	u16 max_pg_bd;
6591 
6592 	/* Provides access to hardware statistics through sysctl. */
6593 	u64 stat_IfHCInOctets;
6594 	u64 stat_IfHCInBadOctets;
6595 	u64 stat_IfHCOutOctets;
6596 	u64 stat_IfHCOutBadOctets;
6597 	u64 stat_IfHCInUcastPkts;
6598 	u64 stat_IfHCInMulticastPkts;
6599 	u64 stat_IfHCInBroadcastPkts;
6600 	u64 stat_IfHCOutUcastPkts;
6601 	u64 stat_IfHCOutMulticastPkts;
6602 	u64 stat_IfHCOutBroadcastPkts;
6603 
6604 	u32 stat_emac_tx_stat_dot3statsinternalmactransmiterrors;
6605 	u32 stat_Dot3StatsCarrierSenseErrors;
6606 	u32 stat_Dot3StatsFCSErrors;
6607 	u32 stat_Dot3StatsAlignmentErrors;
6608 	u32 stat_Dot3StatsSingleCollisionFrames;
6609 	u32 stat_Dot3StatsMultipleCollisionFrames;
6610 	u32 stat_Dot3StatsDeferredTransmissions;
6611 	u32 stat_Dot3StatsExcessiveCollisions;
6612 	u32 stat_Dot3StatsLateCollisions;
6613 	u32 stat_EtherStatsCollisions;
6614 	u32 stat_EtherStatsFragments;
6615 	u32 stat_EtherStatsJabbers;
6616 	u32 stat_EtherStatsUndersizePkts;
6617 	u32 stat_EtherStatsOverrsizePkts;
6618 	u32 stat_EtherStatsPktsRx64Octets;
6619 	u32 stat_EtherStatsPktsRx65Octetsto127Octets;
6620 	u32 stat_EtherStatsPktsRx128Octetsto255Octets;
6621 	u32 stat_EtherStatsPktsRx256Octetsto511Octets;
6622 	u32 stat_EtherStatsPktsRx512Octetsto1023Octets;
6623 	u32 stat_EtherStatsPktsRx1024Octetsto1522Octets;
6624 	u32 stat_EtherStatsPktsRx1523Octetsto9022Octets;
6625 	u32 stat_EtherStatsPktsTx64Octets;
6626 	u32 stat_EtherStatsPktsTx65Octetsto127Octets;
6627 	u32 stat_EtherStatsPktsTx128Octetsto255Octets;
6628 	u32 stat_EtherStatsPktsTx256Octetsto511Octets;
6629 	u32 stat_EtherStatsPktsTx512Octetsto1023Octets;
6630 	u32 stat_EtherStatsPktsTx1024Octetsto1522Octets;
6631 	u32 stat_EtherStatsPktsTx1523Octetsto9022Octets;
6632 	u32 stat_XonPauseFramesReceived;
6633 	u32 stat_XoffPauseFramesReceived;
6634 	u32 stat_OutXonSent;
6635 	u32 stat_OutXoffSent;
6636 	u32 stat_FlowControlDone;
6637 	u32 stat_MacControlFramesReceived;
6638 	u32 stat_XoffStateEntered;
6639 	u32 stat_IfInFramesL2FilterDiscards;
6640 	u32 stat_IfInRuleCheckerDiscards;
6641 	u32 stat_IfInFTQDiscards;
6642 	u32 stat_IfInMBUFDiscards;
6643 	u32 stat_IfInRuleCheckerP4Hit;
6644 	u32 stat_CatchupInRuleCheckerDiscards;
6645 	u32 stat_CatchupInFTQDiscards;
6646 	u32 stat_CatchupInMBUFDiscards;
6647 	u32 stat_CatchupInRuleCheckerP4Hit;
6648 
6649 	/* Provides access to certain firmware statistics. */
6650 	u32 com_no_buffers;
6651 
6652 	/* Mbuf allocation failure counter. */
6653 	u32	mbuf_alloc_failed;
6654 
6655 	/* TX DMA mapping failure counter. */
6656 	u32 tx_dma_map_failures;
6657 
6658 	u32	hc_command;
6659 
6660 #ifdef BCE_DEBUG
6661 	/* Track the number of enqueued mbufs. */
6662 	int	debug_tx_mbuf_alloc;
6663 	int debug_rx_mbuf_alloc;
6664 	int debug_pg_mbuf_alloc;
6665 
6666 	/* Track how many and what type of interrupts are generated. */
6667 	u32 interrupts_generated;
6668 	u32 interrupts_handled;
6669 	u32 rx_interrupts;
6670 	u32 tx_interrupts;
6671 
6672 	/* Track interrupt time (25MHz clock). */
6673 	u64 rx_intr_time;
6674 	u64 tx_intr_time;
6675 
6676 	u32	rx_low_watermark;			/* Lowest number of rx_bd's free. */
6677 	u32 rx_empty_count;				/* Number of times the RX chain was empty. */
6678 
6679 	u32	pg_low_watermark;			/* Lowest number of pages free. */
6680 	u32 pg_empty_count; 			/* Number of times the page chain was empty. */
6681 
6682 	u32 tx_hi_watermark;			/* Greatest number of tx_bd's used. */
6683 	u32	tx_full_count;				/* Number of times the TX chain was full. */
6684 
6685 	/* Simulated mbuf allocation failure counter. */
6686 	u32	debug_mbuf_sim_alloc_failed;
6687 
6688 	u32 l2fhdr_status_errors;
6689 	u32 unexpected_attentions;
6690 	u32	lost_status_block_updates;
6691 
6692 	u32	requested_tso_frames;		/* Number of TSO frames enqueued. */
6693 #endif
6694 };
6695 
6696 #endif /* #ifndef _BCE_H_DEFINED */
6697 
6698