xref: /freebsd/sys/dev/bce/if_bcereg.h (revision 3416500aef140042c64bc149cb1ec6620483bc44)
1 /*-
2  * Copyright (c) 2006-2014 QLogic Corporation
3  *
4  * Redistribution and use in source and binary forms, with or without
5  * modification, are permitted provided that the following conditions
6  * are met:
7  * 1. Redistributions of source code must retain the above copyright
8  *    notice, this list of conditions and the following disclaimer.
9  * 2. Redistributions in binary form must reproduce the above copyright
10  *    notice, this list of conditions and the following disclaimer in the
11  *    documentation and/or other materials provided with the distribution.
12  *
13  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS'
14  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
15  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
16  * ARE DISCLAIMED.  IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
17  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
18  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
19  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
20  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
21  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
22  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
23  * THE POSSIBILITY OF SUCH DAMAGE.
24  *
25  * $FreeBSD$
26  */
27 
28 #ifndef	_BCEREG_H_DEFINED
29 #define _BCEREG_H_DEFINED
30 
31 /****************************************************************************/
32 /* Conversion to FreeBSD type definitions.                                  */
33 /****************************************************************************/
34 #define u64 uint64_t
35 #define u32 uint32_t
36 #define u16 uint16_t
37 #define u8  uint8_t
38 
39 #if BYTE_ORDER == BIG_ENDIAN
40 #define __BIG_ENDIAN 1
41 #undef  __LITTLE_ENDIAN
42 #else
43 #undef  __BIG_ENDIAN
44 #define __LITTLE_ENDIAN 1
45 #endif
46 
47 #define BCE_DWORD_PRINTFB	\
48 	"\020"			\
49 	"\40b31"		\
50 	"\37b30"		\
51 	"\36b29"		\
52 	"\35b28"		\
53 	"\34b27"		\
54 	"\33b26"		\
55 	"\32b25"		\
56 	"\31b24"		\
57 	"\30b23"		\
58 	"\27b22"		\
59 	"\26b21"		\
60 	"\25b20"		\
61 	"\24b19"		\
62 	"\23b18"		\
63 	"\22b17"		\
64 	"\21b16"		\
65 	"\20b15"		\
66 	"\17b14"		\
67 	"\16b13"		\
68 	"\15b12"		\
69 	"\14b11"		\
70 	"\13b10"		\
71 	"\12b9"			\
72 	"\11b8"			\
73 	"\10b7"			\
74 	"\07b6"			\
75 	"\06b5"			\
76 	"\05b4"			\
77 	"\04b3"			\
78 	"\03b2"			\
79 	"\02b1"			\
80 	"\01b0"
81 
82 /* MII Control Register 0x0 */
83 #define BCE_BMCR_PRINTFB	\
84 	"\020"			\
85 	"\20Reset"		\
86 	"\17Loopback"		\
87 	"\16Spd0"		\
88 	"\15AnegEna"		\
89 	"\14PwrDn"		\
90 	"\13Isolate"		\
91 	"\12RstrtAneg"		\
92 	"\11FD"			\
93 	"\10CollTst"		\
94 	"\07Spd1"		\
95 	"\06Rsrvd"		\
96 	"\05Rsrvd"		\
97 	"\04Rsrvd"		\
98 	"\03Rsrvd"		\
99 	"\02Rsrvd"		\
100 	"\01Rsrvd"
101 
102 /* MII Status Register 0x1 */
103 #define BCE_BMSR_PRINTFB	\
104 	"\020"			\
105 	"\20Cap100T4"		\
106 	"\17Cap100XFD"		\
107 	"\16Cap100XHD"		\
108 	"\15Cap10FD"		\
109 	"\14Cap10HD"		\
110 	"\13Cap100T2FD"		\
111 	"\12Cap100T2HD"		\
112 	"\11ExtStsPrsnt"	\
113 	"\10Rsrvd"		\
114 	"\07PrmblSupp"		\
115 	"\06AnegCmpl"		\
116 	"\05RemFaultDet"	\
117 	"\04AnegCap"		\
118 	"\03LnkUp"		\
119 	"\02JabberDet"		\
120 	"\01ExtCapSupp"
121 
122 /* MII Autoneg Advertisement Register 0x4 */
123 #define BCE_ANAR_PRINTFB	\
124 	"\020"			\
125 	"\20AdvNxtPg"		\
126 	"\17Rsrvd"		\
127 	"\16AdvRemFault"	\
128 	"\15Rsrvd"		\
129 	"\14AdvAsymPause"	\
130 	"\13AdvPause"		\
131 	"\12Adv100T4"		\
132 	"\11Adv100FD"		\
133 	"\10Adv100HD"		\
134 	"\07Adv10FD"		\
135 	"\06Adv10HD"		\
136 	"\05Rsrvd"		\
137 	"\04Rsrvd"		\
138 	"\03Rsrvd"		\
139 	"\02Rsrvd"		\
140 	"\01Adv802.3"
141 
142 /* MII Autoneg Link Partner Ability Register 0x5 */
143 #define BCE_ANLPAR_PRINTFB	\
144 	"\020"			\
145 	"\20CapNxtPg"		\
146 	"\17Ack"		\
147 	"\16CapRemFault"	\
148 	"\15Rsrvd"		\
149 	"\14CapAsymPause"	\
150 	"\13CapPause"		\
151 	"\12Cap100T4"		\
152 	"\11Cap100FD"		\
153 	"\10Cap100HD"		\
154 	"\07Cap10FD"		\
155 	"\06Cap10HD"		\
156 	"\05Rsrvd"		\
157 	"\04Rsrvd"		\
158 	"\03Rsrvd"		\
159 	"\02Rsrvd"		\
160 	"\01Cap802.3"
161 
162 /* 1000Base-T Control Register 0x09 */
163 #define BCE_1000CTL_PRINTFB	\
164 	"\020"			\
165 	"\20Test3"		\
166 	"\17Test2"		\
167 	"\16Test1"		\
168 	"\15MasterSlave"	\
169 	"\14ForceMaster"	\
170 	"\13SwitchDev" 		\
171 	"\12Adv1000TFD"		\
172 	"\11Adv1000THD"		\
173 	"\10Rsrvd"		\
174 	"\07Rsrvd"		\
175 	"\06Rsrvd"		\
176 	"\05Rsrvd"		\
177 	"\04Rsrvd"		\
178 	"\03Rsrvd"		\
179 	"\02Rsrvd"		\
180 	"\01Rsrvd"
181 
182 /* MII 1000Base-T Status Register 0x0a */
183 #define BCE_1000STS_PRINTFB	\
184 	"\020"			\
185 	"\20MstrSlvFault"	\
186 	"\17Master"		\
187 	"\16LclRcvrOk"		\
188 	"\15RemRcvrOk"		\
189 	"\14Cap1000FD"		\
190 	"\13Cpa1000HD"		\
191 	"\12Rsrvd"		\
192 	"\11Rsrvd"
193 
194 /* MII Extended Status Register 0x0f */
195 #define BCE_EXTSTS_PRINTFB	\
196 	"\020"			\
197 	"\20b15"		\
198 	"\17b14"		\
199 	"\16b13"		\
200 	"\15b12"		\
201 	"\14Rsrvd"		\
202 	"\13Rsrvd"		\
203 	"\12Rsrvd"		\
204 	"\11Rsrvd"		\
205 	"\10Rsrvd"		\
206 	"\07Rsrvd"		\
207 	"\06Rsrvd" 		\
208 	"\05Rsrvd"		\
209 	"\04Rsrvd"		\
210 	"\03Rsrvd"		\
211 	"\02Rsrvd"		\
212 	"\01Rsrvd"
213 
214 /* MII Autoneg Link Partner Ability Register 0x19 */
215 #define BCE_AUXSTS_PRINTFB	\
216 	"\020"			\
217 	"\20AnegCmpl"		\
218 	"\17AnegCmplAck"	\
219 	"\16AnegAckDet"		\
220 	"\15AnegAblDet"		\
221 	"\14AnegNextPgWait"	\
222 	"\13HCD"		\
223 	"\12HCD" 		\
224 	"\11HCD" 		\
225 	"\10PrlDetFault"	\
226 	"\07RemFault"		\
227 	"\06PgRcvd"		\
228 	"\05LnkPrtnrAnegAbl"	\
229 	"\04LnkPrtnrNPAbl"	\
230 	"\03LnkUp"		\
231 	"\02EnaPauseRcv"	\
232 	"\01EnaPausXmit"
233 
234 /*
235  * Remove before release:
236  *
237  * #define BCE_DEBUG
238  * #define BCE_NVRAM_WRITE_SUPPORT
239  */
240 
241 /****************************************************************************/
242 /* Debugging macros and definitions.                                        */
243 /****************************************************************************/
244 
245 #define BCE_CP_LOAD 		0x00000001
246 #define BCE_CP_SEND		0x00000002
247 #define BCE_CP_RECV		0x00000004
248 #define BCE_CP_INTR		0x00000008
249 #define BCE_CP_UNLOAD		0x00000010
250 #define BCE_CP_RESET		0x00000020
251 #define BCE_CP_PHY			0x00000040
252 #define BCE_CP_NVRAM		0x00000080
253 #define BCE_CP_FIRMWARE	0x00000100
254 #define BCE_CP_CTX			0x00000200
255 #define BCE_CP_REG			0x00000400
256 #define BCE_CP_MISC		0x00400000
257 #define BCE_CP_SPECIAL		0x00800000
258 #define BCE_CP_ALL			0x00FFFFFF
259 
260 #define BCE_CP_MASK		0x00FFFFFF
261 
262 #define BCE_LEVEL_FATAL	0x00000000
263 #define BCE_LEVEL_WARN		0x01000000
264 #define BCE_LEVEL_INFO		0x02000000
265 #define BCE_LEVEL_VERBOSE	0x03000000
266 #define BCE_LEVEL_EXTREME	0x04000000
267 #define BCE_LEVEL_INSANE	0x05000000
268 
269 #define BCE_LEVEL_MASK		0xFF000000
270 
271 #define BCE_WARN_LOAD		(BCE_CP_LOAD | BCE_LEVEL_WARN)
272 #define BCE_INFO_LOAD		(BCE_CP_LOAD | BCE_LEVEL_INFO)
273 #define BCE_VERBOSE_LOAD	(BCE_CP_LOAD | BCE_LEVEL_VERBOSE)
274 #define BCE_EXTREME_LOAD	(BCE_CP_LOAD | BCE_LEVEL_EXTREME)
275 #define BCE_INSANE_LOAD	(BCE_CP_LOAD | BCE_LEVEL_INSANE)
276 
277 #define BCE_WARN_SEND		(BCE_CP_SEND | BCE_LEVEL_WARN)
278 #define BCE_INFO_SEND		(BCE_CP_SEND | BCE_LEVEL_INFO)
279 #define BCE_VERBOSE_SEND	(BCE_CP_SEND | BCE_LEVEL_VERBOSE)
280 #define BCE_EXTREME_SEND	(BCE_CP_SEND | BCE_LEVEL_EXTREME)
281 #define BCE_INSANE_SEND	(BCE_CP_SEND | BCE_LEVEL_INSANE)
282 
283 #define BCE_WARN_RECV		(BCE_CP_RECV | BCE_LEVEL_WARN)
284 #define BCE_INFO_RECV		(BCE_CP_RECV | BCE_LEVEL_INFO)
285 #define BCE_VERBOSE_RECV	(BCE_CP_RECV | BCE_LEVEL_VERBOSE)
286 #define BCE_EXTREME_RECV	(BCE_CP_RECV | BCE_LEVEL_EXTREME)
287 #define BCE_INSANE_RECV	(BCE_CP_RECV | BCE_LEVEL_INSANE)
288 
289 #define BCE_WARN_INTR		(BCE_CP_INTR | BCE_LEVEL_WARN)
290 #define BCE_INFO_INTR		(BCE_CP_INTR | BCE_LEVEL_INFO)
291 #define BCE_VERBOSE_INTR	(BCE_CP_INTR | BCE_LEVEL_VERBOSE)
292 #define BCE_EXTREME_INTR	(BCE_CP_INTR | BCE_LEVEL_EXTREME)
293 #define BCE_INSANE_INTR	(BCE_CP_INTR | BCE_LEVEL_INSANE)
294 
295 #define BCE_WARN_UNLOAD	(BCE_CP_UNLOAD | BCE_LEVEL_WARN)
296 #define BCE_INFO_UNLOAD	(BCE_CP_UNLOAD | BCE_LEVEL_INFO)
297 #define BCE_VERBOSE_UNLOAD	(BCE_CP_UNLOAD | BCE_LEVEL_VERBOSE)
298 #define BCE_EXTREME_UNLOAD	(BCE_CP_UNLOAD | BCE_LEVEL_EXTREME)
299 #define BCE_INSANE_UNLOAD	(BCE_CP_UNLOAD | BCE_LEVEL_INSANE)
300 
301 #define BCE_WARN_RESET		(BCE_CP_RESET | BCE_LEVEL_WARN)
302 #define BCE_INFO_RESET		(BCE_CP_RESET | BCE_LEVEL_INFO)
303 #define BCE_VERBOSE_RESET	(BCE_CP_RESET | BCE_LEVEL_VERBOSE)
304 #define BCE_EXTREME_RESET	(BCE_CP_RESET | BCE_LEVEL_EXTREME)
305 #define BCE_INSANE_RESET	(BCE_CP_RESET | BCE_LEVEL_INSANE)
306 
307 #define BCE_WARN_PHY		(BCE_CP_PHY | BCE_LEVEL_WARN)
308 #define BCE_INFO_PHY		(BCE_CP_PHY | BCE_LEVEL_INFO)
309 #define BCE_VERBOSE_PHY	(BCE_CP_PHY | BCE_LEVEL_VERBOSE)
310 #define BCE_EXTREME_PHY	(BCE_CP_PHY | BCE_LEVEL_EXTREME)
311 #define BCE_INSANE_PHY		(BCE_CP_PHY | BCE_LEVEL_INSANE)
312 
313 #define BCE_WARN_NVRAM		(BCE_CP_NVRAM | BCE_LEVEL_WARN)
314 #define BCE_INFO_NVRAM		(BCE_CP_NVRAM | BCE_LEVEL_INFO)
315 #define BCE_VERBOSE_NVRAM	(BCE_CP_NVRAM | BCE_LEVEL_VERBOSE)
316 #define BCE_EXTREME_NVRAM	(BCE_CP_NVRAM | BCE_LEVEL_EXTREME)
317 #define BCE_INSANE_NVRAM	(BCE_CP_NVRAM | BCE_LEVEL_INSANE)
318 
319 #define BCE_WARN_FIRMWARE	(BCE_CP_FIRMWARE | BCE_LEVEL_WARN)
320 #define BCE_INFO_FIRMWARE	(BCE_CP_FIRMWARE | BCE_LEVEL_INFO)
321 #define BCE_VERBOSE_FIRMWARE (BCE_CP_FIRMWARE | BCE_LEVEL_VERBOSE)
322 #define BCE_EXTREME_FIRMWARE (BCE_CP_FIRMWARE | BCE_LEVEL_EXTREME)
323 #define BCE_INSANE_FIRMWARE (BCE_CP_FIRMWARE | BCE_LEVEL_INSANE)
324 
325 #define BCE_WARN_CTX		(BCE_CP_CTX | BCE_LEVEL_WARN)
326 #define BCE_INFO_CTX		(BCE_CP_CTX | BCE_LEVEL_INFO)
327 #define BCE_VERBOSE_CTX	(BCE_CP_CTX | BCE_LEVEL_VERBOSE)
328 #define BCE_EXTREME_CTX	(BCE_CP_CTX | BCE_LEVEL_EXTREME)
329 #define BCE_INSANE_CTX		(BCE_CP_CTX | BCE_LEVEL_INSANE)
330 
331 #define BCE_WARN_REG		(BCE_CP_REG | BCE_LEVEL_WARN)
332 #define BCE_INFO_REG		(BCE_CP_REG | BCE_LEVEL_INFO)
333 #define BCE_VERBOSE_REG	(BCE_CP_REG | BCE_LEVEL_VERBOSE)
334 #define BCE_EXTREME_REG	(BCE_CP_REG | BCE_LEVEL_EXTREME)
335 #define BCE_INSANE_REG		(BCE_CP_REG | BCE_LEVEL_INSANE)
336 
337 #define BCE_WARN_MISC		(BCE_CP_MISC | BCE_LEVEL_WARN)
338 #define BCE_INFO_MISC		(BCE_CP_MISC | BCE_LEVEL_INFO)
339 #define BCE_VERBOSE_MISC	(BCE_CP_MISC | BCE_LEVEL_VERBOSE)
340 #define BCE_EXTREME_MISC	(BCE_CP_MISC | BCE_LEVEL_EXTREME)
341 #define BCE_INSANE_MISC	(BCE_CP_MISC | BCE_LEVEL_INSANE)
342 
343 #define BCE_WARN_SPECIAL	(BCE_CP_SPECIAL | BCE_LEVEL_WARN)
344 #define BCE_INFO_SPECIAL	(BCE_CP_SPECIAL | BCE_LEVEL_INFO)
345 #define BCE_VERBOSE_SPECIAL (BCE_CP_SPECIAL | BCE_LEVEL_VERBOSE)
346 #define BCE_EXTREME_SPECIAL (BCE_CP_SPECIAL | BCE_LEVEL_EXTREME)
347 #define BCE_INSANE_SPECIAL	(BCE_CP_SPECIAL | BCE_LEVEL_INSANE)
348 
349 #define BCE_FATAL			(BCE_CP_ALL | BCE_LEVEL_FATAL)
350 #define BCE_WARN			(BCE_CP_ALL | BCE_LEVEL_WARN)
351 #define BCE_INFO			(BCE_CP_ALL | BCE_LEVEL_INFO)
352 #define BCE_VERBOSE		(BCE_CP_ALL | BCE_LEVEL_VERBOSE)
353 #define BCE_EXTREME		(BCE_CP_ALL | BCE_LEVEL_EXTREME)
354 #define BCE_INSANE			(BCE_CP_ALL | BCE_LEVEL_INSANE)
355 
356 #define BCE_CODE_PATH(cp)	((cp & BCE_CP_MASK) & bce_debug)
357 #define BCE_MSG_LEVEL(lv)	\
358     ((lv & BCE_LEVEL_MASK) <= (bce_debug & BCE_LEVEL_MASK))
359 #define BCE_LOG_MSG(m)		(BCE_CODE_PATH(m) && BCE_MSG_LEVEL(m))
360 
361 #ifdef BCE_DEBUG
362 
363 /* Print a message based on the logging level and code path. */
364 #define DBPRINT(sc, level, format, args...)			\
365 	if (BCE_LOG_MSG(level)) {				\
366 		device_printf(sc->bce_dev, format, ## args);	\
367 	}
368 
369 /* Runs a particular command when debugging is enabled. */
370 #define DBRUN(args...)						\
371 	do {							\
372 		args;						\
373 	} while (0)
374 
375 /* Runs a particular command based on the logging level and code path. */
376 #define DBRUNMSG(msg, args...)					\
377 	if (BCE_LOG_MSG(msg)) {					\
378 		args;						\
379 	}
380 
381 /* Runs a particular command based on the logging level. */
382 #define DBRUNLV(level, args...) 				\
383 	if (BCE_MSG_LEVEL(level)) { 				\
384 		args;						\
385 	}
386 
387 /* Runs a particular command based on the code path. */
388 #define DBRUNCP(cp, args...)					\
389 	if (BCE_CODE_PATH(cp)) { 				\
390 		args; 						\
391 	}
392 
393 /* Runs a particular command based on a condition. */
394 #define DBRUNIF(cond, args...)					\
395 	if (cond) {						\
396 		args;						\
397 	}
398 
399 /* Announces function entry. */
400 #define DBENTER(cond)						\
401 	DBPRINT(sc, (cond), "%s(enter)\n", __FUNCTION__)
402 
403 /* Announces function exit. */
404 #define DBEXIT(cond)						\
405 	DBPRINT(sc, (cond), "%s(exit)\n", __FUNCTION__)
406 
407 /* Temporarily override the debug level. */
408 #define DBPUSH(cond)						\
409 	u32 bce_debug_temp = bce_debug;				\
410 	bce_debug |= cond;
411 
412 /* Restore the previously overriden debug level. */
413 #define DBPOP()							\
414 	bce_debug = bce_debug_temp;
415 
416 /* Needed for random() function which is only used in debugging. */
417 #include <sys/random.h>
418 
419 /* Returns FALSE in "defects" per 2^31 - 1 calls, otherwise returns TRUE. */
420 #define DB_RANDOMFALSE(defects)        (random() > defects)
421 #define DB_OR_RANDOMFALSE(defects)  || (random() > defects)
422 #define DB_AND_RANDOMFALSE(defects) && (random() > defects)
423 
424 /* Returns TRUE in "defects" per 2^31 - 1 calls, otherwise returns FALSE. */
425 #define DB_RANDOMTRUE(defects)         (random() < defects)
426 #define DB_OR_RANDOMTRUE(defects)   || (random() < defects)
427 #define DB_AND_RANDOMTRUE(defects)  && (random() < defects)
428 
429 #define DB_PRINT_PHY_REG(reg, val)					\
430 switch(reg) {								\
431 case 0x00: DBPRINT(sc, BCE_INSANE_PHY,					\
432 	"%s(): phy = %d, reg = 0x%04X (BMCR   ), val = 0x%b\n",		\
433 	__FUNCTION__, phy, (u16) reg & 0xffff, (u16) val & 0xffff,	\
434 	BCE_BMCR_PRINTFB); break;					\
435 case 0x01: DBPRINT(sc, BCE_INSANE_PHY,					\
436 	"%s(): phy = %d, reg = 0x%04X (BMSR   ), val = 0x%b\n",		\
437 	__FUNCTION__, phy, (u16) reg & 0xffff, (u16) val & 0xffff,	\
438 	BCE_BMSR_PRINTFB); break;					\
439 case 0x04: DBPRINT(sc, BCE_INSANE_PHY,					\
440 	"%s(): phy = %d, reg = 0x%04X (ANAR   ), val = 0x%b\n",		\
441 	__FUNCTION__, phy, (u16) reg & 0xffff, (u16) val & 0xffff,	\
442 	BCE_ANAR_PRINTFB); break;					\
443 case 0x05: DBPRINT(sc, BCE_INSANE_PHY,					\
444 	"%s(): phy = %d, reg = 0x%04X (ANLPAR ), val = 0x%b\n",		\
445 	__FUNCTION__, phy, (u16) reg & 0xffff, (u16) val & 0xffff,	\
446 	BCE_ANLPAR_PRINTFB); break;					\
447 case 0x09: DBPRINT(sc, BCE_INSANE_PHY,					\
448 	"%s(): phy = %d, reg = 0x%04X (1000CTL), val = 0x%b\n",		\
449 	__FUNCTION__, phy, (u16) reg & 0xffff, (u16) val & 0xffff,	\
450 	BCE_1000CTL_PRINTFB); break;					\
451 case 0x0a: DBPRINT(sc, BCE_INSANE_PHY,					\
452 	"%s(): phy = %d, reg = 0x%04X (1000STS), val = 0x%b\n",		\
453 	__FUNCTION__, phy, (u16) reg & 0xffff, (u16) val & 0xffff,	\
454 	BCE_1000STS_PRINTFB); break;					\
455 case 0x0f: DBPRINT(sc, BCE_INSANE_PHY,					\
456 	"%s(): phy = %d, reg = 0x%04X (EXTSTS ), val = 0x%b\n",		\
457 	__FUNCTION__, phy, (u16) reg & 0xffff, (u16) val & 0xffff,	\
458 	BCE_EXTSTS_PRINTFB); break;					\
459 case 0x19: DBPRINT(sc, BCE_INSANE_PHY,					\
460 	"%s(): phy = %d, reg = 0x%04X (AUXSTS ), val = 0x%b\n",		\
461 	__FUNCTION__, phy, (u16) reg & 0xffff, (u16) val & 0xffff,	\
462 	BCE_AUXSTS_PRINTFB); break;					\
463 default: DBPRINT(sc, BCE_INSANE_PHY,					\
464 	"%s(): phy = %d, reg = 0x%04X, val = 0x%04X\n",			\
465 	__FUNCTION__, phy, (u16) reg & 0xffff, (u16) val & 0xffff);	\
466 	}
467 
468 #else
469 
470 #define DBPRINT(level, format, args...)
471 #define DBRUN(args...)
472 #define DBRUNMSG(msg, args...)
473 #define DBRUNLV(level, args...)
474 #define DBRUNCP(cp, args...)
475 #define DBRUNIF(cond, args...)
476 #define DBENTER(cond)
477 #define DBEXIT(cond)
478 #define DBPUSH(cond)
479 #define DBPOP()
480 #define DB_RANDOMFALSE(defects)
481 #define DB_OR_RANDOMFALSE(percent)
482 #define DB_AND_RANDOMFALSE(percent)
483 #define DB_RANDOMTRUE(defects)
484 #define DB_OR_RANDOMTRUE(percent)
485 #define DB_AND_RANDOMTRUE(percent)
486 #define DB_PRINT_PHY_REG(reg, val)
487 
488 #endif /* BCE_DEBUG */
489 
490 
491 #if __FreeBSD_version < 800054
492 #if defined(__i386__) || defined(__amd64__)
493 #define mb()    __asm volatile("mfence" ::: "memory")
494 #define wmb()   __asm volatile("sfence" ::: "memory")
495 #define rmb()   __asm volatile("lfence" ::: "memory")
496 #else
497 #define mb()
498 #define rmb()
499 #define wmb()
500 #endif
501 #endif
502 
503 /****************************************************************************/
504 /* Device identification definitions.                                       */
505 /****************************************************************************/
506 #define BRCM_VENDORID				0x14E4
507 #define BRCM_DEVICEID_BCM5706			0x164A
508 #define BRCM_DEVICEID_BCM5706S			0x16AA
509 #define BRCM_DEVICEID_BCM5708			0x164C
510 #define BRCM_DEVICEID_BCM5708S			0x16AC
511 #define BRCM_DEVICEID_BCM5709			0x1639
512 #define BRCM_DEVICEID_BCM5709S			0x163A
513 #define BRCM_DEVICEID_BCM5716			0x163B
514 
515 #define HP_VENDORID				0x103C
516 
517 #define PCI_ANY_ID				(u_int16_t) (~0U)
518 
519 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
520 
521 #define BCE_CHIP_NUM(sc)		(((sc)->bce_chipid) & 0xffff0000)
522 #define BCE_CHIP_NUM_5706		0x57060000
523 #define BCE_CHIP_NUM_5708		0x57080000
524 #define BCE_CHIP_NUM_5709		0x57090000
525 
526 #define BCE_CHIP_REV(sc)		(((sc)->bce_chipid) & 0x0000f000)
527 #define BCE_CHIP_REV_Ax			0x00000000
528 #define BCE_CHIP_REV_Bx			0x00001000
529 #define BCE_CHIP_REV_Cx			0x00002000
530 
531 #define BCE_CHIP_METAL(sc)		(((sc)->bce_chipid) & 0x00000ff0)
532 #define BCE_CHIP_BOND(bp)		(((sc)->bce_chipid) & 0x0000000f)
533 
534 #define BCE_CHIP_ID(sc)			(((sc)->bce_chipid) & 0xfffffff0)
535 #define BCE_CHIP_ID_5706_A0		0x57060000
536 #define BCE_CHIP_ID_5706_A1		0x57060010
537 #define BCE_CHIP_ID_5706_A2		0x57060020
538 #define BCE_CHIP_ID_5706_A3		0x57060030
539 #define BCE_CHIP_ID_5708_A0		0x57080000
540 #define BCE_CHIP_ID_5708_B0		0x57081000
541 #define BCE_CHIP_ID_5708_B1		0x57081010
542 #define BCE_CHIP_ID_5708_B2		0x57081020
543 #define BCE_CHIP_ID_5709_A0		0x57090000
544 #define BCE_CHIP_ID_5709_A1		0x57090010
545 #define BCE_CHIP_ID_5709_B0		0x57091000
546 #define BCE_CHIP_ID_5709_B1		0x57091010
547 #define BCE_CHIP_ID_5709_B2		0x57091020
548 #define BCE_CHIP_ID_5709_C0		0x57092000
549 
550 #define BCE_CHIP_BOND_ID(sc)		(((sc)->bce_chipid) & 0xf)
551 
552 /* A serdes chip will have the first bit of the bond id set. */
553 #define BCE_CHIP_BOND_ID_SERDES_BIT	0x01
554 
555 
556 /* shorthand one */
557 #define BCE_ASICREV(x)			((x) >> 28)
558 #define BCE_ASICREV_BCM5700		0x06
559 
560 /* chip revisions */
561 #define BCE_CHIPREV(x)			((x) >> 24)
562 #define BCE_CHIPREV_5700_AX		0x70
563 #define BCE_CHIPREV_5700_BX		0x71
564 #define BCE_CHIPREV_5700_CX		0x72
565 #define BCE_CHIPREV_5701_AX		0x00
566 
567 struct bce_type {
568 	u_int16_t bce_vid;
569 	u_int16_t bce_did;
570 	u_int16_t bce_svid;
571 	u_int16_t bce_sdid;
572 	const char *bce_name;
573 };
574 
575 /****************************************************************************/
576 /* Byte order conversions.                                                  */
577 /****************************************************************************/
578 #if __FreeBSD_version >= 500000
579 #define bce_htobe16(x) htobe16(x)
580 #define bce_htobe32(x) htobe32(x)
581 #define bce_htobe64(x) htobe64(x)
582 #define bce_htole16(x) htole16(x)
583 #define bce_htole32(x) htole32(x)
584 #define bce_htole64(x) htole64(x)
585 
586 #define bce_be16toh(x) be16toh(x)
587 #define bce_be32toh(x) be32toh(x)
588 #define bce_be64toh(x) be64toh(x)
589 #define bce_le16toh(x) le16toh(x)
590 #define bce_le32toh(x) le32toh(x)
591 #define bce_le64toh(x) le64toh(x)
592 #else
593 #define bce_htobe16(x) (x)
594 #define bce_htobe32(x) (x)
595 #define bce_htobe64(x) (x)
596 #define bce_htole16(x) (x)
597 #define bce_htole32(x) (x)
598 #define bce_htole64(x) (x)
599 
600 #define bce_be16toh(x) (x)
601 #define bce_be32toh(x) (x)
602 #define bce_be64toh(x) (x)
603 #define bce_le16toh(x) (x)
604 #define bce_le32toh(x) (x)
605 #define bce_le64toh(x) (x)
606 #endif
607 
608 
609 /****************************************************************************/
610 /* NVRAM Access                                                             */
611 /****************************************************************************/
612 
613 /* Buffered flash (Atmel: AT45DB011B) specific information */
614 #define SEEPROM_PAGE_BITS		2
615 #define SEEPROM_PHY_PAGE_SIZE		(1 << SEEPROM_PAGE_BITS)
616 #define SEEPROM_BYTE_ADDR_MASK		(SEEPROM_PHY_PAGE_SIZE-1)
617 #define SEEPROM_PAGE_SIZE		4
618 #define SEEPROM_TOTAL_SIZE		65536
619 
620 #define BUFFERED_FLASH_PAGE_BITS	9
621 #define BUFFERED_FLASH_PHY_PAGE_SIZE	(1 << BUFFERED_FLASH_PAGE_BITS)
622 #define BUFFERED_FLASH_BYTE_ADDR_MASK	(BUFFERED_FLASH_PHY_PAGE_SIZE-1)
623 #define BUFFERED_FLASH_PAGE_SIZE	264
624 #define BUFFERED_FLASH_TOTAL_SIZE	0x21000
625 
626 #define SAIFUN_FLASH_PAGE_BITS		8
627 #define SAIFUN_FLASH_PHY_PAGE_SIZE	(1 << SAIFUN_FLASH_PAGE_BITS)
628 #define SAIFUN_FLASH_BYTE_ADDR_MASK	(SAIFUN_FLASH_PHY_PAGE_SIZE-1)
629 #define SAIFUN_FLASH_PAGE_SIZE		256
630 #define SAIFUN_FLASH_BASE_TOTAL_SIZE	65536
631 
632 #define ST_MICRO_FLASH_PAGE_BITS	8
633 #define ST_MICRO_FLASH_PHY_PAGE_SIZE	(1 << ST_MICRO_FLASH_PAGE_BITS)
634 #define ST_MICRO_FLASH_BYTE_ADDR_MASK	(ST_MICRO_FLASH_PHY_PAGE_SIZE-1)
635 #define ST_MICRO_FLASH_PAGE_SIZE	256
636 #define ST_MICRO_FLASH_BASE_TOTAL_SIZE	65536
637 
638 #define BCM5709_FLASH_PAGE_BITS		8
639 #define BCM5709_FLASH_PHY_PAGE_SIZE	(1 << BCM5709_FLASH_PAGE_BITS)
640 #define BCM5709_FLASH_BYTE_ADDR_MASK	(BCM5709_FLASH_PHY_PAGE_SIZE-1)
641 #define BCM5709_FLASH_PAGE_SIZE		256
642 
643 #define NVRAM_TIMEOUT_COUNT		30000
644 #define BCE_FLASHDESC_MAX		64
645 
646 #define FLASH_STRAP_MASK	(BCE_NVM_CFG1_FLASH_MODE |	\
647     BCE_NVM_CFG1_BUFFER_MODE | BCE_NVM_CFG1_PROTECT_MODE |	\
648     BCE_NVM_CFG1_FLASH_SIZE)
649 
650 #define FLASH_BACKUP_STRAP_MASK		(0xf << 26)
651 
652 struct flash_spec {
653 	u32 strapping;
654 	u32 config1;
655 	u32 config2;
656 	u32 config3;
657 	u32 write1;
658 #define BCE_NV_BUFFERED		0x00000001
659 #define BCE_NV_TRANSLATE	0x00000002
660 #define BCE_NV_WREN		0x00000004
661 	u32 flags;
662 	u32 page_bits;
663 	u32 page_size;
664 	u32 addr_mask;
665 	u32 total_size;
666 	const u8 *name;
667 };
668 
669 
670 /****************************************************************************/
671 /* Shared Memory layout                                                     */
672 /* The BCE bootcode will initialize this data area with port configurtion   */
673 /* information which can be accessed by the driver.                         */
674 /****************************************************************************/
675 
676 /*
677  * This value (in milliseconds) determines the frequency of the driver
678  * issuing the PULSE message code.  The firmware monitors this periodic
679  * pulse to determine when to switch to an OS-absent mode.
680  */
681 #define DRV_PULSE_PERIOD_MS                 250
682 
683 /*
684  * This value (in milliseconds) determines how long the driver should
685  * wait for an acknowledgement from the firmware before timing out.  Once
686  * the firmware has timed out, the driver will assume there is no firmware
687  * running and there won't be any firmware-driver synchronization during a
688  * driver reset.
689  */
690 #define FW_ACK_TIME_OUT_MS			1000
691 
692 
693 #define BCE_DRV_RESET_SIGNATURE			0x00000000
694 #define BCE_DRV_RESET_SIGNATURE_MAGIC		0x4841564b /* HAVK */
695 
696 #define BCE_DRV_MB				0x00000004
697 #define BCE_DRV_MSG_CODE	 		0xff000000
698 #define BCE_DRV_MSG_CODE_RESET		 	0x01000000
699 #define BCE_DRV_MSG_CODE_UNLOAD			0x02000000
700 #define BCE_DRV_MSG_CODE_SHUTDOWN	 	0x03000000
701 #define BCE_DRV_MSG_CODE_SUSPEND_WOL		0x04000000
702 #define BCE_DRV_MSG_CODE_FW_TIMEOUT	 	0x05000000
703 #define BCE_DRV_MSG_CODE_PULSE		 	0x06000000
704 #define BCE_DRV_MSG_CODE_DIAG		 	0x07000000
705 #define BCE_DRV_MSG_CODE_SUSPEND_NO_WOL	 	0x09000000
706 #define BCE_DRV_MSG_CODE_UNLOAD_LNK_DN		0x0b000000
707 #define BCE_DRV_MSG_CODE_CMD_SET_LINK		0x10000000
708 
709 #define BCE_DRV_MSG_DATA			0x00ff0000
710 #define BCE_DRV_MSG_DATA_WAIT0		 	0x00010000
711 #define BCE_DRV_MSG_DATA_WAIT1			0x00020000
712 #define BCE_DRV_MSG_DATA_WAIT2			0x00030000
713 #define BCE_DRV_MSG_DATA_WAIT3			0x00040000
714 
715 #define BCE_DRV_MSG_SEQ				0x0000ffff
716 
717 #define BCE_FW_MB				0x00000008
718 #define BCE_FW_MSG_ACK				 0x0000ffff
719 #define BCE_FW_MSG_STATUS_MASK			 0x00ff0000
720 #define BCE_FW_MSG_STATUS_OK			 0x00000000
721 #define BCE_FW_MSG_STATUS_INVALID_ARGS		 0x00010000
722 #define BCE_FW_MSG_STATUS_DRV_PRSNT		 0x00020000
723 #define BCE_FW_MSG_STATUS_FAILURE		 0x00ff0000
724 
725 #define BCE_LINK_STATUS				0x0000000c
726 #define BCE_LINK_STATUS_INIT_VALUE		 0xffffffff
727 #define BCE_LINK_STATUS_LINK_UP		 	 0x1
728 #define BCE_LINK_STATUS_LINK_DOWN		 0x0
729 #define BCE_LINK_STATUS_SPEED_MASK		 0x1e
730 #define BCE_LINK_STATUS_AN_INCOMPLETE		 (0<<1)
731 #define BCE_LINK_STATUS_10HALF			 (1<<1)
732 #define BCE_LINK_STATUS_10FULL			 (2<<1)
733 #define BCE_LINK_STATUS_100HALF			 (3<<1)
734 #define BCE_LINK_STATUS_100BASE_T4		 (4<<1)
735 #define BCE_LINK_STATUS_100FULL			 (5<<1)
736 #define BCE_LINK_STATUS_1000HALF		 (6<<1)
737 #define BCE_LINK_STATUS_1000FULL		 (7<<1)
738 #define BCE_LINK_STATUS_2500HALF		 (8<<1)
739 #define BCE_LINK_STATUS_2500FULL		 (9<<1)
740 #define BCE_LINK_STATUS_AN_ENABLED		 (1<<5)
741 #define BCE_LINK_STATUS_AN_COMPLETE		 (1<<6)
742 #define BCE_LINK_STATUS_PARALLEL_DET		 (1<<7)
743 #define BCE_LINK_STATUS_RESERVED		 (1<<8)
744 #define BCE_LINK_STATUS_PARTNER_AD_1000FULL	 (1<<9)
745 #define BCE_LINK_STATUS_PARTNER_AD_1000HALF	 (1<<10)
746 #define BCE_LINK_STATUS_PARTNER_AD_100BT4	 (1<<11)
747 #define BCE_LINK_STATUS_PARTNER_AD_100FULL	 (1<<12)
748 #define BCE_LINK_STATUS_PARTNER_AD_100HALF	 (1<<13)
749 #define BCE_LINK_STATUS_PARTNER_AD_10FULL	 (1<<14)
750 #define BCE_LINK_STATUS_PARTNER_AD_10HALF	 (1<<15)
751 #define BCE_LINK_STATUS_TX_FC_ENABLED		 (1<<16)
752 #define BCE_LINK_STATUS_RX_FC_ENABLED		 (1<<17)
753 #define BCE_LINK_STATUS_PARTNER_SYM_PAUSE_CAP	 (1<<18)
754 #define BCE_LINK_STATUS_PARTNER_ASYM_PAUSE_CAP	 (1<<19)
755 #define BCE_LINK_STATUS_SERDES_LINK		 (1<<20)
756 #define BCE_LINK_STATUS_PARTNER_AD_2500FULL	 (1<<21)
757 #define BCE_LINK_STATUS_PARTNER_AD_2500HALF	 (1<<22)
758 
759 #define BCE_DRV_PULSE_MB			0x00000010
760 #define BCE_DRV_PULSE_SEQ_MASK			 0x00007fff
761 
762 #define BCE_MB_ARGS_0				0x00000014
763 #define	BCE_NETLINK_SPEED_10HALF		 (1<<0)
764 #define	BCE_NETLINK_SPEED_10FULL		 (1<<1)
765 #define	BCE_NETLINK_SPEED_100HALF		 (1<<2)
766 #define	BCE_NETLINK_SPEED_100FULL		 (1<<3)
767 #define	BCE_NETLINK_SPEED_1000HALF		 (1<<4)
768 #define	BCE_NETLINK_SPEED_1000FULL		 (1<<5)
769 #define	BCE_NETLINK_SPEED_2500HALF		 (1<<6)
770 #define	BCE_NETLINK_SPEED_2500FULL		 (1<<7)
771 #define	BCE_NETLINK_SPEED_10GHALF		 (1<<8)
772 #define	BCE_NETLINK_SPEED_10GFULL		 (1<<9)
773 #define	BCE_NETLINK_ANEG_ENB		 	 (1<<10)
774 #define	BCE_NETLINK_PHY_APP_REMOTE	 	 (1<<11)
775 #define	BCE_NETLINK_FC_PAUSE_SYM	 	 (1<<12)
776 #define	BCE_NETLINK_FC_PAUSE_ASYM	 	 (1<<13)
777 #define	BCE_NETLINK_ETH_AT_WIRESPEED	 	 (1<<14)
778 #define	BCE_NETLINK_PHY_RESET	 	 	 (1<<15)
779 
780 #define BCE_MB_ARGS_1				0x00000018
781 
782 /* Indicate to the firmware not to go into the
783  * OS absent when it is not getting driver pulse.
784  * This is used for debugging. */
785 #define BCE_DRV_MSG_DATA_PULSE_CODE_ALWAYS_ALIVE	 0x00080000
786 
787 #define BCE_DEV_INFO_SIGNATURE			0x00000020
788 #define BCE_DEV_INFO_SIGNATURE_MAGIC		 0x44564900
789 #define BCE_DEV_INFO_SIGNATURE_MAGIC_MASK	 0xffffff00
790 #define BCE_DEV_INFO_FEATURE_CFG_VALID		 0x01
791 #define BCE_DEV_INFO_SECONDARY_PORT		 0x80
792 #define BCE_DEV_INFO_DRV_ALWAYS_ALIVE		 0x40
793 
794 #define BCE_SHARED_HW_CFG_PART_NUM		0x00000024
795 
796 #define BCE_SHARED_HW_CFG_POWER_DISSIPATED	0x00000034
797 #define BCE_SHARED_HW_CFG_POWER_STATE_D3_MASK	 0xff000000
798 #define BCE_SHARED_HW_CFG_POWER_STATE_D2_MASK	 0xff0000
799 #define BCE_SHARED_HW_CFG_POWER_STATE_D1_MASK	 0xff00
800 #define BCE_SHARED_HW_CFG_POWER_STATE_D0_MASK	 0xff
801 
802 #define BCE_SHARED_HW_CFG_POWER_CONSUMED	0x00000038
803 #define BCE_SHARED_HW_CFG_CONFIG		0x0000003c
804 #define BCE_SHARED_HW_CFG_DESIGN_NIC		 0
805 #define BCE_SHARED_HW_CFG_DESIGN_LOM		 0x1
806 #define BCE_SHARED_HW_CFG_PHY_COPPER		 0
807 #define BCE_SHARED_HW_CFG_PHY_FIBER		 0x2
808 #define BCE_SHARED_HW_CFG_PHY_2_5G		 0x20
809 #define BCE_SHARED_HW_CFG_PHY_BACKPLANE		 0x40
810 #define BCE_SHARED_HW_CFG_LED_MODE_SHIFT_BITS	 8
811 #define BCE_SHARED_HW_CFG_LED_MODE_MASK		 0x300
812 #define BCE_SHARED_HW_CFG_LED_MODE_MAC		 0
813 #define BCE_SHARED_HW_CFG_LED_MODE_GPHY1	 0x100
814 #define BCE_SHARED_HW_CFG_LED_MODE_GPHY2	 0x200
815 
816 #define BCE_SHARED_HW_CFG_CONFIG2		0x00000040
817 #define BCE_SHARED_HW_CFG2_NVM_SIZE_MASK	 0x00fff000
818 
819 #define BCE_DEV_INFO_BC_REV			0x0000004c
820 
821 #define BCE_PORT_HW_CFG_MAC_UPPER		0x00000050
822 #define BCE_PORT_HW_CFG_UPPERMAC_MASK		 0xffff
823 
824 #define BCE_PORT_HW_CFG_MAC_LOWER		0x00000054
825 #define BCE_PORT_HW_CFG_CONFIG			0x00000058
826 #define BCE_PORT_HW_CFG_CFG_TXCTL3_MASK		 0x0000ffff
827 #define BCE_PORT_HW_CFG_CFG_DFLT_LINK_MASK	 0x001f0000
828 #define BCE_PORT_HW_CFG_CFG_DFLT_LINK_AN	 0x00000000
829 #define BCE_PORT_HW_CFG_CFG_DFLT_LINK_1G	 0x00030000
830 #define BCE_PORT_HW_CFG_CFG_DFLT_LINK_2_5G	 0x00040000
831 
832 #define BCE_PORT_HW_CFG_IMD_MAC_A_UPPER		0x00000068
833 #define BCE_PORT_HW_CFG_IMD_MAC_A_LOWER		0x0000006c
834 #define BCE_PORT_HW_CFG_IMD_MAC_B_UPPER		0x00000070
835 #define BCE_PORT_HW_CFG_IMD_MAC_B_LOWER		0x00000074
836 #define BCE_PORT_HW_CFG_ISCSI_MAC_UPPER		0x00000078
837 #define BCE_PORT_HW_CFG_ISCSI_MAC_LOWER		0x0000007c
838 
839 #define BCE_DEV_INFO_PER_PORT_HW_CONFIG2	0x000000b4
840 
841 #define BCE_DEV_INFO_FORMAT_REV			0x000000c4
842 #define BCE_DEV_INFO_FORMAT_REV_MASK		 0xff000000
843 #define BCE_DEV_INFO_FORMAT_REV_ID		 ('A' << 24)
844 
845 #define BCE_SHARED_FEATURE			0x000000c8
846 #define BCE_SHARED_FEATURE_MASK			 0xffffffff
847 
848 #define BCE_PORT_FEATURE			0x000000d8
849 #define BCE_PORT2_FEATURE			0x00000014c
850 #define BCE_PORT_FEATURE_WOL_ENABLED		 0x01000000
851 #define BCE_PORT_FEATURE_MBA_ENABLED		 0x02000000
852 #define BCE_PORT_FEATURE_ASF_ENABLED		 0x04000000
853 #define BCE_PORT_FEATURE_IMD_ENABLED		 0x08000000
854 #define BCE_PORT_FEATURE_BAR1_SIZE_MASK		 0xf
855 #define BCE_PORT_FEATURE_BAR1_SIZE_DISABLED	 0x0
856 #define BCE_PORT_FEATURE_BAR1_SIZE_64K		 0x1
857 #define BCE_PORT_FEATURE_BAR1_SIZE_128K		 0x2
858 #define BCE_PORT_FEATURE_BAR1_SIZE_256K		 0x3
859 #define BCE_PORT_FEATURE_BAR1_SIZE_512K		 0x4
860 #define BCE_PORT_FEATURE_BAR1_SIZE_1M		 0x5
861 #define BCE_PORT_FEATURE_BAR1_SIZE_2M		 0x6
862 #define BCE_PORT_FEATURE_BAR1_SIZE_4M		 0x7
863 #define BCE_PORT_FEATURE_BAR1_SIZE_8M		 0x8
864 #define BCE_PORT_FEATURE_BAR1_SIZE_16M		 0x9
865 #define BCE_PORT_FEATURE_BAR1_SIZE_32M		 0xa
866 #define BCE_PORT_FEATURE_BAR1_SIZE_64M		 0xb
867 #define BCE_PORT_FEATURE_BAR1_SIZE_128M		 0xc
868 #define BCE_PORT_FEATURE_BAR1_SIZE_256M		 0xd
869 #define BCE_PORT_FEATURE_BAR1_SIZE_512M		 0xe
870 #define BCE_PORT_FEATURE_BAR1_SIZE_1G		 0xf
871 
872 #define BCE_PORT_FEATURE_WOL			0xdc
873 #define BCE_PORT2_FEATURE_WOL			0x150
874 #define BCE_PORT_FEATURE_WOL_DEFAULT_SHIFT_BITS	 4
875 #define BCE_PORT_FEATURE_WOL_DEFAULT_MASK	 0x30
876 #define BCE_PORT_FEATURE_WOL_DEFAULT_DISABLE	 0
877 #define BCE_PORT_FEATURE_WOL_DEFAULT_MAGIC	 0x10
878 #define BCE_PORT_FEATURE_WOL_DEFAULT_ACPI	 0x20
879 #define BCE_PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI	 0x30
880 #define BCE_PORT_FEATURE_WOL_LINK_SPEED_MASK	 0xf
881 #define BCE_PORT_FEATURE_WOL_LINK_SPEED_AUTONEG	 0
882 #define BCE_PORT_FEATURE_WOL_LINK_SPEED_10HALF	 1
883 #define BCE_PORT_FEATURE_WOL_LINK_SPEED_10FULL	 2
884 #define BCE_PORT_FEATURE_WOL_LINK_SPEED_100HALF	 3
885 #define BCE_PORT_FEATURE_WOL_LINK_SPEED_100FULL	 4
886 #define BCE_PORT_FEATURE_WOL_LINK_SPEED_1000HALF	 5
887 #define BCE_PORT_FEATURE_WOL_LINK_SPEED_1000FULL	 6
888 #define BCE_PORT_FEATURE_WOL_AUTONEG_ADVERTISE_1000	 0x40
889 #define BCE_PORT_FEATURE_WOL_RESERVED_PAUSE_CAP	 0x400
890 #define BCE_PORT_FEATURE_WOL_RESERVED_ASYM_PAUSE_CAP	 0x800
891 
892 #define BCE_PORT_FEATURE_MBA			0xe0
893 #define BCE_PORT2_FEATURE_MBA			0x154
894 #define BCE_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT_BITS	 0
895 #define BCE_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK	 0x3
896 #define BCE_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE	 0
897 #define BCE_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL	 1
898 #define BCE_PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP	 2
899 #define BCE_PORT_FEATURE_MBA_LINK_SPEED_SHIFT_BITS	 2
900 #define BCE_PORT_FEATURE_MBA_LINK_SPEED_MASK	 0x3c
901 #define BCE_PORT_FEATURE_MBA_LINK_SPEED_AUTONEG	 0
902 #define BCE_PORT_FEATURE_MBA_LINK_SPEED_10HALF	 0x4
903 #define BCE_PORT_FEATURE_MBA_LINK_SPEED_10FULL	 0x8
904 #define BCE_PORT_FEATURE_MBA_LINK_SPEED_100HALF	 0xc
905 #define BCE_PORT_FEATURE_MBA_LINK_SPEED_100FULL	 0x10
906 #define BCE_PORT_FEATURE_MBA_LINK_SPEED_1000HALF 0x14
907 #define BCE_PORT_FEATURE_MBA_LINK_SPEED_1000FULL 0x18
908 #define BCE_PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE 0x40
909 #define BCE_PORT_FEATURE_MBA_HOTKEY_CTRL_S	 0
910 #define BCE_PORT_FEATURE_MBA_HOTKEY_CTRL_B	 0x80
911 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT_BITS	 8
912 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK	 0xff00
913 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED	 0
914 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_1K	 0x100
915 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_2K	 0x200
916 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_4K	 0x300
917 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_8K	 0x400
918 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_16K	 0x500
919 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_32K	 0x600
920 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_64K	 0x700
921 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_128K	 0x800
922 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_256K	 0x900
923 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_512K	 0xa00
924 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_1M	 0xb00
925 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_2M	 0xc00
926 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_4M	 0xd00
927 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_8M	 0xe00
928 #define BCE_PORT_FEATURE_MBA_EXP_ROM_SIZE_16M	 0xf00
929 #define BCE_PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT_BITS	 16
930 #define BCE_PORT_FEATURE_MBA_MSG_TIMEOUT_MASK	 0xf0000
931 #define BCE_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT_BITS	 20
932 #define BCE_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK	 0x300000
933 #define BCE_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO	 0
934 #define BCE_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS	 0x100000
935 #define BCE_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H	 0x200000
936 #define BCE_PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H	 0x300000
937 
938 #define BCE_PORT_FEATURE_IMD			0xe4
939 #define BCE_PORT2_FEATURE_IMD			0x158
940 #define BCE_PORT_FEATURE_IMD_LINK_OVERRIDE_DEFAULT	 0
941 #define BCE_PORT_FEATURE_IMD_LINK_OVERRIDE_ENABLE	 1
942 
943 #define BCE_PORT_FEATURE_VLAN			0xe8
944 #define BCE_PORT2_FEATURE_VLAN			0x15c
945 #define BCE_PORT_FEATURE_MBA_VLAN_TAG_MASK	 0xffff
946 #define BCE_PORT_FEATURE_MBA_VLAN_ENABLE	 0x10000
947 
948 #define BCE_MFW_VER_PTR				0x00000014c
949 
950 #define BCE_BC_STATE_RESET_TYPE			0x000001c0
951 #define BCE_BC_STATE_RESET_TYPE_SIG		 0x00005254
952 #define BCE_BC_STATE_RESET_TYPE_SIG_MASK	 0x0000ffff
953 
954 #define BCE_BC_STATE_RESET_TYPE_NONE 			\
955     (BCE_BC_STATE_RESET_TYPE_SIG | 0x00010000)
956 #define BCE_BC_STATE_RESET_TYPE_PCI			\
957     (BCE_BC_STATE_RESET_TYPE_SIG | 0x00020000)
958 #define BCE_BC_STATE_RESET_TYPE_VAUX			\
959     (BCE_BC_STATE_RESET_TYPE_SIG | 0x00030000)
960 #define BCE_BC_STATE_RESET_TYPE_DRV_MASK DRV_MSG_CODE
961 #define BCE_BC_STATE_RESET_TYPE_DRV_RESET		\
962     (BCE_BC_STATE_RESET_TYPE_SIG | DRV_MSG_CODE_RESET)
963 #define BCE_BC_STATE_RESET_TYPE_DRV_UNLOAD		\
964     (BCE_BC_STATE_RESET_TYPE_SIG | DRV_MSG_CODE_UNLOAD)
965 #define BCE_BC_STATE_RESET_TYPE_DRV_SHUTDOWN		\
966     (BCE_BC_STATE_RESET_TYPE_SIG | DRV_MSG_CODE_SHUTDOWN)
967 #define BCE_BC_STATE_RESET_TYPE_DRV_WOL			\
968     (BCE_BC_STATE_RESET_TYPE_SIG | DRV_MSG_CODE_WOL)
969 #define BCE_BC_STATE_RESET_TYPE_DRV_DIAG		\
970     (BCE_BC_STATE_RESET_TYPE_SIG | DRV_MSG_CODE_DIAG)
971 #define BCE_BC_STATE_RESET_TYPE_VALUE(msg)		\
972     (BCE_BC_STATE_RESET_TYPE_SIG | (msg))
973 
974 #define BCE_BC_RESET_TYPE			0x000001c0
975 
976 #define BCE_BC_STATE				0x000001c4
977 #define BCE_BC_STATE_ERR_MASK			0x0000ff00
978 #define BCE_BC_STATE_SIGN			0x42530000
979 #define BCE_BC_STATE_SIGN_MASK			0xffff0000
980 #define BCE_BC_STATE_BC1_START			(BCE_BC_STATE_SIGN | 0x1)
981 #define BCE_BC_STATE_GET_NVM_CFG1		(BCE_BC_STATE_SIGN | 0x2)
982 #define BCE_BC_STATE_PROG_BAR			(BCE_BC_STATE_SIGN | 0x3)
983 #define BCE_BC_STATE_INIT_VID			(BCE_BC_STATE_SIGN | 0x4)
984 #define BCE_BC_STATE_GET_NVM_CFG2		(BCE_BC_STATE_SIGN | 0x5)
985 #define BCE_BC_STATE_APPLY_WKARND		(BCE_BC_STATE_SIGN | 0x6)
986 #define BCE_BC_STATE_LOAD_BC2			(BCE_BC_STATE_SIGN | 0x7)
987 #define BCE_BC_STATE_GOING_BC2			(BCE_BC_STATE_SIGN | 0x8)
988 #define BCE_BC_STATE_GOING_DIAG			(BCE_BC_STATE_SIGN | 0x9)
989 #define BCE_BC_STATE_RT_FINAL_INIT		(BCE_BC_STATE_SIGN | 0x81)
990 #define BCE_BC_STATE_RT_WKARND			(BCE_BC_STATE_SIGN | 0x82)
991 #define BCE_BC_STATE_RT_DRV_PULSE		(BCE_BC_STATE_SIGN | 0x83)
992 #define BCE_BC_STATE_RT_FIOEVTS			(BCE_BC_STATE_SIGN | 0x84)
993 #define BCE_BC_STATE_RT_DRV_CMD			(BCE_BC_STATE_SIGN | 0x85)
994 #define BCE_BC_STATE_RT_LOW_POWER		(BCE_BC_STATE_SIGN | 0x86)
995 #define BCE_BC_STATE_RT_SET_WOL			(BCE_BC_STATE_SIGN | 0x87)
996 #define BCE_BC_STATE_RT_OTHER_FW		(BCE_BC_STATE_SIGN | 0x88)
997 #define BCE_BC_STATE_RT_GOING_D3		(BCE_BC_STATE_SIGN | 0x89)
998 #define BCE_BC_STATE_ERR_BAD_VERSION		(BCE_BC_STATE_SIGN | 0x0100)
999 #define BCE_BC_STATE_ERR_BAD_BC2_CRC		(BCE_BC_STATE_SIGN | 0x0200)
1000 #define BCE_BC_STATE_ERR_BC1_LOOP		(BCE_BC_STATE_SIGN | 0x0300)
1001 #define BCE_BC_STATE_ERR_UNKNOWN_CMD		(BCE_BC_STATE_SIGN | 0x0400)
1002 #define BCE_BC_STATE_ERR_DRV_DEAD		(BCE_BC_STATE_SIGN | 0x0500)
1003 #define BCE_BC_STATE_ERR_NO_RXP			(BCE_BC_STATE_SIGN | 0x0600)
1004 #define BCE_BC_STATE_ERR_TOO_MANY_RBUF		(BCE_BC_STATE_SIGN | 0x0700)
1005 
1006 #define BCE_BC_STATE_CONDITION			0x000001c8
1007 #define BCE_CONDITION_INIT_POR			0x00000001
1008 #define BCE_CONDITION_INIT_VAUX_AVAIL		0x00000002
1009 #define BCE_CONDITION_INIT_PCI_AVAIL		0x00000004
1010 #define BCE_CONDITION_INIT_PCI_RESET		0x00000008
1011 #define BCE_CONDITION_INIT_HD_RESET		0x00000010 /* 5709/16 only */
1012 #define BCE_CONDITION_DRV_PRESENT		0x00000100
1013 #define BCE_CONDITION_LOW_POWER_LINK		0x00000200
1014 #define BCE_CONDITION_CORE_RST_OCCURRED		0x00000400 /* 5709/16 only */
1015 #define BCE_CONDITION_UNUSED			0x00000800
1016 #define BCE_CONDITION_BUSY_EXPROM		0x00001000 /* 5706/08 only */
1017 
1018 #define BCE_CONDITION_MFW_RUN_UNKNOWN		0x00000000
1019 #define BCE_CONDITION_MFW_RUN_IPMI		0x00002000
1020 #define BCE_CONDITION_MFW_RUN_UMP		0x00004000
1021 #define BCE_CONDITION_MFW_RUN_NCSI		0x00006000
1022 #define BCE_CONDITION_MFW_RUN_NONE		0x0000e000
1023 #define BCE_CONDITION_MFW_RUN_MASK		0x0000e000
1024 
1025 /* 5709/16 only */
1026 #define BCE_CONDITION_PM_STATE_MASK		0x00030000
1027 #define BCE_CONDITION_PM_STATE_FULL		0x00030000
1028 #define BCE_CONDITION_PM_STATE_PREP		0x00020000
1029 #define BCE_CONDITION_PM_STATE_UNPREP		0x00010000
1030 #define BCE_CONDITION_PM_RESERVED		0x00000000
1031 
1032 /* 5709/16 only */
1033 #define BCE_CONDITION_RXMODE_KEEP_VLAN		0x00040000
1034 #define BCE_CONDITION_DRV_WOL_ENABLED		0x00080000
1035 #define BCE_CONDITION_PORT_DISABLED		0x00100000
1036 #define BCE_CONDITION_DRV_MAYBE_OUT		0x00200000
1037 #define BCE_CONDITION_DPFW_DEAD			0x00400000
1038 
1039 #define BCE_BC_STATE_DEBUG_CMD			0x000001dc
1040 #define BCE_BC_STATE_BC_DBG_CMD_SIGNATURE	0x42440000
1041 #define BCE_BC_STATE_BC_DBG_CMD_SIGNATURE_MASK	0xffff0000
1042 #define BCE_BC_STATE_BC_DBG_CMD_LOOP_CNT_MASK	0xffff
1043 #define BCE_BC_STATE_BC_DBG_CMD_LOOP_INFINITE	0xffff
1044 
1045 #define	BCE_FW_EVT_CODE_MB			0x00000354
1046 #define	BCE_FW_EVT_CODE_SW_TIMER_EXPIRE_EVENT	0x00000000
1047 #define	BCE_FW_EVT_CODE_LINK_EVENT		0x00000001
1048 
1049 #define	BCE_DRV_ACK_CAP_MB			0x00000364
1050 #define	BCE_DRV_ACK_CAP_SIGNATURE_MAGIC		0x35450000
1051 
1052 #define	BCE_FW_CAP_MB				0x00000368
1053 #define	BCE_FW_CAP_SIGNATURE_MAGIC		0xaa550000
1054 #define	BCE_FW_ACK_SIGNATURE_MAGIC		0x52500000
1055 #define	BCE_FW_CAP_SIGNATURE_MAGIC_MASK		0xffff0000
1056 #define	BCE_FW_CAP_REMOTE_PHY_CAP		0x00000001
1057 #define	BCE_FW_CAP_REMOTE_PHY_PRESENT		0x00000002
1058 #define	BCE_FW_CAP_MFW_KEEP_VLAN		0x00000008
1059 #define	BCE_FW_CAP_BC_KEEP_VLAN			0x00000010
1060 
1061 #define	BCE_RPHY_SERDES_LINK			0x00000374
1062 
1063 #define	BCE_RPHY_COPPER_LINK			0x00000378
1064 
1065 #define HOST_VIEW_SHMEM_BASE			0x167c00
1066 
1067 /*
1068  * PCI registers defined in the PCI 2.2 spec.
1069  */
1070 #define BCE_PCI_PCIX_CMD		0x42
1071 
1072 
1073 /****************************************************************************/
1074 /* Convenience definitions.                                                 */
1075 /****************************************************************************/
1076 #define BCE_PRINTF(fmt, args...)			\
1077     device_printf(sc->bce_dev, fmt, ##args)
1078 
1079 #define	BCE_LOCK_INIT(_sc, _name)			\
1080     mtx_init(&(_sc)->bce_mtx, _name, MTX_NETWORK_LOCK, MTX_DEF)
1081 #define	BCE_LOCK(_sc)			mtx_lock(&(_sc)->bce_mtx)
1082 #define	BCE_LOCK_ASSERT(_sc)		mtx_assert(&(_sc)->bce_mtx, MA_OWNED)
1083 #define	BCE_UNLOCK(_sc)			mtx_unlock(&(_sc)->bce_mtx)
1084 #define	BCE_LOCK_DESTROY(_sc)		mtx_destroy(&(_sc)->bce_mtx)
1085 
1086 #ifdef BCE_DEBUG
1087 #define	REG_WR(sc, offset, val)		bce_reg_wr(sc, offset, val)
1088 #define	REG_WR16(sc, offset, val)	bce_reg_wr16(sc, offset, val)
1089 #define	REG_RD(sc, offset)		bce_reg_rd(sc, offset)
1090 #else
1091 #define	REG_WR(sc, offset, val)				\
1092     bus_space_write_4(sc->bce_btag, sc->bce_bhandle, offset, val)
1093 #define	REG_WR16(sc, offset, val)			\
1094     bus_space_write_2(sc->bce_btag, sc->bce_bhandle, offset, val)
1095 #define	REG_RD(sc, offset)	 			\
1096     bus_space_read_4(sc->bce_btag, sc->bce_bhandle, offset)
1097 #endif
1098 
1099 #define	REG_RD_IND(sc, offset)		bce_reg_rd_ind(sc, offset)
1100 #define	REG_WR_IND(sc, offset, val)	bce_reg_wr_ind(sc, offset, val)
1101 #define	CTX_WR(sc, cid_addr, offset, val)bce_ctx_wr(sc, cid_addr, offset, val)
1102 #define	CTX_RD(sc, cid_addr, offset)	bce_ctx_rd(sc, cid_addr, offset)
1103 
1104 #define	BCE_SETBIT(sc, reg, x)				\
1105     REG_WR(sc, reg, (REG_RD(sc, reg) | (x)))
1106 #define	BCE_CLRBIT(sc, reg, x)				\
1107     REG_WR(sc, reg, (REG_RD(sc, reg) & ~(x)))
1108 #define	PCI_SETBIT(dev, reg, x, s)			\
1109     pci_write_config(dev, reg, (pci_read_config(dev, reg, s) | (x)), s)
1110 #define	PCI_CLRBIT(dev, reg, x, s)			\
1111     pci_write_config(dev, reg, (pci_read_config(dev, reg, s) & ~(x)), s)
1112 
1113 #define	BCE_STATS(x)			(u_long) stats->stat_ ## x ## _lo
1114 
1115 #if (BUS_SPACE_MAXADDR > 0xFFFFFFFF)
1116 #define	BCE_ADDR_LO(y)			((u64) (y) & 0xFFFFFFFF)
1117 #define	BCE_ADDR_HI(y)			((u64) (y) >> 32)
1118 #else
1119 #define	BCE_ADDR_LO(y)			((u32)y)
1120 #define	BCE_ADDR_HI(y)			(0)
1121 #endif
1122 
1123 
1124 /****************************************************************************/
1125 /* Do not modify any of the following data structures, they are generated   */
1126 /* from RTL code.                                                           */
1127 /*                                                                          */
1128 /* Begin machine generated definitions.                                     */
1129 /****************************************************************************/
1130 
1131 /*
1132  *  tx_bd definition
1133  */
1134 struct tx_bd {
1135 	u32 tx_bd_haddr_hi;
1136 	u32 tx_bd_haddr_lo;
1137 	u32 tx_bd_mss_nbytes;
1138 	u16 tx_bd_flags;
1139 #define TX_BD_FLAGS_CONN_FAULT		(1<<0)
1140 #define TX_BD_FLAGS_TCP_UDP_CKSUM	(1<<1)
1141 #define TX_BD_FLAGS_IP_CKSUM		(1<<2)
1142 #define TX_BD_FLAGS_VLAN_TAG		(1<<3)
1143 #define TX_BD_FLAGS_COAL_NOW		(1<<4)
1144 #define TX_BD_FLAGS_DONT_GEN_CRC	(1<<5)
1145 #define TX_BD_FLAGS_END			(1<<6)
1146 #define TX_BD_FLAGS_START			(1<<7)
1147 #define TX_BD_FLAGS_SW_OPTION_WORD	(0x1f<<8)
1148 #define TX_BD_FLAGS_SW_FLAGS		(1<<13)
1149 #define TX_BD_FLAGS_SW_SNAP		(1<<14)
1150 #define TX_BD_FLAGS_SW_LSO			(1<<15)
1151 	u16 tx_bd_vlan_tag;
1152 };
1153 
1154 
1155 /*
1156  *  rx_bd definition
1157  */
1158 struct rx_bd {
1159 	u32 rx_bd_haddr_hi;
1160 	u32 rx_bd_haddr_lo;
1161 	u32 rx_bd_len;
1162 	u32 rx_bd_flags;
1163 #define RX_BD_FLAGS_NOPUSH		(1<<0)
1164 #define RX_BD_FLAGS_DUMMY		(1<<1)
1165 #define RX_BD_FLAGS_END		(1<<2)
1166 #define RX_BD_FLAGS_START		(1<<3)
1167 };
1168 
1169 
1170 /*
1171  *  status_block definition
1172  */
1173 struct status_block {
1174 	u32 status_attn_bits;
1175 		#define STATUS_ATTN_BITS_LINK_STATE		(1L<<0)
1176 		#define STATUS_ATTN_BITS_TX_SCHEDULER_ABORT	(1L<<1)
1177 		#define STATUS_ATTN_BITS_TX_BD_READ_ABORT	(1L<<2)
1178 		#define STATUS_ATTN_BITS_TX_BD_CACHE_ABORT	(1L<<3)
1179 		#define STATUS_ATTN_BITS_TX_PROCESSOR_ABORT	(1L<<4)
1180 		#define STATUS_ATTN_BITS_TX_DMA_ABORT		(1L<<5)
1181 		#define STATUS_ATTN_BITS_TX_PATCHUP_ABORT	(1L<<6)
1182 		#define STATUS_ATTN_BITS_TX_ASSEMBLER_ABORT	(1L<<7)
1183 		#define STATUS_ATTN_BITS_RX_PARSER_MAC_ABORT	(1L<<8)
1184 		#define STATUS_ATTN_BITS_RX_PARSER_CATCHUP_ABORT (1L<<9)
1185 		#define STATUS_ATTN_BITS_RX_MBUF_ABORT		(1L<<10)
1186 		#define STATUS_ATTN_BITS_RX_LOOKUP_ABORT	(1L<<11)
1187 		#define STATUS_ATTN_BITS_RX_PROCESSOR_ABORT	(1L<<12)
1188 		#define STATUS_ATTN_BITS_RX_V2P_ABORT		(1L<<13)
1189 		#define STATUS_ATTN_BITS_RX_BD_CACHE_ABORT	(1L<<14)
1190 		#define STATUS_ATTN_BITS_RX_DMA_ABORT		(1L<<15)
1191 		#define STATUS_ATTN_BITS_COMPLETION_ABORT	(1L<<16)
1192 		#define STATUS_ATTN_BITS_HOST_COALESCE_ABORT	(1L<<17)
1193 		#define STATUS_ATTN_BITS_MAILBOX_QUEUE_ABORT	(1L<<18)
1194 		#define STATUS_ATTN_BITS_CONTEXT_ABORT		(1L<<19)
1195 		#define STATUS_ATTN_BITS_CMD_SCHEDULER_ABORT	(1L<<20)
1196 		#define STATUS_ATTN_BITS_CMD_PROCESSOR_ABORT	(1L<<21)
1197 		#define STATUS_ATTN_BITS_MGMT_PROCESSOR_ABORT	(1L<<22)
1198 		#define STATUS_ATTN_BITS_MAC_ABORT		(1L<<23)
1199 		#define STATUS_ATTN_BITS_TIMER_ABORT		(1L<<24)
1200 		#define STATUS_ATTN_BITS_DMAE_ABORT		(1L<<25)
1201 		#define STATUS_ATTN_BITS_FLSH_ABORT		(1L<<26)
1202 		#define STATUS_ATTN_BITS_GRC_ABORT		(1L<<27)
1203 		#define STATUS_ATTN_BITS_PARITY_ERROR		(1L<<31)
1204 
1205 	u32 status_attn_bits_ack;
1206 #if defined(__BIG_ENDIAN)
1207 	u16 status_tx_quick_consumer_index0;
1208 	u16 status_tx_quick_consumer_index1;
1209 	u16 status_tx_quick_consumer_index2;
1210 	u16 status_tx_quick_consumer_index3;
1211 	u16 status_rx_quick_consumer_index0;
1212 	u16 status_rx_quick_consumer_index1;
1213 	u16 status_rx_quick_consumer_index2;
1214 	u16 status_rx_quick_consumer_index3;
1215 	u16 status_rx_quick_consumer_index4;
1216 	u16 status_rx_quick_consumer_index5;
1217 	u16 status_rx_quick_consumer_index6;
1218 	u16 status_rx_quick_consumer_index7;
1219 	u16 status_rx_quick_consumer_index8;
1220 	u16 status_rx_quick_consumer_index9;
1221 	u16 status_rx_quick_consumer_index10;
1222 	u16 status_rx_quick_consumer_index11;
1223 	u16 status_rx_quick_consumer_index12;
1224 	u16 status_rx_quick_consumer_index13;
1225 	u16 status_rx_quick_consumer_index14;
1226 	u16 status_rx_quick_consumer_index15;
1227 	u16 status_completion_producer_index;
1228 	u16 status_cmd_consumer_index;
1229 	u16 status_idx;
1230 	u16 status_unused;
1231 #elif defined(__LITTLE_ENDIAN)
1232 	u16 status_tx_quick_consumer_index1;
1233 	u16 status_tx_quick_consumer_index0;
1234 	u16 status_tx_quick_consumer_index3;
1235 	u16 status_tx_quick_consumer_index2;
1236 	u16 status_rx_quick_consumer_index1;
1237 	u16 status_rx_quick_consumer_index0;
1238 	u16 status_rx_quick_consumer_index3;
1239 	u16 status_rx_quick_consumer_index2;
1240 	u16 status_rx_quick_consumer_index5;
1241 	u16 status_rx_quick_consumer_index4;
1242 	u16 status_rx_quick_consumer_index7;
1243 	u16 status_rx_quick_consumer_index6;
1244 	u16 status_rx_quick_consumer_index9;
1245 	u16 status_rx_quick_consumer_index8;
1246 	u16 status_rx_quick_consumer_index11;
1247 	u16 status_rx_quick_consumer_index10;
1248 	u16 status_rx_quick_consumer_index13;
1249 	u16 status_rx_quick_consumer_index12;
1250 	u16 status_rx_quick_consumer_index15;
1251 	u16 status_rx_quick_consumer_index14;
1252 	u16 status_cmd_consumer_index;
1253 	u16 status_completion_producer_index;
1254 	u16 status_unused;
1255 	u16 status_idx;
1256 #endif
1257 };
1258 
1259 
1260 /*
1261  *  statistics_block definition
1262  */
1263 struct statistics_block {
1264 	u32 stat_IfHCInOctets_hi;
1265 	u32 stat_IfHCInOctets_lo;
1266 	u32 stat_IfHCInBadOctets_hi;
1267 	u32 stat_IfHCInBadOctets_lo;
1268 	u32 stat_IfHCOutOctets_hi;
1269 	u32 stat_IfHCOutOctets_lo;
1270 	u32 stat_IfHCOutBadOctets_hi;
1271 	u32 stat_IfHCOutBadOctets_lo;
1272 	u32 stat_IfHCInUcastPkts_hi;
1273 	u32 stat_IfHCInUcastPkts_lo;
1274 	u32 stat_IfHCInMulticastPkts_hi;
1275 	u32 stat_IfHCInMulticastPkts_lo;
1276 	u32 stat_IfHCInBroadcastPkts_hi;
1277 	u32 stat_IfHCInBroadcastPkts_lo;
1278 	u32 stat_IfHCOutUcastPkts_hi;
1279 	u32 stat_IfHCOutUcastPkts_lo;
1280 	u32 stat_IfHCOutMulticastPkts_hi;
1281 	u32 stat_IfHCOutMulticastPkts_lo;
1282 	u32 stat_IfHCOutBroadcastPkts_hi;
1283 	u32 stat_IfHCOutBroadcastPkts_lo;
1284 	u32 stat_emac_tx_stat_dot3statsinternalmactransmiterrors;
1285 	u32 stat_Dot3StatsCarrierSenseErrors;
1286 	u32 stat_Dot3StatsFCSErrors;
1287 	u32 stat_Dot3StatsAlignmentErrors;
1288 	u32 stat_Dot3StatsSingleCollisionFrames;
1289 	u32 stat_Dot3StatsMultipleCollisionFrames;
1290 	u32 stat_Dot3StatsDeferredTransmissions;
1291 	u32 stat_Dot3StatsExcessiveCollisions;
1292 	u32 stat_Dot3StatsLateCollisions;
1293 	u32 stat_EtherStatsCollisions;
1294 	u32 stat_EtherStatsFragments;
1295 	u32 stat_EtherStatsJabbers;
1296 	u32 stat_EtherStatsUndersizePkts;
1297 	u32 stat_EtherStatsOversizePkts;
1298 	u32 stat_EtherStatsPktsRx64Octets;
1299 	u32 stat_EtherStatsPktsRx65Octetsto127Octets;
1300 	u32 stat_EtherStatsPktsRx128Octetsto255Octets;
1301 	u32 stat_EtherStatsPktsRx256Octetsto511Octets;
1302 	u32 stat_EtherStatsPktsRx512Octetsto1023Octets;
1303 	u32 stat_EtherStatsPktsRx1024Octetsto1522Octets;
1304 	u32 stat_EtherStatsPktsRx1523Octetsto9022Octets;
1305 	u32 stat_EtherStatsPktsTx64Octets;
1306 	u32 stat_EtherStatsPktsTx65Octetsto127Octets;
1307 	u32 stat_EtherStatsPktsTx128Octetsto255Octets;
1308 	u32 stat_EtherStatsPktsTx256Octetsto511Octets;
1309 	u32 stat_EtherStatsPktsTx512Octetsto1023Octets;
1310 	u32 stat_EtherStatsPktsTx1024Octetsto1522Octets;
1311 	u32 stat_EtherStatsPktsTx1523Octetsto9022Octets;
1312 	u32 stat_XonPauseFramesReceived;
1313 	u32 stat_XoffPauseFramesReceived;
1314 	u32 stat_OutXonSent;
1315 	u32 stat_OutXoffSent;
1316 	u32 stat_FlowControlDone;
1317 	u32 stat_MacControlFramesReceived;
1318 	u32 stat_XoffStateEntered;
1319 	u32 stat_IfInFramesL2FilterDiscards;
1320 	u32 stat_IfInRuleCheckerDiscards;
1321 	u32 stat_IfInFTQDiscards;
1322 	u32 stat_IfInMBUFDiscards;
1323 	u32 stat_IfInRuleCheckerP4Hit;
1324 	u32 stat_CatchupInRuleCheckerDiscards;
1325 	u32 stat_CatchupInFTQDiscards;
1326 	u32 stat_CatchupInMBUFDiscards;
1327 	u32 stat_CatchupInRuleCheckerP4Hit;
1328 	u32 stat_GenStat00;
1329 	u32 stat_GenStat01;
1330 	u32 stat_GenStat02;
1331 	u32 stat_GenStat03;
1332 	u32 stat_GenStat04;
1333 	u32 stat_GenStat05;
1334 	u32 stat_GenStat06;
1335 	u32 stat_GenStat07;
1336 	u32 stat_GenStat08;
1337 	u32 stat_GenStat09;
1338 	u32 stat_GenStat10;
1339 	u32 stat_GenStat11;
1340 	u32 stat_GenStat12;
1341 	u32 stat_GenStat13;
1342 	u32 stat_GenStat14;
1343 	u32 stat_GenStat15;
1344 };
1345 
1346 
1347 /*
1348  *  l2_fhdr definition
1349  */
1350 struct l2_fhdr {
1351 	u32 l2_fhdr_status;
1352 		#define L2_FHDR_STATUS_RULE_CLASS	(0x7<<0)
1353 		#define L2_FHDR_STATUS_RULE_P2		(1<<3)
1354 		#define L2_FHDR_STATUS_RULE_P3		(1<<4)
1355 		#define L2_FHDR_STATUS_RULE_P4		(1<<5)
1356 		#define L2_FHDR_STATUS_L2_VLAN_TAG	(1<<6)
1357 		#define L2_FHDR_STATUS_L2_LLC_SNAP	(1<<7)
1358 		#define L2_FHDR_STATUS_RSS_HASH		(1<<8)
1359 		#define L2_FHDR_STATUS_IP_DATAGRAM	(1<<13)
1360 		#define L2_FHDR_STATUS_TCP_SEGMENT	(1<<14)
1361 		#define L2_FHDR_STATUS_UDP_DATAGRAM	(1<<15)
1362 
1363 		#define L2_FHDR_STATUS_SPLIT		(1<<16)
1364 		#define L2_FHDR_ERRORS_BAD_CRC		(1<<17)
1365 		#define L2_FHDR_ERRORS_PHY_DECODE	(1<<18)
1366 		#define L2_FHDR_ERRORS_ALIGNMENT	(1<<19)
1367 		#define L2_FHDR_ERRORS_TOO_SHORT	(1<<20)
1368 		#define L2_FHDR_ERRORS_GIANT_FRAME	(1<<21)
1369 		#define L2_FHDR_ERRORS_IPV4_BAD_LEN	(1<<22)
1370 		#define L2_FHDR_ERRORS_TCP_XSUM		(1<<28)
1371 		#define L2_FHDR_ERRORS_UDP_XSUM		(1<<31)
1372 
1373 	u32 l2_fhdr_hash;
1374 #if defined(__BIG_ENDIAN)
1375 	u16 l2_fhdr_pkt_len;
1376 	u16 l2_fhdr_vlan_tag;
1377 	u16 l2_fhdr_ip_xsum;
1378 	u16 l2_fhdr_tcp_udp_xsum;
1379 #elif defined(__LITTLE_ENDIAN)
1380 	u16 l2_fhdr_vlan_tag;
1381 	u16 l2_fhdr_pkt_len;
1382 	u16 l2_fhdr_tcp_udp_xsum;
1383 	u16 l2_fhdr_ip_xsum;
1384 #endif
1385 };
1386 
1387 #define BCE_L2FHDR_PRINTFB	\
1388 	"\20"				\
1389 	"\40UDP_XSUM_ERR"	\
1390 	"\37b30"			\
1391 	"\36b29"			\
1392 	"\35TCP_XSUM_ERR"	\
1393 	"\34b27"			\
1394 	"\33b26"			\
1395 	"\32b25"			\
1396 	"\31b24"			\
1397 	"\30b23"			\
1398 	"\27IPv4_BAL_LEN"	\
1399 	"\26GIANT_ERR"		\
1400 	"\25SHORT_ERR"		\
1401 	"\24ALIGN_ERR"		\
1402 	"\23PHY_ERR"		\
1403 	"\22CRC_ERR"		\
1404 	"\21SPLIT"			\
1405 	"\20UDP"			\
1406 	"\17TCP"			\
1407 	"\16IP"				\
1408 	"\15SORT_b3"		\
1409 	"\14SORT_b2"		\
1410 	"\13SORT_b1"		\
1411 	"\12SORT_b0"		\
1412 	"\11RSS"			\
1413 	"\10SNAP"			\
1414 	"\07VLAN"			\
1415 	"\06P4"				\
1416 	"\05P3"				\
1417 	"\04P2"				\
1418 	"\03RULE_b2"		\
1419 	"\02RULE_b1"		\
1420 	"\01RULE_b0"
1421 
1422 
1423 /*
1424  *  l2_tx_context definition (5706 and 5708)
1425  */
1426 #define BCE_L2CTX_TX_TYPE			0x00000000
1427 #define BCE_L2CTX_TX_TYPE_SIZE_L2		((0xc0/0x20)<<16)
1428 #define BCE_L2CTX_TX_TYPE_TYPE			(0xf<<28)
1429 #define BCE_L2CTX_TX_TYPE_TYPE_EMPTY		(0<<28)
1430 #define BCE_L2CTX_TX_TYPE_TYPE_L2		(1<<28)
1431 
1432 #define BCE_L2CTX_TX_HOST_BIDX			0x00000088
1433 #define BCE_L2CTX_TX_EST_NBD			0x00000088
1434 #define BCE_L2CTX_TX_CMD_TYPE			0x00000088
1435 #define BCE_L2CTX_TX_CMD_TYPE_TYPE		(0xf<<24)
1436 #define BCE_L2CTX_TX_CMD_TYPE_TYPE_L2		(0<<24)
1437 #define BCE_L2CTX_TX_CMD_TYPE_TYPE_TCP		(1<<24)
1438 
1439 #define BCE_L2CTX_TX_HOST_BSEQ			0x00000090
1440 #define BCE_L2CTX_TX_TSCH_BSEQ			0x00000094
1441 #define BCE_L2CTX_TX_TBDR_BSEQ			0x00000098
1442 #define BCE_L2CTX_TX_TBDR_BOFF			0x0000009c
1443 #define BCE_L2CTX_TX_TBDR_BIDX			0x0000009c
1444 #define BCE_L2CTX_TX_TBDR_BHADDR_HI		0x000000a0
1445 #define BCE_L2CTX_TX_TBDR_BHADDR_LO		0x000000a4
1446 #define BCE_L2CTX_TX_TXP_BOFF			0x000000a8
1447 #define BCE_L2CTX_TX_TXP_BIDX			0x000000a8
1448 #define BCE_L2CTX_TX_TXP_BSEQ			0x000000ac
1449 
1450 /*
1451  *  l2_tx_context definition (5709 and 5716)
1452  */
1453 #define BCE_L2CTX_TX_TYPE_XI			0x00000080
1454 #define BCE_L2CTX_TX_TYPE_SIZE_L2_XI		((0xc0/0x20)<<16)
1455 #define BCE_L2CTX_TX_TYPE_TYPE_XI		(0xf<<28)
1456 #define BCE_L2CTX_TX_TYPE_TYPE_EMPTY_XI		(0<<28)
1457 #define BCE_L2CTX_TX_TYPE_TYPE_L2_XI		(1<<28)
1458 
1459 #define BCE_L2CTX_TX_CMD_TYPE_XI		0x00000240
1460 #define BCE_L2CTX_TX_CMD_TYPE_TYPE_XI		(0xf<<24)
1461 #define BCE_L2CTX_TX_CMD_TYPE_TYPE_L2_XI	(0<<24)
1462 #define BCE_L2CTX_TX_CMD_TYPE_TYPE_TCP_XI	(1<<24)
1463 
1464 #define BCE_L2CTX_TX_HOST_BIDX_XI		0x00000240
1465 #define BCE_L2CTX_TX_HOST_BSEQ_XI		0x00000248
1466 #define BCE_L2CTX_TX_TBDR_BHADDR_HI_XI		0x00000258
1467 #define BCE_L2CTX_TX_TBDR_BHADDR_LO_XI		0x0000025c
1468 
1469 
1470 /*
1471  *  l2_rx_context definition (5706, 5708, 5709, and 5716)
1472  */
1473 #define BCE_L2CTX_RX_WATER_MARK			0x00000000
1474 #define BCE_L2CTX_RX_LO_WATER_MARK_SHIFT	0
1475 #define BCE_L2CTX_RX_LO_WATER_MARK_DEFAULT	32
1476 #define BCE_L2CTX_RX_LO_WATER_MARK_SCALE	4
1477 #define BCE_L2CTX_RX_LO_WATER_MARK_DIS		0
1478 #define BCE_L2CTX_RX_HI_WATER_MARK_SHIFT	4
1479 #define BCE_L2CTX_RX_HI_WATER_MARK_SCALE	16
1480 #define BCE_L2CTX_RX_WATER_MARKS_MSK		0x000000ff
1481 
1482 #define BCE_L2CTX_RX_BD_PRE_READ		0x00000000
1483 #define BCE_L2CTX_RX_BD_PRE_READ_SHIFT		8
1484 
1485 #define BCE_L2CTX_RX_CTX_SIZE			0x00000000
1486 #define BCE_L2CTX_RX_CTX_SIZE_SHIFT		16
1487 #define BCE_L2CTX_RX_CTX_TYPE_SIZE_L2	\
1488     ((0x20/20)<<BCE_L2CTX_RX_CTX_SIZE_SHIFT)
1489 
1490 #define BCE_L2CTX_RX_CTX_TYPE			0x00000000
1491 #define BCE_L2CTX_RX_CTX_TYPE_SHIFT		24
1492 
1493 #define BCE_L2CTX_RX_CTX_TYPE_CTX_BD_CHN_TYPE	(0xf<<28)
1494 #define BCE_L2CTX_RX_CTX_TYPE_CTX_BD_CHN_TYPE_UNDEFINED	(0<<28)
1495 #define BCE_L2CTX_RX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE	(1<<28)
1496 
1497 #define BCE_L2CTX_RX_HOST_BDIDX			0x00000004
1498 #define BCE_L2CTX_RX_HOST_BSEQ			0x00000008
1499 #define BCE_L2CTX_RX_NX_BSEQ			0x0000000c
1500 #define BCE_L2CTX_RX_NX_BDHADDR_HI		0x00000010
1501 #define BCE_L2CTX_RX_NX_BDHADDR_LO		0x00000014
1502 #define BCE_L2CTX_RX_NX_BDIDX			0x00000018
1503 
1504 #define BCE_L2CTX_RX_HOST_PG_BDIDX		0x00000044
1505 #define BCE_L2CTX_RX_PG_BUF_SIZE		0x00000048
1506 #define BCE_L2CTX_RX_RBDC_KEY			0x0000004c
1507 #define BCE_L2CTX_RX_RBDC_JUMBO_KEY		0x3ffe
1508 #define BCE_L2CTX_RX_NX_PG_BDHADDR_HI		0x00000050
1509 #define BCE_L2CTX_RX_NX_PG_BDHADDR_LO		0x00000054
1510 #define BCE_L2CTX_RX_NX_PG_BDIDX		0x00000058
1511 
1512 
1513 /*
1514  *  l2_mq definitions (5706, 5708, 5709, and 5716)
1515  */
1516 
1517 #define BCE_L2MQ_RX_HOST_BDIDX			0x00000004
1518 #define BCE_L2MQ_RX_HOST_BSEQ			0x00000008
1519 #define BCE_L2MQ_RX_HOST_PG_BDIDX		0x00000044
1520 
1521 #define BCE_L2MQ_TX_HOST_BIDX			0x00000088
1522 #define BCE_L2MQ_TX_HOST_BSEQ			0x00000090
1523 
1524 /*
1525  *  pci_config_l definition
1526  *  offset: 0000
1527  */
1528 #define BCE_PCICFG_MISC_CONFIG				0x00000068
1529 #define BCE_PCICFG_MISC_CONFIG_TARGET_BYTE_SWAP	 		(1L<<2)
1530 #define BCE_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP	 (1L<<3)
1531 #define BCE_PCICFG_MISC_CONFIG_CLOCK_CTL_ENA		 (1L<<5)
1532 #define BCE_PCICFG_MISC_CONFIG_TARGET_GRC_WORD_SWAP	 (1L<<6)
1533 #define BCE_PCICFG_MISC_CONFIG_REG_WINDOW_ENA		 (1L<<7)
1534 #define BCE_PCICFG_MISC_CONFIG_CORE_RST_REQ		 (1L<<8)
1535 #define BCE_PCICFG_MISC_CONFIG_CORE_RST_BSY		 (1L<<9)
1536 #define BCE_PCICFG_MISC_CONFIG_ASIC_METAL_REV		 (0xffL<<16)
1537 #define BCE_PCICFG_MISC_CONFIG_ASIC_BASE_REV		 (0xfL<<24)
1538 #define BCE_PCICFG_MISC_CONFIG_ASIC_ID			 (0xfL<<28)
1539 #define BCE_PCICFG_MISC_CONFIG_ASIC_REV			 (0xffffL<<16)
1540 
1541 #define BCE_PCICFG_MISC_STATUS				0x0000006c
1542 #define BCE_PCICFG_MISC_STATUS_INTA_VALUE		 (1L<<0)
1543 #define BCE_PCICFG_MISC_STATUS_32BIT_DET		 (1L<<1)
1544 #define BCE_PCICFG_MISC_STATUS_M66EN			 (1L<<2)
1545 #define BCE_PCICFG_MISC_STATUS_PCIX_DET		 (1L<<3)
1546 #define BCE_PCICFG_MISC_STATUS_PCIX_SPEED		 (0x3L<<4)
1547 #define BCE_PCICFG_MISC_STATUS_PCIX_SPEED_66		 (0L<<4)
1548 #define BCE_PCICFG_MISC_STATUS_PCIX_SPEED_100		 (1L<<4)
1549 #define BCE_PCICFG_MISC_STATUS_PCIX_SPEED_133		 (2L<<4)
1550 #define BCE_PCICFG_MISC_STATUS_PCIX_SPEED_PCI_MODE	 (3L<<4)
1551 
1552 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS		0x00000070
1553 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET	 (0xfL<<0)
1554 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ	 (0L<<0)
1555 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ	 (1L<<0)
1556 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ	 (2L<<0)
1557 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ	 (3L<<0)
1558 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ	 (4L<<0)
1559 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ	 (5L<<0)
1560 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ	 (6L<<0)
1561 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ	 (7L<<0)
1562 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW	 (0xfL<<0)
1563 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_DISABLE	 (1L<<6)
1564 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT	 (1L<<7)
1565 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC	 (0x7L<<8)
1566 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_UNDEF	 (0L<<8)
1567 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_12	 (1L<<8)
1568 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_6	 (2L<<8)
1569 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_62	 (4L<<8)
1570 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_PLAY_DEAD	 (1L<<11)
1571 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED	 (0xfL<<12)
1572 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_100	 (0L<<12)
1573 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_80	 (1L<<12)
1574 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_50	 (2L<<12)
1575 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_40	 (4L<<12)
1576 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_25	 (8L<<12)
1577 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_CORE_CLK_PLL_STOP	 (1L<<16)
1578 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_PLL_STOP	 (1L<<17)
1579 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_RESERVED_18	 (1L<<18)
1580 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_USE_SPD_DET	 (1L<<19)
1581 #define BCE_PCICFG_PCI_CLOCK_CONTROL_BITS_RESERVED	 (0xfffL<<20)
1582 
1583 #define BCE_PCICFG_REG_WINDOW_ADDRESS			0x00000078
1584 #define BCE_PCICFG_REG_WINDOW				0x00000080
1585 #define BCE_PCICFG_INT_ACK_CMD				0x00000084
1586 #define BCE_PCICFG_INT_ACK_CMD_INDEX			 (0xffffL<<0)
1587 #define BCE_PCICFG_INT_ACK_CMD_INDEX_VALID		 (1L<<16)
1588 #define BCE_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM	 (1L<<17)
1589 #define BCE_PCICFG_INT_ACK_CMD_MASK_INT		 (1L<<18)
1590 
1591 #define BCE_PCICFG_STATUS_BIT_SET_CMD			0x00000088
1592 #define BCE_PCICFG_STATUS_BIT_CLEAR_CMD		0x0000008c
1593 #define BCE_PCICFG_MAILBOX_QUEUE_ADDR			0x00000090
1594 #define BCE_PCICFG_MAILBOX_QUEUE_DATA			0x00000094
1595 
1596 
1597 /*
1598  *  pci_reg definition
1599  *  offset: 0x400
1600  */
1601 #define BCE_PCI_GRC_WINDOW_ADDR			0x00000400
1602 #define BCE_PCI_GRC_WINDOW_ADDR_PCI_GRC_WINDOW_ADDR_VALUE	 (0x3ffffL<<8)
1603 
1604 #define BCE_PCI_CONFIG_1				0x00000404
1605 #define BCE_PCI_CONFIG_1_READ_BOUNDARY			 (0x7L<<8)
1606 #define BCE_PCI_CONFIG_1_READ_BOUNDARY_OFF		 (0L<<8)
1607 #define BCE_PCI_CONFIG_1_READ_BOUNDARY_16		 (1L<<8)
1608 #define BCE_PCI_CONFIG_1_READ_BOUNDARY_32		 (2L<<8)
1609 #define BCE_PCI_CONFIG_1_READ_BOUNDARY_64		 (3L<<8)
1610 #define BCE_PCI_CONFIG_1_READ_BOUNDARY_128		 (4L<<8)
1611 #define BCE_PCI_CONFIG_1_READ_BOUNDARY_256		 (5L<<8)
1612 #define BCE_PCI_CONFIG_1_READ_BOUNDARY_512		 (6L<<8)
1613 #define BCE_PCI_CONFIG_1_READ_BOUNDARY_1024		 (7L<<8)
1614 #define BCE_PCI_CONFIG_1_WRITE_BOUNDARY		 (0x7L<<11)
1615 #define BCE_PCI_CONFIG_1_WRITE_BOUNDARY_OFF		 (0L<<11)
1616 #define BCE_PCI_CONFIG_1_WRITE_BOUNDARY_16		 (1L<<11)
1617 #define BCE_PCI_CONFIG_1_WRITE_BOUNDARY_32		 (2L<<11)
1618 #define BCE_PCI_CONFIG_1_WRITE_BOUNDARY_64		 (3L<<11)
1619 #define BCE_PCI_CONFIG_1_WRITE_BOUNDARY_128		 (4L<<11)
1620 #define BCE_PCI_CONFIG_1_WRITE_BOUNDARY_256		 (5L<<11)
1621 #define BCE_PCI_CONFIG_1_WRITE_BOUNDARY_512		 (6L<<11)
1622 #define BCE_PCI_CONFIG_1_WRITE_BOUNDARY_1024		 (7L<<11)
1623 
1624 #define BCE_PCI_CONFIG_2				0x00000408
1625 #define BCE_PCI_CONFIG_2_BAR1_SIZE			 (0xfL<<0)
1626 #define BCE_PCI_CONFIG_2_BAR1_SIZE_DISABLED		 (0L<<0)
1627 #define BCE_PCI_CONFIG_2_BAR1_SIZE_64K			 (1L<<0)
1628 #define BCE_PCI_CONFIG_2_BAR1_SIZE_128K		 (2L<<0)
1629 #define BCE_PCI_CONFIG_2_BAR1_SIZE_256K		 (3L<<0)
1630 #define BCE_PCI_CONFIG_2_BAR1_SIZE_512K		 (4L<<0)
1631 #define BCE_PCI_CONFIG_2_BAR1_SIZE_1M			 (5L<<0)
1632 #define BCE_PCI_CONFIG_2_BAR1_SIZE_2M			 (6L<<0)
1633 #define BCE_PCI_CONFIG_2_BAR1_SIZE_4M			 (7L<<0)
1634 #define BCE_PCI_CONFIG_2_BAR1_SIZE_8M			 (8L<<0)
1635 #define BCE_PCI_CONFIG_2_BAR1_SIZE_16M			 (9L<<0)
1636 #define BCE_PCI_CONFIG_2_BAR1_SIZE_32M			 (10L<<0)
1637 #define BCE_PCI_CONFIG_2_BAR1_SIZE_64M			 (11L<<0)
1638 #define BCE_PCI_CONFIG_2_BAR1_SIZE_128M		 (12L<<0)
1639 #define BCE_PCI_CONFIG_2_BAR1_SIZE_256M		 (13L<<0)
1640 #define BCE_PCI_CONFIG_2_BAR1_SIZE_512M		 (14L<<0)
1641 #define BCE_PCI_CONFIG_2_BAR1_SIZE_1G			 (15L<<0)
1642 #define BCE_PCI_CONFIG_2_BAR1_64ENA			 (1L<<4)
1643 #define BCE_PCI_CONFIG_2_EXP_ROM_RETRY			 (1L<<5)
1644 #define BCE_PCI_CONFIG_2_CFG_CYCLE_RETRY		 (1L<<6)
1645 #define BCE_PCI_CONFIG_2_FIRST_CFG_DONE		 (1L<<7)
1646 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE			 (0xffL<<8)
1647 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_DISABLED		 (0L<<8)
1648 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_1K		 (1L<<8)
1649 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_2K		 (2L<<8)
1650 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_4K		 (3L<<8)
1651 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_8K		 (4L<<8)
1652 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_16K		 (5L<<8)
1653 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_32K		 (6L<<8)
1654 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_64K		 (7L<<8)
1655 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_128K		 (8L<<8)
1656 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_256K		 (9L<<8)
1657 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_512K		 (10L<<8)
1658 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_1M		 (11L<<8)
1659 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_2M		 (12L<<8)
1660 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_4M		 (13L<<8)
1661 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_8M		 (14L<<8)
1662 #define BCE_PCI_CONFIG_2_EXP_ROM_SIZE_16M		 (15L<<8)
1663 #define BCE_PCI_CONFIG_2_MAX_SPLIT_LIMIT		 (0x1fL<<16)
1664 #define BCE_PCI_CONFIG_2_MAX_READ_LIMIT		 (0x3L<<21)
1665 #define BCE_PCI_CONFIG_2_MAX_READ_LIMIT_512		 (0L<<21)
1666 #define BCE_PCI_CONFIG_2_MAX_READ_LIMIT_1K		 (1L<<21)
1667 #define BCE_PCI_CONFIG_2_MAX_READ_LIMIT_2K		 (2L<<21)
1668 #define BCE_PCI_CONFIG_2_MAX_READ_LIMIT_4K		 (3L<<21)
1669 #define BCE_PCI_CONFIG_2_FORCE_32_BIT_MSTR		 (1L<<23)
1670 #define BCE_PCI_CONFIG_2_FORCE_32_BIT_TGT		 (1L<<24)
1671 #define BCE_PCI_CONFIG_2_KEEP_REQ_ASSERT		 (1L<<25)
1672 
1673 #define BCE_PCI_CONFIG_3				0x0000040c
1674 #define BCE_PCI_CONFIG_3_STICKY_BYTE			 (0xffL<<0)
1675 #define BCE_PCI_CONFIG_3_FORCE_PME			 (1L<<24)
1676 #define BCE_PCI_CONFIG_3_PME_STATUS			 (1L<<25)
1677 #define BCE_PCI_CONFIG_3_PME_ENABLE			 (1L<<26)
1678 #define BCE_PCI_CONFIG_3_PM_STATE			 (0x3L<<27)
1679 #define BCE_PCI_CONFIG_3_VAUX_PRESET			 (1L<<30)
1680 #define BCE_PCI_CONFIG_3_PCI_POWER			 (1L<<31)
1681 
1682 #define BCE_PCI_PM_DATA_A				0x00000410
1683 #define BCE_PCI_PM_DATA_A_PM_DATA_0_PRG		 (0xffL<<0)
1684 #define BCE_PCI_PM_DATA_A_PM_DATA_1_PRG		 (0xffL<<8)
1685 #define BCE_PCI_PM_DATA_A_PM_DATA_2_PRG		 (0xffL<<16)
1686 #define BCE_PCI_PM_DATA_A_PM_DATA_3_PRG		 (0xffL<<24)
1687 
1688 #define BCE_PCI_PM_DATA_B				0x00000414
1689 #define BCE_PCI_PM_DATA_B_PM_DATA_4_PRG		 (0xffL<<0)
1690 #define BCE_PCI_PM_DATA_B_PM_DATA_5_PRG		 (0xffL<<8)
1691 #define BCE_PCI_PM_DATA_B_PM_DATA_6_PRG		 (0xffL<<16)
1692 #define BCE_PCI_PM_DATA_B_PM_DATA_7_PRG		 (0xffL<<24)
1693 
1694 #define BCE_PCI_SWAP_DIAG0				0x00000418
1695 #define BCE_PCI_SWAP_DIAG1				0x0000041c
1696 #define BCE_PCI_EXP_ROM_ADDR				0x00000420
1697 #define BCE_PCI_EXP_ROM_ADDR_ADDRESS			 (0x3fffffL<<2)
1698 #define BCE_PCI_EXP_ROM_ADDR_REQ			 (1L<<31)
1699 
1700 #define BCE_PCI_EXP_ROM_DATA				0x00000424
1701 #define BCE_PCI_VPD_INTF				0x00000428
1702 #define BCE_PCI_VPD_INTF_INTF_REQ			 (1L<<0)
1703 
1704 #define BCE_PCI_VPD_ADDR_FLAG				0x0000042c
1705 #define BCE_PCI_VPD_ADDR_FLAG_ADDRESS			 (0x1fff<<2)
1706 #define BCE_PCI_VPD_ADDR_FLAG_WR			 (1<<15)
1707 
1708 #define BCE_PCI_VPD_DATA				0x00000430
1709 #define BCE_PCI_ID_VAL1				0x00000434
1710 #define BCE_PCI_ID_VAL1_DEVICE_ID			 (0xffffL<<0)
1711 #define BCE_PCI_ID_VAL1_VENDOR_ID			 (0xffffL<<16)
1712 
1713 #define BCE_PCI_ID_VAL2				0x00000438
1714 #define BCE_PCI_ID_VAL2_SUBSYSTEM_VENDOR_ID		 (0xffffL<<0)
1715 #define BCE_PCI_ID_VAL2_SUBSYSTEM_ID			 (0xffffL<<16)
1716 
1717 #define BCE_PCI_ID_VAL3				0x0000043c
1718 #define BCE_PCI_ID_VAL3_CLASS_CODE			 (0xffffffL<<0)
1719 #define BCE_PCI_ID_VAL3_REVISION_ID			 (0xffL<<24)
1720 
1721 #define BCE_PCI_ID_VAL4				0x00000440
1722 #define BCE_PCI_ID_VAL4_CAP_ENA			 (0xfL<<0)
1723 #define BCE_PCI_ID_VAL4_CAP_ENA_0			 (0L<<0)
1724 #define BCE_PCI_ID_VAL4_CAP_ENA_1			 (1L<<0)
1725 #define BCE_PCI_ID_VAL4_CAP_ENA_2			 (2L<<0)
1726 #define BCE_PCI_ID_VAL4_CAP_ENA_3			 (3L<<0)
1727 #define BCE_PCI_ID_VAL4_CAP_ENA_4			 (4L<<0)
1728 #define BCE_PCI_ID_VAL4_CAP_ENA_5			 (5L<<0)
1729 #define BCE_PCI_ID_VAL4_CAP_ENA_6			 (6L<<0)
1730 #define BCE_PCI_ID_VAL4_CAP_ENA_7			 (7L<<0)
1731 #define BCE_PCI_ID_VAL4_CAP_ENA_8			 (8L<<0)
1732 #define BCE_PCI_ID_VAL4_CAP_ENA_9			 (9L<<0)
1733 #define BCE_PCI_ID_VAL4_CAP_ENA_10			 (10L<<0)
1734 #define BCE_PCI_ID_VAL4_CAP_ENA_11			 (11L<<0)
1735 #define BCE_PCI_ID_VAL4_CAP_ENA_12			 (12L<<0)
1736 #define BCE_PCI_ID_VAL4_CAP_ENA_13			 (13L<<0)
1737 #define BCE_PCI_ID_VAL4_CAP_ENA_14			 (14L<<0)
1738 #define BCE_PCI_ID_VAL4_CAP_ENA_15			 (15L<<0)
1739 #define BCE_PCI_ID_VAL4_PM_SCALE_PRG			 (0x3L<<6)
1740 #define BCE_PCI_ID_VAL4_PM_SCALE_PRG_0			 (0L<<6)
1741 #define BCE_PCI_ID_VAL4_PM_SCALE_PRG_1			 (1L<<6)
1742 #define BCE_PCI_ID_VAL4_PM_SCALE_PRG_2			 (2L<<6)
1743 #define BCE_PCI_ID_VAL4_PM_SCALE_PRG_3			 (3L<<6)
1744 #define BCE_PCI_ID_VAL4_MSI_LIMIT			 (0x7L<<9)
1745 #define BCE_PCI_ID_VAL4_MSI_ADVERTIZE			 (0x7L<<12)
1746 #define BCE_PCI_ID_VAL4_MSI_ENABLE			 (1L<<15)
1747 #define BCE_PCI_ID_VAL4_MAX_64_ADVERTIZE		 (1L<<16)
1748 #define BCE_PCI_ID_VAL4_MAX_133_ADVERTIZE		 (1L<<17)
1749 #define BCE_PCI_ID_VAL4_MAX_MEM_READ_SIZE		 (0x3L<<21)
1750 #define BCE_PCI_ID_VAL4_MAX_SPLIT_SIZE			 (0x7L<<23)
1751 #define BCE_PCI_ID_VAL4_MAX_CUMULATIVE_SIZE		 (0x7L<<26)
1752 
1753 #define BCE_PCI_ID_VAL5				0x00000444
1754 #define BCE_PCI_ID_VAL5_D1_SUPPORT			 (1L<<0)
1755 #define BCE_PCI_ID_VAL5_D2_SUPPORT			 (1L<<1)
1756 #define BCE_PCI_ID_VAL5_PME_IN_D0			 (1L<<2)
1757 #define BCE_PCI_ID_VAL5_PME_IN_D1			 (1L<<3)
1758 #define BCE_PCI_ID_VAL5_PME_IN_D2			 (1L<<4)
1759 #define BCE_PCI_ID_VAL5_PME_IN_D3_HOT			 (1L<<5)
1760 
1761 #define BCE_PCI_PCIX_EXTENDED_STATUS			0x00000448
1762 #define BCE_PCI_PCIX_EXTENDED_STATUS_NO_SNOOP		 (1L<<8)
1763 #define BCE_PCI_PCIX_EXTENDED_STATUS_LONG_BURST	 (1L<<9)
1764 #define BCE_PCI_PCIX_EXTENDED_STATUS_SPLIT_COMP_MSG_CLASS	 (0xfL<<16)
1765 #define BCE_PCI_PCIX_EXTENDED_STATUS_SPLIT_COMP_MSG_IDX	 (0xffL<<24)
1766 
1767 #define BCE_PCI_ID_VAL6				0x0000044c
1768 #define BCE_PCI_ID_VAL6_MAX_LAT			 (0xffL<<0)
1769 #define BCE_PCI_ID_VAL6_MIN_GNT			 (0xffL<<8)
1770 #define BCE_PCI_ID_VAL6_BIST				 (0xffL<<16)
1771 
1772 #define BCE_PCI_MSI_DATA				0x00000450
1773 #define BCE_PCI_MSI_DATA_PCI_MSI_DATA			 (0xffffL<<0)
1774 
1775 #define BCE_PCI_MSI_ADDR_H				0x00000454
1776 #define BCE_PCI_MSI_ADDR_L				0x00000458
1777 
1778 
1779 /*
1780  *  misc_reg definition
1781  *  offset: 0x800
1782  */
1783 #define BCE_MISC_COMMAND						0x00000800
1784 #define BCE_MISC_COMMAND_ENABLE_ALL				(1L<<0)
1785 #define BCE_MISC_COMMAND_DISABLE_ALL			(1L<<1)
1786 #define BCE_MISC_COMMAND_SW_RESET				(1L<<4)
1787 #define BCE_MISC_COMMAND_POR_RESET				(1L<<5)
1788 #define BCE_MISC_COMMAND_HD_RESET				(1L<<6)
1789 #define BCE_MISC_COMMAND_CMN_SW_RESET			(1L<<7)
1790 #define BCE_MISC_COMMAND_PAR_ERROR				(1L<<8)
1791 #define BCE_MISC_COMMAND_CS16_ERR				(1L<<9)
1792 #define BCE_MISC_COMMAND_CS16_ERR_LOC			(0xfL<<12)
1793 #define BCE_MISC_COMMAND_PAR_ERR_RAM			(0x7fL<<16)
1794 #define BCE_MISC_COMMAND_POWERDOWN_EVENT		(1L<<23)
1795 #define BCE_MISC_COMMAND_SW_SHUTDOWN			(1L<<24)
1796 #define BCE_MISC_COMMAND_SHUTDOWN_EN			(1L<<25)
1797 #define BCE_MISC_COMMAND_DINTEG_ATTN_EN			(1L<<26)
1798 #define BCE_MISC_COMMAND_PCIE_LINK_IN_L23		(1L<<27)
1799 #define BCE_MISC_COMMAND_PCIE_DIS				(1L<<28)
1800 
1801 #define BCE_MISC_CFG							0x00000804
1802 #define BCE_MISC_CFG_GRC_TMOUT					(1L<<0)
1803 #define BCE_MISC_CFG_NVM_WR_EN					(0x3L<<1)
1804 #define BCE_MISC_CFG_NVM_WR_EN_PROTECT			(0L<<1)
1805 #define BCE_MISC_CFG_NVM_WR_EN_PCI				(1L<<1)
1806 #define BCE_MISC_CFG_NVM_WR_EN_ALLOW			(2L<<1)
1807 #define BCE_MISC_CFG_NVM_WR_EN_ALLOW2			(3L<<1)
1808 #define BCE_MISC_CFG_BIST_EN					(1L<<3)
1809 #define BCE_MISC_CFG_CK25_OUT_ALT_SRC			(1L<<4)
1810 #define BCE_MISC_CFG_RESERVED5_TE				(1L<<5)
1811 #define BCE_MISC_CFG_RESERVED6_TE				(1L<<6)
1812 #define BCE_MISC_CFG_CLK_CTL_OVERRIDE			(1L<<7)
1813 #define BCE_MISC_CFG_LEDMODE					(0x7L<<8)
1814 #define BCE_MISC_CFG_LEDMODE_MAC				(0L<<8)
1815 #define BCE_MISC_CFG_LEDMODE_PHY1_TE			(1L<<8)
1816 #define BCE_MISC_CFG_LEDMODE_PHY2_TE			(2L<<8)
1817 #define BCE_MISC_CFG_LEDMODE_PHY3_TE			(3L<<8)
1818 #define BCE_MISC_CFG_LEDMODE_PHY4_TE			(4L<<8)
1819 #define BCE_MISC_CFG_LEDMODE_PHY5_TE			(5L<<8)
1820 #define BCE_MISC_CFG_LEDMODE_PHY6_TE			(6L<<8)
1821 #define BCE_MISC_CFG_LEDMODE_PHY7_TE			(7L<<8)
1822 #define BCE_MISC_CFG_MCP_GRC_TMOUT_TE			(1L<<11)
1823 #define BCE_MISC_CFG_DBU_GRC_TMOUT_TE			(1L<<12)
1824 #define BCE_MISC_CFG_LEDMODE_XI					(0xfL<<8)
1825 #define BCE_MISC_CFG_LEDMODE_MAC_XI				(0L<<8)
1826 #define BCE_MISC_CFG_LEDMODE_PHY1_XI			(1L<<8)
1827 #define BCE_MISC_CFG_LEDMODE_PHY2_XI			(2L<<8)
1828 #define BCE_MISC_CFG_LEDMODE_PHY3_XI			(3L<<8)
1829 #define BCE_MISC_CFG_LEDMODE_MAC2_XI			(4L<<8)
1830 #define BCE_MISC_CFG_LEDMODE_PHY4_XI			(5L<<8)
1831 #define BCE_MISC_CFG_LEDMODE_PHY5_XI			(6L<<8)
1832 #define BCE_MISC_CFG_LEDMODE_PHY6_XI			(7L<<8)
1833 #define BCE_MISC_CFG_LEDMODE_MAC3_XI			(8L<<8)
1834 #define BCE_MISC_CFG_LEDMODE_PHY7_XI			(9L<<8)
1835 #define BCE_MISC_CFG_LEDMODE_PHY8_XI			(10L<<8)
1836 #define BCE_MISC_CFG_LEDMODE_PHY9_XI			(11L<<8)
1837 #define BCE_MISC_CFG_LEDMODE_MAC4_XI			(12L<<8)
1838 #define BCE_MISC_CFG_LEDMODE_PHY10_XI			(13L<<8)
1839 #define BCE_MISC_CFG_LEDMODE_PHY11_XI			(14L<<8)
1840 #define BCE_MISC_CFG_LEDMODE_UNUSED_XI			(15L<<8)
1841 #define BCE_MISC_CFG_PORT_SELECT_XI				(1L<<13)
1842 #define BCE_MISC_CFG_PARITY_MODE_XI				(1L<<14)
1843 
1844 #define BCE_MISC_ID								0x00000808
1845 #define BCE_MISC_ID_BOND_ID						(0xfL<<0)
1846 #define BCE_MISC_ID_BOND_ID_X					(0L<<0)
1847 #define BCE_MISC_ID_BOND_ID_C					(3L<<0)
1848 #define BCE_MISC_ID_BOND_ID_S					(12L<<0)
1849 #define BCE_MISC_ID_CHIP_METAL					(0xffL<<4)
1850 #define BCE_MISC_ID_CHIP_REV					(0xfL<<12)
1851 #define BCE_MISC_ID_CHIP_NUM					(0xffffL<<16)
1852 
1853 #define BCE_MISC_ENABLE_STATUS_BITS				0x0000080c
1854 #define BCE_MISC_ENABLE_STATUS_BITS_TX_SCHEDULER_ENABLE	 (1L<<0)
1855 #define BCE_MISC_ENABLE_STATUS_BITS_TX_BD_READ_ENABLE	 (1L<<1)
1856 #define BCE_MISC_ENABLE_STATUS_BITS_TX_BD_CACHE_ENABLE	 (1L<<2)
1857 #define BCE_MISC_ENABLE_STATUS_BITS_TX_PROCESSOR_ENABLE	 (1L<<3)
1858 #define BCE_MISC_ENABLE_STATUS_BITS_TX_DMA_ENABLE		 (1L<<4)
1859 #define BCE_MISC_ENABLE_STATUS_BITS_TX_PATCHUP_ENABLE	 (1L<<5)
1860 #define BCE_MISC_ENABLE_STATUS_BITS_TX_PAYLOAD_Q_ENABLE	 (1L<<6)
1861 #define BCE_MISC_ENABLE_STATUS_BITS_TX_HEADER_Q_ENABLE	 (1L<<7)
1862 #define BCE_MISC_ENABLE_STATUS_BITS_TX_ASSEMBLER_ENABLE	 (1L<<8)
1863 #define BCE_MISC_ENABLE_STATUS_BITS_EMAC_ENABLE			 (1L<<9)
1864 #define BCE_MISC_ENABLE_STATUS_BITS_RX_PARSER_MAC_ENABLE (1L<<10)
1865 #define BCE_MISC_ENABLE_STATUS_BITS_RX_PARSER_CATCHUP_ENABLE	 (1L<<11)
1866 #define BCE_MISC_ENABLE_STATUS_BITS_RX_MBUF_ENABLE		(1L<<12)
1867 #define BCE_MISC_ENABLE_STATUS_BITS_RX_LOOKUP_ENABLE	(1L<<13)
1868 #define BCE_MISC_ENABLE_STATUS_BITS_RX_PROCESSOR_ENABLE	(1L<<14)
1869 #define BCE_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE		(1L<<15)
1870 #define BCE_MISC_ENABLE_STATUS_BITS_RX_BD_CACHE_ENABLE	(1L<<16)
1871 #define BCE_MISC_ENABLE_STATUS_BITS_RX_DMA_ENABLE		(1L<<17)
1872 #define BCE_MISC_ENABLE_STATUS_BITS_COMPLETION_ENABLE	(1L<<18)
1873 #define BCE_MISC_ENABLE_STATUS_BITS_HOST_COALESCE_ENABLE	 (1L<<19)
1874 #define BCE_MISC_ENABLE_STATUS_BITS_MAILBOX_QUEUE_ENABLE	 (1L<<20)
1875 #define BCE_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE		(1L<<21)
1876 #define BCE_MISC_ENABLE_STATUS_BITS_CMD_SCHEDULER_ENABLE	 (1L<<22)
1877 #define BCE_MISC_ENABLE_STATUS_BITS_CMD_PROCESSOR_ENABLE	 (1L<<23)
1878 #define BCE_MISC_ENABLE_STATUS_BITS_MGMT_PROCESSOR_ENABLE	 (1L<<24)
1879 #define BCE_MISC_ENABLE_STATUS_BITS_TIMER_ENABLE		(1L<<25)
1880 #define BCE_MISC_ENABLE_STATUS_BITS_DMA_ENGINE_ENABLE	(1L<<26)
1881 #define BCE_MISC_ENABLE_STATUS_BITS_UMP_ENABLE			(1L<<27)
1882 #define BCE_MISC_ENABLE_STATUS_BITS_RV2P_CMD_SCHEDULER_ENABLE	 (1L<<28)
1883 #define BCE_MISC_ENABLE_STATUS_BITS_RSVD_FUTURE_ENABLE	(0x7L<<29)
1884 
1885 #define BCE_MISC_ENABLE_SET_BITS						0x00000810
1886 #define BCE_MISC_ENABLE_SET_BITS_TX_SCHEDULER_ENABLE	(1L<<0)
1887 #define BCE_MISC_ENABLE_SET_BITS_TX_BD_READ_ENABLE		(1L<<1)
1888 #define BCE_MISC_ENABLE_SET_BITS_TX_BD_CACHE_ENABLE		(1L<<2)
1889 #define BCE_MISC_ENABLE_SET_BITS_TX_PROCESSOR_ENABLE	(1L<<3)
1890 #define BCE_MISC_ENABLE_SET_BITS_TX_DMA_ENABLE			(1L<<4)
1891 #define BCE_MISC_ENABLE_SET_BITS_TX_PATCHUP_ENABLE		(1L<<5)
1892 #define BCE_MISC_ENABLE_SET_BITS_TX_PAYLOAD_Q_ENABLE	(1L<<6)
1893 #define BCE_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE		(1L<<7)
1894 #define BCE_MISC_ENABLE_SET_BITS_TX_ASSEMBLER_ENABLE	(1L<<8)
1895 #define BCE_MISC_ENABLE_SET_BITS_EMAC_ENABLE			(1L<<9)
1896 #define BCE_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE	(1L<<10)
1897 #define BCE_MISC_ENABLE_SET_BITS_RX_PARSER_CATCHUP_ENABLE	(1L<<11)
1898 #define BCE_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE			(1L<<12)
1899 #define BCE_MISC_ENABLE_SET_BITS_RX_LOOKUP_ENABLE		(1L<<13)
1900 #define BCE_MISC_ENABLE_SET_BITS_RX_PROCESSOR_ENABLE	(1L<<14)
1901 #define BCE_MISC_ENABLE_SET_BITS_RX_V2P_ENABLE			(1L<<15)
1902 #define BCE_MISC_ENABLE_SET_BITS_RX_BD_CACHE_ENABLE		(1L<<16)
1903 #define BCE_MISC_ENABLE_SET_BITS_RX_DMA_ENABLE			(1L<<17)
1904 #define BCE_MISC_ENABLE_SET_BITS_COMPLETION_ENABLE		(1L<<18)
1905 #define BCE_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE	(1L<<19)
1906 #define BCE_MISC_ENABLE_SET_BITS_MAILBOX_QUEUE_ENABLE	(1L<<20)
1907 #define BCE_MISC_ENABLE_SET_BITS_CONTEXT_ENABLE			(1L<<21)
1908 #define BCE_MISC_ENABLE_SET_BITS_CMD_SCHEDULER_ENABLE	(1L<<22)
1909 #define BCE_MISC_ENABLE_SET_BITS_CMD_PROCESSOR_ENABLE	(1L<<23)
1910 #define BCE_MISC_ENABLE_SET_BITS_MGMT_PROCESSOR_ENABLE	(1L<<24)
1911 #define BCE_MISC_ENABLE_SET_BITS_TIMER_ENABLE			(1L<<25)
1912 #define BCE_MISC_ENABLE_SET_BITS_DMA_ENGINE_ENABLE		(1L<<26)
1913 #define BCE_MISC_ENABLE_SET_BITS_UMP_ENABLE				(1L<<27)
1914 #define BCE_MISC_ENABLE_SET_BITS_RV2P_CMD_SCHEDULER_ENABLE	(1L<<28)
1915 #define BCE_MISC_ENABLE_SET_BITS_RSVD_FUTURE_ENABLE		(0x7L<<29)
1916 
1917 #define BCE_MISC_ENABLE_DEFAULT							0x05ffffff
1918 #define BCE_MISC_ENABLE_DEFAULT_XI			  			0x17ffffff
1919 
1920 #define BCE_MISC_ENABLE_CLR_BITS						0x00000814
1921 #define BCE_MISC_ENABLE_CLR_BITS_TX_SCHEDULER_ENABLE	(1L<<0)
1922 #define BCE_MISC_ENABLE_CLR_BITS_TX_BD_READ_ENABLE		(1L<<1)
1923 #define BCE_MISC_ENABLE_CLR_BITS_TX_BD_CACHE_ENABLE		(1L<<2)
1924 #define BCE_MISC_ENABLE_CLR_BITS_TX_PROCESSOR_ENABLE	(1L<<3)
1925 #define BCE_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE			(1L<<4)
1926 #define BCE_MISC_ENABLE_CLR_BITS_TX_PATCHUP_ENABLE		(1L<<5)
1927 #define BCE_MISC_ENABLE_CLR_BITS_TX_PAYLOAD_Q_ENABLE	(1L<<6)
1928 #define BCE_MISC_ENABLE_CLR_BITS_TX_HEADER_Q_ENABLE		(1L<<7)
1929 #define BCE_MISC_ENABLE_CLR_BITS_TX_ASSEMBLER_ENABLE	(1L<<8)
1930 #define BCE_MISC_ENABLE_CLR_BITS_EMAC_ENABLE			(1L<<9)
1931 #define BCE_MISC_ENABLE_CLR_BITS_RX_PARSER_MAC_ENABLE	(1L<<10)
1932 #define BCE_MISC_ENABLE_CLR_BITS_RX_PARSER_CATCHUP_ENABLE	(1L<<11)
1933 #define BCE_MISC_ENABLE_CLR_BITS_RX_MBUF_ENABLE			(1L<<12)
1934 #define BCE_MISC_ENABLE_CLR_BITS_RX_LOOKUP_ENABLE		(1L<<13)
1935 #define BCE_MISC_ENABLE_CLR_BITS_RX_PROCESSOR_ENABLE	(1L<<14)
1936 #define BCE_MISC_ENABLE_CLR_BITS_RX_V2P_ENABLE			(1L<<15)
1937 #define BCE_MISC_ENABLE_CLR_BITS_RX_BD_CACHE_ENABLE		(1L<<16)
1938 #define BCE_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE			(1L<<17)
1939 #define BCE_MISC_ENABLE_CLR_BITS_COMPLETION_ENABLE		(1L<<18)
1940 #define BCE_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE	(1L<<19)
1941 #define BCE_MISC_ENABLE_CLR_BITS_MAILBOX_QUEUE_ENABLE	(1L<<20)
1942 #define BCE_MISC_ENABLE_CLR_BITS_CONTEXT_ENABLE			(1L<<21)
1943 #define BCE_MISC_ENABLE_CLR_BITS_CMD_SCHEDULER_ENABLE	(1L<<22)
1944 #define BCE_MISC_ENABLE_CLR_BITS_CMD_PROCESSOR_ENABLE	(1L<<23)
1945 #define BCE_MISC_ENABLE_CLR_BITS_MGMT_PROCESSOR_ENABLE	(1L<<24)
1946 #define BCE_MISC_ENABLE_CLR_BITS_TIMER_ENABLE			(1L<<25)
1947 #define BCE_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE		(1L<<26)
1948 #define BCE_MISC_ENABLE_CLR_BITS_UMP_ENABLE				(1L<<27)
1949 #define BCE_MISC_ENABLE_CLR_BITS_RV2P_CMD_SCHEDULER_ENABLE	(1L<<28)
1950 #define BCE_MISC_ENABLE_CLR_BITS_RSVD_FUTURE_ENABLE		(0x7L<<29)
1951 
1952 #define BCE_MISC_ENABLE_CLR_DEFAULT						0x17ffffff
1953 
1954 #define BCE_MISC_CLOCK_CONTROL_BITS			0x00000818
1955 #define BCE_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET	 (0xfL<<0)
1956 #define BCE_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ	 (0L<<0)
1957 #define BCE_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ	 (1L<<0)
1958 #define BCE_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ	 (2L<<0)
1959 #define BCE_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ	 (3L<<0)
1960 #define BCE_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ	 (4L<<0)
1961 #define BCE_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ	 (5L<<0)
1962 #define BCE_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ	 (6L<<0)
1963 #define BCE_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ	 (7L<<0)
1964 #define BCE_MISC_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW	 (0xfL<<0)
1965 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_DISABLE	 (1L<<6)
1966 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT	 (1L<<7)
1967 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC	 (0x7L<<8)
1968 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_UNDEF	 (0L<<8)
1969 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_12	 (1L<<8)
1970 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_6	 (2L<<8)
1971 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_SRC_62	 (4L<<8)
1972 #define BCE_MISC_CLOCK_CONTROL_BITS_RESERVED0_XI	 (0x7L<<8)
1973 #define BCE_MISC_CLOCK_CONTROL_BITS_MIN_POWER		 (1L<<11)
1974 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED	 (0xfL<<12)
1975 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_100	 (0L<<12)
1976 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_80	 (1L<<12)
1977 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_50	 (2L<<12)
1978 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_40	 (4L<<12)
1979 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_25	 (8L<<12)
1980 #define BCE_MISC_CLOCK_CONTROL_BITS_RESERVED1_XI	 (0xfL<<12)
1981 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_STOP	 (1L<<16)
1982 #define BCE_MISC_CLOCK_CONTROL_BITS_RESERVED_17_TE	 (1L<<17)
1983 #define BCE_MISC_CLOCK_CONTROL_BITS_RESERVED_18_TE	 (1L<<18)
1984 #define BCE_MISC_CLOCK_CONTROL_BITS_RESERVED_19_TE	 (1L<<19)
1985 #define BCE_MISC_CLOCK_CONTROL_BITS_RESERVED_TE	 (0xfffL<<20)
1986 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_ALT_MGMT_XI	 (1L<<17)
1987 #define BCE_MISC_CLOCK_CONTROL_BITS_RESERVED2_XI	 (0x3fL<<18)
1988 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_VCO_XI	 (0x7L<<24)
1989 #define BCE_MISC_CLOCK_CONTROL_BITS_RESERVED3_XI	 (1L<<27)
1990 #define BCE_MISC_CLOCK_CONTROL_BITS_CORE_CLK_PLL_SPEED_XI	 (0xfL<<28)
1991 
1992 #define BCE_MISC_SPIO					0x0000081c
1993 #define BCE_MISC_SPIO_VALUE				 (0xffL<<0)
1994 #define BCE_MISC_SPIO_SET				 (0xffL<<8)
1995 #define BCE_MISC_SPIO_CLR				 (0xffL<<16)
1996 #define BCE_MISC_SPIO_FLOAT				 (0xffL<<24)
1997 
1998 #define BCE_MISC_SPIO_INT				0x00000820
1999 #define BCE_MISC_SPIO_INT_INT_STATE_TE			 (0xfL<<0)
2000 #define BCE_MISC_SPIO_INT_OLD_VALUE_TE			 (0xfL<<8)
2001 #define BCE_MISC_SPIO_INT_OLD_SET_TE			 (0xfL<<16)
2002 #define BCE_MISC_SPIO_INT_OLD_CLR_TE			 (0xfL<<24)
2003 #define BCE_MISC_SPIO_INT_INT_STATE_XI			 (0xffL<<0)
2004 #define BCE_MISC_SPIO_INT_OLD_VALUE_XI			 (0xffL<<8)
2005 #define BCE_MISC_SPIO_INT_OLD_SET_XI			 (0xffL<<16)
2006 #define BCE_MISC_SPIO_INT_OLD_CLR_XI			 (0xffL<<24)
2007 
2008 #define BCE_MISC_CONFIG_LFSR				0x00000824
2009 #define BCE_MISC_CONFIG_LFSR_DIV			 (0xffffL<<0)
2010 
2011 #define BCE_MISC_LFSR_MASK_BITS			0x00000828
2012 #define BCE_MISC_LFSR_MASK_BITS_TX_SCHEDULER_ENABLE	 (1L<<0)
2013 #define BCE_MISC_LFSR_MASK_BITS_TX_BD_READ_ENABLE	 (1L<<1)
2014 #define BCE_MISC_LFSR_MASK_BITS_TX_BD_CACHE_ENABLE	 (1L<<2)
2015 #define BCE_MISC_LFSR_MASK_BITS_TX_PROCESSOR_ENABLE	 (1L<<3)
2016 #define BCE_MISC_LFSR_MASK_BITS_TX_DMA_ENABLE		 (1L<<4)
2017 #define BCE_MISC_LFSR_MASK_BITS_TX_PATCHUP_ENABLE	 (1L<<5)
2018 #define BCE_MISC_LFSR_MASK_BITS_TX_PAYLOAD_Q_ENABLE	 (1L<<6)
2019 #define BCE_MISC_LFSR_MASK_BITS_TX_HEADER_Q_ENABLE	 (1L<<7)
2020 #define BCE_MISC_LFSR_MASK_BITS_TX_ASSEMBLER_ENABLE	 (1L<<8)
2021 #define BCE_MISC_LFSR_MASK_BITS_EMAC_ENABLE		 (1L<<9)
2022 #define BCE_MISC_LFSR_MASK_BITS_RX_PARSER_MAC_ENABLE	 (1L<<10)
2023 #define BCE_MISC_LFSR_MASK_BITS_RX_PARSER_CATCHUP_ENABLE	 (1L<<11)
2024 #define BCE_MISC_LFSR_MASK_BITS_RX_MBUF_ENABLE		 (1L<<12)
2025 #define BCE_MISC_LFSR_MASK_BITS_RX_LOOKUP_ENABLE	 (1L<<13)
2026 #define BCE_MISC_LFSR_MASK_BITS_RX_PROCESSOR_ENABLE	 (1L<<14)
2027 #define BCE_MISC_LFSR_MASK_BITS_RX_V2P_ENABLE		 (1L<<15)
2028 #define BCE_MISC_LFSR_MASK_BITS_RX_BD_CACHE_ENABLE	 (1L<<16)
2029 #define BCE_MISC_LFSR_MASK_BITS_RX_DMA_ENABLE		 (1L<<17)
2030 #define BCE_MISC_LFSR_MASK_BITS_COMPLETION_ENABLE	 (1L<<18)
2031 #define BCE_MISC_LFSR_MASK_BITS_HOST_COALESCE_ENABLE	 (1L<<19)
2032 #define BCE_MISC_LFSR_MASK_BITS_MAILBOX_QUEUE_ENABLE	 (1L<<20)
2033 #define BCE_MISC_LFSR_MASK_BITS_CONTEXT_ENABLE		 (1L<<21)
2034 #define BCE_MISC_LFSR_MASK_BITS_CMD_SCHEDULER_ENABLE	 (1L<<22)
2035 #define BCE_MISC_LFSR_MASK_BITS_CMD_PROCESSOR_ENABLE	 (1L<<23)
2036 #define BCE_MISC_LFSR_MASK_BITS_MGMT_PROCESSOR_ENABLE	 (1L<<24)
2037 #define BCE_MISC_LFSR_MASK_BITS_TIMER_ENABLE		 (1L<<25)
2038 #define BCE_MISC_LFSR_MASK_BITS_DMA_ENGINE_ENABLE	 (1L<<26)
2039 #define BCE_MISC_LFSR_MASK_BITS_UMP_ENABLE		 (1L<<27)
2040 #define BCE_MISC_LFSR_MASK_BITS_RV2P_CMD_SCHEDULER_ENABLE	 (1L<<28)
2041 #define BCE_MISC_LFSR_MASK_BITS_RSVD_FUTURE_ENABLE	 (0x7L<<29)
2042 
2043 #define BCE_MISC_ARB_REQ0				0x0000082c
2044 #define BCE_MISC_ARB_REQ1				0x00000830
2045 #define BCE_MISC_ARB_REQ2				0x00000834
2046 #define BCE_MISC_ARB_REQ3				0x00000838
2047 #define BCE_MISC_ARB_REQ4				0x0000083c
2048 #define BCE_MISC_ARB_FREE0				0x00000840
2049 #define BCE_MISC_ARB_FREE1				0x00000844
2050 #define BCE_MISC_ARB_FREE2				0x00000848
2051 #define BCE_MISC_ARB_FREE3				0x0000084c
2052 #define BCE_MISC_ARB_FREE4				0x00000850
2053 #define BCE_MISC_ARB_REQ_STATUS0			0x00000854
2054 #define BCE_MISC_ARB_REQ_STATUS1			0x00000858
2055 #define BCE_MISC_ARB_REQ_STATUS2			0x0000085c
2056 #define BCE_MISC_ARB_REQ_STATUS3			0x00000860
2057 #define BCE_MISC_ARB_REQ_STATUS4			0x00000864
2058 #define BCE_MISC_ARB_GNT0				0x00000868
2059 #define BCE_MISC_ARB_GNT0_0				 (0x7L<<0)
2060 #define BCE_MISC_ARB_GNT0_1				 (0x7L<<4)
2061 #define BCE_MISC_ARB_GNT0_2				 (0x7L<<8)
2062 #define BCE_MISC_ARB_GNT0_3				 (0x7L<<12)
2063 #define BCE_MISC_ARB_GNT0_4				 (0x7L<<16)
2064 #define BCE_MISC_ARB_GNT0_5				 (0x7L<<20)
2065 #define BCE_MISC_ARB_GNT0_6				 (0x7L<<24)
2066 #define BCE_MISC_ARB_GNT0_7				 (0x7L<<28)
2067 
2068 #define BCE_MISC_ARB_GNT1				0x0000086c
2069 #define BCE_MISC_ARB_GNT1_8				 (0x7L<<0)
2070 #define BCE_MISC_ARB_GNT1_9				 (0x7L<<4)
2071 #define BCE_MISC_ARB_GNT1_10				 (0x7L<<8)
2072 #define BCE_MISC_ARB_GNT1_11				 (0x7L<<12)
2073 #define BCE_MISC_ARB_GNT1_12				 (0x7L<<16)
2074 #define BCE_MISC_ARB_GNT1_13				 (0x7L<<20)
2075 #define BCE_MISC_ARB_GNT1_14				 (0x7L<<24)
2076 #define BCE_MISC_ARB_GNT1_15				 (0x7L<<28)
2077 
2078 #define BCE_MISC_ARB_GNT2				0x00000870
2079 #define BCE_MISC_ARB_GNT2_16				 (0x7L<<0)
2080 #define BCE_MISC_ARB_GNT2_17				 (0x7L<<4)
2081 #define BCE_MISC_ARB_GNT2_18				 (0x7L<<8)
2082 #define BCE_MISC_ARB_GNT2_19				 (0x7L<<12)
2083 #define BCE_MISC_ARB_GNT2_20				 (0x7L<<16)
2084 #define BCE_MISC_ARB_GNT2_21				 (0x7L<<20)
2085 #define BCE_MISC_ARB_GNT2_22				 (0x7L<<24)
2086 #define BCE_MISC_ARB_GNT2_23				 (0x7L<<28)
2087 
2088 #define BCE_MISC_ARB_GNT3				0x00000874
2089 #define BCE_MISC_ARB_GNT3_24				 (0x7L<<0)
2090 #define BCE_MISC_ARB_GNT3_25				 (0x7L<<4)
2091 #define BCE_MISC_ARB_GNT3_26				 (0x7L<<8)
2092 #define BCE_MISC_ARB_GNT3_27				 (0x7L<<12)
2093 #define BCE_MISC_ARB_GNT3_28				 (0x7L<<16)
2094 #define BCE_MISC_ARB_GNT3_29				 (0x7L<<20)
2095 #define BCE_MISC_ARB_GNT3_30				 (0x7L<<24)
2096 #define BCE_MISC_ARB_GNT3_31				 (0x7L<<28)
2097 
2098 #define BCE_MISC_RESERVED1				0x00000878
2099 #define BCE_MISC_RESERVED1_MISC_RESERVED1_VALUE	 (0x3fL<<0)
2100 
2101 #define BCE_MISC_RESERVED2				0x0000087c
2102 #define BCE_MISC_RESERVED2_PCIE_DIS			 (1L<<0)
2103 #define BCE_MISC_RESERVED2_LINK_IN_L23			 (1L<<1)
2104 
2105 #define BCE_MISC_SM_ASF_CONTROL			0x00000880
2106 #define BCE_MISC_SM_ASF_CONTROL_ASF_RST		 (1L<<0)
2107 #define BCE_MISC_SM_ASF_CONTROL_TSC_EN			 (1L<<1)
2108 #define BCE_MISC_SM_ASF_CONTROL_WG_TO			 (1L<<2)
2109 #define BCE_MISC_SM_ASF_CONTROL_HB_TO			 (1L<<3)
2110 #define BCE_MISC_SM_ASF_CONTROL_PA_TO			 (1L<<4)
2111 #define BCE_MISC_SM_ASF_CONTROL_PL_TO			 (1L<<5)
2112 #define BCE_MISC_SM_ASF_CONTROL_RT_TO			 (1L<<6)
2113 #define BCE_MISC_SM_ASF_CONTROL_SMB_EVENT		 (1L<<7)
2114 #define BCE_MISC_SM_ASF_CONTROL_STRETCH_EN		 (1L<<8)
2115 #define BCE_MISC_SM_ASF_CONTROL_STRETCH_PULSE		 (1L<<9)
2116 #define BCE_MISC_SM_ASF_CONTROL_RES			 (0x3L<<10)
2117 #define BCE_MISC_SM_ASF_CONTROL_SMB_EN			 (1L<<12)
2118 #define BCE_MISC_SM_ASF_CONTROL_SMB_BB_EN		 (1L<<13)
2119 #define BCE_MISC_SM_ASF_CONTROL_SMB_NO_ADDR_FILT	 (1L<<14)
2120 #define BCE_MISC_SM_ASF_CONTROL_SMB_AUTOREAD		 (1L<<15)
2121 #define BCE_MISC_SM_ASF_CONTROL_NIC_SMB_ADDR1		 (0x7fL<<16)
2122 #define BCE_MISC_SM_ASF_CONTROL_NIC_SMB_ADDR2		 (0x7fL<<23)
2123 #define BCE_MISC_SM_ASF_CONTROL_EN_NIC_SMB_ADDR_0	 (1L<<30)
2124 #define BCE_MISC_SM_ASF_CONTROL_SMB_EARLY_ATTN		 (1L<<31)
2125 
2126 #define BCE_MISC_SMB_IN				0x00000884
2127 #define BCE_MISC_SMB_IN_DAT_IN				 (0xffL<<0)
2128 #define BCE_MISC_SMB_IN_RDY				 (1L<<8)
2129 #define BCE_MISC_SMB_IN_DONE				 (1L<<9)
2130 #define BCE_MISC_SMB_IN_FIRSTBYTE			 (1L<<10)
2131 #define BCE_MISC_SMB_IN_STATUS				 (0x7L<<11)
2132 #define BCE_MISC_SMB_IN_STATUS_OK			 (0x0L<<11)
2133 #define BCE_MISC_SMB_IN_STATUS_PEC			 (0x1L<<11)
2134 #define BCE_MISC_SMB_IN_STATUS_OFLOW			 (0x2L<<11)
2135 #define BCE_MISC_SMB_IN_STATUS_STOP			 (0x3L<<11)
2136 #define BCE_MISC_SMB_IN_STATUS_TIMEOUT			 (0x4L<<11)
2137 
2138 #define BCE_MISC_SMB_OUT				0x00000888
2139 #define BCE_MISC_SMB_OUT_DAT_OUT			 (0xffL<<0)
2140 #define BCE_MISC_SMB_OUT_RDY				 (1L<<8)
2141 #define BCE_MISC_SMB_OUT_START				 (1L<<9)
2142 #define BCE_MISC_SMB_OUT_LAST				 (1L<<10)
2143 #define BCE_MISC_SMB_OUT_ACC_TYPE			 (1L<<11)
2144 #define BCE_MISC_SMB_OUT_ENB_PEC			 (1L<<12)
2145 #define BCE_MISC_SMB_OUT_GET_RX_LEN			 (1L<<13)
2146 #define BCE_MISC_SMB_OUT_SMB_READ_LEN			 (0x3fL<<14)
2147 #define BCE_MISC_SMB_OUT_SMB_OUT_STATUS		 (0xfL<<20)
2148 #define BCE_MISC_SMB_OUT_SMB_OUT_STATUS_OK		 (0L<<20)
2149 #define BCE_MISC_SMB_OUT_SMB_OUT_STATUS_FIRST_NACK	 (1L<<20)
2150 #define BCE_MISC_SMB_OUT_SMB_OUT_STATUS_UFLOW		 (2L<<20)
2151 #define BCE_MISC_SMB_OUT_SMB_OUT_STATUS_STOP		 (3L<<20)
2152 #define BCE_MISC_SMB_OUT_SMB_OUT_STATUS_TIMEOUT	 (4L<<20)
2153 #define BCE_MISC_SMB_OUT_SMB_OUT_STATUS_FIRST_LOST	 (5L<<20)
2154 #define BCE_MISC_SMB_OUT_SMB_OUT_STATUS_BADACK		 (6L<<20)
2155 #define BCE_MISC_SMB_OUT_SMB_OUT_STATUS_SUB_NACK	 (9L<<20)
2156 #define BCE_MISC_SMB_OUT_SMB_OUT_STATUS_SUB_LOST	 (0xdL<<20)
2157 #define BCE_MISC_SMB_OUT_SMB_OUT_SLAVEMODE		 (1L<<24)
2158 #define BCE_MISC_SMB_OUT_SMB_OUT_DAT_EN		 (1L<<25)
2159 #define BCE_MISC_SMB_OUT_SMB_OUT_DAT_IN		 (1L<<26)
2160 #define BCE_MISC_SMB_OUT_SMB_OUT_CLK_EN		 (1L<<27)
2161 #define BCE_MISC_SMB_OUT_SMB_OUT_CLK_IN		 (1L<<28)
2162 
2163 #define BCE_MISC_SMB_WATCHDOG				0x0000088c
2164 #define BCE_MISC_SMB_WATCHDOG_WATCHDOG			 (0xffffL<<0)
2165 
2166 #define BCE_MISC_SMB_HEARTBEAT				0x00000890
2167 #define BCE_MISC_SMB_HEARTBEAT_HEARTBEAT		 (0xffffL<<0)
2168 
2169 #define BCE_MISC_SMB_POLL_ASF				0x00000894
2170 #define BCE_MISC_SMB_POLL_ASF_POLL_ASF			 (0xffffL<<0)
2171 
2172 #define BCE_MISC_SMB_POLL_LEGACY			0x00000898
2173 #define BCE_MISC_SMB_POLL_LEGACY_POLL_LEGACY		 (0xffffL<<0)
2174 
2175 #define BCE_MISC_SMB_RETRAN				0x0000089c
2176 #define BCE_MISC_SMB_RETRAN_RETRAN			 (0xffL<<0)
2177 
2178 #define BCE_MISC_SMB_TIMESTAMP				0x000008a0
2179 #define BCE_MISC_SMB_TIMESTAMP_TIMESTAMP		 (0xffffffffL<<0)
2180 
2181 #define BCE_MISC_PERR_ENA0				0x000008a4
2182 #define BCE_MISC_PERR_ENA0_COM_MISC_CTXC		 (1L<<0)
2183 #define BCE_MISC_PERR_ENA0_COM_MISC_REGF		 (1L<<1)
2184 #define BCE_MISC_PERR_ENA0_COM_MISC_SCPAD		 (1L<<2)
2185 #define BCE_MISC_PERR_ENA0_CP_MISC_CTXC		 (1L<<3)
2186 #define BCE_MISC_PERR_ENA0_CP_MISC_REGF		 (1L<<4)
2187 #define BCE_MISC_PERR_ENA0_CP_MISC_SCPAD		 (1L<<5)
2188 #define BCE_MISC_PERR_ENA0_CS_MISC_TMEM		 (1L<<6)
2189 #define BCE_MISC_PERR_ENA0_CTX_MISC_ACCM0		 (1L<<7)
2190 #define BCE_MISC_PERR_ENA0_CTX_MISC_ACCM1		 (1L<<8)
2191 #define BCE_MISC_PERR_ENA0_CTX_MISC_ACCM2		 (1L<<9)
2192 #define BCE_MISC_PERR_ENA0_CTX_MISC_ACCM3		 (1L<<10)
2193 #define BCE_MISC_PERR_ENA0_CTX_MISC_ACCM4		 (1L<<11)
2194 #define BCE_MISC_PERR_ENA0_CTX_MISC_ACCM5		 (1L<<12)
2195 #define BCE_MISC_PERR_ENA0_CTX_MISC_PGTBL		 (1L<<13)
2196 #define BCE_MISC_PERR_ENA0_DMAE_MISC_DR0		 (1L<<14)
2197 #define BCE_MISC_PERR_ENA0_DMAE_MISC_DR1		 (1L<<15)
2198 #define BCE_MISC_PERR_ENA0_DMAE_MISC_DR2		 (1L<<16)
2199 #define BCE_MISC_PERR_ENA0_DMAE_MISC_DR3		 (1L<<17)
2200 #define BCE_MISC_PERR_ENA0_DMAE_MISC_DR4		 (1L<<18)
2201 #define BCE_MISC_PERR_ENA0_DMAE_MISC_DW0		 (1L<<19)
2202 #define BCE_MISC_PERR_ENA0_DMAE_MISC_DW1		 (1L<<20)
2203 #define BCE_MISC_PERR_ENA0_DMAE_MISC_DW2		 (1L<<21)
2204 #define BCE_MISC_PERR_ENA0_HC_MISC_DMA			 (1L<<22)
2205 #define BCE_MISC_PERR_ENA0_MCP_MISC_REGF		 (1L<<23)
2206 #define BCE_MISC_PERR_ENA0_MCP_MISC_SCPAD		 (1L<<24)
2207 #define BCE_MISC_PERR_ENA0_MQ_MISC_CTX			 (1L<<25)
2208 #define BCE_MISC_PERR_ENA0_RBDC_MISC			 (1L<<26)
2209 #define BCE_MISC_PERR_ENA0_RBUF_MISC_MB		 (1L<<27)
2210 #define BCE_MISC_PERR_ENA0_RBUF_MISC_PTR		 (1L<<28)
2211 #define BCE_MISC_PERR_ENA0_RDE_MISC_RPC		 (1L<<29)
2212 #define BCE_MISC_PERR_ENA0_RDE_MISC_RPM		 (1L<<30)
2213 #define BCE_MISC_PERR_ENA0_RV2P_MISC_CB0REGS		 (1L<<31)
2214 #define BCE_MISC_PERR_ENA0_COM_DMAE_PERR_EN_XI		 (1L<<0)
2215 #define BCE_MISC_PERR_ENA0_CP_DMAE_PERR_EN_XI		 (1L<<1)
2216 #define BCE_MISC_PERR_ENA0_RPM_ACPIBEMEM_PERR_EN_XI	 (1L<<2)
2217 #define BCE_MISC_PERR_ENA0_CTX_USAGE_CNT_PERR_EN_XI	 (1L<<3)
2218 #define BCE_MISC_PERR_ENA0_CTX_PGTBL_PERR_EN_XI	 (1L<<4)
2219 #define BCE_MISC_PERR_ENA0_CTX_CACHE_PERR_EN_XI	 (1L<<5)
2220 #define BCE_MISC_PERR_ENA0_CTX_MIRROR_PERR_EN_XI	 (1L<<6)
2221 #define BCE_MISC_PERR_ENA0_COM_CTXC_PERR_EN_XI		 (1L<<7)
2222 #define BCE_MISC_PERR_ENA0_COM_SCPAD_PERR_EN_XI	 (1L<<8)
2223 #define BCE_MISC_PERR_ENA0_CP_CTXC_PERR_EN_XI		 (1L<<9)
2224 #define BCE_MISC_PERR_ENA0_CP_SCPAD_PERR_EN_XI		 (1L<<10)
2225 #define BCE_MISC_PERR_ENA0_RXP_RBUFC_PERR_EN_XI	 (1L<<11)
2226 #define BCE_MISC_PERR_ENA0_RXP_CTXC_PERR_EN_XI		 (1L<<12)
2227 #define BCE_MISC_PERR_ENA0_RXP_SCPAD_PERR_EN_XI	 (1L<<13)
2228 #define BCE_MISC_PERR_ENA0_TPAT_SCPAD_PERR_EN_XI	 (1L<<14)
2229 #define BCE_MISC_PERR_ENA0_TXP_CTXC_PERR_EN_XI		 (1L<<15)
2230 #define BCE_MISC_PERR_ENA0_TXP_SCPAD_PERR_EN_XI	 (1L<<16)
2231 #define BCE_MISC_PERR_ENA0_CS_TMEM_PERR_EN_XI		 (1L<<17)
2232 #define BCE_MISC_PERR_ENA0_MQ_CTX_PERR_EN_XI		 (1L<<18)
2233 #define BCE_MISC_PERR_ENA0_RPM_DFIFOMEM_PERR_EN_XI	 (1L<<19)
2234 #define BCE_MISC_PERR_ENA0_RPC_DFIFOMEM_PERR_EN_XI	 (1L<<20)
2235 #define BCE_MISC_PERR_ENA0_RBUF_PTRMEM_PERR_EN_XI	 (1L<<21)
2236 #define BCE_MISC_PERR_ENA0_RBUF_DATAMEM_PERR_EN_XI	 (1L<<22)
2237 #define BCE_MISC_PERR_ENA0_RV2P_P2IRAM_PERR_EN_XI	 (1L<<23)
2238 #define BCE_MISC_PERR_ENA0_RV2P_P1IRAM_PERR_EN_XI	 (1L<<24)
2239 #define BCE_MISC_PERR_ENA0_RV2P_CB1REGS_PERR_EN_XI	 (1L<<25)
2240 #define BCE_MISC_PERR_ENA0_RV2P_CB0REGS_PERR_EN_XI	 (1L<<26)
2241 #define BCE_MISC_PERR_ENA0_TPBUF_PERR_EN_XI		 (1L<<27)
2242 #define BCE_MISC_PERR_ENA0_THBUF_PERR_EN_XI		 (1L<<28)
2243 #define BCE_MISC_PERR_ENA0_TDMA_PERR_EN_XI		 (1L<<29)
2244 #define BCE_MISC_PERR_ENA0_TBDC_PERR_EN_XI		 (1L<<30)
2245 #define BCE_MISC_PERR_ENA0_TSCH_LR_PERR_EN_XI		 (1L<<31)
2246 
2247 #define BCE_MISC_PERR_ENA1				0x000008a8
2248 #define BCE_MISC_PERR_ENA1_RV2P_MISC_CB1REGS		 (1L<<0)
2249 #define BCE_MISC_PERR_ENA1_RV2P_MISC_P1IRAM		 (1L<<1)
2250 #define BCE_MISC_PERR_ENA1_RV2P_MISC_P2IRAM		 (1L<<2)
2251 #define BCE_MISC_PERR_ENA1_RXP_MISC_CTXC		 (1L<<3)
2252 #define BCE_MISC_PERR_ENA1_RXP_MISC_REGF		 (1L<<4)
2253 #define BCE_MISC_PERR_ENA1_RXP_MISC_SCPAD		 (1L<<5)
2254 #define BCE_MISC_PERR_ENA1_RXP_MISC_RBUFC		 (1L<<6)
2255 #define BCE_MISC_PERR_ENA1_TBDC_MISC			 (1L<<7)
2256 #define BCE_MISC_PERR_ENA1_TDMA_MISC			 (1L<<8)
2257 #define BCE_MISC_PERR_ENA1_THBUF_MISC_MB0		 (1L<<9)
2258 #define BCE_MISC_PERR_ENA1_THBUF_MISC_MB1		 (1L<<10)
2259 #define BCE_MISC_PERR_ENA1_TPAT_MISC_REGF		 (1L<<11)
2260 #define BCE_MISC_PERR_ENA1_TPAT_MISC_SCPAD		 (1L<<12)
2261 #define BCE_MISC_PERR_ENA1_TPBUF_MISC_MB		 (1L<<13)
2262 #define BCE_MISC_PERR_ENA1_TSCH_MISC_LR		 (1L<<14)
2263 #define BCE_MISC_PERR_ENA1_TXP_MISC_CTXC		 (1L<<15)
2264 #define BCE_MISC_PERR_ENA1_TXP_MISC_REGF		 (1L<<16)
2265 #define BCE_MISC_PERR_ENA1_TXP_MISC_SCPAD		 (1L<<17)
2266 #define BCE_MISC_PERR_ENA1_UMP_MISC_FIORX		 (1L<<18)
2267 #define BCE_MISC_PERR_ENA1_UMP_MISC_FIOTX		 (1L<<19)
2268 #define BCE_MISC_PERR_ENA1_UMP_MISC_RX			 (1L<<20)
2269 #define BCE_MISC_PERR_ENA1_UMP_MISC_TX			 (1L<<21)
2270 #define BCE_MISC_PERR_ENA1_RDMAQ_MISC			 (1L<<22)
2271 #define BCE_MISC_PERR_ENA1_CSQ_MISC			 (1L<<23)
2272 #define BCE_MISC_PERR_ENA1_CPQ_MISC			 (1L<<24)
2273 #define BCE_MISC_PERR_ENA1_MCPQ_MISC			 (1L<<25)
2274 #define BCE_MISC_PERR_ENA1_RV2PMQ_MISC			 (1L<<26)
2275 #define BCE_MISC_PERR_ENA1_RV2PPQ_MISC			 (1L<<27)
2276 #define BCE_MISC_PERR_ENA1_RV2PTQ_MISC			 (1L<<28)
2277 #define BCE_MISC_PERR_ENA1_RXPQ_MISC			 (1L<<29)
2278 #define BCE_MISC_PERR_ENA1_RXPCQ_MISC			 (1L<<30)
2279 #define BCE_MISC_PERR_ENA1_RLUPQ_MISC			 (1L<<31)
2280 #define BCE_MISC_PERR_ENA1_RBDC_PERR_EN_XI		 (1L<<0)
2281 #define BCE_MISC_PERR_ENA1_RDMA_DFIFO_PERR_EN_XI	 (1L<<2)
2282 #define BCE_MISC_PERR_ENA1_HC_STATS_PERR_EN_XI		 (1L<<3)
2283 #define BCE_MISC_PERR_ENA1_HC_MSIX_PERR_EN_XI		 (1L<<4)
2284 #define BCE_MISC_PERR_ENA1_HC_PRODUCSTB_PERR_EN_XI	 (1L<<5)
2285 #define BCE_MISC_PERR_ENA1_HC_CONSUMSTB_PERR_EN_XI	 (1L<<6)
2286 #define BCE_MISC_PERR_ENA1_TPATQ_PERR_EN_XI		 (1L<<7)
2287 #define BCE_MISC_PERR_ENA1_MCPQ_PERR_EN_XI		 (1L<<8)
2288 #define BCE_MISC_PERR_ENA1_TDMAQ_PERR_EN_XI		 (1L<<9)
2289 #define BCE_MISC_PERR_ENA1_TXPQ_PERR_EN_XI		 (1L<<10)
2290 #define BCE_MISC_PERR_ENA1_COMTQ_PERR_EN_XI		 (1L<<11)
2291 #define BCE_MISC_PERR_ENA1_COMQ_PERR_EN_XI		 (1L<<12)
2292 #define BCE_MISC_PERR_ENA1_RLUPQ_PERR_EN_XI		 (1L<<13)
2293 #define BCE_MISC_PERR_ENA1_RXPQ_PERR_EN_XI		 (1L<<14)
2294 #define BCE_MISC_PERR_ENA1_RV2PPQ_PERR_EN_XI		 (1L<<15)
2295 #define BCE_MISC_PERR_ENA1_RDMAQ_PERR_EN_XI		 (1L<<16)
2296 #define BCE_MISC_PERR_ENA1_TASQ_PERR_EN_XI		 (1L<<17)
2297 #define BCE_MISC_PERR_ENA1_TBDRQ_PERR_EN_XI		 (1L<<18)
2298 #define BCE_MISC_PERR_ENA1_TSCHQ_PERR_EN_XI		 (1L<<19)
2299 #define BCE_MISC_PERR_ENA1_COMXQ_PERR_EN_XI		 (1L<<20)
2300 #define BCE_MISC_PERR_ENA1_RXPCQ_PERR_EN_XI		 (1L<<21)
2301 #define BCE_MISC_PERR_ENA1_RV2PTQ_PERR_EN_XI		 (1L<<22)
2302 #define BCE_MISC_PERR_ENA1_RV2PMQ_PERR_EN_XI		 (1L<<23)
2303 #define BCE_MISC_PERR_ENA1_CPQ_PERR_EN_XI		 (1L<<24)
2304 #define BCE_MISC_PERR_ENA1_CSQ_PERR_EN_XI		 (1L<<25)
2305 #define BCE_MISC_PERR_ENA1_RLUP_CID_PERR_EN_XI		 (1L<<26)
2306 #define BCE_MISC_PERR_ENA1_RV2PCS_TMEM_PERR_EN_XI	 (1L<<27)
2307 #define BCE_MISC_PERR_ENA1_RV2PCSQ_PERR_EN_XI		 (1L<<28)
2308 #define BCE_MISC_PERR_ENA1_MQ_IDX_PERR_EN_XI		 (1L<<29)
2309 
2310 #define BCE_MISC_PERR_ENA2				0x000008ac
2311 #define BCE_MISC_PERR_ENA2_COMQ_MISC			 (1L<<0)
2312 #define BCE_MISC_PERR_ENA2_COMXQ_MISC			 (1L<<1)
2313 #define BCE_MISC_PERR_ENA2_COMTQ_MISC			 (1L<<2)
2314 #define BCE_MISC_PERR_ENA2_TSCHQ_MISC			 (1L<<3)
2315 #define BCE_MISC_PERR_ENA2_TBDRQ_MISC			 (1L<<4)
2316 #define BCE_MISC_PERR_ENA2_TXPQ_MISC			 (1L<<5)
2317 #define BCE_MISC_PERR_ENA2_TDMAQ_MISC			 (1L<<6)
2318 #define BCE_MISC_PERR_ENA2_TPATQ_MISC			 (1L<<7)
2319 #define BCE_MISC_PERR_ENA2_TASQ_MISC			 (1L<<8)
2320 #define BCE_MISC_PERR_ENA2_TGT_FIFO_PERR_EN_XI		 (1L<<0)
2321 #define BCE_MISC_PERR_ENA2_UMP_TX_PERR_EN_XI		 (1L<<1)
2322 #define BCE_MISC_PERR_ENA2_UMP_RX_PERR_EN_XI		 (1L<<2)
2323 #define BCE_MISC_PERR_ENA2_MCP_ROM_PERR_EN_XI		 (1L<<3)
2324 #define BCE_MISC_PERR_ENA2_MCP_SCPAD_PERR_EN_XI	 (1L<<4)
2325 #define BCE_MISC_PERR_ENA2_HB_MEM_PERR_EN_XI		 (1L<<5)
2326 #define BCE_MISC_PERR_ENA2_PCIE_REPLAY_PERR_EN_XI	 (1L<<6)
2327 
2328 #define BCE_MISC_DEBUG_VECTOR_SEL			0x000008b0
2329 #define BCE_MISC_DEBUG_VECTOR_SEL_0			 (0xfffL<<0)
2330 #define BCE_MISC_DEBUG_VECTOR_SEL_1			 (0xfffL<<12)
2331 #define BCE_MISC_DEBUG_VECTOR_SEL_1_XI			 (0xfffL<<15)
2332 
2333 #define BCE_MISC_VREG_CONTROL				0x000008b4
2334 #define BCE_MISC_VREG_CONTROL_1_2			 (0xfL<<0)
2335 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_XI		 (0xfL<<0)
2336 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_PLUS14_XI	 (0L<<0)
2337 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_PLUS12_XI	 (1L<<0)
2338 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_PLUS10_XI	 (2L<<0)
2339 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_PLUS8_XI	 (3L<<0)
2340 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_PLUS6_XI	 (4L<<0)
2341 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_PLUS4_XI	 (5L<<0)
2342 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_PLUS2_XI	 (6L<<0)
2343 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_NOM_XI		 (7L<<0)
2344 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_MINUS2_XI	 (8L<<0)
2345 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_MINUS4_XI	 (9L<<0)
2346 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_MINUS6_XI	 (10L<<0)
2347 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_MINUS8_XI	 (11L<<0)
2348 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_MINUS10_XI	 (12L<<0)
2349 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_MINUS12_XI	 (13L<<0)
2350 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_MINUS14_XI	 (14L<<0)
2351 #define BCE_MISC_VREG_CONTROL_1_0_MAIN_MINUS16_XI	 (15L<<0)
2352 #define BCE_MISC_VREG_CONTROL_2_5			 (0xfL<<4)
2353 #define BCE_MISC_VREG_CONTROL_2_5_PLUS14		 (0L<<4)
2354 #define BCE_MISC_VREG_CONTROL_2_5_PLUS12		 (1L<<4)
2355 #define BCE_MISC_VREG_CONTROL_2_5_PLUS10		 (2L<<4)
2356 #define BCE_MISC_VREG_CONTROL_2_5_PLUS8		 (3L<<4)
2357 #define BCE_MISC_VREG_CONTROL_2_5_PLUS6		 (4L<<4)
2358 #define BCE_MISC_VREG_CONTROL_2_5_PLUS4		 (5L<<4)
2359 #define BCE_MISC_VREG_CONTROL_2_5_PLUS2		 (6L<<4)
2360 #define BCE_MISC_VREG_CONTROL_2_5_NOM			 (7L<<4)
2361 #define BCE_MISC_VREG_CONTROL_2_5_MINUS2		 (8L<<4)
2362 #define BCE_MISC_VREG_CONTROL_2_5_MINUS4		 (9L<<4)
2363 #define BCE_MISC_VREG_CONTROL_2_5_MINUS6		 (10L<<4)
2364 #define BCE_MISC_VREG_CONTROL_2_5_MINUS8		 (11L<<4)
2365 #define BCE_MISC_VREG_CONTROL_2_5_MINUS10		 (12L<<4)
2366 #define BCE_MISC_VREG_CONTROL_2_5_MINUS12		 (13L<<4)
2367 #define BCE_MISC_VREG_CONTROL_2_5_MINUS14		 (14L<<4)
2368 #define BCE_MISC_VREG_CONTROL_2_5_MINUS16		 (15L<<4)
2369 #define BCE_MISC_VREG_CONTROL_1_0_MGMT			 (0xfL<<8)
2370 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_PLUS14		 (0L<<8)
2371 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_PLUS12		 (1L<<8)
2372 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_PLUS10		 (2L<<8)
2373 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_PLUS8		 (3L<<8)
2374 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_PLUS6		 (4L<<8)
2375 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_PLUS4		 (5L<<8)
2376 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_PLUS2		 (6L<<8)
2377 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_NOM		 (7L<<8)
2378 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_MINUS2		 (8L<<8)
2379 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_MINUS4		 (9L<<8)
2380 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_MINUS6		 (10L<<8)
2381 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_MINUS8		 (11L<<8)
2382 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_MINUS10		 (12L<<8)
2383 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_MINUS12		 (13L<<8)
2384 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_MINUS14		 (14L<<8)
2385 #define BCE_MISC_VREG_CONTROL_1_0_MGMT_MINUS16		 (15L<<8)
2386 
2387 #define BCE_MISC_FINAL_CLK_CTL_VAL			0x000008b8
2388 #define BCE_MISC_FINAL_CLK_CTL_VAL_MISC_FINAL_CLK_CTL_VAL	 (0x3ffffffL<<6)
2389 
2390 #define BCE_MISC_GP_HW_CTL0				0x000008bc
2391 #define BCE_MISC_GP_HW_CTL0_TX_DRIVE			 (1L<<0)
2392 #define BCE_MISC_GP_HW_CTL0_RMII_MODE			 (1L<<1)
2393 #define BCE_MISC_GP_HW_CTL0_RMII_CRSDV_SEL		 (1L<<2)
2394 #define BCE_MISC_GP_HW_CTL0_RVMII_MODE			 (1L<<3)
2395 #define BCE_MISC_GP_HW_CTL0_FLASH_SAMP_SCLK_NEGEDGE_TE	 (1L<<4)
2396 #define BCE_MISC_GP_HW_CTL0_HIDDEN_REVISION_ID_TE	 (1L<<5)
2397 #define BCE_MISC_GP_HW_CTL0_HC_CNTL_TMOUT_CTR_RST_TE	 (1L<<6)
2398 #define BCE_MISC_GP_HW_CTL0_RESERVED1_XI		 (0x7L<<4)
2399 #define BCE_MISC_GP_HW_CTL0_ENA_CORE_RST_ON_MAIN_PWR_GOING_AWAY	 (1L<<7)
2400 #define BCE_MISC_GP_HW_CTL0_ENA_SEL_VAUX_B_IN_L2_TE	 (1L<<8)
2401 #define BCE_MISC_GP_HW_CTL0_GRC_BNK_FREE_FIX_TE	 (1L<<9)
2402 #define BCE_MISC_GP_HW_CTL0_LED_ACT_SEL_TE		 (1L<<10)
2403 #define BCE_MISC_GP_HW_CTL0_RESERVED2_XI		 (0x7L<<8)
2404 #define BCE_MISC_GP_HW_CTL0_UP1_DEF0			 (1L<<11)
2405 #define BCE_MISC_GP_HW_CTL0_FIBER_MODE_DIS_DEF		 (1L<<12)
2406 #define BCE_MISC_GP_HW_CTL0_FORCE2500_DEF		 (1L<<13)
2407 #define BCE_MISC_GP_HW_CTL0_AUTODETECT_DIS_DEF		 (1L<<14)
2408 #define BCE_MISC_GP_HW_CTL0_PARALLEL_DETECT_DEF	 (1L<<15)
2409 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_DAI		 (0xfL<<16)
2410 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_DAI_3MA		 (0L<<16)
2411 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_DAI_2P5MA		 (1L<<16)
2412 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_DAI_2P0MA		 (3L<<16)
2413 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_DAI_1P5MA		 (5L<<16)
2414 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_DAI_1P0MA		 (7L<<16)
2415 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_DAI_PWRDN		 (15L<<16)
2416 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_PRE2DIS		 (1L<<20)
2417 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_PRE1DIS		 (1L<<21)
2418 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_CTAT		 (0x3L<<22)
2419 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_CTAT_M6P		 (0L<<22)
2420 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_CTAT_M0P		 (1L<<22)
2421 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_CTAT_P0P		 (2L<<22)
2422 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_CTAT_P6P		 (3L<<22)
2423 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_PTAT		 (0x3L<<24)
2424 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_PTAT_M6P		 (0L<<24)
2425 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_PTAT_M0P		 (1L<<24)
2426 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_PTAT_P0P		 (2L<<24)
2427 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_PTAT_P6P		 (3L<<24)
2428 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ		 (0x3L<<26)
2429 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ_240UA	 (0L<<26)
2430 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ_160UA	 (1L<<26)
2431 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ_400UA	 (2L<<26)
2432 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_IAMP_ADJ_320UA	 (3L<<26)
2433 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ		 (0x3L<<28)
2434 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ_240UA	 (0L<<28)
2435 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ_160UA	 (1L<<28)
2436 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ_400UA	 (2L<<28)
2437 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_ICBUF_ADJ_320UA	 (3L<<28)
2438 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ		 (0x3L<<30)
2439 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ_1P57	 (0L<<30)
2440 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ_1P45	 (1L<<30)
2441 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ_1P62	 (2L<<30)
2442 #define BCE_MISC_GP_HW_CTL0_OSCCTRL_XTAL_ADJ_1P66	 (3L<<30)
2443 
2444 #define BCE_MISC_GP_HW_CTL1				0x000008c0
2445 #define BCE_MISC_GP_HW_CTL1_1_ATTN_BTN_PRSNT_TE	 (1L<<0)
2446 #define BCE_MISC_GP_HW_CTL1_1_ATTN_IND_PRSNT_TE	 (1L<<1)
2447 #define BCE_MISC_GP_HW_CTL1_1_PWR_IND_PRSNT_TE		 (1L<<2)
2448 #define BCE_MISC_GP_HW_CTL1_0_PCIE_LOOPBACK_TE		 (1L<<3)
2449 #define BCE_MISC_GP_HW_CTL1_RESERVED_SOFT_XI		 (0xffffL<<0)
2450 #define BCE_MISC_GP_HW_CTL1_RESERVED_HARD_XI		 (0xffffL<<16)
2451 
2452 #define BCE_MISC_NEW_HW_CTL				0x000008c4
2453 #define BCE_MISC_NEW_HW_CTL_MAIN_POR_BYPASS		 (1L<<0)
2454 #define BCE_MISC_NEW_HW_CTL_RINGOSC_ENABLE		 (1L<<1)
2455 #define BCE_MISC_NEW_HW_CTL_RINGOSC_SEL0		 (1L<<2)
2456 #define BCE_MISC_NEW_HW_CTL_RINGOSC_SEL1		 (1L<<3)
2457 #define BCE_MISC_NEW_HW_CTL_RESERVED_SHARED		 (0xfffL<<4)
2458 #define BCE_MISC_NEW_HW_CTL_RESERVED_SPLIT		 (0xffffL<<16)
2459 
2460 #define BCE_MISC_NEW_CORE_CTL				0x000008c8
2461 #define BCE_MISC_NEW_CORE_CTL_LINK_HOLDOFF_SUCCESS	 (1L<<0)
2462 #define BCE_MISC_NEW_CORE_CTL_LINK_HOLDOFF_REQ		 (1L<<1)
2463 #define BCE_MISC_NEW_CORE_CTL_DMA_ENABLE		 (1L<<16)
2464 #define BCE_MISC_NEW_CORE_CTL_RESERVED_CMN		 (0x3fffL<<2)
2465 #define BCE_MISC_NEW_CORE_CTL_RESERVED_TC		 (0xffffL<<16)
2466 
2467 #define BCE_MISC_ECO_HW_CTL				0x000008cc
2468 #define BCE_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN		 (1L<<0)
2469 #define BCE_MISC_ECO_HW_CTL_RESERVED_SOFT		 (0x7fffL<<1)
2470 #define BCE_MISC_ECO_HW_CTL_RESERVED_HARD		 (0xffffL<<16)
2471 
2472 #define BCE_MISC_ECO_CORE_CTL				0x000008d0
2473 #define BCE_MISC_ECO_CORE_CTL_RESERVED_SOFT		 (0xffffL<<0)
2474 #define BCE_MISC_ECO_CORE_CTL_RESERVED_HARD		 (0xffffL<<16)
2475 
2476 #define BCE_MISC_PPIO					0x000008d4
2477 #define BCE_MISC_PPIO_VALUE				 (0xfL<<0)
2478 #define BCE_MISC_PPIO_SET				 (0xfL<<8)
2479 #define BCE_MISC_PPIO_CLR				 (0xfL<<16)
2480 #define BCE_MISC_PPIO_FLOAT				 (0xfL<<24)
2481 
2482 #define BCE_MISC_PPIO_INT				0x000008d8
2483 #define BCE_MISC_PPIO_INT_INT_STATE			 (0xfL<<0)
2484 #define BCE_MISC_PPIO_INT_OLD_VALUE			 (0xfL<<8)
2485 #define BCE_MISC_PPIO_INT_OLD_SET			 (0xfL<<16)
2486 #define BCE_MISC_PPIO_INT_OLD_CLR			 (0xfL<<24)
2487 
2488 #define BCE_MISC_RESET_NUMS				0x000008dc
2489 #define BCE_MISC_RESET_NUMS_NUM_HARD_RESETS		 (0x7L<<0)
2490 #define BCE_MISC_RESET_NUMS_NUM_PCIE_RESETS		 (0x7L<<4)
2491 #define BCE_MISC_RESET_NUMS_NUM_PERSTB_RESETS		 (0x7L<<8)
2492 #define BCE_MISC_RESET_NUMS_NUM_CMN_RESETS		 (0x7L<<12)
2493 #define BCE_MISC_RESET_NUMS_NUM_PORT_RESETS		 (0x7L<<16)
2494 
2495 #define BCE_MISC_CS16_ERR				0x000008e0
2496 #define BCE_MISC_CS16_ERR_ENA_PCI			 (1L<<0)
2497 #define BCE_MISC_CS16_ERR_ENA_RDMA			 (1L<<1)
2498 #define BCE_MISC_CS16_ERR_ENA_TDMA			 (1L<<2)
2499 #define BCE_MISC_CS16_ERR_ENA_EMAC			 (1L<<3)
2500 #define BCE_MISC_CS16_ERR_ENA_CTX			 (1L<<4)
2501 #define BCE_MISC_CS16_ERR_ENA_TBDR			 (1L<<5)
2502 #define BCE_MISC_CS16_ERR_ENA_RBDC			 (1L<<6)
2503 #define BCE_MISC_CS16_ERR_ENA_COM			 (1L<<7)
2504 #define BCE_MISC_CS16_ERR_ENA_CP			 (1L<<8)
2505 #define BCE_MISC_CS16_ERR_STA_PCI			 (1L<<16)
2506 #define BCE_MISC_CS16_ERR_STA_RDMA			 (1L<<17)
2507 #define BCE_MISC_CS16_ERR_STA_TDMA			 (1L<<18)
2508 #define BCE_MISC_CS16_ERR_STA_EMAC			 (1L<<19)
2509 #define BCE_MISC_CS16_ERR_STA_CTX			 (1L<<20)
2510 #define BCE_MISC_CS16_ERR_STA_TBDR			 (1L<<21)
2511 #define BCE_MISC_CS16_ERR_STA_RBDC			 (1L<<22)
2512 #define BCE_MISC_CS16_ERR_STA_COM			 (1L<<23)
2513 #define BCE_MISC_CS16_ERR_STA_CP			 (1L<<24)
2514 
2515 #define BCE_MISC_SPIO_EVENT				0x000008e4
2516 #define BCE_MISC_SPIO_EVENT_ENABLE			 (0xffL<<0)
2517 
2518 #define BCE_MISC_PPIO_EVENT				0x000008e8
2519 #define BCE_MISC_PPIO_EVENT_ENABLE			 (0xfL<<0)
2520 
2521 #define BCE_MISC_DUAL_MEDIA_CTRL			0x000008ec
2522 #define BCE_MISC_DUAL_MEDIA_CTRL_BOND_ID		 (0xffL<<0)
2523 #define BCE_MISC_DUAL_MEDIA_CTRL_BOND_ID_X		 (0L<<0)
2524 #define BCE_MISC_DUAL_MEDIA_CTRL_BOND_ID_C		 (3L<<0)
2525 #define BCE_MISC_DUAL_MEDIA_CTRL_BOND_ID_S		 (12L<<0)
2526 #define BCE_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP	 (0x7L<<8)
2527 #define BCE_MISC_DUAL_MEDIA_CTRL_PORT_SWAP_PIN		 (1L<<11)
2528 #define BCE_MISC_DUAL_MEDIA_CTRL_SERDES1_SIGDET	 (1L<<12)
2529 #define BCE_MISC_DUAL_MEDIA_CTRL_SERDES0_SIGDET	 (1L<<13)
2530 #define BCE_MISC_DUAL_MEDIA_CTRL_PHY1_SIGDET		 (1L<<14)
2531 #define BCE_MISC_DUAL_MEDIA_CTRL_PHY0_SIGDET		 (1L<<15)
2532 #define BCE_MISC_DUAL_MEDIA_CTRL_LCPLL_RST		 (1L<<16)
2533 #define BCE_MISC_DUAL_MEDIA_CTRL_SERDES1_RST		 (1L<<17)
2534 #define BCE_MISC_DUAL_MEDIA_CTRL_SERDES0_RST		 (1L<<18)
2535 #define BCE_MISC_DUAL_MEDIA_CTRL_PHY1_RST		 (1L<<19)
2536 #define BCE_MISC_DUAL_MEDIA_CTRL_PHY0_RST		 (1L<<20)
2537 #define BCE_MISC_DUAL_MEDIA_CTRL_PHY_CTRL		 (0x7L<<21)
2538 #define BCE_MISC_DUAL_MEDIA_CTRL_PORT_SWAP		 (1L<<24)
2539 #define BCE_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE	 (1L<<25)
2540 #define BCE_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ	 (0xfL<<26)
2541 #define BCE_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_SER1_IDDQ	 (1L<<26)
2542 #define BCE_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_SER0_IDDQ	 (2L<<26)
2543 #define BCE_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_PHY1_IDDQ	 (4L<<26)
2544 #define BCE_MISC_DUAL_MEDIA_CTRL_PHY_SERDES_IDDQ_PHY0_IDDQ	 (8L<<26)
2545 
2546 #define BCE_MISC_OTP_CMD1				0x000008f0
2547 #define BCE_MISC_OTP_CMD1_FMODE			 (0x7L<<0)
2548 #define BCE_MISC_OTP_CMD1_FMODE_IDLE			 (0L<<0)
2549 #define BCE_MISC_OTP_CMD1_FMODE_WRITE			 (1L<<0)
2550 #define BCE_MISC_OTP_CMD1_FMODE_INIT			 (2L<<0)
2551 #define BCE_MISC_OTP_CMD1_FMODE_SET			 (3L<<0)
2552 #define BCE_MISC_OTP_CMD1_FMODE_RST			 (4L<<0)
2553 #define BCE_MISC_OTP_CMD1_FMODE_VERIFY			 (5L<<0)
2554 #define BCE_MISC_OTP_CMD1_FMODE_RESERVED0		 (6L<<0)
2555 #define BCE_MISC_OTP_CMD1_FMODE_RESERVED1		 (7L<<0)
2556 #define BCE_MISC_OTP_CMD1_USEPINS			 (1L<<8)
2557 #define BCE_MISC_OTP_CMD1_PROGSEL			 (1L<<9)
2558 #define BCE_MISC_OTP_CMD1_PROGSTART			 (1L<<10)
2559 #define BCE_MISC_OTP_CMD1_PCOUNT			 (0x7L<<16)
2560 #define BCE_MISC_OTP_CMD1_PBYP				 (1L<<19)
2561 #define BCE_MISC_OTP_CMD1_VSEL				 (0xfL<<20)
2562 #define BCE_MISC_OTP_CMD1_TM				 (0x7L<<27)
2563 #define BCE_MISC_OTP_CMD1_SADBYP			 (1L<<30)
2564 #define BCE_MISC_OTP_CMD1_DEBUG			 (1L<<31)
2565 
2566 #define BCE_MISC_OTP_CMD2				0x000008f4
2567 #define BCE_MISC_OTP_CMD2_OTP_ROM_ADDR			 (0x3ffL<<0)
2568 #define BCE_MISC_OTP_CMD2_DOSEL			 (0x7fL<<16)
2569 #define BCE_MISC_OTP_CMD2_DOSEL_0			 (0L<<16)
2570 #define BCE_MISC_OTP_CMD2_DOSEL_1			 (1L<<16)
2571 #define BCE_MISC_OTP_CMD2_DOSEL_127			 (127L<<16)
2572 
2573 #define BCE_MISC_OTP_STATUS				0x000008f8
2574 #define BCE_MISC_OTP_STATUS_DATA			 (0xffL<<0)
2575 #define BCE_MISC_OTP_STATUS_VALID			 (1L<<8)
2576 #define BCE_MISC_OTP_STATUS_BUSY			 (1L<<9)
2577 #define BCE_MISC_OTP_STATUS_BUSYSM			 (1L<<10)
2578 #define BCE_MISC_OTP_STATUS_DONE			 (1L<<11)
2579 
2580 #define BCE_MISC_OTP_SHIFT1_CMD			0x000008fc
2581 #define BCE_MISC_OTP_SHIFT1_CMD_RESET_MODE_N		 (1L<<0)
2582 #define BCE_MISC_OTP_SHIFT1_CMD_SHIFT_DONE		 (1L<<1)
2583 #define BCE_MISC_OTP_SHIFT1_CMD_SHIFT_START		 (1L<<2)
2584 #define BCE_MISC_OTP_SHIFT1_CMD_LOAD_DATA		 (1L<<3)
2585 #define BCE_MISC_OTP_SHIFT1_CMD_SHIFT_SELECT		 (0x1fL<<8)
2586 
2587 #define BCE_MISC_OTP_SHIFT1_DATA			0x00000900
2588 #define BCE_MISC_OTP_SHIFT2_CMD			0x00000904
2589 #define BCE_MISC_OTP_SHIFT2_CMD_RESET_MODE_N		 (1L<<0)
2590 #define BCE_MISC_OTP_SHIFT2_CMD_SHIFT_DONE		 (1L<<1)
2591 #define BCE_MISC_OTP_SHIFT2_CMD_SHIFT_START		 (1L<<2)
2592 #define BCE_MISC_OTP_SHIFT2_CMD_LOAD_DATA		 (1L<<3)
2593 #define BCE_MISC_OTP_SHIFT2_CMD_SHIFT_SELECT		 (0x1fL<<8)
2594 
2595 #define BCE_MISC_OTP_SHIFT2_DATA			0x00000908
2596 #define BCE_MISC_BIST_CS0				0x0000090c
2597 #define BCE_MISC_BIST_CS0_MBIST_EN			 (1L<<0)
2598 #define BCE_MISC_BIST_CS0_BIST_SETUP			 (0x3L<<1)
2599 #define BCE_MISC_BIST_CS0_MBIST_ASYNC_RESET		 (1L<<3)
2600 #define BCE_MISC_BIST_CS0_MBIST_DONE			 (1L<<8)
2601 #define BCE_MISC_BIST_CS0_MBIST_GO			 (1L<<9)
2602 #define BCE_MISC_BIST_CS0_BIST_OVERRIDE		 (1L<<31)
2603 
2604 #define BCE_MISC_BIST_MEMSTATUS0			0x00000910
2605 #define BCE_MISC_BIST_CS1				0x00000914
2606 #define BCE_MISC_BIST_CS1_MBIST_EN			 (1L<<0)
2607 #define BCE_MISC_BIST_CS1_BIST_SETUP			 (0x3L<<1)
2608 #define BCE_MISC_BIST_CS1_MBIST_ASYNC_RESET		 (1L<<3)
2609 #define BCE_MISC_BIST_CS1_MBIST_DONE			 (1L<<8)
2610 #define BCE_MISC_BIST_CS1_MBIST_GO			 (1L<<9)
2611 
2612 #define BCE_MISC_BIST_MEMSTATUS1			0x00000918
2613 #define BCE_MISC_BIST_CS2				0x0000091c
2614 #define BCE_MISC_BIST_CS2_MBIST_EN			 (1L<<0)
2615 #define BCE_MISC_BIST_CS2_BIST_SETUP			 (0x3L<<1)
2616 #define BCE_MISC_BIST_CS2_MBIST_ASYNC_RESET		 (1L<<3)
2617 #define BCE_MISC_BIST_CS2_MBIST_DONE			 (1L<<8)
2618 #define BCE_MISC_BIST_CS2_MBIST_GO			 (1L<<9)
2619 
2620 #define BCE_MISC_BIST_MEMSTATUS2			0x00000920
2621 #define BCE_MISC_BIST_CS3				0x00000924
2622 #define BCE_MISC_BIST_CS3_MBIST_EN			 (1L<<0)
2623 #define BCE_MISC_BIST_CS3_BIST_SETUP			 (0x3L<<1)
2624 #define BCE_MISC_BIST_CS3_MBIST_ASYNC_RESET		 (1L<<3)
2625 #define BCE_MISC_BIST_CS3_MBIST_DONE			 (1L<<8)
2626 #define BCE_MISC_BIST_CS3_MBIST_GO			 (1L<<9)
2627 
2628 #define BCE_MISC_BIST_MEMSTATUS3			0x00000928
2629 #define BCE_MISC_BIST_CS4				0x0000092c
2630 #define BCE_MISC_BIST_CS4_MBIST_EN			 (1L<<0)
2631 #define BCE_MISC_BIST_CS4_BIST_SETUP			 (0x3L<<1)
2632 #define BCE_MISC_BIST_CS4_MBIST_ASYNC_RESET		 (1L<<3)
2633 #define BCE_MISC_BIST_CS4_MBIST_DONE			 (1L<<8)
2634 #define BCE_MISC_BIST_CS4_MBIST_GO			 (1L<<9)
2635 
2636 #define BCE_MISC_BIST_MEMSTATUS4			0x00000930
2637 #define BCE_MISC_BIST_CS5				0x00000934
2638 #define BCE_MISC_BIST_CS5_MBIST_EN			 (1L<<0)
2639 #define BCE_MISC_BIST_CS5_BIST_SETUP			 (0x3L<<1)
2640 #define BCE_MISC_BIST_CS5_MBIST_ASYNC_RESET		 (1L<<3)
2641 #define BCE_MISC_BIST_CS5_MBIST_DONE			 (1L<<8)
2642 #define BCE_MISC_BIST_CS5_MBIST_GO			 (1L<<9)
2643 
2644 #define BCE_MISC_BIST_MEMSTATUS5			0x00000938
2645 #define BCE_MISC_MEM_TM0				0x0000093c
2646 #define BCE_MISC_MEM_TM0_PCIE_REPLAY_TM		 (0xfL<<0)
2647 #define BCE_MISC_MEM_TM0_MCP_SCPAD			 (0xfL<<8)
2648 #define BCE_MISC_MEM_TM0_UMP_TM			 (0xffL<<16)
2649 #define BCE_MISC_MEM_TM0_HB_MEM_TM			 (0xfL<<24)
2650 
2651 #define BCE_MISC_USPLL_CTRL				0x00000940
2652 #define BCE_MISC_USPLL_CTRL_PH_DET_DIS			 (1L<<0)
2653 #define BCE_MISC_USPLL_CTRL_FREQ_DET_DIS		 (1L<<1)
2654 #define BCE_MISC_USPLL_CTRL_LCPX			 (0x3fL<<2)
2655 #define BCE_MISC_USPLL_CTRL_RX				 (0x3L<<8)
2656 #define BCE_MISC_USPLL_CTRL_VC_EN			 (1L<<10)
2657 #define BCE_MISC_USPLL_CTRL_VCO_MG			 (0x3L<<11)
2658 #define BCE_MISC_USPLL_CTRL_KVCO_XF			 (0x7L<<13)
2659 #define BCE_MISC_USPLL_CTRL_KVCO_XS			 (0x7L<<16)
2660 #define BCE_MISC_USPLL_CTRL_TESTD_EN			 (1L<<19)
2661 #define BCE_MISC_USPLL_CTRL_TESTD_SEL			 (0x7L<<20)
2662 #define BCE_MISC_USPLL_CTRL_TESTA_EN			 (1L<<23)
2663 #define BCE_MISC_USPLL_CTRL_TESTA_SEL			 (0x3L<<24)
2664 #define BCE_MISC_USPLL_CTRL_ATTEN_FREF			 (1L<<26)
2665 #define BCE_MISC_USPLL_CTRL_DIGITAL_RST		 (1L<<27)
2666 #define BCE_MISC_USPLL_CTRL_ANALOG_RST			 (1L<<28)
2667 #define BCE_MISC_USPLL_CTRL_LOCK			 (1L<<29)
2668 
2669 #define BCE_MISC_PERR_STATUS0				0x00000944
2670 #define BCE_MISC_PERR_STATUS0_COM_DMAE_PERR		 (1L<<0)
2671 #define BCE_MISC_PERR_STATUS0_CP_DMAE_PERR		 (1L<<1)
2672 #define BCE_MISC_PERR_STATUS0_RPM_ACPIBEMEM_PERR	 (1L<<2)
2673 #define BCE_MISC_PERR_STATUS0_CTX_USAGE_CNT_PERR	 (1L<<3)
2674 #define BCE_MISC_PERR_STATUS0_CTX_PGTBL_PERR		 (1L<<4)
2675 #define BCE_MISC_PERR_STATUS0_CTX_CACHE_PERR		 (1L<<5)
2676 #define BCE_MISC_PERR_STATUS0_CTX_MIRROR_PERR		 (1L<<6)
2677 #define BCE_MISC_PERR_STATUS0_COM_CTXC_PERR		 (1L<<7)
2678 #define BCE_MISC_PERR_STATUS0_COM_SCPAD_PERR		 (1L<<8)
2679 #define BCE_MISC_PERR_STATUS0_CP_CTXC_PERR		 (1L<<9)
2680 #define BCE_MISC_PERR_STATUS0_CP_SCPAD_PERR		 (1L<<10)
2681 #define BCE_MISC_PERR_STATUS0_RXP_RBUFC_PERR		 (1L<<11)
2682 #define BCE_MISC_PERR_STATUS0_RXP_CTXC_PERR		 (1L<<12)
2683 #define BCE_MISC_PERR_STATUS0_RXP_SCPAD_PERR		 (1L<<13)
2684 #define BCE_MISC_PERR_STATUS0_TPAT_SCPAD_PERR		 (1L<<14)
2685 #define BCE_MISC_PERR_STATUS0_TXP_CTXC_PERR		 (1L<<15)
2686 #define BCE_MISC_PERR_STATUS0_TXP_SCPAD_PERR		 (1L<<16)
2687 #define BCE_MISC_PERR_STATUS0_CS_TMEM_PERR		 (1L<<17)
2688 #define BCE_MISC_PERR_STATUS0_MQ_CTX_PERR		 (1L<<18)
2689 #define BCE_MISC_PERR_STATUS0_RPM_DFIFOMEM_PERR	 (1L<<19)
2690 #define BCE_MISC_PERR_STATUS0_RPC_DFIFOMEM_PERR	 (1L<<20)
2691 #define BCE_MISC_PERR_STATUS0_RBUF_PTRMEM_PERR		 (1L<<21)
2692 #define BCE_MISC_PERR_STATUS0_RBUF_DATAMEM_PERR	 (1L<<22)
2693 #define BCE_MISC_PERR_STATUS0_RV2P_P2IRAM_PERR		 (1L<<23)
2694 #define BCE_MISC_PERR_STATUS0_RV2P_P1IRAM_PERR		 (1L<<24)
2695 #define BCE_MISC_PERR_STATUS0_RV2P_CB1REGS_PERR	 (1L<<25)
2696 #define BCE_MISC_PERR_STATUS0_RV2P_CB0REGS_PERR	 (1L<<26)
2697 #define BCE_MISC_PERR_STATUS0_TPBUF_PERR		 (1L<<27)
2698 #define BCE_MISC_PERR_STATUS0_THBUF_PERR		 (1L<<28)
2699 #define BCE_MISC_PERR_STATUS0_TDMA_PERR		 (1L<<29)
2700 #define BCE_MISC_PERR_STATUS0_TBDC_PERR		 (1L<<30)
2701 #define BCE_MISC_PERR_STATUS0_TSCH_LR_PERR		 (1L<<31)
2702 
2703 #define BCE_MISC_PERR_STATUS1				0x00000948
2704 #define BCE_MISC_PERR_STATUS1_RBDC_PERR		 (1L<<0)
2705 #define BCE_MISC_PERR_STATUS1_RDMA_DFIFO_PERR		 (1L<<2)
2706 #define BCE_MISC_PERR_STATUS1_HC_STATS_PERR		 (1L<<3)
2707 #define BCE_MISC_PERR_STATUS1_HC_MSIX_PERR		 (1L<<4)
2708 #define BCE_MISC_PERR_STATUS1_HC_PRODUCSTB_PERR	 (1L<<5)
2709 #define BCE_MISC_PERR_STATUS1_HC_CONSUMSTB_PERR	 (1L<<6)
2710 #define BCE_MISC_PERR_STATUS1_TPATQ_PERR		 (1L<<7)
2711 #define BCE_MISC_PERR_STATUS1_MCPQ_PERR		 (1L<<8)
2712 #define BCE_MISC_PERR_STATUS1_TDMAQ_PERR		 (1L<<9)
2713 #define BCE_MISC_PERR_STATUS1_TXPQ_PERR		 (1L<<10)
2714 #define BCE_MISC_PERR_STATUS1_COMTQ_PERR		 (1L<<11)
2715 #define BCE_MISC_PERR_STATUS1_COMQ_PERR		 (1L<<12)
2716 #define BCE_MISC_PERR_STATUS1_RLUPQ_PERR		 (1L<<13)
2717 #define BCE_MISC_PERR_STATUS1_RXPQ_PERR		 (1L<<14)
2718 #define BCE_MISC_PERR_STATUS1_RV2PPQ_PERR		 (1L<<15)
2719 #define BCE_MISC_PERR_STATUS1_RDMAQ_PERR		 (1L<<16)
2720 #define BCE_MISC_PERR_STATUS1_TASQ_PERR		 (1L<<17)
2721 #define BCE_MISC_PERR_STATUS1_TBDRQ_PERR		 (1L<<18)
2722 #define BCE_MISC_PERR_STATUS1_TSCHQ_PERR		 (1L<<19)
2723 #define BCE_MISC_PERR_STATUS1_COMXQ_PERR		 (1L<<20)
2724 #define BCE_MISC_PERR_STATUS1_RXPCQ_PERR		 (1L<<21)
2725 #define BCE_MISC_PERR_STATUS1_RV2PTQ_PERR		 (1L<<22)
2726 #define BCE_MISC_PERR_STATUS1_RV2PMQ_PERR		 (1L<<23)
2727 #define BCE_MISC_PERR_STATUS1_CPQ_PERR			 (1L<<24)
2728 #define BCE_MISC_PERR_STATUS1_CSQ_PERR			 (1L<<25)
2729 #define BCE_MISC_PERR_STATUS1_RLUP_CID_PERR		 (1L<<26)
2730 #define BCE_MISC_PERR_STATUS1_RV2PCS_TMEM_PERR		 (1L<<27)
2731 #define BCE_MISC_PERR_STATUS1_RV2PCSQ_PERR		 (1L<<28)
2732 #define BCE_MISC_PERR_STATUS1_MQ_IDX_PERR		 (1L<<29)
2733 
2734 #define BCE_MISC_PERR_STATUS2				0x0000094c
2735 #define BCE_MISC_PERR_STATUS2_TGT_FIFO_PERR		 (1L<<0)
2736 #define BCE_MISC_PERR_STATUS2_UMP_TX_PERR		 (1L<<1)
2737 #define BCE_MISC_PERR_STATUS2_UMP_RX_PERR		 (1L<<2)
2738 #define BCE_MISC_PERR_STATUS2_MCP_ROM_PERR		 (1L<<3)
2739 #define BCE_MISC_PERR_STATUS2_MCP_SCPAD_PERR		 (1L<<4)
2740 #define BCE_MISC_PERR_STATUS2_HB_MEM_PERR		 (1L<<5)
2741 #define BCE_MISC_PERR_STATUS2_PCIE_REPLAY_PERR		 (1L<<6)
2742 
2743 #define BCE_MISC_LCPLL_CTRL0				0x00000950
2744 #define BCE_MISC_LCPLL_CTRL0_OAC			 (0x7L<<0)
2745 #define BCE_MISC_LCPLL_CTRL0_OAC_NEGTWENTY		 (0L<<0)
2746 #define BCE_MISC_LCPLL_CTRL0_OAC_ZERO			 (1L<<0)
2747 #define BCE_MISC_LCPLL_CTRL0_OAC_TWENTY		 (3L<<0)
2748 #define BCE_MISC_LCPLL_CTRL0_OAC_FORTY			 (7L<<0)
2749 #define BCE_MISC_LCPLL_CTRL0_ICP_CTRL			 (0x7L<<3)
2750 #define BCE_MISC_LCPLL_CTRL0_ICP_CTRL_360		 (0L<<3)
2751 #define BCE_MISC_LCPLL_CTRL0_ICP_CTRL_480		 (1L<<3)
2752 #define BCE_MISC_LCPLL_CTRL0_ICP_CTRL_600		 (3L<<3)
2753 #define BCE_MISC_LCPLL_CTRL0_ICP_CTRL_720		 (7L<<3)
2754 #define BCE_MISC_LCPLL_CTRL0_BIAS_CTRL			 (0x3L<<6)
2755 #define BCE_MISC_LCPLL_CTRL0_PLL_OBSERVE		 (0x7L<<8)
2756 #define BCE_MISC_LCPLL_CTRL0_VTH_CTRL			 (0x3L<<11)
2757 #define BCE_MISC_LCPLL_CTRL0_VTH_CTRL_0		 (0L<<11)
2758 #define BCE_MISC_LCPLL_CTRL0_VTH_CTRL_1		 (1L<<11)
2759 #define BCE_MISC_LCPLL_CTRL0_VTH_CTRL_2		 (2L<<11)
2760 #define BCE_MISC_LCPLL_CTRL0_PLLSEQSTART		 (1L<<13)
2761 #define BCE_MISC_LCPLL_CTRL0_RESERVED			 (1L<<14)
2762 #define BCE_MISC_LCPLL_CTRL0_CAPRETRY_EN		 (1L<<15)
2763 #define BCE_MISC_LCPLL_CTRL0_FREQMONITOR_EN		 (1L<<16)
2764 #define BCE_MISC_LCPLL_CTRL0_FREQDETRESTART_EN		 (1L<<17)
2765 #define BCE_MISC_LCPLL_CTRL0_FREQDETRETRY_EN		 (1L<<18)
2766 #define BCE_MISC_LCPLL_CTRL0_PLLFORCEFDONE_EN		 (1L<<19)
2767 #define BCE_MISC_LCPLL_CTRL0_PLLFORCEFDONE		 (1L<<20)
2768 #define BCE_MISC_LCPLL_CTRL0_PLLFORCEFPASS		 (1L<<21)
2769 #define BCE_MISC_LCPLL_CTRL0_PLLFORCECAPDONE_EN	 (1L<<22)
2770 #define BCE_MISC_LCPLL_CTRL0_PLLFORCECAPDONE		 (1L<<23)
2771 #define BCE_MISC_LCPLL_CTRL0_PLLFORCECAPPASS_EN	 (1L<<24)
2772 #define BCE_MISC_LCPLL_CTRL0_PLLFORCECAPPASS		 (1L<<25)
2773 #define BCE_MISC_LCPLL_CTRL0_CAPRESTART		 (1L<<26)
2774 #define BCE_MISC_LCPLL_CTRL0_CAPSELECTM_EN		 (1L<<27)
2775 
2776 #define BCE_MISC_LCPLL_CTRL1				0x00000954
2777 #define BCE_MISC_LCPLL_CTRL1_CAPSELECTM		 (0x1fL<<0)
2778 #define BCE_MISC_LCPLL_CTRL1_CAPFORCESLOWDOWN_EN	 (1L<<5)
2779 #define BCE_MISC_LCPLL_CTRL1_CAPFORCESLOWDOWN		 (1L<<6)
2780 #define BCE_MISC_LCPLL_CTRL1_SLOWDN_XOR		 (1L<<7)
2781 
2782 #define BCE_MISC_LCPLL_STATUS				0x00000958
2783 #define BCE_MISC_LCPLL_STATUS_FREQDONE_SM		 (1L<<0)
2784 #define BCE_MISC_LCPLL_STATUS_FREQPASS_SM		 (1L<<1)
2785 #define BCE_MISC_LCPLL_STATUS_PLLSEQDONE		 (1L<<2)
2786 #define BCE_MISC_LCPLL_STATUS_PLLSEQPASS		 (1L<<3)
2787 #define BCE_MISC_LCPLL_STATUS_PLLSTATE			 (0x7L<<4)
2788 #define BCE_MISC_LCPLL_STATUS_CAPSTATE			 (0x7L<<7)
2789 #define BCE_MISC_LCPLL_STATUS_CAPSELECT		 (0x1fL<<10)
2790 #define BCE_MISC_LCPLL_STATUS_SLOWDN_INDICATOR		 (1L<<15)
2791 #define BCE_MISC_LCPLL_STATUS_SLOWDN_INDICATOR_0	 (0L<<15)
2792 #define BCE_MISC_LCPLL_STATUS_SLOWDN_INDICATOR_1	 (1L<<15)
2793 
2794 #define BCE_MISC_OSCFUNDS_CTRL				0x0000095c
2795 #define BCE_MISC_OSCFUNDS_CTRL_FREQ_MON		 (1L<<5)
2796 #define BCE_MISC_OSCFUNDS_CTRL_FREQ_MON_OFF		 (0L<<5)
2797 #define BCE_MISC_OSCFUNDS_CTRL_FREQ_MON_ON		 (1L<<5)
2798 #define BCE_MISC_OSCFUNDS_CTRL_XTAL_ADJCM		 (0x3L<<6)
2799 #define BCE_MISC_OSCFUNDS_CTRL_XTAL_ADJCM_0		 (0L<<6)
2800 #define BCE_MISC_OSCFUNDS_CTRL_XTAL_ADJCM_1		 (1L<<6)
2801 #define BCE_MISC_OSCFUNDS_CTRL_XTAL_ADJCM_2		 (2L<<6)
2802 #define BCE_MISC_OSCFUNDS_CTRL_XTAL_ADJCM_3		 (3L<<6)
2803 #define BCE_MISC_OSCFUNDS_CTRL_ICBUF_ADJ		 (0x3L<<8)
2804 #define BCE_MISC_OSCFUNDS_CTRL_ICBUF_ADJ_0		 (0L<<8)
2805 #define BCE_MISC_OSCFUNDS_CTRL_ICBUF_ADJ_1		 (1L<<8)
2806 #define BCE_MISC_OSCFUNDS_CTRL_ICBUF_ADJ_2		 (2L<<8)
2807 #define BCE_MISC_OSCFUNDS_CTRL_ICBUF_ADJ_3		 (3L<<8)
2808 #define BCE_MISC_OSCFUNDS_CTRL_IAMP_ADJ		 (0x3L<<10)
2809 #define BCE_MISC_OSCFUNDS_CTRL_IAMP_ADJ_0		 (0L<<10)
2810 #define BCE_MISC_OSCFUNDS_CTRL_IAMP_ADJ_1		 (1L<<10)
2811 #define BCE_MISC_OSCFUNDS_CTRL_IAMP_ADJ_2		 (2L<<10)
2812 #define BCE_MISC_OSCFUNDS_CTRL_IAMP_ADJ_3		 (3L<<10)
2813 
2814 
2815 /*
2816  *  dma_reg definition
2817  *  offset: 0xc00
2818  */
2819 #define BCE_DMA_COMMAND				0x00000c00
2820 #define BCE_DMA_COMMAND_ENABLE				 (1L<<0)
2821 
2822 #define BCE_DMA_STATUS					0x00000c04
2823 #define BCE_DMA_STATUS_PAR_ERROR_STATE			 (1L<<0)
2824 #define BCE_DMA_STATUS_READ_TRANSFERS_STAT		 (1L<<16)
2825 #define BCE_DMA_STATUS_READ_DELAY_PCI_CLKS_STAT	 (1L<<17)
2826 #define BCE_DMA_STATUS_BIG_READ_TRANSFERS_STAT		 (1L<<18)
2827 #define BCE_DMA_STATUS_BIG_READ_DELAY_PCI_CLKS_STAT	 (1L<<19)
2828 #define BCE_DMA_STATUS_BIG_READ_RETRY_AFTER_DATA_STAT	 (1L<<20)
2829 #define BCE_DMA_STATUS_WRITE_TRANSFERS_STAT		 (1L<<21)
2830 #define BCE_DMA_STATUS_WRITE_DELAY_PCI_CLKS_STAT	 (1L<<22)
2831 #define BCE_DMA_STATUS_BIG_WRITE_TRANSFERS_STAT	 (1L<<23)
2832 #define BCE_DMA_STATUS_BIG_WRITE_DELAY_PCI_CLKS_STAT	 (1L<<24)
2833 #define BCE_DMA_STATUS_BIG_WRITE_RETRY_AFTER_DATA_STAT	 (1L<<25)
2834 
2835 #define BCE_DMA_CONFIG					0x00000c08
2836 #define BCE_DMA_CONFIG_DATA_BYTE_SWAP			 (1L<<0)
2837 #define BCE_DMA_CONFIG_DATA_WORD_SWAP			 (1L<<1)
2838 #define BCE_DMA_CONFIG_CNTL_BYTE_SWAP			 (1L<<4)
2839 #define BCE_DMA_CONFIG_CNTL_WORD_SWAP			 (1L<<5)
2840 #define BCE_DMA_CONFIG_ONE_DMA				 (1L<<6)
2841 #define BCE_DMA_CONFIG_CNTL_TWO_DMA			 (1L<<7)
2842 #define BCE_DMA_CONFIG_CNTL_FPGA_MODE			 (1L<<8)
2843 #define BCE_DMA_CONFIG_CNTL_PING_PONG_DMA		 (1L<<10)
2844 #define BCE_DMA_CONFIG_CNTL_PCI_COMP_DLY		 (1L<<11)
2845 #define BCE_DMA_CONFIG_NO_RCHANS_IN_USE		 (0xfL<<12)
2846 #define BCE_DMA_CONFIG_NO_WCHANS_IN_USE		 (0xfL<<16)
2847 #define BCE_DMA_CONFIG_PCI_CLK_CMP_BITS		 (0x7L<<20)
2848 #define BCE_DMA_CONFIG_PCI_FAST_CLK_CMP		 (1L<<23)
2849 #define BCE_DMA_CONFIG_BIG_SIZE			 (0xfL<<24)
2850 #define BCE_DMA_CONFIG_BIG_SIZE_NONE			 (0x0L<<24)
2851 #define BCE_DMA_CONFIG_BIG_SIZE_64			 (0x1L<<24)
2852 #define BCE_DMA_CONFIG_BIG_SIZE_128			 (0x2L<<24)
2853 #define BCE_DMA_CONFIG_BIG_SIZE_256			 (0x4L<<24)
2854 #define BCE_DMA_CONFIG_BIG_SIZE_512			 (0x8L<<24)
2855 
2856 #define BCE_DMA_BLACKOUT				0x00000c0c
2857 #define BCE_DMA_BLACKOUT_RD_RETRY_BLACKOUT		 (0xffL<<0)
2858 #define BCE_DMA_BLACKOUT_2ND_RD_RETRY_BLACKOUT		 (0xffL<<8)
2859 #define BCE_DMA_BLACKOUT_WR_RETRY_BLACKOUT		 (0xffL<<16)
2860 
2861 #define BCE_DMA_RCHAN_STAT				0x00000c30
2862 #define BCE_DMA_RCHAN_STAT_COMP_CODE_0			 (0x7L<<0)
2863 #define BCE_DMA_RCHAN_STAT_PAR_ERR_0			 (1L<<3)
2864 #define BCE_DMA_RCHAN_STAT_COMP_CODE_1			 (0x7L<<4)
2865 #define BCE_DMA_RCHAN_STAT_PAR_ERR_1			 (1L<<7)
2866 #define BCE_DMA_RCHAN_STAT_COMP_CODE_2			 (0x7L<<8)
2867 #define BCE_DMA_RCHAN_STAT_PAR_ERR_2			 (1L<<11)
2868 #define BCE_DMA_RCHAN_STAT_COMP_CODE_3			 (0x7L<<12)
2869 #define BCE_DMA_RCHAN_STAT_PAR_ERR_3			 (1L<<15)
2870 #define BCE_DMA_RCHAN_STAT_COMP_CODE_4			 (0x7L<<16)
2871 #define BCE_DMA_RCHAN_STAT_PAR_ERR_4			 (1L<<19)
2872 #define BCE_DMA_RCHAN_STAT_COMP_CODE_5			 (0x7L<<20)
2873 #define BCE_DMA_RCHAN_STAT_PAR_ERR_5			 (1L<<23)
2874 #define BCE_DMA_RCHAN_STAT_COMP_CODE_6			 (0x7L<<24)
2875 #define BCE_DMA_RCHAN_STAT_PAR_ERR_6			 (1L<<27)
2876 #define BCE_DMA_RCHAN_STAT_COMP_CODE_7			 (0x7L<<28)
2877 #define BCE_DMA_RCHAN_STAT_PAR_ERR_7			 (1L<<31)
2878 
2879 #define BCE_DMA_WCHAN_STAT				0x00000c34
2880 #define BCE_DMA_WCHAN_STAT_COMP_CODE_0			 (0x7L<<0)
2881 #define BCE_DMA_WCHAN_STAT_PAR_ERR_0			 (1L<<3)
2882 #define BCE_DMA_WCHAN_STAT_COMP_CODE_1			 (0x7L<<4)
2883 #define BCE_DMA_WCHAN_STAT_PAR_ERR_1			 (1L<<7)
2884 #define BCE_DMA_WCHAN_STAT_COMP_CODE_2			 (0x7L<<8)
2885 #define BCE_DMA_WCHAN_STAT_PAR_ERR_2			 (1L<<11)
2886 #define BCE_DMA_WCHAN_STAT_COMP_CODE_3			 (0x7L<<12)
2887 #define BCE_DMA_WCHAN_STAT_PAR_ERR_3			 (1L<<15)
2888 #define BCE_DMA_WCHAN_STAT_COMP_CODE_4			 (0x7L<<16)
2889 #define BCE_DMA_WCHAN_STAT_PAR_ERR_4			 (1L<<19)
2890 #define BCE_DMA_WCHAN_STAT_COMP_CODE_5			 (0x7L<<20)
2891 #define BCE_DMA_WCHAN_STAT_PAR_ERR_5			 (1L<<23)
2892 #define BCE_DMA_WCHAN_STAT_COMP_CODE_6			 (0x7L<<24)
2893 #define BCE_DMA_WCHAN_STAT_PAR_ERR_6			 (1L<<27)
2894 #define BCE_DMA_WCHAN_STAT_COMP_CODE_7			 (0x7L<<28)
2895 #define BCE_DMA_WCHAN_STAT_PAR_ERR_7			 (1L<<31)
2896 
2897 #define BCE_DMA_RCHAN_ASSIGNMENT			0x00000c38
2898 #define BCE_DMA_RCHAN_ASSIGNMENT_0			 (0xfL<<0)
2899 #define BCE_DMA_RCHAN_ASSIGNMENT_1			 (0xfL<<4)
2900 #define BCE_DMA_RCHAN_ASSIGNMENT_2			 (0xfL<<8)
2901 #define BCE_DMA_RCHAN_ASSIGNMENT_3			 (0xfL<<12)
2902 #define BCE_DMA_RCHAN_ASSIGNMENT_4			 (0xfL<<16)
2903 #define BCE_DMA_RCHAN_ASSIGNMENT_5			 (0xfL<<20)
2904 #define BCE_DMA_RCHAN_ASSIGNMENT_6			 (0xfL<<24)
2905 #define BCE_DMA_RCHAN_ASSIGNMENT_7			 (0xfL<<28)
2906 
2907 #define BCE_DMA_WCHAN_ASSIGNMENT			0x00000c3c
2908 #define BCE_DMA_WCHAN_ASSIGNMENT_0			 (0xfL<<0)
2909 #define BCE_DMA_WCHAN_ASSIGNMENT_1			 (0xfL<<4)
2910 #define BCE_DMA_WCHAN_ASSIGNMENT_2			 (0xfL<<8)
2911 #define BCE_DMA_WCHAN_ASSIGNMENT_3			 (0xfL<<12)
2912 #define BCE_DMA_WCHAN_ASSIGNMENT_4			 (0xfL<<16)
2913 #define BCE_DMA_WCHAN_ASSIGNMENT_5			 (0xfL<<20)
2914 #define BCE_DMA_WCHAN_ASSIGNMENT_6			 (0xfL<<24)
2915 #define BCE_DMA_WCHAN_ASSIGNMENT_7			 (0xfL<<28)
2916 
2917 #define BCE_DMA_RCHAN_STAT_00				0x00000c40
2918 #define BCE_DMA_RCHAN_STAT_00_RCHAN_STA_HOST_ADDR_LOW	 (0xffffffffL<<0)
2919 
2920 #define BCE_DMA_RCHAN_STAT_01				0x00000c44
2921 #define BCE_DMA_RCHAN_STAT_01_RCHAN_STA_HOST_ADDR_HIGH	 (0xffffffffL<<0)
2922 
2923 #define BCE_DMA_RCHAN_STAT_02				0x00000c48
2924 #define BCE_DMA_RCHAN_STAT_02_LENGTH			 (0xffffL<<0)
2925 #define BCE_DMA_RCHAN_STAT_02_WORD_SWAP		 (1L<<16)
2926 #define BCE_DMA_RCHAN_STAT_02_BYTE_SWAP		 (1L<<17)
2927 #define BCE_DMA_RCHAN_STAT_02_PRIORITY_LVL		 (1L<<18)
2928 
2929 #define BCE_DMA_RCHAN_STAT_10				0x00000c4c
2930 #define BCE_DMA_RCHAN_STAT_11				0x00000c50
2931 #define BCE_DMA_RCHAN_STAT_12				0x00000c54
2932 #define BCE_DMA_RCHAN_STAT_20				0x00000c58
2933 #define BCE_DMA_RCHAN_STAT_21				0x00000c5c
2934 #define BCE_DMA_RCHAN_STAT_22				0x00000c60
2935 #define BCE_DMA_RCHAN_STAT_30				0x00000c64
2936 #define BCE_DMA_RCHAN_STAT_31				0x00000c68
2937 #define BCE_DMA_RCHAN_STAT_32				0x00000c6c
2938 #define BCE_DMA_RCHAN_STAT_40				0x00000c70
2939 #define BCE_DMA_RCHAN_STAT_41				0x00000c74
2940 #define BCE_DMA_RCHAN_STAT_42				0x00000c78
2941 #define BCE_DMA_RCHAN_STAT_50				0x00000c7c
2942 #define BCE_DMA_RCHAN_STAT_51				0x00000c80
2943 #define BCE_DMA_RCHAN_STAT_52				0x00000c84
2944 #define BCE_DMA_RCHAN_STAT_60				0x00000c88
2945 #define BCE_DMA_RCHAN_STAT_61				0x00000c8c
2946 #define BCE_DMA_RCHAN_STAT_62				0x00000c90
2947 #define BCE_DMA_RCHAN_STAT_70				0x00000c94
2948 #define BCE_DMA_RCHAN_STAT_71				0x00000c98
2949 #define BCE_DMA_RCHAN_STAT_72				0x00000c9c
2950 #define BCE_DMA_WCHAN_STAT_00				0x00000ca0
2951 #define BCE_DMA_WCHAN_STAT_00_WCHAN_STA_HOST_ADDR_LOW	 (0xffffffffL<<0)
2952 
2953 #define BCE_DMA_WCHAN_STAT_01				0x00000ca4
2954 #define BCE_DMA_WCHAN_STAT_01_WCHAN_STA_HOST_ADDR_HIGH	 (0xffffffffL<<0)
2955 
2956 #define BCE_DMA_WCHAN_STAT_02				0x00000ca8
2957 #define BCE_DMA_WCHAN_STAT_02_LENGTH			 (0xffffL<<0)
2958 #define BCE_DMA_WCHAN_STAT_02_WORD_SWAP		 (1L<<16)
2959 #define BCE_DMA_WCHAN_STAT_02_BYTE_SWAP		 (1L<<17)
2960 #define BCE_DMA_WCHAN_STAT_02_PRIORITY_LVL		 (1L<<18)
2961 
2962 #define BCE_DMA_WCHAN_STAT_10				0x00000cac
2963 #define BCE_DMA_WCHAN_STAT_11				0x00000cb0
2964 #define BCE_DMA_WCHAN_STAT_12				0x00000cb4
2965 #define BCE_DMA_WCHAN_STAT_20				0x00000cb8
2966 #define BCE_DMA_WCHAN_STAT_21				0x00000cbc
2967 #define BCE_DMA_WCHAN_STAT_22				0x00000cc0
2968 #define BCE_DMA_WCHAN_STAT_30				0x00000cc4
2969 #define BCE_DMA_WCHAN_STAT_31				0x00000cc8
2970 #define BCE_DMA_WCHAN_STAT_32				0x00000ccc
2971 #define BCE_DMA_WCHAN_STAT_40				0x00000cd0
2972 #define BCE_DMA_WCHAN_STAT_41				0x00000cd4
2973 #define BCE_DMA_WCHAN_STAT_42				0x00000cd8
2974 #define BCE_DMA_WCHAN_STAT_50				0x00000cdc
2975 #define BCE_DMA_WCHAN_STAT_51				0x00000ce0
2976 #define BCE_DMA_WCHAN_STAT_52				0x00000ce4
2977 #define BCE_DMA_WCHAN_STAT_60				0x00000ce8
2978 #define BCE_DMA_WCHAN_STAT_61				0x00000cec
2979 #define BCE_DMA_WCHAN_STAT_62				0x00000cf0
2980 #define BCE_DMA_WCHAN_STAT_70				0x00000cf4
2981 #define BCE_DMA_WCHAN_STAT_71				0x00000cf8
2982 #define BCE_DMA_WCHAN_STAT_72				0x00000cfc
2983 #define BCE_DMA_ARB_STAT_00				0x00000d00
2984 #define BCE_DMA_ARB_STAT_00_MASTER			 (0xffffL<<0)
2985 #define BCE_DMA_ARB_STAT_00_MASTER_ENC			 (0xffL<<16)
2986 #define BCE_DMA_ARB_STAT_00_CUR_BINMSTR		 (0xffL<<24)
2987 
2988 #define BCE_DMA_ARB_STAT_01				0x00000d04
2989 #define BCE_DMA_ARB_STAT_01_LPR_RPTR			 (0xfL<<0)
2990 #define BCE_DMA_ARB_STAT_01_LPR_WPTR			 (0xfL<<4)
2991 #define BCE_DMA_ARB_STAT_01_LPB_RPTR			 (0xfL<<8)
2992 #define BCE_DMA_ARB_STAT_01_LPB_WPTR			 (0xfL<<12)
2993 #define BCE_DMA_ARB_STAT_01_HPR_RPTR			 (0xfL<<16)
2994 #define BCE_DMA_ARB_STAT_01_HPR_WPTR			 (0xfL<<20)
2995 #define BCE_DMA_ARB_STAT_01_HPB_RPTR			 (0xfL<<24)
2996 #define BCE_DMA_ARB_STAT_01_HPB_WPTR			 (0xfL<<28)
2997 
2998 #define BCE_DMA_FUSE_CTRL0_CMD				0x00000f00
2999 #define BCE_DMA_FUSE_CTRL0_CMD_PWRUP_DONE		 (1L<<0)
3000 #define BCE_DMA_FUSE_CTRL0_CMD_SHIFT_DONE		 (1L<<1)
3001 #define BCE_DMA_FUSE_CTRL0_CMD_SHIFT			 (1L<<2)
3002 #define BCE_DMA_FUSE_CTRL0_CMD_LOAD			 (1L<<3)
3003 #define BCE_DMA_FUSE_CTRL0_CMD_SEL			 (0xfL<<8)
3004 
3005 #define BCE_DMA_FUSE_CTRL0_DATA			0x00000f04
3006 #define BCE_DMA_FUSE_CTRL1_CMD				0x00000f08
3007 #define BCE_DMA_FUSE_CTRL1_CMD_PWRUP_DONE		 (1L<<0)
3008 #define BCE_DMA_FUSE_CTRL1_CMD_SHIFT_DONE		 (1L<<1)
3009 #define BCE_DMA_FUSE_CTRL1_CMD_SHIFT			 (1L<<2)
3010 #define BCE_DMA_FUSE_CTRL1_CMD_LOAD			 (1L<<3)
3011 #define BCE_DMA_FUSE_CTRL1_CMD_SEL			 (0xfL<<8)
3012 
3013 #define BCE_DMA_FUSE_CTRL1_DATA			0x00000f0c
3014 #define BCE_DMA_FUSE_CTRL2_CMD				0x00000f10
3015 #define BCE_DMA_FUSE_CTRL2_CMD_PWRUP_DONE		 (1L<<0)
3016 #define BCE_DMA_FUSE_CTRL2_CMD_SHIFT_DONE		 (1L<<1)
3017 #define BCE_DMA_FUSE_CTRL2_CMD_SHIFT			 (1L<<2)
3018 #define BCE_DMA_FUSE_CTRL2_CMD_LOAD			 (1L<<3)
3019 #define BCE_DMA_FUSE_CTRL2_CMD_SEL			 (0xfL<<8)
3020 
3021 #define BCE_DMA_FUSE_CTRL2_DATA			0x00000f14
3022 
3023 
3024 /*
3025  *  context_reg definition
3026  *  offset: 0x1000
3027  */
3028 #define BCE_CTX_COMMAND									0x00001000
3029 #define BCE_CTX_COMMAND_ENABLED							(1L<<0)
3030 #define BCE_CTX_COMMAND_DISABLE_USAGE_CNT				(1L<<1)
3031 #define BCE_CTX_COMMAND_DISABLE_PLRU					(1L<<2)
3032 #define BCE_CTX_COMMAND_DISABLE_COMBINE_READ			(1L<<3)
3033 #define BCE_CTX_COMMAND_FLUSH_AHEAD						(0x1fL<<8)
3034 #define BCE_CTX_COMMAND_MEM_INIT						(1L<<13)
3035 #define BCE_CTX_COMMAND_PAGE_SIZE						(0xfL<<16)
3036 #define BCE_CTX_COMMAND_PAGE_SIZE_256					(0L<<16)
3037 #define BCE_CTX_COMMAND_PAGE_SIZE_512					(1L<<16)
3038 #define BCE_CTX_COMMAND_PAGE_SIZE_1K					(2L<<16)
3039 #define BCE_CTX_COMMAND_PAGE_SIZE_2K					(3L<<16)
3040 #define BCE_CTX_COMMAND_PAGE_SIZE_4K					(4L<<16)
3041 #define BCE_CTX_COMMAND_PAGE_SIZE_8K					(5L<<16)
3042 #define BCE_CTX_COMMAND_PAGE_SIZE_16K					(6L<<16)
3043 #define BCE_CTX_COMMAND_PAGE_SIZE_32K					(7L<<16)
3044 #define BCE_CTX_COMMAND_PAGE_SIZE_64K					(8L<<16)
3045 #define BCE_CTX_COMMAND_PAGE_SIZE_128K					(9L<<16)
3046 #define BCE_CTX_COMMAND_PAGE_SIZE_256K					(10L<<16)
3047 #define BCE_CTX_COMMAND_PAGE_SIZE_512K					(11L<<16)
3048 #define BCE_CTX_COMMAND_PAGE_SIZE_1M					(12L<<16)
3049 
3050 #define BCE_CTX_STATUS									0x00001004
3051 #define BCE_CTX_STATUS_LOCK_WAIT						(1L<<0)
3052 #define BCE_CTX_STATUS_READ_STAT						(1L<<16)
3053 #define BCE_CTX_STATUS_WRITE_STAT						(1L<<17)
3054 #define BCE_CTX_STATUS_ACC_STALL_STAT					(1L<<18)
3055 #define BCE_CTX_STATUS_LOCK_STALL_STAT					(1L<<19)
3056 #define BCE_CTX_STATUS_EXT_READ_STAT					(1L<<20)
3057 #define BCE_CTX_STATUS_EXT_WRITE_STAT					(1L<<21)
3058 #define BCE_CTX_STATUS_MISS_STAT						(1L<<22)
3059 #define BCE_CTX_STATUS_HIT_STAT							(1L<<23)
3060 #define BCE_CTX_STATUS_DEAD_LOCK						(1L<<24)
3061 #define BCE_CTX_STATUS_USAGE_CNT_ERR					(1L<<25)
3062 #define BCE_CTX_STATUS_INVALID_PAGE						(1L<<26)
3063 
3064 #define BCE_CTX_VIRT_ADDR								0x00001008
3065 #define BCE_CTX_VIRT_ADDR_VIRT_ADDR						(0x7fffL<<6)
3066 
3067 #define BCE_CTX_PAGE_TBL								0x0000100c
3068 #define BCE_CTX_PAGE_TBL_PAGE_TBL						(0x3fffL<<6)
3069 
3070 #define BCE_CTX_DATA_ADR								0x00001010
3071 #define BCE_CTX_DATA_ADR_DATA_ADR						(0x7ffffL<<2)
3072 
3073 #define BCE_CTX_DATA									0x00001014
3074 #define BCE_CTX_LOCK									0x00001018
3075 #define BCE_CTX_LOCK_TYPE								(0x7L<<0)
3076 #define BCE_CTX_LOCK_TYPE_LOCK_TYPE_VOID				(0x0L<<0)
3077 #define BCE_CTX_LOCK_TYPE_LOCK_TYPE_PROTOCOL			(0x1L<<0)
3078 #define BCE_CTX_LOCK_TYPE_LOCK_TYPE_TX					(0x2L<<0)
3079 #define BCE_CTX_LOCK_TYPE_LOCK_TYPE_TIMER				(0x4L<<0)
3080 #define BCE_CTX_LOCK_TYPE_LOCK_TYPE_COMPLETE			(0x7L<<0)
3081 #define BCE_CTX_LOCK_TYPE_VOID_XI						(0L<<0)
3082 #define BCE_CTX_LOCK_TYPE_PROTOCOL_XI					(1L<<0)
3083 #define BCE_CTX_LOCK_TYPE_TX_XI							(2L<<0)
3084 #define BCE_CTX_LOCK_TYPE_TIMER_XI						(4L<<0)
3085 #define BCE_CTX_LOCK_TYPE_COMPLETE_XI					(7L<<0)
3086 #define BCE_CTX_LOCK_CID_VALUE							(0x3fffL<<7)
3087 #define BCE_CTX_LOCK_GRANTED							(1L<<26)
3088 #define BCE_CTX_LOCK_MODE								(0x7L<<27)
3089 #define BCE_CTX_LOCK_MODE_UNLOCK						(0x0L<<27)
3090 #define BCE_CTX_LOCK_MODE_IMMEDIATE						(0x1L<<27)
3091 #define BCE_CTX_LOCK_MODE_SURE							(0x2L<<27)
3092 #define BCE_CTX_LOCK_STATUS								(1L<<30)
3093 #define BCE_CTX_LOCK_REQ								(1L<<31)
3094 
3095 #define BCE_CTX_CTX_CTRL								0x0000101c
3096 #define BCE_CTX_CTX_CTRL_CTX_ADDR						(0x7ffffL<<2)
3097 #define BCE_CTX_CTX_CTRL_MOD_USAGE_CNT					(0x3L<<21)
3098 #define BCE_CTX_CTX_CTRL_NO_RAM_ACC						(1L<<23)
3099 #define BCE_CTX_CTX_CTRL_PREFETCH_SIZE					(0x3L<<24)
3100 #define BCE_CTX_CTX_CTRL_ATTR							(1L<<26)
3101 #define BCE_CTX_CTX_CTRL_WRITE_REQ						(1L<<30)
3102 #define BCE_CTX_CTX_CTRL_READ_REQ						(1L<<31)
3103 
3104 #define BCE_CTX_CTX_DATA								0x00001020
3105 #define BCE_CTX_ACCESS_STATUS							0x00001040
3106 #define BCE_CTX_ACCESS_STATUS_MASTERENCODED				(0xfL<<0)
3107 #define BCE_CTX_ACCESS_STATUS_ACCESSMEMORYSM			(0x3L<<10)
3108 #define BCE_CTX_ACCESS_STATUS_PAGETABLEINITSM			(0x3L<<12)
3109 #define BCE_CTX_ACCESS_STATUS_ACCESSMEMORYINITSM		(0x3L<<14)
3110 #define BCE_CTX_ACCESS_STATUS_QUALIFIED_REQUEST			(0x7ffL<<17)
3111 #define BCE_CTX_ACCESS_STATUS_CAMMASTERENCODED_XI		(0x1fL<<0)
3112 #define BCE_CTX_ACCESS_STATUS_CACHEMASTERENCODED_XI		(0x1fL<<5)
3113 #define BCE_CTX_ACCESS_STATUS_REQUEST_XI				(0x3fffffL<<10)
3114 
3115 #define BCE_CTX_DBG_LOCK_STATUS							0x00001044
3116 #define BCE_CTX_DBG_LOCK_STATUS_SM						(0x3ffL<<0)
3117 #define BCE_CTX_DBG_LOCK_STATUS_MATCH					(0x3ffL<<22)
3118 
3119 #define BCE_CTX_CACHE_CTRL_STATUS						0x00001048
3120 #define BCE_CTX_CACHE_CTRL_STATUS_RFIFO_OVERFLOW		(1L<<0)
3121 #define BCE_CTX_CACHE_CTRL_STATUS_INVALID_READ_COMP		(1L<<1)
3122 #define BCE_CTX_CACHE_CTRL_STATUS_FLUSH_START			(1L<<6)
3123 #define BCE_CTX_CACHE_CTRL_STATUS_FREE_ENTRY_CNT		(0x3fL<<7)
3124 #define BCE_CTX_CACHE_CTRL_STATUS_CACHE_ENTRY_NEEDED	(0x3fL<<13)
3125 #define BCE_CTX_CACHE_CTRL_STATUS_RD_CHAN0_ACTIVE		(1L<<19)
3126 #define BCE_CTX_CACHE_CTRL_STATUS_RD_CHAN1_ACTIVE		(1L<<20)
3127 #define BCE_CTX_CACHE_CTRL_STATUS_RD_CHAN2_ACTIVE		(1L<<21)
3128 #define BCE_CTX_CACHE_CTRL_STATUS_RD_CHAN3_ACTIVE		(1L<<22)
3129 #define BCE_CTX_CACHE_CTRL_STATUS_RD_CHAN4_ACTIVE		(1L<<23)
3130 #define BCE_CTX_CACHE_CTRL_STATUS_RD_CHAN5_ACTIVE		(1L<<24)
3131 #define BCE_CTX_CACHE_CTRL_STATUS_RD_CHAN6_ACTIVE		(1L<<25)
3132 #define BCE_CTX_CACHE_CTRL_STATUS_RD_CHAN7_ACTIVE		(1L<<26)
3133 #define BCE_CTX_CACHE_CTRL_STATUS_RD_CHAN8_ACTIVE		(1L<<27)
3134 #define BCE_CTX_CACHE_CTRL_STATUS_RD_CHAN9_ACTIVE		(1L<<28)
3135 #define BCE_CTX_CACHE_CTRL_STATUS_RD_CHAN10_ACTIVE		(1L<<29)
3136 
3137 #define BCE_CTX_CACHE_CTRL_SM_STATUS					0x0000104c
3138 #define BCE_CTX_CACHE_CTRL_SM_STATUS_CS_DWC				(0x7L<<0)
3139 #define BCE_CTX_CACHE_CTRL_SM_STATUS_CS_WFIFOC			(0x7L<<3)
3140 #define BCE_CTX_CACHE_CTRL_SM_STATUS_CS_RTAGC			(0x7L<<6)
3141 #define BCE_CTX_CACHE_CTRL_SM_STATUS_CS_RFIFOC			(0x7L<<9)
3142 #define BCE_CTX_CACHE_CTRL_SM_STATUS_INVALID_BLK_ADDR	(0x7fffL<<16)
3143 
3144 #define BCE_CTX_CACHE_STATUS							0x00001050
3145 #define BCE_CTX_CACHE_STATUS_HELD_ENTRIES				(0x3ffL<<0)
3146 #define BCE_CTX_CACHE_STATUS_MAX_HELD_ENTRIES			(0x3ffL<<16)
3147 
3148 #define BCE_CTX_DMA_STATUS								0x00001054
3149 #define BCE_CTX_DMA_STATUS_RD_CHAN0_STATUS				(0x3L<<0)
3150 #define BCE_CTX_DMA_STATUS_RD_CHAN1_STATUS				(0x3L<<2)
3151 #define BCE_CTX_DMA_STATUS_RD_CHAN2_STATUS				(0x3L<<4)
3152 #define BCE_CTX_DMA_STATUS_RD_CHAN3_STATUS				(0x3L<<6)
3153 #define BCE_CTX_DMA_STATUS_RD_CHAN4_STATUS				(0x3L<<8)
3154 #define BCE_CTX_DMA_STATUS_RD_CHAN5_STATUS				(0x3L<<10)
3155 #define BCE_CTX_DMA_STATUS_RD_CHAN6_STATUS				(0x3L<<12)
3156 #define BCE_CTX_DMA_STATUS_RD_CHAN7_STATUS				(0x3L<<14)
3157 #define BCE_CTX_DMA_STATUS_RD_CHAN8_STATUS				(0x3L<<16)
3158 #define BCE_CTX_DMA_STATUS_RD_CHAN9_STATUS				(0x3L<<18)
3159 #define BCE_CTX_DMA_STATUS_RD_CHAN10_STATUS				(0x3L<<20)
3160 
3161 #define BCE_CTX_REP_STATUS								0x00001058
3162 #define BCE_CTX_REP_STATUS_ERROR_ENTRY					(0x3ffL<<0)
3163 #define BCE_CTX_REP_STATUS_ERROR_CLIENT_ID				(0x1fL<<10)
3164 #define BCE_CTX_REP_STATUS_USAGE_CNT_MAX_ERR			(1L<<16)
3165 #define BCE_CTX_REP_STATUS_USAGE_CNT_MIN_ERR			(1L<<17)
3166 #define BCE_CTX_REP_STATUS_USAGE_CNT_MISS_ERR			(1L<<18)
3167 
3168 #define BCE_CTX_CKSUM_ERROR_STATUS						0x0000105c
3169 #define BCE_CTX_CKSUM_ERROR_STATUS_CALCULATED			(0xffffL<<0)
3170 #define BCE_CTX_CKSUM_ERROR_STATUS_EXPECTED				(0xffffL<<16)
3171 
3172 #define BCE_CTX_CHNL_LOCK_STATUS_0						0x00001080
3173 #define BCE_CTX_CHNL_LOCK_STATUS_0_CID					(0x3fffL<<0)
3174 #define BCE_CTX_CHNL_LOCK_STATUS_0_TYPE					(0x3L<<14)
3175 #define BCE_CTX_CHNL_LOCK_STATUS_0_MODE					(1L<<16)
3176 #define BCE_CTX_CHNL_LOCK_STATUS_0_MODE_XI				(1L<<14)
3177 #define BCE_CTX_CHNL_LOCK_STATUS_0_TYPE_XI				(0x7L<<15)
3178 
3179 #define BCE_CTX_CHNL_LOCK_STATUS_1						0x00001084
3180 #define BCE_CTX_CHNL_LOCK_STATUS_2						0x00001088
3181 #define BCE_CTX_CHNL_LOCK_STATUS_3						0x0000108c
3182 #define BCE_CTX_CHNL_LOCK_STATUS_4						0x00001090
3183 #define BCE_CTX_CHNL_LOCK_STATUS_5						0x00001094
3184 #define BCE_CTX_CHNL_LOCK_STATUS_6						0x00001098
3185 #define BCE_CTX_CHNL_LOCK_STATUS_7						0x0000109c
3186 #define BCE_CTX_CHNL_LOCK_STATUS_8						0x000010a0
3187 #define BCE_CTX_CHNL_LOCK_STATUS_9						0x000010a4
3188 
3189 #define BCE_CTX_CACHE_DATA								0x000010c4
3190 #define BCE_CTX_HOST_PAGE_TBL_CTRL						0x000010c8
3191 #define BCE_CTX_HOST_PAGE_TBL_CTRL_PAGE_TBL_ADDR		(0x1ffL<<0)
3192 #define BCE_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ			(1L<<30)
3193 #define BCE_CTX_HOST_PAGE_TBL_CTRL_READ_REQ				(1L<<31)
3194 
3195 #define BCE_CTX_HOST_PAGE_TBL_DATA0						0x000010cc
3196 #define BCE_CTX_HOST_PAGE_TBL_DATA0_VALID				(1L<<0)
3197 #define BCE_CTX_HOST_PAGE_TBL_DATA0_VALUE				(0xffffffL<<8)
3198 
3199 #define BCE_CTX_HOST_PAGE_TBL_DATA1						0x000010d0
3200 #define BCE_CTX_CAM_CTRL								0x000010d4
3201 #define BCE_CTX_CAM_CTRL_CAM_ADDR						(0x3ffL<<0)
3202 #define BCE_CTX_CAM_CTRL_RESET							(1L<<27)
3203 #define BCE_CTX_CAM_CTRL_INVALIDATE						(1L<<28)
3204 #define BCE_CTX_CAM_CTRL_SEARCH							(1L<<29)
3205 #define BCE_CTX_CAM_CTRL_WRITE_REQ						(1L<<30)
3206 #define BCE_CTX_CAM_CTRL_READ_REQ						(1L<<31)
3207 
3208 
3209 /*
3210  *  emac_reg definition
3211  *  offset: 0x1400
3212  */
3213 #define BCE_EMAC_MODE					0x00001400
3214 #define BCE_EMAC_MODE_RESET				 (1L<<0)
3215 #define BCE_EMAC_MODE_HALF_DUPLEX			 (1L<<1)
3216 #define BCE_EMAC_MODE_PORT				 (0x3L<<2)
3217 #define BCE_EMAC_MODE_PORT_NONE			 (0L<<2)
3218 #define BCE_EMAC_MODE_PORT_MII				 (1L<<2)
3219 #define BCE_EMAC_MODE_PORT_GMII			 (2L<<2)
3220 #define BCE_EMAC_MODE_PORT_MII_10			 (3L<<2)
3221 #define BCE_EMAC_MODE_MAC_LOOP				 (1L<<4)
3222 #define BCE_EMAC_MODE_25G				 (1L<<5)
3223 #define BCE_EMAC_MODE_TAGGED_MAC_CTL			 (1L<<7)
3224 #define BCE_EMAC_MODE_TX_BURST				 (1L<<8)
3225 #define BCE_EMAC_MODE_MAX_DEFER_DROP_ENA		 (1L<<9)
3226 #define BCE_EMAC_MODE_EXT_LINK_POL			 (1L<<10)
3227 #define BCE_EMAC_MODE_FORCE_LINK			 (1L<<11)
3228 #define BCE_EMAC_MODE_MPKT				 (1L<<18)
3229 #define BCE_EMAC_MODE_MPKT_RCVD			 (1L<<19)
3230 #define BCE_EMAC_MODE_ACPI_RCVD			 (1L<<20)
3231 
3232 #define BCE_EMAC_STATUS				0x00001404
3233 #define BCE_EMAC_STATUS_LINK				 (1L<<11)
3234 #define BCE_EMAC_STATUS_LINK_CHANGE			 (1L<<12)
3235 #define BCE_EMAC_STATUS_MI_COMPLETE			 (1L<<22)
3236 #define BCE_EMAC_STATUS_MI_INT				 (1L<<23)
3237 #define BCE_EMAC_STATUS_AP_ERROR			 (1L<<24)
3238 #define BCE_EMAC_STATUS_PARITY_ERROR_STATE		 (1L<<31)
3239 
3240 #define BCE_EMAC_ATTENTION_ENA				0x00001408
3241 #define BCE_EMAC_ATTENTION_ENA_LINK			 (1L<<11)
3242 #define BCE_EMAC_ATTENTION_ENA_MI_COMPLETE		 (1L<<22)
3243 #define BCE_EMAC_ATTENTION_ENA_MI_INT			 (1L<<23)
3244 #define BCE_EMAC_ATTENTION_ENA_AP_ERROR		 (1L<<24)
3245 
3246 #define BCE_EMAC_LED					0x0000140c
3247 #define BCE_EMAC_LED_OVERRIDE				 (1L<<0)
3248 #define BCE_EMAC_LED_1000MB_OVERRIDE			 (1L<<1)
3249 #define BCE_EMAC_LED_100MB_OVERRIDE			 (1L<<2)
3250 #define BCE_EMAC_LED_10MB_OVERRIDE			 (1L<<3)
3251 #define BCE_EMAC_LED_TRAFFIC_OVERRIDE			 (1L<<4)
3252 #define BCE_EMAC_LED_BLNK_TRAFFIC			 (1L<<5)
3253 #define BCE_EMAC_LED_TRAFFIC				 (1L<<6)
3254 #define BCE_EMAC_LED_1000MB				 (1L<<7)
3255 #define BCE_EMAC_LED_100MB				 (1L<<8)
3256 #define BCE_EMAC_LED_10MB				 (1L<<9)
3257 #define BCE_EMAC_LED_TRAFFIC_STAT			 (1L<<10)
3258 #define BCE_EMAC_LED_BLNK_RATE				 (0xfffL<<19)
3259 #define BCE_EMAC_LED_BLNK_RATE_ENA			 (1L<<31)
3260 
3261 #define BCE_EMAC_MAC_MATCH0				0x00001410
3262 #define BCE_EMAC_MAC_MATCH1				0x00001414
3263 #define BCE_EMAC_MAC_MATCH2				0x00001418
3264 #define BCE_EMAC_MAC_MATCH3				0x0000141c
3265 #define BCE_EMAC_MAC_MATCH4				0x00001420
3266 #define BCE_EMAC_MAC_MATCH5				0x00001424
3267 #define BCE_EMAC_MAC_MATCH6				0x00001428
3268 #define BCE_EMAC_MAC_MATCH7				0x0000142c
3269 #define BCE_EMAC_MAC_MATCH8				0x00001430
3270 #define BCE_EMAC_MAC_MATCH9				0x00001434
3271 #define BCE_EMAC_MAC_MATCH10				0x00001438
3272 #define BCE_EMAC_MAC_MATCH11				0x0000143c
3273 #define BCE_EMAC_MAC_MATCH12				0x00001440
3274 #define BCE_EMAC_MAC_MATCH13				0x00001444
3275 #define BCE_EMAC_MAC_MATCH14				0x00001448
3276 #define BCE_EMAC_MAC_MATCH15				0x0000144c
3277 #define BCE_EMAC_MAC_MATCH16				0x00001450
3278 #define BCE_EMAC_MAC_MATCH17				0x00001454
3279 #define BCE_EMAC_MAC_MATCH18				0x00001458
3280 #define BCE_EMAC_MAC_MATCH19				0x0000145c
3281 #define BCE_EMAC_MAC_MATCH20				0x00001460
3282 #define BCE_EMAC_MAC_MATCH21				0x00001464
3283 #define BCE_EMAC_MAC_MATCH22				0x00001468
3284 #define BCE_EMAC_MAC_MATCH23				0x0000146c
3285 #define BCE_EMAC_MAC_MATCH24				0x00001470
3286 #define BCE_EMAC_MAC_MATCH25				0x00001474
3287 #define BCE_EMAC_MAC_MATCH26				0x00001478
3288 #define BCE_EMAC_MAC_MATCH27				0x0000147c
3289 #define BCE_EMAC_MAC_MATCH28				0x00001480
3290 #define BCE_EMAC_MAC_MATCH29				0x00001484
3291 #define BCE_EMAC_MAC_MATCH30				0x00001488
3292 #define BCE_EMAC_MAC_MATCH31				0x0000148c
3293 #define BCE_EMAC_BACKOFF_SEED				0x00001498
3294 #define BCE_EMAC_BACKOFF_SEED_EMAC_BACKOFF_SEED	 (0x3ffL<<0)
3295 
3296 #define BCE_EMAC_RX_MTU_SIZE				0x0000149c
3297 #define BCE_EMAC_RX_MTU_SIZE_MTU_SIZE			 (0xffffL<<0)
3298 #define BCE_EMAC_RX_MTU_SIZE_JUMBO_ENA			 (1L<<31)
3299 
3300 #define BCE_EMAC_SERDES_CNTL				0x000014a4
3301 #define BCE_EMAC_SERDES_CNTL_RXR			 (0x7L<<0)
3302 #define BCE_EMAC_SERDES_CNTL_RXG			 (0x3L<<3)
3303 #define BCE_EMAC_SERDES_CNTL_RXCKSEL			 (1L<<6)
3304 #define BCE_EMAC_SERDES_CNTL_TXBIAS			 (0x7L<<7)
3305 #define BCE_EMAC_SERDES_CNTL_BGMAX			 (1L<<10)
3306 #define BCE_EMAC_SERDES_CNTL_BGMIN			 (1L<<11)
3307 #define BCE_EMAC_SERDES_CNTL_TXMODE			 (1L<<12)
3308 #define BCE_EMAC_SERDES_CNTL_TXEDGE			 (1L<<13)
3309 #define BCE_EMAC_SERDES_CNTL_SERDES_MODE		 (1L<<14)
3310 #define BCE_EMAC_SERDES_CNTL_PLLTEST			 (1L<<15)
3311 #define BCE_EMAC_SERDES_CNTL_CDET_EN			 (1L<<16)
3312 #define BCE_EMAC_SERDES_CNTL_TBI_LBK			 (1L<<17)
3313 #define BCE_EMAC_SERDES_CNTL_REMOTE_LBK		 (1L<<18)
3314 #define BCE_EMAC_SERDES_CNTL_REV_PHASE			 (1L<<19)
3315 #define BCE_EMAC_SERDES_CNTL_REGCTL12			 (0x3L<<20)
3316 #define BCE_EMAC_SERDES_CNTL_REGCTL25			 (0x3L<<22)
3317 
3318 #define BCE_EMAC_SERDES_STATUS				0x000014a8
3319 #define BCE_EMAC_SERDES_STATUS_RX_STAT			 (0xffL<<0)
3320 #define BCE_EMAC_SERDES_STATUS_COMMA_DET		 (1L<<8)
3321 
3322 #define BCE_EMAC_MDIO_COMM				0x000014ac
3323 #define BCE_EMAC_MDIO_COMM_DATA			 (0xffffL<<0)
3324 #define BCE_EMAC_MDIO_COMM_REG_ADDR			 (0x1fL<<16)
3325 #define BCE_EMAC_MDIO_COMM_PHY_ADDR			 (0x1fL<<21)
3326 #define BCE_EMAC_MDIO_COMM_COMMAND			 (0x3L<<26)
3327 #define BCE_EMAC_MDIO_COMM_COMMAND_UNDEFINED_0		 (0L<<26)
3328 #define BCE_EMAC_MDIO_COMM_COMMAND_WRITE		 (1L<<26)
3329 #define BCE_EMAC_MDIO_COMM_COMMAND_READ		 (2L<<26)
3330 #define BCE_EMAC_MDIO_COMM_COMMAND_UNDEFINED_3		 (3L<<26)
3331 #define BCE_EMAC_MDIO_COMM_FAIL			 (1L<<28)
3332 #define BCE_EMAC_MDIO_COMM_START_BUSY			 (1L<<29)
3333 #define BCE_EMAC_MDIO_COMM_DISEXT			 (1L<<30)
3334 
3335 #define BCE_EMAC_MDIO_STATUS				0x000014b0
3336 #define BCE_EMAC_MDIO_STATUS_LINK			 (1L<<0)
3337 #define BCE_EMAC_MDIO_STATUS_10MB			 (1L<<1)
3338 
3339 #define BCE_EMAC_MDIO_MODE				0x000014b4
3340 #define BCE_EMAC_MDIO_MODE_SHORT_PREAMBLE		 (1L<<1)
3341 #define BCE_EMAC_MDIO_MODE_AUTO_POLL			 (1L<<4)
3342 #define BCE_EMAC_MDIO_MODE_BIT_BANG			 (1L<<8)
3343 #define BCE_EMAC_MDIO_MODE_MDIO			 (1L<<9)
3344 #define BCE_EMAC_MDIO_MODE_MDIO_OE			 (1L<<10)
3345 #define BCE_EMAC_MDIO_MODE_MDC				 (1L<<11)
3346 #define BCE_EMAC_MDIO_MODE_MDINT			 (1L<<12)
3347 #define BCE_EMAC_MDIO_MODE_CLOCK_CNT			 (0x1fL<<16)
3348 
3349 #define BCE_EMAC_MDIO_AUTO_STATUS			0x000014b8
3350 #define BCE_EMAC_MDIO_AUTO_STATUS_AUTO_ERR		 (1L<<0)
3351 
3352 #define BCE_EMAC_TX_MODE				0x000014bc
3353 #define BCE_EMAC_TX_MODE_RESET				 (1L<<0)
3354 #define BCE_EMAC_TX_MODE_EXT_PAUSE_EN			 (1L<<3)
3355 #define BCE_EMAC_TX_MODE_FLOW_EN			 (1L<<4)
3356 #define BCE_EMAC_TX_MODE_BIG_BACKOFF			 (1L<<5)
3357 #define BCE_EMAC_TX_MODE_LONG_PAUSE			 (1L<<6)
3358 #define BCE_EMAC_TX_MODE_LINK_AWARE			 (1L<<7)
3359 
3360 #define BCE_EMAC_TX_STATUS				0x000014c0
3361 #define BCE_EMAC_TX_STATUS_XOFFED			 (1L<<0)
3362 #define BCE_EMAC_TX_STATUS_XOFF_SENT			 (1L<<1)
3363 #define BCE_EMAC_TX_STATUS_XON_SENT			 (1L<<2)
3364 #define BCE_EMAC_TX_STATUS_LINK_UP			 (1L<<3)
3365 #define BCE_EMAC_TX_STATUS_UNDERRUN			 (1L<<4)
3366 
3367 #define BCE_EMAC_TX_LENGTHS				0x000014c4
3368 #define BCE_EMAC_TX_LENGTHS_SLOT			 (0xffL<<0)
3369 #define BCE_EMAC_TX_LENGTHS_IPG			 (0xfL<<8)
3370 #define BCE_EMAC_TX_LENGTHS_IPG_CRS			 (0x3L<<12)
3371 
3372 #define BCE_EMAC_RX_MODE				0x000014c8
3373 #define BCE_EMAC_RX_MODE_RESET				 (1L<<0)
3374 #define BCE_EMAC_RX_MODE_FLOW_EN			 (1L<<2)
3375 #define BCE_EMAC_RX_MODE_KEEP_MAC_CONTROL		 (1L<<3)
3376 #define BCE_EMAC_RX_MODE_KEEP_PAUSE			 (1L<<4)
3377 #define BCE_EMAC_RX_MODE_ACCEPT_OVERSIZE		 (1L<<5)
3378 #define BCE_EMAC_RX_MODE_ACCEPT_RUNTS			 (1L<<6)
3379 #define BCE_EMAC_RX_MODE_LLC_CHK			 (1L<<7)
3380 #define BCE_EMAC_RX_MODE_PROMISCUOUS			 (1L<<8)
3381 #define BCE_EMAC_RX_MODE_NO_CRC_CHK			 (1L<<9)
3382 #define BCE_EMAC_RX_MODE_KEEP_VLAN_TAG			 (1L<<10)
3383 #define BCE_EMAC_RX_MODE_FILT_BROADCAST		 (1L<<11)
3384 #define BCE_EMAC_RX_MODE_SORT_MODE			 (1L<<12)
3385 
3386 #define BCE_EMAC_RX_STATUS				0x000014cc
3387 #define BCE_EMAC_RX_STATUS_FFED			 (1L<<0)
3388 #define BCE_EMAC_RX_STATUS_FF_RECEIVED			 (1L<<1)
3389 #define BCE_EMAC_RX_STATUS_N_RECEIVED			 (1L<<2)
3390 
3391 #define BCE_EMAC_MULTICAST_HASH0			0x000014d0
3392 #define BCE_EMAC_MULTICAST_HASH1			0x000014d4
3393 #define BCE_EMAC_MULTICAST_HASH2			0x000014d8
3394 #define BCE_EMAC_MULTICAST_HASH3			0x000014dc
3395 #define BCE_EMAC_MULTICAST_HASH4			0x000014e0
3396 #define BCE_EMAC_MULTICAST_HASH5			0x000014e4
3397 #define BCE_EMAC_MULTICAST_HASH6			0x000014e8
3398 #define BCE_EMAC_MULTICAST_HASH7			0x000014ec
3399 #define BCE_EMAC_RX_STAT_IFHCINOCTETS			0x00001500
3400 #define BCE_EMAC_RX_STAT_IFHCINBADOCTETS		0x00001504
3401 #define BCE_EMAC_RX_STAT_ETHERSTATSFRAGMENTS		0x00001508
3402 #define BCE_EMAC_RX_STAT_IFHCINUCASTPKTS		0x0000150c
3403 #define BCE_EMAC_RX_STAT_IFHCINMULTICASTPKTS		0x00001510
3404 #define BCE_EMAC_RX_STAT_IFHCINBROADCASTPKTS		0x00001514
3405 #define BCE_EMAC_RX_STAT_DOT3STATSFCSERRORS		0x00001518
3406 #define BCE_EMAC_RX_STAT_DOT3STATSALIGNMENTERRORS	0x0000151c
3407 #define BCE_EMAC_RX_STAT_DOT3STATSCARRIERSENSEERRORS	0x00001520
3408 #define BCE_EMAC_RX_STAT_XONPAUSEFRAMESRECEIVED	0x00001524
3409 #define BCE_EMAC_RX_STAT_XOFFPAUSEFRAMESRECEIVED	0x00001528
3410 #define BCE_EMAC_RX_STAT_MACCONTROLFRAMESRECEIVED	0x0000152c
3411 #define BCE_EMAC_RX_STAT_XOFFSTATEENTERED		0x00001530
3412 #define BCE_EMAC_RX_STAT_DOT3STATSFRAMESTOOLONG	0x00001534
3413 #define BCE_EMAC_RX_STAT_ETHERSTATSJABBERS		0x00001538
3414 #define BCE_EMAC_RX_STAT_ETHERSTATSUNDERSIZEPKTS	0x0000153c
3415 #define BCE_EMAC_RX_STAT_ETHERSTATSPKTS64OCTETS	0x00001540
3416 #define BCE_EMAC_RX_STAT_ETHERSTATSPKTS65OCTETSTO127OCTETS	0x00001544
3417 #define BCE_EMAC_RX_STAT_ETHERSTATSPKTS128OCTETSTO255OCTETS	0x00001548
3418 #define BCE_EMAC_RX_STAT_ETHERSTATSPKTS256OCTETSTO511OCTETS	0x0000154c
3419 #define BCE_EMAC_RX_STAT_ETHERSTATSPKTS512OCTETSTO1023OCTETS	0x00001550
3420 #define BCE_EMAC_RX_STAT_ETHERSTATSPKTS1024OCTETSTO1522OCTETS	0x00001554
3421 #define BCE_EMAC_RX_STAT_ETHERSTATSPKTS1523OCTETSTO9022OCTETS	0x00001558
3422 #define BCE_EMAC_RXMAC_DEBUG0				0x0000155c
3423 #define BCE_EMAC_RXMAC_DEBUG1				0x00001560
3424 #define BCE_EMAC_RXMAC_DEBUG1_LENGTH_NE_BYTE_COUNT	 (1L<<0)
3425 #define BCE_EMAC_RXMAC_DEBUG1_LENGTH_OUT_RANGE		 (1L<<1)
3426 #define BCE_EMAC_RXMAC_DEBUG1_BAD_CRC			 (1L<<2)
3427 #define BCE_EMAC_RXMAC_DEBUG1_RX_ERROR			 (1L<<3)
3428 #define BCE_EMAC_RXMAC_DEBUG1_ALIGN_ERROR		 (1L<<4)
3429 #define BCE_EMAC_RXMAC_DEBUG1_LAST_DATA		 (1L<<5)
3430 #define BCE_EMAC_RXMAC_DEBUG1_ODD_BYTE_START		 (1L<<6)
3431 #define BCE_EMAC_RXMAC_DEBUG1_BYTE_COUNT		 (0xffffL<<7)
3432 #define BCE_EMAC_RXMAC_DEBUG1_SLOT_TIME		 (0xffL<<23)
3433 
3434 #define BCE_EMAC_RXMAC_DEBUG2				0x00001564
3435 #define BCE_EMAC_RXMAC_DEBUG2_SM_STATE			 (0x7L<<0)
3436 #define BCE_EMAC_RXMAC_DEBUG2_SM_STATE_IDLE		 (0x0L<<0)
3437 #define BCE_EMAC_RXMAC_DEBUG2_SM_STATE_SFD		 (0x1L<<0)
3438 #define BCE_EMAC_RXMAC_DEBUG2_SM_STATE_DATA		 (0x2L<<0)
3439 #define BCE_EMAC_RXMAC_DEBUG2_SM_STATE_SKEEP		 (0x3L<<0)
3440 #define BCE_EMAC_RXMAC_DEBUG2_SM_STATE_EXT		 (0x4L<<0)
3441 #define BCE_EMAC_RXMAC_DEBUG2_SM_STATE_DROP		 (0x5L<<0)
3442 #define BCE_EMAC_RXMAC_DEBUG2_SM_STATE_SDROP		 (0x6L<<0)
3443 #define BCE_EMAC_RXMAC_DEBUG2_SM_STATE_FC		 (0x7L<<0)
3444 #define BCE_EMAC_RXMAC_DEBUG2_IDI_STATE		 (0xfL<<3)
3445 #define BCE_EMAC_RXMAC_DEBUG2_IDI_STATE_IDLE		 (0x0L<<3)
3446 #define BCE_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA0		 (0x1L<<3)
3447 #define BCE_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA1		 (0x2L<<3)
3448 #define BCE_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA2		 (0x3L<<3)
3449 #define BCE_EMAC_RXMAC_DEBUG2_IDI_STATE_DATA3		 (0x4L<<3)
3450 #define BCE_EMAC_RXMAC_DEBUG2_IDI_STATE_ABORT		 (0x5L<<3)
3451 #define BCE_EMAC_RXMAC_DEBUG2_IDI_STATE_WAIT		 (0x6L<<3)
3452 #define BCE_EMAC_RXMAC_DEBUG2_IDI_STATE_STATUS		 (0x7L<<3)
3453 #define BCE_EMAC_RXMAC_DEBUG2_IDI_STATE_LAST		 (0x8L<<3)
3454 #define BCE_EMAC_RXMAC_DEBUG2_BYTE_IN			 (0xffL<<7)
3455 #define BCE_EMAC_RXMAC_DEBUG2_FALSEC			 (1L<<15)
3456 #define BCE_EMAC_RXMAC_DEBUG2_TAGGED			 (1L<<16)
3457 #define BCE_EMAC_RXMAC_DEBUG2_PAUSE_STATE		 (1L<<18)
3458 #define BCE_EMAC_RXMAC_DEBUG2_PAUSE_STATE_IDLE		 (0L<<18)
3459 #define BCE_EMAC_RXMAC_DEBUG2_PAUSE_STATE_PAUSED	 (1L<<18)
3460 #define BCE_EMAC_RXMAC_DEBUG2_SE_COUNTER		 (0xfL<<19)
3461 #define BCE_EMAC_RXMAC_DEBUG2_QUANTA			 (0x1fL<<23)
3462 
3463 #define BCE_EMAC_RXMAC_DEBUG3				0x00001568
3464 #define BCE_EMAC_RXMAC_DEBUG3_PAUSE_CTR		 (0xffffL<<0)
3465 #define BCE_EMAC_RXMAC_DEBUG3_TMP_PAUSE_CTR		 (0xffffL<<16)
3466 
3467 #define BCE_EMAC_RXMAC_DEBUG4				0x0000156c
3468 #define BCE_EMAC_RXMAC_DEBUG4_TYPE_FIELD		 (0xffffL<<0)
3469 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE		 (0x3fL<<16)
3470 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_IDLE		 (0x0L<<16)
3471 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_UMAC2		 (0x1L<<16)
3472 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_UMAC3		 (0x2L<<16)
3473 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_UNI		 (0x3L<<16)
3474 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_MMAC2		 (0x7L<<16)
3475 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_MMAC3		 (0x5L<<16)
3476 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_PSA1		 (0x6L<<16)
3477 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_PSA2		 (0x7L<<16)
3478 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_PSA3		 (0x8L<<16)
3479 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_MC2		 (0x9L<<16)
3480 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_MC3		 (0xaL<<16)
3481 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_MWAIT1	 (0xeL<<16)
3482 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_MWAIT2	 (0xfL<<16)
3483 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_MCHECK	 (0x10L<<16)
3484 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_MC		 (0x11L<<16)
3485 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_BC2		 (0x12L<<16)
3486 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_BC3		 (0x13L<<16)
3487 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_BSA1		 (0x14L<<16)
3488 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_BSA2		 (0x15L<<16)
3489 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_BSA3		 (0x16L<<16)
3490 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_BTYPE		 (0x17L<<16)
3491 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_BC		 (0x18L<<16)
3492 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_PTYPE		 (0x19L<<16)
3493 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_CMD		 (0x1aL<<16)
3494 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_MAC		 (0x1bL<<16)
3495 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_LATCH		 (0x1cL<<16)
3496 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_XOFF		 (0x1dL<<16)
3497 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_XON		 (0x1eL<<16)
3498 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_PAUSED	 (0x1fL<<16)
3499 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_NPAUSED	 (0x20L<<16)
3500 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_TTYPE		 (0x21L<<16)
3501 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_TVAL		 (0x22L<<16)
3502 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_USA1		 (0x23L<<16)
3503 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_USA2		 (0x24L<<16)
3504 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_USA3		 (0x25L<<16)
3505 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_UTYPE		 (0x26L<<16)
3506 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_UTTYPE	 (0x27L<<16)
3507 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_UTVAL		 (0x28L<<16)
3508 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_MTYPE		 (0x29L<<16)
3509 #define BCE_EMAC_RXMAC_DEBUG4_FILT_STATE_DROP		 (0x2aL<<16)
3510 #define BCE_EMAC_RXMAC_DEBUG4_DROP_PKT			 (1L<<22)
3511 #define BCE_EMAC_RXMAC_DEBUG4_SLOT_FILLED		 (1L<<23)
3512 #define BCE_EMAC_RXMAC_DEBUG4_FALSE_CARRIER		 (1L<<24)
3513 #define BCE_EMAC_RXMAC_DEBUG4_LAST_DATA		 (1L<<25)
3514 #define BCE_EMAC_RXMAC_DEBUG4_sfd_FOUND		 (1L<<26)
3515 #define BCE_EMAC_RXMAC_DEBUG4_ADVANCE			 (1L<<27)
3516 #define BCE_EMAC_RXMAC_DEBUG4_START			 (1L<<28)
3517 
3518 #define BCE_EMAC_RXMAC_DEBUG5				0x00001570
3519 #define BCE_EMAC_RXMAC_DEBUG5_PS_IDISM			 (0x7L<<0)
3520 #define BCE_EMAC_RXMAC_DEBUG5_PS_IDISM_IDLE		 (0L<<0)
3521 #define BCE_EMAC_RXMAC_DEBUG5_PS_IDISM_WAIT_EOF	 (1L<<0)
3522 #define BCE_EMAC_RXMAC_DEBUG5_PS_IDISM_WAIT_STAT	 (2L<<0)
3523 #define BCE_EMAC_RXMAC_DEBUG5_PS_IDISM_SET_EOF4FCRC	 (3L<<0)
3524 #define BCE_EMAC_RXMAC_DEBUG5_PS_IDISM_SET_EOF4RDE	 (4L<<0)
3525 #define BCE_EMAC_RXMAC_DEBUG5_PS_IDISM_SET_EOF4ALL	 (5L<<0)
3526 #define BCE_EMAC_RXMAC_DEBUG5_PS_IDISM_1WD_WAIT_STAT	 (6L<<0)
3527 #define BCE_EMAC_RXMAC_DEBUG5_CCODE_BUF1		 (0x7L<<4)
3528 #define BCE_EMAC_RXMAC_DEBUG5_CCODE_BUF1_VDW		 (0x0L<<4)
3529 #define BCE_EMAC_RXMAC_DEBUG5_CCODE_BUF1_STAT		 (0x1L<<4)
3530 #define BCE_EMAC_RXMAC_DEBUG5_CCODE_BUF1_AEOF		 (0x2L<<4)
3531 #define BCE_EMAC_RXMAC_DEBUG5_CCODE_BUF1_NEOF		 (0x3L<<4)
3532 #define BCE_EMAC_RXMAC_DEBUG5_CCODE_BUF1_SOF		 (0x4L<<4)
3533 #define BCE_EMAC_RXMAC_DEBUG5_CCODE_BUF1_SAEOF		 (0x6L<<4)
3534 #define BCE_EMAC_RXMAC_DEBUG5_CCODE_BUF1_SNEOF		 (0x7L<<4)
3535 #define BCE_EMAC_RXMAC_DEBUG5_EOF_DETECTED		 (1L<<7)
3536 #define BCE_EMAC_RXMAC_DEBUG5_CCODE_BUF0		 (0x7L<<8)
3537 #define BCE_EMAC_RXMAC_DEBUG5_RPM_IDI_FIFO_FULL	 (1L<<11)
3538 #define BCE_EMAC_RXMAC_DEBUG5_LOAD_CCODE		 (1L<<12)
3539 #define BCE_EMAC_RXMAC_DEBUG5_LOAD_DATA		 (1L<<13)
3540 #define BCE_EMAC_RXMAC_DEBUG5_LOAD_STAT		 (1L<<14)
3541 #define BCE_EMAC_RXMAC_DEBUG5_CLR_STAT			 (1L<<15)
3542 #define BCE_EMAC_RXMAC_DEBUG5_IDI_RPM_CCODE		 (0x3L<<16)
3543 #define BCE_EMAC_RXMAC_DEBUG5_IDI_RPM_ACCEPT		 (1L<<19)
3544 #define BCE_EMAC_RXMAC_DEBUG5_FMLEN			 (0xfffL<<20)
3545 
3546 #define BCE_EMAC_RX_STAT_AC0				0x00001580
3547 #define BCE_EMAC_RX_STAT_AC1				0x00001584
3548 #define BCE_EMAC_RX_STAT_AC2				0x00001588
3549 #define BCE_EMAC_RX_STAT_AC3				0x0000158c
3550 #define BCE_EMAC_RX_STAT_AC4				0x00001590
3551 #define BCE_EMAC_RX_STAT_AC5				0x00001594
3552 #define BCE_EMAC_RX_STAT_AC6				0x00001598
3553 #define BCE_EMAC_RX_STAT_AC7				0x0000159c
3554 #define BCE_EMAC_RX_STAT_AC8				0x000015a0
3555 #define BCE_EMAC_RX_STAT_AC9				0x000015a4
3556 #define BCE_EMAC_RX_STAT_AC10				0x000015a8
3557 #define BCE_EMAC_RX_STAT_AC11				0x000015ac
3558 #define BCE_EMAC_RX_STAT_AC12				0x000015b0
3559 #define BCE_EMAC_RX_STAT_AC13				0x000015b4
3560 #define BCE_EMAC_RX_STAT_AC14				0x000015b8
3561 #define BCE_EMAC_RX_STAT_AC15				0x000015bc
3562 #define BCE_EMAC_RX_STAT_AC16				0x000015c0
3563 #define BCE_EMAC_RX_STAT_AC17				0x000015c4
3564 #define BCE_EMAC_RX_STAT_AC18				0x000015c8
3565 #define BCE_EMAC_RX_STAT_AC19				0x000015cc
3566 #define BCE_EMAC_RX_STAT_AC20				0x000015d0
3567 #define BCE_EMAC_RX_STAT_AC21				0x000015d4
3568 #define BCE_EMAC_RX_STAT_AC22				0x000015d8
3569 #define BCE_EMAC_RXMAC_SUC_DBG_OVERRUNVEC		0x000015dc
3570 #define BCE_EMAC_TX_STAT_IFHCOUTOCTETS			0x00001600
3571 #define BCE_EMAC_TX_STAT_IFHCOUTBADOCTETS		0x00001604
3572 #define BCE_EMAC_TX_STAT_ETHERSTATSCOLLISIONS		0x00001608
3573 #define BCE_EMAC_TX_STAT_OUTXONSENT			0x0000160c
3574 #define BCE_EMAC_TX_STAT_OUTXOFFSENT			0x00001610
3575 #define BCE_EMAC_TX_STAT_FLOWCONTROLDONE		0x00001614
3576 #define BCE_EMAC_TX_STAT_DOT3STATSSINGLECOLLISIONFRAMES	0x00001618
3577 #define BCE_EMAC_TX_STAT_DOT3STATSMULTIPLECOLLISIONFRAMES	0x0000161c
3578 #define BCE_EMAC_TX_STAT_DOT3STATSDEFERREDTRANSMISSIONS	0x00001620
3579 #define BCE_EMAC_TX_STAT_DOT3STATSEXCESSIVECOLLISIONS	0x00001624
3580 #define BCE_EMAC_TX_STAT_DOT3STATSLATECOLLISIONS	0x00001628
3581 #define BCE_EMAC_TX_STAT_IFHCOUTUCASTPKTS		0x0000162c
3582 #define BCE_EMAC_TX_STAT_IFHCOUTMULTICASTPKTS		0x00001630
3583 #define BCE_EMAC_TX_STAT_IFHCOUTBROADCASTPKTS		0x00001634
3584 #define BCE_EMAC_TX_STAT_ETHERSTATSPKTS64OCTETS	0x00001638
3585 #define BCE_EMAC_TX_STAT_ETHERSTATSPKTS65OCTETSTO127OCTETS	0x0000163c
3586 #define BCE_EMAC_TX_STAT_ETHERSTATSPKTS128OCTETSTO255OCTETS	0x00001640
3587 #define BCE_EMAC_TX_STAT_ETHERSTATSPKTS256OCTETSTO511OCTETS	0x00001644
3588 #define BCE_EMAC_TX_STAT_ETHERSTATSPKTS512OCTETSTO1023OCTETS	0x00001648
3589 #define BCE_EMAC_TX_STAT_ETHERSTATSPKTS1024OCTETSTO1522OCTETS	0x0000164c
3590 #define BCE_EMAC_TX_STAT_ETHERSTATSPKTS1523OCTETSTO9022OCTETS	0x00001650
3591 #define BCE_EMAC_TX_STAT_DOT3STATSINTERNALMACTRANSMITERRORS	0x00001654
3592 #define BCE_EMAC_TXMAC_DEBUG0				0x00001658
3593 #define BCE_EMAC_TXMAC_DEBUG1				0x0000165c
3594 #define BCE_EMAC_TXMAC_DEBUG1_ODI_STATE		 (0xfL<<0)
3595 #define BCE_EMAC_TXMAC_DEBUG1_ODI_STATE_IDLE		 (0x0L<<0)
3596 #define BCE_EMAC_TXMAC_DEBUG1_ODI_STATE_START0		 (0x1L<<0)
3597 #define BCE_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA0		 (0x4L<<0)
3598 #define BCE_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA1		 (0x5L<<0)
3599 #define BCE_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA2		 (0x6L<<0)
3600 #define BCE_EMAC_TXMAC_DEBUG1_ODI_STATE_DATA3		 (0x7L<<0)
3601 #define BCE_EMAC_TXMAC_DEBUG1_ODI_STATE_WAIT0		 (0x8L<<0)
3602 #define BCE_EMAC_TXMAC_DEBUG1_ODI_STATE_WAIT1		 (0x9L<<0)
3603 #define BCE_EMAC_TXMAC_DEBUG1_CRS_ENABLE		 (1L<<4)
3604 #define BCE_EMAC_TXMAC_DEBUG1_BAD_CRC			 (1L<<5)
3605 #define BCE_EMAC_TXMAC_DEBUG1_SE_COUNTER		 (0xfL<<6)
3606 #define BCE_EMAC_TXMAC_DEBUG1_SEND_PAUSE		 (1L<<10)
3607 #define BCE_EMAC_TXMAC_DEBUG1_LATE_COLLISION		 (1L<<11)
3608 #define BCE_EMAC_TXMAC_DEBUG1_MAX_DEFER		 (1L<<12)
3609 #define BCE_EMAC_TXMAC_DEBUG1_DEFERRED			 (1L<<13)
3610 #define BCE_EMAC_TXMAC_DEBUG1_ONE_BYTE			 (1L<<14)
3611 #define BCE_EMAC_TXMAC_DEBUG1_IPG_TIME			 (0xfL<<15)
3612 #define BCE_EMAC_TXMAC_DEBUG1_SLOT_TIME		 (0xffL<<19)
3613 
3614 #define BCE_EMAC_TXMAC_DEBUG2				0x00001660
3615 #define BCE_EMAC_TXMAC_DEBUG2_BACK_OFF			 (0x3ffL<<0)
3616 #define BCE_EMAC_TXMAC_DEBUG2_BYTE_COUNT		 (0xffffL<<10)
3617 #define BCE_EMAC_TXMAC_DEBUG2_COL_COUNT		 (0x1fL<<26)
3618 #define BCE_EMAC_TXMAC_DEBUG2_COL_BIT			 (1L<<31)
3619 
3620 #define BCE_EMAC_TXMAC_DEBUG3				0x00001664
3621 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE			 (0xfL<<0)
3622 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_IDLE		 (0x0L<<0)
3623 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_PRE1		 (0x1L<<0)
3624 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_PRE2		 (0x2L<<0)
3625 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_SFD		 (0x3L<<0)
3626 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_DATA		 (0x4L<<0)
3627 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_CRC1		 (0x5L<<0)
3628 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_CRC2		 (0x6L<<0)
3629 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_EXT		 (0x7L<<0)
3630 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_STATB		 (0x8L<<0)
3631 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_STATG		 (0x9L<<0)
3632 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_JAM		 (0xaL<<0)
3633 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_EJAM		 (0xbL<<0)
3634 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_BJAM		 (0xcL<<0)
3635 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_SWAIT		 (0xdL<<0)
3636 #define BCE_EMAC_TXMAC_DEBUG3_SM_STATE_BACKOFF		 (0xeL<<0)
3637 #define BCE_EMAC_TXMAC_DEBUG3_FILT_STATE		 (0x7L<<4)
3638 #define BCE_EMAC_TXMAC_DEBUG3_FILT_STATE_IDLE		 (0x0L<<4)
3639 #define BCE_EMAC_TXMAC_DEBUG3_FILT_STATE_WAIT		 (0x1L<<4)
3640 #define BCE_EMAC_TXMAC_DEBUG3_FILT_STATE_UNI		 (0x2L<<4)
3641 #define BCE_EMAC_TXMAC_DEBUG3_FILT_STATE_MC		 (0x3L<<4)
3642 #define BCE_EMAC_TXMAC_DEBUG3_FILT_STATE_BC2		 (0x4L<<4)
3643 #define BCE_EMAC_TXMAC_DEBUG3_FILT_STATE_BC3		 (0x5L<<4)
3644 #define BCE_EMAC_TXMAC_DEBUG3_FILT_STATE_BC		 (0x6L<<4)
3645 #define BCE_EMAC_TXMAC_DEBUG3_CRS_DONE			 (1L<<7)
3646 #define BCE_EMAC_TXMAC_DEBUG3_XOFF			 (1L<<8)
3647 #define BCE_EMAC_TXMAC_DEBUG3_SE_COUNTER		 (0xfL<<9)
3648 #define BCE_EMAC_TXMAC_DEBUG3_QUANTA_COUNTER		 (0x1fL<<13)
3649 
3650 #define BCE_EMAC_TXMAC_DEBUG4				0x00001668
3651 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_COUNTER		 (0xffffL<<0)
3652 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE		 (0xfL<<16)
3653 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_IDLE		 (0x0L<<16)
3654 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_MCA1		 (0x2L<<16)
3655 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_MCA2		 (0x3L<<16)
3656 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_MCA3		 (0x6L<<16)
3657 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_SRC1		 (0x7L<<16)
3658 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_SRC2		 (0x5L<<16)
3659 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_SRC3		 (0x4L<<16)
3660 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_TYPE		 (0xcL<<16)
3661 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_CMD		 (0xeL<<16)
3662 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_TIME		 (0xaL<<16)
3663 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_CRC1		 (0x8L<<16)
3664 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_CRC2		 (0x9L<<16)
3665 #define BCE_EMAC_TXMAC_DEBUG4_PAUSE_STATE_WAIT		 (0xdL<<16)
3666 #define BCE_EMAC_TXMAC_DEBUG4_STATS0_VALID		 (1L<<20)
3667 #define BCE_EMAC_TXMAC_DEBUG4_APPEND_CRC		 (1L<<21)
3668 #define BCE_EMAC_TXMAC_DEBUG4_SLOT_FILLED		 (1L<<22)
3669 #define BCE_EMAC_TXMAC_DEBUG4_MAX_DEFER		 (1L<<23)
3670 #define BCE_EMAC_TXMAC_DEBUG4_SEND_EXTEND		 (1L<<24)
3671 #define BCE_EMAC_TXMAC_DEBUG4_SEND_PADDING		 (1L<<25)
3672 #define BCE_EMAC_TXMAC_DEBUG4_EOF_LOC			 (1L<<26)
3673 #define BCE_EMAC_TXMAC_DEBUG4_COLLIDING		 (1L<<27)
3674 #define BCE_EMAC_TXMAC_DEBUG4_COL_IN			 (1L<<28)
3675 #define BCE_EMAC_TXMAC_DEBUG4_BURSTING			 (1L<<29)
3676 #define BCE_EMAC_TXMAC_DEBUG4_ADVANCE			 (1L<<30)
3677 #define BCE_EMAC_TXMAC_DEBUG4_GO			 (1L<<31)
3678 
3679 #define BCE_EMAC_TX_STAT_AC0				0x00001680
3680 #define BCE_EMAC_TX_STAT_AC1				0x00001684
3681 #define BCE_EMAC_TX_STAT_AC2				0x00001688
3682 #define BCE_EMAC_TX_STAT_AC3				0x0000168c
3683 #define BCE_EMAC_TX_STAT_AC4				0x00001690
3684 #define BCE_EMAC_TX_STAT_AC5				0x00001694
3685 #define BCE_EMAC_TX_STAT_AC6				0x00001698
3686 #define BCE_EMAC_TX_STAT_AC7				0x0000169c
3687 #define BCE_EMAC_TX_STAT_AC8				0x000016a0
3688 #define BCE_EMAC_TX_STAT_AC9				0x000016a4
3689 #define BCE_EMAC_TX_STAT_AC10				0x000016a8
3690 #define BCE_EMAC_TX_STAT_AC11				0x000016ac
3691 #define BCE_EMAC_TX_STAT_AC12				0x000016b0
3692 #define BCE_EMAC_TX_STAT_AC13				0x000016b4
3693 #define BCE_EMAC_TX_STAT_AC14				0x000016b8
3694 #define BCE_EMAC_TX_STAT_AC15				0x000016bc
3695 #define BCE_EMAC_TX_STAT_AC16				0x000016c0
3696 #define BCE_EMAC_TX_STAT_AC17				0x000016c4
3697 #define BCE_EMAC_TX_STAT_AC18				0x000016c8
3698 #define BCE_EMAC_TX_STAT_AC19				0x000016cc
3699 #define BCE_EMAC_TX_STAT_AC20				0x000016d0
3700 #define BCE_EMAC_TX_STAT_AC21				0x000016d4
3701 #define BCE_EMAC_TXMAC_SUC_DBG_OVERRUNVEC		0x000016d8
3702 
3703 
3704 /*
3705  *  rpm_reg definition
3706  *  offset: 0x1800
3707  */
3708 #define BCE_RPM_COMMAND				0x00001800
3709 #define BCE_RPM_COMMAND_ENABLED			 (1L<<0)
3710 #define BCE_RPM_COMMAND_OVERRUN_ABORT			 (1L<<4)
3711 
3712 #define BCE_RPM_STATUS					0x00001804
3713 #define BCE_RPM_STATUS_MBUF_WAIT			 (1L<<0)
3714 #define BCE_RPM_STATUS_FREE_WAIT			 (1L<<1)
3715 
3716 #define BCE_RPM_CONFIG					0x00001808
3717 #define BCE_RPM_CONFIG_NO_PSD_HDR_CKSUM		 (1L<<0)
3718 #define BCE_RPM_CONFIG_ACPI_ENA			 (1L<<1)
3719 #define BCE_RPM_CONFIG_ACPI_KEEP			 (1L<<2)
3720 #define BCE_RPM_CONFIG_MP_KEEP				 (1L<<3)
3721 #define BCE_RPM_CONFIG_SORT_VECT_VAL			 (0xfL<<4)
3722 #define BCE_RPM_CONFIG_IGNORE_VLAN			 (1L<<31)
3723 
3724 #define BCE_RPM_MGMT_PKT_CTRL					0x0000180c
3725 #define BCE_RPM_MGMT_PKT_CTRL_MGMT_DISCARD_EN	 (1L<<30)
3726 #define BCE_RPM_MGMT_PKT_CTRL_MGMT_EN   		 (1L<<31)
3727 
3728 #define BCE_RPM_VLAN_MATCH0				0x00001810
3729 #define BCE_RPM_VLAN_MATCH0_RPM_VLAN_MTCH0_VALUE	 (0xfffL<<0)
3730 
3731 #define BCE_RPM_VLAN_MATCH1				0x00001814
3732 #define BCE_RPM_VLAN_MATCH1_RPM_VLAN_MTCH1_VALUE	 (0xfffL<<0)
3733 
3734 #define BCE_RPM_VLAN_MATCH2				0x00001818
3735 #define BCE_RPM_VLAN_MATCH2_RPM_VLAN_MTCH2_VALUE	 (0xfffL<<0)
3736 
3737 #define BCE_RPM_VLAN_MATCH3				0x0000181c
3738 #define BCE_RPM_VLAN_MATCH3_RPM_VLAN_MTCH3_VALUE	 (0xfffL<<0)
3739 
3740 #define BCE_RPM_SORT_USER0				0x00001820
3741 #define BCE_RPM_SORT_USER0_PM_EN			 (0xffffL<<0)
3742 #define BCE_RPM_SORT_USER0_BC_EN			 (1L<<16)
3743 #define BCE_RPM_SORT_USER0_MC_EN			 (1L<<17)
3744 #define BCE_RPM_SORT_USER0_MC_HSH_EN			 (1L<<18)
3745 #define BCE_RPM_SORT_USER0_PROM_EN			 (1L<<19)
3746 #define BCE_RPM_SORT_USER0_VLAN_EN			 (0xfL<<20)
3747 #define BCE_RPM_SORT_USER0_PROM_VLAN			 (1L<<24)
3748 #define BCE_RPM_SORT_USER0_ENA				 (1L<<31)
3749 
3750 #define BCE_RPM_SORT_USER1				0x00001824
3751 #define BCE_RPM_SORT_USER1_PM_EN			 (0xffffL<<0)
3752 #define BCE_RPM_SORT_USER1_BC_EN			 (1L<<16)
3753 #define BCE_RPM_SORT_USER1_MC_EN			 (1L<<17)
3754 #define BCE_RPM_SORT_USER1_MC_HSH_EN			 (1L<<18)
3755 #define BCE_RPM_SORT_USER1_PROM_EN			 (1L<<19)
3756 #define BCE_RPM_SORT_USER1_VLAN_EN			 (0xfL<<20)
3757 #define BCE_RPM_SORT_USER1_PROM_VLAN			 (1L<<24)
3758 #define BCE_RPM_SORT_USER1_ENA				 (1L<<31)
3759 
3760 #define BCE_RPM_SORT_USER2				0x00001828
3761 #define BCE_RPM_SORT_USER2_PM_EN			 (0xffffL<<0)
3762 #define BCE_RPM_SORT_USER2_BC_EN			 (1L<<16)
3763 #define BCE_RPM_SORT_USER2_MC_EN			 (1L<<17)
3764 #define BCE_RPM_SORT_USER2_MC_HSH_EN			 (1L<<18)
3765 #define BCE_RPM_SORT_USER2_PROM_EN			 (1L<<19)
3766 #define BCE_RPM_SORT_USER2_VLAN_EN			 (0xfL<<20)
3767 #define BCE_RPM_SORT_USER2_PROM_VLAN			 (1L<<24)
3768 #define BCE_RPM_SORT_USER2_ENA				 (1L<<31)
3769 
3770 #define BCE_RPM_SORT_USER3				0x0000182c
3771 #define BCE_RPM_SORT_USER3_PM_EN			 (0xffffL<<0)
3772 #define BCE_RPM_SORT_USER3_BC_EN			 (1L<<16)
3773 #define BCE_RPM_SORT_USER3_MC_EN			 (1L<<17)
3774 #define BCE_RPM_SORT_USER3_MC_HSH_EN			 (1L<<18)
3775 #define BCE_RPM_SORT_USER3_PROM_EN			 (1L<<19)
3776 #define BCE_RPM_SORT_USER3_VLAN_EN			 (0xfL<<20)
3777 #define BCE_RPM_SORT_USER3_PROM_VLAN			 (1L<<24)
3778 #define BCE_RPM_SORT_USER3_ENA				 (1L<<31)
3779 
3780 #define BCE_RPM_STAT_L2_FILTER_DISCARDS		0x00001840
3781 #define BCE_RPM_STAT_RULE_CHECKER_DISCARDS		0x00001844
3782 #define BCE_RPM_STAT_IFINFTQDISCARDS			0x00001848
3783 #define BCE_RPM_STAT_IFINMBUFDISCARD			0x0000184c
3784 #define BCE_RPM_STAT_RULE_CHECKER_P4_HIT		0x00001850
3785 #define BCE_RPM_STAT_AC0				0x00001880
3786 #define BCE_RPM_STAT_AC1				0x00001884
3787 #define BCE_RPM_STAT_AC2				0x00001888
3788 #define BCE_RPM_STAT_AC3				0x0000188c
3789 #define BCE_RPM_STAT_AC4				0x00001890
3790 #define BCE_RPM_RC_CNTL_0				0x00001900
3791 #define BCE_RPM_RC_CNTL_0_OFFSET			 (0xffL<<0)
3792 #define BCE_RPM_RC_CNTL_0_CLASS			 (0x7L<<8)
3793 #define BCE_RPM_RC_CNTL_0_PRIORITY			 (1L<<11)
3794 #define BCE_RPM_RC_CNTL_0_P4				 (1L<<12)
3795 #define BCE_RPM_RC_CNTL_0_HDR_TYPE			 (0x7L<<13)
3796 #define BCE_RPM_RC_CNTL_0_HDR_TYPE_START		 (0L<<13)
3797 #define BCE_RPM_RC_CNTL_0_HDR_TYPE_IP			 (1L<<13)
3798 #define BCE_RPM_RC_CNTL_0_HDR_TYPE_TCP			 (2L<<13)
3799 #define BCE_RPM_RC_CNTL_0_HDR_TYPE_UDP			 (3L<<13)
3800 #define BCE_RPM_RC_CNTL_0_HDR_TYPE_DATA		 (4L<<13)
3801 #define BCE_RPM_RC_CNTL_0_COMP				 (0x3L<<16)
3802 #define BCE_RPM_RC_CNTL_0_COMP_EQUAL			 (0L<<16)
3803 #define BCE_RPM_RC_CNTL_0_COMP_NEQUAL			 (1L<<16)
3804 #define BCE_RPM_RC_CNTL_0_COMP_GREATER			 (2L<<16)
3805 #define BCE_RPM_RC_CNTL_0_COMP_LESS			 (3L<<16)
3806 #define BCE_RPM_RC_CNTL_0_SBIT				 (1L<<19)
3807 #define BCE_RPM_RC_CNTL_0_CMDSEL			 (0xfL<<20)
3808 #define BCE_RPM_RC_CNTL_0_MAP				 (1L<<24)
3809 #define BCE_RPM_RC_CNTL_0_DISCARD			 (1L<<25)
3810 #define BCE_RPM_RC_CNTL_0_MASK				 (1L<<26)
3811 #define BCE_RPM_RC_CNTL_0_P1				 (1L<<27)
3812 #define BCE_RPM_RC_CNTL_0_P2				 (1L<<28)
3813 #define BCE_RPM_RC_CNTL_0_P3				 (1L<<29)
3814 #define BCE_RPM_RC_CNTL_0_NBIT				 (1L<<30)
3815 
3816 #define BCE_RPM_RC_VALUE_MASK_0			0x00001904
3817 #define BCE_RPM_RC_VALUE_MASK_0_VALUE			 (0xffffL<<0)
3818 #define BCE_RPM_RC_VALUE_MASK_0_MASK			 (0xffffL<<16)
3819 
3820 #define BCE_RPM_RC_CNTL_1				0x00001908
3821 #define BCE_RPM_RC_CNTL_1_A				 (0x3ffffL<<0)
3822 #define BCE_RPM_RC_CNTL_1_B				 (0xfffL<<19)
3823 
3824 #define BCE_RPM_RC_VALUE_MASK_1			0x0000190c
3825 #define BCE_RPM_RC_CNTL_2				0x00001910
3826 #define BCE_RPM_RC_CNTL_2_A				 (0x3ffffL<<0)
3827 #define BCE_RPM_RC_CNTL_2_B				 (0xfffL<<19)
3828 
3829 #define BCE_RPM_RC_VALUE_MASK_2			0x00001914
3830 #define BCE_RPM_RC_CNTL_3				0x00001918
3831 #define BCE_RPM_RC_CNTL_3_A				 (0x3ffffL<<0)
3832 #define BCE_RPM_RC_CNTL_3_B				 (0xfffL<<19)
3833 
3834 #define BCE_RPM_RC_VALUE_MASK_3			0x0000191c
3835 #define BCE_RPM_RC_CNTL_4				0x00001920
3836 #define BCE_RPM_RC_CNTL_4_A				 (0x3ffffL<<0)
3837 #define BCE_RPM_RC_CNTL_4_B				 (0xfffL<<19)
3838 
3839 #define BCE_RPM_RC_VALUE_MASK_4			0x00001924
3840 #define BCE_RPM_RC_CNTL_5				0x00001928
3841 #define BCE_RPM_RC_CNTL_5_A				 (0x3ffffL<<0)
3842 #define BCE_RPM_RC_CNTL_5_B				 (0xfffL<<19)
3843 
3844 #define BCE_RPM_RC_VALUE_MASK_5			0x0000192c
3845 #define BCE_RPM_RC_CNTL_6				0x00001930
3846 #define BCE_RPM_RC_CNTL_6_A				 (0x3ffffL<<0)
3847 #define BCE_RPM_RC_CNTL_6_B				 (0xfffL<<19)
3848 
3849 #define BCE_RPM_RC_VALUE_MASK_6			0x00001934
3850 #define BCE_RPM_RC_CNTL_7				0x00001938
3851 #define BCE_RPM_RC_CNTL_7_A				 (0x3ffffL<<0)
3852 #define BCE_RPM_RC_CNTL_7_B				 (0xfffL<<19)
3853 
3854 #define BCE_RPM_RC_VALUE_MASK_7			0x0000193c
3855 #define BCE_RPM_RC_CNTL_8				0x00001940
3856 #define BCE_RPM_RC_CNTL_8_A				 (0x3ffffL<<0)
3857 #define BCE_RPM_RC_CNTL_8_B				 (0xfffL<<19)
3858 
3859 #define BCE_RPM_RC_VALUE_MASK_8			0x00001944
3860 #define BCE_RPM_RC_CNTL_9				0x00001948
3861 #define BCE_RPM_RC_CNTL_9_A				 (0x3ffffL<<0)
3862 #define BCE_RPM_RC_CNTL_9_B				 (0xfffL<<19)
3863 
3864 #define BCE_RPM_RC_VALUE_MASK_9			0x0000194c
3865 #define BCE_RPM_RC_CNTL_10				0x00001950
3866 #define BCE_RPM_RC_CNTL_10_A				 (0x3ffffL<<0)
3867 #define BCE_RPM_RC_CNTL_10_B				 (0xfffL<<19)
3868 
3869 #define BCE_RPM_RC_VALUE_MASK_10			0x00001954
3870 #define BCE_RPM_RC_CNTL_11				0x00001958
3871 #define BCE_RPM_RC_CNTL_11_A				 (0x3ffffL<<0)
3872 #define BCE_RPM_RC_CNTL_11_B				 (0xfffL<<19)
3873 
3874 #define BCE_RPM_RC_VALUE_MASK_11			0x0000195c
3875 #define BCE_RPM_RC_CNTL_12				0x00001960
3876 #define BCE_RPM_RC_CNTL_12_A				 (0x3ffffL<<0)
3877 #define BCE_RPM_RC_CNTL_12_B				 (0xfffL<<19)
3878 
3879 #define BCE_RPM_RC_VALUE_MASK_12			0x00001964
3880 #define BCE_RPM_RC_CNTL_13				0x00001968
3881 #define BCE_RPM_RC_CNTL_13_A				 (0x3ffffL<<0)
3882 #define BCE_RPM_RC_CNTL_13_B				 (0xfffL<<19)
3883 
3884 #define BCE_RPM_RC_VALUE_MASK_13			0x0000196c
3885 #define BCE_RPM_RC_CNTL_14				0x00001970
3886 #define BCE_RPM_RC_CNTL_14_A				 (0x3ffffL<<0)
3887 #define BCE_RPM_RC_CNTL_14_B				 (0xfffL<<19)
3888 
3889 #define BCE_RPM_RC_VALUE_MASK_14			0x00001974
3890 #define BCE_RPM_RC_CNTL_15				0x00001978
3891 #define BCE_RPM_RC_CNTL_15_A				 (0x3ffffL<<0)
3892 #define BCE_RPM_RC_CNTL_15_B				 (0xfffL<<19)
3893 
3894 #define BCE_RPM_RC_VALUE_MASK_15			0x0000197c
3895 #define BCE_RPM_RC_CONFIG				0x00001980
3896 #define BCE_RPM_RC_CONFIG_RULE_ENABLE			 (0xffffL<<0)
3897 #define BCE_RPM_RC_CONFIG_DEF_CLASS			 (0x7L<<24)
3898 
3899 #define BCE_RPM_DEBUG0					0x00001984
3900 #define BCE_RPM_DEBUG0_FM_BCNT				 (0xffffL<<0)
3901 #define BCE_RPM_DEBUG0_T_DATA_OFST_VLD			 (1L<<16)
3902 #define BCE_RPM_DEBUG0_T_UDP_OFST_VLD			 (1L<<17)
3903 #define BCE_RPM_DEBUG0_T_TCP_OFST_VLD			 (1L<<18)
3904 #define BCE_RPM_DEBUG0_T_IP_OFST_VLD			 (1L<<19)
3905 #define BCE_RPM_DEBUG0_IP_MORE_FRGMT			 (1L<<20)
3906 #define BCE_RPM_DEBUG0_T_IP_NO_TCP_UDP_HDR		 (1L<<21)
3907 #define BCE_RPM_DEBUG0_LLC_SNAP			 (1L<<22)
3908 #define BCE_RPM_DEBUG0_FM_STARTED			 (1L<<23)
3909 #define BCE_RPM_DEBUG0_DONE				 (1L<<24)
3910 #define BCE_RPM_DEBUG0_WAIT_4_DONE			 (1L<<25)
3911 #define BCE_RPM_DEBUG0_USE_TPBUF_CKSUM			 (1L<<26)
3912 #define BCE_RPM_DEBUG0_RX_NO_PSD_HDR_CKSUM		 (1L<<27)
3913 #define BCE_RPM_DEBUG0_IGNORE_VLAN			 (1L<<28)
3914 #define BCE_RPM_DEBUG0_RP_ENA_ACTIVE			 (1L<<31)
3915 
3916 #define BCE_RPM_DEBUG1					0x00001988
3917 #define BCE_RPM_DEBUG1_FSM_CUR_ST			 (0xffffL<<0)
3918 #define BCE_RPM_DEBUG1_FSM_CUR_ST_IDLE			 (0L<<0)
3919 #define BCE_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B6_ALL		 (1L<<0)
3920 #define BCE_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B2_IPLLC	 (2L<<0)
3921 #define BCE_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B6_IP		 (4L<<0)
3922 #define BCE_RPM_DEBUG1_FSM_CUR_ST_ETYPE_B2_IP		 (8L<<0)
3923 #define BCE_RPM_DEBUG1_FSM_CUR_ST_IP_START		 (16L<<0)
3924 #define BCE_RPM_DEBUG1_FSM_CUR_ST_IP			 (32L<<0)
3925 #define BCE_RPM_DEBUG1_FSM_CUR_ST_TCP			 (64L<<0)
3926 #define BCE_RPM_DEBUG1_FSM_CUR_ST_UDP			 (128L<<0)
3927 #define BCE_RPM_DEBUG1_FSM_CUR_ST_AH			 (256L<<0)
3928 #define BCE_RPM_DEBUG1_FSM_CUR_ST_ESP			 (512L<<0)
3929 #define BCE_RPM_DEBUG1_FSM_CUR_ST_ESP_PAYLOAD		 (1024L<<0)
3930 #define BCE_RPM_DEBUG1_FSM_CUR_ST_DATA			 (2048L<<0)
3931 #define BCE_RPM_DEBUG1_FSM_CUR_ST_ADD_CARRY		 (0x2000L<<0)
3932 #define BCE_RPM_DEBUG1_FSM_CUR_ST_ADD_CARRYOUT		 (0x4000L<<0)
3933 #define BCE_RPM_DEBUG1_FSM_CUR_ST_LATCH_RESULT		 (0x8000L<<0)
3934 #define BCE_RPM_DEBUG1_HDR_BCNT			 (0x7ffL<<16)
3935 #define BCE_RPM_DEBUG1_UNKNOWN_ETYPE_D			 (1L<<28)
3936 #define BCE_RPM_DEBUG1_VLAN_REMOVED_D2			 (1L<<29)
3937 #define BCE_RPM_DEBUG1_VLAN_REMOVED_D1			 (1L<<30)
3938 #define BCE_RPM_DEBUG1_EOF_0XTRA_WD			 (1L<<31)
3939 
3940 #define BCE_RPM_DEBUG2					0x0000198c
3941 #define BCE_RPM_DEBUG2_CMD_HIT_VEC			 (0xffffL<<0)
3942 #define BCE_RPM_DEBUG2_IP_BCNT				 (0xffL<<16)
3943 #define BCE_RPM_DEBUG2_THIS_CMD_M4			 (1L<<24)
3944 #define BCE_RPM_DEBUG2_THIS_CMD_M3			 (1L<<25)
3945 #define BCE_RPM_DEBUG2_THIS_CMD_M2			 (1L<<26)
3946 #define BCE_RPM_DEBUG2_THIS_CMD_M1			 (1L<<27)
3947 #define BCE_RPM_DEBUG2_IPIPE_EMPTY			 (1L<<28)
3948 #define BCE_RPM_DEBUG2_FM_DISCARD			 (1L<<29)
3949 #define BCE_RPM_DEBUG2_LAST_RULE_IN_FM_D2		 (1L<<30)
3950 #define BCE_RPM_DEBUG2_LAST_RULE_IN_FM_D1		 (1L<<31)
3951 
3952 #define BCE_RPM_DEBUG3					0x00001990
3953 #define BCE_RPM_DEBUG3_AVAIL_MBUF_PTR			 (0x1ffL<<0)
3954 #define BCE_RPM_DEBUG3_RDE_RLUPQ_WR_REQ_INT		 (1L<<9)
3955 #define BCE_RPM_DEBUG3_RDE_RBUF_WR_LAST_INT		 (1L<<10)
3956 #define BCE_RPM_DEBUG3_RDE_RBUF_WR_REQ_INT		 (1L<<11)
3957 #define BCE_RPM_DEBUG3_RDE_RBUF_FREE_REQ		 (1L<<12)
3958 #define BCE_RPM_DEBUG3_RDE_RBUF_ALLOC_REQ		 (1L<<13)
3959 #define BCE_RPM_DEBUG3_DFSM_MBUF_NOTAVAIL		 (1L<<14)
3960 #define BCE_RPM_DEBUG3_RBUF_RDE_SOF_DROP		 (1L<<15)
3961 #define BCE_RPM_DEBUG3_DFIFO_VLD_ENTRY_CT		 (0xfL<<16)
3962 #define BCE_RPM_DEBUG3_RDE_SRC_FIFO_ALMFULL		 (1L<<21)
3963 #define BCE_RPM_DEBUG3_DROP_NXT_VLD			 (1L<<22)
3964 #define BCE_RPM_DEBUG3_DROP_NXT			 (1L<<23)
3965 #define BCE_RPM_DEBUG3_FTQ_FSM				 (0x3L<<24)
3966 #define BCE_RPM_DEBUG3_FTQ_FSM_IDLE			 (0x0L<<24)
3967 #define BCE_RPM_DEBUG3_FTQ_FSM_WAIT_ACK		 (0x1L<<24)
3968 #define BCE_RPM_DEBUG3_FTQ_FSM_WAIT_FREE		 (0x2L<<24)
3969 #define BCE_RPM_DEBUG3_MBWRITE_FSM			 (0x3L<<26)
3970 #define BCE_RPM_DEBUG3_MBWRITE_FSM_WAIT_SOF		 (0x0L<<26)
3971 #define BCE_RPM_DEBUG3_MBWRITE_FSM_GET_MBUF		 (0x1L<<26)
3972 #define BCE_RPM_DEBUG3_MBWRITE_FSM_DMA_DATA		 (0x2L<<26)
3973 #define BCE_RPM_DEBUG3_MBWRITE_FSM_WAIT_DATA		 (0x3L<<26)
3974 #define BCE_RPM_DEBUG3_MBWRITE_FSM_WAIT_EOF		 (0x4L<<26)
3975 #define BCE_RPM_DEBUG3_MBWRITE_FSM_WAIT_MF_ACK		 (0x5L<<26)
3976 #define BCE_RPM_DEBUG3_MBWRITE_FSM_WAIT_DROP_NXT_VLD	 (0x6L<<26)
3977 #define BCE_RPM_DEBUG3_MBWRITE_FSM_DONE		 (0x7L<<26)
3978 #define BCE_RPM_DEBUG3_MBFREE_FSM			 (1L<<29)
3979 #define BCE_RPM_DEBUG3_MBFREE_FSM_IDLE			 (0L<<29)
3980 #define BCE_RPM_DEBUG3_MBFREE_FSM_WAIT_ACK		 (1L<<29)
3981 #define BCE_RPM_DEBUG3_MBALLOC_FSM			 (1L<<30)
3982 #define BCE_RPM_DEBUG3_MBALLOC_FSM_ET_MBUF		 (0x0L<<30)
3983 #define BCE_RPM_DEBUG3_MBALLOC_FSM_IVE_MBUF		 (0x1L<<30)
3984 #define BCE_RPM_DEBUG3_CCODE_EOF_ERROR			 (1L<<31)
3985 
3986 #define BCE_RPM_DEBUG4					0x00001994
3987 #define BCE_RPM_DEBUG4_DFSM_MBUF_CLUSTER		 (0x1ffffffL<<0)
3988 #define BCE_RPM_DEBUG4_DFIFO_CUR_CCODE			 (0x7L<<25)
3989 #define BCE_RPM_DEBUG4_MBWRITE_FSM			 (0x7L<<28)
3990 #define BCE_RPM_DEBUG4_DFIFO_EMPTY			 (1L<<31)
3991 
3992 #define BCE_RPM_DEBUG5					0x00001998
3993 #define BCE_RPM_DEBUG5_RDROP_WPTR			 (0x1fL<<0)
3994 #define BCE_RPM_DEBUG5_RDROP_ACPI_RPTR			 (0x1fL<<5)
3995 #define BCE_RPM_DEBUG5_RDROP_MC_RPTR			 (0x1fL<<10)
3996 #define BCE_RPM_DEBUG5_RDROP_RC_RPTR			 (0x1fL<<15)
3997 #define BCE_RPM_DEBUG5_RDROP_ACPI_EMPTY		 (1L<<20)
3998 #define BCE_RPM_DEBUG5_RDROP_MC_EMPTY			 (1L<<21)
3999 #define BCE_RPM_DEBUG5_RDROP_AEOF_VEC_AT_RDROP_MC_RPTR	 (1L<<22)
4000 #define BCE_RPM_DEBUG5_HOLDREG_WOL_DROP_INT		 (1L<<23)
4001 #define BCE_RPM_DEBUG5_HOLDREG_DISCARD			 (1L<<24)
4002 #define BCE_RPM_DEBUG5_HOLDREG_MBUF_NOTAVAIL		 (1L<<25)
4003 #define BCE_RPM_DEBUG5_HOLDREG_MC_EMPTY		 (1L<<26)
4004 #define BCE_RPM_DEBUG5_HOLDREG_RC_EMPTY		 (1L<<27)
4005 #define BCE_RPM_DEBUG5_HOLDREG_FC_EMPTY		 (1L<<28)
4006 #define BCE_RPM_DEBUG5_HOLDREG_ACPI_EMPTY		 (1L<<29)
4007 #define BCE_RPM_DEBUG5_HOLDREG_FULL_T			 (1L<<30)
4008 #define BCE_RPM_DEBUG5_HOLDREG_RD			 (1L<<31)
4009 
4010 #define BCE_RPM_DEBUG6					0x0000199c
4011 #define BCE_RPM_DEBUG6_ACPI_VEC			 (0xffffL<<0)
4012 #define BCE_RPM_DEBUG6_VEC				 (0xffffL<<16)
4013 
4014 #define BCE_RPM_DEBUG7					0x000019a0
4015 #define BCE_RPM_DEBUG7_RPM_DBG7_LAST_CRC		 (0xffffffffL<<0)
4016 
4017 #define BCE_RPM_DEBUG8					0x000019a4
4018 #define BCE_RPM_DEBUG8_PS_ACPI_FSM			 (0xfL<<0)
4019 #define BCE_RPM_DEBUG8_PS_ACPI_FSM_IDLE		 (0L<<0)
4020 #define BCE_RPM_DEBUG8_PS_ACPI_FSM_SOF_W1_ADDR		 (1L<<0)
4021 #define BCE_RPM_DEBUG8_PS_ACPI_FSM_SOF_W2_ADDR		 (2L<<0)
4022 #define BCE_RPM_DEBUG8_PS_ACPI_FSM_SOF_W3_ADDR		 (3L<<0)
4023 #define BCE_RPM_DEBUG8_PS_ACPI_FSM_SOF_WAIT_THBUF	 (4L<<0)
4024 #define BCE_RPM_DEBUG8_PS_ACPI_FSM_W3_DATA		 (5L<<0)
4025 #define BCE_RPM_DEBUG8_PS_ACPI_FSM_W0_ADDR		 (6L<<0)
4026 #define BCE_RPM_DEBUG8_PS_ACPI_FSM_W1_ADDR		 (7L<<0)
4027 #define BCE_RPM_DEBUG8_PS_ACPI_FSM_W2_ADDR		 (8L<<0)
4028 #define BCE_RPM_DEBUG8_PS_ACPI_FSM_W3_ADDR		 (9L<<0)
4029 #define BCE_RPM_DEBUG8_PS_ACPI_FSM_WAIT_THBUF		 (10L<<0)
4030 #define BCE_RPM_DEBUG8_COMPARE_AT_W0			 (1L<<4)
4031 #define BCE_RPM_DEBUG8_COMPARE_AT_W3_DATA		 (1L<<5)
4032 #define BCE_RPM_DEBUG8_COMPARE_AT_SOF_WAIT		 (1L<<6)
4033 #define BCE_RPM_DEBUG8_COMPARE_AT_SOF_W3		 (1L<<7)
4034 #define BCE_RPM_DEBUG8_COMPARE_AT_SOF_W2		 (1L<<8)
4035 #define BCE_RPM_DEBUG8_EOF_W_LTEQ6_VLDBYTES		 (1L<<9)
4036 #define BCE_RPM_DEBUG8_EOF_W_LTEQ4_VLDBYTES		 (1L<<10)
4037 #define BCE_RPM_DEBUG8_NXT_EOF_W_12_VLDBYTES		 (1L<<11)
4038 #define BCE_RPM_DEBUG8_EOF_DET				 (1L<<12)
4039 #define BCE_RPM_DEBUG8_SOF_DET				 (1L<<13)
4040 #define BCE_RPM_DEBUG8_WAIT_4_SOF			 (1L<<14)
4041 #define BCE_RPM_DEBUG8_ALL_DONE			 (1L<<15)
4042 #define BCE_RPM_DEBUG8_THBUF_ADDR			 (0x7fL<<16)
4043 #define BCE_RPM_DEBUG8_BYTE_CTR			 (0xffL<<24)
4044 
4045 #define BCE_RPM_DEBUG9					0x000019a8
4046 #define BCE_RPM_DEBUG9_OUTFIFO_COUNT			 (0x7L<<0)
4047 #define BCE_RPM_DEBUG9_RDE_ACPI_RDY			 (1L<<3)
4048 #define BCE_RPM_DEBUG9_VLD_RD_ENTRY_CT			 (0x7L<<4)
4049 #define BCE_RPM_DEBUG9_OUTFIFO_OVERRUN_OCCURRED	 (1L<<28)
4050 #define BCE_RPM_DEBUG9_INFIFO_OVERRUN_OCCURRED		 (1L<<29)
4051 #define BCE_RPM_DEBUG9_ACPI_MATCH_INT			 (1L<<30)
4052 #define BCE_RPM_DEBUG9_ACPI_ENABLE_SYN			 (1L<<31)
4053 
4054 #define BCE_RPM_ACPI_DBG_BUF_W00			0x000019c0
4055 #define BCE_RPM_ACPI_DBG_BUF_W01			0x000019c4
4056 #define BCE_RPM_ACPI_DBG_BUF_W02			0x000019c8
4057 #define BCE_RPM_ACPI_DBG_BUF_W03			0x000019cc
4058 #define BCE_RPM_ACPI_DBG_BUF_W10			0x000019d0
4059 #define BCE_RPM_ACPI_DBG_BUF_W11			0x000019d4
4060 #define BCE_RPM_ACPI_DBG_BUF_W12			0x000019d8
4061 #define BCE_RPM_ACPI_DBG_BUF_W13			0x000019dc
4062 #define BCE_RPM_ACPI_DBG_BUF_W20			0x000019e0
4063 #define BCE_RPM_ACPI_DBG_BUF_W21			0x000019e4
4064 #define BCE_RPM_ACPI_DBG_BUF_W22			0x000019e8
4065 #define BCE_RPM_ACPI_DBG_BUF_W23			0x000019ec
4066 #define BCE_RPM_ACPI_DBG_BUF_W30			0x000019f0
4067 #define BCE_RPM_ACPI_DBG_BUF_W31			0x000019f4
4068 #define BCE_RPM_ACPI_DBG_BUF_W32			0x000019f8
4069 #define BCE_RPM_ACPI_DBG_BUF_W33			0x000019fc
4070 
4071 
4072 /*
4073  *  rlup_reg definition
4074  *  offset: 0x2000
4075  */
4076 #define BCE_RLUP_FTQ_CMD					0x000023f8
4077 #define BCE_RLUP_FTQ_CTL					0x000023fc
4078 #define BCE_RLUP_FTQ_CTL_MAX_DEPTH			(0x3ffL<<12)
4079 #define BCE_RLUP_FTQ_CTL_CUR_DEPTH			(0x3ffL<<22)
4080 
4081 
4082 /*
4083  *  rv2pcsr_reg definition
4084  *  offset: 0x2400
4085  */
4086 #define BCE_RV2PCSR_FTQ_CMD					0x000027f8
4087 #define BCE_RV2PCSR_FTQ_CTL					0x000027fc
4088 #define BCE_RV2PCSR_FTQ_CTL_MAX_DEPTH		(0x3ffL<<12)
4089 #define BCE_RV2PCSR_FTQ_CTL_CUR_DEPTH		(0x3ffL<<22)
4090 
4091 
4092 /*
4093  *  rdma_reg definition
4094  *  offset: 0x2c00
4095  */
4096 #define BCE_RDMA_FTQ_CMD					0x00002ff8
4097 #define BCE_RDMA_FTQ_CTL					0x00002ffc
4098 #define BCE_RDMA_FTQ_CTL_MAX_DEPTH			(0x3ffL<<12)
4099 #define BCE_RDMA_FTQ_CTL_CUR_DEPTH			(0x3ffL<<22)
4100 
4101 
4102 
4103 /*
4104  *  timer_reg definition
4105  *  offset: 0x4400
4106  */
4107 
4108 #define BCE_TIMER_COMMAND					0x00004400
4109 #define BCE_TIMER_COMMAND_ENABLED			(1L<<0)
4110 
4111 #define BCE_TIMER_STATUS					0x00004404
4112 #define BCE_TIMER_STATUS_CMP_FTQ_WAIT 		(1L<<0)
4113 #define BCE_TIMER_STATUS_POLL_PASS_CNT		(1L<<8)
4114 #define BCE_TIMER_STATUS_TMR1_CNT			(1L<<9)
4115 #define BCE_TIMER_STATUS_TMR2_CNT			(1L<<10)
4116 #define BCE_TIMER_STATUS_TMR3_CNT			(1L<<11)
4117 #define BCE_TIMER_STATUS_TMR4_CNT			(1L<<12)
4118 #define BCE_TIMER_STATUS_TMR5_CNT			(1L<<13)
4119 
4120 #define BCE_TIMER_25MHZ_FREE_RUN			0x00004448
4121 
4122 
4123 /*
4124  *  tsch_reg definition
4125  *  offset: 0x4c00
4126  */
4127 
4128 #define BCE_TSCH_FTQ_CMD					0x00004ff8
4129 #define BCE_TSCH_FTQ_CTL					0x00004ffc
4130 #define BCE_TSCH_FTQ_CTL_MAX_DEPTH			(0x3ffL<<12)
4131 #define BCE_TSCH_FTQ_CTL_CUR_DEPTH			(0x3ffL<<22)
4132 
4133 
4134 
4135 /*
4136  *  rbuf_reg definition
4137  *  offset: 0x200000
4138  */
4139 #define BCE_RBUF_COMMAND				0x00200000
4140 #define BCE_RBUF_COMMAND_ENABLED			 (1L<<0)
4141 #define BCE_RBUF_COMMAND_FREE_INIT			 (1L<<1)
4142 #define BCE_RBUF_COMMAND_RAM_INIT			 (1L<<2)
4143 #define BCE_RBUF_COMMAND_OVER_FREE			 (1L<<4)
4144 #define BCE_RBUF_COMMAND_ALLOC_REQ			 (1L<<5)
4145 
4146 #define BCE_RBUF_STATUS1				0x00200004
4147 #define BCE_RBUF_STATUS1_FREE_COUNT			 (0x3ffL<<0)
4148 
4149 #define BCE_RBUF_STATUS2				0x00200008
4150 #define BCE_RBUF_STATUS2_FREE_TAIL			 (0x3ffL<<0)
4151 #define BCE_RBUF_STATUS2_FREE_HEAD			 (0x3ffL<<16)
4152 
4153 #define BCE_RBUF_CONFIG				0x0020000c
4154 #define BCE_RBUF_CONFIG_XOFF_TRIP			 (0x3ffL<<0)
4155 #define BCE_RBUF_CONFIG_XON_TRIP			 (0x3ffL<<16)
4156 
4157 #define BCE_RBUF_FW_BUF_ALLOC				0x00200010
4158 #define BCE_RBUF_FW_BUF_ALLOC_VALUE			 (0x1ffL<<7)
4159 
4160 #define BCE_RBUF_FW_BUF_FREE				0x00200014
4161 #define BCE_RBUF_FW_BUF_FREE_COUNT			 (0x7fL<<0)
4162 #define BCE_RBUF_FW_BUF_FREE_TAIL			 (0x1ffL<<7)
4163 #define BCE_RBUF_FW_BUF_FREE_HEAD			 (0x1ffL<<16)
4164 
4165 #define BCE_RBUF_FW_BUF_SEL				0x00200018
4166 #define BCE_RBUF_FW_BUF_SEL_COUNT			 (0x7fL<<0)
4167 #define BCE_RBUF_FW_BUF_SEL_TAIL			 (0x1ffL<<7)
4168 #define BCE_RBUF_FW_BUF_SEL_HEAD			 (0x1ffL<<16)
4169 
4170 #define BCE_RBUF_CONFIG2				0x0020001c
4171 #define BCE_RBUF_CONFIG2_MAC_DROP_TRIP			 (0x3ffL<<0)
4172 #define BCE_RBUF_CONFIG2_MAC_KEEP_TRIP			 (0x3ffL<<16)
4173 
4174 #define BCE_RBUF_CONFIG3				0x00200020
4175 #define BCE_RBUF_CONFIG3_CU_DROP_TRIP			 (0x3ffL<<0)
4176 #define BCE_RBUF_CONFIG3_CU_KEEP_TRIP			 (0x3ffL<<16)
4177 
4178 #define BCE_RBUF_PKT_DATA				0x00208000
4179 #define BCE_RBUF_CLIST_DATA				0x00210000
4180 #define BCE_RBUF_BUF_DATA				0x00220000
4181 
4182 
4183 /*
4184  *  rv2p_reg definition
4185  *  offset: 0x2800
4186  */
4187 #define BCE_RV2P_COMMAND				0x00002800
4188 #define BCE_RV2P_COMMAND_ENABLED			 (1L<<0)
4189 #define BCE_RV2P_COMMAND_PROC1_INTRPT			 (1L<<1)
4190 #define BCE_RV2P_COMMAND_PROC2_INTRPT			 (1L<<2)
4191 #define BCE_RV2P_COMMAND_ABORT0			 (1L<<4)
4192 #define BCE_RV2P_COMMAND_ABORT1			 (1L<<5)
4193 #define BCE_RV2P_COMMAND_ABORT2			 (1L<<6)
4194 #define BCE_RV2P_COMMAND_ABORT3			 (1L<<7)
4195 #define BCE_RV2P_COMMAND_ABORT4			 (1L<<8)
4196 #define BCE_RV2P_COMMAND_ABORT5			 (1L<<9)
4197 #define BCE_RV2P_COMMAND_PROC1_RESET			 (1L<<16)
4198 #define BCE_RV2P_COMMAND_PROC2_RESET			 (1L<<17)
4199 #define BCE_RV2P_COMMAND_CTXIF_RESET			 (1L<<18)
4200 
4201 #define BCE_RV2P_STATUS				0x00002804
4202 #define BCE_RV2P_STATUS_ALWAYS_0			 (1L<<0)
4203 #define BCE_RV2P_STATUS_RV2P_GEN_STAT0_CNT		 (1L<<8)
4204 #define BCE_RV2P_STATUS_RV2P_GEN_STAT1_CNT		 (1L<<9)
4205 #define BCE_RV2P_STATUS_RV2P_GEN_STAT2_CNT		 (1L<<10)
4206 #define BCE_RV2P_STATUS_RV2P_GEN_STAT3_CNT		 (1L<<11)
4207 #define BCE_RV2P_STATUS_RV2P_GEN_STAT4_CNT		 (1L<<12)
4208 #define BCE_RV2P_STATUS_RV2P_GEN_STAT5_CNT		 (1L<<13)
4209 
4210 #define BCE_RV2P_CONFIG				0x00002808
4211 #define BCE_RV2P_CONFIG_STALL_PROC1			 (1L<<0)
4212 #define BCE_RV2P_CONFIG_STALL_PROC2			 (1L<<1)
4213 #define BCE_RV2P_CONFIG_PROC1_STALL_ON_ABORT0		 (1L<<8)
4214 #define BCE_RV2P_CONFIG_PROC1_STALL_ON_ABORT1		 (1L<<9)
4215 #define BCE_RV2P_CONFIG_PROC1_STALL_ON_ABORT2		 (1L<<10)
4216 #define BCE_RV2P_CONFIG_PROC1_STALL_ON_ABORT3		 (1L<<11)
4217 #define BCE_RV2P_CONFIG_PROC1_STALL_ON_ABORT4		 (1L<<12)
4218 #define BCE_RV2P_CONFIG_PROC1_STALL_ON_ABORT5		 (1L<<13)
4219 #define BCE_RV2P_CONFIG_PROC2_STALL_ON_ABORT0		 (1L<<16)
4220 #define BCE_RV2P_CONFIG_PROC2_STALL_ON_ABORT1		 (1L<<17)
4221 #define BCE_RV2P_CONFIG_PROC2_STALL_ON_ABORT2		 (1L<<18)
4222 #define BCE_RV2P_CONFIG_PROC2_STALL_ON_ABORT3		 (1L<<19)
4223 #define BCE_RV2P_CONFIG_PROC2_STALL_ON_ABORT4		 (1L<<20)
4224 #define BCE_RV2P_CONFIG_PROC2_STALL_ON_ABORT5		 (1L<<21)
4225 #define BCE_RV2P_CONFIG_PAGE_SIZE			 (0xfL<<24)
4226 #define BCE_RV2P_CONFIG_PAGE_SIZE_256			 (0L<<24)
4227 #define BCE_RV2P_CONFIG_PAGE_SIZE_512			 (1L<<24)
4228 #define BCE_RV2P_CONFIG_PAGE_SIZE_1K			 (2L<<24)
4229 #define BCE_RV2P_CONFIG_PAGE_SIZE_2K			 (3L<<24)
4230 #define BCE_RV2P_CONFIG_PAGE_SIZE_4K			 (4L<<24)
4231 #define BCE_RV2P_CONFIG_PAGE_SIZE_8K			 (5L<<24)
4232 #define BCE_RV2P_CONFIG_PAGE_SIZE_16K			 (6L<<24)
4233 #define BCE_RV2P_CONFIG_PAGE_SIZE_32K			 (7L<<24)
4234 #define BCE_RV2P_CONFIG_PAGE_SIZE_64K			 (8L<<24)
4235 #define BCE_RV2P_CONFIG_PAGE_SIZE_128K			 (9L<<24)
4236 #define BCE_RV2P_CONFIG_PAGE_SIZE_256K			 (10L<<24)
4237 #define BCE_RV2P_CONFIG_PAGE_SIZE_512K			 (11L<<24)
4238 #define BCE_RV2P_CONFIG_PAGE_SIZE_1M			 (12L<<24)
4239 
4240 #define BCE_RV2P_GEN_BFR_ADDR_0			0x00002810
4241 #define BCE_RV2P_GEN_BFR_ADDR_0_VALUE			 (0xffffL<<16)
4242 
4243 #define BCE_RV2P_GEN_BFR_ADDR_1			0x00002814
4244 #define BCE_RV2P_GEN_BFR_ADDR_1_VALUE			 (0xffffL<<16)
4245 
4246 #define BCE_RV2P_GEN_BFR_ADDR_2			0x00002818
4247 #define BCE_RV2P_GEN_BFR_ADDR_2_VALUE			 (0xffffL<<16)
4248 
4249 #define BCE_RV2P_GEN_BFR_ADDR_3			0x0000281c
4250 #define BCE_RV2P_GEN_BFR_ADDR_3_VALUE			 (0xffffL<<16)
4251 
4252 #define BCE_RV2P_INSTR_HIGH				0x00002830
4253 #define BCE_RV2P_INSTR_HIGH_HIGH			 (0x1fL<<0)
4254 
4255 #define BCE_RV2P_INSTR_LOW				0x00002834
4256 #define BCE_RV2P_PROC1_ADDR_CMD			0x00002838
4257 #define BCE_RV2P_PROC1_ADDR_CMD_ADD			 (0x3ffL<<0)
4258 #define BCE_RV2P_PROC1_ADDR_CMD_RDWR			 (1L<<31)
4259 
4260 #define BCE_RV2P_PROC2_ADDR_CMD			0x0000283c
4261 #define BCE_RV2P_PROC2_ADDR_CMD_ADD			 (0x3ffL<<0)
4262 #define BCE_RV2P_PROC2_ADDR_CMD_RDWR			 (1L<<31)
4263 
4264 #define BCE_RV2P_PROC1_GRC_DEBUG			0x00002840
4265 #define BCE_RV2P_PROC2_GRC_DEBUG			0x00002844
4266 #define BCE_RV2P_GRC_PROC_DEBUG			0x00002848
4267 #define BCE_RV2P_DEBUG_VECT_PEEK			0x0000284c
4268 #define BCE_RV2P_DEBUG_VECT_PEEK_1_VALUE		 (0x7ffL<<0)
4269 #define BCE_RV2P_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
4270 #define BCE_RV2P_DEBUG_VECT_PEEK_1_SEL			 (0xfL<<12)
4271 #define BCE_RV2P_DEBUG_VECT_PEEK_2_VALUE		 (0x7ffL<<16)
4272 #define BCE_RV2P_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
4273 #define BCE_RV2P_DEBUG_VECT_PEEK_2_SEL			 (0xfL<<28)
4274 
4275 #define BCE_RV2P_PFTQ_DATA				0x00002b40
4276 #define BCE_RV2P_PFTQ_CMD				0x00002b78
4277 #define BCE_RV2P_PFTQ_CMD_OFFSET			 (0x3ffL<<0)
4278 #define BCE_RV2P_PFTQ_CMD_WR_TOP			 (1L<<10)
4279 #define BCE_RV2P_PFTQ_CMD_WR_TOP_0			 (0L<<10)
4280 #define BCE_RV2P_PFTQ_CMD_WR_TOP_1			 (1L<<10)
4281 #define BCE_RV2P_PFTQ_CMD_SFT_RESET			 (1L<<25)
4282 #define BCE_RV2P_PFTQ_CMD_RD_DATA			 (1L<<26)
4283 #define BCE_RV2P_PFTQ_CMD_ADD_INTERVEN			 (1L<<27)
4284 #define BCE_RV2P_PFTQ_CMD_ADD_DATA			 (1L<<28)
4285 #define BCE_RV2P_PFTQ_CMD_INTERVENE_CLR		 (1L<<29)
4286 #define BCE_RV2P_PFTQ_CMD_POP				 (1L<<30)
4287 #define BCE_RV2P_PFTQ_CMD_BUSY				 (1L<<31)
4288 
4289 #define BCE_RV2P_PFTQ_CTL				0x00002b7c
4290 #define BCE_RV2P_PFTQ_CTL_INTERVENE			 (1L<<0)
4291 #define BCE_RV2P_PFTQ_CTL_OVERFLOW			 (1L<<1)
4292 #define BCE_RV2P_PFTQ_CTL_FORCE_INTERVENE		 (1L<<2)
4293 #define BCE_RV2P_PFTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
4294 #define BCE_RV2P_PFTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
4295 
4296 #define BCE_RV2P_TFTQ_DATA				0x00002b80
4297 #define BCE_RV2P_TFTQ_CMD				0x00002bb8
4298 #define BCE_RV2P_TFTQ_CMD_OFFSET			 (0x3ffL<<0)
4299 #define BCE_RV2P_TFTQ_CMD_WR_TOP			 (1L<<10)
4300 #define BCE_RV2P_TFTQ_CMD_WR_TOP_0			 (0L<<10)
4301 #define BCE_RV2P_TFTQ_CMD_WR_TOP_1			 (1L<<10)
4302 #define BCE_RV2P_TFTQ_CMD_SFT_RESET			 (1L<<25)
4303 #define BCE_RV2P_TFTQ_CMD_RD_DATA			 (1L<<26)
4304 #define BCE_RV2P_TFTQ_CMD_ADD_INTERVEN			 (1L<<27)
4305 #define BCE_RV2P_TFTQ_CMD_ADD_DATA			 (1L<<28)
4306 #define BCE_RV2P_TFTQ_CMD_INTERVENE_CLR		 (1L<<29)
4307 #define BCE_RV2P_TFTQ_CMD_POP				 (1L<<30)
4308 #define BCE_RV2P_TFTQ_CMD_BUSY				 (1L<<31)
4309 
4310 #define BCE_RV2P_TFTQ_CTL				0x00002bbc
4311 #define BCE_RV2P_TFTQ_CTL_INTERVENE			 (1L<<0)
4312 #define BCE_RV2P_TFTQ_CTL_OVERFLOW			 (1L<<1)
4313 #define BCE_RV2P_TFTQ_CTL_FORCE_INTERVENE		 (1L<<2)
4314 #define BCE_RV2P_TFTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
4315 #define BCE_RV2P_TFTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
4316 
4317 #define BCE_RV2P_MFTQ_DATA				0x00002bc0
4318 #define BCE_RV2P_MFTQ_CMD				0x00002bf8
4319 #define BCE_RV2P_MFTQ_CMD_OFFSET			 (0x3ffL<<0)
4320 #define BCE_RV2P_MFTQ_CMD_WR_TOP			 (1L<<10)
4321 #define BCE_RV2P_MFTQ_CMD_WR_TOP_0			 (0L<<10)
4322 #define BCE_RV2P_MFTQ_CMD_WR_TOP_1			 (1L<<10)
4323 #define BCE_RV2P_MFTQ_CMD_SFT_RESET			 (1L<<25)
4324 #define BCE_RV2P_MFTQ_CMD_RD_DATA			 (1L<<26)
4325 #define BCE_RV2P_MFTQ_CMD_ADD_INTERVEN			 (1L<<27)
4326 #define BCE_RV2P_MFTQ_CMD_ADD_DATA			 (1L<<28)
4327 #define BCE_RV2P_MFTQ_CMD_INTERVENE_CLR		 (1L<<29)
4328 #define BCE_RV2P_MFTQ_CMD_POP				 (1L<<30)
4329 #define BCE_RV2P_MFTQ_CMD_BUSY				 (1L<<31)
4330 
4331 #define BCE_RV2P_MFTQ_CTL				0x00002bfc
4332 #define BCE_RV2P_MFTQ_CTL_INTERVENE			 (1L<<0)
4333 #define BCE_RV2P_MFTQ_CTL_OVERFLOW			 (1L<<1)
4334 #define BCE_RV2P_MFTQ_CTL_FORCE_INTERVENE		 (1L<<2)
4335 #define BCE_RV2P_MFTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
4336 #define BCE_RV2P_MFTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
4337 
4338 
4339 /*
4340  *  mq_reg definition
4341  *  offset: 0x3c00
4342  */
4343 #define BCE_MQ_COMMAND								0x00003c00
4344 #define BCE_MQ_COMMAND_ENABLED						(1L<<0)
4345 #define BCE_MQ_COMMAND_INIT							(1L<<1)
4346 #define BCE_MQ_COMMAND_OVERFLOW						(1L<<4)
4347 #define BCE_MQ_COMMAND_WR_ERROR						(1L<<5)
4348 #define BCE_MQ_COMMAND_RD_ERROR						(1L<<6)
4349 #define BCE_MQ_COMMAND_IDB_CFG_ERROR				(1L<<7)
4350 #define BCE_MQ_COMMAND_IDB_OVERFLOW					(1L<<10)
4351 #define BCE_MQ_COMMAND_NO_BIN_ERROR					(1L<<11)
4352 #define BCE_MQ_COMMAND_NO_MAP_ERROR					(1L<<12)
4353 
4354 #define BCE_MQ_STATUS								0x00003c04
4355 #define BCE_MQ_STATUS_CTX_ACCESS_STAT				(1L<<16)
4356 #define BCE_MQ_STATUS_CTX_ACCESS64_STAT				(1L<<17)
4357 #define BCE_MQ_STATUS_PCI_STALL_STAT				(1L<<18)
4358 #define BCE_MQ_STATUS_IDB_OFLOW_STAT				(1L<<19)
4359 
4360 #define BCE_MQ_CONFIG								0x00003c08
4361 #define BCE_MQ_CONFIG_TX_HIGH_PRI					(1L<<0)
4362 #define BCE_MQ_CONFIG_HALT_DIS						(1L<<1)
4363 #define BCE_MQ_CONFIG_BIN_MQ_MODE					(1L<<2)
4364 #define BCE_MQ_CONFIG_DIS_IDB_DROP					(1L<<3)
4365 #define BCE_MQ_CONFIG_KNL_BYP_BLK_SIZE				(0x7L<<4)
4366 #define BCE_MQ_CONFIG_KNL_BYP_BLK_SIZE_256			(0L<<4)
4367 #define BCE_MQ_CONFIG_KNL_BYP_BLK_SIZE_512			(1L<<4)
4368 #define BCE_MQ_CONFIG_KNL_BYP_BLK_SIZE_1K			(2L<<4)
4369 #define BCE_MQ_CONFIG_KNL_BYP_BLK_SIZE_2K			(3L<<4)
4370 #define BCE_MQ_CONFIG_KNL_BYP_BLK_SIZE_4K			(4L<<4)
4371 #define BCE_MQ_CONFIG_MAX_DEPTH						(0x7fL<<8)
4372 #define BCE_MQ_CONFIG_CUR_DEPTH						(0x7fL<<20)
4373 
4374 #define BCE_MQ_ENQUEUE1								0x00003c0c
4375 #define BCE_MQ_ENQUEUE1_OFFSET						(0x3fL<<2)
4376 #define BCE_MQ_ENQUEUE1_CID							(0x3fffL<<8)
4377 #define BCE_MQ_ENQUEUE1_BYTE_MASK					(0xfL<<24)
4378 #define BCE_MQ_ENQUEUE1_KNL_MODE					(1L<<28)
4379 
4380 #define BCE_MQ_ENQUEUE2								0x00003c10
4381 #define BCE_MQ_BAD_WR_ADDR							0x00003c14
4382 #define BCE_MQ_BAD_RD_ADDR							0x00003c18
4383 #define BCE_MQ_KNL_BYP_WIND_START					0x00003c1c
4384 #define BCE_MQ_KNL_BYP_WIND_START_VALUE				(0xfffffL<<12)
4385 
4386 #define BCE_MQ_KNL_WIND_END							0x00003c20
4387 #define BCE_MQ_KNL_WIND_END_VALUE					(0xffffffL<<8)
4388 
4389 #define BCE_MQ_KNL_WRITE_MASK1						0x00003c24
4390 #define BCE_MQ_KNL_TX_MASK1							0x00003c28
4391 #define BCE_MQ_KNL_CMD_MASK1						0x00003c2c
4392 #define BCE_MQ_KNL_COND_ENQUEUE_MASK1				0x00003c30
4393 #define BCE_MQ_KNL_RX_V2P_MASK1						0x00003c34
4394 #define BCE_MQ_KNL_WRITE_MASK2						0x00003c38
4395 #define BCE_MQ_KNL_TX_MASK2							0x00003c3c
4396 #define BCE_MQ_KNL_CMD_MASK2						0x00003c40
4397 #define BCE_MQ_KNL_COND_ENQUEUE_MASK2				0x00003c44
4398 #define BCE_MQ_KNL_RX_V2P_MASK2						0x00003c48
4399 #define BCE_MQ_KNL_BYP_WRITE_MASK1					0x00003c4c
4400 #define BCE_MQ_KNL_BYP_TX_MASK1						0x00003c50
4401 #define BCE_MQ_KNL_BYP_CMD_MASK1					0x00003c54
4402 #define BCE_MQ_KNL_BYP_COND_ENQUEUE_MASK1			0x00003c58
4403 #define BCE_MQ_KNL_BYP_RX_V2P_MASK1					0x00003c5c
4404 #define BCE_MQ_KNL_BYP_WRITE_MASK2					0x00003c60
4405 #define BCE_MQ_KNL_BYP_TX_MASK2						0x00003c64
4406 #define BCE_MQ_KNL_BYP_CMD_MASK2					0x00003c68
4407 #define BCE_MQ_KNL_BYP_COND_ENQUEUE_MASK2			0x00003c6c
4408 #define BCE_MQ_KNL_BYP_RX_V2P_MASK2					0x00003c70
4409 #define BCE_MQ_MEM_WR_ADDR							0x00003c74
4410 #define BCE_MQ_MEM_WR_ADDR_VALUE					(0x3fL<<0)
4411 
4412 #define BCE_MQ_MEM_WR_DATA0							0x00003c78
4413 #define BCE_MQ_MEM_WR_DATA0_VALUE					(0xffffffffL<<0)
4414 
4415 #define BCE_MQ_MEM_WR_DATA1							0x00003c7c
4416 #define BCE_MQ_MEM_WR_DATA1_VALUE					(0xffffffffL<<0)
4417 
4418 #define BCE_MQ_MEM_WR_DATA2							0x00003c80
4419 #define BCE_MQ_MEM_WR_DATA2_VALUE					(0x3fffffffL<<0)
4420 #define BCE_MQ_MEM_WR_DATA2_VALUE_XI				(0x7fffffffL<<0)
4421 
4422 #define BCE_MQ_MEM_RD_ADDR							0x00003c84
4423 #define BCE_MQ_MEM_RD_ADDR_VALUE					(0x3fL<<0)
4424 
4425 #define BCE_MQ_MEM_RD_DATA0							0x00003c88
4426 #define BCE_MQ_MEM_RD_DATA0_VALUE					(0xffffffffL<<0)
4427 
4428 #define BCE_MQ_MEM_RD_DATA1							0x00003c8c
4429 #define BCE_MQ_MEM_RD_DATA1_VALUE					(0xffffffffL<<0)
4430 
4431 #define BCE_MQ_MEM_RD_DATA2							0x00003c90
4432 #define BCE_MQ_MEM_RD_DATA2_VALUE					(0x3fffffffL<<0)
4433 #define BCE_MQ_MEM_RD_DATA2_VALUE_XI				(0x7fffffffL<<0)
4434 
4435 #define BCE_MQ_CONFIG2								0x00003d00
4436 #define BCE_MQ_CONFIG2_CONT_SZ						(0x7L<<4)
4437 #define BCE_MQ_CONFIG2_FIRST_L4L5					(0x1fL<<8)
4438 
4439 #define BCE_MQ_MAP_L2_3								0x00003d2c
4440 #define BCE_MQ_MAP_L2_3_MQ_OFFSET					(0xffL<<0)
4441 #define BCE_MQ_MAP_L2_3_SZ							(0x3L<<8)
4442 #define BCE_MQ_MAP_L2_3_CTX_OFFSET					(0x2ffL<<10)
4443 #define BCE_MQ_MAP_L2_3_BIN_OFFSET					(0x7L<<23)
4444 #define BCE_MQ_MAP_L2_3_ARM							(0x3L<<26)
4445 #define BCE_MQ_MAP_L2_3_ENA							(0x1L<<31)
4446 #define BCE_MQ_MAP_L2_3_DEFAULT						0x82004646
4447 
4448 #define BCE_MQ_MAP_L2_5								0x00003d34
4449 #define BCE_MQ_MAP_L2_5_MQ_OFFSET					(0xffL<<0)
4450 #define BCE_MQ_MAP_L2_5_SZ							(0x3L<<8)
4451 #define BCE_MQ_MAP_L2_5_CTX_OFFSET					(0x2ffL<<10)
4452 #define BCE_MQ_MAP_L2_5_BIN_OFFSET					(0x7L<<23)
4453 #define BCE_MQ_MAP_L2_5_ARM							(0x3L<<26)
4454 #define BCE_MQ_MAP_L2_5_ENA							(0x1L<<31)
4455 #define BCE_MQ_MAP_L2_5_DEFAULT						0x83000b08
4456 
4457 
4458 /*
4459  *  csch_reg definition
4460  *  offset: 0x4000
4461  */
4462 #define BCE_CSCH_COMMAND				0x00004000
4463 #define BCE_CSCH_CH_FTQ_CMD				0x000043f8
4464 #define BCE_CSCH_CH_FTQ_CTL				0x000043fc
4465 #define BCE_CSCH_CH_FTQ_CTL_MAX_DEPTH			(0x3ffL<<12)
4466 #define BCE_CSCH_CH_FTQ_CTL_CUR_DEPTH			(0x3ffL<<22)
4467 
4468 
4469 /*
4470  *  tbdr_reg definition
4471  *  offset: 0x5000
4472  */
4473 #define BCE_TBDR_COMMAND				0x00005000
4474 #define BCE_TBDR_COMMAND_ENABLE				(1L<<0)
4475 #define BCE_TBDR_COMMAND_SOFT_RST			(1L<<1)
4476 #define BCE_TBDR_COMMAND_MSTR_ABORT			(1L<<4)
4477 
4478 #define BCE_TBDR_STATUS					0x00005004
4479 #define BCE_TBDR_STATUS_DMA_WAIT			(1L<<0)
4480 #define BCE_TBDR_STATUS_FTQ_WAIT			(1L<<1)
4481 #define BCE_TBDR_STATUS_FIFO_OVERFLOW			(1L<<2)
4482 #define BCE_TBDR_STATUS_FIFO_UNDERFLOW			(1L<<3)
4483 #define BCE_TBDR_STATUS_SEARCHMISS_ERROR		(1L<<4)
4484 #define BCE_TBDR_STATUS_FTQ_ENTRY_CNT			(1L<<5)
4485 #define BCE_TBDR_STATUS_BURST_CNT			(1L<<6)
4486 
4487 #define BCE_TBDR_CONFIG					0x00005008
4488 #define BCE_TBDR_CONFIG_MAX_BDS				(0xffL<<0)
4489 #define BCE_TBDR_CONFIG_SWAP_MODE			(1L<<8)
4490 #define BCE_TBDR_CONFIG_PRIORITY			(1L<<9)
4491 #define BCE_TBDR_CONFIG_CACHE_NEXT_PAGE_PTRS		(1L<<10)
4492 #define BCE_TBDR_CONFIG_PAGE_SIZE			(0xfL<<24)
4493 #define BCE_TBDR_CONFIG_PAGE_SIZE_256			(0L<<24)
4494 #define BCE_TBDR_CONFIG_PAGE_SIZE_512			(1L<<24)
4495 #define BCE_TBDR_CONFIG_PAGE_SIZE_1K			(2L<<24)
4496 #define BCE_TBDR_CONFIG_PAGE_SIZE_2K			(3L<<24)
4497 #define BCE_TBDR_CONFIG_PAGE_SIZE_4K			(4L<<24)
4498 #define BCE_TBDR_CONFIG_PAGE_SIZE_8K			(5L<<24)
4499 #define BCE_TBDR_CONFIG_PAGE_SIZE_16K			(6L<<24)
4500 #define BCE_TBDR_CONFIG_PAGE_SIZE_32K			(7L<<24)
4501 #define BCE_TBDR_CONFIG_PAGE_SIZE_64K			(8L<<24)
4502 #define BCE_TBDR_CONFIG_PAGE_SIZE_128K			(9L<<24)
4503 #define BCE_TBDR_CONFIG_PAGE_SIZE_256K			(10L<<24)
4504 #define BCE_TBDR_CONFIG_PAGE_SIZE_512K			(11L<<24)
4505 #define BCE_TBDR_CONFIG_PAGE_SIZE_1M			(12L<<24)
4506 
4507 #define BCE_TBDR_DEBUG_VECT_PEEK			0x0000500c
4508 #define BCE_TBDR_DEBUG_VECT_PEEK_1_VALUE		(0x7ffL<<0)
4509 #define BCE_TBDR_DEBUG_VECT_PEEK_1_PEEK_EN		(1L<<11)
4510 #define BCE_TBDR_DEBUG_VECT_PEEK_1_SEL			(0xfL<<12)
4511 #define BCE_TBDR_DEBUG_VECT_PEEK_2_VALUE		(0x7ffL<<16)
4512 #define BCE_TBDR_DEBUG_VECT_PEEK_2_PEEK_EN		(1L<<27)
4513 #define BCE_TBDR_DEBUG_VECT_PEEK_2_SEL			(0xfL<<28)
4514 
4515 #define BCE_TBDR_FTQ_DATA				0x000053c0
4516 #define BCE_TBDR_FTQ_CMD				0x000053f8
4517 #define BCE_TBDR_FTQ_CMD_OFFSET				(0x3ffL<<0)
4518 #define BCE_TBDR_FTQ_CMD_WR_TOP				(1L<<10)
4519 #define BCE_TBDR_FTQ_CMD_WR_TOP_0			(0L<<10)
4520 #define BCE_TBDR_FTQ_CMD_WR_TOP_1			(1L<<10)
4521 #define BCE_TBDR_FTQ_CMD_SFT_RESET			(1L<<25)
4522 #define BCE_TBDR_FTQ_CMD_RD_DATA			(1L<<26)
4523 #define BCE_TBDR_FTQ_CMD_ADD_INTERVEN			(1L<<27)
4524 #define BCE_TBDR_FTQ_CMD_ADD_DATA			(1L<<28)
4525 #define BCE_TBDR_FTQ_CMD_INTERVENE_CLR			(1L<<29)
4526 #define BCE_TBDR_FTQ_CMD_POP				(1L<<30)
4527 #define BCE_TBDR_FTQ_CMD_BUSY				(1L<<31)
4528 
4529 #define BCE_TBDR_FTQ_CTL				0x000053fc
4530 #define BCE_TBDR_FTQ_CTL_INTERVENE			(1L<<0)
4531 #define BCE_TBDR_FTQ_CTL_OVERFLOW			(1L<<1)
4532 #define BCE_TBDR_FTQ_CTL_FORCE_INTERVENE		(1L<<2)
4533 #define BCE_TBDR_FTQ_CTL_MAX_DEPTH			(0x3ffL<<12)
4534 #define BCE_TBDR_FTQ_CTL_CUR_DEPTH			(0x3ffL<<22)
4535 
4536 
4537 /*
4538  *  tdma_reg definition
4539  *  offset: 0x5c00
4540  */
4541 #define BCE_TDMA_COMMAND				0x00005c00
4542 #define BCE_TDMA_COMMAND_ENABLED			 (1L<<0)
4543 #define BCE_TDMA_COMMAND_MASTER_ABORT			 (1L<<4)
4544 #define BCE_TDMA_COMMAND_BAD_L2_LENGTH_ABORT		 (1L<<7)
4545 
4546 #define BCE_TDMA_STATUS					0x00005c04
4547 #define BCE_TDMA_STATUS_DMA_WAIT			 (1L<<0)
4548 #define BCE_TDMA_STATUS_PAYLOAD_WAIT			 (1L<<1)
4549 #define BCE_TDMA_STATUS_PATCH_FTQ_WAIT			 (1L<<2)
4550 #define BCE_TDMA_STATUS_LOCK_WAIT			 (1L<<3)
4551 #define BCE_TDMA_STATUS_FTQ_ENTRY_CNT			 (1L<<16)
4552 #define BCE_TDMA_STATUS_BURST_CNT			 (1L<<17)
4553 
4554 #define BCE_TDMA_CONFIG					0x00005c08
4555 #define BCE_TDMA_CONFIG_ONE_DMA				 (1L<<0)
4556 #define BCE_TDMA_CONFIG_ONE_RECORD			 (1L<<1)
4557 #define BCE_TDMA_CONFIG_LIMIT_SZ			 (0xfL<<4)
4558 #define BCE_TDMA_CONFIG_LIMIT_SZ_64			 (0L<<4)
4559 #define BCE_TDMA_CONFIG_LIMIT_SZ_128			 (0x4L<<4)
4560 #define BCE_TDMA_CONFIG_LIMIT_SZ_256			 (0x6L<<4)
4561 #define BCE_TDMA_CONFIG_LIMIT_SZ_512			 (0x8L<<4)
4562 #define BCE_TDMA_CONFIG_LINE_SZ				 (0xfL<<8)
4563 #define BCE_TDMA_CONFIG_LINE_SZ_64			 (0L<<8)
4564 #define BCE_TDMA_CONFIG_LINE_SZ_128			 (4L<<8)
4565 #define BCE_TDMA_CONFIG_LINE_SZ_256			 (6L<<8)
4566 #define BCE_TDMA_CONFIG_LINE_SZ_512			 (8L<<8)
4567 #define BCE_TDMA_CONFIG_ALIGN_ENA			 (1L<<15)
4568 #define BCE_TDMA_CONFIG_CHK_L2_BD			 (1L<<16)
4569 #define BCE_TDMA_CONFIG_FIFO_CMP			 (0xfL<<20)
4570 
4571 #define BCE_TDMA_PAYLOAD_PROD				0x00005c0c
4572 #define BCE_TDMA_PAYLOAD_PROD_VALUE			 (0x1fffL<<3)
4573 
4574 #define BCE_TDMA_DBG_WATCHDOG				0x00005c10
4575 #define BCE_TDMA_DBG_TRIGGER				0x00005c14
4576 #define BCE_TDMA_DMAD_FSM				0x00005c80
4577 #define BCE_TDMA_DMAD_FSM_BD_INVLD			 (1L<<0)
4578 #define BCE_TDMA_DMAD_FSM_PUSH				 (0xfL<<4)
4579 #define BCE_TDMA_DMAD_FSM_ARB_TBDC			 (0x3L<<8)
4580 #define BCE_TDMA_DMAD_FSM_ARB_CTX			 (1L<<12)
4581 #define BCE_TDMA_DMAD_FSM_DR_INTF			 (1L<<16)
4582 #define BCE_TDMA_DMAD_FSM_DMAD				 (0x7L<<20)
4583 #define BCE_TDMA_DMAD_FSM_BD				 (0xfL<<24)
4584 
4585 #define BCE_TDMA_DMAD_STATUS				0x00005c84
4586 #define BCE_TDMA_DMAD_STATUS_RHOLD_PUSH_ENTRY		 (0x3L<<0)
4587 #define BCE_TDMA_DMAD_STATUS_RHOLD_DMAD_ENTRY		 (0x3L<<4)
4588 #define BCE_TDMA_DMAD_STATUS_RHOLD_BD_ENTRY		 (0x3L<<8)
4589 #define BCE_TDMA_DMAD_STATUS_IFTQ_ENUM			 (0xfL<<12)
4590 
4591 #define BCE_TDMA_DR_INTF_FSM				0x00005c88
4592 #define BCE_TDMA_DR_INTF_FSM_L2_COMP			 (0x3L<<0)
4593 #define BCE_TDMA_DR_INTF_FSM_TPATQ			 (0x7L<<4)
4594 #define BCE_TDMA_DR_INTF_FSM_TPBUF			 (0x3L<<8)
4595 #define BCE_TDMA_DR_INTF_FSM_DR_BUF			 (0x7L<<12)
4596 #define BCE_TDMA_DR_INTF_FSM_DMAD			 (0x7L<<16)
4597 
4598 #define BCE_TDMA_DR_INTF_STATUS				0x00005c8c
4599 #define BCE_TDMA_DR_INTF_STATUS_HOLE_PHASE		 (0x7L<<0)
4600 #define BCE_TDMA_DR_INTF_STATUS_DATA_AVAIL		 (0x3L<<4)
4601 #define BCE_TDMA_DR_INTF_STATUS_SHIFT_ADDR		 (0x7L<<8)
4602 #define BCE_TDMA_DR_INTF_STATUS_NXT_PNTR		 (0xfL<<12)
4603 #define BCE_TDMA_DR_INTF_STATUS_BYTE_COUNT		 (0x7L<<16)
4604 
4605 #define BCE_TDMA_FTQ_DATA				0x00005fc0
4606 #define BCE_TDMA_FTQ_CMD				0x00005ff8
4607 #define BCE_TDMA_FTQ_CMD_OFFSET				 (0x3ffL<<0)
4608 #define BCE_TDMA_FTQ_CMD_WR_TOP				 (1L<<10)
4609 #define BCE_TDMA_FTQ_CMD_WR_TOP_0			 (0L<<10)
4610 #define BCE_TDMA_FTQ_CMD_WR_TOP_1			 (1L<<10)
4611 #define BCE_TDMA_FTQ_CMD_SFT_RESET			 (1L<<25)
4612 #define BCE_TDMA_FTQ_CMD_RD_DATA			 (1L<<26)
4613 #define BCE_TDMA_FTQ_CMD_ADD_INTERVEN			 (1L<<27)
4614 #define BCE_TDMA_FTQ_CMD_ADD_DATA			 (1L<<28)
4615 #define BCE_TDMA_FTQ_CMD_INTERVENE_CLR			 (1L<<29)
4616 #define BCE_TDMA_FTQ_CMD_POP				 (1L<<30)
4617 #define BCE_TDMA_FTQ_CMD_BUSY				 (1L<<31)
4618 
4619 #define BCE_TDMA_FTQ_CTL				0x00005ffc
4620 #define BCE_TDMA_FTQ_CTL_INTERVENE			 (1L<<0)
4621 #define BCE_TDMA_FTQ_CTL_OVERFLOW			 (1L<<1)
4622 #define BCE_TDMA_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
4623 #define BCE_TDMA_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
4624 #define BCE_TDMA_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
4625 
4626 
4627 /*
4628  *  nvm_reg definition
4629  *  offset: 0x6400
4630  */
4631 #define BCE_NVM_COMMAND					0x00006400
4632 #define BCE_NVM_COMMAND_RST				 (1L<<0)
4633 #define BCE_NVM_COMMAND_DONE				 (1L<<3)
4634 #define BCE_NVM_COMMAND_DOIT				 (1L<<4)
4635 #define BCE_NVM_COMMAND_WR				 (1L<<5)
4636 #define BCE_NVM_COMMAND_ERASE				 (1L<<6)
4637 #define BCE_NVM_COMMAND_FIRST				 (1L<<7)
4638 #define BCE_NVM_COMMAND_LAST				 (1L<<8)
4639 #define BCE_NVM_COMMAND_WREN				 (1L<<16)
4640 #define BCE_NVM_COMMAND_WRDI				 (1L<<17)
4641 #define BCE_NVM_COMMAND_EWSR				 (1L<<18)
4642 #define BCE_NVM_COMMAND_WRSR				 (1L<<19)
4643 
4644 #define BCE_NVM_STATUS					0x00006404
4645 #define BCE_NVM_STATUS_PI_FSM_STATE			 (0xfL<<0)
4646 #define BCE_NVM_STATUS_EE_FSM_STATE			 (0xfL<<4)
4647 #define BCE_NVM_STATUS_EQ_FSM_STATE			 (0xfL<<8)
4648 
4649 #define BCE_NVM_WRITE					0x00006408
4650 #define BCE_NVM_WRITE_NVM_WRITE_VALUE			 (0xffffffffL<<0)
4651 #define BCE_NVM_WRITE_NVM_WRITE_VALUE_BIT_BANG		 (0L<<0)
4652 #define BCE_NVM_WRITE_NVM_WRITE_VALUE_EECLK		 (1L<<0)
4653 #define BCE_NVM_WRITE_NVM_WRITE_VALUE_EEDATA		 (2L<<0)
4654 #define BCE_NVM_WRITE_NVM_WRITE_VALUE_SCLK		 (4L<<0)
4655 #define BCE_NVM_WRITE_NVM_WRITE_VALUE_CS_B		 (8L<<0)
4656 #define BCE_NVM_WRITE_NVM_WRITE_VALUE_SO		 (16L<<0)
4657 #define BCE_NVM_WRITE_NVM_WRITE_VALUE_SI		 (32L<<0)
4658 
4659 #define BCE_NVM_ADDR					0x0000640c
4660 #define BCE_NVM_ADDR_NVM_ADDR_VALUE			 (0xffffffL<<0)
4661 #define BCE_NVM_ADDR_NVM_ADDR_VALUE_BIT_BANG		 (0L<<0)
4662 #define BCE_NVM_ADDR_NVM_ADDR_VALUE_EECLK		 (1L<<0)
4663 #define BCE_NVM_ADDR_NVM_ADDR_VALUE_EEDATA		 (2L<<0)
4664 #define BCE_NVM_ADDR_NVM_ADDR_VALUE_SCLK		 (4L<<0)
4665 #define BCE_NVM_ADDR_NVM_ADDR_VALUE_CS_B		 (8L<<0)
4666 #define BCE_NVM_ADDR_NVM_ADDR_VALUE_SO			 (16L<<0)
4667 #define BCE_NVM_ADDR_NVM_ADDR_VALUE_SI			 (32L<<0)
4668 
4669 #define BCE_NVM_READ					0x00006410
4670 #define BCE_NVM_READ_NVM_READ_VALUE			 (0xffffffffL<<0)
4671 #define BCE_NVM_READ_NVM_READ_VALUE_BIT_BANG		 (0L<<0)
4672 #define BCE_NVM_READ_NVM_READ_VALUE_EECLK		 (1L<<0)
4673 #define BCE_NVM_READ_NVM_READ_VALUE_EEDATA		 (2L<<0)
4674 #define BCE_NVM_READ_NVM_READ_VALUE_SCLK		 (4L<<0)
4675 #define BCE_NVM_READ_NVM_READ_VALUE_CS_B		 (8L<<0)
4676 #define BCE_NVM_READ_NVM_READ_VALUE_SO			 (16L<<0)
4677 #define BCE_NVM_READ_NVM_READ_VALUE_SI			 (32L<<0)
4678 
4679 #define BCE_NVM_CFG1					0x00006414
4680 #define BCE_NVM_CFG1_FLASH_MODE				 (1L<<0)
4681 #define BCE_NVM_CFG1_BUFFER_MODE			 (1L<<1)
4682 #define BCE_NVM_CFG1_PASS_MODE				 (1L<<2)
4683 #define BCE_NVM_CFG1_BITBANG_MODE			 (1L<<3)
4684 #define BCE_NVM_CFG1_STATUS_BIT				 (0x7L<<4)
4685 #define BCE_NVM_CFG1_STATUS_BIT_FLASH_RDY		 (0L<<4)
4686 #define BCE_NVM_CFG1_STATUS_BIT_BUFFER_RDY		 (7L<<4)
4687 #define BCE_NVM_CFG1_SPI_CLK_DIV			 (0xfL<<7)
4688 #define BCE_NVM_CFG1_SEE_CLK_DIV			 (0x7ffL<<11)
4689 #define BCE_NVM_CFG1_PROTECT_MODE			 (1L<<24)
4690 #define BCE_NVM_CFG1_FLASH_SIZE				 (1L<<25)
4691 #define BCE_NVM_CFG1_COMPAT_BYPASSS			 (1L<<31)
4692 
4693 #define BCE_NVM_CFG2					0x00006418
4694 #define BCE_NVM_CFG2_ERASE_CMD				 (0xffL<<0)
4695 #define BCE_NVM_CFG2_DUMMY				 (0xffL<<8)
4696 #define BCE_NVM_CFG2_STATUS_CMD				 (0xffL<<16)
4697 
4698 #define BCE_NVM_CFG3					0x0000641c
4699 #define BCE_NVM_CFG3_BUFFER_RD_CMD			 (0xffL<<0)
4700 #define BCE_NVM_CFG3_WRITE_CMD				 (0xffL<<8)
4701 #define BCE_NVM_CFG3_BUFFER_WRITE_CMD			 (0xffL<<16)
4702 #define BCE_NVM_CFG3_READ_CMD				 (0xffL<<24)
4703 
4704 #define BCE_NVM_SW_ARB					0x00006420
4705 #define BCE_NVM_SW_ARB_ARB_REQ_SET0			 (1L<<0)
4706 #define BCE_NVM_SW_ARB_ARB_REQ_SET1			 (1L<<1)
4707 #define BCE_NVM_SW_ARB_ARB_REQ_SET2			 (1L<<2)
4708 #define BCE_NVM_SW_ARB_ARB_REQ_SET3			 (1L<<3)
4709 #define BCE_NVM_SW_ARB_ARB_REQ_CLR0			 (1L<<4)
4710 #define BCE_NVM_SW_ARB_ARB_REQ_CLR1			 (1L<<5)
4711 #define BCE_NVM_SW_ARB_ARB_REQ_CLR2			 (1L<<6)
4712 #define BCE_NVM_SW_ARB_ARB_REQ_CLR3			 (1L<<7)
4713 #define BCE_NVM_SW_ARB_ARB_ARB0				 (1L<<8)
4714 #define BCE_NVM_SW_ARB_ARB_ARB1				 (1L<<9)
4715 #define BCE_NVM_SW_ARB_ARB_ARB2				 (1L<<10)
4716 #define BCE_NVM_SW_ARB_ARB_ARB3				 (1L<<11)
4717 #define BCE_NVM_SW_ARB_REQ0				 (1L<<12)
4718 #define BCE_NVM_SW_ARB_REQ1				 (1L<<13)
4719 #define BCE_NVM_SW_ARB_REQ2				 (1L<<14)
4720 #define BCE_NVM_SW_ARB_REQ3				 (1L<<15)
4721 
4722 #define BCE_NVM_ACCESS_ENABLE				0x00006424
4723 #define BCE_NVM_ACCESS_ENABLE_EN			 (1L<<0)
4724 #define BCE_NVM_ACCESS_ENABLE_WR_EN			 (1L<<1)
4725 
4726 #define BCE_NVM_WRITE1					0x00006428
4727 #define BCE_NVM_WRITE1_WREN_CMD				 (0xffL<<0)
4728 #define BCE_NVM_WRITE1_WRDI_CMD				 (0xffL<<8)
4729 #define BCE_NVM_WRITE1_SR_DATA				 (0xffL<<16)
4730 
4731 
4732 /*
4733  *  hc_reg definition
4734  *  offset: 0x6800
4735  */
4736 #define BCE_HC_COMMAND					0x00006800
4737 #define BCE_HC_COMMAND_ENABLE				 (1L<<0)
4738 #define BCE_HC_COMMAND_SKIP_ABORT			 (1L<<4)
4739 #define BCE_HC_COMMAND_COAL_NOW			 	 (1L<<16)
4740 #define BCE_HC_COMMAND_COAL_NOW_WO_INT			 (1L<<17)
4741 #define BCE_HC_COMMAND_STATS_NOW			 (1L<<18)
4742 #define BCE_HC_COMMAND_FORCE_INT			 (0x3L<<19)
4743 #define BCE_HC_COMMAND_FORCE_INT_NULL			 (0L<<19)
4744 #define BCE_HC_COMMAND_FORCE_INT_HIGH			 (1L<<19)
4745 #define BCE_HC_COMMAND_FORCE_INT_LOW			 (2L<<19)
4746 #define BCE_HC_COMMAND_FORCE_INT_FREE			 (3L<<19)
4747 #define BCE_HC_COMMAND_CLR_STAT_NOW			 (1L<<21)
4748 #define BCE_HC_COMMAND_MAIN_PWR_INT			 (1L<<22)
4749 #define BCE_HC_COMMAND_COAL_ON_NEXT_EVENT		 (1L<<27)
4750 
4751 #define BCE_HC_STATUS					0x00006804
4752 #define BCE_HC_STATUS_MASTER_ABORT			 (1L<<0)
4753 #define BCE_HC_STATUS_PARITY_ERROR_STATE		 (1L<<1)
4754 #define BCE_HC_STATUS_PCI_CLK_CNT_STAT			 (1L<<16)
4755 #define BCE_HC_STATUS_CORE_CLK_CNT_STAT			 (1L<<17)
4756 #define BCE_HC_STATUS_NUM_STATUS_BLOCKS_STAT		 (1L<<18)
4757 #define BCE_HC_STATUS_NUM_INT_GEN_STAT			 (1L<<19)
4758 #define BCE_HC_STATUS_NUM_INT_MBOX_WR_STAT		 (1L<<20)
4759 #define BCE_HC_STATUS_CORE_CLKS_TO_HW_INTACK_STAT	 (1L<<23)
4760 #define BCE_HC_STATUS_CORE_CLKS_TO_SW_INTACK_STAT	 (1L<<24)
4761 #define BCE_HC_STATUS_CORE_CLKS_DURING_SW_INTACK_STAT	 (1L<<25)
4762 
4763 #define BCE_HC_CONFIG					0x00006808
4764 #define BCE_HC_CONFIG_COLLECT_STATS			 (1L<<0)
4765 #define BCE_HC_CONFIG_RX_TMR_MODE			 (1L<<1)
4766 #define BCE_HC_CONFIG_TX_TMR_MODE			 (1L<<2)
4767 #define BCE_HC_CONFIG_COM_TMR_MODE			 (1L<<3)
4768 #define BCE_HC_CONFIG_CMD_TMR_MODE			 (1L<<4)
4769 #define BCE_HC_CONFIG_STATISTIC_PRIORITY		 (1L<<5)
4770 #define BCE_HC_CONFIG_STATUS_PRIORITY			 (1L<<6)
4771 #define BCE_HC_CONFIG_STAT_MEM_ADDR			 (0xffL<<8)
4772 #define BCE_HC_CONFIG_PER_MODE				 (1L<<16)
4773 #define BCE_HC_CONFIG_ONE_SHOT				 (1L<<17)
4774 #define BCE_HC_CONFIG_USE_INT_PARAM			 (1L<<18)
4775 #define BCE_HC_CONFIG_SET_MASK_AT_RD			 (1L<<19)
4776 #define BCE_HC_CONFIG_PER_COLLECT_LIMIT			 (0xfL<<20)
4777 #define BCE_HC_CONFIG_SB_ADDR_INC			 (0x7L<<24)
4778 #define BCE_HC_CONFIG_SB_ADDR_INC_64B			 (0L<<24)
4779 #define BCE_HC_CONFIG_SB_ADDR_INC_128B			 (1L<<24)
4780 #define BCE_HC_CONFIG_SB_ADDR_INC_256B			 (2L<<24)
4781 #define BCE_HC_CONFIG_SB_ADDR_INC_512B			 (3L<<24)
4782 #define BCE_HC_CONFIG_SB_ADDR_INC_1024B			 (4L<<24)
4783 #define BCE_HC_CONFIG_SB_ADDR_INC_2048B			 (5L<<24)
4784 #define BCE_HC_CONFIG_SB_ADDR_INC_4096B			 (6L<<24)
4785 #define BCE_HC_CONFIG_SB_ADDR_INC_8192B			 (7L<<24)
4786 #define BCE_HC_CONFIG_GEN_STAT_AVG_INTR			 (1L<<29)
4787 #define BCE_HC_CONFIG_UNMASK_ALL			 (1L<<30)
4788 #define BCE_HC_CONFIG_TX_SEL				 (1L<<31)
4789 
4790 #define BCE_HC_ATTN_BITS_ENABLE				0x0000680c
4791 #define BCE_HC_STATUS_ADDR_L				0x00006810
4792 #define BCE_HC_STATUS_ADDR_H				0x00006814
4793 #define BCE_HC_STATISTICS_ADDR_L			0x00006818
4794 #define BCE_HC_STATISTICS_ADDR_H			0x0000681c
4795 #define BCE_HC_TX_QUICK_CONS_TRIP			0x00006820
4796 #define BCE_HC_TX_QUICK_CONS_TRIP_VALUE			 (0xffL<<0)
4797 #define BCE_HC_TX_QUICK_CONS_TRIP_INT			 (0xffL<<16)
4798 
4799 #define BCE_HC_COMP_PROD_TRIP				0x00006824
4800 #define BCE_HC_COMP_PROD_TRIP_VALUE			 (0xffL<<0)
4801 #define BCE_HC_COMP_PROD_TRIP_INT			 (0xffL<<16)
4802 
4803 #define BCE_HC_RX_QUICK_CONS_TRIP			0x00006828
4804 #define BCE_HC_RX_QUICK_CONS_TRIP_VALUE			 (0xffL<<0)
4805 #define BCE_HC_RX_QUICK_CONS_TRIP_INT			 (0xffL<<16)
4806 
4807 #define BCE_HC_RX_TICKS					0x0000682c
4808 #define BCE_HC_RX_TICKS_VALUE				 (0x3ffL<<0)
4809 #define BCE_HC_RX_TICKS_INT				 (0x3ffL<<16)
4810 
4811 #define BCE_HC_TX_TICKS					0x00006830
4812 #define BCE_HC_TX_TICKS_VALUE				 (0x3ffL<<0)
4813 #define BCE_HC_TX_TICKS_INT				 (0x3ffL<<16)
4814 
4815 #define BCE_HC_COM_TICKS				0x00006834
4816 #define BCE_HC_COM_TICKS_VALUE				 (0x3ffL<<0)
4817 #define BCE_HC_COM_TICKS_INT				 (0x3ffL<<16)
4818 
4819 #define BCE_HC_CMD_TICKS				0x00006838
4820 #define BCE_HC_CMD_TICKS_VALUE				 (0x3ffL<<0)
4821 #define BCE_HC_CMD_TICKS_INT				 (0x3ffL<<16)
4822 
4823 #define BCE_HC_PERIODIC_TICKS				0x0000683c
4824 #define BCE_HC_PERIODIC_TICKS_HC_PERIODIC_TICKS		 (0xffffL<<0)
4825 #define BCE_HC_PERIODIC_TICKS_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
4826 
4827 #define BCE_HC_STAT_COLLECT_TICKS			0x00006840
4828 #define BCE_HC_STAT_COLLECT_TICKS_HC_STAT_COLL_TICKS	 (0xffL<<4)
4829 
4830 #define BCE_HC_STATS_TICKS				0x00006844
4831 #define BCE_HC_STATS_TICKS_HC_STAT_TICKS		 (0xffffL<<8)
4832 
4833 #define BCE_HC_STATS_INTERRUPT_STATUS			0x00006848
4834 #define BCE_HC_STATS_INTERRUPT_STATUS_SB_STATUS		 (0x1ffL<<0)
4835 #define BCE_HC_STATS_INTERRUPT_STATUS_INT_STATUS	 (0x1ffL<<16)
4836 
4837 #define BCE_HC_STAT_MEM_DATA				0x0000684c
4838 #define BCE_HC_STAT_GEN_SEL_0				0x00006850
4839 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0			 (0x7fL<<0)
4840 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT0	 (0L<<0)
4841 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT1	 (1L<<0)
4842 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT2	 (2L<<0)
4843 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT3	 (3L<<0)
4844 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT4	 (4L<<0)
4845 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT5	 (5L<<0)
4846 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT6	 (6L<<0)
4847 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT7	 (7L<<0)
4848 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT8	 (8L<<0)
4849 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT9	 (9L<<0)
4850 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT10	 (10L<<0)
4851 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXP_STAT11	 (11L<<0)
4852 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT0	 (12L<<0)
4853 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT1	 (13L<<0)
4854 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT2	 (14L<<0)
4855 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT3	 (15L<<0)
4856 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT4	 (16L<<0)
4857 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT5	 (17L<<0)
4858 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT6	 (18L<<0)
4859 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXP_STAT7	 (19L<<0)
4860 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT0	 (20L<<0)
4861 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT1	 (21L<<0)
4862 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT2	 (22L<<0)
4863 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT3	 (23L<<0)
4864 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT4	 (24L<<0)
4865 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT5	 (25L<<0)
4866 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT6	 (26L<<0)
4867 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT7	 (27L<<0)
4868 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT8	 (28L<<0)
4869 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT9	 (29L<<0)
4870 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT10	 (30L<<0)
4871 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COM_STAT11	 (31L<<0)
4872 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT0	 (32L<<0)
4873 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT1	 (33L<<0)
4874 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT2	 (34L<<0)
4875 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPAT_STAT3	 (35L<<0)
4876 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT0	 (36L<<0)
4877 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT1	 (37L<<0)
4878 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT2	 (38L<<0)
4879 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT3	 (39L<<0)
4880 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT4	 (40L<<0)
4881 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT5	 (41L<<0)
4882 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT6	 (42L<<0)
4883 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CP_STAT7	 (43L<<0)
4884 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT0	 (44L<<0)
4885 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT1	 (45L<<0)
4886 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT2	 (46L<<0)
4887 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT3	 (47L<<0)
4888 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT4	 (48L<<0)
4889 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT5	 (49L<<0)
4890 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT6	 (50L<<0)
4891 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MCP_STAT7	 (51L<<0)
4892 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_PCI_CLK_CNT	 (52L<<0)
4893 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CORE_CLK_CNT	 (53L<<0)
4894 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS	 (54L<<0)
4895 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN	 (55L<<0)
4896 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR	 (56L<<0)
4897 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK	 (59L<<0)
4898 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK	 (60L<<0)
4899 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK	 (61L<<0)
4900 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TSCH_CMD_CNT	 (62L<<0)
4901 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TSCH_SLOT_CNT	 (63L<<0)
4902 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CSCH_CMD_CNT	 (64L<<0)
4903 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CSCH_SLOT_CNT	 (65L<<0)
4904 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RLUPQ_VALID_CNT	 (66L<<0)
4905 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXPQ_VALID_CNT	 (67L<<0)
4906 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RXPCQ_VALID_CNT	 (68L<<0)
4907 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PPQ_VALID_CNT (69L<<0)
4908 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PMQ_VALID_CNT (70L<<0)
4909 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PTQ_VALID_CNT (71L<<0)
4910 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RDMAQ_VALID_CNT	 (72L<<0)
4911 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TSCHQ_VALID_CNT	 (73L<<0)
4912 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TBDRQ_VALID_CNT	 (74L<<0)
4913 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TXPQ_VALID_CNT	 (75L<<0)
4914 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TDMAQ_VALID_CNT	 (76L<<0)
4915 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TPATQ_VALID_CNT	 (77L<<0)
4916 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TASQ_VALID_CNT	 (78L<<0)
4917 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CSQ_VALID_CNT	 (79L<<0)
4918 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CPQ_VALID_CNT	 (80L<<0)
4919 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COMXQ_VALID_CNT	 (81L<<0)
4920 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COMTQ_VALID_CNT	 (82L<<0)
4921 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_COMQ_VALID_CNT	 (83L<<0)
4922 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MGMQ_VALID_CNT	 (84L<<0)
4923 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_READ_TRANSFERS_CNT	 (85L<<0)
4924 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_READ_DELAY_PCI_CLKS_CNT	 (86L<<0)
4925 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_READ_TRANSFERS_CNT	 (87L<<0)
4926 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_READ_DELAY_PCI_CLKS_CNT	 (88L<<0)
4927 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_READ_RETRY_AFTER_DATA_CNT	 (89L<<0)
4928 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_WRITE_TRANSFERS_CNT	 (90L<<0)
4929 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_WRITE_DELAY_PCI_CLKS_CNT	 (91L<<0)
4930 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_WRITE_TRANSFERS_CNT	 (92L<<0)
4931 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_WRITE_DELAY_PCI_CLKS_CNT	 (93L<<0)
4932 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_DMAE_BIG_WRITE_RETRY_AFTER_DATA_CNT	 (94L<<0)
4933 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_WR_CNT64	 (95L<<0)
4934 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_RD_CNT64	 (96L<<0)
4935 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_ACC_STALL_CLKS	 (97L<<0)
4936 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_LOCK_STALL_CLKS	 (98L<<0)
4937 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MBQ_CTX_ACCESS_STAT	 (99L<<0)
4938 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MBQ_CTX_ACCESS64_STAT	 (100L<<0)
4939 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MBQ_PCI_STALL_STAT	 (101L<<0)
4940 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TBDR_FTQ_ENTRY_CNT	 (102L<<0)
4941 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TBDR_BURST_CNT	 (103L<<0)
4942 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TDMA_FTQ_ENTRY_CNT	 (104L<<0)
4943 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TDMA_BURST_CNT	 (105L<<0)
4944 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RDMA_FTQ_ENTRY_CNT	 (106L<<0)
4945 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RDMA_BURST_CNT	 (107L<<0)
4946 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RLUP_MATCH_CNT	 (108L<<0)
4947 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_POLL_PASS_CNT	 (109L<<0)
4948 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR1_CNT	 (110L<<0)
4949 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR2_CNT	 (111L<<0)
4950 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR3_CNT	 (112L<<0)
4951 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR4_CNT	 (113L<<0)
4952 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_TMR_TMR5_CNT	 (114L<<0)
4953 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT0	 (115L<<0)
4954 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT1	 (116L<<0)
4955 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT2	 (117L<<0)
4956 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT3	 (118L<<0)
4957 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT4	 (119L<<0)
4958 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2P_STAT5	 (120L<<0)
4959 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RBDC_PROC1_MISS	 (121L<<0)
4960 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RBDC_PROC2_MISS	 (122L<<0)
4961 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RBDC_BURST_CNT	 (127L<<0)
4962 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_1		 (0x7fL<<8)
4963 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_2		 (0x7fL<<16)
4964 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_3		 (0x7fL<<24)
4965 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_XI		 (0xffL<<0)
4966 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_UMP_RX_FRAME_DROP_XI	 (52L<<0)
4967 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S0_XI	 (57L<<0)
4968 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S1_XI	 (58L<<0)
4969 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S2_XI	 (85L<<0)
4970 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S3_XI	 (86L<<0)
4971 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S4_XI	 (87L<<0)
4972 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S5_XI	 (88L<<0)
4973 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S6_XI	 (89L<<0)
4974 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S7_XI	 (90L<<0)
4975 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S8_XI	 (91L<<0)
4976 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S9_XI	 (92L<<0)
4977 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_UNUSED_S10_XI	 (93L<<0)
4978 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_MQ_IDB_OFLOW_XI	 (94L<<0)
4979 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_BLK_RD_CNT_XI	 (123L<<0)
4980 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_BLK_WR_CNT_XI	 (124L<<0)
4981 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_HITS_XI	 (125L<<0)
4982 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_CTX_MISSES_XI	 (126L<<0)
4983 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC1_XI	 (128L<<0)
4984 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC1_XI	 (129L<<0)
4985 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC1_XI	 (130L<<0)
4986 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC1_XI	 (131L<<0)
4987 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC1_XI	 (132L<<0)
4988 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC1_XI	 (133L<<0)
4989 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC2_XI	 (134L<<0)
4990 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC2_XI	 (135L<<0)
4991 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC2_XI	 (136L<<0)
4992 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC2_XI	 (137L<<0)
4993 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC2_XI	 (138L<<0)
4994 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC2_XI	 (139L<<0)
4995 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC3_XI	 (140L<<0)
4996 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC3_XI	 (141L<<0)
4997 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC3_XI	 (142L<<0)
4998 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC3_XI	 (143L<<0)
4999 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC3_XI	 (144L<<0)
5000 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC3_XI	 (145L<<0)
5001 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC4_XI	 (146L<<0)
5002 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC4_XI	 (147L<<0)
5003 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC4_XI	 (148L<<0)
5004 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC4_XI	 (149L<<0)
5005 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC4_XI	 (150L<<0)
5006 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC4_XI	 (151L<<0)
5007 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC5_XI	 (152L<<0)
5008 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC5_XI	 (153L<<0)
5009 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC5_XI	 (154L<<0)
5010 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC5_XI	 (155L<<0)
5011 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC5_XI	 (156L<<0)
5012 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC5_XI	 (157L<<0)
5013 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC6_XI	 (158L<<0)
5014 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC6_XI	 (159L<<0)
5015 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC6_XI	 (160L<<0)
5016 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC6_XI	 (161L<<0)
5017 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC6_XI	 (162L<<0)
5018 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC6_XI	 (163L<<0)
5019 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC7_XI	 (164L<<0)
5020 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC7_XI	 (165L<<0)
5021 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC7_XI	 (166L<<0)
5022 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC7_XI	 (167L<<0)
5023 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC7_XI	 (168L<<0)
5024 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC7_XI	 (169L<<0)
5025 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_STATUS_BLOCKS_VEC8_XI	 (170L<<0)
5026 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_GEN_VEC8_XI	 (171L<<0)
5027 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_NUM_INT_MBOX_WR_VEC8_XI	 (172L<<0)
5028 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_HW_INTACK_VEC8_XI	 (173L<<0)
5029 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_TO_SW_INTACK_VEC8_XI	 (174L<<0)
5030 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_HC_CORE_CLKS_DURING_SW_INTACK_VEC8_XI	 (175L<<0)
5031 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PCS_CMD_CNT_XI	 (176L<<0)
5032 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PCS_SLOT_CNT_XI	 (177L<<0)
5033 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_0_RV2PCSQ_VALID_CNT_XI	 (178L<<0)
5034 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_1_XI		 (0xffL<<8)
5035 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_2_XI		 (0xffL<<16)
5036 #define BCE_HC_STAT_GEN_SEL_0_GEN_SEL_3_XI		 (0xffL<<24)
5037 
5038 #define BCE_HC_STAT_GEN_SEL_1				0x00006854
5039 #define BCE_HC_STAT_GEN_SEL_1_GEN_SEL_4		 (0x7fL<<0)
5040 #define BCE_HC_STAT_GEN_SEL_1_GEN_SEL_5		 (0x7fL<<8)
5041 #define BCE_HC_STAT_GEN_SEL_1_GEN_SEL_6		 (0x7fL<<16)
5042 #define BCE_HC_STAT_GEN_SEL_1_GEN_SEL_7		 (0x7fL<<24)
5043 #define BCE_HC_STAT_GEN_SEL_1_GEN_SEL_4_XI		 (0xffL<<0)
5044 #define BCE_HC_STAT_GEN_SEL_1_GEN_SEL_5_XI		 (0xffL<<8)
5045 #define BCE_HC_STAT_GEN_SEL_1_GEN_SEL_6_XI		 (0xffL<<16)
5046 #define BCE_HC_STAT_GEN_SEL_1_GEN_SEL_7_XI		 (0xffL<<24)
5047 
5048 #define BCE_HC_STAT_GEN_SEL_2				0x00006858
5049 #define BCE_HC_STAT_GEN_SEL_2_GEN_SEL_8		 (0x7fL<<0)
5050 #define BCE_HC_STAT_GEN_SEL_2_GEN_SEL_9		 (0x7fL<<8)
5051 #define BCE_HC_STAT_GEN_SEL_2_GEN_SEL_10		 (0x7fL<<16)
5052 #define BCE_HC_STAT_GEN_SEL_2_GEN_SEL_11		 (0x7fL<<24)
5053 #define BCE_HC_STAT_GEN_SEL_2_GEN_SEL_8_XI		 (0xffL<<0)
5054 #define BCE_HC_STAT_GEN_SEL_2_GEN_SEL_9_XI		 (0xffL<<8)
5055 #define BCE_HC_STAT_GEN_SEL_2_GEN_SEL_10_XI		 (0xffL<<16)
5056 #define BCE_HC_STAT_GEN_SEL_2_GEN_SEL_11_XI		 (0xffL<<24)
5057 
5058 #define BCE_HC_STAT_GEN_SEL_3				0x0000685c
5059 #define BCE_HC_STAT_GEN_SEL_3_GEN_SEL_12		 (0x7fL<<0)
5060 #define BCE_HC_STAT_GEN_SEL_3_GEN_SEL_13		 (0x7fL<<8)
5061 #define BCE_HC_STAT_GEN_SEL_3_GEN_SEL_14		 (0x7fL<<16)
5062 #define BCE_HC_STAT_GEN_SEL_3_GEN_SEL_15		 (0x7fL<<24)
5063 #define BCE_HC_STAT_GEN_SEL_3_GEN_SEL_12_XI		 (0xffL<<0)
5064 #define BCE_HC_STAT_GEN_SEL_3_GEN_SEL_13_XI		 (0xffL<<8)
5065 #define BCE_HC_STAT_GEN_SEL_3_GEN_SEL_14_XI		 (0xffL<<16)
5066 #define BCE_HC_STAT_GEN_SEL_3_GEN_SEL_15_XI		 (0xffL<<24)
5067 
5068 #define BCE_HC_STAT_GEN_STAT0				0x00006888
5069 #define BCE_HC_STAT_GEN_STAT1				0x0000688c
5070 #define BCE_HC_STAT_GEN_STAT2				0x00006890
5071 #define BCE_HC_STAT_GEN_STAT3				0x00006894
5072 #define BCE_HC_STAT_GEN_STAT4				0x00006898
5073 #define BCE_HC_STAT_GEN_STAT5				0x0000689c
5074 #define BCE_HC_STAT_GEN_STAT6				0x000068a0
5075 #define BCE_HC_STAT_GEN_STAT7				0x000068a4
5076 #define BCE_HC_STAT_GEN_STAT8				0x000068a8
5077 #define BCE_HC_STAT_GEN_STAT9				0x000068ac
5078 #define BCE_HC_STAT_GEN_STAT10				0x000068b0
5079 #define BCE_HC_STAT_GEN_STAT11				0x000068b4
5080 #define BCE_HC_STAT_GEN_STAT12				0x000068b8
5081 #define BCE_HC_STAT_GEN_STAT13				0x000068bc
5082 #define BCE_HC_STAT_GEN_STAT14				0x000068c0
5083 #define BCE_HC_STAT_GEN_STAT15				0x000068c4
5084 #define BCE_HC_STAT_GEN_STAT_AC0			0x000068c8
5085 #define BCE_HC_STAT_GEN_STAT_AC1			0x000068cc
5086 #define BCE_HC_STAT_GEN_STAT_AC2			0x000068d0
5087 #define BCE_HC_STAT_GEN_STAT_AC3			0x000068d4
5088 #define BCE_HC_STAT_GEN_STAT_AC4			0x000068d8
5089 #define BCE_HC_STAT_GEN_STAT_AC5			0x000068dc
5090 #define BCE_HC_STAT_GEN_STAT_AC6			0x000068e0
5091 #define BCE_HC_STAT_GEN_STAT_AC7			0x000068e4
5092 #define BCE_HC_STAT_GEN_STAT_AC8			0x000068e8
5093 #define BCE_HC_STAT_GEN_STAT_AC9			0x000068ec
5094 #define BCE_HC_STAT_GEN_STAT_AC10			0x000068f0
5095 #define BCE_HC_STAT_GEN_STAT_AC11			0x000068f4
5096 #define BCE_HC_STAT_GEN_STAT_AC12			0x000068f8
5097 #define BCE_HC_STAT_GEN_STAT_AC13			0x000068fc
5098 #define BCE_HC_STAT_GEN_STAT_AC14			0x00006900
5099 #define BCE_HC_STAT_GEN_STAT_AC15			0x00006904
5100 #define BCE_HC_STAT_GEN_STAT_AC			0x000068c8
5101 #define BCE_HC_VIS					0x00006908
5102 #define BCE_HC_VIS_STAT_BUILD_STATE			 (0xfL<<0)
5103 #define BCE_HC_VIS_STAT_BUILD_STATE_IDLE		 (0L<<0)
5104 #define BCE_HC_VIS_STAT_BUILD_STATE_START		 (1L<<0)
5105 #define BCE_HC_VIS_STAT_BUILD_STATE_REQUEST		 (2L<<0)
5106 #define BCE_HC_VIS_STAT_BUILD_STATE_UPDATE64		 (3L<<0)
5107 #define BCE_HC_VIS_STAT_BUILD_STATE_UPDATE32		 (4L<<0)
5108 #define BCE_HC_VIS_STAT_BUILD_STATE_UPDATE_DONE	 (5L<<0)
5109 #define BCE_HC_VIS_STAT_BUILD_STATE_DMA		 (6L<<0)
5110 #define BCE_HC_VIS_STAT_BUILD_STATE_MSI_CONTROL	 (7L<<0)
5111 #define BCE_HC_VIS_STAT_BUILD_STATE_MSI_LOW		 (8L<<0)
5112 #define BCE_HC_VIS_STAT_BUILD_STATE_MSI_HIGH		 (9L<<0)
5113 #define BCE_HC_VIS_STAT_BUILD_STATE_MSI_DATA		 (10L<<0)
5114 #define BCE_HC_VIS_DMA_STAT_STATE			 (0xfL<<8)
5115 #define BCE_HC_VIS_DMA_STAT_STATE_IDLE			 (0L<<8)
5116 #define BCE_HC_VIS_DMA_STAT_STATE_STATUS_PARAM		 (1L<<8)
5117 #define BCE_HC_VIS_DMA_STAT_STATE_STATUS_DMA		 (2L<<8)
5118 #define BCE_HC_VIS_DMA_STAT_STATE_WRITE_COMP		 (3L<<8)
5119 #define BCE_HC_VIS_DMA_STAT_STATE_COMP			 (4L<<8)
5120 #define BCE_HC_VIS_DMA_STAT_STATE_STATISTIC_PARAM	 (5L<<8)
5121 #define BCE_HC_VIS_DMA_STAT_STATE_STATISTIC_DMA	 (6L<<8)
5122 #define BCE_HC_VIS_DMA_STAT_STATE_WRITE_COMP_1		 (7L<<8)
5123 #define BCE_HC_VIS_DMA_STAT_STATE_WRITE_COMP_2		 (8L<<8)
5124 #define BCE_HC_VIS_DMA_STAT_STATE_WAIT			 (9L<<8)
5125 #define BCE_HC_VIS_DMA_STAT_STATE_ABORT		 (15L<<8)
5126 #define BCE_HC_VIS_DMA_MSI_STATE			 (0x7L<<12)
5127 #define BCE_HC_VIS_STATISTIC_DMA_EN_STATE		 (0x3L<<15)
5128 #define BCE_HC_VIS_STATISTIC_DMA_EN_STATE_IDLE		 (0L<<15)
5129 #define BCE_HC_VIS_STATISTIC_DMA_EN_STATE_COUNT	 (1L<<15)
5130 #define BCE_HC_VIS_STATISTIC_DMA_EN_STATE_START	 (2L<<15)
5131 
5132 #define BCE_HC_VIS_1					0x0000690c
5133 #define BCE_HC_VIS_1_HW_INTACK_STATE			 (1L<<4)
5134 #define BCE_HC_VIS_1_HW_INTACK_STATE_IDLE		 (0L<<4)
5135 #define BCE_HC_VIS_1_HW_INTACK_STATE_COUNT		 (1L<<4)
5136 #define BCE_HC_VIS_1_SW_INTACK_STATE			 (1L<<5)
5137 #define BCE_HC_VIS_1_SW_INTACK_STATE_IDLE		 (0L<<5)
5138 #define BCE_HC_VIS_1_SW_INTACK_STATE_COUNT		 (1L<<5)
5139 #define BCE_HC_VIS_1_DURING_SW_INTACK_STATE		 (1L<<6)
5140 #define BCE_HC_VIS_1_DURING_SW_INTACK_STATE_IDLE	 (0L<<6)
5141 #define BCE_HC_VIS_1_DURING_SW_INTACK_STATE_COUNT	 (1L<<6)
5142 #define BCE_HC_VIS_1_MAILBOX_COUNT_STATE		 (1L<<7)
5143 #define BCE_HC_VIS_1_MAILBOX_COUNT_STATE_IDLE		 (0L<<7)
5144 #define BCE_HC_VIS_1_MAILBOX_COUNT_STATE_COUNT		 (1L<<7)
5145 #define BCE_HC_VIS_1_RAM_RD_ARB_STATE			 (0xfL<<17)
5146 #define BCE_HC_VIS_1_RAM_RD_ARB_STATE_IDLE		 (0L<<17)
5147 #define BCE_HC_VIS_1_RAM_RD_ARB_STATE_DMA		 (1L<<17)
5148 #define BCE_HC_VIS_1_RAM_RD_ARB_STATE_UPDATE		 (2L<<17)
5149 #define BCE_HC_VIS_1_RAM_RD_ARB_STATE_ASSIGN		 (3L<<17)
5150 #define BCE_HC_VIS_1_RAM_RD_ARB_STATE_WAIT		 (4L<<17)
5151 #define BCE_HC_VIS_1_RAM_RD_ARB_STATE_REG_UPDATE	 (5L<<17)
5152 #define BCE_HC_VIS_1_RAM_RD_ARB_STATE_REG_ASSIGN	 (6L<<17)
5153 #define BCE_HC_VIS_1_RAM_RD_ARB_STATE_REG_WAIT		 (7L<<17)
5154 #define BCE_HC_VIS_1_RAM_WR_ARB_STATE			 (0x3L<<21)
5155 #define BCE_HC_VIS_1_RAM_WR_ARB_STATE_NORMAL		 (0L<<21)
5156 #define BCE_HC_VIS_1_RAM_WR_ARB_STATE_CLEAR		 (1L<<21)
5157 #define BCE_HC_VIS_1_INT_GEN_STATE			 (1L<<23)
5158 #define BCE_HC_VIS_1_INT_GEN_STATE_DLE			 (0L<<23)
5159 #define BCE_HC_VIS_1_INT_GEN_STATE_NTERRUPT		 (1L<<23)
5160 #define BCE_HC_VIS_1_STAT_CHAN_ID			 (0x7L<<24)
5161 #define BCE_HC_VIS_1_INT_B				 (1L<<27)
5162 
5163 #define BCE_HC_DEBUG_VECT_PEEK				0x00006910
5164 #define BCE_HC_DEBUG_VECT_PEEK_1_VALUE			 (0x7ffL<<0)
5165 #define BCE_HC_DEBUG_VECT_PEEK_1_PEEK_EN		 (1L<<11)
5166 #define BCE_HC_DEBUG_VECT_PEEK_1_SEL			 (0xfL<<12)
5167 #define BCE_HC_DEBUG_VECT_PEEK_2_VALUE			 (0x7ffL<<16)
5168 #define BCE_HC_DEBUG_VECT_PEEK_2_PEEK_EN		 (1L<<27)
5169 #define BCE_HC_DEBUG_VECT_PEEK_2_SEL			 (0xfL<<28)
5170 
5171 #define BCE_HC_COALESCE_NOW				0x00006914
5172 #define BCE_HC_COALESCE_NOW_COAL_NOW			 (0x1ffL<<1)
5173 #define BCE_HC_COALESCE_NOW_COAL_NOW_WO_INT		 (0x1ffL<<11)
5174 #define BCE_HC_COALESCE_NOW_COAL_ON_NXT_EVENT		 (0x1ffL<<21)
5175 
5176 #define BCE_HC_MSIX_BIT_VECTOR				0x00006918
5177 #define BCE_HC_MSIX_BIT_VECTOR_VAL			 (0x1ffL<<0)
5178 
5179 #define BCE_HC_SB_CONFIG_1				0x00006a00
5180 #define BCE_HC_SB_CONFIG_1_RX_TMR_MODE			 (1L<<1)
5181 #define BCE_HC_SB_CONFIG_1_TX_TMR_MODE			 (1L<<2)
5182 #define BCE_HC_SB_CONFIG_1_COM_TMR_MODE		 (1L<<3)
5183 #define BCE_HC_SB_CONFIG_1_CMD_TMR_MODE		 (1L<<4)
5184 #define BCE_HC_SB_CONFIG_1_PER_MODE			 (1L<<16)
5185 #define BCE_HC_SB_CONFIG_1_ONE_SHOT			 (1L<<17)
5186 #define BCE_HC_SB_CONFIG_1_USE_INT_PARAM		 (1L<<18)
5187 #define BCE_HC_SB_CONFIG_1_PER_COLLECT_LIMIT		 (0xfL<<20)
5188 
5189 #define BCE_HC_TX_QUICK_CONS_TRIP_1			0x00006a04
5190 #define BCE_HC_TX_QUICK_CONS_TRIP_1_VALUE		 (0xffL<<0)
5191 #define BCE_HC_TX_QUICK_CONS_TRIP_1_INT		 (0xffL<<16)
5192 
5193 #define BCE_HC_COMP_PROD_TRIP_1			0x00006a08
5194 #define BCE_HC_COMP_PROD_TRIP_1_VALUE			 (0xffL<<0)
5195 #define BCE_HC_COMP_PROD_TRIP_1_INT			 (0xffL<<16)
5196 
5197 #define BCE_HC_RX_QUICK_CONS_TRIP_1			0x00006a0c
5198 #define BCE_HC_RX_QUICK_CONS_TRIP_1_VALUE		 (0xffL<<0)
5199 #define BCE_HC_RX_QUICK_CONS_TRIP_1_INT		 (0xffL<<16)
5200 
5201 #define BCE_HC_RX_TICKS_1				0x00006a10
5202 #define BCE_HC_RX_TICKS_1_VALUE			 (0x3ffL<<0)
5203 #define BCE_HC_RX_TICKS_1_INT				 (0x3ffL<<16)
5204 
5205 #define BCE_HC_TX_TICKS_1				0x00006a14
5206 #define BCE_HC_TX_TICKS_1_VALUE			 (0x3ffL<<0)
5207 #define BCE_HC_TX_TICKS_1_INT				 (0x3ffL<<16)
5208 
5209 #define BCE_HC_COM_TICKS_1				0x00006a18
5210 #define BCE_HC_COM_TICKS_1_VALUE			 (0x3ffL<<0)
5211 #define BCE_HC_COM_TICKS_1_INT				 (0x3ffL<<16)
5212 
5213 #define BCE_HC_CMD_TICKS_1				0x00006a1c
5214 #define BCE_HC_CMD_TICKS_1_VALUE			 (0x3ffL<<0)
5215 #define BCE_HC_CMD_TICKS_1_INT				 (0x3ffL<<16)
5216 
5217 #define BCE_HC_PERIODIC_TICKS_1			0x00006a20
5218 #define BCE_HC_PERIODIC_TICKS_1_HC_PERIODIC_TICKS	 (0xffffL<<0)
5219 #define BCE_HC_PERIODIC_TICKS_1_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
5220 
5221 #define BCE_HC_SB_CONFIG_2				0x00006a24
5222 #define BCE_HC_SB_CONFIG_2_RX_TMR_MODE			 (1L<<1)
5223 #define BCE_HC_SB_CONFIG_2_TX_TMR_MODE			 (1L<<2)
5224 #define BCE_HC_SB_CONFIG_2_COM_TMR_MODE		 (1L<<3)
5225 #define BCE_HC_SB_CONFIG_2_CMD_TMR_MODE		 (1L<<4)
5226 #define BCE_HC_SB_CONFIG_2_PER_MODE			 (1L<<16)
5227 #define BCE_HC_SB_CONFIG_2_ONE_SHOT			 (1L<<17)
5228 #define BCE_HC_SB_CONFIG_2_USE_INT_PARAM		 (1L<<18)
5229 #define BCE_HC_SB_CONFIG_2_PER_COLLECT_LIMIT		 (0xfL<<20)
5230 
5231 #define BCE_HC_TX_QUICK_CONS_TRIP_2			0x00006a28
5232 #define BCE_HC_TX_QUICK_CONS_TRIP_2_VALUE		 (0xffL<<0)
5233 #define BCE_HC_TX_QUICK_CONS_TRIP_2_INT		 (0xffL<<16)
5234 
5235 #define BCE_HC_COMP_PROD_TRIP_2			0x00006a2c
5236 #define BCE_HC_COMP_PROD_TRIP_2_VALUE			 (0xffL<<0)
5237 #define BCE_HC_COMP_PROD_TRIP_2_INT			 (0xffL<<16)
5238 
5239 #define BCE_HC_RX_QUICK_CONS_TRIP_2			0x00006a30
5240 #define BCE_HC_RX_QUICK_CONS_TRIP_2_VALUE		 (0xffL<<0)
5241 #define BCE_HC_RX_QUICK_CONS_TRIP_2_INT		 (0xffL<<16)
5242 
5243 #define BCE_HC_RX_TICKS_2				0x00006a34
5244 #define BCE_HC_RX_TICKS_2_VALUE			 (0x3ffL<<0)
5245 #define BCE_HC_RX_TICKS_2_INT				 (0x3ffL<<16)
5246 
5247 #define BCE_HC_TX_TICKS_2				0x00006a38
5248 #define BCE_HC_TX_TICKS_2_VALUE			 (0x3ffL<<0)
5249 #define BCE_HC_TX_TICKS_2_INT				 (0x3ffL<<16)
5250 
5251 #define BCE_HC_COM_TICKS_2				0x00006a3c
5252 #define BCE_HC_COM_TICKS_2_VALUE			 (0x3ffL<<0)
5253 #define BCE_HC_COM_TICKS_2_INT				 (0x3ffL<<16)
5254 
5255 #define BCE_HC_CMD_TICKS_2				0x00006a40
5256 #define BCE_HC_CMD_TICKS_2_VALUE			 (0x3ffL<<0)
5257 #define BCE_HC_CMD_TICKS_2_INT				 (0x3ffL<<16)
5258 
5259 #define BCE_HC_PERIODIC_TICKS_2			0x00006a44
5260 #define BCE_HC_PERIODIC_TICKS_2_HC_PERIODIC_TICKS	 (0xffffL<<0)
5261 #define BCE_HC_PERIODIC_TICKS_2_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
5262 
5263 #define BCE_HC_SB_CONFIG_3				0x00006a48
5264 #define BCE_HC_SB_CONFIG_3_RX_TMR_MODE			 (1L<<1)
5265 #define BCE_HC_SB_CONFIG_3_TX_TMR_MODE			 (1L<<2)
5266 #define BCE_HC_SB_CONFIG_3_COM_TMR_MODE		 (1L<<3)
5267 #define BCE_HC_SB_CONFIG_3_CMD_TMR_MODE		 (1L<<4)
5268 #define BCE_HC_SB_CONFIG_3_PER_MODE			 (1L<<16)
5269 #define BCE_HC_SB_CONFIG_3_ONE_SHOT			 (1L<<17)
5270 #define BCE_HC_SB_CONFIG_3_USE_INT_PARAM		 (1L<<18)
5271 #define BCE_HC_SB_CONFIG_3_PER_COLLECT_LIMIT		 (0xfL<<20)
5272 
5273 #define BCE_HC_TX_QUICK_CONS_TRIP_3			0x00006a4c
5274 #define BCE_HC_TX_QUICK_CONS_TRIP_3_VALUE		 (0xffL<<0)
5275 #define BCE_HC_TX_QUICK_CONS_TRIP_3_INT		 (0xffL<<16)
5276 
5277 #define BCE_HC_COMP_PROD_TRIP_3			0x00006a50
5278 #define BCE_HC_COMP_PROD_TRIP_3_VALUE			 (0xffL<<0)
5279 #define BCE_HC_COMP_PROD_TRIP_3_INT			 (0xffL<<16)
5280 
5281 #define BCE_HC_RX_QUICK_CONS_TRIP_3			0x00006a54
5282 #define BCE_HC_RX_QUICK_CONS_TRIP_3_VALUE		 (0xffL<<0)
5283 #define BCE_HC_RX_QUICK_CONS_TRIP_3_INT		 (0xffL<<16)
5284 
5285 #define BCE_HC_RX_TICKS_3				0x00006a58
5286 #define BCE_HC_RX_TICKS_3_VALUE			 (0x3ffL<<0)
5287 #define BCE_HC_RX_TICKS_3_INT				 (0x3ffL<<16)
5288 
5289 #define BCE_HC_TX_TICKS_3				0x00006a5c
5290 #define BCE_HC_TX_TICKS_3_VALUE			 (0x3ffL<<0)
5291 #define BCE_HC_TX_TICKS_3_INT				 (0x3ffL<<16)
5292 
5293 #define BCE_HC_COM_TICKS_3				0x00006a60
5294 #define BCE_HC_COM_TICKS_3_VALUE			 (0x3ffL<<0)
5295 #define BCE_HC_COM_TICKS_3_INT				 (0x3ffL<<16)
5296 
5297 #define BCE_HC_CMD_TICKS_3				0x00006a64
5298 #define BCE_HC_CMD_TICKS_3_VALUE			 (0x3ffL<<0)
5299 #define BCE_HC_CMD_TICKS_3_INT				 (0x3ffL<<16)
5300 
5301 #define BCE_HC_PERIODIC_TICKS_3			0x00006a68
5302 #define BCE_HC_PERIODIC_TICKS_3_HC_PERIODIC_TICKS	 (0xffffL<<0)
5303 #define BCE_HC_PERIODIC_TICKS_3_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
5304 
5305 #define BCE_HC_SB_CONFIG_4				0x00006a6c
5306 #define BCE_HC_SB_CONFIG_4_RX_TMR_MODE			 (1L<<1)
5307 #define BCE_HC_SB_CONFIG_4_TX_TMR_MODE			 (1L<<2)
5308 #define BCE_HC_SB_CONFIG_4_COM_TMR_MODE		 (1L<<3)
5309 #define BCE_HC_SB_CONFIG_4_CMD_TMR_MODE		 (1L<<4)
5310 #define BCE_HC_SB_CONFIG_4_PER_MODE			 (1L<<16)
5311 #define BCE_HC_SB_CONFIG_4_ONE_SHOT			 (1L<<17)
5312 #define BCE_HC_SB_CONFIG_4_USE_INT_PARAM		 (1L<<18)
5313 #define BCE_HC_SB_CONFIG_4_PER_COLLECT_LIMIT		 (0xfL<<20)
5314 
5315 #define BCE_HC_TX_QUICK_CONS_TRIP_4			0x00006a70
5316 #define BCE_HC_TX_QUICK_CONS_TRIP_4_VALUE		 (0xffL<<0)
5317 #define BCE_HC_TX_QUICK_CONS_TRIP_4_INT		 (0xffL<<16)
5318 
5319 #define BCE_HC_COMP_PROD_TRIP_4			0x00006a74
5320 #define BCE_HC_COMP_PROD_TRIP_4_VALUE			 (0xffL<<0)
5321 #define BCE_HC_COMP_PROD_TRIP_4_INT			 (0xffL<<16)
5322 
5323 #define BCE_HC_RX_QUICK_CONS_TRIP_4			0x00006a78
5324 #define BCE_HC_RX_QUICK_CONS_TRIP_4_VALUE		 (0xffL<<0)
5325 #define BCE_HC_RX_QUICK_CONS_TRIP_4_INT		 (0xffL<<16)
5326 
5327 #define BCE_HC_RX_TICKS_4				0x00006a7c
5328 #define BCE_HC_RX_TICKS_4_VALUE			 (0x3ffL<<0)
5329 #define BCE_HC_RX_TICKS_4_INT				 (0x3ffL<<16)
5330 
5331 #define BCE_HC_TX_TICKS_4				0x00006a80
5332 #define BCE_HC_TX_TICKS_4_VALUE			 (0x3ffL<<0)
5333 #define BCE_HC_TX_TICKS_4_INT				 (0x3ffL<<16)
5334 
5335 #define BCE_HC_COM_TICKS_4				0x00006a84
5336 #define BCE_HC_COM_TICKS_4_VALUE			 (0x3ffL<<0)
5337 #define BCE_HC_COM_TICKS_4_INT				 (0x3ffL<<16)
5338 
5339 #define BCE_HC_CMD_TICKS_4				0x00006a88
5340 #define BCE_HC_CMD_TICKS_4_VALUE			 (0x3ffL<<0)
5341 #define BCE_HC_CMD_TICKS_4_INT				 (0x3ffL<<16)
5342 
5343 #define BCE_HC_PERIODIC_TICKS_4			0x00006a8c
5344 #define BCE_HC_PERIODIC_TICKS_4_HC_PERIODIC_TICKS	 (0xffffL<<0)
5345 #define BCE_HC_PERIODIC_TICKS_4_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
5346 
5347 #define BCE_HC_SB_CONFIG_5				0x00006a90
5348 #define BCE_HC_SB_CONFIG_5_RX_TMR_MODE			 (1L<<1)
5349 #define BCE_HC_SB_CONFIG_5_TX_TMR_MODE			 (1L<<2)
5350 #define BCE_HC_SB_CONFIG_5_COM_TMR_MODE		 (1L<<3)
5351 #define BCE_HC_SB_CONFIG_5_CMD_TMR_MODE		 (1L<<4)
5352 #define BCE_HC_SB_CONFIG_5_PER_MODE			 (1L<<16)
5353 #define BCE_HC_SB_CONFIG_5_ONE_SHOT			 (1L<<17)
5354 #define BCE_HC_SB_CONFIG_5_USE_INT_PARAM		 (1L<<18)
5355 #define BCE_HC_SB_CONFIG_5_PER_COLLECT_LIMIT		 (0xfL<<20)
5356 
5357 #define BCE_HC_TX_QUICK_CONS_TRIP_5			0x00006a94
5358 #define BCE_HC_TX_QUICK_CONS_TRIP_5_VALUE		 (0xffL<<0)
5359 #define BCE_HC_TX_QUICK_CONS_TRIP_5_INT		 (0xffL<<16)
5360 
5361 #define BCE_HC_COMP_PROD_TRIP_5			0x00006a98
5362 #define BCE_HC_COMP_PROD_TRIP_5_VALUE			 (0xffL<<0)
5363 #define BCE_HC_COMP_PROD_TRIP_5_INT			 (0xffL<<16)
5364 
5365 #define BCE_HC_RX_QUICK_CONS_TRIP_5			0x00006a9c
5366 #define BCE_HC_RX_QUICK_CONS_TRIP_5_VALUE		 (0xffL<<0)
5367 #define BCE_HC_RX_QUICK_CONS_TRIP_5_INT		 (0xffL<<16)
5368 
5369 #define BCE_HC_RX_TICKS_5				0x00006aa0
5370 #define BCE_HC_RX_TICKS_5_VALUE			 (0x3ffL<<0)
5371 #define BCE_HC_RX_TICKS_5_INT				 (0x3ffL<<16)
5372 
5373 #define BCE_HC_TX_TICKS_5				0x00006aa4
5374 #define BCE_HC_TX_TICKS_5_VALUE			 (0x3ffL<<0)
5375 #define BCE_HC_TX_TICKS_5_INT				 (0x3ffL<<16)
5376 
5377 #define BCE_HC_COM_TICKS_5				0x00006aa8
5378 #define BCE_HC_COM_TICKS_5_VALUE			 (0x3ffL<<0)
5379 #define BCE_HC_COM_TICKS_5_INT				 (0x3ffL<<16)
5380 
5381 #define BCE_HC_CMD_TICKS_5				0x00006aac
5382 #define BCE_HC_CMD_TICKS_5_VALUE			 (0x3ffL<<0)
5383 #define BCE_HC_CMD_TICKS_5_INT				 (0x3ffL<<16)
5384 
5385 #define BCE_HC_PERIODIC_TICKS_5			0x00006ab0
5386 #define BCE_HC_PERIODIC_TICKS_5_HC_PERIODIC_TICKS	 (0xffffL<<0)
5387 #define BCE_HC_PERIODIC_TICKS_5_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
5388 
5389 #define BCE_HC_SB_CONFIG_6				0x00006ab4
5390 #define BCE_HC_SB_CONFIG_6_RX_TMR_MODE			 (1L<<1)
5391 #define BCE_HC_SB_CONFIG_6_TX_TMR_MODE			 (1L<<2)
5392 #define BCE_HC_SB_CONFIG_6_COM_TMR_MODE		 (1L<<3)
5393 #define BCE_HC_SB_CONFIG_6_CMD_TMR_MODE		 (1L<<4)
5394 #define BCE_HC_SB_CONFIG_6_PER_MODE			 (1L<<16)
5395 #define BCE_HC_SB_CONFIG_6_ONE_SHOT			 (1L<<17)
5396 #define BCE_HC_SB_CONFIG_6_USE_INT_PARAM		 (1L<<18)
5397 #define BCE_HC_SB_CONFIG_6_PER_COLLECT_LIMIT		 (0xfL<<20)
5398 
5399 #define BCE_HC_TX_QUICK_CONS_TRIP_6			0x00006ab8
5400 #define BCE_HC_TX_QUICK_CONS_TRIP_6_VALUE		 (0xffL<<0)
5401 #define BCE_HC_TX_QUICK_CONS_TRIP_6_INT		 (0xffL<<16)
5402 
5403 #define BCE_HC_COMP_PROD_TRIP_6			0x00006abc
5404 #define BCE_HC_COMP_PROD_TRIP_6_VALUE			 (0xffL<<0)
5405 #define BCE_HC_COMP_PROD_TRIP_6_INT			 (0xffL<<16)
5406 
5407 #define BCE_HC_RX_QUICK_CONS_TRIP_6			0x00006ac0
5408 #define BCE_HC_RX_QUICK_CONS_TRIP_6_VALUE		 (0xffL<<0)
5409 #define BCE_HC_RX_QUICK_CONS_TRIP_6_INT		 (0xffL<<16)
5410 
5411 #define BCE_HC_RX_TICKS_6				0x00006ac4
5412 #define BCE_HC_RX_TICKS_6_VALUE			 (0x3ffL<<0)
5413 #define BCE_HC_RX_TICKS_6_INT				 (0x3ffL<<16)
5414 
5415 #define BCE_HC_TX_TICKS_6				0x00006ac8
5416 #define BCE_HC_TX_TICKS_6_VALUE			 (0x3ffL<<0)
5417 #define BCE_HC_TX_TICKS_6_INT				 (0x3ffL<<16)
5418 
5419 #define BCE_HC_COM_TICKS_6				0x00006acc
5420 #define BCE_HC_COM_TICKS_6_VALUE			 (0x3ffL<<0)
5421 #define BCE_HC_COM_TICKS_6_INT				 (0x3ffL<<16)
5422 
5423 #define BCE_HC_CMD_TICKS_6				0x00006ad0
5424 #define BCE_HC_CMD_TICKS_6_VALUE			 (0x3ffL<<0)
5425 #define BCE_HC_CMD_TICKS_6_INT				 (0x3ffL<<16)
5426 
5427 #define BCE_HC_PERIODIC_TICKS_6			0x00006ad4
5428 #define BCE_HC_PERIODIC_TICKS_6_HC_PERIODIC_TICKS	 (0xffffL<<0)
5429 #define BCE_HC_PERIODIC_TICKS_6_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
5430 
5431 #define BCE_HC_SB_CONFIG_7				0x00006ad8
5432 #define BCE_HC_SB_CONFIG_7_RX_TMR_MODE			 (1L<<1)
5433 #define BCE_HC_SB_CONFIG_7_TX_TMR_MODE			 (1L<<2)
5434 #define BCE_HC_SB_CONFIG_7_COM_TMR_MODE		 (1L<<3)
5435 #define BCE_HC_SB_CONFIG_7_CMD_TMR_MODE		 (1L<<4)
5436 #define BCE_HC_SB_CONFIG_7_PER_MODE			 (1L<<16)
5437 #define BCE_HC_SB_CONFIG_7_ONE_SHOT			 (1L<<17)
5438 #define BCE_HC_SB_CONFIG_7_USE_INT_PARAM		 (1L<<18)
5439 #define BCE_HC_SB_CONFIG_7_PER_COLLECT_LIMIT		 (0xfL<<20)
5440 
5441 #define BCE_HC_TX_QUICK_CONS_TRIP_7			0x00006adc
5442 #define BCE_HC_TX_QUICK_CONS_TRIP_7_VALUE		 (0xffL<<0)
5443 #define BCE_HC_TX_QUICK_CONS_TRIP_7_INT		 (0xffL<<16)
5444 
5445 #define BCE_HC_COMP_PROD_TRIP_7			0x00006ae0
5446 #define BCE_HC_COMP_PROD_TRIP_7_VALUE			 (0xffL<<0)
5447 #define BCE_HC_COMP_PROD_TRIP_7_INT			 (0xffL<<16)
5448 
5449 #define BCE_HC_RX_QUICK_CONS_TRIP_7			0x00006ae4
5450 #define BCE_HC_RX_QUICK_CONS_TRIP_7_VALUE		 (0xffL<<0)
5451 #define BCE_HC_RX_QUICK_CONS_TRIP_7_INT		 (0xffL<<16)
5452 
5453 #define BCE_HC_RX_TICKS_7				0x00006ae8
5454 #define BCE_HC_RX_TICKS_7_VALUE			 (0x3ffL<<0)
5455 #define BCE_HC_RX_TICKS_7_INT				 (0x3ffL<<16)
5456 
5457 #define BCE_HC_TX_TICKS_7				0x00006aec
5458 #define BCE_HC_TX_TICKS_7_VALUE			 (0x3ffL<<0)
5459 #define BCE_HC_TX_TICKS_7_INT				 (0x3ffL<<16)
5460 
5461 #define BCE_HC_COM_TICKS_7				0x00006af0
5462 #define BCE_HC_COM_TICKS_7_VALUE			 (0x3ffL<<0)
5463 #define BCE_HC_COM_TICKS_7_INT				 (0x3ffL<<16)
5464 
5465 #define BCE_HC_CMD_TICKS_7				0x00006af4
5466 #define BCE_HC_CMD_TICKS_7_VALUE			 (0x3ffL<<0)
5467 #define BCE_HC_CMD_TICKS_7_INT				 (0x3ffL<<16)
5468 
5469 #define BCE_HC_PERIODIC_TICKS_7			0x00006af8
5470 #define BCE_HC_PERIODIC_TICKS_7_HC_PERIODIC_TICKS	 (0xffffL<<0)
5471 #define BCE_HC_PERIODIC_TICKS_7_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
5472 
5473 #define BCE_HC_SB_CONFIG_8				0x00006afc
5474 #define BCE_HC_SB_CONFIG_8_RX_TMR_MODE			 (1L<<1)
5475 #define BCE_HC_SB_CONFIG_8_TX_TMR_MODE			 (1L<<2)
5476 #define BCE_HC_SB_CONFIG_8_COM_TMR_MODE		 (1L<<3)
5477 #define BCE_HC_SB_CONFIG_8_CMD_TMR_MODE		 (1L<<4)
5478 #define BCE_HC_SB_CONFIG_8_PER_MODE			 (1L<<16)
5479 #define BCE_HC_SB_CONFIG_8_ONE_SHOT			 (1L<<17)
5480 #define BCE_HC_SB_CONFIG_8_USE_INT_PARAM		 (1L<<18)
5481 #define BCE_HC_SB_CONFIG_8_PER_COLLECT_LIMIT		 (0xfL<<20)
5482 
5483 #define BCE_HC_TX_QUICK_CONS_TRIP_8			0x00006b00
5484 #define BCE_HC_TX_QUICK_CONS_TRIP_8_VALUE		 (0xffL<<0)
5485 #define BCE_HC_TX_QUICK_CONS_TRIP_8_INT		 (0xffL<<16)
5486 
5487 #define BCE_HC_COMP_PROD_TRIP_8			0x00006b04
5488 #define BCE_HC_COMP_PROD_TRIP_8_VALUE			 (0xffL<<0)
5489 #define BCE_HC_COMP_PROD_TRIP_8_INT			 (0xffL<<16)
5490 
5491 #define BCE_HC_RX_QUICK_CONS_TRIP_8			0x00006b08
5492 #define BCE_HC_RX_QUICK_CONS_TRIP_8_VALUE		 (0xffL<<0)
5493 #define BCE_HC_RX_QUICK_CONS_TRIP_8_INT		 (0xffL<<16)
5494 
5495 #define BCE_HC_RX_TICKS_8				0x00006b0c
5496 #define BCE_HC_RX_TICKS_8_VALUE			 (0x3ffL<<0)
5497 #define BCE_HC_RX_TICKS_8_INT				 (0x3ffL<<16)
5498 
5499 #define BCE_HC_TX_TICKS_8				0x00006b10
5500 #define BCE_HC_TX_TICKS_8_VALUE			 (0x3ffL<<0)
5501 #define BCE_HC_TX_TICKS_8_INT				 (0x3ffL<<16)
5502 
5503 #define BCE_HC_COM_TICKS_8				0x00006b14
5504 #define BCE_HC_COM_TICKS_8_VALUE			 (0x3ffL<<0)
5505 #define BCE_HC_COM_TICKS_8_INT				 (0x3ffL<<16)
5506 
5507 #define BCE_HC_CMD_TICKS_8				0x00006b18
5508 #define BCE_HC_CMD_TICKS_8_VALUE			 (0x3ffL<<0)
5509 #define BCE_HC_CMD_TICKS_8_INT				 (0x3ffL<<16)
5510 
5511 #define BCE_HC_PERIODIC_TICKS_8			0x00006b1c
5512 #define BCE_HC_PERIODIC_TICKS_8_HC_PERIODIC_TICKS	 (0xffffL<<0)
5513 #define BCE_HC_PERIODIC_TICKS_8_HC_INT_PERIODIC_TICKS	 (0xffffL<<16)
5514 
5515 
5516 /*
5517  *  txp_reg definition
5518  *  offset: 0x40000
5519  */
5520 #define BCE_TXP_CPU_MODE				0x00045000
5521 #define BCE_TXP_CPU_MODE_LOCAL_RST			 (1L<<0)
5522 #define BCE_TXP_CPU_MODE_STEP_ENA			 (1L<<1)
5523 #define BCE_TXP_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
5524 #define BCE_TXP_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
5525 #define BCE_TXP_CPU_MODE_MSG_BIT1			 (1L<<6)
5526 #define BCE_TXP_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
5527 #define BCE_TXP_CPU_MODE_SOFT_HALT			 (1L<<10)
5528 #define BCE_TXP_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
5529 #define BCE_TXP_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
5530 #define BCE_TXP_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
5531 #define BCE_TXP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
5532 
5533 #define BCE_TXP_CPU_STATE				0x00045004
5534 #define BCE_TXP_CPU_STATE_BREAKPOINT			 (1L<<0)
5535 #define BCE_TXP_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
5536 #define BCE_TXP_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
5537 #define BCE_TXP_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
5538 #define BCE_TXP_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
5539 #define BCE_TXP_CPU_STATE_BAD_pc_HALTED		 (1L<<6)
5540 #define BCE_TXP_CPU_STATE_ALIGN_HALTED			 (1L<<7)
5541 #define BCE_TXP_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
5542 #define BCE_TXP_CPU_STATE_SOFT_HALTED			 (1L<<10)
5543 #define BCE_TXP_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
5544 #define BCE_TXP_CPU_STATE_INTERRRUPT			 (1L<<12)
5545 #define BCE_TXP_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
5546 #define BCE_TXP_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
5547 #define BCE_TXP_CPU_STATE_BLOCKED_READ			 (1L<<31)
5548 
5549 #define BCE_TXP_CPU_EVENT_MASK				0x00045008
5550 #define BCE_TXP_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
5551 #define BCE_TXP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
5552 #define BCE_TXP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
5553 #define BCE_TXP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
5554 #define BCE_TXP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
5555 #define BCE_TXP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
5556 #define BCE_TXP_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
5557 #define BCE_TXP_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
5558 #define BCE_TXP_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
5559 #define BCE_TXP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
5560 #define BCE_TXP_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
5561 
5562 #define BCE_TXP_CPU_PROGRAM_COUNTER			0x0004501c
5563 #define BCE_TXP_CPU_INSTRUCTION			0x00045020
5564 #define BCE_TXP_CPU_DATA_ACCESS			0x00045024
5565 #define BCE_TXP_CPU_INTERRUPT_ENABLE			0x00045028
5566 #define BCE_TXP_CPU_INTERRUPT_VECTOR			0x0004502c
5567 #define BCE_TXP_CPU_INTERRUPT_SAVED_PC			0x00045030
5568 #define BCE_TXP_CPU_HW_BREAKPOINT			0x00045034
5569 #define BCE_TXP_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
5570 #define BCE_TXP_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
5571 
5572 #define BCE_TXP_CPU_REG_FILE				0x00045200
5573 #define BCE_TXP_FTQ_DATA				0x000453c0
5574 #define BCE_TXP_FTQ_CMD				0x000453f8
5575 #define BCE_TXP_FTQ_CMD_OFFSET				 (0x3ffL<<0)
5576 #define BCE_TXP_FTQ_CMD_WR_TOP				 (1L<<10)
5577 #define BCE_TXP_FTQ_CMD_WR_TOP_0			 (0L<<10)
5578 #define BCE_TXP_FTQ_CMD_WR_TOP_1			 (1L<<10)
5579 #define BCE_TXP_FTQ_CMD_SFT_RESET			 (1L<<25)
5580 #define BCE_TXP_FTQ_CMD_RD_DATA			 (1L<<26)
5581 #define BCE_TXP_FTQ_CMD_ADD_INTERVEN			 (1L<<27)
5582 #define BCE_TXP_FTQ_CMD_ADD_DATA			 (1L<<28)
5583 #define BCE_TXP_FTQ_CMD_INTERVENE_CLR			 (1L<<29)
5584 #define BCE_TXP_FTQ_CMD_POP				 (1L<<30)
5585 #define BCE_TXP_FTQ_CMD_BUSY				 (1L<<31)
5586 
5587 #define BCE_TXP_FTQ_CTL				0x000453fc
5588 #define BCE_TXP_FTQ_CTL_INTERVENE			 (1L<<0)
5589 #define BCE_TXP_FTQ_CTL_OVERFLOW			 (1L<<1)
5590 #define BCE_TXP_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
5591 #define BCE_TXP_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
5592 #define BCE_TXP_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
5593 
5594 #define BCE_TXP_SCRATCH				0x00060000
5595 
5596 
5597 /*
5598  *  tpat_reg definition
5599  *  offset: 0x80000
5600  */
5601 #define BCE_TPAT_CPU_MODE				0x00085000
5602 #define BCE_TPAT_CPU_MODE_LOCAL_RST			 (1L<<0)
5603 #define BCE_TPAT_CPU_MODE_STEP_ENA			 (1L<<1)
5604 #define BCE_TPAT_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
5605 #define BCE_TPAT_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
5606 #define BCE_TPAT_CPU_MODE_MSG_BIT1			 (1L<<6)
5607 #define BCE_TPAT_CPU_MODE_INTERRUPT_ENA		 (1L<<7)
5608 #define BCE_TPAT_CPU_MODE_SOFT_HALT			 (1L<<10)
5609 #define BCE_TPAT_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
5610 #define BCE_TPAT_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
5611 #define BCE_TPAT_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
5612 #define BCE_TPAT_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
5613 
5614 #define BCE_TPAT_CPU_STATE				0x00085004
5615 #define BCE_TPAT_CPU_STATE_BREAKPOINT			 (1L<<0)
5616 #define BCE_TPAT_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
5617 #define BCE_TPAT_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
5618 #define BCE_TPAT_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
5619 #define BCE_TPAT_CPU_STATE_BAD_DATA_ADDR_HALTED	 (1L<<5)
5620 #define BCE_TPAT_CPU_STATE_BAD_pc_HALTED		 (1L<<6)
5621 #define BCE_TPAT_CPU_STATE_ALIGN_HALTED		 (1L<<7)
5622 #define BCE_TPAT_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
5623 #define BCE_TPAT_CPU_STATE_SOFT_HALTED			 (1L<<10)
5624 #define BCE_TPAT_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
5625 #define BCE_TPAT_CPU_STATE_INTERRRUPT			 (1L<<12)
5626 #define BCE_TPAT_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
5627 #define BCE_TPAT_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
5628 #define BCE_TPAT_CPU_STATE_BLOCKED_READ		 (1L<<31)
5629 
5630 #define BCE_TPAT_CPU_EVENT_MASK			0x00085008
5631 #define BCE_TPAT_CPU_EVENT_MASK_BREAKPOINT_MASK	 (1L<<0)
5632 #define BCE_TPAT_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
5633 #define BCE_TPAT_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
5634 #define BCE_TPAT_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
5635 #define BCE_TPAT_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
5636 #define BCE_TPAT_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
5637 #define BCE_TPAT_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
5638 #define BCE_TPAT_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
5639 #define BCE_TPAT_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
5640 #define BCE_TPAT_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
5641 #define BCE_TPAT_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
5642 
5643 #define BCE_TPAT_CPU_PROGRAM_COUNTER			0x0008501c
5644 #define BCE_TPAT_CPU_INSTRUCTION			0x00085020
5645 #define BCE_TPAT_CPU_DATA_ACCESS			0x00085024
5646 #define BCE_TPAT_CPU_INTERRUPT_ENABLE			0x00085028
5647 #define BCE_TPAT_CPU_INTERRUPT_VECTOR			0x0008502c
5648 #define BCE_TPAT_CPU_INTERRUPT_SAVED_PC		0x00085030
5649 #define BCE_TPAT_CPU_HW_BREAKPOINT			0x00085034
5650 #define BCE_TPAT_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
5651 #define BCE_TPAT_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
5652 #define BCE_TPAT_CPU_REG_FILE				0x00085200
5653 #define BCE_TPAT_FTQ_DATA				0x000853c0
5654 #define BCE_TPAT_FTQ_CMD				0x000853f8
5655 #define BCE_TPAT_FTQ_CMD_OFFSET			 (0x3ffL<<0)
5656 #define BCE_TPAT_FTQ_CMD_WR_TOP			 (1L<<10)
5657 #define BCE_TPAT_FTQ_CMD_WR_TOP_0			 (0L<<10)
5658 #define BCE_TPAT_FTQ_CMD_WR_TOP_1			 (1L<<10)
5659 #define BCE_TPAT_FTQ_CMD_SFT_RESET			 (1L<<25)
5660 #define BCE_TPAT_FTQ_CMD_RD_DATA			 (1L<<26)
5661 #define BCE_TPAT_FTQ_CMD_ADD_INTERVEN			 (1L<<27)
5662 #define BCE_TPAT_FTQ_CMD_ADD_DATA			 (1L<<28)
5663 #define BCE_TPAT_FTQ_CMD_INTERVENE_CLR			 (1L<<29)
5664 #define BCE_TPAT_FTQ_CMD_POP				 (1L<<30)
5665 #define BCE_TPAT_FTQ_CMD_BUSY				 (1L<<31)
5666 
5667 #define BCE_TPAT_FTQ_CTL				0x000853fc
5668 #define BCE_TPAT_FTQ_CTL_INTERVENE			 (1L<<0)
5669 #define BCE_TPAT_FTQ_CTL_OVERFLOW			 (1L<<1)
5670 #define BCE_TPAT_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
5671 #define BCE_TPAT_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
5672 #define BCE_TPAT_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
5673 
5674 #define BCE_TPAT_SCRATCH				0x000a0000
5675 
5676 
5677 /*
5678  *  rxp_reg definition
5679  *  offset: 0xc0000
5680  */
5681 #define BCE_RXP_CPU_MODE				0x000c5000
5682 #define BCE_RXP_CPU_MODE_LOCAL_RST			 (1L<<0)
5683 #define BCE_RXP_CPU_MODE_STEP_ENA			 (1L<<1)
5684 #define BCE_RXP_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
5685 #define BCE_RXP_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
5686 #define BCE_RXP_CPU_MODE_MSG_BIT1			 (1L<<6)
5687 #define BCE_RXP_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
5688 #define BCE_RXP_CPU_MODE_SOFT_HALT			 (1L<<10)
5689 #define BCE_RXP_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
5690 #define BCE_RXP_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
5691 #define BCE_RXP_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
5692 #define BCE_RXP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
5693 
5694 #define BCE_RXP_CPU_STATE				0x000c5004
5695 #define BCE_RXP_CPU_STATE_BREAKPOINT			 (1L<<0)
5696 #define BCE_RXP_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
5697 #define BCE_RXP_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
5698 #define BCE_RXP_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
5699 #define BCE_RXP_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
5700 #define BCE_RXP_CPU_STATE_BAD_pc_HALTED		 (1L<<6)
5701 #define BCE_RXP_CPU_STATE_ALIGN_HALTED			 (1L<<7)
5702 #define BCE_RXP_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
5703 #define BCE_RXP_CPU_STATE_SOFT_HALTED			 (1L<<10)
5704 #define BCE_RXP_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
5705 #define BCE_RXP_CPU_STATE_INTERRRUPT			 (1L<<12)
5706 #define BCE_RXP_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
5707 #define BCE_RXP_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
5708 #define BCE_RXP_CPU_STATE_BLOCKED_READ			 (1L<<31)
5709 
5710 #define BCE_RXP_CPU_EVENT_MASK				0x000c5008
5711 #define BCE_RXP_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
5712 #define BCE_RXP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
5713 #define BCE_RXP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
5714 #define BCE_RXP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
5715 #define BCE_RXP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
5716 #define BCE_RXP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
5717 #define BCE_RXP_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
5718 #define BCE_RXP_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
5719 #define BCE_RXP_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
5720 #define BCE_RXP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
5721 #define BCE_RXP_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
5722 
5723 #define BCE_RXP_CPU_PROGRAM_COUNTER			0x000c501c
5724 #define BCE_RXP_CPU_INSTRUCTION			0x000c5020
5725 #define BCE_RXP_CPU_DATA_ACCESS			0x000c5024
5726 #define BCE_RXP_CPU_INTERRUPT_ENABLE			0x000c5028
5727 #define BCE_RXP_CPU_INTERRUPT_VECTOR			0x000c502c
5728 #define BCE_RXP_CPU_INTERRUPT_SAVED_PC			0x000c5030
5729 #define BCE_RXP_CPU_HW_BREAKPOINT			0x000c5034
5730 #define BCE_RXP_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
5731 #define BCE_RXP_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
5732 
5733 #define BCE_RXP_CPU_REG_FILE				0x000c5200
5734 #define BCE_RXP_CFTQ_DATA				0x000c5380
5735 #define BCE_RXP_CFTQ_CMD				0x000c53b8
5736 #define BCE_RXP_CFTQ_CMD_OFFSET			 (0x3ffL<<0)
5737 #define BCE_RXP_CFTQ_CMD_WR_TOP			 (1L<<10)
5738 #define BCE_RXP_CFTQ_CMD_WR_TOP_0			 (0L<<10)
5739 #define BCE_RXP_CFTQ_CMD_WR_TOP_1			 (1L<<10)
5740 #define BCE_RXP_CFTQ_CMD_SFT_RESET			 (1L<<25)
5741 #define BCE_RXP_CFTQ_CMD_RD_DATA			 (1L<<26)
5742 #define BCE_RXP_CFTQ_CMD_ADD_INTERVEN			 (1L<<27)
5743 #define BCE_RXP_CFTQ_CMD_ADD_DATA			 (1L<<28)
5744 #define BCE_RXP_CFTQ_CMD_INTERVENE_CLR			 (1L<<29)
5745 #define BCE_RXP_CFTQ_CMD_POP				 (1L<<30)
5746 #define BCE_RXP_CFTQ_CMD_BUSY				 (1L<<31)
5747 
5748 #define BCE_RXP_CFTQ_CTL				0x000c53bc
5749 #define BCE_RXP_CFTQ_CTL_INTERVENE			 (1L<<0)
5750 #define BCE_RXP_CFTQ_CTL_OVERFLOW			 (1L<<1)
5751 #define BCE_RXP_CFTQ_CTL_FORCE_INTERVENE		 (1L<<2)
5752 #define BCE_RXP_CFTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
5753 #define BCE_RXP_CFTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
5754 
5755 #define BCE_RXP_FTQ_DATA				0x000c53c0
5756 #define BCE_RXP_FTQ_CMD				0x000c53f8
5757 #define BCE_RXP_FTQ_CMD_OFFSET				 (0x3ffL<<0)
5758 #define BCE_RXP_FTQ_CMD_WR_TOP				 (1L<<10)
5759 #define BCE_RXP_FTQ_CMD_WR_TOP_0			 (0L<<10)
5760 #define BCE_RXP_FTQ_CMD_WR_TOP_1			 (1L<<10)
5761 #define BCE_RXP_FTQ_CMD_SFT_RESET			 (1L<<25)
5762 #define BCE_RXP_FTQ_CMD_RD_DATA			 (1L<<26)
5763 #define BCE_RXP_FTQ_CMD_ADD_INTERVEN			 (1L<<27)
5764 #define BCE_RXP_FTQ_CMD_ADD_DATA			 (1L<<28)
5765 #define BCE_RXP_FTQ_CMD_INTERVENE_CLR			 (1L<<29)
5766 #define BCE_RXP_FTQ_CMD_POP				 (1L<<30)
5767 #define BCE_RXP_FTQ_CMD_BUSY				 (1L<<31)
5768 
5769 #define BCE_RXP_FTQ_CTL				0x000c53fc
5770 #define BCE_RXP_FTQ_CTL_INTERVENE			 (1L<<0)
5771 #define BCE_RXP_FTQ_CTL_OVERFLOW			 (1L<<1)
5772 #define BCE_RXP_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
5773 #define BCE_RXP_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
5774 #define BCE_RXP_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
5775 
5776 #define BCE_RXP_SCRATCH				0x000e0000
5777 
5778 
5779 /*
5780  *  com_reg definition
5781  *  offset: 0x100000
5782  */
5783 #define BCE_COM_CPU_MODE				0x00105000
5784 #define BCE_COM_CPU_MODE_LOCAL_RST			 (1L<<0)
5785 #define BCE_COM_CPU_MODE_STEP_ENA			 (1L<<1)
5786 #define BCE_COM_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
5787 #define BCE_COM_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
5788 #define BCE_COM_CPU_MODE_MSG_BIT1			 (1L<<6)
5789 #define BCE_COM_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
5790 #define BCE_COM_CPU_MODE_SOFT_HALT			 (1L<<10)
5791 #define BCE_COM_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
5792 #define BCE_COM_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
5793 #define BCE_COM_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
5794 #define BCE_COM_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
5795 
5796 #define BCE_COM_CPU_STATE				0x00105004
5797 #define BCE_COM_CPU_STATE_BREAKPOINT			 (1L<<0)
5798 #define BCE_COM_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
5799 #define BCE_COM_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
5800 #define BCE_COM_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
5801 #define BCE_COM_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
5802 #define BCE_COM_CPU_STATE_BAD_pc_HALTED		 (1L<<6)
5803 #define BCE_COM_CPU_STATE_ALIGN_HALTED			 (1L<<7)
5804 #define BCE_COM_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
5805 #define BCE_COM_CPU_STATE_SOFT_HALTED			 (1L<<10)
5806 #define BCE_COM_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
5807 #define BCE_COM_CPU_STATE_INTERRRUPT			 (1L<<12)
5808 #define BCE_COM_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
5809 #define BCE_COM_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
5810 #define BCE_COM_CPU_STATE_BLOCKED_READ			 (1L<<31)
5811 
5812 #define BCE_COM_CPU_EVENT_MASK				0x00105008
5813 #define BCE_COM_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
5814 #define BCE_COM_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
5815 #define BCE_COM_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
5816 #define BCE_COM_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
5817 #define BCE_COM_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
5818 #define BCE_COM_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
5819 #define BCE_COM_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
5820 #define BCE_COM_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
5821 #define BCE_COM_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
5822 #define BCE_COM_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
5823 #define BCE_COM_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
5824 
5825 #define BCE_COM_CPU_PROGRAM_COUNTER			0x0010501c
5826 #define BCE_COM_CPU_INSTRUCTION			0x00105020
5827 #define BCE_COM_CPU_DATA_ACCESS			0x00105024
5828 #define BCE_COM_CPU_INTERRUPT_ENABLE			0x00105028
5829 #define BCE_COM_CPU_INTERRUPT_VECTOR			0x0010502c
5830 #define BCE_COM_CPU_INTERRUPT_SAVED_PC			0x00105030
5831 #define BCE_COM_CPU_HW_BREAKPOINT			0x00105034
5832 #define BCE_COM_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
5833 #define BCE_COM_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
5834 
5835 #define BCE_COM_CPU_REG_FILE				0x00105200
5836 #define BCE_COM_COMXQ_FTQ_DATA				0x00105340
5837 #define BCE_COM_COMXQ_FTQ_CMD				0x00105378
5838 #define BCE_COM_COMXQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
5839 #define BCE_COM_COMXQ_FTQ_CMD_WR_TOP			 (1L<<10)
5840 #define BCE_COM_COMXQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
5841 #define BCE_COM_COMXQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
5842 #define BCE_COM_COMXQ_FTQ_CMD_SFT_RESET		 (1L<<25)
5843 #define BCE_COM_COMXQ_FTQ_CMD_RD_DATA			 (1L<<26)
5844 #define BCE_COM_COMXQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
5845 #define BCE_COM_COMXQ_FTQ_CMD_ADD_DATA			 (1L<<28)
5846 #define BCE_COM_COMXQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
5847 #define BCE_COM_COMXQ_FTQ_CMD_POP			 (1L<<30)
5848 #define BCE_COM_COMXQ_FTQ_CMD_BUSY			 (1L<<31)
5849 
5850 #define BCE_COM_COMXQ_FTQ_CTL				0x0010537c
5851 #define BCE_COM_COMXQ_FTQ_CTL_INTERVENE		 (1L<<0)
5852 #define BCE_COM_COMXQ_FTQ_CTL_OVERFLOW			 (1L<<1)
5853 #define BCE_COM_COMXQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
5854 #define BCE_COM_COMXQ_FTQ_CTL_MAX_DEPTH		 (0x3ffL<<12)
5855 #define BCE_COM_COMXQ_FTQ_CTL_CUR_DEPTH		 (0x3ffL<<22)
5856 
5857 #define BCE_COM_COMTQ_FTQ_DATA				0x00105380
5858 #define BCE_COM_COMTQ_FTQ_CMD				0x001053b8
5859 #define BCE_COM_COMTQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
5860 #define BCE_COM_COMTQ_FTQ_CMD_WR_TOP			 (1L<<10)
5861 #define BCE_COM_COMTQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
5862 #define BCE_COM_COMTQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
5863 #define BCE_COM_COMTQ_FTQ_CMD_SFT_RESET		 (1L<<25)
5864 #define BCE_COM_COMTQ_FTQ_CMD_RD_DATA			 (1L<<26)
5865 #define BCE_COM_COMTQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
5866 #define BCE_COM_COMTQ_FTQ_CMD_ADD_DATA			 (1L<<28)
5867 #define BCE_COM_COMTQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
5868 #define BCE_COM_COMTQ_FTQ_CMD_POP			 (1L<<30)
5869 #define BCE_COM_COMTQ_FTQ_CMD_BUSY			 (1L<<31)
5870 
5871 #define BCE_COM_COMTQ_FTQ_CTL				0x001053bc
5872 #define BCE_COM_COMTQ_FTQ_CTL_INTERVENE		 (1L<<0)
5873 #define BCE_COM_COMTQ_FTQ_CTL_OVERFLOW			 (1L<<1)
5874 #define BCE_COM_COMTQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
5875 #define BCE_COM_COMTQ_FTQ_CTL_MAX_DEPTH		 (0x3ffL<<12)
5876 #define BCE_COM_COMTQ_FTQ_CTL_CUR_DEPTH		 (0x3ffL<<22)
5877 
5878 #define BCE_COM_COMQ_FTQ_DATA				0x001053c0
5879 #define BCE_COM_COMQ_FTQ_CMD				0x001053f8
5880 #define BCE_COM_COMQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
5881 #define BCE_COM_COMQ_FTQ_CMD_WR_TOP			 (1L<<10)
5882 #define BCE_COM_COMQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
5883 #define BCE_COM_COMQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
5884 #define BCE_COM_COMQ_FTQ_CMD_SFT_RESET			 (1L<<25)
5885 #define BCE_COM_COMQ_FTQ_CMD_RD_DATA			 (1L<<26)
5886 #define BCE_COM_COMQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
5887 #define BCE_COM_COMQ_FTQ_CMD_ADD_DATA			 (1L<<28)
5888 #define BCE_COM_COMQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
5889 #define BCE_COM_COMQ_FTQ_CMD_POP			 (1L<<30)
5890 #define BCE_COM_COMQ_FTQ_CMD_BUSY			 (1L<<31)
5891 
5892 #define BCE_COM_COMQ_FTQ_CTL				0x001053fc
5893 #define BCE_COM_COMQ_FTQ_CTL_INTERVENE			 (1L<<0)
5894 #define BCE_COM_COMQ_FTQ_CTL_OVERFLOW			 (1L<<1)
5895 #define BCE_COM_COMQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
5896 #define BCE_COM_COMQ_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
5897 #define BCE_COM_COMQ_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
5898 
5899 #define BCE_COM_SCRATCH				0x00120000
5900 
5901 
5902 /*
5903  *  cp_reg definition
5904  *  offset: 0x180000
5905  */
5906 #define BCE_CP_CPU_MODE				0x00185000
5907 #define BCE_CP_CPU_MODE_LOCAL_RST			 (1L<<0)
5908 #define BCE_CP_CPU_MODE_STEP_ENA			 (1L<<1)
5909 #define BCE_CP_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
5910 #define BCE_CP_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
5911 #define BCE_CP_CPU_MODE_MSG_BIT1			 (1L<<6)
5912 #define BCE_CP_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
5913 #define BCE_CP_CPU_MODE_SOFT_HALT			 (1L<<10)
5914 #define BCE_CP_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
5915 #define BCE_CP_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
5916 #define BCE_CP_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
5917 #define BCE_CP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
5918 
5919 #define BCE_CP_CPU_STATE				0x00185004
5920 #define BCE_CP_CPU_STATE_BREAKPOINT			 (1L<<0)
5921 #define BCE_CP_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
5922 #define BCE_CP_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
5923 #define BCE_CP_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
5924 #define BCE_CP_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
5925 #define BCE_CP_CPU_STATE_BAD_pc_HALTED			 (1L<<6)
5926 #define BCE_CP_CPU_STATE_ALIGN_HALTED			 (1L<<7)
5927 #define BCE_CP_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
5928 #define BCE_CP_CPU_STATE_SOFT_HALTED			 (1L<<10)
5929 #define BCE_CP_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
5930 #define BCE_CP_CPU_STATE_INTERRRUPT			 (1L<<12)
5931 #define BCE_CP_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
5932 #define BCE_CP_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
5933 #define BCE_CP_CPU_STATE_BLOCKED_READ			 (1L<<31)
5934 
5935 #define BCE_CP_CPU_EVENT_MASK				0x00185008
5936 #define BCE_CP_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
5937 #define BCE_CP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
5938 #define BCE_CP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
5939 #define BCE_CP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
5940 #define BCE_CP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
5941 #define BCE_CP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
5942 #define BCE_CP_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
5943 #define BCE_CP_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
5944 #define BCE_CP_CPU_EVENT_MASK_SOFT_HALTED_MASK		 (1L<<10)
5945 #define BCE_CP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
5946 #define BCE_CP_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
5947 
5948 #define BCE_CP_CPU_PROGRAM_COUNTER			0x0018501c
5949 #define BCE_CP_CPU_INSTRUCTION				0x00185020
5950 #define BCE_CP_CPU_DATA_ACCESS				0x00185024
5951 #define BCE_CP_CPU_INTERRUPT_ENABLE			0x00185028
5952 #define BCE_CP_CPU_INTERRUPT_VECTOR			0x0018502c
5953 #define BCE_CP_CPU_INTERRUPT_SAVED_PC			0x00185030
5954 #define BCE_CP_CPU_HW_BREAKPOINT			0x00185034
5955 #define BCE_CP_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
5956 #define BCE_CP_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
5957 
5958 #define BCE_CP_CPU_REG_FILE				0x00185200
5959 #define BCE_CP_CPQ_FTQ_DATA				0x001853c0
5960 #define BCE_CP_CPQ_FTQ_CMD				0x001853f8
5961 #define BCE_CP_CPQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
5962 #define BCE_CP_CPQ_FTQ_CMD_WR_TOP			 (1L<<10)
5963 #define BCE_CP_CPQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
5964 #define BCE_CP_CPQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
5965 #define BCE_CP_CPQ_FTQ_CMD_SFT_RESET			 (1L<<25)
5966 #define BCE_CP_CPQ_FTQ_CMD_RD_DATA			 (1L<<26)
5967 #define BCE_CP_CPQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
5968 #define BCE_CP_CPQ_FTQ_CMD_ADD_DATA			 (1L<<28)
5969 #define BCE_CP_CPQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
5970 #define BCE_CP_CPQ_FTQ_CMD_POP				 (1L<<30)
5971 #define BCE_CP_CPQ_FTQ_CMD_BUSY			 (1L<<31)
5972 
5973 #define BCE_CP_CPQ_FTQ_CTL				0x001853fc
5974 #define BCE_CP_CPQ_FTQ_CTL_INTERVENE			 (1L<<0)
5975 #define BCE_CP_CPQ_FTQ_CTL_OVERFLOW			 (1L<<1)
5976 #define BCE_CP_CPQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
5977 #define BCE_CP_CPQ_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
5978 #define BCE_CP_CPQ_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
5979 
5980 #define BCE_CP_SCRATCH					0x001a0000
5981 
5982 
5983 /*
5984  *  tas_reg definition
5985  *  offset: 0x1c0000
5986  */
5987 #define BCE_TAS_FTQ_CMD						0x001c03f8
5988 #define BCE_TAS_FTQ_CTL						0x001c03fc
5989 #define BCE_TAS_FTQ_CTL_MAX_DEPTH			(0x3ffL<<12)
5990 #define BCE_TAS_FTQ_CTL_CUR_DEPTH			(0x3ffL<<22)
5991 
5992 
5993 /*
5994  *  mcp_reg definition
5995  *  offset: 0x140000
5996  */
5997 #define BCE_MCP_CPU_MODE				0x00145000
5998 #define BCE_MCP_CPU_MODE_LOCAL_RST			 (1L<<0)
5999 #define BCE_MCP_CPU_MODE_STEP_ENA			 (1L<<1)
6000 #define BCE_MCP_CPU_MODE_PAGE_0_DATA_ENA		 (1L<<2)
6001 #define BCE_MCP_CPU_MODE_PAGE_0_INST_ENA		 (1L<<3)
6002 #define BCE_MCP_CPU_MODE_MSG_BIT1			 (1L<<6)
6003 #define BCE_MCP_CPU_MODE_INTERRUPT_ENA			 (1L<<7)
6004 #define BCE_MCP_CPU_MODE_SOFT_HALT			 (1L<<10)
6005 #define BCE_MCP_CPU_MODE_BAD_DATA_HALT_ENA		 (1L<<11)
6006 #define BCE_MCP_CPU_MODE_BAD_INST_HALT_ENA		 (1L<<12)
6007 #define BCE_MCP_CPU_MODE_FIO_ABORT_HALT_ENA		 (1L<<13)
6008 #define BCE_MCP_CPU_MODE_SPAD_UNDERFLOW_HALT_ENA	 (1L<<15)
6009 
6010 #define BCE_MCP_CPU_STATE				0x00145004
6011 #define BCE_MCP_CPU_STATE_BREAKPOINT			 (1L<<0)
6012 #define BCE_MCP_CPU_STATE_BAD_INST_HALTED		 (1L<<2)
6013 #define BCE_MCP_CPU_STATE_PAGE_0_DATA_HALTED		 (1L<<3)
6014 #define BCE_MCP_CPU_STATE_PAGE_0_INST_HALTED		 (1L<<4)
6015 #define BCE_MCP_CPU_STATE_BAD_DATA_ADDR_HALTED		 (1L<<5)
6016 #define BCE_MCP_CPU_STATE_BAD_pc_HALTED		 (1L<<6)
6017 #define BCE_MCP_CPU_STATE_ALIGN_HALTED			 (1L<<7)
6018 #define BCE_MCP_CPU_STATE_FIO_ABORT_HALTED		 (1L<<8)
6019 #define BCE_MCP_CPU_STATE_SOFT_HALTED			 (1L<<10)
6020 #define BCE_MCP_CPU_STATE_SPAD_UNDERFLOW		 (1L<<11)
6021 #define BCE_MCP_CPU_STATE_INTERRRUPT			 (1L<<12)
6022 #define BCE_MCP_CPU_STATE_DATA_ACCESS_STALL		 (1L<<14)
6023 #define BCE_MCP_CPU_STATE_INST_FETCH_STALL		 (1L<<15)
6024 #define BCE_MCP_CPU_STATE_BLOCKED_READ			 (1L<<31)
6025 
6026 #define BCE_MCP_CPU_EVENT_MASK				0x00145008
6027 #define BCE_MCP_CPU_EVENT_MASK_BREAKPOINT_MASK		 (1L<<0)
6028 #define BCE_MCP_CPU_EVENT_MASK_BAD_INST_HALTED_MASK	 (1L<<2)
6029 #define BCE_MCP_CPU_EVENT_MASK_PAGE_0_DATA_HALTED_MASK	 (1L<<3)
6030 #define BCE_MCP_CPU_EVENT_MASK_PAGE_0_INST_HALTED_MASK	 (1L<<4)
6031 #define BCE_MCP_CPU_EVENT_MASK_BAD_DATA_ADDR_HALTED_MASK	 (1L<<5)
6032 #define BCE_MCP_CPU_EVENT_MASK_BAD_PC_HALTED_MASK	 (1L<<6)
6033 #define BCE_MCP_CPU_EVENT_MASK_ALIGN_HALTED_MASK	 (1L<<7)
6034 #define BCE_MCP_CPU_EVENT_MASK_FIO_ABORT_MASK		 (1L<<8)
6035 #define BCE_MCP_CPU_EVENT_MASK_SOFT_HALTED_MASK	 (1L<<10)
6036 #define BCE_MCP_CPU_EVENT_MASK_SPAD_UNDERFLOW_MASK	 (1L<<11)
6037 #define BCE_MCP_CPU_EVENT_MASK_INTERRUPT_MASK		 (1L<<12)
6038 
6039 #define BCE_MCP_CPU_PROGRAM_COUNTER			0x0014501c
6040 #define BCE_MCP_CPU_INSTRUCTION			0x00145020
6041 #define BCE_MCP_CPU_DATA_ACCESS			0x00145024
6042 #define BCE_MCP_CPU_INTERRUPT_ENABLE			0x00145028
6043 #define BCE_MCP_CPU_INTERRUPT_VECTOR			0x0014502c
6044 #define BCE_MCP_CPU_INTERRUPT_SAVED_PC			0x00145030
6045 #define BCE_MCP_CPU_HW_BREAKPOINT			0x00145034
6046 #define BCE_MCP_CPU_HW_BREAKPOINT_DISABLE		 (1L<<0)
6047 #define BCE_MCP_CPU_HW_BREAKPOINT_ADDRESS		 (0x3fffffffL<<2)
6048 
6049 #define BCE_MCP_CPU_REG_FILE				0x00145200
6050 #define BCE_MCP_MCPQ_FTQ_DATA				0x001453c0
6051 #define BCE_MCP_MCPQ_FTQ_CMD				0x001453f8
6052 #define BCE_MCP_MCPQ_FTQ_CMD_OFFSET			 (0x3ffL<<0)
6053 #define BCE_MCP_MCPQ_FTQ_CMD_WR_TOP			 (1L<<10)
6054 #define BCE_MCP_MCPQ_FTQ_CMD_WR_TOP_0			 (0L<<10)
6055 #define BCE_MCP_MCPQ_FTQ_CMD_WR_TOP_1			 (1L<<10)
6056 #define BCE_MCP_MCPQ_FTQ_CMD_SFT_RESET			 (1L<<25)
6057 #define BCE_MCP_MCPQ_FTQ_CMD_RD_DATA			 (1L<<26)
6058 #define BCE_MCP_MCPQ_FTQ_CMD_ADD_INTERVEN		 (1L<<27)
6059 #define BCE_MCP_MCPQ_FTQ_CMD_ADD_DATA			 (1L<<28)
6060 #define BCE_MCP_MCPQ_FTQ_CMD_INTERVENE_CLR		 (1L<<29)
6061 #define BCE_MCP_MCPQ_FTQ_CMD_POP			 (1L<<30)
6062 #define BCE_MCP_MCPQ_FTQ_CMD_BUSY			 (1L<<31)
6063 
6064 #define BCE_MCP_MCPQ_FTQ_CTL				0x001453fc
6065 #define BCE_MCP_MCPQ_FTQ_CTL_INTERVENE			 (1L<<0)
6066 #define BCE_MCP_MCPQ_FTQ_CTL_OVERFLOW			 (1L<<1)
6067 #define BCE_MCP_MCPQ_FTQ_CTL_FORCE_INTERVENE		 (1L<<2)
6068 #define BCE_MCP_MCPQ_FTQ_CTL_MAX_DEPTH			 (0x3ffL<<12)
6069 #define BCE_MCP_MCPQ_FTQ_CTL_CUR_DEPTH			 (0x3ffL<<22)
6070 
6071 #define BCE_MCP_ROM								0x00150000
6072 #define BCE_MCP_SCRATCH							0x00160000
6073 
6074 #define BCE_SHM_HDR_SIGNATURE					BCE_MCP_SCRATCH
6075 #define BCE_SHM_HDR_SIGNATURE_SIG_MASK			0xffff0000
6076 #define BCE_SHM_HDR_SIGNATURE_SIG				0x53530000
6077 #define BCE_SHM_HDR_SIGNATURE_VER_MASK			0x000000ff
6078 #define BCE_SHM_HDR_SIGNATURE_VER_ONE			0x00000001
6079 
6080 #define BCE_SHM_HDR_ADDR_0				BCE_MCP_SCRATCH + 4
6081 #define BCE_SHM_HDR_ADDR_1				BCE_MCP_SCRATCH + 8
6082 
6083 /****************************************************************************/
6084 /* End machine generated definitions.                                     */
6085 /****************************************************************************/
6086 
6087 /****************************************************************************/
6088 /* Begin firmware definitions.                                              */
6089 /****************************************************************************/
6090 /* The following definitions refer to pre-defined locations in processor    */
6091 /* memory space which allows the driver to enable particular functionality  */
6092 /* within the firmware or read specific information about the running        */
6093 /* firmware.                                                                */
6094 /****************************************************************************/
6095 
6096 /*
6097  * Perfect match control register.
6098  * 0 = Default.  All received unicst packets matching MAC address
6099  *     BCE_EMAC_MAC_MATCH[0:1,8:9,10:11,12:13,14:15] are sent to receive queue
6100  *     0, all other perfect match registers are reserved.
6101  * 1 = All received unicast packets matching MAC address
6102  *     BCE_EMAC_MAC_MATCH[0:1] are mapped to receive queue 0,
6103  *     BCE_EMAC_MAC_MATCH[2:3] is mapped to receive queue 1, etc.
6104  * 2 = All received unicast packets matching any BCE_EMAC_MAC_MATCH[] register
6105  *     are sent to receive queue 0.
6106  */
6107 #define BCE_RXP_PM_CTRL			0x0e00d0
6108 
6109 /*
6110  * This firmware statistic records the number of frames that
6111  * were dropped because there were no buffers available in the
6112  * receive chain.
6113  */
6114 #define BCE_COM_NO_BUFFERS		0x120084
6115 /****************************************************************************/
6116 /* End firmware definitions.                                                */
6117 /****************************************************************************/
6118 
6119 #define NUM_MC_HASH_REGISTERS   8
6120 
6121 #define DMA_READ_CHANS	5
6122 #define DMA_WRITE_CHANS	3
6123 
6124 /* Use the natural page size of the host CPU. */
6125 /* XXX: This has only been tested on amd64/i386 systems using 4KB pages. */
6126 #define BCM_PAGE_BITS	PAGE_SHIFT
6127 #define BCM_PAGE_SIZE	PAGE_SIZE
6128 #define BCM_PAGE_MASK	(BCM_PAGE_SIZE - 1)
6129 #define BCM_PAGES(x)	((((x) + BCM_PAGE_SIZE - 1) & \
6130     BCM_PAGE_MASK) >> BCM_PAGE_BITS)
6131 
6132 /*
6133  * Page count must remain a power of 2 for all
6134  * of the math to work correctly.
6135  */
6136 #define DEFAULT_TX_PAGES		2
6137 #define MAX_TX_PAGES			8
6138 #define TOTAL_TX_BD_PER_PAGE	(BCM_PAGE_SIZE / sizeof(struct tx_bd))
6139 #define USABLE_TX_BD_PER_PAGE	(TOTAL_TX_BD_PER_PAGE - 1)
6140 #define MAX_TX_BD_AVAIL		(MAX_TX_PAGES * TOTAL_TX_BD_PER_PAGE)
6141 #define TOTAL_TX_BD_ALLOC		(TOTAL_TX_BD_PER_PAGE * sc->tx_pages)
6142 #define USABLE_TX_BD_ALLOC		(USABLE_TX_BD_PER_PAGE * sc->tx_pages)
6143 #define MAX_TX_BD_ALLOC		(TOTAL_TX_BD_ALLOC - 1)
6144 
6145 /* Advance to the next tx_bd, skipping any next page pointers. */
6146 #define NEXT_TX_BD(x) (((x) & USABLE_TX_BD_PER_PAGE) ==	\
6147     (USABLE_TX_BD_PER_PAGE - 1)) ? (x) + 2 : (x) + 1
6148 
6149 #define TX_CHAIN_IDX(x) ((x) & MAX_TX_BD_ALLOC)
6150 
6151 #define TX_PAGE(x) (((x) & ~USABLE_TX_BD_PER_PAGE) >> (BCM_PAGE_BITS - 4))
6152 #define TX_IDX(x) ((x) & USABLE_TX_BD_PER_PAGE)
6153 
6154 /*
6155  * Page count must remain a power of 2 for all
6156  * of the math to work correctly.
6157  */
6158 #define DEFAULT_RX_PAGES		2
6159 #define MAX_RX_PAGES			8
6160 #define TOTAL_RX_BD_PER_PAGE	(BCM_PAGE_SIZE / sizeof(struct rx_bd))
6161 #define USABLE_RX_BD_PER_PAGE	(TOTAL_RX_BD_PER_PAGE - 1)
6162 #define MAX_RX_BD_AVAIL		(MAX_RX_PAGES * TOTAL_RX_BD_PER_PAGE)
6163 #define TOTAL_RX_BD_ALLOC		(TOTAL_RX_BD_PER_PAGE * sc->rx_pages)
6164 #define USABLE_RX_BD_ALLOC		(USABLE_RX_BD_PER_PAGE * sc->rx_pages)
6165 #define MAX_RX_BD_ALLOC		(TOTAL_RX_BD_ALLOC - 1)
6166 
6167 /* Advance to the next rx_bd, skipping any next page pointers. */
6168 #define NEXT_RX_BD(x) (((x) & USABLE_RX_BD_PER_PAGE) ==	\
6169     (USABLE_RX_BD_PER_PAGE - 1)) ? (x) + 2 : (x) + 1
6170 
6171 #define RX_CHAIN_IDX(x) ((x) & MAX_RX_BD_ALLOC)
6172 
6173 #define RX_PAGE(x) (((x) & ~USABLE_RX_BD_PER_PAGE) >> (BCM_PAGE_BITS - 4))
6174 #define RX_IDX(x) ((x) & USABLE_RX_BD_PER_PAGE)
6175 
6176 /*
6177  * To accommodate jumbo frames, the page chain should
6178  * be 4 times larger than the receive chain.
6179  */
6180 #define DEFAULT_PG_PAGES		(DEFAULT_RX_PAGES * 4)
6181 #define MAX_PG_PAGES			(MAX_RX_PAGES * 4)
6182 #define TOTAL_PG_BD_PER_PAGE	(BCM_PAGE_SIZE / sizeof(struct rx_bd))
6183 #define USABLE_PG_BD_PER_PAGE	(TOTAL_PG_BD_PER_PAGE - 1)
6184 #define MAX_PG_BD_AVAIL		(MAX_PG_PAGES * TOTAL_PG_BD_PER_PAGE)
6185 #define TOTAL_PG_BD_ALLOC		(TOTAL_PG_BD_PER_PAGE * sc->pg_pages)
6186 #define USABLE_PG_BD_ALLOC		(USABLE_PG_BD_PER_PAGE * sc->pg_pages)
6187 #define MAX_PG_BD_ALLOC		(TOTAL_PG_BD_ALLOC - 1)
6188 
6189 /* Advance to the next pg_bd, skipping any next page pointers. */
6190 #define NEXT_PG_BD(x) (((x) & USABLE_PG_BD_PER_PAGE) ==	\
6191     (USABLE_PG_BD_PER_PAGE - 1)) ? (x) + 2 : (x) + 1
6192 
6193 #define PG_CHAIN_IDX(x) ((x) & MAX_PG_BD_ALLOC)
6194 
6195 #define PG_PAGE(x) (((x) & ~USABLE_PG_BD_PER_PAGE) >> (BCM_PAGE_BITS - 4))
6196 #define PG_IDX(x) ((x) & USABLE_PG_BD_PER_PAGE)
6197 
6198 #define CTX_INIT_RETRY_COUNT        10
6199 
6200 /* Context size. */
6201 #define CTX_SHIFT		7
6202 #define CTX_SIZE		(1 << CTX_SHIFT)
6203 #define CTX_MASK		(CTX_SIZE - 1)
6204 #define GET_CID_ADDR(_cid)	((_cid) << CTX_SHIFT)
6205 #define GET_CID(_cid_addr)	((_cid_addr) >> CTX_SHIFT)
6206 
6207 #define PHY_CTX_SHIFT		6
6208 #define PHY_CTX_SIZE		(1 << PHY_CTX_SHIFT)
6209 #define PHY_CTX_MASK		(PHY_CTX_SIZE - 1)
6210 #define GET_PCID_ADDR(_pcid)	((_pcid) << PHY_CTX_SHIFT)
6211 #define GET_PCID(_pcid_addr)	((_pcid_addr) >> PHY_CTX_SHIFT)
6212 
6213 #define MB_KERNEL_CTX_SHIFT	8
6214 #define MB_KERNEL_CTX_SIZE	(1 << MB_KERNEL_CTX_SHIFT)
6215 #define MB_KERNEL_CTX_MASK	(MB_KERNEL_CTX_SIZE - 1)
6216 #define MB_GET_CID_ADDR(_cid)	(0x10000 + ((_cid) << MB_KERNEL_CTX_SHIFT))
6217 
6218 #define MAX_CID_CNT		0x4000
6219 #define MAX_CID_ADDR		(GET_CID_ADDR(MAX_CID_CNT))
6220 #define INVALID_CID_ADDR	0xffffffff
6221 
6222 #define TX_CID			16
6223 #define RX_CID			0
6224 
6225 #define DEFAULT_TX_QUICK_CONS_TRIP_INT	20
6226 #define DEFAULT_TX_QUICK_CONS_TRIP		20
6227 #define DEFAULT_TX_TICKS_INT			80
6228 #define DEFAULT_TX_TICKS				80
6229 #define DEFAULT_RX_QUICK_CONS_TRIP_INT	6
6230 #define DEFAULT_RX_QUICK_CONS_TRIP		6
6231 #define DEFAULT_RX_TICKS_INT			18
6232 #define DEFAULT_RX_TICKS				18
6233 
6234 /****************************************************************************/
6235 /* BCE Processor Firmwware Load Definitions                                 */
6236 /****************************************************************************/
6237 
6238 struct cpu_reg {
6239 	u32 mode;
6240 	u32 mode_value_halt;
6241 	u32 mode_value_sstep;
6242 
6243 	u32 state;
6244 	u32 state_value_clear;
6245 
6246 	u32 gpr0;
6247 	u32 evmask;
6248 	u32 pc;
6249 	u32 inst;
6250 	u32 bp;
6251 
6252 	u32 spad_base;
6253 
6254 	u32 mips_view_base;
6255 };
6256 
6257 struct fw_info {
6258 	u32 ver_major;
6259 	u32 ver_minor;
6260 	u32 ver_fix;
6261 
6262 	u32 start_addr;
6263 
6264 	/* Text section. */
6265 	u32 text_addr;
6266 	u32 text_len;
6267 	u32 text_index;
6268 	const u32 *text;
6269 
6270 	/* Data section. */
6271 	u32 data_addr;
6272 	u32 data_len;
6273 	u32 data_index;
6274 	const u32 *data;
6275 
6276 	/* SBSS section. */
6277 	u32 sbss_addr;
6278 	u32 sbss_len;
6279 	u32 sbss_index;
6280 	const u32 *sbss;
6281 
6282 	/* BSS section. */
6283 	u32 bss_addr;
6284 	u32 bss_len;
6285 	u32 bss_index;
6286 	const u32 *bss;
6287 
6288 	/* Read-only section. */
6289 	u32 rodata_addr;
6290 	u32 rodata_len;
6291 	u32 rodata_index;
6292 	const u32 *rodata;
6293 };
6294 
6295 #define RV2P_PROC1		0
6296 #define RV2P_PROC2		1
6297 
6298 #define BCE_MIREG(x)		((x & 0x1F) << 16)
6299 #define BCE_MIPHY(x)		((x & 0x1F) << 21)
6300 #define BCE_PHY_TIMEOUT		50
6301 
6302 #define BCE_NVRAM_SIZE		0x200
6303 #define BCE_NVRAM_MAGIC		0x669955aa
6304 #define BCE_CRC32_RESIDUAL	0xdebb20e3
6305 
6306 #define BCE_TX_TIMEOUT		5
6307 
6308 #define BCE_MAX_SEGMENTS	35
6309 #define BCE_TSO_MAX_SIZE	(65535 + sizeof(struct ether_vlan_header))
6310 #define BCE_TSO_MAX_SEG_SIZE	4096
6311 
6312 #define BCE_DMA_ALIGN		8
6313 #define BCE_DMA_BOUNDARY	0
6314 #define BCE_RX_BUF_ALIGN	16
6315 
6316 #define BCE_MAX_CONTEXT		4
6317 
6318 /* The BCM5708 has a problem with addresses greater that 40bits. */
6319 /* Handle the sizing issue in an architecture agnostic fashion.  */
6320 #if (BUS_SPACE_MAXADDR < 0xFFFFFFFFFF)
6321 #define BCE_BUS_SPACE_MAXADDR		BUS_SPACE_MAXADDR
6322 #else
6323 #define BCE_BUS_SPACE_MAXADDR		0xFFFFFFFFFF
6324 #endif
6325 
6326 /*
6327  * XXX Checksum offload involving IP fragments seems to cause problems on
6328  * transmit.  Disable it for now, hopefully there will be a more elegant
6329  * solution later.
6330  */
6331 #ifdef BCE_IP_CSUM
6332 #define BCE_IF_HWASSIST	(CSUM_IP | CSUM_TCP | CSUM_UDP)
6333 #else
6334 #define BCE_IF_HWASSIST	(CSUM_TCP | CSUM_UDP)
6335 #endif
6336 
6337 #if __FreeBSD_version < 700000
6338 #define BCE_IF_CAPABILITIES (IFCAP_VLAN_MTU | 			\
6339     IFCAP_VLAN_HWTAGGING | IFCAP_HWCSUM | IFCAP_JUMBO_MTU)
6340 #else
6341 #define BCE_IF_CAPABILITIES (IFCAP_VLAN_MTU |			\
6342     IFCAP_VLAN_HWTAGGING | IFCAP_HWCSUM |			\
6343     IFCAP_JUMBO_MTU | IFCAP_VLAN_HWCSUM)
6344 #endif
6345 
6346 #define BCE_MIN_MTU			60
6347 #define BCE_MIN_ETHER_MTU		64
6348 
6349 #define BCE_MAX_STD_MTU			1500
6350 #define BCE_MAX_STD_ETHER_MTU		1518
6351 #define BCE_MAX_STD_ETHER_MTU_VLAN	1522
6352 
6353 #define BCE_MAX_JUMBO_MTU		9000
6354 #define BCE_MAX_JUMBO_ETHER_MTU		9018
6355 #define BCE_MAX_JUMBO_ETHER_MTU_VLAN 	9022
6356 
6357 // #define BCE_MAX_MTU		ETHER_MAX_LEN_JUMBO + ETHER_VLAN_ENCAP_LEN	/* 9022 */
6358 
6359 /****************************************************************************/
6360 /* BCE Device State Data Structure                                          */
6361 /****************************************************************************/
6362 
6363 #define BCE_STATUS_BLK_SZ	sizeof(struct status_block)
6364 #define BCE_STATS_BLK_SZ	sizeof(struct statistics_block)
6365 #define BCE_TX_CHAIN_PAGE_SZ	BCM_PAGE_SIZE
6366 #define BCE_RX_CHAIN_PAGE_SZ	BCM_PAGE_SIZE
6367 #define BCE_PG_CHAIN_PAGE_SZ	BCM_PAGE_SIZE
6368 
6369 struct bce_softc
6370 {
6371 	struct mtx		bce_mtx;
6372 
6373 	/* Interface info */
6374 	struct ifnet		*bce_ifp;
6375 
6376 	/* Parent device handle */
6377 	device_t		bce_dev;
6378 
6379 	/* Interface number */
6380 	u_int8_t		bce_unit;
6381 
6382 	/* Device resource handle */
6383 	struct resource		*bce_res_mem;
6384 
6385 	/* TBI media info */
6386 	struct ifmedia		bce_ifmedia;
6387 
6388 	/* Device bus tag */
6389 	bus_space_tag_t		bce_btag;
6390 
6391 	/* Device bus handle */
6392 	bus_space_handle_t	bce_bhandle;
6393 
6394 	/* Device virtual memory handle */
6395 	vm_offset_t		bce_vhandle;
6396 
6397 	/* IRQ Resource Handle */
6398 	struct resource		*bce_res_irq;
6399 
6400 	/* Interrupt handler. */
6401 	void			*bce_intrhand;
6402 
6403 	/* ASIC Chip ID. */
6404 	u32			bce_chipid;
6405 
6406 	/* General controller flags. */
6407 	u32			bce_flags;
6408 #define BCE_PCIX_FLAG				0x00000001
6409 #define BCE_PCI_32BIT_FLAG 			0x00000002
6410 #define BCE_RESERVED_FLAG			0x00000004
6411 #define BCE_NO_WOL_FLAG				0x00000008
6412 #define BCE_USING_DAC_FLAG			0x00000010
6413 #define BCE_USING_MSI_FLAG 			0x00000020
6414 #define BCE_MFW_ENABLE_FLAG			0x00000040
6415 #define BCE_ONE_SHOT_MSI_FLAG			0x00000080
6416 #define BCE_USING_MSIX_FLAG			0x00000100
6417 #define BCE_PCIE_FLAG				0x00000200
6418 #define BCE_USING_TX_FLOW_CONTROL		0x00000400
6419 #define BCE_USING_RX_FLOW_CONTROL		0x00000800
6420 
6421 	/* Controller capability flags. */
6422 	u32			bce_cap_flags;
6423 #define BCE_MSI_CAPABLE_FLAG			0x00000001
6424 #define BCE_MSIX_CAPABLE_FLAG			0x00000002
6425 #define BCE_PCIE_CAPABLE_FLAG			0x00000004
6426 #define BCE_PCIX_CAPABLE_FLAG			0x00000008
6427 
6428 	/* PHY specific flags. */
6429 	u32			bce_phy_flags;
6430 #define BCE_PHY_SERDES_FLAG			0x00000001
6431 #define BCE_PHY_CRC_FIX_FLAG			0x00000002
6432 #define BCE_PHY_PARALLEL_DETECT_FLAG		0x00000004
6433 #define BCE_PHY_2_5G_CAPABLE_FLAG		0x00000008
6434 #define BCE_PHY_INT_MODE_MASK_FLAG		0x00000300
6435 #define BCE_PHY_INT_MODE_AUTO_POLLING_FLAG	0x00000100
6436 #define BCE_PHY_INT_MODE_LINK_READY_FLAG	0x00000200
6437 #define BCE_PHY_IEEE_CLAUSE_45_FLAG		0x00000400
6438 #define	BCE_PHY_REMOTE_CAP_FLAG			0x00000800
6439 #define	BCE_PHY_REMOTE_PORT_FIBER_FLAG		0x00001000
6440 
6441 	/* Values that need to be shared with the PHY driver. */
6442 	u32			bce_shared_hw_cfg;
6443 	u32			bce_port_hw_cfg;
6444 
6445 	bus_addr_t		max_bus_addr;
6446 
6447 	/* PCI bus speed */
6448 	u16			bus_speed_mhz;
6449 
6450 	/* PCIe link width */
6451 	u16			link_width;
6452 
6453 	/* PCIe link speed */
6454 	u16			link_speed;
6455 
6456 	/* Flash NVRAM settings */
6457 	const struct flash_spec	*bce_flash_info;
6458 
6459 	/* Flash NVRAM size */
6460 	u32			bce_flash_size;
6461 
6462 	/* Shared Memory base address */
6463 	u32			bce_shmem_base;
6464 
6465 	/* Name string */
6466 	const char		*bce_name;
6467 
6468 	/* Tracks the version of bootcode firmware. */
6469 	char			bce_bc_ver[32];
6470 
6471 	/* Tracks the version of management firmware. */
6472 	char			bce_mfw_ver[32];
6473 
6474 	/*
6475 	 * Tracks the state of the firmware.  0 = Running while any
6476 	 * other value indicates that the firmware is not responding.
6477 	 */
6478 	u16			bce_fw_timed_out;
6479 
6480 	/*
6481 	 * An incrementing sequence used to coordinate messages passed
6482 	 * from the driver to the firmware.
6483 	 */
6484 	u16			bce_fw_wr_seq;
6485 
6486 	/*
6487 	 * An incrementing sequence used to let the firmware know that
6488 	 * the driver is still operating.  Without the pulse, management
6489 	 * firmware such as IPMI or UMP will operate in OS absent state.
6490 	 */
6491 	u16			bce_fw_drv_pulse_wr_seq;
6492 
6493 	/* Tracks whether firmware has lost the driver's pulse. */
6494 	u16			bce_drv_cardiac_arrest;
6495 
6496 	/* Ethernet MAC address. */
6497 	u_char			eaddr[6];
6498 
6499 	/*
6500 	 * These setting are used by the host coalescing (HC) block to
6501 	 * to control how often the status block, statistics block and
6502 	 * interrupts are generated.
6503 	 */
6504 	u16			bce_tx_quick_cons_trip_int;
6505 	u16			bce_tx_quick_cons_trip;
6506 	u16			bce_rx_quick_cons_trip_int;
6507 	u16			bce_rx_quick_cons_trip;
6508 	u16			bce_tx_ticks_int;
6509 	u16			bce_tx_ticks;
6510 	u16			bce_rx_ticks_int;
6511 	u16			bce_rx_ticks;
6512 	u32			bce_stats_ticks;
6513 
6514 	/* The address of the integrated PHY on the MII bus. */
6515 	int			bce_phy_addr;
6516 
6517 	/* The device handle for the MII bus child device. */
6518 	device_t		bce_miibus;
6519 
6520 	/* Driver maintained RX chain pointers and byte counter. */
6521 	u16			rx_prod;
6522 	u16			rx_cons;
6523 
6524 	/* Counts the bytes used in the RX chain. */
6525 	u32			rx_prod_bseq;
6526 
6527 	/* Driver maintained TX chain pointers and byte counter. */
6528 	u16			tx_prod;
6529 	u16			tx_cons;
6530 
6531 	/* Counts the bytes used in the TX chain. */
6532 	u32			tx_prod_bseq;
6533 
6534 	/* Driver maintained PG chain pointers. */
6535 	u16			pg_prod;
6536 	u16			pg_cons;
6537 
6538 	int			bce_link_up;
6539 	struct		callout bce_tick_callout;
6540 	struct		callout bce_pulse_callout;
6541 
6542 	/* Ticks until chip reset */
6543 	int			watchdog_timer;
6544 
6545 	/* Frame size and mbuf allocation size for RX frames. */
6546 	int			rx_bd_mbuf_alloc_size;
6547 	int			rx_bd_mbuf_data_len;
6548 	int			rx_bd_mbuf_align_pad;
6549 
6550 	/* Receive mode settings (i.e promiscuous, multicast, etc.). */
6551 	u32			rx_mode;
6552 
6553 	/* Bus tag for the bce controller. */
6554 	bus_dma_tag_t		parent_tag;
6555 
6556 	/* H/W maintained TX buffer descriptor chain structure. */
6557 	int					tx_pages;
6558 	bus_dma_tag_t		tx_bd_chain_tag;
6559 	bus_dmamap_t		tx_bd_chain_map[MAX_TX_PAGES];
6560 	struct tx_bd		*tx_bd_chain[MAX_TX_PAGES];
6561 	bus_addr_t			tx_bd_chain_paddr[MAX_TX_PAGES];
6562 
6563 	/* H/W maintained RX buffer descriptor chain structure. */
6564 	int					rx_pages;
6565 	bus_dma_tag_t		rx_bd_chain_tag;
6566 	bus_dmamap_t		rx_bd_chain_map[MAX_RX_PAGES];
6567 	struct rx_bd		*rx_bd_chain[MAX_RX_PAGES];
6568 	bus_addr_t			rx_bd_chain_paddr[MAX_RX_PAGES];
6569 
6570 	/* H/W maintained page buffer descriptor chain structure. */
6571 	int					pg_pages;
6572 	bus_dma_tag_t		pg_bd_chain_tag;
6573 	bus_dmamap_t		pg_bd_chain_map[MAX_PG_PAGES];
6574 	struct rx_bd		*pg_bd_chain[MAX_PG_PAGES];
6575 	bus_addr_t			pg_bd_chain_paddr[MAX_PG_PAGES];
6576 
6577 	/* H/W maintained status block. */
6578 	bus_dma_tag_t		status_tag;
6579 	bus_dmamap_t		status_map;
6580 	struct status_block	*status_block;
6581 	bus_addr_t			status_block_paddr;
6582 
6583 	/* Driver maintained status block values. */
6584 	u16			last_status_idx;
6585 	u16			hw_rx_cons;
6586 	u16			hw_tx_cons;
6587 
6588 	/* H/W maintained statistics block. */
6589 	bus_dma_tag_t		stats_tag;
6590 	bus_dmamap_t		stats_map;
6591 	struct statistics_block *stats_block;
6592 	bus_addr_t			stats_block_paddr;
6593 
6594 	/* H/W maintained context block. */
6595 	int					ctx_pages;
6596 	bus_dma_tag_t		ctx_tag;
6597 
6598 	/* BCM5709/16 use host memory for context. */
6599 	bus_dmamap_t		ctx_map[BCE_MAX_CONTEXT];
6600 	void				*ctx_block[BCE_MAX_CONTEXT];
6601 	bus_addr_t			ctx_paddr[BCE_MAX_CONTEXT];
6602 
6603 	/* Bus tag for RX/TX mbufs. */
6604 	bus_dma_tag_t		rx_mbuf_tag;
6605 	bus_dma_tag_t		tx_mbuf_tag;
6606 	bus_dma_tag_t		pg_mbuf_tag;
6607 
6608 	/* S/W maintained mbuf TX chain structure. */
6609 	bus_dmamap_t		tx_mbuf_map[MAX_TX_BD_AVAIL];
6610 	struct mbuf			*tx_mbuf_ptr[MAX_TX_BD_AVAIL];
6611 
6612 	/* S/W maintained mbuf RX chain structure. */
6613 	bus_dmamap_t		rx_mbuf_map[MAX_RX_BD_AVAIL];
6614 	struct mbuf			*rx_mbuf_ptr[MAX_RX_BD_AVAIL];
6615 
6616 	/* S/W maintained mbuf page chain structure. */
6617 	bus_dmamap_t		pg_mbuf_map[MAX_PG_BD_AVAIL];
6618 	struct mbuf			*pg_mbuf_ptr[MAX_PG_BD_AVAIL];
6619 
6620 	/* Track the number of buffer descriptors in use. */
6621 	u16			free_rx_bd;
6622 	u16			max_rx_bd;
6623 	u16			used_tx_bd;
6624 	u16			max_tx_bd;
6625 	u16			free_pg_bd;
6626 	u16			max_pg_bd;
6627 
6628 	/* Provides access to hardware statistics through sysctl. */
6629 	u64			stat_IfHCInOctets;
6630 	u64			stat_IfHCInBadOctets;
6631 	u64			stat_IfHCOutOctets;
6632 	u64			stat_IfHCOutBadOctets;
6633 	u64			stat_IfHCInUcastPkts;
6634 	u64			stat_IfHCInMulticastPkts;
6635 	u64			stat_IfHCInBroadcastPkts;
6636 	u64			stat_IfHCOutUcastPkts;
6637 	u64			stat_IfHCOutMulticastPkts;
6638 	u64			stat_IfHCOutBroadcastPkts;
6639 
6640 	u32	stat_emac_tx_stat_dot3statsinternalmactransmiterrors;
6641 	u32			stat_Dot3StatsCarrierSenseErrors;
6642 	u32			stat_Dot3StatsFCSErrors;
6643 	u32			stat_Dot3StatsAlignmentErrors;
6644 	u32			stat_Dot3StatsSingleCollisionFrames;
6645 	u32			stat_Dot3StatsMultipleCollisionFrames;
6646 	u32			stat_Dot3StatsDeferredTransmissions;
6647 	u32			stat_Dot3StatsExcessiveCollisions;
6648 	u32			stat_Dot3StatsLateCollisions;
6649 	u32			stat_EtherStatsCollisions;
6650 	u32			stat_EtherStatsFragments;
6651 	u32			stat_EtherStatsJabbers;
6652 	u32			stat_EtherStatsUndersizePkts;
6653 	u32			stat_EtherStatsOversizePkts;
6654 	u32			stat_EtherStatsPktsRx64Octets;
6655 	u32			stat_EtherStatsPktsRx65Octetsto127Octets;
6656 	u32			stat_EtherStatsPktsRx128Octetsto255Octets;
6657 	u32			stat_EtherStatsPktsRx256Octetsto511Octets;
6658 	u32			stat_EtherStatsPktsRx512Octetsto1023Octets;
6659 	u32			stat_EtherStatsPktsRx1024Octetsto1522Octets;
6660 	u32			stat_EtherStatsPktsRx1523Octetsto9022Octets;
6661 	u32			stat_EtherStatsPktsTx64Octets;
6662 	u32			stat_EtherStatsPktsTx65Octetsto127Octets;
6663 	u32			stat_EtherStatsPktsTx128Octetsto255Octets;
6664 	u32			stat_EtherStatsPktsTx256Octetsto511Octets;
6665 	u32			stat_EtherStatsPktsTx512Octetsto1023Octets;
6666 	u32			stat_EtherStatsPktsTx1024Octetsto1522Octets;
6667 	u32			stat_EtherStatsPktsTx1523Octetsto9022Octets;
6668 	u32			stat_XonPauseFramesReceived;
6669 	u32			stat_XoffPauseFramesReceived;
6670 	u32			stat_OutXonSent;
6671 	u32			stat_OutXoffSent;
6672 	u32			stat_FlowControlDone;
6673 	u32			stat_MacControlFramesReceived;
6674 	u32			stat_XoffStateEntered;
6675 	u32			stat_IfInFramesL2FilterDiscards;
6676 	u32			stat_IfInRuleCheckerDiscards;
6677 	u32			stat_IfInFTQDiscards;
6678 	u32			stat_IfInMBUFDiscards;
6679 	u32			stat_IfInRuleCheckerP4Hit;
6680 	u32			stat_CatchupInRuleCheckerDiscards;
6681 	u32			stat_CatchupInFTQDiscards;
6682 	u32			stat_CatchupInMBUFDiscards;
6683 	u32			stat_CatchupInRuleCheckerP4Hit;
6684 
6685 	/* Provides access to certain firmware statistics. */
6686 	u32			com_no_buffers;
6687 
6688 	/* Recoverable failure counters. */
6689 	u32			mbuf_alloc_failed_count;
6690 	u32			mbuf_frag_count;
6691 	u32			unexpected_attention_count;
6692 	u32			l2fhdr_error_count;
6693 	u32			dma_map_addr_tx_failed_count;
6694 	u32			dma_map_addr_rx_failed_count;
6695 	u32			watchdog_timeouts;
6696 
6697 	/* Host coalescing block command register */
6698 	u32			hc_command;
6699 
6700 	/* Bootcode state */
6701 	u32			bc_state;
6702 
6703 #ifdef BCE_DEBUG
6704 	/* Simulated recoverable failure counters. */
6705 	u32			mbuf_alloc_failed_sim_count;
6706 	u32			unexpected_attention_sim_count;
6707 	u32			l2fhdr_error_sim_count;
6708 	u32			dma_map_addr_failed_sim_count;
6709 
6710 	/* Track the number of enqueued mbufs. */
6711 	int			debug_tx_mbuf_alloc;
6712 	int			debug_rx_mbuf_alloc;
6713 	int			debug_pg_mbuf_alloc;
6714 
6715 	/* Track how many and what type of interrupts are generated. */
6716 	u64			interrupts_generated;
6717 	u64			interrupts_handled;
6718 	u64			interrupts_rx;
6719 	u64			interrupts_tx;
6720 	u64			phy_interrupts;
6721 
6722 	/* Lowest number of rx_bd's free. */
6723 	u16			rx_low_watermark;
6724 
6725 	/* Number of times the RX chain was empty. */
6726 	u64			rx_empty_count;
6727 
6728 	/* Lowest number of pages free. */
6729 	u16			pg_low_watermark;
6730 
6731 	/* Number of times the page chain was empty. */
6732 	u64			pg_empty_count;
6733 
6734 	/* Greatest number of tx_bd's used. */
6735 	u16			tx_hi_watermark;
6736 
6737 	/* Number of times the TX chain was full. */
6738 	u64			tx_full_count;
6739 
6740 	/* Number of TSO frames requested. */
6741 	u64			tso_frames_requested;
6742 
6743 	/* Number of TSO frames completed. */
6744 	u64			tso_frames_completed;
6745 
6746 	/* Number of TSO frames failed. */
6747 	u64			tso_frames_failed;
6748 
6749 	/* Number of IP checksum offload frames.*/
6750 	u64			csum_offload_ip;
6751 
6752 	/* Number of TCP/UDP checksum offload frames.*/
6753 	u64			csum_offload_tcp_udp;
6754 
6755 	/* Number of VLAN tagged frames received. */
6756 	u64			vlan_tagged_frames_rcvd;
6757 
6758 	/* Number of VLAN tagged frames stripped. */
6759 	u64			vlan_tagged_frames_stripped;
6760 
6761 	/* Number of split header frames received. */
6762 	u64			split_header_frames_rcvd;
6763 
6764 	/* Number of split header TCP frames received. */
6765 	u64			split_header_tcp_frames_rcvd;
6766 
6767 	/* Buffer with NVRAM contents for the NIC. */
6768 	u8			*nvram_buf;
6769 #endif /* BCE_DEBUG */
6770 };
6771 
6772 #endif /* __BCEREG_H_DEFINED */
6773