xref: /freebsd/sys/dev/ath/if_ath_tx_edma.c (revision 208be709c4ca194b67009f5216d87599a7b68461)
13fdfc330SAdrian Chadd /*-
23fdfc330SAdrian Chadd  * Copyright (c) 2012 Adrian Chadd <adrian@FreeBSD.org>
33fdfc330SAdrian Chadd  * All rights reserved.
43fdfc330SAdrian Chadd  *
53fdfc330SAdrian Chadd  * Redistribution and use in source and binary forms, with or without
63fdfc330SAdrian Chadd  * modification, are permitted provided that the following conditions
73fdfc330SAdrian Chadd  * are met:
83fdfc330SAdrian Chadd  * 1. Redistributions of source code must retain the above copyright
93fdfc330SAdrian Chadd  *    notice, this list of conditions and the following disclaimer,
103fdfc330SAdrian Chadd  *    without modification.
113fdfc330SAdrian Chadd  * 2. Redistributions in binary form must reproduce at minimum a disclaimer
123fdfc330SAdrian Chadd  *    similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
133fdfc330SAdrian Chadd  *    redistribution must be conditioned upon including a substantially
143fdfc330SAdrian Chadd  *    similar Disclaimer requirement for further binary redistribution.
153fdfc330SAdrian Chadd  *
163fdfc330SAdrian Chadd  * NO WARRANTY
173fdfc330SAdrian Chadd  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
183fdfc330SAdrian Chadd  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
193fdfc330SAdrian Chadd  * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
203fdfc330SAdrian Chadd  * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
213fdfc330SAdrian Chadd  * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
223fdfc330SAdrian Chadd  * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
233fdfc330SAdrian Chadd  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
243fdfc330SAdrian Chadd  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
253fdfc330SAdrian Chadd  * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
263fdfc330SAdrian Chadd  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
273fdfc330SAdrian Chadd  * THE POSSIBILITY OF SUCH DAMAGES.
283fdfc330SAdrian Chadd  */
293fdfc330SAdrian Chadd 
303fdfc330SAdrian Chadd #include <sys/cdefs.h>
313fdfc330SAdrian Chadd __FBSDID("$FreeBSD$");
323fdfc330SAdrian Chadd 
333fdfc330SAdrian Chadd /*
343fdfc330SAdrian Chadd  * Driver for the Atheros Wireless LAN controller.
353fdfc330SAdrian Chadd  *
363fdfc330SAdrian Chadd  * This software is derived from work of Atsushi Onoe; his contribution
373fdfc330SAdrian Chadd  * is greatly appreciated.
383fdfc330SAdrian Chadd  */
393fdfc330SAdrian Chadd 
403fdfc330SAdrian Chadd #include "opt_inet.h"
413fdfc330SAdrian Chadd #include "opt_ath.h"
423fdfc330SAdrian Chadd /*
433fdfc330SAdrian Chadd  * This is needed for register operations which are performed
443fdfc330SAdrian Chadd  * by the driver - eg, calls to ath_hal_gettsf32().
453fdfc330SAdrian Chadd  *
463fdfc330SAdrian Chadd  * It's also required for any AH_DEBUG checks in here, eg the
473fdfc330SAdrian Chadd  * module dependencies.
483fdfc330SAdrian Chadd  */
493fdfc330SAdrian Chadd #include "opt_ah.h"
503fdfc330SAdrian Chadd #include "opt_wlan.h"
513fdfc330SAdrian Chadd 
523fdfc330SAdrian Chadd #include <sys/param.h>
533fdfc330SAdrian Chadd #include <sys/systm.h>
543fdfc330SAdrian Chadd #include <sys/sysctl.h>
553fdfc330SAdrian Chadd #include <sys/mbuf.h>
563fdfc330SAdrian Chadd #include <sys/malloc.h>
573fdfc330SAdrian Chadd #include <sys/lock.h>
583fdfc330SAdrian Chadd #include <sys/mutex.h>
593fdfc330SAdrian Chadd #include <sys/kernel.h>
603fdfc330SAdrian Chadd #include <sys/socket.h>
613fdfc330SAdrian Chadd #include <sys/sockio.h>
623fdfc330SAdrian Chadd #include <sys/errno.h>
633fdfc330SAdrian Chadd #include <sys/callout.h>
643fdfc330SAdrian Chadd #include <sys/bus.h>
653fdfc330SAdrian Chadd #include <sys/endian.h>
663fdfc330SAdrian Chadd #include <sys/kthread.h>
673fdfc330SAdrian Chadd #include <sys/taskqueue.h>
683fdfc330SAdrian Chadd #include <sys/priv.h>
693fdfc330SAdrian Chadd #include <sys/module.h>
703fdfc330SAdrian Chadd #include <sys/ktr.h>
713fdfc330SAdrian Chadd #include <sys/smp.h>	/* for mp_ncpus */
723fdfc330SAdrian Chadd 
733fdfc330SAdrian Chadd #include <machine/bus.h>
743fdfc330SAdrian Chadd 
753fdfc330SAdrian Chadd #include <net/if.h>
763fdfc330SAdrian Chadd #include <net/if_dl.h>
773fdfc330SAdrian Chadd #include <net/if_media.h>
783fdfc330SAdrian Chadd #include <net/if_types.h>
793fdfc330SAdrian Chadd #include <net/if_arp.h>
803fdfc330SAdrian Chadd #include <net/ethernet.h>
813fdfc330SAdrian Chadd #include <net/if_llc.h>
823fdfc330SAdrian Chadd 
833fdfc330SAdrian Chadd #include <net80211/ieee80211_var.h>
843fdfc330SAdrian Chadd #include <net80211/ieee80211_regdomain.h>
853fdfc330SAdrian Chadd #ifdef IEEE80211_SUPPORT_SUPERG
863fdfc330SAdrian Chadd #include <net80211/ieee80211_superg.h>
873fdfc330SAdrian Chadd #endif
883fdfc330SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA
893fdfc330SAdrian Chadd #include <net80211/ieee80211_tdma.h>
903fdfc330SAdrian Chadd #endif
913fdfc330SAdrian Chadd 
923fdfc330SAdrian Chadd #include <net/bpf.h>
933fdfc330SAdrian Chadd 
943fdfc330SAdrian Chadd #ifdef INET
953fdfc330SAdrian Chadd #include <netinet/in.h>
963fdfc330SAdrian Chadd #include <netinet/if_ether.h>
973fdfc330SAdrian Chadd #endif
983fdfc330SAdrian Chadd 
993fdfc330SAdrian Chadd #include <dev/ath/if_athvar.h>
1003fdfc330SAdrian Chadd #include <dev/ath/ath_hal/ah_devid.h>		/* XXX for softled */
1013fdfc330SAdrian Chadd #include <dev/ath/ath_hal/ah_diagcodes.h>
1023fdfc330SAdrian Chadd 
1033fdfc330SAdrian Chadd #include <dev/ath/if_ath_debug.h>
1043fdfc330SAdrian Chadd #include <dev/ath/if_ath_misc.h>
1053fdfc330SAdrian Chadd #include <dev/ath/if_ath_tsf.h>
1063fdfc330SAdrian Chadd #include <dev/ath/if_ath_tx.h>
1073fdfc330SAdrian Chadd #include <dev/ath/if_ath_sysctl.h>
1083fdfc330SAdrian Chadd #include <dev/ath/if_ath_led.h>
1093fdfc330SAdrian Chadd #include <dev/ath/if_ath_keycache.h>
1103fdfc330SAdrian Chadd #include <dev/ath/if_ath_rx.h>
1113fdfc330SAdrian Chadd #include <dev/ath/if_ath_beacon.h>
1123fdfc330SAdrian Chadd #include <dev/ath/if_athdfs.h>
1133fdfc330SAdrian Chadd 
1143fdfc330SAdrian Chadd #ifdef ATH_TX99_DIAG
1153fdfc330SAdrian Chadd #include <dev/ath/ath_tx99/ath_tx99.h>
1163fdfc330SAdrian Chadd #endif
1173fdfc330SAdrian Chadd 
1183fdfc330SAdrian Chadd #include <dev/ath/if_ath_tx_edma.h>
1193fdfc330SAdrian Chadd 
1203fdfc330SAdrian Chadd /*
1213fdfc330SAdrian Chadd  * some general macros
1223fdfc330SAdrian Chadd  */
1233fdfc330SAdrian Chadd #define	INCR(_l, _sz)		(_l) ++; (_l) &= ((_sz) - 1)
1243fdfc330SAdrian Chadd #define	DECR(_l, _sz)		(_l) --; (_l) &= ((_sz) - 1)
1253fdfc330SAdrian Chadd 
126ba3fd9d8SAdrian Chadd /*
127ba3fd9d8SAdrian Chadd  * XXX doesn't belong here, and should be tunable
128ba3fd9d8SAdrian Chadd  */
129ba3fd9d8SAdrian Chadd #define	ATH_TXSTATUS_RING_SIZE	512
130ba3fd9d8SAdrian Chadd 
1313fdfc330SAdrian Chadd MALLOC_DECLARE(M_ATHDEV);
1323fdfc330SAdrian Chadd 
1334aa8818bSAdrian Chadd static void
1344aa8818bSAdrian Chadd ath_edma_tx_fifo_fill(struct ath_softc *sc, struct ath_txq *txq)
1354aa8818bSAdrian Chadd {
1364aa8818bSAdrian Chadd 	struct ath_buf *bf;
1374aa8818bSAdrian Chadd 
1384aa8818bSAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
1394aa8818bSAdrian Chadd 
1404aa8818bSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_TX_PROC, "%s: called\n", __func__);
1414aa8818bSAdrian Chadd 
1424aa8818bSAdrian Chadd 	TAILQ_FOREACH(bf, &txq->axq_q, bf_list) {
1434aa8818bSAdrian Chadd 		if (txq->axq_fifo_depth >= HAL_TXFIFO_DEPTH)
1444aa8818bSAdrian Chadd 			break;
1454aa8818bSAdrian Chadd 		ath_hal_puttxbuf(sc->sc_ah, txq->axq_qnum, bf->bf_daddr);
1464aa8818bSAdrian Chadd 		txq->axq_fifo_depth++;
1474aa8818bSAdrian Chadd 	}
1484aa8818bSAdrian Chadd 	ath_hal_txstart(sc->sc_ah, txq->axq_qnum);
1494aa8818bSAdrian Chadd }
1504aa8818bSAdrian Chadd 
151746bab5bSAdrian Chadd /*
152746bab5bSAdrian Chadd  * Re-initialise the DMA FIFO with the current contents of
1533ae723d4SAdrian Chadd  * said TXQ.
154746bab5bSAdrian Chadd  *
155746bab5bSAdrian Chadd  * This should only be called as part of the chip reset path, as it
156746bab5bSAdrian Chadd  * assumes the FIFO is currently empty.
157746bab5bSAdrian Chadd  *
158746bab5bSAdrian Chadd  * TODO: verify that a cold/warm reset does clear the TX FIFO, so
159746bab5bSAdrian Chadd  * writing in a partially-filled FIFO will not cause double-entries
160746bab5bSAdrian Chadd  * to appear.
161746bab5bSAdrian Chadd  */
162746bab5bSAdrian Chadd static void
163746bab5bSAdrian Chadd ath_edma_dma_restart(struct ath_softc *sc, struct ath_txq *txq)
164746bab5bSAdrian Chadd {
165746bab5bSAdrian Chadd 
166746bab5bSAdrian Chadd 	device_printf(sc->sc_dev, "%s: called: txq=%p, qnum=%d\n",
167746bab5bSAdrian Chadd 	    __func__,
168746bab5bSAdrian Chadd 	    txq,
169746bab5bSAdrian Chadd 	    txq->axq_qnum);
1704aa8818bSAdrian Chadd 
1714aa8818bSAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
1724aa8818bSAdrian Chadd 	ath_edma_tx_fifo_fill(sc, txq);
1734aa8818bSAdrian Chadd 
174746bab5bSAdrian Chadd }
175746bab5bSAdrian Chadd 
176746bab5bSAdrian Chadd /*
1773ae723d4SAdrian Chadd  * Hand off this frame to a hardware queue.
1783ae723d4SAdrian Chadd  *
1793ae723d4SAdrian Chadd  * Things are a bit hairy in the EDMA world.  The TX FIFO is only
1803ae723d4SAdrian Chadd  * 8 entries deep, so we need to keep track of exactly what we've
1813ae723d4SAdrian Chadd  * pushed into the FIFO and what's just sitting in the TX queue,
1823ae723d4SAdrian Chadd  * waiting to go out.
1833ae723d4SAdrian Chadd  *
1843ae723d4SAdrian Chadd  * So this is split into two halves - frames get appended to the
1853ae723d4SAdrian Chadd  * TXQ; then a scheduler is called to push some frames into the
1863ae723d4SAdrian Chadd  * actual TX FIFO.
1873ae723d4SAdrian Chadd  */
1883ae723d4SAdrian Chadd static void
1893ae723d4SAdrian Chadd ath_edma_xmit_handoff_hw(struct ath_softc *sc, struct ath_txq *txq,
1903ae723d4SAdrian Chadd     struct ath_buf *bf)
1913ae723d4SAdrian Chadd {
1923ae723d4SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
1933ae723d4SAdrian Chadd 
1943ae723d4SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
1953ae723d4SAdrian Chadd 
1963ae723d4SAdrian Chadd 	KASSERT((bf->bf_flags & ATH_BUF_BUSY) == 0,
1973ae723d4SAdrian Chadd 	    ("%s: busy status 0x%x", __func__, bf->bf_flags));
1983ae723d4SAdrian Chadd 
1993ae723d4SAdrian Chadd 	/*
2003ae723d4SAdrian Chadd 	 * XXX TODO: write a hard-coded check to ensure that
2013ae723d4SAdrian Chadd 	 * the queue id in the TX descriptor matches txq->axq_qnum.
2023ae723d4SAdrian Chadd 	 */
2033ae723d4SAdrian Chadd 
2043ae723d4SAdrian Chadd 	/* Update aggr stats */
2053ae723d4SAdrian Chadd 	if (bf->bf_state.bfs_aggr)
2063ae723d4SAdrian Chadd 		txq->axq_aggr_depth++;
2073ae723d4SAdrian Chadd 
2083ae723d4SAdrian Chadd 	/* Push and update frame stats */
2093ae723d4SAdrian Chadd 	ATH_TXQ_INSERT_TAIL(txq, bf, bf_list);
2103ae723d4SAdrian Chadd 
2114aa8818bSAdrian Chadd #ifdef	ATH_DEBUG
2124aa8818bSAdrian Chadd 	if (sc->sc_debug & ATH_DEBUG_XMIT_DESC)
2134aa8818bSAdrian Chadd 		ath_printtxbuf(sc, bf, txq->axq_qnum, 0, 0);
2144aa8818bSAdrian Chadd #endif	/* ATH_DEBUG */
2154aa8818bSAdrian Chadd 
2163ae723d4SAdrian Chadd 	/* Only schedule to the FIFO if there's space */
2173ae723d4SAdrian Chadd 	if (txq->axq_fifo_depth < HAL_TXFIFO_DEPTH) {
2183ae723d4SAdrian Chadd 		ath_hal_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
2194aa8818bSAdrian Chadd 		txq->axq_fifo_depth++;
2203ae723d4SAdrian Chadd 		ath_hal_txstart(ah, txq->axq_qnum);
2213ae723d4SAdrian Chadd 	}
2223ae723d4SAdrian Chadd }
2233ae723d4SAdrian Chadd 
2243ae723d4SAdrian Chadd /*
2253ae723d4SAdrian Chadd  * Hand off this frame to a multicast software queue.
2263ae723d4SAdrian Chadd  *
2273ae723d4SAdrian Chadd  * Unlike legacy DMA, this doesn't chain together frames via the
2283ae723d4SAdrian Chadd  * link pointer.  Instead, they're just added to the queue.
2293ae723d4SAdrian Chadd  * When it comes time to populate the CABQ, these frames should
2303ae723d4SAdrian Chadd  * be individually pushed into the FIFO as appropriate.
2313ae723d4SAdrian Chadd  *
2323ae723d4SAdrian Chadd  * Yes, this does mean that I'll eventually have to flesh out some
2333ae723d4SAdrian Chadd  * replacement code to handle populating the CABQ, rather than
2343ae723d4SAdrian Chadd  * what's done in ath_beacon_generate().  It'll have to push each
2353ae723d4SAdrian Chadd  * frame from the HW CABQ to the FIFO rather than just appending
2363ae723d4SAdrian Chadd  * it to the existing TXQ and kicking off DMA.
2373ae723d4SAdrian Chadd  */
2383ae723d4SAdrian Chadd static void
2393ae723d4SAdrian Chadd ath_edma_xmit_handoff_mcast(struct ath_softc *sc, struct ath_txq *txq,
2403ae723d4SAdrian Chadd     struct ath_buf *bf)
2413ae723d4SAdrian Chadd {
2423ae723d4SAdrian Chadd 
2433ae723d4SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
2443ae723d4SAdrian Chadd 	KASSERT((bf->bf_flags & ATH_BUF_BUSY) == 0,
2453ae723d4SAdrian Chadd 	    ("%s: busy status 0x%x", __func__, bf->bf_flags));
2463ae723d4SAdrian Chadd 
2473ae723d4SAdrian Chadd 	/*
2483ae723d4SAdrian Chadd 	 * XXX this is mostly duplicated in ath_tx_handoff_mcast().
2493ae723d4SAdrian Chadd 	 */
2503ae723d4SAdrian Chadd 	if (ATH_TXQ_FIRST(txq) != NULL) {
2513ae723d4SAdrian Chadd 		struct ath_buf *bf_last = ATH_TXQ_LAST(txq, axq_q_s);
2523ae723d4SAdrian Chadd 		struct ieee80211_frame *wh;
2533ae723d4SAdrian Chadd 
2543ae723d4SAdrian Chadd 		/* mark previous frame */
2553ae723d4SAdrian Chadd 		wh = mtod(bf_last->bf_m, struct ieee80211_frame *);
2563ae723d4SAdrian Chadd 		wh->i_fc[1] |= IEEE80211_FC1_MORE_DATA;
2573ae723d4SAdrian Chadd 
2583ae723d4SAdrian Chadd 		/* sync descriptor to memory */
2593ae723d4SAdrian Chadd 		bus_dmamap_sync(sc->sc_dmat, bf_last->bf_dmamap,
2603ae723d4SAdrian Chadd 		   BUS_DMASYNC_PREWRITE);
2613ae723d4SAdrian Chadd 	}
2623ae723d4SAdrian Chadd 
2633ae723d4SAdrian Chadd 	ATH_TXQ_INSERT_TAIL(txq, bf, bf_list);
2643ae723d4SAdrian Chadd }
2653ae723d4SAdrian Chadd 
2663ae723d4SAdrian Chadd /*
267746bab5bSAdrian Chadd  * Handoff this frame to the hardware.
268746bab5bSAdrian Chadd  *
269746bab5bSAdrian Chadd  * For the multicast queue, this will treat it as a software queue
270746bab5bSAdrian Chadd  * and append it to the list, after updating the MORE_DATA flag
271746bab5bSAdrian Chadd  * in the previous frame.  The cabq processing code will ensure
272746bab5bSAdrian Chadd  * that the queue contents gets transferred over.
273746bab5bSAdrian Chadd  *
274746bab5bSAdrian Chadd  * For the hardware queues, this will queue a frame to the queue
275746bab5bSAdrian Chadd  * like before, then populate the FIFO from that.  Since the
276746bab5bSAdrian Chadd  * EDMA hardware has 8 FIFO slots per TXQ, this ensures that
277746bab5bSAdrian Chadd  * frames such as management frames don't get prematurely dropped.
278746bab5bSAdrian Chadd  *
279746bab5bSAdrian Chadd  * This does imply that a similar flush-hwq-to-fifoq method will
280746bab5bSAdrian Chadd  * need to be called from the processq function, before the
281746bab5bSAdrian Chadd  * per-node software scheduler is called.
282746bab5bSAdrian Chadd  */
283746bab5bSAdrian Chadd static void
284746bab5bSAdrian Chadd ath_edma_xmit_handoff(struct ath_softc *sc, struct ath_txq *txq,
285746bab5bSAdrian Chadd     struct ath_buf *bf)
286746bab5bSAdrian Chadd {
287746bab5bSAdrian Chadd 
2883ae723d4SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
2893ae723d4SAdrian Chadd 
2904aa8818bSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_XMIT_DESC,
2914aa8818bSAdrian Chadd 	    "%s: called; bf=%p, txq=%p, qnum=%d\n",
292746bab5bSAdrian Chadd 	    __func__,
293746bab5bSAdrian Chadd 	    bf,
294746bab5bSAdrian Chadd 	    txq,
295746bab5bSAdrian Chadd 	    txq->axq_qnum);
296746bab5bSAdrian Chadd 
2973ae723d4SAdrian Chadd 	if (txq->axq_qnum == ATH_TXQ_SWQ)
2983ae723d4SAdrian Chadd 		ath_edma_xmit_handoff_mcast(sc, txq, bf);
2993ae723d4SAdrian Chadd 	else
3003ae723d4SAdrian Chadd 		ath_edma_xmit_handoff_hw(sc, txq, bf);
3013ae723d4SAdrian Chadd 
3023ae723d4SAdrian Chadd #if 0
303746bab5bSAdrian Chadd 	/*
304746bab5bSAdrian Chadd 	 * XXX For now this is a placeholder; free the buffer
305746bab5bSAdrian Chadd 	 * and inform the stack that the TX failed.
306746bab5bSAdrian Chadd 	 */
307746bab5bSAdrian Chadd 	ath_tx_default_comp(sc, bf, 1);
3083ae723d4SAdrian Chadd #endif
309746bab5bSAdrian Chadd }
310746bab5bSAdrian Chadd 
3113fdfc330SAdrian Chadd static int
31279607afeSAdrian Chadd ath_edma_setup_txfifo(struct ath_softc *sc, int qnum)
31379607afeSAdrian Chadd {
31479607afeSAdrian Chadd 	struct ath_tx_edma_fifo *te = &sc->sc_txedma[qnum];
31579607afeSAdrian Chadd 
31679607afeSAdrian Chadd 	te->m_fifo = malloc(sizeof(struct ath_buf *) * HAL_TXFIFO_DEPTH,
31779607afeSAdrian Chadd 	    M_ATHDEV,
31879607afeSAdrian Chadd 	    M_NOWAIT | M_ZERO);
31979607afeSAdrian Chadd 	if (te->m_fifo == NULL) {
32079607afeSAdrian Chadd 		device_printf(sc->sc_dev, "%s: malloc failed\n",
32179607afeSAdrian Chadd 		    __func__);
32279607afeSAdrian Chadd 		return (-ENOMEM);
32379607afeSAdrian Chadd 	}
32479607afeSAdrian Chadd 
32579607afeSAdrian Chadd 	/*
32679607afeSAdrian Chadd 	 * Set initial "empty" state.
32779607afeSAdrian Chadd 	 */
32879607afeSAdrian Chadd 	te->m_fifo_head = te->m_fifo_tail = te->m_fifo_depth = 0;
32979607afeSAdrian Chadd 
33079607afeSAdrian Chadd 	return (0);
33179607afeSAdrian Chadd }
33279607afeSAdrian Chadd 
33379607afeSAdrian Chadd static int
33479607afeSAdrian Chadd ath_edma_free_txfifo(struct ath_softc *sc, int qnum)
33579607afeSAdrian Chadd {
33679607afeSAdrian Chadd 	struct ath_tx_edma_fifo *te = &sc->sc_txedma[qnum];
33779607afeSAdrian Chadd 
33879607afeSAdrian Chadd 	/* XXX TODO: actually deref the ath_buf entries? */
33979607afeSAdrian Chadd 	free(te->m_fifo, M_ATHDEV);
34079607afeSAdrian Chadd 	return (0);
34179607afeSAdrian Chadd }
34279607afeSAdrian Chadd 
34379607afeSAdrian Chadd static int
3443fdfc330SAdrian Chadd ath_edma_dma_txsetup(struct ath_softc *sc)
3453fdfc330SAdrian Chadd {
346ba3fd9d8SAdrian Chadd 	int error;
34779607afeSAdrian Chadd 	int i;
3483fdfc330SAdrian Chadd 
349ba3fd9d8SAdrian Chadd 	error = ath_descdma_alloc_desc(sc, &sc->sc_txsdma,
350ba3fd9d8SAdrian Chadd 	    NULL, "txcomp", sc->sc_tx_statuslen, ATH_TXSTATUS_RING_SIZE);
351ba3fd9d8SAdrian Chadd 	if (error != 0)
352ba3fd9d8SAdrian Chadd 		return (error);
353ba3fd9d8SAdrian Chadd 
354ba3fd9d8SAdrian Chadd 	ath_hal_setuptxstatusring(sc->sc_ah,
355ba3fd9d8SAdrian Chadd 	    (void *) sc->sc_txsdma.dd_desc,
356ba3fd9d8SAdrian Chadd 	    sc->sc_txsdma.dd_desc_paddr,
357ba3fd9d8SAdrian Chadd 	    ATH_TXSTATUS_RING_SIZE);
358ba3fd9d8SAdrian Chadd 
35979607afeSAdrian Chadd 	for (i = 0; i < HAL_NUM_TX_QUEUES; i++) {
36079607afeSAdrian Chadd 		ath_edma_setup_txfifo(sc, i);
36179607afeSAdrian Chadd 	}
36279607afeSAdrian Chadd 
363ba3fd9d8SAdrian Chadd 
3643fdfc330SAdrian Chadd 	return (0);
3653fdfc330SAdrian Chadd }
3663fdfc330SAdrian Chadd 
3673fdfc330SAdrian Chadd static int
3683fdfc330SAdrian Chadd ath_edma_dma_txteardown(struct ath_softc *sc)
3693fdfc330SAdrian Chadd {
37079607afeSAdrian Chadd 	int i;
37179607afeSAdrian Chadd 
37279607afeSAdrian Chadd 	for (i = 0; i < HAL_NUM_TX_QUEUES; i++) {
37379607afeSAdrian Chadd 		ath_edma_free_txfifo(sc, i);
37479607afeSAdrian Chadd 	}
3753fdfc330SAdrian Chadd 
376ba3fd9d8SAdrian Chadd 	ath_descdma_cleanup(sc, &sc->sc_txsdma, NULL);
3773fdfc330SAdrian Chadd 	return (0);
3783fdfc330SAdrian Chadd }
3793fdfc330SAdrian Chadd 
3803ae723d4SAdrian Chadd /*
381788e6aa9SAdrian Chadd  * Drain all TXQs, potentially after completing the existing completed
382788e6aa9SAdrian Chadd  * frames.
3833ae723d4SAdrian Chadd  */
384788e6aa9SAdrian Chadd static void
385788e6aa9SAdrian Chadd ath_edma_tx_drain(struct ath_softc *sc, ATH_RESET_TYPE reset_type)
386f8418db5SAdrian Chadd {
3874aa8818bSAdrian Chadd 	struct ifnet *ifp = sc->sc_ifp;
3884aa8818bSAdrian Chadd 	int i;
389f8418db5SAdrian Chadd 
3903ae723d4SAdrian Chadd 	device_printf(sc->sc_dev, "%s: called\n", __func__);
3914aa8818bSAdrian Chadd 
3924aa8818bSAdrian Chadd 	(void) ath_stoptxdma(sc);
3934aa8818bSAdrian Chadd 
3944aa8818bSAdrian Chadd 	/*
3954aa8818bSAdrian Chadd 	 * If reset type is noloss, the TX FIFO needs to be serviced
3964aa8818bSAdrian Chadd 	 * and those frames need to be handled.
3974aa8818bSAdrian Chadd 	 *
3984aa8818bSAdrian Chadd 	 * Otherwise, just toss everything in each TX queue.
3994aa8818bSAdrian Chadd 	 */
4004aa8818bSAdrian Chadd 
4014aa8818bSAdrian Chadd 	/* XXX dump out the TX completion FIFO contents */
4024aa8818bSAdrian Chadd 
4034aa8818bSAdrian Chadd 	/* XXX dump out the frames */
4044aa8818bSAdrian Chadd 
4054aa8818bSAdrian Chadd 	/* XXX for now, just drain */
4064aa8818bSAdrian Chadd 	for (i = 0; i < HAL_NUM_TX_QUEUES; i++) {
4074aa8818bSAdrian Chadd 		if (ATH_TXQ_SETUP(sc, i))
4084aa8818bSAdrian Chadd 			ath_tx_draintxq(sc, &sc->sc_txq[i]);
4094aa8818bSAdrian Chadd 	}
4104aa8818bSAdrian Chadd 
4114aa8818bSAdrian Chadd 	IF_LOCK(&ifp->if_snd);
4124aa8818bSAdrian Chadd 	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
4134aa8818bSAdrian Chadd 	IF_UNLOCK(&ifp->if_snd);
4144aa8818bSAdrian Chadd 	sc->sc_wd_timer = 0;
415f8418db5SAdrian Chadd }
416f8418db5SAdrian Chadd 
4173ae723d4SAdrian Chadd /*
4183ae723d4SAdrian Chadd  * Process the TX status queue.
4193ae723d4SAdrian Chadd  */
420f8418db5SAdrian Chadd static void
421f8418db5SAdrian Chadd ath_edma_tx_proc(void *arg, int npending)
422f8418db5SAdrian Chadd {
423f8418db5SAdrian Chadd 	struct ath_softc *sc = (struct ath_softc *) arg;
4243ae723d4SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
4253ae723d4SAdrian Chadd 	HAL_STATUS status;
4263ae723d4SAdrian Chadd 	struct ath_tx_status ts;
4273ae723d4SAdrian Chadd 	struct ath_txq *txq;
4284aa8818bSAdrian Chadd 	struct ath_buf *bf;
4294aa8818bSAdrian Chadd 	struct ieee80211_node *ni;
430*208be709SAdrian Chadd 	int nacked = 0;
431f8418db5SAdrian Chadd 
4324aa8818bSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_TX_PROC, "%s: called, npending=%d\n",
433f8418db5SAdrian Chadd 	    __func__, npending);
4343ae723d4SAdrian Chadd 
4353ae723d4SAdrian Chadd 	for (;;) {
4364aa8818bSAdrian Chadd 		bzero(&ts, sizeof(ts));
4374aa8818bSAdrian Chadd 
4383ae723d4SAdrian Chadd 		ATH_TXSTATUS_LOCK(sc);
4393ae723d4SAdrian Chadd 		status = ath_hal_txprocdesc(ah, NULL, (void *) &ts);
4403ae723d4SAdrian Chadd 		ATH_TXSTATUS_UNLOCK(sc);
4413ae723d4SAdrian Chadd 
4424aa8818bSAdrian Chadd 		if (status == HAL_EINPROGRESS)
4433ae723d4SAdrian Chadd 			break;
4443ae723d4SAdrian Chadd 
4453ae723d4SAdrian Chadd 		/*
4464aa8818bSAdrian Chadd 		 * If there is an error with this descriptor, continue
4474aa8818bSAdrian Chadd 		 * processing.
4484aa8818bSAdrian Chadd 		 *
4494aa8818bSAdrian Chadd 		 * XXX TBD: log some statistics?
4504aa8818bSAdrian Chadd 		 */
4514aa8818bSAdrian Chadd 		if (status == HAL_EIO) {
4524aa8818bSAdrian Chadd 			device_printf(sc->sc_dev, "%s: invalid TX status?\n",
4534aa8818bSAdrian Chadd 			    __func__);
4544aa8818bSAdrian Chadd 			continue;
4554aa8818bSAdrian Chadd 		}
4564aa8818bSAdrian Chadd 
4574aa8818bSAdrian Chadd 		/*
4583ae723d4SAdrian Chadd 		 * At this point we have a valid status descriptor.
4593ae723d4SAdrian Chadd 		 * The QID and descriptor ID (which currently isn't set)
4603ae723d4SAdrian Chadd 		 * is part of the status.
4613ae723d4SAdrian Chadd 		 *
4623ae723d4SAdrian Chadd 		 * We then assume that the descriptor in question is the
4633ae723d4SAdrian Chadd 		 * -head- of the given QID.  Eventually we should verify
4643ae723d4SAdrian Chadd 		 * this by using the descriptor ID.
4653ae723d4SAdrian Chadd 		 */
4664aa8818bSAdrian Chadd 
4674aa8818bSAdrian Chadd 		/*
4684aa8818bSAdrian Chadd 		 * The beacon queue is not currently a "real" queue.
4694aa8818bSAdrian Chadd 		 * Frames aren't pushed onto it and the lock isn't setup.
4704aa8818bSAdrian Chadd 		 * So skip it for now; the beacon handling code will
4714aa8818bSAdrian Chadd 		 * free and alloc more beacon buffers as appropriate.
4724aa8818bSAdrian Chadd 		 */
4734aa8818bSAdrian Chadd 		if (ts.ts_queue_id == sc->sc_bhalq)
4744aa8818bSAdrian Chadd 			continue;
4753ae723d4SAdrian Chadd 
4763ae723d4SAdrian Chadd 		txq = &sc->sc_txq[ts.ts_queue_id];
4774aa8818bSAdrian Chadd 
4784aa8818bSAdrian Chadd 		ATH_TXQ_LOCK(txq);
4794aa8818bSAdrian Chadd 		bf = TAILQ_FIRST(&txq->axq_q);
4804aa8818bSAdrian Chadd 
4814aa8818bSAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_TX_PROC, "%s: qcuid=%d, bf=%p\n",
4824aa8818bSAdrian Chadd 		    __func__,
4834aa8818bSAdrian Chadd 		    ts.ts_queue_id, bf);
4844aa8818bSAdrian Chadd 
4854aa8818bSAdrian Chadd #if 0
4864aa8818bSAdrian Chadd 		/* XXX assert the buffer/descriptor matches the status descid */
4874aa8818bSAdrian Chadd 		if (ts.ts_desc_id != bf->bf_descid) {
4884aa8818bSAdrian Chadd 			device_printf(sc->sc_dev,
4894aa8818bSAdrian Chadd 			    "%s: mismatched descid (qid=%d, tsdescid=%d, "
4904aa8818bSAdrian Chadd 			    "bfdescid=%d\n",
4914aa8818bSAdrian Chadd 			    __func__,
4924aa8818bSAdrian Chadd 			    ts.ts_queue_id,
4934aa8818bSAdrian Chadd 			    ts.ts_desc_id,
4944aa8818bSAdrian Chadd 			    bf->bf_descid);
4953ae723d4SAdrian Chadd 		}
4964aa8818bSAdrian Chadd #endif
4974aa8818bSAdrian Chadd 
4984aa8818bSAdrian Chadd 		/* This removes the buffer and decrements the queue depth */
4994aa8818bSAdrian Chadd 		ATH_TXQ_REMOVE(txq, bf, bf_list);
5004aa8818bSAdrian Chadd 		if (bf->bf_state.bfs_aggr)
5014aa8818bSAdrian Chadd 			txq->axq_aggr_depth--;
5024aa8818bSAdrian Chadd 		txq->axq_fifo_depth --;
5034aa8818bSAdrian Chadd 		/* XXX assert FIFO depth >= 0 */
5044aa8818bSAdrian Chadd 		ATH_TXQ_UNLOCK(txq);
5054aa8818bSAdrian Chadd 
5064aa8818bSAdrian Chadd 		/*
5074aa8818bSAdrian Chadd 		 * First we need to make sure ts_rate is valid.
5084aa8818bSAdrian Chadd 		 *
5094aa8818bSAdrian Chadd 		 * Pre-EDMA chips pass the whole TX descriptor to
5104aa8818bSAdrian Chadd 		 * the proctxdesc function which will then fill out
5114aa8818bSAdrian Chadd 		 * ts_rate based on the ts_finaltsi (final TX index)
5124aa8818bSAdrian Chadd 		 * in the TX descriptor.  However the TX completion
5134aa8818bSAdrian Chadd 		 * FIFO doesn't have this information.  So here we
5144aa8818bSAdrian Chadd 		 * do a separate HAL call to populate that information.
5154aa8818bSAdrian Chadd 		 */
5164aa8818bSAdrian Chadd 
5174aa8818bSAdrian Chadd 		/* XXX TODO */
5184aa8818bSAdrian Chadd 		/* XXX faked for now. Ew. */
5194aa8818bSAdrian Chadd 		if (ts.ts_finaltsi < 4) {
5204aa8818bSAdrian Chadd 			ts.ts_rate =
5214aa8818bSAdrian Chadd 			    bf->bf_state.bfs_rc[ts.ts_finaltsi].ratecode;
5224aa8818bSAdrian Chadd 		} else {
5234aa8818bSAdrian Chadd 			device_printf(sc->sc_dev, "%s: finaltsi=%d\n",
5244aa8818bSAdrian Chadd 			    __func__,
5254aa8818bSAdrian Chadd 			    ts.ts_finaltsi);
5264aa8818bSAdrian Chadd 			ts.ts_rate = bf->bf_state.bfs_rc[0].ratecode;
5274aa8818bSAdrian Chadd 		}
5284aa8818bSAdrian Chadd 
5294aa8818bSAdrian Chadd 		/*
5304aa8818bSAdrian Chadd 		 * XXX This is terrible.
5314aa8818bSAdrian Chadd 		 *
5324aa8818bSAdrian Chadd 		 * Right now, some code uses the TX status that is
5334aa8818bSAdrian Chadd 		 * passed in here, but the completion handlers in the
5344aa8818bSAdrian Chadd 		 * software TX path also use bf_status.ds_txstat.
5354aa8818bSAdrian Chadd 		 * Ew.  That should all go away.
5364aa8818bSAdrian Chadd 		 *
5374aa8818bSAdrian Chadd 		 * XXX It's also possible the rate control completion
5384aa8818bSAdrian Chadd 		 * routine is called twice.
5394aa8818bSAdrian Chadd 		 */
5404aa8818bSAdrian Chadd 		memcpy(&bf->bf_status, &ts, sizeof(ts));
5414aa8818bSAdrian Chadd 
5424aa8818bSAdrian Chadd 		ni = bf->bf_node;
5434aa8818bSAdrian Chadd 
5444aa8818bSAdrian Chadd 		/* Update RSSI */
5454aa8818bSAdrian Chadd 		/* XXX duplicate from ath_tx_processq */
5464aa8818bSAdrian Chadd 		if (ni != NULL && ts.ts_status == 0 &&
5474aa8818bSAdrian Chadd 		    ((bf->bf_state.bfs_txflags & HAL_TXDESC_NOACK) == 0)) {
5484aa8818bSAdrian Chadd 			nacked++;
5494aa8818bSAdrian Chadd 			sc->sc_stats.ast_tx_rssi = ts.ts_rssi;
5504aa8818bSAdrian Chadd 			ATH_RSSI_LPF(sc->sc_halstats.ns_avgtxrssi,
5514aa8818bSAdrian Chadd 			    ts.ts_rssi);
5524aa8818bSAdrian Chadd 		}
5534aa8818bSAdrian Chadd 
5544aa8818bSAdrian Chadd 		/* Handle frame completion and rate control update */
5554aa8818bSAdrian Chadd 		ath_tx_process_buf_completion(sc, txq, &ts, bf);
5564aa8818bSAdrian Chadd 
5574aa8818bSAdrian Chadd 		/* bf is invalid at this point */
5584aa8818bSAdrian Chadd 
5594aa8818bSAdrian Chadd 		/*
5604aa8818bSAdrian Chadd 		 * Now that there's space in the FIFO, let's push some
5614aa8818bSAdrian Chadd 		 * more frames into it.
5624aa8818bSAdrian Chadd 		 *
5634aa8818bSAdrian Chadd 		 * Unfortunately for now, the txq has FIFO and non-FIFO
5644aa8818bSAdrian Chadd 		 * frames in the same linked list, so there's no way
5654aa8818bSAdrian Chadd 		 * to quickly/easily populate frames without walking
5664aa8818bSAdrian Chadd 		 * the queue and skipping 'axq_fifo_depth' frames.
5674aa8818bSAdrian Chadd 		 *
5684aa8818bSAdrian Chadd 		 * So for now, let's only repopulate the FIFO once it
5694aa8818bSAdrian Chadd 		 * is empty.  It's sucky for performance but it's enough
5704aa8818bSAdrian Chadd 		 * to begin validating that things are somewhat
5714aa8818bSAdrian Chadd 		 * working.
5724aa8818bSAdrian Chadd 		 */
5734aa8818bSAdrian Chadd 		ATH_TXQ_LOCK(txq);
5744aa8818bSAdrian Chadd 		if (txq->axq_fifo_depth == 0) {
5754aa8818bSAdrian Chadd 			ath_edma_tx_fifo_fill(sc, txq);
5764aa8818bSAdrian Chadd 		}
5774aa8818bSAdrian Chadd 		ATH_TXQ_UNLOCK(txq);
5784aa8818bSAdrian Chadd 	}
5794aa8818bSAdrian Chadd 
5804aa8818bSAdrian Chadd 	sc->sc_wd_timer = 0;
5814aa8818bSAdrian Chadd 
5824aa8818bSAdrian Chadd 	/* Kick software scheduler */
5834aa8818bSAdrian Chadd 	/*
5844aa8818bSAdrian Chadd 	 * XXX It's inefficient to do this if the FIFO queue is full,
5854aa8818bSAdrian Chadd 	 * but there's no easy way right now to only populate
5864aa8818bSAdrian Chadd 	 * the txq task for _one_ TXQ.  This should be fixed.
5874aa8818bSAdrian Chadd 	 */
5884aa8818bSAdrian Chadd 	taskqueue_enqueue(sc->sc_tq, &sc->sc_txqtask);
589f8418db5SAdrian Chadd }
590f8418db5SAdrian Chadd 
591f8418db5SAdrian Chadd static void
592f8418db5SAdrian Chadd ath_edma_attach_comp_func(struct ath_softc *sc)
593f8418db5SAdrian Chadd {
594f8418db5SAdrian Chadd 
595f8418db5SAdrian Chadd 	TASK_INIT(&sc->sc_txtask, 0, ath_edma_tx_proc, sc);
596f8418db5SAdrian Chadd }
597f8418db5SAdrian Chadd 
5983fdfc330SAdrian Chadd void
5993fdfc330SAdrian Chadd ath_xmit_setup_edma(struct ath_softc *sc)
6003fdfc330SAdrian Chadd {
6013fdfc330SAdrian Chadd 
6023fdfc330SAdrian Chadd 	/* Fetch EDMA field and buffer sizes */
6033fdfc330SAdrian Chadd 	(void) ath_hal_gettxdesclen(sc->sc_ah, &sc->sc_tx_desclen);
6043fdfc330SAdrian Chadd 	(void) ath_hal_gettxstatuslen(sc->sc_ah, &sc->sc_tx_statuslen);
6053fdfc330SAdrian Chadd 	(void) ath_hal_getntxmaps(sc->sc_ah, &sc->sc_tx_nmaps);
6063fdfc330SAdrian Chadd 
6073fdfc330SAdrian Chadd 	device_printf(sc->sc_dev, "TX descriptor length: %d\n",
6083fdfc330SAdrian Chadd 	    sc->sc_tx_desclen);
6093fdfc330SAdrian Chadd 	device_printf(sc->sc_dev, "TX status length: %d\n",
6103fdfc330SAdrian Chadd 	    sc->sc_tx_statuslen);
6113fdfc330SAdrian Chadd 	device_printf(sc->sc_dev, "TX buffers per descriptor: %d\n",
6123fdfc330SAdrian Chadd 	    sc->sc_tx_nmaps);
6133fdfc330SAdrian Chadd 
6143fdfc330SAdrian Chadd 	sc->sc_tx.xmit_setup = ath_edma_dma_txsetup;
6153fdfc330SAdrian Chadd 	sc->sc_tx.xmit_teardown = ath_edma_dma_txteardown;
616f8418db5SAdrian Chadd 	sc->sc_tx.xmit_attach_comp_func = ath_edma_attach_comp_func;
617746bab5bSAdrian Chadd 
618746bab5bSAdrian Chadd 	sc->sc_tx.xmit_dma_restart = ath_edma_dma_restart;
619746bab5bSAdrian Chadd 	sc->sc_tx.xmit_handoff = ath_edma_xmit_handoff;
620788e6aa9SAdrian Chadd 	sc->sc_tx.xmit_drain = ath_edma_tx_drain;
6213fdfc330SAdrian Chadd }
622