13fdfc330SAdrian Chadd /*- 23fdfc330SAdrian Chadd * Copyright (c) 2012 Adrian Chadd <adrian@FreeBSD.org> 33fdfc330SAdrian Chadd * All rights reserved. 43fdfc330SAdrian Chadd * 53fdfc330SAdrian Chadd * Redistribution and use in source and binary forms, with or without 63fdfc330SAdrian Chadd * modification, are permitted provided that the following conditions 73fdfc330SAdrian Chadd * are met: 83fdfc330SAdrian Chadd * 1. Redistributions of source code must retain the above copyright 93fdfc330SAdrian Chadd * notice, this list of conditions and the following disclaimer, 103fdfc330SAdrian Chadd * without modification. 113fdfc330SAdrian Chadd * 2. Redistributions in binary form must reproduce at minimum a disclaimer 123fdfc330SAdrian Chadd * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any 133fdfc330SAdrian Chadd * redistribution must be conditioned upon including a substantially 143fdfc330SAdrian Chadd * similar Disclaimer requirement for further binary redistribution. 153fdfc330SAdrian Chadd * 163fdfc330SAdrian Chadd * NO WARRANTY 173fdfc330SAdrian Chadd * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 183fdfc330SAdrian Chadd * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 193fdfc330SAdrian Chadd * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY 203fdfc330SAdrian Chadd * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL 213fdfc330SAdrian Chadd * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, 223fdfc330SAdrian Chadd * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 233fdfc330SAdrian Chadd * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 243fdfc330SAdrian Chadd * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER 253fdfc330SAdrian Chadd * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 263fdfc330SAdrian Chadd * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 273fdfc330SAdrian Chadd * THE POSSIBILITY OF SUCH DAMAGES. 283fdfc330SAdrian Chadd */ 293fdfc330SAdrian Chadd 303fdfc330SAdrian Chadd #include <sys/cdefs.h> 313fdfc330SAdrian Chadd __FBSDID("$FreeBSD$"); 323fdfc330SAdrian Chadd 333fdfc330SAdrian Chadd /* 343fdfc330SAdrian Chadd * Driver for the Atheros Wireless LAN controller. 353fdfc330SAdrian Chadd * 363fdfc330SAdrian Chadd * This software is derived from work of Atsushi Onoe; his contribution 373fdfc330SAdrian Chadd * is greatly appreciated. 383fdfc330SAdrian Chadd */ 393fdfc330SAdrian Chadd 403fdfc330SAdrian Chadd #include "opt_inet.h" 413fdfc330SAdrian Chadd #include "opt_ath.h" 423fdfc330SAdrian Chadd /* 433fdfc330SAdrian Chadd * This is needed for register operations which are performed 443fdfc330SAdrian Chadd * by the driver - eg, calls to ath_hal_gettsf32(). 453fdfc330SAdrian Chadd * 463fdfc330SAdrian Chadd * It's also required for any AH_DEBUG checks in here, eg the 473fdfc330SAdrian Chadd * module dependencies. 483fdfc330SAdrian Chadd */ 493fdfc330SAdrian Chadd #include "opt_ah.h" 503fdfc330SAdrian Chadd #include "opt_wlan.h" 513fdfc330SAdrian Chadd 523fdfc330SAdrian Chadd #include <sys/param.h> 533fdfc330SAdrian Chadd #include <sys/systm.h> 543fdfc330SAdrian Chadd #include <sys/sysctl.h> 553fdfc330SAdrian Chadd #include <sys/mbuf.h> 563fdfc330SAdrian Chadd #include <sys/malloc.h> 573fdfc330SAdrian Chadd #include <sys/lock.h> 583fdfc330SAdrian Chadd #include <sys/mutex.h> 593fdfc330SAdrian Chadd #include <sys/kernel.h> 603fdfc330SAdrian Chadd #include <sys/socket.h> 613fdfc330SAdrian Chadd #include <sys/sockio.h> 623fdfc330SAdrian Chadd #include <sys/errno.h> 633fdfc330SAdrian Chadd #include <sys/callout.h> 643fdfc330SAdrian Chadd #include <sys/bus.h> 653fdfc330SAdrian Chadd #include <sys/endian.h> 663fdfc330SAdrian Chadd #include <sys/kthread.h> 673fdfc330SAdrian Chadd #include <sys/taskqueue.h> 683fdfc330SAdrian Chadd #include <sys/priv.h> 693fdfc330SAdrian Chadd #include <sys/module.h> 703fdfc330SAdrian Chadd #include <sys/ktr.h> 713fdfc330SAdrian Chadd #include <sys/smp.h> /* for mp_ncpus */ 723fdfc330SAdrian Chadd 733fdfc330SAdrian Chadd #include <machine/bus.h> 743fdfc330SAdrian Chadd 753fdfc330SAdrian Chadd #include <net/if.h> 7676039bc8SGleb Smirnoff #include <net/if_var.h> 773fdfc330SAdrian Chadd #include <net/if_dl.h> 783fdfc330SAdrian Chadd #include <net/if_media.h> 793fdfc330SAdrian Chadd #include <net/if_types.h> 803fdfc330SAdrian Chadd #include <net/if_arp.h> 813fdfc330SAdrian Chadd #include <net/ethernet.h> 823fdfc330SAdrian Chadd #include <net/if_llc.h> 833fdfc330SAdrian Chadd 843fdfc330SAdrian Chadd #include <net80211/ieee80211_var.h> 853fdfc330SAdrian Chadd #include <net80211/ieee80211_regdomain.h> 863fdfc330SAdrian Chadd #ifdef IEEE80211_SUPPORT_SUPERG 873fdfc330SAdrian Chadd #include <net80211/ieee80211_superg.h> 883fdfc330SAdrian Chadd #endif 893fdfc330SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA 903fdfc330SAdrian Chadd #include <net80211/ieee80211_tdma.h> 913fdfc330SAdrian Chadd #endif 923fdfc330SAdrian Chadd 933fdfc330SAdrian Chadd #include <net/bpf.h> 943fdfc330SAdrian Chadd 953fdfc330SAdrian Chadd #ifdef INET 963fdfc330SAdrian Chadd #include <netinet/in.h> 973fdfc330SAdrian Chadd #include <netinet/if_ether.h> 983fdfc330SAdrian Chadd #endif 993fdfc330SAdrian Chadd 1003fdfc330SAdrian Chadd #include <dev/ath/if_athvar.h> 1013fdfc330SAdrian Chadd #include <dev/ath/ath_hal/ah_devid.h> /* XXX for softled */ 1023fdfc330SAdrian Chadd #include <dev/ath/ath_hal/ah_diagcodes.h> 1033fdfc330SAdrian Chadd 1043fdfc330SAdrian Chadd #include <dev/ath/if_ath_debug.h> 1053fdfc330SAdrian Chadd #include <dev/ath/if_ath_misc.h> 1063fdfc330SAdrian Chadd #include <dev/ath/if_ath_tsf.h> 1073fdfc330SAdrian Chadd #include <dev/ath/if_ath_tx.h> 1083fdfc330SAdrian Chadd #include <dev/ath/if_ath_sysctl.h> 1093fdfc330SAdrian Chadd #include <dev/ath/if_ath_led.h> 1103fdfc330SAdrian Chadd #include <dev/ath/if_ath_keycache.h> 1113fdfc330SAdrian Chadd #include <dev/ath/if_ath_rx.h> 1123fdfc330SAdrian Chadd #include <dev/ath/if_ath_beacon.h> 1133fdfc330SAdrian Chadd #include <dev/ath/if_athdfs.h> 114b45de1ebSAdrian Chadd #include <dev/ath/if_ath_descdma.h> 1153fdfc330SAdrian Chadd 1163fdfc330SAdrian Chadd #ifdef ATH_TX99_DIAG 1173fdfc330SAdrian Chadd #include <dev/ath/ath_tx99/ath_tx99.h> 1183fdfc330SAdrian Chadd #endif 1193fdfc330SAdrian Chadd 1203fdfc330SAdrian Chadd #include <dev/ath/if_ath_tx_edma.h> 1213fdfc330SAdrian Chadd 122b69b0dccSAdrian Chadd #ifdef ATH_DEBUG_ALQ 123b69b0dccSAdrian Chadd #include <dev/ath/if_ath_alq.h> 124b69b0dccSAdrian Chadd #endif 125b69b0dccSAdrian Chadd 1263fdfc330SAdrian Chadd /* 1273fdfc330SAdrian Chadd * some general macros 1283fdfc330SAdrian Chadd */ 1293fdfc330SAdrian Chadd #define INCR(_l, _sz) (_l) ++; (_l) &= ((_sz) - 1) 1303fdfc330SAdrian Chadd #define DECR(_l, _sz) (_l) --; (_l) &= ((_sz) - 1) 1313fdfc330SAdrian Chadd 132ba3fd9d8SAdrian Chadd /* 133ba3fd9d8SAdrian Chadd * XXX doesn't belong here, and should be tunable 134ba3fd9d8SAdrian Chadd */ 135ba3fd9d8SAdrian Chadd #define ATH_TXSTATUS_RING_SIZE 512 136ba3fd9d8SAdrian Chadd 1373fdfc330SAdrian Chadd MALLOC_DECLARE(M_ATHDEV); 1383fdfc330SAdrian Chadd 139ae3815fdSAdrian Chadd static void ath_edma_tx_processq(struct ath_softc *sc, int dosched); 140ae3815fdSAdrian Chadd 14149236b4eSAdrian Chadd #ifdef ATH_DEBUG_ALQ 14249236b4eSAdrian Chadd static void 14349236b4eSAdrian Chadd ath_tx_alq_edma_push(struct ath_softc *sc, int txq, int nframes, 14449236b4eSAdrian Chadd int fifo_depth, int frame_cnt) 14549236b4eSAdrian Chadd { 14649236b4eSAdrian Chadd struct if_ath_alq_tx_fifo_push aq; 14749236b4eSAdrian Chadd 14849236b4eSAdrian Chadd aq.txq = htobe32(txq); 14949236b4eSAdrian Chadd aq.nframes = htobe32(nframes); 15049236b4eSAdrian Chadd aq.fifo_depth = htobe32(fifo_depth); 15149236b4eSAdrian Chadd aq.frame_cnt = htobe32(frame_cnt); 15249236b4eSAdrian Chadd 15349236b4eSAdrian Chadd if_ath_alq_post(&sc->sc_alq, ATH_ALQ_TX_FIFO_PUSH, 15449236b4eSAdrian Chadd sizeof(aq), 15549236b4eSAdrian Chadd (const char *) &aq); 15649236b4eSAdrian Chadd } 15749236b4eSAdrian Chadd #endif /* ATH_DEBUG_ALQ */ 15849236b4eSAdrian Chadd 15949236b4eSAdrian Chadd static void 16049236b4eSAdrian Chadd ath_tx_edma_push_staging_list(struct ath_softc *sc, struct ath_txq *txq, 16149236b4eSAdrian Chadd int limit) 16249236b4eSAdrian Chadd { 16349236b4eSAdrian Chadd struct ath_buf *bf, *bf_last; 16449236b4eSAdrian Chadd struct ath_buf *bfi, *bfp; 16549236b4eSAdrian Chadd int i, sqdepth; 16649236b4eSAdrian Chadd TAILQ_HEAD(axq_q_f_s, ath_buf) sq; 16749236b4eSAdrian Chadd 16849236b4eSAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 16949236b4eSAdrian Chadd 17049236b4eSAdrian Chadd /* 17149236b4eSAdrian Chadd * Don't bother doing any work if it's full. 17249236b4eSAdrian Chadd */ 17349236b4eSAdrian Chadd if (txq->axq_fifo_depth >= HAL_TXFIFO_DEPTH) 17449236b4eSAdrian Chadd return; 17549236b4eSAdrian Chadd 17649236b4eSAdrian Chadd if (TAILQ_EMPTY(&txq->axq_q)) 17749236b4eSAdrian Chadd return; 17849236b4eSAdrian Chadd 17949236b4eSAdrian Chadd TAILQ_INIT(&sq); 18049236b4eSAdrian Chadd 18149236b4eSAdrian Chadd /* 18249236b4eSAdrian Chadd * First pass - walk sq, queue up to 'limit' entries, 18349236b4eSAdrian Chadd * subtract them from the staging queue. 18449236b4eSAdrian Chadd */ 18549236b4eSAdrian Chadd sqdepth = 0; 18649236b4eSAdrian Chadd for (i = 0; i < limit; i++) { 18749236b4eSAdrian Chadd /* Grab the head entry */ 18849236b4eSAdrian Chadd bf = ATH_TXQ_FIRST(txq); 18949236b4eSAdrian Chadd if (bf == NULL) 19049236b4eSAdrian Chadd break; 19149236b4eSAdrian Chadd ATH_TXQ_REMOVE(txq, bf, bf_list); 19249236b4eSAdrian Chadd 19349236b4eSAdrian Chadd /* Queue it into our staging list */ 19449236b4eSAdrian Chadd TAILQ_INSERT_TAIL(&sq, bf, bf_list); 195*1a9bf047SAdrian Chadd 196*1a9bf047SAdrian Chadd /* Ensure the flags are cleared */ 197*1a9bf047SAdrian Chadd bf->bf_flags &= ~(ATH_BUF_FIFOPTR | ATH_BUF_FIFOEND); 19849236b4eSAdrian Chadd sqdepth++; 19949236b4eSAdrian Chadd } 20049236b4eSAdrian Chadd 20149236b4eSAdrian Chadd /* 20249236b4eSAdrian Chadd * Ok, so now we have a staging list of up to 'limit' 20349236b4eSAdrian Chadd * frames from the txq. Now let's wrap that up 20449236b4eSAdrian Chadd * into its own list and pass that to the hardware 20549236b4eSAdrian Chadd * as one FIFO entry. 20649236b4eSAdrian Chadd */ 20749236b4eSAdrian Chadd 20849236b4eSAdrian Chadd bf = TAILQ_FIRST(&sq); 20949236b4eSAdrian Chadd bf_last = TAILQ_LAST(&sq, axq_q_s); 21049236b4eSAdrian Chadd 21149236b4eSAdrian Chadd /* 21249236b4eSAdrian Chadd * Ok, so here's the gymnastics reqiured to make this 21349236b4eSAdrian Chadd * all sensible. 21449236b4eSAdrian Chadd */ 21549236b4eSAdrian Chadd 21649236b4eSAdrian Chadd /* 21749236b4eSAdrian Chadd * Tag the first/last buffer appropriately. 21849236b4eSAdrian Chadd */ 21949236b4eSAdrian Chadd bf->bf_flags |= ATH_BUF_FIFOPTR; 22049236b4eSAdrian Chadd bf_last->bf_flags |= ATH_BUF_FIFOEND; 22149236b4eSAdrian Chadd 22249236b4eSAdrian Chadd /* 22349236b4eSAdrian Chadd * Walk the descriptor list and link them appropriately. 22449236b4eSAdrian Chadd */ 22549236b4eSAdrian Chadd bfp = NULL; 22649236b4eSAdrian Chadd TAILQ_FOREACH(bfi, &sq, bf_list) { 22749236b4eSAdrian Chadd if (bfp != NULL) { 22849236b4eSAdrian Chadd ath_hal_settxdesclink(sc->sc_ah, bfp->bf_lastds, 22949236b4eSAdrian Chadd bfi->bf_daddr); 23049236b4eSAdrian Chadd } 23149236b4eSAdrian Chadd bfp = bfi; 23249236b4eSAdrian Chadd } 23349236b4eSAdrian Chadd 23449236b4eSAdrian Chadd i = 0; 23549236b4eSAdrian Chadd TAILQ_FOREACH(bfi, &sq, bf_list) { 23649236b4eSAdrian Chadd #ifdef ATH_DEBUG 23749236b4eSAdrian Chadd if (sc->sc_debug & ATH_DEBUG_XMIT_DESC) 23849236b4eSAdrian Chadd ath_printtxbuf(sc, bfi, txq->axq_qnum, i, 0); 23949236b4eSAdrian Chadd #endif/* ATH_DEBUG */ 24049236b4eSAdrian Chadd #ifdef ATH_DEBUG_ALQ 24149236b4eSAdrian Chadd if (if_ath_alq_checkdebug(&sc->sc_alq, ATH_ALQ_EDMA_TXDESC)) 24249236b4eSAdrian Chadd ath_tx_alq_post(sc, bfi); 24349236b4eSAdrian Chadd #endif /* ATH_DEBUG_ALQ */ 24449236b4eSAdrian Chadd i++; 24549236b4eSAdrian Chadd } 24649236b4eSAdrian Chadd 24749236b4eSAdrian Chadd /* 24849236b4eSAdrian Chadd * We now need to push this set of frames onto the tail 24949236b4eSAdrian Chadd * of the FIFO queue. We don't adjust the aggregate 25049236b4eSAdrian Chadd * count, only the queue depth counter(s). 25149236b4eSAdrian Chadd * We also need to blank the link pointer now. 25249236b4eSAdrian Chadd */ 25349236b4eSAdrian Chadd 25449236b4eSAdrian Chadd TAILQ_CONCAT(&txq->fifo.axq_q, &sq, bf_list); 25549236b4eSAdrian Chadd /* Bump total queue tracking in FIFO queue */ 25649236b4eSAdrian Chadd txq->fifo.axq_depth += sqdepth; 25749236b4eSAdrian Chadd 25849236b4eSAdrian Chadd /* Bump FIFO queue */ 25949236b4eSAdrian Chadd txq->axq_fifo_depth++; 26049236b4eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 26149236b4eSAdrian Chadd "%s: queued %d packets; depth=%d, fifo depth=%d\n", 26249236b4eSAdrian Chadd __func__, sqdepth, txq->fifo.axq_depth, txq->axq_fifo_depth); 26349236b4eSAdrian Chadd 26449236b4eSAdrian Chadd /* Push the first entry into the hardware */ 26549236b4eSAdrian Chadd ath_hal_puttxbuf(sc->sc_ah, txq->axq_qnum, bf->bf_daddr); 26649236b4eSAdrian Chadd 26749236b4eSAdrian Chadd /* Push start on the DMA if it's not already started */ 26849236b4eSAdrian Chadd ath_hal_txstart(sc->sc_ah, txq->axq_qnum); 26949236b4eSAdrian Chadd 27049236b4eSAdrian Chadd #ifdef ATH_DEBUG_ALQ 27149236b4eSAdrian Chadd ath_tx_alq_edma_push(sc, txq->axq_qnum, sqdepth, 27249236b4eSAdrian Chadd txq->axq_fifo_depth, 27349236b4eSAdrian Chadd txq->fifo.axq_depth); 27449236b4eSAdrian Chadd #endif /* ATH_DEBUG_ALQ */ 27549236b4eSAdrian Chadd } 27649236b4eSAdrian Chadd 27792e84e43SAdrian Chadd /* 27892e84e43SAdrian Chadd * Push some frames into the TX FIFO if we have space. 27992e84e43SAdrian Chadd */ 2804aa8818bSAdrian Chadd static void 2814aa8818bSAdrian Chadd ath_edma_tx_fifo_fill(struct ath_softc *sc, struct ath_txq *txq) 2824aa8818bSAdrian Chadd { 2834aa8818bSAdrian Chadd 284b837332dSAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 2854aa8818bSAdrian Chadd 28692e84e43SAdrian Chadd DPRINTF(sc, ATH_DEBUG_TX_PROC, "%s: Q%d: called\n", 28792e84e43SAdrian Chadd __func__, 28892e84e43SAdrian Chadd txq->axq_qnum); 2894aa8818bSAdrian Chadd 29092e84e43SAdrian Chadd /* 29149236b4eSAdrian Chadd * For now, push up to 4 frames per TX FIFO slot. 29249236b4eSAdrian Chadd * If more are in the hardware queue then they'll 29349236b4eSAdrian Chadd * get populated when we try to send another frame 29449236b4eSAdrian Chadd * or complete a frame - so at most there'll be 29549236b4eSAdrian Chadd * 32 non-AMPDU frames per TXQ. 29692e84e43SAdrian Chadd * 29749236b4eSAdrian Chadd * Note that the hardware staging queue will limit 29849236b4eSAdrian Chadd * how many frames in total we will have pushed into 29949236b4eSAdrian Chadd * here. 30049236b4eSAdrian Chadd * 30149236b4eSAdrian Chadd * Later on, we'll want to push less frames into 30249236b4eSAdrian Chadd * the TX FIFO since we don't want to necessarily 30349236b4eSAdrian Chadd * fill tens or hundreds of milliseconds of potential 30449236b4eSAdrian Chadd * frames. 30549236b4eSAdrian Chadd * 30649236b4eSAdrian Chadd * However, we need more frames right now because of 30749236b4eSAdrian Chadd * how the MAC implements the frame scheduling policy. 30849236b4eSAdrian Chadd * It only ungates a single FIFO entry at a time, 30949236b4eSAdrian Chadd * and will run that until CHNTIME expires or the 31049236b4eSAdrian Chadd * end of that FIFO entry descriptor list is reached. 31149236b4eSAdrian Chadd * So for TDMA we suffer a big performance penalty - 31249236b4eSAdrian Chadd * single TX FIFO entries mean the MAC only sends out 31349236b4eSAdrian Chadd * one frame per DBA event, which turned out on average 31449236b4eSAdrian Chadd * 6ms per TX frame. 31549236b4eSAdrian Chadd * 31649236b4eSAdrian Chadd * So, for aggregates it's okay - it'll push two at a 31749236b4eSAdrian Chadd * time and this will just do them more efficiently. 31849236b4eSAdrian Chadd * For non-aggregates it'll do 4 at a time, up to the 31949236b4eSAdrian Chadd * non-aggr limit (non_aggr, which is 32.) They should 32049236b4eSAdrian Chadd * be time based rather than a hard count, but I also 32149236b4eSAdrian Chadd * do need sleep. 32292e84e43SAdrian Chadd */ 32349236b4eSAdrian Chadd ath_tx_edma_push_staging_list(sc, txq, 4); 3244aa8818bSAdrian Chadd } 3254aa8818bSAdrian Chadd 326746bab5bSAdrian Chadd /* 327746bab5bSAdrian Chadd * Re-initialise the DMA FIFO with the current contents of 3283ae723d4SAdrian Chadd * said TXQ. 329746bab5bSAdrian Chadd * 330746bab5bSAdrian Chadd * This should only be called as part of the chip reset path, as it 331746bab5bSAdrian Chadd * assumes the FIFO is currently empty. 332746bab5bSAdrian Chadd */ 333746bab5bSAdrian Chadd static void 334746bab5bSAdrian Chadd ath_edma_dma_restart(struct ath_softc *sc, struct ath_txq *txq) 335746bab5bSAdrian Chadd { 33692e84e43SAdrian Chadd struct ath_buf *bf; 33792e84e43SAdrian Chadd int i = 0; 33892e84e43SAdrian Chadd int fifostart = 1; 33992e84e43SAdrian Chadd int old_fifo_depth; 340746bab5bSAdrian Chadd 34192e84e43SAdrian Chadd DPRINTF(sc, ATH_DEBUG_RESET, "%s: Q%d: called\n", 342746bab5bSAdrian Chadd __func__, 343746bab5bSAdrian Chadd txq->axq_qnum); 3444aa8818bSAdrian Chadd 345b837332dSAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 34692e84e43SAdrian Chadd 34792e84e43SAdrian Chadd /* 34892e84e43SAdrian Chadd * Let's log if the tracked FIFO depth doesn't match 34992e84e43SAdrian Chadd * what we actually push in. 35092e84e43SAdrian Chadd */ 35192e84e43SAdrian Chadd old_fifo_depth = txq->axq_fifo_depth; 35292e84e43SAdrian Chadd txq->axq_fifo_depth = 0; 35392e84e43SAdrian Chadd 35492e84e43SAdrian Chadd /* 35592e84e43SAdrian Chadd * Walk the FIFO staging list, looking for "head" entries. 35692e84e43SAdrian Chadd * Since we may have a partially completed list of frames, 35792e84e43SAdrian Chadd * we push the first frame we see into the FIFO and re-mark 35892e84e43SAdrian Chadd * it as the head entry. We then skip entries until we see 35992e84e43SAdrian Chadd * FIFO end, at which point we get ready to push another 36092e84e43SAdrian Chadd * entry into the FIFO. 36192e84e43SAdrian Chadd */ 36292e84e43SAdrian Chadd TAILQ_FOREACH(bf, &txq->fifo.axq_q, bf_list) { 36392e84e43SAdrian Chadd /* 36492e84e43SAdrian Chadd * If we're looking for FIFOEND and we haven't found 36592e84e43SAdrian Chadd * it, skip. 36692e84e43SAdrian Chadd * 36792e84e43SAdrian Chadd * If we're looking for FIFOEND and we've found it, 36892e84e43SAdrian Chadd * reset for another descriptor. 36992e84e43SAdrian Chadd */ 37092e84e43SAdrian Chadd #ifdef ATH_DEBUG 37192e84e43SAdrian Chadd if (sc->sc_debug & ATH_DEBUG_XMIT_DESC) 37292e84e43SAdrian Chadd ath_printtxbuf(sc, bf, txq->axq_qnum, i, 0); 37392e84e43SAdrian Chadd #endif/* ATH_DEBUG */ 37492e84e43SAdrian Chadd #ifdef ATH_DEBUG_ALQ 37592e84e43SAdrian Chadd if (if_ath_alq_checkdebug(&sc->sc_alq, ATH_ALQ_EDMA_TXDESC)) 37692e84e43SAdrian Chadd ath_tx_alq_post(sc, bf); 37792e84e43SAdrian Chadd #endif /* ATH_DEBUG_ALQ */ 37892e84e43SAdrian Chadd 37992e84e43SAdrian Chadd if (fifostart == 0) { 38092e84e43SAdrian Chadd if (bf->bf_flags & ATH_BUF_FIFOEND) 38192e84e43SAdrian Chadd fifostart = 1; 38292e84e43SAdrian Chadd continue; 38392e84e43SAdrian Chadd } 38492e84e43SAdrian Chadd 38592e84e43SAdrian Chadd /* Make sure we're not overflowing the FIFO! */ 38692e84e43SAdrian Chadd if (txq->axq_fifo_depth >= HAL_TXFIFO_DEPTH) { 38792e84e43SAdrian Chadd device_printf(sc->sc_dev, 38892e84e43SAdrian Chadd "%s: Q%d: more frames in the queue; FIFO depth=%d?!\n", 38992e84e43SAdrian Chadd __func__, 39092e84e43SAdrian Chadd txq->axq_qnum, 39192e84e43SAdrian Chadd txq->axq_fifo_depth); 39292e84e43SAdrian Chadd } 39392e84e43SAdrian Chadd 39492e84e43SAdrian Chadd #if 0 39592e84e43SAdrian Chadd DPRINTF(sc, ATH_DEBUG_RESET, 39692e84e43SAdrian Chadd "%s: Q%d: depth=%d: pushing bf=%p; start=%d, end=%d\n", 39792e84e43SAdrian Chadd __func__, 39892e84e43SAdrian Chadd txq->axq_qnum, 39992e84e43SAdrian Chadd txq->axq_fifo_depth, 40092e84e43SAdrian Chadd bf, 40192e84e43SAdrian Chadd !! (bf->bf_flags & ATH_BUF_FIFOPTR), 40292e84e43SAdrian Chadd !! (bf->bf_flags & ATH_BUF_FIFOEND)); 40392e84e43SAdrian Chadd #endif 40492e84e43SAdrian Chadd 40592e84e43SAdrian Chadd /* 40692e84e43SAdrian Chadd * Set this to be the first buffer in the FIFO 40792e84e43SAdrian Chadd * list - even if it's also the last buffer in 40892e84e43SAdrian Chadd * a FIFO list! 40992e84e43SAdrian Chadd */ 41092e84e43SAdrian Chadd bf->bf_flags |= ATH_BUF_FIFOPTR; 41192e84e43SAdrian Chadd 41292e84e43SAdrian Chadd /* Push it into the FIFO and bump the FIFO count */ 41392e84e43SAdrian Chadd ath_hal_puttxbuf(sc->sc_ah, txq->axq_qnum, bf->bf_daddr); 41492e84e43SAdrian Chadd txq->axq_fifo_depth++; 41592e84e43SAdrian Chadd 41692e84e43SAdrian Chadd /* 41792e84e43SAdrian Chadd * If this isn't the last entry either, let's 41892e84e43SAdrian Chadd * clear fifostart so we continue looking for 41992e84e43SAdrian Chadd * said last entry. 42092e84e43SAdrian Chadd */ 42192e84e43SAdrian Chadd if (! (bf->bf_flags & ATH_BUF_FIFOEND)) 42292e84e43SAdrian Chadd fifostart = 0; 42392e84e43SAdrian Chadd i++; 42492e84e43SAdrian Chadd } 42592e84e43SAdrian Chadd 42692e84e43SAdrian Chadd /* Only bother starting the queue if there's something in it */ 42792e84e43SAdrian Chadd if (i > 0) 42892e84e43SAdrian Chadd ath_hal_txstart(sc->sc_ah, txq->axq_qnum); 42992e84e43SAdrian Chadd 43092e84e43SAdrian Chadd DPRINTF(sc, ATH_DEBUG_RESET, "%s: Q%d: FIFO depth was %d, is %d\n", 43192e84e43SAdrian Chadd __func__, 43292e84e43SAdrian Chadd txq->axq_qnum, 43392e84e43SAdrian Chadd old_fifo_depth, 43492e84e43SAdrian Chadd txq->axq_fifo_depth); 43592e84e43SAdrian Chadd 43692e84e43SAdrian Chadd /* And now, let's check! */ 43792e84e43SAdrian Chadd if (txq->axq_fifo_depth != old_fifo_depth) { 43892e84e43SAdrian Chadd device_printf(sc->sc_dev, 43992e84e43SAdrian Chadd "%s: Q%d: FIFO depth should be %d, is %d\n", 44092e84e43SAdrian Chadd __func__, 44192e84e43SAdrian Chadd txq->axq_qnum, 44292e84e43SAdrian Chadd old_fifo_depth, 44392e84e43SAdrian Chadd txq->axq_fifo_depth); 44492e84e43SAdrian Chadd } 445746bab5bSAdrian Chadd } 446746bab5bSAdrian Chadd 447746bab5bSAdrian Chadd /* 4483ae723d4SAdrian Chadd * Hand off this frame to a hardware queue. 4493ae723d4SAdrian Chadd * 4503ae723d4SAdrian Chadd * Things are a bit hairy in the EDMA world. The TX FIFO is only 4513ae723d4SAdrian Chadd * 8 entries deep, so we need to keep track of exactly what we've 4523ae723d4SAdrian Chadd * pushed into the FIFO and what's just sitting in the TX queue, 4533ae723d4SAdrian Chadd * waiting to go out. 4543ae723d4SAdrian Chadd * 4553ae723d4SAdrian Chadd * So this is split into two halves - frames get appended to the 4563ae723d4SAdrian Chadd * TXQ; then a scheduler is called to push some frames into the 4573ae723d4SAdrian Chadd * actual TX FIFO. 4583ae723d4SAdrian Chadd */ 4593ae723d4SAdrian Chadd static void 4603ae723d4SAdrian Chadd ath_edma_xmit_handoff_hw(struct ath_softc *sc, struct ath_txq *txq, 4613ae723d4SAdrian Chadd struct ath_buf *bf) 4623ae723d4SAdrian Chadd { 4633ae723d4SAdrian Chadd 4640acf45edSAdrian Chadd ATH_TXQ_LOCK(txq); 4653ae723d4SAdrian Chadd 4663ae723d4SAdrian Chadd KASSERT((bf->bf_flags & ATH_BUF_BUSY) == 0, 4673ae723d4SAdrian Chadd ("%s: busy status 0x%x", __func__, bf->bf_flags)); 4683ae723d4SAdrian Chadd 4693ae723d4SAdrian Chadd /* 4703ae723d4SAdrian Chadd * XXX TODO: write a hard-coded check to ensure that 4713ae723d4SAdrian Chadd * the queue id in the TX descriptor matches txq->axq_qnum. 4723ae723d4SAdrian Chadd */ 4733ae723d4SAdrian Chadd 4743ae723d4SAdrian Chadd /* Update aggr stats */ 4753ae723d4SAdrian Chadd if (bf->bf_state.bfs_aggr) 4763ae723d4SAdrian Chadd txq->axq_aggr_depth++; 4773ae723d4SAdrian Chadd 4783ae723d4SAdrian Chadd /* Push and update frame stats */ 4793ae723d4SAdrian Chadd ATH_TXQ_INSERT_TAIL(txq, bf, bf_list); 4803ae723d4SAdrian Chadd 48192e84e43SAdrian Chadd /* For now, set the link pointer in the last descriptor 48292e84e43SAdrian Chadd * to be NULL. 48392e84e43SAdrian Chadd * 48492e84e43SAdrian Chadd * Later on, when it comes time to handling multiple descriptors 48592e84e43SAdrian Chadd * in one FIFO push, we can link descriptors together this way. 48692e84e43SAdrian Chadd */ 48792e84e43SAdrian Chadd 48892e84e43SAdrian Chadd /* 48992e84e43SAdrian Chadd * Finally, call the FIFO schedule routine to schedule some 49092e84e43SAdrian Chadd * frames to the FIFO. 49192e84e43SAdrian Chadd */ 49292e84e43SAdrian Chadd ath_edma_tx_fifo_fill(sc, txq); 4930acf45edSAdrian Chadd ATH_TXQ_UNLOCK(txq); 4943ae723d4SAdrian Chadd } 4953ae723d4SAdrian Chadd 4963ae723d4SAdrian Chadd /* 4973ae723d4SAdrian Chadd * Hand off this frame to a multicast software queue. 4983ae723d4SAdrian Chadd * 499e3f06688SAdrian Chadd * The EDMA TX CABQ will get a list of chained frames, chained 500e3f06688SAdrian Chadd * together using the next pointer. The single head of that 501e3f06688SAdrian Chadd * particular queue is pushed to the hardware CABQ. 5023ae723d4SAdrian Chadd */ 5033ae723d4SAdrian Chadd static void 5043ae723d4SAdrian Chadd ath_edma_xmit_handoff_mcast(struct ath_softc *sc, struct ath_txq *txq, 5053ae723d4SAdrian Chadd struct ath_buf *bf) 5063ae723d4SAdrian Chadd { 5073ae723d4SAdrian Chadd 5089e7259a2SAdrian Chadd ATH_TX_LOCK_ASSERT(sc); 5093ae723d4SAdrian Chadd KASSERT((bf->bf_flags & ATH_BUF_BUSY) == 0, 5103ae723d4SAdrian Chadd ("%s: busy status 0x%x", __func__, bf->bf_flags)); 5113ae723d4SAdrian Chadd 5120acf45edSAdrian Chadd ATH_TXQ_LOCK(txq); 5133ae723d4SAdrian Chadd /* 5143ae723d4SAdrian Chadd * XXX this is mostly duplicated in ath_tx_handoff_mcast(). 5153ae723d4SAdrian Chadd */ 5169e7259a2SAdrian Chadd if (ATH_TXQ_LAST(txq, axq_q_s) != NULL) { 5173ae723d4SAdrian Chadd struct ath_buf *bf_last = ATH_TXQ_LAST(txq, axq_q_s); 5183ae723d4SAdrian Chadd struct ieee80211_frame *wh; 5193ae723d4SAdrian Chadd 5203ae723d4SAdrian Chadd /* mark previous frame */ 5213ae723d4SAdrian Chadd wh = mtod(bf_last->bf_m, struct ieee80211_frame *); 5223ae723d4SAdrian Chadd wh->i_fc[1] |= IEEE80211_FC1_MORE_DATA; 5233ae723d4SAdrian Chadd 524caedab2cSAdrian Chadd /* re-sync buffer to memory */ 5253ae723d4SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf_last->bf_dmamap, 5263ae723d4SAdrian Chadd BUS_DMASYNC_PREWRITE); 5279cda8c80SAdrian Chadd 5289cda8c80SAdrian Chadd /* link descriptor */ 5299e7259a2SAdrian Chadd ath_hal_settxdesclink(sc->sc_ah, 5309e7259a2SAdrian Chadd bf_last->bf_lastds, 5319e7259a2SAdrian Chadd bf->bf_daddr); 5323ae723d4SAdrian Chadd } 533e3f06688SAdrian Chadd #ifdef ATH_DEBUG_ALQ 534e3f06688SAdrian Chadd if (if_ath_alq_checkdebug(&sc->sc_alq, ATH_ALQ_EDMA_TXDESC)) 535e3f06688SAdrian Chadd ath_tx_alq_post(sc, bf); 536e3f06688SAdrian Chadd #endif /* ATH_DEBUG_ALQ */ 5373ae723d4SAdrian Chadd ATH_TXQ_INSERT_TAIL(txq, bf, bf_list); 5380acf45edSAdrian Chadd ATH_TXQ_UNLOCK(txq); 5393ae723d4SAdrian Chadd } 5403ae723d4SAdrian Chadd 5413ae723d4SAdrian Chadd /* 542746bab5bSAdrian Chadd * Handoff this frame to the hardware. 543746bab5bSAdrian Chadd * 544746bab5bSAdrian Chadd * For the multicast queue, this will treat it as a software queue 545746bab5bSAdrian Chadd * and append it to the list, after updating the MORE_DATA flag 546746bab5bSAdrian Chadd * in the previous frame. The cabq processing code will ensure 547746bab5bSAdrian Chadd * that the queue contents gets transferred over. 548746bab5bSAdrian Chadd * 549746bab5bSAdrian Chadd * For the hardware queues, this will queue a frame to the queue 550746bab5bSAdrian Chadd * like before, then populate the FIFO from that. Since the 551746bab5bSAdrian Chadd * EDMA hardware has 8 FIFO slots per TXQ, this ensures that 552746bab5bSAdrian Chadd * frames such as management frames don't get prematurely dropped. 553746bab5bSAdrian Chadd * 554746bab5bSAdrian Chadd * This does imply that a similar flush-hwq-to-fifoq method will 555746bab5bSAdrian Chadd * need to be called from the processq function, before the 556746bab5bSAdrian Chadd * per-node software scheduler is called. 557746bab5bSAdrian Chadd */ 558746bab5bSAdrian Chadd static void 559746bab5bSAdrian Chadd ath_edma_xmit_handoff(struct ath_softc *sc, struct ath_txq *txq, 560746bab5bSAdrian Chadd struct ath_buf *bf) 561746bab5bSAdrian Chadd { 562746bab5bSAdrian Chadd 5634aa8818bSAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT_DESC, 5644aa8818bSAdrian Chadd "%s: called; bf=%p, txq=%p, qnum=%d\n", 565746bab5bSAdrian Chadd __func__, 566746bab5bSAdrian Chadd bf, 567746bab5bSAdrian Chadd txq, 568746bab5bSAdrian Chadd txq->axq_qnum); 569746bab5bSAdrian Chadd 5703ae723d4SAdrian Chadd if (txq->axq_qnum == ATH_TXQ_SWQ) 5713ae723d4SAdrian Chadd ath_edma_xmit_handoff_mcast(sc, txq, bf); 5723ae723d4SAdrian Chadd else 5733ae723d4SAdrian Chadd ath_edma_xmit_handoff_hw(sc, txq, bf); 574746bab5bSAdrian Chadd } 575746bab5bSAdrian Chadd 5763fdfc330SAdrian Chadd static int 57779607afeSAdrian Chadd ath_edma_setup_txfifo(struct ath_softc *sc, int qnum) 57879607afeSAdrian Chadd { 57979607afeSAdrian Chadd struct ath_tx_edma_fifo *te = &sc->sc_txedma[qnum]; 58079607afeSAdrian Chadd 58179607afeSAdrian Chadd te->m_fifo = malloc(sizeof(struct ath_buf *) * HAL_TXFIFO_DEPTH, 58279607afeSAdrian Chadd M_ATHDEV, 58379607afeSAdrian Chadd M_NOWAIT | M_ZERO); 58479607afeSAdrian Chadd if (te->m_fifo == NULL) { 58579607afeSAdrian Chadd device_printf(sc->sc_dev, "%s: malloc failed\n", 58679607afeSAdrian Chadd __func__); 58779607afeSAdrian Chadd return (-ENOMEM); 58879607afeSAdrian Chadd } 58979607afeSAdrian Chadd 59079607afeSAdrian Chadd /* 59179607afeSAdrian Chadd * Set initial "empty" state. 59279607afeSAdrian Chadd */ 59379607afeSAdrian Chadd te->m_fifo_head = te->m_fifo_tail = te->m_fifo_depth = 0; 59479607afeSAdrian Chadd 59579607afeSAdrian Chadd return (0); 59679607afeSAdrian Chadd } 59779607afeSAdrian Chadd 59879607afeSAdrian Chadd static int 59979607afeSAdrian Chadd ath_edma_free_txfifo(struct ath_softc *sc, int qnum) 60079607afeSAdrian Chadd { 60179607afeSAdrian Chadd struct ath_tx_edma_fifo *te = &sc->sc_txedma[qnum]; 60279607afeSAdrian Chadd 60379607afeSAdrian Chadd /* XXX TODO: actually deref the ath_buf entries? */ 60479607afeSAdrian Chadd free(te->m_fifo, M_ATHDEV); 60579607afeSAdrian Chadd return (0); 60679607afeSAdrian Chadd } 60779607afeSAdrian Chadd 60879607afeSAdrian Chadd static int 6093fdfc330SAdrian Chadd ath_edma_dma_txsetup(struct ath_softc *sc) 6103fdfc330SAdrian Chadd { 611ba3fd9d8SAdrian Chadd int error; 61279607afeSAdrian Chadd int i; 6133fdfc330SAdrian Chadd 614ba3fd9d8SAdrian Chadd error = ath_descdma_alloc_desc(sc, &sc->sc_txsdma, 615ba3fd9d8SAdrian Chadd NULL, "txcomp", sc->sc_tx_statuslen, ATH_TXSTATUS_RING_SIZE); 616ba3fd9d8SAdrian Chadd if (error != 0) 617ba3fd9d8SAdrian Chadd return (error); 618ba3fd9d8SAdrian Chadd 619ba3fd9d8SAdrian Chadd ath_hal_setuptxstatusring(sc->sc_ah, 620ba3fd9d8SAdrian Chadd (void *) sc->sc_txsdma.dd_desc, 621ba3fd9d8SAdrian Chadd sc->sc_txsdma.dd_desc_paddr, 622ba3fd9d8SAdrian Chadd ATH_TXSTATUS_RING_SIZE); 623ba3fd9d8SAdrian Chadd 62479607afeSAdrian Chadd for (i = 0; i < HAL_NUM_TX_QUEUES; i++) { 62579607afeSAdrian Chadd ath_edma_setup_txfifo(sc, i); 62679607afeSAdrian Chadd } 62779607afeSAdrian Chadd 6283fdfc330SAdrian Chadd return (0); 6293fdfc330SAdrian Chadd } 6303fdfc330SAdrian Chadd 6313fdfc330SAdrian Chadd static int 6323fdfc330SAdrian Chadd ath_edma_dma_txteardown(struct ath_softc *sc) 6333fdfc330SAdrian Chadd { 63479607afeSAdrian Chadd int i; 63579607afeSAdrian Chadd 63679607afeSAdrian Chadd for (i = 0; i < HAL_NUM_TX_QUEUES; i++) { 63779607afeSAdrian Chadd ath_edma_free_txfifo(sc, i); 63879607afeSAdrian Chadd } 6393fdfc330SAdrian Chadd 640ba3fd9d8SAdrian Chadd ath_descdma_cleanup(sc, &sc->sc_txsdma, NULL); 6413fdfc330SAdrian Chadd return (0); 6423fdfc330SAdrian Chadd } 6433fdfc330SAdrian Chadd 6443ae723d4SAdrian Chadd /* 645788e6aa9SAdrian Chadd * Drain all TXQs, potentially after completing the existing completed 646788e6aa9SAdrian Chadd * frames. 6473ae723d4SAdrian Chadd */ 648788e6aa9SAdrian Chadd static void 649788e6aa9SAdrian Chadd ath_edma_tx_drain(struct ath_softc *sc, ATH_RESET_TYPE reset_type) 650f8418db5SAdrian Chadd { 6514aa8818bSAdrian Chadd int i; 652f8418db5SAdrian Chadd 653ae3815fdSAdrian Chadd DPRINTF(sc, ATH_DEBUG_RESET, "%s: called\n", __func__); 6544aa8818bSAdrian Chadd 6554aa8818bSAdrian Chadd (void) ath_stoptxdma(sc); 6564aa8818bSAdrian Chadd 6574aa8818bSAdrian Chadd /* 6584aa8818bSAdrian Chadd * If reset type is noloss, the TX FIFO needs to be serviced 6594aa8818bSAdrian Chadd * and those frames need to be handled. 6604aa8818bSAdrian Chadd * 6614aa8818bSAdrian Chadd * Otherwise, just toss everything in each TX queue. 6624aa8818bSAdrian Chadd */ 663ae3815fdSAdrian Chadd if (reset_type == ATH_RESET_NOLOSS) { 664ae3815fdSAdrian Chadd ath_edma_tx_processq(sc, 0); 6658328d6e4SAdrian Chadd for (i = 0; i < HAL_NUM_TX_QUEUES; i++) { 6668328d6e4SAdrian Chadd if (ATH_TXQ_SETUP(sc, i)) { 6678328d6e4SAdrian Chadd ATH_TXQ_LOCK(&sc->sc_txq[i]); 6688328d6e4SAdrian Chadd /* 6698328d6e4SAdrian Chadd * Free the holding buffer; DMA is now 6708328d6e4SAdrian Chadd * stopped. 6718328d6e4SAdrian Chadd */ 6728328d6e4SAdrian Chadd ath_txq_freeholdingbuf(sc, &sc->sc_txq[i]); 6738328d6e4SAdrian Chadd /* 6748328d6e4SAdrian Chadd * Reset the link pointer to NULL; there's 6758328d6e4SAdrian Chadd * no frames to chain DMA to. 6768328d6e4SAdrian Chadd */ 6778328d6e4SAdrian Chadd sc->sc_txq[i].axq_link = NULL; 6788328d6e4SAdrian Chadd ATH_TXQ_UNLOCK(&sc->sc_txq[i]); 6798328d6e4SAdrian Chadd } 6808328d6e4SAdrian Chadd } 681ae3815fdSAdrian Chadd } else { 6824aa8818bSAdrian Chadd for (i = 0; i < HAL_NUM_TX_QUEUES; i++) { 6834aa8818bSAdrian Chadd if (ATH_TXQ_SETUP(sc, i)) 6844aa8818bSAdrian Chadd ath_tx_draintxq(sc, &sc->sc_txq[i]); 6854aa8818bSAdrian Chadd } 686ae3815fdSAdrian Chadd } 687ae3815fdSAdrian Chadd 688ae3815fdSAdrian Chadd /* XXX dump out the TX completion FIFO contents */ 689ae3815fdSAdrian Chadd 690ae3815fdSAdrian Chadd /* XXX dump out the frames */ 6914aa8818bSAdrian Chadd 6924aa8818bSAdrian Chadd sc->sc_wd_timer = 0; 693f8418db5SAdrian Chadd } 694f8418db5SAdrian Chadd 6953ae723d4SAdrian Chadd /* 696ae3815fdSAdrian Chadd * TX completion tasklet. 6973ae723d4SAdrian Chadd */ 698ae3815fdSAdrian Chadd 699f8418db5SAdrian Chadd static void 700f8418db5SAdrian Chadd ath_edma_tx_proc(void *arg, int npending) 701f8418db5SAdrian Chadd { 702f8418db5SAdrian Chadd struct ath_softc *sc = (struct ath_softc *) arg; 703ae3815fdSAdrian Chadd 70492e84e43SAdrian Chadd #if 0 705ae3815fdSAdrian Chadd DPRINTF(sc, ATH_DEBUG_TX_PROC, "%s: called, npending=%d\n", 706ae3815fdSAdrian Chadd __func__, npending); 70792e84e43SAdrian Chadd #endif 708ae3815fdSAdrian Chadd ath_edma_tx_processq(sc, 1); 709ae3815fdSAdrian Chadd } 710ae3815fdSAdrian Chadd 711ae3815fdSAdrian Chadd /* 712ae3815fdSAdrian Chadd * Process the TX status queue. 713ae3815fdSAdrian Chadd */ 714ae3815fdSAdrian Chadd static void 715ae3815fdSAdrian Chadd ath_edma_tx_processq(struct ath_softc *sc, int dosched) 716ae3815fdSAdrian Chadd { 7173ae723d4SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 7183ae723d4SAdrian Chadd HAL_STATUS status; 7193ae723d4SAdrian Chadd struct ath_tx_status ts; 7203ae723d4SAdrian Chadd struct ath_txq *txq; 7214aa8818bSAdrian Chadd struct ath_buf *bf; 7224aa8818bSAdrian Chadd struct ieee80211_node *ni; 723208be709SAdrian Chadd int nacked = 0; 724d40c846aSAdrian Chadd int idx; 725d40c846aSAdrian Chadd 726d40c846aSAdrian Chadd #ifdef ATH_DEBUG 727d40c846aSAdrian Chadd /* XXX */ 728d40c846aSAdrian Chadd uint32_t txstatus[32]; 729d40c846aSAdrian Chadd #endif 730f8418db5SAdrian Chadd 731d40c846aSAdrian Chadd for (idx = 0; ; idx++) { 7324aa8818bSAdrian Chadd bzero(&ts, sizeof(ts)); 7334aa8818bSAdrian Chadd 7343ae723d4SAdrian Chadd ATH_TXSTATUS_LOCK(sc); 7354c5038c7SAdrian Chadd #ifdef ATH_DEBUG 736d40c846aSAdrian Chadd ath_hal_gettxrawtxdesc(ah, txstatus); 7374c5038c7SAdrian Chadd #endif 738ae3815fdSAdrian Chadd status = ath_hal_txprocdesc(ah, NULL, (void *) &ts); 7393ae723d4SAdrian Chadd ATH_TXSTATUS_UNLOCK(sc); 7403ae723d4SAdrian Chadd 74192e84e43SAdrian Chadd if (status == HAL_EINPROGRESS) 74292e84e43SAdrian Chadd break; 74392e84e43SAdrian Chadd 744d40c846aSAdrian Chadd #ifdef ATH_DEBUG 745d40c846aSAdrian Chadd if (sc->sc_debug & ATH_DEBUG_TX_PROC) 74692e84e43SAdrian Chadd if (ts.ts_queue_id != sc->sc_bhalq) 747d40c846aSAdrian Chadd ath_printtxstatbuf(sc, NULL, txstatus, ts.ts_queue_id, 748d40c846aSAdrian Chadd idx, (status == HAL_OK)); 749d40c846aSAdrian Chadd #endif 750d40c846aSAdrian Chadd 7513ae723d4SAdrian Chadd /* 7524aa8818bSAdrian Chadd * If there is an error with this descriptor, continue 7534aa8818bSAdrian Chadd * processing. 7544aa8818bSAdrian Chadd * 7554aa8818bSAdrian Chadd * XXX TBD: log some statistics? 7564aa8818bSAdrian Chadd */ 7574aa8818bSAdrian Chadd if (status == HAL_EIO) { 7584aa8818bSAdrian Chadd device_printf(sc->sc_dev, "%s: invalid TX status?\n", 7594aa8818bSAdrian Chadd __func__); 760b92b5f6eSAdrian Chadd break; 7614aa8818bSAdrian Chadd } 7624aa8818bSAdrian Chadd 76369cbcb21SAdrian Chadd #if defined(ATH_DEBUG_ALQ) && defined(ATH_DEBUG) 764b69b0dccSAdrian Chadd if (if_ath_alq_checkdebug(&sc->sc_alq, ATH_ALQ_EDMA_TXSTATUS)) 765b69b0dccSAdrian Chadd if_ath_alq_post(&sc->sc_alq, ATH_ALQ_EDMA_TXSTATUS, 766b69b0dccSAdrian Chadd sc->sc_tx_statuslen, 767b69b0dccSAdrian Chadd (char *) txstatus); 768b69b0dccSAdrian Chadd #endif /* ATH_DEBUG_ALQ */ 769b69b0dccSAdrian Chadd 7704aa8818bSAdrian Chadd /* 7713ae723d4SAdrian Chadd * At this point we have a valid status descriptor. 7723ae723d4SAdrian Chadd * The QID and descriptor ID (which currently isn't set) 7733ae723d4SAdrian Chadd * is part of the status. 7743ae723d4SAdrian Chadd * 7753ae723d4SAdrian Chadd * We then assume that the descriptor in question is the 7763ae723d4SAdrian Chadd * -head- of the given QID. Eventually we should verify 7773ae723d4SAdrian Chadd * this by using the descriptor ID. 7783ae723d4SAdrian Chadd */ 7794aa8818bSAdrian Chadd 7804aa8818bSAdrian Chadd /* 7814aa8818bSAdrian Chadd * The beacon queue is not currently a "real" queue. 7824aa8818bSAdrian Chadd * Frames aren't pushed onto it and the lock isn't setup. 7834aa8818bSAdrian Chadd * So skip it for now; the beacon handling code will 7844aa8818bSAdrian Chadd * free and alloc more beacon buffers as appropriate. 7854aa8818bSAdrian Chadd */ 7864aa8818bSAdrian Chadd if (ts.ts_queue_id == sc->sc_bhalq) 7874aa8818bSAdrian Chadd continue; 7883ae723d4SAdrian Chadd 7893ae723d4SAdrian Chadd txq = &sc->sc_txq[ts.ts_queue_id]; 7904aa8818bSAdrian Chadd 791b837332dSAdrian Chadd ATH_TXQ_LOCK(txq); 79292e84e43SAdrian Chadd bf = ATH_TXQ_FIRST(&txq->fifo); 7934aa8818bSAdrian Chadd 79492e84e43SAdrian Chadd /* 79592e84e43SAdrian Chadd * Work around the situation where I'm seeing notifications 79692e84e43SAdrian Chadd * for Q1 when no frames are available. That needs to be 79792e84e43SAdrian Chadd * debugged but not by crashing _here_. 79892e84e43SAdrian Chadd */ 79992e84e43SAdrian Chadd if (bf == NULL) { 80092e84e43SAdrian Chadd device_printf(sc->sc_dev, "%s: Q%d: empty?\n", 8014aa8818bSAdrian Chadd __func__, 80292e84e43SAdrian Chadd ts.ts_queue_id); 803b92b5f6eSAdrian Chadd ATH_TXQ_UNLOCK(txq); 80492e84e43SAdrian Chadd continue; 80592e84e43SAdrian Chadd } 80692e84e43SAdrian Chadd 80792e84e43SAdrian Chadd DPRINTF(sc, ATH_DEBUG_TX_PROC, "%s: Q%d, bf=%p, start=%d, end=%d\n", 80892e84e43SAdrian Chadd __func__, 80992e84e43SAdrian Chadd ts.ts_queue_id, bf, 81092e84e43SAdrian Chadd !! (bf->bf_flags & ATH_BUF_FIFOPTR), 81192e84e43SAdrian Chadd !! (bf->bf_flags & ATH_BUF_FIFOEND)); 8124aa8818bSAdrian Chadd 813d40c846aSAdrian Chadd /* XXX TODO: actually output debugging info about this */ 814d40c846aSAdrian Chadd 8154aa8818bSAdrian Chadd #if 0 8164aa8818bSAdrian Chadd /* XXX assert the buffer/descriptor matches the status descid */ 8174aa8818bSAdrian Chadd if (ts.ts_desc_id != bf->bf_descid) { 8184aa8818bSAdrian Chadd device_printf(sc->sc_dev, 8194aa8818bSAdrian Chadd "%s: mismatched descid (qid=%d, tsdescid=%d, " 8204aa8818bSAdrian Chadd "bfdescid=%d\n", 8214aa8818bSAdrian Chadd __func__, 8224aa8818bSAdrian Chadd ts.ts_queue_id, 8234aa8818bSAdrian Chadd ts.ts_desc_id, 8244aa8818bSAdrian Chadd bf->bf_descid); 8253ae723d4SAdrian Chadd } 8264aa8818bSAdrian Chadd #endif 8274aa8818bSAdrian Chadd 8284aa8818bSAdrian Chadd /* This removes the buffer and decrements the queue depth */ 82992e84e43SAdrian Chadd ATH_TXQ_REMOVE(&txq->fifo, bf, bf_list); 8304aa8818bSAdrian Chadd if (bf->bf_state.bfs_aggr) 8314aa8818bSAdrian Chadd txq->axq_aggr_depth--; 83292e84e43SAdrian Chadd 83392e84e43SAdrian Chadd /* 83492e84e43SAdrian Chadd * If this was the end of a FIFO set, decrement FIFO depth 83592e84e43SAdrian Chadd */ 83692e84e43SAdrian Chadd if (bf->bf_flags & ATH_BUF_FIFOEND) 8374aa8818bSAdrian Chadd txq->axq_fifo_depth--; 83892e84e43SAdrian Chadd 83992e84e43SAdrian Chadd /* 84092e84e43SAdrian Chadd * If this isn't the final buffer in a FIFO set, mark 84192e84e43SAdrian Chadd * the buffer as busy so it goes onto the holding queue. 84292e84e43SAdrian Chadd */ 84392e84e43SAdrian Chadd if (! (bf->bf_flags & ATH_BUF_FIFOEND)) 84492e84e43SAdrian Chadd bf->bf_flags |= ATH_BUF_BUSY; 84592e84e43SAdrian Chadd 84692e84e43SAdrian Chadd DPRINTF(sc, ATH_DEBUG_TX_PROC, "%s: Q%d: FIFO depth is now %d (%d)\n", 84792e84e43SAdrian Chadd __func__, 84892e84e43SAdrian Chadd txq->axq_qnum, 84992e84e43SAdrian Chadd txq->axq_fifo_depth, 85092e84e43SAdrian Chadd txq->fifo.axq_depth); 85192e84e43SAdrian Chadd 8524aa8818bSAdrian Chadd /* XXX assert FIFO depth >= 0 */ 853b837332dSAdrian Chadd ATH_TXQ_UNLOCK(txq); 8544aa8818bSAdrian Chadd 8554aa8818bSAdrian Chadd /* 85692e84e43SAdrian Chadd * Outside of the TX lock - if the buffer is end 85792e84e43SAdrian Chadd * end buffer in this FIFO, we don't need a holding 85892e84e43SAdrian Chadd * buffer any longer. 85992e84e43SAdrian Chadd */ 86092e84e43SAdrian Chadd if (bf->bf_flags & ATH_BUF_FIFOEND) { 861caedab2cSAdrian Chadd ATH_TXQ_LOCK(txq); 86292e84e43SAdrian Chadd ath_txq_freeholdingbuf(sc, txq); 863caedab2cSAdrian Chadd ATH_TXQ_UNLOCK(txq); 86492e84e43SAdrian Chadd } 86592e84e43SAdrian Chadd 86692e84e43SAdrian Chadd /* 8674aa8818bSAdrian Chadd * First we need to make sure ts_rate is valid. 8684aa8818bSAdrian Chadd * 8694aa8818bSAdrian Chadd * Pre-EDMA chips pass the whole TX descriptor to 8704aa8818bSAdrian Chadd * the proctxdesc function which will then fill out 8714aa8818bSAdrian Chadd * ts_rate based on the ts_finaltsi (final TX index) 8724aa8818bSAdrian Chadd * in the TX descriptor. However the TX completion 8734aa8818bSAdrian Chadd * FIFO doesn't have this information. So here we 8744aa8818bSAdrian Chadd * do a separate HAL call to populate that information. 8753345c65bSAdrian Chadd * 8763345c65bSAdrian Chadd * The same problem exists with ts_longretry. 8773345c65bSAdrian Chadd * The FreeBSD HAL corrects ts_longretry in the HAL layer; 8783345c65bSAdrian Chadd * the AR9380 HAL currently doesn't. So until the HAL 8793345c65bSAdrian Chadd * is imported and this can be added, we correct for it 8803345c65bSAdrian Chadd * here. 8814aa8818bSAdrian Chadd */ 8824aa8818bSAdrian Chadd /* XXX TODO */ 8834aa8818bSAdrian Chadd /* XXX faked for now. Ew. */ 8844aa8818bSAdrian Chadd if (ts.ts_finaltsi < 4) { 8854aa8818bSAdrian Chadd ts.ts_rate = 8864aa8818bSAdrian Chadd bf->bf_state.bfs_rc[ts.ts_finaltsi].ratecode; 8873345c65bSAdrian Chadd switch (ts.ts_finaltsi) { 8883345c65bSAdrian Chadd case 3: ts.ts_longretry += 8893345c65bSAdrian Chadd bf->bf_state.bfs_rc[2].tries; 8903345c65bSAdrian Chadd case 2: ts.ts_longretry += 8913345c65bSAdrian Chadd bf->bf_state.bfs_rc[1].tries; 8923345c65bSAdrian Chadd case 1: ts.ts_longretry += 8933345c65bSAdrian Chadd bf->bf_state.bfs_rc[0].tries; 8943345c65bSAdrian Chadd } 8954aa8818bSAdrian Chadd } else { 8964aa8818bSAdrian Chadd device_printf(sc->sc_dev, "%s: finaltsi=%d\n", 8974aa8818bSAdrian Chadd __func__, 8984aa8818bSAdrian Chadd ts.ts_finaltsi); 8994aa8818bSAdrian Chadd ts.ts_rate = bf->bf_state.bfs_rc[0].ratecode; 9004aa8818bSAdrian Chadd } 9014aa8818bSAdrian Chadd 9024aa8818bSAdrian Chadd /* 9034aa8818bSAdrian Chadd * XXX This is terrible. 9044aa8818bSAdrian Chadd * 9054aa8818bSAdrian Chadd * Right now, some code uses the TX status that is 9064aa8818bSAdrian Chadd * passed in here, but the completion handlers in the 9074aa8818bSAdrian Chadd * software TX path also use bf_status.ds_txstat. 9084aa8818bSAdrian Chadd * Ew. That should all go away. 9094aa8818bSAdrian Chadd * 9104aa8818bSAdrian Chadd * XXX It's also possible the rate control completion 9114aa8818bSAdrian Chadd * routine is called twice. 9124aa8818bSAdrian Chadd */ 9134aa8818bSAdrian Chadd memcpy(&bf->bf_status, &ts, sizeof(ts)); 9144aa8818bSAdrian Chadd 9154aa8818bSAdrian Chadd ni = bf->bf_node; 9164aa8818bSAdrian Chadd 9174aa8818bSAdrian Chadd /* Update RSSI */ 9184aa8818bSAdrian Chadd /* XXX duplicate from ath_tx_processq */ 9194aa8818bSAdrian Chadd if (ni != NULL && ts.ts_status == 0 && 9204aa8818bSAdrian Chadd ((bf->bf_state.bfs_txflags & HAL_TXDESC_NOACK) == 0)) { 9214aa8818bSAdrian Chadd nacked++; 9224aa8818bSAdrian Chadd sc->sc_stats.ast_tx_rssi = ts.ts_rssi; 9234aa8818bSAdrian Chadd ATH_RSSI_LPF(sc->sc_halstats.ns_avgtxrssi, 9244aa8818bSAdrian Chadd ts.ts_rssi); 9254aa8818bSAdrian Chadd } 9264aa8818bSAdrian Chadd 9274aa8818bSAdrian Chadd /* Handle frame completion and rate control update */ 9284aa8818bSAdrian Chadd ath_tx_process_buf_completion(sc, txq, &ts, bf); 9294aa8818bSAdrian Chadd 9304aa8818bSAdrian Chadd /* bf is invalid at this point */ 9314aa8818bSAdrian Chadd 9324aa8818bSAdrian Chadd /* 9334aa8818bSAdrian Chadd * Now that there's space in the FIFO, let's push some 9344aa8818bSAdrian Chadd * more frames into it. 9354aa8818bSAdrian Chadd */ 936b837332dSAdrian Chadd ATH_TXQ_LOCK(txq); 93792e84e43SAdrian Chadd if (dosched) 9384aa8818bSAdrian Chadd ath_edma_tx_fifo_fill(sc, txq); 939b837332dSAdrian Chadd ATH_TXQ_UNLOCK(txq); 9404aa8818bSAdrian Chadd } 9414aa8818bSAdrian Chadd 9424aa8818bSAdrian Chadd sc->sc_wd_timer = 0; 9434aa8818bSAdrian Chadd 9444aa8818bSAdrian Chadd /* Kick software scheduler */ 9454aa8818bSAdrian Chadd /* 9464aa8818bSAdrian Chadd * XXX It's inefficient to do this if the FIFO queue is full, 9474aa8818bSAdrian Chadd * but there's no easy way right now to only populate 9484aa8818bSAdrian Chadd * the txq task for _one_ TXQ. This should be fixed. 9494aa8818bSAdrian Chadd */ 950ae3815fdSAdrian Chadd if (dosched) 95121bca442SAdrian Chadd ath_tx_swq_kick(sc); 952f8418db5SAdrian Chadd } 953f8418db5SAdrian Chadd 954f8418db5SAdrian Chadd static void 955f8418db5SAdrian Chadd ath_edma_attach_comp_func(struct ath_softc *sc) 956f8418db5SAdrian Chadd { 957f8418db5SAdrian Chadd 958f8418db5SAdrian Chadd TASK_INIT(&sc->sc_txtask, 0, ath_edma_tx_proc, sc); 959f8418db5SAdrian Chadd } 960f8418db5SAdrian Chadd 9613fdfc330SAdrian Chadd void 9623fdfc330SAdrian Chadd ath_xmit_setup_edma(struct ath_softc *sc) 9633fdfc330SAdrian Chadd { 9643fdfc330SAdrian Chadd 9653fdfc330SAdrian Chadd /* Fetch EDMA field and buffer sizes */ 9663fdfc330SAdrian Chadd (void) ath_hal_gettxdesclen(sc->sc_ah, &sc->sc_tx_desclen); 9673fdfc330SAdrian Chadd (void) ath_hal_gettxstatuslen(sc->sc_ah, &sc->sc_tx_statuslen); 9683fdfc330SAdrian Chadd (void) ath_hal_getntxmaps(sc->sc_ah, &sc->sc_tx_nmaps); 9693fdfc330SAdrian Chadd 970516a0ac2SAdrian Chadd if (bootverbose) { 9713fdfc330SAdrian Chadd device_printf(sc->sc_dev, "TX descriptor length: %d\n", 9723fdfc330SAdrian Chadd sc->sc_tx_desclen); 9733fdfc330SAdrian Chadd device_printf(sc->sc_dev, "TX status length: %d\n", 9743fdfc330SAdrian Chadd sc->sc_tx_statuslen); 9753fdfc330SAdrian Chadd device_printf(sc->sc_dev, "TX buffers per descriptor: %d\n", 9763fdfc330SAdrian Chadd sc->sc_tx_nmaps); 977516a0ac2SAdrian Chadd } 9783fdfc330SAdrian Chadd 9793fdfc330SAdrian Chadd sc->sc_tx.xmit_setup = ath_edma_dma_txsetup; 9803fdfc330SAdrian Chadd sc->sc_tx.xmit_teardown = ath_edma_dma_txteardown; 981f8418db5SAdrian Chadd sc->sc_tx.xmit_attach_comp_func = ath_edma_attach_comp_func; 982746bab5bSAdrian Chadd 983746bab5bSAdrian Chadd sc->sc_tx.xmit_dma_restart = ath_edma_dma_restart; 984746bab5bSAdrian Chadd sc->sc_tx.xmit_handoff = ath_edma_xmit_handoff; 985788e6aa9SAdrian Chadd sc->sc_tx.xmit_drain = ath_edma_tx_drain; 9863fdfc330SAdrian Chadd } 987