1b8e788a5SAdrian Chadd /*- 2b8e788a5SAdrian Chadd * Copyright (c) 2002-2009 Sam Leffler, Errno Consulting 3b8e788a5SAdrian Chadd * All rights reserved. 4b8e788a5SAdrian Chadd * 5b8e788a5SAdrian Chadd * Redistribution and use in source and binary forms, with or without 6b8e788a5SAdrian Chadd * modification, are permitted provided that the following conditions 7b8e788a5SAdrian Chadd * are met: 8b8e788a5SAdrian Chadd * 1. Redistributions of source code must retain the above copyright 9b8e788a5SAdrian Chadd * notice, this list of conditions and the following disclaimer, 10b8e788a5SAdrian Chadd * without modification. 11b8e788a5SAdrian Chadd * 2. Redistributions in binary form must reproduce at minimum a disclaimer 12b8e788a5SAdrian Chadd * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any 13b8e788a5SAdrian Chadd * redistribution must be conditioned upon including a substantially 14b8e788a5SAdrian Chadd * similar Disclaimer requirement for further binary redistribution. 15b8e788a5SAdrian Chadd * 16b8e788a5SAdrian Chadd * NO WARRANTY 17b8e788a5SAdrian Chadd * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 18b8e788a5SAdrian Chadd * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 19b8e788a5SAdrian Chadd * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY 20b8e788a5SAdrian Chadd * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL 21b8e788a5SAdrian Chadd * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, 22b8e788a5SAdrian Chadd * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 23b8e788a5SAdrian Chadd * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 24b8e788a5SAdrian Chadd * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER 25b8e788a5SAdrian Chadd * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 26b8e788a5SAdrian Chadd * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 27b8e788a5SAdrian Chadd * THE POSSIBILITY OF SUCH DAMAGES. 28b8e788a5SAdrian Chadd */ 29b8e788a5SAdrian Chadd 30b8e788a5SAdrian Chadd #include <sys/cdefs.h> 31b8e788a5SAdrian Chadd __FBSDID("$FreeBSD$"); 32b8e788a5SAdrian Chadd 33b8e788a5SAdrian Chadd /* 34b8e788a5SAdrian Chadd * Driver for the Atheros Wireless LAN controller. 35b8e788a5SAdrian Chadd * 36b8e788a5SAdrian Chadd * This software is derived from work of Atsushi Onoe; his contribution 37b8e788a5SAdrian Chadd * is greatly appreciated. 38b8e788a5SAdrian Chadd */ 39b8e788a5SAdrian Chadd 40b8e788a5SAdrian Chadd #include "opt_inet.h" 41b8e788a5SAdrian Chadd #include "opt_ath.h" 42b8e788a5SAdrian Chadd #include "opt_wlan.h" 43b8e788a5SAdrian Chadd 44b8e788a5SAdrian Chadd #include <sys/param.h> 45b8e788a5SAdrian Chadd #include <sys/systm.h> 46b8e788a5SAdrian Chadd #include <sys/sysctl.h> 47b8e788a5SAdrian Chadd #include <sys/mbuf.h> 48b8e788a5SAdrian Chadd #include <sys/malloc.h> 49b8e788a5SAdrian Chadd #include <sys/lock.h> 50b8e788a5SAdrian Chadd #include <sys/mutex.h> 51b8e788a5SAdrian Chadd #include <sys/kernel.h> 52b8e788a5SAdrian Chadd #include <sys/socket.h> 53b8e788a5SAdrian Chadd #include <sys/sockio.h> 54b8e788a5SAdrian Chadd #include <sys/errno.h> 55b8e788a5SAdrian Chadd #include <sys/callout.h> 56b8e788a5SAdrian Chadd #include <sys/bus.h> 57b8e788a5SAdrian Chadd #include <sys/endian.h> 58b8e788a5SAdrian Chadd #include <sys/kthread.h> 59b8e788a5SAdrian Chadd #include <sys/taskqueue.h> 60b8e788a5SAdrian Chadd #include <sys/priv.h> 61b8e788a5SAdrian Chadd 62b8e788a5SAdrian Chadd #include <machine/bus.h> 63b8e788a5SAdrian Chadd 64b8e788a5SAdrian Chadd #include <net/if.h> 65b8e788a5SAdrian Chadd #include <net/if_dl.h> 66b8e788a5SAdrian Chadd #include <net/if_media.h> 67b8e788a5SAdrian Chadd #include <net/if_types.h> 68b8e788a5SAdrian Chadd #include <net/if_arp.h> 69b8e788a5SAdrian Chadd #include <net/ethernet.h> 70b8e788a5SAdrian Chadd #include <net/if_llc.h> 71b8e788a5SAdrian Chadd 72b8e788a5SAdrian Chadd #include <net80211/ieee80211_var.h> 73b8e788a5SAdrian Chadd #include <net80211/ieee80211_regdomain.h> 74b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_SUPERG 75b8e788a5SAdrian Chadd #include <net80211/ieee80211_superg.h> 76b8e788a5SAdrian Chadd #endif 77b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA 78b8e788a5SAdrian Chadd #include <net80211/ieee80211_tdma.h> 79b8e788a5SAdrian Chadd #endif 80eb6f0de0SAdrian Chadd #include <net80211/ieee80211_ht.h> 81b8e788a5SAdrian Chadd 82b8e788a5SAdrian Chadd #include <net/bpf.h> 83b8e788a5SAdrian Chadd 84b8e788a5SAdrian Chadd #ifdef INET 85b8e788a5SAdrian Chadd #include <netinet/in.h> 86b8e788a5SAdrian Chadd #include <netinet/if_ether.h> 87b8e788a5SAdrian Chadd #endif 88b8e788a5SAdrian Chadd 89b8e788a5SAdrian Chadd #include <dev/ath/if_athvar.h> 90b8e788a5SAdrian Chadd #include <dev/ath/ath_hal/ah_devid.h> /* XXX for softled */ 91b8e788a5SAdrian Chadd #include <dev/ath/ath_hal/ah_diagcodes.h> 92b8e788a5SAdrian Chadd 93b8e788a5SAdrian Chadd #include <dev/ath/if_ath_debug.h> 94b8e788a5SAdrian Chadd 95b8e788a5SAdrian Chadd #ifdef ATH_TX99_DIAG 96b8e788a5SAdrian Chadd #include <dev/ath/ath_tx99/ath_tx99.h> 97b8e788a5SAdrian Chadd #endif 98b8e788a5SAdrian Chadd 99b8e788a5SAdrian Chadd #include <dev/ath/if_ath_misc.h> 100b8e788a5SAdrian Chadd #include <dev/ath/if_ath_tx.h> 101c1782ce0SAdrian Chadd #include <dev/ath/if_ath_tx_ht.h> 102b8e788a5SAdrian Chadd 10381a82688SAdrian Chadd /* 104eb6f0de0SAdrian Chadd * How many retries to perform in software 105eb6f0de0SAdrian Chadd */ 106eb6f0de0SAdrian Chadd #define SWMAX_RETRIES 10 107eb6f0de0SAdrian Chadd 108eb6f0de0SAdrian Chadd static int ath_tx_ampdu_pending(struct ath_softc *sc, struct ath_node *an, 109eb6f0de0SAdrian Chadd int tid); 110eb6f0de0SAdrian Chadd static int ath_tx_ampdu_running(struct ath_softc *sc, struct ath_node *an, 111eb6f0de0SAdrian Chadd int tid); 112eb6f0de0SAdrian Chadd static int ath_tx_action_frame_override_queue(struct ath_softc *sc, 113eb6f0de0SAdrian Chadd struct ieee80211_node *ni, struct mbuf *m0, int *tid); 1140b96ef63SAdrian Chadd static int ath_tx_seqno_required(struct ath_softc *sc, 1150b96ef63SAdrian Chadd struct ieee80211_node *ni, struct ath_buf *bf, struct mbuf *m0); 116eb6f0de0SAdrian Chadd 117eb6f0de0SAdrian Chadd /* 11881a82688SAdrian Chadd * Whether to use the 11n rate scenario functions or not 11981a82688SAdrian Chadd */ 12081a82688SAdrian Chadd static inline int 12181a82688SAdrian Chadd ath_tx_is_11n(struct ath_softc *sc) 12281a82688SAdrian Chadd { 12381a82688SAdrian Chadd return (sc->sc_ah->ah_magic == 0x20065416); 12481a82688SAdrian Chadd } 12581a82688SAdrian Chadd 126eb6f0de0SAdrian Chadd /* 127eb6f0de0SAdrian Chadd * Obtain the current TID from the given frame. 128eb6f0de0SAdrian Chadd * 129eb6f0de0SAdrian Chadd * Non-QoS frames need to go into TID 16 (IEEE80211_NONQOS_TID.) 130eb6f0de0SAdrian Chadd * This has implications for which AC/priority the packet is placed 131eb6f0de0SAdrian Chadd * in. 132eb6f0de0SAdrian Chadd */ 133eb6f0de0SAdrian Chadd static int 134eb6f0de0SAdrian Chadd ath_tx_gettid(struct ath_softc *sc, const struct mbuf *m0) 135eb6f0de0SAdrian Chadd { 136eb6f0de0SAdrian Chadd const struct ieee80211_frame *wh; 137eb6f0de0SAdrian Chadd int pri = M_WME_GETAC(m0); 138eb6f0de0SAdrian Chadd 139eb6f0de0SAdrian Chadd wh = mtod(m0, const struct ieee80211_frame *); 140eb6f0de0SAdrian Chadd if (! IEEE80211_QOS_HAS_SEQ(wh)) 141eb6f0de0SAdrian Chadd return IEEE80211_NONQOS_TID; 142eb6f0de0SAdrian Chadd else 143eb6f0de0SAdrian Chadd return WME_AC_TO_TID(pri); 144eb6f0de0SAdrian Chadd } 145eb6f0de0SAdrian Chadd 146eb6f0de0SAdrian Chadd /* 147eb6f0de0SAdrian Chadd * Determine what the correct AC queue for the given frame 148eb6f0de0SAdrian Chadd * should be. 149eb6f0de0SAdrian Chadd * 150eb6f0de0SAdrian Chadd * This code assumes that the TIDs map consistently to 151eb6f0de0SAdrian Chadd * the underlying hardware (or software) ath_txq. 152eb6f0de0SAdrian Chadd * Since the sender may try to set an AC which is 153eb6f0de0SAdrian Chadd * arbitrary, non-QoS TIDs may end up being put on 154eb6f0de0SAdrian Chadd * completely different ACs. There's no way to put a 155eb6f0de0SAdrian Chadd * TID into multiple ath_txq's for scheduling, so 156eb6f0de0SAdrian Chadd * for now we override the AC/TXQ selection and set 157eb6f0de0SAdrian Chadd * non-QOS TID frames into the BE queue. 158eb6f0de0SAdrian Chadd * 159eb6f0de0SAdrian Chadd * This may be completely incorrect - specifically, 160eb6f0de0SAdrian Chadd * some management frames may end up out of order 161eb6f0de0SAdrian Chadd * compared to the QoS traffic they're controlling. 162eb6f0de0SAdrian Chadd * I'll look into this later. 163eb6f0de0SAdrian Chadd */ 164eb6f0de0SAdrian Chadd static int 165eb6f0de0SAdrian Chadd ath_tx_getac(struct ath_softc *sc, const struct mbuf *m0) 166eb6f0de0SAdrian Chadd { 167eb6f0de0SAdrian Chadd const struct ieee80211_frame *wh; 168eb6f0de0SAdrian Chadd int pri = M_WME_GETAC(m0); 169eb6f0de0SAdrian Chadd wh = mtod(m0, const struct ieee80211_frame *); 170eb6f0de0SAdrian Chadd if (IEEE80211_QOS_HAS_SEQ(wh)) 171eb6f0de0SAdrian Chadd return pri; 172eb6f0de0SAdrian Chadd 173eb6f0de0SAdrian Chadd return WME_AC_BE; 174eb6f0de0SAdrian Chadd } 175eb6f0de0SAdrian Chadd 176b8e788a5SAdrian Chadd void 177b8e788a5SAdrian Chadd ath_txfrag_cleanup(struct ath_softc *sc, 178b8e788a5SAdrian Chadd ath_bufhead *frags, struct ieee80211_node *ni) 179b8e788a5SAdrian Chadd { 180b8e788a5SAdrian Chadd struct ath_buf *bf, *next; 181b8e788a5SAdrian Chadd 182b8e788a5SAdrian Chadd ATH_TXBUF_LOCK_ASSERT(sc); 183b8e788a5SAdrian Chadd 1846b349e5aSAdrian Chadd TAILQ_FOREACH_SAFE(bf, frags, bf_list, next) { 185b8e788a5SAdrian Chadd /* NB: bf assumed clean */ 1866b349e5aSAdrian Chadd TAILQ_REMOVE(frags, bf, bf_list); 1876b349e5aSAdrian Chadd TAILQ_INSERT_HEAD(&sc->sc_txbuf, bf, bf_list); 188b8e788a5SAdrian Chadd ieee80211_node_decref(ni); 189b8e788a5SAdrian Chadd } 190b8e788a5SAdrian Chadd } 191b8e788a5SAdrian Chadd 192b8e788a5SAdrian Chadd /* 193b8e788a5SAdrian Chadd * Setup xmit of a fragmented frame. Allocate a buffer 194b8e788a5SAdrian Chadd * for each frag and bump the node reference count to 195b8e788a5SAdrian Chadd * reflect the held reference to be setup by ath_tx_start. 196b8e788a5SAdrian Chadd */ 197b8e788a5SAdrian Chadd int 198b8e788a5SAdrian Chadd ath_txfrag_setup(struct ath_softc *sc, ath_bufhead *frags, 199b8e788a5SAdrian Chadd struct mbuf *m0, struct ieee80211_node *ni) 200b8e788a5SAdrian Chadd { 201b8e788a5SAdrian Chadd struct mbuf *m; 202b8e788a5SAdrian Chadd struct ath_buf *bf; 203b8e788a5SAdrian Chadd 204b8e788a5SAdrian Chadd ATH_TXBUF_LOCK(sc); 205b8e788a5SAdrian Chadd for (m = m0->m_nextpkt; m != NULL; m = m->m_nextpkt) { 206b8e788a5SAdrian Chadd bf = _ath_getbuf_locked(sc); 207b8e788a5SAdrian Chadd if (bf == NULL) { /* out of buffers, cleanup */ 208b43facbfSAdrian Chadd device_printf(sc->sc_dev, "%s: no buffer?\n", 209b43facbfSAdrian Chadd __func__); 210b8e788a5SAdrian Chadd ath_txfrag_cleanup(sc, frags, ni); 211b8e788a5SAdrian Chadd break; 212b8e788a5SAdrian Chadd } 213b8e788a5SAdrian Chadd ieee80211_node_incref(ni); 2146b349e5aSAdrian Chadd TAILQ_INSERT_TAIL(frags, bf, bf_list); 215b8e788a5SAdrian Chadd } 216b8e788a5SAdrian Chadd ATH_TXBUF_UNLOCK(sc); 217b8e788a5SAdrian Chadd 2186b349e5aSAdrian Chadd return !TAILQ_EMPTY(frags); 219b8e788a5SAdrian Chadd } 220b8e788a5SAdrian Chadd 221b8e788a5SAdrian Chadd /* 222b8e788a5SAdrian Chadd * Reclaim mbuf resources. For fragmented frames we 223b8e788a5SAdrian Chadd * need to claim each frag chained with m_nextpkt. 224b8e788a5SAdrian Chadd */ 225b8e788a5SAdrian Chadd void 226b8e788a5SAdrian Chadd ath_freetx(struct mbuf *m) 227b8e788a5SAdrian Chadd { 228b8e788a5SAdrian Chadd struct mbuf *next; 229b8e788a5SAdrian Chadd 230b8e788a5SAdrian Chadd do { 231b8e788a5SAdrian Chadd next = m->m_nextpkt; 232b8e788a5SAdrian Chadd m->m_nextpkt = NULL; 233b8e788a5SAdrian Chadd m_freem(m); 234b8e788a5SAdrian Chadd } while ((m = next) != NULL); 235b8e788a5SAdrian Chadd } 236b8e788a5SAdrian Chadd 237b8e788a5SAdrian Chadd static int 238b8e788a5SAdrian Chadd ath_tx_dmasetup(struct ath_softc *sc, struct ath_buf *bf, struct mbuf *m0) 239b8e788a5SAdrian Chadd { 240b8e788a5SAdrian Chadd struct mbuf *m; 241b8e788a5SAdrian Chadd int error; 242b8e788a5SAdrian Chadd 243b8e788a5SAdrian Chadd /* 244b8e788a5SAdrian Chadd * Load the DMA map so any coalescing is done. This 245b8e788a5SAdrian Chadd * also calculates the number of descriptors we need. 246b8e788a5SAdrian Chadd */ 247b8e788a5SAdrian Chadd error = bus_dmamap_load_mbuf_sg(sc->sc_dmat, bf->bf_dmamap, m0, 248b8e788a5SAdrian Chadd bf->bf_segs, &bf->bf_nseg, 249b8e788a5SAdrian Chadd BUS_DMA_NOWAIT); 250b8e788a5SAdrian Chadd if (error == EFBIG) { 251b8e788a5SAdrian Chadd /* XXX packet requires too many descriptors */ 252b8e788a5SAdrian Chadd bf->bf_nseg = ATH_TXDESC+1; 253b8e788a5SAdrian Chadd } else if (error != 0) { 254b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_busdma++; 255b8e788a5SAdrian Chadd ath_freetx(m0); 256b8e788a5SAdrian Chadd return error; 257b8e788a5SAdrian Chadd } 258b8e788a5SAdrian Chadd /* 259b8e788a5SAdrian Chadd * Discard null packets and check for packets that 260b8e788a5SAdrian Chadd * require too many TX descriptors. We try to convert 261b8e788a5SAdrian Chadd * the latter to a cluster. 262b8e788a5SAdrian Chadd */ 263b8e788a5SAdrian Chadd if (bf->bf_nseg > ATH_TXDESC) { /* too many desc's, linearize */ 264b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_linear++; 265b8e788a5SAdrian Chadd m = m_collapse(m0, M_DONTWAIT, ATH_TXDESC); 266b8e788a5SAdrian Chadd if (m == NULL) { 267b8e788a5SAdrian Chadd ath_freetx(m0); 268b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_nombuf++; 269b8e788a5SAdrian Chadd return ENOMEM; 270b8e788a5SAdrian Chadd } 271b8e788a5SAdrian Chadd m0 = m; 272b8e788a5SAdrian Chadd error = bus_dmamap_load_mbuf_sg(sc->sc_dmat, bf->bf_dmamap, m0, 273b8e788a5SAdrian Chadd bf->bf_segs, &bf->bf_nseg, 274b8e788a5SAdrian Chadd BUS_DMA_NOWAIT); 275b8e788a5SAdrian Chadd if (error != 0) { 276b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_busdma++; 277b8e788a5SAdrian Chadd ath_freetx(m0); 278b8e788a5SAdrian Chadd return error; 279b8e788a5SAdrian Chadd } 280b8e788a5SAdrian Chadd KASSERT(bf->bf_nseg <= ATH_TXDESC, 281b8e788a5SAdrian Chadd ("too many segments after defrag; nseg %u", bf->bf_nseg)); 282b8e788a5SAdrian Chadd } else if (bf->bf_nseg == 0) { /* null packet, discard */ 283b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_nodata++; 284b8e788a5SAdrian Chadd ath_freetx(m0); 285b8e788a5SAdrian Chadd return EIO; 286b8e788a5SAdrian Chadd } 287b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, "%s: m %p len %u\n", 288b8e788a5SAdrian Chadd __func__, m0, m0->m_pkthdr.len); 289b8e788a5SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_PREWRITE); 290b8e788a5SAdrian Chadd bf->bf_m = m0; 291b8e788a5SAdrian Chadd 292b8e788a5SAdrian Chadd return 0; 293b8e788a5SAdrian Chadd } 294b8e788a5SAdrian Chadd 2956edf1dc7SAdrian Chadd /* 2966edf1dc7SAdrian Chadd * Chain together segments+descriptors for a non-11n frame. 2976edf1dc7SAdrian Chadd */ 298b8e788a5SAdrian Chadd static void 299eb6f0de0SAdrian Chadd ath_tx_chaindesclist(struct ath_softc *sc, struct ath_buf *bf) 300b8e788a5SAdrian Chadd { 301b8e788a5SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 302b8e788a5SAdrian Chadd struct ath_desc *ds, *ds0; 303b8e788a5SAdrian Chadd int i; 304b8e788a5SAdrian Chadd 305b8e788a5SAdrian Chadd /* 306b8e788a5SAdrian Chadd * Fillin the remainder of the descriptor info. 307b8e788a5SAdrian Chadd */ 308b8e788a5SAdrian Chadd ds0 = ds = bf->bf_desc; 309b8e788a5SAdrian Chadd for (i = 0; i < bf->bf_nseg; i++, ds++) { 310b8e788a5SAdrian Chadd ds->ds_data = bf->bf_segs[i].ds_addr; 311b8e788a5SAdrian Chadd if (i == bf->bf_nseg - 1) 312b8e788a5SAdrian Chadd ds->ds_link = 0; 313b8e788a5SAdrian Chadd else 314b8e788a5SAdrian Chadd ds->ds_link = bf->bf_daddr + sizeof(*ds) * (i + 1); 315b8e788a5SAdrian Chadd ath_hal_filltxdesc(ah, ds 316b8e788a5SAdrian Chadd , bf->bf_segs[i].ds_len /* segment length */ 317b8e788a5SAdrian Chadd , i == 0 /* first segment */ 318b8e788a5SAdrian Chadd , i == bf->bf_nseg - 1 /* last segment */ 319b8e788a5SAdrian Chadd , ds0 /* first descriptor */ 320b8e788a5SAdrian Chadd ); 321b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 322b8e788a5SAdrian Chadd "%s: %d: %08x %08x %08x %08x %08x %08x\n", 323b8e788a5SAdrian Chadd __func__, i, ds->ds_link, ds->ds_data, 324b8e788a5SAdrian Chadd ds->ds_ctl0, ds->ds_ctl1, ds->ds_hw[0], ds->ds_hw[1]); 3256edf1dc7SAdrian Chadd bf->bf_lastds = ds; 326b8e788a5SAdrian Chadd } 3274d7f8837SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_PREWRITE); 32881a82688SAdrian Chadd } 32981a82688SAdrian Chadd 330eb6f0de0SAdrian Chadd /* 331eb6f0de0SAdrian Chadd * Fill in the descriptor list for a aggregate subframe. 332eb6f0de0SAdrian Chadd * 333eb6f0de0SAdrian Chadd * The subframe is returned with the ds_link field in the last subframe 334eb6f0de0SAdrian Chadd * pointing to 0. 335eb6f0de0SAdrian Chadd */ 33681a82688SAdrian Chadd static void 337eb6f0de0SAdrian Chadd ath_tx_chaindesclist_subframe(struct ath_softc *sc, struct ath_buf *bf) 33881a82688SAdrian Chadd { 33981a82688SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 340eb6f0de0SAdrian Chadd struct ath_desc *ds, *ds0; 341eb6f0de0SAdrian Chadd int i; 34281a82688SAdrian Chadd 343eb6f0de0SAdrian Chadd ds0 = ds = bf->bf_desc; 344eb6f0de0SAdrian Chadd 345eb6f0de0SAdrian Chadd /* 346eb6f0de0SAdrian Chadd * There's no need to call ath_hal_setupfirsttxdesc here; 347eb6f0de0SAdrian Chadd * That's only going to occur for the first frame in an aggregate. 348eb6f0de0SAdrian Chadd */ 349eb6f0de0SAdrian Chadd for (i = 0; i < bf->bf_nseg; i++, ds++) { 350eb6f0de0SAdrian Chadd ds->ds_data = bf->bf_segs[i].ds_addr; 351eb6f0de0SAdrian Chadd if (i == bf->bf_nseg - 1) 352eb6f0de0SAdrian Chadd ds->ds_link = 0; 353eb6f0de0SAdrian Chadd else 354eb6f0de0SAdrian Chadd ds->ds_link = bf->bf_daddr + sizeof(*ds) * (i + 1); 355eb6f0de0SAdrian Chadd 356eb6f0de0SAdrian Chadd /* 357eb6f0de0SAdrian Chadd * This performs the setup for an aggregate frame. 358eb6f0de0SAdrian Chadd * This includes enabling the aggregate flags if needed. 359eb6f0de0SAdrian Chadd */ 360eb6f0de0SAdrian Chadd ath_hal_chaintxdesc(ah, ds, 361eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen, 362eb6f0de0SAdrian Chadd bf->bf_state.bfs_hdrlen, 363eb6f0de0SAdrian Chadd HAL_PKT_TYPE_AMPDU, /* forces aggregate bits to be set */ 364eb6f0de0SAdrian Chadd bf->bf_state.bfs_keyix, 365eb6f0de0SAdrian Chadd 0, /* cipher, calculated from keyix */ 366eb6f0de0SAdrian Chadd bf->bf_state.bfs_ndelim, 367eb6f0de0SAdrian Chadd bf->bf_segs[i].ds_len, /* segment length */ 368eb6f0de0SAdrian Chadd i == 0, /* first segment */ 36933d34032SAdrian Chadd i == bf->bf_nseg - 1, /* last segment */ 37033d34032SAdrian Chadd bf->bf_next == NULL /* last sub-frame in aggr */ 371eb6f0de0SAdrian Chadd ); 372eb6f0de0SAdrian Chadd 373eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 374eb6f0de0SAdrian Chadd "%s: %d: %08x %08x %08x %08x %08x %08x\n", 375eb6f0de0SAdrian Chadd __func__, i, ds->ds_link, ds->ds_data, 376eb6f0de0SAdrian Chadd ds->ds_ctl0, ds->ds_ctl1, ds->ds_hw[0], ds->ds_hw[1]); 377eb6f0de0SAdrian Chadd bf->bf_lastds = ds; 3784d7f8837SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, 3794d7f8837SAdrian Chadd BUS_DMASYNC_PREWRITE); 380eb6f0de0SAdrian Chadd } 381eb6f0de0SAdrian Chadd } 382eb6f0de0SAdrian Chadd 383eb6f0de0SAdrian Chadd /* 384eb6f0de0SAdrian Chadd * Setup segments+descriptors for an 11n aggregate. 385eb6f0de0SAdrian Chadd * bf_first is the first buffer in the aggregate. 386eb6f0de0SAdrian Chadd * The descriptor list must already been linked together using 387eb6f0de0SAdrian Chadd * bf->bf_next. 388eb6f0de0SAdrian Chadd */ 389eb6f0de0SAdrian Chadd static void 390eb6f0de0SAdrian Chadd ath_tx_setds_11n(struct ath_softc *sc, struct ath_buf *bf_first) 391eb6f0de0SAdrian Chadd { 392eb6f0de0SAdrian Chadd struct ath_buf *bf, *bf_prev = NULL; 393eb6f0de0SAdrian Chadd 394eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, "%s: nframes=%d, al=%d\n", 395eb6f0de0SAdrian Chadd __func__, bf_first->bf_state.bfs_nframes, 396eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_al); 397eb6f0de0SAdrian Chadd 398eb6f0de0SAdrian Chadd /* 399eb6f0de0SAdrian Chadd * Setup all descriptors of all subframes. 400eb6f0de0SAdrian Chadd */ 401eb6f0de0SAdrian Chadd bf = bf_first; 402eb6f0de0SAdrian Chadd while (bf != NULL) { 403eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 404eb6f0de0SAdrian Chadd "%s: bf=%p, nseg=%d, pktlen=%d, seqno=%d\n", 405eb6f0de0SAdrian Chadd __func__, bf, bf->bf_nseg, bf->bf_state.bfs_pktlen, 406eb6f0de0SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)); 407eb6f0de0SAdrian Chadd 408eb6f0de0SAdrian Chadd /* Sub-frame setup */ 409eb6f0de0SAdrian Chadd ath_tx_chaindesclist_subframe(sc, bf); 410eb6f0de0SAdrian Chadd 411eb6f0de0SAdrian Chadd /* 412eb6f0de0SAdrian Chadd * Link the last descriptor of the previous frame 413eb6f0de0SAdrian Chadd * to the beginning descriptor of this frame. 414eb6f0de0SAdrian Chadd */ 415eb6f0de0SAdrian Chadd if (bf_prev != NULL) 416eb6f0de0SAdrian Chadd bf_prev->bf_lastds->ds_link = bf->bf_daddr; 417eb6f0de0SAdrian Chadd 418eb6f0de0SAdrian Chadd /* Save a copy so we can link the next descriptor in */ 419eb6f0de0SAdrian Chadd bf_prev = bf; 420eb6f0de0SAdrian Chadd bf = bf->bf_next; 421eb6f0de0SAdrian Chadd } 422eb6f0de0SAdrian Chadd 423eb6f0de0SAdrian Chadd /* 424eb6f0de0SAdrian Chadd * Setup first descriptor of first frame. 425eb6f0de0SAdrian Chadd * chaintxdesc() overwrites the descriptor entries; 426eb6f0de0SAdrian Chadd * setupfirsttxdesc() merges in things. 427eb6f0de0SAdrian Chadd * Otherwise various fields aren't set correctly (eg flags). 428eb6f0de0SAdrian Chadd */ 429eb6f0de0SAdrian Chadd ath_hal_setupfirsttxdesc(sc->sc_ah, 430eb6f0de0SAdrian Chadd bf_first->bf_desc, 431eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_al, 432875a9451SAdrian Chadd bf_first->bf_state.bfs_txflags | HAL_TXDESC_INTREQ, 433eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_txpower, 434eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_txrate0, 435eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_try0, 436eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_txantenna, 437eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_ctsrate, 438eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_ctsduration); 439eb6f0de0SAdrian Chadd 440eb6f0de0SAdrian Chadd /* 441eb6f0de0SAdrian Chadd * Setup the last descriptor in the list. 442eb6f0de0SAdrian Chadd * bf_prev points to the last; bf is NULL here. 443eb6f0de0SAdrian Chadd */ 444d4365d16SAdrian Chadd ath_hal_setuplasttxdesc(sc->sc_ah, bf_prev->bf_desc, 445d4365d16SAdrian Chadd bf_first->bf_desc); 446eb6f0de0SAdrian Chadd 447eb6f0de0SAdrian Chadd /* 448eb6f0de0SAdrian Chadd * Set the first descriptor bf_lastds field to point to 449eb6f0de0SAdrian Chadd * the last descriptor in the last subframe, that's where 450eb6f0de0SAdrian Chadd * the status update will occur. 451eb6f0de0SAdrian Chadd */ 452eb6f0de0SAdrian Chadd bf_first->bf_lastds = bf_prev->bf_lastds; 453eb6f0de0SAdrian Chadd 454eb6f0de0SAdrian Chadd /* 455eb6f0de0SAdrian Chadd * And bf_last in the first descriptor points to the end of 456eb6f0de0SAdrian Chadd * the aggregate list. 457eb6f0de0SAdrian Chadd */ 458eb6f0de0SAdrian Chadd bf_first->bf_last = bf_prev; 459eb6f0de0SAdrian Chadd 460eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, "%s: end\n", __func__); 461eb6f0de0SAdrian Chadd } 462eb6f0de0SAdrian Chadd 463eb6f0de0SAdrian Chadd static void 464eb6f0de0SAdrian Chadd ath_tx_handoff_mcast(struct ath_softc *sc, struct ath_txq *txq, 465eb6f0de0SAdrian Chadd struct ath_buf *bf) 466eb6f0de0SAdrian Chadd { 467eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 468eb6f0de0SAdrian Chadd KASSERT((bf->bf_flags & ATH_BUF_BUSY) == 0, 469eb6f0de0SAdrian Chadd ("%s: busy status 0x%x", __func__, bf->bf_flags)); 470eb6f0de0SAdrian Chadd if (txq->axq_link != NULL) { 471eb6f0de0SAdrian Chadd struct ath_buf *last = ATH_TXQ_LAST(txq, axq_q_s); 472eb6f0de0SAdrian Chadd struct ieee80211_frame *wh; 473eb6f0de0SAdrian Chadd 474eb6f0de0SAdrian Chadd /* mark previous frame */ 475eb6f0de0SAdrian Chadd wh = mtod(last->bf_m, struct ieee80211_frame *); 476eb6f0de0SAdrian Chadd wh->i_fc[1] |= IEEE80211_FC1_MORE_DATA; 477eb6f0de0SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, last->bf_dmamap, 478eb6f0de0SAdrian Chadd BUS_DMASYNC_PREWRITE); 479eb6f0de0SAdrian Chadd 480eb6f0de0SAdrian Chadd /* link descriptor */ 481eb6f0de0SAdrian Chadd *txq->axq_link = bf->bf_daddr; 482eb6f0de0SAdrian Chadd } 483eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_TAIL(txq, bf, bf_list); 484eb6f0de0SAdrian Chadd txq->axq_link = &bf->bf_lastds->ds_link; 485eb6f0de0SAdrian Chadd } 486eb6f0de0SAdrian Chadd 487eb6f0de0SAdrian Chadd /* 488eb6f0de0SAdrian Chadd * Hand-off packet to a hardware queue. 489eb6f0de0SAdrian Chadd */ 490eb6f0de0SAdrian Chadd static void 491d4365d16SAdrian Chadd ath_tx_handoff_hw(struct ath_softc *sc, struct ath_txq *txq, 492d4365d16SAdrian Chadd struct ath_buf *bf) 493eb6f0de0SAdrian Chadd { 494eb6f0de0SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 49581a82688SAdrian Chadd 496b8e788a5SAdrian Chadd /* 497b8e788a5SAdrian Chadd * Insert the frame on the outbound list and pass it on 498b8e788a5SAdrian Chadd * to the hardware. Multicast frames buffered for power 499b8e788a5SAdrian Chadd * save stations and transmit from the CAB queue are stored 500b8e788a5SAdrian Chadd * on a s/w only queue and loaded on to the CAB queue in 501b8e788a5SAdrian Chadd * the SWBA handler since frames only go out on DTIM and 502b8e788a5SAdrian Chadd * to avoid possible races. 503b8e788a5SAdrian Chadd */ 504eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 505b8e788a5SAdrian Chadd KASSERT((bf->bf_flags & ATH_BUF_BUSY) == 0, 506eb6f0de0SAdrian Chadd ("%s: busy status 0x%x", __func__, bf->bf_flags)); 507eb6f0de0SAdrian Chadd KASSERT(txq->axq_qnum != ATH_TXQ_SWQ, 508eb6f0de0SAdrian Chadd ("ath_tx_handoff_hw called for mcast queue")); 509eb6f0de0SAdrian Chadd 510ef27340cSAdrian Chadd #if 0 511ef27340cSAdrian Chadd /* 512ef27340cSAdrian Chadd * This causes a LOR. Find out where the PCU lock is being 513ef27340cSAdrian Chadd * held whilst the TXQ lock is grabbed - that shouldn't 514ef27340cSAdrian Chadd * be occuring. 515ef27340cSAdrian Chadd */ 516ef27340cSAdrian Chadd ATH_PCU_LOCK(sc); 517ef27340cSAdrian Chadd if (sc->sc_inreset_cnt) { 518ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 519ef27340cSAdrian Chadd DPRINTF(sc, ATH_DEBUG_RESET, 520ef27340cSAdrian Chadd "%s: called with sc_in_reset != 0\n", 521ef27340cSAdrian Chadd __func__); 522ef27340cSAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 523ef27340cSAdrian Chadd "%s: queued: TXDP[%u] = %p (%p) depth %d\n", 524ef27340cSAdrian Chadd __func__, txq->axq_qnum, 525ef27340cSAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 526ef27340cSAdrian Chadd txq->axq_depth); 527ef27340cSAdrian Chadd ATH_TXQ_INSERT_TAIL(txq, bf, bf_list); 528ef27340cSAdrian Chadd if (bf->bf_state.bfs_aggr) 529ef27340cSAdrian Chadd txq->axq_aggr_depth++; 530ef27340cSAdrian Chadd /* 531ef27340cSAdrian Chadd * There's no need to update axq_link; the hardware 532ef27340cSAdrian Chadd * is in reset and once the reset is complete, any 533ef27340cSAdrian Chadd * non-empty queues will simply have DMA restarted. 534ef27340cSAdrian Chadd */ 535ef27340cSAdrian Chadd return; 536ef27340cSAdrian Chadd } 537ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 538ef27340cSAdrian Chadd #endif 539ef27340cSAdrian Chadd 540eb6f0de0SAdrian Chadd /* For now, so not to generate whitespace diffs */ 541eb6f0de0SAdrian Chadd if (1) { 542b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA 543b8e788a5SAdrian Chadd int qbusy; 544b8e788a5SAdrian Chadd 545b8e788a5SAdrian Chadd ATH_TXQ_INSERT_TAIL(txq, bf, bf_list); 546b8e788a5SAdrian Chadd qbusy = ath_hal_txqenabled(ah, txq->axq_qnum); 547b8e788a5SAdrian Chadd if (txq->axq_link == NULL) { 548b8e788a5SAdrian Chadd /* 549b8e788a5SAdrian Chadd * Be careful writing the address to TXDP. If 550b8e788a5SAdrian Chadd * the tx q is enabled then this write will be 551b8e788a5SAdrian Chadd * ignored. Normally this is not an issue but 552b8e788a5SAdrian Chadd * when tdma is in use and the q is beacon gated 553b8e788a5SAdrian Chadd * this race can occur. If the q is busy then 554b8e788a5SAdrian Chadd * defer the work to later--either when another 555b8e788a5SAdrian Chadd * packet comes along or when we prepare a beacon 556b8e788a5SAdrian Chadd * frame at SWBA. 557b8e788a5SAdrian Chadd */ 558b8e788a5SAdrian Chadd if (!qbusy) { 559d4365d16SAdrian Chadd ath_hal_puttxbuf(ah, txq->axq_qnum, 560d4365d16SAdrian Chadd bf->bf_daddr); 561b8e788a5SAdrian Chadd txq->axq_flags &= ~ATH_TXQ_PUTPENDING; 562b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 563b8e788a5SAdrian Chadd "%s: TXDP[%u] = %p (%p) depth %d\n", 564b8e788a5SAdrian Chadd __func__, txq->axq_qnum, 565b8e788a5SAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 566b8e788a5SAdrian Chadd txq->axq_depth); 567b8e788a5SAdrian Chadd } else { 568b8e788a5SAdrian Chadd txq->axq_flags |= ATH_TXQ_PUTPENDING; 569b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_TDMA | ATH_DEBUG_XMIT, 570b8e788a5SAdrian Chadd "%s: Q%u busy, defer enable\n", __func__, 571b8e788a5SAdrian Chadd txq->axq_qnum); 572b8e788a5SAdrian Chadd } 573b8e788a5SAdrian Chadd } else { 574b8e788a5SAdrian Chadd *txq->axq_link = bf->bf_daddr; 575b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 576b8e788a5SAdrian Chadd "%s: link[%u](%p)=%p (%p) depth %d\n", __func__, 577b8e788a5SAdrian Chadd txq->axq_qnum, txq->axq_link, 578d4365d16SAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 579d4365d16SAdrian Chadd txq->axq_depth); 580b8e788a5SAdrian Chadd if ((txq->axq_flags & ATH_TXQ_PUTPENDING) && !qbusy) { 581b8e788a5SAdrian Chadd /* 582b8e788a5SAdrian Chadd * The q was busy when we previously tried 583b8e788a5SAdrian Chadd * to write the address of the first buffer 584b8e788a5SAdrian Chadd * in the chain. Since it's not busy now 585b8e788a5SAdrian Chadd * handle this chore. We are certain the 586b8e788a5SAdrian Chadd * buffer at the front is the right one since 587b8e788a5SAdrian Chadd * axq_link is NULL only when the buffer list 588b8e788a5SAdrian Chadd * is/was empty. 589b8e788a5SAdrian Chadd */ 590b8e788a5SAdrian Chadd ath_hal_puttxbuf(ah, txq->axq_qnum, 5916b349e5aSAdrian Chadd TAILQ_FIRST(&txq->axq_q)->bf_daddr); 592b8e788a5SAdrian Chadd txq->axq_flags &= ~ATH_TXQ_PUTPENDING; 593b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_TDMA | ATH_DEBUG_XMIT, 594b8e788a5SAdrian Chadd "%s: Q%u restarted\n", __func__, 595b8e788a5SAdrian Chadd txq->axq_qnum); 596b8e788a5SAdrian Chadd } 597b8e788a5SAdrian Chadd } 598b8e788a5SAdrian Chadd #else 599b8e788a5SAdrian Chadd ATH_TXQ_INSERT_TAIL(txq, bf, bf_list); 600b8e788a5SAdrian Chadd if (txq->axq_link == NULL) { 601b8e788a5SAdrian Chadd ath_hal_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr); 602b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 603b8e788a5SAdrian Chadd "%s: TXDP[%u] = %p (%p) depth %d\n", 604b8e788a5SAdrian Chadd __func__, txq->axq_qnum, 605b8e788a5SAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 606b8e788a5SAdrian Chadd txq->axq_depth); 607b8e788a5SAdrian Chadd } else { 608b8e788a5SAdrian Chadd *txq->axq_link = bf->bf_daddr; 609b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 610b8e788a5SAdrian Chadd "%s: link[%u](%p)=%p (%p) depth %d\n", __func__, 611b8e788a5SAdrian Chadd txq->axq_qnum, txq->axq_link, 612d4365d16SAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 613d4365d16SAdrian Chadd txq->axq_depth); 614b8e788a5SAdrian Chadd } 615b8e788a5SAdrian Chadd #endif /* IEEE80211_SUPPORT_TDMA */ 6166edf1dc7SAdrian Chadd if (bf->bf_state.bfs_aggr) 6176edf1dc7SAdrian Chadd txq->axq_aggr_depth++; 6186edf1dc7SAdrian Chadd txq->axq_link = &bf->bf_lastds->ds_link; 619b8e788a5SAdrian Chadd ath_hal_txstart(ah, txq->axq_qnum); 620b8e788a5SAdrian Chadd } 621b8e788a5SAdrian Chadd } 622eb6f0de0SAdrian Chadd 623eb6f0de0SAdrian Chadd /* 624eb6f0de0SAdrian Chadd * Restart TX DMA for the given TXQ. 625eb6f0de0SAdrian Chadd * 626eb6f0de0SAdrian Chadd * This must be called whether the queue is empty or not. 627eb6f0de0SAdrian Chadd */ 628eb6f0de0SAdrian Chadd void 629eb6f0de0SAdrian Chadd ath_txq_restart_dma(struct ath_softc *sc, struct ath_txq *txq) 630eb6f0de0SAdrian Chadd { 631eb6f0de0SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 632b1f3262cSAdrian Chadd struct ath_buf *bf, *bf_last; 633eb6f0de0SAdrian Chadd 634eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 635eb6f0de0SAdrian Chadd 636eb6f0de0SAdrian Chadd /* This is always going to be cleared, empty or not */ 637eb6f0de0SAdrian Chadd txq->axq_flags &= ~ATH_TXQ_PUTPENDING; 638eb6f0de0SAdrian Chadd 639b1f3262cSAdrian Chadd /* XXX make this ATH_TXQ_FIRST */ 640eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&txq->axq_q); 641b1f3262cSAdrian Chadd bf_last = ATH_TXQ_LAST(txq, axq_q_s); 642b1f3262cSAdrian Chadd 643eb6f0de0SAdrian Chadd if (bf == NULL) 644eb6f0de0SAdrian Chadd return; 645eb6f0de0SAdrian Chadd 646eb6f0de0SAdrian Chadd ath_hal_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr); 647b1f3262cSAdrian Chadd txq->axq_link = &bf_last->bf_lastds->ds_link; 648eb6f0de0SAdrian Chadd ath_hal_txstart(ah, txq->axq_qnum); 649eb6f0de0SAdrian Chadd } 650eb6f0de0SAdrian Chadd 651eb6f0de0SAdrian Chadd /* 652eb6f0de0SAdrian Chadd * Hand off a packet to the hardware (or mcast queue.) 653eb6f0de0SAdrian Chadd * 654eb6f0de0SAdrian Chadd * The relevant hardware txq should be locked. 655eb6f0de0SAdrian Chadd */ 656eb6f0de0SAdrian Chadd static void 657eb6f0de0SAdrian Chadd ath_tx_handoff(struct ath_softc *sc, struct ath_txq *txq, struct ath_buf *bf) 658eb6f0de0SAdrian Chadd { 659eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 660eb6f0de0SAdrian Chadd 661eb6f0de0SAdrian Chadd if (txq->axq_qnum == ATH_TXQ_SWQ) 662eb6f0de0SAdrian Chadd ath_tx_handoff_mcast(sc, txq, bf); 663eb6f0de0SAdrian Chadd else 664eb6f0de0SAdrian Chadd ath_tx_handoff_hw(sc, txq, bf); 665b8e788a5SAdrian Chadd } 666b8e788a5SAdrian Chadd 66781a82688SAdrian Chadd static int 66881a82688SAdrian Chadd ath_tx_tag_crypto(struct ath_softc *sc, struct ieee80211_node *ni, 669d4365d16SAdrian Chadd struct mbuf *m0, int iswep, int isfrag, int *hdrlen, int *pktlen, 670d4365d16SAdrian Chadd int *keyix) 67181a82688SAdrian Chadd { 67212be5b9cSAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 67312be5b9cSAdrian Chadd "%s: hdrlen=%d, pktlen=%d, isfrag=%d, iswep=%d, m0=%p\n", 67412be5b9cSAdrian Chadd __func__, 67512be5b9cSAdrian Chadd *hdrlen, 67612be5b9cSAdrian Chadd *pktlen, 67712be5b9cSAdrian Chadd isfrag, 67812be5b9cSAdrian Chadd iswep, 67912be5b9cSAdrian Chadd m0); 68012be5b9cSAdrian Chadd 68181a82688SAdrian Chadd if (iswep) { 68281a82688SAdrian Chadd const struct ieee80211_cipher *cip; 68381a82688SAdrian Chadd struct ieee80211_key *k; 68481a82688SAdrian Chadd 68581a82688SAdrian Chadd /* 68681a82688SAdrian Chadd * Construct the 802.11 header+trailer for an encrypted 68781a82688SAdrian Chadd * frame. The only reason this can fail is because of an 68881a82688SAdrian Chadd * unknown or unsupported cipher/key type. 68981a82688SAdrian Chadd */ 69081a82688SAdrian Chadd k = ieee80211_crypto_encap(ni, m0); 69181a82688SAdrian Chadd if (k == NULL) { 69281a82688SAdrian Chadd /* 69381a82688SAdrian Chadd * This can happen when the key is yanked after the 69481a82688SAdrian Chadd * frame was queued. Just discard the frame; the 69581a82688SAdrian Chadd * 802.11 layer counts failures and provides 69681a82688SAdrian Chadd * debugging/diagnostics. 69781a82688SAdrian Chadd */ 698d4365d16SAdrian Chadd return (0); 69981a82688SAdrian Chadd } 70081a82688SAdrian Chadd /* 70181a82688SAdrian Chadd * Adjust the packet + header lengths for the crypto 70281a82688SAdrian Chadd * additions and calculate the h/w key index. When 70381a82688SAdrian Chadd * a s/w mic is done the frame will have had any mic 70481a82688SAdrian Chadd * added to it prior to entry so m0->m_pkthdr.len will 70581a82688SAdrian Chadd * account for it. Otherwise we need to add it to the 70681a82688SAdrian Chadd * packet length. 70781a82688SAdrian Chadd */ 70881a82688SAdrian Chadd cip = k->wk_cipher; 70981a82688SAdrian Chadd (*hdrlen) += cip->ic_header; 71081a82688SAdrian Chadd (*pktlen) += cip->ic_header + cip->ic_trailer; 71181a82688SAdrian Chadd /* NB: frags always have any TKIP MIC done in s/w */ 71281a82688SAdrian Chadd if ((k->wk_flags & IEEE80211_KEY_SWMIC) == 0 && !isfrag) 71381a82688SAdrian Chadd (*pktlen) += cip->ic_miclen; 71481a82688SAdrian Chadd (*keyix) = k->wk_keyix; 71581a82688SAdrian Chadd } else if (ni->ni_ucastkey.wk_cipher == &ieee80211_cipher_none) { 71681a82688SAdrian Chadd /* 71781a82688SAdrian Chadd * Use station key cache slot, if assigned. 71881a82688SAdrian Chadd */ 71981a82688SAdrian Chadd (*keyix) = ni->ni_ucastkey.wk_keyix; 72081a82688SAdrian Chadd if ((*keyix) == IEEE80211_KEYIX_NONE) 72181a82688SAdrian Chadd (*keyix) = HAL_TXKEYIX_INVALID; 72281a82688SAdrian Chadd } else 72381a82688SAdrian Chadd (*keyix) = HAL_TXKEYIX_INVALID; 72481a82688SAdrian Chadd 725d4365d16SAdrian Chadd return (1); 72681a82688SAdrian Chadd } 72781a82688SAdrian Chadd 728e2e4a2c2SAdrian Chadd /* 729e2e4a2c2SAdrian Chadd * Calculate whether interoperability protection is required for 730e2e4a2c2SAdrian Chadd * this frame. 731e2e4a2c2SAdrian Chadd * 732e2e4a2c2SAdrian Chadd * This requires the rate control information be filled in, 733e2e4a2c2SAdrian Chadd * as the protection requirement depends upon the current 734e2e4a2c2SAdrian Chadd * operating mode / PHY. 735e2e4a2c2SAdrian Chadd */ 736e2e4a2c2SAdrian Chadd static void 737e2e4a2c2SAdrian Chadd ath_tx_calc_protection(struct ath_softc *sc, struct ath_buf *bf) 738e2e4a2c2SAdrian Chadd { 739e2e4a2c2SAdrian Chadd struct ieee80211_frame *wh; 740e2e4a2c2SAdrian Chadd uint8_t rix; 741e2e4a2c2SAdrian Chadd uint16_t flags; 742e2e4a2c2SAdrian Chadd int shortPreamble; 743e2e4a2c2SAdrian Chadd const HAL_RATE_TABLE *rt = sc->sc_currates; 744e2e4a2c2SAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 745e2e4a2c2SAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 746e2e4a2c2SAdrian Chadd 747e2e4a2c2SAdrian Chadd flags = bf->bf_state.bfs_txflags; 748e2e4a2c2SAdrian Chadd rix = bf->bf_state.bfs_rc[0].rix; 749e2e4a2c2SAdrian Chadd shortPreamble = bf->bf_state.bfs_shpream; 750e2e4a2c2SAdrian Chadd wh = mtod(bf->bf_m, struct ieee80211_frame *); 751e2e4a2c2SAdrian Chadd 752e2e4a2c2SAdrian Chadd /* 753e2e4a2c2SAdrian Chadd * If 802.11g protection is enabled, determine whether 754e2e4a2c2SAdrian Chadd * to use RTS/CTS or just CTS. Note that this is only 755e2e4a2c2SAdrian Chadd * done for OFDM unicast frames. 756e2e4a2c2SAdrian Chadd */ 757e2e4a2c2SAdrian Chadd if ((ic->ic_flags & IEEE80211_F_USEPROT) && 758e2e4a2c2SAdrian Chadd rt->info[rix].phy == IEEE80211_T_OFDM && 759e2e4a2c2SAdrian Chadd (flags & HAL_TXDESC_NOACK) == 0) { 760e2e4a2c2SAdrian Chadd bf->bf_state.bfs_doprot = 1; 761e2e4a2c2SAdrian Chadd /* XXX fragments must use CCK rates w/ protection */ 762e2e4a2c2SAdrian Chadd if (ic->ic_protmode == IEEE80211_PROT_RTSCTS) { 763e2e4a2c2SAdrian Chadd flags |= HAL_TXDESC_RTSENA; 764e2e4a2c2SAdrian Chadd } else if (ic->ic_protmode == IEEE80211_PROT_CTSONLY) { 765e2e4a2c2SAdrian Chadd flags |= HAL_TXDESC_CTSENA; 766e2e4a2c2SAdrian Chadd } 767e2e4a2c2SAdrian Chadd /* 768e2e4a2c2SAdrian Chadd * For frags it would be desirable to use the 769e2e4a2c2SAdrian Chadd * highest CCK rate for RTS/CTS. But stations 770e2e4a2c2SAdrian Chadd * farther away may detect it at a lower CCK rate 771e2e4a2c2SAdrian Chadd * so use the configured protection rate instead 772e2e4a2c2SAdrian Chadd * (for now). 773e2e4a2c2SAdrian Chadd */ 774e2e4a2c2SAdrian Chadd sc->sc_stats.ast_tx_protect++; 775e2e4a2c2SAdrian Chadd } 776e2e4a2c2SAdrian Chadd 777e2e4a2c2SAdrian Chadd /* 778e2e4a2c2SAdrian Chadd * If 11n protection is enabled and it's a HT frame, 779e2e4a2c2SAdrian Chadd * enable RTS. 780e2e4a2c2SAdrian Chadd * 781e2e4a2c2SAdrian Chadd * XXX ic_htprotmode or ic_curhtprotmode? 782e2e4a2c2SAdrian Chadd * XXX should it_htprotmode only matter if ic_curhtprotmode 783e2e4a2c2SAdrian Chadd * XXX indicates it's not a HT pure environment? 784e2e4a2c2SAdrian Chadd */ 785e2e4a2c2SAdrian Chadd if ((ic->ic_htprotmode == IEEE80211_PROT_RTSCTS) && 786e2e4a2c2SAdrian Chadd rt->info[rix].phy == IEEE80211_T_HT && 787e2e4a2c2SAdrian Chadd (flags & HAL_TXDESC_NOACK) == 0) { 788e2e4a2c2SAdrian Chadd flags |= HAL_TXDESC_RTSENA; 789e2e4a2c2SAdrian Chadd sc->sc_stats.ast_tx_htprotect++; 790e2e4a2c2SAdrian Chadd } 791e2e4a2c2SAdrian Chadd bf->bf_state.bfs_txflags = flags; 792e2e4a2c2SAdrian Chadd } 793e2e4a2c2SAdrian Chadd 794e2e4a2c2SAdrian Chadd /* 795e2e4a2c2SAdrian Chadd * Update the frame duration given the currently selected rate. 796e2e4a2c2SAdrian Chadd * 797e2e4a2c2SAdrian Chadd * This also updates the frame duration value, so it will require 798e2e4a2c2SAdrian Chadd * a DMA flush. 799e2e4a2c2SAdrian Chadd */ 800e2e4a2c2SAdrian Chadd static void 801e2e4a2c2SAdrian Chadd ath_tx_calc_duration(struct ath_softc *sc, struct ath_buf *bf) 802e2e4a2c2SAdrian Chadd { 803e2e4a2c2SAdrian Chadd struct ieee80211_frame *wh; 804e2e4a2c2SAdrian Chadd uint8_t rix; 805e2e4a2c2SAdrian Chadd uint16_t flags; 806e2e4a2c2SAdrian Chadd int shortPreamble; 807e2e4a2c2SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 808e2e4a2c2SAdrian Chadd const HAL_RATE_TABLE *rt = sc->sc_currates; 809e2e4a2c2SAdrian Chadd int isfrag = bf->bf_m->m_flags & M_FRAG; 810e2e4a2c2SAdrian Chadd 811e2e4a2c2SAdrian Chadd flags = bf->bf_state.bfs_txflags; 812e2e4a2c2SAdrian Chadd rix = bf->bf_state.bfs_rc[0].rix; 813e2e4a2c2SAdrian Chadd shortPreamble = bf->bf_state.bfs_shpream; 814e2e4a2c2SAdrian Chadd wh = mtod(bf->bf_m, struct ieee80211_frame *); 815e2e4a2c2SAdrian Chadd 816e2e4a2c2SAdrian Chadd /* 817e2e4a2c2SAdrian Chadd * Calculate duration. This logically belongs in the 802.11 818e2e4a2c2SAdrian Chadd * layer but it lacks sufficient information to calculate it. 819e2e4a2c2SAdrian Chadd */ 820e2e4a2c2SAdrian Chadd if ((flags & HAL_TXDESC_NOACK) == 0 && 821e2e4a2c2SAdrian Chadd (wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) != IEEE80211_FC0_TYPE_CTL) { 822e2e4a2c2SAdrian Chadd u_int16_t dur; 823e2e4a2c2SAdrian Chadd if (shortPreamble) 824e2e4a2c2SAdrian Chadd dur = rt->info[rix].spAckDuration; 825e2e4a2c2SAdrian Chadd else 826e2e4a2c2SAdrian Chadd dur = rt->info[rix].lpAckDuration; 827e2e4a2c2SAdrian Chadd if (wh->i_fc[1] & IEEE80211_FC1_MORE_FRAG) { 828e2e4a2c2SAdrian Chadd dur += dur; /* additional SIFS+ACK */ 829e2e4a2c2SAdrian Chadd KASSERT(bf->bf_m->m_nextpkt != NULL, ("no fragment")); 830e2e4a2c2SAdrian Chadd /* 831e2e4a2c2SAdrian Chadd * Include the size of next fragment so NAV is 832e2e4a2c2SAdrian Chadd * updated properly. The last fragment uses only 833e2e4a2c2SAdrian Chadd * the ACK duration 834e2e4a2c2SAdrian Chadd */ 835e2e4a2c2SAdrian Chadd dur += ath_hal_computetxtime(ah, rt, 836e2e4a2c2SAdrian Chadd bf->bf_m->m_nextpkt->m_pkthdr.len, 837e2e4a2c2SAdrian Chadd rix, shortPreamble); 838e2e4a2c2SAdrian Chadd } 839e2e4a2c2SAdrian Chadd if (isfrag) { 840e2e4a2c2SAdrian Chadd /* 841e2e4a2c2SAdrian Chadd * Force hardware to use computed duration for next 842e2e4a2c2SAdrian Chadd * fragment by disabling multi-rate retry which updates 843e2e4a2c2SAdrian Chadd * duration based on the multi-rate duration table. 844e2e4a2c2SAdrian Chadd */ 845e2e4a2c2SAdrian Chadd bf->bf_state.bfs_ismrr = 0; 846e2e4a2c2SAdrian Chadd bf->bf_state.bfs_try0 = ATH_TXMGTTRY; 847e2e4a2c2SAdrian Chadd /* XXX update bfs_rc[0].try? */ 848e2e4a2c2SAdrian Chadd } 849e2e4a2c2SAdrian Chadd 850e2e4a2c2SAdrian Chadd /* Update the duration field itself */ 851e2e4a2c2SAdrian Chadd *(u_int16_t *)wh->i_dur = htole16(dur); 852e2e4a2c2SAdrian Chadd } 853e2e4a2c2SAdrian Chadd } 854e2e4a2c2SAdrian Chadd 855e42b5dbaSAdrian Chadd static uint8_t 856e42b5dbaSAdrian Chadd ath_tx_get_rtscts_rate(struct ath_hal *ah, const HAL_RATE_TABLE *rt, 857eb6f0de0SAdrian Chadd int cix, int shortPreamble) 85879f02dbfSAdrian Chadd { 859e42b5dbaSAdrian Chadd uint8_t ctsrate; 860e42b5dbaSAdrian Chadd 86179f02dbfSAdrian Chadd /* 86279f02dbfSAdrian Chadd * CTS transmit rate is derived from the transmit rate 86379f02dbfSAdrian Chadd * by looking in the h/w rate table. We must also factor 86479f02dbfSAdrian Chadd * in whether or not a short preamble is to be used. 86579f02dbfSAdrian Chadd */ 86679f02dbfSAdrian Chadd /* NB: cix is set above where RTS/CTS is enabled */ 86779f02dbfSAdrian Chadd KASSERT(cix != 0xff, ("cix not setup")); 868e42b5dbaSAdrian Chadd ctsrate = rt->info[cix].rateCode; 869e42b5dbaSAdrian Chadd 870e42b5dbaSAdrian Chadd /* XXX this should only matter for legacy rates */ 871e42b5dbaSAdrian Chadd if (shortPreamble) 872e42b5dbaSAdrian Chadd ctsrate |= rt->info[cix].shortPreamble; 873e42b5dbaSAdrian Chadd 874d4365d16SAdrian Chadd return (ctsrate); 875e42b5dbaSAdrian Chadd } 876e42b5dbaSAdrian Chadd 877e42b5dbaSAdrian Chadd /* 878e42b5dbaSAdrian Chadd * Calculate the RTS/CTS duration for legacy frames. 879e42b5dbaSAdrian Chadd */ 880e42b5dbaSAdrian Chadd static int 881e42b5dbaSAdrian Chadd ath_tx_calc_ctsduration(struct ath_hal *ah, int rix, int cix, 882e42b5dbaSAdrian Chadd int shortPreamble, int pktlen, const HAL_RATE_TABLE *rt, 883e42b5dbaSAdrian Chadd int flags) 884e42b5dbaSAdrian Chadd { 885e42b5dbaSAdrian Chadd int ctsduration = 0; 886e42b5dbaSAdrian Chadd 887e42b5dbaSAdrian Chadd /* This mustn't be called for HT modes */ 888e42b5dbaSAdrian Chadd if (rt->info[cix].phy == IEEE80211_T_HT) { 889e42b5dbaSAdrian Chadd printf("%s: HT rate where it shouldn't be (0x%x)\n", 890e42b5dbaSAdrian Chadd __func__, rt->info[cix].rateCode); 891d4365d16SAdrian Chadd return (-1); 892e42b5dbaSAdrian Chadd } 893e42b5dbaSAdrian Chadd 89479f02dbfSAdrian Chadd /* 89579f02dbfSAdrian Chadd * Compute the transmit duration based on the frame 89679f02dbfSAdrian Chadd * size and the size of an ACK frame. We call into the 89779f02dbfSAdrian Chadd * HAL to do the computation since it depends on the 89879f02dbfSAdrian Chadd * characteristics of the actual PHY being used. 89979f02dbfSAdrian Chadd * 90079f02dbfSAdrian Chadd * NB: CTS is assumed the same size as an ACK so we can 90179f02dbfSAdrian Chadd * use the precalculated ACK durations. 90279f02dbfSAdrian Chadd */ 90379f02dbfSAdrian Chadd if (shortPreamble) { 90479f02dbfSAdrian Chadd if (flags & HAL_TXDESC_RTSENA) /* SIFS + CTS */ 905e42b5dbaSAdrian Chadd ctsduration += rt->info[cix].spAckDuration; 906e42b5dbaSAdrian Chadd ctsduration += ath_hal_computetxtime(ah, 90779f02dbfSAdrian Chadd rt, pktlen, rix, AH_TRUE); 90879f02dbfSAdrian Chadd if ((flags & HAL_TXDESC_NOACK) == 0) /* SIFS + ACK */ 909e42b5dbaSAdrian Chadd ctsduration += rt->info[rix].spAckDuration; 91079f02dbfSAdrian Chadd } else { 91179f02dbfSAdrian Chadd if (flags & HAL_TXDESC_RTSENA) /* SIFS + CTS */ 912e42b5dbaSAdrian Chadd ctsduration += rt->info[cix].lpAckDuration; 913e42b5dbaSAdrian Chadd ctsduration += ath_hal_computetxtime(ah, 91479f02dbfSAdrian Chadd rt, pktlen, rix, AH_FALSE); 91579f02dbfSAdrian Chadd if ((flags & HAL_TXDESC_NOACK) == 0) /* SIFS + ACK */ 916e42b5dbaSAdrian Chadd ctsduration += rt->info[rix].lpAckDuration; 91779f02dbfSAdrian Chadd } 918e42b5dbaSAdrian Chadd 919d4365d16SAdrian Chadd return (ctsduration); 92079f02dbfSAdrian Chadd } 92179f02dbfSAdrian Chadd 922eb6f0de0SAdrian Chadd /* 923eb6f0de0SAdrian Chadd * Update the given ath_buf with updated rts/cts setup and duration 924eb6f0de0SAdrian Chadd * values. 925eb6f0de0SAdrian Chadd * 926eb6f0de0SAdrian Chadd * To support rate lookups for each software retry, the rts/cts rate 927eb6f0de0SAdrian Chadd * and cts duration must be re-calculated. 928eb6f0de0SAdrian Chadd * 929eb6f0de0SAdrian Chadd * This function assumes the RTS/CTS flags have been set as needed; 930eb6f0de0SAdrian Chadd * mrr has been disabled; and the rate control lookup has been done. 931eb6f0de0SAdrian Chadd * 932eb6f0de0SAdrian Chadd * XXX TODO: MRR need only be disabled for the pre-11n NICs. 933eb6f0de0SAdrian Chadd * XXX The 11n NICs support per-rate RTS/CTS configuration. 934eb6f0de0SAdrian Chadd */ 935eb6f0de0SAdrian Chadd static void 936eb6f0de0SAdrian Chadd ath_tx_set_rtscts(struct ath_softc *sc, struct ath_buf *bf) 937eb6f0de0SAdrian Chadd { 938eb6f0de0SAdrian Chadd uint16_t ctsduration = 0; 939eb6f0de0SAdrian Chadd uint8_t ctsrate = 0; 940eb6f0de0SAdrian Chadd uint8_t rix = bf->bf_state.bfs_rc[0].rix; 941eb6f0de0SAdrian Chadd uint8_t cix = 0; 942eb6f0de0SAdrian Chadd const HAL_RATE_TABLE *rt = sc->sc_currates; 943eb6f0de0SAdrian Chadd 944eb6f0de0SAdrian Chadd /* 945eb6f0de0SAdrian Chadd * No RTS/CTS enabled? Don't bother. 946eb6f0de0SAdrian Chadd */ 947875a9451SAdrian Chadd if ((bf->bf_state.bfs_txflags & 948eb6f0de0SAdrian Chadd (HAL_TXDESC_RTSENA | HAL_TXDESC_CTSENA)) == 0) { 949eb6f0de0SAdrian Chadd /* XXX is this really needed? */ 950eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate = 0; 951eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsduration = 0; 952eb6f0de0SAdrian Chadd return; 953eb6f0de0SAdrian Chadd } 954eb6f0de0SAdrian Chadd 955eb6f0de0SAdrian Chadd /* 956eb6f0de0SAdrian Chadd * If protection is enabled, use the protection rix control 957eb6f0de0SAdrian Chadd * rate. Otherwise use the rate0 control rate. 958eb6f0de0SAdrian Chadd */ 959eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_doprot) 960eb6f0de0SAdrian Chadd rix = sc->sc_protrix; 961eb6f0de0SAdrian Chadd else 962eb6f0de0SAdrian Chadd rix = bf->bf_state.bfs_rc[0].rix; 963eb6f0de0SAdrian Chadd 964eb6f0de0SAdrian Chadd /* 965eb6f0de0SAdrian Chadd * If the raw path has hard-coded ctsrate0 to something, 966eb6f0de0SAdrian Chadd * use it. 967eb6f0de0SAdrian Chadd */ 968eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_ctsrate0 != 0) 969eb6f0de0SAdrian Chadd cix = ath_tx_findrix(sc, bf->bf_state.bfs_ctsrate0); 970eb6f0de0SAdrian Chadd else 971eb6f0de0SAdrian Chadd /* Control rate from above */ 972eb6f0de0SAdrian Chadd cix = rt->info[rix].controlRate; 973eb6f0de0SAdrian Chadd 974eb6f0de0SAdrian Chadd /* Calculate the rtscts rate for the given cix */ 975eb6f0de0SAdrian Chadd ctsrate = ath_tx_get_rtscts_rate(sc->sc_ah, rt, cix, 976eb6f0de0SAdrian Chadd bf->bf_state.bfs_shpream); 977eb6f0de0SAdrian Chadd 978eb6f0de0SAdrian Chadd /* The 11n chipsets do ctsduration calculations for you */ 979eb6f0de0SAdrian Chadd if (! ath_tx_is_11n(sc)) 980eb6f0de0SAdrian Chadd ctsduration = ath_tx_calc_ctsduration(sc->sc_ah, rix, cix, 981eb6f0de0SAdrian Chadd bf->bf_state.bfs_shpream, bf->bf_state.bfs_pktlen, 982875a9451SAdrian Chadd rt, bf->bf_state.bfs_txflags); 983eb6f0de0SAdrian Chadd 984eb6f0de0SAdrian Chadd /* Squirrel away in ath_buf */ 985eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate = ctsrate; 986eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsduration = ctsduration; 987eb6f0de0SAdrian Chadd 988eb6f0de0SAdrian Chadd /* 989eb6f0de0SAdrian Chadd * Must disable multi-rate retry when using RTS/CTS. 990eb6f0de0SAdrian Chadd * XXX TODO: only for pre-11n NICs. 991eb6f0de0SAdrian Chadd */ 992eb6f0de0SAdrian Chadd bf->bf_state.bfs_ismrr = 0; 993eb6f0de0SAdrian Chadd bf->bf_state.bfs_try0 = 994eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].tries = ATH_TXMGTTRY; /* XXX ew */ 995eb6f0de0SAdrian Chadd } 996eb6f0de0SAdrian Chadd 997eb6f0de0SAdrian Chadd /* 998eb6f0de0SAdrian Chadd * Setup the descriptor chain for a normal or fast-frame 999eb6f0de0SAdrian Chadd * frame. 1000eb6f0de0SAdrian Chadd */ 1001eb6f0de0SAdrian Chadd static void 1002eb6f0de0SAdrian Chadd ath_tx_setds(struct ath_softc *sc, struct ath_buf *bf) 1003eb6f0de0SAdrian Chadd { 1004eb6f0de0SAdrian Chadd struct ath_desc *ds = bf->bf_desc; 1005eb6f0de0SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 1006eb6f0de0SAdrian Chadd 1007eb6f0de0SAdrian Chadd ath_hal_setuptxdesc(ah, ds 1008eb6f0de0SAdrian Chadd , bf->bf_state.bfs_pktlen /* packet length */ 1009eb6f0de0SAdrian Chadd , bf->bf_state.bfs_hdrlen /* header length */ 1010eb6f0de0SAdrian Chadd , bf->bf_state.bfs_atype /* Atheros packet type */ 1011eb6f0de0SAdrian Chadd , bf->bf_state.bfs_txpower /* txpower */ 1012eb6f0de0SAdrian Chadd , bf->bf_state.bfs_txrate0 1013eb6f0de0SAdrian Chadd , bf->bf_state.bfs_try0 /* series 0 rate/tries */ 1014eb6f0de0SAdrian Chadd , bf->bf_state.bfs_keyix /* key cache index */ 1015eb6f0de0SAdrian Chadd , bf->bf_state.bfs_txantenna /* antenna mode */ 1016875a9451SAdrian Chadd , bf->bf_state.bfs_txflags /* flags */ 1017eb6f0de0SAdrian Chadd , bf->bf_state.bfs_ctsrate /* rts/cts rate */ 1018eb6f0de0SAdrian Chadd , bf->bf_state.bfs_ctsduration /* rts/cts duration */ 1019eb6f0de0SAdrian Chadd ); 1020eb6f0de0SAdrian Chadd 1021eb6f0de0SAdrian Chadd /* 1022eb6f0de0SAdrian Chadd * This will be overriden when the descriptor chain is written. 1023eb6f0de0SAdrian Chadd */ 1024eb6f0de0SAdrian Chadd bf->bf_lastds = ds; 1025eb6f0de0SAdrian Chadd bf->bf_last = bf; 1026eb6f0de0SAdrian Chadd 1027eb6f0de0SAdrian Chadd /* XXX TODO: Setup descriptor chain */ 1028eb6f0de0SAdrian Chadd } 1029eb6f0de0SAdrian Chadd 1030eb6f0de0SAdrian Chadd /* 1031eb6f0de0SAdrian Chadd * Do a rate lookup. 1032eb6f0de0SAdrian Chadd * 1033eb6f0de0SAdrian Chadd * This performs a rate lookup for the given ath_buf only if it's required. 1034eb6f0de0SAdrian Chadd * Non-data frames and raw frames don't require it. 1035eb6f0de0SAdrian Chadd * 1036eb6f0de0SAdrian Chadd * This populates the primary and MRR entries; MRR values are 1037eb6f0de0SAdrian Chadd * then disabled later on if something requires it (eg RTS/CTS on 1038eb6f0de0SAdrian Chadd * pre-11n chipsets. 1039eb6f0de0SAdrian Chadd * 1040eb6f0de0SAdrian Chadd * This needs to be done before the RTS/CTS fields are calculated 1041eb6f0de0SAdrian Chadd * as they may depend upon the rate chosen. 1042eb6f0de0SAdrian Chadd */ 1043eb6f0de0SAdrian Chadd static void 1044eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(struct ath_softc *sc, struct ath_buf *bf) 1045eb6f0de0SAdrian Chadd { 1046eb6f0de0SAdrian Chadd uint8_t rate, rix; 1047eb6f0de0SAdrian Chadd int try0; 1048eb6f0de0SAdrian Chadd 1049eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_doratelookup) 1050eb6f0de0SAdrian Chadd return; 1051eb6f0de0SAdrian Chadd 1052eb6f0de0SAdrian Chadd /* Get rid of any previous state */ 1053eb6f0de0SAdrian Chadd bzero(bf->bf_state.bfs_rc, sizeof(bf->bf_state.bfs_rc)); 1054eb6f0de0SAdrian Chadd 1055eb6f0de0SAdrian Chadd ATH_NODE_LOCK(ATH_NODE(bf->bf_node)); 1056eb6f0de0SAdrian Chadd ath_rate_findrate(sc, ATH_NODE(bf->bf_node), bf->bf_state.bfs_shpream, 1057eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen, &rix, &try0, &rate); 1058eb6f0de0SAdrian Chadd 1059eb6f0de0SAdrian Chadd /* In case MRR is disabled, make sure rc[0] is setup correctly */ 1060eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].rix = rix; 1061eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].ratecode = rate; 1062eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].tries = try0; 1063eb6f0de0SAdrian Chadd 1064eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_ismrr && try0 != ATH_TXMAXTRY) 1065eb6f0de0SAdrian Chadd ath_rate_getxtxrates(sc, ATH_NODE(bf->bf_node), rix, 1066eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc); 1067eb6f0de0SAdrian Chadd ATH_NODE_UNLOCK(ATH_NODE(bf->bf_node)); 1068eb6f0de0SAdrian Chadd 1069eb6f0de0SAdrian Chadd sc->sc_txrix = rix; /* for LED blinking */ 1070eb6f0de0SAdrian Chadd sc->sc_lastdatarix = rix; /* for fast frames */ 1071eb6f0de0SAdrian Chadd bf->bf_state.bfs_try0 = try0; 1072eb6f0de0SAdrian Chadd bf->bf_state.bfs_txrate0 = rate; 1073eb6f0de0SAdrian Chadd } 1074eb6f0de0SAdrian Chadd 1075eb6f0de0SAdrian Chadd /* 1076eb6f0de0SAdrian Chadd * Set the rate control fields in the given descriptor based on 1077eb6f0de0SAdrian Chadd * the bf_state fields and node state. 1078eb6f0de0SAdrian Chadd * 1079eb6f0de0SAdrian Chadd * The bfs fields should already be set with the relevant rate 1080eb6f0de0SAdrian Chadd * control information, including whether MRR is to be enabled. 1081eb6f0de0SAdrian Chadd * 1082eb6f0de0SAdrian Chadd * Since the FreeBSD HAL currently sets up the first TX rate 1083eb6f0de0SAdrian Chadd * in ath_hal_setuptxdesc(), this will setup the MRR 1084eb6f0de0SAdrian Chadd * conditionally for the pre-11n chips, and call ath_buf_set_rate 1085eb6f0de0SAdrian Chadd * unconditionally for 11n chips. These require the 11n rate 1086eb6f0de0SAdrian Chadd * scenario to be set if MCS rates are enabled, so it's easier 1087eb6f0de0SAdrian Chadd * to just always call it. The caller can then only set rates 2, 3 1088eb6f0de0SAdrian Chadd * and 4 if multi-rate retry is needed. 1089eb6f0de0SAdrian Chadd */ 1090eb6f0de0SAdrian Chadd static void 1091eb6f0de0SAdrian Chadd ath_tx_set_ratectrl(struct ath_softc *sc, struct ieee80211_node *ni, 1092eb6f0de0SAdrian Chadd struct ath_buf *bf) 1093eb6f0de0SAdrian Chadd { 1094eb6f0de0SAdrian Chadd struct ath_rc_series *rc = bf->bf_state.bfs_rc; 1095eb6f0de0SAdrian Chadd 1096eb6f0de0SAdrian Chadd /* If mrr is disabled, blank tries 1, 2, 3 */ 1097eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_ismrr) 1098eb6f0de0SAdrian Chadd rc[1].tries = rc[2].tries = rc[3].tries = 0; 1099eb6f0de0SAdrian Chadd 1100eb6f0de0SAdrian Chadd /* 1101eb6f0de0SAdrian Chadd * Always call - that way a retried descriptor will 1102eb6f0de0SAdrian Chadd * have the MRR fields overwritten. 1103eb6f0de0SAdrian Chadd * 1104eb6f0de0SAdrian Chadd * XXX TODO: see if this is really needed - setting up 1105eb6f0de0SAdrian Chadd * the first descriptor should set the MRR fields to 0 1106eb6f0de0SAdrian Chadd * for us anyway. 1107eb6f0de0SAdrian Chadd */ 1108eb6f0de0SAdrian Chadd if (ath_tx_is_11n(sc)) { 1109eb6f0de0SAdrian Chadd ath_buf_set_rate(sc, ni, bf); 1110eb6f0de0SAdrian Chadd } else { 1111eb6f0de0SAdrian Chadd ath_hal_setupxtxdesc(sc->sc_ah, bf->bf_desc 1112eb6f0de0SAdrian Chadd , rc[1].ratecode, rc[1].tries 1113eb6f0de0SAdrian Chadd , rc[2].ratecode, rc[2].tries 1114eb6f0de0SAdrian Chadd , rc[3].ratecode, rc[3].tries 1115eb6f0de0SAdrian Chadd ); 1116eb6f0de0SAdrian Chadd } 1117eb6f0de0SAdrian Chadd } 1118eb6f0de0SAdrian Chadd 1119eb6f0de0SAdrian Chadd /* 1120eb6f0de0SAdrian Chadd * Transmit the given frame to the hardware. 1121eb6f0de0SAdrian Chadd * 1122eb6f0de0SAdrian Chadd * The frame must already be setup; rate control must already have 1123eb6f0de0SAdrian Chadd * been done. 1124eb6f0de0SAdrian Chadd * 1125eb6f0de0SAdrian Chadd * XXX since the TXQ lock is being held here (and I dislike holding 1126eb6f0de0SAdrian Chadd * it for this long when not doing software aggregation), later on 1127eb6f0de0SAdrian Chadd * break this function into "setup_normal" and "xmit_normal". The 1128eb6f0de0SAdrian Chadd * lock only needs to be held for the ath_tx_handoff call. 1129eb6f0de0SAdrian Chadd */ 1130eb6f0de0SAdrian Chadd static void 1131eb6f0de0SAdrian Chadd ath_tx_xmit_normal(struct ath_softc *sc, struct ath_txq *txq, 1132eb6f0de0SAdrian Chadd struct ath_buf *bf) 1133eb6f0de0SAdrian Chadd { 1134eb6f0de0SAdrian Chadd 1135eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 1136eb6f0de0SAdrian Chadd 1137eb6f0de0SAdrian Chadd /* Setup the descriptor before handoff */ 1138eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 1139e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 1140e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 1141eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 1142e2e4a2c2SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 1143eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 1144eb6f0de0SAdrian Chadd ath_tx_set_ratectrl(sc, bf->bf_node, bf); 1145eb6f0de0SAdrian Chadd ath_tx_chaindesclist(sc, bf); 1146eb6f0de0SAdrian Chadd 1147eb6f0de0SAdrian Chadd /* Hand off to hardware */ 1148eb6f0de0SAdrian Chadd ath_tx_handoff(sc, txq, bf); 1149eb6f0de0SAdrian Chadd } 1150eb6f0de0SAdrian Chadd 1151eb6f0de0SAdrian Chadd 1152eb6f0de0SAdrian Chadd 1153eb6f0de0SAdrian Chadd static int 1154eb6f0de0SAdrian Chadd ath_tx_normal_setup(struct ath_softc *sc, struct ieee80211_node *ni, 1155b43facbfSAdrian Chadd struct ath_buf *bf, struct mbuf *m0, struct ath_txq *txq) 1156b8e788a5SAdrian Chadd { 1157b8e788a5SAdrian Chadd struct ieee80211vap *vap = ni->ni_vap; 1158b8e788a5SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 1159b8e788a5SAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 1160b8e788a5SAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 1161b8e788a5SAdrian Chadd const struct chanAccParams *cap = &ic->ic_wme.wme_chanParams; 1162b8e788a5SAdrian Chadd int error, iswep, ismcast, isfrag, ismrr; 1163eb6f0de0SAdrian Chadd int keyix, hdrlen, pktlen, try0 = 0; 1164eb6f0de0SAdrian Chadd u_int8_t rix = 0, txrate = 0; 1165b8e788a5SAdrian Chadd struct ath_desc *ds; 1166b8e788a5SAdrian Chadd struct ieee80211_frame *wh; 1167eb6f0de0SAdrian Chadd u_int subtype, flags; 1168b8e788a5SAdrian Chadd HAL_PKT_TYPE atype; 1169b8e788a5SAdrian Chadd const HAL_RATE_TABLE *rt; 1170b8e788a5SAdrian Chadd HAL_BOOL shortPreamble; 1171b8e788a5SAdrian Chadd struct ath_node *an; 1172b8e788a5SAdrian Chadd u_int pri; 1173b8e788a5SAdrian Chadd 1174b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1175b8e788a5SAdrian Chadd iswep = wh->i_fc[1] & IEEE80211_FC1_WEP; 1176b8e788a5SAdrian Chadd ismcast = IEEE80211_IS_MULTICAST(wh->i_addr1); 1177b8e788a5SAdrian Chadd isfrag = m0->m_flags & M_FRAG; 1178b8e788a5SAdrian Chadd hdrlen = ieee80211_anyhdrsize(wh); 1179b8e788a5SAdrian Chadd /* 1180b8e788a5SAdrian Chadd * Packet length must not include any 1181b8e788a5SAdrian Chadd * pad bytes; deduct them here. 1182b8e788a5SAdrian Chadd */ 1183b8e788a5SAdrian Chadd pktlen = m0->m_pkthdr.len - (hdrlen & 3); 1184b8e788a5SAdrian Chadd 118581a82688SAdrian Chadd /* Handle encryption twiddling if needed */ 1186eb6f0de0SAdrian Chadd if (! ath_tx_tag_crypto(sc, ni, m0, iswep, isfrag, &hdrlen, 1187eb6f0de0SAdrian Chadd &pktlen, &keyix)) { 1188b8e788a5SAdrian Chadd ath_freetx(m0); 1189b8e788a5SAdrian Chadd return EIO; 1190b8e788a5SAdrian Chadd } 1191b8e788a5SAdrian Chadd 1192b8e788a5SAdrian Chadd /* packet header may have moved, reset our local pointer */ 1193b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1194b8e788a5SAdrian Chadd 1195b8e788a5SAdrian Chadd pktlen += IEEE80211_CRC_LEN; 1196b8e788a5SAdrian Chadd 1197b8e788a5SAdrian Chadd /* 1198b8e788a5SAdrian Chadd * Load the DMA map so any coalescing is done. This 1199b8e788a5SAdrian Chadd * also calculates the number of descriptors we need. 1200b8e788a5SAdrian Chadd */ 1201b8e788a5SAdrian Chadd error = ath_tx_dmasetup(sc, bf, m0); 1202b8e788a5SAdrian Chadd if (error != 0) 1203b8e788a5SAdrian Chadd return error; 1204b8e788a5SAdrian Chadd bf->bf_node = ni; /* NB: held reference */ 1205b8e788a5SAdrian Chadd m0 = bf->bf_m; /* NB: may have changed */ 1206b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1207b8e788a5SAdrian Chadd 1208b8e788a5SAdrian Chadd /* setup descriptors */ 1209b8e788a5SAdrian Chadd ds = bf->bf_desc; 1210b8e788a5SAdrian Chadd rt = sc->sc_currates; 1211b8e788a5SAdrian Chadd KASSERT(rt != NULL, ("no rate table, mode %u", sc->sc_curmode)); 1212b8e788a5SAdrian Chadd 1213b8e788a5SAdrian Chadd /* 1214b8e788a5SAdrian Chadd * NB: the 802.11 layer marks whether or not we should 1215b8e788a5SAdrian Chadd * use short preamble based on the current mode and 1216b8e788a5SAdrian Chadd * negotiated parameters. 1217b8e788a5SAdrian Chadd */ 1218b8e788a5SAdrian Chadd if ((ic->ic_flags & IEEE80211_F_SHPREAMBLE) && 1219b8e788a5SAdrian Chadd (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE)) { 1220b8e788a5SAdrian Chadd shortPreamble = AH_TRUE; 1221b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_shortpre++; 1222b8e788a5SAdrian Chadd } else { 1223b8e788a5SAdrian Chadd shortPreamble = AH_FALSE; 1224b8e788a5SAdrian Chadd } 1225b8e788a5SAdrian Chadd 1226b8e788a5SAdrian Chadd an = ATH_NODE(ni); 1227b8e788a5SAdrian Chadd flags = HAL_TXDESC_CLRDMASK; /* XXX needed for crypto errs */ 1228b8e788a5SAdrian Chadd ismrr = 0; /* default no multi-rate retry*/ 1229b8e788a5SAdrian Chadd pri = M_WME_GETAC(m0); /* honor classification */ 1230b8e788a5SAdrian Chadd /* XXX use txparams instead of fixed values */ 1231b8e788a5SAdrian Chadd /* 1232b8e788a5SAdrian Chadd * Calculate Atheros packet type from IEEE80211 packet header, 1233b8e788a5SAdrian Chadd * setup for rate calculations, and select h/w transmit queue. 1234b8e788a5SAdrian Chadd */ 1235b8e788a5SAdrian Chadd switch (wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) { 1236b8e788a5SAdrian Chadd case IEEE80211_FC0_TYPE_MGT: 1237b8e788a5SAdrian Chadd subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK; 1238b8e788a5SAdrian Chadd if (subtype == IEEE80211_FC0_SUBTYPE_BEACON) 1239b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_BEACON; 1240b8e788a5SAdrian Chadd else if (subtype == IEEE80211_FC0_SUBTYPE_PROBE_RESP) 1241b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_PROBE_RESP; 1242b8e788a5SAdrian Chadd else if (subtype == IEEE80211_FC0_SUBTYPE_ATIM) 1243b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_ATIM; 1244b8e788a5SAdrian Chadd else 1245b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_NORMAL; /* XXX */ 1246b8e788a5SAdrian Chadd rix = an->an_mgmtrix; 1247b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 1248b8e788a5SAdrian Chadd if (shortPreamble) 1249b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 1250b8e788a5SAdrian Chadd try0 = ATH_TXMGTTRY; 1251b8e788a5SAdrian Chadd flags |= HAL_TXDESC_INTREQ; /* force interrupt */ 1252b8e788a5SAdrian Chadd break; 1253b8e788a5SAdrian Chadd case IEEE80211_FC0_TYPE_CTL: 1254b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_PSPOLL; /* stop setting of duration */ 1255b8e788a5SAdrian Chadd rix = an->an_mgmtrix; 1256b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 1257b8e788a5SAdrian Chadd if (shortPreamble) 1258b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 1259b8e788a5SAdrian Chadd try0 = ATH_TXMGTTRY; 1260b8e788a5SAdrian Chadd flags |= HAL_TXDESC_INTREQ; /* force interrupt */ 1261b8e788a5SAdrian Chadd break; 1262b8e788a5SAdrian Chadd case IEEE80211_FC0_TYPE_DATA: 1263b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_NORMAL; /* default */ 1264b8e788a5SAdrian Chadd /* 1265b8e788a5SAdrian Chadd * Data frames: multicast frames go out at a fixed rate, 1266b8e788a5SAdrian Chadd * EAPOL frames use the mgmt frame rate; otherwise consult 1267b8e788a5SAdrian Chadd * the rate control module for the rate to use. 1268b8e788a5SAdrian Chadd */ 1269b8e788a5SAdrian Chadd if (ismcast) { 1270b8e788a5SAdrian Chadd rix = an->an_mcastrix; 1271b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 1272b8e788a5SAdrian Chadd if (shortPreamble) 1273b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 1274b8e788a5SAdrian Chadd try0 = 1; 1275b8e788a5SAdrian Chadd } else if (m0->m_flags & M_EAPOL) { 1276b8e788a5SAdrian Chadd /* XXX? maybe always use long preamble? */ 1277b8e788a5SAdrian Chadd rix = an->an_mgmtrix; 1278b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 1279b8e788a5SAdrian Chadd if (shortPreamble) 1280b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 1281b8e788a5SAdrian Chadd try0 = ATH_TXMAXTRY; /* XXX?too many? */ 1282b8e788a5SAdrian Chadd } else { 1283eb6f0de0SAdrian Chadd /* 1284eb6f0de0SAdrian Chadd * Do rate lookup on each TX, rather than using 1285eb6f0de0SAdrian Chadd * the hard-coded TX information decided here. 1286eb6f0de0SAdrian Chadd */ 1287b8e788a5SAdrian Chadd ismrr = 1; 1288eb6f0de0SAdrian Chadd bf->bf_state.bfs_doratelookup = 1; 1289b8e788a5SAdrian Chadd } 1290b8e788a5SAdrian Chadd if (cap->cap_wmeParams[pri].wmep_noackPolicy) 1291b8e788a5SAdrian Chadd flags |= HAL_TXDESC_NOACK; 1292b8e788a5SAdrian Chadd break; 1293b8e788a5SAdrian Chadd default: 1294b8e788a5SAdrian Chadd if_printf(ifp, "bogus frame type 0x%x (%s)\n", 1295b8e788a5SAdrian Chadd wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK, __func__); 1296b8e788a5SAdrian Chadd /* XXX statistic */ 1297b8e788a5SAdrian Chadd ath_freetx(m0); 1298b8e788a5SAdrian Chadd return EIO; 1299b8e788a5SAdrian Chadd } 1300b8e788a5SAdrian Chadd 1301b8e788a5SAdrian Chadd /* 1302b8e788a5SAdrian Chadd * Calculate miscellaneous flags. 1303b8e788a5SAdrian Chadd */ 1304b8e788a5SAdrian Chadd if (ismcast) { 1305b8e788a5SAdrian Chadd flags |= HAL_TXDESC_NOACK; /* no ack on broad/multicast */ 1306b8e788a5SAdrian Chadd } else if (pktlen > vap->iv_rtsthreshold && 1307b8e788a5SAdrian Chadd (ni->ni_ath_flags & IEEE80211_NODE_FF) == 0) { 1308b8e788a5SAdrian Chadd flags |= HAL_TXDESC_RTSENA; /* RTS based on frame length */ 1309b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_rts++; 1310b8e788a5SAdrian Chadd } 1311b8e788a5SAdrian Chadd if (flags & HAL_TXDESC_NOACK) /* NB: avoid double counting */ 1312b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_noack++; 1313b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA 1314b8e788a5SAdrian Chadd if (sc->sc_tdma && (flags & HAL_TXDESC_NOACK) == 0) { 1315b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_TDMA, 1316b8e788a5SAdrian Chadd "%s: discard frame, ACK required w/ TDMA\n", __func__); 1317b8e788a5SAdrian Chadd sc->sc_stats.ast_tdma_ack++; 1318b8e788a5SAdrian Chadd ath_freetx(m0); 1319b8e788a5SAdrian Chadd return EIO; 1320b8e788a5SAdrian Chadd } 1321b8e788a5SAdrian Chadd #endif 1322b8e788a5SAdrian Chadd 1323b8e788a5SAdrian Chadd /* 1324eb6f0de0SAdrian Chadd * Determine if a tx interrupt should be generated for 1325eb6f0de0SAdrian Chadd * this descriptor. We take a tx interrupt to reap 1326eb6f0de0SAdrian Chadd * descriptors when the h/w hits an EOL condition or 1327eb6f0de0SAdrian Chadd * when the descriptor is specifically marked to generate 1328eb6f0de0SAdrian Chadd * an interrupt. We periodically mark descriptors in this 1329eb6f0de0SAdrian Chadd * way to insure timely replenishing of the supply needed 1330eb6f0de0SAdrian Chadd * for sending frames. Defering interrupts reduces system 1331eb6f0de0SAdrian Chadd * load and potentially allows more concurrent work to be 1332eb6f0de0SAdrian Chadd * done but if done to aggressively can cause senders to 1333eb6f0de0SAdrian Chadd * backup. 1334eb6f0de0SAdrian Chadd * 1335eb6f0de0SAdrian Chadd * NB: use >= to deal with sc_txintrperiod changing 1336eb6f0de0SAdrian Chadd * dynamically through sysctl. 1337b8e788a5SAdrian Chadd */ 1338eb6f0de0SAdrian Chadd if (flags & HAL_TXDESC_INTREQ) { 1339eb6f0de0SAdrian Chadd txq->axq_intrcnt = 0; 1340eb6f0de0SAdrian Chadd } else if (++txq->axq_intrcnt >= sc->sc_txintrperiod) { 1341eb6f0de0SAdrian Chadd flags |= HAL_TXDESC_INTREQ; 1342eb6f0de0SAdrian Chadd txq->axq_intrcnt = 0; 1343eb6f0de0SAdrian Chadd } 1344e42b5dbaSAdrian Chadd 1345eb6f0de0SAdrian Chadd /* This point forward is actual TX bits */ 1346b8e788a5SAdrian Chadd 1347b8e788a5SAdrian Chadd /* 1348b8e788a5SAdrian Chadd * At this point we are committed to sending the frame 1349b8e788a5SAdrian Chadd * and we don't need to look at m_nextpkt; clear it in 1350b8e788a5SAdrian Chadd * case this frame is part of frag chain. 1351b8e788a5SAdrian Chadd */ 1352b8e788a5SAdrian Chadd m0->m_nextpkt = NULL; 1353b8e788a5SAdrian Chadd 1354b8e788a5SAdrian Chadd if (IFF_DUMPPKTS(sc, ATH_DEBUG_XMIT)) 1355b8e788a5SAdrian Chadd ieee80211_dump_pkt(ic, mtod(m0, const uint8_t *), m0->m_len, 1356b8e788a5SAdrian Chadd sc->sc_hwmap[rix].ieeerate, -1); 1357b8e788a5SAdrian Chadd 1358b8e788a5SAdrian Chadd if (ieee80211_radiotap_active_vap(vap)) { 1359b8e788a5SAdrian Chadd u_int64_t tsf = ath_hal_gettsf64(ah); 1360b8e788a5SAdrian Chadd 1361b8e788a5SAdrian Chadd sc->sc_tx_th.wt_tsf = htole64(tsf); 1362b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags = sc->sc_hwmap[rix].txflags; 1363b8e788a5SAdrian Chadd if (iswep) 1364b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_WEP; 1365b8e788a5SAdrian Chadd if (isfrag) 1366b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_FRAG; 1367b8e788a5SAdrian Chadd sc->sc_tx_th.wt_rate = sc->sc_hwmap[rix].ieeerate; 1368b8e788a5SAdrian Chadd sc->sc_tx_th.wt_txpower = ni->ni_txpower; 1369b8e788a5SAdrian Chadd sc->sc_tx_th.wt_antenna = sc->sc_txantenna; 1370b8e788a5SAdrian Chadd 1371b8e788a5SAdrian Chadd ieee80211_radiotap_tx(vap, m0); 1372b8e788a5SAdrian Chadd } 1373b8e788a5SAdrian Chadd 1374eb6f0de0SAdrian Chadd /* Blank the legacy rate array */ 1375eb6f0de0SAdrian Chadd bzero(&bf->bf_state.bfs_rc, sizeof(bf->bf_state.bfs_rc)); 1376c1782ce0SAdrian Chadd 1377b8e788a5SAdrian Chadd /* 1378eb6f0de0SAdrian Chadd * ath_buf_set_rate needs at least one rate/try to setup 1379eb6f0de0SAdrian Chadd * the rate scenario. 1380b8e788a5SAdrian Chadd */ 1381eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].rix = rix; 1382eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].tries = try0; 1383eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].ratecode = txrate; 1384eb6f0de0SAdrian Chadd 1385eb6f0de0SAdrian Chadd /* Store the decided rate index values away */ 1386eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen = pktlen; 1387eb6f0de0SAdrian Chadd bf->bf_state.bfs_hdrlen = hdrlen; 1388eb6f0de0SAdrian Chadd bf->bf_state.bfs_atype = atype; 1389eb6f0de0SAdrian Chadd bf->bf_state.bfs_txpower = ni->ni_txpower; 1390eb6f0de0SAdrian Chadd bf->bf_state.bfs_txrate0 = txrate; 1391eb6f0de0SAdrian Chadd bf->bf_state.bfs_try0 = try0; 1392eb6f0de0SAdrian Chadd bf->bf_state.bfs_keyix = keyix; 1393eb6f0de0SAdrian Chadd bf->bf_state.bfs_txantenna = sc->sc_txantenna; 1394875a9451SAdrian Chadd bf->bf_state.bfs_txflags = flags; 1395eb6f0de0SAdrian Chadd bf->bf_state.bfs_shpream = shortPreamble; 1396eb6f0de0SAdrian Chadd 1397eb6f0de0SAdrian Chadd /* XXX this should be done in ath_tx_setrate() */ 1398eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate0 = 0; /* ie, no hard-coded ctsrate */ 1399eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate = 0; /* calculated later */ 1400eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsduration = 0; 1401eb6f0de0SAdrian Chadd bf->bf_state.bfs_ismrr = ismrr; 1402eb6f0de0SAdrian Chadd 1403eb6f0de0SAdrian Chadd return 0; 1404eb6f0de0SAdrian Chadd } 1405eb6f0de0SAdrian Chadd 1406b8e788a5SAdrian Chadd /* 1407eb6f0de0SAdrian Chadd * Direct-dispatch the current frame to the hardware. 1408eb6f0de0SAdrian Chadd * 1409eb6f0de0SAdrian Chadd * This can be called by the net80211 code. 1410eb6f0de0SAdrian Chadd * 1411eb6f0de0SAdrian Chadd * XXX what about locking? Or, push the seqno assign into the 1412eb6f0de0SAdrian Chadd * XXX aggregate scheduler so its serialised? 1413b8e788a5SAdrian Chadd */ 1414eb6f0de0SAdrian Chadd int 1415eb6f0de0SAdrian Chadd ath_tx_start(struct ath_softc *sc, struct ieee80211_node *ni, 1416eb6f0de0SAdrian Chadd struct ath_buf *bf, struct mbuf *m0) 1417eb6f0de0SAdrian Chadd { 1418eb6f0de0SAdrian Chadd struct ieee80211vap *vap = ni->ni_vap; 1419eb6f0de0SAdrian Chadd struct ath_vap *avp = ATH_VAP(vap); 14209c85ff91SAdrian Chadd int r = 0; 1421eb6f0de0SAdrian Chadd u_int pri; 1422eb6f0de0SAdrian Chadd int tid; 1423eb6f0de0SAdrian Chadd struct ath_txq *txq; 1424eb6f0de0SAdrian Chadd int ismcast; 1425eb6f0de0SAdrian Chadd const struct ieee80211_frame *wh; 1426eb6f0de0SAdrian Chadd int is_ampdu, is_ampdu_tx, is_ampdu_pending; 14270b96ef63SAdrian Chadd //ieee80211_seq seqno; 1428eb6f0de0SAdrian Chadd uint8_t type, subtype; 1429eb6f0de0SAdrian Chadd 1430eb6f0de0SAdrian Chadd /* 1431eb6f0de0SAdrian Chadd * Determine the target hardware queue. 1432eb6f0de0SAdrian Chadd * 1433b43facbfSAdrian Chadd * For multicast frames, the txq gets overridden appropriately 1434b43facbfSAdrian Chadd * depending upon the state of PS. 1435eb6f0de0SAdrian Chadd * 1436eb6f0de0SAdrian Chadd * For any other frame, we do a TID/QoS lookup inside the frame 1437eb6f0de0SAdrian Chadd * to see what the TID should be. If it's a non-QoS frame, the 1438eb6f0de0SAdrian Chadd * AC and TID are overridden. The TID/TXQ code assumes the 1439eb6f0de0SAdrian Chadd * TID is on a predictable hardware TXQ, so we don't support 1440eb6f0de0SAdrian Chadd * having a node TID queued to multiple hardware TXQs. 1441eb6f0de0SAdrian Chadd * This may change in the future but would require some locking 1442eb6f0de0SAdrian Chadd * fudgery. 1443eb6f0de0SAdrian Chadd */ 1444eb6f0de0SAdrian Chadd pri = ath_tx_getac(sc, m0); 1445eb6f0de0SAdrian Chadd tid = ath_tx_gettid(sc, m0); 1446eb6f0de0SAdrian Chadd 1447eb6f0de0SAdrian Chadd txq = sc->sc_ac2q[pri]; 1448eb6f0de0SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1449eb6f0de0SAdrian Chadd ismcast = IEEE80211_IS_MULTICAST(wh->i_addr1); 1450eb6f0de0SAdrian Chadd type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK; 1451eb6f0de0SAdrian Chadd subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK; 1452eb6f0de0SAdrian Chadd 14539c85ff91SAdrian Chadd /* 14549c85ff91SAdrian Chadd * Enforce how deep the multicast queue can grow. 14559c85ff91SAdrian Chadd * 14569c85ff91SAdrian Chadd * XXX duplicated in ath_raw_xmit(). 14579c85ff91SAdrian Chadd */ 14589c85ff91SAdrian Chadd if (IEEE80211_IS_MULTICAST(wh->i_addr1)) { 14599c85ff91SAdrian Chadd ATH_TXQ_LOCK(sc->sc_cabq); 14609c85ff91SAdrian Chadd 1461b09e37a1SAdrian Chadd if (sc->sc_cabq->axq_depth > sc->sc_txq_mcastq_maxdepth) { 14629c85ff91SAdrian Chadd sc->sc_stats.ast_tx_mcastq_overflow++; 14639c85ff91SAdrian Chadd r = ENOBUFS; 14649c85ff91SAdrian Chadd } 14659c85ff91SAdrian Chadd 14669c85ff91SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_cabq); 14679c85ff91SAdrian Chadd 14689c85ff91SAdrian Chadd if (r != 0) { 14699c85ff91SAdrian Chadd m_freem(m0); 14709c85ff91SAdrian Chadd return r; 14719c85ff91SAdrian Chadd } 14729c85ff91SAdrian Chadd } 14739c85ff91SAdrian Chadd 1474eb6f0de0SAdrian Chadd /* A-MPDU TX */ 1475eb6f0de0SAdrian Chadd is_ampdu_tx = ath_tx_ampdu_running(sc, ATH_NODE(ni), tid); 1476eb6f0de0SAdrian Chadd is_ampdu_pending = ath_tx_ampdu_pending(sc, ATH_NODE(ni), tid); 1477eb6f0de0SAdrian Chadd is_ampdu = is_ampdu_tx | is_ampdu_pending; 1478eb6f0de0SAdrian Chadd 14790b96ef63SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 14800b96ef63SAdrian Chadd "%s: bf=%p, tid=%d, ac=%d, is_ampdu=%d\n", 14810b96ef63SAdrian Chadd __func__, bf, tid, pri, is_ampdu); 1482eb6f0de0SAdrian Chadd 1483c5940c30SAdrian Chadd /* 1484b43facbfSAdrian Chadd * When servicing one or more stations in power-save mode 1485b43facbfSAdrian Chadd * (or) if there is some mcast data waiting on the mcast 1486b43facbfSAdrian Chadd * queue (to prevent out of order delivery) multicast frames 1487b43facbfSAdrian Chadd * must be bufferd until after the beacon. 1488b43facbfSAdrian Chadd * 1489b43facbfSAdrian Chadd * TODO: we should lock the mcastq before we check the length. 1490c5940c30SAdrian Chadd */ 1491b43facbfSAdrian Chadd if (ismcast && (vap->iv_ps_sta || avp->av_mcastq.axq_depth)) 1492eb6f0de0SAdrian Chadd txq = &avp->av_mcastq; 1493eb6f0de0SAdrian Chadd 1494eb6f0de0SAdrian Chadd /* Do the generic frame setup */ 1495eb6f0de0SAdrian Chadd /* XXX should just bzero the bf_state? */ 1496eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 14970b96ef63SAdrian Chadd bf->bf_state.bfs_seqno_assigned = 0; 14980b96ef63SAdrian Chadd bf->bf_state.bfs_need_seqno = 0; 14990b96ef63SAdrian Chadd bf->bf_state.bfs_seqno = -1; /* XXX debugging */ 1500eb6f0de0SAdrian Chadd 1501eb6f0de0SAdrian Chadd /* A-MPDU TX? Manually set sequence number */ 1502eb6f0de0SAdrian Chadd /* Don't do it whilst pending; the net80211 layer still assigns them */ 1503eb6f0de0SAdrian Chadd /* XXX do we need locking here? */ 1504eb6f0de0SAdrian Chadd if (is_ampdu_tx) { 1505eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(txq); 1506eb6f0de0SAdrian Chadd /* 1507eb6f0de0SAdrian Chadd * Always call; this function will 1508eb6f0de0SAdrian Chadd * handle making sure that null data frames 1509eb6f0de0SAdrian Chadd * don't get a sequence number from the current 1510eb6f0de0SAdrian Chadd * TID and thus mess with the BAW. 1511eb6f0de0SAdrian Chadd */ 15120b96ef63SAdrian Chadd //seqno = ath_tx_tid_seqno_assign(sc, ni, bf, m0); 15130b96ef63SAdrian Chadd if (ath_tx_seqno_required(sc, ni, bf, m0)) { 1514eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 1; 15150b96ef63SAdrian Chadd bf->bf_state.bfs_need_seqno = 1; 1516eb6f0de0SAdrian Chadd } 1517eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(txq); 15180b96ef63SAdrian Chadd } else { 15190b96ef63SAdrian Chadd /* No AMPDU TX, we've been assigned a sequence number. */ 15200b96ef63SAdrian Chadd if (IEEE80211_QOS_HAS_SEQ(wh)) { 15210b96ef63SAdrian Chadd bf->bf_state.bfs_seqno_assigned = 1; 152212be5b9cSAdrian Chadd /* XXX we should store the frag+seqno in bfs_seqno */ 15230b96ef63SAdrian Chadd bf->bf_state.bfs_seqno = 15240b96ef63SAdrian Chadd M_SEQNO_GET(m0) << IEEE80211_SEQ_SEQ_SHIFT; 15250b96ef63SAdrian Chadd } 1526c1782ce0SAdrian Chadd } 1527c1782ce0SAdrian Chadd 1528eb6f0de0SAdrian Chadd /* 1529eb6f0de0SAdrian Chadd * If needed, the sequence number has been assigned. 1530eb6f0de0SAdrian Chadd * Squirrel it away somewhere easy to get to. 1531eb6f0de0SAdrian Chadd */ 15320b96ef63SAdrian Chadd //bf->bf_state.bfs_seqno = M_SEQNO_GET(m0) << IEEE80211_SEQ_SEQ_SHIFT; 1533b8e788a5SAdrian Chadd 1534eb6f0de0SAdrian Chadd /* Is ampdu pending? fetch the seqno and print it out */ 1535eb6f0de0SAdrian Chadd if (is_ampdu_pending) 1536eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 1537eb6f0de0SAdrian Chadd "%s: tid %d: ampdu pending, seqno %d\n", 1538eb6f0de0SAdrian Chadd __func__, tid, M_SEQNO_GET(m0)); 1539eb6f0de0SAdrian Chadd 1540eb6f0de0SAdrian Chadd /* This also sets up the DMA map */ 1541b43facbfSAdrian Chadd r = ath_tx_normal_setup(sc, ni, bf, m0, txq); 1542eb6f0de0SAdrian Chadd 1543eb6f0de0SAdrian Chadd if (r != 0) 1544eb6f0de0SAdrian Chadd return r; 1545eb6f0de0SAdrian Chadd 1546eb6f0de0SAdrian Chadd /* At this point m0 could have changed! */ 1547eb6f0de0SAdrian Chadd m0 = bf->bf_m; 1548eb6f0de0SAdrian Chadd 15490b96ef63SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 15500b96ef63SAdrian Chadd "%s: DONE: bf=%p, tid=%d, ac=%d, is_ampdu=%d, dobaw=%d, seqno=%d\n", 15510b96ef63SAdrian Chadd __func__, bf, tid, pri, is_ampdu, bf->bf_state.bfs_dobaw, M_SEQNO_GET(m0)); 15520b96ef63SAdrian Chadd 1553eb6f0de0SAdrian Chadd #if 1 1554eb6f0de0SAdrian Chadd /* 1555eb6f0de0SAdrian Chadd * If it's a multicast frame, do a direct-dispatch to the 1556eb6f0de0SAdrian Chadd * destination hardware queue. Don't bother software 1557eb6f0de0SAdrian Chadd * queuing it. 1558eb6f0de0SAdrian Chadd */ 1559eb6f0de0SAdrian Chadd /* 1560eb6f0de0SAdrian Chadd * If it's a BAR frame, do a direct dispatch to the 1561eb6f0de0SAdrian Chadd * destination hardware queue. Don't bother software 1562eb6f0de0SAdrian Chadd * queuing it, as the TID will now be paused. 1563eb6f0de0SAdrian Chadd * Sending a BAR frame can occur from the net80211 txa timer 1564eb6f0de0SAdrian Chadd * (ie, retries) or from the ath txtask (completion call.) 1565eb6f0de0SAdrian Chadd * It queues directly to hardware because the TID is paused 1566eb6f0de0SAdrian Chadd * at this point (and won't be unpaused until the BAR has 1567eb6f0de0SAdrian Chadd * either been TXed successfully or max retries has been 1568eb6f0de0SAdrian Chadd * reached.) 1569eb6f0de0SAdrian Chadd */ 1570eb6f0de0SAdrian Chadd if (txq == &avp->av_mcastq) { 15710b96ef63SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 15720b96ef63SAdrian Chadd "%s: bf=%p: mcastq: TX'ing\n", __func__, bf); 1573eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(txq); 1574eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, txq, bf); 1575eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(txq); 1576eb6f0de0SAdrian Chadd } else if (type == IEEE80211_FC0_TYPE_CTL && 1577eb6f0de0SAdrian Chadd subtype == IEEE80211_FC0_SUBTYPE_BAR) { 1578eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 1579eb6f0de0SAdrian Chadd "%s: BAR: TX'ing direct\n", __func__); 1580eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(txq); 1581eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, txq, bf); 1582eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(txq); 1583eb6f0de0SAdrian Chadd } else { 1584eb6f0de0SAdrian Chadd /* add to software queue */ 15850b96ef63SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 15860b96ef63SAdrian Chadd "%s: bf=%p: swq: TX'ing\n", __func__, bf); 1587eb6f0de0SAdrian Chadd ath_tx_swq(sc, ni, txq, bf); 1588eb6f0de0SAdrian Chadd } 1589eb6f0de0SAdrian Chadd #else 1590eb6f0de0SAdrian Chadd /* 1591eb6f0de0SAdrian Chadd * For now, since there's no software queue, 1592eb6f0de0SAdrian Chadd * direct-dispatch to the hardware. 1593eb6f0de0SAdrian Chadd */ 1594eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(txq); 1595eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, txq, bf); 1596eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(txq); 1597eb6f0de0SAdrian Chadd #endif 1598eb6f0de0SAdrian Chadd 1599b8e788a5SAdrian Chadd return 0; 1600b8e788a5SAdrian Chadd } 1601b8e788a5SAdrian Chadd 1602b8e788a5SAdrian Chadd static int 1603b8e788a5SAdrian Chadd ath_tx_raw_start(struct ath_softc *sc, struct ieee80211_node *ni, 1604b8e788a5SAdrian Chadd struct ath_buf *bf, struct mbuf *m0, 1605b8e788a5SAdrian Chadd const struct ieee80211_bpf_params *params) 1606b8e788a5SAdrian Chadd { 1607b8e788a5SAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 1608b8e788a5SAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 1609b8e788a5SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 1610b8e788a5SAdrian Chadd struct ieee80211vap *vap = ni->ni_vap; 1611b8e788a5SAdrian Chadd int error, ismcast, ismrr; 1612b8e788a5SAdrian Chadd int keyix, hdrlen, pktlen, try0, txantenna; 1613eb6f0de0SAdrian Chadd u_int8_t rix, txrate; 1614b8e788a5SAdrian Chadd struct ieee80211_frame *wh; 1615eb6f0de0SAdrian Chadd u_int flags; 1616b8e788a5SAdrian Chadd HAL_PKT_TYPE atype; 1617b8e788a5SAdrian Chadd const HAL_RATE_TABLE *rt; 1618b8e788a5SAdrian Chadd struct ath_desc *ds; 1619b8e788a5SAdrian Chadd u_int pri; 1620eb6f0de0SAdrian Chadd int o_tid = -1; 1621eb6f0de0SAdrian Chadd int do_override; 1622b8e788a5SAdrian Chadd 1623b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1624b8e788a5SAdrian Chadd ismcast = IEEE80211_IS_MULTICAST(wh->i_addr1); 1625b8e788a5SAdrian Chadd hdrlen = ieee80211_anyhdrsize(wh); 1626b8e788a5SAdrian Chadd /* 1627b8e788a5SAdrian Chadd * Packet length must not include any 1628b8e788a5SAdrian Chadd * pad bytes; deduct them here. 1629b8e788a5SAdrian Chadd */ 1630b8e788a5SAdrian Chadd /* XXX honor IEEE80211_BPF_DATAPAD */ 1631b8e788a5SAdrian Chadd pktlen = m0->m_pkthdr.len - (hdrlen & 3) + IEEE80211_CRC_LEN; 1632b8e788a5SAdrian Chadd 1633eb6f0de0SAdrian Chadd 1634eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: ismcast=%d\n", 1635eb6f0de0SAdrian Chadd __func__, ismcast); 1636eb6f0de0SAdrian Chadd 163781a82688SAdrian Chadd /* Handle encryption twiddling if needed */ 1638eb6f0de0SAdrian Chadd if (! ath_tx_tag_crypto(sc, ni, 1639eb6f0de0SAdrian Chadd m0, params->ibp_flags & IEEE80211_BPF_CRYPTO, 0, 1640eb6f0de0SAdrian Chadd &hdrlen, &pktlen, &keyix)) { 1641b8e788a5SAdrian Chadd ath_freetx(m0); 1642b8e788a5SAdrian Chadd return EIO; 1643b8e788a5SAdrian Chadd } 1644b8e788a5SAdrian Chadd /* packet header may have moved, reset our local pointer */ 1645b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1646b8e788a5SAdrian Chadd 1647eb6f0de0SAdrian Chadd /* Do the generic frame setup */ 1648eb6f0de0SAdrian Chadd /* XXX should just bzero the bf_state? */ 1649eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 1650eb6f0de0SAdrian Chadd 1651b8e788a5SAdrian Chadd error = ath_tx_dmasetup(sc, bf, m0); 1652b8e788a5SAdrian Chadd if (error != 0) 1653b8e788a5SAdrian Chadd return error; 1654b8e788a5SAdrian Chadd m0 = bf->bf_m; /* NB: may have changed */ 1655b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1656b8e788a5SAdrian Chadd bf->bf_node = ni; /* NB: held reference */ 1657b8e788a5SAdrian Chadd 1658b8e788a5SAdrian Chadd flags = HAL_TXDESC_CLRDMASK; /* XXX needed for crypto errs */ 1659b8e788a5SAdrian Chadd flags |= HAL_TXDESC_INTREQ; /* force interrupt */ 1660b8e788a5SAdrian Chadd if (params->ibp_flags & IEEE80211_BPF_RTS) 1661b8e788a5SAdrian Chadd flags |= HAL_TXDESC_RTSENA; 1662eb6f0de0SAdrian Chadd else if (params->ibp_flags & IEEE80211_BPF_CTS) { 1663eb6f0de0SAdrian Chadd /* XXX assume 11g/11n protection? */ 1664eb6f0de0SAdrian Chadd bf->bf_state.bfs_doprot = 1; 1665b8e788a5SAdrian Chadd flags |= HAL_TXDESC_CTSENA; 1666eb6f0de0SAdrian Chadd } 1667b8e788a5SAdrian Chadd /* XXX leave ismcast to injector? */ 1668b8e788a5SAdrian Chadd if ((params->ibp_flags & IEEE80211_BPF_NOACK) || ismcast) 1669b8e788a5SAdrian Chadd flags |= HAL_TXDESC_NOACK; 1670b8e788a5SAdrian Chadd 1671b8e788a5SAdrian Chadd rt = sc->sc_currates; 1672b8e788a5SAdrian Chadd KASSERT(rt != NULL, ("no rate table, mode %u", sc->sc_curmode)); 1673b8e788a5SAdrian Chadd rix = ath_tx_findrix(sc, params->ibp_rate0); 1674b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 1675b8e788a5SAdrian Chadd if (params->ibp_flags & IEEE80211_BPF_SHORTPRE) 1676b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 1677b8e788a5SAdrian Chadd sc->sc_txrix = rix; 1678b8e788a5SAdrian Chadd try0 = params->ibp_try0; 1679b8e788a5SAdrian Chadd ismrr = (params->ibp_try1 != 0); 1680b8e788a5SAdrian Chadd txantenna = params->ibp_pri >> 2; 1681b8e788a5SAdrian Chadd if (txantenna == 0) /* XXX? */ 1682b8e788a5SAdrian Chadd txantenna = sc->sc_txantenna; 168379f02dbfSAdrian Chadd 168479f02dbfSAdrian Chadd /* 1685eb6f0de0SAdrian Chadd * Since ctsrate is fixed, store it away for later 1686eb6f0de0SAdrian Chadd * use when the descriptor fields are being set. 168779f02dbfSAdrian Chadd */ 1688eb6f0de0SAdrian Chadd if (flags & (HAL_TXDESC_RTSENA|HAL_TXDESC_CTSENA)) 1689eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate0 = params->ibp_ctsrate; 169079f02dbfSAdrian Chadd 1691b8e788a5SAdrian Chadd pri = params->ibp_pri & 3; 1692eb6f0de0SAdrian Chadd /* Override pri if the frame isn't a QoS one */ 1693eb6f0de0SAdrian Chadd if (! IEEE80211_QOS_HAS_SEQ(wh)) 1694eb6f0de0SAdrian Chadd pri = ath_tx_getac(sc, m0); 1695eb6f0de0SAdrian Chadd 1696b8e788a5SAdrian Chadd /* 1697b8e788a5SAdrian Chadd * NB: we mark all packets as type PSPOLL so the h/w won't 1698b8e788a5SAdrian Chadd * set the sequence number, duration, etc. 1699b8e788a5SAdrian Chadd */ 1700b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_PSPOLL; 1701b8e788a5SAdrian Chadd 1702b8e788a5SAdrian Chadd if (IFF_DUMPPKTS(sc, ATH_DEBUG_XMIT)) 1703b8e788a5SAdrian Chadd ieee80211_dump_pkt(ic, mtod(m0, caddr_t), m0->m_len, 1704b8e788a5SAdrian Chadd sc->sc_hwmap[rix].ieeerate, -1); 1705b8e788a5SAdrian Chadd 1706b8e788a5SAdrian Chadd if (ieee80211_radiotap_active_vap(vap)) { 1707b8e788a5SAdrian Chadd u_int64_t tsf = ath_hal_gettsf64(ah); 1708b8e788a5SAdrian Chadd 1709b8e788a5SAdrian Chadd sc->sc_tx_th.wt_tsf = htole64(tsf); 1710b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags = sc->sc_hwmap[rix].txflags; 1711b8e788a5SAdrian Chadd if (wh->i_fc[1] & IEEE80211_FC1_WEP) 1712b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_WEP; 1713b8e788a5SAdrian Chadd if (m0->m_flags & M_FRAG) 1714b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_FRAG; 1715b8e788a5SAdrian Chadd sc->sc_tx_th.wt_rate = sc->sc_hwmap[rix].ieeerate; 1716b8e788a5SAdrian Chadd sc->sc_tx_th.wt_txpower = ni->ni_txpower; 1717b8e788a5SAdrian Chadd sc->sc_tx_th.wt_antenna = sc->sc_txantenna; 1718b8e788a5SAdrian Chadd 1719b8e788a5SAdrian Chadd ieee80211_radiotap_tx(vap, m0); 1720b8e788a5SAdrian Chadd } 1721b8e788a5SAdrian Chadd 1722b8e788a5SAdrian Chadd /* 1723b8e788a5SAdrian Chadd * Formulate first tx descriptor with tx controls. 1724b8e788a5SAdrian Chadd */ 1725b8e788a5SAdrian Chadd ds = bf->bf_desc; 1726b8e788a5SAdrian Chadd /* XXX check return value? */ 1727eb6f0de0SAdrian Chadd 1728eb6f0de0SAdrian Chadd /* Store the decided rate index values away */ 1729eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen = pktlen; 1730eb6f0de0SAdrian Chadd bf->bf_state.bfs_hdrlen = hdrlen; 1731eb6f0de0SAdrian Chadd bf->bf_state.bfs_atype = atype; 1732eb6f0de0SAdrian Chadd bf->bf_state.bfs_txpower = params->ibp_power; 1733eb6f0de0SAdrian Chadd bf->bf_state.bfs_txrate0 = txrate; 1734eb6f0de0SAdrian Chadd bf->bf_state.bfs_try0 = try0; 1735eb6f0de0SAdrian Chadd bf->bf_state.bfs_keyix = keyix; 1736eb6f0de0SAdrian Chadd bf->bf_state.bfs_txantenna = txantenna; 1737875a9451SAdrian Chadd bf->bf_state.bfs_txflags = flags; 1738eb6f0de0SAdrian Chadd bf->bf_state.bfs_shpream = 1739eb6f0de0SAdrian Chadd !! (params->ibp_flags & IEEE80211_BPF_SHORTPRE); 1740b8e788a5SAdrian Chadd 1741eb6f0de0SAdrian Chadd /* XXX this should be done in ath_tx_setrate() */ 1742eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate = 0; 1743eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsduration = 0; 1744eb6f0de0SAdrian Chadd bf->bf_state.bfs_ismrr = ismrr; 1745eb6f0de0SAdrian Chadd 1746eb6f0de0SAdrian Chadd /* Blank the legacy rate array */ 1747eb6f0de0SAdrian Chadd bzero(&bf->bf_state.bfs_rc, sizeof(bf->bf_state.bfs_rc)); 1748eb6f0de0SAdrian Chadd 1749eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].rix = 1750eb6f0de0SAdrian Chadd ath_tx_findrix(sc, params->ibp_rate0); 1751eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].tries = try0; 1752eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].ratecode = txrate; 1753c1782ce0SAdrian Chadd 1754c1782ce0SAdrian Chadd if (ismrr) { 1755eb6f0de0SAdrian Chadd int rix; 1756c1782ce0SAdrian Chadd 1757b8e788a5SAdrian Chadd rix = ath_tx_findrix(sc, params->ibp_rate1); 1758eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[1].rix = rix; 1759eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[1].tries = params->ibp_try1; 1760c1782ce0SAdrian Chadd 1761eb6f0de0SAdrian Chadd rix = ath_tx_findrix(sc, params->ibp_rate2); 1762eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[2].rix = rix; 1763eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[2].tries = params->ibp_try2; 1764eb6f0de0SAdrian Chadd 1765eb6f0de0SAdrian Chadd rix = ath_tx_findrix(sc, params->ibp_rate3); 1766eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[3].rix = rix; 1767eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[3].tries = params->ibp_try3; 1768c1782ce0SAdrian Chadd } 1769eb6f0de0SAdrian Chadd /* 1770eb6f0de0SAdrian Chadd * All the required rate control decisions have been made; 1771eb6f0de0SAdrian Chadd * fill in the rc flags. 1772eb6f0de0SAdrian Chadd */ 1773eb6f0de0SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 1774b8e788a5SAdrian Chadd 1775b8e788a5SAdrian Chadd /* NB: no buffered multicast in power save support */ 1776eb6f0de0SAdrian Chadd 1777eb6f0de0SAdrian Chadd /* XXX If it's an ADDBA, override the correct queue */ 1778eb6f0de0SAdrian Chadd do_override = ath_tx_action_frame_override_queue(sc, ni, m0, &o_tid); 1779eb6f0de0SAdrian Chadd 1780eb6f0de0SAdrian Chadd /* Map ADDBA to the correct priority */ 1781eb6f0de0SAdrian Chadd if (do_override) { 1782eb6f0de0SAdrian Chadd #if 0 1783eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 1784eb6f0de0SAdrian Chadd "%s: overriding tid %d pri %d -> %d\n", 1785eb6f0de0SAdrian Chadd __func__, o_tid, pri, TID_TO_WME_AC(o_tid)); 1786eb6f0de0SAdrian Chadd #endif 1787eb6f0de0SAdrian Chadd pri = TID_TO_WME_AC(o_tid); 1788eb6f0de0SAdrian Chadd } 1789eb6f0de0SAdrian Chadd 1790eb6f0de0SAdrian Chadd /* 1791eb6f0de0SAdrian Chadd * If we're overiding the ADDBA destination, dump directly 1792eb6f0de0SAdrian Chadd * into the hardware queue, right after any pending 1793eb6f0de0SAdrian Chadd * frames to that node are. 1794eb6f0de0SAdrian Chadd */ 1795eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: dooverride=%d\n", 1796eb6f0de0SAdrian Chadd __func__, do_override); 1797eb6f0de0SAdrian Chadd 1798eb6f0de0SAdrian Chadd if (do_override) { 1799eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[pri]); 1800eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, sc->sc_ac2q[pri], bf); 1801eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[pri]); 1802eb6f0de0SAdrian Chadd } else { 1803eb6f0de0SAdrian Chadd /* Queue to software queue */ 1804eb6f0de0SAdrian Chadd ath_tx_swq(sc, ni, sc->sc_ac2q[pri], bf); 1805eb6f0de0SAdrian Chadd } 1806eb6f0de0SAdrian Chadd 1807b8e788a5SAdrian Chadd return 0; 1808b8e788a5SAdrian Chadd } 1809b8e788a5SAdrian Chadd 1810eb6f0de0SAdrian Chadd /* 1811eb6f0de0SAdrian Chadd * Send a raw frame. 1812eb6f0de0SAdrian Chadd * 1813eb6f0de0SAdrian Chadd * This can be called by net80211. 1814eb6f0de0SAdrian Chadd */ 1815b8e788a5SAdrian Chadd int 1816b8e788a5SAdrian Chadd ath_raw_xmit(struct ieee80211_node *ni, struct mbuf *m, 1817b8e788a5SAdrian Chadd const struct ieee80211_bpf_params *params) 1818b8e788a5SAdrian Chadd { 1819b8e788a5SAdrian Chadd struct ieee80211com *ic = ni->ni_ic; 1820b8e788a5SAdrian Chadd struct ifnet *ifp = ic->ic_ifp; 1821b8e788a5SAdrian Chadd struct ath_softc *sc = ifp->if_softc; 1822b8e788a5SAdrian Chadd struct ath_buf *bf; 18239c85ff91SAdrian Chadd struct ieee80211_frame *wh = mtod(m, struct ieee80211_frame *); 18249c85ff91SAdrian Chadd int error = 0; 1825b8e788a5SAdrian Chadd 1826ef27340cSAdrian Chadd ATH_PCU_LOCK(sc); 1827ef27340cSAdrian Chadd if (sc->sc_inreset_cnt > 0) { 1828ef27340cSAdrian Chadd device_printf(sc->sc_dev, "%s: sc_inreset_cnt > 0; bailing\n", 1829ef27340cSAdrian Chadd __func__); 1830ef27340cSAdrian Chadd error = EIO; 1831ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 1832ef27340cSAdrian Chadd goto bad0; 1833ef27340cSAdrian Chadd } 1834ef27340cSAdrian Chadd sc->sc_txstart_cnt++; 1835ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 1836ef27340cSAdrian Chadd 1837b8e788a5SAdrian Chadd if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0 || sc->sc_invalid) { 1838b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, "%s: discard frame, %s", __func__, 1839b8e788a5SAdrian Chadd (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0 ? 1840b8e788a5SAdrian Chadd "!running" : "invalid"); 1841b8e788a5SAdrian Chadd m_freem(m); 1842b8e788a5SAdrian Chadd error = ENETDOWN; 1843b8e788a5SAdrian Chadd goto bad; 1844b8e788a5SAdrian Chadd } 18459c85ff91SAdrian Chadd 18469c85ff91SAdrian Chadd /* 18479c85ff91SAdrian Chadd * Enforce how deep the multicast queue can grow. 18489c85ff91SAdrian Chadd * 18499c85ff91SAdrian Chadd * XXX duplicated in ath_tx_start(). 18509c85ff91SAdrian Chadd */ 18519c85ff91SAdrian Chadd if (IEEE80211_IS_MULTICAST(wh->i_addr1)) { 18529c85ff91SAdrian Chadd ATH_TXQ_LOCK(sc->sc_cabq); 18539c85ff91SAdrian Chadd 1854b09e37a1SAdrian Chadd if (sc->sc_cabq->axq_depth > sc->sc_txq_mcastq_maxdepth) { 18559c85ff91SAdrian Chadd sc->sc_stats.ast_tx_mcastq_overflow++; 18569c85ff91SAdrian Chadd error = ENOBUFS; 18579c85ff91SAdrian Chadd } 18589c85ff91SAdrian Chadd 18599c85ff91SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_cabq); 18609c85ff91SAdrian Chadd 18619c85ff91SAdrian Chadd if (error != 0) { 18629c85ff91SAdrian Chadd m_freem(m); 18639c85ff91SAdrian Chadd goto bad; 18649c85ff91SAdrian Chadd } 18659c85ff91SAdrian Chadd } 18669c85ff91SAdrian Chadd 1867b8e788a5SAdrian Chadd /* 1868b8e788a5SAdrian Chadd * Grab a TX buffer and associated resources. 1869b8e788a5SAdrian Chadd */ 1870b8e788a5SAdrian Chadd bf = ath_getbuf(sc); 1871b8e788a5SAdrian Chadd if (bf == NULL) { 1872b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_nobuf++; 1873b8e788a5SAdrian Chadd m_freem(m); 1874b8e788a5SAdrian Chadd error = ENOBUFS; 1875b8e788a5SAdrian Chadd goto bad; 1876b8e788a5SAdrian Chadd } 1877b8e788a5SAdrian Chadd 1878b8e788a5SAdrian Chadd if (params == NULL) { 1879b8e788a5SAdrian Chadd /* 1880b8e788a5SAdrian Chadd * Legacy path; interpret frame contents to decide 1881b8e788a5SAdrian Chadd * precisely how to send the frame. 1882b8e788a5SAdrian Chadd */ 1883b8e788a5SAdrian Chadd if (ath_tx_start(sc, ni, bf, m)) { 1884b8e788a5SAdrian Chadd error = EIO; /* XXX */ 1885b8e788a5SAdrian Chadd goto bad2; 1886b8e788a5SAdrian Chadd } 1887b8e788a5SAdrian Chadd } else { 1888b8e788a5SAdrian Chadd /* 1889b8e788a5SAdrian Chadd * Caller supplied explicit parameters to use in 1890b8e788a5SAdrian Chadd * sending the frame. 1891b8e788a5SAdrian Chadd */ 1892b8e788a5SAdrian Chadd if (ath_tx_raw_start(sc, ni, bf, m, params)) { 1893b8e788a5SAdrian Chadd error = EIO; /* XXX */ 1894b8e788a5SAdrian Chadd goto bad2; 1895b8e788a5SAdrian Chadd } 1896b8e788a5SAdrian Chadd } 1897b8e788a5SAdrian Chadd sc->sc_wd_timer = 5; 1898b8e788a5SAdrian Chadd ifp->if_opackets++; 1899b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_raw++; 1900b8e788a5SAdrian Chadd 1901ef27340cSAdrian Chadd ATH_PCU_LOCK(sc); 1902ef27340cSAdrian Chadd sc->sc_txstart_cnt--; 1903ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 1904ef27340cSAdrian Chadd 1905b8e788a5SAdrian Chadd return 0; 1906b8e788a5SAdrian Chadd bad2: 1907b8e788a5SAdrian Chadd ATH_TXBUF_LOCK(sc); 19086b349e5aSAdrian Chadd TAILQ_INSERT_HEAD(&sc->sc_txbuf, bf, bf_list); 1909b8e788a5SAdrian Chadd ATH_TXBUF_UNLOCK(sc); 1910b8e788a5SAdrian Chadd bad: 1911ef27340cSAdrian Chadd ATH_PCU_LOCK(sc); 1912ef27340cSAdrian Chadd sc->sc_txstart_cnt--; 1913ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 1914ef27340cSAdrian Chadd bad0: 1915b8e788a5SAdrian Chadd ifp->if_oerrors++; 1916b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_raw_fail++; 1917b8e788a5SAdrian Chadd ieee80211_free_node(ni); 1918ef27340cSAdrian Chadd 1919b8e788a5SAdrian Chadd return error; 1920b8e788a5SAdrian Chadd } 1921eb6f0de0SAdrian Chadd 1922eb6f0de0SAdrian Chadd /* Some helper functions */ 1923eb6f0de0SAdrian Chadd 1924eb6f0de0SAdrian Chadd /* 1925eb6f0de0SAdrian Chadd * ADDBA (and potentially others) need to be placed in the same 1926eb6f0de0SAdrian Chadd * hardware queue as the TID/node it's relating to. This is so 1927eb6f0de0SAdrian Chadd * it goes out after any pending non-aggregate frames to the 1928eb6f0de0SAdrian Chadd * same node/TID. 1929eb6f0de0SAdrian Chadd * 1930eb6f0de0SAdrian Chadd * If this isn't done, the ADDBA can go out before the frames 1931eb6f0de0SAdrian Chadd * queued in hardware. Even though these frames have a sequence 1932eb6f0de0SAdrian Chadd * number -earlier- than the ADDBA can be transmitted (but 1933eb6f0de0SAdrian Chadd * no frames whose sequence numbers are after the ADDBA should 1934eb6f0de0SAdrian Chadd * be!) they'll arrive after the ADDBA - and the receiving end 1935eb6f0de0SAdrian Chadd * will simply drop them as being out of the BAW. 1936eb6f0de0SAdrian Chadd * 1937eb6f0de0SAdrian Chadd * The frames can't be appended to the TID software queue - it'll 1938eb6f0de0SAdrian Chadd * never be sent out. So these frames have to be directly 1939eb6f0de0SAdrian Chadd * dispatched to the hardware, rather than queued in software. 1940eb6f0de0SAdrian Chadd * So if this function returns true, the TXQ has to be 1941eb6f0de0SAdrian Chadd * overridden and it has to be directly dispatched. 1942eb6f0de0SAdrian Chadd * 1943eb6f0de0SAdrian Chadd * It's a dirty hack, but someone's gotta do it. 1944eb6f0de0SAdrian Chadd */ 1945eb6f0de0SAdrian Chadd 1946eb6f0de0SAdrian Chadd /* 1947eb6f0de0SAdrian Chadd * XXX doesn't belong here! 1948eb6f0de0SAdrian Chadd */ 1949eb6f0de0SAdrian Chadd static int 1950eb6f0de0SAdrian Chadd ieee80211_is_action(struct ieee80211_frame *wh) 1951eb6f0de0SAdrian Chadd { 1952eb6f0de0SAdrian Chadd /* Type: Management frame? */ 1953eb6f0de0SAdrian Chadd if ((wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) != 1954eb6f0de0SAdrian Chadd IEEE80211_FC0_TYPE_MGT) 1955eb6f0de0SAdrian Chadd return 0; 1956eb6f0de0SAdrian Chadd 1957eb6f0de0SAdrian Chadd /* Subtype: Action frame? */ 1958eb6f0de0SAdrian Chadd if ((wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK) != 1959eb6f0de0SAdrian Chadd IEEE80211_FC0_SUBTYPE_ACTION) 1960eb6f0de0SAdrian Chadd return 0; 1961eb6f0de0SAdrian Chadd 1962eb6f0de0SAdrian Chadd return 1; 1963eb6f0de0SAdrian Chadd } 1964eb6f0de0SAdrian Chadd 1965eb6f0de0SAdrian Chadd #define MS(_v, _f) (((_v) & _f) >> _f##_S) 1966eb6f0de0SAdrian Chadd /* 1967eb6f0de0SAdrian Chadd * Return an alternate TID for ADDBA request frames. 1968eb6f0de0SAdrian Chadd * 1969eb6f0de0SAdrian Chadd * Yes, this likely should be done in the net80211 layer. 1970eb6f0de0SAdrian Chadd */ 1971eb6f0de0SAdrian Chadd static int 1972eb6f0de0SAdrian Chadd ath_tx_action_frame_override_queue(struct ath_softc *sc, 1973eb6f0de0SAdrian Chadd struct ieee80211_node *ni, 1974eb6f0de0SAdrian Chadd struct mbuf *m0, int *tid) 1975eb6f0de0SAdrian Chadd { 1976eb6f0de0SAdrian Chadd struct ieee80211_frame *wh = mtod(m0, struct ieee80211_frame *); 1977eb6f0de0SAdrian Chadd struct ieee80211_action_ba_addbarequest *ia; 1978eb6f0de0SAdrian Chadd uint8_t *frm; 1979eb6f0de0SAdrian Chadd uint16_t baparamset; 1980eb6f0de0SAdrian Chadd 1981eb6f0de0SAdrian Chadd /* Not action frame? Bail */ 1982eb6f0de0SAdrian Chadd if (! ieee80211_is_action(wh)) 1983eb6f0de0SAdrian Chadd return 0; 1984eb6f0de0SAdrian Chadd 1985eb6f0de0SAdrian Chadd /* XXX Not needed for frames we send? */ 1986eb6f0de0SAdrian Chadd #if 0 1987eb6f0de0SAdrian Chadd /* Correct length? */ 1988eb6f0de0SAdrian Chadd if (! ieee80211_parse_action(ni, m)) 1989eb6f0de0SAdrian Chadd return 0; 1990eb6f0de0SAdrian Chadd #endif 1991eb6f0de0SAdrian Chadd 1992eb6f0de0SAdrian Chadd /* Extract out action frame */ 1993eb6f0de0SAdrian Chadd frm = (u_int8_t *)&wh[1]; 1994eb6f0de0SAdrian Chadd ia = (struct ieee80211_action_ba_addbarequest *) frm; 1995eb6f0de0SAdrian Chadd 1996eb6f0de0SAdrian Chadd /* Not ADDBA? Bail */ 1997eb6f0de0SAdrian Chadd if (ia->rq_header.ia_category != IEEE80211_ACTION_CAT_BA) 1998eb6f0de0SAdrian Chadd return 0; 1999eb6f0de0SAdrian Chadd if (ia->rq_header.ia_action != IEEE80211_ACTION_BA_ADDBA_REQUEST) 2000eb6f0de0SAdrian Chadd return 0; 2001eb6f0de0SAdrian Chadd 2002eb6f0de0SAdrian Chadd /* Extract TID, return it */ 2003eb6f0de0SAdrian Chadd baparamset = le16toh(ia->rq_baparamset); 2004eb6f0de0SAdrian Chadd *tid = (int) MS(baparamset, IEEE80211_BAPS_TID); 2005eb6f0de0SAdrian Chadd 2006eb6f0de0SAdrian Chadd return 1; 2007eb6f0de0SAdrian Chadd } 2008eb6f0de0SAdrian Chadd #undef MS 2009eb6f0de0SAdrian Chadd 2010eb6f0de0SAdrian Chadd /* Per-node software queue operations */ 2011eb6f0de0SAdrian Chadd 2012eb6f0de0SAdrian Chadd /* 2013eb6f0de0SAdrian Chadd * Add the current packet to the given BAW. 2014eb6f0de0SAdrian Chadd * It is assumed that the current packet 2015eb6f0de0SAdrian Chadd * 2016eb6f0de0SAdrian Chadd * + fits inside the BAW; 2017eb6f0de0SAdrian Chadd * + already has had a sequence number allocated. 2018eb6f0de0SAdrian Chadd * 2019eb6f0de0SAdrian Chadd * Since the BAW status may be modified by both the ath task and 2020eb6f0de0SAdrian Chadd * the net80211/ifnet contexts, the TID must be locked. 2021eb6f0de0SAdrian Chadd */ 2022eb6f0de0SAdrian Chadd void 2023eb6f0de0SAdrian Chadd ath_tx_addto_baw(struct ath_softc *sc, struct ath_node *an, 2024eb6f0de0SAdrian Chadd struct ath_tid *tid, struct ath_buf *bf) 2025eb6f0de0SAdrian Chadd { 2026eb6f0de0SAdrian Chadd int index, cindex; 2027eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 2028eb6f0de0SAdrian Chadd 2029eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 2030eb6f0de0SAdrian Chadd 2031eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_isretried) 2032eb6f0de0SAdrian Chadd return; 2033eb6f0de0SAdrian Chadd 20340b96ef63SAdrian Chadd /* 20350b96ef63SAdrian Chadd * If this occurs we're in a lot of trouble. We should try to 20360b96ef63SAdrian Chadd * recover from this without the session hanging? 20370b96ef63SAdrian Chadd */ 20380b96ef63SAdrian Chadd if (! bf->bf_state.bfs_seqno_assigned) { 20390b96ef63SAdrian Chadd device_printf(sc->sc_dev, 20400b96ef63SAdrian Chadd "%s: bf=%p, seqno_assigned is 0?!\n", __func__, bf); 20410b96ef63SAdrian Chadd return; 20420b96ef63SAdrian Chadd } 20430b96ef63SAdrian Chadd 2044eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 2045eb6f0de0SAdrian Chadd 2046eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_addedbaw) 2047eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 20480b96ef63SAdrian Chadd "%s: re-added? bf=%p, tid=%d, seqno %d; window %d:%d; " 2049d4365d16SAdrian Chadd "baw head=%d tail=%d\n", 20500b96ef63SAdrian Chadd __func__, bf, tid->tid, SEQNO(bf->bf_state.bfs_seqno), 2051d4365d16SAdrian Chadd tap->txa_start, tap->txa_wnd, tid->baw_head, 2052d4365d16SAdrian Chadd tid->baw_tail); 2053eb6f0de0SAdrian Chadd 2054eb6f0de0SAdrian Chadd /* 20550b96ef63SAdrian Chadd * Verify that the given sequence number is not outside of the 20560b96ef63SAdrian Chadd * BAW. Complain loudly if that's the case. 20570b96ef63SAdrian Chadd */ 20580b96ef63SAdrian Chadd if (! BAW_WITHIN(tap->txa_start, tap->txa_wnd, 20590b96ef63SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno))) { 20600b96ef63SAdrian Chadd device_printf(sc->sc_dev, 20610b96ef63SAdrian Chadd "%s: bf=%p: outside of BAW?? tid=%d, seqno %d; window %d:%d; " 20620b96ef63SAdrian Chadd "baw head=%d tail=%d\n", 20630b96ef63SAdrian Chadd __func__, bf, tid->tid, SEQNO(bf->bf_state.bfs_seqno), 20640b96ef63SAdrian Chadd tap->txa_start, tap->txa_wnd, tid->baw_head, 20650b96ef63SAdrian Chadd tid->baw_tail); 20660b96ef63SAdrian Chadd 20670b96ef63SAdrian Chadd } 20680b96ef63SAdrian Chadd 20690b96ef63SAdrian Chadd /* 2070eb6f0de0SAdrian Chadd * ni->ni_txseqs[] is the currently allocated seqno. 2071eb6f0de0SAdrian Chadd * the txa state contains the current baw start. 2072eb6f0de0SAdrian Chadd */ 2073eb6f0de0SAdrian Chadd index = ATH_BA_INDEX(tap->txa_start, SEQNO(bf->bf_state.bfs_seqno)); 2074eb6f0de0SAdrian Chadd cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1); 2075eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAW, 20760b96ef63SAdrian Chadd "%s: bf=%p, tid=%d, seqno %d; window %d:%d; index=%d cindex=%d " 2077d4365d16SAdrian Chadd "baw head=%d tail=%d\n", 20780b96ef63SAdrian Chadd __func__, bf, tid->tid, SEQNO(bf->bf_state.bfs_seqno), 2079d4365d16SAdrian Chadd tap->txa_start, tap->txa_wnd, index, cindex, tid->baw_head, 2080d4365d16SAdrian Chadd tid->baw_tail); 2081eb6f0de0SAdrian Chadd 2082eb6f0de0SAdrian Chadd 2083eb6f0de0SAdrian Chadd #if 0 2084eb6f0de0SAdrian Chadd assert(tid->tx_buf[cindex] == NULL); 2085eb6f0de0SAdrian Chadd #endif 2086eb6f0de0SAdrian Chadd if (tid->tx_buf[cindex] != NULL) { 2087eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 2088eb6f0de0SAdrian Chadd "%s: ba packet dup (index=%d, cindex=%d, " 2089eb6f0de0SAdrian Chadd "head=%d, tail=%d)\n", 2090eb6f0de0SAdrian Chadd __func__, index, cindex, tid->baw_head, tid->baw_tail); 2091eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 2092eb6f0de0SAdrian Chadd "%s: BA bf: %p; seqno=%d ; new bf: %p; seqno=%d\n", 2093eb6f0de0SAdrian Chadd __func__, 2094eb6f0de0SAdrian Chadd tid->tx_buf[cindex], 2095eb6f0de0SAdrian Chadd SEQNO(tid->tx_buf[cindex]->bf_state.bfs_seqno), 2096eb6f0de0SAdrian Chadd bf, 2097eb6f0de0SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno) 2098eb6f0de0SAdrian Chadd ); 2099eb6f0de0SAdrian Chadd } 2100eb6f0de0SAdrian Chadd tid->tx_buf[cindex] = bf; 2101eb6f0de0SAdrian Chadd 2102d4365d16SAdrian Chadd if (index >= ((tid->baw_tail - tid->baw_head) & 2103d4365d16SAdrian Chadd (ATH_TID_MAX_BUFS - 1))) { 2104eb6f0de0SAdrian Chadd tid->baw_tail = cindex; 2105eb6f0de0SAdrian Chadd INCR(tid->baw_tail, ATH_TID_MAX_BUFS); 2106eb6f0de0SAdrian Chadd } 2107eb6f0de0SAdrian Chadd } 2108eb6f0de0SAdrian Chadd 2109eb6f0de0SAdrian Chadd /* 211038962489SAdrian Chadd * Flip the BAW buffer entry over from the existing one to the new one. 211138962489SAdrian Chadd * 211238962489SAdrian Chadd * When software retransmitting a (sub-)frame, it is entirely possible that 211338962489SAdrian Chadd * the frame ath_buf is marked as BUSY and can't be immediately reused. 211438962489SAdrian Chadd * In that instance the buffer is cloned and the new buffer is used for 211538962489SAdrian Chadd * retransmit. We thus need to update the ath_buf slot in the BAW buf 211638962489SAdrian Chadd * tracking array to maintain consistency. 211738962489SAdrian Chadd */ 211838962489SAdrian Chadd static void 211938962489SAdrian Chadd ath_tx_switch_baw_buf(struct ath_softc *sc, struct ath_node *an, 212038962489SAdrian Chadd struct ath_tid *tid, struct ath_buf *old_bf, struct ath_buf *new_bf) 212138962489SAdrian Chadd { 212238962489SAdrian Chadd int index, cindex; 212338962489SAdrian Chadd struct ieee80211_tx_ampdu *tap; 212438962489SAdrian Chadd int seqno = SEQNO(old_bf->bf_state.bfs_seqno); 212538962489SAdrian Chadd 212638962489SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 212738962489SAdrian Chadd 212838962489SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 212938962489SAdrian Chadd index = ATH_BA_INDEX(tap->txa_start, seqno); 213038962489SAdrian Chadd cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1); 213138962489SAdrian Chadd 213238962489SAdrian Chadd /* 213338962489SAdrian Chadd * Just warn for now; if it happens then we should find out 213438962489SAdrian Chadd * about it. It's highly likely the aggregation session will 213538962489SAdrian Chadd * soon hang. 213638962489SAdrian Chadd */ 213738962489SAdrian Chadd if (old_bf->bf_state.bfs_seqno != new_bf->bf_state.bfs_seqno) { 213838962489SAdrian Chadd device_printf(sc->sc_dev, "%s: retransmitted buffer" 213938962489SAdrian Chadd " has mismatching seqno's, BA session may hang.\n", 214038962489SAdrian Chadd __func__); 214138962489SAdrian Chadd device_printf(sc->sc_dev, "%s: old seqno=%d, new_seqno=%d\n", 214238962489SAdrian Chadd __func__, 214338962489SAdrian Chadd old_bf->bf_state.bfs_seqno, 214438962489SAdrian Chadd new_bf->bf_state.bfs_seqno); 214538962489SAdrian Chadd } 214638962489SAdrian Chadd 214738962489SAdrian Chadd if (tid->tx_buf[cindex] != old_bf) { 214838962489SAdrian Chadd device_printf(sc->sc_dev, "%s: ath_buf pointer incorrect; " 214938962489SAdrian Chadd " has m BA session may hang.\n", 215038962489SAdrian Chadd __func__); 215138962489SAdrian Chadd device_printf(sc->sc_dev, "%s: old bf=%p, new bf=%p\n", 215238962489SAdrian Chadd __func__, 215338962489SAdrian Chadd old_bf, new_bf); 215438962489SAdrian Chadd } 215538962489SAdrian Chadd 215638962489SAdrian Chadd tid->tx_buf[cindex] = new_bf; 215738962489SAdrian Chadd } 215838962489SAdrian Chadd 215938962489SAdrian Chadd /* 2160eb6f0de0SAdrian Chadd * seq_start - left edge of BAW 2161eb6f0de0SAdrian Chadd * seq_next - current/next sequence number to allocate 2162eb6f0de0SAdrian Chadd * 2163eb6f0de0SAdrian Chadd * Since the BAW status may be modified by both the ath task and 2164eb6f0de0SAdrian Chadd * the net80211/ifnet contexts, the TID must be locked. 2165eb6f0de0SAdrian Chadd */ 2166eb6f0de0SAdrian Chadd static void 2167eb6f0de0SAdrian Chadd ath_tx_update_baw(struct ath_softc *sc, struct ath_node *an, 2168eb6f0de0SAdrian Chadd struct ath_tid *tid, const struct ath_buf *bf) 2169eb6f0de0SAdrian Chadd { 2170eb6f0de0SAdrian Chadd int index, cindex; 2171eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 2172eb6f0de0SAdrian Chadd int seqno = SEQNO(bf->bf_state.bfs_seqno); 2173eb6f0de0SAdrian Chadd 2174eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 2175eb6f0de0SAdrian Chadd 2176eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 2177eb6f0de0SAdrian Chadd index = ATH_BA_INDEX(tap->txa_start, seqno); 2178eb6f0de0SAdrian Chadd cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1); 2179eb6f0de0SAdrian Chadd 2180eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAW, 21810b96ef63SAdrian Chadd "%s: bf=%p: tid=%d, baw=%d:%d, seqno=%d, index=%d, cindex=%d, " 2182d4365d16SAdrian Chadd "baw head=%d, tail=%d\n", 21830b96ef63SAdrian Chadd __func__, bf, tid->tid, tap->txa_start, tap->txa_wnd, seqno, index, 2184eb6f0de0SAdrian Chadd cindex, tid->baw_head, tid->baw_tail); 2185eb6f0de0SAdrian Chadd 2186eb6f0de0SAdrian Chadd /* 2187eb6f0de0SAdrian Chadd * If this occurs then we have a big problem - something else 2188eb6f0de0SAdrian Chadd * has slid tap->txa_start along without updating the BAW 2189eb6f0de0SAdrian Chadd * tracking start/end pointers. Thus the TX BAW state is now 2190eb6f0de0SAdrian Chadd * completely busted. 2191eb6f0de0SAdrian Chadd * 2192eb6f0de0SAdrian Chadd * But for now, since I haven't yet fixed TDMA and buffer cloning, 2193eb6f0de0SAdrian Chadd * it's quite possible that a cloned buffer is making its way 2194eb6f0de0SAdrian Chadd * here and causing it to fire off. Disable TDMA for now. 2195eb6f0de0SAdrian Chadd */ 2196eb6f0de0SAdrian Chadd if (tid->tx_buf[cindex] != bf) { 2197eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 2198eb6f0de0SAdrian Chadd "%s: comp bf=%p, seq=%d; slot bf=%p, seqno=%d\n", 2199eb6f0de0SAdrian Chadd __func__, 2200eb6f0de0SAdrian Chadd bf, SEQNO(bf->bf_state.bfs_seqno), 2201eb6f0de0SAdrian Chadd tid->tx_buf[cindex], 2202eb6f0de0SAdrian Chadd SEQNO(tid->tx_buf[cindex]->bf_state.bfs_seqno)); 2203eb6f0de0SAdrian Chadd } 2204eb6f0de0SAdrian Chadd 2205eb6f0de0SAdrian Chadd tid->tx_buf[cindex] = NULL; 2206eb6f0de0SAdrian Chadd 2207d4365d16SAdrian Chadd while (tid->baw_head != tid->baw_tail && 2208d4365d16SAdrian Chadd !tid->tx_buf[tid->baw_head]) { 2209eb6f0de0SAdrian Chadd INCR(tap->txa_start, IEEE80211_SEQ_RANGE); 2210eb6f0de0SAdrian Chadd INCR(tid->baw_head, ATH_TID_MAX_BUFS); 2211eb6f0de0SAdrian Chadd } 2212d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAW, 2213d4365d16SAdrian Chadd "%s: baw is now %d:%d, baw head=%d\n", 2214eb6f0de0SAdrian Chadd __func__, tap->txa_start, tap->txa_wnd, tid->baw_head); 2215eb6f0de0SAdrian Chadd } 2216eb6f0de0SAdrian Chadd 2217eb6f0de0SAdrian Chadd /* 2218eb6f0de0SAdrian Chadd * Mark the current node/TID as ready to TX. 2219eb6f0de0SAdrian Chadd * 2220eb6f0de0SAdrian Chadd * This is done to make it easy for the software scheduler to 2221eb6f0de0SAdrian Chadd * find which nodes have data to send. 2222eb6f0de0SAdrian Chadd * 2223eb6f0de0SAdrian Chadd * The TXQ lock must be held. 2224eb6f0de0SAdrian Chadd */ 2225eb6f0de0SAdrian Chadd static void 2226eb6f0de0SAdrian Chadd ath_tx_tid_sched(struct ath_softc *sc, struct ath_tid *tid) 2227eb6f0de0SAdrian Chadd { 2228eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 2229eb6f0de0SAdrian Chadd 2230eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 2231eb6f0de0SAdrian Chadd 2232eb6f0de0SAdrian Chadd if (tid->paused) 2233eb6f0de0SAdrian Chadd return; /* paused, can't schedule yet */ 2234eb6f0de0SAdrian Chadd 2235eb6f0de0SAdrian Chadd if (tid->sched) 2236eb6f0de0SAdrian Chadd return; /* already scheduled */ 2237eb6f0de0SAdrian Chadd 2238eb6f0de0SAdrian Chadd tid->sched = 1; 2239eb6f0de0SAdrian Chadd 2240eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&txq->axq_tidq, tid, axq_qelem); 2241eb6f0de0SAdrian Chadd } 2242eb6f0de0SAdrian Chadd 2243eb6f0de0SAdrian Chadd /* 2244eb6f0de0SAdrian Chadd * Mark the current node as no longer needing to be polled for 2245eb6f0de0SAdrian Chadd * TX packets. 2246eb6f0de0SAdrian Chadd * 2247eb6f0de0SAdrian Chadd * The TXQ lock must be held. 2248eb6f0de0SAdrian Chadd */ 2249eb6f0de0SAdrian Chadd static void 2250eb6f0de0SAdrian Chadd ath_tx_tid_unsched(struct ath_softc *sc, struct ath_tid *tid) 2251eb6f0de0SAdrian Chadd { 2252eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 2253eb6f0de0SAdrian Chadd 2254eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 2255eb6f0de0SAdrian Chadd 2256eb6f0de0SAdrian Chadd if (tid->sched == 0) 2257eb6f0de0SAdrian Chadd return; 2258eb6f0de0SAdrian Chadd 2259eb6f0de0SAdrian Chadd tid->sched = 0; 2260eb6f0de0SAdrian Chadd TAILQ_REMOVE(&txq->axq_tidq, tid, axq_qelem); 2261eb6f0de0SAdrian Chadd } 2262eb6f0de0SAdrian Chadd 2263eb6f0de0SAdrian Chadd /* 22640b96ef63SAdrian Chadd * Return whether a sequence number is actually required. 22650b96ef63SAdrian Chadd * 22660b96ef63SAdrian Chadd * A sequence number must only be allocated at the time that a frame 22670b96ef63SAdrian Chadd * is considered for addition to the BAW/aggregate and being TXed. 22680b96ef63SAdrian Chadd * The sequence number must not be allocated before the frame 22690b96ef63SAdrian Chadd * is added to the BAW (protected by the same lock instance) 22700b96ef63SAdrian Chadd * otherwise a the multi-entrant TX path may result in a later seqno 22710b96ef63SAdrian Chadd * being added to the BAW first. The subsequent addition of the 22720b96ef63SAdrian Chadd * earlier seqno would then not go into the BAW as it's now outside 22730b96ef63SAdrian Chadd * of said BAW. 22740b96ef63SAdrian Chadd * 22750b96ef63SAdrian Chadd * This routine is used by ath_tx_start() to mark whether the frame 22760b96ef63SAdrian Chadd * should get a sequence number before adding it to the BAW. 22770b96ef63SAdrian Chadd * 22780b96ef63SAdrian Chadd * Then the actual aggregate TX routines will check whether this 22790b96ef63SAdrian Chadd * flag is set and if the frame needs to go into the BAW, it'll 22800b96ef63SAdrian Chadd * have a sequence number allocated for it. 22810b96ef63SAdrian Chadd */ 22820b96ef63SAdrian Chadd static int 22830b96ef63SAdrian Chadd ath_tx_seqno_required(struct ath_softc *sc, struct ieee80211_node *ni, 22840b96ef63SAdrian Chadd struct ath_buf *bf, struct mbuf *m0) 22850b96ef63SAdrian Chadd { 22860b96ef63SAdrian Chadd const struct ieee80211_frame *wh; 22870b96ef63SAdrian Chadd uint8_t subtype; 22880b96ef63SAdrian Chadd 22890b96ef63SAdrian Chadd wh = mtod(m0, const struct ieee80211_frame *); 22900b96ef63SAdrian Chadd subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK; 22910b96ef63SAdrian Chadd 22920b96ef63SAdrian Chadd /* XXX assert txq lock */ 22930b96ef63SAdrian Chadd /* XXX assert ampdu is set */ 22940b96ef63SAdrian Chadd 22950b96ef63SAdrian Chadd return ((IEEE80211_QOS_HAS_SEQ(wh) && 22960b96ef63SAdrian Chadd subtype != IEEE80211_FC0_SUBTYPE_QOS_NULL)); 22970b96ef63SAdrian Chadd } 22980b96ef63SAdrian Chadd 22990b96ef63SAdrian Chadd /* 2300eb6f0de0SAdrian Chadd * Assign a sequence number manually to the given frame. 2301eb6f0de0SAdrian Chadd * 2302eb6f0de0SAdrian Chadd * This should only be called for A-MPDU TX frames. 23030b96ef63SAdrian Chadd * 23040b96ef63SAdrian Chadd * If this is called after the initial frame setup, make sure you've flushed 23050b96ef63SAdrian Chadd * the DMA map or you'll risk sending stale data to the NIC. This routine 23060b96ef63SAdrian Chadd * updates the actual frame contents with the relevant seqno. 2307eb6f0de0SAdrian Chadd */ 23080b96ef63SAdrian Chadd int 2309eb6f0de0SAdrian Chadd ath_tx_tid_seqno_assign(struct ath_softc *sc, struct ieee80211_node *ni, 2310eb6f0de0SAdrian Chadd struct ath_buf *bf, struct mbuf *m0) 2311eb6f0de0SAdrian Chadd { 2312eb6f0de0SAdrian Chadd struct ieee80211_frame *wh; 2313eb6f0de0SAdrian Chadd int tid, pri; 2314eb6f0de0SAdrian Chadd ieee80211_seq seqno; 2315eb6f0de0SAdrian Chadd uint8_t subtype; 2316eb6f0de0SAdrian Chadd 2317eb6f0de0SAdrian Chadd /* TID lookup */ 2318eb6f0de0SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 2319eb6f0de0SAdrian Chadd pri = M_WME_GETAC(m0); /* honor classification */ 2320eb6f0de0SAdrian Chadd tid = WME_AC_TO_TID(pri); 23210b96ef63SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 23220b96ef63SAdrian Chadd "%s: bf=%p, pri=%d, tid=%d, qos has seq=%d\n", 23230b96ef63SAdrian Chadd __func__, bf, pri, tid, IEEE80211_QOS_HAS_SEQ(wh)); 23240b96ef63SAdrian Chadd 23250b96ef63SAdrian Chadd if (! bf->bf_state.bfs_need_seqno) { 23260b96ef63SAdrian Chadd device_printf(sc->sc_dev, "%s: bf=%p: need_seqno not set?!\n", 23270b96ef63SAdrian Chadd __func__, bf); 23280b96ef63SAdrian Chadd return -1; 23290b96ef63SAdrian Chadd } 23300b96ef63SAdrian Chadd /* XXX check for bfs_need_seqno? */ 23310b96ef63SAdrian Chadd if (bf->bf_state.bfs_seqno_assigned) { 23320b96ef63SAdrian Chadd device_printf(sc->sc_dev, 23330b96ef63SAdrian Chadd "%s: bf=%p: seqno already assigned (%d)?!\n", 23340b96ef63SAdrian Chadd __func__, bf, SEQNO(bf->bf_state.bfs_seqno)); 23350b96ef63SAdrian Chadd return bf->bf_state.bfs_seqno >> IEEE80211_SEQ_SEQ_SHIFT; 23360b96ef63SAdrian Chadd } 2337eb6f0de0SAdrian Chadd 2338eb6f0de0SAdrian Chadd /* XXX Is it a control frame? Ignore */ 2339eb6f0de0SAdrian Chadd 2340eb6f0de0SAdrian Chadd /* Does the packet require a sequence number? */ 2341eb6f0de0SAdrian Chadd if (! IEEE80211_QOS_HAS_SEQ(wh)) 2342eb6f0de0SAdrian Chadd return -1; 2343eb6f0de0SAdrian Chadd 2344eb6f0de0SAdrian Chadd /* 2345eb6f0de0SAdrian Chadd * Is it a QOS NULL Data frame? Give it a sequence number from 2346eb6f0de0SAdrian Chadd * the default TID (IEEE80211_NONQOS_TID.) 2347eb6f0de0SAdrian Chadd * 2348eb6f0de0SAdrian Chadd * The RX path of everything I've looked at doesn't include the NULL 2349eb6f0de0SAdrian Chadd * data frame sequence number in the aggregation state updates, so 2350eb6f0de0SAdrian Chadd * assigning it a sequence number there will cause a BAW hole on the 2351eb6f0de0SAdrian Chadd * RX side. 2352eb6f0de0SAdrian Chadd */ 2353eb6f0de0SAdrian Chadd subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK; 2354eb6f0de0SAdrian Chadd if (subtype == IEEE80211_FC0_SUBTYPE_QOS_NULL) { 2355eb6f0de0SAdrian Chadd seqno = ni->ni_txseqs[IEEE80211_NONQOS_TID]; 2356eb6f0de0SAdrian Chadd INCR(ni->ni_txseqs[IEEE80211_NONQOS_TID], IEEE80211_SEQ_RANGE); 2357eb6f0de0SAdrian Chadd } else { 2358eb6f0de0SAdrian Chadd /* Manually assign sequence number */ 2359eb6f0de0SAdrian Chadd seqno = ni->ni_txseqs[tid]; 2360eb6f0de0SAdrian Chadd INCR(ni->ni_txseqs[tid], IEEE80211_SEQ_RANGE); 2361eb6f0de0SAdrian Chadd } 2362eb6f0de0SAdrian Chadd *(uint16_t *)&wh->i_seq[0] = htole16(seqno << IEEE80211_SEQ_SEQ_SHIFT); 2363eb6f0de0SAdrian Chadd M_SEQNO_SET(m0, seqno); 23640b96ef63SAdrian Chadd bf->bf_state.bfs_seqno = seqno << IEEE80211_SEQ_SEQ_SHIFT; 23650b96ef63SAdrian Chadd bf->bf_state.bfs_seqno_assigned = 1; 2366eb6f0de0SAdrian Chadd 2367eb6f0de0SAdrian Chadd /* Return so caller can do something with it if needed */ 23680b96ef63SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: bf=%p: -> seqno=%d\n", 23690b96ef63SAdrian Chadd __func__, 23700b96ef63SAdrian Chadd bf, 23710b96ef63SAdrian Chadd seqno); 2372eb6f0de0SAdrian Chadd return seqno; 2373eb6f0de0SAdrian Chadd } 2374eb6f0de0SAdrian Chadd 2375eb6f0de0SAdrian Chadd /* 2376eb6f0de0SAdrian Chadd * Attempt to direct dispatch an aggregate frame to hardware. 2377eb6f0de0SAdrian Chadd * If the frame is out of BAW, queue. 2378eb6f0de0SAdrian Chadd * Otherwise, schedule it as a single frame. 2379eb6f0de0SAdrian Chadd */ 2380eb6f0de0SAdrian Chadd static void 2381eb6f0de0SAdrian Chadd ath_tx_xmit_aggr(struct ath_softc *sc, struct ath_node *an, struct ath_buf *bf) 2382eb6f0de0SAdrian Chadd { 23830b96ef63SAdrian Chadd struct ieee80211_node *ni = &an->an_node; 2384eb6f0de0SAdrian Chadd struct ath_tid *tid = &an->an_tid[bf->bf_state.bfs_tid]; 2385eb6f0de0SAdrian Chadd struct ath_txq *txq = bf->bf_state.bfs_txq; 2386eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 2387eb6f0de0SAdrian Chadd 2388eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 2389eb6f0de0SAdrian Chadd 2390eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 2391eb6f0de0SAdrian Chadd 2392eb6f0de0SAdrian Chadd /* paused? queue */ 2393eb6f0de0SAdrian Chadd if (tid->paused) { 2394eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_TAIL(tid, bf, bf_list); 23950f04c5a2SAdrian Chadd /* XXX don't sched - we're paused! */ 2396eb6f0de0SAdrian Chadd return; 2397eb6f0de0SAdrian Chadd } 2398eb6f0de0SAdrian Chadd 23990b96ef63SAdrian Chadd /* 24000b96ef63SAdrian Chadd * TODO: If it's _before_ the BAW left edge, complain very loudly. 24010b96ef63SAdrian Chadd * This means something (else) has slid the left edge along 24020b96ef63SAdrian Chadd * before we got a chance to be TXed. 24030b96ef63SAdrian Chadd */ 24040b96ef63SAdrian Chadd 24050b96ef63SAdrian Chadd /* 24060b96ef63SAdrian Chadd * Is there space in this BAW for another frame? 24070b96ef63SAdrian Chadd * If not, don't bother trying to schedule it; just 24080b96ef63SAdrian Chadd * throw it back on the queue. 24090b96ef63SAdrian Chadd * 24100b96ef63SAdrian Chadd * If we allocate the sequence number before we add 24110b96ef63SAdrian Chadd * it to the BAW, we risk racing with another TX 24120b96ef63SAdrian Chadd * thread that gets in a frame into the BAW with 24130b96ef63SAdrian Chadd * seqno greater than ours. We'd then fail the 24140b96ef63SAdrian Chadd * below check and throw the frame on the tail of 24150b96ef63SAdrian Chadd * the queue. The sender would then have a hole. 24160b96ef63SAdrian Chadd * 24170b96ef63SAdrian Chadd * XXX again, we're protecting ni->ni_txseqs[tid] 24180b96ef63SAdrian Chadd * behind this hardware TXQ lock, like the rest of 24190b96ef63SAdrian Chadd * the TIDs that map to it. Ugh. 24200b96ef63SAdrian Chadd */ 24210b96ef63SAdrian Chadd if (bf->bf_state.bfs_dobaw) { 2422091e146cSAdrian Chadd ieee80211_seq seqno; 2423091e146cSAdrian Chadd 2424091e146cSAdrian Chadd /* 2425091e146cSAdrian Chadd * If the sequence number is allocated, use it. 2426091e146cSAdrian Chadd * Otherwise, use the sequence number we WOULD 2427091e146cSAdrian Chadd * allocate. 2428091e146cSAdrian Chadd */ 2429091e146cSAdrian Chadd if (bf->bf_state.bfs_seqno_assigned) 2430091e146cSAdrian Chadd seqno = SEQNO(bf->bf_state.bfs_seqno); 2431091e146cSAdrian Chadd else 2432091e146cSAdrian Chadd seqno = ni->ni_txseqs[bf->bf_state.bfs_tid]; 2433091e146cSAdrian Chadd 2434091e146cSAdrian Chadd /* 2435091e146cSAdrian Chadd * Check whether either the currently allocated 2436091e146cSAdrian Chadd * sequence number _OR_ the to-be allocated 2437091e146cSAdrian Chadd * sequence number is inside the BAW. 2438091e146cSAdrian Chadd */ 2439091e146cSAdrian Chadd if (! BAW_WITHIN(tap->txa_start, tap->txa_wnd, seqno)) { 24400b96ef63SAdrian Chadd ATH_TXQ_INSERT_TAIL(tid, bf, bf_list); 24410b96ef63SAdrian Chadd ath_tx_tid_sched(sc, tid); 24420b96ef63SAdrian Chadd return; 24430b96ef63SAdrian Chadd } 24440b96ef63SAdrian Chadd if (! bf->bf_state.bfs_seqno_assigned) { 2445091e146cSAdrian Chadd int seqno; 2446091e146cSAdrian Chadd 24470b96ef63SAdrian Chadd seqno = ath_tx_tid_seqno_assign(sc, ni, bf, bf->bf_m); 24480b96ef63SAdrian Chadd if (seqno < 0) { 24490b96ef63SAdrian Chadd device_printf(sc->sc_dev, 24500b96ef63SAdrian Chadd "%s: bf=%p, huh, seqno=-1?\n", 24510b96ef63SAdrian Chadd __func__, 24520b96ef63SAdrian Chadd bf); 24530b96ef63SAdrian Chadd /* XXX what can we even do here? */ 24540b96ef63SAdrian Chadd } 24550b96ef63SAdrian Chadd /* Flush seqno update to RAM */ 24560b96ef63SAdrian Chadd /* 24570b96ef63SAdrian Chadd * XXX This is required because the dmasetup 24580b96ef63SAdrian Chadd * XXX is done early rather than at dispatch 24590b96ef63SAdrian Chadd * XXX time. Ew, we should fix this! 24600b96ef63SAdrian Chadd */ 24610b96ef63SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, 24620b96ef63SAdrian Chadd BUS_DMASYNC_PREWRITE); 24630b96ef63SAdrian Chadd } 24640b96ef63SAdrian Chadd } 24650b96ef63SAdrian Chadd 2466eb6f0de0SAdrian Chadd /* outside baw? queue */ 2467eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw && 2468eb6f0de0SAdrian Chadd (! BAW_WITHIN(tap->txa_start, tap->txa_wnd, 2469eb6f0de0SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)))) { 24700b96ef63SAdrian Chadd device_printf(sc->sc_dev, 24710b96ef63SAdrian Chadd "%s: bf=%p, shouldn't be outside BAW now?!\n", 24720b96ef63SAdrian Chadd __func__, 24730b96ef63SAdrian Chadd bf); 2474eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_TAIL(tid, bf, bf_list); 2475eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, tid); 2476eb6f0de0SAdrian Chadd return; 2477eb6f0de0SAdrian Chadd } 2478eb6f0de0SAdrian Chadd 2479eb6f0de0SAdrian Chadd /* Direct dispatch to hardware */ 2480eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 2481e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 2482e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 2483eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 2484e2e4a2c2SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 2485eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 2486eb6f0de0SAdrian Chadd ath_tx_set_ratectrl(sc, bf->bf_node, bf); 2487eb6f0de0SAdrian Chadd ath_tx_chaindesclist(sc, bf); 2488eb6f0de0SAdrian Chadd 2489eb6f0de0SAdrian Chadd /* Statistics */ 2490eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_low_hwq_single_pkt++; 2491eb6f0de0SAdrian Chadd 2492eb6f0de0SAdrian Chadd /* Track per-TID hardware queue depth correctly */ 2493eb6f0de0SAdrian Chadd tid->hwq_depth++; 2494eb6f0de0SAdrian Chadd 2495eb6f0de0SAdrian Chadd /* Add to BAW */ 2496eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw) { 2497eb6f0de0SAdrian Chadd ath_tx_addto_baw(sc, an, tid, bf); 2498eb6f0de0SAdrian Chadd bf->bf_state.bfs_addedbaw = 1; 2499eb6f0de0SAdrian Chadd } 2500eb6f0de0SAdrian Chadd 2501eb6f0de0SAdrian Chadd /* Set completion handler, multi-frame aggregate or not */ 2502eb6f0de0SAdrian Chadd bf->bf_comp = ath_tx_aggr_comp; 2503eb6f0de0SAdrian Chadd 2504eb6f0de0SAdrian Chadd /* Hand off to hardware */ 2505eb6f0de0SAdrian Chadd ath_tx_handoff(sc, txq, bf); 2506eb6f0de0SAdrian Chadd } 2507eb6f0de0SAdrian Chadd 2508eb6f0de0SAdrian Chadd /* 2509eb6f0de0SAdrian Chadd * Attempt to send the packet. 2510eb6f0de0SAdrian Chadd * If the queue isn't busy, direct-dispatch. 2511eb6f0de0SAdrian Chadd * If the queue is busy enough, queue the given packet on the 2512eb6f0de0SAdrian Chadd * relevant software queue. 2513eb6f0de0SAdrian Chadd */ 2514eb6f0de0SAdrian Chadd void 2515eb6f0de0SAdrian Chadd ath_tx_swq(struct ath_softc *sc, struct ieee80211_node *ni, struct ath_txq *txq, 2516eb6f0de0SAdrian Chadd struct ath_buf *bf) 2517eb6f0de0SAdrian Chadd { 2518eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 2519eb6f0de0SAdrian Chadd struct ieee80211_frame *wh; 2520eb6f0de0SAdrian Chadd struct ath_tid *atid; 2521eb6f0de0SAdrian Chadd int pri, tid; 2522eb6f0de0SAdrian Chadd struct mbuf *m0 = bf->bf_m; 2523eb6f0de0SAdrian Chadd 2524eb6f0de0SAdrian Chadd /* Fetch the TID - non-QoS frames get assigned to TID 16 */ 2525eb6f0de0SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 2526eb6f0de0SAdrian Chadd pri = ath_tx_getac(sc, m0); 2527eb6f0de0SAdrian Chadd tid = ath_tx_gettid(sc, m0); 2528eb6f0de0SAdrian Chadd atid = &an->an_tid[tid]; 2529eb6f0de0SAdrian Chadd 25300b96ef63SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: bf=%p, pri=%d, tid=%d, qos=%d, seqno=%d\n", 25310b96ef63SAdrian Chadd __func__, bf, pri, tid, IEEE80211_QOS_HAS_SEQ(wh), SEQNO(bf->bf_state.bfs_seqno)); 2532eb6f0de0SAdrian Chadd 2533eb6f0de0SAdrian Chadd /* Set local packet state, used to queue packets to hardware */ 2534eb6f0de0SAdrian Chadd bf->bf_state.bfs_tid = tid; 2535eb6f0de0SAdrian Chadd bf->bf_state.bfs_txq = txq; 2536eb6f0de0SAdrian Chadd bf->bf_state.bfs_pri = pri; 2537eb6f0de0SAdrian Chadd 2538eb6f0de0SAdrian Chadd /* 2539eb6f0de0SAdrian Chadd * If the hardware queue isn't busy, queue it directly. 2540eb6f0de0SAdrian Chadd * If the hardware queue is busy, queue it. 2541eb6f0de0SAdrian Chadd * If the TID is paused or the traffic it outside BAW, software 2542eb6f0de0SAdrian Chadd * queue it. 2543eb6f0de0SAdrian Chadd */ 2544eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(txq); 2545eb6f0de0SAdrian Chadd if (atid->paused) { 2546eb6f0de0SAdrian Chadd /* TID is paused, queue */ 25470b96ef63SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: bf=%p: paused\n", __func__, bf); 2548eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_TAIL(atid, bf, bf_list); 2549eb6f0de0SAdrian Chadd } else if (ath_tx_ampdu_pending(sc, an, tid)) { 2550eb6f0de0SAdrian Chadd /* AMPDU pending; queue */ 25510b96ef63SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: bf=%p: pending\n", __func__, bf); 2552eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_TAIL(atid, bf, bf_list); 2553eb6f0de0SAdrian Chadd /* XXX sched? */ 2554eb6f0de0SAdrian Chadd } else if (ath_tx_ampdu_running(sc, an, tid)) { 2555eb6f0de0SAdrian Chadd /* AMPDU running, attempt direct dispatch if possible */ 2556d4365d16SAdrian Chadd if (txq->axq_depth < sc->sc_hwq_limit) { 2557d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 25580b96ef63SAdrian Chadd "%s: bf=%p: xmit_aggr\n", 25590b96ef63SAdrian Chadd __func__, bf); 25600b96ef63SAdrian Chadd ath_tx_xmit_aggr(sc, an, bf); 2561d4365d16SAdrian Chadd } else { 2562d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 25630b96ef63SAdrian Chadd "%s: bf=%p: ampdu; swq'ing\n", 25640b96ef63SAdrian Chadd __func__, bf); 2565eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_TAIL(atid, bf, bf_list); 2566eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, atid); 2567eb6f0de0SAdrian Chadd } 2568eb6f0de0SAdrian Chadd } else if (txq->axq_depth < sc->sc_hwq_limit) { 2569eb6f0de0SAdrian Chadd /* AMPDU not running, attempt direct dispatch */ 25700b96ef63SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: bf=%p: xmit_normal\n", __func__, bf); 2571eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, txq, bf); 2572eb6f0de0SAdrian Chadd } else { 2573eb6f0de0SAdrian Chadd /* Busy; queue */ 25740b96ef63SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: bf=%p: swq'ing\n", __func__, bf); 2575eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_TAIL(atid, bf, bf_list); 2576eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, atid); 2577eb6f0de0SAdrian Chadd } 2578eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(txq); 2579eb6f0de0SAdrian Chadd } 2580eb6f0de0SAdrian Chadd 2581eb6f0de0SAdrian Chadd /* 2582eb6f0de0SAdrian Chadd * Do the basic frame setup stuff that's required before the frame 2583eb6f0de0SAdrian Chadd * is added to a software queue. 2584eb6f0de0SAdrian Chadd * 2585eb6f0de0SAdrian Chadd * All frames get mostly the same treatment and it's done once. 2586eb6f0de0SAdrian Chadd * Retransmits fiddle with things like the rate control setup, 2587eb6f0de0SAdrian Chadd * setting the retransmit bit in the packet; doing relevant DMA/bus 2588eb6f0de0SAdrian Chadd * syncing and relinking it (back) into the hardware TX queue. 2589eb6f0de0SAdrian Chadd * 2590eb6f0de0SAdrian Chadd * Note that this may cause the mbuf to be reallocated, so 2591eb6f0de0SAdrian Chadd * m0 may not be valid. 2592eb6f0de0SAdrian Chadd */ 2593eb6f0de0SAdrian Chadd 2594eb6f0de0SAdrian Chadd 2595eb6f0de0SAdrian Chadd /* 2596eb6f0de0SAdrian Chadd * Configure the per-TID node state. 2597eb6f0de0SAdrian Chadd * 2598eb6f0de0SAdrian Chadd * This likely belongs in if_ath_node.c but I can't think of anywhere 2599eb6f0de0SAdrian Chadd * else to put it just yet. 2600eb6f0de0SAdrian Chadd * 2601eb6f0de0SAdrian Chadd * This sets up the SLISTs and the mutex as appropriate. 2602eb6f0de0SAdrian Chadd */ 2603eb6f0de0SAdrian Chadd void 2604eb6f0de0SAdrian Chadd ath_tx_tid_init(struct ath_softc *sc, struct ath_node *an) 2605eb6f0de0SAdrian Chadd { 2606eb6f0de0SAdrian Chadd int i, j; 2607eb6f0de0SAdrian Chadd struct ath_tid *atid; 2608eb6f0de0SAdrian Chadd 2609eb6f0de0SAdrian Chadd for (i = 0; i < IEEE80211_TID_SIZE; i++) { 2610eb6f0de0SAdrian Chadd atid = &an->an_tid[i]; 2611eb6f0de0SAdrian Chadd TAILQ_INIT(&atid->axq_q); 2612eb6f0de0SAdrian Chadd atid->tid = i; 2613eb6f0de0SAdrian Chadd atid->an = an; 2614eb6f0de0SAdrian Chadd for (j = 0; j < ATH_TID_MAX_BUFS; j++) 2615eb6f0de0SAdrian Chadd atid->tx_buf[j] = NULL; 2616eb6f0de0SAdrian Chadd atid->baw_head = atid->baw_tail = 0; 2617eb6f0de0SAdrian Chadd atid->paused = 0; 2618eb6f0de0SAdrian Chadd atid->sched = 0; 2619eb6f0de0SAdrian Chadd atid->hwq_depth = 0; 2620eb6f0de0SAdrian Chadd atid->cleanup_inprogress = 0; 2621eb6f0de0SAdrian Chadd if (i == IEEE80211_NONQOS_TID) 2622eb6f0de0SAdrian Chadd atid->ac = WME_AC_BE; 2623eb6f0de0SAdrian Chadd else 2624eb6f0de0SAdrian Chadd atid->ac = TID_TO_WME_AC(i); 2625eb6f0de0SAdrian Chadd } 2626eb6f0de0SAdrian Chadd } 2627eb6f0de0SAdrian Chadd 2628eb6f0de0SAdrian Chadd /* 2629eb6f0de0SAdrian Chadd * Pause the current TID. This stops packets from being transmitted 2630eb6f0de0SAdrian Chadd * on it. 2631eb6f0de0SAdrian Chadd * 2632eb6f0de0SAdrian Chadd * Since this is also called from upper layers as well as the driver, 2633eb6f0de0SAdrian Chadd * it will get the TID lock. 2634eb6f0de0SAdrian Chadd */ 2635eb6f0de0SAdrian Chadd static void 2636eb6f0de0SAdrian Chadd ath_tx_tid_pause(struct ath_softc *sc, struct ath_tid *tid) 2637eb6f0de0SAdrian Chadd { 263888b3d483SAdrian Chadd 263988b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 2640eb6f0de0SAdrian Chadd tid->paused++; 2641eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: paused = %d\n", 2642eb6f0de0SAdrian Chadd __func__, tid->paused); 2643eb6f0de0SAdrian Chadd } 2644eb6f0de0SAdrian Chadd 2645eb6f0de0SAdrian Chadd /* 2646eb6f0de0SAdrian Chadd * Unpause the current TID, and schedule it if needed. 2647eb6f0de0SAdrian Chadd */ 2648eb6f0de0SAdrian Chadd static void 2649eb6f0de0SAdrian Chadd ath_tx_tid_resume(struct ath_softc *sc, struct ath_tid *tid) 2650eb6f0de0SAdrian Chadd { 2651eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 2652eb6f0de0SAdrian Chadd 2653eb6f0de0SAdrian Chadd tid->paused--; 2654eb6f0de0SAdrian Chadd 2655eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: unpaused = %d\n", 2656eb6f0de0SAdrian Chadd __func__, tid->paused); 2657eb6f0de0SAdrian Chadd 2658eb6f0de0SAdrian Chadd if (tid->paused || tid->axq_depth == 0) { 2659eb6f0de0SAdrian Chadd return; 2660eb6f0de0SAdrian Chadd } 2661eb6f0de0SAdrian Chadd 2662eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, tid); 2663eb6f0de0SAdrian Chadd /* Punt some frames to the hardware if needed */ 266403e9308fSAdrian Chadd //ath_txq_sched(sc, sc->sc_ac2q[tid->ac]); 266503e9308fSAdrian Chadd taskqueue_enqueue(sc->sc_tq, &sc->sc_txqtask); 2666eb6f0de0SAdrian Chadd } 2667eb6f0de0SAdrian Chadd 2668eb6f0de0SAdrian Chadd /* 266988b3d483SAdrian Chadd * Suspend the queue because we need to TX a BAR. 267088b3d483SAdrian Chadd */ 267188b3d483SAdrian Chadd static void 267288b3d483SAdrian Chadd ath_tx_tid_bar_suspend(struct ath_softc *sc, struct ath_tid *tid) 267388b3d483SAdrian Chadd { 267488b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 267588b3d483SAdrian Chadd 26760e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, 2677*e60c4fc2SAdrian Chadd "%s: tid=%p, bar_wait=%d, bar_tx=%d, called\n", 267888b3d483SAdrian Chadd __func__, 2679*e60c4fc2SAdrian Chadd tid, 2680*e60c4fc2SAdrian Chadd tid->bar_wait, 2681*e60c4fc2SAdrian Chadd tid->bar_tx); 268288b3d483SAdrian Chadd 268388b3d483SAdrian Chadd /* We shouldn't be called when bar_tx is 1 */ 268488b3d483SAdrian Chadd if (tid->bar_tx) { 268588b3d483SAdrian Chadd device_printf(sc->sc_dev, "%s: bar_tx is 1?!\n", 268688b3d483SAdrian Chadd __func__); 268788b3d483SAdrian Chadd } 268888b3d483SAdrian Chadd 268988b3d483SAdrian Chadd /* If we've already been called, just be patient. */ 269088b3d483SAdrian Chadd if (tid->bar_wait) 269188b3d483SAdrian Chadd return; 269288b3d483SAdrian Chadd 269388b3d483SAdrian Chadd /* Wait! */ 269488b3d483SAdrian Chadd tid->bar_wait = 1; 269588b3d483SAdrian Chadd 269688b3d483SAdrian Chadd /* Only one pause, no matter how many frames fail */ 269788b3d483SAdrian Chadd ath_tx_tid_pause(sc, tid); 269888b3d483SAdrian Chadd } 269988b3d483SAdrian Chadd 270088b3d483SAdrian Chadd /* 270188b3d483SAdrian Chadd * We've finished with BAR handling - either we succeeded or 270288b3d483SAdrian Chadd * failed. Either way, unsuspend TX. 270388b3d483SAdrian Chadd */ 270488b3d483SAdrian Chadd static void 270588b3d483SAdrian Chadd ath_tx_tid_bar_unsuspend(struct ath_softc *sc, struct ath_tid *tid) 270688b3d483SAdrian Chadd { 270788b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 270888b3d483SAdrian Chadd 27090e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, 271088b3d483SAdrian Chadd "%s: tid=%p, called\n", 271188b3d483SAdrian Chadd __func__, 271288b3d483SAdrian Chadd tid); 271388b3d483SAdrian Chadd 271488b3d483SAdrian Chadd if (tid->bar_tx == 0 || tid->bar_wait == 0) { 271588b3d483SAdrian Chadd device_printf(sc->sc_dev, "%s: bar_tx=%d, bar_wait=%d: ?\n", 271688b3d483SAdrian Chadd __func__, tid->bar_tx, tid->bar_wait); 271788b3d483SAdrian Chadd } 271888b3d483SAdrian Chadd 271988b3d483SAdrian Chadd tid->bar_tx = tid->bar_wait = 0; 272088b3d483SAdrian Chadd ath_tx_tid_resume(sc, tid); 272188b3d483SAdrian Chadd } 272288b3d483SAdrian Chadd 272388b3d483SAdrian Chadd /* 272488b3d483SAdrian Chadd * Return whether we're ready to TX a BAR frame. 272588b3d483SAdrian Chadd * 272688b3d483SAdrian Chadd * Requires the TID lock be held. 272788b3d483SAdrian Chadd */ 272888b3d483SAdrian Chadd static int 272988b3d483SAdrian Chadd ath_tx_tid_bar_tx_ready(struct ath_softc *sc, struct ath_tid *tid) 273088b3d483SAdrian Chadd { 273188b3d483SAdrian Chadd 273288b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 273388b3d483SAdrian Chadd 273488b3d483SAdrian Chadd if (tid->bar_wait == 0 || tid->hwq_depth > 0) 273588b3d483SAdrian Chadd return (0); 273688b3d483SAdrian Chadd 27370e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, "%s: tid=%p (%d), bar ready\n", 27380e22ed0eSAdrian Chadd __func__, tid, tid->tid); 27390e22ed0eSAdrian Chadd 274088b3d483SAdrian Chadd return (1); 274188b3d483SAdrian Chadd } 274288b3d483SAdrian Chadd 274388b3d483SAdrian Chadd /* 274488b3d483SAdrian Chadd * Check whether the current TID is ready to have a BAR 274588b3d483SAdrian Chadd * TXed and if so, do the TX. 274688b3d483SAdrian Chadd * 274788b3d483SAdrian Chadd * Since the TID/TXQ lock can't be held during a call to 274888b3d483SAdrian Chadd * ieee80211_send_bar(), we have to do the dirty thing of unlocking it, 274988b3d483SAdrian Chadd * sending the BAR and locking it again. 275088b3d483SAdrian Chadd * 275188b3d483SAdrian Chadd * Eventually, the code to send the BAR should be broken out 275288b3d483SAdrian Chadd * from this routine so the lock doesn't have to be reacquired 275388b3d483SAdrian Chadd * just to be immediately dropped by the caller. 275488b3d483SAdrian Chadd */ 275588b3d483SAdrian Chadd static void 275688b3d483SAdrian Chadd ath_tx_tid_bar_tx(struct ath_softc *sc, struct ath_tid *tid) 275788b3d483SAdrian Chadd { 275888b3d483SAdrian Chadd struct ieee80211_tx_ampdu *tap; 275988b3d483SAdrian Chadd 276088b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 276188b3d483SAdrian Chadd 27620e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, 276388b3d483SAdrian Chadd "%s: tid=%p, called\n", 276488b3d483SAdrian Chadd __func__, 276588b3d483SAdrian Chadd tid); 276688b3d483SAdrian Chadd 276788b3d483SAdrian Chadd tap = ath_tx_get_tx_tid(tid->an, tid->tid); 276888b3d483SAdrian Chadd 276988b3d483SAdrian Chadd /* 277088b3d483SAdrian Chadd * This is an error condition! 277188b3d483SAdrian Chadd */ 277288b3d483SAdrian Chadd if (tid->bar_wait == 0 || tid->bar_tx == 1) { 277388b3d483SAdrian Chadd device_printf(sc->sc_dev, 277488b3d483SAdrian Chadd "%s: tid=%p, bar_tx=%d, bar_wait=%d: ?\n", 277588b3d483SAdrian Chadd __func__, 277688b3d483SAdrian Chadd tid, 277788b3d483SAdrian Chadd tid->bar_tx, 277888b3d483SAdrian Chadd tid->bar_wait); 277988b3d483SAdrian Chadd return; 278088b3d483SAdrian Chadd } 278188b3d483SAdrian Chadd 278288b3d483SAdrian Chadd /* Don't do anything if we still have pending frames */ 278388b3d483SAdrian Chadd if (tid->hwq_depth > 0) { 27840e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, 278588b3d483SAdrian Chadd "%s: tid=%p, hwq_depth=%d, waiting\n", 278688b3d483SAdrian Chadd __func__, 278788b3d483SAdrian Chadd tid, 278888b3d483SAdrian Chadd tid->hwq_depth); 278988b3d483SAdrian Chadd return; 279088b3d483SAdrian Chadd } 279188b3d483SAdrian Chadd 279288b3d483SAdrian Chadd /* We're now about to TX */ 279388b3d483SAdrian Chadd tid->bar_tx = 1; 279488b3d483SAdrian Chadd 279588b3d483SAdrian Chadd /* 279688b3d483SAdrian Chadd * Calculate new BAW left edge, now that all frames have either 279788b3d483SAdrian Chadd * succeeded or failed. 279888b3d483SAdrian Chadd * 279988b3d483SAdrian Chadd * XXX verify this is _actually_ the valid value to begin at! 280088b3d483SAdrian Chadd */ 28010e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, 280288b3d483SAdrian Chadd "%s: tid=%p, new BAW left edge=%d\n", 280388b3d483SAdrian Chadd __func__, 280488b3d483SAdrian Chadd tid, 280588b3d483SAdrian Chadd tap->txa_start); 280688b3d483SAdrian Chadd 280788b3d483SAdrian Chadd /* Try sending the BAR frame */ 280888b3d483SAdrian Chadd /* We can't hold the lock here! */ 280988b3d483SAdrian Chadd 281088b3d483SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[tid->ac]); 281188b3d483SAdrian Chadd if (ieee80211_send_bar(&tid->an->an_node, tap, tap->txa_start) == 0) { 281288b3d483SAdrian Chadd /* Success? Now we wait for notification that it's done */ 281388b3d483SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[tid->ac]); 281488b3d483SAdrian Chadd return; 281588b3d483SAdrian Chadd } 281688b3d483SAdrian Chadd 281788b3d483SAdrian Chadd /* Failure? For now, warn loudly and continue */ 281888b3d483SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[tid->ac]); 281988b3d483SAdrian Chadd device_printf(sc->sc_dev, "%s: tid=%p, failed to TX BAR, continue!\n", 282088b3d483SAdrian Chadd __func__, tid); 282188b3d483SAdrian Chadd ath_tx_tid_bar_unsuspend(sc, tid); 282288b3d483SAdrian Chadd } 282388b3d483SAdrian Chadd 282488b3d483SAdrian Chadd 282588b3d483SAdrian Chadd /* 2826eb6f0de0SAdrian Chadd * Free any packets currently pending in the software TX queue. 2827eb6f0de0SAdrian Chadd * 2828eb6f0de0SAdrian Chadd * This will be called when a node is being deleted. 2829eb6f0de0SAdrian Chadd * 2830eb6f0de0SAdrian Chadd * It can also be called on an active node during an interface 2831eb6f0de0SAdrian Chadd * reset or state transition. 2832eb6f0de0SAdrian Chadd * 2833eb6f0de0SAdrian Chadd * (From Linux/reference): 2834eb6f0de0SAdrian Chadd * 2835eb6f0de0SAdrian Chadd * TODO: For frame(s) that are in the retry state, we will reuse the 2836eb6f0de0SAdrian Chadd * sequence number(s) without setting the retry bit. The 2837eb6f0de0SAdrian Chadd * alternative is to give up on these and BAR the receiver's window 2838eb6f0de0SAdrian Chadd * forward. 2839eb6f0de0SAdrian Chadd */ 2840eb6f0de0SAdrian Chadd static void 2841d4365d16SAdrian Chadd ath_tx_tid_drain(struct ath_softc *sc, struct ath_node *an, 2842d4365d16SAdrian Chadd struct ath_tid *tid, ath_bufhead *bf_cq) 2843eb6f0de0SAdrian Chadd { 2844eb6f0de0SAdrian Chadd struct ath_buf *bf; 2845eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 2846eb6f0de0SAdrian Chadd struct ieee80211_node *ni = &an->an_node; 2847eb6f0de0SAdrian Chadd int t = 0; 2848eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 2849eb6f0de0SAdrian Chadd 2850eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 2851eb6f0de0SAdrian Chadd 2852eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 2853eb6f0de0SAdrian Chadd 2854eb6f0de0SAdrian Chadd /* Walk the queue, free frames */ 2855eb6f0de0SAdrian Chadd for (;;) { 2856eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&tid->axq_q); 2857eb6f0de0SAdrian Chadd if (bf == NULL) { 2858eb6f0de0SAdrian Chadd break; 2859eb6f0de0SAdrian Chadd } 2860eb6f0de0SAdrian Chadd 2861eb6f0de0SAdrian Chadd if (t == 0) { 2862eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 286312be5b9cSAdrian Chadd "%s: node %p: bf=%p: addbaw=%d, dobaw=%d, " 28640f04c5a2SAdrian Chadd "seqno_assign=%d, seqno_required=%d, seqno=%d, retry=%d\n", 286512be5b9cSAdrian Chadd __func__, ni, bf, 286612be5b9cSAdrian Chadd bf->bf_state.bfs_addedbaw, 286712be5b9cSAdrian Chadd bf->bf_state.bfs_dobaw, 286812be5b9cSAdrian Chadd bf->bf_state.bfs_need_seqno, 286912be5b9cSAdrian Chadd bf->bf_state.bfs_seqno_assigned, 28700f04c5a2SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno), 28710f04c5a2SAdrian Chadd bf->bf_state.bfs_retries); 28720f04c5a2SAdrian Chadd device_printf(sc->sc_dev, 28730e22ed0eSAdrian Chadd "%s: node %p: bf=%p: tid txq_depth=%d hwq_depth=%d, bar_wait=%d\n", 28740f04c5a2SAdrian Chadd __func__, ni, bf, 28750f04c5a2SAdrian Chadd tid->axq_depth, 28760e22ed0eSAdrian Chadd tid->hwq_depth, 28770e22ed0eSAdrian Chadd tid->bar_wait); 287812be5b9cSAdrian Chadd device_printf(sc->sc_dev, 28790b96ef63SAdrian Chadd "%s: node %p: bf=%p: tid %d: txq_depth=%d, " 2880eb6f0de0SAdrian Chadd "txq_aggr_depth=%d, sched=%d, paused=%d, " 2881d4365d16SAdrian Chadd "hwq_depth=%d, incomp=%d, baw_head=%d, " 2882d4365d16SAdrian Chadd "baw_tail=%d txa_start=%d, ni_txseqs=%d\n", 28830b96ef63SAdrian Chadd __func__, ni, bf, tid->tid, txq->axq_depth, 2884eb6f0de0SAdrian Chadd txq->axq_aggr_depth, tid->sched, tid->paused, 2885eb6f0de0SAdrian Chadd tid->hwq_depth, tid->incomp, tid->baw_head, 2886eb6f0de0SAdrian Chadd tid->baw_tail, tap == NULL ? -1 : tap->txa_start, 2887eb6f0de0SAdrian Chadd ni->ni_txseqs[tid->tid]); 2888c0711b97SAdrian Chadd 2889c0711b97SAdrian Chadd /* XXX Dump the frame, see what it is? */ 2890c0711b97SAdrian Chadd ieee80211_dump_pkt(ni->ni_ic, 2891c0711b97SAdrian Chadd mtod(bf->bf_m, const uint8_t *), 2892c0711b97SAdrian Chadd bf->bf_m->m_len, 0, -1); 2893c0711b97SAdrian Chadd 2894d743debcSAdrian Chadd t = 1; 2895eb6f0de0SAdrian Chadd } 2896eb6f0de0SAdrian Chadd 2897eb6f0de0SAdrian Chadd 2898eb6f0de0SAdrian Chadd /* 2899eb6f0de0SAdrian Chadd * If the current TID is running AMPDU, update 2900eb6f0de0SAdrian Chadd * the BAW. 2901eb6f0de0SAdrian Chadd */ 2902eb6f0de0SAdrian Chadd if (ath_tx_ampdu_running(sc, an, tid->tid) && 2903eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw) { 2904eb6f0de0SAdrian Chadd /* 2905eb6f0de0SAdrian Chadd * Only remove the frame from the BAW if it's 2906eb6f0de0SAdrian Chadd * been transmitted at least once; this means 2907eb6f0de0SAdrian Chadd * the frame was in the BAW to begin with. 2908eb6f0de0SAdrian Chadd */ 2909eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_retries > 0) { 2910eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, tid, bf); 2911eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 2912eb6f0de0SAdrian Chadd } 2913eb6f0de0SAdrian Chadd /* 2914eb6f0de0SAdrian Chadd * This has become a non-fatal error now 2915eb6f0de0SAdrian Chadd */ 2916eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 2917eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 2918eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 2919eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 2920eb6f0de0SAdrian Chadd } 2921eb6f0de0SAdrian Chadd ATH_TXQ_REMOVE(tid, bf, bf_list); 2922eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(bf_cq, bf, bf_list); 2923eb6f0de0SAdrian Chadd } 2924eb6f0de0SAdrian Chadd 2925eb6f0de0SAdrian Chadd /* 2926eb6f0de0SAdrian Chadd * Now that it's completed, grab the TID lock and update 2927eb6f0de0SAdrian Chadd * the sequence number and BAW window. 2928eb6f0de0SAdrian Chadd * Because sequence numbers have been assigned to frames 2929eb6f0de0SAdrian Chadd * that haven't been sent yet, it's entirely possible 2930eb6f0de0SAdrian Chadd * we'll be called with some pending frames that have not 2931eb6f0de0SAdrian Chadd * been transmitted. 2932eb6f0de0SAdrian Chadd * 2933eb6f0de0SAdrian Chadd * The cleaner solution is to do the sequence number allocation 2934eb6f0de0SAdrian Chadd * when the packet is first transmitted - and thus the "retries" 2935eb6f0de0SAdrian Chadd * check above would be enough to update the BAW/seqno. 2936eb6f0de0SAdrian Chadd */ 2937eb6f0de0SAdrian Chadd 2938eb6f0de0SAdrian Chadd /* But don't do it for non-QoS TIDs */ 2939eb6f0de0SAdrian Chadd if (tap) { 2940eb6f0de0SAdrian Chadd #if 0 2941eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 2942eb6f0de0SAdrian Chadd "%s: node %p: TID %d: sliding BAW left edge to %d\n", 2943eb6f0de0SAdrian Chadd __func__, an, tid->tid, tap->txa_start); 2944eb6f0de0SAdrian Chadd #endif 2945eb6f0de0SAdrian Chadd ni->ni_txseqs[tid->tid] = tap->txa_start; 2946eb6f0de0SAdrian Chadd tid->baw_tail = tid->baw_head; 2947eb6f0de0SAdrian Chadd } 2948eb6f0de0SAdrian Chadd } 2949eb6f0de0SAdrian Chadd 2950eb6f0de0SAdrian Chadd /* 2951eb6f0de0SAdrian Chadd * Flush all software queued packets for the given node. 2952eb6f0de0SAdrian Chadd * 2953eb6f0de0SAdrian Chadd * This occurs when a completion handler frees the last buffer 2954eb6f0de0SAdrian Chadd * for a node, and the node is thus freed. This causes the node 2955eb6f0de0SAdrian Chadd * to be cleaned up, which ends up calling ath_tx_node_flush. 2956eb6f0de0SAdrian Chadd */ 2957eb6f0de0SAdrian Chadd void 2958eb6f0de0SAdrian Chadd ath_tx_node_flush(struct ath_softc *sc, struct ath_node *an) 2959eb6f0de0SAdrian Chadd { 2960eb6f0de0SAdrian Chadd int tid; 2961eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 2962eb6f0de0SAdrian Chadd struct ath_buf *bf; 2963eb6f0de0SAdrian Chadd 2964eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_cq); 2965eb6f0de0SAdrian Chadd 2966eb6f0de0SAdrian Chadd for (tid = 0; tid < IEEE80211_TID_SIZE; tid++) { 2967eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 2968eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[atid->ac]; 2969eb6f0de0SAdrian Chadd 2970eb6f0de0SAdrian Chadd /* Remove this tid from the list of active tids */ 2971eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(txq); 2972eb6f0de0SAdrian Chadd ath_tx_tid_unsched(sc, atid); 2973eb6f0de0SAdrian Chadd 2974eb6f0de0SAdrian Chadd /* Free packets */ 2975eb6f0de0SAdrian Chadd ath_tx_tid_drain(sc, an, atid, &bf_cq); 2976eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(txq); 2977eb6f0de0SAdrian Chadd } 2978eb6f0de0SAdrian Chadd 2979eb6f0de0SAdrian Chadd /* Handle completed frames */ 2980eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 2981eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 2982eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 2983eb6f0de0SAdrian Chadd } 2984eb6f0de0SAdrian Chadd } 2985eb6f0de0SAdrian Chadd 2986eb6f0de0SAdrian Chadd /* 2987eb6f0de0SAdrian Chadd * Drain all the software TXQs currently with traffic queued. 2988eb6f0de0SAdrian Chadd */ 2989eb6f0de0SAdrian Chadd void 2990eb6f0de0SAdrian Chadd ath_tx_txq_drain(struct ath_softc *sc, struct ath_txq *txq) 2991eb6f0de0SAdrian Chadd { 2992eb6f0de0SAdrian Chadd struct ath_tid *tid; 2993eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 2994eb6f0de0SAdrian Chadd struct ath_buf *bf; 2995eb6f0de0SAdrian Chadd 2996eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_cq); 2997eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(txq); 2998eb6f0de0SAdrian Chadd 2999eb6f0de0SAdrian Chadd /* 3000eb6f0de0SAdrian Chadd * Iterate over all active tids for the given txq, 3001eb6f0de0SAdrian Chadd * flushing and unsched'ing them 3002eb6f0de0SAdrian Chadd */ 3003eb6f0de0SAdrian Chadd while (! TAILQ_EMPTY(&txq->axq_tidq)) { 3004eb6f0de0SAdrian Chadd tid = TAILQ_FIRST(&txq->axq_tidq); 3005eb6f0de0SAdrian Chadd ath_tx_tid_drain(sc, tid->an, tid, &bf_cq); 3006eb6f0de0SAdrian Chadd ath_tx_tid_unsched(sc, tid); 3007eb6f0de0SAdrian Chadd } 3008eb6f0de0SAdrian Chadd 3009eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(txq); 3010eb6f0de0SAdrian Chadd 3011eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 3012eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 3013eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 3014eb6f0de0SAdrian Chadd } 3015eb6f0de0SAdrian Chadd } 3016eb6f0de0SAdrian Chadd 3017eb6f0de0SAdrian Chadd /* 3018eb6f0de0SAdrian Chadd * Handle completion of non-aggregate session frames. 3019eb6f0de0SAdrian Chadd */ 3020eb6f0de0SAdrian Chadd void 3021eb6f0de0SAdrian Chadd ath_tx_normal_comp(struct ath_softc *sc, struct ath_buf *bf, int fail) 3022eb6f0de0SAdrian Chadd { 3023eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 3024eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3025eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 3026eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3027eb6f0de0SAdrian Chadd struct ath_tx_status *ts = &bf->bf_status.ds_txstat; 3028eb6f0de0SAdrian Chadd 3029eb6f0de0SAdrian Chadd /* The TID state is protected behind the TXQ lock */ 3030eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3031eb6f0de0SAdrian Chadd 3032eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: bf=%p: fail=%d, hwq_depth now %d\n", 3033eb6f0de0SAdrian Chadd __func__, bf, fail, atid->hwq_depth - 1); 3034eb6f0de0SAdrian Chadd 3035eb6f0de0SAdrian Chadd atid->hwq_depth--; 3036eb6f0de0SAdrian Chadd if (atid->hwq_depth < 0) 3037eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: hwq_depth < 0: %d\n", 3038eb6f0de0SAdrian Chadd __func__, atid->hwq_depth); 3039eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3040eb6f0de0SAdrian Chadd 3041eb6f0de0SAdrian Chadd /* 3042eb6f0de0SAdrian Chadd * punt to rate control if we're not being cleaned up 3043eb6f0de0SAdrian Chadd * during a hw queue drain and the frame wanted an ACK. 3044eb6f0de0SAdrian Chadd */ 3045875a9451SAdrian Chadd if (fail == 0 && ((bf->bf_state.bfs_txflags & HAL_TXDESC_NOACK) == 0)) 3046eb6f0de0SAdrian Chadd ath_tx_update_ratectrl(sc, ni, bf->bf_state.bfs_rc, 3047eb6f0de0SAdrian Chadd ts, bf->bf_state.bfs_pktlen, 3048eb6f0de0SAdrian Chadd 1, (ts->ts_status == 0) ? 0 : 1); 3049eb6f0de0SAdrian Chadd 3050eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, fail); 3051eb6f0de0SAdrian Chadd } 3052eb6f0de0SAdrian Chadd 3053eb6f0de0SAdrian Chadd /* 3054eb6f0de0SAdrian Chadd * Handle cleanup of aggregate session packets that aren't 3055eb6f0de0SAdrian Chadd * an A-MPDU. 3056eb6f0de0SAdrian Chadd * 3057eb6f0de0SAdrian Chadd * There's no need to update the BAW here - the session is being 3058eb6f0de0SAdrian Chadd * torn down. 3059eb6f0de0SAdrian Chadd */ 3060eb6f0de0SAdrian Chadd static void 3061eb6f0de0SAdrian Chadd ath_tx_comp_cleanup_unaggr(struct ath_softc *sc, struct ath_buf *bf) 3062eb6f0de0SAdrian Chadd { 3063eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 3064eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3065eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 3066eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3067eb6f0de0SAdrian Chadd 3068eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: TID %d: incomp=%d\n", 3069eb6f0de0SAdrian Chadd __func__, tid, atid->incomp); 3070eb6f0de0SAdrian Chadd 3071eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3072eb6f0de0SAdrian Chadd atid->incomp--; 3073eb6f0de0SAdrian Chadd if (atid->incomp == 0) { 3074eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 3075eb6f0de0SAdrian Chadd "%s: TID %d: cleaned up! resume!\n", 3076eb6f0de0SAdrian Chadd __func__, tid); 3077eb6f0de0SAdrian Chadd atid->cleanup_inprogress = 0; 3078eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 3079eb6f0de0SAdrian Chadd } 3080eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3081eb6f0de0SAdrian Chadd 3082eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 3083eb6f0de0SAdrian Chadd } 3084eb6f0de0SAdrian Chadd 3085eb6f0de0SAdrian Chadd /* 3086eb6f0de0SAdrian Chadd * Performs transmit side cleanup when TID changes from aggregated to 3087eb6f0de0SAdrian Chadd * unaggregated. 3088eb6f0de0SAdrian Chadd * 3089eb6f0de0SAdrian Chadd * - Discard all retry frames from the s/w queue. 3090eb6f0de0SAdrian Chadd * - Fix the tx completion function for all buffers in s/w queue. 3091eb6f0de0SAdrian Chadd * - Count the number of unacked frames, and let transmit completion 3092eb6f0de0SAdrian Chadd * handle it later. 3093eb6f0de0SAdrian Chadd * 3094eb6f0de0SAdrian Chadd * The caller is responsible for pausing the TID. 3095eb6f0de0SAdrian Chadd */ 3096eb6f0de0SAdrian Chadd static void 3097eb6f0de0SAdrian Chadd ath_tx_cleanup(struct ath_softc *sc, struct ath_node *an, int tid) 3098eb6f0de0SAdrian Chadd { 3099eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3100eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 3101eb6f0de0SAdrian Chadd struct ath_buf *bf, *bf_next; 3102eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 3103eb6f0de0SAdrian Chadd 3104eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 3105eb6f0de0SAdrian Chadd "%s: TID %d: called\n", __func__, tid); 3106eb6f0de0SAdrian Chadd 3107eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_cq); 3108eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3109eb6f0de0SAdrian Chadd 3110eb6f0de0SAdrian Chadd /* 3111eb6f0de0SAdrian Chadd * Update the frames in the software TX queue: 3112eb6f0de0SAdrian Chadd * 3113eb6f0de0SAdrian Chadd * + Discard retry frames in the queue 3114eb6f0de0SAdrian Chadd * + Fix the completion function to be non-aggregate 3115eb6f0de0SAdrian Chadd */ 3116eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&atid->axq_q); 3117eb6f0de0SAdrian Chadd while (bf) { 3118eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_isretried) { 3119eb6f0de0SAdrian Chadd bf_next = TAILQ_NEXT(bf, bf_list); 3120eb6f0de0SAdrian Chadd TAILQ_REMOVE(&atid->axq_q, bf, bf_list); 3121eb6f0de0SAdrian Chadd atid->axq_depth--; 3122eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw) { 3123eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 3124eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 3125eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3126eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 3127d4365d16SAdrian Chadd __func__, 3128d4365d16SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)); 3129eb6f0de0SAdrian Chadd } 3130eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 3131eb6f0de0SAdrian Chadd /* 3132eb6f0de0SAdrian Chadd * Call the default completion handler with "fail" just 3133eb6f0de0SAdrian Chadd * so upper levels are suitably notified about this. 3134eb6f0de0SAdrian Chadd */ 3135eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list); 3136eb6f0de0SAdrian Chadd bf = bf_next; 3137eb6f0de0SAdrian Chadd continue; 3138eb6f0de0SAdrian Chadd } 3139eb6f0de0SAdrian Chadd /* Give these the default completion handler */ 3140eb6f0de0SAdrian Chadd bf->bf_comp = ath_tx_normal_comp; 3141eb6f0de0SAdrian Chadd bf = TAILQ_NEXT(bf, bf_list); 3142eb6f0de0SAdrian Chadd } 3143eb6f0de0SAdrian Chadd 3144eb6f0de0SAdrian Chadd /* The caller is required to pause the TID */ 3145eb6f0de0SAdrian Chadd #if 0 3146eb6f0de0SAdrian Chadd /* Pause the TID */ 3147eb6f0de0SAdrian Chadd ath_tx_tid_pause(sc, atid); 3148eb6f0de0SAdrian Chadd #endif 3149eb6f0de0SAdrian Chadd 3150eb6f0de0SAdrian Chadd /* 3151eb6f0de0SAdrian Chadd * Calculate what hardware-queued frames exist based 3152eb6f0de0SAdrian Chadd * on the current BAW size. Ie, what frames have been 3153eb6f0de0SAdrian Chadd * added to the TX hardware queue for this TID but 3154eb6f0de0SAdrian Chadd * not yet ACKed. 3155eb6f0de0SAdrian Chadd */ 3156eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 3157eb6f0de0SAdrian Chadd /* Need the lock - fiddling with BAW */ 3158eb6f0de0SAdrian Chadd while (atid->baw_head != atid->baw_tail) { 3159eb6f0de0SAdrian Chadd if (atid->tx_buf[atid->baw_head]) { 3160eb6f0de0SAdrian Chadd atid->incomp++; 3161eb6f0de0SAdrian Chadd atid->cleanup_inprogress = 1; 3162eb6f0de0SAdrian Chadd atid->tx_buf[atid->baw_head] = NULL; 3163eb6f0de0SAdrian Chadd } 3164eb6f0de0SAdrian Chadd INCR(atid->baw_head, ATH_TID_MAX_BUFS); 3165eb6f0de0SAdrian Chadd INCR(tap->txa_start, IEEE80211_SEQ_RANGE); 3166eb6f0de0SAdrian Chadd } 3167eb6f0de0SAdrian Chadd 3168eb6f0de0SAdrian Chadd /* 3169eb6f0de0SAdrian Chadd * If cleanup is required, defer TID scheduling 3170eb6f0de0SAdrian Chadd * until all the HW queued packets have been 3171eb6f0de0SAdrian Chadd * sent. 3172eb6f0de0SAdrian Chadd */ 3173eb6f0de0SAdrian Chadd if (! atid->cleanup_inprogress) 3174eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 3175eb6f0de0SAdrian Chadd 3176eb6f0de0SAdrian Chadd if (atid->cleanup_inprogress) 3177eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 3178eb6f0de0SAdrian Chadd "%s: TID %d: cleanup needed: %d packets\n", 3179eb6f0de0SAdrian Chadd __func__, tid, atid->incomp); 3180eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3181eb6f0de0SAdrian Chadd 3182eb6f0de0SAdrian Chadd /* Handle completing frames and fail them */ 3183eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 3184eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 3185eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 1); 3186eb6f0de0SAdrian Chadd } 3187eb6f0de0SAdrian Chadd } 3188eb6f0de0SAdrian Chadd 3189eb6f0de0SAdrian Chadd static void 3190eb6f0de0SAdrian Chadd ath_tx_set_retry(struct ath_softc *sc, struct ath_buf *bf) 3191eb6f0de0SAdrian Chadd { 3192eb6f0de0SAdrian Chadd struct ieee80211_frame *wh; 3193eb6f0de0SAdrian Chadd 3194eb6f0de0SAdrian Chadd wh = mtod(bf->bf_m, struct ieee80211_frame *); 3195eb6f0de0SAdrian Chadd /* Only update/resync if needed */ 3196eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_isretried == 0) { 3197eb6f0de0SAdrian Chadd wh->i_fc[1] |= IEEE80211_FC1_RETRY; 3198eb6f0de0SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, 3199eb6f0de0SAdrian Chadd BUS_DMASYNC_PREWRITE); 3200eb6f0de0SAdrian Chadd } 3201eb6f0de0SAdrian Chadd sc->sc_stats.ast_tx_swretries++; 3202eb6f0de0SAdrian Chadd bf->bf_state.bfs_isretried = 1; 3203eb6f0de0SAdrian Chadd bf->bf_state.bfs_retries ++; 3204eb6f0de0SAdrian Chadd } 3205eb6f0de0SAdrian Chadd 3206eb6f0de0SAdrian Chadd static struct ath_buf * 320738962489SAdrian Chadd ath_tx_retry_clone(struct ath_softc *sc, struct ath_node *an, 320838962489SAdrian Chadd struct ath_tid *tid, struct ath_buf *bf) 3209eb6f0de0SAdrian Chadd { 3210eb6f0de0SAdrian Chadd struct ath_buf *nbf; 3211eb6f0de0SAdrian Chadd int error; 3212eb6f0de0SAdrian Chadd 3213eb6f0de0SAdrian Chadd nbf = ath_buf_clone(sc, bf); 3214eb6f0de0SAdrian Chadd 3215eb6f0de0SAdrian Chadd #if 0 3216eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: ATH_BUF_BUSY; cloning\n", 3217eb6f0de0SAdrian Chadd __func__); 3218eb6f0de0SAdrian Chadd #endif 3219eb6f0de0SAdrian Chadd 3220eb6f0de0SAdrian Chadd if (nbf == NULL) { 3221eb6f0de0SAdrian Chadd /* Failed to clone */ 3222eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3223eb6f0de0SAdrian Chadd "%s: failed to clone a busy buffer\n", 3224eb6f0de0SAdrian Chadd __func__); 3225eb6f0de0SAdrian Chadd return NULL; 3226eb6f0de0SAdrian Chadd } 3227eb6f0de0SAdrian Chadd 3228eb6f0de0SAdrian Chadd /* Setup the dma for the new buffer */ 3229eb6f0de0SAdrian Chadd error = ath_tx_dmasetup(sc, nbf, nbf->bf_m); 3230eb6f0de0SAdrian Chadd if (error != 0) { 3231eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3232eb6f0de0SAdrian Chadd "%s: failed to setup dma for clone\n", 3233eb6f0de0SAdrian Chadd __func__); 3234eb6f0de0SAdrian Chadd /* 3235eb6f0de0SAdrian Chadd * Put this at the head of the list, not tail; 3236eb6f0de0SAdrian Chadd * that way it doesn't interfere with the 3237eb6f0de0SAdrian Chadd * busy buffer logic (which uses the tail of 3238eb6f0de0SAdrian Chadd * the list.) 3239eb6f0de0SAdrian Chadd */ 3240eb6f0de0SAdrian Chadd ATH_TXBUF_LOCK(sc); 3241eb6f0de0SAdrian Chadd TAILQ_INSERT_HEAD(&sc->sc_txbuf, nbf, bf_list); 3242eb6f0de0SAdrian Chadd ATH_TXBUF_UNLOCK(sc); 3243eb6f0de0SAdrian Chadd return NULL; 3244eb6f0de0SAdrian Chadd } 3245eb6f0de0SAdrian Chadd 324638962489SAdrian Chadd /* Update BAW if required, before we free the original buf */ 324738962489SAdrian Chadd if (bf->bf_state.bfs_dobaw) 324838962489SAdrian Chadd ath_tx_switch_baw_buf(sc, an, tid, bf, nbf); 324938962489SAdrian Chadd 3250eb6f0de0SAdrian Chadd /* Free current buffer; return the older buffer */ 3251eb6f0de0SAdrian Chadd bf->bf_m = NULL; 3252eb6f0de0SAdrian Chadd bf->bf_node = NULL; 3253eb6f0de0SAdrian Chadd ath_freebuf(sc, bf); 3254eb6f0de0SAdrian Chadd return nbf; 3255eb6f0de0SAdrian Chadd } 3256eb6f0de0SAdrian Chadd 3257eb6f0de0SAdrian Chadd /* 3258eb6f0de0SAdrian Chadd * Handle retrying an unaggregate frame in an aggregate 3259eb6f0de0SAdrian Chadd * session. 3260eb6f0de0SAdrian Chadd * 3261eb6f0de0SAdrian Chadd * If too many retries occur, pause the TID, wait for 3262eb6f0de0SAdrian Chadd * any further retransmits (as there's no reason why 3263eb6f0de0SAdrian Chadd * non-aggregate frames in an aggregate session are 3264eb6f0de0SAdrian Chadd * transmitted in-order; they just have to be in-BAW) 3265eb6f0de0SAdrian Chadd * and then queue a BAR. 3266eb6f0de0SAdrian Chadd */ 3267eb6f0de0SAdrian Chadd static void 3268eb6f0de0SAdrian Chadd ath_tx_aggr_retry_unaggr(struct ath_softc *sc, struct ath_buf *bf) 3269eb6f0de0SAdrian Chadd { 3270eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 3271eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3272eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 3273eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3274eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 3275eb6f0de0SAdrian Chadd 3276eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3277eb6f0de0SAdrian Chadd 3278eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 3279eb6f0de0SAdrian Chadd 3280eb6f0de0SAdrian Chadd /* 3281eb6f0de0SAdrian Chadd * If the buffer is marked as busy, we can't directly 3282eb6f0de0SAdrian Chadd * reuse it. Instead, try to clone the buffer. 3283eb6f0de0SAdrian Chadd * If the clone is successful, recycle the old buffer. 3284eb6f0de0SAdrian Chadd * If the clone is unsuccessful, set bfs_retries to max 3285eb6f0de0SAdrian Chadd * to force the next bit of code to free the buffer 3286eb6f0de0SAdrian Chadd * for us. 3287eb6f0de0SAdrian Chadd */ 3288eb6f0de0SAdrian Chadd if ((bf->bf_state.bfs_retries < SWMAX_RETRIES) && 3289eb6f0de0SAdrian Chadd (bf->bf_flags & ATH_BUF_BUSY)) { 3290eb6f0de0SAdrian Chadd struct ath_buf *nbf; 329138962489SAdrian Chadd nbf = ath_tx_retry_clone(sc, an, atid, bf); 3292eb6f0de0SAdrian Chadd if (nbf) 3293eb6f0de0SAdrian Chadd /* bf has been freed at this point */ 3294eb6f0de0SAdrian Chadd bf = nbf; 3295eb6f0de0SAdrian Chadd else 3296eb6f0de0SAdrian Chadd bf->bf_state.bfs_retries = SWMAX_RETRIES + 1; 3297eb6f0de0SAdrian Chadd } 3298eb6f0de0SAdrian Chadd 3299eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_retries >= SWMAX_RETRIES) { 3300eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_RETRIES, 3301eb6f0de0SAdrian Chadd "%s: exceeded retries; seqno %d\n", 3302eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3303eb6f0de0SAdrian Chadd sc->sc_stats.ast_tx_swretrymax++; 3304eb6f0de0SAdrian Chadd 3305eb6f0de0SAdrian Chadd /* Update BAW anyway */ 3306eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw) { 3307eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 3308eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 3309eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3310eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 3311eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3312eb6f0de0SAdrian Chadd } 3313eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 3314eb6f0de0SAdrian Chadd 331588b3d483SAdrian Chadd /* Suspend the TX queue and get ready to send the BAR */ 331688b3d483SAdrian Chadd ath_tx_tid_bar_suspend(sc, atid); 331788b3d483SAdrian Chadd 331888b3d483SAdrian Chadd /* Send the BAR if there are no other frames waiting */ 331988b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 332088b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 332188b3d483SAdrian Chadd 3322eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3323eb6f0de0SAdrian Chadd 3324eb6f0de0SAdrian Chadd /* Free buffer, bf is free after this call */ 3325eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 3326eb6f0de0SAdrian Chadd return; 3327eb6f0de0SAdrian Chadd } 3328eb6f0de0SAdrian Chadd 3329eb6f0de0SAdrian Chadd /* 3330eb6f0de0SAdrian Chadd * This increments the retry counter as well as 3331eb6f0de0SAdrian Chadd * sets the retry flag in the ath_buf and packet 3332eb6f0de0SAdrian Chadd * body. 3333eb6f0de0SAdrian Chadd */ 3334eb6f0de0SAdrian Chadd ath_tx_set_retry(sc, bf); 3335eb6f0de0SAdrian Chadd 3336eb6f0de0SAdrian Chadd /* 3337eb6f0de0SAdrian Chadd * Insert this at the head of the queue, so it's 3338eb6f0de0SAdrian Chadd * retried before any current/subsequent frames. 3339eb6f0de0SAdrian Chadd */ 3340eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_HEAD(atid, bf, bf_list); 3341eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, atid); 334288b3d483SAdrian Chadd /* Send the BAR if there are no other frames waiting */ 334388b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 334488b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 3345eb6f0de0SAdrian Chadd 3346eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3347eb6f0de0SAdrian Chadd } 3348eb6f0de0SAdrian Chadd 3349eb6f0de0SAdrian Chadd /* 3350eb6f0de0SAdrian Chadd * Common code for aggregate excessive retry/subframe retry. 3351eb6f0de0SAdrian Chadd * If retrying, queues buffers to bf_q. If not, frees the 3352eb6f0de0SAdrian Chadd * buffers. 3353eb6f0de0SAdrian Chadd * 3354eb6f0de0SAdrian Chadd * XXX should unify this with ath_tx_aggr_retry_unaggr() 3355eb6f0de0SAdrian Chadd */ 3356eb6f0de0SAdrian Chadd static int 3357eb6f0de0SAdrian Chadd ath_tx_retry_subframe(struct ath_softc *sc, struct ath_buf *bf, 3358eb6f0de0SAdrian Chadd ath_bufhead *bf_q) 3359eb6f0de0SAdrian Chadd { 3360eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 3361eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3362eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 3363eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3364eb6f0de0SAdrian Chadd 3365eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[atid->ac]); 3366eb6f0de0SAdrian Chadd 3367eb6f0de0SAdrian Chadd ath_hal_clr11n_aggr(sc->sc_ah, bf->bf_desc); 3368eb6f0de0SAdrian Chadd ath_hal_set11nburstduration(sc->sc_ah, bf->bf_desc, 0); 3369eb6f0de0SAdrian Chadd /* ath_hal_set11n_virtualmorefrag(sc->sc_ah, bf->bf_desc, 0); */ 3370eb6f0de0SAdrian Chadd 3371eb6f0de0SAdrian Chadd /* 3372eb6f0de0SAdrian Chadd * If the buffer is marked as busy, we can't directly 3373eb6f0de0SAdrian Chadd * reuse it. Instead, try to clone the buffer. 3374eb6f0de0SAdrian Chadd * If the clone is successful, recycle the old buffer. 3375eb6f0de0SAdrian Chadd * If the clone is unsuccessful, set bfs_retries to max 3376eb6f0de0SAdrian Chadd * to force the next bit of code to free the buffer 3377eb6f0de0SAdrian Chadd * for us. 3378eb6f0de0SAdrian Chadd */ 3379eb6f0de0SAdrian Chadd if ((bf->bf_state.bfs_retries < SWMAX_RETRIES) && 3380eb6f0de0SAdrian Chadd (bf->bf_flags & ATH_BUF_BUSY)) { 3381eb6f0de0SAdrian Chadd struct ath_buf *nbf; 338238962489SAdrian Chadd nbf = ath_tx_retry_clone(sc, an, atid, bf); 3383eb6f0de0SAdrian Chadd if (nbf) 3384eb6f0de0SAdrian Chadd /* bf has been freed at this point */ 3385eb6f0de0SAdrian Chadd bf = nbf; 3386eb6f0de0SAdrian Chadd else 3387eb6f0de0SAdrian Chadd bf->bf_state.bfs_retries = SWMAX_RETRIES + 1; 3388eb6f0de0SAdrian Chadd } 3389eb6f0de0SAdrian Chadd 3390eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_retries >= SWMAX_RETRIES) { 3391eb6f0de0SAdrian Chadd sc->sc_stats.ast_tx_swretrymax++; 3392eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_RETRIES, 3393eb6f0de0SAdrian Chadd "%s: max retries: seqno %d\n", 3394eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3395eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 3396eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 3397eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3398eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 3399eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3400eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 3401eb6f0de0SAdrian Chadd return 1; 3402eb6f0de0SAdrian Chadd } 3403eb6f0de0SAdrian Chadd 3404eb6f0de0SAdrian Chadd ath_tx_set_retry(sc, bf); 3405eb6f0de0SAdrian Chadd bf->bf_next = NULL; /* Just to make sure */ 3406eb6f0de0SAdrian Chadd 3407eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(bf_q, bf, bf_list); 3408eb6f0de0SAdrian Chadd return 0; 3409eb6f0de0SAdrian Chadd } 3410eb6f0de0SAdrian Chadd 3411eb6f0de0SAdrian Chadd /* 3412eb6f0de0SAdrian Chadd * error pkt completion for an aggregate destination 3413eb6f0de0SAdrian Chadd */ 3414eb6f0de0SAdrian Chadd static void 3415eb6f0de0SAdrian Chadd ath_tx_comp_aggr_error(struct ath_softc *sc, struct ath_buf *bf_first, 3416eb6f0de0SAdrian Chadd struct ath_tid *tid) 3417eb6f0de0SAdrian Chadd { 3418eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf_first->bf_node; 3419eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3420eb6f0de0SAdrian Chadd struct ath_buf *bf_next, *bf; 3421eb6f0de0SAdrian Chadd ath_bufhead bf_q; 3422eb6f0de0SAdrian Chadd int drops = 0; 3423eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 3424eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 3425eb6f0de0SAdrian Chadd 3426eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_q); 3427eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_cq); 3428eb6f0de0SAdrian Chadd 3429eb6f0de0SAdrian Chadd /* 3430eb6f0de0SAdrian Chadd * Update rate control - all frames have failed. 3431eb6f0de0SAdrian Chadd * 3432eb6f0de0SAdrian Chadd * XXX use the length in the first frame in the series; 3433eb6f0de0SAdrian Chadd * XXX just so things are consistent for now. 3434eb6f0de0SAdrian Chadd */ 3435eb6f0de0SAdrian Chadd ath_tx_update_ratectrl(sc, ni, bf_first->bf_state.bfs_rc, 3436eb6f0de0SAdrian Chadd &bf_first->bf_status.ds_txstat, 3437eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_pktlen, 3438eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_nframes, bf_first->bf_state.bfs_nframes); 3439eb6f0de0SAdrian Chadd 3440eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[tid->ac]); 3441eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 34422d3d4776SAdrian Chadd sc->sc_stats.ast_tx_aggr_failall++; 3443eb6f0de0SAdrian Chadd 3444eb6f0de0SAdrian Chadd /* Retry all subframes */ 3445eb6f0de0SAdrian Chadd bf = bf_first; 3446eb6f0de0SAdrian Chadd while (bf) { 3447eb6f0de0SAdrian Chadd bf_next = bf->bf_next; 3448eb6f0de0SAdrian Chadd bf->bf_next = NULL; /* Remove it from the aggr list */ 34492d3d4776SAdrian Chadd sc->sc_stats.ast_tx_aggr_fail++; 3450eb6f0de0SAdrian Chadd if (ath_tx_retry_subframe(sc, bf, &bf_q)) { 3451eb6f0de0SAdrian Chadd drops++; 3452eb6f0de0SAdrian Chadd bf->bf_next = NULL; 3453eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list); 3454eb6f0de0SAdrian Chadd } 3455eb6f0de0SAdrian Chadd bf = bf_next; 3456eb6f0de0SAdrian Chadd } 3457eb6f0de0SAdrian Chadd 3458eb6f0de0SAdrian Chadd /* Prepend all frames to the beginning of the queue */ 3459eb6f0de0SAdrian Chadd while ((bf = TAILQ_LAST(&bf_q, ath_bufhead_s)) != NULL) { 3460eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_q, bf, bf_list); 3461eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_HEAD(tid, bf, bf_list); 3462eb6f0de0SAdrian Chadd } 3463eb6f0de0SAdrian Chadd 346439da9d42SAdrian Chadd /* 346539da9d42SAdrian Chadd * Schedule the TID to be re-tried. 346639da9d42SAdrian Chadd */ 3467eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, tid); 3468eb6f0de0SAdrian Chadd 3469eb6f0de0SAdrian Chadd /* 3470eb6f0de0SAdrian Chadd * send bar if we dropped any frames 3471eb6f0de0SAdrian Chadd * 3472eb6f0de0SAdrian Chadd * Keep the txq lock held for now, as we need to ensure 3473eb6f0de0SAdrian Chadd * that ni_txseqs[] is consistent (as it's being updated 3474eb6f0de0SAdrian Chadd * in the ifnet TX context or raw TX context.) 3475eb6f0de0SAdrian Chadd */ 3476eb6f0de0SAdrian Chadd if (drops) { 347788b3d483SAdrian Chadd /* Suspend the TX queue and get ready to send the BAR */ 347888b3d483SAdrian Chadd ath_tx_tid_bar_suspend(sc, tid); 3479eb6f0de0SAdrian Chadd } 3480eb6f0de0SAdrian Chadd 348188b3d483SAdrian Chadd /* 348288b3d483SAdrian Chadd * Send BAR if required 348388b3d483SAdrian Chadd */ 348488b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, tid)) 348588b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, tid); 348688b3d483SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[tid->ac]); 348788b3d483SAdrian Chadd 3488eb6f0de0SAdrian Chadd /* Complete frames which errored out */ 3489eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 3490eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 3491eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 3492eb6f0de0SAdrian Chadd } 3493eb6f0de0SAdrian Chadd } 3494eb6f0de0SAdrian Chadd 3495eb6f0de0SAdrian Chadd /* 3496eb6f0de0SAdrian Chadd * Handle clean-up of packets from an aggregate list. 3497eb6f0de0SAdrian Chadd * 3498eb6f0de0SAdrian Chadd * There's no need to update the BAW here - the session is being 3499eb6f0de0SAdrian Chadd * torn down. 3500eb6f0de0SAdrian Chadd */ 3501eb6f0de0SAdrian Chadd static void 3502eb6f0de0SAdrian Chadd ath_tx_comp_cleanup_aggr(struct ath_softc *sc, struct ath_buf *bf_first) 3503eb6f0de0SAdrian Chadd { 3504eb6f0de0SAdrian Chadd struct ath_buf *bf, *bf_next; 3505eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf_first->bf_node; 3506eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3507eb6f0de0SAdrian Chadd int tid = bf_first->bf_state.bfs_tid; 3508eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3509eb6f0de0SAdrian Chadd 3510eb6f0de0SAdrian Chadd bf = bf_first; 3511eb6f0de0SAdrian Chadd 3512eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3513eb6f0de0SAdrian Chadd 3514eb6f0de0SAdrian Chadd /* update incomp */ 3515eb6f0de0SAdrian Chadd while (bf) { 3516eb6f0de0SAdrian Chadd atid->incomp--; 3517eb6f0de0SAdrian Chadd bf = bf->bf_next; 3518eb6f0de0SAdrian Chadd } 3519eb6f0de0SAdrian Chadd 3520eb6f0de0SAdrian Chadd if (atid->incomp == 0) { 3521eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 3522eb6f0de0SAdrian Chadd "%s: TID %d: cleaned up! resume!\n", 3523eb6f0de0SAdrian Chadd __func__, tid); 3524eb6f0de0SAdrian Chadd atid->cleanup_inprogress = 0; 3525eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 3526eb6f0de0SAdrian Chadd } 352788b3d483SAdrian Chadd 352888b3d483SAdrian Chadd /* Send BAR if required */ 352988b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 353088b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 3531eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3532eb6f0de0SAdrian Chadd 3533eb6f0de0SAdrian Chadd /* Handle frame completion */ 3534eb6f0de0SAdrian Chadd while (bf) { 3535eb6f0de0SAdrian Chadd bf_next = bf->bf_next; 3536eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 1); 3537eb6f0de0SAdrian Chadd bf = bf_next; 3538eb6f0de0SAdrian Chadd } 3539eb6f0de0SAdrian Chadd } 3540eb6f0de0SAdrian Chadd 3541eb6f0de0SAdrian Chadd /* 3542eb6f0de0SAdrian Chadd * Handle completion of an set of aggregate frames. 3543eb6f0de0SAdrian Chadd * 3544eb6f0de0SAdrian Chadd * XXX for now, simply complete each sub-frame. 3545eb6f0de0SAdrian Chadd * 3546eb6f0de0SAdrian Chadd * Note: the completion handler is the last descriptor in the aggregate, 3547eb6f0de0SAdrian Chadd * not the last descriptor in the first frame. 3548eb6f0de0SAdrian Chadd */ 3549eb6f0de0SAdrian Chadd static void 3550d4365d16SAdrian Chadd ath_tx_aggr_comp_aggr(struct ath_softc *sc, struct ath_buf *bf_first, 3551d4365d16SAdrian Chadd int fail) 3552eb6f0de0SAdrian Chadd { 3553eb6f0de0SAdrian Chadd //struct ath_desc *ds = bf->bf_lastds; 3554eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf_first->bf_node; 3555eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3556eb6f0de0SAdrian Chadd int tid = bf_first->bf_state.bfs_tid; 3557eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3558eb6f0de0SAdrian Chadd struct ath_tx_status ts; 3559eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 3560eb6f0de0SAdrian Chadd ath_bufhead bf_q; 3561eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 3562eb6f0de0SAdrian Chadd int seq_st, tx_ok; 3563eb6f0de0SAdrian Chadd int hasba, isaggr; 3564eb6f0de0SAdrian Chadd uint32_t ba[2]; 3565eb6f0de0SAdrian Chadd struct ath_buf *bf, *bf_next; 3566eb6f0de0SAdrian Chadd int ba_index; 3567eb6f0de0SAdrian Chadd int drops = 0; 3568eb6f0de0SAdrian Chadd int nframes = 0, nbad = 0, nf; 3569eb6f0de0SAdrian Chadd int pktlen; 3570eb6f0de0SAdrian Chadd /* XXX there's too much on the stack? */ 3571eb6f0de0SAdrian Chadd struct ath_rc_series rc[4]; 3572eb6f0de0SAdrian Chadd int txseq; 3573eb6f0de0SAdrian Chadd 3574eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, "%s: called; hwq_depth=%d\n", 3575eb6f0de0SAdrian Chadd __func__, atid->hwq_depth); 3576eb6f0de0SAdrian Chadd 3577eb6f0de0SAdrian Chadd /* The TID state is kept behind the TXQ lock */ 3578eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3579eb6f0de0SAdrian Chadd 3580eb6f0de0SAdrian Chadd atid->hwq_depth--; 3581eb6f0de0SAdrian Chadd if (atid->hwq_depth < 0) 3582eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: hwq_depth < 0: %d\n", 3583eb6f0de0SAdrian Chadd __func__, atid->hwq_depth); 3584eb6f0de0SAdrian Chadd 3585eb6f0de0SAdrian Chadd /* 3586eb6f0de0SAdrian Chadd * Punt cleanup to the relevant function, not our problem now 3587eb6f0de0SAdrian Chadd */ 3588eb6f0de0SAdrian Chadd if (atid->cleanup_inprogress) { 3589eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3590eb6f0de0SAdrian Chadd ath_tx_comp_cleanup_aggr(sc, bf_first); 3591eb6f0de0SAdrian Chadd return; 3592eb6f0de0SAdrian Chadd } 3593eb6f0de0SAdrian Chadd 3594eb6f0de0SAdrian Chadd /* 3595eb6f0de0SAdrian Chadd * Take a copy; this may be needed -after- bf_first 3596eb6f0de0SAdrian Chadd * has been completed and freed. 3597eb6f0de0SAdrian Chadd */ 3598eb6f0de0SAdrian Chadd ts = bf_first->bf_status.ds_txstat; 3599eb6f0de0SAdrian Chadd /* 3600eb6f0de0SAdrian Chadd * XXX for now, use the first frame in the aggregate for 3601eb6f0de0SAdrian Chadd * XXX rate control completion; it's at least consistent. 3602eb6f0de0SAdrian Chadd */ 3603eb6f0de0SAdrian Chadd pktlen = bf_first->bf_state.bfs_pktlen; 3604eb6f0de0SAdrian Chadd 3605eb6f0de0SAdrian Chadd /* 3606e9a6408eSAdrian Chadd * Handle errors first! 3607e9a6408eSAdrian Chadd * 3608e9a6408eSAdrian Chadd * Here, handle _any_ error as a "exceeded retries" error. 3609e9a6408eSAdrian Chadd * Later on (when filtered frames are to be specially handled) 3610e9a6408eSAdrian Chadd * it'll have to be expanded. 3611eb6f0de0SAdrian Chadd */ 3612e9a6408eSAdrian Chadd #if 0 3613eb6f0de0SAdrian Chadd if (ts.ts_status & HAL_TXERR_XRETRY) { 3614e9a6408eSAdrian Chadd #endif 3615e9a6408eSAdrian Chadd if (ts.ts_status != 0) { 3616eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3617eb6f0de0SAdrian Chadd ath_tx_comp_aggr_error(sc, bf_first, atid); 3618eb6f0de0SAdrian Chadd return; 3619eb6f0de0SAdrian Chadd } 3620eb6f0de0SAdrian Chadd 3621eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_q); 3622eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_cq); 3623eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 3624eb6f0de0SAdrian Chadd 3625eb6f0de0SAdrian Chadd /* 3626eb6f0de0SAdrian Chadd * extract starting sequence and block-ack bitmap 3627eb6f0de0SAdrian Chadd */ 3628eb6f0de0SAdrian Chadd /* XXX endian-ness of seq_st, ba? */ 3629eb6f0de0SAdrian Chadd seq_st = ts.ts_seqnum; 3630eb6f0de0SAdrian Chadd hasba = !! (ts.ts_flags & HAL_TX_BA); 3631eb6f0de0SAdrian Chadd tx_ok = (ts.ts_status == 0); 3632eb6f0de0SAdrian Chadd isaggr = bf_first->bf_state.bfs_aggr; 3633eb6f0de0SAdrian Chadd ba[0] = ts.ts_ba_low; 3634eb6f0de0SAdrian Chadd ba[1] = ts.ts_ba_high; 3635eb6f0de0SAdrian Chadd 3636eb6f0de0SAdrian Chadd /* 3637eb6f0de0SAdrian Chadd * Copy the TX completion status and the rate control 3638eb6f0de0SAdrian Chadd * series from the first descriptor, as it may be freed 3639eb6f0de0SAdrian Chadd * before the rate control code can get its grubby fingers 3640eb6f0de0SAdrian Chadd * into things. 3641eb6f0de0SAdrian Chadd */ 3642eb6f0de0SAdrian Chadd memcpy(rc, bf_first->bf_state.bfs_rc, sizeof(rc)); 3643eb6f0de0SAdrian Chadd 3644eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 3645d4365d16SAdrian Chadd "%s: txa_start=%d, tx_ok=%d, status=%.8x, flags=%.8x, " 3646d4365d16SAdrian Chadd "isaggr=%d, seq_st=%d, hasba=%d, ba=%.8x, %.8x\n", 3647eb6f0de0SAdrian Chadd __func__, tap->txa_start, tx_ok, ts.ts_status, ts.ts_flags, 3648eb6f0de0SAdrian Chadd isaggr, seq_st, hasba, ba[0], ba[1]); 3649eb6f0de0SAdrian Chadd 3650eb6f0de0SAdrian Chadd /* Occasionally, the MAC sends a tx status for the wrong TID. */ 3651eb6f0de0SAdrian Chadd if (tid != ts.ts_tid) { 3652eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: tid %d != hw tid %d\n", 3653eb6f0de0SAdrian Chadd __func__, tid, ts.ts_tid); 3654eb6f0de0SAdrian Chadd tx_ok = 0; 3655eb6f0de0SAdrian Chadd } 3656eb6f0de0SAdrian Chadd 3657eb6f0de0SAdrian Chadd /* AR5416 BA bug; this requires an interface reset */ 3658eb6f0de0SAdrian Chadd if (isaggr && tx_ok && (! hasba)) { 3659eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3660d4365d16SAdrian Chadd "%s: AR5416 bug: hasba=%d; txok=%d, isaggr=%d, " 3661d4365d16SAdrian Chadd "seq_st=%d\n", 3662eb6f0de0SAdrian Chadd __func__, hasba, tx_ok, isaggr, seq_st); 3663eb6f0de0SAdrian Chadd /* XXX TODO: schedule an interface reset */ 3664eb6f0de0SAdrian Chadd } 3665eb6f0de0SAdrian Chadd 3666eb6f0de0SAdrian Chadd /* 3667eb6f0de0SAdrian Chadd * Walk the list of frames, figure out which ones were correctly 3668eb6f0de0SAdrian Chadd * sent and which weren't. 3669eb6f0de0SAdrian Chadd */ 3670eb6f0de0SAdrian Chadd bf = bf_first; 3671eb6f0de0SAdrian Chadd nf = bf_first->bf_state.bfs_nframes; 3672eb6f0de0SAdrian Chadd 3673eb6f0de0SAdrian Chadd /* bf_first is going to be invalid once this list is walked */ 3674eb6f0de0SAdrian Chadd bf_first = NULL; 3675eb6f0de0SAdrian Chadd 3676eb6f0de0SAdrian Chadd /* 3677eb6f0de0SAdrian Chadd * Walk the list of completed frames and determine 3678eb6f0de0SAdrian Chadd * which need to be completed and which need to be 3679eb6f0de0SAdrian Chadd * retransmitted. 3680eb6f0de0SAdrian Chadd * 3681eb6f0de0SAdrian Chadd * For completed frames, the completion functions need 3682eb6f0de0SAdrian Chadd * to be called at the end of this function as the last 3683eb6f0de0SAdrian Chadd * node reference may free the node. 3684eb6f0de0SAdrian Chadd * 3685eb6f0de0SAdrian Chadd * Finally, since the TXQ lock can't be held during the 3686eb6f0de0SAdrian Chadd * completion callback (to avoid lock recursion), 3687eb6f0de0SAdrian Chadd * the completion calls have to be done outside of the 3688eb6f0de0SAdrian Chadd * lock. 3689eb6f0de0SAdrian Chadd */ 3690eb6f0de0SAdrian Chadd while (bf) { 3691eb6f0de0SAdrian Chadd nframes++; 3692d4365d16SAdrian Chadd ba_index = ATH_BA_INDEX(seq_st, 3693d4365d16SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)); 3694eb6f0de0SAdrian Chadd bf_next = bf->bf_next; 3695eb6f0de0SAdrian Chadd bf->bf_next = NULL; /* Remove it from the aggr list */ 3696eb6f0de0SAdrian Chadd 3697eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 3698eb6f0de0SAdrian Chadd "%s: checking bf=%p seqno=%d; ack=%d\n", 3699eb6f0de0SAdrian Chadd __func__, bf, SEQNO(bf->bf_state.bfs_seqno), 3700eb6f0de0SAdrian Chadd ATH_BA_ISSET(ba, ba_index)); 3701eb6f0de0SAdrian Chadd 3702eb6f0de0SAdrian Chadd if (tx_ok && ATH_BA_ISSET(ba, ba_index)) { 37032d3d4776SAdrian Chadd sc->sc_stats.ast_tx_aggr_ok++; 3704eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 3705eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 3706eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 3707eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3708eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 3709eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3710eb6f0de0SAdrian Chadd bf->bf_next = NULL; 3711eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list); 3712eb6f0de0SAdrian Chadd } else { 37132d3d4776SAdrian Chadd sc->sc_stats.ast_tx_aggr_fail++; 3714eb6f0de0SAdrian Chadd if (ath_tx_retry_subframe(sc, bf, &bf_q)) { 3715eb6f0de0SAdrian Chadd drops++; 3716eb6f0de0SAdrian Chadd bf->bf_next = NULL; 3717eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list); 3718eb6f0de0SAdrian Chadd } 3719eb6f0de0SAdrian Chadd nbad++; 3720eb6f0de0SAdrian Chadd } 3721eb6f0de0SAdrian Chadd bf = bf_next; 3722eb6f0de0SAdrian Chadd } 3723eb6f0de0SAdrian Chadd 3724eb6f0de0SAdrian Chadd /* 3725eb6f0de0SAdrian Chadd * Now that the BAW updates have been done, unlock 3726eb6f0de0SAdrian Chadd * 3727eb6f0de0SAdrian Chadd * txseq is grabbed before the lock is released so we 3728eb6f0de0SAdrian Chadd * have a consistent view of what -was- in the BAW. 3729eb6f0de0SAdrian Chadd * Anything after this point will not yet have been 3730eb6f0de0SAdrian Chadd * TXed. 3731eb6f0de0SAdrian Chadd */ 3732eb6f0de0SAdrian Chadd txseq = tap->txa_start; 3733eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3734eb6f0de0SAdrian Chadd 3735eb6f0de0SAdrian Chadd if (nframes != nf) 3736eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3737eb6f0de0SAdrian Chadd "%s: num frames seen=%d; bf nframes=%d\n", 3738eb6f0de0SAdrian Chadd __func__, nframes, nf); 3739eb6f0de0SAdrian Chadd 3740eb6f0de0SAdrian Chadd /* 3741eb6f0de0SAdrian Chadd * Now we know how many frames were bad, call the rate 3742eb6f0de0SAdrian Chadd * control code. 3743eb6f0de0SAdrian Chadd */ 3744eb6f0de0SAdrian Chadd if (fail == 0) 3745d4365d16SAdrian Chadd ath_tx_update_ratectrl(sc, ni, rc, &ts, pktlen, nframes, 3746d4365d16SAdrian Chadd nbad); 3747eb6f0de0SAdrian Chadd 3748eb6f0de0SAdrian Chadd /* 3749eb6f0de0SAdrian Chadd * send bar if we dropped any frames 3750eb6f0de0SAdrian Chadd */ 3751eb6f0de0SAdrian Chadd if (drops) { 375288b3d483SAdrian Chadd /* Suspend the TX queue and get ready to send the BAR */ 375388b3d483SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 375488b3d483SAdrian Chadd ath_tx_tid_bar_suspend(sc, atid); 375588b3d483SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3756eb6f0de0SAdrian Chadd } 3757eb6f0de0SAdrian Chadd 375839da9d42SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 375939da9d42SAdrian Chadd "%s: txa_start now %d\n", __func__, tap->txa_start); 376039da9d42SAdrian Chadd 3761eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 376239da9d42SAdrian Chadd 376339da9d42SAdrian Chadd /* Prepend all frames to the beginning of the queue */ 3764eb6f0de0SAdrian Chadd while ((bf = TAILQ_LAST(&bf_q, ath_bufhead_s)) != NULL) { 3765eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_q, bf, bf_list); 3766eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_HEAD(atid, bf, bf_list); 3767eb6f0de0SAdrian Chadd } 3768eb6f0de0SAdrian Chadd 376939da9d42SAdrian Chadd /* 377039da9d42SAdrian Chadd * Reschedule to grab some further frames. 377139da9d42SAdrian Chadd */ 377239da9d42SAdrian Chadd ath_tx_tid_sched(sc, atid); 3773eb6f0de0SAdrian Chadd 377488b3d483SAdrian Chadd /* 377588b3d483SAdrian Chadd * Send BAR if required 377688b3d483SAdrian Chadd */ 377788b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 377888b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 377939da9d42SAdrian Chadd 378088b3d483SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 378188b3d483SAdrian Chadd 3782eb6f0de0SAdrian Chadd /* Do deferred completion */ 3783eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 3784eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 3785eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 3786eb6f0de0SAdrian Chadd } 3787eb6f0de0SAdrian Chadd } 3788eb6f0de0SAdrian Chadd 3789eb6f0de0SAdrian Chadd /* 3790eb6f0de0SAdrian Chadd * Handle completion of unaggregated frames in an ADDBA 3791eb6f0de0SAdrian Chadd * session. 3792eb6f0de0SAdrian Chadd * 3793eb6f0de0SAdrian Chadd * Fail is set to 1 if the entry is being freed via a call to 3794eb6f0de0SAdrian Chadd * ath_tx_draintxq(). 3795eb6f0de0SAdrian Chadd */ 3796eb6f0de0SAdrian Chadd static void 3797eb6f0de0SAdrian Chadd ath_tx_aggr_comp_unaggr(struct ath_softc *sc, struct ath_buf *bf, int fail) 3798eb6f0de0SAdrian Chadd { 3799eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 3800eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3801eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 3802eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3803eb6f0de0SAdrian Chadd struct ath_tx_status *ts = &bf->bf_status.ds_txstat; 3804eb6f0de0SAdrian Chadd 3805eb6f0de0SAdrian Chadd /* 3806eb6f0de0SAdrian Chadd * Update rate control status here, before we possibly 3807eb6f0de0SAdrian Chadd * punt to retry or cleanup. 3808eb6f0de0SAdrian Chadd * 3809eb6f0de0SAdrian Chadd * Do it outside of the TXQ lock. 3810eb6f0de0SAdrian Chadd */ 3811875a9451SAdrian Chadd if (fail == 0 && ((bf->bf_state.bfs_txflags & HAL_TXDESC_NOACK) == 0)) 3812eb6f0de0SAdrian Chadd ath_tx_update_ratectrl(sc, ni, bf->bf_state.bfs_rc, 3813eb6f0de0SAdrian Chadd &bf->bf_status.ds_txstat, 3814eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen, 3815eb6f0de0SAdrian Chadd 1, (ts->ts_status == 0) ? 0 : 1); 3816eb6f0de0SAdrian Chadd 3817eb6f0de0SAdrian Chadd /* 3818eb6f0de0SAdrian Chadd * This is called early so atid->hwq_depth can be tracked. 3819eb6f0de0SAdrian Chadd * This unfortunately means that it's released and regrabbed 3820eb6f0de0SAdrian Chadd * during retry and cleanup. That's rather inefficient. 3821eb6f0de0SAdrian Chadd */ 3822eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3823eb6f0de0SAdrian Chadd 3824eb6f0de0SAdrian Chadd if (tid == IEEE80211_NONQOS_TID) 3825eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: TID=16!\n", __func__); 3826eb6f0de0SAdrian Chadd 3827d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 3828d4365d16SAdrian Chadd "%s: bf=%p: tid=%d, hwq_depth=%d, seqno=%d\n", 3829d4365d16SAdrian Chadd __func__, bf, bf->bf_state.bfs_tid, atid->hwq_depth, 3830d4365d16SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)); 3831eb6f0de0SAdrian Chadd 3832eb6f0de0SAdrian Chadd atid->hwq_depth--; 3833eb6f0de0SAdrian Chadd if (atid->hwq_depth < 0) 3834eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: hwq_depth < 0: %d\n", 3835eb6f0de0SAdrian Chadd __func__, atid->hwq_depth); 3836eb6f0de0SAdrian Chadd 3837eb6f0de0SAdrian Chadd /* 3838eb6f0de0SAdrian Chadd * If a cleanup is in progress, punt to comp_cleanup; 3839eb6f0de0SAdrian Chadd * rather than handling it here. It's thus their 3840eb6f0de0SAdrian Chadd * responsibility to clean up, call the completion 3841eb6f0de0SAdrian Chadd * function in net80211, etc. 3842eb6f0de0SAdrian Chadd */ 3843eb6f0de0SAdrian Chadd if (atid->cleanup_inprogress) { 3844eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3845d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: cleanup_unaggr\n", 3846d4365d16SAdrian Chadd __func__); 3847eb6f0de0SAdrian Chadd ath_tx_comp_cleanup_unaggr(sc, bf); 3848eb6f0de0SAdrian Chadd return; 3849eb6f0de0SAdrian Chadd } 3850eb6f0de0SAdrian Chadd 3851eb6f0de0SAdrian Chadd /* 3852eb6f0de0SAdrian Chadd * Don't bother with the retry check if all frames 3853eb6f0de0SAdrian Chadd * are being failed (eg during queue deletion.) 3854eb6f0de0SAdrian Chadd */ 3855e9a6408eSAdrian Chadd #if 0 3856eb6f0de0SAdrian Chadd if (fail == 0 && ts->ts_status & HAL_TXERR_XRETRY) { 3857e9a6408eSAdrian Chadd #endif 3858e9a6408eSAdrian Chadd if (fail == 0 && ts->ts_status != 0) { 3859eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3860d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: retry_unaggr\n", 3861d4365d16SAdrian Chadd __func__); 3862eb6f0de0SAdrian Chadd ath_tx_aggr_retry_unaggr(sc, bf); 3863eb6f0de0SAdrian Chadd return; 3864eb6f0de0SAdrian Chadd } 3865eb6f0de0SAdrian Chadd 3866eb6f0de0SAdrian Chadd /* Success? Complete */ 3867eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: TID=%d, seqno %d\n", 3868eb6f0de0SAdrian Chadd __func__, tid, SEQNO(bf->bf_state.bfs_seqno)); 3869eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw) { 3870eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 3871eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 3872eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 3873eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3874eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 3875eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3876eb6f0de0SAdrian Chadd } 3877eb6f0de0SAdrian Chadd 387888b3d483SAdrian Chadd /* 387988b3d483SAdrian Chadd * Send BAR if required 388088b3d483SAdrian Chadd */ 388188b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 388288b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 388388b3d483SAdrian Chadd 3884eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3885eb6f0de0SAdrian Chadd 3886eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, fail); 3887eb6f0de0SAdrian Chadd /* bf is freed at this point */ 3888eb6f0de0SAdrian Chadd } 3889eb6f0de0SAdrian Chadd 3890eb6f0de0SAdrian Chadd void 3891eb6f0de0SAdrian Chadd ath_tx_aggr_comp(struct ath_softc *sc, struct ath_buf *bf, int fail) 3892eb6f0de0SAdrian Chadd { 3893eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_aggr) 3894eb6f0de0SAdrian Chadd ath_tx_aggr_comp_aggr(sc, bf, fail); 3895eb6f0de0SAdrian Chadd else 3896eb6f0de0SAdrian Chadd ath_tx_aggr_comp_unaggr(sc, bf, fail); 3897eb6f0de0SAdrian Chadd } 3898eb6f0de0SAdrian Chadd 3899eb6f0de0SAdrian Chadd /* 3900eb6f0de0SAdrian Chadd * Schedule some packets from the given node/TID to the hardware. 3901eb6f0de0SAdrian Chadd * 3902eb6f0de0SAdrian Chadd * This is the aggregate version. 3903eb6f0de0SAdrian Chadd */ 3904eb6f0de0SAdrian Chadd void 3905eb6f0de0SAdrian Chadd ath_tx_tid_hw_queue_aggr(struct ath_softc *sc, struct ath_node *an, 3906eb6f0de0SAdrian Chadd struct ath_tid *tid) 3907eb6f0de0SAdrian Chadd { 3908eb6f0de0SAdrian Chadd struct ath_buf *bf; 3909eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 3910eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 3911eb6f0de0SAdrian Chadd struct ieee80211_node *ni = &an->an_node; 3912eb6f0de0SAdrian Chadd ATH_AGGR_STATUS status; 3913eb6f0de0SAdrian Chadd ath_bufhead bf_q; 3914eb6f0de0SAdrian Chadd 3915eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: tid=%d\n", __func__, tid->tid); 3916eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 3917eb6f0de0SAdrian Chadd 3918eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 3919eb6f0de0SAdrian Chadd 3920eb6f0de0SAdrian Chadd if (tid->tid == IEEE80211_NONQOS_TID) 3921eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: called for TID=NONQOS_TID?\n", 3922eb6f0de0SAdrian Chadd __func__); 3923eb6f0de0SAdrian Chadd 3924eb6f0de0SAdrian Chadd for (;;) { 3925eb6f0de0SAdrian Chadd status = ATH_AGGR_DONE; 3926eb6f0de0SAdrian Chadd 3927eb6f0de0SAdrian Chadd /* 3928eb6f0de0SAdrian Chadd * If the upper layer has paused the TID, don't 3929eb6f0de0SAdrian Chadd * queue any further packets. 3930eb6f0de0SAdrian Chadd * 3931eb6f0de0SAdrian Chadd * This can also occur from the completion task because 3932eb6f0de0SAdrian Chadd * of packet loss; but as its serialised with this code, 3933eb6f0de0SAdrian Chadd * it won't "appear" half way through queuing packets. 3934eb6f0de0SAdrian Chadd */ 3935eb6f0de0SAdrian Chadd if (tid->paused) 3936eb6f0de0SAdrian Chadd break; 3937eb6f0de0SAdrian Chadd 3938eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&tid->axq_q); 3939eb6f0de0SAdrian Chadd if (bf == NULL) { 3940eb6f0de0SAdrian Chadd break; 3941eb6f0de0SAdrian Chadd } 3942eb6f0de0SAdrian Chadd 3943eb6f0de0SAdrian Chadd /* 3944eb6f0de0SAdrian Chadd * If the packet doesn't fall within the BAW (eg a NULL 3945eb6f0de0SAdrian Chadd * data frame), schedule it directly; continue. 3946eb6f0de0SAdrian Chadd */ 3947eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_dobaw) { 3948d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 3949d4365d16SAdrian Chadd "%s: non-baw packet\n", 3950eb6f0de0SAdrian Chadd __func__); 3951eb6f0de0SAdrian Chadd ATH_TXQ_REMOVE(tid, bf, bf_list); 3952eb6f0de0SAdrian Chadd bf->bf_state.bfs_aggr = 0; 3953eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 3954e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 3955e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 3956eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 3957e2e4a2c2SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 3958eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 3959eb6f0de0SAdrian Chadd ath_tx_chaindesclist(sc, bf); 3960eb6f0de0SAdrian Chadd ath_hal_clr11n_aggr(sc->sc_ah, bf->bf_desc); 3961eb6f0de0SAdrian Chadd ath_tx_set_ratectrl(sc, ni, bf); 3962eb6f0de0SAdrian Chadd 3963eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_nonbaw_pkt++; 3964eb6f0de0SAdrian Chadd 3965eb6f0de0SAdrian Chadd /* Queue the packet; continue */ 3966eb6f0de0SAdrian Chadd goto queuepkt; 3967eb6f0de0SAdrian Chadd } 3968eb6f0de0SAdrian Chadd 3969eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_q); 3970eb6f0de0SAdrian Chadd 3971eb6f0de0SAdrian Chadd /* 3972eb6f0de0SAdrian Chadd * Do a rate control lookup on the first frame in the 3973eb6f0de0SAdrian Chadd * list. The rate control code needs that to occur 3974eb6f0de0SAdrian Chadd * before it can determine whether to TX. 3975eb6f0de0SAdrian Chadd * It's inaccurate because the rate control code doesn't 3976eb6f0de0SAdrian Chadd * really "do" aggregate lookups, so it only considers 3977eb6f0de0SAdrian Chadd * the size of the first frame. 3978eb6f0de0SAdrian Chadd */ 3979eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 3980eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[3].rix = 0; 3981eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[3].tries = 0; 3982e2e4a2c2SAdrian Chadd 3983e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 3984e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 3985e2e4a2c2SAdrian Chadd 3986e2e4a2c2SAdrian Chadd ath_tx_set_rtscts(sc, bf); 3987eb6f0de0SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 3988eb6f0de0SAdrian Chadd 3989eb6f0de0SAdrian Chadd status = ath_tx_form_aggr(sc, an, tid, &bf_q); 3990eb6f0de0SAdrian Chadd 3991eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 3992eb6f0de0SAdrian Chadd "%s: ath_tx_form_aggr() status=%d\n", __func__, status); 3993eb6f0de0SAdrian Chadd 3994eb6f0de0SAdrian Chadd /* 3995eb6f0de0SAdrian Chadd * No frames to be picked up - out of BAW 3996eb6f0de0SAdrian Chadd */ 3997eb6f0de0SAdrian Chadd if (TAILQ_EMPTY(&bf_q)) 3998eb6f0de0SAdrian Chadd break; 3999eb6f0de0SAdrian Chadd 4000eb6f0de0SAdrian Chadd /* 4001eb6f0de0SAdrian Chadd * This assumes that the descriptor list in the ath_bufhead 4002eb6f0de0SAdrian Chadd * are already linked together via bf_next pointers. 4003eb6f0de0SAdrian Chadd */ 4004eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&bf_q); 4005eb6f0de0SAdrian Chadd 4006e2e4a2c2SAdrian Chadd if (status == ATH_AGGR_8K_LIMITED) 4007e2e4a2c2SAdrian Chadd sc->sc_aggr_stats.aggr_rts_aggr_limited++; 4008e2e4a2c2SAdrian Chadd 4009eb6f0de0SAdrian Chadd /* 4010eb6f0de0SAdrian Chadd * If it's the only frame send as non-aggregate 4011eb6f0de0SAdrian Chadd * assume that ath_tx_form_aggr() has checked 4012eb6f0de0SAdrian Chadd * whether it's in the BAW and added it appropriately. 4013eb6f0de0SAdrian Chadd */ 4014eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_nframes == 1) { 4015eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 4016eb6f0de0SAdrian Chadd "%s: single-frame aggregate\n", __func__); 4017eb6f0de0SAdrian Chadd bf->bf_state.bfs_aggr = 0; 4018eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 4019eb6f0de0SAdrian Chadd ath_tx_chaindesclist(sc, bf); 4020eb6f0de0SAdrian Chadd ath_hal_clr11n_aggr(sc->sc_ah, bf->bf_desc); 4021eb6f0de0SAdrian Chadd ath_tx_set_ratectrl(sc, ni, bf); 4022eb6f0de0SAdrian Chadd if (status == ATH_AGGR_BAW_CLOSED) 4023eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_baw_closed_single_pkt++; 4024eb6f0de0SAdrian Chadd else 4025eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_single_pkt++; 4026eb6f0de0SAdrian Chadd } else { 4027eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 4028d4365d16SAdrian Chadd "%s: multi-frame aggregate: %d frames, " 4029d4365d16SAdrian Chadd "length %d\n", 4030eb6f0de0SAdrian Chadd __func__, bf->bf_state.bfs_nframes, 4031eb6f0de0SAdrian Chadd bf->bf_state.bfs_al); 4032eb6f0de0SAdrian Chadd bf->bf_state.bfs_aggr = 1; 4033eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_pkts[bf->bf_state.bfs_nframes]++; 4034eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_aggr_pkt++; 4035eb6f0de0SAdrian Chadd 4036eb6f0de0SAdrian Chadd /* 4037e2e4a2c2SAdrian Chadd * Calculate the duration/protection as required. 4038e2e4a2c2SAdrian Chadd */ 4039e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 4040e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 4041e2e4a2c2SAdrian Chadd 4042e2e4a2c2SAdrian Chadd /* 4043eb6f0de0SAdrian Chadd * Update the rate and rtscts information based on the 4044eb6f0de0SAdrian Chadd * rate decision made by the rate control code; 4045eb6f0de0SAdrian Chadd * the first frame in the aggregate needs it. 4046eb6f0de0SAdrian Chadd */ 4047eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 4048eb6f0de0SAdrian Chadd 4049eb6f0de0SAdrian Chadd /* 4050eb6f0de0SAdrian Chadd * Setup the relevant descriptor fields 4051eb6f0de0SAdrian Chadd * for aggregation. The first descriptor 4052eb6f0de0SAdrian Chadd * already points to the rest in the chain. 4053eb6f0de0SAdrian Chadd */ 4054eb6f0de0SAdrian Chadd ath_tx_setds_11n(sc, bf); 4055eb6f0de0SAdrian Chadd 4056eb6f0de0SAdrian Chadd /* 4057eb6f0de0SAdrian Chadd * setup first desc with rate and aggr info 4058eb6f0de0SAdrian Chadd */ 4059eb6f0de0SAdrian Chadd ath_tx_set_ratectrl(sc, ni, bf); 4060eb6f0de0SAdrian Chadd } 4061eb6f0de0SAdrian Chadd queuepkt: 4062eb6f0de0SAdrian Chadd //txq = bf->bf_state.bfs_txq; 4063eb6f0de0SAdrian Chadd 4064eb6f0de0SAdrian Chadd /* Set completion handler, multi-frame aggregate or not */ 4065eb6f0de0SAdrian Chadd bf->bf_comp = ath_tx_aggr_comp; 4066eb6f0de0SAdrian Chadd 4067eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_tid == IEEE80211_NONQOS_TID) 4068eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: TID=16?\n", __func__); 4069eb6f0de0SAdrian Chadd 4070eb6f0de0SAdrian Chadd /* Punt to txq */ 4071eb6f0de0SAdrian Chadd ath_tx_handoff(sc, txq, bf); 4072eb6f0de0SAdrian Chadd 4073eb6f0de0SAdrian Chadd /* Track outstanding buffer count to hardware */ 4074eb6f0de0SAdrian Chadd /* aggregates are "one" buffer */ 4075eb6f0de0SAdrian Chadd tid->hwq_depth++; 4076eb6f0de0SAdrian Chadd 4077eb6f0de0SAdrian Chadd /* 4078eb6f0de0SAdrian Chadd * Break out if ath_tx_form_aggr() indicated 4079eb6f0de0SAdrian Chadd * there can't be any further progress (eg BAW is full.) 4080eb6f0de0SAdrian Chadd * Checking for an empty txq is done above. 4081eb6f0de0SAdrian Chadd * 4082eb6f0de0SAdrian Chadd * XXX locking on txq here? 4083eb6f0de0SAdrian Chadd */ 4084eb6f0de0SAdrian Chadd if (txq->axq_aggr_depth >= sc->sc_hwq_limit || 4085eb6f0de0SAdrian Chadd status == ATH_AGGR_BAW_CLOSED) 4086eb6f0de0SAdrian Chadd break; 4087eb6f0de0SAdrian Chadd } 4088eb6f0de0SAdrian Chadd } 4089eb6f0de0SAdrian Chadd 4090eb6f0de0SAdrian Chadd /* 4091eb6f0de0SAdrian Chadd * Schedule some packets from the given node/TID to the hardware. 4092eb6f0de0SAdrian Chadd */ 4093eb6f0de0SAdrian Chadd void 4094eb6f0de0SAdrian Chadd ath_tx_tid_hw_queue_norm(struct ath_softc *sc, struct ath_node *an, 4095eb6f0de0SAdrian Chadd struct ath_tid *tid) 4096eb6f0de0SAdrian Chadd { 4097eb6f0de0SAdrian Chadd struct ath_buf *bf; 4098eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 4099eb6f0de0SAdrian Chadd struct ieee80211_node *ni = &an->an_node; 4100eb6f0de0SAdrian Chadd 4101eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: node %p: TID %d: called\n", 4102eb6f0de0SAdrian Chadd __func__, an, tid->tid); 4103eb6f0de0SAdrian Chadd 4104eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 4105eb6f0de0SAdrian Chadd 4106eb6f0de0SAdrian Chadd /* Check - is AMPDU pending or running? then print out something */ 4107eb6f0de0SAdrian Chadd if (ath_tx_ampdu_pending(sc, an, tid->tid)) 4108eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: tid=%d, ampdu pending?\n", 4109eb6f0de0SAdrian Chadd __func__, tid->tid); 4110eb6f0de0SAdrian Chadd if (ath_tx_ampdu_running(sc, an, tid->tid)) 4111eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: tid=%d, ampdu running?\n", 4112eb6f0de0SAdrian Chadd __func__, tid->tid); 4113eb6f0de0SAdrian Chadd 4114eb6f0de0SAdrian Chadd for (;;) { 4115eb6f0de0SAdrian Chadd 4116eb6f0de0SAdrian Chadd /* 4117eb6f0de0SAdrian Chadd * If the upper layers have paused the TID, don't 4118eb6f0de0SAdrian Chadd * queue any further packets. 4119eb6f0de0SAdrian Chadd */ 4120eb6f0de0SAdrian Chadd if (tid->paused) 4121eb6f0de0SAdrian Chadd break; 4122eb6f0de0SAdrian Chadd 4123eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&tid->axq_q); 4124eb6f0de0SAdrian Chadd if (bf == NULL) { 4125eb6f0de0SAdrian Chadd break; 4126eb6f0de0SAdrian Chadd } 4127eb6f0de0SAdrian Chadd 4128eb6f0de0SAdrian Chadd ATH_TXQ_REMOVE(tid, bf, bf_list); 4129eb6f0de0SAdrian Chadd 4130eb6f0de0SAdrian Chadd KASSERT(txq == bf->bf_state.bfs_txq, ("txqs not equal!\n")); 4131eb6f0de0SAdrian Chadd 4132eb6f0de0SAdrian Chadd /* Sanity check! */ 4133eb6f0de0SAdrian Chadd if (tid->tid != bf->bf_state.bfs_tid) { 4134eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: bfs_tid %d !=" 4135eb6f0de0SAdrian Chadd " tid %d\n", 4136eb6f0de0SAdrian Chadd __func__, bf->bf_state.bfs_tid, tid->tid); 4137eb6f0de0SAdrian Chadd } 4138eb6f0de0SAdrian Chadd /* Normal completion handler */ 4139eb6f0de0SAdrian Chadd bf->bf_comp = ath_tx_normal_comp; 4140eb6f0de0SAdrian Chadd 4141eb6f0de0SAdrian Chadd /* Program descriptors + rate control */ 4142eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 4143e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 4144e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 4145eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 4146e2e4a2c2SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 4147eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 4148eb6f0de0SAdrian Chadd ath_tx_chaindesclist(sc, bf); 4149eb6f0de0SAdrian Chadd ath_tx_set_ratectrl(sc, ni, bf); 4150eb6f0de0SAdrian Chadd 4151eb6f0de0SAdrian Chadd /* Track outstanding buffer count to hardware */ 4152eb6f0de0SAdrian Chadd /* aggregates are "one" buffer */ 4153eb6f0de0SAdrian Chadd tid->hwq_depth++; 4154eb6f0de0SAdrian Chadd 4155eb6f0de0SAdrian Chadd /* Punt to hardware or software txq */ 4156eb6f0de0SAdrian Chadd ath_tx_handoff(sc, txq, bf); 4157eb6f0de0SAdrian Chadd } 4158eb6f0de0SAdrian Chadd } 4159eb6f0de0SAdrian Chadd 4160eb6f0de0SAdrian Chadd /* 4161eb6f0de0SAdrian Chadd * Schedule some packets to the given hardware queue. 4162eb6f0de0SAdrian Chadd * 4163eb6f0de0SAdrian Chadd * This function walks the list of TIDs (ie, ath_node TIDs 4164eb6f0de0SAdrian Chadd * with queued traffic) and attempts to schedule traffic 4165eb6f0de0SAdrian Chadd * from them. 4166eb6f0de0SAdrian Chadd * 4167eb6f0de0SAdrian Chadd * TID scheduling is implemented as a FIFO, with TIDs being 4168eb6f0de0SAdrian Chadd * added to the end of the queue after some frames have been 4169eb6f0de0SAdrian Chadd * scheduled. 4170eb6f0de0SAdrian Chadd */ 4171eb6f0de0SAdrian Chadd void 4172eb6f0de0SAdrian Chadd ath_txq_sched(struct ath_softc *sc, struct ath_txq *txq) 4173eb6f0de0SAdrian Chadd { 4174eb6f0de0SAdrian Chadd struct ath_tid *tid, *next, *last; 4175eb6f0de0SAdrian Chadd 4176eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 4177eb6f0de0SAdrian Chadd 4178eb6f0de0SAdrian Chadd /* 4179eb6f0de0SAdrian Chadd * Don't schedule if the hardware queue is busy. 4180eb6f0de0SAdrian Chadd * This (hopefully) gives some more time to aggregate 4181eb6f0de0SAdrian Chadd * some packets in the aggregation queue. 4182eb6f0de0SAdrian Chadd */ 4183eb6f0de0SAdrian Chadd if (txq->axq_aggr_depth >= sc->sc_hwq_limit) { 4184eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_sched_nopkt++; 4185eb6f0de0SAdrian Chadd return; 4186eb6f0de0SAdrian Chadd } 4187eb6f0de0SAdrian Chadd 4188eb6f0de0SAdrian Chadd last = TAILQ_LAST(&txq->axq_tidq, axq_t_s); 4189eb6f0de0SAdrian Chadd 4190eb6f0de0SAdrian Chadd TAILQ_FOREACH_SAFE(tid, &txq->axq_tidq, axq_qelem, next) { 4191eb6f0de0SAdrian Chadd /* 4192eb6f0de0SAdrian Chadd * Suspend paused queues here; they'll be resumed 4193eb6f0de0SAdrian Chadd * once the addba completes or times out. 4194eb6f0de0SAdrian Chadd */ 4195eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: tid=%d, paused=%d\n", 4196eb6f0de0SAdrian Chadd __func__, tid->tid, tid->paused); 4197eb6f0de0SAdrian Chadd ath_tx_tid_unsched(sc, tid); 4198eb6f0de0SAdrian Chadd if (tid->paused) { 4199eb6f0de0SAdrian Chadd continue; 4200eb6f0de0SAdrian Chadd } 4201eb6f0de0SAdrian Chadd if (ath_tx_ampdu_running(sc, tid->an, tid->tid)) 4202eb6f0de0SAdrian Chadd ath_tx_tid_hw_queue_aggr(sc, tid->an, tid); 4203eb6f0de0SAdrian Chadd else 4204eb6f0de0SAdrian Chadd ath_tx_tid_hw_queue_norm(sc, tid->an, tid); 4205eb6f0de0SAdrian Chadd 4206eb6f0de0SAdrian Chadd /* Not empty? Re-schedule */ 4207eb6f0de0SAdrian Chadd if (tid->axq_depth != 0) 4208eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, tid); 4209eb6f0de0SAdrian Chadd 4210eb6f0de0SAdrian Chadd /* Give the software queue time to aggregate more packets */ 4211eb6f0de0SAdrian Chadd if (txq->axq_aggr_depth >= sc->sc_hwq_limit) { 4212eb6f0de0SAdrian Chadd break; 4213eb6f0de0SAdrian Chadd } 4214eb6f0de0SAdrian Chadd 4215eb6f0de0SAdrian Chadd /* 4216eb6f0de0SAdrian Chadd * If this was the last entry on the original list, stop. 4217eb6f0de0SAdrian Chadd * Otherwise nodes that have been rescheduled onto the end 4218eb6f0de0SAdrian Chadd * of the TID FIFO list will just keep being rescheduled. 4219eb6f0de0SAdrian Chadd */ 4220eb6f0de0SAdrian Chadd if (tid == last) 4221eb6f0de0SAdrian Chadd break; 4222eb6f0de0SAdrian Chadd } 4223eb6f0de0SAdrian Chadd } 4224eb6f0de0SAdrian Chadd 4225eb6f0de0SAdrian Chadd /* 4226eb6f0de0SAdrian Chadd * TX addba handling 4227eb6f0de0SAdrian Chadd */ 4228eb6f0de0SAdrian Chadd 4229eb6f0de0SAdrian Chadd /* 4230eb6f0de0SAdrian Chadd * Return net80211 TID struct pointer, or NULL for none 4231eb6f0de0SAdrian Chadd */ 4232eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu * 4233eb6f0de0SAdrian Chadd ath_tx_get_tx_tid(struct ath_node *an, int tid) 4234eb6f0de0SAdrian Chadd { 4235eb6f0de0SAdrian Chadd struct ieee80211_node *ni = &an->an_node; 4236eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 4237eb6f0de0SAdrian Chadd 4238eb6f0de0SAdrian Chadd if (tid == IEEE80211_NONQOS_TID) 4239eb6f0de0SAdrian Chadd return NULL; 4240eb6f0de0SAdrian Chadd 42412aa563dfSAdrian Chadd tap = &ni->ni_tx_ampdu[tid]; 4242eb6f0de0SAdrian Chadd return tap; 4243eb6f0de0SAdrian Chadd } 4244eb6f0de0SAdrian Chadd 4245eb6f0de0SAdrian Chadd /* 4246eb6f0de0SAdrian Chadd * Is AMPDU-TX running? 4247eb6f0de0SAdrian Chadd */ 4248eb6f0de0SAdrian Chadd static int 4249eb6f0de0SAdrian Chadd ath_tx_ampdu_running(struct ath_softc *sc, struct ath_node *an, int tid) 4250eb6f0de0SAdrian Chadd { 4251eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 4252eb6f0de0SAdrian Chadd 4253eb6f0de0SAdrian Chadd if (tid == IEEE80211_NONQOS_TID) 4254eb6f0de0SAdrian Chadd return 0; 4255eb6f0de0SAdrian Chadd 4256eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 4257eb6f0de0SAdrian Chadd if (tap == NULL) 4258eb6f0de0SAdrian Chadd return 0; /* Not valid; default to not running */ 4259eb6f0de0SAdrian Chadd 4260eb6f0de0SAdrian Chadd return !! (tap->txa_flags & IEEE80211_AGGR_RUNNING); 4261eb6f0de0SAdrian Chadd } 4262eb6f0de0SAdrian Chadd 4263eb6f0de0SAdrian Chadd /* 4264eb6f0de0SAdrian Chadd * Is AMPDU-TX negotiation pending? 4265eb6f0de0SAdrian Chadd */ 4266eb6f0de0SAdrian Chadd static int 4267eb6f0de0SAdrian Chadd ath_tx_ampdu_pending(struct ath_softc *sc, struct ath_node *an, int tid) 4268eb6f0de0SAdrian Chadd { 4269eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 4270eb6f0de0SAdrian Chadd 4271eb6f0de0SAdrian Chadd if (tid == IEEE80211_NONQOS_TID) 4272eb6f0de0SAdrian Chadd return 0; 4273eb6f0de0SAdrian Chadd 4274eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 4275eb6f0de0SAdrian Chadd if (tap == NULL) 4276eb6f0de0SAdrian Chadd return 0; /* Not valid; default to not pending */ 4277eb6f0de0SAdrian Chadd 4278eb6f0de0SAdrian Chadd return !! (tap->txa_flags & IEEE80211_AGGR_XCHGPEND); 4279eb6f0de0SAdrian Chadd } 4280eb6f0de0SAdrian Chadd 4281eb6f0de0SAdrian Chadd /* 4282eb6f0de0SAdrian Chadd * Is AMPDU-TX pending for the given TID? 4283eb6f0de0SAdrian Chadd */ 4284eb6f0de0SAdrian Chadd 4285eb6f0de0SAdrian Chadd 4286eb6f0de0SAdrian Chadd /* 4287eb6f0de0SAdrian Chadd * Method to handle sending an ADDBA request. 4288eb6f0de0SAdrian Chadd * 4289eb6f0de0SAdrian Chadd * We tap this so the relevant flags can be set to pause the TID 4290eb6f0de0SAdrian Chadd * whilst waiting for the response. 4291eb6f0de0SAdrian Chadd * 4292eb6f0de0SAdrian Chadd * XXX there's no timeout handler we can override? 4293eb6f0de0SAdrian Chadd */ 4294eb6f0de0SAdrian Chadd int 4295eb6f0de0SAdrian Chadd ath_addba_request(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap, 4296eb6f0de0SAdrian Chadd int dialogtoken, int baparamset, int batimeout) 4297eb6f0de0SAdrian Chadd { 4298eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 42992aa563dfSAdrian Chadd int tid = tap->txa_tid; 4300eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 4301eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 4302eb6f0de0SAdrian Chadd 4303eb6f0de0SAdrian Chadd /* 4304eb6f0de0SAdrian Chadd * XXX danger Will Robinson! 4305eb6f0de0SAdrian Chadd * 4306eb6f0de0SAdrian Chadd * Although the taskqueue may be running and scheduling some more 4307eb6f0de0SAdrian Chadd * packets, these should all be _before_ the addba sequence number. 4308eb6f0de0SAdrian Chadd * However, net80211 will keep self-assigning sequence numbers 4309eb6f0de0SAdrian Chadd * until addba has been negotiated. 4310eb6f0de0SAdrian Chadd * 4311eb6f0de0SAdrian Chadd * In the past, these packets would be "paused" (which still works 4312eb6f0de0SAdrian Chadd * fine, as they're being scheduled to the driver in the same 4313eb6f0de0SAdrian Chadd * serialised method which is calling the addba request routine) 4314eb6f0de0SAdrian Chadd * and when the aggregation session begins, they'll be dequeued 4315eb6f0de0SAdrian Chadd * as aggregate packets and added to the BAW. However, now there's 4316eb6f0de0SAdrian Chadd * a "bf->bf_state.bfs_dobaw" flag, and this isn't set for these 4317eb6f0de0SAdrian Chadd * packets. Thus they never get included in the BAW tracking and 4318eb6f0de0SAdrian Chadd * this can cause the initial burst of packets after the addba 4319eb6f0de0SAdrian Chadd * negotiation to "hang", as they quickly fall outside the BAW. 4320eb6f0de0SAdrian Chadd * 4321eb6f0de0SAdrian Chadd * The "eventual" solution should be to tag these packets with 4322eb6f0de0SAdrian Chadd * dobaw. Although net80211 has given us a sequence number, 4323eb6f0de0SAdrian Chadd * it'll be "after" the left edge of the BAW and thus it'll 4324eb6f0de0SAdrian Chadd * fall within it. 4325eb6f0de0SAdrian Chadd */ 432696ff26ffSAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 4327eb6f0de0SAdrian Chadd ath_tx_tid_pause(sc, atid); 432896ff26ffSAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4329eb6f0de0SAdrian Chadd 4330eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 4331eb6f0de0SAdrian Chadd "%s: called; dialogtoken=%d, baparamset=%d, batimeout=%d\n", 4332eb6f0de0SAdrian Chadd __func__, dialogtoken, baparamset, batimeout); 4333eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 4334eb6f0de0SAdrian Chadd "%s: txa_start=%d, ni_txseqs=%d\n", 4335eb6f0de0SAdrian Chadd __func__, tap->txa_start, ni->ni_txseqs[tid]); 4336eb6f0de0SAdrian Chadd 4337eb6f0de0SAdrian Chadd return sc->sc_addba_request(ni, tap, dialogtoken, baparamset, 4338eb6f0de0SAdrian Chadd batimeout); 4339eb6f0de0SAdrian Chadd } 4340eb6f0de0SAdrian Chadd 4341eb6f0de0SAdrian Chadd /* 4342eb6f0de0SAdrian Chadd * Handle an ADDBA response. 4343eb6f0de0SAdrian Chadd * 4344eb6f0de0SAdrian Chadd * We unpause the queue so TX'ing can resume. 4345eb6f0de0SAdrian Chadd * 4346eb6f0de0SAdrian Chadd * Any packets TX'ed from this point should be "aggregate" (whether 4347eb6f0de0SAdrian Chadd * aggregate or not) so the BAW is updated. 4348eb6f0de0SAdrian Chadd * 4349eb6f0de0SAdrian Chadd * Note! net80211 keeps self-assigning sequence numbers until 4350eb6f0de0SAdrian Chadd * ampdu is negotiated. This means the initially-negotiated BAW left 4351eb6f0de0SAdrian Chadd * edge won't match the ni->ni_txseq. 4352eb6f0de0SAdrian Chadd * 4353eb6f0de0SAdrian Chadd * So, being very dirty, the BAW left edge is "slid" here to match 4354eb6f0de0SAdrian Chadd * ni->ni_txseq. 4355eb6f0de0SAdrian Chadd * 4356eb6f0de0SAdrian Chadd * What likely SHOULD happen is that all packets subsequent to the 4357eb6f0de0SAdrian Chadd * addba request should be tagged as aggregate and queued as non-aggregate 4358eb6f0de0SAdrian Chadd * frames; thus updating the BAW. For now though, I'll just slide the 4359eb6f0de0SAdrian Chadd * window. 4360eb6f0de0SAdrian Chadd */ 4361eb6f0de0SAdrian Chadd int 4362eb6f0de0SAdrian Chadd ath_addba_response(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap, 4363eb6f0de0SAdrian Chadd int status, int code, int batimeout) 4364eb6f0de0SAdrian Chadd { 4365eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 43662aa563dfSAdrian Chadd int tid = tap->txa_tid; 4367eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 4368eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 4369eb6f0de0SAdrian Chadd int r; 4370eb6f0de0SAdrian Chadd 4371eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 4372eb6f0de0SAdrian Chadd "%s: called; status=%d, code=%d, batimeout=%d\n", __func__, 4373eb6f0de0SAdrian Chadd status, code, batimeout); 4374eb6f0de0SAdrian Chadd 4375eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 4376eb6f0de0SAdrian Chadd "%s: txa_start=%d, ni_txseqs=%d\n", 4377eb6f0de0SAdrian Chadd __func__, tap->txa_start, ni->ni_txseqs[tid]); 4378eb6f0de0SAdrian Chadd 4379eb6f0de0SAdrian Chadd /* 4380eb6f0de0SAdrian Chadd * Call this first, so the interface flags get updated 4381eb6f0de0SAdrian Chadd * before the TID is unpaused. Otherwise a race condition 4382eb6f0de0SAdrian Chadd * exists where the unpaused TID still doesn't yet have 4383eb6f0de0SAdrian Chadd * IEEE80211_AGGR_RUNNING set. 4384eb6f0de0SAdrian Chadd */ 4385eb6f0de0SAdrian Chadd r = sc->sc_addba_response(ni, tap, status, code, batimeout); 4386eb6f0de0SAdrian Chadd 4387eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 4388eb6f0de0SAdrian Chadd /* 4389eb6f0de0SAdrian Chadd * XXX dirty! 4390eb6f0de0SAdrian Chadd * Slide the BAW left edge to wherever net80211 left it for us. 4391eb6f0de0SAdrian Chadd * Read above for more information. 4392eb6f0de0SAdrian Chadd */ 4393eb6f0de0SAdrian Chadd tap->txa_start = ni->ni_txseqs[tid]; 4394eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 4395eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4396eb6f0de0SAdrian Chadd return r; 4397eb6f0de0SAdrian Chadd } 4398eb6f0de0SAdrian Chadd 4399eb6f0de0SAdrian Chadd 4400eb6f0de0SAdrian Chadd /* 4401eb6f0de0SAdrian Chadd * Stop ADDBA on a queue. 4402eb6f0de0SAdrian Chadd */ 4403eb6f0de0SAdrian Chadd void 4404eb6f0de0SAdrian Chadd ath_addba_stop(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap) 4405eb6f0de0SAdrian Chadd { 4406eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 44072aa563dfSAdrian Chadd int tid = tap->txa_tid; 4408eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 4409eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 4410eb6f0de0SAdrian Chadd 4411eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: called\n", __func__); 4412eb6f0de0SAdrian Chadd 4413eb6f0de0SAdrian Chadd /* Pause TID traffic early, so there aren't any races */ 441496ff26ffSAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 4415eb6f0de0SAdrian Chadd ath_tx_tid_pause(sc, atid); 441696ff26ffSAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4417eb6f0de0SAdrian Chadd 4418eb6f0de0SAdrian Chadd /* There's no need to hold the TXQ lock here */ 4419eb6f0de0SAdrian Chadd sc->sc_addba_stop(ni, tap); 4420eb6f0de0SAdrian Chadd 4421eb6f0de0SAdrian Chadd /* 4422eb6f0de0SAdrian Chadd * ath_tx_cleanup will resume the TID if possible, otherwise 4423eb6f0de0SAdrian Chadd * it'll set the cleanup flag, and it'll be unpaused once 4424eb6f0de0SAdrian Chadd * things have been cleaned up. 4425eb6f0de0SAdrian Chadd */ 4426eb6f0de0SAdrian Chadd ath_tx_cleanup(sc, an, tid); 4427eb6f0de0SAdrian Chadd } 4428eb6f0de0SAdrian Chadd 4429eb6f0de0SAdrian Chadd /* 4430eb6f0de0SAdrian Chadd * Note: net80211 bar_timeout() doesn't call this function on BAR failure; 4431eb6f0de0SAdrian Chadd * it simply tears down the aggregation session. Ew. 4432eb6f0de0SAdrian Chadd * 4433eb6f0de0SAdrian Chadd * It however will call ieee80211_ampdu_stop() which will call 4434eb6f0de0SAdrian Chadd * ic->ic_addba_stop(). 4435eb6f0de0SAdrian Chadd * 4436eb6f0de0SAdrian Chadd * XXX This uses a hard-coded max BAR count value; the whole 4437eb6f0de0SAdrian Chadd * XXX BAR TX success or failure should be better handled! 4438eb6f0de0SAdrian Chadd */ 4439eb6f0de0SAdrian Chadd void 4440eb6f0de0SAdrian Chadd ath_bar_response(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap, 4441eb6f0de0SAdrian Chadd int status) 4442eb6f0de0SAdrian Chadd { 4443eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 44442aa563dfSAdrian Chadd int tid = tap->txa_tid; 4445eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 4446eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 4447eb6f0de0SAdrian Chadd int attempts = tap->txa_attempts; 4448eb6f0de0SAdrian Chadd 44490e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, 4450*e60c4fc2SAdrian Chadd "%s: called; tap=%p, atid=%p, txa_tid=%d, atid->tid=%d, status=%d, attempts=%d\n", 44510e22ed0eSAdrian Chadd __func__, 4452*e60c4fc2SAdrian Chadd tap, 4453*e60c4fc2SAdrian Chadd atid, 4454*e60c4fc2SAdrian Chadd tap->txa_tid, 4455*e60c4fc2SAdrian Chadd atid->tid, 44560e22ed0eSAdrian Chadd status, 44570e22ed0eSAdrian Chadd attempts); 4458eb6f0de0SAdrian Chadd 4459eb6f0de0SAdrian Chadd /* Note: This may update the BAW details */ 4460eb6f0de0SAdrian Chadd sc->sc_bar_response(ni, tap, status); 4461eb6f0de0SAdrian Chadd 4462eb6f0de0SAdrian Chadd /* Unpause the TID */ 4463eb6f0de0SAdrian Chadd /* 4464eb6f0de0SAdrian Chadd * XXX if this is attempt=50, the TID will be downgraded 4465eb6f0de0SAdrian Chadd * XXX to a non-aggregate session. So we must unpause the 4466eb6f0de0SAdrian Chadd * XXX TID here or it'll never be done. 4467eb6f0de0SAdrian Chadd */ 4468eb6f0de0SAdrian Chadd if (status == 0 || attempts == 50) { 4469eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 447088b3d483SAdrian Chadd ath_tx_tid_bar_unsuspend(sc, atid); 4471eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4472eb6f0de0SAdrian Chadd } 4473eb6f0de0SAdrian Chadd } 4474eb6f0de0SAdrian Chadd 4475eb6f0de0SAdrian Chadd /* 4476eb6f0de0SAdrian Chadd * This is called whenever the pending ADDBA request times out. 4477eb6f0de0SAdrian Chadd * Unpause and reschedule the TID. 4478eb6f0de0SAdrian Chadd */ 4479eb6f0de0SAdrian Chadd void 4480eb6f0de0SAdrian Chadd ath_addba_response_timeout(struct ieee80211_node *ni, 4481eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap) 4482eb6f0de0SAdrian Chadd { 4483eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 44842aa563dfSAdrian Chadd int tid = tap->txa_tid; 4485eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 4486eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 4487eb6f0de0SAdrian Chadd 4488eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 4489eb6f0de0SAdrian Chadd "%s: called; resuming\n", __func__); 4490eb6f0de0SAdrian Chadd 4491eb6f0de0SAdrian Chadd /* Note: This updates the aggregate state to (again) pending */ 4492eb6f0de0SAdrian Chadd sc->sc_addba_response_timeout(ni, tap); 4493eb6f0de0SAdrian Chadd 4494eb6f0de0SAdrian Chadd /* Unpause the TID; which reschedules it */ 4495eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 4496eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 4497eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4498eb6f0de0SAdrian Chadd } 4499