1b8e788a5SAdrian Chadd /*- 2b8e788a5SAdrian Chadd * Copyright (c) 2002-2009 Sam Leffler, Errno Consulting 3b8e788a5SAdrian Chadd * All rights reserved. 4b8e788a5SAdrian Chadd * 5b8e788a5SAdrian Chadd * Redistribution and use in source and binary forms, with or without 6b8e788a5SAdrian Chadd * modification, are permitted provided that the following conditions 7b8e788a5SAdrian Chadd * are met: 8b8e788a5SAdrian Chadd * 1. Redistributions of source code must retain the above copyright 9b8e788a5SAdrian Chadd * notice, this list of conditions and the following disclaimer, 10b8e788a5SAdrian Chadd * without modification. 11b8e788a5SAdrian Chadd * 2. Redistributions in binary form must reproduce at minimum a disclaimer 12b8e788a5SAdrian Chadd * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any 13b8e788a5SAdrian Chadd * redistribution must be conditioned upon including a substantially 14b8e788a5SAdrian Chadd * similar Disclaimer requirement for further binary redistribution. 15b8e788a5SAdrian Chadd * 16b8e788a5SAdrian Chadd * NO WARRANTY 17b8e788a5SAdrian Chadd * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 18b8e788a5SAdrian Chadd * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 19b8e788a5SAdrian Chadd * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY 20b8e788a5SAdrian Chadd * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL 21b8e788a5SAdrian Chadd * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, 22b8e788a5SAdrian Chadd * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 23b8e788a5SAdrian Chadd * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 24b8e788a5SAdrian Chadd * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER 25b8e788a5SAdrian Chadd * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 26b8e788a5SAdrian Chadd * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 27b8e788a5SAdrian Chadd * THE POSSIBILITY OF SUCH DAMAGES. 28b8e788a5SAdrian Chadd */ 29b8e788a5SAdrian Chadd 30b8e788a5SAdrian Chadd #include <sys/cdefs.h> 31b8e788a5SAdrian Chadd __FBSDID("$FreeBSD$"); 32b8e788a5SAdrian Chadd 33b8e788a5SAdrian Chadd /* 34b8e788a5SAdrian Chadd * Driver for the Atheros Wireless LAN controller. 35b8e788a5SAdrian Chadd * 36b8e788a5SAdrian Chadd * This software is derived from work of Atsushi Onoe; his contribution 37b8e788a5SAdrian Chadd * is greatly appreciated. 38b8e788a5SAdrian Chadd */ 39b8e788a5SAdrian Chadd 40b8e788a5SAdrian Chadd #include "opt_inet.h" 41b8e788a5SAdrian Chadd #include "opt_ath.h" 42b8e788a5SAdrian Chadd #include "opt_wlan.h" 43b8e788a5SAdrian Chadd 44b8e788a5SAdrian Chadd #include <sys/param.h> 45b8e788a5SAdrian Chadd #include <sys/systm.h> 46b8e788a5SAdrian Chadd #include <sys/sysctl.h> 47b8e788a5SAdrian Chadd #include <sys/mbuf.h> 48b8e788a5SAdrian Chadd #include <sys/malloc.h> 49b8e788a5SAdrian Chadd #include <sys/lock.h> 50b8e788a5SAdrian Chadd #include <sys/mutex.h> 51b8e788a5SAdrian Chadd #include <sys/kernel.h> 52b8e788a5SAdrian Chadd #include <sys/socket.h> 53b8e788a5SAdrian Chadd #include <sys/sockio.h> 54b8e788a5SAdrian Chadd #include <sys/errno.h> 55b8e788a5SAdrian Chadd #include <sys/callout.h> 56b8e788a5SAdrian Chadd #include <sys/bus.h> 57b8e788a5SAdrian Chadd #include <sys/endian.h> 58b8e788a5SAdrian Chadd #include <sys/kthread.h> 59b8e788a5SAdrian Chadd #include <sys/taskqueue.h> 60b8e788a5SAdrian Chadd #include <sys/priv.h> 61b8e788a5SAdrian Chadd 62b8e788a5SAdrian Chadd #include <machine/bus.h> 63b8e788a5SAdrian Chadd 64b8e788a5SAdrian Chadd #include <net/if.h> 65b8e788a5SAdrian Chadd #include <net/if_dl.h> 66b8e788a5SAdrian Chadd #include <net/if_media.h> 67b8e788a5SAdrian Chadd #include <net/if_types.h> 68b8e788a5SAdrian Chadd #include <net/if_arp.h> 69b8e788a5SAdrian Chadd #include <net/ethernet.h> 70b8e788a5SAdrian Chadd #include <net/if_llc.h> 71b8e788a5SAdrian Chadd 72b8e788a5SAdrian Chadd #include <net80211/ieee80211_var.h> 73b8e788a5SAdrian Chadd #include <net80211/ieee80211_regdomain.h> 74b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_SUPERG 75b8e788a5SAdrian Chadd #include <net80211/ieee80211_superg.h> 76b8e788a5SAdrian Chadd #endif 77b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA 78b8e788a5SAdrian Chadd #include <net80211/ieee80211_tdma.h> 79b8e788a5SAdrian Chadd #endif 80eb6f0de0SAdrian Chadd #include <net80211/ieee80211_ht.h> 81b8e788a5SAdrian Chadd 82b8e788a5SAdrian Chadd #include <net/bpf.h> 83b8e788a5SAdrian Chadd 84b8e788a5SAdrian Chadd #ifdef INET 85b8e788a5SAdrian Chadd #include <netinet/in.h> 86b8e788a5SAdrian Chadd #include <netinet/if_ether.h> 87b8e788a5SAdrian Chadd #endif 88b8e788a5SAdrian Chadd 89b8e788a5SAdrian Chadd #include <dev/ath/if_athvar.h> 90b8e788a5SAdrian Chadd #include <dev/ath/ath_hal/ah_devid.h> /* XXX for softled */ 91b8e788a5SAdrian Chadd #include <dev/ath/ath_hal/ah_diagcodes.h> 92b8e788a5SAdrian Chadd 93b8e788a5SAdrian Chadd #include <dev/ath/if_ath_debug.h> 94b8e788a5SAdrian Chadd 95b8e788a5SAdrian Chadd #ifdef ATH_TX99_DIAG 96b8e788a5SAdrian Chadd #include <dev/ath/ath_tx99/ath_tx99.h> 97b8e788a5SAdrian Chadd #endif 98b8e788a5SAdrian Chadd 99b8e788a5SAdrian Chadd #include <dev/ath/if_ath_misc.h> 100b8e788a5SAdrian Chadd #include <dev/ath/if_ath_tx.h> 101c1782ce0SAdrian Chadd #include <dev/ath/if_ath_tx_ht.h> 102b8e788a5SAdrian Chadd 10381a82688SAdrian Chadd /* 104eb6f0de0SAdrian Chadd * How many retries to perform in software 105eb6f0de0SAdrian Chadd */ 106eb6f0de0SAdrian Chadd #define SWMAX_RETRIES 10 107eb6f0de0SAdrian Chadd 108eb6f0de0SAdrian Chadd static int ath_tx_ampdu_pending(struct ath_softc *sc, struct ath_node *an, 109eb6f0de0SAdrian Chadd int tid); 110eb6f0de0SAdrian Chadd static int ath_tx_ampdu_running(struct ath_softc *sc, struct ath_node *an, 111eb6f0de0SAdrian Chadd int tid); 112eb6f0de0SAdrian Chadd static int ath_tx_action_frame_override_queue(struct ath_softc *sc, 113eb6f0de0SAdrian Chadd struct ieee80211_node *ni, struct mbuf *m0, int *tid); 1140b96ef63SAdrian Chadd static int ath_tx_seqno_required(struct ath_softc *sc, 1150b96ef63SAdrian Chadd struct ieee80211_node *ni, struct ath_buf *bf, struct mbuf *m0); 116eb6f0de0SAdrian Chadd 117eb6f0de0SAdrian Chadd /* 11881a82688SAdrian Chadd * Whether to use the 11n rate scenario functions or not 11981a82688SAdrian Chadd */ 12081a82688SAdrian Chadd static inline int 12181a82688SAdrian Chadd ath_tx_is_11n(struct ath_softc *sc) 12281a82688SAdrian Chadd { 12381a82688SAdrian Chadd return (sc->sc_ah->ah_magic == 0x20065416); 12481a82688SAdrian Chadd } 12581a82688SAdrian Chadd 126eb6f0de0SAdrian Chadd /* 127eb6f0de0SAdrian Chadd * Obtain the current TID from the given frame. 128eb6f0de0SAdrian Chadd * 129eb6f0de0SAdrian Chadd * Non-QoS frames need to go into TID 16 (IEEE80211_NONQOS_TID.) 130eb6f0de0SAdrian Chadd * This has implications for which AC/priority the packet is placed 131eb6f0de0SAdrian Chadd * in. 132eb6f0de0SAdrian Chadd */ 133eb6f0de0SAdrian Chadd static int 134eb6f0de0SAdrian Chadd ath_tx_gettid(struct ath_softc *sc, const struct mbuf *m0) 135eb6f0de0SAdrian Chadd { 136eb6f0de0SAdrian Chadd const struct ieee80211_frame *wh; 137eb6f0de0SAdrian Chadd int pri = M_WME_GETAC(m0); 138eb6f0de0SAdrian Chadd 139eb6f0de0SAdrian Chadd wh = mtod(m0, const struct ieee80211_frame *); 140eb6f0de0SAdrian Chadd if (! IEEE80211_QOS_HAS_SEQ(wh)) 141eb6f0de0SAdrian Chadd return IEEE80211_NONQOS_TID; 142eb6f0de0SAdrian Chadd else 143eb6f0de0SAdrian Chadd return WME_AC_TO_TID(pri); 144eb6f0de0SAdrian Chadd } 145eb6f0de0SAdrian Chadd 146eb6f0de0SAdrian Chadd /* 147eb6f0de0SAdrian Chadd * Determine what the correct AC queue for the given frame 148eb6f0de0SAdrian Chadd * should be. 149eb6f0de0SAdrian Chadd * 150eb6f0de0SAdrian Chadd * This code assumes that the TIDs map consistently to 151eb6f0de0SAdrian Chadd * the underlying hardware (or software) ath_txq. 152eb6f0de0SAdrian Chadd * Since the sender may try to set an AC which is 153eb6f0de0SAdrian Chadd * arbitrary, non-QoS TIDs may end up being put on 154eb6f0de0SAdrian Chadd * completely different ACs. There's no way to put a 155eb6f0de0SAdrian Chadd * TID into multiple ath_txq's for scheduling, so 156eb6f0de0SAdrian Chadd * for now we override the AC/TXQ selection and set 157eb6f0de0SAdrian Chadd * non-QOS TID frames into the BE queue. 158eb6f0de0SAdrian Chadd * 159eb6f0de0SAdrian Chadd * This may be completely incorrect - specifically, 160eb6f0de0SAdrian Chadd * some management frames may end up out of order 161eb6f0de0SAdrian Chadd * compared to the QoS traffic they're controlling. 162eb6f0de0SAdrian Chadd * I'll look into this later. 163eb6f0de0SAdrian Chadd */ 164eb6f0de0SAdrian Chadd static int 165eb6f0de0SAdrian Chadd ath_tx_getac(struct ath_softc *sc, const struct mbuf *m0) 166eb6f0de0SAdrian Chadd { 167eb6f0de0SAdrian Chadd const struct ieee80211_frame *wh; 168eb6f0de0SAdrian Chadd int pri = M_WME_GETAC(m0); 169eb6f0de0SAdrian Chadd wh = mtod(m0, const struct ieee80211_frame *); 170eb6f0de0SAdrian Chadd if (IEEE80211_QOS_HAS_SEQ(wh)) 171eb6f0de0SAdrian Chadd return pri; 172eb6f0de0SAdrian Chadd 173eb6f0de0SAdrian Chadd return WME_AC_BE; 174eb6f0de0SAdrian Chadd } 175eb6f0de0SAdrian Chadd 176b8e788a5SAdrian Chadd void 177b8e788a5SAdrian Chadd ath_txfrag_cleanup(struct ath_softc *sc, 178b8e788a5SAdrian Chadd ath_bufhead *frags, struct ieee80211_node *ni) 179b8e788a5SAdrian Chadd { 180b8e788a5SAdrian Chadd struct ath_buf *bf, *next; 181b8e788a5SAdrian Chadd 182b8e788a5SAdrian Chadd ATH_TXBUF_LOCK_ASSERT(sc); 183b8e788a5SAdrian Chadd 1846b349e5aSAdrian Chadd TAILQ_FOREACH_SAFE(bf, frags, bf_list, next) { 185b8e788a5SAdrian Chadd /* NB: bf assumed clean */ 1866b349e5aSAdrian Chadd TAILQ_REMOVE(frags, bf, bf_list); 1876b349e5aSAdrian Chadd TAILQ_INSERT_HEAD(&sc->sc_txbuf, bf, bf_list); 188b8e788a5SAdrian Chadd ieee80211_node_decref(ni); 189b8e788a5SAdrian Chadd } 190b8e788a5SAdrian Chadd } 191b8e788a5SAdrian Chadd 192b8e788a5SAdrian Chadd /* 193b8e788a5SAdrian Chadd * Setup xmit of a fragmented frame. Allocate a buffer 194b8e788a5SAdrian Chadd * for each frag and bump the node reference count to 195b8e788a5SAdrian Chadd * reflect the held reference to be setup by ath_tx_start. 196b8e788a5SAdrian Chadd */ 197b8e788a5SAdrian Chadd int 198b8e788a5SAdrian Chadd ath_txfrag_setup(struct ath_softc *sc, ath_bufhead *frags, 199b8e788a5SAdrian Chadd struct mbuf *m0, struct ieee80211_node *ni) 200b8e788a5SAdrian Chadd { 201b8e788a5SAdrian Chadd struct mbuf *m; 202b8e788a5SAdrian Chadd struct ath_buf *bf; 203b8e788a5SAdrian Chadd 204b8e788a5SAdrian Chadd ATH_TXBUF_LOCK(sc); 205b8e788a5SAdrian Chadd for (m = m0->m_nextpkt; m != NULL; m = m->m_nextpkt) { 206b8e788a5SAdrian Chadd bf = _ath_getbuf_locked(sc); 207b8e788a5SAdrian Chadd if (bf == NULL) { /* out of buffers, cleanup */ 208b8e788a5SAdrian Chadd ath_txfrag_cleanup(sc, frags, ni); 209b8e788a5SAdrian Chadd break; 210b8e788a5SAdrian Chadd } 211b8e788a5SAdrian Chadd ieee80211_node_incref(ni); 2126b349e5aSAdrian Chadd TAILQ_INSERT_TAIL(frags, bf, bf_list); 213b8e788a5SAdrian Chadd } 214b8e788a5SAdrian Chadd ATH_TXBUF_UNLOCK(sc); 215b8e788a5SAdrian Chadd 2166b349e5aSAdrian Chadd return !TAILQ_EMPTY(frags); 217b8e788a5SAdrian Chadd } 218b8e788a5SAdrian Chadd 219b8e788a5SAdrian Chadd /* 220b8e788a5SAdrian Chadd * Reclaim mbuf resources. For fragmented frames we 221b8e788a5SAdrian Chadd * need to claim each frag chained with m_nextpkt. 222b8e788a5SAdrian Chadd */ 223b8e788a5SAdrian Chadd void 224b8e788a5SAdrian Chadd ath_freetx(struct mbuf *m) 225b8e788a5SAdrian Chadd { 226b8e788a5SAdrian Chadd struct mbuf *next; 227b8e788a5SAdrian Chadd 228b8e788a5SAdrian Chadd do { 229b8e788a5SAdrian Chadd next = m->m_nextpkt; 230b8e788a5SAdrian Chadd m->m_nextpkt = NULL; 231b8e788a5SAdrian Chadd m_freem(m); 232b8e788a5SAdrian Chadd } while ((m = next) != NULL); 233b8e788a5SAdrian Chadd } 234b8e788a5SAdrian Chadd 235b8e788a5SAdrian Chadd static int 236b8e788a5SAdrian Chadd ath_tx_dmasetup(struct ath_softc *sc, struct ath_buf *bf, struct mbuf *m0) 237b8e788a5SAdrian Chadd { 238b8e788a5SAdrian Chadd struct mbuf *m; 239b8e788a5SAdrian Chadd int error; 240b8e788a5SAdrian Chadd 241b8e788a5SAdrian Chadd /* 242b8e788a5SAdrian Chadd * Load the DMA map so any coalescing is done. This 243b8e788a5SAdrian Chadd * also calculates the number of descriptors we need. 244b8e788a5SAdrian Chadd */ 245b8e788a5SAdrian Chadd error = bus_dmamap_load_mbuf_sg(sc->sc_dmat, bf->bf_dmamap, m0, 246b8e788a5SAdrian Chadd bf->bf_segs, &bf->bf_nseg, 247b8e788a5SAdrian Chadd BUS_DMA_NOWAIT); 248b8e788a5SAdrian Chadd if (error == EFBIG) { 249b8e788a5SAdrian Chadd /* XXX packet requires too many descriptors */ 250b8e788a5SAdrian Chadd bf->bf_nseg = ATH_TXDESC+1; 251b8e788a5SAdrian Chadd } else if (error != 0) { 252b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_busdma++; 253b8e788a5SAdrian Chadd ath_freetx(m0); 254b8e788a5SAdrian Chadd return error; 255b8e788a5SAdrian Chadd } 256b8e788a5SAdrian Chadd /* 257b8e788a5SAdrian Chadd * Discard null packets and check for packets that 258b8e788a5SAdrian Chadd * require too many TX descriptors. We try to convert 259b8e788a5SAdrian Chadd * the latter to a cluster. 260b8e788a5SAdrian Chadd */ 261b8e788a5SAdrian Chadd if (bf->bf_nseg > ATH_TXDESC) { /* too many desc's, linearize */ 262b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_linear++; 263b8e788a5SAdrian Chadd m = m_collapse(m0, M_DONTWAIT, ATH_TXDESC); 264b8e788a5SAdrian Chadd if (m == NULL) { 265b8e788a5SAdrian Chadd ath_freetx(m0); 266b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_nombuf++; 267b8e788a5SAdrian Chadd return ENOMEM; 268b8e788a5SAdrian Chadd } 269b8e788a5SAdrian Chadd m0 = m; 270b8e788a5SAdrian Chadd error = bus_dmamap_load_mbuf_sg(sc->sc_dmat, bf->bf_dmamap, m0, 271b8e788a5SAdrian Chadd bf->bf_segs, &bf->bf_nseg, 272b8e788a5SAdrian Chadd BUS_DMA_NOWAIT); 273b8e788a5SAdrian Chadd if (error != 0) { 274b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_busdma++; 275b8e788a5SAdrian Chadd ath_freetx(m0); 276b8e788a5SAdrian Chadd return error; 277b8e788a5SAdrian Chadd } 278b8e788a5SAdrian Chadd KASSERT(bf->bf_nseg <= ATH_TXDESC, 279b8e788a5SAdrian Chadd ("too many segments after defrag; nseg %u", bf->bf_nseg)); 280b8e788a5SAdrian Chadd } else if (bf->bf_nseg == 0) { /* null packet, discard */ 281b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_nodata++; 282b8e788a5SAdrian Chadd ath_freetx(m0); 283b8e788a5SAdrian Chadd return EIO; 284b8e788a5SAdrian Chadd } 285b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, "%s: m %p len %u\n", 286b8e788a5SAdrian Chadd __func__, m0, m0->m_pkthdr.len); 287b8e788a5SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_PREWRITE); 288b8e788a5SAdrian Chadd bf->bf_m = m0; 289b8e788a5SAdrian Chadd 290b8e788a5SAdrian Chadd return 0; 291b8e788a5SAdrian Chadd } 292b8e788a5SAdrian Chadd 2936edf1dc7SAdrian Chadd /* 2946edf1dc7SAdrian Chadd * Chain together segments+descriptors for a non-11n frame. 2956edf1dc7SAdrian Chadd */ 296b8e788a5SAdrian Chadd static void 297eb6f0de0SAdrian Chadd ath_tx_chaindesclist(struct ath_softc *sc, struct ath_buf *bf) 298b8e788a5SAdrian Chadd { 299b8e788a5SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 300b8e788a5SAdrian Chadd struct ath_desc *ds, *ds0; 301b8e788a5SAdrian Chadd int i; 302b8e788a5SAdrian Chadd 303b8e788a5SAdrian Chadd /* 304b8e788a5SAdrian Chadd * Fillin the remainder of the descriptor info. 305b8e788a5SAdrian Chadd */ 306b8e788a5SAdrian Chadd ds0 = ds = bf->bf_desc; 307b8e788a5SAdrian Chadd for (i = 0; i < bf->bf_nseg; i++, ds++) { 308b8e788a5SAdrian Chadd ds->ds_data = bf->bf_segs[i].ds_addr; 309b8e788a5SAdrian Chadd if (i == bf->bf_nseg - 1) 310b8e788a5SAdrian Chadd ds->ds_link = 0; 311b8e788a5SAdrian Chadd else 312b8e788a5SAdrian Chadd ds->ds_link = bf->bf_daddr + sizeof(*ds) * (i + 1); 313b8e788a5SAdrian Chadd ath_hal_filltxdesc(ah, ds 314b8e788a5SAdrian Chadd , bf->bf_segs[i].ds_len /* segment length */ 315b8e788a5SAdrian Chadd , i == 0 /* first segment */ 316b8e788a5SAdrian Chadd , i == bf->bf_nseg - 1 /* last segment */ 317b8e788a5SAdrian Chadd , ds0 /* first descriptor */ 318b8e788a5SAdrian Chadd ); 319b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 320b8e788a5SAdrian Chadd "%s: %d: %08x %08x %08x %08x %08x %08x\n", 321b8e788a5SAdrian Chadd __func__, i, ds->ds_link, ds->ds_data, 322b8e788a5SAdrian Chadd ds->ds_ctl0, ds->ds_ctl1, ds->ds_hw[0], ds->ds_hw[1]); 3236edf1dc7SAdrian Chadd bf->bf_lastds = ds; 324b8e788a5SAdrian Chadd } 32581a82688SAdrian Chadd } 32681a82688SAdrian Chadd 327eb6f0de0SAdrian Chadd /* 328eb6f0de0SAdrian Chadd * Fill in the descriptor list for a aggregate subframe. 329eb6f0de0SAdrian Chadd * 330eb6f0de0SAdrian Chadd * The subframe is returned with the ds_link field in the last subframe 331eb6f0de0SAdrian Chadd * pointing to 0. 332eb6f0de0SAdrian Chadd */ 33381a82688SAdrian Chadd static void 334eb6f0de0SAdrian Chadd ath_tx_chaindesclist_subframe(struct ath_softc *sc, struct ath_buf *bf) 33581a82688SAdrian Chadd { 33681a82688SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 337eb6f0de0SAdrian Chadd struct ath_desc *ds, *ds0; 338eb6f0de0SAdrian Chadd int i; 33981a82688SAdrian Chadd 340eb6f0de0SAdrian Chadd ds0 = ds = bf->bf_desc; 341eb6f0de0SAdrian Chadd 342eb6f0de0SAdrian Chadd /* 343eb6f0de0SAdrian Chadd * There's no need to call ath_hal_setupfirsttxdesc here; 344eb6f0de0SAdrian Chadd * That's only going to occur for the first frame in an aggregate. 345eb6f0de0SAdrian Chadd */ 346eb6f0de0SAdrian Chadd for (i = 0; i < bf->bf_nseg; i++, ds++) { 347eb6f0de0SAdrian Chadd ds->ds_data = bf->bf_segs[i].ds_addr; 348eb6f0de0SAdrian Chadd if (i == bf->bf_nseg - 1) 349eb6f0de0SAdrian Chadd ds->ds_link = 0; 350eb6f0de0SAdrian Chadd else 351eb6f0de0SAdrian Chadd ds->ds_link = bf->bf_daddr + sizeof(*ds) * (i + 1); 352eb6f0de0SAdrian Chadd 353eb6f0de0SAdrian Chadd /* 354eb6f0de0SAdrian Chadd * This performs the setup for an aggregate frame. 355eb6f0de0SAdrian Chadd * This includes enabling the aggregate flags if needed. 356eb6f0de0SAdrian Chadd */ 357eb6f0de0SAdrian Chadd ath_hal_chaintxdesc(ah, ds, 358eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen, 359eb6f0de0SAdrian Chadd bf->bf_state.bfs_hdrlen, 360eb6f0de0SAdrian Chadd HAL_PKT_TYPE_AMPDU, /* forces aggregate bits to be set */ 361eb6f0de0SAdrian Chadd bf->bf_state.bfs_keyix, 362eb6f0de0SAdrian Chadd 0, /* cipher, calculated from keyix */ 363eb6f0de0SAdrian Chadd bf->bf_state.bfs_ndelim, 364eb6f0de0SAdrian Chadd bf->bf_segs[i].ds_len, /* segment length */ 365eb6f0de0SAdrian Chadd i == 0, /* first segment */ 36633d34032SAdrian Chadd i == bf->bf_nseg - 1, /* last segment */ 36733d34032SAdrian Chadd bf->bf_next == NULL /* last sub-frame in aggr */ 368eb6f0de0SAdrian Chadd ); 369eb6f0de0SAdrian Chadd 370eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 371eb6f0de0SAdrian Chadd "%s: %d: %08x %08x %08x %08x %08x %08x\n", 372eb6f0de0SAdrian Chadd __func__, i, ds->ds_link, ds->ds_data, 373eb6f0de0SAdrian Chadd ds->ds_ctl0, ds->ds_ctl1, ds->ds_hw[0], ds->ds_hw[1]); 374eb6f0de0SAdrian Chadd bf->bf_lastds = ds; 375eb6f0de0SAdrian Chadd } 376eb6f0de0SAdrian Chadd } 377eb6f0de0SAdrian Chadd 378eb6f0de0SAdrian Chadd /* 379eb6f0de0SAdrian Chadd * Setup segments+descriptors for an 11n aggregate. 380eb6f0de0SAdrian Chadd * bf_first is the first buffer in the aggregate. 381eb6f0de0SAdrian Chadd * The descriptor list must already been linked together using 382eb6f0de0SAdrian Chadd * bf->bf_next. 383eb6f0de0SAdrian Chadd */ 384eb6f0de0SAdrian Chadd static void 385eb6f0de0SAdrian Chadd ath_tx_setds_11n(struct ath_softc *sc, struct ath_buf *bf_first) 386eb6f0de0SAdrian Chadd { 387eb6f0de0SAdrian Chadd struct ath_buf *bf, *bf_prev = NULL; 388eb6f0de0SAdrian Chadd 389eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, "%s: nframes=%d, al=%d\n", 390eb6f0de0SAdrian Chadd __func__, bf_first->bf_state.bfs_nframes, 391eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_al); 392eb6f0de0SAdrian Chadd 393eb6f0de0SAdrian Chadd /* 394eb6f0de0SAdrian Chadd * Setup all descriptors of all subframes. 395eb6f0de0SAdrian Chadd */ 396eb6f0de0SAdrian Chadd bf = bf_first; 397eb6f0de0SAdrian Chadd while (bf != NULL) { 398eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 399eb6f0de0SAdrian Chadd "%s: bf=%p, nseg=%d, pktlen=%d, seqno=%d\n", 400eb6f0de0SAdrian Chadd __func__, bf, bf->bf_nseg, bf->bf_state.bfs_pktlen, 401eb6f0de0SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)); 402eb6f0de0SAdrian Chadd 403eb6f0de0SAdrian Chadd /* Sub-frame setup */ 404eb6f0de0SAdrian Chadd ath_tx_chaindesclist_subframe(sc, bf); 405eb6f0de0SAdrian Chadd 406eb6f0de0SAdrian Chadd /* 407eb6f0de0SAdrian Chadd * Link the last descriptor of the previous frame 408eb6f0de0SAdrian Chadd * to the beginning descriptor of this frame. 409eb6f0de0SAdrian Chadd */ 410eb6f0de0SAdrian Chadd if (bf_prev != NULL) 411eb6f0de0SAdrian Chadd bf_prev->bf_lastds->ds_link = bf->bf_daddr; 412eb6f0de0SAdrian Chadd 413eb6f0de0SAdrian Chadd /* Save a copy so we can link the next descriptor in */ 414eb6f0de0SAdrian Chadd bf_prev = bf; 415eb6f0de0SAdrian Chadd bf = bf->bf_next; 416eb6f0de0SAdrian Chadd } 417eb6f0de0SAdrian Chadd 418eb6f0de0SAdrian Chadd /* 419eb6f0de0SAdrian Chadd * Setup first descriptor of first frame. 420eb6f0de0SAdrian Chadd * chaintxdesc() overwrites the descriptor entries; 421eb6f0de0SAdrian Chadd * setupfirsttxdesc() merges in things. 422eb6f0de0SAdrian Chadd * Otherwise various fields aren't set correctly (eg flags). 423eb6f0de0SAdrian Chadd */ 424eb6f0de0SAdrian Chadd ath_hal_setupfirsttxdesc(sc->sc_ah, 425eb6f0de0SAdrian Chadd bf_first->bf_desc, 426eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_al, 427875a9451SAdrian Chadd bf_first->bf_state.bfs_txflags | HAL_TXDESC_INTREQ, 428eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_txpower, 429eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_txrate0, 430eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_try0, 431eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_txantenna, 432eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_ctsrate, 433eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_ctsduration); 434eb6f0de0SAdrian Chadd 435eb6f0de0SAdrian Chadd /* 436eb6f0de0SAdrian Chadd * Setup the last descriptor in the list. 437eb6f0de0SAdrian Chadd * bf_prev points to the last; bf is NULL here. 438eb6f0de0SAdrian Chadd */ 439d4365d16SAdrian Chadd ath_hal_setuplasttxdesc(sc->sc_ah, bf_prev->bf_desc, 440d4365d16SAdrian Chadd bf_first->bf_desc); 441eb6f0de0SAdrian Chadd 442eb6f0de0SAdrian Chadd /* 443eb6f0de0SAdrian Chadd * Set the first descriptor bf_lastds field to point to 444eb6f0de0SAdrian Chadd * the last descriptor in the last subframe, that's where 445eb6f0de0SAdrian Chadd * the status update will occur. 446eb6f0de0SAdrian Chadd */ 447eb6f0de0SAdrian Chadd bf_first->bf_lastds = bf_prev->bf_lastds; 448eb6f0de0SAdrian Chadd 449eb6f0de0SAdrian Chadd /* 450eb6f0de0SAdrian Chadd * And bf_last in the first descriptor points to the end of 451eb6f0de0SAdrian Chadd * the aggregate list. 452eb6f0de0SAdrian Chadd */ 453eb6f0de0SAdrian Chadd bf_first->bf_last = bf_prev; 454eb6f0de0SAdrian Chadd 455eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, "%s: end\n", __func__); 456eb6f0de0SAdrian Chadd } 457eb6f0de0SAdrian Chadd 458eb6f0de0SAdrian Chadd static void 459eb6f0de0SAdrian Chadd ath_tx_handoff_mcast(struct ath_softc *sc, struct ath_txq *txq, 460eb6f0de0SAdrian Chadd struct ath_buf *bf) 461eb6f0de0SAdrian Chadd { 462eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 463eb6f0de0SAdrian Chadd KASSERT((bf->bf_flags & ATH_BUF_BUSY) == 0, 464eb6f0de0SAdrian Chadd ("%s: busy status 0x%x", __func__, bf->bf_flags)); 465eb6f0de0SAdrian Chadd if (txq->axq_link != NULL) { 466eb6f0de0SAdrian Chadd struct ath_buf *last = ATH_TXQ_LAST(txq, axq_q_s); 467eb6f0de0SAdrian Chadd struct ieee80211_frame *wh; 468eb6f0de0SAdrian Chadd 469eb6f0de0SAdrian Chadd /* mark previous frame */ 470eb6f0de0SAdrian Chadd wh = mtod(last->bf_m, struct ieee80211_frame *); 471eb6f0de0SAdrian Chadd wh->i_fc[1] |= IEEE80211_FC1_MORE_DATA; 472eb6f0de0SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, last->bf_dmamap, 473eb6f0de0SAdrian Chadd BUS_DMASYNC_PREWRITE); 474eb6f0de0SAdrian Chadd 475eb6f0de0SAdrian Chadd /* link descriptor */ 476eb6f0de0SAdrian Chadd *txq->axq_link = bf->bf_daddr; 477eb6f0de0SAdrian Chadd } 478eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_TAIL(txq, bf, bf_list); 479eb6f0de0SAdrian Chadd txq->axq_link = &bf->bf_lastds->ds_link; 480eb6f0de0SAdrian Chadd } 481eb6f0de0SAdrian Chadd 482eb6f0de0SAdrian Chadd /* 483eb6f0de0SAdrian Chadd * Hand-off packet to a hardware queue. 484eb6f0de0SAdrian Chadd */ 485eb6f0de0SAdrian Chadd static void 486d4365d16SAdrian Chadd ath_tx_handoff_hw(struct ath_softc *sc, struct ath_txq *txq, 487d4365d16SAdrian Chadd struct ath_buf *bf) 488eb6f0de0SAdrian Chadd { 489eb6f0de0SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 49081a82688SAdrian Chadd 491b8e788a5SAdrian Chadd /* 492b8e788a5SAdrian Chadd * Insert the frame on the outbound list and pass it on 493b8e788a5SAdrian Chadd * to the hardware. Multicast frames buffered for power 494b8e788a5SAdrian Chadd * save stations and transmit from the CAB queue are stored 495b8e788a5SAdrian Chadd * on a s/w only queue and loaded on to the CAB queue in 496b8e788a5SAdrian Chadd * the SWBA handler since frames only go out on DTIM and 497b8e788a5SAdrian Chadd * to avoid possible races. 498b8e788a5SAdrian Chadd */ 499eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 500b8e788a5SAdrian Chadd KASSERT((bf->bf_flags & ATH_BUF_BUSY) == 0, 501eb6f0de0SAdrian Chadd ("%s: busy status 0x%x", __func__, bf->bf_flags)); 502eb6f0de0SAdrian Chadd KASSERT(txq->axq_qnum != ATH_TXQ_SWQ, 503eb6f0de0SAdrian Chadd ("ath_tx_handoff_hw called for mcast queue")); 504eb6f0de0SAdrian Chadd 505ef27340cSAdrian Chadd #if 0 506ef27340cSAdrian Chadd /* 507ef27340cSAdrian Chadd * This causes a LOR. Find out where the PCU lock is being 508ef27340cSAdrian Chadd * held whilst the TXQ lock is grabbed - that shouldn't 509ef27340cSAdrian Chadd * be occuring. 510ef27340cSAdrian Chadd */ 511ef27340cSAdrian Chadd ATH_PCU_LOCK(sc); 512ef27340cSAdrian Chadd if (sc->sc_inreset_cnt) { 513ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 514ef27340cSAdrian Chadd DPRINTF(sc, ATH_DEBUG_RESET, 515ef27340cSAdrian Chadd "%s: called with sc_in_reset != 0\n", 516ef27340cSAdrian Chadd __func__); 517ef27340cSAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 518ef27340cSAdrian Chadd "%s: queued: TXDP[%u] = %p (%p) depth %d\n", 519ef27340cSAdrian Chadd __func__, txq->axq_qnum, 520ef27340cSAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 521ef27340cSAdrian Chadd txq->axq_depth); 522ef27340cSAdrian Chadd ATH_TXQ_INSERT_TAIL(txq, bf, bf_list); 523ef27340cSAdrian Chadd if (bf->bf_state.bfs_aggr) 524ef27340cSAdrian Chadd txq->axq_aggr_depth++; 525ef27340cSAdrian Chadd /* 526ef27340cSAdrian Chadd * There's no need to update axq_link; the hardware 527ef27340cSAdrian Chadd * is in reset and once the reset is complete, any 528ef27340cSAdrian Chadd * non-empty queues will simply have DMA restarted. 529ef27340cSAdrian Chadd */ 530ef27340cSAdrian Chadd return; 531ef27340cSAdrian Chadd } 532ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 533ef27340cSAdrian Chadd #endif 534ef27340cSAdrian Chadd 535eb6f0de0SAdrian Chadd /* For now, so not to generate whitespace diffs */ 536eb6f0de0SAdrian Chadd if (1) { 537b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA 538b8e788a5SAdrian Chadd int qbusy; 539b8e788a5SAdrian Chadd 540b8e788a5SAdrian Chadd ATH_TXQ_INSERT_TAIL(txq, bf, bf_list); 541b8e788a5SAdrian Chadd qbusy = ath_hal_txqenabled(ah, txq->axq_qnum); 542b8e788a5SAdrian Chadd if (txq->axq_link == NULL) { 543b8e788a5SAdrian Chadd /* 544b8e788a5SAdrian Chadd * Be careful writing the address to TXDP. If 545b8e788a5SAdrian Chadd * the tx q is enabled then this write will be 546b8e788a5SAdrian Chadd * ignored. Normally this is not an issue but 547b8e788a5SAdrian Chadd * when tdma is in use and the q is beacon gated 548b8e788a5SAdrian Chadd * this race can occur. If the q is busy then 549b8e788a5SAdrian Chadd * defer the work to later--either when another 550b8e788a5SAdrian Chadd * packet comes along or when we prepare a beacon 551b8e788a5SAdrian Chadd * frame at SWBA. 552b8e788a5SAdrian Chadd */ 553b8e788a5SAdrian Chadd if (!qbusy) { 554d4365d16SAdrian Chadd ath_hal_puttxbuf(ah, txq->axq_qnum, 555d4365d16SAdrian Chadd bf->bf_daddr); 556b8e788a5SAdrian Chadd txq->axq_flags &= ~ATH_TXQ_PUTPENDING; 557b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 558b8e788a5SAdrian Chadd "%s: TXDP[%u] = %p (%p) depth %d\n", 559b8e788a5SAdrian Chadd __func__, txq->axq_qnum, 560b8e788a5SAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 561b8e788a5SAdrian Chadd txq->axq_depth); 562b8e788a5SAdrian Chadd } else { 563b8e788a5SAdrian Chadd txq->axq_flags |= ATH_TXQ_PUTPENDING; 564b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_TDMA | ATH_DEBUG_XMIT, 565b8e788a5SAdrian Chadd "%s: Q%u busy, defer enable\n", __func__, 566b8e788a5SAdrian Chadd txq->axq_qnum); 567b8e788a5SAdrian Chadd } 568b8e788a5SAdrian Chadd } else { 569b8e788a5SAdrian Chadd *txq->axq_link = bf->bf_daddr; 570b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 571b8e788a5SAdrian Chadd "%s: link[%u](%p)=%p (%p) depth %d\n", __func__, 572b8e788a5SAdrian Chadd txq->axq_qnum, txq->axq_link, 573d4365d16SAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 574d4365d16SAdrian Chadd txq->axq_depth); 575b8e788a5SAdrian Chadd if ((txq->axq_flags & ATH_TXQ_PUTPENDING) && !qbusy) { 576b8e788a5SAdrian Chadd /* 577b8e788a5SAdrian Chadd * The q was busy when we previously tried 578b8e788a5SAdrian Chadd * to write the address of the first buffer 579b8e788a5SAdrian Chadd * in the chain. Since it's not busy now 580b8e788a5SAdrian Chadd * handle this chore. We are certain the 581b8e788a5SAdrian Chadd * buffer at the front is the right one since 582b8e788a5SAdrian Chadd * axq_link is NULL only when the buffer list 583b8e788a5SAdrian Chadd * is/was empty. 584b8e788a5SAdrian Chadd */ 585b8e788a5SAdrian Chadd ath_hal_puttxbuf(ah, txq->axq_qnum, 5866b349e5aSAdrian Chadd TAILQ_FIRST(&txq->axq_q)->bf_daddr); 587b8e788a5SAdrian Chadd txq->axq_flags &= ~ATH_TXQ_PUTPENDING; 588b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_TDMA | ATH_DEBUG_XMIT, 589b8e788a5SAdrian Chadd "%s: Q%u restarted\n", __func__, 590b8e788a5SAdrian Chadd txq->axq_qnum); 591b8e788a5SAdrian Chadd } 592b8e788a5SAdrian Chadd } 593b8e788a5SAdrian Chadd #else 594b8e788a5SAdrian Chadd ATH_TXQ_INSERT_TAIL(txq, bf, bf_list); 595b8e788a5SAdrian Chadd if (txq->axq_link == NULL) { 596b8e788a5SAdrian Chadd ath_hal_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr); 597b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 598b8e788a5SAdrian Chadd "%s: TXDP[%u] = %p (%p) depth %d\n", 599b8e788a5SAdrian Chadd __func__, txq->axq_qnum, 600b8e788a5SAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 601b8e788a5SAdrian Chadd txq->axq_depth); 602b8e788a5SAdrian Chadd } else { 603b8e788a5SAdrian Chadd *txq->axq_link = bf->bf_daddr; 604b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 605b8e788a5SAdrian Chadd "%s: link[%u](%p)=%p (%p) depth %d\n", __func__, 606b8e788a5SAdrian Chadd txq->axq_qnum, txq->axq_link, 607d4365d16SAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 608d4365d16SAdrian Chadd txq->axq_depth); 609b8e788a5SAdrian Chadd } 610b8e788a5SAdrian Chadd #endif /* IEEE80211_SUPPORT_TDMA */ 6116edf1dc7SAdrian Chadd if (bf->bf_state.bfs_aggr) 6126edf1dc7SAdrian Chadd txq->axq_aggr_depth++; 6136edf1dc7SAdrian Chadd txq->axq_link = &bf->bf_lastds->ds_link; 614b8e788a5SAdrian Chadd ath_hal_txstart(ah, txq->axq_qnum); 615b8e788a5SAdrian Chadd } 616b8e788a5SAdrian Chadd } 617eb6f0de0SAdrian Chadd 618eb6f0de0SAdrian Chadd /* 619eb6f0de0SAdrian Chadd * Restart TX DMA for the given TXQ. 620eb6f0de0SAdrian Chadd * 621eb6f0de0SAdrian Chadd * This must be called whether the queue is empty or not. 622eb6f0de0SAdrian Chadd */ 623eb6f0de0SAdrian Chadd void 624eb6f0de0SAdrian Chadd ath_txq_restart_dma(struct ath_softc *sc, struct ath_txq *txq) 625eb6f0de0SAdrian Chadd { 626eb6f0de0SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 627b1f3262cSAdrian Chadd struct ath_buf *bf, *bf_last; 628eb6f0de0SAdrian Chadd 629eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 630eb6f0de0SAdrian Chadd 631eb6f0de0SAdrian Chadd /* This is always going to be cleared, empty or not */ 632eb6f0de0SAdrian Chadd txq->axq_flags &= ~ATH_TXQ_PUTPENDING; 633eb6f0de0SAdrian Chadd 634b1f3262cSAdrian Chadd /* XXX make this ATH_TXQ_FIRST */ 635eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&txq->axq_q); 636b1f3262cSAdrian Chadd bf_last = ATH_TXQ_LAST(txq, axq_q_s); 637b1f3262cSAdrian Chadd 638eb6f0de0SAdrian Chadd if (bf == NULL) 639eb6f0de0SAdrian Chadd return; 640eb6f0de0SAdrian Chadd 641eb6f0de0SAdrian Chadd ath_hal_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr); 642b1f3262cSAdrian Chadd txq->axq_link = &bf_last->bf_lastds->ds_link; 643eb6f0de0SAdrian Chadd ath_hal_txstart(ah, txq->axq_qnum); 644eb6f0de0SAdrian Chadd } 645eb6f0de0SAdrian Chadd 646eb6f0de0SAdrian Chadd /* 647eb6f0de0SAdrian Chadd * Hand off a packet to the hardware (or mcast queue.) 648eb6f0de0SAdrian Chadd * 649eb6f0de0SAdrian Chadd * The relevant hardware txq should be locked. 650eb6f0de0SAdrian Chadd */ 651eb6f0de0SAdrian Chadd static void 652eb6f0de0SAdrian Chadd ath_tx_handoff(struct ath_softc *sc, struct ath_txq *txq, struct ath_buf *bf) 653eb6f0de0SAdrian Chadd { 654eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 655eb6f0de0SAdrian Chadd 656eb6f0de0SAdrian Chadd if (txq->axq_qnum == ATH_TXQ_SWQ) 657eb6f0de0SAdrian Chadd ath_tx_handoff_mcast(sc, txq, bf); 658eb6f0de0SAdrian Chadd else 659eb6f0de0SAdrian Chadd ath_tx_handoff_hw(sc, txq, bf); 660b8e788a5SAdrian Chadd } 661b8e788a5SAdrian Chadd 66281a82688SAdrian Chadd static int 66381a82688SAdrian Chadd ath_tx_tag_crypto(struct ath_softc *sc, struct ieee80211_node *ni, 664d4365d16SAdrian Chadd struct mbuf *m0, int iswep, int isfrag, int *hdrlen, int *pktlen, 665d4365d16SAdrian Chadd int *keyix) 66681a82688SAdrian Chadd { 66712be5b9cSAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 66812be5b9cSAdrian Chadd "%s: hdrlen=%d, pktlen=%d, isfrag=%d, iswep=%d, m0=%p\n", 66912be5b9cSAdrian Chadd __func__, 67012be5b9cSAdrian Chadd *hdrlen, 67112be5b9cSAdrian Chadd *pktlen, 67212be5b9cSAdrian Chadd isfrag, 67312be5b9cSAdrian Chadd iswep, 67412be5b9cSAdrian Chadd m0); 67512be5b9cSAdrian Chadd 67681a82688SAdrian Chadd if (iswep) { 67781a82688SAdrian Chadd const struct ieee80211_cipher *cip; 67881a82688SAdrian Chadd struct ieee80211_key *k; 67981a82688SAdrian Chadd 68081a82688SAdrian Chadd /* 68181a82688SAdrian Chadd * Construct the 802.11 header+trailer for an encrypted 68281a82688SAdrian Chadd * frame. The only reason this can fail is because of an 68381a82688SAdrian Chadd * unknown or unsupported cipher/key type. 68481a82688SAdrian Chadd */ 68581a82688SAdrian Chadd k = ieee80211_crypto_encap(ni, m0); 68681a82688SAdrian Chadd if (k == NULL) { 68781a82688SAdrian Chadd /* 68881a82688SAdrian Chadd * This can happen when the key is yanked after the 68981a82688SAdrian Chadd * frame was queued. Just discard the frame; the 69081a82688SAdrian Chadd * 802.11 layer counts failures and provides 69181a82688SAdrian Chadd * debugging/diagnostics. 69281a82688SAdrian Chadd */ 693d4365d16SAdrian Chadd return (0); 69481a82688SAdrian Chadd } 69581a82688SAdrian Chadd /* 69681a82688SAdrian Chadd * Adjust the packet + header lengths for the crypto 69781a82688SAdrian Chadd * additions and calculate the h/w key index. When 69881a82688SAdrian Chadd * a s/w mic is done the frame will have had any mic 69981a82688SAdrian Chadd * added to it prior to entry so m0->m_pkthdr.len will 70081a82688SAdrian Chadd * account for it. Otherwise we need to add it to the 70181a82688SAdrian Chadd * packet length. 70281a82688SAdrian Chadd */ 70381a82688SAdrian Chadd cip = k->wk_cipher; 70481a82688SAdrian Chadd (*hdrlen) += cip->ic_header; 70581a82688SAdrian Chadd (*pktlen) += cip->ic_header + cip->ic_trailer; 70681a82688SAdrian Chadd /* NB: frags always have any TKIP MIC done in s/w */ 70781a82688SAdrian Chadd if ((k->wk_flags & IEEE80211_KEY_SWMIC) == 0 && !isfrag) 70881a82688SAdrian Chadd (*pktlen) += cip->ic_miclen; 70981a82688SAdrian Chadd (*keyix) = k->wk_keyix; 71081a82688SAdrian Chadd } else if (ni->ni_ucastkey.wk_cipher == &ieee80211_cipher_none) { 71181a82688SAdrian Chadd /* 71281a82688SAdrian Chadd * Use station key cache slot, if assigned. 71381a82688SAdrian Chadd */ 71481a82688SAdrian Chadd (*keyix) = ni->ni_ucastkey.wk_keyix; 71581a82688SAdrian Chadd if ((*keyix) == IEEE80211_KEYIX_NONE) 71681a82688SAdrian Chadd (*keyix) = HAL_TXKEYIX_INVALID; 71781a82688SAdrian Chadd } else 71881a82688SAdrian Chadd (*keyix) = HAL_TXKEYIX_INVALID; 71981a82688SAdrian Chadd 720d4365d16SAdrian Chadd return (1); 72181a82688SAdrian Chadd } 72281a82688SAdrian Chadd 723*e2e4a2c2SAdrian Chadd /* 724*e2e4a2c2SAdrian Chadd * Calculate whether interoperability protection is required for 725*e2e4a2c2SAdrian Chadd * this frame. 726*e2e4a2c2SAdrian Chadd * 727*e2e4a2c2SAdrian Chadd * This requires the rate control information be filled in, 728*e2e4a2c2SAdrian Chadd * as the protection requirement depends upon the current 729*e2e4a2c2SAdrian Chadd * operating mode / PHY. 730*e2e4a2c2SAdrian Chadd */ 731*e2e4a2c2SAdrian Chadd static void 732*e2e4a2c2SAdrian Chadd ath_tx_calc_protection(struct ath_softc *sc, struct ath_buf *bf) 733*e2e4a2c2SAdrian Chadd { 734*e2e4a2c2SAdrian Chadd struct ieee80211_frame *wh; 735*e2e4a2c2SAdrian Chadd uint8_t rix; 736*e2e4a2c2SAdrian Chadd uint16_t flags; 737*e2e4a2c2SAdrian Chadd int shortPreamble; 738*e2e4a2c2SAdrian Chadd const HAL_RATE_TABLE *rt = sc->sc_currates; 739*e2e4a2c2SAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 740*e2e4a2c2SAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 741*e2e4a2c2SAdrian Chadd 742*e2e4a2c2SAdrian Chadd flags = bf->bf_state.bfs_txflags; 743*e2e4a2c2SAdrian Chadd rix = bf->bf_state.bfs_rc[0].rix; 744*e2e4a2c2SAdrian Chadd shortPreamble = bf->bf_state.bfs_shpream; 745*e2e4a2c2SAdrian Chadd wh = mtod(bf->bf_m, struct ieee80211_frame *); 746*e2e4a2c2SAdrian Chadd 747*e2e4a2c2SAdrian Chadd /* 748*e2e4a2c2SAdrian Chadd * If 802.11g protection is enabled, determine whether 749*e2e4a2c2SAdrian Chadd * to use RTS/CTS or just CTS. Note that this is only 750*e2e4a2c2SAdrian Chadd * done for OFDM unicast frames. 751*e2e4a2c2SAdrian Chadd */ 752*e2e4a2c2SAdrian Chadd if ((ic->ic_flags & IEEE80211_F_USEPROT) && 753*e2e4a2c2SAdrian Chadd rt->info[rix].phy == IEEE80211_T_OFDM && 754*e2e4a2c2SAdrian Chadd (flags & HAL_TXDESC_NOACK) == 0) { 755*e2e4a2c2SAdrian Chadd bf->bf_state.bfs_doprot = 1; 756*e2e4a2c2SAdrian Chadd /* XXX fragments must use CCK rates w/ protection */ 757*e2e4a2c2SAdrian Chadd if (ic->ic_protmode == IEEE80211_PROT_RTSCTS) { 758*e2e4a2c2SAdrian Chadd flags |= HAL_TXDESC_RTSENA; 759*e2e4a2c2SAdrian Chadd } else if (ic->ic_protmode == IEEE80211_PROT_CTSONLY) { 760*e2e4a2c2SAdrian Chadd flags |= HAL_TXDESC_CTSENA; 761*e2e4a2c2SAdrian Chadd } 762*e2e4a2c2SAdrian Chadd /* 763*e2e4a2c2SAdrian Chadd * For frags it would be desirable to use the 764*e2e4a2c2SAdrian Chadd * highest CCK rate for RTS/CTS. But stations 765*e2e4a2c2SAdrian Chadd * farther away may detect it at a lower CCK rate 766*e2e4a2c2SAdrian Chadd * so use the configured protection rate instead 767*e2e4a2c2SAdrian Chadd * (for now). 768*e2e4a2c2SAdrian Chadd */ 769*e2e4a2c2SAdrian Chadd sc->sc_stats.ast_tx_protect++; 770*e2e4a2c2SAdrian Chadd } 771*e2e4a2c2SAdrian Chadd 772*e2e4a2c2SAdrian Chadd /* 773*e2e4a2c2SAdrian Chadd * If 11n protection is enabled and it's a HT frame, 774*e2e4a2c2SAdrian Chadd * enable RTS. 775*e2e4a2c2SAdrian Chadd * 776*e2e4a2c2SAdrian Chadd * XXX ic_htprotmode or ic_curhtprotmode? 777*e2e4a2c2SAdrian Chadd * XXX should it_htprotmode only matter if ic_curhtprotmode 778*e2e4a2c2SAdrian Chadd * XXX indicates it's not a HT pure environment? 779*e2e4a2c2SAdrian Chadd */ 780*e2e4a2c2SAdrian Chadd if ((ic->ic_htprotmode == IEEE80211_PROT_RTSCTS) && 781*e2e4a2c2SAdrian Chadd rt->info[rix].phy == IEEE80211_T_HT && 782*e2e4a2c2SAdrian Chadd (flags & HAL_TXDESC_NOACK) == 0) { 783*e2e4a2c2SAdrian Chadd flags |= HAL_TXDESC_RTSENA; 784*e2e4a2c2SAdrian Chadd sc->sc_stats.ast_tx_htprotect++; 785*e2e4a2c2SAdrian Chadd } 786*e2e4a2c2SAdrian Chadd bf->bf_state.bfs_txflags = flags; 787*e2e4a2c2SAdrian Chadd } 788*e2e4a2c2SAdrian Chadd 789*e2e4a2c2SAdrian Chadd /* 790*e2e4a2c2SAdrian Chadd * Update the frame duration given the currently selected rate. 791*e2e4a2c2SAdrian Chadd * 792*e2e4a2c2SAdrian Chadd * This also updates the frame duration value, so it will require 793*e2e4a2c2SAdrian Chadd * a DMA flush. 794*e2e4a2c2SAdrian Chadd */ 795*e2e4a2c2SAdrian Chadd static void 796*e2e4a2c2SAdrian Chadd ath_tx_calc_duration(struct ath_softc *sc, struct ath_buf *bf) 797*e2e4a2c2SAdrian Chadd { 798*e2e4a2c2SAdrian Chadd struct ieee80211_frame *wh; 799*e2e4a2c2SAdrian Chadd uint8_t rix; 800*e2e4a2c2SAdrian Chadd uint16_t flags; 801*e2e4a2c2SAdrian Chadd int shortPreamble; 802*e2e4a2c2SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 803*e2e4a2c2SAdrian Chadd const HAL_RATE_TABLE *rt = sc->sc_currates; 804*e2e4a2c2SAdrian Chadd int isfrag = bf->bf_m->m_flags & M_FRAG; 805*e2e4a2c2SAdrian Chadd 806*e2e4a2c2SAdrian Chadd flags = bf->bf_state.bfs_txflags; 807*e2e4a2c2SAdrian Chadd rix = bf->bf_state.bfs_rc[0].rix; 808*e2e4a2c2SAdrian Chadd shortPreamble = bf->bf_state.bfs_shpream; 809*e2e4a2c2SAdrian Chadd wh = mtod(bf->bf_m, struct ieee80211_frame *); 810*e2e4a2c2SAdrian Chadd 811*e2e4a2c2SAdrian Chadd /* 812*e2e4a2c2SAdrian Chadd * Calculate duration. This logically belongs in the 802.11 813*e2e4a2c2SAdrian Chadd * layer but it lacks sufficient information to calculate it. 814*e2e4a2c2SAdrian Chadd */ 815*e2e4a2c2SAdrian Chadd if ((flags & HAL_TXDESC_NOACK) == 0 && 816*e2e4a2c2SAdrian Chadd (wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) != IEEE80211_FC0_TYPE_CTL) { 817*e2e4a2c2SAdrian Chadd u_int16_t dur; 818*e2e4a2c2SAdrian Chadd if (shortPreamble) 819*e2e4a2c2SAdrian Chadd dur = rt->info[rix].spAckDuration; 820*e2e4a2c2SAdrian Chadd else 821*e2e4a2c2SAdrian Chadd dur = rt->info[rix].lpAckDuration; 822*e2e4a2c2SAdrian Chadd if (wh->i_fc[1] & IEEE80211_FC1_MORE_FRAG) { 823*e2e4a2c2SAdrian Chadd dur += dur; /* additional SIFS+ACK */ 824*e2e4a2c2SAdrian Chadd KASSERT(bf->bf_m->m_nextpkt != NULL, ("no fragment")); 825*e2e4a2c2SAdrian Chadd /* 826*e2e4a2c2SAdrian Chadd * Include the size of next fragment so NAV is 827*e2e4a2c2SAdrian Chadd * updated properly. The last fragment uses only 828*e2e4a2c2SAdrian Chadd * the ACK duration 829*e2e4a2c2SAdrian Chadd */ 830*e2e4a2c2SAdrian Chadd dur += ath_hal_computetxtime(ah, rt, 831*e2e4a2c2SAdrian Chadd bf->bf_m->m_nextpkt->m_pkthdr.len, 832*e2e4a2c2SAdrian Chadd rix, shortPreamble); 833*e2e4a2c2SAdrian Chadd } 834*e2e4a2c2SAdrian Chadd if (isfrag) { 835*e2e4a2c2SAdrian Chadd /* 836*e2e4a2c2SAdrian Chadd * Force hardware to use computed duration for next 837*e2e4a2c2SAdrian Chadd * fragment by disabling multi-rate retry which updates 838*e2e4a2c2SAdrian Chadd * duration based on the multi-rate duration table. 839*e2e4a2c2SAdrian Chadd */ 840*e2e4a2c2SAdrian Chadd bf->bf_state.bfs_ismrr = 0; 841*e2e4a2c2SAdrian Chadd bf->bf_state.bfs_try0 = ATH_TXMGTTRY; 842*e2e4a2c2SAdrian Chadd /* XXX update bfs_rc[0].try? */ 843*e2e4a2c2SAdrian Chadd } 844*e2e4a2c2SAdrian Chadd 845*e2e4a2c2SAdrian Chadd /* Update the duration field itself */ 846*e2e4a2c2SAdrian Chadd *(u_int16_t *)wh->i_dur = htole16(dur); 847*e2e4a2c2SAdrian Chadd } 848*e2e4a2c2SAdrian Chadd } 849*e2e4a2c2SAdrian Chadd 850e42b5dbaSAdrian Chadd static uint8_t 851e42b5dbaSAdrian Chadd ath_tx_get_rtscts_rate(struct ath_hal *ah, const HAL_RATE_TABLE *rt, 852eb6f0de0SAdrian Chadd int cix, int shortPreamble) 85379f02dbfSAdrian Chadd { 854e42b5dbaSAdrian Chadd uint8_t ctsrate; 855e42b5dbaSAdrian Chadd 85679f02dbfSAdrian Chadd /* 85779f02dbfSAdrian Chadd * CTS transmit rate is derived from the transmit rate 85879f02dbfSAdrian Chadd * by looking in the h/w rate table. We must also factor 85979f02dbfSAdrian Chadd * in whether or not a short preamble is to be used. 86079f02dbfSAdrian Chadd */ 86179f02dbfSAdrian Chadd /* NB: cix is set above where RTS/CTS is enabled */ 86279f02dbfSAdrian Chadd KASSERT(cix != 0xff, ("cix not setup")); 863e42b5dbaSAdrian Chadd ctsrate = rt->info[cix].rateCode; 864e42b5dbaSAdrian Chadd 865e42b5dbaSAdrian Chadd /* XXX this should only matter for legacy rates */ 866e42b5dbaSAdrian Chadd if (shortPreamble) 867e42b5dbaSAdrian Chadd ctsrate |= rt->info[cix].shortPreamble; 868e42b5dbaSAdrian Chadd 869d4365d16SAdrian Chadd return (ctsrate); 870e42b5dbaSAdrian Chadd } 871e42b5dbaSAdrian Chadd 872e42b5dbaSAdrian Chadd /* 873e42b5dbaSAdrian Chadd * Calculate the RTS/CTS duration for legacy frames. 874e42b5dbaSAdrian Chadd */ 875e42b5dbaSAdrian Chadd static int 876e42b5dbaSAdrian Chadd ath_tx_calc_ctsduration(struct ath_hal *ah, int rix, int cix, 877e42b5dbaSAdrian Chadd int shortPreamble, int pktlen, const HAL_RATE_TABLE *rt, 878e42b5dbaSAdrian Chadd int flags) 879e42b5dbaSAdrian Chadd { 880e42b5dbaSAdrian Chadd int ctsduration = 0; 881e42b5dbaSAdrian Chadd 882e42b5dbaSAdrian Chadd /* This mustn't be called for HT modes */ 883e42b5dbaSAdrian Chadd if (rt->info[cix].phy == IEEE80211_T_HT) { 884e42b5dbaSAdrian Chadd printf("%s: HT rate where it shouldn't be (0x%x)\n", 885e42b5dbaSAdrian Chadd __func__, rt->info[cix].rateCode); 886d4365d16SAdrian Chadd return (-1); 887e42b5dbaSAdrian Chadd } 888e42b5dbaSAdrian Chadd 88979f02dbfSAdrian Chadd /* 89079f02dbfSAdrian Chadd * Compute the transmit duration based on the frame 89179f02dbfSAdrian Chadd * size and the size of an ACK frame. We call into the 89279f02dbfSAdrian Chadd * HAL to do the computation since it depends on the 89379f02dbfSAdrian Chadd * characteristics of the actual PHY being used. 89479f02dbfSAdrian Chadd * 89579f02dbfSAdrian Chadd * NB: CTS is assumed the same size as an ACK so we can 89679f02dbfSAdrian Chadd * use the precalculated ACK durations. 89779f02dbfSAdrian Chadd */ 89879f02dbfSAdrian Chadd if (shortPreamble) { 89979f02dbfSAdrian Chadd if (flags & HAL_TXDESC_RTSENA) /* SIFS + CTS */ 900e42b5dbaSAdrian Chadd ctsduration += rt->info[cix].spAckDuration; 901e42b5dbaSAdrian Chadd ctsduration += ath_hal_computetxtime(ah, 90279f02dbfSAdrian Chadd rt, pktlen, rix, AH_TRUE); 90379f02dbfSAdrian Chadd if ((flags & HAL_TXDESC_NOACK) == 0) /* SIFS + ACK */ 904e42b5dbaSAdrian Chadd ctsduration += rt->info[rix].spAckDuration; 90579f02dbfSAdrian Chadd } else { 90679f02dbfSAdrian Chadd if (flags & HAL_TXDESC_RTSENA) /* SIFS + CTS */ 907e42b5dbaSAdrian Chadd ctsduration += rt->info[cix].lpAckDuration; 908e42b5dbaSAdrian Chadd ctsduration += ath_hal_computetxtime(ah, 90979f02dbfSAdrian Chadd rt, pktlen, rix, AH_FALSE); 91079f02dbfSAdrian Chadd if ((flags & HAL_TXDESC_NOACK) == 0) /* SIFS + ACK */ 911e42b5dbaSAdrian Chadd ctsduration += rt->info[rix].lpAckDuration; 91279f02dbfSAdrian Chadd } 913e42b5dbaSAdrian Chadd 914d4365d16SAdrian Chadd return (ctsduration); 91579f02dbfSAdrian Chadd } 91679f02dbfSAdrian Chadd 917eb6f0de0SAdrian Chadd /* 918eb6f0de0SAdrian Chadd * Update the given ath_buf with updated rts/cts setup and duration 919eb6f0de0SAdrian Chadd * values. 920eb6f0de0SAdrian Chadd * 921eb6f0de0SAdrian Chadd * To support rate lookups for each software retry, the rts/cts rate 922eb6f0de0SAdrian Chadd * and cts duration must be re-calculated. 923eb6f0de0SAdrian Chadd * 924eb6f0de0SAdrian Chadd * This function assumes the RTS/CTS flags have been set as needed; 925eb6f0de0SAdrian Chadd * mrr has been disabled; and the rate control lookup has been done. 926eb6f0de0SAdrian Chadd * 927eb6f0de0SAdrian Chadd * XXX TODO: MRR need only be disabled for the pre-11n NICs. 928eb6f0de0SAdrian Chadd * XXX The 11n NICs support per-rate RTS/CTS configuration. 929eb6f0de0SAdrian Chadd */ 930eb6f0de0SAdrian Chadd static void 931eb6f0de0SAdrian Chadd ath_tx_set_rtscts(struct ath_softc *sc, struct ath_buf *bf) 932eb6f0de0SAdrian Chadd { 933eb6f0de0SAdrian Chadd uint16_t ctsduration = 0; 934eb6f0de0SAdrian Chadd uint8_t ctsrate = 0; 935eb6f0de0SAdrian Chadd uint8_t rix = bf->bf_state.bfs_rc[0].rix; 936eb6f0de0SAdrian Chadd uint8_t cix = 0; 937eb6f0de0SAdrian Chadd const HAL_RATE_TABLE *rt = sc->sc_currates; 938eb6f0de0SAdrian Chadd 939eb6f0de0SAdrian Chadd /* 940eb6f0de0SAdrian Chadd * No RTS/CTS enabled? Don't bother. 941eb6f0de0SAdrian Chadd */ 942875a9451SAdrian Chadd if ((bf->bf_state.bfs_txflags & 943eb6f0de0SAdrian Chadd (HAL_TXDESC_RTSENA | HAL_TXDESC_CTSENA)) == 0) { 944eb6f0de0SAdrian Chadd /* XXX is this really needed? */ 945eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate = 0; 946eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsduration = 0; 947eb6f0de0SAdrian Chadd return; 948eb6f0de0SAdrian Chadd } 949eb6f0de0SAdrian Chadd 950eb6f0de0SAdrian Chadd /* 951eb6f0de0SAdrian Chadd * If protection is enabled, use the protection rix control 952eb6f0de0SAdrian Chadd * rate. Otherwise use the rate0 control rate. 953eb6f0de0SAdrian Chadd */ 954eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_doprot) 955eb6f0de0SAdrian Chadd rix = sc->sc_protrix; 956eb6f0de0SAdrian Chadd else 957eb6f0de0SAdrian Chadd rix = bf->bf_state.bfs_rc[0].rix; 958eb6f0de0SAdrian Chadd 959eb6f0de0SAdrian Chadd /* 960eb6f0de0SAdrian Chadd * If the raw path has hard-coded ctsrate0 to something, 961eb6f0de0SAdrian Chadd * use it. 962eb6f0de0SAdrian Chadd */ 963eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_ctsrate0 != 0) 964eb6f0de0SAdrian Chadd cix = ath_tx_findrix(sc, bf->bf_state.bfs_ctsrate0); 965eb6f0de0SAdrian Chadd else 966eb6f0de0SAdrian Chadd /* Control rate from above */ 967eb6f0de0SAdrian Chadd cix = rt->info[rix].controlRate; 968eb6f0de0SAdrian Chadd 969eb6f0de0SAdrian Chadd /* Calculate the rtscts rate for the given cix */ 970eb6f0de0SAdrian Chadd ctsrate = ath_tx_get_rtscts_rate(sc->sc_ah, rt, cix, 971eb6f0de0SAdrian Chadd bf->bf_state.bfs_shpream); 972eb6f0de0SAdrian Chadd 973eb6f0de0SAdrian Chadd /* The 11n chipsets do ctsduration calculations for you */ 974eb6f0de0SAdrian Chadd if (! ath_tx_is_11n(sc)) 975eb6f0de0SAdrian Chadd ctsduration = ath_tx_calc_ctsduration(sc->sc_ah, rix, cix, 976eb6f0de0SAdrian Chadd bf->bf_state.bfs_shpream, bf->bf_state.bfs_pktlen, 977875a9451SAdrian Chadd rt, bf->bf_state.bfs_txflags); 978eb6f0de0SAdrian Chadd 979eb6f0de0SAdrian Chadd /* Squirrel away in ath_buf */ 980eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate = ctsrate; 981eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsduration = ctsduration; 982eb6f0de0SAdrian Chadd 983eb6f0de0SAdrian Chadd /* 984eb6f0de0SAdrian Chadd * Must disable multi-rate retry when using RTS/CTS. 985eb6f0de0SAdrian Chadd * XXX TODO: only for pre-11n NICs. 986eb6f0de0SAdrian Chadd */ 987eb6f0de0SAdrian Chadd bf->bf_state.bfs_ismrr = 0; 988eb6f0de0SAdrian Chadd bf->bf_state.bfs_try0 = 989eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].tries = ATH_TXMGTTRY; /* XXX ew */ 990eb6f0de0SAdrian Chadd } 991eb6f0de0SAdrian Chadd 992eb6f0de0SAdrian Chadd /* 993eb6f0de0SAdrian Chadd * Setup the descriptor chain for a normal or fast-frame 994eb6f0de0SAdrian Chadd * frame. 995eb6f0de0SAdrian Chadd */ 996eb6f0de0SAdrian Chadd static void 997eb6f0de0SAdrian Chadd ath_tx_setds(struct ath_softc *sc, struct ath_buf *bf) 998eb6f0de0SAdrian Chadd { 999eb6f0de0SAdrian Chadd struct ath_desc *ds = bf->bf_desc; 1000eb6f0de0SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 1001eb6f0de0SAdrian Chadd 1002eb6f0de0SAdrian Chadd ath_hal_setuptxdesc(ah, ds 1003eb6f0de0SAdrian Chadd , bf->bf_state.bfs_pktlen /* packet length */ 1004eb6f0de0SAdrian Chadd , bf->bf_state.bfs_hdrlen /* header length */ 1005eb6f0de0SAdrian Chadd , bf->bf_state.bfs_atype /* Atheros packet type */ 1006eb6f0de0SAdrian Chadd , bf->bf_state.bfs_txpower /* txpower */ 1007eb6f0de0SAdrian Chadd , bf->bf_state.bfs_txrate0 1008eb6f0de0SAdrian Chadd , bf->bf_state.bfs_try0 /* series 0 rate/tries */ 1009eb6f0de0SAdrian Chadd , bf->bf_state.bfs_keyix /* key cache index */ 1010eb6f0de0SAdrian Chadd , bf->bf_state.bfs_txantenna /* antenna mode */ 1011875a9451SAdrian Chadd , bf->bf_state.bfs_txflags /* flags */ 1012eb6f0de0SAdrian Chadd , bf->bf_state.bfs_ctsrate /* rts/cts rate */ 1013eb6f0de0SAdrian Chadd , bf->bf_state.bfs_ctsduration /* rts/cts duration */ 1014eb6f0de0SAdrian Chadd ); 1015eb6f0de0SAdrian Chadd 1016eb6f0de0SAdrian Chadd /* 1017eb6f0de0SAdrian Chadd * This will be overriden when the descriptor chain is written. 1018eb6f0de0SAdrian Chadd */ 1019eb6f0de0SAdrian Chadd bf->bf_lastds = ds; 1020eb6f0de0SAdrian Chadd bf->bf_last = bf; 1021eb6f0de0SAdrian Chadd 1022eb6f0de0SAdrian Chadd /* XXX TODO: Setup descriptor chain */ 1023eb6f0de0SAdrian Chadd } 1024eb6f0de0SAdrian Chadd 1025eb6f0de0SAdrian Chadd /* 1026eb6f0de0SAdrian Chadd * Do a rate lookup. 1027eb6f0de0SAdrian Chadd * 1028eb6f0de0SAdrian Chadd * This performs a rate lookup for the given ath_buf only if it's required. 1029eb6f0de0SAdrian Chadd * Non-data frames and raw frames don't require it. 1030eb6f0de0SAdrian Chadd * 1031eb6f0de0SAdrian Chadd * This populates the primary and MRR entries; MRR values are 1032eb6f0de0SAdrian Chadd * then disabled later on if something requires it (eg RTS/CTS on 1033eb6f0de0SAdrian Chadd * pre-11n chipsets. 1034eb6f0de0SAdrian Chadd * 1035eb6f0de0SAdrian Chadd * This needs to be done before the RTS/CTS fields are calculated 1036eb6f0de0SAdrian Chadd * as they may depend upon the rate chosen. 1037eb6f0de0SAdrian Chadd */ 1038eb6f0de0SAdrian Chadd static void 1039eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(struct ath_softc *sc, struct ath_buf *bf) 1040eb6f0de0SAdrian Chadd { 1041eb6f0de0SAdrian Chadd uint8_t rate, rix; 1042eb6f0de0SAdrian Chadd int try0; 1043eb6f0de0SAdrian Chadd 1044eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_doratelookup) 1045eb6f0de0SAdrian Chadd return; 1046eb6f0de0SAdrian Chadd 1047eb6f0de0SAdrian Chadd /* Get rid of any previous state */ 1048eb6f0de0SAdrian Chadd bzero(bf->bf_state.bfs_rc, sizeof(bf->bf_state.bfs_rc)); 1049eb6f0de0SAdrian Chadd 1050eb6f0de0SAdrian Chadd ATH_NODE_LOCK(ATH_NODE(bf->bf_node)); 1051eb6f0de0SAdrian Chadd ath_rate_findrate(sc, ATH_NODE(bf->bf_node), bf->bf_state.bfs_shpream, 1052eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen, &rix, &try0, &rate); 1053eb6f0de0SAdrian Chadd 1054eb6f0de0SAdrian Chadd /* In case MRR is disabled, make sure rc[0] is setup correctly */ 1055eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].rix = rix; 1056eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].ratecode = rate; 1057eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].tries = try0; 1058eb6f0de0SAdrian Chadd 1059eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_ismrr && try0 != ATH_TXMAXTRY) 1060eb6f0de0SAdrian Chadd ath_rate_getxtxrates(sc, ATH_NODE(bf->bf_node), rix, 1061eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc); 1062eb6f0de0SAdrian Chadd ATH_NODE_UNLOCK(ATH_NODE(bf->bf_node)); 1063eb6f0de0SAdrian Chadd 1064eb6f0de0SAdrian Chadd sc->sc_txrix = rix; /* for LED blinking */ 1065eb6f0de0SAdrian Chadd sc->sc_lastdatarix = rix; /* for fast frames */ 1066eb6f0de0SAdrian Chadd bf->bf_state.bfs_try0 = try0; 1067eb6f0de0SAdrian Chadd bf->bf_state.bfs_txrate0 = rate; 1068eb6f0de0SAdrian Chadd } 1069eb6f0de0SAdrian Chadd 1070eb6f0de0SAdrian Chadd /* 1071eb6f0de0SAdrian Chadd * Set the rate control fields in the given descriptor based on 1072eb6f0de0SAdrian Chadd * the bf_state fields and node state. 1073eb6f0de0SAdrian Chadd * 1074eb6f0de0SAdrian Chadd * The bfs fields should already be set with the relevant rate 1075eb6f0de0SAdrian Chadd * control information, including whether MRR is to be enabled. 1076eb6f0de0SAdrian Chadd * 1077eb6f0de0SAdrian Chadd * Since the FreeBSD HAL currently sets up the first TX rate 1078eb6f0de0SAdrian Chadd * in ath_hal_setuptxdesc(), this will setup the MRR 1079eb6f0de0SAdrian Chadd * conditionally for the pre-11n chips, and call ath_buf_set_rate 1080eb6f0de0SAdrian Chadd * unconditionally for 11n chips. These require the 11n rate 1081eb6f0de0SAdrian Chadd * scenario to be set if MCS rates are enabled, so it's easier 1082eb6f0de0SAdrian Chadd * to just always call it. The caller can then only set rates 2, 3 1083eb6f0de0SAdrian Chadd * and 4 if multi-rate retry is needed. 1084eb6f0de0SAdrian Chadd */ 1085eb6f0de0SAdrian Chadd static void 1086eb6f0de0SAdrian Chadd ath_tx_set_ratectrl(struct ath_softc *sc, struct ieee80211_node *ni, 1087eb6f0de0SAdrian Chadd struct ath_buf *bf) 1088eb6f0de0SAdrian Chadd { 1089eb6f0de0SAdrian Chadd struct ath_rc_series *rc = bf->bf_state.bfs_rc; 1090eb6f0de0SAdrian Chadd 1091eb6f0de0SAdrian Chadd /* If mrr is disabled, blank tries 1, 2, 3 */ 1092eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_ismrr) 1093eb6f0de0SAdrian Chadd rc[1].tries = rc[2].tries = rc[3].tries = 0; 1094eb6f0de0SAdrian Chadd 1095eb6f0de0SAdrian Chadd /* 1096eb6f0de0SAdrian Chadd * Always call - that way a retried descriptor will 1097eb6f0de0SAdrian Chadd * have the MRR fields overwritten. 1098eb6f0de0SAdrian Chadd * 1099eb6f0de0SAdrian Chadd * XXX TODO: see if this is really needed - setting up 1100eb6f0de0SAdrian Chadd * the first descriptor should set the MRR fields to 0 1101eb6f0de0SAdrian Chadd * for us anyway. 1102eb6f0de0SAdrian Chadd */ 1103eb6f0de0SAdrian Chadd if (ath_tx_is_11n(sc)) { 1104eb6f0de0SAdrian Chadd ath_buf_set_rate(sc, ni, bf); 1105eb6f0de0SAdrian Chadd } else { 1106eb6f0de0SAdrian Chadd ath_hal_setupxtxdesc(sc->sc_ah, bf->bf_desc 1107eb6f0de0SAdrian Chadd , rc[1].ratecode, rc[1].tries 1108eb6f0de0SAdrian Chadd , rc[2].ratecode, rc[2].tries 1109eb6f0de0SAdrian Chadd , rc[3].ratecode, rc[3].tries 1110eb6f0de0SAdrian Chadd ); 1111eb6f0de0SAdrian Chadd } 1112eb6f0de0SAdrian Chadd } 1113eb6f0de0SAdrian Chadd 1114eb6f0de0SAdrian Chadd /* 1115eb6f0de0SAdrian Chadd * Transmit the given frame to the hardware. 1116eb6f0de0SAdrian Chadd * 1117eb6f0de0SAdrian Chadd * The frame must already be setup; rate control must already have 1118eb6f0de0SAdrian Chadd * been done. 1119eb6f0de0SAdrian Chadd * 1120eb6f0de0SAdrian Chadd * XXX since the TXQ lock is being held here (and I dislike holding 1121eb6f0de0SAdrian Chadd * it for this long when not doing software aggregation), later on 1122eb6f0de0SAdrian Chadd * break this function into "setup_normal" and "xmit_normal". The 1123eb6f0de0SAdrian Chadd * lock only needs to be held for the ath_tx_handoff call. 1124eb6f0de0SAdrian Chadd */ 1125eb6f0de0SAdrian Chadd static void 1126eb6f0de0SAdrian Chadd ath_tx_xmit_normal(struct ath_softc *sc, struct ath_txq *txq, 1127eb6f0de0SAdrian Chadd struct ath_buf *bf) 1128eb6f0de0SAdrian Chadd { 1129eb6f0de0SAdrian Chadd 1130eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 1131eb6f0de0SAdrian Chadd 1132eb6f0de0SAdrian Chadd /* Setup the descriptor before handoff */ 1133eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 1134*e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 1135*e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 1136eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 1137*e2e4a2c2SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 1138eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 1139eb6f0de0SAdrian Chadd ath_tx_set_ratectrl(sc, bf->bf_node, bf); 1140eb6f0de0SAdrian Chadd ath_tx_chaindesclist(sc, bf); 1141eb6f0de0SAdrian Chadd 1142eb6f0de0SAdrian Chadd /* Hand off to hardware */ 1143eb6f0de0SAdrian Chadd ath_tx_handoff(sc, txq, bf); 1144eb6f0de0SAdrian Chadd } 1145eb6f0de0SAdrian Chadd 1146eb6f0de0SAdrian Chadd 1147eb6f0de0SAdrian Chadd 1148eb6f0de0SAdrian Chadd static int 1149eb6f0de0SAdrian Chadd ath_tx_normal_setup(struct ath_softc *sc, struct ieee80211_node *ni, 1150eb6f0de0SAdrian Chadd struct ath_buf *bf, struct mbuf *m0) 1151b8e788a5SAdrian Chadd { 1152b8e788a5SAdrian Chadd struct ieee80211vap *vap = ni->ni_vap; 1153b8e788a5SAdrian Chadd struct ath_vap *avp = ATH_VAP(vap); 1154b8e788a5SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 1155b8e788a5SAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 1156b8e788a5SAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 1157b8e788a5SAdrian Chadd const struct chanAccParams *cap = &ic->ic_wme.wme_chanParams; 1158b8e788a5SAdrian Chadd int error, iswep, ismcast, isfrag, ismrr; 1159eb6f0de0SAdrian Chadd int keyix, hdrlen, pktlen, try0 = 0; 1160eb6f0de0SAdrian Chadd u_int8_t rix = 0, txrate = 0; 1161b8e788a5SAdrian Chadd struct ath_desc *ds; 1162b8e788a5SAdrian Chadd struct ath_txq *txq; 1163b8e788a5SAdrian Chadd struct ieee80211_frame *wh; 1164eb6f0de0SAdrian Chadd u_int subtype, flags; 1165b8e788a5SAdrian Chadd HAL_PKT_TYPE atype; 1166b8e788a5SAdrian Chadd const HAL_RATE_TABLE *rt; 1167b8e788a5SAdrian Chadd HAL_BOOL shortPreamble; 1168b8e788a5SAdrian Chadd struct ath_node *an; 1169b8e788a5SAdrian Chadd u_int pri; 1170b8e788a5SAdrian Chadd 1171b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1172b8e788a5SAdrian Chadd iswep = wh->i_fc[1] & IEEE80211_FC1_WEP; 1173b8e788a5SAdrian Chadd ismcast = IEEE80211_IS_MULTICAST(wh->i_addr1); 1174b8e788a5SAdrian Chadd isfrag = m0->m_flags & M_FRAG; 1175b8e788a5SAdrian Chadd hdrlen = ieee80211_anyhdrsize(wh); 1176b8e788a5SAdrian Chadd /* 1177b8e788a5SAdrian Chadd * Packet length must not include any 1178b8e788a5SAdrian Chadd * pad bytes; deduct them here. 1179b8e788a5SAdrian Chadd */ 1180b8e788a5SAdrian Chadd pktlen = m0->m_pkthdr.len - (hdrlen & 3); 1181b8e788a5SAdrian Chadd 118281a82688SAdrian Chadd /* Handle encryption twiddling if needed */ 1183eb6f0de0SAdrian Chadd if (! ath_tx_tag_crypto(sc, ni, m0, iswep, isfrag, &hdrlen, 1184eb6f0de0SAdrian Chadd &pktlen, &keyix)) { 1185b8e788a5SAdrian Chadd ath_freetx(m0); 1186b8e788a5SAdrian Chadd return EIO; 1187b8e788a5SAdrian Chadd } 1188b8e788a5SAdrian Chadd 1189b8e788a5SAdrian Chadd /* packet header may have moved, reset our local pointer */ 1190b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1191b8e788a5SAdrian Chadd 1192b8e788a5SAdrian Chadd pktlen += IEEE80211_CRC_LEN; 1193b8e788a5SAdrian Chadd 1194b8e788a5SAdrian Chadd /* 1195b8e788a5SAdrian Chadd * Load the DMA map so any coalescing is done. This 1196b8e788a5SAdrian Chadd * also calculates the number of descriptors we need. 1197b8e788a5SAdrian Chadd */ 1198b8e788a5SAdrian Chadd error = ath_tx_dmasetup(sc, bf, m0); 1199b8e788a5SAdrian Chadd if (error != 0) 1200b8e788a5SAdrian Chadd return error; 1201b8e788a5SAdrian Chadd bf->bf_node = ni; /* NB: held reference */ 1202b8e788a5SAdrian Chadd m0 = bf->bf_m; /* NB: may have changed */ 1203b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1204b8e788a5SAdrian Chadd 1205b8e788a5SAdrian Chadd /* setup descriptors */ 1206b8e788a5SAdrian Chadd ds = bf->bf_desc; 1207b8e788a5SAdrian Chadd rt = sc->sc_currates; 1208b8e788a5SAdrian Chadd KASSERT(rt != NULL, ("no rate table, mode %u", sc->sc_curmode)); 1209b8e788a5SAdrian Chadd 1210b8e788a5SAdrian Chadd /* 1211b8e788a5SAdrian Chadd * NB: the 802.11 layer marks whether or not we should 1212b8e788a5SAdrian Chadd * use short preamble based on the current mode and 1213b8e788a5SAdrian Chadd * negotiated parameters. 1214b8e788a5SAdrian Chadd */ 1215b8e788a5SAdrian Chadd if ((ic->ic_flags & IEEE80211_F_SHPREAMBLE) && 1216b8e788a5SAdrian Chadd (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE)) { 1217b8e788a5SAdrian Chadd shortPreamble = AH_TRUE; 1218b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_shortpre++; 1219b8e788a5SAdrian Chadd } else { 1220b8e788a5SAdrian Chadd shortPreamble = AH_FALSE; 1221b8e788a5SAdrian Chadd } 1222b8e788a5SAdrian Chadd 1223b8e788a5SAdrian Chadd an = ATH_NODE(ni); 1224b8e788a5SAdrian Chadd flags = HAL_TXDESC_CLRDMASK; /* XXX needed for crypto errs */ 1225b8e788a5SAdrian Chadd ismrr = 0; /* default no multi-rate retry*/ 1226b8e788a5SAdrian Chadd pri = M_WME_GETAC(m0); /* honor classification */ 1227b8e788a5SAdrian Chadd /* XXX use txparams instead of fixed values */ 1228b8e788a5SAdrian Chadd /* 1229b8e788a5SAdrian Chadd * Calculate Atheros packet type from IEEE80211 packet header, 1230b8e788a5SAdrian Chadd * setup for rate calculations, and select h/w transmit queue. 1231b8e788a5SAdrian Chadd */ 1232b8e788a5SAdrian Chadd switch (wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) { 1233b8e788a5SAdrian Chadd case IEEE80211_FC0_TYPE_MGT: 1234b8e788a5SAdrian Chadd subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK; 1235b8e788a5SAdrian Chadd if (subtype == IEEE80211_FC0_SUBTYPE_BEACON) 1236b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_BEACON; 1237b8e788a5SAdrian Chadd else if (subtype == IEEE80211_FC0_SUBTYPE_PROBE_RESP) 1238b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_PROBE_RESP; 1239b8e788a5SAdrian Chadd else if (subtype == IEEE80211_FC0_SUBTYPE_ATIM) 1240b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_ATIM; 1241b8e788a5SAdrian Chadd else 1242b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_NORMAL; /* XXX */ 1243b8e788a5SAdrian Chadd rix = an->an_mgmtrix; 1244b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 1245b8e788a5SAdrian Chadd if (shortPreamble) 1246b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 1247b8e788a5SAdrian Chadd try0 = ATH_TXMGTTRY; 1248b8e788a5SAdrian Chadd flags |= HAL_TXDESC_INTREQ; /* force interrupt */ 1249b8e788a5SAdrian Chadd break; 1250b8e788a5SAdrian Chadd case IEEE80211_FC0_TYPE_CTL: 1251b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_PSPOLL; /* stop setting of duration */ 1252b8e788a5SAdrian Chadd rix = an->an_mgmtrix; 1253b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 1254b8e788a5SAdrian Chadd if (shortPreamble) 1255b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 1256b8e788a5SAdrian Chadd try0 = ATH_TXMGTTRY; 1257b8e788a5SAdrian Chadd flags |= HAL_TXDESC_INTREQ; /* force interrupt */ 1258b8e788a5SAdrian Chadd break; 1259b8e788a5SAdrian Chadd case IEEE80211_FC0_TYPE_DATA: 1260b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_NORMAL; /* default */ 1261b8e788a5SAdrian Chadd /* 1262b8e788a5SAdrian Chadd * Data frames: multicast frames go out at a fixed rate, 1263b8e788a5SAdrian Chadd * EAPOL frames use the mgmt frame rate; otherwise consult 1264b8e788a5SAdrian Chadd * the rate control module for the rate to use. 1265b8e788a5SAdrian Chadd */ 1266b8e788a5SAdrian Chadd if (ismcast) { 1267b8e788a5SAdrian Chadd rix = an->an_mcastrix; 1268b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 1269b8e788a5SAdrian Chadd if (shortPreamble) 1270b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 1271b8e788a5SAdrian Chadd try0 = 1; 1272b8e788a5SAdrian Chadd } else if (m0->m_flags & M_EAPOL) { 1273b8e788a5SAdrian Chadd /* XXX? maybe always use long preamble? */ 1274b8e788a5SAdrian Chadd rix = an->an_mgmtrix; 1275b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 1276b8e788a5SAdrian Chadd if (shortPreamble) 1277b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 1278b8e788a5SAdrian Chadd try0 = ATH_TXMAXTRY; /* XXX?too many? */ 1279b8e788a5SAdrian Chadd } else { 1280eb6f0de0SAdrian Chadd /* 1281eb6f0de0SAdrian Chadd * Do rate lookup on each TX, rather than using 1282eb6f0de0SAdrian Chadd * the hard-coded TX information decided here. 1283eb6f0de0SAdrian Chadd */ 1284b8e788a5SAdrian Chadd ismrr = 1; 1285eb6f0de0SAdrian Chadd bf->bf_state.bfs_doratelookup = 1; 1286b8e788a5SAdrian Chadd } 1287b8e788a5SAdrian Chadd if (cap->cap_wmeParams[pri].wmep_noackPolicy) 1288b8e788a5SAdrian Chadd flags |= HAL_TXDESC_NOACK; 1289b8e788a5SAdrian Chadd break; 1290b8e788a5SAdrian Chadd default: 1291b8e788a5SAdrian Chadd if_printf(ifp, "bogus frame type 0x%x (%s)\n", 1292b8e788a5SAdrian Chadd wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK, __func__); 1293b8e788a5SAdrian Chadd /* XXX statistic */ 1294b8e788a5SAdrian Chadd ath_freetx(m0); 1295b8e788a5SAdrian Chadd return EIO; 1296b8e788a5SAdrian Chadd } 1297b8e788a5SAdrian Chadd txq = sc->sc_ac2q[pri]; 1298b8e788a5SAdrian Chadd 1299b8e788a5SAdrian Chadd /* 1300b8e788a5SAdrian Chadd * When servicing one or more stations in power-save mode 1301b8e788a5SAdrian Chadd * (or) if there is some mcast data waiting on the mcast 1302b8e788a5SAdrian Chadd * queue (to prevent out of order delivery) multicast 1303b8e788a5SAdrian Chadd * frames must be buffered until after the beacon. 1304c5940c30SAdrian Chadd * 1305c5940c30SAdrian Chadd * XXX This likely means that if there's a station in power 1306c5940c30SAdrian Chadd * save mode, we won't be doing any kind of aggregation towards 1307c5940c30SAdrian Chadd * anyone. This is likely a very suboptimal way of dealing 1308c5940c30SAdrian Chadd * with things. 1309b8e788a5SAdrian Chadd */ 1310b8e788a5SAdrian Chadd if (ismcast && (vap->iv_ps_sta || avp->av_mcastq.axq_depth)) 1311b8e788a5SAdrian Chadd txq = &avp->av_mcastq; 1312b8e788a5SAdrian Chadd 1313b8e788a5SAdrian Chadd /* 1314b8e788a5SAdrian Chadd * Calculate miscellaneous flags. 1315b8e788a5SAdrian Chadd */ 1316b8e788a5SAdrian Chadd if (ismcast) { 1317b8e788a5SAdrian Chadd flags |= HAL_TXDESC_NOACK; /* no ack on broad/multicast */ 1318b8e788a5SAdrian Chadd } else if (pktlen > vap->iv_rtsthreshold && 1319b8e788a5SAdrian Chadd (ni->ni_ath_flags & IEEE80211_NODE_FF) == 0) { 1320b8e788a5SAdrian Chadd flags |= HAL_TXDESC_RTSENA; /* RTS based on frame length */ 1321b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_rts++; 1322b8e788a5SAdrian Chadd } 1323b8e788a5SAdrian Chadd if (flags & HAL_TXDESC_NOACK) /* NB: avoid double counting */ 1324b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_noack++; 1325b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA 1326b8e788a5SAdrian Chadd if (sc->sc_tdma && (flags & HAL_TXDESC_NOACK) == 0) { 1327b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_TDMA, 1328b8e788a5SAdrian Chadd "%s: discard frame, ACK required w/ TDMA\n", __func__); 1329b8e788a5SAdrian Chadd sc->sc_stats.ast_tdma_ack++; 1330b8e788a5SAdrian Chadd ath_freetx(m0); 1331b8e788a5SAdrian Chadd return EIO; 1332b8e788a5SAdrian Chadd } 1333b8e788a5SAdrian Chadd #endif 1334b8e788a5SAdrian Chadd 1335b8e788a5SAdrian Chadd /* 1336eb6f0de0SAdrian Chadd * Determine if a tx interrupt should be generated for 1337eb6f0de0SAdrian Chadd * this descriptor. We take a tx interrupt to reap 1338eb6f0de0SAdrian Chadd * descriptors when the h/w hits an EOL condition or 1339eb6f0de0SAdrian Chadd * when the descriptor is specifically marked to generate 1340eb6f0de0SAdrian Chadd * an interrupt. We periodically mark descriptors in this 1341eb6f0de0SAdrian Chadd * way to insure timely replenishing of the supply needed 1342eb6f0de0SAdrian Chadd * for sending frames. Defering interrupts reduces system 1343eb6f0de0SAdrian Chadd * load and potentially allows more concurrent work to be 1344eb6f0de0SAdrian Chadd * done but if done to aggressively can cause senders to 1345eb6f0de0SAdrian Chadd * backup. 1346eb6f0de0SAdrian Chadd * 1347eb6f0de0SAdrian Chadd * NB: use >= to deal with sc_txintrperiod changing 1348eb6f0de0SAdrian Chadd * dynamically through sysctl. 1349b8e788a5SAdrian Chadd */ 1350eb6f0de0SAdrian Chadd if (flags & HAL_TXDESC_INTREQ) { 1351eb6f0de0SAdrian Chadd txq->axq_intrcnt = 0; 1352eb6f0de0SAdrian Chadd } else if (++txq->axq_intrcnt >= sc->sc_txintrperiod) { 1353eb6f0de0SAdrian Chadd flags |= HAL_TXDESC_INTREQ; 1354eb6f0de0SAdrian Chadd txq->axq_intrcnt = 0; 1355eb6f0de0SAdrian Chadd } 1356e42b5dbaSAdrian Chadd 1357eb6f0de0SAdrian Chadd /* This point forward is actual TX bits */ 1358b8e788a5SAdrian Chadd 1359b8e788a5SAdrian Chadd /* 1360b8e788a5SAdrian Chadd * At this point we are committed to sending the frame 1361b8e788a5SAdrian Chadd * and we don't need to look at m_nextpkt; clear it in 1362b8e788a5SAdrian Chadd * case this frame is part of frag chain. 1363b8e788a5SAdrian Chadd */ 1364b8e788a5SAdrian Chadd m0->m_nextpkt = NULL; 1365b8e788a5SAdrian Chadd 1366b8e788a5SAdrian Chadd if (IFF_DUMPPKTS(sc, ATH_DEBUG_XMIT)) 1367b8e788a5SAdrian Chadd ieee80211_dump_pkt(ic, mtod(m0, const uint8_t *), m0->m_len, 1368b8e788a5SAdrian Chadd sc->sc_hwmap[rix].ieeerate, -1); 1369b8e788a5SAdrian Chadd 1370b8e788a5SAdrian Chadd if (ieee80211_radiotap_active_vap(vap)) { 1371b8e788a5SAdrian Chadd u_int64_t tsf = ath_hal_gettsf64(ah); 1372b8e788a5SAdrian Chadd 1373b8e788a5SAdrian Chadd sc->sc_tx_th.wt_tsf = htole64(tsf); 1374b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags = sc->sc_hwmap[rix].txflags; 1375b8e788a5SAdrian Chadd if (iswep) 1376b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_WEP; 1377b8e788a5SAdrian Chadd if (isfrag) 1378b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_FRAG; 1379b8e788a5SAdrian Chadd sc->sc_tx_th.wt_rate = sc->sc_hwmap[rix].ieeerate; 1380b8e788a5SAdrian Chadd sc->sc_tx_th.wt_txpower = ni->ni_txpower; 1381b8e788a5SAdrian Chadd sc->sc_tx_th.wt_antenna = sc->sc_txantenna; 1382b8e788a5SAdrian Chadd 1383b8e788a5SAdrian Chadd ieee80211_radiotap_tx(vap, m0); 1384b8e788a5SAdrian Chadd } 1385b8e788a5SAdrian Chadd 1386eb6f0de0SAdrian Chadd /* Blank the legacy rate array */ 1387eb6f0de0SAdrian Chadd bzero(&bf->bf_state.bfs_rc, sizeof(bf->bf_state.bfs_rc)); 1388c1782ce0SAdrian Chadd 1389b8e788a5SAdrian Chadd /* 1390eb6f0de0SAdrian Chadd * ath_buf_set_rate needs at least one rate/try to setup 1391eb6f0de0SAdrian Chadd * the rate scenario. 1392b8e788a5SAdrian Chadd */ 1393eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].rix = rix; 1394eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].tries = try0; 1395eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].ratecode = txrate; 1396eb6f0de0SAdrian Chadd 1397eb6f0de0SAdrian Chadd /* Store the decided rate index values away */ 1398eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen = pktlen; 1399eb6f0de0SAdrian Chadd bf->bf_state.bfs_hdrlen = hdrlen; 1400eb6f0de0SAdrian Chadd bf->bf_state.bfs_atype = atype; 1401eb6f0de0SAdrian Chadd bf->bf_state.bfs_txpower = ni->ni_txpower; 1402eb6f0de0SAdrian Chadd bf->bf_state.bfs_txrate0 = txrate; 1403eb6f0de0SAdrian Chadd bf->bf_state.bfs_try0 = try0; 1404eb6f0de0SAdrian Chadd bf->bf_state.bfs_keyix = keyix; 1405eb6f0de0SAdrian Chadd bf->bf_state.bfs_txantenna = sc->sc_txantenna; 1406875a9451SAdrian Chadd bf->bf_state.bfs_txflags = flags; 1407eb6f0de0SAdrian Chadd bf->bf_state.bfs_shpream = shortPreamble; 1408eb6f0de0SAdrian Chadd 1409eb6f0de0SAdrian Chadd /* XXX this should be done in ath_tx_setrate() */ 1410eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate0 = 0; /* ie, no hard-coded ctsrate */ 1411eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate = 0; /* calculated later */ 1412eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsduration = 0; 1413eb6f0de0SAdrian Chadd bf->bf_state.bfs_ismrr = ismrr; 1414eb6f0de0SAdrian Chadd 1415eb6f0de0SAdrian Chadd return 0; 1416eb6f0de0SAdrian Chadd } 1417eb6f0de0SAdrian Chadd 1418b8e788a5SAdrian Chadd /* 1419eb6f0de0SAdrian Chadd * Direct-dispatch the current frame to the hardware. 1420eb6f0de0SAdrian Chadd * 1421eb6f0de0SAdrian Chadd * This can be called by the net80211 code. 1422eb6f0de0SAdrian Chadd * 1423eb6f0de0SAdrian Chadd * XXX what about locking? Or, push the seqno assign into the 1424eb6f0de0SAdrian Chadd * XXX aggregate scheduler so its serialised? 1425b8e788a5SAdrian Chadd */ 1426eb6f0de0SAdrian Chadd int 1427eb6f0de0SAdrian Chadd ath_tx_start(struct ath_softc *sc, struct ieee80211_node *ni, 1428eb6f0de0SAdrian Chadd struct ath_buf *bf, struct mbuf *m0) 1429eb6f0de0SAdrian Chadd { 1430eb6f0de0SAdrian Chadd struct ieee80211vap *vap = ni->ni_vap; 1431eb6f0de0SAdrian Chadd struct ath_vap *avp = ATH_VAP(vap); 14329c85ff91SAdrian Chadd int r = 0; 1433eb6f0de0SAdrian Chadd u_int pri; 1434eb6f0de0SAdrian Chadd int tid; 1435eb6f0de0SAdrian Chadd struct ath_txq *txq; 1436eb6f0de0SAdrian Chadd int ismcast; 1437eb6f0de0SAdrian Chadd const struct ieee80211_frame *wh; 1438eb6f0de0SAdrian Chadd int is_ampdu, is_ampdu_tx, is_ampdu_pending; 14390b96ef63SAdrian Chadd //ieee80211_seq seqno; 1440eb6f0de0SAdrian Chadd uint8_t type, subtype; 1441eb6f0de0SAdrian Chadd 1442eb6f0de0SAdrian Chadd /* 1443eb6f0de0SAdrian Chadd * Determine the target hardware queue. 1444eb6f0de0SAdrian Chadd * 1445eb6f0de0SAdrian Chadd * For multicast frames, the txq gets overridden to be the 1446eb6f0de0SAdrian Chadd * software TXQ and it's done via direct-dispatch. 1447eb6f0de0SAdrian Chadd * 1448eb6f0de0SAdrian Chadd * For any other frame, we do a TID/QoS lookup inside the frame 1449eb6f0de0SAdrian Chadd * to see what the TID should be. If it's a non-QoS frame, the 1450eb6f0de0SAdrian Chadd * AC and TID are overridden. The TID/TXQ code assumes the 1451eb6f0de0SAdrian Chadd * TID is on a predictable hardware TXQ, so we don't support 1452eb6f0de0SAdrian Chadd * having a node TID queued to multiple hardware TXQs. 1453eb6f0de0SAdrian Chadd * This may change in the future but would require some locking 1454eb6f0de0SAdrian Chadd * fudgery. 1455eb6f0de0SAdrian Chadd */ 1456eb6f0de0SAdrian Chadd pri = ath_tx_getac(sc, m0); 1457eb6f0de0SAdrian Chadd tid = ath_tx_gettid(sc, m0); 1458eb6f0de0SAdrian Chadd 1459eb6f0de0SAdrian Chadd txq = sc->sc_ac2q[pri]; 1460eb6f0de0SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1461eb6f0de0SAdrian Chadd ismcast = IEEE80211_IS_MULTICAST(wh->i_addr1); 1462eb6f0de0SAdrian Chadd type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK; 1463eb6f0de0SAdrian Chadd subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK; 1464eb6f0de0SAdrian Chadd 14659c85ff91SAdrian Chadd /* 14669c85ff91SAdrian Chadd * Enforce how deep the multicast queue can grow. 14679c85ff91SAdrian Chadd * 14689c85ff91SAdrian Chadd * XXX duplicated in ath_raw_xmit(). 14699c85ff91SAdrian Chadd */ 14709c85ff91SAdrian Chadd if (IEEE80211_IS_MULTICAST(wh->i_addr1)) { 14719c85ff91SAdrian Chadd ATH_TXQ_LOCK(sc->sc_cabq); 14729c85ff91SAdrian Chadd 1473b09e37a1SAdrian Chadd if (sc->sc_cabq->axq_depth > sc->sc_txq_mcastq_maxdepth) { 14749c85ff91SAdrian Chadd sc->sc_stats.ast_tx_mcastq_overflow++; 14759c85ff91SAdrian Chadd r = ENOBUFS; 14769c85ff91SAdrian Chadd } 14779c85ff91SAdrian Chadd 14789c85ff91SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_cabq); 14799c85ff91SAdrian Chadd 14809c85ff91SAdrian Chadd if (r != 0) { 14819c85ff91SAdrian Chadd m_freem(m0); 14829c85ff91SAdrian Chadd return r; 14839c85ff91SAdrian Chadd } 14849c85ff91SAdrian Chadd } 14859c85ff91SAdrian Chadd 1486eb6f0de0SAdrian Chadd /* A-MPDU TX */ 1487eb6f0de0SAdrian Chadd is_ampdu_tx = ath_tx_ampdu_running(sc, ATH_NODE(ni), tid); 1488eb6f0de0SAdrian Chadd is_ampdu_pending = ath_tx_ampdu_pending(sc, ATH_NODE(ni), tid); 1489eb6f0de0SAdrian Chadd is_ampdu = is_ampdu_tx | is_ampdu_pending; 1490eb6f0de0SAdrian Chadd 14910b96ef63SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 14920b96ef63SAdrian Chadd "%s: bf=%p, tid=%d, ac=%d, is_ampdu=%d\n", 14930b96ef63SAdrian Chadd __func__, bf, tid, pri, is_ampdu); 1494eb6f0de0SAdrian Chadd 1495eb6f0de0SAdrian Chadd /* Multicast frames go onto the software multicast queue */ 1496eb6f0de0SAdrian Chadd if (ismcast) 1497eb6f0de0SAdrian Chadd txq = &avp->av_mcastq; 1498eb6f0de0SAdrian Chadd 1499c5940c30SAdrian Chadd /* 1500c5940c30SAdrian Chadd * XXX This likely means that if there's a station in power 1501c5940c30SAdrian Chadd * save mode, we won't be doing any kind of aggregation towards 1502c5940c30SAdrian Chadd * anyone. This is likely a very suboptimal way of dealing 1503c5940c30SAdrian Chadd * with things. 1504c5940c30SAdrian Chadd */ 1505eb6f0de0SAdrian Chadd if ((! is_ampdu) && (vap->iv_ps_sta || avp->av_mcastq.axq_depth)) 1506eb6f0de0SAdrian Chadd txq = &avp->av_mcastq; 1507eb6f0de0SAdrian Chadd 1508eb6f0de0SAdrian Chadd /* Do the generic frame setup */ 1509eb6f0de0SAdrian Chadd /* XXX should just bzero the bf_state? */ 1510eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 15110b96ef63SAdrian Chadd bf->bf_state.bfs_seqno_assigned = 0; 15120b96ef63SAdrian Chadd bf->bf_state.bfs_need_seqno = 0; 15130b96ef63SAdrian Chadd bf->bf_state.bfs_seqno = -1; /* XXX debugging */ 1514eb6f0de0SAdrian Chadd 1515eb6f0de0SAdrian Chadd /* A-MPDU TX? Manually set sequence number */ 1516eb6f0de0SAdrian Chadd /* Don't do it whilst pending; the net80211 layer still assigns them */ 1517eb6f0de0SAdrian Chadd /* XXX do we need locking here? */ 1518eb6f0de0SAdrian Chadd if (is_ampdu_tx) { 1519eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(txq); 1520eb6f0de0SAdrian Chadd /* 1521eb6f0de0SAdrian Chadd * Always call; this function will 1522eb6f0de0SAdrian Chadd * handle making sure that null data frames 1523eb6f0de0SAdrian Chadd * don't get a sequence number from the current 1524eb6f0de0SAdrian Chadd * TID and thus mess with the BAW. 1525eb6f0de0SAdrian Chadd */ 15260b96ef63SAdrian Chadd //seqno = ath_tx_tid_seqno_assign(sc, ni, bf, m0); 15270b96ef63SAdrian Chadd if (ath_tx_seqno_required(sc, ni, bf, m0)) { 1528eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 1; 15290b96ef63SAdrian Chadd bf->bf_state.bfs_need_seqno = 1; 1530eb6f0de0SAdrian Chadd } 1531eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(txq); 15320b96ef63SAdrian Chadd } else { 15330b96ef63SAdrian Chadd /* No AMPDU TX, we've been assigned a sequence number. */ 15340b96ef63SAdrian Chadd if (IEEE80211_QOS_HAS_SEQ(wh)) { 15350b96ef63SAdrian Chadd bf->bf_state.bfs_seqno_assigned = 1; 153612be5b9cSAdrian Chadd /* XXX we should store the frag+seqno in bfs_seqno */ 15370b96ef63SAdrian Chadd bf->bf_state.bfs_seqno = 15380b96ef63SAdrian Chadd M_SEQNO_GET(m0) << IEEE80211_SEQ_SEQ_SHIFT; 15390b96ef63SAdrian Chadd } 1540c1782ce0SAdrian Chadd } 1541c1782ce0SAdrian Chadd 1542eb6f0de0SAdrian Chadd /* 1543eb6f0de0SAdrian Chadd * If needed, the sequence number has been assigned. 1544eb6f0de0SAdrian Chadd * Squirrel it away somewhere easy to get to. 1545eb6f0de0SAdrian Chadd */ 15460b96ef63SAdrian Chadd //bf->bf_state.bfs_seqno = M_SEQNO_GET(m0) << IEEE80211_SEQ_SEQ_SHIFT; 1547b8e788a5SAdrian Chadd 1548eb6f0de0SAdrian Chadd /* Is ampdu pending? fetch the seqno and print it out */ 1549eb6f0de0SAdrian Chadd if (is_ampdu_pending) 1550eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 1551eb6f0de0SAdrian Chadd "%s: tid %d: ampdu pending, seqno %d\n", 1552eb6f0de0SAdrian Chadd __func__, tid, M_SEQNO_GET(m0)); 1553eb6f0de0SAdrian Chadd 1554eb6f0de0SAdrian Chadd /* This also sets up the DMA map */ 1555eb6f0de0SAdrian Chadd r = ath_tx_normal_setup(sc, ni, bf, m0); 1556eb6f0de0SAdrian Chadd 1557eb6f0de0SAdrian Chadd if (r != 0) 1558eb6f0de0SAdrian Chadd return r; 1559eb6f0de0SAdrian Chadd 1560eb6f0de0SAdrian Chadd /* At this point m0 could have changed! */ 1561eb6f0de0SAdrian Chadd m0 = bf->bf_m; 1562eb6f0de0SAdrian Chadd 15630b96ef63SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 15640b96ef63SAdrian Chadd "%s: DONE: bf=%p, tid=%d, ac=%d, is_ampdu=%d, dobaw=%d, seqno=%d\n", 15650b96ef63SAdrian Chadd __func__, bf, tid, pri, is_ampdu, bf->bf_state.bfs_dobaw, M_SEQNO_GET(m0)); 15660b96ef63SAdrian Chadd 1567eb6f0de0SAdrian Chadd #if 1 1568eb6f0de0SAdrian Chadd /* 1569eb6f0de0SAdrian Chadd * If it's a multicast frame, do a direct-dispatch to the 1570eb6f0de0SAdrian Chadd * destination hardware queue. Don't bother software 1571eb6f0de0SAdrian Chadd * queuing it. 1572eb6f0de0SAdrian Chadd */ 1573eb6f0de0SAdrian Chadd /* 1574eb6f0de0SAdrian Chadd * If it's a BAR frame, do a direct dispatch to the 1575eb6f0de0SAdrian Chadd * destination hardware queue. Don't bother software 1576eb6f0de0SAdrian Chadd * queuing it, as the TID will now be paused. 1577eb6f0de0SAdrian Chadd * Sending a BAR frame can occur from the net80211 txa timer 1578eb6f0de0SAdrian Chadd * (ie, retries) or from the ath txtask (completion call.) 1579eb6f0de0SAdrian Chadd * It queues directly to hardware because the TID is paused 1580eb6f0de0SAdrian Chadd * at this point (and won't be unpaused until the BAR has 1581eb6f0de0SAdrian Chadd * either been TXed successfully or max retries has been 1582eb6f0de0SAdrian Chadd * reached.) 1583eb6f0de0SAdrian Chadd */ 1584eb6f0de0SAdrian Chadd if (txq == &avp->av_mcastq) { 15850b96ef63SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 15860b96ef63SAdrian Chadd "%s: bf=%p: mcastq: TX'ing\n", __func__, bf); 1587eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(txq); 1588eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, txq, bf); 1589eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(txq); 1590eb6f0de0SAdrian Chadd } else if (type == IEEE80211_FC0_TYPE_CTL && 1591eb6f0de0SAdrian Chadd subtype == IEEE80211_FC0_SUBTYPE_BAR) { 1592eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 1593eb6f0de0SAdrian Chadd "%s: BAR: TX'ing direct\n", __func__); 1594eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(txq); 1595eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, txq, bf); 1596eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(txq); 1597eb6f0de0SAdrian Chadd } else { 1598eb6f0de0SAdrian Chadd /* add to software queue */ 15990b96ef63SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 16000b96ef63SAdrian Chadd "%s: bf=%p: swq: TX'ing\n", __func__, bf); 1601eb6f0de0SAdrian Chadd ath_tx_swq(sc, ni, txq, bf); 1602eb6f0de0SAdrian Chadd } 1603eb6f0de0SAdrian Chadd #else 1604eb6f0de0SAdrian Chadd /* 1605eb6f0de0SAdrian Chadd * For now, since there's no software queue, 1606eb6f0de0SAdrian Chadd * direct-dispatch to the hardware. 1607eb6f0de0SAdrian Chadd */ 1608eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(txq); 1609eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, txq, bf); 1610eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(txq); 1611eb6f0de0SAdrian Chadd #endif 1612eb6f0de0SAdrian Chadd 1613b8e788a5SAdrian Chadd return 0; 1614b8e788a5SAdrian Chadd } 1615b8e788a5SAdrian Chadd 1616b8e788a5SAdrian Chadd static int 1617b8e788a5SAdrian Chadd ath_tx_raw_start(struct ath_softc *sc, struct ieee80211_node *ni, 1618b8e788a5SAdrian Chadd struct ath_buf *bf, struct mbuf *m0, 1619b8e788a5SAdrian Chadd const struct ieee80211_bpf_params *params) 1620b8e788a5SAdrian Chadd { 1621b8e788a5SAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 1622b8e788a5SAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 1623b8e788a5SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 1624b8e788a5SAdrian Chadd struct ieee80211vap *vap = ni->ni_vap; 1625b8e788a5SAdrian Chadd int error, ismcast, ismrr; 1626b8e788a5SAdrian Chadd int keyix, hdrlen, pktlen, try0, txantenna; 1627eb6f0de0SAdrian Chadd u_int8_t rix, txrate; 1628b8e788a5SAdrian Chadd struct ieee80211_frame *wh; 1629eb6f0de0SAdrian Chadd u_int flags; 1630b8e788a5SAdrian Chadd HAL_PKT_TYPE atype; 1631b8e788a5SAdrian Chadd const HAL_RATE_TABLE *rt; 1632b8e788a5SAdrian Chadd struct ath_desc *ds; 1633b8e788a5SAdrian Chadd u_int pri; 1634eb6f0de0SAdrian Chadd int o_tid = -1; 1635eb6f0de0SAdrian Chadd int do_override; 1636b8e788a5SAdrian Chadd 1637b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1638b8e788a5SAdrian Chadd ismcast = IEEE80211_IS_MULTICAST(wh->i_addr1); 1639b8e788a5SAdrian Chadd hdrlen = ieee80211_anyhdrsize(wh); 1640b8e788a5SAdrian Chadd /* 1641b8e788a5SAdrian Chadd * Packet length must not include any 1642b8e788a5SAdrian Chadd * pad bytes; deduct them here. 1643b8e788a5SAdrian Chadd */ 1644b8e788a5SAdrian Chadd /* XXX honor IEEE80211_BPF_DATAPAD */ 1645b8e788a5SAdrian Chadd pktlen = m0->m_pkthdr.len - (hdrlen & 3) + IEEE80211_CRC_LEN; 1646b8e788a5SAdrian Chadd 1647eb6f0de0SAdrian Chadd 1648eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: ismcast=%d\n", 1649eb6f0de0SAdrian Chadd __func__, ismcast); 1650eb6f0de0SAdrian Chadd 165181a82688SAdrian Chadd /* Handle encryption twiddling if needed */ 1652eb6f0de0SAdrian Chadd if (! ath_tx_tag_crypto(sc, ni, 1653eb6f0de0SAdrian Chadd m0, params->ibp_flags & IEEE80211_BPF_CRYPTO, 0, 1654eb6f0de0SAdrian Chadd &hdrlen, &pktlen, &keyix)) { 1655b8e788a5SAdrian Chadd ath_freetx(m0); 1656b8e788a5SAdrian Chadd return EIO; 1657b8e788a5SAdrian Chadd } 1658b8e788a5SAdrian Chadd /* packet header may have moved, reset our local pointer */ 1659b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1660b8e788a5SAdrian Chadd 1661eb6f0de0SAdrian Chadd /* Do the generic frame setup */ 1662eb6f0de0SAdrian Chadd /* XXX should just bzero the bf_state? */ 1663eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 1664eb6f0de0SAdrian Chadd 1665b8e788a5SAdrian Chadd error = ath_tx_dmasetup(sc, bf, m0); 1666b8e788a5SAdrian Chadd if (error != 0) 1667b8e788a5SAdrian Chadd return error; 1668b8e788a5SAdrian Chadd m0 = bf->bf_m; /* NB: may have changed */ 1669b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1670b8e788a5SAdrian Chadd bf->bf_node = ni; /* NB: held reference */ 1671b8e788a5SAdrian Chadd 1672b8e788a5SAdrian Chadd flags = HAL_TXDESC_CLRDMASK; /* XXX needed for crypto errs */ 1673b8e788a5SAdrian Chadd flags |= HAL_TXDESC_INTREQ; /* force interrupt */ 1674b8e788a5SAdrian Chadd if (params->ibp_flags & IEEE80211_BPF_RTS) 1675b8e788a5SAdrian Chadd flags |= HAL_TXDESC_RTSENA; 1676eb6f0de0SAdrian Chadd else if (params->ibp_flags & IEEE80211_BPF_CTS) { 1677eb6f0de0SAdrian Chadd /* XXX assume 11g/11n protection? */ 1678eb6f0de0SAdrian Chadd bf->bf_state.bfs_doprot = 1; 1679b8e788a5SAdrian Chadd flags |= HAL_TXDESC_CTSENA; 1680eb6f0de0SAdrian Chadd } 1681b8e788a5SAdrian Chadd /* XXX leave ismcast to injector? */ 1682b8e788a5SAdrian Chadd if ((params->ibp_flags & IEEE80211_BPF_NOACK) || ismcast) 1683b8e788a5SAdrian Chadd flags |= HAL_TXDESC_NOACK; 1684b8e788a5SAdrian Chadd 1685b8e788a5SAdrian Chadd rt = sc->sc_currates; 1686b8e788a5SAdrian Chadd KASSERT(rt != NULL, ("no rate table, mode %u", sc->sc_curmode)); 1687b8e788a5SAdrian Chadd rix = ath_tx_findrix(sc, params->ibp_rate0); 1688b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 1689b8e788a5SAdrian Chadd if (params->ibp_flags & IEEE80211_BPF_SHORTPRE) 1690b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 1691b8e788a5SAdrian Chadd sc->sc_txrix = rix; 1692b8e788a5SAdrian Chadd try0 = params->ibp_try0; 1693b8e788a5SAdrian Chadd ismrr = (params->ibp_try1 != 0); 1694b8e788a5SAdrian Chadd txantenna = params->ibp_pri >> 2; 1695b8e788a5SAdrian Chadd if (txantenna == 0) /* XXX? */ 1696b8e788a5SAdrian Chadd txantenna = sc->sc_txantenna; 169779f02dbfSAdrian Chadd 169879f02dbfSAdrian Chadd /* 1699eb6f0de0SAdrian Chadd * Since ctsrate is fixed, store it away for later 1700eb6f0de0SAdrian Chadd * use when the descriptor fields are being set. 170179f02dbfSAdrian Chadd */ 1702eb6f0de0SAdrian Chadd if (flags & (HAL_TXDESC_RTSENA|HAL_TXDESC_CTSENA)) 1703eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate0 = params->ibp_ctsrate; 170479f02dbfSAdrian Chadd 1705b8e788a5SAdrian Chadd pri = params->ibp_pri & 3; 1706eb6f0de0SAdrian Chadd /* Override pri if the frame isn't a QoS one */ 1707eb6f0de0SAdrian Chadd if (! IEEE80211_QOS_HAS_SEQ(wh)) 1708eb6f0de0SAdrian Chadd pri = ath_tx_getac(sc, m0); 1709eb6f0de0SAdrian Chadd 1710b8e788a5SAdrian Chadd /* 1711b8e788a5SAdrian Chadd * NB: we mark all packets as type PSPOLL so the h/w won't 1712b8e788a5SAdrian Chadd * set the sequence number, duration, etc. 1713b8e788a5SAdrian Chadd */ 1714b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_PSPOLL; 1715b8e788a5SAdrian Chadd 1716b8e788a5SAdrian Chadd if (IFF_DUMPPKTS(sc, ATH_DEBUG_XMIT)) 1717b8e788a5SAdrian Chadd ieee80211_dump_pkt(ic, mtod(m0, caddr_t), m0->m_len, 1718b8e788a5SAdrian Chadd sc->sc_hwmap[rix].ieeerate, -1); 1719b8e788a5SAdrian Chadd 1720b8e788a5SAdrian Chadd if (ieee80211_radiotap_active_vap(vap)) { 1721b8e788a5SAdrian Chadd u_int64_t tsf = ath_hal_gettsf64(ah); 1722b8e788a5SAdrian Chadd 1723b8e788a5SAdrian Chadd sc->sc_tx_th.wt_tsf = htole64(tsf); 1724b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags = sc->sc_hwmap[rix].txflags; 1725b8e788a5SAdrian Chadd if (wh->i_fc[1] & IEEE80211_FC1_WEP) 1726b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_WEP; 1727b8e788a5SAdrian Chadd if (m0->m_flags & M_FRAG) 1728b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_FRAG; 1729b8e788a5SAdrian Chadd sc->sc_tx_th.wt_rate = sc->sc_hwmap[rix].ieeerate; 1730b8e788a5SAdrian Chadd sc->sc_tx_th.wt_txpower = ni->ni_txpower; 1731b8e788a5SAdrian Chadd sc->sc_tx_th.wt_antenna = sc->sc_txantenna; 1732b8e788a5SAdrian Chadd 1733b8e788a5SAdrian Chadd ieee80211_radiotap_tx(vap, m0); 1734b8e788a5SAdrian Chadd } 1735b8e788a5SAdrian Chadd 1736b8e788a5SAdrian Chadd /* 1737b8e788a5SAdrian Chadd * Formulate first tx descriptor with tx controls. 1738b8e788a5SAdrian Chadd */ 1739b8e788a5SAdrian Chadd ds = bf->bf_desc; 1740b8e788a5SAdrian Chadd /* XXX check return value? */ 1741eb6f0de0SAdrian Chadd 1742eb6f0de0SAdrian Chadd /* Store the decided rate index values away */ 1743eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen = pktlen; 1744eb6f0de0SAdrian Chadd bf->bf_state.bfs_hdrlen = hdrlen; 1745eb6f0de0SAdrian Chadd bf->bf_state.bfs_atype = atype; 1746eb6f0de0SAdrian Chadd bf->bf_state.bfs_txpower = params->ibp_power; 1747eb6f0de0SAdrian Chadd bf->bf_state.bfs_txrate0 = txrate; 1748eb6f0de0SAdrian Chadd bf->bf_state.bfs_try0 = try0; 1749eb6f0de0SAdrian Chadd bf->bf_state.bfs_keyix = keyix; 1750eb6f0de0SAdrian Chadd bf->bf_state.bfs_txantenna = txantenna; 1751875a9451SAdrian Chadd bf->bf_state.bfs_txflags = flags; 1752eb6f0de0SAdrian Chadd bf->bf_state.bfs_shpream = 1753eb6f0de0SAdrian Chadd !! (params->ibp_flags & IEEE80211_BPF_SHORTPRE); 1754b8e788a5SAdrian Chadd 1755eb6f0de0SAdrian Chadd /* XXX this should be done in ath_tx_setrate() */ 1756eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate = 0; 1757eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsduration = 0; 1758eb6f0de0SAdrian Chadd bf->bf_state.bfs_ismrr = ismrr; 1759eb6f0de0SAdrian Chadd 1760eb6f0de0SAdrian Chadd /* Blank the legacy rate array */ 1761eb6f0de0SAdrian Chadd bzero(&bf->bf_state.bfs_rc, sizeof(bf->bf_state.bfs_rc)); 1762eb6f0de0SAdrian Chadd 1763eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].rix = 1764eb6f0de0SAdrian Chadd ath_tx_findrix(sc, params->ibp_rate0); 1765eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].tries = try0; 1766eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].ratecode = txrate; 1767c1782ce0SAdrian Chadd 1768c1782ce0SAdrian Chadd if (ismrr) { 1769eb6f0de0SAdrian Chadd int rix; 1770c1782ce0SAdrian Chadd 1771b8e788a5SAdrian Chadd rix = ath_tx_findrix(sc, params->ibp_rate1); 1772eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[1].rix = rix; 1773eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[1].tries = params->ibp_try1; 1774c1782ce0SAdrian Chadd 1775eb6f0de0SAdrian Chadd rix = ath_tx_findrix(sc, params->ibp_rate2); 1776eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[2].rix = rix; 1777eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[2].tries = params->ibp_try2; 1778eb6f0de0SAdrian Chadd 1779eb6f0de0SAdrian Chadd rix = ath_tx_findrix(sc, params->ibp_rate3); 1780eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[3].rix = rix; 1781eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[3].tries = params->ibp_try3; 1782c1782ce0SAdrian Chadd } 1783eb6f0de0SAdrian Chadd /* 1784eb6f0de0SAdrian Chadd * All the required rate control decisions have been made; 1785eb6f0de0SAdrian Chadd * fill in the rc flags. 1786eb6f0de0SAdrian Chadd */ 1787eb6f0de0SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 1788b8e788a5SAdrian Chadd 1789b8e788a5SAdrian Chadd /* NB: no buffered multicast in power save support */ 1790eb6f0de0SAdrian Chadd 1791eb6f0de0SAdrian Chadd /* XXX If it's an ADDBA, override the correct queue */ 1792eb6f0de0SAdrian Chadd do_override = ath_tx_action_frame_override_queue(sc, ni, m0, &o_tid); 1793eb6f0de0SAdrian Chadd 1794eb6f0de0SAdrian Chadd /* Map ADDBA to the correct priority */ 1795eb6f0de0SAdrian Chadd if (do_override) { 1796eb6f0de0SAdrian Chadd #if 0 1797eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 1798eb6f0de0SAdrian Chadd "%s: overriding tid %d pri %d -> %d\n", 1799eb6f0de0SAdrian Chadd __func__, o_tid, pri, TID_TO_WME_AC(o_tid)); 1800eb6f0de0SAdrian Chadd #endif 1801eb6f0de0SAdrian Chadd pri = TID_TO_WME_AC(o_tid); 1802eb6f0de0SAdrian Chadd } 1803eb6f0de0SAdrian Chadd 1804eb6f0de0SAdrian Chadd /* 1805eb6f0de0SAdrian Chadd * If we're overiding the ADDBA destination, dump directly 1806eb6f0de0SAdrian Chadd * into the hardware queue, right after any pending 1807eb6f0de0SAdrian Chadd * frames to that node are. 1808eb6f0de0SAdrian Chadd */ 1809eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: dooverride=%d\n", 1810eb6f0de0SAdrian Chadd __func__, do_override); 1811eb6f0de0SAdrian Chadd 1812eb6f0de0SAdrian Chadd if (do_override) { 1813eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[pri]); 1814eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, sc->sc_ac2q[pri], bf); 1815eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[pri]); 1816eb6f0de0SAdrian Chadd } else { 1817eb6f0de0SAdrian Chadd /* Queue to software queue */ 1818eb6f0de0SAdrian Chadd ath_tx_swq(sc, ni, sc->sc_ac2q[pri], bf); 1819eb6f0de0SAdrian Chadd } 1820eb6f0de0SAdrian Chadd 1821b8e788a5SAdrian Chadd return 0; 1822b8e788a5SAdrian Chadd } 1823b8e788a5SAdrian Chadd 1824eb6f0de0SAdrian Chadd /* 1825eb6f0de0SAdrian Chadd * Send a raw frame. 1826eb6f0de0SAdrian Chadd * 1827eb6f0de0SAdrian Chadd * This can be called by net80211. 1828eb6f0de0SAdrian Chadd */ 1829b8e788a5SAdrian Chadd int 1830b8e788a5SAdrian Chadd ath_raw_xmit(struct ieee80211_node *ni, struct mbuf *m, 1831b8e788a5SAdrian Chadd const struct ieee80211_bpf_params *params) 1832b8e788a5SAdrian Chadd { 1833b8e788a5SAdrian Chadd struct ieee80211com *ic = ni->ni_ic; 1834b8e788a5SAdrian Chadd struct ifnet *ifp = ic->ic_ifp; 1835b8e788a5SAdrian Chadd struct ath_softc *sc = ifp->if_softc; 1836b8e788a5SAdrian Chadd struct ath_buf *bf; 18379c85ff91SAdrian Chadd struct ieee80211_frame *wh = mtod(m, struct ieee80211_frame *); 18389c85ff91SAdrian Chadd int error = 0; 1839b8e788a5SAdrian Chadd 1840ef27340cSAdrian Chadd ATH_PCU_LOCK(sc); 1841ef27340cSAdrian Chadd if (sc->sc_inreset_cnt > 0) { 1842ef27340cSAdrian Chadd device_printf(sc->sc_dev, "%s: sc_inreset_cnt > 0; bailing\n", 1843ef27340cSAdrian Chadd __func__); 1844ef27340cSAdrian Chadd error = EIO; 1845ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 1846ef27340cSAdrian Chadd goto bad0; 1847ef27340cSAdrian Chadd } 1848ef27340cSAdrian Chadd sc->sc_txstart_cnt++; 1849ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 1850ef27340cSAdrian Chadd 1851b8e788a5SAdrian Chadd if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0 || sc->sc_invalid) { 1852b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, "%s: discard frame, %s", __func__, 1853b8e788a5SAdrian Chadd (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0 ? 1854b8e788a5SAdrian Chadd "!running" : "invalid"); 1855b8e788a5SAdrian Chadd m_freem(m); 1856b8e788a5SAdrian Chadd error = ENETDOWN; 1857b8e788a5SAdrian Chadd goto bad; 1858b8e788a5SAdrian Chadd } 18599c85ff91SAdrian Chadd 18609c85ff91SAdrian Chadd /* 18619c85ff91SAdrian Chadd * Enforce how deep the multicast queue can grow. 18629c85ff91SAdrian Chadd * 18639c85ff91SAdrian Chadd * XXX duplicated in ath_tx_start(). 18649c85ff91SAdrian Chadd */ 18659c85ff91SAdrian Chadd if (IEEE80211_IS_MULTICAST(wh->i_addr1)) { 18669c85ff91SAdrian Chadd ATH_TXQ_LOCK(sc->sc_cabq); 18679c85ff91SAdrian Chadd 1868b09e37a1SAdrian Chadd if (sc->sc_cabq->axq_depth > sc->sc_txq_mcastq_maxdepth) { 18699c85ff91SAdrian Chadd sc->sc_stats.ast_tx_mcastq_overflow++; 18709c85ff91SAdrian Chadd error = ENOBUFS; 18719c85ff91SAdrian Chadd } 18729c85ff91SAdrian Chadd 18739c85ff91SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_cabq); 18749c85ff91SAdrian Chadd 18759c85ff91SAdrian Chadd if (error != 0) { 18769c85ff91SAdrian Chadd m_freem(m); 18779c85ff91SAdrian Chadd goto bad; 18789c85ff91SAdrian Chadd } 18799c85ff91SAdrian Chadd } 18809c85ff91SAdrian Chadd 1881b8e788a5SAdrian Chadd /* 1882b8e788a5SAdrian Chadd * Grab a TX buffer and associated resources. 1883b8e788a5SAdrian Chadd */ 1884b8e788a5SAdrian Chadd bf = ath_getbuf(sc); 1885b8e788a5SAdrian Chadd if (bf == NULL) { 1886b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_nobuf++; 1887b8e788a5SAdrian Chadd m_freem(m); 1888b8e788a5SAdrian Chadd error = ENOBUFS; 1889b8e788a5SAdrian Chadd goto bad; 1890b8e788a5SAdrian Chadd } 1891b8e788a5SAdrian Chadd 1892b8e788a5SAdrian Chadd if (params == NULL) { 1893b8e788a5SAdrian Chadd /* 1894b8e788a5SAdrian Chadd * Legacy path; interpret frame contents to decide 1895b8e788a5SAdrian Chadd * precisely how to send the frame. 1896b8e788a5SAdrian Chadd */ 1897b8e788a5SAdrian Chadd if (ath_tx_start(sc, ni, bf, m)) { 1898b8e788a5SAdrian Chadd error = EIO; /* XXX */ 1899b8e788a5SAdrian Chadd goto bad2; 1900b8e788a5SAdrian Chadd } 1901b8e788a5SAdrian Chadd } else { 1902b8e788a5SAdrian Chadd /* 1903b8e788a5SAdrian Chadd * Caller supplied explicit parameters to use in 1904b8e788a5SAdrian Chadd * sending the frame. 1905b8e788a5SAdrian Chadd */ 1906b8e788a5SAdrian Chadd if (ath_tx_raw_start(sc, ni, bf, m, params)) { 1907b8e788a5SAdrian Chadd error = EIO; /* XXX */ 1908b8e788a5SAdrian Chadd goto bad2; 1909b8e788a5SAdrian Chadd } 1910b8e788a5SAdrian Chadd } 1911b8e788a5SAdrian Chadd sc->sc_wd_timer = 5; 1912b8e788a5SAdrian Chadd ifp->if_opackets++; 1913b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_raw++; 1914b8e788a5SAdrian Chadd 1915ef27340cSAdrian Chadd ATH_PCU_LOCK(sc); 1916ef27340cSAdrian Chadd sc->sc_txstart_cnt--; 1917ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 1918ef27340cSAdrian Chadd 1919b8e788a5SAdrian Chadd return 0; 1920b8e788a5SAdrian Chadd bad2: 1921b8e788a5SAdrian Chadd ATH_TXBUF_LOCK(sc); 19226b349e5aSAdrian Chadd TAILQ_INSERT_HEAD(&sc->sc_txbuf, bf, bf_list); 1923b8e788a5SAdrian Chadd ATH_TXBUF_UNLOCK(sc); 1924b8e788a5SAdrian Chadd bad: 1925ef27340cSAdrian Chadd ATH_PCU_LOCK(sc); 1926ef27340cSAdrian Chadd sc->sc_txstart_cnt--; 1927ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 1928ef27340cSAdrian Chadd bad0: 1929b8e788a5SAdrian Chadd ifp->if_oerrors++; 1930b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_raw_fail++; 1931b8e788a5SAdrian Chadd ieee80211_free_node(ni); 1932ef27340cSAdrian Chadd 1933b8e788a5SAdrian Chadd return error; 1934b8e788a5SAdrian Chadd } 1935eb6f0de0SAdrian Chadd 1936eb6f0de0SAdrian Chadd /* Some helper functions */ 1937eb6f0de0SAdrian Chadd 1938eb6f0de0SAdrian Chadd /* 1939eb6f0de0SAdrian Chadd * ADDBA (and potentially others) need to be placed in the same 1940eb6f0de0SAdrian Chadd * hardware queue as the TID/node it's relating to. This is so 1941eb6f0de0SAdrian Chadd * it goes out after any pending non-aggregate frames to the 1942eb6f0de0SAdrian Chadd * same node/TID. 1943eb6f0de0SAdrian Chadd * 1944eb6f0de0SAdrian Chadd * If this isn't done, the ADDBA can go out before the frames 1945eb6f0de0SAdrian Chadd * queued in hardware. Even though these frames have a sequence 1946eb6f0de0SAdrian Chadd * number -earlier- than the ADDBA can be transmitted (but 1947eb6f0de0SAdrian Chadd * no frames whose sequence numbers are after the ADDBA should 1948eb6f0de0SAdrian Chadd * be!) they'll arrive after the ADDBA - and the receiving end 1949eb6f0de0SAdrian Chadd * will simply drop them as being out of the BAW. 1950eb6f0de0SAdrian Chadd * 1951eb6f0de0SAdrian Chadd * The frames can't be appended to the TID software queue - it'll 1952eb6f0de0SAdrian Chadd * never be sent out. So these frames have to be directly 1953eb6f0de0SAdrian Chadd * dispatched to the hardware, rather than queued in software. 1954eb6f0de0SAdrian Chadd * So if this function returns true, the TXQ has to be 1955eb6f0de0SAdrian Chadd * overridden and it has to be directly dispatched. 1956eb6f0de0SAdrian Chadd * 1957eb6f0de0SAdrian Chadd * It's a dirty hack, but someone's gotta do it. 1958eb6f0de0SAdrian Chadd */ 1959eb6f0de0SAdrian Chadd 1960eb6f0de0SAdrian Chadd /* 1961eb6f0de0SAdrian Chadd * XXX doesn't belong here! 1962eb6f0de0SAdrian Chadd */ 1963eb6f0de0SAdrian Chadd static int 1964eb6f0de0SAdrian Chadd ieee80211_is_action(struct ieee80211_frame *wh) 1965eb6f0de0SAdrian Chadd { 1966eb6f0de0SAdrian Chadd /* Type: Management frame? */ 1967eb6f0de0SAdrian Chadd if ((wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) != 1968eb6f0de0SAdrian Chadd IEEE80211_FC0_TYPE_MGT) 1969eb6f0de0SAdrian Chadd return 0; 1970eb6f0de0SAdrian Chadd 1971eb6f0de0SAdrian Chadd /* Subtype: Action frame? */ 1972eb6f0de0SAdrian Chadd if ((wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK) != 1973eb6f0de0SAdrian Chadd IEEE80211_FC0_SUBTYPE_ACTION) 1974eb6f0de0SAdrian Chadd return 0; 1975eb6f0de0SAdrian Chadd 1976eb6f0de0SAdrian Chadd return 1; 1977eb6f0de0SAdrian Chadd } 1978eb6f0de0SAdrian Chadd 1979eb6f0de0SAdrian Chadd #define MS(_v, _f) (((_v) & _f) >> _f##_S) 1980eb6f0de0SAdrian Chadd /* 1981eb6f0de0SAdrian Chadd * Return an alternate TID for ADDBA request frames. 1982eb6f0de0SAdrian Chadd * 1983eb6f0de0SAdrian Chadd * Yes, this likely should be done in the net80211 layer. 1984eb6f0de0SAdrian Chadd */ 1985eb6f0de0SAdrian Chadd static int 1986eb6f0de0SAdrian Chadd ath_tx_action_frame_override_queue(struct ath_softc *sc, 1987eb6f0de0SAdrian Chadd struct ieee80211_node *ni, 1988eb6f0de0SAdrian Chadd struct mbuf *m0, int *tid) 1989eb6f0de0SAdrian Chadd { 1990eb6f0de0SAdrian Chadd struct ieee80211_frame *wh = mtod(m0, struct ieee80211_frame *); 1991eb6f0de0SAdrian Chadd struct ieee80211_action_ba_addbarequest *ia; 1992eb6f0de0SAdrian Chadd uint8_t *frm; 1993eb6f0de0SAdrian Chadd uint16_t baparamset; 1994eb6f0de0SAdrian Chadd 1995eb6f0de0SAdrian Chadd /* Not action frame? Bail */ 1996eb6f0de0SAdrian Chadd if (! ieee80211_is_action(wh)) 1997eb6f0de0SAdrian Chadd return 0; 1998eb6f0de0SAdrian Chadd 1999eb6f0de0SAdrian Chadd /* XXX Not needed for frames we send? */ 2000eb6f0de0SAdrian Chadd #if 0 2001eb6f0de0SAdrian Chadd /* Correct length? */ 2002eb6f0de0SAdrian Chadd if (! ieee80211_parse_action(ni, m)) 2003eb6f0de0SAdrian Chadd return 0; 2004eb6f0de0SAdrian Chadd #endif 2005eb6f0de0SAdrian Chadd 2006eb6f0de0SAdrian Chadd /* Extract out action frame */ 2007eb6f0de0SAdrian Chadd frm = (u_int8_t *)&wh[1]; 2008eb6f0de0SAdrian Chadd ia = (struct ieee80211_action_ba_addbarequest *) frm; 2009eb6f0de0SAdrian Chadd 2010eb6f0de0SAdrian Chadd /* Not ADDBA? Bail */ 2011eb6f0de0SAdrian Chadd if (ia->rq_header.ia_category != IEEE80211_ACTION_CAT_BA) 2012eb6f0de0SAdrian Chadd return 0; 2013eb6f0de0SAdrian Chadd if (ia->rq_header.ia_action != IEEE80211_ACTION_BA_ADDBA_REQUEST) 2014eb6f0de0SAdrian Chadd return 0; 2015eb6f0de0SAdrian Chadd 2016eb6f0de0SAdrian Chadd /* Extract TID, return it */ 2017eb6f0de0SAdrian Chadd baparamset = le16toh(ia->rq_baparamset); 2018eb6f0de0SAdrian Chadd *tid = (int) MS(baparamset, IEEE80211_BAPS_TID); 2019eb6f0de0SAdrian Chadd 2020eb6f0de0SAdrian Chadd return 1; 2021eb6f0de0SAdrian Chadd } 2022eb6f0de0SAdrian Chadd #undef MS 2023eb6f0de0SAdrian Chadd 2024eb6f0de0SAdrian Chadd /* Per-node software queue operations */ 2025eb6f0de0SAdrian Chadd 2026eb6f0de0SAdrian Chadd /* 2027eb6f0de0SAdrian Chadd * Add the current packet to the given BAW. 2028eb6f0de0SAdrian Chadd * It is assumed that the current packet 2029eb6f0de0SAdrian Chadd * 2030eb6f0de0SAdrian Chadd * + fits inside the BAW; 2031eb6f0de0SAdrian Chadd * + already has had a sequence number allocated. 2032eb6f0de0SAdrian Chadd * 2033eb6f0de0SAdrian Chadd * Since the BAW status may be modified by both the ath task and 2034eb6f0de0SAdrian Chadd * the net80211/ifnet contexts, the TID must be locked. 2035eb6f0de0SAdrian Chadd */ 2036eb6f0de0SAdrian Chadd void 2037eb6f0de0SAdrian Chadd ath_tx_addto_baw(struct ath_softc *sc, struct ath_node *an, 2038eb6f0de0SAdrian Chadd struct ath_tid *tid, struct ath_buf *bf) 2039eb6f0de0SAdrian Chadd { 2040eb6f0de0SAdrian Chadd int index, cindex; 2041eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 2042eb6f0de0SAdrian Chadd 2043eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 2044eb6f0de0SAdrian Chadd 2045eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_isretried) 2046eb6f0de0SAdrian Chadd return; 2047eb6f0de0SAdrian Chadd 20480b96ef63SAdrian Chadd /* 20490b96ef63SAdrian Chadd * If this occurs we're in a lot of trouble. We should try to 20500b96ef63SAdrian Chadd * recover from this without the session hanging? 20510b96ef63SAdrian Chadd */ 20520b96ef63SAdrian Chadd if (! bf->bf_state.bfs_seqno_assigned) { 20530b96ef63SAdrian Chadd device_printf(sc->sc_dev, 20540b96ef63SAdrian Chadd "%s: bf=%p, seqno_assigned is 0?!\n", __func__, bf); 20550b96ef63SAdrian Chadd return; 20560b96ef63SAdrian Chadd } 20570b96ef63SAdrian Chadd 2058eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 2059eb6f0de0SAdrian Chadd 2060eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_addedbaw) 2061eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 20620b96ef63SAdrian Chadd "%s: re-added? bf=%p, tid=%d, seqno %d; window %d:%d; " 2063d4365d16SAdrian Chadd "baw head=%d tail=%d\n", 20640b96ef63SAdrian Chadd __func__, bf, tid->tid, SEQNO(bf->bf_state.bfs_seqno), 2065d4365d16SAdrian Chadd tap->txa_start, tap->txa_wnd, tid->baw_head, 2066d4365d16SAdrian Chadd tid->baw_tail); 2067eb6f0de0SAdrian Chadd 2068eb6f0de0SAdrian Chadd /* 20690b96ef63SAdrian Chadd * Verify that the given sequence number is not outside of the 20700b96ef63SAdrian Chadd * BAW. Complain loudly if that's the case. 20710b96ef63SAdrian Chadd */ 20720b96ef63SAdrian Chadd if (! BAW_WITHIN(tap->txa_start, tap->txa_wnd, 20730b96ef63SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno))) { 20740b96ef63SAdrian Chadd device_printf(sc->sc_dev, 20750b96ef63SAdrian Chadd "%s: bf=%p: outside of BAW?? tid=%d, seqno %d; window %d:%d; " 20760b96ef63SAdrian Chadd "baw head=%d tail=%d\n", 20770b96ef63SAdrian Chadd __func__, bf, tid->tid, SEQNO(bf->bf_state.bfs_seqno), 20780b96ef63SAdrian Chadd tap->txa_start, tap->txa_wnd, tid->baw_head, 20790b96ef63SAdrian Chadd tid->baw_tail); 20800b96ef63SAdrian Chadd 20810b96ef63SAdrian Chadd } 20820b96ef63SAdrian Chadd 20830b96ef63SAdrian Chadd /* 2084eb6f0de0SAdrian Chadd * ni->ni_txseqs[] is the currently allocated seqno. 2085eb6f0de0SAdrian Chadd * the txa state contains the current baw start. 2086eb6f0de0SAdrian Chadd */ 2087eb6f0de0SAdrian Chadd index = ATH_BA_INDEX(tap->txa_start, SEQNO(bf->bf_state.bfs_seqno)); 2088eb6f0de0SAdrian Chadd cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1); 2089eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAW, 20900b96ef63SAdrian Chadd "%s: bf=%p, tid=%d, seqno %d; window %d:%d; index=%d cindex=%d " 2091d4365d16SAdrian Chadd "baw head=%d tail=%d\n", 20920b96ef63SAdrian Chadd __func__, bf, tid->tid, SEQNO(bf->bf_state.bfs_seqno), 2093d4365d16SAdrian Chadd tap->txa_start, tap->txa_wnd, index, cindex, tid->baw_head, 2094d4365d16SAdrian Chadd tid->baw_tail); 2095eb6f0de0SAdrian Chadd 2096eb6f0de0SAdrian Chadd 2097eb6f0de0SAdrian Chadd #if 0 2098eb6f0de0SAdrian Chadd assert(tid->tx_buf[cindex] == NULL); 2099eb6f0de0SAdrian Chadd #endif 2100eb6f0de0SAdrian Chadd if (tid->tx_buf[cindex] != NULL) { 2101eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 2102eb6f0de0SAdrian Chadd "%s: ba packet dup (index=%d, cindex=%d, " 2103eb6f0de0SAdrian Chadd "head=%d, tail=%d)\n", 2104eb6f0de0SAdrian Chadd __func__, index, cindex, tid->baw_head, tid->baw_tail); 2105eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 2106eb6f0de0SAdrian Chadd "%s: BA bf: %p; seqno=%d ; new bf: %p; seqno=%d\n", 2107eb6f0de0SAdrian Chadd __func__, 2108eb6f0de0SAdrian Chadd tid->tx_buf[cindex], 2109eb6f0de0SAdrian Chadd SEQNO(tid->tx_buf[cindex]->bf_state.bfs_seqno), 2110eb6f0de0SAdrian Chadd bf, 2111eb6f0de0SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno) 2112eb6f0de0SAdrian Chadd ); 2113eb6f0de0SAdrian Chadd } 2114eb6f0de0SAdrian Chadd tid->tx_buf[cindex] = bf; 2115eb6f0de0SAdrian Chadd 2116d4365d16SAdrian Chadd if (index >= ((tid->baw_tail - tid->baw_head) & 2117d4365d16SAdrian Chadd (ATH_TID_MAX_BUFS - 1))) { 2118eb6f0de0SAdrian Chadd tid->baw_tail = cindex; 2119eb6f0de0SAdrian Chadd INCR(tid->baw_tail, ATH_TID_MAX_BUFS); 2120eb6f0de0SAdrian Chadd } 2121eb6f0de0SAdrian Chadd } 2122eb6f0de0SAdrian Chadd 2123eb6f0de0SAdrian Chadd /* 212438962489SAdrian Chadd * Flip the BAW buffer entry over from the existing one to the new one. 212538962489SAdrian Chadd * 212638962489SAdrian Chadd * When software retransmitting a (sub-)frame, it is entirely possible that 212738962489SAdrian Chadd * the frame ath_buf is marked as BUSY and can't be immediately reused. 212838962489SAdrian Chadd * In that instance the buffer is cloned and the new buffer is used for 212938962489SAdrian Chadd * retransmit. We thus need to update the ath_buf slot in the BAW buf 213038962489SAdrian Chadd * tracking array to maintain consistency. 213138962489SAdrian Chadd */ 213238962489SAdrian Chadd static void 213338962489SAdrian Chadd ath_tx_switch_baw_buf(struct ath_softc *sc, struct ath_node *an, 213438962489SAdrian Chadd struct ath_tid *tid, struct ath_buf *old_bf, struct ath_buf *new_bf) 213538962489SAdrian Chadd { 213638962489SAdrian Chadd int index, cindex; 213738962489SAdrian Chadd struct ieee80211_tx_ampdu *tap; 213838962489SAdrian Chadd int seqno = SEQNO(old_bf->bf_state.bfs_seqno); 213938962489SAdrian Chadd 214038962489SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 214138962489SAdrian Chadd 214238962489SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 214338962489SAdrian Chadd index = ATH_BA_INDEX(tap->txa_start, seqno); 214438962489SAdrian Chadd cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1); 214538962489SAdrian Chadd 214638962489SAdrian Chadd /* 214738962489SAdrian Chadd * Just warn for now; if it happens then we should find out 214838962489SAdrian Chadd * about it. It's highly likely the aggregation session will 214938962489SAdrian Chadd * soon hang. 215038962489SAdrian Chadd */ 215138962489SAdrian Chadd if (old_bf->bf_state.bfs_seqno != new_bf->bf_state.bfs_seqno) { 215238962489SAdrian Chadd device_printf(sc->sc_dev, "%s: retransmitted buffer" 215338962489SAdrian Chadd " has mismatching seqno's, BA session may hang.\n", 215438962489SAdrian Chadd __func__); 215538962489SAdrian Chadd device_printf(sc->sc_dev, "%s: old seqno=%d, new_seqno=%d\n", 215638962489SAdrian Chadd __func__, 215738962489SAdrian Chadd old_bf->bf_state.bfs_seqno, 215838962489SAdrian Chadd new_bf->bf_state.bfs_seqno); 215938962489SAdrian Chadd } 216038962489SAdrian Chadd 216138962489SAdrian Chadd if (tid->tx_buf[cindex] != old_bf) { 216238962489SAdrian Chadd device_printf(sc->sc_dev, "%s: ath_buf pointer incorrect; " 216338962489SAdrian Chadd " has m BA session may hang.\n", 216438962489SAdrian Chadd __func__); 216538962489SAdrian Chadd device_printf(sc->sc_dev, "%s: old bf=%p, new bf=%p\n", 216638962489SAdrian Chadd __func__, 216738962489SAdrian Chadd old_bf, new_bf); 216838962489SAdrian Chadd } 216938962489SAdrian Chadd 217038962489SAdrian Chadd tid->tx_buf[cindex] = new_bf; 217138962489SAdrian Chadd } 217238962489SAdrian Chadd 217338962489SAdrian Chadd /* 2174eb6f0de0SAdrian Chadd * seq_start - left edge of BAW 2175eb6f0de0SAdrian Chadd * seq_next - current/next sequence number to allocate 2176eb6f0de0SAdrian Chadd * 2177eb6f0de0SAdrian Chadd * Since the BAW status may be modified by both the ath task and 2178eb6f0de0SAdrian Chadd * the net80211/ifnet contexts, the TID must be locked. 2179eb6f0de0SAdrian Chadd */ 2180eb6f0de0SAdrian Chadd static void 2181eb6f0de0SAdrian Chadd ath_tx_update_baw(struct ath_softc *sc, struct ath_node *an, 2182eb6f0de0SAdrian Chadd struct ath_tid *tid, const struct ath_buf *bf) 2183eb6f0de0SAdrian Chadd { 2184eb6f0de0SAdrian Chadd int index, cindex; 2185eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 2186eb6f0de0SAdrian Chadd int seqno = SEQNO(bf->bf_state.bfs_seqno); 2187eb6f0de0SAdrian Chadd 2188eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 2189eb6f0de0SAdrian Chadd 2190eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 2191eb6f0de0SAdrian Chadd index = ATH_BA_INDEX(tap->txa_start, seqno); 2192eb6f0de0SAdrian Chadd cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1); 2193eb6f0de0SAdrian Chadd 2194eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAW, 21950b96ef63SAdrian Chadd "%s: bf=%p: tid=%d, baw=%d:%d, seqno=%d, index=%d, cindex=%d, " 2196d4365d16SAdrian Chadd "baw head=%d, tail=%d\n", 21970b96ef63SAdrian Chadd __func__, bf, tid->tid, tap->txa_start, tap->txa_wnd, seqno, index, 2198eb6f0de0SAdrian Chadd cindex, tid->baw_head, tid->baw_tail); 2199eb6f0de0SAdrian Chadd 2200eb6f0de0SAdrian Chadd /* 2201eb6f0de0SAdrian Chadd * If this occurs then we have a big problem - something else 2202eb6f0de0SAdrian Chadd * has slid tap->txa_start along without updating the BAW 2203eb6f0de0SAdrian Chadd * tracking start/end pointers. Thus the TX BAW state is now 2204eb6f0de0SAdrian Chadd * completely busted. 2205eb6f0de0SAdrian Chadd * 2206eb6f0de0SAdrian Chadd * But for now, since I haven't yet fixed TDMA and buffer cloning, 2207eb6f0de0SAdrian Chadd * it's quite possible that a cloned buffer is making its way 2208eb6f0de0SAdrian Chadd * here and causing it to fire off. Disable TDMA for now. 2209eb6f0de0SAdrian Chadd */ 2210eb6f0de0SAdrian Chadd if (tid->tx_buf[cindex] != bf) { 2211eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 2212eb6f0de0SAdrian Chadd "%s: comp bf=%p, seq=%d; slot bf=%p, seqno=%d\n", 2213eb6f0de0SAdrian Chadd __func__, 2214eb6f0de0SAdrian Chadd bf, SEQNO(bf->bf_state.bfs_seqno), 2215eb6f0de0SAdrian Chadd tid->tx_buf[cindex], 2216eb6f0de0SAdrian Chadd SEQNO(tid->tx_buf[cindex]->bf_state.bfs_seqno)); 2217eb6f0de0SAdrian Chadd } 2218eb6f0de0SAdrian Chadd 2219eb6f0de0SAdrian Chadd tid->tx_buf[cindex] = NULL; 2220eb6f0de0SAdrian Chadd 2221d4365d16SAdrian Chadd while (tid->baw_head != tid->baw_tail && 2222d4365d16SAdrian Chadd !tid->tx_buf[tid->baw_head]) { 2223eb6f0de0SAdrian Chadd INCR(tap->txa_start, IEEE80211_SEQ_RANGE); 2224eb6f0de0SAdrian Chadd INCR(tid->baw_head, ATH_TID_MAX_BUFS); 2225eb6f0de0SAdrian Chadd } 2226d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAW, 2227d4365d16SAdrian Chadd "%s: baw is now %d:%d, baw head=%d\n", 2228eb6f0de0SAdrian Chadd __func__, tap->txa_start, tap->txa_wnd, tid->baw_head); 2229eb6f0de0SAdrian Chadd } 2230eb6f0de0SAdrian Chadd 2231eb6f0de0SAdrian Chadd /* 2232eb6f0de0SAdrian Chadd * Mark the current node/TID as ready to TX. 2233eb6f0de0SAdrian Chadd * 2234eb6f0de0SAdrian Chadd * This is done to make it easy for the software scheduler to 2235eb6f0de0SAdrian Chadd * find which nodes have data to send. 2236eb6f0de0SAdrian Chadd * 2237eb6f0de0SAdrian Chadd * The TXQ lock must be held. 2238eb6f0de0SAdrian Chadd */ 2239eb6f0de0SAdrian Chadd static void 2240eb6f0de0SAdrian Chadd ath_tx_tid_sched(struct ath_softc *sc, struct ath_tid *tid) 2241eb6f0de0SAdrian Chadd { 2242eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 2243eb6f0de0SAdrian Chadd 2244eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 2245eb6f0de0SAdrian Chadd 2246eb6f0de0SAdrian Chadd if (tid->paused) 2247eb6f0de0SAdrian Chadd return; /* paused, can't schedule yet */ 2248eb6f0de0SAdrian Chadd 2249eb6f0de0SAdrian Chadd if (tid->sched) 2250eb6f0de0SAdrian Chadd return; /* already scheduled */ 2251eb6f0de0SAdrian Chadd 2252eb6f0de0SAdrian Chadd tid->sched = 1; 2253eb6f0de0SAdrian Chadd 2254eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&txq->axq_tidq, tid, axq_qelem); 2255eb6f0de0SAdrian Chadd } 2256eb6f0de0SAdrian Chadd 2257eb6f0de0SAdrian Chadd /* 2258eb6f0de0SAdrian Chadd * Mark the current node as no longer needing to be polled for 2259eb6f0de0SAdrian Chadd * TX packets. 2260eb6f0de0SAdrian Chadd * 2261eb6f0de0SAdrian Chadd * The TXQ lock must be held. 2262eb6f0de0SAdrian Chadd */ 2263eb6f0de0SAdrian Chadd static void 2264eb6f0de0SAdrian Chadd ath_tx_tid_unsched(struct ath_softc *sc, struct ath_tid *tid) 2265eb6f0de0SAdrian Chadd { 2266eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 2267eb6f0de0SAdrian Chadd 2268eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 2269eb6f0de0SAdrian Chadd 2270eb6f0de0SAdrian Chadd if (tid->sched == 0) 2271eb6f0de0SAdrian Chadd return; 2272eb6f0de0SAdrian Chadd 2273eb6f0de0SAdrian Chadd tid->sched = 0; 2274eb6f0de0SAdrian Chadd TAILQ_REMOVE(&txq->axq_tidq, tid, axq_qelem); 2275eb6f0de0SAdrian Chadd } 2276eb6f0de0SAdrian Chadd 2277eb6f0de0SAdrian Chadd /* 22780b96ef63SAdrian Chadd * Return whether a sequence number is actually required. 22790b96ef63SAdrian Chadd * 22800b96ef63SAdrian Chadd * A sequence number must only be allocated at the time that a frame 22810b96ef63SAdrian Chadd * is considered for addition to the BAW/aggregate and being TXed. 22820b96ef63SAdrian Chadd * The sequence number must not be allocated before the frame 22830b96ef63SAdrian Chadd * is added to the BAW (protected by the same lock instance) 22840b96ef63SAdrian Chadd * otherwise a the multi-entrant TX path may result in a later seqno 22850b96ef63SAdrian Chadd * being added to the BAW first. The subsequent addition of the 22860b96ef63SAdrian Chadd * earlier seqno would then not go into the BAW as it's now outside 22870b96ef63SAdrian Chadd * of said BAW. 22880b96ef63SAdrian Chadd * 22890b96ef63SAdrian Chadd * This routine is used by ath_tx_start() to mark whether the frame 22900b96ef63SAdrian Chadd * should get a sequence number before adding it to the BAW. 22910b96ef63SAdrian Chadd * 22920b96ef63SAdrian Chadd * Then the actual aggregate TX routines will check whether this 22930b96ef63SAdrian Chadd * flag is set and if the frame needs to go into the BAW, it'll 22940b96ef63SAdrian Chadd * have a sequence number allocated for it. 22950b96ef63SAdrian Chadd */ 22960b96ef63SAdrian Chadd static int 22970b96ef63SAdrian Chadd ath_tx_seqno_required(struct ath_softc *sc, struct ieee80211_node *ni, 22980b96ef63SAdrian Chadd struct ath_buf *bf, struct mbuf *m0) 22990b96ef63SAdrian Chadd { 23000b96ef63SAdrian Chadd const struct ieee80211_frame *wh; 23010b96ef63SAdrian Chadd uint8_t subtype; 23020b96ef63SAdrian Chadd 23030b96ef63SAdrian Chadd wh = mtod(m0, const struct ieee80211_frame *); 23040b96ef63SAdrian Chadd subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK; 23050b96ef63SAdrian Chadd 23060b96ef63SAdrian Chadd /* XXX assert txq lock */ 23070b96ef63SAdrian Chadd /* XXX assert ampdu is set */ 23080b96ef63SAdrian Chadd 23090b96ef63SAdrian Chadd return ((IEEE80211_QOS_HAS_SEQ(wh) && 23100b96ef63SAdrian Chadd subtype != IEEE80211_FC0_SUBTYPE_QOS_NULL)); 23110b96ef63SAdrian Chadd } 23120b96ef63SAdrian Chadd 23130b96ef63SAdrian Chadd /* 2314eb6f0de0SAdrian Chadd * Assign a sequence number manually to the given frame. 2315eb6f0de0SAdrian Chadd * 2316eb6f0de0SAdrian Chadd * This should only be called for A-MPDU TX frames. 23170b96ef63SAdrian Chadd * 23180b96ef63SAdrian Chadd * If this is called after the initial frame setup, make sure you've flushed 23190b96ef63SAdrian Chadd * the DMA map or you'll risk sending stale data to the NIC. This routine 23200b96ef63SAdrian Chadd * updates the actual frame contents with the relevant seqno. 2321eb6f0de0SAdrian Chadd */ 23220b96ef63SAdrian Chadd int 2323eb6f0de0SAdrian Chadd ath_tx_tid_seqno_assign(struct ath_softc *sc, struct ieee80211_node *ni, 2324eb6f0de0SAdrian Chadd struct ath_buf *bf, struct mbuf *m0) 2325eb6f0de0SAdrian Chadd { 2326eb6f0de0SAdrian Chadd struct ieee80211_frame *wh; 2327eb6f0de0SAdrian Chadd int tid, pri; 2328eb6f0de0SAdrian Chadd ieee80211_seq seqno; 2329eb6f0de0SAdrian Chadd uint8_t subtype; 2330eb6f0de0SAdrian Chadd 2331eb6f0de0SAdrian Chadd /* TID lookup */ 2332eb6f0de0SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 2333eb6f0de0SAdrian Chadd pri = M_WME_GETAC(m0); /* honor classification */ 2334eb6f0de0SAdrian Chadd tid = WME_AC_TO_TID(pri); 23350b96ef63SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 23360b96ef63SAdrian Chadd "%s: bf=%p, pri=%d, tid=%d, qos has seq=%d\n", 23370b96ef63SAdrian Chadd __func__, bf, pri, tid, IEEE80211_QOS_HAS_SEQ(wh)); 23380b96ef63SAdrian Chadd 23390b96ef63SAdrian Chadd if (! bf->bf_state.bfs_need_seqno) { 23400b96ef63SAdrian Chadd device_printf(sc->sc_dev, "%s: bf=%p: need_seqno not set?!\n", 23410b96ef63SAdrian Chadd __func__, bf); 23420b96ef63SAdrian Chadd return -1; 23430b96ef63SAdrian Chadd } 23440b96ef63SAdrian Chadd /* XXX check for bfs_need_seqno? */ 23450b96ef63SAdrian Chadd if (bf->bf_state.bfs_seqno_assigned) { 23460b96ef63SAdrian Chadd device_printf(sc->sc_dev, 23470b96ef63SAdrian Chadd "%s: bf=%p: seqno already assigned (%d)?!\n", 23480b96ef63SAdrian Chadd __func__, bf, SEQNO(bf->bf_state.bfs_seqno)); 23490b96ef63SAdrian Chadd return bf->bf_state.bfs_seqno >> IEEE80211_SEQ_SEQ_SHIFT; 23500b96ef63SAdrian Chadd } 2351eb6f0de0SAdrian Chadd 2352eb6f0de0SAdrian Chadd /* XXX Is it a control frame? Ignore */ 2353eb6f0de0SAdrian Chadd 2354eb6f0de0SAdrian Chadd /* Does the packet require a sequence number? */ 2355eb6f0de0SAdrian Chadd if (! IEEE80211_QOS_HAS_SEQ(wh)) 2356eb6f0de0SAdrian Chadd return -1; 2357eb6f0de0SAdrian Chadd 2358eb6f0de0SAdrian Chadd /* 2359eb6f0de0SAdrian Chadd * Is it a QOS NULL Data frame? Give it a sequence number from 2360eb6f0de0SAdrian Chadd * the default TID (IEEE80211_NONQOS_TID.) 2361eb6f0de0SAdrian Chadd * 2362eb6f0de0SAdrian Chadd * The RX path of everything I've looked at doesn't include the NULL 2363eb6f0de0SAdrian Chadd * data frame sequence number in the aggregation state updates, so 2364eb6f0de0SAdrian Chadd * assigning it a sequence number there will cause a BAW hole on the 2365eb6f0de0SAdrian Chadd * RX side. 2366eb6f0de0SAdrian Chadd */ 2367eb6f0de0SAdrian Chadd subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK; 2368eb6f0de0SAdrian Chadd if (subtype == IEEE80211_FC0_SUBTYPE_QOS_NULL) { 2369eb6f0de0SAdrian Chadd seqno = ni->ni_txseqs[IEEE80211_NONQOS_TID]; 2370eb6f0de0SAdrian Chadd INCR(ni->ni_txseqs[IEEE80211_NONQOS_TID], IEEE80211_SEQ_RANGE); 2371eb6f0de0SAdrian Chadd } else { 2372eb6f0de0SAdrian Chadd /* Manually assign sequence number */ 2373eb6f0de0SAdrian Chadd seqno = ni->ni_txseqs[tid]; 2374eb6f0de0SAdrian Chadd INCR(ni->ni_txseqs[tid], IEEE80211_SEQ_RANGE); 2375eb6f0de0SAdrian Chadd } 2376eb6f0de0SAdrian Chadd *(uint16_t *)&wh->i_seq[0] = htole16(seqno << IEEE80211_SEQ_SEQ_SHIFT); 2377eb6f0de0SAdrian Chadd M_SEQNO_SET(m0, seqno); 23780b96ef63SAdrian Chadd bf->bf_state.bfs_seqno = seqno << IEEE80211_SEQ_SEQ_SHIFT; 23790b96ef63SAdrian Chadd bf->bf_state.bfs_seqno_assigned = 1; 2380eb6f0de0SAdrian Chadd 2381eb6f0de0SAdrian Chadd /* Return so caller can do something with it if needed */ 23820b96ef63SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: bf=%p: -> seqno=%d\n", 23830b96ef63SAdrian Chadd __func__, 23840b96ef63SAdrian Chadd bf, 23850b96ef63SAdrian Chadd seqno); 2386eb6f0de0SAdrian Chadd return seqno; 2387eb6f0de0SAdrian Chadd } 2388eb6f0de0SAdrian Chadd 2389eb6f0de0SAdrian Chadd /* 2390eb6f0de0SAdrian Chadd * Attempt to direct dispatch an aggregate frame to hardware. 2391eb6f0de0SAdrian Chadd * If the frame is out of BAW, queue. 2392eb6f0de0SAdrian Chadd * Otherwise, schedule it as a single frame. 2393eb6f0de0SAdrian Chadd */ 2394eb6f0de0SAdrian Chadd static void 2395eb6f0de0SAdrian Chadd ath_tx_xmit_aggr(struct ath_softc *sc, struct ath_node *an, struct ath_buf *bf) 2396eb6f0de0SAdrian Chadd { 23970b96ef63SAdrian Chadd struct ieee80211_node *ni = &an->an_node; 2398eb6f0de0SAdrian Chadd struct ath_tid *tid = &an->an_tid[bf->bf_state.bfs_tid]; 2399eb6f0de0SAdrian Chadd struct ath_txq *txq = bf->bf_state.bfs_txq; 2400eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 2401eb6f0de0SAdrian Chadd 2402eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 2403eb6f0de0SAdrian Chadd 2404eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 2405eb6f0de0SAdrian Chadd 2406eb6f0de0SAdrian Chadd /* paused? queue */ 2407eb6f0de0SAdrian Chadd if (tid->paused) { 2408eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_TAIL(tid, bf, bf_list); 24090f04c5a2SAdrian Chadd /* XXX don't sched - we're paused! */ 2410eb6f0de0SAdrian Chadd return; 2411eb6f0de0SAdrian Chadd } 2412eb6f0de0SAdrian Chadd 24130b96ef63SAdrian Chadd /* 24140b96ef63SAdrian Chadd * TODO: If it's _before_ the BAW left edge, complain very loudly. 24150b96ef63SAdrian Chadd * This means something (else) has slid the left edge along 24160b96ef63SAdrian Chadd * before we got a chance to be TXed. 24170b96ef63SAdrian Chadd */ 24180b96ef63SAdrian Chadd 24190b96ef63SAdrian Chadd /* 24200b96ef63SAdrian Chadd * Is there space in this BAW for another frame? 24210b96ef63SAdrian Chadd * If not, don't bother trying to schedule it; just 24220b96ef63SAdrian Chadd * throw it back on the queue. 24230b96ef63SAdrian Chadd * 24240b96ef63SAdrian Chadd * If we allocate the sequence number before we add 24250b96ef63SAdrian Chadd * it to the BAW, we risk racing with another TX 24260b96ef63SAdrian Chadd * thread that gets in a frame into the BAW with 24270b96ef63SAdrian Chadd * seqno greater than ours. We'd then fail the 24280b96ef63SAdrian Chadd * below check and throw the frame on the tail of 24290b96ef63SAdrian Chadd * the queue. The sender would then have a hole. 24300b96ef63SAdrian Chadd * 24310b96ef63SAdrian Chadd * XXX again, we're protecting ni->ni_txseqs[tid] 24320b96ef63SAdrian Chadd * behind this hardware TXQ lock, like the rest of 24330b96ef63SAdrian Chadd * the TIDs that map to it. Ugh. 24340b96ef63SAdrian Chadd */ 24350b96ef63SAdrian Chadd if (bf->bf_state.bfs_dobaw) { 2436091e146cSAdrian Chadd ieee80211_seq seqno; 2437091e146cSAdrian Chadd 2438091e146cSAdrian Chadd /* 2439091e146cSAdrian Chadd * If the sequence number is allocated, use it. 2440091e146cSAdrian Chadd * Otherwise, use the sequence number we WOULD 2441091e146cSAdrian Chadd * allocate. 2442091e146cSAdrian Chadd */ 2443091e146cSAdrian Chadd if (bf->bf_state.bfs_seqno_assigned) 2444091e146cSAdrian Chadd seqno = SEQNO(bf->bf_state.bfs_seqno); 2445091e146cSAdrian Chadd else 2446091e146cSAdrian Chadd seqno = ni->ni_txseqs[bf->bf_state.bfs_tid]; 2447091e146cSAdrian Chadd 2448091e146cSAdrian Chadd /* 2449091e146cSAdrian Chadd * Check whether either the currently allocated 2450091e146cSAdrian Chadd * sequence number _OR_ the to-be allocated 2451091e146cSAdrian Chadd * sequence number is inside the BAW. 2452091e146cSAdrian Chadd */ 2453091e146cSAdrian Chadd if (! BAW_WITHIN(tap->txa_start, tap->txa_wnd, seqno)) { 24540b96ef63SAdrian Chadd ATH_TXQ_INSERT_TAIL(tid, bf, bf_list); 24550b96ef63SAdrian Chadd ath_tx_tid_sched(sc, tid); 24560b96ef63SAdrian Chadd return; 24570b96ef63SAdrian Chadd } 24580b96ef63SAdrian Chadd if (! bf->bf_state.bfs_seqno_assigned) { 2459091e146cSAdrian Chadd int seqno; 2460091e146cSAdrian Chadd 24610b96ef63SAdrian Chadd seqno = ath_tx_tid_seqno_assign(sc, ni, bf, bf->bf_m); 24620b96ef63SAdrian Chadd if (seqno < 0) { 24630b96ef63SAdrian Chadd device_printf(sc->sc_dev, 24640b96ef63SAdrian Chadd "%s: bf=%p, huh, seqno=-1?\n", 24650b96ef63SAdrian Chadd __func__, 24660b96ef63SAdrian Chadd bf); 24670b96ef63SAdrian Chadd /* XXX what can we even do here? */ 24680b96ef63SAdrian Chadd } 24690b96ef63SAdrian Chadd /* Flush seqno update to RAM */ 24700b96ef63SAdrian Chadd /* 24710b96ef63SAdrian Chadd * XXX This is required because the dmasetup 24720b96ef63SAdrian Chadd * XXX is done early rather than at dispatch 24730b96ef63SAdrian Chadd * XXX time. Ew, we should fix this! 24740b96ef63SAdrian Chadd */ 24750b96ef63SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, 24760b96ef63SAdrian Chadd BUS_DMASYNC_PREWRITE); 24770b96ef63SAdrian Chadd } 24780b96ef63SAdrian Chadd } 24790b96ef63SAdrian Chadd 2480eb6f0de0SAdrian Chadd /* outside baw? queue */ 2481eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw && 2482eb6f0de0SAdrian Chadd (! BAW_WITHIN(tap->txa_start, tap->txa_wnd, 2483eb6f0de0SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)))) { 24840b96ef63SAdrian Chadd device_printf(sc->sc_dev, 24850b96ef63SAdrian Chadd "%s: bf=%p, shouldn't be outside BAW now?!\n", 24860b96ef63SAdrian Chadd __func__, 24870b96ef63SAdrian Chadd bf); 2488eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_TAIL(tid, bf, bf_list); 2489eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, tid); 2490eb6f0de0SAdrian Chadd return; 2491eb6f0de0SAdrian Chadd } 2492eb6f0de0SAdrian Chadd 2493eb6f0de0SAdrian Chadd /* Direct dispatch to hardware */ 2494eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 2495*e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 2496*e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 2497eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 2498*e2e4a2c2SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 2499eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 2500eb6f0de0SAdrian Chadd ath_tx_set_ratectrl(sc, bf->bf_node, bf); 2501eb6f0de0SAdrian Chadd ath_tx_chaindesclist(sc, bf); 2502eb6f0de0SAdrian Chadd 2503eb6f0de0SAdrian Chadd /* Statistics */ 2504eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_low_hwq_single_pkt++; 2505eb6f0de0SAdrian Chadd 2506eb6f0de0SAdrian Chadd /* Track per-TID hardware queue depth correctly */ 2507eb6f0de0SAdrian Chadd tid->hwq_depth++; 2508eb6f0de0SAdrian Chadd 2509eb6f0de0SAdrian Chadd /* Add to BAW */ 2510eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw) { 2511eb6f0de0SAdrian Chadd ath_tx_addto_baw(sc, an, tid, bf); 2512eb6f0de0SAdrian Chadd bf->bf_state.bfs_addedbaw = 1; 2513eb6f0de0SAdrian Chadd } 2514eb6f0de0SAdrian Chadd 2515eb6f0de0SAdrian Chadd /* Set completion handler, multi-frame aggregate or not */ 2516eb6f0de0SAdrian Chadd bf->bf_comp = ath_tx_aggr_comp; 2517eb6f0de0SAdrian Chadd 2518eb6f0de0SAdrian Chadd /* Hand off to hardware */ 2519eb6f0de0SAdrian Chadd ath_tx_handoff(sc, txq, bf); 2520eb6f0de0SAdrian Chadd } 2521eb6f0de0SAdrian Chadd 2522eb6f0de0SAdrian Chadd /* 2523eb6f0de0SAdrian Chadd * Attempt to send the packet. 2524eb6f0de0SAdrian Chadd * If the queue isn't busy, direct-dispatch. 2525eb6f0de0SAdrian Chadd * If the queue is busy enough, queue the given packet on the 2526eb6f0de0SAdrian Chadd * relevant software queue. 2527eb6f0de0SAdrian Chadd */ 2528eb6f0de0SAdrian Chadd void 2529eb6f0de0SAdrian Chadd ath_tx_swq(struct ath_softc *sc, struct ieee80211_node *ni, struct ath_txq *txq, 2530eb6f0de0SAdrian Chadd struct ath_buf *bf) 2531eb6f0de0SAdrian Chadd { 2532eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 2533eb6f0de0SAdrian Chadd struct ieee80211_frame *wh; 2534eb6f0de0SAdrian Chadd struct ath_tid *atid; 2535eb6f0de0SAdrian Chadd int pri, tid; 2536eb6f0de0SAdrian Chadd struct mbuf *m0 = bf->bf_m; 2537eb6f0de0SAdrian Chadd 2538eb6f0de0SAdrian Chadd /* Fetch the TID - non-QoS frames get assigned to TID 16 */ 2539eb6f0de0SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 2540eb6f0de0SAdrian Chadd pri = ath_tx_getac(sc, m0); 2541eb6f0de0SAdrian Chadd tid = ath_tx_gettid(sc, m0); 2542eb6f0de0SAdrian Chadd atid = &an->an_tid[tid]; 2543eb6f0de0SAdrian Chadd 25440b96ef63SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: bf=%p, pri=%d, tid=%d, qos=%d, seqno=%d\n", 25450b96ef63SAdrian Chadd __func__, bf, pri, tid, IEEE80211_QOS_HAS_SEQ(wh), SEQNO(bf->bf_state.bfs_seqno)); 2546eb6f0de0SAdrian Chadd 2547eb6f0de0SAdrian Chadd /* Set local packet state, used to queue packets to hardware */ 2548eb6f0de0SAdrian Chadd bf->bf_state.bfs_tid = tid; 2549eb6f0de0SAdrian Chadd bf->bf_state.bfs_txq = txq; 2550eb6f0de0SAdrian Chadd bf->bf_state.bfs_pri = pri; 2551eb6f0de0SAdrian Chadd 2552eb6f0de0SAdrian Chadd /* 2553eb6f0de0SAdrian Chadd * If the hardware queue isn't busy, queue it directly. 2554eb6f0de0SAdrian Chadd * If the hardware queue is busy, queue it. 2555eb6f0de0SAdrian Chadd * If the TID is paused or the traffic it outside BAW, software 2556eb6f0de0SAdrian Chadd * queue it. 2557eb6f0de0SAdrian Chadd */ 2558eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(txq); 2559eb6f0de0SAdrian Chadd if (atid->paused) { 2560eb6f0de0SAdrian Chadd /* TID is paused, queue */ 25610b96ef63SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: bf=%p: paused\n", __func__, bf); 2562eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_TAIL(atid, bf, bf_list); 2563eb6f0de0SAdrian Chadd } else if (ath_tx_ampdu_pending(sc, an, tid)) { 2564eb6f0de0SAdrian Chadd /* AMPDU pending; queue */ 25650b96ef63SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: bf=%p: pending\n", __func__, bf); 2566eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_TAIL(atid, bf, bf_list); 2567eb6f0de0SAdrian Chadd /* XXX sched? */ 2568eb6f0de0SAdrian Chadd } else if (ath_tx_ampdu_running(sc, an, tid)) { 2569eb6f0de0SAdrian Chadd /* AMPDU running, attempt direct dispatch if possible */ 2570d4365d16SAdrian Chadd if (txq->axq_depth < sc->sc_hwq_limit) { 2571d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 25720b96ef63SAdrian Chadd "%s: bf=%p: xmit_aggr\n", 25730b96ef63SAdrian Chadd __func__, bf); 25740b96ef63SAdrian Chadd ath_tx_xmit_aggr(sc, an, bf); 2575d4365d16SAdrian Chadd } else { 2576d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 25770b96ef63SAdrian Chadd "%s: bf=%p: ampdu; swq'ing\n", 25780b96ef63SAdrian Chadd __func__, bf); 2579eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_TAIL(atid, bf, bf_list); 2580eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, atid); 2581eb6f0de0SAdrian Chadd } 2582eb6f0de0SAdrian Chadd } else if (txq->axq_depth < sc->sc_hwq_limit) { 2583eb6f0de0SAdrian Chadd /* AMPDU not running, attempt direct dispatch */ 25840b96ef63SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: bf=%p: xmit_normal\n", __func__, bf); 2585eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, txq, bf); 2586eb6f0de0SAdrian Chadd } else { 2587eb6f0de0SAdrian Chadd /* Busy; queue */ 25880b96ef63SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: bf=%p: swq'ing\n", __func__, bf); 2589eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_TAIL(atid, bf, bf_list); 2590eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, atid); 2591eb6f0de0SAdrian Chadd } 2592eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(txq); 2593eb6f0de0SAdrian Chadd } 2594eb6f0de0SAdrian Chadd 2595eb6f0de0SAdrian Chadd /* 2596eb6f0de0SAdrian Chadd * Do the basic frame setup stuff that's required before the frame 2597eb6f0de0SAdrian Chadd * is added to a software queue. 2598eb6f0de0SAdrian Chadd * 2599eb6f0de0SAdrian Chadd * All frames get mostly the same treatment and it's done once. 2600eb6f0de0SAdrian Chadd * Retransmits fiddle with things like the rate control setup, 2601eb6f0de0SAdrian Chadd * setting the retransmit bit in the packet; doing relevant DMA/bus 2602eb6f0de0SAdrian Chadd * syncing and relinking it (back) into the hardware TX queue. 2603eb6f0de0SAdrian Chadd * 2604eb6f0de0SAdrian Chadd * Note that this may cause the mbuf to be reallocated, so 2605eb6f0de0SAdrian Chadd * m0 may not be valid. 2606eb6f0de0SAdrian Chadd */ 2607eb6f0de0SAdrian Chadd 2608eb6f0de0SAdrian Chadd 2609eb6f0de0SAdrian Chadd /* 2610eb6f0de0SAdrian Chadd * Configure the per-TID node state. 2611eb6f0de0SAdrian Chadd * 2612eb6f0de0SAdrian Chadd * This likely belongs in if_ath_node.c but I can't think of anywhere 2613eb6f0de0SAdrian Chadd * else to put it just yet. 2614eb6f0de0SAdrian Chadd * 2615eb6f0de0SAdrian Chadd * This sets up the SLISTs and the mutex as appropriate. 2616eb6f0de0SAdrian Chadd */ 2617eb6f0de0SAdrian Chadd void 2618eb6f0de0SAdrian Chadd ath_tx_tid_init(struct ath_softc *sc, struct ath_node *an) 2619eb6f0de0SAdrian Chadd { 2620eb6f0de0SAdrian Chadd int i, j; 2621eb6f0de0SAdrian Chadd struct ath_tid *atid; 2622eb6f0de0SAdrian Chadd 2623eb6f0de0SAdrian Chadd for (i = 0; i < IEEE80211_TID_SIZE; i++) { 2624eb6f0de0SAdrian Chadd atid = &an->an_tid[i]; 2625eb6f0de0SAdrian Chadd TAILQ_INIT(&atid->axq_q); 2626eb6f0de0SAdrian Chadd atid->tid = i; 2627eb6f0de0SAdrian Chadd atid->an = an; 2628eb6f0de0SAdrian Chadd for (j = 0; j < ATH_TID_MAX_BUFS; j++) 2629eb6f0de0SAdrian Chadd atid->tx_buf[j] = NULL; 2630eb6f0de0SAdrian Chadd atid->baw_head = atid->baw_tail = 0; 2631eb6f0de0SAdrian Chadd atid->paused = 0; 2632eb6f0de0SAdrian Chadd atid->sched = 0; 2633eb6f0de0SAdrian Chadd atid->hwq_depth = 0; 2634eb6f0de0SAdrian Chadd atid->cleanup_inprogress = 0; 2635eb6f0de0SAdrian Chadd if (i == IEEE80211_NONQOS_TID) 2636eb6f0de0SAdrian Chadd atid->ac = WME_AC_BE; 2637eb6f0de0SAdrian Chadd else 2638eb6f0de0SAdrian Chadd atid->ac = TID_TO_WME_AC(i); 2639eb6f0de0SAdrian Chadd } 2640eb6f0de0SAdrian Chadd } 2641eb6f0de0SAdrian Chadd 2642eb6f0de0SAdrian Chadd /* 2643eb6f0de0SAdrian Chadd * Pause the current TID. This stops packets from being transmitted 2644eb6f0de0SAdrian Chadd * on it. 2645eb6f0de0SAdrian Chadd * 2646eb6f0de0SAdrian Chadd * Since this is also called from upper layers as well as the driver, 2647eb6f0de0SAdrian Chadd * it will get the TID lock. 2648eb6f0de0SAdrian Chadd */ 2649eb6f0de0SAdrian Chadd static void 2650eb6f0de0SAdrian Chadd ath_tx_tid_pause(struct ath_softc *sc, struct ath_tid *tid) 2651eb6f0de0SAdrian Chadd { 265288b3d483SAdrian Chadd 265388b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 2654eb6f0de0SAdrian Chadd tid->paused++; 2655eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: paused = %d\n", 2656eb6f0de0SAdrian Chadd __func__, tid->paused); 2657eb6f0de0SAdrian Chadd } 2658eb6f0de0SAdrian Chadd 2659eb6f0de0SAdrian Chadd /* 2660eb6f0de0SAdrian Chadd * Unpause the current TID, and schedule it if needed. 2661eb6f0de0SAdrian Chadd */ 2662eb6f0de0SAdrian Chadd static void 2663eb6f0de0SAdrian Chadd ath_tx_tid_resume(struct ath_softc *sc, struct ath_tid *tid) 2664eb6f0de0SAdrian Chadd { 2665eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 2666eb6f0de0SAdrian Chadd 2667eb6f0de0SAdrian Chadd tid->paused--; 2668eb6f0de0SAdrian Chadd 2669eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: unpaused = %d\n", 2670eb6f0de0SAdrian Chadd __func__, tid->paused); 2671eb6f0de0SAdrian Chadd 2672eb6f0de0SAdrian Chadd if (tid->paused || tid->axq_depth == 0) { 2673eb6f0de0SAdrian Chadd return; 2674eb6f0de0SAdrian Chadd } 2675eb6f0de0SAdrian Chadd 2676eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, tid); 2677eb6f0de0SAdrian Chadd /* Punt some frames to the hardware if needed */ 267803e9308fSAdrian Chadd //ath_txq_sched(sc, sc->sc_ac2q[tid->ac]); 267903e9308fSAdrian Chadd taskqueue_enqueue(sc->sc_tq, &sc->sc_txqtask); 2680eb6f0de0SAdrian Chadd } 2681eb6f0de0SAdrian Chadd 2682eb6f0de0SAdrian Chadd /* 268388b3d483SAdrian Chadd * Suspend the queue because we need to TX a BAR. 268488b3d483SAdrian Chadd */ 268588b3d483SAdrian Chadd static void 268688b3d483SAdrian Chadd ath_tx_tid_bar_suspend(struct ath_softc *sc, struct ath_tid *tid) 268788b3d483SAdrian Chadd { 268888b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 268988b3d483SAdrian Chadd 269088b3d483SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAW, 269188b3d483SAdrian Chadd "%s: tid=%p, called\n", 269288b3d483SAdrian Chadd __func__, 269388b3d483SAdrian Chadd tid); 269488b3d483SAdrian Chadd 269588b3d483SAdrian Chadd /* We shouldn't be called when bar_tx is 1 */ 269688b3d483SAdrian Chadd if (tid->bar_tx) { 269788b3d483SAdrian Chadd device_printf(sc->sc_dev, "%s: bar_tx is 1?!\n", 269888b3d483SAdrian Chadd __func__); 269988b3d483SAdrian Chadd } 270088b3d483SAdrian Chadd 270188b3d483SAdrian Chadd /* If we've already been called, just be patient. */ 270288b3d483SAdrian Chadd if (tid->bar_wait) 270388b3d483SAdrian Chadd return; 270488b3d483SAdrian Chadd 270588b3d483SAdrian Chadd /* Wait! */ 270688b3d483SAdrian Chadd tid->bar_wait = 1; 270788b3d483SAdrian Chadd 270888b3d483SAdrian Chadd /* Only one pause, no matter how many frames fail */ 270988b3d483SAdrian Chadd ath_tx_tid_pause(sc, tid); 271088b3d483SAdrian Chadd } 271188b3d483SAdrian Chadd 271288b3d483SAdrian Chadd /* 271388b3d483SAdrian Chadd * We've finished with BAR handling - either we succeeded or 271488b3d483SAdrian Chadd * failed. Either way, unsuspend TX. 271588b3d483SAdrian Chadd */ 271688b3d483SAdrian Chadd static void 271788b3d483SAdrian Chadd ath_tx_tid_bar_unsuspend(struct ath_softc *sc, struct ath_tid *tid) 271888b3d483SAdrian Chadd { 271988b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 272088b3d483SAdrian Chadd 272188b3d483SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAW, 272288b3d483SAdrian Chadd "%s: tid=%p, called\n", 272388b3d483SAdrian Chadd __func__, 272488b3d483SAdrian Chadd tid); 272588b3d483SAdrian Chadd 272688b3d483SAdrian Chadd if (tid->bar_tx == 0 || tid->bar_wait == 0) { 272788b3d483SAdrian Chadd device_printf(sc->sc_dev, "%s: bar_tx=%d, bar_wait=%d: ?\n", 272888b3d483SAdrian Chadd __func__, tid->bar_tx, tid->bar_wait); 272988b3d483SAdrian Chadd } 273088b3d483SAdrian Chadd 273188b3d483SAdrian Chadd tid->bar_tx = tid->bar_wait = 0; 273288b3d483SAdrian Chadd ath_tx_tid_resume(sc, tid); 273388b3d483SAdrian Chadd } 273488b3d483SAdrian Chadd 273588b3d483SAdrian Chadd /* 273688b3d483SAdrian Chadd * Return whether we're ready to TX a BAR frame. 273788b3d483SAdrian Chadd * 273888b3d483SAdrian Chadd * Requires the TID lock be held. 273988b3d483SAdrian Chadd */ 274088b3d483SAdrian Chadd static int 274188b3d483SAdrian Chadd ath_tx_tid_bar_tx_ready(struct ath_softc *sc, struct ath_tid *tid) 274288b3d483SAdrian Chadd { 274388b3d483SAdrian Chadd 274488b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 274588b3d483SAdrian Chadd 274688b3d483SAdrian Chadd if (tid->bar_wait == 0 || tid->hwq_depth > 0) 274788b3d483SAdrian Chadd return (0); 274888b3d483SAdrian Chadd 274988b3d483SAdrian Chadd return (1); 275088b3d483SAdrian Chadd } 275188b3d483SAdrian Chadd 275288b3d483SAdrian Chadd /* 275388b3d483SAdrian Chadd * Check whether the current TID is ready to have a BAR 275488b3d483SAdrian Chadd * TXed and if so, do the TX. 275588b3d483SAdrian Chadd * 275688b3d483SAdrian Chadd * Since the TID/TXQ lock can't be held during a call to 275788b3d483SAdrian Chadd * ieee80211_send_bar(), we have to do the dirty thing of unlocking it, 275888b3d483SAdrian Chadd * sending the BAR and locking it again. 275988b3d483SAdrian Chadd * 276088b3d483SAdrian Chadd * Eventually, the code to send the BAR should be broken out 276188b3d483SAdrian Chadd * from this routine so the lock doesn't have to be reacquired 276288b3d483SAdrian Chadd * just to be immediately dropped by the caller. 276388b3d483SAdrian Chadd */ 276488b3d483SAdrian Chadd static void 276588b3d483SAdrian Chadd ath_tx_tid_bar_tx(struct ath_softc *sc, struct ath_tid *tid) 276688b3d483SAdrian Chadd { 276788b3d483SAdrian Chadd struct ieee80211_tx_ampdu *tap; 276888b3d483SAdrian Chadd 276988b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 277088b3d483SAdrian Chadd 277188b3d483SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAW, 277288b3d483SAdrian Chadd "%s: tid=%p, called\n", 277388b3d483SAdrian Chadd __func__, 277488b3d483SAdrian Chadd tid); 277588b3d483SAdrian Chadd 277688b3d483SAdrian Chadd tap = ath_tx_get_tx_tid(tid->an, tid->tid); 277788b3d483SAdrian Chadd 277888b3d483SAdrian Chadd /* 277988b3d483SAdrian Chadd * This is an error condition! 278088b3d483SAdrian Chadd */ 278188b3d483SAdrian Chadd if (tid->bar_wait == 0 || tid->bar_tx == 1) { 278288b3d483SAdrian Chadd device_printf(sc->sc_dev, 278388b3d483SAdrian Chadd "%s: tid=%p, bar_tx=%d, bar_wait=%d: ?\n", 278488b3d483SAdrian Chadd __func__, 278588b3d483SAdrian Chadd tid, 278688b3d483SAdrian Chadd tid->bar_tx, 278788b3d483SAdrian Chadd tid->bar_wait); 278888b3d483SAdrian Chadd return; 278988b3d483SAdrian Chadd } 279088b3d483SAdrian Chadd 279188b3d483SAdrian Chadd /* Don't do anything if we still have pending frames */ 279288b3d483SAdrian Chadd if (tid->hwq_depth > 0) { 279388b3d483SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAW, 279488b3d483SAdrian Chadd "%s: tid=%p, hwq_depth=%d, waiting\n", 279588b3d483SAdrian Chadd __func__, 279688b3d483SAdrian Chadd tid, 279788b3d483SAdrian Chadd tid->hwq_depth); 279888b3d483SAdrian Chadd return; 279988b3d483SAdrian Chadd } 280088b3d483SAdrian Chadd 280188b3d483SAdrian Chadd /* We're now about to TX */ 280288b3d483SAdrian Chadd tid->bar_tx = 1; 280388b3d483SAdrian Chadd 280488b3d483SAdrian Chadd /* 280588b3d483SAdrian Chadd * Calculate new BAW left edge, now that all frames have either 280688b3d483SAdrian Chadd * succeeded or failed. 280788b3d483SAdrian Chadd * 280888b3d483SAdrian Chadd * XXX verify this is _actually_ the valid value to begin at! 280988b3d483SAdrian Chadd */ 281088b3d483SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAW, 281188b3d483SAdrian Chadd "%s: tid=%p, new BAW left edge=%d\n", 281288b3d483SAdrian Chadd __func__, 281388b3d483SAdrian Chadd tid, 281488b3d483SAdrian Chadd tap->txa_start); 281588b3d483SAdrian Chadd 281688b3d483SAdrian Chadd /* Try sending the BAR frame */ 281788b3d483SAdrian Chadd /* We can't hold the lock here! */ 281888b3d483SAdrian Chadd 281988b3d483SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[tid->ac]); 282088b3d483SAdrian Chadd if (ieee80211_send_bar(&tid->an->an_node, tap, tap->txa_start) == 0) { 282188b3d483SAdrian Chadd /* Success? Now we wait for notification that it's done */ 282288b3d483SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[tid->ac]); 282388b3d483SAdrian Chadd return; 282488b3d483SAdrian Chadd } 282588b3d483SAdrian Chadd 282688b3d483SAdrian Chadd /* Failure? For now, warn loudly and continue */ 282788b3d483SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[tid->ac]); 282888b3d483SAdrian Chadd device_printf(sc->sc_dev, "%s: tid=%p, failed to TX BAR, continue!\n", 282988b3d483SAdrian Chadd __func__, tid); 283088b3d483SAdrian Chadd ath_tx_tid_bar_unsuspend(sc, tid); 283188b3d483SAdrian Chadd } 283288b3d483SAdrian Chadd 283388b3d483SAdrian Chadd 283488b3d483SAdrian Chadd /* 2835eb6f0de0SAdrian Chadd * Free any packets currently pending in the software TX queue. 2836eb6f0de0SAdrian Chadd * 2837eb6f0de0SAdrian Chadd * This will be called when a node is being deleted. 2838eb6f0de0SAdrian Chadd * 2839eb6f0de0SAdrian Chadd * It can also be called on an active node during an interface 2840eb6f0de0SAdrian Chadd * reset or state transition. 2841eb6f0de0SAdrian Chadd * 2842eb6f0de0SAdrian Chadd * (From Linux/reference): 2843eb6f0de0SAdrian Chadd * 2844eb6f0de0SAdrian Chadd * TODO: For frame(s) that are in the retry state, we will reuse the 2845eb6f0de0SAdrian Chadd * sequence number(s) without setting the retry bit. The 2846eb6f0de0SAdrian Chadd * alternative is to give up on these and BAR the receiver's window 2847eb6f0de0SAdrian Chadd * forward. 2848eb6f0de0SAdrian Chadd */ 2849eb6f0de0SAdrian Chadd static void 2850d4365d16SAdrian Chadd ath_tx_tid_drain(struct ath_softc *sc, struct ath_node *an, 2851d4365d16SAdrian Chadd struct ath_tid *tid, ath_bufhead *bf_cq) 2852eb6f0de0SAdrian Chadd { 2853eb6f0de0SAdrian Chadd struct ath_buf *bf; 2854eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 2855eb6f0de0SAdrian Chadd struct ieee80211_node *ni = &an->an_node; 2856eb6f0de0SAdrian Chadd int t = 0; 2857eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 2858eb6f0de0SAdrian Chadd 2859eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 2860eb6f0de0SAdrian Chadd 2861eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 2862eb6f0de0SAdrian Chadd 2863eb6f0de0SAdrian Chadd /* Walk the queue, free frames */ 2864eb6f0de0SAdrian Chadd for (;;) { 2865eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&tid->axq_q); 2866eb6f0de0SAdrian Chadd if (bf == NULL) { 2867eb6f0de0SAdrian Chadd break; 2868eb6f0de0SAdrian Chadd } 2869eb6f0de0SAdrian Chadd 2870eb6f0de0SAdrian Chadd if (t == 0) { 2871eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 287212be5b9cSAdrian Chadd "%s: node %p: bf=%p: addbaw=%d, dobaw=%d, " 28730f04c5a2SAdrian Chadd "seqno_assign=%d, seqno_required=%d, seqno=%d, retry=%d\n", 287412be5b9cSAdrian Chadd __func__, ni, bf, 287512be5b9cSAdrian Chadd bf->bf_state.bfs_addedbaw, 287612be5b9cSAdrian Chadd bf->bf_state.bfs_dobaw, 287712be5b9cSAdrian Chadd bf->bf_state.bfs_need_seqno, 287812be5b9cSAdrian Chadd bf->bf_state.bfs_seqno_assigned, 28790f04c5a2SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno), 28800f04c5a2SAdrian Chadd bf->bf_state.bfs_retries); 28810f04c5a2SAdrian Chadd device_printf(sc->sc_dev, 28820f04c5a2SAdrian Chadd "%s: node %p: bf=%p: tid txq_depth=%d hwq_depth=%d\n", 28830f04c5a2SAdrian Chadd __func__, ni, bf, 28840f04c5a2SAdrian Chadd tid->axq_depth, 28850f04c5a2SAdrian Chadd tid->hwq_depth); 288612be5b9cSAdrian Chadd device_printf(sc->sc_dev, 28870b96ef63SAdrian Chadd "%s: node %p: bf=%p: tid %d: txq_depth=%d, " 2888eb6f0de0SAdrian Chadd "txq_aggr_depth=%d, sched=%d, paused=%d, " 2889d4365d16SAdrian Chadd "hwq_depth=%d, incomp=%d, baw_head=%d, " 2890d4365d16SAdrian Chadd "baw_tail=%d txa_start=%d, ni_txseqs=%d\n", 28910b96ef63SAdrian Chadd __func__, ni, bf, tid->tid, txq->axq_depth, 2892eb6f0de0SAdrian Chadd txq->axq_aggr_depth, tid->sched, tid->paused, 2893eb6f0de0SAdrian Chadd tid->hwq_depth, tid->incomp, tid->baw_head, 2894eb6f0de0SAdrian Chadd tid->baw_tail, tap == NULL ? -1 : tap->txa_start, 2895eb6f0de0SAdrian Chadd ni->ni_txseqs[tid->tid]); 2896c0711b97SAdrian Chadd 2897c0711b97SAdrian Chadd /* XXX Dump the frame, see what it is? */ 2898c0711b97SAdrian Chadd ieee80211_dump_pkt(ni->ni_ic, 2899c0711b97SAdrian Chadd mtod(bf->bf_m, const uint8_t *), 2900c0711b97SAdrian Chadd bf->bf_m->m_len, 0, -1); 2901c0711b97SAdrian Chadd 2902d743debcSAdrian Chadd t = 1; 2903eb6f0de0SAdrian Chadd } 2904eb6f0de0SAdrian Chadd 2905eb6f0de0SAdrian Chadd 2906eb6f0de0SAdrian Chadd /* 2907eb6f0de0SAdrian Chadd * If the current TID is running AMPDU, update 2908eb6f0de0SAdrian Chadd * the BAW. 2909eb6f0de0SAdrian Chadd */ 2910eb6f0de0SAdrian Chadd if (ath_tx_ampdu_running(sc, an, tid->tid) && 2911eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw) { 2912eb6f0de0SAdrian Chadd /* 2913eb6f0de0SAdrian Chadd * Only remove the frame from the BAW if it's 2914eb6f0de0SAdrian Chadd * been transmitted at least once; this means 2915eb6f0de0SAdrian Chadd * the frame was in the BAW to begin with. 2916eb6f0de0SAdrian Chadd */ 2917eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_retries > 0) { 2918eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, tid, bf); 2919eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 2920eb6f0de0SAdrian Chadd } 2921eb6f0de0SAdrian Chadd /* 2922eb6f0de0SAdrian Chadd * This has become a non-fatal error now 2923eb6f0de0SAdrian Chadd */ 2924eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 2925eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 2926eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 2927eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 2928eb6f0de0SAdrian Chadd } 2929eb6f0de0SAdrian Chadd ATH_TXQ_REMOVE(tid, bf, bf_list); 2930eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(bf_cq, bf, bf_list); 2931eb6f0de0SAdrian Chadd } 2932eb6f0de0SAdrian Chadd 2933eb6f0de0SAdrian Chadd /* 2934eb6f0de0SAdrian Chadd * Now that it's completed, grab the TID lock and update 2935eb6f0de0SAdrian Chadd * the sequence number and BAW window. 2936eb6f0de0SAdrian Chadd * Because sequence numbers have been assigned to frames 2937eb6f0de0SAdrian Chadd * that haven't been sent yet, it's entirely possible 2938eb6f0de0SAdrian Chadd * we'll be called with some pending frames that have not 2939eb6f0de0SAdrian Chadd * been transmitted. 2940eb6f0de0SAdrian Chadd * 2941eb6f0de0SAdrian Chadd * The cleaner solution is to do the sequence number allocation 2942eb6f0de0SAdrian Chadd * when the packet is first transmitted - and thus the "retries" 2943eb6f0de0SAdrian Chadd * check above would be enough to update the BAW/seqno. 2944eb6f0de0SAdrian Chadd */ 2945eb6f0de0SAdrian Chadd 2946eb6f0de0SAdrian Chadd /* But don't do it for non-QoS TIDs */ 2947eb6f0de0SAdrian Chadd if (tap) { 2948eb6f0de0SAdrian Chadd #if 0 2949eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 2950eb6f0de0SAdrian Chadd "%s: node %p: TID %d: sliding BAW left edge to %d\n", 2951eb6f0de0SAdrian Chadd __func__, an, tid->tid, tap->txa_start); 2952eb6f0de0SAdrian Chadd #endif 2953eb6f0de0SAdrian Chadd ni->ni_txseqs[tid->tid] = tap->txa_start; 2954eb6f0de0SAdrian Chadd tid->baw_tail = tid->baw_head; 2955eb6f0de0SAdrian Chadd } 2956eb6f0de0SAdrian Chadd } 2957eb6f0de0SAdrian Chadd 2958eb6f0de0SAdrian Chadd /* 2959eb6f0de0SAdrian Chadd * Flush all software queued packets for the given node. 2960eb6f0de0SAdrian Chadd * 2961eb6f0de0SAdrian Chadd * This occurs when a completion handler frees the last buffer 2962eb6f0de0SAdrian Chadd * for a node, and the node is thus freed. This causes the node 2963eb6f0de0SAdrian Chadd * to be cleaned up, which ends up calling ath_tx_node_flush. 2964eb6f0de0SAdrian Chadd */ 2965eb6f0de0SAdrian Chadd void 2966eb6f0de0SAdrian Chadd ath_tx_node_flush(struct ath_softc *sc, struct ath_node *an) 2967eb6f0de0SAdrian Chadd { 2968eb6f0de0SAdrian Chadd int tid; 2969eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 2970eb6f0de0SAdrian Chadd struct ath_buf *bf; 2971eb6f0de0SAdrian Chadd 2972eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_cq); 2973eb6f0de0SAdrian Chadd 2974eb6f0de0SAdrian Chadd for (tid = 0; tid < IEEE80211_TID_SIZE; tid++) { 2975eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 2976eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[atid->ac]; 2977eb6f0de0SAdrian Chadd 2978eb6f0de0SAdrian Chadd /* Remove this tid from the list of active tids */ 2979eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(txq); 2980eb6f0de0SAdrian Chadd ath_tx_tid_unsched(sc, atid); 2981eb6f0de0SAdrian Chadd 2982eb6f0de0SAdrian Chadd /* Free packets */ 2983eb6f0de0SAdrian Chadd ath_tx_tid_drain(sc, an, atid, &bf_cq); 2984eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(txq); 2985eb6f0de0SAdrian Chadd } 2986eb6f0de0SAdrian Chadd 2987eb6f0de0SAdrian Chadd /* Handle completed frames */ 2988eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 2989eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 2990eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 2991eb6f0de0SAdrian Chadd } 2992eb6f0de0SAdrian Chadd } 2993eb6f0de0SAdrian Chadd 2994eb6f0de0SAdrian Chadd /* 2995eb6f0de0SAdrian Chadd * Drain all the software TXQs currently with traffic queued. 2996eb6f0de0SAdrian Chadd */ 2997eb6f0de0SAdrian Chadd void 2998eb6f0de0SAdrian Chadd ath_tx_txq_drain(struct ath_softc *sc, struct ath_txq *txq) 2999eb6f0de0SAdrian Chadd { 3000eb6f0de0SAdrian Chadd struct ath_tid *tid; 3001eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 3002eb6f0de0SAdrian Chadd struct ath_buf *bf; 3003eb6f0de0SAdrian Chadd 3004eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_cq); 3005eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(txq); 3006eb6f0de0SAdrian Chadd 3007eb6f0de0SAdrian Chadd /* 3008eb6f0de0SAdrian Chadd * Iterate over all active tids for the given txq, 3009eb6f0de0SAdrian Chadd * flushing and unsched'ing them 3010eb6f0de0SAdrian Chadd */ 3011eb6f0de0SAdrian Chadd while (! TAILQ_EMPTY(&txq->axq_tidq)) { 3012eb6f0de0SAdrian Chadd tid = TAILQ_FIRST(&txq->axq_tidq); 3013eb6f0de0SAdrian Chadd ath_tx_tid_drain(sc, tid->an, tid, &bf_cq); 3014eb6f0de0SAdrian Chadd ath_tx_tid_unsched(sc, tid); 3015eb6f0de0SAdrian Chadd } 3016eb6f0de0SAdrian Chadd 3017eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(txq); 3018eb6f0de0SAdrian Chadd 3019eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 3020eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 3021eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 3022eb6f0de0SAdrian Chadd } 3023eb6f0de0SAdrian Chadd } 3024eb6f0de0SAdrian Chadd 3025eb6f0de0SAdrian Chadd /* 3026eb6f0de0SAdrian Chadd * Handle completion of non-aggregate session frames. 3027eb6f0de0SAdrian Chadd */ 3028eb6f0de0SAdrian Chadd void 3029eb6f0de0SAdrian Chadd ath_tx_normal_comp(struct ath_softc *sc, struct ath_buf *bf, int fail) 3030eb6f0de0SAdrian Chadd { 3031eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 3032eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3033eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 3034eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3035eb6f0de0SAdrian Chadd struct ath_tx_status *ts = &bf->bf_status.ds_txstat; 3036eb6f0de0SAdrian Chadd 3037eb6f0de0SAdrian Chadd /* The TID state is protected behind the TXQ lock */ 3038eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3039eb6f0de0SAdrian Chadd 3040eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: bf=%p: fail=%d, hwq_depth now %d\n", 3041eb6f0de0SAdrian Chadd __func__, bf, fail, atid->hwq_depth - 1); 3042eb6f0de0SAdrian Chadd 3043eb6f0de0SAdrian Chadd atid->hwq_depth--; 3044eb6f0de0SAdrian Chadd if (atid->hwq_depth < 0) 3045eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: hwq_depth < 0: %d\n", 3046eb6f0de0SAdrian Chadd __func__, atid->hwq_depth); 3047eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3048eb6f0de0SAdrian Chadd 3049eb6f0de0SAdrian Chadd /* 3050eb6f0de0SAdrian Chadd * punt to rate control if we're not being cleaned up 3051eb6f0de0SAdrian Chadd * during a hw queue drain and the frame wanted an ACK. 3052eb6f0de0SAdrian Chadd */ 3053875a9451SAdrian Chadd if (fail == 0 && ((bf->bf_state.bfs_txflags & HAL_TXDESC_NOACK) == 0)) 3054eb6f0de0SAdrian Chadd ath_tx_update_ratectrl(sc, ni, bf->bf_state.bfs_rc, 3055eb6f0de0SAdrian Chadd ts, bf->bf_state.bfs_pktlen, 3056eb6f0de0SAdrian Chadd 1, (ts->ts_status == 0) ? 0 : 1); 3057eb6f0de0SAdrian Chadd 3058eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, fail); 3059eb6f0de0SAdrian Chadd } 3060eb6f0de0SAdrian Chadd 3061eb6f0de0SAdrian Chadd /* 3062eb6f0de0SAdrian Chadd * Handle cleanup of aggregate session packets that aren't 3063eb6f0de0SAdrian Chadd * an A-MPDU. 3064eb6f0de0SAdrian Chadd * 3065eb6f0de0SAdrian Chadd * There's no need to update the BAW here - the session is being 3066eb6f0de0SAdrian Chadd * torn down. 3067eb6f0de0SAdrian Chadd */ 3068eb6f0de0SAdrian Chadd static void 3069eb6f0de0SAdrian Chadd ath_tx_comp_cleanup_unaggr(struct ath_softc *sc, struct ath_buf *bf) 3070eb6f0de0SAdrian Chadd { 3071eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 3072eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3073eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 3074eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3075eb6f0de0SAdrian Chadd 3076eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: TID %d: incomp=%d\n", 3077eb6f0de0SAdrian Chadd __func__, tid, atid->incomp); 3078eb6f0de0SAdrian Chadd 3079eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3080eb6f0de0SAdrian Chadd atid->incomp--; 3081eb6f0de0SAdrian Chadd if (atid->incomp == 0) { 3082eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 3083eb6f0de0SAdrian Chadd "%s: TID %d: cleaned up! resume!\n", 3084eb6f0de0SAdrian Chadd __func__, tid); 3085eb6f0de0SAdrian Chadd atid->cleanup_inprogress = 0; 3086eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 3087eb6f0de0SAdrian Chadd } 3088eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3089eb6f0de0SAdrian Chadd 3090eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 3091eb6f0de0SAdrian Chadd } 3092eb6f0de0SAdrian Chadd 3093eb6f0de0SAdrian Chadd /* 3094eb6f0de0SAdrian Chadd * Performs transmit side cleanup when TID changes from aggregated to 3095eb6f0de0SAdrian Chadd * unaggregated. 3096eb6f0de0SAdrian Chadd * 3097eb6f0de0SAdrian Chadd * - Discard all retry frames from the s/w queue. 3098eb6f0de0SAdrian Chadd * - Fix the tx completion function for all buffers in s/w queue. 3099eb6f0de0SAdrian Chadd * - Count the number of unacked frames, and let transmit completion 3100eb6f0de0SAdrian Chadd * handle it later. 3101eb6f0de0SAdrian Chadd * 3102eb6f0de0SAdrian Chadd * The caller is responsible for pausing the TID. 3103eb6f0de0SAdrian Chadd */ 3104eb6f0de0SAdrian Chadd static void 3105eb6f0de0SAdrian Chadd ath_tx_cleanup(struct ath_softc *sc, struct ath_node *an, int tid) 3106eb6f0de0SAdrian Chadd { 3107eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3108eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 3109eb6f0de0SAdrian Chadd struct ath_buf *bf, *bf_next; 3110eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 3111eb6f0de0SAdrian Chadd 3112eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 3113eb6f0de0SAdrian Chadd "%s: TID %d: called\n", __func__, tid); 3114eb6f0de0SAdrian Chadd 3115eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_cq); 3116eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3117eb6f0de0SAdrian Chadd 3118eb6f0de0SAdrian Chadd /* 3119eb6f0de0SAdrian Chadd * Update the frames in the software TX queue: 3120eb6f0de0SAdrian Chadd * 3121eb6f0de0SAdrian Chadd * + Discard retry frames in the queue 3122eb6f0de0SAdrian Chadd * + Fix the completion function to be non-aggregate 3123eb6f0de0SAdrian Chadd */ 3124eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&atid->axq_q); 3125eb6f0de0SAdrian Chadd while (bf) { 3126eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_isretried) { 3127eb6f0de0SAdrian Chadd bf_next = TAILQ_NEXT(bf, bf_list); 3128eb6f0de0SAdrian Chadd TAILQ_REMOVE(&atid->axq_q, bf, bf_list); 3129eb6f0de0SAdrian Chadd atid->axq_depth--; 3130eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw) { 3131eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 3132eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 3133eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3134eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 3135d4365d16SAdrian Chadd __func__, 3136d4365d16SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)); 3137eb6f0de0SAdrian Chadd } 3138eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 3139eb6f0de0SAdrian Chadd /* 3140eb6f0de0SAdrian Chadd * Call the default completion handler with "fail" just 3141eb6f0de0SAdrian Chadd * so upper levels are suitably notified about this. 3142eb6f0de0SAdrian Chadd */ 3143eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list); 3144eb6f0de0SAdrian Chadd bf = bf_next; 3145eb6f0de0SAdrian Chadd continue; 3146eb6f0de0SAdrian Chadd } 3147eb6f0de0SAdrian Chadd /* Give these the default completion handler */ 3148eb6f0de0SAdrian Chadd bf->bf_comp = ath_tx_normal_comp; 3149eb6f0de0SAdrian Chadd bf = TAILQ_NEXT(bf, bf_list); 3150eb6f0de0SAdrian Chadd } 3151eb6f0de0SAdrian Chadd 3152eb6f0de0SAdrian Chadd /* The caller is required to pause the TID */ 3153eb6f0de0SAdrian Chadd #if 0 3154eb6f0de0SAdrian Chadd /* Pause the TID */ 3155eb6f0de0SAdrian Chadd ath_tx_tid_pause(sc, atid); 3156eb6f0de0SAdrian Chadd #endif 3157eb6f0de0SAdrian Chadd 3158eb6f0de0SAdrian Chadd /* 3159eb6f0de0SAdrian Chadd * Calculate what hardware-queued frames exist based 3160eb6f0de0SAdrian Chadd * on the current BAW size. Ie, what frames have been 3161eb6f0de0SAdrian Chadd * added to the TX hardware queue for this TID but 3162eb6f0de0SAdrian Chadd * not yet ACKed. 3163eb6f0de0SAdrian Chadd */ 3164eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 3165eb6f0de0SAdrian Chadd /* Need the lock - fiddling with BAW */ 3166eb6f0de0SAdrian Chadd while (atid->baw_head != atid->baw_tail) { 3167eb6f0de0SAdrian Chadd if (atid->tx_buf[atid->baw_head]) { 3168eb6f0de0SAdrian Chadd atid->incomp++; 3169eb6f0de0SAdrian Chadd atid->cleanup_inprogress = 1; 3170eb6f0de0SAdrian Chadd atid->tx_buf[atid->baw_head] = NULL; 3171eb6f0de0SAdrian Chadd } 3172eb6f0de0SAdrian Chadd INCR(atid->baw_head, ATH_TID_MAX_BUFS); 3173eb6f0de0SAdrian Chadd INCR(tap->txa_start, IEEE80211_SEQ_RANGE); 3174eb6f0de0SAdrian Chadd } 3175eb6f0de0SAdrian Chadd 3176eb6f0de0SAdrian Chadd /* 3177eb6f0de0SAdrian Chadd * If cleanup is required, defer TID scheduling 3178eb6f0de0SAdrian Chadd * until all the HW queued packets have been 3179eb6f0de0SAdrian Chadd * sent. 3180eb6f0de0SAdrian Chadd */ 3181eb6f0de0SAdrian Chadd if (! atid->cleanup_inprogress) 3182eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 3183eb6f0de0SAdrian Chadd 3184eb6f0de0SAdrian Chadd if (atid->cleanup_inprogress) 3185eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 3186eb6f0de0SAdrian Chadd "%s: TID %d: cleanup needed: %d packets\n", 3187eb6f0de0SAdrian Chadd __func__, tid, atid->incomp); 3188eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3189eb6f0de0SAdrian Chadd 3190eb6f0de0SAdrian Chadd /* Handle completing frames and fail them */ 3191eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 3192eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 3193eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 1); 3194eb6f0de0SAdrian Chadd } 3195eb6f0de0SAdrian Chadd } 3196eb6f0de0SAdrian Chadd 3197eb6f0de0SAdrian Chadd static void 3198eb6f0de0SAdrian Chadd ath_tx_set_retry(struct ath_softc *sc, struct ath_buf *bf) 3199eb6f0de0SAdrian Chadd { 3200eb6f0de0SAdrian Chadd struct ieee80211_frame *wh; 3201eb6f0de0SAdrian Chadd 3202eb6f0de0SAdrian Chadd wh = mtod(bf->bf_m, struct ieee80211_frame *); 3203eb6f0de0SAdrian Chadd /* Only update/resync if needed */ 3204eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_isretried == 0) { 3205eb6f0de0SAdrian Chadd wh->i_fc[1] |= IEEE80211_FC1_RETRY; 3206eb6f0de0SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, 3207eb6f0de0SAdrian Chadd BUS_DMASYNC_PREWRITE); 3208eb6f0de0SAdrian Chadd } 3209eb6f0de0SAdrian Chadd sc->sc_stats.ast_tx_swretries++; 3210eb6f0de0SAdrian Chadd bf->bf_state.bfs_isretried = 1; 3211eb6f0de0SAdrian Chadd bf->bf_state.bfs_retries ++; 3212eb6f0de0SAdrian Chadd } 3213eb6f0de0SAdrian Chadd 3214eb6f0de0SAdrian Chadd static struct ath_buf * 321538962489SAdrian Chadd ath_tx_retry_clone(struct ath_softc *sc, struct ath_node *an, 321638962489SAdrian Chadd struct ath_tid *tid, struct ath_buf *bf) 3217eb6f0de0SAdrian Chadd { 3218eb6f0de0SAdrian Chadd struct ath_buf *nbf; 3219eb6f0de0SAdrian Chadd int error; 3220eb6f0de0SAdrian Chadd 3221eb6f0de0SAdrian Chadd nbf = ath_buf_clone(sc, bf); 3222eb6f0de0SAdrian Chadd 3223eb6f0de0SAdrian Chadd #if 0 3224eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: ATH_BUF_BUSY; cloning\n", 3225eb6f0de0SAdrian Chadd __func__); 3226eb6f0de0SAdrian Chadd #endif 3227eb6f0de0SAdrian Chadd 3228eb6f0de0SAdrian Chadd if (nbf == NULL) { 3229eb6f0de0SAdrian Chadd /* Failed to clone */ 3230eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3231eb6f0de0SAdrian Chadd "%s: failed to clone a busy buffer\n", 3232eb6f0de0SAdrian Chadd __func__); 3233eb6f0de0SAdrian Chadd return NULL; 3234eb6f0de0SAdrian Chadd } 3235eb6f0de0SAdrian Chadd 3236eb6f0de0SAdrian Chadd /* Setup the dma for the new buffer */ 3237eb6f0de0SAdrian Chadd error = ath_tx_dmasetup(sc, nbf, nbf->bf_m); 3238eb6f0de0SAdrian Chadd if (error != 0) { 3239eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3240eb6f0de0SAdrian Chadd "%s: failed to setup dma for clone\n", 3241eb6f0de0SAdrian Chadd __func__); 3242eb6f0de0SAdrian Chadd /* 3243eb6f0de0SAdrian Chadd * Put this at the head of the list, not tail; 3244eb6f0de0SAdrian Chadd * that way it doesn't interfere with the 3245eb6f0de0SAdrian Chadd * busy buffer logic (which uses the tail of 3246eb6f0de0SAdrian Chadd * the list.) 3247eb6f0de0SAdrian Chadd */ 3248eb6f0de0SAdrian Chadd ATH_TXBUF_LOCK(sc); 3249eb6f0de0SAdrian Chadd TAILQ_INSERT_HEAD(&sc->sc_txbuf, nbf, bf_list); 3250eb6f0de0SAdrian Chadd ATH_TXBUF_UNLOCK(sc); 3251eb6f0de0SAdrian Chadd return NULL; 3252eb6f0de0SAdrian Chadd } 3253eb6f0de0SAdrian Chadd 325438962489SAdrian Chadd /* Update BAW if required, before we free the original buf */ 325538962489SAdrian Chadd if (bf->bf_state.bfs_dobaw) 325638962489SAdrian Chadd ath_tx_switch_baw_buf(sc, an, tid, bf, nbf); 325738962489SAdrian Chadd 3258eb6f0de0SAdrian Chadd /* Free current buffer; return the older buffer */ 3259eb6f0de0SAdrian Chadd bf->bf_m = NULL; 3260eb6f0de0SAdrian Chadd bf->bf_node = NULL; 3261eb6f0de0SAdrian Chadd ath_freebuf(sc, bf); 3262eb6f0de0SAdrian Chadd return nbf; 3263eb6f0de0SAdrian Chadd } 3264eb6f0de0SAdrian Chadd 3265eb6f0de0SAdrian Chadd /* 3266eb6f0de0SAdrian Chadd * Handle retrying an unaggregate frame in an aggregate 3267eb6f0de0SAdrian Chadd * session. 3268eb6f0de0SAdrian Chadd * 3269eb6f0de0SAdrian Chadd * If too many retries occur, pause the TID, wait for 3270eb6f0de0SAdrian Chadd * any further retransmits (as there's no reason why 3271eb6f0de0SAdrian Chadd * non-aggregate frames in an aggregate session are 3272eb6f0de0SAdrian Chadd * transmitted in-order; they just have to be in-BAW) 3273eb6f0de0SAdrian Chadd * and then queue a BAR. 3274eb6f0de0SAdrian Chadd */ 3275eb6f0de0SAdrian Chadd static void 3276eb6f0de0SAdrian Chadd ath_tx_aggr_retry_unaggr(struct ath_softc *sc, struct ath_buf *bf) 3277eb6f0de0SAdrian Chadd { 3278eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 3279eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3280eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 3281eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3282eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 3283eb6f0de0SAdrian Chadd 3284eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3285eb6f0de0SAdrian Chadd 3286eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 3287eb6f0de0SAdrian Chadd 3288eb6f0de0SAdrian Chadd /* 3289eb6f0de0SAdrian Chadd * If the buffer is marked as busy, we can't directly 3290eb6f0de0SAdrian Chadd * reuse it. Instead, try to clone the buffer. 3291eb6f0de0SAdrian Chadd * If the clone is successful, recycle the old buffer. 3292eb6f0de0SAdrian Chadd * If the clone is unsuccessful, set bfs_retries to max 3293eb6f0de0SAdrian Chadd * to force the next bit of code to free the buffer 3294eb6f0de0SAdrian Chadd * for us. 3295eb6f0de0SAdrian Chadd */ 3296eb6f0de0SAdrian Chadd if ((bf->bf_state.bfs_retries < SWMAX_RETRIES) && 3297eb6f0de0SAdrian Chadd (bf->bf_flags & ATH_BUF_BUSY)) { 3298eb6f0de0SAdrian Chadd struct ath_buf *nbf; 329938962489SAdrian Chadd nbf = ath_tx_retry_clone(sc, an, atid, bf); 3300eb6f0de0SAdrian Chadd if (nbf) 3301eb6f0de0SAdrian Chadd /* bf has been freed at this point */ 3302eb6f0de0SAdrian Chadd bf = nbf; 3303eb6f0de0SAdrian Chadd else 3304eb6f0de0SAdrian Chadd bf->bf_state.bfs_retries = SWMAX_RETRIES + 1; 3305eb6f0de0SAdrian Chadd } 3306eb6f0de0SAdrian Chadd 3307eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_retries >= SWMAX_RETRIES) { 3308eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_RETRIES, 3309eb6f0de0SAdrian Chadd "%s: exceeded retries; seqno %d\n", 3310eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3311eb6f0de0SAdrian Chadd sc->sc_stats.ast_tx_swretrymax++; 3312eb6f0de0SAdrian Chadd 3313eb6f0de0SAdrian Chadd /* Update BAW anyway */ 3314eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw) { 3315eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 3316eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 3317eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3318eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 3319eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3320eb6f0de0SAdrian Chadd } 3321eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 3322eb6f0de0SAdrian Chadd 332388b3d483SAdrian Chadd /* Suspend the TX queue and get ready to send the BAR */ 332488b3d483SAdrian Chadd ath_tx_tid_bar_suspend(sc, atid); 332588b3d483SAdrian Chadd 332688b3d483SAdrian Chadd /* Send the BAR if there are no other frames waiting */ 332788b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 332888b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 332988b3d483SAdrian Chadd 3330eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3331eb6f0de0SAdrian Chadd 3332eb6f0de0SAdrian Chadd /* Free buffer, bf is free after this call */ 3333eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 3334eb6f0de0SAdrian Chadd return; 3335eb6f0de0SAdrian Chadd } 3336eb6f0de0SAdrian Chadd 3337eb6f0de0SAdrian Chadd /* 3338eb6f0de0SAdrian Chadd * This increments the retry counter as well as 3339eb6f0de0SAdrian Chadd * sets the retry flag in the ath_buf and packet 3340eb6f0de0SAdrian Chadd * body. 3341eb6f0de0SAdrian Chadd */ 3342eb6f0de0SAdrian Chadd ath_tx_set_retry(sc, bf); 3343eb6f0de0SAdrian Chadd 3344eb6f0de0SAdrian Chadd /* 3345eb6f0de0SAdrian Chadd * Insert this at the head of the queue, so it's 3346eb6f0de0SAdrian Chadd * retried before any current/subsequent frames. 3347eb6f0de0SAdrian Chadd */ 3348eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_HEAD(atid, bf, bf_list); 3349eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, atid); 335088b3d483SAdrian Chadd /* Send the BAR if there are no other frames waiting */ 335188b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 335288b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 3353eb6f0de0SAdrian Chadd 3354eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3355eb6f0de0SAdrian Chadd } 3356eb6f0de0SAdrian Chadd 3357eb6f0de0SAdrian Chadd /* 3358eb6f0de0SAdrian Chadd * Common code for aggregate excessive retry/subframe retry. 3359eb6f0de0SAdrian Chadd * If retrying, queues buffers to bf_q. If not, frees the 3360eb6f0de0SAdrian Chadd * buffers. 3361eb6f0de0SAdrian Chadd * 3362eb6f0de0SAdrian Chadd * XXX should unify this with ath_tx_aggr_retry_unaggr() 3363eb6f0de0SAdrian Chadd */ 3364eb6f0de0SAdrian Chadd static int 3365eb6f0de0SAdrian Chadd ath_tx_retry_subframe(struct ath_softc *sc, struct ath_buf *bf, 3366eb6f0de0SAdrian Chadd ath_bufhead *bf_q) 3367eb6f0de0SAdrian Chadd { 3368eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 3369eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3370eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 3371eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3372eb6f0de0SAdrian Chadd 3373eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[atid->ac]); 3374eb6f0de0SAdrian Chadd 3375eb6f0de0SAdrian Chadd ath_hal_clr11n_aggr(sc->sc_ah, bf->bf_desc); 3376eb6f0de0SAdrian Chadd ath_hal_set11nburstduration(sc->sc_ah, bf->bf_desc, 0); 3377eb6f0de0SAdrian Chadd /* ath_hal_set11n_virtualmorefrag(sc->sc_ah, bf->bf_desc, 0); */ 3378eb6f0de0SAdrian Chadd 3379eb6f0de0SAdrian Chadd /* 3380eb6f0de0SAdrian Chadd * If the buffer is marked as busy, we can't directly 3381eb6f0de0SAdrian Chadd * reuse it. Instead, try to clone the buffer. 3382eb6f0de0SAdrian Chadd * If the clone is successful, recycle the old buffer. 3383eb6f0de0SAdrian Chadd * If the clone is unsuccessful, set bfs_retries to max 3384eb6f0de0SAdrian Chadd * to force the next bit of code to free the buffer 3385eb6f0de0SAdrian Chadd * for us. 3386eb6f0de0SAdrian Chadd */ 3387eb6f0de0SAdrian Chadd if ((bf->bf_state.bfs_retries < SWMAX_RETRIES) && 3388eb6f0de0SAdrian Chadd (bf->bf_flags & ATH_BUF_BUSY)) { 3389eb6f0de0SAdrian Chadd struct ath_buf *nbf; 339038962489SAdrian Chadd nbf = ath_tx_retry_clone(sc, an, atid, bf); 3391eb6f0de0SAdrian Chadd if (nbf) 3392eb6f0de0SAdrian Chadd /* bf has been freed at this point */ 3393eb6f0de0SAdrian Chadd bf = nbf; 3394eb6f0de0SAdrian Chadd else 3395eb6f0de0SAdrian Chadd bf->bf_state.bfs_retries = SWMAX_RETRIES + 1; 3396eb6f0de0SAdrian Chadd } 3397eb6f0de0SAdrian Chadd 3398eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_retries >= SWMAX_RETRIES) { 3399eb6f0de0SAdrian Chadd sc->sc_stats.ast_tx_swretrymax++; 3400eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_RETRIES, 3401eb6f0de0SAdrian Chadd "%s: max retries: seqno %d\n", 3402eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3403eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 3404eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 3405eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3406eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 3407eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3408eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 3409eb6f0de0SAdrian Chadd return 1; 3410eb6f0de0SAdrian Chadd } 3411eb6f0de0SAdrian Chadd 3412eb6f0de0SAdrian Chadd ath_tx_set_retry(sc, bf); 3413eb6f0de0SAdrian Chadd bf->bf_next = NULL; /* Just to make sure */ 3414eb6f0de0SAdrian Chadd 3415eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(bf_q, bf, bf_list); 3416eb6f0de0SAdrian Chadd return 0; 3417eb6f0de0SAdrian Chadd } 3418eb6f0de0SAdrian Chadd 3419eb6f0de0SAdrian Chadd /* 3420eb6f0de0SAdrian Chadd * error pkt completion for an aggregate destination 3421eb6f0de0SAdrian Chadd */ 3422eb6f0de0SAdrian Chadd static void 3423eb6f0de0SAdrian Chadd ath_tx_comp_aggr_error(struct ath_softc *sc, struct ath_buf *bf_first, 3424eb6f0de0SAdrian Chadd struct ath_tid *tid) 3425eb6f0de0SAdrian Chadd { 3426eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf_first->bf_node; 3427eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3428eb6f0de0SAdrian Chadd struct ath_buf *bf_next, *bf; 3429eb6f0de0SAdrian Chadd ath_bufhead bf_q; 3430eb6f0de0SAdrian Chadd int drops = 0; 3431eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 3432eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 3433eb6f0de0SAdrian Chadd 3434eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_q); 3435eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_cq); 3436eb6f0de0SAdrian Chadd 3437eb6f0de0SAdrian Chadd /* 3438eb6f0de0SAdrian Chadd * Update rate control - all frames have failed. 3439eb6f0de0SAdrian Chadd * 3440eb6f0de0SAdrian Chadd * XXX use the length in the first frame in the series; 3441eb6f0de0SAdrian Chadd * XXX just so things are consistent for now. 3442eb6f0de0SAdrian Chadd */ 3443eb6f0de0SAdrian Chadd ath_tx_update_ratectrl(sc, ni, bf_first->bf_state.bfs_rc, 3444eb6f0de0SAdrian Chadd &bf_first->bf_status.ds_txstat, 3445eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_pktlen, 3446eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_nframes, bf_first->bf_state.bfs_nframes); 3447eb6f0de0SAdrian Chadd 3448eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[tid->ac]); 3449eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 34502d3d4776SAdrian Chadd sc->sc_stats.ast_tx_aggr_failall++; 3451eb6f0de0SAdrian Chadd 3452eb6f0de0SAdrian Chadd /* Retry all subframes */ 3453eb6f0de0SAdrian Chadd bf = bf_first; 3454eb6f0de0SAdrian Chadd while (bf) { 3455eb6f0de0SAdrian Chadd bf_next = bf->bf_next; 3456eb6f0de0SAdrian Chadd bf->bf_next = NULL; /* Remove it from the aggr list */ 34572d3d4776SAdrian Chadd sc->sc_stats.ast_tx_aggr_fail++; 3458eb6f0de0SAdrian Chadd if (ath_tx_retry_subframe(sc, bf, &bf_q)) { 3459eb6f0de0SAdrian Chadd drops++; 3460eb6f0de0SAdrian Chadd bf->bf_next = NULL; 3461eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list); 3462eb6f0de0SAdrian Chadd } 3463eb6f0de0SAdrian Chadd bf = bf_next; 3464eb6f0de0SAdrian Chadd } 3465eb6f0de0SAdrian Chadd 3466eb6f0de0SAdrian Chadd /* Prepend all frames to the beginning of the queue */ 3467eb6f0de0SAdrian Chadd while ((bf = TAILQ_LAST(&bf_q, ath_bufhead_s)) != NULL) { 3468eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_q, bf, bf_list); 3469eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_HEAD(tid, bf, bf_list); 3470eb6f0de0SAdrian Chadd } 3471eb6f0de0SAdrian Chadd 3472eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, tid); 3473eb6f0de0SAdrian Chadd 3474eb6f0de0SAdrian Chadd /* 3475eb6f0de0SAdrian Chadd * send bar if we dropped any frames 3476eb6f0de0SAdrian Chadd * 3477eb6f0de0SAdrian Chadd * Keep the txq lock held for now, as we need to ensure 3478eb6f0de0SAdrian Chadd * that ni_txseqs[] is consistent (as it's being updated 3479eb6f0de0SAdrian Chadd * in the ifnet TX context or raw TX context.) 3480eb6f0de0SAdrian Chadd */ 3481eb6f0de0SAdrian Chadd if (drops) { 348288b3d483SAdrian Chadd /* Suspend the TX queue and get ready to send the BAR */ 348388b3d483SAdrian Chadd ath_tx_tid_bar_suspend(sc, tid); 3484eb6f0de0SAdrian Chadd } 3485eb6f0de0SAdrian Chadd 348688b3d483SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[tid->ac]); 348788b3d483SAdrian Chadd 348888b3d483SAdrian Chadd /* 348988b3d483SAdrian Chadd * Send BAR if required 349088b3d483SAdrian Chadd */ 349188b3d483SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[tid->ac]); 349288b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, tid)) 349388b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, tid); 349488b3d483SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[tid->ac]); 349588b3d483SAdrian Chadd 3496eb6f0de0SAdrian Chadd /* Complete frames which errored out */ 3497eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 3498eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 3499eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 3500eb6f0de0SAdrian Chadd } 3501eb6f0de0SAdrian Chadd } 3502eb6f0de0SAdrian Chadd 3503eb6f0de0SAdrian Chadd /* 3504eb6f0de0SAdrian Chadd * Handle clean-up of packets from an aggregate list. 3505eb6f0de0SAdrian Chadd * 3506eb6f0de0SAdrian Chadd * There's no need to update the BAW here - the session is being 3507eb6f0de0SAdrian Chadd * torn down. 3508eb6f0de0SAdrian Chadd */ 3509eb6f0de0SAdrian Chadd static void 3510eb6f0de0SAdrian Chadd ath_tx_comp_cleanup_aggr(struct ath_softc *sc, struct ath_buf *bf_first) 3511eb6f0de0SAdrian Chadd { 3512eb6f0de0SAdrian Chadd struct ath_buf *bf, *bf_next; 3513eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf_first->bf_node; 3514eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3515eb6f0de0SAdrian Chadd int tid = bf_first->bf_state.bfs_tid; 3516eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3517eb6f0de0SAdrian Chadd 3518eb6f0de0SAdrian Chadd bf = bf_first; 3519eb6f0de0SAdrian Chadd 3520eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3521eb6f0de0SAdrian Chadd 3522eb6f0de0SAdrian Chadd /* update incomp */ 3523eb6f0de0SAdrian Chadd while (bf) { 3524eb6f0de0SAdrian Chadd atid->incomp--; 3525eb6f0de0SAdrian Chadd bf = bf->bf_next; 3526eb6f0de0SAdrian Chadd } 3527eb6f0de0SAdrian Chadd 3528eb6f0de0SAdrian Chadd if (atid->incomp == 0) { 3529eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 3530eb6f0de0SAdrian Chadd "%s: TID %d: cleaned up! resume!\n", 3531eb6f0de0SAdrian Chadd __func__, tid); 3532eb6f0de0SAdrian Chadd atid->cleanup_inprogress = 0; 3533eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 3534eb6f0de0SAdrian Chadd } 353588b3d483SAdrian Chadd 353688b3d483SAdrian Chadd /* Send BAR if required */ 353788b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 353888b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 3539eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3540eb6f0de0SAdrian Chadd 3541eb6f0de0SAdrian Chadd /* Handle frame completion */ 3542eb6f0de0SAdrian Chadd while (bf) { 3543eb6f0de0SAdrian Chadd bf_next = bf->bf_next; 3544eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 1); 3545eb6f0de0SAdrian Chadd bf = bf_next; 3546eb6f0de0SAdrian Chadd } 3547eb6f0de0SAdrian Chadd } 3548eb6f0de0SAdrian Chadd 3549eb6f0de0SAdrian Chadd /* 3550eb6f0de0SAdrian Chadd * Handle completion of an set of aggregate frames. 3551eb6f0de0SAdrian Chadd * 3552eb6f0de0SAdrian Chadd * XXX for now, simply complete each sub-frame. 3553eb6f0de0SAdrian Chadd * 3554eb6f0de0SAdrian Chadd * Note: the completion handler is the last descriptor in the aggregate, 3555eb6f0de0SAdrian Chadd * not the last descriptor in the first frame. 3556eb6f0de0SAdrian Chadd */ 3557eb6f0de0SAdrian Chadd static void 3558d4365d16SAdrian Chadd ath_tx_aggr_comp_aggr(struct ath_softc *sc, struct ath_buf *bf_first, 3559d4365d16SAdrian Chadd int fail) 3560eb6f0de0SAdrian Chadd { 3561eb6f0de0SAdrian Chadd //struct ath_desc *ds = bf->bf_lastds; 3562eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf_first->bf_node; 3563eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3564eb6f0de0SAdrian Chadd int tid = bf_first->bf_state.bfs_tid; 3565eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3566eb6f0de0SAdrian Chadd struct ath_tx_status ts; 3567eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 3568eb6f0de0SAdrian Chadd ath_bufhead bf_q; 3569eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 3570eb6f0de0SAdrian Chadd int seq_st, tx_ok; 3571eb6f0de0SAdrian Chadd int hasba, isaggr; 3572eb6f0de0SAdrian Chadd uint32_t ba[2]; 3573eb6f0de0SAdrian Chadd struct ath_buf *bf, *bf_next; 3574eb6f0de0SAdrian Chadd int ba_index; 3575eb6f0de0SAdrian Chadd int drops = 0; 3576eb6f0de0SAdrian Chadd int nframes = 0, nbad = 0, nf; 3577eb6f0de0SAdrian Chadd int pktlen; 3578eb6f0de0SAdrian Chadd /* XXX there's too much on the stack? */ 3579eb6f0de0SAdrian Chadd struct ath_rc_series rc[4]; 3580eb6f0de0SAdrian Chadd int txseq; 3581eb6f0de0SAdrian Chadd 3582eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, "%s: called; hwq_depth=%d\n", 3583eb6f0de0SAdrian Chadd __func__, atid->hwq_depth); 3584eb6f0de0SAdrian Chadd 3585eb6f0de0SAdrian Chadd /* The TID state is kept behind the TXQ lock */ 3586eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3587eb6f0de0SAdrian Chadd 3588eb6f0de0SAdrian Chadd atid->hwq_depth--; 3589eb6f0de0SAdrian Chadd if (atid->hwq_depth < 0) 3590eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: hwq_depth < 0: %d\n", 3591eb6f0de0SAdrian Chadd __func__, atid->hwq_depth); 3592eb6f0de0SAdrian Chadd 3593eb6f0de0SAdrian Chadd /* 3594eb6f0de0SAdrian Chadd * Punt cleanup to the relevant function, not our problem now 3595eb6f0de0SAdrian Chadd */ 3596eb6f0de0SAdrian Chadd if (atid->cleanup_inprogress) { 3597eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3598eb6f0de0SAdrian Chadd ath_tx_comp_cleanup_aggr(sc, bf_first); 3599eb6f0de0SAdrian Chadd return; 3600eb6f0de0SAdrian Chadd } 3601eb6f0de0SAdrian Chadd 3602eb6f0de0SAdrian Chadd /* 3603eb6f0de0SAdrian Chadd * Take a copy; this may be needed -after- bf_first 3604eb6f0de0SAdrian Chadd * has been completed and freed. 3605eb6f0de0SAdrian Chadd */ 3606eb6f0de0SAdrian Chadd ts = bf_first->bf_status.ds_txstat; 3607eb6f0de0SAdrian Chadd /* 3608eb6f0de0SAdrian Chadd * XXX for now, use the first frame in the aggregate for 3609eb6f0de0SAdrian Chadd * XXX rate control completion; it's at least consistent. 3610eb6f0de0SAdrian Chadd */ 3611eb6f0de0SAdrian Chadd pktlen = bf_first->bf_state.bfs_pktlen; 3612eb6f0de0SAdrian Chadd 3613eb6f0de0SAdrian Chadd /* 3614eb6f0de0SAdrian Chadd * handle errors first 3615eb6f0de0SAdrian Chadd */ 3616eb6f0de0SAdrian Chadd if (ts.ts_status & HAL_TXERR_XRETRY) { 3617eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3618eb6f0de0SAdrian Chadd ath_tx_comp_aggr_error(sc, bf_first, atid); 3619eb6f0de0SAdrian Chadd return; 3620eb6f0de0SAdrian Chadd } 3621eb6f0de0SAdrian Chadd 3622eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_q); 3623eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_cq); 3624eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 3625eb6f0de0SAdrian Chadd 3626eb6f0de0SAdrian Chadd /* 3627eb6f0de0SAdrian Chadd * extract starting sequence and block-ack bitmap 3628eb6f0de0SAdrian Chadd */ 3629eb6f0de0SAdrian Chadd /* XXX endian-ness of seq_st, ba? */ 3630eb6f0de0SAdrian Chadd seq_st = ts.ts_seqnum; 3631eb6f0de0SAdrian Chadd hasba = !! (ts.ts_flags & HAL_TX_BA); 3632eb6f0de0SAdrian Chadd tx_ok = (ts.ts_status == 0); 3633eb6f0de0SAdrian Chadd isaggr = bf_first->bf_state.bfs_aggr; 3634eb6f0de0SAdrian Chadd ba[0] = ts.ts_ba_low; 3635eb6f0de0SAdrian Chadd ba[1] = ts.ts_ba_high; 3636eb6f0de0SAdrian Chadd 3637eb6f0de0SAdrian Chadd /* 3638eb6f0de0SAdrian Chadd * Copy the TX completion status and the rate control 3639eb6f0de0SAdrian Chadd * series from the first descriptor, as it may be freed 3640eb6f0de0SAdrian Chadd * before the rate control code can get its grubby fingers 3641eb6f0de0SAdrian Chadd * into things. 3642eb6f0de0SAdrian Chadd */ 3643eb6f0de0SAdrian Chadd memcpy(rc, bf_first->bf_state.bfs_rc, sizeof(rc)); 3644eb6f0de0SAdrian Chadd 3645eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 3646d4365d16SAdrian Chadd "%s: txa_start=%d, tx_ok=%d, status=%.8x, flags=%.8x, " 3647d4365d16SAdrian Chadd "isaggr=%d, seq_st=%d, hasba=%d, ba=%.8x, %.8x\n", 3648eb6f0de0SAdrian Chadd __func__, tap->txa_start, tx_ok, ts.ts_status, ts.ts_flags, 3649eb6f0de0SAdrian Chadd isaggr, seq_st, hasba, ba[0], ba[1]); 3650eb6f0de0SAdrian Chadd 3651eb6f0de0SAdrian Chadd /* Occasionally, the MAC sends a tx status for the wrong TID. */ 3652eb6f0de0SAdrian Chadd if (tid != ts.ts_tid) { 3653eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: tid %d != hw tid %d\n", 3654eb6f0de0SAdrian Chadd __func__, tid, ts.ts_tid); 3655eb6f0de0SAdrian Chadd tx_ok = 0; 3656eb6f0de0SAdrian Chadd } 3657eb6f0de0SAdrian Chadd 3658eb6f0de0SAdrian Chadd /* AR5416 BA bug; this requires an interface reset */ 3659eb6f0de0SAdrian Chadd if (isaggr && tx_ok && (! hasba)) { 3660eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3661d4365d16SAdrian Chadd "%s: AR5416 bug: hasba=%d; txok=%d, isaggr=%d, " 3662d4365d16SAdrian Chadd "seq_st=%d\n", 3663eb6f0de0SAdrian Chadd __func__, hasba, tx_ok, isaggr, seq_st); 3664eb6f0de0SAdrian Chadd /* XXX TODO: schedule an interface reset */ 3665eb6f0de0SAdrian Chadd } 3666eb6f0de0SAdrian Chadd 3667eb6f0de0SAdrian Chadd /* 3668eb6f0de0SAdrian Chadd * Walk the list of frames, figure out which ones were correctly 3669eb6f0de0SAdrian Chadd * sent and which weren't. 3670eb6f0de0SAdrian Chadd */ 3671eb6f0de0SAdrian Chadd bf = bf_first; 3672eb6f0de0SAdrian Chadd nf = bf_first->bf_state.bfs_nframes; 3673eb6f0de0SAdrian Chadd 3674eb6f0de0SAdrian Chadd /* bf_first is going to be invalid once this list is walked */ 3675eb6f0de0SAdrian Chadd bf_first = NULL; 3676eb6f0de0SAdrian Chadd 3677eb6f0de0SAdrian Chadd /* 3678eb6f0de0SAdrian Chadd * Walk the list of completed frames and determine 3679eb6f0de0SAdrian Chadd * which need to be completed and which need to be 3680eb6f0de0SAdrian Chadd * retransmitted. 3681eb6f0de0SAdrian Chadd * 3682eb6f0de0SAdrian Chadd * For completed frames, the completion functions need 3683eb6f0de0SAdrian Chadd * to be called at the end of this function as the last 3684eb6f0de0SAdrian Chadd * node reference may free the node. 3685eb6f0de0SAdrian Chadd * 3686eb6f0de0SAdrian Chadd * Finally, since the TXQ lock can't be held during the 3687eb6f0de0SAdrian Chadd * completion callback (to avoid lock recursion), 3688eb6f0de0SAdrian Chadd * the completion calls have to be done outside of the 3689eb6f0de0SAdrian Chadd * lock. 3690eb6f0de0SAdrian Chadd */ 3691eb6f0de0SAdrian Chadd while (bf) { 3692eb6f0de0SAdrian Chadd nframes++; 3693d4365d16SAdrian Chadd ba_index = ATH_BA_INDEX(seq_st, 3694d4365d16SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)); 3695eb6f0de0SAdrian Chadd bf_next = bf->bf_next; 3696eb6f0de0SAdrian Chadd bf->bf_next = NULL; /* Remove it from the aggr list */ 3697eb6f0de0SAdrian Chadd 3698eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 3699eb6f0de0SAdrian Chadd "%s: checking bf=%p seqno=%d; ack=%d\n", 3700eb6f0de0SAdrian Chadd __func__, bf, SEQNO(bf->bf_state.bfs_seqno), 3701eb6f0de0SAdrian Chadd ATH_BA_ISSET(ba, ba_index)); 3702eb6f0de0SAdrian Chadd 3703eb6f0de0SAdrian Chadd if (tx_ok && ATH_BA_ISSET(ba, ba_index)) { 37042d3d4776SAdrian Chadd sc->sc_stats.ast_tx_aggr_ok++; 3705eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 3706eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 3707eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 3708eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3709eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 3710eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3711eb6f0de0SAdrian Chadd bf->bf_next = NULL; 3712eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list); 3713eb6f0de0SAdrian Chadd } else { 37142d3d4776SAdrian Chadd sc->sc_stats.ast_tx_aggr_fail++; 3715eb6f0de0SAdrian Chadd if (ath_tx_retry_subframe(sc, bf, &bf_q)) { 3716eb6f0de0SAdrian Chadd drops++; 3717eb6f0de0SAdrian Chadd bf->bf_next = NULL; 3718eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list); 3719eb6f0de0SAdrian Chadd } 3720eb6f0de0SAdrian Chadd nbad++; 3721eb6f0de0SAdrian Chadd } 3722eb6f0de0SAdrian Chadd bf = bf_next; 3723eb6f0de0SAdrian Chadd } 3724eb6f0de0SAdrian Chadd 3725eb6f0de0SAdrian Chadd /* 3726eb6f0de0SAdrian Chadd * Now that the BAW updates have been done, unlock 3727eb6f0de0SAdrian Chadd * 3728eb6f0de0SAdrian Chadd * txseq is grabbed before the lock is released so we 3729eb6f0de0SAdrian Chadd * have a consistent view of what -was- in the BAW. 3730eb6f0de0SAdrian Chadd * Anything after this point will not yet have been 3731eb6f0de0SAdrian Chadd * TXed. 3732eb6f0de0SAdrian Chadd */ 3733eb6f0de0SAdrian Chadd txseq = tap->txa_start; 3734eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3735eb6f0de0SAdrian Chadd 3736eb6f0de0SAdrian Chadd if (nframes != nf) 3737eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3738eb6f0de0SAdrian Chadd "%s: num frames seen=%d; bf nframes=%d\n", 3739eb6f0de0SAdrian Chadd __func__, nframes, nf); 3740eb6f0de0SAdrian Chadd 3741eb6f0de0SAdrian Chadd /* 3742eb6f0de0SAdrian Chadd * Now we know how many frames were bad, call the rate 3743eb6f0de0SAdrian Chadd * control code. 3744eb6f0de0SAdrian Chadd */ 3745eb6f0de0SAdrian Chadd if (fail == 0) 3746d4365d16SAdrian Chadd ath_tx_update_ratectrl(sc, ni, rc, &ts, pktlen, nframes, 3747d4365d16SAdrian Chadd nbad); 3748eb6f0de0SAdrian Chadd 3749eb6f0de0SAdrian Chadd /* 3750eb6f0de0SAdrian Chadd * send bar if we dropped any frames 3751eb6f0de0SAdrian Chadd */ 3752eb6f0de0SAdrian Chadd if (drops) { 375388b3d483SAdrian Chadd /* Suspend the TX queue and get ready to send the BAR */ 375488b3d483SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 375588b3d483SAdrian Chadd ath_tx_tid_bar_suspend(sc, atid); 375688b3d483SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3757eb6f0de0SAdrian Chadd } 3758eb6f0de0SAdrian Chadd 3759eb6f0de0SAdrian Chadd /* Prepend all frames to the beginning of the queue */ 3760eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3761eb6f0de0SAdrian Chadd while ((bf = TAILQ_LAST(&bf_q, ath_bufhead_s)) != NULL) { 3762eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_q, bf, bf_list); 3763eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_HEAD(atid, bf, bf_list); 3764eb6f0de0SAdrian Chadd } 3765eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, atid); 3766eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3767eb6f0de0SAdrian Chadd 3768eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 3769eb6f0de0SAdrian Chadd "%s: txa_start now %d\n", __func__, tap->txa_start); 3770eb6f0de0SAdrian Chadd 377188b3d483SAdrian Chadd /* 377288b3d483SAdrian Chadd * Send BAR if required 377388b3d483SAdrian Chadd */ 377488b3d483SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 377588b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 377688b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 377788b3d483SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 377888b3d483SAdrian Chadd 3779eb6f0de0SAdrian Chadd /* Do deferred completion */ 3780eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 3781eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 3782eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 3783eb6f0de0SAdrian Chadd } 3784eb6f0de0SAdrian Chadd } 3785eb6f0de0SAdrian Chadd 3786eb6f0de0SAdrian Chadd /* 3787eb6f0de0SAdrian Chadd * Handle completion of unaggregated frames in an ADDBA 3788eb6f0de0SAdrian Chadd * session. 3789eb6f0de0SAdrian Chadd * 3790eb6f0de0SAdrian Chadd * Fail is set to 1 if the entry is being freed via a call to 3791eb6f0de0SAdrian Chadd * ath_tx_draintxq(). 3792eb6f0de0SAdrian Chadd */ 3793eb6f0de0SAdrian Chadd static void 3794eb6f0de0SAdrian Chadd ath_tx_aggr_comp_unaggr(struct ath_softc *sc, struct ath_buf *bf, int fail) 3795eb6f0de0SAdrian Chadd { 3796eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 3797eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3798eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 3799eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3800eb6f0de0SAdrian Chadd struct ath_tx_status *ts = &bf->bf_status.ds_txstat; 3801eb6f0de0SAdrian Chadd 3802eb6f0de0SAdrian Chadd /* 3803eb6f0de0SAdrian Chadd * Update rate control status here, before we possibly 3804eb6f0de0SAdrian Chadd * punt to retry or cleanup. 3805eb6f0de0SAdrian Chadd * 3806eb6f0de0SAdrian Chadd * Do it outside of the TXQ lock. 3807eb6f0de0SAdrian Chadd */ 3808875a9451SAdrian Chadd if (fail == 0 && ((bf->bf_state.bfs_txflags & HAL_TXDESC_NOACK) == 0)) 3809eb6f0de0SAdrian Chadd ath_tx_update_ratectrl(sc, ni, bf->bf_state.bfs_rc, 3810eb6f0de0SAdrian Chadd &bf->bf_status.ds_txstat, 3811eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen, 3812eb6f0de0SAdrian Chadd 1, (ts->ts_status == 0) ? 0 : 1); 3813eb6f0de0SAdrian Chadd 3814eb6f0de0SAdrian Chadd /* 3815eb6f0de0SAdrian Chadd * This is called early so atid->hwq_depth can be tracked. 3816eb6f0de0SAdrian Chadd * This unfortunately means that it's released and regrabbed 3817eb6f0de0SAdrian Chadd * during retry and cleanup. That's rather inefficient. 3818eb6f0de0SAdrian Chadd */ 3819eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3820eb6f0de0SAdrian Chadd 3821eb6f0de0SAdrian Chadd if (tid == IEEE80211_NONQOS_TID) 3822eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: TID=16!\n", __func__); 3823eb6f0de0SAdrian Chadd 3824d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 3825d4365d16SAdrian Chadd "%s: bf=%p: tid=%d, hwq_depth=%d, seqno=%d\n", 3826d4365d16SAdrian Chadd __func__, bf, bf->bf_state.bfs_tid, atid->hwq_depth, 3827d4365d16SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)); 3828eb6f0de0SAdrian Chadd 3829eb6f0de0SAdrian Chadd atid->hwq_depth--; 3830eb6f0de0SAdrian Chadd if (atid->hwq_depth < 0) 3831eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: hwq_depth < 0: %d\n", 3832eb6f0de0SAdrian Chadd __func__, atid->hwq_depth); 3833eb6f0de0SAdrian Chadd 3834eb6f0de0SAdrian Chadd /* 3835eb6f0de0SAdrian Chadd * If a cleanup is in progress, punt to comp_cleanup; 3836eb6f0de0SAdrian Chadd * rather than handling it here. It's thus their 3837eb6f0de0SAdrian Chadd * responsibility to clean up, call the completion 3838eb6f0de0SAdrian Chadd * function in net80211, etc. 3839eb6f0de0SAdrian Chadd */ 3840eb6f0de0SAdrian Chadd if (atid->cleanup_inprogress) { 3841eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3842d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: cleanup_unaggr\n", 3843d4365d16SAdrian Chadd __func__); 3844eb6f0de0SAdrian Chadd ath_tx_comp_cleanup_unaggr(sc, bf); 3845eb6f0de0SAdrian Chadd return; 3846eb6f0de0SAdrian Chadd } 3847eb6f0de0SAdrian Chadd 3848eb6f0de0SAdrian Chadd /* 3849eb6f0de0SAdrian Chadd * Don't bother with the retry check if all frames 3850eb6f0de0SAdrian Chadd * are being failed (eg during queue deletion.) 3851eb6f0de0SAdrian Chadd */ 3852eb6f0de0SAdrian Chadd if (fail == 0 && ts->ts_status & HAL_TXERR_XRETRY) { 3853eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3854d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: retry_unaggr\n", 3855d4365d16SAdrian Chadd __func__); 3856eb6f0de0SAdrian Chadd ath_tx_aggr_retry_unaggr(sc, bf); 3857eb6f0de0SAdrian Chadd return; 3858eb6f0de0SAdrian Chadd } 3859eb6f0de0SAdrian Chadd 3860eb6f0de0SAdrian Chadd /* Success? Complete */ 3861eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: TID=%d, seqno %d\n", 3862eb6f0de0SAdrian Chadd __func__, tid, SEQNO(bf->bf_state.bfs_seqno)); 3863eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw) { 3864eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 3865eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 3866eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 3867eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3868eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 3869eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3870eb6f0de0SAdrian Chadd } 3871eb6f0de0SAdrian Chadd 387288b3d483SAdrian Chadd /* 387388b3d483SAdrian Chadd * Send BAR if required 387488b3d483SAdrian Chadd */ 387588b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 387688b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 387788b3d483SAdrian Chadd 3878eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3879eb6f0de0SAdrian Chadd 3880eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, fail); 3881eb6f0de0SAdrian Chadd /* bf is freed at this point */ 3882eb6f0de0SAdrian Chadd } 3883eb6f0de0SAdrian Chadd 3884eb6f0de0SAdrian Chadd void 3885eb6f0de0SAdrian Chadd ath_tx_aggr_comp(struct ath_softc *sc, struct ath_buf *bf, int fail) 3886eb6f0de0SAdrian Chadd { 3887eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_aggr) 3888eb6f0de0SAdrian Chadd ath_tx_aggr_comp_aggr(sc, bf, fail); 3889eb6f0de0SAdrian Chadd else 3890eb6f0de0SAdrian Chadd ath_tx_aggr_comp_unaggr(sc, bf, fail); 3891eb6f0de0SAdrian Chadd } 3892eb6f0de0SAdrian Chadd 3893eb6f0de0SAdrian Chadd /* 3894eb6f0de0SAdrian Chadd * Schedule some packets from the given node/TID to the hardware. 3895eb6f0de0SAdrian Chadd * 3896eb6f0de0SAdrian Chadd * This is the aggregate version. 3897eb6f0de0SAdrian Chadd */ 3898eb6f0de0SAdrian Chadd void 3899eb6f0de0SAdrian Chadd ath_tx_tid_hw_queue_aggr(struct ath_softc *sc, struct ath_node *an, 3900eb6f0de0SAdrian Chadd struct ath_tid *tid) 3901eb6f0de0SAdrian Chadd { 3902eb6f0de0SAdrian Chadd struct ath_buf *bf; 3903eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 3904eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 3905eb6f0de0SAdrian Chadd struct ieee80211_node *ni = &an->an_node; 3906eb6f0de0SAdrian Chadd ATH_AGGR_STATUS status; 3907eb6f0de0SAdrian Chadd ath_bufhead bf_q; 3908eb6f0de0SAdrian Chadd 3909eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: tid=%d\n", __func__, tid->tid); 3910eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 3911eb6f0de0SAdrian Chadd 3912eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 3913eb6f0de0SAdrian Chadd 3914eb6f0de0SAdrian Chadd if (tid->tid == IEEE80211_NONQOS_TID) 3915eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: called for TID=NONQOS_TID?\n", 3916eb6f0de0SAdrian Chadd __func__); 3917eb6f0de0SAdrian Chadd 3918eb6f0de0SAdrian Chadd for (;;) { 3919eb6f0de0SAdrian Chadd status = ATH_AGGR_DONE; 3920eb6f0de0SAdrian Chadd 3921eb6f0de0SAdrian Chadd /* 3922eb6f0de0SAdrian Chadd * If the upper layer has paused the TID, don't 3923eb6f0de0SAdrian Chadd * queue any further packets. 3924eb6f0de0SAdrian Chadd * 3925eb6f0de0SAdrian Chadd * This can also occur from the completion task because 3926eb6f0de0SAdrian Chadd * of packet loss; but as its serialised with this code, 3927eb6f0de0SAdrian Chadd * it won't "appear" half way through queuing packets. 3928eb6f0de0SAdrian Chadd */ 3929eb6f0de0SAdrian Chadd if (tid->paused) 3930eb6f0de0SAdrian Chadd break; 3931eb6f0de0SAdrian Chadd 3932eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&tid->axq_q); 3933eb6f0de0SAdrian Chadd if (bf == NULL) { 3934eb6f0de0SAdrian Chadd break; 3935eb6f0de0SAdrian Chadd } 3936eb6f0de0SAdrian Chadd 3937eb6f0de0SAdrian Chadd /* 3938eb6f0de0SAdrian Chadd * If the packet doesn't fall within the BAW (eg a NULL 3939eb6f0de0SAdrian Chadd * data frame), schedule it directly; continue. 3940eb6f0de0SAdrian Chadd */ 3941eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_dobaw) { 3942d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 3943d4365d16SAdrian Chadd "%s: non-baw packet\n", 3944eb6f0de0SAdrian Chadd __func__); 3945eb6f0de0SAdrian Chadd ATH_TXQ_REMOVE(tid, bf, bf_list); 3946eb6f0de0SAdrian Chadd bf->bf_state.bfs_aggr = 0; 3947eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 3948*e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 3949*e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 3950eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 3951*e2e4a2c2SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 3952eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 3953eb6f0de0SAdrian Chadd ath_tx_chaindesclist(sc, bf); 3954eb6f0de0SAdrian Chadd ath_hal_clr11n_aggr(sc->sc_ah, bf->bf_desc); 3955eb6f0de0SAdrian Chadd ath_tx_set_ratectrl(sc, ni, bf); 3956eb6f0de0SAdrian Chadd 3957eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_nonbaw_pkt++; 3958eb6f0de0SAdrian Chadd 3959eb6f0de0SAdrian Chadd /* Queue the packet; continue */ 3960eb6f0de0SAdrian Chadd goto queuepkt; 3961eb6f0de0SAdrian Chadd } 3962eb6f0de0SAdrian Chadd 3963eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_q); 3964eb6f0de0SAdrian Chadd 3965eb6f0de0SAdrian Chadd /* 3966eb6f0de0SAdrian Chadd * Do a rate control lookup on the first frame in the 3967eb6f0de0SAdrian Chadd * list. The rate control code needs that to occur 3968eb6f0de0SAdrian Chadd * before it can determine whether to TX. 3969eb6f0de0SAdrian Chadd * It's inaccurate because the rate control code doesn't 3970eb6f0de0SAdrian Chadd * really "do" aggregate lookups, so it only considers 3971eb6f0de0SAdrian Chadd * the size of the first frame. 3972eb6f0de0SAdrian Chadd */ 3973eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 3974eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[3].rix = 0; 3975eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[3].tries = 0; 3976*e2e4a2c2SAdrian Chadd 3977*e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 3978*e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 3979*e2e4a2c2SAdrian Chadd 3980*e2e4a2c2SAdrian Chadd ath_tx_set_rtscts(sc, bf); 3981eb6f0de0SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 3982eb6f0de0SAdrian Chadd 3983eb6f0de0SAdrian Chadd status = ath_tx_form_aggr(sc, an, tid, &bf_q); 3984eb6f0de0SAdrian Chadd 3985eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 3986eb6f0de0SAdrian Chadd "%s: ath_tx_form_aggr() status=%d\n", __func__, status); 3987eb6f0de0SAdrian Chadd 3988eb6f0de0SAdrian Chadd /* 3989eb6f0de0SAdrian Chadd * No frames to be picked up - out of BAW 3990eb6f0de0SAdrian Chadd */ 3991eb6f0de0SAdrian Chadd if (TAILQ_EMPTY(&bf_q)) 3992eb6f0de0SAdrian Chadd break; 3993eb6f0de0SAdrian Chadd 3994eb6f0de0SAdrian Chadd /* 3995eb6f0de0SAdrian Chadd * This assumes that the descriptor list in the ath_bufhead 3996eb6f0de0SAdrian Chadd * are already linked together via bf_next pointers. 3997eb6f0de0SAdrian Chadd */ 3998eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&bf_q); 3999eb6f0de0SAdrian Chadd 4000*e2e4a2c2SAdrian Chadd if (status == ATH_AGGR_8K_LIMITED) 4001*e2e4a2c2SAdrian Chadd sc->sc_aggr_stats.aggr_rts_aggr_limited++; 4002*e2e4a2c2SAdrian Chadd 4003eb6f0de0SAdrian Chadd /* 4004eb6f0de0SAdrian Chadd * If it's the only frame send as non-aggregate 4005eb6f0de0SAdrian Chadd * assume that ath_tx_form_aggr() has checked 4006eb6f0de0SAdrian Chadd * whether it's in the BAW and added it appropriately. 4007eb6f0de0SAdrian Chadd */ 4008eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_nframes == 1) { 4009eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 4010eb6f0de0SAdrian Chadd "%s: single-frame aggregate\n", __func__); 4011eb6f0de0SAdrian Chadd bf->bf_state.bfs_aggr = 0; 4012eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 4013eb6f0de0SAdrian Chadd ath_tx_chaindesclist(sc, bf); 4014eb6f0de0SAdrian Chadd ath_hal_clr11n_aggr(sc->sc_ah, bf->bf_desc); 4015eb6f0de0SAdrian Chadd ath_tx_set_ratectrl(sc, ni, bf); 4016eb6f0de0SAdrian Chadd if (status == ATH_AGGR_BAW_CLOSED) 4017eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_baw_closed_single_pkt++; 4018eb6f0de0SAdrian Chadd else 4019eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_single_pkt++; 4020eb6f0de0SAdrian Chadd } else { 4021eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 4022d4365d16SAdrian Chadd "%s: multi-frame aggregate: %d frames, " 4023d4365d16SAdrian Chadd "length %d\n", 4024eb6f0de0SAdrian Chadd __func__, bf->bf_state.bfs_nframes, 4025eb6f0de0SAdrian Chadd bf->bf_state.bfs_al); 4026eb6f0de0SAdrian Chadd bf->bf_state.bfs_aggr = 1; 4027eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_pkts[bf->bf_state.bfs_nframes]++; 4028eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_aggr_pkt++; 4029eb6f0de0SAdrian Chadd 4030eb6f0de0SAdrian Chadd /* 4031*e2e4a2c2SAdrian Chadd * Calculate the duration/protection as required. 4032*e2e4a2c2SAdrian Chadd */ 4033*e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 4034*e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 4035*e2e4a2c2SAdrian Chadd 4036*e2e4a2c2SAdrian Chadd /* 4037eb6f0de0SAdrian Chadd * Update the rate and rtscts information based on the 4038eb6f0de0SAdrian Chadd * rate decision made by the rate control code; 4039eb6f0de0SAdrian Chadd * the first frame in the aggregate needs it. 4040eb6f0de0SAdrian Chadd */ 4041eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 4042eb6f0de0SAdrian Chadd 4043eb6f0de0SAdrian Chadd /* 4044eb6f0de0SAdrian Chadd * Setup the relevant descriptor fields 4045eb6f0de0SAdrian Chadd * for aggregation. The first descriptor 4046eb6f0de0SAdrian Chadd * already points to the rest in the chain. 4047eb6f0de0SAdrian Chadd */ 4048eb6f0de0SAdrian Chadd ath_tx_setds_11n(sc, bf); 4049eb6f0de0SAdrian Chadd 4050eb6f0de0SAdrian Chadd /* 4051eb6f0de0SAdrian Chadd * setup first desc with rate and aggr info 4052eb6f0de0SAdrian Chadd */ 4053eb6f0de0SAdrian Chadd ath_tx_set_ratectrl(sc, ni, bf); 4054eb6f0de0SAdrian Chadd } 4055eb6f0de0SAdrian Chadd queuepkt: 4056eb6f0de0SAdrian Chadd //txq = bf->bf_state.bfs_txq; 4057eb6f0de0SAdrian Chadd 4058eb6f0de0SAdrian Chadd /* Set completion handler, multi-frame aggregate or not */ 4059eb6f0de0SAdrian Chadd bf->bf_comp = ath_tx_aggr_comp; 4060eb6f0de0SAdrian Chadd 4061eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_tid == IEEE80211_NONQOS_TID) 4062eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: TID=16?\n", __func__); 4063eb6f0de0SAdrian Chadd 4064eb6f0de0SAdrian Chadd /* Punt to txq */ 4065eb6f0de0SAdrian Chadd ath_tx_handoff(sc, txq, bf); 4066eb6f0de0SAdrian Chadd 4067eb6f0de0SAdrian Chadd /* Track outstanding buffer count to hardware */ 4068eb6f0de0SAdrian Chadd /* aggregates are "one" buffer */ 4069eb6f0de0SAdrian Chadd tid->hwq_depth++; 4070eb6f0de0SAdrian Chadd 4071eb6f0de0SAdrian Chadd /* 4072eb6f0de0SAdrian Chadd * Break out if ath_tx_form_aggr() indicated 4073eb6f0de0SAdrian Chadd * there can't be any further progress (eg BAW is full.) 4074eb6f0de0SAdrian Chadd * Checking for an empty txq is done above. 4075eb6f0de0SAdrian Chadd * 4076eb6f0de0SAdrian Chadd * XXX locking on txq here? 4077eb6f0de0SAdrian Chadd */ 4078eb6f0de0SAdrian Chadd if (txq->axq_aggr_depth >= sc->sc_hwq_limit || 4079eb6f0de0SAdrian Chadd status == ATH_AGGR_BAW_CLOSED) 4080eb6f0de0SAdrian Chadd break; 4081eb6f0de0SAdrian Chadd } 4082eb6f0de0SAdrian Chadd } 4083eb6f0de0SAdrian Chadd 4084eb6f0de0SAdrian Chadd /* 4085eb6f0de0SAdrian Chadd * Schedule some packets from the given node/TID to the hardware. 4086eb6f0de0SAdrian Chadd */ 4087eb6f0de0SAdrian Chadd void 4088eb6f0de0SAdrian Chadd ath_tx_tid_hw_queue_norm(struct ath_softc *sc, struct ath_node *an, 4089eb6f0de0SAdrian Chadd struct ath_tid *tid) 4090eb6f0de0SAdrian Chadd { 4091eb6f0de0SAdrian Chadd struct ath_buf *bf; 4092eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 4093eb6f0de0SAdrian Chadd struct ieee80211_node *ni = &an->an_node; 4094eb6f0de0SAdrian Chadd 4095eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: node %p: TID %d: called\n", 4096eb6f0de0SAdrian Chadd __func__, an, tid->tid); 4097eb6f0de0SAdrian Chadd 4098eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 4099eb6f0de0SAdrian Chadd 4100eb6f0de0SAdrian Chadd /* Check - is AMPDU pending or running? then print out something */ 4101eb6f0de0SAdrian Chadd if (ath_tx_ampdu_pending(sc, an, tid->tid)) 4102eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: tid=%d, ampdu pending?\n", 4103eb6f0de0SAdrian Chadd __func__, tid->tid); 4104eb6f0de0SAdrian Chadd if (ath_tx_ampdu_running(sc, an, tid->tid)) 4105eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: tid=%d, ampdu running?\n", 4106eb6f0de0SAdrian Chadd __func__, tid->tid); 4107eb6f0de0SAdrian Chadd 4108eb6f0de0SAdrian Chadd for (;;) { 4109eb6f0de0SAdrian Chadd 4110eb6f0de0SAdrian Chadd /* 4111eb6f0de0SAdrian Chadd * If the upper layers have paused the TID, don't 4112eb6f0de0SAdrian Chadd * queue any further packets. 4113eb6f0de0SAdrian Chadd */ 4114eb6f0de0SAdrian Chadd if (tid->paused) 4115eb6f0de0SAdrian Chadd break; 4116eb6f0de0SAdrian Chadd 4117eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&tid->axq_q); 4118eb6f0de0SAdrian Chadd if (bf == NULL) { 4119eb6f0de0SAdrian Chadd break; 4120eb6f0de0SAdrian Chadd } 4121eb6f0de0SAdrian Chadd 4122eb6f0de0SAdrian Chadd ATH_TXQ_REMOVE(tid, bf, bf_list); 4123eb6f0de0SAdrian Chadd 4124eb6f0de0SAdrian Chadd KASSERT(txq == bf->bf_state.bfs_txq, ("txqs not equal!\n")); 4125eb6f0de0SAdrian Chadd 4126eb6f0de0SAdrian Chadd /* Sanity check! */ 4127eb6f0de0SAdrian Chadd if (tid->tid != bf->bf_state.bfs_tid) { 4128eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: bfs_tid %d !=" 4129eb6f0de0SAdrian Chadd " tid %d\n", 4130eb6f0de0SAdrian Chadd __func__, bf->bf_state.bfs_tid, tid->tid); 4131eb6f0de0SAdrian Chadd } 4132eb6f0de0SAdrian Chadd /* Normal completion handler */ 4133eb6f0de0SAdrian Chadd bf->bf_comp = ath_tx_normal_comp; 4134eb6f0de0SAdrian Chadd 4135eb6f0de0SAdrian Chadd /* Program descriptors + rate control */ 4136eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 4137*e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 4138*e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 4139eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 4140*e2e4a2c2SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 4141eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 4142eb6f0de0SAdrian Chadd ath_tx_chaindesclist(sc, bf); 4143eb6f0de0SAdrian Chadd ath_tx_set_ratectrl(sc, ni, bf); 4144eb6f0de0SAdrian Chadd 4145eb6f0de0SAdrian Chadd /* Track outstanding buffer count to hardware */ 4146eb6f0de0SAdrian Chadd /* aggregates are "one" buffer */ 4147eb6f0de0SAdrian Chadd tid->hwq_depth++; 4148eb6f0de0SAdrian Chadd 4149eb6f0de0SAdrian Chadd /* Punt to hardware or software txq */ 4150eb6f0de0SAdrian Chadd ath_tx_handoff(sc, txq, bf); 4151eb6f0de0SAdrian Chadd } 4152eb6f0de0SAdrian Chadd } 4153eb6f0de0SAdrian Chadd 4154eb6f0de0SAdrian Chadd /* 4155eb6f0de0SAdrian Chadd * Schedule some packets to the given hardware queue. 4156eb6f0de0SAdrian Chadd * 4157eb6f0de0SAdrian Chadd * This function walks the list of TIDs (ie, ath_node TIDs 4158eb6f0de0SAdrian Chadd * with queued traffic) and attempts to schedule traffic 4159eb6f0de0SAdrian Chadd * from them. 4160eb6f0de0SAdrian Chadd * 4161eb6f0de0SAdrian Chadd * TID scheduling is implemented as a FIFO, with TIDs being 4162eb6f0de0SAdrian Chadd * added to the end of the queue after some frames have been 4163eb6f0de0SAdrian Chadd * scheduled. 4164eb6f0de0SAdrian Chadd */ 4165eb6f0de0SAdrian Chadd void 4166eb6f0de0SAdrian Chadd ath_txq_sched(struct ath_softc *sc, struct ath_txq *txq) 4167eb6f0de0SAdrian Chadd { 4168eb6f0de0SAdrian Chadd struct ath_tid *tid, *next, *last; 4169eb6f0de0SAdrian Chadd 4170eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 4171eb6f0de0SAdrian Chadd 4172eb6f0de0SAdrian Chadd /* 4173eb6f0de0SAdrian Chadd * Don't schedule if the hardware queue is busy. 4174eb6f0de0SAdrian Chadd * This (hopefully) gives some more time to aggregate 4175eb6f0de0SAdrian Chadd * some packets in the aggregation queue. 4176eb6f0de0SAdrian Chadd */ 4177eb6f0de0SAdrian Chadd if (txq->axq_aggr_depth >= sc->sc_hwq_limit) { 4178eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_sched_nopkt++; 4179eb6f0de0SAdrian Chadd return; 4180eb6f0de0SAdrian Chadd } 4181eb6f0de0SAdrian Chadd 4182eb6f0de0SAdrian Chadd last = TAILQ_LAST(&txq->axq_tidq, axq_t_s); 4183eb6f0de0SAdrian Chadd 4184eb6f0de0SAdrian Chadd TAILQ_FOREACH_SAFE(tid, &txq->axq_tidq, axq_qelem, next) { 4185eb6f0de0SAdrian Chadd /* 4186eb6f0de0SAdrian Chadd * Suspend paused queues here; they'll be resumed 4187eb6f0de0SAdrian Chadd * once the addba completes or times out. 4188eb6f0de0SAdrian Chadd */ 4189eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: tid=%d, paused=%d\n", 4190eb6f0de0SAdrian Chadd __func__, tid->tid, tid->paused); 4191eb6f0de0SAdrian Chadd ath_tx_tid_unsched(sc, tid); 4192eb6f0de0SAdrian Chadd if (tid->paused) { 4193eb6f0de0SAdrian Chadd continue; 4194eb6f0de0SAdrian Chadd } 4195eb6f0de0SAdrian Chadd if (ath_tx_ampdu_running(sc, tid->an, tid->tid)) 4196eb6f0de0SAdrian Chadd ath_tx_tid_hw_queue_aggr(sc, tid->an, tid); 4197eb6f0de0SAdrian Chadd else 4198eb6f0de0SAdrian Chadd ath_tx_tid_hw_queue_norm(sc, tid->an, tid); 4199eb6f0de0SAdrian Chadd 4200eb6f0de0SAdrian Chadd /* Not empty? Re-schedule */ 4201eb6f0de0SAdrian Chadd if (tid->axq_depth != 0) 4202eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, tid); 4203eb6f0de0SAdrian Chadd 4204eb6f0de0SAdrian Chadd /* Give the software queue time to aggregate more packets */ 4205eb6f0de0SAdrian Chadd if (txq->axq_aggr_depth >= sc->sc_hwq_limit) { 4206eb6f0de0SAdrian Chadd break; 4207eb6f0de0SAdrian Chadd } 4208eb6f0de0SAdrian Chadd 4209eb6f0de0SAdrian Chadd /* 4210eb6f0de0SAdrian Chadd * If this was the last entry on the original list, stop. 4211eb6f0de0SAdrian Chadd * Otherwise nodes that have been rescheduled onto the end 4212eb6f0de0SAdrian Chadd * of the TID FIFO list will just keep being rescheduled. 4213eb6f0de0SAdrian Chadd */ 4214eb6f0de0SAdrian Chadd if (tid == last) 4215eb6f0de0SAdrian Chadd break; 4216eb6f0de0SAdrian Chadd } 4217eb6f0de0SAdrian Chadd } 4218eb6f0de0SAdrian Chadd 4219eb6f0de0SAdrian Chadd /* 4220eb6f0de0SAdrian Chadd * TX addba handling 4221eb6f0de0SAdrian Chadd */ 4222eb6f0de0SAdrian Chadd 4223eb6f0de0SAdrian Chadd /* 4224eb6f0de0SAdrian Chadd * Return net80211 TID struct pointer, or NULL for none 4225eb6f0de0SAdrian Chadd */ 4226eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu * 4227eb6f0de0SAdrian Chadd ath_tx_get_tx_tid(struct ath_node *an, int tid) 4228eb6f0de0SAdrian Chadd { 4229eb6f0de0SAdrian Chadd struct ieee80211_node *ni = &an->an_node; 4230eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 4231eb6f0de0SAdrian Chadd int ac; 4232eb6f0de0SAdrian Chadd 4233eb6f0de0SAdrian Chadd if (tid == IEEE80211_NONQOS_TID) 4234eb6f0de0SAdrian Chadd return NULL; 4235eb6f0de0SAdrian Chadd 4236eb6f0de0SAdrian Chadd ac = TID_TO_WME_AC(tid); 4237eb6f0de0SAdrian Chadd 4238eb6f0de0SAdrian Chadd tap = &ni->ni_tx_ampdu[ac]; 4239eb6f0de0SAdrian Chadd return tap; 4240eb6f0de0SAdrian Chadd } 4241eb6f0de0SAdrian Chadd 4242eb6f0de0SAdrian Chadd /* 4243eb6f0de0SAdrian Chadd * Is AMPDU-TX running? 4244eb6f0de0SAdrian Chadd */ 4245eb6f0de0SAdrian Chadd static int 4246eb6f0de0SAdrian Chadd ath_tx_ampdu_running(struct ath_softc *sc, struct ath_node *an, int tid) 4247eb6f0de0SAdrian Chadd { 4248eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 4249eb6f0de0SAdrian Chadd 4250eb6f0de0SAdrian Chadd if (tid == IEEE80211_NONQOS_TID) 4251eb6f0de0SAdrian Chadd return 0; 4252eb6f0de0SAdrian Chadd 4253eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 4254eb6f0de0SAdrian Chadd if (tap == NULL) 4255eb6f0de0SAdrian Chadd return 0; /* Not valid; default to not running */ 4256eb6f0de0SAdrian Chadd 4257eb6f0de0SAdrian Chadd return !! (tap->txa_flags & IEEE80211_AGGR_RUNNING); 4258eb6f0de0SAdrian Chadd } 4259eb6f0de0SAdrian Chadd 4260eb6f0de0SAdrian Chadd /* 4261eb6f0de0SAdrian Chadd * Is AMPDU-TX negotiation pending? 4262eb6f0de0SAdrian Chadd */ 4263eb6f0de0SAdrian Chadd static int 4264eb6f0de0SAdrian Chadd ath_tx_ampdu_pending(struct ath_softc *sc, struct ath_node *an, int tid) 4265eb6f0de0SAdrian Chadd { 4266eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 4267eb6f0de0SAdrian Chadd 4268eb6f0de0SAdrian Chadd if (tid == IEEE80211_NONQOS_TID) 4269eb6f0de0SAdrian Chadd return 0; 4270eb6f0de0SAdrian Chadd 4271eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 4272eb6f0de0SAdrian Chadd if (tap == NULL) 4273eb6f0de0SAdrian Chadd return 0; /* Not valid; default to not pending */ 4274eb6f0de0SAdrian Chadd 4275eb6f0de0SAdrian Chadd return !! (tap->txa_flags & IEEE80211_AGGR_XCHGPEND); 4276eb6f0de0SAdrian Chadd } 4277eb6f0de0SAdrian Chadd 4278eb6f0de0SAdrian Chadd /* 4279eb6f0de0SAdrian Chadd * Is AMPDU-TX pending for the given TID? 4280eb6f0de0SAdrian Chadd */ 4281eb6f0de0SAdrian Chadd 4282eb6f0de0SAdrian Chadd 4283eb6f0de0SAdrian Chadd /* 4284eb6f0de0SAdrian Chadd * Method to handle sending an ADDBA request. 4285eb6f0de0SAdrian Chadd * 4286eb6f0de0SAdrian Chadd * We tap this so the relevant flags can be set to pause the TID 4287eb6f0de0SAdrian Chadd * whilst waiting for the response. 4288eb6f0de0SAdrian Chadd * 4289eb6f0de0SAdrian Chadd * XXX there's no timeout handler we can override? 4290eb6f0de0SAdrian Chadd */ 4291eb6f0de0SAdrian Chadd int 4292eb6f0de0SAdrian Chadd ath_addba_request(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap, 4293eb6f0de0SAdrian Chadd int dialogtoken, int baparamset, int batimeout) 4294eb6f0de0SAdrian Chadd { 4295eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 4296eb6f0de0SAdrian Chadd int tid = WME_AC_TO_TID(tap->txa_ac); 4297eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 4298eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 4299eb6f0de0SAdrian Chadd 4300eb6f0de0SAdrian Chadd /* 4301eb6f0de0SAdrian Chadd * XXX danger Will Robinson! 4302eb6f0de0SAdrian Chadd * 4303eb6f0de0SAdrian Chadd * Although the taskqueue may be running and scheduling some more 4304eb6f0de0SAdrian Chadd * packets, these should all be _before_ the addba sequence number. 4305eb6f0de0SAdrian Chadd * However, net80211 will keep self-assigning sequence numbers 4306eb6f0de0SAdrian Chadd * until addba has been negotiated. 4307eb6f0de0SAdrian Chadd * 4308eb6f0de0SAdrian Chadd * In the past, these packets would be "paused" (which still works 4309eb6f0de0SAdrian Chadd * fine, as they're being scheduled to the driver in the same 4310eb6f0de0SAdrian Chadd * serialised method which is calling the addba request routine) 4311eb6f0de0SAdrian Chadd * and when the aggregation session begins, they'll be dequeued 4312eb6f0de0SAdrian Chadd * as aggregate packets and added to the BAW. However, now there's 4313eb6f0de0SAdrian Chadd * a "bf->bf_state.bfs_dobaw" flag, and this isn't set for these 4314eb6f0de0SAdrian Chadd * packets. Thus they never get included in the BAW tracking and 4315eb6f0de0SAdrian Chadd * this can cause the initial burst of packets after the addba 4316eb6f0de0SAdrian Chadd * negotiation to "hang", as they quickly fall outside the BAW. 4317eb6f0de0SAdrian Chadd * 4318eb6f0de0SAdrian Chadd * The "eventual" solution should be to tag these packets with 4319eb6f0de0SAdrian Chadd * dobaw. Although net80211 has given us a sequence number, 4320eb6f0de0SAdrian Chadd * it'll be "after" the left edge of the BAW and thus it'll 4321eb6f0de0SAdrian Chadd * fall within it. 4322eb6f0de0SAdrian Chadd */ 432388b3d483SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->tid]); 4324eb6f0de0SAdrian Chadd ath_tx_tid_pause(sc, atid); 432588b3d483SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->tid]); 4326eb6f0de0SAdrian Chadd 4327eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 4328eb6f0de0SAdrian Chadd "%s: called; dialogtoken=%d, baparamset=%d, batimeout=%d\n", 4329eb6f0de0SAdrian Chadd __func__, dialogtoken, baparamset, batimeout); 4330eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 4331eb6f0de0SAdrian Chadd "%s: txa_start=%d, ni_txseqs=%d\n", 4332eb6f0de0SAdrian Chadd __func__, tap->txa_start, ni->ni_txseqs[tid]); 4333eb6f0de0SAdrian Chadd 4334eb6f0de0SAdrian Chadd return sc->sc_addba_request(ni, tap, dialogtoken, baparamset, 4335eb6f0de0SAdrian Chadd batimeout); 4336eb6f0de0SAdrian Chadd } 4337eb6f0de0SAdrian Chadd 4338eb6f0de0SAdrian Chadd /* 4339eb6f0de0SAdrian Chadd * Handle an ADDBA response. 4340eb6f0de0SAdrian Chadd * 4341eb6f0de0SAdrian Chadd * We unpause the queue so TX'ing can resume. 4342eb6f0de0SAdrian Chadd * 4343eb6f0de0SAdrian Chadd * Any packets TX'ed from this point should be "aggregate" (whether 4344eb6f0de0SAdrian Chadd * aggregate or not) so the BAW is updated. 4345eb6f0de0SAdrian Chadd * 4346eb6f0de0SAdrian Chadd * Note! net80211 keeps self-assigning sequence numbers until 4347eb6f0de0SAdrian Chadd * ampdu is negotiated. This means the initially-negotiated BAW left 4348eb6f0de0SAdrian Chadd * edge won't match the ni->ni_txseq. 4349eb6f0de0SAdrian Chadd * 4350eb6f0de0SAdrian Chadd * So, being very dirty, the BAW left edge is "slid" here to match 4351eb6f0de0SAdrian Chadd * ni->ni_txseq. 4352eb6f0de0SAdrian Chadd * 4353eb6f0de0SAdrian Chadd * What likely SHOULD happen is that all packets subsequent to the 4354eb6f0de0SAdrian Chadd * addba request should be tagged as aggregate and queued as non-aggregate 4355eb6f0de0SAdrian Chadd * frames; thus updating the BAW. For now though, I'll just slide the 4356eb6f0de0SAdrian Chadd * window. 4357eb6f0de0SAdrian Chadd */ 4358eb6f0de0SAdrian Chadd int 4359eb6f0de0SAdrian Chadd ath_addba_response(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap, 4360eb6f0de0SAdrian Chadd int status, int code, int batimeout) 4361eb6f0de0SAdrian Chadd { 4362eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 4363eb6f0de0SAdrian Chadd int tid = WME_AC_TO_TID(tap->txa_ac); 4364eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 4365eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 4366eb6f0de0SAdrian Chadd int r; 4367eb6f0de0SAdrian Chadd 4368eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 4369eb6f0de0SAdrian Chadd "%s: called; status=%d, code=%d, batimeout=%d\n", __func__, 4370eb6f0de0SAdrian Chadd status, code, batimeout); 4371eb6f0de0SAdrian Chadd 4372eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 4373eb6f0de0SAdrian Chadd "%s: txa_start=%d, ni_txseqs=%d\n", 4374eb6f0de0SAdrian Chadd __func__, tap->txa_start, ni->ni_txseqs[tid]); 4375eb6f0de0SAdrian Chadd 4376eb6f0de0SAdrian Chadd /* 4377eb6f0de0SAdrian Chadd * Call this first, so the interface flags get updated 4378eb6f0de0SAdrian Chadd * before the TID is unpaused. Otherwise a race condition 4379eb6f0de0SAdrian Chadd * exists where the unpaused TID still doesn't yet have 4380eb6f0de0SAdrian Chadd * IEEE80211_AGGR_RUNNING set. 4381eb6f0de0SAdrian Chadd */ 4382eb6f0de0SAdrian Chadd r = sc->sc_addba_response(ni, tap, status, code, batimeout); 4383eb6f0de0SAdrian Chadd 4384eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 4385eb6f0de0SAdrian Chadd /* 4386eb6f0de0SAdrian Chadd * XXX dirty! 4387eb6f0de0SAdrian Chadd * Slide the BAW left edge to wherever net80211 left it for us. 4388eb6f0de0SAdrian Chadd * Read above for more information. 4389eb6f0de0SAdrian Chadd */ 4390eb6f0de0SAdrian Chadd tap->txa_start = ni->ni_txseqs[tid]; 4391eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 4392eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4393eb6f0de0SAdrian Chadd return r; 4394eb6f0de0SAdrian Chadd } 4395eb6f0de0SAdrian Chadd 4396eb6f0de0SAdrian Chadd 4397eb6f0de0SAdrian Chadd /* 4398eb6f0de0SAdrian Chadd * Stop ADDBA on a queue. 4399eb6f0de0SAdrian Chadd */ 4400eb6f0de0SAdrian Chadd void 4401eb6f0de0SAdrian Chadd ath_addba_stop(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap) 4402eb6f0de0SAdrian Chadd { 4403eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 4404eb6f0de0SAdrian Chadd int tid = WME_AC_TO_TID(tap->txa_ac); 4405eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 4406eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 4407eb6f0de0SAdrian Chadd 4408eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: called\n", __func__); 4409eb6f0de0SAdrian Chadd 4410eb6f0de0SAdrian Chadd /* Pause TID traffic early, so there aren't any races */ 441188b3d483SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->tid]); 4412eb6f0de0SAdrian Chadd ath_tx_tid_pause(sc, atid); 441388b3d483SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->tid]); 4414eb6f0de0SAdrian Chadd 4415eb6f0de0SAdrian Chadd /* There's no need to hold the TXQ lock here */ 4416eb6f0de0SAdrian Chadd sc->sc_addba_stop(ni, tap); 4417eb6f0de0SAdrian Chadd 4418eb6f0de0SAdrian Chadd /* 4419eb6f0de0SAdrian Chadd * ath_tx_cleanup will resume the TID if possible, otherwise 4420eb6f0de0SAdrian Chadd * it'll set the cleanup flag, and it'll be unpaused once 4421eb6f0de0SAdrian Chadd * things have been cleaned up. 4422eb6f0de0SAdrian Chadd */ 4423eb6f0de0SAdrian Chadd ath_tx_cleanup(sc, an, tid); 4424eb6f0de0SAdrian Chadd } 4425eb6f0de0SAdrian Chadd 4426eb6f0de0SAdrian Chadd /* 4427eb6f0de0SAdrian Chadd * Note: net80211 bar_timeout() doesn't call this function on BAR failure; 4428eb6f0de0SAdrian Chadd * it simply tears down the aggregation session. Ew. 4429eb6f0de0SAdrian Chadd * 4430eb6f0de0SAdrian Chadd * It however will call ieee80211_ampdu_stop() which will call 4431eb6f0de0SAdrian Chadd * ic->ic_addba_stop(). 4432eb6f0de0SAdrian Chadd * 4433eb6f0de0SAdrian Chadd * XXX This uses a hard-coded max BAR count value; the whole 4434eb6f0de0SAdrian Chadd * XXX BAR TX success or failure should be better handled! 4435eb6f0de0SAdrian Chadd */ 4436eb6f0de0SAdrian Chadd void 4437eb6f0de0SAdrian Chadd ath_bar_response(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap, 4438eb6f0de0SAdrian Chadd int status) 4439eb6f0de0SAdrian Chadd { 4440eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 4441eb6f0de0SAdrian Chadd int tid = WME_AC_TO_TID(tap->txa_ac); 4442eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 4443eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 4444eb6f0de0SAdrian Chadd int attempts = tap->txa_attempts; 4445eb6f0de0SAdrian Chadd 4446eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 4447eb6f0de0SAdrian Chadd "%s: called; status=%d\n", __func__, status); 4448eb6f0de0SAdrian Chadd 4449eb6f0de0SAdrian Chadd /* Note: This may update the BAW details */ 4450eb6f0de0SAdrian Chadd sc->sc_bar_response(ni, tap, status); 4451eb6f0de0SAdrian Chadd 4452eb6f0de0SAdrian Chadd /* Unpause the TID */ 4453eb6f0de0SAdrian Chadd /* 4454eb6f0de0SAdrian Chadd * XXX if this is attempt=50, the TID will be downgraded 4455eb6f0de0SAdrian Chadd * XXX to a non-aggregate session. So we must unpause the 4456eb6f0de0SAdrian Chadd * XXX TID here or it'll never be done. 4457eb6f0de0SAdrian Chadd */ 4458eb6f0de0SAdrian Chadd if (status == 0 || attempts == 50) { 4459eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 446088b3d483SAdrian Chadd ath_tx_tid_bar_unsuspend(sc, atid); 4461eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4462eb6f0de0SAdrian Chadd } 4463eb6f0de0SAdrian Chadd } 4464eb6f0de0SAdrian Chadd 4465eb6f0de0SAdrian Chadd /* 4466eb6f0de0SAdrian Chadd * This is called whenever the pending ADDBA request times out. 4467eb6f0de0SAdrian Chadd * Unpause and reschedule the TID. 4468eb6f0de0SAdrian Chadd */ 4469eb6f0de0SAdrian Chadd void 4470eb6f0de0SAdrian Chadd ath_addba_response_timeout(struct ieee80211_node *ni, 4471eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap) 4472eb6f0de0SAdrian Chadd { 4473eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 4474eb6f0de0SAdrian Chadd int tid = WME_AC_TO_TID(tap->txa_ac); 4475eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 4476eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 4477eb6f0de0SAdrian Chadd 4478eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 4479eb6f0de0SAdrian Chadd "%s: called; resuming\n", __func__); 4480eb6f0de0SAdrian Chadd 4481eb6f0de0SAdrian Chadd /* Note: This updates the aggregate state to (again) pending */ 4482eb6f0de0SAdrian Chadd sc->sc_addba_response_timeout(ni, tap); 4483eb6f0de0SAdrian Chadd 4484eb6f0de0SAdrian Chadd /* Unpause the TID; which reschedules it */ 4485eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 4486eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 4487eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4488eb6f0de0SAdrian Chadd } 4489