1b8e788a5SAdrian Chadd /*- 2b8e788a5SAdrian Chadd * Copyright (c) 2002-2009 Sam Leffler, Errno Consulting 3b8e788a5SAdrian Chadd * All rights reserved. 4b8e788a5SAdrian Chadd * 5b8e788a5SAdrian Chadd * Redistribution and use in source and binary forms, with or without 6b8e788a5SAdrian Chadd * modification, are permitted provided that the following conditions 7b8e788a5SAdrian Chadd * are met: 8b8e788a5SAdrian Chadd * 1. Redistributions of source code must retain the above copyright 9b8e788a5SAdrian Chadd * notice, this list of conditions and the following disclaimer, 10b8e788a5SAdrian Chadd * without modification. 11b8e788a5SAdrian Chadd * 2. Redistributions in binary form must reproduce at minimum a disclaimer 12b8e788a5SAdrian Chadd * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any 13b8e788a5SAdrian Chadd * redistribution must be conditioned upon including a substantially 14b8e788a5SAdrian Chadd * similar Disclaimer requirement for further binary redistribution. 15b8e788a5SAdrian Chadd * 16b8e788a5SAdrian Chadd * NO WARRANTY 17b8e788a5SAdrian Chadd * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 18b8e788a5SAdrian Chadd * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 19b8e788a5SAdrian Chadd * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY 20b8e788a5SAdrian Chadd * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL 21b8e788a5SAdrian Chadd * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, 22b8e788a5SAdrian Chadd * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 23b8e788a5SAdrian Chadd * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 24b8e788a5SAdrian Chadd * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER 25b8e788a5SAdrian Chadd * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 26b8e788a5SAdrian Chadd * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 27b8e788a5SAdrian Chadd * THE POSSIBILITY OF SUCH DAMAGES. 28b8e788a5SAdrian Chadd */ 29b8e788a5SAdrian Chadd 30b8e788a5SAdrian Chadd #include <sys/cdefs.h> 31b8e788a5SAdrian Chadd __FBSDID("$FreeBSD$"); 32b8e788a5SAdrian Chadd 33b8e788a5SAdrian Chadd /* 34b8e788a5SAdrian Chadd * Driver for the Atheros Wireless LAN controller. 35b8e788a5SAdrian Chadd * 36b8e788a5SAdrian Chadd * This software is derived from work of Atsushi Onoe; his contribution 37b8e788a5SAdrian Chadd * is greatly appreciated. 38b8e788a5SAdrian Chadd */ 39b8e788a5SAdrian Chadd 40b8e788a5SAdrian Chadd #include "opt_inet.h" 41b8e788a5SAdrian Chadd #include "opt_ath.h" 42b8e788a5SAdrian Chadd #include "opt_wlan.h" 43b8e788a5SAdrian Chadd 44b8e788a5SAdrian Chadd #include <sys/param.h> 45b8e788a5SAdrian Chadd #include <sys/systm.h> 46b8e788a5SAdrian Chadd #include <sys/sysctl.h> 47b8e788a5SAdrian Chadd #include <sys/mbuf.h> 48b8e788a5SAdrian Chadd #include <sys/malloc.h> 49b8e788a5SAdrian Chadd #include <sys/lock.h> 50b8e788a5SAdrian Chadd #include <sys/mutex.h> 51b8e788a5SAdrian Chadd #include <sys/kernel.h> 52b8e788a5SAdrian Chadd #include <sys/socket.h> 53b8e788a5SAdrian Chadd #include <sys/sockio.h> 54b8e788a5SAdrian Chadd #include <sys/errno.h> 55b8e788a5SAdrian Chadd #include <sys/callout.h> 56b8e788a5SAdrian Chadd #include <sys/bus.h> 57b8e788a5SAdrian Chadd #include <sys/endian.h> 58b8e788a5SAdrian Chadd #include <sys/kthread.h> 59b8e788a5SAdrian Chadd #include <sys/taskqueue.h> 60b8e788a5SAdrian Chadd #include <sys/priv.h> 61b8e788a5SAdrian Chadd 62b8e788a5SAdrian Chadd #include <machine/bus.h> 63b8e788a5SAdrian Chadd 64b8e788a5SAdrian Chadd #include <net/if.h> 65b8e788a5SAdrian Chadd #include <net/if_dl.h> 66b8e788a5SAdrian Chadd #include <net/if_media.h> 67b8e788a5SAdrian Chadd #include <net/if_types.h> 68b8e788a5SAdrian Chadd #include <net/if_arp.h> 69b8e788a5SAdrian Chadd #include <net/ethernet.h> 70b8e788a5SAdrian Chadd #include <net/if_llc.h> 71b8e788a5SAdrian Chadd 72b8e788a5SAdrian Chadd #include <net80211/ieee80211_var.h> 73b8e788a5SAdrian Chadd #include <net80211/ieee80211_regdomain.h> 74b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_SUPERG 75b8e788a5SAdrian Chadd #include <net80211/ieee80211_superg.h> 76b8e788a5SAdrian Chadd #endif 77b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA 78b8e788a5SAdrian Chadd #include <net80211/ieee80211_tdma.h> 79b8e788a5SAdrian Chadd #endif 80eb6f0de0SAdrian Chadd #include <net80211/ieee80211_ht.h> 81b8e788a5SAdrian Chadd 82b8e788a5SAdrian Chadd #include <net/bpf.h> 83b8e788a5SAdrian Chadd 84b8e788a5SAdrian Chadd #ifdef INET 85b8e788a5SAdrian Chadd #include <netinet/in.h> 86b8e788a5SAdrian Chadd #include <netinet/if_ether.h> 87b8e788a5SAdrian Chadd #endif 88b8e788a5SAdrian Chadd 89b8e788a5SAdrian Chadd #include <dev/ath/if_athvar.h> 90b8e788a5SAdrian Chadd #include <dev/ath/ath_hal/ah_devid.h> /* XXX for softled */ 91b8e788a5SAdrian Chadd #include <dev/ath/ath_hal/ah_diagcodes.h> 92b8e788a5SAdrian Chadd 93b8e788a5SAdrian Chadd #include <dev/ath/if_ath_debug.h> 94b8e788a5SAdrian Chadd 95b8e788a5SAdrian Chadd #ifdef ATH_TX99_DIAG 96b8e788a5SAdrian Chadd #include <dev/ath/ath_tx99/ath_tx99.h> 97b8e788a5SAdrian Chadd #endif 98b8e788a5SAdrian Chadd 99b8e788a5SAdrian Chadd #include <dev/ath/if_ath_misc.h> 100b8e788a5SAdrian Chadd #include <dev/ath/if_ath_tx.h> 101c1782ce0SAdrian Chadd #include <dev/ath/if_ath_tx_ht.h> 102b8e788a5SAdrian Chadd 10381a82688SAdrian Chadd /* 104eb6f0de0SAdrian Chadd * How many retries to perform in software 105eb6f0de0SAdrian Chadd */ 106eb6f0de0SAdrian Chadd #define SWMAX_RETRIES 10 107eb6f0de0SAdrian Chadd 108eb6f0de0SAdrian Chadd static int ath_tx_ampdu_pending(struct ath_softc *sc, struct ath_node *an, 109eb6f0de0SAdrian Chadd int tid); 110eb6f0de0SAdrian Chadd static int ath_tx_ampdu_running(struct ath_softc *sc, struct ath_node *an, 111eb6f0de0SAdrian Chadd int tid); 112a108d2d6SAdrian Chadd static ieee80211_seq ath_tx_tid_seqno_assign(struct ath_softc *sc, 113a108d2d6SAdrian Chadd struct ieee80211_node *ni, struct ath_buf *bf, struct mbuf *m0); 114eb6f0de0SAdrian Chadd static int ath_tx_action_frame_override_queue(struct ath_softc *sc, 115eb6f0de0SAdrian Chadd struct ieee80211_node *ni, struct mbuf *m0, int *tid); 116eb6f0de0SAdrian Chadd 117eb6f0de0SAdrian Chadd /* 11881a82688SAdrian Chadd * Whether to use the 11n rate scenario functions or not 11981a82688SAdrian Chadd */ 12081a82688SAdrian Chadd static inline int 12181a82688SAdrian Chadd ath_tx_is_11n(struct ath_softc *sc) 12281a82688SAdrian Chadd { 12381a82688SAdrian Chadd return (sc->sc_ah->ah_magic == 0x20065416); 12481a82688SAdrian Chadd } 12581a82688SAdrian Chadd 126eb6f0de0SAdrian Chadd /* 127eb6f0de0SAdrian Chadd * Obtain the current TID from the given frame. 128eb6f0de0SAdrian Chadd * 129eb6f0de0SAdrian Chadd * Non-QoS frames need to go into TID 16 (IEEE80211_NONQOS_TID.) 130eb6f0de0SAdrian Chadd * This has implications for which AC/priority the packet is placed 131eb6f0de0SAdrian Chadd * in. 132eb6f0de0SAdrian Chadd */ 133eb6f0de0SAdrian Chadd static int 134eb6f0de0SAdrian Chadd ath_tx_gettid(struct ath_softc *sc, const struct mbuf *m0) 135eb6f0de0SAdrian Chadd { 136eb6f0de0SAdrian Chadd const struct ieee80211_frame *wh; 137eb6f0de0SAdrian Chadd int pri = M_WME_GETAC(m0); 138eb6f0de0SAdrian Chadd 139eb6f0de0SAdrian Chadd wh = mtod(m0, const struct ieee80211_frame *); 140eb6f0de0SAdrian Chadd if (! IEEE80211_QOS_HAS_SEQ(wh)) 141eb6f0de0SAdrian Chadd return IEEE80211_NONQOS_TID; 142eb6f0de0SAdrian Chadd else 143eb6f0de0SAdrian Chadd return WME_AC_TO_TID(pri); 144eb6f0de0SAdrian Chadd } 145eb6f0de0SAdrian Chadd 146eb6f0de0SAdrian Chadd /* 147eb6f0de0SAdrian Chadd * Determine what the correct AC queue for the given frame 148eb6f0de0SAdrian Chadd * should be. 149eb6f0de0SAdrian Chadd * 150eb6f0de0SAdrian Chadd * This code assumes that the TIDs map consistently to 151eb6f0de0SAdrian Chadd * the underlying hardware (or software) ath_txq. 152eb6f0de0SAdrian Chadd * Since the sender may try to set an AC which is 153eb6f0de0SAdrian Chadd * arbitrary, non-QoS TIDs may end up being put on 154eb6f0de0SAdrian Chadd * completely different ACs. There's no way to put a 155eb6f0de0SAdrian Chadd * TID into multiple ath_txq's for scheduling, so 156eb6f0de0SAdrian Chadd * for now we override the AC/TXQ selection and set 157eb6f0de0SAdrian Chadd * non-QOS TID frames into the BE queue. 158eb6f0de0SAdrian Chadd * 159eb6f0de0SAdrian Chadd * This may be completely incorrect - specifically, 160eb6f0de0SAdrian Chadd * some management frames may end up out of order 161eb6f0de0SAdrian Chadd * compared to the QoS traffic they're controlling. 162eb6f0de0SAdrian Chadd * I'll look into this later. 163eb6f0de0SAdrian Chadd */ 164eb6f0de0SAdrian Chadd static int 165eb6f0de0SAdrian Chadd ath_tx_getac(struct ath_softc *sc, const struct mbuf *m0) 166eb6f0de0SAdrian Chadd { 167eb6f0de0SAdrian Chadd const struct ieee80211_frame *wh; 168eb6f0de0SAdrian Chadd int pri = M_WME_GETAC(m0); 169eb6f0de0SAdrian Chadd wh = mtod(m0, const struct ieee80211_frame *); 170eb6f0de0SAdrian Chadd if (IEEE80211_QOS_HAS_SEQ(wh)) 171eb6f0de0SAdrian Chadd return pri; 172eb6f0de0SAdrian Chadd 173eb6f0de0SAdrian Chadd return WME_AC_BE; 174eb6f0de0SAdrian Chadd } 175eb6f0de0SAdrian Chadd 176b8e788a5SAdrian Chadd void 177b8e788a5SAdrian Chadd ath_txfrag_cleanup(struct ath_softc *sc, 178b8e788a5SAdrian Chadd ath_bufhead *frags, struct ieee80211_node *ni) 179b8e788a5SAdrian Chadd { 180b8e788a5SAdrian Chadd struct ath_buf *bf, *next; 181b8e788a5SAdrian Chadd 182b8e788a5SAdrian Chadd ATH_TXBUF_LOCK_ASSERT(sc); 183b8e788a5SAdrian Chadd 1846b349e5aSAdrian Chadd TAILQ_FOREACH_SAFE(bf, frags, bf_list, next) { 185b8e788a5SAdrian Chadd /* NB: bf assumed clean */ 1866b349e5aSAdrian Chadd TAILQ_REMOVE(frags, bf, bf_list); 187e1a50456SAdrian Chadd ath_returnbuf_head(sc, bf); 188b8e788a5SAdrian Chadd ieee80211_node_decref(ni); 189b8e788a5SAdrian Chadd } 190b8e788a5SAdrian Chadd } 191b8e788a5SAdrian Chadd 192b8e788a5SAdrian Chadd /* 193b8e788a5SAdrian Chadd * Setup xmit of a fragmented frame. Allocate a buffer 194b8e788a5SAdrian Chadd * for each frag and bump the node reference count to 195b8e788a5SAdrian Chadd * reflect the held reference to be setup by ath_tx_start. 196b8e788a5SAdrian Chadd */ 197b8e788a5SAdrian Chadd int 198b8e788a5SAdrian Chadd ath_txfrag_setup(struct ath_softc *sc, ath_bufhead *frags, 199b8e788a5SAdrian Chadd struct mbuf *m0, struct ieee80211_node *ni) 200b8e788a5SAdrian Chadd { 201b8e788a5SAdrian Chadd struct mbuf *m; 202b8e788a5SAdrian Chadd struct ath_buf *bf; 203b8e788a5SAdrian Chadd 204b8e788a5SAdrian Chadd ATH_TXBUF_LOCK(sc); 205b8e788a5SAdrian Chadd for (m = m0->m_nextpkt; m != NULL; m = m->m_nextpkt) { 206af33d486SAdrian Chadd /* XXX non-management? */ 207af33d486SAdrian Chadd bf = _ath_getbuf_locked(sc, ATH_BUFTYPE_NORMAL); 208b8e788a5SAdrian Chadd if (bf == NULL) { /* out of buffers, cleanup */ 209b43facbfSAdrian Chadd device_printf(sc->sc_dev, "%s: no buffer?\n", 210b43facbfSAdrian Chadd __func__); 211b8e788a5SAdrian Chadd ath_txfrag_cleanup(sc, frags, ni); 212b8e788a5SAdrian Chadd break; 213b8e788a5SAdrian Chadd } 214b8e788a5SAdrian Chadd ieee80211_node_incref(ni); 2156b349e5aSAdrian Chadd TAILQ_INSERT_TAIL(frags, bf, bf_list); 216b8e788a5SAdrian Chadd } 217b8e788a5SAdrian Chadd ATH_TXBUF_UNLOCK(sc); 218b8e788a5SAdrian Chadd 2196b349e5aSAdrian Chadd return !TAILQ_EMPTY(frags); 220b8e788a5SAdrian Chadd } 221b8e788a5SAdrian Chadd 222b8e788a5SAdrian Chadd /* 223b8e788a5SAdrian Chadd * Reclaim mbuf resources. For fragmented frames we 224b8e788a5SAdrian Chadd * need to claim each frag chained with m_nextpkt. 225b8e788a5SAdrian Chadd */ 226b8e788a5SAdrian Chadd void 227b8e788a5SAdrian Chadd ath_freetx(struct mbuf *m) 228b8e788a5SAdrian Chadd { 229b8e788a5SAdrian Chadd struct mbuf *next; 230b8e788a5SAdrian Chadd 231b8e788a5SAdrian Chadd do { 232b8e788a5SAdrian Chadd next = m->m_nextpkt; 233b8e788a5SAdrian Chadd m->m_nextpkt = NULL; 234b8e788a5SAdrian Chadd m_freem(m); 235b8e788a5SAdrian Chadd } while ((m = next) != NULL); 236b8e788a5SAdrian Chadd } 237b8e788a5SAdrian Chadd 238b8e788a5SAdrian Chadd static int 239b8e788a5SAdrian Chadd ath_tx_dmasetup(struct ath_softc *sc, struct ath_buf *bf, struct mbuf *m0) 240b8e788a5SAdrian Chadd { 241b8e788a5SAdrian Chadd struct mbuf *m; 242b8e788a5SAdrian Chadd int error; 243b8e788a5SAdrian Chadd 244b8e788a5SAdrian Chadd /* 245b8e788a5SAdrian Chadd * Load the DMA map so any coalescing is done. This 246b8e788a5SAdrian Chadd * also calculates the number of descriptors we need. 247b8e788a5SAdrian Chadd */ 248b8e788a5SAdrian Chadd error = bus_dmamap_load_mbuf_sg(sc->sc_dmat, bf->bf_dmamap, m0, 249b8e788a5SAdrian Chadd bf->bf_segs, &bf->bf_nseg, 250b8e788a5SAdrian Chadd BUS_DMA_NOWAIT); 251b8e788a5SAdrian Chadd if (error == EFBIG) { 252b8e788a5SAdrian Chadd /* XXX packet requires too many descriptors */ 253b8e788a5SAdrian Chadd bf->bf_nseg = ATH_TXDESC+1; 254b8e788a5SAdrian Chadd } else if (error != 0) { 255b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_busdma++; 256b8e788a5SAdrian Chadd ath_freetx(m0); 257b8e788a5SAdrian Chadd return error; 258b8e788a5SAdrian Chadd } 259b8e788a5SAdrian Chadd /* 260b8e788a5SAdrian Chadd * Discard null packets and check for packets that 261b8e788a5SAdrian Chadd * require too many TX descriptors. We try to convert 262b8e788a5SAdrian Chadd * the latter to a cluster. 263b8e788a5SAdrian Chadd */ 264b8e788a5SAdrian Chadd if (bf->bf_nseg > ATH_TXDESC) { /* too many desc's, linearize */ 265b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_linear++; 266b8e788a5SAdrian Chadd m = m_collapse(m0, M_DONTWAIT, ATH_TXDESC); 267b8e788a5SAdrian Chadd if (m == NULL) { 268b8e788a5SAdrian Chadd ath_freetx(m0); 269b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_nombuf++; 270b8e788a5SAdrian Chadd return ENOMEM; 271b8e788a5SAdrian Chadd } 272b8e788a5SAdrian Chadd m0 = m; 273b8e788a5SAdrian Chadd error = bus_dmamap_load_mbuf_sg(sc->sc_dmat, bf->bf_dmamap, m0, 274b8e788a5SAdrian Chadd bf->bf_segs, &bf->bf_nseg, 275b8e788a5SAdrian Chadd BUS_DMA_NOWAIT); 276b8e788a5SAdrian Chadd if (error != 0) { 277b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_busdma++; 278b8e788a5SAdrian Chadd ath_freetx(m0); 279b8e788a5SAdrian Chadd return error; 280b8e788a5SAdrian Chadd } 281b8e788a5SAdrian Chadd KASSERT(bf->bf_nseg <= ATH_TXDESC, 282b8e788a5SAdrian Chadd ("too many segments after defrag; nseg %u", bf->bf_nseg)); 283b8e788a5SAdrian Chadd } else if (bf->bf_nseg == 0) { /* null packet, discard */ 284b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_nodata++; 285b8e788a5SAdrian Chadd ath_freetx(m0); 286b8e788a5SAdrian Chadd return EIO; 287b8e788a5SAdrian Chadd } 288b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, "%s: m %p len %u\n", 289b8e788a5SAdrian Chadd __func__, m0, m0->m_pkthdr.len); 290b8e788a5SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_PREWRITE); 291b8e788a5SAdrian Chadd bf->bf_m = m0; 292b8e788a5SAdrian Chadd 293b8e788a5SAdrian Chadd return 0; 294b8e788a5SAdrian Chadd } 295b8e788a5SAdrian Chadd 2966edf1dc7SAdrian Chadd /* 2976edf1dc7SAdrian Chadd * Chain together segments+descriptors for a non-11n frame. 2986edf1dc7SAdrian Chadd */ 299b8e788a5SAdrian Chadd static void 300eb6f0de0SAdrian Chadd ath_tx_chaindesclist(struct ath_softc *sc, struct ath_buf *bf) 301b8e788a5SAdrian Chadd { 302b8e788a5SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 303b8e788a5SAdrian Chadd struct ath_desc *ds, *ds0; 304b8e788a5SAdrian Chadd int i; 3053d9b1596SAdrian Chadd /* 3063d9b1596SAdrian Chadd * XXX There's txdma and txdma_mgmt; the descriptor 3073d9b1596SAdrian Chadd * sizes must match. 3083d9b1596SAdrian Chadd */ 3093d9b1596SAdrian Chadd struct ath_descdma *dd = &sc->sc_txdma; 310b8e788a5SAdrian Chadd 311b8e788a5SAdrian Chadd /* 312b8e788a5SAdrian Chadd * Fillin the remainder of the descriptor info. 313b8e788a5SAdrian Chadd */ 314b8e788a5SAdrian Chadd ds0 = ds = bf->bf_desc; 315b8e788a5SAdrian Chadd for (i = 0; i < bf->bf_nseg; i++, ds++) { 316b8e788a5SAdrian Chadd ds->ds_data = bf->bf_segs[i].ds_addr; 317b8e788a5SAdrian Chadd if (i == bf->bf_nseg - 1) 318bb069955SAdrian Chadd ath_hal_settxdesclink(ah, ds, 0); 319b8e788a5SAdrian Chadd else 320bb069955SAdrian Chadd ath_hal_settxdesclink(ah, ds, 3213d9b1596SAdrian Chadd bf->bf_daddr + dd->dd_descsize * (i + 1)); 322b8e788a5SAdrian Chadd ath_hal_filltxdesc(ah, ds 323b8e788a5SAdrian Chadd , bf->bf_segs[i].ds_len /* segment length */ 324b8e788a5SAdrian Chadd , i == 0 /* first segment */ 325b8e788a5SAdrian Chadd , i == bf->bf_nseg - 1 /* last segment */ 326b8e788a5SAdrian Chadd , ds0 /* first descriptor */ 327b8e788a5SAdrian Chadd ); 328b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 329b8e788a5SAdrian Chadd "%s: %d: %08x %08x %08x %08x %08x %08x\n", 330b8e788a5SAdrian Chadd __func__, i, ds->ds_link, ds->ds_data, 331b8e788a5SAdrian Chadd ds->ds_ctl0, ds->ds_ctl1, ds->ds_hw[0], ds->ds_hw[1]); 3326edf1dc7SAdrian Chadd bf->bf_lastds = ds; 333b8e788a5SAdrian Chadd } 3344d7f8837SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_PREWRITE); 33581a82688SAdrian Chadd } 33681a82688SAdrian Chadd 337eb6f0de0SAdrian Chadd /* 338eb6f0de0SAdrian Chadd * Fill in the descriptor list for a aggregate subframe. 339eb6f0de0SAdrian Chadd * 340eb6f0de0SAdrian Chadd * The subframe is returned with the ds_link field in the last subframe 341eb6f0de0SAdrian Chadd * pointing to 0. 342eb6f0de0SAdrian Chadd */ 34381a82688SAdrian Chadd static void 344eb6f0de0SAdrian Chadd ath_tx_chaindesclist_subframe(struct ath_softc *sc, struct ath_buf *bf) 34581a82688SAdrian Chadd { 34681a82688SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 347eb6f0de0SAdrian Chadd struct ath_desc *ds, *ds0; 348eb6f0de0SAdrian Chadd int i; 3493d9b1596SAdrian Chadd /* 3503d9b1596SAdrian Chadd * XXX There's txdma and txdma_mgmt; the descriptor 3513d9b1596SAdrian Chadd * sizes must match. 3523d9b1596SAdrian Chadd */ 3533d9b1596SAdrian Chadd struct ath_descdma *dd = &sc->sc_txdma; 35481a82688SAdrian Chadd 355eb6f0de0SAdrian Chadd ds0 = ds = bf->bf_desc; 356eb6f0de0SAdrian Chadd 357eb6f0de0SAdrian Chadd /* 358eb6f0de0SAdrian Chadd * There's no need to call ath_hal_setupfirsttxdesc here; 359eb6f0de0SAdrian Chadd * That's only going to occur for the first frame in an aggregate. 360eb6f0de0SAdrian Chadd */ 361eb6f0de0SAdrian Chadd for (i = 0; i < bf->bf_nseg; i++, ds++) { 362eb6f0de0SAdrian Chadd ds->ds_data = bf->bf_segs[i].ds_addr; 363eb6f0de0SAdrian Chadd if (i == bf->bf_nseg - 1) 364bb069955SAdrian Chadd ath_hal_settxdesclink(ah, ds, 0); 365eb6f0de0SAdrian Chadd else 366bb069955SAdrian Chadd ath_hal_settxdesclink(ah, ds, 3673d9b1596SAdrian Chadd bf->bf_daddr + dd->dd_descsize * (i + 1)); 368eb6f0de0SAdrian Chadd 369eb6f0de0SAdrian Chadd /* 370eb6f0de0SAdrian Chadd * This performs the setup for an aggregate frame. 371eb6f0de0SAdrian Chadd * This includes enabling the aggregate flags if needed. 372eb6f0de0SAdrian Chadd */ 373eb6f0de0SAdrian Chadd ath_hal_chaintxdesc(ah, ds, 374eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen, 375eb6f0de0SAdrian Chadd bf->bf_state.bfs_hdrlen, 376eb6f0de0SAdrian Chadd HAL_PKT_TYPE_AMPDU, /* forces aggregate bits to be set */ 377eb6f0de0SAdrian Chadd bf->bf_state.bfs_keyix, 378eb6f0de0SAdrian Chadd 0, /* cipher, calculated from keyix */ 379eb6f0de0SAdrian Chadd bf->bf_state.bfs_ndelim, 380eb6f0de0SAdrian Chadd bf->bf_segs[i].ds_len, /* segment length */ 381eb6f0de0SAdrian Chadd i == 0, /* first segment */ 38233d34032SAdrian Chadd i == bf->bf_nseg - 1, /* last segment */ 38333d34032SAdrian Chadd bf->bf_next == NULL /* last sub-frame in aggr */ 384eb6f0de0SAdrian Chadd ); 385eb6f0de0SAdrian Chadd 386eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 387eb6f0de0SAdrian Chadd "%s: %d: %08x %08x %08x %08x %08x %08x\n", 388eb6f0de0SAdrian Chadd __func__, i, ds->ds_link, ds->ds_data, 389eb6f0de0SAdrian Chadd ds->ds_ctl0, ds->ds_ctl1, ds->ds_hw[0], ds->ds_hw[1]); 390eb6f0de0SAdrian Chadd bf->bf_lastds = ds; 3914d7f8837SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, 3924d7f8837SAdrian Chadd BUS_DMASYNC_PREWRITE); 393eb6f0de0SAdrian Chadd } 394eb6f0de0SAdrian Chadd } 395eb6f0de0SAdrian Chadd 396eb6f0de0SAdrian Chadd /* 397*d34a7347SAdrian Chadd * Set the rate control fields in the given descriptor based on 398*d34a7347SAdrian Chadd * the bf_state fields and node state. 399*d34a7347SAdrian Chadd * 400*d34a7347SAdrian Chadd * The bfs fields should already be set with the relevant rate 401*d34a7347SAdrian Chadd * control information, including whether MRR is to be enabled. 402*d34a7347SAdrian Chadd * 403*d34a7347SAdrian Chadd * Since the FreeBSD HAL currently sets up the first TX rate 404*d34a7347SAdrian Chadd * in ath_hal_setuptxdesc(), this will setup the MRR 405*d34a7347SAdrian Chadd * conditionally for the pre-11n chips, and call ath_buf_set_rate 406*d34a7347SAdrian Chadd * unconditionally for 11n chips. These require the 11n rate 407*d34a7347SAdrian Chadd * scenario to be set if MCS rates are enabled, so it's easier 408*d34a7347SAdrian Chadd * to just always call it. The caller can then only set rates 2, 3 409*d34a7347SAdrian Chadd * and 4 if multi-rate retry is needed. 410*d34a7347SAdrian Chadd */ 411*d34a7347SAdrian Chadd static void 412*d34a7347SAdrian Chadd ath_tx_set_ratectrl(struct ath_softc *sc, struct ieee80211_node *ni, 413*d34a7347SAdrian Chadd struct ath_buf *bf) 414*d34a7347SAdrian Chadd { 415*d34a7347SAdrian Chadd struct ath_rc_series *rc = bf->bf_state.bfs_rc; 416*d34a7347SAdrian Chadd 417*d34a7347SAdrian Chadd /* If mrr is disabled, blank tries 1, 2, 3 */ 418*d34a7347SAdrian Chadd if (! bf->bf_state.bfs_ismrr) 419*d34a7347SAdrian Chadd rc[1].tries = rc[2].tries = rc[3].tries = 0; 420*d34a7347SAdrian Chadd 421*d34a7347SAdrian Chadd /* 422*d34a7347SAdrian Chadd * Always call - that way a retried descriptor will 423*d34a7347SAdrian Chadd * have the MRR fields overwritten. 424*d34a7347SAdrian Chadd * 425*d34a7347SAdrian Chadd * XXX TODO: see if this is really needed - setting up 426*d34a7347SAdrian Chadd * the first descriptor should set the MRR fields to 0 427*d34a7347SAdrian Chadd * for us anyway. 428*d34a7347SAdrian Chadd */ 429*d34a7347SAdrian Chadd if (ath_tx_is_11n(sc)) { 430*d34a7347SAdrian Chadd ath_buf_set_rate(sc, ni, bf); 431*d34a7347SAdrian Chadd } else { 432*d34a7347SAdrian Chadd ath_hal_setupxtxdesc(sc->sc_ah, bf->bf_desc 433*d34a7347SAdrian Chadd , rc[1].ratecode, rc[1].tries 434*d34a7347SAdrian Chadd , rc[2].ratecode, rc[2].tries 435*d34a7347SAdrian Chadd , rc[3].ratecode, rc[3].tries 436*d34a7347SAdrian Chadd ); 437*d34a7347SAdrian Chadd } 438*d34a7347SAdrian Chadd } 439*d34a7347SAdrian Chadd 440*d34a7347SAdrian Chadd /* 441eb6f0de0SAdrian Chadd * Setup segments+descriptors for an 11n aggregate. 442eb6f0de0SAdrian Chadd * bf_first is the first buffer in the aggregate. 443eb6f0de0SAdrian Chadd * The descriptor list must already been linked together using 444eb6f0de0SAdrian Chadd * bf->bf_next. 445eb6f0de0SAdrian Chadd */ 446eb6f0de0SAdrian Chadd static void 447eb6f0de0SAdrian Chadd ath_tx_setds_11n(struct ath_softc *sc, struct ath_buf *bf_first) 448eb6f0de0SAdrian Chadd { 449eb6f0de0SAdrian Chadd struct ath_buf *bf, *bf_prev = NULL; 450eb6f0de0SAdrian Chadd 451eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, "%s: nframes=%d, al=%d\n", 452eb6f0de0SAdrian Chadd __func__, bf_first->bf_state.bfs_nframes, 453eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_al); 454eb6f0de0SAdrian Chadd 455eb6f0de0SAdrian Chadd /* 456eb6f0de0SAdrian Chadd * Setup all descriptors of all subframes. 457eb6f0de0SAdrian Chadd */ 458eb6f0de0SAdrian Chadd bf = bf_first; 459eb6f0de0SAdrian Chadd while (bf != NULL) { 460eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 461eb6f0de0SAdrian Chadd "%s: bf=%p, nseg=%d, pktlen=%d, seqno=%d\n", 462eb6f0de0SAdrian Chadd __func__, bf, bf->bf_nseg, bf->bf_state.bfs_pktlen, 463eb6f0de0SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)); 464eb6f0de0SAdrian Chadd 465eb6f0de0SAdrian Chadd /* Sub-frame setup */ 466eb6f0de0SAdrian Chadd ath_tx_chaindesclist_subframe(sc, bf); 467eb6f0de0SAdrian Chadd 468eb6f0de0SAdrian Chadd /* 469eb6f0de0SAdrian Chadd * Link the last descriptor of the previous frame 470eb6f0de0SAdrian Chadd * to the beginning descriptor of this frame. 471eb6f0de0SAdrian Chadd */ 472eb6f0de0SAdrian Chadd if (bf_prev != NULL) 473bb069955SAdrian Chadd ath_hal_settxdesclink(sc->sc_ah, bf_prev->bf_lastds, 474bb069955SAdrian Chadd bf->bf_daddr); 475eb6f0de0SAdrian Chadd 476eb6f0de0SAdrian Chadd /* Save a copy so we can link the next descriptor in */ 477eb6f0de0SAdrian Chadd bf_prev = bf; 478eb6f0de0SAdrian Chadd bf = bf->bf_next; 479eb6f0de0SAdrian Chadd } 480eb6f0de0SAdrian Chadd 481eb6f0de0SAdrian Chadd /* 482eb6f0de0SAdrian Chadd * Setup first descriptor of first frame. 483eb6f0de0SAdrian Chadd * chaintxdesc() overwrites the descriptor entries; 484eb6f0de0SAdrian Chadd * setupfirsttxdesc() merges in things. 485eb6f0de0SAdrian Chadd * Otherwise various fields aren't set correctly (eg flags). 486eb6f0de0SAdrian Chadd */ 487eb6f0de0SAdrian Chadd ath_hal_setupfirsttxdesc(sc->sc_ah, 488eb6f0de0SAdrian Chadd bf_first->bf_desc, 489eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_al, 490875a9451SAdrian Chadd bf_first->bf_state.bfs_txflags | HAL_TXDESC_INTREQ, 491eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_txpower, 492eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_txrate0, 493eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_try0, 494eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_txantenna, 495eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_ctsrate, 496eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_ctsduration); 497eb6f0de0SAdrian Chadd 498eb6f0de0SAdrian Chadd /* 499eb6f0de0SAdrian Chadd * Setup the last descriptor in the list. 500eb6f0de0SAdrian Chadd * bf_prev points to the last; bf is NULL here. 501eb6f0de0SAdrian Chadd */ 502d4365d16SAdrian Chadd ath_hal_setuplasttxdesc(sc->sc_ah, bf_prev->bf_desc, 503d4365d16SAdrian Chadd bf_first->bf_desc); 504eb6f0de0SAdrian Chadd 505eb6f0de0SAdrian Chadd /* 506eb6f0de0SAdrian Chadd * Set the first descriptor bf_lastds field to point to 507eb6f0de0SAdrian Chadd * the last descriptor in the last subframe, that's where 508eb6f0de0SAdrian Chadd * the status update will occur. 509eb6f0de0SAdrian Chadd */ 510eb6f0de0SAdrian Chadd bf_first->bf_lastds = bf_prev->bf_lastds; 511eb6f0de0SAdrian Chadd 512eb6f0de0SAdrian Chadd /* 513eb6f0de0SAdrian Chadd * And bf_last in the first descriptor points to the end of 514eb6f0de0SAdrian Chadd * the aggregate list. 515eb6f0de0SAdrian Chadd */ 516eb6f0de0SAdrian Chadd bf_first->bf_last = bf_prev; 517eb6f0de0SAdrian Chadd 518*d34a7347SAdrian Chadd /* 519*d34a7347SAdrian Chadd * setup first desc with rate and aggr info 520*d34a7347SAdrian Chadd */ 521*d34a7347SAdrian Chadd ath_tx_set_ratectrl(sc, bf_first->bf_node, bf_first); 522*d34a7347SAdrian Chadd 523eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, "%s: end\n", __func__); 524eb6f0de0SAdrian Chadd } 525eb6f0de0SAdrian Chadd 526eb6f0de0SAdrian Chadd static void 527eb6f0de0SAdrian Chadd ath_tx_handoff_mcast(struct ath_softc *sc, struct ath_txq *txq, 528eb6f0de0SAdrian Chadd struct ath_buf *bf) 529eb6f0de0SAdrian Chadd { 530eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 531eb6f0de0SAdrian Chadd KASSERT((bf->bf_flags & ATH_BUF_BUSY) == 0, 532eb6f0de0SAdrian Chadd ("%s: busy status 0x%x", __func__, bf->bf_flags)); 533eb6f0de0SAdrian Chadd if (txq->axq_link != NULL) { 534eb6f0de0SAdrian Chadd struct ath_buf *last = ATH_TXQ_LAST(txq, axq_q_s); 535eb6f0de0SAdrian Chadd struct ieee80211_frame *wh; 536eb6f0de0SAdrian Chadd 537eb6f0de0SAdrian Chadd /* mark previous frame */ 538eb6f0de0SAdrian Chadd wh = mtod(last->bf_m, struct ieee80211_frame *); 539eb6f0de0SAdrian Chadd wh->i_fc[1] |= IEEE80211_FC1_MORE_DATA; 540eb6f0de0SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, last->bf_dmamap, 541eb6f0de0SAdrian Chadd BUS_DMASYNC_PREWRITE); 542eb6f0de0SAdrian Chadd 543eb6f0de0SAdrian Chadd /* link descriptor */ 544eb6f0de0SAdrian Chadd *txq->axq_link = bf->bf_daddr; 545eb6f0de0SAdrian Chadd } 546eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_TAIL(txq, bf, bf_list); 547bb069955SAdrian Chadd ath_hal_gettxdesclinkptr(sc->sc_ah, bf->bf_lastds, &txq->axq_link); 548eb6f0de0SAdrian Chadd } 549eb6f0de0SAdrian Chadd 550eb6f0de0SAdrian Chadd /* 551eb6f0de0SAdrian Chadd * Hand-off packet to a hardware queue. 552eb6f0de0SAdrian Chadd */ 553eb6f0de0SAdrian Chadd static void 554d4365d16SAdrian Chadd ath_tx_handoff_hw(struct ath_softc *sc, struct ath_txq *txq, 555d4365d16SAdrian Chadd struct ath_buf *bf) 556eb6f0de0SAdrian Chadd { 557eb6f0de0SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 55881a82688SAdrian Chadd 559b8e788a5SAdrian Chadd /* 560b8e788a5SAdrian Chadd * Insert the frame on the outbound list and pass it on 561b8e788a5SAdrian Chadd * to the hardware. Multicast frames buffered for power 562b8e788a5SAdrian Chadd * save stations and transmit from the CAB queue are stored 563b8e788a5SAdrian Chadd * on a s/w only queue and loaded on to the CAB queue in 564b8e788a5SAdrian Chadd * the SWBA handler since frames only go out on DTIM and 565b8e788a5SAdrian Chadd * to avoid possible races. 566b8e788a5SAdrian Chadd */ 567eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 568b8e788a5SAdrian Chadd KASSERT((bf->bf_flags & ATH_BUF_BUSY) == 0, 569eb6f0de0SAdrian Chadd ("%s: busy status 0x%x", __func__, bf->bf_flags)); 570eb6f0de0SAdrian Chadd KASSERT(txq->axq_qnum != ATH_TXQ_SWQ, 571eb6f0de0SAdrian Chadd ("ath_tx_handoff_hw called for mcast queue")); 572eb6f0de0SAdrian Chadd 573ef27340cSAdrian Chadd #if 0 574ef27340cSAdrian Chadd /* 575ef27340cSAdrian Chadd * This causes a LOR. Find out where the PCU lock is being 576ef27340cSAdrian Chadd * held whilst the TXQ lock is grabbed - that shouldn't 577ef27340cSAdrian Chadd * be occuring. 578ef27340cSAdrian Chadd */ 579ef27340cSAdrian Chadd ATH_PCU_LOCK(sc); 580ef27340cSAdrian Chadd if (sc->sc_inreset_cnt) { 581ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 582ef27340cSAdrian Chadd DPRINTF(sc, ATH_DEBUG_RESET, 583ef27340cSAdrian Chadd "%s: called with sc_in_reset != 0\n", 584ef27340cSAdrian Chadd __func__); 585ef27340cSAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 586ef27340cSAdrian Chadd "%s: queued: TXDP[%u] = %p (%p) depth %d\n", 587ef27340cSAdrian Chadd __func__, txq->axq_qnum, 588ef27340cSAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 589ef27340cSAdrian Chadd txq->axq_depth); 590ef27340cSAdrian Chadd ATH_TXQ_INSERT_TAIL(txq, bf, bf_list); 591ef27340cSAdrian Chadd if (bf->bf_state.bfs_aggr) 592ef27340cSAdrian Chadd txq->axq_aggr_depth++; 593ef27340cSAdrian Chadd /* 594ef27340cSAdrian Chadd * There's no need to update axq_link; the hardware 595ef27340cSAdrian Chadd * is in reset and once the reset is complete, any 596ef27340cSAdrian Chadd * non-empty queues will simply have DMA restarted. 597ef27340cSAdrian Chadd */ 598ef27340cSAdrian Chadd return; 599ef27340cSAdrian Chadd } 600ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 601ef27340cSAdrian Chadd #endif 602ef27340cSAdrian Chadd 603eb6f0de0SAdrian Chadd /* For now, so not to generate whitespace diffs */ 604eb6f0de0SAdrian Chadd if (1) { 605b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA 606b8e788a5SAdrian Chadd int qbusy; 607b8e788a5SAdrian Chadd 608b8e788a5SAdrian Chadd ATH_TXQ_INSERT_TAIL(txq, bf, bf_list); 609b8e788a5SAdrian Chadd qbusy = ath_hal_txqenabled(ah, txq->axq_qnum); 610b8e788a5SAdrian Chadd if (txq->axq_link == NULL) { 611b8e788a5SAdrian Chadd /* 612b8e788a5SAdrian Chadd * Be careful writing the address to TXDP. If 613b8e788a5SAdrian Chadd * the tx q is enabled then this write will be 614b8e788a5SAdrian Chadd * ignored. Normally this is not an issue but 615b8e788a5SAdrian Chadd * when tdma is in use and the q is beacon gated 616b8e788a5SAdrian Chadd * this race can occur. If the q is busy then 617b8e788a5SAdrian Chadd * defer the work to later--either when another 618b8e788a5SAdrian Chadd * packet comes along or when we prepare a beacon 619b8e788a5SAdrian Chadd * frame at SWBA. 620b8e788a5SAdrian Chadd */ 621b8e788a5SAdrian Chadd if (!qbusy) { 622d4365d16SAdrian Chadd ath_hal_puttxbuf(ah, txq->axq_qnum, 623d4365d16SAdrian Chadd bf->bf_daddr); 624b8e788a5SAdrian Chadd txq->axq_flags &= ~ATH_TXQ_PUTPENDING; 625b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 626b8e788a5SAdrian Chadd "%s: TXDP[%u] = %p (%p) depth %d\n", 627b8e788a5SAdrian Chadd __func__, txq->axq_qnum, 628b8e788a5SAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 629b8e788a5SAdrian Chadd txq->axq_depth); 630b8e788a5SAdrian Chadd } else { 631b8e788a5SAdrian Chadd txq->axq_flags |= ATH_TXQ_PUTPENDING; 632b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_TDMA | ATH_DEBUG_XMIT, 633b8e788a5SAdrian Chadd "%s: Q%u busy, defer enable\n", __func__, 634b8e788a5SAdrian Chadd txq->axq_qnum); 635b8e788a5SAdrian Chadd } 636b8e788a5SAdrian Chadd } else { 637b8e788a5SAdrian Chadd *txq->axq_link = bf->bf_daddr; 638b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 639b8e788a5SAdrian Chadd "%s: link[%u](%p)=%p (%p) depth %d\n", __func__, 640b8e788a5SAdrian Chadd txq->axq_qnum, txq->axq_link, 641d4365d16SAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 642d4365d16SAdrian Chadd txq->axq_depth); 643b8e788a5SAdrian Chadd if ((txq->axq_flags & ATH_TXQ_PUTPENDING) && !qbusy) { 644b8e788a5SAdrian Chadd /* 645b8e788a5SAdrian Chadd * The q was busy when we previously tried 646b8e788a5SAdrian Chadd * to write the address of the first buffer 647b8e788a5SAdrian Chadd * in the chain. Since it's not busy now 648b8e788a5SAdrian Chadd * handle this chore. We are certain the 649b8e788a5SAdrian Chadd * buffer at the front is the right one since 650b8e788a5SAdrian Chadd * axq_link is NULL only when the buffer list 651b8e788a5SAdrian Chadd * is/was empty. 652b8e788a5SAdrian Chadd */ 653b8e788a5SAdrian Chadd ath_hal_puttxbuf(ah, txq->axq_qnum, 6546b349e5aSAdrian Chadd TAILQ_FIRST(&txq->axq_q)->bf_daddr); 655b8e788a5SAdrian Chadd txq->axq_flags &= ~ATH_TXQ_PUTPENDING; 656b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_TDMA | ATH_DEBUG_XMIT, 657b8e788a5SAdrian Chadd "%s: Q%u restarted\n", __func__, 658b8e788a5SAdrian Chadd txq->axq_qnum); 659b8e788a5SAdrian Chadd } 660b8e788a5SAdrian Chadd } 661b8e788a5SAdrian Chadd #else 662b8e788a5SAdrian Chadd ATH_TXQ_INSERT_TAIL(txq, bf, bf_list); 663b8e788a5SAdrian Chadd if (txq->axq_link == NULL) { 664b8e788a5SAdrian Chadd ath_hal_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr); 665b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 666b8e788a5SAdrian Chadd "%s: TXDP[%u] = %p (%p) depth %d\n", 667b8e788a5SAdrian Chadd __func__, txq->axq_qnum, 668b8e788a5SAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 669b8e788a5SAdrian Chadd txq->axq_depth); 670b8e788a5SAdrian Chadd } else { 671b8e788a5SAdrian Chadd *txq->axq_link = bf->bf_daddr; 672b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 673b8e788a5SAdrian Chadd "%s: link[%u](%p)=%p (%p) depth %d\n", __func__, 674b8e788a5SAdrian Chadd txq->axq_qnum, txq->axq_link, 675d4365d16SAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 676d4365d16SAdrian Chadd txq->axq_depth); 677b8e788a5SAdrian Chadd } 678b8e788a5SAdrian Chadd #endif /* IEEE80211_SUPPORT_TDMA */ 6796edf1dc7SAdrian Chadd if (bf->bf_state.bfs_aggr) 6806edf1dc7SAdrian Chadd txq->axq_aggr_depth++; 681bb069955SAdrian Chadd ath_hal_gettxdesclinkptr(ah, bf->bf_lastds, &txq->axq_link); 682b8e788a5SAdrian Chadd ath_hal_txstart(ah, txq->axq_qnum); 683b8e788a5SAdrian Chadd } 684b8e788a5SAdrian Chadd } 685eb6f0de0SAdrian Chadd 686eb6f0de0SAdrian Chadd /* 687eb6f0de0SAdrian Chadd * Restart TX DMA for the given TXQ. 688eb6f0de0SAdrian Chadd * 689eb6f0de0SAdrian Chadd * This must be called whether the queue is empty or not. 690eb6f0de0SAdrian Chadd */ 691746bab5bSAdrian Chadd static void 692746bab5bSAdrian Chadd ath_legacy_tx_dma_restart(struct ath_softc *sc, struct ath_txq *txq) 693eb6f0de0SAdrian Chadd { 694eb6f0de0SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 695b1f3262cSAdrian Chadd struct ath_buf *bf, *bf_last; 696eb6f0de0SAdrian Chadd 697eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 698eb6f0de0SAdrian Chadd 699eb6f0de0SAdrian Chadd /* This is always going to be cleared, empty or not */ 700eb6f0de0SAdrian Chadd txq->axq_flags &= ~ATH_TXQ_PUTPENDING; 701eb6f0de0SAdrian Chadd 702b1f3262cSAdrian Chadd /* XXX make this ATH_TXQ_FIRST */ 703eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&txq->axq_q); 704b1f3262cSAdrian Chadd bf_last = ATH_TXQ_LAST(txq, axq_q_s); 705b1f3262cSAdrian Chadd 706eb6f0de0SAdrian Chadd if (bf == NULL) 707eb6f0de0SAdrian Chadd return; 708eb6f0de0SAdrian Chadd 709eb6f0de0SAdrian Chadd ath_hal_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr); 710bb069955SAdrian Chadd ath_hal_gettxdesclinkptr(ah, bf->bf_lastds, &txq->axq_link); 711eb6f0de0SAdrian Chadd ath_hal_txstart(ah, txq->axq_qnum); 712eb6f0de0SAdrian Chadd } 713eb6f0de0SAdrian Chadd 714eb6f0de0SAdrian Chadd /* 715eb6f0de0SAdrian Chadd * Hand off a packet to the hardware (or mcast queue.) 716eb6f0de0SAdrian Chadd * 717eb6f0de0SAdrian Chadd * The relevant hardware txq should be locked. 718eb6f0de0SAdrian Chadd */ 719eb6f0de0SAdrian Chadd static void 720746bab5bSAdrian Chadd ath_legacy_xmit_handoff(struct ath_softc *sc, struct ath_txq *txq, 721746bab5bSAdrian Chadd struct ath_buf *bf) 722eb6f0de0SAdrian Chadd { 723eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 724eb6f0de0SAdrian Chadd 725eb6f0de0SAdrian Chadd if (txq->axq_qnum == ATH_TXQ_SWQ) 726eb6f0de0SAdrian Chadd ath_tx_handoff_mcast(sc, txq, bf); 727eb6f0de0SAdrian Chadd else 728eb6f0de0SAdrian Chadd ath_tx_handoff_hw(sc, txq, bf); 729b8e788a5SAdrian Chadd } 730b8e788a5SAdrian Chadd 73181a82688SAdrian Chadd static int 73281a82688SAdrian Chadd ath_tx_tag_crypto(struct ath_softc *sc, struct ieee80211_node *ni, 733d4365d16SAdrian Chadd struct mbuf *m0, int iswep, int isfrag, int *hdrlen, int *pktlen, 734d4365d16SAdrian Chadd int *keyix) 73581a82688SAdrian Chadd { 73612be5b9cSAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 73712be5b9cSAdrian Chadd "%s: hdrlen=%d, pktlen=%d, isfrag=%d, iswep=%d, m0=%p\n", 73812be5b9cSAdrian Chadd __func__, 73912be5b9cSAdrian Chadd *hdrlen, 74012be5b9cSAdrian Chadd *pktlen, 74112be5b9cSAdrian Chadd isfrag, 74212be5b9cSAdrian Chadd iswep, 74312be5b9cSAdrian Chadd m0); 74412be5b9cSAdrian Chadd 74581a82688SAdrian Chadd if (iswep) { 74681a82688SAdrian Chadd const struct ieee80211_cipher *cip; 74781a82688SAdrian Chadd struct ieee80211_key *k; 74881a82688SAdrian Chadd 74981a82688SAdrian Chadd /* 75081a82688SAdrian Chadd * Construct the 802.11 header+trailer for an encrypted 75181a82688SAdrian Chadd * frame. The only reason this can fail is because of an 75281a82688SAdrian Chadd * unknown or unsupported cipher/key type. 75381a82688SAdrian Chadd */ 75481a82688SAdrian Chadd k = ieee80211_crypto_encap(ni, m0); 75581a82688SAdrian Chadd if (k == NULL) { 75681a82688SAdrian Chadd /* 75781a82688SAdrian Chadd * This can happen when the key is yanked after the 75881a82688SAdrian Chadd * frame was queued. Just discard the frame; the 75981a82688SAdrian Chadd * 802.11 layer counts failures and provides 76081a82688SAdrian Chadd * debugging/diagnostics. 76181a82688SAdrian Chadd */ 762d4365d16SAdrian Chadd return (0); 76381a82688SAdrian Chadd } 76481a82688SAdrian Chadd /* 76581a82688SAdrian Chadd * Adjust the packet + header lengths for the crypto 76681a82688SAdrian Chadd * additions and calculate the h/w key index. When 76781a82688SAdrian Chadd * a s/w mic is done the frame will have had any mic 76881a82688SAdrian Chadd * added to it prior to entry so m0->m_pkthdr.len will 76981a82688SAdrian Chadd * account for it. Otherwise we need to add it to the 77081a82688SAdrian Chadd * packet length. 77181a82688SAdrian Chadd */ 77281a82688SAdrian Chadd cip = k->wk_cipher; 77381a82688SAdrian Chadd (*hdrlen) += cip->ic_header; 77481a82688SAdrian Chadd (*pktlen) += cip->ic_header + cip->ic_trailer; 77581a82688SAdrian Chadd /* NB: frags always have any TKIP MIC done in s/w */ 77681a82688SAdrian Chadd if ((k->wk_flags & IEEE80211_KEY_SWMIC) == 0 && !isfrag) 77781a82688SAdrian Chadd (*pktlen) += cip->ic_miclen; 77881a82688SAdrian Chadd (*keyix) = k->wk_keyix; 77981a82688SAdrian Chadd } else if (ni->ni_ucastkey.wk_cipher == &ieee80211_cipher_none) { 78081a82688SAdrian Chadd /* 78181a82688SAdrian Chadd * Use station key cache slot, if assigned. 78281a82688SAdrian Chadd */ 78381a82688SAdrian Chadd (*keyix) = ni->ni_ucastkey.wk_keyix; 78481a82688SAdrian Chadd if ((*keyix) == IEEE80211_KEYIX_NONE) 78581a82688SAdrian Chadd (*keyix) = HAL_TXKEYIX_INVALID; 78681a82688SAdrian Chadd } else 78781a82688SAdrian Chadd (*keyix) = HAL_TXKEYIX_INVALID; 78881a82688SAdrian Chadd 789d4365d16SAdrian Chadd return (1); 79081a82688SAdrian Chadd } 79181a82688SAdrian Chadd 792e2e4a2c2SAdrian Chadd /* 793e2e4a2c2SAdrian Chadd * Calculate whether interoperability protection is required for 794e2e4a2c2SAdrian Chadd * this frame. 795e2e4a2c2SAdrian Chadd * 796e2e4a2c2SAdrian Chadd * This requires the rate control information be filled in, 797e2e4a2c2SAdrian Chadd * as the protection requirement depends upon the current 798e2e4a2c2SAdrian Chadd * operating mode / PHY. 799e2e4a2c2SAdrian Chadd */ 800e2e4a2c2SAdrian Chadd static void 801e2e4a2c2SAdrian Chadd ath_tx_calc_protection(struct ath_softc *sc, struct ath_buf *bf) 802e2e4a2c2SAdrian Chadd { 803e2e4a2c2SAdrian Chadd struct ieee80211_frame *wh; 804e2e4a2c2SAdrian Chadd uint8_t rix; 805e2e4a2c2SAdrian Chadd uint16_t flags; 806e2e4a2c2SAdrian Chadd int shortPreamble; 807e2e4a2c2SAdrian Chadd const HAL_RATE_TABLE *rt = sc->sc_currates; 808e2e4a2c2SAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 809e2e4a2c2SAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 810e2e4a2c2SAdrian Chadd 811e2e4a2c2SAdrian Chadd flags = bf->bf_state.bfs_txflags; 812e2e4a2c2SAdrian Chadd rix = bf->bf_state.bfs_rc[0].rix; 813e2e4a2c2SAdrian Chadd shortPreamble = bf->bf_state.bfs_shpream; 814e2e4a2c2SAdrian Chadd wh = mtod(bf->bf_m, struct ieee80211_frame *); 815e2e4a2c2SAdrian Chadd 816e2e4a2c2SAdrian Chadd /* 817e2e4a2c2SAdrian Chadd * If 802.11g protection is enabled, determine whether 818e2e4a2c2SAdrian Chadd * to use RTS/CTS or just CTS. Note that this is only 819e2e4a2c2SAdrian Chadd * done for OFDM unicast frames. 820e2e4a2c2SAdrian Chadd */ 821e2e4a2c2SAdrian Chadd if ((ic->ic_flags & IEEE80211_F_USEPROT) && 822e2e4a2c2SAdrian Chadd rt->info[rix].phy == IEEE80211_T_OFDM && 823e2e4a2c2SAdrian Chadd (flags & HAL_TXDESC_NOACK) == 0) { 824e2e4a2c2SAdrian Chadd bf->bf_state.bfs_doprot = 1; 825e2e4a2c2SAdrian Chadd /* XXX fragments must use CCK rates w/ protection */ 826e2e4a2c2SAdrian Chadd if (ic->ic_protmode == IEEE80211_PROT_RTSCTS) { 827e2e4a2c2SAdrian Chadd flags |= HAL_TXDESC_RTSENA; 828e2e4a2c2SAdrian Chadd } else if (ic->ic_protmode == IEEE80211_PROT_CTSONLY) { 829e2e4a2c2SAdrian Chadd flags |= HAL_TXDESC_CTSENA; 830e2e4a2c2SAdrian Chadd } 831e2e4a2c2SAdrian Chadd /* 832e2e4a2c2SAdrian Chadd * For frags it would be desirable to use the 833e2e4a2c2SAdrian Chadd * highest CCK rate for RTS/CTS. But stations 834e2e4a2c2SAdrian Chadd * farther away may detect it at a lower CCK rate 835e2e4a2c2SAdrian Chadd * so use the configured protection rate instead 836e2e4a2c2SAdrian Chadd * (for now). 837e2e4a2c2SAdrian Chadd */ 838e2e4a2c2SAdrian Chadd sc->sc_stats.ast_tx_protect++; 839e2e4a2c2SAdrian Chadd } 840e2e4a2c2SAdrian Chadd 841e2e4a2c2SAdrian Chadd /* 842e2e4a2c2SAdrian Chadd * If 11n protection is enabled and it's a HT frame, 843e2e4a2c2SAdrian Chadd * enable RTS. 844e2e4a2c2SAdrian Chadd * 845e2e4a2c2SAdrian Chadd * XXX ic_htprotmode or ic_curhtprotmode? 846e2e4a2c2SAdrian Chadd * XXX should it_htprotmode only matter if ic_curhtprotmode 847e2e4a2c2SAdrian Chadd * XXX indicates it's not a HT pure environment? 848e2e4a2c2SAdrian Chadd */ 849e2e4a2c2SAdrian Chadd if ((ic->ic_htprotmode == IEEE80211_PROT_RTSCTS) && 850e2e4a2c2SAdrian Chadd rt->info[rix].phy == IEEE80211_T_HT && 851e2e4a2c2SAdrian Chadd (flags & HAL_TXDESC_NOACK) == 0) { 852e2e4a2c2SAdrian Chadd flags |= HAL_TXDESC_RTSENA; 853e2e4a2c2SAdrian Chadd sc->sc_stats.ast_tx_htprotect++; 854e2e4a2c2SAdrian Chadd } 855e2e4a2c2SAdrian Chadd bf->bf_state.bfs_txflags = flags; 856e2e4a2c2SAdrian Chadd } 857e2e4a2c2SAdrian Chadd 858e2e4a2c2SAdrian Chadd /* 859e2e4a2c2SAdrian Chadd * Update the frame duration given the currently selected rate. 860e2e4a2c2SAdrian Chadd * 861e2e4a2c2SAdrian Chadd * This also updates the frame duration value, so it will require 862e2e4a2c2SAdrian Chadd * a DMA flush. 863e2e4a2c2SAdrian Chadd */ 864e2e4a2c2SAdrian Chadd static void 865e2e4a2c2SAdrian Chadd ath_tx_calc_duration(struct ath_softc *sc, struct ath_buf *bf) 866e2e4a2c2SAdrian Chadd { 867e2e4a2c2SAdrian Chadd struct ieee80211_frame *wh; 868e2e4a2c2SAdrian Chadd uint8_t rix; 869e2e4a2c2SAdrian Chadd uint16_t flags; 870e2e4a2c2SAdrian Chadd int shortPreamble; 871e2e4a2c2SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 872e2e4a2c2SAdrian Chadd const HAL_RATE_TABLE *rt = sc->sc_currates; 873e2e4a2c2SAdrian Chadd int isfrag = bf->bf_m->m_flags & M_FRAG; 874e2e4a2c2SAdrian Chadd 875e2e4a2c2SAdrian Chadd flags = bf->bf_state.bfs_txflags; 876e2e4a2c2SAdrian Chadd rix = bf->bf_state.bfs_rc[0].rix; 877e2e4a2c2SAdrian Chadd shortPreamble = bf->bf_state.bfs_shpream; 878e2e4a2c2SAdrian Chadd wh = mtod(bf->bf_m, struct ieee80211_frame *); 879e2e4a2c2SAdrian Chadd 880e2e4a2c2SAdrian Chadd /* 881e2e4a2c2SAdrian Chadd * Calculate duration. This logically belongs in the 802.11 882e2e4a2c2SAdrian Chadd * layer but it lacks sufficient information to calculate it. 883e2e4a2c2SAdrian Chadd */ 884e2e4a2c2SAdrian Chadd if ((flags & HAL_TXDESC_NOACK) == 0 && 885e2e4a2c2SAdrian Chadd (wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) != IEEE80211_FC0_TYPE_CTL) { 886e2e4a2c2SAdrian Chadd u_int16_t dur; 887e2e4a2c2SAdrian Chadd if (shortPreamble) 888e2e4a2c2SAdrian Chadd dur = rt->info[rix].spAckDuration; 889e2e4a2c2SAdrian Chadd else 890e2e4a2c2SAdrian Chadd dur = rt->info[rix].lpAckDuration; 891e2e4a2c2SAdrian Chadd if (wh->i_fc[1] & IEEE80211_FC1_MORE_FRAG) { 892e2e4a2c2SAdrian Chadd dur += dur; /* additional SIFS+ACK */ 893e2e4a2c2SAdrian Chadd KASSERT(bf->bf_m->m_nextpkt != NULL, ("no fragment")); 894e2e4a2c2SAdrian Chadd /* 895e2e4a2c2SAdrian Chadd * Include the size of next fragment so NAV is 896e2e4a2c2SAdrian Chadd * updated properly. The last fragment uses only 897e2e4a2c2SAdrian Chadd * the ACK duration 898e2e4a2c2SAdrian Chadd */ 899e2e4a2c2SAdrian Chadd dur += ath_hal_computetxtime(ah, rt, 900e2e4a2c2SAdrian Chadd bf->bf_m->m_nextpkt->m_pkthdr.len, 901e2e4a2c2SAdrian Chadd rix, shortPreamble); 902e2e4a2c2SAdrian Chadd } 903e2e4a2c2SAdrian Chadd if (isfrag) { 904e2e4a2c2SAdrian Chadd /* 905e2e4a2c2SAdrian Chadd * Force hardware to use computed duration for next 906e2e4a2c2SAdrian Chadd * fragment by disabling multi-rate retry which updates 907e2e4a2c2SAdrian Chadd * duration based on the multi-rate duration table. 908e2e4a2c2SAdrian Chadd */ 909e2e4a2c2SAdrian Chadd bf->bf_state.bfs_ismrr = 0; 910e2e4a2c2SAdrian Chadd bf->bf_state.bfs_try0 = ATH_TXMGTTRY; 911e2e4a2c2SAdrian Chadd /* XXX update bfs_rc[0].try? */ 912e2e4a2c2SAdrian Chadd } 913e2e4a2c2SAdrian Chadd 914e2e4a2c2SAdrian Chadd /* Update the duration field itself */ 915e2e4a2c2SAdrian Chadd *(u_int16_t *)wh->i_dur = htole16(dur); 916e2e4a2c2SAdrian Chadd } 917e2e4a2c2SAdrian Chadd } 918e2e4a2c2SAdrian Chadd 919e42b5dbaSAdrian Chadd static uint8_t 920e42b5dbaSAdrian Chadd ath_tx_get_rtscts_rate(struct ath_hal *ah, const HAL_RATE_TABLE *rt, 921eb6f0de0SAdrian Chadd int cix, int shortPreamble) 92279f02dbfSAdrian Chadd { 923e42b5dbaSAdrian Chadd uint8_t ctsrate; 924e42b5dbaSAdrian Chadd 92579f02dbfSAdrian Chadd /* 92679f02dbfSAdrian Chadd * CTS transmit rate is derived from the transmit rate 92779f02dbfSAdrian Chadd * by looking in the h/w rate table. We must also factor 92879f02dbfSAdrian Chadd * in whether or not a short preamble is to be used. 92979f02dbfSAdrian Chadd */ 93079f02dbfSAdrian Chadd /* NB: cix is set above where RTS/CTS is enabled */ 93179f02dbfSAdrian Chadd KASSERT(cix != 0xff, ("cix not setup")); 932e42b5dbaSAdrian Chadd ctsrate = rt->info[cix].rateCode; 933e42b5dbaSAdrian Chadd 934e42b5dbaSAdrian Chadd /* XXX this should only matter for legacy rates */ 935e42b5dbaSAdrian Chadd if (shortPreamble) 936e42b5dbaSAdrian Chadd ctsrate |= rt->info[cix].shortPreamble; 937e42b5dbaSAdrian Chadd 938d4365d16SAdrian Chadd return (ctsrate); 939e42b5dbaSAdrian Chadd } 940e42b5dbaSAdrian Chadd 941e42b5dbaSAdrian Chadd /* 942e42b5dbaSAdrian Chadd * Calculate the RTS/CTS duration for legacy frames. 943e42b5dbaSAdrian Chadd */ 944e42b5dbaSAdrian Chadd static int 945e42b5dbaSAdrian Chadd ath_tx_calc_ctsduration(struct ath_hal *ah, int rix, int cix, 946e42b5dbaSAdrian Chadd int shortPreamble, int pktlen, const HAL_RATE_TABLE *rt, 947e42b5dbaSAdrian Chadd int flags) 948e42b5dbaSAdrian Chadd { 949e42b5dbaSAdrian Chadd int ctsduration = 0; 950e42b5dbaSAdrian Chadd 951e42b5dbaSAdrian Chadd /* This mustn't be called for HT modes */ 952e42b5dbaSAdrian Chadd if (rt->info[cix].phy == IEEE80211_T_HT) { 953e42b5dbaSAdrian Chadd printf("%s: HT rate where it shouldn't be (0x%x)\n", 954e42b5dbaSAdrian Chadd __func__, rt->info[cix].rateCode); 955d4365d16SAdrian Chadd return (-1); 956e42b5dbaSAdrian Chadd } 957e42b5dbaSAdrian Chadd 95879f02dbfSAdrian Chadd /* 95979f02dbfSAdrian Chadd * Compute the transmit duration based on the frame 96079f02dbfSAdrian Chadd * size and the size of an ACK frame. We call into the 96179f02dbfSAdrian Chadd * HAL to do the computation since it depends on the 96279f02dbfSAdrian Chadd * characteristics of the actual PHY being used. 96379f02dbfSAdrian Chadd * 96479f02dbfSAdrian Chadd * NB: CTS is assumed the same size as an ACK so we can 96579f02dbfSAdrian Chadd * use the precalculated ACK durations. 96679f02dbfSAdrian Chadd */ 96779f02dbfSAdrian Chadd if (shortPreamble) { 96879f02dbfSAdrian Chadd if (flags & HAL_TXDESC_RTSENA) /* SIFS + CTS */ 969e42b5dbaSAdrian Chadd ctsduration += rt->info[cix].spAckDuration; 970e42b5dbaSAdrian Chadd ctsduration += ath_hal_computetxtime(ah, 97179f02dbfSAdrian Chadd rt, pktlen, rix, AH_TRUE); 97279f02dbfSAdrian Chadd if ((flags & HAL_TXDESC_NOACK) == 0) /* SIFS + ACK */ 973e42b5dbaSAdrian Chadd ctsduration += rt->info[rix].spAckDuration; 97479f02dbfSAdrian Chadd } else { 97579f02dbfSAdrian Chadd if (flags & HAL_TXDESC_RTSENA) /* SIFS + CTS */ 976e42b5dbaSAdrian Chadd ctsduration += rt->info[cix].lpAckDuration; 977e42b5dbaSAdrian Chadd ctsduration += ath_hal_computetxtime(ah, 97879f02dbfSAdrian Chadd rt, pktlen, rix, AH_FALSE); 97979f02dbfSAdrian Chadd if ((flags & HAL_TXDESC_NOACK) == 0) /* SIFS + ACK */ 980e42b5dbaSAdrian Chadd ctsduration += rt->info[rix].lpAckDuration; 98179f02dbfSAdrian Chadd } 982e42b5dbaSAdrian Chadd 983d4365d16SAdrian Chadd return (ctsduration); 98479f02dbfSAdrian Chadd } 98579f02dbfSAdrian Chadd 986eb6f0de0SAdrian Chadd /* 987eb6f0de0SAdrian Chadd * Update the given ath_buf with updated rts/cts setup and duration 988eb6f0de0SAdrian Chadd * values. 989eb6f0de0SAdrian Chadd * 990eb6f0de0SAdrian Chadd * To support rate lookups for each software retry, the rts/cts rate 991eb6f0de0SAdrian Chadd * and cts duration must be re-calculated. 992eb6f0de0SAdrian Chadd * 993eb6f0de0SAdrian Chadd * This function assumes the RTS/CTS flags have been set as needed; 994eb6f0de0SAdrian Chadd * mrr has been disabled; and the rate control lookup has been done. 995eb6f0de0SAdrian Chadd * 996eb6f0de0SAdrian Chadd * XXX TODO: MRR need only be disabled for the pre-11n NICs. 997eb6f0de0SAdrian Chadd * XXX The 11n NICs support per-rate RTS/CTS configuration. 998eb6f0de0SAdrian Chadd */ 999eb6f0de0SAdrian Chadd static void 1000eb6f0de0SAdrian Chadd ath_tx_set_rtscts(struct ath_softc *sc, struct ath_buf *bf) 1001eb6f0de0SAdrian Chadd { 1002eb6f0de0SAdrian Chadd uint16_t ctsduration = 0; 1003eb6f0de0SAdrian Chadd uint8_t ctsrate = 0; 1004eb6f0de0SAdrian Chadd uint8_t rix = bf->bf_state.bfs_rc[0].rix; 1005eb6f0de0SAdrian Chadd uint8_t cix = 0; 1006eb6f0de0SAdrian Chadd const HAL_RATE_TABLE *rt = sc->sc_currates; 1007eb6f0de0SAdrian Chadd 1008eb6f0de0SAdrian Chadd /* 1009eb6f0de0SAdrian Chadd * No RTS/CTS enabled? Don't bother. 1010eb6f0de0SAdrian Chadd */ 1011875a9451SAdrian Chadd if ((bf->bf_state.bfs_txflags & 1012eb6f0de0SAdrian Chadd (HAL_TXDESC_RTSENA | HAL_TXDESC_CTSENA)) == 0) { 1013eb6f0de0SAdrian Chadd /* XXX is this really needed? */ 1014eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate = 0; 1015eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsduration = 0; 1016eb6f0de0SAdrian Chadd return; 1017eb6f0de0SAdrian Chadd } 1018eb6f0de0SAdrian Chadd 1019eb6f0de0SAdrian Chadd /* 1020eb6f0de0SAdrian Chadd * If protection is enabled, use the protection rix control 1021eb6f0de0SAdrian Chadd * rate. Otherwise use the rate0 control rate. 1022eb6f0de0SAdrian Chadd */ 1023eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_doprot) 1024eb6f0de0SAdrian Chadd rix = sc->sc_protrix; 1025eb6f0de0SAdrian Chadd else 1026eb6f0de0SAdrian Chadd rix = bf->bf_state.bfs_rc[0].rix; 1027eb6f0de0SAdrian Chadd 1028eb6f0de0SAdrian Chadd /* 1029eb6f0de0SAdrian Chadd * If the raw path has hard-coded ctsrate0 to something, 1030eb6f0de0SAdrian Chadd * use it. 1031eb6f0de0SAdrian Chadd */ 1032eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_ctsrate0 != 0) 1033eb6f0de0SAdrian Chadd cix = ath_tx_findrix(sc, bf->bf_state.bfs_ctsrate0); 1034eb6f0de0SAdrian Chadd else 1035eb6f0de0SAdrian Chadd /* Control rate from above */ 1036eb6f0de0SAdrian Chadd cix = rt->info[rix].controlRate; 1037eb6f0de0SAdrian Chadd 1038eb6f0de0SAdrian Chadd /* Calculate the rtscts rate for the given cix */ 1039eb6f0de0SAdrian Chadd ctsrate = ath_tx_get_rtscts_rate(sc->sc_ah, rt, cix, 1040eb6f0de0SAdrian Chadd bf->bf_state.bfs_shpream); 1041eb6f0de0SAdrian Chadd 1042eb6f0de0SAdrian Chadd /* The 11n chipsets do ctsduration calculations for you */ 1043eb6f0de0SAdrian Chadd if (! ath_tx_is_11n(sc)) 1044eb6f0de0SAdrian Chadd ctsduration = ath_tx_calc_ctsduration(sc->sc_ah, rix, cix, 1045eb6f0de0SAdrian Chadd bf->bf_state.bfs_shpream, bf->bf_state.bfs_pktlen, 1046875a9451SAdrian Chadd rt, bf->bf_state.bfs_txflags); 1047eb6f0de0SAdrian Chadd 1048eb6f0de0SAdrian Chadd /* Squirrel away in ath_buf */ 1049eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate = ctsrate; 1050eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsduration = ctsduration; 1051eb6f0de0SAdrian Chadd 1052eb6f0de0SAdrian Chadd /* 1053eb6f0de0SAdrian Chadd * Must disable multi-rate retry when using RTS/CTS. 1054eb6f0de0SAdrian Chadd * XXX TODO: only for pre-11n NICs. 1055eb6f0de0SAdrian Chadd */ 1056eb6f0de0SAdrian Chadd bf->bf_state.bfs_ismrr = 0; 1057eb6f0de0SAdrian Chadd bf->bf_state.bfs_try0 = 1058eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].tries = ATH_TXMGTTRY; /* XXX ew */ 1059eb6f0de0SAdrian Chadd } 1060eb6f0de0SAdrian Chadd 1061eb6f0de0SAdrian Chadd /* 1062eb6f0de0SAdrian Chadd * Setup the descriptor chain for a normal or fast-frame 1063eb6f0de0SAdrian Chadd * frame. 1064eb6f0de0SAdrian Chadd */ 1065eb6f0de0SAdrian Chadd static void 1066eb6f0de0SAdrian Chadd ath_tx_setds(struct ath_softc *sc, struct ath_buf *bf) 1067eb6f0de0SAdrian Chadd { 1068eb6f0de0SAdrian Chadd struct ath_desc *ds = bf->bf_desc; 1069eb6f0de0SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 1070eb6f0de0SAdrian Chadd 1071eb6f0de0SAdrian Chadd ath_hal_setuptxdesc(ah, ds 1072eb6f0de0SAdrian Chadd , bf->bf_state.bfs_pktlen /* packet length */ 1073eb6f0de0SAdrian Chadd , bf->bf_state.bfs_hdrlen /* header length */ 1074eb6f0de0SAdrian Chadd , bf->bf_state.bfs_atype /* Atheros packet type */ 1075eb6f0de0SAdrian Chadd , bf->bf_state.bfs_txpower /* txpower */ 1076eb6f0de0SAdrian Chadd , bf->bf_state.bfs_txrate0 1077eb6f0de0SAdrian Chadd , bf->bf_state.bfs_try0 /* series 0 rate/tries */ 1078eb6f0de0SAdrian Chadd , bf->bf_state.bfs_keyix /* key cache index */ 1079eb6f0de0SAdrian Chadd , bf->bf_state.bfs_txantenna /* antenna mode */ 1080875a9451SAdrian Chadd , bf->bf_state.bfs_txflags /* flags */ 1081eb6f0de0SAdrian Chadd , bf->bf_state.bfs_ctsrate /* rts/cts rate */ 1082eb6f0de0SAdrian Chadd , bf->bf_state.bfs_ctsduration /* rts/cts duration */ 1083eb6f0de0SAdrian Chadd ); 1084eb6f0de0SAdrian Chadd 1085eb6f0de0SAdrian Chadd /* 1086eb6f0de0SAdrian Chadd * This will be overriden when the descriptor chain is written. 1087eb6f0de0SAdrian Chadd */ 1088eb6f0de0SAdrian Chadd bf->bf_lastds = ds; 1089eb6f0de0SAdrian Chadd bf->bf_last = bf; 1090eb6f0de0SAdrian Chadd 1091*d34a7347SAdrian Chadd /* Set rate control and descriptor chain for this frame */ 1092*d34a7347SAdrian Chadd ath_tx_set_ratectrl(sc, bf->bf_node, bf); 1093*d34a7347SAdrian Chadd ath_tx_chaindesclist(sc, bf); 1094eb6f0de0SAdrian Chadd } 1095eb6f0de0SAdrian Chadd 1096eb6f0de0SAdrian Chadd /* 1097eb6f0de0SAdrian Chadd * Do a rate lookup. 1098eb6f0de0SAdrian Chadd * 1099eb6f0de0SAdrian Chadd * This performs a rate lookup for the given ath_buf only if it's required. 1100eb6f0de0SAdrian Chadd * Non-data frames and raw frames don't require it. 1101eb6f0de0SAdrian Chadd * 1102eb6f0de0SAdrian Chadd * This populates the primary and MRR entries; MRR values are 1103eb6f0de0SAdrian Chadd * then disabled later on if something requires it (eg RTS/CTS on 1104eb6f0de0SAdrian Chadd * pre-11n chipsets. 1105eb6f0de0SAdrian Chadd * 1106eb6f0de0SAdrian Chadd * This needs to be done before the RTS/CTS fields are calculated 1107eb6f0de0SAdrian Chadd * as they may depend upon the rate chosen. 1108eb6f0de0SAdrian Chadd */ 1109eb6f0de0SAdrian Chadd static void 1110eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(struct ath_softc *sc, struct ath_buf *bf) 1111eb6f0de0SAdrian Chadd { 1112eb6f0de0SAdrian Chadd uint8_t rate, rix; 1113eb6f0de0SAdrian Chadd int try0; 1114eb6f0de0SAdrian Chadd 1115eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_doratelookup) 1116eb6f0de0SAdrian Chadd return; 1117eb6f0de0SAdrian Chadd 1118eb6f0de0SAdrian Chadd /* Get rid of any previous state */ 1119eb6f0de0SAdrian Chadd bzero(bf->bf_state.bfs_rc, sizeof(bf->bf_state.bfs_rc)); 1120eb6f0de0SAdrian Chadd 1121eb6f0de0SAdrian Chadd ATH_NODE_LOCK(ATH_NODE(bf->bf_node)); 1122eb6f0de0SAdrian Chadd ath_rate_findrate(sc, ATH_NODE(bf->bf_node), bf->bf_state.bfs_shpream, 1123eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen, &rix, &try0, &rate); 1124eb6f0de0SAdrian Chadd 1125eb6f0de0SAdrian Chadd /* In case MRR is disabled, make sure rc[0] is setup correctly */ 1126eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].rix = rix; 1127eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].ratecode = rate; 1128eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].tries = try0; 1129eb6f0de0SAdrian Chadd 1130eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_ismrr && try0 != ATH_TXMAXTRY) 1131eb6f0de0SAdrian Chadd ath_rate_getxtxrates(sc, ATH_NODE(bf->bf_node), rix, 1132eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc); 1133eb6f0de0SAdrian Chadd ATH_NODE_UNLOCK(ATH_NODE(bf->bf_node)); 1134eb6f0de0SAdrian Chadd 1135eb6f0de0SAdrian Chadd sc->sc_txrix = rix; /* for LED blinking */ 1136eb6f0de0SAdrian Chadd sc->sc_lastdatarix = rix; /* for fast frames */ 1137eb6f0de0SAdrian Chadd bf->bf_state.bfs_try0 = try0; 1138eb6f0de0SAdrian Chadd bf->bf_state.bfs_txrate0 = rate; 1139eb6f0de0SAdrian Chadd } 1140eb6f0de0SAdrian Chadd 1141eb6f0de0SAdrian Chadd /* 1142eb6f0de0SAdrian Chadd * Transmit the given frame to the hardware. 1143eb6f0de0SAdrian Chadd * 1144eb6f0de0SAdrian Chadd * The frame must already be setup; rate control must already have 1145eb6f0de0SAdrian Chadd * been done. 1146eb6f0de0SAdrian Chadd * 1147eb6f0de0SAdrian Chadd * XXX since the TXQ lock is being held here (and I dislike holding 1148eb6f0de0SAdrian Chadd * it for this long when not doing software aggregation), later on 1149eb6f0de0SAdrian Chadd * break this function into "setup_normal" and "xmit_normal". The 1150eb6f0de0SAdrian Chadd * lock only needs to be held for the ath_tx_handoff call. 1151eb6f0de0SAdrian Chadd */ 1152eb6f0de0SAdrian Chadd static void 1153eb6f0de0SAdrian Chadd ath_tx_xmit_normal(struct ath_softc *sc, struct ath_txq *txq, 1154eb6f0de0SAdrian Chadd struct ath_buf *bf) 1155eb6f0de0SAdrian Chadd { 1156eb6f0de0SAdrian Chadd 1157eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 1158eb6f0de0SAdrian Chadd 1159eb6f0de0SAdrian Chadd /* Setup the descriptor before handoff */ 1160eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 1161e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 1162e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 1163eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 1164e2e4a2c2SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 1165eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 1166eb6f0de0SAdrian Chadd 1167eb6f0de0SAdrian Chadd /* Hand off to hardware */ 1168eb6f0de0SAdrian Chadd ath_tx_handoff(sc, txq, bf); 1169eb6f0de0SAdrian Chadd } 1170eb6f0de0SAdrian Chadd 1171eb6f0de0SAdrian Chadd 1172eb6f0de0SAdrian Chadd 1173eb6f0de0SAdrian Chadd static int 1174eb6f0de0SAdrian Chadd ath_tx_normal_setup(struct ath_softc *sc, struct ieee80211_node *ni, 1175b43facbfSAdrian Chadd struct ath_buf *bf, struct mbuf *m0, struct ath_txq *txq) 1176b8e788a5SAdrian Chadd { 1177b8e788a5SAdrian Chadd struct ieee80211vap *vap = ni->ni_vap; 1178b8e788a5SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 1179b8e788a5SAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 1180b8e788a5SAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 1181b8e788a5SAdrian Chadd const struct chanAccParams *cap = &ic->ic_wme.wme_chanParams; 1182b8e788a5SAdrian Chadd int error, iswep, ismcast, isfrag, ismrr; 1183eb6f0de0SAdrian Chadd int keyix, hdrlen, pktlen, try0 = 0; 1184eb6f0de0SAdrian Chadd u_int8_t rix = 0, txrate = 0; 1185b8e788a5SAdrian Chadd struct ath_desc *ds; 1186b8e788a5SAdrian Chadd struct ieee80211_frame *wh; 1187eb6f0de0SAdrian Chadd u_int subtype, flags; 1188b8e788a5SAdrian Chadd HAL_PKT_TYPE atype; 1189b8e788a5SAdrian Chadd const HAL_RATE_TABLE *rt; 1190b8e788a5SAdrian Chadd HAL_BOOL shortPreamble; 1191b8e788a5SAdrian Chadd struct ath_node *an; 1192b8e788a5SAdrian Chadd u_int pri; 1193b8e788a5SAdrian Chadd 11947561cb5cSAdrian Chadd /* 11957561cb5cSAdrian Chadd * To ensure that both sequence numbers and the CCMP PN handling 11967561cb5cSAdrian Chadd * is "correct", make sure that the relevant TID queue is locked. 11977561cb5cSAdrian Chadd * Otherwise the CCMP PN and seqno may appear out of order, causing 11987561cb5cSAdrian Chadd * re-ordered frames to have out of order CCMP PN's, resulting 11997561cb5cSAdrian Chadd * in many, many frame drops. 12007561cb5cSAdrian Chadd */ 12017561cb5cSAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 12027561cb5cSAdrian Chadd 1203b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1204b8e788a5SAdrian Chadd iswep = wh->i_fc[1] & IEEE80211_FC1_WEP; 1205b8e788a5SAdrian Chadd ismcast = IEEE80211_IS_MULTICAST(wh->i_addr1); 1206b8e788a5SAdrian Chadd isfrag = m0->m_flags & M_FRAG; 1207b8e788a5SAdrian Chadd hdrlen = ieee80211_anyhdrsize(wh); 1208b8e788a5SAdrian Chadd /* 1209b8e788a5SAdrian Chadd * Packet length must not include any 1210b8e788a5SAdrian Chadd * pad bytes; deduct them here. 1211b8e788a5SAdrian Chadd */ 1212b8e788a5SAdrian Chadd pktlen = m0->m_pkthdr.len - (hdrlen & 3); 1213b8e788a5SAdrian Chadd 121481a82688SAdrian Chadd /* Handle encryption twiddling if needed */ 1215eb6f0de0SAdrian Chadd if (! ath_tx_tag_crypto(sc, ni, m0, iswep, isfrag, &hdrlen, 1216eb6f0de0SAdrian Chadd &pktlen, &keyix)) { 1217b8e788a5SAdrian Chadd ath_freetx(m0); 1218b8e788a5SAdrian Chadd return EIO; 1219b8e788a5SAdrian Chadd } 1220b8e788a5SAdrian Chadd 1221b8e788a5SAdrian Chadd /* packet header may have moved, reset our local pointer */ 1222b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1223b8e788a5SAdrian Chadd 1224b8e788a5SAdrian Chadd pktlen += IEEE80211_CRC_LEN; 1225b8e788a5SAdrian Chadd 1226b8e788a5SAdrian Chadd /* 1227b8e788a5SAdrian Chadd * Load the DMA map so any coalescing is done. This 1228b8e788a5SAdrian Chadd * also calculates the number of descriptors we need. 1229b8e788a5SAdrian Chadd */ 1230b8e788a5SAdrian Chadd error = ath_tx_dmasetup(sc, bf, m0); 1231b8e788a5SAdrian Chadd if (error != 0) 1232b8e788a5SAdrian Chadd return error; 1233b8e788a5SAdrian Chadd bf->bf_node = ni; /* NB: held reference */ 1234b8e788a5SAdrian Chadd m0 = bf->bf_m; /* NB: may have changed */ 1235b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1236b8e788a5SAdrian Chadd 1237b8e788a5SAdrian Chadd /* setup descriptors */ 1238b8e788a5SAdrian Chadd ds = bf->bf_desc; 1239b8e788a5SAdrian Chadd rt = sc->sc_currates; 1240b8e788a5SAdrian Chadd KASSERT(rt != NULL, ("no rate table, mode %u", sc->sc_curmode)); 1241b8e788a5SAdrian Chadd 1242b8e788a5SAdrian Chadd /* 1243b8e788a5SAdrian Chadd * NB: the 802.11 layer marks whether or not we should 1244b8e788a5SAdrian Chadd * use short preamble based on the current mode and 1245b8e788a5SAdrian Chadd * negotiated parameters. 1246b8e788a5SAdrian Chadd */ 1247b8e788a5SAdrian Chadd if ((ic->ic_flags & IEEE80211_F_SHPREAMBLE) && 1248b8e788a5SAdrian Chadd (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE)) { 1249b8e788a5SAdrian Chadd shortPreamble = AH_TRUE; 1250b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_shortpre++; 1251b8e788a5SAdrian Chadd } else { 1252b8e788a5SAdrian Chadd shortPreamble = AH_FALSE; 1253b8e788a5SAdrian Chadd } 1254b8e788a5SAdrian Chadd 1255b8e788a5SAdrian Chadd an = ATH_NODE(ni); 1256b8e788a5SAdrian Chadd flags = HAL_TXDESC_CLRDMASK; /* XXX needed for crypto errs */ 1257b8e788a5SAdrian Chadd ismrr = 0; /* default no multi-rate retry*/ 1258b8e788a5SAdrian Chadd pri = M_WME_GETAC(m0); /* honor classification */ 1259b8e788a5SAdrian Chadd /* XXX use txparams instead of fixed values */ 1260b8e788a5SAdrian Chadd /* 1261b8e788a5SAdrian Chadd * Calculate Atheros packet type from IEEE80211 packet header, 1262b8e788a5SAdrian Chadd * setup for rate calculations, and select h/w transmit queue. 1263b8e788a5SAdrian Chadd */ 1264b8e788a5SAdrian Chadd switch (wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) { 1265b8e788a5SAdrian Chadd case IEEE80211_FC0_TYPE_MGT: 1266b8e788a5SAdrian Chadd subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK; 1267b8e788a5SAdrian Chadd if (subtype == IEEE80211_FC0_SUBTYPE_BEACON) 1268b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_BEACON; 1269b8e788a5SAdrian Chadd else if (subtype == IEEE80211_FC0_SUBTYPE_PROBE_RESP) 1270b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_PROBE_RESP; 1271b8e788a5SAdrian Chadd else if (subtype == IEEE80211_FC0_SUBTYPE_ATIM) 1272b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_ATIM; 1273b8e788a5SAdrian Chadd else 1274b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_NORMAL; /* XXX */ 1275b8e788a5SAdrian Chadd rix = an->an_mgmtrix; 1276b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 1277b8e788a5SAdrian Chadd if (shortPreamble) 1278b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 1279b8e788a5SAdrian Chadd try0 = ATH_TXMGTTRY; 1280b8e788a5SAdrian Chadd flags |= HAL_TXDESC_INTREQ; /* force interrupt */ 1281b8e788a5SAdrian Chadd break; 1282b8e788a5SAdrian Chadd case IEEE80211_FC0_TYPE_CTL: 1283b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_PSPOLL; /* stop setting of duration */ 1284b8e788a5SAdrian Chadd rix = an->an_mgmtrix; 1285b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 1286b8e788a5SAdrian Chadd if (shortPreamble) 1287b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 1288b8e788a5SAdrian Chadd try0 = ATH_TXMGTTRY; 1289b8e788a5SAdrian Chadd flags |= HAL_TXDESC_INTREQ; /* force interrupt */ 1290b8e788a5SAdrian Chadd break; 1291b8e788a5SAdrian Chadd case IEEE80211_FC0_TYPE_DATA: 1292b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_NORMAL; /* default */ 1293b8e788a5SAdrian Chadd /* 1294b8e788a5SAdrian Chadd * Data frames: multicast frames go out at a fixed rate, 1295b8e788a5SAdrian Chadd * EAPOL frames use the mgmt frame rate; otherwise consult 1296b8e788a5SAdrian Chadd * the rate control module for the rate to use. 1297b8e788a5SAdrian Chadd */ 1298b8e788a5SAdrian Chadd if (ismcast) { 1299b8e788a5SAdrian Chadd rix = an->an_mcastrix; 1300b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 1301b8e788a5SAdrian Chadd if (shortPreamble) 1302b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 1303b8e788a5SAdrian Chadd try0 = 1; 1304b8e788a5SAdrian Chadd } else if (m0->m_flags & M_EAPOL) { 1305b8e788a5SAdrian Chadd /* XXX? maybe always use long preamble? */ 1306b8e788a5SAdrian Chadd rix = an->an_mgmtrix; 1307b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 1308b8e788a5SAdrian Chadd if (shortPreamble) 1309b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 1310b8e788a5SAdrian Chadd try0 = ATH_TXMAXTRY; /* XXX?too many? */ 1311b8e788a5SAdrian Chadd } else { 1312eb6f0de0SAdrian Chadd /* 1313eb6f0de0SAdrian Chadd * Do rate lookup on each TX, rather than using 1314eb6f0de0SAdrian Chadd * the hard-coded TX information decided here. 1315eb6f0de0SAdrian Chadd */ 1316b8e788a5SAdrian Chadd ismrr = 1; 1317eb6f0de0SAdrian Chadd bf->bf_state.bfs_doratelookup = 1; 1318b8e788a5SAdrian Chadd } 1319b8e788a5SAdrian Chadd if (cap->cap_wmeParams[pri].wmep_noackPolicy) 1320b8e788a5SAdrian Chadd flags |= HAL_TXDESC_NOACK; 1321b8e788a5SAdrian Chadd break; 1322b8e788a5SAdrian Chadd default: 1323b8e788a5SAdrian Chadd if_printf(ifp, "bogus frame type 0x%x (%s)\n", 1324b8e788a5SAdrian Chadd wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK, __func__); 1325b8e788a5SAdrian Chadd /* XXX statistic */ 1326b8e788a5SAdrian Chadd ath_freetx(m0); 1327b8e788a5SAdrian Chadd return EIO; 1328b8e788a5SAdrian Chadd } 1329b8e788a5SAdrian Chadd 1330447fd44aSAdrian Chadd /* 1331447fd44aSAdrian Chadd * There are two known scenarios where the frame AC doesn't match 1332447fd44aSAdrian Chadd * what the destination TXQ is. 1333447fd44aSAdrian Chadd * 1334447fd44aSAdrian Chadd * + non-QoS frames (eg management?) that the net80211 stack has 1335447fd44aSAdrian Chadd * assigned a higher AC to, but since it's a non-QoS TID, it's 1336447fd44aSAdrian Chadd * being thrown into TID 16. TID 16 gets the AC_BE queue. 1337447fd44aSAdrian Chadd * It's quite possible that management frames should just be 1338447fd44aSAdrian Chadd * direct dispatched to hardware rather than go via the software 1339447fd44aSAdrian Chadd * queue; that should be investigated in the future. There are 1340447fd44aSAdrian Chadd * some specific scenarios where this doesn't make sense, mostly 1341447fd44aSAdrian Chadd * surrounding ADDBA request/response - hence why that is special 1342447fd44aSAdrian Chadd * cased. 1343447fd44aSAdrian Chadd * 1344447fd44aSAdrian Chadd * + Multicast frames going into the VAP mcast queue. That shows up 1345447fd44aSAdrian Chadd * as "TXQ 11". 1346447fd44aSAdrian Chadd * 1347447fd44aSAdrian Chadd * This driver should eventually support separate TID and TXQ locking, 1348447fd44aSAdrian Chadd * allowing for arbitrary AC frames to appear on arbitrary software 1349447fd44aSAdrian Chadd * queues, being queued to the "correct" hardware queue when needed. 1350447fd44aSAdrian Chadd */ 1351447fd44aSAdrian Chadd #if 0 13526deb7f32SAdrian Chadd if (txq != sc->sc_ac2q[pri]) { 13536deb7f32SAdrian Chadd device_printf(sc->sc_dev, 13546deb7f32SAdrian Chadd "%s: txq=%p (%d), pri=%d, pri txq=%p (%d)\n", 13556deb7f32SAdrian Chadd __func__, 13566deb7f32SAdrian Chadd txq, 13576deb7f32SAdrian Chadd txq->axq_qnum, 13586deb7f32SAdrian Chadd pri, 13596deb7f32SAdrian Chadd sc->sc_ac2q[pri], 13606deb7f32SAdrian Chadd sc->sc_ac2q[pri]->axq_qnum); 13616deb7f32SAdrian Chadd } 1362447fd44aSAdrian Chadd #endif 13636deb7f32SAdrian Chadd 1364b8e788a5SAdrian Chadd /* 1365b8e788a5SAdrian Chadd * Calculate miscellaneous flags. 1366b8e788a5SAdrian Chadd */ 1367b8e788a5SAdrian Chadd if (ismcast) { 1368b8e788a5SAdrian Chadd flags |= HAL_TXDESC_NOACK; /* no ack on broad/multicast */ 1369b8e788a5SAdrian Chadd } else if (pktlen > vap->iv_rtsthreshold && 1370b8e788a5SAdrian Chadd (ni->ni_ath_flags & IEEE80211_NODE_FF) == 0) { 1371b8e788a5SAdrian Chadd flags |= HAL_TXDESC_RTSENA; /* RTS based on frame length */ 1372b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_rts++; 1373b8e788a5SAdrian Chadd } 1374b8e788a5SAdrian Chadd if (flags & HAL_TXDESC_NOACK) /* NB: avoid double counting */ 1375b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_noack++; 1376b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA 1377b8e788a5SAdrian Chadd if (sc->sc_tdma && (flags & HAL_TXDESC_NOACK) == 0) { 1378b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_TDMA, 1379b8e788a5SAdrian Chadd "%s: discard frame, ACK required w/ TDMA\n", __func__); 1380b8e788a5SAdrian Chadd sc->sc_stats.ast_tdma_ack++; 1381b8e788a5SAdrian Chadd ath_freetx(m0); 1382b8e788a5SAdrian Chadd return EIO; 1383b8e788a5SAdrian Chadd } 1384b8e788a5SAdrian Chadd #endif 1385b8e788a5SAdrian Chadd 1386b8e788a5SAdrian Chadd /* 1387eb6f0de0SAdrian Chadd * Determine if a tx interrupt should be generated for 1388eb6f0de0SAdrian Chadd * this descriptor. We take a tx interrupt to reap 1389eb6f0de0SAdrian Chadd * descriptors when the h/w hits an EOL condition or 1390eb6f0de0SAdrian Chadd * when the descriptor is specifically marked to generate 1391eb6f0de0SAdrian Chadd * an interrupt. We periodically mark descriptors in this 1392eb6f0de0SAdrian Chadd * way to insure timely replenishing of the supply needed 1393eb6f0de0SAdrian Chadd * for sending frames. Defering interrupts reduces system 1394eb6f0de0SAdrian Chadd * load and potentially allows more concurrent work to be 1395eb6f0de0SAdrian Chadd * done but if done to aggressively can cause senders to 1396eb6f0de0SAdrian Chadd * backup. 1397eb6f0de0SAdrian Chadd * 1398eb6f0de0SAdrian Chadd * NB: use >= to deal with sc_txintrperiod changing 1399eb6f0de0SAdrian Chadd * dynamically through sysctl. 1400b8e788a5SAdrian Chadd */ 1401eb6f0de0SAdrian Chadd if (flags & HAL_TXDESC_INTREQ) { 1402eb6f0de0SAdrian Chadd txq->axq_intrcnt = 0; 1403eb6f0de0SAdrian Chadd } else if (++txq->axq_intrcnt >= sc->sc_txintrperiod) { 1404eb6f0de0SAdrian Chadd flags |= HAL_TXDESC_INTREQ; 1405eb6f0de0SAdrian Chadd txq->axq_intrcnt = 0; 1406eb6f0de0SAdrian Chadd } 1407e42b5dbaSAdrian Chadd 1408eb6f0de0SAdrian Chadd /* This point forward is actual TX bits */ 1409b8e788a5SAdrian Chadd 1410b8e788a5SAdrian Chadd /* 1411b8e788a5SAdrian Chadd * At this point we are committed to sending the frame 1412b8e788a5SAdrian Chadd * and we don't need to look at m_nextpkt; clear it in 1413b8e788a5SAdrian Chadd * case this frame is part of frag chain. 1414b8e788a5SAdrian Chadd */ 1415b8e788a5SAdrian Chadd m0->m_nextpkt = NULL; 1416b8e788a5SAdrian Chadd 1417b8e788a5SAdrian Chadd if (IFF_DUMPPKTS(sc, ATH_DEBUG_XMIT)) 1418b8e788a5SAdrian Chadd ieee80211_dump_pkt(ic, mtod(m0, const uint8_t *), m0->m_len, 1419b8e788a5SAdrian Chadd sc->sc_hwmap[rix].ieeerate, -1); 1420b8e788a5SAdrian Chadd 1421b8e788a5SAdrian Chadd if (ieee80211_radiotap_active_vap(vap)) { 1422b8e788a5SAdrian Chadd u_int64_t tsf = ath_hal_gettsf64(ah); 1423b8e788a5SAdrian Chadd 1424b8e788a5SAdrian Chadd sc->sc_tx_th.wt_tsf = htole64(tsf); 1425b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags = sc->sc_hwmap[rix].txflags; 1426b8e788a5SAdrian Chadd if (iswep) 1427b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_WEP; 1428b8e788a5SAdrian Chadd if (isfrag) 1429b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_FRAG; 1430b8e788a5SAdrian Chadd sc->sc_tx_th.wt_rate = sc->sc_hwmap[rix].ieeerate; 1431b8e788a5SAdrian Chadd sc->sc_tx_th.wt_txpower = ni->ni_txpower; 1432b8e788a5SAdrian Chadd sc->sc_tx_th.wt_antenna = sc->sc_txantenna; 1433b8e788a5SAdrian Chadd 1434b8e788a5SAdrian Chadd ieee80211_radiotap_tx(vap, m0); 1435b8e788a5SAdrian Chadd } 1436b8e788a5SAdrian Chadd 1437eb6f0de0SAdrian Chadd /* Blank the legacy rate array */ 1438eb6f0de0SAdrian Chadd bzero(&bf->bf_state.bfs_rc, sizeof(bf->bf_state.bfs_rc)); 1439c1782ce0SAdrian Chadd 1440b8e788a5SAdrian Chadd /* 1441eb6f0de0SAdrian Chadd * ath_buf_set_rate needs at least one rate/try to setup 1442eb6f0de0SAdrian Chadd * the rate scenario. 1443b8e788a5SAdrian Chadd */ 1444eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].rix = rix; 1445eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].tries = try0; 1446eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].ratecode = txrate; 1447eb6f0de0SAdrian Chadd 1448eb6f0de0SAdrian Chadd /* Store the decided rate index values away */ 1449eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen = pktlen; 1450eb6f0de0SAdrian Chadd bf->bf_state.bfs_hdrlen = hdrlen; 1451eb6f0de0SAdrian Chadd bf->bf_state.bfs_atype = atype; 1452eb6f0de0SAdrian Chadd bf->bf_state.bfs_txpower = ni->ni_txpower; 1453eb6f0de0SAdrian Chadd bf->bf_state.bfs_txrate0 = txrate; 1454eb6f0de0SAdrian Chadd bf->bf_state.bfs_try0 = try0; 1455eb6f0de0SAdrian Chadd bf->bf_state.bfs_keyix = keyix; 1456eb6f0de0SAdrian Chadd bf->bf_state.bfs_txantenna = sc->sc_txantenna; 1457875a9451SAdrian Chadd bf->bf_state.bfs_txflags = flags; 1458eb6f0de0SAdrian Chadd bf->bf_state.bfs_shpream = shortPreamble; 1459eb6f0de0SAdrian Chadd 1460eb6f0de0SAdrian Chadd /* XXX this should be done in ath_tx_setrate() */ 1461eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate0 = 0; /* ie, no hard-coded ctsrate */ 1462eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate = 0; /* calculated later */ 1463eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsduration = 0; 1464eb6f0de0SAdrian Chadd bf->bf_state.bfs_ismrr = ismrr; 1465eb6f0de0SAdrian Chadd 1466eb6f0de0SAdrian Chadd return 0; 1467eb6f0de0SAdrian Chadd } 1468eb6f0de0SAdrian Chadd 1469b8e788a5SAdrian Chadd /* 1470eb6f0de0SAdrian Chadd * Direct-dispatch the current frame to the hardware. 1471eb6f0de0SAdrian Chadd * 1472eb6f0de0SAdrian Chadd * This can be called by the net80211 code. 1473eb6f0de0SAdrian Chadd * 1474eb6f0de0SAdrian Chadd * XXX what about locking? Or, push the seqno assign into the 1475eb6f0de0SAdrian Chadd * XXX aggregate scheduler so its serialised? 1476b8e788a5SAdrian Chadd */ 1477eb6f0de0SAdrian Chadd int 1478eb6f0de0SAdrian Chadd ath_tx_start(struct ath_softc *sc, struct ieee80211_node *ni, 1479eb6f0de0SAdrian Chadd struct ath_buf *bf, struct mbuf *m0) 1480eb6f0de0SAdrian Chadd { 1481eb6f0de0SAdrian Chadd struct ieee80211vap *vap = ni->ni_vap; 1482eb6f0de0SAdrian Chadd struct ath_vap *avp = ATH_VAP(vap); 14839c85ff91SAdrian Chadd int r = 0; 1484eb6f0de0SAdrian Chadd u_int pri; 1485eb6f0de0SAdrian Chadd int tid; 1486eb6f0de0SAdrian Chadd struct ath_txq *txq; 1487eb6f0de0SAdrian Chadd int ismcast; 1488eb6f0de0SAdrian Chadd const struct ieee80211_frame *wh; 1489eb6f0de0SAdrian Chadd int is_ampdu, is_ampdu_tx, is_ampdu_pending; 1490a108d2d6SAdrian Chadd ieee80211_seq seqno; 1491eb6f0de0SAdrian Chadd uint8_t type, subtype; 1492eb6f0de0SAdrian Chadd 1493eb6f0de0SAdrian Chadd /* 1494eb6f0de0SAdrian Chadd * Determine the target hardware queue. 1495eb6f0de0SAdrian Chadd * 1496b43facbfSAdrian Chadd * For multicast frames, the txq gets overridden appropriately 1497b43facbfSAdrian Chadd * depending upon the state of PS. 1498eb6f0de0SAdrian Chadd * 1499eb6f0de0SAdrian Chadd * For any other frame, we do a TID/QoS lookup inside the frame 1500eb6f0de0SAdrian Chadd * to see what the TID should be. If it's a non-QoS frame, the 1501eb6f0de0SAdrian Chadd * AC and TID are overridden. The TID/TXQ code assumes the 1502eb6f0de0SAdrian Chadd * TID is on a predictable hardware TXQ, so we don't support 1503eb6f0de0SAdrian Chadd * having a node TID queued to multiple hardware TXQs. 1504eb6f0de0SAdrian Chadd * This may change in the future but would require some locking 1505eb6f0de0SAdrian Chadd * fudgery. 1506eb6f0de0SAdrian Chadd */ 1507eb6f0de0SAdrian Chadd pri = ath_tx_getac(sc, m0); 1508eb6f0de0SAdrian Chadd tid = ath_tx_gettid(sc, m0); 1509eb6f0de0SAdrian Chadd 1510eb6f0de0SAdrian Chadd txq = sc->sc_ac2q[pri]; 1511eb6f0de0SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1512eb6f0de0SAdrian Chadd ismcast = IEEE80211_IS_MULTICAST(wh->i_addr1); 1513eb6f0de0SAdrian Chadd type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK; 1514eb6f0de0SAdrian Chadd subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK; 1515eb6f0de0SAdrian Chadd 15169c85ff91SAdrian Chadd /* 15179c85ff91SAdrian Chadd * Enforce how deep the multicast queue can grow. 15189c85ff91SAdrian Chadd * 15199c85ff91SAdrian Chadd * XXX duplicated in ath_raw_xmit(). 15209c85ff91SAdrian Chadd */ 15219c85ff91SAdrian Chadd if (IEEE80211_IS_MULTICAST(wh->i_addr1)) { 15229c85ff91SAdrian Chadd ATH_TXQ_LOCK(sc->sc_cabq); 15239c85ff91SAdrian Chadd 1524b09e37a1SAdrian Chadd if (sc->sc_cabq->axq_depth > sc->sc_txq_mcastq_maxdepth) { 15259c85ff91SAdrian Chadd sc->sc_stats.ast_tx_mcastq_overflow++; 15269c85ff91SAdrian Chadd r = ENOBUFS; 15279c85ff91SAdrian Chadd } 15289c85ff91SAdrian Chadd 15299c85ff91SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_cabq); 15309c85ff91SAdrian Chadd 15319c85ff91SAdrian Chadd if (r != 0) { 15329c85ff91SAdrian Chadd m_freem(m0); 15339c85ff91SAdrian Chadd return r; 15349c85ff91SAdrian Chadd } 15359c85ff91SAdrian Chadd } 15369c85ff91SAdrian Chadd 1537eb6f0de0SAdrian Chadd /* A-MPDU TX */ 1538eb6f0de0SAdrian Chadd is_ampdu_tx = ath_tx_ampdu_running(sc, ATH_NODE(ni), tid); 1539eb6f0de0SAdrian Chadd is_ampdu_pending = ath_tx_ampdu_pending(sc, ATH_NODE(ni), tid); 1540eb6f0de0SAdrian Chadd is_ampdu = is_ampdu_tx | is_ampdu_pending; 1541eb6f0de0SAdrian Chadd 1542a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: tid=%d, ac=%d, is_ampdu=%d\n", 1543a108d2d6SAdrian Chadd __func__, tid, pri, is_ampdu); 1544eb6f0de0SAdrian Chadd 1545c5940c30SAdrian Chadd /* 1546b43facbfSAdrian Chadd * When servicing one or more stations in power-save mode 1547b43facbfSAdrian Chadd * (or) if there is some mcast data waiting on the mcast 1548b43facbfSAdrian Chadd * queue (to prevent out of order delivery) multicast frames 1549b43facbfSAdrian Chadd * must be bufferd until after the beacon. 1550b43facbfSAdrian Chadd * 1551b43facbfSAdrian Chadd * TODO: we should lock the mcastq before we check the length. 1552c5940c30SAdrian Chadd */ 1553b43facbfSAdrian Chadd if (ismcast && (vap->iv_ps_sta || avp->av_mcastq.axq_depth)) 1554eb6f0de0SAdrian Chadd txq = &avp->av_mcastq; 1555eb6f0de0SAdrian Chadd 1556eb6f0de0SAdrian Chadd /* Do the generic frame setup */ 1557eb6f0de0SAdrian Chadd /* XXX should just bzero the bf_state? */ 1558eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 1559eb6f0de0SAdrian Chadd 15607561cb5cSAdrian Chadd /* 15617561cb5cSAdrian Chadd * Acquire the TXQ lock early, so both the encap and seqno 15627561cb5cSAdrian Chadd * are allocated together. 15637561cb5cSAdrian Chadd */ 1564eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(txq); 15657561cb5cSAdrian Chadd 15667561cb5cSAdrian Chadd /* A-MPDU TX? Manually set sequence number */ 15677561cb5cSAdrian Chadd /* 15687561cb5cSAdrian Chadd * Don't do it whilst pending; the net80211 layer still 15697561cb5cSAdrian Chadd * assigns them. 15707561cb5cSAdrian Chadd */ 15717561cb5cSAdrian Chadd if (is_ampdu_tx) { 1572eb6f0de0SAdrian Chadd /* 1573eb6f0de0SAdrian Chadd * Always call; this function will 1574eb6f0de0SAdrian Chadd * handle making sure that null data frames 1575eb6f0de0SAdrian Chadd * don't get a sequence number from the current 1576eb6f0de0SAdrian Chadd * TID and thus mess with the BAW. 1577eb6f0de0SAdrian Chadd */ 1578a108d2d6SAdrian Chadd seqno = ath_tx_tid_seqno_assign(sc, ni, bf, m0); 157942f4d061SAdrian Chadd 158042f4d061SAdrian Chadd /* 158142f4d061SAdrian Chadd * Don't add QoS NULL frames to the BAW. 158242f4d061SAdrian Chadd */ 1583a108d2d6SAdrian Chadd if (IEEE80211_QOS_HAS_SEQ(wh) && 1584a108d2d6SAdrian Chadd subtype != IEEE80211_FC0_SUBTYPE_QOS_NULL) { 1585eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 1; 1586eb6f0de0SAdrian Chadd } 1587c1782ce0SAdrian Chadd } 1588c1782ce0SAdrian Chadd 1589eb6f0de0SAdrian Chadd /* 1590eb6f0de0SAdrian Chadd * If needed, the sequence number has been assigned. 1591eb6f0de0SAdrian Chadd * Squirrel it away somewhere easy to get to. 1592eb6f0de0SAdrian Chadd */ 1593a108d2d6SAdrian Chadd bf->bf_state.bfs_seqno = M_SEQNO_GET(m0) << IEEE80211_SEQ_SEQ_SHIFT; 1594b8e788a5SAdrian Chadd 1595eb6f0de0SAdrian Chadd /* Is ampdu pending? fetch the seqno and print it out */ 1596eb6f0de0SAdrian Chadd if (is_ampdu_pending) 1597eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 1598eb6f0de0SAdrian Chadd "%s: tid %d: ampdu pending, seqno %d\n", 1599eb6f0de0SAdrian Chadd __func__, tid, M_SEQNO_GET(m0)); 1600eb6f0de0SAdrian Chadd 1601eb6f0de0SAdrian Chadd /* This also sets up the DMA map */ 1602b43facbfSAdrian Chadd r = ath_tx_normal_setup(sc, ni, bf, m0, txq); 1603eb6f0de0SAdrian Chadd 1604eb6f0de0SAdrian Chadd if (r != 0) 16057561cb5cSAdrian Chadd goto done; 1606eb6f0de0SAdrian Chadd 1607eb6f0de0SAdrian Chadd /* At this point m0 could have changed! */ 1608eb6f0de0SAdrian Chadd m0 = bf->bf_m; 1609eb6f0de0SAdrian Chadd 1610eb6f0de0SAdrian Chadd #if 1 1611eb6f0de0SAdrian Chadd /* 1612eb6f0de0SAdrian Chadd * If it's a multicast frame, do a direct-dispatch to the 1613eb6f0de0SAdrian Chadd * destination hardware queue. Don't bother software 1614eb6f0de0SAdrian Chadd * queuing it. 1615eb6f0de0SAdrian Chadd */ 1616eb6f0de0SAdrian Chadd /* 1617eb6f0de0SAdrian Chadd * If it's a BAR frame, do a direct dispatch to the 1618eb6f0de0SAdrian Chadd * destination hardware queue. Don't bother software 1619eb6f0de0SAdrian Chadd * queuing it, as the TID will now be paused. 1620eb6f0de0SAdrian Chadd * Sending a BAR frame can occur from the net80211 txa timer 1621eb6f0de0SAdrian Chadd * (ie, retries) or from the ath txtask (completion call.) 1622eb6f0de0SAdrian Chadd * It queues directly to hardware because the TID is paused 1623eb6f0de0SAdrian Chadd * at this point (and won't be unpaused until the BAR has 1624eb6f0de0SAdrian Chadd * either been TXed successfully or max retries has been 1625eb6f0de0SAdrian Chadd * reached.) 1626eb6f0de0SAdrian Chadd */ 1627eb6f0de0SAdrian Chadd if (txq == &avp->av_mcastq) { 1628d3a6425bSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 16290b96ef63SAdrian Chadd "%s: bf=%p: mcastq: TX'ing\n", __func__, bf); 1630eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, txq, bf); 1631eb6f0de0SAdrian Chadd } else if (type == IEEE80211_FC0_TYPE_CTL && 1632eb6f0de0SAdrian Chadd subtype == IEEE80211_FC0_SUBTYPE_BAR) { 1633d3a6425bSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 1634eb6f0de0SAdrian Chadd "%s: BAR: TX'ing direct\n", __func__); 1635eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, txq, bf); 1636eb6f0de0SAdrian Chadd } else { 1637eb6f0de0SAdrian Chadd /* add to software queue */ 1638d3a6425bSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 16390b96ef63SAdrian Chadd "%s: bf=%p: swq: TX'ing\n", __func__, bf); 1640eb6f0de0SAdrian Chadd ath_tx_swq(sc, ni, txq, bf); 1641eb6f0de0SAdrian Chadd } 1642eb6f0de0SAdrian Chadd #else 1643eb6f0de0SAdrian Chadd /* 1644eb6f0de0SAdrian Chadd * For now, since there's no software queue, 1645eb6f0de0SAdrian Chadd * direct-dispatch to the hardware. 1646eb6f0de0SAdrian Chadd */ 1647eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, txq, bf); 1648eb6f0de0SAdrian Chadd #endif 16497561cb5cSAdrian Chadd done: 16507561cb5cSAdrian Chadd ATH_TXQ_UNLOCK(txq); 1651eb6f0de0SAdrian Chadd 1652b8e788a5SAdrian Chadd return 0; 1653b8e788a5SAdrian Chadd } 1654b8e788a5SAdrian Chadd 1655b8e788a5SAdrian Chadd static int 1656b8e788a5SAdrian Chadd ath_tx_raw_start(struct ath_softc *sc, struct ieee80211_node *ni, 1657b8e788a5SAdrian Chadd struct ath_buf *bf, struct mbuf *m0, 1658b8e788a5SAdrian Chadd const struct ieee80211_bpf_params *params) 1659b8e788a5SAdrian Chadd { 1660b8e788a5SAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 1661b8e788a5SAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 1662b8e788a5SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 1663b8e788a5SAdrian Chadd struct ieee80211vap *vap = ni->ni_vap; 1664b8e788a5SAdrian Chadd int error, ismcast, ismrr; 1665b8e788a5SAdrian Chadd int keyix, hdrlen, pktlen, try0, txantenna; 1666eb6f0de0SAdrian Chadd u_int8_t rix, txrate; 1667b8e788a5SAdrian Chadd struct ieee80211_frame *wh; 1668eb6f0de0SAdrian Chadd u_int flags; 1669b8e788a5SAdrian Chadd HAL_PKT_TYPE atype; 1670b8e788a5SAdrian Chadd const HAL_RATE_TABLE *rt; 1671b8e788a5SAdrian Chadd struct ath_desc *ds; 1672b8e788a5SAdrian Chadd u_int pri; 1673eb6f0de0SAdrian Chadd int o_tid = -1; 1674eb6f0de0SAdrian Chadd int do_override; 1675b8e788a5SAdrian Chadd 1676b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1677b8e788a5SAdrian Chadd ismcast = IEEE80211_IS_MULTICAST(wh->i_addr1); 1678b8e788a5SAdrian Chadd hdrlen = ieee80211_anyhdrsize(wh); 1679b8e788a5SAdrian Chadd /* 1680b8e788a5SAdrian Chadd * Packet length must not include any 1681b8e788a5SAdrian Chadd * pad bytes; deduct them here. 1682b8e788a5SAdrian Chadd */ 1683b8e788a5SAdrian Chadd /* XXX honor IEEE80211_BPF_DATAPAD */ 1684b8e788a5SAdrian Chadd pktlen = m0->m_pkthdr.len - (hdrlen & 3) + IEEE80211_CRC_LEN; 1685b8e788a5SAdrian Chadd 1686eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: ismcast=%d\n", 1687eb6f0de0SAdrian Chadd __func__, ismcast); 1688eb6f0de0SAdrian Chadd 16897561cb5cSAdrian Chadd pri = params->ibp_pri & 3; 16907561cb5cSAdrian Chadd /* Override pri if the frame isn't a QoS one */ 16917561cb5cSAdrian Chadd if (! IEEE80211_QOS_HAS_SEQ(wh)) 16927561cb5cSAdrian Chadd pri = ath_tx_getac(sc, m0); 16937561cb5cSAdrian Chadd 16947561cb5cSAdrian Chadd /* XXX If it's an ADDBA, override the correct queue */ 16957561cb5cSAdrian Chadd do_override = ath_tx_action_frame_override_queue(sc, ni, m0, &o_tid); 16967561cb5cSAdrian Chadd 16977561cb5cSAdrian Chadd /* Map ADDBA to the correct priority */ 16987561cb5cSAdrian Chadd if (do_override) { 16997561cb5cSAdrian Chadd #if 0 17007561cb5cSAdrian Chadd device_printf(sc->sc_dev, 17017561cb5cSAdrian Chadd "%s: overriding tid %d pri %d -> %d\n", 17027561cb5cSAdrian Chadd __func__, o_tid, pri, TID_TO_WME_AC(o_tid)); 17037561cb5cSAdrian Chadd #endif 17047561cb5cSAdrian Chadd pri = TID_TO_WME_AC(o_tid); 17057561cb5cSAdrian Chadd } 17067561cb5cSAdrian Chadd 17077561cb5cSAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[pri]); 17087561cb5cSAdrian Chadd 170981a82688SAdrian Chadd /* Handle encryption twiddling if needed */ 1710eb6f0de0SAdrian Chadd if (! ath_tx_tag_crypto(sc, ni, 1711eb6f0de0SAdrian Chadd m0, params->ibp_flags & IEEE80211_BPF_CRYPTO, 0, 1712eb6f0de0SAdrian Chadd &hdrlen, &pktlen, &keyix)) { 1713b8e788a5SAdrian Chadd ath_freetx(m0); 1714b8e788a5SAdrian Chadd return EIO; 1715b8e788a5SAdrian Chadd } 1716b8e788a5SAdrian Chadd /* packet header may have moved, reset our local pointer */ 1717b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1718b8e788a5SAdrian Chadd 1719eb6f0de0SAdrian Chadd /* Do the generic frame setup */ 1720eb6f0de0SAdrian Chadd /* XXX should just bzero the bf_state? */ 1721eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 1722eb6f0de0SAdrian Chadd 1723b8e788a5SAdrian Chadd error = ath_tx_dmasetup(sc, bf, m0); 1724b8e788a5SAdrian Chadd if (error != 0) 1725b8e788a5SAdrian Chadd return error; 1726b8e788a5SAdrian Chadd m0 = bf->bf_m; /* NB: may have changed */ 1727b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1728b8e788a5SAdrian Chadd bf->bf_node = ni; /* NB: held reference */ 1729b8e788a5SAdrian Chadd 1730b8e788a5SAdrian Chadd flags = HAL_TXDESC_CLRDMASK; /* XXX needed for crypto errs */ 1731b8e788a5SAdrian Chadd flags |= HAL_TXDESC_INTREQ; /* force interrupt */ 1732b8e788a5SAdrian Chadd if (params->ibp_flags & IEEE80211_BPF_RTS) 1733b8e788a5SAdrian Chadd flags |= HAL_TXDESC_RTSENA; 1734eb6f0de0SAdrian Chadd else if (params->ibp_flags & IEEE80211_BPF_CTS) { 1735eb6f0de0SAdrian Chadd /* XXX assume 11g/11n protection? */ 1736eb6f0de0SAdrian Chadd bf->bf_state.bfs_doprot = 1; 1737b8e788a5SAdrian Chadd flags |= HAL_TXDESC_CTSENA; 1738eb6f0de0SAdrian Chadd } 1739b8e788a5SAdrian Chadd /* XXX leave ismcast to injector? */ 1740b8e788a5SAdrian Chadd if ((params->ibp_flags & IEEE80211_BPF_NOACK) || ismcast) 1741b8e788a5SAdrian Chadd flags |= HAL_TXDESC_NOACK; 1742b8e788a5SAdrian Chadd 1743b8e788a5SAdrian Chadd rt = sc->sc_currates; 1744b8e788a5SAdrian Chadd KASSERT(rt != NULL, ("no rate table, mode %u", sc->sc_curmode)); 1745b8e788a5SAdrian Chadd rix = ath_tx_findrix(sc, params->ibp_rate0); 1746b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 1747b8e788a5SAdrian Chadd if (params->ibp_flags & IEEE80211_BPF_SHORTPRE) 1748b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 1749b8e788a5SAdrian Chadd sc->sc_txrix = rix; 1750b8e788a5SAdrian Chadd try0 = params->ibp_try0; 1751b8e788a5SAdrian Chadd ismrr = (params->ibp_try1 != 0); 1752b8e788a5SAdrian Chadd txantenna = params->ibp_pri >> 2; 1753b8e788a5SAdrian Chadd if (txantenna == 0) /* XXX? */ 1754b8e788a5SAdrian Chadd txantenna = sc->sc_txantenna; 175579f02dbfSAdrian Chadd 175679f02dbfSAdrian Chadd /* 1757eb6f0de0SAdrian Chadd * Since ctsrate is fixed, store it away for later 1758eb6f0de0SAdrian Chadd * use when the descriptor fields are being set. 175979f02dbfSAdrian Chadd */ 1760eb6f0de0SAdrian Chadd if (flags & (HAL_TXDESC_RTSENA|HAL_TXDESC_CTSENA)) 1761eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate0 = params->ibp_ctsrate; 176279f02dbfSAdrian Chadd 1763b8e788a5SAdrian Chadd /* 1764b8e788a5SAdrian Chadd * NB: we mark all packets as type PSPOLL so the h/w won't 1765b8e788a5SAdrian Chadd * set the sequence number, duration, etc. 1766b8e788a5SAdrian Chadd */ 1767b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_PSPOLL; 1768b8e788a5SAdrian Chadd 1769b8e788a5SAdrian Chadd if (IFF_DUMPPKTS(sc, ATH_DEBUG_XMIT)) 1770b8e788a5SAdrian Chadd ieee80211_dump_pkt(ic, mtod(m0, caddr_t), m0->m_len, 1771b8e788a5SAdrian Chadd sc->sc_hwmap[rix].ieeerate, -1); 1772b8e788a5SAdrian Chadd 1773b8e788a5SAdrian Chadd if (ieee80211_radiotap_active_vap(vap)) { 1774b8e788a5SAdrian Chadd u_int64_t tsf = ath_hal_gettsf64(ah); 1775b8e788a5SAdrian Chadd 1776b8e788a5SAdrian Chadd sc->sc_tx_th.wt_tsf = htole64(tsf); 1777b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags = sc->sc_hwmap[rix].txflags; 1778b8e788a5SAdrian Chadd if (wh->i_fc[1] & IEEE80211_FC1_WEP) 1779b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_WEP; 1780b8e788a5SAdrian Chadd if (m0->m_flags & M_FRAG) 1781b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_FRAG; 1782b8e788a5SAdrian Chadd sc->sc_tx_th.wt_rate = sc->sc_hwmap[rix].ieeerate; 1783b8e788a5SAdrian Chadd sc->sc_tx_th.wt_txpower = ni->ni_txpower; 1784b8e788a5SAdrian Chadd sc->sc_tx_th.wt_antenna = sc->sc_txantenna; 1785b8e788a5SAdrian Chadd 1786b8e788a5SAdrian Chadd ieee80211_radiotap_tx(vap, m0); 1787b8e788a5SAdrian Chadd } 1788b8e788a5SAdrian Chadd 1789b8e788a5SAdrian Chadd /* 1790b8e788a5SAdrian Chadd * Formulate first tx descriptor with tx controls. 1791b8e788a5SAdrian Chadd */ 1792b8e788a5SAdrian Chadd ds = bf->bf_desc; 1793b8e788a5SAdrian Chadd /* XXX check return value? */ 1794eb6f0de0SAdrian Chadd 1795eb6f0de0SAdrian Chadd /* Store the decided rate index values away */ 1796eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen = pktlen; 1797eb6f0de0SAdrian Chadd bf->bf_state.bfs_hdrlen = hdrlen; 1798eb6f0de0SAdrian Chadd bf->bf_state.bfs_atype = atype; 1799eb6f0de0SAdrian Chadd bf->bf_state.bfs_txpower = params->ibp_power; 1800eb6f0de0SAdrian Chadd bf->bf_state.bfs_txrate0 = txrate; 1801eb6f0de0SAdrian Chadd bf->bf_state.bfs_try0 = try0; 1802eb6f0de0SAdrian Chadd bf->bf_state.bfs_keyix = keyix; 1803eb6f0de0SAdrian Chadd bf->bf_state.bfs_txantenna = txantenna; 1804875a9451SAdrian Chadd bf->bf_state.bfs_txflags = flags; 1805eb6f0de0SAdrian Chadd bf->bf_state.bfs_shpream = 1806eb6f0de0SAdrian Chadd !! (params->ibp_flags & IEEE80211_BPF_SHORTPRE); 1807b8e788a5SAdrian Chadd 1808eb6f0de0SAdrian Chadd /* XXX this should be done in ath_tx_setrate() */ 1809eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate = 0; 1810eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsduration = 0; 1811eb6f0de0SAdrian Chadd bf->bf_state.bfs_ismrr = ismrr; 1812eb6f0de0SAdrian Chadd 1813eb6f0de0SAdrian Chadd /* Blank the legacy rate array */ 1814eb6f0de0SAdrian Chadd bzero(&bf->bf_state.bfs_rc, sizeof(bf->bf_state.bfs_rc)); 1815eb6f0de0SAdrian Chadd 1816eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].rix = 1817eb6f0de0SAdrian Chadd ath_tx_findrix(sc, params->ibp_rate0); 1818eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].tries = try0; 1819eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].ratecode = txrate; 1820c1782ce0SAdrian Chadd 1821c1782ce0SAdrian Chadd if (ismrr) { 1822eb6f0de0SAdrian Chadd int rix; 1823c1782ce0SAdrian Chadd 1824b8e788a5SAdrian Chadd rix = ath_tx_findrix(sc, params->ibp_rate1); 1825eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[1].rix = rix; 1826eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[1].tries = params->ibp_try1; 1827c1782ce0SAdrian Chadd 1828eb6f0de0SAdrian Chadd rix = ath_tx_findrix(sc, params->ibp_rate2); 1829eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[2].rix = rix; 1830eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[2].tries = params->ibp_try2; 1831eb6f0de0SAdrian Chadd 1832eb6f0de0SAdrian Chadd rix = ath_tx_findrix(sc, params->ibp_rate3); 1833eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[3].rix = rix; 1834eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[3].tries = params->ibp_try3; 1835c1782ce0SAdrian Chadd } 1836eb6f0de0SAdrian Chadd /* 1837eb6f0de0SAdrian Chadd * All the required rate control decisions have been made; 1838eb6f0de0SAdrian Chadd * fill in the rc flags. 1839eb6f0de0SAdrian Chadd */ 1840eb6f0de0SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 1841b8e788a5SAdrian Chadd 1842b8e788a5SAdrian Chadd /* NB: no buffered multicast in power save support */ 1843eb6f0de0SAdrian Chadd 1844eb6f0de0SAdrian Chadd /* 1845eb6f0de0SAdrian Chadd * If we're overiding the ADDBA destination, dump directly 1846eb6f0de0SAdrian Chadd * into the hardware queue, right after any pending 1847eb6f0de0SAdrian Chadd * frames to that node are. 1848eb6f0de0SAdrian Chadd */ 1849eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: dooverride=%d\n", 1850eb6f0de0SAdrian Chadd __func__, do_override); 1851eb6f0de0SAdrian Chadd 1852eb6f0de0SAdrian Chadd if (do_override) { 1853eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, sc->sc_ac2q[pri], bf); 1854eb6f0de0SAdrian Chadd } else { 1855eb6f0de0SAdrian Chadd /* Queue to software queue */ 1856eb6f0de0SAdrian Chadd ath_tx_swq(sc, ni, sc->sc_ac2q[pri], bf); 1857eb6f0de0SAdrian Chadd } 18587561cb5cSAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[pri]); 1859eb6f0de0SAdrian Chadd 1860b8e788a5SAdrian Chadd return 0; 1861b8e788a5SAdrian Chadd } 1862b8e788a5SAdrian Chadd 1863eb6f0de0SAdrian Chadd /* 1864eb6f0de0SAdrian Chadd * Send a raw frame. 1865eb6f0de0SAdrian Chadd * 1866eb6f0de0SAdrian Chadd * This can be called by net80211. 1867eb6f0de0SAdrian Chadd */ 1868b8e788a5SAdrian Chadd int 1869b8e788a5SAdrian Chadd ath_raw_xmit(struct ieee80211_node *ni, struct mbuf *m, 1870b8e788a5SAdrian Chadd const struct ieee80211_bpf_params *params) 1871b8e788a5SAdrian Chadd { 1872b8e788a5SAdrian Chadd struct ieee80211com *ic = ni->ni_ic; 1873b8e788a5SAdrian Chadd struct ifnet *ifp = ic->ic_ifp; 1874b8e788a5SAdrian Chadd struct ath_softc *sc = ifp->if_softc; 1875b8e788a5SAdrian Chadd struct ath_buf *bf; 18769c85ff91SAdrian Chadd struct ieee80211_frame *wh = mtod(m, struct ieee80211_frame *); 18779c85ff91SAdrian Chadd int error = 0; 1878b8e788a5SAdrian Chadd 1879ef27340cSAdrian Chadd ATH_PCU_LOCK(sc); 1880ef27340cSAdrian Chadd if (sc->sc_inreset_cnt > 0) { 1881ef27340cSAdrian Chadd device_printf(sc->sc_dev, "%s: sc_inreset_cnt > 0; bailing\n", 1882ef27340cSAdrian Chadd __func__); 1883ef27340cSAdrian Chadd error = EIO; 1884ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 1885ef27340cSAdrian Chadd goto bad0; 1886ef27340cSAdrian Chadd } 1887ef27340cSAdrian Chadd sc->sc_txstart_cnt++; 1888ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 1889ef27340cSAdrian Chadd 1890b8e788a5SAdrian Chadd if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0 || sc->sc_invalid) { 1891b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, "%s: discard frame, %s", __func__, 1892b8e788a5SAdrian Chadd (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0 ? 1893b8e788a5SAdrian Chadd "!running" : "invalid"); 1894b8e788a5SAdrian Chadd m_freem(m); 1895b8e788a5SAdrian Chadd error = ENETDOWN; 1896b8e788a5SAdrian Chadd goto bad; 1897b8e788a5SAdrian Chadd } 18989c85ff91SAdrian Chadd 18999c85ff91SAdrian Chadd /* 19009c85ff91SAdrian Chadd * Enforce how deep the multicast queue can grow. 19019c85ff91SAdrian Chadd * 19029c85ff91SAdrian Chadd * XXX duplicated in ath_tx_start(). 19039c85ff91SAdrian Chadd */ 19049c85ff91SAdrian Chadd if (IEEE80211_IS_MULTICAST(wh->i_addr1)) { 19059c85ff91SAdrian Chadd ATH_TXQ_LOCK(sc->sc_cabq); 19069c85ff91SAdrian Chadd 1907b09e37a1SAdrian Chadd if (sc->sc_cabq->axq_depth > sc->sc_txq_mcastq_maxdepth) { 19089c85ff91SAdrian Chadd sc->sc_stats.ast_tx_mcastq_overflow++; 19099c85ff91SAdrian Chadd error = ENOBUFS; 19109c85ff91SAdrian Chadd } 19119c85ff91SAdrian Chadd 19129c85ff91SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_cabq); 19139c85ff91SAdrian Chadd 19149c85ff91SAdrian Chadd if (error != 0) { 19159c85ff91SAdrian Chadd m_freem(m); 19169c85ff91SAdrian Chadd goto bad; 19179c85ff91SAdrian Chadd } 19189c85ff91SAdrian Chadd } 19199c85ff91SAdrian Chadd 1920b8e788a5SAdrian Chadd /* 1921b8e788a5SAdrian Chadd * Grab a TX buffer and associated resources. 1922b8e788a5SAdrian Chadd */ 1923af33d486SAdrian Chadd bf = ath_getbuf(sc, ATH_BUFTYPE_MGMT); 1924b8e788a5SAdrian Chadd if (bf == NULL) { 1925b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_nobuf++; 1926b8e788a5SAdrian Chadd m_freem(m); 1927b8e788a5SAdrian Chadd error = ENOBUFS; 1928b8e788a5SAdrian Chadd goto bad; 1929b8e788a5SAdrian Chadd } 1930b8e788a5SAdrian Chadd 1931b8e788a5SAdrian Chadd if (params == NULL) { 1932b8e788a5SAdrian Chadd /* 1933b8e788a5SAdrian Chadd * Legacy path; interpret frame contents to decide 1934b8e788a5SAdrian Chadd * precisely how to send the frame. 1935b8e788a5SAdrian Chadd */ 1936b8e788a5SAdrian Chadd if (ath_tx_start(sc, ni, bf, m)) { 1937b8e788a5SAdrian Chadd error = EIO; /* XXX */ 1938b8e788a5SAdrian Chadd goto bad2; 1939b8e788a5SAdrian Chadd } 1940b8e788a5SAdrian Chadd } else { 1941b8e788a5SAdrian Chadd /* 1942b8e788a5SAdrian Chadd * Caller supplied explicit parameters to use in 1943b8e788a5SAdrian Chadd * sending the frame. 1944b8e788a5SAdrian Chadd */ 1945b8e788a5SAdrian Chadd if (ath_tx_raw_start(sc, ni, bf, m, params)) { 1946b8e788a5SAdrian Chadd error = EIO; /* XXX */ 1947b8e788a5SAdrian Chadd goto bad2; 1948b8e788a5SAdrian Chadd } 1949b8e788a5SAdrian Chadd } 1950b8e788a5SAdrian Chadd sc->sc_wd_timer = 5; 1951b8e788a5SAdrian Chadd ifp->if_opackets++; 1952b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_raw++; 1953b8e788a5SAdrian Chadd 1954ef27340cSAdrian Chadd ATH_PCU_LOCK(sc); 1955ef27340cSAdrian Chadd sc->sc_txstart_cnt--; 1956ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 1957ef27340cSAdrian Chadd 1958b8e788a5SAdrian Chadd return 0; 1959b8e788a5SAdrian Chadd bad2: 1960b8e788a5SAdrian Chadd ATH_TXBUF_LOCK(sc); 1961e1a50456SAdrian Chadd ath_returnbuf_head(sc, bf); 1962b8e788a5SAdrian Chadd ATH_TXBUF_UNLOCK(sc); 1963b8e788a5SAdrian Chadd bad: 1964ef27340cSAdrian Chadd ATH_PCU_LOCK(sc); 1965ef27340cSAdrian Chadd sc->sc_txstart_cnt--; 1966ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 1967ef27340cSAdrian Chadd bad0: 1968b8e788a5SAdrian Chadd ifp->if_oerrors++; 1969b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_raw_fail++; 1970b8e788a5SAdrian Chadd ieee80211_free_node(ni); 1971ef27340cSAdrian Chadd 1972b8e788a5SAdrian Chadd return error; 1973b8e788a5SAdrian Chadd } 1974eb6f0de0SAdrian Chadd 1975eb6f0de0SAdrian Chadd /* Some helper functions */ 1976eb6f0de0SAdrian Chadd 1977eb6f0de0SAdrian Chadd /* 1978eb6f0de0SAdrian Chadd * ADDBA (and potentially others) need to be placed in the same 1979eb6f0de0SAdrian Chadd * hardware queue as the TID/node it's relating to. This is so 1980eb6f0de0SAdrian Chadd * it goes out after any pending non-aggregate frames to the 1981eb6f0de0SAdrian Chadd * same node/TID. 1982eb6f0de0SAdrian Chadd * 1983eb6f0de0SAdrian Chadd * If this isn't done, the ADDBA can go out before the frames 1984eb6f0de0SAdrian Chadd * queued in hardware. Even though these frames have a sequence 1985eb6f0de0SAdrian Chadd * number -earlier- than the ADDBA can be transmitted (but 1986eb6f0de0SAdrian Chadd * no frames whose sequence numbers are after the ADDBA should 1987eb6f0de0SAdrian Chadd * be!) they'll arrive after the ADDBA - and the receiving end 1988eb6f0de0SAdrian Chadd * will simply drop them as being out of the BAW. 1989eb6f0de0SAdrian Chadd * 1990eb6f0de0SAdrian Chadd * The frames can't be appended to the TID software queue - it'll 1991eb6f0de0SAdrian Chadd * never be sent out. So these frames have to be directly 1992eb6f0de0SAdrian Chadd * dispatched to the hardware, rather than queued in software. 1993eb6f0de0SAdrian Chadd * So if this function returns true, the TXQ has to be 1994eb6f0de0SAdrian Chadd * overridden and it has to be directly dispatched. 1995eb6f0de0SAdrian Chadd * 1996eb6f0de0SAdrian Chadd * It's a dirty hack, but someone's gotta do it. 1997eb6f0de0SAdrian Chadd */ 1998eb6f0de0SAdrian Chadd 1999eb6f0de0SAdrian Chadd /* 2000eb6f0de0SAdrian Chadd * XXX doesn't belong here! 2001eb6f0de0SAdrian Chadd */ 2002eb6f0de0SAdrian Chadd static int 2003eb6f0de0SAdrian Chadd ieee80211_is_action(struct ieee80211_frame *wh) 2004eb6f0de0SAdrian Chadd { 2005eb6f0de0SAdrian Chadd /* Type: Management frame? */ 2006eb6f0de0SAdrian Chadd if ((wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) != 2007eb6f0de0SAdrian Chadd IEEE80211_FC0_TYPE_MGT) 2008eb6f0de0SAdrian Chadd return 0; 2009eb6f0de0SAdrian Chadd 2010eb6f0de0SAdrian Chadd /* Subtype: Action frame? */ 2011eb6f0de0SAdrian Chadd if ((wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK) != 2012eb6f0de0SAdrian Chadd IEEE80211_FC0_SUBTYPE_ACTION) 2013eb6f0de0SAdrian Chadd return 0; 2014eb6f0de0SAdrian Chadd 2015eb6f0de0SAdrian Chadd return 1; 2016eb6f0de0SAdrian Chadd } 2017eb6f0de0SAdrian Chadd 2018eb6f0de0SAdrian Chadd #define MS(_v, _f) (((_v) & _f) >> _f##_S) 2019eb6f0de0SAdrian Chadd /* 2020eb6f0de0SAdrian Chadd * Return an alternate TID for ADDBA request frames. 2021eb6f0de0SAdrian Chadd * 2022eb6f0de0SAdrian Chadd * Yes, this likely should be done in the net80211 layer. 2023eb6f0de0SAdrian Chadd */ 2024eb6f0de0SAdrian Chadd static int 2025eb6f0de0SAdrian Chadd ath_tx_action_frame_override_queue(struct ath_softc *sc, 2026eb6f0de0SAdrian Chadd struct ieee80211_node *ni, 2027eb6f0de0SAdrian Chadd struct mbuf *m0, int *tid) 2028eb6f0de0SAdrian Chadd { 2029eb6f0de0SAdrian Chadd struct ieee80211_frame *wh = mtod(m0, struct ieee80211_frame *); 2030eb6f0de0SAdrian Chadd struct ieee80211_action_ba_addbarequest *ia; 2031eb6f0de0SAdrian Chadd uint8_t *frm; 2032eb6f0de0SAdrian Chadd uint16_t baparamset; 2033eb6f0de0SAdrian Chadd 2034eb6f0de0SAdrian Chadd /* Not action frame? Bail */ 2035eb6f0de0SAdrian Chadd if (! ieee80211_is_action(wh)) 2036eb6f0de0SAdrian Chadd return 0; 2037eb6f0de0SAdrian Chadd 2038eb6f0de0SAdrian Chadd /* XXX Not needed for frames we send? */ 2039eb6f0de0SAdrian Chadd #if 0 2040eb6f0de0SAdrian Chadd /* Correct length? */ 2041eb6f0de0SAdrian Chadd if (! ieee80211_parse_action(ni, m)) 2042eb6f0de0SAdrian Chadd return 0; 2043eb6f0de0SAdrian Chadd #endif 2044eb6f0de0SAdrian Chadd 2045eb6f0de0SAdrian Chadd /* Extract out action frame */ 2046eb6f0de0SAdrian Chadd frm = (u_int8_t *)&wh[1]; 2047eb6f0de0SAdrian Chadd ia = (struct ieee80211_action_ba_addbarequest *) frm; 2048eb6f0de0SAdrian Chadd 2049eb6f0de0SAdrian Chadd /* Not ADDBA? Bail */ 2050eb6f0de0SAdrian Chadd if (ia->rq_header.ia_category != IEEE80211_ACTION_CAT_BA) 2051eb6f0de0SAdrian Chadd return 0; 2052eb6f0de0SAdrian Chadd if (ia->rq_header.ia_action != IEEE80211_ACTION_BA_ADDBA_REQUEST) 2053eb6f0de0SAdrian Chadd return 0; 2054eb6f0de0SAdrian Chadd 2055eb6f0de0SAdrian Chadd /* Extract TID, return it */ 2056eb6f0de0SAdrian Chadd baparamset = le16toh(ia->rq_baparamset); 2057eb6f0de0SAdrian Chadd *tid = (int) MS(baparamset, IEEE80211_BAPS_TID); 2058eb6f0de0SAdrian Chadd 2059eb6f0de0SAdrian Chadd return 1; 2060eb6f0de0SAdrian Chadd } 2061eb6f0de0SAdrian Chadd #undef MS 2062eb6f0de0SAdrian Chadd 2063eb6f0de0SAdrian Chadd /* Per-node software queue operations */ 2064eb6f0de0SAdrian Chadd 2065eb6f0de0SAdrian Chadd /* 2066eb6f0de0SAdrian Chadd * Add the current packet to the given BAW. 2067eb6f0de0SAdrian Chadd * It is assumed that the current packet 2068eb6f0de0SAdrian Chadd * 2069eb6f0de0SAdrian Chadd * + fits inside the BAW; 2070eb6f0de0SAdrian Chadd * + already has had a sequence number allocated. 2071eb6f0de0SAdrian Chadd * 2072eb6f0de0SAdrian Chadd * Since the BAW status may be modified by both the ath task and 2073eb6f0de0SAdrian Chadd * the net80211/ifnet contexts, the TID must be locked. 2074eb6f0de0SAdrian Chadd */ 2075eb6f0de0SAdrian Chadd void 2076eb6f0de0SAdrian Chadd ath_tx_addto_baw(struct ath_softc *sc, struct ath_node *an, 2077eb6f0de0SAdrian Chadd struct ath_tid *tid, struct ath_buf *bf) 2078eb6f0de0SAdrian Chadd { 2079eb6f0de0SAdrian Chadd int index, cindex; 2080eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 2081eb6f0de0SAdrian Chadd 2082eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 2083c2ac9655SAdrian Chadd ATH_TID_LOCK_ASSERT(sc, tid); 2084eb6f0de0SAdrian Chadd 2085eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_isretried) 2086eb6f0de0SAdrian Chadd return; 2087eb6f0de0SAdrian Chadd 2088c7c07341SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 2089c7c07341SAdrian Chadd 20907561cb5cSAdrian Chadd if (! bf->bf_state.bfs_dobaw) { 20917561cb5cSAdrian Chadd device_printf(sc->sc_dev, 20927561cb5cSAdrian Chadd "%s: dobaw=0, seqno=%d, window %d:%d\n", 20937561cb5cSAdrian Chadd __func__, 20947561cb5cSAdrian Chadd SEQNO(bf->bf_state.bfs_seqno), 20957561cb5cSAdrian Chadd tap->txa_start, 20967561cb5cSAdrian Chadd tap->txa_wnd); 20977561cb5cSAdrian Chadd } 20987561cb5cSAdrian Chadd 2099eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_addedbaw) 2100eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 2101a108d2d6SAdrian Chadd "%s: re-added? tid=%d, seqno %d; window %d:%d; " 2102d4365d16SAdrian Chadd "baw head=%d tail=%d\n", 2103a108d2d6SAdrian Chadd __func__, tid->tid, SEQNO(bf->bf_state.bfs_seqno), 2104d4365d16SAdrian Chadd tap->txa_start, tap->txa_wnd, tid->baw_head, 2105d4365d16SAdrian Chadd tid->baw_tail); 2106eb6f0de0SAdrian Chadd 2107eb6f0de0SAdrian Chadd /* 21087561cb5cSAdrian Chadd * Verify that the given sequence number is not outside of the 21097561cb5cSAdrian Chadd * BAW. Complain loudly if that's the case. 21107561cb5cSAdrian Chadd */ 21117561cb5cSAdrian Chadd if (! BAW_WITHIN(tap->txa_start, tap->txa_wnd, 21127561cb5cSAdrian Chadd SEQNO(bf->bf_state.bfs_seqno))) { 21137561cb5cSAdrian Chadd device_printf(sc->sc_dev, 21147561cb5cSAdrian Chadd "%s: bf=%p: outside of BAW?? tid=%d, seqno %d; window %d:%d; " 21157561cb5cSAdrian Chadd "baw head=%d tail=%d\n", 21167561cb5cSAdrian Chadd __func__, bf, tid->tid, SEQNO(bf->bf_state.bfs_seqno), 21177561cb5cSAdrian Chadd tap->txa_start, tap->txa_wnd, tid->baw_head, 21187561cb5cSAdrian Chadd tid->baw_tail); 21197561cb5cSAdrian Chadd } 21207561cb5cSAdrian Chadd 21217561cb5cSAdrian Chadd /* 2122eb6f0de0SAdrian Chadd * ni->ni_txseqs[] is the currently allocated seqno. 2123eb6f0de0SAdrian Chadd * the txa state contains the current baw start. 2124eb6f0de0SAdrian Chadd */ 2125eb6f0de0SAdrian Chadd index = ATH_BA_INDEX(tap->txa_start, SEQNO(bf->bf_state.bfs_seqno)); 2126eb6f0de0SAdrian Chadd cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1); 2127eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAW, 2128a108d2d6SAdrian Chadd "%s: tid=%d, seqno %d; window %d:%d; index=%d cindex=%d " 2129d4365d16SAdrian Chadd "baw head=%d tail=%d\n", 2130a108d2d6SAdrian Chadd __func__, tid->tid, SEQNO(bf->bf_state.bfs_seqno), 2131d4365d16SAdrian Chadd tap->txa_start, tap->txa_wnd, index, cindex, tid->baw_head, 2132d4365d16SAdrian Chadd tid->baw_tail); 2133eb6f0de0SAdrian Chadd 2134eb6f0de0SAdrian Chadd 2135eb6f0de0SAdrian Chadd #if 0 2136eb6f0de0SAdrian Chadd assert(tid->tx_buf[cindex] == NULL); 2137eb6f0de0SAdrian Chadd #endif 2138eb6f0de0SAdrian Chadd if (tid->tx_buf[cindex] != NULL) { 2139eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 2140eb6f0de0SAdrian Chadd "%s: ba packet dup (index=%d, cindex=%d, " 2141eb6f0de0SAdrian Chadd "head=%d, tail=%d)\n", 2142eb6f0de0SAdrian Chadd __func__, index, cindex, tid->baw_head, tid->baw_tail); 2143eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 2144eb6f0de0SAdrian Chadd "%s: BA bf: %p; seqno=%d ; new bf: %p; seqno=%d\n", 2145eb6f0de0SAdrian Chadd __func__, 2146eb6f0de0SAdrian Chadd tid->tx_buf[cindex], 2147eb6f0de0SAdrian Chadd SEQNO(tid->tx_buf[cindex]->bf_state.bfs_seqno), 2148eb6f0de0SAdrian Chadd bf, 2149eb6f0de0SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno) 2150eb6f0de0SAdrian Chadd ); 2151eb6f0de0SAdrian Chadd } 2152eb6f0de0SAdrian Chadd tid->tx_buf[cindex] = bf; 2153eb6f0de0SAdrian Chadd 2154d4365d16SAdrian Chadd if (index >= ((tid->baw_tail - tid->baw_head) & 2155d4365d16SAdrian Chadd (ATH_TID_MAX_BUFS - 1))) { 2156eb6f0de0SAdrian Chadd tid->baw_tail = cindex; 2157eb6f0de0SAdrian Chadd INCR(tid->baw_tail, ATH_TID_MAX_BUFS); 2158eb6f0de0SAdrian Chadd } 2159eb6f0de0SAdrian Chadd } 2160eb6f0de0SAdrian Chadd 2161eb6f0de0SAdrian Chadd /* 216238962489SAdrian Chadd * Flip the BAW buffer entry over from the existing one to the new one. 216338962489SAdrian Chadd * 216438962489SAdrian Chadd * When software retransmitting a (sub-)frame, it is entirely possible that 216538962489SAdrian Chadd * the frame ath_buf is marked as BUSY and can't be immediately reused. 216638962489SAdrian Chadd * In that instance the buffer is cloned and the new buffer is used for 216738962489SAdrian Chadd * retransmit. We thus need to update the ath_buf slot in the BAW buf 216838962489SAdrian Chadd * tracking array to maintain consistency. 216938962489SAdrian Chadd */ 217038962489SAdrian Chadd static void 217138962489SAdrian Chadd ath_tx_switch_baw_buf(struct ath_softc *sc, struct ath_node *an, 217238962489SAdrian Chadd struct ath_tid *tid, struct ath_buf *old_bf, struct ath_buf *new_bf) 217338962489SAdrian Chadd { 217438962489SAdrian Chadd int index, cindex; 217538962489SAdrian Chadd struct ieee80211_tx_ampdu *tap; 217638962489SAdrian Chadd int seqno = SEQNO(old_bf->bf_state.bfs_seqno); 217738962489SAdrian Chadd 217838962489SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 2179c2ac9655SAdrian Chadd ATH_TID_LOCK_ASSERT(sc, tid); 218038962489SAdrian Chadd 218138962489SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 218238962489SAdrian Chadd index = ATH_BA_INDEX(tap->txa_start, seqno); 218338962489SAdrian Chadd cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1); 218438962489SAdrian Chadd 218538962489SAdrian Chadd /* 218638962489SAdrian Chadd * Just warn for now; if it happens then we should find out 218738962489SAdrian Chadd * about it. It's highly likely the aggregation session will 218838962489SAdrian Chadd * soon hang. 218938962489SAdrian Chadd */ 219038962489SAdrian Chadd if (old_bf->bf_state.bfs_seqno != new_bf->bf_state.bfs_seqno) { 219138962489SAdrian Chadd device_printf(sc->sc_dev, "%s: retransmitted buffer" 219238962489SAdrian Chadd " has mismatching seqno's, BA session may hang.\n", 219338962489SAdrian Chadd __func__); 219438962489SAdrian Chadd device_printf(sc->sc_dev, "%s: old seqno=%d, new_seqno=%d\n", 219538962489SAdrian Chadd __func__, 219638962489SAdrian Chadd old_bf->bf_state.bfs_seqno, 219738962489SAdrian Chadd new_bf->bf_state.bfs_seqno); 219838962489SAdrian Chadd } 219938962489SAdrian Chadd 220038962489SAdrian Chadd if (tid->tx_buf[cindex] != old_bf) { 220138962489SAdrian Chadd device_printf(sc->sc_dev, "%s: ath_buf pointer incorrect; " 220238962489SAdrian Chadd " has m BA session may hang.\n", 220338962489SAdrian Chadd __func__); 220438962489SAdrian Chadd device_printf(sc->sc_dev, "%s: old bf=%p, new bf=%p\n", 220538962489SAdrian Chadd __func__, 220638962489SAdrian Chadd old_bf, new_bf); 220738962489SAdrian Chadd } 220838962489SAdrian Chadd 220938962489SAdrian Chadd tid->tx_buf[cindex] = new_bf; 221038962489SAdrian Chadd } 221138962489SAdrian Chadd 221238962489SAdrian Chadd /* 2213eb6f0de0SAdrian Chadd * seq_start - left edge of BAW 2214eb6f0de0SAdrian Chadd * seq_next - current/next sequence number to allocate 2215eb6f0de0SAdrian Chadd * 2216eb6f0de0SAdrian Chadd * Since the BAW status may be modified by both the ath task and 2217eb6f0de0SAdrian Chadd * the net80211/ifnet contexts, the TID must be locked. 2218eb6f0de0SAdrian Chadd */ 2219eb6f0de0SAdrian Chadd static void 2220eb6f0de0SAdrian Chadd ath_tx_update_baw(struct ath_softc *sc, struct ath_node *an, 2221eb6f0de0SAdrian Chadd struct ath_tid *tid, const struct ath_buf *bf) 2222eb6f0de0SAdrian Chadd { 2223eb6f0de0SAdrian Chadd int index, cindex; 2224eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 2225eb6f0de0SAdrian Chadd int seqno = SEQNO(bf->bf_state.bfs_seqno); 2226eb6f0de0SAdrian Chadd 2227eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 22284b6db404SAdrian Chadd ATH_TID_LOCK_ASSERT(sc, tid); 2229eb6f0de0SAdrian Chadd 2230eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 2231eb6f0de0SAdrian Chadd index = ATH_BA_INDEX(tap->txa_start, seqno); 2232eb6f0de0SAdrian Chadd cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1); 2233eb6f0de0SAdrian Chadd 2234eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAW, 2235a108d2d6SAdrian Chadd "%s: tid=%d, baw=%d:%d, seqno=%d, index=%d, cindex=%d, " 2236d4365d16SAdrian Chadd "baw head=%d, tail=%d\n", 2237a108d2d6SAdrian Chadd __func__, tid->tid, tap->txa_start, tap->txa_wnd, seqno, index, 2238eb6f0de0SAdrian Chadd cindex, tid->baw_head, tid->baw_tail); 2239eb6f0de0SAdrian Chadd 2240eb6f0de0SAdrian Chadd /* 2241eb6f0de0SAdrian Chadd * If this occurs then we have a big problem - something else 2242eb6f0de0SAdrian Chadd * has slid tap->txa_start along without updating the BAW 2243eb6f0de0SAdrian Chadd * tracking start/end pointers. Thus the TX BAW state is now 2244eb6f0de0SAdrian Chadd * completely busted. 2245eb6f0de0SAdrian Chadd * 2246eb6f0de0SAdrian Chadd * But for now, since I haven't yet fixed TDMA and buffer cloning, 2247eb6f0de0SAdrian Chadd * it's quite possible that a cloned buffer is making its way 2248eb6f0de0SAdrian Chadd * here and causing it to fire off. Disable TDMA for now. 2249eb6f0de0SAdrian Chadd */ 2250eb6f0de0SAdrian Chadd if (tid->tx_buf[cindex] != bf) { 2251eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 2252eb6f0de0SAdrian Chadd "%s: comp bf=%p, seq=%d; slot bf=%p, seqno=%d\n", 2253eb6f0de0SAdrian Chadd __func__, 2254eb6f0de0SAdrian Chadd bf, SEQNO(bf->bf_state.bfs_seqno), 2255eb6f0de0SAdrian Chadd tid->tx_buf[cindex], 2256eb6f0de0SAdrian Chadd SEQNO(tid->tx_buf[cindex]->bf_state.bfs_seqno)); 2257eb6f0de0SAdrian Chadd } 2258eb6f0de0SAdrian Chadd 2259eb6f0de0SAdrian Chadd tid->tx_buf[cindex] = NULL; 2260eb6f0de0SAdrian Chadd 2261d4365d16SAdrian Chadd while (tid->baw_head != tid->baw_tail && 2262d4365d16SAdrian Chadd !tid->tx_buf[tid->baw_head]) { 2263eb6f0de0SAdrian Chadd INCR(tap->txa_start, IEEE80211_SEQ_RANGE); 2264eb6f0de0SAdrian Chadd INCR(tid->baw_head, ATH_TID_MAX_BUFS); 2265eb6f0de0SAdrian Chadd } 2266d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAW, 2267d4365d16SAdrian Chadd "%s: baw is now %d:%d, baw head=%d\n", 2268eb6f0de0SAdrian Chadd __func__, tap->txa_start, tap->txa_wnd, tid->baw_head); 2269eb6f0de0SAdrian Chadd } 2270eb6f0de0SAdrian Chadd 2271eb6f0de0SAdrian Chadd /* 2272eb6f0de0SAdrian Chadd * Mark the current node/TID as ready to TX. 2273eb6f0de0SAdrian Chadd * 2274eb6f0de0SAdrian Chadd * This is done to make it easy for the software scheduler to 2275eb6f0de0SAdrian Chadd * find which nodes have data to send. 2276eb6f0de0SAdrian Chadd * 2277eb6f0de0SAdrian Chadd * The TXQ lock must be held. 2278eb6f0de0SAdrian Chadd */ 2279eb6f0de0SAdrian Chadd static void 2280eb6f0de0SAdrian Chadd ath_tx_tid_sched(struct ath_softc *sc, struct ath_tid *tid) 2281eb6f0de0SAdrian Chadd { 2282eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 2283eb6f0de0SAdrian Chadd 2284eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 2285eb6f0de0SAdrian Chadd 2286eb6f0de0SAdrian Chadd if (tid->paused) 2287eb6f0de0SAdrian Chadd return; /* paused, can't schedule yet */ 2288eb6f0de0SAdrian Chadd 2289eb6f0de0SAdrian Chadd if (tid->sched) 2290eb6f0de0SAdrian Chadd return; /* already scheduled */ 2291eb6f0de0SAdrian Chadd 2292eb6f0de0SAdrian Chadd tid->sched = 1; 2293eb6f0de0SAdrian Chadd 2294eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&txq->axq_tidq, tid, axq_qelem); 2295eb6f0de0SAdrian Chadd } 2296eb6f0de0SAdrian Chadd 2297eb6f0de0SAdrian Chadd /* 2298eb6f0de0SAdrian Chadd * Mark the current node as no longer needing to be polled for 2299eb6f0de0SAdrian Chadd * TX packets. 2300eb6f0de0SAdrian Chadd * 2301eb6f0de0SAdrian Chadd * The TXQ lock must be held. 2302eb6f0de0SAdrian Chadd */ 2303eb6f0de0SAdrian Chadd static void 2304eb6f0de0SAdrian Chadd ath_tx_tid_unsched(struct ath_softc *sc, struct ath_tid *tid) 2305eb6f0de0SAdrian Chadd { 2306eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 2307eb6f0de0SAdrian Chadd 2308eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 2309eb6f0de0SAdrian Chadd 2310eb6f0de0SAdrian Chadd if (tid->sched == 0) 2311eb6f0de0SAdrian Chadd return; 2312eb6f0de0SAdrian Chadd 2313eb6f0de0SAdrian Chadd tid->sched = 0; 2314eb6f0de0SAdrian Chadd TAILQ_REMOVE(&txq->axq_tidq, tid, axq_qelem); 2315eb6f0de0SAdrian Chadd } 2316eb6f0de0SAdrian Chadd 2317eb6f0de0SAdrian Chadd /* 2318eb6f0de0SAdrian Chadd * Assign a sequence number manually to the given frame. 2319eb6f0de0SAdrian Chadd * 2320eb6f0de0SAdrian Chadd * This should only be called for A-MPDU TX frames. 2321eb6f0de0SAdrian Chadd */ 2322a108d2d6SAdrian Chadd static ieee80211_seq 2323eb6f0de0SAdrian Chadd ath_tx_tid_seqno_assign(struct ath_softc *sc, struct ieee80211_node *ni, 2324eb6f0de0SAdrian Chadd struct ath_buf *bf, struct mbuf *m0) 2325eb6f0de0SAdrian Chadd { 2326eb6f0de0SAdrian Chadd struct ieee80211_frame *wh; 2327eb6f0de0SAdrian Chadd int tid, pri; 2328eb6f0de0SAdrian Chadd ieee80211_seq seqno; 2329eb6f0de0SAdrian Chadd uint8_t subtype; 2330eb6f0de0SAdrian Chadd 2331eb6f0de0SAdrian Chadd /* TID lookup */ 2332eb6f0de0SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 2333eb6f0de0SAdrian Chadd pri = M_WME_GETAC(m0); /* honor classification */ 2334eb6f0de0SAdrian Chadd tid = WME_AC_TO_TID(pri); 2335a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: pri=%d, tid=%d, qos has seq=%d\n", 2336a108d2d6SAdrian Chadd __func__, pri, tid, IEEE80211_QOS_HAS_SEQ(wh)); 2337eb6f0de0SAdrian Chadd 2338eb6f0de0SAdrian Chadd /* XXX Is it a control frame? Ignore */ 2339eb6f0de0SAdrian Chadd 2340eb6f0de0SAdrian Chadd /* Does the packet require a sequence number? */ 2341eb6f0de0SAdrian Chadd if (! IEEE80211_QOS_HAS_SEQ(wh)) 2342eb6f0de0SAdrian Chadd return -1; 2343eb6f0de0SAdrian Chadd 23447561cb5cSAdrian Chadd ATH_TID_LOCK_ASSERT(sc, &(ATH_NODE(ni)->an_tid[tid])); 23457561cb5cSAdrian Chadd 2346eb6f0de0SAdrian Chadd /* 2347eb6f0de0SAdrian Chadd * Is it a QOS NULL Data frame? Give it a sequence number from 2348eb6f0de0SAdrian Chadd * the default TID (IEEE80211_NONQOS_TID.) 2349eb6f0de0SAdrian Chadd * 2350eb6f0de0SAdrian Chadd * The RX path of everything I've looked at doesn't include the NULL 2351eb6f0de0SAdrian Chadd * data frame sequence number in the aggregation state updates, so 2352eb6f0de0SAdrian Chadd * assigning it a sequence number there will cause a BAW hole on the 2353eb6f0de0SAdrian Chadd * RX side. 2354eb6f0de0SAdrian Chadd */ 2355eb6f0de0SAdrian Chadd subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK; 2356eb6f0de0SAdrian Chadd if (subtype == IEEE80211_FC0_SUBTYPE_QOS_NULL) { 23577561cb5cSAdrian Chadd /* XXX no locking for this TID? This is a bit of a problem. */ 2358eb6f0de0SAdrian Chadd seqno = ni->ni_txseqs[IEEE80211_NONQOS_TID]; 2359eb6f0de0SAdrian Chadd INCR(ni->ni_txseqs[IEEE80211_NONQOS_TID], IEEE80211_SEQ_RANGE); 2360eb6f0de0SAdrian Chadd } else { 2361eb6f0de0SAdrian Chadd /* Manually assign sequence number */ 2362eb6f0de0SAdrian Chadd seqno = ni->ni_txseqs[tid]; 2363eb6f0de0SAdrian Chadd INCR(ni->ni_txseqs[tid], IEEE80211_SEQ_RANGE); 2364eb6f0de0SAdrian Chadd } 2365eb6f0de0SAdrian Chadd *(uint16_t *)&wh->i_seq[0] = htole16(seqno << IEEE80211_SEQ_SEQ_SHIFT); 2366eb6f0de0SAdrian Chadd M_SEQNO_SET(m0, seqno); 2367eb6f0de0SAdrian Chadd 2368eb6f0de0SAdrian Chadd /* Return so caller can do something with it if needed */ 2369a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: -> seqno=%d\n", __func__, seqno); 2370eb6f0de0SAdrian Chadd return seqno; 2371eb6f0de0SAdrian Chadd } 2372eb6f0de0SAdrian Chadd 2373eb6f0de0SAdrian Chadd /* 2374eb6f0de0SAdrian Chadd * Attempt to direct dispatch an aggregate frame to hardware. 2375eb6f0de0SAdrian Chadd * If the frame is out of BAW, queue. 2376eb6f0de0SAdrian Chadd * Otherwise, schedule it as a single frame. 2377eb6f0de0SAdrian Chadd */ 2378eb6f0de0SAdrian Chadd static void 2379eb6f0de0SAdrian Chadd ath_tx_xmit_aggr(struct ath_softc *sc, struct ath_node *an, struct ath_buf *bf) 2380eb6f0de0SAdrian Chadd { 2381eb6f0de0SAdrian Chadd struct ath_tid *tid = &an->an_tid[bf->bf_state.bfs_tid]; 2382eb6f0de0SAdrian Chadd struct ath_txq *txq = bf->bf_state.bfs_txq; 2383eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 2384eb6f0de0SAdrian Chadd 2385eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 2386c2ac9655SAdrian Chadd ATH_TID_LOCK_ASSERT(sc, tid); 2387eb6f0de0SAdrian Chadd 2388eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 2389eb6f0de0SAdrian Chadd 2390eb6f0de0SAdrian Chadd /* paused? queue */ 2391eb6f0de0SAdrian Chadd if (tid->paused) { 23924547f047SAdrian Chadd ATH_TXQ_INSERT_HEAD(tid, bf, bf_list); 23930f04c5a2SAdrian Chadd /* XXX don't sched - we're paused! */ 2394eb6f0de0SAdrian Chadd return; 2395eb6f0de0SAdrian Chadd } 2396eb6f0de0SAdrian Chadd 2397eb6f0de0SAdrian Chadd /* outside baw? queue */ 2398eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw && 2399eb6f0de0SAdrian Chadd (! BAW_WITHIN(tap->txa_start, tap->txa_wnd, 2400eb6f0de0SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)))) { 2401ba0e58f4SAdrian Chadd ATH_TXQ_INSERT_HEAD(tid, bf, bf_list); 2402eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, tid); 2403eb6f0de0SAdrian Chadd return; 2404eb6f0de0SAdrian Chadd } 2405eb6f0de0SAdrian Chadd 2406eb6f0de0SAdrian Chadd /* Direct dispatch to hardware */ 2407eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 2408e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 2409e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 2410eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 2411e2e4a2c2SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 2412eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 2413eb6f0de0SAdrian Chadd 2414eb6f0de0SAdrian Chadd /* Statistics */ 2415eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_low_hwq_single_pkt++; 2416eb6f0de0SAdrian Chadd 2417eb6f0de0SAdrian Chadd /* Track per-TID hardware queue depth correctly */ 2418eb6f0de0SAdrian Chadd tid->hwq_depth++; 2419eb6f0de0SAdrian Chadd 2420eb6f0de0SAdrian Chadd /* Add to BAW */ 2421eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw) { 2422eb6f0de0SAdrian Chadd ath_tx_addto_baw(sc, an, tid, bf); 2423eb6f0de0SAdrian Chadd bf->bf_state.bfs_addedbaw = 1; 2424eb6f0de0SAdrian Chadd } 2425eb6f0de0SAdrian Chadd 2426eb6f0de0SAdrian Chadd /* Set completion handler, multi-frame aggregate or not */ 2427eb6f0de0SAdrian Chadd bf->bf_comp = ath_tx_aggr_comp; 2428eb6f0de0SAdrian Chadd 2429eb6f0de0SAdrian Chadd /* Hand off to hardware */ 2430eb6f0de0SAdrian Chadd ath_tx_handoff(sc, txq, bf); 2431eb6f0de0SAdrian Chadd } 2432eb6f0de0SAdrian Chadd 2433eb6f0de0SAdrian Chadd /* 2434eb6f0de0SAdrian Chadd * Attempt to send the packet. 2435eb6f0de0SAdrian Chadd * If the queue isn't busy, direct-dispatch. 2436eb6f0de0SAdrian Chadd * If the queue is busy enough, queue the given packet on the 2437eb6f0de0SAdrian Chadd * relevant software queue. 2438eb6f0de0SAdrian Chadd */ 2439eb6f0de0SAdrian Chadd void 2440eb6f0de0SAdrian Chadd ath_tx_swq(struct ath_softc *sc, struct ieee80211_node *ni, struct ath_txq *txq, 2441eb6f0de0SAdrian Chadd struct ath_buf *bf) 2442eb6f0de0SAdrian Chadd { 2443eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 2444eb6f0de0SAdrian Chadd struct ieee80211_frame *wh; 2445eb6f0de0SAdrian Chadd struct ath_tid *atid; 2446eb6f0de0SAdrian Chadd int pri, tid; 2447eb6f0de0SAdrian Chadd struct mbuf *m0 = bf->bf_m; 2448eb6f0de0SAdrian Chadd 24497561cb5cSAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 24507561cb5cSAdrian Chadd 2451eb6f0de0SAdrian Chadd /* Fetch the TID - non-QoS frames get assigned to TID 16 */ 2452eb6f0de0SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 2453eb6f0de0SAdrian Chadd pri = ath_tx_getac(sc, m0); 2454eb6f0de0SAdrian Chadd tid = ath_tx_gettid(sc, m0); 2455eb6f0de0SAdrian Chadd atid = &an->an_tid[tid]; 2456eb6f0de0SAdrian Chadd 2457c2ac9655SAdrian Chadd ATH_TID_LOCK_ASSERT(sc, atid); 2458c2ac9655SAdrian Chadd 2459a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: bf=%p, pri=%d, tid=%d, qos=%d\n", 2460a108d2d6SAdrian Chadd __func__, bf, pri, tid, IEEE80211_QOS_HAS_SEQ(wh)); 2461eb6f0de0SAdrian Chadd 2462eb6f0de0SAdrian Chadd /* Set local packet state, used to queue packets to hardware */ 2463eb6f0de0SAdrian Chadd bf->bf_state.bfs_tid = tid; 2464eb6f0de0SAdrian Chadd bf->bf_state.bfs_txq = txq; 2465eb6f0de0SAdrian Chadd bf->bf_state.bfs_pri = pri; 2466eb6f0de0SAdrian Chadd 2467eb6f0de0SAdrian Chadd /* 2468eb6f0de0SAdrian Chadd * If the hardware queue isn't busy, queue it directly. 2469eb6f0de0SAdrian Chadd * If the hardware queue is busy, queue it. 2470eb6f0de0SAdrian Chadd * If the TID is paused or the traffic it outside BAW, software 2471eb6f0de0SAdrian Chadd * queue it. 2472eb6f0de0SAdrian Chadd */ 2473eb6f0de0SAdrian Chadd if (atid->paused) { 2474eb6f0de0SAdrian Chadd /* TID is paused, queue */ 2475a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: paused\n", __func__); 2476eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_TAIL(atid, bf, bf_list); 2477eb6f0de0SAdrian Chadd } else if (ath_tx_ampdu_pending(sc, an, tid)) { 2478eb6f0de0SAdrian Chadd /* AMPDU pending; queue */ 2479a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: pending\n", __func__); 2480eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_TAIL(atid, bf, bf_list); 2481eb6f0de0SAdrian Chadd /* XXX sched? */ 2482eb6f0de0SAdrian Chadd } else if (ath_tx_ampdu_running(sc, an, tid)) { 2483eb6f0de0SAdrian Chadd /* AMPDU running, attempt direct dispatch if possible */ 248439f24578SAdrian Chadd 248539f24578SAdrian Chadd /* 248639f24578SAdrian Chadd * Always queue the frame to the tail of the list. 248739f24578SAdrian Chadd */ 248839f24578SAdrian Chadd ATH_TXQ_INSERT_TAIL(atid, bf, bf_list); 248939f24578SAdrian Chadd 249039f24578SAdrian Chadd /* 249139f24578SAdrian Chadd * If the hardware queue isn't busy, direct dispatch 249239f24578SAdrian Chadd * the head frame in the list. Don't schedule the 249339f24578SAdrian Chadd * TID - let it build some more frames first? 249439f24578SAdrian Chadd * 249539f24578SAdrian Chadd * Otherwise, schedule the TID. 249639f24578SAdrian Chadd */ 2497d4365d16SAdrian Chadd if (txq->axq_depth < sc->sc_hwq_limit) { 249839f24578SAdrian Chadd bf = TAILQ_FIRST(&atid->axq_q); 249939f24578SAdrian Chadd ATH_TXQ_REMOVE(atid, bf, bf_list); 25000b96ef63SAdrian Chadd ath_tx_xmit_aggr(sc, an, bf); 2501a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 2502a108d2d6SAdrian Chadd "%s: xmit_aggr\n", 2503a108d2d6SAdrian Chadd __func__); 2504d4365d16SAdrian Chadd } else { 2505d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 2506a108d2d6SAdrian Chadd "%s: ampdu; swq'ing\n", 2507a108d2d6SAdrian Chadd __func__); 2508eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, atid); 2509eb6f0de0SAdrian Chadd } 2510eb6f0de0SAdrian Chadd } else if (txq->axq_depth < sc->sc_hwq_limit) { 2511eb6f0de0SAdrian Chadd /* AMPDU not running, attempt direct dispatch */ 2512a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: xmit_normal\n", __func__); 2513eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, txq, bf); 2514eb6f0de0SAdrian Chadd } else { 2515eb6f0de0SAdrian Chadd /* Busy; queue */ 2516a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: swq'ing\n", __func__); 2517eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_TAIL(atid, bf, bf_list); 2518eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, atid); 2519eb6f0de0SAdrian Chadd } 2520eb6f0de0SAdrian Chadd } 2521eb6f0de0SAdrian Chadd 2522eb6f0de0SAdrian Chadd /* 2523eb6f0de0SAdrian Chadd * Do the basic frame setup stuff that's required before the frame 2524eb6f0de0SAdrian Chadd * is added to a software queue. 2525eb6f0de0SAdrian Chadd * 2526eb6f0de0SAdrian Chadd * All frames get mostly the same treatment and it's done once. 2527eb6f0de0SAdrian Chadd * Retransmits fiddle with things like the rate control setup, 2528eb6f0de0SAdrian Chadd * setting the retransmit bit in the packet; doing relevant DMA/bus 2529eb6f0de0SAdrian Chadd * syncing and relinking it (back) into the hardware TX queue. 2530eb6f0de0SAdrian Chadd * 2531eb6f0de0SAdrian Chadd * Note that this may cause the mbuf to be reallocated, so 2532eb6f0de0SAdrian Chadd * m0 may not be valid. 2533eb6f0de0SAdrian Chadd */ 2534eb6f0de0SAdrian Chadd 2535eb6f0de0SAdrian Chadd 2536eb6f0de0SAdrian Chadd /* 2537eb6f0de0SAdrian Chadd * Configure the per-TID node state. 2538eb6f0de0SAdrian Chadd * 2539eb6f0de0SAdrian Chadd * This likely belongs in if_ath_node.c but I can't think of anywhere 2540eb6f0de0SAdrian Chadd * else to put it just yet. 2541eb6f0de0SAdrian Chadd * 2542eb6f0de0SAdrian Chadd * This sets up the SLISTs and the mutex as appropriate. 2543eb6f0de0SAdrian Chadd */ 2544eb6f0de0SAdrian Chadd void 2545eb6f0de0SAdrian Chadd ath_tx_tid_init(struct ath_softc *sc, struct ath_node *an) 2546eb6f0de0SAdrian Chadd { 2547eb6f0de0SAdrian Chadd int i, j; 2548eb6f0de0SAdrian Chadd struct ath_tid *atid; 2549eb6f0de0SAdrian Chadd 2550eb6f0de0SAdrian Chadd for (i = 0; i < IEEE80211_TID_SIZE; i++) { 2551eb6f0de0SAdrian Chadd atid = &an->an_tid[i]; 2552eb6f0de0SAdrian Chadd TAILQ_INIT(&atid->axq_q); 2553eb6f0de0SAdrian Chadd atid->tid = i; 2554eb6f0de0SAdrian Chadd atid->an = an; 2555eb6f0de0SAdrian Chadd for (j = 0; j < ATH_TID_MAX_BUFS; j++) 2556eb6f0de0SAdrian Chadd atid->tx_buf[j] = NULL; 2557eb6f0de0SAdrian Chadd atid->baw_head = atid->baw_tail = 0; 2558eb6f0de0SAdrian Chadd atid->paused = 0; 2559eb6f0de0SAdrian Chadd atid->sched = 0; 2560eb6f0de0SAdrian Chadd atid->hwq_depth = 0; 2561eb6f0de0SAdrian Chadd atid->cleanup_inprogress = 0; 2562eb6f0de0SAdrian Chadd if (i == IEEE80211_NONQOS_TID) 2563eb6f0de0SAdrian Chadd atid->ac = WME_AC_BE; 2564eb6f0de0SAdrian Chadd else 2565eb6f0de0SAdrian Chadd atid->ac = TID_TO_WME_AC(i); 2566eb6f0de0SAdrian Chadd } 2567eb6f0de0SAdrian Chadd } 2568eb6f0de0SAdrian Chadd 2569eb6f0de0SAdrian Chadd /* 2570eb6f0de0SAdrian Chadd * Pause the current TID. This stops packets from being transmitted 2571eb6f0de0SAdrian Chadd * on it. 2572eb6f0de0SAdrian Chadd * 2573eb6f0de0SAdrian Chadd * Since this is also called from upper layers as well as the driver, 2574eb6f0de0SAdrian Chadd * it will get the TID lock. 2575eb6f0de0SAdrian Chadd */ 2576eb6f0de0SAdrian Chadd static void 2577eb6f0de0SAdrian Chadd ath_tx_tid_pause(struct ath_softc *sc, struct ath_tid *tid) 2578eb6f0de0SAdrian Chadd { 257988b3d483SAdrian Chadd 258088b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 2581eb6f0de0SAdrian Chadd tid->paused++; 2582eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: paused = %d\n", 2583eb6f0de0SAdrian Chadd __func__, tid->paused); 2584eb6f0de0SAdrian Chadd } 2585eb6f0de0SAdrian Chadd 2586eb6f0de0SAdrian Chadd /* 2587eb6f0de0SAdrian Chadd * Unpause the current TID, and schedule it if needed. 2588eb6f0de0SAdrian Chadd */ 2589eb6f0de0SAdrian Chadd static void 2590eb6f0de0SAdrian Chadd ath_tx_tid_resume(struct ath_softc *sc, struct ath_tid *tid) 2591eb6f0de0SAdrian Chadd { 2592eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 2593eb6f0de0SAdrian Chadd 2594eb6f0de0SAdrian Chadd tid->paused--; 2595eb6f0de0SAdrian Chadd 2596eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: unpaused = %d\n", 2597eb6f0de0SAdrian Chadd __func__, tid->paused); 2598eb6f0de0SAdrian Chadd 2599eb6f0de0SAdrian Chadd if (tid->paused || tid->axq_depth == 0) { 2600eb6f0de0SAdrian Chadd return; 2601eb6f0de0SAdrian Chadd } 2602eb6f0de0SAdrian Chadd 2603eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, tid); 2604eb6f0de0SAdrian Chadd /* Punt some frames to the hardware if needed */ 260503e9308fSAdrian Chadd //ath_txq_sched(sc, sc->sc_ac2q[tid->ac]); 260603e9308fSAdrian Chadd taskqueue_enqueue(sc->sc_tq, &sc->sc_txqtask); 2607eb6f0de0SAdrian Chadd } 2608eb6f0de0SAdrian Chadd 2609eb6f0de0SAdrian Chadd /* 261088b3d483SAdrian Chadd * Suspend the queue because we need to TX a BAR. 261188b3d483SAdrian Chadd */ 261288b3d483SAdrian Chadd static void 261388b3d483SAdrian Chadd ath_tx_tid_bar_suspend(struct ath_softc *sc, struct ath_tid *tid) 261488b3d483SAdrian Chadd { 261588b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 261688b3d483SAdrian Chadd 26170e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, 2618e60c4fc2SAdrian Chadd "%s: tid=%p, bar_wait=%d, bar_tx=%d, called\n", 261988b3d483SAdrian Chadd __func__, 2620e60c4fc2SAdrian Chadd tid, 2621e60c4fc2SAdrian Chadd tid->bar_wait, 2622e60c4fc2SAdrian Chadd tid->bar_tx); 262388b3d483SAdrian Chadd 262488b3d483SAdrian Chadd /* We shouldn't be called when bar_tx is 1 */ 262588b3d483SAdrian Chadd if (tid->bar_tx) { 262688b3d483SAdrian Chadd device_printf(sc->sc_dev, "%s: bar_tx is 1?!\n", 262788b3d483SAdrian Chadd __func__); 262888b3d483SAdrian Chadd } 262988b3d483SAdrian Chadd 263088b3d483SAdrian Chadd /* If we've already been called, just be patient. */ 263188b3d483SAdrian Chadd if (tid->bar_wait) 263288b3d483SAdrian Chadd return; 263388b3d483SAdrian Chadd 263488b3d483SAdrian Chadd /* Wait! */ 263588b3d483SAdrian Chadd tid->bar_wait = 1; 263688b3d483SAdrian Chadd 263788b3d483SAdrian Chadd /* Only one pause, no matter how many frames fail */ 263888b3d483SAdrian Chadd ath_tx_tid_pause(sc, tid); 263988b3d483SAdrian Chadd } 264088b3d483SAdrian Chadd 264188b3d483SAdrian Chadd /* 264288b3d483SAdrian Chadd * We've finished with BAR handling - either we succeeded or 264388b3d483SAdrian Chadd * failed. Either way, unsuspend TX. 264488b3d483SAdrian Chadd */ 264588b3d483SAdrian Chadd static void 264688b3d483SAdrian Chadd ath_tx_tid_bar_unsuspend(struct ath_softc *sc, struct ath_tid *tid) 264788b3d483SAdrian Chadd { 264888b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 264988b3d483SAdrian Chadd 26500e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, 265188b3d483SAdrian Chadd "%s: tid=%p, called\n", 265288b3d483SAdrian Chadd __func__, 265388b3d483SAdrian Chadd tid); 265488b3d483SAdrian Chadd 265588b3d483SAdrian Chadd if (tid->bar_tx == 0 || tid->bar_wait == 0) { 265688b3d483SAdrian Chadd device_printf(sc->sc_dev, "%s: bar_tx=%d, bar_wait=%d: ?\n", 265788b3d483SAdrian Chadd __func__, tid->bar_tx, tid->bar_wait); 265888b3d483SAdrian Chadd } 265988b3d483SAdrian Chadd 266088b3d483SAdrian Chadd tid->bar_tx = tid->bar_wait = 0; 266188b3d483SAdrian Chadd ath_tx_tid_resume(sc, tid); 266288b3d483SAdrian Chadd } 266388b3d483SAdrian Chadd 266488b3d483SAdrian Chadd /* 266588b3d483SAdrian Chadd * Return whether we're ready to TX a BAR frame. 266688b3d483SAdrian Chadd * 266788b3d483SAdrian Chadd * Requires the TID lock be held. 266888b3d483SAdrian Chadd */ 266988b3d483SAdrian Chadd static int 267088b3d483SAdrian Chadd ath_tx_tid_bar_tx_ready(struct ath_softc *sc, struct ath_tid *tid) 267188b3d483SAdrian Chadd { 267288b3d483SAdrian Chadd 267388b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 267488b3d483SAdrian Chadd 267588b3d483SAdrian Chadd if (tid->bar_wait == 0 || tid->hwq_depth > 0) 267688b3d483SAdrian Chadd return (0); 267788b3d483SAdrian Chadd 26780e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, "%s: tid=%p (%d), bar ready\n", 26790e22ed0eSAdrian Chadd __func__, tid, tid->tid); 26800e22ed0eSAdrian Chadd 268188b3d483SAdrian Chadd return (1); 268288b3d483SAdrian Chadd } 268388b3d483SAdrian Chadd 268488b3d483SAdrian Chadd /* 268588b3d483SAdrian Chadd * Check whether the current TID is ready to have a BAR 268688b3d483SAdrian Chadd * TXed and if so, do the TX. 268788b3d483SAdrian Chadd * 268888b3d483SAdrian Chadd * Since the TID/TXQ lock can't be held during a call to 268988b3d483SAdrian Chadd * ieee80211_send_bar(), we have to do the dirty thing of unlocking it, 269088b3d483SAdrian Chadd * sending the BAR and locking it again. 269188b3d483SAdrian Chadd * 269288b3d483SAdrian Chadd * Eventually, the code to send the BAR should be broken out 269388b3d483SAdrian Chadd * from this routine so the lock doesn't have to be reacquired 269488b3d483SAdrian Chadd * just to be immediately dropped by the caller. 269588b3d483SAdrian Chadd */ 269688b3d483SAdrian Chadd static void 269788b3d483SAdrian Chadd ath_tx_tid_bar_tx(struct ath_softc *sc, struct ath_tid *tid) 269888b3d483SAdrian Chadd { 269988b3d483SAdrian Chadd struct ieee80211_tx_ampdu *tap; 270088b3d483SAdrian Chadd 270188b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 270288b3d483SAdrian Chadd 27030e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, 270488b3d483SAdrian Chadd "%s: tid=%p, called\n", 270588b3d483SAdrian Chadd __func__, 270688b3d483SAdrian Chadd tid); 270788b3d483SAdrian Chadd 270888b3d483SAdrian Chadd tap = ath_tx_get_tx_tid(tid->an, tid->tid); 270988b3d483SAdrian Chadd 271088b3d483SAdrian Chadd /* 271188b3d483SAdrian Chadd * This is an error condition! 271288b3d483SAdrian Chadd */ 271388b3d483SAdrian Chadd if (tid->bar_wait == 0 || tid->bar_tx == 1) { 271488b3d483SAdrian Chadd device_printf(sc->sc_dev, 271588b3d483SAdrian Chadd "%s: tid=%p, bar_tx=%d, bar_wait=%d: ?\n", 271688b3d483SAdrian Chadd __func__, 271788b3d483SAdrian Chadd tid, 271888b3d483SAdrian Chadd tid->bar_tx, 271988b3d483SAdrian Chadd tid->bar_wait); 272088b3d483SAdrian Chadd return; 272188b3d483SAdrian Chadd } 272288b3d483SAdrian Chadd 272388b3d483SAdrian Chadd /* Don't do anything if we still have pending frames */ 272488b3d483SAdrian Chadd if (tid->hwq_depth > 0) { 27250e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, 272688b3d483SAdrian Chadd "%s: tid=%p, hwq_depth=%d, waiting\n", 272788b3d483SAdrian Chadd __func__, 272888b3d483SAdrian Chadd tid, 272988b3d483SAdrian Chadd tid->hwq_depth); 273088b3d483SAdrian Chadd return; 273188b3d483SAdrian Chadd } 273288b3d483SAdrian Chadd 273388b3d483SAdrian Chadd /* We're now about to TX */ 273488b3d483SAdrian Chadd tid->bar_tx = 1; 273588b3d483SAdrian Chadd 273688b3d483SAdrian Chadd /* 273788b3d483SAdrian Chadd * Calculate new BAW left edge, now that all frames have either 273888b3d483SAdrian Chadd * succeeded or failed. 273988b3d483SAdrian Chadd * 274088b3d483SAdrian Chadd * XXX verify this is _actually_ the valid value to begin at! 274188b3d483SAdrian Chadd */ 27420e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, 274388b3d483SAdrian Chadd "%s: tid=%p, new BAW left edge=%d\n", 274488b3d483SAdrian Chadd __func__, 274588b3d483SAdrian Chadd tid, 274688b3d483SAdrian Chadd tap->txa_start); 274788b3d483SAdrian Chadd 274888b3d483SAdrian Chadd /* Try sending the BAR frame */ 274988b3d483SAdrian Chadd /* We can't hold the lock here! */ 275088b3d483SAdrian Chadd 275188b3d483SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[tid->ac]); 275288b3d483SAdrian Chadd if (ieee80211_send_bar(&tid->an->an_node, tap, tap->txa_start) == 0) { 275388b3d483SAdrian Chadd /* Success? Now we wait for notification that it's done */ 275488b3d483SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[tid->ac]); 275588b3d483SAdrian Chadd return; 275688b3d483SAdrian Chadd } 275788b3d483SAdrian Chadd 275888b3d483SAdrian Chadd /* Failure? For now, warn loudly and continue */ 275988b3d483SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[tid->ac]); 276088b3d483SAdrian Chadd device_printf(sc->sc_dev, "%s: tid=%p, failed to TX BAR, continue!\n", 276188b3d483SAdrian Chadd __func__, tid); 276288b3d483SAdrian Chadd ath_tx_tid_bar_unsuspend(sc, tid); 276388b3d483SAdrian Chadd } 276488b3d483SAdrian Chadd 276588b3d483SAdrian Chadd 276688b3d483SAdrian Chadd /* 2767eb6f0de0SAdrian Chadd * Free any packets currently pending in the software TX queue. 2768eb6f0de0SAdrian Chadd * 2769eb6f0de0SAdrian Chadd * This will be called when a node is being deleted. 2770eb6f0de0SAdrian Chadd * 2771eb6f0de0SAdrian Chadd * It can also be called on an active node during an interface 2772eb6f0de0SAdrian Chadd * reset or state transition. 2773eb6f0de0SAdrian Chadd * 2774eb6f0de0SAdrian Chadd * (From Linux/reference): 2775eb6f0de0SAdrian Chadd * 2776eb6f0de0SAdrian Chadd * TODO: For frame(s) that are in the retry state, we will reuse the 2777eb6f0de0SAdrian Chadd * sequence number(s) without setting the retry bit. The 2778eb6f0de0SAdrian Chadd * alternative is to give up on these and BAR the receiver's window 2779eb6f0de0SAdrian Chadd * forward. 2780eb6f0de0SAdrian Chadd */ 2781eb6f0de0SAdrian Chadd static void 2782d4365d16SAdrian Chadd ath_tx_tid_drain(struct ath_softc *sc, struct ath_node *an, 2783d4365d16SAdrian Chadd struct ath_tid *tid, ath_bufhead *bf_cq) 2784eb6f0de0SAdrian Chadd { 2785eb6f0de0SAdrian Chadd struct ath_buf *bf; 2786eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 2787eb6f0de0SAdrian Chadd struct ieee80211_node *ni = &an->an_node; 2788eb6f0de0SAdrian Chadd int t = 0; 2789eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 2790eb6f0de0SAdrian Chadd 2791eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 2792eb6f0de0SAdrian Chadd 2793eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 2794eb6f0de0SAdrian Chadd 2795eb6f0de0SAdrian Chadd /* Walk the queue, free frames */ 2796eb6f0de0SAdrian Chadd for (;;) { 2797eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&tid->axq_q); 2798eb6f0de0SAdrian Chadd if (bf == NULL) { 2799eb6f0de0SAdrian Chadd break; 2800eb6f0de0SAdrian Chadd } 2801eb6f0de0SAdrian Chadd 2802eb6f0de0SAdrian Chadd if (t == 0) { 2803eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 280412be5b9cSAdrian Chadd "%s: node %p: bf=%p: addbaw=%d, dobaw=%d, " 2805a108d2d6SAdrian Chadd "seqno=%d, retry=%d\n", 280612be5b9cSAdrian Chadd __func__, ni, bf, 280712be5b9cSAdrian Chadd bf->bf_state.bfs_addedbaw, 280812be5b9cSAdrian Chadd bf->bf_state.bfs_dobaw, 28090f04c5a2SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno), 28100f04c5a2SAdrian Chadd bf->bf_state.bfs_retries); 28110f04c5a2SAdrian Chadd device_printf(sc->sc_dev, 28120e22ed0eSAdrian Chadd "%s: node %p: bf=%p: tid txq_depth=%d hwq_depth=%d, bar_wait=%d\n", 28130f04c5a2SAdrian Chadd __func__, ni, bf, 28140f04c5a2SAdrian Chadd tid->axq_depth, 28150e22ed0eSAdrian Chadd tid->hwq_depth, 28160e22ed0eSAdrian Chadd tid->bar_wait); 281712be5b9cSAdrian Chadd device_printf(sc->sc_dev, 2818a108d2d6SAdrian Chadd "%s: node %p: tid %d: txq_depth=%d, " 2819eb6f0de0SAdrian Chadd "txq_aggr_depth=%d, sched=%d, paused=%d, " 2820d4365d16SAdrian Chadd "hwq_depth=%d, incomp=%d, baw_head=%d, " 2821d4365d16SAdrian Chadd "baw_tail=%d txa_start=%d, ni_txseqs=%d\n", 2822a108d2d6SAdrian Chadd __func__, ni, tid->tid, txq->axq_depth, 2823eb6f0de0SAdrian Chadd txq->axq_aggr_depth, tid->sched, tid->paused, 2824eb6f0de0SAdrian Chadd tid->hwq_depth, tid->incomp, tid->baw_head, 2825eb6f0de0SAdrian Chadd tid->baw_tail, tap == NULL ? -1 : tap->txa_start, 2826eb6f0de0SAdrian Chadd ni->ni_txseqs[tid->tid]); 2827c0711b97SAdrian Chadd 2828c0711b97SAdrian Chadd /* XXX Dump the frame, see what it is? */ 2829c0711b97SAdrian Chadd ieee80211_dump_pkt(ni->ni_ic, 2830c0711b97SAdrian Chadd mtod(bf->bf_m, const uint8_t *), 2831c0711b97SAdrian Chadd bf->bf_m->m_len, 0, -1); 2832c0711b97SAdrian Chadd 2833d743debcSAdrian Chadd t = 1; 2834eb6f0de0SAdrian Chadd } 2835eb6f0de0SAdrian Chadd 2836eb6f0de0SAdrian Chadd 2837eb6f0de0SAdrian Chadd /* 2838eb6f0de0SAdrian Chadd * If the current TID is running AMPDU, update 2839eb6f0de0SAdrian Chadd * the BAW. 2840eb6f0de0SAdrian Chadd */ 2841eb6f0de0SAdrian Chadd if (ath_tx_ampdu_running(sc, an, tid->tid) && 2842eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw) { 2843eb6f0de0SAdrian Chadd /* 2844eb6f0de0SAdrian Chadd * Only remove the frame from the BAW if it's 2845eb6f0de0SAdrian Chadd * been transmitted at least once; this means 2846eb6f0de0SAdrian Chadd * the frame was in the BAW to begin with. 2847eb6f0de0SAdrian Chadd */ 2848eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_retries > 0) { 2849eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, tid, bf); 2850eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 2851eb6f0de0SAdrian Chadd } 2852eb6f0de0SAdrian Chadd /* 2853eb6f0de0SAdrian Chadd * This has become a non-fatal error now 2854eb6f0de0SAdrian Chadd */ 2855eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 2856eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 2857eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 2858eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 2859eb6f0de0SAdrian Chadd } 2860eb6f0de0SAdrian Chadd ATH_TXQ_REMOVE(tid, bf, bf_list); 2861eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(bf_cq, bf, bf_list); 2862eb6f0de0SAdrian Chadd } 2863eb6f0de0SAdrian Chadd 2864eb6f0de0SAdrian Chadd /* 2865eb6f0de0SAdrian Chadd * Now that it's completed, grab the TID lock and update 2866eb6f0de0SAdrian Chadd * the sequence number and BAW window. 2867eb6f0de0SAdrian Chadd * Because sequence numbers have been assigned to frames 2868eb6f0de0SAdrian Chadd * that haven't been sent yet, it's entirely possible 2869eb6f0de0SAdrian Chadd * we'll be called with some pending frames that have not 2870eb6f0de0SAdrian Chadd * been transmitted. 2871eb6f0de0SAdrian Chadd * 2872eb6f0de0SAdrian Chadd * The cleaner solution is to do the sequence number allocation 2873eb6f0de0SAdrian Chadd * when the packet is first transmitted - and thus the "retries" 2874eb6f0de0SAdrian Chadd * check above would be enough to update the BAW/seqno. 2875eb6f0de0SAdrian Chadd */ 2876eb6f0de0SAdrian Chadd 2877eb6f0de0SAdrian Chadd /* But don't do it for non-QoS TIDs */ 2878eb6f0de0SAdrian Chadd if (tap) { 2879eb6f0de0SAdrian Chadd #if 0 2880eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 2881eb6f0de0SAdrian Chadd "%s: node %p: TID %d: sliding BAW left edge to %d\n", 2882eb6f0de0SAdrian Chadd __func__, an, tid->tid, tap->txa_start); 2883eb6f0de0SAdrian Chadd #endif 2884eb6f0de0SAdrian Chadd ni->ni_txseqs[tid->tid] = tap->txa_start; 2885eb6f0de0SAdrian Chadd tid->baw_tail = tid->baw_head; 2886eb6f0de0SAdrian Chadd } 2887eb6f0de0SAdrian Chadd } 2888eb6f0de0SAdrian Chadd 2889eb6f0de0SAdrian Chadd /* 2890eb6f0de0SAdrian Chadd * Flush all software queued packets for the given node. 2891eb6f0de0SAdrian Chadd * 2892eb6f0de0SAdrian Chadd * This occurs when a completion handler frees the last buffer 2893eb6f0de0SAdrian Chadd * for a node, and the node is thus freed. This causes the node 2894eb6f0de0SAdrian Chadd * to be cleaned up, which ends up calling ath_tx_node_flush. 2895eb6f0de0SAdrian Chadd */ 2896eb6f0de0SAdrian Chadd void 2897eb6f0de0SAdrian Chadd ath_tx_node_flush(struct ath_softc *sc, struct ath_node *an) 2898eb6f0de0SAdrian Chadd { 2899eb6f0de0SAdrian Chadd int tid; 2900eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 2901eb6f0de0SAdrian Chadd struct ath_buf *bf; 2902eb6f0de0SAdrian Chadd 2903eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_cq); 2904eb6f0de0SAdrian Chadd 2905eb6f0de0SAdrian Chadd for (tid = 0; tid < IEEE80211_TID_SIZE; tid++) { 2906eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 2907eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[atid->ac]; 2908eb6f0de0SAdrian Chadd 2909eb6f0de0SAdrian Chadd /* Remove this tid from the list of active tids */ 2910eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(txq); 2911eb6f0de0SAdrian Chadd ath_tx_tid_unsched(sc, atid); 2912eb6f0de0SAdrian Chadd 2913eb6f0de0SAdrian Chadd /* Free packets */ 2914eb6f0de0SAdrian Chadd ath_tx_tid_drain(sc, an, atid, &bf_cq); 2915eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(txq); 2916eb6f0de0SAdrian Chadd } 2917eb6f0de0SAdrian Chadd 2918eb6f0de0SAdrian Chadd /* Handle completed frames */ 2919eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 2920eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 2921eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 2922eb6f0de0SAdrian Chadd } 2923eb6f0de0SAdrian Chadd } 2924eb6f0de0SAdrian Chadd 2925eb6f0de0SAdrian Chadd /* 2926eb6f0de0SAdrian Chadd * Drain all the software TXQs currently with traffic queued. 2927eb6f0de0SAdrian Chadd */ 2928eb6f0de0SAdrian Chadd void 2929eb6f0de0SAdrian Chadd ath_tx_txq_drain(struct ath_softc *sc, struct ath_txq *txq) 2930eb6f0de0SAdrian Chadd { 2931eb6f0de0SAdrian Chadd struct ath_tid *tid; 2932eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 2933eb6f0de0SAdrian Chadd struct ath_buf *bf; 2934eb6f0de0SAdrian Chadd 2935eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_cq); 2936eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(txq); 2937eb6f0de0SAdrian Chadd 2938eb6f0de0SAdrian Chadd /* 2939eb6f0de0SAdrian Chadd * Iterate over all active tids for the given txq, 2940eb6f0de0SAdrian Chadd * flushing and unsched'ing them 2941eb6f0de0SAdrian Chadd */ 2942eb6f0de0SAdrian Chadd while (! TAILQ_EMPTY(&txq->axq_tidq)) { 2943eb6f0de0SAdrian Chadd tid = TAILQ_FIRST(&txq->axq_tidq); 2944eb6f0de0SAdrian Chadd ath_tx_tid_drain(sc, tid->an, tid, &bf_cq); 2945eb6f0de0SAdrian Chadd ath_tx_tid_unsched(sc, tid); 2946eb6f0de0SAdrian Chadd } 2947eb6f0de0SAdrian Chadd 2948eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(txq); 2949eb6f0de0SAdrian Chadd 2950eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 2951eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 2952eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 2953eb6f0de0SAdrian Chadd } 2954eb6f0de0SAdrian Chadd } 2955eb6f0de0SAdrian Chadd 2956eb6f0de0SAdrian Chadd /* 2957eb6f0de0SAdrian Chadd * Handle completion of non-aggregate session frames. 2958eb6f0de0SAdrian Chadd */ 2959eb6f0de0SAdrian Chadd void 2960eb6f0de0SAdrian Chadd ath_tx_normal_comp(struct ath_softc *sc, struct ath_buf *bf, int fail) 2961eb6f0de0SAdrian Chadd { 2962eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 2963eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 2964eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 2965eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 2966eb6f0de0SAdrian Chadd struct ath_tx_status *ts = &bf->bf_status.ds_txstat; 2967eb6f0de0SAdrian Chadd 2968eb6f0de0SAdrian Chadd /* The TID state is protected behind the TXQ lock */ 2969eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 2970eb6f0de0SAdrian Chadd 2971eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: bf=%p: fail=%d, hwq_depth now %d\n", 2972eb6f0de0SAdrian Chadd __func__, bf, fail, atid->hwq_depth - 1); 2973eb6f0de0SAdrian Chadd 2974eb6f0de0SAdrian Chadd atid->hwq_depth--; 2975eb6f0de0SAdrian Chadd if (atid->hwq_depth < 0) 2976eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: hwq_depth < 0: %d\n", 2977eb6f0de0SAdrian Chadd __func__, atid->hwq_depth); 2978eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 2979eb6f0de0SAdrian Chadd 2980eb6f0de0SAdrian Chadd /* 2981eb6f0de0SAdrian Chadd * punt to rate control if we're not being cleaned up 2982eb6f0de0SAdrian Chadd * during a hw queue drain and the frame wanted an ACK. 2983eb6f0de0SAdrian Chadd */ 2984875a9451SAdrian Chadd if (fail == 0 && ((bf->bf_state.bfs_txflags & HAL_TXDESC_NOACK) == 0)) 2985eb6f0de0SAdrian Chadd ath_tx_update_ratectrl(sc, ni, bf->bf_state.bfs_rc, 2986eb6f0de0SAdrian Chadd ts, bf->bf_state.bfs_pktlen, 2987eb6f0de0SAdrian Chadd 1, (ts->ts_status == 0) ? 0 : 1); 2988eb6f0de0SAdrian Chadd 2989eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, fail); 2990eb6f0de0SAdrian Chadd } 2991eb6f0de0SAdrian Chadd 2992eb6f0de0SAdrian Chadd /* 2993eb6f0de0SAdrian Chadd * Handle cleanup of aggregate session packets that aren't 2994eb6f0de0SAdrian Chadd * an A-MPDU. 2995eb6f0de0SAdrian Chadd * 2996eb6f0de0SAdrian Chadd * There's no need to update the BAW here - the session is being 2997eb6f0de0SAdrian Chadd * torn down. 2998eb6f0de0SAdrian Chadd */ 2999eb6f0de0SAdrian Chadd static void 3000eb6f0de0SAdrian Chadd ath_tx_comp_cleanup_unaggr(struct ath_softc *sc, struct ath_buf *bf) 3001eb6f0de0SAdrian Chadd { 3002eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 3003eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3004eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 3005eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3006eb6f0de0SAdrian Chadd 3007eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: TID %d: incomp=%d\n", 3008eb6f0de0SAdrian Chadd __func__, tid, atid->incomp); 3009eb6f0de0SAdrian Chadd 3010eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3011eb6f0de0SAdrian Chadd atid->incomp--; 3012eb6f0de0SAdrian Chadd if (atid->incomp == 0) { 3013eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 3014eb6f0de0SAdrian Chadd "%s: TID %d: cleaned up! resume!\n", 3015eb6f0de0SAdrian Chadd __func__, tid); 3016eb6f0de0SAdrian Chadd atid->cleanup_inprogress = 0; 3017eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 3018eb6f0de0SAdrian Chadd } 3019eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3020eb6f0de0SAdrian Chadd 3021eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 3022eb6f0de0SAdrian Chadd } 3023eb6f0de0SAdrian Chadd 3024eb6f0de0SAdrian Chadd /* 3025eb6f0de0SAdrian Chadd * Performs transmit side cleanup when TID changes from aggregated to 3026eb6f0de0SAdrian Chadd * unaggregated. 3027eb6f0de0SAdrian Chadd * 3028eb6f0de0SAdrian Chadd * - Discard all retry frames from the s/w queue. 3029eb6f0de0SAdrian Chadd * - Fix the tx completion function for all buffers in s/w queue. 3030eb6f0de0SAdrian Chadd * - Count the number of unacked frames, and let transmit completion 3031eb6f0de0SAdrian Chadd * handle it later. 3032eb6f0de0SAdrian Chadd * 3033eb6f0de0SAdrian Chadd * The caller is responsible for pausing the TID. 3034eb6f0de0SAdrian Chadd */ 3035eb6f0de0SAdrian Chadd static void 30364dfd4507SAdrian Chadd ath_tx_tid_cleanup(struct ath_softc *sc, struct ath_node *an, int tid) 3037eb6f0de0SAdrian Chadd { 3038eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3039eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 3040eb6f0de0SAdrian Chadd struct ath_buf *bf, *bf_next; 3041eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 3042eb6f0de0SAdrian Chadd 3043d3a6425bSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAW, 3044eb6f0de0SAdrian Chadd "%s: TID %d: called\n", __func__, tid); 3045eb6f0de0SAdrian Chadd 3046eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_cq); 3047eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3048eb6f0de0SAdrian Chadd 3049eb6f0de0SAdrian Chadd /* 3050eb6f0de0SAdrian Chadd * Update the frames in the software TX queue: 3051eb6f0de0SAdrian Chadd * 3052eb6f0de0SAdrian Chadd * + Discard retry frames in the queue 3053eb6f0de0SAdrian Chadd * + Fix the completion function to be non-aggregate 3054eb6f0de0SAdrian Chadd */ 3055eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&atid->axq_q); 3056eb6f0de0SAdrian Chadd while (bf) { 3057eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_isretried) { 3058eb6f0de0SAdrian Chadd bf_next = TAILQ_NEXT(bf, bf_list); 3059eb6f0de0SAdrian Chadd TAILQ_REMOVE(&atid->axq_q, bf, bf_list); 3060eb6f0de0SAdrian Chadd atid->axq_depth--; 3061eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw) { 3062eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 3063eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 3064eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3065eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 3066d4365d16SAdrian Chadd __func__, 3067d4365d16SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)); 3068eb6f0de0SAdrian Chadd } 3069eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 3070eb6f0de0SAdrian Chadd /* 3071eb6f0de0SAdrian Chadd * Call the default completion handler with "fail" just 3072eb6f0de0SAdrian Chadd * so upper levels are suitably notified about this. 3073eb6f0de0SAdrian Chadd */ 3074eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list); 3075eb6f0de0SAdrian Chadd bf = bf_next; 3076eb6f0de0SAdrian Chadd continue; 3077eb6f0de0SAdrian Chadd } 3078eb6f0de0SAdrian Chadd /* Give these the default completion handler */ 3079eb6f0de0SAdrian Chadd bf->bf_comp = ath_tx_normal_comp; 3080eb6f0de0SAdrian Chadd bf = TAILQ_NEXT(bf, bf_list); 3081eb6f0de0SAdrian Chadd } 3082eb6f0de0SAdrian Chadd 3083eb6f0de0SAdrian Chadd /* The caller is required to pause the TID */ 3084eb6f0de0SAdrian Chadd #if 0 3085eb6f0de0SAdrian Chadd /* Pause the TID */ 3086eb6f0de0SAdrian Chadd ath_tx_tid_pause(sc, atid); 3087eb6f0de0SAdrian Chadd #endif 3088eb6f0de0SAdrian Chadd 3089eb6f0de0SAdrian Chadd /* 3090eb6f0de0SAdrian Chadd * Calculate what hardware-queued frames exist based 3091eb6f0de0SAdrian Chadd * on the current BAW size. Ie, what frames have been 3092eb6f0de0SAdrian Chadd * added to the TX hardware queue for this TID but 3093eb6f0de0SAdrian Chadd * not yet ACKed. 3094eb6f0de0SAdrian Chadd */ 3095eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 3096eb6f0de0SAdrian Chadd /* Need the lock - fiddling with BAW */ 3097eb6f0de0SAdrian Chadd while (atid->baw_head != atid->baw_tail) { 3098eb6f0de0SAdrian Chadd if (atid->tx_buf[atid->baw_head]) { 3099eb6f0de0SAdrian Chadd atid->incomp++; 3100eb6f0de0SAdrian Chadd atid->cleanup_inprogress = 1; 3101eb6f0de0SAdrian Chadd atid->tx_buf[atid->baw_head] = NULL; 3102eb6f0de0SAdrian Chadd } 3103eb6f0de0SAdrian Chadd INCR(atid->baw_head, ATH_TID_MAX_BUFS); 3104eb6f0de0SAdrian Chadd INCR(tap->txa_start, IEEE80211_SEQ_RANGE); 3105eb6f0de0SAdrian Chadd } 3106eb6f0de0SAdrian Chadd 3107eb6f0de0SAdrian Chadd /* 3108eb6f0de0SAdrian Chadd * If cleanup is required, defer TID scheduling 3109eb6f0de0SAdrian Chadd * until all the HW queued packets have been 3110eb6f0de0SAdrian Chadd * sent. 3111eb6f0de0SAdrian Chadd */ 3112eb6f0de0SAdrian Chadd if (! atid->cleanup_inprogress) 3113eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 3114eb6f0de0SAdrian Chadd 3115eb6f0de0SAdrian Chadd if (atid->cleanup_inprogress) 3116eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 3117eb6f0de0SAdrian Chadd "%s: TID %d: cleanup needed: %d packets\n", 3118eb6f0de0SAdrian Chadd __func__, tid, atid->incomp); 3119eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3120eb6f0de0SAdrian Chadd 3121eb6f0de0SAdrian Chadd /* Handle completing frames and fail them */ 3122eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 3123eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 3124eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 1); 3125eb6f0de0SAdrian Chadd } 3126eb6f0de0SAdrian Chadd } 3127eb6f0de0SAdrian Chadd 3128eb6f0de0SAdrian Chadd static void 3129eb6f0de0SAdrian Chadd ath_tx_set_retry(struct ath_softc *sc, struct ath_buf *bf) 3130eb6f0de0SAdrian Chadd { 3131eb6f0de0SAdrian Chadd struct ieee80211_frame *wh; 3132eb6f0de0SAdrian Chadd 3133eb6f0de0SAdrian Chadd wh = mtod(bf->bf_m, struct ieee80211_frame *); 3134eb6f0de0SAdrian Chadd /* Only update/resync if needed */ 3135eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_isretried == 0) { 3136eb6f0de0SAdrian Chadd wh->i_fc[1] |= IEEE80211_FC1_RETRY; 3137eb6f0de0SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, 3138eb6f0de0SAdrian Chadd BUS_DMASYNC_PREWRITE); 3139eb6f0de0SAdrian Chadd } 3140eb6f0de0SAdrian Chadd sc->sc_stats.ast_tx_swretries++; 3141eb6f0de0SAdrian Chadd bf->bf_state.bfs_isretried = 1; 3142eb6f0de0SAdrian Chadd bf->bf_state.bfs_retries ++; 3143eb6f0de0SAdrian Chadd } 3144eb6f0de0SAdrian Chadd 3145eb6f0de0SAdrian Chadd static struct ath_buf * 314638962489SAdrian Chadd ath_tx_retry_clone(struct ath_softc *sc, struct ath_node *an, 314738962489SAdrian Chadd struct ath_tid *tid, struct ath_buf *bf) 3148eb6f0de0SAdrian Chadd { 3149eb6f0de0SAdrian Chadd struct ath_buf *nbf; 3150eb6f0de0SAdrian Chadd int error; 3151eb6f0de0SAdrian Chadd 3152eb6f0de0SAdrian Chadd nbf = ath_buf_clone(sc, bf); 3153eb6f0de0SAdrian Chadd 3154eb6f0de0SAdrian Chadd #if 0 3155eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: ATH_BUF_BUSY; cloning\n", 3156eb6f0de0SAdrian Chadd __func__); 3157eb6f0de0SAdrian Chadd #endif 3158eb6f0de0SAdrian Chadd 3159eb6f0de0SAdrian Chadd if (nbf == NULL) { 3160eb6f0de0SAdrian Chadd /* Failed to clone */ 3161eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3162eb6f0de0SAdrian Chadd "%s: failed to clone a busy buffer\n", 3163eb6f0de0SAdrian Chadd __func__); 3164eb6f0de0SAdrian Chadd return NULL; 3165eb6f0de0SAdrian Chadd } 3166eb6f0de0SAdrian Chadd 3167eb6f0de0SAdrian Chadd /* Setup the dma for the new buffer */ 3168eb6f0de0SAdrian Chadd error = ath_tx_dmasetup(sc, nbf, nbf->bf_m); 3169eb6f0de0SAdrian Chadd if (error != 0) { 3170eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3171eb6f0de0SAdrian Chadd "%s: failed to setup dma for clone\n", 3172eb6f0de0SAdrian Chadd __func__); 3173eb6f0de0SAdrian Chadd /* 3174eb6f0de0SAdrian Chadd * Put this at the head of the list, not tail; 3175eb6f0de0SAdrian Chadd * that way it doesn't interfere with the 3176eb6f0de0SAdrian Chadd * busy buffer logic (which uses the tail of 3177eb6f0de0SAdrian Chadd * the list.) 3178eb6f0de0SAdrian Chadd */ 3179eb6f0de0SAdrian Chadd ATH_TXBUF_LOCK(sc); 318032c387f7SAdrian Chadd ath_returnbuf_head(sc, nbf); 3181eb6f0de0SAdrian Chadd ATH_TXBUF_UNLOCK(sc); 3182eb6f0de0SAdrian Chadd return NULL; 3183eb6f0de0SAdrian Chadd } 3184eb6f0de0SAdrian Chadd 318538962489SAdrian Chadd /* Update BAW if required, before we free the original buf */ 318638962489SAdrian Chadd if (bf->bf_state.bfs_dobaw) 318738962489SAdrian Chadd ath_tx_switch_baw_buf(sc, an, tid, bf, nbf); 318838962489SAdrian Chadd 3189eb6f0de0SAdrian Chadd /* Free current buffer; return the older buffer */ 3190eb6f0de0SAdrian Chadd bf->bf_m = NULL; 3191eb6f0de0SAdrian Chadd bf->bf_node = NULL; 3192eb6f0de0SAdrian Chadd ath_freebuf(sc, bf); 3193eb6f0de0SAdrian Chadd return nbf; 3194eb6f0de0SAdrian Chadd } 3195eb6f0de0SAdrian Chadd 3196eb6f0de0SAdrian Chadd /* 3197eb6f0de0SAdrian Chadd * Handle retrying an unaggregate frame in an aggregate 3198eb6f0de0SAdrian Chadd * session. 3199eb6f0de0SAdrian Chadd * 3200eb6f0de0SAdrian Chadd * If too many retries occur, pause the TID, wait for 3201eb6f0de0SAdrian Chadd * any further retransmits (as there's no reason why 3202eb6f0de0SAdrian Chadd * non-aggregate frames in an aggregate session are 3203eb6f0de0SAdrian Chadd * transmitted in-order; they just have to be in-BAW) 3204eb6f0de0SAdrian Chadd * and then queue a BAR. 3205eb6f0de0SAdrian Chadd */ 3206eb6f0de0SAdrian Chadd static void 3207eb6f0de0SAdrian Chadd ath_tx_aggr_retry_unaggr(struct ath_softc *sc, struct ath_buf *bf) 3208eb6f0de0SAdrian Chadd { 3209eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 3210eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3211eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 3212eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3213eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 3214eb6f0de0SAdrian Chadd 3215eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3216eb6f0de0SAdrian Chadd 3217eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 3218eb6f0de0SAdrian Chadd 3219eb6f0de0SAdrian Chadd /* 3220eb6f0de0SAdrian Chadd * If the buffer is marked as busy, we can't directly 3221eb6f0de0SAdrian Chadd * reuse it. Instead, try to clone the buffer. 3222eb6f0de0SAdrian Chadd * If the clone is successful, recycle the old buffer. 3223eb6f0de0SAdrian Chadd * If the clone is unsuccessful, set bfs_retries to max 3224eb6f0de0SAdrian Chadd * to force the next bit of code to free the buffer 3225eb6f0de0SAdrian Chadd * for us. 3226eb6f0de0SAdrian Chadd */ 3227eb6f0de0SAdrian Chadd if ((bf->bf_state.bfs_retries < SWMAX_RETRIES) && 3228eb6f0de0SAdrian Chadd (bf->bf_flags & ATH_BUF_BUSY)) { 3229eb6f0de0SAdrian Chadd struct ath_buf *nbf; 323038962489SAdrian Chadd nbf = ath_tx_retry_clone(sc, an, atid, bf); 3231eb6f0de0SAdrian Chadd if (nbf) 3232eb6f0de0SAdrian Chadd /* bf has been freed at this point */ 3233eb6f0de0SAdrian Chadd bf = nbf; 3234eb6f0de0SAdrian Chadd else 3235eb6f0de0SAdrian Chadd bf->bf_state.bfs_retries = SWMAX_RETRIES + 1; 3236eb6f0de0SAdrian Chadd } 3237eb6f0de0SAdrian Chadd 3238eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_retries >= SWMAX_RETRIES) { 3239eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_RETRIES, 3240eb6f0de0SAdrian Chadd "%s: exceeded retries; seqno %d\n", 3241eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3242eb6f0de0SAdrian Chadd sc->sc_stats.ast_tx_swretrymax++; 3243eb6f0de0SAdrian Chadd 3244eb6f0de0SAdrian Chadd /* Update BAW anyway */ 3245eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw) { 3246eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 3247eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 3248eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3249eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 3250eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3251eb6f0de0SAdrian Chadd } 3252eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 3253eb6f0de0SAdrian Chadd 325488b3d483SAdrian Chadd /* Suspend the TX queue and get ready to send the BAR */ 325588b3d483SAdrian Chadd ath_tx_tid_bar_suspend(sc, atid); 325688b3d483SAdrian Chadd 325788b3d483SAdrian Chadd /* Send the BAR if there are no other frames waiting */ 325888b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 325988b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 326088b3d483SAdrian Chadd 3261eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3262eb6f0de0SAdrian Chadd 3263eb6f0de0SAdrian Chadd /* Free buffer, bf is free after this call */ 3264eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 3265eb6f0de0SAdrian Chadd return; 3266eb6f0de0SAdrian Chadd } 3267eb6f0de0SAdrian Chadd 3268eb6f0de0SAdrian Chadd /* 3269eb6f0de0SAdrian Chadd * This increments the retry counter as well as 3270eb6f0de0SAdrian Chadd * sets the retry flag in the ath_buf and packet 3271eb6f0de0SAdrian Chadd * body. 3272eb6f0de0SAdrian Chadd */ 3273eb6f0de0SAdrian Chadd ath_tx_set_retry(sc, bf); 3274eb6f0de0SAdrian Chadd 3275eb6f0de0SAdrian Chadd /* 3276eb6f0de0SAdrian Chadd * Insert this at the head of the queue, so it's 3277eb6f0de0SAdrian Chadd * retried before any current/subsequent frames. 3278eb6f0de0SAdrian Chadd */ 3279eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_HEAD(atid, bf, bf_list); 3280eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, atid); 328188b3d483SAdrian Chadd /* Send the BAR if there are no other frames waiting */ 328288b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 328388b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 3284eb6f0de0SAdrian Chadd 3285eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3286eb6f0de0SAdrian Chadd } 3287eb6f0de0SAdrian Chadd 3288eb6f0de0SAdrian Chadd /* 3289eb6f0de0SAdrian Chadd * Common code for aggregate excessive retry/subframe retry. 3290eb6f0de0SAdrian Chadd * If retrying, queues buffers to bf_q. If not, frees the 3291eb6f0de0SAdrian Chadd * buffers. 3292eb6f0de0SAdrian Chadd * 3293eb6f0de0SAdrian Chadd * XXX should unify this with ath_tx_aggr_retry_unaggr() 3294eb6f0de0SAdrian Chadd */ 3295eb6f0de0SAdrian Chadd static int 3296eb6f0de0SAdrian Chadd ath_tx_retry_subframe(struct ath_softc *sc, struct ath_buf *bf, 3297eb6f0de0SAdrian Chadd ath_bufhead *bf_q) 3298eb6f0de0SAdrian Chadd { 3299eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 3300eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3301eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 3302eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3303eb6f0de0SAdrian Chadd 3304eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[atid->ac]); 3305eb6f0de0SAdrian Chadd 3306eb6f0de0SAdrian Chadd ath_hal_clr11n_aggr(sc->sc_ah, bf->bf_desc); 3307eb6f0de0SAdrian Chadd ath_hal_set11nburstduration(sc->sc_ah, bf->bf_desc, 0); 3308eb6f0de0SAdrian Chadd /* ath_hal_set11n_virtualmorefrag(sc->sc_ah, bf->bf_desc, 0); */ 3309eb6f0de0SAdrian Chadd 3310eb6f0de0SAdrian Chadd /* 3311eb6f0de0SAdrian Chadd * If the buffer is marked as busy, we can't directly 3312eb6f0de0SAdrian Chadd * reuse it. Instead, try to clone the buffer. 3313eb6f0de0SAdrian Chadd * If the clone is successful, recycle the old buffer. 3314eb6f0de0SAdrian Chadd * If the clone is unsuccessful, set bfs_retries to max 3315eb6f0de0SAdrian Chadd * to force the next bit of code to free the buffer 3316eb6f0de0SAdrian Chadd * for us. 3317eb6f0de0SAdrian Chadd */ 3318eb6f0de0SAdrian Chadd if ((bf->bf_state.bfs_retries < SWMAX_RETRIES) && 3319eb6f0de0SAdrian Chadd (bf->bf_flags & ATH_BUF_BUSY)) { 3320eb6f0de0SAdrian Chadd struct ath_buf *nbf; 332138962489SAdrian Chadd nbf = ath_tx_retry_clone(sc, an, atid, bf); 3322eb6f0de0SAdrian Chadd if (nbf) 3323eb6f0de0SAdrian Chadd /* bf has been freed at this point */ 3324eb6f0de0SAdrian Chadd bf = nbf; 3325eb6f0de0SAdrian Chadd else 3326eb6f0de0SAdrian Chadd bf->bf_state.bfs_retries = SWMAX_RETRIES + 1; 3327eb6f0de0SAdrian Chadd } 3328eb6f0de0SAdrian Chadd 3329eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_retries >= SWMAX_RETRIES) { 3330eb6f0de0SAdrian Chadd sc->sc_stats.ast_tx_swretrymax++; 3331eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_RETRIES, 3332eb6f0de0SAdrian Chadd "%s: max retries: seqno %d\n", 3333eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3334eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 3335eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 3336eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3337eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 3338eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3339eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 3340eb6f0de0SAdrian Chadd return 1; 3341eb6f0de0SAdrian Chadd } 3342eb6f0de0SAdrian Chadd 3343eb6f0de0SAdrian Chadd ath_tx_set_retry(sc, bf); 3344eb6f0de0SAdrian Chadd bf->bf_next = NULL; /* Just to make sure */ 3345eb6f0de0SAdrian Chadd 3346eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(bf_q, bf, bf_list); 3347eb6f0de0SAdrian Chadd return 0; 3348eb6f0de0SAdrian Chadd } 3349eb6f0de0SAdrian Chadd 3350eb6f0de0SAdrian Chadd /* 3351eb6f0de0SAdrian Chadd * error pkt completion for an aggregate destination 3352eb6f0de0SAdrian Chadd */ 3353eb6f0de0SAdrian Chadd static void 3354eb6f0de0SAdrian Chadd ath_tx_comp_aggr_error(struct ath_softc *sc, struct ath_buf *bf_first, 3355eb6f0de0SAdrian Chadd struct ath_tid *tid) 3356eb6f0de0SAdrian Chadd { 3357eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf_first->bf_node; 3358eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3359eb6f0de0SAdrian Chadd struct ath_buf *bf_next, *bf; 3360eb6f0de0SAdrian Chadd ath_bufhead bf_q; 3361eb6f0de0SAdrian Chadd int drops = 0; 3362eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 3363eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 3364eb6f0de0SAdrian Chadd 3365eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_q); 3366eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_cq); 3367eb6f0de0SAdrian Chadd 3368eb6f0de0SAdrian Chadd /* 3369eb6f0de0SAdrian Chadd * Update rate control - all frames have failed. 3370eb6f0de0SAdrian Chadd * 3371eb6f0de0SAdrian Chadd * XXX use the length in the first frame in the series; 3372eb6f0de0SAdrian Chadd * XXX just so things are consistent for now. 3373eb6f0de0SAdrian Chadd */ 3374eb6f0de0SAdrian Chadd ath_tx_update_ratectrl(sc, ni, bf_first->bf_state.bfs_rc, 3375eb6f0de0SAdrian Chadd &bf_first->bf_status.ds_txstat, 3376eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_pktlen, 3377eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_nframes, bf_first->bf_state.bfs_nframes); 3378eb6f0de0SAdrian Chadd 3379eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[tid->ac]); 3380eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 33812d3d4776SAdrian Chadd sc->sc_stats.ast_tx_aggr_failall++; 3382eb6f0de0SAdrian Chadd 3383eb6f0de0SAdrian Chadd /* Retry all subframes */ 3384eb6f0de0SAdrian Chadd bf = bf_first; 3385eb6f0de0SAdrian Chadd while (bf) { 3386eb6f0de0SAdrian Chadd bf_next = bf->bf_next; 3387eb6f0de0SAdrian Chadd bf->bf_next = NULL; /* Remove it from the aggr list */ 33882d3d4776SAdrian Chadd sc->sc_stats.ast_tx_aggr_fail++; 3389eb6f0de0SAdrian Chadd if (ath_tx_retry_subframe(sc, bf, &bf_q)) { 3390eb6f0de0SAdrian Chadd drops++; 3391eb6f0de0SAdrian Chadd bf->bf_next = NULL; 3392eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list); 3393eb6f0de0SAdrian Chadd } 3394eb6f0de0SAdrian Chadd bf = bf_next; 3395eb6f0de0SAdrian Chadd } 3396eb6f0de0SAdrian Chadd 3397eb6f0de0SAdrian Chadd /* Prepend all frames to the beginning of the queue */ 3398eb6f0de0SAdrian Chadd while ((bf = TAILQ_LAST(&bf_q, ath_bufhead_s)) != NULL) { 3399eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_q, bf, bf_list); 3400eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_HEAD(tid, bf, bf_list); 3401eb6f0de0SAdrian Chadd } 3402eb6f0de0SAdrian Chadd 340339da9d42SAdrian Chadd /* 340439da9d42SAdrian Chadd * Schedule the TID to be re-tried. 340539da9d42SAdrian Chadd */ 3406eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, tid); 3407eb6f0de0SAdrian Chadd 3408eb6f0de0SAdrian Chadd /* 3409eb6f0de0SAdrian Chadd * send bar if we dropped any frames 3410eb6f0de0SAdrian Chadd * 3411eb6f0de0SAdrian Chadd * Keep the txq lock held for now, as we need to ensure 3412eb6f0de0SAdrian Chadd * that ni_txseqs[] is consistent (as it's being updated 3413eb6f0de0SAdrian Chadd * in the ifnet TX context or raw TX context.) 3414eb6f0de0SAdrian Chadd */ 3415eb6f0de0SAdrian Chadd if (drops) { 341688b3d483SAdrian Chadd /* Suspend the TX queue and get ready to send the BAR */ 341788b3d483SAdrian Chadd ath_tx_tid_bar_suspend(sc, tid); 3418eb6f0de0SAdrian Chadd } 3419eb6f0de0SAdrian Chadd 342088b3d483SAdrian Chadd /* 342188b3d483SAdrian Chadd * Send BAR if required 342288b3d483SAdrian Chadd */ 342388b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, tid)) 342488b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, tid); 342588b3d483SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[tid->ac]); 342688b3d483SAdrian Chadd 3427eb6f0de0SAdrian Chadd /* Complete frames which errored out */ 3428eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 3429eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 3430eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 3431eb6f0de0SAdrian Chadd } 3432eb6f0de0SAdrian Chadd } 3433eb6f0de0SAdrian Chadd 3434eb6f0de0SAdrian Chadd /* 3435eb6f0de0SAdrian Chadd * Handle clean-up of packets from an aggregate list. 3436eb6f0de0SAdrian Chadd * 3437eb6f0de0SAdrian Chadd * There's no need to update the BAW here - the session is being 3438eb6f0de0SAdrian Chadd * torn down. 3439eb6f0de0SAdrian Chadd */ 3440eb6f0de0SAdrian Chadd static void 3441eb6f0de0SAdrian Chadd ath_tx_comp_cleanup_aggr(struct ath_softc *sc, struct ath_buf *bf_first) 3442eb6f0de0SAdrian Chadd { 3443eb6f0de0SAdrian Chadd struct ath_buf *bf, *bf_next; 3444eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf_first->bf_node; 3445eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3446eb6f0de0SAdrian Chadd int tid = bf_first->bf_state.bfs_tid; 3447eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3448eb6f0de0SAdrian Chadd 3449eb6f0de0SAdrian Chadd bf = bf_first; 3450eb6f0de0SAdrian Chadd 3451eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3452eb6f0de0SAdrian Chadd 3453eb6f0de0SAdrian Chadd /* update incomp */ 3454eb6f0de0SAdrian Chadd while (bf) { 3455eb6f0de0SAdrian Chadd atid->incomp--; 3456eb6f0de0SAdrian Chadd bf = bf->bf_next; 3457eb6f0de0SAdrian Chadd } 3458eb6f0de0SAdrian Chadd 3459eb6f0de0SAdrian Chadd if (atid->incomp == 0) { 3460eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 3461eb6f0de0SAdrian Chadd "%s: TID %d: cleaned up! resume!\n", 3462eb6f0de0SAdrian Chadd __func__, tid); 3463eb6f0de0SAdrian Chadd atid->cleanup_inprogress = 0; 3464eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 3465eb6f0de0SAdrian Chadd } 346688b3d483SAdrian Chadd 346788b3d483SAdrian Chadd /* Send BAR if required */ 346888b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 346988b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 3470eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3471eb6f0de0SAdrian Chadd 3472eb6f0de0SAdrian Chadd /* Handle frame completion */ 3473eb6f0de0SAdrian Chadd while (bf) { 3474eb6f0de0SAdrian Chadd bf_next = bf->bf_next; 3475eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 1); 3476eb6f0de0SAdrian Chadd bf = bf_next; 3477eb6f0de0SAdrian Chadd } 3478eb6f0de0SAdrian Chadd } 3479eb6f0de0SAdrian Chadd 3480eb6f0de0SAdrian Chadd /* 3481eb6f0de0SAdrian Chadd * Handle completion of an set of aggregate frames. 3482eb6f0de0SAdrian Chadd * 3483eb6f0de0SAdrian Chadd * XXX for now, simply complete each sub-frame. 3484eb6f0de0SAdrian Chadd * 3485eb6f0de0SAdrian Chadd * Note: the completion handler is the last descriptor in the aggregate, 3486eb6f0de0SAdrian Chadd * not the last descriptor in the first frame. 3487eb6f0de0SAdrian Chadd */ 3488eb6f0de0SAdrian Chadd static void 3489d4365d16SAdrian Chadd ath_tx_aggr_comp_aggr(struct ath_softc *sc, struct ath_buf *bf_first, 3490d4365d16SAdrian Chadd int fail) 3491eb6f0de0SAdrian Chadd { 3492eb6f0de0SAdrian Chadd //struct ath_desc *ds = bf->bf_lastds; 3493eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf_first->bf_node; 3494eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3495eb6f0de0SAdrian Chadd int tid = bf_first->bf_state.bfs_tid; 3496eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3497eb6f0de0SAdrian Chadd struct ath_tx_status ts; 3498eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 3499eb6f0de0SAdrian Chadd ath_bufhead bf_q; 3500eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 3501eb6f0de0SAdrian Chadd int seq_st, tx_ok; 3502eb6f0de0SAdrian Chadd int hasba, isaggr; 3503eb6f0de0SAdrian Chadd uint32_t ba[2]; 3504eb6f0de0SAdrian Chadd struct ath_buf *bf, *bf_next; 3505eb6f0de0SAdrian Chadd int ba_index; 3506eb6f0de0SAdrian Chadd int drops = 0; 3507eb6f0de0SAdrian Chadd int nframes = 0, nbad = 0, nf; 3508eb6f0de0SAdrian Chadd int pktlen; 3509eb6f0de0SAdrian Chadd /* XXX there's too much on the stack? */ 3510b815538dSAdrian Chadd struct ath_rc_series rc[ATH_RC_NUM]; 3511eb6f0de0SAdrian Chadd int txseq; 3512eb6f0de0SAdrian Chadd 3513eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, "%s: called; hwq_depth=%d\n", 3514eb6f0de0SAdrian Chadd __func__, atid->hwq_depth); 3515eb6f0de0SAdrian Chadd 3516eb6f0de0SAdrian Chadd /* The TID state is kept behind the TXQ lock */ 3517eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3518eb6f0de0SAdrian Chadd 3519eb6f0de0SAdrian Chadd atid->hwq_depth--; 3520eb6f0de0SAdrian Chadd if (atid->hwq_depth < 0) 3521eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: hwq_depth < 0: %d\n", 3522eb6f0de0SAdrian Chadd __func__, atid->hwq_depth); 3523eb6f0de0SAdrian Chadd 3524eb6f0de0SAdrian Chadd /* 3525eb6f0de0SAdrian Chadd * Punt cleanup to the relevant function, not our problem now 3526eb6f0de0SAdrian Chadd */ 3527eb6f0de0SAdrian Chadd if (atid->cleanup_inprogress) { 3528eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3529eb6f0de0SAdrian Chadd ath_tx_comp_cleanup_aggr(sc, bf_first); 3530eb6f0de0SAdrian Chadd return; 3531eb6f0de0SAdrian Chadd } 3532eb6f0de0SAdrian Chadd 3533eb6f0de0SAdrian Chadd /* 3534eb6f0de0SAdrian Chadd * Take a copy; this may be needed -after- bf_first 3535eb6f0de0SAdrian Chadd * has been completed and freed. 3536eb6f0de0SAdrian Chadd */ 3537eb6f0de0SAdrian Chadd ts = bf_first->bf_status.ds_txstat; 3538eb6f0de0SAdrian Chadd /* 3539eb6f0de0SAdrian Chadd * XXX for now, use the first frame in the aggregate for 3540eb6f0de0SAdrian Chadd * XXX rate control completion; it's at least consistent. 3541eb6f0de0SAdrian Chadd */ 3542eb6f0de0SAdrian Chadd pktlen = bf_first->bf_state.bfs_pktlen; 3543eb6f0de0SAdrian Chadd 3544eb6f0de0SAdrian Chadd /* 3545e9a6408eSAdrian Chadd * Handle errors first! 3546e9a6408eSAdrian Chadd * 3547e9a6408eSAdrian Chadd * Here, handle _any_ error as a "exceeded retries" error. 3548e9a6408eSAdrian Chadd * Later on (when filtered frames are to be specially handled) 3549e9a6408eSAdrian Chadd * it'll have to be expanded. 3550eb6f0de0SAdrian Chadd */ 3551e9a6408eSAdrian Chadd #if 0 3552eb6f0de0SAdrian Chadd if (ts.ts_status & HAL_TXERR_XRETRY) { 3553e9a6408eSAdrian Chadd #endif 3554e9a6408eSAdrian Chadd if (ts.ts_status != 0) { 3555eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3556eb6f0de0SAdrian Chadd ath_tx_comp_aggr_error(sc, bf_first, atid); 3557eb6f0de0SAdrian Chadd return; 3558eb6f0de0SAdrian Chadd } 3559eb6f0de0SAdrian Chadd 3560eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_q); 3561eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_cq); 3562eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 3563eb6f0de0SAdrian Chadd 3564eb6f0de0SAdrian Chadd /* 3565eb6f0de0SAdrian Chadd * extract starting sequence and block-ack bitmap 3566eb6f0de0SAdrian Chadd */ 3567eb6f0de0SAdrian Chadd /* XXX endian-ness of seq_st, ba? */ 3568eb6f0de0SAdrian Chadd seq_st = ts.ts_seqnum; 3569eb6f0de0SAdrian Chadd hasba = !! (ts.ts_flags & HAL_TX_BA); 3570eb6f0de0SAdrian Chadd tx_ok = (ts.ts_status == 0); 3571eb6f0de0SAdrian Chadd isaggr = bf_first->bf_state.bfs_aggr; 3572eb6f0de0SAdrian Chadd ba[0] = ts.ts_ba_low; 3573eb6f0de0SAdrian Chadd ba[1] = ts.ts_ba_high; 3574eb6f0de0SAdrian Chadd 3575eb6f0de0SAdrian Chadd /* 3576eb6f0de0SAdrian Chadd * Copy the TX completion status and the rate control 3577eb6f0de0SAdrian Chadd * series from the first descriptor, as it may be freed 3578eb6f0de0SAdrian Chadd * before the rate control code can get its grubby fingers 3579eb6f0de0SAdrian Chadd * into things. 3580eb6f0de0SAdrian Chadd */ 3581eb6f0de0SAdrian Chadd memcpy(rc, bf_first->bf_state.bfs_rc, sizeof(rc)); 3582eb6f0de0SAdrian Chadd 3583eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 3584d4365d16SAdrian Chadd "%s: txa_start=%d, tx_ok=%d, status=%.8x, flags=%.8x, " 3585d4365d16SAdrian Chadd "isaggr=%d, seq_st=%d, hasba=%d, ba=%.8x, %.8x\n", 3586eb6f0de0SAdrian Chadd __func__, tap->txa_start, tx_ok, ts.ts_status, ts.ts_flags, 3587eb6f0de0SAdrian Chadd isaggr, seq_st, hasba, ba[0], ba[1]); 3588eb6f0de0SAdrian Chadd 3589eb6f0de0SAdrian Chadd /* Occasionally, the MAC sends a tx status for the wrong TID. */ 3590eb6f0de0SAdrian Chadd if (tid != ts.ts_tid) { 3591eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: tid %d != hw tid %d\n", 3592eb6f0de0SAdrian Chadd __func__, tid, ts.ts_tid); 3593eb6f0de0SAdrian Chadd tx_ok = 0; 3594eb6f0de0SAdrian Chadd } 3595eb6f0de0SAdrian Chadd 3596eb6f0de0SAdrian Chadd /* AR5416 BA bug; this requires an interface reset */ 3597eb6f0de0SAdrian Chadd if (isaggr && tx_ok && (! hasba)) { 3598eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3599d4365d16SAdrian Chadd "%s: AR5416 bug: hasba=%d; txok=%d, isaggr=%d, " 3600d4365d16SAdrian Chadd "seq_st=%d\n", 3601eb6f0de0SAdrian Chadd __func__, hasba, tx_ok, isaggr, seq_st); 3602eb6f0de0SAdrian Chadd /* XXX TODO: schedule an interface reset */ 36030f078d63SJohn Baldwin #ifdef ATH_DEBUG 36046abbbae5SAdrian Chadd ath_printtxbuf(sc, bf_first, 36056abbbae5SAdrian Chadd sc->sc_ac2q[atid->ac]->axq_qnum, 0, 0); 36060f078d63SJohn Baldwin #endif 3607eb6f0de0SAdrian Chadd } 3608eb6f0de0SAdrian Chadd 3609eb6f0de0SAdrian Chadd /* 3610eb6f0de0SAdrian Chadd * Walk the list of frames, figure out which ones were correctly 3611eb6f0de0SAdrian Chadd * sent and which weren't. 3612eb6f0de0SAdrian Chadd */ 3613eb6f0de0SAdrian Chadd bf = bf_first; 3614eb6f0de0SAdrian Chadd nf = bf_first->bf_state.bfs_nframes; 3615eb6f0de0SAdrian Chadd 3616eb6f0de0SAdrian Chadd /* bf_first is going to be invalid once this list is walked */ 3617eb6f0de0SAdrian Chadd bf_first = NULL; 3618eb6f0de0SAdrian Chadd 3619eb6f0de0SAdrian Chadd /* 3620eb6f0de0SAdrian Chadd * Walk the list of completed frames and determine 3621eb6f0de0SAdrian Chadd * which need to be completed and which need to be 3622eb6f0de0SAdrian Chadd * retransmitted. 3623eb6f0de0SAdrian Chadd * 3624eb6f0de0SAdrian Chadd * For completed frames, the completion functions need 3625eb6f0de0SAdrian Chadd * to be called at the end of this function as the last 3626eb6f0de0SAdrian Chadd * node reference may free the node. 3627eb6f0de0SAdrian Chadd * 3628eb6f0de0SAdrian Chadd * Finally, since the TXQ lock can't be held during the 3629eb6f0de0SAdrian Chadd * completion callback (to avoid lock recursion), 3630eb6f0de0SAdrian Chadd * the completion calls have to be done outside of the 3631eb6f0de0SAdrian Chadd * lock. 3632eb6f0de0SAdrian Chadd */ 3633eb6f0de0SAdrian Chadd while (bf) { 3634eb6f0de0SAdrian Chadd nframes++; 3635d4365d16SAdrian Chadd ba_index = ATH_BA_INDEX(seq_st, 3636d4365d16SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)); 3637eb6f0de0SAdrian Chadd bf_next = bf->bf_next; 3638eb6f0de0SAdrian Chadd bf->bf_next = NULL; /* Remove it from the aggr list */ 3639eb6f0de0SAdrian Chadd 3640eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 3641eb6f0de0SAdrian Chadd "%s: checking bf=%p seqno=%d; ack=%d\n", 3642eb6f0de0SAdrian Chadd __func__, bf, SEQNO(bf->bf_state.bfs_seqno), 3643eb6f0de0SAdrian Chadd ATH_BA_ISSET(ba, ba_index)); 3644eb6f0de0SAdrian Chadd 3645eb6f0de0SAdrian Chadd if (tx_ok && ATH_BA_ISSET(ba, ba_index)) { 36462d3d4776SAdrian Chadd sc->sc_stats.ast_tx_aggr_ok++; 3647eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 3648eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 3649eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 3650eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3651eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 3652eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3653eb6f0de0SAdrian Chadd bf->bf_next = NULL; 3654eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list); 3655eb6f0de0SAdrian Chadd } else { 36562d3d4776SAdrian Chadd sc->sc_stats.ast_tx_aggr_fail++; 3657eb6f0de0SAdrian Chadd if (ath_tx_retry_subframe(sc, bf, &bf_q)) { 3658eb6f0de0SAdrian Chadd drops++; 3659eb6f0de0SAdrian Chadd bf->bf_next = NULL; 3660eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list); 3661eb6f0de0SAdrian Chadd } 3662eb6f0de0SAdrian Chadd nbad++; 3663eb6f0de0SAdrian Chadd } 3664eb6f0de0SAdrian Chadd bf = bf_next; 3665eb6f0de0SAdrian Chadd } 3666eb6f0de0SAdrian Chadd 3667eb6f0de0SAdrian Chadd /* 3668eb6f0de0SAdrian Chadd * Now that the BAW updates have been done, unlock 3669eb6f0de0SAdrian Chadd * 3670eb6f0de0SAdrian Chadd * txseq is grabbed before the lock is released so we 3671eb6f0de0SAdrian Chadd * have a consistent view of what -was- in the BAW. 3672eb6f0de0SAdrian Chadd * Anything after this point will not yet have been 3673eb6f0de0SAdrian Chadd * TXed. 3674eb6f0de0SAdrian Chadd */ 3675eb6f0de0SAdrian Chadd txseq = tap->txa_start; 3676eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3677eb6f0de0SAdrian Chadd 3678eb6f0de0SAdrian Chadd if (nframes != nf) 3679eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3680eb6f0de0SAdrian Chadd "%s: num frames seen=%d; bf nframes=%d\n", 3681eb6f0de0SAdrian Chadd __func__, nframes, nf); 3682eb6f0de0SAdrian Chadd 3683eb6f0de0SAdrian Chadd /* 3684eb6f0de0SAdrian Chadd * Now we know how many frames were bad, call the rate 3685eb6f0de0SAdrian Chadd * control code. 3686eb6f0de0SAdrian Chadd */ 3687eb6f0de0SAdrian Chadd if (fail == 0) 3688d4365d16SAdrian Chadd ath_tx_update_ratectrl(sc, ni, rc, &ts, pktlen, nframes, 3689d4365d16SAdrian Chadd nbad); 3690eb6f0de0SAdrian Chadd 3691eb6f0de0SAdrian Chadd /* 3692eb6f0de0SAdrian Chadd * send bar if we dropped any frames 3693eb6f0de0SAdrian Chadd */ 3694eb6f0de0SAdrian Chadd if (drops) { 369588b3d483SAdrian Chadd /* Suspend the TX queue and get ready to send the BAR */ 369688b3d483SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 369788b3d483SAdrian Chadd ath_tx_tid_bar_suspend(sc, atid); 369888b3d483SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3699eb6f0de0SAdrian Chadd } 3700eb6f0de0SAdrian Chadd 370139da9d42SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 370239da9d42SAdrian Chadd "%s: txa_start now %d\n", __func__, tap->txa_start); 370339da9d42SAdrian Chadd 3704eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 370539da9d42SAdrian Chadd 370639da9d42SAdrian Chadd /* Prepend all frames to the beginning of the queue */ 3707eb6f0de0SAdrian Chadd while ((bf = TAILQ_LAST(&bf_q, ath_bufhead_s)) != NULL) { 3708eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_q, bf, bf_list); 3709eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_HEAD(atid, bf, bf_list); 3710eb6f0de0SAdrian Chadd } 3711eb6f0de0SAdrian Chadd 371239da9d42SAdrian Chadd /* 371339da9d42SAdrian Chadd * Reschedule to grab some further frames. 371439da9d42SAdrian Chadd */ 371539da9d42SAdrian Chadd ath_tx_tid_sched(sc, atid); 3716eb6f0de0SAdrian Chadd 371788b3d483SAdrian Chadd /* 371888b3d483SAdrian Chadd * Send BAR if required 371988b3d483SAdrian Chadd */ 372088b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 372188b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 372239da9d42SAdrian Chadd 372388b3d483SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 372488b3d483SAdrian Chadd 3725eb6f0de0SAdrian Chadd /* Do deferred completion */ 3726eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 3727eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 3728eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 3729eb6f0de0SAdrian Chadd } 3730eb6f0de0SAdrian Chadd } 3731eb6f0de0SAdrian Chadd 3732eb6f0de0SAdrian Chadd /* 3733eb6f0de0SAdrian Chadd * Handle completion of unaggregated frames in an ADDBA 3734eb6f0de0SAdrian Chadd * session. 3735eb6f0de0SAdrian Chadd * 3736eb6f0de0SAdrian Chadd * Fail is set to 1 if the entry is being freed via a call to 3737eb6f0de0SAdrian Chadd * ath_tx_draintxq(). 3738eb6f0de0SAdrian Chadd */ 3739eb6f0de0SAdrian Chadd static void 3740eb6f0de0SAdrian Chadd ath_tx_aggr_comp_unaggr(struct ath_softc *sc, struct ath_buf *bf, int fail) 3741eb6f0de0SAdrian Chadd { 3742eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 3743eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3744eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 3745eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3746eb6f0de0SAdrian Chadd struct ath_tx_status *ts = &bf->bf_status.ds_txstat; 3747eb6f0de0SAdrian Chadd 3748eb6f0de0SAdrian Chadd /* 3749eb6f0de0SAdrian Chadd * Update rate control status here, before we possibly 3750eb6f0de0SAdrian Chadd * punt to retry or cleanup. 3751eb6f0de0SAdrian Chadd * 3752eb6f0de0SAdrian Chadd * Do it outside of the TXQ lock. 3753eb6f0de0SAdrian Chadd */ 3754875a9451SAdrian Chadd if (fail == 0 && ((bf->bf_state.bfs_txflags & HAL_TXDESC_NOACK) == 0)) 3755eb6f0de0SAdrian Chadd ath_tx_update_ratectrl(sc, ni, bf->bf_state.bfs_rc, 3756eb6f0de0SAdrian Chadd &bf->bf_status.ds_txstat, 3757eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen, 3758eb6f0de0SAdrian Chadd 1, (ts->ts_status == 0) ? 0 : 1); 3759eb6f0de0SAdrian Chadd 3760eb6f0de0SAdrian Chadd /* 3761eb6f0de0SAdrian Chadd * This is called early so atid->hwq_depth can be tracked. 3762eb6f0de0SAdrian Chadd * This unfortunately means that it's released and regrabbed 3763eb6f0de0SAdrian Chadd * during retry and cleanup. That's rather inefficient. 3764eb6f0de0SAdrian Chadd */ 3765eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3766eb6f0de0SAdrian Chadd 3767eb6f0de0SAdrian Chadd if (tid == IEEE80211_NONQOS_TID) 3768eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: TID=16!\n", __func__); 3769eb6f0de0SAdrian Chadd 3770d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 3771d4365d16SAdrian Chadd "%s: bf=%p: tid=%d, hwq_depth=%d, seqno=%d\n", 3772d4365d16SAdrian Chadd __func__, bf, bf->bf_state.bfs_tid, atid->hwq_depth, 3773d4365d16SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)); 3774eb6f0de0SAdrian Chadd 3775eb6f0de0SAdrian Chadd atid->hwq_depth--; 3776eb6f0de0SAdrian Chadd if (atid->hwq_depth < 0) 3777eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: hwq_depth < 0: %d\n", 3778eb6f0de0SAdrian Chadd __func__, atid->hwq_depth); 3779eb6f0de0SAdrian Chadd 3780eb6f0de0SAdrian Chadd /* 3781eb6f0de0SAdrian Chadd * If a cleanup is in progress, punt to comp_cleanup; 3782eb6f0de0SAdrian Chadd * rather than handling it here. It's thus their 3783eb6f0de0SAdrian Chadd * responsibility to clean up, call the completion 3784eb6f0de0SAdrian Chadd * function in net80211, etc. 3785eb6f0de0SAdrian Chadd */ 3786eb6f0de0SAdrian Chadd if (atid->cleanup_inprogress) { 3787eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3788d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: cleanup_unaggr\n", 3789d4365d16SAdrian Chadd __func__); 3790eb6f0de0SAdrian Chadd ath_tx_comp_cleanup_unaggr(sc, bf); 3791eb6f0de0SAdrian Chadd return; 3792eb6f0de0SAdrian Chadd } 3793eb6f0de0SAdrian Chadd 3794eb6f0de0SAdrian Chadd /* 3795eb6f0de0SAdrian Chadd * Don't bother with the retry check if all frames 3796eb6f0de0SAdrian Chadd * are being failed (eg during queue deletion.) 3797eb6f0de0SAdrian Chadd */ 3798e9a6408eSAdrian Chadd #if 0 3799eb6f0de0SAdrian Chadd if (fail == 0 && ts->ts_status & HAL_TXERR_XRETRY) { 3800e9a6408eSAdrian Chadd #endif 3801e9a6408eSAdrian Chadd if (fail == 0 && ts->ts_status != 0) { 3802eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3803d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: retry_unaggr\n", 3804d4365d16SAdrian Chadd __func__); 3805eb6f0de0SAdrian Chadd ath_tx_aggr_retry_unaggr(sc, bf); 3806eb6f0de0SAdrian Chadd return; 3807eb6f0de0SAdrian Chadd } 3808eb6f0de0SAdrian Chadd 3809eb6f0de0SAdrian Chadd /* Success? Complete */ 3810eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: TID=%d, seqno %d\n", 3811eb6f0de0SAdrian Chadd __func__, tid, SEQNO(bf->bf_state.bfs_seqno)); 3812eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw) { 3813eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 3814eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 3815eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 3816eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3817eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 3818eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3819eb6f0de0SAdrian Chadd } 3820eb6f0de0SAdrian Chadd 382188b3d483SAdrian Chadd /* 382288b3d483SAdrian Chadd * Send BAR if required 382388b3d483SAdrian Chadd */ 382488b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 382588b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 382688b3d483SAdrian Chadd 3827eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3828eb6f0de0SAdrian Chadd 3829eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, fail); 3830eb6f0de0SAdrian Chadd /* bf is freed at this point */ 3831eb6f0de0SAdrian Chadd } 3832eb6f0de0SAdrian Chadd 3833eb6f0de0SAdrian Chadd void 3834eb6f0de0SAdrian Chadd ath_tx_aggr_comp(struct ath_softc *sc, struct ath_buf *bf, int fail) 3835eb6f0de0SAdrian Chadd { 3836eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_aggr) 3837eb6f0de0SAdrian Chadd ath_tx_aggr_comp_aggr(sc, bf, fail); 3838eb6f0de0SAdrian Chadd else 3839eb6f0de0SAdrian Chadd ath_tx_aggr_comp_unaggr(sc, bf, fail); 3840eb6f0de0SAdrian Chadd } 3841eb6f0de0SAdrian Chadd 3842eb6f0de0SAdrian Chadd /* 3843eb6f0de0SAdrian Chadd * Schedule some packets from the given node/TID to the hardware. 3844eb6f0de0SAdrian Chadd * 3845eb6f0de0SAdrian Chadd * This is the aggregate version. 3846eb6f0de0SAdrian Chadd */ 3847eb6f0de0SAdrian Chadd void 3848eb6f0de0SAdrian Chadd ath_tx_tid_hw_queue_aggr(struct ath_softc *sc, struct ath_node *an, 3849eb6f0de0SAdrian Chadd struct ath_tid *tid) 3850eb6f0de0SAdrian Chadd { 3851eb6f0de0SAdrian Chadd struct ath_buf *bf; 3852eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 3853eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 3854eb6f0de0SAdrian Chadd ATH_AGGR_STATUS status; 3855eb6f0de0SAdrian Chadd ath_bufhead bf_q; 3856eb6f0de0SAdrian Chadd 3857eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: tid=%d\n", __func__, tid->tid); 3858eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 3859eb6f0de0SAdrian Chadd 3860eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 3861eb6f0de0SAdrian Chadd 3862eb6f0de0SAdrian Chadd if (tid->tid == IEEE80211_NONQOS_TID) 3863eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: called for TID=NONQOS_TID?\n", 3864eb6f0de0SAdrian Chadd __func__); 3865eb6f0de0SAdrian Chadd 3866eb6f0de0SAdrian Chadd for (;;) { 3867eb6f0de0SAdrian Chadd status = ATH_AGGR_DONE; 3868eb6f0de0SAdrian Chadd 3869eb6f0de0SAdrian Chadd /* 3870eb6f0de0SAdrian Chadd * If the upper layer has paused the TID, don't 3871eb6f0de0SAdrian Chadd * queue any further packets. 3872eb6f0de0SAdrian Chadd * 3873eb6f0de0SAdrian Chadd * This can also occur from the completion task because 3874eb6f0de0SAdrian Chadd * of packet loss; but as its serialised with this code, 3875eb6f0de0SAdrian Chadd * it won't "appear" half way through queuing packets. 3876eb6f0de0SAdrian Chadd */ 3877eb6f0de0SAdrian Chadd if (tid->paused) 3878eb6f0de0SAdrian Chadd break; 3879eb6f0de0SAdrian Chadd 3880eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&tid->axq_q); 3881eb6f0de0SAdrian Chadd if (bf == NULL) { 3882eb6f0de0SAdrian Chadd break; 3883eb6f0de0SAdrian Chadd } 3884eb6f0de0SAdrian Chadd 3885eb6f0de0SAdrian Chadd /* 3886eb6f0de0SAdrian Chadd * If the packet doesn't fall within the BAW (eg a NULL 3887eb6f0de0SAdrian Chadd * data frame), schedule it directly; continue. 3888eb6f0de0SAdrian Chadd */ 3889eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_dobaw) { 3890d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 3891d4365d16SAdrian Chadd "%s: non-baw packet\n", 3892eb6f0de0SAdrian Chadd __func__); 3893eb6f0de0SAdrian Chadd ATH_TXQ_REMOVE(tid, bf, bf_list); 3894eb6f0de0SAdrian Chadd bf->bf_state.bfs_aggr = 0; 3895eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 3896e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 3897e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 3898eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 3899e2e4a2c2SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 3900eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 3901eb6f0de0SAdrian Chadd ath_hal_clr11n_aggr(sc->sc_ah, bf->bf_desc); 3902eb6f0de0SAdrian Chadd 3903eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_nonbaw_pkt++; 3904eb6f0de0SAdrian Chadd 3905eb6f0de0SAdrian Chadd /* Queue the packet; continue */ 3906eb6f0de0SAdrian Chadd goto queuepkt; 3907eb6f0de0SAdrian Chadd } 3908eb6f0de0SAdrian Chadd 3909eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_q); 3910eb6f0de0SAdrian Chadd 3911eb6f0de0SAdrian Chadd /* 3912eb6f0de0SAdrian Chadd * Do a rate control lookup on the first frame in the 3913eb6f0de0SAdrian Chadd * list. The rate control code needs that to occur 3914eb6f0de0SAdrian Chadd * before it can determine whether to TX. 3915eb6f0de0SAdrian Chadd * It's inaccurate because the rate control code doesn't 3916eb6f0de0SAdrian Chadd * really "do" aggregate lookups, so it only considers 3917eb6f0de0SAdrian Chadd * the size of the first frame. 3918eb6f0de0SAdrian Chadd */ 3919eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 3920eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[3].rix = 0; 3921eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[3].tries = 0; 3922e2e4a2c2SAdrian Chadd 3923e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 3924e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 3925e2e4a2c2SAdrian Chadd 3926e2e4a2c2SAdrian Chadd ath_tx_set_rtscts(sc, bf); 3927eb6f0de0SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 3928eb6f0de0SAdrian Chadd 3929eb6f0de0SAdrian Chadd status = ath_tx_form_aggr(sc, an, tid, &bf_q); 3930eb6f0de0SAdrian Chadd 3931eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 3932eb6f0de0SAdrian Chadd "%s: ath_tx_form_aggr() status=%d\n", __func__, status); 3933eb6f0de0SAdrian Chadd 3934eb6f0de0SAdrian Chadd /* 3935eb6f0de0SAdrian Chadd * No frames to be picked up - out of BAW 3936eb6f0de0SAdrian Chadd */ 3937eb6f0de0SAdrian Chadd if (TAILQ_EMPTY(&bf_q)) 3938eb6f0de0SAdrian Chadd break; 3939eb6f0de0SAdrian Chadd 3940eb6f0de0SAdrian Chadd /* 3941eb6f0de0SAdrian Chadd * This assumes that the descriptor list in the ath_bufhead 3942eb6f0de0SAdrian Chadd * are already linked together via bf_next pointers. 3943eb6f0de0SAdrian Chadd */ 3944eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&bf_q); 3945eb6f0de0SAdrian Chadd 3946e2e4a2c2SAdrian Chadd if (status == ATH_AGGR_8K_LIMITED) 3947e2e4a2c2SAdrian Chadd sc->sc_aggr_stats.aggr_rts_aggr_limited++; 3948e2e4a2c2SAdrian Chadd 3949eb6f0de0SAdrian Chadd /* 3950eb6f0de0SAdrian Chadd * If it's the only frame send as non-aggregate 3951eb6f0de0SAdrian Chadd * assume that ath_tx_form_aggr() has checked 3952eb6f0de0SAdrian Chadd * whether it's in the BAW and added it appropriately. 3953eb6f0de0SAdrian Chadd */ 3954eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_nframes == 1) { 3955eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 3956eb6f0de0SAdrian Chadd "%s: single-frame aggregate\n", __func__); 3957eb6f0de0SAdrian Chadd bf->bf_state.bfs_aggr = 0; 3958eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 3959eb6f0de0SAdrian Chadd ath_hal_clr11n_aggr(sc->sc_ah, bf->bf_desc); 3960eb6f0de0SAdrian Chadd if (status == ATH_AGGR_BAW_CLOSED) 3961eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_baw_closed_single_pkt++; 3962eb6f0de0SAdrian Chadd else 3963eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_single_pkt++; 3964eb6f0de0SAdrian Chadd } else { 3965eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 3966d4365d16SAdrian Chadd "%s: multi-frame aggregate: %d frames, " 3967d4365d16SAdrian Chadd "length %d\n", 3968eb6f0de0SAdrian Chadd __func__, bf->bf_state.bfs_nframes, 3969eb6f0de0SAdrian Chadd bf->bf_state.bfs_al); 3970eb6f0de0SAdrian Chadd bf->bf_state.bfs_aggr = 1; 3971eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_pkts[bf->bf_state.bfs_nframes]++; 3972eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_aggr_pkt++; 3973eb6f0de0SAdrian Chadd 3974eb6f0de0SAdrian Chadd /* 3975e2e4a2c2SAdrian Chadd * Calculate the duration/protection as required. 3976e2e4a2c2SAdrian Chadd */ 3977e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 3978e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 3979e2e4a2c2SAdrian Chadd 3980e2e4a2c2SAdrian Chadd /* 3981eb6f0de0SAdrian Chadd * Update the rate and rtscts information based on the 3982eb6f0de0SAdrian Chadd * rate decision made by the rate control code; 3983eb6f0de0SAdrian Chadd * the first frame in the aggregate needs it. 3984eb6f0de0SAdrian Chadd */ 3985eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 3986eb6f0de0SAdrian Chadd 3987eb6f0de0SAdrian Chadd /* 3988eb6f0de0SAdrian Chadd * Setup the relevant descriptor fields 3989eb6f0de0SAdrian Chadd * for aggregation. The first descriptor 3990eb6f0de0SAdrian Chadd * already points to the rest in the chain. 3991eb6f0de0SAdrian Chadd */ 3992eb6f0de0SAdrian Chadd ath_tx_setds_11n(sc, bf); 3993eb6f0de0SAdrian Chadd 3994eb6f0de0SAdrian Chadd } 3995eb6f0de0SAdrian Chadd queuepkt: 3996eb6f0de0SAdrian Chadd //txq = bf->bf_state.bfs_txq; 3997eb6f0de0SAdrian Chadd 3998eb6f0de0SAdrian Chadd /* Set completion handler, multi-frame aggregate or not */ 3999eb6f0de0SAdrian Chadd bf->bf_comp = ath_tx_aggr_comp; 4000eb6f0de0SAdrian Chadd 4001eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_tid == IEEE80211_NONQOS_TID) 4002eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: TID=16?\n", __func__); 4003eb6f0de0SAdrian Chadd 4004eb6f0de0SAdrian Chadd /* Punt to txq */ 4005eb6f0de0SAdrian Chadd ath_tx_handoff(sc, txq, bf); 4006eb6f0de0SAdrian Chadd 4007eb6f0de0SAdrian Chadd /* Track outstanding buffer count to hardware */ 4008eb6f0de0SAdrian Chadd /* aggregates are "one" buffer */ 4009eb6f0de0SAdrian Chadd tid->hwq_depth++; 4010eb6f0de0SAdrian Chadd 4011eb6f0de0SAdrian Chadd /* 4012eb6f0de0SAdrian Chadd * Break out if ath_tx_form_aggr() indicated 4013eb6f0de0SAdrian Chadd * there can't be any further progress (eg BAW is full.) 4014eb6f0de0SAdrian Chadd * Checking for an empty txq is done above. 4015eb6f0de0SAdrian Chadd * 4016eb6f0de0SAdrian Chadd * XXX locking on txq here? 4017eb6f0de0SAdrian Chadd */ 4018eb6f0de0SAdrian Chadd if (txq->axq_aggr_depth >= sc->sc_hwq_limit || 4019eb6f0de0SAdrian Chadd status == ATH_AGGR_BAW_CLOSED) 4020eb6f0de0SAdrian Chadd break; 4021eb6f0de0SAdrian Chadd } 4022eb6f0de0SAdrian Chadd } 4023eb6f0de0SAdrian Chadd 4024eb6f0de0SAdrian Chadd /* 4025eb6f0de0SAdrian Chadd * Schedule some packets from the given node/TID to the hardware. 4026eb6f0de0SAdrian Chadd */ 4027eb6f0de0SAdrian Chadd void 4028eb6f0de0SAdrian Chadd ath_tx_tid_hw_queue_norm(struct ath_softc *sc, struct ath_node *an, 4029eb6f0de0SAdrian Chadd struct ath_tid *tid) 4030eb6f0de0SAdrian Chadd { 4031eb6f0de0SAdrian Chadd struct ath_buf *bf; 4032eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 4033eb6f0de0SAdrian Chadd 4034eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: node %p: TID %d: called\n", 4035eb6f0de0SAdrian Chadd __func__, an, tid->tid); 4036eb6f0de0SAdrian Chadd 4037eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 4038eb6f0de0SAdrian Chadd 4039eb6f0de0SAdrian Chadd /* Check - is AMPDU pending or running? then print out something */ 4040eb6f0de0SAdrian Chadd if (ath_tx_ampdu_pending(sc, an, tid->tid)) 4041eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: tid=%d, ampdu pending?\n", 4042eb6f0de0SAdrian Chadd __func__, tid->tid); 4043eb6f0de0SAdrian Chadd if (ath_tx_ampdu_running(sc, an, tid->tid)) 4044eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: tid=%d, ampdu running?\n", 4045eb6f0de0SAdrian Chadd __func__, tid->tid); 4046eb6f0de0SAdrian Chadd 4047eb6f0de0SAdrian Chadd for (;;) { 4048eb6f0de0SAdrian Chadd 4049eb6f0de0SAdrian Chadd /* 4050eb6f0de0SAdrian Chadd * If the upper layers have paused the TID, don't 4051eb6f0de0SAdrian Chadd * queue any further packets. 4052eb6f0de0SAdrian Chadd */ 4053eb6f0de0SAdrian Chadd if (tid->paused) 4054eb6f0de0SAdrian Chadd break; 4055eb6f0de0SAdrian Chadd 4056eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&tid->axq_q); 4057eb6f0de0SAdrian Chadd if (bf == NULL) { 4058eb6f0de0SAdrian Chadd break; 4059eb6f0de0SAdrian Chadd } 4060eb6f0de0SAdrian Chadd 4061eb6f0de0SAdrian Chadd ATH_TXQ_REMOVE(tid, bf, bf_list); 4062eb6f0de0SAdrian Chadd 4063eb6f0de0SAdrian Chadd KASSERT(txq == bf->bf_state.bfs_txq, ("txqs not equal!\n")); 4064eb6f0de0SAdrian Chadd 4065eb6f0de0SAdrian Chadd /* Sanity check! */ 4066eb6f0de0SAdrian Chadd if (tid->tid != bf->bf_state.bfs_tid) { 4067eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: bfs_tid %d !=" 4068eb6f0de0SAdrian Chadd " tid %d\n", 4069eb6f0de0SAdrian Chadd __func__, bf->bf_state.bfs_tid, tid->tid); 4070eb6f0de0SAdrian Chadd } 4071eb6f0de0SAdrian Chadd /* Normal completion handler */ 4072eb6f0de0SAdrian Chadd bf->bf_comp = ath_tx_normal_comp; 4073eb6f0de0SAdrian Chadd 4074eb6f0de0SAdrian Chadd /* Program descriptors + rate control */ 4075eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 4076e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 4077e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 4078eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 4079e2e4a2c2SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 4080eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 4081eb6f0de0SAdrian Chadd 4082eb6f0de0SAdrian Chadd /* Track outstanding buffer count to hardware */ 4083eb6f0de0SAdrian Chadd /* aggregates are "one" buffer */ 4084eb6f0de0SAdrian Chadd tid->hwq_depth++; 4085eb6f0de0SAdrian Chadd 4086eb6f0de0SAdrian Chadd /* Punt to hardware or software txq */ 4087eb6f0de0SAdrian Chadd ath_tx_handoff(sc, txq, bf); 4088eb6f0de0SAdrian Chadd } 4089eb6f0de0SAdrian Chadd } 4090eb6f0de0SAdrian Chadd 4091eb6f0de0SAdrian Chadd /* 4092eb6f0de0SAdrian Chadd * Schedule some packets to the given hardware queue. 4093eb6f0de0SAdrian Chadd * 4094eb6f0de0SAdrian Chadd * This function walks the list of TIDs (ie, ath_node TIDs 4095eb6f0de0SAdrian Chadd * with queued traffic) and attempts to schedule traffic 4096eb6f0de0SAdrian Chadd * from them. 4097eb6f0de0SAdrian Chadd * 4098eb6f0de0SAdrian Chadd * TID scheduling is implemented as a FIFO, with TIDs being 4099eb6f0de0SAdrian Chadd * added to the end of the queue after some frames have been 4100eb6f0de0SAdrian Chadd * scheduled. 4101eb6f0de0SAdrian Chadd */ 4102eb6f0de0SAdrian Chadd void 4103eb6f0de0SAdrian Chadd ath_txq_sched(struct ath_softc *sc, struct ath_txq *txq) 4104eb6f0de0SAdrian Chadd { 4105eb6f0de0SAdrian Chadd struct ath_tid *tid, *next, *last; 4106eb6f0de0SAdrian Chadd 4107eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 4108eb6f0de0SAdrian Chadd 4109eb6f0de0SAdrian Chadd /* 4110eb6f0de0SAdrian Chadd * Don't schedule if the hardware queue is busy. 4111eb6f0de0SAdrian Chadd * This (hopefully) gives some more time to aggregate 4112eb6f0de0SAdrian Chadd * some packets in the aggregation queue. 4113eb6f0de0SAdrian Chadd */ 4114eb6f0de0SAdrian Chadd if (txq->axq_aggr_depth >= sc->sc_hwq_limit) { 4115eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_sched_nopkt++; 4116eb6f0de0SAdrian Chadd return; 4117eb6f0de0SAdrian Chadd } 4118eb6f0de0SAdrian Chadd 4119eb6f0de0SAdrian Chadd last = TAILQ_LAST(&txq->axq_tidq, axq_t_s); 4120eb6f0de0SAdrian Chadd 4121eb6f0de0SAdrian Chadd TAILQ_FOREACH_SAFE(tid, &txq->axq_tidq, axq_qelem, next) { 4122eb6f0de0SAdrian Chadd /* 4123eb6f0de0SAdrian Chadd * Suspend paused queues here; they'll be resumed 4124eb6f0de0SAdrian Chadd * once the addba completes or times out. 4125eb6f0de0SAdrian Chadd */ 4126eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: tid=%d, paused=%d\n", 4127eb6f0de0SAdrian Chadd __func__, tid->tid, tid->paused); 4128eb6f0de0SAdrian Chadd ath_tx_tid_unsched(sc, tid); 4129eb6f0de0SAdrian Chadd if (tid->paused) { 4130eb6f0de0SAdrian Chadd continue; 4131eb6f0de0SAdrian Chadd } 4132eb6f0de0SAdrian Chadd if (ath_tx_ampdu_running(sc, tid->an, tid->tid)) 4133eb6f0de0SAdrian Chadd ath_tx_tid_hw_queue_aggr(sc, tid->an, tid); 4134eb6f0de0SAdrian Chadd else 4135eb6f0de0SAdrian Chadd ath_tx_tid_hw_queue_norm(sc, tid->an, tid); 4136eb6f0de0SAdrian Chadd 4137eb6f0de0SAdrian Chadd /* Not empty? Re-schedule */ 4138eb6f0de0SAdrian Chadd if (tid->axq_depth != 0) 4139eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, tid); 4140eb6f0de0SAdrian Chadd 4141eb6f0de0SAdrian Chadd /* Give the software queue time to aggregate more packets */ 4142eb6f0de0SAdrian Chadd if (txq->axq_aggr_depth >= sc->sc_hwq_limit) { 4143eb6f0de0SAdrian Chadd break; 4144eb6f0de0SAdrian Chadd } 4145eb6f0de0SAdrian Chadd 4146eb6f0de0SAdrian Chadd /* 4147eb6f0de0SAdrian Chadd * If this was the last entry on the original list, stop. 4148eb6f0de0SAdrian Chadd * Otherwise nodes that have been rescheduled onto the end 4149eb6f0de0SAdrian Chadd * of the TID FIFO list will just keep being rescheduled. 4150eb6f0de0SAdrian Chadd */ 4151eb6f0de0SAdrian Chadd if (tid == last) 4152eb6f0de0SAdrian Chadd break; 4153eb6f0de0SAdrian Chadd } 4154eb6f0de0SAdrian Chadd } 4155eb6f0de0SAdrian Chadd 4156eb6f0de0SAdrian Chadd /* 4157eb6f0de0SAdrian Chadd * TX addba handling 4158eb6f0de0SAdrian Chadd */ 4159eb6f0de0SAdrian Chadd 4160eb6f0de0SAdrian Chadd /* 4161eb6f0de0SAdrian Chadd * Return net80211 TID struct pointer, or NULL for none 4162eb6f0de0SAdrian Chadd */ 4163eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu * 4164eb6f0de0SAdrian Chadd ath_tx_get_tx_tid(struct ath_node *an, int tid) 4165eb6f0de0SAdrian Chadd { 4166eb6f0de0SAdrian Chadd struct ieee80211_node *ni = &an->an_node; 4167eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 4168eb6f0de0SAdrian Chadd 4169eb6f0de0SAdrian Chadd if (tid == IEEE80211_NONQOS_TID) 4170eb6f0de0SAdrian Chadd return NULL; 4171eb6f0de0SAdrian Chadd 41722aa563dfSAdrian Chadd tap = &ni->ni_tx_ampdu[tid]; 4173eb6f0de0SAdrian Chadd return tap; 4174eb6f0de0SAdrian Chadd } 4175eb6f0de0SAdrian Chadd 4176eb6f0de0SAdrian Chadd /* 4177eb6f0de0SAdrian Chadd * Is AMPDU-TX running? 4178eb6f0de0SAdrian Chadd */ 4179eb6f0de0SAdrian Chadd static int 4180eb6f0de0SAdrian Chadd ath_tx_ampdu_running(struct ath_softc *sc, struct ath_node *an, int tid) 4181eb6f0de0SAdrian Chadd { 4182eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 4183eb6f0de0SAdrian Chadd 4184eb6f0de0SAdrian Chadd if (tid == IEEE80211_NONQOS_TID) 4185eb6f0de0SAdrian Chadd return 0; 4186eb6f0de0SAdrian Chadd 4187eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 4188eb6f0de0SAdrian Chadd if (tap == NULL) 4189eb6f0de0SAdrian Chadd return 0; /* Not valid; default to not running */ 4190eb6f0de0SAdrian Chadd 4191eb6f0de0SAdrian Chadd return !! (tap->txa_flags & IEEE80211_AGGR_RUNNING); 4192eb6f0de0SAdrian Chadd } 4193eb6f0de0SAdrian Chadd 4194eb6f0de0SAdrian Chadd /* 4195eb6f0de0SAdrian Chadd * Is AMPDU-TX negotiation pending? 4196eb6f0de0SAdrian Chadd */ 4197eb6f0de0SAdrian Chadd static int 4198eb6f0de0SAdrian Chadd ath_tx_ampdu_pending(struct ath_softc *sc, struct ath_node *an, int tid) 4199eb6f0de0SAdrian Chadd { 4200eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 4201eb6f0de0SAdrian Chadd 4202eb6f0de0SAdrian Chadd if (tid == IEEE80211_NONQOS_TID) 4203eb6f0de0SAdrian Chadd return 0; 4204eb6f0de0SAdrian Chadd 4205eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 4206eb6f0de0SAdrian Chadd if (tap == NULL) 4207eb6f0de0SAdrian Chadd return 0; /* Not valid; default to not pending */ 4208eb6f0de0SAdrian Chadd 4209eb6f0de0SAdrian Chadd return !! (tap->txa_flags & IEEE80211_AGGR_XCHGPEND); 4210eb6f0de0SAdrian Chadd } 4211eb6f0de0SAdrian Chadd 4212eb6f0de0SAdrian Chadd /* 4213eb6f0de0SAdrian Chadd * Is AMPDU-TX pending for the given TID? 4214eb6f0de0SAdrian Chadd */ 4215eb6f0de0SAdrian Chadd 4216eb6f0de0SAdrian Chadd 4217eb6f0de0SAdrian Chadd /* 4218eb6f0de0SAdrian Chadd * Method to handle sending an ADDBA request. 4219eb6f0de0SAdrian Chadd * 4220eb6f0de0SAdrian Chadd * We tap this so the relevant flags can be set to pause the TID 4221eb6f0de0SAdrian Chadd * whilst waiting for the response. 4222eb6f0de0SAdrian Chadd * 4223eb6f0de0SAdrian Chadd * XXX there's no timeout handler we can override? 4224eb6f0de0SAdrian Chadd */ 4225eb6f0de0SAdrian Chadd int 4226eb6f0de0SAdrian Chadd ath_addba_request(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap, 4227eb6f0de0SAdrian Chadd int dialogtoken, int baparamset, int batimeout) 4228eb6f0de0SAdrian Chadd { 4229eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 42302aa563dfSAdrian Chadd int tid = tap->txa_tid; 4231eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 4232eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 4233eb6f0de0SAdrian Chadd 4234eb6f0de0SAdrian Chadd /* 4235eb6f0de0SAdrian Chadd * XXX danger Will Robinson! 4236eb6f0de0SAdrian Chadd * 4237eb6f0de0SAdrian Chadd * Although the taskqueue may be running and scheduling some more 4238eb6f0de0SAdrian Chadd * packets, these should all be _before_ the addba sequence number. 4239eb6f0de0SAdrian Chadd * However, net80211 will keep self-assigning sequence numbers 4240eb6f0de0SAdrian Chadd * until addba has been negotiated. 4241eb6f0de0SAdrian Chadd * 4242eb6f0de0SAdrian Chadd * In the past, these packets would be "paused" (which still works 4243eb6f0de0SAdrian Chadd * fine, as they're being scheduled to the driver in the same 4244eb6f0de0SAdrian Chadd * serialised method which is calling the addba request routine) 4245eb6f0de0SAdrian Chadd * and when the aggregation session begins, they'll be dequeued 4246eb6f0de0SAdrian Chadd * as aggregate packets and added to the BAW. However, now there's 4247eb6f0de0SAdrian Chadd * a "bf->bf_state.bfs_dobaw" flag, and this isn't set for these 4248eb6f0de0SAdrian Chadd * packets. Thus they never get included in the BAW tracking and 4249eb6f0de0SAdrian Chadd * this can cause the initial burst of packets after the addba 4250eb6f0de0SAdrian Chadd * negotiation to "hang", as they quickly fall outside the BAW. 4251eb6f0de0SAdrian Chadd * 4252eb6f0de0SAdrian Chadd * The "eventual" solution should be to tag these packets with 4253eb6f0de0SAdrian Chadd * dobaw. Although net80211 has given us a sequence number, 4254eb6f0de0SAdrian Chadd * it'll be "after" the left edge of the BAW and thus it'll 4255eb6f0de0SAdrian Chadd * fall within it. 4256eb6f0de0SAdrian Chadd */ 425796ff26ffSAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 4258d3a6425bSAdrian Chadd /* 4259d3a6425bSAdrian Chadd * This is a bit annoying. Until net80211 HT code inherits some 4260d3a6425bSAdrian Chadd * (any) locking, we may have this called in parallel BUT only 4261d3a6425bSAdrian Chadd * one response/timeout will be called. Grr. 4262d3a6425bSAdrian Chadd */ 4263d3a6425bSAdrian Chadd if (atid->addba_tx_pending == 0) { 4264eb6f0de0SAdrian Chadd ath_tx_tid_pause(sc, atid); 4265d3a6425bSAdrian Chadd atid->addba_tx_pending = 1; 4266d3a6425bSAdrian Chadd } 426796ff26ffSAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4268eb6f0de0SAdrian Chadd 4269eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 4270eb6f0de0SAdrian Chadd "%s: called; dialogtoken=%d, baparamset=%d, batimeout=%d\n", 4271eb6f0de0SAdrian Chadd __func__, dialogtoken, baparamset, batimeout); 4272eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 4273eb6f0de0SAdrian Chadd "%s: txa_start=%d, ni_txseqs=%d\n", 4274eb6f0de0SAdrian Chadd __func__, tap->txa_start, ni->ni_txseqs[tid]); 4275eb6f0de0SAdrian Chadd 4276eb6f0de0SAdrian Chadd return sc->sc_addba_request(ni, tap, dialogtoken, baparamset, 4277eb6f0de0SAdrian Chadd batimeout); 4278eb6f0de0SAdrian Chadd } 4279eb6f0de0SAdrian Chadd 4280eb6f0de0SAdrian Chadd /* 4281eb6f0de0SAdrian Chadd * Handle an ADDBA response. 4282eb6f0de0SAdrian Chadd * 4283eb6f0de0SAdrian Chadd * We unpause the queue so TX'ing can resume. 4284eb6f0de0SAdrian Chadd * 4285eb6f0de0SAdrian Chadd * Any packets TX'ed from this point should be "aggregate" (whether 4286eb6f0de0SAdrian Chadd * aggregate or not) so the BAW is updated. 4287eb6f0de0SAdrian Chadd * 4288eb6f0de0SAdrian Chadd * Note! net80211 keeps self-assigning sequence numbers until 4289eb6f0de0SAdrian Chadd * ampdu is negotiated. This means the initially-negotiated BAW left 4290eb6f0de0SAdrian Chadd * edge won't match the ni->ni_txseq. 4291eb6f0de0SAdrian Chadd * 4292eb6f0de0SAdrian Chadd * So, being very dirty, the BAW left edge is "slid" here to match 4293eb6f0de0SAdrian Chadd * ni->ni_txseq. 4294eb6f0de0SAdrian Chadd * 4295eb6f0de0SAdrian Chadd * What likely SHOULD happen is that all packets subsequent to the 4296eb6f0de0SAdrian Chadd * addba request should be tagged as aggregate and queued as non-aggregate 4297eb6f0de0SAdrian Chadd * frames; thus updating the BAW. For now though, I'll just slide the 4298eb6f0de0SAdrian Chadd * window. 4299eb6f0de0SAdrian Chadd */ 4300eb6f0de0SAdrian Chadd int 4301eb6f0de0SAdrian Chadd ath_addba_response(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap, 4302eb6f0de0SAdrian Chadd int status, int code, int batimeout) 4303eb6f0de0SAdrian Chadd { 4304eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 43052aa563dfSAdrian Chadd int tid = tap->txa_tid; 4306eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 4307eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 4308eb6f0de0SAdrian Chadd int r; 4309eb6f0de0SAdrian Chadd 4310eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 4311eb6f0de0SAdrian Chadd "%s: called; status=%d, code=%d, batimeout=%d\n", __func__, 4312eb6f0de0SAdrian Chadd status, code, batimeout); 4313eb6f0de0SAdrian Chadd 4314eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 4315eb6f0de0SAdrian Chadd "%s: txa_start=%d, ni_txseqs=%d\n", 4316eb6f0de0SAdrian Chadd __func__, tap->txa_start, ni->ni_txseqs[tid]); 4317eb6f0de0SAdrian Chadd 4318eb6f0de0SAdrian Chadd /* 4319eb6f0de0SAdrian Chadd * Call this first, so the interface flags get updated 4320eb6f0de0SAdrian Chadd * before the TID is unpaused. Otherwise a race condition 4321eb6f0de0SAdrian Chadd * exists where the unpaused TID still doesn't yet have 4322eb6f0de0SAdrian Chadd * IEEE80211_AGGR_RUNNING set. 4323eb6f0de0SAdrian Chadd */ 4324eb6f0de0SAdrian Chadd r = sc->sc_addba_response(ni, tap, status, code, batimeout); 4325eb6f0de0SAdrian Chadd 4326eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 4327d3a6425bSAdrian Chadd atid->addba_tx_pending = 0; 4328eb6f0de0SAdrian Chadd /* 4329eb6f0de0SAdrian Chadd * XXX dirty! 4330eb6f0de0SAdrian Chadd * Slide the BAW left edge to wherever net80211 left it for us. 4331eb6f0de0SAdrian Chadd * Read above for more information. 4332eb6f0de0SAdrian Chadd */ 4333eb6f0de0SAdrian Chadd tap->txa_start = ni->ni_txseqs[tid]; 4334eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 4335eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4336eb6f0de0SAdrian Chadd return r; 4337eb6f0de0SAdrian Chadd } 4338eb6f0de0SAdrian Chadd 4339eb6f0de0SAdrian Chadd 4340eb6f0de0SAdrian Chadd /* 4341eb6f0de0SAdrian Chadd * Stop ADDBA on a queue. 43428405fe86SAdrian Chadd * 43438405fe86SAdrian Chadd * This can be called whilst BAR TX is currently active on the queue, 43448405fe86SAdrian Chadd * so make sure this is unblocked before continuing. 4345eb6f0de0SAdrian Chadd */ 4346eb6f0de0SAdrian Chadd void 4347eb6f0de0SAdrian Chadd ath_addba_stop(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap) 4348eb6f0de0SAdrian Chadd { 4349eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 43502aa563dfSAdrian Chadd int tid = tap->txa_tid; 4351eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 4352eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 4353eb6f0de0SAdrian Chadd 4354eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: called\n", __func__); 4355eb6f0de0SAdrian Chadd 43568405fe86SAdrian Chadd /* 43578405fe86SAdrian Chadd * Pause TID traffic early, so there aren't any races 43588405fe86SAdrian Chadd * Unblock the pending BAR held traffic, if it's currently paused. 43598405fe86SAdrian Chadd */ 436096ff26ffSAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 4361eb6f0de0SAdrian Chadd ath_tx_tid_pause(sc, atid); 43628405fe86SAdrian Chadd if (atid->bar_wait) { 43638405fe86SAdrian Chadd /* 43648405fe86SAdrian Chadd * bar_unsuspend() expects bar_tx == 1, as it should be 43658405fe86SAdrian Chadd * called from the TX completion path. This quietens 43668405fe86SAdrian Chadd * the warning. It's cleared for us anyway. 43678405fe86SAdrian Chadd */ 43688405fe86SAdrian Chadd atid->bar_tx = 1; 43698405fe86SAdrian Chadd ath_tx_tid_bar_unsuspend(sc, atid); 43708405fe86SAdrian Chadd } 437196ff26ffSAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4372eb6f0de0SAdrian Chadd 4373eb6f0de0SAdrian Chadd /* There's no need to hold the TXQ lock here */ 4374eb6f0de0SAdrian Chadd sc->sc_addba_stop(ni, tap); 4375eb6f0de0SAdrian Chadd 4376eb6f0de0SAdrian Chadd /* 43774dfd4507SAdrian Chadd * ath_tx_tid_cleanup will resume the TID if possible, otherwise 4378eb6f0de0SAdrian Chadd * it'll set the cleanup flag, and it'll be unpaused once 4379eb6f0de0SAdrian Chadd * things have been cleaned up. 4380eb6f0de0SAdrian Chadd */ 43814dfd4507SAdrian Chadd ath_tx_tid_cleanup(sc, an, tid); 4382eb6f0de0SAdrian Chadd } 4383eb6f0de0SAdrian Chadd 4384eb6f0de0SAdrian Chadd /* 4385eb6f0de0SAdrian Chadd * Note: net80211 bar_timeout() doesn't call this function on BAR failure; 4386eb6f0de0SAdrian Chadd * it simply tears down the aggregation session. Ew. 4387eb6f0de0SAdrian Chadd * 4388eb6f0de0SAdrian Chadd * It however will call ieee80211_ampdu_stop() which will call 4389eb6f0de0SAdrian Chadd * ic->ic_addba_stop(). 4390eb6f0de0SAdrian Chadd * 4391eb6f0de0SAdrian Chadd * XXX This uses a hard-coded max BAR count value; the whole 4392eb6f0de0SAdrian Chadd * XXX BAR TX success or failure should be better handled! 4393eb6f0de0SAdrian Chadd */ 4394eb6f0de0SAdrian Chadd void 4395eb6f0de0SAdrian Chadd ath_bar_response(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap, 4396eb6f0de0SAdrian Chadd int status) 4397eb6f0de0SAdrian Chadd { 4398eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 43992aa563dfSAdrian Chadd int tid = tap->txa_tid; 4400eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 4401eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 4402eb6f0de0SAdrian Chadd int attempts = tap->txa_attempts; 4403eb6f0de0SAdrian Chadd 44040e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, 4405e60c4fc2SAdrian Chadd "%s: called; tap=%p, atid=%p, txa_tid=%d, atid->tid=%d, status=%d, attempts=%d\n", 44060e22ed0eSAdrian Chadd __func__, 4407e60c4fc2SAdrian Chadd tap, 4408e60c4fc2SAdrian Chadd atid, 4409e60c4fc2SAdrian Chadd tap->txa_tid, 4410e60c4fc2SAdrian Chadd atid->tid, 44110e22ed0eSAdrian Chadd status, 44120e22ed0eSAdrian Chadd attempts); 4413eb6f0de0SAdrian Chadd 4414eb6f0de0SAdrian Chadd /* Note: This may update the BAW details */ 4415eb6f0de0SAdrian Chadd sc->sc_bar_response(ni, tap, status); 4416eb6f0de0SAdrian Chadd 4417eb6f0de0SAdrian Chadd /* Unpause the TID */ 4418eb6f0de0SAdrian Chadd /* 4419eb6f0de0SAdrian Chadd * XXX if this is attempt=50, the TID will be downgraded 4420eb6f0de0SAdrian Chadd * XXX to a non-aggregate session. So we must unpause the 4421eb6f0de0SAdrian Chadd * XXX TID here or it'll never be done. 4422eb6f0de0SAdrian Chadd */ 4423eb6f0de0SAdrian Chadd if (status == 0 || attempts == 50) { 4424eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 442588b3d483SAdrian Chadd ath_tx_tid_bar_unsuspend(sc, atid); 4426eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4427eb6f0de0SAdrian Chadd } 4428eb6f0de0SAdrian Chadd } 4429eb6f0de0SAdrian Chadd 4430eb6f0de0SAdrian Chadd /* 4431eb6f0de0SAdrian Chadd * This is called whenever the pending ADDBA request times out. 4432eb6f0de0SAdrian Chadd * Unpause and reschedule the TID. 4433eb6f0de0SAdrian Chadd */ 4434eb6f0de0SAdrian Chadd void 4435eb6f0de0SAdrian Chadd ath_addba_response_timeout(struct ieee80211_node *ni, 4436eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap) 4437eb6f0de0SAdrian Chadd { 4438eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 44392aa563dfSAdrian Chadd int tid = tap->txa_tid; 4440eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 4441eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 4442eb6f0de0SAdrian Chadd 4443eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 4444eb6f0de0SAdrian Chadd "%s: called; resuming\n", __func__); 4445eb6f0de0SAdrian Chadd 4446d3a6425bSAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 4447d3a6425bSAdrian Chadd atid->addba_tx_pending = 0; 4448d3a6425bSAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4449d3a6425bSAdrian Chadd 4450eb6f0de0SAdrian Chadd /* Note: This updates the aggregate state to (again) pending */ 4451eb6f0de0SAdrian Chadd sc->sc_addba_response_timeout(ni, tap); 4452eb6f0de0SAdrian Chadd 4453eb6f0de0SAdrian Chadd /* Unpause the TID; which reschedules it */ 4454eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 4455eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 4456eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4457eb6f0de0SAdrian Chadd } 44583fdfc330SAdrian Chadd 44593fdfc330SAdrian Chadd static int 44603fdfc330SAdrian Chadd ath_legacy_dma_txsetup(struct ath_softc *sc) 44613fdfc330SAdrian Chadd { 44623fdfc330SAdrian Chadd 44633fdfc330SAdrian Chadd /* nothing new needed */ 44643fdfc330SAdrian Chadd return (0); 44653fdfc330SAdrian Chadd } 44663fdfc330SAdrian Chadd 44673fdfc330SAdrian Chadd static int 44683fdfc330SAdrian Chadd ath_legacy_dma_txteardown(struct ath_softc *sc) 44693fdfc330SAdrian Chadd { 44703fdfc330SAdrian Chadd 44713fdfc330SAdrian Chadd /* nothing new needed */ 44723fdfc330SAdrian Chadd return (0); 44733fdfc330SAdrian Chadd } 44743fdfc330SAdrian Chadd 44753fdfc330SAdrian Chadd void 44763fdfc330SAdrian Chadd ath_xmit_setup_legacy(struct ath_softc *sc) 44773fdfc330SAdrian Chadd { 44781006fc0cSAdrian Chadd /* 44791006fc0cSAdrian Chadd * For now, just set the descriptor length to sizeof(ath_desc); 44801006fc0cSAdrian Chadd * worry about extracting the real length out of the HAL later. 44811006fc0cSAdrian Chadd */ 44821006fc0cSAdrian Chadd sc->sc_tx_desclen = sizeof(struct ath_desc); 44831006fc0cSAdrian Chadd sc->sc_tx_statuslen = 0; 44841006fc0cSAdrian Chadd sc->sc_tx_nmaps = 1; /* only one buffer per TX desc */ 44853fdfc330SAdrian Chadd 44863fdfc330SAdrian Chadd sc->sc_tx.xmit_setup = ath_legacy_dma_txsetup; 44873fdfc330SAdrian Chadd sc->sc_tx.xmit_teardown = ath_legacy_dma_txteardown; 4488f8418db5SAdrian Chadd sc->sc_tx.xmit_attach_comp_func = ath_legacy_attach_comp_func; 4489746bab5bSAdrian Chadd 4490746bab5bSAdrian Chadd sc->sc_tx.xmit_dma_restart = ath_legacy_tx_dma_restart; 4491746bab5bSAdrian Chadd sc->sc_tx.xmit_handoff = ath_legacy_xmit_handoff; 4492f8418db5SAdrian Chadd sc->sc_tx.xmit_processq = ath_legacy_tx_processq; 4493f8418db5SAdrian Chadd sc->sc_tx.xmit_drainq = ath_legacy_tx_draintxq; 44943fdfc330SAdrian Chadd } 4495