xref: /freebsd/sys/dev/ath/if_ath_tx.c (revision 6e84772f4d2f8d6a4b86a997e38da2ddb2db5819)
1b8e788a5SAdrian Chadd /*-
2b8e788a5SAdrian Chadd  * Copyright (c) 2002-2009 Sam Leffler, Errno Consulting
3c6e9cee2SAdrian Chadd  * Copyright (c) 2010-2012 Adrian Chadd, Xenion Pty Ltd
4b8e788a5SAdrian Chadd  * All rights reserved.
5b8e788a5SAdrian Chadd  *
6b8e788a5SAdrian Chadd  * Redistribution and use in source and binary forms, with or without
7b8e788a5SAdrian Chadd  * modification, are permitted provided that the following conditions
8b8e788a5SAdrian Chadd  * are met:
9b8e788a5SAdrian Chadd  * 1. Redistributions of source code must retain the above copyright
10b8e788a5SAdrian Chadd  *    notice, this list of conditions and the following disclaimer,
11b8e788a5SAdrian Chadd  *    without modification.
12b8e788a5SAdrian Chadd  * 2. Redistributions in binary form must reproduce at minimum a disclaimer
13b8e788a5SAdrian Chadd  *    similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
14b8e788a5SAdrian Chadd  *    redistribution must be conditioned upon including a substantially
15b8e788a5SAdrian Chadd  *    similar Disclaimer requirement for further binary redistribution.
16b8e788a5SAdrian Chadd  *
17b8e788a5SAdrian Chadd  * NO WARRANTY
18b8e788a5SAdrian Chadd  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
19b8e788a5SAdrian Chadd  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
20b8e788a5SAdrian Chadd  * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
21b8e788a5SAdrian Chadd  * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
22b8e788a5SAdrian Chadd  * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
23b8e788a5SAdrian Chadd  * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24b8e788a5SAdrian Chadd  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25b8e788a5SAdrian Chadd  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
26b8e788a5SAdrian Chadd  * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27b8e788a5SAdrian Chadd  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
28b8e788a5SAdrian Chadd  * THE POSSIBILITY OF SUCH DAMAGES.
29b8e788a5SAdrian Chadd  */
30b8e788a5SAdrian Chadd 
31b8e788a5SAdrian Chadd #include <sys/cdefs.h>
32b8e788a5SAdrian Chadd __FBSDID("$FreeBSD$");
33b8e788a5SAdrian Chadd 
34b8e788a5SAdrian Chadd /*
35b8e788a5SAdrian Chadd  * Driver for the Atheros Wireless LAN controller.
36b8e788a5SAdrian Chadd  *
37b8e788a5SAdrian Chadd  * This software is derived from work of Atsushi Onoe; his contribution
38b8e788a5SAdrian Chadd  * is greatly appreciated.
39b8e788a5SAdrian Chadd  */
40b8e788a5SAdrian Chadd 
41b8e788a5SAdrian Chadd #include "opt_inet.h"
42b8e788a5SAdrian Chadd #include "opt_ath.h"
43b8e788a5SAdrian Chadd #include "opt_wlan.h"
44b8e788a5SAdrian Chadd 
45b8e788a5SAdrian Chadd #include <sys/param.h>
46b8e788a5SAdrian Chadd #include <sys/systm.h>
47b8e788a5SAdrian Chadd #include <sys/sysctl.h>
48b8e788a5SAdrian Chadd #include <sys/mbuf.h>
49b8e788a5SAdrian Chadd #include <sys/malloc.h>
50b8e788a5SAdrian Chadd #include <sys/lock.h>
51b8e788a5SAdrian Chadd #include <sys/mutex.h>
52b8e788a5SAdrian Chadd #include <sys/kernel.h>
53b8e788a5SAdrian Chadd #include <sys/socket.h>
54b8e788a5SAdrian Chadd #include <sys/sockio.h>
55b8e788a5SAdrian Chadd #include <sys/errno.h>
56b8e788a5SAdrian Chadd #include <sys/callout.h>
57b8e788a5SAdrian Chadd #include <sys/bus.h>
58b8e788a5SAdrian Chadd #include <sys/endian.h>
59b8e788a5SAdrian Chadd #include <sys/kthread.h>
60b8e788a5SAdrian Chadd #include <sys/taskqueue.h>
61b8e788a5SAdrian Chadd #include <sys/priv.h>
62b8e788a5SAdrian Chadd 
63b8e788a5SAdrian Chadd #include <machine/bus.h>
64b8e788a5SAdrian Chadd 
65b8e788a5SAdrian Chadd #include <net/if.h>
66b8e788a5SAdrian Chadd #include <net/if_dl.h>
67b8e788a5SAdrian Chadd #include <net/if_media.h>
68b8e788a5SAdrian Chadd #include <net/if_types.h>
69b8e788a5SAdrian Chadd #include <net/if_arp.h>
70b8e788a5SAdrian Chadd #include <net/ethernet.h>
71b8e788a5SAdrian Chadd #include <net/if_llc.h>
72b8e788a5SAdrian Chadd 
73b8e788a5SAdrian Chadd #include <net80211/ieee80211_var.h>
74b8e788a5SAdrian Chadd #include <net80211/ieee80211_regdomain.h>
75b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_SUPERG
76b8e788a5SAdrian Chadd #include <net80211/ieee80211_superg.h>
77b8e788a5SAdrian Chadd #endif
78b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA
79b8e788a5SAdrian Chadd #include <net80211/ieee80211_tdma.h>
80b8e788a5SAdrian Chadd #endif
81eb6f0de0SAdrian Chadd #include <net80211/ieee80211_ht.h>
82b8e788a5SAdrian Chadd 
83b8e788a5SAdrian Chadd #include <net/bpf.h>
84b8e788a5SAdrian Chadd 
85b8e788a5SAdrian Chadd #ifdef INET
86b8e788a5SAdrian Chadd #include <netinet/in.h>
87b8e788a5SAdrian Chadd #include <netinet/if_ether.h>
88b8e788a5SAdrian Chadd #endif
89b8e788a5SAdrian Chadd 
90b8e788a5SAdrian Chadd #include <dev/ath/if_athvar.h>
91b8e788a5SAdrian Chadd #include <dev/ath/ath_hal/ah_devid.h>		/* XXX for softled */
92b8e788a5SAdrian Chadd #include <dev/ath/ath_hal/ah_diagcodes.h>
93b8e788a5SAdrian Chadd 
94b8e788a5SAdrian Chadd #include <dev/ath/if_ath_debug.h>
95b8e788a5SAdrian Chadd 
96b8e788a5SAdrian Chadd #ifdef ATH_TX99_DIAG
97b8e788a5SAdrian Chadd #include <dev/ath/ath_tx99/ath_tx99.h>
98b8e788a5SAdrian Chadd #endif
99b8e788a5SAdrian Chadd 
100b8e788a5SAdrian Chadd #include <dev/ath/if_ath_misc.h>
101b8e788a5SAdrian Chadd #include <dev/ath/if_ath_tx.h>
102c1782ce0SAdrian Chadd #include <dev/ath/if_ath_tx_ht.h>
103b8e788a5SAdrian Chadd 
10481a82688SAdrian Chadd /*
105eb6f0de0SAdrian Chadd  * How many retries to perform in software
106eb6f0de0SAdrian Chadd  */
107eb6f0de0SAdrian Chadd #define	SWMAX_RETRIES		10
108eb6f0de0SAdrian Chadd 
1097403d1b9SAdrian Chadd /*
1107403d1b9SAdrian Chadd  * What queue to throw the non-QoS TID traffic into
1117403d1b9SAdrian Chadd  */
1127403d1b9SAdrian Chadd #define	ATH_NONQOS_TID_AC	WME_AC_VO
1137403d1b9SAdrian Chadd 
1140eb81626SAdrian Chadd #if 0
1150eb81626SAdrian Chadd static int ath_tx_node_is_asleep(struct ath_softc *sc, struct ath_node *an);
1160eb81626SAdrian Chadd #endif
117eb6f0de0SAdrian Chadd static int ath_tx_ampdu_pending(struct ath_softc *sc, struct ath_node *an,
118eb6f0de0SAdrian Chadd     int tid);
119eb6f0de0SAdrian Chadd static int ath_tx_ampdu_running(struct ath_softc *sc, struct ath_node *an,
120eb6f0de0SAdrian Chadd     int tid);
121a108d2d6SAdrian Chadd static ieee80211_seq ath_tx_tid_seqno_assign(struct ath_softc *sc,
122a108d2d6SAdrian Chadd     struct ieee80211_node *ni, struct ath_buf *bf, struct mbuf *m0);
123eb6f0de0SAdrian Chadd static int ath_tx_action_frame_override_queue(struct ath_softc *sc,
124eb6f0de0SAdrian Chadd     struct ieee80211_node *ni, struct mbuf *m0, int *tid);
125f1bc738eSAdrian Chadd static struct ath_buf *
126f1bc738eSAdrian Chadd ath_tx_retry_clone(struct ath_softc *sc, struct ath_node *an,
127f1bc738eSAdrian Chadd     struct ath_tid *tid, struct ath_buf *bf);
128eb6f0de0SAdrian Chadd 
129eb6f0de0SAdrian Chadd /*
13081a82688SAdrian Chadd  * Whether to use the 11n rate scenario functions or not
13181a82688SAdrian Chadd  */
13281a82688SAdrian Chadd static inline int
13381a82688SAdrian Chadd ath_tx_is_11n(struct ath_softc *sc)
13481a82688SAdrian Chadd {
1354ddf2cc3SAdrian Chadd 	return ((sc->sc_ah->ah_magic == 0x20065416) ||
1364ddf2cc3SAdrian Chadd 		    (sc->sc_ah->ah_magic == 0x19741014));
13781a82688SAdrian Chadd }
13881a82688SAdrian Chadd 
139eb6f0de0SAdrian Chadd /*
140eb6f0de0SAdrian Chadd  * Obtain the current TID from the given frame.
141eb6f0de0SAdrian Chadd  *
142eb6f0de0SAdrian Chadd  * Non-QoS frames need to go into TID 16 (IEEE80211_NONQOS_TID.)
143eb6f0de0SAdrian Chadd  * This has implications for which AC/priority the packet is placed
144eb6f0de0SAdrian Chadd  * in.
145eb6f0de0SAdrian Chadd  */
146eb6f0de0SAdrian Chadd static int
147eb6f0de0SAdrian Chadd ath_tx_gettid(struct ath_softc *sc, const struct mbuf *m0)
148eb6f0de0SAdrian Chadd {
149eb6f0de0SAdrian Chadd 	const struct ieee80211_frame *wh;
150eb6f0de0SAdrian Chadd 	int pri = M_WME_GETAC(m0);
151eb6f0de0SAdrian Chadd 
152eb6f0de0SAdrian Chadd 	wh = mtod(m0, const struct ieee80211_frame *);
153eb6f0de0SAdrian Chadd 	if (! IEEE80211_QOS_HAS_SEQ(wh))
154eb6f0de0SAdrian Chadd 		return IEEE80211_NONQOS_TID;
155eb6f0de0SAdrian Chadd 	else
156eb6f0de0SAdrian Chadd 		return WME_AC_TO_TID(pri);
157eb6f0de0SAdrian Chadd }
158eb6f0de0SAdrian Chadd 
159f1bc738eSAdrian Chadd static void
160f1bc738eSAdrian Chadd ath_tx_set_retry(struct ath_softc *sc, struct ath_buf *bf)
161f1bc738eSAdrian Chadd {
162f1bc738eSAdrian Chadd 	struct ieee80211_frame *wh;
163f1bc738eSAdrian Chadd 
164f1bc738eSAdrian Chadd 	wh = mtod(bf->bf_m, struct ieee80211_frame *);
165f1bc738eSAdrian Chadd 	/* Only update/resync if needed */
166f1bc738eSAdrian Chadd 	if (bf->bf_state.bfs_isretried == 0) {
167f1bc738eSAdrian Chadd 		wh->i_fc[1] |= IEEE80211_FC1_RETRY;
168f1bc738eSAdrian Chadd 		bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap,
169f1bc738eSAdrian Chadd 		    BUS_DMASYNC_PREWRITE);
170f1bc738eSAdrian Chadd 	}
171f1bc738eSAdrian Chadd 	bf->bf_state.bfs_isretried = 1;
172f1bc738eSAdrian Chadd 	bf->bf_state.bfs_retries ++;
173f1bc738eSAdrian Chadd }
174f1bc738eSAdrian Chadd 
175eb6f0de0SAdrian Chadd /*
176eb6f0de0SAdrian Chadd  * Determine what the correct AC queue for the given frame
177eb6f0de0SAdrian Chadd  * should be.
178eb6f0de0SAdrian Chadd  *
179eb6f0de0SAdrian Chadd  * This code assumes that the TIDs map consistently to
180eb6f0de0SAdrian Chadd  * the underlying hardware (or software) ath_txq.
181eb6f0de0SAdrian Chadd  * Since the sender may try to set an AC which is
182eb6f0de0SAdrian Chadd  * arbitrary, non-QoS TIDs may end up being put on
183eb6f0de0SAdrian Chadd  * completely different ACs. There's no way to put a
184eb6f0de0SAdrian Chadd  * TID into multiple ath_txq's for scheduling, so
185eb6f0de0SAdrian Chadd  * for now we override the AC/TXQ selection and set
186eb6f0de0SAdrian Chadd  * non-QOS TID frames into the BE queue.
187eb6f0de0SAdrian Chadd  *
188eb6f0de0SAdrian Chadd  * This may be completely incorrect - specifically,
189eb6f0de0SAdrian Chadd  * some management frames may end up out of order
190eb6f0de0SAdrian Chadd  * compared to the QoS traffic they're controlling.
191eb6f0de0SAdrian Chadd  * I'll look into this later.
192eb6f0de0SAdrian Chadd  */
193eb6f0de0SAdrian Chadd static int
194eb6f0de0SAdrian Chadd ath_tx_getac(struct ath_softc *sc, const struct mbuf *m0)
195eb6f0de0SAdrian Chadd {
196eb6f0de0SAdrian Chadd 	const struct ieee80211_frame *wh;
197eb6f0de0SAdrian Chadd 	int pri = M_WME_GETAC(m0);
198eb6f0de0SAdrian Chadd 	wh = mtod(m0, const struct ieee80211_frame *);
199eb6f0de0SAdrian Chadd 	if (IEEE80211_QOS_HAS_SEQ(wh))
200eb6f0de0SAdrian Chadd 		return pri;
201eb6f0de0SAdrian Chadd 
2027403d1b9SAdrian Chadd 	return ATH_NONQOS_TID_AC;
203eb6f0de0SAdrian Chadd }
204eb6f0de0SAdrian Chadd 
205b8e788a5SAdrian Chadd void
206b8e788a5SAdrian Chadd ath_txfrag_cleanup(struct ath_softc *sc,
207b8e788a5SAdrian Chadd 	ath_bufhead *frags, struct ieee80211_node *ni)
208b8e788a5SAdrian Chadd {
209b8e788a5SAdrian Chadd 	struct ath_buf *bf, *next;
210b8e788a5SAdrian Chadd 
211b8e788a5SAdrian Chadd 	ATH_TXBUF_LOCK_ASSERT(sc);
212b8e788a5SAdrian Chadd 
2136b349e5aSAdrian Chadd 	TAILQ_FOREACH_SAFE(bf, frags, bf_list, next) {
214b8e788a5SAdrian Chadd 		/* NB: bf assumed clean */
2156b349e5aSAdrian Chadd 		TAILQ_REMOVE(frags, bf, bf_list);
216e1a50456SAdrian Chadd 		ath_returnbuf_head(sc, bf);
217b8e788a5SAdrian Chadd 		ieee80211_node_decref(ni);
218b8e788a5SAdrian Chadd 	}
219b8e788a5SAdrian Chadd }
220b8e788a5SAdrian Chadd 
221b8e788a5SAdrian Chadd /*
222b8e788a5SAdrian Chadd  * Setup xmit of a fragmented frame.  Allocate a buffer
223b8e788a5SAdrian Chadd  * for each frag and bump the node reference count to
224b8e788a5SAdrian Chadd  * reflect the held reference to be setup by ath_tx_start.
225b8e788a5SAdrian Chadd  */
226b8e788a5SAdrian Chadd int
227b8e788a5SAdrian Chadd ath_txfrag_setup(struct ath_softc *sc, ath_bufhead *frags,
228b8e788a5SAdrian Chadd 	struct mbuf *m0, struct ieee80211_node *ni)
229b8e788a5SAdrian Chadd {
230b8e788a5SAdrian Chadd 	struct mbuf *m;
231b8e788a5SAdrian Chadd 	struct ath_buf *bf;
232b8e788a5SAdrian Chadd 
233b8e788a5SAdrian Chadd 	ATH_TXBUF_LOCK(sc);
234b8e788a5SAdrian Chadd 	for (m = m0->m_nextpkt; m != NULL; m = m->m_nextpkt) {
235af33d486SAdrian Chadd 		/* XXX non-management? */
236af33d486SAdrian Chadd 		bf = _ath_getbuf_locked(sc, ATH_BUFTYPE_NORMAL);
237b8e788a5SAdrian Chadd 		if (bf == NULL) {	/* out of buffers, cleanup */
238b43facbfSAdrian Chadd 			device_printf(sc->sc_dev, "%s: no buffer?\n",
239b43facbfSAdrian Chadd 			    __func__);
240b8e788a5SAdrian Chadd 			ath_txfrag_cleanup(sc, frags, ni);
241b8e788a5SAdrian Chadd 			break;
242b8e788a5SAdrian Chadd 		}
243b8e788a5SAdrian Chadd 		ieee80211_node_incref(ni);
2446b349e5aSAdrian Chadd 		TAILQ_INSERT_TAIL(frags, bf, bf_list);
245b8e788a5SAdrian Chadd 	}
246b8e788a5SAdrian Chadd 	ATH_TXBUF_UNLOCK(sc);
247b8e788a5SAdrian Chadd 
2486b349e5aSAdrian Chadd 	return !TAILQ_EMPTY(frags);
249b8e788a5SAdrian Chadd }
250b8e788a5SAdrian Chadd 
251b8e788a5SAdrian Chadd /*
252b8e788a5SAdrian Chadd  * Reclaim mbuf resources.  For fragmented frames we
253b8e788a5SAdrian Chadd  * need to claim each frag chained with m_nextpkt.
254b8e788a5SAdrian Chadd  */
255b8e788a5SAdrian Chadd void
256b8e788a5SAdrian Chadd ath_freetx(struct mbuf *m)
257b8e788a5SAdrian Chadd {
258b8e788a5SAdrian Chadd 	struct mbuf *next;
259b8e788a5SAdrian Chadd 
260b8e788a5SAdrian Chadd 	do {
261b8e788a5SAdrian Chadd 		next = m->m_nextpkt;
262b8e788a5SAdrian Chadd 		m->m_nextpkt = NULL;
263b8e788a5SAdrian Chadd 		m_freem(m);
264b8e788a5SAdrian Chadd 	} while ((m = next) != NULL);
265b8e788a5SAdrian Chadd }
266b8e788a5SAdrian Chadd 
267b8e788a5SAdrian Chadd static int
268b8e788a5SAdrian Chadd ath_tx_dmasetup(struct ath_softc *sc, struct ath_buf *bf, struct mbuf *m0)
269b8e788a5SAdrian Chadd {
270b8e788a5SAdrian Chadd 	struct mbuf *m;
271b8e788a5SAdrian Chadd 	int error;
272b8e788a5SAdrian Chadd 
273b8e788a5SAdrian Chadd 	/*
274b8e788a5SAdrian Chadd 	 * Load the DMA map so any coalescing is done.  This
275b8e788a5SAdrian Chadd 	 * also calculates the number of descriptors we need.
276b8e788a5SAdrian Chadd 	 */
277b8e788a5SAdrian Chadd 	error = bus_dmamap_load_mbuf_sg(sc->sc_dmat, bf->bf_dmamap, m0,
278b8e788a5SAdrian Chadd 				     bf->bf_segs, &bf->bf_nseg,
279b8e788a5SAdrian Chadd 				     BUS_DMA_NOWAIT);
280b8e788a5SAdrian Chadd 	if (error == EFBIG) {
281b8e788a5SAdrian Chadd 		/* XXX packet requires too many descriptors */
282b8e788a5SAdrian Chadd 		bf->bf_nseg = ATH_TXDESC+1;
283b8e788a5SAdrian Chadd 	} else if (error != 0) {
284b8e788a5SAdrian Chadd 		sc->sc_stats.ast_tx_busdma++;
285b8e788a5SAdrian Chadd 		ath_freetx(m0);
286b8e788a5SAdrian Chadd 		return error;
287b8e788a5SAdrian Chadd 	}
288b8e788a5SAdrian Chadd 	/*
289b8e788a5SAdrian Chadd 	 * Discard null packets and check for packets that
290b8e788a5SAdrian Chadd 	 * require too many TX descriptors.  We try to convert
291b8e788a5SAdrian Chadd 	 * the latter to a cluster.
292b8e788a5SAdrian Chadd 	 */
293b8e788a5SAdrian Chadd 	if (bf->bf_nseg > ATH_TXDESC) {		/* too many desc's, linearize */
294b8e788a5SAdrian Chadd 		sc->sc_stats.ast_tx_linear++;
295b8e788a5SAdrian Chadd 		m = m_collapse(m0, M_DONTWAIT, ATH_TXDESC);
296b8e788a5SAdrian Chadd 		if (m == NULL) {
297b8e788a5SAdrian Chadd 			ath_freetx(m0);
298b8e788a5SAdrian Chadd 			sc->sc_stats.ast_tx_nombuf++;
299b8e788a5SAdrian Chadd 			return ENOMEM;
300b8e788a5SAdrian Chadd 		}
301b8e788a5SAdrian Chadd 		m0 = m;
302b8e788a5SAdrian Chadd 		error = bus_dmamap_load_mbuf_sg(sc->sc_dmat, bf->bf_dmamap, m0,
303b8e788a5SAdrian Chadd 					     bf->bf_segs, &bf->bf_nseg,
304b8e788a5SAdrian Chadd 					     BUS_DMA_NOWAIT);
305b8e788a5SAdrian Chadd 		if (error != 0) {
306b8e788a5SAdrian Chadd 			sc->sc_stats.ast_tx_busdma++;
307b8e788a5SAdrian Chadd 			ath_freetx(m0);
308b8e788a5SAdrian Chadd 			return error;
309b8e788a5SAdrian Chadd 		}
310b8e788a5SAdrian Chadd 		KASSERT(bf->bf_nseg <= ATH_TXDESC,
311b8e788a5SAdrian Chadd 		    ("too many segments after defrag; nseg %u", bf->bf_nseg));
312b8e788a5SAdrian Chadd 	} else if (bf->bf_nseg == 0) {		/* null packet, discard */
313b8e788a5SAdrian Chadd 		sc->sc_stats.ast_tx_nodata++;
314b8e788a5SAdrian Chadd 		ath_freetx(m0);
315b8e788a5SAdrian Chadd 		return EIO;
316b8e788a5SAdrian Chadd 	}
317b8e788a5SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_XMIT, "%s: m %p len %u\n",
318b8e788a5SAdrian Chadd 		__func__, m0, m0->m_pkthdr.len);
319b8e788a5SAdrian Chadd 	bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_PREWRITE);
320b8e788a5SAdrian Chadd 	bf->bf_m = m0;
321b8e788a5SAdrian Chadd 
322b8e788a5SAdrian Chadd 	return 0;
323b8e788a5SAdrian Chadd }
324b8e788a5SAdrian Chadd 
3256edf1dc7SAdrian Chadd /*
326*6e84772fSAdrian Chadd  * Chain together segments+descriptors for a frame - 11n or otherwise.
327*6e84772fSAdrian Chadd  *
328*6e84772fSAdrian Chadd  * For aggregates, this is called on each frame in the aggregate.
3296edf1dc7SAdrian Chadd  */
330b8e788a5SAdrian Chadd static void
331*6e84772fSAdrian Chadd ath_tx_chaindesclist(struct ath_softc *sc, struct ath_desc *ds0,
332*6e84772fSAdrian Chadd     struct ath_buf *bf, int is_aggr, int is_first_subframe,
333*6e84772fSAdrian Chadd     int is_last_subframe)
334b8e788a5SAdrian Chadd {
335b8e788a5SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
336*6e84772fSAdrian Chadd 	char *ds;
3372b200bb4SAdrian Chadd 	int i, bp, dsp;
33846634305SAdrian Chadd 	HAL_DMA_ADDR bufAddrList[4];
33946634305SAdrian Chadd 	uint32_t segLenList[4];
3402b200bb4SAdrian Chadd 	int numTxMaps = 1;
341e2137b86SAdrian Chadd 	int isFirstDesc = 1;
34279b52356SAdrian Chadd 	int qnum;
34346634305SAdrian Chadd 
3443d9b1596SAdrian Chadd 	/*
3453d9b1596SAdrian Chadd 	 * XXX There's txdma and txdma_mgmt; the descriptor
3463d9b1596SAdrian Chadd 	 * sizes must match.
3473d9b1596SAdrian Chadd 	 */
3483d9b1596SAdrian Chadd 	struct ath_descdma *dd = &sc->sc_txdma;
349b8e788a5SAdrian Chadd 
350b8e788a5SAdrian Chadd 	/*
351b8e788a5SAdrian Chadd 	 * Fillin the remainder of the descriptor info.
352b8e788a5SAdrian Chadd 	 */
35346634305SAdrian Chadd 
3542b200bb4SAdrian Chadd 	/*
3552b200bb4SAdrian Chadd 	 * For now the HAL doesn't implement halNumTxMaps for non-EDMA
3562b200bb4SAdrian Chadd 	 * (ie it's 0.)  So just work around it.
3572b200bb4SAdrian Chadd 	 *
3582b200bb4SAdrian Chadd 	 * XXX TODO: populate halNumTxMaps for each HAL chip and
3592b200bb4SAdrian Chadd 	 * then undo this hack.
3602b200bb4SAdrian Chadd 	 */
3612b200bb4SAdrian Chadd 	if (sc->sc_ah->ah_magic == 0x19741014)
3622b200bb4SAdrian Chadd 		numTxMaps = 4;
3632b200bb4SAdrian Chadd 
3642b200bb4SAdrian Chadd 	/*
3652b200bb4SAdrian Chadd 	 * For EDMA and later chips ensure the TX map is fully populated
3662b200bb4SAdrian Chadd 	 * before advancing to the next descriptor.
3672b200bb4SAdrian Chadd 	 */
368*6e84772fSAdrian Chadd 	ds = (char *) bf->bf_desc;
3692b200bb4SAdrian Chadd 	bp = dsp = 0;
3702b200bb4SAdrian Chadd 	bzero(bufAddrList, sizeof(bufAddrList));
3712b200bb4SAdrian Chadd 	bzero(segLenList, sizeof(segLenList));
3722b200bb4SAdrian Chadd 	for (i = 0; i < bf->bf_nseg; i++) {
3732b200bb4SAdrian Chadd 		bufAddrList[bp] = bf->bf_segs[i].ds_addr;
3742b200bb4SAdrian Chadd 		segLenList[bp] = bf->bf_segs[i].ds_len;
3752b200bb4SAdrian Chadd 		bp++;
3762b200bb4SAdrian Chadd 
3772b200bb4SAdrian Chadd 		/*
3782b200bb4SAdrian Chadd 		 * Go to the next segment if this isn't the last segment
3792b200bb4SAdrian Chadd 		 * and there's space in the current TX map.
3802b200bb4SAdrian Chadd 		 */
3812b200bb4SAdrian Chadd 		if ((i != bf->bf_nseg - 1) && (bp < numTxMaps))
3822b200bb4SAdrian Chadd 			continue;
3832b200bb4SAdrian Chadd 
3842b200bb4SAdrian Chadd 		/*
3852b200bb4SAdrian Chadd 		 * Last segment or we're out of buffer pointers.
3862b200bb4SAdrian Chadd 		 */
3872b200bb4SAdrian Chadd 		bp = 0;
38846634305SAdrian Chadd 
389b8e788a5SAdrian Chadd 		if (i == bf->bf_nseg - 1)
39042083b3dSAdrian Chadd 			ath_hal_settxdesclink(ah, (struct ath_desc *) ds, 0);
391b8e788a5SAdrian Chadd 		else
39242083b3dSAdrian Chadd 			ath_hal_settxdesclink(ah, (struct ath_desc *) ds,
3932b200bb4SAdrian Chadd 			    bf->bf_daddr + dd->dd_descsize * (dsp + 1));
39446634305SAdrian Chadd 
39546634305SAdrian Chadd 		/*
39646634305SAdrian Chadd 		 * XXX this assumes that bfs_txq is the actual destination
39746634305SAdrian Chadd 		 * hardware queue at this point.  It may not have been assigned,
39846634305SAdrian Chadd 		 * it may actually be pointing to the multicast software
39946634305SAdrian Chadd 		 * TXQ id.  These must be fixed!
40046634305SAdrian Chadd 		 */
40179b52356SAdrian Chadd 		qnum = bf->bf_state.bfs_txq->axq_qnum;
40279b52356SAdrian Chadd 
40342083b3dSAdrian Chadd 		ath_hal_filltxdesc(ah, (struct ath_desc *) ds
40446634305SAdrian Chadd 			, bufAddrList
40546634305SAdrian Chadd 			, segLenList
4062b200bb4SAdrian Chadd 			, bf->bf_descid		/* XXX desc id */
40779b52356SAdrian Chadd 			, qnum
408e2137b86SAdrian Chadd 			, isFirstDesc		/* first segment */
409b8e788a5SAdrian Chadd 			, i == bf->bf_nseg - 1	/* last segment */
41042083b3dSAdrian Chadd 			, (struct ath_desc *) ds0	/* first descriptor */
411b8e788a5SAdrian Chadd 		);
41221840808SAdrian Chadd 
413*6e84772fSAdrian Chadd 		/*
414*6e84772fSAdrian Chadd 		 * Make sure the 11n aggregate fields are cleared.
415*6e84772fSAdrian Chadd 		 *
416*6e84772fSAdrian Chadd 		 * XXX TODO: this doesn't need to be called for
417*6e84772fSAdrian Chadd 		 * aggregate frames; as it'll be called on all
418*6e84772fSAdrian Chadd 		 * sub-frames.  Since the descriptors are in
419*6e84772fSAdrian Chadd 		 * non-cacheable memory, this leads to some
420*6e84772fSAdrian Chadd 		 * rather slow writes on MIPS/ARM platforms.
421*6e84772fSAdrian Chadd 		 */
42221840808SAdrian Chadd 		if (ath_tx_is_11n(sc))
4235d9b19f7SAdrian Chadd 			ath_hal_clr11n_aggr(sc->sc_ah, (struct ath_desc *) ds);
42421840808SAdrian Chadd 
425*6e84772fSAdrian Chadd 		/*
426*6e84772fSAdrian Chadd 		 * If 11n is enabled, set it up as if it's an aggregate
427*6e84772fSAdrian Chadd 		 * frame.
428*6e84772fSAdrian Chadd 		 */
429*6e84772fSAdrian Chadd 		if (is_last_subframe) {
430*6e84772fSAdrian Chadd 			ath_hal_set11n_aggr_last(sc->sc_ah,
431*6e84772fSAdrian Chadd 			    (struct ath_desc *) ds);
432*6e84772fSAdrian Chadd 		} else if (is_aggr) {
433*6e84772fSAdrian Chadd 			/*
434*6e84772fSAdrian Chadd 			 * This clears the aggrlen field; so
435*6e84772fSAdrian Chadd 			 * the caller needs to call set_aggr_first()!
436*6e84772fSAdrian Chadd 			 *
437*6e84772fSAdrian Chadd 			 * XXX TODO: don't call this for the first
438*6e84772fSAdrian Chadd 			 * descriptor in the first frame in an
439*6e84772fSAdrian Chadd 			 * aggregate!
440*6e84772fSAdrian Chadd 			 */
441*6e84772fSAdrian Chadd 			ath_hal_set11n_aggr_middle(sc->sc_ah,
442*6e84772fSAdrian Chadd 			    (struct ath_desc *) ds,
443*6e84772fSAdrian Chadd 			    bf->bf_state.bfs_ndelim);
444*6e84772fSAdrian Chadd 		}
445e2137b86SAdrian Chadd 		isFirstDesc = 0;
4460f8423a2SAdrian Chadd #ifdef	ATH_DEBUG
44742083b3dSAdrian Chadd 		if (sc->sc_debug & ATH_DEBUG_XMIT)
44842083b3dSAdrian Chadd 			ath_printtxbuf(sc, bf, qnum, 0, 0);
4490f8423a2SAdrian Chadd #endif
45042083b3dSAdrian Chadd 		bf->bf_lastds = (struct ath_desc *) ds;
4512b200bb4SAdrian Chadd 
4522b200bb4SAdrian Chadd 		/*
4532b200bb4SAdrian Chadd 		 * Don't forget to skip to the next descriptor.
4542b200bb4SAdrian Chadd 		 */
45542083b3dSAdrian Chadd 		ds += sc->sc_tx_desclen;
4562b200bb4SAdrian Chadd 		dsp++;
4572b200bb4SAdrian Chadd 
4582b200bb4SAdrian Chadd 		/*
4592b200bb4SAdrian Chadd 		 * .. and don't forget to blank these out!
4602b200bb4SAdrian Chadd 		 */
4612b200bb4SAdrian Chadd 		bzero(bufAddrList, sizeof(bufAddrList));
4622b200bb4SAdrian Chadd 		bzero(segLenList, sizeof(segLenList));
463b8e788a5SAdrian Chadd 	}
4644d7f8837SAdrian Chadd 	bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_PREWRITE);
46581a82688SAdrian Chadd }
46681a82688SAdrian Chadd 
467eb6f0de0SAdrian Chadd /*
468d34a7347SAdrian Chadd  * Set the rate control fields in the given descriptor based on
469d34a7347SAdrian Chadd  * the bf_state fields and node state.
470d34a7347SAdrian Chadd  *
471d34a7347SAdrian Chadd  * The bfs fields should already be set with the relevant rate
472d34a7347SAdrian Chadd  * control information, including whether MRR is to be enabled.
473d34a7347SAdrian Chadd  *
474d34a7347SAdrian Chadd  * Since the FreeBSD HAL currently sets up the first TX rate
475d34a7347SAdrian Chadd  * in ath_hal_setuptxdesc(), this will setup the MRR
476d34a7347SAdrian Chadd  * conditionally for the pre-11n chips, and call ath_buf_set_rate
477d34a7347SAdrian Chadd  * unconditionally for 11n chips. These require the 11n rate
478d34a7347SAdrian Chadd  * scenario to be set if MCS rates are enabled, so it's easier
479d34a7347SAdrian Chadd  * to just always call it. The caller can then only set rates 2, 3
480d34a7347SAdrian Chadd  * and 4 if multi-rate retry is needed.
481d34a7347SAdrian Chadd  */
482d34a7347SAdrian Chadd static void
483d34a7347SAdrian Chadd ath_tx_set_ratectrl(struct ath_softc *sc, struct ieee80211_node *ni,
484d34a7347SAdrian Chadd     struct ath_buf *bf)
485d34a7347SAdrian Chadd {
486d34a7347SAdrian Chadd 	struct ath_rc_series *rc = bf->bf_state.bfs_rc;
487d34a7347SAdrian Chadd 
488d34a7347SAdrian Chadd 	/* If mrr is disabled, blank tries 1, 2, 3 */
489d34a7347SAdrian Chadd 	if (! bf->bf_state.bfs_ismrr)
490d34a7347SAdrian Chadd 		rc[1].tries = rc[2].tries = rc[3].tries = 0;
491d34a7347SAdrian Chadd 
492d34a7347SAdrian Chadd 	/*
493d34a7347SAdrian Chadd 	 * Always call - that way a retried descriptor will
494d34a7347SAdrian Chadd 	 * have the MRR fields overwritten.
495d34a7347SAdrian Chadd 	 *
496d34a7347SAdrian Chadd 	 * XXX TODO: see if this is really needed - setting up
497d34a7347SAdrian Chadd 	 * the first descriptor should set the MRR fields to 0
498d34a7347SAdrian Chadd 	 * for us anyway.
499d34a7347SAdrian Chadd 	 */
500d34a7347SAdrian Chadd 	if (ath_tx_is_11n(sc)) {
501d34a7347SAdrian Chadd 		ath_buf_set_rate(sc, ni, bf);
502d34a7347SAdrian Chadd 	} else {
503d34a7347SAdrian Chadd 		ath_hal_setupxtxdesc(sc->sc_ah, bf->bf_desc
504d34a7347SAdrian Chadd 			, rc[1].ratecode, rc[1].tries
505d34a7347SAdrian Chadd 			, rc[2].ratecode, rc[2].tries
506d34a7347SAdrian Chadd 			, rc[3].ratecode, rc[3].tries
507d34a7347SAdrian Chadd 		);
508d34a7347SAdrian Chadd 	}
509d34a7347SAdrian Chadd }
510d34a7347SAdrian Chadd 
511d34a7347SAdrian Chadd /*
512eb6f0de0SAdrian Chadd  * Setup segments+descriptors for an 11n aggregate.
513eb6f0de0SAdrian Chadd  * bf_first is the first buffer in the aggregate.
514eb6f0de0SAdrian Chadd  * The descriptor list must already been linked together using
515eb6f0de0SAdrian Chadd  * bf->bf_next.
516eb6f0de0SAdrian Chadd  */
517eb6f0de0SAdrian Chadd static void
518eb6f0de0SAdrian Chadd ath_tx_setds_11n(struct ath_softc *sc, struct ath_buf *bf_first)
519eb6f0de0SAdrian Chadd {
520eb6f0de0SAdrian Chadd 	struct ath_buf *bf, *bf_prev = NULL;
521*6e84772fSAdrian Chadd 	struct ath_desc *ds0 = bf_first->bf_desc;
522eb6f0de0SAdrian Chadd 
523eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, "%s: nframes=%d, al=%d\n",
524eb6f0de0SAdrian Chadd 	    __func__, bf_first->bf_state.bfs_nframes,
525eb6f0de0SAdrian Chadd 	    bf_first->bf_state.bfs_al);
526eb6f0de0SAdrian Chadd 
527eb6f0de0SAdrian Chadd 	/*
528*6e84772fSAdrian Chadd 	 * Setup all descriptors of all subframes - this will
529*6e84772fSAdrian Chadd 	 * call ath_hal_set11naggrmiddle() on every frame.
530eb6f0de0SAdrian Chadd 	 */
531eb6f0de0SAdrian Chadd 	bf = bf_first;
532eb6f0de0SAdrian Chadd 	while (bf != NULL) {
533eb6f0de0SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR,
534eb6f0de0SAdrian Chadd 		    "%s: bf=%p, nseg=%d, pktlen=%d, seqno=%d\n",
535eb6f0de0SAdrian Chadd 		    __func__, bf, bf->bf_nseg, bf->bf_state.bfs_pktlen,
536eb6f0de0SAdrian Chadd 		    SEQNO(bf->bf_state.bfs_seqno));
537eb6f0de0SAdrian Chadd 
538*6e84772fSAdrian Chadd 		/*
539*6e84772fSAdrian Chadd 		 * Setup the initial fields for the first descriptor - all
540*6e84772fSAdrian Chadd 		 * the non-11n specific stuff.
541*6e84772fSAdrian Chadd 		 */
542*6e84772fSAdrian Chadd 		ath_hal_setuptxdesc(sc->sc_ah, bf->bf_desc
543*6e84772fSAdrian Chadd 			, bf->bf_state.bfs_pktlen	/* packet length */
544*6e84772fSAdrian Chadd 			, bf->bf_state.bfs_hdrlen	/* header length */
545*6e84772fSAdrian Chadd 			, bf->bf_state.bfs_atype	/* Atheros packet type */
546*6e84772fSAdrian Chadd 			, bf->bf_state.bfs_txpower	/* txpower */
547*6e84772fSAdrian Chadd 			, bf->bf_state.bfs_txrate0
548*6e84772fSAdrian Chadd 			, bf->bf_state.bfs_try0		/* series 0 rate/tries */
549*6e84772fSAdrian Chadd 			, bf->bf_state.bfs_keyix	/* key cache index */
550*6e84772fSAdrian Chadd 			, bf->bf_state.bfs_txantenna	/* antenna mode */
551*6e84772fSAdrian Chadd 			, bf->bf_state.bfs_txflags | HAL_TXDESC_INTREQ	/* flags */
552*6e84772fSAdrian Chadd 			, bf->bf_state.bfs_ctsrate	/* rts/cts rate */
553*6e84772fSAdrian Chadd 			, bf->bf_state.bfs_ctsduration	/* rts/cts duration */
554*6e84772fSAdrian Chadd 		);
555*6e84772fSAdrian Chadd 
556*6e84772fSAdrian Chadd 		/*
557*6e84772fSAdrian Chadd 		 * First descriptor? Setup the rate control and initial
558*6e84772fSAdrian Chadd 		 * aggregate header information.
559*6e84772fSAdrian Chadd 		 */
560*6e84772fSAdrian Chadd 		if (bf == bf_first) {
561*6e84772fSAdrian Chadd 			/*
562*6e84772fSAdrian Chadd 			 * setup first desc with rate and aggr info
563*6e84772fSAdrian Chadd 			 */
564*6e84772fSAdrian Chadd 			ath_tx_set_ratectrl(sc, bf->bf_node, bf);
565*6e84772fSAdrian Chadd 		}
566*6e84772fSAdrian Chadd 
567*6e84772fSAdrian Chadd 		/*
568*6e84772fSAdrian Chadd 		 * Setup the descriptors for a multi-descriptor frame.
569*6e84772fSAdrian Chadd 		 * This is both aggregate and non-aggregate aware.
570*6e84772fSAdrian Chadd 		 */
571*6e84772fSAdrian Chadd 		ath_tx_chaindesclist(sc, ds0, bf,
572*6e84772fSAdrian Chadd 		    1, /* is_aggr */
573*6e84772fSAdrian Chadd 		    !! (bf == bf_first), /* is_first_subframe */
574*6e84772fSAdrian Chadd 		    !! (bf->bf_next == NULL) /* is_last_subframe */
575*6e84772fSAdrian Chadd 		    );
576*6e84772fSAdrian Chadd 
577*6e84772fSAdrian Chadd 		if (bf == bf_first) {
578*6e84772fSAdrian Chadd 			/*
579*6e84772fSAdrian Chadd 			 * Initialise the first 11n aggregate with the
580*6e84772fSAdrian Chadd 			 * aggregate length and aggregate enable bits.
581*6e84772fSAdrian Chadd 			 */
582*6e84772fSAdrian Chadd 			ath_hal_set11n_aggr_first(sc->sc_ah,
583*6e84772fSAdrian Chadd 			    ds0,
584*6e84772fSAdrian Chadd 			    bf->bf_state.bfs_al,
585*6e84772fSAdrian Chadd 			    bf->bf_state.bfs_ndelim);
586*6e84772fSAdrian Chadd 		}
587eb6f0de0SAdrian Chadd 
588eb6f0de0SAdrian Chadd 		/*
589eb6f0de0SAdrian Chadd 		 * Link the last descriptor of the previous frame
590eb6f0de0SAdrian Chadd 		 * to the beginning descriptor of this frame.
591eb6f0de0SAdrian Chadd 		 */
592eb6f0de0SAdrian Chadd 		if (bf_prev != NULL)
593bb069955SAdrian Chadd 			ath_hal_settxdesclink(sc->sc_ah, bf_prev->bf_lastds,
594bb069955SAdrian Chadd 			    bf->bf_daddr);
595eb6f0de0SAdrian Chadd 
596eb6f0de0SAdrian Chadd 		/* Save a copy so we can link the next descriptor in */
597eb6f0de0SAdrian Chadd 		bf_prev = bf;
598eb6f0de0SAdrian Chadd 		bf = bf->bf_next;
599eb6f0de0SAdrian Chadd 	}
600eb6f0de0SAdrian Chadd 
601eb6f0de0SAdrian Chadd 	/*
602eb6f0de0SAdrian Chadd 	 * Set the first descriptor bf_lastds field to point to
603eb6f0de0SAdrian Chadd 	 * the last descriptor in the last subframe, that's where
604eb6f0de0SAdrian Chadd 	 * the status update will occur.
605eb6f0de0SAdrian Chadd 	 */
606eb6f0de0SAdrian Chadd 	bf_first->bf_lastds = bf_prev->bf_lastds;
607eb6f0de0SAdrian Chadd 
608eb6f0de0SAdrian Chadd 	/*
609eb6f0de0SAdrian Chadd 	 * And bf_last in the first descriptor points to the end of
610eb6f0de0SAdrian Chadd 	 * the aggregate list.
611eb6f0de0SAdrian Chadd 	 */
612eb6f0de0SAdrian Chadd 	bf_first->bf_last = bf_prev;
613eb6f0de0SAdrian Chadd 
614eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, "%s: end\n", __func__);
615eb6f0de0SAdrian Chadd }
616eb6f0de0SAdrian Chadd 
61746634305SAdrian Chadd /*
61846634305SAdrian Chadd  * Hand-off a frame to the multicast TX queue.
61946634305SAdrian Chadd  *
62046634305SAdrian Chadd  * This is a software TXQ which will be appended to the CAB queue
62146634305SAdrian Chadd  * during the beacon setup code.
62246634305SAdrian Chadd  *
62346634305SAdrian Chadd  * XXX TODO: since the AR9300 EDMA TX queue support wants the QCU ID
62446634305SAdrian Chadd  * as part of the TX descriptor, bf_state.bfs_txq must be updated
62546634305SAdrian Chadd  * with the actual hardware txq, or all of this will fall apart.
62646634305SAdrian Chadd  *
62746634305SAdrian Chadd  * XXX It may not be a bad idea to just stuff the QCU ID into bf_state
62846634305SAdrian Chadd  * and retire bfs_txq; then make sure the CABQ QCU ID is populated
62946634305SAdrian Chadd  * correctly.
63046634305SAdrian Chadd  */
631eb6f0de0SAdrian Chadd static void
632eb6f0de0SAdrian Chadd ath_tx_handoff_mcast(struct ath_softc *sc, struct ath_txq *txq,
633eb6f0de0SAdrian Chadd     struct ath_buf *bf)
634eb6f0de0SAdrian Chadd {
635eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
636eb6f0de0SAdrian Chadd 	KASSERT((bf->bf_flags & ATH_BUF_BUSY) == 0,
637eb6f0de0SAdrian Chadd 	     ("%s: busy status 0x%x", __func__, bf->bf_flags));
638eb6f0de0SAdrian Chadd 	if (txq->axq_link != NULL) {
639eb6f0de0SAdrian Chadd 		struct ath_buf *last = ATH_TXQ_LAST(txq, axq_q_s);
640eb6f0de0SAdrian Chadd 		struct ieee80211_frame *wh;
641eb6f0de0SAdrian Chadd 
642eb6f0de0SAdrian Chadd 		/* mark previous frame */
643eb6f0de0SAdrian Chadd 		wh = mtod(last->bf_m, struct ieee80211_frame *);
644eb6f0de0SAdrian Chadd 		wh->i_fc[1] |= IEEE80211_FC1_MORE_DATA;
645eb6f0de0SAdrian Chadd 		bus_dmamap_sync(sc->sc_dmat, last->bf_dmamap,
646eb6f0de0SAdrian Chadd 		    BUS_DMASYNC_PREWRITE);
647eb6f0de0SAdrian Chadd 
648eb6f0de0SAdrian Chadd 		/* link descriptor */
649eb6f0de0SAdrian Chadd 		*txq->axq_link = bf->bf_daddr;
650eb6f0de0SAdrian Chadd 	}
651eb6f0de0SAdrian Chadd 	ATH_TXQ_INSERT_TAIL(txq, bf, bf_list);
652bb069955SAdrian Chadd 	ath_hal_gettxdesclinkptr(sc->sc_ah, bf->bf_lastds, &txq->axq_link);
653eb6f0de0SAdrian Chadd }
654eb6f0de0SAdrian Chadd 
655eb6f0de0SAdrian Chadd /*
656eb6f0de0SAdrian Chadd  * Hand-off packet to a hardware queue.
657eb6f0de0SAdrian Chadd  */
658eb6f0de0SAdrian Chadd static void
659d4365d16SAdrian Chadd ath_tx_handoff_hw(struct ath_softc *sc, struct ath_txq *txq,
660d4365d16SAdrian Chadd     struct ath_buf *bf)
661eb6f0de0SAdrian Chadd {
662eb6f0de0SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
66381a82688SAdrian Chadd 
664b8e788a5SAdrian Chadd 	/*
665b8e788a5SAdrian Chadd 	 * Insert the frame on the outbound list and pass it on
666b8e788a5SAdrian Chadd 	 * to the hardware.  Multicast frames buffered for power
667b8e788a5SAdrian Chadd 	 * save stations and transmit from the CAB queue are stored
668b8e788a5SAdrian Chadd 	 * on a s/w only queue and loaded on to the CAB queue in
669b8e788a5SAdrian Chadd 	 * the SWBA handler since frames only go out on DTIM and
670b8e788a5SAdrian Chadd 	 * to avoid possible races.
671b8e788a5SAdrian Chadd 	 */
672eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
673b8e788a5SAdrian Chadd 	KASSERT((bf->bf_flags & ATH_BUF_BUSY) == 0,
674eb6f0de0SAdrian Chadd 	     ("%s: busy status 0x%x", __func__, bf->bf_flags));
675eb6f0de0SAdrian Chadd 	KASSERT(txq->axq_qnum != ATH_TXQ_SWQ,
676eb6f0de0SAdrian Chadd 	     ("ath_tx_handoff_hw called for mcast queue"));
677eb6f0de0SAdrian Chadd 
678ef27340cSAdrian Chadd #if 0
679ef27340cSAdrian Chadd 	/*
680ef27340cSAdrian Chadd 	 * This causes a LOR. Find out where the PCU lock is being
681ef27340cSAdrian Chadd 	 * held whilst the TXQ lock is grabbed - that shouldn't
682ef27340cSAdrian Chadd 	 * be occuring.
683ef27340cSAdrian Chadd 	 */
684ef27340cSAdrian Chadd 	ATH_PCU_LOCK(sc);
685ef27340cSAdrian Chadd 	if (sc->sc_inreset_cnt) {
686ef27340cSAdrian Chadd 		ATH_PCU_UNLOCK(sc);
687ef27340cSAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_RESET,
688ef27340cSAdrian Chadd 		    "%s: called with sc_in_reset != 0\n",
689ef27340cSAdrian Chadd 		    __func__);
690ef27340cSAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_XMIT,
691ef27340cSAdrian Chadd 		    "%s: queued: TXDP[%u] = %p (%p) depth %d\n",
692ef27340cSAdrian Chadd 		    __func__, txq->axq_qnum,
693ef27340cSAdrian Chadd 		    (caddr_t)bf->bf_daddr, bf->bf_desc,
694ef27340cSAdrian Chadd 		    txq->axq_depth);
695ef27340cSAdrian Chadd 		ATH_TXQ_INSERT_TAIL(txq, bf, bf_list);
696ef27340cSAdrian Chadd 		if (bf->bf_state.bfs_aggr)
697ef27340cSAdrian Chadd 			txq->axq_aggr_depth++;
698ef27340cSAdrian Chadd 		/*
699ef27340cSAdrian Chadd 		 * There's no need to update axq_link; the hardware
700ef27340cSAdrian Chadd 		 * is in reset and once the reset is complete, any
701ef27340cSAdrian Chadd 		 * non-empty queues will simply have DMA restarted.
702ef27340cSAdrian Chadd 		 */
703ef27340cSAdrian Chadd 		return;
704ef27340cSAdrian Chadd 		}
705ef27340cSAdrian Chadd 	ATH_PCU_UNLOCK(sc);
706ef27340cSAdrian Chadd #endif
707ef27340cSAdrian Chadd 
708eb6f0de0SAdrian Chadd 	/* For now, so not to generate whitespace diffs */
709eb6f0de0SAdrian Chadd 	if (1) {
710b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA
711b8e788a5SAdrian Chadd 		int qbusy;
712b8e788a5SAdrian Chadd 
713b8e788a5SAdrian Chadd 		ATH_TXQ_INSERT_TAIL(txq, bf, bf_list);
714b8e788a5SAdrian Chadd 		qbusy = ath_hal_txqenabled(ah, txq->axq_qnum);
71503682514SAdrian Chadd 
71603682514SAdrian Chadd 		ATH_KTR(sc, ATH_KTR_TX, 4,
71703682514SAdrian Chadd 		    "ath_tx_handoff: txq=%u, add bf=%p, qbusy=%d, depth=%d",
71803682514SAdrian Chadd 		    txq->axq_qnum, bf, qbusy, txq->axq_depth);
719b8e788a5SAdrian Chadd 		if (txq->axq_link == NULL) {
720b8e788a5SAdrian Chadd 			/*
721b8e788a5SAdrian Chadd 			 * Be careful writing the address to TXDP.  If
722b8e788a5SAdrian Chadd 			 * the tx q is enabled then this write will be
723b8e788a5SAdrian Chadd 			 * ignored.  Normally this is not an issue but
724b8e788a5SAdrian Chadd 			 * when tdma is in use and the q is beacon gated
725b8e788a5SAdrian Chadd 			 * this race can occur.  If the q is busy then
726b8e788a5SAdrian Chadd 			 * defer the work to later--either when another
727b8e788a5SAdrian Chadd 			 * packet comes along or when we prepare a beacon
728b8e788a5SAdrian Chadd 			 * frame at SWBA.
729b8e788a5SAdrian Chadd 			 */
730b8e788a5SAdrian Chadd 			if (!qbusy) {
731d4365d16SAdrian Chadd 				ath_hal_puttxbuf(ah, txq->axq_qnum,
732d4365d16SAdrian Chadd 				    bf->bf_daddr);
733b8e788a5SAdrian Chadd 				txq->axq_flags &= ~ATH_TXQ_PUTPENDING;
734b8e788a5SAdrian Chadd 				DPRINTF(sc, ATH_DEBUG_XMIT,
73503682514SAdrian Chadd 				    "%s: TXDP[%u] = %p (%p) lastds=%p depth %d\n",
736b8e788a5SAdrian Chadd 				    __func__, txq->axq_qnum,
737b8e788a5SAdrian Chadd 				    (caddr_t)bf->bf_daddr, bf->bf_desc,
73803682514SAdrian Chadd 				    bf->bf_lastds,
73903682514SAdrian Chadd 				    txq->axq_depth);
74003682514SAdrian Chadd 				ATH_KTR(sc, ATH_KTR_TX, 5,
74103682514SAdrian Chadd 				    "ath_tx_handoff: TXDP[%u] = %p (%p) "
74203682514SAdrian Chadd 				    "lastds=%p depth %d",
74303682514SAdrian Chadd 				    txq->axq_qnum,
74403682514SAdrian Chadd 				    (caddr_t)bf->bf_daddr, bf->bf_desc,
74503682514SAdrian Chadd 				    bf->bf_lastds,
746b8e788a5SAdrian Chadd 				    txq->axq_depth);
747b8e788a5SAdrian Chadd 			} else {
748b8e788a5SAdrian Chadd 				txq->axq_flags |= ATH_TXQ_PUTPENDING;
749b8e788a5SAdrian Chadd 				DPRINTF(sc, ATH_DEBUG_TDMA | ATH_DEBUG_XMIT,
750b8e788a5SAdrian Chadd 				    "%s: Q%u busy, defer enable\n", __func__,
751b8e788a5SAdrian Chadd 				    txq->axq_qnum);
75203682514SAdrian Chadd 				ATH_KTR(sc, ATH_KTR_TX, 0, "defer enable");
753b8e788a5SAdrian Chadd 			}
754b8e788a5SAdrian Chadd 		} else {
755b8e788a5SAdrian Chadd 			*txq->axq_link = bf->bf_daddr;
756b8e788a5SAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_XMIT,
757b8e788a5SAdrian Chadd 			    "%s: link[%u](%p)=%p (%p) depth %d\n", __func__,
758b8e788a5SAdrian Chadd 			    txq->axq_qnum, txq->axq_link,
759d4365d16SAdrian Chadd 			    (caddr_t)bf->bf_daddr, bf->bf_desc,
760d4365d16SAdrian Chadd 			    txq->axq_depth);
76103682514SAdrian Chadd 			ATH_KTR(sc, ATH_KTR_TX, 5,
76203682514SAdrian Chadd 			    "ath_tx_handoff: link[%u](%p)=%p (%p) lastds=%p",
76303682514SAdrian Chadd 			    txq->axq_qnum, txq->axq_link,
76403682514SAdrian Chadd 			    (caddr_t)bf->bf_daddr, bf->bf_desc,
76503682514SAdrian Chadd 			    bf->bf_lastds);
76603682514SAdrian Chadd 
767b8e788a5SAdrian Chadd 			if ((txq->axq_flags & ATH_TXQ_PUTPENDING) && !qbusy) {
768b8e788a5SAdrian Chadd 				/*
769b8e788a5SAdrian Chadd 				 * The q was busy when we previously tried
770b8e788a5SAdrian Chadd 				 * to write the address of the first buffer
771b8e788a5SAdrian Chadd 				 * in the chain.  Since it's not busy now
772b8e788a5SAdrian Chadd 				 * handle this chore.  We are certain the
773b8e788a5SAdrian Chadd 				 * buffer at the front is the right one since
774b8e788a5SAdrian Chadd 				 * axq_link is NULL only when the buffer list
775b8e788a5SAdrian Chadd 				 * is/was empty.
776b8e788a5SAdrian Chadd 				 */
777b8e788a5SAdrian Chadd 				ath_hal_puttxbuf(ah, txq->axq_qnum,
7786b349e5aSAdrian Chadd 					TAILQ_FIRST(&txq->axq_q)->bf_daddr);
779b8e788a5SAdrian Chadd 				txq->axq_flags &= ~ATH_TXQ_PUTPENDING;
780b8e788a5SAdrian Chadd 				DPRINTF(sc, ATH_DEBUG_TDMA | ATH_DEBUG_XMIT,
781b8e788a5SAdrian Chadd 				    "%s: Q%u restarted\n", __func__,
782b8e788a5SAdrian Chadd 				    txq->axq_qnum);
78303682514SAdrian Chadd 				ATH_KTR(sc, ATH_KTR_TX, 4,
78403682514SAdrian Chadd 				  "ath_tx_handoff: txq[%d] restarted, bf=%p "
78503682514SAdrian Chadd 				  "daddr=%p ds=%p",
78603682514SAdrian Chadd 				    txq->axq_qnum,
78703682514SAdrian Chadd 				    bf,
78803682514SAdrian Chadd 				    (caddr_t)bf->bf_daddr,
78903682514SAdrian Chadd 				    bf->bf_desc);
790b8e788a5SAdrian Chadd 			}
791b8e788a5SAdrian Chadd 		}
792b8e788a5SAdrian Chadd #else
793b8e788a5SAdrian Chadd 		ATH_TXQ_INSERT_TAIL(txq, bf, bf_list);
794b1dddc28SAdrian Chadd 		ATH_KTR(sc, ATH_KTR_TX, 3,
795b1dddc28SAdrian Chadd 		    "ath_tx_handoff: non-tdma: txq=%u, add bf=%p "
79603682514SAdrian Chadd 		    "depth=%d",
79703682514SAdrian Chadd 		    txq->axq_qnum,
79803682514SAdrian Chadd 		    bf,
79903682514SAdrian Chadd 		    txq->axq_depth);
800b8e788a5SAdrian Chadd 		if (txq->axq_link == NULL) {
801b8e788a5SAdrian Chadd 			ath_hal_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
802b8e788a5SAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_XMIT,
803b8e788a5SAdrian Chadd 			    "%s: TXDP[%u] = %p (%p) depth %d\n",
804b8e788a5SAdrian Chadd 			    __func__, txq->axq_qnum,
805b8e788a5SAdrian Chadd 			    (caddr_t)bf->bf_daddr, bf->bf_desc,
806b8e788a5SAdrian Chadd 			    txq->axq_depth);
80703682514SAdrian Chadd 			ATH_KTR(sc, ATH_KTR_TX, 5,
80803682514SAdrian Chadd 			    "ath_tx_handoff: non-tdma: TXDP[%u] = %p (%p) "
80903682514SAdrian Chadd 			    "lastds=%p depth %d",
81003682514SAdrian Chadd 			    txq->axq_qnum,
81103682514SAdrian Chadd 			    (caddr_t)bf->bf_daddr, bf->bf_desc,
81203682514SAdrian Chadd 			    bf->bf_lastds,
81303682514SAdrian Chadd 			    txq->axq_depth);
81403682514SAdrian Chadd 
815b8e788a5SAdrian Chadd 		} else {
816b8e788a5SAdrian Chadd 			*txq->axq_link = bf->bf_daddr;
817b8e788a5SAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_XMIT,
818b8e788a5SAdrian Chadd 			    "%s: link[%u](%p)=%p (%p) depth %d\n", __func__,
819b8e788a5SAdrian Chadd 			    txq->axq_qnum, txq->axq_link,
820d4365d16SAdrian Chadd 			    (caddr_t)bf->bf_daddr, bf->bf_desc,
821d4365d16SAdrian Chadd 			    txq->axq_depth);
82203682514SAdrian Chadd 			ATH_KTR(sc, ATH_KTR_TX, 5,
82303682514SAdrian Chadd 			    "ath_tx_handoff: non-tdma: link[%u](%p)=%p (%p) "
82403682514SAdrian Chadd 			    "lastds=%d",
82503682514SAdrian Chadd 			    txq->axq_qnum, txq->axq_link,
82603682514SAdrian Chadd 			    (caddr_t)bf->bf_daddr, bf->bf_desc,
82703682514SAdrian Chadd 			    bf->bf_lastds);
82803682514SAdrian Chadd 
829b8e788a5SAdrian Chadd 		}
830b8e788a5SAdrian Chadd #endif /* IEEE80211_SUPPORT_TDMA */
8316edf1dc7SAdrian Chadd 		if (bf->bf_state.bfs_aggr)
8326edf1dc7SAdrian Chadd 			txq->axq_aggr_depth++;
833bb069955SAdrian Chadd 		ath_hal_gettxdesclinkptr(ah, bf->bf_lastds, &txq->axq_link);
834b8e788a5SAdrian Chadd 		ath_hal_txstart(ah, txq->axq_qnum);
83503682514SAdrian Chadd 		ATH_KTR(sc, ATH_KTR_TX, 1,
83603682514SAdrian Chadd 		    "ath_tx_handoff: txq=%u, txstart", txq->axq_qnum);
837b8e788a5SAdrian Chadd 	}
838b8e788a5SAdrian Chadd }
839eb6f0de0SAdrian Chadd 
840eb6f0de0SAdrian Chadd /*
841eb6f0de0SAdrian Chadd  * Restart TX DMA for the given TXQ.
842eb6f0de0SAdrian Chadd  *
843eb6f0de0SAdrian Chadd  * This must be called whether the queue is empty or not.
844eb6f0de0SAdrian Chadd  */
845746bab5bSAdrian Chadd static void
846746bab5bSAdrian Chadd ath_legacy_tx_dma_restart(struct ath_softc *sc, struct ath_txq *txq)
847eb6f0de0SAdrian Chadd {
848eb6f0de0SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
849b1f3262cSAdrian Chadd 	struct ath_buf *bf, *bf_last;
850eb6f0de0SAdrian Chadd 
851eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
852eb6f0de0SAdrian Chadd 
853eb6f0de0SAdrian Chadd 	/* This is always going to be cleared, empty or not */
854eb6f0de0SAdrian Chadd 	txq->axq_flags &= ~ATH_TXQ_PUTPENDING;
855eb6f0de0SAdrian Chadd 
856b1f3262cSAdrian Chadd 	/* XXX make this ATH_TXQ_FIRST */
857eb6f0de0SAdrian Chadd 	bf = TAILQ_FIRST(&txq->axq_q);
858b1f3262cSAdrian Chadd 	bf_last = ATH_TXQ_LAST(txq, axq_q_s);
859b1f3262cSAdrian Chadd 
860eb6f0de0SAdrian Chadd 	if (bf == NULL)
861eb6f0de0SAdrian Chadd 		return;
862eb6f0de0SAdrian Chadd 
863eb6f0de0SAdrian Chadd 	ath_hal_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
864d2da5544SAdrian Chadd 	ath_hal_gettxdesclinkptr(ah, bf_last->bf_lastds, &txq->axq_link);
865eb6f0de0SAdrian Chadd 	ath_hal_txstart(ah, txq->axq_qnum);
866eb6f0de0SAdrian Chadd }
867eb6f0de0SAdrian Chadd 
868eb6f0de0SAdrian Chadd /*
869eb6f0de0SAdrian Chadd  * Hand off a packet to the hardware (or mcast queue.)
870eb6f0de0SAdrian Chadd  *
871eb6f0de0SAdrian Chadd  * The relevant hardware txq should be locked.
872eb6f0de0SAdrian Chadd  */
873eb6f0de0SAdrian Chadd static void
874746bab5bSAdrian Chadd ath_legacy_xmit_handoff(struct ath_softc *sc, struct ath_txq *txq,
875746bab5bSAdrian Chadd     struct ath_buf *bf)
876eb6f0de0SAdrian Chadd {
877eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
878eb6f0de0SAdrian Chadd 
879eb6f0de0SAdrian Chadd 	if (txq->axq_qnum == ATH_TXQ_SWQ)
880eb6f0de0SAdrian Chadd 		ath_tx_handoff_mcast(sc, txq, bf);
881eb6f0de0SAdrian Chadd 	else
882eb6f0de0SAdrian Chadd 		ath_tx_handoff_hw(sc, txq, bf);
883b8e788a5SAdrian Chadd }
884b8e788a5SAdrian Chadd 
88581a82688SAdrian Chadd static int
88681a82688SAdrian Chadd ath_tx_tag_crypto(struct ath_softc *sc, struct ieee80211_node *ni,
887d4365d16SAdrian Chadd     struct mbuf *m0, int iswep, int isfrag, int *hdrlen, int *pktlen,
888d4365d16SAdrian Chadd     int *keyix)
88981a82688SAdrian Chadd {
89012be5b9cSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_XMIT,
89112be5b9cSAdrian Chadd 	    "%s: hdrlen=%d, pktlen=%d, isfrag=%d, iswep=%d, m0=%p\n",
89212be5b9cSAdrian Chadd 	    __func__,
89312be5b9cSAdrian Chadd 	    *hdrlen,
89412be5b9cSAdrian Chadd 	    *pktlen,
89512be5b9cSAdrian Chadd 	    isfrag,
89612be5b9cSAdrian Chadd 	    iswep,
89712be5b9cSAdrian Chadd 	    m0);
89812be5b9cSAdrian Chadd 
89981a82688SAdrian Chadd 	if (iswep) {
90081a82688SAdrian Chadd 		const struct ieee80211_cipher *cip;
90181a82688SAdrian Chadd 		struct ieee80211_key *k;
90281a82688SAdrian Chadd 
90381a82688SAdrian Chadd 		/*
90481a82688SAdrian Chadd 		 * Construct the 802.11 header+trailer for an encrypted
90581a82688SAdrian Chadd 		 * frame. The only reason this can fail is because of an
90681a82688SAdrian Chadd 		 * unknown or unsupported cipher/key type.
90781a82688SAdrian Chadd 		 */
90881a82688SAdrian Chadd 		k = ieee80211_crypto_encap(ni, m0);
90981a82688SAdrian Chadd 		if (k == NULL) {
91081a82688SAdrian Chadd 			/*
91181a82688SAdrian Chadd 			 * This can happen when the key is yanked after the
91281a82688SAdrian Chadd 			 * frame was queued.  Just discard the frame; the
91381a82688SAdrian Chadd 			 * 802.11 layer counts failures and provides
91481a82688SAdrian Chadd 			 * debugging/diagnostics.
91581a82688SAdrian Chadd 			 */
916d4365d16SAdrian Chadd 			return (0);
91781a82688SAdrian Chadd 		}
91881a82688SAdrian Chadd 		/*
91981a82688SAdrian Chadd 		 * Adjust the packet + header lengths for the crypto
92081a82688SAdrian Chadd 		 * additions and calculate the h/w key index.  When
92181a82688SAdrian Chadd 		 * a s/w mic is done the frame will have had any mic
92281a82688SAdrian Chadd 		 * added to it prior to entry so m0->m_pkthdr.len will
92381a82688SAdrian Chadd 		 * account for it. Otherwise we need to add it to the
92481a82688SAdrian Chadd 		 * packet length.
92581a82688SAdrian Chadd 		 */
92681a82688SAdrian Chadd 		cip = k->wk_cipher;
92781a82688SAdrian Chadd 		(*hdrlen) += cip->ic_header;
92881a82688SAdrian Chadd 		(*pktlen) += cip->ic_header + cip->ic_trailer;
92981a82688SAdrian Chadd 		/* NB: frags always have any TKIP MIC done in s/w */
93081a82688SAdrian Chadd 		if ((k->wk_flags & IEEE80211_KEY_SWMIC) == 0 && !isfrag)
93181a82688SAdrian Chadd 			(*pktlen) += cip->ic_miclen;
93281a82688SAdrian Chadd 		(*keyix) = k->wk_keyix;
93381a82688SAdrian Chadd 	} else if (ni->ni_ucastkey.wk_cipher == &ieee80211_cipher_none) {
93481a82688SAdrian Chadd 		/*
93581a82688SAdrian Chadd 		 * Use station key cache slot, if assigned.
93681a82688SAdrian Chadd 		 */
93781a82688SAdrian Chadd 		(*keyix) = ni->ni_ucastkey.wk_keyix;
93881a82688SAdrian Chadd 		if ((*keyix) == IEEE80211_KEYIX_NONE)
93981a82688SAdrian Chadd 			(*keyix) = HAL_TXKEYIX_INVALID;
94081a82688SAdrian Chadd 	} else
94181a82688SAdrian Chadd 		(*keyix) = HAL_TXKEYIX_INVALID;
94281a82688SAdrian Chadd 
943d4365d16SAdrian Chadd 	return (1);
94481a82688SAdrian Chadd }
94581a82688SAdrian Chadd 
946e2e4a2c2SAdrian Chadd /*
947e2e4a2c2SAdrian Chadd  * Calculate whether interoperability protection is required for
948e2e4a2c2SAdrian Chadd  * this frame.
949e2e4a2c2SAdrian Chadd  *
950e2e4a2c2SAdrian Chadd  * This requires the rate control information be filled in,
951e2e4a2c2SAdrian Chadd  * as the protection requirement depends upon the current
952e2e4a2c2SAdrian Chadd  * operating mode / PHY.
953e2e4a2c2SAdrian Chadd  */
954e2e4a2c2SAdrian Chadd static void
955e2e4a2c2SAdrian Chadd ath_tx_calc_protection(struct ath_softc *sc, struct ath_buf *bf)
956e2e4a2c2SAdrian Chadd {
957e2e4a2c2SAdrian Chadd 	struct ieee80211_frame *wh;
958e2e4a2c2SAdrian Chadd 	uint8_t rix;
959e2e4a2c2SAdrian Chadd 	uint16_t flags;
960e2e4a2c2SAdrian Chadd 	int shortPreamble;
961e2e4a2c2SAdrian Chadd 	const HAL_RATE_TABLE *rt = sc->sc_currates;
962e2e4a2c2SAdrian Chadd 	struct ifnet *ifp = sc->sc_ifp;
963e2e4a2c2SAdrian Chadd 	struct ieee80211com *ic = ifp->if_l2com;
964e2e4a2c2SAdrian Chadd 
965e2e4a2c2SAdrian Chadd 	flags = bf->bf_state.bfs_txflags;
966e2e4a2c2SAdrian Chadd 	rix = bf->bf_state.bfs_rc[0].rix;
967e2e4a2c2SAdrian Chadd 	shortPreamble = bf->bf_state.bfs_shpream;
968e2e4a2c2SAdrian Chadd 	wh = mtod(bf->bf_m, struct ieee80211_frame *);
969e2e4a2c2SAdrian Chadd 
970e2e4a2c2SAdrian Chadd 	/*
971e2e4a2c2SAdrian Chadd 	 * If 802.11g protection is enabled, determine whether
972e2e4a2c2SAdrian Chadd 	 * to use RTS/CTS or just CTS.  Note that this is only
973e2e4a2c2SAdrian Chadd 	 * done for OFDM unicast frames.
974e2e4a2c2SAdrian Chadd 	 */
975e2e4a2c2SAdrian Chadd 	if ((ic->ic_flags & IEEE80211_F_USEPROT) &&
976e2e4a2c2SAdrian Chadd 	    rt->info[rix].phy == IEEE80211_T_OFDM &&
977e2e4a2c2SAdrian Chadd 	    (flags & HAL_TXDESC_NOACK) == 0) {
978e2e4a2c2SAdrian Chadd 		bf->bf_state.bfs_doprot = 1;
979e2e4a2c2SAdrian Chadd 		/* XXX fragments must use CCK rates w/ protection */
980e2e4a2c2SAdrian Chadd 		if (ic->ic_protmode == IEEE80211_PROT_RTSCTS) {
981e2e4a2c2SAdrian Chadd 			flags |= HAL_TXDESC_RTSENA;
982e2e4a2c2SAdrian Chadd 		} else if (ic->ic_protmode == IEEE80211_PROT_CTSONLY) {
983e2e4a2c2SAdrian Chadd 			flags |= HAL_TXDESC_CTSENA;
984e2e4a2c2SAdrian Chadd 		}
985e2e4a2c2SAdrian Chadd 		/*
986e2e4a2c2SAdrian Chadd 		 * For frags it would be desirable to use the
987e2e4a2c2SAdrian Chadd 		 * highest CCK rate for RTS/CTS.  But stations
988e2e4a2c2SAdrian Chadd 		 * farther away may detect it at a lower CCK rate
989e2e4a2c2SAdrian Chadd 		 * so use the configured protection rate instead
990e2e4a2c2SAdrian Chadd 		 * (for now).
991e2e4a2c2SAdrian Chadd 		 */
992e2e4a2c2SAdrian Chadd 		sc->sc_stats.ast_tx_protect++;
993e2e4a2c2SAdrian Chadd 	}
994e2e4a2c2SAdrian Chadd 
995e2e4a2c2SAdrian Chadd 	/*
996e2e4a2c2SAdrian Chadd 	 * If 11n protection is enabled and it's a HT frame,
997e2e4a2c2SAdrian Chadd 	 * enable RTS.
998e2e4a2c2SAdrian Chadd 	 *
999e2e4a2c2SAdrian Chadd 	 * XXX ic_htprotmode or ic_curhtprotmode?
1000e2e4a2c2SAdrian Chadd 	 * XXX should it_htprotmode only matter if ic_curhtprotmode
1001e2e4a2c2SAdrian Chadd 	 * XXX indicates it's not a HT pure environment?
1002e2e4a2c2SAdrian Chadd 	 */
1003e2e4a2c2SAdrian Chadd 	if ((ic->ic_htprotmode == IEEE80211_PROT_RTSCTS) &&
1004e2e4a2c2SAdrian Chadd 	    rt->info[rix].phy == IEEE80211_T_HT &&
1005e2e4a2c2SAdrian Chadd 	    (flags & HAL_TXDESC_NOACK) == 0) {
1006e2e4a2c2SAdrian Chadd 		flags |= HAL_TXDESC_RTSENA;
1007e2e4a2c2SAdrian Chadd 		sc->sc_stats.ast_tx_htprotect++;
1008e2e4a2c2SAdrian Chadd 	}
1009e2e4a2c2SAdrian Chadd 	bf->bf_state.bfs_txflags = flags;
1010e2e4a2c2SAdrian Chadd }
1011e2e4a2c2SAdrian Chadd 
1012e2e4a2c2SAdrian Chadd /*
1013e2e4a2c2SAdrian Chadd  * Update the frame duration given the currently selected rate.
1014e2e4a2c2SAdrian Chadd  *
1015e2e4a2c2SAdrian Chadd  * This also updates the frame duration value, so it will require
1016e2e4a2c2SAdrian Chadd  * a DMA flush.
1017e2e4a2c2SAdrian Chadd  */
1018e2e4a2c2SAdrian Chadd static void
1019e2e4a2c2SAdrian Chadd ath_tx_calc_duration(struct ath_softc *sc, struct ath_buf *bf)
1020e2e4a2c2SAdrian Chadd {
1021e2e4a2c2SAdrian Chadd 	struct ieee80211_frame *wh;
1022e2e4a2c2SAdrian Chadd 	uint8_t rix;
1023e2e4a2c2SAdrian Chadd 	uint16_t flags;
1024e2e4a2c2SAdrian Chadd 	int shortPreamble;
1025e2e4a2c2SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
1026e2e4a2c2SAdrian Chadd 	const HAL_RATE_TABLE *rt = sc->sc_currates;
1027e2e4a2c2SAdrian Chadd 	int isfrag = bf->bf_m->m_flags & M_FRAG;
1028e2e4a2c2SAdrian Chadd 
1029e2e4a2c2SAdrian Chadd 	flags = bf->bf_state.bfs_txflags;
1030e2e4a2c2SAdrian Chadd 	rix = bf->bf_state.bfs_rc[0].rix;
1031e2e4a2c2SAdrian Chadd 	shortPreamble = bf->bf_state.bfs_shpream;
1032e2e4a2c2SAdrian Chadd 	wh = mtod(bf->bf_m, struct ieee80211_frame *);
1033e2e4a2c2SAdrian Chadd 
1034e2e4a2c2SAdrian Chadd 	/*
1035e2e4a2c2SAdrian Chadd 	 * Calculate duration.  This logically belongs in the 802.11
1036e2e4a2c2SAdrian Chadd 	 * layer but it lacks sufficient information to calculate it.
1037e2e4a2c2SAdrian Chadd 	 */
1038e2e4a2c2SAdrian Chadd 	if ((flags & HAL_TXDESC_NOACK) == 0 &&
1039e2e4a2c2SAdrian Chadd 	    (wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) != IEEE80211_FC0_TYPE_CTL) {
1040e2e4a2c2SAdrian Chadd 		u_int16_t dur;
1041e2e4a2c2SAdrian Chadd 		if (shortPreamble)
1042e2e4a2c2SAdrian Chadd 			dur = rt->info[rix].spAckDuration;
1043e2e4a2c2SAdrian Chadd 		else
1044e2e4a2c2SAdrian Chadd 			dur = rt->info[rix].lpAckDuration;
1045e2e4a2c2SAdrian Chadd 		if (wh->i_fc[1] & IEEE80211_FC1_MORE_FRAG) {
1046e2e4a2c2SAdrian Chadd 			dur += dur;		/* additional SIFS+ACK */
1047e2e4a2c2SAdrian Chadd 			KASSERT(bf->bf_m->m_nextpkt != NULL, ("no fragment"));
1048e2e4a2c2SAdrian Chadd 			/*
1049e2e4a2c2SAdrian Chadd 			 * Include the size of next fragment so NAV is
1050e2e4a2c2SAdrian Chadd 			 * updated properly.  The last fragment uses only
1051e2e4a2c2SAdrian Chadd 			 * the ACK duration
10529572684aSAdrian Chadd 			 *
10539572684aSAdrian Chadd 			 * XXX TODO: ensure that the rate lookup for each
10549572684aSAdrian Chadd 			 * fragment is the same as the rate used by the
10559572684aSAdrian Chadd 			 * first fragment!
1056e2e4a2c2SAdrian Chadd 			 */
1057e2e4a2c2SAdrian Chadd 			dur += ath_hal_computetxtime(ah, rt,
1058e2e4a2c2SAdrian Chadd 					bf->bf_m->m_nextpkt->m_pkthdr.len,
1059e2e4a2c2SAdrian Chadd 					rix, shortPreamble);
1060e2e4a2c2SAdrian Chadd 		}
1061e2e4a2c2SAdrian Chadd 		if (isfrag) {
1062e2e4a2c2SAdrian Chadd 			/*
1063e2e4a2c2SAdrian Chadd 			 * Force hardware to use computed duration for next
1064e2e4a2c2SAdrian Chadd 			 * fragment by disabling multi-rate retry which updates
1065e2e4a2c2SAdrian Chadd 			 * duration based on the multi-rate duration table.
1066e2e4a2c2SAdrian Chadd 			 */
1067e2e4a2c2SAdrian Chadd 			bf->bf_state.bfs_ismrr = 0;
1068e2e4a2c2SAdrian Chadd 			bf->bf_state.bfs_try0 = ATH_TXMGTTRY;
1069e2e4a2c2SAdrian Chadd 			/* XXX update bfs_rc[0].try? */
1070e2e4a2c2SAdrian Chadd 		}
1071e2e4a2c2SAdrian Chadd 
1072e2e4a2c2SAdrian Chadd 		/* Update the duration field itself */
1073e2e4a2c2SAdrian Chadd 		*(u_int16_t *)wh->i_dur = htole16(dur);
1074e2e4a2c2SAdrian Chadd 	}
1075e2e4a2c2SAdrian Chadd }
1076e2e4a2c2SAdrian Chadd 
1077e42b5dbaSAdrian Chadd static uint8_t
1078e42b5dbaSAdrian Chadd ath_tx_get_rtscts_rate(struct ath_hal *ah, const HAL_RATE_TABLE *rt,
1079eb6f0de0SAdrian Chadd     int cix, int shortPreamble)
108079f02dbfSAdrian Chadd {
1081e42b5dbaSAdrian Chadd 	uint8_t ctsrate;
1082e42b5dbaSAdrian Chadd 
108379f02dbfSAdrian Chadd 	/*
108479f02dbfSAdrian Chadd 	 * CTS transmit rate is derived from the transmit rate
108579f02dbfSAdrian Chadd 	 * by looking in the h/w rate table.  We must also factor
108679f02dbfSAdrian Chadd 	 * in whether or not a short preamble is to be used.
108779f02dbfSAdrian Chadd 	 */
108879f02dbfSAdrian Chadd 	/* NB: cix is set above where RTS/CTS is enabled */
108979f02dbfSAdrian Chadd 	KASSERT(cix != 0xff, ("cix not setup"));
1090e42b5dbaSAdrian Chadd 	ctsrate = rt->info[cix].rateCode;
1091e42b5dbaSAdrian Chadd 
1092e42b5dbaSAdrian Chadd 	/* XXX this should only matter for legacy rates */
1093e42b5dbaSAdrian Chadd 	if (shortPreamble)
1094e42b5dbaSAdrian Chadd 		ctsrate |= rt->info[cix].shortPreamble;
1095e42b5dbaSAdrian Chadd 
1096d4365d16SAdrian Chadd 	return (ctsrate);
1097e42b5dbaSAdrian Chadd }
1098e42b5dbaSAdrian Chadd 
1099e42b5dbaSAdrian Chadd /*
1100e42b5dbaSAdrian Chadd  * Calculate the RTS/CTS duration for legacy frames.
1101e42b5dbaSAdrian Chadd  */
1102e42b5dbaSAdrian Chadd static int
1103e42b5dbaSAdrian Chadd ath_tx_calc_ctsduration(struct ath_hal *ah, int rix, int cix,
1104e42b5dbaSAdrian Chadd     int shortPreamble, int pktlen, const HAL_RATE_TABLE *rt,
1105e42b5dbaSAdrian Chadd     int flags)
1106e42b5dbaSAdrian Chadd {
1107e42b5dbaSAdrian Chadd 	int ctsduration = 0;
1108e42b5dbaSAdrian Chadd 
1109e42b5dbaSAdrian Chadd 	/* This mustn't be called for HT modes */
1110e42b5dbaSAdrian Chadd 	if (rt->info[cix].phy == IEEE80211_T_HT) {
1111e42b5dbaSAdrian Chadd 		printf("%s: HT rate where it shouldn't be (0x%x)\n",
1112e42b5dbaSAdrian Chadd 		    __func__, rt->info[cix].rateCode);
1113d4365d16SAdrian Chadd 		return (-1);
1114e42b5dbaSAdrian Chadd 	}
1115e42b5dbaSAdrian Chadd 
111679f02dbfSAdrian Chadd 	/*
111779f02dbfSAdrian Chadd 	 * Compute the transmit duration based on the frame
111879f02dbfSAdrian Chadd 	 * size and the size of an ACK frame.  We call into the
111979f02dbfSAdrian Chadd 	 * HAL to do the computation since it depends on the
112079f02dbfSAdrian Chadd 	 * characteristics of the actual PHY being used.
112179f02dbfSAdrian Chadd 	 *
112279f02dbfSAdrian Chadd 	 * NB: CTS is assumed the same size as an ACK so we can
112379f02dbfSAdrian Chadd 	 *     use the precalculated ACK durations.
112479f02dbfSAdrian Chadd 	 */
112579f02dbfSAdrian Chadd 	if (shortPreamble) {
112679f02dbfSAdrian Chadd 		if (flags & HAL_TXDESC_RTSENA)		/* SIFS + CTS */
1127e42b5dbaSAdrian Chadd 			ctsduration += rt->info[cix].spAckDuration;
1128e42b5dbaSAdrian Chadd 		ctsduration += ath_hal_computetxtime(ah,
112979f02dbfSAdrian Chadd 			rt, pktlen, rix, AH_TRUE);
113079f02dbfSAdrian Chadd 		if ((flags & HAL_TXDESC_NOACK) == 0)	/* SIFS + ACK */
1131e42b5dbaSAdrian Chadd 			ctsduration += rt->info[rix].spAckDuration;
113279f02dbfSAdrian Chadd 	} else {
113379f02dbfSAdrian Chadd 		if (flags & HAL_TXDESC_RTSENA)		/* SIFS + CTS */
1134e42b5dbaSAdrian Chadd 			ctsduration += rt->info[cix].lpAckDuration;
1135e42b5dbaSAdrian Chadd 		ctsduration += ath_hal_computetxtime(ah,
113679f02dbfSAdrian Chadd 			rt, pktlen, rix, AH_FALSE);
113779f02dbfSAdrian Chadd 		if ((flags & HAL_TXDESC_NOACK) == 0)	/* SIFS + ACK */
1138e42b5dbaSAdrian Chadd 			ctsduration += rt->info[rix].lpAckDuration;
113979f02dbfSAdrian Chadd 	}
1140e42b5dbaSAdrian Chadd 
1141d4365d16SAdrian Chadd 	return (ctsduration);
114279f02dbfSAdrian Chadd }
114379f02dbfSAdrian Chadd 
1144eb6f0de0SAdrian Chadd /*
1145eb6f0de0SAdrian Chadd  * Update the given ath_buf with updated rts/cts setup and duration
1146eb6f0de0SAdrian Chadd  * values.
1147eb6f0de0SAdrian Chadd  *
1148eb6f0de0SAdrian Chadd  * To support rate lookups for each software retry, the rts/cts rate
1149eb6f0de0SAdrian Chadd  * and cts duration must be re-calculated.
1150eb6f0de0SAdrian Chadd  *
1151eb6f0de0SAdrian Chadd  * This function assumes the RTS/CTS flags have been set as needed;
1152eb6f0de0SAdrian Chadd  * mrr has been disabled; and the rate control lookup has been done.
1153eb6f0de0SAdrian Chadd  *
1154eb6f0de0SAdrian Chadd  * XXX TODO: MRR need only be disabled for the pre-11n NICs.
1155eb6f0de0SAdrian Chadd  * XXX The 11n NICs support per-rate RTS/CTS configuration.
1156eb6f0de0SAdrian Chadd  */
1157eb6f0de0SAdrian Chadd static void
1158eb6f0de0SAdrian Chadd ath_tx_set_rtscts(struct ath_softc *sc, struct ath_buf *bf)
1159eb6f0de0SAdrian Chadd {
1160eb6f0de0SAdrian Chadd 	uint16_t ctsduration = 0;
1161eb6f0de0SAdrian Chadd 	uint8_t ctsrate = 0;
1162eb6f0de0SAdrian Chadd 	uint8_t rix = bf->bf_state.bfs_rc[0].rix;
1163eb6f0de0SAdrian Chadd 	uint8_t cix = 0;
1164eb6f0de0SAdrian Chadd 	const HAL_RATE_TABLE *rt = sc->sc_currates;
1165eb6f0de0SAdrian Chadd 
1166eb6f0de0SAdrian Chadd 	/*
1167eb6f0de0SAdrian Chadd 	 * No RTS/CTS enabled? Don't bother.
1168eb6f0de0SAdrian Chadd 	 */
1169875a9451SAdrian Chadd 	if ((bf->bf_state.bfs_txflags &
1170eb6f0de0SAdrian Chadd 	    (HAL_TXDESC_RTSENA | HAL_TXDESC_CTSENA)) == 0) {
1171eb6f0de0SAdrian Chadd 		/* XXX is this really needed? */
1172eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_ctsrate = 0;
1173eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_ctsduration = 0;
1174eb6f0de0SAdrian Chadd 		return;
1175eb6f0de0SAdrian Chadd 	}
1176eb6f0de0SAdrian Chadd 
1177eb6f0de0SAdrian Chadd 	/*
1178eb6f0de0SAdrian Chadd 	 * If protection is enabled, use the protection rix control
1179eb6f0de0SAdrian Chadd 	 * rate. Otherwise use the rate0 control rate.
1180eb6f0de0SAdrian Chadd 	 */
1181eb6f0de0SAdrian Chadd 	if (bf->bf_state.bfs_doprot)
1182eb6f0de0SAdrian Chadd 		rix = sc->sc_protrix;
1183eb6f0de0SAdrian Chadd 	else
1184eb6f0de0SAdrian Chadd 		rix = bf->bf_state.bfs_rc[0].rix;
1185eb6f0de0SAdrian Chadd 
1186eb6f0de0SAdrian Chadd 	/*
1187eb6f0de0SAdrian Chadd 	 * If the raw path has hard-coded ctsrate0 to something,
1188eb6f0de0SAdrian Chadd 	 * use it.
1189eb6f0de0SAdrian Chadd 	 */
1190eb6f0de0SAdrian Chadd 	if (bf->bf_state.bfs_ctsrate0 != 0)
1191eb6f0de0SAdrian Chadd 		cix = ath_tx_findrix(sc, bf->bf_state.bfs_ctsrate0);
1192eb6f0de0SAdrian Chadd 	else
1193eb6f0de0SAdrian Chadd 		/* Control rate from above */
1194eb6f0de0SAdrian Chadd 		cix = rt->info[rix].controlRate;
1195eb6f0de0SAdrian Chadd 
1196eb6f0de0SAdrian Chadd 	/* Calculate the rtscts rate for the given cix */
1197eb6f0de0SAdrian Chadd 	ctsrate = ath_tx_get_rtscts_rate(sc->sc_ah, rt, cix,
1198eb6f0de0SAdrian Chadd 	    bf->bf_state.bfs_shpream);
1199eb6f0de0SAdrian Chadd 
1200eb6f0de0SAdrian Chadd 	/* The 11n chipsets do ctsduration calculations for you */
1201eb6f0de0SAdrian Chadd 	if (! ath_tx_is_11n(sc))
1202eb6f0de0SAdrian Chadd 		ctsduration = ath_tx_calc_ctsduration(sc->sc_ah, rix, cix,
1203eb6f0de0SAdrian Chadd 		    bf->bf_state.bfs_shpream, bf->bf_state.bfs_pktlen,
1204875a9451SAdrian Chadd 		    rt, bf->bf_state.bfs_txflags);
1205eb6f0de0SAdrian Chadd 
1206eb6f0de0SAdrian Chadd 	/* Squirrel away in ath_buf */
1207eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_ctsrate = ctsrate;
1208eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_ctsduration = ctsduration;
1209eb6f0de0SAdrian Chadd 
1210eb6f0de0SAdrian Chadd 	/*
1211eb6f0de0SAdrian Chadd 	 * Must disable multi-rate retry when using RTS/CTS.
1212eb6f0de0SAdrian Chadd 	 */
1213af017101SAdrian Chadd 	if (!sc->sc_mrrprot) {
1214eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_ismrr = 0;
1215eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_try0 =
1216eb6f0de0SAdrian Chadd 		    bf->bf_state.bfs_rc[0].tries = ATH_TXMGTTRY; /* XXX ew */
1217eb6f0de0SAdrian Chadd 	}
1218af017101SAdrian Chadd }
1219eb6f0de0SAdrian Chadd 
1220eb6f0de0SAdrian Chadd /*
1221eb6f0de0SAdrian Chadd  * Setup the descriptor chain for a normal or fast-frame
1222eb6f0de0SAdrian Chadd  * frame.
122346634305SAdrian Chadd  *
122446634305SAdrian Chadd  * XXX TODO: extend to include the destination hardware QCU ID.
122546634305SAdrian Chadd  * Make sure that is correct.  Make sure that when being added
122646634305SAdrian Chadd  * to the mcastq, the CABQ QCUID is set or things will get a bit
122746634305SAdrian Chadd  * odd.
1228eb6f0de0SAdrian Chadd  */
1229eb6f0de0SAdrian Chadd static void
1230eb6f0de0SAdrian Chadd ath_tx_setds(struct ath_softc *sc, struct ath_buf *bf)
1231eb6f0de0SAdrian Chadd {
1232eb6f0de0SAdrian Chadd 	struct ath_desc *ds = bf->bf_desc;
1233eb6f0de0SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
1234eb6f0de0SAdrian Chadd 
1235eb6f0de0SAdrian Chadd 	ath_hal_setuptxdesc(ah, ds
1236eb6f0de0SAdrian Chadd 		, bf->bf_state.bfs_pktlen	/* packet length */
1237eb6f0de0SAdrian Chadd 		, bf->bf_state.bfs_hdrlen	/* header length */
1238eb6f0de0SAdrian Chadd 		, bf->bf_state.bfs_atype	/* Atheros packet type */
1239eb6f0de0SAdrian Chadd 		, bf->bf_state.bfs_txpower	/* txpower */
1240eb6f0de0SAdrian Chadd 		, bf->bf_state.bfs_txrate0
1241eb6f0de0SAdrian Chadd 		, bf->bf_state.bfs_try0		/* series 0 rate/tries */
1242eb6f0de0SAdrian Chadd 		, bf->bf_state.bfs_keyix	/* key cache index */
1243eb6f0de0SAdrian Chadd 		, bf->bf_state.bfs_txantenna	/* antenna mode */
1244875a9451SAdrian Chadd 		, bf->bf_state.bfs_txflags	/* flags */
1245eb6f0de0SAdrian Chadd 		, bf->bf_state.bfs_ctsrate	/* rts/cts rate */
1246eb6f0de0SAdrian Chadd 		, bf->bf_state.bfs_ctsduration	/* rts/cts duration */
1247eb6f0de0SAdrian Chadd 	);
1248eb6f0de0SAdrian Chadd 
1249eb6f0de0SAdrian Chadd 	/*
1250eb6f0de0SAdrian Chadd 	 * This will be overriden when the descriptor chain is written.
1251eb6f0de0SAdrian Chadd 	 */
1252eb6f0de0SAdrian Chadd 	bf->bf_lastds = ds;
1253eb6f0de0SAdrian Chadd 	bf->bf_last = bf;
1254eb6f0de0SAdrian Chadd 
1255d34a7347SAdrian Chadd 	/* Set rate control and descriptor chain for this frame */
1256d34a7347SAdrian Chadd 	ath_tx_set_ratectrl(sc, bf->bf_node, bf);
1257*6e84772fSAdrian Chadd 	ath_tx_chaindesclist(sc, ds, bf, 0, 0, 0);
1258eb6f0de0SAdrian Chadd }
1259eb6f0de0SAdrian Chadd 
1260eb6f0de0SAdrian Chadd /*
1261eb6f0de0SAdrian Chadd  * Do a rate lookup.
1262eb6f0de0SAdrian Chadd  *
1263eb6f0de0SAdrian Chadd  * This performs a rate lookup for the given ath_buf only if it's required.
1264eb6f0de0SAdrian Chadd  * Non-data frames and raw frames don't require it.
1265eb6f0de0SAdrian Chadd  *
1266eb6f0de0SAdrian Chadd  * This populates the primary and MRR entries; MRR values are
1267eb6f0de0SAdrian Chadd  * then disabled later on if something requires it (eg RTS/CTS on
1268eb6f0de0SAdrian Chadd  * pre-11n chipsets.
1269eb6f0de0SAdrian Chadd  *
1270eb6f0de0SAdrian Chadd  * This needs to be done before the RTS/CTS fields are calculated
1271eb6f0de0SAdrian Chadd  * as they may depend upon the rate chosen.
1272eb6f0de0SAdrian Chadd  */
1273eb6f0de0SAdrian Chadd static void
1274eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(struct ath_softc *sc, struct ath_buf *bf)
1275eb6f0de0SAdrian Chadd {
1276eb6f0de0SAdrian Chadd 	uint8_t rate, rix;
1277eb6f0de0SAdrian Chadd 	int try0;
1278eb6f0de0SAdrian Chadd 
1279eb6f0de0SAdrian Chadd 	if (! bf->bf_state.bfs_doratelookup)
1280eb6f0de0SAdrian Chadd 		return;
1281eb6f0de0SAdrian Chadd 
1282eb6f0de0SAdrian Chadd 	/* Get rid of any previous state */
1283eb6f0de0SAdrian Chadd 	bzero(bf->bf_state.bfs_rc, sizeof(bf->bf_state.bfs_rc));
1284eb6f0de0SAdrian Chadd 
1285eb6f0de0SAdrian Chadd 	ATH_NODE_LOCK(ATH_NODE(bf->bf_node));
1286eb6f0de0SAdrian Chadd 	ath_rate_findrate(sc, ATH_NODE(bf->bf_node), bf->bf_state.bfs_shpream,
1287eb6f0de0SAdrian Chadd 	    bf->bf_state.bfs_pktlen, &rix, &try0, &rate);
1288eb6f0de0SAdrian Chadd 
1289eb6f0de0SAdrian Chadd 	/* In case MRR is disabled, make sure rc[0] is setup correctly */
1290eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_rc[0].rix = rix;
1291eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_rc[0].ratecode = rate;
1292eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_rc[0].tries = try0;
1293eb6f0de0SAdrian Chadd 
1294eb6f0de0SAdrian Chadd 	if (bf->bf_state.bfs_ismrr && try0 != ATH_TXMAXTRY)
1295eb6f0de0SAdrian Chadd 		ath_rate_getxtxrates(sc, ATH_NODE(bf->bf_node), rix,
1296eb6f0de0SAdrian Chadd 		    bf->bf_state.bfs_rc);
1297eb6f0de0SAdrian Chadd 	ATH_NODE_UNLOCK(ATH_NODE(bf->bf_node));
1298eb6f0de0SAdrian Chadd 
1299eb6f0de0SAdrian Chadd 	sc->sc_txrix = rix;	/* for LED blinking */
1300eb6f0de0SAdrian Chadd 	sc->sc_lastdatarix = rix;	/* for fast frames */
1301eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_try0 = try0;
1302eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_txrate0 = rate;
1303eb6f0de0SAdrian Chadd }
1304eb6f0de0SAdrian Chadd 
1305eb6f0de0SAdrian Chadd /*
13060c54de88SAdrian Chadd  * Update the CLRDMASK bit in the ath_buf if it needs to be set.
13070c54de88SAdrian Chadd  */
13080c54de88SAdrian Chadd static void
13090c54de88SAdrian Chadd ath_tx_update_clrdmask(struct ath_softc *sc, struct ath_tid *tid,
13100c54de88SAdrian Chadd     struct ath_buf *bf)
13110c54de88SAdrian Chadd {
13120c54de88SAdrian Chadd 
13130c54de88SAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
13140c54de88SAdrian Chadd 
13150c54de88SAdrian Chadd 	if (tid->clrdmask == 1) {
13160c54de88SAdrian Chadd 		bf->bf_state.bfs_txflags |= HAL_TXDESC_CLRDMASK;
13170c54de88SAdrian Chadd 		tid->clrdmask = 0;
13180c54de88SAdrian Chadd 	}
13190c54de88SAdrian Chadd }
13200c54de88SAdrian Chadd 
13210c54de88SAdrian Chadd /*
1322eb6f0de0SAdrian Chadd  * Transmit the given frame to the hardware.
1323eb6f0de0SAdrian Chadd  *
1324eb6f0de0SAdrian Chadd  * The frame must already be setup; rate control must already have
1325eb6f0de0SAdrian Chadd  * been done.
1326eb6f0de0SAdrian Chadd  *
1327eb6f0de0SAdrian Chadd  * XXX since the TXQ lock is being held here (and I dislike holding
1328eb6f0de0SAdrian Chadd  * it for this long when not doing software aggregation), later on
1329eb6f0de0SAdrian Chadd  * break this function into "setup_normal" and "xmit_normal". The
1330eb6f0de0SAdrian Chadd  * lock only needs to be held for the ath_tx_handoff call.
1331eb6f0de0SAdrian Chadd  */
1332eb6f0de0SAdrian Chadd static void
1333eb6f0de0SAdrian Chadd ath_tx_xmit_normal(struct ath_softc *sc, struct ath_txq *txq,
1334eb6f0de0SAdrian Chadd     struct ath_buf *bf)
1335eb6f0de0SAdrian Chadd {
13360c54de88SAdrian Chadd 	struct ath_node *an = ATH_NODE(bf->bf_node);
13370c54de88SAdrian Chadd 	struct ath_tid *tid = &an->an_tid[bf->bf_state.bfs_tid];
1338eb6f0de0SAdrian Chadd 
1339eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
1340eb6f0de0SAdrian Chadd 
13410c54de88SAdrian Chadd 	/*
13420c54de88SAdrian Chadd 	 * For now, just enable CLRDMASK. ath_tx_xmit_normal() does
13430c54de88SAdrian Chadd 	 * set a completion handler however it doesn't (yet) properly
13440c54de88SAdrian Chadd 	 * handle the strict ordering requirements needed for normal,
13450c54de88SAdrian Chadd 	 * non-aggregate session frames.
13460c54de88SAdrian Chadd 	 *
13470c54de88SAdrian Chadd 	 * Once this is implemented, only set CLRDMASK like this for
13480c54de88SAdrian Chadd 	 * frames that must go out - eg management/raw frames.
13490c54de88SAdrian Chadd 	 */
13500c54de88SAdrian Chadd 	bf->bf_state.bfs_txflags |= HAL_TXDESC_CLRDMASK;
13510c54de88SAdrian Chadd 
1352eb6f0de0SAdrian Chadd 	/* Setup the descriptor before handoff */
1353eb6f0de0SAdrian Chadd 	ath_tx_do_ratelookup(sc, bf);
1354e2e4a2c2SAdrian Chadd 	ath_tx_calc_duration(sc, bf);
1355e2e4a2c2SAdrian Chadd 	ath_tx_calc_protection(sc, bf);
1356eb6f0de0SAdrian Chadd 	ath_tx_set_rtscts(sc, bf);
1357e2e4a2c2SAdrian Chadd 	ath_tx_rate_fill_rcflags(sc, bf);
1358eb6f0de0SAdrian Chadd 	ath_tx_setds(sc, bf);
1359eb6f0de0SAdrian Chadd 
13600c54de88SAdrian Chadd 	/* Track per-TID hardware queue depth correctly */
13610c54de88SAdrian Chadd 	tid->hwq_depth++;
13620c54de88SAdrian Chadd 
13630c54de88SAdrian Chadd 	/* Assign the completion handler */
13640c54de88SAdrian Chadd 	bf->bf_comp = ath_tx_normal_comp;
13654e81f27cSAdrian Chadd 
1366eb6f0de0SAdrian Chadd 	/* Hand off to hardware */
1367eb6f0de0SAdrian Chadd 	ath_tx_handoff(sc, txq, bf);
1368eb6f0de0SAdrian Chadd }
1369eb6f0de0SAdrian Chadd 
1370d05b576dSAdrian Chadd /*
1371d05b576dSAdrian Chadd  * Do the basic frame setup stuff that's required before the frame
1372d05b576dSAdrian Chadd  * is added to a software queue.
1373d05b576dSAdrian Chadd  *
1374d05b576dSAdrian Chadd  * All frames get mostly the same treatment and it's done once.
1375d05b576dSAdrian Chadd  * Retransmits fiddle with things like the rate control setup,
1376d05b576dSAdrian Chadd  * setting the retransmit bit in the packet; doing relevant DMA/bus
1377d05b576dSAdrian Chadd  * syncing and relinking it (back) into the hardware TX queue.
1378d05b576dSAdrian Chadd  *
1379d05b576dSAdrian Chadd  * Note that this may cause the mbuf to be reallocated, so
1380d05b576dSAdrian Chadd  * m0 may not be valid.
1381d05b576dSAdrian Chadd  */
1382eb6f0de0SAdrian Chadd static int
1383eb6f0de0SAdrian Chadd ath_tx_normal_setup(struct ath_softc *sc, struct ieee80211_node *ni,
1384b43facbfSAdrian Chadd     struct ath_buf *bf, struct mbuf *m0, struct ath_txq *txq)
1385b8e788a5SAdrian Chadd {
1386b8e788a5SAdrian Chadd 	struct ieee80211vap *vap = ni->ni_vap;
1387b8e788a5SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
1388b8e788a5SAdrian Chadd 	struct ifnet *ifp = sc->sc_ifp;
1389b8e788a5SAdrian Chadd 	struct ieee80211com *ic = ifp->if_l2com;
1390b8e788a5SAdrian Chadd 	const struct chanAccParams *cap = &ic->ic_wme.wme_chanParams;
1391b8e788a5SAdrian Chadd 	int error, iswep, ismcast, isfrag, ismrr;
1392eb6f0de0SAdrian Chadd 	int keyix, hdrlen, pktlen, try0 = 0;
1393eb6f0de0SAdrian Chadd 	u_int8_t rix = 0, txrate = 0;
1394b8e788a5SAdrian Chadd 	struct ath_desc *ds;
1395b8e788a5SAdrian Chadd 	struct ieee80211_frame *wh;
1396eb6f0de0SAdrian Chadd 	u_int subtype, flags;
1397b8e788a5SAdrian Chadd 	HAL_PKT_TYPE atype;
1398b8e788a5SAdrian Chadd 	const HAL_RATE_TABLE *rt;
1399b8e788a5SAdrian Chadd 	HAL_BOOL shortPreamble;
1400b8e788a5SAdrian Chadd 	struct ath_node *an;
1401b8e788a5SAdrian Chadd 	u_int pri;
1402b8e788a5SAdrian Chadd 
14037561cb5cSAdrian Chadd 	/*
14047561cb5cSAdrian Chadd 	 * To ensure that both sequence numbers and the CCMP PN handling
14057561cb5cSAdrian Chadd 	 * is "correct", make sure that the relevant TID queue is locked.
14067561cb5cSAdrian Chadd 	 * Otherwise the CCMP PN and seqno may appear out of order, causing
14077561cb5cSAdrian Chadd 	 * re-ordered frames to have out of order CCMP PN's, resulting
14087561cb5cSAdrian Chadd 	 * in many, many frame drops.
14097561cb5cSAdrian Chadd 	 */
14107561cb5cSAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
14117561cb5cSAdrian Chadd 
1412b8e788a5SAdrian Chadd 	wh = mtod(m0, struct ieee80211_frame *);
1413b8e788a5SAdrian Chadd 	iswep = wh->i_fc[1] & IEEE80211_FC1_WEP;
1414b8e788a5SAdrian Chadd 	ismcast = IEEE80211_IS_MULTICAST(wh->i_addr1);
1415b8e788a5SAdrian Chadd 	isfrag = m0->m_flags & M_FRAG;
1416b8e788a5SAdrian Chadd 	hdrlen = ieee80211_anyhdrsize(wh);
1417b8e788a5SAdrian Chadd 	/*
1418b8e788a5SAdrian Chadd 	 * Packet length must not include any
1419b8e788a5SAdrian Chadd 	 * pad bytes; deduct them here.
1420b8e788a5SAdrian Chadd 	 */
1421b8e788a5SAdrian Chadd 	pktlen = m0->m_pkthdr.len - (hdrlen & 3);
1422b8e788a5SAdrian Chadd 
142381a82688SAdrian Chadd 	/* Handle encryption twiddling if needed */
1424eb6f0de0SAdrian Chadd 	if (! ath_tx_tag_crypto(sc, ni, m0, iswep, isfrag, &hdrlen,
1425eb6f0de0SAdrian Chadd 	    &pktlen, &keyix)) {
1426b8e788a5SAdrian Chadd 		ath_freetx(m0);
1427b8e788a5SAdrian Chadd 		return EIO;
1428b8e788a5SAdrian Chadd 	}
1429b8e788a5SAdrian Chadd 
1430b8e788a5SAdrian Chadd 	/* packet header may have moved, reset our local pointer */
1431b8e788a5SAdrian Chadd 	wh = mtod(m0, struct ieee80211_frame *);
1432b8e788a5SAdrian Chadd 
1433b8e788a5SAdrian Chadd 	pktlen += IEEE80211_CRC_LEN;
1434b8e788a5SAdrian Chadd 
1435b8e788a5SAdrian Chadd 	/*
1436b8e788a5SAdrian Chadd 	 * Load the DMA map so any coalescing is done.  This
1437b8e788a5SAdrian Chadd 	 * also calculates the number of descriptors we need.
1438b8e788a5SAdrian Chadd 	 */
1439b8e788a5SAdrian Chadd 	error = ath_tx_dmasetup(sc, bf, m0);
1440b8e788a5SAdrian Chadd 	if (error != 0)
1441b8e788a5SAdrian Chadd 		return error;
1442b8e788a5SAdrian Chadd 	bf->bf_node = ni;			/* NB: held reference */
1443b8e788a5SAdrian Chadd 	m0 = bf->bf_m;				/* NB: may have changed */
1444b8e788a5SAdrian Chadd 	wh = mtod(m0, struct ieee80211_frame *);
1445b8e788a5SAdrian Chadd 
1446b8e788a5SAdrian Chadd 	/* setup descriptors */
1447b8e788a5SAdrian Chadd 	ds = bf->bf_desc;
1448b8e788a5SAdrian Chadd 	rt = sc->sc_currates;
1449b8e788a5SAdrian Chadd 	KASSERT(rt != NULL, ("no rate table, mode %u", sc->sc_curmode));
1450b8e788a5SAdrian Chadd 
1451b8e788a5SAdrian Chadd 	/*
1452b8e788a5SAdrian Chadd 	 * NB: the 802.11 layer marks whether or not we should
1453b8e788a5SAdrian Chadd 	 * use short preamble based on the current mode and
1454b8e788a5SAdrian Chadd 	 * negotiated parameters.
1455b8e788a5SAdrian Chadd 	 */
1456b8e788a5SAdrian Chadd 	if ((ic->ic_flags & IEEE80211_F_SHPREAMBLE) &&
1457b8e788a5SAdrian Chadd 	    (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE)) {
1458b8e788a5SAdrian Chadd 		shortPreamble = AH_TRUE;
1459b8e788a5SAdrian Chadd 		sc->sc_stats.ast_tx_shortpre++;
1460b8e788a5SAdrian Chadd 	} else {
1461b8e788a5SAdrian Chadd 		shortPreamble = AH_FALSE;
1462b8e788a5SAdrian Chadd 	}
1463b8e788a5SAdrian Chadd 
1464b8e788a5SAdrian Chadd 	an = ATH_NODE(ni);
14654e81f27cSAdrian Chadd 	//flags = HAL_TXDESC_CLRDMASK;		/* XXX needed for crypto errs */
14664e81f27cSAdrian Chadd 	flags = 0;
1467b8e788a5SAdrian Chadd 	ismrr = 0;				/* default no multi-rate retry*/
1468b8e788a5SAdrian Chadd 	pri = M_WME_GETAC(m0);			/* honor classification */
1469b8e788a5SAdrian Chadd 	/* XXX use txparams instead of fixed values */
1470b8e788a5SAdrian Chadd 	/*
1471b8e788a5SAdrian Chadd 	 * Calculate Atheros packet type from IEEE80211 packet header,
1472b8e788a5SAdrian Chadd 	 * setup for rate calculations, and select h/w transmit queue.
1473b8e788a5SAdrian Chadd 	 */
1474b8e788a5SAdrian Chadd 	switch (wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) {
1475b8e788a5SAdrian Chadd 	case IEEE80211_FC0_TYPE_MGT:
1476b8e788a5SAdrian Chadd 		subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK;
1477b8e788a5SAdrian Chadd 		if (subtype == IEEE80211_FC0_SUBTYPE_BEACON)
1478b8e788a5SAdrian Chadd 			atype = HAL_PKT_TYPE_BEACON;
1479b8e788a5SAdrian Chadd 		else if (subtype == IEEE80211_FC0_SUBTYPE_PROBE_RESP)
1480b8e788a5SAdrian Chadd 			atype = HAL_PKT_TYPE_PROBE_RESP;
1481b8e788a5SAdrian Chadd 		else if (subtype == IEEE80211_FC0_SUBTYPE_ATIM)
1482b8e788a5SAdrian Chadd 			atype = HAL_PKT_TYPE_ATIM;
1483b8e788a5SAdrian Chadd 		else
1484b8e788a5SAdrian Chadd 			atype = HAL_PKT_TYPE_NORMAL;	/* XXX */
1485b8e788a5SAdrian Chadd 		rix = an->an_mgmtrix;
1486b8e788a5SAdrian Chadd 		txrate = rt->info[rix].rateCode;
1487b8e788a5SAdrian Chadd 		if (shortPreamble)
1488b8e788a5SAdrian Chadd 			txrate |= rt->info[rix].shortPreamble;
1489b8e788a5SAdrian Chadd 		try0 = ATH_TXMGTTRY;
1490b8e788a5SAdrian Chadd 		flags |= HAL_TXDESC_INTREQ;	/* force interrupt */
1491b8e788a5SAdrian Chadd 		break;
1492b8e788a5SAdrian Chadd 	case IEEE80211_FC0_TYPE_CTL:
1493b8e788a5SAdrian Chadd 		atype = HAL_PKT_TYPE_PSPOLL;	/* stop setting of duration */
1494b8e788a5SAdrian Chadd 		rix = an->an_mgmtrix;
1495b8e788a5SAdrian Chadd 		txrate = rt->info[rix].rateCode;
1496b8e788a5SAdrian Chadd 		if (shortPreamble)
1497b8e788a5SAdrian Chadd 			txrate |= rt->info[rix].shortPreamble;
1498b8e788a5SAdrian Chadd 		try0 = ATH_TXMGTTRY;
1499b8e788a5SAdrian Chadd 		flags |= HAL_TXDESC_INTREQ;	/* force interrupt */
1500b8e788a5SAdrian Chadd 		break;
1501b8e788a5SAdrian Chadd 	case IEEE80211_FC0_TYPE_DATA:
1502b8e788a5SAdrian Chadd 		atype = HAL_PKT_TYPE_NORMAL;		/* default */
1503b8e788a5SAdrian Chadd 		/*
1504b8e788a5SAdrian Chadd 		 * Data frames: multicast frames go out at a fixed rate,
1505b8e788a5SAdrian Chadd 		 * EAPOL frames use the mgmt frame rate; otherwise consult
1506b8e788a5SAdrian Chadd 		 * the rate control module for the rate to use.
1507b8e788a5SAdrian Chadd 		 */
1508b8e788a5SAdrian Chadd 		if (ismcast) {
1509b8e788a5SAdrian Chadd 			rix = an->an_mcastrix;
1510b8e788a5SAdrian Chadd 			txrate = rt->info[rix].rateCode;
1511b8e788a5SAdrian Chadd 			if (shortPreamble)
1512b8e788a5SAdrian Chadd 				txrate |= rt->info[rix].shortPreamble;
1513b8e788a5SAdrian Chadd 			try0 = 1;
1514b8e788a5SAdrian Chadd 		} else if (m0->m_flags & M_EAPOL) {
1515b8e788a5SAdrian Chadd 			/* XXX? maybe always use long preamble? */
1516b8e788a5SAdrian Chadd 			rix = an->an_mgmtrix;
1517b8e788a5SAdrian Chadd 			txrate = rt->info[rix].rateCode;
1518b8e788a5SAdrian Chadd 			if (shortPreamble)
1519b8e788a5SAdrian Chadd 				txrate |= rt->info[rix].shortPreamble;
1520b8e788a5SAdrian Chadd 			try0 = ATH_TXMAXTRY;	/* XXX?too many? */
1521b8e788a5SAdrian Chadd 		} else {
1522eb6f0de0SAdrian Chadd 			/*
1523eb6f0de0SAdrian Chadd 			 * Do rate lookup on each TX, rather than using
1524eb6f0de0SAdrian Chadd 			 * the hard-coded TX information decided here.
1525eb6f0de0SAdrian Chadd 			 */
1526b8e788a5SAdrian Chadd 			ismrr = 1;
1527eb6f0de0SAdrian Chadd 			bf->bf_state.bfs_doratelookup = 1;
1528b8e788a5SAdrian Chadd 		}
1529b8e788a5SAdrian Chadd 		if (cap->cap_wmeParams[pri].wmep_noackPolicy)
1530b8e788a5SAdrian Chadd 			flags |= HAL_TXDESC_NOACK;
1531b8e788a5SAdrian Chadd 		break;
1532b8e788a5SAdrian Chadd 	default:
1533b8e788a5SAdrian Chadd 		if_printf(ifp, "bogus frame type 0x%x (%s)\n",
1534b8e788a5SAdrian Chadd 			wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK, __func__);
1535b8e788a5SAdrian Chadd 		/* XXX statistic */
1536b8e788a5SAdrian Chadd 		ath_freetx(m0);
1537b8e788a5SAdrian Chadd 		return EIO;
1538b8e788a5SAdrian Chadd 	}
1539b8e788a5SAdrian Chadd 
1540447fd44aSAdrian Chadd 	/*
1541447fd44aSAdrian Chadd 	 * There are two known scenarios where the frame AC doesn't match
1542447fd44aSAdrian Chadd 	 * what the destination TXQ is.
1543447fd44aSAdrian Chadd 	 *
1544447fd44aSAdrian Chadd 	 * + non-QoS frames (eg management?) that the net80211 stack has
1545447fd44aSAdrian Chadd 	 *   assigned a higher AC to, but since it's a non-QoS TID, it's
1546447fd44aSAdrian Chadd 	 *   being thrown into TID 16.  TID 16 gets the AC_BE queue.
1547447fd44aSAdrian Chadd 	 *   It's quite possible that management frames should just be
1548447fd44aSAdrian Chadd 	 *   direct dispatched to hardware rather than go via the software
1549447fd44aSAdrian Chadd 	 *   queue; that should be investigated in the future.  There are
1550447fd44aSAdrian Chadd 	 *   some specific scenarios where this doesn't make sense, mostly
1551447fd44aSAdrian Chadd 	 *   surrounding ADDBA request/response - hence why that is special
1552447fd44aSAdrian Chadd 	 *   cased.
1553447fd44aSAdrian Chadd 	 *
1554447fd44aSAdrian Chadd 	 * + Multicast frames going into the VAP mcast queue.  That shows up
1555447fd44aSAdrian Chadd 	 *   as "TXQ 11".
1556447fd44aSAdrian Chadd 	 *
1557447fd44aSAdrian Chadd 	 * This driver should eventually support separate TID and TXQ locking,
1558447fd44aSAdrian Chadd 	 * allowing for arbitrary AC frames to appear on arbitrary software
1559447fd44aSAdrian Chadd 	 * queues, being queued to the "correct" hardware queue when needed.
1560447fd44aSAdrian Chadd 	 */
1561447fd44aSAdrian Chadd #if 0
15626deb7f32SAdrian Chadd 	if (txq != sc->sc_ac2q[pri]) {
15636deb7f32SAdrian Chadd 		device_printf(sc->sc_dev,
15646deb7f32SAdrian Chadd 		    "%s: txq=%p (%d), pri=%d, pri txq=%p (%d)\n",
15656deb7f32SAdrian Chadd 		    __func__,
15666deb7f32SAdrian Chadd 		    txq,
15676deb7f32SAdrian Chadd 		    txq->axq_qnum,
15686deb7f32SAdrian Chadd 		    pri,
15696deb7f32SAdrian Chadd 		    sc->sc_ac2q[pri],
15706deb7f32SAdrian Chadd 		    sc->sc_ac2q[pri]->axq_qnum);
15716deb7f32SAdrian Chadd 	}
1572447fd44aSAdrian Chadd #endif
15736deb7f32SAdrian Chadd 
1574b8e788a5SAdrian Chadd 	/*
1575b8e788a5SAdrian Chadd 	 * Calculate miscellaneous flags.
1576b8e788a5SAdrian Chadd 	 */
1577b8e788a5SAdrian Chadd 	if (ismcast) {
1578b8e788a5SAdrian Chadd 		flags |= HAL_TXDESC_NOACK;	/* no ack on broad/multicast */
1579b8e788a5SAdrian Chadd 	} else if (pktlen > vap->iv_rtsthreshold &&
1580b8e788a5SAdrian Chadd 	    (ni->ni_ath_flags & IEEE80211_NODE_FF) == 0) {
1581b8e788a5SAdrian Chadd 		flags |= HAL_TXDESC_RTSENA;	/* RTS based on frame length */
1582b8e788a5SAdrian Chadd 		sc->sc_stats.ast_tx_rts++;
1583b8e788a5SAdrian Chadd 	}
1584b8e788a5SAdrian Chadd 	if (flags & HAL_TXDESC_NOACK)		/* NB: avoid double counting */
1585b8e788a5SAdrian Chadd 		sc->sc_stats.ast_tx_noack++;
1586b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA
1587b8e788a5SAdrian Chadd 	if (sc->sc_tdma && (flags & HAL_TXDESC_NOACK) == 0) {
1588b8e788a5SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_TDMA,
1589b8e788a5SAdrian Chadd 		    "%s: discard frame, ACK required w/ TDMA\n", __func__);
1590b8e788a5SAdrian Chadd 		sc->sc_stats.ast_tdma_ack++;
1591b8e788a5SAdrian Chadd 		ath_freetx(m0);
1592b8e788a5SAdrian Chadd 		return EIO;
1593b8e788a5SAdrian Chadd 	}
1594b8e788a5SAdrian Chadd #endif
1595b8e788a5SAdrian Chadd 
1596b8e788a5SAdrian Chadd 	/*
1597eb6f0de0SAdrian Chadd 	 * Determine if a tx interrupt should be generated for
1598eb6f0de0SAdrian Chadd 	 * this descriptor.  We take a tx interrupt to reap
1599eb6f0de0SAdrian Chadd 	 * descriptors when the h/w hits an EOL condition or
1600eb6f0de0SAdrian Chadd 	 * when the descriptor is specifically marked to generate
1601eb6f0de0SAdrian Chadd 	 * an interrupt.  We periodically mark descriptors in this
1602eb6f0de0SAdrian Chadd 	 * way to insure timely replenishing of the supply needed
1603eb6f0de0SAdrian Chadd 	 * for sending frames.  Defering interrupts reduces system
1604eb6f0de0SAdrian Chadd 	 * load and potentially allows more concurrent work to be
1605eb6f0de0SAdrian Chadd 	 * done but if done to aggressively can cause senders to
1606eb6f0de0SAdrian Chadd 	 * backup.
1607eb6f0de0SAdrian Chadd 	 *
1608eb6f0de0SAdrian Chadd 	 * NB: use >= to deal with sc_txintrperiod changing
1609eb6f0de0SAdrian Chadd 	 *     dynamically through sysctl.
1610b8e788a5SAdrian Chadd 	 */
1611eb6f0de0SAdrian Chadd 	if (flags & HAL_TXDESC_INTREQ) {
1612eb6f0de0SAdrian Chadd 		txq->axq_intrcnt = 0;
1613eb6f0de0SAdrian Chadd 	} else if (++txq->axq_intrcnt >= sc->sc_txintrperiod) {
1614eb6f0de0SAdrian Chadd 		flags |= HAL_TXDESC_INTREQ;
1615eb6f0de0SAdrian Chadd 		txq->axq_intrcnt = 0;
1616eb6f0de0SAdrian Chadd 	}
1617e42b5dbaSAdrian Chadd 
1618eb6f0de0SAdrian Chadd 	/* This point forward is actual TX bits */
1619b8e788a5SAdrian Chadd 
1620b8e788a5SAdrian Chadd 	/*
1621b8e788a5SAdrian Chadd 	 * At this point we are committed to sending the frame
1622b8e788a5SAdrian Chadd 	 * and we don't need to look at m_nextpkt; clear it in
1623b8e788a5SAdrian Chadd 	 * case this frame is part of frag chain.
1624b8e788a5SAdrian Chadd 	 */
1625b8e788a5SAdrian Chadd 	m0->m_nextpkt = NULL;
1626b8e788a5SAdrian Chadd 
1627b8e788a5SAdrian Chadd 	if (IFF_DUMPPKTS(sc, ATH_DEBUG_XMIT))
1628b8e788a5SAdrian Chadd 		ieee80211_dump_pkt(ic, mtod(m0, const uint8_t *), m0->m_len,
1629b8e788a5SAdrian Chadd 		    sc->sc_hwmap[rix].ieeerate, -1);
1630b8e788a5SAdrian Chadd 
1631b8e788a5SAdrian Chadd 	if (ieee80211_radiotap_active_vap(vap)) {
1632b8e788a5SAdrian Chadd 		u_int64_t tsf = ath_hal_gettsf64(ah);
1633b8e788a5SAdrian Chadd 
1634b8e788a5SAdrian Chadd 		sc->sc_tx_th.wt_tsf = htole64(tsf);
1635b8e788a5SAdrian Chadd 		sc->sc_tx_th.wt_flags = sc->sc_hwmap[rix].txflags;
1636b8e788a5SAdrian Chadd 		if (iswep)
1637b8e788a5SAdrian Chadd 			sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_WEP;
1638b8e788a5SAdrian Chadd 		if (isfrag)
1639b8e788a5SAdrian Chadd 			sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_FRAG;
1640b8e788a5SAdrian Chadd 		sc->sc_tx_th.wt_rate = sc->sc_hwmap[rix].ieeerate;
1641b8e788a5SAdrian Chadd 		sc->sc_tx_th.wt_txpower = ni->ni_txpower;
1642b8e788a5SAdrian Chadd 		sc->sc_tx_th.wt_antenna = sc->sc_txantenna;
1643b8e788a5SAdrian Chadd 
1644b8e788a5SAdrian Chadd 		ieee80211_radiotap_tx(vap, m0);
1645b8e788a5SAdrian Chadd 	}
1646b8e788a5SAdrian Chadd 
1647eb6f0de0SAdrian Chadd 	/* Blank the legacy rate array */
1648eb6f0de0SAdrian Chadd 	bzero(&bf->bf_state.bfs_rc, sizeof(bf->bf_state.bfs_rc));
1649c1782ce0SAdrian Chadd 
1650b8e788a5SAdrian Chadd 	/*
1651eb6f0de0SAdrian Chadd 	 * ath_buf_set_rate needs at least one rate/try to setup
1652eb6f0de0SAdrian Chadd 	 * the rate scenario.
1653b8e788a5SAdrian Chadd 	 */
1654eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_rc[0].rix = rix;
1655eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_rc[0].tries = try0;
1656eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_rc[0].ratecode = txrate;
1657eb6f0de0SAdrian Chadd 
1658eb6f0de0SAdrian Chadd 	/* Store the decided rate index values away */
1659eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_pktlen = pktlen;
1660eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_hdrlen = hdrlen;
1661eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_atype = atype;
1662eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_txpower = ni->ni_txpower;
1663eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_txrate0 = txrate;
1664eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_try0 = try0;
1665eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_keyix = keyix;
1666eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_txantenna = sc->sc_txantenna;
1667875a9451SAdrian Chadd 	bf->bf_state.bfs_txflags = flags;
1668eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_shpream = shortPreamble;
1669eb6f0de0SAdrian Chadd 
1670eb6f0de0SAdrian Chadd 	/* XXX this should be done in ath_tx_setrate() */
1671eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_ctsrate0 = 0;	/* ie, no hard-coded ctsrate */
1672eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_ctsrate = 0;	/* calculated later */
1673eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_ctsduration = 0;
1674eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_ismrr = ismrr;
1675eb6f0de0SAdrian Chadd 
1676eb6f0de0SAdrian Chadd 	return 0;
1677eb6f0de0SAdrian Chadd }
1678eb6f0de0SAdrian Chadd 
1679b8e788a5SAdrian Chadd /*
16804e81f27cSAdrian Chadd  * Queue a frame to the hardware or software queue.
1681eb6f0de0SAdrian Chadd  *
1682eb6f0de0SAdrian Chadd  * This can be called by the net80211 code.
1683eb6f0de0SAdrian Chadd  *
1684eb6f0de0SAdrian Chadd  * XXX what about locking? Or, push the seqno assign into the
1685eb6f0de0SAdrian Chadd  * XXX aggregate scheduler so its serialised?
16864e81f27cSAdrian Chadd  *
16874e81f27cSAdrian Chadd  * XXX When sending management frames via ath_raw_xmit(),
16884e81f27cSAdrian Chadd  *     should CLRDMASK be set unconditionally?
1689b8e788a5SAdrian Chadd  */
1690eb6f0de0SAdrian Chadd int
1691eb6f0de0SAdrian Chadd ath_tx_start(struct ath_softc *sc, struct ieee80211_node *ni,
1692eb6f0de0SAdrian Chadd     struct ath_buf *bf, struct mbuf *m0)
1693eb6f0de0SAdrian Chadd {
1694eb6f0de0SAdrian Chadd 	struct ieee80211vap *vap = ni->ni_vap;
1695eb6f0de0SAdrian Chadd 	struct ath_vap *avp = ATH_VAP(vap);
16969c85ff91SAdrian Chadd 	int r = 0;
1697eb6f0de0SAdrian Chadd 	u_int pri;
1698eb6f0de0SAdrian Chadd 	int tid;
1699eb6f0de0SAdrian Chadd 	struct ath_txq *txq;
1700eb6f0de0SAdrian Chadd 	int ismcast;
1701eb6f0de0SAdrian Chadd 	const struct ieee80211_frame *wh;
1702eb6f0de0SAdrian Chadd 	int is_ampdu, is_ampdu_tx, is_ampdu_pending;
1703a108d2d6SAdrian Chadd 	ieee80211_seq seqno;
1704eb6f0de0SAdrian Chadd 	uint8_t type, subtype;
1705eb6f0de0SAdrian Chadd 
1706eb6f0de0SAdrian Chadd 	/*
1707eb6f0de0SAdrian Chadd 	 * Determine the target hardware queue.
1708eb6f0de0SAdrian Chadd 	 *
1709b43facbfSAdrian Chadd 	 * For multicast frames, the txq gets overridden appropriately
1710b43facbfSAdrian Chadd 	 * depending upon the state of PS.
1711eb6f0de0SAdrian Chadd 	 *
1712eb6f0de0SAdrian Chadd 	 * For any other frame, we do a TID/QoS lookup inside the frame
1713eb6f0de0SAdrian Chadd 	 * to see what the TID should be. If it's a non-QoS frame, the
1714eb6f0de0SAdrian Chadd 	 * AC and TID are overridden. The TID/TXQ code assumes the
1715eb6f0de0SAdrian Chadd 	 * TID is on a predictable hardware TXQ, so we don't support
1716eb6f0de0SAdrian Chadd 	 * having a node TID queued to multiple hardware TXQs.
1717eb6f0de0SAdrian Chadd 	 * This may change in the future but would require some locking
1718eb6f0de0SAdrian Chadd 	 * fudgery.
1719eb6f0de0SAdrian Chadd 	 */
1720eb6f0de0SAdrian Chadd 	pri = ath_tx_getac(sc, m0);
1721eb6f0de0SAdrian Chadd 	tid = ath_tx_gettid(sc, m0);
1722eb6f0de0SAdrian Chadd 
1723eb6f0de0SAdrian Chadd 	txq = sc->sc_ac2q[pri];
1724eb6f0de0SAdrian Chadd 	wh = mtod(m0, struct ieee80211_frame *);
1725eb6f0de0SAdrian Chadd 	ismcast = IEEE80211_IS_MULTICAST(wh->i_addr1);
1726eb6f0de0SAdrian Chadd 	type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK;
1727eb6f0de0SAdrian Chadd 	subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK;
1728eb6f0de0SAdrian Chadd 
17299c85ff91SAdrian Chadd 	/*
17309c85ff91SAdrian Chadd 	 * Enforce how deep the multicast queue can grow.
17319c85ff91SAdrian Chadd 	 *
17329c85ff91SAdrian Chadd 	 * XXX duplicated in ath_raw_xmit().
17339c85ff91SAdrian Chadd 	 */
17349c85ff91SAdrian Chadd 	if (IEEE80211_IS_MULTICAST(wh->i_addr1)) {
17359c85ff91SAdrian Chadd 		ATH_TXQ_LOCK(sc->sc_cabq);
17369c85ff91SAdrian Chadd 
1737b09e37a1SAdrian Chadd 		if (sc->sc_cabq->axq_depth > sc->sc_txq_mcastq_maxdepth) {
17389c85ff91SAdrian Chadd 			sc->sc_stats.ast_tx_mcastq_overflow++;
17399c85ff91SAdrian Chadd 			r = ENOBUFS;
17409c85ff91SAdrian Chadd 		}
17419c85ff91SAdrian Chadd 
17429c85ff91SAdrian Chadd 		ATH_TXQ_UNLOCK(sc->sc_cabq);
17439c85ff91SAdrian Chadd 
17449c85ff91SAdrian Chadd 		if (r != 0) {
17459c85ff91SAdrian Chadd 			m_freem(m0);
17469c85ff91SAdrian Chadd 			return r;
17479c85ff91SAdrian Chadd 		}
17489c85ff91SAdrian Chadd 	}
17499c85ff91SAdrian Chadd 
1750eb6f0de0SAdrian Chadd 	/* A-MPDU TX */
1751eb6f0de0SAdrian Chadd 	is_ampdu_tx = ath_tx_ampdu_running(sc, ATH_NODE(ni), tid);
1752eb6f0de0SAdrian Chadd 	is_ampdu_pending = ath_tx_ampdu_pending(sc, ATH_NODE(ni), tid);
1753eb6f0de0SAdrian Chadd 	is_ampdu = is_ampdu_tx | is_ampdu_pending;
1754eb6f0de0SAdrian Chadd 
1755a108d2d6SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: tid=%d, ac=%d, is_ampdu=%d\n",
1756a108d2d6SAdrian Chadd 	    __func__, tid, pri, is_ampdu);
1757eb6f0de0SAdrian Chadd 
175846634305SAdrian Chadd 	/* Set local packet state, used to queue packets to hardware */
175946634305SAdrian Chadd 	bf->bf_state.bfs_tid = tid;
176046634305SAdrian Chadd 	bf->bf_state.bfs_txq = txq;
176146634305SAdrian Chadd 	bf->bf_state.bfs_pri = pri;
176246634305SAdrian Chadd 
1763c5940c30SAdrian Chadd 	/*
1764b43facbfSAdrian Chadd 	 * When servicing one or more stations in power-save mode
1765b43facbfSAdrian Chadd 	 * (or) if there is some mcast data waiting on the mcast
1766b43facbfSAdrian Chadd 	 * queue (to prevent out of order delivery) multicast frames
1767b43facbfSAdrian Chadd 	 * must be bufferd until after the beacon.
1768b43facbfSAdrian Chadd 	 *
1769b43facbfSAdrian Chadd 	 * TODO: we should lock the mcastq before we check the length.
1770c5940c30SAdrian Chadd 	 */
177146634305SAdrian Chadd 	if (ismcast && (vap->iv_ps_sta || avp->av_mcastq.axq_depth)) {
1772eb6f0de0SAdrian Chadd 		txq = &avp->av_mcastq;
177346634305SAdrian Chadd 		/*
177446634305SAdrian Chadd 		 * Mark the frame as eventually belonging on the CAB
177546634305SAdrian Chadd 		 * queue, so the descriptor setup functions will
177646634305SAdrian Chadd 		 * correctly initialise the descriptor 'qcuId' field.
177746634305SAdrian Chadd 		 */
177846634305SAdrian Chadd 		bf->bf_state.bfs_txq = sc->sc_cabq;
177946634305SAdrian Chadd 	}
1780eb6f0de0SAdrian Chadd 
1781eb6f0de0SAdrian Chadd 	/* Do the generic frame setup */
1782eb6f0de0SAdrian Chadd 	/* XXX should just bzero the bf_state? */
1783eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_dobaw = 0;
1784eb6f0de0SAdrian Chadd 
17857561cb5cSAdrian Chadd 	/*
17867561cb5cSAdrian Chadd 	 * Acquire the TXQ lock early, so both the encap and seqno
17877561cb5cSAdrian Chadd 	 * are allocated together.
178846634305SAdrian Chadd 	 *
178946634305SAdrian Chadd 	 * XXX should TXQ for CABQ traffic be the multicast queue,
179046634305SAdrian Chadd 	 * or the TXQ the given PRI would allocate from? (eg for
179146634305SAdrian Chadd 	 * sequence number allocation locking.)
17927561cb5cSAdrian Chadd 	 */
1793eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(txq);
17947561cb5cSAdrian Chadd 
17957561cb5cSAdrian Chadd 	/* A-MPDU TX? Manually set sequence number */
17967561cb5cSAdrian Chadd 	/*
17977561cb5cSAdrian Chadd 	 * Don't do it whilst pending; the net80211 layer still
17987561cb5cSAdrian Chadd 	 * assigns them.
17997561cb5cSAdrian Chadd 	 */
18007561cb5cSAdrian Chadd 	if (is_ampdu_tx) {
1801eb6f0de0SAdrian Chadd 		/*
1802eb6f0de0SAdrian Chadd 		 * Always call; this function will
1803eb6f0de0SAdrian Chadd 		 * handle making sure that null data frames
1804eb6f0de0SAdrian Chadd 		 * don't get a sequence number from the current
1805eb6f0de0SAdrian Chadd 		 * TID and thus mess with the BAW.
1806eb6f0de0SAdrian Chadd 		 */
1807a108d2d6SAdrian Chadd 		seqno = ath_tx_tid_seqno_assign(sc, ni, bf, m0);
180842f4d061SAdrian Chadd 
180942f4d061SAdrian Chadd 		/*
181042f4d061SAdrian Chadd 		 * Don't add QoS NULL frames to the BAW.
181142f4d061SAdrian Chadd 		 */
1812a108d2d6SAdrian Chadd 		if (IEEE80211_QOS_HAS_SEQ(wh) &&
1813a108d2d6SAdrian Chadd 		    subtype != IEEE80211_FC0_SUBTYPE_QOS_NULL) {
1814eb6f0de0SAdrian Chadd 			bf->bf_state.bfs_dobaw = 1;
1815eb6f0de0SAdrian Chadd 		}
1816c1782ce0SAdrian Chadd 	}
1817c1782ce0SAdrian Chadd 
1818eb6f0de0SAdrian Chadd 	/*
1819eb6f0de0SAdrian Chadd 	 * If needed, the sequence number has been assigned.
1820eb6f0de0SAdrian Chadd 	 * Squirrel it away somewhere easy to get to.
1821eb6f0de0SAdrian Chadd 	 */
1822a108d2d6SAdrian Chadd 	bf->bf_state.bfs_seqno = M_SEQNO_GET(m0) << IEEE80211_SEQ_SEQ_SHIFT;
1823b8e788a5SAdrian Chadd 
1824eb6f0de0SAdrian Chadd 	/* Is ampdu pending? fetch the seqno and print it out */
1825eb6f0de0SAdrian Chadd 	if (is_ampdu_pending)
1826eb6f0de0SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX,
1827eb6f0de0SAdrian Chadd 		    "%s: tid %d: ampdu pending, seqno %d\n",
1828eb6f0de0SAdrian Chadd 		    __func__, tid, M_SEQNO_GET(m0));
1829eb6f0de0SAdrian Chadd 
1830eb6f0de0SAdrian Chadd 	/* This also sets up the DMA map */
1831b43facbfSAdrian Chadd 	r = ath_tx_normal_setup(sc, ni, bf, m0, txq);
1832eb6f0de0SAdrian Chadd 
1833eb6f0de0SAdrian Chadd 	if (r != 0)
18347561cb5cSAdrian Chadd 		goto done;
1835eb6f0de0SAdrian Chadd 
1836eb6f0de0SAdrian Chadd 	/* At this point m0 could have changed! */
1837eb6f0de0SAdrian Chadd 	m0 = bf->bf_m;
1838eb6f0de0SAdrian Chadd 
1839eb6f0de0SAdrian Chadd #if 1
1840eb6f0de0SAdrian Chadd 	/*
1841eb6f0de0SAdrian Chadd 	 * If it's a multicast frame, do a direct-dispatch to the
1842eb6f0de0SAdrian Chadd 	 * destination hardware queue. Don't bother software
1843eb6f0de0SAdrian Chadd 	 * queuing it.
1844eb6f0de0SAdrian Chadd 	 */
1845eb6f0de0SAdrian Chadd 	/*
1846eb6f0de0SAdrian Chadd 	 * If it's a BAR frame, do a direct dispatch to the
1847eb6f0de0SAdrian Chadd 	 * destination hardware queue. Don't bother software
1848eb6f0de0SAdrian Chadd 	 * queuing it, as the TID will now be paused.
1849eb6f0de0SAdrian Chadd 	 * Sending a BAR frame can occur from the net80211 txa timer
1850eb6f0de0SAdrian Chadd 	 * (ie, retries) or from the ath txtask (completion call.)
1851eb6f0de0SAdrian Chadd 	 * It queues directly to hardware because the TID is paused
1852eb6f0de0SAdrian Chadd 	 * at this point (and won't be unpaused until the BAR has
1853eb6f0de0SAdrian Chadd 	 * either been TXed successfully or max retries has been
1854eb6f0de0SAdrian Chadd 	 * reached.)
1855eb6f0de0SAdrian Chadd 	 */
1856eb6f0de0SAdrian Chadd 	if (txq == &avp->av_mcastq) {
1857d3a6425bSAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX,
18580b96ef63SAdrian Chadd 		    "%s: bf=%p: mcastq: TX'ing\n", __func__, bf);
18594e81f27cSAdrian Chadd 		bf->bf_state.bfs_txflags |= HAL_TXDESC_CLRDMASK;
1860eb6f0de0SAdrian Chadd 		ath_tx_xmit_normal(sc, txq, bf);
1861eb6f0de0SAdrian Chadd 	} else if (type == IEEE80211_FC0_TYPE_CTL &&
1862eb6f0de0SAdrian Chadd 		    subtype == IEEE80211_FC0_SUBTYPE_BAR) {
1863d3a6425bSAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX,
1864eb6f0de0SAdrian Chadd 		    "%s: BAR: TX'ing direct\n", __func__);
18654e81f27cSAdrian Chadd 		bf->bf_state.bfs_txflags |= HAL_TXDESC_CLRDMASK;
1866eb6f0de0SAdrian Chadd 		ath_tx_xmit_normal(sc, txq, bf);
1867eb6f0de0SAdrian Chadd 	} else {
1868eb6f0de0SAdrian Chadd 		/* add to software queue */
1869d3a6425bSAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX,
18700b96ef63SAdrian Chadd 		    "%s: bf=%p: swq: TX'ing\n", __func__, bf);
1871eb6f0de0SAdrian Chadd 		ath_tx_swq(sc, ni, txq, bf);
1872eb6f0de0SAdrian Chadd 	}
1873eb6f0de0SAdrian Chadd #else
1874eb6f0de0SAdrian Chadd 	/*
1875eb6f0de0SAdrian Chadd 	 * For now, since there's no software queue,
1876eb6f0de0SAdrian Chadd 	 * direct-dispatch to the hardware.
1877eb6f0de0SAdrian Chadd 	 */
18784e81f27cSAdrian Chadd 	bf->bf_state.bfs_txflags |= HAL_TXDESC_CLRDMASK;
1879eb6f0de0SAdrian Chadd 	ath_tx_xmit_normal(sc, txq, bf);
1880eb6f0de0SAdrian Chadd #endif
18817561cb5cSAdrian Chadd done:
18827561cb5cSAdrian Chadd 	ATH_TXQ_UNLOCK(txq);
1883eb6f0de0SAdrian Chadd 
1884b8e788a5SAdrian Chadd 	return 0;
1885b8e788a5SAdrian Chadd }
1886b8e788a5SAdrian Chadd 
1887b8e788a5SAdrian Chadd static int
1888b8e788a5SAdrian Chadd ath_tx_raw_start(struct ath_softc *sc, struct ieee80211_node *ni,
1889b8e788a5SAdrian Chadd 	struct ath_buf *bf, struct mbuf *m0,
1890b8e788a5SAdrian Chadd 	const struct ieee80211_bpf_params *params)
1891b8e788a5SAdrian Chadd {
1892b8e788a5SAdrian Chadd 	struct ifnet *ifp = sc->sc_ifp;
1893b8e788a5SAdrian Chadd 	struct ieee80211com *ic = ifp->if_l2com;
1894b8e788a5SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
1895b8e788a5SAdrian Chadd 	struct ieee80211vap *vap = ni->ni_vap;
1896b8e788a5SAdrian Chadd 	int error, ismcast, ismrr;
1897b8e788a5SAdrian Chadd 	int keyix, hdrlen, pktlen, try0, txantenna;
1898eb6f0de0SAdrian Chadd 	u_int8_t rix, txrate;
1899b8e788a5SAdrian Chadd 	struct ieee80211_frame *wh;
1900eb6f0de0SAdrian Chadd 	u_int flags;
1901b8e788a5SAdrian Chadd 	HAL_PKT_TYPE atype;
1902b8e788a5SAdrian Chadd 	const HAL_RATE_TABLE *rt;
1903b8e788a5SAdrian Chadd 	struct ath_desc *ds;
1904b8e788a5SAdrian Chadd 	u_int pri;
1905eb6f0de0SAdrian Chadd 	int o_tid = -1;
1906eb6f0de0SAdrian Chadd 	int do_override;
1907b8e788a5SAdrian Chadd 
1908b8e788a5SAdrian Chadd 	wh = mtod(m0, struct ieee80211_frame *);
1909b8e788a5SAdrian Chadd 	ismcast = IEEE80211_IS_MULTICAST(wh->i_addr1);
1910b8e788a5SAdrian Chadd 	hdrlen = ieee80211_anyhdrsize(wh);
1911b8e788a5SAdrian Chadd 	/*
1912b8e788a5SAdrian Chadd 	 * Packet length must not include any
1913b8e788a5SAdrian Chadd 	 * pad bytes; deduct them here.
1914b8e788a5SAdrian Chadd 	 */
1915b8e788a5SAdrian Chadd 	/* XXX honor IEEE80211_BPF_DATAPAD */
1916b8e788a5SAdrian Chadd 	pktlen = m0->m_pkthdr.len - (hdrlen & 3) + IEEE80211_CRC_LEN;
1917b8e788a5SAdrian Chadd 
191803682514SAdrian Chadd 	ATH_KTR(sc, ATH_KTR_TX, 2,
191903682514SAdrian Chadd 	     "ath_tx_raw_start: ni=%p, bf=%p, raw", ni, bf);
192003682514SAdrian Chadd 
1921eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: ismcast=%d\n",
1922eb6f0de0SAdrian Chadd 	    __func__, ismcast);
1923eb6f0de0SAdrian Chadd 
19247561cb5cSAdrian Chadd 	pri = params->ibp_pri & 3;
19257561cb5cSAdrian Chadd 	/* Override pri if the frame isn't a QoS one */
19267561cb5cSAdrian Chadd 	if (! IEEE80211_QOS_HAS_SEQ(wh))
19277561cb5cSAdrian Chadd 		pri = ath_tx_getac(sc, m0);
19287561cb5cSAdrian Chadd 
19297561cb5cSAdrian Chadd 	/* XXX If it's an ADDBA, override the correct queue */
19307561cb5cSAdrian Chadd 	do_override = ath_tx_action_frame_override_queue(sc, ni, m0, &o_tid);
19317561cb5cSAdrian Chadd 
19327561cb5cSAdrian Chadd 	/* Map ADDBA to the correct priority */
19337561cb5cSAdrian Chadd 	if (do_override) {
19347561cb5cSAdrian Chadd #if 0
19357561cb5cSAdrian Chadd 		device_printf(sc->sc_dev,
19367561cb5cSAdrian Chadd 		    "%s: overriding tid %d pri %d -> %d\n",
19377561cb5cSAdrian Chadd 		    __func__, o_tid, pri, TID_TO_WME_AC(o_tid));
19387561cb5cSAdrian Chadd #endif
19397561cb5cSAdrian Chadd 		pri = TID_TO_WME_AC(o_tid);
19407561cb5cSAdrian Chadd 	}
19417561cb5cSAdrian Chadd 
19427561cb5cSAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[pri]);
19437561cb5cSAdrian Chadd 
194481a82688SAdrian Chadd 	/* Handle encryption twiddling if needed */
1945eb6f0de0SAdrian Chadd 	if (! ath_tx_tag_crypto(sc, ni,
1946eb6f0de0SAdrian Chadd 	    m0, params->ibp_flags & IEEE80211_BPF_CRYPTO, 0,
1947eb6f0de0SAdrian Chadd 	    &hdrlen, &pktlen, &keyix)) {
1948b8e788a5SAdrian Chadd 		ath_freetx(m0);
1949b8e788a5SAdrian Chadd 		return EIO;
1950b8e788a5SAdrian Chadd 	}
1951b8e788a5SAdrian Chadd 	/* packet header may have moved, reset our local pointer */
1952b8e788a5SAdrian Chadd 	wh = mtod(m0, struct ieee80211_frame *);
1953b8e788a5SAdrian Chadd 
1954eb6f0de0SAdrian Chadd 	/* Do the generic frame setup */
1955eb6f0de0SAdrian Chadd 	/* XXX should just bzero the bf_state? */
1956eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_dobaw = 0;
1957eb6f0de0SAdrian Chadd 
1958b8e788a5SAdrian Chadd 	error = ath_tx_dmasetup(sc, bf, m0);
1959b8e788a5SAdrian Chadd 	if (error != 0)
1960b8e788a5SAdrian Chadd 		return error;
1961b8e788a5SAdrian Chadd 	m0 = bf->bf_m;				/* NB: may have changed */
1962b8e788a5SAdrian Chadd 	wh = mtod(m0, struct ieee80211_frame *);
1963b8e788a5SAdrian Chadd 	bf->bf_node = ni;			/* NB: held reference */
1964b8e788a5SAdrian Chadd 
19654e81f27cSAdrian Chadd 	/* Always enable CLRDMASK for raw frames for now.. */
1966b8e788a5SAdrian Chadd 	flags = HAL_TXDESC_CLRDMASK;		/* XXX needed for crypto errs */
1967b8e788a5SAdrian Chadd 	flags |= HAL_TXDESC_INTREQ;		/* force interrupt */
1968b8e788a5SAdrian Chadd 	if (params->ibp_flags & IEEE80211_BPF_RTS)
1969b8e788a5SAdrian Chadd 		flags |= HAL_TXDESC_RTSENA;
1970eb6f0de0SAdrian Chadd 	else if (params->ibp_flags & IEEE80211_BPF_CTS) {
1971eb6f0de0SAdrian Chadd 		/* XXX assume 11g/11n protection? */
1972eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_doprot = 1;
1973b8e788a5SAdrian Chadd 		flags |= HAL_TXDESC_CTSENA;
1974eb6f0de0SAdrian Chadd 	}
1975b8e788a5SAdrian Chadd 	/* XXX leave ismcast to injector? */
1976b8e788a5SAdrian Chadd 	if ((params->ibp_flags & IEEE80211_BPF_NOACK) || ismcast)
1977b8e788a5SAdrian Chadd 		flags |= HAL_TXDESC_NOACK;
1978b8e788a5SAdrian Chadd 
1979b8e788a5SAdrian Chadd 	rt = sc->sc_currates;
1980b8e788a5SAdrian Chadd 	KASSERT(rt != NULL, ("no rate table, mode %u", sc->sc_curmode));
1981b8e788a5SAdrian Chadd 	rix = ath_tx_findrix(sc, params->ibp_rate0);
1982b8e788a5SAdrian Chadd 	txrate = rt->info[rix].rateCode;
1983b8e788a5SAdrian Chadd 	if (params->ibp_flags & IEEE80211_BPF_SHORTPRE)
1984b8e788a5SAdrian Chadd 		txrate |= rt->info[rix].shortPreamble;
1985b8e788a5SAdrian Chadd 	sc->sc_txrix = rix;
1986b8e788a5SAdrian Chadd 	try0 = params->ibp_try0;
1987b8e788a5SAdrian Chadd 	ismrr = (params->ibp_try1 != 0);
1988b8e788a5SAdrian Chadd 	txantenna = params->ibp_pri >> 2;
1989b8e788a5SAdrian Chadd 	if (txantenna == 0)			/* XXX? */
1990b8e788a5SAdrian Chadd 		txantenna = sc->sc_txantenna;
199179f02dbfSAdrian Chadd 
199279f02dbfSAdrian Chadd 	/*
1993eb6f0de0SAdrian Chadd 	 * Since ctsrate is fixed, store it away for later
1994eb6f0de0SAdrian Chadd 	 * use when the descriptor fields are being set.
199579f02dbfSAdrian Chadd 	 */
1996eb6f0de0SAdrian Chadd 	if (flags & (HAL_TXDESC_RTSENA|HAL_TXDESC_CTSENA))
1997eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_ctsrate0 = params->ibp_ctsrate;
199879f02dbfSAdrian Chadd 
1999b8e788a5SAdrian Chadd 	/*
2000b8e788a5SAdrian Chadd 	 * NB: we mark all packets as type PSPOLL so the h/w won't
2001b8e788a5SAdrian Chadd 	 * set the sequence number, duration, etc.
2002b8e788a5SAdrian Chadd 	 */
2003b8e788a5SAdrian Chadd 	atype = HAL_PKT_TYPE_PSPOLL;
2004b8e788a5SAdrian Chadd 
2005b8e788a5SAdrian Chadd 	if (IFF_DUMPPKTS(sc, ATH_DEBUG_XMIT))
2006b8e788a5SAdrian Chadd 		ieee80211_dump_pkt(ic, mtod(m0, caddr_t), m0->m_len,
2007b8e788a5SAdrian Chadd 		    sc->sc_hwmap[rix].ieeerate, -1);
2008b8e788a5SAdrian Chadd 
2009b8e788a5SAdrian Chadd 	if (ieee80211_radiotap_active_vap(vap)) {
2010b8e788a5SAdrian Chadd 		u_int64_t tsf = ath_hal_gettsf64(ah);
2011b8e788a5SAdrian Chadd 
2012b8e788a5SAdrian Chadd 		sc->sc_tx_th.wt_tsf = htole64(tsf);
2013b8e788a5SAdrian Chadd 		sc->sc_tx_th.wt_flags = sc->sc_hwmap[rix].txflags;
2014b8e788a5SAdrian Chadd 		if (wh->i_fc[1] & IEEE80211_FC1_WEP)
2015b8e788a5SAdrian Chadd 			sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_WEP;
2016b8e788a5SAdrian Chadd 		if (m0->m_flags & M_FRAG)
2017b8e788a5SAdrian Chadd 			sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_FRAG;
2018b8e788a5SAdrian Chadd 		sc->sc_tx_th.wt_rate = sc->sc_hwmap[rix].ieeerate;
2019b8e788a5SAdrian Chadd 		sc->sc_tx_th.wt_txpower = ni->ni_txpower;
2020b8e788a5SAdrian Chadd 		sc->sc_tx_th.wt_antenna = sc->sc_txantenna;
2021b8e788a5SAdrian Chadd 
2022b8e788a5SAdrian Chadd 		ieee80211_radiotap_tx(vap, m0);
2023b8e788a5SAdrian Chadd 	}
2024b8e788a5SAdrian Chadd 
2025b8e788a5SAdrian Chadd 	/*
2026b8e788a5SAdrian Chadd 	 * Formulate first tx descriptor with tx controls.
2027b8e788a5SAdrian Chadd 	 */
2028b8e788a5SAdrian Chadd 	ds = bf->bf_desc;
2029b8e788a5SAdrian Chadd 	/* XXX check return value? */
2030eb6f0de0SAdrian Chadd 
2031eb6f0de0SAdrian Chadd 	/* Store the decided rate index values away */
2032eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_pktlen = pktlen;
2033eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_hdrlen = hdrlen;
2034eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_atype = atype;
2035eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_txpower = params->ibp_power;
2036eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_txrate0 = txrate;
2037eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_try0 = try0;
2038eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_keyix = keyix;
2039eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_txantenna = txantenna;
2040875a9451SAdrian Chadd 	bf->bf_state.bfs_txflags = flags;
2041eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_shpream =
2042eb6f0de0SAdrian Chadd 	    !! (params->ibp_flags & IEEE80211_BPF_SHORTPRE);
2043b8e788a5SAdrian Chadd 
204446634305SAdrian Chadd 	/* Set local packet state, used to queue packets to hardware */
204546634305SAdrian Chadd 	bf->bf_state.bfs_tid = WME_AC_TO_TID(pri);
204646634305SAdrian Chadd 	bf->bf_state.bfs_txq = sc->sc_ac2q[pri];
204746634305SAdrian Chadd 	bf->bf_state.bfs_pri = pri;
204846634305SAdrian Chadd 
2049eb6f0de0SAdrian Chadd 	/* XXX this should be done in ath_tx_setrate() */
2050eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_ctsrate = 0;
2051eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_ctsduration = 0;
2052eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_ismrr = ismrr;
2053eb6f0de0SAdrian Chadd 
2054eb6f0de0SAdrian Chadd 	/* Blank the legacy rate array */
2055eb6f0de0SAdrian Chadd 	bzero(&bf->bf_state.bfs_rc, sizeof(bf->bf_state.bfs_rc));
2056eb6f0de0SAdrian Chadd 
2057eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_rc[0].rix =
2058eb6f0de0SAdrian Chadd 	    ath_tx_findrix(sc, params->ibp_rate0);
2059eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_rc[0].tries = try0;
2060eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_rc[0].ratecode = txrate;
2061c1782ce0SAdrian Chadd 
2062c1782ce0SAdrian Chadd 	if (ismrr) {
2063eb6f0de0SAdrian Chadd 		int rix;
2064c1782ce0SAdrian Chadd 
2065b8e788a5SAdrian Chadd 		rix = ath_tx_findrix(sc, params->ibp_rate1);
2066eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_rc[1].rix = rix;
2067eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_rc[1].tries = params->ibp_try1;
2068c1782ce0SAdrian Chadd 
2069eb6f0de0SAdrian Chadd 		rix = ath_tx_findrix(sc, params->ibp_rate2);
2070eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_rc[2].rix = rix;
2071eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_rc[2].tries = params->ibp_try2;
2072eb6f0de0SAdrian Chadd 
2073eb6f0de0SAdrian Chadd 		rix = ath_tx_findrix(sc, params->ibp_rate3);
2074eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_rc[3].rix = rix;
2075eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_rc[3].tries = params->ibp_try3;
2076c1782ce0SAdrian Chadd 	}
2077eb6f0de0SAdrian Chadd 	/*
2078eb6f0de0SAdrian Chadd 	 * All the required rate control decisions have been made;
2079eb6f0de0SAdrian Chadd 	 * fill in the rc flags.
2080eb6f0de0SAdrian Chadd 	 */
2081eb6f0de0SAdrian Chadd 	ath_tx_rate_fill_rcflags(sc, bf);
2082b8e788a5SAdrian Chadd 
2083b8e788a5SAdrian Chadd 	/* NB: no buffered multicast in power save support */
2084eb6f0de0SAdrian Chadd 
2085eb6f0de0SAdrian Chadd 	/*
2086eb6f0de0SAdrian Chadd 	 * If we're overiding the ADDBA destination, dump directly
2087eb6f0de0SAdrian Chadd 	 * into the hardware queue, right after any pending
2088eb6f0de0SAdrian Chadd 	 * frames to that node are.
2089eb6f0de0SAdrian Chadd 	 */
2090eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: dooverride=%d\n",
2091eb6f0de0SAdrian Chadd 	    __func__, do_override);
2092eb6f0de0SAdrian Chadd 
209394eefcf1SAdrian Chadd #if 1
2094eb6f0de0SAdrian Chadd 	if (do_override) {
20954e81f27cSAdrian Chadd 		bf->bf_state.bfs_txflags |= HAL_TXDESC_CLRDMASK;
2096eb6f0de0SAdrian Chadd 		ath_tx_xmit_normal(sc, sc->sc_ac2q[pri], bf);
2097eb6f0de0SAdrian Chadd 	} else {
2098eb6f0de0SAdrian Chadd 		/* Queue to software queue */
2099eb6f0de0SAdrian Chadd 		ath_tx_swq(sc, ni, sc->sc_ac2q[pri], bf);
2100eb6f0de0SAdrian Chadd 	}
210194eefcf1SAdrian Chadd #else
210294eefcf1SAdrian Chadd 	/* Direct-dispatch to the hardware */
210394eefcf1SAdrian Chadd 	bf->bf_state.bfs_txflags |= HAL_TXDESC_CLRDMASK;
210494eefcf1SAdrian Chadd 	ath_tx_xmit_normal(sc, sc->sc_ac2q[pri], bf);
210594eefcf1SAdrian Chadd #endif
21067561cb5cSAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[pri]);
2107eb6f0de0SAdrian Chadd 
2108b8e788a5SAdrian Chadd 	return 0;
2109b8e788a5SAdrian Chadd }
2110b8e788a5SAdrian Chadd 
2111eb6f0de0SAdrian Chadd /*
2112eb6f0de0SAdrian Chadd  * Send a raw frame.
2113eb6f0de0SAdrian Chadd  *
2114eb6f0de0SAdrian Chadd  * This can be called by net80211.
2115eb6f0de0SAdrian Chadd  */
2116b8e788a5SAdrian Chadd int
2117b8e788a5SAdrian Chadd ath_raw_xmit(struct ieee80211_node *ni, struct mbuf *m,
2118b8e788a5SAdrian Chadd 	const struct ieee80211_bpf_params *params)
2119b8e788a5SAdrian Chadd {
2120b8e788a5SAdrian Chadd 	struct ieee80211com *ic = ni->ni_ic;
2121b8e788a5SAdrian Chadd 	struct ifnet *ifp = ic->ic_ifp;
2122b8e788a5SAdrian Chadd 	struct ath_softc *sc = ifp->if_softc;
2123b8e788a5SAdrian Chadd 	struct ath_buf *bf;
21249c85ff91SAdrian Chadd 	struct ieee80211_frame *wh = mtod(m, struct ieee80211_frame *);
21259c85ff91SAdrian Chadd 	int error = 0;
2126b8e788a5SAdrian Chadd 
2127ef27340cSAdrian Chadd 	ATH_PCU_LOCK(sc);
2128ef27340cSAdrian Chadd 	if (sc->sc_inreset_cnt > 0) {
2129ef27340cSAdrian Chadd 		device_printf(sc->sc_dev, "%s: sc_inreset_cnt > 0; bailing\n",
2130ef27340cSAdrian Chadd 		    __func__);
2131ef27340cSAdrian Chadd 		error = EIO;
2132ef27340cSAdrian Chadd 		ATH_PCU_UNLOCK(sc);
2133ef27340cSAdrian Chadd 		goto bad0;
2134ef27340cSAdrian Chadd 	}
2135ef27340cSAdrian Chadd 	sc->sc_txstart_cnt++;
2136ef27340cSAdrian Chadd 	ATH_PCU_UNLOCK(sc);
2137ef27340cSAdrian Chadd 
21381b5c5f5aSAdrian Chadd 	ATH_TX_LOCK(sc);
21391b5c5f5aSAdrian Chadd 
2140b8e788a5SAdrian Chadd 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0 || sc->sc_invalid) {
2141b8e788a5SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_XMIT, "%s: discard frame, %s", __func__,
2142b8e788a5SAdrian Chadd 		    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0 ?
2143b8e788a5SAdrian Chadd 			"!running" : "invalid");
2144b8e788a5SAdrian Chadd 		m_freem(m);
2145b8e788a5SAdrian Chadd 		error = ENETDOWN;
2146b8e788a5SAdrian Chadd 		goto bad;
2147b8e788a5SAdrian Chadd 	}
21489c85ff91SAdrian Chadd 
21499c85ff91SAdrian Chadd 	/*
21509c85ff91SAdrian Chadd 	 * Enforce how deep the multicast queue can grow.
21519c85ff91SAdrian Chadd 	 *
21529c85ff91SAdrian Chadd 	 * XXX duplicated in ath_tx_start().
21539c85ff91SAdrian Chadd 	 */
21549c85ff91SAdrian Chadd 	if (IEEE80211_IS_MULTICAST(wh->i_addr1)) {
21559c85ff91SAdrian Chadd 		ATH_TXQ_LOCK(sc->sc_cabq);
21569c85ff91SAdrian Chadd 
2157b09e37a1SAdrian Chadd 		if (sc->sc_cabq->axq_depth > sc->sc_txq_mcastq_maxdepth) {
21589c85ff91SAdrian Chadd 			sc->sc_stats.ast_tx_mcastq_overflow++;
21599c85ff91SAdrian Chadd 			error = ENOBUFS;
21609c85ff91SAdrian Chadd 		}
21619c85ff91SAdrian Chadd 
21629c85ff91SAdrian Chadd 		ATH_TXQ_UNLOCK(sc->sc_cabq);
21639c85ff91SAdrian Chadd 
21649c85ff91SAdrian Chadd 		if (error != 0) {
21659c85ff91SAdrian Chadd 			m_freem(m);
21669c85ff91SAdrian Chadd 			goto bad;
21679c85ff91SAdrian Chadd 		}
21689c85ff91SAdrian Chadd 	}
21699c85ff91SAdrian Chadd 
2170b8e788a5SAdrian Chadd 	/*
2171b8e788a5SAdrian Chadd 	 * Grab a TX buffer and associated resources.
2172b8e788a5SAdrian Chadd 	 */
2173af33d486SAdrian Chadd 	bf = ath_getbuf(sc, ATH_BUFTYPE_MGMT);
2174b8e788a5SAdrian Chadd 	if (bf == NULL) {
2175b8e788a5SAdrian Chadd 		sc->sc_stats.ast_tx_nobuf++;
2176b8e788a5SAdrian Chadd 		m_freem(m);
2177b8e788a5SAdrian Chadd 		error = ENOBUFS;
2178b8e788a5SAdrian Chadd 		goto bad;
2179b8e788a5SAdrian Chadd 	}
218003682514SAdrian Chadd 	ATH_KTR(sc, ATH_KTR_TX, 3, "ath_raw_xmit: m=%p, params=%p, bf=%p\n",
218103682514SAdrian Chadd 	    m, params,  bf);
2182b8e788a5SAdrian Chadd 
2183b8e788a5SAdrian Chadd 	if (params == NULL) {
2184b8e788a5SAdrian Chadd 		/*
2185b8e788a5SAdrian Chadd 		 * Legacy path; interpret frame contents to decide
2186b8e788a5SAdrian Chadd 		 * precisely how to send the frame.
2187b8e788a5SAdrian Chadd 		 */
2188b8e788a5SAdrian Chadd 		if (ath_tx_start(sc, ni, bf, m)) {
2189b8e788a5SAdrian Chadd 			error = EIO;		/* XXX */
2190b8e788a5SAdrian Chadd 			goto bad2;
2191b8e788a5SAdrian Chadd 		}
2192b8e788a5SAdrian Chadd 	} else {
2193b8e788a5SAdrian Chadd 		/*
2194b8e788a5SAdrian Chadd 		 * Caller supplied explicit parameters to use in
2195b8e788a5SAdrian Chadd 		 * sending the frame.
2196b8e788a5SAdrian Chadd 		 */
2197b8e788a5SAdrian Chadd 		if (ath_tx_raw_start(sc, ni, bf, m, params)) {
2198b8e788a5SAdrian Chadd 			error = EIO;		/* XXX */
2199b8e788a5SAdrian Chadd 			goto bad2;
2200b8e788a5SAdrian Chadd 		}
2201b8e788a5SAdrian Chadd 	}
2202b8e788a5SAdrian Chadd 	sc->sc_wd_timer = 5;
2203b8e788a5SAdrian Chadd 	ifp->if_opackets++;
2204b8e788a5SAdrian Chadd 	sc->sc_stats.ast_tx_raw++;
2205b8e788a5SAdrian Chadd 
2206548a605dSAdrian Chadd 	/*
2207548a605dSAdrian Chadd 	 * Update the TIM - if there's anything queued to the
2208548a605dSAdrian Chadd 	 * software queue and power save is enabled, we should
2209548a605dSAdrian Chadd 	 * set the TIM.
2210548a605dSAdrian Chadd 	 */
2211548a605dSAdrian Chadd 	ath_tx_update_tim(sc, ni, 1);
2212548a605dSAdrian Chadd 
2213ef27340cSAdrian Chadd 	ATH_PCU_LOCK(sc);
2214ef27340cSAdrian Chadd 	sc->sc_txstart_cnt--;
2215ef27340cSAdrian Chadd 	ATH_PCU_UNLOCK(sc);
2216ef27340cSAdrian Chadd 
22171b5c5f5aSAdrian Chadd 	ATH_TX_UNLOCK(sc);
22181b5c5f5aSAdrian Chadd 
2219b8e788a5SAdrian Chadd 	return 0;
2220b8e788a5SAdrian Chadd bad2:
222103682514SAdrian Chadd 	ATH_KTR(sc, ATH_KTR_TX, 3, "ath_raw_xmit: bad2: m=%p, params=%p, "
222203682514SAdrian Chadd 	    "bf=%p",
222303682514SAdrian Chadd 	    m,
222403682514SAdrian Chadd 	    params,
222503682514SAdrian Chadd 	    bf);
2226b8e788a5SAdrian Chadd 	ATH_TXBUF_LOCK(sc);
2227e1a50456SAdrian Chadd 	ath_returnbuf_head(sc, bf);
2228b8e788a5SAdrian Chadd 	ATH_TXBUF_UNLOCK(sc);
2229b8e788a5SAdrian Chadd bad:
22301b5c5f5aSAdrian Chadd 
22311b5c5f5aSAdrian Chadd 	ATH_TX_UNLOCK(sc);
22321b5c5f5aSAdrian Chadd 
2233ef27340cSAdrian Chadd 	ATH_PCU_LOCK(sc);
2234ef27340cSAdrian Chadd 	sc->sc_txstart_cnt--;
2235ef27340cSAdrian Chadd 	ATH_PCU_UNLOCK(sc);
2236ef27340cSAdrian Chadd bad0:
223703682514SAdrian Chadd 	ATH_KTR(sc, ATH_KTR_TX, 2, "ath_raw_xmit: bad0: m=%p, params=%p",
223803682514SAdrian Chadd 	    m, params);
2239b8e788a5SAdrian Chadd 	ifp->if_oerrors++;
2240b8e788a5SAdrian Chadd 	sc->sc_stats.ast_tx_raw_fail++;
2241b8e788a5SAdrian Chadd 	ieee80211_free_node(ni);
2242ef27340cSAdrian Chadd 
2243b8e788a5SAdrian Chadd 	return error;
2244b8e788a5SAdrian Chadd }
2245eb6f0de0SAdrian Chadd 
2246eb6f0de0SAdrian Chadd /* Some helper functions */
2247eb6f0de0SAdrian Chadd 
2248eb6f0de0SAdrian Chadd /*
2249eb6f0de0SAdrian Chadd  * ADDBA (and potentially others) need to be placed in the same
2250eb6f0de0SAdrian Chadd  * hardware queue as the TID/node it's relating to. This is so
2251eb6f0de0SAdrian Chadd  * it goes out after any pending non-aggregate frames to the
2252eb6f0de0SAdrian Chadd  * same node/TID.
2253eb6f0de0SAdrian Chadd  *
2254eb6f0de0SAdrian Chadd  * If this isn't done, the ADDBA can go out before the frames
2255eb6f0de0SAdrian Chadd  * queued in hardware. Even though these frames have a sequence
2256eb6f0de0SAdrian Chadd  * number -earlier- than the ADDBA can be transmitted (but
2257eb6f0de0SAdrian Chadd  * no frames whose sequence numbers are after the ADDBA should
2258eb6f0de0SAdrian Chadd  * be!) they'll arrive after the ADDBA - and the receiving end
2259eb6f0de0SAdrian Chadd  * will simply drop them as being out of the BAW.
2260eb6f0de0SAdrian Chadd  *
2261eb6f0de0SAdrian Chadd  * The frames can't be appended to the TID software queue - it'll
2262eb6f0de0SAdrian Chadd  * never be sent out. So these frames have to be directly
2263eb6f0de0SAdrian Chadd  * dispatched to the hardware, rather than queued in software.
2264eb6f0de0SAdrian Chadd  * So if this function returns true, the TXQ has to be
2265eb6f0de0SAdrian Chadd  * overridden and it has to be directly dispatched.
2266eb6f0de0SAdrian Chadd  *
2267eb6f0de0SAdrian Chadd  * It's a dirty hack, but someone's gotta do it.
2268eb6f0de0SAdrian Chadd  */
2269eb6f0de0SAdrian Chadd 
2270eb6f0de0SAdrian Chadd /*
2271eb6f0de0SAdrian Chadd  * XXX doesn't belong here!
2272eb6f0de0SAdrian Chadd  */
2273eb6f0de0SAdrian Chadd static int
2274eb6f0de0SAdrian Chadd ieee80211_is_action(struct ieee80211_frame *wh)
2275eb6f0de0SAdrian Chadd {
2276eb6f0de0SAdrian Chadd 	/* Type: Management frame? */
2277eb6f0de0SAdrian Chadd 	if ((wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) !=
2278eb6f0de0SAdrian Chadd 	    IEEE80211_FC0_TYPE_MGT)
2279eb6f0de0SAdrian Chadd 		return 0;
2280eb6f0de0SAdrian Chadd 
2281eb6f0de0SAdrian Chadd 	/* Subtype: Action frame? */
2282eb6f0de0SAdrian Chadd 	if ((wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK) !=
2283eb6f0de0SAdrian Chadd 	    IEEE80211_FC0_SUBTYPE_ACTION)
2284eb6f0de0SAdrian Chadd 		return 0;
2285eb6f0de0SAdrian Chadd 
2286eb6f0de0SAdrian Chadd 	return 1;
2287eb6f0de0SAdrian Chadd }
2288eb6f0de0SAdrian Chadd 
2289eb6f0de0SAdrian Chadd #define	MS(_v, _f)	(((_v) & _f) >> _f##_S)
2290eb6f0de0SAdrian Chadd /*
2291eb6f0de0SAdrian Chadd  * Return an alternate TID for ADDBA request frames.
2292eb6f0de0SAdrian Chadd  *
2293eb6f0de0SAdrian Chadd  * Yes, this likely should be done in the net80211 layer.
2294eb6f0de0SAdrian Chadd  */
2295eb6f0de0SAdrian Chadd static int
2296eb6f0de0SAdrian Chadd ath_tx_action_frame_override_queue(struct ath_softc *sc,
2297eb6f0de0SAdrian Chadd     struct ieee80211_node *ni,
2298eb6f0de0SAdrian Chadd     struct mbuf *m0, int *tid)
2299eb6f0de0SAdrian Chadd {
2300eb6f0de0SAdrian Chadd 	struct ieee80211_frame *wh = mtod(m0, struct ieee80211_frame *);
2301eb6f0de0SAdrian Chadd 	struct ieee80211_action_ba_addbarequest *ia;
2302eb6f0de0SAdrian Chadd 	uint8_t *frm;
2303eb6f0de0SAdrian Chadd 	uint16_t baparamset;
2304eb6f0de0SAdrian Chadd 
2305eb6f0de0SAdrian Chadd 	/* Not action frame? Bail */
2306eb6f0de0SAdrian Chadd 	if (! ieee80211_is_action(wh))
2307eb6f0de0SAdrian Chadd 		return 0;
2308eb6f0de0SAdrian Chadd 
2309eb6f0de0SAdrian Chadd 	/* XXX Not needed for frames we send? */
2310eb6f0de0SAdrian Chadd #if 0
2311eb6f0de0SAdrian Chadd 	/* Correct length? */
2312eb6f0de0SAdrian Chadd 	if (! ieee80211_parse_action(ni, m))
2313eb6f0de0SAdrian Chadd 		return 0;
2314eb6f0de0SAdrian Chadd #endif
2315eb6f0de0SAdrian Chadd 
2316eb6f0de0SAdrian Chadd 	/* Extract out action frame */
2317eb6f0de0SAdrian Chadd 	frm = (u_int8_t *)&wh[1];
2318eb6f0de0SAdrian Chadd 	ia = (struct ieee80211_action_ba_addbarequest *) frm;
2319eb6f0de0SAdrian Chadd 
2320eb6f0de0SAdrian Chadd 	/* Not ADDBA? Bail */
2321eb6f0de0SAdrian Chadd 	if (ia->rq_header.ia_category != IEEE80211_ACTION_CAT_BA)
2322eb6f0de0SAdrian Chadd 		return 0;
2323eb6f0de0SAdrian Chadd 	if (ia->rq_header.ia_action != IEEE80211_ACTION_BA_ADDBA_REQUEST)
2324eb6f0de0SAdrian Chadd 		return 0;
2325eb6f0de0SAdrian Chadd 
2326eb6f0de0SAdrian Chadd 	/* Extract TID, return it */
2327eb6f0de0SAdrian Chadd 	baparamset = le16toh(ia->rq_baparamset);
2328eb6f0de0SAdrian Chadd 	*tid = (int) MS(baparamset, IEEE80211_BAPS_TID);
2329eb6f0de0SAdrian Chadd 
2330eb6f0de0SAdrian Chadd 	return 1;
2331eb6f0de0SAdrian Chadd }
2332eb6f0de0SAdrian Chadd #undef	MS
2333eb6f0de0SAdrian Chadd 
2334eb6f0de0SAdrian Chadd /* Per-node software queue operations */
2335eb6f0de0SAdrian Chadd 
2336eb6f0de0SAdrian Chadd /*
2337eb6f0de0SAdrian Chadd  * Add the current packet to the given BAW.
2338eb6f0de0SAdrian Chadd  * It is assumed that the current packet
2339eb6f0de0SAdrian Chadd  *
2340eb6f0de0SAdrian Chadd  * + fits inside the BAW;
2341eb6f0de0SAdrian Chadd  * + already has had a sequence number allocated.
2342eb6f0de0SAdrian Chadd  *
2343eb6f0de0SAdrian Chadd  * Since the BAW status may be modified by both the ath task and
2344eb6f0de0SAdrian Chadd  * the net80211/ifnet contexts, the TID must be locked.
2345eb6f0de0SAdrian Chadd  */
2346eb6f0de0SAdrian Chadd void
2347eb6f0de0SAdrian Chadd ath_tx_addto_baw(struct ath_softc *sc, struct ath_node *an,
2348eb6f0de0SAdrian Chadd     struct ath_tid *tid, struct ath_buf *bf)
2349eb6f0de0SAdrian Chadd {
2350eb6f0de0SAdrian Chadd 	int index, cindex;
2351eb6f0de0SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
2352eb6f0de0SAdrian Chadd 
2353eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]);
2354c2ac9655SAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
2355eb6f0de0SAdrian Chadd 
2356eb6f0de0SAdrian Chadd 	if (bf->bf_state.bfs_isretried)
2357eb6f0de0SAdrian Chadd 		return;
2358eb6f0de0SAdrian Chadd 
2359c7c07341SAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid->tid);
2360c7c07341SAdrian Chadd 
23617561cb5cSAdrian Chadd 	if (! bf->bf_state.bfs_dobaw) {
23627561cb5cSAdrian Chadd 		device_printf(sc->sc_dev,
23637561cb5cSAdrian Chadd 		    "%s: dobaw=0, seqno=%d, window %d:%d\n",
23647561cb5cSAdrian Chadd 		    __func__,
23657561cb5cSAdrian Chadd 		    SEQNO(bf->bf_state.bfs_seqno),
23667561cb5cSAdrian Chadd 		    tap->txa_start,
23677561cb5cSAdrian Chadd 		    tap->txa_wnd);
23687561cb5cSAdrian Chadd 	}
23697561cb5cSAdrian Chadd 
2370eb6f0de0SAdrian Chadd 	if (bf->bf_state.bfs_addedbaw)
2371eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev,
2372a108d2d6SAdrian Chadd 		    "%s: re-added? tid=%d, seqno %d; window %d:%d; "
2373d4365d16SAdrian Chadd 		    "baw head=%d tail=%d\n",
2374a108d2d6SAdrian Chadd 		    __func__, tid->tid, SEQNO(bf->bf_state.bfs_seqno),
2375d4365d16SAdrian Chadd 		    tap->txa_start, tap->txa_wnd, tid->baw_head,
2376d4365d16SAdrian Chadd 		    tid->baw_tail);
2377eb6f0de0SAdrian Chadd 
2378eb6f0de0SAdrian Chadd 	/*
23797561cb5cSAdrian Chadd 	 * Verify that the given sequence number is not outside of the
23807561cb5cSAdrian Chadd 	 * BAW.  Complain loudly if that's the case.
23817561cb5cSAdrian Chadd 	 */
23827561cb5cSAdrian Chadd 	if (! BAW_WITHIN(tap->txa_start, tap->txa_wnd,
23837561cb5cSAdrian Chadd 	    SEQNO(bf->bf_state.bfs_seqno))) {
23847561cb5cSAdrian Chadd 		device_printf(sc->sc_dev,
23857561cb5cSAdrian Chadd 		    "%s: bf=%p: outside of BAW?? tid=%d, seqno %d; window %d:%d; "
23867561cb5cSAdrian Chadd 		    "baw head=%d tail=%d\n",
23877561cb5cSAdrian Chadd 		    __func__, bf, tid->tid, SEQNO(bf->bf_state.bfs_seqno),
23887561cb5cSAdrian Chadd 		    tap->txa_start, tap->txa_wnd, tid->baw_head,
23897561cb5cSAdrian Chadd 		    tid->baw_tail);
23907561cb5cSAdrian Chadd 	}
23917561cb5cSAdrian Chadd 
23927561cb5cSAdrian Chadd 	/*
2393eb6f0de0SAdrian Chadd 	 * ni->ni_txseqs[] is the currently allocated seqno.
2394eb6f0de0SAdrian Chadd 	 * the txa state contains the current baw start.
2395eb6f0de0SAdrian Chadd 	 */
2396eb6f0de0SAdrian Chadd 	index  = ATH_BA_INDEX(tap->txa_start, SEQNO(bf->bf_state.bfs_seqno));
2397eb6f0de0SAdrian Chadd 	cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
2398eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_BAW,
2399a108d2d6SAdrian Chadd 	    "%s: tid=%d, seqno %d; window %d:%d; index=%d cindex=%d "
2400d4365d16SAdrian Chadd 	    "baw head=%d tail=%d\n",
2401a108d2d6SAdrian Chadd 	    __func__, tid->tid, SEQNO(bf->bf_state.bfs_seqno),
2402d4365d16SAdrian Chadd 	    tap->txa_start, tap->txa_wnd, index, cindex, tid->baw_head,
2403d4365d16SAdrian Chadd 	    tid->baw_tail);
2404eb6f0de0SAdrian Chadd 
2405eb6f0de0SAdrian Chadd 
2406eb6f0de0SAdrian Chadd #if 0
2407eb6f0de0SAdrian Chadd 	assert(tid->tx_buf[cindex] == NULL);
2408eb6f0de0SAdrian Chadd #endif
2409eb6f0de0SAdrian Chadd 	if (tid->tx_buf[cindex] != NULL) {
2410eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev,
2411eb6f0de0SAdrian Chadd 		    "%s: ba packet dup (index=%d, cindex=%d, "
2412eb6f0de0SAdrian Chadd 		    "head=%d, tail=%d)\n",
2413eb6f0de0SAdrian Chadd 		    __func__, index, cindex, tid->baw_head, tid->baw_tail);
2414eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev,
2415eb6f0de0SAdrian Chadd 		    "%s: BA bf: %p; seqno=%d ; new bf: %p; seqno=%d\n",
2416eb6f0de0SAdrian Chadd 		    __func__,
2417eb6f0de0SAdrian Chadd 		    tid->tx_buf[cindex],
2418eb6f0de0SAdrian Chadd 		    SEQNO(tid->tx_buf[cindex]->bf_state.bfs_seqno),
2419eb6f0de0SAdrian Chadd 		    bf,
2420eb6f0de0SAdrian Chadd 		    SEQNO(bf->bf_state.bfs_seqno)
2421eb6f0de0SAdrian Chadd 		);
2422eb6f0de0SAdrian Chadd 	}
2423eb6f0de0SAdrian Chadd 	tid->tx_buf[cindex] = bf;
2424eb6f0de0SAdrian Chadd 
2425d4365d16SAdrian Chadd 	if (index >= ((tid->baw_tail - tid->baw_head) &
2426d4365d16SAdrian Chadd 	    (ATH_TID_MAX_BUFS - 1))) {
2427eb6f0de0SAdrian Chadd 		tid->baw_tail = cindex;
2428eb6f0de0SAdrian Chadd 		INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
2429eb6f0de0SAdrian Chadd 	}
2430eb6f0de0SAdrian Chadd }
2431eb6f0de0SAdrian Chadd 
2432eb6f0de0SAdrian Chadd /*
243338962489SAdrian Chadd  * Flip the BAW buffer entry over from the existing one to the new one.
243438962489SAdrian Chadd  *
243538962489SAdrian Chadd  * When software retransmitting a (sub-)frame, it is entirely possible that
243638962489SAdrian Chadd  * the frame ath_buf is marked as BUSY and can't be immediately reused.
243738962489SAdrian Chadd  * In that instance the buffer is cloned and the new buffer is used for
243838962489SAdrian Chadd  * retransmit. We thus need to update the ath_buf slot in the BAW buf
243938962489SAdrian Chadd  * tracking array to maintain consistency.
244038962489SAdrian Chadd  */
244138962489SAdrian Chadd static void
244238962489SAdrian Chadd ath_tx_switch_baw_buf(struct ath_softc *sc, struct ath_node *an,
244338962489SAdrian Chadd     struct ath_tid *tid, struct ath_buf *old_bf, struct ath_buf *new_bf)
244438962489SAdrian Chadd {
244538962489SAdrian Chadd 	int index, cindex;
244638962489SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
244738962489SAdrian Chadd 	int seqno = SEQNO(old_bf->bf_state.bfs_seqno);
244838962489SAdrian Chadd 
244938962489SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]);
2450c2ac9655SAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
245138962489SAdrian Chadd 
245238962489SAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid->tid);
245338962489SAdrian Chadd 	index  = ATH_BA_INDEX(tap->txa_start, seqno);
245438962489SAdrian Chadd 	cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
245538962489SAdrian Chadd 
245638962489SAdrian Chadd 	/*
245738962489SAdrian Chadd 	 * Just warn for now; if it happens then we should find out
245838962489SAdrian Chadd 	 * about it. It's highly likely the aggregation session will
245938962489SAdrian Chadd 	 * soon hang.
246038962489SAdrian Chadd 	 */
246138962489SAdrian Chadd 	if (old_bf->bf_state.bfs_seqno != new_bf->bf_state.bfs_seqno) {
246238962489SAdrian Chadd 		device_printf(sc->sc_dev, "%s: retransmitted buffer"
246338962489SAdrian Chadd 		    " has mismatching seqno's, BA session may hang.\n",
246438962489SAdrian Chadd 		    __func__);
246538962489SAdrian Chadd 		device_printf(sc->sc_dev, "%s: old seqno=%d, new_seqno=%d\n",
246638962489SAdrian Chadd 		    __func__,
246738962489SAdrian Chadd 		    old_bf->bf_state.bfs_seqno,
246838962489SAdrian Chadd 		    new_bf->bf_state.bfs_seqno);
246938962489SAdrian Chadd 	}
247038962489SAdrian Chadd 
247138962489SAdrian Chadd 	if (tid->tx_buf[cindex] != old_bf) {
247238962489SAdrian Chadd 		device_printf(sc->sc_dev, "%s: ath_buf pointer incorrect; "
247338962489SAdrian Chadd 		    " has m BA session may hang.\n",
247438962489SAdrian Chadd 		    __func__);
247538962489SAdrian Chadd 		device_printf(sc->sc_dev, "%s: old bf=%p, new bf=%p\n",
247638962489SAdrian Chadd 		    __func__,
247738962489SAdrian Chadd 		    old_bf, new_bf);
247838962489SAdrian Chadd 	}
247938962489SAdrian Chadd 
248038962489SAdrian Chadd 	tid->tx_buf[cindex] = new_bf;
248138962489SAdrian Chadd }
248238962489SAdrian Chadd 
248338962489SAdrian Chadd /*
2484eb6f0de0SAdrian Chadd  * seq_start - left edge of BAW
2485eb6f0de0SAdrian Chadd  * seq_next - current/next sequence number to allocate
2486eb6f0de0SAdrian Chadd  *
2487eb6f0de0SAdrian Chadd  * Since the BAW status may be modified by both the ath task and
2488eb6f0de0SAdrian Chadd  * the net80211/ifnet contexts, the TID must be locked.
2489eb6f0de0SAdrian Chadd  */
2490eb6f0de0SAdrian Chadd static void
2491eb6f0de0SAdrian Chadd ath_tx_update_baw(struct ath_softc *sc, struct ath_node *an,
2492eb6f0de0SAdrian Chadd     struct ath_tid *tid, const struct ath_buf *bf)
2493eb6f0de0SAdrian Chadd {
2494eb6f0de0SAdrian Chadd 	int index, cindex;
2495eb6f0de0SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
2496eb6f0de0SAdrian Chadd 	int seqno = SEQNO(bf->bf_state.bfs_seqno);
2497eb6f0de0SAdrian Chadd 
2498eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]);
24994b6db404SAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
2500eb6f0de0SAdrian Chadd 
2501eb6f0de0SAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid->tid);
2502eb6f0de0SAdrian Chadd 	index  = ATH_BA_INDEX(tap->txa_start, seqno);
2503eb6f0de0SAdrian Chadd 	cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
2504eb6f0de0SAdrian Chadd 
2505eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_BAW,
2506a108d2d6SAdrian Chadd 	    "%s: tid=%d, baw=%d:%d, seqno=%d, index=%d, cindex=%d, "
2507d4365d16SAdrian Chadd 	    "baw head=%d, tail=%d\n",
2508a108d2d6SAdrian Chadd 	    __func__, tid->tid, tap->txa_start, tap->txa_wnd, seqno, index,
2509eb6f0de0SAdrian Chadd 	    cindex, tid->baw_head, tid->baw_tail);
2510eb6f0de0SAdrian Chadd 
2511eb6f0de0SAdrian Chadd 	/*
2512eb6f0de0SAdrian Chadd 	 * If this occurs then we have a big problem - something else
2513eb6f0de0SAdrian Chadd 	 * has slid tap->txa_start along without updating the BAW
2514eb6f0de0SAdrian Chadd 	 * tracking start/end pointers. Thus the TX BAW state is now
2515eb6f0de0SAdrian Chadd 	 * completely busted.
2516eb6f0de0SAdrian Chadd 	 *
2517eb6f0de0SAdrian Chadd 	 * But for now, since I haven't yet fixed TDMA and buffer cloning,
2518eb6f0de0SAdrian Chadd 	 * it's quite possible that a cloned buffer is making its way
2519eb6f0de0SAdrian Chadd 	 * here and causing it to fire off. Disable TDMA for now.
2520eb6f0de0SAdrian Chadd 	 */
2521eb6f0de0SAdrian Chadd 	if (tid->tx_buf[cindex] != bf) {
2522eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev,
2523eb6f0de0SAdrian Chadd 		    "%s: comp bf=%p, seq=%d; slot bf=%p, seqno=%d\n",
2524eb6f0de0SAdrian Chadd 		    __func__,
2525eb6f0de0SAdrian Chadd 		    bf, SEQNO(bf->bf_state.bfs_seqno),
2526eb6f0de0SAdrian Chadd 		    tid->tx_buf[cindex],
2527eb6f0de0SAdrian Chadd 		    SEQNO(tid->tx_buf[cindex]->bf_state.bfs_seqno));
2528eb6f0de0SAdrian Chadd 	}
2529eb6f0de0SAdrian Chadd 
2530eb6f0de0SAdrian Chadd 	tid->tx_buf[cindex] = NULL;
2531eb6f0de0SAdrian Chadd 
2532d4365d16SAdrian Chadd 	while (tid->baw_head != tid->baw_tail &&
2533d4365d16SAdrian Chadd 	    !tid->tx_buf[tid->baw_head]) {
2534eb6f0de0SAdrian Chadd 		INCR(tap->txa_start, IEEE80211_SEQ_RANGE);
2535eb6f0de0SAdrian Chadd 		INCR(tid->baw_head, ATH_TID_MAX_BUFS);
2536eb6f0de0SAdrian Chadd 	}
2537d4365d16SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_BAW,
2538d4365d16SAdrian Chadd 	    "%s: baw is now %d:%d, baw head=%d\n",
2539eb6f0de0SAdrian Chadd 	    __func__, tap->txa_start, tap->txa_wnd, tid->baw_head);
2540eb6f0de0SAdrian Chadd }
2541eb6f0de0SAdrian Chadd 
2542eb6f0de0SAdrian Chadd /*
2543eb6f0de0SAdrian Chadd  * Mark the current node/TID as ready to TX.
2544eb6f0de0SAdrian Chadd  *
2545eb6f0de0SAdrian Chadd  * This is done to make it easy for the software scheduler to
2546eb6f0de0SAdrian Chadd  * find which nodes have data to send.
2547eb6f0de0SAdrian Chadd  *
2548eb6f0de0SAdrian Chadd  * The TXQ lock must be held.
2549eb6f0de0SAdrian Chadd  */
2550eb6f0de0SAdrian Chadd static void
2551eb6f0de0SAdrian Chadd ath_tx_tid_sched(struct ath_softc *sc, struct ath_tid *tid)
2552eb6f0de0SAdrian Chadd {
2553eb6f0de0SAdrian Chadd 	struct ath_txq *txq = sc->sc_ac2q[tid->ac];
2554eb6f0de0SAdrian Chadd 
2555eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
2556eb6f0de0SAdrian Chadd 
2557eb6f0de0SAdrian Chadd 	if (tid->paused)
2558eb6f0de0SAdrian Chadd 		return;		/* paused, can't schedule yet */
2559eb6f0de0SAdrian Chadd 
2560eb6f0de0SAdrian Chadd 	if (tid->sched)
2561eb6f0de0SAdrian Chadd 		return;		/* already scheduled */
2562eb6f0de0SAdrian Chadd 
2563eb6f0de0SAdrian Chadd 	tid->sched = 1;
2564eb6f0de0SAdrian Chadd 
2565eb6f0de0SAdrian Chadd 	TAILQ_INSERT_TAIL(&txq->axq_tidq, tid, axq_qelem);
2566eb6f0de0SAdrian Chadd }
2567eb6f0de0SAdrian Chadd 
2568eb6f0de0SAdrian Chadd /*
2569eb6f0de0SAdrian Chadd  * Mark the current node as no longer needing to be polled for
2570eb6f0de0SAdrian Chadd  * TX packets.
2571eb6f0de0SAdrian Chadd  *
2572eb6f0de0SAdrian Chadd  * The TXQ lock must be held.
2573eb6f0de0SAdrian Chadd  */
2574eb6f0de0SAdrian Chadd static void
2575eb6f0de0SAdrian Chadd ath_tx_tid_unsched(struct ath_softc *sc, struct ath_tid *tid)
2576eb6f0de0SAdrian Chadd {
2577eb6f0de0SAdrian Chadd 	struct ath_txq *txq = sc->sc_ac2q[tid->ac];
2578eb6f0de0SAdrian Chadd 
2579eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
2580eb6f0de0SAdrian Chadd 
2581eb6f0de0SAdrian Chadd 	if (tid->sched == 0)
2582eb6f0de0SAdrian Chadd 		return;
2583eb6f0de0SAdrian Chadd 
2584eb6f0de0SAdrian Chadd 	tid->sched = 0;
2585eb6f0de0SAdrian Chadd 	TAILQ_REMOVE(&txq->axq_tidq, tid, axq_qelem);
2586eb6f0de0SAdrian Chadd }
2587eb6f0de0SAdrian Chadd 
2588eb6f0de0SAdrian Chadd /*
2589eb6f0de0SAdrian Chadd  * Assign a sequence number manually to the given frame.
2590eb6f0de0SAdrian Chadd  *
2591eb6f0de0SAdrian Chadd  * This should only be called for A-MPDU TX frames.
2592eb6f0de0SAdrian Chadd  */
2593a108d2d6SAdrian Chadd static ieee80211_seq
2594eb6f0de0SAdrian Chadd ath_tx_tid_seqno_assign(struct ath_softc *sc, struct ieee80211_node *ni,
2595eb6f0de0SAdrian Chadd     struct ath_buf *bf, struct mbuf *m0)
2596eb6f0de0SAdrian Chadd {
2597eb6f0de0SAdrian Chadd 	struct ieee80211_frame *wh;
2598eb6f0de0SAdrian Chadd 	int tid, pri;
2599eb6f0de0SAdrian Chadd 	ieee80211_seq seqno;
2600eb6f0de0SAdrian Chadd 	uint8_t subtype;
2601eb6f0de0SAdrian Chadd 
2602eb6f0de0SAdrian Chadd 	/* TID lookup */
2603eb6f0de0SAdrian Chadd 	wh = mtod(m0, struct ieee80211_frame *);
2604eb6f0de0SAdrian Chadd 	pri = M_WME_GETAC(m0);			/* honor classification */
2605eb6f0de0SAdrian Chadd 	tid = WME_AC_TO_TID(pri);
2606a108d2d6SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: pri=%d, tid=%d, qos has seq=%d\n",
2607a108d2d6SAdrian Chadd 	    __func__, pri, tid, IEEE80211_QOS_HAS_SEQ(wh));
2608eb6f0de0SAdrian Chadd 
2609eb6f0de0SAdrian Chadd 	/* XXX Is it a control frame? Ignore */
2610eb6f0de0SAdrian Chadd 
2611eb6f0de0SAdrian Chadd 	/* Does the packet require a sequence number? */
2612eb6f0de0SAdrian Chadd 	if (! IEEE80211_QOS_HAS_SEQ(wh))
2613eb6f0de0SAdrian Chadd 		return -1;
2614eb6f0de0SAdrian Chadd 
26157561cb5cSAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, &(ATH_NODE(ni)->an_tid[tid]));
26167561cb5cSAdrian Chadd 
2617eb6f0de0SAdrian Chadd 	/*
2618eb6f0de0SAdrian Chadd 	 * Is it a QOS NULL Data frame? Give it a sequence number from
2619eb6f0de0SAdrian Chadd 	 * the default TID (IEEE80211_NONQOS_TID.)
2620eb6f0de0SAdrian Chadd 	 *
2621eb6f0de0SAdrian Chadd 	 * The RX path of everything I've looked at doesn't include the NULL
2622eb6f0de0SAdrian Chadd 	 * data frame sequence number in the aggregation state updates, so
2623eb6f0de0SAdrian Chadd 	 * assigning it a sequence number there will cause a BAW hole on the
2624eb6f0de0SAdrian Chadd 	 * RX side.
2625eb6f0de0SAdrian Chadd 	 */
2626eb6f0de0SAdrian Chadd 	subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK;
2627eb6f0de0SAdrian Chadd 	if (subtype == IEEE80211_FC0_SUBTYPE_QOS_NULL) {
26287561cb5cSAdrian Chadd 		/* XXX no locking for this TID? This is a bit of a problem. */
2629eb6f0de0SAdrian Chadd 		seqno = ni->ni_txseqs[IEEE80211_NONQOS_TID];
2630eb6f0de0SAdrian Chadd 		INCR(ni->ni_txseqs[IEEE80211_NONQOS_TID], IEEE80211_SEQ_RANGE);
2631eb6f0de0SAdrian Chadd 	} else {
2632eb6f0de0SAdrian Chadd 		/* Manually assign sequence number */
2633eb6f0de0SAdrian Chadd 		seqno = ni->ni_txseqs[tid];
2634eb6f0de0SAdrian Chadd 		INCR(ni->ni_txseqs[tid], IEEE80211_SEQ_RANGE);
2635eb6f0de0SAdrian Chadd 	}
2636eb6f0de0SAdrian Chadd 	*(uint16_t *)&wh->i_seq[0] = htole16(seqno << IEEE80211_SEQ_SEQ_SHIFT);
2637eb6f0de0SAdrian Chadd 	M_SEQNO_SET(m0, seqno);
2638eb6f0de0SAdrian Chadd 
2639eb6f0de0SAdrian Chadd 	/* Return so caller can do something with it if needed */
2640a108d2d6SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX, "%s:  -> seqno=%d\n", __func__, seqno);
2641eb6f0de0SAdrian Chadd 	return seqno;
2642eb6f0de0SAdrian Chadd }
2643eb6f0de0SAdrian Chadd 
2644eb6f0de0SAdrian Chadd /*
2645eb6f0de0SAdrian Chadd  * Attempt to direct dispatch an aggregate frame to hardware.
2646eb6f0de0SAdrian Chadd  * If the frame is out of BAW, queue.
2647eb6f0de0SAdrian Chadd  * Otherwise, schedule it as a single frame.
2648eb6f0de0SAdrian Chadd  */
2649eb6f0de0SAdrian Chadd static void
265046634305SAdrian Chadd ath_tx_xmit_aggr(struct ath_softc *sc, struct ath_node *an,
265146634305SAdrian Chadd     struct ath_txq *txq, struct ath_buf *bf)
2652eb6f0de0SAdrian Chadd {
2653eb6f0de0SAdrian Chadd 	struct ath_tid *tid = &an->an_tid[bf->bf_state.bfs_tid];
265446634305SAdrian Chadd //	struct ath_txq *txq = bf->bf_state.bfs_txq;
2655eb6f0de0SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
2656eb6f0de0SAdrian Chadd 
265746634305SAdrian Chadd 	if (txq != bf->bf_state.bfs_txq) {
265846634305SAdrian Chadd 		device_printf(sc->sc_dev, "%s: txq %d != bfs_txq %d!\n",
265946634305SAdrian Chadd 		    __func__,
266046634305SAdrian Chadd 		    txq->axq_qnum,
266146634305SAdrian Chadd 		    bf->bf_state.bfs_txq->axq_qnum);
266246634305SAdrian Chadd 	}
266346634305SAdrian Chadd 
2664eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
2665c2ac9655SAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
2666eb6f0de0SAdrian Chadd 
2667eb6f0de0SAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid->tid);
2668eb6f0de0SAdrian Chadd 
2669eb6f0de0SAdrian Chadd 	/* paused? queue */
2670eb6f0de0SAdrian Chadd 	if (tid->paused) {
26713e6cc97fSAdrian Chadd 		ATH_TID_INSERT_HEAD(tid, bf, bf_list);
26720f04c5a2SAdrian Chadd 		/* XXX don't sched - we're paused! */
2673eb6f0de0SAdrian Chadd 		return;
2674eb6f0de0SAdrian Chadd 	}
2675eb6f0de0SAdrian Chadd 
2676eb6f0de0SAdrian Chadd 	/* outside baw? queue */
2677eb6f0de0SAdrian Chadd 	if (bf->bf_state.bfs_dobaw &&
2678eb6f0de0SAdrian Chadd 	    (! BAW_WITHIN(tap->txa_start, tap->txa_wnd,
2679eb6f0de0SAdrian Chadd 	    SEQNO(bf->bf_state.bfs_seqno)))) {
26803e6cc97fSAdrian Chadd 		ATH_TID_INSERT_HEAD(tid, bf, bf_list);
2681eb6f0de0SAdrian Chadd 		ath_tx_tid_sched(sc, tid);
2682eb6f0de0SAdrian Chadd 		return;
2683eb6f0de0SAdrian Chadd 	}
2684eb6f0de0SAdrian Chadd 
26852a9f83afSAdrian Chadd 	/*
26862a9f83afSAdrian Chadd 	 * This is a temporary check and should be removed once
26872a9f83afSAdrian Chadd 	 * all the relevant code paths have been fixed.
26882a9f83afSAdrian Chadd 	 *
26892a9f83afSAdrian Chadd 	 * During aggregate retries, it's possible that the head
26902a9f83afSAdrian Chadd 	 * frame will fail (which has the bfs_aggr and bfs_nframes
26912a9f83afSAdrian Chadd 	 * fields set for said aggregate) and will be retried as
26922a9f83afSAdrian Chadd 	 * a single frame.  In this instance, the values should
26932a9f83afSAdrian Chadd 	 * be reset or the completion code will get upset with you.
26942a9f83afSAdrian Chadd 	 */
26952a9f83afSAdrian Chadd 	if (bf->bf_state.bfs_aggr != 0 || bf->bf_state.bfs_nframes > 1) {
26962a9f83afSAdrian Chadd 		device_printf(sc->sc_dev, "%s: bfs_aggr=%d, bfs_nframes=%d\n",
26972a9f83afSAdrian Chadd 		    __func__,
26982a9f83afSAdrian Chadd 		    bf->bf_state.bfs_aggr,
26992a9f83afSAdrian Chadd 		    bf->bf_state.bfs_nframes);
27002a9f83afSAdrian Chadd 		bf->bf_state.bfs_aggr = 0;
27012a9f83afSAdrian Chadd 		bf->bf_state.bfs_nframes = 1;
27022a9f83afSAdrian Chadd 	}
27032a9f83afSAdrian Chadd 
27044e81f27cSAdrian Chadd 	/* Update CLRDMASK just before this frame is queued */
27054e81f27cSAdrian Chadd 	ath_tx_update_clrdmask(sc, tid, bf);
27064e81f27cSAdrian Chadd 
2707eb6f0de0SAdrian Chadd 	/* Direct dispatch to hardware */
2708eb6f0de0SAdrian Chadd 	ath_tx_do_ratelookup(sc, bf);
2709e2e4a2c2SAdrian Chadd 	ath_tx_calc_duration(sc, bf);
2710e2e4a2c2SAdrian Chadd 	ath_tx_calc_protection(sc, bf);
2711eb6f0de0SAdrian Chadd 	ath_tx_set_rtscts(sc, bf);
2712e2e4a2c2SAdrian Chadd 	ath_tx_rate_fill_rcflags(sc, bf);
2713eb6f0de0SAdrian Chadd 	ath_tx_setds(sc, bf);
2714eb6f0de0SAdrian Chadd 
2715eb6f0de0SAdrian Chadd 	/* Statistics */
2716eb6f0de0SAdrian Chadd 	sc->sc_aggr_stats.aggr_low_hwq_single_pkt++;
2717eb6f0de0SAdrian Chadd 
2718eb6f0de0SAdrian Chadd 	/* Track per-TID hardware queue depth correctly */
2719eb6f0de0SAdrian Chadd 	tid->hwq_depth++;
2720eb6f0de0SAdrian Chadd 
2721eb6f0de0SAdrian Chadd 	/* Add to BAW */
2722eb6f0de0SAdrian Chadd 	if (bf->bf_state.bfs_dobaw) {
2723eb6f0de0SAdrian Chadd 		ath_tx_addto_baw(sc, an, tid, bf);
2724eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_addedbaw = 1;
2725eb6f0de0SAdrian Chadd 	}
2726eb6f0de0SAdrian Chadd 
2727eb6f0de0SAdrian Chadd 	/* Set completion handler, multi-frame aggregate or not */
2728eb6f0de0SAdrian Chadd 	bf->bf_comp = ath_tx_aggr_comp;
2729eb6f0de0SAdrian Chadd 
2730eb6f0de0SAdrian Chadd 	/* Hand off to hardware */
2731eb6f0de0SAdrian Chadd 	ath_tx_handoff(sc, txq, bf);
2732eb6f0de0SAdrian Chadd }
2733eb6f0de0SAdrian Chadd 
2734eb6f0de0SAdrian Chadd /*
2735eb6f0de0SAdrian Chadd  * Attempt to send the packet.
2736eb6f0de0SAdrian Chadd  * If the queue isn't busy, direct-dispatch.
2737eb6f0de0SAdrian Chadd  * If the queue is busy enough, queue the given packet on the
2738eb6f0de0SAdrian Chadd  *  relevant software queue.
2739eb6f0de0SAdrian Chadd  */
2740eb6f0de0SAdrian Chadd void
2741eb6f0de0SAdrian Chadd ath_tx_swq(struct ath_softc *sc, struct ieee80211_node *ni, struct ath_txq *txq,
2742eb6f0de0SAdrian Chadd     struct ath_buf *bf)
2743eb6f0de0SAdrian Chadd {
2744eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
2745eb6f0de0SAdrian Chadd 	struct ieee80211_frame *wh;
2746eb6f0de0SAdrian Chadd 	struct ath_tid *atid;
2747eb6f0de0SAdrian Chadd 	int pri, tid;
2748eb6f0de0SAdrian Chadd 	struct mbuf *m0 = bf->bf_m;
2749eb6f0de0SAdrian Chadd 
27507561cb5cSAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
27517561cb5cSAdrian Chadd 
2752eb6f0de0SAdrian Chadd 	/* Fetch the TID - non-QoS frames get assigned to TID 16 */
2753eb6f0de0SAdrian Chadd 	wh = mtod(m0, struct ieee80211_frame *);
2754eb6f0de0SAdrian Chadd 	pri = ath_tx_getac(sc, m0);
2755eb6f0de0SAdrian Chadd 	tid = ath_tx_gettid(sc, m0);
2756eb6f0de0SAdrian Chadd 	atid = &an->an_tid[tid];
2757eb6f0de0SAdrian Chadd 
2758c2ac9655SAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, atid);
2759c2ac9655SAdrian Chadd 
2760a108d2d6SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: bf=%p, pri=%d, tid=%d, qos=%d\n",
2761a108d2d6SAdrian Chadd 	    __func__, bf, pri, tid, IEEE80211_QOS_HAS_SEQ(wh));
2762eb6f0de0SAdrian Chadd 
2763eb6f0de0SAdrian Chadd 	/* Set local packet state, used to queue packets to hardware */
276446634305SAdrian Chadd 	/* XXX potentially duplicate info, re-check */
276546634305SAdrian Chadd 	/* XXX remember, txq must be the hardware queue, not the av_mcastq */
2766eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_tid = tid;
2767eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_txq = txq;
2768eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_pri = pri;
2769eb6f0de0SAdrian Chadd 
2770eb6f0de0SAdrian Chadd 	/*
2771eb6f0de0SAdrian Chadd 	 * If the hardware queue isn't busy, queue it directly.
2772eb6f0de0SAdrian Chadd 	 * If the hardware queue is busy, queue it.
2773eb6f0de0SAdrian Chadd 	 * If the TID is paused or the traffic it outside BAW, software
2774eb6f0de0SAdrian Chadd 	 * queue it.
2775eb6f0de0SAdrian Chadd 	 */
2776eb6f0de0SAdrian Chadd 	if (atid->paused) {
2777eb6f0de0SAdrian Chadd 		/* TID is paused, queue */
2778a108d2d6SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: paused\n", __func__);
27793e6cc97fSAdrian Chadd 		ATH_TID_INSERT_TAIL(atid, bf, bf_list);
2780eb6f0de0SAdrian Chadd 	} else if (ath_tx_ampdu_pending(sc, an, tid)) {
2781eb6f0de0SAdrian Chadd 		/* AMPDU pending; queue */
2782a108d2d6SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: pending\n", __func__);
27833e6cc97fSAdrian Chadd 		ATH_TID_INSERT_TAIL(atid, bf, bf_list);
2784eb6f0de0SAdrian Chadd 		/* XXX sched? */
2785eb6f0de0SAdrian Chadd 	} else if (ath_tx_ampdu_running(sc, an, tid)) {
2786eb6f0de0SAdrian Chadd 		/* AMPDU running, attempt direct dispatch if possible */
278739f24578SAdrian Chadd 
278839f24578SAdrian Chadd 		/*
278939f24578SAdrian Chadd 		 * Always queue the frame to the tail of the list.
279039f24578SAdrian Chadd 		 */
27913e6cc97fSAdrian Chadd 		ATH_TID_INSERT_TAIL(atid, bf, bf_list);
279239f24578SAdrian Chadd 
279339f24578SAdrian Chadd 		/*
279439f24578SAdrian Chadd 		 * If the hardware queue isn't busy, direct dispatch
279539f24578SAdrian Chadd 		 * the head frame in the list.  Don't schedule the
279639f24578SAdrian Chadd 		 * TID - let it build some more frames first?
279739f24578SAdrian Chadd 		 *
279839f24578SAdrian Chadd 		 * Otherwise, schedule the TID.
279939f24578SAdrian Chadd 		 */
2800d4365d16SAdrian Chadd 		if (txq->axq_depth < sc->sc_hwq_limit) {
28013e6cc97fSAdrian Chadd 			bf = ATH_TID_FIRST(atid);
28023e6cc97fSAdrian Chadd 			ATH_TID_REMOVE(atid, bf, bf_list);
28032a9f83afSAdrian Chadd 
28042a9f83afSAdrian Chadd 			/*
28052a9f83afSAdrian Chadd 			 * Ensure it's definitely treated as a non-AMPDU
28062a9f83afSAdrian Chadd 			 * frame - this information may have been left
28072a9f83afSAdrian Chadd 			 * over from a previous attempt.
28082a9f83afSAdrian Chadd 			 */
28092a9f83afSAdrian Chadd 			bf->bf_state.bfs_aggr = 0;
28102a9f83afSAdrian Chadd 			bf->bf_state.bfs_nframes = 1;
28112a9f83afSAdrian Chadd 
28122a9f83afSAdrian Chadd 			/* Queue to the hardware */
281346634305SAdrian Chadd 			ath_tx_xmit_aggr(sc, an, txq, bf);
2814a108d2d6SAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_SW_TX,
2815a108d2d6SAdrian Chadd 			    "%s: xmit_aggr\n",
2816a108d2d6SAdrian Chadd 			    __func__);
2817d4365d16SAdrian Chadd 		} else {
2818d4365d16SAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_SW_TX,
2819a108d2d6SAdrian Chadd 			    "%s: ampdu; swq'ing\n",
2820a108d2d6SAdrian Chadd 			    __func__);
282103682514SAdrian Chadd 
2822eb6f0de0SAdrian Chadd 			ath_tx_tid_sched(sc, atid);
2823eb6f0de0SAdrian Chadd 		}
2824eb6f0de0SAdrian Chadd 	} else if (txq->axq_depth < sc->sc_hwq_limit) {
2825eb6f0de0SAdrian Chadd 		/* AMPDU not running, attempt direct dispatch */
2826a108d2d6SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: xmit_normal\n", __func__);
28270a544719SAdrian Chadd 		/* See if clrdmask needs to be set */
28280a544719SAdrian Chadd 		ath_tx_update_clrdmask(sc, atid, bf);
2829eb6f0de0SAdrian Chadd 		ath_tx_xmit_normal(sc, txq, bf);
2830eb6f0de0SAdrian Chadd 	} else {
2831eb6f0de0SAdrian Chadd 		/* Busy; queue */
2832a108d2d6SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: swq'ing\n", __func__);
28333e6cc97fSAdrian Chadd 		ATH_TID_INSERT_TAIL(atid, bf, bf_list);
2834eb6f0de0SAdrian Chadd 		ath_tx_tid_sched(sc, atid);
2835eb6f0de0SAdrian Chadd 	}
2836eb6f0de0SAdrian Chadd }
2837eb6f0de0SAdrian Chadd 
2838eb6f0de0SAdrian Chadd /*
2839eb6f0de0SAdrian Chadd  * Configure the per-TID node state.
2840eb6f0de0SAdrian Chadd  *
2841eb6f0de0SAdrian Chadd  * This likely belongs in if_ath_node.c but I can't think of anywhere
2842eb6f0de0SAdrian Chadd  * else to put it just yet.
2843eb6f0de0SAdrian Chadd  *
2844eb6f0de0SAdrian Chadd  * This sets up the SLISTs and the mutex as appropriate.
2845eb6f0de0SAdrian Chadd  */
2846eb6f0de0SAdrian Chadd void
2847eb6f0de0SAdrian Chadd ath_tx_tid_init(struct ath_softc *sc, struct ath_node *an)
2848eb6f0de0SAdrian Chadd {
2849eb6f0de0SAdrian Chadd 	int i, j;
2850eb6f0de0SAdrian Chadd 	struct ath_tid *atid;
2851eb6f0de0SAdrian Chadd 
2852eb6f0de0SAdrian Chadd 	for (i = 0; i < IEEE80211_TID_SIZE; i++) {
2853eb6f0de0SAdrian Chadd 		atid = &an->an_tid[i];
2854f1bc738eSAdrian Chadd 
2855f1bc738eSAdrian Chadd 		/* XXX now with this bzer(), is the field 0'ing needed? */
2856f1bc738eSAdrian Chadd 		bzero(atid, sizeof(*atid));
2857f1bc738eSAdrian Chadd 
28583e6cc97fSAdrian Chadd 		TAILQ_INIT(&atid->tid_q);
28593e6cc97fSAdrian Chadd 		TAILQ_INIT(&atid->filtq.tid_q);
2860eb6f0de0SAdrian Chadd 		atid->tid = i;
2861eb6f0de0SAdrian Chadd 		atid->an = an;
2862eb6f0de0SAdrian Chadd 		for (j = 0; j < ATH_TID_MAX_BUFS; j++)
2863eb6f0de0SAdrian Chadd 			atid->tx_buf[j] = NULL;
2864eb6f0de0SAdrian Chadd 		atid->baw_head = atid->baw_tail = 0;
2865eb6f0de0SAdrian Chadd 		atid->paused = 0;
2866eb6f0de0SAdrian Chadd 		atid->sched = 0;
2867eb6f0de0SAdrian Chadd 		atid->hwq_depth = 0;
2868eb6f0de0SAdrian Chadd 		atid->cleanup_inprogress = 0;
2869f1bc738eSAdrian Chadd 		atid->clrdmask = 1;	/* Always start by setting this bit */
2870eb6f0de0SAdrian Chadd 		if (i == IEEE80211_NONQOS_TID)
28717403d1b9SAdrian Chadd 			atid->ac = ATH_NONQOS_TID_AC;
2872eb6f0de0SAdrian Chadd 		else
2873eb6f0de0SAdrian Chadd 			atid->ac = TID_TO_WME_AC(i);
2874eb6f0de0SAdrian Chadd 	}
2875eb6f0de0SAdrian Chadd }
2876eb6f0de0SAdrian Chadd 
2877eb6f0de0SAdrian Chadd /*
2878eb6f0de0SAdrian Chadd  * Pause the current TID. This stops packets from being transmitted
2879eb6f0de0SAdrian Chadd  * on it.
2880eb6f0de0SAdrian Chadd  *
2881eb6f0de0SAdrian Chadd  * Since this is also called from upper layers as well as the driver,
2882eb6f0de0SAdrian Chadd  * it will get the TID lock.
2883eb6f0de0SAdrian Chadd  */
2884eb6f0de0SAdrian Chadd static void
2885eb6f0de0SAdrian Chadd ath_tx_tid_pause(struct ath_softc *sc, struct ath_tid *tid)
2886eb6f0de0SAdrian Chadd {
288788b3d483SAdrian Chadd 
288888b3d483SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]);
2889eb6f0de0SAdrian Chadd 	tid->paused++;
2890eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: paused = %d\n",
2891eb6f0de0SAdrian Chadd 	    __func__, tid->paused);
2892eb6f0de0SAdrian Chadd }
2893eb6f0de0SAdrian Chadd 
2894eb6f0de0SAdrian Chadd /*
2895eb6f0de0SAdrian Chadd  * Unpause the current TID, and schedule it if needed.
2896eb6f0de0SAdrian Chadd  */
2897eb6f0de0SAdrian Chadd static void
2898eb6f0de0SAdrian Chadd ath_tx_tid_resume(struct ath_softc *sc, struct ath_tid *tid)
2899eb6f0de0SAdrian Chadd {
2900eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]);
2901eb6f0de0SAdrian Chadd 
2902eb6f0de0SAdrian Chadd 	tid->paused--;
2903eb6f0de0SAdrian Chadd 
2904eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: unpaused = %d\n",
2905eb6f0de0SAdrian Chadd 	    __func__, tid->paused);
2906eb6f0de0SAdrian Chadd 
29070eb81626SAdrian Chadd 	if (tid->paused)
2908eb6f0de0SAdrian Chadd 		return;
29090eb81626SAdrian Chadd 
29100eb81626SAdrian Chadd 	/*
29110eb81626SAdrian Chadd 	 * Override the clrdmask configuration for the next frame
29120eb81626SAdrian Chadd 	 * from this TID, just to get the ball rolling.
29130eb81626SAdrian Chadd 	 */
29140eb81626SAdrian Chadd 	tid->clrdmask = 1;
29150eb81626SAdrian Chadd 
29160eb81626SAdrian Chadd 	if (tid->axq_depth == 0)
29170eb81626SAdrian Chadd 		return;
2918eb6f0de0SAdrian Chadd 
2919f1bc738eSAdrian Chadd 	/* XXX isfiltered shouldn't ever be 0 at this point */
2920f1bc738eSAdrian Chadd 	if (tid->isfiltered == 1) {
2921f1bc738eSAdrian Chadd 		device_printf(sc->sc_dev, "%s: filtered?!\n", __func__);
2922f1bc738eSAdrian Chadd 		return;
2923f1bc738eSAdrian Chadd 	}
2924f1bc738eSAdrian Chadd 
2925eb6f0de0SAdrian Chadd 	ath_tx_tid_sched(sc, tid);
2926eb6f0de0SAdrian Chadd 	/* Punt some frames to the hardware if needed */
292703e9308fSAdrian Chadd 	//ath_txq_sched(sc, sc->sc_ac2q[tid->ac]);
292803e9308fSAdrian Chadd 	taskqueue_enqueue(sc->sc_tq, &sc->sc_txqtask);
2929eb6f0de0SAdrian Chadd }
2930eb6f0de0SAdrian Chadd 
2931eb6f0de0SAdrian Chadd /*
2932f1bc738eSAdrian Chadd  * Add the given ath_buf to the TID filtered frame list.
2933f1bc738eSAdrian Chadd  * This requires the TID be filtered.
2934f1bc738eSAdrian Chadd  */
2935f1bc738eSAdrian Chadd static void
2936f1bc738eSAdrian Chadd ath_tx_tid_filt_addbuf(struct ath_softc *sc, struct ath_tid *tid,
2937f1bc738eSAdrian Chadd     struct ath_buf *bf)
2938f1bc738eSAdrian Chadd {
2939f1bc738eSAdrian Chadd 
2940f1bc738eSAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
2941f1bc738eSAdrian Chadd 	if (! tid->isfiltered)
2942f1bc738eSAdrian Chadd 		device_printf(sc->sc_dev, "%s: not filtered?!\n", __func__);
2943f1bc738eSAdrian Chadd 
2944f1bc738eSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_FILT, "%s: bf=%p\n", __func__, bf);
2945f1bc738eSAdrian Chadd 
2946f1bc738eSAdrian Chadd 	/* Set the retry bit and bump the retry counter */
2947f1bc738eSAdrian Chadd 	ath_tx_set_retry(sc, bf);
2948f1bc738eSAdrian Chadd 	sc->sc_stats.ast_tx_swfiltered++;
2949f1bc738eSAdrian Chadd 
295013aa9ee5SAdrian Chadd 	ATH_TID_FILT_INSERT_TAIL(tid, bf, bf_list);
2951f1bc738eSAdrian Chadd }
2952f1bc738eSAdrian Chadd 
2953f1bc738eSAdrian Chadd /*
2954f1bc738eSAdrian Chadd  * Handle a completed filtered frame from the given TID.
2955f1bc738eSAdrian Chadd  * This just enables/pauses the filtered frame state if required
2956f1bc738eSAdrian Chadd  * and appends the filtered frame to the filtered queue.
2957f1bc738eSAdrian Chadd  */
2958f1bc738eSAdrian Chadd static void
2959f1bc738eSAdrian Chadd ath_tx_tid_filt_comp_buf(struct ath_softc *sc, struct ath_tid *tid,
2960f1bc738eSAdrian Chadd     struct ath_buf *bf)
2961f1bc738eSAdrian Chadd {
2962f1bc738eSAdrian Chadd 
2963f1bc738eSAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
2964f1bc738eSAdrian Chadd 
2965f1bc738eSAdrian Chadd 	if (! tid->isfiltered) {
2966f1bc738eSAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_FILT, "%s: filter transition\n",
2967f1bc738eSAdrian Chadd 		    __func__);
2968f1bc738eSAdrian Chadd 		tid->isfiltered = 1;
2969f1bc738eSAdrian Chadd 		ath_tx_tid_pause(sc, tid);
2970f1bc738eSAdrian Chadd 	}
2971f1bc738eSAdrian Chadd 
2972f1bc738eSAdrian Chadd 	/* Add the frame to the filter queue */
2973f1bc738eSAdrian Chadd 	ath_tx_tid_filt_addbuf(sc, tid, bf);
2974f1bc738eSAdrian Chadd }
2975f1bc738eSAdrian Chadd 
2976f1bc738eSAdrian Chadd /*
2977f1bc738eSAdrian Chadd  * Complete the filtered frame TX completion.
2978f1bc738eSAdrian Chadd  *
2979f1bc738eSAdrian Chadd  * If there are no more frames in the hardware queue, unpause/unfilter
2980f1bc738eSAdrian Chadd  * the TID if applicable.  Otherwise we will wait for a node PS transition
2981f1bc738eSAdrian Chadd  * to unfilter.
2982f1bc738eSAdrian Chadd  */
2983f1bc738eSAdrian Chadd static void
2984f1bc738eSAdrian Chadd ath_tx_tid_filt_comp_complete(struct ath_softc *sc, struct ath_tid *tid)
2985f1bc738eSAdrian Chadd {
2986f1bc738eSAdrian Chadd 	struct ath_buf *bf;
2987f1bc738eSAdrian Chadd 
2988f1bc738eSAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
2989f1bc738eSAdrian Chadd 
2990f1bc738eSAdrian Chadd 	if (tid->hwq_depth != 0)
2991f1bc738eSAdrian Chadd 		return;
2992f1bc738eSAdrian Chadd 
2993f1bc738eSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_FILT, "%s: hwq=0, transition back\n",
2994f1bc738eSAdrian Chadd 	    __func__);
2995f1bc738eSAdrian Chadd 	tid->isfiltered = 0;
2996f1bc738eSAdrian Chadd 	tid->clrdmask = 1;
2997f1bc738eSAdrian Chadd 
2998f1bc738eSAdrian Chadd 	/* XXX this is really quite inefficient */
299913aa9ee5SAdrian Chadd 	while ((bf = ATH_TID_FILT_LAST(tid, ath_bufhead_s)) != NULL) {
300013aa9ee5SAdrian Chadd 		ATH_TID_FILT_REMOVE(tid, bf, bf_list);
30013e6cc97fSAdrian Chadd 		ATH_TID_INSERT_HEAD(tid, bf, bf_list);
3002f1bc738eSAdrian Chadd 	}
3003f1bc738eSAdrian Chadd 
3004f1bc738eSAdrian Chadd 	ath_tx_tid_resume(sc, tid);
3005f1bc738eSAdrian Chadd }
3006f1bc738eSAdrian Chadd 
3007f1bc738eSAdrian Chadd /*
3008f1bc738eSAdrian Chadd  * Called when a single (aggregate or otherwise) frame is completed.
3009f1bc738eSAdrian Chadd  *
3010f1bc738eSAdrian Chadd  * Returns 1 if the buffer could be added to the filtered list
3011f1bc738eSAdrian Chadd  * (cloned or otherwise), 0 if the buffer couldn't be added to the
3012f1bc738eSAdrian Chadd  * filtered list (failed clone; expired retry) and the caller should
3013f1bc738eSAdrian Chadd  * free it and handle it like a failure (eg by sending a BAR.)
3014f1bc738eSAdrian Chadd  */
3015f1bc738eSAdrian Chadd static int
3016f1bc738eSAdrian Chadd ath_tx_tid_filt_comp_single(struct ath_softc *sc, struct ath_tid *tid,
3017f1bc738eSAdrian Chadd     struct ath_buf *bf)
3018f1bc738eSAdrian Chadd {
3019f1bc738eSAdrian Chadd 	struct ath_buf *nbf;
3020f1bc738eSAdrian Chadd 	int retval;
3021f1bc738eSAdrian Chadd 
3022f1bc738eSAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
3023f1bc738eSAdrian Chadd 
3024f1bc738eSAdrian Chadd 	/*
3025f1bc738eSAdrian Chadd 	 * Don't allow a filtered frame to live forever.
3026f1bc738eSAdrian Chadd 	 */
3027f1bc738eSAdrian Chadd 	if (bf->bf_state.bfs_retries > SWMAX_RETRIES) {
30280eb81626SAdrian Chadd 		sc->sc_stats.ast_tx_swretrymax++;
3029f1bc738eSAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_FILT,
3030f1bc738eSAdrian Chadd 		    "%s: bf=%p, seqno=%d, exceeded retries\n",
3031f1bc738eSAdrian Chadd 		    __func__,
3032f1bc738eSAdrian Chadd 		    bf,
3033f1bc738eSAdrian Chadd 		    bf->bf_state.bfs_seqno);
3034f1bc738eSAdrian Chadd 		return (0);
3035f1bc738eSAdrian Chadd 	}
3036f1bc738eSAdrian Chadd 
3037f1bc738eSAdrian Chadd 	/*
3038f1bc738eSAdrian Chadd 	 * A busy buffer can't be added to the retry list.
3039f1bc738eSAdrian Chadd 	 * It needs to be cloned.
3040f1bc738eSAdrian Chadd 	 */
3041f1bc738eSAdrian Chadd 	if (bf->bf_flags & ATH_BUF_BUSY) {
3042f1bc738eSAdrian Chadd 		nbf = ath_tx_retry_clone(sc, tid->an, tid, bf);
3043f1bc738eSAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_FILT,
3044f1bc738eSAdrian Chadd 		    "%s: busy buffer clone: %p -> %p\n",
3045f1bc738eSAdrian Chadd 		    __func__, bf, nbf);
3046f1bc738eSAdrian Chadd 	} else {
3047f1bc738eSAdrian Chadd 		nbf = bf;
3048f1bc738eSAdrian Chadd 	}
3049f1bc738eSAdrian Chadd 
3050f1bc738eSAdrian Chadd 	if (nbf == NULL) {
3051f1bc738eSAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_FILT,
3052f1bc738eSAdrian Chadd 		    "%s: busy buffer couldn't be cloned (%p)!\n",
3053f1bc738eSAdrian Chadd 		    __func__, bf);
3054f1bc738eSAdrian Chadd 		retval = 1;
3055f1bc738eSAdrian Chadd 	} else {
3056f1bc738eSAdrian Chadd 		ath_tx_tid_filt_comp_buf(sc, tid, nbf);
3057f1bc738eSAdrian Chadd 		retval = 0;
3058f1bc738eSAdrian Chadd 	}
3059f1bc738eSAdrian Chadd 	ath_tx_tid_filt_comp_complete(sc, tid);
3060f1bc738eSAdrian Chadd 
3061f1bc738eSAdrian Chadd 	return (retval);
3062f1bc738eSAdrian Chadd }
3063f1bc738eSAdrian Chadd 
3064f1bc738eSAdrian Chadd static void
3065f1bc738eSAdrian Chadd ath_tx_tid_filt_comp_aggr(struct ath_softc *sc, struct ath_tid *tid,
3066f1bc738eSAdrian Chadd     struct ath_buf *bf_first, ath_bufhead *bf_q)
3067f1bc738eSAdrian Chadd {
3068f1bc738eSAdrian Chadd 	struct ath_buf *bf, *bf_next, *nbf;
3069f1bc738eSAdrian Chadd 
3070f1bc738eSAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
3071f1bc738eSAdrian Chadd 
3072f1bc738eSAdrian Chadd 	bf = bf_first;
3073f1bc738eSAdrian Chadd 	while (bf) {
3074f1bc738eSAdrian Chadd 		bf_next = bf->bf_next;
3075f1bc738eSAdrian Chadd 		bf->bf_next = NULL;	/* Remove it from the aggr list */
3076f1bc738eSAdrian Chadd 
3077f1bc738eSAdrian Chadd 		/*
3078f1bc738eSAdrian Chadd 		 * Don't allow a filtered frame to live forever.
3079f1bc738eSAdrian Chadd 		 */
3080f1bc738eSAdrian Chadd 		if (bf->bf_state.bfs_retries > SWMAX_RETRIES) {
30810eb81626SAdrian Chadd 		sc->sc_stats.ast_tx_swretrymax++;
3082f1bc738eSAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_SW_TX_FILT,
3083f1bc738eSAdrian Chadd 			    "%s: bf=%p, seqno=%d, exceeded retries\n",
3084f1bc738eSAdrian Chadd 			    __func__,
3085f1bc738eSAdrian Chadd 			    bf,
3086f1bc738eSAdrian Chadd 			    bf->bf_state.bfs_seqno);
3087f1bc738eSAdrian Chadd 			TAILQ_INSERT_TAIL(bf_q, bf, bf_list);
3088f1bc738eSAdrian Chadd 			goto next;
3089f1bc738eSAdrian Chadd 		}
3090f1bc738eSAdrian Chadd 
3091f1bc738eSAdrian Chadd 		if (bf->bf_flags & ATH_BUF_BUSY) {
3092f1bc738eSAdrian Chadd 			nbf = ath_tx_retry_clone(sc, tid->an, tid, bf);
3093f1bc738eSAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_SW_TX_FILT,
3094f1bc738eSAdrian Chadd 			    "%s: busy buffer cloned: %p -> %p",
3095f1bc738eSAdrian Chadd 			    __func__, bf, nbf);
3096f1bc738eSAdrian Chadd 		} else {
3097f1bc738eSAdrian Chadd 			nbf = bf;
3098f1bc738eSAdrian Chadd 		}
3099f1bc738eSAdrian Chadd 
3100f1bc738eSAdrian Chadd 		/*
3101f1bc738eSAdrian Chadd 		 * If the buffer couldn't be cloned, add it to bf_q;
3102f1bc738eSAdrian Chadd 		 * the caller will free the buffer(s) as required.
3103f1bc738eSAdrian Chadd 		 */
3104f1bc738eSAdrian Chadd 		if (nbf == NULL) {
3105f1bc738eSAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_SW_TX_FILT,
3106f1bc738eSAdrian Chadd 			    "%s: buffer couldn't be cloned! (%p)\n",
3107f1bc738eSAdrian Chadd 			    __func__, bf);
3108f1bc738eSAdrian Chadd 			TAILQ_INSERT_TAIL(bf_q, bf, bf_list);
3109f1bc738eSAdrian Chadd 		} else {
3110f1bc738eSAdrian Chadd 			ath_tx_tid_filt_comp_buf(sc, tid, nbf);
3111f1bc738eSAdrian Chadd 		}
3112f1bc738eSAdrian Chadd next:
3113f1bc738eSAdrian Chadd 		bf = bf_next;
3114f1bc738eSAdrian Chadd 	}
3115f1bc738eSAdrian Chadd 
3116f1bc738eSAdrian Chadd 	ath_tx_tid_filt_comp_complete(sc, tid);
3117f1bc738eSAdrian Chadd }
3118f1bc738eSAdrian Chadd 
3119f1bc738eSAdrian Chadd /*
312088b3d483SAdrian Chadd  * Suspend the queue because we need to TX a BAR.
312188b3d483SAdrian Chadd  */
312288b3d483SAdrian Chadd static void
312388b3d483SAdrian Chadd ath_tx_tid_bar_suspend(struct ath_softc *sc, struct ath_tid *tid)
312488b3d483SAdrian Chadd {
312588b3d483SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]);
312688b3d483SAdrian Chadd 
31270e22ed0eSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_BAR,
3128e60c4fc2SAdrian Chadd 	    "%s: tid=%p, bar_wait=%d, bar_tx=%d, called\n",
312988b3d483SAdrian Chadd 	    __func__,
3130e60c4fc2SAdrian Chadd 	    tid,
3131e60c4fc2SAdrian Chadd 	    tid->bar_wait,
3132e60c4fc2SAdrian Chadd 	    tid->bar_tx);
313388b3d483SAdrian Chadd 
313488b3d483SAdrian Chadd 	/* We shouldn't be called when bar_tx is 1 */
313588b3d483SAdrian Chadd 	if (tid->bar_tx) {
313688b3d483SAdrian Chadd 		device_printf(sc->sc_dev, "%s: bar_tx is 1?!\n",
313788b3d483SAdrian Chadd 		    __func__);
313888b3d483SAdrian Chadd 	}
313988b3d483SAdrian Chadd 
314088b3d483SAdrian Chadd 	/* If we've already been called, just be patient. */
314188b3d483SAdrian Chadd 	if (tid->bar_wait)
314288b3d483SAdrian Chadd 		return;
314388b3d483SAdrian Chadd 
314488b3d483SAdrian Chadd 	/* Wait! */
314588b3d483SAdrian Chadd 	tid->bar_wait = 1;
314688b3d483SAdrian Chadd 
314788b3d483SAdrian Chadd 	/* Only one pause, no matter how many frames fail */
314888b3d483SAdrian Chadd 	ath_tx_tid_pause(sc, tid);
314988b3d483SAdrian Chadd }
315088b3d483SAdrian Chadd 
315188b3d483SAdrian Chadd /*
315288b3d483SAdrian Chadd  * We've finished with BAR handling - either we succeeded or
315388b3d483SAdrian Chadd  * failed. Either way, unsuspend TX.
315488b3d483SAdrian Chadd  */
315588b3d483SAdrian Chadd static void
315688b3d483SAdrian Chadd ath_tx_tid_bar_unsuspend(struct ath_softc *sc, struct ath_tid *tid)
315788b3d483SAdrian Chadd {
315888b3d483SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]);
315988b3d483SAdrian Chadd 
31600e22ed0eSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_BAR,
316188b3d483SAdrian Chadd 	    "%s: tid=%p, called\n",
316288b3d483SAdrian Chadd 	    __func__,
316388b3d483SAdrian Chadd 	    tid);
316488b3d483SAdrian Chadd 
316588b3d483SAdrian Chadd 	if (tid->bar_tx == 0 || tid->bar_wait == 0) {
316688b3d483SAdrian Chadd 		device_printf(sc->sc_dev, "%s: bar_tx=%d, bar_wait=%d: ?\n",
316788b3d483SAdrian Chadd 		    __func__, tid->bar_tx, tid->bar_wait);
316888b3d483SAdrian Chadd 	}
316988b3d483SAdrian Chadd 
317088b3d483SAdrian Chadd 	tid->bar_tx = tid->bar_wait = 0;
317188b3d483SAdrian Chadd 	ath_tx_tid_resume(sc, tid);
317288b3d483SAdrian Chadd }
317388b3d483SAdrian Chadd 
317488b3d483SAdrian Chadd /*
317588b3d483SAdrian Chadd  * Return whether we're ready to TX a BAR frame.
317688b3d483SAdrian Chadd  *
317788b3d483SAdrian Chadd  * Requires the TID lock be held.
317888b3d483SAdrian Chadd  */
317988b3d483SAdrian Chadd static int
318088b3d483SAdrian Chadd ath_tx_tid_bar_tx_ready(struct ath_softc *sc, struct ath_tid *tid)
318188b3d483SAdrian Chadd {
318288b3d483SAdrian Chadd 
318388b3d483SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]);
318488b3d483SAdrian Chadd 
318588b3d483SAdrian Chadd 	if (tid->bar_wait == 0 || tid->hwq_depth > 0)
318688b3d483SAdrian Chadd 		return (0);
318788b3d483SAdrian Chadd 
31880e22ed0eSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, "%s: tid=%p (%d), bar ready\n",
31890e22ed0eSAdrian Chadd 	    __func__, tid, tid->tid);
31900e22ed0eSAdrian Chadd 
319188b3d483SAdrian Chadd 	return (1);
319288b3d483SAdrian Chadd }
319388b3d483SAdrian Chadd 
319488b3d483SAdrian Chadd /*
319588b3d483SAdrian Chadd  * Check whether the current TID is ready to have a BAR
319688b3d483SAdrian Chadd  * TXed and if so, do the TX.
319788b3d483SAdrian Chadd  *
319888b3d483SAdrian Chadd  * Since the TID/TXQ lock can't be held during a call to
319988b3d483SAdrian Chadd  * ieee80211_send_bar(), we have to do the dirty thing of unlocking it,
320088b3d483SAdrian Chadd  * sending the BAR and locking it again.
320188b3d483SAdrian Chadd  *
320288b3d483SAdrian Chadd  * Eventually, the code to send the BAR should be broken out
320388b3d483SAdrian Chadd  * from this routine so the lock doesn't have to be reacquired
320488b3d483SAdrian Chadd  * just to be immediately dropped by the caller.
320588b3d483SAdrian Chadd  */
320688b3d483SAdrian Chadd static void
320788b3d483SAdrian Chadd ath_tx_tid_bar_tx(struct ath_softc *sc, struct ath_tid *tid)
320888b3d483SAdrian Chadd {
320988b3d483SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
321088b3d483SAdrian Chadd 
321188b3d483SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]);
321288b3d483SAdrian Chadd 
32130e22ed0eSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_BAR,
321488b3d483SAdrian Chadd 	    "%s: tid=%p, called\n",
321588b3d483SAdrian Chadd 	    __func__,
321688b3d483SAdrian Chadd 	    tid);
321788b3d483SAdrian Chadd 
321888b3d483SAdrian Chadd 	tap = ath_tx_get_tx_tid(tid->an, tid->tid);
321988b3d483SAdrian Chadd 
322088b3d483SAdrian Chadd 	/*
322188b3d483SAdrian Chadd 	 * This is an error condition!
322288b3d483SAdrian Chadd 	 */
322388b3d483SAdrian Chadd 	if (tid->bar_wait == 0 || tid->bar_tx == 1) {
322488b3d483SAdrian Chadd 		device_printf(sc->sc_dev,
322588b3d483SAdrian Chadd 		    "%s: tid=%p, bar_tx=%d, bar_wait=%d: ?\n",
322688b3d483SAdrian Chadd 		    __func__,
322788b3d483SAdrian Chadd 		    tid,
322888b3d483SAdrian Chadd 		    tid->bar_tx,
322988b3d483SAdrian Chadd 		    tid->bar_wait);
323088b3d483SAdrian Chadd 		return;
323188b3d483SAdrian Chadd 	}
323288b3d483SAdrian Chadd 
323388b3d483SAdrian Chadd 	/* Don't do anything if we still have pending frames */
323488b3d483SAdrian Chadd 	if (tid->hwq_depth > 0) {
32350e22ed0eSAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_BAR,
323688b3d483SAdrian Chadd 		    "%s: tid=%p, hwq_depth=%d, waiting\n",
323788b3d483SAdrian Chadd 		    __func__,
323888b3d483SAdrian Chadd 		    tid,
323988b3d483SAdrian Chadd 		    tid->hwq_depth);
324088b3d483SAdrian Chadd 		return;
324188b3d483SAdrian Chadd 	}
324288b3d483SAdrian Chadd 
324388b3d483SAdrian Chadd 	/* We're now about to TX */
324488b3d483SAdrian Chadd 	tid->bar_tx = 1;
324588b3d483SAdrian Chadd 
324688b3d483SAdrian Chadd 	/*
32474e81f27cSAdrian Chadd 	 * Override the clrdmask configuration for the next frame,
32484e81f27cSAdrian Chadd 	 * just to get the ball rolling.
32494e81f27cSAdrian Chadd 	 */
32504e81f27cSAdrian Chadd 	tid->clrdmask = 1;
32514e81f27cSAdrian Chadd 
32524e81f27cSAdrian Chadd 	/*
325388b3d483SAdrian Chadd 	 * Calculate new BAW left edge, now that all frames have either
325488b3d483SAdrian Chadd 	 * succeeded or failed.
325588b3d483SAdrian Chadd 	 *
325688b3d483SAdrian Chadd 	 * XXX verify this is _actually_ the valid value to begin at!
325788b3d483SAdrian Chadd 	 */
32580e22ed0eSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_BAR,
325988b3d483SAdrian Chadd 	    "%s: tid=%p, new BAW left edge=%d\n",
326088b3d483SAdrian Chadd 	    __func__,
326188b3d483SAdrian Chadd 	    tid,
326288b3d483SAdrian Chadd 	    tap->txa_start);
326388b3d483SAdrian Chadd 
326488b3d483SAdrian Chadd 	/* Try sending the BAR frame */
326588b3d483SAdrian Chadd 	/* We can't hold the lock here! */
326688b3d483SAdrian Chadd 
326788b3d483SAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[tid->ac]);
326888b3d483SAdrian Chadd 	if (ieee80211_send_bar(&tid->an->an_node, tap, tap->txa_start) == 0) {
326988b3d483SAdrian Chadd 		/* Success? Now we wait for notification that it's done */
327088b3d483SAdrian Chadd 		ATH_TXQ_LOCK(sc->sc_ac2q[tid->ac]);
327188b3d483SAdrian Chadd 		return;
327288b3d483SAdrian Chadd 	}
327388b3d483SAdrian Chadd 
327488b3d483SAdrian Chadd 	/* Failure? For now, warn loudly and continue */
327588b3d483SAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[tid->ac]);
327688b3d483SAdrian Chadd 	device_printf(sc->sc_dev, "%s: tid=%p, failed to TX BAR, continue!\n",
327788b3d483SAdrian Chadd 	    __func__, tid);
327888b3d483SAdrian Chadd 	ath_tx_tid_bar_unsuspend(sc, tid);
327988b3d483SAdrian Chadd }
328088b3d483SAdrian Chadd 
3281eb6f0de0SAdrian Chadd static void
3282f1bc738eSAdrian Chadd ath_tx_tid_drain_pkt(struct ath_softc *sc, struct ath_node *an,
3283f1bc738eSAdrian Chadd     struct ath_tid *tid, ath_bufhead *bf_cq, struct ath_buf *bf)
3284eb6f0de0SAdrian Chadd {
3285eb6f0de0SAdrian Chadd 
3286f1bc738eSAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
3287eb6f0de0SAdrian Chadd 
3288eb6f0de0SAdrian Chadd 	/*
3289eb6f0de0SAdrian Chadd 	 * If the current TID is running AMPDU, update
3290eb6f0de0SAdrian Chadd 	 * the BAW.
3291eb6f0de0SAdrian Chadd 	 */
3292eb6f0de0SAdrian Chadd 	if (ath_tx_ampdu_running(sc, an, tid->tid) &&
3293eb6f0de0SAdrian Chadd 	    bf->bf_state.bfs_dobaw) {
3294eb6f0de0SAdrian Chadd 		/*
3295eb6f0de0SAdrian Chadd 		 * Only remove the frame from the BAW if it's
3296eb6f0de0SAdrian Chadd 		 * been transmitted at least once; this means
3297eb6f0de0SAdrian Chadd 		 * the frame was in the BAW to begin with.
3298eb6f0de0SAdrian Chadd 		 */
3299eb6f0de0SAdrian Chadd 		if (bf->bf_state.bfs_retries > 0) {
3300eb6f0de0SAdrian Chadd 			ath_tx_update_baw(sc, an, tid, bf);
3301eb6f0de0SAdrian Chadd 			bf->bf_state.bfs_dobaw = 0;
3302eb6f0de0SAdrian Chadd 		}
3303eb6f0de0SAdrian Chadd 		/*
3304eb6f0de0SAdrian Chadd 		 * This has become a non-fatal error now
3305eb6f0de0SAdrian Chadd 		 */
3306eb6f0de0SAdrian Chadd 		if (! bf->bf_state.bfs_addedbaw)
3307eb6f0de0SAdrian Chadd 			device_printf(sc->sc_dev,
3308eb6f0de0SAdrian Chadd 			    "%s: wasn't added: seqno %d\n",
3309eb6f0de0SAdrian Chadd 			    __func__, SEQNO(bf->bf_state.bfs_seqno));
3310eb6f0de0SAdrian Chadd 	}
3311eb6f0de0SAdrian Chadd 	TAILQ_INSERT_TAIL(bf_cq, bf, bf_list);
3312eb6f0de0SAdrian Chadd }
3313eb6f0de0SAdrian Chadd 
3314f1bc738eSAdrian Chadd static void
3315f1bc738eSAdrian Chadd ath_tx_tid_drain_print(struct ath_softc *sc, struct ath_node *an,
331603682514SAdrian Chadd     const char *pfx, struct ath_tid *tid, struct ath_buf *bf)
3317f1bc738eSAdrian Chadd {
3318f1bc738eSAdrian Chadd 	struct ieee80211_node *ni = &an->an_node;
3319f1bc738eSAdrian Chadd 	struct ath_txq *txq = sc->sc_ac2q[tid->ac];
3320f1bc738eSAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
3321f1bc738eSAdrian Chadd 
3322f1bc738eSAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid->tid);
3323f1bc738eSAdrian Chadd 
3324f1bc738eSAdrian Chadd 	device_printf(sc->sc_dev,
332503682514SAdrian Chadd 	    "%s: %s: node %p: bf=%p: addbaw=%d, dobaw=%d, "
3326f1bc738eSAdrian Chadd 	    "seqno=%d, retry=%d\n",
332703682514SAdrian Chadd 	    __func__, pfx, ni, bf,
3328f1bc738eSAdrian Chadd 	    bf->bf_state.bfs_addedbaw,
3329f1bc738eSAdrian Chadd 	    bf->bf_state.bfs_dobaw,
3330f1bc738eSAdrian Chadd 	    SEQNO(bf->bf_state.bfs_seqno),
3331f1bc738eSAdrian Chadd 	    bf->bf_state.bfs_retries);
3332f1bc738eSAdrian Chadd 	device_printf(sc->sc_dev,
333303682514SAdrian Chadd 	    "%s: node %p: bf=%p: txq[%d] axq_depth=%d, axq_aggr_depth=%d\n",
33344e81f27cSAdrian Chadd 	        __func__, ni, bf,
333503682514SAdrian Chadd 	    txq->axq_qnum,
33364e81f27cSAdrian Chadd 	    txq->axq_depth,
33374e81f27cSAdrian Chadd 	    txq->axq_aggr_depth);
33384e81f27cSAdrian Chadd 
33394e81f27cSAdrian Chadd 	device_printf(sc->sc_dev,
3340f1bc738eSAdrian Chadd 	    "%s: node %p: bf=%p: tid txq_depth=%d hwq_depth=%d, bar_wait=%d, isfiltered=%d\n",
3341f1bc738eSAdrian Chadd 	    __func__, ni, bf,
3342f1bc738eSAdrian Chadd 	    tid->axq_depth,
3343f1bc738eSAdrian Chadd 	    tid->hwq_depth,
3344f1bc738eSAdrian Chadd 	    tid->bar_wait,
3345f1bc738eSAdrian Chadd 	    tid->isfiltered);
3346f1bc738eSAdrian Chadd 	device_printf(sc->sc_dev,
33474e81f27cSAdrian Chadd 	    "%s: node %p: tid %d: "
33484e81f27cSAdrian Chadd 	    "sched=%d, paused=%d, "
33494e81f27cSAdrian Chadd 	    "incomp=%d, baw_head=%d, "
3350f1bc738eSAdrian Chadd 	    "baw_tail=%d txa_start=%d, ni_txseqs=%d\n",
33514e81f27cSAdrian Chadd 	     __func__, ni, tid->tid,
33524e81f27cSAdrian Chadd 	     tid->sched, tid->paused,
33534e81f27cSAdrian Chadd 	     tid->incomp, tid->baw_head,
3354f1bc738eSAdrian Chadd 	     tid->baw_tail, tap == NULL ? -1 : tap->txa_start,
3355f1bc738eSAdrian Chadd 	     ni->ni_txseqs[tid->tid]);
3356f1bc738eSAdrian Chadd 
3357f1bc738eSAdrian Chadd 	/* XXX Dump the frame, see what it is? */
3358f1bc738eSAdrian Chadd 	ieee80211_dump_pkt(ni->ni_ic,
3359f1bc738eSAdrian Chadd 	    mtod(bf->bf_m, const uint8_t *),
3360f1bc738eSAdrian Chadd 	    bf->bf_m->m_len, 0, -1);
3361f1bc738eSAdrian Chadd }
3362f1bc738eSAdrian Chadd 
3363f1bc738eSAdrian Chadd /*
3364f1bc738eSAdrian Chadd  * Free any packets currently pending in the software TX queue.
3365f1bc738eSAdrian Chadd  *
3366f1bc738eSAdrian Chadd  * This will be called when a node is being deleted.
3367f1bc738eSAdrian Chadd  *
3368f1bc738eSAdrian Chadd  * It can also be called on an active node during an interface
3369f1bc738eSAdrian Chadd  * reset or state transition.
3370f1bc738eSAdrian Chadd  *
3371f1bc738eSAdrian Chadd  * (From Linux/reference):
3372f1bc738eSAdrian Chadd  *
3373f1bc738eSAdrian Chadd  * TODO: For frame(s) that are in the retry state, we will reuse the
3374f1bc738eSAdrian Chadd  * sequence number(s) without setting the retry bit. The
3375f1bc738eSAdrian Chadd  * alternative is to give up on these and BAR the receiver's window
3376f1bc738eSAdrian Chadd  * forward.
3377f1bc738eSAdrian Chadd  */
3378f1bc738eSAdrian Chadd static void
3379f1bc738eSAdrian Chadd ath_tx_tid_drain(struct ath_softc *sc, struct ath_node *an,
3380f1bc738eSAdrian Chadd     struct ath_tid *tid, ath_bufhead *bf_cq)
3381f1bc738eSAdrian Chadd {
3382f1bc738eSAdrian Chadd 	struct ath_buf *bf;
3383f1bc738eSAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
3384f1bc738eSAdrian Chadd 	struct ieee80211_node *ni = &an->an_node;
3385f1bc738eSAdrian Chadd 	int t;
3386f1bc738eSAdrian Chadd 
3387f1bc738eSAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid->tid);
3388f1bc738eSAdrian Chadd 
3389f1bc738eSAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
3390f1bc738eSAdrian Chadd 
3391f1bc738eSAdrian Chadd 	/* Walk the queue, free frames */
3392f1bc738eSAdrian Chadd 	t = 0;
3393f1bc738eSAdrian Chadd 	for (;;) {
33943e6cc97fSAdrian Chadd 		bf = ATH_TID_FIRST(tid);
3395f1bc738eSAdrian Chadd 		if (bf == NULL) {
3396f1bc738eSAdrian Chadd 			break;
3397f1bc738eSAdrian Chadd 		}
3398f1bc738eSAdrian Chadd 
3399f1bc738eSAdrian Chadd 		if (t == 0) {
340003682514SAdrian Chadd 			ath_tx_tid_drain_print(sc, an, "norm", tid, bf);
3401f1bc738eSAdrian Chadd 			t = 1;
3402f1bc738eSAdrian Chadd 		}
3403f1bc738eSAdrian Chadd 
34043e6cc97fSAdrian Chadd 		ATH_TID_REMOVE(tid, bf, bf_list);
3405f1bc738eSAdrian Chadd 		ath_tx_tid_drain_pkt(sc, an, tid, bf_cq, bf);
3406f1bc738eSAdrian Chadd 	}
3407f1bc738eSAdrian Chadd 
3408f1bc738eSAdrian Chadd 	/* And now, drain the filtered frame queue */
3409f1bc738eSAdrian Chadd 	t = 0;
3410f1bc738eSAdrian Chadd 	for (;;) {
341113aa9ee5SAdrian Chadd 		bf = ATH_TID_FILT_FIRST(tid);
3412f1bc738eSAdrian Chadd 		if (bf == NULL)
3413f1bc738eSAdrian Chadd 			break;
3414f1bc738eSAdrian Chadd 
3415f1bc738eSAdrian Chadd 		if (t == 0) {
341603682514SAdrian Chadd 			ath_tx_tid_drain_print(sc, an, "filt", tid, bf);
3417f1bc738eSAdrian Chadd 			t = 1;
3418f1bc738eSAdrian Chadd 		}
3419f1bc738eSAdrian Chadd 
342013aa9ee5SAdrian Chadd 		ATH_TID_FILT_REMOVE(tid, bf, bf_list);
3421f1bc738eSAdrian Chadd 		ath_tx_tid_drain_pkt(sc, an, tid, bf_cq, bf);
3422f1bc738eSAdrian Chadd 	}
3423f1bc738eSAdrian Chadd 
3424eb6f0de0SAdrian Chadd 	/*
34254e81f27cSAdrian Chadd 	 * Override the clrdmask configuration for the next frame
34264e81f27cSAdrian Chadd 	 * in case there is some future transmission, just to get
34274e81f27cSAdrian Chadd 	 * the ball rolling.
34284e81f27cSAdrian Chadd 	 *
34294e81f27cSAdrian Chadd 	 * This won't hurt things if the TID is about to be freed.
34304e81f27cSAdrian Chadd 	 */
34314e81f27cSAdrian Chadd 	tid->clrdmask = 1;
34324e81f27cSAdrian Chadd 
34334e81f27cSAdrian Chadd 	/*
3434eb6f0de0SAdrian Chadd 	 * Now that it's completed, grab the TID lock and update
3435eb6f0de0SAdrian Chadd 	 * the sequence number and BAW window.
3436eb6f0de0SAdrian Chadd 	 * Because sequence numbers have been assigned to frames
3437eb6f0de0SAdrian Chadd 	 * that haven't been sent yet, it's entirely possible
3438eb6f0de0SAdrian Chadd 	 * we'll be called with some pending frames that have not
3439eb6f0de0SAdrian Chadd 	 * been transmitted.
3440eb6f0de0SAdrian Chadd 	 *
3441eb6f0de0SAdrian Chadd 	 * The cleaner solution is to do the sequence number allocation
3442eb6f0de0SAdrian Chadd 	 * when the packet is first transmitted - and thus the "retries"
3443eb6f0de0SAdrian Chadd 	 * check above would be enough to update the BAW/seqno.
3444eb6f0de0SAdrian Chadd 	 */
3445eb6f0de0SAdrian Chadd 
3446eb6f0de0SAdrian Chadd 	/* But don't do it for non-QoS TIDs */
3447eb6f0de0SAdrian Chadd 	if (tap) {
3448eb6f0de0SAdrian Chadd #if 0
3449eb6f0de0SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL,
3450eb6f0de0SAdrian Chadd 		    "%s: node %p: TID %d: sliding BAW left edge to %d\n",
3451eb6f0de0SAdrian Chadd 		    __func__, an, tid->tid, tap->txa_start);
3452eb6f0de0SAdrian Chadd #endif
3453eb6f0de0SAdrian Chadd 		ni->ni_txseqs[tid->tid] = tap->txa_start;
3454eb6f0de0SAdrian Chadd 		tid->baw_tail = tid->baw_head;
3455eb6f0de0SAdrian Chadd 	}
3456eb6f0de0SAdrian Chadd }
3457eb6f0de0SAdrian Chadd 
3458eb6f0de0SAdrian Chadd /*
3459eb6f0de0SAdrian Chadd  * Flush all software queued packets for the given node.
3460eb6f0de0SAdrian Chadd  *
3461eb6f0de0SAdrian Chadd  * This occurs when a completion handler frees the last buffer
3462eb6f0de0SAdrian Chadd  * for a node, and the node is thus freed. This causes the node
3463eb6f0de0SAdrian Chadd  * to be cleaned up, which ends up calling ath_tx_node_flush.
3464eb6f0de0SAdrian Chadd  */
3465eb6f0de0SAdrian Chadd void
3466eb6f0de0SAdrian Chadd ath_tx_node_flush(struct ath_softc *sc, struct ath_node *an)
3467eb6f0de0SAdrian Chadd {
3468eb6f0de0SAdrian Chadd 	int tid;
3469eb6f0de0SAdrian Chadd 	ath_bufhead bf_cq;
3470eb6f0de0SAdrian Chadd 	struct ath_buf *bf;
3471eb6f0de0SAdrian Chadd 
3472eb6f0de0SAdrian Chadd 	TAILQ_INIT(&bf_cq);
3473eb6f0de0SAdrian Chadd 
347403682514SAdrian Chadd 	ATH_KTR(sc, ATH_KTR_NODE, 1, "ath_tx_node_flush: flush node; ni=%p",
347503682514SAdrian Chadd 	    &an->an_node);
347603682514SAdrian Chadd 
3477eb6f0de0SAdrian Chadd 	for (tid = 0; tid < IEEE80211_TID_SIZE; tid++) {
3478eb6f0de0SAdrian Chadd 		struct ath_tid *atid = &an->an_tid[tid];
3479eb6f0de0SAdrian Chadd 		struct ath_txq *txq = sc->sc_ac2q[atid->ac];
3480eb6f0de0SAdrian Chadd 
3481eb6f0de0SAdrian Chadd 		ATH_TXQ_LOCK(txq);
3482eb6f0de0SAdrian Chadd 		/* Free packets */
3483eb6f0de0SAdrian Chadd 		ath_tx_tid_drain(sc, an, atid, &bf_cq);
348423f44d2bSAdrian Chadd 		/* Remove this tid from the list of active tids */
348523f44d2bSAdrian Chadd 		ath_tx_tid_unsched(sc, atid);
3486eb6f0de0SAdrian Chadd 		ATH_TXQ_UNLOCK(txq);
3487eb6f0de0SAdrian Chadd 	}
3488eb6f0de0SAdrian Chadd 
3489eb6f0de0SAdrian Chadd 	/* Handle completed frames */
3490eb6f0de0SAdrian Chadd 	while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) {
3491eb6f0de0SAdrian Chadd 		TAILQ_REMOVE(&bf_cq, bf, bf_list);
3492eb6f0de0SAdrian Chadd 		ath_tx_default_comp(sc, bf, 0);
3493eb6f0de0SAdrian Chadd 	}
3494eb6f0de0SAdrian Chadd }
3495eb6f0de0SAdrian Chadd 
3496eb6f0de0SAdrian Chadd /*
3497eb6f0de0SAdrian Chadd  * Drain all the software TXQs currently with traffic queued.
3498eb6f0de0SAdrian Chadd  */
3499eb6f0de0SAdrian Chadd void
3500eb6f0de0SAdrian Chadd ath_tx_txq_drain(struct ath_softc *sc, struct ath_txq *txq)
3501eb6f0de0SAdrian Chadd {
3502eb6f0de0SAdrian Chadd 	struct ath_tid *tid;
3503eb6f0de0SAdrian Chadd 	ath_bufhead bf_cq;
3504eb6f0de0SAdrian Chadd 	struct ath_buf *bf;
3505eb6f0de0SAdrian Chadd 
3506eb6f0de0SAdrian Chadd 	TAILQ_INIT(&bf_cq);
3507eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(txq);
3508eb6f0de0SAdrian Chadd 
3509eb6f0de0SAdrian Chadd 	/*
3510eb6f0de0SAdrian Chadd 	 * Iterate over all active tids for the given txq,
3511eb6f0de0SAdrian Chadd 	 * flushing and unsched'ing them
3512eb6f0de0SAdrian Chadd 	 */
3513eb6f0de0SAdrian Chadd 	while (! TAILQ_EMPTY(&txq->axq_tidq)) {
3514eb6f0de0SAdrian Chadd 		tid = TAILQ_FIRST(&txq->axq_tidq);
3515eb6f0de0SAdrian Chadd 		ath_tx_tid_drain(sc, tid->an, tid, &bf_cq);
3516eb6f0de0SAdrian Chadd 		ath_tx_tid_unsched(sc, tid);
3517eb6f0de0SAdrian Chadd 	}
3518eb6f0de0SAdrian Chadd 
3519eb6f0de0SAdrian Chadd 	ATH_TXQ_UNLOCK(txq);
3520eb6f0de0SAdrian Chadd 
3521eb6f0de0SAdrian Chadd 	while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) {
3522eb6f0de0SAdrian Chadd 		TAILQ_REMOVE(&bf_cq, bf, bf_list);
3523eb6f0de0SAdrian Chadd 		ath_tx_default_comp(sc, bf, 0);
3524eb6f0de0SAdrian Chadd 	}
3525eb6f0de0SAdrian Chadd }
3526eb6f0de0SAdrian Chadd 
3527eb6f0de0SAdrian Chadd /*
3528eb6f0de0SAdrian Chadd  * Handle completion of non-aggregate session frames.
35290c54de88SAdrian Chadd  *
35300c54de88SAdrian Chadd  * This (currently) doesn't implement software retransmission of
35310c54de88SAdrian Chadd  * non-aggregate frames!
35320c54de88SAdrian Chadd  *
35330c54de88SAdrian Chadd  * Software retransmission of non-aggregate frames needs to obey
35340c54de88SAdrian Chadd  * the strict sequence number ordering, and drop any frames that
35350c54de88SAdrian Chadd  * will fail this.
35360c54de88SAdrian Chadd  *
35370c54de88SAdrian Chadd  * For now, filtered frames and frame transmission will cause
35380c54de88SAdrian Chadd  * all kinds of issues.  So we don't support them.
35390c54de88SAdrian Chadd  *
35400c54de88SAdrian Chadd  * So anyone queuing frames via ath_tx_normal_xmit() or
35410c54de88SAdrian Chadd  * ath_tx_hw_queue_norm() must override and set CLRDMASK.
3542eb6f0de0SAdrian Chadd  */
3543eb6f0de0SAdrian Chadd void
3544eb6f0de0SAdrian Chadd ath_tx_normal_comp(struct ath_softc *sc, struct ath_buf *bf, int fail)
3545eb6f0de0SAdrian Chadd {
3546eb6f0de0SAdrian Chadd 	struct ieee80211_node *ni = bf->bf_node;
3547eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
3548eb6f0de0SAdrian Chadd 	int tid = bf->bf_state.bfs_tid;
3549eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
3550eb6f0de0SAdrian Chadd 	struct ath_tx_status *ts = &bf->bf_status.ds_txstat;
3551eb6f0de0SAdrian Chadd 
3552eb6f0de0SAdrian Chadd 	/* The TID state is protected behind the TXQ lock */
3553eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
3554eb6f0de0SAdrian Chadd 
3555eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: bf=%p: fail=%d, hwq_depth now %d\n",
3556eb6f0de0SAdrian Chadd 	    __func__, bf, fail, atid->hwq_depth - 1);
3557eb6f0de0SAdrian Chadd 
3558eb6f0de0SAdrian Chadd 	atid->hwq_depth--;
3559f1bc738eSAdrian Chadd 
35600c54de88SAdrian Chadd #if 0
35610c54de88SAdrian Chadd 	/*
35620c54de88SAdrian Chadd 	 * If the frame was filtered, stick it on the filter frame
35630c54de88SAdrian Chadd 	 * queue and complain about it.  It shouldn't happen!
35640c54de88SAdrian Chadd 	 */
35650c54de88SAdrian Chadd 	if ((ts->ts_status & HAL_TXERR_FILT) ||
35660c54de88SAdrian Chadd 	    (ts->ts_status != 0 && atid->isfiltered)) {
35670c54de88SAdrian Chadd 		device_printf(sc->sc_dev,
35680c54de88SAdrian Chadd 		    "%s: isfiltered=%d, ts_status=%d: huh?\n",
35690c54de88SAdrian Chadd 		    __func__,
35700c54de88SAdrian Chadd 		    atid->isfiltered,
35710c54de88SAdrian Chadd 		    ts->ts_status);
35720c54de88SAdrian Chadd 		ath_tx_tid_filt_comp_buf(sc, atid, bf);
35730c54de88SAdrian Chadd 	}
35740c54de88SAdrian Chadd #endif
3575f1bc738eSAdrian Chadd 	if (atid->isfiltered)
35760c54de88SAdrian Chadd 		device_printf(sc->sc_dev, "%s: filtered?!\n", __func__);
3577eb6f0de0SAdrian Chadd 	if (atid->hwq_depth < 0)
3578eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev, "%s: hwq_depth < 0: %d\n",
3579eb6f0de0SAdrian Chadd 		    __func__, atid->hwq_depth);
3580f1bc738eSAdrian Chadd 
3581f1bc738eSAdrian Chadd 	/*
3582f1bc738eSAdrian Chadd 	 * If the queue is filtered, potentially mark it as complete
3583f1bc738eSAdrian Chadd 	 * and reschedule it as needed.
3584f1bc738eSAdrian Chadd 	 *
3585f1bc738eSAdrian Chadd 	 * This is required as there may be a subsequent TX descriptor
3586f1bc738eSAdrian Chadd 	 * for this end-node that has CLRDMASK set, so it's quite possible
3587f1bc738eSAdrian Chadd 	 * that a filtered frame will be followed by a non-filtered
3588f1bc738eSAdrian Chadd 	 * (complete or otherwise) frame.
3589f1bc738eSAdrian Chadd 	 *
3590f1bc738eSAdrian Chadd 	 * XXX should we do this before we complete the frame?
3591f1bc738eSAdrian Chadd 	 */
3592f1bc738eSAdrian Chadd 	if (atid->isfiltered)
3593f1bc738eSAdrian Chadd 		ath_tx_tid_filt_comp_complete(sc, atid);
3594eb6f0de0SAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
3595eb6f0de0SAdrian Chadd 
3596eb6f0de0SAdrian Chadd 	/*
3597eb6f0de0SAdrian Chadd 	 * punt to rate control if we're not being cleaned up
3598eb6f0de0SAdrian Chadd 	 * during a hw queue drain and the frame wanted an ACK.
3599eb6f0de0SAdrian Chadd 	 */
3600875a9451SAdrian Chadd 	if (fail == 0 && ((bf->bf_state.bfs_txflags & HAL_TXDESC_NOACK) == 0))
3601eb6f0de0SAdrian Chadd 		ath_tx_update_ratectrl(sc, ni, bf->bf_state.bfs_rc,
3602eb6f0de0SAdrian Chadd 		    ts, bf->bf_state.bfs_pktlen,
3603eb6f0de0SAdrian Chadd 		    1, (ts->ts_status == 0) ? 0 : 1);
3604eb6f0de0SAdrian Chadd 
3605eb6f0de0SAdrian Chadd 	ath_tx_default_comp(sc, bf, fail);
3606eb6f0de0SAdrian Chadd }
3607eb6f0de0SAdrian Chadd 
3608eb6f0de0SAdrian Chadd /*
3609eb6f0de0SAdrian Chadd  * Handle cleanup of aggregate session packets that aren't
3610eb6f0de0SAdrian Chadd  * an A-MPDU.
3611eb6f0de0SAdrian Chadd  *
3612eb6f0de0SAdrian Chadd  * There's no need to update the BAW here - the session is being
3613eb6f0de0SAdrian Chadd  * torn down.
3614eb6f0de0SAdrian Chadd  */
3615eb6f0de0SAdrian Chadd static void
3616eb6f0de0SAdrian Chadd ath_tx_comp_cleanup_unaggr(struct ath_softc *sc, struct ath_buf *bf)
3617eb6f0de0SAdrian Chadd {
3618eb6f0de0SAdrian Chadd 	struct ieee80211_node *ni = bf->bf_node;
3619eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
3620eb6f0de0SAdrian Chadd 	int tid = bf->bf_state.bfs_tid;
3621eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
3622eb6f0de0SAdrian Chadd 
3623eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: TID %d: incomp=%d\n",
3624eb6f0de0SAdrian Chadd 	    __func__, tid, atid->incomp);
3625eb6f0de0SAdrian Chadd 
3626eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
3627eb6f0de0SAdrian Chadd 	atid->incomp--;
3628eb6f0de0SAdrian Chadd 	if (atid->incomp == 0) {
3629eb6f0de0SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL,
3630eb6f0de0SAdrian Chadd 		    "%s: TID %d: cleaned up! resume!\n",
3631eb6f0de0SAdrian Chadd 		    __func__, tid);
3632eb6f0de0SAdrian Chadd 		atid->cleanup_inprogress = 0;
3633eb6f0de0SAdrian Chadd 		ath_tx_tid_resume(sc, atid);
3634eb6f0de0SAdrian Chadd 	}
3635eb6f0de0SAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
3636eb6f0de0SAdrian Chadd 
3637eb6f0de0SAdrian Chadd 	ath_tx_default_comp(sc, bf, 0);
3638eb6f0de0SAdrian Chadd }
3639eb6f0de0SAdrian Chadd 
3640eb6f0de0SAdrian Chadd /*
3641eb6f0de0SAdrian Chadd  * Performs transmit side cleanup when TID changes from aggregated to
3642eb6f0de0SAdrian Chadd  * unaggregated.
3643eb6f0de0SAdrian Chadd  *
3644eb6f0de0SAdrian Chadd  * - Discard all retry frames from the s/w queue.
3645eb6f0de0SAdrian Chadd  * - Fix the tx completion function for all buffers in s/w queue.
3646eb6f0de0SAdrian Chadd  * - Count the number of unacked frames, and let transmit completion
3647eb6f0de0SAdrian Chadd  *   handle it later.
3648eb6f0de0SAdrian Chadd  *
3649eb6f0de0SAdrian Chadd  * The caller is responsible for pausing the TID.
3650eb6f0de0SAdrian Chadd  */
3651eb6f0de0SAdrian Chadd static void
36524dfd4507SAdrian Chadd ath_tx_tid_cleanup(struct ath_softc *sc, struct ath_node *an, int tid)
3653eb6f0de0SAdrian Chadd {
3654eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
3655eb6f0de0SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
3656eb6f0de0SAdrian Chadd 	struct ath_buf *bf, *bf_next;
3657eb6f0de0SAdrian Chadd 	ath_bufhead bf_cq;
3658eb6f0de0SAdrian Chadd 
3659d3a6425bSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_BAW,
3660eb6f0de0SAdrian Chadd 	    "%s: TID %d: called\n", __func__, tid);
3661eb6f0de0SAdrian Chadd 
3662eb6f0de0SAdrian Chadd 	TAILQ_INIT(&bf_cq);
3663eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
3664eb6f0de0SAdrian Chadd 
3665eb6f0de0SAdrian Chadd 	/*
3666f1bc738eSAdrian Chadd 	 * Move the filtered frames to the TX queue, before
3667f1bc738eSAdrian Chadd 	 * we run off and discard/process things.
3668f1bc738eSAdrian Chadd 	 */
3669f1bc738eSAdrian Chadd 	/* XXX this is really quite inefficient */
367013aa9ee5SAdrian Chadd 	while ((bf = ATH_TID_FILT_LAST(atid, ath_bufhead_s)) != NULL) {
367113aa9ee5SAdrian Chadd 		ATH_TID_FILT_REMOVE(atid, bf, bf_list);
36723e6cc97fSAdrian Chadd 		ATH_TID_INSERT_HEAD(atid, bf, bf_list);
3673f1bc738eSAdrian Chadd 	}
3674f1bc738eSAdrian Chadd 
3675f1bc738eSAdrian Chadd 	/*
3676eb6f0de0SAdrian Chadd 	 * Update the frames in the software TX queue:
3677eb6f0de0SAdrian Chadd 	 *
3678eb6f0de0SAdrian Chadd 	 * + Discard retry frames in the queue
3679eb6f0de0SAdrian Chadd 	 * + Fix the completion function to be non-aggregate
3680eb6f0de0SAdrian Chadd 	 */
36813e6cc97fSAdrian Chadd 	bf = ATH_TID_FIRST(atid);
3682eb6f0de0SAdrian Chadd 	while (bf) {
3683eb6f0de0SAdrian Chadd 		if (bf->bf_state.bfs_isretried) {
3684eb6f0de0SAdrian Chadd 			bf_next = TAILQ_NEXT(bf, bf_list);
36853e6cc97fSAdrian Chadd 			ATH_TID_REMOVE(atid, bf, bf_list);
3686eb6f0de0SAdrian Chadd 			atid->axq_depth--;
3687eb6f0de0SAdrian Chadd 			if (bf->bf_state.bfs_dobaw) {
3688eb6f0de0SAdrian Chadd 				ath_tx_update_baw(sc, an, atid, bf);
3689eb6f0de0SAdrian Chadd 				if (! bf->bf_state.bfs_addedbaw)
3690eb6f0de0SAdrian Chadd 					device_printf(sc->sc_dev,
3691eb6f0de0SAdrian Chadd 					    "%s: wasn't added: seqno %d\n",
3692d4365d16SAdrian Chadd 					    __func__,
3693d4365d16SAdrian Chadd 					    SEQNO(bf->bf_state.bfs_seqno));
3694eb6f0de0SAdrian Chadd 			}
3695eb6f0de0SAdrian Chadd 			bf->bf_state.bfs_dobaw = 0;
3696eb6f0de0SAdrian Chadd 			/*
3697eb6f0de0SAdrian Chadd 			 * Call the default completion handler with "fail" just
3698eb6f0de0SAdrian Chadd 			 * so upper levels are suitably notified about this.
3699eb6f0de0SAdrian Chadd 			 */
3700eb6f0de0SAdrian Chadd 			TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list);
3701eb6f0de0SAdrian Chadd 			bf = bf_next;
3702eb6f0de0SAdrian Chadd 			continue;
3703eb6f0de0SAdrian Chadd 		}
3704eb6f0de0SAdrian Chadd 		/* Give these the default completion handler */
3705eb6f0de0SAdrian Chadd 		bf->bf_comp = ath_tx_normal_comp;
3706eb6f0de0SAdrian Chadd 		bf = TAILQ_NEXT(bf, bf_list);
3707eb6f0de0SAdrian Chadd 	}
3708eb6f0de0SAdrian Chadd 
3709eb6f0de0SAdrian Chadd 	/* The caller is required to pause the TID */
3710eb6f0de0SAdrian Chadd #if 0
3711eb6f0de0SAdrian Chadd 	/* Pause the TID */
3712eb6f0de0SAdrian Chadd 	ath_tx_tid_pause(sc, atid);
3713eb6f0de0SAdrian Chadd #endif
3714eb6f0de0SAdrian Chadd 
3715eb6f0de0SAdrian Chadd 	/*
3716eb6f0de0SAdrian Chadd 	 * Calculate what hardware-queued frames exist based
3717eb6f0de0SAdrian Chadd 	 * on the current BAW size. Ie, what frames have been
3718eb6f0de0SAdrian Chadd 	 * added to the TX hardware queue for this TID but
3719eb6f0de0SAdrian Chadd 	 * not yet ACKed.
3720eb6f0de0SAdrian Chadd 	 */
3721eb6f0de0SAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid);
3722eb6f0de0SAdrian Chadd 	/* Need the lock - fiddling with BAW */
3723eb6f0de0SAdrian Chadd 	while (atid->baw_head != atid->baw_tail) {
3724eb6f0de0SAdrian Chadd 		if (atid->tx_buf[atid->baw_head]) {
3725eb6f0de0SAdrian Chadd 			atid->incomp++;
3726eb6f0de0SAdrian Chadd 			atid->cleanup_inprogress = 1;
3727eb6f0de0SAdrian Chadd 			atid->tx_buf[atid->baw_head] = NULL;
3728eb6f0de0SAdrian Chadd 		}
3729eb6f0de0SAdrian Chadd 		INCR(atid->baw_head, ATH_TID_MAX_BUFS);
3730eb6f0de0SAdrian Chadd 		INCR(tap->txa_start, IEEE80211_SEQ_RANGE);
3731eb6f0de0SAdrian Chadd 	}
3732eb6f0de0SAdrian Chadd 
3733eb6f0de0SAdrian Chadd 	/*
3734eb6f0de0SAdrian Chadd 	 * If cleanup is required, defer TID scheduling
3735eb6f0de0SAdrian Chadd 	 * until all the HW queued packets have been
3736eb6f0de0SAdrian Chadd 	 * sent.
3737eb6f0de0SAdrian Chadd 	 */
3738eb6f0de0SAdrian Chadd 	if (! atid->cleanup_inprogress)
3739eb6f0de0SAdrian Chadd 		ath_tx_tid_resume(sc, atid);
3740eb6f0de0SAdrian Chadd 
3741eb6f0de0SAdrian Chadd 	if (atid->cleanup_inprogress)
3742eb6f0de0SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL,
3743eb6f0de0SAdrian Chadd 		    "%s: TID %d: cleanup needed: %d packets\n",
3744eb6f0de0SAdrian Chadd 		    __func__, tid, atid->incomp);
3745eb6f0de0SAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
3746eb6f0de0SAdrian Chadd 
3747eb6f0de0SAdrian Chadd 	/* Handle completing frames and fail them */
3748eb6f0de0SAdrian Chadd 	while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) {
3749eb6f0de0SAdrian Chadd 		TAILQ_REMOVE(&bf_cq, bf, bf_list);
3750eb6f0de0SAdrian Chadd 		ath_tx_default_comp(sc, bf, 1);
3751eb6f0de0SAdrian Chadd 	}
3752eb6f0de0SAdrian Chadd }
3753eb6f0de0SAdrian Chadd 
3754eb6f0de0SAdrian Chadd static struct ath_buf *
375538962489SAdrian Chadd ath_tx_retry_clone(struct ath_softc *sc, struct ath_node *an,
375638962489SAdrian Chadd     struct ath_tid *tid, struct ath_buf *bf)
3757eb6f0de0SAdrian Chadd {
3758eb6f0de0SAdrian Chadd 	struct ath_buf *nbf;
3759eb6f0de0SAdrian Chadd 	int error;
3760eb6f0de0SAdrian Chadd 
3761eb6f0de0SAdrian Chadd 	nbf = ath_buf_clone(sc, bf);
3762eb6f0de0SAdrian Chadd 
3763eb6f0de0SAdrian Chadd #if 0
3764eb6f0de0SAdrian Chadd 	device_printf(sc->sc_dev, "%s: ATH_BUF_BUSY; cloning\n",
3765eb6f0de0SAdrian Chadd 	    __func__);
3766eb6f0de0SAdrian Chadd #endif
3767eb6f0de0SAdrian Chadd 
3768eb6f0de0SAdrian Chadd 	if (nbf == NULL) {
3769eb6f0de0SAdrian Chadd 		/* Failed to clone */
3770eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev,
3771eb6f0de0SAdrian Chadd 		    "%s: failed to clone a busy buffer\n",
3772eb6f0de0SAdrian Chadd 		    __func__);
3773eb6f0de0SAdrian Chadd 		return NULL;
3774eb6f0de0SAdrian Chadd 	}
3775eb6f0de0SAdrian Chadd 
3776eb6f0de0SAdrian Chadd 	/* Setup the dma for the new buffer */
3777eb6f0de0SAdrian Chadd 	error = ath_tx_dmasetup(sc, nbf, nbf->bf_m);
3778eb6f0de0SAdrian Chadd 	if (error != 0) {
3779eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev,
3780eb6f0de0SAdrian Chadd 		    "%s: failed to setup dma for clone\n",
3781eb6f0de0SAdrian Chadd 		    __func__);
3782eb6f0de0SAdrian Chadd 		/*
3783eb6f0de0SAdrian Chadd 		 * Put this at the head of the list, not tail;
3784eb6f0de0SAdrian Chadd 		 * that way it doesn't interfere with the
3785eb6f0de0SAdrian Chadd 		 * busy buffer logic (which uses the tail of
3786eb6f0de0SAdrian Chadd 		 * the list.)
3787eb6f0de0SAdrian Chadd 		 */
3788eb6f0de0SAdrian Chadd 		ATH_TXBUF_LOCK(sc);
378932c387f7SAdrian Chadd 		ath_returnbuf_head(sc, nbf);
3790eb6f0de0SAdrian Chadd 		ATH_TXBUF_UNLOCK(sc);
3791eb6f0de0SAdrian Chadd 		return NULL;
3792eb6f0de0SAdrian Chadd 	}
3793eb6f0de0SAdrian Chadd 
379438962489SAdrian Chadd 	/* Update BAW if required, before we free the original buf */
379538962489SAdrian Chadd 	if (bf->bf_state.bfs_dobaw)
379638962489SAdrian Chadd 		ath_tx_switch_baw_buf(sc, an, tid, bf, nbf);
379738962489SAdrian Chadd 
3798eb6f0de0SAdrian Chadd 	/* Free current buffer; return the older buffer */
3799eb6f0de0SAdrian Chadd 	bf->bf_m = NULL;
3800eb6f0de0SAdrian Chadd 	bf->bf_node = NULL;
3801eb6f0de0SAdrian Chadd 	ath_freebuf(sc, bf);
3802f1bc738eSAdrian Chadd 
3803eb6f0de0SAdrian Chadd 	return nbf;
3804eb6f0de0SAdrian Chadd }
3805eb6f0de0SAdrian Chadd 
3806eb6f0de0SAdrian Chadd /*
3807eb6f0de0SAdrian Chadd  * Handle retrying an unaggregate frame in an aggregate
3808eb6f0de0SAdrian Chadd  * session.
3809eb6f0de0SAdrian Chadd  *
3810eb6f0de0SAdrian Chadd  * If too many retries occur, pause the TID, wait for
3811eb6f0de0SAdrian Chadd  * any further retransmits (as there's no reason why
3812eb6f0de0SAdrian Chadd  * non-aggregate frames in an aggregate session are
3813eb6f0de0SAdrian Chadd  * transmitted in-order; they just have to be in-BAW)
3814eb6f0de0SAdrian Chadd  * and then queue a BAR.
3815eb6f0de0SAdrian Chadd  */
3816eb6f0de0SAdrian Chadd static void
3817eb6f0de0SAdrian Chadd ath_tx_aggr_retry_unaggr(struct ath_softc *sc, struct ath_buf *bf)
3818eb6f0de0SAdrian Chadd {
3819eb6f0de0SAdrian Chadd 	struct ieee80211_node *ni = bf->bf_node;
3820eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
3821eb6f0de0SAdrian Chadd 	int tid = bf->bf_state.bfs_tid;
3822eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
3823eb6f0de0SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
3824eb6f0de0SAdrian Chadd 
3825eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
3826eb6f0de0SAdrian Chadd 
3827eb6f0de0SAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid);
3828eb6f0de0SAdrian Chadd 
3829eb6f0de0SAdrian Chadd 	/*
3830eb6f0de0SAdrian Chadd 	 * If the buffer is marked as busy, we can't directly
3831eb6f0de0SAdrian Chadd 	 * reuse it. Instead, try to clone the buffer.
3832eb6f0de0SAdrian Chadd 	 * If the clone is successful, recycle the old buffer.
3833eb6f0de0SAdrian Chadd 	 * If the clone is unsuccessful, set bfs_retries to max
3834eb6f0de0SAdrian Chadd 	 * to force the next bit of code to free the buffer
3835eb6f0de0SAdrian Chadd 	 * for us.
3836eb6f0de0SAdrian Chadd 	 */
3837eb6f0de0SAdrian Chadd 	if ((bf->bf_state.bfs_retries < SWMAX_RETRIES) &&
3838eb6f0de0SAdrian Chadd 	    (bf->bf_flags & ATH_BUF_BUSY)) {
3839eb6f0de0SAdrian Chadd 		struct ath_buf *nbf;
384038962489SAdrian Chadd 		nbf = ath_tx_retry_clone(sc, an, atid, bf);
3841eb6f0de0SAdrian Chadd 		if (nbf)
3842eb6f0de0SAdrian Chadd 			/* bf has been freed at this point */
3843eb6f0de0SAdrian Chadd 			bf = nbf;
3844eb6f0de0SAdrian Chadd 		else
3845eb6f0de0SAdrian Chadd 			bf->bf_state.bfs_retries = SWMAX_RETRIES + 1;
3846eb6f0de0SAdrian Chadd 	}
3847eb6f0de0SAdrian Chadd 
3848eb6f0de0SAdrian Chadd 	if (bf->bf_state.bfs_retries >= SWMAX_RETRIES) {
3849eb6f0de0SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_RETRIES,
3850eb6f0de0SAdrian Chadd 		    "%s: exceeded retries; seqno %d\n",
3851eb6f0de0SAdrian Chadd 		    __func__, SEQNO(bf->bf_state.bfs_seqno));
3852eb6f0de0SAdrian Chadd 		sc->sc_stats.ast_tx_swretrymax++;
3853eb6f0de0SAdrian Chadd 
3854eb6f0de0SAdrian Chadd 		/* Update BAW anyway */
3855eb6f0de0SAdrian Chadd 		if (bf->bf_state.bfs_dobaw) {
3856eb6f0de0SAdrian Chadd 			ath_tx_update_baw(sc, an, atid, bf);
3857eb6f0de0SAdrian Chadd 			if (! bf->bf_state.bfs_addedbaw)
3858eb6f0de0SAdrian Chadd 				device_printf(sc->sc_dev,
3859eb6f0de0SAdrian Chadd 				    "%s: wasn't added: seqno %d\n",
3860eb6f0de0SAdrian Chadd 				    __func__, SEQNO(bf->bf_state.bfs_seqno));
3861eb6f0de0SAdrian Chadd 		}
3862eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_dobaw = 0;
3863eb6f0de0SAdrian Chadd 
386488b3d483SAdrian Chadd 		/* Suspend the TX queue and get ready to send the BAR */
386588b3d483SAdrian Chadd 		ath_tx_tid_bar_suspend(sc, atid);
386688b3d483SAdrian Chadd 
386788b3d483SAdrian Chadd 		/* Send the BAR if there are no other frames waiting */
386888b3d483SAdrian Chadd 		if (ath_tx_tid_bar_tx_ready(sc, atid))
386988b3d483SAdrian Chadd 			ath_tx_tid_bar_tx(sc, atid);
387088b3d483SAdrian Chadd 
3871eb6f0de0SAdrian Chadd 		ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
3872eb6f0de0SAdrian Chadd 
3873eb6f0de0SAdrian Chadd 		/* Free buffer, bf is free after this call */
3874eb6f0de0SAdrian Chadd 		ath_tx_default_comp(sc, bf, 0);
3875eb6f0de0SAdrian Chadd 		return;
3876eb6f0de0SAdrian Chadd 	}
3877eb6f0de0SAdrian Chadd 
3878eb6f0de0SAdrian Chadd 	/*
3879eb6f0de0SAdrian Chadd 	 * This increments the retry counter as well as
3880eb6f0de0SAdrian Chadd 	 * sets the retry flag in the ath_buf and packet
3881eb6f0de0SAdrian Chadd 	 * body.
3882eb6f0de0SAdrian Chadd 	 */
3883eb6f0de0SAdrian Chadd 	ath_tx_set_retry(sc, bf);
3884f1bc738eSAdrian Chadd 	sc->sc_stats.ast_tx_swretries++;
3885eb6f0de0SAdrian Chadd 
3886eb6f0de0SAdrian Chadd 	/*
3887eb6f0de0SAdrian Chadd 	 * Insert this at the head of the queue, so it's
3888eb6f0de0SAdrian Chadd 	 * retried before any current/subsequent frames.
3889eb6f0de0SAdrian Chadd 	 */
38903e6cc97fSAdrian Chadd 	ATH_TID_INSERT_HEAD(atid, bf, bf_list);
3891eb6f0de0SAdrian Chadd 	ath_tx_tid_sched(sc, atid);
389288b3d483SAdrian Chadd 	/* Send the BAR if there are no other frames waiting */
389388b3d483SAdrian Chadd 	if (ath_tx_tid_bar_tx_ready(sc, atid))
389488b3d483SAdrian Chadd 		ath_tx_tid_bar_tx(sc, atid);
3895eb6f0de0SAdrian Chadd 
3896eb6f0de0SAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
3897eb6f0de0SAdrian Chadd }
3898eb6f0de0SAdrian Chadd 
3899eb6f0de0SAdrian Chadd /*
3900eb6f0de0SAdrian Chadd  * Common code for aggregate excessive retry/subframe retry.
3901eb6f0de0SAdrian Chadd  * If retrying, queues buffers to bf_q. If not, frees the
3902eb6f0de0SAdrian Chadd  * buffers.
3903eb6f0de0SAdrian Chadd  *
3904eb6f0de0SAdrian Chadd  * XXX should unify this with ath_tx_aggr_retry_unaggr()
3905eb6f0de0SAdrian Chadd  */
3906eb6f0de0SAdrian Chadd static int
3907eb6f0de0SAdrian Chadd ath_tx_retry_subframe(struct ath_softc *sc, struct ath_buf *bf,
3908eb6f0de0SAdrian Chadd     ath_bufhead *bf_q)
3909eb6f0de0SAdrian Chadd {
3910eb6f0de0SAdrian Chadd 	struct ieee80211_node *ni = bf->bf_node;
3911eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
3912eb6f0de0SAdrian Chadd 	int tid = bf->bf_state.bfs_tid;
3913eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
3914eb6f0de0SAdrian Chadd 
3915eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[atid->ac]);
3916eb6f0de0SAdrian Chadd 
391721840808SAdrian Chadd 	/* XXX clr11naggr should be done for all subframes */
3918eb6f0de0SAdrian Chadd 	ath_hal_clr11n_aggr(sc->sc_ah, bf->bf_desc);
3919eb6f0de0SAdrian Chadd 	ath_hal_set11nburstduration(sc->sc_ah, bf->bf_desc, 0);
3920f1bc738eSAdrian Chadd 
3921eb6f0de0SAdrian Chadd 	/* ath_hal_set11n_virtualmorefrag(sc->sc_ah, bf->bf_desc, 0); */
3922eb6f0de0SAdrian Chadd 
3923eb6f0de0SAdrian Chadd 	/*
3924eb6f0de0SAdrian Chadd 	 * If the buffer is marked as busy, we can't directly
3925eb6f0de0SAdrian Chadd 	 * reuse it. Instead, try to clone the buffer.
3926eb6f0de0SAdrian Chadd 	 * If the clone is successful, recycle the old buffer.
3927eb6f0de0SAdrian Chadd 	 * If the clone is unsuccessful, set bfs_retries to max
3928eb6f0de0SAdrian Chadd 	 * to force the next bit of code to free the buffer
3929eb6f0de0SAdrian Chadd 	 * for us.
3930eb6f0de0SAdrian Chadd 	 */
3931eb6f0de0SAdrian Chadd 	if ((bf->bf_state.bfs_retries < SWMAX_RETRIES) &&
3932eb6f0de0SAdrian Chadd 	    (bf->bf_flags & ATH_BUF_BUSY)) {
3933eb6f0de0SAdrian Chadd 		struct ath_buf *nbf;
393438962489SAdrian Chadd 		nbf = ath_tx_retry_clone(sc, an, atid, bf);
3935eb6f0de0SAdrian Chadd 		if (nbf)
3936eb6f0de0SAdrian Chadd 			/* bf has been freed at this point */
3937eb6f0de0SAdrian Chadd 			bf = nbf;
3938eb6f0de0SAdrian Chadd 		else
3939eb6f0de0SAdrian Chadd 			bf->bf_state.bfs_retries = SWMAX_RETRIES + 1;
3940eb6f0de0SAdrian Chadd 	}
3941eb6f0de0SAdrian Chadd 
3942eb6f0de0SAdrian Chadd 	if (bf->bf_state.bfs_retries >= SWMAX_RETRIES) {
3943eb6f0de0SAdrian Chadd 		sc->sc_stats.ast_tx_swretrymax++;
3944eb6f0de0SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_RETRIES,
3945eb6f0de0SAdrian Chadd 		    "%s: max retries: seqno %d\n",
3946eb6f0de0SAdrian Chadd 		    __func__, SEQNO(bf->bf_state.bfs_seqno));
3947eb6f0de0SAdrian Chadd 		ath_tx_update_baw(sc, an, atid, bf);
3948eb6f0de0SAdrian Chadd 		if (! bf->bf_state.bfs_addedbaw)
3949eb6f0de0SAdrian Chadd 			device_printf(sc->sc_dev,
3950eb6f0de0SAdrian Chadd 			    "%s: wasn't added: seqno %d\n",
3951eb6f0de0SAdrian Chadd 			    __func__, SEQNO(bf->bf_state.bfs_seqno));
3952eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_dobaw = 0;
3953eb6f0de0SAdrian Chadd 		return 1;
3954eb6f0de0SAdrian Chadd 	}
3955eb6f0de0SAdrian Chadd 
3956eb6f0de0SAdrian Chadd 	ath_tx_set_retry(sc, bf);
3957f1bc738eSAdrian Chadd 	sc->sc_stats.ast_tx_swretries++;
3958eb6f0de0SAdrian Chadd 	bf->bf_next = NULL;		/* Just to make sure */
3959eb6f0de0SAdrian Chadd 
396021840808SAdrian Chadd 	/* Clear the aggregate state */
396121840808SAdrian Chadd 	bf->bf_state.bfs_aggr = 0;
396221840808SAdrian Chadd 	bf->bf_state.bfs_ndelim = 0;	/* ??? needed? */
396321840808SAdrian Chadd 	bf->bf_state.bfs_nframes = 1;
396421840808SAdrian Chadd 
3965eb6f0de0SAdrian Chadd 	TAILQ_INSERT_TAIL(bf_q, bf, bf_list);
3966eb6f0de0SAdrian Chadd 	return 0;
3967eb6f0de0SAdrian Chadd }
3968eb6f0de0SAdrian Chadd 
3969eb6f0de0SAdrian Chadd /*
3970eb6f0de0SAdrian Chadd  * error pkt completion for an aggregate destination
3971eb6f0de0SAdrian Chadd  */
3972eb6f0de0SAdrian Chadd static void
3973eb6f0de0SAdrian Chadd ath_tx_comp_aggr_error(struct ath_softc *sc, struct ath_buf *bf_first,
3974eb6f0de0SAdrian Chadd     struct ath_tid *tid)
3975eb6f0de0SAdrian Chadd {
3976eb6f0de0SAdrian Chadd 	struct ieee80211_node *ni = bf_first->bf_node;
3977eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
3978eb6f0de0SAdrian Chadd 	struct ath_buf *bf_next, *bf;
3979eb6f0de0SAdrian Chadd 	ath_bufhead bf_q;
3980eb6f0de0SAdrian Chadd 	int drops = 0;
3981eb6f0de0SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
3982eb6f0de0SAdrian Chadd 	ath_bufhead bf_cq;
3983eb6f0de0SAdrian Chadd 
3984eb6f0de0SAdrian Chadd 	TAILQ_INIT(&bf_q);
3985eb6f0de0SAdrian Chadd 	TAILQ_INIT(&bf_cq);
3986eb6f0de0SAdrian Chadd 
3987eb6f0de0SAdrian Chadd 	/*
3988eb6f0de0SAdrian Chadd 	 * Update rate control - all frames have failed.
3989eb6f0de0SAdrian Chadd 	 *
3990eb6f0de0SAdrian Chadd 	 * XXX use the length in the first frame in the series;
3991eb6f0de0SAdrian Chadd 	 * XXX just so things are consistent for now.
3992eb6f0de0SAdrian Chadd 	 */
3993eb6f0de0SAdrian Chadd 	ath_tx_update_ratectrl(sc, ni, bf_first->bf_state.bfs_rc,
3994eb6f0de0SAdrian Chadd 	    &bf_first->bf_status.ds_txstat,
3995eb6f0de0SAdrian Chadd 	    bf_first->bf_state.bfs_pktlen,
3996eb6f0de0SAdrian Chadd 	    bf_first->bf_state.bfs_nframes, bf_first->bf_state.bfs_nframes);
3997eb6f0de0SAdrian Chadd 
3998eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[tid->ac]);
3999eb6f0de0SAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid->tid);
40002d3d4776SAdrian Chadd 	sc->sc_stats.ast_tx_aggr_failall++;
4001eb6f0de0SAdrian Chadd 
4002eb6f0de0SAdrian Chadd 	/* Retry all subframes */
4003eb6f0de0SAdrian Chadd 	bf = bf_first;
4004eb6f0de0SAdrian Chadd 	while (bf) {
4005eb6f0de0SAdrian Chadd 		bf_next = bf->bf_next;
4006eb6f0de0SAdrian Chadd 		bf->bf_next = NULL;	/* Remove it from the aggr list */
40072d3d4776SAdrian Chadd 		sc->sc_stats.ast_tx_aggr_fail++;
4008eb6f0de0SAdrian Chadd 		if (ath_tx_retry_subframe(sc, bf, &bf_q)) {
4009eb6f0de0SAdrian Chadd 			drops++;
4010eb6f0de0SAdrian Chadd 			bf->bf_next = NULL;
4011eb6f0de0SAdrian Chadd 			TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list);
4012eb6f0de0SAdrian Chadd 		}
4013eb6f0de0SAdrian Chadd 		bf = bf_next;
4014eb6f0de0SAdrian Chadd 	}
4015eb6f0de0SAdrian Chadd 
4016eb6f0de0SAdrian Chadd 	/* Prepend all frames to the beginning of the queue */
4017eb6f0de0SAdrian Chadd 	while ((bf = TAILQ_LAST(&bf_q, ath_bufhead_s)) != NULL) {
4018eb6f0de0SAdrian Chadd 		TAILQ_REMOVE(&bf_q, bf, bf_list);
40193e6cc97fSAdrian Chadd 		ATH_TID_INSERT_HEAD(tid, bf, bf_list);
4020eb6f0de0SAdrian Chadd 	}
4021eb6f0de0SAdrian Chadd 
402239da9d42SAdrian Chadd 	/*
402339da9d42SAdrian Chadd 	 * Schedule the TID to be re-tried.
402439da9d42SAdrian Chadd 	 */
4025eb6f0de0SAdrian Chadd 	ath_tx_tid_sched(sc, tid);
4026eb6f0de0SAdrian Chadd 
4027eb6f0de0SAdrian Chadd 	/*
4028eb6f0de0SAdrian Chadd 	 * send bar if we dropped any frames
4029eb6f0de0SAdrian Chadd 	 *
4030eb6f0de0SAdrian Chadd 	 * Keep the txq lock held for now, as we need to ensure
4031eb6f0de0SAdrian Chadd 	 * that ni_txseqs[] is consistent (as it's being updated
4032eb6f0de0SAdrian Chadd 	 * in the ifnet TX context or raw TX context.)
4033eb6f0de0SAdrian Chadd 	 */
4034eb6f0de0SAdrian Chadd 	if (drops) {
403588b3d483SAdrian Chadd 		/* Suspend the TX queue and get ready to send the BAR */
403688b3d483SAdrian Chadd 		ath_tx_tid_bar_suspend(sc, tid);
4037eb6f0de0SAdrian Chadd 	}
4038eb6f0de0SAdrian Chadd 
403988b3d483SAdrian Chadd 	/*
404088b3d483SAdrian Chadd 	 * Send BAR if required
404188b3d483SAdrian Chadd 	 */
404288b3d483SAdrian Chadd 	if (ath_tx_tid_bar_tx_ready(sc, tid))
404388b3d483SAdrian Chadd 		ath_tx_tid_bar_tx(sc, tid);
4044f1bc738eSAdrian Chadd 
404588b3d483SAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[tid->ac]);
404688b3d483SAdrian Chadd 
4047eb6f0de0SAdrian Chadd 	/* Complete frames which errored out */
4048eb6f0de0SAdrian Chadd 	while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) {
4049eb6f0de0SAdrian Chadd 		TAILQ_REMOVE(&bf_cq, bf, bf_list);
4050eb6f0de0SAdrian Chadd 		ath_tx_default_comp(sc, bf, 0);
4051eb6f0de0SAdrian Chadd 	}
4052eb6f0de0SAdrian Chadd }
4053eb6f0de0SAdrian Chadd 
4054eb6f0de0SAdrian Chadd /*
4055eb6f0de0SAdrian Chadd  * Handle clean-up of packets from an aggregate list.
4056eb6f0de0SAdrian Chadd  *
4057eb6f0de0SAdrian Chadd  * There's no need to update the BAW here - the session is being
4058eb6f0de0SAdrian Chadd  * torn down.
4059eb6f0de0SAdrian Chadd  */
4060eb6f0de0SAdrian Chadd static void
4061eb6f0de0SAdrian Chadd ath_tx_comp_cleanup_aggr(struct ath_softc *sc, struct ath_buf *bf_first)
4062eb6f0de0SAdrian Chadd {
4063eb6f0de0SAdrian Chadd 	struct ath_buf *bf, *bf_next;
4064eb6f0de0SAdrian Chadd 	struct ieee80211_node *ni = bf_first->bf_node;
4065eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
4066eb6f0de0SAdrian Chadd 	int tid = bf_first->bf_state.bfs_tid;
4067eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
4068eb6f0de0SAdrian Chadd 
4069eb6f0de0SAdrian Chadd 	bf = bf_first;
4070eb6f0de0SAdrian Chadd 
4071eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
4072eb6f0de0SAdrian Chadd 
4073eb6f0de0SAdrian Chadd 	/* update incomp */
4074eb6f0de0SAdrian Chadd 	while (bf) {
4075eb6f0de0SAdrian Chadd 		atid->incomp--;
4076eb6f0de0SAdrian Chadd 		bf = bf->bf_next;
4077eb6f0de0SAdrian Chadd 	}
4078eb6f0de0SAdrian Chadd 
4079eb6f0de0SAdrian Chadd 	if (atid->incomp == 0) {
4080eb6f0de0SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL,
4081eb6f0de0SAdrian Chadd 		    "%s: TID %d: cleaned up! resume!\n",
4082eb6f0de0SAdrian Chadd 		    __func__, tid);
4083eb6f0de0SAdrian Chadd 		atid->cleanup_inprogress = 0;
4084eb6f0de0SAdrian Chadd 		ath_tx_tid_resume(sc, atid);
4085eb6f0de0SAdrian Chadd 	}
408688b3d483SAdrian Chadd 
408788b3d483SAdrian Chadd 	/* Send BAR if required */
4088f1bc738eSAdrian Chadd 	/* XXX why would we send a BAR when transitioning to non-aggregation? */
408988b3d483SAdrian Chadd 	if (ath_tx_tid_bar_tx_ready(sc, atid))
409088b3d483SAdrian Chadd 		ath_tx_tid_bar_tx(sc, atid);
4091f1bc738eSAdrian Chadd 
4092eb6f0de0SAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
4093eb6f0de0SAdrian Chadd 
4094eb6f0de0SAdrian Chadd 	/* Handle frame completion */
4095eb6f0de0SAdrian Chadd 	while (bf) {
4096eb6f0de0SAdrian Chadd 		bf_next = bf->bf_next;
4097eb6f0de0SAdrian Chadd 		ath_tx_default_comp(sc, bf, 1);
4098eb6f0de0SAdrian Chadd 		bf = bf_next;
4099eb6f0de0SAdrian Chadd 	}
4100eb6f0de0SAdrian Chadd }
4101eb6f0de0SAdrian Chadd 
4102eb6f0de0SAdrian Chadd /*
4103eb6f0de0SAdrian Chadd  * Handle completion of an set of aggregate frames.
4104eb6f0de0SAdrian Chadd  *
4105eb6f0de0SAdrian Chadd  * XXX for now, simply complete each sub-frame.
4106eb6f0de0SAdrian Chadd  *
4107eb6f0de0SAdrian Chadd  * Note: the completion handler is the last descriptor in the aggregate,
4108eb6f0de0SAdrian Chadd  * not the last descriptor in the first frame.
4109eb6f0de0SAdrian Chadd  */
4110eb6f0de0SAdrian Chadd static void
4111d4365d16SAdrian Chadd ath_tx_aggr_comp_aggr(struct ath_softc *sc, struct ath_buf *bf_first,
4112d4365d16SAdrian Chadd     int fail)
4113eb6f0de0SAdrian Chadd {
4114eb6f0de0SAdrian Chadd 	//struct ath_desc *ds = bf->bf_lastds;
4115eb6f0de0SAdrian Chadd 	struct ieee80211_node *ni = bf_first->bf_node;
4116eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
4117eb6f0de0SAdrian Chadd 	int tid = bf_first->bf_state.bfs_tid;
4118eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
4119eb6f0de0SAdrian Chadd 	struct ath_tx_status ts;
4120eb6f0de0SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
4121eb6f0de0SAdrian Chadd 	ath_bufhead bf_q;
4122eb6f0de0SAdrian Chadd 	ath_bufhead bf_cq;
4123eb6f0de0SAdrian Chadd 	int seq_st, tx_ok;
4124eb6f0de0SAdrian Chadd 	int hasba, isaggr;
4125eb6f0de0SAdrian Chadd 	uint32_t ba[2];
4126eb6f0de0SAdrian Chadd 	struct ath_buf *bf, *bf_next;
4127eb6f0de0SAdrian Chadd 	int ba_index;
4128eb6f0de0SAdrian Chadd 	int drops = 0;
4129eb6f0de0SAdrian Chadd 	int nframes = 0, nbad = 0, nf;
4130eb6f0de0SAdrian Chadd 	int pktlen;
4131eb6f0de0SAdrian Chadd 	/* XXX there's too much on the stack? */
4132b815538dSAdrian Chadd 	struct ath_rc_series rc[ATH_RC_NUM];
4133eb6f0de0SAdrian Chadd 	int txseq;
4134eb6f0de0SAdrian Chadd 
4135eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, "%s: called; hwq_depth=%d\n",
4136eb6f0de0SAdrian Chadd 	    __func__, atid->hwq_depth);
4137eb6f0de0SAdrian Chadd 
41380aa5c1bbSAdrian Chadd 	/*
41390aa5c1bbSAdrian Chadd 	 * Take a copy; this may be needed -after- bf_first
41400aa5c1bbSAdrian Chadd 	 * has been completed and freed.
41410aa5c1bbSAdrian Chadd 	 */
41420aa5c1bbSAdrian Chadd 	ts = bf_first->bf_status.ds_txstat;
41430aa5c1bbSAdrian Chadd 
4144f1bc738eSAdrian Chadd 	TAILQ_INIT(&bf_q);
4145f1bc738eSAdrian Chadd 	TAILQ_INIT(&bf_cq);
4146f1bc738eSAdrian Chadd 
4147eb6f0de0SAdrian Chadd 	/* The TID state is kept behind the TXQ lock */
4148eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
4149eb6f0de0SAdrian Chadd 
4150eb6f0de0SAdrian Chadd 	atid->hwq_depth--;
4151eb6f0de0SAdrian Chadd 	if (atid->hwq_depth < 0)
4152eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev, "%s: hwq_depth < 0: %d\n",
4153eb6f0de0SAdrian Chadd 		    __func__, atid->hwq_depth);
4154eb6f0de0SAdrian Chadd 
4155eb6f0de0SAdrian Chadd 	/*
4156f1bc738eSAdrian Chadd 	 * If the TID is filtered, handle completing the filter
4157f1bc738eSAdrian Chadd 	 * transition before potentially kicking it to the cleanup
4158f1bc738eSAdrian Chadd 	 * function.
41590aa5c1bbSAdrian Chadd 	 *
41600aa5c1bbSAdrian Chadd 	 * XXX this is duplicate work, ew.
4161f1bc738eSAdrian Chadd 	 */
4162f1bc738eSAdrian Chadd 	if (atid->isfiltered)
4163f1bc738eSAdrian Chadd 		ath_tx_tid_filt_comp_complete(sc, atid);
4164f1bc738eSAdrian Chadd 
4165f1bc738eSAdrian Chadd 	/*
4166eb6f0de0SAdrian Chadd 	 * Punt cleanup to the relevant function, not our problem now
4167eb6f0de0SAdrian Chadd 	 */
4168eb6f0de0SAdrian Chadd 	if (atid->cleanup_inprogress) {
4169f1bc738eSAdrian Chadd 		if (atid->isfiltered)
4170f1bc738eSAdrian Chadd 			device_printf(sc->sc_dev,
4171f1bc738eSAdrian Chadd 			    "%s: isfiltered=1, normal_comp?\n",
4172f1bc738eSAdrian Chadd 			    __func__);
4173eb6f0de0SAdrian Chadd 		ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
4174eb6f0de0SAdrian Chadd 		ath_tx_comp_cleanup_aggr(sc, bf_first);
4175eb6f0de0SAdrian Chadd 		return;
4176eb6f0de0SAdrian Chadd 	}
4177eb6f0de0SAdrian Chadd 
4178eb6f0de0SAdrian Chadd 	/*
4179f1bc738eSAdrian Chadd 	 * If the frame is filtered, transition to filtered frame
4180f1bc738eSAdrian Chadd 	 * mode and add this to the filtered frame list.
4181f1bc738eSAdrian Chadd 	 *
4182f1bc738eSAdrian Chadd 	 * XXX TODO: figure out how this interoperates with
4183f1bc738eSAdrian Chadd 	 * BAR, pause and cleanup states.
4184f1bc738eSAdrian Chadd 	 */
4185f1bc738eSAdrian Chadd 	if ((ts.ts_status & HAL_TXERR_FILT) ||
4186f1bc738eSAdrian Chadd 	    (ts.ts_status != 0 && atid->isfiltered)) {
4187f1bc738eSAdrian Chadd 		if (fail != 0)
4188f1bc738eSAdrian Chadd 			device_printf(sc->sc_dev,
4189f1bc738eSAdrian Chadd 			    "%s: isfiltered=1, fail=%d\n", __func__, fail);
4190f1bc738eSAdrian Chadd 		ath_tx_tid_filt_comp_aggr(sc, atid, bf_first, &bf_cq);
4191f1bc738eSAdrian Chadd 
4192f1bc738eSAdrian Chadd 		/* Remove from BAW */
4193f1bc738eSAdrian Chadd 		TAILQ_FOREACH_SAFE(bf, &bf_cq, bf_list, bf_next) {
4194f1bc738eSAdrian Chadd 			if (bf->bf_state.bfs_addedbaw)
4195f1bc738eSAdrian Chadd 				drops++;
4196f1bc738eSAdrian Chadd 			if (bf->bf_state.bfs_dobaw) {
4197f1bc738eSAdrian Chadd 				ath_tx_update_baw(sc, an, atid, bf);
4198f1bc738eSAdrian Chadd 				if (! bf->bf_state.bfs_addedbaw)
4199f1bc738eSAdrian Chadd 					device_printf(sc->sc_dev,
4200f1bc738eSAdrian Chadd 					    "%s: wasn't added: seqno %d\n",
4201f1bc738eSAdrian Chadd 					    __func__,
4202f1bc738eSAdrian Chadd 					    SEQNO(bf->bf_state.bfs_seqno));
4203f1bc738eSAdrian Chadd 			}
4204f1bc738eSAdrian Chadd 			bf->bf_state.bfs_dobaw = 0;
4205f1bc738eSAdrian Chadd 		}
4206f1bc738eSAdrian Chadd 		/*
4207f1bc738eSAdrian Chadd 		 * If any intermediate frames in the BAW were dropped when
4208f1bc738eSAdrian Chadd 		 * handling filtering things, send a BAR.
4209f1bc738eSAdrian Chadd 		 */
4210f1bc738eSAdrian Chadd 		if (drops)
4211f1bc738eSAdrian Chadd 			ath_tx_tid_bar_suspend(sc, atid);
4212f1bc738eSAdrian Chadd 
4213f1bc738eSAdrian Chadd 		/*
4214f1bc738eSAdrian Chadd 		 * Finish up by sending a BAR if required and freeing
4215f1bc738eSAdrian Chadd 		 * the frames outside of the TX lock.
4216f1bc738eSAdrian Chadd 		 */
4217f1bc738eSAdrian Chadd 		goto finish_send_bar;
4218f1bc738eSAdrian Chadd 	}
4219f1bc738eSAdrian Chadd 
4220f1bc738eSAdrian Chadd 	/*
4221eb6f0de0SAdrian Chadd 	 * XXX for now, use the first frame in the aggregate for
4222eb6f0de0SAdrian Chadd 	 * XXX rate control completion; it's at least consistent.
4223eb6f0de0SAdrian Chadd 	 */
4224eb6f0de0SAdrian Chadd 	pktlen = bf_first->bf_state.bfs_pktlen;
4225eb6f0de0SAdrian Chadd 
4226eb6f0de0SAdrian Chadd 	/*
4227e9a6408eSAdrian Chadd 	 * Handle errors first!
4228e9a6408eSAdrian Chadd 	 *
4229e9a6408eSAdrian Chadd 	 * Here, handle _any_ error as a "exceeded retries" error.
4230e9a6408eSAdrian Chadd 	 * Later on (when filtered frames are to be specially handled)
4231e9a6408eSAdrian Chadd 	 * it'll have to be expanded.
4232eb6f0de0SAdrian Chadd 	 */
4233e9a6408eSAdrian Chadd #if 0
4234eb6f0de0SAdrian Chadd 	if (ts.ts_status & HAL_TXERR_XRETRY) {
4235e9a6408eSAdrian Chadd #endif
4236e9a6408eSAdrian Chadd 	if (ts.ts_status != 0) {
4237eb6f0de0SAdrian Chadd 		ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
4238eb6f0de0SAdrian Chadd 		ath_tx_comp_aggr_error(sc, bf_first, atid);
4239eb6f0de0SAdrian Chadd 		return;
4240eb6f0de0SAdrian Chadd 	}
4241eb6f0de0SAdrian Chadd 
4242eb6f0de0SAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid);
4243eb6f0de0SAdrian Chadd 
4244eb6f0de0SAdrian Chadd 	/*
4245eb6f0de0SAdrian Chadd 	 * extract starting sequence and block-ack bitmap
4246eb6f0de0SAdrian Chadd 	 */
4247eb6f0de0SAdrian Chadd 	/* XXX endian-ness of seq_st, ba? */
4248eb6f0de0SAdrian Chadd 	seq_st = ts.ts_seqnum;
4249eb6f0de0SAdrian Chadd 	hasba = !! (ts.ts_flags & HAL_TX_BA);
4250eb6f0de0SAdrian Chadd 	tx_ok = (ts.ts_status == 0);
4251eb6f0de0SAdrian Chadd 	isaggr = bf_first->bf_state.bfs_aggr;
4252eb6f0de0SAdrian Chadd 	ba[0] = ts.ts_ba_low;
4253eb6f0de0SAdrian Chadd 	ba[1] = ts.ts_ba_high;
4254eb6f0de0SAdrian Chadd 
4255eb6f0de0SAdrian Chadd 	/*
4256eb6f0de0SAdrian Chadd 	 * Copy the TX completion status and the rate control
4257eb6f0de0SAdrian Chadd 	 * series from the first descriptor, as it may be freed
4258eb6f0de0SAdrian Chadd 	 * before the rate control code can get its grubby fingers
4259eb6f0de0SAdrian Chadd 	 * into things.
4260eb6f0de0SAdrian Chadd 	 */
4261eb6f0de0SAdrian Chadd 	memcpy(rc, bf_first->bf_state.bfs_rc, sizeof(rc));
4262eb6f0de0SAdrian Chadd 
4263eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR,
4264d4365d16SAdrian Chadd 	    "%s: txa_start=%d, tx_ok=%d, status=%.8x, flags=%.8x, "
4265d4365d16SAdrian Chadd 	    "isaggr=%d, seq_st=%d, hasba=%d, ba=%.8x, %.8x\n",
4266eb6f0de0SAdrian Chadd 	    __func__, tap->txa_start, tx_ok, ts.ts_status, ts.ts_flags,
4267eb6f0de0SAdrian Chadd 	    isaggr, seq_st, hasba, ba[0], ba[1]);
4268eb6f0de0SAdrian Chadd 
4269eb6f0de0SAdrian Chadd 	/* Occasionally, the MAC sends a tx status for the wrong TID. */
4270eb6f0de0SAdrian Chadd 	if (tid != ts.ts_tid) {
4271eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev, "%s: tid %d != hw tid %d\n",
4272eb6f0de0SAdrian Chadd 		    __func__, tid, ts.ts_tid);
4273eb6f0de0SAdrian Chadd 		tx_ok = 0;
4274eb6f0de0SAdrian Chadd 	}
4275eb6f0de0SAdrian Chadd 
4276eb6f0de0SAdrian Chadd 	/* AR5416 BA bug; this requires an interface reset */
4277eb6f0de0SAdrian Chadd 	if (isaggr && tx_ok && (! hasba)) {
4278eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev,
4279d4365d16SAdrian Chadd 		    "%s: AR5416 bug: hasba=%d; txok=%d, isaggr=%d, "
4280d4365d16SAdrian Chadd 		    "seq_st=%d\n",
4281eb6f0de0SAdrian Chadd 		    __func__, hasba, tx_ok, isaggr, seq_st);
4282eb6f0de0SAdrian Chadd 		/* XXX TODO: schedule an interface reset */
42830f078d63SJohn Baldwin #ifdef ATH_DEBUG
42846abbbae5SAdrian Chadd 		ath_printtxbuf(sc, bf_first,
42856abbbae5SAdrian Chadd 		    sc->sc_ac2q[atid->ac]->axq_qnum, 0, 0);
42860f078d63SJohn Baldwin #endif
4287eb6f0de0SAdrian Chadd 	}
4288eb6f0de0SAdrian Chadd 
4289eb6f0de0SAdrian Chadd 	/*
4290eb6f0de0SAdrian Chadd 	 * Walk the list of frames, figure out which ones were correctly
4291eb6f0de0SAdrian Chadd 	 * sent and which weren't.
4292eb6f0de0SAdrian Chadd 	 */
4293eb6f0de0SAdrian Chadd 	bf = bf_first;
4294eb6f0de0SAdrian Chadd 	nf = bf_first->bf_state.bfs_nframes;
4295eb6f0de0SAdrian Chadd 
4296eb6f0de0SAdrian Chadd 	/* bf_first is going to be invalid once this list is walked */
4297eb6f0de0SAdrian Chadd 	bf_first = NULL;
4298eb6f0de0SAdrian Chadd 
4299eb6f0de0SAdrian Chadd 	/*
4300eb6f0de0SAdrian Chadd 	 * Walk the list of completed frames and determine
4301eb6f0de0SAdrian Chadd 	 * which need to be completed and which need to be
4302eb6f0de0SAdrian Chadd 	 * retransmitted.
4303eb6f0de0SAdrian Chadd 	 *
4304eb6f0de0SAdrian Chadd 	 * For completed frames, the completion functions need
4305eb6f0de0SAdrian Chadd 	 * to be called at the end of this function as the last
4306eb6f0de0SAdrian Chadd 	 * node reference may free the node.
4307eb6f0de0SAdrian Chadd 	 *
4308eb6f0de0SAdrian Chadd 	 * Finally, since the TXQ lock can't be held during the
4309eb6f0de0SAdrian Chadd 	 * completion callback (to avoid lock recursion),
4310eb6f0de0SAdrian Chadd 	 * the completion calls have to be done outside of the
4311eb6f0de0SAdrian Chadd 	 * lock.
4312eb6f0de0SAdrian Chadd 	 */
4313eb6f0de0SAdrian Chadd 	while (bf) {
4314eb6f0de0SAdrian Chadd 		nframes++;
4315d4365d16SAdrian Chadd 		ba_index = ATH_BA_INDEX(seq_st,
4316d4365d16SAdrian Chadd 		    SEQNO(bf->bf_state.bfs_seqno));
4317eb6f0de0SAdrian Chadd 		bf_next = bf->bf_next;
4318eb6f0de0SAdrian Chadd 		bf->bf_next = NULL;	/* Remove it from the aggr list */
4319eb6f0de0SAdrian Chadd 
4320eb6f0de0SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR,
4321eb6f0de0SAdrian Chadd 		    "%s: checking bf=%p seqno=%d; ack=%d\n",
4322eb6f0de0SAdrian Chadd 		    __func__, bf, SEQNO(bf->bf_state.bfs_seqno),
4323eb6f0de0SAdrian Chadd 		    ATH_BA_ISSET(ba, ba_index));
4324eb6f0de0SAdrian Chadd 
4325eb6f0de0SAdrian Chadd 		if (tx_ok && ATH_BA_ISSET(ba, ba_index)) {
43262d3d4776SAdrian Chadd 			sc->sc_stats.ast_tx_aggr_ok++;
4327eb6f0de0SAdrian Chadd 			ath_tx_update_baw(sc, an, atid, bf);
4328eb6f0de0SAdrian Chadd 			bf->bf_state.bfs_dobaw = 0;
4329eb6f0de0SAdrian Chadd 			if (! bf->bf_state.bfs_addedbaw)
4330eb6f0de0SAdrian Chadd 				device_printf(sc->sc_dev,
4331eb6f0de0SAdrian Chadd 				    "%s: wasn't added: seqno %d\n",
4332eb6f0de0SAdrian Chadd 				    __func__, SEQNO(bf->bf_state.bfs_seqno));
4333eb6f0de0SAdrian Chadd 			bf->bf_next = NULL;
4334eb6f0de0SAdrian Chadd 			TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list);
4335eb6f0de0SAdrian Chadd 		} else {
43362d3d4776SAdrian Chadd 			sc->sc_stats.ast_tx_aggr_fail++;
4337eb6f0de0SAdrian Chadd 			if (ath_tx_retry_subframe(sc, bf, &bf_q)) {
4338eb6f0de0SAdrian Chadd 				drops++;
4339eb6f0de0SAdrian Chadd 				bf->bf_next = NULL;
4340eb6f0de0SAdrian Chadd 				TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list);
4341eb6f0de0SAdrian Chadd 			}
4342eb6f0de0SAdrian Chadd 			nbad++;
4343eb6f0de0SAdrian Chadd 		}
4344eb6f0de0SAdrian Chadd 		bf = bf_next;
4345eb6f0de0SAdrian Chadd 	}
4346eb6f0de0SAdrian Chadd 
4347eb6f0de0SAdrian Chadd 	/*
4348eb6f0de0SAdrian Chadd 	 * Now that the BAW updates have been done, unlock
4349eb6f0de0SAdrian Chadd 	 *
4350eb6f0de0SAdrian Chadd 	 * txseq is grabbed before the lock is released so we
4351eb6f0de0SAdrian Chadd 	 * have a consistent view of what -was- in the BAW.
4352eb6f0de0SAdrian Chadd 	 * Anything after this point will not yet have been
4353eb6f0de0SAdrian Chadd 	 * TXed.
4354eb6f0de0SAdrian Chadd 	 */
4355eb6f0de0SAdrian Chadd 	txseq = tap->txa_start;
4356eb6f0de0SAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
4357eb6f0de0SAdrian Chadd 
4358eb6f0de0SAdrian Chadd 	if (nframes != nf)
4359eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev,
4360eb6f0de0SAdrian Chadd 		    "%s: num frames seen=%d; bf nframes=%d\n",
4361eb6f0de0SAdrian Chadd 		    __func__, nframes, nf);
4362eb6f0de0SAdrian Chadd 
4363eb6f0de0SAdrian Chadd 	/*
4364eb6f0de0SAdrian Chadd 	 * Now we know how many frames were bad, call the rate
4365eb6f0de0SAdrian Chadd 	 * control code.
4366eb6f0de0SAdrian Chadd 	 */
4367eb6f0de0SAdrian Chadd 	if (fail == 0)
4368d4365d16SAdrian Chadd 		ath_tx_update_ratectrl(sc, ni, rc, &ts, pktlen, nframes,
4369d4365d16SAdrian Chadd 		    nbad);
4370eb6f0de0SAdrian Chadd 
4371eb6f0de0SAdrian Chadd 	/*
4372eb6f0de0SAdrian Chadd 	 * send bar if we dropped any frames
4373eb6f0de0SAdrian Chadd 	 */
4374eb6f0de0SAdrian Chadd 	if (drops) {
437588b3d483SAdrian Chadd 		/* Suspend the TX queue and get ready to send the BAR */
437688b3d483SAdrian Chadd 		ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
437788b3d483SAdrian Chadd 		ath_tx_tid_bar_suspend(sc, atid);
437888b3d483SAdrian Chadd 		ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
4379eb6f0de0SAdrian Chadd 	}
4380eb6f0de0SAdrian Chadd 
438139da9d42SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR,
438239da9d42SAdrian Chadd 	    "%s: txa_start now %d\n", __func__, tap->txa_start);
438339da9d42SAdrian Chadd 
4384eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
438539da9d42SAdrian Chadd 
438639da9d42SAdrian Chadd 	/* Prepend all frames to the beginning of the queue */
4387eb6f0de0SAdrian Chadd 	while ((bf = TAILQ_LAST(&bf_q, ath_bufhead_s)) != NULL) {
4388eb6f0de0SAdrian Chadd 		TAILQ_REMOVE(&bf_q, bf, bf_list);
43893e6cc97fSAdrian Chadd 		ATH_TID_INSERT_HEAD(atid, bf, bf_list);
4390eb6f0de0SAdrian Chadd 	}
4391eb6f0de0SAdrian Chadd 
439239da9d42SAdrian Chadd 	/*
439339da9d42SAdrian Chadd 	 * Reschedule to grab some further frames.
439439da9d42SAdrian Chadd 	 */
439539da9d42SAdrian Chadd 	ath_tx_tid_sched(sc, atid);
4396eb6f0de0SAdrian Chadd 
439788b3d483SAdrian Chadd 	/*
4398f1bc738eSAdrian Chadd 	 * If the queue is filtered, re-schedule as required.
4399f1bc738eSAdrian Chadd 	 *
4400f1bc738eSAdrian Chadd 	 * This is required as there may be a subsequent TX descriptor
4401f1bc738eSAdrian Chadd 	 * for this end-node that has CLRDMASK set, so it's quite possible
4402f1bc738eSAdrian Chadd 	 * that a filtered frame will be followed by a non-filtered
4403f1bc738eSAdrian Chadd 	 * (complete or otherwise) frame.
4404f1bc738eSAdrian Chadd 	 *
4405f1bc738eSAdrian Chadd 	 * XXX should we do this before we complete the frame?
4406f1bc738eSAdrian Chadd 	 */
4407f1bc738eSAdrian Chadd 	if (atid->isfiltered)
4408f1bc738eSAdrian Chadd 		ath_tx_tid_filt_comp_complete(sc, atid);
4409f1bc738eSAdrian Chadd 
4410f1bc738eSAdrian Chadd finish_send_bar:
4411f1bc738eSAdrian Chadd 
4412f1bc738eSAdrian Chadd 	/*
441388b3d483SAdrian Chadd 	 * Send BAR if required
441488b3d483SAdrian Chadd 	 */
441588b3d483SAdrian Chadd 	if (ath_tx_tid_bar_tx_ready(sc, atid))
441688b3d483SAdrian Chadd 		ath_tx_tid_bar_tx(sc, atid);
441739da9d42SAdrian Chadd 
441888b3d483SAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
441988b3d483SAdrian Chadd 
4420eb6f0de0SAdrian Chadd 	/* Do deferred completion */
4421eb6f0de0SAdrian Chadd 	while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) {
4422eb6f0de0SAdrian Chadd 		TAILQ_REMOVE(&bf_cq, bf, bf_list);
4423eb6f0de0SAdrian Chadd 		ath_tx_default_comp(sc, bf, 0);
4424eb6f0de0SAdrian Chadd 	}
4425eb6f0de0SAdrian Chadd }
4426eb6f0de0SAdrian Chadd 
4427eb6f0de0SAdrian Chadd /*
4428eb6f0de0SAdrian Chadd  * Handle completion of unaggregated frames in an ADDBA
4429eb6f0de0SAdrian Chadd  * session.
4430eb6f0de0SAdrian Chadd  *
4431eb6f0de0SAdrian Chadd  * Fail is set to 1 if the entry is being freed via a call to
4432eb6f0de0SAdrian Chadd  * ath_tx_draintxq().
4433eb6f0de0SAdrian Chadd  */
4434eb6f0de0SAdrian Chadd static void
4435eb6f0de0SAdrian Chadd ath_tx_aggr_comp_unaggr(struct ath_softc *sc, struct ath_buf *bf, int fail)
4436eb6f0de0SAdrian Chadd {
4437eb6f0de0SAdrian Chadd 	struct ieee80211_node *ni = bf->bf_node;
4438eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
4439eb6f0de0SAdrian Chadd 	int tid = bf->bf_state.bfs_tid;
4440eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
44410aa5c1bbSAdrian Chadd 	struct ath_tx_status ts;
4442f1bc738eSAdrian Chadd 	int drops = 0;
4443eb6f0de0SAdrian Chadd 
4444eb6f0de0SAdrian Chadd 	/*
44450aa5c1bbSAdrian Chadd 	 * Take a copy of this; filtering/cloning the frame may free the
44460aa5c1bbSAdrian Chadd 	 * bf pointer.
44470aa5c1bbSAdrian Chadd 	 */
44480aa5c1bbSAdrian Chadd 	ts = bf->bf_status.ds_txstat;
44490aa5c1bbSAdrian Chadd 
44500aa5c1bbSAdrian Chadd 	/*
4451eb6f0de0SAdrian Chadd 	 * Update rate control status here, before we possibly
4452eb6f0de0SAdrian Chadd 	 * punt to retry or cleanup.
4453eb6f0de0SAdrian Chadd 	 *
4454eb6f0de0SAdrian Chadd 	 * Do it outside of the TXQ lock.
4455eb6f0de0SAdrian Chadd 	 */
4456875a9451SAdrian Chadd 	if (fail == 0 && ((bf->bf_state.bfs_txflags & HAL_TXDESC_NOACK) == 0))
4457eb6f0de0SAdrian Chadd 		ath_tx_update_ratectrl(sc, ni, bf->bf_state.bfs_rc,
4458eb6f0de0SAdrian Chadd 		    &bf->bf_status.ds_txstat,
4459eb6f0de0SAdrian Chadd 		    bf->bf_state.bfs_pktlen,
44600aa5c1bbSAdrian Chadd 		    1, (ts.ts_status == 0) ? 0 : 1);
4461eb6f0de0SAdrian Chadd 
4462eb6f0de0SAdrian Chadd 	/*
4463eb6f0de0SAdrian Chadd 	 * This is called early so atid->hwq_depth can be tracked.
4464eb6f0de0SAdrian Chadd 	 * This unfortunately means that it's released and regrabbed
4465eb6f0de0SAdrian Chadd 	 * during retry and cleanup. That's rather inefficient.
4466eb6f0de0SAdrian Chadd 	 */
4467eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
4468eb6f0de0SAdrian Chadd 
4469eb6f0de0SAdrian Chadd 	if (tid == IEEE80211_NONQOS_TID)
4470eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev, "%s: TID=16!\n", __func__);
4471eb6f0de0SAdrian Chadd 
4472d4365d16SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX,
4473d4365d16SAdrian Chadd 	    "%s: bf=%p: tid=%d, hwq_depth=%d, seqno=%d\n",
4474d4365d16SAdrian Chadd 	    __func__, bf, bf->bf_state.bfs_tid, atid->hwq_depth,
4475d4365d16SAdrian Chadd 	    SEQNO(bf->bf_state.bfs_seqno));
4476eb6f0de0SAdrian Chadd 
4477eb6f0de0SAdrian Chadd 	atid->hwq_depth--;
4478eb6f0de0SAdrian Chadd 	if (atid->hwq_depth < 0)
4479eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev, "%s: hwq_depth < 0: %d\n",
4480eb6f0de0SAdrian Chadd 		    __func__, atid->hwq_depth);
4481eb6f0de0SAdrian Chadd 
4482eb6f0de0SAdrian Chadd 	/*
4483f1bc738eSAdrian Chadd 	 * If the TID is filtered, handle completing the filter
4484f1bc738eSAdrian Chadd 	 * transition before potentially kicking it to the cleanup
4485f1bc738eSAdrian Chadd 	 * function.
4486f1bc738eSAdrian Chadd 	 */
4487f1bc738eSAdrian Chadd 	if (atid->isfiltered)
4488f1bc738eSAdrian Chadd 		ath_tx_tid_filt_comp_complete(sc, atid);
4489f1bc738eSAdrian Chadd 
4490f1bc738eSAdrian Chadd 	/*
4491eb6f0de0SAdrian Chadd 	 * If a cleanup is in progress, punt to comp_cleanup;
4492eb6f0de0SAdrian Chadd 	 * rather than handling it here. It's thus their
4493eb6f0de0SAdrian Chadd 	 * responsibility to clean up, call the completion
4494eb6f0de0SAdrian Chadd 	 * function in net80211, etc.
4495eb6f0de0SAdrian Chadd 	 */
4496eb6f0de0SAdrian Chadd 	if (atid->cleanup_inprogress) {
4497f1bc738eSAdrian Chadd 		if (atid->isfiltered)
4498f1bc738eSAdrian Chadd 			device_printf(sc->sc_dev,
4499f1bc738eSAdrian Chadd 			    "%s: isfiltered=1, normal_comp?\n",
4500f1bc738eSAdrian Chadd 			    __func__);
4501eb6f0de0SAdrian Chadd 		ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
4502d4365d16SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: cleanup_unaggr\n",
4503d4365d16SAdrian Chadd 		    __func__);
4504eb6f0de0SAdrian Chadd 		ath_tx_comp_cleanup_unaggr(sc, bf);
4505eb6f0de0SAdrian Chadd 		return;
4506eb6f0de0SAdrian Chadd 	}
4507eb6f0de0SAdrian Chadd 
4508eb6f0de0SAdrian Chadd 	/*
4509f1bc738eSAdrian Chadd 	 * XXX TODO: how does cleanup, BAR and filtered frame handling
4510f1bc738eSAdrian Chadd 	 * overlap?
4511f1bc738eSAdrian Chadd 	 *
4512f1bc738eSAdrian Chadd 	 * If the frame is filtered OR if it's any failure but
4513f1bc738eSAdrian Chadd 	 * the TID is filtered, the frame must be added to the
4514f1bc738eSAdrian Chadd 	 * filtered frame list.
4515f1bc738eSAdrian Chadd 	 *
4516f1bc738eSAdrian Chadd 	 * However - a busy buffer can't be added to the filtered
4517f1bc738eSAdrian Chadd 	 * list as it will end up being recycled without having
4518f1bc738eSAdrian Chadd 	 * been made available for the hardware.
4519f1bc738eSAdrian Chadd 	 */
45200aa5c1bbSAdrian Chadd 	if ((ts.ts_status & HAL_TXERR_FILT) ||
45210aa5c1bbSAdrian Chadd 	    (ts.ts_status != 0 && atid->isfiltered)) {
4522f1bc738eSAdrian Chadd 		int freeframe;
4523f1bc738eSAdrian Chadd 
4524f1bc738eSAdrian Chadd 		if (fail != 0)
4525f1bc738eSAdrian Chadd 			device_printf(sc->sc_dev,
4526f1bc738eSAdrian Chadd 			    "%s: isfiltered=1, fail=%d\n",
4527f1bc738eSAdrian Chadd 			    __func__,
4528f1bc738eSAdrian Chadd 			    fail);
4529f1bc738eSAdrian Chadd 		freeframe = ath_tx_tid_filt_comp_single(sc, atid, bf);
4530f1bc738eSAdrian Chadd 		if (freeframe) {
4531f1bc738eSAdrian Chadd 			/* Remove from BAW */
4532f1bc738eSAdrian Chadd 			if (bf->bf_state.bfs_addedbaw)
4533f1bc738eSAdrian Chadd 				drops++;
4534f1bc738eSAdrian Chadd 			if (bf->bf_state.bfs_dobaw) {
4535f1bc738eSAdrian Chadd 				ath_tx_update_baw(sc, an, atid, bf);
4536f1bc738eSAdrian Chadd 				if (! bf->bf_state.bfs_addedbaw)
4537f1bc738eSAdrian Chadd 					device_printf(sc->sc_dev,
4538f1bc738eSAdrian Chadd 					    "%s: wasn't added: seqno %d\n",
4539f1bc738eSAdrian Chadd 					    __func__, SEQNO(bf->bf_state.bfs_seqno));
4540f1bc738eSAdrian Chadd 			}
4541f1bc738eSAdrian Chadd 			bf->bf_state.bfs_dobaw = 0;
4542f1bc738eSAdrian Chadd 		}
4543f1bc738eSAdrian Chadd 
4544f1bc738eSAdrian Chadd 		/*
4545f1bc738eSAdrian Chadd 		 * If the frame couldn't be filtered, treat it as a drop and
4546f1bc738eSAdrian Chadd 		 * prepare to send a BAR.
4547f1bc738eSAdrian Chadd 		 */
4548f1bc738eSAdrian Chadd 		if (freeframe && drops)
4549f1bc738eSAdrian Chadd 			ath_tx_tid_bar_suspend(sc, atid);
4550f1bc738eSAdrian Chadd 
4551f1bc738eSAdrian Chadd 		/*
4552f1bc738eSAdrian Chadd 		 * Send BAR if required
4553f1bc738eSAdrian Chadd 		 */
4554f1bc738eSAdrian Chadd 		if (ath_tx_tid_bar_tx_ready(sc, atid))
4555f1bc738eSAdrian Chadd 			ath_tx_tid_bar_tx(sc, atid);
4556f1bc738eSAdrian Chadd 
4557f1bc738eSAdrian Chadd 		ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
4558f1bc738eSAdrian Chadd 		/*
4559f1bc738eSAdrian Chadd 		 * If freeframe is set, then the frame couldn't be
4560f1bc738eSAdrian Chadd 		 * cloned and bf is still valid.  Just complete/free it.
4561f1bc738eSAdrian Chadd 		 */
4562f1bc738eSAdrian Chadd 		if (freeframe)
4563f1bc738eSAdrian Chadd 			ath_tx_default_comp(sc, bf, fail);
4564f1bc738eSAdrian Chadd 
4565f1bc738eSAdrian Chadd 
4566f1bc738eSAdrian Chadd 		return;
4567f1bc738eSAdrian Chadd 	}
4568f1bc738eSAdrian Chadd 	/*
4569eb6f0de0SAdrian Chadd 	 * Don't bother with the retry check if all frames
4570eb6f0de0SAdrian Chadd 	 * are being failed (eg during queue deletion.)
4571eb6f0de0SAdrian Chadd 	 */
4572e9a6408eSAdrian Chadd #if 0
4573eb6f0de0SAdrian Chadd 	if (fail == 0 && ts->ts_status & HAL_TXERR_XRETRY) {
4574e9a6408eSAdrian Chadd #endif
45750aa5c1bbSAdrian Chadd 	if (fail == 0 && ts.ts_status != 0) {
4576eb6f0de0SAdrian Chadd 		ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
4577d4365d16SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: retry_unaggr\n",
4578d4365d16SAdrian Chadd 		    __func__);
4579eb6f0de0SAdrian Chadd 		ath_tx_aggr_retry_unaggr(sc, bf);
4580eb6f0de0SAdrian Chadd 		return;
4581eb6f0de0SAdrian Chadd 	}
4582eb6f0de0SAdrian Chadd 
4583eb6f0de0SAdrian Chadd 	/* Success? Complete */
4584eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: TID=%d, seqno %d\n",
4585eb6f0de0SAdrian Chadd 	    __func__, tid, SEQNO(bf->bf_state.bfs_seqno));
4586eb6f0de0SAdrian Chadd 	if (bf->bf_state.bfs_dobaw) {
4587eb6f0de0SAdrian Chadd 		ath_tx_update_baw(sc, an, atid, bf);
4588eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_dobaw = 0;
4589eb6f0de0SAdrian Chadd 		if (! bf->bf_state.bfs_addedbaw)
4590eb6f0de0SAdrian Chadd 			device_printf(sc->sc_dev,
4591eb6f0de0SAdrian Chadd 			    "%s: wasn't added: seqno %d\n",
4592eb6f0de0SAdrian Chadd 			    __func__, SEQNO(bf->bf_state.bfs_seqno));
4593eb6f0de0SAdrian Chadd 	}
4594eb6f0de0SAdrian Chadd 
459588b3d483SAdrian Chadd 	/*
4596f1bc738eSAdrian Chadd 	 * If the queue is filtered, re-schedule as required.
4597f1bc738eSAdrian Chadd 	 *
4598f1bc738eSAdrian Chadd 	 * This is required as there may be a subsequent TX descriptor
4599f1bc738eSAdrian Chadd 	 * for this end-node that has CLRDMASK set, so it's quite possible
4600f1bc738eSAdrian Chadd 	 * that a filtered frame will be followed by a non-filtered
4601f1bc738eSAdrian Chadd 	 * (complete or otherwise) frame.
4602f1bc738eSAdrian Chadd 	 *
4603f1bc738eSAdrian Chadd 	 * XXX should we do this before we complete the frame?
4604f1bc738eSAdrian Chadd 	 */
4605f1bc738eSAdrian Chadd 	if (atid->isfiltered)
4606f1bc738eSAdrian Chadd 		ath_tx_tid_filt_comp_complete(sc, atid);
4607f1bc738eSAdrian Chadd 
4608f1bc738eSAdrian Chadd 	/*
460988b3d483SAdrian Chadd 	 * Send BAR if required
461088b3d483SAdrian Chadd 	 */
461188b3d483SAdrian Chadd 	if (ath_tx_tid_bar_tx_ready(sc, atid))
461288b3d483SAdrian Chadd 		ath_tx_tid_bar_tx(sc, atid);
461388b3d483SAdrian Chadd 
4614eb6f0de0SAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
4615eb6f0de0SAdrian Chadd 
4616eb6f0de0SAdrian Chadd 	ath_tx_default_comp(sc, bf, fail);
4617eb6f0de0SAdrian Chadd 	/* bf is freed at this point */
4618eb6f0de0SAdrian Chadd }
4619eb6f0de0SAdrian Chadd 
4620eb6f0de0SAdrian Chadd void
4621eb6f0de0SAdrian Chadd ath_tx_aggr_comp(struct ath_softc *sc, struct ath_buf *bf, int fail)
4622eb6f0de0SAdrian Chadd {
4623eb6f0de0SAdrian Chadd 	if (bf->bf_state.bfs_aggr)
4624eb6f0de0SAdrian Chadd 		ath_tx_aggr_comp_aggr(sc, bf, fail);
4625eb6f0de0SAdrian Chadd 	else
4626eb6f0de0SAdrian Chadd 		ath_tx_aggr_comp_unaggr(sc, bf, fail);
4627eb6f0de0SAdrian Chadd }
4628eb6f0de0SAdrian Chadd 
4629eb6f0de0SAdrian Chadd /*
4630eb6f0de0SAdrian Chadd  * Schedule some packets from the given node/TID to the hardware.
4631eb6f0de0SAdrian Chadd  *
4632eb6f0de0SAdrian Chadd  * This is the aggregate version.
4633eb6f0de0SAdrian Chadd  */
4634eb6f0de0SAdrian Chadd void
4635eb6f0de0SAdrian Chadd ath_tx_tid_hw_queue_aggr(struct ath_softc *sc, struct ath_node *an,
4636eb6f0de0SAdrian Chadd     struct ath_tid *tid)
4637eb6f0de0SAdrian Chadd {
4638eb6f0de0SAdrian Chadd 	struct ath_buf *bf;
4639eb6f0de0SAdrian Chadd 	struct ath_txq *txq = sc->sc_ac2q[tid->ac];
4640eb6f0de0SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
4641eb6f0de0SAdrian Chadd 	ATH_AGGR_STATUS status;
4642eb6f0de0SAdrian Chadd 	ath_bufhead bf_q;
4643eb6f0de0SAdrian Chadd 
4644eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: tid=%d\n", __func__, tid->tid);
4645eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
4646eb6f0de0SAdrian Chadd 
4647eb6f0de0SAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid->tid);
4648eb6f0de0SAdrian Chadd 
4649eb6f0de0SAdrian Chadd 	if (tid->tid == IEEE80211_NONQOS_TID)
4650eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev, "%s: called for TID=NONQOS_TID?\n",
4651eb6f0de0SAdrian Chadd 		    __func__);
4652eb6f0de0SAdrian Chadd 
4653eb6f0de0SAdrian Chadd 	for (;;) {
4654eb6f0de0SAdrian Chadd 		status = ATH_AGGR_DONE;
4655eb6f0de0SAdrian Chadd 
4656eb6f0de0SAdrian Chadd 		/*
4657eb6f0de0SAdrian Chadd 		 * If the upper layer has paused the TID, don't
4658eb6f0de0SAdrian Chadd 		 * queue any further packets.
4659eb6f0de0SAdrian Chadd 		 *
4660eb6f0de0SAdrian Chadd 		 * This can also occur from the completion task because
4661eb6f0de0SAdrian Chadd 		 * of packet loss; but as its serialised with this code,
4662eb6f0de0SAdrian Chadd 		 * it won't "appear" half way through queuing packets.
4663eb6f0de0SAdrian Chadd 		 */
4664eb6f0de0SAdrian Chadd 		if (tid->paused)
4665eb6f0de0SAdrian Chadd 			break;
4666eb6f0de0SAdrian Chadd 
46673e6cc97fSAdrian Chadd 		bf = ATH_TID_FIRST(tid);
4668eb6f0de0SAdrian Chadd 		if (bf == NULL) {
4669eb6f0de0SAdrian Chadd 			break;
4670eb6f0de0SAdrian Chadd 		}
4671eb6f0de0SAdrian Chadd 
4672eb6f0de0SAdrian Chadd 		/*
4673eb6f0de0SAdrian Chadd 		 * If the packet doesn't fall within the BAW (eg a NULL
4674eb6f0de0SAdrian Chadd 		 * data frame), schedule it directly; continue.
4675eb6f0de0SAdrian Chadd 		 */
4676eb6f0de0SAdrian Chadd 		if (! bf->bf_state.bfs_dobaw) {
4677d4365d16SAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR,
4678d4365d16SAdrian Chadd 			    "%s: non-baw packet\n",
4679eb6f0de0SAdrian Chadd 			    __func__);
46803e6cc97fSAdrian Chadd 			ATH_TID_REMOVE(tid, bf, bf_list);
46812a9f83afSAdrian Chadd 
46822a9f83afSAdrian Chadd 			if (bf->bf_state.bfs_nframes > 1)
46832a9f83afSAdrian Chadd 				device_printf(sc->sc_dev,
46842a9f83afSAdrian Chadd 				    "%s: aggr=%d, nframes=%d\n",
46852a9f83afSAdrian Chadd 				    __func__,
46862a9f83afSAdrian Chadd 				    bf->bf_state.bfs_aggr,
46872a9f83afSAdrian Chadd 				    bf->bf_state.bfs_nframes);
46882a9f83afSAdrian Chadd 
46892a9f83afSAdrian Chadd 			/*
46902a9f83afSAdrian Chadd 			 * This shouldn't happen - such frames shouldn't
46912a9f83afSAdrian Chadd 			 * ever have been queued as an aggregate in the
46922a9f83afSAdrian Chadd 			 * first place.  However, make sure the fields
46932a9f83afSAdrian Chadd 			 * are correctly setup just to be totally sure.
46942a9f83afSAdrian Chadd 			 */
4695eb6f0de0SAdrian Chadd 			bf->bf_state.bfs_aggr = 0;
46962a9f83afSAdrian Chadd 			bf->bf_state.bfs_nframes = 1;
46972a9f83afSAdrian Chadd 
46984e81f27cSAdrian Chadd 			/* Update CLRDMASK just before this frame is queued */
46994e81f27cSAdrian Chadd 			ath_tx_update_clrdmask(sc, tid, bf);
47004e81f27cSAdrian Chadd 
4701eb6f0de0SAdrian Chadd 			ath_tx_do_ratelookup(sc, bf);
4702e2e4a2c2SAdrian Chadd 			ath_tx_calc_duration(sc, bf);
4703e2e4a2c2SAdrian Chadd 			ath_tx_calc_protection(sc, bf);
4704eb6f0de0SAdrian Chadd 			ath_tx_set_rtscts(sc, bf);
4705e2e4a2c2SAdrian Chadd 			ath_tx_rate_fill_rcflags(sc, bf);
4706eb6f0de0SAdrian Chadd 			ath_tx_setds(sc, bf);
4707eb6f0de0SAdrian Chadd 			ath_hal_clr11n_aggr(sc->sc_ah, bf->bf_desc);
4708eb6f0de0SAdrian Chadd 
4709eb6f0de0SAdrian Chadd 			sc->sc_aggr_stats.aggr_nonbaw_pkt++;
4710eb6f0de0SAdrian Chadd 
4711eb6f0de0SAdrian Chadd 			/* Queue the packet; continue */
4712eb6f0de0SAdrian Chadd 			goto queuepkt;
4713eb6f0de0SAdrian Chadd 		}
4714eb6f0de0SAdrian Chadd 
4715eb6f0de0SAdrian Chadd 		TAILQ_INIT(&bf_q);
4716eb6f0de0SAdrian Chadd 
4717eb6f0de0SAdrian Chadd 		/*
4718eb6f0de0SAdrian Chadd 		 * Do a rate control lookup on the first frame in the
4719eb6f0de0SAdrian Chadd 		 * list. The rate control code needs that to occur
4720eb6f0de0SAdrian Chadd 		 * before it can determine whether to TX.
4721eb6f0de0SAdrian Chadd 		 * It's inaccurate because the rate control code doesn't
4722eb6f0de0SAdrian Chadd 		 * really "do" aggregate lookups, so it only considers
4723eb6f0de0SAdrian Chadd 		 * the size of the first frame.
4724eb6f0de0SAdrian Chadd 		 */
4725eb6f0de0SAdrian Chadd 		ath_tx_do_ratelookup(sc, bf);
4726eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_rc[3].rix = 0;
4727eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_rc[3].tries = 0;
4728e2e4a2c2SAdrian Chadd 
4729e2e4a2c2SAdrian Chadd 		ath_tx_calc_duration(sc, bf);
4730e2e4a2c2SAdrian Chadd 		ath_tx_calc_protection(sc, bf);
4731e2e4a2c2SAdrian Chadd 
4732e2e4a2c2SAdrian Chadd 		ath_tx_set_rtscts(sc, bf);
4733eb6f0de0SAdrian Chadd 		ath_tx_rate_fill_rcflags(sc, bf);
4734eb6f0de0SAdrian Chadd 
4735eb6f0de0SAdrian Chadd 		status = ath_tx_form_aggr(sc, an, tid, &bf_q);
4736eb6f0de0SAdrian Chadd 
4737eb6f0de0SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR,
4738eb6f0de0SAdrian Chadd 		    "%s: ath_tx_form_aggr() status=%d\n", __func__, status);
4739eb6f0de0SAdrian Chadd 
4740eb6f0de0SAdrian Chadd 		/*
4741eb6f0de0SAdrian Chadd 		 * No frames to be picked up - out of BAW
4742eb6f0de0SAdrian Chadd 		 */
4743eb6f0de0SAdrian Chadd 		if (TAILQ_EMPTY(&bf_q))
4744eb6f0de0SAdrian Chadd 			break;
4745eb6f0de0SAdrian Chadd 
4746eb6f0de0SAdrian Chadd 		/*
4747eb6f0de0SAdrian Chadd 		 * This assumes that the descriptor list in the ath_bufhead
4748eb6f0de0SAdrian Chadd 		 * are already linked together via bf_next pointers.
4749eb6f0de0SAdrian Chadd 		 */
4750eb6f0de0SAdrian Chadd 		bf = TAILQ_FIRST(&bf_q);
4751eb6f0de0SAdrian Chadd 
4752e2e4a2c2SAdrian Chadd 		if (status == ATH_AGGR_8K_LIMITED)
4753e2e4a2c2SAdrian Chadd 			sc->sc_aggr_stats.aggr_rts_aggr_limited++;
4754e2e4a2c2SAdrian Chadd 
4755eb6f0de0SAdrian Chadd 		/*
4756eb6f0de0SAdrian Chadd 		 * If it's the only frame send as non-aggregate
4757eb6f0de0SAdrian Chadd 		 * assume that ath_tx_form_aggr() has checked
4758eb6f0de0SAdrian Chadd 		 * whether it's in the BAW and added it appropriately.
4759eb6f0de0SAdrian Chadd 		 */
4760eb6f0de0SAdrian Chadd 		if (bf->bf_state.bfs_nframes == 1) {
4761eb6f0de0SAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR,
4762eb6f0de0SAdrian Chadd 			    "%s: single-frame aggregate\n", __func__);
47634e81f27cSAdrian Chadd 
47644e81f27cSAdrian Chadd 			/* Update CLRDMASK just before this frame is queued */
47654e81f27cSAdrian Chadd 			ath_tx_update_clrdmask(sc, tid, bf);
47664e81f27cSAdrian Chadd 
4767eb6f0de0SAdrian Chadd 			bf->bf_state.bfs_aggr = 0;
476821840808SAdrian Chadd 			bf->bf_state.bfs_ndelim = 0;
4769eb6f0de0SAdrian Chadd 			ath_tx_setds(sc, bf);
4770eb6f0de0SAdrian Chadd 			ath_hal_clr11n_aggr(sc->sc_ah, bf->bf_desc);
4771eb6f0de0SAdrian Chadd 			if (status == ATH_AGGR_BAW_CLOSED)
4772eb6f0de0SAdrian Chadd 				sc->sc_aggr_stats.aggr_baw_closed_single_pkt++;
4773eb6f0de0SAdrian Chadd 			else
4774eb6f0de0SAdrian Chadd 				sc->sc_aggr_stats.aggr_single_pkt++;
4775eb6f0de0SAdrian Chadd 		} else {
4776eb6f0de0SAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR,
4777d4365d16SAdrian Chadd 			    "%s: multi-frame aggregate: %d frames, "
4778d4365d16SAdrian Chadd 			    "length %d\n",
4779eb6f0de0SAdrian Chadd 			     __func__, bf->bf_state.bfs_nframes,
4780eb6f0de0SAdrian Chadd 			    bf->bf_state.bfs_al);
4781eb6f0de0SAdrian Chadd 			bf->bf_state.bfs_aggr = 1;
4782eb6f0de0SAdrian Chadd 			sc->sc_aggr_stats.aggr_pkts[bf->bf_state.bfs_nframes]++;
4783eb6f0de0SAdrian Chadd 			sc->sc_aggr_stats.aggr_aggr_pkt++;
4784eb6f0de0SAdrian Chadd 
47854e81f27cSAdrian Chadd 			/* Update CLRDMASK just before this frame is queued */
47864e81f27cSAdrian Chadd 			ath_tx_update_clrdmask(sc, tid, bf);
47874e81f27cSAdrian Chadd 
4788eb6f0de0SAdrian Chadd 			/*
4789e2e4a2c2SAdrian Chadd 			 * Calculate the duration/protection as required.
4790e2e4a2c2SAdrian Chadd 			 */
4791e2e4a2c2SAdrian Chadd 			ath_tx_calc_duration(sc, bf);
4792e2e4a2c2SAdrian Chadd 			ath_tx_calc_protection(sc, bf);
4793e2e4a2c2SAdrian Chadd 
4794e2e4a2c2SAdrian Chadd 			/*
4795eb6f0de0SAdrian Chadd 			 * Update the rate and rtscts information based on the
4796eb6f0de0SAdrian Chadd 			 * rate decision made by the rate control code;
4797eb6f0de0SAdrian Chadd 			 * the first frame in the aggregate needs it.
4798eb6f0de0SAdrian Chadd 			 */
4799eb6f0de0SAdrian Chadd 			ath_tx_set_rtscts(sc, bf);
4800eb6f0de0SAdrian Chadd 
4801eb6f0de0SAdrian Chadd 			/*
4802eb6f0de0SAdrian Chadd 			 * Setup the relevant descriptor fields
4803eb6f0de0SAdrian Chadd 			 * for aggregation. The first descriptor
4804eb6f0de0SAdrian Chadd 			 * already points to the rest in the chain.
4805eb6f0de0SAdrian Chadd 			 */
4806eb6f0de0SAdrian Chadd 			ath_tx_setds_11n(sc, bf);
4807eb6f0de0SAdrian Chadd 
4808eb6f0de0SAdrian Chadd 		}
4809eb6f0de0SAdrian Chadd 	queuepkt:
4810eb6f0de0SAdrian Chadd 		//txq = bf->bf_state.bfs_txq;
4811eb6f0de0SAdrian Chadd 
4812eb6f0de0SAdrian Chadd 		/* Set completion handler, multi-frame aggregate or not */
4813eb6f0de0SAdrian Chadd 		bf->bf_comp = ath_tx_aggr_comp;
4814eb6f0de0SAdrian Chadd 
4815eb6f0de0SAdrian Chadd 		if (bf->bf_state.bfs_tid == IEEE80211_NONQOS_TID)
4816eb6f0de0SAdrian Chadd 		    device_printf(sc->sc_dev, "%s: TID=16?\n", __func__);
4817eb6f0de0SAdrian Chadd 
4818eb6f0de0SAdrian Chadd 		/* Punt to txq */
4819eb6f0de0SAdrian Chadd 		ath_tx_handoff(sc, txq, bf);
4820eb6f0de0SAdrian Chadd 
4821eb6f0de0SAdrian Chadd 		/* Track outstanding buffer count to hardware */
4822eb6f0de0SAdrian Chadd 		/* aggregates are "one" buffer */
4823eb6f0de0SAdrian Chadd 		tid->hwq_depth++;
4824eb6f0de0SAdrian Chadd 
4825eb6f0de0SAdrian Chadd 		/*
4826eb6f0de0SAdrian Chadd 		 * Break out if ath_tx_form_aggr() indicated
4827eb6f0de0SAdrian Chadd 		 * there can't be any further progress (eg BAW is full.)
4828eb6f0de0SAdrian Chadd 		 * Checking for an empty txq is done above.
4829eb6f0de0SAdrian Chadd 		 *
4830eb6f0de0SAdrian Chadd 		 * XXX locking on txq here?
4831eb6f0de0SAdrian Chadd 		 */
4832eb6f0de0SAdrian Chadd 		if (txq->axq_aggr_depth >= sc->sc_hwq_limit ||
4833eb6f0de0SAdrian Chadd 		    status == ATH_AGGR_BAW_CLOSED)
4834eb6f0de0SAdrian Chadd 			break;
4835eb6f0de0SAdrian Chadd 	}
4836eb6f0de0SAdrian Chadd }
4837eb6f0de0SAdrian Chadd 
4838eb6f0de0SAdrian Chadd /*
4839eb6f0de0SAdrian Chadd  * Schedule some packets from the given node/TID to the hardware.
4840eb6f0de0SAdrian Chadd  */
4841eb6f0de0SAdrian Chadd void
4842eb6f0de0SAdrian Chadd ath_tx_tid_hw_queue_norm(struct ath_softc *sc, struct ath_node *an,
4843eb6f0de0SAdrian Chadd     struct ath_tid *tid)
4844eb6f0de0SAdrian Chadd {
4845eb6f0de0SAdrian Chadd 	struct ath_buf *bf;
4846eb6f0de0SAdrian Chadd 	struct ath_txq *txq = sc->sc_ac2q[tid->ac];
4847eb6f0de0SAdrian Chadd 
4848eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: node %p: TID %d: called\n",
4849eb6f0de0SAdrian Chadd 	    __func__, an, tid->tid);
4850eb6f0de0SAdrian Chadd 
48514e81f27cSAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
4852eb6f0de0SAdrian Chadd 
4853eb6f0de0SAdrian Chadd 	/* Check - is AMPDU pending or running? then print out something */
4854eb6f0de0SAdrian Chadd 	if (ath_tx_ampdu_pending(sc, an, tid->tid))
4855eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev, "%s: tid=%d, ampdu pending?\n",
4856eb6f0de0SAdrian Chadd 		    __func__, tid->tid);
4857eb6f0de0SAdrian Chadd 	if (ath_tx_ampdu_running(sc, an, tid->tid))
4858eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev, "%s: tid=%d, ampdu running?\n",
4859eb6f0de0SAdrian Chadd 		    __func__, tid->tid);
4860eb6f0de0SAdrian Chadd 
4861eb6f0de0SAdrian Chadd 	for (;;) {
4862eb6f0de0SAdrian Chadd 
4863eb6f0de0SAdrian Chadd 		/*
4864eb6f0de0SAdrian Chadd 		 * If the upper layers have paused the TID, don't
4865eb6f0de0SAdrian Chadd 		 * queue any further packets.
4866eb6f0de0SAdrian Chadd 		 */
4867eb6f0de0SAdrian Chadd 		if (tid->paused)
4868eb6f0de0SAdrian Chadd 			break;
4869eb6f0de0SAdrian Chadd 
48703e6cc97fSAdrian Chadd 		bf = ATH_TID_FIRST(tid);
4871eb6f0de0SAdrian Chadd 		if (bf == NULL) {
4872eb6f0de0SAdrian Chadd 			break;
4873eb6f0de0SAdrian Chadd 		}
4874eb6f0de0SAdrian Chadd 
48753e6cc97fSAdrian Chadd 		ATH_TID_REMOVE(tid, bf, bf_list);
4876eb6f0de0SAdrian Chadd 
4877eb6f0de0SAdrian Chadd 		KASSERT(txq == bf->bf_state.bfs_txq, ("txqs not equal!\n"));
4878eb6f0de0SAdrian Chadd 
4879eb6f0de0SAdrian Chadd 		/* Sanity check! */
4880eb6f0de0SAdrian Chadd 		if (tid->tid != bf->bf_state.bfs_tid) {
4881eb6f0de0SAdrian Chadd 			device_printf(sc->sc_dev, "%s: bfs_tid %d !="
4882eb6f0de0SAdrian Chadd 			    " tid %d\n",
4883eb6f0de0SAdrian Chadd 			    __func__, bf->bf_state.bfs_tid, tid->tid);
4884eb6f0de0SAdrian Chadd 		}
4885eb6f0de0SAdrian Chadd 		/* Normal completion handler */
4886eb6f0de0SAdrian Chadd 		bf->bf_comp = ath_tx_normal_comp;
4887eb6f0de0SAdrian Chadd 
48880c54de88SAdrian Chadd 		/*
48890c54de88SAdrian Chadd 		 * Override this for now, until the non-aggregate
48900c54de88SAdrian Chadd 		 * completion handler correctly handles software retransmits.
48910c54de88SAdrian Chadd 		 */
48920c54de88SAdrian Chadd 		bf->bf_state.bfs_txflags |= HAL_TXDESC_CLRDMASK;
48930c54de88SAdrian Chadd 
48944e81f27cSAdrian Chadd 		/* Update CLRDMASK just before this frame is queued */
48954e81f27cSAdrian Chadd 		ath_tx_update_clrdmask(sc, tid, bf);
48964e81f27cSAdrian Chadd 
4897eb6f0de0SAdrian Chadd 		/* Program descriptors + rate control */
4898eb6f0de0SAdrian Chadd 		ath_tx_do_ratelookup(sc, bf);
4899e2e4a2c2SAdrian Chadd 		ath_tx_calc_duration(sc, bf);
4900e2e4a2c2SAdrian Chadd 		ath_tx_calc_protection(sc, bf);
4901eb6f0de0SAdrian Chadd 		ath_tx_set_rtscts(sc, bf);
4902e2e4a2c2SAdrian Chadd 		ath_tx_rate_fill_rcflags(sc, bf);
4903eb6f0de0SAdrian Chadd 		ath_tx_setds(sc, bf);
4904eb6f0de0SAdrian Chadd 
4905eb6f0de0SAdrian Chadd 		/* Track outstanding buffer count to hardware */
4906eb6f0de0SAdrian Chadd 		/* aggregates are "one" buffer */
4907eb6f0de0SAdrian Chadd 		tid->hwq_depth++;
4908eb6f0de0SAdrian Chadd 
4909eb6f0de0SAdrian Chadd 		/* Punt to hardware or software txq */
4910eb6f0de0SAdrian Chadd 		ath_tx_handoff(sc, txq, bf);
4911eb6f0de0SAdrian Chadd 	}
4912eb6f0de0SAdrian Chadd }
4913eb6f0de0SAdrian Chadd 
4914eb6f0de0SAdrian Chadd /*
4915eb6f0de0SAdrian Chadd  * Schedule some packets to the given hardware queue.
4916eb6f0de0SAdrian Chadd  *
4917eb6f0de0SAdrian Chadd  * This function walks the list of TIDs (ie, ath_node TIDs
4918eb6f0de0SAdrian Chadd  * with queued traffic) and attempts to schedule traffic
4919eb6f0de0SAdrian Chadd  * from them.
4920eb6f0de0SAdrian Chadd  *
4921eb6f0de0SAdrian Chadd  * TID scheduling is implemented as a FIFO, with TIDs being
4922eb6f0de0SAdrian Chadd  * added to the end of the queue after some frames have been
4923eb6f0de0SAdrian Chadd  * scheduled.
4924eb6f0de0SAdrian Chadd  */
4925eb6f0de0SAdrian Chadd void
4926eb6f0de0SAdrian Chadd ath_txq_sched(struct ath_softc *sc, struct ath_txq *txq)
4927eb6f0de0SAdrian Chadd {
4928eb6f0de0SAdrian Chadd 	struct ath_tid *tid, *next, *last;
4929eb6f0de0SAdrian Chadd 
4930eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
4931eb6f0de0SAdrian Chadd 
4932eb6f0de0SAdrian Chadd 	/*
4933eb6f0de0SAdrian Chadd 	 * Don't schedule if the hardware queue is busy.
4934eb6f0de0SAdrian Chadd 	 * This (hopefully) gives some more time to aggregate
4935eb6f0de0SAdrian Chadd 	 * some packets in the aggregation queue.
4936eb6f0de0SAdrian Chadd 	 */
4937eb6f0de0SAdrian Chadd 	if (txq->axq_aggr_depth >= sc->sc_hwq_limit) {
4938eb6f0de0SAdrian Chadd 		sc->sc_aggr_stats.aggr_sched_nopkt++;
4939eb6f0de0SAdrian Chadd 		return;
4940eb6f0de0SAdrian Chadd 	}
4941eb6f0de0SAdrian Chadd 
4942eb6f0de0SAdrian Chadd 	last = TAILQ_LAST(&txq->axq_tidq, axq_t_s);
4943eb6f0de0SAdrian Chadd 
4944eb6f0de0SAdrian Chadd 	TAILQ_FOREACH_SAFE(tid, &txq->axq_tidq, axq_qelem, next) {
4945eb6f0de0SAdrian Chadd 		/*
4946eb6f0de0SAdrian Chadd 		 * Suspend paused queues here; they'll be resumed
4947eb6f0de0SAdrian Chadd 		 * once the addba completes or times out.
4948eb6f0de0SAdrian Chadd 		 */
4949eb6f0de0SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: tid=%d, paused=%d\n",
4950eb6f0de0SAdrian Chadd 		    __func__, tid->tid, tid->paused);
4951eb6f0de0SAdrian Chadd 		ath_tx_tid_unsched(sc, tid);
4952eb6f0de0SAdrian Chadd 		if (tid->paused) {
4953eb6f0de0SAdrian Chadd 			continue;
4954eb6f0de0SAdrian Chadd 		}
4955eb6f0de0SAdrian Chadd 		if (ath_tx_ampdu_running(sc, tid->an, tid->tid))
4956eb6f0de0SAdrian Chadd 			ath_tx_tid_hw_queue_aggr(sc, tid->an, tid);
4957eb6f0de0SAdrian Chadd 		else
4958eb6f0de0SAdrian Chadd 			ath_tx_tid_hw_queue_norm(sc, tid->an, tid);
4959eb6f0de0SAdrian Chadd 
4960eb6f0de0SAdrian Chadd 		/* Not empty? Re-schedule */
4961eb6f0de0SAdrian Chadd 		if (tid->axq_depth != 0)
4962eb6f0de0SAdrian Chadd 			ath_tx_tid_sched(sc, tid);
4963eb6f0de0SAdrian Chadd 
4964eb6f0de0SAdrian Chadd 		/* Give the software queue time to aggregate more packets */
4965eb6f0de0SAdrian Chadd 		if (txq->axq_aggr_depth >= sc->sc_hwq_limit) {
4966eb6f0de0SAdrian Chadd 			break;
4967eb6f0de0SAdrian Chadd 		}
4968eb6f0de0SAdrian Chadd 
4969eb6f0de0SAdrian Chadd 		/*
4970eb6f0de0SAdrian Chadd 		 * If this was the last entry on the original list, stop.
4971eb6f0de0SAdrian Chadd 		 * Otherwise nodes that have been rescheduled onto the end
4972eb6f0de0SAdrian Chadd 		 * of the TID FIFO list will just keep being rescheduled.
4973eb6f0de0SAdrian Chadd 		 */
4974eb6f0de0SAdrian Chadd 		if (tid == last)
4975eb6f0de0SAdrian Chadd 			break;
4976eb6f0de0SAdrian Chadd 	}
4977eb6f0de0SAdrian Chadd }
4978eb6f0de0SAdrian Chadd 
4979eb6f0de0SAdrian Chadd /*
4980eb6f0de0SAdrian Chadd  * TX addba handling
4981eb6f0de0SAdrian Chadd  */
4982eb6f0de0SAdrian Chadd 
4983eb6f0de0SAdrian Chadd /*
4984eb6f0de0SAdrian Chadd  * Return net80211 TID struct pointer, or NULL for none
4985eb6f0de0SAdrian Chadd  */
4986eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *
4987eb6f0de0SAdrian Chadd ath_tx_get_tx_tid(struct ath_node *an, int tid)
4988eb6f0de0SAdrian Chadd {
4989eb6f0de0SAdrian Chadd 	struct ieee80211_node *ni = &an->an_node;
4990eb6f0de0SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
4991eb6f0de0SAdrian Chadd 
4992eb6f0de0SAdrian Chadd 	if (tid == IEEE80211_NONQOS_TID)
4993eb6f0de0SAdrian Chadd 		return NULL;
4994eb6f0de0SAdrian Chadd 
49952aa563dfSAdrian Chadd 	tap = &ni->ni_tx_ampdu[tid];
4996eb6f0de0SAdrian Chadd 	return tap;
4997eb6f0de0SAdrian Chadd }
4998eb6f0de0SAdrian Chadd 
4999eb6f0de0SAdrian Chadd /*
5000eb6f0de0SAdrian Chadd  * Is AMPDU-TX running?
5001eb6f0de0SAdrian Chadd  */
5002eb6f0de0SAdrian Chadd static int
5003eb6f0de0SAdrian Chadd ath_tx_ampdu_running(struct ath_softc *sc, struct ath_node *an, int tid)
5004eb6f0de0SAdrian Chadd {
5005eb6f0de0SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
5006eb6f0de0SAdrian Chadd 
5007eb6f0de0SAdrian Chadd 	if (tid == IEEE80211_NONQOS_TID)
5008eb6f0de0SAdrian Chadd 		return 0;
5009eb6f0de0SAdrian Chadd 
5010eb6f0de0SAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid);
5011eb6f0de0SAdrian Chadd 	if (tap == NULL)
5012eb6f0de0SAdrian Chadd 		return 0;	/* Not valid; default to not running */
5013eb6f0de0SAdrian Chadd 
5014eb6f0de0SAdrian Chadd 	return !! (tap->txa_flags & IEEE80211_AGGR_RUNNING);
5015eb6f0de0SAdrian Chadd }
5016eb6f0de0SAdrian Chadd 
5017eb6f0de0SAdrian Chadd /*
5018eb6f0de0SAdrian Chadd  * Is AMPDU-TX negotiation pending?
5019eb6f0de0SAdrian Chadd  */
5020eb6f0de0SAdrian Chadd static int
5021eb6f0de0SAdrian Chadd ath_tx_ampdu_pending(struct ath_softc *sc, struct ath_node *an, int tid)
5022eb6f0de0SAdrian Chadd {
5023eb6f0de0SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
5024eb6f0de0SAdrian Chadd 
5025eb6f0de0SAdrian Chadd 	if (tid == IEEE80211_NONQOS_TID)
5026eb6f0de0SAdrian Chadd 		return 0;
5027eb6f0de0SAdrian Chadd 
5028eb6f0de0SAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid);
5029eb6f0de0SAdrian Chadd 	if (tap == NULL)
5030eb6f0de0SAdrian Chadd 		return 0;	/* Not valid; default to not pending */
5031eb6f0de0SAdrian Chadd 
5032eb6f0de0SAdrian Chadd 	return !! (tap->txa_flags & IEEE80211_AGGR_XCHGPEND);
5033eb6f0de0SAdrian Chadd }
5034eb6f0de0SAdrian Chadd 
5035eb6f0de0SAdrian Chadd /*
5036eb6f0de0SAdrian Chadd  * Is AMPDU-TX pending for the given TID?
5037eb6f0de0SAdrian Chadd  */
5038eb6f0de0SAdrian Chadd 
5039eb6f0de0SAdrian Chadd 
5040eb6f0de0SAdrian Chadd /*
5041eb6f0de0SAdrian Chadd  * Method to handle sending an ADDBA request.
5042eb6f0de0SAdrian Chadd  *
5043eb6f0de0SAdrian Chadd  * We tap this so the relevant flags can be set to pause the TID
5044eb6f0de0SAdrian Chadd  * whilst waiting for the response.
5045eb6f0de0SAdrian Chadd  *
5046eb6f0de0SAdrian Chadd  * XXX there's no timeout handler we can override?
5047eb6f0de0SAdrian Chadd  */
5048eb6f0de0SAdrian Chadd int
5049eb6f0de0SAdrian Chadd ath_addba_request(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap,
5050eb6f0de0SAdrian Chadd     int dialogtoken, int baparamset, int batimeout)
5051eb6f0de0SAdrian Chadd {
5052eb6f0de0SAdrian Chadd 	struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc;
50532aa563dfSAdrian Chadd 	int tid = tap->txa_tid;
5054eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
5055eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
5056eb6f0de0SAdrian Chadd 
5057eb6f0de0SAdrian Chadd 	/*
5058eb6f0de0SAdrian Chadd 	 * XXX danger Will Robinson!
5059eb6f0de0SAdrian Chadd 	 *
5060eb6f0de0SAdrian Chadd 	 * Although the taskqueue may be running and scheduling some more
5061eb6f0de0SAdrian Chadd 	 * packets, these should all be _before_ the addba sequence number.
5062eb6f0de0SAdrian Chadd 	 * However, net80211 will keep self-assigning sequence numbers
5063eb6f0de0SAdrian Chadd 	 * until addba has been negotiated.
5064eb6f0de0SAdrian Chadd 	 *
5065eb6f0de0SAdrian Chadd 	 * In the past, these packets would be "paused" (which still works
5066eb6f0de0SAdrian Chadd 	 * fine, as they're being scheduled to the driver in the same
5067eb6f0de0SAdrian Chadd 	 * serialised method which is calling the addba request routine)
5068eb6f0de0SAdrian Chadd 	 * and when the aggregation session begins, they'll be dequeued
5069eb6f0de0SAdrian Chadd 	 * as aggregate packets and added to the BAW. However, now there's
5070eb6f0de0SAdrian Chadd 	 * a "bf->bf_state.bfs_dobaw" flag, and this isn't set for these
5071eb6f0de0SAdrian Chadd 	 * packets. Thus they never get included in the BAW tracking and
5072eb6f0de0SAdrian Chadd 	 * this can cause the initial burst of packets after the addba
5073eb6f0de0SAdrian Chadd 	 * negotiation to "hang", as they quickly fall outside the BAW.
5074eb6f0de0SAdrian Chadd 	 *
5075eb6f0de0SAdrian Chadd 	 * The "eventual" solution should be to tag these packets with
5076eb6f0de0SAdrian Chadd 	 * dobaw. Although net80211 has given us a sequence number,
5077eb6f0de0SAdrian Chadd 	 * it'll be "after" the left edge of the BAW and thus it'll
5078eb6f0de0SAdrian Chadd 	 * fall within it.
5079eb6f0de0SAdrian Chadd 	 */
508096ff26ffSAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
5081d3a6425bSAdrian Chadd 	/*
5082d3a6425bSAdrian Chadd 	 * This is a bit annoying.  Until net80211 HT code inherits some
5083d3a6425bSAdrian Chadd 	 * (any) locking, we may have this called in parallel BUT only
5084d3a6425bSAdrian Chadd 	 * one response/timeout will be called.  Grr.
5085d3a6425bSAdrian Chadd 	 */
5086d3a6425bSAdrian Chadd 	if (atid->addba_tx_pending == 0) {
5087eb6f0de0SAdrian Chadd 		ath_tx_tid_pause(sc, atid);
5088d3a6425bSAdrian Chadd 		atid->addba_tx_pending = 1;
5089d3a6425bSAdrian Chadd 	}
509096ff26ffSAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
5091eb6f0de0SAdrian Chadd 
5092eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL,
5093eb6f0de0SAdrian Chadd 	    "%s: called; dialogtoken=%d, baparamset=%d, batimeout=%d\n",
5094eb6f0de0SAdrian Chadd 	    __func__, dialogtoken, baparamset, batimeout);
5095eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL,
5096eb6f0de0SAdrian Chadd 	    "%s: txa_start=%d, ni_txseqs=%d\n",
5097eb6f0de0SAdrian Chadd 	    __func__, tap->txa_start, ni->ni_txseqs[tid]);
5098eb6f0de0SAdrian Chadd 
5099eb6f0de0SAdrian Chadd 	return sc->sc_addba_request(ni, tap, dialogtoken, baparamset,
5100eb6f0de0SAdrian Chadd 	    batimeout);
5101eb6f0de0SAdrian Chadd }
5102eb6f0de0SAdrian Chadd 
5103eb6f0de0SAdrian Chadd /*
5104eb6f0de0SAdrian Chadd  * Handle an ADDBA response.
5105eb6f0de0SAdrian Chadd  *
5106eb6f0de0SAdrian Chadd  * We unpause the queue so TX'ing can resume.
5107eb6f0de0SAdrian Chadd  *
5108eb6f0de0SAdrian Chadd  * Any packets TX'ed from this point should be "aggregate" (whether
5109eb6f0de0SAdrian Chadd  * aggregate or not) so the BAW is updated.
5110eb6f0de0SAdrian Chadd  *
5111eb6f0de0SAdrian Chadd  * Note! net80211 keeps self-assigning sequence numbers until
5112eb6f0de0SAdrian Chadd  * ampdu is negotiated. This means the initially-negotiated BAW left
5113eb6f0de0SAdrian Chadd  * edge won't match the ni->ni_txseq.
5114eb6f0de0SAdrian Chadd  *
5115eb6f0de0SAdrian Chadd  * So, being very dirty, the BAW left edge is "slid" here to match
5116eb6f0de0SAdrian Chadd  * ni->ni_txseq.
5117eb6f0de0SAdrian Chadd  *
5118eb6f0de0SAdrian Chadd  * What likely SHOULD happen is that all packets subsequent to the
5119eb6f0de0SAdrian Chadd  * addba request should be tagged as aggregate and queued as non-aggregate
5120eb6f0de0SAdrian Chadd  * frames; thus updating the BAW. For now though, I'll just slide the
5121eb6f0de0SAdrian Chadd  * window.
5122eb6f0de0SAdrian Chadd  */
5123eb6f0de0SAdrian Chadd int
5124eb6f0de0SAdrian Chadd ath_addba_response(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap,
5125eb6f0de0SAdrian Chadd     int status, int code, int batimeout)
5126eb6f0de0SAdrian Chadd {
5127eb6f0de0SAdrian Chadd 	struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc;
51282aa563dfSAdrian Chadd 	int tid = tap->txa_tid;
5129eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
5130eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
5131eb6f0de0SAdrian Chadd 	int r;
5132eb6f0de0SAdrian Chadd 
5133eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL,
5134eb6f0de0SAdrian Chadd 	    "%s: called; status=%d, code=%d, batimeout=%d\n", __func__,
5135eb6f0de0SAdrian Chadd 	    status, code, batimeout);
5136eb6f0de0SAdrian Chadd 
5137eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL,
5138eb6f0de0SAdrian Chadd 	    "%s: txa_start=%d, ni_txseqs=%d\n",
5139eb6f0de0SAdrian Chadd 	    __func__, tap->txa_start, ni->ni_txseqs[tid]);
5140eb6f0de0SAdrian Chadd 
5141eb6f0de0SAdrian Chadd 	/*
5142eb6f0de0SAdrian Chadd 	 * Call this first, so the interface flags get updated
5143eb6f0de0SAdrian Chadd 	 * before the TID is unpaused. Otherwise a race condition
5144eb6f0de0SAdrian Chadd 	 * exists where the unpaused TID still doesn't yet have
5145eb6f0de0SAdrian Chadd 	 * IEEE80211_AGGR_RUNNING set.
5146eb6f0de0SAdrian Chadd 	 */
5147eb6f0de0SAdrian Chadd 	r = sc->sc_addba_response(ni, tap, status, code, batimeout);
5148eb6f0de0SAdrian Chadd 
5149eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
5150d3a6425bSAdrian Chadd 	atid->addba_tx_pending = 0;
5151eb6f0de0SAdrian Chadd 	/*
5152eb6f0de0SAdrian Chadd 	 * XXX dirty!
5153eb6f0de0SAdrian Chadd 	 * Slide the BAW left edge to wherever net80211 left it for us.
5154eb6f0de0SAdrian Chadd 	 * Read above for more information.
5155eb6f0de0SAdrian Chadd 	 */
5156eb6f0de0SAdrian Chadd 	tap->txa_start = ni->ni_txseqs[tid];
5157eb6f0de0SAdrian Chadd 	ath_tx_tid_resume(sc, atid);
5158eb6f0de0SAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
5159eb6f0de0SAdrian Chadd 	return r;
5160eb6f0de0SAdrian Chadd }
5161eb6f0de0SAdrian Chadd 
5162eb6f0de0SAdrian Chadd 
5163eb6f0de0SAdrian Chadd /*
5164eb6f0de0SAdrian Chadd  * Stop ADDBA on a queue.
51658405fe86SAdrian Chadd  *
51668405fe86SAdrian Chadd  * This can be called whilst BAR TX is currently active on the queue,
51678405fe86SAdrian Chadd  * so make sure this is unblocked before continuing.
5168eb6f0de0SAdrian Chadd  */
5169eb6f0de0SAdrian Chadd void
5170eb6f0de0SAdrian Chadd ath_addba_stop(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap)
5171eb6f0de0SAdrian Chadd {
5172eb6f0de0SAdrian Chadd 	struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc;
51732aa563dfSAdrian Chadd 	int tid = tap->txa_tid;
5174eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
5175eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
5176eb6f0de0SAdrian Chadd 
5177eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: called\n", __func__);
5178eb6f0de0SAdrian Chadd 
51798405fe86SAdrian Chadd 	/*
51808405fe86SAdrian Chadd 	 * Pause TID traffic early, so there aren't any races
51818405fe86SAdrian Chadd 	 * Unblock the pending BAR held traffic, if it's currently paused.
51828405fe86SAdrian Chadd 	 */
518396ff26ffSAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
5184eb6f0de0SAdrian Chadd 	ath_tx_tid_pause(sc, atid);
51858405fe86SAdrian Chadd 	if (atid->bar_wait) {
51868405fe86SAdrian Chadd 		/*
51878405fe86SAdrian Chadd 		 * bar_unsuspend() expects bar_tx == 1, as it should be
51888405fe86SAdrian Chadd 		 * called from the TX completion path.  This quietens
51898405fe86SAdrian Chadd 		 * the warning.  It's cleared for us anyway.
51908405fe86SAdrian Chadd 		 */
51918405fe86SAdrian Chadd 		atid->bar_tx = 1;
51928405fe86SAdrian Chadd 		ath_tx_tid_bar_unsuspend(sc, atid);
51938405fe86SAdrian Chadd 	}
519496ff26ffSAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
5195eb6f0de0SAdrian Chadd 
5196eb6f0de0SAdrian Chadd 	/* There's no need to hold the TXQ lock here */
5197eb6f0de0SAdrian Chadd 	sc->sc_addba_stop(ni, tap);
5198eb6f0de0SAdrian Chadd 
5199eb6f0de0SAdrian Chadd 	/*
52004dfd4507SAdrian Chadd 	 * ath_tx_tid_cleanup will resume the TID if possible, otherwise
5201eb6f0de0SAdrian Chadd 	 * it'll set the cleanup flag, and it'll be unpaused once
5202eb6f0de0SAdrian Chadd 	 * things have been cleaned up.
5203eb6f0de0SAdrian Chadd 	 */
52044dfd4507SAdrian Chadd 	ath_tx_tid_cleanup(sc, an, tid);
5205eb6f0de0SAdrian Chadd }
5206eb6f0de0SAdrian Chadd 
5207eb6f0de0SAdrian Chadd /*
5208eb6f0de0SAdrian Chadd  * Note: net80211 bar_timeout() doesn't call this function on BAR failure;
5209eb6f0de0SAdrian Chadd  * it simply tears down the aggregation session. Ew.
5210eb6f0de0SAdrian Chadd  *
5211eb6f0de0SAdrian Chadd  * It however will call ieee80211_ampdu_stop() which will call
5212eb6f0de0SAdrian Chadd  * ic->ic_addba_stop().
5213eb6f0de0SAdrian Chadd  *
5214eb6f0de0SAdrian Chadd  * XXX This uses a hard-coded max BAR count value; the whole
5215eb6f0de0SAdrian Chadd  * XXX BAR TX success or failure should be better handled!
5216eb6f0de0SAdrian Chadd  */
5217eb6f0de0SAdrian Chadd void
5218eb6f0de0SAdrian Chadd ath_bar_response(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap,
5219eb6f0de0SAdrian Chadd     int status)
5220eb6f0de0SAdrian Chadd {
5221eb6f0de0SAdrian Chadd 	struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc;
52222aa563dfSAdrian Chadd 	int tid = tap->txa_tid;
5223eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
5224eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
5225eb6f0de0SAdrian Chadd 	int attempts = tap->txa_attempts;
5226eb6f0de0SAdrian Chadd 
52270e22ed0eSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_BAR,
5228e60c4fc2SAdrian Chadd 	    "%s: called; tap=%p, atid=%p, txa_tid=%d, atid->tid=%d, status=%d, attempts=%d\n",
52290e22ed0eSAdrian Chadd 	    __func__,
5230e60c4fc2SAdrian Chadd 	    tap,
5231e60c4fc2SAdrian Chadd 	    atid,
5232e60c4fc2SAdrian Chadd 	    tap->txa_tid,
5233e60c4fc2SAdrian Chadd 	    atid->tid,
52340e22ed0eSAdrian Chadd 	    status,
52350e22ed0eSAdrian Chadd 	    attempts);
5236eb6f0de0SAdrian Chadd 
5237eb6f0de0SAdrian Chadd 	/* Note: This may update the BAW details */
5238eb6f0de0SAdrian Chadd 	sc->sc_bar_response(ni, tap, status);
5239eb6f0de0SAdrian Chadd 
5240eb6f0de0SAdrian Chadd 	/* Unpause the TID */
5241eb6f0de0SAdrian Chadd 	/*
5242eb6f0de0SAdrian Chadd 	 * XXX if this is attempt=50, the TID will be downgraded
5243eb6f0de0SAdrian Chadd 	 * XXX to a non-aggregate session. So we must unpause the
5244eb6f0de0SAdrian Chadd 	 * XXX TID here or it'll never be done.
5245088d8b81SAdrian Chadd 	 *
5246088d8b81SAdrian Chadd 	 * Also, don't call it if bar_tx/bar_wait are 0; something
5247088d8b81SAdrian Chadd 	 * has beaten us to the punch? (XXX figure out what?)
5248eb6f0de0SAdrian Chadd 	 */
5249eb6f0de0SAdrian Chadd 	if (status == 0 || attempts == 50) {
5250eb6f0de0SAdrian Chadd 		ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
5251088d8b81SAdrian Chadd 		if (atid->bar_tx == 0 || atid->bar_wait == 0)
5252088d8b81SAdrian Chadd 			device_printf(sc->sc_dev,
5253088d8b81SAdrian Chadd 			    "%s: huh? bar_tx=%d, bar_wait=%d\n",
5254088d8b81SAdrian Chadd 			    __func__,
5255088d8b81SAdrian Chadd 			    atid->bar_tx, atid->bar_wait);
5256088d8b81SAdrian Chadd 		else
525788b3d483SAdrian Chadd 			ath_tx_tid_bar_unsuspend(sc, atid);
5258eb6f0de0SAdrian Chadd 		ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
5259eb6f0de0SAdrian Chadd 	}
5260eb6f0de0SAdrian Chadd }
5261eb6f0de0SAdrian Chadd 
5262eb6f0de0SAdrian Chadd /*
5263eb6f0de0SAdrian Chadd  * This is called whenever the pending ADDBA request times out.
5264eb6f0de0SAdrian Chadd  * Unpause and reschedule the TID.
5265eb6f0de0SAdrian Chadd  */
5266eb6f0de0SAdrian Chadd void
5267eb6f0de0SAdrian Chadd ath_addba_response_timeout(struct ieee80211_node *ni,
5268eb6f0de0SAdrian Chadd     struct ieee80211_tx_ampdu *tap)
5269eb6f0de0SAdrian Chadd {
5270eb6f0de0SAdrian Chadd 	struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc;
52712aa563dfSAdrian Chadd 	int tid = tap->txa_tid;
5272eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
5273eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
5274eb6f0de0SAdrian Chadd 
5275eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL,
5276eb6f0de0SAdrian Chadd 	    "%s: called; resuming\n", __func__);
5277eb6f0de0SAdrian Chadd 
5278d3a6425bSAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
5279d3a6425bSAdrian Chadd 	atid->addba_tx_pending = 0;
5280d3a6425bSAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
5281d3a6425bSAdrian Chadd 
5282eb6f0de0SAdrian Chadd 	/* Note: This updates the aggregate state to (again) pending */
5283eb6f0de0SAdrian Chadd 	sc->sc_addba_response_timeout(ni, tap);
5284eb6f0de0SAdrian Chadd 
5285eb6f0de0SAdrian Chadd 	/* Unpause the TID; which reschedules it */
5286eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
5287eb6f0de0SAdrian Chadd 	ath_tx_tid_resume(sc, atid);
5288eb6f0de0SAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
5289eb6f0de0SAdrian Chadd }
52903fdfc330SAdrian Chadd 
52910eb81626SAdrian Chadd /*
52920eb81626SAdrian Chadd  * Check if a node is asleep or not.
52930eb81626SAdrian Chadd  */
5294548a605dSAdrian Chadd int
52950eb81626SAdrian Chadd ath_tx_node_is_asleep(struct ath_softc *sc, struct ath_node *an)
52960eb81626SAdrian Chadd {
52970eb81626SAdrian Chadd 
52980eb81626SAdrian Chadd 	ATH_NODE_LOCK_ASSERT(an);
52990eb81626SAdrian Chadd 
53000eb81626SAdrian Chadd 	return (an->an_is_powersave);
53010eb81626SAdrian Chadd }
53020eb81626SAdrian Chadd 
53030eb81626SAdrian Chadd /*
53040eb81626SAdrian Chadd  * Mark a node as currently "in powersaving."
53050eb81626SAdrian Chadd  * This suspends all traffic on the node.
53060eb81626SAdrian Chadd  *
53070eb81626SAdrian Chadd  * This must be called with the node/tx locks free.
53080eb81626SAdrian Chadd  *
53090eb81626SAdrian Chadd  * XXX TODO: the locking silliness below is due to how the node
53100eb81626SAdrian Chadd  * locking currently works.  Right now, the node lock is grabbed
53110eb81626SAdrian Chadd  * to do rate control lookups and these are done with the TX
53120eb81626SAdrian Chadd  * queue lock held.  This means the node lock can't be grabbed
53130eb81626SAdrian Chadd  * first here or a LOR will occur.
53140eb81626SAdrian Chadd  *
53150eb81626SAdrian Chadd  * Eventually (hopefully!) the TX path code will only grab
53160eb81626SAdrian Chadd  * the TXQ lock when transmitting and the ath_node lock when
53170eb81626SAdrian Chadd  * doing node/TID operations.  There are other complications -
53180eb81626SAdrian Chadd  * the sched/unsched operations involve walking the per-txq
53190eb81626SAdrian Chadd  * 'active tid' list and this requires both locks to be held.
53200eb81626SAdrian Chadd  */
53210eb81626SAdrian Chadd void
53220eb81626SAdrian Chadd ath_tx_node_sleep(struct ath_softc *sc, struct ath_node *an)
53230eb81626SAdrian Chadd {
53240eb81626SAdrian Chadd 	struct ath_tid *atid;
53250eb81626SAdrian Chadd 	struct ath_txq *txq;
53260eb81626SAdrian Chadd 	int tid;
53270eb81626SAdrian Chadd 
53280eb81626SAdrian Chadd 	ATH_NODE_UNLOCK_ASSERT(an);
53290eb81626SAdrian Chadd 
53300eb81626SAdrian Chadd 	/*
53310eb81626SAdrian Chadd 	 * It's possible that a parallel call to ath_tx_node_wakeup()
53320eb81626SAdrian Chadd 	 * will unpause these queues.
53330eb81626SAdrian Chadd 	 *
53340eb81626SAdrian Chadd 	 * The node lock can't just be grabbed here, as there's places
53350eb81626SAdrian Chadd 	 * in the driver where the node lock is grabbed _within_ a
53360eb81626SAdrian Chadd 	 * TXQ lock.
53370eb81626SAdrian Chadd 	 * So, we do this delicately and unwind state if needed.
53380eb81626SAdrian Chadd 	 *
53390eb81626SAdrian Chadd 	 * + Pause all the queues
53400eb81626SAdrian Chadd 	 * + Grab the node lock
53410eb81626SAdrian Chadd 	 * + If the queue is already asleep, unpause and quit
53420eb81626SAdrian Chadd 	 * + else just mark as asleep.
53430eb81626SAdrian Chadd 	 *
53440eb81626SAdrian Chadd 	 * A parallel sleep() call will just pause and then
53450eb81626SAdrian Chadd 	 * find they're already paused, so undo it.
53460eb81626SAdrian Chadd 	 *
53470eb81626SAdrian Chadd 	 * A parallel wakeup() call will check if asleep is 1
53480eb81626SAdrian Chadd 	 * and if it's not (ie, it's 0), it'll treat it as already
53490eb81626SAdrian Chadd 	 * being awake. If it's 1, it'll mark it as 0 and then
53500eb81626SAdrian Chadd 	 * unpause everything.
53510eb81626SAdrian Chadd 	 *
53520eb81626SAdrian Chadd 	 * (Talk about a delicate hack.)
53530eb81626SAdrian Chadd 	 */
53540eb81626SAdrian Chadd 
53550eb81626SAdrian Chadd 	/* Suspend all traffic on the node */
53560eb81626SAdrian Chadd 	for (tid = 0; tid < IEEE80211_TID_SIZE; tid++) {
53570eb81626SAdrian Chadd 		atid = &an->an_tid[tid];
53580eb81626SAdrian Chadd 		txq = sc->sc_ac2q[atid->ac];
53590eb81626SAdrian Chadd 
53600eb81626SAdrian Chadd 		ATH_TXQ_LOCK(txq);
53610eb81626SAdrian Chadd 		ath_tx_tid_pause(sc, atid);
53620eb81626SAdrian Chadd 		ATH_TXQ_UNLOCK(txq);
53630eb81626SAdrian Chadd 	}
53640eb81626SAdrian Chadd 
53650eb81626SAdrian Chadd 	ATH_NODE_LOCK(an);
53660eb81626SAdrian Chadd 
53670eb81626SAdrian Chadd 	/* In case of concurrency races from net80211.. */
53680eb81626SAdrian Chadd 	if (an->an_is_powersave == 1) {
53690eb81626SAdrian Chadd 		ATH_NODE_UNLOCK(an);
53700eb81626SAdrian Chadd 		device_printf(sc->sc_dev,
53710eb81626SAdrian Chadd 		    "%s: an=%p: node was already asleep\n",
53720eb81626SAdrian Chadd 		    __func__, an);
53730eb81626SAdrian Chadd 		for (tid = 0; tid < IEEE80211_TID_SIZE; tid++) {
53740eb81626SAdrian Chadd 			atid = &an->an_tid[tid];
53750eb81626SAdrian Chadd 			txq = sc->sc_ac2q[atid->ac];
53760eb81626SAdrian Chadd 
53770eb81626SAdrian Chadd 			ATH_TXQ_LOCK(txq);
53780eb81626SAdrian Chadd 			ath_tx_tid_resume(sc, atid);
53790eb81626SAdrian Chadd 			ATH_TXQ_UNLOCK(txq);
53800eb81626SAdrian Chadd 		}
53810eb81626SAdrian Chadd 		return;
53820eb81626SAdrian Chadd 	}
53830eb81626SAdrian Chadd 
53840eb81626SAdrian Chadd 	/* Mark node as in powersaving */
53850eb81626SAdrian Chadd 	an->an_is_powersave = 1;
53860eb81626SAdrian Chadd 
53870eb81626SAdrian Chadd 	ATH_NODE_UNLOCK(an);
53880eb81626SAdrian Chadd }
53890eb81626SAdrian Chadd 
53900eb81626SAdrian Chadd /*
53910eb81626SAdrian Chadd  * Mark a node as currently "awake."
53920eb81626SAdrian Chadd  * This resumes all traffic to the node.
53930eb81626SAdrian Chadd  */
53940eb81626SAdrian Chadd void
53950eb81626SAdrian Chadd ath_tx_node_wakeup(struct ath_softc *sc, struct ath_node *an)
53960eb81626SAdrian Chadd {
53970eb81626SAdrian Chadd 	struct ath_tid *atid;
53980eb81626SAdrian Chadd 	struct ath_txq *txq;
53990eb81626SAdrian Chadd 	int tid;
54000eb81626SAdrian Chadd 
54010eb81626SAdrian Chadd 	ATH_NODE_UNLOCK_ASSERT(an);
54020eb81626SAdrian Chadd 	ATH_NODE_LOCK(an);
54030eb81626SAdrian Chadd 
54040eb81626SAdrian Chadd 	/* In case of concurrency races from net80211.. */
54050eb81626SAdrian Chadd 	if (an->an_is_powersave == 0) {
54060eb81626SAdrian Chadd 		ATH_NODE_UNLOCK(an);
54070eb81626SAdrian Chadd 		device_printf(sc->sc_dev,
54080eb81626SAdrian Chadd 		    "%s: an=%p: node was already awake\n",
54090eb81626SAdrian Chadd 		    __func__, an);
54100eb81626SAdrian Chadd 		return;
54110eb81626SAdrian Chadd 	}
54120eb81626SAdrian Chadd 
54130eb81626SAdrian Chadd 	/* Mark node as awake */
54140eb81626SAdrian Chadd 	an->an_is_powersave = 0;
54150eb81626SAdrian Chadd 
54160eb81626SAdrian Chadd 	ATH_NODE_UNLOCK(an);
54170eb81626SAdrian Chadd 
54180eb81626SAdrian Chadd 	for (tid = 0; tid < IEEE80211_TID_SIZE; tid++) {
54190eb81626SAdrian Chadd 		atid = &an->an_tid[tid];
54200eb81626SAdrian Chadd 		txq = sc->sc_ac2q[atid->ac];
54210eb81626SAdrian Chadd 
54220eb81626SAdrian Chadd 		ATH_TXQ_LOCK(txq);
54230eb81626SAdrian Chadd 		ath_tx_tid_resume(sc, atid);
54240eb81626SAdrian Chadd 		ATH_TXQ_UNLOCK(txq);
54250eb81626SAdrian Chadd 	}
54260eb81626SAdrian Chadd }
54270eb81626SAdrian Chadd 
54283fdfc330SAdrian Chadd static int
54293fdfc330SAdrian Chadd ath_legacy_dma_txsetup(struct ath_softc *sc)
54303fdfc330SAdrian Chadd {
54313fdfc330SAdrian Chadd 
54323fdfc330SAdrian Chadd 	/* nothing new needed */
54333fdfc330SAdrian Chadd 	return (0);
54343fdfc330SAdrian Chadd }
54353fdfc330SAdrian Chadd 
54363fdfc330SAdrian Chadd static int
54373fdfc330SAdrian Chadd ath_legacy_dma_txteardown(struct ath_softc *sc)
54383fdfc330SAdrian Chadd {
54393fdfc330SAdrian Chadd 
54403fdfc330SAdrian Chadd 	/* nothing new needed */
54413fdfc330SAdrian Chadd 	return (0);
54423fdfc330SAdrian Chadd }
54433fdfc330SAdrian Chadd 
54443fdfc330SAdrian Chadd void
54453fdfc330SAdrian Chadd ath_xmit_setup_legacy(struct ath_softc *sc)
54463fdfc330SAdrian Chadd {
54471006fc0cSAdrian Chadd 	/*
54481006fc0cSAdrian Chadd 	 * For now, just set the descriptor length to sizeof(ath_desc);
54491006fc0cSAdrian Chadd 	 * worry about extracting the real length out of the HAL later.
54501006fc0cSAdrian Chadd 	 */
54511006fc0cSAdrian Chadd 	sc->sc_tx_desclen = sizeof(struct ath_desc);
54521006fc0cSAdrian Chadd 	sc->sc_tx_statuslen = 0;
54531006fc0cSAdrian Chadd 	sc->sc_tx_nmaps = 1;	/* only one buffer per TX desc */
54543fdfc330SAdrian Chadd 
54553fdfc330SAdrian Chadd 	sc->sc_tx.xmit_setup = ath_legacy_dma_txsetup;
54563fdfc330SAdrian Chadd 	sc->sc_tx.xmit_teardown = ath_legacy_dma_txteardown;
5457f8418db5SAdrian Chadd 	sc->sc_tx.xmit_attach_comp_func = ath_legacy_attach_comp_func;
5458746bab5bSAdrian Chadd 
5459746bab5bSAdrian Chadd 	sc->sc_tx.xmit_dma_restart = ath_legacy_tx_dma_restart;
5460746bab5bSAdrian Chadd 	sc->sc_tx.xmit_handoff = ath_legacy_xmit_handoff;
5461788e6aa9SAdrian Chadd 
5462788e6aa9SAdrian Chadd 	sc->sc_tx.xmit_drain = ath_legacy_tx_drain;
54633fdfc330SAdrian Chadd }
5464