1b8e788a5SAdrian Chadd /*- 2b8e788a5SAdrian Chadd * Copyright (c) 2002-2009 Sam Leffler, Errno Consulting 3b8e788a5SAdrian Chadd * All rights reserved. 4b8e788a5SAdrian Chadd * 5b8e788a5SAdrian Chadd * Redistribution and use in source and binary forms, with or without 6b8e788a5SAdrian Chadd * modification, are permitted provided that the following conditions 7b8e788a5SAdrian Chadd * are met: 8b8e788a5SAdrian Chadd * 1. Redistributions of source code must retain the above copyright 9b8e788a5SAdrian Chadd * notice, this list of conditions and the following disclaimer, 10b8e788a5SAdrian Chadd * without modification. 11b8e788a5SAdrian Chadd * 2. Redistributions in binary form must reproduce at minimum a disclaimer 12b8e788a5SAdrian Chadd * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any 13b8e788a5SAdrian Chadd * redistribution must be conditioned upon including a substantially 14b8e788a5SAdrian Chadd * similar Disclaimer requirement for further binary redistribution. 15b8e788a5SAdrian Chadd * 16b8e788a5SAdrian Chadd * NO WARRANTY 17b8e788a5SAdrian Chadd * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 18b8e788a5SAdrian Chadd * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 19b8e788a5SAdrian Chadd * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY 20b8e788a5SAdrian Chadd * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL 21b8e788a5SAdrian Chadd * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, 22b8e788a5SAdrian Chadd * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 23b8e788a5SAdrian Chadd * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 24b8e788a5SAdrian Chadd * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER 25b8e788a5SAdrian Chadd * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 26b8e788a5SAdrian Chadd * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 27b8e788a5SAdrian Chadd * THE POSSIBILITY OF SUCH DAMAGES. 28b8e788a5SAdrian Chadd */ 29b8e788a5SAdrian Chadd 30b8e788a5SAdrian Chadd #include <sys/cdefs.h> 31b8e788a5SAdrian Chadd __FBSDID("$FreeBSD$"); 32b8e788a5SAdrian Chadd 33b8e788a5SAdrian Chadd /* 34b8e788a5SAdrian Chadd * Driver for the Atheros Wireless LAN controller. 35b8e788a5SAdrian Chadd * 36b8e788a5SAdrian Chadd * This software is derived from work of Atsushi Onoe; his contribution 37b8e788a5SAdrian Chadd * is greatly appreciated. 38b8e788a5SAdrian Chadd */ 39b8e788a5SAdrian Chadd 40b8e788a5SAdrian Chadd #include "opt_inet.h" 41b8e788a5SAdrian Chadd #include "opt_ath.h" 42b8e788a5SAdrian Chadd #include "opt_wlan.h" 43b8e788a5SAdrian Chadd 44b8e788a5SAdrian Chadd #include <sys/param.h> 45b8e788a5SAdrian Chadd #include <sys/systm.h> 46b8e788a5SAdrian Chadd #include <sys/sysctl.h> 47b8e788a5SAdrian Chadd #include <sys/mbuf.h> 48b8e788a5SAdrian Chadd #include <sys/malloc.h> 49b8e788a5SAdrian Chadd #include <sys/lock.h> 50b8e788a5SAdrian Chadd #include <sys/mutex.h> 51b8e788a5SAdrian Chadd #include <sys/kernel.h> 52b8e788a5SAdrian Chadd #include <sys/socket.h> 53b8e788a5SAdrian Chadd #include <sys/sockio.h> 54b8e788a5SAdrian Chadd #include <sys/errno.h> 55b8e788a5SAdrian Chadd #include <sys/callout.h> 56b8e788a5SAdrian Chadd #include <sys/bus.h> 57b8e788a5SAdrian Chadd #include <sys/endian.h> 58b8e788a5SAdrian Chadd #include <sys/kthread.h> 59b8e788a5SAdrian Chadd #include <sys/taskqueue.h> 60b8e788a5SAdrian Chadd #include <sys/priv.h> 61b8e788a5SAdrian Chadd 62b8e788a5SAdrian Chadd #include <machine/bus.h> 63b8e788a5SAdrian Chadd 64b8e788a5SAdrian Chadd #include <net/if.h> 65b8e788a5SAdrian Chadd #include <net/if_dl.h> 66b8e788a5SAdrian Chadd #include <net/if_media.h> 67b8e788a5SAdrian Chadd #include <net/if_types.h> 68b8e788a5SAdrian Chadd #include <net/if_arp.h> 69b8e788a5SAdrian Chadd #include <net/ethernet.h> 70b8e788a5SAdrian Chadd #include <net/if_llc.h> 71b8e788a5SAdrian Chadd 72b8e788a5SAdrian Chadd #include <net80211/ieee80211_var.h> 73b8e788a5SAdrian Chadd #include <net80211/ieee80211_regdomain.h> 74b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_SUPERG 75b8e788a5SAdrian Chadd #include <net80211/ieee80211_superg.h> 76b8e788a5SAdrian Chadd #endif 77b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA 78b8e788a5SAdrian Chadd #include <net80211/ieee80211_tdma.h> 79b8e788a5SAdrian Chadd #endif 80eb6f0de0SAdrian Chadd #include <net80211/ieee80211_ht.h> 81b8e788a5SAdrian Chadd 82b8e788a5SAdrian Chadd #include <net/bpf.h> 83b8e788a5SAdrian Chadd 84b8e788a5SAdrian Chadd #ifdef INET 85b8e788a5SAdrian Chadd #include <netinet/in.h> 86b8e788a5SAdrian Chadd #include <netinet/if_ether.h> 87b8e788a5SAdrian Chadd #endif 88b8e788a5SAdrian Chadd 89b8e788a5SAdrian Chadd #include <dev/ath/if_athvar.h> 90b8e788a5SAdrian Chadd #include <dev/ath/ath_hal/ah_devid.h> /* XXX for softled */ 91b8e788a5SAdrian Chadd #include <dev/ath/ath_hal/ah_diagcodes.h> 92b8e788a5SAdrian Chadd 93b8e788a5SAdrian Chadd #include <dev/ath/if_ath_debug.h> 94b8e788a5SAdrian Chadd 95b8e788a5SAdrian Chadd #ifdef ATH_TX99_DIAG 96b8e788a5SAdrian Chadd #include <dev/ath/ath_tx99/ath_tx99.h> 97b8e788a5SAdrian Chadd #endif 98b8e788a5SAdrian Chadd 99b8e788a5SAdrian Chadd #include <dev/ath/if_ath_misc.h> 100b8e788a5SAdrian Chadd #include <dev/ath/if_ath_tx.h> 101c1782ce0SAdrian Chadd #include <dev/ath/if_ath_tx_ht.h> 102b8e788a5SAdrian Chadd 10381a82688SAdrian Chadd /* 104eb6f0de0SAdrian Chadd * How many retries to perform in software 105eb6f0de0SAdrian Chadd */ 106eb6f0de0SAdrian Chadd #define SWMAX_RETRIES 10 107eb6f0de0SAdrian Chadd 108eb6f0de0SAdrian Chadd static int ath_tx_ampdu_pending(struct ath_softc *sc, struct ath_node *an, 109eb6f0de0SAdrian Chadd int tid); 110eb6f0de0SAdrian Chadd static int ath_tx_ampdu_running(struct ath_softc *sc, struct ath_node *an, 111eb6f0de0SAdrian Chadd int tid); 112a108d2d6SAdrian Chadd static ieee80211_seq ath_tx_tid_seqno_assign(struct ath_softc *sc, 113a108d2d6SAdrian Chadd struct ieee80211_node *ni, struct ath_buf *bf, struct mbuf *m0); 114eb6f0de0SAdrian Chadd static int ath_tx_action_frame_override_queue(struct ath_softc *sc, 115eb6f0de0SAdrian Chadd struct ieee80211_node *ni, struct mbuf *m0, int *tid); 116eb6f0de0SAdrian Chadd 117eb6f0de0SAdrian Chadd /* 11881a82688SAdrian Chadd * Whether to use the 11n rate scenario functions or not 11981a82688SAdrian Chadd */ 12081a82688SAdrian Chadd static inline int 12181a82688SAdrian Chadd ath_tx_is_11n(struct ath_softc *sc) 12281a82688SAdrian Chadd { 1234ddf2cc3SAdrian Chadd return ((sc->sc_ah->ah_magic == 0x20065416) || 1244ddf2cc3SAdrian Chadd (sc->sc_ah->ah_magic == 0x19741014)); 12581a82688SAdrian Chadd } 12681a82688SAdrian Chadd 127eb6f0de0SAdrian Chadd /* 128eb6f0de0SAdrian Chadd * Obtain the current TID from the given frame. 129eb6f0de0SAdrian Chadd * 130eb6f0de0SAdrian Chadd * Non-QoS frames need to go into TID 16 (IEEE80211_NONQOS_TID.) 131eb6f0de0SAdrian Chadd * This has implications for which AC/priority the packet is placed 132eb6f0de0SAdrian Chadd * in. 133eb6f0de0SAdrian Chadd */ 134eb6f0de0SAdrian Chadd static int 135eb6f0de0SAdrian Chadd ath_tx_gettid(struct ath_softc *sc, const struct mbuf *m0) 136eb6f0de0SAdrian Chadd { 137eb6f0de0SAdrian Chadd const struct ieee80211_frame *wh; 138eb6f0de0SAdrian Chadd int pri = M_WME_GETAC(m0); 139eb6f0de0SAdrian Chadd 140eb6f0de0SAdrian Chadd wh = mtod(m0, const struct ieee80211_frame *); 141eb6f0de0SAdrian Chadd if (! IEEE80211_QOS_HAS_SEQ(wh)) 142eb6f0de0SAdrian Chadd return IEEE80211_NONQOS_TID; 143eb6f0de0SAdrian Chadd else 144eb6f0de0SAdrian Chadd return WME_AC_TO_TID(pri); 145eb6f0de0SAdrian Chadd } 146eb6f0de0SAdrian Chadd 147eb6f0de0SAdrian Chadd /* 148eb6f0de0SAdrian Chadd * Determine what the correct AC queue for the given frame 149eb6f0de0SAdrian Chadd * should be. 150eb6f0de0SAdrian Chadd * 151eb6f0de0SAdrian Chadd * This code assumes that the TIDs map consistently to 152eb6f0de0SAdrian Chadd * the underlying hardware (or software) ath_txq. 153eb6f0de0SAdrian Chadd * Since the sender may try to set an AC which is 154eb6f0de0SAdrian Chadd * arbitrary, non-QoS TIDs may end up being put on 155eb6f0de0SAdrian Chadd * completely different ACs. There's no way to put a 156eb6f0de0SAdrian Chadd * TID into multiple ath_txq's for scheduling, so 157eb6f0de0SAdrian Chadd * for now we override the AC/TXQ selection and set 158eb6f0de0SAdrian Chadd * non-QOS TID frames into the BE queue. 159eb6f0de0SAdrian Chadd * 160eb6f0de0SAdrian Chadd * This may be completely incorrect - specifically, 161eb6f0de0SAdrian Chadd * some management frames may end up out of order 162eb6f0de0SAdrian Chadd * compared to the QoS traffic they're controlling. 163eb6f0de0SAdrian Chadd * I'll look into this later. 164eb6f0de0SAdrian Chadd */ 165eb6f0de0SAdrian Chadd static int 166eb6f0de0SAdrian Chadd ath_tx_getac(struct ath_softc *sc, const struct mbuf *m0) 167eb6f0de0SAdrian Chadd { 168eb6f0de0SAdrian Chadd const struct ieee80211_frame *wh; 169eb6f0de0SAdrian Chadd int pri = M_WME_GETAC(m0); 170eb6f0de0SAdrian Chadd wh = mtod(m0, const struct ieee80211_frame *); 171eb6f0de0SAdrian Chadd if (IEEE80211_QOS_HAS_SEQ(wh)) 172eb6f0de0SAdrian Chadd return pri; 173eb6f0de0SAdrian Chadd 174eb6f0de0SAdrian Chadd return WME_AC_BE; 175eb6f0de0SAdrian Chadd } 176eb6f0de0SAdrian Chadd 177b8e788a5SAdrian Chadd void 178b8e788a5SAdrian Chadd ath_txfrag_cleanup(struct ath_softc *sc, 179b8e788a5SAdrian Chadd ath_bufhead *frags, struct ieee80211_node *ni) 180b8e788a5SAdrian Chadd { 181b8e788a5SAdrian Chadd struct ath_buf *bf, *next; 182b8e788a5SAdrian Chadd 183b8e788a5SAdrian Chadd ATH_TXBUF_LOCK_ASSERT(sc); 184b8e788a5SAdrian Chadd 1856b349e5aSAdrian Chadd TAILQ_FOREACH_SAFE(bf, frags, bf_list, next) { 186b8e788a5SAdrian Chadd /* NB: bf assumed clean */ 1876b349e5aSAdrian Chadd TAILQ_REMOVE(frags, bf, bf_list); 188e1a50456SAdrian Chadd ath_returnbuf_head(sc, bf); 189b8e788a5SAdrian Chadd ieee80211_node_decref(ni); 190b8e788a5SAdrian Chadd } 191b8e788a5SAdrian Chadd } 192b8e788a5SAdrian Chadd 193b8e788a5SAdrian Chadd /* 194b8e788a5SAdrian Chadd * Setup xmit of a fragmented frame. Allocate a buffer 195b8e788a5SAdrian Chadd * for each frag and bump the node reference count to 196b8e788a5SAdrian Chadd * reflect the held reference to be setup by ath_tx_start. 197b8e788a5SAdrian Chadd */ 198b8e788a5SAdrian Chadd int 199b8e788a5SAdrian Chadd ath_txfrag_setup(struct ath_softc *sc, ath_bufhead *frags, 200b8e788a5SAdrian Chadd struct mbuf *m0, struct ieee80211_node *ni) 201b8e788a5SAdrian Chadd { 202b8e788a5SAdrian Chadd struct mbuf *m; 203b8e788a5SAdrian Chadd struct ath_buf *bf; 204b8e788a5SAdrian Chadd 205b8e788a5SAdrian Chadd ATH_TXBUF_LOCK(sc); 206b8e788a5SAdrian Chadd for (m = m0->m_nextpkt; m != NULL; m = m->m_nextpkt) { 207af33d486SAdrian Chadd /* XXX non-management? */ 208af33d486SAdrian Chadd bf = _ath_getbuf_locked(sc, ATH_BUFTYPE_NORMAL); 209b8e788a5SAdrian Chadd if (bf == NULL) { /* out of buffers, cleanup */ 210b43facbfSAdrian Chadd device_printf(sc->sc_dev, "%s: no buffer?\n", 211b43facbfSAdrian Chadd __func__); 212b8e788a5SAdrian Chadd ath_txfrag_cleanup(sc, frags, ni); 213b8e788a5SAdrian Chadd break; 214b8e788a5SAdrian Chadd } 215b8e788a5SAdrian Chadd ieee80211_node_incref(ni); 2166b349e5aSAdrian Chadd TAILQ_INSERT_TAIL(frags, bf, bf_list); 217b8e788a5SAdrian Chadd } 218b8e788a5SAdrian Chadd ATH_TXBUF_UNLOCK(sc); 219b8e788a5SAdrian Chadd 2206b349e5aSAdrian Chadd return !TAILQ_EMPTY(frags); 221b8e788a5SAdrian Chadd } 222b8e788a5SAdrian Chadd 223b8e788a5SAdrian Chadd /* 224b8e788a5SAdrian Chadd * Reclaim mbuf resources. For fragmented frames we 225b8e788a5SAdrian Chadd * need to claim each frag chained with m_nextpkt. 226b8e788a5SAdrian Chadd */ 227b8e788a5SAdrian Chadd void 228b8e788a5SAdrian Chadd ath_freetx(struct mbuf *m) 229b8e788a5SAdrian Chadd { 230b8e788a5SAdrian Chadd struct mbuf *next; 231b8e788a5SAdrian Chadd 232b8e788a5SAdrian Chadd do { 233b8e788a5SAdrian Chadd next = m->m_nextpkt; 234b8e788a5SAdrian Chadd m->m_nextpkt = NULL; 235b8e788a5SAdrian Chadd m_freem(m); 236b8e788a5SAdrian Chadd } while ((m = next) != NULL); 237b8e788a5SAdrian Chadd } 238b8e788a5SAdrian Chadd 239b8e788a5SAdrian Chadd static int 240b8e788a5SAdrian Chadd ath_tx_dmasetup(struct ath_softc *sc, struct ath_buf *bf, struct mbuf *m0) 241b8e788a5SAdrian Chadd { 242b8e788a5SAdrian Chadd struct mbuf *m; 243b8e788a5SAdrian Chadd int error; 244b8e788a5SAdrian Chadd 245b8e788a5SAdrian Chadd /* 246b8e788a5SAdrian Chadd * Load the DMA map so any coalescing is done. This 247b8e788a5SAdrian Chadd * also calculates the number of descriptors we need. 248b8e788a5SAdrian Chadd */ 249b8e788a5SAdrian Chadd error = bus_dmamap_load_mbuf_sg(sc->sc_dmat, bf->bf_dmamap, m0, 250b8e788a5SAdrian Chadd bf->bf_segs, &bf->bf_nseg, 251b8e788a5SAdrian Chadd BUS_DMA_NOWAIT); 252b8e788a5SAdrian Chadd if (error == EFBIG) { 253b8e788a5SAdrian Chadd /* XXX packet requires too many descriptors */ 254b8e788a5SAdrian Chadd bf->bf_nseg = ATH_TXDESC+1; 255b8e788a5SAdrian Chadd } else if (error != 0) { 256b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_busdma++; 257b8e788a5SAdrian Chadd ath_freetx(m0); 258b8e788a5SAdrian Chadd return error; 259b8e788a5SAdrian Chadd } 260b8e788a5SAdrian Chadd /* 261b8e788a5SAdrian Chadd * Discard null packets and check for packets that 262b8e788a5SAdrian Chadd * require too many TX descriptors. We try to convert 263b8e788a5SAdrian Chadd * the latter to a cluster. 264b8e788a5SAdrian Chadd */ 265b8e788a5SAdrian Chadd if (bf->bf_nseg > ATH_TXDESC) { /* too many desc's, linearize */ 266b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_linear++; 267b8e788a5SAdrian Chadd m = m_collapse(m0, M_DONTWAIT, ATH_TXDESC); 268b8e788a5SAdrian Chadd if (m == NULL) { 269b8e788a5SAdrian Chadd ath_freetx(m0); 270b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_nombuf++; 271b8e788a5SAdrian Chadd return ENOMEM; 272b8e788a5SAdrian Chadd } 273b8e788a5SAdrian Chadd m0 = m; 274b8e788a5SAdrian Chadd error = bus_dmamap_load_mbuf_sg(sc->sc_dmat, bf->bf_dmamap, m0, 275b8e788a5SAdrian Chadd bf->bf_segs, &bf->bf_nseg, 276b8e788a5SAdrian Chadd BUS_DMA_NOWAIT); 277b8e788a5SAdrian Chadd if (error != 0) { 278b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_busdma++; 279b8e788a5SAdrian Chadd ath_freetx(m0); 280b8e788a5SAdrian Chadd return error; 281b8e788a5SAdrian Chadd } 282b8e788a5SAdrian Chadd KASSERT(bf->bf_nseg <= ATH_TXDESC, 283b8e788a5SAdrian Chadd ("too many segments after defrag; nseg %u", bf->bf_nseg)); 284b8e788a5SAdrian Chadd } else if (bf->bf_nseg == 0) { /* null packet, discard */ 285b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_nodata++; 286b8e788a5SAdrian Chadd ath_freetx(m0); 287b8e788a5SAdrian Chadd return EIO; 288b8e788a5SAdrian Chadd } 289b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, "%s: m %p len %u\n", 290b8e788a5SAdrian Chadd __func__, m0, m0->m_pkthdr.len); 291b8e788a5SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_PREWRITE); 292b8e788a5SAdrian Chadd bf->bf_m = m0; 293b8e788a5SAdrian Chadd 294b8e788a5SAdrian Chadd return 0; 295b8e788a5SAdrian Chadd } 296b8e788a5SAdrian Chadd 2976edf1dc7SAdrian Chadd /* 2986edf1dc7SAdrian Chadd * Chain together segments+descriptors for a non-11n frame. 2996edf1dc7SAdrian Chadd */ 300b8e788a5SAdrian Chadd static void 301eb6f0de0SAdrian Chadd ath_tx_chaindesclist(struct ath_softc *sc, struct ath_buf *bf) 302b8e788a5SAdrian Chadd { 303b8e788a5SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 304b8e788a5SAdrian Chadd struct ath_desc *ds, *ds0; 305*2b200bb4SAdrian Chadd int i, bp, dsp; 30646634305SAdrian Chadd HAL_DMA_ADDR bufAddrList[4]; 30746634305SAdrian Chadd uint32_t segLenList[4]; 308*2b200bb4SAdrian Chadd int numTxMaps = 1; 30946634305SAdrian Chadd 3103d9b1596SAdrian Chadd /* 3113d9b1596SAdrian Chadd * XXX There's txdma and txdma_mgmt; the descriptor 3123d9b1596SAdrian Chadd * sizes must match. 3133d9b1596SAdrian Chadd */ 3143d9b1596SAdrian Chadd struct ath_descdma *dd = &sc->sc_txdma; 315b8e788a5SAdrian Chadd 316b8e788a5SAdrian Chadd /* 317b8e788a5SAdrian Chadd * Fillin the remainder of the descriptor info. 318b8e788a5SAdrian Chadd */ 31946634305SAdrian Chadd 320*2b200bb4SAdrian Chadd /* 321*2b200bb4SAdrian Chadd * For now the HAL doesn't implement halNumTxMaps for non-EDMA 322*2b200bb4SAdrian Chadd * (ie it's 0.) So just work around it. 323*2b200bb4SAdrian Chadd * 324*2b200bb4SAdrian Chadd * XXX TODO: populate halNumTxMaps for each HAL chip and 325*2b200bb4SAdrian Chadd * then undo this hack. 326*2b200bb4SAdrian Chadd */ 327*2b200bb4SAdrian Chadd if (sc->sc_ah->ah_magic == 0x19741014) 328*2b200bb4SAdrian Chadd numTxMaps = 4; 329*2b200bb4SAdrian Chadd 330*2b200bb4SAdrian Chadd /* 331*2b200bb4SAdrian Chadd * For EDMA and later chips ensure the TX map is fully populated 332*2b200bb4SAdrian Chadd * before advancing to the next descriptor. 333*2b200bb4SAdrian Chadd */ 334*2b200bb4SAdrian Chadd ds0 = ds = bf->bf_desc; 335*2b200bb4SAdrian Chadd bp = dsp = 0; 336*2b200bb4SAdrian Chadd bzero(bufAddrList, sizeof(bufAddrList)); 337*2b200bb4SAdrian Chadd bzero(segLenList, sizeof(segLenList)); 338*2b200bb4SAdrian Chadd for (i = 0; i < bf->bf_nseg; i++) { 339*2b200bb4SAdrian Chadd bufAddrList[bp] = bf->bf_segs[i].ds_addr; 340*2b200bb4SAdrian Chadd segLenList[bp] = bf->bf_segs[i].ds_len; 341*2b200bb4SAdrian Chadd bp++; 342*2b200bb4SAdrian Chadd 343*2b200bb4SAdrian Chadd /* 344*2b200bb4SAdrian Chadd * Go to the next segment if this isn't the last segment 345*2b200bb4SAdrian Chadd * and there's space in the current TX map. 346*2b200bb4SAdrian Chadd */ 347*2b200bb4SAdrian Chadd if ((i != bf->bf_nseg - 1) && (bp < numTxMaps)) 348*2b200bb4SAdrian Chadd continue; 349*2b200bb4SAdrian Chadd 350*2b200bb4SAdrian Chadd /* 351*2b200bb4SAdrian Chadd * Last segment or we're out of buffer pointers. 352*2b200bb4SAdrian Chadd */ 353*2b200bb4SAdrian Chadd bp = 0; 35446634305SAdrian Chadd 355b8e788a5SAdrian Chadd if (i == bf->bf_nseg - 1) 356bb069955SAdrian Chadd ath_hal_settxdesclink(ah, ds, 0); 357b8e788a5SAdrian Chadd else 358bb069955SAdrian Chadd ath_hal_settxdesclink(ah, ds, 359*2b200bb4SAdrian Chadd bf->bf_daddr + dd->dd_descsize * (dsp + 1)); 36046634305SAdrian Chadd 36146634305SAdrian Chadd /* 36246634305SAdrian Chadd * XXX this assumes that bfs_txq is the actual destination 36346634305SAdrian Chadd * hardware queue at this point. It may not have been assigned, 36446634305SAdrian Chadd * it may actually be pointing to the multicast software 36546634305SAdrian Chadd * TXQ id. These must be fixed! 36646634305SAdrian Chadd */ 367b8e788a5SAdrian Chadd ath_hal_filltxdesc(ah, ds 36846634305SAdrian Chadd , bufAddrList 36946634305SAdrian Chadd , segLenList 370*2b200bb4SAdrian Chadd , bf->bf_descid /* XXX desc id */ 37146634305SAdrian Chadd , bf->bf_state.bfs_txq->axq_qnum /* XXX multicast? */ 372b8e788a5SAdrian Chadd , i == 0 /* first segment */ 373b8e788a5SAdrian Chadd , i == bf->bf_nseg - 1 /* last segment */ 374b8e788a5SAdrian Chadd , ds0 /* first descriptor */ 375b8e788a5SAdrian Chadd ); 376b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 377b8e788a5SAdrian Chadd "%s: %d: %08x %08x %08x %08x %08x %08x\n", 378b8e788a5SAdrian Chadd __func__, i, ds->ds_link, ds->ds_data, 379b8e788a5SAdrian Chadd ds->ds_ctl0, ds->ds_ctl1, ds->ds_hw[0], ds->ds_hw[1]); 3806edf1dc7SAdrian Chadd bf->bf_lastds = ds; 381*2b200bb4SAdrian Chadd 382*2b200bb4SAdrian Chadd /* 383*2b200bb4SAdrian Chadd * Don't forget to skip to the next descriptor. 384*2b200bb4SAdrian Chadd */ 385*2b200bb4SAdrian Chadd ds++; 386*2b200bb4SAdrian Chadd dsp++; 387*2b200bb4SAdrian Chadd 388*2b200bb4SAdrian Chadd /* 389*2b200bb4SAdrian Chadd * .. and don't forget to blank these out! 390*2b200bb4SAdrian Chadd */ 391*2b200bb4SAdrian Chadd bzero(bufAddrList, sizeof(bufAddrList)); 392*2b200bb4SAdrian Chadd bzero(segLenList, sizeof(segLenList)); 393b8e788a5SAdrian Chadd } 3944d7f8837SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_PREWRITE); 39581a82688SAdrian Chadd } 39681a82688SAdrian Chadd 397eb6f0de0SAdrian Chadd /* 398eb6f0de0SAdrian Chadd * Fill in the descriptor list for a aggregate subframe. 399eb6f0de0SAdrian Chadd * 400eb6f0de0SAdrian Chadd * The subframe is returned with the ds_link field in the last subframe 401eb6f0de0SAdrian Chadd * pointing to 0. 402eb6f0de0SAdrian Chadd */ 40381a82688SAdrian Chadd static void 404eb6f0de0SAdrian Chadd ath_tx_chaindesclist_subframe(struct ath_softc *sc, struct ath_buf *bf) 40581a82688SAdrian Chadd { 40681a82688SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 407eb6f0de0SAdrian Chadd struct ath_desc *ds, *ds0; 408eb6f0de0SAdrian Chadd int i; 409fffbec86SAdrian Chadd HAL_DMA_ADDR bufAddrList[4]; 410fffbec86SAdrian Chadd uint32_t segLenList[4]; 411fffbec86SAdrian Chadd 4123d9b1596SAdrian Chadd /* 4133d9b1596SAdrian Chadd * XXX There's txdma and txdma_mgmt; the descriptor 4143d9b1596SAdrian Chadd * sizes must match. 4153d9b1596SAdrian Chadd */ 4163d9b1596SAdrian Chadd struct ath_descdma *dd = &sc->sc_txdma; 41781a82688SAdrian Chadd 418eb6f0de0SAdrian Chadd ds0 = ds = bf->bf_desc; 419eb6f0de0SAdrian Chadd 420eb6f0de0SAdrian Chadd /* 421eb6f0de0SAdrian Chadd * There's no need to call ath_hal_setupfirsttxdesc here; 422eb6f0de0SAdrian Chadd * That's only going to occur for the first frame in an aggregate. 423eb6f0de0SAdrian Chadd */ 424eb6f0de0SAdrian Chadd for (i = 0; i < bf->bf_nseg; i++, ds++) { 425fffbec86SAdrian Chadd bzero(bufAddrList, sizeof(bufAddrList)); 426fffbec86SAdrian Chadd bzero(segLenList, sizeof(segLenList)); 427eb6f0de0SAdrian Chadd if (i == bf->bf_nseg - 1) 428bb069955SAdrian Chadd ath_hal_settxdesclink(ah, ds, 0); 429eb6f0de0SAdrian Chadd else 430bb069955SAdrian Chadd ath_hal_settxdesclink(ah, ds, 4313d9b1596SAdrian Chadd bf->bf_daddr + dd->dd_descsize * (i + 1)); 432eb6f0de0SAdrian Chadd 433fffbec86SAdrian Chadd bufAddrList[0] = bf->bf_segs[i].ds_addr; 434fffbec86SAdrian Chadd segLenList[0] = bf->bf_segs[i].ds_len; 435fffbec86SAdrian Chadd 436eb6f0de0SAdrian Chadd /* 437eb6f0de0SAdrian Chadd * This performs the setup for an aggregate frame. 438eb6f0de0SAdrian Chadd * This includes enabling the aggregate flags if needed. 439eb6f0de0SAdrian Chadd */ 440eb6f0de0SAdrian Chadd ath_hal_chaintxdesc(ah, ds, 441fffbec86SAdrian Chadd bufAddrList, 442fffbec86SAdrian Chadd segLenList, 443eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen, 444eb6f0de0SAdrian Chadd bf->bf_state.bfs_hdrlen, 445eb6f0de0SAdrian Chadd HAL_PKT_TYPE_AMPDU, /* forces aggregate bits to be set */ 446eb6f0de0SAdrian Chadd bf->bf_state.bfs_keyix, 447eb6f0de0SAdrian Chadd 0, /* cipher, calculated from keyix */ 448eb6f0de0SAdrian Chadd bf->bf_state.bfs_ndelim, 449eb6f0de0SAdrian Chadd i == 0, /* first segment */ 45033d34032SAdrian Chadd i == bf->bf_nseg - 1, /* last segment */ 45133d34032SAdrian Chadd bf->bf_next == NULL /* last sub-frame in aggr */ 452eb6f0de0SAdrian Chadd ); 453eb6f0de0SAdrian Chadd 454eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 455eb6f0de0SAdrian Chadd "%s: %d: %08x %08x %08x %08x %08x %08x\n", 456eb6f0de0SAdrian Chadd __func__, i, ds->ds_link, ds->ds_data, 457eb6f0de0SAdrian Chadd ds->ds_ctl0, ds->ds_ctl1, ds->ds_hw[0], ds->ds_hw[1]); 458eb6f0de0SAdrian Chadd bf->bf_lastds = ds; 4594d7f8837SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, 4604d7f8837SAdrian Chadd BUS_DMASYNC_PREWRITE); 461eb6f0de0SAdrian Chadd } 462eb6f0de0SAdrian Chadd } 463eb6f0de0SAdrian Chadd 464eb6f0de0SAdrian Chadd /* 465d34a7347SAdrian Chadd * Set the rate control fields in the given descriptor based on 466d34a7347SAdrian Chadd * the bf_state fields and node state. 467d34a7347SAdrian Chadd * 468d34a7347SAdrian Chadd * The bfs fields should already be set with the relevant rate 469d34a7347SAdrian Chadd * control information, including whether MRR is to be enabled. 470d34a7347SAdrian Chadd * 471d34a7347SAdrian Chadd * Since the FreeBSD HAL currently sets up the first TX rate 472d34a7347SAdrian Chadd * in ath_hal_setuptxdesc(), this will setup the MRR 473d34a7347SAdrian Chadd * conditionally for the pre-11n chips, and call ath_buf_set_rate 474d34a7347SAdrian Chadd * unconditionally for 11n chips. These require the 11n rate 475d34a7347SAdrian Chadd * scenario to be set if MCS rates are enabled, so it's easier 476d34a7347SAdrian Chadd * to just always call it. The caller can then only set rates 2, 3 477d34a7347SAdrian Chadd * and 4 if multi-rate retry is needed. 478d34a7347SAdrian Chadd */ 479d34a7347SAdrian Chadd static void 480d34a7347SAdrian Chadd ath_tx_set_ratectrl(struct ath_softc *sc, struct ieee80211_node *ni, 481d34a7347SAdrian Chadd struct ath_buf *bf) 482d34a7347SAdrian Chadd { 483d34a7347SAdrian Chadd struct ath_rc_series *rc = bf->bf_state.bfs_rc; 484d34a7347SAdrian Chadd 485d34a7347SAdrian Chadd /* If mrr is disabled, blank tries 1, 2, 3 */ 486d34a7347SAdrian Chadd if (! bf->bf_state.bfs_ismrr) 487d34a7347SAdrian Chadd rc[1].tries = rc[2].tries = rc[3].tries = 0; 488d34a7347SAdrian Chadd 489d34a7347SAdrian Chadd /* 490d34a7347SAdrian Chadd * Always call - that way a retried descriptor will 491d34a7347SAdrian Chadd * have the MRR fields overwritten. 492d34a7347SAdrian Chadd * 493d34a7347SAdrian Chadd * XXX TODO: see if this is really needed - setting up 494d34a7347SAdrian Chadd * the first descriptor should set the MRR fields to 0 495d34a7347SAdrian Chadd * for us anyway. 496d34a7347SAdrian Chadd */ 497d34a7347SAdrian Chadd if (ath_tx_is_11n(sc)) { 498d34a7347SAdrian Chadd ath_buf_set_rate(sc, ni, bf); 499d34a7347SAdrian Chadd } else { 500d34a7347SAdrian Chadd ath_hal_setupxtxdesc(sc->sc_ah, bf->bf_desc 501d34a7347SAdrian Chadd , rc[1].ratecode, rc[1].tries 502d34a7347SAdrian Chadd , rc[2].ratecode, rc[2].tries 503d34a7347SAdrian Chadd , rc[3].ratecode, rc[3].tries 504d34a7347SAdrian Chadd ); 505d34a7347SAdrian Chadd } 506d34a7347SAdrian Chadd } 507d34a7347SAdrian Chadd 508d34a7347SAdrian Chadd /* 509eb6f0de0SAdrian Chadd * Setup segments+descriptors for an 11n aggregate. 510eb6f0de0SAdrian Chadd * bf_first is the first buffer in the aggregate. 511eb6f0de0SAdrian Chadd * The descriptor list must already been linked together using 512eb6f0de0SAdrian Chadd * bf->bf_next. 513eb6f0de0SAdrian Chadd */ 514eb6f0de0SAdrian Chadd static void 515eb6f0de0SAdrian Chadd ath_tx_setds_11n(struct ath_softc *sc, struct ath_buf *bf_first) 516eb6f0de0SAdrian Chadd { 517eb6f0de0SAdrian Chadd struct ath_buf *bf, *bf_prev = NULL; 518eb6f0de0SAdrian Chadd 519eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, "%s: nframes=%d, al=%d\n", 520eb6f0de0SAdrian Chadd __func__, bf_first->bf_state.bfs_nframes, 521eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_al); 522eb6f0de0SAdrian Chadd 523eb6f0de0SAdrian Chadd /* 524eb6f0de0SAdrian Chadd * Setup all descriptors of all subframes. 525eb6f0de0SAdrian Chadd */ 526eb6f0de0SAdrian Chadd bf = bf_first; 527eb6f0de0SAdrian Chadd while (bf != NULL) { 528eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 529eb6f0de0SAdrian Chadd "%s: bf=%p, nseg=%d, pktlen=%d, seqno=%d\n", 530eb6f0de0SAdrian Chadd __func__, bf, bf->bf_nseg, bf->bf_state.bfs_pktlen, 531eb6f0de0SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)); 532eb6f0de0SAdrian Chadd 533eb6f0de0SAdrian Chadd /* Sub-frame setup */ 534eb6f0de0SAdrian Chadd ath_tx_chaindesclist_subframe(sc, bf); 535eb6f0de0SAdrian Chadd 536eb6f0de0SAdrian Chadd /* 537eb6f0de0SAdrian Chadd * Link the last descriptor of the previous frame 538eb6f0de0SAdrian Chadd * to the beginning descriptor of this frame. 539eb6f0de0SAdrian Chadd */ 540eb6f0de0SAdrian Chadd if (bf_prev != NULL) 541bb069955SAdrian Chadd ath_hal_settxdesclink(sc->sc_ah, bf_prev->bf_lastds, 542bb069955SAdrian Chadd bf->bf_daddr); 543eb6f0de0SAdrian Chadd 544eb6f0de0SAdrian Chadd /* Save a copy so we can link the next descriptor in */ 545eb6f0de0SAdrian Chadd bf_prev = bf; 546eb6f0de0SAdrian Chadd bf = bf->bf_next; 547eb6f0de0SAdrian Chadd } 548eb6f0de0SAdrian Chadd 549eb6f0de0SAdrian Chadd /* 550eb6f0de0SAdrian Chadd * Setup first descriptor of first frame. 551eb6f0de0SAdrian Chadd * chaintxdesc() overwrites the descriptor entries; 552eb6f0de0SAdrian Chadd * setupfirsttxdesc() merges in things. 553eb6f0de0SAdrian Chadd * Otherwise various fields aren't set correctly (eg flags). 554eb6f0de0SAdrian Chadd */ 555eb6f0de0SAdrian Chadd ath_hal_setupfirsttxdesc(sc->sc_ah, 556eb6f0de0SAdrian Chadd bf_first->bf_desc, 557eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_al, 558875a9451SAdrian Chadd bf_first->bf_state.bfs_txflags | HAL_TXDESC_INTREQ, 559eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_txpower, 560eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_txrate0, 561eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_try0, 562eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_txantenna, 563eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_ctsrate, 564eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_ctsduration); 565eb6f0de0SAdrian Chadd 566eb6f0de0SAdrian Chadd /* 567eb6f0de0SAdrian Chadd * Set the first descriptor bf_lastds field to point to 568eb6f0de0SAdrian Chadd * the last descriptor in the last subframe, that's where 569eb6f0de0SAdrian Chadd * the status update will occur. 570eb6f0de0SAdrian Chadd */ 571eb6f0de0SAdrian Chadd bf_first->bf_lastds = bf_prev->bf_lastds; 572eb6f0de0SAdrian Chadd 573eb6f0de0SAdrian Chadd /* 574eb6f0de0SAdrian Chadd * And bf_last in the first descriptor points to the end of 575eb6f0de0SAdrian Chadd * the aggregate list. 576eb6f0de0SAdrian Chadd */ 577eb6f0de0SAdrian Chadd bf_first->bf_last = bf_prev; 578eb6f0de0SAdrian Chadd 579d34a7347SAdrian Chadd /* 580d34a7347SAdrian Chadd * setup first desc with rate and aggr info 581d34a7347SAdrian Chadd */ 582d34a7347SAdrian Chadd ath_tx_set_ratectrl(sc, bf_first->bf_node, bf_first); 583d34a7347SAdrian Chadd 5848c08c07aSAdrian Chadd /* 5858c08c07aSAdrian Chadd * Setup the last descriptor in the list. 586a6e82959SAdrian Chadd * 587a6e82959SAdrian Chadd * bf_first->bf_lastds already points to it; the rate 588a6e82959SAdrian Chadd * control information needs to be squirreled away here 589a6e82959SAdrian Chadd * as well ans clearing the moreaggr/paddelim fields. 5908c08c07aSAdrian Chadd */ 591a6e82959SAdrian Chadd ath_hal_setuplasttxdesc(sc->sc_ah, bf_first->bf_lastds, 5928c08c07aSAdrian Chadd bf_first->bf_desc); 5938c08c07aSAdrian Chadd 594eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, "%s: end\n", __func__); 595eb6f0de0SAdrian Chadd } 596eb6f0de0SAdrian Chadd 59746634305SAdrian Chadd /* 59846634305SAdrian Chadd * Hand-off a frame to the multicast TX queue. 59946634305SAdrian Chadd * 60046634305SAdrian Chadd * This is a software TXQ which will be appended to the CAB queue 60146634305SAdrian Chadd * during the beacon setup code. 60246634305SAdrian Chadd * 60346634305SAdrian Chadd * XXX TODO: since the AR9300 EDMA TX queue support wants the QCU ID 60446634305SAdrian Chadd * as part of the TX descriptor, bf_state.bfs_txq must be updated 60546634305SAdrian Chadd * with the actual hardware txq, or all of this will fall apart. 60646634305SAdrian Chadd * 60746634305SAdrian Chadd * XXX It may not be a bad idea to just stuff the QCU ID into bf_state 60846634305SAdrian Chadd * and retire bfs_txq; then make sure the CABQ QCU ID is populated 60946634305SAdrian Chadd * correctly. 61046634305SAdrian Chadd */ 611eb6f0de0SAdrian Chadd static void 612eb6f0de0SAdrian Chadd ath_tx_handoff_mcast(struct ath_softc *sc, struct ath_txq *txq, 613eb6f0de0SAdrian Chadd struct ath_buf *bf) 614eb6f0de0SAdrian Chadd { 615eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 616eb6f0de0SAdrian Chadd KASSERT((bf->bf_flags & ATH_BUF_BUSY) == 0, 617eb6f0de0SAdrian Chadd ("%s: busy status 0x%x", __func__, bf->bf_flags)); 618eb6f0de0SAdrian Chadd if (txq->axq_link != NULL) { 619eb6f0de0SAdrian Chadd struct ath_buf *last = ATH_TXQ_LAST(txq, axq_q_s); 620eb6f0de0SAdrian Chadd struct ieee80211_frame *wh; 621eb6f0de0SAdrian Chadd 622eb6f0de0SAdrian Chadd /* mark previous frame */ 623eb6f0de0SAdrian Chadd wh = mtod(last->bf_m, struct ieee80211_frame *); 624eb6f0de0SAdrian Chadd wh->i_fc[1] |= IEEE80211_FC1_MORE_DATA; 625eb6f0de0SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, last->bf_dmamap, 626eb6f0de0SAdrian Chadd BUS_DMASYNC_PREWRITE); 627eb6f0de0SAdrian Chadd 628eb6f0de0SAdrian Chadd /* link descriptor */ 629eb6f0de0SAdrian Chadd *txq->axq_link = bf->bf_daddr; 630eb6f0de0SAdrian Chadd } 631eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_TAIL(txq, bf, bf_list); 632bb069955SAdrian Chadd ath_hal_gettxdesclinkptr(sc->sc_ah, bf->bf_lastds, &txq->axq_link); 633eb6f0de0SAdrian Chadd } 634eb6f0de0SAdrian Chadd 635eb6f0de0SAdrian Chadd /* 636eb6f0de0SAdrian Chadd * Hand-off packet to a hardware queue. 637eb6f0de0SAdrian Chadd */ 638eb6f0de0SAdrian Chadd static void 639d4365d16SAdrian Chadd ath_tx_handoff_hw(struct ath_softc *sc, struct ath_txq *txq, 640d4365d16SAdrian Chadd struct ath_buf *bf) 641eb6f0de0SAdrian Chadd { 642eb6f0de0SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 64381a82688SAdrian Chadd 644b8e788a5SAdrian Chadd /* 645b8e788a5SAdrian Chadd * Insert the frame on the outbound list and pass it on 646b8e788a5SAdrian Chadd * to the hardware. Multicast frames buffered for power 647b8e788a5SAdrian Chadd * save stations and transmit from the CAB queue are stored 648b8e788a5SAdrian Chadd * on a s/w only queue and loaded on to the CAB queue in 649b8e788a5SAdrian Chadd * the SWBA handler since frames only go out on DTIM and 650b8e788a5SAdrian Chadd * to avoid possible races. 651b8e788a5SAdrian Chadd */ 652eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 653b8e788a5SAdrian Chadd KASSERT((bf->bf_flags & ATH_BUF_BUSY) == 0, 654eb6f0de0SAdrian Chadd ("%s: busy status 0x%x", __func__, bf->bf_flags)); 655eb6f0de0SAdrian Chadd KASSERT(txq->axq_qnum != ATH_TXQ_SWQ, 656eb6f0de0SAdrian Chadd ("ath_tx_handoff_hw called for mcast queue")); 657eb6f0de0SAdrian Chadd 658ef27340cSAdrian Chadd #if 0 659ef27340cSAdrian Chadd /* 660ef27340cSAdrian Chadd * This causes a LOR. Find out where the PCU lock is being 661ef27340cSAdrian Chadd * held whilst the TXQ lock is grabbed - that shouldn't 662ef27340cSAdrian Chadd * be occuring. 663ef27340cSAdrian Chadd */ 664ef27340cSAdrian Chadd ATH_PCU_LOCK(sc); 665ef27340cSAdrian Chadd if (sc->sc_inreset_cnt) { 666ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 667ef27340cSAdrian Chadd DPRINTF(sc, ATH_DEBUG_RESET, 668ef27340cSAdrian Chadd "%s: called with sc_in_reset != 0\n", 669ef27340cSAdrian Chadd __func__); 670ef27340cSAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 671ef27340cSAdrian Chadd "%s: queued: TXDP[%u] = %p (%p) depth %d\n", 672ef27340cSAdrian Chadd __func__, txq->axq_qnum, 673ef27340cSAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 674ef27340cSAdrian Chadd txq->axq_depth); 675ef27340cSAdrian Chadd ATH_TXQ_INSERT_TAIL(txq, bf, bf_list); 676ef27340cSAdrian Chadd if (bf->bf_state.bfs_aggr) 677ef27340cSAdrian Chadd txq->axq_aggr_depth++; 678ef27340cSAdrian Chadd /* 679ef27340cSAdrian Chadd * There's no need to update axq_link; the hardware 680ef27340cSAdrian Chadd * is in reset and once the reset is complete, any 681ef27340cSAdrian Chadd * non-empty queues will simply have DMA restarted. 682ef27340cSAdrian Chadd */ 683ef27340cSAdrian Chadd return; 684ef27340cSAdrian Chadd } 685ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 686ef27340cSAdrian Chadd #endif 687ef27340cSAdrian Chadd 688eb6f0de0SAdrian Chadd /* For now, so not to generate whitespace diffs */ 689eb6f0de0SAdrian Chadd if (1) { 690b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA 691b8e788a5SAdrian Chadd int qbusy; 692b8e788a5SAdrian Chadd 693b8e788a5SAdrian Chadd ATH_TXQ_INSERT_TAIL(txq, bf, bf_list); 694b8e788a5SAdrian Chadd qbusy = ath_hal_txqenabled(ah, txq->axq_qnum); 695b8e788a5SAdrian Chadd if (txq->axq_link == NULL) { 696b8e788a5SAdrian Chadd /* 697b8e788a5SAdrian Chadd * Be careful writing the address to TXDP. If 698b8e788a5SAdrian Chadd * the tx q is enabled then this write will be 699b8e788a5SAdrian Chadd * ignored. Normally this is not an issue but 700b8e788a5SAdrian Chadd * when tdma is in use and the q is beacon gated 701b8e788a5SAdrian Chadd * this race can occur. If the q is busy then 702b8e788a5SAdrian Chadd * defer the work to later--either when another 703b8e788a5SAdrian Chadd * packet comes along or when we prepare a beacon 704b8e788a5SAdrian Chadd * frame at SWBA. 705b8e788a5SAdrian Chadd */ 706b8e788a5SAdrian Chadd if (!qbusy) { 707d4365d16SAdrian Chadd ath_hal_puttxbuf(ah, txq->axq_qnum, 708d4365d16SAdrian Chadd bf->bf_daddr); 709b8e788a5SAdrian Chadd txq->axq_flags &= ~ATH_TXQ_PUTPENDING; 710b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 711b8e788a5SAdrian Chadd "%s: TXDP[%u] = %p (%p) depth %d\n", 712b8e788a5SAdrian Chadd __func__, txq->axq_qnum, 713b8e788a5SAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 714b8e788a5SAdrian Chadd txq->axq_depth); 715b8e788a5SAdrian Chadd } else { 716b8e788a5SAdrian Chadd txq->axq_flags |= ATH_TXQ_PUTPENDING; 717b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_TDMA | ATH_DEBUG_XMIT, 718b8e788a5SAdrian Chadd "%s: Q%u busy, defer enable\n", __func__, 719b8e788a5SAdrian Chadd txq->axq_qnum); 720b8e788a5SAdrian Chadd } 721b8e788a5SAdrian Chadd } else { 722b8e788a5SAdrian Chadd *txq->axq_link = bf->bf_daddr; 723b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 724b8e788a5SAdrian Chadd "%s: link[%u](%p)=%p (%p) depth %d\n", __func__, 725b8e788a5SAdrian Chadd txq->axq_qnum, txq->axq_link, 726d4365d16SAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 727d4365d16SAdrian Chadd txq->axq_depth); 728b8e788a5SAdrian Chadd if ((txq->axq_flags & ATH_TXQ_PUTPENDING) && !qbusy) { 729b8e788a5SAdrian Chadd /* 730b8e788a5SAdrian Chadd * The q was busy when we previously tried 731b8e788a5SAdrian Chadd * to write the address of the first buffer 732b8e788a5SAdrian Chadd * in the chain. Since it's not busy now 733b8e788a5SAdrian Chadd * handle this chore. We are certain the 734b8e788a5SAdrian Chadd * buffer at the front is the right one since 735b8e788a5SAdrian Chadd * axq_link is NULL only when the buffer list 736b8e788a5SAdrian Chadd * is/was empty. 737b8e788a5SAdrian Chadd */ 738b8e788a5SAdrian Chadd ath_hal_puttxbuf(ah, txq->axq_qnum, 7396b349e5aSAdrian Chadd TAILQ_FIRST(&txq->axq_q)->bf_daddr); 740b8e788a5SAdrian Chadd txq->axq_flags &= ~ATH_TXQ_PUTPENDING; 741b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_TDMA | ATH_DEBUG_XMIT, 742b8e788a5SAdrian Chadd "%s: Q%u restarted\n", __func__, 743b8e788a5SAdrian Chadd txq->axq_qnum); 744b8e788a5SAdrian Chadd } 745b8e788a5SAdrian Chadd } 746b8e788a5SAdrian Chadd #else 747b8e788a5SAdrian Chadd ATH_TXQ_INSERT_TAIL(txq, bf, bf_list); 748b8e788a5SAdrian Chadd if (txq->axq_link == NULL) { 749b8e788a5SAdrian Chadd ath_hal_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr); 750b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 751b8e788a5SAdrian Chadd "%s: TXDP[%u] = %p (%p) depth %d\n", 752b8e788a5SAdrian Chadd __func__, txq->axq_qnum, 753b8e788a5SAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 754b8e788a5SAdrian Chadd txq->axq_depth); 755b8e788a5SAdrian Chadd } else { 756b8e788a5SAdrian Chadd *txq->axq_link = bf->bf_daddr; 757b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 758b8e788a5SAdrian Chadd "%s: link[%u](%p)=%p (%p) depth %d\n", __func__, 759b8e788a5SAdrian Chadd txq->axq_qnum, txq->axq_link, 760d4365d16SAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 761d4365d16SAdrian Chadd txq->axq_depth); 762b8e788a5SAdrian Chadd } 763b8e788a5SAdrian Chadd #endif /* IEEE80211_SUPPORT_TDMA */ 7646edf1dc7SAdrian Chadd if (bf->bf_state.bfs_aggr) 7656edf1dc7SAdrian Chadd txq->axq_aggr_depth++; 766bb069955SAdrian Chadd ath_hal_gettxdesclinkptr(ah, bf->bf_lastds, &txq->axq_link); 767b8e788a5SAdrian Chadd ath_hal_txstart(ah, txq->axq_qnum); 768b8e788a5SAdrian Chadd } 769b8e788a5SAdrian Chadd } 770eb6f0de0SAdrian Chadd 771eb6f0de0SAdrian Chadd /* 772eb6f0de0SAdrian Chadd * Restart TX DMA for the given TXQ. 773eb6f0de0SAdrian Chadd * 774eb6f0de0SAdrian Chadd * This must be called whether the queue is empty or not. 775eb6f0de0SAdrian Chadd */ 776746bab5bSAdrian Chadd static void 777746bab5bSAdrian Chadd ath_legacy_tx_dma_restart(struct ath_softc *sc, struct ath_txq *txq) 778eb6f0de0SAdrian Chadd { 779eb6f0de0SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 780b1f3262cSAdrian Chadd struct ath_buf *bf, *bf_last; 781eb6f0de0SAdrian Chadd 782eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 783eb6f0de0SAdrian Chadd 784eb6f0de0SAdrian Chadd /* This is always going to be cleared, empty or not */ 785eb6f0de0SAdrian Chadd txq->axq_flags &= ~ATH_TXQ_PUTPENDING; 786eb6f0de0SAdrian Chadd 787b1f3262cSAdrian Chadd /* XXX make this ATH_TXQ_FIRST */ 788eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&txq->axq_q); 789b1f3262cSAdrian Chadd bf_last = ATH_TXQ_LAST(txq, axq_q_s); 790b1f3262cSAdrian Chadd 791eb6f0de0SAdrian Chadd if (bf == NULL) 792eb6f0de0SAdrian Chadd return; 793eb6f0de0SAdrian Chadd 794eb6f0de0SAdrian Chadd ath_hal_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr); 795d2da5544SAdrian Chadd ath_hal_gettxdesclinkptr(ah, bf_last->bf_lastds, &txq->axq_link); 796eb6f0de0SAdrian Chadd ath_hal_txstart(ah, txq->axq_qnum); 797eb6f0de0SAdrian Chadd } 798eb6f0de0SAdrian Chadd 799eb6f0de0SAdrian Chadd /* 800eb6f0de0SAdrian Chadd * Hand off a packet to the hardware (or mcast queue.) 801eb6f0de0SAdrian Chadd * 802eb6f0de0SAdrian Chadd * The relevant hardware txq should be locked. 803eb6f0de0SAdrian Chadd */ 804eb6f0de0SAdrian Chadd static void 805746bab5bSAdrian Chadd ath_legacy_xmit_handoff(struct ath_softc *sc, struct ath_txq *txq, 806746bab5bSAdrian Chadd struct ath_buf *bf) 807eb6f0de0SAdrian Chadd { 808eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 809eb6f0de0SAdrian Chadd 810eb6f0de0SAdrian Chadd if (txq->axq_qnum == ATH_TXQ_SWQ) 811eb6f0de0SAdrian Chadd ath_tx_handoff_mcast(sc, txq, bf); 812eb6f0de0SAdrian Chadd else 813eb6f0de0SAdrian Chadd ath_tx_handoff_hw(sc, txq, bf); 814b8e788a5SAdrian Chadd } 815b8e788a5SAdrian Chadd 81681a82688SAdrian Chadd static int 81781a82688SAdrian Chadd ath_tx_tag_crypto(struct ath_softc *sc, struct ieee80211_node *ni, 818d4365d16SAdrian Chadd struct mbuf *m0, int iswep, int isfrag, int *hdrlen, int *pktlen, 819d4365d16SAdrian Chadd int *keyix) 82081a82688SAdrian Chadd { 82112be5b9cSAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 82212be5b9cSAdrian Chadd "%s: hdrlen=%d, pktlen=%d, isfrag=%d, iswep=%d, m0=%p\n", 82312be5b9cSAdrian Chadd __func__, 82412be5b9cSAdrian Chadd *hdrlen, 82512be5b9cSAdrian Chadd *pktlen, 82612be5b9cSAdrian Chadd isfrag, 82712be5b9cSAdrian Chadd iswep, 82812be5b9cSAdrian Chadd m0); 82912be5b9cSAdrian Chadd 83081a82688SAdrian Chadd if (iswep) { 83181a82688SAdrian Chadd const struct ieee80211_cipher *cip; 83281a82688SAdrian Chadd struct ieee80211_key *k; 83381a82688SAdrian Chadd 83481a82688SAdrian Chadd /* 83581a82688SAdrian Chadd * Construct the 802.11 header+trailer for an encrypted 83681a82688SAdrian Chadd * frame. The only reason this can fail is because of an 83781a82688SAdrian Chadd * unknown or unsupported cipher/key type. 83881a82688SAdrian Chadd */ 83981a82688SAdrian Chadd k = ieee80211_crypto_encap(ni, m0); 84081a82688SAdrian Chadd if (k == NULL) { 84181a82688SAdrian Chadd /* 84281a82688SAdrian Chadd * This can happen when the key is yanked after the 84381a82688SAdrian Chadd * frame was queued. Just discard the frame; the 84481a82688SAdrian Chadd * 802.11 layer counts failures and provides 84581a82688SAdrian Chadd * debugging/diagnostics. 84681a82688SAdrian Chadd */ 847d4365d16SAdrian Chadd return (0); 84881a82688SAdrian Chadd } 84981a82688SAdrian Chadd /* 85081a82688SAdrian Chadd * Adjust the packet + header lengths for the crypto 85181a82688SAdrian Chadd * additions and calculate the h/w key index. When 85281a82688SAdrian Chadd * a s/w mic is done the frame will have had any mic 85381a82688SAdrian Chadd * added to it prior to entry so m0->m_pkthdr.len will 85481a82688SAdrian Chadd * account for it. Otherwise we need to add it to the 85581a82688SAdrian Chadd * packet length. 85681a82688SAdrian Chadd */ 85781a82688SAdrian Chadd cip = k->wk_cipher; 85881a82688SAdrian Chadd (*hdrlen) += cip->ic_header; 85981a82688SAdrian Chadd (*pktlen) += cip->ic_header + cip->ic_trailer; 86081a82688SAdrian Chadd /* NB: frags always have any TKIP MIC done in s/w */ 86181a82688SAdrian Chadd if ((k->wk_flags & IEEE80211_KEY_SWMIC) == 0 && !isfrag) 86281a82688SAdrian Chadd (*pktlen) += cip->ic_miclen; 86381a82688SAdrian Chadd (*keyix) = k->wk_keyix; 86481a82688SAdrian Chadd } else if (ni->ni_ucastkey.wk_cipher == &ieee80211_cipher_none) { 86581a82688SAdrian Chadd /* 86681a82688SAdrian Chadd * Use station key cache slot, if assigned. 86781a82688SAdrian Chadd */ 86881a82688SAdrian Chadd (*keyix) = ni->ni_ucastkey.wk_keyix; 86981a82688SAdrian Chadd if ((*keyix) == IEEE80211_KEYIX_NONE) 87081a82688SAdrian Chadd (*keyix) = HAL_TXKEYIX_INVALID; 87181a82688SAdrian Chadd } else 87281a82688SAdrian Chadd (*keyix) = HAL_TXKEYIX_INVALID; 87381a82688SAdrian Chadd 874d4365d16SAdrian Chadd return (1); 87581a82688SAdrian Chadd } 87681a82688SAdrian Chadd 877e2e4a2c2SAdrian Chadd /* 878e2e4a2c2SAdrian Chadd * Calculate whether interoperability protection is required for 879e2e4a2c2SAdrian Chadd * this frame. 880e2e4a2c2SAdrian Chadd * 881e2e4a2c2SAdrian Chadd * This requires the rate control information be filled in, 882e2e4a2c2SAdrian Chadd * as the protection requirement depends upon the current 883e2e4a2c2SAdrian Chadd * operating mode / PHY. 884e2e4a2c2SAdrian Chadd */ 885e2e4a2c2SAdrian Chadd static void 886e2e4a2c2SAdrian Chadd ath_tx_calc_protection(struct ath_softc *sc, struct ath_buf *bf) 887e2e4a2c2SAdrian Chadd { 888e2e4a2c2SAdrian Chadd struct ieee80211_frame *wh; 889e2e4a2c2SAdrian Chadd uint8_t rix; 890e2e4a2c2SAdrian Chadd uint16_t flags; 891e2e4a2c2SAdrian Chadd int shortPreamble; 892e2e4a2c2SAdrian Chadd const HAL_RATE_TABLE *rt = sc->sc_currates; 893e2e4a2c2SAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 894e2e4a2c2SAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 895e2e4a2c2SAdrian Chadd 896e2e4a2c2SAdrian Chadd flags = bf->bf_state.bfs_txflags; 897e2e4a2c2SAdrian Chadd rix = bf->bf_state.bfs_rc[0].rix; 898e2e4a2c2SAdrian Chadd shortPreamble = bf->bf_state.bfs_shpream; 899e2e4a2c2SAdrian Chadd wh = mtod(bf->bf_m, struct ieee80211_frame *); 900e2e4a2c2SAdrian Chadd 901e2e4a2c2SAdrian Chadd /* 902e2e4a2c2SAdrian Chadd * If 802.11g protection is enabled, determine whether 903e2e4a2c2SAdrian Chadd * to use RTS/CTS or just CTS. Note that this is only 904e2e4a2c2SAdrian Chadd * done for OFDM unicast frames. 905e2e4a2c2SAdrian Chadd */ 906e2e4a2c2SAdrian Chadd if ((ic->ic_flags & IEEE80211_F_USEPROT) && 907e2e4a2c2SAdrian Chadd rt->info[rix].phy == IEEE80211_T_OFDM && 908e2e4a2c2SAdrian Chadd (flags & HAL_TXDESC_NOACK) == 0) { 909e2e4a2c2SAdrian Chadd bf->bf_state.bfs_doprot = 1; 910e2e4a2c2SAdrian Chadd /* XXX fragments must use CCK rates w/ protection */ 911e2e4a2c2SAdrian Chadd if (ic->ic_protmode == IEEE80211_PROT_RTSCTS) { 912e2e4a2c2SAdrian Chadd flags |= HAL_TXDESC_RTSENA; 913e2e4a2c2SAdrian Chadd } else if (ic->ic_protmode == IEEE80211_PROT_CTSONLY) { 914e2e4a2c2SAdrian Chadd flags |= HAL_TXDESC_CTSENA; 915e2e4a2c2SAdrian Chadd } 916e2e4a2c2SAdrian Chadd /* 917e2e4a2c2SAdrian Chadd * For frags it would be desirable to use the 918e2e4a2c2SAdrian Chadd * highest CCK rate for RTS/CTS. But stations 919e2e4a2c2SAdrian Chadd * farther away may detect it at a lower CCK rate 920e2e4a2c2SAdrian Chadd * so use the configured protection rate instead 921e2e4a2c2SAdrian Chadd * (for now). 922e2e4a2c2SAdrian Chadd */ 923e2e4a2c2SAdrian Chadd sc->sc_stats.ast_tx_protect++; 924e2e4a2c2SAdrian Chadd } 925e2e4a2c2SAdrian Chadd 926e2e4a2c2SAdrian Chadd /* 927e2e4a2c2SAdrian Chadd * If 11n protection is enabled and it's a HT frame, 928e2e4a2c2SAdrian Chadd * enable RTS. 929e2e4a2c2SAdrian Chadd * 930e2e4a2c2SAdrian Chadd * XXX ic_htprotmode or ic_curhtprotmode? 931e2e4a2c2SAdrian Chadd * XXX should it_htprotmode only matter if ic_curhtprotmode 932e2e4a2c2SAdrian Chadd * XXX indicates it's not a HT pure environment? 933e2e4a2c2SAdrian Chadd */ 934e2e4a2c2SAdrian Chadd if ((ic->ic_htprotmode == IEEE80211_PROT_RTSCTS) && 935e2e4a2c2SAdrian Chadd rt->info[rix].phy == IEEE80211_T_HT && 936e2e4a2c2SAdrian Chadd (flags & HAL_TXDESC_NOACK) == 0) { 937e2e4a2c2SAdrian Chadd flags |= HAL_TXDESC_RTSENA; 938e2e4a2c2SAdrian Chadd sc->sc_stats.ast_tx_htprotect++; 939e2e4a2c2SAdrian Chadd } 940e2e4a2c2SAdrian Chadd bf->bf_state.bfs_txflags = flags; 941e2e4a2c2SAdrian Chadd } 942e2e4a2c2SAdrian Chadd 943e2e4a2c2SAdrian Chadd /* 944e2e4a2c2SAdrian Chadd * Update the frame duration given the currently selected rate. 945e2e4a2c2SAdrian Chadd * 946e2e4a2c2SAdrian Chadd * This also updates the frame duration value, so it will require 947e2e4a2c2SAdrian Chadd * a DMA flush. 948e2e4a2c2SAdrian Chadd */ 949e2e4a2c2SAdrian Chadd static void 950e2e4a2c2SAdrian Chadd ath_tx_calc_duration(struct ath_softc *sc, struct ath_buf *bf) 951e2e4a2c2SAdrian Chadd { 952e2e4a2c2SAdrian Chadd struct ieee80211_frame *wh; 953e2e4a2c2SAdrian Chadd uint8_t rix; 954e2e4a2c2SAdrian Chadd uint16_t flags; 955e2e4a2c2SAdrian Chadd int shortPreamble; 956e2e4a2c2SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 957e2e4a2c2SAdrian Chadd const HAL_RATE_TABLE *rt = sc->sc_currates; 958e2e4a2c2SAdrian Chadd int isfrag = bf->bf_m->m_flags & M_FRAG; 959e2e4a2c2SAdrian Chadd 960e2e4a2c2SAdrian Chadd flags = bf->bf_state.bfs_txflags; 961e2e4a2c2SAdrian Chadd rix = bf->bf_state.bfs_rc[0].rix; 962e2e4a2c2SAdrian Chadd shortPreamble = bf->bf_state.bfs_shpream; 963e2e4a2c2SAdrian Chadd wh = mtod(bf->bf_m, struct ieee80211_frame *); 964e2e4a2c2SAdrian Chadd 965e2e4a2c2SAdrian Chadd /* 966e2e4a2c2SAdrian Chadd * Calculate duration. This logically belongs in the 802.11 967e2e4a2c2SAdrian Chadd * layer but it lacks sufficient information to calculate it. 968e2e4a2c2SAdrian Chadd */ 969e2e4a2c2SAdrian Chadd if ((flags & HAL_TXDESC_NOACK) == 0 && 970e2e4a2c2SAdrian Chadd (wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) != IEEE80211_FC0_TYPE_CTL) { 971e2e4a2c2SAdrian Chadd u_int16_t dur; 972e2e4a2c2SAdrian Chadd if (shortPreamble) 973e2e4a2c2SAdrian Chadd dur = rt->info[rix].spAckDuration; 974e2e4a2c2SAdrian Chadd else 975e2e4a2c2SAdrian Chadd dur = rt->info[rix].lpAckDuration; 976e2e4a2c2SAdrian Chadd if (wh->i_fc[1] & IEEE80211_FC1_MORE_FRAG) { 977e2e4a2c2SAdrian Chadd dur += dur; /* additional SIFS+ACK */ 978e2e4a2c2SAdrian Chadd KASSERT(bf->bf_m->m_nextpkt != NULL, ("no fragment")); 979e2e4a2c2SAdrian Chadd /* 980e2e4a2c2SAdrian Chadd * Include the size of next fragment so NAV is 981e2e4a2c2SAdrian Chadd * updated properly. The last fragment uses only 982e2e4a2c2SAdrian Chadd * the ACK duration 983e2e4a2c2SAdrian Chadd */ 984e2e4a2c2SAdrian Chadd dur += ath_hal_computetxtime(ah, rt, 985e2e4a2c2SAdrian Chadd bf->bf_m->m_nextpkt->m_pkthdr.len, 986e2e4a2c2SAdrian Chadd rix, shortPreamble); 987e2e4a2c2SAdrian Chadd } 988e2e4a2c2SAdrian Chadd if (isfrag) { 989e2e4a2c2SAdrian Chadd /* 990e2e4a2c2SAdrian Chadd * Force hardware to use computed duration for next 991e2e4a2c2SAdrian Chadd * fragment by disabling multi-rate retry which updates 992e2e4a2c2SAdrian Chadd * duration based on the multi-rate duration table. 993e2e4a2c2SAdrian Chadd */ 994e2e4a2c2SAdrian Chadd bf->bf_state.bfs_ismrr = 0; 995e2e4a2c2SAdrian Chadd bf->bf_state.bfs_try0 = ATH_TXMGTTRY; 996e2e4a2c2SAdrian Chadd /* XXX update bfs_rc[0].try? */ 997e2e4a2c2SAdrian Chadd } 998e2e4a2c2SAdrian Chadd 999e2e4a2c2SAdrian Chadd /* Update the duration field itself */ 1000e2e4a2c2SAdrian Chadd *(u_int16_t *)wh->i_dur = htole16(dur); 1001e2e4a2c2SAdrian Chadd } 1002e2e4a2c2SAdrian Chadd } 1003e2e4a2c2SAdrian Chadd 1004e42b5dbaSAdrian Chadd static uint8_t 1005e42b5dbaSAdrian Chadd ath_tx_get_rtscts_rate(struct ath_hal *ah, const HAL_RATE_TABLE *rt, 1006eb6f0de0SAdrian Chadd int cix, int shortPreamble) 100779f02dbfSAdrian Chadd { 1008e42b5dbaSAdrian Chadd uint8_t ctsrate; 1009e42b5dbaSAdrian Chadd 101079f02dbfSAdrian Chadd /* 101179f02dbfSAdrian Chadd * CTS transmit rate is derived from the transmit rate 101279f02dbfSAdrian Chadd * by looking in the h/w rate table. We must also factor 101379f02dbfSAdrian Chadd * in whether or not a short preamble is to be used. 101479f02dbfSAdrian Chadd */ 101579f02dbfSAdrian Chadd /* NB: cix is set above where RTS/CTS is enabled */ 101679f02dbfSAdrian Chadd KASSERT(cix != 0xff, ("cix not setup")); 1017e42b5dbaSAdrian Chadd ctsrate = rt->info[cix].rateCode; 1018e42b5dbaSAdrian Chadd 1019e42b5dbaSAdrian Chadd /* XXX this should only matter for legacy rates */ 1020e42b5dbaSAdrian Chadd if (shortPreamble) 1021e42b5dbaSAdrian Chadd ctsrate |= rt->info[cix].shortPreamble; 1022e42b5dbaSAdrian Chadd 1023d4365d16SAdrian Chadd return (ctsrate); 1024e42b5dbaSAdrian Chadd } 1025e42b5dbaSAdrian Chadd 1026e42b5dbaSAdrian Chadd /* 1027e42b5dbaSAdrian Chadd * Calculate the RTS/CTS duration for legacy frames. 1028e42b5dbaSAdrian Chadd */ 1029e42b5dbaSAdrian Chadd static int 1030e42b5dbaSAdrian Chadd ath_tx_calc_ctsduration(struct ath_hal *ah, int rix, int cix, 1031e42b5dbaSAdrian Chadd int shortPreamble, int pktlen, const HAL_RATE_TABLE *rt, 1032e42b5dbaSAdrian Chadd int flags) 1033e42b5dbaSAdrian Chadd { 1034e42b5dbaSAdrian Chadd int ctsduration = 0; 1035e42b5dbaSAdrian Chadd 1036e42b5dbaSAdrian Chadd /* This mustn't be called for HT modes */ 1037e42b5dbaSAdrian Chadd if (rt->info[cix].phy == IEEE80211_T_HT) { 1038e42b5dbaSAdrian Chadd printf("%s: HT rate where it shouldn't be (0x%x)\n", 1039e42b5dbaSAdrian Chadd __func__, rt->info[cix].rateCode); 1040d4365d16SAdrian Chadd return (-1); 1041e42b5dbaSAdrian Chadd } 1042e42b5dbaSAdrian Chadd 104379f02dbfSAdrian Chadd /* 104479f02dbfSAdrian Chadd * Compute the transmit duration based on the frame 104579f02dbfSAdrian Chadd * size and the size of an ACK frame. We call into the 104679f02dbfSAdrian Chadd * HAL to do the computation since it depends on the 104779f02dbfSAdrian Chadd * characteristics of the actual PHY being used. 104879f02dbfSAdrian Chadd * 104979f02dbfSAdrian Chadd * NB: CTS is assumed the same size as an ACK so we can 105079f02dbfSAdrian Chadd * use the precalculated ACK durations. 105179f02dbfSAdrian Chadd */ 105279f02dbfSAdrian Chadd if (shortPreamble) { 105379f02dbfSAdrian Chadd if (flags & HAL_TXDESC_RTSENA) /* SIFS + CTS */ 1054e42b5dbaSAdrian Chadd ctsduration += rt->info[cix].spAckDuration; 1055e42b5dbaSAdrian Chadd ctsduration += ath_hal_computetxtime(ah, 105679f02dbfSAdrian Chadd rt, pktlen, rix, AH_TRUE); 105779f02dbfSAdrian Chadd if ((flags & HAL_TXDESC_NOACK) == 0) /* SIFS + ACK */ 1058e42b5dbaSAdrian Chadd ctsduration += rt->info[rix].spAckDuration; 105979f02dbfSAdrian Chadd } else { 106079f02dbfSAdrian Chadd if (flags & HAL_TXDESC_RTSENA) /* SIFS + CTS */ 1061e42b5dbaSAdrian Chadd ctsduration += rt->info[cix].lpAckDuration; 1062e42b5dbaSAdrian Chadd ctsduration += ath_hal_computetxtime(ah, 106379f02dbfSAdrian Chadd rt, pktlen, rix, AH_FALSE); 106479f02dbfSAdrian Chadd if ((flags & HAL_TXDESC_NOACK) == 0) /* SIFS + ACK */ 1065e42b5dbaSAdrian Chadd ctsduration += rt->info[rix].lpAckDuration; 106679f02dbfSAdrian Chadd } 1067e42b5dbaSAdrian Chadd 1068d4365d16SAdrian Chadd return (ctsduration); 106979f02dbfSAdrian Chadd } 107079f02dbfSAdrian Chadd 1071eb6f0de0SAdrian Chadd /* 1072eb6f0de0SAdrian Chadd * Update the given ath_buf with updated rts/cts setup and duration 1073eb6f0de0SAdrian Chadd * values. 1074eb6f0de0SAdrian Chadd * 1075eb6f0de0SAdrian Chadd * To support rate lookups for each software retry, the rts/cts rate 1076eb6f0de0SAdrian Chadd * and cts duration must be re-calculated. 1077eb6f0de0SAdrian Chadd * 1078eb6f0de0SAdrian Chadd * This function assumes the RTS/CTS flags have been set as needed; 1079eb6f0de0SAdrian Chadd * mrr has been disabled; and the rate control lookup has been done. 1080eb6f0de0SAdrian Chadd * 1081eb6f0de0SAdrian Chadd * XXX TODO: MRR need only be disabled for the pre-11n NICs. 1082eb6f0de0SAdrian Chadd * XXX The 11n NICs support per-rate RTS/CTS configuration. 1083eb6f0de0SAdrian Chadd */ 1084eb6f0de0SAdrian Chadd static void 1085eb6f0de0SAdrian Chadd ath_tx_set_rtscts(struct ath_softc *sc, struct ath_buf *bf) 1086eb6f0de0SAdrian Chadd { 1087eb6f0de0SAdrian Chadd uint16_t ctsduration = 0; 1088eb6f0de0SAdrian Chadd uint8_t ctsrate = 0; 1089eb6f0de0SAdrian Chadd uint8_t rix = bf->bf_state.bfs_rc[0].rix; 1090eb6f0de0SAdrian Chadd uint8_t cix = 0; 1091eb6f0de0SAdrian Chadd const HAL_RATE_TABLE *rt = sc->sc_currates; 1092eb6f0de0SAdrian Chadd 1093eb6f0de0SAdrian Chadd /* 1094eb6f0de0SAdrian Chadd * No RTS/CTS enabled? Don't bother. 1095eb6f0de0SAdrian Chadd */ 1096875a9451SAdrian Chadd if ((bf->bf_state.bfs_txflags & 1097eb6f0de0SAdrian Chadd (HAL_TXDESC_RTSENA | HAL_TXDESC_CTSENA)) == 0) { 1098eb6f0de0SAdrian Chadd /* XXX is this really needed? */ 1099eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate = 0; 1100eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsduration = 0; 1101eb6f0de0SAdrian Chadd return; 1102eb6f0de0SAdrian Chadd } 1103eb6f0de0SAdrian Chadd 1104eb6f0de0SAdrian Chadd /* 1105eb6f0de0SAdrian Chadd * If protection is enabled, use the protection rix control 1106eb6f0de0SAdrian Chadd * rate. Otherwise use the rate0 control rate. 1107eb6f0de0SAdrian Chadd */ 1108eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_doprot) 1109eb6f0de0SAdrian Chadd rix = sc->sc_protrix; 1110eb6f0de0SAdrian Chadd else 1111eb6f0de0SAdrian Chadd rix = bf->bf_state.bfs_rc[0].rix; 1112eb6f0de0SAdrian Chadd 1113eb6f0de0SAdrian Chadd /* 1114eb6f0de0SAdrian Chadd * If the raw path has hard-coded ctsrate0 to something, 1115eb6f0de0SAdrian Chadd * use it. 1116eb6f0de0SAdrian Chadd */ 1117eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_ctsrate0 != 0) 1118eb6f0de0SAdrian Chadd cix = ath_tx_findrix(sc, bf->bf_state.bfs_ctsrate0); 1119eb6f0de0SAdrian Chadd else 1120eb6f0de0SAdrian Chadd /* Control rate from above */ 1121eb6f0de0SAdrian Chadd cix = rt->info[rix].controlRate; 1122eb6f0de0SAdrian Chadd 1123eb6f0de0SAdrian Chadd /* Calculate the rtscts rate for the given cix */ 1124eb6f0de0SAdrian Chadd ctsrate = ath_tx_get_rtscts_rate(sc->sc_ah, rt, cix, 1125eb6f0de0SAdrian Chadd bf->bf_state.bfs_shpream); 1126eb6f0de0SAdrian Chadd 1127eb6f0de0SAdrian Chadd /* The 11n chipsets do ctsduration calculations for you */ 1128eb6f0de0SAdrian Chadd if (! ath_tx_is_11n(sc)) 1129eb6f0de0SAdrian Chadd ctsduration = ath_tx_calc_ctsduration(sc->sc_ah, rix, cix, 1130eb6f0de0SAdrian Chadd bf->bf_state.bfs_shpream, bf->bf_state.bfs_pktlen, 1131875a9451SAdrian Chadd rt, bf->bf_state.bfs_txflags); 1132eb6f0de0SAdrian Chadd 1133eb6f0de0SAdrian Chadd /* Squirrel away in ath_buf */ 1134eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate = ctsrate; 1135eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsduration = ctsduration; 1136eb6f0de0SAdrian Chadd 1137eb6f0de0SAdrian Chadd /* 1138eb6f0de0SAdrian Chadd * Must disable multi-rate retry when using RTS/CTS. 1139eb6f0de0SAdrian Chadd */ 1140af017101SAdrian Chadd if (!sc->sc_mrrprot) { 1141eb6f0de0SAdrian Chadd bf->bf_state.bfs_ismrr = 0; 1142eb6f0de0SAdrian Chadd bf->bf_state.bfs_try0 = 1143eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].tries = ATH_TXMGTTRY; /* XXX ew */ 1144eb6f0de0SAdrian Chadd } 1145af017101SAdrian Chadd } 1146eb6f0de0SAdrian Chadd 1147eb6f0de0SAdrian Chadd /* 1148eb6f0de0SAdrian Chadd * Setup the descriptor chain for a normal or fast-frame 1149eb6f0de0SAdrian Chadd * frame. 115046634305SAdrian Chadd * 115146634305SAdrian Chadd * XXX TODO: extend to include the destination hardware QCU ID. 115246634305SAdrian Chadd * Make sure that is correct. Make sure that when being added 115346634305SAdrian Chadd * to the mcastq, the CABQ QCUID is set or things will get a bit 115446634305SAdrian Chadd * odd. 1155eb6f0de0SAdrian Chadd */ 1156eb6f0de0SAdrian Chadd static void 1157eb6f0de0SAdrian Chadd ath_tx_setds(struct ath_softc *sc, struct ath_buf *bf) 1158eb6f0de0SAdrian Chadd { 1159eb6f0de0SAdrian Chadd struct ath_desc *ds = bf->bf_desc; 1160eb6f0de0SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 1161eb6f0de0SAdrian Chadd 1162eb6f0de0SAdrian Chadd ath_hal_setuptxdesc(ah, ds 1163eb6f0de0SAdrian Chadd , bf->bf_state.bfs_pktlen /* packet length */ 1164eb6f0de0SAdrian Chadd , bf->bf_state.bfs_hdrlen /* header length */ 1165eb6f0de0SAdrian Chadd , bf->bf_state.bfs_atype /* Atheros packet type */ 1166eb6f0de0SAdrian Chadd , bf->bf_state.bfs_txpower /* txpower */ 1167eb6f0de0SAdrian Chadd , bf->bf_state.bfs_txrate0 1168eb6f0de0SAdrian Chadd , bf->bf_state.bfs_try0 /* series 0 rate/tries */ 1169eb6f0de0SAdrian Chadd , bf->bf_state.bfs_keyix /* key cache index */ 1170eb6f0de0SAdrian Chadd , bf->bf_state.bfs_txantenna /* antenna mode */ 1171875a9451SAdrian Chadd , bf->bf_state.bfs_txflags /* flags */ 1172eb6f0de0SAdrian Chadd , bf->bf_state.bfs_ctsrate /* rts/cts rate */ 1173eb6f0de0SAdrian Chadd , bf->bf_state.bfs_ctsduration /* rts/cts duration */ 1174eb6f0de0SAdrian Chadd ); 1175eb6f0de0SAdrian Chadd 1176eb6f0de0SAdrian Chadd /* 1177eb6f0de0SAdrian Chadd * This will be overriden when the descriptor chain is written. 1178eb6f0de0SAdrian Chadd */ 1179eb6f0de0SAdrian Chadd bf->bf_lastds = ds; 1180eb6f0de0SAdrian Chadd bf->bf_last = bf; 1181eb6f0de0SAdrian Chadd 1182d34a7347SAdrian Chadd /* Set rate control and descriptor chain for this frame */ 1183d34a7347SAdrian Chadd ath_tx_set_ratectrl(sc, bf->bf_node, bf); 1184d34a7347SAdrian Chadd ath_tx_chaindesclist(sc, bf); 1185eb6f0de0SAdrian Chadd } 1186eb6f0de0SAdrian Chadd 1187eb6f0de0SAdrian Chadd /* 1188eb6f0de0SAdrian Chadd * Do a rate lookup. 1189eb6f0de0SAdrian Chadd * 1190eb6f0de0SAdrian Chadd * This performs a rate lookup for the given ath_buf only if it's required. 1191eb6f0de0SAdrian Chadd * Non-data frames and raw frames don't require it. 1192eb6f0de0SAdrian Chadd * 1193eb6f0de0SAdrian Chadd * This populates the primary and MRR entries; MRR values are 1194eb6f0de0SAdrian Chadd * then disabled later on if something requires it (eg RTS/CTS on 1195eb6f0de0SAdrian Chadd * pre-11n chipsets. 1196eb6f0de0SAdrian Chadd * 1197eb6f0de0SAdrian Chadd * This needs to be done before the RTS/CTS fields are calculated 1198eb6f0de0SAdrian Chadd * as they may depend upon the rate chosen. 1199eb6f0de0SAdrian Chadd */ 1200eb6f0de0SAdrian Chadd static void 1201eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(struct ath_softc *sc, struct ath_buf *bf) 1202eb6f0de0SAdrian Chadd { 1203eb6f0de0SAdrian Chadd uint8_t rate, rix; 1204eb6f0de0SAdrian Chadd int try0; 1205eb6f0de0SAdrian Chadd 1206eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_doratelookup) 1207eb6f0de0SAdrian Chadd return; 1208eb6f0de0SAdrian Chadd 1209eb6f0de0SAdrian Chadd /* Get rid of any previous state */ 1210eb6f0de0SAdrian Chadd bzero(bf->bf_state.bfs_rc, sizeof(bf->bf_state.bfs_rc)); 1211eb6f0de0SAdrian Chadd 1212eb6f0de0SAdrian Chadd ATH_NODE_LOCK(ATH_NODE(bf->bf_node)); 1213eb6f0de0SAdrian Chadd ath_rate_findrate(sc, ATH_NODE(bf->bf_node), bf->bf_state.bfs_shpream, 1214eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen, &rix, &try0, &rate); 1215eb6f0de0SAdrian Chadd 1216eb6f0de0SAdrian Chadd /* In case MRR is disabled, make sure rc[0] is setup correctly */ 1217eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].rix = rix; 1218eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].ratecode = rate; 1219eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].tries = try0; 1220eb6f0de0SAdrian Chadd 1221eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_ismrr && try0 != ATH_TXMAXTRY) 1222eb6f0de0SAdrian Chadd ath_rate_getxtxrates(sc, ATH_NODE(bf->bf_node), rix, 1223eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc); 1224eb6f0de0SAdrian Chadd ATH_NODE_UNLOCK(ATH_NODE(bf->bf_node)); 1225eb6f0de0SAdrian Chadd 1226eb6f0de0SAdrian Chadd sc->sc_txrix = rix; /* for LED blinking */ 1227eb6f0de0SAdrian Chadd sc->sc_lastdatarix = rix; /* for fast frames */ 1228eb6f0de0SAdrian Chadd bf->bf_state.bfs_try0 = try0; 1229eb6f0de0SAdrian Chadd bf->bf_state.bfs_txrate0 = rate; 1230eb6f0de0SAdrian Chadd } 1231eb6f0de0SAdrian Chadd 1232eb6f0de0SAdrian Chadd /* 1233eb6f0de0SAdrian Chadd * Transmit the given frame to the hardware. 1234eb6f0de0SAdrian Chadd * 1235eb6f0de0SAdrian Chadd * The frame must already be setup; rate control must already have 1236eb6f0de0SAdrian Chadd * been done. 1237eb6f0de0SAdrian Chadd * 1238eb6f0de0SAdrian Chadd * XXX since the TXQ lock is being held here (and I dislike holding 1239eb6f0de0SAdrian Chadd * it for this long when not doing software aggregation), later on 1240eb6f0de0SAdrian Chadd * break this function into "setup_normal" and "xmit_normal". The 1241eb6f0de0SAdrian Chadd * lock only needs to be held for the ath_tx_handoff call. 1242eb6f0de0SAdrian Chadd */ 1243eb6f0de0SAdrian Chadd static void 1244eb6f0de0SAdrian Chadd ath_tx_xmit_normal(struct ath_softc *sc, struct ath_txq *txq, 1245eb6f0de0SAdrian Chadd struct ath_buf *bf) 1246eb6f0de0SAdrian Chadd { 1247eb6f0de0SAdrian Chadd 1248eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 1249eb6f0de0SAdrian Chadd 1250eb6f0de0SAdrian Chadd /* Setup the descriptor before handoff */ 1251eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 1252e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 1253e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 1254eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 1255e2e4a2c2SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 1256eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 1257eb6f0de0SAdrian Chadd 1258eb6f0de0SAdrian Chadd /* Hand off to hardware */ 1259eb6f0de0SAdrian Chadd ath_tx_handoff(sc, txq, bf); 1260eb6f0de0SAdrian Chadd } 1261eb6f0de0SAdrian Chadd 1262eb6f0de0SAdrian Chadd 1263eb6f0de0SAdrian Chadd 1264eb6f0de0SAdrian Chadd static int 1265eb6f0de0SAdrian Chadd ath_tx_normal_setup(struct ath_softc *sc, struct ieee80211_node *ni, 1266b43facbfSAdrian Chadd struct ath_buf *bf, struct mbuf *m0, struct ath_txq *txq) 1267b8e788a5SAdrian Chadd { 1268b8e788a5SAdrian Chadd struct ieee80211vap *vap = ni->ni_vap; 1269b8e788a5SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 1270b8e788a5SAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 1271b8e788a5SAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 1272b8e788a5SAdrian Chadd const struct chanAccParams *cap = &ic->ic_wme.wme_chanParams; 1273b8e788a5SAdrian Chadd int error, iswep, ismcast, isfrag, ismrr; 1274eb6f0de0SAdrian Chadd int keyix, hdrlen, pktlen, try0 = 0; 1275eb6f0de0SAdrian Chadd u_int8_t rix = 0, txrate = 0; 1276b8e788a5SAdrian Chadd struct ath_desc *ds; 1277b8e788a5SAdrian Chadd struct ieee80211_frame *wh; 1278eb6f0de0SAdrian Chadd u_int subtype, flags; 1279b8e788a5SAdrian Chadd HAL_PKT_TYPE atype; 1280b8e788a5SAdrian Chadd const HAL_RATE_TABLE *rt; 1281b8e788a5SAdrian Chadd HAL_BOOL shortPreamble; 1282b8e788a5SAdrian Chadd struct ath_node *an; 1283b8e788a5SAdrian Chadd u_int pri; 1284b8e788a5SAdrian Chadd 12857561cb5cSAdrian Chadd /* 12867561cb5cSAdrian Chadd * To ensure that both sequence numbers and the CCMP PN handling 12877561cb5cSAdrian Chadd * is "correct", make sure that the relevant TID queue is locked. 12887561cb5cSAdrian Chadd * Otherwise the CCMP PN and seqno may appear out of order, causing 12897561cb5cSAdrian Chadd * re-ordered frames to have out of order CCMP PN's, resulting 12907561cb5cSAdrian Chadd * in many, many frame drops. 12917561cb5cSAdrian Chadd */ 12927561cb5cSAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 12937561cb5cSAdrian Chadd 1294b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1295b8e788a5SAdrian Chadd iswep = wh->i_fc[1] & IEEE80211_FC1_WEP; 1296b8e788a5SAdrian Chadd ismcast = IEEE80211_IS_MULTICAST(wh->i_addr1); 1297b8e788a5SAdrian Chadd isfrag = m0->m_flags & M_FRAG; 1298b8e788a5SAdrian Chadd hdrlen = ieee80211_anyhdrsize(wh); 1299b8e788a5SAdrian Chadd /* 1300b8e788a5SAdrian Chadd * Packet length must not include any 1301b8e788a5SAdrian Chadd * pad bytes; deduct them here. 1302b8e788a5SAdrian Chadd */ 1303b8e788a5SAdrian Chadd pktlen = m0->m_pkthdr.len - (hdrlen & 3); 1304b8e788a5SAdrian Chadd 130581a82688SAdrian Chadd /* Handle encryption twiddling if needed */ 1306eb6f0de0SAdrian Chadd if (! ath_tx_tag_crypto(sc, ni, m0, iswep, isfrag, &hdrlen, 1307eb6f0de0SAdrian Chadd &pktlen, &keyix)) { 1308b8e788a5SAdrian Chadd ath_freetx(m0); 1309b8e788a5SAdrian Chadd return EIO; 1310b8e788a5SAdrian Chadd } 1311b8e788a5SAdrian Chadd 1312b8e788a5SAdrian Chadd /* packet header may have moved, reset our local pointer */ 1313b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1314b8e788a5SAdrian Chadd 1315b8e788a5SAdrian Chadd pktlen += IEEE80211_CRC_LEN; 1316b8e788a5SAdrian Chadd 1317b8e788a5SAdrian Chadd /* 1318b8e788a5SAdrian Chadd * Load the DMA map so any coalescing is done. This 1319b8e788a5SAdrian Chadd * also calculates the number of descriptors we need. 1320b8e788a5SAdrian Chadd */ 1321b8e788a5SAdrian Chadd error = ath_tx_dmasetup(sc, bf, m0); 1322b8e788a5SAdrian Chadd if (error != 0) 1323b8e788a5SAdrian Chadd return error; 1324b8e788a5SAdrian Chadd bf->bf_node = ni; /* NB: held reference */ 1325b8e788a5SAdrian Chadd m0 = bf->bf_m; /* NB: may have changed */ 1326b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1327b8e788a5SAdrian Chadd 1328b8e788a5SAdrian Chadd /* setup descriptors */ 1329b8e788a5SAdrian Chadd ds = bf->bf_desc; 1330b8e788a5SAdrian Chadd rt = sc->sc_currates; 1331b8e788a5SAdrian Chadd KASSERT(rt != NULL, ("no rate table, mode %u", sc->sc_curmode)); 1332b8e788a5SAdrian Chadd 1333b8e788a5SAdrian Chadd /* 1334b8e788a5SAdrian Chadd * NB: the 802.11 layer marks whether or not we should 1335b8e788a5SAdrian Chadd * use short preamble based on the current mode and 1336b8e788a5SAdrian Chadd * negotiated parameters. 1337b8e788a5SAdrian Chadd */ 1338b8e788a5SAdrian Chadd if ((ic->ic_flags & IEEE80211_F_SHPREAMBLE) && 1339b8e788a5SAdrian Chadd (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE)) { 1340b8e788a5SAdrian Chadd shortPreamble = AH_TRUE; 1341b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_shortpre++; 1342b8e788a5SAdrian Chadd } else { 1343b8e788a5SAdrian Chadd shortPreamble = AH_FALSE; 1344b8e788a5SAdrian Chadd } 1345b8e788a5SAdrian Chadd 1346b8e788a5SAdrian Chadd an = ATH_NODE(ni); 1347b8e788a5SAdrian Chadd flags = HAL_TXDESC_CLRDMASK; /* XXX needed for crypto errs */ 1348b8e788a5SAdrian Chadd ismrr = 0; /* default no multi-rate retry*/ 1349b8e788a5SAdrian Chadd pri = M_WME_GETAC(m0); /* honor classification */ 1350b8e788a5SAdrian Chadd /* XXX use txparams instead of fixed values */ 1351b8e788a5SAdrian Chadd /* 1352b8e788a5SAdrian Chadd * Calculate Atheros packet type from IEEE80211 packet header, 1353b8e788a5SAdrian Chadd * setup for rate calculations, and select h/w transmit queue. 1354b8e788a5SAdrian Chadd */ 1355b8e788a5SAdrian Chadd switch (wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) { 1356b8e788a5SAdrian Chadd case IEEE80211_FC0_TYPE_MGT: 1357b8e788a5SAdrian Chadd subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK; 1358b8e788a5SAdrian Chadd if (subtype == IEEE80211_FC0_SUBTYPE_BEACON) 1359b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_BEACON; 1360b8e788a5SAdrian Chadd else if (subtype == IEEE80211_FC0_SUBTYPE_PROBE_RESP) 1361b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_PROBE_RESP; 1362b8e788a5SAdrian Chadd else if (subtype == IEEE80211_FC0_SUBTYPE_ATIM) 1363b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_ATIM; 1364b8e788a5SAdrian Chadd else 1365b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_NORMAL; /* XXX */ 1366b8e788a5SAdrian Chadd rix = an->an_mgmtrix; 1367b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 1368b8e788a5SAdrian Chadd if (shortPreamble) 1369b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 1370b8e788a5SAdrian Chadd try0 = ATH_TXMGTTRY; 1371b8e788a5SAdrian Chadd flags |= HAL_TXDESC_INTREQ; /* force interrupt */ 1372b8e788a5SAdrian Chadd break; 1373b8e788a5SAdrian Chadd case IEEE80211_FC0_TYPE_CTL: 1374b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_PSPOLL; /* stop setting of duration */ 1375b8e788a5SAdrian Chadd rix = an->an_mgmtrix; 1376b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 1377b8e788a5SAdrian Chadd if (shortPreamble) 1378b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 1379b8e788a5SAdrian Chadd try0 = ATH_TXMGTTRY; 1380b8e788a5SAdrian Chadd flags |= HAL_TXDESC_INTREQ; /* force interrupt */ 1381b8e788a5SAdrian Chadd break; 1382b8e788a5SAdrian Chadd case IEEE80211_FC0_TYPE_DATA: 1383b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_NORMAL; /* default */ 1384b8e788a5SAdrian Chadd /* 1385b8e788a5SAdrian Chadd * Data frames: multicast frames go out at a fixed rate, 1386b8e788a5SAdrian Chadd * EAPOL frames use the mgmt frame rate; otherwise consult 1387b8e788a5SAdrian Chadd * the rate control module for the rate to use. 1388b8e788a5SAdrian Chadd */ 1389b8e788a5SAdrian Chadd if (ismcast) { 1390b8e788a5SAdrian Chadd rix = an->an_mcastrix; 1391b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 1392b8e788a5SAdrian Chadd if (shortPreamble) 1393b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 1394b8e788a5SAdrian Chadd try0 = 1; 1395b8e788a5SAdrian Chadd } else if (m0->m_flags & M_EAPOL) { 1396b8e788a5SAdrian Chadd /* XXX? maybe always use long preamble? */ 1397b8e788a5SAdrian Chadd rix = an->an_mgmtrix; 1398b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 1399b8e788a5SAdrian Chadd if (shortPreamble) 1400b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 1401b8e788a5SAdrian Chadd try0 = ATH_TXMAXTRY; /* XXX?too many? */ 1402b8e788a5SAdrian Chadd } else { 1403eb6f0de0SAdrian Chadd /* 1404eb6f0de0SAdrian Chadd * Do rate lookup on each TX, rather than using 1405eb6f0de0SAdrian Chadd * the hard-coded TX information decided here. 1406eb6f0de0SAdrian Chadd */ 1407b8e788a5SAdrian Chadd ismrr = 1; 1408eb6f0de0SAdrian Chadd bf->bf_state.bfs_doratelookup = 1; 1409b8e788a5SAdrian Chadd } 1410b8e788a5SAdrian Chadd if (cap->cap_wmeParams[pri].wmep_noackPolicy) 1411b8e788a5SAdrian Chadd flags |= HAL_TXDESC_NOACK; 1412b8e788a5SAdrian Chadd break; 1413b8e788a5SAdrian Chadd default: 1414b8e788a5SAdrian Chadd if_printf(ifp, "bogus frame type 0x%x (%s)\n", 1415b8e788a5SAdrian Chadd wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK, __func__); 1416b8e788a5SAdrian Chadd /* XXX statistic */ 1417b8e788a5SAdrian Chadd ath_freetx(m0); 1418b8e788a5SAdrian Chadd return EIO; 1419b8e788a5SAdrian Chadd } 1420b8e788a5SAdrian Chadd 1421447fd44aSAdrian Chadd /* 1422447fd44aSAdrian Chadd * There are two known scenarios where the frame AC doesn't match 1423447fd44aSAdrian Chadd * what the destination TXQ is. 1424447fd44aSAdrian Chadd * 1425447fd44aSAdrian Chadd * + non-QoS frames (eg management?) that the net80211 stack has 1426447fd44aSAdrian Chadd * assigned a higher AC to, but since it's a non-QoS TID, it's 1427447fd44aSAdrian Chadd * being thrown into TID 16. TID 16 gets the AC_BE queue. 1428447fd44aSAdrian Chadd * It's quite possible that management frames should just be 1429447fd44aSAdrian Chadd * direct dispatched to hardware rather than go via the software 1430447fd44aSAdrian Chadd * queue; that should be investigated in the future. There are 1431447fd44aSAdrian Chadd * some specific scenarios where this doesn't make sense, mostly 1432447fd44aSAdrian Chadd * surrounding ADDBA request/response - hence why that is special 1433447fd44aSAdrian Chadd * cased. 1434447fd44aSAdrian Chadd * 1435447fd44aSAdrian Chadd * + Multicast frames going into the VAP mcast queue. That shows up 1436447fd44aSAdrian Chadd * as "TXQ 11". 1437447fd44aSAdrian Chadd * 1438447fd44aSAdrian Chadd * This driver should eventually support separate TID and TXQ locking, 1439447fd44aSAdrian Chadd * allowing for arbitrary AC frames to appear on arbitrary software 1440447fd44aSAdrian Chadd * queues, being queued to the "correct" hardware queue when needed. 1441447fd44aSAdrian Chadd */ 1442447fd44aSAdrian Chadd #if 0 14436deb7f32SAdrian Chadd if (txq != sc->sc_ac2q[pri]) { 14446deb7f32SAdrian Chadd device_printf(sc->sc_dev, 14456deb7f32SAdrian Chadd "%s: txq=%p (%d), pri=%d, pri txq=%p (%d)\n", 14466deb7f32SAdrian Chadd __func__, 14476deb7f32SAdrian Chadd txq, 14486deb7f32SAdrian Chadd txq->axq_qnum, 14496deb7f32SAdrian Chadd pri, 14506deb7f32SAdrian Chadd sc->sc_ac2q[pri], 14516deb7f32SAdrian Chadd sc->sc_ac2q[pri]->axq_qnum); 14526deb7f32SAdrian Chadd } 1453447fd44aSAdrian Chadd #endif 14546deb7f32SAdrian Chadd 1455b8e788a5SAdrian Chadd /* 1456b8e788a5SAdrian Chadd * Calculate miscellaneous flags. 1457b8e788a5SAdrian Chadd */ 1458b8e788a5SAdrian Chadd if (ismcast) { 1459b8e788a5SAdrian Chadd flags |= HAL_TXDESC_NOACK; /* no ack on broad/multicast */ 1460b8e788a5SAdrian Chadd } else if (pktlen > vap->iv_rtsthreshold && 1461b8e788a5SAdrian Chadd (ni->ni_ath_flags & IEEE80211_NODE_FF) == 0) { 1462b8e788a5SAdrian Chadd flags |= HAL_TXDESC_RTSENA; /* RTS based on frame length */ 1463b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_rts++; 1464b8e788a5SAdrian Chadd } 1465b8e788a5SAdrian Chadd if (flags & HAL_TXDESC_NOACK) /* NB: avoid double counting */ 1466b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_noack++; 1467b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA 1468b8e788a5SAdrian Chadd if (sc->sc_tdma && (flags & HAL_TXDESC_NOACK) == 0) { 1469b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_TDMA, 1470b8e788a5SAdrian Chadd "%s: discard frame, ACK required w/ TDMA\n", __func__); 1471b8e788a5SAdrian Chadd sc->sc_stats.ast_tdma_ack++; 1472b8e788a5SAdrian Chadd ath_freetx(m0); 1473b8e788a5SAdrian Chadd return EIO; 1474b8e788a5SAdrian Chadd } 1475b8e788a5SAdrian Chadd #endif 1476b8e788a5SAdrian Chadd 1477b8e788a5SAdrian Chadd /* 1478eb6f0de0SAdrian Chadd * Determine if a tx interrupt should be generated for 1479eb6f0de0SAdrian Chadd * this descriptor. We take a tx interrupt to reap 1480eb6f0de0SAdrian Chadd * descriptors when the h/w hits an EOL condition or 1481eb6f0de0SAdrian Chadd * when the descriptor is specifically marked to generate 1482eb6f0de0SAdrian Chadd * an interrupt. We periodically mark descriptors in this 1483eb6f0de0SAdrian Chadd * way to insure timely replenishing of the supply needed 1484eb6f0de0SAdrian Chadd * for sending frames. Defering interrupts reduces system 1485eb6f0de0SAdrian Chadd * load and potentially allows more concurrent work to be 1486eb6f0de0SAdrian Chadd * done but if done to aggressively can cause senders to 1487eb6f0de0SAdrian Chadd * backup. 1488eb6f0de0SAdrian Chadd * 1489eb6f0de0SAdrian Chadd * NB: use >= to deal with sc_txintrperiod changing 1490eb6f0de0SAdrian Chadd * dynamically through sysctl. 1491b8e788a5SAdrian Chadd */ 1492eb6f0de0SAdrian Chadd if (flags & HAL_TXDESC_INTREQ) { 1493eb6f0de0SAdrian Chadd txq->axq_intrcnt = 0; 1494eb6f0de0SAdrian Chadd } else if (++txq->axq_intrcnt >= sc->sc_txintrperiod) { 1495eb6f0de0SAdrian Chadd flags |= HAL_TXDESC_INTREQ; 1496eb6f0de0SAdrian Chadd txq->axq_intrcnt = 0; 1497eb6f0de0SAdrian Chadd } 1498e42b5dbaSAdrian Chadd 1499eb6f0de0SAdrian Chadd /* This point forward is actual TX bits */ 1500b8e788a5SAdrian Chadd 1501b8e788a5SAdrian Chadd /* 1502b8e788a5SAdrian Chadd * At this point we are committed to sending the frame 1503b8e788a5SAdrian Chadd * and we don't need to look at m_nextpkt; clear it in 1504b8e788a5SAdrian Chadd * case this frame is part of frag chain. 1505b8e788a5SAdrian Chadd */ 1506b8e788a5SAdrian Chadd m0->m_nextpkt = NULL; 1507b8e788a5SAdrian Chadd 1508b8e788a5SAdrian Chadd if (IFF_DUMPPKTS(sc, ATH_DEBUG_XMIT)) 1509b8e788a5SAdrian Chadd ieee80211_dump_pkt(ic, mtod(m0, const uint8_t *), m0->m_len, 1510b8e788a5SAdrian Chadd sc->sc_hwmap[rix].ieeerate, -1); 1511b8e788a5SAdrian Chadd 1512b8e788a5SAdrian Chadd if (ieee80211_radiotap_active_vap(vap)) { 1513b8e788a5SAdrian Chadd u_int64_t tsf = ath_hal_gettsf64(ah); 1514b8e788a5SAdrian Chadd 1515b8e788a5SAdrian Chadd sc->sc_tx_th.wt_tsf = htole64(tsf); 1516b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags = sc->sc_hwmap[rix].txflags; 1517b8e788a5SAdrian Chadd if (iswep) 1518b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_WEP; 1519b8e788a5SAdrian Chadd if (isfrag) 1520b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_FRAG; 1521b8e788a5SAdrian Chadd sc->sc_tx_th.wt_rate = sc->sc_hwmap[rix].ieeerate; 1522b8e788a5SAdrian Chadd sc->sc_tx_th.wt_txpower = ni->ni_txpower; 1523b8e788a5SAdrian Chadd sc->sc_tx_th.wt_antenna = sc->sc_txantenna; 1524b8e788a5SAdrian Chadd 1525b8e788a5SAdrian Chadd ieee80211_radiotap_tx(vap, m0); 1526b8e788a5SAdrian Chadd } 1527b8e788a5SAdrian Chadd 1528eb6f0de0SAdrian Chadd /* Blank the legacy rate array */ 1529eb6f0de0SAdrian Chadd bzero(&bf->bf_state.bfs_rc, sizeof(bf->bf_state.bfs_rc)); 1530c1782ce0SAdrian Chadd 1531b8e788a5SAdrian Chadd /* 1532eb6f0de0SAdrian Chadd * ath_buf_set_rate needs at least one rate/try to setup 1533eb6f0de0SAdrian Chadd * the rate scenario. 1534b8e788a5SAdrian Chadd */ 1535eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].rix = rix; 1536eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].tries = try0; 1537eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].ratecode = txrate; 1538eb6f0de0SAdrian Chadd 1539eb6f0de0SAdrian Chadd /* Store the decided rate index values away */ 1540eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen = pktlen; 1541eb6f0de0SAdrian Chadd bf->bf_state.bfs_hdrlen = hdrlen; 1542eb6f0de0SAdrian Chadd bf->bf_state.bfs_atype = atype; 1543eb6f0de0SAdrian Chadd bf->bf_state.bfs_txpower = ni->ni_txpower; 1544eb6f0de0SAdrian Chadd bf->bf_state.bfs_txrate0 = txrate; 1545eb6f0de0SAdrian Chadd bf->bf_state.bfs_try0 = try0; 1546eb6f0de0SAdrian Chadd bf->bf_state.bfs_keyix = keyix; 1547eb6f0de0SAdrian Chadd bf->bf_state.bfs_txantenna = sc->sc_txantenna; 1548875a9451SAdrian Chadd bf->bf_state.bfs_txflags = flags; 1549eb6f0de0SAdrian Chadd bf->bf_state.bfs_shpream = shortPreamble; 1550eb6f0de0SAdrian Chadd 1551eb6f0de0SAdrian Chadd /* XXX this should be done in ath_tx_setrate() */ 1552eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate0 = 0; /* ie, no hard-coded ctsrate */ 1553eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate = 0; /* calculated later */ 1554eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsduration = 0; 1555eb6f0de0SAdrian Chadd bf->bf_state.bfs_ismrr = ismrr; 1556eb6f0de0SAdrian Chadd 1557eb6f0de0SAdrian Chadd return 0; 1558eb6f0de0SAdrian Chadd } 1559eb6f0de0SAdrian Chadd 1560b8e788a5SAdrian Chadd /* 1561eb6f0de0SAdrian Chadd * Direct-dispatch the current frame to the hardware. 1562eb6f0de0SAdrian Chadd * 1563eb6f0de0SAdrian Chadd * This can be called by the net80211 code. 1564eb6f0de0SAdrian Chadd * 1565eb6f0de0SAdrian Chadd * XXX what about locking? Or, push the seqno assign into the 1566eb6f0de0SAdrian Chadd * XXX aggregate scheduler so its serialised? 1567b8e788a5SAdrian Chadd */ 1568eb6f0de0SAdrian Chadd int 1569eb6f0de0SAdrian Chadd ath_tx_start(struct ath_softc *sc, struct ieee80211_node *ni, 1570eb6f0de0SAdrian Chadd struct ath_buf *bf, struct mbuf *m0) 1571eb6f0de0SAdrian Chadd { 1572eb6f0de0SAdrian Chadd struct ieee80211vap *vap = ni->ni_vap; 1573eb6f0de0SAdrian Chadd struct ath_vap *avp = ATH_VAP(vap); 15749c85ff91SAdrian Chadd int r = 0; 1575eb6f0de0SAdrian Chadd u_int pri; 1576eb6f0de0SAdrian Chadd int tid; 1577eb6f0de0SAdrian Chadd struct ath_txq *txq; 1578eb6f0de0SAdrian Chadd int ismcast; 1579eb6f0de0SAdrian Chadd const struct ieee80211_frame *wh; 1580eb6f0de0SAdrian Chadd int is_ampdu, is_ampdu_tx, is_ampdu_pending; 1581a108d2d6SAdrian Chadd ieee80211_seq seqno; 1582eb6f0de0SAdrian Chadd uint8_t type, subtype; 1583eb6f0de0SAdrian Chadd 1584eb6f0de0SAdrian Chadd /* 1585eb6f0de0SAdrian Chadd * Determine the target hardware queue. 1586eb6f0de0SAdrian Chadd * 1587b43facbfSAdrian Chadd * For multicast frames, the txq gets overridden appropriately 1588b43facbfSAdrian Chadd * depending upon the state of PS. 1589eb6f0de0SAdrian Chadd * 1590eb6f0de0SAdrian Chadd * For any other frame, we do a TID/QoS lookup inside the frame 1591eb6f0de0SAdrian Chadd * to see what the TID should be. If it's a non-QoS frame, the 1592eb6f0de0SAdrian Chadd * AC and TID are overridden. The TID/TXQ code assumes the 1593eb6f0de0SAdrian Chadd * TID is on a predictable hardware TXQ, so we don't support 1594eb6f0de0SAdrian Chadd * having a node TID queued to multiple hardware TXQs. 1595eb6f0de0SAdrian Chadd * This may change in the future but would require some locking 1596eb6f0de0SAdrian Chadd * fudgery. 1597eb6f0de0SAdrian Chadd */ 1598eb6f0de0SAdrian Chadd pri = ath_tx_getac(sc, m0); 1599eb6f0de0SAdrian Chadd tid = ath_tx_gettid(sc, m0); 1600eb6f0de0SAdrian Chadd 1601eb6f0de0SAdrian Chadd txq = sc->sc_ac2q[pri]; 1602eb6f0de0SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1603eb6f0de0SAdrian Chadd ismcast = IEEE80211_IS_MULTICAST(wh->i_addr1); 1604eb6f0de0SAdrian Chadd type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK; 1605eb6f0de0SAdrian Chadd subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK; 1606eb6f0de0SAdrian Chadd 16079c85ff91SAdrian Chadd /* 16089c85ff91SAdrian Chadd * Enforce how deep the multicast queue can grow. 16099c85ff91SAdrian Chadd * 16109c85ff91SAdrian Chadd * XXX duplicated in ath_raw_xmit(). 16119c85ff91SAdrian Chadd */ 16129c85ff91SAdrian Chadd if (IEEE80211_IS_MULTICAST(wh->i_addr1)) { 16139c85ff91SAdrian Chadd ATH_TXQ_LOCK(sc->sc_cabq); 16149c85ff91SAdrian Chadd 1615b09e37a1SAdrian Chadd if (sc->sc_cabq->axq_depth > sc->sc_txq_mcastq_maxdepth) { 16169c85ff91SAdrian Chadd sc->sc_stats.ast_tx_mcastq_overflow++; 16179c85ff91SAdrian Chadd r = ENOBUFS; 16189c85ff91SAdrian Chadd } 16199c85ff91SAdrian Chadd 16209c85ff91SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_cabq); 16219c85ff91SAdrian Chadd 16229c85ff91SAdrian Chadd if (r != 0) { 16239c85ff91SAdrian Chadd m_freem(m0); 16249c85ff91SAdrian Chadd return r; 16259c85ff91SAdrian Chadd } 16269c85ff91SAdrian Chadd } 16279c85ff91SAdrian Chadd 1628eb6f0de0SAdrian Chadd /* A-MPDU TX */ 1629eb6f0de0SAdrian Chadd is_ampdu_tx = ath_tx_ampdu_running(sc, ATH_NODE(ni), tid); 1630eb6f0de0SAdrian Chadd is_ampdu_pending = ath_tx_ampdu_pending(sc, ATH_NODE(ni), tid); 1631eb6f0de0SAdrian Chadd is_ampdu = is_ampdu_tx | is_ampdu_pending; 1632eb6f0de0SAdrian Chadd 1633a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: tid=%d, ac=%d, is_ampdu=%d\n", 1634a108d2d6SAdrian Chadd __func__, tid, pri, is_ampdu); 1635eb6f0de0SAdrian Chadd 163646634305SAdrian Chadd /* Set local packet state, used to queue packets to hardware */ 163746634305SAdrian Chadd bf->bf_state.bfs_tid = tid; 163846634305SAdrian Chadd bf->bf_state.bfs_txq = txq; 163946634305SAdrian Chadd bf->bf_state.bfs_pri = pri; 164046634305SAdrian Chadd 1641c5940c30SAdrian Chadd /* 1642b43facbfSAdrian Chadd * When servicing one or more stations in power-save mode 1643b43facbfSAdrian Chadd * (or) if there is some mcast data waiting on the mcast 1644b43facbfSAdrian Chadd * queue (to prevent out of order delivery) multicast frames 1645b43facbfSAdrian Chadd * must be bufferd until after the beacon. 1646b43facbfSAdrian Chadd * 1647b43facbfSAdrian Chadd * TODO: we should lock the mcastq before we check the length. 1648c5940c30SAdrian Chadd */ 164946634305SAdrian Chadd if (ismcast && (vap->iv_ps_sta || avp->av_mcastq.axq_depth)) { 1650eb6f0de0SAdrian Chadd txq = &avp->av_mcastq; 165146634305SAdrian Chadd /* 165246634305SAdrian Chadd * Mark the frame as eventually belonging on the CAB 165346634305SAdrian Chadd * queue, so the descriptor setup functions will 165446634305SAdrian Chadd * correctly initialise the descriptor 'qcuId' field. 165546634305SAdrian Chadd */ 165646634305SAdrian Chadd bf->bf_state.bfs_txq = sc->sc_cabq; 165746634305SAdrian Chadd } 1658eb6f0de0SAdrian Chadd 1659eb6f0de0SAdrian Chadd /* Do the generic frame setup */ 1660eb6f0de0SAdrian Chadd /* XXX should just bzero the bf_state? */ 1661eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 1662eb6f0de0SAdrian Chadd 16637561cb5cSAdrian Chadd /* 16647561cb5cSAdrian Chadd * Acquire the TXQ lock early, so both the encap and seqno 16657561cb5cSAdrian Chadd * are allocated together. 166646634305SAdrian Chadd * 166746634305SAdrian Chadd * XXX should TXQ for CABQ traffic be the multicast queue, 166846634305SAdrian Chadd * or the TXQ the given PRI would allocate from? (eg for 166946634305SAdrian Chadd * sequence number allocation locking.) 16707561cb5cSAdrian Chadd */ 1671eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(txq); 16727561cb5cSAdrian Chadd 16737561cb5cSAdrian Chadd /* A-MPDU TX? Manually set sequence number */ 16747561cb5cSAdrian Chadd /* 16757561cb5cSAdrian Chadd * Don't do it whilst pending; the net80211 layer still 16767561cb5cSAdrian Chadd * assigns them. 16777561cb5cSAdrian Chadd */ 16787561cb5cSAdrian Chadd if (is_ampdu_tx) { 1679eb6f0de0SAdrian Chadd /* 1680eb6f0de0SAdrian Chadd * Always call; this function will 1681eb6f0de0SAdrian Chadd * handle making sure that null data frames 1682eb6f0de0SAdrian Chadd * don't get a sequence number from the current 1683eb6f0de0SAdrian Chadd * TID and thus mess with the BAW. 1684eb6f0de0SAdrian Chadd */ 1685a108d2d6SAdrian Chadd seqno = ath_tx_tid_seqno_assign(sc, ni, bf, m0); 168642f4d061SAdrian Chadd 168742f4d061SAdrian Chadd /* 168842f4d061SAdrian Chadd * Don't add QoS NULL frames to the BAW. 168942f4d061SAdrian Chadd */ 1690a108d2d6SAdrian Chadd if (IEEE80211_QOS_HAS_SEQ(wh) && 1691a108d2d6SAdrian Chadd subtype != IEEE80211_FC0_SUBTYPE_QOS_NULL) { 1692eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 1; 1693eb6f0de0SAdrian Chadd } 1694c1782ce0SAdrian Chadd } 1695c1782ce0SAdrian Chadd 1696eb6f0de0SAdrian Chadd /* 1697eb6f0de0SAdrian Chadd * If needed, the sequence number has been assigned. 1698eb6f0de0SAdrian Chadd * Squirrel it away somewhere easy to get to. 1699eb6f0de0SAdrian Chadd */ 1700a108d2d6SAdrian Chadd bf->bf_state.bfs_seqno = M_SEQNO_GET(m0) << IEEE80211_SEQ_SEQ_SHIFT; 1701b8e788a5SAdrian Chadd 1702eb6f0de0SAdrian Chadd /* Is ampdu pending? fetch the seqno and print it out */ 1703eb6f0de0SAdrian Chadd if (is_ampdu_pending) 1704eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 1705eb6f0de0SAdrian Chadd "%s: tid %d: ampdu pending, seqno %d\n", 1706eb6f0de0SAdrian Chadd __func__, tid, M_SEQNO_GET(m0)); 1707eb6f0de0SAdrian Chadd 1708eb6f0de0SAdrian Chadd /* This also sets up the DMA map */ 1709b43facbfSAdrian Chadd r = ath_tx_normal_setup(sc, ni, bf, m0, txq); 1710eb6f0de0SAdrian Chadd 1711eb6f0de0SAdrian Chadd if (r != 0) 17127561cb5cSAdrian Chadd goto done; 1713eb6f0de0SAdrian Chadd 1714eb6f0de0SAdrian Chadd /* At this point m0 could have changed! */ 1715eb6f0de0SAdrian Chadd m0 = bf->bf_m; 1716eb6f0de0SAdrian Chadd 1717eb6f0de0SAdrian Chadd #if 1 1718eb6f0de0SAdrian Chadd /* 1719eb6f0de0SAdrian Chadd * If it's a multicast frame, do a direct-dispatch to the 1720eb6f0de0SAdrian Chadd * destination hardware queue. Don't bother software 1721eb6f0de0SAdrian Chadd * queuing it. 1722eb6f0de0SAdrian Chadd */ 1723eb6f0de0SAdrian Chadd /* 1724eb6f0de0SAdrian Chadd * If it's a BAR frame, do a direct dispatch to the 1725eb6f0de0SAdrian Chadd * destination hardware queue. Don't bother software 1726eb6f0de0SAdrian Chadd * queuing it, as the TID will now be paused. 1727eb6f0de0SAdrian Chadd * Sending a BAR frame can occur from the net80211 txa timer 1728eb6f0de0SAdrian Chadd * (ie, retries) or from the ath txtask (completion call.) 1729eb6f0de0SAdrian Chadd * It queues directly to hardware because the TID is paused 1730eb6f0de0SAdrian Chadd * at this point (and won't be unpaused until the BAR has 1731eb6f0de0SAdrian Chadd * either been TXed successfully or max retries has been 1732eb6f0de0SAdrian Chadd * reached.) 1733eb6f0de0SAdrian Chadd */ 1734eb6f0de0SAdrian Chadd if (txq == &avp->av_mcastq) { 1735d3a6425bSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 17360b96ef63SAdrian Chadd "%s: bf=%p: mcastq: TX'ing\n", __func__, bf); 1737eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, txq, bf); 1738eb6f0de0SAdrian Chadd } else if (type == IEEE80211_FC0_TYPE_CTL && 1739eb6f0de0SAdrian Chadd subtype == IEEE80211_FC0_SUBTYPE_BAR) { 1740d3a6425bSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 1741eb6f0de0SAdrian Chadd "%s: BAR: TX'ing direct\n", __func__); 1742eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, txq, bf); 1743eb6f0de0SAdrian Chadd } else { 1744eb6f0de0SAdrian Chadd /* add to software queue */ 1745d3a6425bSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 17460b96ef63SAdrian Chadd "%s: bf=%p: swq: TX'ing\n", __func__, bf); 1747eb6f0de0SAdrian Chadd ath_tx_swq(sc, ni, txq, bf); 1748eb6f0de0SAdrian Chadd } 1749eb6f0de0SAdrian Chadd #else 1750eb6f0de0SAdrian Chadd /* 1751eb6f0de0SAdrian Chadd * For now, since there's no software queue, 1752eb6f0de0SAdrian Chadd * direct-dispatch to the hardware. 1753eb6f0de0SAdrian Chadd */ 1754eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, txq, bf); 1755eb6f0de0SAdrian Chadd #endif 17567561cb5cSAdrian Chadd done: 17577561cb5cSAdrian Chadd ATH_TXQ_UNLOCK(txq); 1758eb6f0de0SAdrian Chadd 1759b8e788a5SAdrian Chadd return 0; 1760b8e788a5SAdrian Chadd } 1761b8e788a5SAdrian Chadd 1762b8e788a5SAdrian Chadd static int 1763b8e788a5SAdrian Chadd ath_tx_raw_start(struct ath_softc *sc, struct ieee80211_node *ni, 1764b8e788a5SAdrian Chadd struct ath_buf *bf, struct mbuf *m0, 1765b8e788a5SAdrian Chadd const struct ieee80211_bpf_params *params) 1766b8e788a5SAdrian Chadd { 1767b8e788a5SAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 1768b8e788a5SAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 1769b8e788a5SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 1770b8e788a5SAdrian Chadd struct ieee80211vap *vap = ni->ni_vap; 1771b8e788a5SAdrian Chadd int error, ismcast, ismrr; 1772b8e788a5SAdrian Chadd int keyix, hdrlen, pktlen, try0, txantenna; 1773eb6f0de0SAdrian Chadd u_int8_t rix, txrate; 1774b8e788a5SAdrian Chadd struct ieee80211_frame *wh; 1775eb6f0de0SAdrian Chadd u_int flags; 1776b8e788a5SAdrian Chadd HAL_PKT_TYPE atype; 1777b8e788a5SAdrian Chadd const HAL_RATE_TABLE *rt; 1778b8e788a5SAdrian Chadd struct ath_desc *ds; 1779b8e788a5SAdrian Chadd u_int pri; 1780eb6f0de0SAdrian Chadd int o_tid = -1; 1781eb6f0de0SAdrian Chadd int do_override; 1782b8e788a5SAdrian Chadd 1783b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1784b8e788a5SAdrian Chadd ismcast = IEEE80211_IS_MULTICAST(wh->i_addr1); 1785b8e788a5SAdrian Chadd hdrlen = ieee80211_anyhdrsize(wh); 1786b8e788a5SAdrian Chadd /* 1787b8e788a5SAdrian Chadd * Packet length must not include any 1788b8e788a5SAdrian Chadd * pad bytes; deduct them here. 1789b8e788a5SAdrian Chadd */ 1790b8e788a5SAdrian Chadd /* XXX honor IEEE80211_BPF_DATAPAD */ 1791b8e788a5SAdrian Chadd pktlen = m0->m_pkthdr.len - (hdrlen & 3) + IEEE80211_CRC_LEN; 1792b8e788a5SAdrian Chadd 1793eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: ismcast=%d\n", 1794eb6f0de0SAdrian Chadd __func__, ismcast); 1795eb6f0de0SAdrian Chadd 17967561cb5cSAdrian Chadd pri = params->ibp_pri & 3; 17977561cb5cSAdrian Chadd /* Override pri if the frame isn't a QoS one */ 17987561cb5cSAdrian Chadd if (! IEEE80211_QOS_HAS_SEQ(wh)) 17997561cb5cSAdrian Chadd pri = ath_tx_getac(sc, m0); 18007561cb5cSAdrian Chadd 18017561cb5cSAdrian Chadd /* XXX If it's an ADDBA, override the correct queue */ 18027561cb5cSAdrian Chadd do_override = ath_tx_action_frame_override_queue(sc, ni, m0, &o_tid); 18037561cb5cSAdrian Chadd 18047561cb5cSAdrian Chadd /* Map ADDBA to the correct priority */ 18057561cb5cSAdrian Chadd if (do_override) { 18067561cb5cSAdrian Chadd #if 0 18077561cb5cSAdrian Chadd device_printf(sc->sc_dev, 18087561cb5cSAdrian Chadd "%s: overriding tid %d pri %d -> %d\n", 18097561cb5cSAdrian Chadd __func__, o_tid, pri, TID_TO_WME_AC(o_tid)); 18107561cb5cSAdrian Chadd #endif 18117561cb5cSAdrian Chadd pri = TID_TO_WME_AC(o_tid); 18127561cb5cSAdrian Chadd } 18137561cb5cSAdrian Chadd 18147561cb5cSAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[pri]); 18157561cb5cSAdrian Chadd 181681a82688SAdrian Chadd /* Handle encryption twiddling if needed */ 1817eb6f0de0SAdrian Chadd if (! ath_tx_tag_crypto(sc, ni, 1818eb6f0de0SAdrian Chadd m0, params->ibp_flags & IEEE80211_BPF_CRYPTO, 0, 1819eb6f0de0SAdrian Chadd &hdrlen, &pktlen, &keyix)) { 1820b8e788a5SAdrian Chadd ath_freetx(m0); 1821b8e788a5SAdrian Chadd return EIO; 1822b8e788a5SAdrian Chadd } 1823b8e788a5SAdrian Chadd /* packet header may have moved, reset our local pointer */ 1824b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1825b8e788a5SAdrian Chadd 1826eb6f0de0SAdrian Chadd /* Do the generic frame setup */ 1827eb6f0de0SAdrian Chadd /* XXX should just bzero the bf_state? */ 1828eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 1829eb6f0de0SAdrian Chadd 1830b8e788a5SAdrian Chadd error = ath_tx_dmasetup(sc, bf, m0); 1831b8e788a5SAdrian Chadd if (error != 0) 1832b8e788a5SAdrian Chadd return error; 1833b8e788a5SAdrian Chadd m0 = bf->bf_m; /* NB: may have changed */ 1834b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1835b8e788a5SAdrian Chadd bf->bf_node = ni; /* NB: held reference */ 1836b8e788a5SAdrian Chadd 1837b8e788a5SAdrian Chadd flags = HAL_TXDESC_CLRDMASK; /* XXX needed for crypto errs */ 1838b8e788a5SAdrian Chadd flags |= HAL_TXDESC_INTREQ; /* force interrupt */ 1839b8e788a5SAdrian Chadd if (params->ibp_flags & IEEE80211_BPF_RTS) 1840b8e788a5SAdrian Chadd flags |= HAL_TXDESC_RTSENA; 1841eb6f0de0SAdrian Chadd else if (params->ibp_flags & IEEE80211_BPF_CTS) { 1842eb6f0de0SAdrian Chadd /* XXX assume 11g/11n protection? */ 1843eb6f0de0SAdrian Chadd bf->bf_state.bfs_doprot = 1; 1844b8e788a5SAdrian Chadd flags |= HAL_TXDESC_CTSENA; 1845eb6f0de0SAdrian Chadd } 1846b8e788a5SAdrian Chadd /* XXX leave ismcast to injector? */ 1847b8e788a5SAdrian Chadd if ((params->ibp_flags & IEEE80211_BPF_NOACK) || ismcast) 1848b8e788a5SAdrian Chadd flags |= HAL_TXDESC_NOACK; 1849b8e788a5SAdrian Chadd 1850b8e788a5SAdrian Chadd rt = sc->sc_currates; 1851b8e788a5SAdrian Chadd KASSERT(rt != NULL, ("no rate table, mode %u", sc->sc_curmode)); 1852b8e788a5SAdrian Chadd rix = ath_tx_findrix(sc, params->ibp_rate0); 1853b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 1854b8e788a5SAdrian Chadd if (params->ibp_flags & IEEE80211_BPF_SHORTPRE) 1855b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 1856b8e788a5SAdrian Chadd sc->sc_txrix = rix; 1857b8e788a5SAdrian Chadd try0 = params->ibp_try0; 1858b8e788a5SAdrian Chadd ismrr = (params->ibp_try1 != 0); 1859b8e788a5SAdrian Chadd txantenna = params->ibp_pri >> 2; 1860b8e788a5SAdrian Chadd if (txantenna == 0) /* XXX? */ 1861b8e788a5SAdrian Chadd txantenna = sc->sc_txantenna; 186279f02dbfSAdrian Chadd 186379f02dbfSAdrian Chadd /* 1864eb6f0de0SAdrian Chadd * Since ctsrate is fixed, store it away for later 1865eb6f0de0SAdrian Chadd * use when the descriptor fields are being set. 186679f02dbfSAdrian Chadd */ 1867eb6f0de0SAdrian Chadd if (flags & (HAL_TXDESC_RTSENA|HAL_TXDESC_CTSENA)) 1868eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate0 = params->ibp_ctsrate; 186979f02dbfSAdrian Chadd 1870b8e788a5SAdrian Chadd /* 1871b8e788a5SAdrian Chadd * NB: we mark all packets as type PSPOLL so the h/w won't 1872b8e788a5SAdrian Chadd * set the sequence number, duration, etc. 1873b8e788a5SAdrian Chadd */ 1874b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_PSPOLL; 1875b8e788a5SAdrian Chadd 1876b8e788a5SAdrian Chadd if (IFF_DUMPPKTS(sc, ATH_DEBUG_XMIT)) 1877b8e788a5SAdrian Chadd ieee80211_dump_pkt(ic, mtod(m0, caddr_t), m0->m_len, 1878b8e788a5SAdrian Chadd sc->sc_hwmap[rix].ieeerate, -1); 1879b8e788a5SAdrian Chadd 1880b8e788a5SAdrian Chadd if (ieee80211_radiotap_active_vap(vap)) { 1881b8e788a5SAdrian Chadd u_int64_t tsf = ath_hal_gettsf64(ah); 1882b8e788a5SAdrian Chadd 1883b8e788a5SAdrian Chadd sc->sc_tx_th.wt_tsf = htole64(tsf); 1884b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags = sc->sc_hwmap[rix].txflags; 1885b8e788a5SAdrian Chadd if (wh->i_fc[1] & IEEE80211_FC1_WEP) 1886b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_WEP; 1887b8e788a5SAdrian Chadd if (m0->m_flags & M_FRAG) 1888b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_FRAG; 1889b8e788a5SAdrian Chadd sc->sc_tx_th.wt_rate = sc->sc_hwmap[rix].ieeerate; 1890b8e788a5SAdrian Chadd sc->sc_tx_th.wt_txpower = ni->ni_txpower; 1891b8e788a5SAdrian Chadd sc->sc_tx_th.wt_antenna = sc->sc_txantenna; 1892b8e788a5SAdrian Chadd 1893b8e788a5SAdrian Chadd ieee80211_radiotap_tx(vap, m0); 1894b8e788a5SAdrian Chadd } 1895b8e788a5SAdrian Chadd 1896b8e788a5SAdrian Chadd /* 1897b8e788a5SAdrian Chadd * Formulate first tx descriptor with tx controls. 1898b8e788a5SAdrian Chadd */ 1899b8e788a5SAdrian Chadd ds = bf->bf_desc; 1900b8e788a5SAdrian Chadd /* XXX check return value? */ 1901eb6f0de0SAdrian Chadd 1902eb6f0de0SAdrian Chadd /* Store the decided rate index values away */ 1903eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen = pktlen; 1904eb6f0de0SAdrian Chadd bf->bf_state.bfs_hdrlen = hdrlen; 1905eb6f0de0SAdrian Chadd bf->bf_state.bfs_atype = atype; 1906eb6f0de0SAdrian Chadd bf->bf_state.bfs_txpower = params->ibp_power; 1907eb6f0de0SAdrian Chadd bf->bf_state.bfs_txrate0 = txrate; 1908eb6f0de0SAdrian Chadd bf->bf_state.bfs_try0 = try0; 1909eb6f0de0SAdrian Chadd bf->bf_state.bfs_keyix = keyix; 1910eb6f0de0SAdrian Chadd bf->bf_state.bfs_txantenna = txantenna; 1911875a9451SAdrian Chadd bf->bf_state.bfs_txflags = flags; 1912eb6f0de0SAdrian Chadd bf->bf_state.bfs_shpream = 1913eb6f0de0SAdrian Chadd !! (params->ibp_flags & IEEE80211_BPF_SHORTPRE); 1914b8e788a5SAdrian Chadd 191546634305SAdrian Chadd /* Set local packet state, used to queue packets to hardware */ 191646634305SAdrian Chadd bf->bf_state.bfs_tid = WME_AC_TO_TID(pri); 191746634305SAdrian Chadd bf->bf_state.bfs_txq = sc->sc_ac2q[pri]; 191846634305SAdrian Chadd bf->bf_state.bfs_pri = pri; 191946634305SAdrian Chadd 1920eb6f0de0SAdrian Chadd /* XXX this should be done in ath_tx_setrate() */ 1921eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate = 0; 1922eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsduration = 0; 1923eb6f0de0SAdrian Chadd bf->bf_state.bfs_ismrr = ismrr; 1924eb6f0de0SAdrian Chadd 1925eb6f0de0SAdrian Chadd /* Blank the legacy rate array */ 1926eb6f0de0SAdrian Chadd bzero(&bf->bf_state.bfs_rc, sizeof(bf->bf_state.bfs_rc)); 1927eb6f0de0SAdrian Chadd 1928eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].rix = 1929eb6f0de0SAdrian Chadd ath_tx_findrix(sc, params->ibp_rate0); 1930eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].tries = try0; 1931eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].ratecode = txrate; 1932c1782ce0SAdrian Chadd 1933c1782ce0SAdrian Chadd if (ismrr) { 1934eb6f0de0SAdrian Chadd int rix; 1935c1782ce0SAdrian Chadd 1936b8e788a5SAdrian Chadd rix = ath_tx_findrix(sc, params->ibp_rate1); 1937eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[1].rix = rix; 1938eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[1].tries = params->ibp_try1; 1939c1782ce0SAdrian Chadd 1940eb6f0de0SAdrian Chadd rix = ath_tx_findrix(sc, params->ibp_rate2); 1941eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[2].rix = rix; 1942eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[2].tries = params->ibp_try2; 1943eb6f0de0SAdrian Chadd 1944eb6f0de0SAdrian Chadd rix = ath_tx_findrix(sc, params->ibp_rate3); 1945eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[3].rix = rix; 1946eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[3].tries = params->ibp_try3; 1947c1782ce0SAdrian Chadd } 1948eb6f0de0SAdrian Chadd /* 1949eb6f0de0SAdrian Chadd * All the required rate control decisions have been made; 1950eb6f0de0SAdrian Chadd * fill in the rc flags. 1951eb6f0de0SAdrian Chadd */ 1952eb6f0de0SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 1953b8e788a5SAdrian Chadd 1954b8e788a5SAdrian Chadd /* NB: no buffered multicast in power save support */ 1955eb6f0de0SAdrian Chadd 1956eb6f0de0SAdrian Chadd /* 1957eb6f0de0SAdrian Chadd * If we're overiding the ADDBA destination, dump directly 1958eb6f0de0SAdrian Chadd * into the hardware queue, right after any pending 1959eb6f0de0SAdrian Chadd * frames to that node are. 1960eb6f0de0SAdrian Chadd */ 1961eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: dooverride=%d\n", 1962eb6f0de0SAdrian Chadd __func__, do_override); 1963eb6f0de0SAdrian Chadd 1964eb6f0de0SAdrian Chadd if (do_override) { 1965eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, sc->sc_ac2q[pri], bf); 1966eb6f0de0SAdrian Chadd } else { 1967eb6f0de0SAdrian Chadd /* Queue to software queue */ 1968eb6f0de0SAdrian Chadd ath_tx_swq(sc, ni, sc->sc_ac2q[pri], bf); 1969eb6f0de0SAdrian Chadd } 19707561cb5cSAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[pri]); 1971eb6f0de0SAdrian Chadd 1972b8e788a5SAdrian Chadd return 0; 1973b8e788a5SAdrian Chadd } 1974b8e788a5SAdrian Chadd 1975eb6f0de0SAdrian Chadd /* 1976eb6f0de0SAdrian Chadd * Send a raw frame. 1977eb6f0de0SAdrian Chadd * 1978eb6f0de0SAdrian Chadd * This can be called by net80211. 1979eb6f0de0SAdrian Chadd */ 1980b8e788a5SAdrian Chadd int 1981b8e788a5SAdrian Chadd ath_raw_xmit(struct ieee80211_node *ni, struct mbuf *m, 1982b8e788a5SAdrian Chadd const struct ieee80211_bpf_params *params) 1983b8e788a5SAdrian Chadd { 1984b8e788a5SAdrian Chadd struct ieee80211com *ic = ni->ni_ic; 1985b8e788a5SAdrian Chadd struct ifnet *ifp = ic->ic_ifp; 1986b8e788a5SAdrian Chadd struct ath_softc *sc = ifp->if_softc; 1987b8e788a5SAdrian Chadd struct ath_buf *bf; 19889c85ff91SAdrian Chadd struct ieee80211_frame *wh = mtod(m, struct ieee80211_frame *); 19899c85ff91SAdrian Chadd int error = 0; 1990b8e788a5SAdrian Chadd 1991ef27340cSAdrian Chadd ATH_PCU_LOCK(sc); 1992ef27340cSAdrian Chadd if (sc->sc_inreset_cnt > 0) { 1993ef27340cSAdrian Chadd device_printf(sc->sc_dev, "%s: sc_inreset_cnt > 0; bailing\n", 1994ef27340cSAdrian Chadd __func__); 1995ef27340cSAdrian Chadd error = EIO; 1996ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 1997ef27340cSAdrian Chadd goto bad0; 1998ef27340cSAdrian Chadd } 1999ef27340cSAdrian Chadd sc->sc_txstart_cnt++; 2000ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 2001ef27340cSAdrian Chadd 2002b8e788a5SAdrian Chadd if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0 || sc->sc_invalid) { 2003b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, "%s: discard frame, %s", __func__, 2004b8e788a5SAdrian Chadd (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0 ? 2005b8e788a5SAdrian Chadd "!running" : "invalid"); 2006b8e788a5SAdrian Chadd m_freem(m); 2007b8e788a5SAdrian Chadd error = ENETDOWN; 2008b8e788a5SAdrian Chadd goto bad; 2009b8e788a5SAdrian Chadd } 20109c85ff91SAdrian Chadd 20119c85ff91SAdrian Chadd /* 20129c85ff91SAdrian Chadd * Enforce how deep the multicast queue can grow. 20139c85ff91SAdrian Chadd * 20149c85ff91SAdrian Chadd * XXX duplicated in ath_tx_start(). 20159c85ff91SAdrian Chadd */ 20169c85ff91SAdrian Chadd if (IEEE80211_IS_MULTICAST(wh->i_addr1)) { 20179c85ff91SAdrian Chadd ATH_TXQ_LOCK(sc->sc_cabq); 20189c85ff91SAdrian Chadd 2019b09e37a1SAdrian Chadd if (sc->sc_cabq->axq_depth > sc->sc_txq_mcastq_maxdepth) { 20209c85ff91SAdrian Chadd sc->sc_stats.ast_tx_mcastq_overflow++; 20219c85ff91SAdrian Chadd error = ENOBUFS; 20229c85ff91SAdrian Chadd } 20239c85ff91SAdrian Chadd 20249c85ff91SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_cabq); 20259c85ff91SAdrian Chadd 20269c85ff91SAdrian Chadd if (error != 0) { 20279c85ff91SAdrian Chadd m_freem(m); 20289c85ff91SAdrian Chadd goto bad; 20299c85ff91SAdrian Chadd } 20309c85ff91SAdrian Chadd } 20319c85ff91SAdrian Chadd 2032b8e788a5SAdrian Chadd /* 2033b8e788a5SAdrian Chadd * Grab a TX buffer and associated resources. 2034b8e788a5SAdrian Chadd */ 2035af33d486SAdrian Chadd bf = ath_getbuf(sc, ATH_BUFTYPE_MGMT); 2036b8e788a5SAdrian Chadd if (bf == NULL) { 2037b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_nobuf++; 2038b8e788a5SAdrian Chadd m_freem(m); 2039b8e788a5SAdrian Chadd error = ENOBUFS; 2040b8e788a5SAdrian Chadd goto bad; 2041b8e788a5SAdrian Chadd } 2042b8e788a5SAdrian Chadd 2043b8e788a5SAdrian Chadd if (params == NULL) { 2044b8e788a5SAdrian Chadd /* 2045b8e788a5SAdrian Chadd * Legacy path; interpret frame contents to decide 2046b8e788a5SAdrian Chadd * precisely how to send the frame. 2047b8e788a5SAdrian Chadd */ 2048b8e788a5SAdrian Chadd if (ath_tx_start(sc, ni, bf, m)) { 2049b8e788a5SAdrian Chadd error = EIO; /* XXX */ 2050b8e788a5SAdrian Chadd goto bad2; 2051b8e788a5SAdrian Chadd } 2052b8e788a5SAdrian Chadd } else { 2053b8e788a5SAdrian Chadd /* 2054b8e788a5SAdrian Chadd * Caller supplied explicit parameters to use in 2055b8e788a5SAdrian Chadd * sending the frame. 2056b8e788a5SAdrian Chadd */ 2057b8e788a5SAdrian Chadd if (ath_tx_raw_start(sc, ni, bf, m, params)) { 2058b8e788a5SAdrian Chadd error = EIO; /* XXX */ 2059b8e788a5SAdrian Chadd goto bad2; 2060b8e788a5SAdrian Chadd } 2061b8e788a5SAdrian Chadd } 2062b8e788a5SAdrian Chadd sc->sc_wd_timer = 5; 2063b8e788a5SAdrian Chadd ifp->if_opackets++; 2064b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_raw++; 2065b8e788a5SAdrian Chadd 2066ef27340cSAdrian Chadd ATH_PCU_LOCK(sc); 2067ef27340cSAdrian Chadd sc->sc_txstart_cnt--; 2068ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 2069ef27340cSAdrian Chadd 2070b8e788a5SAdrian Chadd return 0; 2071b8e788a5SAdrian Chadd bad2: 2072b8e788a5SAdrian Chadd ATH_TXBUF_LOCK(sc); 2073e1a50456SAdrian Chadd ath_returnbuf_head(sc, bf); 2074b8e788a5SAdrian Chadd ATH_TXBUF_UNLOCK(sc); 2075b8e788a5SAdrian Chadd bad: 2076ef27340cSAdrian Chadd ATH_PCU_LOCK(sc); 2077ef27340cSAdrian Chadd sc->sc_txstart_cnt--; 2078ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 2079ef27340cSAdrian Chadd bad0: 2080b8e788a5SAdrian Chadd ifp->if_oerrors++; 2081b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_raw_fail++; 2082b8e788a5SAdrian Chadd ieee80211_free_node(ni); 2083ef27340cSAdrian Chadd 2084b8e788a5SAdrian Chadd return error; 2085b8e788a5SAdrian Chadd } 2086eb6f0de0SAdrian Chadd 2087eb6f0de0SAdrian Chadd /* Some helper functions */ 2088eb6f0de0SAdrian Chadd 2089eb6f0de0SAdrian Chadd /* 2090eb6f0de0SAdrian Chadd * ADDBA (and potentially others) need to be placed in the same 2091eb6f0de0SAdrian Chadd * hardware queue as the TID/node it's relating to. This is so 2092eb6f0de0SAdrian Chadd * it goes out after any pending non-aggregate frames to the 2093eb6f0de0SAdrian Chadd * same node/TID. 2094eb6f0de0SAdrian Chadd * 2095eb6f0de0SAdrian Chadd * If this isn't done, the ADDBA can go out before the frames 2096eb6f0de0SAdrian Chadd * queued in hardware. Even though these frames have a sequence 2097eb6f0de0SAdrian Chadd * number -earlier- than the ADDBA can be transmitted (but 2098eb6f0de0SAdrian Chadd * no frames whose sequence numbers are after the ADDBA should 2099eb6f0de0SAdrian Chadd * be!) they'll arrive after the ADDBA - and the receiving end 2100eb6f0de0SAdrian Chadd * will simply drop them as being out of the BAW. 2101eb6f0de0SAdrian Chadd * 2102eb6f0de0SAdrian Chadd * The frames can't be appended to the TID software queue - it'll 2103eb6f0de0SAdrian Chadd * never be sent out. So these frames have to be directly 2104eb6f0de0SAdrian Chadd * dispatched to the hardware, rather than queued in software. 2105eb6f0de0SAdrian Chadd * So if this function returns true, the TXQ has to be 2106eb6f0de0SAdrian Chadd * overridden and it has to be directly dispatched. 2107eb6f0de0SAdrian Chadd * 2108eb6f0de0SAdrian Chadd * It's a dirty hack, but someone's gotta do it. 2109eb6f0de0SAdrian Chadd */ 2110eb6f0de0SAdrian Chadd 2111eb6f0de0SAdrian Chadd /* 2112eb6f0de0SAdrian Chadd * XXX doesn't belong here! 2113eb6f0de0SAdrian Chadd */ 2114eb6f0de0SAdrian Chadd static int 2115eb6f0de0SAdrian Chadd ieee80211_is_action(struct ieee80211_frame *wh) 2116eb6f0de0SAdrian Chadd { 2117eb6f0de0SAdrian Chadd /* Type: Management frame? */ 2118eb6f0de0SAdrian Chadd if ((wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) != 2119eb6f0de0SAdrian Chadd IEEE80211_FC0_TYPE_MGT) 2120eb6f0de0SAdrian Chadd return 0; 2121eb6f0de0SAdrian Chadd 2122eb6f0de0SAdrian Chadd /* Subtype: Action frame? */ 2123eb6f0de0SAdrian Chadd if ((wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK) != 2124eb6f0de0SAdrian Chadd IEEE80211_FC0_SUBTYPE_ACTION) 2125eb6f0de0SAdrian Chadd return 0; 2126eb6f0de0SAdrian Chadd 2127eb6f0de0SAdrian Chadd return 1; 2128eb6f0de0SAdrian Chadd } 2129eb6f0de0SAdrian Chadd 2130eb6f0de0SAdrian Chadd #define MS(_v, _f) (((_v) & _f) >> _f##_S) 2131eb6f0de0SAdrian Chadd /* 2132eb6f0de0SAdrian Chadd * Return an alternate TID for ADDBA request frames. 2133eb6f0de0SAdrian Chadd * 2134eb6f0de0SAdrian Chadd * Yes, this likely should be done in the net80211 layer. 2135eb6f0de0SAdrian Chadd */ 2136eb6f0de0SAdrian Chadd static int 2137eb6f0de0SAdrian Chadd ath_tx_action_frame_override_queue(struct ath_softc *sc, 2138eb6f0de0SAdrian Chadd struct ieee80211_node *ni, 2139eb6f0de0SAdrian Chadd struct mbuf *m0, int *tid) 2140eb6f0de0SAdrian Chadd { 2141eb6f0de0SAdrian Chadd struct ieee80211_frame *wh = mtod(m0, struct ieee80211_frame *); 2142eb6f0de0SAdrian Chadd struct ieee80211_action_ba_addbarequest *ia; 2143eb6f0de0SAdrian Chadd uint8_t *frm; 2144eb6f0de0SAdrian Chadd uint16_t baparamset; 2145eb6f0de0SAdrian Chadd 2146eb6f0de0SAdrian Chadd /* Not action frame? Bail */ 2147eb6f0de0SAdrian Chadd if (! ieee80211_is_action(wh)) 2148eb6f0de0SAdrian Chadd return 0; 2149eb6f0de0SAdrian Chadd 2150eb6f0de0SAdrian Chadd /* XXX Not needed for frames we send? */ 2151eb6f0de0SAdrian Chadd #if 0 2152eb6f0de0SAdrian Chadd /* Correct length? */ 2153eb6f0de0SAdrian Chadd if (! ieee80211_parse_action(ni, m)) 2154eb6f0de0SAdrian Chadd return 0; 2155eb6f0de0SAdrian Chadd #endif 2156eb6f0de0SAdrian Chadd 2157eb6f0de0SAdrian Chadd /* Extract out action frame */ 2158eb6f0de0SAdrian Chadd frm = (u_int8_t *)&wh[1]; 2159eb6f0de0SAdrian Chadd ia = (struct ieee80211_action_ba_addbarequest *) frm; 2160eb6f0de0SAdrian Chadd 2161eb6f0de0SAdrian Chadd /* Not ADDBA? Bail */ 2162eb6f0de0SAdrian Chadd if (ia->rq_header.ia_category != IEEE80211_ACTION_CAT_BA) 2163eb6f0de0SAdrian Chadd return 0; 2164eb6f0de0SAdrian Chadd if (ia->rq_header.ia_action != IEEE80211_ACTION_BA_ADDBA_REQUEST) 2165eb6f0de0SAdrian Chadd return 0; 2166eb6f0de0SAdrian Chadd 2167eb6f0de0SAdrian Chadd /* Extract TID, return it */ 2168eb6f0de0SAdrian Chadd baparamset = le16toh(ia->rq_baparamset); 2169eb6f0de0SAdrian Chadd *tid = (int) MS(baparamset, IEEE80211_BAPS_TID); 2170eb6f0de0SAdrian Chadd 2171eb6f0de0SAdrian Chadd return 1; 2172eb6f0de0SAdrian Chadd } 2173eb6f0de0SAdrian Chadd #undef MS 2174eb6f0de0SAdrian Chadd 2175eb6f0de0SAdrian Chadd /* Per-node software queue operations */ 2176eb6f0de0SAdrian Chadd 2177eb6f0de0SAdrian Chadd /* 2178eb6f0de0SAdrian Chadd * Add the current packet to the given BAW. 2179eb6f0de0SAdrian Chadd * It is assumed that the current packet 2180eb6f0de0SAdrian Chadd * 2181eb6f0de0SAdrian Chadd * + fits inside the BAW; 2182eb6f0de0SAdrian Chadd * + already has had a sequence number allocated. 2183eb6f0de0SAdrian Chadd * 2184eb6f0de0SAdrian Chadd * Since the BAW status may be modified by both the ath task and 2185eb6f0de0SAdrian Chadd * the net80211/ifnet contexts, the TID must be locked. 2186eb6f0de0SAdrian Chadd */ 2187eb6f0de0SAdrian Chadd void 2188eb6f0de0SAdrian Chadd ath_tx_addto_baw(struct ath_softc *sc, struct ath_node *an, 2189eb6f0de0SAdrian Chadd struct ath_tid *tid, struct ath_buf *bf) 2190eb6f0de0SAdrian Chadd { 2191eb6f0de0SAdrian Chadd int index, cindex; 2192eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 2193eb6f0de0SAdrian Chadd 2194eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 2195c2ac9655SAdrian Chadd ATH_TID_LOCK_ASSERT(sc, tid); 2196eb6f0de0SAdrian Chadd 2197eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_isretried) 2198eb6f0de0SAdrian Chadd return; 2199eb6f0de0SAdrian Chadd 2200c7c07341SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 2201c7c07341SAdrian Chadd 22027561cb5cSAdrian Chadd if (! bf->bf_state.bfs_dobaw) { 22037561cb5cSAdrian Chadd device_printf(sc->sc_dev, 22047561cb5cSAdrian Chadd "%s: dobaw=0, seqno=%d, window %d:%d\n", 22057561cb5cSAdrian Chadd __func__, 22067561cb5cSAdrian Chadd SEQNO(bf->bf_state.bfs_seqno), 22077561cb5cSAdrian Chadd tap->txa_start, 22087561cb5cSAdrian Chadd tap->txa_wnd); 22097561cb5cSAdrian Chadd } 22107561cb5cSAdrian Chadd 2211eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_addedbaw) 2212eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 2213a108d2d6SAdrian Chadd "%s: re-added? tid=%d, seqno %d; window %d:%d; " 2214d4365d16SAdrian Chadd "baw head=%d tail=%d\n", 2215a108d2d6SAdrian Chadd __func__, tid->tid, SEQNO(bf->bf_state.bfs_seqno), 2216d4365d16SAdrian Chadd tap->txa_start, tap->txa_wnd, tid->baw_head, 2217d4365d16SAdrian Chadd tid->baw_tail); 2218eb6f0de0SAdrian Chadd 2219eb6f0de0SAdrian Chadd /* 22207561cb5cSAdrian Chadd * Verify that the given sequence number is not outside of the 22217561cb5cSAdrian Chadd * BAW. Complain loudly if that's the case. 22227561cb5cSAdrian Chadd */ 22237561cb5cSAdrian Chadd if (! BAW_WITHIN(tap->txa_start, tap->txa_wnd, 22247561cb5cSAdrian Chadd SEQNO(bf->bf_state.bfs_seqno))) { 22257561cb5cSAdrian Chadd device_printf(sc->sc_dev, 22267561cb5cSAdrian Chadd "%s: bf=%p: outside of BAW?? tid=%d, seqno %d; window %d:%d; " 22277561cb5cSAdrian Chadd "baw head=%d tail=%d\n", 22287561cb5cSAdrian Chadd __func__, bf, tid->tid, SEQNO(bf->bf_state.bfs_seqno), 22297561cb5cSAdrian Chadd tap->txa_start, tap->txa_wnd, tid->baw_head, 22307561cb5cSAdrian Chadd tid->baw_tail); 22317561cb5cSAdrian Chadd } 22327561cb5cSAdrian Chadd 22337561cb5cSAdrian Chadd /* 2234eb6f0de0SAdrian Chadd * ni->ni_txseqs[] is the currently allocated seqno. 2235eb6f0de0SAdrian Chadd * the txa state contains the current baw start. 2236eb6f0de0SAdrian Chadd */ 2237eb6f0de0SAdrian Chadd index = ATH_BA_INDEX(tap->txa_start, SEQNO(bf->bf_state.bfs_seqno)); 2238eb6f0de0SAdrian Chadd cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1); 2239eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAW, 2240a108d2d6SAdrian Chadd "%s: tid=%d, seqno %d; window %d:%d; index=%d cindex=%d " 2241d4365d16SAdrian Chadd "baw head=%d tail=%d\n", 2242a108d2d6SAdrian Chadd __func__, tid->tid, SEQNO(bf->bf_state.bfs_seqno), 2243d4365d16SAdrian Chadd tap->txa_start, tap->txa_wnd, index, cindex, tid->baw_head, 2244d4365d16SAdrian Chadd tid->baw_tail); 2245eb6f0de0SAdrian Chadd 2246eb6f0de0SAdrian Chadd 2247eb6f0de0SAdrian Chadd #if 0 2248eb6f0de0SAdrian Chadd assert(tid->tx_buf[cindex] == NULL); 2249eb6f0de0SAdrian Chadd #endif 2250eb6f0de0SAdrian Chadd if (tid->tx_buf[cindex] != NULL) { 2251eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 2252eb6f0de0SAdrian Chadd "%s: ba packet dup (index=%d, cindex=%d, " 2253eb6f0de0SAdrian Chadd "head=%d, tail=%d)\n", 2254eb6f0de0SAdrian Chadd __func__, index, cindex, tid->baw_head, tid->baw_tail); 2255eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 2256eb6f0de0SAdrian Chadd "%s: BA bf: %p; seqno=%d ; new bf: %p; seqno=%d\n", 2257eb6f0de0SAdrian Chadd __func__, 2258eb6f0de0SAdrian Chadd tid->tx_buf[cindex], 2259eb6f0de0SAdrian Chadd SEQNO(tid->tx_buf[cindex]->bf_state.bfs_seqno), 2260eb6f0de0SAdrian Chadd bf, 2261eb6f0de0SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno) 2262eb6f0de0SAdrian Chadd ); 2263eb6f0de0SAdrian Chadd } 2264eb6f0de0SAdrian Chadd tid->tx_buf[cindex] = bf; 2265eb6f0de0SAdrian Chadd 2266d4365d16SAdrian Chadd if (index >= ((tid->baw_tail - tid->baw_head) & 2267d4365d16SAdrian Chadd (ATH_TID_MAX_BUFS - 1))) { 2268eb6f0de0SAdrian Chadd tid->baw_tail = cindex; 2269eb6f0de0SAdrian Chadd INCR(tid->baw_tail, ATH_TID_MAX_BUFS); 2270eb6f0de0SAdrian Chadd } 2271eb6f0de0SAdrian Chadd } 2272eb6f0de0SAdrian Chadd 2273eb6f0de0SAdrian Chadd /* 227438962489SAdrian Chadd * Flip the BAW buffer entry over from the existing one to the new one. 227538962489SAdrian Chadd * 227638962489SAdrian Chadd * When software retransmitting a (sub-)frame, it is entirely possible that 227738962489SAdrian Chadd * the frame ath_buf is marked as BUSY and can't be immediately reused. 227838962489SAdrian Chadd * In that instance the buffer is cloned and the new buffer is used for 227938962489SAdrian Chadd * retransmit. We thus need to update the ath_buf slot in the BAW buf 228038962489SAdrian Chadd * tracking array to maintain consistency. 228138962489SAdrian Chadd */ 228238962489SAdrian Chadd static void 228338962489SAdrian Chadd ath_tx_switch_baw_buf(struct ath_softc *sc, struct ath_node *an, 228438962489SAdrian Chadd struct ath_tid *tid, struct ath_buf *old_bf, struct ath_buf *new_bf) 228538962489SAdrian Chadd { 228638962489SAdrian Chadd int index, cindex; 228738962489SAdrian Chadd struct ieee80211_tx_ampdu *tap; 228838962489SAdrian Chadd int seqno = SEQNO(old_bf->bf_state.bfs_seqno); 228938962489SAdrian Chadd 229038962489SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 2291c2ac9655SAdrian Chadd ATH_TID_LOCK_ASSERT(sc, tid); 229238962489SAdrian Chadd 229338962489SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 229438962489SAdrian Chadd index = ATH_BA_INDEX(tap->txa_start, seqno); 229538962489SAdrian Chadd cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1); 229638962489SAdrian Chadd 229738962489SAdrian Chadd /* 229838962489SAdrian Chadd * Just warn for now; if it happens then we should find out 229938962489SAdrian Chadd * about it. It's highly likely the aggregation session will 230038962489SAdrian Chadd * soon hang. 230138962489SAdrian Chadd */ 230238962489SAdrian Chadd if (old_bf->bf_state.bfs_seqno != new_bf->bf_state.bfs_seqno) { 230338962489SAdrian Chadd device_printf(sc->sc_dev, "%s: retransmitted buffer" 230438962489SAdrian Chadd " has mismatching seqno's, BA session may hang.\n", 230538962489SAdrian Chadd __func__); 230638962489SAdrian Chadd device_printf(sc->sc_dev, "%s: old seqno=%d, new_seqno=%d\n", 230738962489SAdrian Chadd __func__, 230838962489SAdrian Chadd old_bf->bf_state.bfs_seqno, 230938962489SAdrian Chadd new_bf->bf_state.bfs_seqno); 231038962489SAdrian Chadd } 231138962489SAdrian Chadd 231238962489SAdrian Chadd if (tid->tx_buf[cindex] != old_bf) { 231338962489SAdrian Chadd device_printf(sc->sc_dev, "%s: ath_buf pointer incorrect; " 231438962489SAdrian Chadd " has m BA session may hang.\n", 231538962489SAdrian Chadd __func__); 231638962489SAdrian Chadd device_printf(sc->sc_dev, "%s: old bf=%p, new bf=%p\n", 231738962489SAdrian Chadd __func__, 231838962489SAdrian Chadd old_bf, new_bf); 231938962489SAdrian Chadd } 232038962489SAdrian Chadd 232138962489SAdrian Chadd tid->tx_buf[cindex] = new_bf; 232238962489SAdrian Chadd } 232338962489SAdrian Chadd 232438962489SAdrian Chadd /* 2325eb6f0de0SAdrian Chadd * seq_start - left edge of BAW 2326eb6f0de0SAdrian Chadd * seq_next - current/next sequence number to allocate 2327eb6f0de0SAdrian Chadd * 2328eb6f0de0SAdrian Chadd * Since the BAW status may be modified by both the ath task and 2329eb6f0de0SAdrian Chadd * the net80211/ifnet contexts, the TID must be locked. 2330eb6f0de0SAdrian Chadd */ 2331eb6f0de0SAdrian Chadd static void 2332eb6f0de0SAdrian Chadd ath_tx_update_baw(struct ath_softc *sc, struct ath_node *an, 2333eb6f0de0SAdrian Chadd struct ath_tid *tid, const struct ath_buf *bf) 2334eb6f0de0SAdrian Chadd { 2335eb6f0de0SAdrian Chadd int index, cindex; 2336eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 2337eb6f0de0SAdrian Chadd int seqno = SEQNO(bf->bf_state.bfs_seqno); 2338eb6f0de0SAdrian Chadd 2339eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 23404b6db404SAdrian Chadd ATH_TID_LOCK_ASSERT(sc, tid); 2341eb6f0de0SAdrian Chadd 2342eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 2343eb6f0de0SAdrian Chadd index = ATH_BA_INDEX(tap->txa_start, seqno); 2344eb6f0de0SAdrian Chadd cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1); 2345eb6f0de0SAdrian Chadd 2346eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAW, 2347a108d2d6SAdrian Chadd "%s: tid=%d, baw=%d:%d, seqno=%d, index=%d, cindex=%d, " 2348d4365d16SAdrian Chadd "baw head=%d, tail=%d\n", 2349a108d2d6SAdrian Chadd __func__, tid->tid, tap->txa_start, tap->txa_wnd, seqno, index, 2350eb6f0de0SAdrian Chadd cindex, tid->baw_head, tid->baw_tail); 2351eb6f0de0SAdrian Chadd 2352eb6f0de0SAdrian Chadd /* 2353eb6f0de0SAdrian Chadd * If this occurs then we have a big problem - something else 2354eb6f0de0SAdrian Chadd * has slid tap->txa_start along without updating the BAW 2355eb6f0de0SAdrian Chadd * tracking start/end pointers. Thus the TX BAW state is now 2356eb6f0de0SAdrian Chadd * completely busted. 2357eb6f0de0SAdrian Chadd * 2358eb6f0de0SAdrian Chadd * But for now, since I haven't yet fixed TDMA and buffer cloning, 2359eb6f0de0SAdrian Chadd * it's quite possible that a cloned buffer is making its way 2360eb6f0de0SAdrian Chadd * here and causing it to fire off. Disable TDMA for now. 2361eb6f0de0SAdrian Chadd */ 2362eb6f0de0SAdrian Chadd if (tid->tx_buf[cindex] != bf) { 2363eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 2364eb6f0de0SAdrian Chadd "%s: comp bf=%p, seq=%d; slot bf=%p, seqno=%d\n", 2365eb6f0de0SAdrian Chadd __func__, 2366eb6f0de0SAdrian Chadd bf, SEQNO(bf->bf_state.bfs_seqno), 2367eb6f0de0SAdrian Chadd tid->tx_buf[cindex], 2368eb6f0de0SAdrian Chadd SEQNO(tid->tx_buf[cindex]->bf_state.bfs_seqno)); 2369eb6f0de0SAdrian Chadd } 2370eb6f0de0SAdrian Chadd 2371eb6f0de0SAdrian Chadd tid->tx_buf[cindex] = NULL; 2372eb6f0de0SAdrian Chadd 2373d4365d16SAdrian Chadd while (tid->baw_head != tid->baw_tail && 2374d4365d16SAdrian Chadd !tid->tx_buf[tid->baw_head]) { 2375eb6f0de0SAdrian Chadd INCR(tap->txa_start, IEEE80211_SEQ_RANGE); 2376eb6f0de0SAdrian Chadd INCR(tid->baw_head, ATH_TID_MAX_BUFS); 2377eb6f0de0SAdrian Chadd } 2378d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAW, 2379d4365d16SAdrian Chadd "%s: baw is now %d:%d, baw head=%d\n", 2380eb6f0de0SAdrian Chadd __func__, tap->txa_start, tap->txa_wnd, tid->baw_head); 2381eb6f0de0SAdrian Chadd } 2382eb6f0de0SAdrian Chadd 2383eb6f0de0SAdrian Chadd /* 2384eb6f0de0SAdrian Chadd * Mark the current node/TID as ready to TX. 2385eb6f0de0SAdrian Chadd * 2386eb6f0de0SAdrian Chadd * This is done to make it easy for the software scheduler to 2387eb6f0de0SAdrian Chadd * find which nodes have data to send. 2388eb6f0de0SAdrian Chadd * 2389eb6f0de0SAdrian Chadd * The TXQ lock must be held. 2390eb6f0de0SAdrian Chadd */ 2391eb6f0de0SAdrian Chadd static void 2392eb6f0de0SAdrian Chadd ath_tx_tid_sched(struct ath_softc *sc, struct ath_tid *tid) 2393eb6f0de0SAdrian Chadd { 2394eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 2395eb6f0de0SAdrian Chadd 2396eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 2397eb6f0de0SAdrian Chadd 2398eb6f0de0SAdrian Chadd if (tid->paused) 2399eb6f0de0SAdrian Chadd return; /* paused, can't schedule yet */ 2400eb6f0de0SAdrian Chadd 2401eb6f0de0SAdrian Chadd if (tid->sched) 2402eb6f0de0SAdrian Chadd return; /* already scheduled */ 2403eb6f0de0SAdrian Chadd 2404eb6f0de0SAdrian Chadd tid->sched = 1; 2405eb6f0de0SAdrian Chadd 2406eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&txq->axq_tidq, tid, axq_qelem); 2407eb6f0de0SAdrian Chadd } 2408eb6f0de0SAdrian Chadd 2409eb6f0de0SAdrian Chadd /* 2410eb6f0de0SAdrian Chadd * Mark the current node as no longer needing to be polled for 2411eb6f0de0SAdrian Chadd * TX packets. 2412eb6f0de0SAdrian Chadd * 2413eb6f0de0SAdrian Chadd * The TXQ lock must be held. 2414eb6f0de0SAdrian Chadd */ 2415eb6f0de0SAdrian Chadd static void 2416eb6f0de0SAdrian Chadd ath_tx_tid_unsched(struct ath_softc *sc, struct ath_tid *tid) 2417eb6f0de0SAdrian Chadd { 2418eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 2419eb6f0de0SAdrian Chadd 2420eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 2421eb6f0de0SAdrian Chadd 2422eb6f0de0SAdrian Chadd if (tid->sched == 0) 2423eb6f0de0SAdrian Chadd return; 2424eb6f0de0SAdrian Chadd 2425eb6f0de0SAdrian Chadd tid->sched = 0; 2426eb6f0de0SAdrian Chadd TAILQ_REMOVE(&txq->axq_tidq, tid, axq_qelem); 2427eb6f0de0SAdrian Chadd } 2428eb6f0de0SAdrian Chadd 2429eb6f0de0SAdrian Chadd /* 2430eb6f0de0SAdrian Chadd * Assign a sequence number manually to the given frame. 2431eb6f0de0SAdrian Chadd * 2432eb6f0de0SAdrian Chadd * This should only be called for A-MPDU TX frames. 2433eb6f0de0SAdrian Chadd */ 2434a108d2d6SAdrian Chadd static ieee80211_seq 2435eb6f0de0SAdrian Chadd ath_tx_tid_seqno_assign(struct ath_softc *sc, struct ieee80211_node *ni, 2436eb6f0de0SAdrian Chadd struct ath_buf *bf, struct mbuf *m0) 2437eb6f0de0SAdrian Chadd { 2438eb6f0de0SAdrian Chadd struct ieee80211_frame *wh; 2439eb6f0de0SAdrian Chadd int tid, pri; 2440eb6f0de0SAdrian Chadd ieee80211_seq seqno; 2441eb6f0de0SAdrian Chadd uint8_t subtype; 2442eb6f0de0SAdrian Chadd 2443eb6f0de0SAdrian Chadd /* TID lookup */ 2444eb6f0de0SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 2445eb6f0de0SAdrian Chadd pri = M_WME_GETAC(m0); /* honor classification */ 2446eb6f0de0SAdrian Chadd tid = WME_AC_TO_TID(pri); 2447a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: pri=%d, tid=%d, qos has seq=%d\n", 2448a108d2d6SAdrian Chadd __func__, pri, tid, IEEE80211_QOS_HAS_SEQ(wh)); 2449eb6f0de0SAdrian Chadd 2450eb6f0de0SAdrian Chadd /* XXX Is it a control frame? Ignore */ 2451eb6f0de0SAdrian Chadd 2452eb6f0de0SAdrian Chadd /* Does the packet require a sequence number? */ 2453eb6f0de0SAdrian Chadd if (! IEEE80211_QOS_HAS_SEQ(wh)) 2454eb6f0de0SAdrian Chadd return -1; 2455eb6f0de0SAdrian Chadd 24567561cb5cSAdrian Chadd ATH_TID_LOCK_ASSERT(sc, &(ATH_NODE(ni)->an_tid[tid])); 24577561cb5cSAdrian Chadd 2458eb6f0de0SAdrian Chadd /* 2459eb6f0de0SAdrian Chadd * Is it a QOS NULL Data frame? Give it a sequence number from 2460eb6f0de0SAdrian Chadd * the default TID (IEEE80211_NONQOS_TID.) 2461eb6f0de0SAdrian Chadd * 2462eb6f0de0SAdrian Chadd * The RX path of everything I've looked at doesn't include the NULL 2463eb6f0de0SAdrian Chadd * data frame sequence number in the aggregation state updates, so 2464eb6f0de0SAdrian Chadd * assigning it a sequence number there will cause a BAW hole on the 2465eb6f0de0SAdrian Chadd * RX side. 2466eb6f0de0SAdrian Chadd */ 2467eb6f0de0SAdrian Chadd subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK; 2468eb6f0de0SAdrian Chadd if (subtype == IEEE80211_FC0_SUBTYPE_QOS_NULL) { 24697561cb5cSAdrian Chadd /* XXX no locking for this TID? This is a bit of a problem. */ 2470eb6f0de0SAdrian Chadd seqno = ni->ni_txseqs[IEEE80211_NONQOS_TID]; 2471eb6f0de0SAdrian Chadd INCR(ni->ni_txseqs[IEEE80211_NONQOS_TID], IEEE80211_SEQ_RANGE); 2472eb6f0de0SAdrian Chadd } else { 2473eb6f0de0SAdrian Chadd /* Manually assign sequence number */ 2474eb6f0de0SAdrian Chadd seqno = ni->ni_txseqs[tid]; 2475eb6f0de0SAdrian Chadd INCR(ni->ni_txseqs[tid], IEEE80211_SEQ_RANGE); 2476eb6f0de0SAdrian Chadd } 2477eb6f0de0SAdrian Chadd *(uint16_t *)&wh->i_seq[0] = htole16(seqno << IEEE80211_SEQ_SEQ_SHIFT); 2478eb6f0de0SAdrian Chadd M_SEQNO_SET(m0, seqno); 2479eb6f0de0SAdrian Chadd 2480eb6f0de0SAdrian Chadd /* Return so caller can do something with it if needed */ 2481a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: -> seqno=%d\n", __func__, seqno); 2482eb6f0de0SAdrian Chadd return seqno; 2483eb6f0de0SAdrian Chadd } 2484eb6f0de0SAdrian Chadd 2485eb6f0de0SAdrian Chadd /* 2486eb6f0de0SAdrian Chadd * Attempt to direct dispatch an aggregate frame to hardware. 2487eb6f0de0SAdrian Chadd * If the frame is out of BAW, queue. 2488eb6f0de0SAdrian Chadd * Otherwise, schedule it as a single frame. 2489eb6f0de0SAdrian Chadd */ 2490eb6f0de0SAdrian Chadd static void 249146634305SAdrian Chadd ath_tx_xmit_aggr(struct ath_softc *sc, struct ath_node *an, 249246634305SAdrian Chadd struct ath_txq *txq, struct ath_buf *bf) 2493eb6f0de0SAdrian Chadd { 2494eb6f0de0SAdrian Chadd struct ath_tid *tid = &an->an_tid[bf->bf_state.bfs_tid]; 249546634305SAdrian Chadd // struct ath_txq *txq = bf->bf_state.bfs_txq; 2496eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 2497eb6f0de0SAdrian Chadd 249846634305SAdrian Chadd if (txq != bf->bf_state.bfs_txq) { 249946634305SAdrian Chadd device_printf(sc->sc_dev, "%s: txq %d != bfs_txq %d!\n", 250046634305SAdrian Chadd __func__, 250146634305SAdrian Chadd txq->axq_qnum, 250246634305SAdrian Chadd bf->bf_state.bfs_txq->axq_qnum); 250346634305SAdrian Chadd } 250446634305SAdrian Chadd 2505eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 2506c2ac9655SAdrian Chadd ATH_TID_LOCK_ASSERT(sc, tid); 2507eb6f0de0SAdrian Chadd 2508eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 2509eb6f0de0SAdrian Chadd 2510eb6f0de0SAdrian Chadd /* paused? queue */ 2511eb6f0de0SAdrian Chadd if (tid->paused) { 25124547f047SAdrian Chadd ATH_TXQ_INSERT_HEAD(tid, bf, bf_list); 25130f04c5a2SAdrian Chadd /* XXX don't sched - we're paused! */ 2514eb6f0de0SAdrian Chadd return; 2515eb6f0de0SAdrian Chadd } 2516eb6f0de0SAdrian Chadd 2517eb6f0de0SAdrian Chadd /* outside baw? queue */ 2518eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw && 2519eb6f0de0SAdrian Chadd (! BAW_WITHIN(tap->txa_start, tap->txa_wnd, 2520eb6f0de0SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)))) { 2521ba0e58f4SAdrian Chadd ATH_TXQ_INSERT_HEAD(tid, bf, bf_list); 2522eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, tid); 2523eb6f0de0SAdrian Chadd return; 2524eb6f0de0SAdrian Chadd } 2525eb6f0de0SAdrian Chadd 2526eb6f0de0SAdrian Chadd /* Direct dispatch to hardware */ 2527eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 2528e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 2529e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 2530eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 2531e2e4a2c2SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 2532eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 2533eb6f0de0SAdrian Chadd 2534eb6f0de0SAdrian Chadd /* Statistics */ 2535eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_low_hwq_single_pkt++; 2536eb6f0de0SAdrian Chadd 2537eb6f0de0SAdrian Chadd /* Track per-TID hardware queue depth correctly */ 2538eb6f0de0SAdrian Chadd tid->hwq_depth++; 2539eb6f0de0SAdrian Chadd 2540eb6f0de0SAdrian Chadd /* Add to BAW */ 2541eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw) { 2542eb6f0de0SAdrian Chadd ath_tx_addto_baw(sc, an, tid, bf); 2543eb6f0de0SAdrian Chadd bf->bf_state.bfs_addedbaw = 1; 2544eb6f0de0SAdrian Chadd } 2545eb6f0de0SAdrian Chadd 2546eb6f0de0SAdrian Chadd /* Set completion handler, multi-frame aggregate or not */ 2547eb6f0de0SAdrian Chadd bf->bf_comp = ath_tx_aggr_comp; 2548eb6f0de0SAdrian Chadd 2549eb6f0de0SAdrian Chadd /* Hand off to hardware */ 2550eb6f0de0SAdrian Chadd ath_tx_handoff(sc, txq, bf); 2551eb6f0de0SAdrian Chadd } 2552eb6f0de0SAdrian Chadd 2553eb6f0de0SAdrian Chadd /* 2554eb6f0de0SAdrian Chadd * Attempt to send the packet. 2555eb6f0de0SAdrian Chadd * If the queue isn't busy, direct-dispatch. 2556eb6f0de0SAdrian Chadd * If the queue is busy enough, queue the given packet on the 2557eb6f0de0SAdrian Chadd * relevant software queue. 2558eb6f0de0SAdrian Chadd */ 2559eb6f0de0SAdrian Chadd void 2560eb6f0de0SAdrian Chadd ath_tx_swq(struct ath_softc *sc, struct ieee80211_node *ni, struct ath_txq *txq, 2561eb6f0de0SAdrian Chadd struct ath_buf *bf) 2562eb6f0de0SAdrian Chadd { 2563eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 2564eb6f0de0SAdrian Chadd struct ieee80211_frame *wh; 2565eb6f0de0SAdrian Chadd struct ath_tid *atid; 2566eb6f0de0SAdrian Chadd int pri, tid; 2567eb6f0de0SAdrian Chadd struct mbuf *m0 = bf->bf_m; 2568eb6f0de0SAdrian Chadd 25697561cb5cSAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 25707561cb5cSAdrian Chadd 2571eb6f0de0SAdrian Chadd /* Fetch the TID - non-QoS frames get assigned to TID 16 */ 2572eb6f0de0SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 2573eb6f0de0SAdrian Chadd pri = ath_tx_getac(sc, m0); 2574eb6f0de0SAdrian Chadd tid = ath_tx_gettid(sc, m0); 2575eb6f0de0SAdrian Chadd atid = &an->an_tid[tid]; 2576eb6f0de0SAdrian Chadd 2577c2ac9655SAdrian Chadd ATH_TID_LOCK_ASSERT(sc, atid); 2578c2ac9655SAdrian Chadd 2579a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: bf=%p, pri=%d, tid=%d, qos=%d\n", 2580a108d2d6SAdrian Chadd __func__, bf, pri, tid, IEEE80211_QOS_HAS_SEQ(wh)); 2581eb6f0de0SAdrian Chadd 2582eb6f0de0SAdrian Chadd /* Set local packet state, used to queue packets to hardware */ 258346634305SAdrian Chadd /* XXX potentially duplicate info, re-check */ 258446634305SAdrian Chadd /* XXX remember, txq must be the hardware queue, not the av_mcastq */ 2585eb6f0de0SAdrian Chadd bf->bf_state.bfs_tid = tid; 2586eb6f0de0SAdrian Chadd bf->bf_state.bfs_txq = txq; 2587eb6f0de0SAdrian Chadd bf->bf_state.bfs_pri = pri; 2588eb6f0de0SAdrian Chadd 2589eb6f0de0SAdrian Chadd /* 2590eb6f0de0SAdrian Chadd * If the hardware queue isn't busy, queue it directly. 2591eb6f0de0SAdrian Chadd * If the hardware queue is busy, queue it. 2592eb6f0de0SAdrian Chadd * If the TID is paused or the traffic it outside BAW, software 2593eb6f0de0SAdrian Chadd * queue it. 2594eb6f0de0SAdrian Chadd */ 2595eb6f0de0SAdrian Chadd if (atid->paused) { 2596eb6f0de0SAdrian Chadd /* TID is paused, queue */ 2597a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: paused\n", __func__); 2598eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_TAIL(atid, bf, bf_list); 2599eb6f0de0SAdrian Chadd } else if (ath_tx_ampdu_pending(sc, an, tid)) { 2600eb6f0de0SAdrian Chadd /* AMPDU pending; queue */ 2601a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: pending\n", __func__); 2602eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_TAIL(atid, bf, bf_list); 2603eb6f0de0SAdrian Chadd /* XXX sched? */ 2604eb6f0de0SAdrian Chadd } else if (ath_tx_ampdu_running(sc, an, tid)) { 2605eb6f0de0SAdrian Chadd /* AMPDU running, attempt direct dispatch if possible */ 260639f24578SAdrian Chadd 260739f24578SAdrian Chadd /* 260839f24578SAdrian Chadd * Always queue the frame to the tail of the list. 260939f24578SAdrian Chadd */ 261039f24578SAdrian Chadd ATH_TXQ_INSERT_TAIL(atid, bf, bf_list); 261139f24578SAdrian Chadd 261239f24578SAdrian Chadd /* 261339f24578SAdrian Chadd * If the hardware queue isn't busy, direct dispatch 261439f24578SAdrian Chadd * the head frame in the list. Don't schedule the 261539f24578SAdrian Chadd * TID - let it build some more frames first? 261639f24578SAdrian Chadd * 261739f24578SAdrian Chadd * Otherwise, schedule the TID. 261839f24578SAdrian Chadd */ 2619d4365d16SAdrian Chadd if (txq->axq_depth < sc->sc_hwq_limit) { 262039f24578SAdrian Chadd bf = TAILQ_FIRST(&atid->axq_q); 262139f24578SAdrian Chadd ATH_TXQ_REMOVE(atid, bf, bf_list); 262246634305SAdrian Chadd ath_tx_xmit_aggr(sc, an, txq, bf); 2623a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 2624a108d2d6SAdrian Chadd "%s: xmit_aggr\n", 2625a108d2d6SAdrian Chadd __func__); 2626d4365d16SAdrian Chadd } else { 2627d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 2628a108d2d6SAdrian Chadd "%s: ampdu; swq'ing\n", 2629a108d2d6SAdrian Chadd __func__); 2630eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, atid); 2631eb6f0de0SAdrian Chadd } 2632eb6f0de0SAdrian Chadd } else if (txq->axq_depth < sc->sc_hwq_limit) { 2633eb6f0de0SAdrian Chadd /* AMPDU not running, attempt direct dispatch */ 2634a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: xmit_normal\n", __func__); 2635eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, txq, bf); 2636eb6f0de0SAdrian Chadd } else { 2637eb6f0de0SAdrian Chadd /* Busy; queue */ 2638a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: swq'ing\n", __func__); 2639eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_TAIL(atid, bf, bf_list); 2640eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, atid); 2641eb6f0de0SAdrian Chadd } 2642eb6f0de0SAdrian Chadd } 2643eb6f0de0SAdrian Chadd 2644eb6f0de0SAdrian Chadd /* 2645eb6f0de0SAdrian Chadd * Do the basic frame setup stuff that's required before the frame 2646eb6f0de0SAdrian Chadd * is added to a software queue. 2647eb6f0de0SAdrian Chadd * 2648eb6f0de0SAdrian Chadd * All frames get mostly the same treatment and it's done once. 2649eb6f0de0SAdrian Chadd * Retransmits fiddle with things like the rate control setup, 2650eb6f0de0SAdrian Chadd * setting the retransmit bit in the packet; doing relevant DMA/bus 2651eb6f0de0SAdrian Chadd * syncing and relinking it (back) into the hardware TX queue. 2652eb6f0de0SAdrian Chadd * 2653eb6f0de0SAdrian Chadd * Note that this may cause the mbuf to be reallocated, so 2654eb6f0de0SAdrian Chadd * m0 may not be valid. 2655eb6f0de0SAdrian Chadd */ 2656eb6f0de0SAdrian Chadd 2657eb6f0de0SAdrian Chadd 2658eb6f0de0SAdrian Chadd /* 2659eb6f0de0SAdrian Chadd * Configure the per-TID node state. 2660eb6f0de0SAdrian Chadd * 2661eb6f0de0SAdrian Chadd * This likely belongs in if_ath_node.c but I can't think of anywhere 2662eb6f0de0SAdrian Chadd * else to put it just yet. 2663eb6f0de0SAdrian Chadd * 2664eb6f0de0SAdrian Chadd * This sets up the SLISTs and the mutex as appropriate. 2665eb6f0de0SAdrian Chadd */ 2666eb6f0de0SAdrian Chadd void 2667eb6f0de0SAdrian Chadd ath_tx_tid_init(struct ath_softc *sc, struct ath_node *an) 2668eb6f0de0SAdrian Chadd { 2669eb6f0de0SAdrian Chadd int i, j; 2670eb6f0de0SAdrian Chadd struct ath_tid *atid; 2671eb6f0de0SAdrian Chadd 2672eb6f0de0SAdrian Chadd for (i = 0; i < IEEE80211_TID_SIZE; i++) { 2673eb6f0de0SAdrian Chadd atid = &an->an_tid[i]; 2674eb6f0de0SAdrian Chadd TAILQ_INIT(&atid->axq_q); 2675eb6f0de0SAdrian Chadd atid->tid = i; 2676eb6f0de0SAdrian Chadd atid->an = an; 2677eb6f0de0SAdrian Chadd for (j = 0; j < ATH_TID_MAX_BUFS; j++) 2678eb6f0de0SAdrian Chadd atid->tx_buf[j] = NULL; 2679eb6f0de0SAdrian Chadd atid->baw_head = atid->baw_tail = 0; 2680eb6f0de0SAdrian Chadd atid->paused = 0; 2681eb6f0de0SAdrian Chadd atid->sched = 0; 2682eb6f0de0SAdrian Chadd atid->hwq_depth = 0; 2683eb6f0de0SAdrian Chadd atid->cleanup_inprogress = 0; 2684eb6f0de0SAdrian Chadd if (i == IEEE80211_NONQOS_TID) 2685eb6f0de0SAdrian Chadd atid->ac = WME_AC_BE; 2686eb6f0de0SAdrian Chadd else 2687eb6f0de0SAdrian Chadd atid->ac = TID_TO_WME_AC(i); 2688eb6f0de0SAdrian Chadd } 2689eb6f0de0SAdrian Chadd } 2690eb6f0de0SAdrian Chadd 2691eb6f0de0SAdrian Chadd /* 2692eb6f0de0SAdrian Chadd * Pause the current TID. This stops packets from being transmitted 2693eb6f0de0SAdrian Chadd * on it. 2694eb6f0de0SAdrian Chadd * 2695eb6f0de0SAdrian Chadd * Since this is also called from upper layers as well as the driver, 2696eb6f0de0SAdrian Chadd * it will get the TID lock. 2697eb6f0de0SAdrian Chadd */ 2698eb6f0de0SAdrian Chadd static void 2699eb6f0de0SAdrian Chadd ath_tx_tid_pause(struct ath_softc *sc, struct ath_tid *tid) 2700eb6f0de0SAdrian Chadd { 270188b3d483SAdrian Chadd 270288b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 2703eb6f0de0SAdrian Chadd tid->paused++; 2704eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: paused = %d\n", 2705eb6f0de0SAdrian Chadd __func__, tid->paused); 2706eb6f0de0SAdrian Chadd } 2707eb6f0de0SAdrian Chadd 2708eb6f0de0SAdrian Chadd /* 2709eb6f0de0SAdrian Chadd * Unpause the current TID, and schedule it if needed. 2710eb6f0de0SAdrian Chadd */ 2711eb6f0de0SAdrian Chadd static void 2712eb6f0de0SAdrian Chadd ath_tx_tid_resume(struct ath_softc *sc, struct ath_tid *tid) 2713eb6f0de0SAdrian Chadd { 2714eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 2715eb6f0de0SAdrian Chadd 2716eb6f0de0SAdrian Chadd tid->paused--; 2717eb6f0de0SAdrian Chadd 2718eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: unpaused = %d\n", 2719eb6f0de0SAdrian Chadd __func__, tid->paused); 2720eb6f0de0SAdrian Chadd 2721eb6f0de0SAdrian Chadd if (tid->paused || tid->axq_depth == 0) { 2722eb6f0de0SAdrian Chadd return; 2723eb6f0de0SAdrian Chadd } 2724eb6f0de0SAdrian Chadd 2725eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, tid); 2726eb6f0de0SAdrian Chadd /* Punt some frames to the hardware if needed */ 272703e9308fSAdrian Chadd //ath_txq_sched(sc, sc->sc_ac2q[tid->ac]); 272803e9308fSAdrian Chadd taskqueue_enqueue(sc->sc_tq, &sc->sc_txqtask); 2729eb6f0de0SAdrian Chadd } 2730eb6f0de0SAdrian Chadd 2731eb6f0de0SAdrian Chadd /* 273288b3d483SAdrian Chadd * Suspend the queue because we need to TX a BAR. 273388b3d483SAdrian Chadd */ 273488b3d483SAdrian Chadd static void 273588b3d483SAdrian Chadd ath_tx_tid_bar_suspend(struct ath_softc *sc, struct ath_tid *tid) 273688b3d483SAdrian Chadd { 273788b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 273888b3d483SAdrian Chadd 27390e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, 2740e60c4fc2SAdrian Chadd "%s: tid=%p, bar_wait=%d, bar_tx=%d, called\n", 274188b3d483SAdrian Chadd __func__, 2742e60c4fc2SAdrian Chadd tid, 2743e60c4fc2SAdrian Chadd tid->bar_wait, 2744e60c4fc2SAdrian Chadd tid->bar_tx); 274588b3d483SAdrian Chadd 274688b3d483SAdrian Chadd /* We shouldn't be called when bar_tx is 1 */ 274788b3d483SAdrian Chadd if (tid->bar_tx) { 274888b3d483SAdrian Chadd device_printf(sc->sc_dev, "%s: bar_tx is 1?!\n", 274988b3d483SAdrian Chadd __func__); 275088b3d483SAdrian Chadd } 275188b3d483SAdrian Chadd 275288b3d483SAdrian Chadd /* If we've already been called, just be patient. */ 275388b3d483SAdrian Chadd if (tid->bar_wait) 275488b3d483SAdrian Chadd return; 275588b3d483SAdrian Chadd 275688b3d483SAdrian Chadd /* Wait! */ 275788b3d483SAdrian Chadd tid->bar_wait = 1; 275888b3d483SAdrian Chadd 275988b3d483SAdrian Chadd /* Only one pause, no matter how many frames fail */ 276088b3d483SAdrian Chadd ath_tx_tid_pause(sc, tid); 276188b3d483SAdrian Chadd } 276288b3d483SAdrian Chadd 276388b3d483SAdrian Chadd /* 276488b3d483SAdrian Chadd * We've finished with BAR handling - either we succeeded or 276588b3d483SAdrian Chadd * failed. Either way, unsuspend TX. 276688b3d483SAdrian Chadd */ 276788b3d483SAdrian Chadd static void 276888b3d483SAdrian Chadd ath_tx_tid_bar_unsuspend(struct ath_softc *sc, struct ath_tid *tid) 276988b3d483SAdrian Chadd { 277088b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 277188b3d483SAdrian Chadd 27720e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, 277388b3d483SAdrian Chadd "%s: tid=%p, called\n", 277488b3d483SAdrian Chadd __func__, 277588b3d483SAdrian Chadd tid); 277688b3d483SAdrian Chadd 277788b3d483SAdrian Chadd if (tid->bar_tx == 0 || tid->bar_wait == 0) { 277888b3d483SAdrian Chadd device_printf(sc->sc_dev, "%s: bar_tx=%d, bar_wait=%d: ?\n", 277988b3d483SAdrian Chadd __func__, tid->bar_tx, tid->bar_wait); 278088b3d483SAdrian Chadd } 278188b3d483SAdrian Chadd 278288b3d483SAdrian Chadd tid->bar_tx = tid->bar_wait = 0; 278388b3d483SAdrian Chadd ath_tx_tid_resume(sc, tid); 278488b3d483SAdrian Chadd } 278588b3d483SAdrian Chadd 278688b3d483SAdrian Chadd /* 278788b3d483SAdrian Chadd * Return whether we're ready to TX a BAR frame. 278888b3d483SAdrian Chadd * 278988b3d483SAdrian Chadd * Requires the TID lock be held. 279088b3d483SAdrian Chadd */ 279188b3d483SAdrian Chadd static int 279288b3d483SAdrian Chadd ath_tx_tid_bar_tx_ready(struct ath_softc *sc, struct ath_tid *tid) 279388b3d483SAdrian Chadd { 279488b3d483SAdrian Chadd 279588b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 279688b3d483SAdrian Chadd 279788b3d483SAdrian Chadd if (tid->bar_wait == 0 || tid->hwq_depth > 0) 279888b3d483SAdrian Chadd return (0); 279988b3d483SAdrian Chadd 28000e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, "%s: tid=%p (%d), bar ready\n", 28010e22ed0eSAdrian Chadd __func__, tid, tid->tid); 28020e22ed0eSAdrian Chadd 280388b3d483SAdrian Chadd return (1); 280488b3d483SAdrian Chadd } 280588b3d483SAdrian Chadd 280688b3d483SAdrian Chadd /* 280788b3d483SAdrian Chadd * Check whether the current TID is ready to have a BAR 280888b3d483SAdrian Chadd * TXed and if so, do the TX. 280988b3d483SAdrian Chadd * 281088b3d483SAdrian Chadd * Since the TID/TXQ lock can't be held during a call to 281188b3d483SAdrian Chadd * ieee80211_send_bar(), we have to do the dirty thing of unlocking it, 281288b3d483SAdrian Chadd * sending the BAR and locking it again. 281388b3d483SAdrian Chadd * 281488b3d483SAdrian Chadd * Eventually, the code to send the BAR should be broken out 281588b3d483SAdrian Chadd * from this routine so the lock doesn't have to be reacquired 281688b3d483SAdrian Chadd * just to be immediately dropped by the caller. 281788b3d483SAdrian Chadd */ 281888b3d483SAdrian Chadd static void 281988b3d483SAdrian Chadd ath_tx_tid_bar_tx(struct ath_softc *sc, struct ath_tid *tid) 282088b3d483SAdrian Chadd { 282188b3d483SAdrian Chadd struct ieee80211_tx_ampdu *tap; 282288b3d483SAdrian Chadd 282388b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 282488b3d483SAdrian Chadd 28250e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, 282688b3d483SAdrian Chadd "%s: tid=%p, called\n", 282788b3d483SAdrian Chadd __func__, 282888b3d483SAdrian Chadd tid); 282988b3d483SAdrian Chadd 283088b3d483SAdrian Chadd tap = ath_tx_get_tx_tid(tid->an, tid->tid); 283188b3d483SAdrian Chadd 283288b3d483SAdrian Chadd /* 283388b3d483SAdrian Chadd * This is an error condition! 283488b3d483SAdrian Chadd */ 283588b3d483SAdrian Chadd if (tid->bar_wait == 0 || tid->bar_tx == 1) { 283688b3d483SAdrian Chadd device_printf(sc->sc_dev, 283788b3d483SAdrian Chadd "%s: tid=%p, bar_tx=%d, bar_wait=%d: ?\n", 283888b3d483SAdrian Chadd __func__, 283988b3d483SAdrian Chadd tid, 284088b3d483SAdrian Chadd tid->bar_tx, 284188b3d483SAdrian Chadd tid->bar_wait); 284288b3d483SAdrian Chadd return; 284388b3d483SAdrian Chadd } 284488b3d483SAdrian Chadd 284588b3d483SAdrian Chadd /* Don't do anything if we still have pending frames */ 284688b3d483SAdrian Chadd if (tid->hwq_depth > 0) { 28470e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, 284888b3d483SAdrian Chadd "%s: tid=%p, hwq_depth=%d, waiting\n", 284988b3d483SAdrian Chadd __func__, 285088b3d483SAdrian Chadd tid, 285188b3d483SAdrian Chadd tid->hwq_depth); 285288b3d483SAdrian Chadd return; 285388b3d483SAdrian Chadd } 285488b3d483SAdrian Chadd 285588b3d483SAdrian Chadd /* We're now about to TX */ 285688b3d483SAdrian Chadd tid->bar_tx = 1; 285788b3d483SAdrian Chadd 285888b3d483SAdrian Chadd /* 285988b3d483SAdrian Chadd * Calculate new BAW left edge, now that all frames have either 286088b3d483SAdrian Chadd * succeeded or failed. 286188b3d483SAdrian Chadd * 286288b3d483SAdrian Chadd * XXX verify this is _actually_ the valid value to begin at! 286388b3d483SAdrian Chadd */ 28640e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, 286588b3d483SAdrian Chadd "%s: tid=%p, new BAW left edge=%d\n", 286688b3d483SAdrian Chadd __func__, 286788b3d483SAdrian Chadd tid, 286888b3d483SAdrian Chadd tap->txa_start); 286988b3d483SAdrian Chadd 287088b3d483SAdrian Chadd /* Try sending the BAR frame */ 287188b3d483SAdrian Chadd /* We can't hold the lock here! */ 287288b3d483SAdrian Chadd 287388b3d483SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[tid->ac]); 287488b3d483SAdrian Chadd if (ieee80211_send_bar(&tid->an->an_node, tap, tap->txa_start) == 0) { 287588b3d483SAdrian Chadd /* Success? Now we wait for notification that it's done */ 287688b3d483SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[tid->ac]); 287788b3d483SAdrian Chadd return; 287888b3d483SAdrian Chadd } 287988b3d483SAdrian Chadd 288088b3d483SAdrian Chadd /* Failure? For now, warn loudly and continue */ 288188b3d483SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[tid->ac]); 288288b3d483SAdrian Chadd device_printf(sc->sc_dev, "%s: tid=%p, failed to TX BAR, continue!\n", 288388b3d483SAdrian Chadd __func__, tid); 288488b3d483SAdrian Chadd ath_tx_tid_bar_unsuspend(sc, tid); 288588b3d483SAdrian Chadd } 288688b3d483SAdrian Chadd 288788b3d483SAdrian Chadd 288888b3d483SAdrian Chadd /* 2889eb6f0de0SAdrian Chadd * Free any packets currently pending in the software TX queue. 2890eb6f0de0SAdrian Chadd * 2891eb6f0de0SAdrian Chadd * This will be called when a node is being deleted. 2892eb6f0de0SAdrian Chadd * 2893eb6f0de0SAdrian Chadd * It can also be called on an active node during an interface 2894eb6f0de0SAdrian Chadd * reset or state transition. 2895eb6f0de0SAdrian Chadd * 2896eb6f0de0SAdrian Chadd * (From Linux/reference): 2897eb6f0de0SAdrian Chadd * 2898eb6f0de0SAdrian Chadd * TODO: For frame(s) that are in the retry state, we will reuse the 2899eb6f0de0SAdrian Chadd * sequence number(s) without setting the retry bit. The 2900eb6f0de0SAdrian Chadd * alternative is to give up on these and BAR the receiver's window 2901eb6f0de0SAdrian Chadd * forward. 2902eb6f0de0SAdrian Chadd */ 2903eb6f0de0SAdrian Chadd static void 2904d4365d16SAdrian Chadd ath_tx_tid_drain(struct ath_softc *sc, struct ath_node *an, 2905d4365d16SAdrian Chadd struct ath_tid *tid, ath_bufhead *bf_cq) 2906eb6f0de0SAdrian Chadd { 2907eb6f0de0SAdrian Chadd struct ath_buf *bf; 2908eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 2909eb6f0de0SAdrian Chadd struct ieee80211_node *ni = &an->an_node; 2910eb6f0de0SAdrian Chadd int t = 0; 2911eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 2912eb6f0de0SAdrian Chadd 2913eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 2914eb6f0de0SAdrian Chadd 2915eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 2916eb6f0de0SAdrian Chadd 2917eb6f0de0SAdrian Chadd /* Walk the queue, free frames */ 2918eb6f0de0SAdrian Chadd for (;;) { 2919eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&tid->axq_q); 2920eb6f0de0SAdrian Chadd if (bf == NULL) { 2921eb6f0de0SAdrian Chadd break; 2922eb6f0de0SAdrian Chadd } 2923eb6f0de0SAdrian Chadd 2924eb6f0de0SAdrian Chadd if (t == 0) { 2925eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 292612be5b9cSAdrian Chadd "%s: node %p: bf=%p: addbaw=%d, dobaw=%d, " 2927a108d2d6SAdrian Chadd "seqno=%d, retry=%d\n", 292812be5b9cSAdrian Chadd __func__, ni, bf, 292912be5b9cSAdrian Chadd bf->bf_state.bfs_addedbaw, 293012be5b9cSAdrian Chadd bf->bf_state.bfs_dobaw, 29310f04c5a2SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno), 29320f04c5a2SAdrian Chadd bf->bf_state.bfs_retries); 29330f04c5a2SAdrian Chadd device_printf(sc->sc_dev, 29340e22ed0eSAdrian Chadd "%s: node %p: bf=%p: tid txq_depth=%d hwq_depth=%d, bar_wait=%d\n", 29350f04c5a2SAdrian Chadd __func__, ni, bf, 29360f04c5a2SAdrian Chadd tid->axq_depth, 29370e22ed0eSAdrian Chadd tid->hwq_depth, 29380e22ed0eSAdrian Chadd tid->bar_wait); 293912be5b9cSAdrian Chadd device_printf(sc->sc_dev, 2940a108d2d6SAdrian Chadd "%s: node %p: tid %d: txq_depth=%d, " 2941eb6f0de0SAdrian Chadd "txq_aggr_depth=%d, sched=%d, paused=%d, " 2942d4365d16SAdrian Chadd "hwq_depth=%d, incomp=%d, baw_head=%d, " 2943d4365d16SAdrian Chadd "baw_tail=%d txa_start=%d, ni_txseqs=%d\n", 2944a108d2d6SAdrian Chadd __func__, ni, tid->tid, txq->axq_depth, 2945eb6f0de0SAdrian Chadd txq->axq_aggr_depth, tid->sched, tid->paused, 2946eb6f0de0SAdrian Chadd tid->hwq_depth, tid->incomp, tid->baw_head, 2947eb6f0de0SAdrian Chadd tid->baw_tail, tap == NULL ? -1 : tap->txa_start, 2948eb6f0de0SAdrian Chadd ni->ni_txseqs[tid->tid]); 2949c0711b97SAdrian Chadd 2950c0711b97SAdrian Chadd /* XXX Dump the frame, see what it is? */ 2951c0711b97SAdrian Chadd ieee80211_dump_pkt(ni->ni_ic, 2952c0711b97SAdrian Chadd mtod(bf->bf_m, const uint8_t *), 2953c0711b97SAdrian Chadd bf->bf_m->m_len, 0, -1); 2954c0711b97SAdrian Chadd 2955d743debcSAdrian Chadd t = 1; 2956eb6f0de0SAdrian Chadd } 2957eb6f0de0SAdrian Chadd 2958eb6f0de0SAdrian Chadd 2959eb6f0de0SAdrian Chadd /* 2960eb6f0de0SAdrian Chadd * If the current TID is running AMPDU, update 2961eb6f0de0SAdrian Chadd * the BAW. 2962eb6f0de0SAdrian Chadd */ 2963eb6f0de0SAdrian Chadd if (ath_tx_ampdu_running(sc, an, tid->tid) && 2964eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw) { 2965eb6f0de0SAdrian Chadd /* 2966eb6f0de0SAdrian Chadd * Only remove the frame from the BAW if it's 2967eb6f0de0SAdrian Chadd * been transmitted at least once; this means 2968eb6f0de0SAdrian Chadd * the frame was in the BAW to begin with. 2969eb6f0de0SAdrian Chadd */ 2970eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_retries > 0) { 2971eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, tid, bf); 2972eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 2973eb6f0de0SAdrian Chadd } 2974eb6f0de0SAdrian Chadd /* 2975eb6f0de0SAdrian Chadd * This has become a non-fatal error now 2976eb6f0de0SAdrian Chadd */ 2977eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 2978eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 2979eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 2980eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 2981eb6f0de0SAdrian Chadd } 2982eb6f0de0SAdrian Chadd ATH_TXQ_REMOVE(tid, bf, bf_list); 2983eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(bf_cq, bf, bf_list); 2984eb6f0de0SAdrian Chadd } 2985eb6f0de0SAdrian Chadd 2986eb6f0de0SAdrian Chadd /* 2987eb6f0de0SAdrian Chadd * Now that it's completed, grab the TID lock and update 2988eb6f0de0SAdrian Chadd * the sequence number and BAW window. 2989eb6f0de0SAdrian Chadd * Because sequence numbers have been assigned to frames 2990eb6f0de0SAdrian Chadd * that haven't been sent yet, it's entirely possible 2991eb6f0de0SAdrian Chadd * we'll be called with some pending frames that have not 2992eb6f0de0SAdrian Chadd * been transmitted. 2993eb6f0de0SAdrian Chadd * 2994eb6f0de0SAdrian Chadd * The cleaner solution is to do the sequence number allocation 2995eb6f0de0SAdrian Chadd * when the packet is first transmitted - and thus the "retries" 2996eb6f0de0SAdrian Chadd * check above would be enough to update the BAW/seqno. 2997eb6f0de0SAdrian Chadd */ 2998eb6f0de0SAdrian Chadd 2999eb6f0de0SAdrian Chadd /* But don't do it for non-QoS TIDs */ 3000eb6f0de0SAdrian Chadd if (tap) { 3001eb6f0de0SAdrian Chadd #if 0 3002eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 3003eb6f0de0SAdrian Chadd "%s: node %p: TID %d: sliding BAW left edge to %d\n", 3004eb6f0de0SAdrian Chadd __func__, an, tid->tid, tap->txa_start); 3005eb6f0de0SAdrian Chadd #endif 3006eb6f0de0SAdrian Chadd ni->ni_txseqs[tid->tid] = tap->txa_start; 3007eb6f0de0SAdrian Chadd tid->baw_tail = tid->baw_head; 3008eb6f0de0SAdrian Chadd } 3009eb6f0de0SAdrian Chadd } 3010eb6f0de0SAdrian Chadd 3011eb6f0de0SAdrian Chadd /* 3012eb6f0de0SAdrian Chadd * Flush all software queued packets for the given node. 3013eb6f0de0SAdrian Chadd * 3014eb6f0de0SAdrian Chadd * This occurs when a completion handler frees the last buffer 3015eb6f0de0SAdrian Chadd * for a node, and the node is thus freed. This causes the node 3016eb6f0de0SAdrian Chadd * to be cleaned up, which ends up calling ath_tx_node_flush. 3017eb6f0de0SAdrian Chadd */ 3018eb6f0de0SAdrian Chadd void 3019eb6f0de0SAdrian Chadd ath_tx_node_flush(struct ath_softc *sc, struct ath_node *an) 3020eb6f0de0SAdrian Chadd { 3021eb6f0de0SAdrian Chadd int tid; 3022eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 3023eb6f0de0SAdrian Chadd struct ath_buf *bf; 3024eb6f0de0SAdrian Chadd 3025eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_cq); 3026eb6f0de0SAdrian Chadd 3027eb6f0de0SAdrian Chadd for (tid = 0; tid < IEEE80211_TID_SIZE; tid++) { 3028eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3029eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[atid->ac]; 3030eb6f0de0SAdrian Chadd 3031eb6f0de0SAdrian Chadd /* Remove this tid from the list of active tids */ 3032eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(txq); 3033eb6f0de0SAdrian Chadd ath_tx_tid_unsched(sc, atid); 3034eb6f0de0SAdrian Chadd 3035eb6f0de0SAdrian Chadd /* Free packets */ 3036eb6f0de0SAdrian Chadd ath_tx_tid_drain(sc, an, atid, &bf_cq); 3037eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(txq); 3038eb6f0de0SAdrian Chadd } 3039eb6f0de0SAdrian Chadd 3040eb6f0de0SAdrian Chadd /* Handle completed frames */ 3041eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 3042eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 3043eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 3044eb6f0de0SAdrian Chadd } 3045eb6f0de0SAdrian Chadd } 3046eb6f0de0SAdrian Chadd 3047eb6f0de0SAdrian Chadd /* 3048eb6f0de0SAdrian Chadd * Drain all the software TXQs currently with traffic queued. 3049eb6f0de0SAdrian Chadd */ 3050eb6f0de0SAdrian Chadd void 3051eb6f0de0SAdrian Chadd ath_tx_txq_drain(struct ath_softc *sc, struct ath_txq *txq) 3052eb6f0de0SAdrian Chadd { 3053eb6f0de0SAdrian Chadd struct ath_tid *tid; 3054eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 3055eb6f0de0SAdrian Chadd struct ath_buf *bf; 3056eb6f0de0SAdrian Chadd 3057eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_cq); 3058eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(txq); 3059eb6f0de0SAdrian Chadd 3060eb6f0de0SAdrian Chadd /* 3061eb6f0de0SAdrian Chadd * Iterate over all active tids for the given txq, 3062eb6f0de0SAdrian Chadd * flushing and unsched'ing them 3063eb6f0de0SAdrian Chadd */ 3064eb6f0de0SAdrian Chadd while (! TAILQ_EMPTY(&txq->axq_tidq)) { 3065eb6f0de0SAdrian Chadd tid = TAILQ_FIRST(&txq->axq_tidq); 3066eb6f0de0SAdrian Chadd ath_tx_tid_drain(sc, tid->an, tid, &bf_cq); 3067eb6f0de0SAdrian Chadd ath_tx_tid_unsched(sc, tid); 3068eb6f0de0SAdrian Chadd } 3069eb6f0de0SAdrian Chadd 3070eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(txq); 3071eb6f0de0SAdrian Chadd 3072eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 3073eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 3074eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 3075eb6f0de0SAdrian Chadd } 3076eb6f0de0SAdrian Chadd } 3077eb6f0de0SAdrian Chadd 3078eb6f0de0SAdrian Chadd /* 3079eb6f0de0SAdrian Chadd * Handle completion of non-aggregate session frames. 3080eb6f0de0SAdrian Chadd */ 3081eb6f0de0SAdrian Chadd void 3082eb6f0de0SAdrian Chadd ath_tx_normal_comp(struct ath_softc *sc, struct ath_buf *bf, int fail) 3083eb6f0de0SAdrian Chadd { 3084eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 3085eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3086eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 3087eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3088eb6f0de0SAdrian Chadd struct ath_tx_status *ts = &bf->bf_status.ds_txstat; 3089eb6f0de0SAdrian Chadd 3090eb6f0de0SAdrian Chadd /* The TID state is protected behind the TXQ lock */ 3091eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3092eb6f0de0SAdrian Chadd 3093eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: bf=%p: fail=%d, hwq_depth now %d\n", 3094eb6f0de0SAdrian Chadd __func__, bf, fail, atid->hwq_depth - 1); 3095eb6f0de0SAdrian Chadd 3096eb6f0de0SAdrian Chadd atid->hwq_depth--; 3097eb6f0de0SAdrian Chadd if (atid->hwq_depth < 0) 3098eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: hwq_depth < 0: %d\n", 3099eb6f0de0SAdrian Chadd __func__, atid->hwq_depth); 3100eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3101eb6f0de0SAdrian Chadd 3102eb6f0de0SAdrian Chadd /* 3103eb6f0de0SAdrian Chadd * punt to rate control if we're not being cleaned up 3104eb6f0de0SAdrian Chadd * during a hw queue drain and the frame wanted an ACK. 3105eb6f0de0SAdrian Chadd */ 3106875a9451SAdrian Chadd if (fail == 0 && ((bf->bf_state.bfs_txflags & HAL_TXDESC_NOACK) == 0)) 3107eb6f0de0SAdrian Chadd ath_tx_update_ratectrl(sc, ni, bf->bf_state.bfs_rc, 3108eb6f0de0SAdrian Chadd ts, bf->bf_state.bfs_pktlen, 3109eb6f0de0SAdrian Chadd 1, (ts->ts_status == 0) ? 0 : 1); 3110eb6f0de0SAdrian Chadd 3111eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, fail); 3112eb6f0de0SAdrian Chadd } 3113eb6f0de0SAdrian Chadd 3114eb6f0de0SAdrian Chadd /* 3115eb6f0de0SAdrian Chadd * Handle cleanup of aggregate session packets that aren't 3116eb6f0de0SAdrian Chadd * an A-MPDU. 3117eb6f0de0SAdrian Chadd * 3118eb6f0de0SAdrian Chadd * There's no need to update the BAW here - the session is being 3119eb6f0de0SAdrian Chadd * torn down. 3120eb6f0de0SAdrian Chadd */ 3121eb6f0de0SAdrian Chadd static void 3122eb6f0de0SAdrian Chadd ath_tx_comp_cleanup_unaggr(struct ath_softc *sc, struct ath_buf *bf) 3123eb6f0de0SAdrian Chadd { 3124eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 3125eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3126eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 3127eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3128eb6f0de0SAdrian Chadd 3129eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: TID %d: incomp=%d\n", 3130eb6f0de0SAdrian Chadd __func__, tid, atid->incomp); 3131eb6f0de0SAdrian Chadd 3132eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3133eb6f0de0SAdrian Chadd atid->incomp--; 3134eb6f0de0SAdrian Chadd if (atid->incomp == 0) { 3135eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 3136eb6f0de0SAdrian Chadd "%s: TID %d: cleaned up! resume!\n", 3137eb6f0de0SAdrian Chadd __func__, tid); 3138eb6f0de0SAdrian Chadd atid->cleanup_inprogress = 0; 3139eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 3140eb6f0de0SAdrian Chadd } 3141eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3142eb6f0de0SAdrian Chadd 3143eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 3144eb6f0de0SAdrian Chadd } 3145eb6f0de0SAdrian Chadd 3146eb6f0de0SAdrian Chadd /* 3147eb6f0de0SAdrian Chadd * Performs transmit side cleanup when TID changes from aggregated to 3148eb6f0de0SAdrian Chadd * unaggregated. 3149eb6f0de0SAdrian Chadd * 3150eb6f0de0SAdrian Chadd * - Discard all retry frames from the s/w queue. 3151eb6f0de0SAdrian Chadd * - Fix the tx completion function for all buffers in s/w queue. 3152eb6f0de0SAdrian Chadd * - Count the number of unacked frames, and let transmit completion 3153eb6f0de0SAdrian Chadd * handle it later. 3154eb6f0de0SAdrian Chadd * 3155eb6f0de0SAdrian Chadd * The caller is responsible for pausing the TID. 3156eb6f0de0SAdrian Chadd */ 3157eb6f0de0SAdrian Chadd static void 31584dfd4507SAdrian Chadd ath_tx_tid_cleanup(struct ath_softc *sc, struct ath_node *an, int tid) 3159eb6f0de0SAdrian Chadd { 3160eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3161eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 3162eb6f0de0SAdrian Chadd struct ath_buf *bf, *bf_next; 3163eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 3164eb6f0de0SAdrian Chadd 3165d3a6425bSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAW, 3166eb6f0de0SAdrian Chadd "%s: TID %d: called\n", __func__, tid); 3167eb6f0de0SAdrian Chadd 3168eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_cq); 3169eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3170eb6f0de0SAdrian Chadd 3171eb6f0de0SAdrian Chadd /* 3172eb6f0de0SAdrian Chadd * Update the frames in the software TX queue: 3173eb6f0de0SAdrian Chadd * 3174eb6f0de0SAdrian Chadd * + Discard retry frames in the queue 3175eb6f0de0SAdrian Chadd * + Fix the completion function to be non-aggregate 3176eb6f0de0SAdrian Chadd */ 3177eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&atid->axq_q); 3178eb6f0de0SAdrian Chadd while (bf) { 3179eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_isretried) { 3180eb6f0de0SAdrian Chadd bf_next = TAILQ_NEXT(bf, bf_list); 3181eb6f0de0SAdrian Chadd TAILQ_REMOVE(&atid->axq_q, bf, bf_list); 3182eb6f0de0SAdrian Chadd atid->axq_depth--; 3183eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw) { 3184eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 3185eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 3186eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3187eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 3188d4365d16SAdrian Chadd __func__, 3189d4365d16SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)); 3190eb6f0de0SAdrian Chadd } 3191eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 3192eb6f0de0SAdrian Chadd /* 3193eb6f0de0SAdrian Chadd * Call the default completion handler with "fail" just 3194eb6f0de0SAdrian Chadd * so upper levels are suitably notified about this. 3195eb6f0de0SAdrian Chadd */ 3196eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list); 3197eb6f0de0SAdrian Chadd bf = bf_next; 3198eb6f0de0SAdrian Chadd continue; 3199eb6f0de0SAdrian Chadd } 3200eb6f0de0SAdrian Chadd /* Give these the default completion handler */ 3201eb6f0de0SAdrian Chadd bf->bf_comp = ath_tx_normal_comp; 3202eb6f0de0SAdrian Chadd bf = TAILQ_NEXT(bf, bf_list); 3203eb6f0de0SAdrian Chadd } 3204eb6f0de0SAdrian Chadd 3205eb6f0de0SAdrian Chadd /* The caller is required to pause the TID */ 3206eb6f0de0SAdrian Chadd #if 0 3207eb6f0de0SAdrian Chadd /* Pause the TID */ 3208eb6f0de0SAdrian Chadd ath_tx_tid_pause(sc, atid); 3209eb6f0de0SAdrian Chadd #endif 3210eb6f0de0SAdrian Chadd 3211eb6f0de0SAdrian Chadd /* 3212eb6f0de0SAdrian Chadd * Calculate what hardware-queued frames exist based 3213eb6f0de0SAdrian Chadd * on the current BAW size. Ie, what frames have been 3214eb6f0de0SAdrian Chadd * added to the TX hardware queue for this TID but 3215eb6f0de0SAdrian Chadd * not yet ACKed. 3216eb6f0de0SAdrian Chadd */ 3217eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 3218eb6f0de0SAdrian Chadd /* Need the lock - fiddling with BAW */ 3219eb6f0de0SAdrian Chadd while (atid->baw_head != atid->baw_tail) { 3220eb6f0de0SAdrian Chadd if (atid->tx_buf[atid->baw_head]) { 3221eb6f0de0SAdrian Chadd atid->incomp++; 3222eb6f0de0SAdrian Chadd atid->cleanup_inprogress = 1; 3223eb6f0de0SAdrian Chadd atid->tx_buf[atid->baw_head] = NULL; 3224eb6f0de0SAdrian Chadd } 3225eb6f0de0SAdrian Chadd INCR(atid->baw_head, ATH_TID_MAX_BUFS); 3226eb6f0de0SAdrian Chadd INCR(tap->txa_start, IEEE80211_SEQ_RANGE); 3227eb6f0de0SAdrian Chadd } 3228eb6f0de0SAdrian Chadd 3229eb6f0de0SAdrian Chadd /* 3230eb6f0de0SAdrian Chadd * If cleanup is required, defer TID scheduling 3231eb6f0de0SAdrian Chadd * until all the HW queued packets have been 3232eb6f0de0SAdrian Chadd * sent. 3233eb6f0de0SAdrian Chadd */ 3234eb6f0de0SAdrian Chadd if (! atid->cleanup_inprogress) 3235eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 3236eb6f0de0SAdrian Chadd 3237eb6f0de0SAdrian Chadd if (atid->cleanup_inprogress) 3238eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 3239eb6f0de0SAdrian Chadd "%s: TID %d: cleanup needed: %d packets\n", 3240eb6f0de0SAdrian Chadd __func__, tid, atid->incomp); 3241eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3242eb6f0de0SAdrian Chadd 3243eb6f0de0SAdrian Chadd /* Handle completing frames and fail them */ 3244eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 3245eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 3246eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 1); 3247eb6f0de0SAdrian Chadd } 3248eb6f0de0SAdrian Chadd } 3249eb6f0de0SAdrian Chadd 3250eb6f0de0SAdrian Chadd static void 3251eb6f0de0SAdrian Chadd ath_tx_set_retry(struct ath_softc *sc, struct ath_buf *bf) 3252eb6f0de0SAdrian Chadd { 3253eb6f0de0SAdrian Chadd struct ieee80211_frame *wh; 3254eb6f0de0SAdrian Chadd 3255eb6f0de0SAdrian Chadd wh = mtod(bf->bf_m, struct ieee80211_frame *); 3256eb6f0de0SAdrian Chadd /* Only update/resync if needed */ 3257eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_isretried == 0) { 3258eb6f0de0SAdrian Chadd wh->i_fc[1] |= IEEE80211_FC1_RETRY; 3259eb6f0de0SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, 3260eb6f0de0SAdrian Chadd BUS_DMASYNC_PREWRITE); 3261eb6f0de0SAdrian Chadd } 3262eb6f0de0SAdrian Chadd sc->sc_stats.ast_tx_swretries++; 3263eb6f0de0SAdrian Chadd bf->bf_state.bfs_isretried = 1; 3264eb6f0de0SAdrian Chadd bf->bf_state.bfs_retries ++; 3265eb6f0de0SAdrian Chadd } 3266eb6f0de0SAdrian Chadd 3267eb6f0de0SAdrian Chadd static struct ath_buf * 326838962489SAdrian Chadd ath_tx_retry_clone(struct ath_softc *sc, struct ath_node *an, 326938962489SAdrian Chadd struct ath_tid *tid, struct ath_buf *bf) 3270eb6f0de0SAdrian Chadd { 3271eb6f0de0SAdrian Chadd struct ath_buf *nbf; 3272eb6f0de0SAdrian Chadd int error; 3273eb6f0de0SAdrian Chadd 3274eb6f0de0SAdrian Chadd nbf = ath_buf_clone(sc, bf); 3275eb6f0de0SAdrian Chadd 3276eb6f0de0SAdrian Chadd #if 0 3277eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: ATH_BUF_BUSY; cloning\n", 3278eb6f0de0SAdrian Chadd __func__); 3279eb6f0de0SAdrian Chadd #endif 3280eb6f0de0SAdrian Chadd 3281eb6f0de0SAdrian Chadd if (nbf == NULL) { 3282eb6f0de0SAdrian Chadd /* Failed to clone */ 3283eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3284eb6f0de0SAdrian Chadd "%s: failed to clone a busy buffer\n", 3285eb6f0de0SAdrian Chadd __func__); 3286eb6f0de0SAdrian Chadd return NULL; 3287eb6f0de0SAdrian Chadd } 3288eb6f0de0SAdrian Chadd 3289eb6f0de0SAdrian Chadd /* Setup the dma for the new buffer */ 3290eb6f0de0SAdrian Chadd error = ath_tx_dmasetup(sc, nbf, nbf->bf_m); 3291eb6f0de0SAdrian Chadd if (error != 0) { 3292eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3293eb6f0de0SAdrian Chadd "%s: failed to setup dma for clone\n", 3294eb6f0de0SAdrian Chadd __func__); 3295eb6f0de0SAdrian Chadd /* 3296eb6f0de0SAdrian Chadd * Put this at the head of the list, not tail; 3297eb6f0de0SAdrian Chadd * that way it doesn't interfere with the 3298eb6f0de0SAdrian Chadd * busy buffer logic (which uses the tail of 3299eb6f0de0SAdrian Chadd * the list.) 3300eb6f0de0SAdrian Chadd */ 3301eb6f0de0SAdrian Chadd ATH_TXBUF_LOCK(sc); 330232c387f7SAdrian Chadd ath_returnbuf_head(sc, nbf); 3303eb6f0de0SAdrian Chadd ATH_TXBUF_UNLOCK(sc); 3304eb6f0de0SAdrian Chadd return NULL; 3305eb6f0de0SAdrian Chadd } 3306eb6f0de0SAdrian Chadd 330738962489SAdrian Chadd /* Update BAW if required, before we free the original buf */ 330838962489SAdrian Chadd if (bf->bf_state.bfs_dobaw) 330938962489SAdrian Chadd ath_tx_switch_baw_buf(sc, an, tid, bf, nbf); 331038962489SAdrian Chadd 3311eb6f0de0SAdrian Chadd /* Free current buffer; return the older buffer */ 3312eb6f0de0SAdrian Chadd bf->bf_m = NULL; 3313eb6f0de0SAdrian Chadd bf->bf_node = NULL; 3314eb6f0de0SAdrian Chadd ath_freebuf(sc, bf); 3315eb6f0de0SAdrian Chadd return nbf; 3316eb6f0de0SAdrian Chadd } 3317eb6f0de0SAdrian Chadd 3318eb6f0de0SAdrian Chadd /* 3319eb6f0de0SAdrian Chadd * Handle retrying an unaggregate frame in an aggregate 3320eb6f0de0SAdrian Chadd * session. 3321eb6f0de0SAdrian Chadd * 3322eb6f0de0SAdrian Chadd * If too many retries occur, pause the TID, wait for 3323eb6f0de0SAdrian Chadd * any further retransmits (as there's no reason why 3324eb6f0de0SAdrian Chadd * non-aggregate frames in an aggregate session are 3325eb6f0de0SAdrian Chadd * transmitted in-order; they just have to be in-BAW) 3326eb6f0de0SAdrian Chadd * and then queue a BAR. 3327eb6f0de0SAdrian Chadd */ 3328eb6f0de0SAdrian Chadd static void 3329eb6f0de0SAdrian Chadd ath_tx_aggr_retry_unaggr(struct ath_softc *sc, struct ath_buf *bf) 3330eb6f0de0SAdrian Chadd { 3331eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 3332eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3333eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 3334eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3335eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 3336eb6f0de0SAdrian Chadd 3337eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3338eb6f0de0SAdrian Chadd 3339eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 3340eb6f0de0SAdrian Chadd 3341eb6f0de0SAdrian Chadd /* 3342eb6f0de0SAdrian Chadd * If the buffer is marked as busy, we can't directly 3343eb6f0de0SAdrian Chadd * reuse it. Instead, try to clone the buffer. 3344eb6f0de0SAdrian Chadd * If the clone is successful, recycle the old buffer. 3345eb6f0de0SAdrian Chadd * If the clone is unsuccessful, set bfs_retries to max 3346eb6f0de0SAdrian Chadd * to force the next bit of code to free the buffer 3347eb6f0de0SAdrian Chadd * for us. 3348eb6f0de0SAdrian Chadd */ 3349eb6f0de0SAdrian Chadd if ((bf->bf_state.bfs_retries < SWMAX_RETRIES) && 3350eb6f0de0SAdrian Chadd (bf->bf_flags & ATH_BUF_BUSY)) { 3351eb6f0de0SAdrian Chadd struct ath_buf *nbf; 335238962489SAdrian Chadd nbf = ath_tx_retry_clone(sc, an, atid, bf); 3353eb6f0de0SAdrian Chadd if (nbf) 3354eb6f0de0SAdrian Chadd /* bf has been freed at this point */ 3355eb6f0de0SAdrian Chadd bf = nbf; 3356eb6f0de0SAdrian Chadd else 3357eb6f0de0SAdrian Chadd bf->bf_state.bfs_retries = SWMAX_RETRIES + 1; 3358eb6f0de0SAdrian Chadd } 3359eb6f0de0SAdrian Chadd 3360eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_retries >= SWMAX_RETRIES) { 3361eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_RETRIES, 3362eb6f0de0SAdrian Chadd "%s: exceeded retries; seqno %d\n", 3363eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3364eb6f0de0SAdrian Chadd sc->sc_stats.ast_tx_swretrymax++; 3365eb6f0de0SAdrian Chadd 3366eb6f0de0SAdrian Chadd /* Update BAW anyway */ 3367eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw) { 3368eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 3369eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 3370eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3371eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 3372eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3373eb6f0de0SAdrian Chadd } 3374eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 3375eb6f0de0SAdrian Chadd 337688b3d483SAdrian Chadd /* Suspend the TX queue and get ready to send the BAR */ 337788b3d483SAdrian Chadd ath_tx_tid_bar_suspend(sc, atid); 337888b3d483SAdrian Chadd 337988b3d483SAdrian Chadd /* Send the BAR if there are no other frames waiting */ 338088b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 338188b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 338288b3d483SAdrian Chadd 3383eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3384eb6f0de0SAdrian Chadd 3385eb6f0de0SAdrian Chadd /* Free buffer, bf is free after this call */ 3386eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 3387eb6f0de0SAdrian Chadd return; 3388eb6f0de0SAdrian Chadd } 3389eb6f0de0SAdrian Chadd 3390eb6f0de0SAdrian Chadd /* 3391eb6f0de0SAdrian Chadd * This increments the retry counter as well as 3392eb6f0de0SAdrian Chadd * sets the retry flag in the ath_buf and packet 3393eb6f0de0SAdrian Chadd * body. 3394eb6f0de0SAdrian Chadd */ 3395eb6f0de0SAdrian Chadd ath_tx_set_retry(sc, bf); 3396eb6f0de0SAdrian Chadd 3397eb6f0de0SAdrian Chadd /* 3398eb6f0de0SAdrian Chadd * Insert this at the head of the queue, so it's 3399eb6f0de0SAdrian Chadd * retried before any current/subsequent frames. 3400eb6f0de0SAdrian Chadd */ 3401eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_HEAD(atid, bf, bf_list); 3402eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, atid); 340388b3d483SAdrian Chadd /* Send the BAR if there are no other frames waiting */ 340488b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 340588b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 3406eb6f0de0SAdrian Chadd 3407eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3408eb6f0de0SAdrian Chadd } 3409eb6f0de0SAdrian Chadd 3410eb6f0de0SAdrian Chadd /* 3411eb6f0de0SAdrian Chadd * Common code for aggregate excessive retry/subframe retry. 3412eb6f0de0SAdrian Chadd * If retrying, queues buffers to bf_q. If not, frees the 3413eb6f0de0SAdrian Chadd * buffers. 3414eb6f0de0SAdrian Chadd * 3415eb6f0de0SAdrian Chadd * XXX should unify this with ath_tx_aggr_retry_unaggr() 3416eb6f0de0SAdrian Chadd */ 3417eb6f0de0SAdrian Chadd static int 3418eb6f0de0SAdrian Chadd ath_tx_retry_subframe(struct ath_softc *sc, struct ath_buf *bf, 3419eb6f0de0SAdrian Chadd ath_bufhead *bf_q) 3420eb6f0de0SAdrian Chadd { 3421eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 3422eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3423eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 3424eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3425eb6f0de0SAdrian Chadd 3426eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[atid->ac]); 3427eb6f0de0SAdrian Chadd 3428eb6f0de0SAdrian Chadd ath_hal_clr11n_aggr(sc->sc_ah, bf->bf_desc); 3429eb6f0de0SAdrian Chadd ath_hal_set11nburstduration(sc->sc_ah, bf->bf_desc, 0); 3430eb6f0de0SAdrian Chadd /* ath_hal_set11n_virtualmorefrag(sc->sc_ah, bf->bf_desc, 0); */ 3431eb6f0de0SAdrian Chadd 3432eb6f0de0SAdrian Chadd /* 3433eb6f0de0SAdrian Chadd * If the buffer is marked as busy, we can't directly 3434eb6f0de0SAdrian Chadd * reuse it. Instead, try to clone the buffer. 3435eb6f0de0SAdrian Chadd * If the clone is successful, recycle the old buffer. 3436eb6f0de0SAdrian Chadd * If the clone is unsuccessful, set bfs_retries to max 3437eb6f0de0SAdrian Chadd * to force the next bit of code to free the buffer 3438eb6f0de0SAdrian Chadd * for us. 3439eb6f0de0SAdrian Chadd */ 3440eb6f0de0SAdrian Chadd if ((bf->bf_state.bfs_retries < SWMAX_RETRIES) && 3441eb6f0de0SAdrian Chadd (bf->bf_flags & ATH_BUF_BUSY)) { 3442eb6f0de0SAdrian Chadd struct ath_buf *nbf; 344338962489SAdrian Chadd nbf = ath_tx_retry_clone(sc, an, atid, bf); 3444eb6f0de0SAdrian Chadd if (nbf) 3445eb6f0de0SAdrian Chadd /* bf has been freed at this point */ 3446eb6f0de0SAdrian Chadd bf = nbf; 3447eb6f0de0SAdrian Chadd else 3448eb6f0de0SAdrian Chadd bf->bf_state.bfs_retries = SWMAX_RETRIES + 1; 3449eb6f0de0SAdrian Chadd } 3450eb6f0de0SAdrian Chadd 3451eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_retries >= SWMAX_RETRIES) { 3452eb6f0de0SAdrian Chadd sc->sc_stats.ast_tx_swretrymax++; 3453eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_RETRIES, 3454eb6f0de0SAdrian Chadd "%s: max retries: seqno %d\n", 3455eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3456eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 3457eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 3458eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3459eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 3460eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3461eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 3462eb6f0de0SAdrian Chadd return 1; 3463eb6f0de0SAdrian Chadd } 3464eb6f0de0SAdrian Chadd 3465eb6f0de0SAdrian Chadd ath_tx_set_retry(sc, bf); 3466eb6f0de0SAdrian Chadd bf->bf_next = NULL; /* Just to make sure */ 3467eb6f0de0SAdrian Chadd 3468eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(bf_q, bf, bf_list); 3469eb6f0de0SAdrian Chadd return 0; 3470eb6f0de0SAdrian Chadd } 3471eb6f0de0SAdrian Chadd 3472eb6f0de0SAdrian Chadd /* 3473eb6f0de0SAdrian Chadd * error pkt completion for an aggregate destination 3474eb6f0de0SAdrian Chadd */ 3475eb6f0de0SAdrian Chadd static void 3476eb6f0de0SAdrian Chadd ath_tx_comp_aggr_error(struct ath_softc *sc, struct ath_buf *bf_first, 3477eb6f0de0SAdrian Chadd struct ath_tid *tid) 3478eb6f0de0SAdrian Chadd { 3479eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf_first->bf_node; 3480eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3481eb6f0de0SAdrian Chadd struct ath_buf *bf_next, *bf; 3482eb6f0de0SAdrian Chadd ath_bufhead bf_q; 3483eb6f0de0SAdrian Chadd int drops = 0; 3484eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 3485eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 3486eb6f0de0SAdrian Chadd 3487eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_q); 3488eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_cq); 3489eb6f0de0SAdrian Chadd 3490eb6f0de0SAdrian Chadd /* 3491eb6f0de0SAdrian Chadd * Update rate control - all frames have failed. 3492eb6f0de0SAdrian Chadd * 3493eb6f0de0SAdrian Chadd * XXX use the length in the first frame in the series; 3494eb6f0de0SAdrian Chadd * XXX just so things are consistent for now. 3495eb6f0de0SAdrian Chadd */ 3496eb6f0de0SAdrian Chadd ath_tx_update_ratectrl(sc, ni, bf_first->bf_state.bfs_rc, 3497eb6f0de0SAdrian Chadd &bf_first->bf_status.ds_txstat, 3498eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_pktlen, 3499eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_nframes, bf_first->bf_state.bfs_nframes); 3500eb6f0de0SAdrian Chadd 3501eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[tid->ac]); 3502eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 35032d3d4776SAdrian Chadd sc->sc_stats.ast_tx_aggr_failall++; 3504eb6f0de0SAdrian Chadd 3505eb6f0de0SAdrian Chadd /* Retry all subframes */ 3506eb6f0de0SAdrian Chadd bf = bf_first; 3507eb6f0de0SAdrian Chadd while (bf) { 3508eb6f0de0SAdrian Chadd bf_next = bf->bf_next; 3509eb6f0de0SAdrian Chadd bf->bf_next = NULL; /* Remove it from the aggr list */ 35102d3d4776SAdrian Chadd sc->sc_stats.ast_tx_aggr_fail++; 3511eb6f0de0SAdrian Chadd if (ath_tx_retry_subframe(sc, bf, &bf_q)) { 3512eb6f0de0SAdrian Chadd drops++; 3513eb6f0de0SAdrian Chadd bf->bf_next = NULL; 3514eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list); 3515eb6f0de0SAdrian Chadd } 3516eb6f0de0SAdrian Chadd bf = bf_next; 3517eb6f0de0SAdrian Chadd } 3518eb6f0de0SAdrian Chadd 3519eb6f0de0SAdrian Chadd /* Prepend all frames to the beginning of the queue */ 3520eb6f0de0SAdrian Chadd while ((bf = TAILQ_LAST(&bf_q, ath_bufhead_s)) != NULL) { 3521eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_q, bf, bf_list); 3522eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_HEAD(tid, bf, bf_list); 3523eb6f0de0SAdrian Chadd } 3524eb6f0de0SAdrian Chadd 352539da9d42SAdrian Chadd /* 352639da9d42SAdrian Chadd * Schedule the TID to be re-tried. 352739da9d42SAdrian Chadd */ 3528eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, tid); 3529eb6f0de0SAdrian Chadd 3530eb6f0de0SAdrian Chadd /* 3531eb6f0de0SAdrian Chadd * send bar if we dropped any frames 3532eb6f0de0SAdrian Chadd * 3533eb6f0de0SAdrian Chadd * Keep the txq lock held for now, as we need to ensure 3534eb6f0de0SAdrian Chadd * that ni_txseqs[] is consistent (as it's being updated 3535eb6f0de0SAdrian Chadd * in the ifnet TX context or raw TX context.) 3536eb6f0de0SAdrian Chadd */ 3537eb6f0de0SAdrian Chadd if (drops) { 353888b3d483SAdrian Chadd /* Suspend the TX queue and get ready to send the BAR */ 353988b3d483SAdrian Chadd ath_tx_tid_bar_suspend(sc, tid); 3540eb6f0de0SAdrian Chadd } 3541eb6f0de0SAdrian Chadd 354288b3d483SAdrian Chadd /* 354388b3d483SAdrian Chadd * Send BAR if required 354488b3d483SAdrian Chadd */ 354588b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, tid)) 354688b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, tid); 354788b3d483SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[tid->ac]); 354888b3d483SAdrian Chadd 3549eb6f0de0SAdrian Chadd /* Complete frames which errored out */ 3550eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 3551eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 3552eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 3553eb6f0de0SAdrian Chadd } 3554eb6f0de0SAdrian Chadd } 3555eb6f0de0SAdrian Chadd 3556eb6f0de0SAdrian Chadd /* 3557eb6f0de0SAdrian Chadd * Handle clean-up of packets from an aggregate list. 3558eb6f0de0SAdrian Chadd * 3559eb6f0de0SAdrian Chadd * There's no need to update the BAW here - the session is being 3560eb6f0de0SAdrian Chadd * torn down. 3561eb6f0de0SAdrian Chadd */ 3562eb6f0de0SAdrian Chadd static void 3563eb6f0de0SAdrian Chadd ath_tx_comp_cleanup_aggr(struct ath_softc *sc, struct ath_buf *bf_first) 3564eb6f0de0SAdrian Chadd { 3565eb6f0de0SAdrian Chadd struct ath_buf *bf, *bf_next; 3566eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf_first->bf_node; 3567eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3568eb6f0de0SAdrian Chadd int tid = bf_first->bf_state.bfs_tid; 3569eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3570eb6f0de0SAdrian Chadd 3571eb6f0de0SAdrian Chadd bf = bf_first; 3572eb6f0de0SAdrian Chadd 3573eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3574eb6f0de0SAdrian Chadd 3575eb6f0de0SAdrian Chadd /* update incomp */ 3576eb6f0de0SAdrian Chadd while (bf) { 3577eb6f0de0SAdrian Chadd atid->incomp--; 3578eb6f0de0SAdrian Chadd bf = bf->bf_next; 3579eb6f0de0SAdrian Chadd } 3580eb6f0de0SAdrian Chadd 3581eb6f0de0SAdrian Chadd if (atid->incomp == 0) { 3582eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 3583eb6f0de0SAdrian Chadd "%s: TID %d: cleaned up! resume!\n", 3584eb6f0de0SAdrian Chadd __func__, tid); 3585eb6f0de0SAdrian Chadd atid->cleanup_inprogress = 0; 3586eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 3587eb6f0de0SAdrian Chadd } 358888b3d483SAdrian Chadd 358988b3d483SAdrian Chadd /* Send BAR if required */ 359088b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 359188b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 3592eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3593eb6f0de0SAdrian Chadd 3594eb6f0de0SAdrian Chadd /* Handle frame completion */ 3595eb6f0de0SAdrian Chadd while (bf) { 3596eb6f0de0SAdrian Chadd bf_next = bf->bf_next; 3597eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 1); 3598eb6f0de0SAdrian Chadd bf = bf_next; 3599eb6f0de0SAdrian Chadd } 3600eb6f0de0SAdrian Chadd } 3601eb6f0de0SAdrian Chadd 3602eb6f0de0SAdrian Chadd /* 3603eb6f0de0SAdrian Chadd * Handle completion of an set of aggregate frames. 3604eb6f0de0SAdrian Chadd * 3605eb6f0de0SAdrian Chadd * XXX for now, simply complete each sub-frame. 3606eb6f0de0SAdrian Chadd * 3607eb6f0de0SAdrian Chadd * Note: the completion handler is the last descriptor in the aggregate, 3608eb6f0de0SAdrian Chadd * not the last descriptor in the first frame. 3609eb6f0de0SAdrian Chadd */ 3610eb6f0de0SAdrian Chadd static void 3611d4365d16SAdrian Chadd ath_tx_aggr_comp_aggr(struct ath_softc *sc, struct ath_buf *bf_first, 3612d4365d16SAdrian Chadd int fail) 3613eb6f0de0SAdrian Chadd { 3614eb6f0de0SAdrian Chadd //struct ath_desc *ds = bf->bf_lastds; 3615eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf_first->bf_node; 3616eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3617eb6f0de0SAdrian Chadd int tid = bf_first->bf_state.bfs_tid; 3618eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3619eb6f0de0SAdrian Chadd struct ath_tx_status ts; 3620eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 3621eb6f0de0SAdrian Chadd ath_bufhead bf_q; 3622eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 3623eb6f0de0SAdrian Chadd int seq_st, tx_ok; 3624eb6f0de0SAdrian Chadd int hasba, isaggr; 3625eb6f0de0SAdrian Chadd uint32_t ba[2]; 3626eb6f0de0SAdrian Chadd struct ath_buf *bf, *bf_next; 3627eb6f0de0SAdrian Chadd int ba_index; 3628eb6f0de0SAdrian Chadd int drops = 0; 3629eb6f0de0SAdrian Chadd int nframes = 0, nbad = 0, nf; 3630eb6f0de0SAdrian Chadd int pktlen; 3631eb6f0de0SAdrian Chadd /* XXX there's too much on the stack? */ 3632b815538dSAdrian Chadd struct ath_rc_series rc[ATH_RC_NUM]; 3633eb6f0de0SAdrian Chadd int txseq; 3634eb6f0de0SAdrian Chadd 3635eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, "%s: called; hwq_depth=%d\n", 3636eb6f0de0SAdrian Chadd __func__, atid->hwq_depth); 3637eb6f0de0SAdrian Chadd 3638eb6f0de0SAdrian Chadd /* The TID state is kept behind the TXQ lock */ 3639eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3640eb6f0de0SAdrian Chadd 3641eb6f0de0SAdrian Chadd atid->hwq_depth--; 3642eb6f0de0SAdrian Chadd if (atid->hwq_depth < 0) 3643eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: hwq_depth < 0: %d\n", 3644eb6f0de0SAdrian Chadd __func__, atid->hwq_depth); 3645eb6f0de0SAdrian Chadd 3646eb6f0de0SAdrian Chadd /* 3647eb6f0de0SAdrian Chadd * Punt cleanup to the relevant function, not our problem now 3648eb6f0de0SAdrian Chadd */ 3649eb6f0de0SAdrian Chadd if (atid->cleanup_inprogress) { 3650eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3651eb6f0de0SAdrian Chadd ath_tx_comp_cleanup_aggr(sc, bf_first); 3652eb6f0de0SAdrian Chadd return; 3653eb6f0de0SAdrian Chadd } 3654eb6f0de0SAdrian Chadd 3655eb6f0de0SAdrian Chadd /* 3656eb6f0de0SAdrian Chadd * Take a copy; this may be needed -after- bf_first 3657eb6f0de0SAdrian Chadd * has been completed and freed. 3658eb6f0de0SAdrian Chadd */ 3659eb6f0de0SAdrian Chadd ts = bf_first->bf_status.ds_txstat; 3660eb6f0de0SAdrian Chadd /* 3661eb6f0de0SAdrian Chadd * XXX for now, use the first frame in the aggregate for 3662eb6f0de0SAdrian Chadd * XXX rate control completion; it's at least consistent. 3663eb6f0de0SAdrian Chadd */ 3664eb6f0de0SAdrian Chadd pktlen = bf_first->bf_state.bfs_pktlen; 3665eb6f0de0SAdrian Chadd 3666eb6f0de0SAdrian Chadd /* 3667e9a6408eSAdrian Chadd * Handle errors first! 3668e9a6408eSAdrian Chadd * 3669e9a6408eSAdrian Chadd * Here, handle _any_ error as a "exceeded retries" error. 3670e9a6408eSAdrian Chadd * Later on (when filtered frames are to be specially handled) 3671e9a6408eSAdrian Chadd * it'll have to be expanded. 3672eb6f0de0SAdrian Chadd */ 3673e9a6408eSAdrian Chadd #if 0 3674eb6f0de0SAdrian Chadd if (ts.ts_status & HAL_TXERR_XRETRY) { 3675e9a6408eSAdrian Chadd #endif 3676e9a6408eSAdrian Chadd if (ts.ts_status != 0) { 3677eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3678eb6f0de0SAdrian Chadd ath_tx_comp_aggr_error(sc, bf_first, atid); 3679eb6f0de0SAdrian Chadd return; 3680eb6f0de0SAdrian Chadd } 3681eb6f0de0SAdrian Chadd 3682eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_q); 3683eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_cq); 3684eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 3685eb6f0de0SAdrian Chadd 3686eb6f0de0SAdrian Chadd /* 3687eb6f0de0SAdrian Chadd * extract starting sequence and block-ack bitmap 3688eb6f0de0SAdrian Chadd */ 3689eb6f0de0SAdrian Chadd /* XXX endian-ness of seq_st, ba? */ 3690eb6f0de0SAdrian Chadd seq_st = ts.ts_seqnum; 3691eb6f0de0SAdrian Chadd hasba = !! (ts.ts_flags & HAL_TX_BA); 3692eb6f0de0SAdrian Chadd tx_ok = (ts.ts_status == 0); 3693eb6f0de0SAdrian Chadd isaggr = bf_first->bf_state.bfs_aggr; 3694eb6f0de0SAdrian Chadd ba[0] = ts.ts_ba_low; 3695eb6f0de0SAdrian Chadd ba[1] = ts.ts_ba_high; 3696eb6f0de0SAdrian Chadd 3697eb6f0de0SAdrian Chadd /* 3698eb6f0de0SAdrian Chadd * Copy the TX completion status and the rate control 3699eb6f0de0SAdrian Chadd * series from the first descriptor, as it may be freed 3700eb6f0de0SAdrian Chadd * before the rate control code can get its grubby fingers 3701eb6f0de0SAdrian Chadd * into things. 3702eb6f0de0SAdrian Chadd */ 3703eb6f0de0SAdrian Chadd memcpy(rc, bf_first->bf_state.bfs_rc, sizeof(rc)); 3704eb6f0de0SAdrian Chadd 3705eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 3706d4365d16SAdrian Chadd "%s: txa_start=%d, tx_ok=%d, status=%.8x, flags=%.8x, " 3707d4365d16SAdrian Chadd "isaggr=%d, seq_st=%d, hasba=%d, ba=%.8x, %.8x\n", 3708eb6f0de0SAdrian Chadd __func__, tap->txa_start, tx_ok, ts.ts_status, ts.ts_flags, 3709eb6f0de0SAdrian Chadd isaggr, seq_st, hasba, ba[0], ba[1]); 3710eb6f0de0SAdrian Chadd 3711eb6f0de0SAdrian Chadd /* Occasionally, the MAC sends a tx status for the wrong TID. */ 3712eb6f0de0SAdrian Chadd if (tid != ts.ts_tid) { 3713eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: tid %d != hw tid %d\n", 3714eb6f0de0SAdrian Chadd __func__, tid, ts.ts_tid); 3715eb6f0de0SAdrian Chadd tx_ok = 0; 3716eb6f0de0SAdrian Chadd } 3717eb6f0de0SAdrian Chadd 3718eb6f0de0SAdrian Chadd /* AR5416 BA bug; this requires an interface reset */ 3719eb6f0de0SAdrian Chadd if (isaggr && tx_ok && (! hasba)) { 3720eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3721d4365d16SAdrian Chadd "%s: AR5416 bug: hasba=%d; txok=%d, isaggr=%d, " 3722d4365d16SAdrian Chadd "seq_st=%d\n", 3723eb6f0de0SAdrian Chadd __func__, hasba, tx_ok, isaggr, seq_st); 3724eb6f0de0SAdrian Chadd /* XXX TODO: schedule an interface reset */ 37250f078d63SJohn Baldwin #ifdef ATH_DEBUG 37266abbbae5SAdrian Chadd ath_printtxbuf(sc, bf_first, 37276abbbae5SAdrian Chadd sc->sc_ac2q[atid->ac]->axq_qnum, 0, 0); 37280f078d63SJohn Baldwin #endif 3729eb6f0de0SAdrian Chadd } 3730eb6f0de0SAdrian Chadd 3731eb6f0de0SAdrian Chadd /* 3732eb6f0de0SAdrian Chadd * Walk the list of frames, figure out which ones were correctly 3733eb6f0de0SAdrian Chadd * sent and which weren't. 3734eb6f0de0SAdrian Chadd */ 3735eb6f0de0SAdrian Chadd bf = bf_first; 3736eb6f0de0SAdrian Chadd nf = bf_first->bf_state.bfs_nframes; 3737eb6f0de0SAdrian Chadd 3738eb6f0de0SAdrian Chadd /* bf_first is going to be invalid once this list is walked */ 3739eb6f0de0SAdrian Chadd bf_first = NULL; 3740eb6f0de0SAdrian Chadd 3741eb6f0de0SAdrian Chadd /* 3742eb6f0de0SAdrian Chadd * Walk the list of completed frames and determine 3743eb6f0de0SAdrian Chadd * which need to be completed and which need to be 3744eb6f0de0SAdrian Chadd * retransmitted. 3745eb6f0de0SAdrian Chadd * 3746eb6f0de0SAdrian Chadd * For completed frames, the completion functions need 3747eb6f0de0SAdrian Chadd * to be called at the end of this function as the last 3748eb6f0de0SAdrian Chadd * node reference may free the node. 3749eb6f0de0SAdrian Chadd * 3750eb6f0de0SAdrian Chadd * Finally, since the TXQ lock can't be held during the 3751eb6f0de0SAdrian Chadd * completion callback (to avoid lock recursion), 3752eb6f0de0SAdrian Chadd * the completion calls have to be done outside of the 3753eb6f0de0SAdrian Chadd * lock. 3754eb6f0de0SAdrian Chadd */ 3755eb6f0de0SAdrian Chadd while (bf) { 3756eb6f0de0SAdrian Chadd nframes++; 3757d4365d16SAdrian Chadd ba_index = ATH_BA_INDEX(seq_st, 3758d4365d16SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)); 3759eb6f0de0SAdrian Chadd bf_next = bf->bf_next; 3760eb6f0de0SAdrian Chadd bf->bf_next = NULL; /* Remove it from the aggr list */ 3761eb6f0de0SAdrian Chadd 3762eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 3763eb6f0de0SAdrian Chadd "%s: checking bf=%p seqno=%d; ack=%d\n", 3764eb6f0de0SAdrian Chadd __func__, bf, SEQNO(bf->bf_state.bfs_seqno), 3765eb6f0de0SAdrian Chadd ATH_BA_ISSET(ba, ba_index)); 3766eb6f0de0SAdrian Chadd 3767eb6f0de0SAdrian Chadd if (tx_ok && ATH_BA_ISSET(ba, ba_index)) { 37682d3d4776SAdrian Chadd sc->sc_stats.ast_tx_aggr_ok++; 3769eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 3770eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 3771eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 3772eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3773eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 3774eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3775eb6f0de0SAdrian Chadd bf->bf_next = NULL; 3776eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list); 3777eb6f0de0SAdrian Chadd } else { 37782d3d4776SAdrian Chadd sc->sc_stats.ast_tx_aggr_fail++; 3779eb6f0de0SAdrian Chadd if (ath_tx_retry_subframe(sc, bf, &bf_q)) { 3780eb6f0de0SAdrian Chadd drops++; 3781eb6f0de0SAdrian Chadd bf->bf_next = NULL; 3782eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list); 3783eb6f0de0SAdrian Chadd } 3784eb6f0de0SAdrian Chadd nbad++; 3785eb6f0de0SAdrian Chadd } 3786eb6f0de0SAdrian Chadd bf = bf_next; 3787eb6f0de0SAdrian Chadd } 3788eb6f0de0SAdrian Chadd 3789eb6f0de0SAdrian Chadd /* 3790eb6f0de0SAdrian Chadd * Now that the BAW updates have been done, unlock 3791eb6f0de0SAdrian Chadd * 3792eb6f0de0SAdrian Chadd * txseq is grabbed before the lock is released so we 3793eb6f0de0SAdrian Chadd * have a consistent view of what -was- in the BAW. 3794eb6f0de0SAdrian Chadd * Anything after this point will not yet have been 3795eb6f0de0SAdrian Chadd * TXed. 3796eb6f0de0SAdrian Chadd */ 3797eb6f0de0SAdrian Chadd txseq = tap->txa_start; 3798eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3799eb6f0de0SAdrian Chadd 3800eb6f0de0SAdrian Chadd if (nframes != nf) 3801eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3802eb6f0de0SAdrian Chadd "%s: num frames seen=%d; bf nframes=%d\n", 3803eb6f0de0SAdrian Chadd __func__, nframes, nf); 3804eb6f0de0SAdrian Chadd 3805eb6f0de0SAdrian Chadd /* 3806eb6f0de0SAdrian Chadd * Now we know how many frames were bad, call the rate 3807eb6f0de0SAdrian Chadd * control code. 3808eb6f0de0SAdrian Chadd */ 3809eb6f0de0SAdrian Chadd if (fail == 0) 3810d4365d16SAdrian Chadd ath_tx_update_ratectrl(sc, ni, rc, &ts, pktlen, nframes, 3811d4365d16SAdrian Chadd nbad); 3812eb6f0de0SAdrian Chadd 3813eb6f0de0SAdrian Chadd /* 3814eb6f0de0SAdrian Chadd * send bar if we dropped any frames 3815eb6f0de0SAdrian Chadd */ 3816eb6f0de0SAdrian Chadd if (drops) { 381788b3d483SAdrian Chadd /* Suspend the TX queue and get ready to send the BAR */ 381888b3d483SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 381988b3d483SAdrian Chadd ath_tx_tid_bar_suspend(sc, atid); 382088b3d483SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3821eb6f0de0SAdrian Chadd } 3822eb6f0de0SAdrian Chadd 382339da9d42SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 382439da9d42SAdrian Chadd "%s: txa_start now %d\n", __func__, tap->txa_start); 382539da9d42SAdrian Chadd 3826eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 382739da9d42SAdrian Chadd 382839da9d42SAdrian Chadd /* Prepend all frames to the beginning of the queue */ 3829eb6f0de0SAdrian Chadd while ((bf = TAILQ_LAST(&bf_q, ath_bufhead_s)) != NULL) { 3830eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_q, bf, bf_list); 3831eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_HEAD(atid, bf, bf_list); 3832eb6f0de0SAdrian Chadd } 3833eb6f0de0SAdrian Chadd 383439da9d42SAdrian Chadd /* 383539da9d42SAdrian Chadd * Reschedule to grab some further frames. 383639da9d42SAdrian Chadd */ 383739da9d42SAdrian Chadd ath_tx_tid_sched(sc, atid); 3838eb6f0de0SAdrian Chadd 383988b3d483SAdrian Chadd /* 384088b3d483SAdrian Chadd * Send BAR if required 384188b3d483SAdrian Chadd */ 384288b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 384388b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 384439da9d42SAdrian Chadd 384588b3d483SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 384688b3d483SAdrian Chadd 3847eb6f0de0SAdrian Chadd /* Do deferred completion */ 3848eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 3849eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 3850eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 3851eb6f0de0SAdrian Chadd } 3852eb6f0de0SAdrian Chadd } 3853eb6f0de0SAdrian Chadd 3854eb6f0de0SAdrian Chadd /* 3855eb6f0de0SAdrian Chadd * Handle completion of unaggregated frames in an ADDBA 3856eb6f0de0SAdrian Chadd * session. 3857eb6f0de0SAdrian Chadd * 3858eb6f0de0SAdrian Chadd * Fail is set to 1 if the entry is being freed via a call to 3859eb6f0de0SAdrian Chadd * ath_tx_draintxq(). 3860eb6f0de0SAdrian Chadd */ 3861eb6f0de0SAdrian Chadd static void 3862eb6f0de0SAdrian Chadd ath_tx_aggr_comp_unaggr(struct ath_softc *sc, struct ath_buf *bf, int fail) 3863eb6f0de0SAdrian Chadd { 3864eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 3865eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3866eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 3867eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3868eb6f0de0SAdrian Chadd struct ath_tx_status *ts = &bf->bf_status.ds_txstat; 3869eb6f0de0SAdrian Chadd 3870eb6f0de0SAdrian Chadd /* 3871eb6f0de0SAdrian Chadd * Update rate control status here, before we possibly 3872eb6f0de0SAdrian Chadd * punt to retry or cleanup. 3873eb6f0de0SAdrian Chadd * 3874eb6f0de0SAdrian Chadd * Do it outside of the TXQ lock. 3875eb6f0de0SAdrian Chadd */ 3876875a9451SAdrian Chadd if (fail == 0 && ((bf->bf_state.bfs_txflags & HAL_TXDESC_NOACK) == 0)) 3877eb6f0de0SAdrian Chadd ath_tx_update_ratectrl(sc, ni, bf->bf_state.bfs_rc, 3878eb6f0de0SAdrian Chadd &bf->bf_status.ds_txstat, 3879eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen, 3880eb6f0de0SAdrian Chadd 1, (ts->ts_status == 0) ? 0 : 1); 3881eb6f0de0SAdrian Chadd 3882eb6f0de0SAdrian Chadd /* 3883eb6f0de0SAdrian Chadd * This is called early so atid->hwq_depth can be tracked. 3884eb6f0de0SAdrian Chadd * This unfortunately means that it's released and regrabbed 3885eb6f0de0SAdrian Chadd * during retry and cleanup. That's rather inefficient. 3886eb6f0de0SAdrian Chadd */ 3887eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3888eb6f0de0SAdrian Chadd 3889eb6f0de0SAdrian Chadd if (tid == IEEE80211_NONQOS_TID) 3890eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: TID=16!\n", __func__); 3891eb6f0de0SAdrian Chadd 3892d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 3893d4365d16SAdrian Chadd "%s: bf=%p: tid=%d, hwq_depth=%d, seqno=%d\n", 3894d4365d16SAdrian Chadd __func__, bf, bf->bf_state.bfs_tid, atid->hwq_depth, 3895d4365d16SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)); 3896eb6f0de0SAdrian Chadd 3897eb6f0de0SAdrian Chadd atid->hwq_depth--; 3898eb6f0de0SAdrian Chadd if (atid->hwq_depth < 0) 3899eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: hwq_depth < 0: %d\n", 3900eb6f0de0SAdrian Chadd __func__, atid->hwq_depth); 3901eb6f0de0SAdrian Chadd 3902eb6f0de0SAdrian Chadd /* 3903eb6f0de0SAdrian Chadd * If a cleanup is in progress, punt to comp_cleanup; 3904eb6f0de0SAdrian Chadd * rather than handling it here. It's thus their 3905eb6f0de0SAdrian Chadd * responsibility to clean up, call the completion 3906eb6f0de0SAdrian Chadd * function in net80211, etc. 3907eb6f0de0SAdrian Chadd */ 3908eb6f0de0SAdrian Chadd if (atid->cleanup_inprogress) { 3909eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3910d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: cleanup_unaggr\n", 3911d4365d16SAdrian Chadd __func__); 3912eb6f0de0SAdrian Chadd ath_tx_comp_cleanup_unaggr(sc, bf); 3913eb6f0de0SAdrian Chadd return; 3914eb6f0de0SAdrian Chadd } 3915eb6f0de0SAdrian Chadd 3916eb6f0de0SAdrian Chadd /* 3917eb6f0de0SAdrian Chadd * Don't bother with the retry check if all frames 3918eb6f0de0SAdrian Chadd * are being failed (eg during queue deletion.) 3919eb6f0de0SAdrian Chadd */ 3920e9a6408eSAdrian Chadd #if 0 3921eb6f0de0SAdrian Chadd if (fail == 0 && ts->ts_status & HAL_TXERR_XRETRY) { 3922e9a6408eSAdrian Chadd #endif 3923e9a6408eSAdrian Chadd if (fail == 0 && ts->ts_status != 0) { 3924eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3925d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: retry_unaggr\n", 3926d4365d16SAdrian Chadd __func__); 3927eb6f0de0SAdrian Chadd ath_tx_aggr_retry_unaggr(sc, bf); 3928eb6f0de0SAdrian Chadd return; 3929eb6f0de0SAdrian Chadd } 3930eb6f0de0SAdrian Chadd 3931eb6f0de0SAdrian Chadd /* Success? Complete */ 3932eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: TID=%d, seqno %d\n", 3933eb6f0de0SAdrian Chadd __func__, tid, SEQNO(bf->bf_state.bfs_seqno)); 3934eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw) { 3935eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 3936eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 3937eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 3938eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3939eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 3940eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3941eb6f0de0SAdrian Chadd } 3942eb6f0de0SAdrian Chadd 394388b3d483SAdrian Chadd /* 394488b3d483SAdrian Chadd * Send BAR if required 394588b3d483SAdrian Chadd */ 394688b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 394788b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 394888b3d483SAdrian Chadd 3949eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3950eb6f0de0SAdrian Chadd 3951eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, fail); 3952eb6f0de0SAdrian Chadd /* bf is freed at this point */ 3953eb6f0de0SAdrian Chadd } 3954eb6f0de0SAdrian Chadd 3955eb6f0de0SAdrian Chadd void 3956eb6f0de0SAdrian Chadd ath_tx_aggr_comp(struct ath_softc *sc, struct ath_buf *bf, int fail) 3957eb6f0de0SAdrian Chadd { 3958eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_aggr) 3959eb6f0de0SAdrian Chadd ath_tx_aggr_comp_aggr(sc, bf, fail); 3960eb6f0de0SAdrian Chadd else 3961eb6f0de0SAdrian Chadd ath_tx_aggr_comp_unaggr(sc, bf, fail); 3962eb6f0de0SAdrian Chadd } 3963eb6f0de0SAdrian Chadd 3964eb6f0de0SAdrian Chadd /* 3965eb6f0de0SAdrian Chadd * Schedule some packets from the given node/TID to the hardware. 3966eb6f0de0SAdrian Chadd * 3967eb6f0de0SAdrian Chadd * This is the aggregate version. 3968eb6f0de0SAdrian Chadd */ 3969eb6f0de0SAdrian Chadd void 3970eb6f0de0SAdrian Chadd ath_tx_tid_hw_queue_aggr(struct ath_softc *sc, struct ath_node *an, 3971eb6f0de0SAdrian Chadd struct ath_tid *tid) 3972eb6f0de0SAdrian Chadd { 3973eb6f0de0SAdrian Chadd struct ath_buf *bf; 3974eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 3975eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 3976eb6f0de0SAdrian Chadd ATH_AGGR_STATUS status; 3977eb6f0de0SAdrian Chadd ath_bufhead bf_q; 3978eb6f0de0SAdrian Chadd 3979eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: tid=%d\n", __func__, tid->tid); 3980eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 3981eb6f0de0SAdrian Chadd 3982eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 3983eb6f0de0SAdrian Chadd 3984eb6f0de0SAdrian Chadd if (tid->tid == IEEE80211_NONQOS_TID) 3985eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: called for TID=NONQOS_TID?\n", 3986eb6f0de0SAdrian Chadd __func__); 3987eb6f0de0SAdrian Chadd 3988eb6f0de0SAdrian Chadd for (;;) { 3989eb6f0de0SAdrian Chadd status = ATH_AGGR_DONE; 3990eb6f0de0SAdrian Chadd 3991eb6f0de0SAdrian Chadd /* 3992eb6f0de0SAdrian Chadd * If the upper layer has paused the TID, don't 3993eb6f0de0SAdrian Chadd * queue any further packets. 3994eb6f0de0SAdrian Chadd * 3995eb6f0de0SAdrian Chadd * This can also occur from the completion task because 3996eb6f0de0SAdrian Chadd * of packet loss; but as its serialised with this code, 3997eb6f0de0SAdrian Chadd * it won't "appear" half way through queuing packets. 3998eb6f0de0SAdrian Chadd */ 3999eb6f0de0SAdrian Chadd if (tid->paused) 4000eb6f0de0SAdrian Chadd break; 4001eb6f0de0SAdrian Chadd 4002eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&tid->axq_q); 4003eb6f0de0SAdrian Chadd if (bf == NULL) { 4004eb6f0de0SAdrian Chadd break; 4005eb6f0de0SAdrian Chadd } 4006eb6f0de0SAdrian Chadd 4007eb6f0de0SAdrian Chadd /* 4008eb6f0de0SAdrian Chadd * If the packet doesn't fall within the BAW (eg a NULL 4009eb6f0de0SAdrian Chadd * data frame), schedule it directly; continue. 4010eb6f0de0SAdrian Chadd */ 4011eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_dobaw) { 4012d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 4013d4365d16SAdrian Chadd "%s: non-baw packet\n", 4014eb6f0de0SAdrian Chadd __func__); 4015eb6f0de0SAdrian Chadd ATH_TXQ_REMOVE(tid, bf, bf_list); 4016eb6f0de0SAdrian Chadd bf->bf_state.bfs_aggr = 0; 4017eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 4018e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 4019e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 4020eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 4021e2e4a2c2SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 4022eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 4023eb6f0de0SAdrian Chadd ath_hal_clr11n_aggr(sc->sc_ah, bf->bf_desc); 4024eb6f0de0SAdrian Chadd 4025eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_nonbaw_pkt++; 4026eb6f0de0SAdrian Chadd 4027eb6f0de0SAdrian Chadd /* Queue the packet; continue */ 4028eb6f0de0SAdrian Chadd goto queuepkt; 4029eb6f0de0SAdrian Chadd } 4030eb6f0de0SAdrian Chadd 4031eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_q); 4032eb6f0de0SAdrian Chadd 4033eb6f0de0SAdrian Chadd /* 4034eb6f0de0SAdrian Chadd * Do a rate control lookup on the first frame in the 4035eb6f0de0SAdrian Chadd * list. The rate control code needs that to occur 4036eb6f0de0SAdrian Chadd * before it can determine whether to TX. 4037eb6f0de0SAdrian Chadd * It's inaccurate because the rate control code doesn't 4038eb6f0de0SAdrian Chadd * really "do" aggregate lookups, so it only considers 4039eb6f0de0SAdrian Chadd * the size of the first frame. 4040eb6f0de0SAdrian Chadd */ 4041eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 4042eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[3].rix = 0; 4043eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[3].tries = 0; 4044e2e4a2c2SAdrian Chadd 4045e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 4046e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 4047e2e4a2c2SAdrian Chadd 4048e2e4a2c2SAdrian Chadd ath_tx_set_rtscts(sc, bf); 4049eb6f0de0SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 4050eb6f0de0SAdrian Chadd 4051eb6f0de0SAdrian Chadd status = ath_tx_form_aggr(sc, an, tid, &bf_q); 4052eb6f0de0SAdrian Chadd 4053eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 4054eb6f0de0SAdrian Chadd "%s: ath_tx_form_aggr() status=%d\n", __func__, status); 4055eb6f0de0SAdrian Chadd 4056eb6f0de0SAdrian Chadd /* 4057eb6f0de0SAdrian Chadd * No frames to be picked up - out of BAW 4058eb6f0de0SAdrian Chadd */ 4059eb6f0de0SAdrian Chadd if (TAILQ_EMPTY(&bf_q)) 4060eb6f0de0SAdrian Chadd break; 4061eb6f0de0SAdrian Chadd 4062eb6f0de0SAdrian Chadd /* 4063eb6f0de0SAdrian Chadd * This assumes that the descriptor list in the ath_bufhead 4064eb6f0de0SAdrian Chadd * are already linked together via bf_next pointers. 4065eb6f0de0SAdrian Chadd */ 4066eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&bf_q); 4067eb6f0de0SAdrian Chadd 4068e2e4a2c2SAdrian Chadd if (status == ATH_AGGR_8K_LIMITED) 4069e2e4a2c2SAdrian Chadd sc->sc_aggr_stats.aggr_rts_aggr_limited++; 4070e2e4a2c2SAdrian Chadd 4071eb6f0de0SAdrian Chadd /* 4072eb6f0de0SAdrian Chadd * If it's the only frame send as non-aggregate 4073eb6f0de0SAdrian Chadd * assume that ath_tx_form_aggr() has checked 4074eb6f0de0SAdrian Chadd * whether it's in the BAW and added it appropriately. 4075eb6f0de0SAdrian Chadd */ 4076eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_nframes == 1) { 4077eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 4078eb6f0de0SAdrian Chadd "%s: single-frame aggregate\n", __func__); 4079eb6f0de0SAdrian Chadd bf->bf_state.bfs_aggr = 0; 4080eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 4081eb6f0de0SAdrian Chadd ath_hal_clr11n_aggr(sc->sc_ah, bf->bf_desc); 4082eb6f0de0SAdrian Chadd if (status == ATH_AGGR_BAW_CLOSED) 4083eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_baw_closed_single_pkt++; 4084eb6f0de0SAdrian Chadd else 4085eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_single_pkt++; 4086eb6f0de0SAdrian Chadd } else { 4087eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 4088d4365d16SAdrian Chadd "%s: multi-frame aggregate: %d frames, " 4089d4365d16SAdrian Chadd "length %d\n", 4090eb6f0de0SAdrian Chadd __func__, bf->bf_state.bfs_nframes, 4091eb6f0de0SAdrian Chadd bf->bf_state.bfs_al); 4092eb6f0de0SAdrian Chadd bf->bf_state.bfs_aggr = 1; 4093eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_pkts[bf->bf_state.bfs_nframes]++; 4094eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_aggr_pkt++; 4095eb6f0de0SAdrian Chadd 4096eb6f0de0SAdrian Chadd /* 4097e2e4a2c2SAdrian Chadd * Calculate the duration/protection as required. 4098e2e4a2c2SAdrian Chadd */ 4099e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 4100e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 4101e2e4a2c2SAdrian Chadd 4102e2e4a2c2SAdrian Chadd /* 4103eb6f0de0SAdrian Chadd * Update the rate and rtscts information based on the 4104eb6f0de0SAdrian Chadd * rate decision made by the rate control code; 4105eb6f0de0SAdrian Chadd * the first frame in the aggregate needs it. 4106eb6f0de0SAdrian Chadd */ 4107eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 4108eb6f0de0SAdrian Chadd 4109eb6f0de0SAdrian Chadd /* 4110eb6f0de0SAdrian Chadd * Setup the relevant descriptor fields 4111eb6f0de0SAdrian Chadd * for aggregation. The first descriptor 4112eb6f0de0SAdrian Chadd * already points to the rest in the chain. 4113eb6f0de0SAdrian Chadd */ 4114eb6f0de0SAdrian Chadd ath_tx_setds_11n(sc, bf); 4115eb6f0de0SAdrian Chadd 4116eb6f0de0SAdrian Chadd } 4117eb6f0de0SAdrian Chadd queuepkt: 4118eb6f0de0SAdrian Chadd //txq = bf->bf_state.bfs_txq; 4119eb6f0de0SAdrian Chadd 4120eb6f0de0SAdrian Chadd /* Set completion handler, multi-frame aggregate or not */ 4121eb6f0de0SAdrian Chadd bf->bf_comp = ath_tx_aggr_comp; 4122eb6f0de0SAdrian Chadd 4123eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_tid == IEEE80211_NONQOS_TID) 4124eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: TID=16?\n", __func__); 4125eb6f0de0SAdrian Chadd 4126eb6f0de0SAdrian Chadd /* Punt to txq */ 4127eb6f0de0SAdrian Chadd ath_tx_handoff(sc, txq, bf); 4128eb6f0de0SAdrian Chadd 4129eb6f0de0SAdrian Chadd /* Track outstanding buffer count to hardware */ 4130eb6f0de0SAdrian Chadd /* aggregates are "one" buffer */ 4131eb6f0de0SAdrian Chadd tid->hwq_depth++; 4132eb6f0de0SAdrian Chadd 4133eb6f0de0SAdrian Chadd /* 4134eb6f0de0SAdrian Chadd * Break out if ath_tx_form_aggr() indicated 4135eb6f0de0SAdrian Chadd * there can't be any further progress (eg BAW is full.) 4136eb6f0de0SAdrian Chadd * Checking for an empty txq is done above. 4137eb6f0de0SAdrian Chadd * 4138eb6f0de0SAdrian Chadd * XXX locking on txq here? 4139eb6f0de0SAdrian Chadd */ 4140eb6f0de0SAdrian Chadd if (txq->axq_aggr_depth >= sc->sc_hwq_limit || 4141eb6f0de0SAdrian Chadd status == ATH_AGGR_BAW_CLOSED) 4142eb6f0de0SAdrian Chadd break; 4143eb6f0de0SAdrian Chadd } 4144eb6f0de0SAdrian Chadd } 4145eb6f0de0SAdrian Chadd 4146eb6f0de0SAdrian Chadd /* 4147eb6f0de0SAdrian Chadd * Schedule some packets from the given node/TID to the hardware. 4148eb6f0de0SAdrian Chadd */ 4149eb6f0de0SAdrian Chadd void 4150eb6f0de0SAdrian Chadd ath_tx_tid_hw_queue_norm(struct ath_softc *sc, struct ath_node *an, 4151eb6f0de0SAdrian Chadd struct ath_tid *tid) 4152eb6f0de0SAdrian Chadd { 4153eb6f0de0SAdrian Chadd struct ath_buf *bf; 4154eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 4155eb6f0de0SAdrian Chadd 4156eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: node %p: TID %d: called\n", 4157eb6f0de0SAdrian Chadd __func__, an, tid->tid); 4158eb6f0de0SAdrian Chadd 4159eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 4160eb6f0de0SAdrian Chadd 4161eb6f0de0SAdrian Chadd /* Check - is AMPDU pending or running? then print out something */ 4162eb6f0de0SAdrian Chadd if (ath_tx_ampdu_pending(sc, an, tid->tid)) 4163eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: tid=%d, ampdu pending?\n", 4164eb6f0de0SAdrian Chadd __func__, tid->tid); 4165eb6f0de0SAdrian Chadd if (ath_tx_ampdu_running(sc, an, tid->tid)) 4166eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: tid=%d, ampdu running?\n", 4167eb6f0de0SAdrian Chadd __func__, tid->tid); 4168eb6f0de0SAdrian Chadd 4169eb6f0de0SAdrian Chadd for (;;) { 4170eb6f0de0SAdrian Chadd 4171eb6f0de0SAdrian Chadd /* 4172eb6f0de0SAdrian Chadd * If the upper layers have paused the TID, don't 4173eb6f0de0SAdrian Chadd * queue any further packets. 4174eb6f0de0SAdrian Chadd */ 4175eb6f0de0SAdrian Chadd if (tid->paused) 4176eb6f0de0SAdrian Chadd break; 4177eb6f0de0SAdrian Chadd 4178eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&tid->axq_q); 4179eb6f0de0SAdrian Chadd if (bf == NULL) { 4180eb6f0de0SAdrian Chadd break; 4181eb6f0de0SAdrian Chadd } 4182eb6f0de0SAdrian Chadd 4183eb6f0de0SAdrian Chadd ATH_TXQ_REMOVE(tid, bf, bf_list); 4184eb6f0de0SAdrian Chadd 4185eb6f0de0SAdrian Chadd KASSERT(txq == bf->bf_state.bfs_txq, ("txqs not equal!\n")); 4186eb6f0de0SAdrian Chadd 4187eb6f0de0SAdrian Chadd /* Sanity check! */ 4188eb6f0de0SAdrian Chadd if (tid->tid != bf->bf_state.bfs_tid) { 4189eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: bfs_tid %d !=" 4190eb6f0de0SAdrian Chadd " tid %d\n", 4191eb6f0de0SAdrian Chadd __func__, bf->bf_state.bfs_tid, tid->tid); 4192eb6f0de0SAdrian Chadd } 4193eb6f0de0SAdrian Chadd /* Normal completion handler */ 4194eb6f0de0SAdrian Chadd bf->bf_comp = ath_tx_normal_comp; 4195eb6f0de0SAdrian Chadd 4196eb6f0de0SAdrian Chadd /* Program descriptors + rate control */ 4197eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 4198e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 4199e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 4200eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 4201e2e4a2c2SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 4202eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 4203eb6f0de0SAdrian Chadd 4204eb6f0de0SAdrian Chadd /* Track outstanding buffer count to hardware */ 4205eb6f0de0SAdrian Chadd /* aggregates are "one" buffer */ 4206eb6f0de0SAdrian Chadd tid->hwq_depth++; 4207eb6f0de0SAdrian Chadd 4208eb6f0de0SAdrian Chadd /* Punt to hardware or software txq */ 4209eb6f0de0SAdrian Chadd ath_tx_handoff(sc, txq, bf); 4210eb6f0de0SAdrian Chadd } 4211eb6f0de0SAdrian Chadd } 4212eb6f0de0SAdrian Chadd 4213eb6f0de0SAdrian Chadd /* 4214eb6f0de0SAdrian Chadd * Schedule some packets to the given hardware queue. 4215eb6f0de0SAdrian Chadd * 4216eb6f0de0SAdrian Chadd * This function walks the list of TIDs (ie, ath_node TIDs 4217eb6f0de0SAdrian Chadd * with queued traffic) and attempts to schedule traffic 4218eb6f0de0SAdrian Chadd * from them. 4219eb6f0de0SAdrian Chadd * 4220eb6f0de0SAdrian Chadd * TID scheduling is implemented as a FIFO, with TIDs being 4221eb6f0de0SAdrian Chadd * added to the end of the queue after some frames have been 4222eb6f0de0SAdrian Chadd * scheduled. 4223eb6f0de0SAdrian Chadd */ 4224eb6f0de0SAdrian Chadd void 4225eb6f0de0SAdrian Chadd ath_txq_sched(struct ath_softc *sc, struct ath_txq *txq) 4226eb6f0de0SAdrian Chadd { 4227eb6f0de0SAdrian Chadd struct ath_tid *tid, *next, *last; 4228eb6f0de0SAdrian Chadd 4229eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 4230eb6f0de0SAdrian Chadd 4231eb6f0de0SAdrian Chadd /* 4232eb6f0de0SAdrian Chadd * Don't schedule if the hardware queue is busy. 4233eb6f0de0SAdrian Chadd * This (hopefully) gives some more time to aggregate 4234eb6f0de0SAdrian Chadd * some packets in the aggregation queue. 4235eb6f0de0SAdrian Chadd */ 4236eb6f0de0SAdrian Chadd if (txq->axq_aggr_depth >= sc->sc_hwq_limit) { 4237eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_sched_nopkt++; 4238eb6f0de0SAdrian Chadd return; 4239eb6f0de0SAdrian Chadd } 4240eb6f0de0SAdrian Chadd 4241eb6f0de0SAdrian Chadd last = TAILQ_LAST(&txq->axq_tidq, axq_t_s); 4242eb6f0de0SAdrian Chadd 4243eb6f0de0SAdrian Chadd TAILQ_FOREACH_SAFE(tid, &txq->axq_tidq, axq_qelem, next) { 4244eb6f0de0SAdrian Chadd /* 4245eb6f0de0SAdrian Chadd * Suspend paused queues here; they'll be resumed 4246eb6f0de0SAdrian Chadd * once the addba completes or times out. 4247eb6f0de0SAdrian Chadd */ 4248eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: tid=%d, paused=%d\n", 4249eb6f0de0SAdrian Chadd __func__, tid->tid, tid->paused); 4250eb6f0de0SAdrian Chadd ath_tx_tid_unsched(sc, tid); 4251eb6f0de0SAdrian Chadd if (tid->paused) { 4252eb6f0de0SAdrian Chadd continue; 4253eb6f0de0SAdrian Chadd } 4254eb6f0de0SAdrian Chadd if (ath_tx_ampdu_running(sc, tid->an, tid->tid)) 4255eb6f0de0SAdrian Chadd ath_tx_tid_hw_queue_aggr(sc, tid->an, tid); 4256eb6f0de0SAdrian Chadd else 4257eb6f0de0SAdrian Chadd ath_tx_tid_hw_queue_norm(sc, tid->an, tid); 4258eb6f0de0SAdrian Chadd 4259eb6f0de0SAdrian Chadd /* Not empty? Re-schedule */ 4260eb6f0de0SAdrian Chadd if (tid->axq_depth != 0) 4261eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, tid); 4262eb6f0de0SAdrian Chadd 4263eb6f0de0SAdrian Chadd /* Give the software queue time to aggregate more packets */ 4264eb6f0de0SAdrian Chadd if (txq->axq_aggr_depth >= sc->sc_hwq_limit) { 4265eb6f0de0SAdrian Chadd break; 4266eb6f0de0SAdrian Chadd } 4267eb6f0de0SAdrian Chadd 4268eb6f0de0SAdrian Chadd /* 4269eb6f0de0SAdrian Chadd * If this was the last entry on the original list, stop. 4270eb6f0de0SAdrian Chadd * Otherwise nodes that have been rescheduled onto the end 4271eb6f0de0SAdrian Chadd * of the TID FIFO list will just keep being rescheduled. 4272eb6f0de0SAdrian Chadd */ 4273eb6f0de0SAdrian Chadd if (tid == last) 4274eb6f0de0SAdrian Chadd break; 4275eb6f0de0SAdrian Chadd } 4276eb6f0de0SAdrian Chadd } 4277eb6f0de0SAdrian Chadd 4278eb6f0de0SAdrian Chadd /* 4279eb6f0de0SAdrian Chadd * TX addba handling 4280eb6f0de0SAdrian Chadd */ 4281eb6f0de0SAdrian Chadd 4282eb6f0de0SAdrian Chadd /* 4283eb6f0de0SAdrian Chadd * Return net80211 TID struct pointer, or NULL for none 4284eb6f0de0SAdrian Chadd */ 4285eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu * 4286eb6f0de0SAdrian Chadd ath_tx_get_tx_tid(struct ath_node *an, int tid) 4287eb6f0de0SAdrian Chadd { 4288eb6f0de0SAdrian Chadd struct ieee80211_node *ni = &an->an_node; 4289eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 4290eb6f0de0SAdrian Chadd 4291eb6f0de0SAdrian Chadd if (tid == IEEE80211_NONQOS_TID) 4292eb6f0de0SAdrian Chadd return NULL; 4293eb6f0de0SAdrian Chadd 42942aa563dfSAdrian Chadd tap = &ni->ni_tx_ampdu[tid]; 4295eb6f0de0SAdrian Chadd return tap; 4296eb6f0de0SAdrian Chadd } 4297eb6f0de0SAdrian Chadd 4298eb6f0de0SAdrian Chadd /* 4299eb6f0de0SAdrian Chadd * Is AMPDU-TX running? 4300eb6f0de0SAdrian Chadd */ 4301eb6f0de0SAdrian Chadd static int 4302eb6f0de0SAdrian Chadd ath_tx_ampdu_running(struct ath_softc *sc, struct ath_node *an, int tid) 4303eb6f0de0SAdrian Chadd { 4304eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 4305eb6f0de0SAdrian Chadd 4306eb6f0de0SAdrian Chadd if (tid == IEEE80211_NONQOS_TID) 4307eb6f0de0SAdrian Chadd return 0; 4308eb6f0de0SAdrian Chadd 4309eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 4310eb6f0de0SAdrian Chadd if (tap == NULL) 4311eb6f0de0SAdrian Chadd return 0; /* Not valid; default to not running */ 4312eb6f0de0SAdrian Chadd 4313eb6f0de0SAdrian Chadd return !! (tap->txa_flags & IEEE80211_AGGR_RUNNING); 4314eb6f0de0SAdrian Chadd } 4315eb6f0de0SAdrian Chadd 4316eb6f0de0SAdrian Chadd /* 4317eb6f0de0SAdrian Chadd * Is AMPDU-TX negotiation pending? 4318eb6f0de0SAdrian Chadd */ 4319eb6f0de0SAdrian Chadd static int 4320eb6f0de0SAdrian Chadd ath_tx_ampdu_pending(struct ath_softc *sc, struct ath_node *an, int tid) 4321eb6f0de0SAdrian Chadd { 4322eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 4323eb6f0de0SAdrian Chadd 4324eb6f0de0SAdrian Chadd if (tid == IEEE80211_NONQOS_TID) 4325eb6f0de0SAdrian Chadd return 0; 4326eb6f0de0SAdrian Chadd 4327eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 4328eb6f0de0SAdrian Chadd if (tap == NULL) 4329eb6f0de0SAdrian Chadd return 0; /* Not valid; default to not pending */ 4330eb6f0de0SAdrian Chadd 4331eb6f0de0SAdrian Chadd return !! (tap->txa_flags & IEEE80211_AGGR_XCHGPEND); 4332eb6f0de0SAdrian Chadd } 4333eb6f0de0SAdrian Chadd 4334eb6f0de0SAdrian Chadd /* 4335eb6f0de0SAdrian Chadd * Is AMPDU-TX pending for the given TID? 4336eb6f0de0SAdrian Chadd */ 4337eb6f0de0SAdrian Chadd 4338eb6f0de0SAdrian Chadd 4339eb6f0de0SAdrian Chadd /* 4340eb6f0de0SAdrian Chadd * Method to handle sending an ADDBA request. 4341eb6f0de0SAdrian Chadd * 4342eb6f0de0SAdrian Chadd * We tap this so the relevant flags can be set to pause the TID 4343eb6f0de0SAdrian Chadd * whilst waiting for the response. 4344eb6f0de0SAdrian Chadd * 4345eb6f0de0SAdrian Chadd * XXX there's no timeout handler we can override? 4346eb6f0de0SAdrian Chadd */ 4347eb6f0de0SAdrian Chadd int 4348eb6f0de0SAdrian Chadd ath_addba_request(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap, 4349eb6f0de0SAdrian Chadd int dialogtoken, int baparamset, int batimeout) 4350eb6f0de0SAdrian Chadd { 4351eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 43522aa563dfSAdrian Chadd int tid = tap->txa_tid; 4353eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 4354eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 4355eb6f0de0SAdrian Chadd 4356eb6f0de0SAdrian Chadd /* 4357eb6f0de0SAdrian Chadd * XXX danger Will Robinson! 4358eb6f0de0SAdrian Chadd * 4359eb6f0de0SAdrian Chadd * Although the taskqueue may be running and scheduling some more 4360eb6f0de0SAdrian Chadd * packets, these should all be _before_ the addba sequence number. 4361eb6f0de0SAdrian Chadd * However, net80211 will keep self-assigning sequence numbers 4362eb6f0de0SAdrian Chadd * until addba has been negotiated. 4363eb6f0de0SAdrian Chadd * 4364eb6f0de0SAdrian Chadd * In the past, these packets would be "paused" (which still works 4365eb6f0de0SAdrian Chadd * fine, as they're being scheduled to the driver in the same 4366eb6f0de0SAdrian Chadd * serialised method which is calling the addba request routine) 4367eb6f0de0SAdrian Chadd * and when the aggregation session begins, they'll be dequeued 4368eb6f0de0SAdrian Chadd * as aggregate packets and added to the BAW. However, now there's 4369eb6f0de0SAdrian Chadd * a "bf->bf_state.bfs_dobaw" flag, and this isn't set for these 4370eb6f0de0SAdrian Chadd * packets. Thus they never get included in the BAW tracking and 4371eb6f0de0SAdrian Chadd * this can cause the initial burst of packets after the addba 4372eb6f0de0SAdrian Chadd * negotiation to "hang", as they quickly fall outside the BAW. 4373eb6f0de0SAdrian Chadd * 4374eb6f0de0SAdrian Chadd * The "eventual" solution should be to tag these packets with 4375eb6f0de0SAdrian Chadd * dobaw. Although net80211 has given us a sequence number, 4376eb6f0de0SAdrian Chadd * it'll be "after" the left edge of the BAW and thus it'll 4377eb6f0de0SAdrian Chadd * fall within it. 4378eb6f0de0SAdrian Chadd */ 437996ff26ffSAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 4380d3a6425bSAdrian Chadd /* 4381d3a6425bSAdrian Chadd * This is a bit annoying. Until net80211 HT code inherits some 4382d3a6425bSAdrian Chadd * (any) locking, we may have this called in parallel BUT only 4383d3a6425bSAdrian Chadd * one response/timeout will be called. Grr. 4384d3a6425bSAdrian Chadd */ 4385d3a6425bSAdrian Chadd if (atid->addba_tx_pending == 0) { 4386eb6f0de0SAdrian Chadd ath_tx_tid_pause(sc, atid); 4387d3a6425bSAdrian Chadd atid->addba_tx_pending = 1; 4388d3a6425bSAdrian Chadd } 438996ff26ffSAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4390eb6f0de0SAdrian Chadd 4391eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 4392eb6f0de0SAdrian Chadd "%s: called; dialogtoken=%d, baparamset=%d, batimeout=%d\n", 4393eb6f0de0SAdrian Chadd __func__, dialogtoken, baparamset, batimeout); 4394eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 4395eb6f0de0SAdrian Chadd "%s: txa_start=%d, ni_txseqs=%d\n", 4396eb6f0de0SAdrian Chadd __func__, tap->txa_start, ni->ni_txseqs[tid]); 4397eb6f0de0SAdrian Chadd 4398eb6f0de0SAdrian Chadd return sc->sc_addba_request(ni, tap, dialogtoken, baparamset, 4399eb6f0de0SAdrian Chadd batimeout); 4400eb6f0de0SAdrian Chadd } 4401eb6f0de0SAdrian Chadd 4402eb6f0de0SAdrian Chadd /* 4403eb6f0de0SAdrian Chadd * Handle an ADDBA response. 4404eb6f0de0SAdrian Chadd * 4405eb6f0de0SAdrian Chadd * We unpause the queue so TX'ing can resume. 4406eb6f0de0SAdrian Chadd * 4407eb6f0de0SAdrian Chadd * Any packets TX'ed from this point should be "aggregate" (whether 4408eb6f0de0SAdrian Chadd * aggregate or not) so the BAW is updated. 4409eb6f0de0SAdrian Chadd * 4410eb6f0de0SAdrian Chadd * Note! net80211 keeps self-assigning sequence numbers until 4411eb6f0de0SAdrian Chadd * ampdu is negotiated. This means the initially-negotiated BAW left 4412eb6f0de0SAdrian Chadd * edge won't match the ni->ni_txseq. 4413eb6f0de0SAdrian Chadd * 4414eb6f0de0SAdrian Chadd * So, being very dirty, the BAW left edge is "slid" here to match 4415eb6f0de0SAdrian Chadd * ni->ni_txseq. 4416eb6f0de0SAdrian Chadd * 4417eb6f0de0SAdrian Chadd * What likely SHOULD happen is that all packets subsequent to the 4418eb6f0de0SAdrian Chadd * addba request should be tagged as aggregate and queued as non-aggregate 4419eb6f0de0SAdrian Chadd * frames; thus updating the BAW. For now though, I'll just slide the 4420eb6f0de0SAdrian Chadd * window. 4421eb6f0de0SAdrian Chadd */ 4422eb6f0de0SAdrian Chadd int 4423eb6f0de0SAdrian Chadd ath_addba_response(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap, 4424eb6f0de0SAdrian Chadd int status, int code, int batimeout) 4425eb6f0de0SAdrian Chadd { 4426eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 44272aa563dfSAdrian Chadd int tid = tap->txa_tid; 4428eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 4429eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 4430eb6f0de0SAdrian Chadd int r; 4431eb6f0de0SAdrian Chadd 4432eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 4433eb6f0de0SAdrian Chadd "%s: called; status=%d, code=%d, batimeout=%d\n", __func__, 4434eb6f0de0SAdrian Chadd status, code, batimeout); 4435eb6f0de0SAdrian Chadd 4436eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 4437eb6f0de0SAdrian Chadd "%s: txa_start=%d, ni_txseqs=%d\n", 4438eb6f0de0SAdrian Chadd __func__, tap->txa_start, ni->ni_txseqs[tid]); 4439eb6f0de0SAdrian Chadd 4440eb6f0de0SAdrian Chadd /* 4441eb6f0de0SAdrian Chadd * Call this first, so the interface flags get updated 4442eb6f0de0SAdrian Chadd * before the TID is unpaused. Otherwise a race condition 4443eb6f0de0SAdrian Chadd * exists where the unpaused TID still doesn't yet have 4444eb6f0de0SAdrian Chadd * IEEE80211_AGGR_RUNNING set. 4445eb6f0de0SAdrian Chadd */ 4446eb6f0de0SAdrian Chadd r = sc->sc_addba_response(ni, tap, status, code, batimeout); 4447eb6f0de0SAdrian Chadd 4448eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 4449d3a6425bSAdrian Chadd atid->addba_tx_pending = 0; 4450eb6f0de0SAdrian Chadd /* 4451eb6f0de0SAdrian Chadd * XXX dirty! 4452eb6f0de0SAdrian Chadd * Slide the BAW left edge to wherever net80211 left it for us. 4453eb6f0de0SAdrian Chadd * Read above for more information. 4454eb6f0de0SAdrian Chadd */ 4455eb6f0de0SAdrian Chadd tap->txa_start = ni->ni_txseqs[tid]; 4456eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 4457eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4458eb6f0de0SAdrian Chadd return r; 4459eb6f0de0SAdrian Chadd } 4460eb6f0de0SAdrian Chadd 4461eb6f0de0SAdrian Chadd 4462eb6f0de0SAdrian Chadd /* 4463eb6f0de0SAdrian Chadd * Stop ADDBA on a queue. 44648405fe86SAdrian Chadd * 44658405fe86SAdrian Chadd * This can be called whilst BAR TX is currently active on the queue, 44668405fe86SAdrian Chadd * so make sure this is unblocked before continuing. 4467eb6f0de0SAdrian Chadd */ 4468eb6f0de0SAdrian Chadd void 4469eb6f0de0SAdrian Chadd ath_addba_stop(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap) 4470eb6f0de0SAdrian Chadd { 4471eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 44722aa563dfSAdrian Chadd int tid = tap->txa_tid; 4473eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 4474eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 4475eb6f0de0SAdrian Chadd 4476eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: called\n", __func__); 4477eb6f0de0SAdrian Chadd 44788405fe86SAdrian Chadd /* 44798405fe86SAdrian Chadd * Pause TID traffic early, so there aren't any races 44808405fe86SAdrian Chadd * Unblock the pending BAR held traffic, if it's currently paused. 44818405fe86SAdrian Chadd */ 448296ff26ffSAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 4483eb6f0de0SAdrian Chadd ath_tx_tid_pause(sc, atid); 44848405fe86SAdrian Chadd if (atid->bar_wait) { 44858405fe86SAdrian Chadd /* 44868405fe86SAdrian Chadd * bar_unsuspend() expects bar_tx == 1, as it should be 44878405fe86SAdrian Chadd * called from the TX completion path. This quietens 44888405fe86SAdrian Chadd * the warning. It's cleared for us anyway. 44898405fe86SAdrian Chadd */ 44908405fe86SAdrian Chadd atid->bar_tx = 1; 44918405fe86SAdrian Chadd ath_tx_tid_bar_unsuspend(sc, atid); 44928405fe86SAdrian Chadd } 449396ff26ffSAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4494eb6f0de0SAdrian Chadd 4495eb6f0de0SAdrian Chadd /* There's no need to hold the TXQ lock here */ 4496eb6f0de0SAdrian Chadd sc->sc_addba_stop(ni, tap); 4497eb6f0de0SAdrian Chadd 4498eb6f0de0SAdrian Chadd /* 44994dfd4507SAdrian Chadd * ath_tx_tid_cleanup will resume the TID if possible, otherwise 4500eb6f0de0SAdrian Chadd * it'll set the cleanup flag, and it'll be unpaused once 4501eb6f0de0SAdrian Chadd * things have been cleaned up. 4502eb6f0de0SAdrian Chadd */ 45034dfd4507SAdrian Chadd ath_tx_tid_cleanup(sc, an, tid); 4504eb6f0de0SAdrian Chadd } 4505eb6f0de0SAdrian Chadd 4506eb6f0de0SAdrian Chadd /* 4507eb6f0de0SAdrian Chadd * Note: net80211 bar_timeout() doesn't call this function on BAR failure; 4508eb6f0de0SAdrian Chadd * it simply tears down the aggregation session. Ew. 4509eb6f0de0SAdrian Chadd * 4510eb6f0de0SAdrian Chadd * It however will call ieee80211_ampdu_stop() which will call 4511eb6f0de0SAdrian Chadd * ic->ic_addba_stop(). 4512eb6f0de0SAdrian Chadd * 4513eb6f0de0SAdrian Chadd * XXX This uses a hard-coded max BAR count value; the whole 4514eb6f0de0SAdrian Chadd * XXX BAR TX success or failure should be better handled! 4515eb6f0de0SAdrian Chadd */ 4516eb6f0de0SAdrian Chadd void 4517eb6f0de0SAdrian Chadd ath_bar_response(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap, 4518eb6f0de0SAdrian Chadd int status) 4519eb6f0de0SAdrian Chadd { 4520eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 45212aa563dfSAdrian Chadd int tid = tap->txa_tid; 4522eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 4523eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 4524eb6f0de0SAdrian Chadd int attempts = tap->txa_attempts; 4525eb6f0de0SAdrian Chadd 45260e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, 4527e60c4fc2SAdrian Chadd "%s: called; tap=%p, atid=%p, txa_tid=%d, atid->tid=%d, status=%d, attempts=%d\n", 45280e22ed0eSAdrian Chadd __func__, 4529e60c4fc2SAdrian Chadd tap, 4530e60c4fc2SAdrian Chadd atid, 4531e60c4fc2SAdrian Chadd tap->txa_tid, 4532e60c4fc2SAdrian Chadd atid->tid, 45330e22ed0eSAdrian Chadd status, 45340e22ed0eSAdrian Chadd attempts); 4535eb6f0de0SAdrian Chadd 4536eb6f0de0SAdrian Chadd /* Note: This may update the BAW details */ 4537eb6f0de0SAdrian Chadd sc->sc_bar_response(ni, tap, status); 4538eb6f0de0SAdrian Chadd 4539eb6f0de0SAdrian Chadd /* Unpause the TID */ 4540eb6f0de0SAdrian Chadd /* 4541eb6f0de0SAdrian Chadd * XXX if this is attempt=50, the TID will be downgraded 4542eb6f0de0SAdrian Chadd * XXX to a non-aggregate session. So we must unpause the 4543eb6f0de0SAdrian Chadd * XXX TID here or it'll never be done. 4544eb6f0de0SAdrian Chadd */ 4545eb6f0de0SAdrian Chadd if (status == 0 || attempts == 50) { 4546eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 454788b3d483SAdrian Chadd ath_tx_tid_bar_unsuspend(sc, atid); 4548eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4549eb6f0de0SAdrian Chadd } 4550eb6f0de0SAdrian Chadd } 4551eb6f0de0SAdrian Chadd 4552eb6f0de0SAdrian Chadd /* 4553eb6f0de0SAdrian Chadd * This is called whenever the pending ADDBA request times out. 4554eb6f0de0SAdrian Chadd * Unpause and reschedule the TID. 4555eb6f0de0SAdrian Chadd */ 4556eb6f0de0SAdrian Chadd void 4557eb6f0de0SAdrian Chadd ath_addba_response_timeout(struct ieee80211_node *ni, 4558eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap) 4559eb6f0de0SAdrian Chadd { 4560eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 45612aa563dfSAdrian Chadd int tid = tap->txa_tid; 4562eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 4563eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 4564eb6f0de0SAdrian Chadd 4565eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 4566eb6f0de0SAdrian Chadd "%s: called; resuming\n", __func__); 4567eb6f0de0SAdrian Chadd 4568d3a6425bSAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 4569d3a6425bSAdrian Chadd atid->addba_tx_pending = 0; 4570d3a6425bSAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4571d3a6425bSAdrian Chadd 4572eb6f0de0SAdrian Chadd /* Note: This updates the aggregate state to (again) pending */ 4573eb6f0de0SAdrian Chadd sc->sc_addba_response_timeout(ni, tap); 4574eb6f0de0SAdrian Chadd 4575eb6f0de0SAdrian Chadd /* Unpause the TID; which reschedules it */ 4576eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 4577eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 4578eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4579eb6f0de0SAdrian Chadd } 45803fdfc330SAdrian Chadd 45813fdfc330SAdrian Chadd static int 45823fdfc330SAdrian Chadd ath_legacy_dma_txsetup(struct ath_softc *sc) 45833fdfc330SAdrian Chadd { 45843fdfc330SAdrian Chadd 45853fdfc330SAdrian Chadd /* nothing new needed */ 45863fdfc330SAdrian Chadd return (0); 45873fdfc330SAdrian Chadd } 45883fdfc330SAdrian Chadd 45893fdfc330SAdrian Chadd static int 45903fdfc330SAdrian Chadd ath_legacy_dma_txteardown(struct ath_softc *sc) 45913fdfc330SAdrian Chadd { 45923fdfc330SAdrian Chadd 45933fdfc330SAdrian Chadd /* nothing new needed */ 45943fdfc330SAdrian Chadd return (0); 45953fdfc330SAdrian Chadd } 45963fdfc330SAdrian Chadd 45973fdfc330SAdrian Chadd void 45983fdfc330SAdrian Chadd ath_xmit_setup_legacy(struct ath_softc *sc) 45993fdfc330SAdrian Chadd { 46001006fc0cSAdrian Chadd /* 46011006fc0cSAdrian Chadd * For now, just set the descriptor length to sizeof(ath_desc); 46021006fc0cSAdrian Chadd * worry about extracting the real length out of the HAL later. 46031006fc0cSAdrian Chadd */ 46041006fc0cSAdrian Chadd sc->sc_tx_desclen = sizeof(struct ath_desc); 46051006fc0cSAdrian Chadd sc->sc_tx_statuslen = 0; 46061006fc0cSAdrian Chadd sc->sc_tx_nmaps = 1; /* only one buffer per TX desc */ 46073fdfc330SAdrian Chadd 46083fdfc330SAdrian Chadd sc->sc_tx.xmit_setup = ath_legacy_dma_txsetup; 46093fdfc330SAdrian Chadd sc->sc_tx.xmit_teardown = ath_legacy_dma_txteardown; 4610f8418db5SAdrian Chadd sc->sc_tx.xmit_attach_comp_func = ath_legacy_attach_comp_func; 4611746bab5bSAdrian Chadd 4612746bab5bSAdrian Chadd sc->sc_tx.xmit_dma_restart = ath_legacy_tx_dma_restart; 4613746bab5bSAdrian Chadd sc->sc_tx.xmit_handoff = ath_legacy_xmit_handoff; 4614788e6aa9SAdrian Chadd 4615788e6aa9SAdrian Chadd sc->sc_tx.xmit_drain = ath_legacy_tx_drain; 46163fdfc330SAdrian Chadd } 4617