xref: /freebsd/sys/dev/ath/if_ath_tx.c (revision 23f44d2b30e134fe53277cf4df4a5109b5e3ffe3)
1b8e788a5SAdrian Chadd /*-
2b8e788a5SAdrian Chadd  * Copyright (c) 2002-2009 Sam Leffler, Errno Consulting
3c6e9cee2SAdrian Chadd  * Copyright (c) 2010-2012 Adrian Chadd, Xenion Pty Ltd
4b8e788a5SAdrian Chadd  * All rights reserved.
5b8e788a5SAdrian Chadd  *
6b8e788a5SAdrian Chadd  * Redistribution and use in source and binary forms, with or without
7b8e788a5SAdrian Chadd  * modification, are permitted provided that the following conditions
8b8e788a5SAdrian Chadd  * are met:
9b8e788a5SAdrian Chadd  * 1. Redistributions of source code must retain the above copyright
10b8e788a5SAdrian Chadd  *    notice, this list of conditions and the following disclaimer,
11b8e788a5SAdrian Chadd  *    without modification.
12b8e788a5SAdrian Chadd  * 2. Redistributions in binary form must reproduce at minimum a disclaimer
13b8e788a5SAdrian Chadd  *    similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
14b8e788a5SAdrian Chadd  *    redistribution must be conditioned upon including a substantially
15b8e788a5SAdrian Chadd  *    similar Disclaimer requirement for further binary redistribution.
16b8e788a5SAdrian Chadd  *
17b8e788a5SAdrian Chadd  * NO WARRANTY
18b8e788a5SAdrian Chadd  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
19b8e788a5SAdrian Chadd  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
20b8e788a5SAdrian Chadd  * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
21b8e788a5SAdrian Chadd  * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
22b8e788a5SAdrian Chadd  * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
23b8e788a5SAdrian Chadd  * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24b8e788a5SAdrian Chadd  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25b8e788a5SAdrian Chadd  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
26b8e788a5SAdrian Chadd  * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27b8e788a5SAdrian Chadd  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
28b8e788a5SAdrian Chadd  * THE POSSIBILITY OF SUCH DAMAGES.
29b8e788a5SAdrian Chadd  */
30b8e788a5SAdrian Chadd 
31b8e788a5SAdrian Chadd #include <sys/cdefs.h>
32b8e788a5SAdrian Chadd __FBSDID("$FreeBSD$");
33b8e788a5SAdrian Chadd 
34b8e788a5SAdrian Chadd /*
35b8e788a5SAdrian Chadd  * Driver for the Atheros Wireless LAN controller.
36b8e788a5SAdrian Chadd  *
37b8e788a5SAdrian Chadd  * This software is derived from work of Atsushi Onoe; his contribution
38b8e788a5SAdrian Chadd  * is greatly appreciated.
39b8e788a5SAdrian Chadd  */
40b8e788a5SAdrian Chadd 
41b8e788a5SAdrian Chadd #include "opt_inet.h"
42b8e788a5SAdrian Chadd #include "opt_ath.h"
43b8e788a5SAdrian Chadd #include "opt_wlan.h"
44b8e788a5SAdrian Chadd 
45b8e788a5SAdrian Chadd #include <sys/param.h>
46b8e788a5SAdrian Chadd #include <sys/systm.h>
47b8e788a5SAdrian Chadd #include <sys/sysctl.h>
48b8e788a5SAdrian Chadd #include <sys/mbuf.h>
49b8e788a5SAdrian Chadd #include <sys/malloc.h>
50b8e788a5SAdrian Chadd #include <sys/lock.h>
51b8e788a5SAdrian Chadd #include <sys/mutex.h>
52b8e788a5SAdrian Chadd #include <sys/kernel.h>
53b8e788a5SAdrian Chadd #include <sys/socket.h>
54b8e788a5SAdrian Chadd #include <sys/sockio.h>
55b8e788a5SAdrian Chadd #include <sys/errno.h>
56b8e788a5SAdrian Chadd #include <sys/callout.h>
57b8e788a5SAdrian Chadd #include <sys/bus.h>
58b8e788a5SAdrian Chadd #include <sys/endian.h>
59b8e788a5SAdrian Chadd #include <sys/kthread.h>
60b8e788a5SAdrian Chadd #include <sys/taskqueue.h>
61b8e788a5SAdrian Chadd #include <sys/priv.h>
62b8e788a5SAdrian Chadd 
63b8e788a5SAdrian Chadd #include <machine/bus.h>
64b8e788a5SAdrian Chadd 
65b8e788a5SAdrian Chadd #include <net/if.h>
66b8e788a5SAdrian Chadd #include <net/if_dl.h>
67b8e788a5SAdrian Chadd #include <net/if_media.h>
68b8e788a5SAdrian Chadd #include <net/if_types.h>
69b8e788a5SAdrian Chadd #include <net/if_arp.h>
70b8e788a5SAdrian Chadd #include <net/ethernet.h>
71b8e788a5SAdrian Chadd #include <net/if_llc.h>
72b8e788a5SAdrian Chadd 
73b8e788a5SAdrian Chadd #include <net80211/ieee80211_var.h>
74b8e788a5SAdrian Chadd #include <net80211/ieee80211_regdomain.h>
75b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_SUPERG
76b8e788a5SAdrian Chadd #include <net80211/ieee80211_superg.h>
77b8e788a5SAdrian Chadd #endif
78b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA
79b8e788a5SAdrian Chadd #include <net80211/ieee80211_tdma.h>
80b8e788a5SAdrian Chadd #endif
81eb6f0de0SAdrian Chadd #include <net80211/ieee80211_ht.h>
82b8e788a5SAdrian Chadd 
83b8e788a5SAdrian Chadd #include <net/bpf.h>
84b8e788a5SAdrian Chadd 
85b8e788a5SAdrian Chadd #ifdef INET
86b8e788a5SAdrian Chadd #include <netinet/in.h>
87b8e788a5SAdrian Chadd #include <netinet/if_ether.h>
88b8e788a5SAdrian Chadd #endif
89b8e788a5SAdrian Chadd 
90b8e788a5SAdrian Chadd #include <dev/ath/if_athvar.h>
91b8e788a5SAdrian Chadd #include <dev/ath/ath_hal/ah_devid.h>		/* XXX for softled */
92b8e788a5SAdrian Chadd #include <dev/ath/ath_hal/ah_diagcodes.h>
93b8e788a5SAdrian Chadd 
94b8e788a5SAdrian Chadd #include <dev/ath/if_ath_debug.h>
95b8e788a5SAdrian Chadd 
96b8e788a5SAdrian Chadd #ifdef ATH_TX99_DIAG
97b8e788a5SAdrian Chadd #include <dev/ath/ath_tx99/ath_tx99.h>
98b8e788a5SAdrian Chadd #endif
99b8e788a5SAdrian Chadd 
100b8e788a5SAdrian Chadd #include <dev/ath/if_ath_misc.h>
101b8e788a5SAdrian Chadd #include <dev/ath/if_ath_tx.h>
102c1782ce0SAdrian Chadd #include <dev/ath/if_ath_tx_ht.h>
103b8e788a5SAdrian Chadd 
10481a82688SAdrian Chadd /*
105eb6f0de0SAdrian Chadd  * How many retries to perform in software
106eb6f0de0SAdrian Chadd  */
107eb6f0de0SAdrian Chadd #define	SWMAX_RETRIES		10
108eb6f0de0SAdrian Chadd 
109eb6f0de0SAdrian Chadd static int ath_tx_ampdu_pending(struct ath_softc *sc, struct ath_node *an,
110eb6f0de0SAdrian Chadd     int tid);
111eb6f0de0SAdrian Chadd static int ath_tx_ampdu_running(struct ath_softc *sc, struct ath_node *an,
112eb6f0de0SAdrian Chadd     int tid);
113a108d2d6SAdrian Chadd static ieee80211_seq ath_tx_tid_seqno_assign(struct ath_softc *sc,
114a108d2d6SAdrian Chadd     struct ieee80211_node *ni, struct ath_buf *bf, struct mbuf *m0);
115eb6f0de0SAdrian Chadd static int ath_tx_action_frame_override_queue(struct ath_softc *sc,
116eb6f0de0SAdrian Chadd     struct ieee80211_node *ni, struct mbuf *m0, int *tid);
117f1bc738eSAdrian Chadd static struct ath_buf *
118f1bc738eSAdrian Chadd ath_tx_retry_clone(struct ath_softc *sc, struct ath_node *an,
119f1bc738eSAdrian Chadd     struct ath_tid *tid, struct ath_buf *bf);
120eb6f0de0SAdrian Chadd 
121eb6f0de0SAdrian Chadd /*
12281a82688SAdrian Chadd  * Whether to use the 11n rate scenario functions or not
12381a82688SAdrian Chadd  */
12481a82688SAdrian Chadd static inline int
12581a82688SAdrian Chadd ath_tx_is_11n(struct ath_softc *sc)
12681a82688SAdrian Chadd {
1274ddf2cc3SAdrian Chadd 	return ((sc->sc_ah->ah_magic == 0x20065416) ||
1284ddf2cc3SAdrian Chadd 		    (sc->sc_ah->ah_magic == 0x19741014));
12981a82688SAdrian Chadd }
13081a82688SAdrian Chadd 
131eb6f0de0SAdrian Chadd /*
132eb6f0de0SAdrian Chadd  * Obtain the current TID from the given frame.
133eb6f0de0SAdrian Chadd  *
134eb6f0de0SAdrian Chadd  * Non-QoS frames need to go into TID 16 (IEEE80211_NONQOS_TID.)
135eb6f0de0SAdrian Chadd  * This has implications for which AC/priority the packet is placed
136eb6f0de0SAdrian Chadd  * in.
137eb6f0de0SAdrian Chadd  */
138eb6f0de0SAdrian Chadd static int
139eb6f0de0SAdrian Chadd ath_tx_gettid(struct ath_softc *sc, const struct mbuf *m0)
140eb6f0de0SAdrian Chadd {
141eb6f0de0SAdrian Chadd 	const struct ieee80211_frame *wh;
142eb6f0de0SAdrian Chadd 	int pri = M_WME_GETAC(m0);
143eb6f0de0SAdrian Chadd 
144eb6f0de0SAdrian Chadd 	wh = mtod(m0, const struct ieee80211_frame *);
145eb6f0de0SAdrian Chadd 	if (! IEEE80211_QOS_HAS_SEQ(wh))
146eb6f0de0SAdrian Chadd 		return IEEE80211_NONQOS_TID;
147eb6f0de0SAdrian Chadd 	else
148eb6f0de0SAdrian Chadd 		return WME_AC_TO_TID(pri);
149eb6f0de0SAdrian Chadd }
150eb6f0de0SAdrian Chadd 
151f1bc738eSAdrian Chadd static void
152f1bc738eSAdrian Chadd ath_tx_set_retry(struct ath_softc *sc, struct ath_buf *bf)
153f1bc738eSAdrian Chadd {
154f1bc738eSAdrian Chadd 	struct ieee80211_frame *wh;
155f1bc738eSAdrian Chadd 
156f1bc738eSAdrian Chadd 	wh = mtod(bf->bf_m, struct ieee80211_frame *);
157f1bc738eSAdrian Chadd 	/* Only update/resync if needed */
158f1bc738eSAdrian Chadd 	if (bf->bf_state.bfs_isretried == 0) {
159f1bc738eSAdrian Chadd 		wh->i_fc[1] |= IEEE80211_FC1_RETRY;
160f1bc738eSAdrian Chadd 		bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap,
161f1bc738eSAdrian Chadd 		    BUS_DMASYNC_PREWRITE);
162f1bc738eSAdrian Chadd 	}
163f1bc738eSAdrian Chadd 	bf->bf_state.bfs_isretried = 1;
164f1bc738eSAdrian Chadd 	bf->bf_state.bfs_retries ++;
165f1bc738eSAdrian Chadd }
166f1bc738eSAdrian Chadd 
167eb6f0de0SAdrian Chadd /*
168eb6f0de0SAdrian Chadd  * Determine what the correct AC queue for the given frame
169eb6f0de0SAdrian Chadd  * should be.
170eb6f0de0SAdrian Chadd  *
171eb6f0de0SAdrian Chadd  * This code assumes that the TIDs map consistently to
172eb6f0de0SAdrian Chadd  * the underlying hardware (or software) ath_txq.
173eb6f0de0SAdrian Chadd  * Since the sender may try to set an AC which is
174eb6f0de0SAdrian Chadd  * arbitrary, non-QoS TIDs may end up being put on
175eb6f0de0SAdrian Chadd  * completely different ACs. There's no way to put a
176eb6f0de0SAdrian Chadd  * TID into multiple ath_txq's for scheduling, so
177eb6f0de0SAdrian Chadd  * for now we override the AC/TXQ selection and set
178eb6f0de0SAdrian Chadd  * non-QOS TID frames into the BE queue.
179eb6f0de0SAdrian Chadd  *
180eb6f0de0SAdrian Chadd  * This may be completely incorrect - specifically,
181eb6f0de0SAdrian Chadd  * some management frames may end up out of order
182eb6f0de0SAdrian Chadd  * compared to the QoS traffic they're controlling.
183eb6f0de0SAdrian Chadd  * I'll look into this later.
184eb6f0de0SAdrian Chadd  */
185eb6f0de0SAdrian Chadd static int
186eb6f0de0SAdrian Chadd ath_tx_getac(struct ath_softc *sc, const struct mbuf *m0)
187eb6f0de0SAdrian Chadd {
188eb6f0de0SAdrian Chadd 	const struct ieee80211_frame *wh;
189eb6f0de0SAdrian Chadd 	int pri = M_WME_GETAC(m0);
190eb6f0de0SAdrian Chadd 	wh = mtod(m0, const struct ieee80211_frame *);
191eb6f0de0SAdrian Chadd 	if (IEEE80211_QOS_HAS_SEQ(wh))
192eb6f0de0SAdrian Chadd 		return pri;
193eb6f0de0SAdrian Chadd 
194eb6f0de0SAdrian Chadd 	return WME_AC_BE;
195eb6f0de0SAdrian Chadd }
196eb6f0de0SAdrian Chadd 
197b8e788a5SAdrian Chadd void
198b8e788a5SAdrian Chadd ath_txfrag_cleanup(struct ath_softc *sc,
199b8e788a5SAdrian Chadd 	ath_bufhead *frags, struct ieee80211_node *ni)
200b8e788a5SAdrian Chadd {
201b8e788a5SAdrian Chadd 	struct ath_buf *bf, *next;
202b8e788a5SAdrian Chadd 
203b8e788a5SAdrian Chadd 	ATH_TXBUF_LOCK_ASSERT(sc);
204b8e788a5SAdrian Chadd 
2056b349e5aSAdrian Chadd 	TAILQ_FOREACH_SAFE(bf, frags, bf_list, next) {
206b8e788a5SAdrian Chadd 		/* NB: bf assumed clean */
2076b349e5aSAdrian Chadd 		TAILQ_REMOVE(frags, bf, bf_list);
208e1a50456SAdrian Chadd 		ath_returnbuf_head(sc, bf);
209b8e788a5SAdrian Chadd 		ieee80211_node_decref(ni);
210b8e788a5SAdrian Chadd 	}
211b8e788a5SAdrian Chadd }
212b8e788a5SAdrian Chadd 
213b8e788a5SAdrian Chadd /*
214b8e788a5SAdrian Chadd  * Setup xmit of a fragmented frame.  Allocate a buffer
215b8e788a5SAdrian Chadd  * for each frag and bump the node reference count to
216b8e788a5SAdrian Chadd  * reflect the held reference to be setup by ath_tx_start.
217b8e788a5SAdrian Chadd  */
218b8e788a5SAdrian Chadd int
219b8e788a5SAdrian Chadd ath_txfrag_setup(struct ath_softc *sc, ath_bufhead *frags,
220b8e788a5SAdrian Chadd 	struct mbuf *m0, struct ieee80211_node *ni)
221b8e788a5SAdrian Chadd {
222b8e788a5SAdrian Chadd 	struct mbuf *m;
223b8e788a5SAdrian Chadd 	struct ath_buf *bf;
224b8e788a5SAdrian Chadd 
225b8e788a5SAdrian Chadd 	ATH_TXBUF_LOCK(sc);
226b8e788a5SAdrian Chadd 	for (m = m0->m_nextpkt; m != NULL; m = m->m_nextpkt) {
227af33d486SAdrian Chadd 		/* XXX non-management? */
228af33d486SAdrian Chadd 		bf = _ath_getbuf_locked(sc, ATH_BUFTYPE_NORMAL);
229b8e788a5SAdrian Chadd 		if (bf == NULL) {	/* out of buffers, cleanup */
230b43facbfSAdrian Chadd 			device_printf(sc->sc_dev, "%s: no buffer?\n",
231b43facbfSAdrian Chadd 			    __func__);
232b8e788a5SAdrian Chadd 			ath_txfrag_cleanup(sc, frags, ni);
233b8e788a5SAdrian Chadd 			break;
234b8e788a5SAdrian Chadd 		}
235b8e788a5SAdrian Chadd 		ieee80211_node_incref(ni);
2366b349e5aSAdrian Chadd 		TAILQ_INSERT_TAIL(frags, bf, bf_list);
237b8e788a5SAdrian Chadd 	}
238b8e788a5SAdrian Chadd 	ATH_TXBUF_UNLOCK(sc);
239b8e788a5SAdrian Chadd 
2406b349e5aSAdrian Chadd 	return !TAILQ_EMPTY(frags);
241b8e788a5SAdrian Chadd }
242b8e788a5SAdrian Chadd 
243b8e788a5SAdrian Chadd /*
244b8e788a5SAdrian Chadd  * Reclaim mbuf resources.  For fragmented frames we
245b8e788a5SAdrian Chadd  * need to claim each frag chained with m_nextpkt.
246b8e788a5SAdrian Chadd  */
247b8e788a5SAdrian Chadd void
248b8e788a5SAdrian Chadd ath_freetx(struct mbuf *m)
249b8e788a5SAdrian Chadd {
250b8e788a5SAdrian Chadd 	struct mbuf *next;
251b8e788a5SAdrian Chadd 
252b8e788a5SAdrian Chadd 	do {
253b8e788a5SAdrian Chadd 		next = m->m_nextpkt;
254b8e788a5SAdrian Chadd 		m->m_nextpkt = NULL;
255b8e788a5SAdrian Chadd 		m_freem(m);
256b8e788a5SAdrian Chadd 	} while ((m = next) != NULL);
257b8e788a5SAdrian Chadd }
258b8e788a5SAdrian Chadd 
259b8e788a5SAdrian Chadd static int
260b8e788a5SAdrian Chadd ath_tx_dmasetup(struct ath_softc *sc, struct ath_buf *bf, struct mbuf *m0)
261b8e788a5SAdrian Chadd {
262b8e788a5SAdrian Chadd 	struct mbuf *m;
263b8e788a5SAdrian Chadd 	int error;
264b8e788a5SAdrian Chadd 
265b8e788a5SAdrian Chadd 	/*
266b8e788a5SAdrian Chadd 	 * Load the DMA map so any coalescing is done.  This
267b8e788a5SAdrian Chadd 	 * also calculates the number of descriptors we need.
268b8e788a5SAdrian Chadd 	 */
269b8e788a5SAdrian Chadd 	error = bus_dmamap_load_mbuf_sg(sc->sc_dmat, bf->bf_dmamap, m0,
270b8e788a5SAdrian Chadd 				     bf->bf_segs, &bf->bf_nseg,
271b8e788a5SAdrian Chadd 				     BUS_DMA_NOWAIT);
272b8e788a5SAdrian Chadd 	if (error == EFBIG) {
273b8e788a5SAdrian Chadd 		/* XXX packet requires too many descriptors */
274b8e788a5SAdrian Chadd 		bf->bf_nseg = ATH_TXDESC+1;
275b8e788a5SAdrian Chadd 	} else if (error != 0) {
276b8e788a5SAdrian Chadd 		sc->sc_stats.ast_tx_busdma++;
277b8e788a5SAdrian Chadd 		ath_freetx(m0);
278b8e788a5SAdrian Chadd 		return error;
279b8e788a5SAdrian Chadd 	}
280b8e788a5SAdrian Chadd 	/*
281b8e788a5SAdrian Chadd 	 * Discard null packets and check for packets that
282b8e788a5SAdrian Chadd 	 * require too many TX descriptors.  We try to convert
283b8e788a5SAdrian Chadd 	 * the latter to a cluster.
284b8e788a5SAdrian Chadd 	 */
285b8e788a5SAdrian Chadd 	if (bf->bf_nseg > ATH_TXDESC) {		/* too many desc's, linearize */
286b8e788a5SAdrian Chadd 		sc->sc_stats.ast_tx_linear++;
287b8e788a5SAdrian Chadd 		m = m_collapse(m0, M_DONTWAIT, ATH_TXDESC);
288b8e788a5SAdrian Chadd 		if (m == NULL) {
289b8e788a5SAdrian Chadd 			ath_freetx(m0);
290b8e788a5SAdrian Chadd 			sc->sc_stats.ast_tx_nombuf++;
291b8e788a5SAdrian Chadd 			return ENOMEM;
292b8e788a5SAdrian Chadd 		}
293b8e788a5SAdrian Chadd 		m0 = m;
294b8e788a5SAdrian Chadd 		error = bus_dmamap_load_mbuf_sg(sc->sc_dmat, bf->bf_dmamap, m0,
295b8e788a5SAdrian Chadd 					     bf->bf_segs, &bf->bf_nseg,
296b8e788a5SAdrian Chadd 					     BUS_DMA_NOWAIT);
297b8e788a5SAdrian Chadd 		if (error != 0) {
298b8e788a5SAdrian Chadd 			sc->sc_stats.ast_tx_busdma++;
299b8e788a5SAdrian Chadd 			ath_freetx(m0);
300b8e788a5SAdrian Chadd 			return error;
301b8e788a5SAdrian Chadd 		}
302b8e788a5SAdrian Chadd 		KASSERT(bf->bf_nseg <= ATH_TXDESC,
303b8e788a5SAdrian Chadd 		    ("too many segments after defrag; nseg %u", bf->bf_nseg));
304b8e788a5SAdrian Chadd 	} else if (bf->bf_nseg == 0) {		/* null packet, discard */
305b8e788a5SAdrian Chadd 		sc->sc_stats.ast_tx_nodata++;
306b8e788a5SAdrian Chadd 		ath_freetx(m0);
307b8e788a5SAdrian Chadd 		return EIO;
308b8e788a5SAdrian Chadd 	}
309b8e788a5SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_XMIT, "%s: m %p len %u\n",
310b8e788a5SAdrian Chadd 		__func__, m0, m0->m_pkthdr.len);
311b8e788a5SAdrian Chadd 	bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_PREWRITE);
312b8e788a5SAdrian Chadd 	bf->bf_m = m0;
313b8e788a5SAdrian Chadd 
314b8e788a5SAdrian Chadd 	return 0;
315b8e788a5SAdrian Chadd }
316b8e788a5SAdrian Chadd 
3176edf1dc7SAdrian Chadd /*
3186edf1dc7SAdrian Chadd  * Chain together segments+descriptors for a non-11n frame.
3196edf1dc7SAdrian Chadd  */
320b8e788a5SAdrian Chadd static void
321eb6f0de0SAdrian Chadd ath_tx_chaindesclist(struct ath_softc *sc, struct ath_buf *bf)
322b8e788a5SAdrian Chadd {
323b8e788a5SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
32442083b3dSAdrian Chadd 	char *ds, *ds0;
3252b200bb4SAdrian Chadd 	int i, bp, dsp;
32646634305SAdrian Chadd 	HAL_DMA_ADDR bufAddrList[4];
32746634305SAdrian Chadd 	uint32_t segLenList[4];
3282b200bb4SAdrian Chadd 	int numTxMaps = 1;
329e2137b86SAdrian Chadd 	int isFirstDesc = 1;
33079b52356SAdrian Chadd 	int qnum;
33146634305SAdrian Chadd 
3323d9b1596SAdrian Chadd 	/*
3333d9b1596SAdrian Chadd 	 * XXX There's txdma and txdma_mgmt; the descriptor
3343d9b1596SAdrian Chadd 	 * sizes must match.
3353d9b1596SAdrian Chadd 	 */
3363d9b1596SAdrian Chadd 	struct ath_descdma *dd = &sc->sc_txdma;
337b8e788a5SAdrian Chadd 
338b8e788a5SAdrian Chadd 	/*
339b8e788a5SAdrian Chadd 	 * Fillin the remainder of the descriptor info.
340b8e788a5SAdrian Chadd 	 */
34146634305SAdrian Chadd 
3422b200bb4SAdrian Chadd 	/*
3432b200bb4SAdrian Chadd 	 * For now the HAL doesn't implement halNumTxMaps for non-EDMA
3442b200bb4SAdrian Chadd 	 * (ie it's 0.)  So just work around it.
3452b200bb4SAdrian Chadd 	 *
3462b200bb4SAdrian Chadd 	 * XXX TODO: populate halNumTxMaps for each HAL chip and
3472b200bb4SAdrian Chadd 	 * then undo this hack.
3482b200bb4SAdrian Chadd 	 */
3492b200bb4SAdrian Chadd 	if (sc->sc_ah->ah_magic == 0x19741014)
3502b200bb4SAdrian Chadd 		numTxMaps = 4;
3512b200bb4SAdrian Chadd 
3522b200bb4SAdrian Chadd 	/*
3532b200bb4SAdrian Chadd 	 * For EDMA and later chips ensure the TX map is fully populated
3542b200bb4SAdrian Chadd 	 * before advancing to the next descriptor.
3552b200bb4SAdrian Chadd 	 */
35642083b3dSAdrian Chadd 	ds0 = ds = (char *) bf->bf_desc;
3572b200bb4SAdrian Chadd 	bp = dsp = 0;
3582b200bb4SAdrian Chadd 	bzero(bufAddrList, sizeof(bufAddrList));
3592b200bb4SAdrian Chadd 	bzero(segLenList, sizeof(segLenList));
3602b200bb4SAdrian Chadd 	for (i = 0; i < bf->bf_nseg; i++) {
3612b200bb4SAdrian Chadd 		bufAddrList[bp] = bf->bf_segs[i].ds_addr;
3622b200bb4SAdrian Chadd 		segLenList[bp] = bf->bf_segs[i].ds_len;
3632b200bb4SAdrian Chadd 		bp++;
3642b200bb4SAdrian Chadd 
3652b200bb4SAdrian Chadd 		/*
3662b200bb4SAdrian Chadd 		 * Go to the next segment if this isn't the last segment
3672b200bb4SAdrian Chadd 		 * and there's space in the current TX map.
3682b200bb4SAdrian Chadd 		 */
3692b200bb4SAdrian Chadd 		if ((i != bf->bf_nseg - 1) && (bp < numTxMaps))
3702b200bb4SAdrian Chadd 			continue;
3712b200bb4SAdrian Chadd 
3722b200bb4SAdrian Chadd 		/*
3732b200bb4SAdrian Chadd 		 * Last segment or we're out of buffer pointers.
3742b200bb4SAdrian Chadd 		 */
3752b200bb4SAdrian Chadd 		bp = 0;
37646634305SAdrian Chadd 
377b8e788a5SAdrian Chadd 		if (i == bf->bf_nseg - 1)
37842083b3dSAdrian Chadd 			ath_hal_settxdesclink(ah, (struct ath_desc *) ds, 0);
379b8e788a5SAdrian Chadd 		else
38042083b3dSAdrian Chadd 			ath_hal_settxdesclink(ah, (struct ath_desc *) ds,
3812b200bb4SAdrian Chadd 			    bf->bf_daddr + dd->dd_descsize * (dsp + 1));
38246634305SAdrian Chadd 
38346634305SAdrian Chadd 		/*
38446634305SAdrian Chadd 		 * XXX this assumes that bfs_txq is the actual destination
38546634305SAdrian Chadd 		 * hardware queue at this point.  It may not have been assigned,
38646634305SAdrian Chadd 		 * it may actually be pointing to the multicast software
38746634305SAdrian Chadd 		 * TXQ id.  These must be fixed!
38846634305SAdrian Chadd 		 */
38979b52356SAdrian Chadd 		qnum = bf->bf_state.bfs_txq->axq_qnum;
39079b52356SAdrian Chadd 
39142083b3dSAdrian Chadd 		ath_hal_filltxdesc(ah, (struct ath_desc *) ds
39246634305SAdrian Chadd 			, bufAddrList
39346634305SAdrian Chadd 			, segLenList
3942b200bb4SAdrian Chadd 			, bf->bf_descid		/* XXX desc id */
39579b52356SAdrian Chadd 			, qnum
396e2137b86SAdrian Chadd 			, isFirstDesc		/* first segment */
397b8e788a5SAdrian Chadd 			, i == bf->bf_nseg - 1	/* last segment */
39842083b3dSAdrian Chadd 			, (struct ath_desc *) ds0	/* first descriptor */
399b8e788a5SAdrian Chadd 		);
40021840808SAdrian Chadd 
40121840808SAdrian Chadd 		/* Make sure the 11n aggregate fields are cleared */
40221840808SAdrian Chadd 		if (ath_tx_is_11n(sc))
4035d9b19f7SAdrian Chadd 			ath_hal_clr11n_aggr(sc->sc_ah, (struct ath_desc *) ds);
40421840808SAdrian Chadd 
405e2137b86SAdrian Chadd 		isFirstDesc = 0;
4060f8423a2SAdrian Chadd #ifdef	ATH_DEBUG
40742083b3dSAdrian Chadd 		if (sc->sc_debug & ATH_DEBUG_XMIT)
40842083b3dSAdrian Chadd 			ath_printtxbuf(sc, bf, qnum, 0, 0);
4090f8423a2SAdrian Chadd #endif
41042083b3dSAdrian Chadd 		bf->bf_lastds = (struct ath_desc *) ds;
4112b200bb4SAdrian Chadd 
4122b200bb4SAdrian Chadd 		/*
4132b200bb4SAdrian Chadd 		 * Don't forget to skip to the next descriptor.
4142b200bb4SAdrian Chadd 		 */
41542083b3dSAdrian Chadd 		ds += sc->sc_tx_desclen;
4162b200bb4SAdrian Chadd 		dsp++;
4172b200bb4SAdrian Chadd 
4182b200bb4SAdrian Chadd 		/*
4192b200bb4SAdrian Chadd 		 * .. and don't forget to blank these out!
4202b200bb4SAdrian Chadd 		 */
4212b200bb4SAdrian Chadd 		bzero(bufAddrList, sizeof(bufAddrList));
4222b200bb4SAdrian Chadd 		bzero(segLenList, sizeof(segLenList));
423b8e788a5SAdrian Chadd 	}
4244d7f8837SAdrian Chadd 	bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_PREWRITE);
42581a82688SAdrian Chadd }
42681a82688SAdrian Chadd 
427eb6f0de0SAdrian Chadd /*
428eb6f0de0SAdrian Chadd  * Fill in the descriptor list for a aggregate subframe.
429eb6f0de0SAdrian Chadd  *
430eb6f0de0SAdrian Chadd  * The subframe is returned with the ds_link field in the last subframe
431eb6f0de0SAdrian Chadd  * pointing to 0.
432eb6f0de0SAdrian Chadd  */
43381a82688SAdrian Chadd static void
434eb6f0de0SAdrian Chadd ath_tx_chaindesclist_subframe(struct ath_softc *sc, struct ath_buf *bf)
43581a82688SAdrian Chadd {
43681a82688SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
437eb6f0de0SAdrian Chadd 	struct ath_desc *ds, *ds0;
438eb6f0de0SAdrian Chadd 	int i;
439fffbec86SAdrian Chadd 	HAL_DMA_ADDR bufAddrList[4];
440fffbec86SAdrian Chadd 	uint32_t segLenList[4];
441fffbec86SAdrian Chadd 
4423d9b1596SAdrian Chadd 	/*
4433d9b1596SAdrian Chadd 	 * XXX There's txdma and txdma_mgmt; the descriptor
4443d9b1596SAdrian Chadd 	 * sizes must match.
4453d9b1596SAdrian Chadd 	 */
4463d9b1596SAdrian Chadd 	struct ath_descdma *dd = &sc->sc_txdma;
44781a82688SAdrian Chadd 
448eb6f0de0SAdrian Chadd 	ds0 = ds = bf->bf_desc;
449eb6f0de0SAdrian Chadd 
450eb6f0de0SAdrian Chadd 	/*
451eb6f0de0SAdrian Chadd 	 * There's no need to call ath_hal_setupfirsttxdesc here;
452eb6f0de0SAdrian Chadd 	 * That's only going to occur for the first frame in an aggregate.
453eb6f0de0SAdrian Chadd 	 */
454eb6f0de0SAdrian Chadd 	for (i = 0; i < bf->bf_nseg; i++, ds++) {
455fffbec86SAdrian Chadd 		bzero(bufAddrList, sizeof(bufAddrList));
456fffbec86SAdrian Chadd 		bzero(segLenList, sizeof(segLenList));
457eb6f0de0SAdrian Chadd 		if (i == bf->bf_nseg - 1)
458bb069955SAdrian Chadd 			ath_hal_settxdesclink(ah, ds, 0);
459eb6f0de0SAdrian Chadd 		else
460bb069955SAdrian Chadd 			ath_hal_settxdesclink(ah, ds,
4613d9b1596SAdrian Chadd 			    bf->bf_daddr + dd->dd_descsize * (i + 1));
462eb6f0de0SAdrian Chadd 
463fffbec86SAdrian Chadd 		bufAddrList[0] = bf->bf_segs[i].ds_addr;
464fffbec86SAdrian Chadd 		segLenList[0] = bf->bf_segs[i].ds_len;
465fffbec86SAdrian Chadd 
466eb6f0de0SAdrian Chadd 		/*
467eb6f0de0SAdrian Chadd 		 * This performs the setup for an aggregate frame.
468eb6f0de0SAdrian Chadd 		 * This includes enabling the aggregate flags if needed.
469eb6f0de0SAdrian Chadd 		 */
470eb6f0de0SAdrian Chadd 		ath_hal_chaintxdesc(ah, ds,
471fffbec86SAdrian Chadd 		    bufAddrList,
472fffbec86SAdrian Chadd 		    segLenList,
473eb6f0de0SAdrian Chadd 		    bf->bf_state.bfs_pktlen,
474eb6f0de0SAdrian Chadd 		    bf->bf_state.bfs_hdrlen,
475eb6f0de0SAdrian Chadd 		    HAL_PKT_TYPE_AMPDU,	/* forces aggregate bits to be set */
476eb6f0de0SAdrian Chadd 		    bf->bf_state.bfs_keyix,
477eb6f0de0SAdrian Chadd 		    0,			/* cipher, calculated from keyix */
478eb6f0de0SAdrian Chadd 		    bf->bf_state.bfs_ndelim,
479eb6f0de0SAdrian Chadd 		    i == 0,		/* first segment */
48033d34032SAdrian Chadd 		    i == bf->bf_nseg - 1,	/* last segment */
48133d34032SAdrian Chadd 		    bf->bf_next == NULL		/* last sub-frame in aggr */
482eb6f0de0SAdrian Chadd 		);
483eb6f0de0SAdrian Chadd 
484eb6f0de0SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_XMIT,
485eb6f0de0SAdrian Chadd 			"%s: %d: %08x %08x %08x %08x %08x %08x\n",
486eb6f0de0SAdrian Chadd 			__func__, i, ds->ds_link, ds->ds_data,
487eb6f0de0SAdrian Chadd 			ds->ds_ctl0, ds->ds_ctl1, ds->ds_hw[0], ds->ds_hw[1]);
488eb6f0de0SAdrian Chadd 		bf->bf_lastds = ds;
4894d7f8837SAdrian Chadd 		bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap,
4904d7f8837SAdrian Chadd 		    BUS_DMASYNC_PREWRITE);
491eb6f0de0SAdrian Chadd 	}
492eb6f0de0SAdrian Chadd }
493eb6f0de0SAdrian Chadd 
494eb6f0de0SAdrian Chadd /*
495d34a7347SAdrian Chadd  * Set the rate control fields in the given descriptor based on
496d34a7347SAdrian Chadd  * the bf_state fields and node state.
497d34a7347SAdrian Chadd  *
498d34a7347SAdrian Chadd  * The bfs fields should already be set with the relevant rate
499d34a7347SAdrian Chadd  * control information, including whether MRR is to be enabled.
500d34a7347SAdrian Chadd  *
501d34a7347SAdrian Chadd  * Since the FreeBSD HAL currently sets up the first TX rate
502d34a7347SAdrian Chadd  * in ath_hal_setuptxdesc(), this will setup the MRR
503d34a7347SAdrian Chadd  * conditionally for the pre-11n chips, and call ath_buf_set_rate
504d34a7347SAdrian Chadd  * unconditionally for 11n chips. These require the 11n rate
505d34a7347SAdrian Chadd  * scenario to be set if MCS rates are enabled, so it's easier
506d34a7347SAdrian Chadd  * to just always call it. The caller can then only set rates 2, 3
507d34a7347SAdrian Chadd  * and 4 if multi-rate retry is needed.
508d34a7347SAdrian Chadd  */
509d34a7347SAdrian Chadd static void
510d34a7347SAdrian Chadd ath_tx_set_ratectrl(struct ath_softc *sc, struct ieee80211_node *ni,
511d34a7347SAdrian Chadd     struct ath_buf *bf)
512d34a7347SAdrian Chadd {
513d34a7347SAdrian Chadd 	struct ath_rc_series *rc = bf->bf_state.bfs_rc;
514d34a7347SAdrian Chadd 
515d34a7347SAdrian Chadd 	/* If mrr is disabled, blank tries 1, 2, 3 */
516d34a7347SAdrian Chadd 	if (! bf->bf_state.bfs_ismrr)
517d34a7347SAdrian Chadd 		rc[1].tries = rc[2].tries = rc[3].tries = 0;
518d34a7347SAdrian Chadd 
519d34a7347SAdrian Chadd 	/*
520d34a7347SAdrian Chadd 	 * Always call - that way a retried descriptor will
521d34a7347SAdrian Chadd 	 * have the MRR fields overwritten.
522d34a7347SAdrian Chadd 	 *
523d34a7347SAdrian Chadd 	 * XXX TODO: see if this is really needed - setting up
524d34a7347SAdrian Chadd 	 * the first descriptor should set the MRR fields to 0
525d34a7347SAdrian Chadd 	 * for us anyway.
526d34a7347SAdrian Chadd 	 */
527d34a7347SAdrian Chadd 	if (ath_tx_is_11n(sc)) {
528d34a7347SAdrian Chadd 		ath_buf_set_rate(sc, ni, bf);
529d34a7347SAdrian Chadd 	} else {
530d34a7347SAdrian Chadd 		ath_hal_setupxtxdesc(sc->sc_ah, bf->bf_desc
531d34a7347SAdrian Chadd 			, rc[1].ratecode, rc[1].tries
532d34a7347SAdrian Chadd 			, rc[2].ratecode, rc[2].tries
533d34a7347SAdrian Chadd 			, rc[3].ratecode, rc[3].tries
534d34a7347SAdrian Chadd 		);
535d34a7347SAdrian Chadd 	}
536d34a7347SAdrian Chadd }
537d34a7347SAdrian Chadd 
538d34a7347SAdrian Chadd /*
539eb6f0de0SAdrian Chadd  * Setup segments+descriptors for an 11n aggregate.
540eb6f0de0SAdrian Chadd  * bf_first is the first buffer in the aggregate.
541eb6f0de0SAdrian Chadd  * The descriptor list must already been linked together using
542eb6f0de0SAdrian Chadd  * bf->bf_next.
543eb6f0de0SAdrian Chadd  */
544eb6f0de0SAdrian Chadd static void
545eb6f0de0SAdrian Chadd ath_tx_setds_11n(struct ath_softc *sc, struct ath_buf *bf_first)
546eb6f0de0SAdrian Chadd {
547eb6f0de0SAdrian Chadd 	struct ath_buf *bf, *bf_prev = NULL;
548eb6f0de0SAdrian Chadd 
549eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, "%s: nframes=%d, al=%d\n",
550eb6f0de0SAdrian Chadd 	    __func__, bf_first->bf_state.bfs_nframes,
551eb6f0de0SAdrian Chadd 	    bf_first->bf_state.bfs_al);
552eb6f0de0SAdrian Chadd 
553eb6f0de0SAdrian Chadd 	/*
554eb6f0de0SAdrian Chadd 	 * Setup all descriptors of all subframes.
555eb6f0de0SAdrian Chadd 	 */
556eb6f0de0SAdrian Chadd 	bf = bf_first;
557eb6f0de0SAdrian Chadd 	while (bf != NULL) {
558eb6f0de0SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR,
559eb6f0de0SAdrian Chadd 		    "%s: bf=%p, nseg=%d, pktlen=%d, seqno=%d\n",
560eb6f0de0SAdrian Chadd 		    __func__, bf, bf->bf_nseg, bf->bf_state.bfs_pktlen,
561eb6f0de0SAdrian Chadd 		    SEQNO(bf->bf_state.bfs_seqno));
562eb6f0de0SAdrian Chadd 
563eb6f0de0SAdrian Chadd 		/* Sub-frame setup */
564eb6f0de0SAdrian Chadd 		ath_tx_chaindesclist_subframe(sc, bf);
565eb6f0de0SAdrian Chadd 
566eb6f0de0SAdrian Chadd 		/*
567eb6f0de0SAdrian Chadd 		 * Link the last descriptor of the previous frame
568eb6f0de0SAdrian Chadd 		 * to the beginning descriptor of this frame.
569eb6f0de0SAdrian Chadd 		 */
570eb6f0de0SAdrian Chadd 		if (bf_prev != NULL)
571bb069955SAdrian Chadd 			ath_hal_settxdesclink(sc->sc_ah, bf_prev->bf_lastds,
572bb069955SAdrian Chadd 			    bf->bf_daddr);
573eb6f0de0SAdrian Chadd 
574eb6f0de0SAdrian Chadd 		/* Save a copy so we can link the next descriptor in */
575eb6f0de0SAdrian Chadd 		bf_prev = bf;
576eb6f0de0SAdrian Chadd 		bf = bf->bf_next;
577eb6f0de0SAdrian Chadd 	}
578eb6f0de0SAdrian Chadd 
579eb6f0de0SAdrian Chadd 	/*
580eb6f0de0SAdrian Chadd 	 * Setup first descriptor of first frame.
581eb6f0de0SAdrian Chadd 	 * chaintxdesc() overwrites the descriptor entries;
582eb6f0de0SAdrian Chadd 	 * setupfirsttxdesc() merges in things.
583eb6f0de0SAdrian Chadd 	 * Otherwise various fields aren't set correctly (eg flags).
584eb6f0de0SAdrian Chadd 	 */
585eb6f0de0SAdrian Chadd 	ath_hal_setupfirsttxdesc(sc->sc_ah,
586eb6f0de0SAdrian Chadd 	    bf_first->bf_desc,
587eb6f0de0SAdrian Chadd 	    bf_first->bf_state.bfs_al,
588875a9451SAdrian Chadd 	    bf_first->bf_state.bfs_txflags | HAL_TXDESC_INTREQ,
589eb6f0de0SAdrian Chadd 	    bf_first->bf_state.bfs_txpower,
590eb6f0de0SAdrian Chadd 	    bf_first->bf_state.bfs_txrate0,
591eb6f0de0SAdrian Chadd 	    bf_first->bf_state.bfs_try0,
592eb6f0de0SAdrian Chadd 	    bf_first->bf_state.bfs_txantenna,
593eb6f0de0SAdrian Chadd 	    bf_first->bf_state.bfs_ctsrate,
594eb6f0de0SAdrian Chadd 	    bf_first->bf_state.bfs_ctsduration);
595eb6f0de0SAdrian Chadd 
596eb6f0de0SAdrian Chadd 	/*
597eb6f0de0SAdrian Chadd 	 * Set the first descriptor bf_lastds field to point to
598eb6f0de0SAdrian Chadd 	 * the last descriptor in the last subframe, that's where
599eb6f0de0SAdrian Chadd 	 * the status update will occur.
600eb6f0de0SAdrian Chadd 	 */
601eb6f0de0SAdrian Chadd 	bf_first->bf_lastds = bf_prev->bf_lastds;
602eb6f0de0SAdrian Chadd 
603eb6f0de0SAdrian Chadd 	/*
604eb6f0de0SAdrian Chadd 	 * And bf_last in the first descriptor points to the end of
605eb6f0de0SAdrian Chadd 	 * the aggregate list.
606eb6f0de0SAdrian Chadd 	 */
607eb6f0de0SAdrian Chadd 	bf_first->bf_last = bf_prev;
608eb6f0de0SAdrian Chadd 
609d34a7347SAdrian Chadd 	/*
610d34a7347SAdrian Chadd 	 * setup first desc with rate and aggr info
611d34a7347SAdrian Chadd 	 */
612d34a7347SAdrian Chadd 	ath_tx_set_ratectrl(sc, bf_first->bf_node, bf_first);
613d34a7347SAdrian Chadd 
6148c08c07aSAdrian Chadd 	/*
6158c08c07aSAdrian Chadd 	 * Setup the last descriptor in the list.
616a6e82959SAdrian Chadd 	 *
617a6e82959SAdrian Chadd 	 * bf_first->bf_lastds already points to it; the rate
618a6e82959SAdrian Chadd 	 * control information needs to be squirreled away here
619a6e82959SAdrian Chadd 	 * as well ans clearing the moreaggr/paddelim fields.
6208c08c07aSAdrian Chadd 	 */
621a6e82959SAdrian Chadd 	ath_hal_setuplasttxdesc(sc->sc_ah, bf_first->bf_lastds,
6228c08c07aSAdrian Chadd 	    bf_first->bf_desc);
6238c08c07aSAdrian Chadd 
624eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, "%s: end\n", __func__);
625eb6f0de0SAdrian Chadd }
626eb6f0de0SAdrian Chadd 
62746634305SAdrian Chadd /*
62846634305SAdrian Chadd  * Hand-off a frame to the multicast TX queue.
62946634305SAdrian Chadd  *
63046634305SAdrian Chadd  * This is a software TXQ which will be appended to the CAB queue
63146634305SAdrian Chadd  * during the beacon setup code.
63246634305SAdrian Chadd  *
63346634305SAdrian Chadd  * XXX TODO: since the AR9300 EDMA TX queue support wants the QCU ID
63446634305SAdrian Chadd  * as part of the TX descriptor, bf_state.bfs_txq must be updated
63546634305SAdrian Chadd  * with the actual hardware txq, or all of this will fall apart.
63646634305SAdrian Chadd  *
63746634305SAdrian Chadd  * XXX It may not be a bad idea to just stuff the QCU ID into bf_state
63846634305SAdrian Chadd  * and retire bfs_txq; then make sure the CABQ QCU ID is populated
63946634305SAdrian Chadd  * correctly.
64046634305SAdrian Chadd  */
641eb6f0de0SAdrian Chadd static void
642eb6f0de0SAdrian Chadd ath_tx_handoff_mcast(struct ath_softc *sc, struct ath_txq *txq,
643eb6f0de0SAdrian Chadd     struct ath_buf *bf)
644eb6f0de0SAdrian Chadd {
645eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
646eb6f0de0SAdrian Chadd 	KASSERT((bf->bf_flags & ATH_BUF_BUSY) == 0,
647eb6f0de0SAdrian Chadd 	     ("%s: busy status 0x%x", __func__, bf->bf_flags));
648eb6f0de0SAdrian Chadd 	if (txq->axq_link != NULL) {
649eb6f0de0SAdrian Chadd 		struct ath_buf *last = ATH_TXQ_LAST(txq, axq_q_s);
650eb6f0de0SAdrian Chadd 		struct ieee80211_frame *wh;
651eb6f0de0SAdrian Chadd 
652eb6f0de0SAdrian Chadd 		/* mark previous frame */
653eb6f0de0SAdrian Chadd 		wh = mtod(last->bf_m, struct ieee80211_frame *);
654eb6f0de0SAdrian Chadd 		wh->i_fc[1] |= IEEE80211_FC1_MORE_DATA;
655eb6f0de0SAdrian Chadd 		bus_dmamap_sync(sc->sc_dmat, last->bf_dmamap,
656eb6f0de0SAdrian Chadd 		    BUS_DMASYNC_PREWRITE);
657eb6f0de0SAdrian Chadd 
658eb6f0de0SAdrian Chadd 		/* link descriptor */
659eb6f0de0SAdrian Chadd 		*txq->axq_link = bf->bf_daddr;
660eb6f0de0SAdrian Chadd 	}
661eb6f0de0SAdrian Chadd 	ATH_TXQ_INSERT_TAIL(txq, bf, bf_list);
662bb069955SAdrian Chadd 	ath_hal_gettxdesclinkptr(sc->sc_ah, bf->bf_lastds, &txq->axq_link);
663eb6f0de0SAdrian Chadd }
664eb6f0de0SAdrian Chadd 
665eb6f0de0SAdrian Chadd /*
666eb6f0de0SAdrian Chadd  * Hand-off packet to a hardware queue.
667eb6f0de0SAdrian Chadd  */
668eb6f0de0SAdrian Chadd static void
669d4365d16SAdrian Chadd ath_tx_handoff_hw(struct ath_softc *sc, struct ath_txq *txq,
670d4365d16SAdrian Chadd     struct ath_buf *bf)
671eb6f0de0SAdrian Chadd {
672eb6f0de0SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
67381a82688SAdrian Chadd 
674b8e788a5SAdrian Chadd 	/*
675b8e788a5SAdrian Chadd 	 * Insert the frame on the outbound list and pass it on
676b8e788a5SAdrian Chadd 	 * to the hardware.  Multicast frames buffered for power
677b8e788a5SAdrian Chadd 	 * save stations and transmit from the CAB queue are stored
678b8e788a5SAdrian Chadd 	 * on a s/w only queue and loaded on to the CAB queue in
679b8e788a5SAdrian Chadd 	 * the SWBA handler since frames only go out on DTIM and
680b8e788a5SAdrian Chadd 	 * to avoid possible races.
681b8e788a5SAdrian Chadd 	 */
682eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
683b8e788a5SAdrian Chadd 	KASSERT((bf->bf_flags & ATH_BUF_BUSY) == 0,
684eb6f0de0SAdrian Chadd 	     ("%s: busy status 0x%x", __func__, bf->bf_flags));
685eb6f0de0SAdrian Chadd 	KASSERT(txq->axq_qnum != ATH_TXQ_SWQ,
686eb6f0de0SAdrian Chadd 	     ("ath_tx_handoff_hw called for mcast queue"));
687eb6f0de0SAdrian Chadd 
688ef27340cSAdrian Chadd #if 0
689ef27340cSAdrian Chadd 	/*
690ef27340cSAdrian Chadd 	 * This causes a LOR. Find out where the PCU lock is being
691ef27340cSAdrian Chadd 	 * held whilst the TXQ lock is grabbed - that shouldn't
692ef27340cSAdrian Chadd 	 * be occuring.
693ef27340cSAdrian Chadd 	 */
694ef27340cSAdrian Chadd 	ATH_PCU_LOCK(sc);
695ef27340cSAdrian Chadd 	if (sc->sc_inreset_cnt) {
696ef27340cSAdrian Chadd 		ATH_PCU_UNLOCK(sc);
697ef27340cSAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_RESET,
698ef27340cSAdrian Chadd 		    "%s: called with sc_in_reset != 0\n",
699ef27340cSAdrian Chadd 		    __func__);
700ef27340cSAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_XMIT,
701ef27340cSAdrian Chadd 		    "%s: queued: TXDP[%u] = %p (%p) depth %d\n",
702ef27340cSAdrian Chadd 		    __func__, txq->axq_qnum,
703ef27340cSAdrian Chadd 		    (caddr_t)bf->bf_daddr, bf->bf_desc,
704ef27340cSAdrian Chadd 		    txq->axq_depth);
705ef27340cSAdrian Chadd 		ATH_TXQ_INSERT_TAIL(txq, bf, bf_list);
706ef27340cSAdrian Chadd 		if (bf->bf_state.bfs_aggr)
707ef27340cSAdrian Chadd 			txq->axq_aggr_depth++;
708ef27340cSAdrian Chadd 		/*
709ef27340cSAdrian Chadd 		 * There's no need to update axq_link; the hardware
710ef27340cSAdrian Chadd 		 * is in reset and once the reset is complete, any
711ef27340cSAdrian Chadd 		 * non-empty queues will simply have DMA restarted.
712ef27340cSAdrian Chadd 		 */
713ef27340cSAdrian Chadd 		return;
714ef27340cSAdrian Chadd 		}
715ef27340cSAdrian Chadd 	ATH_PCU_UNLOCK(sc);
716ef27340cSAdrian Chadd #endif
717ef27340cSAdrian Chadd 
718eb6f0de0SAdrian Chadd 	/* For now, so not to generate whitespace diffs */
719eb6f0de0SAdrian Chadd 	if (1) {
720b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA
721b8e788a5SAdrian Chadd 		int qbusy;
722b8e788a5SAdrian Chadd 
723b8e788a5SAdrian Chadd 		ATH_TXQ_INSERT_TAIL(txq, bf, bf_list);
724b8e788a5SAdrian Chadd 		qbusy = ath_hal_txqenabled(ah, txq->axq_qnum);
72503682514SAdrian Chadd 
72603682514SAdrian Chadd 		ATH_KTR(sc, ATH_KTR_TX, 4,
72703682514SAdrian Chadd 		    "ath_tx_handoff: txq=%u, add bf=%p, qbusy=%d, depth=%d",
72803682514SAdrian Chadd 		    txq->axq_qnum, bf, qbusy, txq->axq_depth);
729b8e788a5SAdrian Chadd 		if (txq->axq_link == NULL) {
730b8e788a5SAdrian Chadd 			/*
731b8e788a5SAdrian Chadd 			 * Be careful writing the address to TXDP.  If
732b8e788a5SAdrian Chadd 			 * the tx q is enabled then this write will be
733b8e788a5SAdrian Chadd 			 * ignored.  Normally this is not an issue but
734b8e788a5SAdrian Chadd 			 * when tdma is in use and the q is beacon gated
735b8e788a5SAdrian Chadd 			 * this race can occur.  If the q is busy then
736b8e788a5SAdrian Chadd 			 * defer the work to later--either when another
737b8e788a5SAdrian Chadd 			 * packet comes along or when we prepare a beacon
738b8e788a5SAdrian Chadd 			 * frame at SWBA.
739b8e788a5SAdrian Chadd 			 */
740b8e788a5SAdrian Chadd 			if (!qbusy) {
741d4365d16SAdrian Chadd 				ath_hal_puttxbuf(ah, txq->axq_qnum,
742d4365d16SAdrian Chadd 				    bf->bf_daddr);
743b8e788a5SAdrian Chadd 				txq->axq_flags &= ~ATH_TXQ_PUTPENDING;
744b8e788a5SAdrian Chadd 				DPRINTF(sc, ATH_DEBUG_XMIT,
74503682514SAdrian Chadd 				    "%s: TXDP[%u] = %p (%p) lastds=%p depth %d\n",
746b8e788a5SAdrian Chadd 				    __func__, txq->axq_qnum,
747b8e788a5SAdrian Chadd 				    (caddr_t)bf->bf_daddr, bf->bf_desc,
74803682514SAdrian Chadd 				    bf->bf_lastds,
74903682514SAdrian Chadd 				    txq->axq_depth);
75003682514SAdrian Chadd 				ATH_KTR(sc, ATH_KTR_TX, 5,
75103682514SAdrian Chadd 				    "ath_tx_handoff: TXDP[%u] = %p (%p) "
75203682514SAdrian Chadd 				    "lastds=%p depth %d",
75303682514SAdrian Chadd 				    txq->axq_qnum,
75403682514SAdrian Chadd 				    (caddr_t)bf->bf_daddr, bf->bf_desc,
75503682514SAdrian Chadd 				    bf->bf_lastds,
756b8e788a5SAdrian Chadd 				    txq->axq_depth);
757b8e788a5SAdrian Chadd 			} else {
758b8e788a5SAdrian Chadd 				txq->axq_flags |= ATH_TXQ_PUTPENDING;
759b8e788a5SAdrian Chadd 				DPRINTF(sc, ATH_DEBUG_TDMA | ATH_DEBUG_XMIT,
760b8e788a5SAdrian Chadd 				    "%s: Q%u busy, defer enable\n", __func__,
761b8e788a5SAdrian Chadd 				    txq->axq_qnum);
76203682514SAdrian Chadd 				ATH_KTR(sc, ATH_KTR_TX, 0, "defer enable");
763b8e788a5SAdrian Chadd 			}
764b8e788a5SAdrian Chadd 		} else {
765b8e788a5SAdrian Chadd 			*txq->axq_link = bf->bf_daddr;
766b8e788a5SAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_XMIT,
767b8e788a5SAdrian Chadd 			    "%s: link[%u](%p)=%p (%p) depth %d\n", __func__,
768b8e788a5SAdrian Chadd 			    txq->axq_qnum, txq->axq_link,
769d4365d16SAdrian Chadd 			    (caddr_t)bf->bf_daddr, bf->bf_desc,
770d4365d16SAdrian Chadd 			    txq->axq_depth);
77103682514SAdrian Chadd 			ATH_KTR(sc, ATH_KTR_TX, 5,
77203682514SAdrian Chadd 			    "ath_tx_handoff: link[%u](%p)=%p (%p) lastds=%p",
77303682514SAdrian Chadd 			    txq->axq_qnum, txq->axq_link,
77403682514SAdrian Chadd 			    (caddr_t)bf->bf_daddr, bf->bf_desc,
77503682514SAdrian Chadd 			    bf->bf_lastds);
77603682514SAdrian Chadd 
777b8e788a5SAdrian Chadd 			if ((txq->axq_flags & ATH_TXQ_PUTPENDING) && !qbusy) {
778b8e788a5SAdrian Chadd 				/*
779b8e788a5SAdrian Chadd 				 * The q was busy when we previously tried
780b8e788a5SAdrian Chadd 				 * to write the address of the first buffer
781b8e788a5SAdrian Chadd 				 * in the chain.  Since it's not busy now
782b8e788a5SAdrian Chadd 				 * handle this chore.  We are certain the
783b8e788a5SAdrian Chadd 				 * buffer at the front is the right one since
784b8e788a5SAdrian Chadd 				 * axq_link is NULL only when the buffer list
785b8e788a5SAdrian Chadd 				 * is/was empty.
786b8e788a5SAdrian Chadd 				 */
787b8e788a5SAdrian Chadd 				ath_hal_puttxbuf(ah, txq->axq_qnum,
7886b349e5aSAdrian Chadd 					TAILQ_FIRST(&txq->axq_q)->bf_daddr);
789b8e788a5SAdrian Chadd 				txq->axq_flags &= ~ATH_TXQ_PUTPENDING;
790b8e788a5SAdrian Chadd 				DPRINTF(sc, ATH_DEBUG_TDMA | ATH_DEBUG_XMIT,
791b8e788a5SAdrian Chadd 				    "%s: Q%u restarted\n", __func__,
792b8e788a5SAdrian Chadd 				    txq->axq_qnum);
79303682514SAdrian Chadd 				ATH_KTR(sc, ATH_KTR_TX, 4,
79403682514SAdrian Chadd 				  "ath_tx_handoff: txq[%d] restarted, bf=%p "
79503682514SAdrian Chadd 				  "daddr=%p ds=%p",
79603682514SAdrian Chadd 				    txq->axq_qnum,
79703682514SAdrian Chadd 				    bf,
79803682514SAdrian Chadd 				    (caddr_t)bf->bf_daddr,
79903682514SAdrian Chadd 				    bf->bf_desc);
800b8e788a5SAdrian Chadd 			}
801b8e788a5SAdrian Chadd 		}
802b8e788a5SAdrian Chadd #else
803b8e788a5SAdrian Chadd 		ATH_TXQ_INSERT_TAIL(txq, bf, bf_list);
80403682514SAdrian Chadd 		ATH_KTR(sc, ATH_KTR_TX, 4,
80503682514SAdrian Chadd 		    "ath_tx_handoff: non-tdma: txq=%u, add bf=%p, qbusy=%d, "
80603682514SAdrian Chadd 		    "depth=%d",
80703682514SAdrian Chadd 		    txq->axq_qnum,
80803682514SAdrian Chadd 		    bf,
80903682514SAdrian Chadd 		    qbusy,
81003682514SAdrian Chadd 		    txq->axq_depth);
811b8e788a5SAdrian Chadd 		if (txq->axq_link == NULL) {
812b8e788a5SAdrian Chadd 			ath_hal_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
813b8e788a5SAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_XMIT,
814b8e788a5SAdrian Chadd 			    "%s: TXDP[%u] = %p (%p) depth %d\n",
815b8e788a5SAdrian Chadd 			    __func__, txq->axq_qnum,
816b8e788a5SAdrian Chadd 			    (caddr_t)bf->bf_daddr, bf->bf_desc,
817b8e788a5SAdrian Chadd 			    txq->axq_depth);
81803682514SAdrian Chadd 			ATH_KTR(sc, ATH_KTR_TX, 5,
81903682514SAdrian Chadd 			    "ath_tx_handoff: non-tdma: TXDP[%u] = %p (%p) "
82003682514SAdrian Chadd 			    "lastds=%p depth %d",
82103682514SAdrian Chadd 			    txq->axq_qnum,
82203682514SAdrian Chadd 			    (caddr_t)bf->bf_daddr, bf->bf_desc,
82303682514SAdrian Chadd 			    bf->bf_lastds,
82403682514SAdrian Chadd 			    txq->axq_depth);
82503682514SAdrian Chadd 
826b8e788a5SAdrian Chadd 		} else {
827b8e788a5SAdrian Chadd 			*txq->axq_link = bf->bf_daddr;
828b8e788a5SAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_XMIT,
829b8e788a5SAdrian Chadd 			    "%s: link[%u](%p)=%p (%p) depth %d\n", __func__,
830b8e788a5SAdrian Chadd 			    txq->axq_qnum, txq->axq_link,
831d4365d16SAdrian Chadd 			    (caddr_t)bf->bf_daddr, bf->bf_desc,
832d4365d16SAdrian Chadd 			    txq->axq_depth);
83303682514SAdrian Chadd 			ATH_KTR(sc, ATH_KTR_TX, 5,
83403682514SAdrian Chadd 			    "ath_tx_handoff: non-tdma: link[%u](%p)=%p (%p) "
83503682514SAdrian Chadd 			    "lastds=%d",
83603682514SAdrian Chadd 			    txq->axq_qnum, txq->axq_link,
83703682514SAdrian Chadd 			    (caddr_t)bf->bf_daddr, bf->bf_desc,
83803682514SAdrian Chadd 			    bf->bf_lastds);
83903682514SAdrian Chadd 
840b8e788a5SAdrian Chadd 		}
841b8e788a5SAdrian Chadd #endif /* IEEE80211_SUPPORT_TDMA */
8426edf1dc7SAdrian Chadd 		if (bf->bf_state.bfs_aggr)
8436edf1dc7SAdrian Chadd 			txq->axq_aggr_depth++;
844bb069955SAdrian Chadd 		ath_hal_gettxdesclinkptr(ah, bf->bf_lastds, &txq->axq_link);
845b8e788a5SAdrian Chadd 		ath_hal_txstart(ah, txq->axq_qnum);
84603682514SAdrian Chadd 		ATH_KTR(sc, ATH_KTR_TX, 1,
84703682514SAdrian Chadd 		    "ath_tx_handoff: txq=%u, txstart", txq->axq_qnum);
848b8e788a5SAdrian Chadd 	}
849b8e788a5SAdrian Chadd }
850eb6f0de0SAdrian Chadd 
851eb6f0de0SAdrian Chadd /*
852eb6f0de0SAdrian Chadd  * Restart TX DMA for the given TXQ.
853eb6f0de0SAdrian Chadd  *
854eb6f0de0SAdrian Chadd  * This must be called whether the queue is empty or not.
855eb6f0de0SAdrian Chadd  */
856746bab5bSAdrian Chadd static void
857746bab5bSAdrian Chadd ath_legacy_tx_dma_restart(struct ath_softc *sc, struct ath_txq *txq)
858eb6f0de0SAdrian Chadd {
859eb6f0de0SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
860b1f3262cSAdrian Chadd 	struct ath_buf *bf, *bf_last;
861eb6f0de0SAdrian Chadd 
862eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
863eb6f0de0SAdrian Chadd 
864eb6f0de0SAdrian Chadd 	/* This is always going to be cleared, empty or not */
865eb6f0de0SAdrian Chadd 	txq->axq_flags &= ~ATH_TXQ_PUTPENDING;
866eb6f0de0SAdrian Chadd 
867b1f3262cSAdrian Chadd 	/* XXX make this ATH_TXQ_FIRST */
868eb6f0de0SAdrian Chadd 	bf = TAILQ_FIRST(&txq->axq_q);
869b1f3262cSAdrian Chadd 	bf_last = ATH_TXQ_LAST(txq, axq_q_s);
870b1f3262cSAdrian Chadd 
871eb6f0de0SAdrian Chadd 	if (bf == NULL)
872eb6f0de0SAdrian Chadd 		return;
873eb6f0de0SAdrian Chadd 
874eb6f0de0SAdrian Chadd 	ath_hal_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
875d2da5544SAdrian Chadd 	ath_hal_gettxdesclinkptr(ah, bf_last->bf_lastds, &txq->axq_link);
876eb6f0de0SAdrian Chadd 	ath_hal_txstart(ah, txq->axq_qnum);
877eb6f0de0SAdrian Chadd }
878eb6f0de0SAdrian Chadd 
879eb6f0de0SAdrian Chadd /*
880eb6f0de0SAdrian Chadd  * Hand off a packet to the hardware (or mcast queue.)
881eb6f0de0SAdrian Chadd  *
882eb6f0de0SAdrian Chadd  * The relevant hardware txq should be locked.
883eb6f0de0SAdrian Chadd  */
884eb6f0de0SAdrian Chadd static void
885746bab5bSAdrian Chadd ath_legacy_xmit_handoff(struct ath_softc *sc, struct ath_txq *txq,
886746bab5bSAdrian Chadd     struct ath_buf *bf)
887eb6f0de0SAdrian Chadd {
888eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
889eb6f0de0SAdrian Chadd 
890eb6f0de0SAdrian Chadd 	if (txq->axq_qnum == ATH_TXQ_SWQ)
891eb6f0de0SAdrian Chadd 		ath_tx_handoff_mcast(sc, txq, bf);
892eb6f0de0SAdrian Chadd 	else
893eb6f0de0SAdrian Chadd 		ath_tx_handoff_hw(sc, txq, bf);
894b8e788a5SAdrian Chadd }
895b8e788a5SAdrian Chadd 
89681a82688SAdrian Chadd static int
89781a82688SAdrian Chadd ath_tx_tag_crypto(struct ath_softc *sc, struct ieee80211_node *ni,
898d4365d16SAdrian Chadd     struct mbuf *m0, int iswep, int isfrag, int *hdrlen, int *pktlen,
899d4365d16SAdrian Chadd     int *keyix)
90081a82688SAdrian Chadd {
90112be5b9cSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_XMIT,
90212be5b9cSAdrian Chadd 	    "%s: hdrlen=%d, pktlen=%d, isfrag=%d, iswep=%d, m0=%p\n",
90312be5b9cSAdrian Chadd 	    __func__,
90412be5b9cSAdrian Chadd 	    *hdrlen,
90512be5b9cSAdrian Chadd 	    *pktlen,
90612be5b9cSAdrian Chadd 	    isfrag,
90712be5b9cSAdrian Chadd 	    iswep,
90812be5b9cSAdrian Chadd 	    m0);
90912be5b9cSAdrian Chadd 
91081a82688SAdrian Chadd 	if (iswep) {
91181a82688SAdrian Chadd 		const struct ieee80211_cipher *cip;
91281a82688SAdrian Chadd 		struct ieee80211_key *k;
91381a82688SAdrian Chadd 
91481a82688SAdrian Chadd 		/*
91581a82688SAdrian Chadd 		 * Construct the 802.11 header+trailer for an encrypted
91681a82688SAdrian Chadd 		 * frame. The only reason this can fail is because of an
91781a82688SAdrian Chadd 		 * unknown or unsupported cipher/key type.
91881a82688SAdrian Chadd 		 */
91981a82688SAdrian Chadd 		k = ieee80211_crypto_encap(ni, m0);
92081a82688SAdrian Chadd 		if (k == NULL) {
92181a82688SAdrian Chadd 			/*
92281a82688SAdrian Chadd 			 * This can happen when the key is yanked after the
92381a82688SAdrian Chadd 			 * frame was queued.  Just discard the frame; the
92481a82688SAdrian Chadd 			 * 802.11 layer counts failures and provides
92581a82688SAdrian Chadd 			 * debugging/diagnostics.
92681a82688SAdrian Chadd 			 */
927d4365d16SAdrian Chadd 			return (0);
92881a82688SAdrian Chadd 		}
92981a82688SAdrian Chadd 		/*
93081a82688SAdrian Chadd 		 * Adjust the packet + header lengths for the crypto
93181a82688SAdrian Chadd 		 * additions and calculate the h/w key index.  When
93281a82688SAdrian Chadd 		 * a s/w mic is done the frame will have had any mic
93381a82688SAdrian Chadd 		 * added to it prior to entry so m0->m_pkthdr.len will
93481a82688SAdrian Chadd 		 * account for it. Otherwise we need to add it to the
93581a82688SAdrian Chadd 		 * packet length.
93681a82688SAdrian Chadd 		 */
93781a82688SAdrian Chadd 		cip = k->wk_cipher;
93881a82688SAdrian Chadd 		(*hdrlen) += cip->ic_header;
93981a82688SAdrian Chadd 		(*pktlen) += cip->ic_header + cip->ic_trailer;
94081a82688SAdrian Chadd 		/* NB: frags always have any TKIP MIC done in s/w */
94181a82688SAdrian Chadd 		if ((k->wk_flags & IEEE80211_KEY_SWMIC) == 0 && !isfrag)
94281a82688SAdrian Chadd 			(*pktlen) += cip->ic_miclen;
94381a82688SAdrian Chadd 		(*keyix) = k->wk_keyix;
94481a82688SAdrian Chadd 	} else if (ni->ni_ucastkey.wk_cipher == &ieee80211_cipher_none) {
94581a82688SAdrian Chadd 		/*
94681a82688SAdrian Chadd 		 * Use station key cache slot, if assigned.
94781a82688SAdrian Chadd 		 */
94881a82688SAdrian Chadd 		(*keyix) = ni->ni_ucastkey.wk_keyix;
94981a82688SAdrian Chadd 		if ((*keyix) == IEEE80211_KEYIX_NONE)
95081a82688SAdrian Chadd 			(*keyix) = HAL_TXKEYIX_INVALID;
95181a82688SAdrian Chadd 	} else
95281a82688SAdrian Chadd 		(*keyix) = HAL_TXKEYIX_INVALID;
95381a82688SAdrian Chadd 
954d4365d16SAdrian Chadd 	return (1);
95581a82688SAdrian Chadd }
95681a82688SAdrian Chadd 
957e2e4a2c2SAdrian Chadd /*
958e2e4a2c2SAdrian Chadd  * Calculate whether interoperability protection is required for
959e2e4a2c2SAdrian Chadd  * this frame.
960e2e4a2c2SAdrian Chadd  *
961e2e4a2c2SAdrian Chadd  * This requires the rate control information be filled in,
962e2e4a2c2SAdrian Chadd  * as the protection requirement depends upon the current
963e2e4a2c2SAdrian Chadd  * operating mode / PHY.
964e2e4a2c2SAdrian Chadd  */
965e2e4a2c2SAdrian Chadd static void
966e2e4a2c2SAdrian Chadd ath_tx_calc_protection(struct ath_softc *sc, struct ath_buf *bf)
967e2e4a2c2SAdrian Chadd {
968e2e4a2c2SAdrian Chadd 	struct ieee80211_frame *wh;
969e2e4a2c2SAdrian Chadd 	uint8_t rix;
970e2e4a2c2SAdrian Chadd 	uint16_t flags;
971e2e4a2c2SAdrian Chadd 	int shortPreamble;
972e2e4a2c2SAdrian Chadd 	const HAL_RATE_TABLE *rt = sc->sc_currates;
973e2e4a2c2SAdrian Chadd 	struct ifnet *ifp = sc->sc_ifp;
974e2e4a2c2SAdrian Chadd 	struct ieee80211com *ic = ifp->if_l2com;
975e2e4a2c2SAdrian Chadd 
976e2e4a2c2SAdrian Chadd 	flags = bf->bf_state.bfs_txflags;
977e2e4a2c2SAdrian Chadd 	rix = bf->bf_state.bfs_rc[0].rix;
978e2e4a2c2SAdrian Chadd 	shortPreamble = bf->bf_state.bfs_shpream;
979e2e4a2c2SAdrian Chadd 	wh = mtod(bf->bf_m, struct ieee80211_frame *);
980e2e4a2c2SAdrian Chadd 
981e2e4a2c2SAdrian Chadd 	/*
982e2e4a2c2SAdrian Chadd 	 * If 802.11g protection is enabled, determine whether
983e2e4a2c2SAdrian Chadd 	 * to use RTS/CTS or just CTS.  Note that this is only
984e2e4a2c2SAdrian Chadd 	 * done for OFDM unicast frames.
985e2e4a2c2SAdrian Chadd 	 */
986e2e4a2c2SAdrian Chadd 	if ((ic->ic_flags & IEEE80211_F_USEPROT) &&
987e2e4a2c2SAdrian Chadd 	    rt->info[rix].phy == IEEE80211_T_OFDM &&
988e2e4a2c2SAdrian Chadd 	    (flags & HAL_TXDESC_NOACK) == 0) {
989e2e4a2c2SAdrian Chadd 		bf->bf_state.bfs_doprot = 1;
990e2e4a2c2SAdrian Chadd 		/* XXX fragments must use CCK rates w/ protection */
991e2e4a2c2SAdrian Chadd 		if (ic->ic_protmode == IEEE80211_PROT_RTSCTS) {
992e2e4a2c2SAdrian Chadd 			flags |= HAL_TXDESC_RTSENA;
993e2e4a2c2SAdrian Chadd 		} else if (ic->ic_protmode == IEEE80211_PROT_CTSONLY) {
994e2e4a2c2SAdrian Chadd 			flags |= HAL_TXDESC_CTSENA;
995e2e4a2c2SAdrian Chadd 		}
996e2e4a2c2SAdrian Chadd 		/*
997e2e4a2c2SAdrian Chadd 		 * For frags it would be desirable to use the
998e2e4a2c2SAdrian Chadd 		 * highest CCK rate for RTS/CTS.  But stations
999e2e4a2c2SAdrian Chadd 		 * farther away may detect it at a lower CCK rate
1000e2e4a2c2SAdrian Chadd 		 * so use the configured protection rate instead
1001e2e4a2c2SAdrian Chadd 		 * (for now).
1002e2e4a2c2SAdrian Chadd 		 */
1003e2e4a2c2SAdrian Chadd 		sc->sc_stats.ast_tx_protect++;
1004e2e4a2c2SAdrian Chadd 	}
1005e2e4a2c2SAdrian Chadd 
1006e2e4a2c2SAdrian Chadd 	/*
1007e2e4a2c2SAdrian Chadd 	 * If 11n protection is enabled and it's a HT frame,
1008e2e4a2c2SAdrian Chadd 	 * enable RTS.
1009e2e4a2c2SAdrian Chadd 	 *
1010e2e4a2c2SAdrian Chadd 	 * XXX ic_htprotmode or ic_curhtprotmode?
1011e2e4a2c2SAdrian Chadd 	 * XXX should it_htprotmode only matter if ic_curhtprotmode
1012e2e4a2c2SAdrian Chadd 	 * XXX indicates it's not a HT pure environment?
1013e2e4a2c2SAdrian Chadd 	 */
1014e2e4a2c2SAdrian Chadd 	if ((ic->ic_htprotmode == IEEE80211_PROT_RTSCTS) &&
1015e2e4a2c2SAdrian Chadd 	    rt->info[rix].phy == IEEE80211_T_HT &&
1016e2e4a2c2SAdrian Chadd 	    (flags & HAL_TXDESC_NOACK) == 0) {
1017e2e4a2c2SAdrian Chadd 		flags |= HAL_TXDESC_RTSENA;
1018e2e4a2c2SAdrian Chadd 		sc->sc_stats.ast_tx_htprotect++;
1019e2e4a2c2SAdrian Chadd 	}
1020e2e4a2c2SAdrian Chadd 	bf->bf_state.bfs_txflags = flags;
1021e2e4a2c2SAdrian Chadd }
1022e2e4a2c2SAdrian Chadd 
1023e2e4a2c2SAdrian Chadd /*
1024e2e4a2c2SAdrian Chadd  * Update the frame duration given the currently selected rate.
1025e2e4a2c2SAdrian Chadd  *
1026e2e4a2c2SAdrian Chadd  * This also updates the frame duration value, so it will require
1027e2e4a2c2SAdrian Chadd  * a DMA flush.
1028e2e4a2c2SAdrian Chadd  */
1029e2e4a2c2SAdrian Chadd static void
1030e2e4a2c2SAdrian Chadd ath_tx_calc_duration(struct ath_softc *sc, struct ath_buf *bf)
1031e2e4a2c2SAdrian Chadd {
1032e2e4a2c2SAdrian Chadd 	struct ieee80211_frame *wh;
1033e2e4a2c2SAdrian Chadd 	uint8_t rix;
1034e2e4a2c2SAdrian Chadd 	uint16_t flags;
1035e2e4a2c2SAdrian Chadd 	int shortPreamble;
1036e2e4a2c2SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
1037e2e4a2c2SAdrian Chadd 	const HAL_RATE_TABLE *rt = sc->sc_currates;
1038e2e4a2c2SAdrian Chadd 	int isfrag = bf->bf_m->m_flags & M_FRAG;
1039e2e4a2c2SAdrian Chadd 
1040e2e4a2c2SAdrian Chadd 	flags = bf->bf_state.bfs_txflags;
1041e2e4a2c2SAdrian Chadd 	rix = bf->bf_state.bfs_rc[0].rix;
1042e2e4a2c2SAdrian Chadd 	shortPreamble = bf->bf_state.bfs_shpream;
1043e2e4a2c2SAdrian Chadd 	wh = mtod(bf->bf_m, struct ieee80211_frame *);
1044e2e4a2c2SAdrian Chadd 
1045e2e4a2c2SAdrian Chadd 	/*
1046e2e4a2c2SAdrian Chadd 	 * Calculate duration.  This logically belongs in the 802.11
1047e2e4a2c2SAdrian Chadd 	 * layer but it lacks sufficient information to calculate it.
1048e2e4a2c2SAdrian Chadd 	 */
1049e2e4a2c2SAdrian Chadd 	if ((flags & HAL_TXDESC_NOACK) == 0 &&
1050e2e4a2c2SAdrian Chadd 	    (wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) != IEEE80211_FC0_TYPE_CTL) {
1051e2e4a2c2SAdrian Chadd 		u_int16_t dur;
1052e2e4a2c2SAdrian Chadd 		if (shortPreamble)
1053e2e4a2c2SAdrian Chadd 			dur = rt->info[rix].spAckDuration;
1054e2e4a2c2SAdrian Chadd 		else
1055e2e4a2c2SAdrian Chadd 			dur = rt->info[rix].lpAckDuration;
1056e2e4a2c2SAdrian Chadd 		if (wh->i_fc[1] & IEEE80211_FC1_MORE_FRAG) {
1057e2e4a2c2SAdrian Chadd 			dur += dur;		/* additional SIFS+ACK */
1058e2e4a2c2SAdrian Chadd 			KASSERT(bf->bf_m->m_nextpkt != NULL, ("no fragment"));
1059e2e4a2c2SAdrian Chadd 			/*
1060e2e4a2c2SAdrian Chadd 			 * Include the size of next fragment so NAV is
1061e2e4a2c2SAdrian Chadd 			 * updated properly.  The last fragment uses only
1062e2e4a2c2SAdrian Chadd 			 * the ACK duration
1063e2e4a2c2SAdrian Chadd 			 */
1064e2e4a2c2SAdrian Chadd 			dur += ath_hal_computetxtime(ah, rt,
1065e2e4a2c2SAdrian Chadd 					bf->bf_m->m_nextpkt->m_pkthdr.len,
1066e2e4a2c2SAdrian Chadd 					rix, shortPreamble);
1067e2e4a2c2SAdrian Chadd 		}
1068e2e4a2c2SAdrian Chadd 		if (isfrag) {
1069e2e4a2c2SAdrian Chadd 			/*
1070e2e4a2c2SAdrian Chadd 			 * Force hardware to use computed duration for next
1071e2e4a2c2SAdrian Chadd 			 * fragment by disabling multi-rate retry which updates
1072e2e4a2c2SAdrian Chadd 			 * duration based on the multi-rate duration table.
1073e2e4a2c2SAdrian Chadd 			 */
1074e2e4a2c2SAdrian Chadd 			bf->bf_state.bfs_ismrr = 0;
1075e2e4a2c2SAdrian Chadd 			bf->bf_state.bfs_try0 = ATH_TXMGTTRY;
1076e2e4a2c2SAdrian Chadd 			/* XXX update bfs_rc[0].try? */
1077e2e4a2c2SAdrian Chadd 		}
1078e2e4a2c2SAdrian Chadd 
1079e2e4a2c2SAdrian Chadd 		/* Update the duration field itself */
1080e2e4a2c2SAdrian Chadd 		*(u_int16_t *)wh->i_dur = htole16(dur);
1081e2e4a2c2SAdrian Chadd 	}
1082e2e4a2c2SAdrian Chadd }
1083e2e4a2c2SAdrian Chadd 
1084e42b5dbaSAdrian Chadd static uint8_t
1085e42b5dbaSAdrian Chadd ath_tx_get_rtscts_rate(struct ath_hal *ah, const HAL_RATE_TABLE *rt,
1086eb6f0de0SAdrian Chadd     int cix, int shortPreamble)
108779f02dbfSAdrian Chadd {
1088e42b5dbaSAdrian Chadd 	uint8_t ctsrate;
1089e42b5dbaSAdrian Chadd 
109079f02dbfSAdrian Chadd 	/*
109179f02dbfSAdrian Chadd 	 * CTS transmit rate is derived from the transmit rate
109279f02dbfSAdrian Chadd 	 * by looking in the h/w rate table.  We must also factor
109379f02dbfSAdrian Chadd 	 * in whether or not a short preamble is to be used.
109479f02dbfSAdrian Chadd 	 */
109579f02dbfSAdrian Chadd 	/* NB: cix is set above where RTS/CTS is enabled */
109679f02dbfSAdrian Chadd 	KASSERT(cix != 0xff, ("cix not setup"));
1097e42b5dbaSAdrian Chadd 	ctsrate = rt->info[cix].rateCode;
1098e42b5dbaSAdrian Chadd 
1099e42b5dbaSAdrian Chadd 	/* XXX this should only matter for legacy rates */
1100e42b5dbaSAdrian Chadd 	if (shortPreamble)
1101e42b5dbaSAdrian Chadd 		ctsrate |= rt->info[cix].shortPreamble;
1102e42b5dbaSAdrian Chadd 
1103d4365d16SAdrian Chadd 	return (ctsrate);
1104e42b5dbaSAdrian Chadd }
1105e42b5dbaSAdrian Chadd 
1106e42b5dbaSAdrian Chadd /*
1107e42b5dbaSAdrian Chadd  * Calculate the RTS/CTS duration for legacy frames.
1108e42b5dbaSAdrian Chadd  */
1109e42b5dbaSAdrian Chadd static int
1110e42b5dbaSAdrian Chadd ath_tx_calc_ctsduration(struct ath_hal *ah, int rix, int cix,
1111e42b5dbaSAdrian Chadd     int shortPreamble, int pktlen, const HAL_RATE_TABLE *rt,
1112e42b5dbaSAdrian Chadd     int flags)
1113e42b5dbaSAdrian Chadd {
1114e42b5dbaSAdrian Chadd 	int ctsduration = 0;
1115e42b5dbaSAdrian Chadd 
1116e42b5dbaSAdrian Chadd 	/* This mustn't be called for HT modes */
1117e42b5dbaSAdrian Chadd 	if (rt->info[cix].phy == IEEE80211_T_HT) {
1118e42b5dbaSAdrian Chadd 		printf("%s: HT rate where it shouldn't be (0x%x)\n",
1119e42b5dbaSAdrian Chadd 		    __func__, rt->info[cix].rateCode);
1120d4365d16SAdrian Chadd 		return (-1);
1121e42b5dbaSAdrian Chadd 	}
1122e42b5dbaSAdrian Chadd 
112379f02dbfSAdrian Chadd 	/*
112479f02dbfSAdrian Chadd 	 * Compute the transmit duration based on the frame
112579f02dbfSAdrian Chadd 	 * size and the size of an ACK frame.  We call into the
112679f02dbfSAdrian Chadd 	 * HAL to do the computation since it depends on the
112779f02dbfSAdrian Chadd 	 * characteristics of the actual PHY being used.
112879f02dbfSAdrian Chadd 	 *
112979f02dbfSAdrian Chadd 	 * NB: CTS is assumed the same size as an ACK so we can
113079f02dbfSAdrian Chadd 	 *     use the precalculated ACK durations.
113179f02dbfSAdrian Chadd 	 */
113279f02dbfSAdrian Chadd 	if (shortPreamble) {
113379f02dbfSAdrian Chadd 		if (flags & HAL_TXDESC_RTSENA)		/* SIFS + CTS */
1134e42b5dbaSAdrian Chadd 			ctsduration += rt->info[cix].spAckDuration;
1135e42b5dbaSAdrian Chadd 		ctsduration += ath_hal_computetxtime(ah,
113679f02dbfSAdrian Chadd 			rt, pktlen, rix, AH_TRUE);
113779f02dbfSAdrian Chadd 		if ((flags & HAL_TXDESC_NOACK) == 0)	/* SIFS + ACK */
1138e42b5dbaSAdrian Chadd 			ctsduration += rt->info[rix].spAckDuration;
113979f02dbfSAdrian Chadd 	} else {
114079f02dbfSAdrian Chadd 		if (flags & HAL_TXDESC_RTSENA)		/* SIFS + CTS */
1141e42b5dbaSAdrian Chadd 			ctsduration += rt->info[cix].lpAckDuration;
1142e42b5dbaSAdrian Chadd 		ctsduration += ath_hal_computetxtime(ah,
114379f02dbfSAdrian Chadd 			rt, pktlen, rix, AH_FALSE);
114479f02dbfSAdrian Chadd 		if ((flags & HAL_TXDESC_NOACK) == 0)	/* SIFS + ACK */
1145e42b5dbaSAdrian Chadd 			ctsduration += rt->info[rix].lpAckDuration;
114679f02dbfSAdrian Chadd 	}
1147e42b5dbaSAdrian Chadd 
1148d4365d16SAdrian Chadd 	return (ctsduration);
114979f02dbfSAdrian Chadd }
115079f02dbfSAdrian Chadd 
1151eb6f0de0SAdrian Chadd /*
1152eb6f0de0SAdrian Chadd  * Update the given ath_buf with updated rts/cts setup and duration
1153eb6f0de0SAdrian Chadd  * values.
1154eb6f0de0SAdrian Chadd  *
1155eb6f0de0SAdrian Chadd  * To support rate lookups for each software retry, the rts/cts rate
1156eb6f0de0SAdrian Chadd  * and cts duration must be re-calculated.
1157eb6f0de0SAdrian Chadd  *
1158eb6f0de0SAdrian Chadd  * This function assumes the RTS/CTS flags have been set as needed;
1159eb6f0de0SAdrian Chadd  * mrr has been disabled; and the rate control lookup has been done.
1160eb6f0de0SAdrian Chadd  *
1161eb6f0de0SAdrian Chadd  * XXX TODO: MRR need only be disabled for the pre-11n NICs.
1162eb6f0de0SAdrian Chadd  * XXX The 11n NICs support per-rate RTS/CTS configuration.
1163eb6f0de0SAdrian Chadd  */
1164eb6f0de0SAdrian Chadd static void
1165eb6f0de0SAdrian Chadd ath_tx_set_rtscts(struct ath_softc *sc, struct ath_buf *bf)
1166eb6f0de0SAdrian Chadd {
1167eb6f0de0SAdrian Chadd 	uint16_t ctsduration = 0;
1168eb6f0de0SAdrian Chadd 	uint8_t ctsrate = 0;
1169eb6f0de0SAdrian Chadd 	uint8_t rix = bf->bf_state.bfs_rc[0].rix;
1170eb6f0de0SAdrian Chadd 	uint8_t cix = 0;
1171eb6f0de0SAdrian Chadd 	const HAL_RATE_TABLE *rt = sc->sc_currates;
1172eb6f0de0SAdrian Chadd 
1173eb6f0de0SAdrian Chadd 	/*
1174eb6f0de0SAdrian Chadd 	 * No RTS/CTS enabled? Don't bother.
1175eb6f0de0SAdrian Chadd 	 */
1176875a9451SAdrian Chadd 	if ((bf->bf_state.bfs_txflags &
1177eb6f0de0SAdrian Chadd 	    (HAL_TXDESC_RTSENA | HAL_TXDESC_CTSENA)) == 0) {
1178eb6f0de0SAdrian Chadd 		/* XXX is this really needed? */
1179eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_ctsrate = 0;
1180eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_ctsduration = 0;
1181eb6f0de0SAdrian Chadd 		return;
1182eb6f0de0SAdrian Chadd 	}
1183eb6f0de0SAdrian Chadd 
1184eb6f0de0SAdrian Chadd 	/*
1185eb6f0de0SAdrian Chadd 	 * If protection is enabled, use the protection rix control
1186eb6f0de0SAdrian Chadd 	 * rate. Otherwise use the rate0 control rate.
1187eb6f0de0SAdrian Chadd 	 */
1188eb6f0de0SAdrian Chadd 	if (bf->bf_state.bfs_doprot)
1189eb6f0de0SAdrian Chadd 		rix = sc->sc_protrix;
1190eb6f0de0SAdrian Chadd 	else
1191eb6f0de0SAdrian Chadd 		rix = bf->bf_state.bfs_rc[0].rix;
1192eb6f0de0SAdrian Chadd 
1193eb6f0de0SAdrian Chadd 	/*
1194eb6f0de0SAdrian Chadd 	 * If the raw path has hard-coded ctsrate0 to something,
1195eb6f0de0SAdrian Chadd 	 * use it.
1196eb6f0de0SAdrian Chadd 	 */
1197eb6f0de0SAdrian Chadd 	if (bf->bf_state.bfs_ctsrate0 != 0)
1198eb6f0de0SAdrian Chadd 		cix = ath_tx_findrix(sc, bf->bf_state.bfs_ctsrate0);
1199eb6f0de0SAdrian Chadd 	else
1200eb6f0de0SAdrian Chadd 		/* Control rate from above */
1201eb6f0de0SAdrian Chadd 		cix = rt->info[rix].controlRate;
1202eb6f0de0SAdrian Chadd 
1203eb6f0de0SAdrian Chadd 	/* Calculate the rtscts rate for the given cix */
1204eb6f0de0SAdrian Chadd 	ctsrate = ath_tx_get_rtscts_rate(sc->sc_ah, rt, cix,
1205eb6f0de0SAdrian Chadd 	    bf->bf_state.bfs_shpream);
1206eb6f0de0SAdrian Chadd 
1207eb6f0de0SAdrian Chadd 	/* The 11n chipsets do ctsduration calculations for you */
1208eb6f0de0SAdrian Chadd 	if (! ath_tx_is_11n(sc))
1209eb6f0de0SAdrian Chadd 		ctsduration = ath_tx_calc_ctsduration(sc->sc_ah, rix, cix,
1210eb6f0de0SAdrian Chadd 		    bf->bf_state.bfs_shpream, bf->bf_state.bfs_pktlen,
1211875a9451SAdrian Chadd 		    rt, bf->bf_state.bfs_txflags);
1212eb6f0de0SAdrian Chadd 
1213eb6f0de0SAdrian Chadd 	/* Squirrel away in ath_buf */
1214eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_ctsrate = ctsrate;
1215eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_ctsduration = ctsduration;
1216eb6f0de0SAdrian Chadd 
1217eb6f0de0SAdrian Chadd 	/*
1218eb6f0de0SAdrian Chadd 	 * Must disable multi-rate retry when using RTS/CTS.
1219eb6f0de0SAdrian Chadd 	 */
1220af017101SAdrian Chadd 	if (!sc->sc_mrrprot) {
1221eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_ismrr = 0;
1222eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_try0 =
1223eb6f0de0SAdrian Chadd 		    bf->bf_state.bfs_rc[0].tries = ATH_TXMGTTRY; /* XXX ew */
1224eb6f0de0SAdrian Chadd 	}
1225af017101SAdrian Chadd }
1226eb6f0de0SAdrian Chadd 
1227eb6f0de0SAdrian Chadd /*
1228eb6f0de0SAdrian Chadd  * Setup the descriptor chain for a normal or fast-frame
1229eb6f0de0SAdrian Chadd  * frame.
123046634305SAdrian Chadd  *
123146634305SAdrian Chadd  * XXX TODO: extend to include the destination hardware QCU ID.
123246634305SAdrian Chadd  * Make sure that is correct.  Make sure that when being added
123346634305SAdrian Chadd  * to the mcastq, the CABQ QCUID is set or things will get a bit
123446634305SAdrian Chadd  * odd.
1235eb6f0de0SAdrian Chadd  */
1236eb6f0de0SAdrian Chadd static void
1237eb6f0de0SAdrian Chadd ath_tx_setds(struct ath_softc *sc, struct ath_buf *bf)
1238eb6f0de0SAdrian Chadd {
1239eb6f0de0SAdrian Chadd 	struct ath_desc *ds = bf->bf_desc;
1240eb6f0de0SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
1241eb6f0de0SAdrian Chadd 
1242eb6f0de0SAdrian Chadd 	ath_hal_setuptxdesc(ah, ds
1243eb6f0de0SAdrian Chadd 		, bf->bf_state.bfs_pktlen	/* packet length */
1244eb6f0de0SAdrian Chadd 		, bf->bf_state.bfs_hdrlen	/* header length */
1245eb6f0de0SAdrian Chadd 		, bf->bf_state.bfs_atype	/* Atheros packet type */
1246eb6f0de0SAdrian Chadd 		, bf->bf_state.bfs_txpower	/* txpower */
1247eb6f0de0SAdrian Chadd 		, bf->bf_state.bfs_txrate0
1248eb6f0de0SAdrian Chadd 		, bf->bf_state.bfs_try0		/* series 0 rate/tries */
1249eb6f0de0SAdrian Chadd 		, bf->bf_state.bfs_keyix	/* key cache index */
1250eb6f0de0SAdrian Chadd 		, bf->bf_state.bfs_txantenna	/* antenna mode */
1251875a9451SAdrian Chadd 		, bf->bf_state.bfs_txflags	/* flags */
1252eb6f0de0SAdrian Chadd 		, bf->bf_state.bfs_ctsrate	/* rts/cts rate */
1253eb6f0de0SAdrian Chadd 		, bf->bf_state.bfs_ctsduration	/* rts/cts duration */
1254eb6f0de0SAdrian Chadd 	);
1255eb6f0de0SAdrian Chadd 
1256eb6f0de0SAdrian Chadd 	/*
1257eb6f0de0SAdrian Chadd 	 * This will be overriden when the descriptor chain is written.
1258eb6f0de0SAdrian Chadd 	 */
1259eb6f0de0SAdrian Chadd 	bf->bf_lastds = ds;
1260eb6f0de0SAdrian Chadd 	bf->bf_last = bf;
1261eb6f0de0SAdrian Chadd 
1262d34a7347SAdrian Chadd 	/* Set rate control and descriptor chain for this frame */
1263d34a7347SAdrian Chadd 	ath_tx_set_ratectrl(sc, bf->bf_node, bf);
1264d34a7347SAdrian Chadd 	ath_tx_chaindesclist(sc, bf);
1265eb6f0de0SAdrian Chadd }
1266eb6f0de0SAdrian Chadd 
1267eb6f0de0SAdrian Chadd /*
1268eb6f0de0SAdrian Chadd  * Do a rate lookup.
1269eb6f0de0SAdrian Chadd  *
1270eb6f0de0SAdrian Chadd  * This performs a rate lookup for the given ath_buf only if it's required.
1271eb6f0de0SAdrian Chadd  * Non-data frames and raw frames don't require it.
1272eb6f0de0SAdrian Chadd  *
1273eb6f0de0SAdrian Chadd  * This populates the primary and MRR entries; MRR values are
1274eb6f0de0SAdrian Chadd  * then disabled later on if something requires it (eg RTS/CTS on
1275eb6f0de0SAdrian Chadd  * pre-11n chipsets.
1276eb6f0de0SAdrian Chadd  *
1277eb6f0de0SAdrian Chadd  * This needs to be done before the RTS/CTS fields are calculated
1278eb6f0de0SAdrian Chadd  * as they may depend upon the rate chosen.
1279eb6f0de0SAdrian Chadd  */
1280eb6f0de0SAdrian Chadd static void
1281eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(struct ath_softc *sc, struct ath_buf *bf)
1282eb6f0de0SAdrian Chadd {
1283eb6f0de0SAdrian Chadd 	uint8_t rate, rix;
1284eb6f0de0SAdrian Chadd 	int try0;
1285eb6f0de0SAdrian Chadd 
1286eb6f0de0SAdrian Chadd 	if (! bf->bf_state.bfs_doratelookup)
1287eb6f0de0SAdrian Chadd 		return;
1288eb6f0de0SAdrian Chadd 
1289eb6f0de0SAdrian Chadd 	/* Get rid of any previous state */
1290eb6f0de0SAdrian Chadd 	bzero(bf->bf_state.bfs_rc, sizeof(bf->bf_state.bfs_rc));
1291eb6f0de0SAdrian Chadd 
1292eb6f0de0SAdrian Chadd 	ATH_NODE_LOCK(ATH_NODE(bf->bf_node));
1293eb6f0de0SAdrian Chadd 	ath_rate_findrate(sc, ATH_NODE(bf->bf_node), bf->bf_state.bfs_shpream,
1294eb6f0de0SAdrian Chadd 	    bf->bf_state.bfs_pktlen, &rix, &try0, &rate);
1295eb6f0de0SAdrian Chadd 
1296eb6f0de0SAdrian Chadd 	/* In case MRR is disabled, make sure rc[0] is setup correctly */
1297eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_rc[0].rix = rix;
1298eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_rc[0].ratecode = rate;
1299eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_rc[0].tries = try0;
1300eb6f0de0SAdrian Chadd 
1301eb6f0de0SAdrian Chadd 	if (bf->bf_state.bfs_ismrr && try0 != ATH_TXMAXTRY)
1302eb6f0de0SAdrian Chadd 		ath_rate_getxtxrates(sc, ATH_NODE(bf->bf_node), rix,
1303eb6f0de0SAdrian Chadd 		    bf->bf_state.bfs_rc);
1304eb6f0de0SAdrian Chadd 	ATH_NODE_UNLOCK(ATH_NODE(bf->bf_node));
1305eb6f0de0SAdrian Chadd 
1306eb6f0de0SAdrian Chadd 	sc->sc_txrix = rix;	/* for LED blinking */
1307eb6f0de0SAdrian Chadd 	sc->sc_lastdatarix = rix;	/* for fast frames */
1308eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_try0 = try0;
1309eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_txrate0 = rate;
1310eb6f0de0SAdrian Chadd }
1311eb6f0de0SAdrian Chadd 
1312eb6f0de0SAdrian Chadd /*
13130c54de88SAdrian Chadd  * Update the CLRDMASK bit in the ath_buf if it needs to be set.
13140c54de88SAdrian Chadd  */
13150c54de88SAdrian Chadd static void
13160c54de88SAdrian Chadd ath_tx_update_clrdmask(struct ath_softc *sc, struct ath_tid *tid,
13170c54de88SAdrian Chadd     struct ath_buf *bf)
13180c54de88SAdrian Chadd {
13190c54de88SAdrian Chadd 
13200c54de88SAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
13210c54de88SAdrian Chadd 
13220c54de88SAdrian Chadd 	if (tid->clrdmask == 1) {
13230c54de88SAdrian Chadd 		bf->bf_state.bfs_txflags |= HAL_TXDESC_CLRDMASK;
13240c54de88SAdrian Chadd 		tid->clrdmask = 0;
13250c54de88SAdrian Chadd 	}
13260c54de88SAdrian Chadd }
13270c54de88SAdrian Chadd 
13280c54de88SAdrian Chadd /*
1329eb6f0de0SAdrian Chadd  * Transmit the given frame to the hardware.
1330eb6f0de0SAdrian Chadd  *
1331eb6f0de0SAdrian Chadd  * The frame must already be setup; rate control must already have
1332eb6f0de0SAdrian Chadd  * been done.
1333eb6f0de0SAdrian Chadd  *
1334eb6f0de0SAdrian Chadd  * XXX since the TXQ lock is being held here (and I dislike holding
1335eb6f0de0SAdrian Chadd  * it for this long when not doing software aggregation), later on
1336eb6f0de0SAdrian Chadd  * break this function into "setup_normal" and "xmit_normal". The
1337eb6f0de0SAdrian Chadd  * lock only needs to be held for the ath_tx_handoff call.
1338eb6f0de0SAdrian Chadd  */
1339eb6f0de0SAdrian Chadd static void
1340eb6f0de0SAdrian Chadd ath_tx_xmit_normal(struct ath_softc *sc, struct ath_txq *txq,
1341eb6f0de0SAdrian Chadd     struct ath_buf *bf)
1342eb6f0de0SAdrian Chadd {
13430c54de88SAdrian Chadd 	struct ath_node *an = ATH_NODE(bf->bf_node);
13440c54de88SAdrian Chadd 	struct ath_tid *tid = &an->an_tid[bf->bf_state.bfs_tid];
1345eb6f0de0SAdrian Chadd 
1346eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
1347eb6f0de0SAdrian Chadd 
13480c54de88SAdrian Chadd 	/*
13490c54de88SAdrian Chadd 	 * For now, just enable CLRDMASK. ath_tx_xmit_normal() does
13500c54de88SAdrian Chadd 	 * set a completion handler however it doesn't (yet) properly
13510c54de88SAdrian Chadd 	 * handle the strict ordering requirements needed for normal,
13520c54de88SAdrian Chadd 	 * non-aggregate session frames.
13530c54de88SAdrian Chadd 	 *
13540c54de88SAdrian Chadd 	 * Once this is implemented, only set CLRDMASK like this for
13550c54de88SAdrian Chadd 	 * frames that must go out - eg management/raw frames.
13560c54de88SAdrian Chadd 	 */
13570c54de88SAdrian Chadd 	bf->bf_state.bfs_txflags |= HAL_TXDESC_CLRDMASK;
13580c54de88SAdrian Chadd 
13590c54de88SAdrian Chadd 	/* See if clrdmask needs to be set */
13600c54de88SAdrian Chadd 	ath_tx_update_clrdmask(sc, tid, bf);
13610c54de88SAdrian Chadd 
1362eb6f0de0SAdrian Chadd 	/* Setup the descriptor before handoff */
1363eb6f0de0SAdrian Chadd 	ath_tx_do_ratelookup(sc, bf);
1364e2e4a2c2SAdrian Chadd 	ath_tx_calc_duration(sc, bf);
1365e2e4a2c2SAdrian Chadd 	ath_tx_calc_protection(sc, bf);
1366eb6f0de0SAdrian Chadd 	ath_tx_set_rtscts(sc, bf);
1367e2e4a2c2SAdrian Chadd 	ath_tx_rate_fill_rcflags(sc, bf);
1368eb6f0de0SAdrian Chadd 	ath_tx_setds(sc, bf);
1369eb6f0de0SAdrian Chadd 
13700c54de88SAdrian Chadd 	/* Track per-TID hardware queue depth correctly */
13710c54de88SAdrian Chadd 	tid->hwq_depth++;
13720c54de88SAdrian Chadd 
13730c54de88SAdrian Chadd 	/* Assign the completion handler */
13740c54de88SAdrian Chadd 	bf->bf_comp = ath_tx_normal_comp;
13754e81f27cSAdrian Chadd 
1376eb6f0de0SAdrian Chadd 	/* Hand off to hardware */
1377eb6f0de0SAdrian Chadd 	ath_tx_handoff(sc, txq, bf);
1378eb6f0de0SAdrian Chadd }
1379eb6f0de0SAdrian Chadd 
1380d05b576dSAdrian Chadd /*
1381d05b576dSAdrian Chadd  * Do the basic frame setup stuff that's required before the frame
1382d05b576dSAdrian Chadd  * is added to a software queue.
1383d05b576dSAdrian Chadd  *
1384d05b576dSAdrian Chadd  * All frames get mostly the same treatment and it's done once.
1385d05b576dSAdrian Chadd  * Retransmits fiddle with things like the rate control setup,
1386d05b576dSAdrian Chadd  * setting the retransmit bit in the packet; doing relevant DMA/bus
1387d05b576dSAdrian Chadd  * syncing and relinking it (back) into the hardware TX queue.
1388d05b576dSAdrian Chadd  *
1389d05b576dSAdrian Chadd  * Note that this may cause the mbuf to be reallocated, so
1390d05b576dSAdrian Chadd  * m0 may not be valid.
1391d05b576dSAdrian Chadd  */
1392eb6f0de0SAdrian Chadd static int
1393eb6f0de0SAdrian Chadd ath_tx_normal_setup(struct ath_softc *sc, struct ieee80211_node *ni,
1394b43facbfSAdrian Chadd     struct ath_buf *bf, struct mbuf *m0, struct ath_txq *txq)
1395b8e788a5SAdrian Chadd {
1396b8e788a5SAdrian Chadd 	struct ieee80211vap *vap = ni->ni_vap;
1397b8e788a5SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
1398b8e788a5SAdrian Chadd 	struct ifnet *ifp = sc->sc_ifp;
1399b8e788a5SAdrian Chadd 	struct ieee80211com *ic = ifp->if_l2com;
1400b8e788a5SAdrian Chadd 	const struct chanAccParams *cap = &ic->ic_wme.wme_chanParams;
1401b8e788a5SAdrian Chadd 	int error, iswep, ismcast, isfrag, ismrr;
1402eb6f0de0SAdrian Chadd 	int keyix, hdrlen, pktlen, try0 = 0;
1403eb6f0de0SAdrian Chadd 	u_int8_t rix = 0, txrate = 0;
1404b8e788a5SAdrian Chadd 	struct ath_desc *ds;
1405b8e788a5SAdrian Chadd 	struct ieee80211_frame *wh;
1406eb6f0de0SAdrian Chadd 	u_int subtype, flags;
1407b8e788a5SAdrian Chadd 	HAL_PKT_TYPE atype;
1408b8e788a5SAdrian Chadd 	const HAL_RATE_TABLE *rt;
1409b8e788a5SAdrian Chadd 	HAL_BOOL shortPreamble;
1410b8e788a5SAdrian Chadd 	struct ath_node *an;
1411b8e788a5SAdrian Chadd 	u_int pri;
1412b8e788a5SAdrian Chadd 
14137561cb5cSAdrian Chadd 	/*
14147561cb5cSAdrian Chadd 	 * To ensure that both sequence numbers and the CCMP PN handling
14157561cb5cSAdrian Chadd 	 * is "correct", make sure that the relevant TID queue is locked.
14167561cb5cSAdrian Chadd 	 * Otherwise the CCMP PN and seqno may appear out of order, causing
14177561cb5cSAdrian Chadd 	 * re-ordered frames to have out of order CCMP PN's, resulting
14187561cb5cSAdrian Chadd 	 * in many, many frame drops.
14197561cb5cSAdrian Chadd 	 */
14207561cb5cSAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
14217561cb5cSAdrian Chadd 
1422b8e788a5SAdrian Chadd 	wh = mtod(m0, struct ieee80211_frame *);
1423b8e788a5SAdrian Chadd 	iswep = wh->i_fc[1] & IEEE80211_FC1_WEP;
1424b8e788a5SAdrian Chadd 	ismcast = IEEE80211_IS_MULTICAST(wh->i_addr1);
1425b8e788a5SAdrian Chadd 	isfrag = m0->m_flags & M_FRAG;
1426b8e788a5SAdrian Chadd 	hdrlen = ieee80211_anyhdrsize(wh);
1427b8e788a5SAdrian Chadd 	/*
1428b8e788a5SAdrian Chadd 	 * Packet length must not include any
1429b8e788a5SAdrian Chadd 	 * pad bytes; deduct them here.
1430b8e788a5SAdrian Chadd 	 */
1431b8e788a5SAdrian Chadd 	pktlen = m0->m_pkthdr.len - (hdrlen & 3);
1432b8e788a5SAdrian Chadd 
143381a82688SAdrian Chadd 	/* Handle encryption twiddling if needed */
1434eb6f0de0SAdrian Chadd 	if (! ath_tx_tag_crypto(sc, ni, m0, iswep, isfrag, &hdrlen,
1435eb6f0de0SAdrian Chadd 	    &pktlen, &keyix)) {
1436b8e788a5SAdrian Chadd 		ath_freetx(m0);
1437b8e788a5SAdrian Chadd 		return EIO;
1438b8e788a5SAdrian Chadd 	}
1439b8e788a5SAdrian Chadd 
1440b8e788a5SAdrian Chadd 	/* packet header may have moved, reset our local pointer */
1441b8e788a5SAdrian Chadd 	wh = mtod(m0, struct ieee80211_frame *);
1442b8e788a5SAdrian Chadd 
1443b8e788a5SAdrian Chadd 	pktlen += IEEE80211_CRC_LEN;
1444b8e788a5SAdrian Chadd 
1445b8e788a5SAdrian Chadd 	/*
1446b8e788a5SAdrian Chadd 	 * Load the DMA map so any coalescing is done.  This
1447b8e788a5SAdrian Chadd 	 * also calculates the number of descriptors we need.
1448b8e788a5SAdrian Chadd 	 */
1449b8e788a5SAdrian Chadd 	error = ath_tx_dmasetup(sc, bf, m0);
1450b8e788a5SAdrian Chadd 	if (error != 0)
1451b8e788a5SAdrian Chadd 		return error;
1452b8e788a5SAdrian Chadd 	bf->bf_node = ni;			/* NB: held reference */
1453b8e788a5SAdrian Chadd 	m0 = bf->bf_m;				/* NB: may have changed */
1454b8e788a5SAdrian Chadd 	wh = mtod(m0, struct ieee80211_frame *);
1455b8e788a5SAdrian Chadd 
1456b8e788a5SAdrian Chadd 	/* setup descriptors */
1457b8e788a5SAdrian Chadd 	ds = bf->bf_desc;
1458b8e788a5SAdrian Chadd 	rt = sc->sc_currates;
1459b8e788a5SAdrian Chadd 	KASSERT(rt != NULL, ("no rate table, mode %u", sc->sc_curmode));
1460b8e788a5SAdrian Chadd 
1461b8e788a5SAdrian Chadd 	/*
1462b8e788a5SAdrian Chadd 	 * NB: the 802.11 layer marks whether or not we should
1463b8e788a5SAdrian Chadd 	 * use short preamble based on the current mode and
1464b8e788a5SAdrian Chadd 	 * negotiated parameters.
1465b8e788a5SAdrian Chadd 	 */
1466b8e788a5SAdrian Chadd 	if ((ic->ic_flags & IEEE80211_F_SHPREAMBLE) &&
1467b8e788a5SAdrian Chadd 	    (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE)) {
1468b8e788a5SAdrian Chadd 		shortPreamble = AH_TRUE;
1469b8e788a5SAdrian Chadd 		sc->sc_stats.ast_tx_shortpre++;
1470b8e788a5SAdrian Chadd 	} else {
1471b8e788a5SAdrian Chadd 		shortPreamble = AH_FALSE;
1472b8e788a5SAdrian Chadd 	}
1473b8e788a5SAdrian Chadd 
1474b8e788a5SAdrian Chadd 	an = ATH_NODE(ni);
14754e81f27cSAdrian Chadd 	//flags = HAL_TXDESC_CLRDMASK;		/* XXX needed for crypto errs */
14764e81f27cSAdrian Chadd 	flags = 0;
1477b8e788a5SAdrian Chadd 	ismrr = 0;				/* default no multi-rate retry*/
1478b8e788a5SAdrian Chadd 	pri = M_WME_GETAC(m0);			/* honor classification */
1479b8e788a5SAdrian Chadd 	/* XXX use txparams instead of fixed values */
1480b8e788a5SAdrian Chadd 	/*
1481b8e788a5SAdrian Chadd 	 * Calculate Atheros packet type from IEEE80211 packet header,
1482b8e788a5SAdrian Chadd 	 * setup for rate calculations, and select h/w transmit queue.
1483b8e788a5SAdrian Chadd 	 */
1484b8e788a5SAdrian Chadd 	switch (wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) {
1485b8e788a5SAdrian Chadd 	case IEEE80211_FC0_TYPE_MGT:
1486b8e788a5SAdrian Chadd 		subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK;
1487b8e788a5SAdrian Chadd 		if (subtype == IEEE80211_FC0_SUBTYPE_BEACON)
1488b8e788a5SAdrian Chadd 			atype = HAL_PKT_TYPE_BEACON;
1489b8e788a5SAdrian Chadd 		else if (subtype == IEEE80211_FC0_SUBTYPE_PROBE_RESP)
1490b8e788a5SAdrian Chadd 			atype = HAL_PKT_TYPE_PROBE_RESP;
1491b8e788a5SAdrian Chadd 		else if (subtype == IEEE80211_FC0_SUBTYPE_ATIM)
1492b8e788a5SAdrian Chadd 			atype = HAL_PKT_TYPE_ATIM;
1493b8e788a5SAdrian Chadd 		else
1494b8e788a5SAdrian Chadd 			atype = HAL_PKT_TYPE_NORMAL;	/* XXX */
1495b8e788a5SAdrian Chadd 		rix = an->an_mgmtrix;
1496b8e788a5SAdrian Chadd 		txrate = rt->info[rix].rateCode;
1497b8e788a5SAdrian Chadd 		if (shortPreamble)
1498b8e788a5SAdrian Chadd 			txrate |= rt->info[rix].shortPreamble;
1499b8e788a5SAdrian Chadd 		try0 = ATH_TXMGTTRY;
1500b8e788a5SAdrian Chadd 		flags |= HAL_TXDESC_INTREQ;	/* force interrupt */
1501b8e788a5SAdrian Chadd 		break;
1502b8e788a5SAdrian Chadd 	case IEEE80211_FC0_TYPE_CTL:
1503b8e788a5SAdrian Chadd 		atype = HAL_PKT_TYPE_PSPOLL;	/* stop setting of duration */
1504b8e788a5SAdrian Chadd 		rix = an->an_mgmtrix;
1505b8e788a5SAdrian Chadd 		txrate = rt->info[rix].rateCode;
1506b8e788a5SAdrian Chadd 		if (shortPreamble)
1507b8e788a5SAdrian Chadd 			txrate |= rt->info[rix].shortPreamble;
1508b8e788a5SAdrian Chadd 		try0 = ATH_TXMGTTRY;
1509b8e788a5SAdrian Chadd 		flags |= HAL_TXDESC_INTREQ;	/* force interrupt */
1510b8e788a5SAdrian Chadd 		break;
1511b8e788a5SAdrian Chadd 	case IEEE80211_FC0_TYPE_DATA:
1512b8e788a5SAdrian Chadd 		atype = HAL_PKT_TYPE_NORMAL;		/* default */
1513b8e788a5SAdrian Chadd 		/*
1514b8e788a5SAdrian Chadd 		 * Data frames: multicast frames go out at a fixed rate,
1515b8e788a5SAdrian Chadd 		 * EAPOL frames use the mgmt frame rate; otherwise consult
1516b8e788a5SAdrian Chadd 		 * the rate control module for the rate to use.
1517b8e788a5SAdrian Chadd 		 */
1518b8e788a5SAdrian Chadd 		if (ismcast) {
1519b8e788a5SAdrian Chadd 			rix = an->an_mcastrix;
1520b8e788a5SAdrian Chadd 			txrate = rt->info[rix].rateCode;
1521b8e788a5SAdrian Chadd 			if (shortPreamble)
1522b8e788a5SAdrian Chadd 				txrate |= rt->info[rix].shortPreamble;
1523b8e788a5SAdrian Chadd 			try0 = 1;
1524b8e788a5SAdrian Chadd 		} else if (m0->m_flags & M_EAPOL) {
1525b8e788a5SAdrian Chadd 			/* XXX? maybe always use long preamble? */
1526b8e788a5SAdrian Chadd 			rix = an->an_mgmtrix;
1527b8e788a5SAdrian Chadd 			txrate = rt->info[rix].rateCode;
1528b8e788a5SAdrian Chadd 			if (shortPreamble)
1529b8e788a5SAdrian Chadd 				txrate |= rt->info[rix].shortPreamble;
1530b8e788a5SAdrian Chadd 			try0 = ATH_TXMAXTRY;	/* XXX?too many? */
1531b8e788a5SAdrian Chadd 		} else {
1532eb6f0de0SAdrian Chadd 			/*
1533eb6f0de0SAdrian Chadd 			 * Do rate lookup on each TX, rather than using
1534eb6f0de0SAdrian Chadd 			 * the hard-coded TX information decided here.
1535eb6f0de0SAdrian Chadd 			 */
1536b8e788a5SAdrian Chadd 			ismrr = 1;
1537eb6f0de0SAdrian Chadd 			bf->bf_state.bfs_doratelookup = 1;
1538b8e788a5SAdrian Chadd 		}
1539b8e788a5SAdrian Chadd 		if (cap->cap_wmeParams[pri].wmep_noackPolicy)
1540b8e788a5SAdrian Chadd 			flags |= HAL_TXDESC_NOACK;
1541b8e788a5SAdrian Chadd 		break;
1542b8e788a5SAdrian Chadd 	default:
1543b8e788a5SAdrian Chadd 		if_printf(ifp, "bogus frame type 0x%x (%s)\n",
1544b8e788a5SAdrian Chadd 			wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK, __func__);
1545b8e788a5SAdrian Chadd 		/* XXX statistic */
1546b8e788a5SAdrian Chadd 		ath_freetx(m0);
1547b8e788a5SAdrian Chadd 		return EIO;
1548b8e788a5SAdrian Chadd 	}
1549b8e788a5SAdrian Chadd 
1550447fd44aSAdrian Chadd 	/*
1551447fd44aSAdrian Chadd 	 * There are two known scenarios where the frame AC doesn't match
1552447fd44aSAdrian Chadd 	 * what the destination TXQ is.
1553447fd44aSAdrian Chadd 	 *
1554447fd44aSAdrian Chadd 	 * + non-QoS frames (eg management?) that the net80211 stack has
1555447fd44aSAdrian Chadd 	 *   assigned a higher AC to, but since it's a non-QoS TID, it's
1556447fd44aSAdrian Chadd 	 *   being thrown into TID 16.  TID 16 gets the AC_BE queue.
1557447fd44aSAdrian Chadd 	 *   It's quite possible that management frames should just be
1558447fd44aSAdrian Chadd 	 *   direct dispatched to hardware rather than go via the software
1559447fd44aSAdrian Chadd 	 *   queue; that should be investigated in the future.  There are
1560447fd44aSAdrian Chadd 	 *   some specific scenarios where this doesn't make sense, mostly
1561447fd44aSAdrian Chadd 	 *   surrounding ADDBA request/response - hence why that is special
1562447fd44aSAdrian Chadd 	 *   cased.
1563447fd44aSAdrian Chadd 	 *
1564447fd44aSAdrian Chadd 	 * + Multicast frames going into the VAP mcast queue.  That shows up
1565447fd44aSAdrian Chadd 	 *   as "TXQ 11".
1566447fd44aSAdrian Chadd 	 *
1567447fd44aSAdrian Chadd 	 * This driver should eventually support separate TID and TXQ locking,
1568447fd44aSAdrian Chadd 	 * allowing for arbitrary AC frames to appear on arbitrary software
1569447fd44aSAdrian Chadd 	 * queues, being queued to the "correct" hardware queue when needed.
1570447fd44aSAdrian Chadd 	 */
1571447fd44aSAdrian Chadd #if 0
15726deb7f32SAdrian Chadd 	if (txq != sc->sc_ac2q[pri]) {
15736deb7f32SAdrian Chadd 		device_printf(sc->sc_dev,
15746deb7f32SAdrian Chadd 		    "%s: txq=%p (%d), pri=%d, pri txq=%p (%d)\n",
15756deb7f32SAdrian Chadd 		    __func__,
15766deb7f32SAdrian Chadd 		    txq,
15776deb7f32SAdrian Chadd 		    txq->axq_qnum,
15786deb7f32SAdrian Chadd 		    pri,
15796deb7f32SAdrian Chadd 		    sc->sc_ac2q[pri],
15806deb7f32SAdrian Chadd 		    sc->sc_ac2q[pri]->axq_qnum);
15816deb7f32SAdrian Chadd 	}
1582447fd44aSAdrian Chadd #endif
15836deb7f32SAdrian Chadd 
1584b8e788a5SAdrian Chadd 	/*
1585b8e788a5SAdrian Chadd 	 * Calculate miscellaneous flags.
1586b8e788a5SAdrian Chadd 	 */
1587b8e788a5SAdrian Chadd 	if (ismcast) {
1588b8e788a5SAdrian Chadd 		flags |= HAL_TXDESC_NOACK;	/* no ack on broad/multicast */
1589b8e788a5SAdrian Chadd 	} else if (pktlen > vap->iv_rtsthreshold &&
1590b8e788a5SAdrian Chadd 	    (ni->ni_ath_flags & IEEE80211_NODE_FF) == 0) {
1591b8e788a5SAdrian Chadd 		flags |= HAL_TXDESC_RTSENA;	/* RTS based on frame length */
1592b8e788a5SAdrian Chadd 		sc->sc_stats.ast_tx_rts++;
1593b8e788a5SAdrian Chadd 	}
1594b8e788a5SAdrian Chadd 	if (flags & HAL_TXDESC_NOACK)		/* NB: avoid double counting */
1595b8e788a5SAdrian Chadd 		sc->sc_stats.ast_tx_noack++;
1596b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA
1597b8e788a5SAdrian Chadd 	if (sc->sc_tdma && (flags & HAL_TXDESC_NOACK) == 0) {
1598b8e788a5SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_TDMA,
1599b8e788a5SAdrian Chadd 		    "%s: discard frame, ACK required w/ TDMA\n", __func__);
1600b8e788a5SAdrian Chadd 		sc->sc_stats.ast_tdma_ack++;
1601b8e788a5SAdrian Chadd 		ath_freetx(m0);
1602b8e788a5SAdrian Chadd 		return EIO;
1603b8e788a5SAdrian Chadd 	}
1604b8e788a5SAdrian Chadd #endif
1605b8e788a5SAdrian Chadd 
1606b8e788a5SAdrian Chadd 	/*
1607eb6f0de0SAdrian Chadd 	 * Determine if a tx interrupt should be generated for
1608eb6f0de0SAdrian Chadd 	 * this descriptor.  We take a tx interrupt to reap
1609eb6f0de0SAdrian Chadd 	 * descriptors when the h/w hits an EOL condition or
1610eb6f0de0SAdrian Chadd 	 * when the descriptor is specifically marked to generate
1611eb6f0de0SAdrian Chadd 	 * an interrupt.  We periodically mark descriptors in this
1612eb6f0de0SAdrian Chadd 	 * way to insure timely replenishing of the supply needed
1613eb6f0de0SAdrian Chadd 	 * for sending frames.  Defering interrupts reduces system
1614eb6f0de0SAdrian Chadd 	 * load and potentially allows more concurrent work to be
1615eb6f0de0SAdrian Chadd 	 * done but if done to aggressively can cause senders to
1616eb6f0de0SAdrian Chadd 	 * backup.
1617eb6f0de0SAdrian Chadd 	 *
1618eb6f0de0SAdrian Chadd 	 * NB: use >= to deal with sc_txintrperiod changing
1619eb6f0de0SAdrian Chadd 	 *     dynamically through sysctl.
1620b8e788a5SAdrian Chadd 	 */
1621eb6f0de0SAdrian Chadd 	if (flags & HAL_TXDESC_INTREQ) {
1622eb6f0de0SAdrian Chadd 		txq->axq_intrcnt = 0;
1623eb6f0de0SAdrian Chadd 	} else if (++txq->axq_intrcnt >= sc->sc_txintrperiod) {
1624eb6f0de0SAdrian Chadd 		flags |= HAL_TXDESC_INTREQ;
1625eb6f0de0SAdrian Chadd 		txq->axq_intrcnt = 0;
1626eb6f0de0SAdrian Chadd 	}
1627e42b5dbaSAdrian Chadd 
1628eb6f0de0SAdrian Chadd 	/* This point forward is actual TX bits */
1629b8e788a5SAdrian Chadd 
1630b8e788a5SAdrian Chadd 	/*
1631b8e788a5SAdrian Chadd 	 * At this point we are committed to sending the frame
1632b8e788a5SAdrian Chadd 	 * and we don't need to look at m_nextpkt; clear it in
1633b8e788a5SAdrian Chadd 	 * case this frame is part of frag chain.
1634b8e788a5SAdrian Chadd 	 */
1635b8e788a5SAdrian Chadd 	m0->m_nextpkt = NULL;
1636b8e788a5SAdrian Chadd 
1637b8e788a5SAdrian Chadd 	if (IFF_DUMPPKTS(sc, ATH_DEBUG_XMIT))
1638b8e788a5SAdrian Chadd 		ieee80211_dump_pkt(ic, mtod(m0, const uint8_t *), m0->m_len,
1639b8e788a5SAdrian Chadd 		    sc->sc_hwmap[rix].ieeerate, -1);
1640b8e788a5SAdrian Chadd 
1641b8e788a5SAdrian Chadd 	if (ieee80211_radiotap_active_vap(vap)) {
1642b8e788a5SAdrian Chadd 		u_int64_t tsf = ath_hal_gettsf64(ah);
1643b8e788a5SAdrian Chadd 
1644b8e788a5SAdrian Chadd 		sc->sc_tx_th.wt_tsf = htole64(tsf);
1645b8e788a5SAdrian Chadd 		sc->sc_tx_th.wt_flags = sc->sc_hwmap[rix].txflags;
1646b8e788a5SAdrian Chadd 		if (iswep)
1647b8e788a5SAdrian Chadd 			sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_WEP;
1648b8e788a5SAdrian Chadd 		if (isfrag)
1649b8e788a5SAdrian Chadd 			sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_FRAG;
1650b8e788a5SAdrian Chadd 		sc->sc_tx_th.wt_rate = sc->sc_hwmap[rix].ieeerate;
1651b8e788a5SAdrian Chadd 		sc->sc_tx_th.wt_txpower = ni->ni_txpower;
1652b8e788a5SAdrian Chadd 		sc->sc_tx_th.wt_antenna = sc->sc_txantenna;
1653b8e788a5SAdrian Chadd 
1654b8e788a5SAdrian Chadd 		ieee80211_radiotap_tx(vap, m0);
1655b8e788a5SAdrian Chadd 	}
1656b8e788a5SAdrian Chadd 
1657eb6f0de0SAdrian Chadd 	/* Blank the legacy rate array */
1658eb6f0de0SAdrian Chadd 	bzero(&bf->bf_state.bfs_rc, sizeof(bf->bf_state.bfs_rc));
1659c1782ce0SAdrian Chadd 
1660b8e788a5SAdrian Chadd 	/*
1661eb6f0de0SAdrian Chadd 	 * ath_buf_set_rate needs at least one rate/try to setup
1662eb6f0de0SAdrian Chadd 	 * the rate scenario.
1663b8e788a5SAdrian Chadd 	 */
1664eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_rc[0].rix = rix;
1665eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_rc[0].tries = try0;
1666eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_rc[0].ratecode = txrate;
1667eb6f0de0SAdrian Chadd 
1668eb6f0de0SAdrian Chadd 	/* Store the decided rate index values away */
1669eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_pktlen = pktlen;
1670eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_hdrlen = hdrlen;
1671eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_atype = atype;
1672eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_txpower = ni->ni_txpower;
1673eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_txrate0 = txrate;
1674eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_try0 = try0;
1675eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_keyix = keyix;
1676eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_txantenna = sc->sc_txantenna;
1677875a9451SAdrian Chadd 	bf->bf_state.bfs_txflags = flags;
1678eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_shpream = shortPreamble;
1679eb6f0de0SAdrian Chadd 
1680eb6f0de0SAdrian Chadd 	/* XXX this should be done in ath_tx_setrate() */
1681eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_ctsrate0 = 0;	/* ie, no hard-coded ctsrate */
1682eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_ctsrate = 0;	/* calculated later */
1683eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_ctsduration = 0;
1684eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_ismrr = ismrr;
1685eb6f0de0SAdrian Chadd 
1686eb6f0de0SAdrian Chadd 	return 0;
1687eb6f0de0SAdrian Chadd }
1688eb6f0de0SAdrian Chadd 
1689b8e788a5SAdrian Chadd /*
16904e81f27cSAdrian Chadd  * Queue a frame to the hardware or software queue.
1691eb6f0de0SAdrian Chadd  *
1692eb6f0de0SAdrian Chadd  * This can be called by the net80211 code.
1693eb6f0de0SAdrian Chadd  *
1694eb6f0de0SAdrian Chadd  * XXX what about locking? Or, push the seqno assign into the
1695eb6f0de0SAdrian Chadd  * XXX aggregate scheduler so its serialised?
16964e81f27cSAdrian Chadd  *
16974e81f27cSAdrian Chadd  * XXX When sending management frames via ath_raw_xmit(),
16984e81f27cSAdrian Chadd  *     should CLRDMASK be set unconditionally?
1699b8e788a5SAdrian Chadd  */
1700eb6f0de0SAdrian Chadd int
1701eb6f0de0SAdrian Chadd ath_tx_start(struct ath_softc *sc, struct ieee80211_node *ni,
1702eb6f0de0SAdrian Chadd     struct ath_buf *bf, struct mbuf *m0)
1703eb6f0de0SAdrian Chadd {
1704eb6f0de0SAdrian Chadd 	struct ieee80211vap *vap = ni->ni_vap;
1705eb6f0de0SAdrian Chadd 	struct ath_vap *avp = ATH_VAP(vap);
17069c85ff91SAdrian Chadd 	int r = 0;
1707eb6f0de0SAdrian Chadd 	u_int pri;
1708eb6f0de0SAdrian Chadd 	int tid;
1709eb6f0de0SAdrian Chadd 	struct ath_txq *txq;
1710eb6f0de0SAdrian Chadd 	int ismcast;
1711eb6f0de0SAdrian Chadd 	const struct ieee80211_frame *wh;
1712eb6f0de0SAdrian Chadd 	int is_ampdu, is_ampdu_tx, is_ampdu_pending;
1713a108d2d6SAdrian Chadd 	ieee80211_seq seqno;
1714eb6f0de0SAdrian Chadd 	uint8_t type, subtype;
1715eb6f0de0SAdrian Chadd 
1716eb6f0de0SAdrian Chadd 	/*
1717eb6f0de0SAdrian Chadd 	 * Determine the target hardware queue.
1718eb6f0de0SAdrian Chadd 	 *
1719b43facbfSAdrian Chadd 	 * For multicast frames, the txq gets overridden appropriately
1720b43facbfSAdrian Chadd 	 * depending upon the state of PS.
1721eb6f0de0SAdrian Chadd 	 *
1722eb6f0de0SAdrian Chadd 	 * For any other frame, we do a TID/QoS lookup inside the frame
1723eb6f0de0SAdrian Chadd 	 * to see what the TID should be. If it's a non-QoS frame, the
1724eb6f0de0SAdrian Chadd 	 * AC and TID are overridden. The TID/TXQ code assumes the
1725eb6f0de0SAdrian Chadd 	 * TID is on a predictable hardware TXQ, so we don't support
1726eb6f0de0SAdrian Chadd 	 * having a node TID queued to multiple hardware TXQs.
1727eb6f0de0SAdrian Chadd 	 * This may change in the future but would require some locking
1728eb6f0de0SAdrian Chadd 	 * fudgery.
1729eb6f0de0SAdrian Chadd 	 */
1730eb6f0de0SAdrian Chadd 	pri = ath_tx_getac(sc, m0);
1731eb6f0de0SAdrian Chadd 	tid = ath_tx_gettid(sc, m0);
1732eb6f0de0SAdrian Chadd 
1733eb6f0de0SAdrian Chadd 	txq = sc->sc_ac2q[pri];
1734eb6f0de0SAdrian Chadd 	wh = mtod(m0, struct ieee80211_frame *);
1735eb6f0de0SAdrian Chadd 	ismcast = IEEE80211_IS_MULTICAST(wh->i_addr1);
1736eb6f0de0SAdrian Chadd 	type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK;
1737eb6f0de0SAdrian Chadd 	subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK;
1738eb6f0de0SAdrian Chadd 
17399c85ff91SAdrian Chadd 	/*
17409c85ff91SAdrian Chadd 	 * Enforce how deep the multicast queue can grow.
17419c85ff91SAdrian Chadd 	 *
17429c85ff91SAdrian Chadd 	 * XXX duplicated in ath_raw_xmit().
17439c85ff91SAdrian Chadd 	 */
17449c85ff91SAdrian Chadd 	if (IEEE80211_IS_MULTICAST(wh->i_addr1)) {
17459c85ff91SAdrian Chadd 		ATH_TXQ_LOCK(sc->sc_cabq);
17469c85ff91SAdrian Chadd 
1747b09e37a1SAdrian Chadd 		if (sc->sc_cabq->axq_depth > sc->sc_txq_mcastq_maxdepth) {
17489c85ff91SAdrian Chadd 			sc->sc_stats.ast_tx_mcastq_overflow++;
17499c85ff91SAdrian Chadd 			r = ENOBUFS;
17509c85ff91SAdrian Chadd 		}
17519c85ff91SAdrian Chadd 
17529c85ff91SAdrian Chadd 		ATH_TXQ_UNLOCK(sc->sc_cabq);
17539c85ff91SAdrian Chadd 
17549c85ff91SAdrian Chadd 		if (r != 0) {
17559c85ff91SAdrian Chadd 			m_freem(m0);
17569c85ff91SAdrian Chadd 			return r;
17579c85ff91SAdrian Chadd 		}
17589c85ff91SAdrian Chadd 	}
17599c85ff91SAdrian Chadd 
1760eb6f0de0SAdrian Chadd 	/* A-MPDU TX */
1761eb6f0de0SAdrian Chadd 	is_ampdu_tx = ath_tx_ampdu_running(sc, ATH_NODE(ni), tid);
1762eb6f0de0SAdrian Chadd 	is_ampdu_pending = ath_tx_ampdu_pending(sc, ATH_NODE(ni), tid);
1763eb6f0de0SAdrian Chadd 	is_ampdu = is_ampdu_tx | is_ampdu_pending;
1764eb6f0de0SAdrian Chadd 
1765a108d2d6SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: tid=%d, ac=%d, is_ampdu=%d\n",
1766a108d2d6SAdrian Chadd 	    __func__, tid, pri, is_ampdu);
1767eb6f0de0SAdrian Chadd 
176846634305SAdrian Chadd 	/* Set local packet state, used to queue packets to hardware */
176946634305SAdrian Chadd 	bf->bf_state.bfs_tid = tid;
177046634305SAdrian Chadd 	bf->bf_state.bfs_txq = txq;
177146634305SAdrian Chadd 	bf->bf_state.bfs_pri = pri;
177246634305SAdrian Chadd 
1773c5940c30SAdrian Chadd 	/*
1774b43facbfSAdrian Chadd 	 * When servicing one or more stations in power-save mode
1775b43facbfSAdrian Chadd 	 * (or) if there is some mcast data waiting on the mcast
1776b43facbfSAdrian Chadd 	 * queue (to prevent out of order delivery) multicast frames
1777b43facbfSAdrian Chadd 	 * must be bufferd until after the beacon.
1778b43facbfSAdrian Chadd 	 *
1779b43facbfSAdrian Chadd 	 * TODO: we should lock the mcastq before we check the length.
1780c5940c30SAdrian Chadd 	 */
178146634305SAdrian Chadd 	if (ismcast && (vap->iv_ps_sta || avp->av_mcastq.axq_depth)) {
1782eb6f0de0SAdrian Chadd 		txq = &avp->av_mcastq;
178346634305SAdrian Chadd 		/*
178446634305SAdrian Chadd 		 * Mark the frame as eventually belonging on the CAB
178546634305SAdrian Chadd 		 * queue, so the descriptor setup functions will
178646634305SAdrian Chadd 		 * correctly initialise the descriptor 'qcuId' field.
178746634305SAdrian Chadd 		 */
178846634305SAdrian Chadd 		bf->bf_state.bfs_txq = sc->sc_cabq;
178946634305SAdrian Chadd 	}
1790eb6f0de0SAdrian Chadd 
1791eb6f0de0SAdrian Chadd 	/* Do the generic frame setup */
1792eb6f0de0SAdrian Chadd 	/* XXX should just bzero the bf_state? */
1793eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_dobaw = 0;
1794eb6f0de0SAdrian Chadd 
17957561cb5cSAdrian Chadd 	/*
17967561cb5cSAdrian Chadd 	 * Acquire the TXQ lock early, so both the encap and seqno
17977561cb5cSAdrian Chadd 	 * are allocated together.
179846634305SAdrian Chadd 	 *
179946634305SAdrian Chadd 	 * XXX should TXQ for CABQ traffic be the multicast queue,
180046634305SAdrian Chadd 	 * or the TXQ the given PRI would allocate from? (eg for
180146634305SAdrian Chadd 	 * sequence number allocation locking.)
18027561cb5cSAdrian Chadd 	 */
1803eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(txq);
18047561cb5cSAdrian Chadd 
18057561cb5cSAdrian Chadd 	/* A-MPDU TX? Manually set sequence number */
18067561cb5cSAdrian Chadd 	/*
18077561cb5cSAdrian Chadd 	 * Don't do it whilst pending; the net80211 layer still
18087561cb5cSAdrian Chadd 	 * assigns them.
18097561cb5cSAdrian Chadd 	 */
18107561cb5cSAdrian Chadd 	if (is_ampdu_tx) {
1811eb6f0de0SAdrian Chadd 		/*
1812eb6f0de0SAdrian Chadd 		 * Always call; this function will
1813eb6f0de0SAdrian Chadd 		 * handle making sure that null data frames
1814eb6f0de0SAdrian Chadd 		 * don't get a sequence number from the current
1815eb6f0de0SAdrian Chadd 		 * TID and thus mess with the BAW.
1816eb6f0de0SAdrian Chadd 		 */
1817a108d2d6SAdrian Chadd 		seqno = ath_tx_tid_seqno_assign(sc, ni, bf, m0);
181842f4d061SAdrian Chadd 
181942f4d061SAdrian Chadd 		/*
182042f4d061SAdrian Chadd 		 * Don't add QoS NULL frames to the BAW.
182142f4d061SAdrian Chadd 		 */
1822a108d2d6SAdrian Chadd 		if (IEEE80211_QOS_HAS_SEQ(wh) &&
1823a108d2d6SAdrian Chadd 		    subtype != IEEE80211_FC0_SUBTYPE_QOS_NULL) {
1824eb6f0de0SAdrian Chadd 			bf->bf_state.bfs_dobaw = 1;
1825eb6f0de0SAdrian Chadd 		}
1826c1782ce0SAdrian Chadd 	}
1827c1782ce0SAdrian Chadd 
1828eb6f0de0SAdrian Chadd 	/*
1829eb6f0de0SAdrian Chadd 	 * If needed, the sequence number has been assigned.
1830eb6f0de0SAdrian Chadd 	 * Squirrel it away somewhere easy to get to.
1831eb6f0de0SAdrian Chadd 	 */
1832a108d2d6SAdrian Chadd 	bf->bf_state.bfs_seqno = M_SEQNO_GET(m0) << IEEE80211_SEQ_SEQ_SHIFT;
1833b8e788a5SAdrian Chadd 
1834eb6f0de0SAdrian Chadd 	/* Is ampdu pending? fetch the seqno and print it out */
1835eb6f0de0SAdrian Chadd 	if (is_ampdu_pending)
1836eb6f0de0SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX,
1837eb6f0de0SAdrian Chadd 		    "%s: tid %d: ampdu pending, seqno %d\n",
1838eb6f0de0SAdrian Chadd 		    __func__, tid, M_SEQNO_GET(m0));
1839eb6f0de0SAdrian Chadd 
1840eb6f0de0SAdrian Chadd 	/* This also sets up the DMA map */
1841b43facbfSAdrian Chadd 	r = ath_tx_normal_setup(sc, ni, bf, m0, txq);
1842eb6f0de0SAdrian Chadd 
1843eb6f0de0SAdrian Chadd 	if (r != 0)
18447561cb5cSAdrian Chadd 		goto done;
1845eb6f0de0SAdrian Chadd 
1846eb6f0de0SAdrian Chadd 	/* At this point m0 could have changed! */
1847eb6f0de0SAdrian Chadd 	m0 = bf->bf_m;
1848eb6f0de0SAdrian Chadd 
1849eb6f0de0SAdrian Chadd #if 1
1850eb6f0de0SAdrian Chadd 	/*
1851eb6f0de0SAdrian Chadd 	 * If it's a multicast frame, do a direct-dispatch to the
1852eb6f0de0SAdrian Chadd 	 * destination hardware queue. Don't bother software
1853eb6f0de0SAdrian Chadd 	 * queuing it.
1854eb6f0de0SAdrian Chadd 	 */
1855eb6f0de0SAdrian Chadd 	/*
1856eb6f0de0SAdrian Chadd 	 * If it's a BAR frame, do a direct dispatch to the
1857eb6f0de0SAdrian Chadd 	 * destination hardware queue. Don't bother software
1858eb6f0de0SAdrian Chadd 	 * queuing it, as the TID will now be paused.
1859eb6f0de0SAdrian Chadd 	 * Sending a BAR frame can occur from the net80211 txa timer
1860eb6f0de0SAdrian Chadd 	 * (ie, retries) or from the ath txtask (completion call.)
1861eb6f0de0SAdrian Chadd 	 * It queues directly to hardware because the TID is paused
1862eb6f0de0SAdrian Chadd 	 * at this point (and won't be unpaused until the BAR has
1863eb6f0de0SAdrian Chadd 	 * either been TXed successfully or max retries has been
1864eb6f0de0SAdrian Chadd 	 * reached.)
1865eb6f0de0SAdrian Chadd 	 */
1866eb6f0de0SAdrian Chadd 	if (txq == &avp->av_mcastq) {
1867d3a6425bSAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX,
18680b96ef63SAdrian Chadd 		    "%s: bf=%p: mcastq: TX'ing\n", __func__, bf);
18694e81f27cSAdrian Chadd 		bf->bf_state.bfs_txflags |= HAL_TXDESC_CLRDMASK;
1870eb6f0de0SAdrian Chadd 		ath_tx_xmit_normal(sc, txq, bf);
1871eb6f0de0SAdrian Chadd 	} else if (type == IEEE80211_FC0_TYPE_CTL &&
1872eb6f0de0SAdrian Chadd 		    subtype == IEEE80211_FC0_SUBTYPE_BAR) {
1873d3a6425bSAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX,
1874eb6f0de0SAdrian Chadd 		    "%s: BAR: TX'ing direct\n", __func__);
18754e81f27cSAdrian Chadd 		bf->bf_state.bfs_txflags |= HAL_TXDESC_CLRDMASK;
1876eb6f0de0SAdrian Chadd 		ath_tx_xmit_normal(sc, txq, bf);
1877eb6f0de0SAdrian Chadd 	} else {
1878eb6f0de0SAdrian Chadd 		/* add to software queue */
1879d3a6425bSAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX,
18800b96ef63SAdrian Chadd 		    "%s: bf=%p: swq: TX'ing\n", __func__, bf);
1881eb6f0de0SAdrian Chadd 		ath_tx_swq(sc, ni, txq, bf);
1882eb6f0de0SAdrian Chadd 	}
1883eb6f0de0SAdrian Chadd #else
1884eb6f0de0SAdrian Chadd 	/*
1885eb6f0de0SAdrian Chadd 	 * For now, since there's no software queue,
1886eb6f0de0SAdrian Chadd 	 * direct-dispatch to the hardware.
1887eb6f0de0SAdrian Chadd 	 */
18884e81f27cSAdrian Chadd 	bf->bf_state.bfs_txflags |= HAL_TXDESC_CLRDMASK;
1889eb6f0de0SAdrian Chadd 	ath_tx_xmit_normal(sc, txq, bf);
1890eb6f0de0SAdrian Chadd #endif
18917561cb5cSAdrian Chadd done:
18927561cb5cSAdrian Chadd 	ATH_TXQ_UNLOCK(txq);
1893eb6f0de0SAdrian Chadd 
1894b8e788a5SAdrian Chadd 	return 0;
1895b8e788a5SAdrian Chadd }
1896b8e788a5SAdrian Chadd 
1897b8e788a5SAdrian Chadd static int
1898b8e788a5SAdrian Chadd ath_tx_raw_start(struct ath_softc *sc, struct ieee80211_node *ni,
1899b8e788a5SAdrian Chadd 	struct ath_buf *bf, struct mbuf *m0,
1900b8e788a5SAdrian Chadd 	const struct ieee80211_bpf_params *params)
1901b8e788a5SAdrian Chadd {
1902b8e788a5SAdrian Chadd 	struct ifnet *ifp = sc->sc_ifp;
1903b8e788a5SAdrian Chadd 	struct ieee80211com *ic = ifp->if_l2com;
1904b8e788a5SAdrian Chadd 	struct ath_hal *ah = sc->sc_ah;
1905b8e788a5SAdrian Chadd 	struct ieee80211vap *vap = ni->ni_vap;
1906b8e788a5SAdrian Chadd 	int error, ismcast, ismrr;
1907b8e788a5SAdrian Chadd 	int keyix, hdrlen, pktlen, try0, txantenna;
1908eb6f0de0SAdrian Chadd 	u_int8_t rix, txrate;
1909b8e788a5SAdrian Chadd 	struct ieee80211_frame *wh;
1910eb6f0de0SAdrian Chadd 	u_int flags;
1911b8e788a5SAdrian Chadd 	HAL_PKT_TYPE atype;
1912b8e788a5SAdrian Chadd 	const HAL_RATE_TABLE *rt;
1913b8e788a5SAdrian Chadd 	struct ath_desc *ds;
1914b8e788a5SAdrian Chadd 	u_int pri;
1915eb6f0de0SAdrian Chadd 	int o_tid = -1;
1916eb6f0de0SAdrian Chadd 	int do_override;
1917b8e788a5SAdrian Chadd 
1918b8e788a5SAdrian Chadd 	wh = mtod(m0, struct ieee80211_frame *);
1919b8e788a5SAdrian Chadd 	ismcast = IEEE80211_IS_MULTICAST(wh->i_addr1);
1920b8e788a5SAdrian Chadd 	hdrlen = ieee80211_anyhdrsize(wh);
1921b8e788a5SAdrian Chadd 	/*
1922b8e788a5SAdrian Chadd 	 * Packet length must not include any
1923b8e788a5SAdrian Chadd 	 * pad bytes; deduct them here.
1924b8e788a5SAdrian Chadd 	 */
1925b8e788a5SAdrian Chadd 	/* XXX honor IEEE80211_BPF_DATAPAD */
1926b8e788a5SAdrian Chadd 	pktlen = m0->m_pkthdr.len - (hdrlen & 3) + IEEE80211_CRC_LEN;
1927b8e788a5SAdrian Chadd 
192803682514SAdrian Chadd 	ATH_KTR(sc, ATH_KTR_TX, 2,
192903682514SAdrian Chadd 	     "ath_tx_raw_start: ni=%p, bf=%p, raw", ni, bf);
193003682514SAdrian Chadd 
1931eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: ismcast=%d\n",
1932eb6f0de0SAdrian Chadd 	    __func__, ismcast);
1933eb6f0de0SAdrian Chadd 
19347561cb5cSAdrian Chadd 	pri = params->ibp_pri & 3;
19357561cb5cSAdrian Chadd 	/* Override pri if the frame isn't a QoS one */
19367561cb5cSAdrian Chadd 	if (! IEEE80211_QOS_HAS_SEQ(wh))
19377561cb5cSAdrian Chadd 		pri = ath_tx_getac(sc, m0);
19387561cb5cSAdrian Chadd 
19397561cb5cSAdrian Chadd 	/* XXX If it's an ADDBA, override the correct queue */
19407561cb5cSAdrian Chadd 	do_override = ath_tx_action_frame_override_queue(sc, ni, m0, &o_tid);
19417561cb5cSAdrian Chadd 
19427561cb5cSAdrian Chadd 	/* Map ADDBA to the correct priority */
19437561cb5cSAdrian Chadd 	if (do_override) {
19447561cb5cSAdrian Chadd #if 0
19457561cb5cSAdrian Chadd 		device_printf(sc->sc_dev,
19467561cb5cSAdrian Chadd 		    "%s: overriding tid %d pri %d -> %d\n",
19477561cb5cSAdrian Chadd 		    __func__, o_tid, pri, TID_TO_WME_AC(o_tid));
19487561cb5cSAdrian Chadd #endif
19497561cb5cSAdrian Chadd 		pri = TID_TO_WME_AC(o_tid);
19507561cb5cSAdrian Chadd 	}
19517561cb5cSAdrian Chadd 
19527561cb5cSAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[pri]);
19537561cb5cSAdrian Chadd 
195481a82688SAdrian Chadd 	/* Handle encryption twiddling if needed */
1955eb6f0de0SAdrian Chadd 	if (! ath_tx_tag_crypto(sc, ni,
1956eb6f0de0SAdrian Chadd 	    m0, params->ibp_flags & IEEE80211_BPF_CRYPTO, 0,
1957eb6f0de0SAdrian Chadd 	    &hdrlen, &pktlen, &keyix)) {
1958b8e788a5SAdrian Chadd 		ath_freetx(m0);
1959b8e788a5SAdrian Chadd 		return EIO;
1960b8e788a5SAdrian Chadd 	}
1961b8e788a5SAdrian Chadd 	/* packet header may have moved, reset our local pointer */
1962b8e788a5SAdrian Chadd 	wh = mtod(m0, struct ieee80211_frame *);
1963b8e788a5SAdrian Chadd 
1964eb6f0de0SAdrian Chadd 	/* Do the generic frame setup */
1965eb6f0de0SAdrian Chadd 	/* XXX should just bzero the bf_state? */
1966eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_dobaw = 0;
1967eb6f0de0SAdrian Chadd 
1968b8e788a5SAdrian Chadd 	error = ath_tx_dmasetup(sc, bf, m0);
1969b8e788a5SAdrian Chadd 	if (error != 0)
1970b8e788a5SAdrian Chadd 		return error;
1971b8e788a5SAdrian Chadd 	m0 = bf->bf_m;				/* NB: may have changed */
1972b8e788a5SAdrian Chadd 	wh = mtod(m0, struct ieee80211_frame *);
1973b8e788a5SAdrian Chadd 	bf->bf_node = ni;			/* NB: held reference */
1974b8e788a5SAdrian Chadd 
19754e81f27cSAdrian Chadd 	/* Always enable CLRDMASK for raw frames for now.. */
1976b8e788a5SAdrian Chadd 	flags = HAL_TXDESC_CLRDMASK;		/* XXX needed for crypto errs */
1977b8e788a5SAdrian Chadd 	flags |= HAL_TXDESC_INTREQ;		/* force interrupt */
1978b8e788a5SAdrian Chadd 	if (params->ibp_flags & IEEE80211_BPF_RTS)
1979b8e788a5SAdrian Chadd 		flags |= HAL_TXDESC_RTSENA;
1980eb6f0de0SAdrian Chadd 	else if (params->ibp_flags & IEEE80211_BPF_CTS) {
1981eb6f0de0SAdrian Chadd 		/* XXX assume 11g/11n protection? */
1982eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_doprot = 1;
1983b8e788a5SAdrian Chadd 		flags |= HAL_TXDESC_CTSENA;
1984eb6f0de0SAdrian Chadd 	}
1985b8e788a5SAdrian Chadd 	/* XXX leave ismcast to injector? */
1986b8e788a5SAdrian Chadd 	if ((params->ibp_flags & IEEE80211_BPF_NOACK) || ismcast)
1987b8e788a5SAdrian Chadd 		flags |= HAL_TXDESC_NOACK;
1988b8e788a5SAdrian Chadd 
1989b8e788a5SAdrian Chadd 	rt = sc->sc_currates;
1990b8e788a5SAdrian Chadd 	KASSERT(rt != NULL, ("no rate table, mode %u", sc->sc_curmode));
1991b8e788a5SAdrian Chadd 	rix = ath_tx_findrix(sc, params->ibp_rate0);
1992b8e788a5SAdrian Chadd 	txrate = rt->info[rix].rateCode;
1993b8e788a5SAdrian Chadd 	if (params->ibp_flags & IEEE80211_BPF_SHORTPRE)
1994b8e788a5SAdrian Chadd 		txrate |= rt->info[rix].shortPreamble;
1995b8e788a5SAdrian Chadd 	sc->sc_txrix = rix;
1996b8e788a5SAdrian Chadd 	try0 = params->ibp_try0;
1997b8e788a5SAdrian Chadd 	ismrr = (params->ibp_try1 != 0);
1998b8e788a5SAdrian Chadd 	txantenna = params->ibp_pri >> 2;
1999b8e788a5SAdrian Chadd 	if (txantenna == 0)			/* XXX? */
2000b8e788a5SAdrian Chadd 		txantenna = sc->sc_txantenna;
200179f02dbfSAdrian Chadd 
200279f02dbfSAdrian Chadd 	/*
2003eb6f0de0SAdrian Chadd 	 * Since ctsrate is fixed, store it away for later
2004eb6f0de0SAdrian Chadd 	 * use when the descriptor fields are being set.
200579f02dbfSAdrian Chadd 	 */
2006eb6f0de0SAdrian Chadd 	if (flags & (HAL_TXDESC_RTSENA|HAL_TXDESC_CTSENA))
2007eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_ctsrate0 = params->ibp_ctsrate;
200879f02dbfSAdrian Chadd 
2009b8e788a5SAdrian Chadd 	/*
2010b8e788a5SAdrian Chadd 	 * NB: we mark all packets as type PSPOLL so the h/w won't
2011b8e788a5SAdrian Chadd 	 * set the sequence number, duration, etc.
2012b8e788a5SAdrian Chadd 	 */
2013b8e788a5SAdrian Chadd 	atype = HAL_PKT_TYPE_PSPOLL;
2014b8e788a5SAdrian Chadd 
2015b8e788a5SAdrian Chadd 	if (IFF_DUMPPKTS(sc, ATH_DEBUG_XMIT))
2016b8e788a5SAdrian Chadd 		ieee80211_dump_pkt(ic, mtod(m0, caddr_t), m0->m_len,
2017b8e788a5SAdrian Chadd 		    sc->sc_hwmap[rix].ieeerate, -1);
2018b8e788a5SAdrian Chadd 
2019b8e788a5SAdrian Chadd 	if (ieee80211_radiotap_active_vap(vap)) {
2020b8e788a5SAdrian Chadd 		u_int64_t tsf = ath_hal_gettsf64(ah);
2021b8e788a5SAdrian Chadd 
2022b8e788a5SAdrian Chadd 		sc->sc_tx_th.wt_tsf = htole64(tsf);
2023b8e788a5SAdrian Chadd 		sc->sc_tx_th.wt_flags = sc->sc_hwmap[rix].txflags;
2024b8e788a5SAdrian Chadd 		if (wh->i_fc[1] & IEEE80211_FC1_WEP)
2025b8e788a5SAdrian Chadd 			sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_WEP;
2026b8e788a5SAdrian Chadd 		if (m0->m_flags & M_FRAG)
2027b8e788a5SAdrian Chadd 			sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_FRAG;
2028b8e788a5SAdrian Chadd 		sc->sc_tx_th.wt_rate = sc->sc_hwmap[rix].ieeerate;
2029b8e788a5SAdrian Chadd 		sc->sc_tx_th.wt_txpower = ni->ni_txpower;
2030b8e788a5SAdrian Chadd 		sc->sc_tx_th.wt_antenna = sc->sc_txantenna;
2031b8e788a5SAdrian Chadd 
2032b8e788a5SAdrian Chadd 		ieee80211_radiotap_tx(vap, m0);
2033b8e788a5SAdrian Chadd 	}
2034b8e788a5SAdrian Chadd 
2035b8e788a5SAdrian Chadd 	/*
2036b8e788a5SAdrian Chadd 	 * Formulate first tx descriptor with tx controls.
2037b8e788a5SAdrian Chadd 	 */
2038b8e788a5SAdrian Chadd 	ds = bf->bf_desc;
2039b8e788a5SAdrian Chadd 	/* XXX check return value? */
2040eb6f0de0SAdrian Chadd 
2041eb6f0de0SAdrian Chadd 	/* Store the decided rate index values away */
2042eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_pktlen = pktlen;
2043eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_hdrlen = hdrlen;
2044eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_atype = atype;
2045eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_txpower = params->ibp_power;
2046eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_txrate0 = txrate;
2047eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_try0 = try0;
2048eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_keyix = keyix;
2049eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_txantenna = txantenna;
2050875a9451SAdrian Chadd 	bf->bf_state.bfs_txflags = flags;
2051eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_shpream =
2052eb6f0de0SAdrian Chadd 	    !! (params->ibp_flags & IEEE80211_BPF_SHORTPRE);
2053b8e788a5SAdrian Chadd 
205446634305SAdrian Chadd 	/* Set local packet state, used to queue packets to hardware */
205546634305SAdrian Chadd 	bf->bf_state.bfs_tid = WME_AC_TO_TID(pri);
205646634305SAdrian Chadd 	bf->bf_state.bfs_txq = sc->sc_ac2q[pri];
205746634305SAdrian Chadd 	bf->bf_state.bfs_pri = pri;
205846634305SAdrian Chadd 
2059eb6f0de0SAdrian Chadd 	/* XXX this should be done in ath_tx_setrate() */
2060eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_ctsrate = 0;
2061eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_ctsduration = 0;
2062eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_ismrr = ismrr;
2063eb6f0de0SAdrian Chadd 
2064eb6f0de0SAdrian Chadd 	/* Blank the legacy rate array */
2065eb6f0de0SAdrian Chadd 	bzero(&bf->bf_state.bfs_rc, sizeof(bf->bf_state.bfs_rc));
2066eb6f0de0SAdrian Chadd 
2067eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_rc[0].rix =
2068eb6f0de0SAdrian Chadd 	    ath_tx_findrix(sc, params->ibp_rate0);
2069eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_rc[0].tries = try0;
2070eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_rc[0].ratecode = txrate;
2071c1782ce0SAdrian Chadd 
2072c1782ce0SAdrian Chadd 	if (ismrr) {
2073eb6f0de0SAdrian Chadd 		int rix;
2074c1782ce0SAdrian Chadd 
2075b8e788a5SAdrian Chadd 		rix = ath_tx_findrix(sc, params->ibp_rate1);
2076eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_rc[1].rix = rix;
2077eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_rc[1].tries = params->ibp_try1;
2078c1782ce0SAdrian Chadd 
2079eb6f0de0SAdrian Chadd 		rix = ath_tx_findrix(sc, params->ibp_rate2);
2080eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_rc[2].rix = rix;
2081eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_rc[2].tries = params->ibp_try2;
2082eb6f0de0SAdrian Chadd 
2083eb6f0de0SAdrian Chadd 		rix = ath_tx_findrix(sc, params->ibp_rate3);
2084eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_rc[3].rix = rix;
2085eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_rc[3].tries = params->ibp_try3;
2086c1782ce0SAdrian Chadd 	}
2087eb6f0de0SAdrian Chadd 	/*
2088eb6f0de0SAdrian Chadd 	 * All the required rate control decisions have been made;
2089eb6f0de0SAdrian Chadd 	 * fill in the rc flags.
2090eb6f0de0SAdrian Chadd 	 */
2091eb6f0de0SAdrian Chadd 	ath_tx_rate_fill_rcflags(sc, bf);
2092b8e788a5SAdrian Chadd 
2093b8e788a5SAdrian Chadd 	/* NB: no buffered multicast in power save support */
2094eb6f0de0SAdrian Chadd 
2095eb6f0de0SAdrian Chadd 	/*
2096eb6f0de0SAdrian Chadd 	 * If we're overiding the ADDBA destination, dump directly
2097eb6f0de0SAdrian Chadd 	 * into the hardware queue, right after any pending
2098eb6f0de0SAdrian Chadd 	 * frames to that node are.
2099eb6f0de0SAdrian Chadd 	 */
2100eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: dooverride=%d\n",
2101eb6f0de0SAdrian Chadd 	    __func__, do_override);
2102eb6f0de0SAdrian Chadd 
210394eefcf1SAdrian Chadd #if 1
2104eb6f0de0SAdrian Chadd 	if (do_override) {
21054e81f27cSAdrian Chadd 		bf->bf_state.bfs_txflags |= HAL_TXDESC_CLRDMASK;
2106eb6f0de0SAdrian Chadd 		ath_tx_xmit_normal(sc, sc->sc_ac2q[pri], bf);
2107eb6f0de0SAdrian Chadd 	} else {
2108eb6f0de0SAdrian Chadd 		/* Queue to software queue */
2109eb6f0de0SAdrian Chadd 		ath_tx_swq(sc, ni, sc->sc_ac2q[pri], bf);
2110eb6f0de0SAdrian Chadd 	}
211194eefcf1SAdrian Chadd #else
211294eefcf1SAdrian Chadd 	/* Direct-dispatch to the hardware */
211394eefcf1SAdrian Chadd 	bf->bf_state.bfs_txflags |= HAL_TXDESC_CLRDMASK;
211494eefcf1SAdrian Chadd 	ath_tx_xmit_normal(sc, sc->sc_ac2q[pri], bf);
211594eefcf1SAdrian Chadd #endif
21167561cb5cSAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[pri]);
2117eb6f0de0SAdrian Chadd 
2118b8e788a5SAdrian Chadd 	return 0;
2119b8e788a5SAdrian Chadd }
2120b8e788a5SAdrian Chadd 
2121eb6f0de0SAdrian Chadd /*
2122eb6f0de0SAdrian Chadd  * Send a raw frame.
2123eb6f0de0SAdrian Chadd  *
2124eb6f0de0SAdrian Chadd  * This can be called by net80211.
2125eb6f0de0SAdrian Chadd  */
2126b8e788a5SAdrian Chadd int
2127b8e788a5SAdrian Chadd ath_raw_xmit(struct ieee80211_node *ni, struct mbuf *m,
2128b8e788a5SAdrian Chadd 	const struct ieee80211_bpf_params *params)
2129b8e788a5SAdrian Chadd {
2130b8e788a5SAdrian Chadd 	struct ieee80211com *ic = ni->ni_ic;
2131b8e788a5SAdrian Chadd 	struct ifnet *ifp = ic->ic_ifp;
2132b8e788a5SAdrian Chadd 	struct ath_softc *sc = ifp->if_softc;
2133b8e788a5SAdrian Chadd 	struct ath_buf *bf;
21349c85ff91SAdrian Chadd 	struct ieee80211_frame *wh = mtod(m, struct ieee80211_frame *);
21359c85ff91SAdrian Chadd 	int error = 0;
2136b8e788a5SAdrian Chadd 
2137ef27340cSAdrian Chadd 	ATH_PCU_LOCK(sc);
2138ef27340cSAdrian Chadd 	if (sc->sc_inreset_cnt > 0) {
2139ef27340cSAdrian Chadd 		device_printf(sc->sc_dev, "%s: sc_inreset_cnt > 0; bailing\n",
2140ef27340cSAdrian Chadd 		    __func__);
2141ef27340cSAdrian Chadd 		error = EIO;
2142ef27340cSAdrian Chadd 		ATH_PCU_UNLOCK(sc);
2143ef27340cSAdrian Chadd 		goto bad0;
2144ef27340cSAdrian Chadd 	}
2145ef27340cSAdrian Chadd 	sc->sc_txstart_cnt++;
2146ef27340cSAdrian Chadd 	ATH_PCU_UNLOCK(sc);
2147ef27340cSAdrian Chadd 
2148b8e788a5SAdrian Chadd 	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0 || sc->sc_invalid) {
2149b8e788a5SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_XMIT, "%s: discard frame, %s", __func__,
2150b8e788a5SAdrian Chadd 		    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0 ?
2151b8e788a5SAdrian Chadd 			"!running" : "invalid");
2152b8e788a5SAdrian Chadd 		m_freem(m);
2153b8e788a5SAdrian Chadd 		error = ENETDOWN;
2154b8e788a5SAdrian Chadd 		goto bad;
2155b8e788a5SAdrian Chadd 	}
21569c85ff91SAdrian Chadd 
21579c85ff91SAdrian Chadd 	/*
21589c85ff91SAdrian Chadd 	 * Enforce how deep the multicast queue can grow.
21599c85ff91SAdrian Chadd 	 *
21609c85ff91SAdrian Chadd 	 * XXX duplicated in ath_tx_start().
21619c85ff91SAdrian Chadd 	 */
21629c85ff91SAdrian Chadd 	if (IEEE80211_IS_MULTICAST(wh->i_addr1)) {
21639c85ff91SAdrian Chadd 		ATH_TXQ_LOCK(sc->sc_cabq);
21649c85ff91SAdrian Chadd 
2165b09e37a1SAdrian Chadd 		if (sc->sc_cabq->axq_depth > sc->sc_txq_mcastq_maxdepth) {
21669c85ff91SAdrian Chadd 			sc->sc_stats.ast_tx_mcastq_overflow++;
21679c85ff91SAdrian Chadd 			error = ENOBUFS;
21689c85ff91SAdrian Chadd 		}
21699c85ff91SAdrian Chadd 
21709c85ff91SAdrian Chadd 		ATH_TXQ_UNLOCK(sc->sc_cabq);
21719c85ff91SAdrian Chadd 
21729c85ff91SAdrian Chadd 		if (error != 0) {
21739c85ff91SAdrian Chadd 			m_freem(m);
21749c85ff91SAdrian Chadd 			goto bad;
21759c85ff91SAdrian Chadd 		}
21769c85ff91SAdrian Chadd 	}
21779c85ff91SAdrian Chadd 
2178b8e788a5SAdrian Chadd 	/*
2179b8e788a5SAdrian Chadd 	 * Grab a TX buffer and associated resources.
2180b8e788a5SAdrian Chadd 	 */
2181af33d486SAdrian Chadd 	bf = ath_getbuf(sc, ATH_BUFTYPE_MGMT);
2182b8e788a5SAdrian Chadd 	if (bf == NULL) {
2183b8e788a5SAdrian Chadd 		sc->sc_stats.ast_tx_nobuf++;
2184b8e788a5SAdrian Chadd 		m_freem(m);
2185b8e788a5SAdrian Chadd 		error = ENOBUFS;
2186b8e788a5SAdrian Chadd 		goto bad;
2187b8e788a5SAdrian Chadd 	}
218803682514SAdrian Chadd 	ATH_KTR(sc, ATH_KTR_TX, 3, "ath_raw_xmit: m=%p, params=%p, bf=%p\n",
218903682514SAdrian Chadd 	    m, params,  bf);
2190b8e788a5SAdrian Chadd 
2191b8e788a5SAdrian Chadd 	if (params == NULL) {
2192b8e788a5SAdrian Chadd 		/*
2193b8e788a5SAdrian Chadd 		 * Legacy path; interpret frame contents to decide
2194b8e788a5SAdrian Chadd 		 * precisely how to send the frame.
2195b8e788a5SAdrian Chadd 		 */
2196b8e788a5SAdrian Chadd 		if (ath_tx_start(sc, ni, bf, m)) {
2197b8e788a5SAdrian Chadd 			error = EIO;		/* XXX */
2198b8e788a5SAdrian Chadd 			goto bad2;
2199b8e788a5SAdrian Chadd 		}
2200b8e788a5SAdrian Chadd 	} else {
2201b8e788a5SAdrian Chadd 		/*
2202b8e788a5SAdrian Chadd 		 * Caller supplied explicit parameters to use in
2203b8e788a5SAdrian Chadd 		 * sending the frame.
2204b8e788a5SAdrian Chadd 		 */
2205b8e788a5SAdrian Chadd 		if (ath_tx_raw_start(sc, ni, bf, m, params)) {
2206b8e788a5SAdrian Chadd 			error = EIO;		/* XXX */
2207b8e788a5SAdrian Chadd 			goto bad2;
2208b8e788a5SAdrian Chadd 		}
2209b8e788a5SAdrian Chadd 	}
2210b8e788a5SAdrian Chadd 	sc->sc_wd_timer = 5;
2211b8e788a5SAdrian Chadd 	ifp->if_opackets++;
2212b8e788a5SAdrian Chadd 	sc->sc_stats.ast_tx_raw++;
2213b8e788a5SAdrian Chadd 
2214ef27340cSAdrian Chadd 	ATH_PCU_LOCK(sc);
2215ef27340cSAdrian Chadd 	sc->sc_txstart_cnt--;
2216ef27340cSAdrian Chadd 	ATH_PCU_UNLOCK(sc);
2217ef27340cSAdrian Chadd 
2218b8e788a5SAdrian Chadd 	return 0;
2219b8e788a5SAdrian Chadd bad2:
222003682514SAdrian Chadd 	ATH_KTR(sc, ATH_KTR_TX, 3, "ath_raw_xmit: bad2: m=%p, params=%p, "
222103682514SAdrian Chadd 	    "bf=%p",
222203682514SAdrian Chadd 	    m,
222303682514SAdrian Chadd 	    params,
222403682514SAdrian Chadd 	    bf);
2225b8e788a5SAdrian Chadd 	ATH_TXBUF_LOCK(sc);
2226e1a50456SAdrian Chadd 	ath_returnbuf_head(sc, bf);
2227b8e788a5SAdrian Chadd 	ATH_TXBUF_UNLOCK(sc);
2228b8e788a5SAdrian Chadd bad:
2229ef27340cSAdrian Chadd 	ATH_PCU_LOCK(sc);
2230ef27340cSAdrian Chadd 	sc->sc_txstart_cnt--;
2231ef27340cSAdrian Chadd 	ATH_PCU_UNLOCK(sc);
2232ef27340cSAdrian Chadd bad0:
223303682514SAdrian Chadd 	ATH_KTR(sc, ATH_KTR_TX, 2, "ath_raw_xmit: bad0: m=%p, params=%p",
223403682514SAdrian Chadd 	    m, params);
2235b8e788a5SAdrian Chadd 	ifp->if_oerrors++;
2236b8e788a5SAdrian Chadd 	sc->sc_stats.ast_tx_raw_fail++;
2237b8e788a5SAdrian Chadd 	ieee80211_free_node(ni);
2238ef27340cSAdrian Chadd 
2239b8e788a5SAdrian Chadd 	return error;
2240b8e788a5SAdrian Chadd }
2241eb6f0de0SAdrian Chadd 
2242eb6f0de0SAdrian Chadd /* Some helper functions */
2243eb6f0de0SAdrian Chadd 
2244eb6f0de0SAdrian Chadd /*
2245eb6f0de0SAdrian Chadd  * ADDBA (and potentially others) need to be placed in the same
2246eb6f0de0SAdrian Chadd  * hardware queue as the TID/node it's relating to. This is so
2247eb6f0de0SAdrian Chadd  * it goes out after any pending non-aggregate frames to the
2248eb6f0de0SAdrian Chadd  * same node/TID.
2249eb6f0de0SAdrian Chadd  *
2250eb6f0de0SAdrian Chadd  * If this isn't done, the ADDBA can go out before the frames
2251eb6f0de0SAdrian Chadd  * queued in hardware. Even though these frames have a sequence
2252eb6f0de0SAdrian Chadd  * number -earlier- than the ADDBA can be transmitted (but
2253eb6f0de0SAdrian Chadd  * no frames whose sequence numbers are after the ADDBA should
2254eb6f0de0SAdrian Chadd  * be!) they'll arrive after the ADDBA - and the receiving end
2255eb6f0de0SAdrian Chadd  * will simply drop them as being out of the BAW.
2256eb6f0de0SAdrian Chadd  *
2257eb6f0de0SAdrian Chadd  * The frames can't be appended to the TID software queue - it'll
2258eb6f0de0SAdrian Chadd  * never be sent out. So these frames have to be directly
2259eb6f0de0SAdrian Chadd  * dispatched to the hardware, rather than queued in software.
2260eb6f0de0SAdrian Chadd  * So if this function returns true, the TXQ has to be
2261eb6f0de0SAdrian Chadd  * overridden and it has to be directly dispatched.
2262eb6f0de0SAdrian Chadd  *
2263eb6f0de0SAdrian Chadd  * It's a dirty hack, but someone's gotta do it.
2264eb6f0de0SAdrian Chadd  */
2265eb6f0de0SAdrian Chadd 
2266eb6f0de0SAdrian Chadd /*
2267eb6f0de0SAdrian Chadd  * XXX doesn't belong here!
2268eb6f0de0SAdrian Chadd  */
2269eb6f0de0SAdrian Chadd static int
2270eb6f0de0SAdrian Chadd ieee80211_is_action(struct ieee80211_frame *wh)
2271eb6f0de0SAdrian Chadd {
2272eb6f0de0SAdrian Chadd 	/* Type: Management frame? */
2273eb6f0de0SAdrian Chadd 	if ((wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) !=
2274eb6f0de0SAdrian Chadd 	    IEEE80211_FC0_TYPE_MGT)
2275eb6f0de0SAdrian Chadd 		return 0;
2276eb6f0de0SAdrian Chadd 
2277eb6f0de0SAdrian Chadd 	/* Subtype: Action frame? */
2278eb6f0de0SAdrian Chadd 	if ((wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK) !=
2279eb6f0de0SAdrian Chadd 	    IEEE80211_FC0_SUBTYPE_ACTION)
2280eb6f0de0SAdrian Chadd 		return 0;
2281eb6f0de0SAdrian Chadd 
2282eb6f0de0SAdrian Chadd 	return 1;
2283eb6f0de0SAdrian Chadd }
2284eb6f0de0SAdrian Chadd 
2285eb6f0de0SAdrian Chadd #define	MS(_v, _f)	(((_v) & _f) >> _f##_S)
2286eb6f0de0SAdrian Chadd /*
2287eb6f0de0SAdrian Chadd  * Return an alternate TID for ADDBA request frames.
2288eb6f0de0SAdrian Chadd  *
2289eb6f0de0SAdrian Chadd  * Yes, this likely should be done in the net80211 layer.
2290eb6f0de0SAdrian Chadd  */
2291eb6f0de0SAdrian Chadd static int
2292eb6f0de0SAdrian Chadd ath_tx_action_frame_override_queue(struct ath_softc *sc,
2293eb6f0de0SAdrian Chadd     struct ieee80211_node *ni,
2294eb6f0de0SAdrian Chadd     struct mbuf *m0, int *tid)
2295eb6f0de0SAdrian Chadd {
2296eb6f0de0SAdrian Chadd 	struct ieee80211_frame *wh = mtod(m0, struct ieee80211_frame *);
2297eb6f0de0SAdrian Chadd 	struct ieee80211_action_ba_addbarequest *ia;
2298eb6f0de0SAdrian Chadd 	uint8_t *frm;
2299eb6f0de0SAdrian Chadd 	uint16_t baparamset;
2300eb6f0de0SAdrian Chadd 
2301eb6f0de0SAdrian Chadd 	/* Not action frame? Bail */
2302eb6f0de0SAdrian Chadd 	if (! ieee80211_is_action(wh))
2303eb6f0de0SAdrian Chadd 		return 0;
2304eb6f0de0SAdrian Chadd 
2305eb6f0de0SAdrian Chadd 	/* XXX Not needed for frames we send? */
2306eb6f0de0SAdrian Chadd #if 0
2307eb6f0de0SAdrian Chadd 	/* Correct length? */
2308eb6f0de0SAdrian Chadd 	if (! ieee80211_parse_action(ni, m))
2309eb6f0de0SAdrian Chadd 		return 0;
2310eb6f0de0SAdrian Chadd #endif
2311eb6f0de0SAdrian Chadd 
2312eb6f0de0SAdrian Chadd 	/* Extract out action frame */
2313eb6f0de0SAdrian Chadd 	frm = (u_int8_t *)&wh[1];
2314eb6f0de0SAdrian Chadd 	ia = (struct ieee80211_action_ba_addbarequest *) frm;
2315eb6f0de0SAdrian Chadd 
2316eb6f0de0SAdrian Chadd 	/* Not ADDBA? Bail */
2317eb6f0de0SAdrian Chadd 	if (ia->rq_header.ia_category != IEEE80211_ACTION_CAT_BA)
2318eb6f0de0SAdrian Chadd 		return 0;
2319eb6f0de0SAdrian Chadd 	if (ia->rq_header.ia_action != IEEE80211_ACTION_BA_ADDBA_REQUEST)
2320eb6f0de0SAdrian Chadd 		return 0;
2321eb6f0de0SAdrian Chadd 
2322eb6f0de0SAdrian Chadd 	/* Extract TID, return it */
2323eb6f0de0SAdrian Chadd 	baparamset = le16toh(ia->rq_baparamset);
2324eb6f0de0SAdrian Chadd 	*tid = (int) MS(baparamset, IEEE80211_BAPS_TID);
2325eb6f0de0SAdrian Chadd 
2326eb6f0de0SAdrian Chadd 	return 1;
2327eb6f0de0SAdrian Chadd }
2328eb6f0de0SAdrian Chadd #undef	MS
2329eb6f0de0SAdrian Chadd 
2330eb6f0de0SAdrian Chadd /* Per-node software queue operations */
2331eb6f0de0SAdrian Chadd 
2332eb6f0de0SAdrian Chadd /*
2333eb6f0de0SAdrian Chadd  * Add the current packet to the given BAW.
2334eb6f0de0SAdrian Chadd  * It is assumed that the current packet
2335eb6f0de0SAdrian Chadd  *
2336eb6f0de0SAdrian Chadd  * + fits inside the BAW;
2337eb6f0de0SAdrian Chadd  * + already has had a sequence number allocated.
2338eb6f0de0SAdrian Chadd  *
2339eb6f0de0SAdrian Chadd  * Since the BAW status may be modified by both the ath task and
2340eb6f0de0SAdrian Chadd  * the net80211/ifnet contexts, the TID must be locked.
2341eb6f0de0SAdrian Chadd  */
2342eb6f0de0SAdrian Chadd void
2343eb6f0de0SAdrian Chadd ath_tx_addto_baw(struct ath_softc *sc, struct ath_node *an,
2344eb6f0de0SAdrian Chadd     struct ath_tid *tid, struct ath_buf *bf)
2345eb6f0de0SAdrian Chadd {
2346eb6f0de0SAdrian Chadd 	int index, cindex;
2347eb6f0de0SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
2348eb6f0de0SAdrian Chadd 
2349eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]);
2350c2ac9655SAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
2351eb6f0de0SAdrian Chadd 
2352eb6f0de0SAdrian Chadd 	if (bf->bf_state.bfs_isretried)
2353eb6f0de0SAdrian Chadd 		return;
2354eb6f0de0SAdrian Chadd 
2355c7c07341SAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid->tid);
2356c7c07341SAdrian Chadd 
23577561cb5cSAdrian Chadd 	if (! bf->bf_state.bfs_dobaw) {
23587561cb5cSAdrian Chadd 		device_printf(sc->sc_dev,
23597561cb5cSAdrian Chadd 		    "%s: dobaw=0, seqno=%d, window %d:%d\n",
23607561cb5cSAdrian Chadd 		    __func__,
23617561cb5cSAdrian Chadd 		    SEQNO(bf->bf_state.bfs_seqno),
23627561cb5cSAdrian Chadd 		    tap->txa_start,
23637561cb5cSAdrian Chadd 		    tap->txa_wnd);
23647561cb5cSAdrian Chadd 	}
23657561cb5cSAdrian Chadd 
2366eb6f0de0SAdrian Chadd 	if (bf->bf_state.bfs_addedbaw)
2367eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev,
2368a108d2d6SAdrian Chadd 		    "%s: re-added? tid=%d, seqno %d; window %d:%d; "
2369d4365d16SAdrian Chadd 		    "baw head=%d tail=%d\n",
2370a108d2d6SAdrian Chadd 		    __func__, tid->tid, SEQNO(bf->bf_state.bfs_seqno),
2371d4365d16SAdrian Chadd 		    tap->txa_start, tap->txa_wnd, tid->baw_head,
2372d4365d16SAdrian Chadd 		    tid->baw_tail);
2373eb6f0de0SAdrian Chadd 
2374eb6f0de0SAdrian Chadd 	/*
23757561cb5cSAdrian Chadd 	 * Verify that the given sequence number is not outside of the
23767561cb5cSAdrian Chadd 	 * BAW.  Complain loudly if that's the case.
23777561cb5cSAdrian Chadd 	 */
23787561cb5cSAdrian Chadd 	if (! BAW_WITHIN(tap->txa_start, tap->txa_wnd,
23797561cb5cSAdrian Chadd 	    SEQNO(bf->bf_state.bfs_seqno))) {
23807561cb5cSAdrian Chadd 		device_printf(sc->sc_dev,
23817561cb5cSAdrian Chadd 		    "%s: bf=%p: outside of BAW?? tid=%d, seqno %d; window %d:%d; "
23827561cb5cSAdrian Chadd 		    "baw head=%d tail=%d\n",
23837561cb5cSAdrian Chadd 		    __func__, bf, tid->tid, SEQNO(bf->bf_state.bfs_seqno),
23847561cb5cSAdrian Chadd 		    tap->txa_start, tap->txa_wnd, tid->baw_head,
23857561cb5cSAdrian Chadd 		    tid->baw_tail);
23867561cb5cSAdrian Chadd 	}
23877561cb5cSAdrian Chadd 
23887561cb5cSAdrian Chadd 	/*
2389eb6f0de0SAdrian Chadd 	 * ni->ni_txseqs[] is the currently allocated seqno.
2390eb6f0de0SAdrian Chadd 	 * the txa state contains the current baw start.
2391eb6f0de0SAdrian Chadd 	 */
2392eb6f0de0SAdrian Chadd 	index  = ATH_BA_INDEX(tap->txa_start, SEQNO(bf->bf_state.bfs_seqno));
2393eb6f0de0SAdrian Chadd 	cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
2394eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_BAW,
2395a108d2d6SAdrian Chadd 	    "%s: tid=%d, seqno %d; window %d:%d; index=%d cindex=%d "
2396d4365d16SAdrian Chadd 	    "baw head=%d tail=%d\n",
2397a108d2d6SAdrian Chadd 	    __func__, tid->tid, SEQNO(bf->bf_state.bfs_seqno),
2398d4365d16SAdrian Chadd 	    tap->txa_start, tap->txa_wnd, index, cindex, tid->baw_head,
2399d4365d16SAdrian Chadd 	    tid->baw_tail);
2400eb6f0de0SAdrian Chadd 
2401eb6f0de0SAdrian Chadd 
2402eb6f0de0SAdrian Chadd #if 0
2403eb6f0de0SAdrian Chadd 	assert(tid->tx_buf[cindex] == NULL);
2404eb6f0de0SAdrian Chadd #endif
2405eb6f0de0SAdrian Chadd 	if (tid->tx_buf[cindex] != NULL) {
2406eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev,
2407eb6f0de0SAdrian Chadd 		    "%s: ba packet dup (index=%d, cindex=%d, "
2408eb6f0de0SAdrian Chadd 		    "head=%d, tail=%d)\n",
2409eb6f0de0SAdrian Chadd 		    __func__, index, cindex, tid->baw_head, tid->baw_tail);
2410eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev,
2411eb6f0de0SAdrian Chadd 		    "%s: BA bf: %p; seqno=%d ; new bf: %p; seqno=%d\n",
2412eb6f0de0SAdrian Chadd 		    __func__,
2413eb6f0de0SAdrian Chadd 		    tid->tx_buf[cindex],
2414eb6f0de0SAdrian Chadd 		    SEQNO(tid->tx_buf[cindex]->bf_state.bfs_seqno),
2415eb6f0de0SAdrian Chadd 		    bf,
2416eb6f0de0SAdrian Chadd 		    SEQNO(bf->bf_state.bfs_seqno)
2417eb6f0de0SAdrian Chadd 		);
2418eb6f0de0SAdrian Chadd 	}
2419eb6f0de0SAdrian Chadd 	tid->tx_buf[cindex] = bf;
2420eb6f0de0SAdrian Chadd 
2421d4365d16SAdrian Chadd 	if (index >= ((tid->baw_tail - tid->baw_head) &
2422d4365d16SAdrian Chadd 	    (ATH_TID_MAX_BUFS - 1))) {
2423eb6f0de0SAdrian Chadd 		tid->baw_tail = cindex;
2424eb6f0de0SAdrian Chadd 		INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
2425eb6f0de0SAdrian Chadd 	}
2426eb6f0de0SAdrian Chadd }
2427eb6f0de0SAdrian Chadd 
2428eb6f0de0SAdrian Chadd /*
242938962489SAdrian Chadd  * Flip the BAW buffer entry over from the existing one to the new one.
243038962489SAdrian Chadd  *
243138962489SAdrian Chadd  * When software retransmitting a (sub-)frame, it is entirely possible that
243238962489SAdrian Chadd  * the frame ath_buf is marked as BUSY and can't be immediately reused.
243338962489SAdrian Chadd  * In that instance the buffer is cloned and the new buffer is used for
243438962489SAdrian Chadd  * retransmit. We thus need to update the ath_buf slot in the BAW buf
243538962489SAdrian Chadd  * tracking array to maintain consistency.
243638962489SAdrian Chadd  */
243738962489SAdrian Chadd static void
243838962489SAdrian Chadd ath_tx_switch_baw_buf(struct ath_softc *sc, struct ath_node *an,
243938962489SAdrian Chadd     struct ath_tid *tid, struct ath_buf *old_bf, struct ath_buf *new_bf)
244038962489SAdrian Chadd {
244138962489SAdrian Chadd 	int index, cindex;
244238962489SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
244338962489SAdrian Chadd 	int seqno = SEQNO(old_bf->bf_state.bfs_seqno);
244438962489SAdrian Chadd 
244538962489SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]);
2446c2ac9655SAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
244738962489SAdrian Chadd 
244838962489SAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid->tid);
244938962489SAdrian Chadd 	index  = ATH_BA_INDEX(tap->txa_start, seqno);
245038962489SAdrian Chadd 	cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
245138962489SAdrian Chadd 
245238962489SAdrian Chadd 	/*
245338962489SAdrian Chadd 	 * Just warn for now; if it happens then we should find out
245438962489SAdrian Chadd 	 * about it. It's highly likely the aggregation session will
245538962489SAdrian Chadd 	 * soon hang.
245638962489SAdrian Chadd 	 */
245738962489SAdrian Chadd 	if (old_bf->bf_state.bfs_seqno != new_bf->bf_state.bfs_seqno) {
245838962489SAdrian Chadd 		device_printf(sc->sc_dev, "%s: retransmitted buffer"
245938962489SAdrian Chadd 		    " has mismatching seqno's, BA session may hang.\n",
246038962489SAdrian Chadd 		    __func__);
246138962489SAdrian Chadd 		device_printf(sc->sc_dev, "%s: old seqno=%d, new_seqno=%d\n",
246238962489SAdrian Chadd 		    __func__,
246338962489SAdrian Chadd 		    old_bf->bf_state.bfs_seqno,
246438962489SAdrian Chadd 		    new_bf->bf_state.bfs_seqno);
246538962489SAdrian Chadd 	}
246638962489SAdrian Chadd 
246738962489SAdrian Chadd 	if (tid->tx_buf[cindex] != old_bf) {
246838962489SAdrian Chadd 		device_printf(sc->sc_dev, "%s: ath_buf pointer incorrect; "
246938962489SAdrian Chadd 		    " has m BA session may hang.\n",
247038962489SAdrian Chadd 		    __func__);
247138962489SAdrian Chadd 		device_printf(sc->sc_dev, "%s: old bf=%p, new bf=%p\n",
247238962489SAdrian Chadd 		    __func__,
247338962489SAdrian Chadd 		    old_bf, new_bf);
247438962489SAdrian Chadd 	}
247538962489SAdrian Chadd 
247638962489SAdrian Chadd 	tid->tx_buf[cindex] = new_bf;
247738962489SAdrian Chadd }
247838962489SAdrian Chadd 
247938962489SAdrian Chadd /*
2480eb6f0de0SAdrian Chadd  * seq_start - left edge of BAW
2481eb6f0de0SAdrian Chadd  * seq_next - current/next sequence number to allocate
2482eb6f0de0SAdrian Chadd  *
2483eb6f0de0SAdrian Chadd  * Since the BAW status may be modified by both the ath task and
2484eb6f0de0SAdrian Chadd  * the net80211/ifnet contexts, the TID must be locked.
2485eb6f0de0SAdrian Chadd  */
2486eb6f0de0SAdrian Chadd static void
2487eb6f0de0SAdrian Chadd ath_tx_update_baw(struct ath_softc *sc, struct ath_node *an,
2488eb6f0de0SAdrian Chadd     struct ath_tid *tid, const struct ath_buf *bf)
2489eb6f0de0SAdrian Chadd {
2490eb6f0de0SAdrian Chadd 	int index, cindex;
2491eb6f0de0SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
2492eb6f0de0SAdrian Chadd 	int seqno = SEQNO(bf->bf_state.bfs_seqno);
2493eb6f0de0SAdrian Chadd 
2494eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]);
24954b6db404SAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
2496eb6f0de0SAdrian Chadd 
2497eb6f0de0SAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid->tid);
2498eb6f0de0SAdrian Chadd 	index  = ATH_BA_INDEX(tap->txa_start, seqno);
2499eb6f0de0SAdrian Chadd 	cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
2500eb6f0de0SAdrian Chadd 
2501eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_BAW,
2502a108d2d6SAdrian Chadd 	    "%s: tid=%d, baw=%d:%d, seqno=%d, index=%d, cindex=%d, "
2503d4365d16SAdrian Chadd 	    "baw head=%d, tail=%d\n",
2504a108d2d6SAdrian Chadd 	    __func__, tid->tid, tap->txa_start, tap->txa_wnd, seqno, index,
2505eb6f0de0SAdrian Chadd 	    cindex, tid->baw_head, tid->baw_tail);
2506eb6f0de0SAdrian Chadd 
2507eb6f0de0SAdrian Chadd 	/*
2508eb6f0de0SAdrian Chadd 	 * If this occurs then we have a big problem - something else
2509eb6f0de0SAdrian Chadd 	 * has slid tap->txa_start along without updating the BAW
2510eb6f0de0SAdrian Chadd 	 * tracking start/end pointers. Thus the TX BAW state is now
2511eb6f0de0SAdrian Chadd 	 * completely busted.
2512eb6f0de0SAdrian Chadd 	 *
2513eb6f0de0SAdrian Chadd 	 * But for now, since I haven't yet fixed TDMA and buffer cloning,
2514eb6f0de0SAdrian Chadd 	 * it's quite possible that a cloned buffer is making its way
2515eb6f0de0SAdrian Chadd 	 * here and causing it to fire off. Disable TDMA for now.
2516eb6f0de0SAdrian Chadd 	 */
2517eb6f0de0SAdrian Chadd 	if (tid->tx_buf[cindex] != bf) {
2518eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev,
2519eb6f0de0SAdrian Chadd 		    "%s: comp bf=%p, seq=%d; slot bf=%p, seqno=%d\n",
2520eb6f0de0SAdrian Chadd 		    __func__,
2521eb6f0de0SAdrian Chadd 		    bf, SEQNO(bf->bf_state.bfs_seqno),
2522eb6f0de0SAdrian Chadd 		    tid->tx_buf[cindex],
2523eb6f0de0SAdrian Chadd 		    SEQNO(tid->tx_buf[cindex]->bf_state.bfs_seqno));
2524eb6f0de0SAdrian Chadd 	}
2525eb6f0de0SAdrian Chadd 
2526eb6f0de0SAdrian Chadd 	tid->tx_buf[cindex] = NULL;
2527eb6f0de0SAdrian Chadd 
2528d4365d16SAdrian Chadd 	while (tid->baw_head != tid->baw_tail &&
2529d4365d16SAdrian Chadd 	    !tid->tx_buf[tid->baw_head]) {
2530eb6f0de0SAdrian Chadd 		INCR(tap->txa_start, IEEE80211_SEQ_RANGE);
2531eb6f0de0SAdrian Chadd 		INCR(tid->baw_head, ATH_TID_MAX_BUFS);
2532eb6f0de0SAdrian Chadd 	}
2533d4365d16SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_BAW,
2534d4365d16SAdrian Chadd 	    "%s: baw is now %d:%d, baw head=%d\n",
2535eb6f0de0SAdrian Chadd 	    __func__, tap->txa_start, tap->txa_wnd, tid->baw_head);
2536eb6f0de0SAdrian Chadd }
2537eb6f0de0SAdrian Chadd 
2538eb6f0de0SAdrian Chadd /*
2539eb6f0de0SAdrian Chadd  * Mark the current node/TID as ready to TX.
2540eb6f0de0SAdrian Chadd  *
2541eb6f0de0SAdrian Chadd  * This is done to make it easy for the software scheduler to
2542eb6f0de0SAdrian Chadd  * find which nodes have data to send.
2543eb6f0de0SAdrian Chadd  *
2544eb6f0de0SAdrian Chadd  * The TXQ lock must be held.
2545eb6f0de0SAdrian Chadd  */
2546eb6f0de0SAdrian Chadd static void
2547eb6f0de0SAdrian Chadd ath_tx_tid_sched(struct ath_softc *sc, struct ath_tid *tid)
2548eb6f0de0SAdrian Chadd {
2549eb6f0de0SAdrian Chadd 	struct ath_txq *txq = sc->sc_ac2q[tid->ac];
2550eb6f0de0SAdrian Chadd 
2551eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
2552eb6f0de0SAdrian Chadd 
2553eb6f0de0SAdrian Chadd 	if (tid->paused)
2554eb6f0de0SAdrian Chadd 		return;		/* paused, can't schedule yet */
2555eb6f0de0SAdrian Chadd 
2556eb6f0de0SAdrian Chadd 	if (tid->sched)
2557eb6f0de0SAdrian Chadd 		return;		/* already scheduled */
2558eb6f0de0SAdrian Chadd 
2559eb6f0de0SAdrian Chadd 	tid->sched = 1;
2560eb6f0de0SAdrian Chadd 
2561eb6f0de0SAdrian Chadd 	TAILQ_INSERT_TAIL(&txq->axq_tidq, tid, axq_qelem);
2562eb6f0de0SAdrian Chadd }
2563eb6f0de0SAdrian Chadd 
2564eb6f0de0SAdrian Chadd /*
2565eb6f0de0SAdrian Chadd  * Mark the current node as no longer needing to be polled for
2566eb6f0de0SAdrian Chadd  * TX packets.
2567eb6f0de0SAdrian Chadd  *
2568eb6f0de0SAdrian Chadd  * The TXQ lock must be held.
2569eb6f0de0SAdrian Chadd  */
2570eb6f0de0SAdrian Chadd static void
2571eb6f0de0SAdrian Chadd ath_tx_tid_unsched(struct ath_softc *sc, struct ath_tid *tid)
2572eb6f0de0SAdrian Chadd {
2573eb6f0de0SAdrian Chadd 	struct ath_txq *txq = sc->sc_ac2q[tid->ac];
2574eb6f0de0SAdrian Chadd 
2575eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
2576eb6f0de0SAdrian Chadd 
2577eb6f0de0SAdrian Chadd 	if (tid->sched == 0)
2578eb6f0de0SAdrian Chadd 		return;
2579eb6f0de0SAdrian Chadd 
2580eb6f0de0SAdrian Chadd 	tid->sched = 0;
2581eb6f0de0SAdrian Chadd 	TAILQ_REMOVE(&txq->axq_tidq, tid, axq_qelem);
2582eb6f0de0SAdrian Chadd }
2583eb6f0de0SAdrian Chadd 
2584eb6f0de0SAdrian Chadd /*
2585eb6f0de0SAdrian Chadd  * Assign a sequence number manually to the given frame.
2586eb6f0de0SAdrian Chadd  *
2587eb6f0de0SAdrian Chadd  * This should only be called for A-MPDU TX frames.
2588eb6f0de0SAdrian Chadd  */
2589a108d2d6SAdrian Chadd static ieee80211_seq
2590eb6f0de0SAdrian Chadd ath_tx_tid_seqno_assign(struct ath_softc *sc, struct ieee80211_node *ni,
2591eb6f0de0SAdrian Chadd     struct ath_buf *bf, struct mbuf *m0)
2592eb6f0de0SAdrian Chadd {
2593eb6f0de0SAdrian Chadd 	struct ieee80211_frame *wh;
2594eb6f0de0SAdrian Chadd 	int tid, pri;
2595eb6f0de0SAdrian Chadd 	ieee80211_seq seqno;
2596eb6f0de0SAdrian Chadd 	uint8_t subtype;
2597eb6f0de0SAdrian Chadd 
2598eb6f0de0SAdrian Chadd 	/* TID lookup */
2599eb6f0de0SAdrian Chadd 	wh = mtod(m0, struct ieee80211_frame *);
2600eb6f0de0SAdrian Chadd 	pri = M_WME_GETAC(m0);			/* honor classification */
2601eb6f0de0SAdrian Chadd 	tid = WME_AC_TO_TID(pri);
2602a108d2d6SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: pri=%d, tid=%d, qos has seq=%d\n",
2603a108d2d6SAdrian Chadd 	    __func__, pri, tid, IEEE80211_QOS_HAS_SEQ(wh));
2604eb6f0de0SAdrian Chadd 
2605eb6f0de0SAdrian Chadd 	/* XXX Is it a control frame? Ignore */
2606eb6f0de0SAdrian Chadd 
2607eb6f0de0SAdrian Chadd 	/* Does the packet require a sequence number? */
2608eb6f0de0SAdrian Chadd 	if (! IEEE80211_QOS_HAS_SEQ(wh))
2609eb6f0de0SAdrian Chadd 		return -1;
2610eb6f0de0SAdrian Chadd 
26117561cb5cSAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, &(ATH_NODE(ni)->an_tid[tid]));
26127561cb5cSAdrian Chadd 
2613eb6f0de0SAdrian Chadd 	/*
2614eb6f0de0SAdrian Chadd 	 * Is it a QOS NULL Data frame? Give it a sequence number from
2615eb6f0de0SAdrian Chadd 	 * the default TID (IEEE80211_NONQOS_TID.)
2616eb6f0de0SAdrian Chadd 	 *
2617eb6f0de0SAdrian Chadd 	 * The RX path of everything I've looked at doesn't include the NULL
2618eb6f0de0SAdrian Chadd 	 * data frame sequence number in the aggregation state updates, so
2619eb6f0de0SAdrian Chadd 	 * assigning it a sequence number there will cause a BAW hole on the
2620eb6f0de0SAdrian Chadd 	 * RX side.
2621eb6f0de0SAdrian Chadd 	 */
2622eb6f0de0SAdrian Chadd 	subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK;
2623eb6f0de0SAdrian Chadd 	if (subtype == IEEE80211_FC0_SUBTYPE_QOS_NULL) {
26247561cb5cSAdrian Chadd 		/* XXX no locking for this TID? This is a bit of a problem. */
2625eb6f0de0SAdrian Chadd 		seqno = ni->ni_txseqs[IEEE80211_NONQOS_TID];
2626eb6f0de0SAdrian Chadd 		INCR(ni->ni_txseqs[IEEE80211_NONQOS_TID], IEEE80211_SEQ_RANGE);
2627eb6f0de0SAdrian Chadd 	} else {
2628eb6f0de0SAdrian Chadd 		/* Manually assign sequence number */
2629eb6f0de0SAdrian Chadd 		seqno = ni->ni_txseqs[tid];
2630eb6f0de0SAdrian Chadd 		INCR(ni->ni_txseqs[tid], IEEE80211_SEQ_RANGE);
2631eb6f0de0SAdrian Chadd 	}
2632eb6f0de0SAdrian Chadd 	*(uint16_t *)&wh->i_seq[0] = htole16(seqno << IEEE80211_SEQ_SEQ_SHIFT);
2633eb6f0de0SAdrian Chadd 	M_SEQNO_SET(m0, seqno);
2634eb6f0de0SAdrian Chadd 
2635eb6f0de0SAdrian Chadd 	/* Return so caller can do something with it if needed */
2636a108d2d6SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX, "%s:  -> seqno=%d\n", __func__, seqno);
2637eb6f0de0SAdrian Chadd 	return seqno;
2638eb6f0de0SAdrian Chadd }
2639eb6f0de0SAdrian Chadd 
2640eb6f0de0SAdrian Chadd /*
2641eb6f0de0SAdrian Chadd  * Attempt to direct dispatch an aggregate frame to hardware.
2642eb6f0de0SAdrian Chadd  * If the frame is out of BAW, queue.
2643eb6f0de0SAdrian Chadd  * Otherwise, schedule it as a single frame.
2644eb6f0de0SAdrian Chadd  */
2645eb6f0de0SAdrian Chadd static void
264646634305SAdrian Chadd ath_tx_xmit_aggr(struct ath_softc *sc, struct ath_node *an,
264746634305SAdrian Chadd     struct ath_txq *txq, struct ath_buf *bf)
2648eb6f0de0SAdrian Chadd {
2649eb6f0de0SAdrian Chadd 	struct ath_tid *tid = &an->an_tid[bf->bf_state.bfs_tid];
265046634305SAdrian Chadd //	struct ath_txq *txq = bf->bf_state.bfs_txq;
2651eb6f0de0SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
2652eb6f0de0SAdrian Chadd 
265346634305SAdrian Chadd 	if (txq != bf->bf_state.bfs_txq) {
265446634305SAdrian Chadd 		device_printf(sc->sc_dev, "%s: txq %d != bfs_txq %d!\n",
265546634305SAdrian Chadd 		    __func__,
265646634305SAdrian Chadd 		    txq->axq_qnum,
265746634305SAdrian Chadd 		    bf->bf_state.bfs_txq->axq_qnum);
265846634305SAdrian Chadd 	}
265946634305SAdrian Chadd 
2660eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
2661c2ac9655SAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
2662eb6f0de0SAdrian Chadd 
2663eb6f0de0SAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid->tid);
2664eb6f0de0SAdrian Chadd 
2665eb6f0de0SAdrian Chadd 	/* paused? queue */
2666eb6f0de0SAdrian Chadd 	if (tid->paused) {
26674547f047SAdrian Chadd 		ATH_TXQ_INSERT_HEAD(tid, bf, bf_list);
26680f04c5a2SAdrian Chadd 		/* XXX don't sched - we're paused! */
2669eb6f0de0SAdrian Chadd 		return;
2670eb6f0de0SAdrian Chadd 	}
2671eb6f0de0SAdrian Chadd 
2672eb6f0de0SAdrian Chadd 	/* outside baw? queue */
2673eb6f0de0SAdrian Chadd 	if (bf->bf_state.bfs_dobaw &&
2674eb6f0de0SAdrian Chadd 	    (! BAW_WITHIN(tap->txa_start, tap->txa_wnd,
2675eb6f0de0SAdrian Chadd 	    SEQNO(bf->bf_state.bfs_seqno)))) {
2676ba0e58f4SAdrian Chadd 		ATH_TXQ_INSERT_HEAD(tid, bf, bf_list);
2677eb6f0de0SAdrian Chadd 		ath_tx_tid_sched(sc, tid);
2678eb6f0de0SAdrian Chadd 		return;
2679eb6f0de0SAdrian Chadd 	}
2680eb6f0de0SAdrian Chadd 
26812a9f83afSAdrian Chadd 	/*
26822a9f83afSAdrian Chadd 	 * This is a temporary check and should be removed once
26832a9f83afSAdrian Chadd 	 * all the relevant code paths have been fixed.
26842a9f83afSAdrian Chadd 	 *
26852a9f83afSAdrian Chadd 	 * During aggregate retries, it's possible that the head
26862a9f83afSAdrian Chadd 	 * frame will fail (which has the bfs_aggr and bfs_nframes
26872a9f83afSAdrian Chadd 	 * fields set for said aggregate) and will be retried as
26882a9f83afSAdrian Chadd 	 * a single frame.  In this instance, the values should
26892a9f83afSAdrian Chadd 	 * be reset or the completion code will get upset with you.
26902a9f83afSAdrian Chadd 	 */
26912a9f83afSAdrian Chadd 	if (bf->bf_state.bfs_aggr != 0 || bf->bf_state.bfs_nframes > 1) {
26922a9f83afSAdrian Chadd 		device_printf(sc->sc_dev, "%s: bfs_aggr=%d, bfs_nframes=%d\n",
26932a9f83afSAdrian Chadd 		    __func__,
26942a9f83afSAdrian Chadd 		    bf->bf_state.bfs_aggr,
26952a9f83afSAdrian Chadd 		    bf->bf_state.bfs_nframes);
26962a9f83afSAdrian Chadd 		bf->bf_state.bfs_aggr = 0;
26972a9f83afSAdrian Chadd 		bf->bf_state.bfs_nframes = 1;
26982a9f83afSAdrian Chadd 	}
26992a9f83afSAdrian Chadd 
27004e81f27cSAdrian Chadd 	/* Update CLRDMASK just before this frame is queued */
27014e81f27cSAdrian Chadd 	ath_tx_update_clrdmask(sc, tid, bf);
27024e81f27cSAdrian Chadd 
2703eb6f0de0SAdrian Chadd 	/* Direct dispatch to hardware */
2704eb6f0de0SAdrian Chadd 	ath_tx_do_ratelookup(sc, bf);
2705e2e4a2c2SAdrian Chadd 	ath_tx_calc_duration(sc, bf);
2706e2e4a2c2SAdrian Chadd 	ath_tx_calc_protection(sc, bf);
2707eb6f0de0SAdrian Chadd 	ath_tx_set_rtscts(sc, bf);
2708e2e4a2c2SAdrian Chadd 	ath_tx_rate_fill_rcflags(sc, bf);
2709eb6f0de0SAdrian Chadd 	ath_tx_setds(sc, bf);
2710eb6f0de0SAdrian Chadd 
2711eb6f0de0SAdrian Chadd 	/* Statistics */
2712eb6f0de0SAdrian Chadd 	sc->sc_aggr_stats.aggr_low_hwq_single_pkt++;
2713eb6f0de0SAdrian Chadd 
2714eb6f0de0SAdrian Chadd 	/* Track per-TID hardware queue depth correctly */
2715eb6f0de0SAdrian Chadd 	tid->hwq_depth++;
2716eb6f0de0SAdrian Chadd 
2717eb6f0de0SAdrian Chadd 	/* Add to BAW */
2718eb6f0de0SAdrian Chadd 	if (bf->bf_state.bfs_dobaw) {
2719eb6f0de0SAdrian Chadd 		ath_tx_addto_baw(sc, an, tid, bf);
2720eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_addedbaw = 1;
2721eb6f0de0SAdrian Chadd 	}
2722eb6f0de0SAdrian Chadd 
2723eb6f0de0SAdrian Chadd 	/* Set completion handler, multi-frame aggregate or not */
2724eb6f0de0SAdrian Chadd 	bf->bf_comp = ath_tx_aggr_comp;
2725eb6f0de0SAdrian Chadd 
2726eb6f0de0SAdrian Chadd 	/* Hand off to hardware */
2727eb6f0de0SAdrian Chadd 	ath_tx_handoff(sc, txq, bf);
2728eb6f0de0SAdrian Chadd }
2729eb6f0de0SAdrian Chadd 
2730eb6f0de0SAdrian Chadd /*
2731eb6f0de0SAdrian Chadd  * Attempt to send the packet.
2732eb6f0de0SAdrian Chadd  * If the queue isn't busy, direct-dispatch.
2733eb6f0de0SAdrian Chadd  * If the queue is busy enough, queue the given packet on the
2734eb6f0de0SAdrian Chadd  *  relevant software queue.
2735eb6f0de0SAdrian Chadd  */
2736eb6f0de0SAdrian Chadd void
2737eb6f0de0SAdrian Chadd ath_tx_swq(struct ath_softc *sc, struct ieee80211_node *ni, struct ath_txq *txq,
2738eb6f0de0SAdrian Chadd     struct ath_buf *bf)
2739eb6f0de0SAdrian Chadd {
2740eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
2741eb6f0de0SAdrian Chadd 	struct ieee80211_frame *wh;
2742eb6f0de0SAdrian Chadd 	struct ath_tid *atid;
2743eb6f0de0SAdrian Chadd 	int pri, tid;
2744eb6f0de0SAdrian Chadd 	struct mbuf *m0 = bf->bf_m;
2745eb6f0de0SAdrian Chadd 
27467561cb5cSAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
27477561cb5cSAdrian Chadd 
2748eb6f0de0SAdrian Chadd 	/* Fetch the TID - non-QoS frames get assigned to TID 16 */
2749eb6f0de0SAdrian Chadd 	wh = mtod(m0, struct ieee80211_frame *);
2750eb6f0de0SAdrian Chadd 	pri = ath_tx_getac(sc, m0);
2751eb6f0de0SAdrian Chadd 	tid = ath_tx_gettid(sc, m0);
2752eb6f0de0SAdrian Chadd 	atid = &an->an_tid[tid];
2753eb6f0de0SAdrian Chadd 
2754c2ac9655SAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, atid);
2755c2ac9655SAdrian Chadd 
2756a108d2d6SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: bf=%p, pri=%d, tid=%d, qos=%d\n",
2757a108d2d6SAdrian Chadd 	    __func__, bf, pri, tid, IEEE80211_QOS_HAS_SEQ(wh));
2758eb6f0de0SAdrian Chadd 
2759eb6f0de0SAdrian Chadd 	/* Set local packet state, used to queue packets to hardware */
276046634305SAdrian Chadd 	/* XXX potentially duplicate info, re-check */
276146634305SAdrian Chadd 	/* XXX remember, txq must be the hardware queue, not the av_mcastq */
2762eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_tid = tid;
2763eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_txq = txq;
2764eb6f0de0SAdrian Chadd 	bf->bf_state.bfs_pri = pri;
2765eb6f0de0SAdrian Chadd 
2766eb6f0de0SAdrian Chadd 	/*
2767eb6f0de0SAdrian Chadd 	 * If the hardware queue isn't busy, queue it directly.
2768eb6f0de0SAdrian Chadd 	 * If the hardware queue is busy, queue it.
2769eb6f0de0SAdrian Chadd 	 * If the TID is paused or the traffic it outside BAW, software
2770eb6f0de0SAdrian Chadd 	 * queue it.
2771eb6f0de0SAdrian Chadd 	 */
2772eb6f0de0SAdrian Chadd 	if (atid->paused) {
2773eb6f0de0SAdrian Chadd 		/* TID is paused, queue */
2774a108d2d6SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: paused\n", __func__);
2775eb6f0de0SAdrian Chadd 		ATH_TXQ_INSERT_TAIL(atid, bf, bf_list);
2776eb6f0de0SAdrian Chadd 	} else if (ath_tx_ampdu_pending(sc, an, tid)) {
2777eb6f0de0SAdrian Chadd 		/* AMPDU pending; queue */
2778a108d2d6SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: pending\n", __func__);
2779eb6f0de0SAdrian Chadd 		ATH_TXQ_INSERT_TAIL(atid, bf, bf_list);
2780eb6f0de0SAdrian Chadd 		/* XXX sched? */
2781eb6f0de0SAdrian Chadd 	} else if (ath_tx_ampdu_running(sc, an, tid)) {
2782eb6f0de0SAdrian Chadd 		/* AMPDU running, attempt direct dispatch if possible */
278339f24578SAdrian Chadd 
278439f24578SAdrian Chadd 		/*
278539f24578SAdrian Chadd 		 * Always queue the frame to the tail of the list.
278639f24578SAdrian Chadd 		 */
278739f24578SAdrian Chadd 		ATH_TXQ_INSERT_TAIL(atid, bf, bf_list);
278839f24578SAdrian Chadd 
278939f24578SAdrian Chadd 		/*
279039f24578SAdrian Chadd 		 * If the hardware queue isn't busy, direct dispatch
279139f24578SAdrian Chadd 		 * the head frame in the list.  Don't schedule the
279239f24578SAdrian Chadd 		 * TID - let it build some more frames first?
279339f24578SAdrian Chadd 		 *
279439f24578SAdrian Chadd 		 * Otherwise, schedule the TID.
279539f24578SAdrian Chadd 		 */
2796d4365d16SAdrian Chadd 		if (txq->axq_depth < sc->sc_hwq_limit) {
279739f24578SAdrian Chadd 			bf = TAILQ_FIRST(&atid->axq_q);
279839f24578SAdrian Chadd 			ATH_TXQ_REMOVE(atid, bf, bf_list);
27992a9f83afSAdrian Chadd 
28002a9f83afSAdrian Chadd 			/*
28012a9f83afSAdrian Chadd 			 * Ensure it's definitely treated as a non-AMPDU
28022a9f83afSAdrian Chadd 			 * frame - this information may have been left
28032a9f83afSAdrian Chadd 			 * over from a previous attempt.
28042a9f83afSAdrian Chadd 			 */
28052a9f83afSAdrian Chadd 			bf->bf_state.bfs_aggr = 0;
28062a9f83afSAdrian Chadd 			bf->bf_state.bfs_nframes = 1;
28072a9f83afSAdrian Chadd 
28082a9f83afSAdrian Chadd 			/* Queue to the hardware */
280946634305SAdrian Chadd 			ath_tx_xmit_aggr(sc, an, txq, bf);
2810a108d2d6SAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_SW_TX,
2811a108d2d6SAdrian Chadd 			    "%s: xmit_aggr\n",
2812a108d2d6SAdrian Chadd 			    __func__);
2813d4365d16SAdrian Chadd 		} else {
2814d4365d16SAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_SW_TX,
2815a108d2d6SAdrian Chadd 			    "%s: ampdu; swq'ing\n",
2816a108d2d6SAdrian Chadd 			    __func__);
281703682514SAdrian Chadd 
2818eb6f0de0SAdrian Chadd 			ath_tx_tid_sched(sc, atid);
2819eb6f0de0SAdrian Chadd 		}
2820eb6f0de0SAdrian Chadd 	} else if (txq->axq_depth < sc->sc_hwq_limit) {
2821eb6f0de0SAdrian Chadd 		/* AMPDU not running, attempt direct dispatch */
2822a108d2d6SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: xmit_normal\n", __func__);
2823eb6f0de0SAdrian Chadd 		ath_tx_xmit_normal(sc, txq, bf);
2824eb6f0de0SAdrian Chadd 	} else {
2825eb6f0de0SAdrian Chadd 		/* Busy; queue */
2826a108d2d6SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: swq'ing\n", __func__);
2827eb6f0de0SAdrian Chadd 		ATH_TXQ_INSERT_TAIL(atid, bf, bf_list);
2828eb6f0de0SAdrian Chadd 		ath_tx_tid_sched(sc, atid);
2829eb6f0de0SAdrian Chadd 	}
2830eb6f0de0SAdrian Chadd }
2831eb6f0de0SAdrian Chadd 
2832eb6f0de0SAdrian Chadd /*
2833eb6f0de0SAdrian Chadd  * Configure the per-TID node state.
2834eb6f0de0SAdrian Chadd  *
2835eb6f0de0SAdrian Chadd  * This likely belongs in if_ath_node.c but I can't think of anywhere
2836eb6f0de0SAdrian Chadd  * else to put it just yet.
2837eb6f0de0SAdrian Chadd  *
2838eb6f0de0SAdrian Chadd  * This sets up the SLISTs and the mutex as appropriate.
2839eb6f0de0SAdrian Chadd  */
2840eb6f0de0SAdrian Chadd void
2841eb6f0de0SAdrian Chadd ath_tx_tid_init(struct ath_softc *sc, struct ath_node *an)
2842eb6f0de0SAdrian Chadd {
2843eb6f0de0SAdrian Chadd 	int i, j;
2844eb6f0de0SAdrian Chadd 	struct ath_tid *atid;
2845eb6f0de0SAdrian Chadd 
2846eb6f0de0SAdrian Chadd 	for (i = 0; i < IEEE80211_TID_SIZE; i++) {
2847eb6f0de0SAdrian Chadd 		atid = &an->an_tid[i];
2848f1bc738eSAdrian Chadd 
2849f1bc738eSAdrian Chadd 		/* XXX now with this bzer(), is the field 0'ing needed? */
2850f1bc738eSAdrian Chadd 		bzero(atid, sizeof(*atid));
2851f1bc738eSAdrian Chadd 
2852eb6f0de0SAdrian Chadd 		TAILQ_INIT(&atid->axq_q);
2853f1bc738eSAdrian Chadd 		TAILQ_INIT(&atid->filtq.axq_q);
2854eb6f0de0SAdrian Chadd 		atid->tid = i;
2855eb6f0de0SAdrian Chadd 		atid->an = an;
2856eb6f0de0SAdrian Chadd 		for (j = 0; j < ATH_TID_MAX_BUFS; j++)
2857eb6f0de0SAdrian Chadd 			atid->tx_buf[j] = NULL;
2858eb6f0de0SAdrian Chadd 		atid->baw_head = atid->baw_tail = 0;
2859eb6f0de0SAdrian Chadd 		atid->paused = 0;
2860eb6f0de0SAdrian Chadd 		atid->sched = 0;
2861eb6f0de0SAdrian Chadd 		atid->hwq_depth = 0;
2862eb6f0de0SAdrian Chadd 		atid->cleanup_inprogress = 0;
2863f1bc738eSAdrian Chadd 		atid->clrdmask = 1;	/* Always start by setting this bit */
2864eb6f0de0SAdrian Chadd 		if (i == IEEE80211_NONQOS_TID)
2865eb6f0de0SAdrian Chadd 			atid->ac = WME_AC_BE;
2866eb6f0de0SAdrian Chadd 		else
2867eb6f0de0SAdrian Chadd 			atid->ac = TID_TO_WME_AC(i);
2868eb6f0de0SAdrian Chadd 	}
2869eb6f0de0SAdrian Chadd }
2870eb6f0de0SAdrian Chadd 
2871eb6f0de0SAdrian Chadd /*
2872eb6f0de0SAdrian Chadd  * Pause the current TID. This stops packets from being transmitted
2873eb6f0de0SAdrian Chadd  * on it.
2874eb6f0de0SAdrian Chadd  *
2875eb6f0de0SAdrian Chadd  * Since this is also called from upper layers as well as the driver,
2876eb6f0de0SAdrian Chadd  * it will get the TID lock.
2877eb6f0de0SAdrian Chadd  */
2878eb6f0de0SAdrian Chadd static void
2879eb6f0de0SAdrian Chadd ath_tx_tid_pause(struct ath_softc *sc, struct ath_tid *tid)
2880eb6f0de0SAdrian Chadd {
288188b3d483SAdrian Chadd 
288288b3d483SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]);
2883eb6f0de0SAdrian Chadd 	tid->paused++;
2884eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: paused = %d\n",
2885eb6f0de0SAdrian Chadd 	    __func__, tid->paused);
2886eb6f0de0SAdrian Chadd }
2887eb6f0de0SAdrian Chadd 
2888eb6f0de0SAdrian Chadd /*
2889eb6f0de0SAdrian Chadd  * Unpause the current TID, and schedule it if needed.
2890eb6f0de0SAdrian Chadd  */
2891eb6f0de0SAdrian Chadd static void
2892eb6f0de0SAdrian Chadd ath_tx_tid_resume(struct ath_softc *sc, struct ath_tid *tid)
2893eb6f0de0SAdrian Chadd {
2894eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]);
2895eb6f0de0SAdrian Chadd 
2896eb6f0de0SAdrian Chadd 	tid->paused--;
2897eb6f0de0SAdrian Chadd 
2898eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: unpaused = %d\n",
2899eb6f0de0SAdrian Chadd 	    __func__, tid->paused);
2900eb6f0de0SAdrian Chadd 
2901eb6f0de0SAdrian Chadd 	if (tid->paused || tid->axq_depth == 0) {
2902eb6f0de0SAdrian Chadd 		return;
2903eb6f0de0SAdrian Chadd 	}
2904eb6f0de0SAdrian Chadd 
2905f1bc738eSAdrian Chadd 	/* XXX isfiltered shouldn't ever be 0 at this point */
2906f1bc738eSAdrian Chadd 	if (tid->isfiltered == 1) {
2907f1bc738eSAdrian Chadd 		device_printf(sc->sc_dev, "%s: filtered?!\n", __func__);
2908f1bc738eSAdrian Chadd 		return;
2909f1bc738eSAdrian Chadd 	}
2910f1bc738eSAdrian Chadd 
29114e81f27cSAdrian Chadd 	/*
29124e81f27cSAdrian Chadd 	 * Override the clrdmask configuration for the next frame,
29134e81f27cSAdrian Chadd 	 * just to get the ball rolling.
29144e81f27cSAdrian Chadd 	 */
29154e81f27cSAdrian Chadd 	tid->clrdmask = 1;
29164e81f27cSAdrian Chadd 
2917eb6f0de0SAdrian Chadd 	ath_tx_tid_sched(sc, tid);
2918eb6f0de0SAdrian Chadd 	/* Punt some frames to the hardware if needed */
291903e9308fSAdrian Chadd 	//ath_txq_sched(sc, sc->sc_ac2q[tid->ac]);
292003e9308fSAdrian Chadd 	taskqueue_enqueue(sc->sc_tq, &sc->sc_txqtask);
2921eb6f0de0SAdrian Chadd }
2922eb6f0de0SAdrian Chadd 
2923eb6f0de0SAdrian Chadd /*
2924f1bc738eSAdrian Chadd  * Add the given ath_buf to the TID filtered frame list.
2925f1bc738eSAdrian Chadd  * This requires the TID be filtered.
2926f1bc738eSAdrian Chadd  */
2927f1bc738eSAdrian Chadd static void
2928f1bc738eSAdrian Chadd ath_tx_tid_filt_addbuf(struct ath_softc *sc, struct ath_tid *tid,
2929f1bc738eSAdrian Chadd     struct ath_buf *bf)
2930f1bc738eSAdrian Chadd {
2931f1bc738eSAdrian Chadd 
2932f1bc738eSAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
2933f1bc738eSAdrian Chadd 	if (! tid->isfiltered)
2934f1bc738eSAdrian Chadd 		device_printf(sc->sc_dev, "%s: not filtered?!\n", __func__);
2935f1bc738eSAdrian Chadd 
2936f1bc738eSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_FILT, "%s: bf=%p\n", __func__, bf);
2937f1bc738eSAdrian Chadd 
2938f1bc738eSAdrian Chadd 	/* Set the retry bit and bump the retry counter */
2939f1bc738eSAdrian Chadd 	ath_tx_set_retry(sc, bf);
2940f1bc738eSAdrian Chadd 	sc->sc_stats.ast_tx_swfiltered++;
2941f1bc738eSAdrian Chadd 
2942f1bc738eSAdrian Chadd 	ATH_TXQ_INSERT_TAIL(&tid->filtq, bf, bf_list);
2943f1bc738eSAdrian Chadd }
2944f1bc738eSAdrian Chadd 
2945f1bc738eSAdrian Chadd /*
2946f1bc738eSAdrian Chadd  * Handle a completed filtered frame from the given TID.
2947f1bc738eSAdrian Chadd  * This just enables/pauses the filtered frame state if required
2948f1bc738eSAdrian Chadd  * and appends the filtered frame to the filtered queue.
2949f1bc738eSAdrian Chadd  */
2950f1bc738eSAdrian Chadd static void
2951f1bc738eSAdrian Chadd ath_tx_tid_filt_comp_buf(struct ath_softc *sc, struct ath_tid *tid,
2952f1bc738eSAdrian Chadd     struct ath_buf *bf)
2953f1bc738eSAdrian Chadd {
2954f1bc738eSAdrian Chadd 
2955f1bc738eSAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
2956f1bc738eSAdrian Chadd 
2957f1bc738eSAdrian Chadd 	if (! tid->isfiltered) {
2958f1bc738eSAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_FILT, "%s: filter transition\n",
2959f1bc738eSAdrian Chadd 		    __func__);
2960f1bc738eSAdrian Chadd 		tid->isfiltered = 1;
2961f1bc738eSAdrian Chadd 		ath_tx_tid_pause(sc, tid);
2962f1bc738eSAdrian Chadd 	}
2963f1bc738eSAdrian Chadd 
2964f1bc738eSAdrian Chadd 	/* Add the frame to the filter queue */
2965f1bc738eSAdrian Chadd 	ath_tx_tid_filt_addbuf(sc, tid, bf);
2966f1bc738eSAdrian Chadd }
2967f1bc738eSAdrian Chadd 
2968f1bc738eSAdrian Chadd /*
2969f1bc738eSAdrian Chadd  * Complete the filtered frame TX completion.
2970f1bc738eSAdrian Chadd  *
2971f1bc738eSAdrian Chadd  * If there are no more frames in the hardware queue, unpause/unfilter
2972f1bc738eSAdrian Chadd  * the TID if applicable.  Otherwise we will wait for a node PS transition
2973f1bc738eSAdrian Chadd  * to unfilter.
2974f1bc738eSAdrian Chadd  */
2975f1bc738eSAdrian Chadd static void
2976f1bc738eSAdrian Chadd ath_tx_tid_filt_comp_complete(struct ath_softc *sc, struct ath_tid *tid)
2977f1bc738eSAdrian Chadd {
2978f1bc738eSAdrian Chadd 	struct ath_buf *bf;
2979f1bc738eSAdrian Chadd 
2980f1bc738eSAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
2981f1bc738eSAdrian Chadd 
2982f1bc738eSAdrian Chadd 	if (tid->hwq_depth != 0)
2983f1bc738eSAdrian Chadd 		return;
2984f1bc738eSAdrian Chadd 
2985f1bc738eSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_FILT, "%s: hwq=0, transition back\n",
2986f1bc738eSAdrian Chadd 	    __func__);
2987f1bc738eSAdrian Chadd 	tid->isfiltered = 0;
2988f1bc738eSAdrian Chadd 	tid->clrdmask = 1;
2989f1bc738eSAdrian Chadd 
2990f1bc738eSAdrian Chadd 	/* XXX this is really quite inefficient */
2991f1bc738eSAdrian Chadd 	while ((bf = TAILQ_LAST(&tid->filtq.axq_q, ath_bufhead_s)) != NULL) {
2992f1bc738eSAdrian Chadd 		ATH_TXQ_REMOVE(&tid->filtq, bf, bf_list);
2993f1bc738eSAdrian Chadd 		ATH_TXQ_INSERT_HEAD(tid, bf, bf_list);
2994f1bc738eSAdrian Chadd 	}
2995f1bc738eSAdrian Chadd 
2996f1bc738eSAdrian Chadd 	ath_tx_tid_resume(sc, tid);
2997f1bc738eSAdrian Chadd }
2998f1bc738eSAdrian Chadd 
2999f1bc738eSAdrian Chadd /*
3000f1bc738eSAdrian Chadd  * Called when a single (aggregate or otherwise) frame is completed.
3001f1bc738eSAdrian Chadd  *
3002f1bc738eSAdrian Chadd  * Returns 1 if the buffer could be added to the filtered list
3003f1bc738eSAdrian Chadd  * (cloned or otherwise), 0 if the buffer couldn't be added to the
3004f1bc738eSAdrian Chadd  * filtered list (failed clone; expired retry) and the caller should
3005f1bc738eSAdrian Chadd  * free it and handle it like a failure (eg by sending a BAR.)
3006f1bc738eSAdrian Chadd  */
3007f1bc738eSAdrian Chadd static int
3008f1bc738eSAdrian Chadd ath_tx_tid_filt_comp_single(struct ath_softc *sc, struct ath_tid *tid,
3009f1bc738eSAdrian Chadd     struct ath_buf *bf)
3010f1bc738eSAdrian Chadd {
3011f1bc738eSAdrian Chadd 	struct ath_buf *nbf;
3012f1bc738eSAdrian Chadd 	int retval;
3013f1bc738eSAdrian Chadd 
3014f1bc738eSAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
3015f1bc738eSAdrian Chadd 
3016f1bc738eSAdrian Chadd 	/*
3017f1bc738eSAdrian Chadd 	 * Don't allow a filtered frame to live forever.
3018f1bc738eSAdrian Chadd 	 */
3019f1bc738eSAdrian Chadd 	if (bf->bf_state.bfs_retries > SWMAX_RETRIES) {
3020f1bc738eSAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_FILT,
3021f1bc738eSAdrian Chadd 		    "%s: bf=%p, seqno=%d, exceeded retries\n",
3022f1bc738eSAdrian Chadd 		    __func__,
3023f1bc738eSAdrian Chadd 		    bf,
3024f1bc738eSAdrian Chadd 		    bf->bf_state.bfs_seqno);
3025f1bc738eSAdrian Chadd 		return (0);
3026f1bc738eSAdrian Chadd 	}
3027f1bc738eSAdrian Chadd 
3028f1bc738eSAdrian Chadd 	/*
3029f1bc738eSAdrian Chadd 	 * A busy buffer can't be added to the retry list.
3030f1bc738eSAdrian Chadd 	 * It needs to be cloned.
3031f1bc738eSAdrian Chadd 	 */
3032f1bc738eSAdrian Chadd 	if (bf->bf_flags & ATH_BUF_BUSY) {
3033f1bc738eSAdrian Chadd 		nbf = ath_tx_retry_clone(sc, tid->an, tid, bf);
3034f1bc738eSAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_FILT,
3035f1bc738eSAdrian Chadd 		    "%s: busy buffer clone: %p -> %p\n",
3036f1bc738eSAdrian Chadd 		    __func__, bf, nbf);
3037f1bc738eSAdrian Chadd 	} else {
3038f1bc738eSAdrian Chadd 		nbf = bf;
3039f1bc738eSAdrian Chadd 	}
3040f1bc738eSAdrian Chadd 
3041f1bc738eSAdrian Chadd 	if (nbf == NULL) {
3042f1bc738eSAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_FILT,
3043f1bc738eSAdrian Chadd 		    "%s: busy buffer couldn't be cloned (%p)!\n",
3044f1bc738eSAdrian Chadd 		    __func__, bf);
3045f1bc738eSAdrian Chadd 		retval = 1;
3046f1bc738eSAdrian Chadd 	} else {
3047f1bc738eSAdrian Chadd 		ath_tx_tid_filt_comp_buf(sc, tid, nbf);
3048f1bc738eSAdrian Chadd 		retval = 0;
3049f1bc738eSAdrian Chadd 	}
3050f1bc738eSAdrian Chadd 	ath_tx_tid_filt_comp_complete(sc, tid);
3051f1bc738eSAdrian Chadd 
3052f1bc738eSAdrian Chadd 	return (retval);
3053f1bc738eSAdrian Chadd }
3054f1bc738eSAdrian Chadd 
3055f1bc738eSAdrian Chadd static void
3056f1bc738eSAdrian Chadd ath_tx_tid_filt_comp_aggr(struct ath_softc *sc, struct ath_tid *tid,
3057f1bc738eSAdrian Chadd     struct ath_buf *bf_first, ath_bufhead *bf_q)
3058f1bc738eSAdrian Chadd {
3059f1bc738eSAdrian Chadd 	struct ath_buf *bf, *bf_next, *nbf;
3060f1bc738eSAdrian Chadd 
3061f1bc738eSAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
3062f1bc738eSAdrian Chadd 
3063f1bc738eSAdrian Chadd 	bf = bf_first;
3064f1bc738eSAdrian Chadd 	while (bf) {
3065f1bc738eSAdrian Chadd 		bf_next = bf->bf_next;
3066f1bc738eSAdrian Chadd 		bf->bf_next = NULL;	/* Remove it from the aggr list */
3067f1bc738eSAdrian Chadd 
3068f1bc738eSAdrian Chadd 		/*
3069f1bc738eSAdrian Chadd 		 * Don't allow a filtered frame to live forever.
3070f1bc738eSAdrian Chadd 		 */
3071f1bc738eSAdrian Chadd 		if (bf->bf_state.bfs_retries > SWMAX_RETRIES) {
3072f1bc738eSAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_SW_TX_FILT,
3073f1bc738eSAdrian Chadd 			    "%s: bf=%p, seqno=%d, exceeded retries\n",
3074f1bc738eSAdrian Chadd 			    __func__,
3075f1bc738eSAdrian Chadd 			    bf,
3076f1bc738eSAdrian Chadd 			    bf->bf_state.bfs_seqno);
3077f1bc738eSAdrian Chadd 			TAILQ_INSERT_TAIL(bf_q, bf, bf_list);
3078f1bc738eSAdrian Chadd 			goto next;
3079f1bc738eSAdrian Chadd 		}
3080f1bc738eSAdrian Chadd 
3081f1bc738eSAdrian Chadd 		if (bf->bf_flags & ATH_BUF_BUSY) {
3082f1bc738eSAdrian Chadd 			nbf = ath_tx_retry_clone(sc, tid->an, tid, bf);
3083f1bc738eSAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_SW_TX_FILT,
3084f1bc738eSAdrian Chadd 			    "%s: busy buffer cloned: %p -> %p",
3085f1bc738eSAdrian Chadd 			    __func__, bf, nbf);
3086f1bc738eSAdrian Chadd 		} else {
3087f1bc738eSAdrian Chadd 			nbf = bf;
3088f1bc738eSAdrian Chadd 		}
3089f1bc738eSAdrian Chadd 
3090f1bc738eSAdrian Chadd 		/*
3091f1bc738eSAdrian Chadd 		 * If the buffer couldn't be cloned, add it to bf_q;
3092f1bc738eSAdrian Chadd 		 * the caller will free the buffer(s) as required.
3093f1bc738eSAdrian Chadd 		 */
3094f1bc738eSAdrian Chadd 		if (nbf == NULL) {
3095f1bc738eSAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_SW_TX_FILT,
3096f1bc738eSAdrian Chadd 			    "%s: buffer couldn't be cloned! (%p)\n",
3097f1bc738eSAdrian Chadd 			    __func__, bf);
3098f1bc738eSAdrian Chadd 			TAILQ_INSERT_TAIL(bf_q, bf, bf_list);
3099f1bc738eSAdrian Chadd 		} else {
3100f1bc738eSAdrian Chadd 			ath_tx_tid_filt_comp_buf(sc, tid, nbf);
3101f1bc738eSAdrian Chadd 		}
3102f1bc738eSAdrian Chadd next:
3103f1bc738eSAdrian Chadd 		bf = bf_next;
3104f1bc738eSAdrian Chadd 	}
3105f1bc738eSAdrian Chadd 
3106f1bc738eSAdrian Chadd 	ath_tx_tid_filt_comp_complete(sc, tid);
3107f1bc738eSAdrian Chadd }
3108f1bc738eSAdrian Chadd 
3109f1bc738eSAdrian Chadd /*
311088b3d483SAdrian Chadd  * Suspend the queue because we need to TX a BAR.
311188b3d483SAdrian Chadd  */
311288b3d483SAdrian Chadd static void
311388b3d483SAdrian Chadd ath_tx_tid_bar_suspend(struct ath_softc *sc, struct ath_tid *tid)
311488b3d483SAdrian Chadd {
311588b3d483SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]);
311688b3d483SAdrian Chadd 
31170e22ed0eSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_BAR,
3118e60c4fc2SAdrian Chadd 	    "%s: tid=%p, bar_wait=%d, bar_tx=%d, called\n",
311988b3d483SAdrian Chadd 	    __func__,
3120e60c4fc2SAdrian Chadd 	    tid,
3121e60c4fc2SAdrian Chadd 	    tid->bar_wait,
3122e60c4fc2SAdrian Chadd 	    tid->bar_tx);
312388b3d483SAdrian Chadd 
312488b3d483SAdrian Chadd 	/* We shouldn't be called when bar_tx is 1 */
312588b3d483SAdrian Chadd 	if (tid->bar_tx) {
312688b3d483SAdrian Chadd 		device_printf(sc->sc_dev, "%s: bar_tx is 1?!\n",
312788b3d483SAdrian Chadd 		    __func__);
312888b3d483SAdrian Chadd 	}
312988b3d483SAdrian Chadd 
313088b3d483SAdrian Chadd 	/* If we've already been called, just be patient. */
313188b3d483SAdrian Chadd 	if (tid->bar_wait)
313288b3d483SAdrian Chadd 		return;
313388b3d483SAdrian Chadd 
313488b3d483SAdrian Chadd 	/* Wait! */
313588b3d483SAdrian Chadd 	tid->bar_wait = 1;
313688b3d483SAdrian Chadd 
313788b3d483SAdrian Chadd 	/* Only one pause, no matter how many frames fail */
313888b3d483SAdrian Chadd 	ath_tx_tid_pause(sc, tid);
313988b3d483SAdrian Chadd }
314088b3d483SAdrian Chadd 
314188b3d483SAdrian Chadd /*
314288b3d483SAdrian Chadd  * We've finished with BAR handling - either we succeeded or
314388b3d483SAdrian Chadd  * failed. Either way, unsuspend TX.
314488b3d483SAdrian Chadd  */
314588b3d483SAdrian Chadd static void
314688b3d483SAdrian Chadd ath_tx_tid_bar_unsuspend(struct ath_softc *sc, struct ath_tid *tid)
314788b3d483SAdrian Chadd {
314888b3d483SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]);
314988b3d483SAdrian Chadd 
31500e22ed0eSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_BAR,
315188b3d483SAdrian Chadd 	    "%s: tid=%p, called\n",
315288b3d483SAdrian Chadd 	    __func__,
315388b3d483SAdrian Chadd 	    tid);
315488b3d483SAdrian Chadd 
315588b3d483SAdrian Chadd 	if (tid->bar_tx == 0 || tid->bar_wait == 0) {
315688b3d483SAdrian Chadd 		device_printf(sc->sc_dev, "%s: bar_tx=%d, bar_wait=%d: ?\n",
315788b3d483SAdrian Chadd 		    __func__, tid->bar_tx, tid->bar_wait);
315888b3d483SAdrian Chadd 	}
315988b3d483SAdrian Chadd 
316088b3d483SAdrian Chadd 	tid->bar_tx = tid->bar_wait = 0;
316188b3d483SAdrian Chadd 	ath_tx_tid_resume(sc, tid);
316288b3d483SAdrian Chadd }
316388b3d483SAdrian Chadd 
316488b3d483SAdrian Chadd /*
316588b3d483SAdrian Chadd  * Return whether we're ready to TX a BAR frame.
316688b3d483SAdrian Chadd  *
316788b3d483SAdrian Chadd  * Requires the TID lock be held.
316888b3d483SAdrian Chadd  */
316988b3d483SAdrian Chadd static int
317088b3d483SAdrian Chadd ath_tx_tid_bar_tx_ready(struct ath_softc *sc, struct ath_tid *tid)
317188b3d483SAdrian Chadd {
317288b3d483SAdrian Chadd 
317388b3d483SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]);
317488b3d483SAdrian Chadd 
317588b3d483SAdrian Chadd 	if (tid->bar_wait == 0 || tid->hwq_depth > 0)
317688b3d483SAdrian Chadd 		return (0);
317788b3d483SAdrian Chadd 
31780e22ed0eSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, "%s: tid=%p (%d), bar ready\n",
31790e22ed0eSAdrian Chadd 	    __func__, tid, tid->tid);
31800e22ed0eSAdrian Chadd 
318188b3d483SAdrian Chadd 	return (1);
318288b3d483SAdrian Chadd }
318388b3d483SAdrian Chadd 
318488b3d483SAdrian Chadd /*
318588b3d483SAdrian Chadd  * Check whether the current TID is ready to have a BAR
318688b3d483SAdrian Chadd  * TXed and if so, do the TX.
318788b3d483SAdrian Chadd  *
318888b3d483SAdrian Chadd  * Since the TID/TXQ lock can't be held during a call to
318988b3d483SAdrian Chadd  * ieee80211_send_bar(), we have to do the dirty thing of unlocking it,
319088b3d483SAdrian Chadd  * sending the BAR and locking it again.
319188b3d483SAdrian Chadd  *
319288b3d483SAdrian Chadd  * Eventually, the code to send the BAR should be broken out
319388b3d483SAdrian Chadd  * from this routine so the lock doesn't have to be reacquired
319488b3d483SAdrian Chadd  * just to be immediately dropped by the caller.
319588b3d483SAdrian Chadd  */
319688b3d483SAdrian Chadd static void
319788b3d483SAdrian Chadd ath_tx_tid_bar_tx(struct ath_softc *sc, struct ath_tid *tid)
319888b3d483SAdrian Chadd {
319988b3d483SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
320088b3d483SAdrian Chadd 
320188b3d483SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]);
320288b3d483SAdrian Chadd 
32030e22ed0eSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_BAR,
320488b3d483SAdrian Chadd 	    "%s: tid=%p, called\n",
320588b3d483SAdrian Chadd 	    __func__,
320688b3d483SAdrian Chadd 	    tid);
320788b3d483SAdrian Chadd 
320888b3d483SAdrian Chadd 	tap = ath_tx_get_tx_tid(tid->an, tid->tid);
320988b3d483SAdrian Chadd 
321088b3d483SAdrian Chadd 	/*
321188b3d483SAdrian Chadd 	 * This is an error condition!
321288b3d483SAdrian Chadd 	 */
321388b3d483SAdrian Chadd 	if (tid->bar_wait == 0 || tid->bar_tx == 1) {
321488b3d483SAdrian Chadd 		device_printf(sc->sc_dev,
321588b3d483SAdrian Chadd 		    "%s: tid=%p, bar_tx=%d, bar_wait=%d: ?\n",
321688b3d483SAdrian Chadd 		    __func__,
321788b3d483SAdrian Chadd 		    tid,
321888b3d483SAdrian Chadd 		    tid->bar_tx,
321988b3d483SAdrian Chadd 		    tid->bar_wait);
322088b3d483SAdrian Chadd 		return;
322188b3d483SAdrian Chadd 	}
322288b3d483SAdrian Chadd 
322388b3d483SAdrian Chadd 	/* Don't do anything if we still have pending frames */
322488b3d483SAdrian Chadd 	if (tid->hwq_depth > 0) {
32250e22ed0eSAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_BAR,
322688b3d483SAdrian Chadd 		    "%s: tid=%p, hwq_depth=%d, waiting\n",
322788b3d483SAdrian Chadd 		    __func__,
322888b3d483SAdrian Chadd 		    tid,
322988b3d483SAdrian Chadd 		    tid->hwq_depth);
323088b3d483SAdrian Chadd 		return;
323188b3d483SAdrian Chadd 	}
323288b3d483SAdrian Chadd 
323388b3d483SAdrian Chadd 	/* We're now about to TX */
323488b3d483SAdrian Chadd 	tid->bar_tx = 1;
323588b3d483SAdrian Chadd 
323688b3d483SAdrian Chadd 	/*
32374e81f27cSAdrian Chadd 	 * Override the clrdmask configuration for the next frame,
32384e81f27cSAdrian Chadd 	 * just to get the ball rolling.
32394e81f27cSAdrian Chadd 	 */
32404e81f27cSAdrian Chadd 	tid->clrdmask = 1;
32414e81f27cSAdrian Chadd 
32424e81f27cSAdrian Chadd 	/*
324388b3d483SAdrian Chadd 	 * Calculate new BAW left edge, now that all frames have either
324488b3d483SAdrian Chadd 	 * succeeded or failed.
324588b3d483SAdrian Chadd 	 *
324688b3d483SAdrian Chadd 	 * XXX verify this is _actually_ the valid value to begin at!
324788b3d483SAdrian Chadd 	 */
32480e22ed0eSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_BAR,
324988b3d483SAdrian Chadd 	    "%s: tid=%p, new BAW left edge=%d\n",
325088b3d483SAdrian Chadd 	    __func__,
325188b3d483SAdrian Chadd 	    tid,
325288b3d483SAdrian Chadd 	    tap->txa_start);
325388b3d483SAdrian Chadd 
325488b3d483SAdrian Chadd 	/* Try sending the BAR frame */
325588b3d483SAdrian Chadd 	/* We can't hold the lock here! */
325688b3d483SAdrian Chadd 
325788b3d483SAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[tid->ac]);
325888b3d483SAdrian Chadd 	if (ieee80211_send_bar(&tid->an->an_node, tap, tap->txa_start) == 0) {
325988b3d483SAdrian Chadd 		/* Success? Now we wait for notification that it's done */
326088b3d483SAdrian Chadd 		ATH_TXQ_LOCK(sc->sc_ac2q[tid->ac]);
326188b3d483SAdrian Chadd 		return;
326288b3d483SAdrian Chadd 	}
326388b3d483SAdrian Chadd 
326488b3d483SAdrian Chadd 	/* Failure? For now, warn loudly and continue */
326588b3d483SAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[tid->ac]);
326688b3d483SAdrian Chadd 	device_printf(sc->sc_dev, "%s: tid=%p, failed to TX BAR, continue!\n",
326788b3d483SAdrian Chadd 	    __func__, tid);
326888b3d483SAdrian Chadd 	ath_tx_tid_bar_unsuspend(sc, tid);
326988b3d483SAdrian Chadd }
327088b3d483SAdrian Chadd 
3271eb6f0de0SAdrian Chadd static void
3272f1bc738eSAdrian Chadd ath_tx_tid_drain_pkt(struct ath_softc *sc, struct ath_node *an,
3273f1bc738eSAdrian Chadd     struct ath_tid *tid, ath_bufhead *bf_cq, struct ath_buf *bf)
3274eb6f0de0SAdrian Chadd {
3275eb6f0de0SAdrian Chadd 
3276f1bc738eSAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
3277eb6f0de0SAdrian Chadd 
3278eb6f0de0SAdrian Chadd 	/*
3279eb6f0de0SAdrian Chadd 	 * If the current TID is running AMPDU, update
3280eb6f0de0SAdrian Chadd 	 * the BAW.
3281eb6f0de0SAdrian Chadd 	 */
3282eb6f0de0SAdrian Chadd 	if (ath_tx_ampdu_running(sc, an, tid->tid) &&
3283eb6f0de0SAdrian Chadd 	    bf->bf_state.bfs_dobaw) {
3284eb6f0de0SAdrian Chadd 		/*
3285eb6f0de0SAdrian Chadd 		 * Only remove the frame from the BAW if it's
3286eb6f0de0SAdrian Chadd 		 * been transmitted at least once; this means
3287eb6f0de0SAdrian Chadd 		 * the frame was in the BAW to begin with.
3288eb6f0de0SAdrian Chadd 		 */
3289eb6f0de0SAdrian Chadd 		if (bf->bf_state.bfs_retries > 0) {
3290eb6f0de0SAdrian Chadd 			ath_tx_update_baw(sc, an, tid, bf);
3291eb6f0de0SAdrian Chadd 			bf->bf_state.bfs_dobaw = 0;
3292eb6f0de0SAdrian Chadd 		}
3293eb6f0de0SAdrian Chadd 		/*
3294eb6f0de0SAdrian Chadd 		 * This has become a non-fatal error now
3295eb6f0de0SAdrian Chadd 		 */
3296eb6f0de0SAdrian Chadd 		if (! bf->bf_state.bfs_addedbaw)
3297eb6f0de0SAdrian Chadd 			device_printf(sc->sc_dev,
3298eb6f0de0SAdrian Chadd 			    "%s: wasn't added: seqno %d\n",
3299eb6f0de0SAdrian Chadd 			    __func__, SEQNO(bf->bf_state.bfs_seqno));
3300eb6f0de0SAdrian Chadd 	}
3301eb6f0de0SAdrian Chadd 	TAILQ_INSERT_TAIL(bf_cq, bf, bf_list);
3302eb6f0de0SAdrian Chadd }
3303eb6f0de0SAdrian Chadd 
3304f1bc738eSAdrian Chadd static void
3305f1bc738eSAdrian Chadd ath_tx_tid_drain_print(struct ath_softc *sc, struct ath_node *an,
330603682514SAdrian Chadd     const char *pfx, struct ath_tid *tid, struct ath_buf *bf)
3307f1bc738eSAdrian Chadd {
3308f1bc738eSAdrian Chadd 	struct ieee80211_node *ni = &an->an_node;
3309f1bc738eSAdrian Chadd 	struct ath_txq *txq = sc->sc_ac2q[tid->ac];
3310f1bc738eSAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
3311f1bc738eSAdrian Chadd 
3312f1bc738eSAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid->tid);
3313f1bc738eSAdrian Chadd 
3314f1bc738eSAdrian Chadd 	device_printf(sc->sc_dev,
331503682514SAdrian Chadd 	    "%s: %s: node %p: bf=%p: addbaw=%d, dobaw=%d, "
3316f1bc738eSAdrian Chadd 	    "seqno=%d, retry=%d\n",
331703682514SAdrian Chadd 	    __func__, pfx, ni, bf,
3318f1bc738eSAdrian Chadd 	    bf->bf_state.bfs_addedbaw,
3319f1bc738eSAdrian Chadd 	    bf->bf_state.bfs_dobaw,
3320f1bc738eSAdrian Chadd 	    SEQNO(bf->bf_state.bfs_seqno),
3321f1bc738eSAdrian Chadd 	    bf->bf_state.bfs_retries);
3322f1bc738eSAdrian Chadd 	device_printf(sc->sc_dev,
332303682514SAdrian Chadd 	    "%s: node %p: bf=%p: txq[%d] axq_depth=%d, axq_aggr_depth=%d\n",
33244e81f27cSAdrian Chadd 	        __func__, ni, bf,
332503682514SAdrian Chadd 	    txq->axq_qnum,
33264e81f27cSAdrian Chadd 	    txq->axq_depth,
33274e81f27cSAdrian Chadd 	    txq->axq_aggr_depth);
33284e81f27cSAdrian Chadd 
33294e81f27cSAdrian Chadd 	device_printf(sc->sc_dev,
3330f1bc738eSAdrian Chadd 	    "%s: node %p: bf=%p: tid txq_depth=%d hwq_depth=%d, bar_wait=%d, isfiltered=%d\n",
3331f1bc738eSAdrian Chadd 	    __func__, ni, bf,
3332f1bc738eSAdrian Chadd 	    tid->axq_depth,
3333f1bc738eSAdrian Chadd 	    tid->hwq_depth,
3334f1bc738eSAdrian Chadd 	    tid->bar_wait,
3335f1bc738eSAdrian Chadd 	    tid->isfiltered);
3336f1bc738eSAdrian Chadd 	device_printf(sc->sc_dev,
33374e81f27cSAdrian Chadd 	    "%s: node %p: tid %d: "
33384e81f27cSAdrian Chadd 	    "sched=%d, paused=%d, "
33394e81f27cSAdrian Chadd 	    "incomp=%d, baw_head=%d, "
3340f1bc738eSAdrian Chadd 	    "baw_tail=%d txa_start=%d, ni_txseqs=%d\n",
33414e81f27cSAdrian Chadd 	     __func__, ni, tid->tid,
33424e81f27cSAdrian Chadd 	     tid->sched, tid->paused,
33434e81f27cSAdrian Chadd 	     tid->incomp, tid->baw_head,
3344f1bc738eSAdrian Chadd 	     tid->baw_tail, tap == NULL ? -1 : tap->txa_start,
3345f1bc738eSAdrian Chadd 	     ni->ni_txseqs[tid->tid]);
3346f1bc738eSAdrian Chadd 
3347f1bc738eSAdrian Chadd 	/* XXX Dump the frame, see what it is? */
3348f1bc738eSAdrian Chadd 	ieee80211_dump_pkt(ni->ni_ic,
3349f1bc738eSAdrian Chadd 	    mtod(bf->bf_m, const uint8_t *),
3350f1bc738eSAdrian Chadd 	    bf->bf_m->m_len, 0, -1);
3351f1bc738eSAdrian Chadd }
3352f1bc738eSAdrian Chadd 
3353f1bc738eSAdrian Chadd /*
3354f1bc738eSAdrian Chadd  * Free any packets currently pending in the software TX queue.
3355f1bc738eSAdrian Chadd  *
3356f1bc738eSAdrian Chadd  * This will be called when a node is being deleted.
3357f1bc738eSAdrian Chadd  *
3358f1bc738eSAdrian Chadd  * It can also be called on an active node during an interface
3359f1bc738eSAdrian Chadd  * reset or state transition.
3360f1bc738eSAdrian Chadd  *
3361f1bc738eSAdrian Chadd  * (From Linux/reference):
3362f1bc738eSAdrian Chadd  *
3363f1bc738eSAdrian Chadd  * TODO: For frame(s) that are in the retry state, we will reuse the
3364f1bc738eSAdrian Chadd  * sequence number(s) without setting the retry bit. The
3365f1bc738eSAdrian Chadd  * alternative is to give up on these and BAR the receiver's window
3366f1bc738eSAdrian Chadd  * forward.
3367f1bc738eSAdrian Chadd  */
3368f1bc738eSAdrian Chadd static void
3369f1bc738eSAdrian Chadd ath_tx_tid_drain(struct ath_softc *sc, struct ath_node *an,
3370f1bc738eSAdrian Chadd     struct ath_tid *tid, ath_bufhead *bf_cq)
3371f1bc738eSAdrian Chadd {
3372f1bc738eSAdrian Chadd 	struct ath_buf *bf;
3373f1bc738eSAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
3374f1bc738eSAdrian Chadd 	struct ieee80211_node *ni = &an->an_node;
3375f1bc738eSAdrian Chadd 	int t;
3376f1bc738eSAdrian Chadd 
3377f1bc738eSAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid->tid);
3378f1bc738eSAdrian Chadd 
3379f1bc738eSAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
3380f1bc738eSAdrian Chadd 
3381f1bc738eSAdrian Chadd 	/* Walk the queue, free frames */
3382f1bc738eSAdrian Chadd 	t = 0;
3383f1bc738eSAdrian Chadd 	for (;;) {
3384f1bc738eSAdrian Chadd 		bf = TAILQ_FIRST(&tid->axq_q);
3385f1bc738eSAdrian Chadd 		if (bf == NULL) {
3386f1bc738eSAdrian Chadd 			break;
3387f1bc738eSAdrian Chadd 		}
3388f1bc738eSAdrian Chadd 
3389f1bc738eSAdrian Chadd 		if (t == 0) {
339003682514SAdrian Chadd 			ath_tx_tid_drain_print(sc, an, "norm", tid, bf);
3391f1bc738eSAdrian Chadd 			t = 1;
3392f1bc738eSAdrian Chadd 		}
3393f1bc738eSAdrian Chadd 
3394f1bc738eSAdrian Chadd 		ATH_TXQ_REMOVE(tid, bf, bf_list);
3395f1bc738eSAdrian Chadd 		ath_tx_tid_drain_pkt(sc, an, tid, bf_cq, bf);
3396f1bc738eSAdrian Chadd 	}
3397f1bc738eSAdrian Chadd 
3398f1bc738eSAdrian Chadd 	/* And now, drain the filtered frame queue */
3399f1bc738eSAdrian Chadd 	t = 0;
3400f1bc738eSAdrian Chadd 	for (;;) {
3401f1bc738eSAdrian Chadd 		bf = TAILQ_FIRST(&tid->filtq.axq_q);
3402f1bc738eSAdrian Chadd 		if (bf == NULL)
3403f1bc738eSAdrian Chadd 			break;
3404f1bc738eSAdrian Chadd 
3405f1bc738eSAdrian Chadd 		if (t == 0) {
340603682514SAdrian Chadd 			ath_tx_tid_drain_print(sc, an, "filt", tid, bf);
3407f1bc738eSAdrian Chadd 			t = 1;
3408f1bc738eSAdrian Chadd 		}
3409f1bc738eSAdrian Chadd 
3410f1bc738eSAdrian Chadd 		ATH_TXQ_REMOVE(&tid->filtq, bf, bf_list);
3411f1bc738eSAdrian Chadd 		ath_tx_tid_drain_pkt(sc, an, tid, bf_cq, bf);
3412f1bc738eSAdrian Chadd 	}
3413f1bc738eSAdrian Chadd 
3414eb6f0de0SAdrian Chadd 	/*
34154e81f27cSAdrian Chadd 	 * Override the clrdmask configuration for the next frame
34164e81f27cSAdrian Chadd 	 * in case there is some future transmission, just to get
34174e81f27cSAdrian Chadd 	 * the ball rolling.
34184e81f27cSAdrian Chadd 	 *
34194e81f27cSAdrian Chadd 	 * This won't hurt things if the TID is about to be freed.
34204e81f27cSAdrian Chadd 	 */
34214e81f27cSAdrian Chadd 	tid->clrdmask = 1;
34224e81f27cSAdrian Chadd 
34234e81f27cSAdrian Chadd 	/*
3424eb6f0de0SAdrian Chadd 	 * Now that it's completed, grab the TID lock and update
3425eb6f0de0SAdrian Chadd 	 * the sequence number and BAW window.
3426eb6f0de0SAdrian Chadd 	 * Because sequence numbers have been assigned to frames
3427eb6f0de0SAdrian Chadd 	 * that haven't been sent yet, it's entirely possible
3428eb6f0de0SAdrian Chadd 	 * we'll be called with some pending frames that have not
3429eb6f0de0SAdrian Chadd 	 * been transmitted.
3430eb6f0de0SAdrian Chadd 	 *
3431eb6f0de0SAdrian Chadd 	 * The cleaner solution is to do the sequence number allocation
3432eb6f0de0SAdrian Chadd 	 * when the packet is first transmitted - and thus the "retries"
3433eb6f0de0SAdrian Chadd 	 * check above would be enough to update the BAW/seqno.
3434eb6f0de0SAdrian Chadd 	 */
3435eb6f0de0SAdrian Chadd 
3436eb6f0de0SAdrian Chadd 	/* But don't do it for non-QoS TIDs */
3437eb6f0de0SAdrian Chadd 	if (tap) {
3438eb6f0de0SAdrian Chadd #if 0
3439eb6f0de0SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL,
3440eb6f0de0SAdrian Chadd 		    "%s: node %p: TID %d: sliding BAW left edge to %d\n",
3441eb6f0de0SAdrian Chadd 		    __func__, an, tid->tid, tap->txa_start);
3442eb6f0de0SAdrian Chadd #endif
3443eb6f0de0SAdrian Chadd 		ni->ni_txseqs[tid->tid] = tap->txa_start;
3444eb6f0de0SAdrian Chadd 		tid->baw_tail = tid->baw_head;
3445eb6f0de0SAdrian Chadd 	}
3446eb6f0de0SAdrian Chadd }
3447eb6f0de0SAdrian Chadd 
3448eb6f0de0SAdrian Chadd /*
3449eb6f0de0SAdrian Chadd  * Flush all software queued packets for the given node.
3450eb6f0de0SAdrian Chadd  *
3451eb6f0de0SAdrian Chadd  * This occurs when a completion handler frees the last buffer
3452eb6f0de0SAdrian Chadd  * for a node, and the node is thus freed. This causes the node
3453eb6f0de0SAdrian Chadd  * to be cleaned up, which ends up calling ath_tx_node_flush.
3454eb6f0de0SAdrian Chadd  */
3455eb6f0de0SAdrian Chadd void
3456eb6f0de0SAdrian Chadd ath_tx_node_flush(struct ath_softc *sc, struct ath_node *an)
3457eb6f0de0SAdrian Chadd {
3458eb6f0de0SAdrian Chadd 	int tid;
3459eb6f0de0SAdrian Chadd 	ath_bufhead bf_cq;
3460eb6f0de0SAdrian Chadd 	struct ath_buf *bf;
3461eb6f0de0SAdrian Chadd 
3462eb6f0de0SAdrian Chadd 	TAILQ_INIT(&bf_cq);
3463eb6f0de0SAdrian Chadd 
346403682514SAdrian Chadd 	ATH_KTR(sc, ATH_KTR_NODE, 1, "ath_tx_node_flush: flush node; ni=%p",
346503682514SAdrian Chadd 	    &an->an_node);
346603682514SAdrian Chadd 
3467eb6f0de0SAdrian Chadd 	for (tid = 0; tid < IEEE80211_TID_SIZE; tid++) {
3468eb6f0de0SAdrian Chadd 		struct ath_tid *atid = &an->an_tid[tid];
3469eb6f0de0SAdrian Chadd 		struct ath_txq *txq = sc->sc_ac2q[atid->ac];
3470eb6f0de0SAdrian Chadd 
3471eb6f0de0SAdrian Chadd 		ATH_TXQ_LOCK(txq);
3472eb6f0de0SAdrian Chadd 		/* Free packets */
3473eb6f0de0SAdrian Chadd 		ath_tx_tid_drain(sc, an, atid, &bf_cq);
3474*23f44d2bSAdrian Chadd 		/* Remove this tid from the list of active tids */
3475*23f44d2bSAdrian Chadd 		ath_tx_tid_unsched(sc, atid);
3476eb6f0de0SAdrian Chadd 		ATH_TXQ_UNLOCK(txq);
3477eb6f0de0SAdrian Chadd 	}
3478eb6f0de0SAdrian Chadd 
3479eb6f0de0SAdrian Chadd 	/* Handle completed frames */
3480eb6f0de0SAdrian Chadd 	while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) {
3481eb6f0de0SAdrian Chadd 		TAILQ_REMOVE(&bf_cq, bf, bf_list);
3482eb6f0de0SAdrian Chadd 		ath_tx_default_comp(sc, bf, 0);
3483eb6f0de0SAdrian Chadd 	}
3484eb6f0de0SAdrian Chadd }
3485eb6f0de0SAdrian Chadd 
3486eb6f0de0SAdrian Chadd /*
3487eb6f0de0SAdrian Chadd  * Drain all the software TXQs currently with traffic queued.
3488eb6f0de0SAdrian Chadd  */
3489eb6f0de0SAdrian Chadd void
3490eb6f0de0SAdrian Chadd ath_tx_txq_drain(struct ath_softc *sc, struct ath_txq *txq)
3491eb6f0de0SAdrian Chadd {
3492eb6f0de0SAdrian Chadd 	struct ath_tid *tid;
3493eb6f0de0SAdrian Chadd 	ath_bufhead bf_cq;
3494eb6f0de0SAdrian Chadd 	struct ath_buf *bf;
3495eb6f0de0SAdrian Chadd 
3496eb6f0de0SAdrian Chadd 	TAILQ_INIT(&bf_cq);
3497eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(txq);
3498eb6f0de0SAdrian Chadd 
3499eb6f0de0SAdrian Chadd 	/*
3500eb6f0de0SAdrian Chadd 	 * Iterate over all active tids for the given txq,
3501eb6f0de0SAdrian Chadd 	 * flushing and unsched'ing them
3502eb6f0de0SAdrian Chadd 	 */
3503eb6f0de0SAdrian Chadd 	while (! TAILQ_EMPTY(&txq->axq_tidq)) {
3504eb6f0de0SAdrian Chadd 		tid = TAILQ_FIRST(&txq->axq_tidq);
3505eb6f0de0SAdrian Chadd 		ath_tx_tid_drain(sc, tid->an, tid, &bf_cq);
3506eb6f0de0SAdrian Chadd 		ath_tx_tid_unsched(sc, tid);
3507eb6f0de0SAdrian Chadd 	}
3508eb6f0de0SAdrian Chadd 
3509eb6f0de0SAdrian Chadd 	ATH_TXQ_UNLOCK(txq);
3510eb6f0de0SAdrian Chadd 
3511eb6f0de0SAdrian Chadd 	while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) {
3512eb6f0de0SAdrian Chadd 		TAILQ_REMOVE(&bf_cq, bf, bf_list);
3513eb6f0de0SAdrian Chadd 		ath_tx_default_comp(sc, bf, 0);
3514eb6f0de0SAdrian Chadd 	}
3515eb6f0de0SAdrian Chadd }
3516eb6f0de0SAdrian Chadd 
3517eb6f0de0SAdrian Chadd /*
3518eb6f0de0SAdrian Chadd  * Handle completion of non-aggregate session frames.
35190c54de88SAdrian Chadd  *
35200c54de88SAdrian Chadd  * This (currently) doesn't implement software retransmission of
35210c54de88SAdrian Chadd  * non-aggregate frames!
35220c54de88SAdrian Chadd  *
35230c54de88SAdrian Chadd  * Software retransmission of non-aggregate frames needs to obey
35240c54de88SAdrian Chadd  * the strict sequence number ordering, and drop any frames that
35250c54de88SAdrian Chadd  * will fail this.
35260c54de88SAdrian Chadd  *
35270c54de88SAdrian Chadd  * For now, filtered frames and frame transmission will cause
35280c54de88SAdrian Chadd  * all kinds of issues.  So we don't support them.
35290c54de88SAdrian Chadd  *
35300c54de88SAdrian Chadd  * So anyone queuing frames via ath_tx_normal_xmit() or
35310c54de88SAdrian Chadd  * ath_tx_hw_queue_norm() must override and set CLRDMASK.
3532eb6f0de0SAdrian Chadd  */
3533eb6f0de0SAdrian Chadd void
3534eb6f0de0SAdrian Chadd ath_tx_normal_comp(struct ath_softc *sc, struct ath_buf *bf, int fail)
3535eb6f0de0SAdrian Chadd {
3536eb6f0de0SAdrian Chadd 	struct ieee80211_node *ni = bf->bf_node;
3537eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
3538eb6f0de0SAdrian Chadd 	int tid = bf->bf_state.bfs_tid;
3539eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
3540eb6f0de0SAdrian Chadd 	struct ath_tx_status *ts = &bf->bf_status.ds_txstat;
3541eb6f0de0SAdrian Chadd 
3542eb6f0de0SAdrian Chadd 	/* The TID state is protected behind the TXQ lock */
3543eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
3544eb6f0de0SAdrian Chadd 
3545eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: bf=%p: fail=%d, hwq_depth now %d\n",
3546eb6f0de0SAdrian Chadd 	    __func__, bf, fail, atid->hwq_depth - 1);
3547eb6f0de0SAdrian Chadd 
3548eb6f0de0SAdrian Chadd 	atid->hwq_depth--;
3549f1bc738eSAdrian Chadd 
35500c54de88SAdrian Chadd #if 0
35510c54de88SAdrian Chadd 	/*
35520c54de88SAdrian Chadd 	 * If the frame was filtered, stick it on the filter frame
35530c54de88SAdrian Chadd 	 * queue and complain about it.  It shouldn't happen!
35540c54de88SAdrian Chadd 	 */
35550c54de88SAdrian Chadd 	if ((ts->ts_status & HAL_TXERR_FILT) ||
35560c54de88SAdrian Chadd 	    (ts->ts_status != 0 && atid->isfiltered)) {
35570c54de88SAdrian Chadd 		device_printf(sc->sc_dev,
35580c54de88SAdrian Chadd 		    "%s: isfiltered=%d, ts_status=%d: huh?\n",
35590c54de88SAdrian Chadd 		    __func__,
35600c54de88SAdrian Chadd 		    atid->isfiltered,
35610c54de88SAdrian Chadd 		    ts->ts_status);
35620c54de88SAdrian Chadd 		ath_tx_tid_filt_comp_buf(sc, atid, bf);
35630c54de88SAdrian Chadd 	}
35640c54de88SAdrian Chadd #endif
3565f1bc738eSAdrian Chadd 	if (atid->isfiltered)
35660c54de88SAdrian Chadd 		device_printf(sc->sc_dev, "%s: filtered?!\n", __func__);
3567eb6f0de0SAdrian Chadd 	if (atid->hwq_depth < 0)
3568eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev, "%s: hwq_depth < 0: %d\n",
3569eb6f0de0SAdrian Chadd 		    __func__, atid->hwq_depth);
3570f1bc738eSAdrian Chadd 
3571f1bc738eSAdrian Chadd 	/*
3572f1bc738eSAdrian Chadd 	 * If the queue is filtered, potentially mark it as complete
3573f1bc738eSAdrian Chadd 	 * and reschedule it as needed.
3574f1bc738eSAdrian Chadd 	 *
3575f1bc738eSAdrian Chadd 	 * This is required as there may be a subsequent TX descriptor
3576f1bc738eSAdrian Chadd 	 * for this end-node that has CLRDMASK set, so it's quite possible
3577f1bc738eSAdrian Chadd 	 * that a filtered frame will be followed by a non-filtered
3578f1bc738eSAdrian Chadd 	 * (complete or otherwise) frame.
3579f1bc738eSAdrian Chadd 	 *
3580f1bc738eSAdrian Chadd 	 * XXX should we do this before we complete the frame?
3581f1bc738eSAdrian Chadd 	 */
3582f1bc738eSAdrian Chadd 	if (atid->isfiltered)
3583f1bc738eSAdrian Chadd 		ath_tx_tid_filt_comp_complete(sc, atid);
3584eb6f0de0SAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
3585eb6f0de0SAdrian Chadd 
3586eb6f0de0SAdrian Chadd 	/*
3587eb6f0de0SAdrian Chadd 	 * punt to rate control if we're not being cleaned up
3588eb6f0de0SAdrian Chadd 	 * during a hw queue drain and the frame wanted an ACK.
3589eb6f0de0SAdrian Chadd 	 */
3590875a9451SAdrian Chadd 	if (fail == 0 && ((bf->bf_state.bfs_txflags & HAL_TXDESC_NOACK) == 0))
3591eb6f0de0SAdrian Chadd 		ath_tx_update_ratectrl(sc, ni, bf->bf_state.bfs_rc,
3592eb6f0de0SAdrian Chadd 		    ts, bf->bf_state.bfs_pktlen,
3593eb6f0de0SAdrian Chadd 		    1, (ts->ts_status == 0) ? 0 : 1);
3594eb6f0de0SAdrian Chadd 
3595eb6f0de0SAdrian Chadd 	ath_tx_default_comp(sc, bf, fail);
3596eb6f0de0SAdrian Chadd }
3597eb6f0de0SAdrian Chadd 
3598eb6f0de0SAdrian Chadd /*
3599eb6f0de0SAdrian Chadd  * Handle cleanup of aggregate session packets that aren't
3600eb6f0de0SAdrian Chadd  * an A-MPDU.
3601eb6f0de0SAdrian Chadd  *
3602eb6f0de0SAdrian Chadd  * There's no need to update the BAW here - the session is being
3603eb6f0de0SAdrian Chadd  * torn down.
3604eb6f0de0SAdrian Chadd  */
3605eb6f0de0SAdrian Chadd static void
3606eb6f0de0SAdrian Chadd ath_tx_comp_cleanup_unaggr(struct ath_softc *sc, struct ath_buf *bf)
3607eb6f0de0SAdrian Chadd {
3608eb6f0de0SAdrian Chadd 	struct ieee80211_node *ni = bf->bf_node;
3609eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
3610eb6f0de0SAdrian Chadd 	int tid = bf->bf_state.bfs_tid;
3611eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
3612eb6f0de0SAdrian Chadd 
3613eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: TID %d: incomp=%d\n",
3614eb6f0de0SAdrian Chadd 	    __func__, tid, atid->incomp);
3615eb6f0de0SAdrian Chadd 
3616eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
3617eb6f0de0SAdrian Chadd 	atid->incomp--;
3618eb6f0de0SAdrian Chadd 	if (atid->incomp == 0) {
3619eb6f0de0SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL,
3620eb6f0de0SAdrian Chadd 		    "%s: TID %d: cleaned up! resume!\n",
3621eb6f0de0SAdrian Chadd 		    __func__, tid);
3622eb6f0de0SAdrian Chadd 		atid->cleanup_inprogress = 0;
3623eb6f0de0SAdrian Chadd 		ath_tx_tid_resume(sc, atid);
3624eb6f0de0SAdrian Chadd 	}
3625eb6f0de0SAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
3626eb6f0de0SAdrian Chadd 
3627eb6f0de0SAdrian Chadd 	ath_tx_default_comp(sc, bf, 0);
3628eb6f0de0SAdrian Chadd }
3629eb6f0de0SAdrian Chadd 
3630eb6f0de0SAdrian Chadd /*
3631eb6f0de0SAdrian Chadd  * Performs transmit side cleanup when TID changes from aggregated to
3632eb6f0de0SAdrian Chadd  * unaggregated.
3633eb6f0de0SAdrian Chadd  *
3634eb6f0de0SAdrian Chadd  * - Discard all retry frames from the s/w queue.
3635eb6f0de0SAdrian Chadd  * - Fix the tx completion function for all buffers in s/w queue.
3636eb6f0de0SAdrian Chadd  * - Count the number of unacked frames, and let transmit completion
3637eb6f0de0SAdrian Chadd  *   handle it later.
3638eb6f0de0SAdrian Chadd  *
3639eb6f0de0SAdrian Chadd  * The caller is responsible for pausing the TID.
3640eb6f0de0SAdrian Chadd  */
3641eb6f0de0SAdrian Chadd static void
36424dfd4507SAdrian Chadd ath_tx_tid_cleanup(struct ath_softc *sc, struct ath_node *an, int tid)
3643eb6f0de0SAdrian Chadd {
3644eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
3645eb6f0de0SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
3646eb6f0de0SAdrian Chadd 	struct ath_buf *bf, *bf_next;
3647eb6f0de0SAdrian Chadd 	ath_bufhead bf_cq;
3648eb6f0de0SAdrian Chadd 
3649d3a6425bSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_BAW,
3650eb6f0de0SAdrian Chadd 	    "%s: TID %d: called\n", __func__, tid);
3651eb6f0de0SAdrian Chadd 
3652eb6f0de0SAdrian Chadd 	TAILQ_INIT(&bf_cq);
3653eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
3654eb6f0de0SAdrian Chadd 
3655eb6f0de0SAdrian Chadd 	/*
3656f1bc738eSAdrian Chadd 	 * Move the filtered frames to the TX queue, before
3657f1bc738eSAdrian Chadd 	 * we run off and discard/process things.
3658f1bc738eSAdrian Chadd 	 */
3659f1bc738eSAdrian Chadd 	/* XXX this is really quite inefficient */
3660f1bc738eSAdrian Chadd 	while ((bf = TAILQ_LAST(&atid->filtq.axq_q, ath_bufhead_s)) != NULL) {
3661f1bc738eSAdrian Chadd 		ATH_TXQ_REMOVE(&atid->filtq, bf, bf_list);
3662f1bc738eSAdrian Chadd 		ATH_TXQ_INSERT_HEAD(atid, bf, bf_list);
3663f1bc738eSAdrian Chadd 	}
3664f1bc738eSAdrian Chadd 
3665f1bc738eSAdrian Chadd 	/*
3666eb6f0de0SAdrian Chadd 	 * Update the frames in the software TX queue:
3667eb6f0de0SAdrian Chadd 	 *
3668eb6f0de0SAdrian Chadd 	 * + Discard retry frames in the queue
3669eb6f0de0SAdrian Chadd 	 * + Fix the completion function to be non-aggregate
3670eb6f0de0SAdrian Chadd 	 */
3671eb6f0de0SAdrian Chadd 	bf = TAILQ_FIRST(&atid->axq_q);
3672eb6f0de0SAdrian Chadd 	while (bf) {
3673eb6f0de0SAdrian Chadd 		if (bf->bf_state.bfs_isretried) {
3674eb6f0de0SAdrian Chadd 			bf_next = TAILQ_NEXT(bf, bf_list);
3675eb6f0de0SAdrian Chadd 			TAILQ_REMOVE(&atid->axq_q, bf, bf_list);
3676eb6f0de0SAdrian Chadd 			atid->axq_depth--;
3677eb6f0de0SAdrian Chadd 			if (bf->bf_state.bfs_dobaw) {
3678eb6f0de0SAdrian Chadd 				ath_tx_update_baw(sc, an, atid, bf);
3679eb6f0de0SAdrian Chadd 				if (! bf->bf_state.bfs_addedbaw)
3680eb6f0de0SAdrian Chadd 					device_printf(sc->sc_dev,
3681eb6f0de0SAdrian Chadd 					    "%s: wasn't added: seqno %d\n",
3682d4365d16SAdrian Chadd 					    __func__,
3683d4365d16SAdrian Chadd 					    SEQNO(bf->bf_state.bfs_seqno));
3684eb6f0de0SAdrian Chadd 			}
3685eb6f0de0SAdrian Chadd 			bf->bf_state.bfs_dobaw = 0;
3686eb6f0de0SAdrian Chadd 			/*
3687eb6f0de0SAdrian Chadd 			 * Call the default completion handler with "fail" just
3688eb6f0de0SAdrian Chadd 			 * so upper levels are suitably notified about this.
3689eb6f0de0SAdrian Chadd 			 */
3690eb6f0de0SAdrian Chadd 			TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list);
3691eb6f0de0SAdrian Chadd 			bf = bf_next;
3692eb6f0de0SAdrian Chadd 			continue;
3693eb6f0de0SAdrian Chadd 		}
3694eb6f0de0SAdrian Chadd 		/* Give these the default completion handler */
3695eb6f0de0SAdrian Chadd 		bf->bf_comp = ath_tx_normal_comp;
3696eb6f0de0SAdrian Chadd 		bf = TAILQ_NEXT(bf, bf_list);
3697eb6f0de0SAdrian Chadd 	}
3698eb6f0de0SAdrian Chadd 
3699eb6f0de0SAdrian Chadd 	/* The caller is required to pause the TID */
3700eb6f0de0SAdrian Chadd #if 0
3701eb6f0de0SAdrian Chadd 	/* Pause the TID */
3702eb6f0de0SAdrian Chadd 	ath_tx_tid_pause(sc, atid);
3703eb6f0de0SAdrian Chadd #endif
3704eb6f0de0SAdrian Chadd 
3705eb6f0de0SAdrian Chadd 	/*
3706eb6f0de0SAdrian Chadd 	 * Calculate what hardware-queued frames exist based
3707eb6f0de0SAdrian Chadd 	 * on the current BAW size. Ie, what frames have been
3708eb6f0de0SAdrian Chadd 	 * added to the TX hardware queue for this TID but
3709eb6f0de0SAdrian Chadd 	 * not yet ACKed.
3710eb6f0de0SAdrian Chadd 	 */
3711eb6f0de0SAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid);
3712eb6f0de0SAdrian Chadd 	/* Need the lock - fiddling with BAW */
3713eb6f0de0SAdrian Chadd 	while (atid->baw_head != atid->baw_tail) {
3714eb6f0de0SAdrian Chadd 		if (atid->tx_buf[atid->baw_head]) {
3715eb6f0de0SAdrian Chadd 			atid->incomp++;
3716eb6f0de0SAdrian Chadd 			atid->cleanup_inprogress = 1;
3717eb6f0de0SAdrian Chadd 			atid->tx_buf[atid->baw_head] = NULL;
3718eb6f0de0SAdrian Chadd 		}
3719eb6f0de0SAdrian Chadd 		INCR(atid->baw_head, ATH_TID_MAX_BUFS);
3720eb6f0de0SAdrian Chadd 		INCR(tap->txa_start, IEEE80211_SEQ_RANGE);
3721eb6f0de0SAdrian Chadd 	}
3722eb6f0de0SAdrian Chadd 
3723eb6f0de0SAdrian Chadd 	/*
3724eb6f0de0SAdrian Chadd 	 * If cleanup is required, defer TID scheduling
3725eb6f0de0SAdrian Chadd 	 * until all the HW queued packets have been
3726eb6f0de0SAdrian Chadd 	 * sent.
3727eb6f0de0SAdrian Chadd 	 */
3728eb6f0de0SAdrian Chadd 	if (! atid->cleanup_inprogress)
3729eb6f0de0SAdrian Chadd 		ath_tx_tid_resume(sc, atid);
3730eb6f0de0SAdrian Chadd 
3731eb6f0de0SAdrian Chadd 	if (atid->cleanup_inprogress)
3732eb6f0de0SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL,
3733eb6f0de0SAdrian Chadd 		    "%s: TID %d: cleanup needed: %d packets\n",
3734eb6f0de0SAdrian Chadd 		    __func__, tid, atid->incomp);
3735eb6f0de0SAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
3736eb6f0de0SAdrian Chadd 
3737eb6f0de0SAdrian Chadd 	/* Handle completing frames and fail them */
3738eb6f0de0SAdrian Chadd 	while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) {
3739eb6f0de0SAdrian Chadd 		TAILQ_REMOVE(&bf_cq, bf, bf_list);
3740eb6f0de0SAdrian Chadd 		ath_tx_default_comp(sc, bf, 1);
3741eb6f0de0SAdrian Chadd 	}
3742eb6f0de0SAdrian Chadd }
3743eb6f0de0SAdrian Chadd 
3744eb6f0de0SAdrian Chadd static struct ath_buf *
374538962489SAdrian Chadd ath_tx_retry_clone(struct ath_softc *sc, struct ath_node *an,
374638962489SAdrian Chadd     struct ath_tid *tid, struct ath_buf *bf)
3747eb6f0de0SAdrian Chadd {
3748eb6f0de0SAdrian Chadd 	struct ath_buf *nbf;
3749eb6f0de0SAdrian Chadd 	int error;
3750eb6f0de0SAdrian Chadd 
3751eb6f0de0SAdrian Chadd 	nbf = ath_buf_clone(sc, bf);
3752eb6f0de0SAdrian Chadd 
3753eb6f0de0SAdrian Chadd #if 0
3754eb6f0de0SAdrian Chadd 	device_printf(sc->sc_dev, "%s: ATH_BUF_BUSY; cloning\n",
3755eb6f0de0SAdrian Chadd 	    __func__);
3756eb6f0de0SAdrian Chadd #endif
3757eb6f0de0SAdrian Chadd 
3758eb6f0de0SAdrian Chadd 	if (nbf == NULL) {
3759eb6f0de0SAdrian Chadd 		/* Failed to clone */
3760eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev,
3761eb6f0de0SAdrian Chadd 		    "%s: failed to clone a busy buffer\n",
3762eb6f0de0SAdrian Chadd 		    __func__);
3763eb6f0de0SAdrian Chadd 		return NULL;
3764eb6f0de0SAdrian Chadd 	}
3765eb6f0de0SAdrian Chadd 
3766eb6f0de0SAdrian Chadd 	/* Setup the dma for the new buffer */
3767eb6f0de0SAdrian Chadd 	error = ath_tx_dmasetup(sc, nbf, nbf->bf_m);
3768eb6f0de0SAdrian Chadd 	if (error != 0) {
3769eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev,
3770eb6f0de0SAdrian Chadd 		    "%s: failed to setup dma for clone\n",
3771eb6f0de0SAdrian Chadd 		    __func__);
3772eb6f0de0SAdrian Chadd 		/*
3773eb6f0de0SAdrian Chadd 		 * Put this at the head of the list, not tail;
3774eb6f0de0SAdrian Chadd 		 * that way it doesn't interfere with the
3775eb6f0de0SAdrian Chadd 		 * busy buffer logic (which uses the tail of
3776eb6f0de0SAdrian Chadd 		 * the list.)
3777eb6f0de0SAdrian Chadd 		 */
3778eb6f0de0SAdrian Chadd 		ATH_TXBUF_LOCK(sc);
377932c387f7SAdrian Chadd 		ath_returnbuf_head(sc, nbf);
3780eb6f0de0SAdrian Chadd 		ATH_TXBUF_UNLOCK(sc);
3781eb6f0de0SAdrian Chadd 		return NULL;
3782eb6f0de0SAdrian Chadd 	}
3783eb6f0de0SAdrian Chadd 
378438962489SAdrian Chadd 	/* Update BAW if required, before we free the original buf */
378538962489SAdrian Chadd 	if (bf->bf_state.bfs_dobaw)
378638962489SAdrian Chadd 		ath_tx_switch_baw_buf(sc, an, tid, bf, nbf);
378738962489SAdrian Chadd 
3788eb6f0de0SAdrian Chadd 	/* Free current buffer; return the older buffer */
3789eb6f0de0SAdrian Chadd 	bf->bf_m = NULL;
3790eb6f0de0SAdrian Chadd 	bf->bf_node = NULL;
3791eb6f0de0SAdrian Chadd 	ath_freebuf(sc, bf);
3792f1bc738eSAdrian Chadd 
3793eb6f0de0SAdrian Chadd 	return nbf;
3794eb6f0de0SAdrian Chadd }
3795eb6f0de0SAdrian Chadd 
3796eb6f0de0SAdrian Chadd /*
3797eb6f0de0SAdrian Chadd  * Handle retrying an unaggregate frame in an aggregate
3798eb6f0de0SAdrian Chadd  * session.
3799eb6f0de0SAdrian Chadd  *
3800eb6f0de0SAdrian Chadd  * If too many retries occur, pause the TID, wait for
3801eb6f0de0SAdrian Chadd  * any further retransmits (as there's no reason why
3802eb6f0de0SAdrian Chadd  * non-aggregate frames in an aggregate session are
3803eb6f0de0SAdrian Chadd  * transmitted in-order; they just have to be in-BAW)
3804eb6f0de0SAdrian Chadd  * and then queue a BAR.
3805eb6f0de0SAdrian Chadd  */
3806eb6f0de0SAdrian Chadd static void
3807eb6f0de0SAdrian Chadd ath_tx_aggr_retry_unaggr(struct ath_softc *sc, struct ath_buf *bf)
3808eb6f0de0SAdrian Chadd {
3809eb6f0de0SAdrian Chadd 	struct ieee80211_node *ni = bf->bf_node;
3810eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
3811eb6f0de0SAdrian Chadd 	int tid = bf->bf_state.bfs_tid;
3812eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
3813eb6f0de0SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
3814eb6f0de0SAdrian Chadd 
3815eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
3816eb6f0de0SAdrian Chadd 
3817eb6f0de0SAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid);
3818eb6f0de0SAdrian Chadd 
3819eb6f0de0SAdrian Chadd 	/*
3820eb6f0de0SAdrian Chadd 	 * If the buffer is marked as busy, we can't directly
3821eb6f0de0SAdrian Chadd 	 * reuse it. Instead, try to clone the buffer.
3822eb6f0de0SAdrian Chadd 	 * If the clone is successful, recycle the old buffer.
3823eb6f0de0SAdrian Chadd 	 * If the clone is unsuccessful, set bfs_retries to max
3824eb6f0de0SAdrian Chadd 	 * to force the next bit of code to free the buffer
3825eb6f0de0SAdrian Chadd 	 * for us.
3826eb6f0de0SAdrian Chadd 	 */
3827eb6f0de0SAdrian Chadd 	if ((bf->bf_state.bfs_retries < SWMAX_RETRIES) &&
3828eb6f0de0SAdrian Chadd 	    (bf->bf_flags & ATH_BUF_BUSY)) {
3829eb6f0de0SAdrian Chadd 		struct ath_buf *nbf;
383038962489SAdrian Chadd 		nbf = ath_tx_retry_clone(sc, an, atid, bf);
3831eb6f0de0SAdrian Chadd 		if (nbf)
3832eb6f0de0SAdrian Chadd 			/* bf has been freed at this point */
3833eb6f0de0SAdrian Chadd 			bf = nbf;
3834eb6f0de0SAdrian Chadd 		else
3835eb6f0de0SAdrian Chadd 			bf->bf_state.bfs_retries = SWMAX_RETRIES + 1;
3836eb6f0de0SAdrian Chadd 	}
3837eb6f0de0SAdrian Chadd 
3838eb6f0de0SAdrian Chadd 	if (bf->bf_state.bfs_retries >= SWMAX_RETRIES) {
3839eb6f0de0SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_RETRIES,
3840eb6f0de0SAdrian Chadd 		    "%s: exceeded retries; seqno %d\n",
3841eb6f0de0SAdrian Chadd 		    __func__, SEQNO(bf->bf_state.bfs_seqno));
3842eb6f0de0SAdrian Chadd 		sc->sc_stats.ast_tx_swretrymax++;
3843eb6f0de0SAdrian Chadd 
3844eb6f0de0SAdrian Chadd 		/* Update BAW anyway */
3845eb6f0de0SAdrian Chadd 		if (bf->bf_state.bfs_dobaw) {
3846eb6f0de0SAdrian Chadd 			ath_tx_update_baw(sc, an, atid, bf);
3847eb6f0de0SAdrian Chadd 			if (! bf->bf_state.bfs_addedbaw)
3848eb6f0de0SAdrian Chadd 				device_printf(sc->sc_dev,
3849eb6f0de0SAdrian Chadd 				    "%s: wasn't added: seqno %d\n",
3850eb6f0de0SAdrian Chadd 				    __func__, SEQNO(bf->bf_state.bfs_seqno));
3851eb6f0de0SAdrian Chadd 		}
3852eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_dobaw = 0;
3853eb6f0de0SAdrian Chadd 
385488b3d483SAdrian Chadd 		/* Suspend the TX queue and get ready to send the BAR */
385588b3d483SAdrian Chadd 		ath_tx_tid_bar_suspend(sc, atid);
385688b3d483SAdrian Chadd 
385788b3d483SAdrian Chadd 		/* Send the BAR if there are no other frames waiting */
385888b3d483SAdrian Chadd 		if (ath_tx_tid_bar_tx_ready(sc, atid))
385988b3d483SAdrian Chadd 			ath_tx_tid_bar_tx(sc, atid);
386088b3d483SAdrian Chadd 
3861eb6f0de0SAdrian Chadd 		ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
3862eb6f0de0SAdrian Chadd 
3863eb6f0de0SAdrian Chadd 		/* Free buffer, bf is free after this call */
3864eb6f0de0SAdrian Chadd 		ath_tx_default_comp(sc, bf, 0);
3865eb6f0de0SAdrian Chadd 		return;
3866eb6f0de0SAdrian Chadd 	}
3867eb6f0de0SAdrian Chadd 
3868eb6f0de0SAdrian Chadd 	/*
3869eb6f0de0SAdrian Chadd 	 * This increments the retry counter as well as
3870eb6f0de0SAdrian Chadd 	 * sets the retry flag in the ath_buf and packet
3871eb6f0de0SAdrian Chadd 	 * body.
3872eb6f0de0SAdrian Chadd 	 */
3873eb6f0de0SAdrian Chadd 	ath_tx_set_retry(sc, bf);
3874f1bc738eSAdrian Chadd 	sc->sc_stats.ast_tx_swretries++;
3875eb6f0de0SAdrian Chadd 
3876eb6f0de0SAdrian Chadd 	/*
3877eb6f0de0SAdrian Chadd 	 * Insert this at the head of the queue, so it's
3878eb6f0de0SAdrian Chadd 	 * retried before any current/subsequent frames.
3879eb6f0de0SAdrian Chadd 	 */
3880eb6f0de0SAdrian Chadd 	ATH_TXQ_INSERT_HEAD(atid, bf, bf_list);
3881eb6f0de0SAdrian Chadd 	ath_tx_tid_sched(sc, atid);
388288b3d483SAdrian Chadd 	/* Send the BAR if there are no other frames waiting */
388388b3d483SAdrian Chadd 	if (ath_tx_tid_bar_tx_ready(sc, atid))
388488b3d483SAdrian Chadd 		ath_tx_tid_bar_tx(sc, atid);
3885eb6f0de0SAdrian Chadd 
3886eb6f0de0SAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
3887eb6f0de0SAdrian Chadd }
3888eb6f0de0SAdrian Chadd 
3889eb6f0de0SAdrian Chadd /*
3890eb6f0de0SAdrian Chadd  * Common code for aggregate excessive retry/subframe retry.
3891eb6f0de0SAdrian Chadd  * If retrying, queues buffers to bf_q. If not, frees the
3892eb6f0de0SAdrian Chadd  * buffers.
3893eb6f0de0SAdrian Chadd  *
3894eb6f0de0SAdrian Chadd  * XXX should unify this with ath_tx_aggr_retry_unaggr()
3895eb6f0de0SAdrian Chadd  */
3896eb6f0de0SAdrian Chadd static int
3897eb6f0de0SAdrian Chadd ath_tx_retry_subframe(struct ath_softc *sc, struct ath_buf *bf,
3898eb6f0de0SAdrian Chadd     ath_bufhead *bf_q)
3899eb6f0de0SAdrian Chadd {
3900eb6f0de0SAdrian Chadd 	struct ieee80211_node *ni = bf->bf_node;
3901eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
3902eb6f0de0SAdrian Chadd 	int tid = bf->bf_state.bfs_tid;
3903eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
3904eb6f0de0SAdrian Chadd 
3905eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[atid->ac]);
3906eb6f0de0SAdrian Chadd 
390721840808SAdrian Chadd 	/* XXX clr11naggr should be done for all subframes */
3908eb6f0de0SAdrian Chadd 	ath_hal_clr11n_aggr(sc->sc_ah, bf->bf_desc);
3909eb6f0de0SAdrian Chadd 	ath_hal_set11nburstduration(sc->sc_ah, bf->bf_desc, 0);
3910f1bc738eSAdrian Chadd 
3911eb6f0de0SAdrian Chadd 	/* ath_hal_set11n_virtualmorefrag(sc->sc_ah, bf->bf_desc, 0); */
3912eb6f0de0SAdrian Chadd 
3913eb6f0de0SAdrian Chadd 	/*
3914eb6f0de0SAdrian Chadd 	 * If the buffer is marked as busy, we can't directly
3915eb6f0de0SAdrian Chadd 	 * reuse it. Instead, try to clone the buffer.
3916eb6f0de0SAdrian Chadd 	 * If the clone is successful, recycle the old buffer.
3917eb6f0de0SAdrian Chadd 	 * If the clone is unsuccessful, set bfs_retries to max
3918eb6f0de0SAdrian Chadd 	 * to force the next bit of code to free the buffer
3919eb6f0de0SAdrian Chadd 	 * for us.
3920eb6f0de0SAdrian Chadd 	 */
3921eb6f0de0SAdrian Chadd 	if ((bf->bf_state.bfs_retries < SWMAX_RETRIES) &&
3922eb6f0de0SAdrian Chadd 	    (bf->bf_flags & ATH_BUF_BUSY)) {
3923eb6f0de0SAdrian Chadd 		struct ath_buf *nbf;
392438962489SAdrian Chadd 		nbf = ath_tx_retry_clone(sc, an, atid, bf);
3925eb6f0de0SAdrian Chadd 		if (nbf)
3926eb6f0de0SAdrian Chadd 			/* bf has been freed at this point */
3927eb6f0de0SAdrian Chadd 			bf = nbf;
3928eb6f0de0SAdrian Chadd 		else
3929eb6f0de0SAdrian Chadd 			bf->bf_state.bfs_retries = SWMAX_RETRIES + 1;
3930eb6f0de0SAdrian Chadd 	}
3931eb6f0de0SAdrian Chadd 
3932eb6f0de0SAdrian Chadd 	if (bf->bf_state.bfs_retries >= SWMAX_RETRIES) {
3933eb6f0de0SAdrian Chadd 		sc->sc_stats.ast_tx_swretrymax++;
3934eb6f0de0SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_RETRIES,
3935eb6f0de0SAdrian Chadd 		    "%s: max retries: seqno %d\n",
3936eb6f0de0SAdrian Chadd 		    __func__, SEQNO(bf->bf_state.bfs_seqno));
3937eb6f0de0SAdrian Chadd 		ath_tx_update_baw(sc, an, atid, bf);
3938eb6f0de0SAdrian Chadd 		if (! bf->bf_state.bfs_addedbaw)
3939eb6f0de0SAdrian Chadd 			device_printf(sc->sc_dev,
3940eb6f0de0SAdrian Chadd 			    "%s: wasn't added: seqno %d\n",
3941eb6f0de0SAdrian Chadd 			    __func__, SEQNO(bf->bf_state.bfs_seqno));
3942eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_dobaw = 0;
3943eb6f0de0SAdrian Chadd 		return 1;
3944eb6f0de0SAdrian Chadd 	}
3945eb6f0de0SAdrian Chadd 
3946eb6f0de0SAdrian Chadd 	ath_tx_set_retry(sc, bf);
3947f1bc738eSAdrian Chadd 	sc->sc_stats.ast_tx_swretries++;
3948eb6f0de0SAdrian Chadd 	bf->bf_next = NULL;		/* Just to make sure */
3949eb6f0de0SAdrian Chadd 
395021840808SAdrian Chadd 	/* Clear the aggregate state */
395121840808SAdrian Chadd 	bf->bf_state.bfs_aggr = 0;
395221840808SAdrian Chadd 	bf->bf_state.bfs_ndelim = 0;	/* ??? needed? */
395321840808SAdrian Chadd 	bf->bf_state.bfs_nframes = 1;
395421840808SAdrian Chadd 
3955eb6f0de0SAdrian Chadd 	TAILQ_INSERT_TAIL(bf_q, bf, bf_list);
3956eb6f0de0SAdrian Chadd 	return 0;
3957eb6f0de0SAdrian Chadd }
3958eb6f0de0SAdrian Chadd 
3959eb6f0de0SAdrian Chadd /*
3960eb6f0de0SAdrian Chadd  * error pkt completion for an aggregate destination
3961eb6f0de0SAdrian Chadd  */
3962eb6f0de0SAdrian Chadd static void
3963eb6f0de0SAdrian Chadd ath_tx_comp_aggr_error(struct ath_softc *sc, struct ath_buf *bf_first,
3964eb6f0de0SAdrian Chadd     struct ath_tid *tid)
3965eb6f0de0SAdrian Chadd {
3966eb6f0de0SAdrian Chadd 	struct ieee80211_node *ni = bf_first->bf_node;
3967eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
3968eb6f0de0SAdrian Chadd 	struct ath_buf *bf_next, *bf;
3969eb6f0de0SAdrian Chadd 	ath_bufhead bf_q;
3970eb6f0de0SAdrian Chadd 	int drops = 0;
3971eb6f0de0SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
3972eb6f0de0SAdrian Chadd 	ath_bufhead bf_cq;
3973eb6f0de0SAdrian Chadd 
3974eb6f0de0SAdrian Chadd 	TAILQ_INIT(&bf_q);
3975eb6f0de0SAdrian Chadd 	TAILQ_INIT(&bf_cq);
3976eb6f0de0SAdrian Chadd 
3977eb6f0de0SAdrian Chadd 	/*
3978eb6f0de0SAdrian Chadd 	 * Update rate control - all frames have failed.
3979eb6f0de0SAdrian Chadd 	 *
3980eb6f0de0SAdrian Chadd 	 * XXX use the length in the first frame in the series;
3981eb6f0de0SAdrian Chadd 	 * XXX just so things are consistent for now.
3982eb6f0de0SAdrian Chadd 	 */
3983eb6f0de0SAdrian Chadd 	ath_tx_update_ratectrl(sc, ni, bf_first->bf_state.bfs_rc,
3984eb6f0de0SAdrian Chadd 	    &bf_first->bf_status.ds_txstat,
3985eb6f0de0SAdrian Chadd 	    bf_first->bf_state.bfs_pktlen,
3986eb6f0de0SAdrian Chadd 	    bf_first->bf_state.bfs_nframes, bf_first->bf_state.bfs_nframes);
3987eb6f0de0SAdrian Chadd 
3988eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[tid->ac]);
3989eb6f0de0SAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid->tid);
39902d3d4776SAdrian Chadd 	sc->sc_stats.ast_tx_aggr_failall++;
3991eb6f0de0SAdrian Chadd 
3992eb6f0de0SAdrian Chadd 	/* Retry all subframes */
3993eb6f0de0SAdrian Chadd 	bf = bf_first;
3994eb6f0de0SAdrian Chadd 	while (bf) {
3995eb6f0de0SAdrian Chadd 		bf_next = bf->bf_next;
3996eb6f0de0SAdrian Chadd 		bf->bf_next = NULL;	/* Remove it from the aggr list */
39972d3d4776SAdrian Chadd 		sc->sc_stats.ast_tx_aggr_fail++;
3998eb6f0de0SAdrian Chadd 		if (ath_tx_retry_subframe(sc, bf, &bf_q)) {
3999eb6f0de0SAdrian Chadd 			drops++;
4000eb6f0de0SAdrian Chadd 			bf->bf_next = NULL;
4001eb6f0de0SAdrian Chadd 			TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list);
4002eb6f0de0SAdrian Chadd 		}
4003eb6f0de0SAdrian Chadd 		bf = bf_next;
4004eb6f0de0SAdrian Chadd 	}
4005eb6f0de0SAdrian Chadd 
4006eb6f0de0SAdrian Chadd 	/* Prepend all frames to the beginning of the queue */
4007eb6f0de0SAdrian Chadd 	while ((bf = TAILQ_LAST(&bf_q, ath_bufhead_s)) != NULL) {
4008eb6f0de0SAdrian Chadd 		TAILQ_REMOVE(&bf_q, bf, bf_list);
4009eb6f0de0SAdrian Chadd 		ATH_TXQ_INSERT_HEAD(tid, bf, bf_list);
4010eb6f0de0SAdrian Chadd 	}
4011eb6f0de0SAdrian Chadd 
401239da9d42SAdrian Chadd 	/*
401339da9d42SAdrian Chadd 	 * Schedule the TID to be re-tried.
401439da9d42SAdrian Chadd 	 */
4015eb6f0de0SAdrian Chadd 	ath_tx_tid_sched(sc, tid);
4016eb6f0de0SAdrian Chadd 
4017eb6f0de0SAdrian Chadd 	/*
4018eb6f0de0SAdrian Chadd 	 * send bar if we dropped any frames
4019eb6f0de0SAdrian Chadd 	 *
4020eb6f0de0SAdrian Chadd 	 * Keep the txq lock held for now, as we need to ensure
4021eb6f0de0SAdrian Chadd 	 * that ni_txseqs[] is consistent (as it's being updated
4022eb6f0de0SAdrian Chadd 	 * in the ifnet TX context or raw TX context.)
4023eb6f0de0SAdrian Chadd 	 */
4024eb6f0de0SAdrian Chadd 	if (drops) {
402588b3d483SAdrian Chadd 		/* Suspend the TX queue and get ready to send the BAR */
402688b3d483SAdrian Chadd 		ath_tx_tid_bar_suspend(sc, tid);
4027eb6f0de0SAdrian Chadd 	}
4028eb6f0de0SAdrian Chadd 
402988b3d483SAdrian Chadd 	/*
403088b3d483SAdrian Chadd 	 * Send BAR if required
403188b3d483SAdrian Chadd 	 */
403288b3d483SAdrian Chadd 	if (ath_tx_tid_bar_tx_ready(sc, tid))
403388b3d483SAdrian Chadd 		ath_tx_tid_bar_tx(sc, tid);
4034f1bc738eSAdrian Chadd 
403588b3d483SAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[tid->ac]);
403688b3d483SAdrian Chadd 
4037eb6f0de0SAdrian Chadd 	/* Complete frames which errored out */
4038eb6f0de0SAdrian Chadd 	while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) {
4039eb6f0de0SAdrian Chadd 		TAILQ_REMOVE(&bf_cq, bf, bf_list);
4040eb6f0de0SAdrian Chadd 		ath_tx_default_comp(sc, bf, 0);
4041eb6f0de0SAdrian Chadd 	}
4042eb6f0de0SAdrian Chadd }
4043eb6f0de0SAdrian Chadd 
4044eb6f0de0SAdrian Chadd /*
4045eb6f0de0SAdrian Chadd  * Handle clean-up of packets from an aggregate list.
4046eb6f0de0SAdrian Chadd  *
4047eb6f0de0SAdrian Chadd  * There's no need to update the BAW here - the session is being
4048eb6f0de0SAdrian Chadd  * torn down.
4049eb6f0de0SAdrian Chadd  */
4050eb6f0de0SAdrian Chadd static void
4051eb6f0de0SAdrian Chadd ath_tx_comp_cleanup_aggr(struct ath_softc *sc, struct ath_buf *bf_first)
4052eb6f0de0SAdrian Chadd {
4053eb6f0de0SAdrian Chadd 	struct ath_buf *bf, *bf_next;
4054eb6f0de0SAdrian Chadd 	struct ieee80211_node *ni = bf_first->bf_node;
4055eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
4056eb6f0de0SAdrian Chadd 	int tid = bf_first->bf_state.bfs_tid;
4057eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
4058eb6f0de0SAdrian Chadd 
4059eb6f0de0SAdrian Chadd 	bf = bf_first;
4060eb6f0de0SAdrian Chadd 
4061eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
4062eb6f0de0SAdrian Chadd 
4063eb6f0de0SAdrian Chadd 	/* update incomp */
4064eb6f0de0SAdrian Chadd 	while (bf) {
4065eb6f0de0SAdrian Chadd 		atid->incomp--;
4066eb6f0de0SAdrian Chadd 		bf = bf->bf_next;
4067eb6f0de0SAdrian Chadd 	}
4068eb6f0de0SAdrian Chadd 
4069eb6f0de0SAdrian Chadd 	if (atid->incomp == 0) {
4070eb6f0de0SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL,
4071eb6f0de0SAdrian Chadd 		    "%s: TID %d: cleaned up! resume!\n",
4072eb6f0de0SAdrian Chadd 		    __func__, tid);
4073eb6f0de0SAdrian Chadd 		atid->cleanup_inprogress = 0;
4074eb6f0de0SAdrian Chadd 		ath_tx_tid_resume(sc, atid);
4075eb6f0de0SAdrian Chadd 	}
407688b3d483SAdrian Chadd 
407788b3d483SAdrian Chadd 	/* Send BAR if required */
4078f1bc738eSAdrian Chadd 	/* XXX why would we send a BAR when transitioning to non-aggregation? */
407988b3d483SAdrian Chadd 	if (ath_tx_tid_bar_tx_ready(sc, atid))
408088b3d483SAdrian Chadd 		ath_tx_tid_bar_tx(sc, atid);
4081f1bc738eSAdrian Chadd 
4082eb6f0de0SAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
4083eb6f0de0SAdrian Chadd 
4084eb6f0de0SAdrian Chadd 	/* Handle frame completion */
4085eb6f0de0SAdrian Chadd 	while (bf) {
4086eb6f0de0SAdrian Chadd 		bf_next = bf->bf_next;
4087eb6f0de0SAdrian Chadd 		ath_tx_default_comp(sc, bf, 1);
4088eb6f0de0SAdrian Chadd 		bf = bf_next;
4089eb6f0de0SAdrian Chadd 	}
4090eb6f0de0SAdrian Chadd }
4091eb6f0de0SAdrian Chadd 
4092eb6f0de0SAdrian Chadd /*
4093eb6f0de0SAdrian Chadd  * Handle completion of an set of aggregate frames.
4094eb6f0de0SAdrian Chadd  *
4095eb6f0de0SAdrian Chadd  * XXX for now, simply complete each sub-frame.
4096eb6f0de0SAdrian Chadd  *
4097eb6f0de0SAdrian Chadd  * Note: the completion handler is the last descriptor in the aggregate,
4098eb6f0de0SAdrian Chadd  * not the last descriptor in the first frame.
4099eb6f0de0SAdrian Chadd  */
4100eb6f0de0SAdrian Chadd static void
4101d4365d16SAdrian Chadd ath_tx_aggr_comp_aggr(struct ath_softc *sc, struct ath_buf *bf_first,
4102d4365d16SAdrian Chadd     int fail)
4103eb6f0de0SAdrian Chadd {
4104eb6f0de0SAdrian Chadd 	//struct ath_desc *ds = bf->bf_lastds;
4105eb6f0de0SAdrian Chadd 	struct ieee80211_node *ni = bf_first->bf_node;
4106eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
4107eb6f0de0SAdrian Chadd 	int tid = bf_first->bf_state.bfs_tid;
4108eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
4109eb6f0de0SAdrian Chadd 	struct ath_tx_status ts;
4110eb6f0de0SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
4111eb6f0de0SAdrian Chadd 	ath_bufhead bf_q;
4112eb6f0de0SAdrian Chadd 	ath_bufhead bf_cq;
4113eb6f0de0SAdrian Chadd 	int seq_st, tx_ok;
4114eb6f0de0SAdrian Chadd 	int hasba, isaggr;
4115eb6f0de0SAdrian Chadd 	uint32_t ba[2];
4116eb6f0de0SAdrian Chadd 	struct ath_buf *bf, *bf_next;
4117eb6f0de0SAdrian Chadd 	int ba_index;
4118eb6f0de0SAdrian Chadd 	int drops = 0;
4119eb6f0de0SAdrian Chadd 	int nframes = 0, nbad = 0, nf;
4120eb6f0de0SAdrian Chadd 	int pktlen;
4121eb6f0de0SAdrian Chadd 	/* XXX there's too much on the stack? */
4122b815538dSAdrian Chadd 	struct ath_rc_series rc[ATH_RC_NUM];
4123eb6f0de0SAdrian Chadd 	int txseq;
4124eb6f0de0SAdrian Chadd 
4125eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, "%s: called; hwq_depth=%d\n",
4126eb6f0de0SAdrian Chadd 	    __func__, atid->hwq_depth);
4127eb6f0de0SAdrian Chadd 
41280aa5c1bbSAdrian Chadd 	/*
41290aa5c1bbSAdrian Chadd 	 * Take a copy; this may be needed -after- bf_first
41300aa5c1bbSAdrian Chadd 	 * has been completed and freed.
41310aa5c1bbSAdrian Chadd 	 */
41320aa5c1bbSAdrian Chadd 	ts = bf_first->bf_status.ds_txstat;
41330aa5c1bbSAdrian Chadd 
4134f1bc738eSAdrian Chadd 	TAILQ_INIT(&bf_q);
4135f1bc738eSAdrian Chadd 	TAILQ_INIT(&bf_cq);
4136f1bc738eSAdrian Chadd 
4137eb6f0de0SAdrian Chadd 	/* The TID state is kept behind the TXQ lock */
4138eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
4139eb6f0de0SAdrian Chadd 
4140eb6f0de0SAdrian Chadd 	atid->hwq_depth--;
4141eb6f0de0SAdrian Chadd 	if (atid->hwq_depth < 0)
4142eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev, "%s: hwq_depth < 0: %d\n",
4143eb6f0de0SAdrian Chadd 		    __func__, atid->hwq_depth);
4144eb6f0de0SAdrian Chadd 
4145eb6f0de0SAdrian Chadd 	/*
4146f1bc738eSAdrian Chadd 	 * If the TID is filtered, handle completing the filter
4147f1bc738eSAdrian Chadd 	 * transition before potentially kicking it to the cleanup
4148f1bc738eSAdrian Chadd 	 * function.
41490aa5c1bbSAdrian Chadd 	 *
41500aa5c1bbSAdrian Chadd 	 * XXX this is duplicate work, ew.
4151f1bc738eSAdrian Chadd 	 */
4152f1bc738eSAdrian Chadd 	if (atid->isfiltered)
4153f1bc738eSAdrian Chadd 		ath_tx_tid_filt_comp_complete(sc, atid);
4154f1bc738eSAdrian Chadd 
4155f1bc738eSAdrian Chadd 	/*
4156eb6f0de0SAdrian Chadd 	 * Punt cleanup to the relevant function, not our problem now
4157eb6f0de0SAdrian Chadd 	 */
4158eb6f0de0SAdrian Chadd 	if (atid->cleanup_inprogress) {
4159f1bc738eSAdrian Chadd 		if (atid->isfiltered)
4160f1bc738eSAdrian Chadd 			device_printf(sc->sc_dev,
4161f1bc738eSAdrian Chadd 			    "%s: isfiltered=1, normal_comp?\n",
4162f1bc738eSAdrian Chadd 			    __func__);
4163eb6f0de0SAdrian Chadd 		ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
4164eb6f0de0SAdrian Chadd 		ath_tx_comp_cleanup_aggr(sc, bf_first);
4165eb6f0de0SAdrian Chadd 		return;
4166eb6f0de0SAdrian Chadd 	}
4167eb6f0de0SAdrian Chadd 
4168eb6f0de0SAdrian Chadd 	/*
4169f1bc738eSAdrian Chadd 	 * If the frame is filtered, transition to filtered frame
4170f1bc738eSAdrian Chadd 	 * mode and add this to the filtered frame list.
4171f1bc738eSAdrian Chadd 	 *
4172f1bc738eSAdrian Chadd 	 * XXX TODO: figure out how this interoperates with
4173f1bc738eSAdrian Chadd 	 * BAR, pause and cleanup states.
4174f1bc738eSAdrian Chadd 	 */
4175f1bc738eSAdrian Chadd 	if ((ts.ts_status & HAL_TXERR_FILT) ||
4176f1bc738eSAdrian Chadd 	    (ts.ts_status != 0 && atid->isfiltered)) {
4177f1bc738eSAdrian Chadd 		if (fail != 0)
4178f1bc738eSAdrian Chadd 			device_printf(sc->sc_dev,
4179f1bc738eSAdrian Chadd 			    "%s: isfiltered=1, fail=%d\n", __func__, fail);
4180f1bc738eSAdrian Chadd 		ath_tx_tid_filt_comp_aggr(sc, atid, bf_first, &bf_cq);
4181f1bc738eSAdrian Chadd 
4182f1bc738eSAdrian Chadd 		/* Remove from BAW */
4183f1bc738eSAdrian Chadd 		TAILQ_FOREACH_SAFE(bf, &bf_cq, bf_list, bf_next) {
4184f1bc738eSAdrian Chadd 			if (bf->bf_state.bfs_addedbaw)
4185f1bc738eSAdrian Chadd 				drops++;
4186f1bc738eSAdrian Chadd 			if (bf->bf_state.bfs_dobaw) {
4187f1bc738eSAdrian Chadd 				ath_tx_update_baw(sc, an, atid, bf);
4188f1bc738eSAdrian Chadd 				if (! bf->bf_state.bfs_addedbaw)
4189f1bc738eSAdrian Chadd 					device_printf(sc->sc_dev,
4190f1bc738eSAdrian Chadd 					    "%s: wasn't added: seqno %d\n",
4191f1bc738eSAdrian Chadd 					    __func__,
4192f1bc738eSAdrian Chadd 					    SEQNO(bf->bf_state.bfs_seqno));
4193f1bc738eSAdrian Chadd 			}
4194f1bc738eSAdrian Chadd 			bf->bf_state.bfs_dobaw = 0;
4195f1bc738eSAdrian Chadd 		}
4196f1bc738eSAdrian Chadd 		/*
4197f1bc738eSAdrian Chadd 		 * If any intermediate frames in the BAW were dropped when
4198f1bc738eSAdrian Chadd 		 * handling filtering things, send a BAR.
4199f1bc738eSAdrian Chadd 		 */
4200f1bc738eSAdrian Chadd 		if (drops)
4201f1bc738eSAdrian Chadd 			ath_tx_tid_bar_suspend(sc, atid);
4202f1bc738eSAdrian Chadd 
4203f1bc738eSAdrian Chadd 		/*
4204f1bc738eSAdrian Chadd 		 * Finish up by sending a BAR if required and freeing
4205f1bc738eSAdrian Chadd 		 * the frames outside of the TX lock.
4206f1bc738eSAdrian Chadd 		 */
4207f1bc738eSAdrian Chadd 		goto finish_send_bar;
4208f1bc738eSAdrian Chadd 	}
4209f1bc738eSAdrian Chadd 
4210f1bc738eSAdrian Chadd 	/*
4211eb6f0de0SAdrian Chadd 	 * XXX for now, use the first frame in the aggregate for
4212eb6f0de0SAdrian Chadd 	 * XXX rate control completion; it's at least consistent.
4213eb6f0de0SAdrian Chadd 	 */
4214eb6f0de0SAdrian Chadd 	pktlen = bf_first->bf_state.bfs_pktlen;
4215eb6f0de0SAdrian Chadd 
4216eb6f0de0SAdrian Chadd 	/*
4217e9a6408eSAdrian Chadd 	 * Handle errors first!
4218e9a6408eSAdrian Chadd 	 *
4219e9a6408eSAdrian Chadd 	 * Here, handle _any_ error as a "exceeded retries" error.
4220e9a6408eSAdrian Chadd 	 * Later on (when filtered frames are to be specially handled)
4221e9a6408eSAdrian Chadd 	 * it'll have to be expanded.
4222eb6f0de0SAdrian Chadd 	 */
4223e9a6408eSAdrian Chadd #if 0
4224eb6f0de0SAdrian Chadd 	if (ts.ts_status & HAL_TXERR_XRETRY) {
4225e9a6408eSAdrian Chadd #endif
4226e9a6408eSAdrian Chadd 	if (ts.ts_status != 0) {
4227eb6f0de0SAdrian Chadd 		ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
4228eb6f0de0SAdrian Chadd 		ath_tx_comp_aggr_error(sc, bf_first, atid);
4229eb6f0de0SAdrian Chadd 		return;
4230eb6f0de0SAdrian Chadd 	}
4231eb6f0de0SAdrian Chadd 
4232eb6f0de0SAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid);
4233eb6f0de0SAdrian Chadd 
4234eb6f0de0SAdrian Chadd 	/*
4235eb6f0de0SAdrian Chadd 	 * extract starting sequence and block-ack bitmap
4236eb6f0de0SAdrian Chadd 	 */
4237eb6f0de0SAdrian Chadd 	/* XXX endian-ness of seq_st, ba? */
4238eb6f0de0SAdrian Chadd 	seq_st = ts.ts_seqnum;
4239eb6f0de0SAdrian Chadd 	hasba = !! (ts.ts_flags & HAL_TX_BA);
4240eb6f0de0SAdrian Chadd 	tx_ok = (ts.ts_status == 0);
4241eb6f0de0SAdrian Chadd 	isaggr = bf_first->bf_state.bfs_aggr;
4242eb6f0de0SAdrian Chadd 	ba[0] = ts.ts_ba_low;
4243eb6f0de0SAdrian Chadd 	ba[1] = ts.ts_ba_high;
4244eb6f0de0SAdrian Chadd 
4245eb6f0de0SAdrian Chadd 	/*
4246eb6f0de0SAdrian Chadd 	 * Copy the TX completion status and the rate control
4247eb6f0de0SAdrian Chadd 	 * series from the first descriptor, as it may be freed
4248eb6f0de0SAdrian Chadd 	 * before the rate control code can get its grubby fingers
4249eb6f0de0SAdrian Chadd 	 * into things.
4250eb6f0de0SAdrian Chadd 	 */
4251eb6f0de0SAdrian Chadd 	memcpy(rc, bf_first->bf_state.bfs_rc, sizeof(rc));
4252eb6f0de0SAdrian Chadd 
4253eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR,
4254d4365d16SAdrian Chadd 	    "%s: txa_start=%d, tx_ok=%d, status=%.8x, flags=%.8x, "
4255d4365d16SAdrian Chadd 	    "isaggr=%d, seq_st=%d, hasba=%d, ba=%.8x, %.8x\n",
4256eb6f0de0SAdrian Chadd 	    __func__, tap->txa_start, tx_ok, ts.ts_status, ts.ts_flags,
4257eb6f0de0SAdrian Chadd 	    isaggr, seq_st, hasba, ba[0], ba[1]);
4258eb6f0de0SAdrian Chadd 
4259eb6f0de0SAdrian Chadd 	/* Occasionally, the MAC sends a tx status for the wrong TID. */
4260eb6f0de0SAdrian Chadd 	if (tid != ts.ts_tid) {
4261eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev, "%s: tid %d != hw tid %d\n",
4262eb6f0de0SAdrian Chadd 		    __func__, tid, ts.ts_tid);
4263eb6f0de0SAdrian Chadd 		tx_ok = 0;
4264eb6f0de0SAdrian Chadd 	}
4265eb6f0de0SAdrian Chadd 
4266eb6f0de0SAdrian Chadd 	/* AR5416 BA bug; this requires an interface reset */
4267eb6f0de0SAdrian Chadd 	if (isaggr && tx_ok && (! hasba)) {
4268eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev,
4269d4365d16SAdrian Chadd 		    "%s: AR5416 bug: hasba=%d; txok=%d, isaggr=%d, "
4270d4365d16SAdrian Chadd 		    "seq_st=%d\n",
4271eb6f0de0SAdrian Chadd 		    __func__, hasba, tx_ok, isaggr, seq_st);
4272eb6f0de0SAdrian Chadd 		/* XXX TODO: schedule an interface reset */
42730f078d63SJohn Baldwin #ifdef ATH_DEBUG
42746abbbae5SAdrian Chadd 		ath_printtxbuf(sc, bf_first,
42756abbbae5SAdrian Chadd 		    sc->sc_ac2q[atid->ac]->axq_qnum, 0, 0);
42760f078d63SJohn Baldwin #endif
4277eb6f0de0SAdrian Chadd 	}
4278eb6f0de0SAdrian Chadd 
4279eb6f0de0SAdrian Chadd 	/*
4280eb6f0de0SAdrian Chadd 	 * Walk the list of frames, figure out which ones were correctly
4281eb6f0de0SAdrian Chadd 	 * sent and which weren't.
4282eb6f0de0SAdrian Chadd 	 */
4283eb6f0de0SAdrian Chadd 	bf = bf_first;
4284eb6f0de0SAdrian Chadd 	nf = bf_first->bf_state.bfs_nframes;
4285eb6f0de0SAdrian Chadd 
4286eb6f0de0SAdrian Chadd 	/* bf_first is going to be invalid once this list is walked */
4287eb6f0de0SAdrian Chadd 	bf_first = NULL;
4288eb6f0de0SAdrian Chadd 
4289eb6f0de0SAdrian Chadd 	/*
4290eb6f0de0SAdrian Chadd 	 * Walk the list of completed frames and determine
4291eb6f0de0SAdrian Chadd 	 * which need to be completed and which need to be
4292eb6f0de0SAdrian Chadd 	 * retransmitted.
4293eb6f0de0SAdrian Chadd 	 *
4294eb6f0de0SAdrian Chadd 	 * For completed frames, the completion functions need
4295eb6f0de0SAdrian Chadd 	 * to be called at the end of this function as the last
4296eb6f0de0SAdrian Chadd 	 * node reference may free the node.
4297eb6f0de0SAdrian Chadd 	 *
4298eb6f0de0SAdrian Chadd 	 * Finally, since the TXQ lock can't be held during the
4299eb6f0de0SAdrian Chadd 	 * completion callback (to avoid lock recursion),
4300eb6f0de0SAdrian Chadd 	 * the completion calls have to be done outside of the
4301eb6f0de0SAdrian Chadd 	 * lock.
4302eb6f0de0SAdrian Chadd 	 */
4303eb6f0de0SAdrian Chadd 	while (bf) {
4304eb6f0de0SAdrian Chadd 		nframes++;
4305d4365d16SAdrian Chadd 		ba_index = ATH_BA_INDEX(seq_st,
4306d4365d16SAdrian Chadd 		    SEQNO(bf->bf_state.bfs_seqno));
4307eb6f0de0SAdrian Chadd 		bf_next = bf->bf_next;
4308eb6f0de0SAdrian Chadd 		bf->bf_next = NULL;	/* Remove it from the aggr list */
4309eb6f0de0SAdrian Chadd 
4310eb6f0de0SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR,
4311eb6f0de0SAdrian Chadd 		    "%s: checking bf=%p seqno=%d; ack=%d\n",
4312eb6f0de0SAdrian Chadd 		    __func__, bf, SEQNO(bf->bf_state.bfs_seqno),
4313eb6f0de0SAdrian Chadd 		    ATH_BA_ISSET(ba, ba_index));
4314eb6f0de0SAdrian Chadd 
4315eb6f0de0SAdrian Chadd 		if (tx_ok && ATH_BA_ISSET(ba, ba_index)) {
43162d3d4776SAdrian Chadd 			sc->sc_stats.ast_tx_aggr_ok++;
4317eb6f0de0SAdrian Chadd 			ath_tx_update_baw(sc, an, atid, bf);
4318eb6f0de0SAdrian Chadd 			bf->bf_state.bfs_dobaw = 0;
4319eb6f0de0SAdrian Chadd 			if (! bf->bf_state.bfs_addedbaw)
4320eb6f0de0SAdrian Chadd 				device_printf(sc->sc_dev,
4321eb6f0de0SAdrian Chadd 				    "%s: wasn't added: seqno %d\n",
4322eb6f0de0SAdrian Chadd 				    __func__, SEQNO(bf->bf_state.bfs_seqno));
4323eb6f0de0SAdrian Chadd 			bf->bf_next = NULL;
4324eb6f0de0SAdrian Chadd 			TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list);
4325eb6f0de0SAdrian Chadd 		} else {
43262d3d4776SAdrian Chadd 			sc->sc_stats.ast_tx_aggr_fail++;
4327eb6f0de0SAdrian Chadd 			if (ath_tx_retry_subframe(sc, bf, &bf_q)) {
4328eb6f0de0SAdrian Chadd 				drops++;
4329eb6f0de0SAdrian Chadd 				bf->bf_next = NULL;
4330eb6f0de0SAdrian Chadd 				TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list);
4331eb6f0de0SAdrian Chadd 			}
4332eb6f0de0SAdrian Chadd 			nbad++;
4333eb6f0de0SAdrian Chadd 		}
4334eb6f0de0SAdrian Chadd 		bf = bf_next;
4335eb6f0de0SAdrian Chadd 	}
4336eb6f0de0SAdrian Chadd 
4337eb6f0de0SAdrian Chadd 	/*
4338eb6f0de0SAdrian Chadd 	 * Now that the BAW updates have been done, unlock
4339eb6f0de0SAdrian Chadd 	 *
4340eb6f0de0SAdrian Chadd 	 * txseq is grabbed before the lock is released so we
4341eb6f0de0SAdrian Chadd 	 * have a consistent view of what -was- in the BAW.
4342eb6f0de0SAdrian Chadd 	 * Anything after this point will not yet have been
4343eb6f0de0SAdrian Chadd 	 * TXed.
4344eb6f0de0SAdrian Chadd 	 */
4345eb6f0de0SAdrian Chadd 	txseq = tap->txa_start;
4346eb6f0de0SAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
4347eb6f0de0SAdrian Chadd 
4348eb6f0de0SAdrian Chadd 	if (nframes != nf)
4349eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev,
4350eb6f0de0SAdrian Chadd 		    "%s: num frames seen=%d; bf nframes=%d\n",
4351eb6f0de0SAdrian Chadd 		    __func__, nframes, nf);
4352eb6f0de0SAdrian Chadd 
4353eb6f0de0SAdrian Chadd 	/*
4354eb6f0de0SAdrian Chadd 	 * Now we know how many frames were bad, call the rate
4355eb6f0de0SAdrian Chadd 	 * control code.
4356eb6f0de0SAdrian Chadd 	 */
4357eb6f0de0SAdrian Chadd 	if (fail == 0)
4358d4365d16SAdrian Chadd 		ath_tx_update_ratectrl(sc, ni, rc, &ts, pktlen, nframes,
4359d4365d16SAdrian Chadd 		    nbad);
4360eb6f0de0SAdrian Chadd 
4361eb6f0de0SAdrian Chadd 	/*
4362eb6f0de0SAdrian Chadd 	 * send bar if we dropped any frames
4363eb6f0de0SAdrian Chadd 	 */
4364eb6f0de0SAdrian Chadd 	if (drops) {
436588b3d483SAdrian Chadd 		/* Suspend the TX queue and get ready to send the BAR */
436688b3d483SAdrian Chadd 		ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
436788b3d483SAdrian Chadd 		ath_tx_tid_bar_suspend(sc, atid);
436888b3d483SAdrian Chadd 		ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
4369eb6f0de0SAdrian Chadd 	}
4370eb6f0de0SAdrian Chadd 
437139da9d42SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR,
437239da9d42SAdrian Chadd 	    "%s: txa_start now %d\n", __func__, tap->txa_start);
437339da9d42SAdrian Chadd 
4374eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
437539da9d42SAdrian Chadd 
437639da9d42SAdrian Chadd 	/* Prepend all frames to the beginning of the queue */
4377eb6f0de0SAdrian Chadd 	while ((bf = TAILQ_LAST(&bf_q, ath_bufhead_s)) != NULL) {
4378eb6f0de0SAdrian Chadd 		TAILQ_REMOVE(&bf_q, bf, bf_list);
4379eb6f0de0SAdrian Chadd 		ATH_TXQ_INSERT_HEAD(atid, bf, bf_list);
4380eb6f0de0SAdrian Chadd 	}
4381eb6f0de0SAdrian Chadd 
438239da9d42SAdrian Chadd 	/*
438339da9d42SAdrian Chadd 	 * Reschedule to grab some further frames.
438439da9d42SAdrian Chadd 	 */
438539da9d42SAdrian Chadd 	ath_tx_tid_sched(sc, atid);
4386eb6f0de0SAdrian Chadd 
438788b3d483SAdrian Chadd 	/*
4388f1bc738eSAdrian Chadd 	 * If the queue is filtered, re-schedule as required.
4389f1bc738eSAdrian Chadd 	 *
4390f1bc738eSAdrian Chadd 	 * This is required as there may be a subsequent TX descriptor
4391f1bc738eSAdrian Chadd 	 * for this end-node that has CLRDMASK set, so it's quite possible
4392f1bc738eSAdrian Chadd 	 * that a filtered frame will be followed by a non-filtered
4393f1bc738eSAdrian Chadd 	 * (complete or otherwise) frame.
4394f1bc738eSAdrian Chadd 	 *
4395f1bc738eSAdrian Chadd 	 * XXX should we do this before we complete the frame?
4396f1bc738eSAdrian Chadd 	 */
4397f1bc738eSAdrian Chadd 	if (atid->isfiltered)
4398f1bc738eSAdrian Chadd 		ath_tx_tid_filt_comp_complete(sc, atid);
4399f1bc738eSAdrian Chadd 
4400f1bc738eSAdrian Chadd finish_send_bar:
4401f1bc738eSAdrian Chadd 
4402f1bc738eSAdrian Chadd 	/*
440388b3d483SAdrian Chadd 	 * Send BAR if required
440488b3d483SAdrian Chadd 	 */
440588b3d483SAdrian Chadd 	if (ath_tx_tid_bar_tx_ready(sc, atid))
440688b3d483SAdrian Chadd 		ath_tx_tid_bar_tx(sc, atid);
440739da9d42SAdrian Chadd 
440888b3d483SAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
440988b3d483SAdrian Chadd 
4410eb6f0de0SAdrian Chadd 	/* Do deferred completion */
4411eb6f0de0SAdrian Chadd 	while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) {
4412eb6f0de0SAdrian Chadd 		TAILQ_REMOVE(&bf_cq, bf, bf_list);
4413eb6f0de0SAdrian Chadd 		ath_tx_default_comp(sc, bf, 0);
4414eb6f0de0SAdrian Chadd 	}
4415eb6f0de0SAdrian Chadd }
4416eb6f0de0SAdrian Chadd 
4417eb6f0de0SAdrian Chadd /*
4418eb6f0de0SAdrian Chadd  * Handle completion of unaggregated frames in an ADDBA
4419eb6f0de0SAdrian Chadd  * session.
4420eb6f0de0SAdrian Chadd  *
4421eb6f0de0SAdrian Chadd  * Fail is set to 1 if the entry is being freed via a call to
4422eb6f0de0SAdrian Chadd  * ath_tx_draintxq().
4423eb6f0de0SAdrian Chadd  */
4424eb6f0de0SAdrian Chadd static void
4425eb6f0de0SAdrian Chadd ath_tx_aggr_comp_unaggr(struct ath_softc *sc, struct ath_buf *bf, int fail)
4426eb6f0de0SAdrian Chadd {
4427eb6f0de0SAdrian Chadd 	struct ieee80211_node *ni = bf->bf_node;
4428eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
4429eb6f0de0SAdrian Chadd 	int tid = bf->bf_state.bfs_tid;
4430eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
44310aa5c1bbSAdrian Chadd 	struct ath_tx_status ts;
4432f1bc738eSAdrian Chadd 	int drops = 0;
4433eb6f0de0SAdrian Chadd 
4434eb6f0de0SAdrian Chadd 	/*
44350aa5c1bbSAdrian Chadd 	 * Take a copy of this; filtering/cloning the frame may free the
44360aa5c1bbSAdrian Chadd 	 * bf pointer.
44370aa5c1bbSAdrian Chadd 	 */
44380aa5c1bbSAdrian Chadd 	ts = bf->bf_status.ds_txstat;
44390aa5c1bbSAdrian Chadd 
44400aa5c1bbSAdrian Chadd 	/*
4441eb6f0de0SAdrian Chadd 	 * Update rate control status here, before we possibly
4442eb6f0de0SAdrian Chadd 	 * punt to retry or cleanup.
4443eb6f0de0SAdrian Chadd 	 *
4444eb6f0de0SAdrian Chadd 	 * Do it outside of the TXQ lock.
4445eb6f0de0SAdrian Chadd 	 */
4446875a9451SAdrian Chadd 	if (fail == 0 && ((bf->bf_state.bfs_txflags & HAL_TXDESC_NOACK) == 0))
4447eb6f0de0SAdrian Chadd 		ath_tx_update_ratectrl(sc, ni, bf->bf_state.bfs_rc,
4448eb6f0de0SAdrian Chadd 		    &bf->bf_status.ds_txstat,
4449eb6f0de0SAdrian Chadd 		    bf->bf_state.bfs_pktlen,
44500aa5c1bbSAdrian Chadd 		    1, (ts.ts_status == 0) ? 0 : 1);
4451eb6f0de0SAdrian Chadd 
4452eb6f0de0SAdrian Chadd 	/*
4453eb6f0de0SAdrian Chadd 	 * This is called early so atid->hwq_depth can be tracked.
4454eb6f0de0SAdrian Chadd 	 * This unfortunately means that it's released and regrabbed
4455eb6f0de0SAdrian Chadd 	 * during retry and cleanup. That's rather inefficient.
4456eb6f0de0SAdrian Chadd 	 */
4457eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
4458eb6f0de0SAdrian Chadd 
4459eb6f0de0SAdrian Chadd 	if (tid == IEEE80211_NONQOS_TID)
4460eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev, "%s: TID=16!\n", __func__);
4461eb6f0de0SAdrian Chadd 
4462d4365d16SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX,
4463d4365d16SAdrian Chadd 	    "%s: bf=%p: tid=%d, hwq_depth=%d, seqno=%d\n",
4464d4365d16SAdrian Chadd 	    __func__, bf, bf->bf_state.bfs_tid, atid->hwq_depth,
4465d4365d16SAdrian Chadd 	    SEQNO(bf->bf_state.bfs_seqno));
4466eb6f0de0SAdrian Chadd 
4467eb6f0de0SAdrian Chadd 	atid->hwq_depth--;
4468eb6f0de0SAdrian Chadd 	if (atid->hwq_depth < 0)
4469eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev, "%s: hwq_depth < 0: %d\n",
4470eb6f0de0SAdrian Chadd 		    __func__, atid->hwq_depth);
4471eb6f0de0SAdrian Chadd 
4472eb6f0de0SAdrian Chadd 	/*
4473f1bc738eSAdrian Chadd 	 * If the TID is filtered, handle completing the filter
4474f1bc738eSAdrian Chadd 	 * transition before potentially kicking it to the cleanup
4475f1bc738eSAdrian Chadd 	 * function.
4476f1bc738eSAdrian Chadd 	 */
4477f1bc738eSAdrian Chadd 	if (atid->isfiltered)
4478f1bc738eSAdrian Chadd 		ath_tx_tid_filt_comp_complete(sc, atid);
4479f1bc738eSAdrian Chadd 
4480f1bc738eSAdrian Chadd 	/*
4481eb6f0de0SAdrian Chadd 	 * If a cleanup is in progress, punt to comp_cleanup;
4482eb6f0de0SAdrian Chadd 	 * rather than handling it here. It's thus their
4483eb6f0de0SAdrian Chadd 	 * responsibility to clean up, call the completion
4484eb6f0de0SAdrian Chadd 	 * function in net80211, etc.
4485eb6f0de0SAdrian Chadd 	 */
4486eb6f0de0SAdrian Chadd 	if (atid->cleanup_inprogress) {
4487f1bc738eSAdrian Chadd 		if (atid->isfiltered)
4488f1bc738eSAdrian Chadd 			device_printf(sc->sc_dev,
4489f1bc738eSAdrian Chadd 			    "%s: isfiltered=1, normal_comp?\n",
4490f1bc738eSAdrian Chadd 			    __func__);
4491eb6f0de0SAdrian Chadd 		ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
4492d4365d16SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: cleanup_unaggr\n",
4493d4365d16SAdrian Chadd 		    __func__);
4494eb6f0de0SAdrian Chadd 		ath_tx_comp_cleanup_unaggr(sc, bf);
4495eb6f0de0SAdrian Chadd 		return;
4496eb6f0de0SAdrian Chadd 	}
4497eb6f0de0SAdrian Chadd 
4498eb6f0de0SAdrian Chadd 	/*
4499f1bc738eSAdrian Chadd 	 * XXX TODO: how does cleanup, BAR and filtered frame handling
4500f1bc738eSAdrian Chadd 	 * overlap?
4501f1bc738eSAdrian Chadd 	 *
4502f1bc738eSAdrian Chadd 	 * If the frame is filtered OR if it's any failure but
4503f1bc738eSAdrian Chadd 	 * the TID is filtered, the frame must be added to the
4504f1bc738eSAdrian Chadd 	 * filtered frame list.
4505f1bc738eSAdrian Chadd 	 *
4506f1bc738eSAdrian Chadd 	 * However - a busy buffer can't be added to the filtered
4507f1bc738eSAdrian Chadd 	 * list as it will end up being recycled without having
4508f1bc738eSAdrian Chadd 	 * been made available for the hardware.
4509f1bc738eSAdrian Chadd 	 */
45100aa5c1bbSAdrian Chadd 	if ((ts.ts_status & HAL_TXERR_FILT) ||
45110aa5c1bbSAdrian Chadd 	    (ts.ts_status != 0 && atid->isfiltered)) {
4512f1bc738eSAdrian Chadd 		int freeframe;
4513f1bc738eSAdrian Chadd 
4514f1bc738eSAdrian Chadd 		if (fail != 0)
4515f1bc738eSAdrian Chadd 			device_printf(sc->sc_dev,
4516f1bc738eSAdrian Chadd 			    "%s: isfiltered=1, fail=%d\n",
4517f1bc738eSAdrian Chadd 			    __func__,
4518f1bc738eSAdrian Chadd 			    fail);
4519f1bc738eSAdrian Chadd 		freeframe = ath_tx_tid_filt_comp_single(sc, atid, bf);
4520f1bc738eSAdrian Chadd 		if (freeframe) {
4521f1bc738eSAdrian Chadd 			/* Remove from BAW */
4522f1bc738eSAdrian Chadd 			if (bf->bf_state.bfs_addedbaw)
4523f1bc738eSAdrian Chadd 				drops++;
4524f1bc738eSAdrian Chadd 			if (bf->bf_state.bfs_dobaw) {
4525f1bc738eSAdrian Chadd 				ath_tx_update_baw(sc, an, atid, bf);
4526f1bc738eSAdrian Chadd 				if (! bf->bf_state.bfs_addedbaw)
4527f1bc738eSAdrian Chadd 					device_printf(sc->sc_dev,
4528f1bc738eSAdrian Chadd 					    "%s: wasn't added: seqno %d\n",
4529f1bc738eSAdrian Chadd 					    __func__, SEQNO(bf->bf_state.bfs_seqno));
4530f1bc738eSAdrian Chadd 			}
4531f1bc738eSAdrian Chadd 			bf->bf_state.bfs_dobaw = 0;
4532f1bc738eSAdrian Chadd 		}
4533f1bc738eSAdrian Chadd 
4534f1bc738eSAdrian Chadd 		/*
4535f1bc738eSAdrian Chadd 		 * If the frame couldn't be filtered, treat it as a drop and
4536f1bc738eSAdrian Chadd 		 * prepare to send a BAR.
4537f1bc738eSAdrian Chadd 		 */
4538f1bc738eSAdrian Chadd 		if (freeframe && drops)
4539f1bc738eSAdrian Chadd 			ath_tx_tid_bar_suspend(sc, atid);
4540f1bc738eSAdrian Chadd 
4541f1bc738eSAdrian Chadd 		/*
4542f1bc738eSAdrian Chadd 		 * Send BAR if required
4543f1bc738eSAdrian Chadd 		 */
4544f1bc738eSAdrian Chadd 		if (ath_tx_tid_bar_tx_ready(sc, atid))
4545f1bc738eSAdrian Chadd 			ath_tx_tid_bar_tx(sc, atid);
4546f1bc738eSAdrian Chadd 
4547f1bc738eSAdrian Chadd 		ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
4548f1bc738eSAdrian Chadd 		/*
4549f1bc738eSAdrian Chadd 		 * If freeframe is set, then the frame couldn't be
4550f1bc738eSAdrian Chadd 		 * cloned and bf is still valid.  Just complete/free it.
4551f1bc738eSAdrian Chadd 		 */
4552f1bc738eSAdrian Chadd 		if (freeframe)
4553f1bc738eSAdrian Chadd 			ath_tx_default_comp(sc, bf, fail);
4554f1bc738eSAdrian Chadd 
4555f1bc738eSAdrian Chadd 
4556f1bc738eSAdrian Chadd 		return;
4557f1bc738eSAdrian Chadd 	}
4558f1bc738eSAdrian Chadd 	/*
4559eb6f0de0SAdrian Chadd 	 * Don't bother with the retry check if all frames
4560eb6f0de0SAdrian Chadd 	 * are being failed (eg during queue deletion.)
4561eb6f0de0SAdrian Chadd 	 */
4562e9a6408eSAdrian Chadd #if 0
4563eb6f0de0SAdrian Chadd 	if (fail == 0 && ts->ts_status & HAL_TXERR_XRETRY) {
4564e9a6408eSAdrian Chadd #endif
45650aa5c1bbSAdrian Chadd 	if (fail == 0 && ts.ts_status != 0) {
4566eb6f0de0SAdrian Chadd 		ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
4567d4365d16SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: retry_unaggr\n",
4568d4365d16SAdrian Chadd 		    __func__);
4569eb6f0de0SAdrian Chadd 		ath_tx_aggr_retry_unaggr(sc, bf);
4570eb6f0de0SAdrian Chadd 		return;
4571eb6f0de0SAdrian Chadd 	}
4572eb6f0de0SAdrian Chadd 
4573eb6f0de0SAdrian Chadd 	/* Success? Complete */
4574eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: TID=%d, seqno %d\n",
4575eb6f0de0SAdrian Chadd 	    __func__, tid, SEQNO(bf->bf_state.bfs_seqno));
4576eb6f0de0SAdrian Chadd 	if (bf->bf_state.bfs_dobaw) {
4577eb6f0de0SAdrian Chadd 		ath_tx_update_baw(sc, an, atid, bf);
4578eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_dobaw = 0;
4579eb6f0de0SAdrian Chadd 		if (! bf->bf_state.bfs_addedbaw)
4580eb6f0de0SAdrian Chadd 			device_printf(sc->sc_dev,
4581eb6f0de0SAdrian Chadd 			    "%s: wasn't added: seqno %d\n",
4582eb6f0de0SAdrian Chadd 			    __func__, SEQNO(bf->bf_state.bfs_seqno));
4583eb6f0de0SAdrian Chadd 	}
4584eb6f0de0SAdrian Chadd 
458588b3d483SAdrian Chadd 	/*
4586f1bc738eSAdrian Chadd 	 * If the queue is filtered, re-schedule as required.
4587f1bc738eSAdrian Chadd 	 *
4588f1bc738eSAdrian Chadd 	 * This is required as there may be a subsequent TX descriptor
4589f1bc738eSAdrian Chadd 	 * for this end-node that has CLRDMASK set, so it's quite possible
4590f1bc738eSAdrian Chadd 	 * that a filtered frame will be followed by a non-filtered
4591f1bc738eSAdrian Chadd 	 * (complete or otherwise) frame.
4592f1bc738eSAdrian Chadd 	 *
4593f1bc738eSAdrian Chadd 	 * XXX should we do this before we complete the frame?
4594f1bc738eSAdrian Chadd 	 */
4595f1bc738eSAdrian Chadd 	if (atid->isfiltered)
4596f1bc738eSAdrian Chadd 		ath_tx_tid_filt_comp_complete(sc, atid);
4597f1bc738eSAdrian Chadd 
4598f1bc738eSAdrian Chadd 	/*
459988b3d483SAdrian Chadd 	 * Send BAR if required
460088b3d483SAdrian Chadd 	 */
460188b3d483SAdrian Chadd 	if (ath_tx_tid_bar_tx_ready(sc, atid))
460288b3d483SAdrian Chadd 		ath_tx_tid_bar_tx(sc, atid);
460388b3d483SAdrian Chadd 
4604eb6f0de0SAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
4605eb6f0de0SAdrian Chadd 
4606eb6f0de0SAdrian Chadd 	ath_tx_default_comp(sc, bf, fail);
4607eb6f0de0SAdrian Chadd 	/* bf is freed at this point */
4608eb6f0de0SAdrian Chadd }
4609eb6f0de0SAdrian Chadd 
4610eb6f0de0SAdrian Chadd void
4611eb6f0de0SAdrian Chadd ath_tx_aggr_comp(struct ath_softc *sc, struct ath_buf *bf, int fail)
4612eb6f0de0SAdrian Chadd {
4613eb6f0de0SAdrian Chadd 	if (bf->bf_state.bfs_aggr)
4614eb6f0de0SAdrian Chadd 		ath_tx_aggr_comp_aggr(sc, bf, fail);
4615eb6f0de0SAdrian Chadd 	else
4616eb6f0de0SAdrian Chadd 		ath_tx_aggr_comp_unaggr(sc, bf, fail);
4617eb6f0de0SAdrian Chadd }
4618eb6f0de0SAdrian Chadd 
4619eb6f0de0SAdrian Chadd /*
4620eb6f0de0SAdrian Chadd  * Schedule some packets from the given node/TID to the hardware.
4621eb6f0de0SAdrian Chadd  *
4622eb6f0de0SAdrian Chadd  * This is the aggregate version.
4623eb6f0de0SAdrian Chadd  */
4624eb6f0de0SAdrian Chadd void
4625eb6f0de0SAdrian Chadd ath_tx_tid_hw_queue_aggr(struct ath_softc *sc, struct ath_node *an,
4626eb6f0de0SAdrian Chadd     struct ath_tid *tid)
4627eb6f0de0SAdrian Chadd {
4628eb6f0de0SAdrian Chadd 	struct ath_buf *bf;
4629eb6f0de0SAdrian Chadd 	struct ath_txq *txq = sc->sc_ac2q[tid->ac];
4630eb6f0de0SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
4631eb6f0de0SAdrian Chadd 	ATH_AGGR_STATUS status;
4632eb6f0de0SAdrian Chadd 	ath_bufhead bf_q;
4633eb6f0de0SAdrian Chadd 
4634eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: tid=%d\n", __func__, tid->tid);
4635eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
4636eb6f0de0SAdrian Chadd 
4637eb6f0de0SAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid->tid);
4638eb6f0de0SAdrian Chadd 
4639eb6f0de0SAdrian Chadd 	if (tid->tid == IEEE80211_NONQOS_TID)
4640eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev, "%s: called for TID=NONQOS_TID?\n",
4641eb6f0de0SAdrian Chadd 		    __func__);
4642eb6f0de0SAdrian Chadd 
4643eb6f0de0SAdrian Chadd 	for (;;) {
4644eb6f0de0SAdrian Chadd 		status = ATH_AGGR_DONE;
4645eb6f0de0SAdrian Chadd 
4646eb6f0de0SAdrian Chadd 		/*
4647eb6f0de0SAdrian Chadd 		 * If the upper layer has paused the TID, don't
4648eb6f0de0SAdrian Chadd 		 * queue any further packets.
4649eb6f0de0SAdrian Chadd 		 *
4650eb6f0de0SAdrian Chadd 		 * This can also occur from the completion task because
4651eb6f0de0SAdrian Chadd 		 * of packet loss; but as its serialised with this code,
4652eb6f0de0SAdrian Chadd 		 * it won't "appear" half way through queuing packets.
4653eb6f0de0SAdrian Chadd 		 */
4654eb6f0de0SAdrian Chadd 		if (tid->paused)
4655eb6f0de0SAdrian Chadd 			break;
4656eb6f0de0SAdrian Chadd 
4657eb6f0de0SAdrian Chadd 		bf = TAILQ_FIRST(&tid->axq_q);
4658eb6f0de0SAdrian Chadd 		if (bf == NULL) {
4659eb6f0de0SAdrian Chadd 			break;
4660eb6f0de0SAdrian Chadd 		}
4661eb6f0de0SAdrian Chadd 
4662eb6f0de0SAdrian Chadd 		/*
4663eb6f0de0SAdrian Chadd 		 * If the packet doesn't fall within the BAW (eg a NULL
4664eb6f0de0SAdrian Chadd 		 * data frame), schedule it directly; continue.
4665eb6f0de0SAdrian Chadd 		 */
4666eb6f0de0SAdrian Chadd 		if (! bf->bf_state.bfs_dobaw) {
4667d4365d16SAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR,
4668d4365d16SAdrian Chadd 			    "%s: non-baw packet\n",
4669eb6f0de0SAdrian Chadd 			    __func__);
4670eb6f0de0SAdrian Chadd 			ATH_TXQ_REMOVE(tid, bf, bf_list);
46712a9f83afSAdrian Chadd 
46722a9f83afSAdrian Chadd 			if (bf->bf_state.bfs_nframes > 1)
46732a9f83afSAdrian Chadd 				device_printf(sc->sc_dev,
46742a9f83afSAdrian Chadd 				    "%s: aggr=%d, nframes=%d\n",
46752a9f83afSAdrian Chadd 				    __func__,
46762a9f83afSAdrian Chadd 				    bf->bf_state.bfs_aggr,
46772a9f83afSAdrian Chadd 				    bf->bf_state.bfs_nframes);
46782a9f83afSAdrian Chadd 
46792a9f83afSAdrian Chadd 			/*
46802a9f83afSAdrian Chadd 			 * This shouldn't happen - such frames shouldn't
46812a9f83afSAdrian Chadd 			 * ever have been queued as an aggregate in the
46822a9f83afSAdrian Chadd 			 * first place.  However, make sure the fields
46832a9f83afSAdrian Chadd 			 * are correctly setup just to be totally sure.
46842a9f83afSAdrian Chadd 			 */
4685eb6f0de0SAdrian Chadd 			bf->bf_state.bfs_aggr = 0;
46862a9f83afSAdrian Chadd 			bf->bf_state.bfs_nframes = 1;
46872a9f83afSAdrian Chadd 
46884e81f27cSAdrian Chadd 			/* Update CLRDMASK just before this frame is queued */
46894e81f27cSAdrian Chadd 			ath_tx_update_clrdmask(sc, tid, bf);
46904e81f27cSAdrian Chadd 
4691eb6f0de0SAdrian Chadd 			ath_tx_do_ratelookup(sc, bf);
4692e2e4a2c2SAdrian Chadd 			ath_tx_calc_duration(sc, bf);
4693e2e4a2c2SAdrian Chadd 			ath_tx_calc_protection(sc, bf);
4694eb6f0de0SAdrian Chadd 			ath_tx_set_rtscts(sc, bf);
4695e2e4a2c2SAdrian Chadd 			ath_tx_rate_fill_rcflags(sc, bf);
4696eb6f0de0SAdrian Chadd 			ath_tx_setds(sc, bf);
4697eb6f0de0SAdrian Chadd 			ath_hal_clr11n_aggr(sc->sc_ah, bf->bf_desc);
4698eb6f0de0SAdrian Chadd 
4699eb6f0de0SAdrian Chadd 			sc->sc_aggr_stats.aggr_nonbaw_pkt++;
4700eb6f0de0SAdrian Chadd 
4701eb6f0de0SAdrian Chadd 			/* Queue the packet; continue */
4702eb6f0de0SAdrian Chadd 			goto queuepkt;
4703eb6f0de0SAdrian Chadd 		}
4704eb6f0de0SAdrian Chadd 
4705eb6f0de0SAdrian Chadd 		TAILQ_INIT(&bf_q);
4706eb6f0de0SAdrian Chadd 
4707eb6f0de0SAdrian Chadd 		/*
4708eb6f0de0SAdrian Chadd 		 * Do a rate control lookup on the first frame in the
4709eb6f0de0SAdrian Chadd 		 * list. The rate control code needs that to occur
4710eb6f0de0SAdrian Chadd 		 * before it can determine whether to TX.
4711eb6f0de0SAdrian Chadd 		 * It's inaccurate because the rate control code doesn't
4712eb6f0de0SAdrian Chadd 		 * really "do" aggregate lookups, so it only considers
4713eb6f0de0SAdrian Chadd 		 * the size of the first frame.
4714eb6f0de0SAdrian Chadd 		 */
4715eb6f0de0SAdrian Chadd 		ath_tx_do_ratelookup(sc, bf);
4716eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_rc[3].rix = 0;
4717eb6f0de0SAdrian Chadd 		bf->bf_state.bfs_rc[3].tries = 0;
4718e2e4a2c2SAdrian Chadd 
4719e2e4a2c2SAdrian Chadd 		ath_tx_calc_duration(sc, bf);
4720e2e4a2c2SAdrian Chadd 		ath_tx_calc_protection(sc, bf);
4721e2e4a2c2SAdrian Chadd 
4722e2e4a2c2SAdrian Chadd 		ath_tx_set_rtscts(sc, bf);
4723eb6f0de0SAdrian Chadd 		ath_tx_rate_fill_rcflags(sc, bf);
4724eb6f0de0SAdrian Chadd 
4725eb6f0de0SAdrian Chadd 		status = ath_tx_form_aggr(sc, an, tid, &bf_q);
4726eb6f0de0SAdrian Chadd 
4727eb6f0de0SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR,
4728eb6f0de0SAdrian Chadd 		    "%s: ath_tx_form_aggr() status=%d\n", __func__, status);
4729eb6f0de0SAdrian Chadd 
4730eb6f0de0SAdrian Chadd 		/*
4731eb6f0de0SAdrian Chadd 		 * No frames to be picked up - out of BAW
4732eb6f0de0SAdrian Chadd 		 */
4733eb6f0de0SAdrian Chadd 		if (TAILQ_EMPTY(&bf_q))
4734eb6f0de0SAdrian Chadd 			break;
4735eb6f0de0SAdrian Chadd 
4736eb6f0de0SAdrian Chadd 		/*
4737eb6f0de0SAdrian Chadd 		 * This assumes that the descriptor list in the ath_bufhead
4738eb6f0de0SAdrian Chadd 		 * are already linked together via bf_next pointers.
4739eb6f0de0SAdrian Chadd 		 */
4740eb6f0de0SAdrian Chadd 		bf = TAILQ_FIRST(&bf_q);
4741eb6f0de0SAdrian Chadd 
4742e2e4a2c2SAdrian Chadd 		if (status == ATH_AGGR_8K_LIMITED)
4743e2e4a2c2SAdrian Chadd 			sc->sc_aggr_stats.aggr_rts_aggr_limited++;
4744e2e4a2c2SAdrian Chadd 
4745eb6f0de0SAdrian Chadd 		/*
4746eb6f0de0SAdrian Chadd 		 * If it's the only frame send as non-aggregate
4747eb6f0de0SAdrian Chadd 		 * assume that ath_tx_form_aggr() has checked
4748eb6f0de0SAdrian Chadd 		 * whether it's in the BAW and added it appropriately.
4749eb6f0de0SAdrian Chadd 		 */
4750eb6f0de0SAdrian Chadd 		if (bf->bf_state.bfs_nframes == 1) {
4751eb6f0de0SAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR,
4752eb6f0de0SAdrian Chadd 			    "%s: single-frame aggregate\n", __func__);
47534e81f27cSAdrian Chadd 
47544e81f27cSAdrian Chadd 			/* Update CLRDMASK just before this frame is queued */
47554e81f27cSAdrian Chadd 			ath_tx_update_clrdmask(sc, tid, bf);
47564e81f27cSAdrian Chadd 
4757eb6f0de0SAdrian Chadd 			bf->bf_state.bfs_aggr = 0;
475821840808SAdrian Chadd 			bf->bf_state.bfs_ndelim = 0;
4759eb6f0de0SAdrian Chadd 			ath_tx_setds(sc, bf);
4760eb6f0de0SAdrian Chadd 			ath_hal_clr11n_aggr(sc->sc_ah, bf->bf_desc);
4761eb6f0de0SAdrian Chadd 			if (status == ATH_AGGR_BAW_CLOSED)
4762eb6f0de0SAdrian Chadd 				sc->sc_aggr_stats.aggr_baw_closed_single_pkt++;
4763eb6f0de0SAdrian Chadd 			else
4764eb6f0de0SAdrian Chadd 				sc->sc_aggr_stats.aggr_single_pkt++;
4765eb6f0de0SAdrian Chadd 		} else {
4766eb6f0de0SAdrian Chadd 			DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR,
4767d4365d16SAdrian Chadd 			    "%s: multi-frame aggregate: %d frames, "
4768d4365d16SAdrian Chadd 			    "length %d\n",
4769eb6f0de0SAdrian Chadd 			     __func__, bf->bf_state.bfs_nframes,
4770eb6f0de0SAdrian Chadd 			    bf->bf_state.bfs_al);
4771eb6f0de0SAdrian Chadd 			bf->bf_state.bfs_aggr = 1;
4772eb6f0de0SAdrian Chadd 			sc->sc_aggr_stats.aggr_pkts[bf->bf_state.bfs_nframes]++;
4773eb6f0de0SAdrian Chadd 			sc->sc_aggr_stats.aggr_aggr_pkt++;
4774eb6f0de0SAdrian Chadd 
47754e81f27cSAdrian Chadd 			/* Update CLRDMASK just before this frame is queued */
47764e81f27cSAdrian Chadd 			ath_tx_update_clrdmask(sc, tid, bf);
47774e81f27cSAdrian Chadd 
4778eb6f0de0SAdrian Chadd 			/*
4779e2e4a2c2SAdrian Chadd 			 * Calculate the duration/protection as required.
4780e2e4a2c2SAdrian Chadd 			 */
4781e2e4a2c2SAdrian Chadd 			ath_tx_calc_duration(sc, bf);
4782e2e4a2c2SAdrian Chadd 			ath_tx_calc_protection(sc, bf);
4783e2e4a2c2SAdrian Chadd 
4784e2e4a2c2SAdrian Chadd 			/*
4785eb6f0de0SAdrian Chadd 			 * Update the rate and rtscts information based on the
4786eb6f0de0SAdrian Chadd 			 * rate decision made by the rate control code;
4787eb6f0de0SAdrian Chadd 			 * the first frame in the aggregate needs it.
4788eb6f0de0SAdrian Chadd 			 */
4789eb6f0de0SAdrian Chadd 			ath_tx_set_rtscts(sc, bf);
4790eb6f0de0SAdrian Chadd 
4791eb6f0de0SAdrian Chadd 			/*
4792eb6f0de0SAdrian Chadd 			 * Setup the relevant descriptor fields
4793eb6f0de0SAdrian Chadd 			 * for aggregation. The first descriptor
4794eb6f0de0SAdrian Chadd 			 * already points to the rest in the chain.
4795eb6f0de0SAdrian Chadd 			 */
4796eb6f0de0SAdrian Chadd 			ath_tx_setds_11n(sc, bf);
4797eb6f0de0SAdrian Chadd 
4798eb6f0de0SAdrian Chadd 		}
4799eb6f0de0SAdrian Chadd 	queuepkt:
4800eb6f0de0SAdrian Chadd 		//txq = bf->bf_state.bfs_txq;
4801eb6f0de0SAdrian Chadd 
4802eb6f0de0SAdrian Chadd 		/* Set completion handler, multi-frame aggregate or not */
4803eb6f0de0SAdrian Chadd 		bf->bf_comp = ath_tx_aggr_comp;
4804eb6f0de0SAdrian Chadd 
4805eb6f0de0SAdrian Chadd 		if (bf->bf_state.bfs_tid == IEEE80211_NONQOS_TID)
4806eb6f0de0SAdrian Chadd 		    device_printf(sc->sc_dev, "%s: TID=16?\n", __func__);
4807eb6f0de0SAdrian Chadd 
4808eb6f0de0SAdrian Chadd 		/* Punt to txq */
4809eb6f0de0SAdrian Chadd 		ath_tx_handoff(sc, txq, bf);
4810eb6f0de0SAdrian Chadd 
4811eb6f0de0SAdrian Chadd 		/* Track outstanding buffer count to hardware */
4812eb6f0de0SAdrian Chadd 		/* aggregates are "one" buffer */
4813eb6f0de0SAdrian Chadd 		tid->hwq_depth++;
4814eb6f0de0SAdrian Chadd 
4815eb6f0de0SAdrian Chadd 		/*
4816eb6f0de0SAdrian Chadd 		 * Break out if ath_tx_form_aggr() indicated
4817eb6f0de0SAdrian Chadd 		 * there can't be any further progress (eg BAW is full.)
4818eb6f0de0SAdrian Chadd 		 * Checking for an empty txq is done above.
4819eb6f0de0SAdrian Chadd 		 *
4820eb6f0de0SAdrian Chadd 		 * XXX locking on txq here?
4821eb6f0de0SAdrian Chadd 		 */
4822eb6f0de0SAdrian Chadd 		if (txq->axq_aggr_depth >= sc->sc_hwq_limit ||
4823eb6f0de0SAdrian Chadd 		    status == ATH_AGGR_BAW_CLOSED)
4824eb6f0de0SAdrian Chadd 			break;
4825eb6f0de0SAdrian Chadd 	}
4826eb6f0de0SAdrian Chadd }
4827eb6f0de0SAdrian Chadd 
4828eb6f0de0SAdrian Chadd /*
4829eb6f0de0SAdrian Chadd  * Schedule some packets from the given node/TID to the hardware.
4830eb6f0de0SAdrian Chadd  */
4831eb6f0de0SAdrian Chadd void
4832eb6f0de0SAdrian Chadd ath_tx_tid_hw_queue_norm(struct ath_softc *sc, struct ath_node *an,
4833eb6f0de0SAdrian Chadd     struct ath_tid *tid)
4834eb6f0de0SAdrian Chadd {
4835eb6f0de0SAdrian Chadd 	struct ath_buf *bf;
4836eb6f0de0SAdrian Chadd 	struct ath_txq *txq = sc->sc_ac2q[tid->ac];
4837eb6f0de0SAdrian Chadd 
4838eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: node %p: TID %d: called\n",
4839eb6f0de0SAdrian Chadd 	    __func__, an, tid->tid);
4840eb6f0de0SAdrian Chadd 
48414e81f27cSAdrian Chadd 	ATH_TID_LOCK_ASSERT(sc, tid);
4842eb6f0de0SAdrian Chadd 
4843eb6f0de0SAdrian Chadd 	/* Check - is AMPDU pending or running? then print out something */
4844eb6f0de0SAdrian Chadd 	if (ath_tx_ampdu_pending(sc, an, tid->tid))
4845eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev, "%s: tid=%d, ampdu pending?\n",
4846eb6f0de0SAdrian Chadd 		    __func__, tid->tid);
4847eb6f0de0SAdrian Chadd 	if (ath_tx_ampdu_running(sc, an, tid->tid))
4848eb6f0de0SAdrian Chadd 		device_printf(sc->sc_dev, "%s: tid=%d, ampdu running?\n",
4849eb6f0de0SAdrian Chadd 		    __func__, tid->tid);
4850eb6f0de0SAdrian Chadd 
4851eb6f0de0SAdrian Chadd 	for (;;) {
4852eb6f0de0SAdrian Chadd 
4853eb6f0de0SAdrian Chadd 		/*
4854eb6f0de0SAdrian Chadd 		 * If the upper layers have paused the TID, don't
4855eb6f0de0SAdrian Chadd 		 * queue any further packets.
4856eb6f0de0SAdrian Chadd 		 */
4857eb6f0de0SAdrian Chadd 		if (tid->paused)
4858eb6f0de0SAdrian Chadd 			break;
4859eb6f0de0SAdrian Chadd 
4860eb6f0de0SAdrian Chadd 		bf = TAILQ_FIRST(&tid->axq_q);
4861eb6f0de0SAdrian Chadd 		if (bf == NULL) {
4862eb6f0de0SAdrian Chadd 			break;
4863eb6f0de0SAdrian Chadd 		}
4864eb6f0de0SAdrian Chadd 
4865eb6f0de0SAdrian Chadd 		ATH_TXQ_REMOVE(tid, bf, bf_list);
4866eb6f0de0SAdrian Chadd 
4867eb6f0de0SAdrian Chadd 		KASSERT(txq == bf->bf_state.bfs_txq, ("txqs not equal!\n"));
4868eb6f0de0SAdrian Chadd 
4869eb6f0de0SAdrian Chadd 		/* Sanity check! */
4870eb6f0de0SAdrian Chadd 		if (tid->tid != bf->bf_state.bfs_tid) {
4871eb6f0de0SAdrian Chadd 			device_printf(sc->sc_dev, "%s: bfs_tid %d !="
4872eb6f0de0SAdrian Chadd 			    " tid %d\n",
4873eb6f0de0SAdrian Chadd 			    __func__, bf->bf_state.bfs_tid, tid->tid);
4874eb6f0de0SAdrian Chadd 		}
4875eb6f0de0SAdrian Chadd 		/* Normal completion handler */
4876eb6f0de0SAdrian Chadd 		bf->bf_comp = ath_tx_normal_comp;
4877eb6f0de0SAdrian Chadd 
48780c54de88SAdrian Chadd 		/*
48790c54de88SAdrian Chadd 		 * Override this for now, until the non-aggregate
48800c54de88SAdrian Chadd 		 * completion handler correctly handles software retransmits.
48810c54de88SAdrian Chadd 		 */
48820c54de88SAdrian Chadd 		bf->bf_state.bfs_txflags |= HAL_TXDESC_CLRDMASK;
48830c54de88SAdrian Chadd 
48844e81f27cSAdrian Chadd 		/* Update CLRDMASK just before this frame is queued */
48854e81f27cSAdrian Chadd 		ath_tx_update_clrdmask(sc, tid, bf);
48864e81f27cSAdrian Chadd 
4887eb6f0de0SAdrian Chadd 		/* Program descriptors + rate control */
4888eb6f0de0SAdrian Chadd 		ath_tx_do_ratelookup(sc, bf);
4889e2e4a2c2SAdrian Chadd 		ath_tx_calc_duration(sc, bf);
4890e2e4a2c2SAdrian Chadd 		ath_tx_calc_protection(sc, bf);
4891eb6f0de0SAdrian Chadd 		ath_tx_set_rtscts(sc, bf);
4892e2e4a2c2SAdrian Chadd 		ath_tx_rate_fill_rcflags(sc, bf);
4893eb6f0de0SAdrian Chadd 		ath_tx_setds(sc, bf);
4894eb6f0de0SAdrian Chadd 
4895eb6f0de0SAdrian Chadd 		/* Track outstanding buffer count to hardware */
4896eb6f0de0SAdrian Chadd 		/* aggregates are "one" buffer */
4897eb6f0de0SAdrian Chadd 		tid->hwq_depth++;
4898eb6f0de0SAdrian Chadd 
4899eb6f0de0SAdrian Chadd 		/* Punt to hardware or software txq */
4900eb6f0de0SAdrian Chadd 		ath_tx_handoff(sc, txq, bf);
4901eb6f0de0SAdrian Chadd 	}
4902eb6f0de0SAdrian Chadd }
4903eb6f0de0SAdrian Chadd 
4904eb6f0de0SAdrian Chadd /*
4905eb6f0de0SAdrian Chadd  * Schedule some packets to the given hardware queue.
4906eb6f0de0SAdrian Chadd  *
4907eb6f0de0SAdrian Chadd  * This function walks the list of TIDs (ie, ath_node TIDs
4908eb6f0de0SAdrian Chadd  * with queued traffic) and attempts to schedule traffic
4909eb6f0de0SAdrian Chadd  * from them.
4910eb6f0de0SAdrian Chadd  *
4911eb6f0de0SAdrian Chadd  * TID scheduling is implemented as a FIFO, with TIDs being
4912eb6f0de0SAdrian Chadd  * added to the end of the queue after some frames have been
4913eb6f0de0SAdrian Chadd  * scheduled.
4914eb6f0de0SAdrian Chadd  */
4915eb6f0de0SAdrian Chadd void
4916eb6f0de0SAdrian Chadd ath_txq_sched(struct ath_softc *sc, struct ath_txq *txq)
4917eb6f0de0SAdrian Chadd {
4918eb6f0de0SAdrian Chadd 	struct ath_tid *tid, *next, *last;
4919eb6f0de0SAdrian Chadd 
4920eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK_ASSERT(txq);
4921eb6f0de0SAdrian Chadd 
4922eb6f0de0SAdrian Chadd 	/*
4923eb6f0de0SAdrian Chadd 	 * Don't schedule if the hardware queue is busy.
4924eb6f0de0SAdrian Chadd 	 * This (hopefully) gives some more time to aggregate
4925eb6f0de0SAdrian Chadd 	 * some packets in the aggregation queue.
4926eb6f0de0SAdrian Chadd 	 */
4927eb6f0de0SAdrian Chadd 	if (txq->axq_aggr_depth >= sc->sc_hwq_limit) {
4928eb6f0de0SAdrian Chadd 		sc->sc_aggr_stats.aggr_sched_nopkt++;
4929eb6f0de0SAdrian Chadd 		return;
4930eb6f0de0SAdrian Chadd 	}
4931eb6f0de0SAdrian Chadd 
4932eb6f0de0SAdrian Chadd 	last = TAILQ_LAST(&txq->axq_tidq, axq_t_s);
4933eb6f0de0SAdrian Chadd 
4934eb6f0de0SAdrian Chadd 	TAILQ_FOREACH_SAFE(tid, &txq->axq_tidq, axq_qelem, next) {
4935eb6f0de0SAdrian Chadd 		/*
4936eb6f0de0SAdrian Chadd 		 * Suspend paused queues here; they'll be resumed
4937eb6f0de0SAdrian Chadd 		 * once the addba completes or times out.
4938eb6f0de0SAdrian Chadd 		 */
4939eb6f0de0SAdrian Chadd 		DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: tid=%d, paused=%d\n",
4940eb6f0de0SAdrian Chadd 		    __func__, tid->tid, tid->paused);
4941eb6f0de0SAdrian Chadd 		ath_tx_tid_unsched(sc, tid);
4942eb6f0de0SAdrian Chadd 		if (tid->paused) {
4943eb6f0de0SAdrian Chadd 			continue;
4944eb6f0de0SAdrian Chadd 		}
4945eb6f0de0SAdrian Chadd 		if (ath_tx_ampdu_running(sc, tid->an, tid->tid))
4946eb6f0de0SAdrian Chadd 			ath_tx_tid_hw_queue_aggr(sc, tid->an, tid);
4947eb6f0de0SAdrian Chadd 		else
4948eb6f0de0SAdrian Chadd 			ath_tx_tid_hw_queue_norm(sc, tid->an, tid);
4949eb6f0de0SAdrian Chadd 
4950eb6f0de0SAdrian Chadd 		/* Not empty? Re-schedule */
4951eb6f0de0SAdrian Chadd 		if (tid->axq_depth != 0)
4952eb6f0de0SAdrian Chadd 			ath_tx_tid_sched(sc, tid);
4953eb6f0de0SAdrian Chadd 
4954eb6f0de0SAdrian Chadd 		/* Give the software queue time to aggregate more packets */
4955eb6f0de0SAdrian Chadd 		if (txq->axq_aggr_depth >= sc->sc_hwq_limit) {
4956eb6f0de0SAdrian Chadd 			break;
4957eb6f0de0SAdrian Chadd 		}
4958eb6f0de0SAdrian Chadd 
4959eb6f0de0SAdrian Chadd 		/*
4960eb6f0de0SAdrian Chadd 		 * If this was the last entry on the original list, stop.
4961eb6f0de0SAdrian Chadd 		 * Otherwise nodes that have been rescheduled onto the end
4962eb6f0de0SAdrian Chadd 		 * of the TID FIFO list will just keep being rescheduled.
4963eb6f0de0SAdrian Chadd 		 */
4964eb6f0de0SAdrian Chadd 		if (tid == last)
4965eb6f0de0SAdrian Chadd 			break;
4966eb6f0de0SAdrian Chadd 	}
4967eb6f0de0SAdrian Chadd }
4968eb6f0de0SAdrian Chadd 
4969eb6f0de0SAdrian Chadd /*
4970eb6f0de0SAdrian Chadd  * TX addba handling
4971eb6f0de0SAdrian Chadd  */
4972eb6f0de0SAdrian Chadd 
4973eb6f0de0SAdrian Chadd /*
4974eb6f0de0SAdrian Chadd  * Return net80211 TID struct pointer, or NULL for none
4975eb6f0de0SAdrian Chadd  */
4976eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *
4977eb6f0de0SAdrian Chadd ath_tx_get_tx_tid(struct ath_node *an, int tid)
4978eb6f0de0SAdrian Chadd {
4979eb6f0de0SAdrian Chadd 	struct ieee80211_node *ni = &an->an_node;
4980eb6f0de0SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
4981eb6f0de0SAdrian Chadd 
4982eb6f0de0SAdrian Chadd 	if (tid == IEEE80211_NONQOS_TID)
4983eb6f0de0SAdrian Chadd 		return NULL;
4984eb6f0de0SAdrian Chadd 
49852aa563dfSAdrian Chadd 	tap = &ni->ni_tx_ampdu[tid];
4986eb6f0de0SAdrian Chadd 	return tap;
4987eb6f0de0SAdrian Chadd }
4988eb6f0de0SAdrian Chadd 
4989eb6f0de0SAdrian Chadd /*
4990eb6f0de0SAdrian Chadd  * Is AMPDU-TX running?
4991eb6f0de0SAdrian Chadd  */
4992eb6f0de0SAdrian Chadd static int
4993eb6f0de0SAdrian Chadd ath_tx_ampdu_running(struct ath_softc *sc, struct ath_node *an, int tid)
4994eb6f0de0SAdrian Chadd {
4995eb6f0de0SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
4996eb6f0de0SAdrian Chadd 
4997eb6f0de0SAdrian Chadd 	if (tid == IEEE80211_NONQOS_TID)
4998eb6f0de0SAdrian Chadd 		return 0;
4999eb6f0de0SAdrian Chadd 
5000eb6f0de0SAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid);
5001eb6f0de0SAdrian Chadd 	if (tap == NULL)
5002eb6f0de0SAdrian Chadd 		return 0;	/* Not valid; default to not running */
5003eb6f0de0SAdrian Chadd 
5004eb6f0de0SAdrian Chadd 	return !! (tap->txa_flags & IEEE80211_AGGR_RUNNING);
5005eb6f0de0SAdrian Chadd }
5006eb6f0de0SAdrian Chadd 
5007eb6f0de0SAdrian Chadd /*
5008eb6f0de0SAdrian Chadd  * Is AMPDU-TX negotiation pending?
5009eb6f0de0SAdrian Chadd  */
5010eb6f0de0SAdrian Chadd static int
5011eb6f0de0SAdrian Chadd ath_tx_ampdu_pending(struct ath_softc *sc, struct ath_node *an, int tid)
5012eb6f0de0SAdrian Chadd {
5013eb6f0de0SAdrian Chadd 	struct ieee80211_tx_ampdu *tap;
5014eb6f0de0SAdrian Chadd 
5015eb6f0de0SAdrian Chadd 	if (tid == IEEE80211_NONQOS_TID)
5016eb6f0de0SAdrian Chadd 		return 0;
5017eb6f0de0SAdrian Chadd 
5018eb6f0de0SAdrian Chadd 	tap = ath_tx_get_tx_tid(an, tid);
5019eb6f0de0SAdrian Chadd 	if (tap == NULL)
5020eb6f0de0SAdrian Chadd 		return 0;	/* Not valid; default to not pending */
5021eb6f0de0SAdrian Chadd 
5022eb6f0de0SAdrian Chadd 	return !! (tap->txa_flags & IEEE80211_AGGR_XCHGPEND);
5023eb6f0de0SAdrian Chadd }
5024eb6f0de0SAdrian Chadd 
5025eb6f0de0SAdrian Chadd /*
5026eb6f0de0SAdrian Chadd  * Is AMPDU-TX pending for the given TID?
5027eb6f0de0SAdrian Chadd  */
5028eb6f0de0SAdrian Chadd 
5029eb6f0de0SAdrian Chadd 
5030eb6f0de0SAdrian Chadd /*
5031eb6f0de0SAdrian Chadd  * Method to handle sending an ADDBA request.
5032eb6f0de0SAdrian Chadd  *
5033eb6f0de0SAdrian Chadd  * We tap this so the relevant flags can be set to pause the TID
5034eb6f0de0SAdrian Chadd  * whilst waiting for the response.
5035eb6f0de0SAdrian Chadd  *
5036eb6f0de0SAdrian Chadd  * XXX there's no timeout handler we can override?
5037eb6f0de0SAdrian Chadd  */
5038eb6f0de0SAdrian Chadd int
5039eb6f0de0SAdrian Chadd ath_addba_request(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap,
5040eb6f0de0SAdrian Chadd     int dialogtoken, int baparamset, int batimeout)
5041eb6f0de0SAdrian Chadd {
5042eb6f0de0SAdrian Chadd 	struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc;
50432aa563dfSAdrian Chadd 	int tid = tap->txa_tid;
5044eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
5045eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
5046eb6f0de0SAdrian Chadd 
5047eb6f0de0SAdrian Chadd 	/*
5048eb6f0de0SAdrian Chadd 	 * XXX danger Will Robinson!
5049eb6f0de0SAdrian Chadd 	 *
5050eb6f0de0SAdrian Chadd 	 * Although the taskqueue may be running and scheduling some more
5051eb6f0de0SAdrian Chadd 	 * packets, these should all be _before_ the addba sequence number.
5052eb6f0de0SAdrian Chadd 	 * However, net80211 will keep self-assigning sequence numbers
5053eb6f0de0SAdrian Chadd 	 * until addba has been negotiated.
5054eb6f0de0SAdrian Chadd 	 *
5055eb6f0de0SAdrian Chadd 	 * In the past, these packets would be "paused" (which still works
5056eb6f0de0SAdrian Chadd 	 * fine, as they're being scheduled to the driver in the same
5057eb6f0de0SAdrian Chadd 	 * serialised method which is calling the addba request routine)
5058eb6f0de0SAdrian Chadd 	 * and when the aggregation session begins, they'll be dequeued
5059eb6f0de0SAdrian Chadd 	 * as aggregate packets and added to the BAW. However, now there's
5060eb6f0de0SAdrian Chadd 	 * a "bf->bf_state.bfs_dobaw" flag, and this isn't set for these
5061eb6f0de0SAdrian Chadd 	 * packets. Thus they never get included in the BAW tracking and
5062eb6f0de0SAdrian Chadd 	 * this can cause the initial burst of packets after the addba
5063eb6f0de0SAdrian Chadd 	 * negotiation to "hang", as they quickly fall outside the BAW.
5064eb6f0de0SAdrian Chadd 	 *
5065eb6f0de0SAdrian Chadd 	 * The "eventual" solution should be to tag these packets with
5066eb6f0de0SAdrian Chadd 	 * dobaw. Although net80211 has given us a sequence number,
5067eb6f0de0SAdrian Chadd 	 * it'll be "after" the left edge of the BAW and thus it'll
5068eb6f0de0SAdrian Chadd 	 * fall within it.
5069eb6f0de0SAdrian Chadd 	 */
507096ff26ffSAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
5071d3a6425bSAdrian Chadd 	/*
5072d3a6425bSAdrian Chadd 	 * This is a bit annoying.  Until net80211 HT code inherits some
5073d3a6425bSAdrian Chadd 	 * (any) locking, we may have this called in parallel BUT only
5074d3a6425bSAdrian Chadd 	 * one response/timeout will be called.  Grr.
5075d3a6425bSAdrian Chadd 	 */
5076d3a6425bSAdrian Chadd 	if (atid->addba_tx_pending == 0) {
5077eb6f0de0SAdrian Chadd 		ath_tx_tid_pause(sc, atid);
5078d3a6425bSAdrian Chadd 		atid->addba_tx_pending = 1;
5079d3a6425bSAdrian Chadd 	}
508096ff26ffSAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
5081eb6f0de0SAdrian Chadd 
5082eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL,
5083eb6f0de0SAdrian Chadd 	    "%s: called; dialogtoken=%d, baparamset=%d, batimeout=%d\n",
5084eb6f0de0SAdrian Chadd 	    __func__, dialogtoken, baparamset, batimeout);
5085eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL,
5086eb6f0de0SAdrian Chadd 	    "%s: txa_start=%d, ni_txseqs=%d\n",
5087eb6f0de0SAdrian Chadd 	    __func__, tap->txa_start, ni->ni_txseqs[tid]);
5088eb6f0de0SAdrian Chadd 
5089eb6f0de0SAdrian Chadd 	return sc->sc_addba_request(ni, tap, dialogtoken, baparamset,
5090eb6f0de0SAdrian Chadd 	    batimeout);
5091eb6f0de0SAdrian Chadd }
5092eb6f0de0SAdrian Chadd 
5093eb6f0de0SAdrian Chadd /*
5094eb6f0de0SAdrian Chadd  * Handle an ADDBA response.
5095eb6f0de0SAdrian Chadd  *
5096eb6f0de0SAdrian Chadd  * We unpause the queue so TX'ing can resume.
5097eb6f0de0SAdrian Chadd  *
5098eb6f0de0SAdrian Chadd  * Any packets TX'ed from this point should be "aggregate" (whether
5099eb6f0de0SAdrian Chadd  * aggregate or not) so the BAW is updated.
5100eb6f0de0SAdrian Chadd  *
5101eb6f0de0SAdrian Chadd  * Note! net80211 keeps self-assigning sequence numbers until
5102eb6f0de0SAdrian Chadd  * ampdu is negotiated. This means the initially-negotiated BAW left
5103eb6f0de0SAdrian Chadd  * edge won't match the ni->ni_txseq.
5104eb6f0de0SAdrian Chadd  *
5105eb6f0de0SAdrian Chadd  * So, being very dirty, the BAW left edge is "slid" here to match
5106eb6f0de0SAdrian Chadd  * ni->ni_txseq.
5107eb6f0de0SAdrian Chadd  *
5108eb6f0de0SAdrian Chadd  * What likely SHOULD happen is that all packets subsequent to the
5109eb6f0de0SAdrian Chadd  * addba request should be tagged as aggregate and queued as non-aggregate
5110eb6f0de0SAdrian Chadd  * frames; thus updating the BAW. For now though, I'll just slide the
5111eb6f0de0SAdrian Chadd  * window.
5112eb6f0de0SAdrian Chadd  */
5113eb6f0de0SAdrian Chadd int
5114eb6f0de0SAdrian Chadd ath_addba_response(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap,
5115eb6f0de0SAdrian Chadd     int status, int code, int batimeout)
5116eb6f0de0SAdrian Chadd {
5117eb6f0de0SAdrian Chadd 	struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc;
51182aa563dfSAdrian Chadd 	int tid = tap->txa_tid;
5119eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
5120eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
5121eb6f0de0SAdrian Chadd 	int r;
5122eb6f0de0SAdrian Chadd 
5123eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL,
5124eb6f0de0SAdrian Chadd 	    "%s: called; status=%d, code=%d, batimeout=%d\n", __func__,
5125eb6f0de0SAdrian Chadd 	    status, code, batimeout);
5126eb6f0de0SAdrian Chadd 
5127eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL,
5128eb6f0de0SAdrian Chadd 	    "%s: txa_start=%d, ni_txseqs=%d\n",
5129eb6f0de0SAdrian Chadd 	    __func__, tap->txa_start, ni->ni_txseqs[tid]);
5130eb6f0de0SAdrian Chadd 
5131eb6f0de0SAdrian Chadd 	/*
5132eb6f0de0SAdrian Chadd 	 * Call this first, so the interface flags get updated
5133eb6f0de0SAdrian Chadd 	 * before the TID is unpaused. Otherwise a race condition
5134eb6f0de0SAdrian Chadd 	 * exists where the unpaused TID still doesn't yet have
5135eb6f0de0SAdrian Chadd 	 * IEEE80211_AGGR_RUNNING set.
5136eb6f0de0SAdrian Chadd 	 */
5137eb6f0de0SAdrian Chadd 	r = sc->sc_addba_response(ni, tap, status, code, batimeout);
5138eb6f0de0SAdrian Chadd 
5139eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
5140d3a6425bSAdrian Chadd 	atid->addba_tx_pending = 0;
5141eb6f0de0SAdrian Chadd 	/*
5142eb6f0de0SAdrian Chadd 	 * XXX dirty!
5143eb6f0de0SAdrian Chadd 	 * Slide the BAW left edge to wherever net80211 left it for us.
5144eb6f0de0SAdrian Chadd 	 * Read above for more information.
5145eb6f0de0SAdrian Chadd 	 */
5146eb6f0de0SAdrian Chadd 	tap->txa_start = ni->ni_txseqs[tid];
5147eb6f0de0SAdrian Chadd 	ath_tx_tid_resume(sc, atid);
5148eb6f0de0SAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
5149eb6f0de0SAdrian Chadd 	return r;
5150eb6f0de0SAdrian Chadd }
5151eb6f0de0SAdrian Chadd 
5152eb6f0de0SAdrian Chadd 
5153eb6f0de0SAdrian Chadd /*
5154eb6f0de0SAdrian Chadd  * Stop ADDBA on a queue.
51558405fe86SAdrian Chadd  *
51568405fe86SAdrian Chadd  * This can be called whilst BAR TX is currently active on the queue,
51578405fe86SAdrian Chadd  * so make sure this is unblocked before continuing.
5158eb6f0de0SAdrian Chadd  */
5159eb6f0de0SAdrian Chadd void
5160eb6f0de0SAdrian Chadd ath_addba_stop(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap)
5161eb6f0de0SAdrian Chadd {
5162eb6f0de0SAdrian Chadd 	struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc;
51632aa563dfSAdrian Chadd 	int tid = tap->txa_tid;
5164eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
5165eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
5166eb6f0de0SAdrian Chadd 
5167eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: called\n", __func__);
5168eb6f0de0SAdrian Chadd 
51698405fe86SAdrian Chadd 	/*
51708405fe86SAdrian Chadd 	 * Pause TID traffic early, so there aren't any races
51718405fe86SAdrian Chadd 	 * Unblock the pending BAR held traffic, if it's currently paused.
51728405fe86SAdrian Chadd 	 */
517396ff26ffSAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
5174eb6f0de0SAdrian Chadd 	ath_tx_tid_pause(sc, atid);
51758405fe86SAdrian Chadd 	if (atid->bar_wait) {
51768405fe86SAdrian Chadd 		/*
51778405fe86SAdrian Chadd 		 * bar_unsuspend() expects bar_tx == 1, as it should be
51788405fe86SAdrian Chadd 		 * called from the TX completion path.  This quietens
51798405fe86SAdrian Chadd 		 * the warning.  It's cleared for us anyway.
51808405fe86SAdrian Chadd 		 */
51818405fe86SAdrian Chadd 		atid->bar_tx = 1;
51828405fe86SAdrian Chadd 		ath_tx_tid_bar_unsuspend(sc, atid);
51838405fe86SAdrian Chadd 	}
518496ff26ffSAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
5185eb6f0de0SAdrian Chadd 
5186eb6f0de0SAdrian Chadd 	/* There's no need to hold the TXQ lock here */
5187eb6f0de0SAdrian Chadd 	sc->sc_addba_stop(ni, tap);
5188eb6f0de0SAdrian Chadd 
5189eb6f0de0SAdrian Chadd 	/*
51904dfd4507SAdrian Chadd 	 * ath_tx_tid_cleanup will resume the TID if possible, otherwise
5191eb6f0de0SAdrian Chadd 	 * it'll set the cleanup flag, and it'll be unpaused once
5192eb6f0de0SAdrian Chadd 	 * things have been cleaned up.
5193eb6f0de0SAdrian Chadd 	 */
51944dfd4507SAdrian Chadd 	ath_tx_tid_cleanup(sc, an, tid);
5195eb6f0de0SAdrian Chadd }
5196eb6f0de0SAdrian Chadd 
5197eb6f0de0SAdrian Chadd /*
5198eb6f0de0SAdrian Chadd  * Note: net80211 bar_timeout() doesn't call this function on BAR failure;
5199eb6f0de0SAdrian Chadd  * it simply tears down the aggregation session. Ew.
5200eb6f0de0SAdrian Chadd  *
5201eb6f0de0SAdrian Chadd  * It however will call ieee80211_ampdu_stop() which will call
5202eb6f0de0SAdrian Chadd  * ic->ic_addba_stop().
5203eb6f0de0SAdrian Chadd  *
5204eb6f0de0SAdrian Chadd  * XXX This uses a hard-coded max BAR count value; the whole
5205eb6f0de0SAdrian Chadd  * XXX BAR TX success or failure should be better handled!
5206eb6f0de0SAdrian Chadd  */
5207eb6f0de0SAdrian Chadd void
5208eb6f0de0SAdrian Chadd ath_bar_response(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap,
5209eb6f0de0SAdrian Chadd     int status)
5210eb6f0de0SAdrian Chadd {
5211eb6f0de0SAdrian Chadd 	struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc;
52122aa563dfSAdrian Chadd 	int tid = tap->txa_tid;
5213eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
5214eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
5215eb6f0de0SAdrian Chadd 	int attempts = tap->txa_attempts;
5216eb6f0de0SAdrian Chadd 
52170e22ed0eSAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_BAR,
5218e60c4fc2SAdrian Chadd 	    "%s: called; tap=%p, atid=%p, txa_tid=%d, atid->tid=%d, status=%d, attempts=%d\n",
52190e22ed0eSAdrian Chadd 	    __func__,
5220e60c4fc2SAdrian Chadd 	    tap,
5221e60c4fc2SAdrian Chadd 	    atid,
5222e60c4fc2SAdrian Chadd 	    tap->txa_tid,
5223e60c4fc2SAdrian Chadd 	    atid->tid,
52240e22ed0eSAdrian Chadd 	    status,
52250e22ed0eSAdrian Chadd 	    attempts);
5226eb6f0de0SAdrian Chadd 
5227eb6f0de0SAdrian Chadd 	/* Note: This may update the BAW details */
5228eb6f0de0SAdrian Chadd 	sc->sc_bar_response(ni, tap, status);
5229eb6f0de0SAdrian Chadd 
5230eb6f0de0SAdrian Chadd 	/* Unpause the TID */
5231eb6f0de0SAdrian Chadd 	/*
5232eb6f0de0SAdrian Chadd 	 * XXX if this is attempt=50, the TID will be downgraded
5233eb6f0de0SAdrian Chadd 	 * XXX to a non-aggregate session. So we must unpause the
5234eb6f0de0SAdrian Chadd 	 * XXX TID here or it'll never be done.
5235088d8b81SAdrian Chadd 	 *
5236088d8b81SAdrian Chadd 	 * Also, don't call it if bar_tx/bar_wait are 0; something
5237088d8b81SAdrian Chadd 	 * has beaten us to the punch? (XXX figure out what?)
5238eb6f0de0SAdrian Chadd 	 */
5239eb6f0de0SAdrian Chadd 	if (status == 0 || attempts == 50) {
5240eb6f0de0SAdrian Chadd 		ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
5241088d8b81SAdrian Chadd 		if (atid->bar_tx == 0 || atid->bar_wait == 0)
5242088d8b81SAdrian Chadd 			device_printf(sc->sc_dev,
5243088d8b81SAdrian Chadd 			    "%s: huh? bar_tx=%d, bar_wait=%d\n",
5244088d8b81SAdrian Chadd 			    __func__,
5245088d8b81SAdrian Chadd 			    atid->bar_tx, atid->bar_wait);
5246088d8b81SAdrian Chadd 		else
524788b3d483SAdrian Chadd 			ath_tx_tid_bar_unsuspend(sc, atid);
5248eb6f0de0SAdrian Chadd 		ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
5249eb6f0de0SAdrian Chadd 	}
5250eb6f0de0SAdrian Chadd }
5251eb6f0de0SAdrian Chadd 
5252eb6f0de0SAdrian Chadd /*
5253eb6f0de0SAdrian Chadd  * This is called whenever the pending ADDBA request times out.
5254eb6f0de0SAdrian Chadd  * Unpause and reschedule the TID.
5255eb6f0de0SAdrian Chadd  */
5256eb6f0de0SAdrian Chadd void
5257eb6f0de0SAdrian Chadd ath_addba_response_timeout(struct ieee80211_node *ni,
5258eb6f0de0SAdrian Chadd     struct ieee80211_tx_ampdu *tap)
5259eb6f0de0SAdrian Chadd {
5260eb6f0de0SAdrian Chadd 	struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc;
52612aa563dfSAdrian Chadd 	int tid = tap->txa_tid;
5262eb6f0de0SAdrian Chadd 	struct ath_node *an = ATH_NODE(ni);
5263eb6f0de0SAdrian Chadd 	struct ath_tid *atid = &an->an_tid[tid];
5264eb6f0de0SAdrian Chadd 
5265eb6f0de0SAdrian Chadd 	DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL,
5266eb6f0de0SAdrian Chadd 	    "%s: called; resuming\n", __func__);
5267eb6f0de0SAdrian Chadd 
5268d3a6425bSAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
5269d3a6425bSAdrian Chadd 	atid->addba_tx_pending = 0;
5270d3a6425bSAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
5271d3a6425bSAdrian Chadd 
5272eb6f0de0SAdrian Chadd 	/* Note: This updates the aggregate state to (again) pending */
5273eb6f0de0SAdrian Chadd 	sc->sc_addba_response_timeout(ni, tap);
5274eb6f0de0SAdrian Chadd 
5275eb6f0de0SAdrian Chadd 	/* Unpause the TID; which reschedules it */
5276eb6f0de0SAdrian Chadd 	ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]);
5277eb6f0de0SAdrian Chadd 	ath_tx_tid_resume(sc, atid);
5278eb6f0de0SAdrian Chadd 	ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]);
5279eb6f0de0SAdrian Chadd }
52803fdfc330SAdrian Chadd 
52813fdfc330SAdrian Chadd static int
52823fdfc330SAdrian Chadd ath_legacy_dma_txsetup(struct ath_softc *sc)
52833fdfc330SAdrian Chadd {
52843fdfc330SAdrian Chadd 
52853fdfc330SAdrian Chadd 	/* nothing new needed */
52863fdfc330SAdrian Chadd 	return (0);
52873fdfc330SAdrian Chadd }
52883fdfc330SAdrian Chadd 
52893fdfc330SAdrian Chadd static int
52903fdfc330SAdrian Chadd ath_legacy_dma_txteardown(struct ath_softc *sc)
52913fdfc330SAdrian Chadd {
52923fdfc330SAdrian Chadd 
52933fdfc330SAdrian Chadd 	/* nothing new needed */
52943fdfc330SAdrian Chadd 	return (0);
52953fdfc330SAdrian Chadd }
52963fdfc330SAdrian Chadd 
52973fdfc330SAdrian Chadd void
52983fdfc330SAdrian Chadd ath_xmit_setup_legacy(struct ath_softc *sc)
52993fdfc330SAdrian Chadd {
53001006fc0cSAdrian Chadd 	/*
53011006fc0cSAdrian Chadd 	 * For now, just set the descriptor length to sizeof(ath_desc);
53021006fc0cSAdrian Chadd 	 * worry about extracting the real length out of the HAL later.
53031006fc0cSAdrian Chadd 	 */
53041006fc0cSAdrian Chadd 	sc->sc_tx_desclen = sizeof(struct ath_desc);
53051006fc0cSAdrian Chadd 	sc->sc_tx_statuslen = 0;
53061006fc0cSAdrian Chadd 	sc->sc_tx_nmaps = 1;	/* only one buffer per TX desc */
53073fdfc330SAdrian Chadd 
53083fdfc330SAdrian Chadd 	sc->sc_tx.xmit_setup = ath_legacy_dma_txsetup;
53093fdfc330SAdrian Chadd 	sc->sc_tx.xmit_teardown = ath_legacy_dma_txteardown;
5310f8418db5SAdrian Chadd 	sc->sc_tx.xmit_attach_comp_func = ath_legacy_attach_comp_func;
5311746bab5bSAdrian Chadd 
5312746bab5bSAdrian Chadd 	sc->sc_tx.xmit_dma_restart = ath_legacy_tx_dma_restart;
5313746bab5bSAdrian Chadd 	sc->sc_tx.xmit_handoff = ath_legacy_xmit_handoff;
5314788e6aa9SAdrian Chadd 
5315788e6aa9SAdrian Chadd 	sc->sc_tx.xmit_drain = ath_legacy_tx_drain;
53163fdfc330SAdrian Chadd }
5317