1b8e788a5SAdrian Chadd /*- 2b8e788a5SAdrian Chadd * Copyright (c) 2002-2009 Sam Leffler, Errno Consulting 3c6e9cee2SAdrian Chadd * Copyright (c) 2010-2012 Adrian Chadd, Xenion Pty Ltd 4b8e788a5SAdrian Chadd * All rights reserved. 5b8e788a5SAdrian Chadd * 6b8e788a5SAdrian Chadd * Redistribution and use in source and binary forms, with or without 7b8e788a5SAdrian Chadd * modification, are permitted provided that the following conditions 8b8e788a5SAdrian Chadd * are met: 9b8e788a5SAdrian Chadd * 1. Redistributions of source code must retain the above copyright 10b8e788a5SAdrian Chadd * notice, this list of conditions and the following disclaimer, 11b8e788a5SAdrian Chadd * without modification. 12b8e788a5SAdrian Chadd * 2. Redistributions in binary form must reproduce at minimum a disclaimer 13b8e788a5SAdrian Chadd * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any 14b8e788a5SAdrian Chadd * redistribution must be conditioned upon including a substantially 15b8e788a5SAdrian Chadd * similar Disclaimer requirement for further binary redistribution. 16b8e788a5SAdrian Chadd * 17b8e788a5SAdrian Chadd * NO WARRANTY 18b8e788a5SAdrian Chadd * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 19b8e788a5SAdrian Chadd * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 20b8e788a5SAdrian Chadd * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY 21b8e788a5SAdrian Chadd * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL 22b8e788a5SAdrian Chadd * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, 23b8e788a5SAdrian Chadd * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24b8e788a5SAdrian Chadd * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25b8e788a5SAdrian Chadd * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER 26b8e788a5SAdrian Chadd * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27b8e788a5SAdrian Chadd * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 28b8e788a5SAdrian Chadd * THE POSSIBILITY OF SUCH DAMAGES. 29b8e788a5SAdrian Chadd */ 30b8e788a5SAdrian Chadd 31b8e788a5SAdrian Chadd #include <sys/cdefs.h> 32b8e788a5SAdrian Chadd __FBSDID("$FreeBSD$"); 33b8e788a5SAdrian Chadd 34b8e788a5SAdrian Chadd /* 35b8e788a5SAdrian Chadd * Driver for the Atheros Wireless LAN controller. 36b8e788a5SAdrian Chadd * 37b8e788a5SAdrian Chadd * This software is derived from work of Atsushi Onoe; his contribution 38b8e788a5SAdrian Chadd * is greatly appreciated. 39b8e788a5SAdrian Chadd */ 40b8e788a5SAdrian Chadd 41b8e788a5SAdrian Chadd #include "opt_inet.h" 42b8e788a5SAdrian Chadd #include "opt_ath.h" 43b8e788a5SAdrian Chadd #include "opt_wlan.h" 44b8e788a5SAdrian Chadd 45b8e788a5SAdrian Chadd #include <sys/param.h> 46b8e788a5SAdrian Chadd #include <sys/systm.h> 47b8e788a5SAdrian Chadd #include <sys/sysctl.h> 48b8e788a5SAdrian Chadd #include <sys/mbuf.h> 49b8e788a5SAdrian Chadd #include <sys/malloc.h> 50b8e788a5SAdrian Chadd #include <sys/lock.h> 51b8e788a5SAdrian Chadd #include <sys/mutex.h> 52b8e788a5SAdrian Chadd #include <sys/kernel.h> 53b8e788a5SAdrian Chadd #include <sys/socket.h> 54b8e788a5SAdrian Chadd #include <sys/sockio.h> 55b8e788a5SAdrian Chadd #include <sys/errno.h> 56b8e788a5SAdrian Chadd #include <sys/callout.h> 57b8e788a5SAdrian Chadd #include <sys/bus.h> 58b8e788a5SAdrian Chadd #include <sys/endian.h> 59b8e788a5SAdrian Chadd #include <sys/kthread.h> 60b8e788a5SAdrian Chadd #include <sys/taskqueue.h> 61b8e788a5SAdrian Chadd #include <sys/priv.h> 62b8e788a5SAdrian Chadd 63b8e788a5SAdrian Chadd #include <machine/bus.h> 64b8e788a5SAdrian Chadd 65b8e788a5SAdrian Chadd #include <net/if.h> 66b8e788a5SAdrian Chadd #include <net/if_dl.h> 67b8e788a5SAdrian Chadd #include <net/if_media.h> 68b8e788a5SAdrian Chadd #include <net/if_types.h> 69b8e788a5SAdrian Chadd #include <net/if_arp.h> 70b8e788a5SAdrian Chadd #include <net/ethernet.h> 71b8e788a5SAdrian Chadd #include <net/if_llc.h> 72b8e788a5SAdrian Chadd 73b8e788a5SAdrian Chadd #include <net80211/ieee80211_var.h> 74b8e788a5SAdrian Chadd #include <net80211/ieee80211_regdomain.h> 75b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_SUPERG 76b8e788a5SAdrian Chadd #include <net80211/ieee80211_superg.h> 77b8e788a5SAdrian Chadd #endif 78b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA 79b8e788a5SAdrian Chadd #include <net80211/ieee80211_tdma.h> 80b8e788a5SAdrian Chadd #endif 81eb6f0de0SAdrian Chadd #include <net80211/ieee80211_ht.h> 82b8e788a5SAdrian Chadd 83b8e788a5SAdrian Chadd #include <net/bpf.h> 84b8e788a5SAdrian Chadd 85b8e788a5SAdrian Chadd #ifdef INET 86b8e788a5SAdrian Chadd #include <netinet/in.h> 87b8e788a5SAdrian Chadd #include <netinet/if_ether.h> 88b8e788a5SAdrian Chadd #endif 89b8e788a5SAdrian Chadd 90b8e788a5SAdrian Chadd #include <dev/ath/if_athvar.h> 91b8e788a5SAdrian Chadd #include <dev/ath/ath_hal/ah_devid.h> /* XXX for softled */ 92b8e788a5SAdrian Chadd #include <dev/ath/ath_hal/ah_diagcodes.h> 93b8e788a5SAdrian Chadd 94b8e788a5SAdrian Chadd #include <dev/ath/if_ath_debug.h> 95b8e788a5SAdrian Chadd 96b8e788a5SAdrian Chadd #ifdef ATH_TX99_DIAG 97b8e788a5SAdrian Chadd #include <dev/ath/ath_tx99/ath_tx99.h> 98b8e788a5SAdrian Chadd #endif 99b8e788a5SAdrian Chadd 100b8e788a5SAdrian Chadd #include <dev/ath/if_ath_misc.h> 101b8e788a5SAdrian Chadd #include <dev/ath/if_ath_tx.h> 102c1782ce0SAdrian Chadd #include <dev/ath/if_ath_tx_ht.h> 103b8e788a5SAdrian Chadd 10481a82688SAdrian Chadd /* 105eb6f0de0SAdrian Chadd * How many retries to perform in software 106eb6f0de0SAdrian Chadd */ 107eb6f0de0SAdrian Chadd #define SWMAX_RETRIES 10 108eb6f0de0SAdrian Chadd 1097403d1b9SAdrian Chadd /* 1107403d1b9SAdrian Chadd * What queue to throw the non-QoS TID traffic into 1117403d1b9SAdrian Chadd */ 1127403d1b9SAdrian Chadd #define ATH_NONQOS_TID_AC WME_AC_VO 1137403d1b9SAdrian Chadd 1140eb81626SAdrian Chadd #if 0 1150eb81626SAdrian Chadd static int ath_tx_node_is_asleep(struct ath_softc *sc, struct ath_node *an); 1160eb81626SAdrian Chadd #endif 117eb6f0de0SAdrian Chadd static int ath_tx_ampdu_pending(struct ath_softc *sc, struct ath_node *an, 118eb6f0de0SAdrian Chadd int tid); 119eb6f0de0SAdrian Chadd static int ath_tx_ampdu_running(struct ath_softc *sc, struct ath_node *an, 120eb6f0de0SAdrian Chadd int tid); 121a108d2d6SAdrian Chadd static ieee80211_seq ath_tx_tid_seqno_assign(struct ath_softc *sc, 122a108d2d6SAdrian Chadd struct ieee80211_node *ni, struct ath_buf *bf, struct mbuf *m0); 123eb6f0de0SAdrian Chadd static int ath_tx_action_frame_override_queue(struct ath_softc *sc, 124eb6f0de0SAdrian Chadd struct ieee80211_node *ni, struct mbuf *m0, int *tid); 125f1bc738eSAdrian Chadd static struct ath_buf * 126f1bc738eSAdrian Chadd ath_tx_retry_clone(struct ath_softc *sc, struct ath_node *an, 127f1bc738eSAdrian Chadd struct ath_tid *tid, struct ath_buf *bf); 128eb6f0de0SAdrian Chadd 129eb6f0de0SAdrian Chadd /* 13081a82688SAdrian Chadd * Whether to use the 11n rate scenario functions or not 13181a82688SAdrian Chadd */ 13281a82688SAdrian Chadd static inline int 13381a82688SAdrian Chadd ath_tx_is_11n(struct ath_softc *sc) 13481a82688SAdrian Chadd { 1354ddf2cc3SAdrian Chadd return ((sc->sc_ah->ah_magic == 0x20065416) || 1364ddf2cc3SAdrian Chadd (sc->sc_ah->ah_magic == 0x19741014)); 13781a82688SAdrian Chadd } 13881a82688SAdrian Chadd 139eb6f0de0SAdrian Chadd /* 140eb6f0de0SAdrian Chadd * Obtain the current TID from the given frame. 141eb6f0de0SAdrian Chadd * 142eb6f0de0SAdrian Chadd * Non-QoS frames need to go into TID 16 (IEEE80211_NONQOS_TID.) 143eb6f0de0SAdrian Chadd * This has implications for which AC/priority the packet is placed 144eb6f0de0SAdrian Chadd * in. 145eb6f0de0SAdrian Chadd */ 146eb6f0de0SAdrian Chadd static int 147eb6f0de0SAdrian Chadd ath_tx_gettid(struct ath_softc *sc, const struct mbuf *m0) 148eb6f0de0SAdrian Chadd { 149eb6f0de0SAdrian Chadd const struct ieee80211_frame *wh; 150eb6f0de0SAdrian Chadd int pri = M_WME_GETAC(m0); 151eb6f0de0SAdrian Chadd 152eb6f0de0SAdrian Chadd wh = mtod(m0, const struct ieee80211_frame *); 153eb6f0de0SAdrian Chadd if (! IEEE80211_QOS_HAS_SEQ(wh)) 154eb6f0de0SAdrian Chadd return IEEE80211_NONQOS_TID; 155eb6f0de0SAdrian Chadd else 156eb6f0de0SAdrian Chadd return WME_AC_TO_TID(pri); 157eb6f0de0SAdrian Chadd } 158eb6f0de0SAdrian Chadd 159f1bc738eSAdrian Chadd static void 160f1bc738eSAdrian Chadd ath_tx_set_retry(struct ath_softc *sc, struct ath_buf *bf) 161f1bc738eSAdrian Chadd { 162f1bc738eSAdrian Chadd struct ieee80211_frame *wh; 163f1bc738eSAdrian Chadd 164f1bc738eSAdrian Chadd wh = mtod(bf->bf_m, struct ieee80211_frame *); 165f1bc738eSAdrian Chadd /* Only update/resync if needed */ 166f1bc738eSAdrian Chadd if (bf->bf_state.bfs_isretried == 0) { 167f1bc738eSAdrian Chadd wh->i_fc[1] |= IEEE80211_FC1_RETRY; 168f1bc738eSAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, 169f1bc738eSAdrian Chadd BUS_DMASYNC_PREWRITE); 170f1bc738eSAdrian Chadd } 171f1bc738eSAdrian Chadd bf->bf_state.bfs_isretried = 1; 172f1bc738eSAdrian Chadd bf->bf_state.bfs_retries ++; 173f1bc738eSAdrian Chadd } 174f1bc738eSAdrian Chadd 175eb6f0de0SAdrian Chadd /* 176eb6f0de0SAdrian Chadd * Determine what the correct AC queue for the given frame 177eb6f0de0SAdrian Chadd * should be. 178eb6f0de0SAdrian Chadd * 179eb6f0de0SAdrian Chadd * This code assumes that the TIDs map consistently to 180eb6f0de0SAdrian Chadd * the underlying hardware (or software) ath_txq. 181eb6f0de0SAdrian Chadd * Since the sender may try to set an AC which is 182eb6f0de0SAdrian Chadd * arbitrary, non-QoS TIDs may end up being put on 183eb6f0de0SAdrian Chadd * completely different ACs. There's no way to put a 184eb6f0de0SAdrian Chadd * TID into multiple ath_txq's for scheduling, so 185eb6f0de0SAdrian Chadd * for now we override the AC/TXQ selection and set 186eb6f0de0SAdrian Chadd * non-QOS TID frames into the BE queue. 187eb6f0de0SAdrian Chadd * 188eb6f0de0SAdrian Chadd * This may be completely incorrect - specifically, 189eb6f0de0SAdrian Chadd * some management frames may end up out of order 190eb6f0de0SAdrian Chadd * compared to the QoS traffic they're controlling. 191eb6f0de0SAdrian Chadd * I'll look into this later. 192eb6f0de0SAdrian Chadd */ 193eb6f0de0SAdrian Chadd static int 194eb6f0de0SAdrian Chadd ath_tx_getac(struct ath_softc *sc, const struct mbuf *m0) 195eb6f0de0SAdrian Chadd { 196eb6f0de0SAdrian Chadd const struct ieee80211_frame *wh; 197eb6f0de0SAdrian Chadd int pri = M_WME_GETAC(m0); 198eb6f0de0SAdrian Chadd wh = mtod(m0, const struct ieee80211_frame *); 199eb6f0de0SAdrian Chadd if (IEEE80211_QOS_HAS_SEQ(wh)) 200eb6f0de0SAdrian Chadd return pri; 201eb6f0de0SAdrian Chadd 2027403d1b9SAdrian Chadd return ATH_NONQOS_TID_AC; 203eb6f0de0SAdrian Chadd } 204eb6f0de0SAdrian Chadd 205b8e788a5SAdrian Chadd void 206b8e788a5SAdrian Chadd ath_txfrag_cleanup(struct ath_softc *sc, 207b8e788a5SAdrian Chadd ath_bufhead *frags, struct ieee80211_node *ni) 208b8e788a5SAdrian Chadd { 209b8e788a5SAdrian Chadd struct ath_buf *bf, *next; 210b8e788a5SAdrian Chadd 211b8e788a5SAdrian Chadd ATH_TXBUF_LOCK_ASSERT(sc); 212b8e788a5SAdrian Chadd 2136b349e5aSAdrian Chadd TAILQ_FOREACH_SAFE(bf, frags, bf_list, next) { 214b8e788a5SAdrian Chadd /* NB: bf assumed clean */ 2156b349e5aSAdrian Chadd TAILQ_REMOVE(frags, bf, bf_list); 216e1a50456SAdrian Chadd ath_returnbuf_head(sc, bf); 217b8e788a5SAdrian Chadd ieee80211_node_decref(ni); 218b8e788a5SAdrian Chadd } 219b8e788a5SAdrian Chadd } 220b8e788a5SAdrian Chadd 221b8e788a5SAdrian Chadd /* 222b8e788a5SAdrian Chadd * Setup xmit of a fragmented frame. Allocate a buffer 223b8e788a5SAdrian Chadd * for each frag and bump the node reference count to 224b8e788a5SAdrian Chadd * reflect the held reference to be setup by ath_tx_start. 225b8e788a5SAdrian Chadd */ 226b8e788a5SAdrian Chadd int 227b8e788a5SAdrian Chadd ath_txfrag_setup(struct ath_softc *sc, ath_bufhead *frags, 228b8e788a5SAdrian Chadd struct mbuf *m0, struct ieee80211_node *ni) 229b8e788a5SAdrian Chadd { 230b8e788a5SAdrian Chadd struct mbuf *m; 231b8e788a5SAdrian Chadd struct ath_buf *bf; 232b8e788a5SAdrian Chadd 233b8e788a5SAdrian Chadd ATH_TXBUF_LOCK(sc); 234b8e788a5SAdrian Chadd for (m = m0->m_nextpkt; m != NULL; m = m->m_nextpkt) { 235af33d486SAdrian Chadd /* XXX non-management? */ 236af33d486SAdrian Chadd bf = _ath_getbuf_locked(sc, ATH_BUFTYPE_NORMAL); 237b8e788a5SAdrian Chadd if (bf == NULL) { /* out of buffers, cleanup */ 238b43facbfSAdrian Chadd device_printf(sc->sc_dev, "%s: no buffer?\n", 239b43facbfSAdrian Chadd __func__); 240b8e788a5SAdrian Chadd ath_txfrag_cleanup(sc, frags, ni); 241b8e788a5SAdrian Chadd break; 242b8e788a5SAdrian Chadd } 243b8e788a5SAdrian Chadd ieee80211_node_incref(ni); 2446b349e5aSAdrian Chadd TAILQ_INSERT_TAIL(frags, bf, bf_list); 245b8e788a5SAdrian Chadd } 246b8e788a5SAdrian Chadd ATH_TXBUF_UNLOCK(sc); 247b8e788a5SAdrian Chadd 2486b349e5aSAdrian Chadd return !TAILQ_EMPTY(frags); 249b8e788a5SAdrian Chadd } 250b8e788a5SAdrian Chadd 251b8e788a5SAdrian Chadd /* 252b8e788a5SAdrian Chadd * Reclaim mbuf resources. For fragmented frames we 253b8e788a5SAdrian Chadd * need to claim each frag chained with m_nextpkt. 254b8e788a5SAdrian Chadd */ 255b8e788a5SAdrian Chadd void 256b8e788a5SAdrian Chadd ath_freetx(struct mbuf *m) 257b8e788a5SAdrian Chadd { 258b8e788a5SAdrian Chadd struct mbuf *next; 259b8e788a5SAdrian Chadd 260b8e788a5SAdrian Chadd do { 261b8e788a5SAdrian Chadd next = m->m_nextpkt; 262b8e788a5SAdrian Chadd m->m_nextpkt = NULL; 263b8e788a5SAdrian Chadd m_freem(m); 264b8e788a5SAdrian Chadd } while ((m = next) != NULL); 265b8e788a5SAdrian Chadd } 266b8e788a5SAdrian Chadd 267b8e788a5SAdrian Chadd static int 268b8e788a5SAdrian Chadd ath_tx_dmasetup(struct ath_softc *sc, struct ath_buf *bf, struct mbuf *m0) 269b8e788a5SAdrian Chadd { 270b8e788a5SAdrian Chadd struct mbuf *m; 271b8e788a5SAdrian Chadd int error; 272b8e788a5SAdrian Chadd 273b8e788a5SAdrian Chadd /* 274b8e788a5SAdrian Chadd * Load the DMA map so any coalescing is done. This 275b8e788a5SAdrian Chadd * also calculates the number of descriptors we need. 276b8e788a5SAdrian Chadd */ 277b8e788a5SAdrian Chadd error = bus_dmamap_load_mbuf_sg(sc->sc_dmat, bf->bf_dmamap, m0, 278b8e788a5SAdrian Chadd bf->bf_segs, &bf->bf_nseg, 279b8e788a5SAdrian Chadd BUS_DMA_NOWAIT); 280b8e788a5SAdrian Chadd if (error == EFBIG) { 281b8e788a5SAdrian Chadd /* XXX packet requires too many descriptors */ 282b8e788a5SAdrian Chadd bf->bf_nseg = ATH_TXDESC+1; 283b8e788a5SAdrian Chadd } else if (error != 0) { 284b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_busdma++; 285b8e788a5SAdrian Chadd ath_freetx(m0); 286b8e788a5SAdrian Chadd return error; 287b8e788a5SAdrian Chadd } 288b8e788a5SAdrian Chadd /* 289b8e788a5SAdrian Chadd * Discard null packets and check for packets that 290b8e788a5SAdrian Chadd * require too many TX descriptors. We try to convert 291b8e788a5SAdrian Chadd * the latter to a cluster. 292b8e788a5SAdrian Chadd */ 293b8e788a5SAdrian Chadd if (bf->bf_nseg > ATH_TXDESC) { /* too many desc's, linearize */ 294b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_linear++; 295b8e788a5SAdrian Chadd m = m_collapse(m0, M_DONTWAIT, ATH_TXDESC); 296b8e788a5SAdrian Chadd if (m == NULL) { 297b8e788a5SAdrian Chadd ath_freetx(m0); 298b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_nombuf++; 299b8e788a5SAdrian Chadd return ENOMEM; 300b8e788a5SAdrian Chadd } 301b8e788a5SAdrian Chadd m0 = m; 302b8e788a5SAdrian Chadd error = bus_dmamap_load_mbuf_sg(sc->sc_dmat, bf->bf_dmamap, m0, 303b8e788a5SAdrian Chadd bf->bf_segs, &bf->bf_nseg, 304b8e788a5SAdrian Chadd BUS_DMA_NOWAIT); 305b8e788a5SAdrian Chadd if (error != 0) { 306b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_busdma++; 307b8e788a5SAdrian Chadd ath_freetx(m0); 308b8e788a5SAdrian Chadd return error; 309b8e788a5SAdrian Chadd } 310b8e788a5SAdrian Chadd KASSERT(bf->bf_nseg <= ATH_TXDESC, 311b8e788a5SAdrian Chadd ("too many segments after defrag; nseg %u", bf->bf_nseg)); 312b8e788a5SAdrian Chadd } else if (bf->bf_nseg == 0) { /* null packet, discard */ 313b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_nodata++; 314b8e788a5SAdrian Chadd ath_freetx(m0); 315b8e788a5SAdrian Chadd return EIO; 316b8e788a5SAdrian Chadd } 317b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, "%s: m %p len %u\n", 318b8e788a5SAdrian Chadd __func__, m0, m0->m_pkthdr.len); 319b8e788a5SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_PREWRITE); 320b8e788a5SAdrian Chadd bf->bf_m = m0; 321b8e788a5SAdrian Chadd 322b8e788a5SAdrian Chadd return 0; 323b8e788a5SAdrian Chadd } 324b8e788a5SAdrian Chadd 3256edf1dc7SAdrian Chadd /* 3266edf1dc7SAdrian Chadd * Chain together segments+descriptors for a non-11n frame. 3276edf1dc7SAdrian Chadd */ 328b8e788a5SAdrian Chadd static void 329eb6f0de0SAdrian Chadd ath_tx_chaindesclist(struct ath_softc *sc, struct ath_buf *bf) 330b8e788a5SAdrian Chadd { 331b8e788a5SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 33242083b3dSAdrian Chadd char *ds, *ds0; 3332b200bb4SAdrian Chadd int i, bp, dsp; 33446634305SAdrian Chadd HAL_DMA_ADDR bufAddrList[4]; 33546634305SAdrian Chadd uint32_t segLenList[4]; 3362b200bb4SAdrian Chadd int numTxMaps = 1; 337e2137b86SAdrian Chadd int isFirstDesc = 1; 33879b52356SAdrian Chadd int qnum; 33946634305SAdrian Chadd 3403d9b1596SAdrian Chadd /* 3413d9b1596SAdrian Chadd * XXX There's txdma and txdma_mgmt; the descriptor 3423d9b1596SAdrian Chadd * sizes must match. 3433d9b1596SAdrian Chadd */ 3443d9b1596SAdrian Chadd struct ath_descdma *dd = &sc->sc_txdma; 345b8e788a5SAdrian Chadd 346b8e788a5SAdrian Chadd /* 347b8e788a5SAdrian Chadd * Fillin the remainder of the descriptor info. 348b8e788a5SAdrian Chadd */ 34946634305SAdrian Chadd 3502b200bb4SAdrian Chadd /* 3512b200bb4SAdrian Chadd * For now the HAL doesn't implement halNumTxMaps for non-EDMA 3522b200bb4SAdrian Chadd * (ie it's 0.) So just work around it. 3532b200bb4SAdrian Chadd * 3542b200bb4SAdrian Chadd * XXX TODO: populate halNumTxMaps for each HAL chip and 3552b200bb4SAdrian Chadd * then undo this hack. 3562b200bb4SAdrian Chadd */ 3572b200bb4SAdrian Chadd if (sc->sc_ah->ah_magic == 0x19741014) 3582b200bb4SAdrian Chadd numTxMaps = 4; 3592b200bb4SAdrian Chadd 3602b200bb4SAdrian Chadd /* 3612b200bb4SAdrian Chadd * For EDMA and later chips ensure the TX map is fully populated 3622b200bb4SAdrian Chadd * before advancing to the next descriptor. 3632b200bb4SAdrian Chadd */ 36442083b3dSAdrian Chadd ds0 = ds = (char *) bf->bf_desc; 3652b200bb4SAdrian Chadd bp = dsp = 0; 3662b200bb4SAdrian Chadd bzero(bufAddrList, sizeof(bufAddrList)); 3672b200bb4SAdrian Chadd bzero(segLenList, sizeof(segLenList)); 3682b200bb4SAdrian Chadd for (i = 0; i < bf->bf_nseg; i++) { 3692b200bb4SAdrian Chadd bufAddrList[bp] = bf->bf_segs[i].ds_addr; 3702b200bb4SAdrian Chadd segLenList[bp] = bf->bf_segs[i].ds_len; 3712b200bb4SAdrian Chadd bp++; 3722b200bb4SAdrian Chadd 3732b200bb4SAdrian Chadd /* 3742b200bb4SAdrian Chadd * Go to the next segment if this isn't the last segment 3752b200bb4SAdrian Chadd * and there's space in the current TX map. 3762b200bb4SAdrian Chadd */ 3772b200bb4SAdrian Chadd if ((i != bf->bf_nseg - 1) && (bp < numTxMaps)) 3782b200bb4SAdrian Chadd continue; 3792b200bb4SAdrian Chadd 3802b200bb4SAdrian Chadd /* 3812b200bb4SAdrian Chadd * Last segment or we're out of buffer pointers. 3822b200bb4SAdrian Chadd */ 3832b200bb4SAdrian Chadd bp = 0; 38446634305SAdrian Chadd 385b8e788a5SAdrian Chadd if (i == bf->bf_nseg - 1) 38642083b3dSAdrian Chadd ath_hal_settxdesclink(ah, (struct ath_desc *) ds, 0); 387b8e788a5SAdrian Chadd else 38842083b3dSAdrian Chadd ath_hal_settxdesclink(ah, (struct ath_desc *) ds, 3892b200bb4SAdrian Chadd bf->bf_daddr + dd->dd_descsize * (dsp + 1)); 39046634305SAdrian Chadd 39146634305SAdrian Chadd /* 39246634305SAdrian Chadd * XXX this assumes that bfs_txq is the actual destination 39346634305SAdrian Chadd * hardware queue at this point. It may not have been assigned, 39446634305SAdrian Chadd * it may actually be pointing to the multicast software 39546634305SAdrian Chadd * TXQ id. These must be fixed! 39646634305SAdrian Chadd */ 39779b52356SAdrian Chadd qnum = bf->bf_state.bfs_txq->axq_qnum; 39879b52356SAdrian Chadd 39942083b3dSAdrian Chadd ath_hal_filltxdesc(ah, (struct ath_desc *) ds 40046634305SAdrian Chadd , bufAddrList 40146634305SAdrian Chadd , segLenList 4022b200bb4SAdrian Chadd , bf->bf_descid /* XXX desc id */ 40379b52356SAdrian Chadd , qnum 404e2137b86SAdrian Chadd , isFirstDesc /* first segment */ 405b8e788a5SAdrian Chadd , i == bf->bf_nseg - 1 /* last segment */ 40642083b3dSAdrian Chadd , (struct ath_desc *) ds0 /* first descriptor */ 407b8e788a5SAdrian Chadd ); 40821840808SAdrian Chadd 40921840808SAdrian Chadd /* Make sure the 11n aggregate fields are cleared */ 41021840808SAdrian Chadd if (ath_tx_is_11n(sc)) 4115d9b19f7SAdrian Chadd ath_hal_clr11n_aggr(sc->sc_ah, (struct ath_desc *) ds); 41221840808SAdrian Chadd 413e2137b86SAdrian Chadd isFirstDesc = 0; 4140f8423a2SAdrian Chadd #ifdef ATH_DEBUG 41542083b3dSAdrian Chadd if (sc->sc_debug & ATH_DEBUG_XMIT) 41642083b3dSAdrian Chadd ath_printtxbuf(sc, bf, qnum, 0, 0); 4170f8423a2SAdrian Chadd #endif 41842083b3dSAdrian Chadd bf->bf_lastds = (struct ath_desc *) ds; 4192b200bb4SAdrian Chadd 4202b200bb4SAdrian Chadd /* 4212b200bb4SAdrian Chadd * Don't forget to skip to the next descriptor. 4222b200bb4SAdrian Chadd */ 42342083b3dSAdrian Chadd ds += sc->sc_tx_desclen; 4242b200bb4SAdrian Chadd dsp++; 4252b200bb4SAdrian Chadd 4262b200bb4SAdrian Chadd /* 4272b200bb4SAdrian Chadd * .. and don't forget to blank these out! 4282b200bb4SAdrian Chadd */ 4292b200bb4SAdrian Chadd bzero(bufAddrList, sizeof(bufAddrList)); 4302b200bb4SAdrian Chadd bzero(segLenList, sizeof(segLenList)); 431b8e788a5SAdrian Chadd } 4324d7f8837SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, BUS_DMASYNC_PREWRITE); 43381a82688SAdrian Chadd } 43481a82688SAdrian Chadd 435eb6f0de0SAdrian Chadd /* 436eb6f0de0SAdrian Chadd * Fill in the descriptor list for a aggregate subframe. 437eb6f0de0SAdrian Chadd * 438eb6f0de0SAdrian Chadd * The subframe is returned with the ds_link field in the last subframe 439eb6f0de0SAdrian Chadd * pointing to 0. 440eb6f0de0SAdrian Chadd */ 44181a82688SAdrian Chadd static void 442eb6f0de0SAdrian Chadd ath_tx_chaindesclist_subframe(struct ath_softc *sc, struct ath_buf *bf) 44381a82688SAdrian Chadd { 44481a82688SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 445eb6f0de0SAdrian Chadd struct ath_desc *ds, *ds0; 446eb6f0de0SAdrian Chadd int i; 447fffbec86SAdrian Chadd HAL_DMA_ADDR bufAddrList[4]; 448fffbec86SAdrian Chadd uint32_t segLenList[4]; 449fffbec86SAdrian Chadd 4503d9b1596SAdrian Chadd /* 4513d9b1596SAdrian Chadd * XXX There's txdma and txdma_mgmt; the descriptor 4523d9b1596SAdrian Chadd * sizes must match. 4533d9b1596SAdrian Chadd */ 4543d9b1596SAdrian Chadd struct ath_descdma *dd = &sc->sc_txdma; 45581a82688SAdrian Chadd 456eb6f0de0SAdrian Chadd ds0 = ds = bf->bf_desc; 457eb6f0de0SAdrian Chadd 458eb6f0de0SAdrian Chadd /* 459eb6f0de0SAdrian Chadd * There's no need to call ath_hal_setupfirsttxdesc here; 460eb6f0de0SAdrian Chadd * That's only going to occur for the first frame in an aggregate. 461eb6f0de0SAdrian Chadd */ 462eb6f0de0SAdrian Chadd for (i = 0; i < bf->bf_nseg; i++, ds++) { 463fffbec86SAdrian Chadd bzero(bufAddrList, sizeof(bufAddrList)); 464fffbec86SAdrian Chadd bzero(segLenList, sizeof(segLenList)); 465eb6f0de0SAdrian Chadd if (i == bf->bf_nseg - 1) 466bb069955SAdrian Chadd ath_hal_settxdesclink(ah, ds, 0); 467eb6f0de0SAdrian Chadd else 468bb069955SAdrian Chadd ath_hal_settxdesclink(ah, ds, 4693d9b1596SAdrian Chadd bf->bf_daddr + dd->dd_descsize * (i + 1)); 470eb6f0de0SAdrian Chadd 471fffbec86SAdrian Chadd bufAddrList[0] = bf->bf_segs[i].ds_addr; 472fffbec86SAdrian Chadd segLenList[0] = bf->bf_segs[i].ds_len; 473fffbec86SAdrian Chadd 474eb6f0de0SAdrian Chadd /* 475eb6f0de0SAdrian Chadd * This performs the setup for an aggregate frame. 476eb6f0de0SAdrian Chadd * This includes enabling the aggregate flags if needed. 477eb6f0de0SAdrian Chadd */ 478eb6f0de0SAdrian Chadd ath_hal_chaintxdesc(ah, ds, 479fffbec86SAdrian Chadd bufAddrList, 480fffbec86SAdrian Chadd segLenList, 481eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen, 482eb6f0de0SAdrian Chadd bf->bf_state.bfs_hdrlen, 483eb6f0de0SAdrian Chadd HAL_PKT_TYPE_AMPDU, /* forces aggregate bits to be set */ 484eb6f0de0SAdrian Chadd bf->bf_state.bfs_keyix, 485eb6f0de0SAdrian Chadd 0, /* cipher, calculated from keyix */ 486eb6f0de0SAdrian Chadd bf->bf_state.bfs_ndelim, 487eb6f0de0SAdrian Chadd i == 0, /* first segment */ 48833d34032SAdrian Chadd i == bf->bf_nseg - 1, /* last segment */ 48933d34032SAdrian Chadd bf->bf_next == NULL /* last sub-frame in aggr */ 490eb6f0de0SAdrian Chadd ); 491eb6f0de0SAdrian Chadd 492eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 493eb6f0de0SAdrian Chadd "%s: %d: %08x %08x %08x %08x %08x %08x\n", 494eb6f0de0SAdrian Chadd __func__, i, ds->ds_link, ds->ds_data, 495eb6f0de0SAdrian Chadd ds->ds_ctl0, ds->ds_ctl1, ds->ds_hw[0], ds->ds_hw[1]); 496eb6f0de0SAdrian Chadd bf->bf_lastds = ds; 4974d7f8837SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, bf->bf_dmamap, 4984d7f8837SAdrian Chadd BUS_DMASYNC_PREWRITE); 499eb6f0de0SAdrian Chadd } 500eb6f0de0SAdrian Chadd } 501eb6f0de0SAdrian Chadd 502eb6f0de0SAdrian Chadd /* 503d34a7347SAdrian Chadd * Set the rate control fields in the given descriptor based on 504d34a7347SAdrian Chadd * the bf_state fields and node state. 505d34a7347SAdrian Chadd * 506d34a7347SAdrian Chadd * The bfs fields should already be set with the relevant rate 507d34a7347SAdrian Chadd * control information, including whether MRR is to be enabled. 508d34a7347SAdrian Chadd * 509d34a7347SAdrian Chadd * Since the FreeBSD HAL currently sets up the first TX rate 510d34a7347SAdrian Chadd * in ath_hal_setuptxdesc(), this will setup the MRR 511d34a7347SAdrian Chadd * conditionally for the pre-11n chips, and call ath_buf_set_rate 512d34a7347SAdrian Chadd * unconditionally for 11n chips. These require the 11n rate 513d34a7347SAdrian Chadd * scenario to be set if MCS rates are enabled, so it's easier 514d34a7347SAdrian Chadd * to just always call it. The caller can then only set rates 2, 3 515d34a7347SAdrian Chadd * and 4 if multi-rate retry is needed. 516d34a7347SAdrian Chadd */ 517d34a7347SAdrian Chadd static void 518d34a7347SAdrian Chadd ath_tx_set_ratectrl(struct ath_softc *sc, struct ieee80211_node *ni, 519d34a7347SAdrian Chadd struct ath_buf *bf) 520d34a7347SAdrian Chadd { 521d34a7347SAdrian Chadd struct ath_rc_series *rc = bf->bf_state.bfs_rc; 522d34a7347SAdrian Chadd 523d34a7347SAdrian Chadd /* If mrr is disabled, blank tries 1, 2, 3 */ 524d34a7347SAdrian Chadd if (! bf->bf_state.bfs_ismrr) 525d34a7347SAdrian Chadd rc[1].tries = rc[2].tries = rc[3].tries = 0; 526d34a7347SAdrian Chadd 527d34a7347SAdrian Chadd /* 528d34a7347SAdrian Chadd * Always call - that way a retried descriptor will 529d34a7347SAdrian Chadd * have the MRR fields overwritten. 530d34a7347SAdrian Chadd * 531d34a7347SAdrian Chadd * XXX TODO: see if this is really needed - setting up 532d34a7347SAdrian Chadd * the first descriptor should set the MRR fields to 0 533d34a7347SAdrian Chadd * for us anyway. 534d34a7347SAdrian Chadd */ 535d34a7347SAdrian Chadd if (ath_tx_is_11n(sc)) { 536d34a7347SAdrian Chadd ath_buf_set_rate(sc, ni, bf); 537d34a7347SAdrian Chadd } else { 538d34a7347SAdrian Chadd ath_hal_setupxtxdesc(sc->sc_ah, bf->bf_desc 539d34a7347SAdrian Chadd , rc[1].ratecode, rc[1].tries 540d34a7347SAdrian Chadd , rc[2].ratecode, rc[2].tries 541d34a7347SAdrian Chadd , rc[3].ratecode, rc[3].tries 542d34a7347SAdrian Chadd ); 543d34a7347SAdrian Chadd } 544d34a7347SAdrian Chadd } 545d34a7347SAdrian Chadd 546d34a7347SAdrian Chadd /* 547eb6f0de0SAdrian Chadd * Setup segments+descriptors for an 11n aggregate. 548eb6f0de0SAdrian Chadd * bf_first is the first buffer in the aggregate. 549eb6f0de0SAdrian Chadd * The descriptor list must already been linked together using 550eb6f0de0SAdrian Chadd * bf->bf_next. 551eb6f0de0SAdrian Chadd */ 552eb6f0de0SAdrian Chadd static void 553eb6f0de0SAdrian Chadd ath_tx_setds_11n(struct ath_softc *sc, struct ath_buf *bf_first) 554eb6f0de0SAdrian Chadd { 555eb6f0de0SAdrian Chadd struct ath_buf *bf, *bf_prev = NULL; 556eb6f0de0SAdrian Chadd 557eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, "%s: nframes=%d, al=%d\n", 558eb6f0de0SAdrian Chadd __func__, bf_first->bf_state.bfs_nframes, 559eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_al); 560eb6f0de0SAdrian Chadd 561eb6f0de0SAdrian Chadd /* 562eb6f0de0SAdrian Chadd * Setup all descriptors of all subframes. 563eb6f0de0SAdrian Chadd */ 564eb6f0de0SAdrian Chadd bf = bf_first; 565eb6f0de0SAdrian Chadd while (bf != NULL) { 566eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 567eb6f0de0SAdrian Chadd "%s: bf=%p, nseg=%d, pktlen=%d, seqno=%d\n", 568eb6f0de0SAdrian Chadd __func__, bf, bf->bf_nseg, bf->bf_state.bfs_pktlen, 569eb6f0de0SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)); 570eb6f0de0SAdrian Chadd 571eb6f0de0SAdrian Chadd /* Sub-frame setup */ 572eb6f0de0SAdrian Chadd ath_tx_chaindesclist_subframe(sc, bf); 573eb6f0de0SAdrian Chadd 574eb6f0de0SAdrian Chadd /* 575eb6f0de0SAdrian Chadd * Link the last descriptor of the previous frame 576eb6f0de0SAdrian Chadd * to the beginning descriptor of this frame. 577eb6f0de0SAdrian Chadd */ 578eb6f0de0SAdrian Chadd if (bf_prev != NULL) 579bb069955SAdrian Chadd ath_hal_settxdesclink(sc->sc_ah, bf_prev->bf_lastds, 580bb069955SAdrian Chadd bf->bf_daddr); 581eb6f0de0SAdrian Chadd 582eb6f0de0SAdrian Chadd /* Save a copy so we can link the next descriptor in */ 583eb6f0de0SAdrian Chadd bf_prev = bf; 584eb6f0de0SAdrian Chadd bf = bf->bf_next; 585eb6f0de0SAdrian Chadd } 586eb6f0de0SAdrian Chadd 587eb6f0de0SAdrian Chadd /* 588eb6f0de0SAdrian Chadd * Setup first descriptor of first frame. 589eb6f0de0SAdrian Chadd * chaintxdesc() overwrites the descriptor entries; 590eb6f0de0SAdrian Chadd * setupfirsttxdesc() merges in things. 591eb6f0de0SAdrian Chadd * Otherwise various fields aren't set correctly (eg flags). 592eb6f0de0SAdrian Chadd */ 593eb6f0de0SAdrian Chadd ath_hal_setupfirsttxdesc(sc->sc_ah, 594eb6f0de0SAdrian Chadd bf_first->bf_desc, 595eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_al, 596875a9451SAdrian Chadd bf_first->bf_state.bfs_txflags | HAL_TXDESC_INTREQ, 597eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_txpower, 598eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_txrate0, 599eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_try0, 600eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_txantenna, 601eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_ctsrate, 602eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_ctsduration); 603eb6f0de0SAdrian Chadd 604eb6f0de0SAdrian Chadd /* 605eb6f0de0SAdrian Chadd * Set the first descriptor bf_lastds field to point to 606eb6f0de0SAdrian Chadd * the last descriptor in the last subframe, that's where 607eb6f0de0SAdrian Chadd * the status update will occur. 608eb6f0de0SAdrian Chadd */ 609eb6f0de0SAdrian Chadd bf_first->bf_lastds = bf_prev->bf_lastds; 610eb6f0de0SAdrian Chadd 611eb6f0de0SAdrian Chadd /* 612eb6f0de0SAdrian Chadd * And bf_last in the first descriptor points to the end of 613eb6f0de0SAdrian Chadd * the aggregate list. 614eb6f0de0SAdrian Chadd */ 615eb6f0de0SAdrian Chadd bf_first->bf_last = bf_prev; 616eb6f0de0SAdrian Chadd 617d34a7347SAdrian Chadd /* 618d34a7347SAdrian Chadd * setup first desc with rate and aggr info 619d34a7347SAdrian Chadd */ 620d34a7347SAdrian Chadd ath_tx_set_ratectrl(sc, bf_first->bf_node, bf_first); 621d34a7347SAdrian Chadd 6228c08c07aSAdrian Chadd /* 6238c08c07aSAdrian Chadd * Setup the last descriptor in the list. 624a6e82959SAdrian Chadd * 625a6e82959SAdrian Chadd * bf_first->bf_lastds already points to it; the rate 626a6e82959SAdrian Chadd * control information needs to be squirreled away here 627a6e82959SAdrian Chadd * as well ans clearing the moreaggr/paddelim fields. 6288c08c07aSAdrian Chadd */ 629a6e82959SAdrian Chadd ath_hal_setuplasttxdesc(sc->sc_ah, bf_first->bf_lastds, 6308c08c07aSAdrian Chadd bf_first->bf_desc); 6318c08c07aSAdrian Chadd 632eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, "%s: end\n", __func__); 633eb6f0de0SAdrian Chadd } 634eb6f0de0SAdrian Chadd 63546634305SAdrian Chadd /* 63646634305SAdrian Chadd * Hand-off a frame to the multicast TX queue. 63746634305SAdrian Chadd * 63846634305SAdrian Chadd * This is a software TXQ which will be appended to the CAB queue 63946634305SAdrian Chadd * during the beacon setup code. 64046634305SAdrian Chadd * 64146634305SAdrian Chadd * XXX TODO: since the AR9300 EDMA TX queue support wants the QCU ID 64246634305SAdrian Chadd * as part of the TX descriptor, bf_state.bfs_txq must be updated 64346634305SAdrian Chadd * with the actual hardware txq, or all of this will fall apart. 64446634305SAdrian Chadd * 64546634305SAdrian Chadd * XXX It may not be a bad idea to just stuff the QCU ID into bf_state 64646634305SAdrian Chadd * and retire bfs_txq; then make sure the CABQ QCU ID is populated 64746634305SAdrian Chadd * correctly. 64846634305SAdrian Chadd */ 649eb6f0de0SAdrian Chadd static void 650eb6f0de0SAdrian Chadd ath_tx_handoff_mcast(struct ath_softc *sc, struct ath_txq *txq, 651eb6f0de0SAdrian Chadd struct ath_buf *bf) 652eb6f0de0SAdrian Chadd { 653eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 654eb6f0de0SAdrian Chadd KASSERT((bf->bf_flags & ATH_BUF_BUSY) == 0, 655eb6f0de0SAdrian Chadd ("%s: busy status 0x%x", __func__, bf->bf_flags)); 656eb6f0de0SAdrian Chadd if (txq->axq_link != NULL) { 657eb6f0de0SAdrian Chadd struct ath_buf *last = ATH_TXQ_LAST(txq, axq_q_s); 658eb6f0de0SAdrian Chadd struct ieee80211_frame *wh; 659eb6f0de0SAdrian Chadd 660eb6f0de0SAdrian Chadd /* mark previous frame */ 661eb6f0de0SAdrian Chadd wh = mtod(last->bf_m, struct ieee80211_frame *); 662eb6f0de0SAdrian Chadd wh->i_fc[1] |= IEEE80211_FC1_MORE_DATA; 663eb6f0de0SAdrian Chadd bus_dmamap_sync(sc->sc_dmat, last->bf_dmamap, 664eb6f0de0SAdrian Chadd BUS_DMASYNC_PREWRITE); 665eb6f0de0SAdrian Chadd 666eb6f0de0SAdrian Chadd /* link descriptor */ 667eb6f0de0SAdrian Chadd *txq->axq_link = bf->bf_daddr; 668eb6f0de0SAdrian Chadd } 669eb6f0de0SAdrian Chadd ATH_TXQ_INSERT_TAIL(txq, bf, bf_list); 670bb069955SAdrian Chadd ath_hal_gettxdesclinkptr(sc->sc_ah, bf->bf_lastds, &txq->axq_link); 671eb6f0de0SAdrian Chadd } 672eb6f0de0SAdrian Chadd 673eb6f0de0SAdrian Chadd /* 674eb6f0de0SAdrian Chadd * Hand-off packet to a hardware queue. 675eb6f0de0SAdrian Chadd */ 676eb6f0de0SAdrian Chadd static void 677d4365d16SAdrian Chadd ath_tx_handoff_hw(struct ath_softc *sc, struct ath_txq *txq, 678d4365d16SAdrian Chadd struct ath_buf *bf) 679eb6f0de0SAdrian Chadd { 680eb6f0de0SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 68181a82688SAdrian Chadd 682b8e788a5SAdrian Chadd /* 683b8e788a5SAdrian Chadd * Insert the frame on the outbound list and pass it on 684b8e788a5SAdrian Chadd * to the hardware. Multicast frames buffered for power 685b8e788a5SAdrian Chadd * save stations and transmit from the CAB queue are stored 686b8e788a5SAdrian Chadd * on a s/w only queue and loaded on to the CAB queue in 687b8e788a5SAdrian Chadd * the SWBA handler since frames only go out on DTIM and 688b8e788a5SAdrian Chadd * to avoid possible races. 689b8e788a5SAdrian Chadd */ 690eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 691b8e788a5SAdrian Chadd KASSERT((bf->bf_flags & ATH_BUF_BUSY) == 0, 692eb6f0de0SAdrian Chadd ("%s: busy status 0x%x", __func__, bf->bf_flags)); 693eb6f0de0SAdrian Chadd KASSERT(txq->axq_qnum != ATH_TXQ_SWQ, 694eb6f0de0SAdrian Chadd ("ath_tx_handoff_hw called for mcast queue")); 695eb6f0de0SAdrian Chadd 696ef27340cSAdrian Chadd #if 0 697ef27340cSAdrian Chadd /* 698ef27340cSAdrian Chadd * This causes a LOR. Find out where the PCU lock is being 699ef27340cSAdrian Chadd * held whilst the TXQ lock is grabbed - that shouldn't 700ef27340cSAdrian Chadd * be occuring. 701ef27340cSAdrian Chadd */ 702ef27340cSAdrian Chadd ATH_PCU_LOCK(sc); 703ef27340cSAdrian Chadd if (sc->sc_inreset_cnt) { 704ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 705ef27340cSAdrian Chadd DPRINTF(sc, ATH_DEBUG_RESET, 706ef27340cSAdrian Chadd "%s: called with sc_in_reset != 0\n", 707ef27340cSAdrian Chadd __func__); 708ef27340cSAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 709ef27340cSAdrian Chadd "%s: queued: TXDP[%u] = %p (%p) depth %d\n", 710ef27340cSAdrian Chadd __func__, txq->axq_qnum, 711ef27340cSAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 712ef27340cSAdrian Chadd txq->axq_depth); 713ef27340cSAdrian Chadd ATH_TXQ_INSERT_TAIL(txq, bf, bf_list); 714ef27340cSAdrian Chadd if (bf->bf_state.bfs_aggr) 715ef27340cSAdrian Chadd txq->axq_aggr_depth++; 716ef27340cSAdrian Chadd /* 717ef27340cSAdrian Chadd * There's no need to update axq_link; the hardware 718ef27340cSAdrian Chadd * is in reset and once the reset is complete, any 719ef27340cSAdrian Chadd * non-empty queues will simply have DMA restarted. 720ef27340cSAdrian Chadd */ 721ef27340cSAdrian Chadd return; 722ef27340cSAdrian Chadd } 723ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 724ef27340cSAdrian Chadd #endif 725ef27340cSAdrian Chadd 726eb6f0de0SAdrian Chadd /* For now, so not to generate whitespace diffs */ 727eb6f0de0SAdrian Chadd if (1) { 728b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA 729b8e788a5SAdrian Chadd int qbusy; 730b8e788a5SAdrian Chadd 731b8e788a5SAdrian Chadd ATH_TXQ_INSERT_TAIL(txq, bf, bf_list); 732b8e788a5SAdrian Chadd qbusy = ath_hal_txqenabled(ah, txq->axq_qnum); 73303682514SAdrian Chadd 73403682514SAdrian Chadd ATH_KTR(sc, ATH_KTR_TX, 4, 73503682514SAdrian Chadd "ath_tx_handoff: txq=%u, add bf=%p, qbusy=%d, depth=%d", 73603682514SAdrian Chadd txq->axq_qnum, bf, qbusy, txq->axq_depth); 737b8e788a5SAdrian Chadd if (txq->axq_link == NULL) { 738b8e788a5SAdrian Chadd /* 739b8e788a5SAdrian Chadd * Be careful writing the address to TXDP. If 740b8e788a5SAdrian Chadd * the tx q is enabled then this write will be 741b8e788a5SAdrian Chadd * ignored. Normally this is not an issue but 742b8e788a5SAdrian Chadd * when tdma is in use and the q is beacon gated 743b8e788a5SAdrian Chadd * this race can occur. If the q is busy then 744b8e788a5SAdrian Chadd * defer the work to later--either when another 745b8e788a5SAdrian Chadd * packet comes along or when we prepare a beacon 746b8e788a5SAdrian Chadd * frame at SWBA. 747b8e788a5SAdrian Chadd */ 748b8e788a5SAdrian Chadd if (!qbusy) { 749d4365d16SAdrian Chadd ath_hal_puttxbuf(ah, txq->axq_qnum, 750d4365d16SAdrian Chadd bf->bf_daddr); 751b8e788a5SAdrian Chadd txq->axq_flags &= ~ATH_TXQ_PUTPENDING; 752b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 75303682514SAdrian Chadd "%s: TXDP[%u] = %p (%p) lastds=%p depth %d\n", 754b8e788a5SAdrian Chadd __func__, txq->axq_qnum, 755b8e788a5SAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 75603682514SAdrian Chadd bf->bf_lastds, 75703682514SAdrian Chadd txq->axq_depth); 75803682514SAdrian Chadd ATH_KTR(sc, ATH_KTR_TX, 5, 75903682514SAdrian Chadd "ath_tx_handoff: TXDP[%u] = %p (%p) " 76003682514SAdrian Chadd "lastds=%p depth %d", 76103682514SAdrian Chadd txq->axq_qnum, 76203682514SAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 76303682514SAdrian Chadd bf->bf_lastds, 764b8e788a5SAdrian Chadd txq->axq_depth); 765b8e788a5SAdrian Chadd } else { 766b8e788a5SAdrian Chadd txq->axq_flags |= ATH_TXQ_PUTPENDING; 767b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_TDMA | ATH_DEBUG_XMIT, 768b8e788a5SAdrian Chadd "%s: Q%u busy, defer enable\n", __func__, 769b8e788a5SAdrian Chadd txq->axq_qnum); 77003682514SAdrian Chadd ATH_KTR(sc, ATH_KTR_TX, 0, "defer enable"); 771b8e788a5SAdrian Chadd } 772b8e788a5SAdrian Chadd } else { 773b8e788a5SAdrian Chadd *txq->axq_link = bf->bf_daddr; 774b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 775b8e788a5SAdrian Chadd "%s: link[%u](%p)=%p (%p) depth %d\n", __func__, 776b8e788a5SAdrian Chadd txq->axq_qnum, txq->axq_link, 777d4365d16SAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 778d4365d16SAdrian Chadd txq->axq_depth); 77903682514SAdrian Chadd ATH_KTR(sc, ATH_KTR_TX, 5, 78003682514SAdrian Chadd "ath_tx_handoff: link[%u](%p)=%p (%p) lastds=%p", 78103682514SAdrian Chadd txq->axq_qnum, txq->axq_link, 78203682514SAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 78303682514SAdrian Chadd bf->bf_lastds); 78403682514SAdrian Chadd 785b8e788a5SAdrian Chadd if ((txq->axq_flags & ATH_TXQ_PUTPENDING) && !qbusy) { 786b8e788a5SAdrian Chadd /* 787b8e788a5SAdrian Chadd * The q was busy when we previously tried 788b8e788a5SAdrian Chadd * to write the address of the first buffer 789b8e788a5SAdrian Chadd * in the chain. Since it's not busy now 790b8e788a5SAdrian Chadd * handle this chore. We are certain the 791b8e788a5SAdrian Chadd * buffer at the front is the right one since 792b8e788a5SAdrian Chadd * axq_link is NULL only when the buffer list 793b8e788a5SAdrian Chadd * is/was empty. 794b8e788a5SAdrian Chadd */ 795b8e788a5SAdrian Chadd ath_hal_puttxbuf(ah, txq->axq_qnum, 7966b349e5aSAdrian Chadd TAILQ_FIRST(&txq->axq_q)->bf_daddr); 797b8e788a5SAdrian Chadd txq->axq_flags &= ~ATH_TXQ_PUTPENDING; 798b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_TDMA | ATH_DEBUG_XMIT, 799b8e788a5SAdrian Chadd "%s: Q%u restarted\n", __func__, 800b8e788a5SAdrian Chadd txq->axq_qnum); 80103682514SAdrian Chadd ATH_KTR(sc, ATH_KTR_TX, 4, 80203682514SAdrian Chadd "ath_tx_handoff: txq[%d] restarted, bf=%p " 80303682514SAdrian Chadd "daddr=%p ds=%p", 80403682514SAdrian Chadd txq->axq_qnum, 80503682514SAdrian Chadd bf, 80603682514SAdrian Chadd (caddr_t)bf->bf_daddr, 80703682514SAdrian Chadd bf->bf_desc); 808b8e788a5SAdrian Chadd } 809b8e788a5SAdrian Chadd } 810b8e788a5SAdrian Chadd #else 811b8e788a5SAdrian Chadd ATH_TXQ_INSERT_TAIL(txq, bf, bf_list); 812b1dddc28SAdrian Chadd ATH_KTR(sc, ATH_KTR_TX, 3, 813b1dddc28SAdrian Chadd "ath_tx_handoff: non-tdma: txq=%u, add bf=%p " 81403682514SAdrian Chadd "depth=%d", 81503682514SAdrian Chadd txq->axq_qnum, 81603682514SAdrian Chadd bf, 81703682514SAdrian Chadd txq->axq_depth); 818b8e788a5SAdrian Chadd if (txq->axq_link == NULL) { 819b8e788a5SAdrian Chadd ath_hal_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr); 820b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 821b8e788a5SAdrian Chadd "%s: TXDP[%u] = %p (%p) depth %d\n", 822b8e788a5SAdrian Chadd __func__, txq->axq_qnum, 823b8e788a5SAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 824b8e788a5SAdrian Chadd txq->axq_depth); 82503682514SAdrian Chadd ATH_KTR(sc, ATH_KTR_TX, 5, 82603682514SAdrian Chadd "ath_tx_handoff: non-tdma: TXDP[%u] = %p (%p) " 82703682514SAdrian Chadd "lastds=%p depth %d", 82803682514SAdrian Chadd txq->axq_qnum, 82903682514SAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 83003682514SAdrian Chadd bf->bf_lastds, 83103682514SAdrian Chadd txq->axq_depth); 83203682514SAdrian Chadd 833b8e788a5SAdrian Chadd } else { 834b8e788a5SAdrian Chadd *txq->axq_link = bf->bf_daddr; 835b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 836b8e788a5SAdrian Chadd "%s: link[%u](%p)=%p (%p) depth %d\n", __func__, 837b8e788a5SAdrian Chadd txq->axq_qnum, txq->axq_link, 838d4365d16SAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 839d4365d16SAdrian Chadd txq->axq_depth); 84003682514SAdrian Chadd ATH_KTR(sc, ATH_KTR_TX, 5, 84103682514SAdrian Chadd "ath_tx_handoff: non-tdma: link[%u](%p)=%p (%p) " 84203682514SAdrian Chadd "lastds=%d", 84303682514SAdrian Chadd txq->axq_qnum, txq->axq_link, 84403682514SAdrian Chadd (caddr_t)bf->bf_daddr, bf->bf_desc, 84503682514SAdrian Chadd bf->bf_lastds); 84603682514SAdrian Chadd 847b8e788a5SAdrian Chadd } 848b8e788a5SAdrian Chadd #endif /* IEEE80211_SUPPORT_TDMA */ 8496edf1dc7SAdrian Chadd if (bf->bf_state.bfs_aggr) 8506edf1dc7SAdrian Chadd txq->axq_aggr_depth++; 851bb069955SAdrian Chadd ath_hal_gettxdesclinkptr(ah, bf->bf_lastds, &txq->axq_link); 852b8e788a5SAdrian Chadd ath_hal_txstart(ah, txq->axq_qnum); 85303682514SAdrian Chadd ATH_KTR(sc, ATH_KTR_TX, 1, 85403682514SAdrian Chadd "ath_tx_handoff: txq=%u, txstart", txq->axq_qnum); 855b8e788a5SAdrian Chadd } 856b8e788a5SAdrian Chadd } 857eb6f0de0SAdrian Chadd 858eb6f0de0SAdrian Chadd /* 859eb6f0de0SAdrian Chadd * Restart TX DMA for the given TXQ. 860eb6f0de0SAdrian Chadd * 861eb6f0de0SAdrian Chadd * This must be called whether the queue is empty or not. 862eb6f0de0SAdrian Chadd */ 863746bab5bSAdrian Chadd static void 864746bab5bSAdrian Chadd ath_legacy_tx_dma_restart(struct ath_softc *sc, struct ath_txq *txq) 865eb6f0de0SAdrian Chadd { 866eb6f0de0SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 867b1f3262cSAdrian Chadd struct ath_buf *bf, *bf_last; 868eb6f0de0SAdrian Chadd 869eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 870eb6f0de0SAdrian Chadd 871eb6f0de0SAdrian Chadd /* This is always going to be cleared, empty or not */ 872eb6f0de0SAdrian Chadd txq->axq_flags &= ~ATH_TXQ_PUTPENDING; 873eb6f0de0SAdrian Chadd 874b1f3262cSAdrian Chadd /* XXX make this ATH_TXQ_FIRST */ 875eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&txq->axq_q); 876b1f3262cSAdrian Chadd bf_last = ATH_TXQ_LAST(txq, axq_q_s); 877b1f3262cSAdrian Chadd 878eb6f0de0SAdrian Chadd if (bf == NULL) 879eb6f0de0SAdrian Chadd return; 880eb6f0de0SAdrian Chadd 881eb6f0de0SAdrian Chadd ath_hal_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr); 882d2da5544SAdrian Chadd ath_hal_gettxdesclinkptr(ah, bf_last->bf_lastds, &txq->axq_link); 883eb6f0de0SAdrian Chadd ath_hal_txstart(ah, txq->axq_qnum); 884eb6f0de0SAdrian Chadd } 885eb6f0de0SAdrian Chadd 886eb6f0de0SAdrian Chadd /* 887eb6f0de0SAdrian Chadd * Hand off a packet to the hardware (or mcast queue.) 888eb6f0de0SAdrian Chadd * 889eb6f0de0SAdrian Chadd * The relevant hardware txq should be locked. 890eb6f0de0SAdrian Chadd */ 891eb6f0de0SAdrian Chadd static void 892746bab5bSAdrian Chadd ath_legacy_xmit_handoff(struct ath_softc *sc, struct ath_txq *txq, 893746bab5bSAdrian Chadd struct ath_buf *bf) 894eb6f0de0SAdrian Chadd { 895eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 896eb6f0de0SAdrian Chadd 897eb6f0de0SAdrian Chadd if (txq->axq_qnum == ATH_TXQ_SWQ) 898eb6f0de0SAdrian Chadd ath_tx_handoff_mcast(sc, txq, bf); 899eb6f0de0SAdrian Chadd else 900eb6f0de0SAdrian Chadd ath_tx_handoff_hw(sc, txq, bf); 901b8e788a5SAdrian Chadd } 902b8e788a5SAdrian Chadd 90381a82688SAdrian Chadd static int 90481a82688SAdrian Chadd ath_tx_tag_crypto(struct ath_softc *sc, struct ieee80211_node *ni, 905d4365d16SAdrian Chadd struct mbuf *m0, int iswep, int isfrag, int *hdrlen, int *pktlen, 906d4365d16SAdrian Chadd int *keyix) 90781a82688SAdrian Chadd { 90812be5b9cSAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, 90912be5b9cSAdrian Chadd "%s: hdrlen=%d, pktlen=%d, isfrag=%d, iswep=%d, m0=%p\n", 91012be5b9cSAdrian Chadd __func__, 91112be5b9cSAdrian Chadd *hdrlen, 91212be5b9cSAdrian Chadd *pktlen, 91312be5b9cSAdrian Chadd isfrag, 91412be5b9cSAdrian Chadd iswep, 91512be5b9cSAdrian Chadd m0); 91612be5b9cSAdrian Chadd 91781a82688SAdrian Chadd if (iswep) { 91881a82688SAdrian Chadd const struct ieee80211_cipher *cip; 91981a82688SAdrian Chadd struct ieee80211_key *k; 92081a82688SAdrian Chadd 92181a82688SAdrian Chadd /* 92281a82688SAdrian Chadd * Construct the 802.11 header+trailer for an encrypted 92381a82688SAdrian Chadd * frame. The only reason this can fail is because of an 92481a82688SAdrian Chadd * unknown or unsupported cipher/key type. 92581a82688SAdrian Chadd */ 92681a82688SAdrian Chadd k = ieee80211_crypto_encap(ni, m0); 92781a82688SAdrian Chadd if (k == NULL) { 92881a82688SAdrian Chadd /* 92981a82688SAdrian Chadd * This can happen when the key is yanked after the 93081a82688SAdrian Chadd * frame was queued. Just discard the frame; the 93181a82688SAdrian Chadd * 802.11 layer counts failures and provides 93281a82688SAdrian Chadd * debugging/diagnostics. 93381a82688SAdrian Chadd */ 934d4365d16SAdrian Chadd return (0); 93581a82688SAdrian Chadd } 93681a82688SAdrian Chadd /* 93781a82688SAdrian Chadd * Adjust the packet + header lengths for the crypto 93881a82688SAdrian Chadd * additions and calculate the h/w key index. When 93981a82688SAdrian Chadd * a s/w mic is done the frame will have had any mic 94081a82688SAdrian Chadd * added to it prior to entry so m0->m_pkthdr.len will 94181a82688SAdrian Chadd * account for it. Otherwise we need to add it to the 94281a82688SAdrian Chadd * packet length. 94381a82688SAdrian Chadd */ 94481a82688SAdrian Chadd cip = k->wk_cipher; 94581a82688SAdrian Chadd (*hdrlen) += cip->ic_header; 94681a82688SAdrian Chadd (*pktlen) += cip->ic_header + cip->ic_trailer; 94781a82688SAdrian Chadd /* NB: frags always have any TKIP MIC done in s/w */ 94881a82688SAdrian Chadd if ((k->wk_flags & IEEE80211_KEY_SWMIC) == 0 && !isfrag) 94981a82688SAdrian Chadd (*pktlen) += cip->ic_miclen; 95081a82688SAdrian Chadd (*keyix) = k->wk_keyix; 95181a82688SAdrian Chadd } else if (ni->ni_ucastkey.wk_cipher == &ieee80211_cipher_none) { 95281a82688SAdrian Chadd /* 95381a82688SAdrian Chadd * Use station key cache slot, if assigned. 95481a82688SAdrian Chadd */ 95581a82688SAdrian Chadd (*keyix) = ni->ni_ucastkey.wk_keyix; 95681a82688SAdrian Chadd if ((*keyix) == IEEE80211_KEYIX_NONE) 95781a82688SAdrian Chadd (*keyix) = HAL_TXKEYIX_INVALID; 95881a82688SAdrian Chadd } else 95981a82688SAdrian Chadd (*keyix) = HAL_TXKEYIX_INVALID; 96081a82688SAdrian Chadd 961d4365d16SAdrian Chadd return (1); 96281a82688SAdrian Chadd } 96381a82688SAdrian Chadd 964e2e4a2c2SAdrian Chadd /* 965e2e4a2c2SAdrian Chadd * Calculate whether interoperability protection is required for 966e2e4a2c2SAdrian Chadd * this frame. 967e2e4a2c2SAdrian Chadd * 968e2e4a2c2SAdrian Chadd * This requires the rate control information be filled in, 969e2e4a2c2SAdrian Chadd * as the protection requirement depends upon the current 970e2e4a2c2SAdrian Chadd * operating mode / PHY. 971e2e4a2c2SAdrian Chadd */ 972e2e4a2c2SAdrian Chadd static void 973e2e4a2c2SAdrian Chadd ath_tx_calc_protection(struct ath_softc *sc, struct ath_buf *bf) 974e2e4a2c2SAdrian Chadd { 975e2e4a2c2SAdrian Chadd struct ieee80211_frame *wh; 976e2e4a2c2SAdrian Chadd uint8_t rix; 977e2e4a2c2SAdrian Chadd uint16_t flags; 978e2e4a2c2SAdrian Chadd int shortPreamble; 979e2e4a2c2SAdrian Chadd const HAL_RATE_TABLE *rt = sc->sc_currates; 980e2e4a2c2SAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 981e2e4a2c2SAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 982e2e4a2c2SAdrian Chadd 983e2e4a2c2SAdrian Chadd flags = bf->bf_state.bfs_txflags; 984e2e4a2c2SAdrian Chadd rix = bf->bf_state.bfs_rc[0].rix; 985e2e4a2c2SAdrian Chadd shortPreamble = bf->bf_state.bfs_shpream; 986e2e4a2c2SAdrian Chadd wh = mtod(bf->bf_m, struct ieee80211_frame *); 987e2e4a2c2SAdrian Chadd 988e2e4a2c2SAdrian Chadd /* 989e2e4a2c2SAdrian Chadd * If 802.11g protection is enabled, determine whether 990e2e4a2c2SAdrian Chadd * to use RTS/CTS or just CTS. Note that this is only 991e2e4a2c2SAdrian Chadd * done for OFDM unicast frames. 992e2e4a2c2SAdrian Chadd */ 993e2e4a2c2SAdrian Chadd if ((ic->ic_flags & IEEE80211_F_USEPROT) && 994e2e4a2c2SAdrian Chadd rt->info[rix].phy == IEEE80211_T_OFDM && 995e2e4a2c2SAdrian Chadd (flags & HAL_TXDESC_NOACK) == 0) { 996e2e4a2c2SAdrian Chadd bf->bf_state.bfs_doprot = 1; 997e2e4a2c2SAdrian Chadd /* XXX fragments must use CCK rates w/ protection */ 998e2e4a2c2SAdrian Chadd if (ic->ic_protmode == IEEE80211_PROT_RTSCTS) { 999e2e4a2c2SAdrian Chadd flags |= HAL_TXDESC_RTSENA; 1000e2e4a2c2SAdrian Chadd } else if (ic->ic_protmode == IEEE80211_PROT_CTSONLY) { 1001e2e4a2c2SAdrian Chadd flags |= HAL_TXDESC_CTSENA; 1002e2e4a2c2SAdrian Chadd } 1003e2e4a2c2SAdrian Chadd /* 1004e2e4a2c2SAdrian Chadd * For frags it would be desirable to use the 1005e2e4a2c2SAdrian Chadd * highest CCK rate for RTS/CTS. But stations 1006e2e4a2c2SAdrian Chadd * farther away may detect it at a lower CCK rate 1007e2e4a2c2SAdrian Chadd * so use the configured protection rate instead 1008e2e4a2c2SAdrian Chadd * (for now). 1009e2e4a2c2SAdrian Chadd */ 1010e2e4a2c2SAdrian Chadd sc->sc_stats.ast_tx_protect++; 1011e2e4a2c2SAdrian Chadd } 1012e2e4a2c2SAdrian Chadd 1013e2e4a2c2SAdrian Chadd /* 1014e2e4a2c2SAdrian Chadd * If 11n protection is enabled and it's a HT frame, 1015e2e4a2c2SAdrian Chadd * enable RTS. 1016e2e4a2c2SAdrian Chadd * 1017e2e4a2c2SAdrian Chadd * XXX ic_htprotmode or ic_curhtprotmode? 1018e2e4a2c2SAdrian Chadd * XXX should it_htprotmode only matter if ic_curhtprotmode 1019e2e4a2c2SAdrian Chadd * XXX indicates it's not a HT pure environment? 1020e2e4a2c2SAdrian Chadd */ 1021e2e4a2c2SAdrian Chadd if ((ic->ic_htprotmode == IEEE80211_PROT_RTSCTS) && 1022e2e4a2c2SAdrian Chadd rt->info[rix].phy == IEEE80211_T_HT && 1023e2e4a2c2SAdrian Chadd (flags & HAL_TXDESC_NOACK) == 0) { 1024e2e4a2c2SAdrian Chadd flags |= HAL_TXDESC_RTSENA; 1025e2e4a2c2SAdrian Chadd sc->sc_stats.ast_tx_htprotect++; 1026e2e4a2c2SAdrian Chadd } 1027e2e4a2c2SAdrian Chadd bf->bf_state.bfs_txflags = flags; 1028e2e4a2c2SAdrian Chadd } 1029e2e4a2c2SAdrian Chadd 1030e2e4a2c2SAdrian Chadd /* 1031e2e4a2c2SAdrian Chadd * Update the frame duration given the currently selected rate. 1032e2e4a2c2SAdrian Chadd * 1033e2e4a2c2SAdrian Chadd * This also updates the frame duration value, so it will require 1034e2e4a2c2SAdrian Chadd * a DMA flush. 1035e2e4a2c2SAdrian Chadd */ 1036e2e4a2c2SAdrian Chadd static void 1037e2e4a2c2SAdrian Chadd ath_tx_calc_duration(struct ath_softc *sc, struct ath_buf *bf) 1038e2e4a2c2SAdrian Chadd { 1039e2e4a2c2SAdrian Chadd struct ieee80211_frame *wh; 1040e2e4a2c2SAdrian Chadd uint8_t rix; 1041e2e4a2c2SAdrian Chadd uint16_t flags; 1042e2e4a2c2SAdrian Chadd int shortPreamble; 1043e2e4a2c2SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 1044e2e4a2c2SAdrian Chadd const HAL_RATE_TABLE *rt = sc->sc_currates; 1045e2e4a2c2SAdrian Chadd int isfrag = bf->bf_m->m_flags & M_FRAG; 1046e2e4a2c2SAdrian Chadd 1047e2e4a2c2SAdrian Chadd flags = bf->bf_state.bfs_txflags; 1048e2e4a2c2SAdrian Chadd rix = bf->bf_state.bfs_rc[0].rix; 1049e2e4a2c2SAdrian Chadd shortPreamble = bf->bf_state.bfs_shpream; 1050e2e4a2c2SAdrian Chadd wh = mtod(bf->bf_m, struct ieee80211_frame *); 1051e2e4a2c2SAdrian Chadd 1052e2e4a2c2SAdrian Chadd /* 1053e2e4a2c2SAdrian Chadd * Calculate duration. This logically belongs in the 802.11 1054e2e4a2c2SAdrian Chadd * layer but it lacks sufficient information to calculate it. 1055e2e4a2c2SAdrian Chadd */ 1056e2e4a2c2SAdrian Chadd if ((flags & HAL_TXDESC_NOACK) == 0 && 1057e2e4a2c2SAdrian Chadd (wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) != IEEE80211_FC0_TYPE_CTL) { 1058e2e4a2c2SAdrian Chadd u_int16_t dur; 1059e2e4a2c2SAdrian Chadd if (shortPreamble) 1060e2e4a2c2SAdrian Chadd dur = rt->info[rix].spAckDuration; 1061e2e4a2c2SAdrian Chadd else 1062e2e4a2c2SAdrian Chadd dur = rt->info[rix].lpAckDuration; 1063e2e4a2c2SAdrian Chadd if (wh->i_fc[1] & IEEE80211_FC1_MORE_FRAG) { 1064e2e4a2c2SAdrian Chadd dur += dur; /* additional SIFS+ACK */ 1065e2e4a2c2SAdrian Chadd KASSERT(bf->bf_m->m_nextpkt != NULL, ("no fragment")); 1066e2e4a2c2SAdrian Chadd /* 1067e2e4a2c2SAdrian Chadd * Include the size of next fragment so NAV is 1068e2e4a2c2SAdrian Chadd * updated properly. The last fragment uses only 1069e2e4a2c2SAdrian Chadd * the ACK duration 10709572684aSAdrian Chadd * 10719572684aSAdrian Chadd * XXX TODO: ensure that the rate lookup for each 10729572684aSAdrian Chadd * fragment is the same as the rate used by the 10739572684aSAdrian Chadd * first fragment! 1074e2e4a2c2SAdrian Chadd */ 1075e2e4a2c2SAdrian Chadd dur += ath_hal_computetxtime(ah, rt, 1076e2e4a2c2SAdrian Chadd bf->bf_m->m_nextpkt->m_pkthdr.len, 1077e2e4a2c2SAdrian Chadd rix, shortPreamble); 1078e2e4a2c2SAdrian Chadd } 1079e2e4a2c2SAdrian Chadd if (isfrag) { 1080e2e4a2c2SAdrian Chadd /* 1081e2e4a2c2SAdrian Chadd * Force hardware to use computed duration for next 1082e2e4a2c2SAdrian Chadd * fragment by disabling multi-rate retry which updates 1083e2e4a2c2SAdrian Chadd * duration based on the multi-rate duration table. 1084e2e4a2c2SAdrian Chadd */ 1085e2e4a2c2SAdrian Chadd bf->bf_state.bfs_ismrr = 0; 1086e2e4a2c2SAdrian Chadd bf->bf_state.bfs_try0 = ATH_TXMGTTRY; 1087e2e4a2c2SAdrian Chadd /* XXX update bfs_rc[0].try? */ 1088e2e4a2c2SAdrian Chadd } 1089e2e4a2c2SAdrian Chadd 1090e2e4a2c2SAdrian Chadd /* Update the duration field itself */ 1091e2e4a2c2SAdrian Chadd *(u_int16_t *)wh->i_dur = htole16(dur); 1092e2e4a2c2SAdrian Chadd } 1093e2e4a2c2SAdrian Chadd } 1094e2e4a2c2SAdrian Chadd 1095e42b5dbaSAdrian Chadd static uint8_t 1096e42b5dbaSAdrian Chadd ath_tx_get_rtscts_rate(struct ath_hal *ah, const HAL_RATE_TABLE *rt, 1097eb6f0de0SAdrian Chadd int cix, int shortPreamble) 109879f02dbfSAdrian Chadd { 1099e42b5dbaSAdrian Chadd uint8_t ctsrate; 1100e42b5dbaSAdrian Chadd 110179f02dbfSAdrian Chadd /* 110279f02dbfSAdrian Chadd * CTS transmit rate is derived from the transmit rate 110379f02dbfSAdrian Chadd * by looking in the h/w rate table. We must also factor 110479f02dbfSAdrian Chadd * in whether or not a short preamble is to be used. 110579f02dbfSAdrian Chadd */ 110679f02dbfSAdrian Chadd /* NB: cix is set above where RTS/CTS is enabled */ 110779f02dbfSAdrian Chadd KASSERT(cix != 0xff, ("cix not setup")); 1108e42b5dbaSAdrian Chadd ctsrate = rt->info[cix].rateCode; 1109e42b5dbaSAdrian Chadd 1110e42b5dbaSAdrian Chadd /* XXX this should only matter for legacy rates */ 1111e42b5dbaSAdrian Chadd if (shortPreamble) 1112e42b5dbaSAdrian Chadd ctsrate |= rt->info[cix].shortPreamble; 1113e42b5dbaSAdrian Chadd 1114d4365d16SAdrian Chadd return (ctsrate); 1115e42b5dbaSAdrian Chadd } 1116e42b5dbaSAdrian Chadd 1117e42b5dbaSAdrian Chadd /* 1118e42b5dbaSAdrian Chadd * Calculate the RTS/CTS duration for legacy frames. 1119e42b5dbaSAdrian Chadd */ 1120e42b5dbaSAdrian Chadd static int 1121e42b5dbaSAdrian Chadd ath_tx_calc_ctsduration(struct ath_hal *ah, int rix, int cix, 1122e42b5dbaSAdrian Chadd int shortPreamble, int pktlen, const HAL_RATE_TABLE *rt, 1123e42b5dbaSAdrian Chadd int flags) 1124e42b5dbaSAdrian Chadd { 1125e42b5dbaSAdrian Chadd int ctsduration = 0; 1126e42b5dbaSAdrian Chadd 1127e42b5dbaSAdrian Chadd /* This mustn't be called for HT modes */ 1128e42b5dbaSAdrian Chadd if (rt->info[cix].phy == IEEE80211_T_HT) { 1129e42b5dbaSAdrian Chadd printf("%s: HT rate where it shouldn't be (0x%x)\n", 1130e42b5dbaSAdrian Chadd __func__, rt->info[cix].rateCode); 1131d4365d16SAdrian Chadd return (-1); 1132e42b5dbaSAdrian Chadd } 1133e42b5dbaSAdrian Chadd 113479f02dbfSAdrian Chadd /* 113579f02dbfSAdrian Chadd * Compute the transmit duration based on the frame 113679f02dbfSAdrian Chadd * size and the size of an ACK frame. We call into the 113779f02dbfSAdrian Chadd * HAL to do the computation since it depends on the 113879f02dbfSAdrian Chadd * characteristics of the actual PHY being used. 113979f02dbfSAdrian Chadd * 114079f02dbfSAdrian Chadd * NB: CTS is assumed the same size as an ACK so we can 114179f02dbfSAdrian Chadd * use the precalculated ACK durations. 114279f02dbfSAdrian Chadd */ 114379f02dbfSAdrian Chadd if (shortPreamble) { 114479f02dbfSAdrian Chadd if (flags & HAL_TXDESC_RTSENA) /* SIFS + CTS */ 1145e42b5dbaSAdrian Chadd ctsduration += rt->info[cix].spAckDuration; 1146e42b5dbaSAdrian Chadd ctsduration += ath_hal_computetxtime(ah, 114779f02dbfSAdrian Chadd rt, pktlen, rix, AH_TRUE); 114879f02dbfSAdrian Chadd if ((flags & HAL_TXDESC_NOACK) == 0) /* SIFS + ACK */ 1149e42b5dbaSAdrian Chadd ctsduration += rt->info[rix].spAckDuration; 115079f02dbfSAdrian Chadd } else { 115179f02dbfSAdrian Chadd if (flags & HAL_TXDESC_RTSENA) /* SIFS + CTS */ 1152e42b5dbaSAdrian Chadd ctsduration += rt->info[cix].lpAckDuration; 1153e42b5dbaSAdrian Chadd ctsduration += ath_hal_computetxtime(ah, 115479f02dbfSAdrian Chadd rt, pktlen, rix, AH_FALSE); 115579f02dbfSAdrian Chadd if ((flags & HAL_TXDESC_NOACK) == 0) /* SIFS + ACK */ 1156e42b5dbaSAdrian Chadd ctsduration += rt->info[rix].lpAckDuration; 115779f02dbfSAdrian Chadd } 1158e42b5dbaSAdrian Chadd 1159d4365d16SAdrian Chadd return (ctsduration); 116079f02dbfSAdrian Chadd } 116179f02dbfSAdrian Chadd 1162eb6f0de0SAdrian Chadd /* 1163eb6f0de0SAdrian Chadd * Update the given ath_buf with updated rts/cts setup and duration 1164eb6f0de0SAdrian Chadd * values. 1165eb6f0de0SAdrian Chadd * 1166eb6f0de0SAdrian Chadd * To support rate lookups for each software retry, the rts/cts rate 1167eb6f0de0SAdrian Chadd * and cts duration must be re-calculated. 1168eb6f0de0SAdrian Chadd * 1169eb6f0de0SAdrian Chadd * This function assumes the RTS/CTS flags have been set as needed; 1170eb6f0de0SAdrian Chadd * mrr has been disabled; and the rate control lookup has been done. 1171eb6f0de0SAdrian Chadd * 1172eb6f0de0SAdrian Chadd * XXX TODO: MRR need only be disabled for the pre-11n NICs. 1173eb6f0de0SAdrian Chadd * XXX The 11n NICs support per-rate RTS/CTS configuration. 1174eb6f0de0SAdrian Chadd */ 1175eb6f0de0SAdrian Chadd static void 1176eb6f0de0SAdrian Chadd ath_tx_set_rtscts(struct ath_softc *sc, struct ath_buf *bf) 1177eb6f0de0SAdrian Chadd { 1178eb6f0de0SAdrian Chadd uint16_t ctsduration = 0; 1179eb6f0de0SAdrian Chadd uint8_t ctsrate = 0; 1180eb6f0de0SAdrian Chadd uint8_t rix = bf->bf_state.bfs_rc[0].rix; 1181eb6f0de0SAdrian Chadd uint8_t cix = 0; 1182eb6f0de0SAdrian Chadd const HAL_RATE_TABLE *rt = sc->sc_currates; 1183eb6f0de0SAdrian Chadd 1184eb6f0de0SAdrian Chadd /* 1185eb6f0de0SAdrian Chadd * No RTS/CTS enabled? Don't bother. 1186eb6f0de0SAdrian Chadd */ 1187875a9451SAdrian Chadd if ((bf->bf_state.bfs_txflags & 1188eb6f0de0SAdrian Chadd (HAL_TXDESC_RTSENA | HAL_TXDESC_CTSENA)) == 0) { 1189eb6f0de0SAdrian Chadd /* XXX is this really needed? */ 1190eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate = 0; 1191eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsduration = 0; 1192eb6f0de0SAdrian Chadd return; 1193eb6f0de0SAdrian Chadd } 1194eb6f0de0SAdrian Chadd 1195eb6f0de0SAdrian Chadd /* 1196eb6f0de0SAdrian Chadd * If protection is enabled, use the protection rix control 1197eb6f0de0SAdrian Chadd * rate. Otherwise use the rate0 control rate. 1198eb6f0de0SAdrian Chadd */ 1199eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_doprot) 1200eb6f0de0SAdrian Chadd rix = sc->sc_protrix; 1201eb6f0de0SAdrian Chadd else 1202eb6f0de0SAdrian Chadd rix = bf->bf_state.bfs_rc[0].rix; 1203eb6f0de0SAdrian Chadd 1204eb6f0de0SAdrian Chadd /* 1205eb6f0de0SAdrian Chadd * If the raw path has hard-coded ctsrate0 to something, 1206eb6f0de0SAdrian Chadd * use it. 1207eb6f0de0SAdrian Chadd */ 1208eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_ctsrate0 != 0) 1209eb6f0de0SAdrian Chadd cix = ath_tx_findrix(sc, bf->bf_state.bfs_ctsrate0); 1210eb6f0de0SAdrian Chadd else 1211eb6f0de0SAdrian Chadd /* Control rate from above */ 1212eb6f0de0SAdrian Chadd cix = rt->info[rix].controlRate; 1213eb6f0de0SAdrian Chadd 1214eb6f0de0SAdrian Chadd /* Calculate the rtscts rate for the given cix */ 1215eb6f0de0SAdrian Chadd ctsrate = ath_tx_get_rtscts_rate(sc->sc_ah, rt, cix, 1216eb6f0de0SAdrian Chadd bf->bf_state.bfs_shpream); 1217eb6f0de0SAdrian Chadd 1218eb6f0de0SAdrian Chadd /* The 11n chipsets do ctsduration calculations for you */ 1219eb6f0de0SAdrian Chadd if (! ath_tx_is_11n(sc)) 1220eb6f0de0SAdrian Chadd ctsduration = ath_tx_calc_ctsduration(sc->sc_ah, rix, cix, 1221eb6f0de0SAdrian Chadd bf->bf_state.bfs_shpream, bf->bf_state.bfs_pktlen, 1222875a9451SAdrian Chadd rt, bf->bf_state.bfs_txflags); 1223eb6f0de0SAdrian Chadd 1224eb6f0de0SAdrian Chadd /* Squirrel away in ath_buf */ 1225eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate = ctsrate; 1226eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsduration = ctsduration; 1227eb6f0de0SAdrian Chadd 1228eb6f0de0SAdrian Chadd /* 1229eb6f0de0SAdrian Chadd * Must disable multi-rate retry when using RTS/CTS. 1230eb6f0de0SAdrian Chadd */ 1231af017101SAdrian Chadd if (!sc->sc_mrrprot) { 1232eb6f0de0SAdrian Chadd bf->bf_state.bfs_ismrr = 0; 1233eb6f0de0SAdrian Chadd bf->bf_state.bfs_try0 = 1234eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].tries = ATH_TXMGTTRY; /* XXX ew */ 1235eb6f0de0SAdrian Chadd } 1236af017101SAdrian Chadd } 1237eb6f0de0SAdrian Chadd 1238eb6f0de0SAdrian Chadd /* 1239eb6f0de0SAdrian Chadd * Setup the descriptor chain for a normal or fast-frame 1240eb6f0de0SAdrian Chadd * frame. 124146634305SAdrian Chadd * 124246634305SAdrian Chadd * XXX TODO: extend to include the destination hardware QCU ID. 124346634305SAdrian Chadd * Make sure that is correct. Make sure that when being added 124446634305SAdrian Chadd * to the mcastq, the CABQ QCUID is set or things will get a bit 124546634305SAdrian Chadd * odd. 1246eb6f0de0SAdrian Chadd */ 1247eb6f0de0SAdrian Chadd static void 1248eb6f0de0SAdrian Chadd ath_tx_setds(struct ath_softc *sc, struct ath_buf *bf) 1249eb6f0de0SAdrian Chadd { 1250eb6f0de0SAdrian Chadd struct ath_desc *ds = bf->bf_desc; 1251eb6f0de0SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 1252eb6f0de0SAdrian Chadd 1253eb6f0de0SAdrian Chadd ath_hal_setuptxdesc(ah, ds 1254eb6f0de0SAdrian Chadd , bf->bf_state.bfs_pktlen /* packet length */ 1255eb6f0de0SAdrian Chadd , bf->bf_state.bfs_hdrlen /* header length */ 1256eb6f0de0SAdrian Chadd , bf->bf_state.bfs_atype /* Atheros packet type */ 1257eb6f0de0SAdrian Chadd , bf->bf_state.bfs_txpower /* txpower */ 1258eb6f0de0SAdrian Chadd , bf->bf_state.bfs_txrate0 1259eb6f0de0SAdrian Chadd , bf->bf_state.bfs_try0 /* series 0 rate/tries */ 1260eb6f0de0SAdrian Chadd , bf->bf_state.bfs_keyix /* key cache index */ 1261eb6f0de0SAdrian Chadd , bf->bf_state.bfs_txantenna /* antenna mode */ 1262875a9451SAdrian Chadd , bf->bf_state.bfs_txflags /* flags */ 1263eb6f0de0SAdrian Chadd , bf->bf_state.bfs_ctsrate /* rts/cts rate */ 1264eb6f0de0SAdrian Chadd , bf->bf_state.bfs_ctsduration /* rts/cts duration */ 1265eb6f0de0SAdrian Chadd ); 1266eb6f0de0SAdrian Chadd 1267eb6f0de0SAdrian Chadd /* 1268eb6f0de0SAdrian Chadd * This will be overriden when the descriptor chain is written. 1269eb6f0de0SAdrian Chadd */ 1270eb6f0de0SAdrian Chadd bf->bf_lastds = ds; 1271eb6f0de0SAdrian Chadd bf->bf_last = bf; 1272eb6f0de0SAdrian Chadd 1273d34a7347SAdrian Chadd /* Set rate control and descriptor chain for this frame */ 1274d34a7347SAdrian Chadd ath_tx_set_ratectrl(sc, bf->bf_node, bf); 1275d34a7347SAdrian Chadd ath_tx_chaindesclist(sc, bf); 1276eb6f0de0SAdrian Chadd } 1277eb6f0de0SAdrian Chadd 1278eb6f0de0SAdrian Chadd /* 1279eb6f0de0SAdrian Chadd * Do a rate lookup. 1280eb6f0de0SAdrian Chadd * 1281eb6f0de0SAdrian Chadd * This performs a rate lookup for the given ath_buf only if it's required. 1282eb6f0de0SAdrian Chadd * Non-data frames and raw frames don't require it. 1283eb6f0de0SAdrian Chadd * 1284eb6f0de0SAdrian Chadd * This populates the primary and MRR entries; MRR values are 1285eb6f0de0SAdrian Chadd * then disabled later on if something requires it (eg RTS/CTS on 1286eb6f0de0SAdrian Chadd * pre-11n chipsets. 1287eb6f0de0SAdrian Chadd * 1288eb6f0de0SAdrian Chadd * This needs to be done before the RTS/CTS fields are calculated 1289eb6f0de0SAdrian Chadd * as they may depend upon the rate chosen. 1290eb6f0de0SAdrian Chadd */ 1291eb6f0de0SAdrian Chadd static void 1292eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(struct ath_softc *sc, struct ath_buf *bf) 1293eb6f0de0SAdrian Chadd { 1294eb6f0de0SAdrian Chadd uint8_t rate, rix; 1295eb6f0de0SAdrian Chadd int try0; 1296eb6f0de0SAdrian Chadd 1297eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_doratelookup) 1298eb6f0de0SAdrian Chadd return; 1299eb6f0de0SAdrian Chadd 1300eb6f0de0SAdrian Chadd /* Get rid of any previous state */ 1301eb6f0de0SAdrian Chadd bzero(bf->bf_state.bfs_rc, sizeof(bf->bf_state.bfs_rc)); 1302eb6f0de0SAdrian Chadd 1303eb6f0de0SAdrian Chadd ATH_NODE_LOCK(ATH_NODE(bf->bf_node)); 1304eb6f0de0SAdrian Chadd ath_rate_findrate(sc, ATH_NODE(bf->bf_node), bf->bf_state.bfs_shpream, 1305eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen, &rix, &try0, &rate); 1306eb6f0de0SAdrian Chadd 1307eb6f0de0SAdrian Chadd /* In case MRR is disabled, make sure rc[0] is setup correctly */ 1308eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].rix = rix; 1309eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].ratecode = rate; 1310eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].tries = try0; 1311eb6f0de0SAdrian Chadd 1312eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_ismrr && try0 != ATH_TXMAXTRY) 1313eb6f0de0SAdrian Chadd ath_rate_getxtxrates(sc, ATH_NODE(bf->bf_node), rix, 1314eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc); 1315eb6f0de0SAdrian Chadd ATH_NODE_UNLOCK(ATH_NODE(bf->bf_node)); 1316eb6f0de0SAdrian Chadd 1317eb6f0de0SAdrian Chadd sc->sc_txrix = rix; /* for LED blinking */ 1318eb6f0de0SAdrian Chadd sc->sc_lastdatarix = rix; /* for fast frames */ 1319eb6f0de0SAdrian Chadd bf->bf_state.bfs_try0 = try0; 1320eb6f0de0SAdrian Chadd bf->bf_state.bfs_txrate0 = rate; 1321eb6f0de0SAdrian Chadd } 1322eb6f0de0SAdrian Chadd 1323eb6f0de0SAdrian Chadd /* 13240c54de88SAdrian Chadd * Update the CLRDMASK bit in the ath_buf if it needs to be set. 13250c54de88SAdrian Chadd */ 13260c54de88SAdrian Chadd static void 13270c54de88SAdrian Chadd ath_tx_update_clrdmask(struct ath_softc *sc, struct ath_tid *tid, 13280c54de88SAdrian Chadd struct ath_buf *bf) 13290c54de88SAdrian Chadd { 13300c54de88SAdrian Chadd 13310c54de88SAdrian Chadd ATH_TID_LOCK_ASSERT(sc, tid); 13320c54de88SAdrian Chadd 13330c54de88SAdrian Chadd if (tid->clrdmask == 1) { 13340c54de88SAdrian Chadd bf->bf_state.bfs_txflags |= HAL_TXDESC_CLRDMASK; 13350c54de88SAdrian Chadd tid->clrdmask = 0; 13360c54de88SAdrian Chadd } 13370c54de88SAdrian Chadd } 13380c54de88SAdrian Chadd 13390c54de88SAdrian Chadd /* 1340eb6f0de0SAdrian Chadd * Transmit the given frame to the hardware. 1341eb6f0de0SAdrian Chadd * 1342eb6f0de0SAdrian Chadd * The frame must already be setup; rate control must already have 1343eb6f0de0SAdrian Chadd * been done. 1344eb6f0de0SAdrian Chadd * 1345eb6f0de0SAdrian Chadd * XXX since the TXQ lock is being held here (and I dislike holding 1346eb6f0de0SAdrian Chadd * it for this long when not doing software aggregation), later on 1347eb6f0de0SAdrian Chadd * break this function into "setup_normal" and "xmit_normal". The 1348eb6f0de0SAdrian Chadd * lock only needs to be held for the ath_tx_handoff call. 1349eb6f0de0SAdrian Chadd */ 1350eb6f0de0SAdrian Chadd static void 1351eb6f0de0SAdrian Chadd ath_tx_xmit_normal(struct ath_softc *sc, struct ath_txq *txq, 1352eb6f0de0SAdrian Chadd struct ath_buf *bf) 1353eb6f0de0SAdrian Chadd { 13540c54de88SAdrian Chadd struct ath_node *an = ATH_NODE(bf->bf_node); 13550c54de88SAdrian Chadd struct ath_tid *tid = &an->an_tid[bf->bf_state.bfs_tid]; 1356eb6f0de0SAdrian Chadd 1357eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 1358eb6f0de0SAdrian Chadd 13590c54de88SAdrian Chadd /* 13600c54de88SAdrian Chadd * For now, just enable CLRDMASK. ath_tx_xmit_normal() does 13610c54de88SAdrian Chadd * set a completion handler however it doesn't (yet) properly 13620c54de88SAdrian Chadd * handle the strict ordering requirements needed for normal, 13630c54de88SAdrian Chadd * non-aggregate session frames. 13640c54de88SAdrian Chadd * 13650c54de88SAdrian Chadd * Once this is implemented, only set CLRDMASK like this for 13660c54de88SAdrian Chadd * frames that must go out - eg management/raw frames. 13670c54de88SAdrian Chadd */ 13680c54de88SAdrian Chadd bf->bf_state.bfs_txflags |= HAL_TXDESC_CLRDMASK; 13690c54de88SAdrian Chadd 1370eb6f0de0SAdrian Chadd /* Setup the descriptor before handoff */ 1371eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 1372e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 1373e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 1374eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 1375e2e4a2c2SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 1376eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 1377eb6f0de0SAdrian Chadd 13780c54de88SAdrian Chadd /* Track per-TID hardware queue depth correctly */ 13790c54de88SAdrian Chadd tid->hwq_depth++; 13800c54de88SAdrian Chadd 13810c54de88SAdrian Chadd /* Assign the completion handler */ 13820c54de88SAdrian Chadd bf->bf_comp = ath_tx_normal_comp; 13834e81f27cSAdrian Chadd 1384eb6f0de0SAdrian Chadd /* Hand off to hardware */ 1385eb6f0de0SAdrian Chadd ath_tx_handoff(sc, txq, bf); 1386eb6f0de0SAdrian Chadd } 1387eb6f0de0SAdrian Chadd 1388d05b576dSAdrian Chadd /* 1389d05b576dSAdrian Chadd * Do the basic frame setup stuff that's required before the frame 1390d05b576dSAdrian Chadd * is added to a software queue. 1391d05b576dSAdrian Chadd * 1392d05b576dSAdrian Chadd * All frames get mostly the same treatment and it's done once. 1393d05b576dSAdrian Chadd * Retransmits fiddle with things like the rate control setup, 1394d05b576dSAdrian Chadd * setting the retransmit bit in the packet; doing relevant DMA/bus 1395d05b576dSAdrian Chadd * syncing and relinking it (back) into the hardware TX queue. 1396d05b576dSAdrian Chadd * 1397d05b576dSAdrian Chadd * Note that this may cause the mbuf to be reallocated, so 1398d05b576dSAdrian Chadd * m0 may not be valid. 1399d05b576dSAdrian Chadd */ 1400eb6f0de0SAdrian Chadd static int 1401eb6f0de0SAdrian Chadd ath_tx_normal_setup(struct ath_softc *sc, struct ieee80211_node *ni, 1402b43facbfSAdrian Chadd struct ath_buf *bf, struct mbuf *m0, struct ath_txq *txq) 1403b8e788a5SAdrian Chadd { 1404b8e788a5SAdrian Chadd struct ieee80211vap *vap = ni->ni_vap; 1405b8e788a5SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 1406b8e788a5SAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 1407b8e788a5SAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 1408b8e788a5SAdrian Chadd const struct chanAccParams *cap = &ic->ic_wme.wme_chanParams; 1409b8e788a5SAdrian Chadd int error, iswep, ismcast, isfrag, ismrr; 1410eb6f0de0SAdrian Chadd int keyix, hdrlen, pktlen, try0 = 0; 1411eb6f0de0SAdrian Chadd u_int8_t rix = 0, txrate = 0; 1412b8e788a5SAdrian Chadd struct ath_desc *ds; 1413b8e788a5SAdrian Chadd struct ieee80211_frame *wh; 1414eb6f0de0SAdrian Chadd u_int subtype, flags; 1415b8e788a5SAdrian Chadd HAL_PKT_TYPE atype; 1416b8e788a5SAdrian Chadd const HAL_RATE_TABLE *rt; 1417b8e788a5SAdrian Chadd HAL_BOOL shortPreamble; 1418b8e788a5SAdrian Chadd struct ath_node *an; 1419b8e788a5SAdrian Chadd u_int pri; 1420b8e788a5SAdrian Chadd 14217561cb5cSAdrian Chadd /* 14227561cb5cSAdrian Chadd * To ensure that both sequence numbers and the CCMP PN handling 14237561cb5cSAdrian Chadd * is "correct", make sure that the relevant TID queue is locked. 14247561cb5cSAdrian Chadd * Otherwise the CCMP PN and seqno may appear out of order, causing 14257561cb5cSAdrian Chadd * re-ordered frames to have out of order CCMP PN's, resulting 14267561cb5cSAdrian Chadd * in many, many frame drops. 14277561cb5cSAdrian Chadd */ 14287561cb5cSAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 14297561cb5cSAdrian Chadd 1430b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1431b8e788a5SAdrian Chadd iswep = wh->i_fc[1] & IEEE80211_FC1_WEP; 1432b8e788a5SAdrian Chadd ismcast = IEEE80211_IS_MULTICAST(wh->i_addr1); 1433b8e788a5SAdrian Chadd isfrag = m0->m_flags & M_FRAG; 1434b8e788a5SAdrian Chadd hdrlen = ieee80211_anyhdrsize(wh); 1435b8e788a5SAdrian Chadd /* 1436b8e788a5SAdrian Chadd * Packet length must not include any 1437b8e788a5SAdrian Chadd * pad bytes; deduct them here. 1438b8e788a5SAdrian Chadd */ 1439b8e788a5SAdrian Chadd pktlen = m0->m_pkthdr.len - (hdrlen & 3); 1440b8e788a5SAdrian Chadd 144181a82688SAdrian Chadd /* Handle encryption twiddling if needed */ 1442eb6f0de0SAdrian Chadd if (! ath_tx_tag_crypto(sc, ni, m0, iswep, isfrag, &hdrlen, 1443eb6f0de0SAdrian Chadd &pktlen, &keyix)) { 1444b8e788a5SAdrian Chadd ath_freetx(m0); 1445b8e788a5SAdrian Chadd return EIO; 1446b8e788a5SAdrian Chadd } 1447b8e788a5SAdrian Chadd 1448b8e788a5SAdrian Chadd /* packet header may have moved, reset our local pointer */ 1449b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1450b8e788a5SAdrian Chadd 1451b8e788a5SAdrian Chadd pktlen += IEEE80211_CRC_LEN; 1452b8e788a5SAdrian Chadd 1453b8e788a5SAdrian Chadd /* 1454b8e788a5SAdrian Chadd * Load the DMA map so any coalescing is done. This 1455b8e788a5SAdrian Chadd * also calculates the number of descriptors we need. 1456b8e788a5SAdrian Chadd */ 1457b8e788a5SAdrian Chadd error = ath_tx_dmasetup(sc, bf, m0); 1458b8e788a5SAdrian Chadd if (error != 0) 1459b8e788a5SAdrian Chadd return error; 1460b8e788a5SAdrian Chadd bf->bf_node = ni; /* NB: held reference */ 1461b8e788a5SAdrian Chadd m0 = bf->bf_m; /* NB: may have changed */ 1462b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1463b8e788a5SAdrian Chadd 1464b8e788a5SAdrian Chadd /* setup descriptors */ 1465b8e788a5SAdrian Chadd ds = bf->bf_desc; 1466b8e788a5SAdrian Chadd rt = sc->sc_currates; 1467b8e788a5SAdrian Chadd KASSERT(rt != NULL, ("no rate table, mode %u", sc->sc_curmode)); 1468b8e788a5SAdrian Chadd 1469b8e788a5SAdrian Chadd /* 1470b8e788a5SAdrian Chadd * NB: the 802.11 layer marks whether or not we should 1471b8e788a5SAdrian Chadd * use short preamble based on the current mode and 1472b8e788a5SAdrian Chadd * negotiated parameters. 1473b8e788a5SAdrian Chadd */ 1474b8e788a5SAdrian Chadd if ((ic->ic_flags & IEEE80211_F_SHPREAMBLE) && 1475b8e788a5SAdrian Chadd (ni->ni_capinfo & IEEE80211_CAPINFO_SHORT_PREAMBLE)) { 1476b8e788a5SAdrian Chadd shortPreamble = AH_TRUE; 1477b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_shortpre++; 1478b8e788a5SAdrian Chadd } else { 1479b8e788a5SAdrian Chadd shortPreamble = AH_FALSE; 1480b8e788a5SAdrian Chadd } 1481b8e788a5SAdrian Chadd 1482b8e788a5SAdrian Chadd an = ATH_NODE(ni); 14834e81f27cSAdrian Chadd //flags = HAL_TXDESC_CLRDMASK; /* XXX needed for crypto errs */ 14844e81f27cSAdrian Chadd flags = 0; 1485b8e788a5SAdrian Chadd ismrr = 0; /* default no multi-rate retry*/ 1486b8e788a5SAdrian Chadd pri = M_WME_GETAC(m0); /* honor classification */ 1487b8e788a5SAdrian Chadd /* XXX use txparams instead of fixed values */ 1488b8e788a5SAdrian Chadd /* 1489b8e788a5SAdrian Chadd * Calculate Atheros packet type from IEEE80211 packet header, 1490b8e788a5SAdrian Chadd * setup for rate calculations, and select h/w transmit queue. 1491b8e788a5SAdrian Chadd */ 1492b8e788a5SAdrian Chadd switch (wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) { 1493b8e788a5SAdrian Chadd case IEEE80211_FC0_TYPE_MGT: 1494b8e788a5SAdrian Chadd subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK; 1495b8e788a5SAdrian Chadd if (subtype == IEEE80211_FC0_SUBTYPE_BEACON) 1496b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_BEACON; 1497b8e788a5SAdrian Chadd else if (subtype == IEEE80211_FC0_SUBTYPE_PROBE_RESP) 1498b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_PROBE_RESP; 1499b8e788a5SAdrian Chadd else if (subtype == IEEE80211_FC0_SUBTYPE_ATIM) 1500b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_ATIM; 1501b8e788a5SAdrian Chadd else 1502b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_NORMAL; /* XXX */ 1503b8e788a5SAdrian Chadd rix = an->an_mgmtrix; 1504b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 1505b8e788a5SAdrian Chadd if (shortPreamble) 1506b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 1507b8e788a5SAdrian Chadd try0 = ATH_TXMGTTRY; 1508b8e788a5SAdrian Chadd flags |= HAL_TXDESC_INTREQ; /* force interrupt */ 1509b8e788a5SAdrian Chadd break; 1510b8e788a5SAdrian Chadd case IEEE80211_FC0_TYPE_CTL: 1511b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_PSPOLL; /* stop setting of duration */ 1512b8e788a5SAdrian Chadd rix = an->an_mgmtrix; 1513b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 1514b8e788a5SAdrian Chadd if (shortPreamble) 1515b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 1516b8e788a5SAdrian Chadd try0 = ATH_TXMGTTRY; 1517b8e788a5SAdrian Chadd flags |= HAL_TXDESC_INTREQ; /* force interrupt */ 1518b8e788a5SAdrian Chadd break; 1519b8e788a5SAdrian Chadd case IEEE80211_FC0_TYPE_DATA: 1520b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_NORMAL; /* default */ 1521b8e788a5SAdrian Chadd /* 1522b8e788a5SAdrian Chadd * Data frames: multicast frames go out at a fixed rate, 1523b8e788a5SAdrian Chadd * EAPOL frames use the mgmt frame rate; otherwise consult 1524b8e788a5SAdrian Chadd * the rate control module for the rate to use. 1525b8e788a5SAdrian Chadd */ 1526b8e788a5SAdrian Chadd if (ismcast) { 1527b8e788a5SAdrian Chadd rix = an->an_mcastrix; 1528b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 1529b8e788a5SAdrian Chadd if (shortPreamble) 1530b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 1531b8e788a5SAdrian Chadd try0 = 1; 1532b8e788a5SAdrian Chadd } else if (m0->m_flags & M_EAPOL) { 1533b8e788a5SAdrian Chadd /* XXX? maybe always use long preamble? */ 1534b8e788a5SAdrian Chadd rix = an->an_mgmtrix; 1535b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 1536b8e788a5SAdrian Chadd if (shortPreamble) 1537b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 1538b8e788a5SAdrian Chadd try0 = ATH_TXMAXTRY; /* XXX?too many? */ 1539b8e788a5SAdrian Chadd } else { 1540eb6f0de0SAdrian Chadd /* 1541eb6f0de0SAdrian Chadd * Do rate lookup on each TX, rather than using 1542eb6f0de0SAdrian Chadd * the hard-coded TX information decided here. 1543eb6f0de0SAdrian Chadd */ 1544b8e788a5SAdrian Chadd ismrr = 1; 1545eb6f0de0SAdrian Chadd bf->bf_state.bfs_doratelookup = 1; 1546b8e788a5SAdrian Chadd } 1547b8e788a5SAdrian Chadd if (cap->cap_wmeParams[pri].wmep_noackPolicy) 1548b8e788a5SAdrian Chadd flags |= HAL_TXDESC_NOACK; 1549b8e788a5SAdrian Chadd break; 1550b8e788a5SAdrian Chadd default: 1551b8e788a5SAdrian Chadd if_printf(ifp, "bogus frame type 0x%x (%s)\n", 1552b8e788a5SAdrian Chadd wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK, __func__); 1553b8e788a5SAdrian Chadd /* XXX statistic */ 1554b8e788a5SAdrian Chadd ath_freetx(m0); 1555b8e788a5SAdrian Chadd return EIO; 1556b8e788a5SAdrian Chadd } 1557b8e788a5SAdrian Chadd 1558447fd44aSAdrian Chadd /* 1559447fd44aSAdrian Chadd * There are two known scenarios where the frame AC doesn't match 1560447fd44aSAdrian Chadd * what the destination TXQ is. 1561447fd44aSAdrian Chadd * 1562447fd44aSAdrian Chadd * + non-QoS frames (eg management?) that the net80211 stack has 1563447fd44aSAdrian Chadd * assigned a higher AC to, but since it's a non-QoS TID, it's 1564447fd44aSAdrian Chadd * being thrown into TID 16. TID 16 gets the AC_BE queue. 1565447fd44aSAdrian Chadd * It's quite possible that management frames should just be 1566447fd44aSAdrian Chadd * direct dispatched to hardware rather than go via the software 1567447fd44aSAdrian Chadd * queue; that should be investigated in the future. There are 1568447fd44aSAdrian Chadd * some specific scenarios where this doesn't make sense, mostly 1569447fd44aSAdrian Chadd * surrounding ADDBA request/response - hence why that is special 1570447fd44aSAdrian Chadd * cased. 1571447fd44aSAdrian Chadd * 1572447fd44aSAdrian Chadd * + Multicast frames going into the VAP mcast queue. That shows up 1573447fd44aSAdrian Chadd * as "TXQ 11". 1574447fd44aSAdrian Chadd * 1575447fd44aSAdrian Chadd * This driver should eventually support separate TID and TXQ locking, 1576447fd44aSAdrian Chadd * allowing for arbitrary AC frames to appear on arbitrary software 1577447fd44aSAdrian Chadd * queues, being queued to the "correct" hardware queue when needed. 1578447fd44aSAdrian Chadd */ 1579447fd44aSAdrian Chadd #if 0 15806deb7f32SAdrian Chadd if (txq != sc->sc_ac2q[pri]) { 15816deb7f32SAdrian Chadd device_printf(sc->sc_dev, 15826deb7f32SAdrian Chadd "%s: txq=%p (%d), pri=%d, pri txq=%p (%d)\n", 15836deb7f32SAdrian Chadd __func__, 15846deb7f32SAdrian Chadd txq, 15856deb7f32SAdrian Chadd txq->axq_qnum, 15866deb7f32SAdrian Chadd pri, 15876deb7f32SAdrian Chadd sc->sc_ac2q[pri], 15886deb7f32SAdrian Chadd sc->sc_ac2q[pri]->axq_qnum); 15896deb7f32SAdrian Chadd } 1590447fd44aSAdrian Chadd #endif 15916deb7f32SAdrian Chadd 1592b8e788a5SAdrian Chadd /* 1593b8e788a5SAdrian Chadd * Calculate miscellaneous flags. 1594b8e788a5SAdrian Chadd */ 1595b8e788a5SAdrian Chadd if (ismcast) { 1596b8e788a5SAdrian Chadd flags |= HAL_TXDESC_NOACK; /* no ack on broad/multicast */ 1597b8e788a5SAdrian Chadd } else if (pktlen > vap->iv_rtsthreshold && 1598b8e788a5SAdrian Chadd (ni->ni_ath_flags & IEEE80211_NODE_FF) == 0) { 1599b8e788a5SAdrian Chadd flags |= HAL_TXDESC_RTSENA; /* RTS based on frame length */ 1600b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_rts++; 1601b8e788a5SAdrian Chadd } 1602b8e788a5SAdrian Chadd if (flags & HAL_TXDESC_NOACK) /* NB: avoid double counting */ 1603b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_noack++; 1604b8e788a5SAdrian Chadd #ifdef IEEE80211_SUPPORT_TDMA 1605b8e788a5SAdrian Chadd if (sc->sc_tdma && (flags & HAL_TXDESC_NOACK) == 0) { 1606b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_TDMA, 1607b8e788a5SAdrian Chadd "%s: discard frame, ACK required w/ TDMA\n", __func__); 1608b8e788a5SAdrian Chadd sc->sc_stats.ast_tdma_ack++; 1609b8e788a5SAdrian Chadd ath_freetx(m0); 1610b8e788a5SAdrian Chadd return EIO; 1611b8e788a5SAdrian Chadd } 1612b8e788a5SAdrian Chadd #endif 1613b8e788a5SAdrian Chadd 1614b8e788a5SAdrian Chadd /* 1615eb6f0de0SAdrian Chadd * Determine if a tx interrupt should be generated for 1616eb6f0de0SAdrian Chadd * this descriptor. We take a tx interrupt to reap 1617eb6f0de0SAdrian Chadd * descriptors when the h/w hits an EOL condition or 1618eb6f0de0SAdrian Chadd * when the descriptor is specifically marked to generate 1619eb6f0de0SAdrian Chadd * an interrupt. We periodically mark descriptors in this 1620eb6f0de0SAdrian Chadd * way to insure timely replenishing of the supply needed 1621eb6f0de0SAdrian Chadd * for sending frames. Defering interrupts reduces system 1622eb6f0de0SAdrian Chadd * load and potentially allows more concurrent work to be 1623eb6f0de0SAdrian Chadd * done but if done to aggressively can cause senders to 1624eb6f0de0SAdrian Chadd * backup. 1625eb6f0de0SAdrian Chadd * 1626eb6f0de0SAdrian Chadd * NB: use >= to deal with sc_txintrperiod changing 1627eb6f0de0SAdrian Chadd * dynamically through sysctl. 1628b8e788a5SAdrian Chadd */ 1629eb6f0de0SAdrian Chadd if (flags & HAL_TXDESC_INTREQ) { 1630eb6f0de0SAdrian Chadd txq->axq_intrcnt = 0; 1631eb6f0de0SAdrian Chadd } else if (++txq->axq_intrcnt >= sc->sc_txintrperiod) { 1632eb6f0de0SAdrian Chadd flags |= HAL_TXDESC_INTREQ; 1633eb6f0de0SAdrian Chadd txq->axq_intrcnt = 0; 1634eb6f0de0SAdrian Chadd } 1635e42b5dbaSAdrian Chadd 1636eb6f0de0SAdrian Chadd /* This point forward is actual TX bits */ 1637b8e788a5SAdrian Chadd 1638b8e788a5SAdrian Chadd /* 1639b8e788a5SAdrian Chadd * At this point we are committed to sending the frame 1640b8e788a5SAdrian Chadd * and we don't need to look at m_nextpkt; clear it in 1641b8e788a5SAdrian Chadd * case this frame is part of frag chain. 1642b8e788a5SAdrian Chadd */ 1643b8e788a5SAdrian Chadd m0->m_nextpkt = NULL; 1644b8e788a5SAdrian Chadd 1645b8e788a5SAdrian Chadd if (IFF_DUMPPKTS(sc, ATH_DEBUG_XMIT)) 1646b8e788a5SAdrian Chadd ieee80211_dump_pkt(ic, mtod(m0, const uint8_t *), m0->m_len, 1647b8e788a5SAdrian Chadd sc->sc_hwmap[rix].ieeerate, -1); 1648b8e788a5SAdrian Chadd 1649b8e788a5SAdrian Chadd if (ieee80211_radiotap_active_vap(vap)) { 1650b8e788a5SAdrian Chadd u_int64_t tsf = ath_hal_gettsf64(ah); 1651b8e788a5SAdrian Chadd 1652b8e788a5SAdrian Chadd sc->sc_tx_th.wt_tsf = htole64(tsf); 1653b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags = sc->sc_hwmap[rix].txflags; 1654b8e788a5SAdrian Chadd if (iswep) 1655b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_WEP; 1656b8e788a5SAdrian Chadd if (isfrag) 1657b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_FRAG; 1658b8e788a5SAdrian Chadd sc->sc_tx_th.wt_rate = sc->sc_hwmap[rix].ieeerate; 1659b8e788a5SAdrian Chadd sc->sc_tx_th.wt_txpower = ni->ni_txpower; 1660b8e788a5SAdrian Chadd sc->sc_tx_th.wt_antenna = sc->sc_txantenna; 1661b8e788a5SAdrian Chadd 1662b8e788a5SAdrian Chadd ieee80211_radiotap_tx(vap, m0); 1663b8e788a5SAdrian Chadd } 1664b8e788a5SAdrian Chadd 1665eb6f0de0SAdrian Chadd /* Blank the legacy rate array */ 1666eb6f0de0SAdrian Chadd bzero(&bf->bf_state.bfs_rc, sizeof(bf->bf_state.bfs_rc)); 1667c1782ce0SAdrian Chadd 1668b8e788a5SAdrian Chadd /* 1669eb6f0de0SAdrian Chadd * ath_buf_set_rate needs at least one rate/try to setup 1670eb6f0de0SAdrian Chadd * the rate scenario. 1671b8e788a5SAdrian Chadd */ 1672eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].rix = rix; 1673eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].tries = try0; 1674eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].ratecode = txrate; 1675eb6f0de0SAdrian Chadd 1676eb6f0de0SAdrian Chadd /* Store the decided rate index values away */ 1677eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen = pktlen; 1678eb6f0de0SAdrian Chadd bf->bf_state.bfs_hdrlen = hdrlen; 1679eb6f0de0SAdrian Chadd bf->bf_state.bfs_atype = atype; 1680eb6f0de0SAdrian Chadd bf->bf_state.bfs_txpower = ni->ni_txpower; 1681eb6f0de0SAdrian Chadd bf->bf_state.bfs_txrate0 = txrate; 1682eb6f0de0SAdrian Chadd bf->bf_state.bfs_try0 = try0; 1683eb6f0de0SAdrian Chadd bf->bf_state.bfs_keyix = keyix; 1684eb6f0de0SAdrian Chadd bf->bf_state.bfs_txantenna = sc->sc_txantenna; 1685875a9451SAdrian Chadd bf->bf_state.bfs_txflags = flags; 1686eb6f0de0SAdrian Chadd bf->bf_state.bfs_shpream = shortPreamble; 1687eb6f0de0SAdrian Chadd 1688eb6f0de0SAdrian Chadd /* XXX this should be done in ath_tx_setrate() */ 1689eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate0 = 0; /* ie, no hard-coded ctsrate */ 1690eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate = 0; /* calculated later */ 1691eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsduration = 0; 1692eb6f0de0SAdrian Chadd bf->bf_state.bfs_ismrr = ismrr; 1693eb6f0de0SAdrian Chadd 1694eb6f0de0SAdrian Chadd return 0; 1695eb6f0de0SAdrian Chadd } 1696eb6f0de0SAdrian Chadd 1697b8e788a5SAdrian Chadd /* 16984e81f27cSAdrian Chadd * Queue a frame to the hardware or software queue. 1699eb6f0de0SAdrian Chadd * 1700eb6f0de0SAdrian Chadd * This can be called by the net80211 code. 1701eb6f0de0SAdrian Chadd * 1702eb6f0de0SAdrian Chadd * XXX what about locking? Or, push the seqno assign into the 1703eb6f0de0SAdrian Chadd * XXX aggregate scheduler so its serialised? 17044e81f27cSAdrian Chadd * 17054e81f27cSAdrian Chadd * XXX When sending management frames via ath_raw_xmit(), 17064e81f27cSAdrian Chadd * should CLRDMASK be set unconditionally? 1707b8e788a5SAdrian Chadd */ 1708eb6f0de0SAdrian Chadd int 1709eb6f0de0SAdrian Chadd ath_tx_start(struct ath_softc *sc, struct ieee80211_node *ni, 1710eb6f0de0SAdrian Chadd struct ath_buf *bf, struct mbuf *m0) 1711eb6f0de0SAdrian Chadd { 1712eb6f0de0SAdrian Chadd struct ieee80211vap *vap = ni->ni_vap; 1713eb6f0de0SAdrian Chadd struct ath_vap *avp = ATH_VAP(vap); 17149c85ff91SAdrian Chadd int r = 0; 1715eb6f0de0SAdrian Chadd u_int pri; 1716eb6f0de0SAdrian Chadd int tid; 1717eb6f0de0SAdrian Chadd struct ath_txq *txq; 1718eb6f0de0SAdrian Chadd int ismcast; 1719eb6f0de0SAdrian Chadd const struct ieee80211_frame *wh; 1720eb6f0de0SAdrian Chadd int is_ampdu, is_ampdu_tx, is_ampdu_pending; 1721a108d2d6SAdrian Chadd ieee80211_seq seqno; 1722eb6f0de0SAdrian Chadd uint8_t type, subtype; 1723eb6f0de0SAdrian Chadd 1724eb6f0de0SAdrian Chadd /* 1725eb6f0de0SAdrian Chadd * Determine the target hardware queue. 1726eb6f0de0SAdrian Chadd * 1727b43facbfSAdrian Chadd * For multicast frames, the txq gets overridden appropriately 1728b43facbfSAdrian Chadd * depending upon the state of PS. 1729eb6f0de0SAdrian Chadd * 1730eb6f0de0SAdrian Chadd * For any other frame, we do a TID/QoS lookup inside the frame 1731eb6f0de0SAdrian Chadd * to see what the TID should be. If it's a non-QoS frame, the 1732eb6f0de0SAdrian Chadd * AC and TID are overridden. The TID/TXQ code assumes the 1733eb6f0de0SAdrian Chadd * TID is on a predictable hardware TXQ, so we don't support 1734eb6f0de0SAdrian Chadd * having a node TID queued to multiple hardware TXQs. 1735eb6f0de0SAdrian Chadd * This may change in the future but would require some locking 1736eb6f0de0SAdrian Chadd * fudgery. 1737eb6f0de0SAdrian Chadd */ 1738eb6f0de0SAdrian Chadd pri = ath_tx_getac(sc, m0); 1739eb6f0de0SAdrian Chadd tid = ath_tx_gettid(sc, m0); 1740eb6f0de0SAdrian Chadd 1741eb6f0de0SAdrian Chadd txq = sc->sc_ac2q[pri]; 1742eb6f0de0SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1743eb6f0de0SAdrian Chadd ismcast = IEEE80211_IS_MULTICAST(wh->i_addr1); 1744eb6f0de0SAdrian Chadd type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK; 1745eb6f0de0SAdrian Chadd subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK; 1746eb6f0de0SAdrian Chadd 17479c85ff91SAdrian Chadd /* 17489c85ff91SAdrian Chadd * Enforce how deep the multicast queue can grow. 17499c85ff91SAdrian Chadd * 17509c85ff91SAdrian Chadd * XXX duplicated in ath_raw_xmit(). 17519c85ff91SAdrian Chadd */ 17529c85ff91SAdrian Chadd if (IEEE80211_IS_MULTICAST(wh->i_addr1)) { 17539c85ff91SAdrian Chadd ATH_TXQ_LOCK(sc->sc_cabq); 17549c85ff91SAdrian Chadd 1755b09e37a1SAdrian Chadd if (sc->sc_cabq->axq_depth > sc->sc_txq_mcastq_maxdepth) { 17569c85ff91SAdrian Chadd sc->sc_stats.ast_tx_mcastq_overflow++; 17579c85ff91SAdrian Chadd r = ENOBUFS; 17589c85ff91SAdrian Chadd } 17599c85ff91SAdrian Chadd 17609c85ff91SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_cabq); 17619c85ff91SAdrian Chadd 17629c85ff91SAdrian Chadd if (r != 0) { 17639c85ff91SAdrian Chadd m_freem(m0); 17649c85ff91SAdrian Chadd return r; 17659c85ff91SAdrian Chadd } 17669c85ff91SAdrian Chadd } 17679c85ff91SAdrian Chadd 1768eb6f0de0SAdrian Chadd /* A-MPDU TX */ 1769eb6f0de0SAdrian Chadd is_ampdu_tx = ath_tx_ampdu_running(sc, ATH_NODE(ni), tid); 1770eb6f0de0SAdrian Chadd is_ampdu_pending = ath_tx_ampdu_pending(sc, ATH_NODE(ni), tid); 1771eb6f0de0SAdrian Chadd is_ampdu = is_ampdu_tx | is_ampdu_pending; 1772eb6f0de0SAdrian Chadd 1773a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: tid=%d, ac=%d, is_ampdu=%d\n", 1774a108d2d6SAdrian Chadd __func__, tid, pri, is_ampdu); 1775eb6f0de0SAdrian Chadd 177646634305SAdrian Chadd /* Set local packet state, used to queue packets to hardware */ 177746634305SAdrian Chadd bf->bf_state.bfs_tid = tid; 177846634305SAdrian Chadd bf->bf_state.bfs_txq = txq; 177946634305SAdrian Chadd bf->bf_state.bfs_pri = pri; 178046634305SAdrian Chadd 1781c5940c30SAdrian Chadd /* 1782b43facbfSAdrian Chadd * When servicing one or more stations in power-save mode 1783b43facbfSAdrian Chadd * (or) if there is some mcast data waiting on the mcast 1784b43facbfSAdrian Chadd * queue (to prevent out of order delivery) multicast frames 1785b43facbfSAdrian Chadd * must be bufferd until after the beacon. 1786b43facbfSAdrian Chadd * 1787b43facbfSAdrian Chadd * TODO: we should lock the mcastq before we check the length. 1788c5940c30SAdrian Chadd */ 178946634305SAdrian Chadd if (ismcast && (vap->iv_ps_sta || avp->av_mcastq.axq_depth)) { 1790eb6f0de0SAdrian Chadd txq = &avp->av_mcastq; 179146634305SAdrian Chadd /* 179246634305SAdrian Chadd * Mark the frame as eventually belonging on the CAB 179346634305SAdrian Chadd * queue, so the descriptor setup functions will 179446634305SAdrian Chadd * correctly initialise the descriptor 'qcuId' field. 179546634305SAdrian Chadd */ 179646634305SAdrian Chadd bf->bf_state.bfs_txq = sc->sc_cabq; 179746634305SAdrian Chadd } 1798eb6f0de0SAdrian Chadd 1799eb6f0de0SAdrian Chadd /* Do the generic frame setup */ 1800eb6f0de0SAdrian Chadd /* XXX should just bzero the bf_state? */ 1801eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 1802eb6f0de0SAdrian Chadd 18037561cb5cSAdrian Chadd /* 18047561cb5cSAdrian Chadd * Acquire the TXQ lock early, so both the encap and seqno 18057561cb5cSAdrian Chadd * are allocated together. 180646634305SAdrian Chadd * 180746634305SAdrian Chadd * XXX should TXQ for CABQ traffic be the multicast queue, 180846634305SAdrian Chadd * or the TXQ the given PRI would allocate from? (eg for 180946634305SAdrian Chadd * sequence number allocation locking.) 18107561cb5cSAdrian Chadd */ 1811eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(txq); 18127561cb5cSAdrian Chadd 18137561cb5cSAdrian Chadd /* A-MPDU TX? Manually set sequence number */ 18147561cb5cSAdrian Chadd /* 18157561cb5cSAdrian Chadd * Don't do it whilst pending; the net80211 layer still 18167561cb5cSAdrian Chadd * assigns them. 18177561cb5cSAdrian Chadd */ 18187561cb5cSAdrian Chadd if (is_ampdu_tx) { 1819eb6f0de0SAdrian Chadd /* 1820eb6f0de0SAdrian Chadd * Always call; this function will 1821eb6f0de0SAdrian Chadd * handle making sure that null data frames 1822eb6f0de0SAdrian Chadd * don't get a sequence number from the current 1823eb6f0de0SAdrian Chadd * TID and thus mess with the BAW. 1824eb6f0de0SAdrian Chadd */ 1825a108d2d6SAdrian Chadd seqno = ath_tx_tid_seqno_assign(sc, ni, bf, m0); 182642f4d061SAdrian Chadd 182742f4d061SAdrian Chadd /* 182842f4d061SAdrian Chadd * Don't add QoS NULL frames to the BAW. 182942f4d061SAdrian Chadd */ 1830a108d2d6SAdrian Chadd if (IEEE80211_QOS_HAS_SEQ(wh) && 1831a108d2d6SAdrian Chadd subtype != IEEE80211_FC0_SUBTYPE_QOS_NULL) { 1832eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 1; 1833eb6f0de0SAdrian Chadd } 1834c1782ce0SAdrian Chadd } 1835c1782ce0SAdrian Chadd 1836eb6f0de0SAdrian Chadd /* 1837eb6f0de0SAdrian Chadd * If needed, the sequence number has been assigned. 1838eb6f0de0SAdrian Chadd * Squirrel it away somewhere easy to get to. 1839eb6f0de0SAdrian Chadd */ 1840a108d2d6SAdrian Chadd bf->bf_state.bfs_seqno = M_SEQNO_GET(m0) << IEEE80211_SEQ_SEQ_SHIFT; 1841b8e788a5SAdrian Chadd 1842eb6f0de0SAdrian Chadd /* Is ampdu pending? fetch the seqno and print it out */ 1843eb6f0de0SAdrian Chadd if (is_ampdu_pending) 1844eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 1845eb6f0de0SAdrian Chadd "%s: tid %d: ampdu pending, seqno %d\n", 1846eb6f0de0SAdrian Chadd __func__, tid, M_SEQNO_GET(m0)); 1847eb6f0de0SAdrian Chadd 1848eb6f0de0SAdrian Chadd /* This also sets up the DMA map */ 1849b43facbfSAdrian Chadd r = ath_tx_normal_setup(sc, ni, bf, m0, txq); 1850eb6f0de0SAdrian Chadd 1851eb6f0de0SAdrian Chadd if (r != 0) 18527561cb5cSAdrian Chadd goto done; 1853eb6f0de0SAdrian Chadd 1854eb6f0de0SAdrian Chadd /* At this point m0 could have changed! */ 1855eb6f0de0SAdrian Chadd m0 = bf->bf_m; 1856eb6f0de0SAdrian Chadd 1857eb6f0de0SAdrian Chadd #if 1 1858eb6f0de0SAdrian Chadd /* 1859eb6f0de0SAdrian Chadd * If it's a multicast frame, do a direct-dispatch to the 1860eb6f0de0SAdrian Chadd * destination hardware queue. Don't bother software 1861eb6f0de0SAdrian Chadd * queuing it. 1862eb6f0de0SAdrian Chadd */ 1863eb6f0de0SAdrian Chadd /* 1864eb6f0de0SAdrian Chadd * If it's a BAR frame, do a direct dispatch to the 1865eb6f0de0SAdrian Chadd * destination hardware queue. Don't bother software 1866eb6f0de0SAdrian Chadd * queuing it, as the TID will now be paused. 1867eb6f0de0SAdrian Chadd * Sending a BAR frame can occur from the net80211 txa timer 1868eb6f0de0SAdrian Chadd * (ie, retries) or from the ath txtask (completion call.) 1869eb6f0de0SAdrian Chadd * It queues directly to hardware because the TID is paused 1870eb6f0de0SAdrian Chadd * at this point (and won't be unpaused until the BAR has 1871eb6f0de0SAdrian Chadd * either been TXed successfully or max retries has been 1872eb6f0de0SAdrian Chadd * reached.) 1873eb6f0de0SAdrian Chadd */ 1874eb6f0de0SAdrian Chadd if (txq == &avp->av_mcastq) { 1875d3a6425bSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 18760b96ef63SAdrian Chadd "%s: bf=%p: mcastq: TX'ing\n", __func__, bf); 18774e81f27cSAdrian Chadd bf->bf_state.bfs_txflags |= HAL_TXDESC_CLRDMASK; 1878eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, txq, bf); 1879eb6f0de0SAdrian Chadd } else if (type == IEEE80211_FC0_TYPE_CTL && 1880eb6f0de0SAdrian Chadd subtype == IEEE80211_FC0_SUBTYPE_BAR) { 1881d3a6425bSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 1882eb6f0de0SAdrian Chadd "%s: BAR: TX'ing direct\n", __func__); 18834e81f27cSAdrian Chadd bf->bf_state.bfs_txflags |= HAL_TXDESC_CLRDMASK; 1884eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, txq, bf); 1885eb6f0de0SAdrian Chadd } else { 1886eb6f0de0SAdrian Chadd /* add to software queue */ 1887d3a6425bSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 18880b96ef63SAdrian Chadd "%s: bf=%p: swq: TX'ing\n", __func__, bf); 1889eb6f0de0SAdrian Chadd ath_tx_swq(sc, ni, txq, bf); 1890eb6f0de0SAdrian Chadd } 1891eb6f0de0SAdrian Chadd #else 1892eb6f0de0SAdrian Chadd /* 1893eb6f0de0SAdrian Chadd * For now, since there's no software queue, 1894eb6f0de0SAdrian Chadd * direct-dispatch to the hardware. 1895eb6f0de0SAdrian Chadd */ 18964e81f27cSAdrian Chadd bf->bf_state.bfs_txflags |= HAL_TXDESC_CLRDMASK; 1897eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, txq, bf); 1898eb6f0de0SAdrian Chadd #endif 18997561cb5cSAdrian Chadd done: 19007561cb5cSAdrian Chadd ATH_TXQ_UNLOCK(txq); 1901eb6f0de0SAdrian Chadd 1902b8e788a5SAdrian Chadd return 0; 1903b8e788a5SAdrian Chadd } 1904b8e788a5SAdrian Chadd 1905b8e788a5SAdrian Chadd static int 1906b8e788a5SAdrian Chadd ath_tx_raw_start(struct ath_softc *sc, struct ieee80211_node *ni, 1907b8e788a5SAdrian Chadd struct ath_buf *bf, struct mbuf *m0, 1908b8e788a5SAdrian Chadd const struct ieee80211_bpf_params *params) 1909b8e788a5SAdrian Chadd { 1910b8e788a5SAdrian Chadd struct ifnet *ifp = sc->sc_ifp; 1911b8e788a5SAdrian Chadd struct ieee80211com *ic = ifp->if_l2com; 1912b8e788a5SAdrian Chadd struct ath_hal *ah = sc->sc_ah; 1913b8e788a5SAdrian Chadd struct ieee80211vap *vap = ni->ni_vap; 1914b8e788a5SAdrian Chadd int error, ismcast, ismrr; 1915b8e788a5SAdrian Chadd int keyix, hdrlen, pktlen, try0, txantenna; 1916eb6f0de0SAdrian Chadd u_int8_t rix, txrate; 1917b8e788a5SAdrian Chadd struct ieee80211_frame *wh; 1918eb6f0de0SAdrian Chadd u_int flags; 1919b8e788a5SAdrian Chadd HAL_PKT_TYPE atype; 1920b8e788a5SAdrian Chadd const HAL_RATE_TABLE *rt; 1921b8e788a5SAdrian Chadd struct ath_desc *ds; 1922b8e788a5SAdrian Chadd u_int pri; 1923eb6f0de0SAdrian Chadd int o_tid = -1; 1924eb6f0de0SAdrian Chadd int do_override; 1925b8e788a5SAdrian Chadd 1926b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1927b8e788a5SAdrian Chadd ismcast = IEEE80211_IS_MULTICAST(wh->i_addr1); 1928b8e788a5SAdrian Chadd hdrlen = ieee80211_anyhdrsize(wh); 1929b8e788a5SAdrian Chadd /* 1930b8e788a5SAdrian Chadd * Packet length must not include any 1931b8e788a5SAdrian Chadd * pad bytes; deduct them here. 1932b8e788a5SAdrian Chadd */ 1933b8e788a5SAdrian Chadd /* XXX honor IEEE80211_BPF_DATAPAD */ 1934b8e788a5SAdrian Chadd pktlen = m0->m_pkthdr.len - (hdrlen & 3) + IEEE80211_CRC_LEN; 1935b8e788a5SAdrian Chadd 193603682514SAdrian Chadd ATH_KTR(sc, ATH_KTR_TX, 2, 193703682514SAdrian Chadd "ath_tx_raw_start: ni=%p, bf=%p, raw", ni, bf); 193803682514SAdrian Chadd 1939eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: ismcast=%d\n", 1940eb6f0de0SAdrian Chadd __func__, ismcast); 1941eb6f0de0SAdrian Chadd 19427561cb5cSAdrian Chadd pri = params->ibp_pri & 3; 19437561cb5cSAdrian Chadd /* Override pri if the frame isn't a QoS one */ 19447561cb5cSAdrian Chadd if (! IEEE80211_QOS_HAS_SEQ(wh)) 19457561cb5cSAdrian Chadd pri = ath_tx_getac(sc, m0); 19467561cb5cSAdrian Chadd 19477561cb5cSAdrian Chadd /* XXX If it's an ADDBA, override the correct queue */ 19487561cb5cSAdrian Chadd do_override = ath_tx_action_frame_override_queue(sc, ni, m0, &o_tid); 19497561cb5cSAdrian Chadd 19507561cb5cSAdrian Chadd /* Map ADDBA to the correct priority */ 19517561cb5cSAdrian Chadd if (do_override) { 19527561cb5cSAdrian Chadd #if 0 19537561cb5cSAdrian Chadd device_printf(sc->sc_dev, 19547561cb5cSAdrian Chadd "%s: overriding tid %d pri %d -> %d\n", 19557561cb5cSAdrian Chadd __func__, o_tid, pri, TID_TO_WME_AC(o_tid)); 19567561cb5cSAdrian Chadd #endif 19577561cb5cSAdrian Chadd pri = TID_TO_WME_AC(o_tid); 19587561cb5cSAdrian Chadd } 19597561cb5cSAdrian Chadd 19607561cb5cSAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[pri]); 19617561cb5cSAdrian Chadd 196281a82688SAdrian Chadd /* Handle encryption twiddling if needed */ 1963eb6f0de0SAdrian Chadd if (! ath_tx_tag_crypto(sc, ni, 1964eb6f0de0SAdrian Chadd m0, params->ibp_flags & IEEE80211_BPF_CRYPTO, 0, 1965eb6f0de0SAdrian Chadd &hdrlen, &pktlen, &keyix)) { 1966b8e788a5SAdrian Chadd ath_freetx(m0); 1967b8e788a5SAdrian Chadd return EIO; 1968b8e788a5SAdrian Chadd } 1969b8e788a5SAdrian Chadd /* packet header may have moved, reset our local pointer */ 1970b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1971b8e788a5SAdrian Chadd 1972eb6f0de0SAdrian Chadd /* Do the generic frame setup */ 1973eb6f0de0SAdrian Chadd /* XXX should just bzero the bf_state? */ 1974eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 1975eb6f0de0SAdrian Chadd 1976b8e788a5SAdrian Chadd error = ath_tx_dmasetup(sc, bf, m0); 1977b8e788a5SAdrian Chadd if (error != 0) 1978b8e788a5SAdrian Chadd return error; 1979b8e788a5SAdrian Chadd m0 = bf->bf_m; /* NB: may have changed */ 1980b8e788a5SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 1981b8e788a5SAdrian Chadd bf->bf_node = ni; /* NB: held reference */ 1982b8e788a5SAdrian Chadd 19834e81f27cSAdrian Chadd /* Always enable CLRDMASK for raw frames for now.. */ 1984b8e788a5SAdrian Chadd flags = HAL_TXDESC_CLRDMASK; /* XXX needed for crypto errs */ 1985b8e788a5SAdrian Chadd flags |= HAL_TXDESC_INTREQ; /* force interrupt */ 1986b8e788a5SAdrian Chadd if (params->ibp_flags & IEEE80211_BPF_RTS) 1987b8e788a5SAdrian Chadd flags |= HAL_TXDESC_RTSENA; 1988eb6f0de0SAdrian Chadd else if (params->ibp_flags & IEEE80211_BPF_CTS) { 1989eb6f0de0SAdrian Chadd /* XXX assume 11g/11n protection? */ 1990eb6f0de0SAdrian Chadd bf->bf_state.bfs_doprot = 1; 1991b8e788a5SAdrian Chadd flags |= HAL_TXDESC_CTSENA; 1992eb6f0de0SAdrian Chadd } 1993b8e788a5SAdrian Chadd /* XXX leave ismcast to injector? */ 1994b8e788a5SAdrian Chadd if ((params->ibp_flags & IEEE80211_BPF_NOACK) || ismcast) 1995b8e788a5SAdrian Chadd flags |= HAL_TXDESC_NOACK; 1996b8e788a5SAdrian Chadd 1997b8e788a5SAdrian Chadd rt = sc->sc_currates; 1998b8e788a5SAdrian Chadd KASSERT(rt != NULL, ("no rate table, mode %u", sc->sc_curmode)); 1999b8e788a5SAdrian Chadd rix = ath_tx_findrix(sc, params->ibp_rate0); 2000b8e788a5SAdrian Chadd txrate = rt->info[rix].rateCode; 2001b8e788a5SAdrian Chadd if (params->ibp_flags & IEEE80211_BPF_SHORTPRE) 2002b8e788a5SAdrian Chadd txrate |= rt->info[rix].shortPreamble; 2003b8e788a5SAdrian Chadd sc->sc_txrix = rix; 2004b8e788a5SAdrian Chadd try0 = params->ibp_try0; 2005b8e788a5SAdrian Chadd ismrr = (params->ibp_try1 != 0); 2006b8e788a5SAdrian Chadd txantenna = params->ibp_pri >> 2; 2007b8e788a5SAdrian Chadd if (txantenna == 0) /* XXX? */ 2008b8e788a5SAdrian Chadd txantenna = sc->sc_txantenna; 200979f02dbfSAdrian Chadd 201079f02dbfSAdrian Chadd /* 2011eb6f0de0SAdrian Chadd * Since ctsrate is fixed, store it away for later 2012eb6f0de0SAdrian Chadd * use when the descriptor fields are being set. 201379f02dbfSAdrian Chadd */ 2014eb6f0de0SAdrian Chadd if (flags & (HAL_TXDESC_RTSENA|HAL_TXDESC_CTSENA)) 2015eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate0 = params->ibp_ctsrate; 201679f02dbfSAdrian Chadd 2017b8e788a5SAdrian Chadd /* 2018b8e788a5SAdrian Chadd * NB: we mark all packets as type PSPOLL so the h/w won't 2019b8e788a5SAdrian Chadd * set the sequence number, duration, etc. 2020b8e788a5SAdrian Chadd */ 2021b8e788a5SAdrian Chadd atype = HAL_PKT_TYPE_PSPOLL; 2022b8e788a5SAdrian Chadd 2023b8e788a5SAdrian Chadd if (IFF_DUMPPKTS(sc, ATH_DEBUG_XMIT)) 2024b8e788a5SAdrian Chadd ieee80211_dump_pkt(ic, mtod(m0, caddr_t), m0->m_len, 2025b8e788a5SAdrian Chadd sc->sc_hwmap[rix].ieeerate, -1); 2026b8e788a5SAdrian Chadd 2027b8e788a5SAdrian Chadd if (ieee80211_radiotap_active_vap(vap)) { 2028b8e788a5SAdrian Chadd u_int64_t tsf = ath_hal_gettsf64(ah); 2029b8e788a5SAdrian Chadd 2030b8e788a5SAdrian Chadd sc->sc_tx_th.wt_tsf = htole64(tsf); 2031b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags = sc->sc_hwmap[rix].txflags; 2032b8e788a5SAdrian Chadd if (wh->i_fc[1] & IEEE80211_FC1_WEP) 2033b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_WEP; 2034b8e788a5SAdrian Chadd if (m0->m_flags & M_FRAG) 2035b8e788a5SAdrian Chadd sc->sc_tx_th.wt_flags |= IEEE80211_RADIOTAP_F_FRAG; 2036b8e788a5SAdrian Chadd sc->sc_tx_th.wt_rate = sc->sc_hwmap[rix].ieeerate; 2037b8e788a5SAdrian Chadd sc->sc_tx_th.wt_txpower = ni->ni_txpower; 2038b8e788a5SAdrian Chadd sc->sc_tx_th.wt_antenna = sc->sc_txantenna; 2039b8e788a5SAdrian Chadd 2040b8e788a5SAdrian Chadd ieee80211_radiotap_tx(vap, m0); 2041b8e788a5SAdrian Chadd } 2042b8e788a5SAdrian Chadd 2043b8e788a5SAdrian Chadd /* 2044b8e788a5SAdrian Chadd * Formulate first tx descriptor with tx controls. 2045b8e788a5SAdrian Chadd */ 2046b8e788a5SAdrian Chadd ds = bf->bf_desc; 2047b8e788a5SAdrian Chadd /* XXX check return value? */ 2048eb6f0de0SAdrian Chadd 2049eb6f0de0SAdrian Chadd /* Store the decided rate index values away */ 2050eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen = pktlen; 2051eb6f0de0SAdrian Chadd bf->bf_state.bfs_hdrlen = hdrlen; 2052eb6f0de0SAdrian Chadd bf->bf_state.bfs_atype = atype; 2053eb6f0de0SAdrian Chadd bf->bf_state.bfs_txpower = params->ibp_power; 2054eb6f0de0SAdrian Chadd bf->bf_state.bfs_txrate0 = txrate; 2055eb6f0de0SAdrian Chadd bf->bf_state.bfs_try0 = try0; 2056eb6f0de0SAdrian Chadd bf->bf_state.bfs_keyix = keyix; 2057eb6f0de0SAdrian Chadd bf->bf_state.bfs_txantenna = txantenna; 2058875a9451SAdrian Chadd bf->bf_state.bfs_txflags = flags; 2059eb6f0de0SAdrian Chadd bf->bf_state.bfs_shpream = 2060eb6f0de0SAdrian Chadd !! (params->ibp_flags & IEEE80211_BPF_SHORTPRE); 2061b8e788a5SAdrian Chadd 206246634305SAdrian Chadd /* Set local packet state, used to queue packets to hardware */ 206346634305SAdrian Chadd bf->bf_state.bfs_tid = WME_AC_TO_TID(pri); 206446634305SAdrian Chadd bf->bf_state.bfs_txq = sc->sc_ac2q[pri]; 206546634305SAdrian Chadd bf->bf_state.bfs_pri = pri; 206646634305SAdrian Chadd 2067eb6f0de0SAdrian Chadd /* XXX this should be done in ath_tx_setrate() */ 2068eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsrate = 0; 2069eb6f0de0SAdrian Chadd bf->bf_state.bfs_ctsduration = 0; 2070eb6f0de0SAdrian Chadd bf->bf_state.bfs_ismrr = ismrr; 2071eb6f0de0SAdrian Chadd 2072eb6f0de0SAdrian Chadd /* Blank the legacy rate array */ 2073eb6f0de0SAdrian Chadd bzero(&bf->bf_state.bfs_rc, sizeof(bf->bf_state.bfs_rc)); 2074eb6f0de0SAdrian Chadd 2075eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].rix = 2076eb6f0de0SAdrian Chadd ath_tx_findrix(sc, params->ibp_rate0); 2077eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].tries = try0; 2078eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[0].ratecode = txrate; 2079c1782ce0SAdrian Chadd 2080c1782ce0SAdrian Chadd if (ismrr) { 2081eb6f0de0SAdrian Chadd int rix; 2082c1782ce0SAdrian Chadd 2083b8e788a5SAdrian Chadd rix = ath_tx_findrix(sc, params->ibp_rate1); 2084eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[1].rix = rix; 2085eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[1].tries = params->ibp_try1; 2086c1782ce0SAdrian Chadd 2087eb6f0de0SAdrian Chadd rix = ath_tx_findrix(sc, params->ibp_rate2); 2088eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[2].rix = rix; 2089eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[2].tries = params->ibp_try2; 2090eb6f0de0SAdrian Chadd 2091eb6f0de0SAdrian Chadd rix = ath_tx_findrix(sc, params->ibp_rate3); 2092eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[3].rix = rix; 2093eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[3].tries = params->ibp_try3; 2094c1782ce0SAdrian Chadd } 2095eb6f0de0SAdrian Chadd /* 2096eb6f0de0SAdrian Chadd * All the required rate control decisions have been made; 2097eb6f0de0SAdrian Chadd * fill in the rc flags. 2098eb6f0de0SAdrian Chadd */ 2099eb6f0de0SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 2100b8e788a5SAdrian Chadd 2101b8e788a5SAdrian Chadd /* NB: no buffered multicast in power save support */ 2102eb6f0de0SAdrian Chadd 2103eb6f0de0SAdrian Chadd /* 2104eb6f0de0SAdrian Chadd * If we're overiding the ADDBA destination, dump directly 2105eb6f0de0SAdrian Chadd * into the hardware queue, right after any pending 2106eb6f0de0SAdrian Chadd * frames to that node are. 2107eb6f0de0SAdrian Chadd */ 2108eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: dooverride=%d\n", 2109eb6f0de0SAdrian Chadd __func__, do_override); 2110eb6f0de0SAdrian Chadd 211194eefcf1SAdrian Chadd #if 1 2112eb6f0de0SAdrian Chadd if (do_override) { 21134e81f27cSAdrian Chadd bf->bf_state.bfs_txflags |= HAL_TXDESC_CLRDMASK; 2114eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, sc->sc_ac2q[pri], bf); 2115eb6f0de0SAdrian Chadd } else { 2116eb6f0de0SAdrian Chadd /* Queue to software queue */ 2117eb6f0de0SAdrian Chadd ath_tx_swq(sc, ni, sc->sc_ac2q[pri], bf); 2118eb6f0de0SAdrian Chadd } 211994eefcf1SAdrian Chadd #else 212094eefcf1SAdrian Chadd /* Direct-dispatch to the hardware */ 212194eefcf1SAdrian Chadd bf->bf_state.bfs_txflags |= HAL_TXDESC_CLRDMASK; 212294eefcf1SAdrian Chadd ath_tx_xmit_normal(sc, sc->sc_ac2q[pri], bf); 212394eefcf1SAdrian Chadd #endif 21247561cb5cSAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[pri]); 2125eb6f0de0SAdrian Chadd 2126b8e788a5SAdrian Chadd return 0; 2127b8e788a5SAdrian Chadd } 2128b8e788a5SAdrian Chadd 2129eb6f0de0SAdrian Chadd /* 2130eb6f0de0SAdrian Chadd * Send a raw frame. 2131eb6f0de0SAdrian Chadd * 2132eb6f0de0SAdrian Chadd * This can be called by net80211. 2133eb6f0de0SAdrian Chadd */ 2134b8e788a5SAdrian Chadd int 2135b8e788a5SAdrian Chadd ath_raw_xmit(struct ieee80211_node *ni, struct mbuf *m, 2136b8e788a5SAdrian Chadd const struct ieee80211_bpf_params *params) 2137b8e788a5SAdrian Chadd { 2138b8e788a5SAdrian Chadd struct ieee80211com *ic = ni->ni_ic; 2139b8e788a5SAdrian Chadd struct ifnet *ifp = ic->ic_ifp; 2140b8e788a5SAdrian Chadd struct ath_softc *sc = ifp->if_softc; 2141b8e788a5SAdrian Chadd struct ath_buf *bf; 21429c85ff91SAdrian Chadd struct ieee80211_frame *wh = mtod(m, struct ieee80211_frame *); 21439c85ff91SAdrian Chadd int error = 0; 2144b8e788a5SAdrian Chadd 2145ef27340cSAdrian Chadd ATH_PCU_LOCK(sc); 2146ef27340cSAdrian Chadd if (sc->sc_inreset_cnt > 0) { 2147ef27340cSAdrian Chadd device_printf(sc->sc_dev, "%s: sc_inreset_cnt > 0; bailing\n", 2148ef27340cSAdrian Chadd __func__); 2149ef27340cSAdrian Chadd error = EIO; 2150ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 2151ef27340cSAdrian Chadd goto bad0; 2152ef27340cSAdrian Chadd } 2153ef27340cSAdrian Chadd sc->sc_txstart_cnt++; 2154ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 2155ef27340cSAdrian Chadd 2156*1b5c5f5aSAdrian Chadd ATH_TX_LOCK(sc); 2157*1b5c5f5aSAdrian Chadd 2158b8e788a5SAdrian Chadd if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0 || sc->sc_invalid) { 2159b8e788a5SAdrian Chadd DPRINTF(sc, ATH_DEBUG_XMIT, "%s: discard frame, %s", __func__, 2160b8e788a5SAdrian Chadd (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0 ? 2161b8e788a5SAdrian Chadd "!running" : "invalid"); 2162b8e788a5SAdrian Chadd m_freem(m); 2163b8e788a5SAdrian Chadd error = ENETDOWN; 2164b8e788a5SAdrian Chadd goto bad; 2165b8e788a5SAdrian Chadd } 21669c85ff91SAdrian Chadd 21679c85ff91SAdrian Chadd /* 21689c85ff91SAdrian Chadd * Enforce how deep the multicast queue can grow. 21699c85ff91SAdrian Chadd * 21709c85ff91SAdrian Chadd * XXX duplicated in ath_tx_start(). 21719c85ff91SAdrian Chadd */ 21729c85ff91SAdrian Chadd if (IEEE80211_IS_MULTICAST(wh->i_addr1)) { 21739c85ff91SAdrian Chadd ATH_TXQ_LOCK(sc->sc_cabq); 21749c85ff91SAdrian Chadd 2175b09e37a1SAdrian Chadd if (sc->sc_cabq->axq_depth > sc->sc_txq_mcastq_maxdepth) { 21769c85ff91SAdrian Chadd sc->sc_stats.ast_tx_mcastq_overflow++; 21779c85ff91SAdrian Chadd error = ENOBUFS; 21789c85ff91SAdrian Chadd } 21799c85ff91SAdrian Chadd 21809c85ff91SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_cabq); 21819c85ff91SAdrian Chadd 21829c85ff91SAdrian Chadd if (error != 0) { 21839c85ff91SAdrian Chadd m_freem(m); 21849c85ff91SAdrian Chadd goto bad; 21859c85ff91SAdrian Chadd } 21869c85ff91SAdrian Chadd } 21879c85ff91SAdrian Chadd 2188b8e788a5SAdrian Chadd /* 2189b8e788a5SAdrian Chadd * Grab a TX buffer and associated resources. 2190b8e788a5SAdrian Chadd */ 2191af33d486SAdrian Chadd bf = ath_getbuf(sc, ATH_BUFTYPE_MGMT); 2192b8e788a5SAdrian Chadd if (bf == NULL) { 2193b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_nobuf++; 2194b8e788a5SAdrian Chadd m_freem(m); 2195b8e788a5SAdrian Chadd error = ENOBUFS; 2196b8e788a5SAdrian Chadd goto bad; 2197b8e788a5SAdrian Chadd } 219803682514SAdrian Chadd ATH_KTR(sc, ATH_KTR_TX, 3, "ath_raw_xmit: m=%p, params=%p, bf=%p\n", 219903682514SAdrian Chadd m, params, bf); 2200b8e788a5SAdrian Chadd 2201b8e788a5SAdrian Chadd if (params == NULL) { 2202b8e788a5SAdrian Chadd /* 2203b8e788a5SAdrian Chadd * Legacy path; interpret frame contents to decide 2204b8e788a5SAdrian Chadd * precisely how to send the frame. 2205b8e788a5SAdrian Chadd */ 2206b8e788a5SAdrian Chadd if (ath_tx_start(sc, ni, bf, m)) { 2207b8e788a5SAdrian Chadd error = EIO; /* XXX */ 2208b8e788a5SAdrian Chadd goto bad2; 2209b8e788a5SAdrian Chadd } 2210b8e788a5SAdrian Chadd } else { 2211b8e788a5SAdrian Chadd /* 2212b8e788a5SAdrian Chadd * Caller supplied explicit parameters to use in 2213b8e788a5SAdrian Chadd * sending the frame. 2214b8e788a5SAdrian Chadd */ 2215b8e788a5SAdrian Chadd if (ath_tx_raw_start(sc, ni, bf, m, params)) { 2216b8e788a5SAdrian Chadd error = EIO; /* XXX */ 2217b8e788a5SAdrian Chadd goto bad2; 2218b8e788a5SAdrian Chadd } 2219b8e788a5SAdrian Chadd } 2220b8e788a5SAdrian Chadd sc->sc_wd_timer = 5; 2221b8e788a5SAdrian Chadd ifp->if_opackets++; 2222b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_raw++; 2223b8e788a5SAdrian Chadd 2224548a605dSAdrian Chadd /* 2225548a605dSAdrian Chadd * Update the TIM - if there's anything queued to the 2226548a605dSAdrian Chadd * software queue and power save is enabled, we should 2227548a605dSAdrian Chadd * set the TIM. 2228548a605dSAdrian Chadd */ 2229548a605dSAdrian Chadd ath_tx_update_tim(sc, ni, 1); 2230548a605dSAdrian Chadd 2231ef27340cSAdrian Chadd ATH_PCU_LOCK(sc); 2232ef27340cSAdrian Chadd sc->sc_txstart_cnt--; 2233ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 2234ef27340cSAdrian Chadd 2235*1b5c5f5aSAdrian Chadd ATH_TX_UNLOCK(sc); 2236*1b5c5f5aSAdrian Chadd 2237b8e788a5SAdrian Chadd return 0; 2238b8e788a5SAdrian Chadd bad2: 223903682514SAdrian Chadd ATH_KTR(sc, ATH_KTR_TX, 3, "ath_raw_xmit: bad2: m=%p, params=%p, " 224003682514SAdrian Chadd "bf=%p", 224103682514SAdrian Chadd m, 224203682514SAdrian Chadd params, 224303682514SAdrian Chadd bf); 2244b8e788a5SAdrian Chadd ATH_TXBUF_LOCK(sc); 2245e1a50456SAdrian Chadd ath_returnbuf_head(sc, bf); 2246b8e788a5SAdrian Chadd ATH_TXBUF_UNLOCK(sc); 2247b8e788a5SAdrian Chadd bad: 2248*1b5c5f5aSAdrian Chadd 2249*1b5c5f5aSAdrian Chadd ATH_TX_UNLOCK(sc); 2250*1b5c5f5aSAdrian Chadd 2251ef27340cSAdrian Chadd ATH_PCU_LOCK(sc); 2252ef27340cSAdrian Chadd sc->sc_txstart_cnt--; 2253ef27340cSAdrian Chadd ATH_PCU_UNLOCK(sc); 2254ef27340cSAdrian Chadd bad0: 225503682514SAdrian Chadd ATH_KTR(sc, ATH_KTR_TX, 2, "ath_raw_xmit: bad0: m=%p, params=%p", 225603682514SAdrian Chadd m, params); 2257b8e788a5SAdrian Chadd ifp->if_oerrors++; 2258b8e788a5SAdrian Chadd sc->sc_stats.ast_tx_raw_fail++; 2259b8e788a5SAdrian Chadd ieee80211_free_node(ni); 2260ef27340cSAdrian Chadd 2261b8e788a5SAdrian Chadd return error; 2262b8e788a5SAdrian Chadd } 2263eb6f0de0SAdrian Chadd 2264eb6f0de0SAdrian Chadd /* Some helper functions */ 2265eb6f0de0SAdrian Chadd 2266eb6f0de0SAdrian Chadd /* 2267eb6f0de0SAdrian Chadd * ADDBA (and potentially others) need to be placed in the same 2268eb6f0de0SAdrian Chadd * hardware queue as the TID/node it's relating to. This is so 2269eb6f0de0SAdrian Chadd * it goes out after any pending non-aggregate frames to the 2270eb6f0de0SAdrian Chadd * same node/TID. 2271eb6f0de0SAdrian Chadd * 2272eb6f0de0SAdrian Chadd * If this isn't done, the ADDBA can go out before the frames 2273eb6f0de0SAdrian Chadd * queued in hardware. Even though these frames have a sequence 2274eb6f0de0SAdrian Chadd * number -earlier- than the ADDBA can be transmitted (but 2275eb6f0de0SAdrian Chadd * no frames whose sequence numbers are after the ADDBA should 2276eb6f0de0SAdrian Chadd * be!) they'll arrive after the ADDBA - and the receiving end 2277eb6f0de0SAdrian Chadd * will simply drop them as being out of the BAW. 2278eb6f0de0SAdrian Chadd * 2279eb6f0de0SAdrian Chadd * The frames can't be appended to the TID software queue - it'll 2280eb6f0de0SAdrian Chadd * never be sent out. So these frames have to be directly 2281eb6f0de0SAdrian Chadd * dispatched to the hardware, rather than queued in software. 2282eb6f0de0SAdrian Chadd * So if this function returns true, the TXQ has to be 2283eb6f0de0SAdrian Chadd * overridden and it has to be directly dispatched. 2284eb6f0de0SAdrian Chadd * 2285eb6f0de0SAdrian Chadd * It's a dirty hack, but someone's gotta do it. 2286eb6f0de0SAdrian Chadd */ 2287eb6f0de0SAdrian Chadd 2288eb6f0de0SAdrian Chadd /* 2289eb6f0de0SAdrian Chadd * XXX doesn't belong here! 2290eb6f0de0SAdrian Chadd */ 2291eb6f0de0SAdrian Chadd static int 2292eb6f0de0SAdrian Chadd ieee80211_is_action(struct ieee80211_frame *wh) 2293eb6f0de0SAdrian Chadd { 2294eb6f0de0SAdrian Chadd /* Type: Management frame? */ 2295eb6f0de0SAdrian Chadd if ((wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK) != 2296eb6f0de0SAdrian Chadd IEEE80211_FC0_TYPE_MGT) 2297eb6f0de0SAdrian Chadd return 0; 2298eb6f0de0SAdrian Chadd 2299eb6f0de0SAdrian Chadd /* Subtype: Action frame? */ 2300eb6f0de0SAdrian Chadd if ((wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK) != 2301eb6f0de0SAdrian Chadd IEEE80211_FC0_SUBTYPE_ACTION) 2302eb6f0de0SAdrian Chadd return 0; 2303eb6f0de0SAdrian Chadd 2304eb6f0de0SAdrian Chadd return 1; 2305eb6f0de0SAdrian Chadd } 2306eb6f0de0SAdrian Chadd 2307eb6f0de0SAdrian Chadd #define MS(_v, _f) (((_v) & _f) >> _f##_S) 2308eb6f0de0SAdrian Chadd /* 2309eb6f0de0SAdrian Chadd * Return an alternate TID for ADDBA request frames. 2310eb6f0de0SAdrian Chadd * 2311eb6f0de0SAdrian Chadd * Yes, this likely should be done in the net80211 layer. 2312eb6f0de0SAdrian Chadd */ 2313eb6f0de0SAdrian Chadd static int 2314eb6f0de0SAdrian Chadd ath_tx_action_frame_override_queue(struct ath_softc *sc, 2315eb6f0de0SAdrian Chadd struct ieee80211_node *ni, 2316eb6f0de0SAdrian Chadd struct mbuf *m0, int *tid) 2317eb6f0de0SAdrian Chadd { 2318eb6f0de0SAdrian Chadd struct ieee80211_frame *wh = mtod(m0, struct ieee80211_frame *); 2319eb6f0de0SAdrian Chadd struct ieee80211_action_ba_addbarequest *ia; 2320eb6f0de0SAdrian Chadd uint8_t *frm; 2321eb6f0de0SAdrian Chadd uint16_t baparamset; 2322eb6f0de0SAdrian Chadd 2323eb6f0de0SAdrian Chadd /* Not action frame? Bail */ 2324eb6f0de0SAdrian Chadd if (! ieee80211_is_action(wh)) 2325eb6f0de0SAdrian Chadd return 0; 2326eb6f0de0SAdrian Chadd 2327eb6f0de0SAdrian Chadd /* XXX Not needed for frames we send? */ 2328eb6f0de0SAdrian Chadd #if 0 2329eb6f0de0SAdrian Chadd /* Correct length? */ 2330eb6f0de0SAdrian Chadd if (! ieee80211_parse_action(ni, m)) 2331eb6f0de0SAdrian Chadd return 0; 2332eb6f0de0SAdrian Chadd #endif 2333eb6f0de0SAdrian Chadd 2334eb6f0de0SAdrian Chadd /* Extract out action frame */ 2335eb6f0de0SAdrian Chadd frm = (u_int8_t *)&wh[1]; 2336eb6f0de0SAdrian Chadd ia = (struct ieee80211_action_ba_addbarequest *) frm; 2337eb6f0de0SAdrian Chadd 2338eb6f0de0SAdrian Chadd /* Not ADDBA? Bail */ 2339eb6f0de0SAdrian Chadd if (ia->rq_header.ia_category != IEEE80211_ACTION_CAT_BA) 2340eb6f0de0SAdrian Chadd return 0; 2341eb6f0de0SAdrian Chadd if (ia->rq_header.ia_action != IEEE80211_ACTION_BA_ADDBA_REQUEST) 2342eb6f0de0SAdrian Chadd return 0; 2343eb6f0de0SAdrian Chadd 2344eb6f0de0SAdrian Chadd /* Extract TID, return it */ 2345eb6f0de0SAdrian Chadd baparamset = le16toh(ia->rq_baparamset); 2346eb6f0de0SAdrian Chadd *tid = (int) MS(baparamset, IEEE80211_BAPS_TID); 2347eb6f0de0SAdrian Chadd 2348eb6f0de0SAdrian Chadd return 1; 2349eb6f0de0SAdrian Chadd } 2350eb6f0de0SAdrian Chadd #undef MS 2351eb6f0de0SAdrian Chadd 2352eb6f0de0SAdrian Chadd /* Per-node software queue operations */ 2353eb6f0de0SAdrian Chadd 2354eb6f0de0SAdrian Chadd /* 2355eb6f0de0SAdrian Chadd * Add the current packet to the given BAW. 2356eb6f0de0SAdrian Chadd * It is assumed that the current packet 2357eb6f0de0SAdrian Chadd * 2358eb6f0de0SAdrian Chadd * + fits inside the BAW; 2359eb6f0de0SAdrian Chadd * + already has had a sequence number allocated. 2360eb6f0de0SAdrian Chadd * 2361eb6f0de0SAdrian Chadd * Since the BAW status may be modified by both the ath task and 2362eb6f0de0SAdrian Chadd * the net80211/ifnet contexts, the TID must be locked. 2363eb6f0de0SAdrian Chadd */ 2364eb6f0de0SAdrian Chadd void 2365eb6f0de0SAdrian Chadd ath_tx_addto_baw(struct ath_softc *sc, struct ath_node *an, 2366eb6f0de0SAdrian Chadd struct ath_tid *tid, struct ath_buf *bf) 2367eb6f0de0SAdrian Chadd { 2368eb6f0de0SAdrian Chadd int index, cindex; 2369eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 2370eb6f0de0SAdrian Chadd 2371eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 2372c2ac9655SAdrian Chadd ATH_TID_LOCK_ASSERT(sc, tid); 2373eb6f0de0SAdrian Chadd 2374eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_isretried) 2375eb6f0de0SAdrian Chadd return; 2376eb6f0de0SAdrian Chadd 2377c7c07341SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 2378c7c07341SAdrian Chadd 23797561cb5cSAdrian Chadd if (! bf->bf_state.bfs_dobaw) { 23807561cb5cSAdrian Chadd device_printf(sc->sc_dev, 23817561cb5cSAdrian Chadd "%s: dobaw=0, seqno=%d, window %d:%d\n", 23827561cb5cSAdrian Chadd __func__, 23837561cb5cSAdrian Chadd SEQNO(bf->bf_state.bfs_seqno), 23847561cb5cSAdrian Chadd tap->txa_start, 23857561cb5cSAdrian Chadd tap->txa_wnd); 23867561cb5cSAdrian Chadd } 23877561cb5cSAdrian Chadd 2388eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_addedbaw) 2389eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 2390a108d2d6SAdrian Chadd "%s: re-added? tid=%d, seqno %d; window %d:%d; " 2391d4365d16SAdrian Chadd "baw head=%d tail=%d\n", 2392a108d2d6SAdrian Chadd __func__, tid->tid, SEQNO(bf->bf_state.bfs_seqno), 2393d4365d16SAdrian Chadd tap->txa_start, tap->txa_wnd, tid->baw_head, 2394d4365d16SAdrian Chadd tid->baw_tail); 2395eb6f0de0SAdrian Chadd 2396eb6f0de0SAdrian Chadd /* 23977561cb5cSAdrian Chadd * Verify that the given sequence number is not outside of the 23987561cb5cSAdrian Chadd * BAW. Complain loudly if that's the case. 23997561cb5cSAdrian Chadd */ 24007561cb5cSAdrian Chadd if (! BAW_WITHIN(tap->txa_start, tap->txa_wnd, 24017561cb5cSAdrian Chadd SEQNO(bf->bf_state.bfs_seqno))) { 24027561cb5cSAdrian Chadd device_printf(sc->sc_dev, 24037561cb5cSAdrian Chadd "%s: bf=%p: outside of BAW?? tid=%d, seqno %d; window %d:%d; " 24047561cb5cSAdrian Chadd "baw head=%d tail=%d\n", 24057561cb5cSAdrian Chadd __func__, bf, tid->tid, SEQNO(bf->bf_state.bfs_seqno), 24067561cb5cSAdrian Chadd tap->txa_start, tap->txa_wnd, tid->baw_head, 24077561cb5cSAdrian Chadd tid->baw_tail); 24087561cb5cSAdrian Chadd } 24097561cb5cSAdrian Chadd 24107561cb5cSAdrian Chadd /* 2411eb6f0de0SAdrian Chadd * ni->ni_txseqs[] is the currently allocated seqno. 2412eb6f0de0SAdrian Chadd * the txa state contains the current baw start. 2413eb6f0de0SAdrian Chadd */ 2414eb6f0de0SAdrian Chadd index = ATH_BA_INDEX(tap->txa_start, SEQNO(bf->bf_state.bfs_seqno)); 2415eb6f0de0SAdrian Chadd cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1); 2416eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAW, 2417a108d2d6SAdrian Chadd "%s: tid=%d, seqno %d; window %d:%d; index=%d cindex=%d " 2418d4365d16SAdrian Chadd "baw head=%d tail=%d\n", 2419a108d2d6SAdrian Chadd __func__, tid->tid, SEQNO(bf->bf_state.bfs_seqno), 2420d4365d16SAdrian Chadd tap->txa_start, tap->txa_wnd, index, cindex, tid->baw_head, 2421d4365d16SAdrian Chadd tid->baw_tail); 2422eb6f0de0SAdrian Chadd 2423eb6f0de0SAdrian Chadd 2424eb6f0de0SAdrian Chadd #if 0 2425eb6f0de0SAdrian Chadd assert(tid->tx_buf[cindex] == NULL); 2426eb6f0de0SAdrian Chadd #endif 2427eb6f0de0SAdrian Chadd if (tid->tx_buf[cindex] != NULL) { 2428eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 2429eb6f0de0SAdrian Chadd "%s: ba packet dup (index=%d, cindex=%d, " 2430eb6f0de0SAdrian Chadd "head=%d, tail=%d)\n", 2431eb6f0de0SAdrian Chadd __func__, index, cindex, tid->baw_head, tid->baw_tail); 2432eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 2433eb6f0de0SAdrian Chadd "%s: BA bf: %p; seqno=%d ; new bf: %p; seqno=%d\n", 2434eb6f0de0SAdrian Chadd __func__, 2435eb6f0de0SAdrian Chadd tid->tx_buf[cindex], 2436eb6f0de0SAdrian Chadd SEQNO(tid->tx_buf[cindex]->bf_state.bfs_seqno), 2437eb6f0de0SAdrian Chadd bf, 2438eb6f0de0SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno) 2439eb6f0de0SAdrian Chadd ); 2440eb6f0de0SAdrian Chadd } 2441eb6f0de0SAdrian Chadd tid->tx_buf[cindex] = bf; 2442eb6f0de0SAdrian Chadd 2443d4365d16SAdrian Chadd if (index >= ((tid->baw_tail - tid->baw_head) & 2444d4365d16SAdrian Chadd (ATH_TID_MAX_BUFS - 1))) { 2445eb6f0de0SAdrian Chadd tid->baw_tail = cindex; 2446eb6f0de0SAdrian Chadd INCR(tid->baw_tail, ATH_TID_MAX_BUFS); 2447eb6f0de0SAdrian Chadd } 2448eb6f0de0SAdrian Chadd } 2449eb6f0de0SAdrian Chadd 2450eb6f0de0SAdrian Chadd /* 245138962489SAdrian Chadd * Flip the BAW buffer entry over from the existing one to the new one. 245238962489SAdrian Chadd * 245338962489SAdrian Chadd * When software retransmitting a (sub-)frame, it is entirely possible that 245438962489SAdrian Chadd * the frame ath_buf is marked as BUSY and can't be immediately reused. 245538962489SAdrian Chadd * In that instance the buffer is cloned and the new buffer is used for 245638962489SAdrian Chadd * retransmit. We thus need to update the ath_buf slot in the BAW buf 245738962489SAdrian Chadd * tracking array to maintain consistency. 245838962489SAdrian Chadd */ 245938962489SAdrian Chadd static void 246038962489SAdrian Chadd ath_tx_switch_baw_buf(struct ath_softc *sc, struct ath_node *an, 246138962489SAdrian Chadd struct ath_tid *tid, struct ath_buf *old_bf, struct ath_buf *new_bf) 246238962489SAdrian Chadd { 246338962489SAdrian Chadd int index, cindex; 246438962489SAdrian Chadd struct ieee80211_tx_ampdu *tap; 246538962489SAdrian Chadd int seqno = SEQNO(old_bf->bf_state.bfs_seqno); 246638962489SAdrian Chadd 246738962489SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 2468c2ac9655SAdrian Chadd ATH_TID_LOCK_ASSERT(sc, tid); 246938962489SAdrian Chadd 247038962489SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 247138962489SAdrian Chadd index = ATH_BA_INDEX(tap->txa_start, seqno); 247238962489SAdrian Chadd cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1); 247338962489SAdrian Chadd 247438962489SAdrian Chadd /* 247538962489SAdrian Chadd * Just warn for now; if it happens then we should find out 247638962489SAdrian Chadd * about it. It's highly likely the aggregation session will 247738962489SAdrian Chadd * soon hang. 247838962489SAdrian Chadd */ 247938962489SAdrian Chadd if (old_bf->bf_state.bfs_seqno != new_bf->bf_state.bfs_seqno) { 248038962489SAdrian Chadd device_printf(sc->sc_dev, "%s: retransmitted buffer" 248138962489SAdrian Chadd " has mismatching seqno's, BA session may hang.\n", 248238962489SAdrian Chadd __func__); 248338962489SAdrian Chadd device_printf(sc->sc_dev, "%s: old seqno=%d, new_seqno=%d\n", 248438962489SAdrian Chadd __func__, 248538962489SAdrian Chadd old_bf->bf_state.bfs_seqno, 248638962489SAdrian Chadd new_bf->bf_state.bfs_seqno); 248738962489SAdrian Chadd } 248838962489SAdrian Chadd 248938962489SAdrian Chadd if (tid->tx_buf[cindex] != old_bf) { 249038962489SAdrian Chadd device_printf(sc->sc_dev, "%s: ath_buf pointer incorrect; " 249138962489SAdrian Chadd " has m BA session may hang.\n", 249238962489SAdrian Chadd __func__); 249338962489SAdrian Chadd device_printf(sc->sc_dev, "%s: old bf=%p, new bf=%p\n", 249438962489SAdrian Chadd __func__, 249538962489SAdrian Chadd old_bf, new_bf); 249638962489SAdrian Chadd } 249738962489SAdrian Chadd 249838962489SAdrian Chadd tid->tx_buf[cindex] = new_bf; 249938962489SAdrian Chadd } 250038962489SAdrian Chadd 250138962489SAdrian Chadd /* 2502eb6f0de0SAdrian Chadd * seq_start - left edge of BAW 2503eb6f0de0SAdrian Chadd * seq_next - current/next sequence number to allocate 2504eb6f0de0SAdrian Chadd * 2505eb6f0de0SAdrian Chadd * Since the BAW status may be modified by both the ath task and 2506eb6f0de0SAdrian Chadd * the net80211/ifnet contexts, the TID must be locked. 2507eb6f0de0SAdrian Chadd */ 2508eb6f0de0SAdrian Chadd static void 2509eb6f0de0SAdrian Chadd ath_tx_update_baw(struct ath_softc *sc, struct ath_node *an, 2510eb6f0de0SAdrian Chadd struct ath_tid *tid, const struct ath_buf *bf) 2511eb6f0de0SAdrian Chadd { 2512eb6f0de0SAdrian Chadd int index, cindex; 2513eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 2514eb6f0de0SAdrian Chadd int seqno = SEQNO(bf->bf_state.bfs_seqno); 2515eb6f0de0SAdrian Chadd 2516eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 25174b6db404SAdrian Chadd ATH_TID_LOCK_ASSERT(sc, tid); 2518eb6f0de0SAdrian Chadd 2519eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 2520eb6f0de0SAdrian Chadd index = ATH_BA_INDEX(tap->txa_start, seqno); 2521eb6f0de0SAdrian Chadd cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1); 2522eb6f0de0SAdrian Chadd 2523eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAW, 2524a108d2d6SAdrian Chadd "%s: tid=%d, baw=%d:%d, seqno=%d, index=%d, cindex=%d, " 2525d4365d16SAdrian Chadd "baw head=%d, tail=%d\n", 2526a108d2d6SAdrian Chadd __func__, tid->tid, tap->txa_start, tap->txa_wnd, seqno, index, 2527eb6f0de0SAdrian Chadd cindex, tid->baw_head, tid->baw_tail); 2528eb6f0de0SAdrian Chadd 2529eb6f0de0SAdrian Chadd /* 2530eb6f0de0SAdrian Chadd * If this occurs then we have a big problem - something else 2531eb6f0de0SAdrian Chadd * has slid tap->txa_start along without updating the BAW 2532eb6f0de0SAdrian Chadd * tracking start/end pointers. Thus the TX BAW state is now 2533eb6f0de0SAdrian Chadd * completely busted. 2534eb6f0de0SAdrian Chadd * 2535eb6f0de0SAdrian Chadd * But for now, since I haven't yet fixed TDMA and buffer cloning, 2536eb6f0de0SAdrian Chadd * it's quite possible that a cloned buffer is making its way 2537eb6f0de0SAdrian Chadd * here and causing it to fire off. Disable TDMA for now. 2538eb6f0de0SAdrian Chadd */ 2539eb6f0de0SAdrian Chadd if (tid->tx_buf[cindex] != bf) { 2540eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 2541eb6f0de0SAdrian Chadd "%s: comp bf=%p, seq=%d; slot bf=%p, seqno=%d\n", 2542eb6f0de0SAdrian Chadd __func__, 2543eb6f0de0SAdrian Chadd bf, SEQNO(bf->bf_state.bfs_seqno), 2544eb6f0de0SAdrian Chadd tid->tx_buf[cindex], 2545eb6f0de0SAdrian Chadd SEQNO(tid->tx_buf[cindex]->bf_state.bfs_seqno)); 2546eb6f0de0SAdrian Chadd } 2547eb6f0de0SAdrian Chadd 2548eb6f0de0SAdrian Chadd tid->tx_buf[cindex] = NULL; 2549eb6f0de0SAdrian Chadd 2550d4365d16SAdrian Chadd while (tid->baw_head != tid->baw_tail && 2551d4365d16SAdrian Chadd !tid->tx_buf[tid->baw_head]) { 2552eb6f0de0SAdrian Chadd INCR(tap->txa_start, IEEE80211_SEQ_RANGE); 2553eb6f0de0SAdrian Chadd INCR(tid->baw_head, ATH_TID_MAX_BUFS); 2554eb6f0de0SAdrian Chadd } 2555d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAW, 2556d4365d16SAdrian Chadd "%s: baw is now %d:%d, baw head=%d\n", 2557eb6f0de0SAdrian Chadd __func__, tap->txa_start, tap->txa_wnd, tid->baw_head); 2558eb6f0de0SAdrian Chadd } 2559eb6f0de0SAdrian Chadd 2560eb6f0de0SAdrian Chadd /* 2561eb6f0de0SAdrian Chadd * Mark the current node/TID as ready to TX. 2562eb6f0de0SAdrian Chadd * 2563eb6f0de0SAdrian Chadd * This is done to make it easy for the software scheduler to 2564eb6f0de0SAdrian Chadd * find which nodes have data to send. 2565eb6f0de0SAdrian Chadd * 2566eb6f0de0SAdrian Chadd * The TXQ lock must be held. 2567eb6f0de0SAdrian Chadd */ 2568eb6f0de0SAdrian Chadd static void 2569eb6f0de0SAdrian Chadd ath_tx_tid_sched(struct ath_softc *sc, struct ath_tid *tid) 2570eb6f0de0SAdrian Chadd { 2571eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 2572eb6f0de0SAdrian Chadd 2573eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 2574eb6f0de0SAdrian Chadd 2575eb6f0de0SAdrian Chadd if (tid->paused) 2576eb6f0de0SAdrian Chadd return; /* paused, can't schedule yet */ 2577eb6f0de0SAdrian Chadd 2578eb6f0de0SAdrian Chadd if (tid->sched) 2579eb6f0de0SAdrian Chadd return; /* already scheduled */ 2580eb6f0de0SAdrian Chadd 2581eb6f0de0SAdrian Chadd tid->sched = 1; 2582eb6f0de0SAdrian Chadd 2583eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&txq->axq_tidq, tid, axq_qelem); 2584eb6f0de0SAdrian Chadd } 2585eb6f0de0SAdrian Chadd 2586eb6f0de0SAdrian Chadd /* 2587eb6f0de0SAdrian Chadd * Mark the current node as no longer needing to be polled for 2588eb6f0de0SAdrian Chadd * TX packets. 2589eb6f0de0SAdrian Chadd * 2590eb6f0de0SAdrian Chadd * The TXQ lock must be held. 2591eb6f0de0SAdrian Chadd */ 2592eb6f0de0SAdrian Chadd static void 2593eb6f0de0SAdrian Chadd ath_tx_tid_unsched(struct ath_softc *sc, struct ath_tid *tid) 2594eb6f0de0SAdrian Chadd { 2595eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 2596eb6f0de0SAdrian Chadd 2597eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 2598eb6f0de0SAdrian Chadd 2599eb6f0de0SAdrian Chadd if (tid->sched == 0) 2600eb6f0de0SAdrian Chadd return; 2601eb6f0de0SAdrian Chadd 2602eb6f0de0SAdrian Chadd tid->sched = 0; 2603eb6f0de0SAdrian Chadd TAILQ_REMOVE(&txq->axq_tidq, tid, axq_qelem); 2604eb6f0de0SAdrian Chadd } 2605eb6f0de0SAdrian Chadd 2606eb6f0de0SAdrian Chadd /* 2607eb6f0de0SAdrian Chadd * Assign a sequence number manually to the given frame. 2608eb6f0de0SAdrian Chadd * 2609eb6f0de0SAdrian Chadd * This should only be called for A-MPDU TX frames. 2610eb6f0de0SAdrian Chadd */ 2611a108d2d6SAdrian Chadd static ieee80211_seq 2612eb6f0de0SAdrian Chadd ath_tx_tid_seqno_assign(struct ath_softc *sc, struct ieee80211_node *ni, 2613eb6f0de0SAdrian Chadd struct ath_buf *bf, struct mbuf *m0) 2614eb6f0de0SAdrian Chadd { 2615eb6f0de0SAdrian Chadd struct ieee80211_frame *wh; 2616eb6f0de0SAdrian Chadd int tid, pri; 2617eb6f0de0SAdrian Chadd ieee80211_seq seqno; 2618eb6f0de0SAdrian Chadd uint8_t subtype; 2619eb6f0de0SAdrian Chadd 2620eb6f0de0SAdrian Chadd /* TID lookup */ 2621eb6f0de0SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 2622eb6f0de0SAdrian Chadd pri = M_WME_GETAC(m0); /* honor classification */ 2623eb6f0de0SAdrian Chadd tid = WME_AC_TO_TID(pri); 2624a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: pri=%d, tid=%d, qos has seq=%d\n", 2625a108d2d6SAdrian Chadd __func__, pri, tid, IEEE80211_QOS_HAS_SEQ(wh)); 2626eb6f0de0SAdrian Chadd 2627eb6f0de0SAdrian Chadd /* XXX Is it a control frame? Ignore */ 2628eb6f0de0SAdrian Chadd 2629eb6f0de0SAdrian Chadd /* Does the packet require a sequence number? */ 2630eb6f0de0SAdrian Chadd if (! IEEE80211_QOS_HAS_SEQ(wh)) 2631eb6f0de0SAdrian Chadd return -1; 2632eb6f0de0SAdrian Chadd 26337561cb5cSAdrian Chadd ATH_TID_LOCK_ASSERT(sc, &(ATH_NODE(ni)->an_tid[tid])); 26347561cb5cSAdrian Chadd 2635eb6f0de0SAdrian Chadd /* 2636eb6f0de0SAdrian Chadd * Is it a QOS NULL Data frame? Give it a sequence number from 2637eb6f0de0SAdrian Chadd * the default TID (IEEE80211_NONQOS_TID.) 2638eb6f0de0SAdrian Chadd * 2639eb6f0de0SAdrian Chadd * The RX path of everything I've looked at doesn't include the NULL 2640eb6f0de0SAdrian Chadd * data frame sequence number in the aggregation state updates, so 2641eb6f0de0SAdrian Chadd * assigning it a sequence number there will cause a BAW hole on the 2642eb6f0de0SAdrian Chadd * RX side. 2643eb6f0de0SAdrian Chadd */ 2644eb6f0de0SAdrian Chadd subtype = wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_MASK; 2645eb6f0de0SAdrian Chadd if (subtype == IEEE80211_FC0_SUBTYPE_QOS_NULL) { 26467561cb5cSAdrian Chadd /* XXX no locking for this TID? This is a bit of a problem. */ 2647eb6f0de0SAdrian Chadd seqno = ni->ni_txseqs[IEEE80211_NONQOS_TID]; 2648eb6f0de0SAdrian Chadd INCR(ni->ni_txseqs[IEEE80211_NONQOS_TID], IEEE80211_SEQ_RANGE); 2649eb6f0de0SAdrian Chadd } else { 2650eb6f0de0SAdrian Chadd /* Manually assign sequence number */ 2651eb6f0de0SAdrian Chadd seqno = ni->ni_txseqs[tid]; 2652eb6f0de0SAdrian Chadd INCR(ni->ni_txseqs[tid], IEEE80211_SEQ_RANGE); 2653eb6f0de0SAdrian Chadd } 2654eb6f0de0SAdrian Chadd *(uint16_t *)&wh->i_seq[0] = htole16(seqno << IEEE80211_SEQ_SEQ_SHIFT); 2655eb6f0de0SAdrian Chadd M_SEQNO_SET(m0, seqno); 2656eb6f0de0SAdrian Chadd 2657eb6f0de0SAdrian Chadd /* Return so caller can do something with it if needed */ 2658a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: -> seqno=%d\n", __func__, seqno); 2659eb6f0de0SAdrian Chadd return seqno; 2660eb6f0de0SAdrian Chadd } 2661eb6f0de0SAdrian Chadd 2662eb6f0de0SAdrian Chadd /* 2663eb6f0de0SAdrian Chadd * Attempt to direct dispatch an aggregate frame to hardware. 2664eb6f0de0SAdrian Chadd * If the frame is out of BAW, queue. 2665eb6f0de0SAdrian Chadd * Otherwise, schedule it as a single frame. 2666eb6f0de0SAdrian Chadd */ 2667eb6f0de0SAdrian Chadd static void 266846634305SAdrian Chadd ath_tx_xmit_aggr(struct ath_softc *sc, struct ath_node *an, 266946634305SAdrian Chadd struct ath_txq *txq, struct ath_buf *bf) 2670eb6f0de0SAdrian Chadd { 2671eb6f0de0SAdrian Chadd struct ath_tid *tid = &an->an_tid[bf->bf_state.bfs_tid]; 267246634305SAdrian Chadd // struct ath_txq *txq = bf->bf_state.bfs_txq; 2673eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 2674eb6f0de0SAdrian Chadd 267546634305SAdrian Chadd if (txq != bf->bf_state.bfs_txq) { 267646634305SAdrian Chadd device_printf(sc->sc_dev, "%s: txq %d != bfs_txq %d!\n", 267746634305SAdrian Chadd __func__, 267846634305SAdrian Chadd txq->axq_qnum, 267946634305SAdrian Chadd bf->bf_state.bfs_txq->axq_qnum); 268046634305SAdrian Chadd } 268146634305SAdrian Chadd 2682eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 2683c2ac9655SAdrian Chadd ATH_TID_LOCK_ASSERT(sc, tid); 2684eb6f0de0SAdrian Chadd 2685eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 2686eb6f0de0SAdrian Chadd 2687eb6f0de0SAdrian Chadd /* paused? queue */ 2688eb6f0de0SAdrian Chadd if (tid->paused) { 26893e6cc97fSAdrian Chadd ATH_TID_INSERT_HEAD(tid, bf, bf_list); 26900f04c5a2SAdrian Chadd /* XXX don't sched - we're paused! */ 2691eb6f0de0SAdrian Chadd return; 2692eb6f0de0SAdrian Chadd } 2693eb6f0de0SAdrian Chadd 2694eb6f0de0SAdrian Chadd /* outside baw? queue */ 2695eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw && 2696eb6f0de0SAdrian Chadd (! BAW_WITHIN(tap->txa_start, tap->txa_wnd, 2697eb6f0de0SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)))) { 26983e6cc97fSAdrian Chadd ATH_TID_INSERT_HEAD(tid, bf, bf_list); 2699eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, tid); 2700eb6f0de0SAdrian Chadd return; 2701eb6f0de0SAdrian Chadd } 2702eb6f0de0SAdrian Chadd 27032a9f83afSAdrian Chadd /* 27042a9f83afSAdrian Chadd * This is a temporary check and should be removed once 27052a9f83afSAdrian Chadd * all the relevant code paths have been fixed. 27062a9f83afSAdrian Chadd * 27072a9f83afSAdrian Chadd * During aggregate retries, it's possible that the head 27082a9f83afSAdrian Chadd * frame will fail (which has the bfs_aggr and bfs_nframes 27092a9f83afSAdrian Chadd * fields set for said aggregate) and will be retried as 27102a9f83afSAdrian Chadd * a single frame. In this instance, the values should 27112a9f83afSAdrian Chadd * be reset or the completion code will get upset with you. 27122a9f83afSAdrian Chadd */ 27132a9f83afSAdrian Chadd if (bf->bf_state.bfs_aggr != 0 || bf->bf_state.bfs_nframes > 1) { 27142a9f83afSAdrian Chadd device_printf(sc->sc_dev, "%s: bfs_aggr=%d, bfs_nframes=%d\n", 27152a9f83afSAdrian Chadd __func__, 27162a9f83afSAdrian Chadd bf->bf_state.bfs_aggr, 27172a9f83afSAdrian Chadd bf->bf_state.bfs_nframes); 27182a9f83afSAdrian Chadd bf->bf_state.bfs_aggr = 0; 27192a9f83afSAdrian Chadd bf->bf_state.bfs_nframes = 1; 27202a9f83afSAdrian Chadd } 27212a9f83afSAdrian Chadd 27224e81f27cSAdrian Chadd /* Update CLRDMASK just before this frame is queued */ 27234e81f27cSAdrian Chadd ath_tx_update_clrdmask(sc, tid, bf); 27244e81f27cSAdrian Chadd 2725eb6f0de0SAdrian Chadd /* Direct dispatch to hardware */ 2726eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 2727e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 2728e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 2729eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 2730e2e4a2c2SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 2731eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 2732eb6f0de0SAdrian Chadd 2733eb6f0de0SAdrian Chadd /* Statistics */ 2734eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_low_hwq_single_pkt++; 2735eb6f0de0SAdrian Chadd 2736eb6f0de0SAdrian Chadd /* Track per-TID hardware queue depth correctly */ 2737eb6f0de0SAdrian Chadd tid->hwq_depth++; 2738eb6f0de0SAdrian Chadd 2739eb6f0de0SAdrian Chadd /* Add to BAW */ 2740eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw) { 2741eb6f0de0SAdrian Chadd ath_tx_addto_baw(sc, an, tid, bf); 2742eb6f0de0SAdrian Chadd bf->bf_state.bfs_addedbaw = 1; 2743eb6f0de0SAdrian Chadd } 2744eb6f0de0SAdrian Chadd 2745eb6f0de0SAdrian Chadd /* Set completion handler, multi-frame aggregate or not */ 2746eb6f0de0SAdrian Chadd bf->bf_comp = ath_tx_aggr_comp; 2747eb6f0de0SAdrian Chadd 2748eb6f0de0SAdrian Chadd /* Hand off to hardware */ 2749eb6f0de0SAdrian Chadd ath_tx_handoff(sc, txq, bf); 2750eb6f0de0SAdrian Chadd } 2751eb6f0de0SAdrian Chadd 2752eb6f0de0SAdrian Chadd /* 2753eb6f0de0SAdrian Chadd * Attempt to send the packet. 2754eb6f0de0SAdrian Chadd * If the queue isn't busy, direct-dispatch. 2755eb6f0de0SAdrian Chadd * If the queue is busy enough, queue the given packet on the 2756eb6f0de0SAdrian Chadd * relevant software queue. 2757eb6f0de0SAdrian Chadd */ 2758eb6f0de0SAdrian Chadd void 2759eb6f0de0SAdrian Chadd ath_tx_swq(struct ath_softc *sc, struct ieee80211_node *ni, struct ath_txq *txq, 2760eb6f0de0SAdrian Chadd struct ath_buf *bf) 2761eb6f0de0SAdrian Chadd { 2762eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 2763eb6f0de0SAdrian Chadd struct ieee80211_frame *wh; 2764eb6f0de0SAdrian Chadd struct ath_tid *atid; 2765eb6f0de0SAdrian Chadd int pri, tid; 2766eb6f0de0SAdrian Chadd struct mbuf *m0 = bf->bf_m; 2767eb6f0de0SAdrian Chadd 27687561cb5cSAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 27697561cb5cSAdrian Chadd 2770eb6f0de0SAdrian Chadd /* Fetch the TID - non-QoS frames get assigned to TID 16 */ 2771eb6f0de0SAdrian Chadd wh = mtod(m0, struct ieee80211_frame *); 2772eb6f0de0SAdrian Chadd pri = ath_tx_getac(sc, m0); 2773eb6f0de0SAdrian Chadd tid = ath_tx_gettid(sc, m0); 2774eb6f0de0SAdrian Chadd atid = &an->an_tid[tid]; 2775eb6f0de0SAdrian Chadd 2776c2ac9655SAdrian Chadd ATH_TID_LOCK_ASSERT(sc, atid); 2777c2ac9655SAdrian Chadd 2778a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: bf=%p, pri=%d, tid=%d, qos=%d\n", 2779a108d2d6SAdrian Chadd __func__, bf, pri, tid, IEEE80211_QOS_HAS_SEQ(wh)); 2780eb6f0de0SAdrian Chadd 2781eb6f0de0SAdrian Chadd /* Set local packet state, used to queue packets to hardware */ 278246634305SAdrian Chadd /* XXX potentially duplicate info, re-check */ 278346634305SAdrian Chadd /* XXX remember, txq must be the hardware queue, not the av_mcastq */ 2784eb6f0de0SAdrian Chadd bf->bf_state.bfs_tid = tid; 2785eb6f0de0SAdrian Chadd bf->bf_state.bfs_txq = txq; 2786eb6f0de0SAdrian Chadd bf->bf_state.bfs_pri = pri; 2787eb6f0de0SAdrian Chadd 2788eb6f0de0SAdrian Chadd /* 2789eb6f0de0SAdrian Chadd * If the hardware queue isn't busy, queue it directly. 2790eb6f0de0SAdrian Chadd * If the hardware queue is busy, queue it. 2791eb6f0de0SAdrian Chadd * If the TID is paused or the traffic it outside BAW, software 2792eb6f0de0SAdrian Chadd * queue it. 2793eb6f0de0SAdrian Chadd */ 2794eb6f0de0SAdrian Chadd if (atid->paused) { 2795eb6f0de0SAdrian Chadd /* TID is paused, queue */ 2796a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: paused\n", __func__); 27973e6cc97fSAdrian Chadd ATH_TID_INSERT_TAIL(atid, bf, bf_list); 2798eb6f0de0SAdrian Chadd } else if (ath_tx_ampdu_pending(sc, an, tid)) { 2799eb6f0de0SAdrian Chadd /* AMPDU pending; queue */ 2800a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: pending\n", __func__); 28013e6cc97fSAdrian Chadd ATH_TID_INSERT_TAIL(atid, bf, bf_list); 2802eb6f0de0SAdrian Chadd /* XXX sched? */ 2803eb6f0de0SAdrian Chadd } else if (ath_tx_ampdu_running(sc, an, tid)) { 2804eb6f0de0SAdrian Chadd /* AMPDU running, attempt direct dispatch if possible */ 280539f24578SAdrian Chadd 280639f24578SAdrian Chadd /* 280739f24578SAdrian Chadd * Always queue the frame to the tail of the list. 280839f24578SAdrian Chadd */ 28093e6cc97fSAdrian Chadd ATH_TID_INSERT_TAIL(atid, bf, bf_list); 281039f24578SAdrian Chadd 281139f24578SAdrian Chadd /* 281239f24578SAdrian Chadd * If the hardware queue isn't busy, direct dispatch 281339f24578SAdrian Chadd * the head frame in the list. Don't schedule the 281439f24578SAdrian Chadd * TID - let it build some more frames first? 281539f24578SAdrian Chadd * 281639f24578SAdrian Chadd * Otherwise, schedule the TID. 281739f24578SAdrian Chadd */ 2818d4365d16SAdrian Chadd if (txq->axq_depth < sc->sc_hwq_limit) { 28193e6cc97fSAdrian Chadd bf = ATH_TID_FIRST(atid); 28203e6cc97fSAdrian Chadd ATH_TID_REMOVE(atid, bf, bf_list); 28212a9f83afSAdrian Chadd 28222a9f83afSAdrian Chadd /* 28232a9f83afSAdrian Chadd * Ensure it's definitely treated as a non-AMPDU 28242a9f83afSAdrian Chadd * frame - this information may have been left 28252a9f83afSAdrian Chadd * over from a previous attempt. 28262a9f83afSAdrian Chadd */ 28272a9f83afSAdrian Chadd bf->bf_state.bfs_aggr = 0; 28282a9f83afSAdrian Chadd bf->bf_state.bfs_nframes = 1; 28292a9f83afSAdrian Chadd 28302a9f83afSAdrian Chadd /* Queue to the hardware */ 283146634305SAdrian Chadd ath_tx_xmit_aggr(sc, an, txq, bf); 2832a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 2833a108d2d6SAdrian Chadd "%s: xmit_aggr\n", 2834a108d2d6SAdrian Chadd __func__); 2835d4365d16SAdrian Chadd } else { 2836d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 2837a108d2d6SAdrian Chadd "%s: ampdu; swq'ing\n", 2838a108d2d6SAdrian Chadd __func__); 283903682514SAdrian Chadd 2840eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, atid); 2841eb6f0de0SAdrian Chadd } 2842eb6f0de0SAdrian Chadd } else if (txq->axq_depth < sc->sc_hwq_limit) { 2843eb6f0de0SAdrian Chadd /* AMPDU not running, attempt direct dispatch */ 2844a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: xmit_normal\n", __func__); 28450a544719SAdrian Chadd /* See if clrdmask needs to be set */ 28460a544719SAdrian Chadd ath_tx_update_clrdmask(sc, atid, bf); 2847eb6f0de0SAdrian Chadd ath_tx_xmit_normal(sc, txq, bf); 2848eb6f0de0SAdrian Chadd } else { 2849eb6f0de0SAdrian Chadd /* Busy; queue */ 2850a108d2d6SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: swq'ing\n", __func__); 28513e6cc97fSAdrian Chadd ATH_TID_INSERT_TAIL(atid, bf, bf_list); 2852eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, atid); 2853eb6f0de0SAdrian Chadd } 2854eb6f0de0SAdrian Chadd } 2855eb6f0de0SAdrian Chadd 2856eb6f0de0SAdrian Chadd /* 2857eb6f0de0SAdrian Chadd * Configure the per-TID node state. 2858eb6f0de0SAdrian Chadd * 2859eb6f0de0SAdrian Chadd * This likely belongs in if_ath_node.c but I can't think of anywhere 2860eb6f0de0SAdrian Chadd * else to put it just yet. 2861eb6f0de0SAdrian Chadd * 2862eb6f0de0SAdrian Chadd * This sets up the SLISTs and the mutex as appropriate. 2863eb6f0de0SAdrian Chadd */ 2864eb6f0de0SAdrian Chadd void 2865eb6f0de0SAdrian Chadd ath_tx_tid_init(struct ath_softc *sc, struct ath_node *an) 2866eb6f0de0SAdrian Chadd { 2867eb6f0de0SAdrian Chadd int i, j; 2868eb6f0de0SAdrian Chadd struct ath_tid *atid; 2869eb6f0de0SAdrian Chadd 2870eb6f0de0SAdrian Chadd for (i = 0; i < IEEE80211_TID_SIZE; i++) { 2871eb6f0de0SAdrian Chadd atid = &an->an_tid[i]; 2872f1bc738eSAdrian Chadd 2873f1bc738eSAdrian Chadd /* XXX now with this bzer(), is the field 0'ing needed? */ 2874f1bc738eSAdrian Chadd bzero(atid, sizeof(*atid)); 2875f1bc738eSAdrian Chadd 28763e6cc97fSAdrian Chadd TAILQ_INIT(&atid->tid_q); 28773e6cc97fSAdrian Chadd TAILQ_INIT(&atid->filtq.tid_q); 2878eb6f0de0SAdrian Chadd atid->tid = i; 2879eb6f0de0SAdrian Chadd atid->an = an; 2880eb6f0de0SAdrian Chadd for (j = 0; j < ATH_TID_MAX_BUFS; j++) 2881eb6f0de0SAdrian Chadd atid->tx_buf[j] = NULL; 2882eb6f0de0SAdrian Chadd atid->baw_head = atid->baw_tail = 0; 2883eb6f0de0SAdrian Chadd atid->paused = 0; 2884eb6f0de0SAdrian Chadd atid->sched = 0; 2885eb6f0de0SAdrian Chadd atid->hwq_depth = 0; 2886eb6f0de0SAdrian Chadd atid->cleanup_inprogress = 0; 2887f1bc738eSAdrian Chadd atid->clrdmask = 1; /* Always start by setting this bit */ 2888eb6f0de0SAdrian Chadd if (i == IEEE80211_NONQOS_TID) 28897403d1b9SAdrian Chadd atid->ac = ATH_NONQOS_TID_AC; 2890eb6f0de0SAdrian Chadd else 2891eb6f0de0SAdrian Chadd atid->ac = TID_TO_WME_AC(i); 2892eb6f0de0SAdrian Chadd } 2893eb6f0de0SAdrian Chadd } 2894eb6f0de0SAdrian Chadd 2895eb6f0de0SAdrian Chadd /* 2896eb6f0de0SAdrian Chadd * Pause the current TID. This stops packets from being transmitted 2897eb6f0de0SAdrian Chadd * on it. 2898eb6f0de0SAdrian Chadd * 2899eb6f0de0SAdrian Chadd * Since this is also called from upper layers as well as the driver, 2900eb6f0de0SAdrian Chadd * it will get the TID lock. 2901eb6f0de0SAdrian Chadd */ 2902eb6f0de0SAdrian Chadd static void 2903eb6f0de0SAdrian Chadd ath_tx_tid_pause(struct ath_softc *sc, struct ath_tid *tid) 2904eb6f0de0SAdrian Chadd { 290588b3d483SAdrian Chadd 290688b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 2907eb6f0de0SAdrian Chadd tid->paused++; 2908eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: paused = %d\n", 2909eb6f0de0SAdrian Chadd __func__, tid->paused); 2910eb6f0de0SAdrian Chadd } 2911eb6f0de0SAdrian Chadd 2912eb6f0de0SAdrian Chadd /* 2913eb6f0de0SAdrian Chadd * Unpause the current TID, and schedule it if needed. 2914eb6f0de0SAdrian Chadd */ 2915eb6f0de0SAdrian Chadd static void 2916eb6f0de0SAdrian Chadd ath_tx_tid_resume(struct ath_softc *sc, struct ath_tid *tid) 2917eb6f0de0SAdrian Chadd { 2918eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 2919eb6f0de0SAdrian Chadd 2920eb6f0de0SAdrian Chadd tid->paused--; 2921eb6f0de0SAdrian Chadd 2922eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: unpaused = %d\n", 2923eb6f0de0SAdrian Chadd __func__, tid->paused); 2924eb6f0de0SAdrian Chadd 29250eb81626SAdrian Chadd if (tid->paused) 2926eb6f0de0SAdrian Chadd return; 29270eb81626SAdrian Chadd 29280eb81626SAdrian Chadd /* 29290eb81626SAdrian Chadd * Override the clrdmask configuration for the next frame 29300eb81626SAdrian Chadd * from this TID, just to get the ball rolling. 29310eb81626SAdrian Chadd */ 29320eb81626SAdrian Chadd tid->clrdmask = 1; 29330eb81626SAdrian Chadd 29340eb81626SAdrian Chadd if (tid->axq_depth == 0) 29350eb81626SAdrian Chadd return; 2936eb6f0de0SAdrian Chadd 2937f1bc738eSAdrian Chadd /* XXX isfiltered shouldn't ever be 0 at this point */ 2938f1bc738eSAdrian Chadd if (tid->isfiltered == 1) { 2939f1bc738eSAdrian Chadd device_printf(sc->sc_dev, "%s: filtered?!\n", __func__); 2940f1bc738eSAdrian Chadd return; 2941f1bc738eSAdrian Chadd } 2942f1bc738eSAdrian Chadd 2943eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, tid); 2944eb6f0de0SAdrian Chadd /* Punt some frames to the hardware if needed */ 294503e9308fSAdrian Chadd //ath_txq_sched(sc, sc->sc_ac2q[tid->ac]); 294603e9308fSAdrian Chadd taskqueue_enqueue(sc->sc_tq, &sc->sc_txqtask); 2947eb6f0de0SAdrian Chadd } 2948eb6f0de0SAdrian Chadd 2949eb6f0de0SAdrian Chadd /* 2950f1bc738eSAdrian Chadd * Add the given ath_buf to the TID filtered frame list. 2951f1bc738eSAdrian Chadd * This requires the TID be filtered. 2952f1bc738eSAdrian Chadd */ 2953f1bc738eSAdrian Chadd static void 2954f1bc738eSAdrian Chadd ath_tx_tid_filt_addbuf(struct ath_softc *sc, struct ath_tid *tid, 2955f1bc738eSAdrian Chadd struct ath_buf *bf) 2956f1bc738eSAdrian Chadd { 2957f1bc738eSAdrian Chadd 2958f1bc738eSAdrian Chadd ATH_TID_LOCK_ASSERT(sc, tid); 2959f1bc738eSAdrian Chadd if (! tid->isfiltered) 2960f1bc738eSAdrian Chadd device_printf(sc->sc_dev, "%s: not filtered?!\n", __func__); 2961f1bc738eSAdrian Chadd 2962f1bc738eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_FILT, "%s: bf=%p\n", __func__, bf); 2963f1bc738eSAdrian Chadd 2964f1bc738eSAdrian Chadd /* Set the retry bit and bump the retry counter */ 2965f1bc738eSAdrian Chadd ath_tx_set_retry(sc, bf); 2966f1bc738eSAdrian Chadd sc->sc_stats.ast_tx_swfiltered++; 2967f1bc738eSAdrian Chadd 296813aa9ee5SAdrian Chadd ATH_TID_FILT_INSERT_TAIL(tid, bf, bf_list); 2969f1bc738eSAdrian Chadd } 2970f1bc738eSAdrian Chadd 2971f1bc738eSAdrian Chadd /* 2972f1bc738eSAdrian Chadd * Handle a completed filtered frame from the given TID. 2973f1bc738eSAdrian Chadd * This just enables/pauses the filtered frame state if required 2974f1bc738eSAdrian Chadd * and appends the filtered frame to the filtered queue. 2975f1bc738eSAdrian Chadd */ 2976f1bc738eSAdrian Chadd static void 2977f1bc738eSAdrian Chadd ath_tx_tid_filt_comp_buf(struct ath_softc *sc, struct ath_tid *tid, 2978f1bc738eSAdrian Chadd struct ath_buf *bf) 2979f1bc738eSAdrian Chadd { 2980f1bc738eSAdrian Chadd 2981f1bc738eSAdrian Chadd ATH_TID_LOCK_ASSERT(sc, tid); 2982f1bc738eSAdrian Chadd 2983f1bc738eSAdrian Chadd if (! tid->isfiltered) { 2984f1bc738eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_FILT, "%s: filter transition\n", 2985f1bc738eSAdrian Chadd __func__); 2986f1bc738eSAdrian Chadd tid->isfiltered = 1; 2987f1bc738eSAdrian Chadd ath_tx_tid_pause(sc, tid); 2988f1bc738eSAdrian Chadd } 2989f1bc738eSAdrian Chadd 2990f1bc738eSAdrian Chadd /* Add the frame to the filter queue */ 2991f1bc738eSAdrian Chadd ath_tx_tid_filt_addbuf(sc, tid, bf); 2992f1bc738eSAdrian Chadd } 2993f1bc738eSAdrian Chadd 2994f1bc738eSAdrian Chadd /* 2995f1bc738eSAdrian Chadd * Complete the filtered frame TX completion. 2996f1bc738eSAdrian Chadd * 2997f1bc738eSAdrian Chadd * If there are no more frames in the hardware queue, unpause/unfilter 2998f1bc738eSAdrian Chadd * the TID if applicable. Otherwise we will wait for a node PS transition 2999f1bc738eSAdrian Chadd * to unfilter. 3000f1bc738eSAdrian Chadd */ 3001f1bc738eSAdrian Chadd static void 3002f1bc738eSAdrian Chadd ath_tx_tid_filt_comp_complete(struct ath_softc *sc, struct ath_tid *tid) 3003f1bc738eSAdrian Chadd { 3004f1bc738eSAdrian Chadd struct ath_buf *bf; 3005f1bc738eSAdrian Chadd 3006f1bc738eSAdrian Chadd ATH_TID_LOCK_ASSERT(sc, tid); 3007f1bc738eSAdrian Chadd 3008f1bc738eSAdrian Chadd if (tid->hwq_depth != 0) 3009f1bc738eSAdrian Chadd return; 3010f1bc738eSAdrian Chadd 3011f1bc738eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_FILT, "%s: hwq=0, transition back\n", 3012f1bc738eSAdrian Chadd __func__); 3013f1bc738eSAdrian Chadd tid->isfiltered = 0; 3014f1bc738eSAdrian Chadd tid->clrdmask = 1; 3015f1bc738eSAdrian Chadd 3016f1bc738eSAdrian Chadd /* XXX this is really quite inefficient */ 301713aa9ee5SAdrian Chadd while ((bf = ATH_TID_FILT_LAST(tid, ath_bufhead_s)) != NULL) { 301813aa9ee5SAdrian Chadd ATH_TID_FILT_REMOVE(tid, bf, bf_list); 30193e6cc97fSAdrian Chadd ATH_TID_INSERT_HEAD(tid, bf, bf_list); 3020f1bc738eSAdrian Chadd } 3021f1bc738eSAdrian Chadd 3022f1bc738eSAdrian Chadd ath_tx_tid_resume(sc, tid); 3023f1bc738eSAdrian Chadd } 3024f1bc738eSAdrian Chadd 3025f1bc738eSAdrian Chadd /* 3026f1bc738eSAdrian Chadd * Called when a single (aggregate or otherwise) frame is completed. 3027f1bc738eSAdrian Chadd * 3028f1bc738eSAdrian Chadd * Returns 1 if the buffer could be added to the filtered list 3029f1bc738eSAdrian Chadd * (cloned or otherwise), 0 if the buffer couldn't be added to the 3030f1bc738eSAdrian Chadd * filtered list (failed clone; expired retry) and the caller should 3031f1bc738eSAdrian Chadd * free it and handle it like a failure (eg by sending a BAR.) 3032f1bc738eSAdrian Chadd */ 3033f1bc738eSAdrian Chadd static int 3034f1bc738eSAdrian Chadd ath_tx_tid_filt_comp_single(struct ath_softc *sc, struct ath_tid *tid, 3035f1bc738eSAdrian Chadd struct ath_buf *bf) 3036f1bc738eSAdrian Chadd { 3037f1bc738eSAdrian Chadd struct ath_buf *nbf; 3038f1bc738eSAdrian Chadd int retval; 3039f1bc738eSAdrian Chadd 3040f1bc738eSAdrian Chadd ATH_TID_LOCK_ASSERT(sc, tid); 3041f1bc738eSAdrian Chadd 3042f1bc738eSAdrian Chadd /* 3043f1bc738eSAdrian Chadd * Don't allow a filtered frame to live forever. 3044f1bc738eSAdrian Chadd */ 3045f1bc738eSAdrian Chadd if (bf->bf_state.bfs_retries > SWMAX_RETRIES) { 30460eb81626SAdrian Chadd sc->sc_stats.ast_tx_swretrymax++; 3047f1bc738eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_FILT, 3048f1bc738eSAdrian Chadd "%s: bf=%p, seqno=%d, exceeded retries\n", 3049f1bc738eSAdrian Chadd __func__, 3050f1bc738eSAdrian Chadd bf, 3051f1bc738eSAdrian Chadd bf->bf_state.bfs_seqno); 3052f1bc738eSAdrian Chadd return (0); 3053f1bc738eSAdrian Chadd } 3054f1bc738eSAdrian Chadd 3055f1bc738eSAdrian Chadd /* 3056f1bc738eSAdrian Chadd * A busy buffer can't be added to the retry list. 3057f1bc738eSAdrian Chadd * It needs to be cloned. 3058f1bc738eSAdrian Chadd */ 3059f1bc738eSAdrian Chadd if (bf->bf_flags & ATH_BUF_BUSY) { 3060f1bc738eSAdrian Chadd nbf = ath_tx_retry_clone(sc, tid->an, tid, bf); 3061f1bc738eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_FILT, 3062f1bc738eSAdrian Chadd "%s: busy buffer clone: %p -> %p\n", 3063f1bc738eSAdrian Chadd __func__, bf, nbf); 3064f1bc738eSAdrian Chadd } else { 3065f1bc738eSAdrian Chadd nbf = bf; 3066f1bc738eSAdrian Chadd } 3067f1bc738eSAdrian Chadd 3068f1bc738eSAdrian Chadd if (nbf == NULL) { 3069f1bc738eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_FILT, 3070f1bc738eSAdrian Chadd "%s: busy buffer couldn't be cloned (%p)!\n", 3071f1bc738eSAdrian Chadd __func__, bf); 3072f1bc738eSAdrian Chadd retval = 1; 3073f1bc738eSAdrian Chadd } else { 3074f1bc738eSAdrian Chadd ath_tx_tid_filt_comp_buf(sc, tid, nbf); 3075f1bc738eSAdrian Chadd retval = 0; 3076f1bc738eSAdrian Chadd } 3077f1bc738eSAdrian Chadd ath_tx_tid_filt_comp_complete(sc, tid); 3078f1bc738eSAdrian Chadd 3079f1bc738eSAdrian Chadd return (retval); 3080f1bc738eSAdrian Chadd } 3081f1bc738eSAdrian Chadd 3082f1bc738eSAdrian Chadd static void 3083f1bc738eSAdrian Chadd ath_tx_tid_filt_comp_aggr(struct ath_softc *sc, struct ath_tid *tid, 3084f1bc738eSAdrian Chadd struct ath_buf *bf_first, ath_bufhead *bf_q) 3085f1bc738eSAdrian Chadd { 3086f1bc738eSAdrian Chadd struct ath_buf *bf, *bf_next, *nbf; 3087f1bc738eSAdrian Chadd 3088f1bc738eSAdrian Chadd ATH_TID_LOCK_ASSERT(sc, tid); 3089f1bc738eSAdrian Chadd 3090f1bc738eSAdrian Chadd bf = bf_first; 3091f1bc738eSAdrian Chadd while (bf) { 3092f1bc738eSAdrian Chadd bf_next = bf->bf_next; 3093f1bc738eSAdrian Chadd bf->bf_next = NULL; /* Remove it from the aggr list */ 3094f1bc738eSAdrian Chadd 3095f1bc738eSAdrian Chadd /* 3096f1bc738eSAdrian Chadd * Don't allow a filtered frame to live forever. 3097f1bc738eSAdrian Chadd */ 3098f1bc738eSAdrian Chadd if (bf->bf_state.bfs_retries > SWMAX_RETRIES) { 30990eb81626SAdrian Chadd sc->sc_stats.ast_tx_swretrymax++; 3100f1bc738eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_FILT, 3101f1bc738eSAdrian Chadd "%s: bf=%p, seqno=%d, exceeded retries\n", 3102f1bc738eSAdrian Chadd __func__, 3103f1bc738eSAdrian Chadd bf, 3104f1bc738eSAdrian Chadd bf->bf_state.bfs_seqno); 3105f1bc738eSAdrian Chadd TAILQ_INSERT_TAIL(bf_q, bf, bf_list); 3106f1bc738eSAdrian Chadd goto next; 3107f1bc738eSAdrian Chadd } 3108f1bc738eSAdrian Chadd 3109f1bc738eSAdrian Chadd if (bf->bf_flags & ATH_BUF_BUSY) { 3110f1bc738eSAdrian Chadd nbf = ath_tx_retry_clone(sc, tid->an, tid, bf); 3111f1bc738eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_FILT, 3112f1bc738eSAdrian Chadd "%s: busy buffer cloned: %p -> %p", 3113f1bc738eSAdrian Chadd __func__, bf, nbf); 3114f1bc738eSAdrian Chadd } else { 3115f1bc738eSAdrian Chadd nbf = bf; 3116f1bc738eSAdrian Chadd } 3117f1bc738eSAdrian Chadd 3118f1bc738eSAdrian Chadd /* 3119f1bc738eSAdrian Chadd * If the buffer couldn't be cloned, add it to bf_q; 3120f1bc738eSAdrian Chadd * the caller will free the buffer(s) as required. 3121f1bc738eSAdrian Chadd */ 3122f1bc738eSAdrian Chadd if (nbf == NULL) { 3123f1bc738eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_FILT, 3124f1bc738eSAdrian Chadd "%s: buffer couldn't be cloned! (%p)\n", 3125f1bc738eSAdrian Chadd __func__, bf); 3126f1bc738eSAdrian Chadd TAILQ_INSERT_TAIL(bf_q, bf, bf_list); 3127f1bc738eSAdrian Chadd } else { 3128f1bc738eSAdrian Chadd ath_tx_tid_filt_comp_buf(sc, tid, nbf); 3129f1bc738eSAdrian Chadd } 3130f1bc738eSAdrian Chadd next: 3131f1bc738eSAdrian Chadd bf = bf_next; 3132f1bc738eSAdrian Chadd } 3133f1bc738eSAdrian Chadd 3134f1bc738eSAdrian Chadd ath_tx_tid_filt_comp_complete(sc, tid); 3135f1bc738eSAdrian Chadd } 3136f1bc738eSAdrian Chadd 3137f1bc738eSAdrian Chadd /* 313888b3d483SAdrian Chadd * Suspend the queue because we need to TX a BAR. 313988b3d483SAdrian Chadd */ 314088b3d483SAdrian Chadd static void 314188b3d483SAdrian Chadd ath_tx_tid_bar_suspend(struct ath_softc *sc, struct ath_tid *tid) 314288b3d483SAdrian Chadd { 314388b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 314488b3d483SAdrian Chadd 31450e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, 3146e60c4fc2SAdrian Chadd "%s: tid=%p, bar_wait=%d, bar_tx=%d, called\n", 314788b3d483SAdrian Chadd __func__, 3148e60c4fc2SAdrian Chadd tid, 3149e60c4fc2SAdrian Chadd tid->bar_wait, 3150e60c4fc2SAdrian Chadd tid->bar_tx); 315188b3d483SAdrian Chadd 315288b3d483SAdrian Chadd /* We shouldn't be called when bar_tx is 1 */ 315388b3d483SAdrian Chadd if (tid->bar_tx) { 315488b3d483SAdrian Chadd device_printf(sc->sc_dev, "%s: bar_tx is 1?!\n", 315588b3d483SAdrian Chadd __func__); 315688b3d483SAdrian Chadd } 315788b3d483SAdrian Chadd 315888b3d483SAdrian Chadd /* If we've already been called, just be patient. */ 315988b3d483SAdrian Chadd if (tid->bar_wait) 316088b3d483SAdrian Chadd return; 316188b3d483SAdrian Chadd 316288b3d483SAdrian Chadd /* Wait! */ 316388b3d483SAdrian Chadd tid->bar_wait = 1; 316488b3d483SAdrian Chadd 316588b3d483SAdrian Chadd /* Only one pause, no matter how many frames fail */ 316688b3d483SAdrian Chadd ath_tx_tid_pause(sc, tid); 316788b3d483SAdrian Chadd } 316888b3d483SAdrian Chadd 316988b3d483SAdrian Chadd /* 317088b3d483SAdrian Chadd * We've finished with BAR handling - either we succeeded or 317188b3d483SAdrian Chadd * failed. Either way, unsuspend TX. 317288b3d483SAdrian Chadd */ 317388b3d483SAdrian Chadd static void 317488b3d483SAdrian Chadd ath_tx_tid_bar_unsuspend(struct ath_softc *sc, struct ath_tid *tid) 317588b3d483SAdrian Chadd { 317688b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 317788b3d483SAdrian Chadd 31780e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, 317988b3d483SAdrian Chadd "%s: tid=%p, called\n", 318088b3d483SAdrian Chadd __func__, 318188b3d483SAdrian Chadd tid); 318288b3d483SAdrian Chadd 318388b3d483SAdrian Chadd if (tid->bar_tx == 0 || tid->bar_wait == 0) { 318488b3d483SAdrian Chadd device_printf(sc->sc_dev, "%s: bar_tx=%d, bar_wait=%d: ?\n", 318588b3d483SAdrian Chadd __func__, tid->bar_tx, tid->bar_wait); 318688b3d483SAdrian Chadd } 318788b3d483SAdrian Chadd 318888b3d483SAdrian Chadd tid->bar_tx = tid->bar_wait = 0; 318988b3d483SAdrian Chadd ath_tx_tid_resume(sc, tid); 319088b3d483SAdrian Chadd } 319188b3d483SAdrian Chadd 319288b3d483SAdrian Chadd /* 319388b3d483SAdrian Chadd * Return whether we're ready to TX a BAR frame. 319488b3d483SAdrian Chadd * 319588b3d483SAdrian Chadd * Requires the TID lock be held. 319688b3d483SAdrian Chadd */ 319788b3d483SAdrian Chadd static int 319888b3d483SAdrian Chadd ath_tx_tid_bar_tx_ready(struct ath_softc *sc, struct ath_tid *tid) 319988b3d483SAdrian Chadd { 320088b3d483SAdrian Chadd 320188b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 320288b3d483SAdrian Chadd 320388b3d483SAdrian Chadd if (tid->bar_wait == 0 || tid->hwq_depth > 0) 320488b3d483SAdrian Chadd return (0); 320588b3d483SAdrian Chadd 32060e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, "%s: tid=%p (%d), bar ready\n", 32070e22ed0eSAdrian Chadd __func__, tid, tid->tid); 32080e22ed0eSAdrian Chadd 320988b3d483SAdrian Chadd return (1); 321088b3d483SAdrian Chadd } 321188b3d483SAdrian Chadd 321288b3d483SAdrian Chadd /* 321388b3d483SAdrian Chadd * Check whether the current TID is ready to have a BAR 321488b3d483SAdrian Chadd * TXed and if so, do the TX. 321588b3d483SAdrian Chadd * 321688b3d483SAdrian Chadd * Since the TID/TXQ lock can't be held during a call to 321788b3d483SAdrian Chadd * ieee80211_send_bar(), we have to do the dirty thing of unlocking it, 321888b3d483SAdrian Chadd * sending the BAR and locking it again. 321988b3d483SAdrian Chadd * 322088b3d483SAdrian Chadd * Eventually, the code to send the BAR should be broken out 322188b3d483SAdrian Chadd * from this routine so the lock doesn't have to be reacquired 322288b3d483SAdrian Chadd * just to be immediately dropped by the caller. 322388b3d483SAdrian Chadd */ 322488b3d483SAdrian Chadd static void 322588b3d483SAdrian Chadd ath_tx_tid_bar_tx(struct ath_softc *sc, struct ath_tid *tid) 322688b3d483SAdrian Chadd { 322788b3d483SAdrian Chadd struct ieee80211_tx_ampdu *tap; 322888b3d483SAdrian Chadd 322988b3d483SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[tid->ac]); 323088b3d483SAdrian Chadd 32310e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, 323288b3d483SAdrian Chadd "%s: tid=%p, called\n", 323388b3d483SAdrian Chadd __func__, 323488b3d483SAdrian Chadd tid); 323588b3d483SAdrian Chadd 323688b3d483SAdrian Chadd tap = ath_tx_get_tx_tid(tid->an, tid->tid); 323788b3d483SAdrian Chadd 323888b3d483SAdrian Chadd /* 323988b3d483SAdrian Chadd * This is an error condition! 324088b3d483SAdrian Chadd */ 324188b3d483SAdrian Chadd if (tid->bar_wait == 0 || tid->bar_tx == 1) { 324288b3d483SAdrian Chadd device_printf(sc->sc_dev, 324388b3d483SAdrian Chadd "%s: tid=%p, bar_tx=%d, bar_wait=%d: ?\n", 324488b3d483SAdrian Chadd __func__, 324588b3d483SAdrian Chadd tid, 324688b3d483SAdrian Chadd tid->bar_tx, 324788b3d483SAdrian Chadd tid->bar_wait); 324888b3d483SAdrian Chadd return; 324988b3d483SAdrian Chadd } 325088b3d483SAdrian Chadd 325188b3d483SAdrian Chadd /* Don't do anything if we still have pending frames */ 325288b3d483SAdrian Chadd if (tid->hwq_depth > 0) { 32530e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, 325488b3d483SAdrian Chadd "%s: tid=%p, hwq_depth=%d, waiting\n", 325588b3d483SAdrian Chadd __func__, 325688b3d483SAdrian Chadd tid, 325788b3d483SAdrian Chadd tid->hwq_depth); 325888b3d483SAdrian Chadd return; 325988b3d483SAdrian Chadd } 326088b3d483SAdrian Chadd 326188b3d483SAdrian Chadd /* We're now about to TX */ 326288b3d483SAdrian Chadd tid->bar_tx = 1; 326388b3d483SAdrian Chadd 326488b3d483SAdrian Chadd /* 32654e81f27cSAdrian Chadd * Override the clrdmask configuration for the next frame, 32664e81f27cSAdrian Chadd * just to get the ball rolling. 32674e81f27cSAdrian Chadd */ 32684e81f27cSAdrian Chadd tid->clrdmask = 1; 32694e81f27cSAdrian Chadd 32704e81f27cSAdrian Chadd /* 327188b3d483SAdrian Chadd * Calculate new BAW left edge, now that all frames have either 327288b3d483SAdrian Chadd * succeeded or failed. 327388b3d483SAdrian Chadd * 327488b3d483SAdrian Chadd * XXX verify this is _actually_ the valid value to begin at! 327588b3d483SAdrian Chadd */ 32760e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, 327788b3d483SAdrian Chadd "%s: tid=%p, new BAW left edge=%d\n", 327888b3d483SAdrian Chadd __func__, 327988b3d483SAdrian Chadd tid, 328088b3d483SAdrian Chadd tap->txa_start); 328188b3d483SAdrian Chadd 328288b3d483SAdrian Chadd /* Try sending the BAR frame */ 328388b3d483SAdrian Chadd /* We can't hold the lock here! */ 328488b3d483SAdrian Chadd 328588b3d483SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[tid->ac]); 328688b3d483SAdrian Chadd if (ieee80211_send_bar(&tid->an->an_node, tap, tap->txa_start) == 0) { 328788b3d483SAdrian Chadd /* Success? Now we wait for notification that it's done */ 328888b3d483SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[tid->ac]); 328988b3d483SAdrian Chadd return; 329088b3d483SAdrian Chadd } 329188b3d483SAdrian Chadd 329288b3d483SAdrian Chadd /* Failure? For now, warn loudly and continue */ 329388b3d483SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[tid->ac]); 329488b3d483SAdrian Chadd device_printf(sc->sc_dev, "%s: tid=%p, failed to TX BAR, continue!\n", 329588b3d483SAdrian Chadd __func__, tid); 329688b3d483SAdrian Chadd ath_tx_tid_bar_unsuspend(sc, tid); 329788b3d483SAdrian Chadd } 329888b3d483SAdrian Chadd 3299eb6f0de0SAdrian Chadd static void 3300f1bc738eSAdrian Chadd ath_tx_tid_drain_pkt(struct ath_softc *sc, struct ath_node *an, 3301f1bc738eSAdrian Chadd struct ath_tid *tid, ath_bufhead *bf_cq, struct ath_buf *bf) 3302eb6f0de0SAdrian Chadd { 3303eb6f0de0SAdrian Chadd 3304f1bc738eSAdrian Chadd ATH_TID_LOCK_ASSERT(sc, tid); 3305eb6f0de0SAdrian Chadd 3306eb6f0de0SAdrian Chadd /* 3307eb6f0de0SAdrian Chadd * If the current TID is running AMPDU, update 3308eb6f0de0SAdrian Chadd * the BAW. 3309eb6f0de0SAdrian Chadd */ 3310eb6f0de0SAdrian Chadd if (ath_tx_ampdu_running(sc, an, tid->tid) && 3311eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw) { 3312eb6f0de0SAdrian Chadd /* 3313eb6f0de0SAdrian Chadd * Only remove the frame from the BAW if it's 3314eb6f0de0SAdrian Chadd * been transmitted at least once; this means 3315eb6f0de0SAdrian Chadd * the frame was in the BAW to begin with. 3316eb6f0de0SAdrian Chadd */ 3317eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_retries > 0) { 3318eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, tid, bf); 3319eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 3320eb6f0de0SAdrian Chadd } 3321eb6f0de0SAdrian Chadd /* 3322eb6f0de0SAdrian Chadd * This has become a non-fatal error now 3323eb6f0de0SAdrian Chadd */ 3324eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 3325eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3326eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 3327eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3328eb6f0de0SAdrian Chadd } 3329eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(bf_cq, bf, bf_list); 3330eb6f0de0SAdrian Chadd } 3331eb6f0de0SAdrian Chadd 3332f1bc738eSAdrian Chadd static void 3333f1bc738eSAdrian Chadd ath_tx_tid_drain_print(struct ath_softc *sc, struct ath_node *an, 333403682514SAdrian Chadd const char *pfx, struct ath_tid *tid, struct ath_buf *bf) 3335f1bc738eSAdrian Chadd { 3336f1bc738eSAdrian Chadd struct ieee80211_node *ni = &an->an_node; 3337f1bc738eSAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 3338f1bc738eSAdrian Chadd struct ieee80211_tx_ampdu *tap; 3339f1bc738eSAdrian Chadd 3340f1bc738eSAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 3341f1bc738eSAdrian Chadd 3342f1bc738eSAdrian Chadd device_printf(sc->sc_dev, 334303682514SAdrian Chadd "%s: %s: node %p: bf=%p: addbaw=%d, dobaw=%d, " 3344f1bc738eSAdrian Chadd "seqno=%d, retry=%d\n", 334503682514SAdrian Chadd __func__, pfx, ni, bf, 3346f1bc738eSAdrian Chadd bf->bf_state.bfs_addedbaw, 3347f1bc738eSAdrian Chadd bf->bf_state.bfs_dobaw, 3348f1bc738eSAdrian Chadd SEQNO(bf->bf_state.bfs_seqno), 3349f1bc738eSAdrian Chadd bf->bf_state.bfs_retries); 3350f1bc738eSAdrian Chadd device_printf(sc->sc_dev, 335103682514SAdrian Chadd "%s: node %p: bf=%p: txq[%d] axq_depth=%d, axq_aggr_depth=%d\n", 33524e81f27cSAdrian Chadd __func__, ni, bf, 335303682514SAdrian Chadd txq->axq_qnum, 33544e81f27cSAdrian Chadd txq->axq_depth, 33554e81f27cSAdrian Chadd txq->axq_aggr_depth); 33564e81f27cSAdrian Chadd 33574e81f27cSAdrian Chadd device_printf(sc->sc_dev, 3358f1bc738eSAdrian Chadd "%s: node %p: bf=%p: tid txq_depth=%d hwq_depth=%d, bar_wait=%d, isfiltered=%d\n", 3359f1bc738eSAdrian Chadd __func__, ni, bf, 3360f1bc738eSAdrian Chadd tid->axq_depth, 3361f1bc738eSAdrian Chadd tid->hwq_depth, 3362f1bc738eSAdrian Chadd tid->bar_wait, 3363f1bc738eSAdrian Chadd tid->isfiltered); 3364f1bc738eSAdrian Chadd device_printf(sc->sc_dev, 33654e81f27cSAdrian Chadd "%s: node %p: tid %d: " 33664e81f27cSAdrian Chadd "sched=%d, paused=%d, " 33674e81f27cSAdrian Chadd "incomp=%d, baw_head=%d, " 3368f1bc738eSAdrian Chadd "baw_tail=%d txa_start=%d, ni_txseqs=%d\n", 33694e81f27cSAdrian Chadd __func__, ni, tid->tid, 33704e81f27cSAdrian Chadd tid->sched, tid->paused, 33714e81f27cSAdrian Chadd tid->incomp, tid->baw_head, 3372f1bc738eSAdrian Chadd tid->baw_tail, tap == NULL ? -1 : tap->txa_start, 3373f1bc738eSAdrian Chadd ni->ni_txseqs[tid->tid]); 3374f1bc738eSAdrian Chadd 3375f1bc738eSAdrian Chadd /* XXX Dump the frame, see what it is? */ 3376f1bc738eSAdrian Chadd ieee80211_dump_pkt(ni->ni_ic, 3377f1bc738eSAdrian Chadd mtod(bf->bf_m, const uint8_t *), 3378f1bc738eSAdrian Chadd bf->bf_m->m_len, 0, -1); 3379f1bc738eSAdrian Chadd } 3380f1bc738eSAdrian Chadd 3381f1bc738eSAdrian Chadd /* 3382f1bc738eSAdrian Chadd * Free any packets currently pending in the software TX queue. 3383f1bc738eSAdrian Chadd * 3384f1bc738eSAdrian Chadd * This will be called when a node is being deleted. 3385f1bc738eSAdrian Chadd * 3386f1bc738eSAdrian Chadd * It can also be called on an active node during an interface 3387f1bc738eSAdrian Chadd * reset or state transition. 3388f1bc738eSAdrian Chadd * 3389f1bc738eSAdrian Chadd * (From Linux/reference): 3390f1bc738eSAdrian Chadd * 3391f1bc738eSAdrian Chadd * TODO: For frame(s) that are in the retry state, we will reuse the 3392f1bc738eSAdrian Chadd * sequence number(s) without setting the retry bit. The 3393f1bc738eSAdrian Chadd * alternative is to give up on these and BAR the receiver's window 3394f1bc738eSAdrian Chadd * forward. 3395f1bc738eSAdrian Chadd */ 3396f1bc738eSAdrian Chadd static void 3397f1bc738eSAdrian Chadd ath_tx_tid_drain(struct ath_softc *sc, struct ath_node *an, 3398f1bc738eSAdrian Chadd struct ath_tid *tid, ath_bufhead *bf_cq) 3399f1bc738eSAdrian Chadd { 3400f1bc738eSAdrian Chadd struct ath_buf *bf; 3401f1bc738eSAdrian Chadd struct ieee80211_tx_ampdu *tap; 3402f1bc738eSAdrian Chadd struct ieee80211_node *ni = &an->an_node; 3403f1bc738eSAdrian Chadd int t; 3404f1bc738eSAdrian Chadd 3405f1bc738eSAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 3406f1bc738eSAdrian Chadd 3407f1bc738eSAdrian Chadd ATH_TID_LOCK_ASSERT(sc, tid); 3408f1bc738eSAdrian Chadd 3409f1bc738eSAdrian Chadd /* Walk the queue, free frames */ 3410f1bc738eSAdrian Chadd t = 0; 3411f1bc738eSAdrian Chadd for (;;) { 34123e6cc97fSAdrian Chadd bf = ATH_TID_FIRST(tid); 3413f1bc738eSAdrian Chadd if (bf == NULL) { 3414f1bc738eSAdrian Chadd break; 3415f1bc738eSAdrian Chadd } 3416f1bc738eSAdrian Chadd 3417f1bc738eSAdrian Chadd if (t == 0) { 341803682514SAdrian Chadd ath_tx_tid_drain_print(sc, an, "norm", tid, bf); 3419f1bc738eSAdrian Chadd t = 1; 3420f1bc738eSAdrian Chadd } 3421f1bc738eSAdrian Chadd 34223e6cc97fSAdrian Chadd ATH_TID_REMOVE(tid, bf, bf_list); 3423f1bc738eSAdrian Chadd ath_tx_tid_drain_pkt(sc, an, tid, bf_cq, bf); 3424f1bc738eSAdrian Chadd } 3425f1bc738eSAdrian Chadd 3426f1bc738eSAdrian Chadd /* And now, drain the filtered frame queue */ 3427f1bc738eSAdrian Chadd t = 0; 3428f1bc738eSAdrian Chadd for (;;) { 342913aa9ee5SAdrian Chadd bf = ATH_TID_FILT_FIRST(tid); 3430f1bc738eSAdrian Chadd if (bf == NULL) 3431f1bc738eSAdrian Chadd break; 3432f1bc738eSAdrian Chadd 3433f1bc738eSAdrian Chadd if (t == 0) { 343403682514SAdrian Chadd ath_tx_tid_drain_print(sc, an, "filt", tid, bf); 3435f1bc738eSAdrian Chadd t = 1; 3436f1bc738eSAdrian Chadd } 3437f1bc738eSAdrian Chadd 343813aa9ee5SAdrian Chadd ATH_TID_FILT_REMOVE(tid, bf, bf_list); 3439f1bc738eSAdrian Chadd ath_tx_tid_drain_pkt(sc, an, tid, bf_cq, bf); 3440f1bc738eSAdrian Chadd } 3441f1bc738eSAdrian Chadd 3442eb6f0de0SAdrian Chadd /* 34434e81f27cSAdrian Chadd * Override the clrdmask configuration for the next frame 34444e81f27cSAdrian Chadd * in case there is some future transmission, just to get 34454e81f27cSAdrian Chadd * the ball rolling. 34464e81f27cSAdrian Chadd * 34474e81f27cSAdrian Chadd * This won't hurt things if the TID is about to be freed. 34484e81f27cSAdrian Chadd */ 34494e81f27cSAdrian Chadd tid->clrdmask = 1; 34504e81f27cSAdrian Chadd 34514e81f27cSAdrian Chadd /* 3452eb6f0de0SAdrian Chadd * Now that it's completed, grab the TID lock and update 3453eb6f0de0SAdrian Chadd * the sequence number and BAW window. 3454eb6f0de0SAdrian Chadd * Because sequence numbers have been assigned to frames 3455eb6f0de0SAdrian Chadd * that haven't been sent yet, it's entirely possible 3456eb6f0de0SAdrian Chadd * we'll be called with some pending frames that have not 3457eb6f0de0SAdrian Chadd * been transmitted. 3458eb6f0de0SAdrian Chadd * 3459eb6f0de0SAdrian Chadd * The cleaner solution is to do the sequence number allocation 3460eb6f0de0SAdrian Chadd * when the packet is first transmitted - and thus the "retries" 3461eb6f0de0SAdrian Chadd * check above would be enough to update the BAW/seqno. 3462eb6f0de0SAdrian Chadd */ 3463eb6f0de0SAdrian Chadd 3464eb6f0de0SAdrian Chadd /* But don't do it for non-QoS TIDs */ 3465eb6f0de0SAdrian Chadd if (tap) { 3466eb6f0de0SAdrian Chadd #if 0 3467eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 3468eb6f0de0SAdrian Chadd "%s: node %p: TID %d: sliding BAW left edge to %d\n", 3469eb6f0de0SAdrian Chadd __func__, an, tid->tid, tap->txa_start); 3470eb6f0de0SAdrian Chadd #endif 3471eb6f0de0SAdrian Chadd ni->ni_txseqs[tid->tid] = tap->txa_start; 3472eb6f0de0SAdrian Chadd tid->baw_tail = tid->baw_head; 3473eb6f0de0SAdrian Chadd } 3474eb6f0de0SAdrian Chadd } 3475eb6f0de0SAdrian Chadd 3476eb6f0de0SAdrian Chadd /* 3477eb6f0de0SAdrian Chadd * Flush all software queued packets for the given node. 3478eb6f0de0SAdrian Chadd * 3479eb6f0de0SAdrian Chadd * This occurs when a completion handler frees the last buffer 3480eb6f0de0SAdrian Chadd * for a node, and the node is thus freed. This causes the node 3481eb6f0de0SAdrian Chadd * to be cleaned up, which ends up calling ath_tx_node_flush. 3482eb6f0de0SAdrian Chadd */ 3483eb6f0de0SAdrian Chadd void 3484eb6f0de0SAdrian Chadd ath_tx_node_flush(struct ath_softc *sc, struct ath_node *an) 3485eb6f0de0SAdrian Chadd { 3486eb6f0de0SAdrian Chadd int tid; 3487eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 3488eb6f0de0SAdrian Chadd struct ath_buf *bf; 3489eb6f0de0SAdrian Chadd 3490eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_cq); 3491eb6f0de0SAdrian Chadd 349203682514SAdrian Chadd ATH_KTR(sc, ATH_KTR_NODE, 1, "ath_tx_node_flush: flush node; ni=%p", 349303682514SAdrian Chadd &an->an_node); 349403682514SAdrian Chadd 3495eb6f0de0SAdrian Chadd for (tid = 0; tid < IEEE80211_TID_SIZE; tid++) { 3496eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3497eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[atid->ac]; 3498eb6f0de0SAdrian Chadd 3499eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(txq); 3500eb6f0de0SAdrian Chadd /* Free packets */ 3501eb6f0de0SAdrian Chadd ath_tx_tid_drain(sc, an, atid, &bf_cq); 350223f44d2bSAdrian Chadd /* Remove this tid from the list of active tids */ 350323f44d2bSAdrian Chadd ath_tx_tid_unsched(sc, atid); 3504eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(txq); 3505eb6f0de0SAdrian Chadd } 3506eb6f0de0SAdrian Chadd 3507eb6f0de0SAdrian Chadd /* Handle completed frames */ 3508eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 3509eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 3510eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 3511eb6f0de0SAdrian Chadd } 3512eb6f0de0SAdrian Chadd } 3513eb6f0de0SAdrian Chadd 3514eb6f0de0SAdrian Chadd /* 3515eb6f0de0SAdrian Chadd * Drain all the software TXQs currently with traffic queued. 3516eb6f0de0SAdrian Chadd */ 3517eb6f0de0SAdrian Chadd void 3518eb6f0de0SAdrian Chadd ath_tx_txq_drain(struct ath_softc *sc, struct ath_txq *txq) 3519eb6f0de0SAdrian Chadd { 3520eb6f0de0SAdrian Chadd struct ath_tid *tid; 3521eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 3522eb6f0de0SAdrian Chadd struct ath_buf *bf; 3523eb6f0de0SAdrian Chadd 3524eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_cq); 3525eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(txq); 3526eb6f0de0SAdrian Chadd 3527eb6f0de0SAdrian Chadd /* 3528eb6f0de0SAdrian Chadd * Iterate over all active tids for the given txq, 3529eb6f0de0SAdrian Chadd * flushing and unsched'ing them 3530eb6f0de0SAdrian Chadd */ 3531eb6f0de0SAdrian Chadd while (! TAILQ_EMPTY(&txq->axq_tidq)) { 3532eb6f0de0SAdrian Chadd tid = TAILQ_FIRST(&txq->axq_tidq); 3533eb6f0de0SAdrian Chadd ath_tx_tid_drain(sc, tid->an, tid, &bf_cq); 3534eb6f0de0SAdrian Chadd ath_tx_tid_unsched(sc, tid); 3535eb6f0de0SAdrian Chadd } 3536eb6f0de0SAdrian Chadd 3537eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(txq); 3538eb6f0de0SAdrian Chadd 3539eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 3540eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 3541eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 3542eb6f0de0SAdrian Chadd } 3543eb6f0de0SAdrian Chadd } 3544eb6f0de0SAdrian Chadd 3545eb6f0de0SAdrian Chadd /* 3546eb6f0de0SAdrian Chadd * Handle completion of non-aggregate session frames. 35470c54de88SAdrian Chadd * 35480c54de88SAdrian Chadd * This (currently) doesn't implement software retransmission of 35490c54de88SAdrian Chadd * non-aggregate frames! 35500c54de88SAdrian Chadd * 35510c54de88SAdrian Chadd * Software retransmission of non-aggregate frames needs to obey 35520c54de88SAdrian Chadd * the strict sequence number ordering, and drop any frames that 35530c54de88SAdrian Chadd * will fail this. 35540c54de88SAdrian Chadd * 35550c54de88SAdrian Chadd * For now, filtered frames and frame transmission will cause 35560c54de88SAdrian Chadd * all kinds of issues. So we don't support them. 35570c54de88SAdrian Chadd * 35580c54de88SAdrian Chadd * So anyone queuing frames via ath_tx_normal_xmit() or 35590c54de88SAdrian Chadd * ath_tx_hw_queue_norm() must override and set CLRDMASK. 3560eb6f0de0SAdrian Chadd */ 3561eb6f0de0SAdrian Chadd void 3562eb6f0de0SAdrian Chadd ath_tx_normal_comp(struct ath_softc *sc, struct ath_buf *bf, int fail) 3563eb6f0de0SAdrian Chadd { 3564eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 3565eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3566eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 3567eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3568eb6f0de0SAdrian Chadd struct ath_tx_status *ts = &bf->bf_status.ds_txstat; 3569eb6f0de0SAdrian Chadd 3570eb6f0de0SAdrian Chadd /* The TID state is protected behind the TXQ lock */ 3571eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3572eb6f0de0SAdrian Chadd 3573eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: bf=%p: fail=%d, hwq_depth now %d\n", 3574eb6f0de0SAdrian Chadd __func__, bf, fail, atid->hwq_depth - 1); 3575eb6f0de0SAdrian Chadd 3576eb6f0de0SAdrian Chadd atid->hwq_depth--; 3577f1bc738eSAdrian Chadd 35780c54de88SAdrian Chadd #if 0 35790c54de88SAdrian Chadd /* 35800c54de88SAdrian Chadd * If the frame was filtered, stick it on the filter frame 35810c54de88SAdrian Chadd * queue and complain about it. It shouldn't happen! 35820c54de88SAdrian Chadd */ 35830c54de88SAdrian Chadd if ((ts->ts_status & HAL_TXERR_FILT) || 35840c54de88SAdrian Chadd (ts->ts_status != 0 && atid->isfiltered)) { 35850c54de88SAdrian Chadd device_printf(sc->sc_dev, 35860c54de88SAdrian Chadd "%s: isfiltered=%d, ts_status=%d: huh?\n", 35870c54de88SAdrian Chadd __func__, 35880c54de88SAdrian Chadd atid->isfiltered, 35890c54de88SAdrian Chadd ts->ts_status); 35900c54de88SAdrian Chadd ath_tx_tid_filt_comp_buf(sc, atid, bf); 35910c54de88SAdrian Chadd } 35920c54de88SAdrian Chadd #endif 3593f1bc738eSAdrian Chadd if (atid->isfiltered) 35940c54de88SAdrian Chadd device_printf(sc->sc_dev, "%s: filtered?!\n", __func__); 3595eb6f0de0SAdrian Chadd if (atid->hwq_depth < 0) 3596eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: hwq_depth < 0: %d\n", 3597eb6f0de0SAdrian Chadd __func__, atid->hwq_depth); 3598f1bc738eSAdrian Chadd 3599f1bc738eSAdrian Chadd /* 3600f1bc738eSAdrian Chadd * If the queue is filtered, potentially mark it as complete 3601f1bc738eSAdrian Chadd * and reschedule it as needed. 3602f1bc738eSAdrian Chadd * 3603f1bc738eSAdrian Chadd * This is required as there may be a subsequent TX descriptor 3604f1bc738eSAdrian Chadd * for this end-node that has CLRDMASK set, so it's quite possible 3605f1bc738eSAdrian Chadd * that a filtered frame will be followed by a non-filtered 3606f1bc738eSAdrian Chadd * (complete or otherwise) frame. 3607f1bc738eSAdrian Chadd * 3608f1bc738eSAdrian Chadd * XXX should we do this before we complete the frame? 3609f1bc738eSAdrian Chadd */ 3610f1bc738eSAdrian Chadd if (atid->isfiltered) 3611f1bc738eSAdrian Chadd ath_tx_tid_filt_comp_complete(sc, atid); 3612eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3613eb6f0de0SAdrian Chadd 3614eb6f0de0SAdrian Chadd /* 3615eb6f0de0SAdrian Chadd * punt to rate control if we're not being cleaned up 3616eb6f0de0SAdrian Chadd * during a hw queue drain and the frame wanted an ACK. 3617eb6f0de0SAdrian Chadd */ 3618875a9451SAdrian Chadd if (fail == 0 && ((bf->bf_state.bfs_txflags & HAL_TXDESC_NOACK) == 0)) 3619eb6f0de0SAdrian Chadd ath_tx_update_ratectrl(sc, ni, bf->bf_state.bfs_rc, 3620eb6f0de0SAdrian Chadd ts, bf->bf_state.bfs_pktlen, 3621eb6f0de0SAdrian Chadd 1, (ts->ts_status == 0) ? 0 : 1); 3622eb6f0de0SAdrian Chadd 3623eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, fail); 3624eb6f0de0SAdrian Chadd } 3625eb6f0de0SAdrian Chadd 3626eb6f0de0SAdrian Chadd /* 3627eb6f0de0SAdrian Chadd * Handle cleanup of aggregate session packets that aren't 3628eb6f0de0SAdrian Chadd * an A-MPDU. 3629eb6f0de0SAdrian Chadd * 3630eb6f0de0SAdrian Chadd * There's no need to update the BAW here - the session is being 3631eb6f0de0SAdrian Chadd * torn down. 3632eb6f0de0SAdrian Chadd */ 3633eb6f0de0SAdrian Chadd static void 3634eb6f0de0SAdrian Chadd ath_tx_comp_cleanup_unaggr(struct ath_softc *sc, struct ath_buf *bf) 3635eb6f0de0SAdrian Chadd { 3636eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 3637eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3638eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 3639eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3640eb6f0de0SAdrian Chadd 3641eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: TID %d: incomp=%d\n", 3642eb6f0de0SAdrian Chadd __func__, tid, atid->incomp); 3643eb6f0de0SAdrian Chadd 3644eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3645eb6f0de0SAdrian Chadd atid->incomp--; 3646eb6f0de0SAdrian Chadd if (atid->incomp == 0) { 3647eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 3648eb6f0de0SAdrian Chadd "%s: TID %d: cleaned up! resume!\n", 3649eb6f0de0SAdrian Chadd __func__, tid); 3650eb6f0de0SAdrian Chadd atid->cleanup_inprogress = 0; 3651eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 3652eb6f0de0SAdrian Chadd } 3653eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3654eb6f0de0SAdrian Chadd 3655eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 3656eb6f0de0SAdrian Chadd } 3657eb6f0de0SAdrian Chadd 3658eb6f0de0SAdrian Chadd /* 3659eb6f0de0SAdrian Chadd * Performs transmit side cleanup when TID changes from aggregated to 3660eb6f0de0SAdrian Chadd * unaggregated. 3661eb6f0de0SAdrian Chadd * 3662eb6f0de0SAdrian Chadd * - Discard all retry frames from the s/w queue. 3663eb6f0de0SAdrian Chadd * - Fix the tx completion function for all buffers in s/w queue. 3664eb6f0de0SAdrian Chadd * - Count the number of unacked frames, and let transmit completion 3665eb6f0de0SAdrian Chadd * handle it later. 3666eb6f0de0SAdrian Chadd * 3667eb6f0de0SAdrian Chadd * The caller is responsible for pausing the TID. 3668eb6f0de0SAdrian Chadd */ 3669eb6f0de0SAdrian Chadd static void 36704dfd4507SAdrian Chadd ath_tx_tid_cleanup(struct ath_softc *sc, struct ath_node *an, int tid) 3671eb6f0de0SAdrian Chadd { 3672eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3673eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 3674eb6f0de0SAdrian Chadd struct ath_buf *bf, *bf_next; 3675eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 3676eb6f0de0SAdrian Chadd 3677d3a6425bSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAW, 3678eb6f0de0SAdrian Chadd "%s: TID %d: called\n", __func__, tid); 3679eb6f0de0SAdrian Chadd 3680eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_cq); 3681eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3682eb6f0de0SAdrian Chadd 3683eb6f0de0SAdrian Chadd /* 3684f1bc738eSAdrian Chadd * Move the filtered frames to the TX queue, before 3685f1bc738eSAdrian Chadd * we run off and discard/process things. 3686f1bc738eSAdrian Chadd */ 3687f1bc738eSAdrian Chadd /* XXX this is really quite inefficient */ 368813aa9ee5SAdrian Chadd while ((bf = ATH_TID_FILT_LAST(atid, ath_bufhead_s)) != NULL) { 368913aa9ee5SAdrian Chadd ATH_TID_FILT_REMOVE(atid, bf, bf_list); 36903e6cc97fSAdrian Chadd ATH_TID_INSERT_HEAD(atid, bf, bf_list); 3691f1bc738eSAdrian Chadd } 3692f1bc738eSAdrian Chadd 3693f1bc738eSAdrian Chadd /* 3694eb6f0de0SAdrian Chadd * Update the frames in the software TX queue: 3695eb6f0de0SAdrian Chadd * 3696eb6f0de0SAdrian Chadd * + Discard retry frames in the queue 3697eb6f0de0SAdrian Chadd * + Fix the completion function to be non-aggregate 3698eb6f0de0SAdrian Chadd */ 36993e6cc97fSAdrian Chadd bf = ATH_TID_FIRST(atid); 3700eb6f0de0SAdrian Chadd while (bf) { 3701eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_isretried) { 3702eb6f0de0SAdrian Chadd bf_next = TAILQ_NEXT(bf, bf_list); 37033e6cc97fSAdrian Chadd ATH_TID_REMOVE(atid, bf, bf_list); 3704eb6f0de0SAdrian Chadd atid->axq_depth--; 3705eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw) { 3706eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 3707eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 3708eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3709eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 3710d4365d16SAdrian Chadd __func__, 3711d4365d16SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)); 3712eb6f0de0SAdrian Chadd } 3713eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 3714eb6f0de0SAdrian Chadd /* 3715eb6f0de0SAdrian Chadd * Call the default completion handler with "fail" just 3716eb6f0de0SAdrian Chadd * so upper levels are suitably notified about this. 3717eb6f0de0SAdrian Chadd */ 3718eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list); 3719eb6f0de0SAdrian Chadd bf = bf_next; 3720eb6f0de0SAdrian Chadd continue; 3721eb6f0de0SAdrian Chadd } 3722eb6f0de0SAdrian Chadd /* Give these the default completion handler */ 3723eb6f0de0SAdrian Chadd bf->bf_comp = ath_tx_normal_comp; 3724eb6f0de0SAdrian Chadd bf = TAILQ_NEXT(bf, bf_list); 3725eb6f0de0SAdrian Chadd } 3726eb6f0de0SAdrian Chadd 3727eb6f0de0SAdrian Chadd /* The caller is required to pause the TID */ 3728eb6f0de0SAdrian Chadd #if 0 3729eb6f0de0SAdrian Chadd /* Pause the TID */ 3730eb6f0de0SAdrian Chadd ath_tx_tid_pause(sc, atid); 3731eb6f0de0SAdrian Chadd #endif 3732eb6f0de0SAdrian Chadd 3733eb6f0de0SAdrian Chadd /* 3734eb6f0de0SAdrian Chadd * Calculate what hardware-queued frames exist based 3735eb6f0de0SAdrian Chadd * on the current BAW size. Ie, what frames have been 3736eb6f0de0SAdrian Chadd * added to the TX hardware queue for this TID but 3737eb6f0de0SAdrian Chadd * not yet ACKed. 3738eb6f0de0SAdrian Chadd */ 3739eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 3740eb6f0de0SAdrian Chadd /* Need the lock - fiddling with BAW */ 3741eb6f0de0SAdrian Chadd while (atid->baw_head != atid->baw_tail) { 3742eb6f0de0SAdrian Chadd if (atid->tx_buf[atid->baw_head]) { 3743eb6f0de0SAdrian Chadd atid->incomp++; 3744eb6f0de0SAdrian Chadd atid->cleanup_inprogress = 1; 3745eb6f0de0SAdrian Chadd atid->tx_buf[atid->baw_head] = NULL; 3746eb6f0de0SAdrian Chadd } 3747eb6f0de0SAdrian Chadd INCR(atid->baw_head, ATH_TID_MAX_BUFS); 3748eb6f0de0SAdrian Chadd INCR(tap->txa_start, IEEE80211_SEQ_RANGE); 3749eb6f0de0SAdrian Chadd } 3750eb6f0de0SAdrian Chadd 3751eb6f0de0SAdrian Chadd /* 3752eb6f0de0SAdrian Chadd * If cleanup is required, defer TID scheduling 3753eb6f0de0SAdrian Chadd * until all the HW queued packets have been 3754eb6f0de0SAdrian Chadd * sent. 3755eb6f0de0SAdrian Chadd */ 3756eb6f0de0SAdrian Chadd if (! atid->cleanup_inprogress) 3757eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 3758eb6f0de0SAdrian Chadd 3759eb6f0de0SAdrian Chadd if (atid->cleanup_inprogress) 3760eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 3761eb6f0de0SAdrian Chadd "%s: TID %d: cleanup needed: %d packets\n", 3762eb6f0de0SAdrian Chadd __func__, tid, atid->incomp); 3763eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3764eb6f0de0SAdrian Chadd 3765eb6f0de0SAdrian Chadd /* Handle completing frames and fail them */ 3766eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 3767eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 3768eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 1); 3769eb6f0de0SAdrian Chadd } 3770eb6f0de0SAdrian Chadd } 3771eb6f0de0SAdrian Chadd 3772eb6f0de0SAdrian Chadd static struct ath_buf * 377338962489SAdrian Chadd ath_tx_retry_clone(struct ath_softc *sc, struct ath_node *an, 377438962489SAdrian Chadd struct ath_tid *tid, struct ath_buf *bf) 3775eb6f0de0SAdrian Chadd { 3776eb6f0de0SAdrian Chadd struct ath_buf *nbf; 3777eb6f0de0SAdrian Chadd int error; 3778eb6f0de0SAdrian Chadd 3779eb6f0de0SAdrian Chadd nbf = ath_buf_clone(sc, bf); 3780eb6f0de0SAdrian Chadd 3781eb6f0de0SAdrian Chadd #if 0 3782eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: ATH_BUF_BUSY; cloning\n", 3783eb6f0de0SAdrian Chadd __func__); 3784eb6f0de0SAdrian Chadd #endif 3785eb6f0de0SAdrian Chadd 3786eb6f0de0SAdrian Chadd if (nbf == NULL) { 3787eb6f0de0SAdrian Chadd /* Failed to clone */ 3788eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3789eb6f0de0SAdrian Chadd "%s: failed to clone a busy buffer\n", 3790eb6f0de0SAdrian Chadd __func__); 3791eb6f0de0SAdrian Chadd return NULL; 3792eb6f0de0SAdrian Chadd } 3793eb6f0de0SAdrian Chadd 3794eb6f0de0SAdrian Chadd /* Setup the dma for the new buffer */ 3795eb6f0de0SAdrian Chadd error = ath_tx_dmasetup(sc, nbf, nbf->bf_m); 3796eb6f0de0SAdrian Chadd if (error != 0) { 3797eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3798eb6f0de0SAdrian Chadd "%s: failed to setup dma for clone\n", 3799eb6f0de0SAdrian Chadd __func__); 3800eb6f0de0SAdrian Chadd /* 3801eb6f0de0SAdrian Chadd * Put this at the head of the list, not tail; 3802eb6f0de0SAdrian Chadd * that way it doesn't interfere with the 3803eb6f0de0SAdrian Chadd * busy buffer logic (which uses the tail of 3804eb6f0de0SAdrian Chadd * the list.) 3805eb6f0de0SAdrian Chadd */ 3806eb6f0de0SAdrian Chadd ATH_TXBUF_LOCK(sc); 380732c387f7SAdrian Chadd ath_returnbuf_head(sc, nbf); 3808eb6f0de0SAdrian Chadd ATH_TXBUF_UNLOCK(sc); 3809eb6f0de0SAdrian Chadd return NULL; 3810eb6f0de0SAdrian Chadd } 3811eb6f0de0SAdrian Chadd 381238962489SAdrian Chadd /* Update BAW if required, before we free the original buf */ 381338962489SAdrian Chadd if (bf->bf_state.bfs_dobaw) 381438962489SAdrian Chadd ath_tx_switch_baw_buf(sc, an, tid, bf, nbf); 381538962489SAdrian Chadd 3816eb6f0de0SAdrian Chadd /* Free current buffer; return the older buffer */ 3817eb6f0de0SAdrian Chadd bf->bf_m = NULL; 3818eb6f0de0SAdrian Chadd bf->bf_node = NULL; 3819eb6f0de0SAdrian Chadd ath_freebuf(sc, bf); 3820f1bc738eSAdrian Chadd 3821eb6f0de0SAdrian Chadd return nbf; 3822eb6f0de0SAdrian Chadd } 3823eb6f0de0SAdrian Chadd 3824eb6f0de0SAdrian Chadd /* 3825eb6f0de0SAdrian Chadd * Handle retrying an unaggregate frame in an aggregate 3826eb6f0de0SAdrian Chadd * session. 3827eb6f0de0SAdrian Chadd * 3828eb6f0de0SAdrian Chadd * If too many retries occur, pause the TID, wait for 3829eb6f0de0SAdrian Chadd * any further retransmits (as there's no reason why 3830eb6f0de0SAdrian Chadd * non-aggregate frames in an aggregate session are 3831eb6f0de0SAdrian Chadd * transmitted in-order; they just have to be in-BAW) 3832eb6f0de0SAdrian Chadd * and then queue a BAR. 3833eb6f0de0SAdrian Chadd */ 3834eb6f0de0SAdrian Chadd static void 3835eb6f0de0SAdrian Chadd ath_tx_aggr_retry_unaggr(struct ath_softc *sc, struct ath_buf *bf) 3836eb6f0de0SAdrian Chadd { 3837eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 3838eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3839eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 3840eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3841eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 3842eb6f0de0SAdrian Chadd 3843eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 3844eb6f0de0SAdrian Chadd 3845eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 3846eb6f0de0SAdrian Chadd 3847eb6f0de0SAdrian Chadd /* 3848eb6f0de0SAdrian Chadd * If the buffer is marked as busy, we can't directly 3849eb6f0de0SAdrian Chadd * reuse it. Instead, try to clone the buffer. 3850eb6f0de0SAdrian Chadd * If the clone is successful, recycle the old buffer. 3851eb6f0de0SAdrian Chadd * If the clone is unsuccessful, set bfs_retries to max 3852eb6f0de0SAdrian Chadd * to force the next bit of code to free the buffer 3853eb6f0de0SAdrian Chadd * for us. 3854eb6f0de0SAdrian Chadd */ 3855eb6f0de0SAdrian Chadd if ((bf->bf_state.bfs_retries < SWMAX_RETRIES) && 3856eb6f0de0SAdrian Chadd (bf->bf_flags & ATH_BUF_BUSY)) { 3857eb6f0de0SAdrian Chadd struct ath_buf *nbf; 385838962489SAdrian Chadd nbf = ath_tx_retry_clone(sc, an, atid, bf); 3859eb6f0de0SAdrian Chadd if (nbf) 3860eb6f0de0SAdrian Chadd /* bf has been freed at this point */ 3861eb6f0de0SAdrian Chadd bf = nbf; 3862eb6f0de0SAdrian Chadd else 3863eb6f0de0SAdrian Chadd bf->bf_state.bfs_retries = SWMAX_RETRIES + 1; 3864eb6f0de0SAdrian Chadd } 3865eb6f0de0SAdrian Chadd 3866eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_retries >= SWMAX_RETRIES) { 3867eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_RETRIES, 3868eb6f0de0SAdrian Chadd "%s: exceeded retries; seqno %d\n", 3869eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3870eb6f0de0SAdrian Chadd sc->sc_stats.ast_tx_swretrymax++; 3871eb6f0de0SAdrian Chadd 3872eb6f0de0SAdrian Chadd /* Update BAW anyway */ 3873eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw) { 3874eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 3875eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 3876eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3877eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 3878eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3879eb6f0de0SAdrian Chadd } 3880eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 3881eb6f0de0SAdrian Chadd 388288b3d483SAdrian Chadd /* Suspend the TX queue and get ready to send the BAR */ 388388b3d483SAdrian Chadd ath_tx_tid_bar_suspend(sc, atid); 388488b3d483SAdrian Chadd 388588b3d483SAdrian Chadd /* Send the BAR if there are no other frames waiting */ 388688b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 388788b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 388888b3d483SAdrian Chadd 3889eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3890eb6f0de0SAdrian Chadd 3891eb6f0de0SAdrian Chadd /* Free buffer, bf is free after this call */ 3892eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 3893eb6f0de0SAdrian Chadd return; 3894eb6f0de0SAdrian Chadd } 3895eb6f0de0SAdrian Chadd 3896eb6f0de0SAdrian Chadd /* 3897eb6f0de0SAdrian Chadd * This increments the retry counter as well as 3898eb6f0de0SAdrian Chadd * sets the retry flag in the ath_buf and packet 3899eb6f0de0SAdrian Chadd * body. 3900eb6f0de0SAdrian Chadd */ 3901eb6f0de0SAdrian Chadd ath_tx_set_retry(sc, bf); 3902f1bc738eSAdrian Chadd sc->sc_stats.ast_tx_swretries++; 3903eb6f0de0SAdrian Chadd 3904eb6f0de0SAdrian Chadd /* 3905eb6f0de0SAdrian Chadd * Insert this at the head of the queue, so it's 3906eb6f0de0SAdrian Chadd * retried before any current/subsequent frames. 3907eb6f0de0SAdrian Chadd */ 39083e6cc97fSAdrian Chadd ATH_TID_INSERT_HEAD(atid, bf, bf_list); 3909eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, atid); 391088b3d483SAdrian Chadd /* Send the BAR if there are no other frames waiting */ 391188b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 391288b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 3913eb6f0de0SAdrian Chadd 3914eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 3915eb6f0de0SAdrian Chadd } 3916eb6f0de0SAdrian Chadd 3917eb6f0de0SAdrian Chadd /* 3918eb6f0de0SAdrian Chadd * Common code for aggregate excessive retry/subframe retry. 3919eb6f0de0SAdrian Chadd * If retrying, queues buffers to bf_q. If not, frees the 3920eb6f0de0SAdrian Chadd * buffers. 3921eb6f0de0SAdrian Chadd * 3922eb6f0de0SAdrian Chadd * XXX should unify this with ath_tx_aggr_retry_unaggr() 3923eb6f0de0SAdrian Chadd */ 3924eb6f0de0SAdrian Chadd static int 3925eb6f0de0SAdrian Chadd ath_tx_retry_subframe(struct ath_softc *sc, struct ath_buf *bf, 3926eb6f0de0SAdrian Chadd ath_bufhead *bf_q) 3927eb6f0de0SAdrian Chadd { 3928eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 3929eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3930eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 3931eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 3932eb6f0de0SAdrian Chadd 3933eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(sc->sc_ac2q[atid->ac]); 3934eb6f0de0SAdrian Chadd 393521840808SAdrian Chadd /* XXX clr11naggr should be done for all subframes */ 3936eb6f0de0SAdrian Chadd ath_hal_clr11n_aggr(sc->sc_ah, bf->bf_desc); 3937eb6f0de0SAdrian Chadd ath_hal_set11nburstduration(sc->sc_ah, bf->bf_desc, 0); 3938f1bc738eSAdrian Chadd 3939eb6f0de0SAdrian Chadd /* ath_hal_set11n_virtualmorefrag(sc->sc_ah, bf->bf_desc, 0); */ 3940eb6f0de0SAdrian Chadd 3941eb6f0de0SAdrian Chadd /* 3942eb6f0de0SAdrian Chadd * If the buffer is marked as busy, we can't directly 3943eb6f0de0SAdrian Chadd * reuse it. Instead, try to clone the buffer. 3944eb6f0de0SAdrian Chadd * If the clone is successful, recycle the old buffer. 3945eb6f0de0SAdrian Chadd * If the clone is unsuccessful, set bfs_retries to max 3946eb6f0de0SAdrian Chadd * to force the next bit of code to free the buffer 3947eb6f0de0SAdrian Chadd * for us. 3948eb6f0de0SAdrian Chadd */ 3949eb6f0de0SAdrian Chadd if ((bf->bf_state.bfs_retries < SWMAX_RETRIES) && 3950eb6f0de0SAdrian Chadd (bf->bf_flags & ATH_BUF_BUSY)) { 3951eb6f0de0SAdrian Chadd struct ath_buf *nbf; 395238962489SAdrian Chadd nbf = ath_tx_retry_clone(sc, an, atid, bf); 3953eb6f0de0SAdrian Chadd if (nbf) 3954eb6f0de0SAdrian Chadd /* bf has been freed at this point */ 3955eb6f0de0SAdrian Chadd bf = nbf; 3956eb6f0de0SAdrian Chadd else 3957eb6f0de0SAdrian Chadd bf->bf_state.bfs_retries = SWMAX_RETRIES + 1; 3958eb6f0de0SAdrian Chadd } 3959eb6f0de0SAdrian Chadd 3960eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_retries >= SWMAX_RETRIES) { 3961eb6f0de0SAdrian Chadd sc->sc_stats.ast_tx_swretrymax++; 3962eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_RETRIES, 3963eb6f0de0SAdrian Chadd "%s: max retries: seqno %d\n", 3964eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3965eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 3966eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 3967eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 3968eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 3969eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 3970eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 3971eb6f0de0SAdrian Chadd return 1; 3972eb6f0de0SAdrian Chadd } 3973eb6f0de0SAdrian Chadd 3974eb6f0de0SAdrian Chadd ath_tx_set_retry(sc, bf); 3975f1bc738eSAdrian Chadd sc->sc_stats.ast_tx_swretries++; 3976eb6f0de0SAdrian Chadd bf->bf_next = NULL; /* Just to make sure */ 3977eb6f0de0SAdrian Chadd 397821840808SAdrian Chadd /* Clear the aggregate state */ 397921840808SAdrian Chadd bf->bf_state.bfs_aggr = 0; 398021840808SAdrian Chadd bf->bf_state.bfs_ndelim = 0; /* ??? needed? */ 398121840808SAdrian Chadd bf->bf_state.bfs_nframes = 1; 398221840808SAdrian Chadd 3983eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(bf_q, bf, bf_list); 3984eb6f0de0SAdrian Chadd return 0; 3985eb6f0de0SAdrian Chadd } 3986eb6f0de0SAdrian Chadd 3987eb6f0de0SAdrian Chadd /* 3988eb6f0de0SAdrian Chadd * error pkt completion for an aggregate destination 3989eb6f0de0SAdrian Chadd */ 3990eb6f0de0SAdrian Chadd static void 3991eb6f0de0SAdrian Chadd ath_tx_comp_aggr_error(struct ath_softc *sc, struct ath_buf *bf_first, 3992eb6f0de0SAdrian Chadd struct ath_tid *tid) 3993eb6f0de0SAdrian Chadd { 3994eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf_first->bf_node; 3995eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 3996eb6f0de0SAdrian Chadd struct ath_buf *bf_next, *bf; 3997eb6f0de0SAdrian Chadd ath_bufhead bf_q; 3998eb6f0de0SAdrian Chadd int drops = 0; 3999eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 4000eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 4001eb6f0de0SAdrian Chadd 4002eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_q); 4003eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_cq); 4004eb6f0de0SAdrian Chadd 4005eb6f0de0SAdrian Chadd /* 4006eb6f0de0SAdrian Chadd * Update rate control - all frames have failed. 4007eb6f0de0SAdrian Chadd * 4008eb6f0de0SAdrian Chadd * XXX use the length in the first frame in the series; 4009eb6f0de0SAdrian Chadd * XXX just so things are consistent for now. 4010eb6f0de0SAdrian Chadd */ 4011eb6f0de0SAdrian Chadd ath_tx_update_ratectrl(sc, ni, bf_first->bf_state.bfs_rc, 4012eb6f0de0SAdrian Chadd &bf_first->bf_status.ds_txstat, 4013eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_pktlen, 4014eb6f0de0SAdrian Chadd bf_first->bf_state.bfs_nframes, bf_first->bf_state.bfs_nframes); 4015eb6f0de0SAdrian Chadd 4016eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[tid->ac]); 4017eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 40182d3d4776SAdrian Chadd sc->sc_stats.ast_tx_aggr_failall++; 4019eb6f0de0SAdrian Chadd 4020eb6f0de0SAdrian Chadd /* Retry all subframes */ 4021eb6f0de0SAdrian Chadd bf = bf_first; 4022eb6f0de0SAdrian Chadd while (bf) { 4023eb6f0de0SAdrian Chadd bf_next = bf->bf_next; 4024eb6f0de0SAdrian Chadd bf->bf_next = NULL; /* Remove it from the aggr list */ 40252d3d4776SAdrian Chadd sc->sc_stats.ast_tx_aggr_fail++; 4026eb6f0de0SAdrian Chadd if (ath_tx_retry_subframe(sc, bf, &bf_q)) { 4027eb6f0de0SAdrian Chadd drops++; 4028eb6f0de0SAdrian Chadd bf->bf_next = NULL; 4029eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list); 4030eb6f0de0SAdrian Chadd } 4031eb6f0de0SAdrian Chadd bf = bf_next; 4032eb6f0de0SAdrian Chadd } 4033eb6f0de0SAdrian Chadd 4034eb6f0de0SAdrian Chadd /* Prepend all frames to the beginning of the queue */ 4035eb6f0de0SAdrian Chadd while ((bf = TAILQ_LAST(&bf_q, ath_bufhead_s)) != NULL) { 4036eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_q, bf, bf_list); 40373e6cc97fSAdrian Chadd ATH_TID_INSERT_HEAD(tid, bf, bf_list); 4038eb6f0de0SAdrian Chadd } 4039eb6f0de0SAdrian Chadd 404039da9d42SAdrian Chadd /* 404139da9d42SAdrian Chadd * Schedule the TID to be re-tried. 404239da9d42SAdrian Chadd */ 4043eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, tid); 4044eb6f0de0SAdrian Chadd 4045eb6f0de0SAdrian Chadd /* 4046eb6f0de0SAdrian Chadd * send bar if we dropped any frames 4047eb6f0de0SAdrian Chadd * 4048eb6f0de0SAdrian Chadd * Keep the txq lock held for now, as we need to ensure 4049eb6f0de0SAdrian Chadd * that ni_txseqs[] is consistent (as it's being updated 4050eb6f0de0SAdrian Chadd * in the ifnet TX context or raw TX context.) 4051eb6f0de0SAdrian Chadd */ 4052eb6f0de0SAdrian Chadd if (drops) { 405388b3d483SAdrian Chadd /* Suspend the TX queue and get ready to send the BAR */ 405488b3d483SAdrian Chadd ath_tx_tid_bar_suspend(sc, tid); 4055eb6f0de0SAdrian Chadd } 4056eb6f0de0SAdrian Chadd 405788b3d483SAdrian Chadd /* 405888b3d483SAdrian Chadd * Send BAR if required 405988b3d483SAdrian Chadd */ 406088b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, tid)) 406188b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, tid); 4062f1bc738eSAdrian Chadd 406388b3d483SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[tid->ac]); 406488b3d483SAdrian Chadd 4065eb6f0de0SAdrian Chadd /* Complete frames which errored out */ 4066eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 4067eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 4068eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 4069eb6f0de0SAdrian Chadd } 4070eb6f0de0SAdrian Chadd } 4071eb6f0de0SAdrian Chadd 4072eb6f0de0SAdrian Chadd /* 4073eb6f0de0SAdrian Chadd * Handle clean-up of packets from an aggregate list. 4074eb6f0de0SAdrian Chadd * 4075eb6f0de0SAdrian Chadd * There's no need to update the BAW here - the session is being 4076eb6f0de0SAdrian Chadd * torn down. 4077eb6f0de0SAdrian Chadd */ 4078eb6f0de0SAdrian Chadd static void 4079eb6f0de0SAdrian Chadd ath_tx_comp_cleanup_aggr(struct ath_softc *sc, struct ath_buf *bf_first) 4080eb6f0de0SAdrian Chadd { 4081eb6f0de0SAdrian Chadd struct ath_buf *bf, *bf_next; 4082eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf_first->bf_node; 4083eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 4084eb6f0de0SAdrian Chadd int tid = bf_first->bf_state.bfs_tid; 4085eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 4086eb6f0de0SAdrian Chadd 4087eb6f0de0SAdrian Chadd bf = bf_first; 4088eb6f0de0SAdrian Chadd 4089eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 4090eb6f0de0SAdrian Chadd 4091eb6f0de0SAdrian Chadd /* update incomp */ 4092eb6f0de0SAdrian Chadd while (bf) { 4093eb6f0de0SAdrian Chadd atid->incomp--; 4094eb6f0de0SAdrian Chadd bf = bf->bf_next; 4095eb6f0de0SAdrian Chadd } 4096eb6f0de0SAdrian Chadd 4097eb6f0de0SAdrian Chadd if (atid->incomp == 0) { 4098eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 4099eb6f0de0SAdrian Chadd "%s: TID %d: cleaned up! resume!\n", 4100eb6f0de0SAdrian Chadd __func__, tid); 4101eb6f0de0SAdrian Chadd atid->cleanup_inprogress = 0; 4102eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 4103eb6f0de0SAdrian Chadd } 410488b3d483SAdrian Chadd 410588b3d483SAdrian Chadd /* Send BAR if required */ 4106f1bc738eSAdrian Chadd /* XXX why would we send a BAR when transitioning to non-aggregation? */ 410788b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 410888b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 4109f1bc738eSAdrian Chadd 4110eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4111eb6f0de0SAdrian Chadd 4112eb6f0de0SAdrian Chadd /* Handle frame completion */ 4113eb6f0de0SAdrian Chadd while (bf) { 4114eb6f0de0SAdrian Chadd bf_next = bf->bf_next; 4115eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 1); 4116eb6f0de0SAdrian Chadd bf = bf_next; 4117eb6f0de0SAdrian Chadd } 4118eb6f0de0SAdrian Chadd } 4119eb6f0de0SAdrian Chadd 4120eb6f0de0SAdrian Chadd /* 4121eb6f0de0SAdrian Chadd * Handle completion of an set of aggregate frames. 4122eb6f0de0SAdrian Chadd * 4123eb6f0de0SAdrian Chadd * XXX for now, simply complete each sub-frame. 4124eb6f0de0SAdrian Chadd * 4125eb6f0de0SAdrian Chadd * Note: the completion handler is the last descriptor in the aggregate, 4126eb6f0de0SAdrian Chadd * not the last descriptor in the first frame. 4127eb6f0de0SAdrian Chadd */ 4128eb6f0de0SAdrian Chadd static void 4129d4365d16SAdrian Chadd ath_tx_aggr_comp_aggr(struct ath_softc *sc, struct ath_buf *bf_first, 4130d4365d16SAdrian Chadd int fail) 4131eb6f0de0SAdrian Chadd { 4132eb6f0de0SAdrian Chadd //struct ath_desc *ds = bf->bf_lastds; 4133eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf_first->bf_node; 4134eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 4135eb6f0de0SAdrian Chadd int tid = bf_first->bf_state.bfs_tid; 4136eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 4137eb6f0de0SAdrian Chadd struct ath_tx_status ts; 4138eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 4139eb6f0de0SAdrian Chadd ath_bufhead bf_q; 4140eb6f0de0SAdrian Chadd ath_bufhead bf_cq; 4141eb6f0de0SAdrian Chadd int seq_st, tx_ok; 4142eb6f0de0SAdrian Chadd int hasba, isaggr; 4143eb6f0de0SAdrian Chadd uint32_t ba[2]; 4144eb6f0de0SAdrian Chadd struct ath_buf *bf, *bf_next; 4145eb6f0de0SAdrian Chadd int ba_index; 4146eb6f0de0SAdrian Chadd int drops = 0; 4147eb6f0de0SAdrian Chadd int nframes = 0, nbad = 0, nf; 4148eb6f0de0SAdrian Chadd int pktlen; 4149eb6f0de0SAdrian Chadd /* XXX there's too much on the stack? */ 4150b815538dSAdrian Chadd struct ath_rc_series rc[ATH_RC_NUM]; 4151eb6f0de0SAdrian Chadd int txseq; 4152eb6f0de0SAdrian Chadd 4153eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, "%s: called; hwq_depth=%d\n", 4154eb6f0de0SAdrian Chadd __func__, atid->hwq_depth); 4155eb6f0de0SAdrian Chadd 41560aa5c1bbSAdrian Chadd /* 41570aa5c1bbSAdrian Chadd * Take a copy; this may be needed -after- bf_first 41580aa5c1bbSAdrian Chadd * has been completed and freed. 41590aa5c1bbSAdrian Chadd */ 41600aa5c1bbSAdrian Chadd ts = bf_first->bf_status.ds_txstat; 41610aa5c1bbSAdrian Chadd 4162f1bc738eSAdrian Chadd TAILQ_INIT(&bf_q); 4163f1bc738eSAdrian Chadd TAILQ_INIT(&bf_cq); 4164f1bc738eSAdrian Chadd 4165eb6f0de0SAdrian Chadd /* The TID state is kept behind the TXQ lock */ 4166eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 4167eb6f0de0SAdrian Chadd 4168eb6f0de0SAdrian Chadd atid->hwq_depth--; 4169eb6f0de0SAdrian Chadd if (atid->hwq_depth < 0) 4170eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: hwq_depth < 0: %d\n", 4171eb6f0de0SAdrian Chadd __func__, atid->hwq_depth); 4172eb6f0de0SAdrian Chadd 4173eb6f0de0SAdrian Chadd /* 4174f1bc738eSAdrian Chadd * If the TID is filtered, handle completing the filter 4175f1bc738eSAdrian Chadd * transition before potentially kicking it to the cleanup 4176f1bc738eSAdrian Chadd * function. 41770aa5c1bbSAdrian Chadd * 41780aa5c1bbSAdrian Chadd * XXX this is duplicate work, ew. 4179f1bc738eSAdrian Chadd */ 4180f1bc738eSAdrian Chadd if (atid->isfiltered) 4181f1bc738eSAdrian Chadd ath_tx_tid_filt_comp_complete(sc, atid); 4182f1bc738eSAdrian Chadd 4183f1bc738eSAdrian Chadd /* 4184eb6f0de0SAdrian Chadd * Punt cleanup to the relevant function, not our problem now 4185eb6f0de0SAdrian Chadd */ 4186eb6f0de0SAdrian Chadd if (atid->cleanup_inprogress) { 4187f1bc738eSAdrian Chadd if (atid->isfiltered) 4188f1bc738eSAdrian Chadd device_printf(sc->sc_dev, 4189f1bc738eSAdrian Chadd "%s: isfiltered=1, normal_comp?\n", 4190f1bc738eSAdrian Chadd __func__); 4191eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4192eb6f0de0SAdrian Chadd ath_tx_comp_cleanup_aggr(sc, bf_first); 4193eb6f0de0SAdrian Chadd return; 4194eb6f0de0SAdrian Chadd } 4195eb6f0de0SAdrian Chadd 4196eb6f0de0SAdrian Chadd /* 4197f1bc738eSAdrian Chadd * If the frame is filtered, transition to filtered frame 4198f1bc738eSAdrian Chadd * mode and add this to the filtered frame list. 4199f1bc738eSAdrian Chadd * 4200f1bc738eSAdrian Chadd * XXX TODO: figure out how this interoperates with 4201f1bc738eSAdrian Chadd * BAR, pause and cleanup states. 4202f1bc738eSAdrian Chadd */ 4203f1bc738eSAdrian Chadd if ((ts.ts_status & HAL_TXERR_FILT) || 4204f1bc738eSAdrian Chadd (ts.ts_status != 0 && atid->isfiltered)) { 4205f1bc738eSAdrian Chadd if (fail != 0) 4206f1bc738eSAdrian Chadd device_printf(sc->sc_dev, 4207f1bc738eSAdrian Chadd "%s: isfiltered=1, fail=%d\n", __func__, fail); 4208f1bc738eSAdrian Chadd ath_tx_tid_filt_comp_aggr(sc, atid, bf_first, &bf_cq); 4209f1bc738eSAdrian Chadd 4210f1bc738eSAdrian Chadd /* Remove from BAW */ 4211f1bc738eSAdrian Chadd TAILQ_FOREACH_SAFE(bf, &bf_cq, bf_list, bf_next) { 4212f1bc738eSAdrian Chadd if (bf->bf_state.bfs_addedbaw) 4213f1bc738eSAdrian Chadd drops++; 4214f1bc738eSAdrian Chadd if (bf->bf_state.bfs_dobaw) { 4215f1bc738eSAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 4216f1bc738eSAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 4217f1bc738eSAdrian Chadd device_printf(sc->sc_dev, 4218f1bc738eSAdrian Chadd "%s: wasn't added: seqno %d\n", 4219f1bc738eSAdrian Chadd __func__, 4220f1bc738eSAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)); 4221f1bc738eSAdrian Chadd } 4222f1bc738eSAdrian Chadd bf->bf_state.bfs_dobaw = 0; 4223f1bc738eSAdrian Chadd } 4224f1bc738eSAdrian Chadd /* 4225f1bc738eSAdrian Chadd * If any intermediate frames in the BAW were dropped when 4226f1bc738eSAdrian Chadd * handling filtering things, send a BAR. 4227f1bc738eSAdrian Chadd */ 4228f1bc738eSAdrian Chadd if (drops) 4229f1bc738eSAdrian Chadd ath_tx_tid_bar_suspend(sc, atid); 4230f1bc738eSAdrian Chadd 4231f1bc738eSAdrian Chadd /* 4232f1bc738eSAdrian Chadd * Finish up by sending a BAR if required and freeing 4233f1bc738eSAdrian Chadd * the frames outside of the TX lock. 4234f1bc738eSAdrian Chadd */ 4235f1bc738eSAdrian Chadd goto finish_send_bar; 4236f1bc738eSAdrian Chadd } 4237f1bc738eSAdrian Chadd 4238f1bc738eSAdrian Chadd /* 4239eb6f0de0SAdrian Chadd * XXX for now, use the first frame in the aggregate for 4240eb6f0de0SAdrian Chadd * XXX rate control completion; it's at least consistent. 4241eb6f0de0SAdrian Chadd */ 4242eb6f0de0SAdrian Chadd pktlen = bf_first->bf_state.bfs_pktlen; 4243eb6f0de0SAdrian Chadd 4244eb6f0de0SAdrian Chadd /* 4245e9a6408eSAdrian Chadd * Handle errors first! 4246e9a6408eSAdrian Chadd * 4247e9a6408eSAdrian Chadd * Here, handle _any_ error as a "exceeded retries" error. 4248e9a6408eSAdrian Chadd * Later on (when filtered frames are to be specially handled) 4249e9a6408eSAdrian Chadd * it'll have to be expanded. 4250eb6f0de0SAdrian Chadd */ 4251e9a6408eSAdrian Chadd #if 0 4252eb6f0de0SAdrian Chadd if (ts.ts_status & HAL_TXERR_XRETRY) { 4253e9a6408eSAdrian Chadd #endif 4254e9a6408eSAdrian Chadd if (ts.ts_status != 0) { 4255eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4256eb6f0de0SAdrian Chadd ath_tx_comp_aggr_error(sc, bf_first, atid); 4257eb6f0de0SAdrian Chadd return; 4258eb6f0de0SAdrian Chadd } 4259eb6f0de0SAdrian Chadd 4260eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 4261eb6f0de0SAdrian Chadd 4262eb6f0de0SAdrian Chadd /* 4263eb6f0de0SAdrian Chadd * extract starting sequence and block-ack bitmap 4264eb6f0de0SAdrian Chadd */ 4265eb6f0de0SAdrian Chadd /* XXX endian-ness of seq_st, ba? */ 4266eb6f0de0SAdrian Chadd seq_st = ts.ts_seqnum; 4267eb6f0de0SAdrian Chadd hasba = !! (ts.ts_flags & HAL_TX_BA); 4268eb6f0de0SAdrian Chadd tx_ok = (ts.ts_status == 0); 4269eb6f0de0SAdrian Chadd isaggr = bf_first->bf_state.bfs_aggr; 4270eb6f0de0SAdrian Chadd ba[0] = ts.ts_ba_low; 4271eb6f0de0SAdrian Chadd ba[1] = ts.ts_ba_high; 4272eb6f0de0SAdrian Chadd 4273eb6f0de0SAdrian Chadd /* 4274eb6f0de0SAdrian Chadd * Copy the TX completion status and the rate control 4275eb6f0de0SAdrian Chadd * series from the first descriptor, as it may be freed 4276eb6f0de0SAdrian Chadd * before the rate control code can get its grubby fingers 4277eb6f0de0SAdrian Chadd * into things. 4278eb6f0de0SAdrian Chadd */ 4279eb6f0de0SAdrian Chadd memcpy(rc, bf_first->bf_state.bfs_rc, sizeof(rc)); 4280eb6f0de0SAdrian Chadd 4281eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 4282d4365d16SAdrian Chadd "%s: txa_start=%d, tx_ok=%d, status=%.8x, flags=%.8x, " 4283d4365d16SAdrian Chadd "isaggr=%d, seq_st=%d, hasba=%d, ba=%.8x, %.8x\n", 4284eb6f0de0SAdrian Chadd __func__, tap->txa_start, tx_ok, ts.ts_status, ts.ts_flags, 4285eb6f0de0SAdrian Chadd isaggr, seq_st, hasba, ba[0], ba[1]); 4286eb6f0de0SAdrian Chadd 4287eb6f0de0SAdrian Chadd /* Occasionally, the MAC sends a tx status for the wrong TID. */ 4288eb6f0de0SAdrian Chadd if (tid != ts.ts_tid) { 4289eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: tid %d != hw tid %d\n", 4290eb6f0de0SAdrian Chadd __func__, tid, ts.ts_tid); 4291eb6f0de0SAdrian Chadd tx_ok = 0; 4292eb6f0de0SAdrian Chadd } 4293eb6f0de0SAdrian Chadd 4294eb6f0de0SAdrian Chadd /* AR5416 BA bug; this requires an interface reset */ 4295eb6f0de0SAdrian Chadd if (isaggr && tx_ok && (! hasba)) { 4296eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 4297d4365d16SAdrian Chadd "%s: AR5416 bug: hasba=%d; txok=%d, isaggr=%d, " 4298d4365d16SAdrian Chadd "seq_st=%d\n", 4299eb6f0de0SAdrian Chadd __func__, hasba, tx_ok, isaggr, seq_st); 4300eb6f0de0SAdrian Chadd /* XXX TODO: schedule an interface reset */ 43010f078d63SJohn Baldwin #ifdef ATH_DEBUG 43026abbbae5SAdrian Chadd ath_printtxbuf(sc, bf_first, 43036abbbae5SAdrian Chadd sc->sc_ac2q[atid->ac]->axq_qnum, 0, 0); 43040f078d63SJohn Baldwin #endif 4305eb6f0de0SAdrian Chadd } 4306eb6f0de0SAdrian Chadd 4307eb6f0de0SAdrian Chadd /* 4308eb6f0de0SAdrian Chadd * Walk the list of frames, figure out which ones were correctly 4309eb6f0de0SAdrian Chadd * sent and which weren't. 4310eb6f0de0SAdrian Chadd */ 4311eb6f0de0SAdrian Chadd bf = bf_first; 4312eb6f0de0SAdrian Chadd nf = bf_first->bf_state.bfs_nframes; 4313eb6f0de0SAdrian Chadd 4314eb6f0de0SAdrian Chadd /* bf_first is going to be invalid once this list is walked */ 4315eb6f0de0SAdrian Chadd bf_first = NULL; 4316eb6f0de0SAdrian Chadd 4317eb6f0de0SAdrian Chadd /* 4318eb6f0de0SAdrian Chadd * Walk the list of completed frames and determine 4319eb6f0de0SAdrian Chadd * which need to be completed and which need to be 4320eb6f0de0SAdrian Chadd * retransmitted. 4321eb6f0de0SAdrian Chadd * 4322eb6f0de0SAdrian Chadd * For completed frames, the completion functions need 4323eb6f0de0SAdrian Chadd * to be called at the end of this function as the last 4324eb6f0de0SAdrian Chadd * node reference may free the node. 4325eb6f0de0SAdrian Chadd * 4326eb6f0de0SAdrian Chadd * Finally, since the TXQ lock can't be held during the 4327eb6f0de0SAdrian Chadd * completion callback (to avoid lock recursion), 4328eb6f0de0SAdrian Chadd * the completion calls have to be done outside of the 4329eb6f0de0SAdrian Chadd * lock. 4330eb6f0de0SAdrian Chadd */ 4331eb6f0de0SAdrian Chadd while (bf) { 4332eb6f0de0SAdrian Chadd nframes++; 4333d4365d16SAdrian Chadd ba_index = ATH_BA_INDEX(seq_st, 4334d4365d16SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)); 4335eb6f0de0SAdrian Chadd bf_next = bf->bf_next; 4336eb6f0de0SAdrian Chadd bf->bf_next = NULL; /* Remove it from the aggr list */ 4337eb6f0de0SAdrian Chadd 4338eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 4339eb6f0de0SAdrian Chadd "%s: checking bf=%p seqno=%d; ack=%d\n", 4340eb6f0de0SAdrian Chadd __func__, bf, SEQNO(bf->bf_state.bfs_seqno), 4341eb6f0de0SAdrian Chadd ATH_BA_ISSET(ba, ba_index)); 4342eb6f0de0SAdrian Chadd 4343eb6f0de0SAdrian Chadd if (tx_ok && ATH_BA_ISSET(ba, ba_index)) { 43442d3d4776SAdrian Chadd sc->sc_stats.ast_tx_aggr_ok++; 4345eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 4346eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 4347eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 4348eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 4349eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 4350eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 4351eb6f0de0SAdrian Chadd bf->bf_next = NULL; 4352eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list); 4353eb6f0de0SAdrian Chadd } else { 43542d3d4776SAdrian Chadd sc->sc_stats.ast_tx_aggr_fail++; 4355eb6f0de0SAdrian Chadd if (ath_tx_retry_subframe(sc, bf, &bf_q)) { 4356eb6f0de0SAdrian Chadd drops++; 4357eb6f0de0SAdrian Chadd bf->bf_next = NULL; 4358eb6f0de0SAdrian Chadd TAILQ_INSERT_TAIL(&bf_cq, bf, bf_list); 4359eb6f0de0SAdrian Chadd } 4360eb6f0de0SAdrian Chadd nbad++; 4361eb6f0de0SAdrian Chadd } 4362eb6f0de0SAdrian Chadd bf = bf_next; 4363eb6f0de0SAdrian Chadd } 4364eb6f0de0SAdrian Chadd 4365eb6f0de0SAdrian Chadd /* 4366eb6f0de0SAdrian Chadd * Now that the BAW updates have been done, unlock 4367eb6f0de0SAdrian Chadd * 4368eb6f0de0SAdrian Chadd * txseq is grabbed before the lock is released so we 4369eb6f0de0SAdrian Chadd * have a consistent view of what -was- in the BAW. 4370eb6f0de0SAdrian Chadd * Anything after this point will not yet have been 4371eb6f0de0SAdrian Chadd * TXed. 4372eb6f0de0SAdrian Chadd */ 4373eb6f0de0SAdrian Chadd txseq = tap->txa_start; 4374eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4375eb6f0de0SAdrian Chadd 4376eb6f0de0SAdrian Chadd if (nframes != nf) 4377eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 4378eb6f0de0SAdrian Chadd "%s: num frames seen=%d; bf nframes=%d\n", 4379eb6f0de0SAdrian Chadd __func__, nframes, nf); 4380eb6f0de0SAdrian Chadd 4381eb6f0de0SAdrian Chadd /* 4382eb6f0de0SAdrian Chadd * Now we know how many frames were bad, call the rate 4383eb6f0de0SAdrian Chadd * control code. 4384eb6f0de0SAdrian Chadd */ 4385eb6f0de0SAdrian Chadd if (fail == 0) 4386d4365d16SAdrian Chadd ath_tx_update_ratectrl(sc, ni, rc, &ts, pktlen, nframes, 4387d4365d16SAdrian Chadd nbad); 4388eb6f0de0SAdrian Chadd 4389eb6f0de0SAdrian Chadd /* 4390eb6f0de0SAdrian Chadd * send bar if we dropped any frames 4391eb6f0de0SAdrian Chadd */ 4392eb6f0de0SAdrian Chadd if (drops) { 439388b3d483SAdrian Chadd /* Suspend the TX queue and get ready to send the BAR */ 439488b3d483SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 439588b3d483SAdrian Chadd ath_tx_tid_bar_suspend(sc, atid); 439688b3d483SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4397eb6f0de0SAdrian Chadd } 4398eb6f0de0SAdrian Chadd 439939da9d42SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 440039da9d42SAdrian Chadd "%s: txa_start now %d\n", __func__, tap->txa_start); 440139da9d42SAdrian Chadd 4402eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 440339da9d42SAdrian Chadd 440439da9d42SAdrian Chadd /* Prepend all frames to the beginning of the queue */ 4405eb6f0de0SAdrian Chadd while ((bf = TAILQ_LAST(&bf_q, ath_bufhead_s)) != NULL) { 4406eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_q, bf, bf_list); 44073e6cc97fSAdrian Chadd ATH_TID_INSERT_HEAD(atid, bf, bf_list); 4408eb6f0de0SAdrian Chadd } 4409eb6f0de0SAdrian Chadd 441039da9d42SAdrian Chadd /* 441139da9d42SAdrian Chadd * Reschedule to grab some further frames. 441239da9d42SAdrian Chadd */ 441339da9d42SAdrian Chadd ath_tx_tid_sched(sc, atid); 4414eb6f0de0SAdrian Chadd 441588b3d483SAdrian Chadd /* 4416f1bc738eSAdrian Chadd * If the queue is filtered, re-schedule as required. 4417f1bc738eSAdrian Chadd * 4418f1bc738eSAdrian Chadd * This is required as there may be a subsequent TX descriptor 4419f1bc738eSAdrian Chadd * for this end-node that has CLRDMASK set, so it's quite possible 4420f1bc738eSAdrian Chadd * that a filtered frame will be followed by a non-filtered 4421f1bc738eSAdrian Chadd * (complete or otherwise) frame. 4422f1bc738eSAdrian Chadd * 4423f1bc738eSAdrian Chadd * XXX should we do this before we complete the frame? 4424f1bc738eSAdrian Chadd */ 4425f1bc738eSAdrian Chadd if (atid->isfiltered) 4426f1bc738eSAdrian Chadd ath_tx_tid_filt_comp_complete(sc, atid); 4427f1bc738eSAdrian Chadd 4428f1bc738eSAdrian Chadd finish_send_bar: 4429f1bc738eSAdrian Chadd 4430f1bc738eSAdrian Chadd /* 443188b3d483SAdrian Chadd * Send BAR if required 443288b3d483SAdrian Chadd */ 443388b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 443488b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 443539da9d42SAdrian Chadd 443688b3d483SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 443788b3d483SAdrian Chadd 4438eb6f0de0SAdrian Chadd /* Do deferred completion */ 4439eb6f0de0SAdrian Chadd while ((bf = TAILQ_FIRST(&bf_cq)) != NULL) { 4440eb6f0de0SAdrian Chadd TAILQ_REMOVE(&bf_cq, bf, bf_list); 4441eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, 0); 4442eb6f0de0SAdrian Chadd } 4443eb6f0de0SAdrian Chadd } 4444eb6f0de0SAdrian Chadd 4445eb6f0de0SAdrian Chadd /* 4446eb6f0de0SAdrian Chadd * Handle completion of unaggregated frames in an ADDBA 4447eb6f0de0SAdrian Chadd * session. 4448eb6f0de0SAdrian Chadd * 4449eb6f0de0SAdrian Chadd * Fail is set to 1 if the entry is being freed via a call to 4450eb6f0de0SAdrian Chadd * ath_tx_draintxq(). 4451eb6f0de0SAdrian Chadd */ 4452eb6f0de0SAdrian Chadd static void 4453eb6f0de0SAdrian Chadd ath_tx_aggr_comp_unaggr(struct ath_softc *sc, struct ath_buf *bf, int fail) 4454eb6f0de0SAdrian Chadd { 4455eb6f0de0SAdrian Chadd struct ieee80211_node *ni = bf->bf_node; 4456eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 4457eb6f0de0SAdrian Chadd int tid = bf->bf_state.bfs_tid; 4458eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 44590aa5c1bbSAdrian Chadd struct ath_tx_status ts; 4460f1bc738eSAdrian Chadd int drops = 0; 4461eb6f0de0SAdrian Chadd 4462eb6f0de0SAdrian Chadd /* 44630aa5c1bbSAdrian Chadd * Take a copy of this; filtering/cloning the frame may free the 44640aa5c1bbSAdrian Chadd * bf pointer. 44650aa5c1bbSAdrian Chadd */ 44660aa5c1bbSAdrian Chadd ts = bf->bf_status.ds_txstat; 44670aa5c1bbSAdrian Chadd 44680aa5c1bbSAdrian Chadd /* 4469eb6f0de0SAdrian Chadd * Update rate control status here, before we possibly 4470eb6f0de0SAdrian Chadd * punt to retry or cleanup. 4471eb6f0de0SAdrian Chadd * 4472eb6f0de0SAdrian Chadd * Do it outside of the TXQ lock. 4473eb6f0de0SAdrian Chadd */ 4474875a9451SAdrian Chadd if (fail == 0 && ((bf->bf_state.bfs_txflags & HAL_TXDESC_NOACK) == 0)) 4475eb6f0de0SAdrian Chadd ath_tx_update_ratectrl(sc, ni, bf->bf_state.bfs_rc, 4476eb6f0de0SAdrian Chadd &bf->bf_status.ds_txstat, 4477eb6f0de0SAdrian Chadd bf->bf_state.bfs_pktlen, 44780aa5c1bbSAdrian Chadd 1, (ts.ts_status == 0) ? 0 : 1); 4479eb6f0de0SAdrian Chadd 4480eb6f0de0SAdrian Chadd /* 4481eb6f0de0SAdrian Chadd * This is called early so atid->hwq_depth can be tracked. 4482eb6f0de0SAdrian Chadd * This unfortunately means that it's released and regrabbed 4483eb6f0de0SAdrian Chadd * during retry and cleanup. That's rather inefficient. 4484eb6f0de0SAdrian Chadd */ 4485eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 4486eb6f0de0SAdrian Chadd 4487eb6f0de0SAdrian Chadd if (tid == IEEE80211_NONQOS_TID) 4488eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: TID=16!\n", __func__); 4489eb6f0de0SAdrian Chadd 4490d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, 4491d4365d16SAdrian Chadd "%s: bf=%p: tid=%d, hwq_depth=%d, seqno=%d\n", 4492d4365d16SAdrian Chadd __func__, bf, bf->bf_state.bfs_tid, atid->hwq_depth, 4493d4365d16SAdrian Chadd SEQNO(bf->bf_state.bfs_seqno)); 4494eb6f0de0SAdrian Chadd 4495eb6f0de0SAdrian Chadd atid->hwq_depth--; 4496eb6f0de0SAdrian Chadd if (atid->hwq_depth < 0) 4497eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: hwq_depth < 0: %d\n", 4498eb6f0de0SAdrian Chadd __func__, atid->hwq_depth); 4499eb6f0de0SAdrian Chadd 4500eb6f0de0SAdrian Chadd /* 4501f1bc738eSAdrian Chadd * If the TID is filtered, handle completing the filter 4502f1bc738eSAdrian Chadd * transition before potentially kicking it to the cleanup 4503f1bc738eSAdrian Chadd * function. 4504f1bc738eSAdrian Chadd */ 4505f1bc738eSAdrian Chadd if (atid->isfiltered) 4506f1bc738eSAdrian Chadd ath_tx_tid_filt_comp_complete(sc, atid); 4507f1bc738eSAdrian Chadd 4508f1bc738eSAdrian Chadd /* 4509eb6f0de0SAdrian Chadd * If a cleanup is in progress, punt to comp_cleanup; 4510eb6f0de0SAdrian Chadd * rather than handling it here. It's thus their 4511eb6f0de0SAdrian Chadd * responsibility to clean up, call the completion 4512eb6f0de0SAdrian Chadd * function in net80211, etc. 4513eb6f0de0SAdrian Chadd */ 4514eb6f0de0SAdrian Chadd if (atid->cleanup_inprogress) { 4515f1bc738eSAdrian Chadd if (atid->isfiltered) 4516f1bc738eSAdrian Chadd device_printf(sc->sc_dev, 4517f1bc738eSAdrian Chadd "%s: isfiltered=1, normal_comp?\n", 4518f1bc738eSAdrian Chadd __func__); 4519eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4520d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: cleanup_unaggr\n", 4521d4365d16SAdrian Chadd __func__); 4522eb6f0de0SAdrian Chadd ath_tx_comp_cleanup_unaggr(sc, bf); 4523eb6f0de0SAdrian Chadd return; 4524eb6f0de0SAdrian Chadd } 4525eb6f0de0SAdrian Chadd 4526eb6f0de0SAdrian Chadd /* 4527f1bc738eSAdrian Chadd * XXX TODO: how does cleanup, BAR and filtered frame handling 4528f1bc738eSAdrian Chadd * overlap? 4529f1bc738eSAdrian Chadd * 4530f1bc738eSAdrian Chadd * If the frame is filtered OR if it's any failure but 4531f1bc738eSAdrian Chadd * the TID is filtered, the frame must be added to the 4532f1bc738eSAdrian Chadd * filtered frame list. 4533f1bc738eSAdrian Chadd * 4534f1bc738eSAdrian Chadd * However - a busy buffer can't be added to the filtered 4535f1bc738eSAdrian Chadd * list as it will end up being recycled without having 4536f1bc738eSAdrian Chadd * been made available for the hardware. 4537f1bc738eSAdrian Chadd */ 45380aa5c1bbSAdrian Chadd if ((ts.ts_status & HAL_TXERR_FILT) || 45390aa5c1bbSAdrian Chadd (ts.ts_status != 0 && atid->isfiltered)) { 4540f1bc738eSAdrian Chadd int freeframe; 4541f1bc738eSAdrian Chadd 4542f1bc738eSAdrian Chadd if (fail != 0) 4543f1bc738eSAdrian Chadd device_printf(sc->sc_dev, 4544f1bc738eSAdrian Chadd "%s: isfiltered=1, fail=%d\n", 4545f1bc738eSAdrian Chadd __func__, 4546f1bc738eSAdrian Chadd fail); 4547f1bc738eSAdrian Chadd freeframe = ath_tx_tid_filt_comp_single(sc, atid, bf); 4548f1bc738eSAdrian Chadd if (freeframe) { 4549f1bc738eSAdrian Chadd /* Remove from BAW */ 4550f1bc738eSAdrian Chadd if (bf->bf_state.bfs_addedbaw) 4551f1bc738eSAdrian Chadd drops++; 4552f1bc738eSAdrian Chadd if (bf->bf_state.bfs_dobaw) { 4553f1bc738eSAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 4554f1bc738eSAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 4555f1bc738eSAdrian Chadd device_printf(sc->sc_dev, 4556f1bc738eSAdrian Chadd "%s: wasn't added: seqno %d\n", 4557f1bc738eSAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 4558f1bc738eSAdrian Chadd } 4559f1bc738eSAdrian Chadd bf->bf_state.bfs_dobaw = 0; 4560f1bc738eSAdrian Chadd } 4561f1bc738eSAdrian Chadd 4562f1bc738eSAdrian Chadd /* 4563f1bc738eSAdrian Chadd * If the frame couldn't be filtered, treat it as a drop and 4564f1bc738eSAdrian Chadd * prepare to send a BAR. 4565f1bc738eSAdrian Chadd */ 4566f1bc738eSAdrian Chadd if (freeframe && drops) 4567f1bc738eSAdrian Chadd ath_tx_tid_bar_suspend(sc, atid); 4568f1bc738eSAdrian Chadd 4569f1bc738eSAdrian Chadd /* 4570f1bc738eSAdrian Chadd * Send BAR if required 4571f1bc738eSAdrian Chadd */ 4572f1bc738eSAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 4573f1bc738eSAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 4574f1bc738eSAdrian Chadd 4575f1bc738eSAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4576f1bc738eSAdrian Chadd /* 4577f1bc738eSAdrian Chadd * If freeframe is set, then the frame couldn't be 4578f1bc738eSAdrian Chadd * cloned and bf is still valid. Just complete/free it. 4579f1bc738eSAdrian Chadd */ 4580f1bc738eSAdrian Chadd if (freeframe) 4581f1bc738eSAdrian Chadd ath_tx_default_comp(sc, bf, fail); 4582f1bc738eSAdrian Chadd 4583f1bc738eSAdrian Chadd 4584f1bc738eSAdrian Chadd return; 4585f1bc738eSAdrian Chadd } 4586f1bc738eSAdrian Chadd /* 4587eb6f0de0SAdrian Chadd * Don't bother with the retry check if all frames 4588eb6f0de0SAdrian Chadd * are being failed (eg during queue deletion.) 4589eb6f0de0SAdrian Chadd */ 4590e9a6408eSAdrian Chadd #if 0 4591eb6f0de0SAdrian Chadd if (fail == 0 && ts->ts_status & HAL_TXERR_XRETRY) { 4592e9a6408eSAdrian Chadd #endif 45930aa5c1bbSAdrian Chadd if (fail == 0 && ts.ts_status != 0) { 4594eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4595d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: retry_unaggr\n", 4596d4365d16SAdrian Chadd __func__); 4597eb6f0de0SAdrian Chadd ath_tx_aggr_retry_unaggr(sc, bf); 4598eb6f0de0SAdrian Chadd return; 4599eb6f0de0SAdrian Chadd } 4600eb6f0de0SAdrian Chadd 4601eb6f0de0SAdrian Chadd /* Success? Complete */ 4602eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: TID=%d, seqno %d\n", 4603eb6f0de0SAdrian Chadd __func__, tid, SEQNO(bf->bf_state.bfs_seqno)); 4604eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_dobaw) { 4605eb6f0de0SAdrian Chadd ath_tx_update_baw(sc, an, atid, bf); 4606eb6f0de0SAdrian Chadd bf->bf_state.bfs_dobaw = 0; 4607eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_addedbaw) 4608eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, 4609eb6f0de0SAdrian Chadd "%s: wasn't added: seqno %d\n", 4610eb6f0de0SAdrian Chadd __func__, SEQNO(bf->bf_state.bfs_seqno)); 4611eb6f0de0SAdrian Chadd } 4612eb6f0de0SAdrian Chadd 461388b3d483SAdrian Chadd /* 4614f1bc738eSAdrian Chadd * If the queue is filtered, re-schedule as required. 4615f1bc738eSAdrian Chadd * 4616f1bc738eSAdrian Chadd * This is required as there may be a subsequent TX descriptor 4617f1bc738eSAdrian Chadd * for this end-node that has CLRDMASK set, so it's quite possible 4618f1bc738eSAdrian Chadd * that a filtered frame will be followed by a non-filtered 4619f1bc738eSAdrian Chadd * (complete or otherwise) frame. 4620f1bc738eSAdrian Chadd * 4621f1bc738eSAdrian Chadd * XXX should we do this before we complete the frame? 4622f1bc738eSAdrian Chadd */ 4623f1bc738eSAdrian Chadd if (atid->isfiltered) 4624f1bc738eSAdrian Chadd ath_tx_tid_filt_comp_complete(sc, atid); 4625f1bc738eSAdrian Chadd 4626f1bc738eSAdrian Chadd /* 462788b3d483SAdrian Chadd * Send BAR if required 462888b3d483SAdrian Chadd */ 462988b3d483SAdrian Chadd if (ath_tx_tid_bar_tx_ready(sc, atid)) 463088b3d483SAdrian Chadd ath_tx_tid_bar_tx(sc, atid); 463188b3d483SAdrian Chadd 4632eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 4633eb6f0de0SAdrian Chadd 4634eb6f0de0SAdrian Chadd ath_tx_default_comp(sc, bf, fail); 4635eb6f0de0SAdrian Chadd /* bf is freed at this point */ 4636eb6f0de0SAdrian Chadd } 4637eb6f0de0SAdrian Chadd 4638eb6f0de0SAdrian Chadd void 4639eb6f0de0SAdrian Chadd ath_tx_aggr_comp(struct ath_softc *sc, struct ath_buf *bf, int fail) 4640eb6f0de0SAdrian Chadd { 4641eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_aggr) 4642eb6f0de0SAdrian Chadd ath_tx_aggr_comp_aggr(sc, bf, fail); 4643eb6f0de0SAdrian Chadd else 4644eb6f0de0SAdrian Chadd ath_tx_aggr_comp_unaggr(sc, bf, fail); 4645eb6f0de0SAdrian Chadd } 4646eb6f0de0SAdrian Chadd 4647eb6f0de0SAdrian Chadd /* 4648eb6f0de0SAdrian Chadd * Schedule some packets from the given node/TID to the hardware. 4649eb6f0de0SAdrian Chadd * 4650eb6f0de0SAdrian Chadd * This is the aggregate version. 4651eb6f0de0SAdrian Chadd */ 4652eb6f0de0SAdrian Chadd void 4653eb6f0de0SAdrian Chadd ath_tx_tid_hw_queue_aggr(struct ath_softc *sc, struct ath_node *an, 4654eb6f0de0SAdrian Chadd struct ath_tid *tid) 4655eb6f0de0SAdrian Chadd { 4656eb6f0de0SAdrian Chadd struct ath_buf *bf; 4657eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 4658eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 4659eb6f0de0SAdrian Chadd ATH_AGGR_STATUS status; 4660eb6f0de0SAdrian Chadd ath_bufhead bf_q; 4661eb6f0de0SAdrian Chadd 4662eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: tid=%d\n", __func__, tid->tid); 4663eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 4664eb6f0de0SAdrian Chadd 4665eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid->tid); 4666eb6f0de0SAdrian Chadd 4667eb6f0de0SAdrian Chadd if (tid->tid == IEEE80211_NONQOS_TID) 4668eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: called for TID=NONQOS_TID?\n", 4669eb6f0de0SAdrian Chadd __func__); 4670eb6f0de0SAdrian Chadd 4671eb6f0de0SAdrian Chadd for (;;) { 4672eb6f0de0SAdrian Chadd status = ATH_AGGR_DONE; 4673eb6f0de0SAdrian Chadd 4674eb6f0de0SAdrian Chadd /* 4675eb6f0de0SAdrian Chadd * If the upper layer has paused the TID, don't 4676eb6f0de0SAdrian Chadd * queue any further packets. 4677eb6f0de0SAdrian Chadd * 4678eb6f0de0SAdrian Chadd * This can also occur from the completion task because 4679eb6f0de0SAdrian Chadd * of packet loss; but as its serialised with this code, 4680eb6f0de0SAdrian Chadd * it won't "appear" half way through queuing packets. 4681eb6f0de0SAdrian Chadd */ 4682eb6f0de0SAdrian Chadd if (tid->paused) 4683eb6f0de0SAdrian Chadd break; 4684eb6f0de0SAdrian Chadd 46853e6cc97fSAdrian Chadd bf = ATH_TID_FIRST(tid); 4686eb6f0de0SAdrian Chadd if (bf == NULL) { 4687eb6f0de0SAdrian Chadd break; 4688eb6f0de0SAdrian Chadd } 4689eb6f0de0SAdrian Chadd 4690eb6f0de0SAdrian Chadd /* 4691eb6f0de0SAdrian Chadd * If the packet doesn't fall within the BAW (eg a NULL 4692eb6f0de0SAdrian Chadd * data frame), schedule it directly; continue. 4693eb6f0de0SAdrian Chadd */ 4694eb6f0de0SAdrian Chadd if (! bf->bf_state.bfs_dobaw) { 4695d4365d16SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 4696d4365d16SAdrian Chadd "%s: non-baw packet\n", 4697eb6f0de0SAdrian Chadd __func__); 46983e6cc97fSAdrian Chadd ATH_TID_REMOVE(tid, bf, bf_list); 46992a9f83afSAdrian Chadd 47002a9f83afSAdrian Chadd if (bf->bf_state.bfs_nframes > 1) 47012a9f83afSAdrian Chadd device_printf(sc->sc_dev, 47022a9f83afSAdrian Chadd "%s: aggr=%d, nframes=%d\n", 47032a9f83afSAdrian Chadd __func__, 47042a9f83afSAdrian Chadd bf->bf_state.bfs_aggr, 47052a9f83afSAdrian Chadd bf->bf_state.bfs_nframes); 47062a9f83afSAdrian Chadd 47072a9f83afSAdrian Chadd /* 47082a9f83afSAdrian Chadd * This shouldn't happen - such frames shouldn't 47092a9f83afSAdrian Chadd * ever have been queued as an aggregate in the 47102a9f83afSAdrian Chadd * first place. However, make sure the fields 47112a9f83afSAdrian Chadd * are correctly setup just to be totally sure. 47122a9f83afSAdrian Chadd */ 4713eb6f0de0SAdrian Chadd bf->bf_state.bfs_aggr = 0; 47142a9f83afSAdrian Chadd bf->bf_state.bfs_nframes = 1; 47152a9f83afSAdrian Chadd 47164e81f27cSAdrian Chadd /* Update CLRDMASK just before this frame is queued */ 47174e81f27cSAdrian Chadd ath_tx_update_clrdmask(sc, tid, bf); 47184e81f27cSAdrian Chadd 4719eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 4720e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 4721e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 4722eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 4723e2e4a2c2SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 4724eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 4725eb6f0de0SAdrian Chadd ath_hal_clr11n_aggr(sc->sc_ah, bf->bf_desc); 4726eb6f0de0SAdrian Chadd 4727eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_nonbaw_pkt++; 4728eb6f0de0SAdrian Chadd 4729eb6f0de0SAdrian Chadd /* Queue the packet; continue */ 4730eb6f0de0SAdrian Chadd goto queuepkt; 4731eb6f0de0SAdrian Chadd } 4732eb6f0de0SAdrian Chadd 4733eb6f0de0SAdrian Chadd TAILQ_INIT(&bf_q); 4734eb6f0de0SAdrian Chadd 4735eb6f0de0SAdrian Chadd /* 4736eb6f0de0SAdrian Chadd * Do a rate control lookup on the first frame in the 4737eb6f0de0SAdrian Chadd * list. The rate control code needs that to occur 4738eb6f0de0SAdrian Chadd * before it can determine whether to TX. 4739eb6f0de0SAdrian Chadd * It's inaccurate because the rate control code doesn't 4740eb6f0de0SAdrian Chadd * really "do" aggregate lookups, so it only considers 4741eb6f0de0SAdrian Chadd * the size of the first frame. 4742eb6f0de0SAdrian Chadd */ 4743eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 4744eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[3].rix = 0; 4745eb6f0de0SAdrian Chadd bf->bf_state.bfs_rc[3].tries = 0; 4746e2e4a2c2SAdrian Chadd 4747e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 4748e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 4749e2e4a2c2SAdrian Chadd 4750e2e4a2c2SAdrian Chadd ath_tx_set_rtscts(sc, bf); 4751eb6f0de0SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 4752eb6f0de0SAdrian Chadd 4753eb6f0de0SAdrian Chadd status = ath_tx_form_aggr(sc, an, tid, &bf_q); 4754eb6f0de0SAdrian Chadd 4755eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 4756eb6f0de0SAdrian Chadd "%s: ath_tx_form_aggr() status=%d\n", __func__, status); 4757eb6f0de0SAdrian Chadd 4758eb6f0de0SAdrian Chadd /* 4759eb6f0de0SAdrian Chadd * No frames to be picked up - out of BAW 4760eb6f0de0SAdrian Chadd */ 4761eb6f0de0SAdrian Chadd if (TAILQ_EMPTY(&bf_q)) 4762eb6f0de0SAdrian Chadd break; 4763eb6f0de0SAdrian Chadd 4764eb6f0de0SAdrian Chadd /* 4765eb6f0de0SAdrian Chadd * This assumes that the descriptor list in the ath_bufhead 4766eb6f0de0SAdrian Chadd * are already linked together via bf_next pointers. 4767eb6f0de0SAdrian Chadd */ 4768eb6f0de0SAdrian Chadd bf = TAILQ_FIRST(&bf_q); 4769eb6f0de0SAdrian Chadd 4770e2e4a2c2SAdrian Chadd if (status == ATH_AGGR_8K_LIMITED) 4771e2e4a2c2SAdrian Chadd sc->sc_aggr_stats.aggr_rts_aggr_limited++; 4772e2e4a2c2SAdrian Chadd 4773eb6f0de0SAdrian Chadd /* 4774eb6f0de0SAdrian Chadd * If it's the only frame send as non-aggregate 4775eb6f0de0SAdrian Chadd * assume that ath_tx_form_aggr() has checked 4776eb6f0de0SAdrian Chadd * whether it's in the BAW and added it appropriately. 4777eb6f0de0SAdrian Chadd */ 4778eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_nframes == 1) { 4779eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 4780eb6f0de0SAdrian Chadd "%s: single-frame aggregate\n", __func__); 47814e81f27cSAdrian Chadd 47824e81f27cSAdrian Chadd /* Update CLRDMASK just before this frame is queued */ 47834e81f27cSAdrian Chadd ath_tx_update_clrdmask(sc, tid, bf); 47844e81f27cSAdrian Chadd 4785eb6f0de0SAdrian Chadd bf->bf_state.bfs_aggr = 0; 478621840808SAdrian Chadd bf->bf_state.bfs_ndelim = 0; 4787eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 4788eb6f0de0SAdrian Chadd ath_hal_clr11n_aggr(sc->sc_ah, bf->bf_desc); 4789eb6f0de0SAdrian Chadd if (status == ATH_AGGR_BAW_CLOSED) 4790eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_baw_closed_single_pkt++; 4791eb6f0de0SAdrian Chadd else 4792eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_single_pkt++; 4793eb6f0de0SAdrian Chadd } else { 4794eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_AGGR, 4795d4365d16SAdrian Chadd "%s: multi-frame aggregate: %d frames, " 4796d4365d16SAdrian Chadd "length %d\n", 4797eb6f0de0SAdrian Chadd __func__, bf->bf_state.bfs_nframes, 4798eb6f0de0SAdrian Chadd bf->bf_state.bfs_al); 4799eb6f0de0SAdrian Chadd bf->bf_state.bfs_aggr = 1; 4800eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_pkts[bf->bf_state.bfs_nframes]++; 4801eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_aggr_pkt++; 4802eb6f0de0SAdrian Chadd 48034e81f27cSAdrian Chadd /* Update CLRDMASK just before this frame is queued */ 48044e81f27cSAdrian Chadd ath_tx_update_clrdmask(sc, tid, bf); 48054e81f27cSAdrian Chadd 4806eb6f0de0SAdrian Chadd /* 4807e2e4a2c2SAdrian Chadd * Calculate the duration/protection as required. 4808e2e4a2c2SAdrian Chadd */ 4809e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 4810e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 4811e2e4a2c2SAdrian Chadd 4812e2e4a2c2SAdrian Chadd /* 4813eb6f0de0SAdrian Chadd * Update the rate and rtscts information based on the 4814eb6f0de0SAdrian Chadd * rate decision made by the rate control code; 4815eb6f0de0SAdrian Chadd * the first frame in the aggregate needs it. 4816eb6f0de0SAdrian Chadd */ 4817eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 4818eb6f0de0SAdrian Chadd 4819eb6f0de0SAdrian Chadd /* 4820eb6f0de0SAdrian Chadd * Setup the relevant descriptor fields 4821eb6f0de0SAdrian Chadd * for aggregation. The first descriptor 4822eb6f0de0SAdrian Chadd * already points to the rest in the chain. 4823eb6f0de0SAdrian Chadd */ 4824eb6f0de0SAdrian Chadd ath_tx_setds_11n(sc, bf); 4825eb6f0de0SAdrian Chadd 4826eb6f0de0SAdrian Chadd } 4827eb6f0de0SAdrian Chadd queuepkt: 4828eb6f0de0SAdrian Chadd //txq = bf->bf_state.bfs_txq; 4829eb6f0de0SAdrian Chadd 4830eb6f0de0SAdrian Chadd /* Set completion handler, multi-frame aggregate or not */ 4831eb6f0de0SAdrian Chadd bf->bf_comp = ath_tx_aggr_comp; 4832eb6f0de0SAdrian Chadd 4833eb6f0de0SAdrian Chadd if (bf->bf_state.bfs_tid == IEEE80211_NONQOS_TID) 4834eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: TID=16?\n", __func__); 4835eb6f0de0SAdrian Chadd 4836eb6f0de0SAdrian Chadd /* Punt to txq */ 4837eb6f0de0SAdrian Chadd ath_tx_handoff(sc, txq, bf); 4838eb6f0de0SAdrian Chadd 4839eb6f0de0SAdrian Chadd /* Track outstanding buffer count to hardware */ 4840eb6f0de0SAdrian Chadd /* aggregates are "one" buffer */ 4841eb6f0de0SAdrian Chadd tid->hwq_depth++; 4842eb6f0de0SAdrian Chadd 4843eb6f0de0SAdrian Chadd /* 4844eb6f0de0SAdrian Chadd * Break out if ath_tx_form_aggr() indicated 4845eb6f0de0SAdrian Chadd * there can't be any further progress (eg BAW is full.) 4846eb6f0de0SAdrian Chadd * Checking for an empty txq is done above. 4847eb6f0de0SAdrian Chadd * 4848eb6f0de0SAdrian Chadd * XXX locking on txq here? 4849eb6f0de0SAdrian Chadd */ 4850eb6f0de0SAdrian Chadd if (txq->axq_aggr_depth >= sc->sc_hwq_limit || 4851eb6f0de0SAdrian Chadd status == ATH_AGGR_BAW_CLOSED) 4852eb6f0de0SAdrian Chadd break; 4853eb6f0de0SAdrian Chadd } 4854eb6f0de0SAdrian Chadd } 4855eb6f0de0SAdrian Chadd 4856eb6f0de0SAdrian Chadd /* 4857eb6f0de0SAdrian Chadd * Schedule some packets from the given node/TID to the hardware. 4858eb6f0de0SAdrian Chadd */ 4859eb6f0de0SAdrian Chadd void 4860eb6f0de0SAdrian Chadd ath_tx_tid_hw_queue_norm(struct ath_softc *sc, struct ath_node *an, 4861eb6f0de0SAdrian Chadd struct ath_tid *tid) 4862eb6f0de0SAdrian Chadd { 4863eb6f0de0SAdrian Chadd struct ath_buf *bf; 4864eb6f0de0SAdrian Chadd struct ath_txq *txq = sc->sc_ac2q[tid->ac]; 4865eb6f0de0SAdrian Chadd 4866eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: node %p: TID %d: called\n", 4867eb6f0de0SAdrian Chadd __func__, an, tid->tid); 4868eb6f0de0SAdrian Chadd 48694e81f27cSAdrian Chadd ATH_TID_LOCK_ASSERT(sc, tid); 4870eb6f0de0SAdrian Chadd 4871eb6f0de0SAdrian Chadd /* Check - is AMPDU pending or running? then print out something */ 4872eb6f0de0SAdrian Chadd if (ath_tx_ampdu_pending(sc, an, tid->tid)) 4873eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: tid=%d, ampdu pending?\n", 4874eb6f0de0SAdrian Chadd __func__, tid->tid); 4875eb6f0de0SAdrian Chadd if (ath_tx_ampdu_running(sc, an, tid->tid)) 4876eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: tid=%d, ampdu running?\n", 4877eb6f0de0SAdrian Chadd __func__, tid->tid); 4878eb6f0de0SAdrian Chadd 4879eb6f0de0SAdrian Chadd for (;;) { 4880eb6f0de0SAdrian Chadd 4881eb6f0de0SAdrian Chadd /* 4882eb6f0de0SAdrian Chadd * If the upper layers have paused the TID, don't 4883eb6f0de0SAdrian Chadd * queue any further packets. 4884eb6f0de0SAdrian Chadd */ 4885eb6f0de0SAdrian Chadd if (tid->paused) 4886eb6f0de0SAdrian Chadd break; 4887eb6f0de0SAdrian Chadd 48883e6cc97fSAdrian Chadd bf = ATH_TID_FIRST(tid); 4889eb6f0de0SAdrian Chadd if (bf == NULL) { 4890eb6f0de0SAdrian Chadd break; 4891eb6f0de0SAdrian Chadd } 4892eb6f0de0SAdrian Chadd 48933e6cc97fSAdrian Chadd ATH_TID_REMOVE(tid, bf, bf_list); 4894eb6f0de0SAdrian Chadd 4895eb6f0de0SAdrian Chadd KASSERT(txq == bf->bf_state.bfs_txq, ("txqs not equal!\n")); 4896eb6f0de0SAdrian Chadd 4897eb6f0de0SAdrian Chadd /* Sanity check! */ 4898eb6f0de0SAdrian Chadd if (tid->tid != bf->bf_state.bfs_tid) { 4899eb6f0de0SAdrian Chadd device_printf(sc->sc_dev, "%s: bfs_tid %d !=" 4900eb6f0de0SAdrian Chadd " tid %d\n", 4901eb6f0de0SAdrian Chadd __func__, bf->bf_state.bfs_tid, tid->tid); 4902eb6f0de0SAdrian Chadd } 4903eb6f0de0SAdrian Chadd /* Normal completion handler */ 4904eb6f0de0SAdrian Chadd bf->bf_comp = ath_tx_normal_comp; 4905eb6f0de0SAdrian Chadd 49060c54de88SAdrian Chadd /* 49070c54de88SAdrian Chadd * Override this for now, until the non-aggregate 49080c54de88SAdrian Chadd * completion handler correctly handles software retransmits. 49090c54de88SAdrian Chadd */ 49100c54de88SAdrian Chadd bf->bf_state.bfs_txflags |= HAL_TXDESC_CLRDMASK; 49110c54de88SAdrian Chadd 49124e81f27cSAdrian Chadd /* Update CLRDMASK just before this frame is queued */ 49134e81f27cSAdrian Chadd ath_tx_update_clrdmask(sc, tid, bf); 49144e81f27cSAdrian Chadd 4915eb6f0de0SAdrian Chadd /* Program descriptors + rate control */ 4916eb6f0de0SAdrian Chadd ath_tx_do_ratelookup(sc, bf); 4917e2e4a2c2SAdrian Chadd ath_tx_calc_duration(sc, bf); 4918e2e4a2c2SAdrian Chadd ath_tx_calc_protection(sc, bf); 4919eb6f0de0SAdrian Chadd ath_tx_set_rtscts(sc, bf); 4920e2e4a2c2SAdrian Chadd ath_tx_rate_fill_rcflags(sc, bf); 4921eb6f0de0SAdrian Chadd ath_tx_setds(sc, bf); 4922eb6f0de0SAdrian Chadd 4923eb6f0de0SAdrian Chadd /* Track outstanding buffer count to hardware */ 4924eb6f0de0SAdrian Chadd /* aggregates are "one" buffer */ 4925eb6f0de0SAdrian Chadd tid->hwq_depth++; 4926eb6f0de0SAdrian Chadd 4927eb6f0de0SAdrian Chadd /* Punt to hardware or software txq */ 4928eb6f0de0SAdrian Chadd ath_tx_handoff(sc, txq, bf); 4929eb6f0de0SAdrian Chadd } 4930eb6f0de0SAdrian Chadd } 4931eb6f0de0SAdrian Chadd 4932eb6f0de0SAdrian Chadd /* 4933eb6f0de0SAdrian Chadd * Schedule some packets to the given hardware queue. 4934eb6f0de0SAdrian Chadd * 4935eb6f0de0SAdrian Chadd * This function walks the list of TIDs (ie, ath_node TIDs 4936eb6f0de0SAdrian Chadd * with queued traffic) and attempts to schedule traffic 4937eb6f0de0SAdrian Chadd * from them. 4938eb6f0de0SAdrian Chadd * 4939eb6f0de0SAdrian Chadd * TID scheduling is implemented as a FIFO, with TIDs being 4940eb6f0de0SAdrian Chadd * added to the end of the queue after some frames have been 4941eb6f0de0SAdrian Chadd * scheduled. 4942eb6f0de0SAdrian Chadd */ 4943eb6f0de0SAdrian Chadd void 4944eb6f0de0SAdrian Chadd ath_txq_sched(struct ath_softc *sc, struct ath_txq *txq) 4945eb6f0de0SAdrian Chadd { 4946eb6f0de0SAdrian Chadd struct ath_tid *tid, *next, *last; 4947eb6f0de0SAdrian Chadd 4948eb6f0de0SAdrian Chadd ATH_TXQ_LOCK_ASSERT(txq); 4949eb6f0de0SAdrian Chadd 4950eb6f0de0SAdrian Chadd /* 4951eb6f0de0SAdrian Chadd * Don't schedule if the hardware queue is busy. 4952eb6f0de0SAdrian Chadd * This (hopefully) gives some more time to aggregate 4953eb6f0de0SAdrian Chadd * some packets in the aggregation queue. 4954eb6f0de0SAdrian Chadd */ 4955eb6f0de0SAdrian Chadd if (txq->axq_aggr_depth >= sc->sc_hwq_limit) { 4956eb6f0de0SAdrian Chadd sc->sc_aggr_stats.aggr_sched_nopkt++; 4957eb6f0de0SAdrian Chadd return; 4958eb6f0de0SAdrian Chadd } 4959eb6f0de0SAdrian Chadd 4960eb6f0de0SAdrian Chadd last = TAILQ_LAST(&txq->axq_tidq, axq_t_s); 4961eb6f0de0SAdrian Chadd 4962eb6f0de0SAdrian Chadd TAILQ_FOREACH_SAFE(tid, &txq->axq_tidq, axq_qelem, next) { 4963eb6f0de0SAdrian Chadd /* 4964eb6f0de0SAdrian Chadd * Suspend paused queues here; they'll be resumed 4965eb6f0de0SAdrian Chadd * once the addba completes or times out. 4966eb6f0de0SAdrian Chadd */ 4967eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX, "%s: tid=%d, paused=%d\n", 4968eb6f0de0SAdrian Chadd __func__, tid->tid, tid->paused); 4969eb6f0de0SAdrian Chadd ath_tx_tid_unsched(sc, tid); 4970eb6f0de0SAdrian Chadd if (tid->paused) { 4971eb6f0de0SAdrian Chadd continue; 4972eb6f0de0SAdrian Chadd } 4973eb6f0de0SAdrian Chadd if (ath_tx_ampdu_running(sc, tid->an, tid->tid)) 4974eb6f0de0SAdrian Chadd ath_tx_tid_hw_queue_aggr(sc, tid->an, tid); 4975eb6f0de0SAdrian Chadd else 4976eb6f0de0SAdrian Chadd ath_tx_tid_hw_queue_norm(sc, tid->an, tid); 4977eb6f0de0SAdrian Chadd 4978eb6f0de0SAdrian Chadd /* Not empty? Re-schedule */ 4979eb6f0de0SAdrian Chadd if (tid->axq_depth != 0) 4980eb6f0de0SAdrian Chadd ath_tx_tid_sched(sc, tid); 4981eb6f0de0SAdrian Chadd 4982eb6f0de0SAdrian Chadd /* Give the software queue time to aggregate more packets */ 4983eb6f0de0SAdrian Chadd if (txq->axq_aggr_depth >= sc->sc_hwq_limit) { 4984eb6f0de0SAdrian Chadd break; 4985eb6f0de0SAdrian Chadd } 4986eb6f0de0SAdrian Chadd 4987eb6f0de0SAdrian Chadd /* 4988eb6f0de0SAdrian Chadd * If this was the last entry on the original list, stop. 4989eb6f0de0SAdrian Chadd * Otherwise nodes that have been rescheduled onto the end 4990eb6f0de0SAdrian Chadd * of the TID FIFO list will just keep being rescheduled. 4991eb6f0de0SAdrian Chadd */ 4992eb6f0de0SAdrian Chadd if (tid == last) 4993eb6f0de0SAdrian Chadd break; 4994eb6f0de0SAdrian Chadd } 4995eb6f0de0SAdrian Chadd } 4996eb6f0de0SAdrian Chadd 4997eb6f0de0SAdrian Chadd /* 4998eb6f0de0SAdrian Chadd * TX addba handling 4999eb6f0de0SAdrian Chadd */ 5000eb6f0de0SAdrian Chadd 5001eb6f0de0SAdrian Chadd /* 5002eb6f0de0SAdrian Chadd * Return net80211 TID struct pointer, or NULL for none 5003eb6f0de0SAdrian Chadd */ 5004eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu * 5005eb6f0de0SAdrian Chadd ath_tx_get_tx_tid(struct ath_node *an, int tid) 5006eb6f0de0SAdrian Chadd { 5007eb6f0de0SAdrian Chadd struct ieee80211_node *ni = &an->an_node; 5008eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 5009eb6f0de0SAdrian Chadd 5010eb6f0de0SAdrian Chadd if (tid == IEEE80211_NONQOS_TID) 5011eb6f0de0SAdrian Chadd return NULL; 5012eb6f0de0SAdrian Chadd 50132aa563dfSAdrian Chadd tap = &ni->ni_tx_ampdu[tid]; 5014eb6f0de0SAdrian Chadd return tap; 5015eb6f0de0SAdrian Chadd } 5016eb6f0de0SAdrian Chadd 5017eb6f0de0SAdrian Chadd /* 5018eb6f0de0SAdrian Chadd * Is AMPDU-TX running? 5019eb6f0de0SAdrian Chadd */ 5020eb6f0de0SAdrian Chadd static int 5021eb6f0de0SAdrian Chadd ath_tx_ampdu_running(struct ath_softc *sc, struct ath_node *an, int tid) 5022eb6f0de0SAdrian Chadd { 5023eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 5024eb6f0de0SAdrian Chadd 5025eb6f0de0SAdrian Chadd if (tid == IEEE80211_NONQOS_TID) 5026eb6f0de0SAdrian Chadd return 0; 5027eb6f0de0SAdrian Chadd 5028eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 5029eb6f0de0SAdrian Chadd if (tap == NULL) 5030eb6f0de0SAdrian Chadd return 0; /* Not valid; default to not running */ 5031eb6f0de0SAdrian Chadd 5032eb6f0de0SAdrian Chadd return !! (tap->txa_flags & IEEE80211_AGGR_RUNNING); 5033eb6f0de0SAdrian Chadd } 5034eb6f0de0SAdrian Chadd 5035eb6f0de0SAdrian Chadd /* 5036eb6f0de0SAdrian Chadd * Is AMPDU-TX negotiation pending? 5037eb6f0de0SAdrian Chadd */ 5038eb6f0de0SAdrian Chadd static int 5039eb6f0de0SAdrian Chadd ath_tx_ampdu_pending(struct ath_softc *sc, struct ath_node *an, int tid) 5040eb6f0de0SAdrian Chadd { 5041eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap; 5042eb6f0de0SAdrian Chadd 5043eb6f0de0SAdrian Chadd if (tid == IEEE80211_NONQOS_TID) 5044eb6f0de0SAdrian Chadd return 0; 5045eb6f0de0SAdrian Chadd 5046eb6f0de0SAdrian Chadd tap = ath_tx_get_tx_tid(an, tid); 5047eb6f0de0SAdrian Chadd if (tap == NULL) 5048eb6f0de0SAdrian Chadd return 0; /* Not valid; default to not pending */ 5049eb6f0de0SAdrian Chadd 5050eb6f0de0SAdrian Chadd return !! (tap->txa_flags & IEEE80211_AGGR_XCHGPEND); 5051eb6f0de0SAdrian Chadd } 5052eb6f0de0SAdrian Chadd 5053eb6f0de0SAdrian Chadd /* 5054eb6f0de0SAdrian Chadd * Is AMPDU-TX pending for the given TID? 5055eb6f0de0SAdrian Chadd */ 5056eb6f0de0SAdrian Chadd 5057eb6f0de0SAdrian Chadd 5058eb6f0de0SAdrian Chadd /* 5059eb6f0de0SAdrian Chadd * Method to handle sending an ADDBA request. 5060eb6f0de0SAdrian Chadd * 5061eb6f0de0SAdrian Chadd * We tap this so the relevant flags can be set to pause the TID 5062eb6f0de0SAdrian Chadd * whilst waiting for the response. 5063eb6f0de0SAdrian Chadd * 5064eb6f0de0SAdrian Chadd * XXX there's no timeout handler we can override? 5065eb6f0de0SAdrian Chadd */ 5066eb6f0de0SAdrian Chadd int 5067eb6f0de0SAdrian Chadd ath_addba_request(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap, 5068eb6f0de0SAdrian Chadd int dialogtoken, int baparamset, int batimeout) 5069eb6f0de0SAdrian Chadd { 5070eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 50712aa563dfSAdrian Chadd int tid = tap->txa_tid; 5072eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 5073eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 5074eb6f0de0SAdrian Chadd 5075eb6f0de0SAdrian Chadd /* 5076eb6f0de0SAdrian Chadd * XXX danger Will Robinson! 5077eb6f0de0SAdrian Chadd * 5078eb6f0de0SAdrian Chadd * Although the taskqueue may be running and scheduling some more 5079eb6f0de0SAdrian Chadd * packets, these should all be _before_ the addba sequence number. 5080eb6f0de0SAdrian Chadd * However, net80211 will keep self-assigning sequence numbers 5081eb6f0de0SAdrian Chadd * until addba has been negotiated. 5082eb6f0de0SAdrian Chadd * 5083eb6f0de0SAdrian Chadd * In the past, these packets would be "paused" (which still works 5084eb6f0de0SAdrian Chadd * fine, as they're being scheduled to the driver in the same 5085eb6f0de0SAdrian Chadd * serialised method which is calling the addba request routine) 5086eb6f0de0SAdrian Chadd * and when the aggregation session begins, they'll be dequeued 5087eb6f0de0SAdrian Chadd * as aggregate packets and added to the BAW. However, now there's 5088eb6f0de0SAdrian Chadd * a "bf->bf_state.bfs_dobaw" flag, and this isn't set for these 5089eb6f0de0SAdrian Chadd * packets. Thus they never get included in the BAW tracking and 5090eb6f0de0SAdrian Chadd * this can cause the initial burst of packets after the addba 5091eb6f0de0SAdrian Chadd * negotiation to "hang", as they quickly fall outside the BAW. 5092eb6f0de0SAdrian Chadd * 5093eb6f0de0SAdrian Chadd * The "eventual" solution should be to tag these packets with 5094eb6f0de0SAdrian Chadd * dobaw. Although net80211 has given us a sequence number, 5095eb6f0de0SAdrian Chadd * it'll be "after" the left edge of the BAW and thus it'll 5096eb6f0de0SAdrian Chadd * fall within it. 5097eb6f0de0SAdrian Chadd */ 509896ff26ffSAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 5099d3a6425bSAdrian Chadd /* 5100d3a6425bSAdrian Chadd * This is a bit annoying. Until net80211 HT code inherits some 5101d3a6425bSAdrian Chadd * (any) locking, we may have this called in parallel BUT only 5102d3a6425bSAdrian Chadd * one response/timeout will be called. Grr. 5103d3a6425bSAdrian Chadd */ 5104d3a6425bSAdrian Chadd if (atid->addba_tx_pending == 0) { 5105eb6f0de0SAdrian Chadd ath_tx_tid_pause(sc, atid); 5106d3a6425bSAdrian Chadd atid->addba_tx_pending = 1; 5107d3a6425bSAdrian Chadd } 510896ff26ffSAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 5109eb6f0de0SAdrian Chadd 5110eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 5111eb6f0de0SAdrian Chadd "%s: called; dialogtoken=%d, baparamset=%d, batimeout=%d\n", 5112eb6f0de0SAdrian Chadd __func__, dialogtoken, baparamset, batimeout); 5113eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 5114eb6f0de0SAdrian Chadd "%s: txa_start=%d, ni_txseqs=%d\n", 5115eb6f0de0SAdrian Chadd __func__, tap->txa_start, ni->ni_txseqs[tid]); 5116eb6f0de0SAdrian Chadd 5117eb6f0de0SAdrian Chadd return sc->sc_addba_request(ni, tap, dialogtoken, baparamset, 5118eb6f0de0SAdrian Chadd batimeout); 5119eb6f0de0SAdrian Chadd } 5120eb6f0de0SAdrian Chadd 5121eb6f0de0SAdrian Chadd /* 5122eb6f0de0SAdrian Chadd * Handle an ADDBA response. 5123eb6f0de0SAdrian Chadd * 5124eb6f0de0SAdrian Chadd * We unpause the queue so TX'ing can resume. 5125eb6f0de0SAdrian Chadd * 5126eb6f0de0SAdrian Chadd * Any packets TX'ed from this point should be "aggregate" (whether 5127eb6f0de0SAdrian Chadd * aggregate or not) so the BAW is updated. 5128eb6f0de0SAdrian Chadd * 5129eb6f0de0SAdrian Chadd * Note! net80211 keeps self-assigning sequence numbers until 5130eb6f0de0SAdrian Chadd * ampdu is negotiated. This means the initially-negotiated BAW left 5131eb6f0de0SAdrian Chadd * edge won't match the ni->ni_txseq. 5132eb6f0de0SAdrian Chadd * 5133eb6f0de0SAdrian Chadd * So, being very dirty, the BAW left edge is "slid" here to match 5134eb6f0de0SAdrian Chadd * ni->ni_txseq. 5135eb6f0de0SAdrian Chadd * 5136eb6f0de0SAdrian Chadd * What likely SHOULD happen is that all packets subsequent to the 5137eb6f0de0SAdrian Chadd * addba request should be tagged as aggregate and queued as non-aggregate 5138eb6f0de0SAdrian Chadd * frames; thus updating the BAW. For now though, I'll just slide the 5139eb6f0de0SAdrian Chadd * window. 5140eb6f0de0SAdrian Chadd */ 5141eb6f0de0SAdrian Chadd int 5142eb6f0de0SAdrian Chadd ath_addba_response(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap, 5143eb6f0de0SAdrian Chadd int status, int code, int batimeout) 5144eb6f0de0SAdrian Chadd { 5145eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 51462aa563dfSAdrian Chadd int tid = tap->txa_tid; 5147eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 5148eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 5149eb6f0de0SAdrian Chadd int r; 5150eb6f0de0SAdrian Chadd 5151eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 5152eb6f0de0SAdrian Chadd "%s: called; status=%d, code=%d, batimeout=%d\n", __func__, 5153eb6f0de0SAdrian Chadd status, code, batimeout); 5154eb6f0de0SAdrian Chadd 5155eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 5156eb6f0de0SAdrian Chadd "%s: txa_start=%d, ni_txseqs=%d\n", 5157eb6f0de0SAdrian Chadd __func__, tap->txa_start, ni->ni_txseqs[tid]); 5158eb6f0de0SAdrian Chadd 5159eb6f0de0SAdrian Chadd /* 5160eb6f0de0SAdrian Chadd * Call this first, so the interface flags get updated 5161eb6f0de0SAdrian Chadd * before the TID is unpaused. Otherwise a race condition 5162eb6f0de0SAdrian Chadd * exists where the unpaused TID still doesn't yet have 5163eb6f0de0SAdrian Chadd * IEEE80211_AGGR_RUNNING set. 5164eb6f0de0SAdrian Chadd */ 5165eb6f0de0SAdrian Chadd r = sc->sc_addba_response(ni, tap, status, code, batimeout); 5166eb6f0de0SAdrian Chadd 5167eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 5168d3a6425bSAdrian Chadd atid->addba_tx_pending = 0; 5169eb6f0de0SAdrian Chadd /* 5170eb6f0de0SAdrian Chadd * XXX dirty! 5171eb6f0de0SAdrian Chadd * Slide the BAW left edge to wherever net80211 left it for us. 5172eb6f0de0SAdrian Chadd * Read above for more information. 5173eb6f0de0SAdrian Chadd */ 5174eb6f0de0SAdrian Chadd tap->txa_start = ni->ni_txseqs[tid]; 5175eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 5176eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 5177eb6f0de0SAdrian Chadd return r; 5178eb6f0de0SAdrian Chadd } 5179eb6f0de0SAdrian Chadd 5180eb6f0de0SAdrian Chadd 5181eb6f0de0SAdrian Chadd /* 5182eb6f0de0SAdrian Chadd * Stop ADDBA on a queue. 51838405fe86SAdrian Chadd * 51848405fe86SAdrian Chadd * This can be called whilst BAR TX is currently active on the queue, 51858405fe86SAdrian Chadd * so make sure this is unblocked before continuing. 5186eb6f0de0SAdrian Chadd */ 5187eb6f0de0SAdrian Chadd void 5188eb6f0de0SAdrian Chadd ath_addba_stop(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap) 5189eb6f0de0SAdrian Chadd { 5190eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 51912aa563dfSAdrian Chadd int tid = tap->txa_tid; 5192eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 5193eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 5194eb6f0de0SAdrian Chadd 5195eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, "%s: called\n", __func__); 5196eb6f0de0SAdrian Chadd 51978405fe86SAdrian Chadd /* 51988405fe86SAdrian Chadd * Pause TID traffic early, so there aren't any races 51998405fe86SAdrian Chadd * Unblock the pending BAR held traffic, if it's currently paused. 52008405fe86SAdrian Chadd */ 520196ff26ffSAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 5202eb6f0de0SAdrian Chadd ath_tx_tid_pause(sc, atid); 52038405fe86SAdrian Chadd if (atid->bar_wait) { 52048405fe86SAdrian Chadd /* 52058405fe86SAdrian Chadd * bar_unsuspend() expects bar_tx == 1, as it should be 52068405fe86SAdrian Chadd * called from the TX completion path. This quietens 52078405fe86SAdrian Chadd * the warning. It's cleared for us anyway. 52088405fe86SAdrian Chadd */ 52098405fe86SAdrian Chadd atid->bar_tx = 1; 52108405fe86SAdrian Chadd ath_tx_tid_bar_unsuspend(sc, atid); 52118405fe86SAdrian Chadd } 521296ff26ffSAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 5213eb6f0de0SAdrian Chadd 5214eb6f0de0SAdrian Chadd /* There's no need to hold the TXQ lock here */ 5215eb6f0de0SAdrian Chadd sc->sc_addba_stop(ni, tap); 5216eb6f0de0SAdrian Chadd 5217eb6f0de0SAdrian Chadd /* 52184dfd4507SAdrian Chadd * ath_tx_tid_cleanup will resume the TID if possible, otherwise 5219eb6f0de0SAdrian Chadd * it'll set the cleanup flag, and it'll be unpaused once 5220eb6f0de0SAdrian Chadd * things have been cleaned up. 5221eb6f0de0SAdrian Chadd */ 52224dfd4507SAdrian Chadd ath_tx_tid_cleanup(sc, an, tid); 5223eb6f0de0SAdrian Chadd } 5224eb6f0de0SAdrian Chadd 5225eb6f0de0SAdrian Chadd /* 5226eb6f0de0SAdrian Chadd * Note: net80211 bar_timeout() doesn't call this function on BAR failure; 5227eb6f0de0SAdrian Chadd * it simply tears down the aggregation session. Ew. 5228eb6f0de0SAdrian Chadd * 5229eb6f0de0SAdrian Chadd * It however will call ieee80211_ampdu_stop() which will call 5230eb6f0de0SAdrian Chadd * ic->ic_addba_stop(). 5231eb6f0de0SAdrian Chadd * 5232eb6f0de0SAdrian Chadd * XXX This uses a hard-coded max BAR count value; the whole 5233eb6f0de0SAdrian Chadd * XXX BAR TX success or failure should be better handled! 5234eb6f0de0SAdrian Chadd */ 5235eb6f0de0SAdrian Chadd void 5236eb6f0de0SAdrian Chadd ath_bar_response(struct ieee80211_node *ni, struct ieee80211_tx_ampdu *tap, 5237eb6f0de0SAdrian Chadd int status) 5238eb6f0de0SAdrian Chadd { 5239eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 52402aa563dfSAdrian Chadd int tid = tap->txa_tid; 5241eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 5242eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 5243eb6f0de0SAdrian Chadd int attempts = tap->txa_attempts; 5244eb6f0de0SAdrian Chadd 52450e22ed0eSAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_BAR, 5246e60c4fc2SAdrian Chadd "%s: called; tap=%p, atid=%p, txa_tid=%d, atid->tid=%d, status=%d, attempts=%d\n", 52470e22ed0eSAdrian Chadd __func__, 5248e60c4fc2SAdrian Chadd tap, 5249e60c4fc2SAdrian Chadd atid, 5250e60c4fc2SAdrian Chadd tap->txa_tid, 5251e60c4fc2SAdrian Chadd atid->tid, 52520e22ed0eSAdrian Chadd status, 52530e22ed0eSAdrian Chadd attempts); 5254eb6f0de0SAdrian Chadd 5255eb6f0de0SAdrian Chadd /* Note: This may update the BAW details */ 5256eb6f0de0SAdrian Chadd sc->sc_bar_response(ni, tap, status); 5257eb6f0de0SAdrian Chadd 5258eb6f0de0SAdrian Chadd /* Unpause the TID */ 5259eb6f0de0SAdrian Chadd /* 5260eb6f0de0SAdrian Chadd * XXX if this is attempt=50, the TID will be downgraded 5261eb6f0de0SAdrian Chadd * XXX to a non-aggregate session. So we must unpause the 5262eb6f0de0SAdrian Chadd * XXX TID here or it'll never be done. 5263088d8b81SAdrian Chadd * 5264088d8b81SAdrian Chadd * Also, don't call it if bar_tx/bar_wait are 0; something 5265088d8b81SAdrian Chadd * has beaten us to the punch? (XXX figure out what?) 5266eb6f0de0SAdrian Chadd */ 5267eb6f0de0SAdrian Chadd if (status == 0 || attempts == 50) { 5268eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 5269088d8b81SAdrian Chadd if (atid->bar_tx == 0 || atid->bar_wait == 0) 5270088d8b81SAdrian Chadd device_printf(sc->sc_dev, 5271088d8b81SAdrian Chadd "%s: huh? bar_tx=%d, bar_wait=%d\n", 5272088d8b81SAdrian Chadd __func__, 5273088d8b81SAdrian Chadd atid->bar_tx, atid->bar_wait); 5274088d8b81SAdrian Chadd else 527588b3d483SAdrian Chadd ath_tx_tid_bar_unsuspend(sc, atid); 5276eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 5277eb6f0de0SAdrian Chadd } 5278eb6f0de0SAdrian Chadd } 5279eb6f0de0SAdrian Chadd 5280eb6f0de0SAdrian Chadd /* 5281eb6f0de0SAdrian Chadd * This is called whenever the pending ADDBA request times out. 5282eb6f0de0SAdrian Chadd * Unpause and reschedule the TID. 5283eb6f0de0SAdrian Chadd */ 5284eb6f0de0SAdrian Chadd void 5285eb6f0de0SAdrian Chadd ath_addba_response_timeout(struct ieee80211_node *ni, 5286eb6f0de0SAdrian Chadd struct ieee80211_tx_ampdu *tap) 5287eb6f0de0SAdrian Chadd { 5288eb6f0de0SAdrian Chadd struct ath_softc *sc = ni->ni_ic->ic_ifp->if_softc; 52892aa563dfSAdrian Chadd int tid = tap->txa_tid; 5290eb6f0de0SAdrian Chadd struct ath_node *an = ATH_NODE(ni); 5291eb6f0de0SAdrian Chadd struct ath_tid *atid = &an->an_tid[tid]; 5292eb6f0de0SAdrian Chadd 5293eb6f0de0SAdrian Chadd DPRINTF(sc, ATH_DEBUG_SW_TX_CTRL, 5294eb6f0de0SAdrian Chadd "%s: called; resuming\n", __func__); 5295eb6f0de0SAdrian Chadd 5296d3a6425bSAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 5297d3a6425bSAdrian Chadd atid->addba_tx_pending = 0; 5298d3a6425bSAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 5299d3a6425bSAdrian Chadd 5300eb6f0de0SAdrian Chadd /* Note: This updates the aggregate state to (again) pending */ 5301eb6f0de0SAdrian Chadd sc->sc_addba_response_timeout(ni, tap); 5302eb6f0de0SAdrian Chadd 5303eb6f0de0SAdrian Chadd /* Unpause the TID; which reschedules it */ 5304eb6f0de0SAdrian Chadd ATH_TXQ_LOCK(sc->sc_ac2q[atid->ac]); 5305eb6f0de0SAdrian Chadd ath_tx_tid_resume(sc, atid); 5306eb6f0de0SAdrian Chadd ATH_TXQ_UNLOCK(sc->sc_ac2q[atid->ac]); 5307eb6f0de0SAdrian Chadd } 53083fdfc330SAdrian Chadd 53090eb81626SAdrian Chadd /* 53100eb81626SAdrian Chadd * Check if a node is asleep or not. 53110eb81626SAdrian Chadd */ 5312548a605dSAdrian Chadd int 53130eb81626SAdrian Chadd ath_tx_node_is_asleep(struct ath_softc *sc, struct ath_node *an) 53140eb81626SAdrian Chadd { 53150eb81626SAdrian Chadd 53160eb81626SAdrian Chadd ATH_NODE_LOCK_ASSERT(an); 53170eb81626SAdrian Chadd 53180eb81626SAdrian Chadd return (an->an_is_powersave); 53190eb81626SAdrian Chadd } 53200eb81626SAdrian Chadd 53210eb81626SAdrian Chadd /* 53220eb81626SAdrian Chadd * Mark a node as currently "in powersaving." 53230eb81626SAdrian Chadd * This suspends all traffic on the node. 53240eb81626SAdrian Chadd * 53250eb81626SAdrian Chadd * This must be called with the node/tx locks free. 53260eb81626SAdrian Chadd * 53270eb81626SAdrian Chadd * XXX TODO: the locking silliness below is due to how the node 53280eb81626SAdrian Chadd * locking currently works. Right now, the node lock is grabbed 53290eb81626SAdrian Chadd * to do rate control lookups and these are done with the TX 53300eb81626SAdrian Chadd * queue lock held. This means the node lock can't be grabbed 53310eb81626SAdrian Chadd * first here or a LOR will occur. 53320eb81626SAdrian Chadd * 53330eb81626SAdrian Chadd * Eventually (hopefully!) the TX path code will only grab 53340eb81626SAdrian Chadd * the TXQ lock when transmitting and the ath_node lock when 53350eb81626SAdrian Chadd * doing node/TID operations. There are other complications - 53360eb81626SAdrian Chadd * the sched/unsched operations involve walking the per-txq 53370eb81626SAdrian Chadd * 'active tid' list and this requires both locks to be held. 53380eb81626SAdrian Chadd */ 53390eb81626SAdrian Chadd void 53400eb81626SAdrian Chadd ath_tx_node_sleep(struct ath_softc *sc, struct ath_node *an) 53410eb81626SAdrian Chadd { 53420eb81626SAdrian Chadd struct ath_tid *atid; 53430eb81626SAdrian Chadd struct ath_txq *txq; 53440eb81626SAdrian Chadd int tid; 53450eb81626SAdrian Chadd 53460eb81626SAdrian Chadd ATH_NODE_UNLOCK_ASSERT(an); 53470eb81626SAdrian Chadd 53480eb81626SAdrian Chadd /* 53490eb81626SAdrian Chadd * It's possible that a parallel call to ath_tx_node_wakeup() 53500eb81626SAdrian Chadd * will unpause these queues. 53510eb81626SAdrian Chadd * 53520eb81626SAdrian Chadd * The node lock can't just be grabbed here, as there's places 53530eb81626SAdrian Chadd * in the driver where the node lock is grabbed _within_ a 53540eb81626SAdrian Chadd * TXQ lock. 53550eb81626SAdrian Chadd * So, we do this delicately and unwind state if needed. 53560eb81626SAdrian Chadd * 53570eb81626SAdrian Chadd * + Pause all the queues 53580eb81626SAdrian Chadd * + Grab the node lock 53590eb81626SAdrian Chadd * + If the queue is already asleep, unpause and quit 53600eb81626SAdrian Chadd * + else just mark as asleep. 53610eb81626SAdrian Chadd * 53620eb81626SAdrian Chadd * A parallel sleep() call will just pause and then 53630eb81626SAdrian Chadd * find they're already paused, so undo it. 53640eb81626SAdrian Chadd * 53650eb81626SAdrian Chadd * A parallel wakeup() call will check if asleep is 1 53660eb81626SAdrian Chadd * and if it's not (ie, it's 0), it'll treat it as already 53670eb81626SAdrian Chadd * being awake. If it's 1, it'll mark it as 0 and then 53680eb81626SAdrian Chadd * unpause everything. 53690eb81626SAdrian Chadd * 53700eb81626SAdrian Chadd * (Talk about a delicate hack.) 53710eb81626SAdrian Chadd */ 53720eb81626SAdrian Chadd 53730eb81626SAdrian Chadd /* Suspend all traffic on the node */ 53740eb81626SAdrian Chadd for (tid = 0; tid < IEEE80211_TID_SIZE; tid++) { 53750eb81626SAdrian Chadd atid = &an->an_tid[tid]; 53760eb81626SAdrian Chadd txq = sc->sc_ac2q[atid->ac]; 53770eb81626SAdrian Chadd 53780eb81626SAdrian Chadd ATH_TXQ_LOCK(txq); 53790eb81626SAdrian Chadd ath_tx_tid_pause(sc, atid); 53800eb81626SAdrian Chadd ATH_TXQ_UNLOCK(txq); 53810eb81626SAdrian Chadd } 53820eb81626SAdrian Chadd 53830eb81626SAdrian Chadd ATH_NODE_LOCK(an); 53840eb81626SAdrian Chadd 53850eb81626SAdrian Chadd /* In case of concurrency races from net80211.. */ 53860eb81626SAdrian Chadd if (an->an_is_powersave == 1) { 53870eb81626SAdrian Chadd ATH_NODE_UNLOCK(an); 53880eb81626SAdrian Chadd device_printf(sc->sc_dev, 53890eb81626SAdrian Chadd "%s: an=%p: node was already asleep\n", 53900eb81626SAdrian Chadd __func__, an); 53910eb81626SAdrian Chadd for (tid = 0; tid < IEEE80211_TID_SIZE; tid++) { 53920eb81626SAdrian Chadd atid = &an->an_tid[tid]; 53930eb81626SAdrian Chadd txq = sc->sc_ac2q[atid->ac]; 53940eb81626SAdrian Chadd 53950eb81626SAdrian Chadd ATH_TXQ_LOCK(txq); 53960eb81626SAdrian Chadd ath_tx_tid_resume(sc, atid); 53970eb81626SAdrian Chadd ATH_TXQ_UNLOCK(txq); 53980eb81626SAdrian Chadd } 53990eb81626SAdrian Chadd return; 54000eb81626SAdrian Chadd } 54010eb81626SAdrian Chadd 54020eb81626SAdrian Chadd /* Mark node as in powersaving */ 54030eb81626SAdrian Chadd an->an_is_powersave = 1; 54040eb81626SAdrian Chadd 54050eb81626SAdrian Chadd ATH_NODE_UNLOCK(an); 54060eb81626SAdrian Chadd } 54070eb81626SAdrian Chadd 54080eb81626SAdrian Chadd /* 54090eb81626SAdrian Chadd * Mark a node as currently "awake." 54100eb81626SAdrian Chadd * This resumes all traffic to the node. 54110eb81626SAdrian Chadd */ 54120eb81626SAdrian Chadd void 54130eb81626SAdrian Chadd ath_tx_node_wakeup(struct ath_softc *sc, struct ath_node *an) 54140eb81626SAdrian Chadd { 54150eb81626SAdrian Chadd struct ath_tid *atid; 54160eb81626SAdrian Chadd struct ath_txq *txq; 54170eb81626SAdrian Chadd int tid; 54180eb81626SAdrian Chadd 54190eb81626SAdrian Chadd ATH_NODE_UNLOCK_ASSERT(an); 54200eb81626SAdrian Chadd ATH_NODE_LOCK(an); 54210eb81626SAdrian Chadd 54220eb81626SAdrian Chadd /* In case of concurrency races from net80211.. */ 54230eb81626SAdrian Chadd if (an->an_is_powersave == 0) { 54240eb81626SAdrian Chadd ATH_NODE_UNLOCK(an); 54250eb81626SAdrian Chadd device_printf(sc->sc_dev, 54260eb81626SAdrian Chadd "%s: an=%p: node was already awake\n", 54270eb81626SAdrian Chadd __func__, an); 54280eb81626SAdrian Chadd return; 54290eb81626SAdrian Chadd } 54300eb81626SAdrian Chadd 54310eb81626SAdrian Chadd /* Mark node as awake */ 54320eb81626SAdrian Chadd an->an_is_powersave = 0; 54330eb81626SAdrian Chadd 54340eb81626SAdrian Chadd ATH_NODE_UNLOCK(an); 54350eb81626SAdrian Chadd 54360eb81626SAdrian Chadd for (tid = 0; tid < IEEE80211_TID_SIZE; tid++) { 54370eb81626SAdrian Chadd atid = &an->an_tid[tid]; 54380eb81626SAdrian Chadd txq = sc->sc_ac2q[atid->ac]; 54390eb81626SAdrian Chadd 54400eb81626SAdrian Chadd ATH_TXQ_LOCK(txq); 54410eb81626SAdrian Chadd ath_tx_tid_resume(sc, atid); 54420eb81626SAdrian Chadd ATH_TXQ_UNLOCK(txq); 54430eb81626SAdrian Chadd } 54440eb81626SAdrian Chadd } 54450eb81626SAdrian Chadd 54463fdfc330SAdrian Chadd static int 54473fdfc330SAdrian Chadd ath_legacy_dma_txsetup(struct ath_softc *sc) 54483fdfc330SAdrian Chadd { 54493fdfc330SAdrian Chadd 54503fdfc330SAdrian Chadd /* nothing new needed */ 54513fdfc330SAdrian Chadd return (0); 54523fdfc330SAdrian Chadd } 54533fdfc330SAdrian Chadd 54543fdfc330SAdrian Chadd static int 54553fdfc330SAdrian Chadd ath_legacy_dma_txteardown(struct ath_softc *sc) 54563fdfc330SAdrian Chadd { 54573fdfc330SAdrian Chadd 54583fdfc330SAdrian Chadd /* nothing new needed */ 54593fdfc330SAdrian Chadd return (0); 54603fdfc330SAdrian Chadd } 54613fdfc330SAdrian Chadd 54623fdfc330SAdrian Chadd void 54633fdfc330SAdrian Chadd ath_xmit_setup_legacy(struct ath_softc *sc) 54643fdfc330SAdrian Chadd { 54651006fc0cSAdrian Chadd /* 54661006fc0cSAdrian Chadd * For now, just set the descriptor length to sizeof(ath_desc); 54671006fc0cSAdrian Chadd * worry about extracting the real length out of the HAL later. 54681006fc0cSAdrian Chadd */ 54691006fc0cSAdrian Chadd sc->sc_tx_desclen = sizeof(struct ath_desc); 54701006fc0cSAdrian Chadd sc->sc_tx_statuslen = 0; 54711006fc0cSAdrian Chadd sc->sc_tx_nmaps = 1; /* only one buffer per TX desc */ 54723fdfc330SAdrian Chadd 54733fdfc330SAdrian Chadd sc->sc_tx.xmit_setup = ath_legacy_dma_txsetup; 54743fdfc330SAdrian Chadd sc->sc_tx.xmit_teardown = ath_legacy_dma_txteardown; 5475f8418db5SAdrian Chadd sc->sc_tx.xmit_attach_comp_func = ath_legacy_attach_comp_func; 5476746bab5bSAdrian Chadd 5477746bab5bSAdrian Chadd sc->sc_tx.xmit_dma_restart = ath_legacy_tx_dma_restart; 5478746bab5bSAdrian Chadd sc->sc_tx.xmit_handoff = ath_legacy_xmit_handoff; 5479788e6aa9SAdrian Chadd 5480788e6aa9SAdrian Chadd sc->sc_tx.xmit_drain = ath_legacy_tx_drain; 54813fdfc330SAdrian Chadd } 5482